1 | Nothing much exciting here, but it's 37 patches worth... | 1 | target-arm queue: the big stuff here is the final part of |
---|---|---|---|
2 | rth's patches for Cortex-A76 and Neoverse-N1 support; | ||
3 | also present are Gavin's NUMA series and a few other things. | ||
2 | 4 | ||
3 | thanks | 5 | thanks |
4 | -- PMM | 6 | -- PMM |
5 | 7 | ||
6 | The following changes since commit e64a62df378a746c0b257105959613c9f8122e59: | 8 | The following changes since commit 554623226f800acf48a2ed568900c1c968ec9a8b: |
7 | 9 | ||
8 | Merge remote-tracking branch 'remotes/stsquad/tags/pull-testing-040320-1' into staging (2020-03-05 12:13:51 +0000) | 10 | Merge tag 'qemu-sparc-20220508' of https://github.com/mcayland/qemu into staging (2022-05-08 17:03:26 -0500) |
9 | 11 | ||
10 | are available in the Git repository at: | 12 | are available in the Git repository at: |
11 | 13 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200305 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220509 |
13 | 15 | ||
14 | for you to fetch changes up to 597d61a3b1f94c53a3aaa77671697c0c5f797dbf: | 16 | for you to fetch changes up to ae9141d4a3265553503bf07d3574b40f84615a34: |
15 | 17 | ||
16 | target/arm: Clean address for DC ZVA (2020-03-05 16:09:21 +0000) | 18 | hw/acpi/aml-build: Use existing CPU topology to build PPTT table (2022-05-09 11:47:55 +0100) |
17 | 19 | ||
18 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
19 | * versal: Implement ADMA | 21 | target-arm queue: |
20 | * Implement (trivially) ARMv8.2-TTCNP | 22 | * MAINTAINERS/.mailmap: update email for Leif Lindholm |
21 | * hw/arm/smmu-common: a fix to smmu_find_smmu_pcibus | 23 | * hw/arm: add version information to sbsa-ref machine DT |
22 | * Remove unnecessary endianness-handling on some boards | 24 | * Enable new features for -cpu max: |
23 | * Avoid minor memory leaks from timer_new in some devices | 25 | FEAT_Debugv8p2, FEAT_Debugv8p4, FEAT_RAS (minimal version only), |
24 | * Honour more of the HCR_EL2 trap bits | 26 | FEAT_IESB, FEAT_CSV2, FEAT_CSV2_2, FEAT_CSV3, FEAT_DGH |
25 | * Complain rather than ignoring bad command line options for cubieboard | 27 | * Emulate Cortex-A76 |
26 | * Honour TBI for DC ZVA and exception return | 28 | * Emulate Neoverse-N1 |
29 | * Fix the virt board default NUMA topology | ||
27 | 30 | ||
28 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
29 | Edgar E. Iglesias (2): | 32 | Gavin Shan (6): |
30 | hw/arm: versal: Add support for the LPD ADMAs | 33 | qapi/machine.json: Add cluster-id |
31 | hw/arm: versal: Generate xlnx-versal-virt zdma FDT nodes | 34 | qtest/numa-test: Specify CPU topology in aarch64_numa_cpu() |
35 | hw/arm/virt: Consider SMP configuration in CPU topology | ||
36 | qtest/numa-test: Correct CPU and NUMA association in aarch64_numa_cpu() | ||
37 | hw/arm/virt: Fix CPU's default NUMA node ID | ||
38 | hw/acpi/aml-build: Use existing CPU topology to build PPTT table | ||
32 | 39 | ||
33 | Eric Auger (1): | 40 | Leif Lindholm (2): |
34 | hw/arm/smmu-common: a fix to smmu_find_smmu_pcibus | 41 | MAINTAINERS/.mailmap: update email for Leif Lindholm |
42 | hw/arm: add versioning to sbsa-ref machine DT | ||
35 | 43 | ||
36 | Niek Linnenbank (4): | 44 | Richard Henderson (24): |
37 | hw/arm/cubieboard: use ARM Cortex-A8 as the default CPU in machine definition | 45 | target/arm: Handle cpreg registration for missing EL |
38 | hw/arm/cubieboard: restrict allowed CPU type to ARM Cortex-A8 | 46 | target/arm: Drop EL3 no EL2 fallbacks |
39 | hw/arm/cubieboard: restrict allowed RAM size to 512MiB and 1GiB | 47 | target/arm: Merge zcr reginfo |
40 | hw/arm/cubieboard: report error when using unsupported -bios argument | 48 | target/arm: Adjust definition of CONTEXTIDR_EL2 |
49 | target/arm: Move cortex impdef sysregs to cpu_tcg.c | ||
50 | target/arm: Update qemu-system-arm -cpu max to cortex-a57 | ||
51 | target/arm: Set ID_DFR0.PerfMon for qemu-system-arm -cpu max | ||
52 | target/arm: Split out aa32_max_features | ||
53 | target/arm: Annotate arm_max_initfn with FEAT identifiers | ||
54 | target/arm: Use field names for manipulating EL2 and EL3 modes | ||
55 | target/arm: Enable FEAT_Debugv8p2 for -cpu max | ||
56 | target/arm: Enable FEAT_Debugv8p4 for -cpu max | ||
57 | target/arm: Add minimal RAS registers | ||
58 | target/arm: Enable SCR and HCR bits for RAS | ||
59 | target/arm: Implement virtual SError exceptions | ||
60 | target/arm: Implement ESB instruction | ||
61 | target/arm: Enable FEAT_RAS for -cpu max | ||
62 | target/arm: Enable FEAT_IESB for -cpu max | ||
63 | target/arm: Enable FEAT_CSV2 for -cpu max | ||
64 | target/arm: Enable FEAT_CSV2_2 for -cpu max | ||
65 | target/arm: Enable FEAT_CSV3 for -cpu max | ||
66 | target/arm: Enable FEAT_DGH for -cpu max | ||
67 | target/arm: Define cortex-a76 | ||
68 | target/arm: Define neoverse-n1 | ||
41 | 69 | ||
42 | Pan Nengyuan (4): | 70 | docs/system/arm/emulation.rst | 10 + |
43 | hw/arm/pxa2xx: move timer_new from init() into realize() to avoid memleaks | 71 | docs/system/arm/virt.rst | 2 + |
44 | hw/arm/spitz: move timer_new from init() into realize() to avoid memleaks | 72 | qapi/machine.json | 6 +- |
45 | hw/arm/strongarm: move timer_new from init() into realize() to avoid memleaks | 73 | target/arm/cpregs.h | 11 + |
46 | hw/timer/cadence_ttc: move timer_new from init() into realize() to avoid memleaks | 74 | target/arm/cpu.h | 23 ++ |
47 | 75 | target/arm/helper.h | 1 + | |
48 | Peter Maydell (1): | 76 | target/arm/internals.h | 16 ++ |
49 | target/arm: Implement (trivially) ARMv8.2-TTCNP | 77 | target/arm/syndrome.h | 5 + |
50 | 78 | target/arm/a32.decode | 16 +- | |
51 | Philippe Mathieu-Daudé (6): | 79 | target/arm/t32.decode | 18 +- |
52 | hw/arm/smmu-common: Simplify smmu_find_smmu_pcibus() logic | 80 | hw/acpi/aml-build.c | 111 ++++---- |
53 | hw/arm/gumstix: Simplify since the machines are little-endian only | 81 | hw/arm/sbsa-ref.c | 16 ++ |
54 | hw/arm/mainstone: Simplify since the machines are little-endian only | 82 | hw/arm/virt.c | 21 +- |
55 | hw/arm/omap_sx1: Simplify since the machines are little-endian only | 83 | hw/core/machine-hmp-cmds.c | 4 + |
56 | hw/arm/z2: Simplify since the machines are little-endian only | 84 | hw/core/machine.c | 16 ++ |
57 | hw/arm/musicpal: Simplify since the machines are little-endian only | 85 | target/arm/cpu.c | 66 ++++- |
58 | 86 | target/arm/cpu64.c | 353 ++++++++++++++----------- | |
59 | Richard Henderson (19): | 87 | target/arm/cpu_tcg.c | 227 +++++++++++----- |
60 | target/arm: Improve masking of HCR/HCR2 RES0 bits | 88 | target/arm/helper.c | 600 +++++++++++++++++++++++++----------------- |
61 | target/arm: Add HCR_EL2 bit definitions from ARMv8.6 | 89 | target/arm/op_helper.c | 43 +++ |
62 | target/arm: Disable has_el2 and has_el3 for user-only | 90 | target/arm/translate-a64.c | 18 ++ |
63 | target/arm: Remove EL2 and EL3 setup from user-only | 91 | target/arm/translate.c | 23 ++ |
64 | target/arm: Improve masking in arm_hcr_el2_eff | 92 | tests/qtest/numa-test.c | 19 +- |
65 | target/arm: Honor the HCR_EL2.{TVM,TRVM} bits | 93 | .mailmap | 3 +- |
66 | target/arm: Honor the HCR_EL2.TSW bit | 94 | MAINTAINERS | 2 +- |
67 | target/arm: Honor the HCR_EL2.TACR bit | 95 | 25 files changed, 1068 insertions(+), 562 deletions(-) |
68 | target/arm: Honor the HCR_EL2.TPCP bit | ||
69 | target/arm: Honor the HCR_EL2.TPU bit | ||
70 | target/arm: Honor the HCR_EL2.TTLB bit | ||
71 | tests/tcg/aarch64: Add newline in pauth-1 printf | ||
72 | target/arm: Replicate TBI/TBID bits for single range regimes | ||
73 | target/arm: Optimize cpu_mmu_index | ||
74 | target/arm: Introduce core_to_aa64_mmu_idx | ||
75 | target/arm: Apply TBI to ESR_ELx in helper_exception_return | ||
76 | target/arm: Move helper_dc_zva to helper-a64.c | ||
77 | target/arm: Use DEF_HELPER_FLAGS for helper_dc_zva | ||
78 | target/arm: Clean address for DC ZVA | ||
79 | |||
80 | include/hw/arm/xlnx-versal.h | 6 + | ||
81 | target/arm/cpu.h | 30 ++-- | ||
82 | target/arm/helper-a64.h | 1 + | ||
83 | target/arm/helper.h | 1 - | ||
84 | target/arm/internals.h | 6 + | ||
85 | hw/arm/cubieboard.c | 29 +++- | ||
86 | hw/arm/gumstix.c | 16 +- | ||
87 | hw/arm/mainstone.c | 8 +- | ||
88 | hw/arm/musicpal.c | 10 -- | ||
89 | hw/arm/omap_sx1.c | 11 +- | ||
90 | hw/arm/pxa2xx.c | 17 +- | ||
91 | hw/arm/smmu-common.c | 20 +-- | ||
92 | hw/arm/spitz.c | 8 +- | ||
93 | hw/arm/strongarm.c | 18 ++- | ||
94 | hw/arm/xlnx-versal-virt.c | 28 ++++ | ||
95 | hw/arm/xlnx-versal.c | 24 +++ | ||
96 | hw/arm/z2.c | 8 +- | ||
97 | hw/timer/cadence_ttc.c | 18 ++- | ||
98 | target/arm/cpu.c | 13 +- | ||
99 | target/arm/cpu64.c | 2 + | ||
100 | target/arm/helper-a64.c | 114 ++++++++++++- | ||
101 | target/arm/helper.c | 373 ++++++++++++++++++++++++++++++------------- | ||
102 | target/arm/op_helper.c | 93 ----------- | ||
103 | target/arm/translate-a64.c | 4 +- | ||
104 | tests/tcg/aarch64/pauth-1.c | 2 +- | ||
105 | 25 files changed, 551 insertions(+), 309 deletions(-) | ||
106 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
2 | 1 | ||
3 | Add support for the Versal LPD ADMAs. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
6 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
7 | Reviewed-by: KONRAD Frederic <frederic.konrad@adacore.com> | ||
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/xlnx-versal.h | 6 ++++++ | ||
12 | hw/arm/xlnx-versal.c | 24 ++++++++++++++++++++++++ | ||
13 | 2 files changed, 30 insertions(+) | ||
14 | |||
15 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/include/hw/arm/xlnx-versal.h | ||
18 | +++ b/include/hw/arm/xlnx-versal.h | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #define XLNX_VERSAL_NR_ACPUS 2 | ||
21 | #define XLNX_VERSAL_NR_UARTS 2 | ||
22 | #define XLNX_VERSAL_NR_GEMS 2 | ||
23 | +#define XLNX_VERSAL_NR_ADMAS 8 | ||
24 | #define XLNX_VERSAL_NR_IRQS 192 | ||
25 | |||
26 | typedef struct Versal { | ||
27 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
28 | struct { | ||
29 | SysBusDevice *uart[XLNX_VERSAL_NR_UARTS]; | ||
30 | SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | ||
31 | + SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
32 | } iou; | ||
33 | } lpd; | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
36 | #define VERSAL_GEM0_WAKE_IRQ_0 57 | ||
37 | #define VERSAL_GEM1_IRQ_0 58 | ||
38 | #define VERSAL_GEM1_WAKE_IRQ_0 59 | ||
39 | +#define VERSAL_ADMA_IRQ_0 60 | ||
40 | |||
41 | /* Architecturally reserved IRQs suitable for virtualization. */ | ||
42 | #define VERSAL_RSVD_IRQ_FIRST 111 | ||
43 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
44 | #define MM_GEM1 0xff0d0000U | ||
45 | #define MM_GEM1_SIZE 0x10000 | ||
46 | |||
47 | +#define MM_ADMA_CH0 0xffa80000U | ||
48 | +#define MM_ADMA_CH0_SIZE 0x10000 | ||
49 | + | ||
50 | #define MM_OCM 0xfffc0000U | ||
51 | #define MM_OCM_SIZE 0x40000 | ||
52 | |||
53 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/hw/arm/xlnx-versal.c | ||
56 | +++ b/hw/arm/xlnx-versal.c | ||
57 | @@ -XXX,XX +XXX,XX @@ static void versal_create_gems(Versal *s, qemu_irq *pic) | ||
58 | } | ||
59 | } | ||
60 | |||
61 | +static void versal_create_admas(Versal *s, qemu_irq *pic) | ||
62 | +{ | ||
63 | + int i; | ||
64 | + | ||
65 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.adma); i++) { | ||
66 | + char *name = g_strdup_printf("adma%d", i); | ||
67 | + DeviceState *dev; | ||
68 | + MemoryRegion *mr; | ||
69 | + | ||
70 | + dev = qdev_create(NULL, "xlnx.zdma"); | ||
71 | + s->lpd.iou.adma[i] = SYS_BUS_DEVICE(dev); | ||
72 | + object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
73 | + qdev_init_nofail(dev); | ||
74 | + | ||
75 | + mr = sysbus_mmio_get_region(s->lpd.iou.adma[i], 0); | ||
76 | + memory_region_add_subregion(&s->mr_ps, | ||
77 | + MM_ADMA_CH0 + i * MM_ADMA_CH0_SIZE, mr); | ||
78 | + | ||
79 | + sysbus_connect_irq(s->lpd.iou.adma[i], 0, pic[VERSAL_ADMA_IRQ_0 + i]); | ||
80 | + g_free(name); | ||
81 | + } | ||
82 | +} | ||
83 | + | ||
84 | /* This takes the board allocated linear DDR memory and creates aliases | ||
85 | * for each split DDR range/aperture on the Versal address map. | ||
86 | */ | ||
87 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
88 | versal_create_apu_gic(s, pic); | ||
89 | versal_create_uarts(s, pic); | ||
90 | versal_create_gems(s, pic); | ||
91 | + versal_create_admas(s, pic); | ||
92 | versal_map_ddr(s); | ||
93 | versal_unimp(s); | ||
94 | |||
95 | -- | ||
96 | 2.20.1 | ||
97 | |||
98 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Leif Lindholm <quic_llindhol@quicinc.com> |
---|---|---|---|
2 | 2 | ||
3 | The Cubieboard machine does not support the -bios argument. | 3 | NUVIA was acquired by Qualcomm in March 2021, but kept functioning on |
4 | Report an error when -bios is used and exit immediately. | 4 | separate infrastructure for a transitional period. We've now switched |
5 | over to contributing as Qualcomm Innovation Center (quicinc), so update | ||
6 | my email address to reflect this. | ||
5 | 7 | ||
6 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 8 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> |
7 | Message-id: 20200227220149.6845-5-nieklinnenbank@gmail.com | 9 | Message-id: 20220505113740.75565-1-quic_llindhol@quicinc.com |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 10 | Cc: Leif Lindholm <leif@nuviainc.com> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Cc: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | [Fixed commit message typo] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 15 | --- |
12 | hw/arm/cubieboard.c | 7 +++++++ | 16 | .mailmap | 3 ++- |
13 | 1 file changed, 7 insertions(+) | 17 | MAINTAINERS | 2 +- |
18 | 2 files changed, 3 insertions(+), 2 deletions(-) | ||
14 | 19 | ||
15 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | 20 | diff --git a/.mailmap b/.mailmap |
16 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/cubieboard.c | 22 | --- a/.mailmap |
18 | +++ b/hw/arm/cubieboard.c | 23 | +++ b/.mailmap |
19 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ Greg Kurz <groug@kaod.org> <gkurz@linux.vnet.ibm.com> |
20 | #include "exec/address-spaces.h" | 25 | Huacai Chen <chenhuacai@kernel.org> <chenhc@lemote.com> |
21 | #include "qapi/error.h" | 26 | Huacai Chen <chenhuacai@kernel.org> <chenhuacai@loongson.cn> |
22 | #include "cpu.h" | 27 | James Hogan <jhogan@kernel.org> <james.hogan@imgtec.com> |
23 | +#include "sysemu/sysemu.h" | 28 | -Leif Lindholm <leif@nuviainc.com> <leif.lindholm@linaro.org> |
24 | #include "hw/sysbus.h" | 29 | +Leif Lindholm <quic_llindhol@quicinc.com> <leif.lindholm@linaro.org> |
25 | #include "hw/boards.h" | 30 | +Leif Lindholm <quic_llindhol@quicinc.com> <leif@nuviainc.com> |
26 | #include "hw/arm/allwinner-a10.h" | 31 | Radoslaw Biernacki <rad@semihalf.com> <radoslaw.biernacki@linaro.org> |
27 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | 32 | Paul Burton <paulburton@kernel.org> <paul.burton@mips.com> |
28 | AwA10State *a10; | 33 | Paul Burton <paulburton@kernel.org> <paul.burton@imgtec.com> |
29 | Error *err = NULL; | 34 | diff --git a/MAINTAINERS b/MAINTAINERS |
30 | 35 | index XXXXXXX..XXXXXXX 100644 | |
31 | + /* BIOS is not supported by this board */ | 36 | --- a/MAINTAINERS |
32 | + if (bios_name) { | 37 | +++ b/MAINTAINERS |
33 | + error_report("BIOS not supported for this machine"); | 38 | @@ -XXX,XX +XXX,XX @@ F: include/hw/ssi/imx_spi.h |
34 | + exit(1); | 39 | SBSA-REF |
35 | + } | 40 | M: Radoslaw Biernacki <rad@semihalf.com> |
36 | + | 41 | M: Peter Maydell <peter.maydell@linaro.org> |
37 | /* This board has fixed size RAM (512MiB or 1GiB) */ | 42 | -R: Leif Lindholm <leif@nuviainc.com> |
38 | if (machine->ram_size != 512 * MiB && | 43 | +R: Leif Lindholm <quic_llindhol@quicinc.com> |
39 | machine->ram_size != 1 * GiB) { | 44 | L: qemu-arm@nongnu.org |
45 | S: Maintained | ||
46 | F: hw/arm/sbsa-ref.c | ||
40 | -- | 47 | -- |
41 | 2.20.1 | 48 | 2.25.1 |
42 | 49 | ||
43 | 50 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | These bits trap EL1 access to various virtual memory controls. | 3 | More gracefully handle cpregs when EL2 and/or EL3 are missing. |
4 | 4 | If the reg is entirely inaccessible, do not register it at all. | |
5 | Buglink: https://bugs.launchpad.net/bugs/1855072 | 5 | If the reg is for EL2, and EL3 is present but EL2 is not, |
6 | either discard, squash to res0, const, or keep unchanged. | ||
7 | |||
8 | Per rule RJFFP, mark the 4 aarch32 hypervisor access registers | ||
9 | with ARM_CP_EL3_NO_EL2_KEEP, and mark all of the EL2 address | ||
10 | translation and tlb invalidation "regs" ARM_CP_EL3_NO_EL2_UNDEF. | ||
11 | Mark the 2 virtualization processor id regs ARM_CP_EL3_NO_EL2_C_NZ. | ||
12 | |||
13 | This will simplify cpreg registration for conditional arm features. | ||
14 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200229012811.24129-7-richard.henderson@linaro.org | 17 | Message-id: 20220506180242.216785-2-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 19 | --- |
11 | target/arm/helper.c | 82 ++++++++++++++++++++++++++++++--------------- | 20 | target/arm/cpregs.h | 11 +++ |
12 | 1 file changed, 55 insertions(+), 27 deletions(-) | 21 | target/arm/helper.c | 178 ++++++++++++++++++++++++++++++-------------- |
13 | 22 | 2 files changed, 133 insertions(+), 56 deletions(-) | |
23 | |||
24 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/cpregs.h | ||
27 | +++ b/target/arm/cpregs.h | ||
28 | @@ -XXX,XX +XXX,XX @@ enum { | ||
29 | ARM_CP_SVE = 1 << 14, | ||
30 | /* Flag: Do not expose in gdb sysreg xml. */ | ||
31 | ARM_CP_NO_GDB = 1 << 15, | ||
32 | + /* | ||
33 | + * Flags: If EL3 but not EL2... | ||
34 | + * - UNDEF: discard the cpreg, | ||
35 | + * - KEEP: retain the cpreg as is, | ||
36 | + * - C_NZ: set const on the cpreg, but retain resetvalue, | ||
37 | + * - else: set const on the cpreg, zero resetvalue, aka RES0. | ||
38 | + * See rule RJFFP in section D1.1.3 of DDI0487H.a. | ||
39 | + */ | ||
40 | + ARM_CP_EL3_NO_EL2_UNDEF = 1 << 16, | ||
41 | + ARM_CP_EL3_NO_EL2_KEEP = 1 << 17, | ||
42 | + ARM_CP_EL3_NO_EL2_C_NZ = 1 << 18, | ||
43 | }; | ||
44 | |||
45 | /* | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 46 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 48 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 49 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri, | 50 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
19 | return CP_ACCESS_OK; | 51 | .access = PL1_RW, .readfn = spsel_read, .writefn = spsel_write }, |
20 | } | 52 | { .name = "FPEXC32_EL2", .state = ARM_CP_STATE_AA64, |
21 | 53 | .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 3, .opc2 = 0, | |
22 | +/* Check for traps from EL1 due to HCR_EL2.TVM and HCR_EL2.TRVM. */ | 54 | - .access = PL2_RW, .type = ARM_CP_ALIAS | ARM_CP_FPU, |
23 | +static CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri, | 55 | + .access = PL2_RW, |
24 | + bool isread) | 56 | + .type = ARM_CP_ALIAS | ARM_CP_FPU | ARM_CP_EL3_NO_EL2_KEEP, |
25 | +{ | 57 | .fieldoffset = offsetof(CPUARMState, vfp.xregs[ARM_VFP_FPEXC]) }, |
26 | + if (arm_current_el(env) == 1) { | 58 | { .name = "DACR32_EL2", .state = ARM_CP_STATE_AA64, |
27 | + uint64_t trap = isread ? HCR_TRVM : HCR_TVM; | 59 | .opc0 = 3, .opc1 = 4, .crn = 3, .crm = 0, .opc2 = 0, |
28 | + if (arm_hcr_el2_eff(env) & trap) { | 60 | - .access = PL2_RW, .resetvalue = 0, |
29 | + return CP_ACCESS_TRAP_EL2; | 61 | + .access = PL2_RW, .resetvalue = 0, .type = ARM_CP_EL3_NO_EL2_KEEP, |
62 | .writefn = dacr_write, .raw_writefn = raw_write, | ||
63 | .fieldoffset = offsetof(CPUARMState, cp15.dacr32_el2) }, | ||
64 | { .name = "IFSR32_EL2", .state = ARM_CP_STATE_AA64, | ||
65 | .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 0, .opc2 = 1, | ||
66 | - .access = PL2_RW, .resetvalue = 0, | ||
67 | + .access = PL2_RW, .resetvalue = 0, .type = ARM_CP_EL3_NO_EL2_KEEP, | ||
68 | .fieldoffset = offsetof(CPUARMState, cp15.ifsr32_el2) }, | ||
69 | { .name = "SPSR_IRQ", .state = ARM_CP_STATE_AA64, | ||
70 | .type = ARM_CP_ALIAS, | ||
71 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
72 | .writefn = tlbimva_hyp_is_write }, | ||
73 | { .name = "TLBI_ALLE2", .state = ARM_CP_STATE_AA64, | ||
74 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 0, | ||
75 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
76 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
77 | .writefn = tlbi_aa64_alle2_write }, | ||
78 | { .name = "TLBI_VAE2", .state = ARM_CP_STATE_AA64, | ||
79 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 1, | ||
80 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
81 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
82 | .writefn = tlbi_aa64_vae2_write }, | ||
83 | { .name = "TLBI_VALE2", .state = ARM_CP_STATE_AA64, | ||
84 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 5, | ||
85 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
86 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
87 | .writefn = tlbi_aa64_vae2_write }, | ||
88 | { .name = "TLBI_ALLE2IS", .state = ARM_CP_STATE_AA64, | ||
89 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 0, | ||
90 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
91 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
92 | .writefn = tlbi_aa64_alle2is_write }, | ||
93 | { .name = "TLBI_VAE2IS", .state = ARM_CP_STATE_AA64, | ||
94 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 1, | ||
95 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
96 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
97 | .writefn = tlbi_aa64_vae2is_write }, | ||
98 | { .name = "TLBI_VALE2IS", .state = ARM_CP_STATE_AA64, | ||
99 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 5, | ||
100 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
101 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
102 | .writefn = tlbi_aa64_vae2is_write }, | ||
103 | #ifndef CONFIG_USER_ONLY | ||
104 | /* Unlike the other EL2-related AT operations, these must | ||
105 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
106 | { .name = "AT_S1E2R", .state = ARM_CP_STATE_AA64, | ||
107 | .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 0, | ||
108 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
109 | - .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, .writefn = ats_write64 }, | ||
110 | + .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
111 | + .writefn = ats_write64 }, | ||
112 | { .name = "AT_S1E2W", .state = ARM_CP_STATE_AA64, | ||
113 | .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 1, | ||
114 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
115 | - .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, .writefn = ats_write64 }, | ||
116 | + .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
117 | + .writefn = ats_write64 }, | ||
118 | /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
119 | * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3 | ||
120 | * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose | ||
121 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { | ||
122 | { .name = "DBGVCR32_EL2", .state = ARM_CP_STATE_AA64, | ||
123 | .opc0 = 2, .opc1 = 4, .crn = 0, .crm = 7, .opc2 = 0, | ||
124 | .access = PL2_RW, .accessfn = access_tda, | ||
125 | - .type = ARM_CP_NOP }, | ||
126 | + .type = ARM_CP_NOP | ARM_CP_EL3_NO_EL2_KEEP }, | ||
127 | /* Dummy MDCCINT_EL1, since we don't implement the Debug Communications | ||
128 | * Channel but Linux may try to access this register. The 32-bit | ||
129 | * alias is DBGDCCINT. | ||
130 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
131 | .access = PL2_W, .type = ARM_CP_NOP }, | ||
132 | { .name = "TLBI_RVAE2IS", .state = ARM_CP_STATE_AA64, | ||
133 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 2, .opc2 = 1, | ||
134 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
135 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
136 | .writefn = tlbi_aa64_rvae2is_write }, | ||
137 | { .name = "TLBI_RVALE2IS", .state = ARM_CP_STATE_AA64, | ||
138 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 2, .opc2 = 5, | ||
139 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
140 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
141 | .writefn = tlbi_aa64_rvae2is_write }, | ||
142 | { .name = "TLBI_RIPAS2E1", .state = ARM_CP_STATE_AA64, | ||
143 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 2, | ||
144 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
145 | .access = PL2_W, .type = ARM_CP_NOP }, | ||
146 | { .name = "TLBI_RVAE2OS", .state = ARM_CP_STATE_AA64, | ||
147 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 5, .opc2 = 1, | ||
148 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
149 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
150 | .writefn = tlbi_aa64_rvae2is_write }, | ||
151 | { .name = "TLBI_RVALE2OS", .state = ARM_CP_STATE_AA64, | ||
152 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 5, .opc2 = 5, | ||
153 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
154 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
155 | .writefn = tlbi_aa64_rvae2is_write }, | ||
156 | { .name = "TLBI_RVAE2", .state = ARM_CP_STATE_AA64, | ||
157 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 6, .opc2 = 1, | ||
158 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
159 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
160 | .writefn = tlbi_aa64_rvae2_write }, | ||
161 | { .name = "TLBI_RVALE2", .state = ARM_CP_STATE_AA64, | ||
162 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 6, .opc2 = 5, | ||
163 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
164 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
165 | .writefn = tlbi_aa64_rvae2_write }, | ||
166 | { .name = "TLBI_RVAE3IS", .state = ARM_CP_STATE_AA64, | ||
167 | .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 2, .opc2 = 1, | ||
168 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
169 | .writefn = tlbi_aa64_vae1is_write }, | ||
170 | { .name = "TLBI_ALLE2OS", .state = ARM_CP_STATE_AA64, | ||
171 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 0, | ||
172 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
173 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
174 | .writefn = tlbi_aa64_alle2is_write }, | ||
175 | { .name = "TLBI_VAE2OS", .state = ARM_CP_STATE_AA64, | ||
176 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 1, | ||
177 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
178 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
179 | .writefn = tlbi_aa64_vae2is_write }, | ||
180 | { .name = "TLBI_ALLE1OS", .state = ARM_CP_STATE_AA64, | ||
181 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 4, | ||
182 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
183 | .writefn = tlbi_aa64_alle1is_write }, | ||
184 | { .name = "TLBI_VALE2OS", .state = ARM_CP_STATE_AA64, | ||
185 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 5, | ||
186 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
187 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
188 | .writefn = tlbi_aa64_vae2is_write }, | ||
189 | { .name = "TLBI_VMALLS12E1OS", .state = ARM_CP_STATE_AA64, | ||
190 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 6, | ||
191 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
192 | { .name = "VPIDR", .state = ARM_CP_STATE_AA32, | ||
193 | .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
194 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
195 | - .resetvalue = cpu->midr, .type = ARM_CP_ALIAS, | ||
196 | + .resetvalue = cpu->midr, | ||
197 | + .type = ARM_CP_ALIAS | ARM_CP_EL3_NO_EL2_C_NZ, | ||
198 | .fieldoffset = offsetoflow32(CPUARMState, cp15.vpidr_el2) }, | ||
199 | { .name = "VPIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
200 | .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
201 | .access = PL2_RW, .resetvalue = cpu->midr, | ||
202 | + .type = ARM_CP_EL3_NO_EL2_C_NZ, | ||
203 | .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) }, | ||
204 | { .name = "VMPIDR", .state = ARM_CP_STATE_AA32, | ||
205 | .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
206 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
207 | - .resetvalue = vmpidr_def, .type = ARM_CP_ALIAS, | ||
208 | + .resetvalue = vmpidr_def, | ||
209 | + .type = ARM_CP_ALIAS | ARM_CP_EL3_NO_EL2_C_NZ, | ||
210 | .fieldoffset = offsetoflow32(CPUARMState, cp15.vmpidr_el2) }, | ||
211 | { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
212 | .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
213 | - .access = PL2_RW, | ||
214 | - .resetvalue = vmpidr_def, | ||
215 | + .access = PL2_RW, .resetvalue = vmpidr_def, | ||
216 | + .type = ARM_CP_EL3_NO_EL2_C_NZ, | ||
217 | .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) }, | ||
218 | }; | ||
219 | define_arm_cp_regs(cpu, vpidr_regs); | ||
220 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
221 | int crm, int opc1, int opc2, | ||
222 | const char *name) | ||
223 | { | ||
224 | + CPUARMState *env = &cpu->env; | ||
225 | uint32_t key; | ||
226 | ARMCPRegInfo *r2; | ||
227 | bool is64 = r->type & ARM_CP_64BIT; | ||
228 | bool ns = secstate & ARM_CP_SECSTATE_NS; | ||
229 | int cp = r->cp; | ||
230 | - bool isbanked; | ||
231 | size_t name_len; | ||
232 | + bool make_const; | ||
233 | |||
234 | switch (state) { | ||
235 | case ARM_CP_STATE_AA32: | ||
236 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
237 | } | ||
238 | } | ||
239 | |||
240 | + /* | ||
241 | + * Eliminate registers that are not present because the EL is missing. | ||
242 | + * Doing this here makes it easier to put all registers for a given | ||
243 | + * feature into the same ARMCPRegInfo array and define them all at once. | ||
244 | + */ | ||
245 | + make_const = false; | ||
246 | + if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
247 | + /* | ||
248 | + * An EL2 register without EL2 but with EL3 is (usually) RES0. | ||
249 | + * See rule RJFFP in section D1.1.3 of DDI0487H.a. | ||
250 | + */ | ||
251 | + int min_el = ctz32(r->access) / 2; | ||
252 | + if (min_el == 2 && !arm_feature(env, ARM_FEATURE_EL2)) { | ||
253 | + if (r->type & ARM_CP_EL3_NO_EL2_UNDEF) { | ||
254 | + return; | ||
255 | + } | ||
256 | + make_const = !(r->type & ARM_CP_EL3_NO_EL2_KEEP); | ||
257 | + } | ||
258 | + } else { | ||
259 | + CPAccessRights max_el = (arm_feature(env, ARM_FEATURE_EL2) | ||
260 | + ? PL2_RW : PL1_RW); | ||
261 | + if ((r->access & max_el) == 0) { | ||
262 | + return; | ||
30 | + } | 263 | + } |
31 | + } | 264 | + } |
32 | + return CP_ACCESS_OK; | ||
33 | +} | ||
34 | + | 265 | + |
35 | static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 266 | /* Combine cpreg and name into one allocation. */ |
36 | { | 267 | name_len = strlen(name) + 1; |
37 | ARMCPU *cpu = env_archcpu(env); | 268 | r2 = g_malloc(sizeof(*r2) + name_len); |
38 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | 269 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
270 | r2->opaque = opaque; | ||
271 | } | ||
272 | |||
273 | - isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; | ||
274 | - if (isbanked) { | ||
275 | + if (make_const) { | ||
276 | + /* This should not have been a very special register to begin. */ | ||
277 | + int old_special = r2->type & ARM_CP_SPECIAL_MASK; | ||
278 | + assert(old_special == 0 || old_special == ARM_CP_NOP); | ||
279 | /* | ||
280 | - * Register is banked (using both entries in array). | ||
281 | - * Overwriting fieldoffset as the array is only used to define | ||
282 | - * banked registers but later only fieldoffset is used. | ||
283 | + * Set the special function to CONST, retaining the other flags. | ||
284 | + * This is important for e.g. ARM_CP_SVE so that we still | ||
285 | + * take the SVE trap if CPTR_EL3.EZ == 0. | ||
286 | */ | ||
287 | - r2->fieldoffset = r->bank_fieldoffsets[ns]; | ||
288 | - } | ||
289 | + r2->type = (r2->type & ~ARM_CP_SPECIAL_MASK) | ARM_CP_CONST; | ||
290 | + /* | ||
291 | + * Usually, these registers become RES0, but there are a few | ||
292 | + * special cases like VPIDR_EL2 which have a constant non-zero | ||
293 | + * value with writes ignored. | ||
294 | + */ | ||
295 | + if (!(r->type & ARM_CP_EL3_NO_EL2_C_NZ)) { | ||
296 | + r2->resetvalue = 0; | ||
297 | + } | ||
298 | + /* | ||
299 | + * ARM_CP_CONST has precedence, so removing the callbacks and | ||
300 | + * offsets are not strictly necessary, but it is potentially | ||
301 | + * less confusing to debug later. | ||
302 | + */ | ||
303 | + r2->readfn = NULL; | ||
304 | + r2->writefn = NULL; | ||
305 | + r2->raw_readfn = NULL; | ||
306 | + r2->raw_writefn = NULL; | ||
307 | + r2->resetfn = NULL; | ||
308 | + r2->fieldoffset = 0; | ||
309 | + r2->bank_fieldoffsets[0] = 0; | ||
310 | + r2->bank_fieldoffsets[1] = 0; | ||
311 | + } else { | ||
312 | + bool isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; | ||
313 | |||
314 | - if (state == ARM_CP_STATE_AA32) { | ||
315 | if (isbanked) { | ||
316 | /* | ||
317 | - * If the register is banked then we don't need to migrate or | ||
318 | - * reset the 32-bit instance in certain cases: | ||
319 | - * | ||
320 | - * 1) If the register has both 32-bit and 64-bit instances then we | ||
321 | - * can count on the 64-bit instance taking care of the | ||
322 | - * non-secure bank. | ||
323 | - * 2) If ARMv8 is enabled then we can count on a 64-bit version | ||
324 | - * taking care of the secure bank. This requires that separate | ||
325 | - * 32 and 64-bit definitions are provided. | ||
326 | + * Register is banked (using both entries in array). | ||
327 | + * Overwriting fieldoffset as the array is only used to define | ||
328 | + * banked registers but later only fieldoffset is used. | ||
329 | */ | ||
330 | - if ((r->state == ARM_CP_STATE_BOTH && ns) || | ||
331 | - (arm_feature(&cpu->env, ARM_FEATURE_V8) && !ns)) { | ||
332 | + r2->fieldoffset = r->bank_fieldoffsets[ns]; | ||
333 | + } | ||
334 | + if (state == ARM_CP_STATE_AA32) { | ||
335 | + if (isbanked) { | ||
336 | + /* | ||
337 | + * If the register is banked then we don't need to migrate or | ||
338 | + * reset the 32-bit instance in certain cases: | ||
339 | + * | ||
340 | + * 1) If the register has both 32-bit and 64-bit instances | ||
341 | + * then we can count on the 64-bit instance taking care | ||
342 | + * of the non-secure bank. | ||
343 | + * 2) If ARMv8 is enabled then we can count on a 64-bit | ||
344 | + * version taking care of the secure bank. This requires | ||
345 | + * that separate 32 and 64-bit definitions are provided. | ||
346 | + */ | ||
347 | + if ((r->state == ARM_CP_STATE_BOTH && ns) || | ||
348 | + (arm_feature(env, ARM_FEATURE_V8) && !ns)) { | ||
349 | + r2->type |= ARM_CP_ALIAS; | ||
350 | + } | ||
351 | + } else if ((secstate != r->secure) && !ns) { | ||
352 | + /* | ||
353 | + * The register is not banked so we only want to allow | ||
354 | + * migration of the non-secure instance. | ||
355 | + */ | ||
356 | r2->type |= ARM_CP_ALIAS; | ||
357 | } | ||
358 | - } else if ((secstate != r->secure) && !ns) { | ||
359 | - /* | ||
360 | - * The register is not banked so we only want to allow migration | ||
361 | - * of the non-secure instance. | ||
362 | - */ | ||
363 | - r2->type |= ARM_CP_ALIAS; | ||
364 | - } | ||
365 | |||
366 | - if (HOST_BIG_ENDIAN && | ||
367 | - r->state == ARM_CP_STATE_BOTH && r2->fieldoffset) { | ||
368 | - r2->fieldoffset += sizeof(uint32_t); | ||
369 | + if (HOST_BIG_ENDIAN && | ||
370 | + r->state == ARM_CP_STATE_BOTH && r2->fieldoffset) { | ||
371 | + r2->fieldoffset += sizeof(uint32_t); | ||
372 | + } | ||
373 | } | ||
374 | } | ||
375 | |||
376 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
377 | * multiple times. Special registers (ie NOP/WFI) are | ||
378 | * never migratable and not even raw-accessible. | ||
39 | */ | 379 | */ |
40 | { .name = "CONTEXTIDR_EL1", .state = ARM_CP_STATE_BOTH, | 380 | - if (r->type & ARM_CP_SPECIAL_MASK) { |
41 | .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1, | 381 | + if (r2->type & ARM_CP_SPECIAL_MASK) { |
42 | - .access = PL1_RW, .secure = ARM_CP_SECSTATE_NS, | 382 | r2->type |= ARM_CP_NO_RAW; |
43 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | 383 | } |
44 | + .secure = ARM_CP_SECSTATE_NS, | 384 | if (((r->crm == CP_ANY) && crm != 0) || |
45 | .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[1]), | ||
46 | .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, }, | ||
47 | { .name = "CONTEXTIDR_S", .state = ARM_CP_STATE_AA32, | ||
48 | .cp = 15, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1, | ||
49 | - .access = PL1_RW, .secure = ARM_CP_SECSTATE_S, | ||
50 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
51 | + .secure = ARM_CP_SECSTATE_S, | ||
52 | .fieldoffset = offsetof(CPUARMState, cp15.contextidr_s), | ||
53 | .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, }, | ||
54 | REGINFO_SENTINEL | ||
55 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
56 | /* MMU Domain access control / MPU write buffer control */ | ||
57 | { .name = "DACR", | ||
58 | .cp = 15, .opc1 = CP_ANY, .crn = 3, .crm = CP_ANY, .opc2 = CP_ANY, | ||
59 | - .access = PL1_RW, .resetvalue = 0, | ||
60 | + .access = PL1_RW, .accessfn = access_tvm_trvm, .resetvalue = 0, | ||
61 | .writefn = dacr_write, .raw_writefn = raw_write, | ||
62 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s), | ||
63 | offsetoflow32(CPUARMState, cp15.dacr_ns) } }, | ||
64 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
65 | { .name = "DMB", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 5, | ||
66 | .access = PL0_W, .type = ARM_CP_NOP }, | ||
67 | { .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 2, | ||
68 | - .access = PL1_RW, | ||
69 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
70 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ifar_s), | ||
71 | offsetof(CPUARMState, cp15.ifar_ns) }, | ||
72 | .resetvalue = 0, }, | ||
73 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
74 | */ | ||
75 | { .name = "AFSR0_EL1", .state = ARM_CP_STATE_BOTH, | ||
76 | .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 0, | ||
77 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
78 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
79 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
80 | { .name = "AFSR1_EL1", .state = ARM_CP_STATE_BOTH, | ||
81 | .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1, | ||
82 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
83 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
84 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
85 | /* MAIR can just read-as-written because we don't implement caches | ||
86 | * and so don't need to care about memory attributes. | ||
87 | */ | ||
88 | { .name = "MAIR_EL1", .state = ARM_CP_STATE_AA64, | ||
89 | .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 0, | ||
90 | - .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[1]), | ||
91 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
92 | + .fieldoffset = offsetof(CPUARMState, cp15.mair_el[1]), | ||
93 | .resetvalue = 0 }, | ||
94 | { .name = "MAIR_EL3", .state = ARM_CP_STATE_AA64, | ||
95 | .opc0 = 3, .opc1 = 6, .crn = 10, .crm = 2, .opc2 = 0, | ||
96 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
97 | * handled in the field definitions. | ||
98 | */ | ||
99 | { .name = "MAIR0", .state = ARM_CP_STATE_AA32, | ||
100 | - .cp = 15, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 0, .access = PL1_RW, | ||
101 | + .cp = 15, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 0, | ||
102 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
103 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.mair0_s), | ||
104 | offsetof(CPUARMState, cp15.mair0_ns) }, | ||
105 | .resetfn = arm_cp_reset_ignore }, | ||
106 | { .name = "MAIR1", .state = ARM_CP_STATE_AA32, | ||
107 | - .cp = 15, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 1, .access = PL1_RW, | ||
108 | + .cp = 15, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 1, | ||
109 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
110 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.mair1_s), | ||
111 | offsetof(CPUARMState, cp15.mair1_ns) }, | ||
112 | .resetfn = arm_cp_reset_ignore }, | ||
113 | @@ -XXX,XX +XXX,XX @@ static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
114 | |||
115 | static const ARMCPRegInfo vmsa_pmsa_cp_reginfo[] = { | ||
116 | { .name = "DFSR", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 0, | ||
117 | - .access = PL1_RW, .type = ARM_CP_ALIAS, | ||
118 | + .access = PL1_RW, .accessfn = access_tvm_trvm, .type = ARM_CP_ALIAS, | ||
119 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dfsr_s), | ||
120 | offsetoflow32(CPUARMState, cp15.dfsr_ns) }, }, | ||
121 | { .name = "IFSR", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 1, | ||
122 | - .access = PL1_RW, .resetvalue = 0, | ||
123 | + .access = PL1_RW, .accessfn = access_tvm_trvm, .resetvalue = 0, | ||
124 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.ifsr_s), | ||
125 | offsetoflow32(CPUARMState, cp15.ifsr_ns) } }, | ||
126 | { .name = "DFAR", .cp = 15, .opc1 = 0, .crn = 6, .crm = 0, .opc2 = 0, | ||
127 | - .access = PL1_RW, .resetvalue = 0, | ||
128 | + .access = PL1_RW, .accessfn = access_tvm_trvm, .resetvalue = 0, | ||
129 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.dfar_s), | ||
130 | offsetof(CPUARMState, cp15.dfar_ns) } }, | ||
131 | { .name = "FAR_EL1", .state = ARM_CP_STATE_AA64, | ||
132 | .opc0 = 3, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0, | ||
133 | - .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.far_el[1]), | ||
134 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
135 | + .fieldoffset = offsetof(CPUARMState, cp15.far_el[1]), | ||
136 | .resetvalue = 0, }, | ||
137 | REGINFO_SENTINEL | ||
138 | }; | ||
139 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_pmsa_cp_reginfo[] = { | ||
140 | static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
141 | { .name = "ESR_EL1", .state = ARM_CP_STATE_AA64, | ||
142 | .opc0 = 3, .crn = 5, .crm = 2, .opc1 = 0, .opc2 = 0, | ||
143 | - .access = PL1_RW, | ||
144 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
145 | .fieldoffset = offsetof(CPUARMState, cp15.esr_el[1]), .resetvalue = 0, }, | ||
146 | { .name = "TTBR0_EL1", .state = ARM_CP_STATE_BOTH, | ||
147 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 0, | ||
148 | - .access = PL1_RW, .writefn = vmsa_ttbr_write, .resetvalue = 0, | ||
149 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
150 | + .writefn = vmsa_ttbr_write, .resetvalue = 0, | ||
151 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr0_s), | ||
152 | offsetof(CPUARMState, cp15.ttbr0_ns) } }, | ||
153 | { .name = "TTBR1_EL1", .state = ARM_CP_STATE_BOTH, | ||
154 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 1, | ||
155 | - .access = PL1_RW, .writefn = vmsa_ttbr_write, .resetvalue = 0, | ||
156 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
157 | + .writefn = vmsa_ttbr_write, .resetvalue = 0, | ||
158 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr1_s), | ||
159 | offsetof(CPUARMState, cp15.ttbr1_ns) } }, | ||
160 | { .name = "TCR_EL1", .state = ARM_CP_STATE_AA64, | ||
161 | .opc0 = 3, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 2, | ||
162 | - .access = PL1_RW, .writefn = vmsa_tcr_el12_write, | ||
163 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
164 | + .writefn = vmsa_tcr_el12_write, | ||
165 | .resetfn = vmsa_ttbcr_reset, .raw_writefn = raw_write, | ||
166 | .fieldoffset = offsetof(CPUARMState, cp15.tcr_el[1]) }, | ||
167 | { .name = "TTBCR", .cp = 15, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 2, | ||
168 | - .access = PL1_RW, .type = ARM_CP_ALIAS, .writefn = vmsa_ttbcr_write, | ||
169 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
170 | + .type = ARM_CP_ALIAS, .writefn = vmsa_ttbcr_write, | ||
171 | .raw_writefn = vmsa_ttbcr_raw_write, | ||
172 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tcr_el[3]), | ||
173 | offsetoflow32(CPUARMState, cp15.tcr_el[1])} }, | ||
174 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
175 | */ | ||
176 | static const ARMCPRegInfo ttbcr2_reginfo = { | ||
177 | .name = "TTBCR2", .cp = 15, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 3, | ||
178 | - .access = PL1_RW, .type = ARM_CP_ALIAS, | ||
179 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
180 | + .type = ARM_CP_ALIAS, | ||
181 | .bank_fieldoffsets = { offsetofhigh32(CPUARMState, cp15.tcr_el[3]), | ||
182 | offsetofhigh32(CPUARMState, cp15.tcr_el[1]) }, | ||
183 | }; | ||
184 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo lpae_cp_reginfo[] = { | ||
185 | /* NOP AMAIR0/1 */ | ||
186 | { .name = "AMAIR0", .state = ARM_CP_STATE_BOTH, | ||
187 | .opc0 = 3, .crn = 10, .crm = 3, .opc1 = 0, .opc2 = 0, | ||
188 | - .access = PL1_RW, .type = ARM_CP_CONST, | ||
189 | - .resetvalue = 0 }, | ||
190 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
191 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
192 | /* AMAIR1 is mapped to AMAIR_EL1[63:32] */ | ||
193 | { .name = "AMAIR1", .cp = 15, .crn = 10, .crm = 3, .opc1 = 0, .opc2 = 1, | ||
194 | - .access = PL1_RW, .type = ARM_CP_CONST, | ||
195 | - .resetvalue = 0 }, | ||
196 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
197 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
198 | { .name = "PAR", .cp = 15, .crm = 7, .opc1 = 0, | ||
199 | .access = PL1_RW, .type = ARM_CP_64BIT, .resetvalue = 0, | ||
200 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.par_s), | ||
201 | offsetof(CPUARMState, cp15.par_ns)} }, | ||
202 | { .name = "TTBR0", .cp = 15, .crm = 2, .opc1 = 0, | ||
203 | - .access = PL1_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS, | ||
204 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
205 | + .type = ARM_CP_64BIT | ARM_CP_ALIAS, | ||
206 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr0_s), | ||
207 | offsetof(CPUARMState, cp15.ttbr0_ns) }, | ||
208 | .writefn = vmsa_ttbr_write, }, | ||
209 | { .name = "TTBR1", .cp = 15, .crm = 2, .opc1 = 1, | ||
210 | - .access = PL1_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS, | ||
211 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
212 | + .type = ARM_CP_64BIT | ARM_CP_ALIAS, | ||
213 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr1_s), | ||
214 | offsetof(CPUARMState, cp15.ttbr1_ns) }, | ||
215 | .writefn = vmsa_ttbr_write, }, | ||
216 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
217 | .type = ARM_CP_NOP, .access = PL1_W }, | ||
218 | /* MMU Domain access control / MPU write buffer control */ | ||
219 | { .name = "DACR", .cp = 15, .opc1 = 0, .crn = 3, .crm = 0, .opc2 = 0, | ||
220 | - .access = PL1_RW, .resetvalue = 0, | ||
221 | + .access = PL1_RW, .accessfn = access_tvm_trvm, .resetvalue = 0, | ||
222 | .writefn = dacr_write, .raw_writefn = raw_write, | ||
223 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s), | ||
224 | offsetoflow32(CPUARMState, cp15.dacr_ns) } }, | ||
225 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
226 | ARMCPRegInfo sctlr = { | ||
227 | .name = "SCTLR", .state = ARM_CP_STATE_BOTH, | ||
228 | .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 0, | ||
229 | - .access = PL1_RW, | ||
230 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
231 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.sctlr_s), | ||
232 | offsetof(CPUARMState, cp15.sctlr_ns) }, | ||
233 | .writefn = sctlr_write, .resetvalue = cpu->reset_sctlr, | ||
234 | -- | 385 | -- |
235 | 2.20.1 | 386 | 2.25.1 |
236 | |||
237 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | These bits trap EL1 access to set/way cache maintenance insns. | 3 | Drop el3_no_el2_cp_reginfo, el3_no_el2_v8_cp_reginfo, and the local |
4 | 4 | vpidr_regs definition, and rely on the squashing to ARM_CP_CONST | |
5 | Buglink: https://bugs.launchpad.net/bugs/1863685 | 5 | while registering for v8. |
6 | |||
7 | This is a behavior change for v7 cpus with Security Extensions and | ||
8 | without Virtualization Extensions, in that the virtualization cpregs | ||
9 | are now correctly not present. This would be a migration compatibility | ||
10 | break, except that we have an existing bug in which migration of 32-bit | ||
11 | cpus with Security Extensions enabled does not work. | ||
12 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200229012811.24129-8-richard.henderson@linaro.org | 15 | Message-id: 20220506180242.216785-3-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 17 | --- |
11 | target/arm/helper.c | 22 ++++++++++++++++------ | 18 | target/arm/helper.c | 158 ++++---------------------------------------- |
12 | 1 file changed, 16 insertions(+), 6 deletions(-) | 19 | 1 file changed, 13 insertions(+), 145 deletions(-) |
13 | 20 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 21 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 23 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 24 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri, | 25 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
19 | return CP_ACCESS_OK; | 26 | .fieldoffset = offsetoflow32(CPUARMState, cp15.mdcr_el3) }, |
20 | } | 27 | }; |
21 | 28 | ||
22 | +/* Check for traps from EL1 due to HCR_EL2.TSW. */ | 29 | -/* Used to describe the behaviour of EL2 regs when EL2 does not exist. */ |
23 | +static CPAccessResult access_tsw(CPUARMState *env, const ARMCPRegInfo *ri, | 30 | -static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = { |
24 | + bool isread) | 31 | - { .name = "VBAR_EL2", .state = ARM_CP_STATE_BOTH, |
25 | +{ | 32 | - .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 0, |
26 | + if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TSW)) { | 33 | - .access = PL2_RW, |
27 | + return CP_ACCESS_TRAP_EL2; | 34 | - .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore }, |
28 | + } | 35 | - { .name = "HCR_EL2", .state = ARM_CP_STATE_BOTH, |
29 | + return CP_ACCESS_OK; | 36 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0, |
30 | +} | 37 | - .access = PL2_RW, |
31 | + | 38 | - .type = ARM_CP_CONST, .resetvalue = 0 }, |
32 | static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 39 | - { .name = "HACR_EL2", .state = ARM_CP_STATE_BOTH, |
40 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 7, | ||
41 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
42 | - { .name = "ESR_EL2", .state = ARM_CP_STATE_BOTH, | ||
43 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0, | ||
44 | - .access = PL2_RW, | ||
45 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
46 | - { .name = "CPTR_EL2", .state = ARM_CP_STATE_BOTH, | ||
47 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 2, | ||
48 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
49 | - { .name = "MAIR_EL2", .state = ARM_CP_STATE_BOTH, | ||
50 | - .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 0, | ||
51 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
52 | - .resetvalue = 0 }, | ||
53 | - { .name = "HMAIR1", .state = ARM_CP_STATE_AA32, | ||
54 | - .cp = 15, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 1, | ||
55 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
56 | - { .name = "AMAIR_EL2", .state = ARM_CP_STATE_BOTH, | ||
57 | - .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 0, | ||
58 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
59 | - .resetvalue = 0 }, | ||
60 | - { .name = "HAMAIR1", .state = ARM_CP_STATE_AA32, | ||
61 | - .cp = 15, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 1, | ||
62 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
63 | - .resetvalue = 0 }, | ||
64 | - { .name = "AFSR0_EL2", .state = ARM_CP_STATE_BOTH, | ||
65 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 0, | ||
66 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
67 | - .resetvalue = 0 }, | ||
68 | - { .name = "AFSR1_EL2", .state = ARM_CP_STATE_BOTH, | ||
69 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 1, | ||
70 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
71 | - .resetvalue = 0 }, | ||
72 | - { .name = "TCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
73 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 2, | ||
74 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
75 | - { .name = "VTCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
76 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2, | ||
77 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
78 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
79 | - { .name = "VTTBR", .state = ARM_CP_STATE_AA32, | ||
80 | - .cp = 15, .opc1 = 6, .crm = 2, | ||
81 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
82 | - .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
83 | - { .name = "VTTBR_EL2", .state = ARM_CP_STATE_AA64, | ||
84 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 0, | ||
85 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
86 | - { .name = "SCTLR_EL2", .state = ARM_CP_STATE_BOTH, | ||
87 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 0, | ||
88 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
89 | - { .name = "TPIDR_EL2", .state = ARM_CP_STATE_BOTH, | ||
90 | - .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 2, | ||
91 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
92 | - { .name = "TTBR0_EL2", .state = ARM_CP_STATE_AA64, | ||
93 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0, | ||
94 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
95 | - { .name = "HTTBR", .cp = 15, .opc1 = 4, .crm = 2, | ||
96 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
97 | - .resetvalue = 0 }, | ||
98 | - { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
99 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0, | ||
100 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
101 | - { .name = "CNTVOFF_EL2", .state = ARM_CP_STATE_AA64, | ||
102 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 0, .opc2 = 3, | ||
103 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
104 | - { .name = "CNTVOFF", .cp = 15, .opc1 = 4, .crm = 14, | ||
105 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
106 | - .resetvalue = 0 }, | ||
107 | - { .name = "CNTHP_CVAL_EL2", .state = ARM_CP_STATE_AA64, | ||
108 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 2, | ||
109 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
110 | - { .name = "CNTHP_CVAL", .cp = 15, .opc1 = 6, .crm = 14, | ||
111 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
112 | - .resetvalue = 0 }, | ||
113 | - { .name = "CNTHP_TVAL_EL2", .state = ARM_CP_STATE_BOTH, | ||
114 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 0, | ||
115 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
116 | - { .name = "CNTHP_CTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
117 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 1, | ||
118 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
119 | - { .name = "MDCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
120 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 1, | ||
121 | - .access = PL2_RW, .accessfn = access_tda, | ||
122 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
123 | - { .name = "HPFAR_EL2", .state = ARM_CP_STATE_BOTH, | ||
124 | - .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 4, | ||
125 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
126 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
127 | - { .name = "HSTR_EL2", .state = ARM_CP_STATE_BOTH, | ||
128 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3, | ||
129 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
130 | - { .name = "FAR_EL2", .state = ARM_CP_STATE_BOTH, | ||
131 | - .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0, | ||
132 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
133 | - { .name = "HIFAR", .state = ARM_CP_STATE_AA32, | ||
134 | - .type = ARM_CP_CONST, | ||
135 | - .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2, | ||
136 | - .access = PL2_RW, .resetvalue = 0 }, | ||
137 | -}; | ||
138 | - | ||
139 | -/* Ditto, but for registers which exist in ARMv8 but not v7 */ | ||
140 | -static const ARMCPRegInfo el3_no_el2_v8_cp_reginfo[] = { | ||
141 | - { .name = "HCR2", .state = ARM_CP_STATE_AA32, | ||
142 | - .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4, | ||
143 | - .access = PL2_RW, | ||
144 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
145 | -}; | ||
146 | - | ||
147 | static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
33 | { | 148 | { |
34 | ARMCPU *cpu = env_archcpu(env); | 149 | ARMCPU *cpu = env_archcpu(env); |
35 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 150 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
36 | .access = PL1_W, .type = ARM_CP_NOP }, | 151 | define_arm_cp_regs(cpu, v8_idregs); |
37 | { .name = "DC_ISW", .state = ARM_CP_STATE_AA64, | 152 | define_arm_cp_regs(cpu, v8_cp_reginfo); |
38 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 2, | 153 | } |
39 | - .access = PL1_W, .type = ARM_CP_NOP }, | 154 | - if (arm_feature(env, ARM_FEATURE_EL2)) { |
40 | + .access = PL1_W, .accessfn = access_tsw, .type = ARM_CP_NOP }, | 155 | + |
41 | { .name = "DC_CVAC", .state = ARM_CP_STATE_AA64, | 156 | + /* |
42 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 1, | 157 | + * Register the base EL2 cpregs. |
43 | .access = PL0_W, .type = ARM_CP_NOP, | 158 | + * Pre v8, these registers are implemented only as part of the |
44 | .accessfn = aa64_cacheop_access }, | 159 | + * Virtualization Extensions (EL2 present). Beginning with v8, |
45 | { .name = "DC_CSW", .state = ARM_CP_STATE_AA64, | 160 | + * if EL2 is missing but EL3 is enabled, mostly these become |
46 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2, | 161 | + * RES0 from EL3, with some specific exceptions. |
47 | - .access = PL1_W, .type = ARM_CP_NOP }, | 162 | + */ |
48 | + .access = PL1_W, .accessfn = access_tsw, .type = ARM_CP_NOP }, | 163 | + if (arm_feature(env, ARM_FEATURE_EL2) |
49 | { .name = "DC_CVAU", .state = ARM_CP_STATE_AA64, | 164 | + || (arm_feature(env, ARM_FEATURE_EL3) |
50 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 11, .opc2 = 1, | 165 | + && arm_feature(env, ARM_FEATURE_V8))) { |
51 | .access = PL0_W, .type = ARM_CP_NOP, | 166 | uint64_t vmpidr_def = mpidr_read_val(env); |
52 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 167 | ARMCPRegInfo vpidr_regs[] = { |
53 | .accessfn = aa64_cacheop_access }, | 168 | { .name = "VPIDR", .state = ARM_CP_STATE_AA32, |
54 | { .name = "DC_CISW", .state = ARM_CP_STATE_AA64, | 169 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
55 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2, | 170 | }; |
56 | - .access = PL1_W, .type = ARM_CP_NOP }, | 171 | define_one_arm_cp_reg(cpu, &rvbar); |
57 | + .access = PL1_W, .accessfn = access_tsw, .type = ARM_CP_NOP }, | 172 | } |
58 | /* TLBI operations */ | 173 | - } else { |
59 | { .name = "TLBI_VMALLE1IS", .state = ARM_CP_STATE_AA64, | 174 | - /* If EL2 is missing but higher ELs are enabled, we need to |
60 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0, | 175 | - * register the no_el2 reginfos. |
61 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 176 | - */ |
62 | { .name = "DCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1, | 177 | - if (arm_feature(env, ARM_FEATURE_EL3)) { |
63 | .type = ARM_CP_NOP, .access = PL1_W }, | 178 | - /* When EL3 exists but not EL2, VPIDR and VMPIDR take the value |
64 | { .name = "DCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 2, | 179 | - * of MIDR_EL1 and MPIDR_EL1. |
65 | - .type = ARM_CP_NOP, .access = PL1_W }, | 180 | - */ |
66 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | 181 | - ARMCPRegInfo vpidr_regs[] = { |
67 | { .name = "DCCMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 1, | 182 | - { .name = "VPIDR_EL2", .state = ARM_CP_STATE_BOTH, |
68 | .type = ARM_CP_NOP, .access = PL1_W }, | 183 | - .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, |
69 | { .name = "DCCSW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2, | 184 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, |
70 | - .type = ARM_CP_NOP, .access = PL1_W }, | 185 | - .type = ARM_CP_CONST, .resetvalue = cpu->midr, |
71 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | 186 | - .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) }, |
72 | { .name = "DCCMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 11, .opc2 = 1, | 187 | - { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_BOTH, |
73 | .type = ARM_CP_NOP, .access = PL1_W }, | 188 | - .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, |
74 | { .name = "DCCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 1, | 189 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, |
75 | .type = ARM_CP_NOP, .access = PL1_W }, | 190 | - .type = ARM_CP_NO_RAW, |
76 | { .name = "DCCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2, | 191 | - .writefn = arm_cp_write_ignore, .readfn = mpidr_read }, |
77 | - .type = ARM_CP_NOP, .access = PL1_W }, | 192 | - }; |
78 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | 193 | - define_arm_cp_regs(cpu, vpidr_regs); |
79 | /* MMU Domain access control / MPU write buffer control */ | 194 | - define_arm_cp_regs(cpu, el3_no_el2_cp_reginfo); |
80 | { .name = "DACR", .cp = 15, .opc1 = 0, .crn = 3, .crm = 0, .opc2 = 0, | 195 | - if (arm_feature(env, ARM_FEATURE_V8)) { |
81 | .access = PL1_RW, .accessfn = access_tvm_trvm, .resetvalue = 0, | 196 | - define_arm_cp_regs(cpu, el3_no_el2_v8_cp_reginfo); |
197 | - } | ||
198 | - } | ||
199 | } | ||
200 | + | ||
201 | + /* Register the base EL3 cpregs. */ | ||
202 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
203 | define_arm_cp_regs(cpu, el3_cp_reginfo); | ||
204 | ARMCPRegInfo el3_regs[] = { | ||
82 | -- | 205 | -- |
83 | 2.20.1 | 206 | 2.25.1 |
84 | |||
85 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This bit traps EL1 access to tlb maintenance insns. | 3 | Drop zcr_no_el2_reginfo and merge the 3 registers into one array, |
4 | now that ZCR_EL2 can be squashed to RES0 and ZCR_EL3 dropped | ||
5 | while registering. | ||
4 | 6 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200229012811.24129-12-richard.henderson@linaro.org | 9 | Message-id: 20220506180242.216785-4-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/helper.c | 85 +++++++++++++++++++++++++++++---------------- | 12 | target/arm/helper.c | 55 ++++++++++++++------------------------------- |
11 | 1 file changed, 55 insertions(+), 30 deletions(-) | 13 | 1 file changed, 17 insertions(+), 38 deletions(-) |
12 | 14 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 17 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tacr(CPUARMState *env, const ARMCPRegInfo *ri, | 19 | @@ -XXX,XX +XXX,XX @@ static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
18 | return CP_ACCESS_OK; | 20 | } |
19 | } | 21 | } |
20 | 22 | ||
21 | +/* Check for traps from EL1 due to HCR_EL2.TTLB. */ | 23 | -static const ARMCPRegInfo zcr_el1_reginfo = { |
22 | +static CPAccessResult access_ttlb(CPUARMState *env, const ARMCPRegInfo *ri, | 24 | - .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, |
23 | + bool isread) | 25 | - .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, |
24 | +{ | 26 | - .access = PL1_RW, .type = ARM_CP_SVE, |
25 | + if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TTLB)) { | 27 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), |
26 | + return CP_ACCESS_TRAP_EL2; | 28 | - .writefn = zcr_write, .raw_writefn = raw_write |
27 | + } | 29 | -}; |
28 | + return CP_ACCESS_OK; | 30 | - |
29 | +} | 31 | -static const ARMCPRegInfo zcr_el2_reginfo = { |
30 | + | 32 | - .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, |
31 | static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 33 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, |
32 | { | 34 | - .access = PL2_RW, .type = ARM_CP_SVE, |
33 | ARMCPU *cpu = env_archcpu(env); | 35 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), |
34 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | 36 | - .writefn = zcr_write, .raw_writefn = raw_write |
35 | .type = ARM_CP_NO_RAW, .access = PL1_R, .readfn = isr_read }, | 37 | -}; |
36 | /* 32 bit ITLB invalidates */ | 38 | - |
37 | { .name = "ITLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 0, | 39 | -static const ARMCPRegInfo zcr_no_el2_reginfo = { |
38 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiall_write }, | 40 | - .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, |
39 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 41 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, |
40 | + .writefn = tlbiall_write }, | 42 | - .access = PL2_RW, .type = ARM_CP_SVE, |
41 | { .name = "ITLBIMVA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1, | 43 | - .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore |
42 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_write }, | 44 | -}; |
43 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 45 | - |
44 | + .writefn = tlbimva_write }, | 46 | -static const ARMCPRegInfo zcr_el3_reginfo = { |
45 | { .name = "ITLBIASID", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 2, | 47 | - .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, |
46 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiasid_write }, | 48 | - .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, |
47 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 49 | - .access = PL3_RW, .type = ARM_CP_SVE, |
48 | + .writefn = tlbiasid_write }, | 50 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), |
49 | /* 32 bit DTLB invalidates */ | 51 | - .writefn = zcr_write, .raw_writefn = raw_write |
50 | { .name = "DTLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 0, | 52 | +static const ARMCPRegInfo zcr_reginfo[] = { |
51 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiall_write }, | 53 | + { .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, |
52 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 54 | + .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, |
53 | + .writefn = tlbiall_write }, | 55 | + .access = PL1_RW, .type = ARM_CP_SVE, |
54 | { .name = "DTLBIMVA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 1, | 56 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), |
55 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_write }, | 57 | + .writefn = zcr_write, .raw_writefn = raw_write }, |
56 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 58 | + { .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, |
57 | + .writefn = tlbimva_write }, | 59 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, |
58 | { .name = "DTLBIASID", .cp = 15, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 2, | 60 | + .access = PL2_RW, .type = ARM_CP_SVE, |
59 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiasid_write }, | 61 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), |
60 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 62 | + .writefn = zcr_write, .raw_writefn = raw_write }, |
61 | + .writefn = tlbiasid_write }, | 63 | + { .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, |
62 | /* 32 bit TLB invalidates */ | 64 | + .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, |
63 | { .name = "TLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0, | 65 | + .access = PL3_RW, .type = ARM_CP_SVE, |
64 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiall_write }, | 66 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), |
65 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 67 | + .writefn = zcr_write, .raw_writefn = raw_write }, |
66 | + .writefn = tlbiall_write }, | ||
67 | { .name = "TLBIMVA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 1, | ||
68 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_write }, | ||
69 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
70 | + .writefn = tlbimva_write }, | ||
71 | { .name = "TLBIASID", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 2, | ||
72 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiasid_write }, | ||
73 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
74 | + .writefn = tlbiasid_write }, | ||
75 | { .name = "TLBIMVAA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 3, | ||
76 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimvaa_write }, | ||
77 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
78 | + .writefn = tlbimvaa_write }, | ||
79 | REGINFO_SENTINEL | ||
80 | }; | 68 | }; |
81 | 69 | ||
82 | static const ARMCPRegInfo v7mp_cp_reginfo[] = { | 70 | void hw_watchpoint_update(ARMCPU *cpu, int n) |
83 | /* 32 bit TLB invalidates, Inner Shareable */ | 71 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
84 | { .name = "TLBIALLIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0, | 72 | } |
85 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiall_is_write }, | 73 | |
86 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 74 | if (cpu_isar_feature(aa64_sve, cpu)) { |
87 | + .writefn = tlbiall_is_write }, | 75 | - define_one_arm_cp_reg(cpu, &zcr_el1_reginfo); |
88 | { .name = "TLBIMVAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1, | 76 | - if (arm_feature(env, ARM_FEATURE_EL2)) { |
89 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_is_write }, | 77 | - define_one_arm_cp_reg(cpu, &zcr_el2_reginfo); |
90 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 78 | - } else { |
91 | + .writefn = tlbimva_is_write }, | 79 | - define_one_arm_cp_reg(cpu, &zcr_no_el2_reginfo); |
92 | { .name = "TLBIASIDIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2, | 80 | - } |
93 | - .type = ARM_CP_NO_RAW, .access = PL1_W, | 81 | - if (arm_feature(env, ARM_FEATURE_EL3)) { |
94 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 82 | - define_one_arm_cp_reg(cpu, &zcr_el3_reginfo); |
95 | .writefn = tlbiasid_is_write }, | 83 | - } |
96 | { .name = "TLBIMVAAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | 84 | + define_arm_cp_regs(cpu, zcr_reginfo); |
97 | - .type = ARM_CP_NO_RAW, .access = PL1_W, | 85 | } |
98 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 86 | |
99 | .writefn = tlbimvaa_is_write }, | 87 | #ifdef TARGET_AARCH64 |
100 | REGINFO_SENTINEL | ||
101 | }; | ||
102 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
103 | /* TLBI operations */ | ||
104 | { .name = "TLBI_VMALLE1IS", .state = ARM_CP_STATE_AA64, | ||
105 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0, | ||
106 | - .access = PL1_W, .type = ARM_CP_NO_RAW, | ||
107 | + .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
108 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
109 | { .name = "TLBI_VAE1IS", .state = ARM_CP_STATE_AA64, | ||
110 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1, | ||
111 | - .access = PL1_W, .type = ARM_CP_NO_RAW, | ||
112 | + .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
113 | .writefn = tlbi_aa64_vae1is_write }, | ||
114 | { .name = "TLBI_ASIDE1IS", .state = ARM_CP_STATE_AA64, | ||
115 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2, | ||
116 | - .access = PL1_W, .type = ARM_CP_NO_RAW, | ||
117 | + .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
118 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
119 | { .name = "TLBI_VAAE1IS", .state = ARM_CP_STATE_AA64, | ||
120 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | ||
121 | - .access = PL1_W, .type = ARM_CP_NO_RAW, | ||
122 | + .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
123 | .writefn = tlbi_aa64_vae1is_write }, | ||
124 | { .name = "TLBI_VALE1IS", .state = ARM_CP_STATE_AA64, | ||
125 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5, | ||
126 | - .access = PL1_W, .type = ARM_CP_NO_RAW, | ||
127 | + .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
128 | .writefn = tlbi_aa64_vae1is_write }, | ||
129 | { .name = "TLBI_VAALE1IS", .state = ARM_CP_STATE_AA64, | ||
130 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7, | ||
131 | - .access = PL1_W, .type = ARM_CP_NO_RAW, | ||
132 | + .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
133 | .writefn = tlbi_aa64_vae1is_write }, | ||
134 | { .name = "TLBI_VMALLE1", .state = ARM_CP_STATE_AA64, | ||
135 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0, | ||
136 | - .access = PL1_W, .type = ARM_CP_NO_RAW, | ||
137 | + .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
138 | .writefn = tlbi_aa64_vmalle1_write }, | ||
139 | { .name = "TLBI_VAE1", .state = ARM_CP_STATE_AA64, | ||
140 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 1, | ||
141 | - .access = PL1_W, .type = ARM_CP_NO_RAW, | ||
142 | + .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
143 | .writefn = tlbi_aa64_vae1_write }, | ||
144 | { .name = "TLBI_ASIDE1", .state = ARM_CP_STATE_AA64, | ||
145 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 2, | ||
146 | - .access = PL1_W, .type = ARM_CP_NO_RAW, | ||
147 | + .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
148 | .writefn = tlbi_aa64_vmalle1_write }, | ||
149 | { .name = "TLBI_VAAE1", .state = ARM_CP_STATE_AA64, | ||
150 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 3, | ||
151 | - .access = PL1_W, .type = ARM_CP_NO_RAW, | ||
152 | + .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
153 | .writefn = tlbi_aa64_vae1_write }, | ||
154 | { .name = "TLBI_VALE1", .state = ARM_CP_STATE_AA64, | ||
155 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5, | ||
156 | - .access = PL1_W, .type = ARM_CP_NO_RAW, | ||
157 | + .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
158 | .writefn = tlbi_aa64_vae1_write }, | ||
159 | { .name = "TLBI_VAALE1", .state = ARM_CP_STATE_AA64, | ||
160 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 7, | ||
161 | - .access = PL1_W, .type = ARM_CP_NO_RAW, | ||
162 | + .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
163 | .writefn = tlbi_aa64_vae1_write }, | ||
164 | { .name = "TLBI_IPAS2E1IS", .state = ARM_CP_STATE_AA64, | ||
165 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1, | ||
166 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
167 | #endif | ||
168 | /* TLB invalidate last level of translation table walk */ | ||
169 | { .name = "TLBIMVALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5, | ||
170 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_is_write }, | ||
171 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
172 | + .writefn = tlbimva_is_write }, | ||
173 | { .name = "TLBIMVAALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7, | ||
174 | - .type = ARM_CP_NO_RAW, .access = PL1_W, | ||
175 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
176 | .writefn = tlbimvaa_is_write }, | ||
177 | { .name = "TLBIMVAL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5, | ||
178 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_write }, | ||
179 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
180 | + .writefn = tlbimva_write }, | ||
181 | { .name = "TLBIMVAAL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 7, | ||
182 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimvaa_write }, | ||
183 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
184 | + .writefn = tlbimvaa_write }, | ||
185 | { .name = "TLBIMVALH", .cp = 15, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 5, | ||
186 | .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
187 | .writefn = tlbimva_hyp_write }, | ||
188 | -- | 88 | -- |
189 | 2.20.1 | 89 | 2.25.1 |
190 | |||
191 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Update the {TGE,E2H} == '11' masking to ARMv8.6. | 3 | This register is present for either VHE or Debugv8p2. |
4 | If EL2 is configured for aarch32, disable all of | ||
5 | the bits that are RES0 in aarch32 mode. | ||
6 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200229012811.24129-6-richard.henderson@linaro.org | 7 | Message-id: 20220506180242.216785-5-richard.henderson@linaro.org |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | target/arm/helper.c | 31 +++++++++++++++++++++++++++---- | 10 | target/arm/helper.c | 15 +++++++++++---- |
13 | 1 file changed, 27 insertions(+), 4 deletions(-) | 11 | 1 file changed, 11 insertions(+), 4 deletions(-) |
14 | 12 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 15 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 16 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ uint64_t arm_hcr_el2_eff(CPUARMState *env) | 17 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo jazelle_regs[] = { |
20 | * Since the v8.4 language applies to the entire register, and | 18 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
21 | * appears to be backward compatible, use that. | 19 | }; |
22 | */ | 20 | |
23 | - ret = 0; | 21 | +static const ARMCPRegInfo contextidr_el2 = { |
24 | - } else if (ret & HCR_TGE) { | 22 | + .name = "CONTEXTIDR_EL2", .state = ARM_CP_STATE_AA64, |
25 | - /* These bits are up-to-date as of ARMv8.4. */ | 23 | + .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1, |
26 | + return 0; | 24 | + .access = PL2_RW, |
25 | + .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) | ||
26 | +}; | ||
27 | + | ||
28 | static const ARMCPRegInfo vhe_reginfo[] = { | ||
29 | - { .name = "CONTEXTIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
30 | - .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1, | ||
31 | - .access = PL2_RW, | ||
32 | - .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) }, | ||
33 | { .name = "TTBR1_EL2", .state = ARM_CP_STATE_AA64, | ||
34 | .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 1, | ||
35 | .access = PL2_RW, .writefn = vmsa_tcr_ttbr_el2_write, | ||
36 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
37 | define_one_arm_cp_reg(cpu, &ssbs_reginfo); | ||
38 | } | ||
39 | |||
40 | + if (cpu_isar_feature(aa64_vh, cpu) || | ||
41 | + cpu_isar_feature(aa64_debugv8p2, cpu)) { | ||
42 | + define_one_arm_cp_reg(cpu, &contextidr_el2); | ||
27 | + } | 43 | + } |
28 | + | 44 | if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) { |
29 | + /* | 45 | define_arm_cp_regs(cpu, vhe_reginfo); |
30 | + * For a cpu that supports both aarch64 and aarch32, we can set bits | 46 | } |
31 | + * in HCR_EL2 (e.g. via EL3) that are RES0 when we enter EL2 as aa32. | ||
32 | + * Ignore all of the bits in HCR+HCR2 that are not valid for aarch32. | ||
33 | + */ | ||
34 | + if (!arm_el_is_aa64(env, 2)) { | ||
35 | + uint64_t aa32_valid; | ||
36 | + | ||
37 | + /* | ||
38 | + * These bits are up-to-date as of ARMv8.6. | ||
39 | + * For HCR, it's easiest to list just the 2 bits that are invalid. | ||
40 | + * For HCR2, list those that are valid. | ||
41 | + */ | ||
42 | + aa32_valid = MAKE_64BIT_MASK(0, 32) & ~(HCR_RW | HCR_TDZ); | ||
43 | + aa32_valid |= (HCR_CD | HCR_ID | HCR_TERR | HCR_TEA | HCR_MIOCNCE | | ||
44 | + HCR_TID4 | HCR_TICAB | HCR_TOCU | HCR_TTLBIS); | ||
45 | + ret &= aa32_valid; | ||
46 | + } | ||
47 | + | ||
48 | + if (ret & HCR_TGE) { | ||
49 | + /* These bits are up-to-date as of ARMv8.6. */ | ||
50 | if (ret & HCR_E2H) { | ||
51 | ret &= ~(HCR_VM | HCR_FMO | HCR_IMO | HCR_AMO | | ||
52 | HCR_BSU_MASK | HCR_DC | HCR_TWI | HCR_TWE | | ||
53 | HCR_TID0 | HCR_TID2 | HCR_TPCP | HCR_TPU | | ||
54 | - HCR_TDZ | HCR_CD | HCR_ID | HCR_MIOCNCE); | ||
55 | + HCR_TDZ | HCR_CD | HCR_ID | HCR_MIOCNCE | | ||
56 | + HCR_TID4 | HCR_TICAB | HCR_TOCU | HCR_ENSCXT | | ||
57 | + HCR_TTLBIS | HCR_TTLBOS | HCR_TID5); | ||
58 | } else { | ||
59 | ret |= HCR_FMO | HCR_IMO | HCR_AMO; | ||
60 | } | ||
61 | -- | 47 | -- |
62 | 2.20.1 | 48 | 2.25.1 |
63 | |||
64 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | If by context we know that we're in AArch64 mode, we need not | 3 | Previously we were defining some of these in user-only mode, |
4 | test for M-profile when reconstructing the full ARMMMUIdx. | 4 | but none of them are accessible from user-only, therefore |
5 | 5 | define them only in system mode. | |
6 | |||
7 | This will shortly be used from cpu_tcg.c also. | ||
8 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 11 | Message-id: 20220506180242.216785-6-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20200302175829.2183-4-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 13 | --- |
12 | target/arm/internals.h | 6 ++++++ | 14 | target/arm/internals.h | 6 ++++ |
13 | target/arm/translate-a64.c | 2 +- | 15 | target/arm/cpu64.c | 64 +++--------------------------------------- |
14 | 2 files changed, 7 insertions(+), 1 deletion(-) | 16 | target/arm/cpu_tcg.c | 59 ++++++++++++++++++++++++++++++++++++++ |
17 | 3 files changed, 69 insertions(+), 60 deletions(-) | ||
15 | 18 | ||
16 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 19 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
17 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/internals.h | 21 | --- a/target/arm/internals.h |
19 | +++ b/target/arm/internals.h | 22 | +++ b/target/arm/internals.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline ARMMMUIdx core_to_arm_mmu_idx(CPUARMState *env, int mmu_idx) | 23 | @@ -XXX,XX +XXX,XX @@ int aarch64_fpu_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg); |
21 | } | 24 | int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg); |
25 | #endif | ||
26 | |||
27 | +#ifdef CONFIG_USER_ONLY | ||
28 | +static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } | ||
29 | +#else | ||
30 | +void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); | ||
31 | +#endif | ||
32 | + | ||
33 | #endif | ||
34 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/cpu64.c | ||
37 | +++ b/target/arm/cpu64.c | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | #include "hvf_arm.h" | ||
40 | #include "qapi/visitor.h" | ||
41 | #include "hw/qdev-properties.h" | ||
42 | -#include "cpregs.h" | ||
43 | +#include "internals.h" | ||
44 | |||
45 | |||
46 | -#ifndef CONFIG_USER_ONLY | ||
47 | -static uint64_t a57_a53_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
48 | -{ | ||
49 | - ARMCPU *cpu = env_archcpu(env); | ||
50 | - | ||
51 | - /* Number of cores is in [25:24]; otherwise we RAZ */ | ||
52 | - return (cpu->core_count - 1) << 24; | ||
53 | -} | ||
54 | -#endif | ||
55 | - | ||
56 | -static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | ||
57 | -#ifndef CONFIG_USER_ONLY | ||
58 | - { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
59 | - .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, | ||
60 | - .access = PL1_RW, .readfn = a57_a53_l2ctlr_read, | ||
61 | - .writefn = arm_cp_write_ignore }, | ||
62 | - { .name = "L2CTLR", | ||
63 | - .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 2, | ||
64 | - .access = PL1_RW, .readfn = a57_a53_l2ctlr_read, | ||
65 | - .writefn = arm_cp_write_ignore }, | ||
66 | -#endif | ||
67 | - { .name = "L2ECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
68 | - .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 3, | ||
69 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
70 | - { .name = "L2ECTLR", | ||
71 | - .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 3, | ||
72 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
73 | - { .name = "L2ACTLR", .state = ARM_CP_STATE_BOTH, | ||
74 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 0, .opc2 = 0, | ||
75 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
76 | - { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
77 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 0, | ||
78 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
79 | - { .name = "CPUACTLR", | ||
80 | - .cp = 15, .opc1 = 0, .crm = 15, | ||
81 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
82 | - { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
83 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 1, | ||
84 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
85 | - { .name = "CPUECTLR", | ||
86 | - .cp = 15, .opc1 = 1, .crm = 15, | ||
87 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
88 | - { .name = "CPUMERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
89 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 2, | ||
90 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
91 | - { .name = "CPUMERRSR", | ||
92 | - .cp = 15, .opc1 = 2, .crm = 15, | ||
93 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
94 | - { .name = "L2MERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
95 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 3, | ||
96 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
97 | - { .name = "L2MERRSR", | ||
98 | - .cp = 15, .opc1 = 3, .crm = 15, | ||
99 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
100 | -}; | ||
101 | - | ||
102 | static void aarch64_a57_initfn(Object *obj) | ||
103 | { | ||
104 | ARMCPU *cpu = ARM_CPU(obj); | ||
105 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | ||
106 | cpu->gic_num_lrs = 4; | ||
107 | cpu->gic_vpribits = 5; | ||
108 | cpu->gic_vprebits = 5; | ||
109 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
110 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
22 | } | 111 | } |
23 | 112 | ||
24 | +static inline ARMMMUIdx core_to_aa64_mmu_idx(int mmu_idx) | 113 | static void aarch64_a53_initfn(Object *obj) |
114 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | ||
115 | cpu->gic_num_lrs = 4; | ||
116 | cpu->gic_vpribits = 5; | ||
117 | cpu->gic_vprebits = 5; | ||
118 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
119 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
120 | } | ||
121 | |||
122 | static void aarch64_a72_initfn(Object *obj) | ||
123 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) | ||
124 | cpu->gic_num_lrs = 4; | ||
125 | cpu->gic_vpribits = 5; | ||
126 | cpu->gic_vprebits = 5; | ||
127 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
128 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
129 | } | ||
130 | |||
131 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) | ||
132 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/target/arm/cpu_tcg.c | ||
135 | +++ b/target/arm/cpu_tcg.c | ||
136 | @@ -XXX,XX +XXX,XX @@ | ||
137 | #endif | ||
138 | #include "cpregs.h" | ||
139 | |||
140 | +#ifndef CONFIG_USER_ONLY | ||
141 | +static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
25 | +{ | 142 | +{ |
26 | + /* AArch64 is always a-profile. */ | 143 | + ARMCPU *cpu = env_archcpu(env); |
27 | + return mmu_idx | ARM_MMU_IDX_A; | 144 | + |
145 | + /* Number of cores is in [25:24]; otherwise we RAZ */ | ||
146 | + return (cpu->core_count - 1) << 24; | ||
28 | +} | 147 | +} |
29 | + | 148 | + |
30 | int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx); | 149 | +static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { |
31 | 150 | + { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, | |
32 | /* | 151 | + .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, |
33 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 152 | + .access = PL1_RW, .readfn = l2ctlr_read, |
34 | index XXXXXXX..XXXXXXX 100644 | 153 | + .writefn = arm_cp_write_ignore }, |
35 | --- a/target/arm/translate-a64.c | 154 | + { .name = "L2CTLR", |
36 | +++ b/target/arm/translate-a64.c | 155 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 2, |
37 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | 156 | + .access = PL1_RW, .readfn = l2ctlr_read, |
38 | dc->condexec_mask = 0; | 157 | + .writefn = arm_cp_write_ignore }, |
39 | dc->condexec_cond = 0; | 158 | + { .name = "L2ECTLR_EL1", .state = ARM_CP_STATE_AA64, |
40 | core_mmu_idx = FIELD_EX32(tb_flags, TBFLAG_ANY, MMUIDX); | 159 | + .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 3, |
41 | - dc->mmu_idx = core_to_arm_mmu_idx(env, core_mmu_idx); | 160 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
42 | + dc->mmu_idx = core_to_aa64_mmu_idx(core_mmu_idx); | 161 | + { .name = "L2ECTLR", |
43 | dc->tbii = FIELD_EX32(tb_flags, TBFLAG_A64, TBII); | 162 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 3, |
44 | dc->tbid = FIELD_EX32(tb_flags, TBFLAG_A64, TBID); | 163 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
45 | dc->current_el = arm_mmu_idx_to_el(dc->mmu_idx); | 164 | + { .name = "L2ACTLR", .state = ARM_CP_STATE_BOTH, |
165 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 0, .opc2 = 0, | ||
166 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
167 | + { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
168 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 0, | ||
169 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
170 | + { .name = "CPUACTLR", | ||
171 | + .cp = 15, .opc1 = 0, .crm = 15, | ||
172 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
173 | + { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
174 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 1, | ||
175 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
176 | + { .name = "CPUECTLR", | ||
177 | + .cp = 15, .opc1 = 1, .crm = 15, | ||
178 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
179 | + { .name = "CPUMERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
180 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 2, | ||
181 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
182 | + { .name = "CPUMERRSR", | ||
183 | + .cp = 15, .opc1 = 2, .crm = 15, | ||
184 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
185 | + { .name = "L2MERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
186 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 3, | ||
187 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
188 | + { .name = "L2MERRSR", | ||
189 | + .cp = 15, .opc1 = 3, .crm = 15, | ||
190 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
191 | +}; | ||
192 | + | ||
193 | +void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) | ||
194 | +{ | ||
195 | + define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
196 | +} | ||
197 | +#endif /* !CONFIG_USER_ONLY */ | ||
198 | + | ||
199 | /* CPU models. These are not needed for the AArch64 linux-user build. */ | ||
200 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
201 | |||
46 | -- | 202 | -- |
47 | 2.20.1 | 203 | 2.25.1 |
48 | |||
49 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We only build the little-endian softmmu configurations. Checking | 3 | Instead of starting with cortex-a15 and adding v8 features to |
4 | for big endian is pointless, remove the unused code. | 4 | a v7 cpu, begin with a v8 cpu stripped of its aarch64 features. |
5 | This fixes the long-standing to-do where we only enabled v8 | ||
6 | features for user-only. | ||
5 | 7 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20220506180242.216785-7-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | hw/arm/musicpal.c | 10 ---------- | 13 | target/arm/cpu_tcg.c | 151 ++++++++++++++++++++++++++----------------- |
11 | 1 file changed, 10 deletions(-) | 14 | 1 file changed, 92 insertions(+), 59 deletions(-) |
12 | 15 | ||
13 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | 16 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/musicpal.c | 18 | --- a/target/arm/cpu_tcg.c |
16 | +++ b/hw/arm/musicpal.c | 19 | +++ b/target/arm/cpu_tcg.c |
17 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | 20 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) |
18 | * 0xFF800000 (if there is 8 MB flash). So remap flash access if the | 21 | static void arm_max_initfn(Object *obj) |
19 | * image is smaller than 32 MB. | 22 | { |
20 | */ | 23 | ARMCPU *cpu = ARM_CPU(obj); |
21 | -#ifdef TARGET_WORDS_BIGENDIAN | 24 | + uint32_t t; |
22 | - pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX, | 25 | |
23 | - "musicpal.flash", flash_size, | 26 | - cortex_a15_initfn(obj); |
24 | - blk, 0x10000, | 27 | + /* aarch64_a57_initfn, advertising none of the aarch64 features */ |
25 | - MP_FLASH_SIZE_MAX / flash_size, | 28 | + cpu->dtb_compatible = "arm,cortex-a57"; |
26 | - 2, 0x00BF, 0x236D, 0x0000, 0x0000, | 29 | + set_feature(&cpu->env, ARM_FEATURE_V8); |
27 | - 0x5555, 0x2AAA, 1); | 30 | + set_feature(&cpu->env, ARM_FEATURE_NEON); |
28 | -#else | 31 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
29 | pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX, | 32 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); |
30 | "musicpal.flash", flash_size, | 33 | + set_feature(&cpu->env, ARM_FEATURE_EL2); |
31 | blk, 0x10000, | 34 | + set_feature(&cpu->env, ARM_FEATURE_EL3); |
32 | MP_FLASH_SIZE_MAX / flash_size, | 35 | + set_feature(&cpu->env, ARM_FEATURE_PMU); |
33 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, | 36 | + cpu->midr = 0x411fd070; |
34 | 0x5555, 0x2AAA, 0); | 37 | + cpu->revidr = 0x00000000; |
35 | -#endif | 38 | + cpu->reset_fpsid = 0x41034070; |
39 | + cpu->isar.mvfr0 = 0x10110222; | ||
40 | + cpu->isar.mvfr1 = 0x12111111; | ||
41 | + cpu->isar.mvfr2 = 0x00000043; | ||
42 | + cpu->ctr = 0x8444c004; | ||
43 | + cpu->reset_sctlr = 0x00c50838; | ||
44 | + cpu->isar.id_pfr0 = 0x00000131; | ||
45 | + cpu->isar.id_pfr1 = 0x00011011; | ||
46 | + cpu->isar.id_dfr0 = 0x03010066; | ||
47 | + cpu->id_afr0 = 0x00000000; | ||
48 | + cpu->isar.id_mmfr0 = 0x10101105; | ||
49 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
50 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
51 | + cpu->isar.id_mmfr3 = 0x02102211; | ||
52 | + cpu->isar.id_isar0 = 0x02101110; | ||
53 | + cpu->isar.id_isar1 = 0x13112111; | ||
54 | + cpu->isar.id_isar2 = 0x21232042; | ||
55 | + cpu->isar.id_isar3 = 0x01112131; | ||
56 | + cpu->isar.id_isar4 = 0x00011142; | ||
57 | + cpu->isar.id_isar5 = 0x00011121; | ||
58 | + cpu->isar.id_isar6 = 0; | ||
59 | + cpu->isar.dbgdidr = 0x3516d000; | ||
60 | + cpu->clidr = 0x0a200023; | ||
61 | + cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */ | ||
62 | + cpu->ccsidr[1] = 0x201fe012; /* 48KB L1 icache */ | ||
63 | + cpu->ccsidr[2] = 0x70ffe07a; /* 2048KB L2 cache */ | ||
64 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
65 | |||
66 | - /* old-style VFP short-vector support */ | ||
67 | - cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | ||
68 | + /* Add additional features supported by QEMU */ | ||
69 | + t = cpu->isar.id_isar5; | ||
70 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
71 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
72 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
73 | + t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
74 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
75 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
76 | + cpu->isar.id_isar5 = t; | ||
77 | + | ||
78 | + t = cpu->isar.id_isar6; | ||
79 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
80 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
81 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
82 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
83 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
84 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
85 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
86 | + cpu->isar.id_isar6 = t; | ||
87 | + | ||
88 | + t = cpu->isar.mvfr1; | ||
89 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
90 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
91 | + cpu->isar.mvfr1 = t; | ||
92 | + | ||
93 | + t = cpu->isar.mvfr2; | ||
94 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
95 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
96 | + cpu->isar.mvfr2 = t; | ||
97 | + | ||
98 | + t = cpu->isar.id_mmfr3; | ||
99 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
100 | + cpu->isar.id_mmfr3 = t; | ||
101 | + | ||
102 | + t = cpu->isar.id_mmfr4; | ||
103 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
104 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
105 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
106 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
107 | + cpu->isar.id_mmfr4 = t; | ||
108 | + | ||
109 | + t = cpu->isar.id_pfr0; | ||
110 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
111 | + cpu->isar.id_pfr0 = t; | ||
112 | + | ||
113 | + t = cpu->isar.id_pfr2; | ||
114 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
115 | + cpu->isar.id_pfr2 = t; | ||
116 | |||
117 | #ifdef CONFIG_USER_ONLY | ||
118 | /* | ||
119 | - * We don't set these in system emulation mode for the moment, | ||
120 | - * since we don't correctly set (all of) the ID registers to | ||
121 | - * advertise them. | ||
122 | + * Break with true ARMv8 and add back old-style VFP short-vector support. | ||
123 | + * Only do this for user-mode, where -cpu max is the default, so that | ||
124 | + * older v6 and v7 programs are more likely to work without adjustment. | ||
125 | */ | ||
126 | - set_feature(&cpu->env, ARM_FEATURE_V8); | ||
127 | - { | ||
128 | - uint32_t t; | ||
36 | - | 129 | - |
37 | } | 130 | - t = cpu->isar.id_isar5; |
38 | sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL); | 131 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); |
132 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
133 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
134 | - t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
135 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
136 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
137 | - cpu->isar.id_isar5 = t; | ||
138 | - | ||
139 | - t = cpu->isar.id_isar6; | ||
140 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
141 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
142 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
143 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
144 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
145 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
146 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
147 | - cpu->isar.id_isar6 = t; | ||
148 | - | ||
149 | - t = cpu->isar.mvfr1; | ||
150 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
151 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
152 | - cpu->isar.mvfr1 = t; | ||
153 | - | ||
154 | - t = cpu->isar.mvfr2; | ||
155 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
156 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
157 | - cpu->isar.mvfr2 = t; | ||
158 | - | ||
159 | - t = cpu->isar.id_mmfr3; | ||
160 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
161 | - cpu->isar.id_mmfr3 = t; | ||
162 | - | ||
163 | - t = cpu->isar.id_mmfr4; | ||
164 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
165 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
166 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
167 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
168 | - cpu->isar.id_mmfr4 = t; | ||
169 | - | ||
170 | - t = cpu->isar.id_pfr0; | ||
171 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
172 | - cpu->isar.id_pfr0 = t; | ||
173 | - | ||
174 | - t = cpu->isar.id_pfr2; | ||
175 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
176 | - cpu->isar.id_pfr2 = t; | ||
177 | - } | ||
178 | -#endif /* CONFIG_USER_ONLY */ | ||
179 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | ||
180 | +#endif | ||
181 | } | ||
182 | #endif /* !TARGET_AARCH64 */ | ||
39 | 183 | ||
40 | -- | 184 | -- |
41 | 2.20.1 | 185 | 2.25.1 |
42 | |||
43 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We missed this case within AArch64.ExceptionReturn. | 3 | We set this for qemu-system-aarch64, but failed to do so |
4 | for the strictly 32-bit emulation. | ||
4 | 5 | ||
6 | Fixes: 3bec78447a9 ("target/arm: Provide ARMv8.4-PMU in '-cpu max'") | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20220506180242.216785-8-richard.henderson@linaro.org |
7 | Message-id: 20200302175829.2183-5-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/helper-a64.c | 23 ++++++++++++++++++++++- | 12 | target/arm/cpu_tcg.c | 4 ++++ |
11 | 1 file changed, 22 insertions(+), 1 deletion(-) | 13 | 1 file changed, 4 insertions(+) |
12 | 14 | ||
13 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | 15 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper-a64.c | 17 | --- a/target/arm/cpu_tcg.c |
16 | +++ b/target/arm/helper-a64.c | 18 | +++ b/target/arm/cpu_tcg.c |
17 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) | 19 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) |
18 | "AArch32 EL%d PC 0x%" PRIx32 "\n", | 20 | t = FIELD_DP32(t, ID_PFR2, SSBS, 1); |
19 | cur_el, new_el, env->regs[15]); | 21 | cpu->isar.id_pfr2 = t; |
20 | } else { | 22 | |
21 | + int tbii; | 23 | + t = cpu->isar.id_dfr0; |
24 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
25 | + cpu->isar.id_dfr0 = t; | ||
22 | + | 26 | + |
23 | env->aarch64 = 1; | 27 | #ifdef CONFIG_USER_ONLY |
24 | spsr &= aarch64_pstate_valid_mask(&env_archcpu(env)->isar); | 28 | /* |
25 | pstate_write(env, spsr); | 29 | * Break with true ARMv8 and add back old-style VFP short-vector support. |
26 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) | ||
27 | env->pstate &= ~PSTATE_SS; | ||
28 | } | ||
29 | aarch64_restore_sp(env, new_el); | ||
30 | - env->pc = new_pc; | ||
31 | helper_rebuild_hflags_a64(env, new_el); | ||
32 | + | ||
33 | + /* | ||
34 | + * Apply TBI to the exception return address. We had to delay this | ||
35 | + * until after we selected the new EL, so that we could select the | ||
36 | + * correct TBI+TBID bits. This is made easier by waiting until after | ||
37 | + * the hflags rebuild, since we can pull the composite TBII field | ||
38 | + * from there. | ||
39 | + */ | ||
40 | + tbii = FIELD_EX32(env->hflags, TBFLAG_A64, TBII); | ||
41 | + if ((tbii >> extract64(new_pc, 55, 1)) & 1) { | ||
42 | + /* TBI is enabled. */ | ||
43 | + int core_mmu_idx = cpu_mmu_index(env, false); | ||
44 | + if (regime_has_2_ranges(core_to_aa64_mmu_idx(core_mmu_idx))) { | ||
45 | + new_pc = sextract64(new_pc, 0, 56); | ||
46 | + } else { | ||
47 | + new_pc = extract64(new_pc, 0, 56); | ||
48 | + } | ||
49 | + } | ||
50 | + env->pc = new_pc; | ||
51 | + | ||
52 | qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to " | ||
53 | "AArch64 EL%d PC 0x%" PRIx64 "\n", | ||
54 | cur_el, new_el, env->pc); | ||
55 | -- | 30 | -- |
56 | 2.20.1 | 31 | 2.25.1 |
57 | |||
58 | diff view generated by jsdifflib |
1 | The ARMv8.2-TTCNP extension allows an implementation to optimize by | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | sharing TLB entries between multiple cores, provided that software | ||
3 | declares that it's ready to deal with this by setting a CnP bit in | ||
4 | the TTBRn_ELx. It is mandatory from ARMv8.2 onward. | ||
5 | 2 | ||
6 | For QEMU's TLB implementation, sharing TLB entries between different | 3 | Share the code to set AArch32 max features so that we no |
7 | cores would not really benefit us and would be a lot of work to | 4 | longer have code drift between qemu{-system,}-{arm,aarch64}. |
8 | implement. So we implement this extension in the "trivial" manner: | ||
9 | we allow the guest to set and read back the CnP bit, but don't change | ||
10 | our behaviour (this is an architecturally valid implementation | ||
11 | choice). | ||
12 | 5 | ||
13 | The only code path which looks at the TTBRn_ELx values for the | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | long-descriptor format where the CnP bit is defined is already doing | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
15 | enough masking to not get confused when the CnP bit at the bottom of | 8 | Message-id: 20220506180242.216785-9-richard.henderson@linaro.org |
16 | the register is set, so we can simply add a comment noting why we're | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | relying on that mask. | 10 | --- |
11 | target/arm/internals.h | 2 + | ||
12 | target/arm/cpu64.c | 50 +----------------- | ||
13 | target/arm/cpu_tcg.c | 114 ++++++++++++++++++++++------------------- | ||
14 | 3 files changed, 65 insertions(+), 101 deletions(-) | ||
18 | 15 | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Message-id: 20200225193822.18874-1-peter.maydell@linaro.org | ||
22 | --- | ||
23 | target/arm/cpu.c | 1 + | ||
24 | target/arm/cpu64.c | 2 ++ | ||
25 | target/arm/helper.c | 4 ++++ | ||
26 | 3 files changed, 7 insertions(+) | ||
27 | |||
28 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/cpu.c | 18 | --- a/target/arm/internals.h |
31 | +++ b/target/arm/cpu.c | 19 | +++ b/target/arm/internals.h |
32 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 20 | @@ -XXX,XX +XXX,XX @@ static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } |
33 | t = cpu->isar.id_mmfr4; | 21 | void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); |
34 | t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | 22 | #endif |
35 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | 23 | |
36 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | 24 | +void aa32_max_features(ARMCPU *cpu); |
37 | cpu->isar.id_mmfr4 = t; | 25 | + |
38 | } | ||
39 | #endif | 26 | #endif |
40 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 27 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
41 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/target/arm/cpu64.c | 29 | --- a/target/arm/cpu64.c |
43 | +++ b/target/arm/cpu64.c | 30 | +++ b/target/arm/cpu64.c |
44 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 31 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
45 | 32 | { | |
46 | t = cpu->isar.id_aa64mmfr2; | 33 | ARMCPU *cpu = ARM_CPU(obj); |
47 | t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); | 34 | uint64_t t; |
48 | + t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* TTCNP */ | 35 | - uint32_t u; |
49 | cpu->isar.id_aa64mmfr2 = t; | 36 | |
50 | 37 | if (kvm_enabled() || hvf_enabled()) { | |
51 | /* Replicate the same data to the 32-bit id registers. */ | 38 | /* With KVM or HVF, '-cpu max' is identical to '-cpu host' */ |
52 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 39 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
53 | u = cpu->isar.id_mmfr4; | 40 | t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); |
54 | u = FIELD_DP32(u, ID_MMFR4, HPDS, 1); /* AA32HPD */ | 41 | cpu->isar.id_aa64zfr0 = t; |
55 | u = FIELD_DP32(u, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | 42 | |
56 | + u = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | 43 | - /* Replicate the same data to the 32-bit id registers. */ |
57 | cpu->isar.id_mmfr4 = u; | 44 | - u = cpu->isar.id_isar5; |
58 | 45 | - u = FIELD_DP32(u, ID_ISAR5, AES, 2); /* AES + PMULL */ | |
59 | u = cpu->isar.id_aa64dfr0; | 46 | - u = FIELD_DP32(u, ID_ISAR5, SHA1, 1); |
60 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 47 | - u = FIELD_DP32(u, ID_ISAR5, SHA2, 1); |
48 | - u = FIELD_DP32(u, ID_ISAR5, CRC32, 1); | ||
49 | - u = FIELD_DP32(u, ID_ISAR5, RDM, 1); | ||
50 | - u = FIELD_DP32(u, ID_ISAR5, VCMA, 1); | ||
51 | - cpu->isar.id_isar5 = u; | ||
52 | - | ||
53 | - u = cpu->isar.id_isar6; | ||
54 | - u = FIELD_DP32(u, ID_ISAR6, JSCVT, 1); | ||
55 | - u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
56 | - u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
57 | - u = FIELD_DP32(u, ID_ISAR6, SB, 1); | ||
58 | - u = FIELD_DP32(u, ID_ISAR6, SPECRES, 1); | ||
59 | - u = FIELD_DP32(u, ID_ISAR6, BF16, 1); | ||
60 | - u = FIELD_DP32(u, ID_ISAR6, I8MM, 1); | ||
61 | - cpu->isar.id_isar6 = u; | ||
62 | - | ||
63 | - u = cpu->isar.id_pfr0; | ||
64 | - u = FIELD_DP32(u, ID_PFR0, DIT, 1); | ||
65 | - cpu->isar.id_pfr0 = u; | ||
66 | - | ||
67 | - u = cpu->isar.id_pfr2; | ||
68 | - u = FIELD_DP32(u, ID_PFR2, SSBS, 1); | ||
69 | - cpu->isar.id_pfr2 = u; | ||
70 | - | ||
71 | - u = cpu->isar.id_mmfr3; | ||
72 | - u = FIELD_DP32(u, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
73 | - cpu->isar.id_mmfr3 = u; | ||
74 | - | ||
75 | - u = cpu->isar.id_mmfr4; | ||
76 | - u = FIELD_DP32(u, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
77 | - u = FIELD_DP32(u, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
78 | - u = FIELD_DP32(u, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
79 | - u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
80 | - cpu->isar.id_mmfr4 = u; | ||
81 | - | ||
82 | t = cpu->isar.id_aa64dfr0; | ||
83 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
84 | cpu->isar.id_aa64dfr0 = t; | ||
85 | |||
86 | - u = cpu->isar.id_dfr0; | ||
87 | - u = FIELD_DP32(u, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
88 | - cpu->isar.id_dfr0 = u; | ||
89 | - | ||
90 | - u = cpu->isar.mvfr1; | ||
91 | - u = FIELD_DP32(u, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
92 | - u = FIELD_DP32(u, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
93 | - cpu->isar.mvfr1 = u; | ||
94 | + /* Replicate the same data to the 32-bit id registers. */ | ||
95 | + aa32_max_features(cpu); | ||
96 | |||
97 | #ifdef CONFIG_USER_ONLY | ||
98 | /* | ||
99 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | 100 | index XXXXXXX..XXXXXXX 100644 |
62 | --- a/target/arm/helper.c | 101 | --- a/target/arm/cpu_tcg.c |
63 | +++ b/target/arm/helper.c | 102 | +++ b/target/arm/cpu_tcg.c |
64 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | 103 | @@ -XXX,XX +XXX,XX @@ |
65 | 104 | #endif | |
66 | /* Now we can extract the actual base address from the TTBR */ | 105 | #include "cpregs.h" |
67 | descaddr = extract64(ttbr, 0, 48); | 106 | |
68 | + /* | 107 | + |
69 | + * We rely on this masking to clear the RES0 bits at the bottom of the TTBR | 108 | +/* Share AArch32 -cpu max features with AArch64. */ |
70 | + * and also to mask out CnP (bit 0) which could validly be non-zero. | 109 | +void aa32_max_features(ARMCPU *cpu) |
71 | + */ | 110 | +{ |
72 | descaddr &= ~indexmask; | 111 | + uint32_t t; |
73 | 112 | + | |
74 | /* The address field in the descriptor goes up to bit 39 for ARMv7 | 113 | + /* Add additional features supported by QEMU */ |
114 | + t = cpu->isar.id_isar5; | ||
115 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
116 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
117 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
118 | + t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
119 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
120 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
121 | + cpu->isar.id_isar5 = t; | ||
122 | + | ||
123 | + t = cpu->isar.id_isar6; | ||
124 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
125 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
126 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
127 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
128 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
129 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
130 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
131 | + cpu->isar.id_isar6 = t; | ||
132 | + | ||
133 | + t = cpu->isar.mvfr1; | ||
134 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
135 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
136 | + cpu->isar.mvfr1 = t; | ||
137 | + | ||
138 | + t = cpu->isar.mvfr2; | ||
139 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
140 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
141 | + cpu->isar.mvfr2 = t; | ||
142 | + | ||
143 | + t = cpu->isar.id_mmfr3; | ||
144 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
145 | + cpu->isar.id_mmfr3 = t; | ||
146 | + | ||
147 | + t = cpu->isar.id_mmfr4; | ||
148 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
149 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
150 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
151 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
152 | + cpu->isar.id_mmfr4 = t; | ||
153 | + | ||
154 | + t = cpu->isar.id_pfr0; | ||
155 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
156 | + cpu->isar.id_pfr0 = t; | ||
157 | + | ||
158 | + t = cpu->isar.id_pfr2; | ||
159 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
160 | + cpu->isar.id_pfr2 = t; | ||
161 | + | ||
162 | + t = cpu->isar.id_dfr0; | ||
163 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
164 | + cpu->isar.id_dfr0 = t; | ||
165 | +} | ||
166 | + | ||
167 | #ifndef CONFIG_USER_ONLY | ||
168 | static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
169 | { | ||
170 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) | ||
171 | static void arm_max_initfn(Object *obj) | ||
172 | { | ||
173 | ARMCPU *cpu = ARM_CPU(obj); | ||
174 | - uint32_t t; | ||
175 | |||
176 | /* aarch64_a57_initfn, advertising none of the aarch64 features */ | ||
177 | cpu->dtb_compatible = "arm,cortex-a57"; | ||
178 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
179 | cpu->ccsidr[2] = 0x70ffe07a; /* 2048KB L2 cache */ | ||
180 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
181 | |||
182 | - /* Add additional features supported by QEMU */ | ||
183 | - t = cpu->isar.id_isar5; | ||
184 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
185 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
186 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
187 | - t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
188 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
189 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
190 | - cpu->isar.id_isar5 = t; | ||
191 | - | ||
192 | - t = cpu->isar.id_isar6; | ||
193 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
194 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
195 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
196 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
197 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
198 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
199 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
200 | - cpu->isar.id_isar6 = t; | ||
201 | - | ||
202 | - t = cpu->isar.mvfr1; | ||
203 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
204 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
205 | - cpu->isar.mvfr1 = t; | ||
206 | - | ||
207 | - t = cpu->isar.mvfr2; | ||
208 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
209 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
210 | - cpu->isar.mvfr2 = t; | ||
211 | - | ||
212 | - t = cpu->isar.id_mmfr3; | ||
213 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
214 | - cpu->isar.id_mmfr3 = t; | ||
215 | - | ||
216 | - t = cpu->isar.id_mmfr4; | ||
217 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
218 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
219 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
220 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
221 | - cpu->isar.id_mmfr4 = t; | ||
222 | - | ||
223 | - t = cpu->isar.id_pfr0; | ||
224 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
225 | - cpu->isar.id_pfr0 = t; | ||
226 | - | ||
227 | - t = cpu->isar.id_pfr2; | ||
228 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
229 | - cpu->isar.id_pfr2 = t; | ||
230 | - | ||
231 | - t = cpu->isar.id_dfr0; | ||
232 | - t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
233 | - cpu->isar.id_dfr0 = t; | ||
234 | + aa32_max_features(cpu); | ||
235 | |||
236 | #ifdef CONFIG_USER_ONLY | ||
237 | /* | ||
75 | -- | 238 | -- |
76 | 2.20.1 | 239 | 2.25.1 |
77 | |||
78 | diff view generated by jsdifflib |
1 | From: Pan Nengyuan <pannengyuan@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | There are some memleaks when we call 'device_list_properties'. This patch move timer_new from init into realize to fix it. | 3 | Update the legacy feature names to the current names. |
4 | Provide feature names for id changes that were not marked. | ||
5 | Sort the field updates into increasing bitfield order. | ||
4 | 6 | ||
5 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
6 | Signed-off-by: Pan Nengyuan <pannengyuan@huawei.com> | ||
7 | Message-id: 20200227025055.14341-4-pannengyuan@huawei.com | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220506180242.216785-10-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | hw/arm/spitz.c | 8 +++++++- | 12 | target/arm/cpu64.c | 100 +++++++++++++++++++++---------------------- |
12 | 1 file changed, 7 insertions(+), 1 deletion(-) | 13 | target/arm/cpu_tcg.c | 48 ++++++++++----------- |
14 | 2 files changed, 74 insertions(+), 74 deletions(-) | ||
13 | 15 | ||
14 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | 16 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/spitz.c | 18 | --- a/target/arm/cpu64.c |
17 | +++ b/hw/arm/spitz.c | 19 | +++ b/target/arm/cpu64.c |
18 | @@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_init(Object *obj) | 20 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
19 | 21 | cpu->midr = t; | |
20 | spitz_keyboard_pre_map(s); | 22 | |
21 | 23 | t = cpu->isar.id_aa64isar0; | |
22 | - s->kbdtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, spitz_keyboard_tick, s); | 24 | - t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* AES + PMULL */ |
23 | qdev_init_gpio_in(dev, spitz_keyboard_strobe, SPITZ_KEY_STROBE_NUM); | 25 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); |
24 | qdev_init_gpio_out(dev, s->sense, SPITZ_KEY_SENSE_NUM); | 26 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* SHA512 */ |
27 | + t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* FEAT_PMULL */ | ||
28 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); /* FEAT_SHA1 */ | ||
29 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* FEAT_SHA512 */ | ||
30 | t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); | ||
31 | - t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); | ||
32 | - t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); | ||
33 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); | ||
34 | - t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); | ||
35 | - t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); | ||
36 | - t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | ||
37 | - t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); | ||
38 | - t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* v8.5-CondM */ | ||
39 | - t = FIELD_DP64(t, ID_AA64ISAR0, TLB, 2); /* FEAT_TLBIRANGE */ | ||
40 | - t = FIELD_DP64(t, ID_AA64ISAR0, RNDR, 1); | ||
41 | + t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); /* FEAT_LSE */ | ||
42 | + t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); /* FEAT_RDM */ | ||
43 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); /* FEAT_SHA3 */ | ||
44 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); /* FEAT_SM3 */ | ||
45 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); /* FEAT_SM4 */ | ||
46 | + t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); /* FEAT_DotProd */ | ||
47 | + t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); /* FEAT_FHM */ | ||
48 | + t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* FEAT_FlagM2 */ | ||
49 | + t = FIELD_DP64(t, ID_AA64ISAR0, TLB, 2); /* FEAT_TLBIRANGE */ | ||
50 | + t = FIELD_DP64(t, ID_AA64ISAR0, RNDR, 1); /* FEAT_RNG */ | ||
51 | cpu->isar.id_aa64isar0 = t; | ||
52 | |||
53 | t = cpu->isar.id_aa64isar1; | ||
54 | - t = FIELD_DP64(t, ID_AA64ISAR1, DPB, 2); | ||
55 | - t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1); | ||
56 | - t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); | ||
57 | - t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | ||
58 | - t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); | ||
59 | - t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); | ||
60 | - t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); | ||
61 | - t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2); /* ARMv8.4-RCPC */ | ||
62 | - t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); | ||
63 | + t = FIELD_DP64(t, ID_AA64ISAR1, DPB, 2); /* FEAT_DPB2 */ | ||
64 | + t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1); /* FEAT_JSCVT */ | ||
65 | + t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); /* FEAT_FCMA */ | ||
66 | + t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2); /* FEAT_LRCPC2 */ | ||
67 | + t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); /* FEAT_FRINTTS */ | ||
68 | + t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); /* FEAT_SB */ | ||
69 | + t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); /* FEAT_SPECRES */ | ||
70 | + t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); /* FEAT_BF16 */ | ||
71 | + t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); /* FEAT_I8MM */ | ||
72 | cpu->isar.id_aa64isar1 = t; | ||
73 | |||
74 | t = cpu->isar.id_aa64pfr0; | ||
75 | + t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); /* FEAT_FP16 */ | ||
76 | + t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); /* FEAT_FP16 */ | ||
77 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
78 | - t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); | ||
79 | - t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); | ||
80 | - t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); | ||
81 | - t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); | ||
82 | + t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
83 | + t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
84 | cpu->isar.id_aa64pfr0 = t; | ||
85 | |||
86 | t = cpu->isar.id_aa64pfr1; | ||
87 | - t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); | ||
88 | - t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); | ||
89 | + t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); /* FEAT_BTI */ | ||
90 | + t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); /* FEAT_SSBS2 */ | ||
91 | /* | ||
92 | * Begin with full support for MTE. This will be downgraded to MTE=0 | ||
93 | * during realize if the board provides no tag memory, much like | ||
94 | * we do for EL2 with the virtualization=on property. | ||
95 | */ | ||
96 | - t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); | ||
97 | + t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); /* FEAT_MTE3 */ | ||
98 | cpu->isar.id_aa64pfr1 = t; | ||
99 | |||
100 | t = cpu->isar.id_aa64mmfr0; | ||
101 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
102 | cpu->isar.id_aa64mmfr0 = t; | ||
103 | |||
104 | t = cpu->isar.id_aa64mmfr1; | ||
105 | - t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* HPD */ | ||
106 | - t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); | ||
107 | - t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); | ||
108 | - t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* ATS1E1 */ | ||
109 | - t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* VMID16 */ | ||
110 | - t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* TTS2UXN */ | ||
111 | + t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* FEAT_VMID16 */ | ||
112 | + t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); /* FEAT_VHE */ | ||
113 | + t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* FEAT_HPDS */ | ||
114 | + t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); /* FEAT_LOR */ | ||
115 | + t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* FEAT_PAN2 */ | ||
116 | + t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* FEAT_XNX */ | ||
117 | cpu->isar.id_aa64mmfr1 = t; | ||
118 | |||
119 | t = cpu->isar.id_aa64mmfr2; | ||
120 | - t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); | ||
121 | - t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* TTCNP */ | ||
122 | - t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ | ||
123 | - t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
124 | - t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
125 | - t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | ||
126 | + t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* FEAT_TTCNP */ | ||
127 | + t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); /* FEAT_UAO */ | ||
128 | + t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
129 | + t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* FEAT_TTST */ | ||
130 | + t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
131 | + t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | ||
132 | cpu->isar.id_aa64mmfr2 = t; | ||
133 | |||
134 | t = cpu->isar.id_aa64zfr0; | ||
135 | t = FIELD_DP64(t, ID_AA64ZFR0, SVEVER, 1); | ||
136 | - t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2); /* PMULL */ | ||
137 | - t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1); | ||
138 | - t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1); | ||
139 | - t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1); | ||
140 | - t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1); | ||
141 | - t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1); | ||
142 | - t = FIELD_DP64(t, ID_AA64ZFR0, F32MM, 1); | ||
143 | - t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); | ||
144 | + t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2); /* FEAT_SVE_PMULL128 */ | ||
145 | + t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1); /* FEAT_SVE_BitPerm */ | ||
146 | + t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1); /* FEAT_BF16 */ | ||
147 | + t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1); /* FEAT_SVE_SHA3 */ | ||
148 | + t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1); /* FEAT_SVE_SM4 */ | ||
149 | + t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1); /* FEAT_I8MM */ | ||
150 | + t = FIELD_DP64(t, ID_AA64ZFR0, F32MM, 1); /* FEAT_F32MM */ | ||
151 | + t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); /* FEAT_F64MM */ | ||
152 | cpu->isar.id_aa64zfr0 = t; | ||
153 | |||
154 | t = cpu->isar.id_aa64dfr0; | ||
155 | - t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
156 | + t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | ||
157 | cpu->isar.id_aa64dfr0 = t; | ||
158 | |||
159 | /* Replicate the same data to the 32-bit id registers. */ | ||
160 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
161 | index XXXXXXX..XXXXXXX 100644 | ||
162 | --- a/target/arm/cpu_tcg.c | ||
163 | +++ b/target/arm/cpu_tcg.c | ||
164 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
165 | |||
166 | /* Add additional features supported by QEMU */ | ||
167 | t = cpu->isar.id_isar5; | ||
168 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
169 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
170 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
171 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); /* FEAT_PMULL */ | ||
172 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); /* FEAT_SHA1 */ | ||
173 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); /* FEAT_SHA256 */ | ||
174 | t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
175 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
176 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
177 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); /* FEAT_RDM */ | ||
178 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); /* FEAT_FCMA */ | ||
179 | cpu->isar.id_isar5 = t; | ||
180 | |||
181 | t = cpu->isar.id_isar6; | ||
182 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
183 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
184 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
185 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
186 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
187 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
188 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
189 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); /* FEAT_JSCVT */ | ||
190 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); /* Feat_DotProd */ | ||
191 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); /* FEAT_FHM */ | ||
192 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); /* FEAT_SB */ | ||
193 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); /* FEAT_SPECRES */ | ||
194 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); /* FEAT_AA32BF16 */ | ||
195 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); /* FEAT_AA32I8MM */ | ||
196 | cpu->isar.id_isar6 = t; | ||
197 | |||
198 | t = cpu->isar.mvfr1; | ||
199 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
200 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
201 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* FEAT_FP16 */ | ||
202 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* FEAT_FP16 */ | ||
203 | cpu->isar.mvfr1 = t; | ||
204 | |||
205 | t = cpu->isar.mvfr2; | ||
206 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
207 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
208 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
209 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
210 | cpu->isar.mvfr2 = t; | ||
211 | |||
212 | t = cpu->isar.id_mmfr3; | ||
213 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
214 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* FEAT_PAN2 */ | ||
215 | cpu->isar.id_mmfr3 = t; | ||
216 | |||
217 | t = cpu->isar.id_mmfr4; | ||
218 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
219 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
220 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
221 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
222 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* FEAT_AA32HPD */ | ||
223 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
224 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ | ||
225 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX*/ | ||
226 | cpu->isar.id_mmfr4 = t; | ||
227 | |||
228 | t = cpu->isar.id_pfr0; | ||
229 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
230 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
231 | cpu->isar.id_pfr0 = t; | ||
232 | |||
233 | t = cpu->isar.id_pfr2; | ||
234 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
235 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); /* FEAT_SSBS */ | ||
236 | cpu->isar.id_pfr2 = t; | ||
237 | |||
238 | t = cpu->isar.id_dfr0; | ||
239 | - t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
240 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
241 | cpu->isar.id_dfr0 = t; | ||
25 | } | 242 | } |
26 | 243 | ||
27 | +static void spitz_keyboard_realize(DeviceState *dev, Error **errp) | ||
28 | +{ | ||
29 | + SpitzKeyboardState *s = SPITZ_KEYBOARD(dev); | ||
30 | + s->kbdtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, spitz_keyboard_tick, s); | ||
31 | +} | ||
32 | + | ||
33 | /* LCD backlight controller */ | ||
34 | |||
35 | #define LCDTG_RESCTL 0x00 | ||
36 | @@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_class_init(ObjectClass *klass, void *data) | ||
37 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
38 | |||
39 | dc->vmsd = &vmstate_spitz_kbd; | ||
40 | + dc->realize = spitz_keyboard_realize; | ||
41 | } | ||
42 | |||
43 | static const TypeInfo spitz_keyboard_info = { | ||
44 | -- | 244 | -- |
45 | 2.20.1 | 245 | 2.25.1 |
46 | |||
47 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | In arm_cpu_reset, we configure many system registers so that user-only | 3 | Use FIELD_DP{32,64} to manipulate id_pfr1 and id_aa64pfr0 |
4 | behaves as it should with a minimum of ifdefs. However, we do not set | 4 | during arm_cpu_realizefn. |
5 | all of the system registers as required for a cpu with EL2 and EL3. | ||
6 | 5 | ||
7 | Disabling EL2 and EL3 mean that we will not look at those registers, | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | which means that we don't have to worry about configuring them. | ||
9 | |||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20200229012811.24129-4-richard.henderson@linaro.org | 8 | Message-id: 20220506180242.216785-11-richard.henderson@linaro.org |
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | target/arm/cpu.c | 6 ++++-- | 11 | target/arm/cpu.c | 22 +++++++++++++--------- |
16 | 1 file changed, 4 insertions(+), 2 deletions(-) | 12 | 1 file changed, 13 insertions(+), 9 deletions(-) |
17 | 13 | ||
18 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.c | 16 | --- a/target/arm/cpu.c |
21 | +++ b/target/arm/cpu.c | 17 | +++ b/target/arm/cpu.c |
22 | @@ -XXX,XX +XXX,XX @@ static Property arm_cpu_reset_hivecs_property = | 18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
23 | static Property arm_cpu_rvbar_property = | 19 | */ |
24 | DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); | 20 | unset_feature(env, ARM_FEATURE_EL3); |
25 | 21 | ||
26 | +#ifndef CONFIG_USER_ONLY | 22 | - /* Disable the security extension feature bits in the processor feature |
27 | static Property arm_cpu_has_el2_property = | 23 | - * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. |
28 | DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); | 24 | + /* |
29 | 25 | + * Disable the security extension feature bits in the processor | |
30 | static Property arm_cpu_has_el3_property = | 26 | + * feature registers as well. |
31 | DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); | 27 | */ |
32 | +#endif | 28 | - cpu->isar.id_pfr1 &= ~0xf0; |
33 | 29 | - cpu->isar.id_aa64pfr0 &= ~0xf000; | |
34 | static Property arm_cpu_cfgend_property = | 30 | + cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); |
35 | DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); | 31 | + cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, |
36 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) | 32 | + ID_AA64PFR0, EL3, 0); |
37 | qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property); | ||
38 | } | 33 | } |
39 | 34 | ||
40 | +#ifndef CONFIG_USER_ONLY | 35 | if (!cpu->has_el2) { |
41 | if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { | 36 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
42 | /* Add the has_el3 state CPU property only if EL3 is allowed. This will | 37 | } |
43 | * prevent "has_el3" from existing on CPUs which cannot support EL3. | 38 | |
39 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | ||
40 | - /* Disable the hypervisor feature bits in the processor feature | ||
41 | - * registers if we don't have EL2. These are id_pfr1[15:12] and | ||
42 | - * id_aa64pfr0_el1[11:8]. | ||
43 | + /* | ||
44 | + * Disable the hypervisor feature bits in the processor feature | ||
45 | + * registers if we don't have EL2. | ||
44 | */ | 46 | */ |
45 | qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); | 47 | - cpu->isar.id_aa64pfr0 &= ~0xf00; |
46 | 48 | - cpu->isar.id_pfr1 &= ~0xf000; | |
47 | -#ifndef CONFIG_USER_ONLY | 49 | + cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, |
48 | object_property_add_link(obj, "secure-memory", | 50 | + ID_AA64PFR0, EL2, 0); |
49 | TYPE_MEMORY_REGION, | 51 | + cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, |
50 | (Object **)&cpu->secure_memory, | 52 | + ID_PFR1, VIRTUALIZATION, 0); |
51 | qdev_prop_allow_set_link_before_realize, | ||
52 | OBJ_PROP_LINK_STRONG, | ||
53 | &error_abort); | ||
54 | -#endif | ||
55 | } | 53 | } |
56 | 54 | ||
57 | if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { | 55 | #ifndef CONFIG_USER_ONLY |
58 | qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); | ||
59 | } | ||
60 | +#endif | ||
61 | |||
62 | if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { | ||
63 | cpu->has_pmu = true; | ||
64 | -- | 56 | -- |
65 | 2.20.1 | 57 | 2.25.1 |
66 | |||
67 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We have disabled EL2 and EL3 for user-only, which means that these | 3 | The only portion of FEAT_Debugv8p2 that is relevant to QEMU |
4 | registers "don't exist" and should not be set. | 4 | is CONTEXTIDR_EL2, which is also conditionally implemented |
5 | with FEAT_VHE. The rest of the debug extension concerns the | ||
6 | External debug interface, which is outside the scope of QEMU. | ||
5 | 7 | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200229012811.24129-5-richard.henderson@linaro.org | 10 | Message-id: 20220506180242.216785-12-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | target/arm/cpu.c | 6 ------ | 13 | docs/system/arm/emulation.rst | 1 + |
12 | 1 file changed, 6 deletions(-) | 14 | target/arm/cpu.c | 1 + |
15 | target/arm/cpu64.c | 1 + | ||
16 | target/arm/cpu_tcg.c | 2 ++ | ||
17 | 4 files changed, 5 insertions(+) | ||
13 | 18 | ||
19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/docs/system/arm/emulation.rst | ||
22 | +++ b/docs/system/arm/emulation.rst | ||
23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
24 | - FEAT_BTI (Branch Target Identification) | ||
25 | - FEAT_DIT (Data Independent Timing instructions) | ||
26 | - FEAT_DPB (DC CVAP instruction) | ||
27 | +- FEAT_Debugv8p2 (Debug changes for v8.2) | ||
28 | - FEAT_DotProd (Advanced SIMD dot product instructions) | ||
29 | - FEAT_FCMA (Floating-point complex number instructions) | ||
30 | - FEAT_FHM (Floating-point half-precision multiplication instructions) | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 31 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
15 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 33 | --- a/target/arm/cpu.c |
17 | +++ b/target/arm/cpu.c | 34 | +++ b/target/arm/cpu.c |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 35 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
19 | /* Enable all PAC keys. */ | 36 | * feature registers as well. |
20 | env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | | 37 | */ |
21 | SCTLR_EnDA | SCTLR_EnDB); | 38 | cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); |
22 | - /* Enable all PAC instructions */ | 39 | + cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0); |
23 | - env->cp15.hcr_el2 |= HCR_API; | 40 | cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, |
24 | - env->cp15.scr_el3 |= SCR_API; | 41 | ID_AA64PFR0, EL3, 0); |
25 | /* and to the FP/Neon instructions */ | 42 | } |
26 | env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); | 43 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
27 | /* and to the SVE instructions */ | 44 | index XXXXXXX..XXXXXXX 100644 |
28 | env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); | 45 | --- a/target/arm/cpu64.c |
29 | - env->cp15.cptr_el[3] |= CPTR_EZ; | 46 | +++ b/target/arm/cpu64.c |
30 | /* with maximum vector length */ | 47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
31 | env->vfp.zcr_el[1] = cpu_isar_feature(aa64_sve, cpu) ? | 48 | cpu->isar.id_aa64zfr0 = t; |
32 | cpu->sve_max_vq - 1 : 0; | 49 | |
33 | - env->vfp.zcr_el[2] = env->vfp.zcr_el[1]; | 50 | t = cpu->isar.id_aa64dfr0; |
34 | - env->vfp.zcr_el[3] = env->vfp.zcr_el[1]; | 51 | + t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 8); /* FEAT_Debugv8p2 */ |
35 | /* | 52 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ |
36 | * Enable TBI0 and TBI1. While the real kernel only enables TBI0, | 53 | cpu->isar.id_aa64dfr0 = t; |
37 | * turning on both here will produce smaller code and otherwise | 54 | |
55 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/target/arm/cpu_tcg.c | ||
58 | +++ b/target/arm/cpu_tcg.c | ||
59 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
60 | cpu->isar.id_pfr2 = t; | ||
61 | |||
62 | t = cpu->isar.id_dfr0; | ||
63 | + t = FIELD_DP32(t, ID_DFR0, COPDBG, 8); /* FEAT_Debugv8p2 */ | ||
64 | + t = FIELD_DP32(t, ID_DFR0, COPSDBG, 8); /* FEAT_Debugv8p2 */ | ||
65 | t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
66 | cpu->isar.id_dfr0 = t; | ||
67 | } | ||
38 | -- | 68 | -- |
39 | 2.20.1 | 69 | 2.25.1 |
40 | |||
41 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Make the output just a bit prettier when running by hand. | 3 | This extension concerns changes to the External Debug interface, |
4 | with Secure and Non-secure access to the debug registers, and all | ||
5 | of it is outside the scope of QEMU. Indicating support for this | ||
6 | is mandatory with FEAT_SEL2, which we do implement. | ||
4 | 7 | ||
5 | Cc: Alex Bennée <alex.bennee@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200229012811.24129-13-richard.henderson@linaro.org | 10 | Message-id: 20220506180242.216785-13-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | tests/tcg/aarch64/pauth-1.c | 2 +- | 13 | docs/system/arm/emulation.rst | 1 + |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 14 | target/arm/cpu64.c | 2 +- |
15 | target/arm/cpu_tcg.c | 4 ++-- | ||
16 | 3 files changed, 4 insertions(+), 3 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/tests/tcg/aarch64/pauth-1.c b/tests/tcg/aarch64/pauth-1.c | 18 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/tests/tcg/aarch64/pauth-1.c | 20 | --- a/docs/system/arm/emulation.rst |
17 | +++ b/tests/tcg/aarch64/pauth-1.c | 21 | +++ b/docs/system/arm/emulation.rst |
18 | @@ -XXX,XX +XXX,XX @@ int main() | 22 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
19 | } | 23 | - FEAT_DIT (Data Independent Timing instructions) |
20 | 24 | - FEAT_DPB (DC CVAP instruction) | |
21 | perc = (float) count / (float) (TESTS * 2); | 25 | - FEAT_Debugv8p2 (Debug changes for v8.2) |
22 | - printf("Ptr Check: %0.2f%%", perc * 100.0); | 26 | +- FEAT_Debugv8p4 (Debug changes for v8.4) |
23 | + printf("Ptr Check: %0.2f%%\n", perc * 100.0); | 27 | - FEAT_DotProd (Advanced SIMD dot product instructions) |
24 | assert(perc > 0.95); | 28 | - FEAT_FCMA (Floating-point complex number instructions) |
25 | return 0; | 29 | - FEAT_FHM (Floating-point half-precision multiplication instructions) |
30 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/cpu64.c | ||
33 | +++ b/target/arm/cpu64.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
35 | cpu->isar.id_aa64zfr0 = t; | ||
36 | |||
37 | t = cpu->isar.id_aa64dfr0; | ||
38 | - t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 8); /* FEAT_Debugv8p2 */ | ||
39 | + t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 9); /* FEAT_Debugv8p4 */ | ||
40 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | ||
41 | cpu->isar.id_aa64dfr0 = t; | ||
42 | |||
43 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/cpu_tcg.c | ||
46 | +++ b/target/arm/cpu_tcg.c | ||
47 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
48 | cpu->isar.id_pfr2 = t; | ||
49 | |||
50 | t = cpu->isar.id_dfr0; | ||
51 | - t = FIELD_DP32(t, ID_DFR0, COPDBG, 8); /* FEAT_Debugv8p2 */ | ||
52 | - t = FIELD_DP32(t, ID_DFR0, COPSDBG, 8); /* FEAT_Debugv8p2 */ | ||
53 | + t = FIELD_DP32(t, ID_DFR0, COPDBG, 9); /* FEAT_Debugv8p4 */ | ||
54 | + t = FIELD_DP32(t, ID_DFR0, COPSDBG, 9); /* FEAT_Debugv8p4 */ | ||
55 | t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
56 | cpu->isar.id_dfr0 = t; | ||
26 | } | 57 | } |
27 | -- | 58 | -- |
28 | 2.20.1 | 59 | 2.25.1 |
29 | |||
30 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This bit traps EL1 access to the auxiliary control registers. | 3 | Add only the system registers required to implement zero error |
4 | records. This means that all values for ERRSELR are out of range, | ||
5 | which means that it and all of the indexed error record registers | ||
6 | need not be implemented. | ||
7 | |||
8 | Add the EL2 registers required for injecting virtual SError. | ||
4 | 9 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200229012811.24129-9-richard.henderson@linaro.org | 12 | Message-id: 20220506180242.216785-14-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 14 | --- |
10 | target/arm/helper.c | 18 ++++++++++++++---- | 15 | target/arm/cpu.h | 5 +++ |
11 | 1 file changed, 14 insertions(+), 4 deletions(-) | 16 | target/arm/helper.c | 84 +++++++++++++++++++++++++++++++++++++++++++++ |
17 | 2 files changed, 89 insertions(+) | ||
12 | 18 | ||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/cpu.h | ||
22 | +++ b/target/arm/cpu.h | ||
23 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
24 | uint64_t tfsr_el[4]; /* tfsre0_el1 is index 0. */ | ||
25 | uint64_t gcr_el1; | ||
26 | uint64_t rgsr_el1; | ||
27 | + | ||
28 | + /* Minimal RAS registers */ | ||
29 | + uint64_t disr_el1; | ||
30 | + uint64_t vdisr_el2; | ||
31 | + uint64_t vsesr_el2; | ||
32 | } cp15; | ||
33 | |||
34 | struct { | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 35 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 37 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/helper.c | 38 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tsw(CPUARMState *env, const ARMCPRegInfo *ri, | 39 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { |
18 | return CP_ACCESS_OK; | 40 | .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 }, |
19 | } | 41 | }; |
20 | 42 | ||
21 | +/* Check for traps from EL1 due to HCR_EL2.TACR. */ | 43 | +/* |
22 | +static CPAccessResult access_tacr(CPUARMState *env, const ARMCPRegInfo *ri, | 44 | + * Check for traps to RAS registers, which are controlled |
45 | + * by HCR_EL2.TERR and SCR_EL3.TERR. | ||
46 | + */ | ||
47 | +static CPAccessResult access_terr(CPUARMState *env, const ARMCPRegInfo *ri, | ||
23 | + bool isread) | 48 | + bool isread) |
24 | +{ | 49 | +{ |
25 | + if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TACR)) { | 50 | + int el = arm_current_el(env); |
51 | + | ||
52 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_TERR)) { | ||
26 | + return CP_ACCESS_TRAP_EL2; | 53 | + return CP_ACCESS_TRAP_EL2; |
54 | + } | ||
55 | + if (el < 3 && (env->cp15.scr_el3 & SCR_TERR)) { | ||
56 | + return CP_ACCESS_TRAP_EL3; | ||
27 | + } | 57 | + } |
28 | + return CP_ACCESS_OK; | 58 | + return CP_ACCESS_OK; |
29 | +} | 59 | +} |
30 | + | 60 | + |
31 | static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 61 | +static uint64_t disr_read(CPUARMState *env, const ARMCPRegInfo *ri) |
32 | { | 62 | +{ |
33 | ARMCPU *cpu = env_archcpu(env); | 63 | + int el = arm_current_el(env); |
34 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo ats1cp_reginfo[] = { | 64 | + |
35 | static const ARMCPRegInfo actlr2_hactlr2_reginfo[] = { | 65 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_AMO)) { |
36 | { .name = "ACTLR2", .state = ARM_CP_STATE_AA32, | 66 | + return env->cp15.vdisr_el2; |
37 | .cp = 15, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 3, | 67 | + } |
38 | - .access = PL1_RW, .type = ARM_CP_CONST, | 68 | + if (el < 3 && (env->cp15.scr_el3 & SCR_EA)) { |
39 | - .resetvalue = 0 }, | 69 | + return 0; /* RAZ/WI */ |
40 | + .access = PL1_RW, .accessfn = access_tacr, | 70 | + } |
71 | + return env->cp15.disr_el1; | ||
72 | +} | ||
73 | + | ||
74 | +static void disr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t val) | ||
75 | +{ | ||
76 | + int el = arm_current_el(env); | ||
77 | + | ||
78 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_AMO)) { | ||
79 | + env->cp15.vdisr_el2 = val; | ||
80 | + return; | ||
81 | + } | ||
82 | + if (el < 3 && (env->cp15.scr_el3 & SCR_EA)) { | ||
83 | + return; /* RAZ/WI */ | ||
84 | + } | ||
85 | + env->cp15.disr_el1 = val; | ||
86 | +} | ||
87 | + | ||
88 | +/* | ||
89 | + * Minimal RAS implementation with no Error Records. | ||
90 | + * Which means that all of the Error Record registers: | ||
91 | + * ERXADDR_EL1 | ||
92 | + * ERXCTLR_EL1 | ||
93 | + * ERXFR_EL1 | ||
94 | + * ERXMISC0_EL1 | ||
95 | + * ERXMISC1_EL1 | ||
96 | + * ERXMISC2_EL1 | ||
97 | + * ERXMISC3_EL1 | ||
98 | + * ERXPFGCDN_EL1 (RASv1p1) | ||
99 | + * ERXPFGCTL_EL1 (RASv1p1) | ||
100 | + * ERXPFGF_EL1 (RASv1p1) | ||
101 | + * ERXSTATUS_EL1 | ||
102 | + * and | ||
103 | + * ERRSELR_EL1 | ||
104 | + * may generate UNDEFINED, which is the effect we get by not | ||
105 | + * listing them at all. | ||
106 | + */ | ||
107 | +static const ARMCPRegInfo minimal_ras_reginfo[] = { | ||
108 | + { .name = "DISR_EL1", .state = ARM_CP_STATE_BOTH, | ||
109 | + .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 1, .opc2 = 1, | ||
110 | + .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.disr_el1), | ||
111 | + .readfn = disr_read, .writefn = disr_write, .raw_writefn = raw_write }, | ||
112 | + { .name = "ERRIDR_EL1", .state = ARM_CP_STATE_BOTH, | ||
113 | + .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 3, .opc2 = 0, | ||
114 | + .access = PL1_R, .accessfn = access_terr, | ||
41 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | 115 | + .type = ARM_CP_CONST, .resetvalue = 0 }, |
42 | { .name = "HACTLR2", .state = ARM_CP_STATE_AA32, | 116 | + { .name = "VDISR_EL2", .state = ARM_CP_STATE_BOTH, |
43 | .cp = 15, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 3, | 117 | + .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 1, .opc2 = 1, |
44 | .access = PL2_RW, .type = ARM_CP_CONST, | 118 | + .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.vdisr_el2) }, |
119 | + { .name = "VSESR_EL2", .state = ARM_CP_STATE_BOTH, | ||
120 | + .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 3, | ||
121 | + .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.vsesr_el2) }, | ||
122 | +}; | ||
123 | + | ||
124 | /* Return the exception level to which exceptions should be taken | ||
125 | * via SVEAccessTrap. If an exception should be routed through | ||
126 | * AArch64.AdvSIMDFPAccessTrap, return 0; fp_exception_el should | ||
45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 127 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
46 | ARMCPRegInfo auxcr_reginfo[] = { | 128 | if (cpu_isar_feature(aa64_ssbs, cpu)) { |
47 | { .name = "ACTLR_EL1", .state = ARM_CP_STATE_BOTH, | 129 | define_one_arm_cp_reg(cpu, &ssbs_reginfo); |
48 | .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 1, | 130 | } |
49 | - .access = PL1_RW, .type = ARM_CP_CONST, | 131 | + if (cpu_isar_feature(any_ras, cpu)) { |
50 | - .resetvalue = cpu->reset_auxcr }, | 132 | + define_arm_cp_regs(cpu, minimal_ras_reginfo); |
51 | + .access = PL1_RW, .accessfn = access_tacr, | 133 | + } |
52 | + .type = ARM_CP_CONST, .resetvalue = cpu->reset_auxcr }, | 134 | |
53 | { .name = "ACTLR_EL2", .state = ARM_CP_STATE_BOTH, | 135 | if (cpu_isar_feature(aa64_vh, cpu) || |
54 | .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 1, | 136 | cpu_isar_feature(aa64_debugv8p2, cpu)) { |
55 | .access = PL2_RW, .type = ARM_CP_CONST, | ||
56 | -- | 137 | -- |
57 | 2.20.1 | 138 | 2.25.1 |
58 | |||
59 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Don't merely start with v8.0, handle v7VE as well. Ensure that writes | 3 | Enable writes to the TERR and TEA bits when RAS is enabled. |
4 | from aarch32 mode do not change bits in the other half of the register. | 4 | These bits are otherwise RES0. |
5 | Protect reads of aa64 id registers with ARM_FEATURE_AARCH64. | ||
6 | 5 | ||
7 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20200229012811.24129-2-richard.henderson@linaro.org | 8 | Message-id: 20220506180242.216785-15-richard.henderson@linaro.org |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | target/arm/helper.c | 38 +++++++++++++++++++++++++------------- | 11 | target/arm/helper.c | 9 +++++++++ |
14 | 1 file changed, 25 insertions(+), 13 deletions(-) | 12 | 1 file changed, 9 insertions(+) |
15 | 13 | ||
16 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
19 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
20 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_no_el2_v8_cp_reginfo[] = { | 18 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
21 | REGINFO_SENTINEL | 19 | } |
22 | }; | 20 | valid_mask &= ~SCR_NET; |
23 | 21 | ||
24 | -static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 22 | + if (cpu_isar_feature(aa64_ras, cpu)) { |
25 | +static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | 23 | + valid_mask |= SCR_TERR; |
26 | { | ||
27 | ARMCPU *cpu = env_archcpu(env); | ||
28 | - /* Begin with bits defined in base ARMv8.0. */ | ||
29 | - uint64_t valid_mask = MAKE_64BIT_MASK(0, 34); | ||
30 | + | ||
31 | + if (arm_feature(env, ARM_FEATURE_V8)) { | ||
32 | + valid_mask |= MAKE_64BIT_MASK(0, 34); /* ARMv8.0 */ | ||
33 | + } else { | ||
34 | + valid_mask |= MAKE_64BIT_MASK(0, 28); /* ARMv7VE */ | ||
35 | + } | ||
36 | |||
37 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
38 | valid_mask &= ~HCR_HCD; | ||
39 | @@ -XXX,XX +XXX,XX @@ static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
40 | */ | ||
41 | valid_mask &= ~HCR_TSC; | ||
42 | } | ||
43 | - if (cpu_isar_feature(aa64_vh, cpu)) { | ||
44 | - valid_mask |= HCR_E2H; | ||
45 | - } | ||
46 | - if (cpu_isar_feature(aa64_lor, cpu)) { | ||
47 | - valid_mask |= HCR_TLOR; | ||
48 | - } | ||
49 | - if (cpu_isar_feature(aa64_pauth, cpu)) { | ||
50 | - valid_mask |= HCR_API | HCR_APK; | ||
51 | + | ||
52 | + if (arm_feature(env, ARM_FEATURE_AARCH64)) { | ||
53 | + if (cpu_isar_feature(aa64_vh, cpu)) { | ||
54 | + valid_mask |= HCR_E2H; | ||
55 | + } | 24 | + } |
56 | + if (cpu_isar_feature(aa64_lor, cpu)) { | 25 | if (cpu_isar_feature(aa64_lor, cpu)) { |
57 | + valid_mask |= HCR_TLOR; | 26 | valid_mask |= SCR_TLOR; |
58 | + } | 27 | } |
59 | + if (cpu_isar_feature(aa64_pauth, cpu)) { | 28 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
60 | + valid_mask |= HCR_API | HCR_APK; | 29 | } |
30 | } else { | ||
31 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
32 | + if (cpu_isar_feature(aa32_ras, cpu)) { | ||
33 | + valid_mask |= SCR_TERR; | ||
61 | + } | 34 | + } |
62 | } | 35 | } |
63 | 36 | ||
64 | /* Clear RES0 bits. */ | 37 | if (!arm_feature(env, ARM_FEATURE_EL2)) { |
65 | @@ -XXX,XX +XXX,XX @@ static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 38 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) |
66 | arm_cpu_update_vfiq(cpu); | 39 | if (cpu_isar_feature(aa64_vh, cpu)) { |
67 | } | 40 | valid_mask |= HCR_E2H; |
68 | 41 | } | |
69 | +static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 42 | + if (cpu_isar_feature(aa64_ras, cpu)) { |
70 | +{ | 43 | + valid_mask |= HCR_TERR | HCR_TEA; |
71 | + do_hcr_write(env, value, 0); | 44 | + } |
72 | +} | 45 | if (cpu_isar_feature(aa64_lor, cpu)) { |
73 | + | 46 | valid_mask |= HCR_TLOR; |
74 | static void hcr_writehigh(CPUARMState *env, const ARMCPRegInfo *ri, | 47 | } |
75 | uint64_t value) | ||
76 | { | ||
77 | /* Handle HCR2 write, i.e. write to high half of HCR_EL2 */ | ||
78 | value = deposit64(env->cp15.hcr_el2, 32, 32, value); | ||
79 | - hcr_write(env, NULL, value); | ||
80 | + do_hcr_write(env, value, MAKE_64BIT_MASK(0, 32)); | ||
81 | } | ||
82 | |||
83 | static void hcr_writelow(CPUARMState *env, const ARMCPRegInfo *ri, | ||
84 | @@ -XXX,XX +XXX,XX @@ static void hcr_writelow(CPUARMState *env, const ARMCPRegInfo *ri, | ||
85 | { | ||
86 | /* Handle HCR write, i.e. write to low half of HCR_EL2 */ | ||
87 | value = deposit64(env->cp15.hcr_el2, 0, 32, value); | ||
88 | - hcr_write(env, NULL, value); | ||
89 | + do_hcr_write(env, value, MAKE_64BIT_MASK(32, 32)); | ||
90 | } | ||
91 | |||
92 | /* | ||
93 | -- | 48 | -- |
94 | 2.20.1 | 49 | 2.25.1 |
95 | |||
96 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We now cache the core mmu_idx in env->hflags. Rather than recompute | 3 | Virtual SError exceptions are raised by setting HCR_EL2.VSE, |
4 | from scratch, extract the field. All of the uses of cpu_mmu_index | 4 | and are routed to EL1 just like other virtual exceptions. |
5 | within target/arm are within helpers, and env->hflags is always stable | ||
6 | within a translation block from whence helpers are called. | ||
7 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220506180242.216785-16-richard.henderson@linaro.org |
10 | Message-id: 20200302175829.2183-3-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | target/arm/cpu.h | 23 +++++++++++++---------- | 11 | target/arm/cpu.h | 2 ++ |
14 | target/arm/helper.c | 5 ----- | 12 | target/arm/internals.h | 8 ++++++++ |
15 | 2 files changed, 13 insertions(+), 15 deletions(-) | 13 | target/arm/syndrome.h | 5 +++++ |
14 | target/arm/cpu.c | 38 +++++++++++++++++++++++++++++++++++++- | ||
15 | target/arm/helper.c | 40 +++++++++++++++++++++++++++++++++++++++- | ||
16 | 5 files changed, 91 insertions(+), 2 deletions(-) | ||
16 | 17 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 20 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 21 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | 22 | @@ -XXX,XX +XXX,XX @@ |
22 | 23 | #define EXCP_LSERR 21 /* v8M LSERR SecureFault */ | |
23 | #define MMU_USER_IDX 0 | 24 | #define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ |
24 | 25 | #define EXCP_DIVBYZERO 23 /* v7M DIVBYZERO UsageFault */ | |
25 | -/** | 26 | +#define EXCP_VSERR 24 |
26 | - * cpu_mmu_index: | 27 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ |
27 | - * @env: The cpu environment | 28 | |
28 | - * @ifetch: True for code access, false for data access. | 29 | #define ARMV7M_EXCP_RESET 1 |
29 | - * | 30 | @@ -XXX,XX +XXX,XX @@ enum { |
30 | - * Return the core mmu index for the current translation regime. | 31 | #define CPU_INTERRUPT_FIQ CPU_INTERRUPT_TGT_EXT_1 |
31 | - * This function is used by generic TCG code paths. | 32 | #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_EXT_2 |
32 | - */ | 33 | #define CPU_INTERRUPT_VFIQ CPU_INTERRUPT_TGT_EXT_3 |
33 | -int cpu_mmu_index(CPUARMState *env, bool ifetch); | 34 | +#define CPU_INTERRUPT_VSERR CPU_INTERRUPT_TGT_INT_0 |
34 | - | 35 | |
35 | /* Indexes used when registering address spaces with cpu_address_space_init */ | 36 | /* The usual mapping for an AArch64 system register to its AArch32 |
36 | typedef enum ARMASIdx { | 37 | * counterpart is for the 32 bit world to have access to the lower |
37 | ARMASIdx_NS = 0, | 38 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
38 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, BTYPE, 10, 2) /* Not cached. */ | 39 | index XXXXXXX..XXXXXXX 100644 |
39 | FIELD(TBFLAG_A64, TBID, 12, 2) | 40 | --- a/target/arm/internals.h |
40 | FIELD(TBFLAG_A64, UNPRIV, 14, 1) | 41 | +++ b/target/arm/internals.h |
42 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_virq(ARMCPU *cpu); | ||
43 | */ | ||
44 | void arm_cpu_update_vfiq(ARMCPU *cpu); | ||
41 | 45 | ||
42 | +/** | 46 | +/** |
43 | + * cpu_mmu_index: | 47 | + * arm_cpu_update_vserr: Update CPU_INTERRUPT_VSERR bit |
44 | + * @env: The cpu environment | ||
45 | + * @ifetch: True for code access, false for data access. | ||
46 | + * | 48 | + * |
47 | + * Return the core mmu index for the current translation regime. | 49 | + * Update the CPU_INTERRUPT_VSERR bit in cs->interrupt_request, |
48 | + * This function is used by generic TCG code paths. | 50 | + * following a change to the HCR_EL2.VSE bit. |
49 | + */ | 51 | + */ |
50 | +static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | 52 | +void arm_cpu_update_vserr(ARMCPU *cpu); |
53 | + | ||
54 | /** | ||
55 | * arm_mmu_idx_el: | ||
56 | * @env: The cpu environment | ||
57 | diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/target/arm/syndrome.h | ||
60 | +++ b/target/arm/syndrome.h | ||
61 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_pcalignment(void) | ||
62 | return (EC_PCALIGNMENT << ARM_EL_EC_SHIFT) | ARM_EL_IL; | ||
63 | } | ||
64 | |||
65 | +static inline uint32_t syn_serror(uint32_t extra) | ||
51 | +{ | 66 | +{ |
52 | + return FIELD_EX32(env->hflags, TBFLAG_ANY, MMUIDX); | 67 | + return (EC_SERROR << ARM_EL_EC_SHIFT) | ARM_EL_IL | extra; |
53 | +} | 68 | +} |
54 | + | 69 | + |
55 | static inline bool bswap_code(bool sctlr_b) | 70 | #endif /* TARGET_ARM_SYNDROME_H */ |
71 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/cpu.c | ||
74 | +++ b/target/arm/cpu.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_has_work(CPUState *cs) | ||
76 | return (cpu->power_state != PSCI_OFF) | ||
77 | && cs->interrupt_request & | ||
78 | (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD | ||
79 | - | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | ||
80 | + | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR | ||
81 | | CPU_INTERRUPT_EXITTB); | ||
82 | } | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
85 | return false; | ||
86 | } | ||
87 | return !(env->daif & PSTATE_I); | ||
88 | + case EXCP_VSERR: | ||
89 | + if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) { | ||
90 | + /* VIRQs are only taken when hypervized. */ | ||
91 | + return false; | ||
92 | + } | ||
93 | + return !(env->daif & PSTATE_A); | ||
94 | default: | ||
95 | g_assert_not_reached(); | ||
96 | } | ||
97 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
98 | goto found; | ||
99 | } | ||
100 | } | ||
101 | + if (interrupt_request & CPU_INTERRUPT_VSERR) { | ||
102 | + excp_idx = EXCP_VSERR; | ||
103 | + target_el = 1; | ||
104 | + if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
105 | + cur_el, secure, hcr_el2)) { | ||
106 | + /* Taking a virtual abort clears HCR_EL2.VSE */ | ||
107 | + env->cp15.hcr_el2 &= ~HCR_VSE; | ||
108 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); | ||
109 | + goto found; | ||
110 | + } | ||
111 | + } | ||
112 | return false; | ||
113 | |||
114 | found: | ||
115 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_vfiq(ARMCPU *cpu) | ||
116 | } | ||
117 | } | ||
118 | |||
119 | +void arm_cpu_update_vserr(ARMCPU *cpu) | ||
120 | +{ | ||
121 | + /* | ||
122 | + * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit. | ||
123 | + */ | ||
124 | + CPUARMState *env = &cpu->env; | ||
125 | + CPUState *cs = CPU(cpu); | ||
126 | + | ||
127 | + bool new_state = env->cp15.hcr_el2 & HCR_VSE; | ||
128 | + | ||
129 | + if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) { | ||
130 | + if (new_state) { | ||
131 | + cpu_interrupt(cs, CPU_INTERRUPT_VSERR); | ||
132 | + } else { | ||
133 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); | ||
134 | + } | ||
135 | + } | ||
136 | +} | ||
137 | + | ||
138 | #ifndef CONFIG_USER_ONLY | ||
139 | static void arm_cpu_set_irq(void *opaque, int irq, int level) | ||
56 | { | 140 | { |
57 | #ifdef CONFIG_USER_ONLY | ||
58 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 141 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
59 | index XXXXXXX..XXXXXXX 100644 | 142 | index XXXXXXX..XXXXXXX 100644 |
60 | --- a/target/arm/helper.c | 143 | --- a/target/arm/helper.c |
61 | +++ b/target/arm/helper.c | 144 | +++ b/target/arm/helper.c |
62 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx(CPUARMState *env) | 145 | @@ -XXX,XX +XXX,XX @@ static uint64_t isr_read(CPUARMState *env, const ARMCPRegInfo *ri) |
63 | return arm_mmu_idx_el(env, arm_current_el(env)); | 146 | } |
64 | } | 147 | } |
65 | 148 | ||
66 | -int cpu_mmu_index(CPUARMState *env, bool ifetch) | 149 | - /* External aborts are not possible in QEMU so A bit is always clear */ |
67 | -{ | 150 | + if (hcr_el2 & HCR_AMO) { |
68 | - return arm_to_core_mmu_idx(arm_mmu_idx(env)); | 151 | + if (cs->interrupt_request & CPU_INTERRUPT_VSERR) { |
69 | -} | 152 | + ret |= CPSR_A; |
70 | - | 153 | + } |
71 | #ifndef CONFIG_USER_ONLY | 154 | + } |
72 | ARMMMUIdx arm_stage1_mmu_idx(CPUARMState *env) | 155 | + |
73 | { | 156 | return ret; |
157 | } | ||
158 | |||
159 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
160 | g_assert(qemu_mutex_iothread_locked()); | ||
161 | arm_cpu_update_virq(cpu); | ||
162 | arm_cpu_update_vfiq(cpu); | ||
163 | + arm_cpu_update_vserr(cpu); | ||
164 | } | ||
165 | |||
166 | static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
167 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(CPUState *cs) | ||
168 | [EXCP_LSERR] = "v8M LSERR UsageFault", | ||
169 | [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", | ||
170 | [EXCP_DIVBYZERO] = "v7M DIVBYZERO UsageFault", | ||
171 | + [EXCP_VSERR] = "Virtual SERR", | ||
172 | }; | ||
173 | |||
174 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
175 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | ||
176 | mask = CPSR_A | CPSR_I | CPSR_F; | ||
177 | offset = 4; | ||
178 | break; | ||
179 | + case EXCP_VSERR: | ||
180 | + { | ||
181 | + /* | ||
182 | + * Note that this is reported as a data abort, but the DFAR | ||
183 | + * has an UNKNOWN value. Construct the SError syndrome from | ||
184 | + * AET and ExT fields. | ||
185 | + */ | ||
186 | + ARMMMUFaultInfo fi = { .type = ARMFault_AsyncExternal, }; | ||
187 | + | ||
188 | + if (extended_addresses_enabled(env)) { | ||
189 | + env->exception.fsr = arm_fi_to_lfsc(&fi); | ||
190 | + } else { | ||
191 | + env->exception.fsr = arm_fi_to_sfsc(&fi); | ||
192 | + } | ||
193 | + env->exception.fsr |= env->cp15.vsesr_el2 & 0xd000; | ||
194 | + A32_BANKED_CURRENT_REG_SET(env, dfsr, env->exception.fsr); | ||
195 | + qemu_log_mask(CPU_LOG_INT, "...with IFSR 0x%x\n", | ||
196 | + env->exception.fsr); | ||
197 | + | ||
198 | + new_mode = ARM_CPU_MODE_ABT; | ||
199 | + addr = 0x10; | ||
200 | + mask = CPSR_A | CPSR_I; | ||
201 | + offset = 8; | ||
202 | + } | ||
203 | + break; | ||
204 | case EXCP_SMC: | ||
205 | new_mode = ARM_CPU_MODE_MON; | ||
206 | addr = 0x08; | ||
207 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
208 | case EXCP_VFIQ: | ||
209 | addr += 0x100; | ||
210 | break; | ||
211 | + case EXCP_VSERR: | ||
212 | + addr += 0x180; | ||
213 | + /* Construct the SError syndrome from IDS and ISS fields. */ | ||
214 | + env->exception.syndrome = syn_serror(env->cp15.vsesr_el2 & 0x1ffffff); | ||
215 | + env->cp15.esr_el[new_el] = env->exception.syndrome; | ||
216 | + break; | ||
217 | default: | ||
218 | cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); | ||
219 | } | ||
74 | -- | 220 | -- |
75 | 2.20.1 | 221 | 2.25.1 |
76 | |||
77 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is an aarch64-only function. Move it out of the shared file. | 3 | Check for and defer any pending virtual SError. |
4 | This patch is code movement only. | ||
5 | 4 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Message-id: 20220506180242.216785-17-richard.henderson@linaro.org |
9 | Message-id: 20200302175829.2183-6-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | target/arm/helper-a64.h | 1 + | 10 | target/arm/helper.h | 1 + |
13 | target/arm/helper.h | 1 - | 11 | target/arm/a32.decode | 16 ++++++++------ |
14 | target/arm/helper-a64.c | 91 ++++++++++++++++++++++++++++++++++++++++ | 12 | target/arm/t32.decode | 18 ++++++++-------- |
15 | target/arm/op_helper.c | 93 ----------------------------------------- | 13 | target/arm/op_helper.c | 43 ++++++++++++++++++++++++++++++++++++++ |
16 | 4 files changed, 92 insertions(+), 94 deletions(-) | 14 | target/arm/translate-a64.c | 17 +++++++++++++++ |
15 | target/arm/translate.c | 23 ++++++++++++++++++++ | ||
16 | 6 files changed, 103 insertions(+), 15 deletions(-) | ||
17 | 17 | ||
18 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper-a64.h | ||
21 | +++ b/target/arm/helper-a64.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(advsimd_f16touinth, i32, f16, ptr) | ||
23 | DEF_HELPER_2(sqrt_f16, f16, f16, ptr) | ||
24 | |||
25 | DEF_HELPER_2(exception_return, void, env, i64) | ||
26 | +DEF_HELPER_2(dc_zva, void, env, i64) | ||
27 | |||
28 | DEF_HELPER_FLAGS_3(pacia, TCG_CALL_NO_WG, i64, env, i64, i64) | ||
29 | DEF_HELPER_FLAGS_3(pacib, TCG_CALL_NO_WG, i64, env, i64, i64) | ||
30 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 18 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
31 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/helper.h | 20 | --- a/target/arm/helper.h |
33 | +++ b/target/arm/helper.h | 21 | +++ b/target/arm/helper.h |
34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(crypto_sm4ekey, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_1(wfe, void, env) |
35 | 23 | DEF_HELPER_1(yield, void, env) | |
36 | DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 24 | DEF_HELPER_1(pre_hvc, void, env) |
37 | DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 25 | DEF_HELPER_2(pre_smc, void, env, i32) |
38 | -DEF_HELPER_2(dc_zva, void, env, i64) | 26 | +DEF_HELPER_1(vesb, void, env) |
39 | 27 | ||
40 | DEF_HELPER_FLAGS_5(gvec_qrdmlah_s16, TCG_CALL_NO_RWG, | 28 | DEF_HELPER_3(cpsr_write, void, env, i32, i32) |
41 | void, ptr, ptr, ptr, ptr, i32) | 29 | DEF_HELPER_2(cpsr_write_eret, void, env, i32) |
42 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | 30 | diff --git a/target/arm/a32.decode b/target/arm/a32.decode |
43 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/target/arm/helper-a64.c | 32 | --- a/target/arm/a32.decode |
45 | +++ b/target/arm/helper-a64.c | 33 | +++ b/target/arm/a32.decode |
46 | @@ -XXX,XX +XXX,XX @@ | 34 | @@ -XXX,XX +XXX,XX @@ SMULTT .... 0001 0110 .... 0000 .... 1110 .... @rd0mn |
47 | */ | 35 | |
48 | 36 | { | |
49 | #include "qemu/osdep.h" | 37 | { |
50 | +#include "qemu/units.h" | 38 | - YIELD ---- 0011 0010 0000 1111 ---- 0000 0001 |
51 | #include "cpu.h" | 39 | - WFE ---- 0011 0010 0000 1111 ---- 0000 0010 |
52 | #include "exec/gdbstub.h" | 40 | - WFI ---- 0011 0010 0000 1111 ---- 0000 0011 |
53 | #include "exec/helper-proto.h" | 41 | + [ |
54 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sqrt_f16)(uint32_t a, void *fpstp) | 42 | + YIELD ---- 0011 0010 0000 1111 ---- 0000 0001 |
55 | return float16_sqrt(a, s); | 43 | + WFE ---- 0011 0010 0000 1111 ---- 0000 0010 |
44 | + WFI ---- 0011 0010 0000 1111 ---- 0000 0011 | ||
45 | |||
46 | - # TODO: Implement SEV, SEVL; may help SMP performance. | ||
47 | - # SEV ---- 0011 0010 0000 1111 ---- 0000 0100 | ||
48 | - # SEVL ---- 0011 0010 0000 1111 ---- 0000 0101 | ||
49 | + # TODO: Implement SEV, SEVL; may help SMP performance. | ||
50 | + # SEV ---- 0011 0010 0000 1111 ---- 0000 0100 | ||
51 | + # SEVL ---- 0011 0010 0000 1111 ---- 0000 0101 | ||
52 | + | ||
53 | + ESB ---- 0011 0010 0000 1111 ---- 0001 0000 | ||
54 | + ] | ||
55 | |||
56 | # The canonical nop ends in 00000000, but the whole of the | ||
57 | # rest of the space executes as nop if otherwise unsupported. | ||
58 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/t32.decode | ||
61 | +++ b/target/arm/t32.decode | ||
62 | @@ -XXX,XX +XXX,XX @@ CLZ 1111 1010 1011 ---- 1111 .... 1000 .... @rdm | ||
63 | [ | ||
64 | # Hints, and CPS | ||
65 | { | ||
66 | - YIELD 1111 0011 1010 1111 1000 0000 0000 0001 | ||
67 | - WFE 1111 0011 1010 1111 1000 0000 0000 0010 | ||
68 | - WFI 1111 0011 1010 1111 1000 0000 0000 0011 | ||
69 | + [ | ||
70 | + YIELD 1111 0011 1010 1111 1000 0000 0000 0001 | ||
71 | + WFE 1111 0011 1010 1111 1000 0000 0000 0010 | ||
72 | + WFI 1111 0011 1010 1111 1000 0000 0000 0011 | ||
73 | |||
74 | - # TODO: Implement SEV, SEVL; may help SMP performance. | ||
75 | - # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | ||
76 | - # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | ||
77 | + # TODO: Implement SEV, SEVL; may help SMP performance. | ||
78 | + # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | ||
79 | + # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | ||
80 | |||
81 | - # For M-profile minimal-RAS ESB can be a NOP, which is the | ||
82 | - # default behaviour since it is in the hint space. | ||
83 | - # ESB 1111 0011 1010 1111 1000 0000 0001 0000 | ||
84 | + ESB 1111 0011 1010 1111 1000 0000 0001 0000 | ||
85 | + ] | ||
86 | |||
87 | # The canonical nop ends in 0000 0000, but the whole rest | ||
88 | # of the space is "reserved hint, behaves as nop". | ||
89 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/op_helper.c | ||
92 | +++ b/target/arm/op_helper.c | ||
93 | @@ -XXX,XX +XXX,XX @@ void HELPER(probe_access)(CPUARMState *env, target_ulong ptr, | ||
94 | access_type, mmu_idx, ra); | ||
95 | } | ||
56 | } | 96 | } |
57 | 97 | + | |
58 | +void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in) | 98 | +/* |
99 | + * This function corresponds to AArch64.vESBOperation(). | ||
100 | + * Note that the AArch32 version is not functionally different. | ||
101 | + */ | ||
102 | +void HELPER(vesb)(CPUARMState *env) | ||
59 | +{ | 103 | +{ |
60 | + /* | 104 | + /* |
61 | + * Implement DC ZVA, which zeroes a fixed-length block of memory. | 105 | + * The EL2Enabled() check is done inside arm_hcr_el2_eff, |
62 | + * Note that we do not implement the (architecturally mandated) | 106 | + * and will return HCR_EL2.VSE == 0, so nothing happens. |
63 | + * alignment fault for attempts to use this on Device memory | ||
64 | + * (which matches the usual QEMU behaviour of not implementing either | ||
65 | + * alignment faults or any memory attribute handling). | ||
66 | + */ | 107 | + */ |
67 | 108 | + uint64_t hcr = arm_hcr_el2_eff(env); | |
68 | + ARMCPU *cpu = env_archcpu(env); | 109 | + bool enabled = !(hcr & HCR_TGE) && (hcr & HCR_AMO); |
69 | + uint64_t blocklen = 4 << cpu->dcz_blocksize; | 110 | + bool pending = enabled && (hcr & HCR_VSE); |
70 | + uint64_t vaddr = vaddr_in & ~(blocklen - 1); | 111 | + bool masked = (env->daif & PSTATE_A); |
71 | + | 112 | + |
72 | +#ifndef CONFIG_USER_ONLY | 113 | + /* If VSE pending and masked, defer the exception. */ |
73 | + { | 114 | + if (pending && masked) { |
74 | + /* | 115 | + uint32_t syndrome; |
75 | + * Slightly awkwardly, QEMU's TARGET_PAGE_SIZE may be less than | 116 | + |
76 | + * the block size so we might have to do more than one TLB lookup. | 117 | + if (arm_el_is_aa64(env, 1)) { |
77 | + * We know that in fact for any v8 CPU the page size is at least 4K | 118 | + /* Copy across IDS and ISS from VSESR. */ |
78 | + * and the block size must be 2K or less, but TARGET_PAGE_SIZE is only | 119 | + syndrome = env->cp15.vsesr_el2 & 0x1ffffff; |
79 | + * 1K as an artefact of legacy v5 subpage support being present in the | 120 | + } else { |
80 | + * same QEMU executable. So in practice the hostaddr[] array has | 121 | + ARMMMUFaultInfo fi = { .type = ARMFault_AsyncExternal }; |
81 | + * two entries, given the current setting of TARGET_PAGE_BITS_MIN. | 122 | + |
82 | + */ | 123 | + if (extended_addresses_enabled(env)) { |
83 | + int maxidx = DIV_ROUND_UP(blocklen, TARGET_PAGE_SIZE); | 124 | + syndrome = arm_fi_to_lfsc(&fi); |
84 | + void *hostaddr[DIV_ROUND_UP(2 * KiB, 1 << TARGET_PAGE_BITS_MIN)]; | 125 | + } else { |
85 | + int try, i; | 126 | + syndrome = arm_fi_to_sfsc(&fi); |
86 | + unsigned mmu_idx = cpu_mmu_index(env, false); | ||
87 | + TCGMemOpIdx oi = make_memop_idx(MO_UB, mmu_idx); | ||
88 | + | ||
89 | + assert(maxidx <= ARRAY_SIZE(hostaddr)); | ||
90 | + | ||
91 | + for (try = 0; try < 2; try++) { | ||
92 | + | ||
93 | + for (i = 0; i < maxidx; i++) { | ||
94 | + hostaddr[i] = tlb_vaddr_to_host(env, | ||
95 | + vaddr + TARGET_PAGE_SIZE * i, | ||
96 | + 1, mmu_idx); | ||
97 | + if (!hostaddr[i]) { | ||
98 | + break; | ||
99 | + } | ||
100 | + } | 127 | + } |
101 | + if (i == maxidx) { | 128 | + /* Copy across AET and ExT from VSESR. */ |
102 | + /* | 129 | + syndrome |= env->cp15.vsesr_el2 & 0xd000; |
103 | + * If it's all in the TLB it's fair game for just writing to; | 130 | + } |
104 | + * we know we don't need to update dirty status, etc. | 131 | + |
105 | + */ | 132 | + /* Set VDISR_EL2.A along with the syndrome. */ |
106 | + for (i = 0; i < maxidx - 1; i++) { | 133 | + env->cp15.vdisr_el2 = syndrome | (1u << 31); |
107 | + memset(hostaddr[i], 0, TARGET_PAGE_SIZE); | 134 | + |
108 | + } | 135 | + /* Clear pending virtual SError */ |
109 | + memset(hostaddr[i], 0, blocklen - (i * TARGET_PAGE_SIZE)); | 136 | + env->cp15.hcr_el2 &= ~HCR_VSE; |
110 | + return; | 137 | + cpu_reset_interrupt(env_cpu(env), CPU_INTERRUPT_VSERR); |
111 | + } | 138 | + } |
139 | +} | ||
140 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
141 | index XXXXXXX..XXXXXXX 100644 | ||
142 | --- a/target/arm/translate-a64.c | ||
143 | +++ b/target/arm/translate-a64.c | ||
144 | @@ -XXX,XX +XXX,XX @@ static void handle_hint(DisasContext *s, uint32_t insn, | ||
145 | gen_helper_autib(cpu_X[17], cpu_env, cpu_X[17], cpu_X[16]); | ||
146 | } | ||
147 | break; | ||
148 | + case 0b10000: /* ESB */ | ||
149 | + /* Without RAS, we must implement this as NOP. */ | ||
150 | + if (dc_isar_feature(aa64_ras, s)) { | ||
112 | + /* | 151 | + /* |
113 | + * OK, try a store and see if we can populate the tlb. This | 152 | + * QEMU does not have a source of physical SErrors, |
114 | + * might cause an exception if the memory isn't writable, | 153 | + * so we are only concerned with virtual SErrors. |
115 | + * in which case we will longjmp out of here. We must for | 154 | + * The pseudocode in the ARM for this case is |
116 | + * this purpose use the actual register value passed to us | 155 | + * if PSTATE.EL IN {EL0, EL1} && EL2Enabled() then |
117 | + * so that we get the fault address right. | 156 | + * AArch64.vESBOperation(); |
157 | + * Most of the condition can be evaluated at translation time. | ||
158 | + * Test for EL2 present, and defer test for SEL2 to runtime. | ||
118 | + */ | 159 | + */ |
119 | + helper_ret_stb_mmu(env, vaddr_in, 0, oi, GETPC()); | 160 | + if (s->current_el <= 1 && arm_dc_feature(s, ARM_FEATURE_EL2)) { |
120 | + /* Now we can populate the other TLB entries, if any */ | 161 | + gen_helper_vesb(cpu_env); |
121 | + for (i = 0; i < maxidx; i++) { | ||
122 | + uint64_t va = vaddr + TARGET_PAGE_SIZE * i; | ||
123 | + if (va != (vaddr_in & TARGET_PAGE_MASK)) { | ||
124 | + helper_ret_stb_mmu(env, va, 0, oi, GETPC()); | ||
125 | + } | ||
126 | + } | 162 | + } |
127 | + } | 163 | + } |
128 | + | 164 | + break; |
165 | case 0b11000: /* PACIAZ */ | ||
166 | if (s->pauth_active) { | ||
167 | gen_helper_pacia(cpu_X[30], cpu_env, cpu_X[30], | ||
168 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
169 | index XXXXXXX..XXXXXXX 100644 | ||
170 | --- a/target/arm/translate.c | ||
171 | +++ b/target/arm/translate.c | ||
172 | @@ -XXX,XX +XXX,XX @@ static bool trans_WFI(DisasContext *s, arg_WFI *a) | ||
173 | return true; | ||
174 | } | ||
175 | |||
176 | +static bool trans_ESB(DisasContext *s, arg_ESB *a) | ||
177 | +{ | ||
178 | + /* | ||
179 | + * For M-profile, minimal-RAS ESB can be a NOP. | ||
180 | + * Without RAS, we must implement this as NOP. | ||
181 | + */ | ||
182 | + if (!arm_dc_feature(s, ARM_FEATURE_M) && dc_isar_feature(aa32_ras, s)) { | ||
129 | + /* | 183 | + /* |
130 | + * Slow path (probably attempt to do this to an I/O device or | 184 | + * QEMU does not have a source of physical SErrors, |
131 | + * similar, or clearing of a block of code we have translations | 185 | + * so we are only concerned with virtual SErrors. |
132 | + * cached for). Just do a series of byte writes as the architecture | 186 | + * The pseudocode in the ARM for this case is |
133 | + * demands. It's not worth trying to use a cpu_physical_memory_map(), | 187 | + * if PSTATE.EL IN {EL0, EL1} && EL2Enabled() then |
134 | + * memset(), unmap() sequence here because: | 188 | + * AArch32.vESBOperation(); |
135 | + * + we'd need to account for the blocksize being larger than a page | 189 | + * Most of the condition can be evaluated at translation time. |
136 | + * + the direct-RAM access case is almost always going to be dealt | 190 | + * Test for EL2 present, and defer test for SEL2 to runtime. |
137 | + * with in the fastpath code above, so there's no speed benefit | ||
138 | + * + we would have to deal with the map returning NULL because the | ||
139 | + * bounce buffer was in use | ||
140 | + */ | 191 | + */ |
141 | + for (i = 0; i < blocklen; i++) { | 192 | + if (s->current_el <= 1 && arm_dc_feature(s, ARM_FEATURE_EL2)) { |
142 | + helper_ret_stb_mmu(env, vaddr + i, 0, oi, GETPC()); | 193 | + gen_helper_vesb(cpu_env); |
143 | + } | 194 | + } |
144 | + } | 195 | + } |
145 | +#else | 196 | + return true; |
146 | + memset(g2h(vaddr), 0, blocklen); | ||
147 | +#endif | ||
148 | +} | 197 | +} |
149 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 198 | + |
150 | index XXXXXXX..XXXXXXX 100644 | 199 | static bool trans_NOP(DisasContext *s, arg_NOP *a) |
151 | --- a/target/arm/op_helper.c | 200 | { |
152 | +++ b/target/arm/op_helper.c | 201 | return true; |
153 | @@ -XXX,XX +XXX,XX @@ | ||
154 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
155 | */ | ||
156 | #include "qemu/osdep.h" | ||
157 | -#include "qemu/units.h" | ||
158 | #include "qemu/log.h" | ||
159 | #include "qemu/main-loop.h" | ||
160 | #include "cpu.h" | ||
161 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(ror_cc)(CPUARMState *env, uint32_t x, uint32_t i) | ||
162 | return ((uint32_t)x >> shift) | (x << (32 - shift)); | ||
163 | } | ||
164 | } | ||
165 | - | ||
166 | -void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in) | ||
167 | -{ | ||
168 | - /* | ||
169 | - * Implement DC ZVA, which zeroes a fixed-length block of memory. | ||
170 | - * Note that we do not implement the (architecturally mandated) | ||
171 | - * alignment fault for attempts to use this on Device memory | ||
172 | - * (which matches the usual QEMU behaviour of not implementing either | ||
173 | - * alignment faults or any memory attribute handling). | ||
174 | - */ | ||
175 | - | ||
176 | - ARMCPU *cpu = env_archcpu(env); | ||
177 | - uint64_t blocklen = 4 << cpu->dcz_blocksize; | ||
178 | - uint64_t vaddr = vaddr_in & ~(blocklen - 1); | ||
179 | - | ||
180 | -#ifndef CONFIG_USER_ONLY | ||
181 | - { | ||
182 | - /* | ||
183 | - * Slightly awkwardly, QEMU's TARGET_PAGE_SIZE may be less than | ||
184 | - * the block size so we might have to do more than one TLB lookup. | ||
185 | - * We know that in fact for any v8 CPU the page size is at least 4K | ||
186 | - * and the block size must be 2K or less, but TARGET_PAGE_SIZE is only | ||
187 | - * 1K as an artefact of legacy v5 subpage support being present in the | ||
188 | - * same QEMU executable. So in practice the hostaddr[] array has | ||
189 | - * two entries, given the current setting of TARGET_PAGE_BITS_MIN. | ||
190 | - */ | ||
191 | - int maxidx = DIV_ROUND_UP(blocklen, TARGET_PAGE_SIZE); | ||
192 | - void *hostaddr[DIV_ROUND_UP(2 * KiB, 1 << TARGET_PAGE_BITS_MIN)]; | ||
193 | - int try, i; | ||
194 | - unsigned mmu_idx = cpu_mmu_index(env, false); | ||
195 | - TCGMemOpIdx oi = make_memop_idx(MO_UB, mmu_idx); | ||
196 | - | ||
197 | - assert(maxidx <= ARRAY_SIZE(hostaddr)); | ||
198 | - | ||
199 | - for (try = 0; try < 2; try++) { | ||
200 | - | ||
201 | - for (i = 0; i < maxidx; i++) { | ||
202 | - hostaddr[i] = tlb_vaddr_to_host(env, | ||
203 | - vaddr + TARGET_PAGE_SIZE * i, | ||
204 | - 1, mmu_idx); | ||
205 | - if (!hostaddr[i]) { | ||
206 | - break; | ||
207 | - } | ||
208 | - } | ||
209 | - if (i == maxidx) { | ||
210 | - /* | ||
211 | - * If it's all in the TLB it's fair game for just writing to; | ||
212 | - * we know we don't need to update dirty status, etc. | ||
213 | - */ | ||
214 | - for (i = 0; i < maxidx - 1; i++) { | ||
215 | - memset(hostaddr[i], 0, TARGET_PAGE_SIZE); | ||
216 | - } | ||
217 | - memset(hostaddr[i], 0, blocklen - (i * TARGET_PAGE_SIZE)); | ||
218 | - return; | ||
219 | - } | ||
220 | - /* | ||
221 | - * OK, try a store and see if we can populate the tlb. This | ||
222 | - * might cause an exception if the memory isn't writable, | ||
223 | - * in which case we will longjmp out of here. We must for | ||
224 | - * this purpose use the actual register value passed to us | ||
225 | - * so that we get the fault address right. | ||
226 | - */ | ||
227 | - helper_ret_stb_mmu(env, vaddr_in, 0, oi, GETPC()); | ||
228 | - /* Now we can populate the other TLB entries, if any */ | ||
229 | - for (i = 0; i < maxidx; i++) { | ||
230 | - uint64_t va = vaddr + TARGET_PAGE_SIZE * i; | ||
231 | - if (va != (vaddr_in & TARGET_PAGE_MASK)) { | ||
232 | - helper_ret_stb_mmu(env, va, 0, oi, GETPC()); | ||
233 | - } | ||
234 | - } | ||
235 | - } | ||
236 | - | ||
237 | - /* | ||
238 | - * Slow path (probably attempt to do this to an I/O device or | ||
239 | - * similar, or clearing of a block of code we have translations | ||
240 | - * cached for). Just do a series of byte writes as the architecture | ||
241 | - * demands. It's not worth trying to use a cpu_physical_memory_map(), | ||
242 | - * memset(), unmap() sequence here because: | ||
243 | - * + we'd need to account for the blocksize being larger than a page | ||
244 | - * + the direct-RAM access case is almost always going to be dealt | ||
245 | - * with in the fastpath code above, so there's no speed benefit | ||
246 | - * + we would have to deal with the map returning NULL because the | ||
247 | - * bounce buffer was in use | ||
248 | - */ | ||
249 | - for (i = 0; i < blocklen; i++) { | ||
250 | - helper_ret_stb_mmu(env, vaddr + i, 0, oi, GETPC()); | ||
251 | - } | ||
252 | - } | ||
253 | -#else | ||
254 | - memset(g2h(vaddr), 0, blocklen); | ||
255 | -#endif | ||
256 | -} | ||
257 | -- | 202 | -- |
258 | 2.20.1 | 203 | 2.25.1 |
259 | |||
260 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | |||
3 | As the Connex and Verdex machines only boot in little-endian, | ||
4 | we can simplify the code. | ||
5 | 2 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20220506180242.216785-18-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | hw/arm/gumstix.c | 16 ++-------------- | 8 | docs/system/arm/emulation.rst | 1 + |
12 | 1 file changed, 2 insertions(+), 14 deletions(-) | 9 | target/arm/cpu64.c | 1 + |
10 | target/arm/cpu_tcg.c | 1 + | ||
11 | 3 files changed, 3 insertions(+) | ||
13 | 12 | ||
14 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | 13 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/gumstix.c | 15 | --- a/docs/system/arm/emulation.rst |
17 | +++ b/hw/arm/gumstix.c | 16 | +++ b/docs/system/arm/emulation.rst |
18 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | 17 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
19 | { | 18 | - FEAT_PMULL (PMULL, PMULL2 instructions) |
20 | PXA2xxState *cpu; | 19 | - FEAT_PMUv3p1 (PMU Extensions v3.1) |
21 | DriveInfo *dinfo; | 20 | - FEAT_PMUv3p4 (PMU Extensions v3.4) |
22 | - int be; | 21 | +- FEAT_RAS (Reliability, availability, and serviceability) |
23 | MemoryRegion *address_space_mem = get_system_memory(); | 22 | - FEAT_RDM (Advanced SIMD rounding double multiply accumulate instructions) |
24 | 23 | - FEAT_RNG (Random number generator) | |
25 | uint32_t connex_rom = 0x01000000; | 24 | - FEAT_SB (Speculation Barrier) |
26 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | 25 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
27 | exit(1); | 26 | index XXXXXXX..XXXXXXX 100644 |
28 | } | 27 | --- a/target/arm/cpu64.c |
29 | 28 | +++ b/target/arm/cpu64.c | |
30 | -#ifdef TARGET_WORDS_BIGENDIAN | 29 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
31 | - be = 1; | 30 | t = cpu->isar.id_aa64pfr0; |
32 | -#else | 31 | t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); /* FEAT_FP16 */ |
33 | - be = 0; | 32 | t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); /* FEAT_FP16 */ |
34 | -#endif | 33 | + t = FIELD_DP64(t, ID_AA64PFR0, RAS, 1); /* FEAT_RAS */ |
35 | if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, | 34 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); |
36 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | 35 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ |
37 | - sector_len, 2, 0, 0, 0, 0, be)) { | 36 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ |
38 | + sector_len, 2, 0, 0, 0, 0, 0)) { | 37 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
39 | error_report("Error registering flash memory"); | 38 | index XXXXXXX..XXXXXXX 100644 |
40 | exit(1); | 39 | --- a/target/arm/cpu_tcg.c |
41 | } | 40 | +++ b/target/arm/cpu_tcg.c |
42 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | 41 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) |
43 | { | 42 | |
44 | PXA2xxState *cpu; | 43 | t = cpu->isar.id_pfr0; |
45 | DriveInfo *dinfo; | 44 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ |
46 | - int be; | 45 | + t = FIELD_DP32(t, ID_PFR0, RAS, 1); /* FEAT_RAS */ |
47 | MemoryRegion *address_space_mem = get_system_memory(); | 46 | cpu->isar.id_pfr0 = t; |
48 | 47 | ||
49 | uint32_t verdex_rom = 0x02000000; | 48 | t = cpu->isar.id_pfr2; |
50 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
51 | exit(1); | ||
52 | } | ||
53 | |||
54 | -#ifdef TARGET_WORDS_BIGENDIAN | ||
55 | - be = 1; | ||
56 | -#else | ||
57 | - be = 0; | ||
58 | -#endif | ||
59 | if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | ||
60 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
61 | - sector_len, 2, 0, 0, 0, 0, be)) { | ||
62 | + sector_len, 2, 0, 0, 0, 0, 0)) { | ||
63 | error_report("Error registering flash memory"); | ||
64 | exit(1); | ||
65 | } | ||
66 | -- | 49 | -- |
67 | 2.20.1 | 50 | 2.25.1 |
68 | |||
69 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The function does not write registers, and only reads them by | 3 | This feature is AArch64 only, and applies to physical SErrors, |
4 | implication via the exception path. | 4 | which QEMU does not implement, thus the feature is a nop. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Message-id: 20220506180242.216785-19-richard.henderson@linaro.org |
9 | Message-id: 20200302175829.2183-7-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/helper-a64.h | 2 +- | 11 | docs/system/arm/emulation.rst | 1 + |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | target/arm/cpu64.c | 1 + |
13 | 2 files changed, 2 insertions(+) | ||
14 | 14 | ||
15 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | 15 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper-a64.h | 17 | --- a/docs/system/arm/emulation.rst |
18 | +++ b/target/arm/helper-a64.h | 18 | +++ b/docs/system/arm/emulation.rst |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(advsimd_f16touinth, i32, f16, ptr) | 19 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
20 | DEF_HELPER_2(sqrt_f16, f16, f16, ptr) | 20 | - FEAT_FlagM2 (Enhancements to flag manipulation instructions) |
21 | 21 | - FEAT_HPDS (Hierarchical permission disables) | |
22 | DEF_HELPER_2(exception_return, void, env, i64) | 22 | - FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) |
23 | -DEF_HELPER_2(dc_zva, void, env, i64) | 23 | +- FEAT_IESB (Implicit error synchronization event) |
24 | +DEF_HELPER_FLAGS_2(dc_zva, TCG_CALL_NO_WG, void, env, i64) | 24 | - FEAT_JSCVT (JavaScript conversion instructions) |
25 | 25 | - FEAT_LOR (Limited ordering regions) | |
26 | DEF_HELPER_FLAGS_3(pacia, TCG_CALL_NO_WG, i64, env, i64, i64) | 26 | - FEAT_LPA (Large Physical Address space) |
27 | DEF_HELPER_FLAGS_3(pacib, TCG_CALL_NO_WG, i64, env, i64, i64) | 27 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu64.c | ||
30 | +++ b/target/arm/cpu64.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
32 | t = cpu->isar.id_aa64mmfr2; | ||
33 | t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* FEAT_TTCNP */ | ||
34 | t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); /* FEAT_UAO */ | ||
35 | + t = FIELD_DP64(t, ID_AA64MMFR2, IESB, 1); /* FEAT_IESB */ | ||
36 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
37 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* FEAT_TTST */ | ||
38 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
28 | -- | 39 | -- |
29 | 2.20.1 | 40 | 2.25.1 |
30 | |||
31 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This extension concerns branch speculation, which TCG does | ||
4 | not implement. Thus we can trivially enable this feature. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Message-id: 20200229012811.24129-3-richard.henderson@linaro.org | 8 | Message-id: 20220506180242.216785-20-richard.henderson@linaro.org |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/cpu.h | 7 +++++++ | 11 | docs/system/arm/emulation.rst | 1 + |
9 | 1 file changed, 7 insertions(+) | 12 | target/arm/cpu64.c | 1 + |
13 | target/arm/cpu_tcg.c | 1 + | ||
14 | 3 files changed, 3 insertions(+) | ||
10 | 15 | ||
11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/cpu.h | 18 | --- a/docs/system/arm/emulation.rst |
14 | +++ b/target/arm/cpu.h | 19 | +++ b/docs/system/arm/emulation.rst |
15 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | 20 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
16 | #define HCR_TERR (1ULL << 36) | 21 | - FEAT_BBM at level 2 (Translation table break-before-make levels) |
17 | #define HCR_TEA (1ULL << 37) | 22 | - FEAT_BF16 (AArch64 BFloat16 instructions) |
18 | #define HCR_MIOCNCE (1ULL << 38) | 23 | - FEAT_BTI (Branch Target Identification) |
19 | +/* RES0 bit 39 */ | 24 | +- FEAT_CSV2 (Cache speculation variant 2) |
20 | #define HCR_APK (1ULL << 40) | 25 | - FEAT_DIT (Data Independent Timing instructions) |
21 | #define HCR_API (1ULL << 41) | 26 | - FEAT_DPB (DC CVAP instruction) |
22 | #define HCR_NV (1ULL << 42) | 27 | - FEAT_Debugv8p2 (Debug changes for v8.2) |
23 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | 28 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
24 | #define HCR_NV2 (1ULL << 45) | 29 | index XXXXXXX..XXXXXXX 100644 |
25 | #define HCR_FWB (1ULL << 46) | 30 | --- a/target/arm/cpu64.c |
26 | #define HCR_FIEN (1ULL << 47) | 31 | +++ b/target/arm/cpu64.c |
27 | +/* RES0 bit 48 */ | 32 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
28 | #define HCR_TID4 (1ULL << 49) | 33 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); |
29 | #define HCR_TICAB (1ULL << 50) | 34 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ |
30 | +#define HCR_AMVOFFEN (1ULL << 51) | 35 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ |
31 | #define HCR_TOCU (1ULL << 52) | 36 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 1); /* FEAT_CSV2 */ |
32 | +#define HCR_ENSCXT (1ULL << 53) | 37 | cpu->isar.id_aa64pfr0 = t; |
33 | #define HCR_TTLBIS (1ULL << 54) | 38 | |
34 | #define HCR_TTLBOS (1ULL << 55) | 39 | t = cpu->isar.id_aa64pfr1; |
35 | #define HCR_ATA (1ULL << 56) | 40 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
36 | #define HCR_DCT (1ULL << 57) | 41 | index XXXXXXX..XXXXXXX 100644 |
37 | +#define HCR_TID5 (1ULL << 58) | 42 | --- a/target/arm/cpu_tcg.c |
38 | +#define HCR_TWEDEN (1ULL << 59) | 43 | +++ b/target/arm/cpu_tcg.c |
39 | +#define HCR_TWEDEL MAKE_64BIT_MASK(60, 4) | 44 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) |
40 | 45 | cpu->isar.id_mmfr4 = t; | |
41 | #define SCR_NS (1U << 0) | 46 | |
42 | #define SCR_IRQ (1U << 1) | 47 | t = cpu->isar.id_pfr0; |
48 | + t = FIELD_DP32(t, ID_PFR0, CSV2, 2); /* FEAT_CVS2 */ | ||
49 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
50 | t = FIELD_DP32(t, ID_PFR0, RAS, 1); /* FEAT_RAS */ | ||
51 | cpu->isar.id_pfr0 = t; | ||
43 | -- | 52 | -- |
44 | 2.20.1 | 53 | 2.25.1 |
45 | |||
46 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This bit traps EL1 access to cache maintenance insns that operate | 3 | There is no branch prediction in TCG, therefore there is no |
4 | to the point of coherency or persistence. | 4 | need to actually include the context number into the predictor. |
5 | Therefore all we need to do is add the state for SCXTNUM_ELx. | ||
5 | 6 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200229012811.24129-10-richard.henderson@linaro.org | 9 | Message-id: 20220506180242.216785-21-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | target/arm/helper.c | 39 +++++++++++++++++++++++++++++++-------- | 12 | docs/system/arm/emulation.rst | 3 ++ |
12 | 1 file changed, 31 insertions(+), 8 deletions(-) | 13 | target/arm/cpu.h | 16 +++++++++ |
14 | target/arm/cpu.c | 5 +++ | ||
15 | target/arm/cpu64.c | 3 +- | ||
16 | target/arm/helper.c | 61 ++++++++++++++++++++++++++++++++++- | ||
17 | 5 files changed, 86 insertions(+), 2 deletions(-) | ||
13 | 18 | ||
19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/docs/system/arm/emulation.rst | ||
22 | +++ b/docs/system/arm/emulation.rst | ||
23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
24 | - FEAT_BF16 (AArch64 BFloat16 instructions) | ||
25 | - FEAT_BTI (Branch Target Identification) | ||
26 | - FEAT_CSV2 (Cache speculation variant 2) | ||
27 | +- FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) | ||
28 | +- FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) | ||
29 | +- FEAT_CSV2_2 (Cache speculation variant 2, version 2) | ||
30 | - FEAT_DIT (Data Independent Timing instructions) | ||
31 | - FEAT_DPB (DC CVAP instruction) | ||
32 | - FEAT_Debugv8p2 (Debug changes for v8.2) | ||
33 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/cpu.h | ||
36 | +++ b/target/arm/cpu.h | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
38 | ARMPACKey apdb; | ||
39 | ARMPACKey apga; | ||
40 | } keys; | ||
41 | + | ||
42 | + uint64_t scxtnum_el[4]; | ||
43 | #endif | ||
44 | |||
45 | #if defined(CONFIG_USER_ONLY) | ||
46 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | ||
47 | #define SCTLR_WXN (1U << 19) | ||
48 | #define SCTLR_ST (1U << 20) /* up to ??, RAZ in v6 */ | ||
49 | #define SCTLR_UWXN (1U << 20) /* v7 onward, AArch32 only */ | ||
50 | +#define SCTLR_TSCXT (1U << 20) /* FEAT_CSV2_1p2, AArch64 only */ | ||
51 | #define SCTLR_FI (1U << 21) /* up to v7, v8 RES0 */ | ||
52 | #define SCTLR_IESB (1U << 21) /* v8.2-IESB, AArch64 only */ | ||
53 | #define SCTLR_U (1U << 22) /* up to v6, RAO in v7 */ | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dit(const ARMISARegisters *id) | ||
55 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, DIT) != 0; | ||
56 | } | ||
57 | |||
58 | +static inline bool isar_feature_aa64_scxtnum(const ARMISARegisters *id) | ||
59 | +{ | ||
60 | + int key = FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, CSV2); | ||
61 | + if (key >= 2) { | ||
62 | + return true; /* FEAT_CSV2_2 */ | ||
63 | + } | ||
64 | + if (key == 1) { | ||
65 | + key = FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, CSV2_FRAC); | ||
66 | + return key >= 2; /* FEAT_CSV2_1p2 */ | ||
67 | + } | ||
68 | + return false; | ||
69 | +} | ||
70 | + | ||
71 | static inline bool isar_feature_aa64_ssbs(const ARMISARegisters *id) | ||
72 | { | ||
73 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, SSBS) != 0; | ||
74 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/cpu.c | ||
77 | +++ b/target/arm/cpu.c | ||
78 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | ||
79 | */ | ||
80 | env->cp15.gcr_el1 = 0x1ffff; | ||
81 | } | ||
82 | + /* | ||
83 | + * Disable access to SCXTNUM_EL0 from CSV2_1p2. | ||
84 | + * This is not yet exposed from the Linux kernel in any way. | ||
85 | + */ | ||
86 | + env->cp15.sctlr_el[1] |= SCTLR_TSCXT; | ||
87 | #else | ||
88 | /* Reset into the highest available EL */ | ||
89 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
90 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/cpu64.c | ||
93 | +++ b/target/arm/cpu64.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
95 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
96 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
97 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
98 | - t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 1); /* FEAT_CSV2 */ | ||
99 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 2); /* FEAT_CSV2_2 */ | ||
100 | cpu->isar.id_aa64pfr0 = t; | ||
101 | |||
102 | t = cpu->isar.id_aa64pfr1; | ||
103 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
104 | * we do for EL2 with the virtualization=on property. | ||
105 | */ | ||
106 | t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); /* FEAT_MTE3 */ | ||
107 | + t = FIELD_DP64(t, ID_AA64PFR1, CSV2_FRAC, 0); /* FEAT_CSV2_2 */ | ||
108 | cpu->isar.id_aa64pfr1 = t; | ||
109 | |||
110 | t = cpu->isar.id_aa64mmfr0; | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 111 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 112 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 113 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 114 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_access(CPUARMState *env, | 115 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
19 | return CP_ACCESS_OK; | 116 | if (cpu_isar_feature(aa64_mte, cpu)) { |
20 | } | 117 | valid_mask |= SCR_ATA; |
21 | 118 | } | |
22 | +static CPAccessResult aa64_cacheop_poc_access(CPUARMState *env, | 119 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { |
23 | + const ARMCPRegInfo *ri, | 120 | + valid_mask |= SCR_ENSCXT; |
24 | + bool isread) | 121 | + } |
122 | } else { | ||
123 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
124 | if (cpu_isar_feature(aa32_ras, cpu)) { | ||
125 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
126 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
127 | valid_mask |= HCR_ATA | HCR_DCT | HCR_TID5; | ||
128 | } | ||
129 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { | ||
130 | + valid_mask |= HCR_ENSCXT; | ||
131 | + } | ||
132 | } | ||
133 | |||
134 | /* Clear RES0 bits. */ | ||
135 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | ||
136 | { K(3, 0, 5, 6, 0), K(3, 4, 5, 6, 0), K(3, 5, 5, 6, 0), | ||
137 | "TFSR_EL1", "TFSR_EL2", "TFSR_EL12", isar_feature_aa64_mte }, | ||
138 | |||
139 | + { K(3, 0, 13, 0, 7), K(3, 4, 13, 0, 7), K(3, 5, 13, 0, 7), | ||
140 | + "SCXTNUM_EL1", "SCXTNUM_EL2", "SCXTNUM_EL12", | ||
141 | + isar_feature_aa64_scxtnum }, | ||
142 | + | ||
143 | /* TODO: ARMv8.2-SPE -- PMSCR_EL2 */ | ||
144 | /* TODO: ARMv8.4-Trace -- TRFCR_EL2 */ | ||
145 | }; | ||
146 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
147 | }, | ||
148 | }; | ||
149 | |||
150 | -#endif | ||
151 | +static CPAccessResult access_scxtnum(CPUARMState *env, const ARMCPRegInfo *ri, | ||
152 | + bool isread) | ||
25 | +{ | 153 | +{ |
26 | + /* Cache invalidate/clean to Point of Coherency or Persistence... */ | 154 | + uint64_t hcr = arm_hcr_el2_eff(env); |
27 | + switch (arm_current_el(env)) { | 155 | + int el = arm_current_el(env); |
28 | + case 0: | 156 | + |
29 | + /* ... EL0 must UNDEF unless SCTLR_EL1.UCI is set. */ | 157 | + if (el == 0 && !((hcr & HCR_E2H) && (hcr & HCR_TGE))) { |
30 | + if (!(arm_sctlr(env, 0) & SCTLR_UCI)) { | 158 | + if (env->cp15.sctlr_el[1] & SCTLR_TSCXT) { |
159 | + if (hcr & HCR_TGE) { | ||
160 | + return CP_ACCESS_TRAP_EL2; | ||
161 | + } | ||
31 | + return CP_ACCESS_TRAP; | 162 | + return CP_ACCESS_TRAP; |
32 | + } | 163 | + } |
33 | + /* fall through */ | 164 | + } else if (el < 2 && (env->cp15.sctlr_el[2] & SCTLR_TSCXT)) { |
34 | + case 1: | 165 | + return CP_ACCESS_TRAP_EL2; |
35 | + /* ... EL1 must trap to EL2 if HCR_EL2.TPCP is set. */ | 166 | + } |
36 | + if (arm_hcr_el2_eff(env) & HCR_TPCP) { | 167 | + if (el < 2 && arm_is_el2_enabled(env) && !(hcr & HCR_ENSCXT)) { |
37 | + return CP_ACCESS_TRAP_EL2; | 168 | + return CP_ACCESS_TRAP_EL2; |
38 | + } | 169 | + } |
39 | + break; | 170 | + if (el < 3 |
171 | + && arm_feature(env, ARM_FEATURE_EL3) | ||
172 | + && !(env->cp15.scr_el3 & SCR_ENSCXT)) { | ||
173 | + return CP_ACCESS_TRAP_EL3; | ||
40 | + } | 174 | + } |
41 | + return CP_ACCESS_OK; | 175 | + return CP_ACCESS_OK; |
42 | +} | 176 | +} |
43 | + | 177 | + |
44 | /* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | 178 | +static const ARMCPRegInfo scxtnum_reginfo[] = { |
45 | * Page D4-1736 (DDI0487A.b) | 179 | + { .name = "SCXTNUM_EL0", .state = ARM_CP_STATE_AA64, |
46 | */ | 180 | + .opc0 = 3, .opc1 = 3, .crn = 13, .crm = 0, .opc2 = 7, |
47 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 181 | + .access = PL0_RW, .accessfn = access_scxtnum, |
48 | .accessfn = aa64_cacheop_access }, | 182 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[0]) }, |
49 | { .name = "DC_IVAC", .state = ARM_CP_STATE_AA64, | 183 | + { .name = "SCXTNUM_EL1", .state = ARM_CP_STATE_AA64, |
50 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1, | 184 | + .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 7, |
51 | - .access = PL1_W, .type = ARM_CP_NOP }, | 185 | + .access = PL1_RW, .accessfn = access_scxtnum, |
52 | + .access = PL1_W, .accessfn = aa64_cacheop_poc_access, | 186 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[1]) }, |
53 | + .type = ARM_CP_NOP }, | 187 | + { .name = "SCXTNUM_EL2", .state = ARM_CP_STATE_AA64, |
54 | { .name = "DC_ISW", .state = ARM_CP_STATE_AA64, | 188 | + .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 7, |
55 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 2, | 189 | + .access = PL2_RW, .accessfn = access_scxtnum, |
56 | .access = PL1_W, .accessfn = access_tsw, .type = ARM_CP_NOP }, | 190 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[2]) }, |
57 | { .name = "DC_CVAC", .state = ARM_CP_STATE_AA64, | 191 | + { .name = "SCXTNUM_EL3", .state = ARM_CP_STATE_AA64, |
58 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 1, | 192 | + .opc0 = 3, .opc1 = 6, .crn = 13, .crm = 0, .opc2 = 7, |
59 | .access = PL0_W, .type = ARM_CP_NOP, | 193 | + .access = PL3_RW, |
60 | - .accessfn = aa64_cacheop_access }, | 194 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[3]) }, |
61 | + .accessfn = aa64_cacheop_poc_access }, | 195 | +}; |
62 | { .name = "DC_CSW", .state = ARM_CP_STATE_AA64, | 196 | +#endif /* TARGET_AARCH64 */ |
63 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2, | 197 | |
64 | .access = PL1_W, .accessfn = access_tsw, .type = ARM_CP_NOP }, | 198 | static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, |
65 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 199 | bool isread) |
66 | { .name = "DC_CIVAC", .state = ARM_CP_STATE_AA64, | 200 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
67 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 1, | 201 | define_arm_cp_regs(cpu, mte_tco_ro_reginfo); |
68 | .access = PL0_W, .type = ARM_CP_NOP, | 202 | define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); |
69 | - .accessfn = aa64_cacheop_access }, | 203 | } |
70 | + .accessfn = aa64_cacheop_poc_access }, | 204 | + |
71 | { .name = "DC_CISW", .state = ARM_CP_STATE_AA64, | 205 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { |
72 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2, | 206 | + define_arm_cp_regs(cpu, scxtnum_reginfo); |
73 | .access = PL1_W, .accessfn = access_tsw, .type = ARM_CP_NOP }, | 207 | + } |
74 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 208 | #endif |
75 | { .name = "BPIMVA", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 7, | 209 | |
76 | .type = ARM_CP_NOP, .access = PL1_W }, | 210 | if (cpu_isar_feature(any_predinv, cpu)) { |
77 | { .name = "DCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1, | ||
78 | - .type = ARM_CP_NOP, .access = PL1_W }, | ||
79 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_poc_access }, | ||
80 | { .name = "DCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 2, | ||
81 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
82 | { .name = "DCCMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 1, | ||
83 | - .type = ARM_CP_NOP, .access = PL1_W }, | ||
84 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_poc_access }, | ||
85 | { .name = "DCCSW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2, | ||
86 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
87 | { .name = "DCCMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 11, .opc2 = 1, | ||
88 | .type = ARM_CP_NOP, .access = PL1_W }, | ||
89 | { .name = "DCCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 1, | ||
90 | - .type = ARM_CP_NOP, .access = PL1_W }, | ||
91 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_poc_access }, | ||
92 | { .name = "DCCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2, | ||
93 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
94 | /* MMU Domain access control / MPU write buffer control */ | ||
95 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dcpop_reg[] = { | ||
96 | { .name = "DC_CVAP", .state = ARM_CP_STATE_AA64, | ||
97 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 1, | ||
98 | .access = PL0_W, .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END, | ||
99 | - .accessfn = aa64_cacheop_access, .writefn = dccvap_writefn }, | ||
100 | + .accessfn = aa64_cacheop_poc_access, .writefn = dccvap_writefn }, | ||
101 | REGINFO_SENTINEL | ||
102 | }; | ||
103 | |||
104 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dcpodp_reg[] = { | ||
105 | { .name = "DC_CVADP", .state = ARM_CP_STATE_AA64, | ||
106 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 1, | ||
107 | .access = PL0_W, .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END, | ||
108 | - .accessfn = aa64_cacheop_access, .writefn = dccvap_writefn }, | ||
109 | + .accessfn = aa64_cacheop_poc_access, .writefn = dccvap_writefn }, | ||
110 | REGINFO_SENTINEL | ||
111 | }; | ||
112 | #endif /*CONFIG_USER_ONLY*/ | ||
113 | -- | 211 | -- |
114 | 2.20.1 | 212 | 2.25.1 |
115 | |||
116 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Replicate the single TBI bit from TCR_EL2 and TCR_EL3 so that | 3 | This extension concerns cache speculation, which TCG does |
4 | we can unconditionally use pointer bit 55 to index into our | 4 | not implement. Thus we can trivially enable this feature. |
5 | composite TBI1:TBI0 field. | ||
6 | 5 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Message-id: 20220506180242.216785-22-richard.henderson@linaro.org |
10 | Message-id: 20200302175829.2183-2-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | target/arm/helper.c | 6 ++++-- | 11 | docs/system/arm/emulation.rst | 1 + |
14 | 1 file changed, 4 insertions(+), 2 deletions(-) | 12 | target/arm/cpu64.c | 1 + |
13 | target/arm/cpu_tcg.c | 1 + | ||
14 | 3 files changed, 3 insertions(+) | ||
15 | 15 | ||
16 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper.c | 18 | --- a/docs/system/arm/emulation.rst |
19 | +++ b/target/arm/helper.c | 19 | +++ b/docs/system/arm/emulation.rst |
20 | @@ -XXX,XX +XXX,XX @@ static int aa64_va_parameter_tbi(uint64_t tcr, ARMMMUIdx mmu_idx) | 20 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
21 | } else if (mmu_idx == ARMMMUIdx_Stage2) { | 21 | - FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) |
22 | return 0; /* VTCR_EL2 */ | 22 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) |
23 | } else { | 23 | - FEAT_CSV2_2 (Cache speculation variant 2, version 2) |
24 | - return extract32(tcr, 20, 1); | 24 | +- FEAT_CSV3 (Cache speculation variant 3) |
25 | + /* Replicate the single TBI bit so we always have 2 bits. */ | 25 | - FEAT_DIT (Data Independent Timing instructions) |
26 | + return extract32(tcr, 20, 1) * 3; | 26 | - FEAT_DPB (DC CVAP instruction) |
27 | } | 27 | - FEAT_Debugv8p2 (Debug changes for v8.2) |
28 | } | 28 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
29 | 29 | index XXXXXXX..XXXXXXX 100644 | |
30 | @@ -XXX,XX +XXX,XX @@ static int aa64_va_parameter_tbid(uint64_t tcr, ARMMMUIdx mmu_idx) | 30 | --- a/target/arm/cpu64.c |
31 | } else if (mmu_idx == ARMMMUIdx_Stage2) { | 31 | +++ b/target/arm/cpu64.c |
32 | return 0; /* VTCR_EL2 */ | 32 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
33 | } else { | 33 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ |
34 | - return extract32(tcr, 29, 1); | 34 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ |
35 | + /* Replicate the single TBID bit so we always have 2 bits. */ | 35 | t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 2); /* FEAT_CSV2_2 */ |
36 | + return extract32(tcr, 29, 1) * 3; | 36 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV3, 1); /* FEAT_CSV3 */ |
37 | } | 37 | cpu->isar.id_aa64pfr0 = t; |
38 | } | 38 | |
39 | t = cpu->isar.id_aa64pfr1; | ||
40 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/cpu_tcg.c | ||
43 | +++ b/target/arm/cpu_tcg.c | ||
44 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
45 | cpu->isar.id_pfr0 = t; | ||
46 | |||
47 | t = cpu->isar.id_pfr2; | ||
48 | + t = FIELD_DP32(t, ID_PFR2, CSV3, 1); /* FEAT_CSV3 */ | ||
49 | t = FIELD_DP32(t, ID_PFR2, SSBS, 1); /* FEAT_SSBS */ | ||
50 | cpu->isar.id_pfr2 = t; | ||
39 | 51 | ||
40 | -- | 52 | -- |
41 | 2.20.1 | 53 | 2.25.1 |
42 | |||
43 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This data access was forgotten when we added support for cleaning | 3 | This extension concerns not merging memory access, which TCG does |
4 | addresses of TBI information. | 4 | not implement. Thus we can trivially enable this feature. |
5 | Add a comment to handle_hint for the DGH instruction, but no code. | ||
5 | 6 | ||
6 | Fixes: 3a471103ac1823ba | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20200302175829.2183-8-richard.henderson@linaro.org | 9 | Message-id: 20220506180242.216785-23-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/translate-a64.c | 2 +- | 12 | docs/system/arm/emulation.rst | 1 + |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | target/arm/cpu64.c | 1 + |
14 | target/arm/translate-a64.c | 1 + | ||
15 | 3 files changed, 3 insertions(+) | ||
14 | 16 | ||
17 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/docs/system/arm/emulation.rst | ||
20 | +++ b/docs/system/arm/emulation.rst | ||
21 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
22 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) | ||
23 | - FEAT_CSV2_2 (Cache speculation variant 2, version 2) | ||
24 | - FEAT_CSV3 (Cache speculation variant 3) | ||
25 | +- FEAT_DGH (Data gathering hint) | ||
26 | - FEAT_DIT (Data Independent Timing instructions) | ||
27 | - FEAT_DPB (DC CVAP instruction) | ||
28 | - FEAT_Debugv8p2 (Debug changes for v8.2) | ||
29 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/cpu64.c | ||
32 | +++ b/target/arm/cpu64.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
34 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); /* FEAT_SB */ | ||
35 | t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); /* FEAT_SPECRES */ | ||
36 | t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); /* FEAT_BF16 */ | ||
37 | + t = FIELD_DP64(t, ID_AA64ISAR1, DGH, 1); /* FEAT_DGH */ | ||
38 | t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); /* FEAT_I8MM */ | ||
39 | cpu->isar.id_aa64isar1 = t; | ||
40 | |||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 41 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
16 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 43 | --- a/target/arm/translate-a64.c |
18 | +++ b/target/arm/translate-a64.c | 44 | +++ b/target/arm/translate-a64.c |
19 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | 45 | @@ -XXX,XX +XXX,XX @@ static void handle_hint(DisasContext *s, uint32_t insn, |
20 | return; | 46 | break; |
21 | case ARM_CP_DC_ZVA: | 47 | case 0b00100: /* SEV */ |
22 | /* Writes clear the aligned block of memory which rt points into. */ | 48 | case 0b00101: /* SEVL */ |
23 | - tcg_rt = cpu_reg(s, rt); | 49 | + case 0b00110: /* DGH */ |
24 | + tcg_rt = clean_data_tbi(s, cpu_reg(s, rt)); | 50 | /* we treat all as NOP at least for now */ |
25 | gen_helper_dc_zva(cpu_env, tcg_rt); | 51 | break; |
26 | return; | 52 | case 0b00111: /* XPACLRI */ |
27 | default: | ||
28 | -- | 53 | -- |
29 | 2.20.1 | 54 | 2.25.1 |
30 | |||
31 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This bit traps EL1 access to cache maintenance insns that operate | 3 | Enable the a76 for virt and sbsa board use. |
4 | to the point of unification. There are no longer any references to | ||
5 | plain aa64_cacheop_access, so remove it. | ||
6 | 4 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20200229012811.24129-11-richard.henderson@linaro.org | 7 | Message-id: 20220506180242.216785-24-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | target/arm/helper.c | 53 +++++++++++++++++++++++++++------------------ | 10 | docs/system/arm/virt.rst | 1 + |
13 | 1 file changed, 32 insertions(+), 21 deletions(-) | 11 | hw/arm/sbsa-ref.c | 1 + |
12 | hw/arm/virt.c | 1 + | ||
13 | target/arm/cpu64.c | 66 ++++++++++++++++++++++++++++++++++++++++ | ||
14 | 4 files changed, 69 insertions(+) | ||
14 | 15 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 18 | --- a/docs/system/arm/virt.rst |
18 | +++ b/target/arm/helper.c | 19 | +++ b/docs/system/arm/virt.rst |
19 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo uao_reginfo = { | 20 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: |
20 | .readfn = aa64_uao_read, .writefn = aa64_uao_write | 21 | - ``cortex-a53`` (64-bit) |
22 | - ``cortex-a57`` (64-bit) | ||
23 | - ``cortex-a72`` (64-bit) | ||
24 | +- ``cortex-a76`` (64-bit) | ||
25 | - ``a64fx`` (64-bit) | ||
26 | - ``host`` (with KVM only) | ||
27 | - ``max`` (same as ``host`` for KVM; best possible emulation with TCG) | ||
28 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/arm/sbsa-ref.c | ||
31 | +++ b/hw/arm/sbsa-ref.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | ||
33 | static const char * const valid_cpus[] = { | ||
34 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
35 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
36 | + ARM_CPU_TYPE_NAME("cortex-a76"), | ||
37 | ARM_CPU_TYPE_NAME("max"), | ||
21 | }; | 38 | }; |
22 | 39 | ||
23 | -static CPAccessResult aa64_cacheop_access(CPUARMState *env, | 40 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
24 | - const ARMCPRegInfo *ri, | 41 | index XXXXXXX..XXXXXXX 100644 |
25 | - bool isread) | 42 | --- a/hw/arm/virt.c |
26 | -{ | 43 | +++ b/hw/arm/virt.c |
27 | - /* Cache invalidate/clean: NOP, but EL0 must UNDEF unless | 44 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { |
28 | - * SCTLR_EL1.UCI is set. | 45 | ARM_CPU_TYPE_NAME("cortex-a53"), |
29 | - */ | 46 | ARM_CPU_TYPE_NAME("cortex-a57"), |
30 | - if (arm_current_el(env) == 0 && !(arm_sctlr(env, 0) & SCTLR_UCI)) { | 47 | ARM_CPU_TYPE_NAME("cortex-a72"), |
31 | - return CP_ACCESS_TRAP; | 48 | + ARM_CPU_TYPE_NAME("cortex-a76"), |
32 | - } | 49 | ARM_CPU_TYPE_NAME("a64fx"), |
33 | - return CP_ACCESS_OK; | 50 | ARM_CPU_TYPE_NAME("host"), |
34 | -} | 51 | ARM_CPU_TYPE_NAME("max"), |
35 | - | 52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
36 | static CPAccessResult aa64_cacheop_poc_access(CPUARMState *env, | 53 | index XXXXXXX..XXXXXXX 100644 |
37 | const ARMCPRegInfo *ri, | 54 | --- a/target/arm/cpu64.c |
38 | bool isread) | 55 | +++ b/target/arm/cpu64.c |
39 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_poc_access(CPUARMState *env, | 56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) |
40 | return CP_ACCESS_OK; | 57 | define_cortex_a72_a57_a53_cp_reginfo(cpu); |
41 | } | 58 | } |
42 | 59 | ||
43 | +static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, | 60 | +static void aarch64_a76_initfn(Object *obj) |
44 | + const ARMCPRegInfo *ri, | ||
45 | + bool isread) | ||
46 | +{ | 61 | +{ |
47 | + /* Cache invalidate/clean to Point of Unification... */ | 62 | + ARMCPU *cpu = ARM_CPU(obj); |
48 | + switch (arm_current_el(env)) { | 63 | + |
49 | + case 0: | 64 | + cpu->dtb_compatible = "arm,cortex-a76"; |
50 | + /* ... EL0 must UNDEF unless SCTLR_EL1.UCI is set. */ | 65 | + set_feature(&cpu->env, ARM_FEATURE_V8); |
51 | + if (!(arm_sctlr(env, 0) & SCTLR_UCI)) { | 66 | + set_feature(&cpu->env, ARM_FEATURE_NEON); |
52 | + return CP_ACCESS_TRAP; | 67 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
53 | + } | 68 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); |
54 | + /* fall through */ | 69 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); |
55 | + case 1: | 70 | + set_feature(&cpu->env, ARM_FEATURE_EL2); |
56 | + /* ... EL1 must trap to EL2 if HCR_EL2.TPU is set. */ | 71 | + set_feature(&cpu->env, ARM_FEATURE_EL3); |
57 | + if (arm_hcr_el2_eff(env) & HCR_TPU) { | 72 | + set_feature(&cpu->env, ARM_FEATURE_PMU); |
58 | + return CP_ACCESS_TRAP_EL2; | 73 | + |
59 | + } | 74 | + /* Ordered by B2.4 AArch64 registers by functional group */ |
60 | + break; | 75 | + cpu->clidr = 0x82000023; |
61 | + } | 76 | + cpu->ctr = 0x8444C004; |
62 | + return CP_ACCESS_OK; | 77 | + cpu->dcz_blocksize = 4; |
78 | + cpu->isar.id_aa64dfr0 = 0x0000000010305408ull; | ||
79 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | ||
80 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | ||
81 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull; | ||
82 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | ||
83 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | ||
84 | + cpu->isar.id_aa64pfr0 = 0x1100000010111112ull; /* GIC filled in later */ | ||
85 | + cpu->isar.id_aa64pfr1 = 0x0000000000000010ull; | ||
86 | + cpu->id_afr0 = 0x00000000; | ||
87 | + cpu->isar.id_dfr0 = 0x04010088; | ||
88 | + cpu->isar.id_isar0 = 0x02101110; | ||
89 | + cpu->isar.id_isar1 = 0x13112111; | ||
90 | + cpu->isar.id_isar2 = 0x21232042; | ||
91 | + cpu->isar.id_isar3 = 0x01112131; | ||
92 | + cpu->isar.id_isar4 = 0x00010142; | ||
93 | + cpu->isar.id_isar5 = 0x01011121; | ||
94 | + cpu->isar.id_isar6 = 0x00000010; | ||
95 | + cpu->isar.id_mmfr0 = 0x10201105; | ||
96 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
97 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
98 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
99 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
100 | + cpu->isar.id_pfr0 = 0x10010131; | ||
101 | + cpu->isar.id_pfr1 = 0x00010000; /* GIC filled in later */ | ||
102 | + cpu->isar.id_pfr2 = 0x00000011; | ||
103 | + cpu->midr = 0x414fd0b1; /* r4p1 */ | ||
104 | + cpu->revidr = 0; | ||
105 | + | ||
106 | + /* From B2.18 CCSIDR_EL1 */ | ||
107 | + cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */ | ||
108 | + cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */ | ||
109 | + cpu->ccsidr[2] = 0x707fe03a; /* 512KB L2 cache */ | ||
110 | + | ||
111 | + /* From B2.93 SCTLR_EL3 */ | ||
112 | + cpu->reset_sctlr = 0x30c50838; | ||
113 | + | ||
114 | + /* From B4.23 ICH_VTR_EL2 */ | ||
115 | + cpu->gic_num_lrs = 4; | ||
116 | + cpu->gic_vpribits = 5; | ||
117 | + cpu->gic_vprebits = 5; | ||
118 | + | ||
119 | + /* From B5.1 AdvSIMD AArch64 register summary */ | ||
120 | + cpu->isar.mvfr0 = 0x10110222; | ||
121 | + cpu->isar.mvfr1 = 0x13211111; | ||
122 | + cpu->isar.mvfr2 = 0x00000043; | ||
63 | +} | 123 | +} |
64 | + | 124 | + |
65 | /* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | 125 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) |
66 | * Page D4-1736 (DDI0487A.b) | 126 | { |
67 | */ | 127 | /* |
68 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 128 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { |
69 | /* Cache ops: all NOPs since we don't emulate caches */ | 129 | { .name = "cortex-a57", .initfn = aarch64_a57_initfn }, |
70 | { .name = "IC_IALLUIS", .state = ARM_CP_STATE_AA64, | 130 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, |
71 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, | 131 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, |
72 | - .access = PL1_W, .type = ARM_CP_NOP }, | 132 | + { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, |
73 | + .access = PL1_W, .type = ARM_CP_NOP, | 133 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, |
74 | + .accessfn = aa64_cacheop_pou_access }, | 134 | { .name = "max", .initfn = aarch64_max_initfn }, |
75 | { .name = "IC_IALLU", .state = ARM_CP_STATE_AA64, | 135 | #if defined(CONFIG_KVM) || defined(CONFIG_HVF) |
76 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0, | ||
77 | - .access = PL1_W, .type = ARM_CP_NOP }, | ||
78 | + .access = PL1_W, .type = ARM_CP_NOP, | ||
79 | + .accessfn = aa64_cacheop_pou_access }, | ||
80 | { .name = "IC_IVAU", .state = ARM_CP_STATE_AA64, | ||
81 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 5, .opc2 = 1, | ||
82 | .access = PL0_W, .type = ARM_CP_NOP, | ||
83 | - .accessfn = aa64_cacheop_access }, | ||
84 | + .accessfn = aa64_cacheop_pou_access }, | ||
85 | { .name = "DC_IVAC", .state = ARM_CP_STATE_AA64, | ||
86 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1, | ||
87 | .access = PL1_W, .accessfn = aa64_cacheop_poc_access, | ||
88 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
89 | { .name = "DC_CVAU", .state = ARM_CP_STATE_AA64, | ||
90 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 11, .opc2 = 1, | ||
91 | .access = PL0_W, .type = ARM_CP_NOP, | ||
92 | - .accessfn = aa64_cacheop_access }, | ||
93 | + .accessfn = aa64_cacheop_pou_access }, | ||
94 | { .name = "DC_CIVAC", .state = ARM_CP_STATE_AA64, | ||
95 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 1, | ||
96 | .access = PL0_W, .type = ARM_CP_NOP, | ||
97 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
98 | .writefn = tlbiipas2_is_write }, | ||
99 | /* 32 bit cache operations */ | ||
100 | { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, | ||
101 | - .type = ARM_CP_NOP, .access = PL1_W }, | ||
102 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
103 | { .name = "BPIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 6, | ||
104 | .type = ARM_CP_NOP, .access = PL1_W }, | ||
105 | { .name = "ICIALLU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0, | ||
106 | - .type = ARM_CP_NOP, .access = PL1_W }, | ||
107 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
108 | { .name = "ICIMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 1, | ||
109 | - .type = ARM_CP_NOP, .access = PL1_W }, | ||
110 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
111 | { .name = "BPIALL", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 6, | ||
112 | .type = ARM_CP_NOP, .access = PL1_W }, | ||
113 | { .name = "BPIMVA", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 7, | ||
114 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
115 | { .name = "DCCSW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2, | ||
116 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
117 | { .name = "DCCMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 11, .opc2 = 1, | ||
118 | - .type = ARM_CP_NOP, .access = PL1_W }, | ||
119 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
120 | { .name = "DCCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 1, | ||
121 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_poc_access }, | ||
122 | { .name = "DCCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2, | ||
123 | -- | 136 | -- |
124 | 2.20.1 | 137 | 2.25.1 |
125 | |||
126 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Generate xlnx-versal-virt zdma FDT nodes. | 3 | Enable the n1 for virt and sbsa board use. |
4 | 4 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: KONRAD Frederic <frederic.konrad@adacore.com> | 7 | Message-id: 20220506180242.216785-25-richard.henderson@linaro.org |
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | hw/arm/xlnx-versal-virt.c | 28 ++++++++++++++++++++++++++++ | 10 | docs/system/arm/virt.rst | 1 + |
12 | 1 file changed, 28 insertions(+) | 11 | hw/arm/sbsa-ref.c | 1 + |
12 | hw/arm/virt.c | 1 + | ||
13 | target/arm/cpu64.c | 66 ++++++++++++++++++++++++++++++++++++++++ | ||
14 | 4 files changed, 69 insertions(+) | ||
13 | 15 | ||
14 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | 16 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/xlnx-versal-virt.c | 18 | --- a/docs/system/arm/virt.rst |
17 | +++ b/hw/arm/xlnx-versal-virt.c | 19 | +++ b/docs/system/arm/virt.rst |
18 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_gem_nodes(VersalVirt *s) | 20 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: |
19 | } | 21 | - ``cortex-a76`` (64-bit) |
22 | - ``a64fx`` (64-bit) | ||
23 | - ``host`` (with KVM only) | ||
24 | +- ``neoverse-n1`` (64-bit) | ||
25 | - ``max`` (same as ``host`` for KVM; best possible emulation with TCG) | ||
26 | |||
27 | Note that the default is ``cortex-a15``, so for an AArch64 guest you must | ||
28 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/arm/sbsa-ref.c | ||
31 | +++ b/hw/arm/sbsa-ref.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static const char * const valid_cpus[] = { | ||
33 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
34 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
35 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
36 | + ARM_CPU_TYPE_NAME("neoverse-n1"), | ||
37 | ARM_CPU_TYPE_NAME("max"), | ||
38 | }; | ||
39 | |||
40 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/virt.c | ||
43 | +++ b/hw/arm/virt.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { | ||
45 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
46 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
47 | ARM_CPU_TYPE_NAME("a64fx"), | ||
48 | + ARM_CPU_TYPE_NAME("neoverse-n1"), | ||
49 | ARM_CPU_TYPE_NAME("host"), | ||
50 | ARM_CPU_TYPE_NAME("max"), | ||
51 | }; | ||
52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/cpu64.c | ||
55 | +++ b/target/arm/cpu64.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a76_initfn(Object *obj) | ||
57 | cpu->isar.mvfr2 = 0x00000043; | ||
20 | } | 58 | } |
21 | 59 | ||
22 | +static void fdt_add_zdma_nodes(VersalVirt *s) | 60 | +static void aarch64_neoverse_n1_initfn(Object *obj) |
23 | +{ | 61 | +{ |
24 | + const char clocknames[] = "clk_main\0clk_apb"; | 62 | + ARMCPU *cpu = ARM_CPU(obj); |
25 | + const char compat[] = "xlnx,zynqmp-dma-1.0"; | ||
26 | + int i; | ||
27 | + | 63 | + |
28 | + for (i = XLNX_VERSAL_NR_ADMAS - 1; i >= 0; i--) { | 64 | + cpu->dtb_compatible = "arm,neoverse-n1"; |
29 | + uint64_t addr = MM_ADMA_CH0 + MM_ADMA_CH0_SIZE * i; | 65 | + set_feature(&cpu->env, ARM_FEATURE_V8); |
30 | + char *name = g_strdup_printf("/dma@%" PRIx64, addr); | 66 | + set_feature(&cpu->env, ARM_FEATURE_NEON); |
67 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
68 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); | ||
69 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
70 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
71 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
72 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
31 | + | 73 | + |
32 | + qemu_fdt_add_subnode(s->fdt, name); | 74 | + /* Ordered by B2.4 AArch64 registers by functional group */ |
75 | + cpu->clidr = 0x82000023; | ||
76 | + cpu->ctr = 0x8444c004; | ||
77 | + cpu->dcz_blocksize = 4; | ||
78 | + cpu->isar.id_aa64dfr0 = 0x0000000110305408ull; | ||
79 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | ||
80 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | ||
81 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101125ull; | ||
82 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | ||
83 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | ||
84 | + cpu->isar.id_aa64pfr0 = 0x1100000010111112ull; /* GIC filled in later */ | ||
85 | + cpu->isar.id_aa64pfr1 = 0x0000000000000020ull; | ||
86 | + cpu->id_afr0 = 0x00000000; | ||
87 | + cpu->isar.id_dfr0 = 0x04010088; | ||
88 | + cpu->isar.id_isar0 = 0x02101110; | ||
89 | + cpu->isar.id_isar1 = 0x13112111; | ||
90 | + cpu->isar.id_isar2 = 0x21232042; | ||
91 | + cpu->isar.id_isar3 = 0x01112131; | ||
92 | + cpu->isar.id_isar4 = 0x00010142; | ||
93 | + cpu->isar.id_isar5 = 0x01011121; | ||
94 | + cpu->isar.id_isar6 = 0x00000010; | ||
95 | + cpu->isar.id_mmfr0 = 0x10201105; | ||
96 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
97 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
98 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
99 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
100 | + cpu->isar.id_pfr0 = 0x10010131; | ||
101 | + cpu->isar.id_pfr1 = 0x00010000; /* GIC filled in later */ | ||
102 | + cpu->isar.id_pfr2 = 0x00000011; | ||
103 | + cpu->midr = 0x414fd0c1; /* r4p1 */ | ||
104 | + cpu->revidr = 0; | ||
33 | + | 105 | + |
34 | + qemu_fdt_setprop_cell(s->fdt, name, "xlnx,bus-width", 64); | 106 | + /* From B2.23 CCSIDR_EL1 */ |
35 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", | 107 | + cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */ |
36 | + s->phandle.clk_25Mhz, s->phandle.clk_25Mhz); | 108 | + cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */ |
37 | + qemu_fdt_setprop(s->fdt, name, "clock-names", | 109 | + cpu->ccsidr[2] = 0x70ffe03a; /* 1MB L2 cache */ |
38 | + clocknames, sizeof(clocknames)); | 110 | + |
39 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | 111 | + /* From B2.98 SCTLR_EL3 */ |
40 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_ADMA_IRQ_0 + i, | 112 | + cpu->reset_sctlr = 0x30c50838; |
41 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | 113 | + |
42 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | 114 | + /* From B4.23 ICH_VTR_EL2 */ |
43 | + 2, addr, 2, 0x1000); | 115 | + cpu->gic_num_lrs = 4; |
44 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); | 116 | + cpu->gic_vpribits = 5; |
45 | + g_free(name); | 117 | + cpu->gic_vprebits = 5; |
46 | + } | 118 | + |
119 | + /* From B5.1 AdvSIMD AArch64 register summary */ | ||
120 | + cpu->isar.mvfr0 = 0x10110222; | ||
121 | + cpu->isar.mvfr1 = 0x13211111; | ||
122 | + cpu->isar.mvfr2 = 0x00000043; | ||
47 | +} | 123 | +} |
48 | + | 124 | + |
49 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) | 125 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) |
50 | { | 126 | { |
51 | Error *err = NULL; | 127 | /* |
52 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | 128 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { |
53 | fdt_add_uart_nodes(s); | 129 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, |
54 | fdt_add_gic_nodes(s); | 130 | { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, |
55 | fdt_add_timer_nodes(s); | 131 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, |
56 | + fdt_add_zdma_nodes(s); | 132 | + { .name = "neoverse-n1", .initfn = aarch64_neoverse_n1_initfn }, |
57 | fdt_add_cpu_nodes(s, psci_conduit); | 133 | { .name = "max", .initfn = aarch64_max_initfn }, |
58 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); | 134 | #if defined(CONFIG_KVM) || defined(CONFIG_HVF) |
59 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); | 135 | { .name = "host", .initfn = aarch64_host_initfn }, |
60 | -- | 136 | -- |
61 | 2.20.1 | 137 | 2.25.1 |
62 | |||
63 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Leif Lindholm <quic_llindhol@quicinc.com> |
---|---|---|---|
2 | 2 | ||
3 | The Cubieboard contains either 512MiB or 1GiB of onboard RAM [1]. | 3 | The sbsa-ref machine is continuously evolving. Some of the changes we |
4 | Prevent changing RAM to a different size which could break user programs. | 4 | want to make in the near future, to align with real components (e.g. |
5 | the GIC-700), will break compatibility for existing firmware. | ||
5 | 6 | ||
6 | [1] http://linux-sunxi.org/Cubieboard | 7 | Introduce two new properties to the DT generated on machine generation: |
8 | - machine-version-major | ||
9 | To be incremented when a platform change makes the machine | ||
10 | incompatible with existing firmware. | ||
11 | - machine-version-minor | ||
12 | To be incremented when functionality is added to the machine | ||
13 | without causing incompatibility with existing firmware. | ||
14 | to be reset to 0 when machine-version-major is incremented. | ||
7 | 15 | ||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 16 | This versioning scheme is *neither*: |
9 | Message-id: 20200227220149.6845-4-nieklinnenbank@gmail.com | 17 | - A QEMU versioned machine type; a given version of QEMU will emulate |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 18 | a given version of the platform. |
19 | - A reflection of level of SBSA (now SystemReady SR) support provided. | ||
20 | |||
21 | The version will increment on guest-visible functional changes only, | ||
22 | akin to a revision ID register found on a physical platform. | ||
23 | |||
24 | These properties are both introduced with the value 0. | ||
25 | (Hence, a machine where the DT is lacking these nodes is equivalent | ||
26 | to version 0.0.) | ||
27 | |||
28 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> | ||
29 | Message-id: 20220505113947.75714-1-quic_llindhol@quicinc.com | ||
30 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
31 | Cc: Radoslaw Biernacki <rad@semihalf.com> | ||
32 | Cc: Cédric Le Goater <clg@kaod.org> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 33 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 34 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 35 | --- |
14 | hw/arm/cubieboard.c | 8 ++++++++ | 36 | hw/arm/sbsa-ref.c | 14 ++++++++++++++ |
15 | 1 file changed, 8 insertions(+) | 37 | 1 file changed, 14 insertions(+) |
16 | 38 | ||
17 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | 39 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
18 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/cubieboard.c | 41 | --- a/hw/arm/sbsa-ref.c |
20 | +++ b/hw/arm/cubieboard.c | 42 | +++ b/hw/arm/sbsa-ref.c |
21 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | 43 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(SBSAMachineState *sms) |
22 | AwA10State *a10; | 44 | qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); |
23 | Error *err = NULL; | 45 | qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); |
24 | 46 | ||
25 | + /* This board has fixed size RAM (512MiB or 1GiB) */ | 47 | + /* |
26 | + if (machine->ram_size != 512 * MiB && | 48 | + * This versioning scheme is for informing platform fw only. It is neither: |
27 | + machine->ram_size != 1 * GiB) { | 49 | + * - A QEMU versioned machine type; a given version of QEMU will emulate |
28 | + error_report("This machine can only be used with 512MiB or 1GiB RAM"); | 50 | + * a given version of the platform. |
29 | + exit(1); | 51 | + * - A reflection of level of SBSA (now SystemReady SR) support provided. |
30 | + } | 52 | + * |
53 | + * machine-version-major: updated when changes breaking fw compatibility | ||
54 | + * are introduced. | ||
55 | + * machine-version-minor: updated when features are added that don't break | ||
56 | + * fw compatibility. | ||
57 | + */ | ||
58 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-major", 0); | ||
59 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 0); | ||
31 | + | 60 | + |
32 | /* Only allow Cortex-A8 for this board */ | 61 | if (ms->numa_state->have_numa_distance) { |
33 | if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a8")) != 0) { | 62 | int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); |
34 | error_report("This board can only be used with cortex-a8 CPU"); | 63 | uint32_t *matrix = g_malloc0(size); |
35 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_machine_init(MachineClass *mc) | ||
36 | { | ||
37 | mc->desc = "cubietech cubieboard (Cortex-A8)"; | ||
38 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8"); | ||
39 | + mc->default_ram_size = 1 * GiB; | ||
40 | mc->init = cubieboard_init; | ||
41 | mc->block_default_type = IF_IDE; | ||
42 | mc->units_per_default_bus = 1; | ||
43 | -- | 64 | -- |
44 | 2.20.1 | 65 | 2.25.1 |
45 | 66 | ||
46 | 67 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The Cubieboard has an ARM Cortex-A8. Instead of simply ignoring a | 3 | This adds cluster-id in CPU instance properties, which will be used |
4 | bogus -cpu option provided by the user, give them an error message so | 4 | by arm/virt machine. Besides, the cluster-id is also verified or |
5 | they know their command line is wrong. | 5 | dumped in various spots: |
6 | 6 | ||
7 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 7 | * hw/core/machine.c::machine_set_cpu_numa_node() to associate |
8 | Message-id: 20200227220149.6845-3-nieklinnenbank@gmail.com | 8 | CPU with its NUMA node. |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | * hw/core/machine.c::machine_numa_finish_cpu_init() to record |
11 | [PMM: tweaked commit message] | 11 | CPU slots with no NUMA mapping set. |
12 | |||
13 | * hw/core/machine-hmp-cmds.c::hmp_hotpluggable_cpus() to dump | ||
14 | cluster-id. | ||
15 | |||
16 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
17 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
18 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
19 | Message-id: 20220503140304.855514-2-gshan@redhat.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 21 | --- |
14 | hw/arm/cubieboard.c | 10 +++++++++- | 22 | qapi/machine.json | 6 ++++-- |
15 | 1 file changed, 9 insertions(+), 1 deletion(-) | 23 | hw/core/machine-hmp-cmds.c | 4 ++++ |
24 | hw/core/machine.c | 16 ++++++++++++++++ | ||
25 | 3 files changed, 24 insertions(+), 2 deletions(-) | ||
16 | 26 | ||
17 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | 27 | diff --git a/qapi/machine.json b/qapi/machine.json |
18 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/cubieboard.c | 29 | --- a/qapi/machine.json |
20 | +++ b/hw/arm/cubieboard.c | 30 | +++ b/qapi/machine.json |
21 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info cubieboard_binfo = { | 31 | @@ -XXX,XX +XXX,XX @@ |
22 | 32 | # @node-id: NUMA node ID the CPU belongs to | |
23 | static void cubieboard_init(MachineState *machine) | 33 | # @socket-id: socket number within node/board the CPU belongs to |
24 | { | 34 | # @die-id: die number within socket the CPU belongs to (since 4.1) |
25 | - AwA10State *a10 = AW_A10(object_new(TYPE_AW_A10)); | 35 | -# @core-id: core number within die the CPU belongs to |
26 | + AwA10State *a10; | 36 | +# @cluster-id: cluster number within die the CPU belongs to (since 7.1) |
27 | Error *err = NULL; | 37 | +# @core-id: core number within cluster the CPU belongs to |
28 | 38 | # @thread-id: thread number within core the CPU belongs to | |
29 | + /* Only allow Cortex-A8 for this board */ | 39 | # |
30 | + if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a8")) != 0) { | 40 | -# Note: currently there are 5 properties that could be present |
31 | + error_report("This board can only be used with cortex-a8 CPU"); | 41 | +# Note: currently there are 6 properties that could be present |
32 | + exit(1); | 42 | # but management should be prepared to pass through other |
43 | # properties with device_add command to allow for future | ||
44 | # interface extension. This also requires the filed names to be kept in | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | 'data': { '*node-id': 'int', | ||
47 | '*socket-id': 'int', | ||
48 | '*die-id': 'int', | ||
49 | + '*cluster-id': 'int', | ||
50 | '*core-id': 'int', | ||
51 | '*thread-id': 'int' | ||
52 | } | ||
53 | diff --git a/hw/core/machine-hmp-cmds.c b/hw/core/machine-hmp-cmds.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/hw/core/machine-hmp-cmds.c | ||
56 | +++ b/hw/core/machine-hmp-cmds.c | ||
57 | @@ -XXX,XX +XXX,XX @@ void hmp_hotpluggable_cpus(Monitor *mon, const QDict *qdict) | ||
58 | if (c->has_die_id) { | ||
59 | monitor_printf(mon, " die-id: \"%" PRIu64 "\"\n", c->die_id); | ||
60 | } | ||
61 | + if (c->has_cluster_id) { | ||
62 | + monitor_printf(mon, " cluster-id: \"%" PRIu64 "\"\n", | ||
63 | + c->cluster_id); | ||
64 | + } | ||
65 | if (c->has_core_id) { | ||
66 | monitor_printf(mon, " core-id: \"%" PRIu64 "\"\n", c->core_id); | ||
67 | } | ||
68 | diff --git a/hw/core/machine.c b/hw/core/machine.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/core/machine.c | ||
71 | +++ b/hw/core/machine.c | ||
72 | @@ -XXX,XX +XXX,XX @@ void machine_set_cpu_numa_node(MachineState *machine, | ||
73 | return; | ||
74 | } | ||
75 | |||
76 | + if (props->has_cluster_id && !slot->props.has_cluster_id) { | ||
77 | + error_setg(errp, "cluster-id is not supported"); | ||
78 | + return; | ||
79 | + } | ||
80 | + | ||
81 | if (props->has_socket_id && !slot->props.has_socket_id) { | ||
82 | error_setg(errp, "socket-id is not supported"); | ||
83 | return; | ||
84 | @@ -XXX,XX +XXX,XX @@ void machine_set_cpu_numa_node(MachineState *machine, | ||
85 | continue; | ||
86 | } | ||
87 | |||
88 | + if (props->has_cluster_id && | ||
89 | + props->cluster_id != slot->props.cluster_id) { | ||
90 | + continue; | ||
91 | + } | ||
92 | + | ||
93 | if (props->has_die_id && props->die_id != slot->props.die_id) { | ||
94 | continue; | ||
95 | } | ||
96 | @@ -XXX,XX +XXX,XX @@ static char *cpu_slot_to_string(const CPUArchId *cpu) | ||
97 | } | ||
98 | g_string_append_printf(s, "die-id: %"PRId64, cpu->props.die_id); | ||
99 | } | ||
100 | + if (cpu->props.has_cluster_id) { | ||
101 | + if (s->len) { | ||
102 | + g_string_append_printf(s, ", "); | ||
103 | + } | ||
104 | + g_string_append_printf(s, "cluster-id: %"PRId64, cpu->props.cluster_id); | ||
33 | + } | 105 | + } |
34 | + | 106 | if (cpu->props.has_core_id) { |
35 | + a10 = AW_A10(object_new(TYPE_AW_A10)); | 107 | if (s->len) { |
36 | + | 108 | g_string_append_printf(s, ", "); |
37 | object_property_set_int(OBJECT(&a10->emac), 1, "phy-addr", &err); | ||
38 | if (err != NULL) { | ||
39 | error_reportf_err(err, "Couldn't set phy address: "); | ||
40 | -- | 109 | -- |
41 | 2.20.1 | 110 | 2.25.1 |
42 | |||
43 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The Cubieboard is a singleboard computer with an Allwinner A10 System-on-Chip [1]. | 3 | The CPU topology isn't enabled on arm/virt machine yet, but we're |
4 | As documented in the Allwinner A10 User Manual V1.5 [2], the SoC has an ARM | 4 | going to do it in next patch. After the CPU topology is enabled by |
5 | Cortex-A8 processor. Currently the Cubieboard machine definition specifies the | 5 | next patch, "thread-id=1" becomes invalid because the CPU core is |
6 | ARM Cortex-A9 in its description and as the default CPU. | 6 | preferred on arm/virt machine. It means these two CPUs have 0/1 |
7 | as their core IDs, but their thread IDs are all 0. It will trigger | ||
8 | test failure as the following message indicates: | ||
7 | 9 | ||
8 | This patch corrects the Cubieboard machine definition to use the ARM Cortex-A8. | 10 | [14/21 qemu:qtest+qtest-aarch64 / qtest-aarch64/numa-test ERROR |
11 | 1.48s killed by signal 6 SIGABRT | ||
12 | >>> G_TEST_DBUS_DAEMON=/home/gavin/sandbox/qemu.main/tests/dbus-vmstate-daemon.sh \ | ||
13 | QTEST_QEMU_STORAGE_DAEMON_BINARY=./storage-daemon/qemu-storage-daemon \ | ||
14 | QTEST_QEMU_BINARY=./qemu-system-aarch64 \ | ||
15 | QTEST_QEMU_IMG=./qemu-img MALLOC_PERTURB_=83 \ | ||
16 | /home/gavin/sandbox/qemu.main/build/tests/qtest/numa-test --tap -k | ||
17 | ―――――――――――――――――――――――――――――――――――――――――――――― | ||
18 | stderr: | ||
19 | qemu-system-aarch64: -numa cpu,node-id=0,thread-id=1: no match found | ||
9 | 20 | ||
10 | The only user-visible effect is that our textual description of the | 21 | This fixes the issue by providing comprehensive SMP configurations |
11 | machine was wrong, because hw/arm/allwinner-a10.c always creates a | 22 | in aarch64_numa_cpu(). The SMP configurations aren't used before |
12 | Cortex-A8 CPU regardless of the default value in the MachineClass struct. | 23 | the CPU topology is enabled in next patch. |
13 | 24 | ||
14 | [1] http://docs.cubieboard.org/products/start#cubieboard1 | 25 | Signed-off-by: Gavin Shan <gshan@redhat.com> |
15 | [2] https://linux-sunxi.org/File:Allwinner_A10_User_manual_V1.5.pdf | 26 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> |
16 | 27 | Message-id: 20220503140304.855514-3-gshan@redhat.com | |
17 | Fixes: 8a863c8120994981a099 | ||
18 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
19 | Message-id: 20200227220149.6845-2-nieklinnenbank@gmail.com | ||
20 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
21 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
22 | [note in commit message that the bug didn't have much visible effect] | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
24 | --- | 29 | --- |
25 | hw/arm/cubieboard.c | 4 ++-- | 30 | tests/qtest/numa-test.c | 3 ++- |
26 | 1 file changed, 2 insertions(+), 2 deletions(-) | 31 | 1 file changed, 2 insertions(+), 1 deletion(-) |
27 | 32 | ||
28 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | 33 | diff --git a/tests/qtest/numa-test.c b/tests/qtest/numa-test.c |
29 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/arm/cubieboard.c | 35 | --- a/tests/qtest/numa-test.c |
31 | +++ b/hw/arm/cubieboard.c | 36 | +++ b/tests/qtest/numa-test.c |
32 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | 37 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) |
33 | 38 | QTestState *qts; | |
34 | static void cubieboard_machine_init(MachineClass *mc) | 39 | g_autofree char *cli = NULL; |
35 | { | 40 | |
36 | - mc->desc = "cubietech cubieboard (Cortex-A9)"; | 41 | - cli = make_cli(data, "-machine smp.cpus=2 " |
37 | - mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9"); | 42 | + cli = make_cli(data, "-machine " |
38 | + mc->desc = "cubietech cubieboard (Cortex-A8)"; | 43 | + "smp.cpus=2,smp.sockets=1,smp.clusters=1,smp.cores=1,smp.threads=2 " |
39 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8"); | 44 | "-numa node,nodeid=0,memdev=ram -numa node,nodeid=1 " |
40 | mc->init = cubieboard_init; | 45 | "-numa cpu,node-id=1,thread-id=0 " |
41 | mc->block_default_type = IF_IDE; | 46 | "-numa cpu,node-id=0,thread-id=1"); |
42 | mc->units_per_default_bus = 1; | ||
43 | -- | 47 | -- |
44 | 2.20.1 | 48 | 2.25.1 |
45 | 49 | ||
46 | 50 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Make sure a null SMMUPciBus is returned in case we were | 3 | Currently, the SMP configuration isn't considered when the CPU |
4 | not able to identify a pci bus matching the @bus_num. | 4 | topology is populated. In this case, it's impossible to provide |
5 | the default CPU-to-NUMA mapping or association based on the socket | ||
6 | ID of the given CPU. | ||
5 | 7 | ||
6 | This matches the fix done on intel iommu in commit: | 8 | This takes account of SMP configuration when the CPU topology |
7 | a2e1cd41ccfe796529abfd1b6aeb1dd4393762a2 | 9 | is populated. The die ID for the given CPU isn't assigned since |
10 | it's not supported on arm/virt machine. Besides, the used SMP | ||
11 | configuration in qtest/numa-test/aarch64_numa_cpu() is corrcted | ||
12 | to avoid testing failure | ||
8 | 13 | ||
9 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 14 | Signed-off-by: Gavin Shan <gshan@redhat.com> |
10 | Reviewed-by: Peter Xu <peterx@redhat.com> | 15 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> |
11 | Message-Id: <20200226172628.17449-1-eric.auger@redhat.com> | 16 | Acked-by: Igor Mammedov <imammedo@redhat.com> |
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 17 | Message-id: 20220503140304.855514-4-gshan@redhat.com |
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 19 | --- |
16 | hw/arm/smmu-common.c | 1 + | 20 | hw/arm/virt.c | 15 ++++++++++++++- |
17 | 1 file changed, 1 insertion(+) | 21 | 1 file changed, 14 insertions(+), 1 deletion(-) |
18 | 22 | ||
19 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | 23 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
20 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/smmu-common.c | 25 | --- a/hw/arm/virt.c |
22 | +++ b/hw/arm/smmu-common.c | 26 | +++ b/hw/arm/virt.c |
23 | @@ -XXX,XX +XXX,XX @@ SMMUPciBus *smmu_find_smmu_pcibus(SMMUState *s, uint8_t bus_num) | 27 | @@ -XXX,XX +XXX,XX @@ static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) |
24 | return smmu_pci_bus; | 28 | int n; |
25 | } | 29 | unsigned int max_cpus = ms->smp.max_cpus; |
26 | } | 30 | VirtMachineState *vms = VIRT_MACHINE(ms); |
27 | + smmu_pci_bus = NULL; | 31 | + MachineClass *mc = MACHINE_GET_CLASS(vms); |
32 | |||
33 | if (ms->possible_cpus) { | ||
34 | assert(ms->possible_cpus->len == max_cpus); | ||
35 | @@ -XXX,XX +XXX,XX @@ static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) | ||
36 | ms->possible_cpus->cpus[n].type = ms->cpu_type; | ||
37 | ms->possible_cpus->cpus[n].arch_id = | ||
38 | virt_cpu_mp_affinity(vms, n); | ||
39 | + | ||
40 | + assert(!mc->smp_props.dies_supported); | ||
41 | + ms->possible_cpus->cpus[n].props.has_socket_id = true; | ||
42 | + ms->possible_cpus->cpus[n].props.socket_id = | ||
43 | + n / (ms->smp.clusters * ms->smp.cores * ms->smp.threads); | ||
44 | + ms->possible_cpus->cpus[n].props.has_cluster_id = true; | ||
45 | + ms->possible_cpus->cpus[n].props.cluster_id = | ||
46 | + (n / (ms->smp.cores * ms->smp.threads)) % ms->smp.clusters; | ||
47 | + ms->possible_cpus->cpus[n].props.has_core_id = true; | ||
48 | + ms->possible_cpus->cpus[n].props.core_id = | ||
49 | + (n / ms->smp.threads) % ms->smp.cores; | ||
50 | ms->possible_cpus->cpus[n].props.has_thread_id = true; | ||
51 | - ms->possible_cpus->cpus[n].props.thread_id = n; | ||
52 | + ms->possible_cpus->cpus[n].props.thread_id = | ||
53 | + n % ms->smp.threads; | ||
28 | } | 54 | } |
29 | return smmu_pci_bus; | 55 | return ms->possible_cpus; |
30 | } | 56 | } |
31 | -- | 57 | -- |
32 | 2.20.1 | 58 | 2.25.1 |
33 | |||
34 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | The smmu_find_smmu_pcibus() function was introduced (in commit | ||
4 | cac994ef43b) in a code format that could return an incorrect | ||
5 | pointer, which was then fixed by the previous commit. | ||
6 | We could have avoided this by writing the if() statement | ||
7 | differently. Do it now, in case this function is re-used. | ||
8 | The code is easier to review (harder to miss bugs). | ||
9 | |||
10 | Acked-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Peter Xu <peterx@redhat.com> | ||
12 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | hw/arm/smmu-common.c | 25 +++++++++++++------------ | ||
16 | 1 file changed, 13 insertions(+), 12 deletions(-) | ||
17 | |||
18 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/hw/arm/smmu-common.c | ||
21 | +++ b/hw/arm/smmu-common.c | ||
22 | @@ -XXX,XX +XXX,XX @@ inline int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, | ||
23 | SMMUPciBus *smmu_find_smmu_pcibus(SMMUState *s, uint8_t bus_num) | ||
24 | { | ||
25 | SMMUPciBus *smmu_pci_bus = s->smmu_pcibus_by_bus_num[bus_num]; | ||
26 | + GHashTableIter iter; | ||
27 | |||
28 | - if (!smmu_pci_bus) { | ||
29 | - GHashTableIter iter; | ||
30 | - | ||
31 | - g_hash_table_iter_init(&iter, s->smmu_pcibus_by_busptr); | ||
32 | - while (g_hash_table_iter_next(&iter, NULL, (void **)&smmu_pci_bus)) { | ||
33 | - if (pci_bus_num(smmu_pci_bus->bus) == bus_num) { | ||
34 | - s->smmu_pcibus_by_bus_num[bus_num] = smmu_pci_bus; | ||
35 | - return smmu_pci_bus; | ||
36 | - } | ||
37 | - } | ||
38 | - smmu_pci_bus = NULL; | ||
39 | + if (smmu_pci_bus) { | ||
40 | + return smmu_pci_bus; | ||
41 | } | ||
42 | - return smmu_pci_bus; | ||
43 | + | ||
44 | + g_hash_table_iter_init(&iter, s->smmu_pcibus_by_busptr); | ||
45 | + while (g_hash_table_iter_next(&iter, NULL, (void **)&smmu_pci_bus)) { | ||
46 | + if (pci_bus_num(smmu_pci_bus->bus) == bus_num) { | ||
47 | + s->smmu_pcibus_by_bus_num[bus_num] = smmu_pci_bus; | ||
48 | + return smmu_pci_bus; | ||
49 | + } | ||
50 | + } | ||
51 | + | ||
52 | + return NULL; | ||
53 | } | ||
54 | |||
55 | static AddressSpace *smmu_find_add_as(PCIBus *bus, void *opaque, int devfn) | ||
56 | -- | ||
57 | 2.20.1 | ||
58 | |||
59 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | We only build the little-endian softmmu configurations. Checking | ||
4 | for big endian is pointless, remove the unused code. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/mainstone.c | 8 +------- | ||
11 | 1 file changed, 1 insertion(+), 7 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/mainstone.c | ||
16 | +++ b/hw/arm/mainstone.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
18 | DeviceState *mst_irq; | ||
19 | DriveInfo *dinfo; | ||
20 | int i; | ||
21 | - int be; | ||
22 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
23 | |||
24 | /* Setup CPU & memory */ | ||
25 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
26 | memory_region_set_readonly(rom, true); | ||
27 | memory_region_add_subregion(address_space_mem, 0, rom); | ||
28 | |||
29 | -#ifdef TARGET_WORDS_BIGENDIAN | ||
30 | - be = 1; | ||
31 | -#else | ||
32 | - be = 0; | ||
33 | -#endif | ||
34 | /* There are two 32MiB flash devices on the board */ | ||
35 | for (i = 0; i < 2; i ++) { | ||
36 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
37 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
38 | i ? "mainstone.flash1" : "mainstone.flash0", | ||
39 | MAINSTONE_FLASH, | ||
40 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
41 | - sector_len, 4, 0, 0, 0, 0, be)) { | ||
42 | + sector_len, 4, 0, 0, 0, 0, 0)) { | ||
43 | error_report("Error registering flash memory"); | ||
44 | exit(1); | ||
45 | } | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | We only build the little-endian softmmu configurations. Checking | ||
4 | for big endian is pointless, remove the unused code. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/omap_sx1.c | 11 ++--------- | ||
11 | 1 file changed, 2 insertions(+), 9 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/omap_sx1.c | ||
16 | +++ b/hw/arm/omap_sx1.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
18 | DriveInfo *dinfo; | ||
19 | int fl_idx; | ||
20 | uint32_t flash_size = flash0_size; | ||
21 | - int be; | ||
22 | |||
23 | if (machine->ram_size != mc->default_ram_size) { | ||
24 | char *sz = size_to_str(mc->default_ram_size); | ||
25 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
26 | OMAP_CS2_BASE, &cs[3]); | ||
27 | |||
28 | fl_idx = 0; | ||
29 | -#ifdef TARGET_WORDS_BIGENDIAN | ||
30 | - be = 1; | ||
31 | -#else | ||
32 | - be = 0; | ||
33 | -#endif | ||
34 | - | ||
35 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
36 | if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
37 | "omap_sx1.flash0-1", flash_size, | ||
38 | blk_by_legacy_dinfo(dinfo), | ||
39 | - sector_size, 4, 0, 0, 0, 0, be)) { | ||
40 | + sector_size, 4, 0, 0, 0, 0, 0)) { | ||
41 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
42 | fl_idx); | ||
43 | } | ||
44 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
45 | if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
46 | "omap_sx1.flash1-1", flash1_size, | ||
47 | blk_by_legacy_dinfo(dinfo), | ||
48 | - sector_size, 4, 0, 0, 0, 0, be)) { | ||
49 | + sector_size, 4, 0, 0, 0, 0, 0)) { | ||
50 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
51 | fl_idx); | ||
52 | } | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | We only build the little-endian softmmu configurations. Checking | ||
4 | for big endian is pointless, remove the unused code. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/z2.c | 8 +------- | ||
11 | 1 file changed, 1 insertion(+), 7 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/z2.c | ||
16 | +++ b/hw/arm/z2.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
18 | uint32_t sector_len = 0x10000; | ||
19 | PXA2xxState *mpu; | ||
20 | DriveInfo *dinfo; | ||
21 | - int be; | ||
22 | void *z2_lcd; | ||
23 | I2CBus *bus; | ||
24 | DeviceState *wm; | ||
25 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
26 | /* Setup CPU & memory */ | ||
27 | mpu = pxa270_init(address_space_mem, z2_binfo.ram_size, machine->cpu_type); | ||
28 | |||
29 | -#ifdef TARGET_WORDS_BIGENDIAN | ||
30 | - be = 1; | ||
31 | -#else | ||
32 | - be = 0; | ||
33 | -#endif | ||
34 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
35 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
36 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
37 | - sector_len, 4, 0, 0, 0, 0, be)) { | ||
38 | + sector_len, 4, 0, 0, 0, 0, 0)) { | ||
39 | error_report("Error registering flash memory"); | ||
40 | exit(1); | ||
41 | } | ||
42 | -- | ||
43 | 2.20.1 | ||
44 | |||
45 | diff view generated by jsdifflib |
1 | From: Pan Nengyuan <pannengyuan@huawei.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | There are some memleaks when we call 'device_list_properties'. This patch move timer_new from init into realize to fix it. | 3 | In aarch64_numa_cpu(), the CPU and NUMA association is something |
4 | like below. Two threads in the same core/cluster/socket are | ||
5 | associated with two individual NUMA nodes, which is unreal as | ||
6 | Igor Mammedov mentioned. We don't expect the association to break | ||
7 | NUMA-to-socket boundary, which matches with the real world. | ||
4 | 8 | ||
5 | Reported-by: Euler Robot <euler.robot@huawei.com> | 9 | NUMA-node socket cluster core thread |
6 | Signed-off-by: Pan Nengyuan <pannengyuan@huawei.com> | 10 | ------------------------------------------ |
7 | Message-id: 20200227025055.14341-5-pannengyuan@huawei.com | 11 | 0 0 0 0 0 |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | 1 0 0 0 1 |
13 | |||
14 | This corrects the topology for CPUs and their association with | ||
15 | NUMA nodes. After this patch is applied, the CPU and NUMA | ||
16 | association becomes something like below, which looks real. | ||
17 | Besides, socket/cluster/core/thread IDs are all checked when | ||
18 | the NUMA node IDs are verified. It helps to check if the CPU | ||
19 | topology is properly populated or not. | ||
20 | |||
21 | NUMA-node socket cluster core thread | ||
22 | ------------------------------------------ | ||
23 | 0 1 0 0 0 | ||
24 | 1 0 0 0 0 | ||
25 | |||
26 | Suggested-by: Igor Mammedov <imammedo@redhat.com> | ||
27 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
28 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
29 | Message-id: 20220503140304.855514-5-gshan@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 31 | --- |
11 | hw/arm/strongarm.c | 18 ++++++++++++------ | 32 | tests/qtest/numa-test.c | 18 ++++++++++++------ |
12 | 1 file changed, 12 insertions(+), 6 deletions(-) | 33 | 1 file changed, 12 insertions(+), 6 deletions(-) |
13 | 34 | ||
14 | diff --git a/hw/arm/strongarm.c b/hw/arm/strongarm.c | 35 | diff --git a/tests/qtest/numa-test.c b/tests/qtest/numa-test.c |
15 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/strongarm.c | 37 | --- a/tests/qtest/numa-test.c |
17 | +++ b/hw/arm/strongarm.c | 38 | +++ b/tests/qtest/numa-test.c |
18 | @@ -XXX,XX +XXX,XX @@ static void strongarm_rtc_init(Object *obj) | 39 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) |
19 | s->last_rcnr = (uint32_t) mktimegm(&tm); | 40 | g_autofree char *cli = NULL; |
20 | s->last_hz = qemu_clock_get_ms(rtc_clock); | 41 | |
21 | 42 | cli = make_cli(data, "-machine " | |
22 | - s->rtc_alarm = timer_new_ms(rtc_clock, strongarm_rtc_alarm_tick, s); | 43 | - "smp.cpus=2,smp.sockets=1,smp.clusters=1,smp.cores=1,smp.threads=2 " |
23 | - s->rtc_hz = timer_new_ms(rtc_clock, strongarm_rtc_hz_tick, s); | 44 | + "smp.cpus=2,smp.sockets=2,smp.clusters=1,smp.cores=1,smp.threads=1 " |
24 | - | 45 | "-numa node,nodeid=0,memdev=ram -numa node,nodeid=1 " |
25 | sysbus_init_irq(dev, &s->rtc_irq); | 46 | - "-numa cpu,node-id=1,thread-id=0 " |
26 | sysbus_init_irq(dev, &s->rtc_hz_irq); | 47 | - "-numa cpu,node-id=0,thread-id=1"); |
27 | 48 | + "-numa cpu,node-id=0,socket-id=1,cluster-id=0,core-id=0,thread-id=0 " | |
28 | @@ -XXX,XX +XXX,XX @@ static void strongarm_rtc_init(Object *obj) | 49 | + "-numa cpu,node-id=1,socket-id=0,cluster-id=0,core-id=0,thread-id=0"); |
29 | sysbus_init_mmio(dev, &s->iomem); | 50 | qts = qtest_init(cli); |
30 | } | 51 | cpus = get_cpus(qts, &resp); |
31 | 52 | g_assert(cpus); | |
32 | +static void strongarm_rtc_realize(DeviceState *dev, Error **errp) | 53 | |
33 | +{ | 54 | while ((e = qlist_pop(cpus))) { |
34 | + StrongARMRTCState *s = STRONGARM_RTC(dev); | 55 | QDict *cpu, *props; |
35 | + s->rtc_alarm = timer_new_ms(rtc_clock, strongarm_rtc_alarm_tick, s); | 56 | - int64_t thread, node; |
36 | + s->rtc_hz = timer_new_ms(rtc_clock, strongarm_rtc_hz_tick, s); | 57 | + int64_t socket, cluster, core, thread, node; |
37 | +} | 58 | |
38 | + | 59 | cpu = qobject_to(QDict, e); |
39 | static int strongarm_rtc_pre_save(void *opaque) | 60 | g_assert(qdict_haskey(cpu, "props")); |
40 | { | 61 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) |
41 | StrongARMRTCState *s = opaque; | 62 | |
42 | @@ -XXX,XX +XXX,XX @@ static void strongarm_rtc_sysbus_class_init(ObjectClass *klass, void *data) | 63 | g_assert(qdict_haskey(props, "node-id")); |
43 | 64 | node = qdict_get_int(props, "node-id"); | |
44 | dc->desc = "StrongARM RTC Controller"; | 65 | + g_assert(qdict_haskey(props, "socket-id")); |
45 | dc->vmsd = &vmstate_strongarm_rtc_regs; | 66 | + socket = qdict_get_int(props, "socket-id"); |
46 | + dc->realize = strongarm_rtc_realize; | 67 | + g_assert(qdict_haskey(props, "cluster-id")); |
47 | } | 68 | + cluster = qdict_get_int(props, "cluster-id"); |
48 | 69 | + g_assert(qdict_haskey(props, "core-id")); | |
49 | static const TypeInfo strongarm_rtc_sysbus_info = { | 70 | + core = qdict_get_int(props, "core-id"); |
50 | @@ -XXX,XX +XXX,XX @@ static void strongarm_uart_init(Object *obj) | 71 | g_assert(qdict_haskey(props, "thread-id")); |
51 | "uart", 0x10000); | 72 | thread = qdict_get_int(props, "thread-id"); |
52 | sysbus_init_mmio(dev, &s->iomem); | 73 | |
53 | sysbus_init_irq(dev, &s->irq); | 74 | - if (thread == 0) { |
54 | - | 75 | + if (socket == 0 && cluster == 0 && core == 0 && thread == 0) { |
55 | - s->rx_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, strongarm_uart_rx_to, s); | 76 | g_assert_cmpint(node, ==, 1); |
56 | - s->tx_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, strongarm_uart_tx, s); | 77 | - } else if (thread == 1) { |
57 | } | 78 | + } else if (socket == 1 && cluster == 0 && core == 0 && thread == 0) { |
58 | 79 | g_assert_cmpint(node, ==, 0); | |
59 | static void strongarm_uart_realize(DeviceState *dev, Error **errp) | 80 | } else { |
60 | { | 81 | g_assert(false); |
61 | StrongARMUARTState *s = STRONGARM_UART(dev); | ||
62 | |||
63 | + s->rx_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, | ||
64 | + strongarm_uart_rx_to, | ||
65 | + s); | ||
66 | + s->tx_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, strongarm_uart_tx, s); | ||
67 | qemu_chr_fe_set_handlers(&s->chr, | ||
68 | strongarm_uart_can_receive, | ||
69 | strongarm_uart_receive, | ||
70 | -- | 82 | -- |
71 | 2.20.1 | 83 | 2.25.1 |
72 | |||
73 | diff view generated by jsdifflib |
1 | From: Pan Nengyuan <pannengyuan@huawei.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | There are some memleaks when we call 'device_list_properties'. This patch move timer_new from init into realize to fix it. | 3 | When CPU-to-NUMA association isn't explicitly provided by users, |
4 | the default one is given by mc->get_default_cpu_node_id(). However, | ||
5 | the CPU topology isn't fully considered in the default association | ||
6 | and this causes CPU topology broken warnings on booting Linux guest. | ||
4 | 7 | ||
5 | Reported-by: Euler Robot <euler.robot@huawei.com> | 8 | For example, the following warning messages are observed when the |
6 | Signed-off-by: Pan Nengyuan <pannengyuan@huawei.com> | 9 | Linux guest is booted with the following command lines. |
7 | Message-id: 20200227025055.14341-3-pannengyuan@huawei.com | 10 | |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | /home/gavin/sandbox/qemu.main/build/qemu-system-aarch64 \ |
12 | -accel kvm -machine virt,gic-version=host \ | ||
13 | -cpu host \ | ||
14 | -smp 6,sockets=2,cores=3,threads=1 \ | ||
15 | -m 1024M,slots=16,maxmem=64G \ | ||
16 | -object memory-backend-ram,id=mem0,size=128M \ | ||
17 | -object memory-backend-ram,id=mem1,size=128M \ | ||
18 | -object memory-backend-ram,id=mem2,size=128M \ | ||
19 | -object memory-backend-ram,id=mem3,size=128M \ | ||
20 | -object memory-backend-ram,id=mem4,size=128M \ | ||
21 | -object memory-backend-ram,id=mem4,size=384M \ | ||
22 | -numa node,nodeid=0,memdev=mem0 \ | ||
23 | -numa node,nodeid=1,memdev=mem1 \ | ||
24 | -numa node,nodeid=2,memdev=mem2 \ | ||
25 | -numa node,nodeid=3,memdev=mem3 \ | ||
26 | -numa node,nodeid=4,memdev=mem4 \ | ||
27 | -numa node,nodeid=5,memdev=mem5 | ||
28 | : | ||
29 | alternatives: patching kernel code | ||
30 | BUG: arch topology borken | ||
31 | the CLS domain not a subset of the MC domain | ||
32 | <the above error log repeats> | ||
33 | BUG: arch topology borken | ||
34 | the DIE domain not a subset of the NODE domain | ||
35 | |||
36 | With current implementation of mc->get_default_cpu_node_id(), | ||
37 | CPU#0 to CPU#5 are associated with NODE#0 to NODE#5 separately. | ||
38 | That's incorrect because CPU#0/1/2 should be associated with same | ||
39 | NUMA node because they're seated in same socket. | ||
40 | |||
41 | This fixes the issue by considering the socket ID when the default | ||
42 | CPU-to-NUMA association is provided in virt_possible_cpu_arch_ids(). | ||
43 | With this applied, no more CPU topology broken warnings are seen | ||
44 | from the Linux guest. The 6 CPUs are associated with NODE#0/1, but | ||
45 | there are no CPUs associated with NODE#2/3/4/5. | ||
46 | |||
47 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
48 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
49 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
50 | Message-id: 20220503140304.855514-6-gshan@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 51 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 52 | --- |
11 | hw/arm/pxa2xx.c | 17 +++++++++++------ | 53 | hw/arm/virt.c | 4 +++- |
12 | 1 file changed, 11 insertions(+), 6 deletions(-) | 54 | 1 file changed, 3 insertions(+), 1 deletion(-) |
13 | 55 | ||
14 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | 56 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
15 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/pxa2xx.c | 58 | --- a/hw/arm/virt.c |
17 | +++ b/hw/arm/pxa2xx.c | 59 | +++ b/hw/arm/virt.c |
18 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_rtc_init(Object *obj) | 60 | @@ -XXX,XX +XXX,XX @@ virt_cpu_index_to_props(MachineState *ms, unsigned cpu_index) |
19 | s->last_rtcpicr = 0; | 61 | |
20 | s->last_hz = s->last_sw = s->last_pi = qemu_clock_get_ms(rtc_clock); | 62 | static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx) |
21 | 63 | { | |
22 | + sysbus_init_irq(dev, &s->rtc_irq); | 64 | - return idx % ms->numa_state->num_nodes; |
65 | + int64_t socket_id = ms->possible_cpus->cpus[idx].props.socket_id; | ||
23 | + | 66 | + |
24 | + memory_region_init_io(&s->iomem, obj, &pxa2xx_rtc_ops, s, | 67 | + return socket_id % ms->numa_state->num_nodes; |
25 | + "pxa2xx-rtc", 0x10000); | ||
26 | + sysbus_init_mmio(dev, &s->iomem); | ||
27 | +} | ||
28 | + | ||
29 | +static void pxa2xx_rtc_realize(DeviceState *dev, Error **errp) | ||
30 | +{ | ||
31 | + PXA2xxRTCState *s = PXA2XX_RTC(dev); | ||
32 | s->rtc_hz = timer_new_ms(rtc_clock, pxa2xx_rtc_hz_tick, s); | ||
33 | s->rtc_rdal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal1_tick, s); | ||
34 | s->rtc_rdal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal2_tick, s); | ||
35 | s->rtc_swal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal1_tick, s); | ||
36 | s->rtc_swal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal2_tick, s); | ||
37 | s->rtc_pi = timer_new_ms(rtc_clock, pxa2xx_rtc_pi_tick, s); | ||
38 | - | ||
39 | - sysbus_init_irq(dev, &s->rtc_irq); | ||
40 | - | ||
41 | - memory_region_init_io(&s->iomem, obj, &pxa2xx_rtc_ops, s, | ||
42 | - "pxa2xx-rtc", 0x10000); | ||
43 | - sysbus_init_mmio(dev, &s->iomem); | ||
44 | } | 68 | } |
45 | 69 | ||
46 | static int pxa2xx_rtc_pre_save(void *opaque) | 70 | static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) |
47 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_rtc_sysbus_class_init(ObjectClass *klass, void *data) | ||
48 | |||
49 | dc->desc = "PXA2xx RTC Controller"; | ||
50 | dc->vmsd = &vmstate_pxa2xx_rtc_regs; | ||
51 | + dc->realize = pxa2xx_rtc_realize; | ||
52 | } | ||
53 | |||
54 | static const TypeInfo pxa2xx_rtc_sysbus_info = { | ||
55 | -- | 71 | -- |
56 | 2.20.1 | 72 | 2.25.1 |
57 | |||
58 | diff view generated by jsdifflib |
1 | From: Pan Nengyuan <pannengyuan@huawei.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | There are some memleaks when we call 'device_list_properties'. This patch move timer_new from init into realize to fix it. | 3 | When the PPTT table is built, the CPU topology is re-calculated, but |
4 | it's unecessary because the CPU topology has been populated in | ||
5 | virt_possible_cpu_arch_ids() on arm/virt machine. | ||
4 | 6 | ||
5 | Reported-by: Euler Robot <euler.robot@huawei.com> | 7 | This reworks build_pptt() to avoid by reusing the existing IDs in |
6 | Signed-off-by: Pan Nengyuan <pannengyuan@huawei.com> | 8 | ms->possible_cpus. Currently, the only user of build_pptt() is |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 9 | arm/virt machine. |
8 | Message-id: 20200227025055.14341-7-pannengyuan@huawei.com | 10 | |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Gavin Shan <gshan@redhat.com> |
12 | Tested-by: Yanan Wang <wangyanan55@huawei.com> | ||
13 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
14 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
15 | Acked-by: Michael S. Tsirkin <mst@redhat.com> | ||
16 | Message-id: 20220503140304.855514-7-gshan@redhat.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 18 | --- |
12 | hw/timer/cadence_ttc.c | 18 ++++++++++++------ | 19 | hw/acpi/aml-build.c | 111 +++++++++++++++++++------------------------- |
13 | 1 file changed, 12 insertions(+), 6 deletions(-) | 20 | 1 file changed, 48 insertions(+), 63 deletions(-) |
14 | 21 | ||
15 | diff --git a/hw/timer/cadence_ttc.c b/hw/timer/cadence_ttc.c | 22 | diff --git a/hw/acpi/aml-build.c b/hw/acpi/aml-build.c |
16 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/timer/cadence_ttc.c | 24 | --- a/hw/acpi/aml-build.c |
18 | +++ b/hw/timer/cadence_ttc.c | 25 | +++ b/hw/acpi/aml-build.c |
19 | @@ -XXX,XX +XXX,XX @@ static void cadence_timer_init(uint32_t freq, CadenceTimerState *s) | 26 | @@ -XXX,XX +XXX,XX @@ void build_pptt(GArray *table_data, BIOSLinker *linker, MachineState *ms, |
20 | static void cadence_ttc_init(Object *obj) | 27 | const char *oem_id, const char *oem_table_id) |
21 | { | 28 | { |
22 | CadenceTTCState *s = CADENCE_TTC(obj); | 29 | MachineClass *mc = MACHINE_GET_CLASS(ms); |
23 | - int i; | 30 | - GQueue *list = g_queue_new(); |
31 | - guint pptt_start = table_data->len; | ||
32 | - guint parent_offset; | ||
33 | - guint length, i; | ||
34 | - int uid = 0; | ||
35 | - int socket; | ||
36 | + CPUArchIdList *cpus = ms->possible_cpus; | ||
37 | + int64_t socket_id = -1, cluster_id = -1, core_id = -1; | ||
38 | + uint32_t socket_offset = 0, cluster_offset = 0, core_offset = 0; | ||
39 | + uint32_t pptt_start = table_data->len; | ||
40 | + int n; | ||
41 | AcpiTable table = { .sig = "PPTT", .rev = 2, | ||
42 | .oem_id = oem_id, .oem_table_id = oem_table_id }; | ||
43 | |||
44 | acpi_table_begin(&table, table_data); | ||
45 | |||
46 | - for (socket = 0; socket < ms->smp.sockets; socket++) { | ||
47 | - g_queue_push_tail(list, | ||
48 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | ||
49 | - build_processor_hierarchy_node( | ||
50 | - table_data, | ||
51 | - /* | ||
52 | - * Physical package - represents the boundary | ||
53 | - * of a physical package | ||
54 | - */ | ||
55 | - (1 << 0), | ||
56 | - 0, socket, NULL, 0); | ||
57 | - } | ||
24 | - | 58 | - |
25 | - for (i = 0; i < 3; ++i) { | 59 | - if (mc->smp_props.clusters_supported) { |
26 | - cadence_timer_init(133000000, &s->timer[i]); | 60 | - length = g_queue_get_length(list); |
27 | - sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->timer[i].irq); | 61 | - for (i = 0; i < length; i++) { |
62 | - int cluster; | ||
63 | - | ||
64 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | ||
65 | - for (cluster = 0; cluster < ms->smp.clusters; cluster++) { | ||
66 | - g_queue_push_tail(list, | ||
67 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | ||
68 | - build_processor_hierarchy_node( | ||
69 | - table_data, | ||
70 | - (0 << 0), /* not a physical package */ | ||
71 | - parent_offset, cluster, NULL, 0); | ||
72 | - } | ||
73 | + /* | ||
74 | + * This works with the assumption that cpus[n].props.*_id has been | ||
75 | + * sorted from top to down levels in mc->possible_cpu_arch_ids(). | ||
76 | + * Otherwise, the unexpected and duplicated containers will be | ||
77 | + * created. | ||
78 | + */ | ||
79 | + for (n = 0; n < cpus->len; n++) { | ||
80 | + if (cpus->cpus[n].props.socket_id != socket_id) { | ||
81 | + assert(cpus->cpus[n].props.socket_id > socket_id); | ||
82 | + socket_id = cpus->cpus[n].props.socket_id; | ||
83 | + cluster_id = -1; | ||
84 | + core_id = -1; | ||
85 | + socket_offset = table_data->len - pptt_start; | ||
86 | + build_processor_hierarchy_node(table_data, | ||
87 | + (1 << 0), /* Physical package */ | ||
88 | + 0, socket_id, NULL, 0); | ||
89 | } | ||
28 | - } | 90 | - } |
29 | 91 | ||
30 | memory_region_init_io(&s->iomem, obj, &cadence_ttc_ops, s, | 92 | - length = g_queue_get_length(list); |
31 | "timer", 0x1000); | 93 | - for (i = 0; i < length; i++) { |
32 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | 94 | - int core; |
95 | - | ||
96 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | ||
97 | - for (core = 0; core < ms->smp.cores; core++) { | ||
98 | - if (ms->smp.threads > 1) { | ||
99 | - g_queue_push_tail(list, | ||
100 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | ||
101 | - build_processor_hierarchy_node( | ||
102 | - table_data, | ||
103 | - (0 << 0), /* not a physical package */ | ||
104 | - parent_offset, core, NULL, 0); | ||
105 | - } else { | ||
106 | - build_processor_hierarchy_node( | ||
107 | - table_data, | ||
108 | - (1 << 1) | /* ACPI Processor ID valid */ | ||
109 | - (1 << 3), /* Node is a Leaf */ | ||
110 | - parent_offset, uid++, NULL, 0); | ||
111 | + if (mc->smp_props.clusters_supported) { | ||
112 | + if (cpus->cpus[n].props.cluster_id != cluster_id) { | ||
113 | + assert(cpus->cpus[n].props.cluster_id > cluster_id); | ||
114 | + cluster_id = cpus->cpus[n].props.cluster_id; | ||
115 | + core_id = -1; | ||
116 | + cluster_offset = table_data->len - pptt_start; | ||
117 | + build_processor_hierarchy_node(table_data, | ||
118 | + (0 << 0), /* Not a physical package */ | ||
119 | + socket_offset, cluster_id, NULL, 0); | ||
120 | } | ||
121 | + } else { | ||
122 | + cluster_offset = socket_offset; | ||
123 | } | ||
124 | - } | ||
125 | |||
126 | - length = g_queue_get_length(list); | ||
127 | - for (i = 0; i < length; i++) { | ||
128 | - int thread; | ||
129 | + if (ms->smp.threads == 1) { | ||
130 | + build_processor_hierarchy_node(table_data, | ||
131 | + (1 << 1) | /* ACPI Processor ID valid */ | ||
132 | + (1 << 3), /* Node is a Leaf */ | ||
133 | + cluster_offset, n, NULL, 0); | ||
134 | + } else { | ||
135 | + if (cpus->cpus[n].props.core_id != core_id) { | ||
136 | + assert(cpus->cpus[n].props.core_id > core_id); | ||
137 | + core_id = cpus->cpus[n].props.core_id; | ||
138 | + core_offset = table_data->len - pptt_start; | ||
139 | + build_processor_hierarchy_node(table_data, | ||
140 | + (0 << 0), /* Not a physical package */ | ||
141 | + cluster_offset, core_id, NULL, 0); | ||
142 | + } | ||
143 | |||
144 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | ||
145 | - for (thread = 0; thread < ms->smp.threads; thread++) { | ||
146 | - build_processor_hierarchy_node( | ||
147 | - table_data, | ||
148 | + build_processor_hierarchy_node(table_data, | ||
149 | (1 << 1) | /* ACPI Processor ID valid */ | ||
150 | (1 << 2) | /* Processor is a Thread */ | ||
151 | (1 << 3), /* Node is a Leaf */ | ||
152 | - parent_offset, uid++, NULL, 0); | ||
153 | + core_offset, n, NULL, 0); | ||
154 | } | ||
155 | } | ||
156 | |||
157 | - g_queue_free(list); | ||
158 | acpi_table_end(linker, &table); | ||
33 | } | 159 | } |
34 | 160 | ||
35 | +static void cadence_ttc_realize(DeviceState *dev, Error **errp) | ||
36 | +{ | ||
37 | + CadenceTTCState *s = CADENCE_TTC(dev); | ||
38 | + int i; | ||
39 | + | ||
40 | + for (i = 0; i < 3; ++i) { | ||
41 | + cadence_timer_init(133000000, &s->timer[i]); | ||
42 | + sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->timer[i].irq); | ||
43 | + } | ||
44 | +} | ||
45 | + | ||
46 | static int cadence_timer_pre_save(void *opaque) | ||
47 | { | ||
48 | cadence_timer_sync((CadenceTimerState *)opaque); | ||
49 | @@ -XXX,XX +XXX,XX @@ static void cadence_ttc_class_init(ObjectClass *klass, void *data) | ||
50 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
51 | |||
52 | dc->vmsd = &vmstate_cadence_ttc; | ||
53 | + dc->realize = cadence_ttc_realize; | ||
54 | } | ||
55 | |||
56 | static const TypeInfo cadence_ttc_info = { | ||
57 | -- | 161 | -- |
58 | 2.20.1 | 162 | 2.25.1 |
59 | |||
60 | diff view generated by jsdifflib |