1
target-arm queue. The big thing here is the landing of the 3-phase
1
The following changes since commit 003ba52a8b327180e284630b289c6ece5a3e08b9:
2
reset patches...
3
2
4
-- PMM
3
Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-02-16 11:16:39 +0000)
5
6
The following changes since commit 204aa60b37c23a89e690d418f49787d274303ca7:
7
8
Merge remote-tracking branch 'remotes/amarkovic/tags/mips-queue-jan-29-2020' into staging (2020-01-30 14:18:45 +0000)
9
4
10
are available in the Git repository at:
5
are available in the Git repository at:
11
6
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200130
7
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230216
13
8
14
for you to fetch changes up to dea101a1ae9968c9fec6ab0291489dad7c49f36f:
9
for you to fetch changes up to caf01d6a435d9f4a95aeae2f9fc6cb8b889b1fb8:
15
10
16
target/arm/cpu: Add the kvm-no-adjvtime CPU property (2020-01-30 16:02:06 +0000)
11
tests/qtest: Restrict tpm-tis-devices-{swtpm}-test to CONFIG_TCG (2023-02-16 16:28:53 +0000)
17
12
18
----------------------------------------------------------------
13
----------------------------------------------------------------
19
target-arm queue:
14
target-arm queue:
20
* hw/core/or-irq: Fix incorrect assert forbidding num-lines == MAX_OR_LINES
15
* Some mostly M-profile-related code cleanups
21
* target/arm/arm-semi: Don't let the guest close stdin/stdout/stderr
16
* avocado: Retire the boot_linux.py AArch64 TCG tests
22
* aspeed: some minor bugfixes
17
* hw/arm/smmuv3: Add GBPA register
23
* aspeed: add eMMC controller model for AST2600 SoC
18
* arm/virt: don't try to spell out the accelerator
24
* hw/arm/raspi: Remove obsolete use of -smp to set the soc 'enabled-cpus'
19
* hw/arm: Attach PSPI module to NPCM7XX SoC
25
* New 3-phase reset API for device models
20
* Some cleanup/refactoring patches aiming towards
26
* hw/intc/arm_gicv3_kvm: Stop wrongly programming GICR_PENDBASER.PTZ bit
21
allowing building Arm targets without CONFIG_TCG
27
* Arm KVM: stop/restart the guest counter when the VM is stopped and started
28
22
29
----------------------------------------------------------------
23
----------------------------------------------------------------
30
Andrew Jeffery (2):
24
Alex Bennée (1):
31
hw/sd: Configure number of slots exposed by the ASPEED SDHCI model
25
tests/avocado: retire the Aarch64 TCG tests from boot_linux.py
32
hw/arm: ast2600: Wire up the eMMC controller
33
26
34
Andrew Jones (6):
27
Claudio Fontana (3):
35
target/arm/kvm: trivial: Clean up header documentation
28
target/arm: rename handle_semihosting to tcg_handle_semihosting
36
hw/arm/virt: Add missing 5.0 options call to 4.2 options
29
target/arm: wrap psci call with tcg_enabled
37
target/arm/kvm64: kvm64 cpus have timer registers
30
target/arm: wrap call to aarch64_sve_change_el in tcg_enabled()
38
tests/arm-cpu-features: Check feature default values
39
target/arm/kvm: Implement virtual time adjustment
40
target/arm/cpu: Add the kvm-no-adjvtime CPU property
41
31
42
Cédric Le Goater (2):
32
Cornelia Huck (1):
43
ftgmac100: check RX and TX buffer alignment
33
arm/virt: don't try to spell out the accelerator
44
hw/arm/aspeed: add a 'execute-in-place' property to boot directly from CE0
45
34
46
Damien Hedde (11):
35
Fabiano Rosas (7):
47
add device_legacy_reset function to prepare for reset api change
36
target/arm: Move PC alignment check
48
hw/core/qdev: add trace events to help with resettable transition
37
target/arm: Move cpregs code out of cpu.h
49
hw/core: create Resettable QOM interface
38
tests/avocado: Skip tests that require a missing accelerator
50
hw/core: add Resettable support to BusClass and DeviceClass
39
tests/avocado: Tag TCG tests with accel:tcg
51
hw/core/resettable: add support for changing parent
40
target/arm: Use "max" as default cpu for the virt machine with KVM
52
hw/core/qdev: handle parent bus change regarding resettable
41
tests/qtest: arm-cpu-features: Match tests to required accelerators
53
hw/core/qdev: update hotplug reset regarding resettable
42
tests/qtest: Restrict tpm-tis-devices-{swtpm}-test to CONFIG_TCG
54
hw/core: deprecate old reset functions and introduce new ones
55
docs/devel/reset.rst: add doc about Resettable interface
56
vl: replace deprecated qbus_reset_all registration
57
hw/s390x/ipl: replace deprecated qdev_reset_all registration
58
43
59
Joel Stanley (1):
44
Hao Wu (3):
60
misc/pca9552: Add qom set and get
45
MAINTAINERS: Add myself to maintainers and remove Havard
46
hw/ssi: Add Nuvoton PSPI Module
47
hw/arm: Attach PSPI module to NPCM7XX SoC
61
48
62
Peter Maydell (2):
49
Jean-Philippe Brucker (2):
63
hw/core/or-irq: Fix incorrect assert forbidding num-lines == MAX_OR_LINES
50
hw/arm/smmu-common: Support 64-bit addresses
64
target/arm/arm-semi: Don't let the guest close stdin/stdout/stderr
51
hw/arm/smmu-common: Fix TTB1 handling
65
52
66
Philippe Mathieu-Daudé (1):
53
Mostafa Saleh (1):
67
hw/arm/raspi: Remove obsolete use of -smp to set the soc 'enabled-cpus'
54
hw/arm/smmuv3: Add GBPA register
68
55
69
Zenghui Yu (1):
56
Philippe Mathieu-Daudé (12):
70
hw/intc/arm_gicv3_kvm: Stop wrongly programming GICR_PENDBASER.PTZ bit
57
hw/intc/armv7m_nvic: Use OBJECT_DECLARE_SIMPLE_TYPE() macro
58
target/arm: Simplify arm_v7m_mmu_idx_for_secstate() for user emulation
59
target/arm: Reduce arm_v7m_mmu_idx_[all/for_secstate_and_priv]() scope
60
target/arm: Constify ID_PFR1 on user emulation
61
target/arm: Convert CPUARMState::eabi to boolean
62
target/arm: Avoid resetting CPUARMState::eabi field
63
target/arm: Restrict CPUARMState::gicv3state to sysemu
64
target/arm: Restrict CPUARMState::arm_boot_info to sysemu
65
target/arm: Restrict CPUARMState::nvic to sysemu
66
target/arm: Store CPUARMState::nvic as NVICState*
67
target/arm: Declare CPU <-> NVIC helpers in 'hw/intc/armv7m_nvic.h'
68
hw/arm: Add missing XLNX_ZYNQMP_ARM -> USB_DWC3 Kconfig dependency
71
69
72
hw/core/Makefile.objs | 1 +
70
MAINTAINERS | 8 +-
73
tests/Makefile.include | 1 +
71
docs/system/arm/nuvoton.rst | 2 +-
74
include/hw/arm/aspeed.h | 2 +
72
hw/arm/smmuv3-internal.h | 7 +
75
include/hw/arm/aspeed_soc.h | 2 +
73
include/hw/arm/npcm7xx.h | 2 +
76
include/hw/arm/virt.h | 1 +
74
include/hw/arm/smmu-common.h | 2 -
77
include/hw/qdev-core.h | 58 +++++++-
75
include/hw/arm/smmuv3.h | 1 +
78
include/hw/resettable.h | 247 +++++++++++++++++++++++++++++++++
76
include/hw/intc/armv7m_nvic.h | 128 +++++++++++++++++-
79
include/hw/sd/aspeed_sdhci.h | 1 +
77
include/hw/ssi/npcm_pspi.h | 53 ++++++++
80
target/arm/cpu.h | 7 +
78
linux-user/user-internals.h | 2 +-
81
target/arm/kvm_arm.h | 95 ++++++++++---
79
target/arm/cpregs.h | 98 ++++++++++++++
82
hw/arm/aspeed.c | 72 ++++++++--
80
target/arm/cpu.h | 228 ++-------------------------------
83
hw/arm/aspeed_ast2600.c | 31 ++++-
81
target/arm/internals.h | 14 --
84
hw/arm/aspeed_soc.c | 2 +
82
hw/arm/npcm7xx.c | 25 +++-
85
hw/arm/raspi.c | 2 -
83
hw/arm/smmu-common.c | 4 +-
86
hw/arm/virt.c | 9 ++
84
hw/arm/smmuv3.c | 43 ++++++-
87
hw/audio/intel-hda.c | 2 +-
85
hw/arm/virt.c | 10 +-
88
hw/core/bus.c | 102 ++++++++++++++
86
hw/intc/armv7m_nvic.c | 38 ++----
89
hw/core/or-irq.c | 2 +-
87
hw/ssi/npcm_pspi.c | 221 ++++++++++++++++++++++++++++++++
90
hw/core/qdev.c | 160 ++++++++++++++++++++--
88
linux-user/arm/cpu_loop.c | 4 +-
91
hw/core/resettable.c | 301 +++++++++++++++++++++++++++++++++++++++++
89
target/arm/cpu.c | 5 +-
92
hw/hyperv/hyperv.c | 2 +-
90
target/arm/cpu_tcg.c | 3 +
93
hw/i386/microvm.c | 2 +-
91
target/arm/helper.c | 31 +++--
94
hw/i386/pc.c | 2 +-
92
target/arm/m_helper.c | 86 +++++++------
95
hw/ide/microdrive.c | 8 +-
93
target/arm/machine.c | 18 +--
96
hw/intc/arm_gicv3_kvm.c | 11 +-
94
tests/qtest/arm-cpu-features.c | 28 ++--
97
hw/intc/spapr_xive.c | 2 +-
95
hw/arm/Kconfig | 1 +
98
hw/misc/pca9552.c | 90 ++++++++++++
96
hw/ssi/meson.build | 2 +-
99
hw/net/ftgmac100.c | 13 ++
97
hw/ssi/trace-events | 5 +
100
hw/ppc/pnv_psi.c | 4 +-
98
tests/avocado/avocado_qemu/__init__.py | 4 +
101
hw/ppc/spapr_pci.c | 2 +-
99
tests/avocado/boot_linux.py | 48 ++-----
102
hw/ppc/spapr_vio.c | 2 +-
100
tests/avocado/boot_linux_console.py | 1 +
103
hw/s390x/ipl.c | 10 +-
101
tests/avocado/machine_aarch64_virt.py | 63 ++++++++-
104
hw/s390x/s390-pci-inst.c | 2 +-
102
tests/avocado/reverse_debugging.py | 8 ++
105
hw/scsi/vmw_pvscsi.c | 2 +-
103
tests/qtest/meson.build | 4 +-
106
hw/sd/aspeed_sdhci.c | 11 +-
104
34 files changed, 798 insertions(+), 399 deletions(-)
107
hw/sd/omap_mmc.c | 2 +-
105
create mode 100644 include/hw/ssi/npcm_pspi.h
108
hw/sd/pl181.c | 2 +-
106
create mode 100644 hw/ssi/npcm_pspi.c
109
target/arm/arm-semi.c | 9 ++
110
target/arm/cpu.c | 2 +
111
target/arm/cpu64.c | 1 +
112
target/arm/kvm.c | 120 ++++++++++++++++
113
target/arm/kvm32.c | 3 +
114
target/arm/kvm64.c | 4 +
115
target/arm/machine.c | 7 +
116
target/arm/monitor.c | 1 +
117
tests/qtest/arm-cpu-features.c | 41 ++++--
118
vl.c | 10 +-
119
docs/arm-cpu-features.rst | 37 ++++-
120
docs/devel/index.rst | 1 +
121
docs/devel/reset.rst | 289 +++++++++++++++++++++++++++++++++++++++
122
hw/core/trace-events | 27 ++++
123
51 files changed, 1727 insertions(+), 90 deletions(-)
124
create mode 100644 include/hw/resettable.h
125
create mode 100644 hw/core/resettable.c
126
create mode 100644 docs/devel/reset.rst
127
107
diff view generated by jsdifflib
1
From: Andrew Jones <drjones@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Signed-off-by: Andrew Jones <drjones@redhat.com>
3
Manually convert to OBJECT_DECLARE_SIMPLE_TYPE() macro,
4
Message-id: 20200120101023.16030-2-drjones@redhat.com
4
similarly to automatic conversion from commit 8063396bf3
5
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
5
("Use OBJECT_DECLARE_SIMPLE_TYPE when possible").
6
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20230206223502.25122-2-philmd@linaro.org
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
11
---
8
target/arm/kvm_arm.h | 46 ++++++++++++++++++++++++++------------------
12
include/hw/intc/armv7m_nvic.h | 5 +----
9
1 file changed, 27 insertions(+), 19 deletions(-)
13
1 file changed, 1 insertion(+), 4 deletions(-)
10
14
11
diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h
15
diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h
12
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
13
--- a/target/arm/kvm_arm.h
17
--- a/include/hw/intc/armv7m_nvic.h
14
+++ b/target/arm/kvm_arm.h
18
+++ b/include/hw/intc/armv7m_nvic.h
15
@@ -XXX,XX +XXX,XX @@
19
@@ -XXX,XX +XXX,XX @@
16
int kvm_arm_vcpu_init(CPUState *cs);
20
#include "qom/object.h"
17
21
18
/**
22
#define TYPE_NVIC "armv7m_nvic"
19
- * kvm_arm_vcpu_finalize
20
+ * kvm_arm_vcpu_finalize:
21
* @cs: CPUState
22
- * @feature: int
23
+ * @feature: feature to finalize
24
*
25
* Finalizes the configuration of the specified VCPU feature by
26
* invoking the KVM_ARM_VCPU_FINALIZE ioctl. Features requiring
27
@@ -XXX,XX +XXX,XX @@ void kvm_arm_register_device(MemoryRegion *mr, uint64_t devid, uint64_t group,
28
int kvm_arm_init_cpreg_list(ARMCPU *cpu);
29
30
/**
31
- * kvm_arm_reg_syncs_via_cpreg_list
32
- * regidx: KVM register index
33
+ * kvm_arm_reg_syncs_via_cpreg_list:
34
+ * @regidx: KVM register index
35
*
36
* Return true if this KVM register should be synchronized via the
37
* cpreg list of arbitrary system registers, false if it is synchronized
38
@@ -XXX,XX +XXX,XX @@ int kvm_arm_init_cpreg_list(ARMCPU *cpu);
39
bool kvm_arm_reg_syncs_via_cpreg_list(uint64_t regidx);
40
41
/**
42
- * kvm_arm_cpreg_level
43
- * regidx: KVM register index
44
+ * kvm_arm_cpreg_level:
45
+ * @regidx: KVM register index
46
*
47
* Return the level of this coprocessor/system register. Return value is
48
* either KVM_PUT_RUNTIME_STATE, KVM_PUT_RESET_STATE, or KVM_PUT_FULL_STATE.
49
@@ -XXX,XX +XXX,XX @@ void kvm_arm_init_serror_injection(CPUState *cs);
50
* @cpu: ARMCPU
51
*
52
* Get VCPU related state from kvm.
53
+ *
54
+ * Returns: 0 if success else < 0 error code
55
*/
56
int kvm_get_vcpu_events(ARMCPU *cpu);
57
58
@@ -XXX,XX +XXX,XX @@ int kvm_get_vcpu_events(ARMCPU *cpu);
59
* @cpu: ARMCPU
60
*
61
* Put VCPU related state to kvm.
62
+ *
63
+ * Returns: 0 if success else < 0 error code
64
*/
65
int kvm_put_vcpu_events(ARMCPU *cpu);
66
67
@@ -XXX,XX +XXX,XX @@ typedef struct ARMHostCPUFeatures {
68
69
/**
70
* kvm_arm_get_host_cpu_features:
71
- * @ahcc: ARMHostCPUClass to fill in
72
+ * @ahcf: ARMHostCPUClass to fill in
73
*
74
* Probe the capabilities of the host kernel's preferred CPU and fill
75
* in the ARMHostCPUClass struct accordingly.
76
+ *
77
+ * Returns true on success and false otherwise.
78
*/
79
bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf);
80
81
@@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu);
82
bool kvm_arm_aarch32_supported(CPUState *cs);
83
84
/**
85
- * bool kvm_arm_pmu_supported:
86
+ * kvm_arm_pmu_supported:
87
* @cs: CPUState
88
*
89
* Returns: true if the KVM VCPU can enable its PMU
90
@@ -XXX,XX +XXX,XX @@ bool kvm_arm_aarch32_supported(CPUState *cs);
91
bool kvm_arm_pmu_supported(CPUState *cs);
92
93
/**
94
- * bool kvm_arm_sve_supported:
95
+ * kvm_arm_sve_supported:
96
* @cs: CPUState
97
*
98
* Returns true if the KVM VCPU can enable SVE and false otherwise.
99
@@ -XXX,XX +XXX,XX @@ bool kvm_arm_pmu_supported(CPUState *cs);
100
bool kvm_arm_sve_supported(CPUState *cs);
101
102
/**
103
- * kvm_arm_get_max_vm_ipa_size - Returns the number of bits in the
104
- * IPA address space supported by KVM
105
- *
106
+ * kvm_arm_get_max_vm_ipa_size:
107
* @ms: Machine state handle
108
+ *
109
+ * Returns the number of bits in the IPA address space supported by KVM
110
*/
111
int kvm_arm_get_max_vm_ipa_size(MachineState *ms);
112
113
/**
114
- * kvm_arm_sync_mpstate_to_kvm
115
+ * kvm_arm_sync_mpstate_to_kvm:
116
* @cpu: ARMCPU
117
*
118
* If supported set the KVM MP_STATE based on QEMU's model.
119
+ *
120
+ * Returns 0 on success and -1 on failure.
121
*/
122
int kvm_arm_sync_mpstate_to_kvm(ARMCPU *cpu);
123
124
/**
125
- * kvm_arm_sync_mpstate_to_qemu
126
+ * kvm_arm_sync_mpstate_to_qemu:
127
* @cpu: ARMCPU
128
*
129
* If supported get the MP_STATE from KVM and store in QEMU's model.
130
+ *
131
+ * Returns 0 on success and aborts on failure.
132
*/
133
int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu);
134
135
@@ -XXX,XX +XXX,XX @@ int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level);
136
137
static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu)
138
{
139
- /* This should never actually be called in the "not KVM" case,
140
+ /*
141
+ * This should never actually be called in the "not KVM" case,
142
* but set up the fields to indicate an error anyway.
143
*/
144
cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
145
@@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit);
146
*
147
* Return: TRUE if any hardware breakpoints in use.
148
*/
149
-
23
-
150
bool kvm_arm_hw_debug_active(CPUState *cs);
24
-typedef struct NVICState NVICState;
151
25
-DECLARE_INSTANCE_CHECKER(NVICState, NVIC,
152
/**
26
- TYPE_NVIC)
153
* kvm_arm_copy_hw_debug_data:
27
+OBJECT_DECLARE_SIMPLE_TYPE(NVICState, NVIC)
154
- *
28
155
* @ptr: kvm_guest_debug_arch structure
29
/* Highest permitted number of exceptions (architectural limit) */
156
*
30
#define NVIC_MAX_VECTORS 512
157
* Copy the architecture specific debug registers into the
158
* kvm_guest_debug ioctl structure.
159
*/
160
struct kvm_guest_debug_arch;
161
-
162
void kvm_arm_copy_hw_debug_data(struct kvm_guest_debug_arch *ptr);
163
164
/**
165
- * its_class_name
166
+ * its_class_name:
167
*
168
* Return the ITS class name to use depending on whether KVM acceleration
169
* and KVM CAP_SIGNAL_MSI are supported
170
--
31
--
171
2.20.1
32
2.34.1
172
33
173
34
diff view generated by jsdifflib
1
From: Damien Hedde <damien.hedde@greensocs.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Deprecate device_legacy_reset(), qdev_reset_all() and
3
Suggested-by: Richard Henderson <richard.henderson@linaro.org>
4
qbus_reset_all() to be replaced by new functions
4
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
5
device_cold_reset() and bus_cold_reset() which uses resettable API.
6
7
Also introduce resettable_cold_reset_fn() which may be used as a
8
replacement for qdev_reset_all_fn and qbus_reset_all_fn().
9
10
Following patches will be needed to look at legacy reset call sites
11
and switch to resettable api. The legacy functions will be removed
12
when unused.
13
14
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
15
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
16
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
17
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
18
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
Message-id: 20230206223502.25122-3-philmd@linaro.org
19
Message-id: 20200123132823.1117486-9-damien.hedde@greensocs.com
20
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
21
---
8
---
22
include/hw/qdev-core.h | 27 +++++++++++++++++++++++++++
9
target/arm/m_helper.c | 11 ++++++++---
23
include/hw/resettable.h | 9 +++++++++
10
1 file changed, 8 insertions(+), 3 deletions(-)
24
hw/core/bus.c | 5 +++++
25
hw/core/qdev.c | 5 +++++
26
hw/core/resettable.c | 5 +++++
27
5 files changed, 51 insertions(+)
28
11
29
diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h
12
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
30
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
31
--- a/include/hw/qdev-core.h
14
--- a/target/arm/m_helper.c
32
+++ b/include/hw/qdev-core.h
15
+++ b/target/arm/m_helper.c
33
@@ -XXX,XX +XXX,XX @@ int qdev_walk_children(DeviceState *dev,
16
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op)
34
qdev_walkerfn *post_devfn, qbus_walkerfn *post_busfn,
35
void *opaque);
36
37
+/**
38
+ * @qdev_reset_all:
39
+ * Reset @dev. See @qbus_reset_all() for more details.
40
+ *
41
+ * Note: This function is deprecated and will be removed when it becomes unused.
42
+ * Please use device_cold_reset() now.
43
+ */
44
void qdev_reset_all(DeviceState *dev);
45
void qdev_reset_all_fn(void *opaque);
46
47
@@ -XXX,XX +XXX,XX @@ void qdev_reset_all_fn(void *opaque);
48
* hard reset means that qbus_reset_all will reset all state of the device.
49
* For PCI devices, for example, this will include the base address registers
50
* or configuration space.
51
+ *
52
+ * Note: This function is deprecated and will be removed when it becomes unused.
53
+ * Please use bus_cold_reset() now.
54
*/
55
void qbus_reset_all(BusState *bus);
56
void qbus_reset_all_fn(void *opaque);
57
58
+/**
59
+ * device_cold_reset:
60
+ * Reset device @dev and perform a recursive processing using the resettable
61
+ * interface. It triggers a RESET_TYPE_COLD.
62
+ */
63
+void device_cold_reset(DeviceState *dev);
64
+
65
+/**
66
+ * bus_cold_reset:
67
+ *
68
+ * Reset bus @bus and perform a recursive processing using the resettable
69
+ * interface. It triggers a RESET_TYPE_COLD.
70
+ */
71
+void bus_cold_reset(BusState *bus);
72
+
73
/**
74
* device_is_in_reset:
75
* Return true if the device @dev is currently being reset.
76
@@ -XXX,XX +XXX,XX @@ void qdev_machine_init(void);
77
* device_legacy_reset:
78
*
79
* Reset a single device (by calling the reset method).
80
+ * Note: This function is deprecated and will be removed when it becomes unused.
81
+ * Please use device_cold_reset() now.
82
*/
83
void device_legacy_reset(DeviceState *dev);
84
85
diff --git a/include/hw/resettable.h b/include/hw/resettable.h
86
index XXXXXXX..XXXXXXX 100644
87
--- a/include/hw/resettable.h
88
+++ b/include/hw/resettable.h
89
@@ -XXX,XX +XXX,XX @@ bool resettable_is_in_reset(Object *obj);
90
*/
91
void resettable_change_parent(Object *obj, Object *newp, Object *oldp);
92
93
+/**
94
+ * resettable_cold_reset_fn:
95
+ * Helper to call resettable_reset((Object *) opaque, RESET_TYPE_COLD).
96
+ *
97
+ * This function is typically useful to register a reset handler with
98
+ * qemu_register_reset.
99
+ */
100
+void resettable_cold_reset_fn(void *opaque);
101
+
102
/**
103
* resettable_class_set_parent_phases:
104
*
105
diff --git a/hw/core/bus.c b/hw/core/bus.c
106
index XXXXXXX..XXXXXXX 100644
107
--- a/hw/core/bus.c
108
+++ b/hw/core/bus.c
109
@@ -XXX,XX +XXX,XX @@ int qbus_walk_children(BusState *bus,
110
return 0;
17
return 0;
111
}
18
}
112
19
113
+void bus_cold_reset(BusState *bus)
20
-#else
21
+ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
114
+{
22
+{
115
+ resettable_reset(OBJECT(bus), RESET_TYPE_COLD);
23
+ return ARMMMUIdx_MUser;
116
+}
24
+}
117
+
25
+
118
bool bus_is_in_reset(BusState *bus)
26
+#else /* !CONFIG_USER_ONLY */
27
28
/*
29
* What kind of stack write are we doing? This affects how exceptions
30
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op)
31
return tt_resp;
32
}
33
34
-#endif /* !CONFIG_USER_ONLY */
35
-
36
ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env,
37
bool secstate, bool priv, bool negpri)
119
{
38
{
120
return resettable_is_in_reset(OBJECT(bus));
39
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
121
diff --git a/hw/core/qdev.c b/hw/core/qdev.c
40
122
index XXXXXXX..XXXXXXX 100644
41
return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv);
123
--- a/hw/core/qdev.c
124
+++ b/hw/core/qdev.c
125
@@ -XXX,XX +XXX,XX @@ void qbus_reset_all_fn(void *opaque)
126
qbus_reset_all(bus);
127
}
42
}
128
129
+void device_cold_reset(DeviceState *dev)
130
+{
131
+ resettable_reset(OBJECT(dev), RESET_TYPE_COLD);
132
+}
133
+
43
+
134
bool device_is_in_reset(DeviceState *dev)
44
+#endif /* !CONFIG_USER_ONLY */
135
{
136
return resettable_is_in_reset(OBJECT(dev));
137
diff --git a/hw/core/resettable.c b/hw/core/resettable.c
138
index XXXXXXX..XXXXXXX 100644
139
--- a/hw/core/resettable.c
140
+++ b/hw/core/resettable.c
141
@@ -XXX,XX +XXX,XX @@ void resettable_change_parent(Object *obj, Object *newp, Object *oldp)
142
}
143
}
144
145
+void resettable_cold_reset_fn(void *opaque)
146
+{
147
+ resettable_reset((Object *) opaque, RESET_TYPE_COLD);
148
+}
149
+
150
void resettable_class_set_parent_phases(ResettableClass *rc,
151
ResettableEnterPhase enter,
152
ResettableHoldPhase hold,
153
--
45
--
154
2.20.1
46
2.34.1
155
47
156
48
diff view generated by jsdifflib
1
From: Damien Hedde <damien.hedde@greensocs.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
3
arm_v7m_mmu_idx_all() and arm_v7m_mmu_idx_for_secstate_and_priv()
4
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
4
are only used for system emulation in m_helper.c.
5
Move the definitions to avoid prototype forward declarations.
6
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20200123132823.1117486-10-damien.hedde@greensocs.com
9
Message-id: 20230206223502.25122-4-philmd@linaro.org
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
11
---
9
docs/devel/index.rst | 1 +
12
target/arm/internals.h | 14 --------
10
docs/devel/reset.rst | 289 +++++++++++++++++++++++++++++++++++++++++++
13
target/arm/m_helper.c | 74 +++++++++++++++++++++---------------------
11
2 files changed, 290 insertions(+)
14
2 files changed, 37 insertions(+), 51 deletions(-)
12
create mode 100644 docs/devel/reset.rst
13
15
14
diff --git a/docs/devel/index.rst b/docs/devel/index.rst
16
diff --git a/target/arm/internals.h b/target/arm/internals.h
15
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
16
--- a/docs/devel/index.rst
18
--- a/target/arm/internals.h
17
+++ b/docs/devel/index.rst
19
+++ b/target/arm/internals.h
18
@@ -XXX,XX +XXX,XX @@ Contents:
20
@@ -XXX,XX +XXX,XX @@ static inline ARMMMUIdx core_to_aa64_mmu_idx(int mmu_idx)
19
tcg
21
20
tcg-plugins
22
int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx);
21
bitops
23
22
+ reset
24
-/*
23
diff --git a/docs/devel/reset.rst b/docs/devel/reset.rst
25
- * Return the MMU index for a v7M CPU with all relevant information
24
new file mode 100644
26
- * manually specified.
25
index XXXXXXX..XXXXXXX
27
- */
26
--- /dev/null
28
-ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env,
27
+++ b/docs/devel/reset.rst
29
- bool secstate, bool priv, bool negpri);
28
@@ -XXX,XX +XXX,XX @@
30
-
31
-/*
32
- * Return the MMU index for a v7M CPU in the specified security and
33
- * privilege state.
34
- */
35
-ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env,
36
- bool secstate, bool priv);
37
-
38
/* Return the MMU index for a v7M CPU in the specified security state */
39
ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate);
40
41
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
42
index XXXXXXX..XXXXXXX 100644
43
--- a/target/arm/m_helper.c
44
+++ b/target/arm/m_helper.c
45
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
46
47
#else /* !CONFIG_USER_ONLY */
48
49
+static ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env,
50
+ bool secstate, bool priv, bool negpri)
51
+{
52
+ ARMMMUIdx mmu_idx = ARM_MMU_IDX_M;
29
+
53
+
30
+=======================================
54
+ if (priv) {
31
+Reset in QEMU: the Resettable interface
55
+ mmu_idx |= ARM_MMU_IDX_M_PRIV;
32
+=======================================
33
+
34
+The reset of qemu objects is handled using the resettable interface declared
35
+in ``include/hw/resettable.h``.
36
+
37
+This interface allows objects to be grouped (on a tree basis); so that the
38
+whole group can be reset consistently. Each individual member object does not
39
+have to care about others; in particular, problems of order (which object is
40
+reset first) are addressed.
41
+
42
+As of now DeviceClass and BusClass implement this interface.
43
+
44
+
45
+Triggering reset
46
+----------------
47
+
48
+This section documents the APIs which "users" of a resettable object should use
49
+to control it. All resettable control functions must be called while holding
50
+the iothread lock.
51
+
52
+You can apply a reset to an object using ``resettable_assert_reset()``. You need
53
+to call ``resettable_release_reset()`` to release the object from reset. To
54
+instantly reset an object, without keeping it in reset state, just call
55
+``resettable_reset()``. These functions take two parameters: a pointer to the
56
+object to reset and a reset type.
57
+
58
+Several types of reset will be supported. For now only cold reset is defined;
59
+others may be added later. The Resettable interface handles reset types with an
60
+enum:
61
+
62
+``RESET_TYPE_COLD``
63
+ Cold reset is supported by every resettable object. In QEMU, it means we reset
64
+ to the initial state corresponding to the start of QEMU; this might differ
65
+ from what is a real hardware cold reset. It differs from other resets (like
66
+ warm or bus resets) which may keep certain parts untouched.
67
+
68
+Calling ``resettable_reset()`` is equivalent to calling
69
+``resettable_assert_reset()`` then ``resettable_release_reset()``. It is
70
+possible to interleave multiple calls to these three functions. There may
71
+be several reset sources/controllers of a given object. The interface handles
72
+everything and the different reset controllers do not need to know anything
73
+about each others. The object will leave reset state only when each other
74
+controllers end their reset operation. This point is handled internally by
75
+maintaining a count of in-progress resets; it is crucial to call
76
+``resettable_release_reset()`` one time and only one time per
77
+``resettable_assert_reset()`` call.
78
+
79
+For now migration of a device or bus in reset is not supported. Care must be
80
+taken not to delay ``resettable_release_reset()`` after its
81
+``resettable_assert_reset()`` counterpart.
82
+
83
+Note that, since resettable is an interface, the API takes a simple Object as
84
+parameter. Still, it is a programming error to call a resettable function on a
85
+non-resettable object and it will trigger a run time assert error. Since most
86
+calls to resettable interface are done through base class functions, such an
87
+error is not likely to happen.
88
+
89
+For Devices and Buses, the following helper functions exist:
90
+
91
+- ``device_cold_reset()``
92
+- ``bus_cold_reset()``
93
+
94
+These are simple wrappers around resettable_reset() function; they only cast the
95
+Device or Bus into an Object and pass the cold reset type. When possible
96
+prefer to use these functions instead of ``resettable_reset()``.
97
+
98
+Device and bus functions co-exist because there can be semantic differences
99
+between resetting a bus and resetting the controller bridge which owns it.
100
+For example, consider a SCSI controller. Resetting the controller puts all
101
+its registers back to what reset state was as well as reset everything on the
102
+SCSI bus, whereas resetting just the SCSI bus only resets everything that's on
103
+it but not the controller.
104
+
105
+
106
+Multi-phase mechanism
107
+---------------------
108
+
109
+This section documents the internals of the resettable interface.
110
+
111
+The resettable interface uses a multi-phase system to relieve objects and
112
+machines from reset ordering problems. To address this, the reset operation
113
+of an object is split into three well defined phases.
114
+
115
+When resetting several objects (for example the whole machine at simulation
116
+startup), all first phases of all objects are executed, then all second phases
117
+and then all third phases.
118
+
119
+The three phases are:
120
+
121
+1. The **enter** phase is executed when the object enters reset. It resets only
122
+ local state of the object; it must not do anything that has a side-effect
123
+ on other objects, such as raising or lowering a qemu_irq line or reading or
124
+ writing guest memory.
125
+
126
+2. The **hold** phase is executed for entry into reset, once every object in the
127
+ group which is being reset has had its *enter* phase executed. At this point
128
+ devices can do actions that affect other objects.
129
+
130
+3. The **exit** phase is executed when the object leaves the reset state.
131
+ Actions affecting other objects are permitted.
132
+
133
+As said in previous section, the interface maintains a count of reset. This
134
+count is used to ensure phases are executed only when required. *enter* and
135
+*hold* phases are executed only when asserting reset for the first time
136
+(if an object is already in reset state when calling
137
+``resettable_assert_reset()`` or ``resettable_reset()``, they are not
138
+executed).
139
+The *exit* phase is executed only when the last reset operation ends. Therefore
140
+the object does not need to care how many of reset controllers it has and how
141
+many of them have started a reset.
142
+
143
+
144
+Handling reset in a resettable object
145
+-------------------------------------
146
+
147
+This section documents the APIs that an implementation of a resettable object
148
+must provide and what functions it has access to. It is intended for people
149
+who want to implement or convert a class which has the resettable interface;
150
+for example when specializing an existing device or bus.
151
+
152
+Methods to implement
153
+....................
154
+
155
+Three methods should be defined or left empty. Each method corresponds to a
156
+phase of the reset; they are name ``phases.enter()``, ``phases.hold()`` and
157
+``phases.exit()``. They all take the object as parameter. The *enter* method
158
+also take the reset type as second parameter.
159
+
160
+When extending an existing class, these methods may need to be extended too.
161
+The ``resettable_class_set_parent_phases()`` class function may be used to
162
+backup parent class methods.
163
+
164
+Here follows an example to implement reset for a Device which sets an IO while
165
+in reset.
166
+
167
+::
168
+
169
+ static void mydev_reset_enter(Object *obj, ResetType type)
170
+ {
171
+ MyDevClass *myclass = MYDEV_GET_CLASS(obj);
172
+ MyDevState *mydev = MYDEV(obj);
173
+ /* call parent class enter phase */
174
+ if (myclass->parent_phases.enter) {
175
+ myclass->parent_phases.enter(obj, type);
176
+ }
177
+ /* initialize local state only */
178
+ mydev->var = 0;
179
+ }
56
+ }
180
+
57
+
181
+ static void mydev_reset_hold(Object *obj)
58
+ if (negpri) {
182
+ {
59
+ mmu_idx |= ARM_MMU_IDX_M_NEGPRI;
183
+ MyDevClass *myclass = MYDEV_GET_CLASS(obj);
184
+ MyDevState *mydev = MYDEV(obj);
185
+ /* call parent class hold phase */
186
+ if (myclass->parent_phases.hold) {
187
+ myclass->parent_phases.hold(obj);
188
+ }
189
+ /* set an IO */
190
+ qemu_set_irq(mydev->irq, 1);
191
+ }
60
+ }
192
+
61
+
193
+ static void mydev_reset_exit(Object *obj)
62
+ if (secstate) {
194
+ {
63
+ mmu_idx |= ARM_MMU_IDX_M_S;
195
+ MyDevClass *myclass = MYDEV_GET_CLASS(obj);
196
+ MyDevState *mydev = MYDEV(obj);
197
+ /* call parent class exit phase */
198
+ if (myclass->parent_phases.exit) {
199
+ myclass->parent_phases.exit(obj);
200
+ }
201
+ /* clear an IO */
202
+ qemu_set_irq(mydev->irq, 0);
203
+ }
64
+ }
204
+
65
+
205
+ typedef struct MyDevClass {
66
+ return mmu_idx;
206
+ MyParentClass parent_class;
67
+}
207
+ /* to store eventual parent reset methods */
208
+ ResettablePhases parent_phases;
209
+ } MyDevClass;
210
+
68
+
211
+ static void mydev_class_init(ObjectClass *class, void *data)
69
+static ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env,
212
+ {
70
+ bool secstate, bool priv)
213
+ MyDevClass *myclass = MYDEV_CLASS(class);
71
+{
214
+ ResettableClass *rc = RESETTABLE_CLASS(class);
72
+ bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate);
215
+ resettable_class_set_parent_reset_phases(rc,
216
+ mydev_reset_enter,
217
+ mydev_reset_hold,
218
+ mydev_reset_exit,
219
+ &myclass->parent_phases);
220
+ }
221
+
73
+
222
+In the above example, we override all three phases. It is possible to override
74
+ return arm_v7m_mmu_idx_all(env, secstate, priv, negpri);
223
+only some of them by passing NULL instead of a function pointer to
75
+}
224
+``resettable_class_set_parent_reset_phases()``. For example, the following will
225
+only override the *enter* phase and leave *hold* and *exit* untouched::
226
+
76
+
227
+ resettable_class_set_parent_reset_phases(rc, mydev_reset_enter,
77
+/* Return the MMU index for a v7M CPU in the specified security state */
228
+ NULL, NULL,
78
+ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
229
+ &myclass->parent_phases);
79
+{
80
+ bool priv = arm_v7m_is_handler_mode(env) ||
81
+ !(env->v7m.control[secstate] & 1);
230
+
82
+
231
+This is equivalent to providing a trivial implementation of the hold and exit
83
+ return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv);
232
+phases which does nothing but call the parent class's implementation of the
84
+}
233
+phase.
234
+
85
+
235
+Polling the reset state
86
/*
236
+.......................
87
* What kind of stack write are we doing? This affects how exceptions
237
+
88
* generated during the stacking are treated.
238
+Resettable interface provides the ``resettable_is_in_reset()`` function.
89
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op)
239
+This function returns true if the object parameter is currently under reset.
90
return tt_resp;
240
+
91
}
241
+An object is under reset from the beginning of the *init* phase to the end of
92
242
+the *exit* phase. During all three phases, the function will return that the
93
-ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env,
243
+object is in reset.
94
- bool secstate, bool priv, bool negpri)
244
+
95
-{
245
+This function may be used if the object behavior has to be adapted
96
- ARMMMUIdx mmu_idx = ARM_MMU_IDX_M;
246
+while in reset state. For example if a device has an irq input,
97
-
247
+it will probably need to ignore it while in reset; then it can for
98
- if (priv) {
248
+example check the reset state at the beginning of the irq callback.
99
- mmu_idx |= ARM_MMU_IDX_M_PRIV;
249
+
100
- }
250
+Note that until migration of the reset state is supported, an object
101
-
251
+should not be left in reset. So apart from being currently executing
102
- if (negpri) {
252
+one of the reset phases, the only cases when this function will return
103
- mmu_idx |= ARM_MMU_IDX_M_NEGPRI;
253
+true is if an external interaction (like changing an io) is made during
104
- }
254
+*hold* or *exit* phase of another object in the same reset group.
105
-
255
+
106
- if (secstate) {
256
+Helpers ``device_is_in_reset()`` and ``bus_is_in_reset()`` are also provided
107
- mmu_idx |= ARM_MMU_IDX_M_S;
257
+for devices and buses and should be preferred.
108
- }
258
+
109
-
259
+
110
- return mmu_idx;
260
+Base class handling of reset
111
-}
261
+----------------------------
112
-
262
+
113
-ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env,
263
+This section documents parts of the reset mechanism that you only need to know
114
- bool secstate, bool priv)
264
+about if you are extending it to work with a new base class other than
115
-{
265
+DeviceClass or BusClass, or maintaining the existing code in those classes. Most
116
- bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate);
266
+people can ignore it.
117
-
267
+
118
- return arm_v7m_mmu_idx_all(env, secstate, priv, negpri);
268
+Methods to implement
119
-}
269
+....................
120
-
270
+
121
-/* Return the MMU index for a v7M CPU in the specified security state */
271
+There are two other methods that need to exist in a class implementing the
122
-ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
272
+interface: ``get_state()`` and ``child_foreach()``.
123
-{
273
+
124
- bool priv = arm_v7m_is_handler_mode(env) ||
274
+``get_state()`` is simple. *resettable* is an interface and, as a consequence,
125
- !(env->v7m.control[secstate] & 1);
275
+does not have any class state structure. But in order to factorize the code, we
126
-
276
+need one. This method must return a pointer to ``ResettableState`` structure.
127
- return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv);
277
+The structure must be allocated by the base class; preferably it should be
128
-}
278
+located inside the object instance structure.
129
-
279
+
130
#endif /* !CONFIG_USER_ONLY */
280
+``child_foreach()`` is more complex. It should execute the given callback on
281
+every reset child of the given resettable object. All children must be
282
+resettable too. Additional parameters (a reset type and an opaque pointer) must
283
+be passed to the callback too.
284
+
285
+In ``DeviceClass`` and ``BusClass`` the ``ResettableState`` is located
286
+``DeviceState`` and ``BusState`` structure. ``child_foreach()`` is implemented
287
+to follow the bus hierarchy; for a bus, it calls the function on every child
288
+device; for a device, it calls the function on every bus child. When we reset
289
+the main system bus, we reset the whole machine bus tree.
290
+
291
+Changing a resettable parent
292
+............................
293
+
294
+One thing which should be taken care of by the base class is handling reset
295
+hierarchy changes.
296
+
297
+The reset hierarchy is supposed to be static and built during machine creation.
298
+But there are actually some exceptions. To cope with this, the resettable API
299
+provides ``resettable_change_parent()``. This function allows to set, update or
300
+remove the parent of a resettable object after machine creation is done. As
301
+parameters, it takes the object being moved, the old parent if any and the new
302
+parent if any.
303
+
304
+This function can be used at any time when not in a reset operation. During
305
+a reset operation it must be used only in *hold* phase. Using it in *enter* or
306
+*exit* phase is an error.
307
+Also it should not be used during machine creation, although it is harmless to
308
+do so: the function is a no-op as long as old and new parent are NULL or not
309
+in reset.
310
+
311
+There is currently 2 cases where this function is used:
312
+
313
+1. *device hotplug*; it means a new device is introduced on a live bus.
314
+
315
+2. *hot bus change*; it means an existing live device is added, moved or
316
+ removed in the bus hierarchy. At the moment, it occurs only in the raspi
317
+ machines for changing the sdbus used by sd card.
318
--
131
--
319
2.20.1
132
2.34.1
320
133
321
134
diff view generated by jsdifflib
1
From: Andrew Jeffery <andrew@aj.id.au>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Initialise another SDHCI model instance for the AST2600's eMMC
3
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
4
controller and use the SDHCI's num_slots value introduced previously to
4
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
5
determine whether we should create an SD card instance for the new slot.
5
Message-id: 20230206223502.25122-5-philmd@linaro.org
6
7
Signed-off-by: Andrew Jeffery <andrew@aj.id.au>
8
Reviewed-by: Cédric Le Goater <clg@kaod.org>
9
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
10
Signed-off-by: Cédric Le Goater <clg@kaod.org>
11
Message-id: 20200114103433.30534-3-clg@kaod.org
12
[ clg : - removed ternary operator from sdhci_attach_drive()
13
- renamed SDHCI objects with a '-controller' prefix ]
14
Signed-off-by: Cédric Le Goater <clg@kaod.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
7
---
17
include/hw/arm/aspeed_soc.h | 2 ++
8
target/arm/helper.c | 12 ++++++++++--
18
hw/arm/aspeed.c | 26 +++++++++++++++++---------
9
1 file changed, 10 insertions(+), 2 deletions(-)
19
hw/arm/aspeed_ast2600.c | 29 ++++++++++++++++++++++++++---
20
3 files changed, 45 insertions(+), 12 deletions(-)
21
10
22
diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h
11
diff --git a/target/arm/helper.c b/target/arm/helper.c
23
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100644
24
--- a/include/hw/arm/aspeed_soc.h
13
--- a/target/arm/helper.c
25
+++ b/include/hw/arm/aspeed_soc.h
14
+++ b/target/arm/helper.c
26
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState {
15
@@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu)
27
AspeedGPIOState gpio;
28
AspeedGPIOState gpio_1_8v;
29
AspeedSDHCIState sdhci;
30
+ AspeedSDHCIState emmc;
31
} AspeedSoCState;
32
33
#define TYPE_ASPEED_SOC "aspeed-soc"
34
@@ -XXX,XX +XXX,XX @@ enum {
35
ASPEED_MII4,
36
ASPEED_SDRAM,
37
ASPEED_XDMA,
38
+ ASPEED_EMMC,
39
};
40
41
#endif /* ASPEED_SOC_H */
42
diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c
43
index XXXXXXX..XXXXXXX 100644
44
--- a/hw/arm/aspeed.c
45
+++ b/hw/arm/aspeed.c
46
@@ -XXX,XX +XXX,XX @@ static void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype,
47
}
16
}
48
}
17
}
49
18
50
+static void sdhci_attach_drive(SDHCIState *sdhci, DriveInfo *dinfo)
19
+#ifndef CONFIG_USER_ONLY
51
+{
20
/*
52
+ DeviceState *card;
21
* We don't know until after realize whether there's a GICv3
53
+
22
* attached, and that is what registers the gicv3 sysregs.
54
+ card = qdev_create(qdev_get_child_bus(DEVICE(sdhci), "sd-bus"),
23
@@ -XXX,XX +XXX,XX @@ static uint64_t id_pfr1_read(CPUARMState *env, const ARMCPRegInfo *ri)
55
+ TYPE_SD_CARD);
24
return pfr1;
56
+ if (dinfo) {
25
}
57
+ qdev_prop_set_drive(card, "drive", blk_by_legacy_dinfo(dinfo),
26
58
+ &error_fatal);
27
-#ifndef CONFIG_USER_ONLY
59
+ }
28
static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri)
60
+ object_property_set_bool(OBJECT(card), true, "realized", &error_fatal);
61
+}
62
+
63
static void aspeed_machine_init(MachineState *machine)
64
{
29
{
65
AspeedBoardState *bmc;
30
ARMCPU *cpu = env_archcpu(env);
66
@@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine)
31
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
67
}
32
.opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 1,
68
33
.access = PL1_R, .type = ARM_CP_NO_RAW,
69
for (i = 0; i < bmc->soc.sdhci.num_slots; i++) {
34
.accessfn = access_aa32_tid3,
70
- SDHCIState *sdhci = &bmc->soc.sdhci.slots[i];
35
+#ifdef CONFIG_USER_ONLY
71
- DriveInfo *dinfo = drive_get_next(IF_SD);
36
+ .type = ARM_CP_CONST,
72
- BlockBackend *blk;
37
+ .resetvalue = cpu->isar.id_pfr1,
73
- DeviceState *card;
38
+#else
74
+ sdhci_attach_drive(&bmc->soc.sdhci.slots[i], drive_get_next(IF_SD));
39
+ .type = ARM_CP_NO_RAW,
75
+ }
40
+ .accessfn = access_aa32_tid3,
76
41
.readfn = id_pfr1_read,
77
- blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL;
42
- .writefn = arm_cp_write_ignore },
78
- card = qdev_create(qdev_get_child_bus(DEVICE(sdhci), "sd-bus"),
43
+ .writefn = arm_cp_write_ignore
79
- TYPE_SD_CARD);
44
+#endif
80
- qdev_prop_set_drive(card, "drive", blk, &error_fatal);
45
+ },
81
- object_property_set_bool(OBJECT(card), true, "realized", &error_fatal);
46
{ .name = "ID_DFR0", .state = ARM_CP_STATE_BOTH,
82
+ if (bmc->soc.emmc.num_slots) {
47
.opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 2,
83
+ sdhci_attach_drive(&bmc->soc.emmc.slots[0], drive_get_next(IF_SD));
48
.access = PL1_R, .type = ARM_CP_CONST,
84
}
85
86
arm_load_kernel(ARM_CPU(first_cpu), machine, &aspeed_board_binfo);
87
diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c
88
index XXXXXXX..XXXXXXX 100644
89
--- a/hw/arm/aspeed_ast2600.c
90
+++ b/hw/arm/aspeed_ast2600.c
91
@@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = {
92
[ASPEED_ADC] = 0x1E6E9000,
93
[ASPEED_VIDEO] = 0x1E700000,
94
[ASPEED_SDHCI] = 0x1E740000,
95
+ [ASPEED_EMMC] = 0x1E750000,
96
[ASPEED_GPIO] = 0x1E780000,
97
[ASPEED_GPIO_1_8V] = 0x1E780800,
98
[ASPEED_RTC] = 0x1E781000,
99
@@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = {
100
101
#define ASPEED_SOC_AST2600_MAX_IRQ 128
102
103
+/* Shared Peripheral Interrupt values below are offset by -32 from datasheet */
104
static const int aspeed_soc_ast2600_irqmap[] = {
105
[ASPEED_UART1] = 47,
106
[ASPEED_UART2] = 48,
107
@@ -XXX,XX +XXX,XX @@ static const int aspeed_soc_ast2600_irqmap[] = {
108
[ASPEED_ADC] = 78,
109
[ASPEED_XDMA] = 6,
110
[ASPEED_SDHCI] = 43,
111
+ [ASPEED_EMMC] = 15,
112
[ASPEED_GPIO] = 40,
113
[ASPEED_GPIO_1_8V] = 11,
114
[ASPEED_RTC] = 13,
115
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_init(Object *obj)
116
sysbus_init_child_obj(obj, "gpio_1_8v", OBJECT(&s->gpio_1_8v),
117
sizeof(s->gpio_1_8v), typename);
118
119
- sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci),
120
- TYPE_ASPEED_SDHCI);
121
+ sysbus_init_child_obj(obj, "sd-controller", OBJECT(&s->sdhci),
122
+ sizeof(s->sdhci), TYPE_ASPEED_SDHCI);
123
124
object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort);
125
126
/* Init sd card slot class here so that they're under the correct parent */
127
for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
128
- sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]),
129
+ sysbus_init_child_obj(obj, "sd-controller.sdhci[*]",
130
+ OBJECT(&s->sdhci.slots[i]),
131
sizeof(s->sdhci.slots[i]), TYPE_SYSBUS_SDHCI);
132
}
133
+
134
+ sysbus_init_child_obj(obj, "emmc-controller", OBJECT(&s->emmc),
135
+ sizeof(s->emmc), TYPE_ASPEED_SDHCI);
136
+
137
+ object_property_set_int(OBJECT(&s->emmc), 1, "num-slots", &error_abort);
138
+
139
+ sysbus_init_child_obj(obj, "emmc-controller.sdhci",
140
+ OBJECT(&s->emmc.slots[0]), sizeof(s->emmc.slots[0]),
141
+ TYPE_SYSBUS_SDHCI);
142
}
143
144
/*
145
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp)
146
sc->memmap[ASPEED_SDHCI]);
147
sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
148
aspeed_soc_get_irq(s, ASPEED_SDHCI));
149
+
150
+ /* eMMC */
151
+ object_property_set_bool(OBJECT(&s->emmc), true, "realized", &err);
152
+ if (err) {
153
+ error_propagate(errp, err);
154
+ return;
155
+ }
156
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->emmc), 0, sc->memmap[ASPEED_EMMC]);
157
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->emmc), 0,
158
+ aspeed_soc_get_irq(s, ASPEED_EMMC));
159
}
160
161
static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data)
162
--
49
--
163
2.20.1
50
2.34.1
164
51
165
52
diff view generated by jsdifflib
1
From: Damien Hedde <damien.hedde@greensocs.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
This commit make use of the resettable API to reset the device being
3
Suggested-by: Richard Henderson <richard.henderson@linaro.org>
4
hotplugged when it is realized. Also it ensures it is put in a reset
4
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
5
state coherent with the parent it is plugged into.
6
7
Note that there is a difference in the reset. Instead of resetting
8
only the hotplugged device, we reset also its subtree (switch to
9
resettable API). This is not expected to be a problem because
10
sub-buses are just realized too. If a hotplugged device has any
11
sub-buses it is logical to reset them too at this point.
12
13
The recently added should_be_hidden and PCI's partially_hotplugged
14
mechanisms do not interfere with realize operation:
15
+ In the should_be_hidden use case, device creation is
16
delayed.
17
+ The partially_hotplugged mechanism prevents a device to be
18
unplugged and unrealized from qdev POV and unrealized.
19
20
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
21
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
22
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
Message-id: 20230206223502.25122-6-philmd@linaro.org
23
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
24
Message-id: 20200123132823.1117486-8-damien.hedde@greensocs.com
25
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
26
---
8
---
27
include/hw/resettable.h | 11 +++++++++++
9
linux-user/user-internals.h | 2 +-
28
hw/core/qdev.c | 15 ++++++++++++++-
10
target/arm/cpu.h | 2 +-
29
2 files changed, 25 insertions(+), 1 deletion(-)
11
linux-user/arm/cpu_loop.c | 4 ++--
12
3 files changed, 4 insertions(+), 4 deletions(-)
30
13
31
diff --git a/include/hw/resettable.h b/include/hw/resettable.h
14
diff --git a/linux-user/user-internals.h b/linux-user/user-internals.h
32
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
33
--- a/include/hw/resettable.h
16
--- a/linux-user/user-internals.h
34
+++ b/include/hw/resettable.h
17
+++ b/linux-user/user-internals.h
35
@@ -XXX,XX +XXX,XX @@ struct ResettableState {
18
@@ -XXX,XX +XXX,XX @@ void print_termios(void *arg);
36
bool exit_phase_in_progress;
19
#ifdef TARGET_ARM
37
};
20
static inline int regpairs_aligned(CPUArchState *cpu_env, int num)
38
21
{
39
+/**
22
- return cpu_env->eabi == 1;
40
+ * resettable_state_clear:
23
+ return cpu_env->eabi;
41
+ * Clear the state. It puts the state to the initial (zeroed) state required
24
}
42
+ * to reuse an object. Typically used in realize step of base classes
25
#elif defined(TARGET_MIPS) && defined(TARGET_ABI_MIPSO32)
43
+ * implementing the interface.
26
static inline int regpairs_aligned(CPUArchState *cpu_env, int num) { return 1; }
44
+ */
27
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
45
+static inline void resettable_state_clear(ResettableState *state)
46
+{
47
+ memset(state, 0, sizeof(ResettableState));
48
+}
49
+
50
/**
51
* resettable_reset:
52
* Trigger a reset on an object @obj of type @type. @obj must implement
53
diff --git a/hw/core/qdev.c b/hw/core/qdev.c
54
index XXXXXXX..XXXXXXX 100644
28
index XXXXXXX..XXXXXXX 100644
55
--- a/hw/core/qdev.c
29
--- a/target/arm/cpu.h
56
+++ b/hw/core/qdev.c
30
+++ b/target/arm/cpu.h
57
@@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp)
31
@@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState {
58
}
32
59
}
33
#if defined(CONFIG_USER_ONLY)
60
34
/* For usermode syscall translation. */
61
+ /*
35
- int eabi;
62
+ * Clear the reset state, in case the object was previously unrealized
36
+ bool eabi;
63
+ * with a dirty state.
37
#endif
64
+ */
38
65
+ resettable_state_clear(&dev->reset);
39
struct CPUBreakpoint *cpu_breakpoint[16];
66
+
40
diff --git a/linux-user/arm/cpu_loop.c b/linux-user/arm/cpu_loop.c
67
QLIST_FOREACH(bus, &dev->child_bus, sibling) {
41
index XXXXXXX..XXXXXXX 100644
68
object_property_set_bool(OBJECT(bus), true, "realized",
42
--- a/linux-user/arm/cpu_loop.c
69
&local_err);
43
+++ b/linux-user/arm/cpu_loop.c
70
@@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp)
44
@@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env)
71
}
45
break;
72
}
46
case EXCP_SWI:
73
if (dev->hotplugged) {
47
{
74
- device_legacy_reset(dev);
48
- env->eabi = 1;
75
+ /*
49
+ env->eabi = true;
76
+ * Reset the device, as well as its subtree which, at this point,
50
/* system call */
77
+ * should be realized too.
51
if (env->thumb) {
78
+ */
52
/* Thumb is always EABI style with syscall number in r7 */
79
+ resettable_assert_reset(OBJECT(dev), RESET_TYPE_COLD);
53
@@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env)
80
+ resettable_change_parent(OBJECT(dev), OBJECT(dev->parent_bus),
54
* > 0xfffff and are handled below as out-of-range.
81
+ NULL);
55
*/
82
+ resettable_release_reset(OBJECT(dev), RESET_TYPE_COLD);
56
n ^= ARM_SYSCALL_BASE;
83
}
57
- env->eabi = 0;
84
dev->pending_deleted_event = false;
58
+ env->eabi = false;
59
}
60
}
85
61
86
--
62
--
87
2.20.1
63
2.34.1
88
64
89
65
diff view generated by jsdifflib
1
From: Andrew Jones <drjones@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
When a VM is stopped (such as when it's paused) guest virtual time
3
Although the 'eabi' field is only used in user emulation where
4
should stop counting. Otherwise, when the VM is resumed it will
4
CPU reset doesn't occur, it doesn't belong to the area to reset.
5
experience time jumps and its kernel may report soft lockups. Not
5
Move it after the 'end_reset_fields' for consistency.
6
counting virtual time while the VM is stopped has the side effect
7
of making the guest's time appear to lag when compared with real
8
time, and even with time derived from the physical counter. For
9
this reason, this change, which is enabled by default, comes with
10
a KVM CPU feature allowing it to be disabled, restoring legacy
11
behavior.
12
6
13
This patch only provides the implementation of the virtual time
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
14
adjustment. A subsequent patch will provide the CPU property
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
15
allowing the change to be enabled and disabled.
9
Message-id: 20230206223502.25122-7-philmd@linaro.org
16
17
Reported-by: Bijan Mottahedeh <bijan.mottahedeh@oracle.com>
18
Signed-off-by: Andrew Jones <drjones@redhat.com>
19
Message-id: 20200120101023.16030-6-drjones@redhat.com
20
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
21
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
22
---
11
---
23
target/arm/cpu.h | 7 ++++
12
target/arm/cpu.h | 9 ++++-----
24
target/arm/kvm_arm.h | 38 ++++++++++++++++++
13
1 file changed, 4 insertions(+), 5 deletions(-)
25
target/arm/kvm.c | 92 ++++++++++++++++++++++++++++++++++++++++++++
26
target/arm/kvm32.c | 3 ++
27
target/arm/kvm64.c | 3 ++
28
target/arm/machine.c | 7 ++++
29
6 files changed, 150 insertions(+)
30
14
31
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
15
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
32
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
33
--- a/target/arm/cpu.h
17
--- a/target/arm/cpu.h
34
+++ b/target/arm/cpu.h
18
+++ b/target/arm/cpu.h
35
@@ -XXX,XX +XXX,XX @@ struct ARMCPU {
19
@@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState {
36
/* KVM init features for this CPU */
20
ARMVectorReg zarray[ARM_MAX_VQ * 16];
37
uint32_t kvm_init_features[7];
38
39
+ /* KVM CPU state */
40
+
41
+ /* KVM virtual time adjustment */
42
+ bool kvm_adjvtime;
43
+ bool kvm_vtime_dirty;
44
+ uint64_t kvm_vtime;
45
+
46
/* Uniprocessor system with MP extensions */
47
bool mp_is_up;
48
49
diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h
50
index XXXXXXX..XXXXXXX 100644
51
--- a/target/arm/kvm_arm.h
52
+++ b/target/arm/kvm_arm.h
53
@@ -XXX,XX +XXX,XX @@ bool write_list_to_kvmstate(ARMCPU *cpu, int level);
54
*/
55
bool write_kvmstate_to_list(ARMCPU *cpu);
56
57
+/**
58
+ * kvm_arm_cpu_pre_save:
59
+ * @cpu: ARMCPU
60
+ *
61
+ * Called after write_kvmstate_to_list() from cpu_pre_save() to update
62
+ * the cpreg list with KVM CPU state.
63
+ */
64
+void kvm_arm_cpu_pre_save(ARMCPU *cpu);
65
+
66
+/**
67
+ * kvm_arm_cpu_post_load:
68
+ * @cpu: ARMCPU
69
+ *
70
+ * Called from cpu_post_load() to update KVM CPU state from the cpreg list.
71
+ */
72
+void kvm_arm_cpu_post_load(ARMCPU *cpu);
73
+
74
/**
75
* kvm_arm_reset_vcpu:
76
* @cpu: ARMCPU
77
@@ -XXX,XX +XXX,XX @@ int kvm_arm_sync_mpstate_to_kvm(ARMCPU *cpu);
78
*/
79
int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu);
80
81
+/**
82
+ * kvm_arm_get_virtual_time:
83
+ * @cs: CPUState
84
+ *
85
+ * Gets the VCPU's virtual counter and stores it in the KVM CPU state.
86
+ */
87
+void kvm_arm_get_virtual_time(CPUState *cs);
88
+
89
+/**
90
+ * kvm_arm_put_virtual_time:
91
+ * @cs: CPUState
92
+ *
93
+ * Sets the VCPU's virtual counter to the value stored in the KVM CPU state.
94
+ */
95
+void kvm_arm_put_virtual_time(CPUState *cs);
96
+
97
+void kvm_arm_vm_state_change(void *opaque, int running, RunState state);
98
+
99
int kvm_arm_vgic_probe(void);
100
101
void kvm_arm_pmu_set_irq(CPUState *cs, int irq);
102
@@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_pmu_set_irq(CPUState *cs, int irq) {}
103
static inline void kvm_arm_pmu_init(CPUState *cs) {}
104
105
static inline void kvm_arm_sve_get_vls(CPUState *cs, unsigned long *map) {}
106
+
107
+static inline void kvm_arm_get_virtual_time(CPUState *cs) {}
108
+static inline void kvm_arm_put_virtual_time(CPUState *cs) {}
109
#endif
21
#endif
110
22
111
static inline const char *gic_class_name(void)
23
-#if defined(CONFIG_USER_ONLY)
112
diff --git a/target/arm/kvm.c b/target/arm/kvm.c
24
- /* For usermode syscall translation. */
113
index XXXXXXX..XXXXXXX 100644
25
- bool eabi;
114
--- a/target/arm/kvm.c
26
-#endif
115
+++ b/target/arm/kvm.c
27
-
116
@@ -XXX,XX +XXX,XX @@ static int compare_u64(const void *a, const void *b)
28
struct CPUBreakpoint *cpu_breakpoint[16];
117
return 0;
29
struct CPUWatchpoint *cpu_watchpoint[16];
118
}
30
119
31
@@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState {
120
+/*
32
const struct arm_boot_info *boot_info;
121
+ * cpreg_values are sorted in ascending order by KVM register ID
33
/* Store GICv3CPUState to access from this struct */
122
+ * (see kvm_arm_init_cpreg_list). This allows us to cheaply find
34
void *gicv3state;
123
+ * the storage for a KVM register by ID with a binary search.
35
+#if defined(CONFIG_USER_ONLY)
124
+ */
36
+ /* For usermode syscall translation. */
125
+static uint64_t *kvm_arm_get_cpreg_ptr(ARMCPU *cpu, uint64_t regidx)
37
+ bool eabi;
126
+{
38
+#endif /* CONFIG_USER_ONLY */
127
+ uint64_t *res;
39
128
+
40
#ifdef TARGET_TAGGED_ADDRESSES
129
+ res = bsearch(&regidx, cpu->cpreg_indexes, cpu->cpreg_array_len,
41
/* Linux syscall tagged address support */
130
+ sizeof(uint64_t), compare_u64);
131
+ assert(res);
132
+
133
+ return &cpu->cpreg_values[res - cpu->cpreg_indexes];
134
+}
135
+
136
/* Initialize the ARMCPU cpreg list according to the kernel's
137
* definition of what CPU registers it knows about (and throw away
138
* the previous TCG-created cpreg list).
139
@@ -XXX,XX +XXX,XX @@ bool write_list_to_kvmstate(ARMCPU *cpu, int level)
140
return ok;
141
}
142
143
+void kvm_arm_cpu_pre_save(ARMCPU *cpu)
144
+{
145
+ /* KVM virtual time adjustment */
146
+ if (cpu->kvm_vtime_dirty) {
147
+ *kvm_arm_get_cpreg_ptr(cpu, KVM_REG_ARM_TIMER_CNT) = cpu->kvm_vtime;
148
+ }
149
+}
150
+
151
+void kvm_arm_cpu_post_load(ARMCPU *cpu)
152
+{
153
+ /* KVM virtual time adjustment */
154
+ if (cpu->kvm_adjvtime) {
155
+ cpu->kvm_vtime = *kvm_arm_get_cpreg_ptr(cpu, KVM_REG_ARM_TIMER_CNT);
156
+ cpu->kvm_vtime_dirty = true;
157
+ }
158
+}
159
+
160
void kvm_arm_reset_vcpu(ARMCPU *cpu)
161
{
162
int ret;
163
@@ -XXX,XX +XXX,XX @@ int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu)
164
return 0;
165
}
166
167
+void kvm_arm_get_virtual_time(CPUState *cs)
168
+{
169
+ ARMCPU *cpu = ARM_CPU(cs);
170
+ struct kvm_one_reg reg = {
171
+ .id = KVM_REG_ARM_TIMER_CNT,
172
+ .addr = (uintptr_t)&cpu->kvm_vtime,
173
+ };
174
+ int ret;
175
+
176
+ if (cpu->kvm_vtime_dirty) {
177
+ return;
178
+ }
179
+
180
+ ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &reg);
181
+ if (ret) {
182
+ error_report("Failed to get KVM_REG_ARM_TIMER_CNT");
183
+ abort();
184
+ }
185
+
186
+ cpu->kvm_vtime_dirty = true;
187
+}
188
+
189
+void kvm_arm_put_virtual_time(CPUState *cs)
190
+{
191
+ ARMCPU *cpu = ARM_CPU(cs);
192
+ struct kvm_one_reg reg = {
193
+ .id = KVM_REG_ARM_TIMER_CNT,
194
+ .addr = (uintptr_t)&cpu->kvm_vtime,
195
+ };
196
+ int ret;
197
+
198
+ if (!cpu->kvm_vtime_dirty) {
199
+ return;
200
+ }
201
+
202
+ ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &reg);
203
+ if (ret) {
204
+ error_report("Failed to set KVM_REG_ARM_TIMER_CNT");
205
+ abort();
206
+ }
207
+
208
+ cpu->kvm_vtime_dirty = false;
209
+}
210
+
211
int kvm_put_vcpu_events(ARMCPU *cpu)
212
{
213
CPUARMState *env = &cpu->env;
214
@@ -XXX,XX +XXX,XX @@ MemTxAttrs kvm_arch_post_run(CPUState *cs, struct kvm_run *run)
215
return MEMTXATTRS_UNSPECIFIED;
216
}
217
218
+void kvm_arm_vm_state_change(void *opaque, int running, RunState state)
219
+{
220
+ CPUState *cs = opaque;
221
+ ARMCPU *cpu = ARM_CPU(cs);
222
+
223
+ if (running) {
224
+ if (cpu->kvm_adjvtime) {
225
+ kvm_arm_put_virtual_time(cs);
226
+ }
227
+ } else {
228
+ if (cpu->kvm_adjvtime) {
229
+ kvm_arm_get_virtual_time(cs);
230
+ }
231
+ }
232
+}
233
234
int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
235
{
236
diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c
237
index XXXXXXX..XXXXXXX 100644
238
--- a/target/arm/kvm32.c
239
+++ b/target/arm/kvm32.c
240
@@ -XXX,XX +XXX,XX @@
241
#include "qemu-common.h"
242
#include "cpu.h"
243
#include "qemu/timer.h"
244
+#include "sysemu/runstate.h"
245
#include "sysemu/kvm.h"
246
#include "kvm_arm.h"
247
#include "internals.h"
248
@@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs)
249
return -EINVAL;
250
}
251
252
+ qemu_add_vm_change_state_handler(kvm_arm_vm_state_change, cs);
253
+
254
/* Determine init features for this CPU */
255
memset(cpu->kvm_init_features, 0, sizeof(cpu->kvm_init_features));
256
if (cpu->start_powered_off) {
257
diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c
258
index XXXXXXX..XXXXXXX 100644
259
--- a/target/arm/kvm64.c
260
+++ b/target/arm/kvm64.c
261
@@ -XXX,XX +XXX,XX @@
262
#include "qemu/host-utils.h"
263
#include "qemu/main-loop.h"
264
#include "exec/gdbstub.h"
265
+#include "sysemu/runstate.h"
266
#include "sysemu/kvm.h"
267
#include "sysemu/kvm_int.h"
268
#include "kvm_arm.h"
269
@@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs)
270
return -EINVAL;
271
}
272
273
+ qemu_add_vm_change_state_handler(kvm_arm_vm_state_change, cs);
274
+
275
/* Determine init features for this CPU */
276
memset(cpu->kvm_init_features, 0, sizeof(cpu->kvm_init_features));
277
if (cpu->start_powered_off) {
278
diff --git a/target/arm/machine.c b/target/arm/machine.c
279
index XXXXXXX..XXXXXXX 100644
280
--- a/target/arm/machine.c
281
+++ b/target/arm/machine.c
282
@@ -XXX,XX +XXX,XX @@ static int cpu_pre_save(void *opaque)
283
/* This should never fail */
284
abort();
285
}
286
+
287
+ /*
288
+ * kvm_arm_cpu_pre_save() must be called after
289
+ * write_kvmstate_to_list()
290
+ */
291
+ kvm_arm_cpu_pre_save(cpu);
292
} else {
293
if (!write_cpustate_to_list(cpu, false)) {
294
/* This should never fail. */
295
@@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id)
296
* we're using it.
297
*/
298
write_list_to_cpustate(cpu);
299
+ kvm_arm_cpu_post_load(cpu);
300
} else {
301
if (!write_list_to_cpustate(cpu)) {
302
return -1;
303
--
42
--
304
2.20.1
43
2.34.1
305
44
306
45
diff view generated by jsdifflib
1
From: Zenghui Yu <yuzenghui@huawei.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
If LPIs are disabled, KVM will just ignore the GICR_PENDBASER.PTZ bit when
3
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
4
restoring GICR_CTLR. Setting PTZ here makes littlt sense in "reduce GIC
4
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
5
initialization time".
5
Message-id: 20230206223502.25122-8-philmd@linaro.org
6
7
And what's worse, PTZ is generally programmed by guest to indicate to the
8
Redistributor whether the LPI Pending table is zero when enabling LPIs.
9
If migration is triggered when the PTZ has just been cleared by guest (and
10
before enabling LPIs), we will see PTZ==1 on the destination side, which
11
is not as expected. Let's just drop this hackish userspace behavior.
12
13
Also take this chance to refine the comment a bit.
14
15
Fixes: 367b9f527bec ("hw/intc/arm_gicv3_kvm: Implement get/put functions")
16
Signed-off-by: Zenghui Yu <yuzenghui@huawei.com>
17
Message-id: 20200119133051.642-1-yuzenghui@huawei.com
18
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
---
7
---
21
hw/intc/arm_gicv3_kvm.c | 11 ++++-------
8
target/arm/cpu.h | 3 ++-
22
1 file changed, 4 insertions(+), 7 deletions(-)
9
1 file changed, 2 insertions(+), 1 deletion(-)
23
10
24
diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c
11
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
25
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100644
26
--- a/hw/intc/arm_gicv3_kvm.c
13
--- a/target/arm/cpu.h
27
+++ b/hw/intc/arm_gicv3_kvm.c
14
+++ b/target/arm/cpu.h
28
@@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_put(GICv3State *s)
15
@@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState {
29
kvm_gicd_access(s, GICD_CTLR, &reg, true);
16
30
17
void *nvic;
31
if (redist_typer & GICR_TYPER_PLPIS) {
18
const struct arm_boot_info *boot_info;
32
- /* Set base addresses before LPIs are enabled by GICR_CTLR write */
19
+#if !defined(CONFIG_USER_ONLY)
33
+ /*
20
/* Store GICv3CPUState to access from this struct */
34
+ * Restore base addresses before LPIs are potentially enabled by
21
void *gicv3state;
35
+ * GICR_CTLR write
22
-#if defined(CONFIG_USER_ONLY)
36
+ */
23
+#else /* CONFIG_USER_ONLY */
37
for (ncpu = 0; ncpu < s->num_cpu; ncpu++) {
24
/* For usermode syscall translation. */
38
GICv3CPUState *c = &s->cpu[ncpu];
25
bool eabi;
39
26
#endif /* CONFIG_USER_ONLY */
40
@@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_put(GICv3State *s)
41
kvm_gicr_access(s, GICR_PROPBASER + 4, ncpu, &regh, true);
42
43
reg64 = c->gicr_pendbaser;
44
- if (!(c->gicr_ctlr & GICR_CTLR_ENABLE_LPIS)) {
45
- /* Setting PTZ is advised if LPIs are disabled, to reduce
46
- * GIC initialization time.
47
- */
48
- reg64 |= GICR_PENDBASER_PTZ;
49
- }
50
regl = (uint32_t)reg64;
51
kvm_gicr_access(s, GICR_PENDBASER, ncpu, &regl, true);
52
regh = (uint32_t)(reg64 >> 32);
53
--
27
--
54
2.20.1
28
2.34.1
55
29
56
30
diff view generated by jsdifflib
1
From: Damien Hedde <damien.hedde@greensocs.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Replace deprecated qdev_reset_all by resettable_cold_reset_fn for
4
the ipl registration in the main reset handlers.
5
6
This does not impact the behavior for the following reasons:
7
+ at this point resettable just call the old reset methods of devices
8
and buses in the same order than qdev/qbus.
9
+ resettable handlers registered with qemu_register_reset are
10
serialized; there is no interleaving.
11
+ eventual explicit calls to legacy reset API (device_reset or
12
qdev/qbus_reset) inside this reset handler will not be masked out
13
by resettable mechanism; they do not go through resettable api.
14
15
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
16
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
17
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
18
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
19
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
3
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
20
Message-id: 20200123132823.1117486-12-damien.hedde@greensocs.com
4
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
5
Message-id: 20230206223502.25122-9-philmd@linaro.org
21
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
22
---
7
---
23
hw/s390x/ipl.c | 10 +++++++++-
8
target/arm/cpu.h | 2 +-
24
1 file changed, 9 insertions(+), 1 deletion(-)
9
1 file changed, 1 insertion(+), 1 deletion(-)
25
10
26
diff --git a/hw/s390x/ipl.c b/hw/s390x/ipl.c
11
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
27
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100644
28
--- a/hw/s390x/ipl.c
13
--- a/target/arm/cpu.h
29
+++ b/hw/s390x/ipl.c
14
+++ b/target/arm/cpu.h
30
@@ -XXX,XX +XXX,XX @@ static void s390_ipl_realize(DeviceState *dev, Error **errp)
15
@@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState {
31
*/
16
} sau;
32
ipl->compat_start_addr = ipl->start_addr;
17
33
ipl->compat_bios_start_addr = ipl->bios_start_addr;
18
void *nvic;
34
- qemu_register_reset(qdev_reset_all_fn, dev);
19
- const struct arm_boot_info *boot_info;
35
+ /*
20
#if !defined(CONFIG_USER_ONLY)
36
+ * Because this Device is not on any bus in the qbus tree (it is
21
+ const struct arm_boot_info *boot_info;
37
+ * not a sysbus device and it's not on some other bus like a PCI
22
/* Store GICv3CPUState to access from this struct */
38
+ * bus) it will not be automatically reset by the 'reset the
23
void *gicv3state;
39
+ * sysbus' hook registered by vl.c like most devices. So we must
24
#else /* CONFIG_USER_ONLY */
40
+ * manually register a reset hook for it.
41
+ * TODO: there should be a better way to do this.
42
+ */
43
+ qemu_register_reset(resettable_cold_reset_fn, dev);
44
error:
45
error_propagate(errp, err);
46
}
47
--
25
--
48
2.20.1
26
2.34.1
49
27
50
28
diff view generated by jsdifflib
1
From: Damien Hedde <damien.hedde@greensocs.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Replace deprecated qbus_reset_all by resettable_cold_reset_fn for
3
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
4
the sysbus reset registration.
5
6
Apart for the raspi machines, this does not impact the behavior
7
because:
8
+ at this point resettable just calls the old reset methods of devices
9
and buses in the same order as qdev/qbus.
10
+ resettable handlers registered with qemu_register_reset are
11
serialized; there is no interleaving.
12
+ eventual explicit calls to legacy reset API (device_reset or
13
qdev/qbus_reset) inside this reset handler will not be masked out
14
by resettable mechanism; they do not go through resettable api.
15
16
For the raspi machines, during the sysbus reset the sd-card is not
17
reset twice anymore but only once. This is a consequence of switching
18
both sysbus reset and changing parent to resettable; it detects the
19
second reset is not needed. This has no impact on the state after
20
reset; the sd-card reset method only reset local state and query
21
information from the block backend.
22
23
The raspi reset change can be observed by using the following command
24
(reset will occurs, then do Ctrl-C to end qemu; no firmware is
25
given here).
26
qemu-system-aarch64 -M raspi3 \
27
-trace resettable_phase_hold_exec \
28
-trace qdev_update_parent_bus \
29
-trace resettable_change_parent \
30
-trace qdev_reset -trace qbus_reset
31
32
Before the patch, the qdev/qbus_reset traces show when reset method are
33
called. After the patch, the resettable_phase_hold_exec show when reset
34
method are called.
35
36
The traced reset order of the raspi3 is listed below. I've added empty
37
lines and the tree structure.
38
39
+->bcm2835-peripherals reset
40
|
41
| +->sd-card reset
42
| +->sd-bus reset
43
+->bcm2835_gpio reset
44
| -> dev_update_parent_bus (move the sd-card on the sdhci-bus)
45
| -> resettable_change_parent
46
|
47
+->bcm2835-dma reset
48
|
49
| +->bcm2835-sdhost-bus reset
50
+->bcm2835-sdhost reset
51
|
52
| +->sd-card (reset ONLY BEFORE BEFORE THE PATCH)
53
| +->sdhci-bus reset
54
+->generic-sdhci reset
55
|
56
+->bcm2835-rng reset
57
+->bcm2835-property reset
58
+->bcm2835-fb reset
59
+->bcm2835-mbox reset
60
+->bcm2835-aux reset
61
+->pl011 reset
62
+->bcm2835-ic reset
63
+->bcm2836-control reset
64
System reset
65
66
In both case, the sd-card is reset (being on bcm2835_gpio/sd-bus) then moved
67
to generic-sdhci/sdhci-bus by the bcm2835_gpio reset method.
68
69
Before the patch, it is then reset again being part of generic-sdhci/sdhci-bus.
70
After the patch, it considered again for reset but its reset method is not
71
called because it is already flagged as reset.
72
73
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
74
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
75
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
76
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
5
Message-id: 20230206223502.25122-10-philmd@linaro.org
77
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
78
Message-id: 20200123132823.1117486-11-damien.hedde@greensocs.com
79
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
80
---
7
---
81
vl.c | 10 +++++++++-
8
target/arm/cpu.h | 2 +-
82
1 file changed, 9 insertions(+), 1 deletion(-)
9
1 file changed, 1 insertion(+), 1 deletion(-)
83
10
84
diff --git a/vl.c b/vl.c
11
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
85
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100644
86
--- a/vl.c
13
--- a/target/arm/cpu.h
87
+++ b/vl.c
14
+++ b/target/arm/cpu.h
88
@@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv, char **envp)
15
@@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState {
89
16
uint32_t ctrl;
90
/* TODO: once all bus devices are qdevified, this should be done
17
} sau;
91
* when bus is created by qdev.c */
18
92
- qemu_register_reset(qbus_reset_all_fn, sysbus_get_default());
19
- void *nvic;
93
+ /*
20
#if !defined(CONFIG_USER_ONLY)
94
+ * TODO: If we had a main 'reset container' that the whole system
21
+ void *nvic;
95
+ * lived in, we could reset that using the multi-phase reset
22
const struct arm_boot_info *boot_info;
96
+ * APIs. For the moment, we just reset the sysbus, which will cause
23
/* Store GICv3CPUState to access from this struct */
97
+ * all devices hanging off it (and all their child buses, recursively)
24
void *gicv3state;
98
+ * to be reset. Note that this will *not* reset any Device objects
99
+ * which are not attached to some part of the qbus tree!
100
+ */
101
+ qemu_register_reset(resettable_cold_reset_fn, sysbus_get_default());
102
qemu_run_machine_init_done_notifiers();
103
104
if (rom_check_and_register_reset() != 0) {
105
--
25
--
106
2.20.1
26
2.34.1
107
27
108
28
diff view generated by jsdifflib
1
From: Damien Hedde <damien.hedde@greensocs.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
In qdev_set_parent_bus(), when changing the parent bus of a
3
There is no point in using a void pointer to access the NVIC.
4
realized device, if the source and destination buses are not in the
4
Use the real type to avoid casting it while debugging.
5
same reset state, some adaptations are required. This patch adds
5
6
needed call to resettable_change_parent() to make sure a device reset
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
state stays coherent with its parent bus.
8
9
The addition is a no-op if:
10
1. the device being parented is not realized.
11
2. the device is realized, but both buses are not under reset.
12
13
Case 2 means that as long as qdev_set_parent_bus() is called
14
during the machine realization procedure (which is before the
15
machine reset so nothing is in reset), it is a no op.
16
17
There are 52 call sites of qdev_set_parent_bus(). All but one fall
18
into the no-op case:
19
+ 29 trivial calls related to virtio (in hw/{s390x,display,virtio}/
20
{vhost,virtio}-xxx.c) to set a vdev(or vgpu) composing device
21
parent bus just before realizing the same vdev(vgpu).
22
+ hw/core/qdev.c: when creating a device in qdev_try_create()
23
+ hw/core/sysbus.c: when initializing a device in the sysbus
24
+ hw/i386/amd_iommu.c: before realizing AMDVIState/pci
25
+ hw/isa/piix4.c: before realizing PIIX4State/rtc
26
+ hw/misc/auxbus.c: when creating an AUXBus
27
+ hw/misc/auxbus.c: when creating an AUXBus child
28
+ hw/misc/macio/macio.c: when initializing a MACIOState child
29
+ hw/misc/macio/macio.c: before realizing NewWorldMacIOState/pmu
30
+ hw/misc/macio/macio.c: before realizing NewWorldMacIOState/cuda
31
+ hw/net/virtio-net.c: Used for migration when using the failover
32
mechanism to migration a vfio-pci/net. It is
33
a no-op because at this point the device is
34
already on the bus.
35
+ hw/pci-host/designware.c: before realizing DesignwarePCIEHost/root
36
+ hw/pci-host/gpex.c: before realizing GPEXHost/root
37
+ hw/pci-host/prep.c: when initialiazing PREPPCIState/pci_dev
38
+ hw/pci-host/q35.c: before realizing Q35PCIHost/mch
39
+ hw/pci-host/versatile.c: when initializing PCIVPBState/pci_dev
40
+ hw/pci-host/xilinx-pcie.c: before realizing XilinxPCIEHost/root
41
+ hw/s390x/event-facility.c: when creating SCLPEventFacility/
42
TYPE_SCLP_QUIESCE
43
+ hw/s390x/event-facility.c: ditto with SCLPEventFacility/
44
TYPE_SCLP_CPU_HOTPLUG
45
+ hw/s390x/sclp.c: Not trivial because it is called on a SLCPDevice
46
just after realizing it. Ok because at this point the destination
47
bus (sysbus) is not in reset; the realize step is before the
48
machine reset.
49
+ hw/sd/core.c: Not OK. Used in sdbus_reparent_card(). See below.
50
+ hw/ssi/ssi.c: Used to put spi slave on spi bus and connect the cs
51
line in ssi_auto_connect_slave(). Ok because this function is only
52
used in realize step in hw/ssi/aspeed_smc.ci, hw/ssi/imx_spi.c,
53
hw/ssi/mss-spi.c, hw/ssi/xilinx_spi.c and hw/ssi/xilinx_spips.c.
54
+ hw/xen/xen-legacy-backend.c: when creating a XenLegacyDevice device
55
+ qdev-monitor.c: in device hotplug creation procedure before realize
56
57
Note that this commit alone will have no effect, right now there is no
58
use of resettable API to reset anything. So a bus will never be tagged
59
as in-reset by this same API.
60
61
The one place where side-effect will occurs is in hw/sd/core.c in
62
sdbus_reparent_card(). This function is only used in the raspi machines,
63
including during the sysbus reset procedure. This case will be
64
carrefully handled when doing the multiple phase reset transition.
65
66
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
67
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
68
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
69
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
8
Message-id: 20230206223502.25122-11-philmd@linaro.org
70
Message-id: 20200123132823.1117486-7-damien.hedde@greensocs.com
71
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
72
---
10
---
73
hw/core/qdev.c | 16 +++++++++++-----
11
target/arm/cpu.h | 46 ++++++++++++++++++++++---------------------
74
1 file changed, 11 insertions(+), 5 deletions(-)
12
hw/intc/armv7m_nvic.c | 38 ++++++++++++-----------------------
75
13
target/arm/cpu.c | 1 +
76
diff --git a/hw/core/qdev.c b/hw/core/qdev.c
14
target/arm/m_helper.c | 2 +-
15
4 files changed, 39 insertions(+), 48 deletions(-)
16
17
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
77
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
78
--- a/hw/core/qdev.c
19
--- a/target/arm/cpu.h
79
+++ b/hw/core/qdev.c
20
+++ b/target/arm/cpu.h
80
@@ -XXX,XX +XXX,XX @@ static void bus_add_child(BusState *bus, DeviceState *child)
21
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMTBFlags {
81
22
82
void qdev_set_parent_bus(DeviceState *dev, BusState *bus)
23
typedef struct ARMMMUFaultInfo ARMMMUFaultInfo;
83
{
24
84
- bool replugging = dev->parent_bus != NULL;
25
+typedef struct NVICState NVICState;
85
+ BusState *old_parent_bus = dev->parent_bus;
26
+
86
27
typedef struct CPUArchState {
87
- if (replugging) {
28
/* Regs for current mode. */
88
+ if (old_parent_bus) {
29
uint32_t regs[16];
89
trace_qdev_update_parent_bus(dev, object_get_typename(OBJECT(dev)),
30
@@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState {
90
- dev->parent_bus, object_get_typename(OBJECT(dev->parent_bus)),
31
} sau;
91
+ old_parent_bus, object_get_typename(OBJECT(old_parent_bus)),
32
92
OBJECT(bus), object_get_typename(OBJECT(bus)));
33
#if !defined(CONFIG_USER_ONLY)
93
/*
34
- void *nvic;
94
* Keep a reference to the device while it's not plugged into
35
+ NVICState *nvic;
95
* any bus, to avoid it potentially evaporating when it is
36
const struct arm_boot_info *boot_info;
96
* dereffed in bus_remove_child().
37
/* Store GICv3CPUState to access from this struct */
97
+ * Also keep the ref of the parent bus until the end, so that
38
void *gicv3state;
98
+ * we can safely call resettable_change_parent() below.
39
@@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
99
*/
40
100
object_ref(OBJECT(dev));
41
/* Interface between CPU and Interrupt controller. */
101
bus_remove_child(dev->parent_bus, dev);
42
#ifndef CONFIG_USER_ONLY
102
- object_unref(OBJECT(dev->parent_bus));
43
-bool armv7m_nvic_can_take_pending_exception(void *opaque);
44
+bool armv7m_nvic_can_take_pending_exception(NVICState *s);
45
#else
46
-static inline bool armv7m_nvic_can_take_pending_exception(void *opaque)
47
+static inline bool armv7m_nvic_can_take_pending_exception(NVICState *s)
48
{
49
return true;
50
}
51
#endif
52
/**
53
* armv7m_nvic_set_pending: mark the specified exception as pending
54
- * @opaque: the NVIC
55
+ * @s: the NVIC
56
* @irq: the exception number to mark pending
57
* @secure: false for non-banked exceptions or for the nonsecure
58
* version of a banked exception, true for the secure version of a banked
59
@@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque)
60
* if @secure is true and @irq does not specify one of the fixed set
61
* of architecturally banked exceptions.
62
*/
63
-void armv7m_nvic_set_pending(void *opaque, int irq, bool secure);
64
+void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure);
65
/**
66
* armv7m_nvic_set_pending_derived: mark this derived exception as pending
67
- * @opaque: the NVIC
68
+ * @s: the NVIC
69
* @irq: the exception number to mark pending
70
* @secure: false for non-banked exceptions or for the nonsecure
71
* version of a banked exception, true for the secure version of a banked
72
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure);
73
* exceptions (exceptions generated in the course of trying to take
74
* a different exception).
75
*/
76
-void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure);
77
+void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure);
78
/**
79
* armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending
80
- * @opaque: the NVIC
81
+ * @s: the NVIC
82
* @irq: the exception number to mark pending
83
* @secure: false for non-banked exceptions or for the nonsecure
84
* version of a banked exception, true for the secure version of a banked
85
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure);
86
* Similar to armv7m_nvic_set_pending(), but specifically for exceptions
87
* generated in the course of lazy stacking of FP registers.
88
*/
89
-void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure);
90
+void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure);
91
/**
92
* armv7m_nvic_get_pending_irq_info: return highest priority pending
93
* exception, and whether it targets Secure state
94
- * @opaque: the NVIC
95
+ * @s: the NVIC
96
* @pirq: set to pending exception number
97
* @ptargets_secure: set to whether pending exception targets Secure
98
*
99
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure);
100
* to true if the current highest priority pending exception should
101
* be taken to Secure state, false for NS.
102
*/
103
-void armv7m_nvic_get_pending_irq_info(void *opaque, int *pirq,
104
+void armv7m_nvic_get_pending_irq_info(NVICState *s, int *pirq,
105
bool *ptargets_secure);
106
/**
107
* armv7m_nvic_acknowledge_irq: make highest priority pending exception active
108
- * @opaque: the NVIC
109
+ * @s: the NVIC
110
*
111
* Move the current highest priority pending exception from the pending
112
* state to the active state, and update v7m.exception to indicate that
113
* it is the exception currently being handled.
114
*/
115
-void armv7m_nvic_acknowledge_irq(void *opaque);
116
+void armv7m_nvic_acknowledge_irq(NVICState *s);
117
/**
118
* armv7m_nvic_complete_irq: complete specified interrupt or exception
119
- * @opaque: the NVIC
120
+ * @s: the NVIC
121
* @irq: the exception number to complete
122
* @secure: true if this exception was secure
123
*
124
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque);
125
* 0 if there is still an irq active after this one was completed
126
* (Ignoring -1, this is the same as the RETTOBASE value before completion.)
127
*/
128
-int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure);
129
+int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure);
130
/**
131
* armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure)
132
- * @opaque: the NVIC
133
+ * @s: the NVIC
134
* @irq: the exception number to mark pending
135
* @secure: false for non-banked exceptions or for the nonsecure
136
* version of a banked exception, true for the secure version of a banked
137
@@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure);
138
* interrupt the current execution priority. This controls whether the
139
* RDY bit for it in the FPCCR is set.
140
*/
141
-bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure);
142
+bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure);
143
/**
144
* armv7m_nvic_raw_execution_priority: return the raw execution priority
145
- * @opaque: the NVIC
146
+ * @s: the NVIC
147
*
148
* Returns: the raw execution priority as defined by the v8M architecture.
149
* This is the execution priority minus the effects of AIRCR.PRIS,
150
* and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting.
151
* (v8M ARM ARM I_PKLD.)
152
*/
153
-int armv7m_nvic_raw_execution_priority(void *opaque);
154
+int armv7m_nvic_raw_execution_priority(NVICState *s);
155
/**
156
* armv7m_nvic_neg_prio_requested: return true if the requested execution
157
* priority is negative for the specified security state.
158
- * @opaque: the NVIC
159
+ * @s: the NVIC
160
* @secure: the security state to test
161
* This corresponds to the pseudocode IsReqExecPriNeg().
162
*/
163
#ifndef CONFIG_USER_ONLY
164
-bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure);
165
+bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure);
166
#else
167
-static inline bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure)
168
+static inline bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure)
169
{
170
return false;
171
}
172
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
173
index XXXXXXX..XXXXXXX 100644
174
--- a/hw/intc/armv7m_nvic.c
175
+++ b/hw/intc/armv7m_nvic.c
176
@@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s)
177
return MIN(running, s->exception_prio);
178
}
179
180
-bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure)
181
+bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure)
182
{
183
/* Return true if the requested execution priority is negative
184
* for the specified security state, ie that security state
185
@@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure)
186
* mean we don't allow FAULTMASK_NS to actually make the execution
187
* priority negative). Compare pseudocode IsReqExcPriNeg().
188
*/
189
- NVICState *s = opaque;
190
-
191
if (s->cpu->env.v7m.faultmask[secure]) {
192
return true;
103
}
193
}
104
dev->parent_bus = bus;
194
@@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure)
105
object_ref(OBJECT(bus));
195
return false;
106
bus_add_child(bus, dev);
196
}
107
- if (replugging) {
197
108
+ if (dev->realized) {
198
-bool armv7m_nvic_can_take_pending_exception(void *opaque)
109
+ resettable_change_parent(OBJECT(dev), OBJECT(bus),
199
+bool armv7m_nvic_can_take_pending_exception(NVICState *s)
110
+ OBJECT(old_parent_bus));
200
{
111
+ }
201
- NVICState *s = opaque;
112
+ if (old_parent_bus) {
202
-
113
+ object_unref(OBJECT(old_parent_bus));
203
return nvic_exec_prio(s) > nvic_pending_prio(s);
114
object_unref(OBJECT(dev));
204
}
205
206
-int armv7m_nvic_raw_execution_priority(void *opaque)
207
+int armv7m_nvic_raw_execution_priority(NVICState *s)
208
{
209
- NVICState *s = opaque;
210
-
211
return s->exception_prio;
212
}
213
214
@@ -XXX,XX +XXX,XX @@ static void nvic_irq_update(NVICState *s)
215
* if @secure is true and @irq does not specify one of the fixed set
216
* of architecturally banked exceptions.
217
*/
218
-static void armv7m_nvic_clear_pending(void *opaque, int irq, bool secure)
219
+static void armv7m_nvic_clear_pending(NVICState *s, int irq, bool secure)
220
{
221
- NVICState *s = (NVICState *)opaque;
222
VecInfo *vec;
223
224
assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq);
225
@@ -XXX,XX +XXX,XX @@ static void do_armv7m_nvic_set_pending(void *opaque, int irq, bool secure,
115
}
226
}
116
}
227
}
228
229
-void armv7m_nvic_set_pending(void *opaque, int irq, bool secure)
230
+void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure)
231
{
232
- do_armv7m_nvic_set_pending(opaque, irq, secure, false);
233
+ do_armv7m_nvic_set_pending(s, irq, secure, false);
234
}
235
236
-void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure)
237
+void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure)
238
{
239
- do_armv7m_nvic_set_pending(opaque, irq, secure, true);
240
+ do_armv7m_nvic_set_pending(s, irq, secure, true);
241
}
242
243
-void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure)
244
+void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure)
245
{
246
/*
247
* Pend an exception during lazy FP stacking. This differs
248
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure)
249
* whether we should escalate depends on the saved context
250
* in the FPCCR register, not on the current state of the CPU/NVIC.
251
*/
252
- NVICState *s = (NVICState *)opaque;
253
bool banked = exc_is_banked(irq);
254
VecInfo *vec;
255
bool targets_secure;
256
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure)
257
}
258
259
/* Make pending IRQ active. */
260
-void armv7m_nvic_acknowledge_irq(void *opaque)
261
+void armv7m_nvic_acknowledge_irq(NVICState *s)
262
{
263
- NVICState *s = (NVICState *)opaque;
264
CPUARMState *env = &s->cpu->env;
265
const int pending = s->vectpending;
266
const int running = nvic_exec_prio(s);
267
@@ -XXX,XX +XXX,XX @@ static bool vectpending_targets_secure(NVICState *s)
268
exc_targets_secure(s, s->vectpending);
269
}
270
271
-void armv7m_nvic_get_pending_irq_info(void *opaque,
272
+void armv7m_nvic_get_pending_irq_info(NVICState *s,
273
int *pirq, bool *ptargets_secure)
274
{
275
- NVICState *s = (NVICState *)opaque;
276
const int pending = s->vectpending;
277
bool targets_secure;
278
279
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_get_pending_irq_info(void *opaque,
280
*pirq = pending;
281
}
282
283
-int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure)
284
+int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure)
285
{
286
- NVICState *s = (NVICState *)opaque;
287
VecInfo *vec = NULL;
288
int ret = 0;
289
290
@@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure)
291
return ret;
292
}
293
294
-bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure)
295
+bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure)
296
{
297
/*
298
* Return whether an exception is "ready", i.e. it is enabled and is
299
@@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure)
300
* for non-banked exceptions secure is always false; for banked exceptions
301
* it indicates which of the exceptions is required.
302
*/
303
- NVICState *s = (NVICState *)opaque;
304
bool banked = exc_is_banked(irq);
305
VecInfo *vec;
306
int running = nvic_exec_prio(s);
307
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
308
index XXXXXXX..XXXXXXX 100644
309
--- a/target/arm/cpu.c
310
+++ b/target/arm/cpu.c
311
@@ -XXX,XX +XXX,XX @@
312
#if !defined(CONFIG_USER_ONLY)
313
#include "hw/loader.h"
314
#include "hw/boards.h"
315
+#include "hw/intc/armv7m_nvic.h"
316
#endif
317
#include "sysemu/tcg.h"
318
#include "sysemu/qtest.h"
319
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
320
index XXXXXXX..XXXXXXX 100644
321
--- a/target/arm/m_helper.c
322
+++ b/target/arm/m_helper.c
323
@@ -XXX,XX +XXX,XX @@ static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr,
324
* that we will need later in order to do lazy FP reg stacking.
325
*/
326
bool is_secure = env->v7m.secure;
327
- void *nvic = env->nvic;
328
+ NVICState *nvic = env->nvic;
329
/*
330
* Some bits are unbanked and live always in fpccr[M_REG_S]; some bits
331
* are banked and we want to update the bit in the bank for the
117
--
332
--
118
2.20.1
333
2.34.1
119
334
120
335
diff view generated by jsdifflib
1
From: Damien Hedde <damien.hedde@greensocs.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Adds trace events to reset procedure and when updating the parent
3
While dozens of files include "cpu.h", only 3 files require
4
bus of a device.
4
these NVIC helper declarations.
5
5
6
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
9
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
8
Message-id: 20230206223502.25122-12-philmd@linaro.org
10
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
11
Message-id: 20200123132823.1117486-3-damien.hedde@greensocs.com
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
10
---
14
hw/core/qdev.c | 29 ++++++++++++++++++++++++++---
11
include/hw/intc/armv7m_nvic.h | 123 ++++++++++++++++++++++++++++++++++
15
hw/core/trace-events | 9 +++++++++
12
target/arm/cpu.h | 123 ----------------------------------
16
2 files changed, 35 insertions(+), 3 deletions(-)
13
target/arm/cpu.c | 4 +-
17
14
target/arm/cpu_tcg.c | 3 +
18
diff --git a/hw/core/qdev.c b/hw/core/qdev.c
15
target/arm/m_helper.c | 3 +
19
index XXXXXXX..XXXXXXX 100644
16
5 files changed, 132 insertions(+), 124 deletions(-)
20
--- a/hw/core/qdev.c
17
21
+++ b/hw/core/qdev.c
18
diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h
19
index XXXXXXX..XXXXXXX 100644
20
--- a/include/hw/intc/armv7m_nvic.h
21
+++ b/include/hw/intc/armv7m_nvic.h
22
@@ -XXX,XX +XXX,XX @@ struct NVICState {
23
qemu_irq sysresetreq;
24
};
25
26
+/* Interface between CPU and Interrupt controller. */
27
+/**
28
+ * armv7m_nvic_set_pending: mark the specified exception as pending
29
+ * @s: the NVIC
30
+ * @irq: the exception number to mark pending
31
+ * @secure: false for non-banked exceptions or for the nonsecure
32
+ * version of a banked exception, true for the secure version of a banked
33
+ * exception.
34
+ *
35
+ * Marks the specified exception as pending. Note that we will assert()
36
+ * if @secure is true and @irq does not specify one of the fixed set
37
+ * of architecturally banked exceptions.
38
+ */
39
+void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure);
40
+/**
41
+ * armv7m_nvic_set_pending_derived: mark this derived exception as pending
42
+ * @s: the NVIC
43
+ * @irq: the exception number to mark pending
44
+ * @secure: false for non-banked exceptions or for the nonsecure
45
+ * version of a banked exception, true for the secure version of a banked
46
+ * exception.
47
+ *
48
+ * Similar to armv7m_nvic_set_pending(), but specifically for derived
49
+ * exceptions (exceptions generated in the course of trying to take
50
+ * a different exception).
51
+ */
52
+void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure);
53
+/**
54
+ * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending
55
+ * @s: the NVIC
56
+ * @irq: the exception number to mark pending
57
+ * @secure: false for non-banked exceptions or for the nonsecure
58
+ * version of a banked exception, true for the secure version of a banked
59
+ * exception.
60
+ *
61
+ * Similar to armv7m_nvic_set_pending(), but specifically for exceptions
62
+ * generated in the course of lazy stacking of FP registers.
63
+ */
64
+void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure);
65
+/**
66
+ * armv7m_nvic_get_pending_irq_info: return highest priority pending
67
+ * exception, and whether it targets Secure state
68
+ * @s: the NVIC
69
+ * @pirq: set to pending exception number
70
+ * @ptargets_secure: set to whether pending exception targets Secure
71
+ *
72
+ * This function writes the number of the highest priority pending
73
+ * exception (the one which would be made active by
74
+ * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure
75
+ * to true if the current highest priority pending exception should
76
+ * be taken to Secure state, false for NS.
77
+ */
78
+void armv7m_nvic_get_pending_irq_info(NVICState *s, int *pirq,
79
+ bool *ptargets_secure);
80
+/**
81
+ * armv7m_nvic_acknowledge_irq: make highest priority pending exception active
82
+ * @s: the NVIC
83
+ *
84
+ * Move the current highest priority pending exception from the pending
85
+ * state to the active state, and update v7m.exception to indicate that
86
+ * it is the exception currently being handled.
87
+ */
88
+void armv7m_nvic_acknowledge_irq(NVICState *s);
89
+/**
90
+ * armv7m_nvic_complete_irq: complete specified interrupt or exception
91
+ * @s: the NVIC
92
+ * @irq: the exception number to complete
93
+ * @secure: true if this exception was secure
94
+ *
95
+ * Returns: -1 if the irq was not active
96
+ * 1 if completing this irq brought us back to base (no active irqs)
97
+ * 0 if there is still an irq active after this one was completed
98
+ * (Ignoring -1, this is the same as the RETTOBASE value before completion.)
99
+ */
100
+int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure);
101
+/**
102
+ * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure)
103
+ * @s: the NVIC
104
+ * @irq: the exception number to mark pending
105
+ * @secure: false for non-banked exceptions or for the nonsecure
106
+ * version of a banked exception, true for the secure version of a banked
107
+ * exception.
108
+ *
109
+ * Return whether an exception is "ready", i.e. whether the exception is
110
+ * enabled and is configured at a priority which would allow it to
111
+ * interrupt the current execution priority. This controls whether the
112
+ * RDY bit for it in the FPCCR is set.
113
+ */
114
+bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure);
115
+/**
116
+ * armv7m_nvic_raw_execution_priority: return the raw execution priority
117
+ * @s: the NVIC
118
+ *
119
+ * Returns: the raw execution priority as defined by the v8M architecture.
120
+ * This is the execution priority minus the effects of AIRCR.PRIS,
121
+ * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting.
122
+ * (v8M ARM ARM I_PKLD.)
123
+ */
124
+int armv7m_nvic_raw_execution_priority(NVICState *s);
125
+/**
126
+ * armv7m_nvic_neg_prio_requested: return true if the requested execution
127
+ * priority is negative for the specified security state.
128
+ * @s: the NVIC
129
+ * @secure: the security state to test
130
+ * This corresponds to the pseudocode IsReqExecPriNeg().
131
+ */
132
+#ifndef CONFIG_USER_ONLY
133
+bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure);
134
+#else
135
+static inline bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure)
136
+{
137
+ return false;
138
+}
139
+#endif
140
+#ifndef CONFIG_USER_ONLY
141
+bool armv7m_nvic_can_take_pending_exception(NVICState *s);
142
+#else
143
+static inline bool armv7m_nvic_can_take_pending_exception(NVICState *s)
144
+{
145
+ return true;
146
+}
147
+#endif
148
+
149
#endif
150
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
151
index XXXXXXX..XXXXXXX 100644
152
--- a/target/arm/cpu.h
153
+++ b/target/arm/cpu.h
154
@@ -XXX,XX +XXX,XX @@ void arm_cpu_list(void);
155
uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
156
uint32_t cur_el, bool secure);
157
158
-/* Interface between CPU and Interrupt controller. */
159
-#ifndef CONFIG_USER_ONLY
160
-bool armv7m_nvic_can_take_pending_exception(NVICState *s);
161
-#else
162
-static inline bool armv7m_nvic_can_take_pending_exception(NVICState *s)
163
-{
164
- return true;
165
-}
166
-#endif
167
-/**
168
- * armv7m_nvic_set_pending: mark the specified exception as pending
169
- * @s: the NVIC
170
- * @irq: the exception number to mark pending
171
- * @secure: false for non-banked exceptions or for the nonsecure
172
- * version of a banked exception, true for the secure version of a banked
173
- * exception.
174
- *
175
- * Marks the specified exception as pending. Note that we will assert()
176
- * if @secure is true and @irq does not specify one of the fixed set
177
- * of architecturally banked exceptions.
178
- */
179
-void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure);
180
-/**
181
- * armv7m_nvic_set_pending_derived: mark this derived exception as pending
182
- * @s: the NVIC
183
- * @irq: the exception number to mark pending
184
- * @secure: false for non-banked exceptions or for the nonsecure
185
- * version of a banked exception, true for the secure version of a banked
186
- * exception.
187
- *
188
- * Similar to armv7m_nvic_set_pending(), but specifically for derived
189
- * exceptions (exceptions generated in the course of trying to take
190
- * a different exception).
191
- */
192
-void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure);
193
-/**
194
- * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending
195
- * @s: the NVIC
196
- * @irq: the exception number to mark pending
197
- * @secure: false for non-banked exceptions or for the nonsecure
198
- * version of a banked exception, true for the secure version of a banked
199
- * exception.
200
- *
201
- * Similar to armv7m_nvic_set_pending(), but specifically for exceptions
202
- * generated in the course of lazy stacking of FP registers.
203
- */
204
-void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure);
205
-/**
206
- * armv7m_nvic_get_pending_irq_info: return highest priority pending
207
- * exception, and whether it targets Secure state
208
- * @s: the NVIC
209
- * @pirq: set to pending exception number
210
- * @ptargets_secure: set to whether pending exception targets Secure
211
- *
212
- * This function writes the number of the highest priority pending
213
- * exception (the one which would be made active by
214
- * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure
215
- * to true if the current highest priority pending exception should
216
- * be taken to Secure state, false for NS.
217
- */
218
-void armv7m_nvic_get_pending_irq_info(NVICState *s, int *pirq,
219
- bool *ptargets_secure);
220
-/**
221
- * armv7m_nvic_acknowledge_irq: make highest priority pending exception active
222
- * @s: the NVIC
223
- *
224
- * Move the current highest priority pending exception from the pending
225
- * state to the active state, and update v7m.exception to indicate that
226
- * it is the exception currently being handled.
227
- */
228
-void armv7m_nvic_acknowledge_irq(NVICState *s);
229
-/**
230
- * armv7m_nvic_complete_irq: complete specified interrupt or exception
231
- * @s: the NVIC
232
- * @irq: the exception number to complete
233
- * @secure: true if this exception was secure
234
- *
235
- * Returns: -1 if the irq was not active
236
- * 1 if completing this irq brought us back to base (no active irqs)
237
- * 0 if there is still an irq active after this one was completed
238
- * (Ignoring -1, this is the same as the RETTOBASE value before completion.)
239
- */
240
-int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure);
241
-/**
242
- * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure)
243
- * @s: the NVIC
244
- * @irq: the exception number to mark pending
245
- * @secure: false for non-banked exceptions or for the nonsecure
246
- * version of a banked exception, true for the secure version of a banked
247
- * exception.
248
- *
249
- * Return whether an exception is "ready", i.e. whether the exception is
250
- * enabled and is configured at a priority which would allow it to
251
- * interrupt the current execution priority. This controls whether the
252
- * RDY bit for it in the FPCCR is set.
253
- */
254
-bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure);
255
-/**
256
- * armv7m_nvic_raw_execution_priority: return the raw execution priority
257
- * @s: the NVIC
258
- *
259
- * Returns: the raw execution priority as defined by the v8M architecture.
260
- * This is the execution priority minus the effects of AIRCR.PRIS,
261
- * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting.
262
- * (v8M ARM ARM I_PKLD.)
263
- */
264
-int armv7m_nvic_raw_execution_priority(NVICState *s);
265
-/**
266
- * armv7m_nvic_neg_prio_requested: return true if the requested execution
267
- * priority is negative for the specified security state.
268
- * @s: the NVIC
269
- * @secure: the security state to test
270
- * This corresponds to the pseudocode IsReqExecPriNeg().
271
- */
272
-#ifndef CONFIG_USER_ONLY
273
-bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure);
274
-#else
275
-static inline bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure)
276
-{
277
- return false;
278
-}
279
-#endif
280
-
281
/* Interface for defining coprocessor registers.
282
* Registers are defined in tables of arm_cp_reginfo structs
283
* which are passed to define_arm_cp_regs().
284
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
285
index XXXXXXX..XXXXXXX 100644
286
--- a/target/arm/cpu.c
287
+++ b/target/arm/cpu.c
288
@@ -XXX,XX +XXX,XX @@
289
#if !defined(CONFIG_USER_ONLY)
290
#include "hw/loader.h"
291
#include "hw/boards.h"
292
+#ifdef CONFIG_TCG
293
#include "hw/intc/armv7m_nvic.h"
294
-#endif
295
+#endif /* CONFIG_TCG */
296
+#endif /* !CONFIG_USER_ONLY */
297
#include "sysemu/tcg.h"
298
#include "sysemu/qtest.h"
299
#include "sysemu/hw_accel.h"
300
diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c
301
index XXXXXXX..XXXXXXX 100644
302
--- a/target/arm/cpu_tcg.c
303
+++ b/target/arm/cpu_tcg.c
22
@@ -XXX,XX +XXX,XX @@
304
@@ -XXX,XX +XXX,XX @@
23
#include "hw/boards.h"
305
#include "hw/boards.h"
24
#include "hw/sysbus.h"
306
#endif
25
#include "migration/vmstate.h"
307
#include "cpregs.h"
26
+#include "trace.h"
308
+#if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG)
27
309
+#include "hw/intc/armv7m_nvic.h"
28
bool qdev_hotplug = false;
310
+#endif
29
static bool qdev_hot_added = false;
311
30
@@ -XXX,XX +XXX,XX @@ void qdev_set_parent_bus(DeviceState *dev, BusState *bus)
312
31
bool replugging = dev->parent_bus != NULL;
313
/* Share AArch32 -cpu max features with AArch64. */
32
314
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
33
if (replugging) {
315
index XXXXXXX..XXXXXXX 100644
34
- /* Keep a reference to the device while it's not plugged into
316
--- a/target/arm/m_helper.c
35
+ trace_qdev_update_parent_bus(dev, object_get_typename(OBJECT(dev)),
317
+++ b/target/arm/m_helper.c
36
+ dev->parent_bus, object_get_typename(OBJECT(dev->parent_bus)),
37
+ OBJECT(bus), object_get_typename(OBJECT(bus)));
38
+ /*
39
+ * Keep a reference to the device while it's not plugged into
40
* any bus, to avoid it potentially evaporating when it is
41
* dereffed in bus_remove_child().
42
*/
43
@@ -XXX,XX +XXX,XX @@ HotplugHandler *qdev_get_hotplug_handler(DeviceState *dev)
44
return hotplug_ctrl;
45
}
46
47
+static int qdev_prereset(DeviceState *dev, void *opaque)
48
+{
49
+ trace_qdev_reset_tree(dev, object_get_typename(OBJECT(dev)));
50
+ return 0;
51
+}
52
+
53
+static int qbus_prereset(BusState *bus, void *opaque)
54
+{
55
+ trace_qbus_reset_tree(bus, object_get_typename(OBJECT(bus)));
56
+ return 0;
57
+}
58
+
59
static int qdev_reset_one(DeviceState *dev, void *opaque)
60
{
61
device_legacy_reset(dev);
62
@@ -XXX,XX +XXX,XX @@ static int qdev_reset_one(DeviceState *dev, void *opaque)
63
static int qbus_reset_one(BusState *bus, void *opaque)
64
{
65
BusClass *bc = BUS_GET_CLASS(bus);
66
+ trace_qbus_reset(bus, object_get_typename(OBJECT(bus)));
67
if (bc->reset) {
68
bc->reset(bus);
69
}
70
@@ -XXX,XX +XXX,XX @@ static int qbus_reset_one(BusState *bus, void *opaque)
71
72
void qdev_reset_all(DeviceState *dev)
73
{
74
- qdev_walk_children(dev, NULL, NULL, qdev_reset_one, qbus_reset_one, NULL);
75
+ trace_qdev_reset_all(dev, object_get_typename(OBJECT(dev)));
76
+ qdev_walk_children(dev, qdev_prereset, qbus_prereset,
77
+ qdev_reset_one, qbus_reset_one, NULL);
78
}
79
80
void qdev_reset_all_fn(void *opaque)
81
@@ -XXX,XX +XXX,XX @@ void qdev_reset_all_fn(void *opaque)
82
83
void qbus_reset_all(BusState *bus)
84
{
85
- qbus_walk_children(bus, NULL, NULL, qdev_reset_one, qbus_reset_one, NULL);
86
+ trace_qbus_reset_all(bus, object_get_typename(OBJECT(bus)));
87
+ qbus_walk_children(bus, qdev_prereset, qbus_prereset,
88
+ qdev_reset_one, qbus_reset_one, NULL);
89
}
90
91
void qbus_reset_all_fn(void *opaque)
92
@@ -XXX,XX +XXX,XX @@ void device_legacy_reset(DeviceState *dev)
93
{
94
DeviceClass *klass = DEVICE_GET_CLASS(dev);
95
96
+ trace_qdev_reset(dev, object_get_typename(OBJECT(dev)));
97
if (klass->reset) {
98
klass->reset(dev);
99
}
100
diff --git a/hw/core/trace-events b/hw/core/trace-events
101
index XXXXXXX..XXXXXXX 100644
102
--- a/hw/core/trace-events
103
+++ b/hw/core/trace-events
104
@@ -XXX,XX +XXX,XX @@
318
@@ -XXX,XX +XXX,XX @@
105
# loader.c
319
#include "exec/cpu_ldst.h"
106
loader_write_rom(const char *name, uint64_t gpa, uint64_t size, bool isrom) "%s: @0x%"PRIx64" size=0x%"PRIx64" ROM=%d"
320
#include "semihosting/common-semi.h"
107
+
321
#endif
108
+# qdev.c
322
+#if !defined(CONFIG_USER_ONLY)
109
+qdev_reset(void *obj, const char *objtype) "obj=%p(%s)"
323
+#include "hw/intc/armv7m_nvic.h"
110
+qdev_reset_all(void *obj, const char *objtype) "obj=%p(%s)"
324
+#endif
111
+qdev_reset_tree(void *obj, const char *objtype) "obj=%p(%s)"
325
112
+qbus_reset(void *obj, const char *objtype) "obj=%p(%s)"
326
static void v7m_msr_xpsr(CPUARMState *env, uint32_t mask,
113
+qbus_reset_all(void *obj, const char *objtype) "obj=%p(%s)"
327
uint32_t reg, uint32_t val)
114
+qbus_reset_tree(void *obj, const char *objtype) "obj=%p(%s)"
115
+qdev_update_parent_bus(void *obj, const char *objtype, void *oldp, const char *oldptype, void *newp, const char *newptype) "obj=%p(%s) old_parent=%p(%s) new_parent=%p(%s)"
116
--
328
--
117
2.20.1
329
2.34.1
118
330
119
331
diff view generated by jsdifflib
New patch
1
1
From: Alex Bennée <alex.bennee@linaro.org>
2
3
The two TCG tests for GICv2 and GICv3 are very heavy weight distros
4
that take a long time to boot up, especially for an --enable-debug
5
build. The total code coverage they give is:
6
7
Overall coverage rate:
8
lines......: 11.2% (59584 of 530123 lines)
9
functions..: 15.0% (7436 of 49443 functions)
10
branches...: 6.3% (19273 of 303933 branches)
11
12
We already get pretty close to that with the machine_aarch64_virt
13
tests which only does one full boot (~120s vs ~600s) of alpine. We
14
expand the kernel+initrd boot (~8s) to test both GICs and also add an
15
RNG device and a block device to generate a few IRQs and exercise the
16
storage layer. With that we get to a coverage of:
17
18
Overall coverage rate:
19
lines......: 11.0% (58121 of 530123 lines)
20
functions..: 14.9% (7343 of 49443 functions)
21
branches...: 6.0% (18269 of 303933 branches)
22
23
which I feel is close enough given the massive time saving. If we want
24
to target any more sub-systems we can use lighter weight more directed
25
tests.
26
27
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
28
Reviewed-by: Fabiano Rosas <farosas@suse.de>
29
Acked-by: Richard Henderson <richard.henderson@linaro.org>
30
Message-id: 20230203181632.2919715-1-alex.bennee@linaro.org
31
Cc: Peter Maydell <peter.maydell@linaro.org>
32
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
33
---
34
tests/avocado/boot_linux.py | 48 ++++----------------
35
tests/avocado/machine_aarch64_virt.py | 63 ++++++++++++++++++++++++---
36
2 files changed, 65 insertions(+), 46 deletions(-)
37
38
diff --git a/tests/avocado/boot_linux.py b/tests/avocado/boot_linux.py
39
index XXXXXXX..XXXXXXX 100644
40
--- a/tests/avocado/boot_linux.py
41
+++ b/tests/avocado/boot_linux.py
42
@@ -XXX,XX +XXX,XX @@ def test_pc_q35_kvm(self):
43
self.launch_and_wait(set_up_ssh_connection=False)
44
45
46
-# For Aarch64 we only boot KVM tests in CI as the TCG tests are very
47
-# heavyweight. There are lighter weight distros which we use in the
48
-# machine_aarch64_virt.py tests.
49
+# For Aarch64 we only boot KVM tests in CI as booting the current
50
+# Fedora OS in TCG tests is very heavyweight. There are lighter weight
51
+# distros which we use in the machine_aarch64_virt.py tests.
52
class BootLinuxAarch64(LinuxTest):
53
"""
54
:avocado: tags=arch:aarch64
55
:avocado: tags=machine:virt
56
- :avocado: tags=machine:gic-version=2
57
"""
58
timeout = 720
59
60
- def add_common_args(self):
61
- self.vm.add_args('-bios',
62
- os.path.join(BUILD_DIR, 'pc-bios',
63
- 'edk2-aarch64-code.fd'))
64
- self.vm.add_args('-device', 'virtio-rng-pci,rng=rng0')
65
- self.vm.add_args('-object', 'rng-random,id=rng0,filename=/dev/urandom')
66
-
67
- @skipIf(os.getenv('GITLAB_CI'), 'Running on GitLab')
68
- def test_fedora_cloud_tcg_gicv2(self):
69
- """
70
- :avocado: tags=accel:tcg
71
- :avocado: tags=cpu:max
72
- :avocado: tags=device:gicv2
73
- """
74
- self.require_accelerator("tcg")
75
- self.vm.add_args("-accel", "tcg")
76
- self.vm.add_args("-cpu", "max,lpa2=off")
77
- self.vm.add_args("-machine", "virt,gic-version=2")
78
- self.add_common_args()
79
- self.launch_and_wait(set_up_ssh_connection=False)
80
-
81
- @skipIf(os.getenv('GITLAB_CI'), 'Running on GitLab')
82
- def test_fedora_cloud_tcg_gicv3(self):
83
- """
84
- :avocado: tags=accel:tcg
85
- :avocado: tags=cpu:max
86
- :avocado: tags=device:gicv3
87
- """
88
- self.require_accelerator("tcg")
89
- self.vm.add_args("-accel", "tcg")
90
- self.vm.add_args("-cpu", "max,lpa2=off")
91
- self.vm.add_args("-machine", "virt,gic-version=3")
92
- self.add_common_args()
93
- self.launch_and_wait(set_up_ssh_connection=False)
94
-
95
def test_virt_kvm(self):
96
"""
97
:avocado: tags=accel:kvm
98
@@ -XXX,XX +XXX,XX @@ def test_virt_kvm(self):
99
self.require_accelerator("kvm")
100
self.vm.add_args("-accel", "kvm")
101
self.vm.add_args("-machine", "virt,gic-version=host")
102
- self.add_common_args()
103
+ self.vm.add_args('-bios',
104
+ os.path.join(BUILD_DIR, 'pc-bios',
105
+ 'edk2-aarch64-code.fd'))
106
+ self.vm.add_args('-device', 'virtio-rng-pci,rng=rng0')
107
+ self.vm.add_args('-object', 'rng-random,id=rng0,filename=/dev/urandom')
108
self.launch_and_wait(set_up_ssh_connection=False)
109
110
111
diff --git a/tests/avocado/machine_aarch64_virt.py b/tests/avocado/machine_aarch64_virt.py
112
index XXXXXXX..XXXXXXX 100644
113
--- a/tests/avocado/machine_aarch64_virt.py
114
+++ b/tests/avocado/machine_aarch64_virt.py
115
@@ -XXX,XX +XXX,XX @@
116
117
import time
118
import os
119
+import logging
120
121
from avocado_qemu import QemuSystemTest
122
from avocado_qemu import wait_for_console_pattern
123
from avocado_qemu import exec_command
124
from avocado_qemu import BUILD_DIR
125
+from avocado.utils import process
126
+from avocado.utils.path import find_command
127
128
class Aarch64VirtMachine(QemuSystemTest):
129
KERNEL_COMMON_COMMAND_LINE = 'printk.time=0 '
130
@@ -XXX,XX +XXX,XX @@ def test_alpine_virt_tcg_gic_max(self):
131
self.wait_for_console_pattern('Welcome to Alpine Linux 3.16')
132
133
134
- def test_aarch64_virt(self):
135
+ def common_aarch64_virt(self, machine):
136
"""
137
- :avocado: tags=arch:aarch64
138
- :avocado: tags=machine:virt
139
- :avocado: tags=accel:tcg
140
- :avocado: tags=cpu:max
141
+ Common code to launch basic virt machine with kernel+initrd
142
+ and a scratch disk.
143
"""
144
+ logger = logging.getLogger('aarch64_virt')
145
+
146
kernel_url = ('https://fileserver.linaro.org/s/'
147
'z6B2ARM7DQT3HWN/download')
148
-
149
kernel_hash = 'ed11daab50c151dde0e1e9c9cb8b2d9bd3215347'
150
kernel_path = self.fetch_asset(kernel_url, asset_hash=kernel_hash)
151
152
@@ -XXX,XX +XXX,XX @@ def test_aarch64_virt(self):
153
'console=ttyAMA0')
154
self.require_accelerator("tcg")
155
self.vm.add_args('-cpu', 'max,pauth-impdef=on',
156
+ '-machine', machine,
157
'-accel', 'tcg',
158
'-kernel', kernel_path,
159
'-append', kernel_command_line)
160
+
161
+ # A RNG offers an easy way to generate a few IRQs
162
+ self.vm.add_args('-device', 'virtio-rng-pci,rng=rng0')
163
+ self.vm.add_args('-object',
164
+ 'rng-random,id=rng0,filename=/dev/urandom')
165
+
166
+ # Also add a scratch block device
167
+ logger.info('creating scratch qcow2 image')
168
+ image_path = os.path.join(self.workdir, 'scratch.qcow2')
169
+ qemu_img = os.path.join(BUILD_DIR, 'qemu-img')
170
+ if not os.path.exists(qemu_img):
171
+ qemu_img = find_command('qemu-img', False)
172
+ if qemu_img is False:
173
+ self.cancel('Could not find "qemu-img", which is required to '
174
+ 'create the temporary qcow2 image')
175
+ cmd = '%s create -f qcow2 %s 8M' % (qemu_img, image_path)
176
+ process.run(cmd)
177
+
178
+ # Add the device
179
+ self.vm.add_args('-blockdev',
180
+ f"driver=qcow2,file.driver=file,file.filename={image_path},node-name=scratch")
181
+ self.vm.add_args('-device',
182
+ 'virtio-blk-device,drive=scratch')
183
+
184
self.vm.launch()
185
self.wait_for_console_pattern('Welcome to Buildroot')
186
time.sleep(0.1)
187
exec_command(self, 'root')
188
time.sleep(0.1)
189
+ exec_command(self, 'dd if=/dev/hwrng of=/dev/vda bs=512 count=4')
190
+ time.sleep(0.1)
191
+ exec_command(self, 'md5sum /dev/vda')
192
+ time.sleep(0.1)
193
+ exec_command(self, 'cat /proc/interrupts')
194
+ time.sleep(0.1)
195
exec_command(self, 'cat /proc/self/maps')
196
time.sleep(0.1)
197
+
198
+ def test_aarch64_virt_gicv3(self):
199
+ """
200
+ :avocado: tags=arch:aarch64
201
+ :avocado: tags=machine:virt
202
+ :avocado: tags=accel:tcg
203
+ :avocado: tags=cpu:max
204
+ """
205
+ self.common_aarch64_virt("virt,gic_version=3")
206
+
207
+ def test_aarch64_virt_gicv2(self):
208
+ """
209
+ :avocado: tags=arch:aarch64
210
+ :avocado: tags=machine:virt
211
+ :avocado: tags=accel:tcg
212
+ :avocado: tags=cpu:max
213
+ """
214
+ self.common_aarch64_virt("virt,gic-version=2")
215
--
216
2.34.1
217
218
diff view generated by jsdifflib
1
From: Andrew Jeffery <andrew@aj.id.au>
1
From: Mostafa Saleh <smostafa@google.com>
2
2
3
The AST2600 includes a second cut-down version of the SD/MMC controller
3
GBPA register can be used to globally abort all
4
found in the AST2500, named the eMMC controller. It's cut down in the
4
transactions.
5
sense that it only supports one slot rather than two, but it brings the
6
total number of slots supported by the AST2600 to three.
7
5
8
The existing code assumed that the SD controller always provided two
6
It is described in the SMMU manual in "6.3.14 SMMU_GBPA".
9
slots. Rework the SDHCI object to expose the number of slots as a
7
ABORT reset value is IMPLEMENTATION DEFINED, it is chosen to
10
property to be set by the SoC configuration.
8
be zero(Do not abort incoming transactions).
11
9
12
Signed-off-by: Andrew Jeffery <andrew@aj.id.au>
10
Other fields have default values of Use Incoming.
13
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
11
14
Reviewed-by: Cédric Le Goater <clg@kaod.org>
12
If UPDATE is not set, the write is ignored. This is the only permitted
15
Signed-off-by: Cédric Le Goater <clg@kaod.org>
13
behavior in SMMUv3.2 and later.(6.3.14.1 Update procedure)
16
Message-id: 20200114103433.30534-2-clg@kaod.org
14
17
[PMM: fixed up to use device_class_set_props()]
15
As this patch adds a new state to the SMMU (GBPA), it is added
16
in a new subsection for forward migration compatibility.
17
GBPA is only migrated if its value is different from the reset value.
18
It does this to be backward migration compatible if SW didn't write
19
the register.
20
21
Signed-off-by: Mostafa Saleh <smostafa@google.com>
22
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
23
Reviewed-by: Eric Auger <eric.auger@redhat.com>
24
Message-id: 20230214094009.2445653-1-smostafa@google.com
25
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
26
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
---
27
---
20
include/hw/sd/aspeed_sdhci.h | 1 +
28
hw/arm/smmuv3-internal.h | 7 +++++++
21
hw/arm/aspeed.c | 2 +-
29
include/hw/arm/smmuv3.h | 1 +
22
hw/arm/aspeed_ast2600.c | 2 ++
30
hw/arm/smmuv3.c | 43 +++++++++++++++++++++++++++++++++++++++-
23
hw/arm/aspeed_soc.c | 2 ++
31
3 files changed, 50 insertions(+), 1 deletion(-)
24
hw/sd/aspeed_sdhci.c | 11 +++++++++--
25
5 files changed, 15 insertions(+), 3 deletions(-)
26
32
27
diff --git a/include/hw/sd/aspeed_sdhci.h b/include/hw/sd/aspeed_sdhci.h
33
diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h
28
index XXXXXXX..XXXXXXX 100644
34
index XXXXXXX..XXXXXXX 100644
29
--- a/include/hw/sd/aspeed_sdhci.h
35
--- a/hw/arm/smmuv3-internal.h
30
+++ b/include/hw/sd/aspeed_sdhci.h
36
+++ b/hw/arm/smmuv3-internal.h
31
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSDHCIState {
37
@@ -XXX,XX +XXX,XX @@ REG32(CR0ACK, 0x24)
32
SysBusDevice parent;
38
REG32(CR1, 0x28)
33
39
REG32(CR2, 0x2c)
34
SDHCIState slots[ASPEED_SDHCI_NUM_SLOTS];
40
REG32(STATUSR, 0x40)
35
+ uint8_t num_slots;
41
+REG32(GBPA, 0x44)
36
42
+ FIELD(GBPA, ABORT, 20, 1)
37
MemoryRegion iomem;
43
+ FIELD(GBPA, UPDATE, 31, 1)
38
qemu_irq irq;
44
+
39
diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c
45
+/* Use incoming. */
46
+#define SMMU_GBPA_RESET_VAL 0x1000
47
+
48
REG32(IRQ_CTRL, 0x50)
49
FIELD(IRQ_CTRL, GERROR_IRQEN, 0, 1)
50
FIELD(IRQ_CTRL, PRI_IRQEN, 1, 1)
51
diff --git a/include/hw/arm/smmuv3.h b/include/hw/arm/smmuv3.h
40
index XXXXXXX..XXXXXXX 100644
52
index XXXXXXX..XXXXXXX 100644
41
--- a/hw/arm/aspeed.c
53
--- a/include/hw/arm/smmuv3.h
42
+++ b/hw/arm/aspeed.c
54
+++ b/include/hw/arm/smmuv3.h
43
@@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine)
55
@@ -XXX,XX +XXX,XX @@ struct SMMUv3State {
44
amc->i2c_init(bmc);
56
uint32_t cr[3];
57
uint32_t cr0ack;
58
uint32_t statusr;
59
+ uint32_t gbpa;
60
uint32_t irq_ctrl;
61
uint32_t gerror;
62
uint32_t gerrorn;
63
diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c
64
index XXXXXXX..XXXXXXX 100644
65
--- a/hw/arm/smmuv3.c
66
+++ b/hw/arm/smmuv3.c
67
@@ -XXX,XX +XXX,XX @@ static void smmuv3_init_regs(SMMUv3State *s)
68
s->gerror = 0;
69
s->gerrorn = 0;
70
s->statusr = 0;
71
+ s->gbpa = SMMU_GBPA_RESET_VAL;
72
}
73
74
static int smmu_get_ste(SMMUv3State *s, dma_addr_t addr, STE *buf,
75
@@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr,
76
qemu_mutex_lock(&s->mutex);
77
78
if (!smmu_enabled(s)) {
79
- status = SMMU_TRANS_DISABLE;
80
+ if (FIELD_EX32(s->gbpa, GBPA, ABORT)) {
81
+ status = SMMU_TRANS_ABORT;
82
+ } else {
83
+ status = SMMU_TRANS_DISABLE;
84
+ }
85
goto epilogue;
45
}
86
}
46
87
47
- for (i = 0; i < ARRAY_SIZE(bmc->soc.sdhci.slots); i++) {
88
@@ -XXX,XX +XXX,XX @@ static MemTxResult smmu_writel(SMMUv3State *s, hwaddr offset,
48
+ for (i = 0; i < bmc->soc.sdhci.num_slots; i++) {
89
case A_GERROR_IRQ_CFG2:
49
SDHCIState *sdhci = &bmc->soc.sdhci.slots[i];
90
s->gerror_irq_cfg2 = data;
50
DriveInfo *dinfo = drive_get_next(IF_SD);
91
return MEMTX_OK;
51
BlockBackend *blk;
92
+ case A_GBPA:
52
diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c
93
+ /*
53
index XXXXXXX..XXXXXXX 100644
94
+ * If UPDATE is not set, the write is ignored. This is the only
54
--- a/hw/arm/aspeed_ast2600.c
95
+ * permitted behavior in SMMUv3.2 and later.
55
+++ b/hw/arm/aspeed_ast2600.c
96
+ */
56
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_init(Object *obj)
97
+ if (data & R_GBPA_UPDATE_MASK) {
57
sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci),
98
+ /* Ignore update bit as write is synchronous. */
58
TYPE_ASPEED_SDHCI);
99
+ s->gbpa = data & ~R_GBPA_UPDATE_MASK;
59
100
+ }
60
+ object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort);
101
+ return MEMTX_OK;
61
+
102
case A_STRTAB_BASE: /* 64b */
62
/* Init sd card slot class here so that they're under the correct parent */
103
s->strtab_base = deposit64(s->strtab_base, 0, 32, data);
63
for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
104
return MEMTX_OK;
64
sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]),
105
@@ -XXX,XX +XXX,XX @@ static MemTxResult smmu_readl(SMMUv3State *s, hwaddr offset,
65
diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c
106
case A_STATUSR:
66
index XXXXXXX..XXXXXXX 100644
107
*data = s->statusr;
67
--- a/hw/arm/aspeed_soc.c
108
return MEMTX_OK;
68
+++ b/hw/arm/aspeed_soc.c
109
+ case A_GBPA:
69
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj)
110
+ *data = s->gbpa;
70
sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci),
111
+ return MEMTX_OK;
71
TYPE_ASPEED_SDHCI);
112
case A_IRQ_CTRL:
72
113
case A_IRQ_CTRL_ACK:
73
+ object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort);
114
*data = s->irq_ctrl;
74
+
115
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_smmuv3_queue = {
75
/* Init sd card slot class here so that they're under the correct parent */
76
for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
77
sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]),
78
diff --git a/hw/sd/aspeed_sdhci.c b/hw/sd/aspeed_sdhci.c
79
index XXXXXXX..XXXXXXX 100644
80
--- a/hw/sd/aspeed_sdhci.c
81
+++ b/hw/sd/aspeed_sdhci.c
82
@@ -XXX,XX +XXX,XX @@
83
#include "qapi/error.h"
84
#include "hw/irq.h"
85
#include "migration/vmstate.h"
86
+#include "hw/qdev-properties.h"
87
88
#define ASPEED_SDHCI_INFO 0x00
89
#define ASPEED_SDHCI_INFO_RESET 0x00030000
90
@@ -XXX,XX +XXX,XX @@ static void aspeed_sdhci_realize(DeviceState *dev, Error **errp)
91
92
/* Create input irqs for the slots */
93
qdev_init_gpio_in_named_with_opaque(DEVICE(sbd), aspeed_sdhci_set_irq,
94
- sdhci, NULL, ASPEED_SDHCI_NUM_SLOTS);
95
+ sdhci, NULL, sdhci->num_slots);
96
97
sysbus_init_irq(sbd, &sdhci->irq);
98
memory_region_init_io(&sdhci->iomem, OBJECT(sdhci), &aspeed_sdhci_ops,
99
sdhci, TYPE_ASPEED_SDHCI, 0x1000);
100
sysbus_init_mmio(sbd, &sdhci->iomem);
101
102
- for (int i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
103
+ for (int i = 0; i < sdhci->num_slots; ++i) {
104
Object *sdhci_slot = OBJECT(&sdhci->slots[i]);
105
SysBusDevice *sbd_slot = SYS_BUS_DEVICE(&sdhci->slots[i]);
106
107
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_aspeed_sdhci = {
108
},
116
},
109
};
117
};
110
118
111
+static Property aspeed_sdhci_properties[] = {
119
+static bool smmuv3_gbpa_needed(void *opaque)
112
+ DEFINE_PROP_UINT8("num-slots", AspeedSDHCIState, num_slots, 0),
120
+{
113
+ DEFINE_PROP_END_OF_LIST(),
121
+ SMMUv3State *s = opaque;
122
+
123
+ /* Only migrate GBPA if it has different reset value. */
124
+ return s->gbpa != SMMU_GBPA_RESET_VAL;
125
+}
126
+
127
+static const VMStateDescription vmstate_gbpa = {
128
+ .name = "smmuv3/gbpa",
129
+ .version_id = 1,
130
+ .minimum_version_id = 1,
131
+ .needed = smmuv3_gbpa_needed,
132
+ .fields = (VMStateField[]) {
133
+ VMSTATE_UINT32(gbpa, SMMUv3State),
134
+ VMSTATE_END_OF_LIST()
135
+ }
114
+};
136
+};
115
+
137
+
116
static void aspeed_sdhci_class_init(ObjectClass *classp, void *data)
138
static const VMStateDescription vmstate_smmuv3 = {
117
{
139
.name = "smmuv3",
118
DeviceClass *dc = DEVICE_CLASS(classp);
140
.version_id = 1,
119
@@ -XXX,XX +XXX,XX @@ static void aspeed_sdhci_class_init(ObjectClass *classp, void *data)
141
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_smmuv3 = {
120
dc->realize = aspeed_sdhci_realize;
142
121
dc->reset = aspeed_sdhci_reset;
143
VMSTATE_END_OF_LIST(),
122
dc->vmsd = &vmstate_aspeed_sdhci;
144
},
123
+ device_class_set_props(dc, aspeed_sdhci_properties);
145
+ .subsections = (const VMStateDescription * []) {
124
}
146
+ &vmstate_gbpa,
125
147
+ NULL
126
static TypeInfo aspeed_sdhci_info = {
148
+ }
149
};
150
151
static void smmuv3_instance_init(Object *obj)
127
--
152
--
128
2.20.1
153
2.34.1
129
130
diff view generated by jsdifflib
1
From: Andrew Jones <drjones@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Add the missing GENERIC_TIMER feature to kvm64 cpus.
3
Since commit acc0b8b05a when running the ZynqMP ZCU102 board with
4
a QEMU configured using --without-default-devices, we get:
4
5
5
We don't currently use these registers when KVM is enabled, but it's
6
$ qemu-system-aarch64 -M xlnx-zcu102
6
probably best we add the feature flag for consistency and potential
7
qemu-system-aarch64: missing object type 'usb_dwc3'
7
future use. There's also precedent, as we add the PMU feature flag to
8
Abort trap: 6
8
KVM enabled guests, even though we don't use those registers either.
9
9
10
This change was originally posted as a hunk of a different, never
10
Fix by adding the missing Kconfig dependency.
11
merged patch from Bijan Mottahedeh.
12
11
13
Signed-off-by: Andrew Jones <drjones@redhat.com>
12
Fixes: acc0b8b05a ("hw/arm/xlnx-zynqmp: Connect ZynqMP's USB controllers")
14
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
13
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
15
Message-id: 20200120101023.16030-4-drjones@redhat.com
14
Message-id: 20230216092327.2203-1-philmd@linaro.org
15
Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
---
17
---
18
target/arm/kvm64.c | 1 +
18
hw/arm/Kconfig | 1 +
19
1 file changed, 1 insertion(+)
19
1 file changed, 1 insertion(+)
20
20
21
diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c
21
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
22
index XXXXXXX..XXXXXXX 100644
22
index XXXXXXX..XXXXXXX 100644
23
--- a/target/arm/kvm64.c
23
--- a/hw/arm/Kconfig
24
+++ b/target/arm/kvm64.c
24
+++ b/hw/arm/Kconfig
25
@@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf)
25
@@ -XXX,XX +XXX,XX @@ config XLNX_ZYNQMP_ARM
26
set_feature(&features, ARM_FEATURE_NEON);
26
select XLNX_CSU_DMA
27
set_feature(&features, ARM_FEATURE_AARCH64);
27
select XLNX_ZYNQMP
28
set_feature(&features, ARM_FEATURE_PMU);
28
select XLNX_ZDMA
29
+ set_feature(&features, ARM_FEATURE_GENERIC_TIMER);
29
+ select USB_DWC3
30
30
31
ahcf->features = features;
31
config XLNX_VERSAL
32
32
bool
33
--
33
--
34
2.20.1
34
2.34.1
35
35
36
36
diff view generated by jsdifflib
1
From: Andrew Jones <drjones@redhat.com>
1
From: Cornelia Huck <cohuck@redhat.com>
2
2
3
kvm-no-adjvtime is a KVM specific CPU property and a first of its
3
Just use current_accel_name() directly.
4
kind. To accommodate it we also add kvm_arm_add_vcpu_properties()
5
and a KVM specific CPU properties description to the CPU features
6
document.
7
4
8
Signed-off-by: Andrew Jones <drjones@redhat.com>
5
Signed-off-by: Cornelia Huck <cohuck@redhat.com>
9
Message-id: 20200120101023.16030-7-drjones@redhat.com
6
Reviewed-by: Eric Auger <eric.auger@redhat.com>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
9
---
13
include/hw/arm/virt.h | 1 +
10
hw/arm/virt.c | 6 +++---
14
target/arm/kvm_arm.h | 11 ++++++++++
11
1 file changed, 3 insertions(+), 3 deletions(-)
15
hw/arm/virt.c | 8 ++++++++
16
target/arm/cpu.c | 2 ++
17
target/arm/cpu64.c | 1 +
18
target/arm/kvm.c | 28 +++++++++++++++++++++++++
19
target/arm/monitor.c | 1 +
20
tests/qtest/arm-cpu-features.c | 4 ++++
21
docs/arm-cpu-features.rst | 37 +++++++++++++++++++++++++++++++++-
22
9 files changed, 92 insertions(+), 1 deletion(-)
23
12
24
diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h
25
index XXXXXXX..XXXXXXX 100644
26
--- a/include/hw/arm/virt.h
27
+++ b/include/hw/arm/virt.h
28
@@ -XXX,XX +XXX,XX @@ typedef struct {
29
bool smbios_old_sys_ver;
30
bool no_highmem_ecam;
31
bool no_ged; /* Machines < 4.2 has no support for ACPI GED device */
32
+ bool kvm_no_adjvtime;
33
} VirtMachineClass;
34
35
typedef struct {
36
diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h
37
index XXXXXXX..XXXXXXX 100644
38
--- a/target/arm/kvm_arm.h
39
+++ b/target/arm/kvm_arm.h
40
@@ -XXX,XX +XXX,XX @@ void kvm_arm_sve_get_vls(CPUState *cs, unsigned long *map);
41
*/
42
void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu);
43
44
+/**
45
+ * kvm_arm_add_vcpu_properties:
46
+ * @obj: The CPU object to add the properties to
47
+ *
48
+ * Add all KVM specific CPU properties to the CPU object. These
49
+ * are the CPU properties with "kvm-" prefixed names.
50
+ */
51
+void kvm_arm_add_vcpu_properties(Object *obj);
52
+
53
/**
54
* kvm_arm_aarch32_supported:
55
* @cs: CPUState
56
@@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu)
57
cpu->host_cpu_probe_failed = true;
58
}
59
60
+static inline void kvm_arm_add_vcpu_properties(Object *obj) {}
61
+
62
static inline bool kvm_arm_aarch32_supported(CPUState *cs)
63
{
64
return false;
65
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
13
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
66
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
67
--- a/hw/arm/virt.c
15
--- a/hw/arm/virt.c
68
+++ b/hw/arm/virt.c
16
+++ b/hw/arm/virt.c
69
@@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine)
17
@@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine)
70
}
18
if (vms->secure && (kvm_enabled() || hvf_enabled())) {
71
}
19
error_report("mach-virt: %s does not support providing "
72
20
"Security extensions (TrustZone) to the guest CPU",
73
+ if (vmc->kvm_no_adjvtime &&
21
- kvm_enabled() ? "KVM" : "HVF");
74
+ object_property_find(cpuobj, "kvm-no-adjvtime", NULL)) {
22
+ current_accel_name());
75
+ object_property_set_bool(cpuobj, true, "kvm-no-adjvtime", NULL);
23
exit(1);
76
+ }
77
+
78
if (vmc->no_pmu && object_property_find(cpuobj, "pmu", NULL)) {
79
object_property_set_bool(cpuobj, false, "pmu", NULL);
80
}
81
@@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 0)
82
83
static void virt_machine_4_2_options(MachineClass *mc)
84
{
85
+ VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc));
86
+
87
virt_machine_5_0_options(mc);
88
compat_props_add(mc->compat_props, hw_compat_4_2, hw_compat_4_2_len);
89
+ vmc->kvm_no_adjvtime = true;
90
}
91
DEFINE_VIRT_MACHINE(4, 2)
92
93
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
94
index XXXXXXX..XXXXXXX 100644
95
--- a/target/arm/cpu.c
96
+++ b/target/arm/cpu.c
97
@@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj)
98
99
if (kvm_enabled()) {
100
kvm_arm_set_cpu_features_from_host(cpu);
101
+ kvm_arm_add_vcpu_properties(obj);
102
} else {
103
cortex_a15_initfn(obj);
104
105
@@ -XXX,XX +XXX,XX @@ static void arm_host_initfn(Object *obj)
106
if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
107
aarch64_add_sve_properties(obj);
108
}
24
}
109
+ kvm_arm_add_vcpu_properties(obj);
25
110
arm_cpu_post_init(obj);
26
if (vms->virt && (kvm_enabled() || hvf_enabled())) {
111
}
27
error_report("mach-virt: %s does not support providing "
112
28
"Virtualization extensions to the guest CPU",
113
diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c
29
- kvm_enabled() ? "KVM" : "HVF");
114
index XXXXXXX..XXXXXXX 100644
30
+ current_accel_name());
115
--- a/target/arm/cpu64.c
31
exit(1);
116
+++ b/target/arm/cpu64.c
117
@@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj)
118
119
if (kvm_enabled()) {
120
kvm_arm_set_cpu_features_from_host(cpu);
121
+ kvm_arm_add_vcpu_properties(obj);
122
} else {
123
uint64_t t;
124
uint32_t u;
125
diff --git a/target/arm/kvm.c b/target/arm/kvm.c
126
index XXXXXXX..XXXXXXX 100644
127
--- a/target/arm/kvm.c
128
+++ b/target/arm/kvm.c
129
@@ -XXX,XX +XXX,XX @@
130
#include "qemu/timer.h"
131
#include "qemu/error-report.h"
132
#include "qemu/main-loop.h"
133
+#include "qom/object.h"
134
+#include "qapi/error.h"
135
#include "sysemu/sysemu.h"
136
#include "sysemu/kvm.h"
137
#include "sysemu/kvm_int.h"
138
@@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu)
139
env->features = arm_host_cpu_features.features;
140
}
141
142
+static bool kvm_no_adjvtime_get(Object *obj, Error **errp)
143
+{
144
+ return !ARM_CPU(obj)->kvm_adjvtime;
145
+}
146
+
147
+static void kvm_no_adjvtime_set(Object *obj, bool value, Error **errp)
148
+{
149
+ ARM_CPU(obj)->kvm_adjvtime = !value;
150
+}
151
+
152
+/* KVM VCPU properties should be prefixed with "kvm-". */
153
+void kvm_arm_add_vcpu_properties(Object *obj)
154
+{
155
+ if (!kvm_enabled()) {
156
+ return;
157
+ }
158
+
159
+ ARM_CPU(obj)->kvm_adjvtime = true;
160
+ object_property_add_bool(obj, "kvm-no-adjvtime", kvm_no_adjvtime_get,
161
+ kvm_no_adjvtime_set, &error_abort);
162
+ object_property_set_description(obj, "kvm-no-adjvtime",
163
+ "Set on to disable the adjustment of "
164
+ "the virtual counter. VM stopped time "
165
+ "will be counted.", &error_abort);
166
+}
167
+
168
bool kvm_arm_pmu_supported(CPUState *cpu)
169
{
170
return kvm_check_extension(cpu->kvm_state, KVM_CAP_ARM_PMU_V3);
171
diff --git a/target/arm/monitor.c b/target/arm/monitor.c
172
index XXXXXXX..XXXXXXX 100644
173
--- a/target/arm/monitor.c
174
+++ b/target/arm/monitor.c
175
@@ -XXX,XX +XXX,XX @@ static const char *cpu_model_advertised_features[] = {
176
"sve128", "sve256", "sve384", "sve512",
177
"sve640", "sve768", "sve896", "sve1024", "sve1152", "sve1280",
178
"sve1408", "sve1536", "sve1664", "sve1792", "sve1920", "sve2048",
179
+ "kvm-no-adjvtime",
180
NULL
181
};
182
183
diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c
184
index XXXXXXX..XXXXXXX 100644
185
--- a/tests/qtest/arm-cpu-features.c
186
+++ b/tests/qtest/arm-cpu-features.c
187
@@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion(const void *data)
188
assert_has_feature_enabled(qts, "cortex-a15", "pmu");
189
assert_has_not_feature(qts, "cortex-a15", "aarch64");
190
191
+ assert_has_not_feature(qts, "max", "kvm-no-adjvtime");
192
+
193
if (g_str_equal(qtest_get_arch(), "aarch64")) {
194
assert_has_feature_enabled(qts, "max", "aarch64");
195
assert_has_feature_enabled(qts, "max", "sve");
196
@@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion_kvm(const void *data)
197
return;
198
}
32
}
199
33
200
+ assert_has_feature_disabled(qts, "host", "kvm-no-adjvtime");
34
if (vms->mte && (kvm_enabled() || hvf_enabled())) {
201
+
35
error_report("mach-virt: %s does not support providing "
202
if (g_str_equal(qtest_get_arch(), "aarch64")) {
36
"MTE to the guest CPU",
203
bool kvm_supports_sve;
37
- kvm_enabled() ? "KVM" : "HVF");
204
char max_name[8], name[8];
38
+ current_accel_name());
205
diff --git a/docs/arm-cpu-features.rst b/docs/arm-cpu-features.rst
39
exit(1);
206
index XXXXXXX..XXXXXXX 100644
40
}
207
--- a/docs/arm-cpu-features.rst
208
+++ b/docs/arm-cpu-features.rst
209
@@ -XXX,XX +XXX,XX @@ supporting the feature or only supporting the feature under certain
210
configurations. For example, the `aarch64` CPU feature, which, when
211
disabled, enables the optional AArch32 CPU feature, is only supported
212
when using the KVM accelerator and when running on a host CPU type that
213
-supports the feature.
214
+supports the feature. While `aarch64` currently only works with KVM,
215
+it could work with TCG. CPU features that are specific to KVM are
216
+prefixed with "kvm-" and are described in "KVM VCPU Features".
217
218
CPU Feature Probing
219
===================
220
@@ -XXX,XX +XXX,XX @@ disabling many SVE vector lengths would be quite verbose, the `sve<N>` CPU
221
properties have special semantics (see "SVE CPU Property Parsing
222
Semantics").
223
224
+KVM VCPU Features
225
+=================
226
+
227
+KVM VCPU features are CPU features that are specific to KVM, such as
228
+paravirt features or features that enable CPU virtualization extensions.
229
+The features' CPU properties are only available when KVM is enabled and
230
+are named with the prefix "kvm-". KVM VCPU features may be probed,
231
+enabled, and disabled in the same way as other CPU features. Below is
232
+the list of KVM VCPU features and their descriptions.
233
+
234
+ kvm-no-adjvtime By default kvm-no-adjvtime is disabled. This
235
+ means that by default the virtual time
236
+ adjustment is enabled (vtime is *not not*
237
+ adjusted).
238
+
239
+ When virtual time adjustment is enabled each
240
+ time the VM transitions back to running state
241
+ the VCPU's virtual counter is updated to ensure
242
+ stopped time is not counted. This avoids time
243
+ jumps surprising guest OSes and applications,
244
+ as long as they use the virtual counter for
245
+ timekeeping. However it has the side effect of
246
+ the virtual and physical counters diverging.
247
+ All timekeeping based on the virtual counter
248
+ will appear to lag behind any timekeeping that
249
+ does not subtract VM stopped time. The guest
250
+ may resynchronize its virtual counter with
251
+ other time sources as needed.
252
+
253
+ Enable kvm-no-adjvtime to disable virtual time
254
+ adjustment, also restoring the legacy (pre-5.0)
255
+ behavior.
256
+
257
SVE CPU Properties
258
==================
259
41
260
--
42
--
261
2.20.1
43
2.34.1
262
263
diff view generated by jsdifflib
1
The num-lines property of the TYPE_OR_GATE device sets the number
1
From: Hao Wu <wuhaotsh@google.com>
2
of input lines it has. An assert() in or_irq_realize() restricts
3
this to the maximum supported by the implementation. However we
4
got the condition in the assert wrong: it should be using <=,
5
because num-lines == MAX_OR_LINES is permitted, and means that
6
all entries from 0 to MAX_OR_LINES-1 in the s->levels[] array
7
are used.
8
2
9
We didn't notice this previously because no user has so far
3
Havard is no longer working on the Nuvoton systems for a while
10
needed that many input lines.
4
and won't be able to do any work on it in the future. So I'll
5
take over maintaining the Nuvoton system from him.
11
6
12
Reported-by: Guenter Roeck <linux@roeck-us.net>
7
Signed-off-by: Hao Wu <wuhaotsh@google.com>
8
Acked-by: Havard Skinnemoen <hskinnemoen@google.com>
9
Reviewed-by: Philippe Mathieu-Daude <philmd@linaro.org>
10
Message-id: 20230208235433.3989937-2-wuhaotsh@google.com
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
15
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
16
Message-id: 20200120142235.10432-1-peter.maydell@linaro.org
17
---
12
---
18
hw/core/or-irq.c | 2 +-
13
MAINTAINERS | 2 +-
19
1 file changed, 1 insertion(+), 1 deletion(-)
14
1 file changed, 1 insertion(+), 1 deletion(-)
20
15
21
diff --git a/hw/core/or-irq.c b/hw/core/or-irq.c
16
diff --git a/MAINTAINERS b/MAINTAINERS
22
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
23
--- a/hw/core/or-irq.c
18
--- a/MAINTAINERS
24
+++ b/hw/core/or-irq.c
19
+++ b/MAINTAINERS
25
@@ -XXX,XX +XXX,XX @@ static void or_irq_realize(DeviceState *dev, Error **errp)
20
@@ -XXX,XX +XXX,XX @@ F: include/hw/net/mv88w8618_eth.h
26
{
21
F: docs/system/arm/musicpal.rst
27
qemu_or_irq *s = OR_IRQ(dev);
22
28
23
Nuvoton NPCM7xx
29
- assert(s->num_lines < MAX_OR_LINES);
24
-M: Havard Skinnemoen <hskinnemoen@google.com>
30
+ assert(s->num_lines <= MAX_OR_LINES);
25
M: Tyrone Ting <kfting@nuvoton.com>
31
26
+M: Hao Wu <wuhaotsh@google.com>
32
qdev_init_gpio_in(dev, or_irq_handler, s->num_lines);
27
L: qemu-arm@nongnu.org
33
}
28
S: Supported
29
F: hw/*/npcm7xx*
34
--
30
--
35
2.20.1
31
2.34.1
36
37
diff view generated by jsdifflib
1
From: Damien Hedde <damien.hedde@greensocs.com>
1
From: Hao Wu <wuhaotsh@google.com>
2
2
3
This commit defines an interface allowing multi-phase reset. This aims
3
Nuvoton's PSPI is a general purpose SPI module which enables
4
to solve a problem of the actual single-phase reset (built in
4
connections to SPI-based peripheral devices.
5
DeviceClass and BusClass): reset behavior is dependent on the order
6
in which reset handlers are called. In particular doing external
7
side-effect (like setting an qemu_irq) is problematic because receiving
8
object may not be reset yet.
9
5
10
The Resettable interface divides the reset in 3 well defined phases.
6
Signed-off-by: Hao Wu <wuhaotsh@google.com>
11
To reset an object tree, all 1st phases are executed then all 2nd then
7
Reviewed-by: Chris Rauer <crauer@google.com>
12
all 3rd. See the comments in include/hw/resettable.h for a more complete
8
Reviewed-by: Philippe Mathieu-Daude <philmd@linaro.org>
13
description. The interface defines 3 phases to let the future
9
Message-id: 20230208235433.3989937-3-wuhaotsh@google.com
14
possibility of holding an object into reset for some time.
15
16
The qdev/qbus reset in DeviceClass and BusClass will be modified in
17
following commits to use this interface. A mechanism is provided
18
to allow executing a transitional reset handler in place of the 2nd
19
phase which is executed in children-then-parent order inside a tree.
20
This will allow to transition devices and buses smoothly while
21
keeping the exact current qdev/qbus reset behavior for now.
22
23
Documentation will be added in a following commit.
24
25
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
26
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
27
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
28
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
29
Message-id: 20200123132823.1117486-4-damien.hedde@greensocs.com
30
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
31
---
11
---
32
hw/core/Makefile.objs | 1 +
12
MAINTAINERS | 6 +-
33
include/hw/resettable.h | 211 +++++++++++++++++++++++++++++++++++
13
include/hw/ssi/npcm_pspi.h | 53 +++++++++
34
hw/core/resettable.c | 238 ++++++++++++++++++++++++++++++++++++++++
14
hw/ssi/npcm_pspi.c | 221 +++++++++++++++++++++++++++++++++++++
35
hw/core/trace-events | 17 +++
15
hw/ssi/meson.build | 2 +-
36
4 files changed, 467 insertions(+)
16
hw/ssi/trace-events | 5 +
37
create mode 100644 include/hw/resettable.h
17
5 files changed, 283 insertions(+), 4 deletions(-)
38
create mode 100644 hw/core/resettable.c
18
create mode 100644 include/hw/ssi/npcm_pspi.h
19
create mode 100644 hw/ssi/npcm_pspi.c
39
20
40
diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs
21
diff --git a/MAINTAINERS b/MAINTAINERS
41
index XXXXXXX..XXXXXXX 100644
22
index XXXXXXX..XXXXXXX 100644
42
--- a/hw/core/Makefile.objs
23
--- a/MAINTAINERS
43
+++ b/hw/core/Makefile.objs
24
+++ b/MAINTAINERS
44
@@ -XXX,XX +XXX,XX @@
25
@@ -XXX,XX +XXX,XX @@ M: Tyrone Ting <kfting@nuvoton.com>
45
common-obj-y += qdev.o qdev-properties.o
26
M: Hao Wu <wuhaotsh@google.com>
46
common-obj-y += bus.o
27
L: qemu-arm@nongnu.org
47
common-obj-y += cpu.o
28
S: Supported
48
+common-obj-y += resettable.o
29
-F: hw/*/npcm7xx*
49
common-obj-y += hotplug.o
30
-F: include/hw/*/npcm7xx*
50
common-obj-y += vmstate-if.o
31
-F: tests/qtest/npcm7xx*
51
# irq.o needed for qdev GPIO handling:
32
+F: hw/*/npcm*
52
diff --git a/include/hw/resettable.h b/include/hw/resettable.h
33
+F: include/hw/*/npcm*
34
+F: tests/qtest/npcm*
35
F: pc-bios/npcm7xx_bootrom.bin
36
F: roms/vbootrom
37
F: docs/system/arm/nuvoton.rst
38
diff --git a/include/hw/ssi/npcm_pspi.h b/include/hw/ssi/npcm_pspi.h
53
new file mode 100644
39
new file mode 100644
54
index XXXXXXX..XXXXXXX
40
index XXXXXXX..XXXXXXX
55
--- /dev/null
41
--- /dev/null
56
+++ b/include/hw/resettable.h
42
+++ b/include/hw/ssi/npcm_pspi.h
57
@@ -XXX,XX +XXX,XX @@
43
@@ -XXX,XX +XXX,XX @@
58
+/*
44
+/*
59
+ * Resettable interface header.
45
+ * Nuvoton Peripheral SPI Module
60
+ *
46
+ *
61
+ * Copyright (c) 2019 GreenSocs SAS
47
+ * Copyright 2023 Google LLC
62
+ *
48
+ *
63
+ * Authors:
49
+ * This program is free software; you can redistribute it and/or modify it
64
+ * Damien Hedde
50
+ * under the terms of the GNU General Public License as published by the
65
+ *
51
+ * Free Software Foundation; either version 2 of the License, or
66
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
52
+ * (at your option) any later version.
67
+ * See the COPYING file in the top-level directory.
53
+ *
54
+ * This program is distributed in the hope that it will be useful, but WITHOUT
55
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
56
+ * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
57
+ * for more details.
68
+ */
58
+ */
69
+
59
+#ifndef NPCM_PSPI_H
70
+#ifndef HW_RESETTABLE_H
60
+#define NPCM_PSPI_H
71
+#define HW_RESETTABLE_H
61
+
72
+
62
+#include "hw/ssi/ssi.h"
73
+#include "qom/object.h"
63
+#include "hw/sysbus.h"
74
+
64
+
75
+#define TYPE_RESETTABLE_INTERFACE "resettable"
65
+/*
76
+
66
+ * Number of registers in our device state structure. Don't change this without
77
+#define RESETTABLE_CLASS(class) \
67
+ * incrementing the version_id in the vmstate.
78
+ OBJECT_CLASS_CHECK(ResettableClass, (class), TYPE_RESETTABLE_INTERFACE)
68
+ */
79
+
69
+#define NPCM_PSPI_NR_REGS 3
80
+#define RESETTABLE_GET_CLASS(obj) \
81
+ OBJECT_GET_CLASS(ResettableClass, (obj), TYPE_RESETTABLE_INTERFACE)
82
+
83
+typedef struct ResettableState ResettableState;
84
+
70
+
85
+/**
71
+/**
86
+ * ResetType:
72
+ * NPCMPSPIState - Device state for one Flash Interface Unit.
87
+ * Types of reset.
73
+ * @parent: System bus device.
88
+ *
74
+ * @mmio: Memory region for register access.
89
+ * + Cold: reset resulting from a power cycle of the object.
75
+ * @spi: The SPI bus mastered by this controller.
90
+ *
76
+ * @regs: Register contents.
91
+ * TODO: Support has to be added to handle more types. In particular,
77
+ * @irq: The interrupt request queue for this module.
92
+ * ResettableState structure needs to be expanded.
78
+ *
79
+ * Each PSPI has a shared bank of registers, and controls up to four chip
80
+ * selects. Each chip select has a dedicated memory region which may be used to
81
+ * read and write the flash connected to that chip select as if it were memory.
93
+ */
82
+ */
94
+typedef enum ResetType {
83
+typedef struct NPCMPSPIState {
95
+ RESET_TYPE_COLD,
84
+ SysBusDevice parent;
96
+} ResetType;
85
+
97
+
86
+ MemoryRegion mmio;
98
+/*
87
+
99
+ * ResettableClass:
88
+ SSIBus *spi;
100
+ * Interface for resettable objects.
89
+ uint16_t regs[NPCM_PSPI_NR_REGS];
101
+ *
90
+ qemu_irq irq;
102
+ * See docs/devel/reset.rst for more detailed information about how QEMU models
91
+} NPCMPSPIState;
103
+ * reset. This whole API must only be used when holding the iothread mutex.
92
+
104
+ *
93
+#define TYPE_NPCM_PSPI "npcm-pspi"
105
+ * All objects which can be reset must implement this interface;
94
+OBJECT_DECLARE_SIMPLE_TYPE(NPCMPSPIState, NPCM_PSPI)
106
+ * it is usually provided by a base class such as DeviceClass or BusClass.
95
+
107
+ * Every Resettable object must maintain some state tracking the
96
+#endif /* NPCM_PSPI_H */
108
+ * progress of a reset operation by providing a ResettableState structure.
97
diff --git a/hw/ssi/npcm_pspi.c b/hw/ssi/npcm_pspi.c
109
+ * The functions defined in this module take care of updating the
110
+ * state of the reset.
111
+ * The base class implementation of the interface provides this
112
+ * state and implements the associated method: get_state.
113
+ *
114
+ * Concrete object implementations (typically specific devices
115
+ * such as a UART model) should provide the functions
116
+ * for the phases.enter, phases.hold and phases.exit methods, which
117
+ * they can set in their class init function, either directly or
118
+ * by calling resettable_class_set_parent_phases().
119
+ * The phase methods are guaranteed to only only ever be called once
120
+ * for any reset event, in the order 'enter', 'hold', 'exit'.
121
+ * An object will always move quickly from 'enter' to 'hold'
122
+ * but might remain in 'hold' for an arbitrary period of time
123
+ * before eventually reset is deasserted and the 'exit' phase is called.
124
+ * Object implementations should be prepared for functions handling
125
+ * inbound connections from other devices (such as qemu_irq handler
126
+ * functions) to be called at any point during reset after their
127
+ * 'enter' method has been called.
128
+ *
129
+ * Users of a resettable object should not call these methods
130
+ * directly, but instead use the function resettable_reset().
131
+ *
132
+ * @phases.enter: This phase is called when the object enters reset. It
133
+ * should reset local state of the object, but it must not do anything that
134
+ * has a side-effect on other objects, such as raising or lowering a qemu_irq
135
+ * line or reading or writing guest memory. It takes the reset's type as
136
+ * argument.
137
+ *
138
+ * @phases.hold: This phase is called for entry into reset, once every object
139
+ * in the system which is being reset has had its @phases.enter method called.
140
+ * At this point devices can do actions that affect other objects.
141
+ *
142
+ * @phases.exit: This phase is called when the object leaves the reset state.
143
+ * Actions affecting other objects are permitted.
144
+ *
145
+ * @get_state: Mandatory method which must return a pointer to a
146
+ * ResettableState.
147
+ *
148
+ * @get_transitional_function: transitional method to handle Resettable objects
149
+ * not yet fully moved to this interface. It will be removed as soon as it is
150
+ * not needed anymore. This method is optional and may return a pointer to a
151
+ * function to be used instead of the phases. If the method exists and returns
152
+ * a non-NULL function pointer then that function is executed as a replacement
153
+ * of the 'hold' phase method taking the object as argument. The two other phase
154
+ * methods are not executed.
155
+ *
156
+ * @child_foreach: Executes a given callback on every Resettable child. Child
157
+ * in this context means a child in the qbus tree, so the children of a qbus
158
+ * are the devices on it, and the children of a device are all the buses it
159
+ * owns. This is not the same as the QOM object hierarchy. The function takes
160
+ * additional opaque and ResetType arguments which must be passed unmodified to
161
+ * the callback.
162
+ */
163
+typedef void (*ResettableEnterPhase)(Object *obj, ResetType type);
164
+typedef void (*ResettableHoldPhase)(Object *obj);
165
+typedef void (*ResettableExitPhase)(Object *obj);
166
+typedef ResettableState * (*ResettableGetState)(Object *obj);
167
+typedef void (*ResettableTrFunction)(Object *obj);
168
+typedef ResettableTrFunction (*ResettableGetTrFunction)(Object *obj);
169
+typedef void (*ResettableChildCallback)(Object *, void *opaque,
170
+ ResetType type);
171
+typedef void (*ResettableChildForeach)(Object *obj,
172
+ ResettableChildCallback cb,
173
+ void *opaque, ResetType type);
174
+typedef struct ResettablePhases {
175
+ ResettableEnterPhase enter;
176
+ ResettableHoldPhase hold;
177
+ ResettableExitPhase exit;
178
+} ResettablePhases;
179
+typedef struct ResettableClass {
180
+ InterfaceClass parent_class;
181
+
182
+ /* Phase methods */
183
+ ResettablePhases phases;
184
+
185
+ /* State access method */
186
+ ResettableGetState get_state;
187
+
188
+ /* Transitional method for legacy reset compatibility */
189
+ ResettableGetTrFunction get_transitional_function;
190
+
191
+ /* Hierarchy handling method */
192
+ ResettableChildForeach child_foreach;
193
+} ResettableClass;
194
+
195
+/**
196
+ * ResettableState:
197
+ * Structure holding reset related state. The fields should not be accessed
198
+ * directly; the definition is here to allow further inclusion into other
199
+ * objects.
200
+ *
201
+ * @count: Number of reset level the object is into. It is incremented when
202
+ * the reset operation starts and decremented when it finishes.
203
+ * @hold_phase_pending: flag which indicates that we need to invoke the 'hold'
204
+ * phase handler for this object.
205
+ * @exit_phase_in_progress: true if we are currently in the exit phase
206
+ */
207
+struct ResettableState {
208
+ unsigned count;
209
+ bool hold_phase_pending;
210
+ bool exit_phase_in_progress;
211
+};
212
+
213
+/**
214
+ * resettable_reset:
215
+ * Trigger a reset on an object @obj of type @type. @obj must implement
216
+ * Resettable interface.
217
+ *
218
+ * Calling this function is equivalent to calling @resettable_assert_reset()
219
+ * then @resettable_release_reset().
220
+ */
221
+void resettable_reset(Object *obj, ResetType type);
222
+
223
+/**
224
+ * resettable_assert_reset:
225
+ * Put an object @obj into reset. @obj must implement Resettable interface.
226
+ *
227
+ * @resettable_release_reset() must eventually be called after this call.
228
+ * There must be one call to @resettable_release_reset() per call of
229
+ * @resettable_assert_reset(), with the same type argument.
230
+ *
231
+ * NOTE: Until support for migration is added, the @resettable_release_reset()
232
+ * must not be delayed. It must occur just after @resettable_assert_reset() so
233
+ * that migration cannot be triggered in between. Prefer using
234
+ * @resettable_reset() for now.
235
+ */
236
+void resettable_assert_reset(Object *obj, ResetType type);
237
+
238
+/**
239
+ * resettable_release_reset:
240
+ * Release the object @obj from reset. @obj must implement Resettable interface.
241
+ *
242
+ * See @resettable_assert_reset() description for details.
243
+ */
244
+void resettable_release_reset(Object *obj, ResetType type);
245
+
246
+/**
247
+ * resettable_is_in_reset:
248
+ * Return true if @obj is under reset.
249
+ *
250
+ * @obj must implement Resettable interface.
251
+ */
252
+bool resettable_is_in_reset(Object *obj);
253
+
254
+/**
255
+ * resettable_class_set_parent_phases:
256
+ *
257
+ * Save @rc current reset phases into @parent_phases and override @rc phases
258
+ * by the given new methods (@enter, @hold and @exit).
259
+ * Each phase is overridden only if the new one is not NULL allowing to
260
+ * override a subset of phases.
261
+ */
262
+void resettable_class_set_parent_phases(ResettableClass *rc,
263
+ ResettableEnterPhase enter,
264
+ ResettableHoldPhase hold,
265
+ ResettableExitPhase exit,
266
+ ResettablePhases *parent_phases);
267
+
268
+#endif
269
diff --git a/hw/core/resettable.c b/hw/core/resettable.c
270
new file mode 100644
98
new file mode 100644
271
index XXXXXXX..XXXXXXX
99
index XXXXXXX..XXXXXXX
272
--- /dev/null
100
--- /dev/null
273
+++ b/hw/core/resettable.c
101
+++ b/hw/ssi/npcm_pspi.c
274
@@ -XXX,XX +XXX,XX @@
102
@@ -XXX,XX +XXX,XX @@
275
+/*
103
+/*
276
+ * Resettable interface.
104
+ * Nuvoton NPCM Peripheral SPI Module (PSPI)
277
+ *
105
+ *
278
+ * Copyright (c) 2019 GreenSocs SAS
106
+ * Copyright 2023 Google LLC
279
+ *
107
+ *
280
+ * Authors:
108
+ * This program is free software; you can redistribute it and/or modify it
281
+ * Damien Hedde
109
+ * under the terms of the GNU General Public License as published by the
282
+ *
110
+ * Free Software Foundation; either version 2 of the License, or
283
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
111
+ * (at your option) any later version.
284
+ * See the COPYING file in the top-level directory.
112
+ *
113
+ * This program is distributed in the hope that it will be useful, but WITHOUT
114
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
115
+ * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
116
+ * for more details.
285
+ */
117
+ */
286
+
118
+
287
+#include "qemu/osdep.h"
119
+#include "qemu/osdep.h"
120
+
121
+#include "hw/irq.h"
122
+#include "hw/registerfields.h"
123
+#include "hw/ssi/npcm_pspi.h"
124
+#include "migration/vmstate.h"
125
+#include "qapi/error.h"
126
+#include "qemu/error-report.h"
127
+#include "qemu/log.h"
288
+#include "qemu/module.h"
128
+#include "qemu/module.h"
289
+#include "hw/resettable.h"
129
+#include "qemu/units.h"
130
+
290
+#include "trace.h"
131
+#include "trace.h"
291
+
132
+
292
+/**
133
+REG16(PSPI_DATA, 0x0)
293
+ * resettable_phase_enter/hold/exit:
134
+REG16(PSPI_CTL1, 0x2)
294
+ * Function executing a phase recursively in a resettable object and its
135
+ FIELD(PSPI_CTL1, SPIEN, 0, 1)
295
+ * children.
136
+ FIELD(PSPI_CTL1, MOD, 2, 1)
296
+ */
137
+ FIELD(PSPI_CTL1, EIR, 5, 1)
297
+static void resettable_phase_enter(Object *obj, void *opaque, ResetType type);
138
+ FIELD(PSPI_CTL1, EIW, 6, 1)
298
+static void resettable_phase_hold(Object *obj, void *opaque, ResetType type);
139
+ FIELD(PSPI_CTL1, SCM, 7, 1)
299
+static void resettable_phase_exit(Object *obj, void *opaque, ResetType type);
140
+ FIELD(PSPI_CTL1, SCIDL, 8, 1)
300
+
141
+ FIELD(PSPI_CTL1, SCDV, 9, 7)
301
+/**
142
+REG16(PSPI_STAT, 0x4)
302
+ * enter_phase_in_progress:
143
+ FIELD(PSPI_STAT, BSY, 0, 1)
303
+ * True if we are currently in reset enter phase.
144
+ FIELD(PSPI_STAT, RBF, 1, 1)
304
+ *
145
+
305
+ * Note: This flag is only used to guarantee (using asserts) that the reset
146
+static void npcm_pspi_update_irq(NPCMPSPIState *s)
306
+ * API is used correctly. We can use a global variable because we rely on the
147
+{
307
+ * iothread mutex to ensure only one reset operation is in a progress at a
148
+ int level = 0;
308
+ * given time.
149
+
309
+ */
150
+ /* Only fire IRQ when the module is enabled. */
310
+static bool enter_phase_in_progress;
151
+ if (FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, SPIEN)) {
311
+
152
+ /* Update interrupt as BSY is cleared. */
312
+void resettable_reset(Object *obj, ResetType type)
153
+ if ((!FIELD_EX16(s->regs[R_PSPI_STAT], PSPI_STAT, BSY)) &&
313
+{
154
+ FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, EIW)) {
314
+ trace_resettable_reset(obj, type);
155
+ level = 1;
315
+ resettable_assert_reset(obj, type);
316
+ resettable_release_reset(obj, type);
317
+}
318
+
319
+void resettable_assert_reset(Object *obj, ResetType type)
320
+{
321
+ /* TODO: change this assert when adding support for other reset types */
322
+ assert(type == RESET_TYPE_COLD);
323
+ trace_resettable_reset_assert_begin(obj, type);
324
+ assert(!enter_phase_in_progress);
325
+
326
+ enter_phase_in_progress = true;
327
+ resettable_phase_enter(obj, NULL, type);
328
+ enter_phase_in_progress = false;
329
+
330
+ resettable_phase_hold(obj, NULL, type);
331
+
332
+ trace_resettable_reset_assert_end(obj);
333
+}
334
+
335
+void resettable_release_reset(Object *obj, ResetType type)
336
+{
337
+ /* TODO: change this assert when adding support for other reset types */
338
+ assert(type == RESET_TYPE_COLD);
339
+ trace_resettable_reset_release_begin(obj, type);
340
+ assert(!enter_phase_in_progress);
341
+
342
+ resettable_phase_exit(obj, NULL, type);
343
+
344
+ trace_resettable_reset_release_end(obj);
345
+}
346
+
347
+bool resettable_is_in_reset(Object *obj)
348
+{
349
+ ResettableClass *rc = RESETTABLE_GET_CLASS(obj);
350
+ ResettableState *s = rc->get_state(obj);
351
+
352
+ return s->count > 0;
353
+}
354
+
355
+/**
356
+ * resettable_child_foreach:
357
+ * helper to avoid checking the existence of the method.
358
+ */
359
+static void resettable_child_foreach(ResettableClass *rc, Object *obj,
360
+ ResettableChildCallback cb,
361
+ void *opaque, ResetType type)
362
+{
363
+ if (rc->child_foreach) {
364
+ rc->child_foreach(obj, cb, opaque, type);
365
+ }
366
+}
367
+
368
+/**
369
+ * resettable_get_tr_func:
370
+ * helper to fetch transitional reset callback if any.
371
+ */
372
+static ResettableTrFunction resettable_get_tr_func(ResettableClass *rc,
373
+ Object *obj)
374
+{
375
+ ResettableTrFunction tr_func = NULL;
376
+ if (rc->get_transitional_function) {
377
+ tr_func = rc->get_transitional_function(obj);
378
+ }
379
+ return tr_func;
380
+}
381
+
382
+static void resettable_phase_enter(Object *obj, void *opaque, ResetType type)
383
+{
384
+ ResettableClass *rc = RESETTABLE_GET_CLASS(obj);
385
+ ResettableState *s = rc->get_state(obj);
386
+ const char *obj_typename = object_get_typename(obj);
387
+ bool action_needed = false;
388
+
389
+ /* exit phase has to finish properly before entering back in reset */
390
+ assert(!s->exit_phase_in_progress);
391
+
392
+ trace_resettable_phase_enter_begin(obj, obj_typename, s->count, type);
393
+
394
+ /* Only take action if we really enter reset for the 1st time. */
395
+ /*
396
+ * TODO: if adding more ResetType support, some additional checks
397
+ * are probably needed here.
398
+ */
399
+ if (s->count++ == 0) {
400
+ action_needed = true;
401
+ }
402
+ /*
403
+ * We limit the count to an arbitrary "big" value. The value is big
404
+ * enough not to be triggered normally.
405
+ * The assert will stop an infinite loop if there is a cycle in the
406
+ * reset tree. The loop goes through resettable_foreach_child below
407
+ * which at some point will call us again.
408
+ */
409
+ assert(s->count <= 50);
410
+
411
+ /*
412
+ * handle the children even if action_needed is at false so that
413
+ * child counts are incremented too
414
+ */
415
+ resettable_child_foreach(rc, obj, resettable_phase_enter, NULL, type);
416
+
417
+ /* execute enter phase for the object if needed */
418
+ if (action_needed) {
419
+ trace_resettable_phase_enter_exec(obj, obj_typename, type,
420
+ !!rc->phases.enter);
421
+ if (rc->phases.enter && !resettable_get_tr_func(rc, obj)) {
422
+ rc->phases.enter(obj, type);
423
+ }
156
+ }
424
+ s->hold_phase_pending = true;
157
+
425
+ }
158
+ /* Update interrupt as RBF is set. */
426
+ trace_resettable_phase_enter_end(obj, obj_typename, s->count);
159
+ if (FIELD_EX16(s->regs[R_PSPI_STAT], PSPI_STAT, RBF) &&
427
+}
160
+ FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, EIR)) {
428
+
161
+ level = 1;
429
+static void resettable_phase_hold(Object *obj, void *opaque, ResetType type)
430
+{
431
+ ResettableClass *rc = RESETTABLE_GET_CLASS(obj);
432
+ ResettableState *s = rc->get_state(obj);
433
+ const char *obj_typename = object_get_typename(obj);
434
+
435
+ /* exit phase has to finish properly before entering back in reset */
436
+ assert(!s->exit_phase_in_progress);
437
+
438
+ trace_resettable_phase_hold_begin(obj, obj_typename, s->count, type);
439
+
440
+ /* handle children first */
441
+ resettable_child_foreach(rc, obj, resettable_phase_hold, NULL, type);
442
+
443
+ /* exec hold phase */
444
+ if (s->hold_phase_pending) {
445
+ s->hold_phase_pending = false;
446
+ ResettableTrFunction tr_func = resettable_get_tr_func(rc, obj);
447
+ trace_resettable_phase_hold_exec(obj, obj_typename, !!rc->phases.hold);
448
+ if (tr_func) {
449
+ trace_resettable_transitional_function(obj, obj_typename);
450
+ tr_func(obj);
451
+ } else if (rc->phases.hold) {
452
+ rc->phases.hold(obj);
453
+ }
162
+ }
454
+ }
163
+ }
455
+ trace_resettable_phase_hold_end(obj, obj_typename, s->count);
164
+ qemu_set_irq(s->irq, level);
456
+}
165
+}
457
+
166
+
458
+static void resettable_phase_exit(Object *obj, void *opaque, ResetType type)
167
+static uint16_t npcm_pspi_read_data(NPCMPSPIState *s)
459
+{
168
+{
460
+ ResettableClass *rc = RESETTABLE_GET_CLASS(obj);
169
+ uint16_t value = s->regs[R_PSPI_DATA];
461
+ ResettableState *s = rc->get_state(obj);
170
+
462
+ const char *obj_typename = object_get_typename(obj);
171
+ /* Clear stat bits as the value are read out. */
463
+
172
+ s->regs[R_PSPI_STAT] = 0;
464
+ assert(!s->exit_phase_in_progress);
173
+
465
+ trace_resettable_phase_exit_begin(obj, obj_typename, s->count, type);
174
+ return value;
466
+
175
+}
467
+ /* exit_phase_in_progress ensures this phase is 'atomic' */
176
+
468
+ s->exit_phase_in_progress = true;
177
+static void npcm_pspi_write_data(NPCMPSPIState *s, uint16_t data)
469
+ resettable_child_foreach(rc, obj, resettable_phase_exit, NULL, type);
178
+{
470
+
179
+ uint16_t value = 0;
471
+ assert(s->count > 0);
180
+
472
+ if (s->count == 1) {
181
+ if (FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, MOD)) {
473
+ trace_resettable_phase_exit_exec(obj, obj_typename, !!rc->phases.exit);
182
+ value = ssi_transfer(s->spi, extract16(data, 8, 8)) << 8;
474
+ if (rc->phases.exit && !resettable_get_tr_func(rc, obj)) {
475
+ rc->phases.exit(obj);
476
+ }
477
+ s->count = 0;
478
+ }
183
+ }
479
+ s->exit_phase_in_progress = false;
184
+ value |= ssi_transfer(s->spi, extract16(data, 0, 8));
480
+ trace_resettable_phase_exit_end(obj, obj_typename, s->count);
185
+ s->regs[R_PSPI_DATA] = value;
481
+}
186
+
482
+
187
+ /* Mark data as available */
483
+void resettable_class_set_parent_phases(ResettableClass *rc,
188
+ s->regs[R_PSPI_STAT] = R_PSPI_STAT_BSY_MASK | R_PSPI_STAT_RBF_MASK;
484
+ ResettableEnterPhase enter,
189
+}
485
+ ResettableHoldPhase hold,
190
+
486
+ ResettableExitPhase exit,
191
+/* Control register read handler. */
487
+ ResettablePhases *parent_phases)
192
+static uint64_t npcm_pspi_ctrl_read(void *opaque, hwaddr addr,
488
+{
193
+ unsigned int size)
489
+ *parent_phases = rc->phases;
194
+{
490
+ if (enter) {
195
+ NPCMPSPIState *s = opaque;
491
+ rc->phases.enter = enter;
196
+ uint16_t value;
197
+
198
+ switch (addr) {
199
+ case A_PSPI_DATA:
200
+ value = npcm_pspi_read_data(s);
201
+ break;
202
+
203
+ case A_PSPI_CTL1:
204
+ value = s->regs[R_PSPI_CTL1];
205
+ break;
206
+
207
+ case A_PSPI_STAT:
208
+ value = s->regs[R_PSPI_STAT];
209
+ break;
210
+
211
+ default:
212
+ qemu_log_mask(LOG_GUEST_ERROR,
213
+ "%s: write to invalid offset 0x%" PRIx64 "\n",
214
+ DEVICE(s)->canonical_path, addr);
215
+ return 0;
492
+ }
216
+ }
493
+ if (hold) {
217
+ trace_npcm_pspi_ctrl_read(DEVICE(s)->canonical_path, addr, value);
494
+ rc->phases.hold = hold;
218
+ npcm_pspi_update_irq(s);
219
+
220
+ return value;
221
+}
222
+
223
+/* Control register write handler. */
224
+static void npcm_pspi_ctrl_write(void *opaque, hwaddr addr, uint64_t v,
225
+ unsigned int size)
226
+{
227
+ NPCMPSPIState *s = opaque;
228
+ uint16_t value = v;
229
+
230
+ trace_npcm_pspi_ctrl_write(DEVICE(s)->canonical_path, addr, value);
231
+
232
+ switch (addr) {
233
+ case A_PSPI_DATA:
234
+ npcm_pspi_write_data(s, value);
235
+ break;
236
+
237
+ case A_PSPI_CTL1:
238
+ s->regs[R_PSPI_CTL1] = value;
239
+ break;
240
+
241
+ case A_PSPI_STAT:
242
+ qemu_log_mask(LOG_GUEST_ERROR,
243
+ "%s: write to read-only register PSPI_STAT: 0x%08"
244
+ PRIx64 "\n", DEVICE(s)->canonical_path, v);
245
+ break;
246
+
247
+ default:
248
+ qemu_log_mask(LOG_GUEST_ERROR,
249
+ "%s: write to invalid offset 0x%" PRIx64 "\n",
250
+ DEVICE(s)->canonical_path, addr);
251
+ return;
495
+ }
252
+ }
496
+ if (exit) {
253
+ npcm_pspi_update_irq(s);
497
+ rc->phases.exit = exit;
254
+}
498
+ }
255
+
499
+}
256
+static const MemoryRegionOps npcm_pspi_ctrl_ops = {
500
+
257
+ .read = npcm_pspi_ctrl_read,
501
+static const TypeInfo resettable_interface_info = {
258
+ .write = npcm_pspi_ctrl_write,
502
+ .name = TYPE_RESETTABLE_INTERFACE,
259
+ .endianness = DEVICE_LITTLE_ENDIAN,
503
+ .parent = TYPE_INTERFACE,
260
+ .valid = {
504
+ .class_size = sizeof(ResettableClass),
261
+ .min_access_size = 1,
262
+ .max_access_size = 2,
263
+ .unaligned = false,
264
+ },
265
+ .impl = {
266
+ .min_access_size = 2,
267
+ .max_access_size = 2,
268
+ .unaligned = false,
269
+ },
505
+};
270
+};
506
+
271
+
507
+static void reset_register_types(void)
272
+static void npcm_pspi_enter_reset(Object *obj, ResetType type)
508
+{
273
+{
509
+ type_register_static(&resettable_interface_info);
274
+ NPCMPSPIState *s = NPCM_PSPI(obj);
510
+}
275
+
511
+
276
+ trace_npcm_pspi_enter_reset(DEVICE(obj)->canonical_path, type);
512
+type_init(reset_register_types)
277
+ memset(s->regs, 0, sizeof(s->regs));
513
diff --git a/hw/core/trace-events b/hw/core/trace-events
278
+}
279
+
280
+static void npcm_pspi_realize(DeviceState *dev, Error **errp)
281
+{
282
+ NPCMPSPIState *s = NPCM_PSPI(dev);
283
+ SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
284
+ Object *obj = OBJECT(dev);
285
+
286
+ s->spi = ssi_create_bus(dev, "pspi");
287
+ memory_region_init_io(&s->mmio, obj, &npcm_pspi_ctrl_ops, s,
288
+ "mmio", 4 * KiB);
289
+ sysbus_init_mmio(sbd, &s->mmio);
290
+ sysbus_init_irq(sbd, &s->irq);
291
+}
292
+
293
+static const VMStateDescription vmstate_npcm_pspi = {
294
+ .name = "npcm-pspi",
295
+ .version_id = 0,
296
+ .minimum_version_id = 0,
297
+ .fields = (VMStateField[]) {
298
+ VMSTATE_UINT16_ARRAY(regs, NPCMPSPIState, NPCM_PSPI_NR_REGS),
299
+ VMSTATE_END_OF_LIST(),
300
+ },
301
+};
302
+
303
+
304
+static void npcm_pspi_class_init(ObjectClass *klass, void *data)
305
+{
306
+ ResettableClass *rc = RESETTABLE_CLASS(klass);
307
+ DeviceClass *dc = DEVICE_CLASS(klass);
308
+
309
+ dc->desc = "NPCM Peripheral SPI Module";
310
+ dc->realize = npcm_pspi_realize;
311
+ dc->vmsd = &vmstate_npcm_pspi;
312
+ rc->phases.enter = npcm_pspi_enter_reset;
313
+}
314
+
315
+static const TypeInfo npcm_pspi_types[] = {
316
+ {
317
+ .name = TYPE_NPCM_PSPI,
318
+ .parent = TYPE_SYS_BUS_DEVICE,
319
+ .instance_size = sizeof(NPCMPSPIState),
320
+ .class_init = npcm_pspi_class_init,
321
+ },
322
+};
323
+DEFINE_TYPES(npcm_pspi_types);
324
diff --git a/hw/ssi/meson.build b/hw/ssi/meson.build
514
index XXXXXXX..XXXXXXX 100644
325
index XXXXXXX..XXXXXXX 100644
515
--- a/hw/core/trace-events
326
--- a/hw/ssi/meson.build
516
+++ b/hw/core/trace-events
327
+++ b/hw/ssi/meson.build
517
@@ -XXX,XX +XXX,XX @@ qbus_reset(void *obj, const char *objtype) "obj=%p(%s)"
328
@@ -XXX,XX +XXX,XX @@
518
qbus_reset_all(void *obj, const char *objtype) "obj=%p(%s)"
329
softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_smc.c'))
519
qbus_reset_tree(void *obj, const char *objtype) "obj=%p(%s)"
330
softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('mss-spi.c'))
520
qdev_update_parent_bus(void *obj, const char *objtype, void *oldp, const char *oldptype, void *newp, const char *newptype) "obj=%p(%s) old_parent=%p(%s) new_parent=%p(%s)"
331
-softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_fiu.c'))
521
+
332
+softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_fiu.c', 'npcm_pspi.c'))
522
+# resettable.c
333
softmmu_ss.add(when: 'CONFIG_PL022', if_true: files('pl022.c'))
523
+resettable_reset(void *obj, int cold) "obj=%p cold=%d"
334
softmmu_ss.add(when: 'CONFIG_SIFIVE_SPI', if_true: files('sifive_spi.c'))
524
+resettable_reset_assert_begin(void *obj, int cold) "obj=%p cold=%d"
335
softmmu_ss.add(when: 'CONFIG_SSI', if_true: files('ssi.c'))
525
+resettable_reset_assert_end(void *obj) "obj=%p"
336
diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events
526
+resettable_reset_release_begin(void *obj, int cold) "obj=%p cold=%d"
337
index XXXXXXX..XXXXXXX 100644
527
+resettable_reset_release_end(void *obj) "obj=%p"
338
--- a/hw/ssi/trace-events
528
+resettable_phase_enter_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d"
339
+++ b/hw/ssi/trace-events
529
+resettable_phase_enter_exec(void *obj, const char *objtype, int type, int has_method) "obj=%p(%s) type=%d method=%d"
340
@@ -XXX,XX +XXX,XX @@ npcm7xx_fiu_ctrl_write(const char *id, uint64_t addr, uint32_t data) "%s offset:
530
+resettable_phase_enter_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d"
341
npcm7xx_fiu_flash_read(const char *id, int cs, uint64_t addr, unsigned int size, uint64_t value) "%s[%d] offset: 0x%08" PRIx64 " size: %u value: 0x%" PRIx64
531
+resettable_phase_hold_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d"
342
npcm7xx_fiu_flash_write(const char *id, unsigned cs, uint64_t addr, unsigned int size, uint64_t value) "%s[%d] offset: 0x%08" PRIx64 " size: %u value: 0x%" PRIx64
532
+resettable_phase_hold_exec(void *obj, const char *objtype, int has_method) "obj=%p(%s) method=%d"
343
533
+resettable_phase_hold_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d"
344
+# npcm_pspi.c
534
+resettable_phase_exit_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d"
345
+npcm_pspi_enter_reset(const char *id, int reset_type) "%s reset type: %d"
535
+resettable_phase_exit_exec(void *obj, const char *objtype, int has_method) "obj=%p(%s) method=%d"
346
+npcm_pspi_ctrl_read(const char *id, uint64_t addr, uint16_t data) "%s offset: 0x%03" PRIx64 " value: 0x%04" PRIx16
536
+resettable_phase_exit_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d"
347
+npcm_pspi_ctrl_write(const char *id, uint64_t addr, uint16_t data) "%s offset: 0x%03" PRIx64 " value: 0x%04" PRIx16
537
+resettable_transitional_function(void *obj, const char *objtype) "obj=%p(%s)"
348
+
349
# ibex_spi_host.c
350
351
ibex_spi_host_reset(const char *msg) "%s"
538
--
352
--
539
2.20.1
353
2.34.1
540
541
diff view generated by jsdifflib
1
From: Damien Hedde <damien.hedde@greensocs.com>
1
From: Hao Wu <wuhaotsh@google.com>
2
2
3
This commit adds support of Resettable interface to buses and devices:
3
Signed-off-by: Hao Wu <wuhaotsh@google.com>
4
+ ResettableState structure is added in the Bus/Device state
4
Reviewed-by: Titus Rwantare <titusr@google.com>
5
+ Resettable methods are implemented.
5
Reviewed-by: Philippe Mathieu-Daude <philmd@linaro.org>
6
+ device/bus_is_in_reset function defined
6
Message-id: 20230208235433.3989937-4-wuhaotsh@google.com
7
8
This commit allows to transition the objects to the new
9
multi-phase interface without changing the reset behavior at all.
10
Object single reset method can be split into the 3 different phases
11
but the 3 phases are still executed in a row for a given object.
12
From the qdev/qbus reset api point of view, nothing is changed.
13
qdev_reset_all() and qbus_reset_all() are not modified as well as
14
device_legacy_reset().
15
16
Transition of an object must be done from parent class to child class.
17
Care has been taken to allow the transition of a parent class
18
without requiring the child classes to be transitioned at the same
19
time. Note that SysBus and SysBusDevice class do not need any transition
20
because they do not override the legacy reset method.
21
22
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
23
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
24
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
25
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
26
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
27
Message-id: 20200123132823.1117486-5-damien.hedde@greensocs.com
28
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
29
---
8
---
30
tests/Makefile.include | 1 +
9
docs/system/arm/nuvoton.rst | 2 +-
31
include/hw/qdev-core.h | 27 ++++++++++++
10
include/hw/arm/npcm7xx.h | 2 ++
32
hw/core/bus.c | 97 ++++++++++++++++++++++++++++++++++++++++++
11
hw/arm/npcm7xx.c | 25 +++++++++++++++++++++++--
33
hw/core/qdev.c | 93 ++++++++++++++++++++++++++++++++++++++++
12
3 files changed, 26 insertions(+), 3 deletions(-)
34
4 files changed, 218 insertions(+)
35
13
36
diff --git a/tests/Makefile.include b/tests/Makefile.include
14
diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst
37
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
38
--- a/tests/Makefile.include
16
--- a/docs/system/arm/nuvoton.rst
39
+++ b/tests/Makefile.include
17
+++ b/docs/system/arm/nuvoton.rst
40
@@ -XXX,XX +XXX,XX @@ tests/fp/%:
18
@@ -XXX,XX +XXX,XX @@ Supported devices
41
tests/test-qdev-global-props$(EXESUF): tests/test-qdev-global-props.o \
19
* SMBus controller (SMBF)
42
    hw/core/qdev.o hw/core/qdev-properties.o hw/core/hotplug.o\
20
* Ethernet controller (EMC)
43
    hw/core/bus.o \
21
* Tachometer
44
+    hw/core/resettable.o \
22
+ * Peripheral SPI controller (PSPI)
45
    hw/core/irq.o \
23
46
    hw/core/fw-path-provider.o \
24
Missing devices
47
    hw/core/reset.o \
25
---------------
48
diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h
26
@@ -XXX,XX +XXX,XX @@ Missing devices
27
28
* Ethernet controller (GMAC)
29
* USB device (USBD)
30
- * Peripheral SPI controller (PSPI)
31
* SD/MMC host
32
* PECI interface
33
* PCI and PCIe root complex and bridges
34
diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h
49
index XXXXXXX..XXXXXXX 100644
35
index XXXXXXX..XXXXXXX 100644
50
--- a/include/hw/qdev-core.h
36
--- a/include/hw/arm/npcm7xx.h
51
+++ b/include/hw/qdev-core.h
37
+++ b/include/hw/arm/npcm7xx.h
52
@@ -XXX,XX +XXX,XX @@
38
@@ -XXX,XX +XXX,XX @@
53
#include "qemu/bitmap.h"
39
#include "hw/nvram/npcm7xx_otp.h"
54
#include "qom/object.h"
40
#include "hw/timer/npcm7xx_timer.h"
55
#include "hw/hotplug.h"
41
#include "hw/ssi/npcm7xx_fiu.h"
56
+#include "hw/resettable.h"
42
+#include "hw/ssi/npcm_pspi.h"
57
43
#include "hw/usb/hcd-ehci.h"
58
enum {
44
#include "hw/usb/hcd-ohci.h"
59
DEV_NVECTORS_UNSPECIFIED = -1,
45
#include "target/arm/cpu.h"
60
@@ -XXX,XX +XXX,XX @@ typedef struct DeviceClass {
46
@@ -XXX,XX +XXX,XX @@ struct NPCM7xxState {
61
bool hotpluggable;
47
NPCM7xxFIUState fiu[2];
62
48
NPCM7xxEMCState emc[2];
63
/* callbacks */
49
NPCM7xxSDHCIState mmc;
64
+ /*
50
+ NPCMPSPIState pspi[2];
65
+ * Reset method here is deprecated and replaced by methods in the
66
+ * resettable class interface to implement a multi-phase reset.
67
+ * TODO: remove once every reset callback is unused
68
+ */
69
DeviceReset reset;
70
DeviceRealize realize;
71
DeviceUnrealize unrealize;
72
@@ -XXX,XX +XXX,XX @@ struct NamedGPIOList {
73
/**
74
* DeviceState:
75
* @realized: Indicates whether the device has been fully constructed.
76
+ * @reset: ResettableState for the device; handled by Resettable interface.
77
*
78
* This structure should not be accessed directly. We declare it here
79
* so that it can be embedded in individual device state structures.
80
@@ -XXX,XX +XXX,XX @@ struct DeviceState {
81
int num_child_bus;
82
int instance_id_alias;
83
int alias_required_for_version;
84
+ ResettableState reset;
85
};
51
};
86
52
87
struct DeviceListener {
53
#define TYPE_NPCM7XX "npcm7xx"
88
@@ -XXX,XX +XXX,XX @@ typedef struct BusChild {
54
diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c
89
/**
55
index XXXXXXX..XXXXXXX 100644
90
* BusState:
56
--- a/hw/arm/npcm7xx.c
91
* @hotplug_handler: link to a hotplug handler associated with bus.
57
+++ b/hw/arm/npcm7xx.c
92
+ * @reset: ResettableState for the bus; handled by Resettable interface.
58
@@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt {
93
*/
59
NPCM7XX_EMC1RX_IRQ = 15,
94
struct BusState {
60
NPCM7XX_EMC1TX_IRQ,
95
Object obj;
61
NPCM7XX_MMC_IRQ = 26,
96
@@ -XXX,XX +XXX,XX @@ struct BusState {
62
+ NPCM7XX_PSPI2_IRQ = 28,
97
int num_children;
63
+ NPCM7XX_PSPI1_IRQ = 31,
98
QTAILQ_HEAD(, BusChild) children;
64
NPCM7XX_TIMER0_IRQ = 32, /* Timer Module 0 */
99
QLIST_ENTRY(BusState) sibling;
65
NPCM7XX_TIMER1_IRQ,
100
+ ResettableState reset;
66
NPCM7XX_TIMER2_IRQ,
67
@@ -XXX,XX +XXX,XX @@ static const hwaddr npcm7xx_emc_addr[] = {
68
0xf0826000,
101
};
69
};
102
70
103
/**
71
+/* Register base address for each PSPI Module */
104
@@ -XXX,XX +XXX,XX @@ void qdev_reset_all_fn(void *opaque);
72
+static const hwaddr npcm7xx_pspi_addr[] = {
105
void qbus_reset_all(BusState *bus);
73
+ 0xf0200000,
106
void qbus_reset_all_fn(void *opaque);
74
+ 0xf0201000,
107
75
+};
108
+/**
109
+ * device_is_in_reset:
110
+ * Return true if the device @dev is currently being reset.
111
+ */
112
+bool device_is_in_reset(DeviceState *dev);
113
+
76
+
114
+/**
77
static const struct {
115
+ * bus_is_in_reset:
78
hwaddr regs_addr;
116
+ * Return true if the bus @bus is currently being reset.
79
uint32_t unconnected_pins;
117
+ */
80
@@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj)
118
+bool bus_is_in_reset(BusState *bus);
81
object_initialize_child(obj, "emc[*]", &s->emc[i], TYPE_NPCM7XX_EMC);
82
}
83
84
+ for (i = 0; i < ARRAY_SIZE(s->pspi); i++) {
85
+ object_initialize_child(obj, "pspi[*]", &s->pspi[i], TYPE_NPCM_PSPI);
86
+ }
119
+
87
+
120
/* This should go away once we get rid of the NULL bus hack */
88
object_initialize_child(obj, "mmc", &s->mmc, TYPE_NPCM7XX_SDHCI);
121
BusState *sysbus_get_default(void);
122
123
@@ -XXX,XX +XXX,XX @@ void device_legacy_reset(DeviceState *dev);
124
125
void device_class_set_props(DeviceClass *dc, Property *props);
126
127
+/**
128
+ * device_class_set_parent_reset:
129
+ * TODO: remove the function when DeviceClass's reset method
130
+ * is not used anymore.
131
+ */
132
void device_class_set_parent_reset(DeviceClass *dc,
133
DeviceReset dev_reset,
134
DeviceReset *parent_reset);
135
diff --git a/hw/core/bus.c b/hw/core/bus.c
136
index XXXXXXX..XXXXXXX 100644
137
--- a/hw/core/bus.c
138
+++ b/hw/core/bus.c
139
@@ -XXX,XX +XXX,XX @@ int qbus_walk_children(BusState *bus,
140
return 0;
141
}
89
}
142
90
143
+bool bus_is_in_reset(BusState *bus)
91
@@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp)
144
+{
92
sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc), 0,
145
+ return resettable_is_in_reset(OBJECT(bus));
93
npcm7xx_irq(s, NPCM7XX_MMC_IRQ));
146
+}
94
95
+ /* PSPI */
96
+ QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_pspi_addr) != ARRAY_SIZE(s->pspi));
97
+ for (i = 0; i < ARRAY_SIZE(s->pspi); i++) {
98
+ SysBusDevice *sbd = SYS_BUS_DEVICE(&s->pspi[i]);
99
+ int irq = (i == 0) ? NPCM7XX_PSPI1_IRQ : NPCM7XX_PSPI2_IRQ;
147
+
100
+
148
+static ResettableState *bus_get_reset_state(Object *obj)
101
+ sysbus_realize(sbd, &error_abort);
149
+{
102
+ sysbus_mmio_map(sbd, 0, npcm7xx_pspi_addr[i]);
150
+ BusState *bus = BUS(obj);
103
+ sysbus_connect_irq(sbd, 0, npcm7xx_irq(s, irq));
151
+ return &bus->reset;
104
+ }
152
+}
153
+
105
+
154
+static void bus_reset_child_foreach(Object *obj, ResettableChildCallback cb,
106
create_unimplemented_device("npcm7xx.shm", 0xc0001000, 4 * KiB);
155
+ void *opaque, ResetType type)
107
create_unimplemented_device("npcm7xx.vdmx", 0xe0800000, 4 * KiB);
156
+{
108
create_unimplemented_device("npcm7xx.pcierc", 0xe1000000, 64 * KiB);
157
+ BusState *bus = BUS(obj);
109
@@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp)
158
+ BusChild *kid;
110
create_unimplemented_device("npcm7xx.peci", 0xf0100000, 4 * KiB);
159
+
111
create_unimplemented_device("npcm7xx.siox[1]", 0xf0101000, 4 * KiB);
160
+ QTAILQ_FOREACH(kid, &bus->children, sibling) {
112
create_unimplemented_device("npcm7xx.siox[2]", 0xf0102000, 4 * KiB);
161
+ cb(OBJECT(kid->child), opaque, type);
113
- create_unimplemented_device("npcm7xx.pspi1", 0xf0200000, 4 * KiB);
162
+ }
114
- create_unimplemented_device("npcm7xx.pspi2", 0xf0201000, 4 * KiB);
163
+}
115
create_unimplemented_device("npcm7xx.ahbpci", 0xf0400000, 1 * MiB);
164
+
116
create_unimplemented_device("npcm7xx.mcphy", 0xf05f0000, 64 * KiB);
165
static void qbus_realize(BusState *bus, DeviceState *parent, const char *name)
117
create_unimplemented_device("npcm7xx.gmac1", 0xf0802000, 8 * KiB);
166
{
167
const char *typename = object_get_typename(OBJECT(bus));
168
@@ -XXX,XX +XXX,XX @@ static char *default_bus_get_fw_dev_path(DeviceState *dev)
169
return g_strdup(object_get_typename(OBJECT(dev)));
170
}
171
172
+/**
173
+ * bus_phases_reset:
174
+ * Transition reset method for buses to allow moving
175
+ * smoothly from legacy reset method to multi-phases
176
+ */
177
+static void bus_phases_reset(BusState *bus)
178
+{
179
+ ResettableClass *rc = RESETTABLE_GET_CLASS(bus);
180
+
181
+ if (rc->phases.enter) {
182
+ rc->phases.enter(OBJECT(bus), RESET_TYPE_COLD);
183
+ }
184
+ if (rc->phases.hold) {
185
+ rc->phases.hold(OBJECT(bus));
186
+ }
187
+ if (rc->phases.exit) {
188
+ rc->phases.exit(OBJECT(bus));
189
+ }
190
+}
191
+
192
+static void bus_transitional_reset(Object *obj)
193
+{
194
+ BusClass *bc = BUS_GET_CLASS(obj);
195
+
196
+ /*
197
+ * This will call either @bus_phases_reset (for multi-phases transitioned
198
+ * buses) or a bus's specific method for not-yet transitioned buses.
199
+ * In both case, it does not reset children.
200
+ */
201
+ if (bc->reset) {
202
+ bc->reset(BUS(obj));
203
+ }
204
+}
205
+
206
+/**
207
+ * bus_get_transitional_reset:
208
+ * check if the bus's class is ready for multi-phase
209
+ */
210
+static ResettableTrFunction bus_get_transitional_reset(Object *obj)
211
+{
212
+ BusClass *dc = BUS_GET_CLASS(obj);
213
+ if (dc->reset != bus_phases_reset) {
214
+ /*
215
+ * dc->reset has been overridden by a subclass,
216
+ * the bus is not ready for multi phase yet.
217
+ */
218
+ return bus_transitional_reset;
219
+ }
220
+ return NULL;
221
+}
222
+
223
static void bus_class_init(ObjectClass *class, void *data)
224
{
225
BusClass *bc = BUS_CLASS(class);
226
+ ResettableClass *rc = RESETTABLE_CLASS(class);
227
228
class->unparent = bus_unparent;
229
bc->get_fw_dev_path = default_bus_get_fw_dev_path;
230
+
231
+ rc->get_state = bus_get_reset_state;
232
+ rc->child_foreach = bus_reset_child_foreach;
233
+
234
+ /*
235
+ * @bus_phases_reset is put as the default reset method below, allowing
236
+ * to do the multi-phase transition from base classes to leaf classes. It
237
+ * allows a legacy-reset Bus class to extend a multi-phases-reset
238
+ * Bus class for the following reason:
239
+ * + If a base class B has been moved to multi-phase, then it does not
240
+ * override this default reset method and may have defined phase methods.
241
+ * + A child class C (extending class B) which uses
242
+ * bus_class_set_parent_reset() (or similar means) to override the
243
+ * reset method will still work as expected. @bus_phases_reset function
244
+ * will be registered as the parent reset method and effectively call
245
+ * parent reset phases.
246
+ */
247
+ bc->reset = bus_phases_reset;
248
+ rc->get_transitional_function = bus_get_transitional_reset;
249
}
250
251
static void qbus_finalize(Object *obj)
252
@@ -XXX,XX +XXX,XX @@ static const TypeInfo bus_info = {
253
.instance_init = qbus_initfn,
254
.instance_finalize = qbus_finalize,
255
.class_init = bus_class_init,
256
+ .interfaces = (InterfaceInfo[]) {
257
+ { TYPE_RESETTABLE_INTERFACE },
258
+ { }
259
+ },
260
};
261
262
static void bus_register_types(void)
263
diff --git a/hw/core/qdev.c b/hw/core/qdev.c
264
index XXXXXXX..XXXXXXX 100644
265
--- a/hw/core/qdev.c
266
+++ b/hw/core/qdev.c
267
@@ -XXX,XX +XXX,XX @@ void qbus_reset_all_fn(void *opaque)
268
qbus_reset_all(bus);
269
}
270
271
+bool device_is_in_reset(DeviceState *dev)
272
+{
273
+ return resettable_is_in_reset(OBJECT(dev));
274
+}
275
+
276
+static ResettableState *device_get_reset_state(Object *obj)
277
+{
278
+ DeviceState *dev = DEVICE(obj);
279
+ return &dev->reset;
280
+}
281
+
282
+static void device_reset_child_foreach(Object *obj, ResettableChildCallback cb,
283
+ void *opaque, ResetType type)
284
+{
285
+ DeviceState *dev = DEVICE(obj);
286
+ BusState *bus;
287
+
288
+ QLIST_FOREACH(bus, &dev->child_bus, sibling) {
289
+ cb(OBJECT(bus), opaque, type);
290
+ }
291
+}
292
+
293
/* can be used as ->unplug() callback for the simple cases */
294
void qdev_simple_device_unplug_cb(HotplugHandler *hotplug_dev,
295
DeviceState *dev, Error **errp)
296
@@ -XXX,XX +XXX,XX @@ device_vmstate_if_get_id(VMStateIf *obj)
297
return qdev_get_dev_path(dev);
298
}
299
300
+/**
301
+ * device_phases_reset:
302
+ * Transition reset method for devices to allow moving
303
+ * smoothly from legacy reset method to multi-phases
304
+ */
305
+static void device_phases_reset(DeviceState *dev)
306
+{
307
+ ResettableClass *rc = RESETTABLE_GET_CLASS(dev);
308
+
309
+ if (rc->phases.enter) {
310
+ rc->phases.enter(OBJECT(dev), RESET_TYPE_COLD);
311
+ }
312
+ if (rc->phases.hold) {
313
+ rc->phases.hold(OBJECT(dev));
314
+ }
315
+ if (rc->phases.exit) {
316
+ rc->phases.exit(OBJECT(dev));
317
+ }
318
+}
319
+
320
+static void device_transitional_reset(Object *obj)
321
+{
322
+ DeviceClass *dc = DEVICE_GET_CLASS(obj);
323
+
324
+ /*
325
+ * This will call either @device_phases_reset (for multi-phases transitioned
326
+ * devices) or a device's specific method for not-yet transitioned devices.
327
+ * In both case, it does not reset children.
328
+ */
329
+ if (dc->reset) {
330
+ dc->reset(DEVICE(obj));
331
+ }
332
+}
333
+
334
+/**
335
+ * device_get_transitional_reset:
336
+ * check if the device's class is ready for multi-phase
337
+ */
338
+static ResettableTrFunction device_get_transitional_reset(Object *obj)
339
+{
340
+ DeviceClass *dc = DEVICE_GET_CLASS(obj);
341
+ if (dc->reset != device_phases_reset) {
342
+ /*
343
+ * dc->reset has been overridden by a subclass,
344
+ * the device is not ready for multi phase yet.
345
+ */
346
+ return device_transitional_reset;
347
+ }
348
+ return NULL;
349
+}
350
+
351
static void device_class_init(ObjectClass *class, void *data)
352
{
353
DeviceClass *dc = DEVICE_CLASS(class);
354
VMStateIfClass *vc = VMSTATE_IF_CLASS(class);
355
+ ResettableClass *rc = RESETTABLE_CLASS(class);
356
357
class->unparent = device_unparent;
358
359
@@ -XXX,XX +XXX,XX @@ static void device_class_init(ObjectClass *class, void *data)
360
dc->hotpluggable = true;
361
dc->user_creatable = true;
362
vc->get_id = device_vmstate_if_get_id;
363
+ rc->get_state = device_get_reset_state;
364
+ rc->child_foreach = device_reset_child_foreach;
365
+
366
+ /*
367
+ * @device_phases_reset is put as the default reset method below, allowing
368
+ * to do the multi-phase transition from base classes to leaf classes. It
369
+ * allows a legacy-reset Device class to extend a multi-phases-reset
370
+ * Device class for the following reason:
371
+ * + If a base class B has been moved to multi-phase, then it does not
372
+ * override this default reset method and may have defined phase methods.
373
+ * + A child class C (extending class B) which uses
374
+ * device_class_set_parent_reset() (or similar means) to override the
375
+ * reset method will still work as expected. @device_phases_reset function
376
+ * will be registered as the parent reset method and effectively call
377
+ * parent reset phases.
378
+ */
379
+ dc->reset = device_phases_reset;
380
+ rc->get_transitional_function = device_get_transitional_reset;
381
382
object_class_property_add_bool(class, "realized",
383
device_get_realized, device_set_realized,
384
@@ -XXX,XX +XXX,XX @@ static const TypeInfo device_type_info = {
385
.class_size = sizeof(DeviceClass),
386
.interfaces = (InterfaceInfo[]) {
387
{ TYPE_VMSTATE_IF },
388
+ { TYPE_RESETTABLE_INTERFACE },
389
{ }
390
}
391
};
392
--
118
--
393
2.20.1
119
2.34.1
394
395
diff view generated by jsdifflib
New patch
1
From: Jean-Philippe Brucker <jean-philippe@linaro.org>
1
2
3
Addresses targeting the second translation table (TTB1) in the SMMU have
4
all upper bits set. Ensure the IOMMU region covers all 64 bits.
5
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org>
8
Reviewed-by: Eric Auger <eric.auger@redhat.com>
9
Message-id: 20230214171921.1917916-2-jean-philippe@linaro.org
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
include/hw/arm/smmu-common.h | 2 --
13
hw/arm/smmu-common.c | 2 +-
14
2 files changed, 1 insertion(+), 3 deletions(-)
15
16
diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h
17
index XXXXXXX..XXXXXXX 100644
18
--- a/include/hw/arm/smmu-common.h
19
+++ b/include/hw/arm/smmu-common.h
20
@@ -XXX,XX +XXX,XX @@
21
#define SMMU_PCI_DEVFN_MAX 256
22
#define SMMU_PCI_DEVFN(sid) (sid & 0xFF)
23
24
-#define SMMU_MAX_VA_BITS 48
25
-
26
/*
27
* Page table walk error types
28
*/
29
diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c
30
index XXXXXXX..XXXXXXX 100644
31
--- a/hw/arm/smmu-common.c
32
+++ b/hw/arm/smmu-common.c
33
@@ -XXX,XX +XXX,XX @@ static AddressSpace *smmu_find_add_as(PCIBus *bus, void *opaque, int devfn)
34
35
memory_region_init_iommu(&sdev->iommu, sizeof(sdev->iommu),
36
s->mrtypename,
37
- OBJECT(s), name, 1ULL << SMMU_MAX_VA_BITS);
38
+ OBJECT(s), name, UINT64_MAX);
39
address_space_init(&sdev->as,
40
MEMORY_REGION(&sdev->iommu), name);
41
trace_smmu_add_mr(name);
42
--
43
2.34.1
diff view generated by jsdifflib
New patch
1
From: Jean-Philippe Brucker <jean-philippe@linaro.org>
1
2
3
Addresses targeting the second translation table (TTB1) in the SMMU have
4
all upper bits set (except for the top byte when TBI is enabled). Fix
5
the TTB1 check.
6
7
Reported-by: Ola Hugosson <ola.hugosson@arm.com>
8
Reviewed-by: Eric Auger <eric.auger@redhat.com>
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org>
11
Message-id: 20230214171921.1917916-3-jean-philippe@linaro.org
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
14
hw/arm/smmu-common.c | 2 +-
15
1 file changed, 1 insertion(+), 1 deletion(-)
16
17
diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c
18
index XXXXXXX..XXXXXXX 100644
19
--- a/hw/arm/smmu-common.c
20
+++ b/hw/arm/smmu-common.c
21
@@ -XXX,XX +XXX,XX @@ SMMUTransTableInfo *select_tt(SMMUTransCfg *cfg, dma_addr_t iova)
22
/* there is a ttbr0 region and we are in it (high bits all zero) */
23
return &cfg->tt[0];
24
} else if (cfg->tt[1].tsz &&
25
- !extract64(iova, 64 - cfg->tt[1].tsz, cfg->tt[1].tsz - tbi_byte)) {
26
+ sextract64(iova, 64 - cfg->tt[1].tsz, cfg->tt[1].tsz - tbi_byte) == -1) {
27
/* there is a ttbr1 region and we are in it (high bits all one) */
28
return &cfg->tt[1];
29
} else if (!cfg->tt[0].tsz) {
30
--
31
2.34.1
diff view generated by jsdifflib
1
From: Damien Hedde <damien.hedde@greensocs.com>
1
From: Claudio Fontana <cfontana@suse.de>
2
2
3
Add a function resettable_change_parent() to do the required
3
make it clearer from the name that this is a tcg-only function.
4
plumbing when changing the parent a of Resettable object.
5
4
6
We need to make sure that the reset state of the object remains
5
Signed-off-by: Claudio Fontana <cfontana@suse.de>
7
coherent with the reset state of the new parent.
6
Signed-off-by: Fabiano Rosas <farosas@suse.de>
8
9
We make the 2 following hypothesis:
10
+ when an object is put in a parent under reset, the object goes in
11
reset.
12
+ when an object is removed from a parent under reset, the object
13
leaves reset.
14
15
The added function avoids any glitch if both old and new parent are
16
already in reset.
17
18
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
19
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
20
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
21
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org>
22
Message-id: 20200123132823.1117486-6-damien.hedde@greensocs.com
23
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
24
---
11
---
25
include/hw/resettable.h | 16 +++++++++++
12
target/arm/helper.c | 4 ++--
26
hw/core/resettable.c | 62 +++++++++++++++++++++++++++++++++++++++--
13
1 file changed, 2 insertions(+), 2 deletions(-)
27
hw/core/trace-events | 1 +
28
3 files changed, 77 insertions(+), 2 deletions(-)
29
14
30
diff --git a/include/hw/resettable.h b/include/hw/resettable.h
15
diff --git a/target/arm/helper.c b/target/arm/helper.c
31
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
32
--- a/include/hw/resettable.h
17
--- a/target/arm/helper.c
33
+++ b/include/hw/resettable.h
18
+++ b/target/arm/helper.c
34
@@ -XXX,XX +XXX,XX @@ void resettable_release_reset(Object *obj, ResetType type);
19
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs)
20
* trapped to the hypervisor in KVM.
35
*/
21
*/
36
bool resettable_is_in_reset(Object *obj);
22
#ifdef CONFIG_TCG
37
23
-static void handle_semihosting(CPUState *cs)
38
+/**
24
+static void tcg_handle_semihosting(CPUState *cs)
39
+ * resettable_change_parent:
40
+ * Indicate that the parent of Ressettable @obj is changing from @oldp to @newp.
41
+ * All 3 objects must implement resettable interface. @oldp or @newp may be
42
+ * NULL.
43
+ *
44
+ * This function will adapt the reset state of @obj so that it is coherent
45
+ * with the reset state of @newp. It may trigger @resettable_assert_reset()
46
+ * or @resettable_release_reset(). It will do such things only if the reset
47
+ * state of @newp and @oldp are different.
48
+ *
49
+ * When using this function during reset, it must only be called during
50
+ * a hold phase method. Calling this during enter or exit phase is an error.
51
+ */
52
+void resettable_change_parent(Object *obj, Object *newp, Object *oldp);
53
+
54
/**
55
* resettable_class_set_parent_phases:
56
*
57
diff --git a/hw/core/resettable.c b/hw/core/resettable.c
58
index XXXXXXX..XXXXXXX 100644
59
--- a/hw/core/resettable.c
60
+++ b/hw/core/resettable.c
61
@@ -XXX,XX +XXX,XX @@ static void resettable_phase_exit(Object *obj, void *opaque, ResetType type);
62
* enter_phase_in_progress:
63
* True if we are currently in reset enter phase.
64
*
65
- * Note: This flag is only used to guarantee (using asserts) that the reset
66
- * API is used correctly. We can use a global variable because we rely on the
67
+ * exit_phase_in_progress:
68
+ * count the number of exit phase we are in.
69
+ *
70
+ * Note: These flags are only used to guarantee (using asserts) that the reset
71
+ * API is used correctly. We can use global variables because we rely on the
72
* iothread mutex to ensure only one reset operation is in a progress at a
73
* given time.
74
*/
75
static bool enter_phase_in_progress;
76
+static unsigned exit_phase_in_progress;
77
78
void resettable_reset(Object *obj, ResetType type)
79
{
25
{
80
@@ -XXX,XX +XXX,XX @@ void resettable_release_reset(Object *obj, ResetType type)
26
ARMCPU *cpu = ARM_CPU(cs);
81
trace_resettable_reset_release_begin(obj, type);
27
CPUARMState *env = &cpu->env;
82
assert(!enter_phase_in_progress);
28
@@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs)
83
29
*/
84
+ exit_phase_in_progress += 1;
30
#ifdef CONFIG_TCG
85
resettable_phase_exit(obj, NULL, type);
31
if (cs->exception_index == EXCP_SEMIHOST) {
86
+ exit_phase_in_progress -= 1;
32
- handle_semihosting(cs);
87
33
+ tcg_handle_semihosting(cs);
88
trace_resettable_reset_release_end(obj);
34
return;
89
}
35
}
90
@@ -XXX,XX +XXX,XX @@ static void resettable_phase_exit(Object *obj, void *opaque, ResetType type)
36
#endif
91
trace_resettable_phase_exit_end(obj, obj_typename, s->count);
92
}
93
94
+/*
95
+ * resettable_get_count:
96
+ * Get the count of the Resettable object @obj. Return 0 if @obj is NULL.
97
+ */
98
+static unsigned resettable_get_count(Object *obj)
99
+{
100
+ if (obj) {
101
+ ResettableClass *rc = RESETTABLE_GET_CLASS(obj);
102
+ return rc->get_state(obj)->count;
103
+ }
104
+ return 0;
105
+}
106
+
107
+void resettable_change_parent(Object *obj, Object *newp, Object *oldp)
108
+{
109
+ ResettableClass *rc = RESETTABLE_GET_CLASS(obj);
110
+ ResettableState *s = rc->get_state(obj);
111
+ unsigned newp_count = resettable_get_count(newp);
112
+ unsigned oldp_count = resettable_get_count(oldp);
113
+
114
+ /*
115
+ * Ensure we do not change parent when in enter or exit phase.
116
+ * During these phases, the reset subtree being updated is partly in reset
117
+ * and partly not in reset (it depends on the actual position in
118
+ * resettable_child_foreach()s). We are not able to tell in which part is a
119
+ * leaving or arriving device. Thus we cannot set the reset count of the
120
+ * moving device to the proper value.
121
+ */
122
+ assert(!enter_phase_in_progress && !exit_phase_in_progress);
123
+ trace_resettable_change_parent(obj, oldp, oldp_count, newp, newp_count);
124
+
125
+ /*
126
+ * At most one of the two 'for' loops will be executed below
127
+ * in order to cope with the difference between the two counts.
128
+ */
129
+ /* if newp is more reset than oldp */
130
+ for (unsigned i = oldp_count; i < newp_count; i++) {
131
+ resettable_assert_reset(obj, RESET_TYPE_COLD);
132
+ }
133
+ /*
134
+ * if obj is leaving a bus under reset, we need to ensure
135
+ * hold phase is not pending.
136
+ */
137
+ if (oldp_count && s->hold_phase_pending) {
138
+ resettable_phase_hold(obj, NULL, RESET_TYPE_COLD);
139
+ }
140
+ /* if oldp is more reset than newp */
141
+ for (unsigned i = newp_count; i < oldp_count; i++) {
142
+ resettable_release_reset(obj, RESET_TYPE_COLD);
143
+ }
144
+}
145
+
146
void resettable_class_set_parent_phases(ResettableClass *rc,
147
ResettableEnterPhase enter,
148
ResettableHoldPhase hold,
149
diff --git a/hw/core/trace-events b/hw/core/trace-events
150
index XXXXXXX..XXXXXXX 100644
151
--- a/hw/core/trace-events
152
+++ b/hw/core/trace-events
153
@@ -XXX,XX +XXX,XX @@ resettable_reset_assert_begin(void *obj, int cold) "obj=%p cold=%d"
154
resettable_reset_assert_end(void *obj) "obj=%p"
155
resettable_reset_release_begin(void *obj, int cold) "obj=%p cold=%d"
156
resettable_reset_release_end(void *obj) "obj=%p"
157
+resettable_change_parent(void *obj, void *o, unsigned oc, void *n, unsigned nc) "obj=%p from=%p(%d) to=%p(%d)"
158
resettable_phase_enter_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d"
159
resettable_phase_enter_exec(void *obj, const char *objtype, int type, int has_method) "obj=%p(%s) type=%d method=%d"
160
resettable_phase_enter_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d"
161
--
37
--
162
2.20.1
38
2.34.1
163
39
164
40
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
From: Claudio Fontana <cfontana@suse.de>
2
2
3
The overhead for the OpenBMC firmware images using the a custom U-Boot
3
for "all" builds (tcg + kvm), we want to avoid doing
4
is around 2 seconds, which is fine, but with a U-Boot from mainline,
4
the psci check if tcg is built-in, but not enabled.
5
it takes an extra 50 seconds or so to reach Linux. A quick survey on
6
the number of reads performed on the flash memory region gives the
7
following figures :
8
5
9
OpenBMC U-Boot 922478 (~ 3.5 MBytes)
6
Signed-off-by: Claudio Fontana <cfontana@suse.de>
10
Mainline U-Boot 20569977 (~ 80 MBytes)
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
11
8
Signed-off-by: Fabiano Rosas <farosas@suse.de>
12
QEMU must be trashing the TCG TBs and reloading text very often. Some
9
Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org>
13
addresses are read more than 250.000 times. Until we find a solution
14
to improve boot time, execution from MMIO is not activated by default.
15
16
Setting this option also breaks migration compatibility.
17
18
Signed-off-by: Cédric Le Goater <clg@kaod.org>
19
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
20
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
21
Message-id: 20200114103433.30534-5-clg@kaod.org
22
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
23
---
11
---
24
include/hw/arm/aspeed.h | 2 ++
12
target/arm/helper.c | 3 ++-
25
hw/arm/aspeed.c | 44 ++++++++++++++++++++++++++++++++++++-----
13
1 file changed, 2 insertions(+), 1 deletion(-)
26
2 files changed, 41 insertions(+), 5 deletions(-)
27
14
28
diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h
15
diff --git a/target/arm/helper.c b/target/arm/helper.c
29
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
30
--- a/include/hw/arm/aspeed.h
17
--- a/target/arm/helper.c
31
+++ b/include/hw/arm/aspeed.h
18
+++ b/target/arm/helper.c
32
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardState AspeedBoardState;
19
@@ -XXX,XX +XXX,XX @@
33
20
#include "hw/irq.h"
34
typedef struct AspeedMachine {
21
#include "sysemu/cpu-timers.h"
35
MachineState parent_obj;
22
#include "sysemu/kvm.h"
36
+
23
+#include "sysemu/tcg.h"
37
+ bool mmio_exec;
24
#include "qapi/qapi-commands-machine-target.h"
38
} AspeedMachine;
25
#include "qapi/error.h"
39
26
#include "qemu/guest-random.h"
40
#define ASPEED_MACHINE_CLASS(klass) \
27
@@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs)
41
diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c
28
env->exception.syndrome);
42
index XXXXXXX..XXXXXXX 100644
43
--- a/hw/arm/aspeed.c
44
+++ b/hw/arm/aspeed.c
45
@@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine)
46
* SoC and 128MB for the AST2500 SoC, which is twice as big as
47
* needed by the flash modules of the Aspeed machines.
48
*/
49
- memory_region_init_rom(boot_rom, OBJECT(bmc), "aspeed.boot_rom",
50
- fl->size, &error_abort);
51
- memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR,
52
- boot_rom);
53
- write_boot_rom(drive0, FIRMWARE_ADDR, fl->size, &error_abort);
54
+ if (ASPEED_MACHINE(machine)->mmio_exec) {
55
+ memory_region_init_alias(boot_rom, OBJECT(bmc), "aspeed.boot_rom",
56
+ &fl->mmio, 0, fl->size);
57
+ memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR,
58
+ boot_rom);
59
+ } else {
60
+ memory_region_init_rom(boot_rom, OBJECT(bmc), "aspeed.boot_rom",
61
+ fl->size, &error_abort);
62
+ memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR,
63
+ boot_rom);
64
+ write_boot_rom(drive0, FIRMWARE_ADDR, fl->size, &error_abort);
65
+ }
66
}
29
}
67
30
68
aspeed_board_binfo.ram_size = ram_size;
31
- if (arm_is_psci_call(cpu, cs->exception_index)) {
69
@@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc)
32
+ if (tcg_enabled() && arm_is_psci_call(cpu, cs->exception_index)) {
70
/* Bus 11: TODO ucd90160@64 */
33
arm_handle_psci_call(cpu);
71
}
34
qemu_log_mask(CPU_LOG_INT, "...handled as PSCI call\n");
72
35
return;
73
+static bool aspeed_get_mmio_exec(Object *obj, Error **errp)
74
+{
75
+ return ASPEED_MACHINE(obj)->mmio_exec;
76
+}
77
+
78
+static void aspeed_set_mmio_exec(Object *obj, bool value, Error **errp)
79
+{
80
+ ASPEED_MACHINE(obj)->mmio_exec = value;
81
+}
82
+
83
+static void aspeed_machine_instance_init(Object *obj)
84
+{
85
+ ASPEED_MACHINE(obj)->mmio_exec = false;
86
+}
87
+
88
+static void aspeed_machine_class_props_init(ObjectClass *oc)
89
+{
90
+ object_class_property_add_bool(oc, "execute-in-place",
91
+ aspeed_get_mmio_exec,
92
+ aspeed_set_mmio_exec, &error_abort);
93
+ object_class_property_set_description(oc, "execute-in-place",
94
+ "boot directly from CE0 flash device", &error_abort);
95
+}
96
+
97
static void aspeed_machine_class_init(ObjectClass *oc, void *data)
98
{
99
MachineClass *mc = MACHINE_CLASS(oc);
100
@@ -XXX,XX +XXX,XX @@ static void aspeed_machine_class_init(ObjectClass *oc, void *data)
101
mc->no_floppy = 1;
102
mc->no_cdrom = 1;
103
mc->no_parallel = 1;
104
+
105
+ aspeed_machine_class_props_init(oc);
106
}
107
108
static void aspeed_machine_palmetto_class_init(ObjectClass *oc, void *data)
109
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_machine_types[] = {
110
.name = TYPE_ASPEED_MACHINE,
111
.parent = TYPE_MACHINE,
112
.instance_size = sizeof(AspeedMachine),
113
+ .instance_init = aspeed_machine_instance_init,
114
.class_size = sizeof(AspeedMachineClass),
115
.class_init = aspeed_machine_class_init,
116
.abstract = true,
117
--
36
--
118
2.20.1
37
2.34.1
119
38
120
39
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Claudio Fontana <cfontana@suse.de>
2
2
3
Since we enabled parallel TCG code generation for softmmu (see
3
Signed-off-by: Claudio Fontana <cfontana@suse.de>
4
commit 3468b59 "tcg: enable multiple TCG contexts in softmmu")
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
and its subsequent fix (commit 72649619 "add .min_cpus and
5
Signed-off-by: Fabiano Rosas <farosas@suse.de>
6
.default_cpus fields to machine_class"), the raspi machines are
6
Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
restricted to always use their 4 cores:
8
9
See in hw/arm/raspi2 (with BCM283X_NCPUS set to 4):
10
11
222 static void raspi2_machine_init(MachineClass *mc)
12
223 {
13
224 mc->desc = "Raspberry Pi 2";
14
230 mc->max_cpus = BCM283X_NCPUS;
15
231 mc->min_cpus = BCM283X_NCPUS;
16
232 mc->default_cpus = BCM283X_NCPUS;
17
235 };
18
236 DEFINE_MACHINE("raspi2", raspi2_machine_init)
19
20
We can no longer use the -smp option, as we get:
21
22
$ qemu-system-arm -M raspi2 -smp 1
23
qemu-system-arm: Invalid SMP CPUs 1. The min CPUs supported by machine 'raspi2' is 4
24
25
Since we can not set the TYPE_BCM283x SOC "enabled-cpus" with -smp,
26
remove the unuseful code.
27
28
We can achieve the same by using the '-global bcm2836.enabled-cpus=1'
29
option.
30
31
Reported-by: Laurent Bonnans <laurent.bonnans@here.com>
32
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
33
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
34
Message-id: 20200120235159.18510-2-f4bug@amsat.org
35
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
36
---
8
---
37
hw/arm/raspi.c | 2 --
9
target/arm/helper.c | 12 +++++++-----
38
1 file changed, 2 deletions(-)
10
1 file changed, 7 insertions(+), 5 deletions(-)
39
11
40
diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c
12
diff --git a/target/arm/helper.c b/target/arm/helper.c
41
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
42
--- a/hw/arm/raspi.c
14
--- a/target/arm/helper.c
43
+++ b/hw/arm/raspi.c
15
+++ b/target/arm/helper.c
44
@@ -XXX,XX +XXX,XX @@ static void raspi_init(MachineState *machine, int version)
16
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs)
45
/* Setup the SOC */
17
unsigned int cur_el = arm_current_el(env);
46
object_property_add_const_link(OBJECT(&s->soc), "ram", OBJECT(&s->ram),
18
int rt;
47
&error_abort);
19
48
- object_property_set_int(OBJECT(&s->soc), machine->smp.cpus, "enabled-cpus",
20
- /*
49
- &error_abort);
21
- * Note that new_el can never be 0. If cur_el is 0, then
50
int board_rev = version == 3 ? 0xa02082 : 0xa21041;
22
- * el0_a64 is is_a64(), else el0_a64 is ignored.
51
object_property_set_int(OBJECT(&s->soc), board_rev, "board-rev",
23
- */
52
&error_abort);
24
- aarch64_sve_change_el(env, cur_el, new_el, is_a64(env));
25
+ if (tcg_enabled()) {
26
+ /*
27
+ * Note that new_el can never be 0. If cur_el is 0, then
28
+ * el0_a64 is is_a64(), else el0_a64 is ignored.
29
+ */
30
+ aarch64_sve_change_el(env, cur_el, new_el, is_a64(env));
31
+ }
32
33
if (cur_el < new_el) {
34
/*
53
--
35
--
54
2.20.1
36
2.34.1
55
37
56
38
diff view generated by jsdifflib
1
From: Damien Hedde <damien.hedde@greensocs.com>
1
From: Fabiano Rosas <farosas@suse.de>
2
2
3
Provide a temporary device_legacy_reset function doing what
3
Move this earlier to make the next patch diff cleaner. While here
4
device_reset does to prepare for the transition with Resettable
4
update the comment slightly to not give the impression that the
5
API.
5
misalignment affects only TCG.
6
6
7
All occurrence of device_reset in the code tree are also replaced
8
by device_legacy_reset.
9
10
The new resettable API has different prototype and semantics
11
(resetting child buses as well as the specified device). Subsequent
12
commits will make the changeover for each call site individually; once
13
that is complete device_legacy_reset() will be removed.
14
15
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
16
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
17
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
18
Acked-by: David Gibson <david@gibson.dropbear.id.au>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
19
Acked-by: Cornelia Huck <cohuck@redhat.com>
9
Signed-off-by: Fabiano Rosas <farosas@suse.de>
20
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
10
Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org>
21
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
22
Message-id: 20200123132823.1117486-2-damien.hedde@greensocs.com
23
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
24
---
12
---
25
include/hw/qdev-core.h | 4 ++--
13
target/arm/machine.c | 18 +++++++++---------
26
hw/audio/intel-hda.c | 2 +-
14
1 file changed, 9 insertions(+), 9 deletions(-)
27
hw/core/qdev.c | 6 +++---
28
hw/hyperv/hyperv.c | 2 +-
29
hw/i386/microvm.c | 2 +-
30
hw/i386/pc.c | 2 +-
31
hw/ide/microdrive.c | 8 ++++----
32
hw/intc/spapr_xive.c | 2 +-
33
hw/ppc/pnv_psi.c | 4 ++--
34
hw/ppc/spapr_pci.c | 2 +-
35
hw/ppc/spapr_vio.c | 2 +-
36
hw/s390x/s390-pci-inst.c | 2 +-
37
hw/scsi/vmw_pvscsi.c | 2 +-
38
hw/sd/omap_mmc.c | 2 +-
39
hw/sd/pl181.c | 2 +-
40
15 files changed, 22 insertions(+), 22 deletions(-)
41
15
42
diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h
16
diff --git a/target/arm/machine.c b/target/arm/machine.c
43
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
44
--- a/include/hw/qdev-core.h
18
--- a/target/arm/machine.c
45
+++ b/include/hw/qdev-core.h
19
+++ b/target/arm/machine.c
46
@@ -XXX,XX +XXX,XX @@ char *qdev_get_own_fw_dev_path_from_handler(BusState *bus, DeviceState *dev);
20
@@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id)
47
void qdev_machine_init(void);
48
49
/**
50
- * @device_reset
51
+ * device_legacy_reset:
52
*
53
* Reset a single device (by calling the reset method).
54
*/
55
-void device_reset(DeviceState *dev);
56
+void device_legacy_reset(DeviceState *dev);
57
58
void device_class_set_props(DeviceClass *dc, Property *props);
59
60
diff --git a/hw/audio/intel-hda.c b/hw/audio/intel-hda.c
61
index XXXXXXX..XXXXXXX 100644
62
--- a/hw/audio/intel-hda.c
63
+++ b/hw/audio/intel-hda.c
64
@@ -XXX,XX +XXX,XX @@ static void intel_hda_reset(DeviceState *dev)
65
QTAILQ_FOREACH(kid, &d->codecs.qbus.children, sibling) {
66
DeviceState *qdev = kid->child;
67
cdev = HDA_CODEC_DEVICE(qdev);
68
- device_reset(DEVICE(cdev));
69
+ device_legacy_reset(DEVICE(cdev));
70
d->state_sts |= (1 << cdev->cad);
71
}
72
intel_hda_update_irq(d);
73
diff --git a/hw/core/qdev.c b/hw/core/qdev.c
74
index XXXXXXX..XXXXXXX 100644
75
--- a/hw/core/qdev.c
76
+++ b/hw/core/qdev.c
77
@@ -XXX,XX +XXX,XX @@ HotplugHandler *qdev_get_hotplug_handler(DeviceState *dev)
78
79
static int qdev_reset_one(DeviceState *dev, void *opaque)
80
{
81
- device_reset(dev);
82
+ device_legacy_reset(dev);
83
84
return 0;
85
}
86
@@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp)
87
}
88
}
89
if (dev->hotplugged) {
90
- device_reset(dev);
91
+ device_legacy_reset(dev);
92
}
93
dev->pending_deleted_event = false;
94
95
@@ -XXX,XX +XXX,XX @@ void device_class_set_parent_unrealize(DeviceClass *dc,
96
dc->unrealize = dev_unrealize;
97
}
98
99
-void device_reset(DeviceState *dev)
100
+void device_legacy_reset(DeviceState *dev)
101
{
102
DeviceClass *klass = DEVICE_GET_CLASS(dev);
103
104
diff --git a/hw/hyperv/hyperv.c b/hw/hyperv/hyperv.c
105
index XXXXXXX..XXXXXXX 100644
106
--- a/hw/hyperv/hyperv.c
107
+++ b/hw/hyperv/hyperv.c
108
@@ -XXX,XX +XXX,XX @@ void hyperv_synic_reset(CPUState *cs)
109
SynICState *synic = get_synic(cs);
110
111
if (synic) {
112
- device_reset(DEVICE(synic));
113
+ device_legacy_reset(DEVICE(synic));
114
}
115
}
116
117
diff --git a/hw/i386/microvm.c b/hw/i386/microvm.c
118
index XXXXXXX..XXXXXXX 100644
119
--- a/hw/i386/microvm.c
120
+++ b/hw/i386/microvm.c
121
@@ -XXX,XX +XXX,XX @@ static void microvm_machine_reset(MachineState *machine)
122
cpu = X86_CPU(cs);
123
124
if (cpu->apic_state) {
125
- device_reset(cpu->apic_state);
126
+ device_legacy_reset(cpu->apic_state);
127
}
21
}
128
}
22
}
129
}
23
130
diff --git a/hw/i386/pc.c b/hw/i386/pc.c
24
+ /*
131
index XXXXXXX..XXXXXXX 100644
25
+ * Misaligned thumb pc is architecturally impossible. Fail the
132
--- a/hw/i386/pc.c
26
+ * incoming migration. For TCG it would trigger the assert in
133
+++ b/hw/i386/pc.c
27
+ * thumb_tr_translate_insn().
134
@@ -XXX,XX +XXX,XX @@ static void pc_machine_reset(MachineState *machine)
28
+ */
135
cpu = X86_CPU(cs);
29
+ if (!is_a64(env) && env->thumb && (env->regs[15] & 1)) {
136
30
+ return -1;
137
if (cpu->apic_state) {
31
+ }
138
- device_reset(cpu->apic_state);
32
+
139
+ device_legacy_reset(cpu->apic_state);
33
hw_breakpoint_update_all(cpu);
34
hw_watchpoint_update_all(cpu);
35
36
@@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id)
140
}
37
}
141
}
38
}
142
}
39
143
diff --git a/hw/ide/microdrive.c b/hw/ide/microdrive.c
40
- /*
144
index XXXXXXX..XXXXXXX 100644
41
- * Misaligned thumb pc is architecturally impossible.
145
--- a/hw/ide/microdrive.c
42
- * We have an assert in thumb_tr_translate_insn to verify this.
146
+++ b/hw/ide/microdrive.c
43
- * Fail an incoming migrate to avoid this assert.
147
@@ -XXX,XX +XXX,XX @@ static void md_attr_write(PCMCIACardState *card, uint32_t at, uint8_t value)
44
- */
148
case 0x00:    /* Configuration Option Register */
45
- if (!is_a64(env) && env->thumb && (env->regs[15] & 1)) {
149
s->opt = value & 0xcf;
46
- return -1;
150
if (value & OPT_SRESET) {
47
- }
151
- device_reset(DEVICE(s));
48
-
152
+ device_legacy_reset(DEVICE(s));
49
if (!kvm_enabled()) {
153
}
50
pmu_op_finish(&cpu->env);
154
md_interrupt_update(s);
155
break;
156
@@ -XXX,XX +XXX,XX @@ static void md_common_write(PCMCIACardState *card, uint32_t at, uint16_t value)
157
case 0xe:    /* Device Control */
158
s->ctrl = value;
159
if (value & CTRL_SRST) {
160
- device_reset(DEVICE(s));
161
+ device_legacy_reset(DEVICE(s));
162
}
163
md_interrupt_update(s);
164
break;
165
@@ -XXX,XX +XXX,XX @@ static int dscm1xxxx_attach(PCMCIACardState *card)
166
md->attr_base = pcc->cis[0x74] | (pcc->cis[0x76] << 8);
167
md->io_base = 0x0;
168
169
- device_reset(DEVICE(md));
170
+ device_legacy_reset(DEVICE(md));
171
md_interrupt_update(md);
172
173
return 0;
174
@@ -XXX,XX +XXX,XX @@ static int dscm1xxxx_detach(PCMCIACardState *card)
175
{
176
MicroDriveState *md = MICRODRIVE(card);
177
178
- device_reset(DEVICE(md));
179
+ device_legacy_reset(DEVICE(md));
180
return 0;
181
}
182
183
diff --git a/hw/intc/spapr_xive.c b/hw/intc/spapr_xive.c
184
index XXXXXXX..XXXXXXX 100644
185
--- a/hw/intc/spapr_xive.c
186
+++ b/hw/intc/spapr_xive.c
187
@@ -XXX,XX +XXX,XX @@ static target_ulong h_int_reset(PowerPCCPU *cpu,
188
return H_PARAMETER;
189
}
51
}
190
191
- device_reset(DEVICE(xive));
192
+ device_legacy_reset(DEVICE(xive));
193
194
if (kvm_irqchip_in_kernel()) {
195
Error *local_err = NULL;
196
diff --git a/hw/ppc/pnv_psi.c b/hw/ppc/pnv_psi.c
197
index XXXXXXX..XXXXXXX 100644
198
--- a/hw/ppc/pnv_psi.c
199
+++ b/hw/ppc/pnv_psi.c
200
@@ -XXX,XX +XXX,XX @@ static void pnv_psi_reset(DeviceState *dev)
201
202
static void pnv_psi_reset_handler(void *dev)
203
{
204
- device_reset(DEVICE(dev));
205
+ device_legacy_reset(DEVICE(dev));
206
}
207
208
static void pnv_psi_realize(DeviceState *dev, Error **errp)
209
@@ -XXX,XX +XXX,XX @@ static void pnv_psi_p9_mmio_write(void *opaque, hwaddr addr,
210
break;
211
case PSIHB9_INTERRUPT_CONTROL:
212
if (val & PSIHB9_IRQ_RESET) {
213
- device_reset(DEVICE(&psi9->source));
214
+ device_legacy_reset(DEVICE(&psi9->source));
215
}
216
psi->regs[reg] = val;
217
break;
218
diff --git a/hw/ppc/spapr_pci.c b/hw/ppc/spapr_pci.c
219
index XXXXXXX..XXXXXXX 100644
220
--- a/hw/ppc/spapr_pci.c
221
+++ b/hw/ppc/spapr_pci.c
222
@@ -XXX,XX +XXX,XX @@ static int spapr_phb_children_reset(Object *child, void *opaque)
223
DeviceState *dev = (DeviceState *) object_dynamic_cast(child, TYPE_DEVICE);
224
225
if (dev) {
226
- device_reset(dev);
227
+ device_legacy_reset(dev);
228
}
229
230
return 0;
231
diff --git a/hw/ppc/spapr_vio.c b/hw/ppc/spapr_vio.c
232
index XXXXXXX..XXXXXXX 100644
233
--- a/hw/ppc/spapr_vio.c
234
+++ b/hw/ppc/spapr_vio.c
235
@@ -XXX,XX +XXX,XX @@ int spapr_vio_send_crq(SpaprVioDevice *dev, uint8_t *crq)
236
static void spapr_vio_quiesce_one(SpaprVioDevice *dev)
237
{
238
if (dev->tcet) {
239
- device_reset(DEVICE(dev->tcet));
240
+ device_legacy_reset(DEVICE(dev->tcet));
241
}
242
free_crq(dev);
243
}
244
diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c
245
index XXXXXXX..XXXXXXX 100644
246
--- a/hw/s390x/s390-pci-inst.c
247
+++ b/hw/s390x/s390-pci-inst.c
248
@@ -XXX,XX +XXX,XX @@ int clp_service_call(S390CPU *cpu, uint8_t r2, uintptr_t ra)
249
stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_FHOP);
250
goto out;
251
}
252
- device_reset(DEVICE(pbdev));
253
+ device_legacy_reset(DEVICE(pbdev));
254
pbdev->fh &= ~FH_MASK_ENABLE;
255
pbdev->state = ZPCI_FS_DISABLED;
256
stl_p(&ressetpci->fh, pbdev->fh);
257
diff --git a/hw/scsi/vmw_pvscsi.c b/hw/scsi/vmw_pvscsi.c
258
index XXXXXXX..XXXXXXX 100644
259
--- a/hw/scsi/vmw_pvscsi.c
260
+++ b/hw/scsi/vmw_pvscsi.c
261
@@ -XXX,XX +XXX,XX @@ pvscsi_on_cmd_reset_device(PVSCSIState *s)
262
263
if (sdev != NULL) {
264
s->resetting++;
265
- device_reset(&sdev->qdev);
266
+ device_legacy_reset(&sdev->qdev);
267
s->resetting--;
268
return PVSCSI_COMMAND_PROCESSING_SUCCEEDED;
269
}
270
diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c
271
index XXXXXXX..XXXXXXX 100644
272
--- a/hw/sd/omap_mmc.c
273
+++ b/hw/sd/omap_mmc.c
274
@@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host)
275
* into any bus, and we must reset it manually. When omap_mmc is
276
* QOMified this must move into the QOM reset function.
277
*/
278
- device_reset(DEVICE(host->card));
279
+ device_legacy_reset(DEVICE(host->card));
280
}
281
282
static uint64_t omap_mmc_read(void *opaque, hwaddr offset,
283
diff --git a/hw/sd/pl181.c b/hw/sd/pl181.c
284
index XXXXXXX..XXXXXXX 100644
285
--- a/hw/sd/pl181.c
286
+++ b/hw/sd/pl181.c
287
@@ -XXX,XX +XXX,XX @@ static void pl181_reset(DeviceState *d)
288
/* Since we're still using the legacy SD API the card is not plugged
289
* into any bus, and we must reset it manually.
290
*/
291
- device_reset(DEVICE(s->card));
292
+ device_legacy_reset(DEVICE(s->card));
293
}
294
295
static void pl181_init(Object *obj)
296
--
52
--
297
2.20.1
53
2.34.1
298
54
299
55
diff view generated by jsdifflib
1
From: Joel Stanley <joel@jms.id.au>
1
From: Fabiano Rosas <farosas@suse.de>
2
2
3
Following the pattern of the work recently done with the ASPEED GPIO
3
Since commit cf7c6d1004 ("target/arm: Split out cpregs.h") we now have
4
model, this adds support for inspecting and modifying the PCA9552 LEDs
4
a cpregs.h header which is more suitable for this code.
5
from the monitor.
5
6
6
Code moved verbatim.
7
(qemu) qom-set /machine/unattached/device[17] led0 on
7
8
(qemu) qom-set /machine/unattached/device[17] led0 off
8
Signed-off-by: Fabiano Rosas <farosas@suse.de>
9
(qemu) qom-set /machine/unattached/device[17] led0 pwm0
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
(qemu) qom-set /machine/unattached/device[17] led0 pwm1
10
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
11
11
Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org>
12
Signed-off-by: Joel Stanley <joel@jms.id.au>
13
Signed-off-by: Cédric Le Goater <clg@kaod.org>
14
Message-id: 20200114103433.30534-6-clg@kaod.org
15
[clg: - removed the "qom-get" examples from the commit log
16
- merged memory leak fixes from Joel ]
17
Signed-off-by: Cédric Le Goater <clg@kaod.org>
18
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
---
13
---
21
hw/misc/pca9552.c | 90 +++++++++++++++++++++++++++++++++++++++++++++++
14
target/arm/cpregs.h | 98 +++++++++++++++++++++++++++++++++++++++++++++
22
1 file changed, 90 insertions(+)
15
target/arm/cpu.h | 91 -----------------------------------------
23
16
2 files changed, 98 insertions(+), 91 deletions(-)
24
diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c
17
18
diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h
25
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
26
--- a/hw/misc/pca9552.c
20
--- a/target/arm/cpregs.h
27
+++ b/hw/misc/pca9552.c
21
+++ b/target/arm/cpregs.h
28
@@ -XXX,XX +XXX,XX @@
22
@@ -XXX,XX +XXX,XX @@ enum {
29
#include "hw/misc/pca9552.h"
23
ARM_CP_SME = 1 << 19,
30
#include "hw/misc/pca9552_regs.h"
24
};
31
#include "migration/vmstate.h"
25
32
+#include "qapi/error.h"
26
+/*
33
+#include "qapi/visitor.h"
27
+ * Interface for defining coprocessor registers.
34
28
+ * Registers are defined in tables of arm_cp_reginfo structs
35
#define PCA9552_LED_ON 0x0
29
+ * which are passed to define_arm_cp_regs().
36
#define PCA9552_LED_OFF 0x1
30
+ */
37
#define PCA9552_LED_PWM0 0x2
31
+
38
#define PCA9552_LED_PWM1 0x3
32
+/*
39
33
+ * When looking up a coprocessor register we look for it
40
+static const char *led_state[] = {"on", "off", "pwm0", "pwm1"};
34
+ * via an integer which encodes all of:
41
+
35
+ * coprocessor number
42
static uint8_t pca9552_pin_get_config(PCA9552State *s, int pin)
36
+ * Crn, Crm, opc1, opc2 fields
43
{
37
+ * 32 or 64 bit register (ie is it accessed via MRC/MCR
44
uint8_t reg = PCA9552_LS0 + (pin / 4);
38
+ * or via MRRC/MCRR?)
45
@@ -XXX,XX +XXX,XX @@ static int pca9552_event(I2CSlave *i2c, enum i2c_event event)
39
+ * non-secure/secure bank (AArch32 only)
46
return 0;
40
+ * We allow 4 bits for opc1 because MRRC/MCRR have a 4 bit field.
47
}
41
+ * (In this case crn and opc2 should be zero.)
48
42
+ * For AArch64, there is no 32/64 bit size distinction;
49
+static void pca9552_get_led(Object *obj, Visitor *v, const char *name,
43
+ * instead all registers have a 2 bit op0, 3 bit op1 and op2,
50
+ void *opaque, Error **errp)
44
+ * and 4 bit CRn and CRm. The encoding patterns are chosen
45
+ * to be easy to convert to and from the KVM encodings, and also
46
+ * so that the hashtable can contain both AArch32 and AArch64
47
+ * registers (to allow for interprocessing where we might run
48
+ * 32 bit code on a 64 bit core).
49
+ */
50
+/*
51
+ * This bit is private to our hashtable cpreg; in KVM register
52
+ * IDs the AArch64/32 distinction is the KVM_REG_ARM/ARM64
53
+ * in the upper bits of the 64 bit ID.
54
+ */
55
+#define CP_REG_AA64_SHIFT 28
56
+#define CP_REG_AA64_MASK (1 << CP_REG_AA64_SHIFT)
57
+
58
+/*
59
+ * To enable banking of coprocessor registers depending on ns-bit we
60
+ * add a bit to distinguish between secure and non-secure cpregs in the
61
+ * hashtable.
62
+ */
63
+#define CP_REG_NS_SHIFT 29
64
+#define CP_REG_NS_MASK (1 << CP_REG_NS_SHIFT)
65
+
66
+#define ENCODE_CP_REG(cp, is64, ns, crn, crm, opc1, opc2) \
67
+ ((ns) << CP_REG_NS_SHIFT | ((cp) << 16) | ((is64) << 15) | \
68
+ ((crn) << 11) | ((crm) << 7) | ((opc1) << 3) | (opc2))
69
+
70
+#define ENCODE_AA64_CP_REG(cp, crn, crm, op0, op1, op2) \
71
+ (CP_REG_AA64_MASK | \
72
+ ((cp) << CP_REG_ARM_COPROC_SHIFT) | \
73
+ ((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \
74
+ ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \
75
+ ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \
76
+ ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \
77
+ ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT))
78
+
79
+/*
80
+ * Convert a full 64 bit KVM register ID to the truncated 32 bit
81
+ * version used as a key for the coprocessor register hashtable
82
+ */
83
+static inline uint32_t kvm_to_cpreg_id(uint64_t kvmid)
51
+{
84
+{
52
+ PCA9552State *s = PCA9552(obj);
85
+ uint32_t cpregid = kvmid;
53
+ int led, rc, reg;
86
+ if ((kvmid & CP_REG_ARCH_MASK) == CP_REG_ARM64) {
54
+ uint8_t state;
87
+ cpregid |= CP_REG_AA64_MASK;
55
+
88
+ } else {
56
+ rc = sscanf(name, "led%2d", &led);
89
+ if ((kvmid & CP_REG_SIZE_MASK) == CP_REG_SIZE_U64) {
57
+ if (rc != 1) {
90
+ cpregid |= (1 << 15);
58
+ error_setg(errp, "%s: error reading %s", __func__, name);
91
+ }
59
+ return;
92
+
93
+ /*
94
+ * KVM is always non-secure so add the NS flag on AArch32 register
95
+ * entries.
96
+ */
97
+ cpregid |= 1 << CP_REG_NS_SHIFT;
60
+ }
98
+ }
61
+ if (led < 0 || led > s->nr_leds) {
99
+ return cpregid;
62
+ error_setg(errp, "%s invalid led %s", __func__, name);
63
+ return;
64
+ }
65
+ /*
66
+ * Get the LSx register as the qom interface should expose the device
67
+ * state, not the modeled 'input line' behaviour which would come from
68
+ * reading the INPUTx reg
69
+ */
70
+ reg = PCA9552_LS0 + led / 4;
71
+ state = (pca9552_read(s, reg) >> (led % 8)) & 0x3;
72
+ visit_type_str(v, name, (char **)&led_state[state], errp);
73
+}
100
+}
74
+
101
+
75
+/*
102
+/*
76
+ * Return an LED selector register value based on an existing one, with
103
+ * Convert a truncated 32 bit hashtable key into the full
77
+ * the appropriate 2-bit state value set for the given LED number (0-3).
104
+ * 64 bit KVM register ID.
78
+ */
105
+ */
79
+static inline uint8_t pca955x_ledsel(uint8_t oldval, int led_num, int state)
106
+static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid)
80
+{
107
+{
81
+ return (oldval & (~(0x3 << (led_num << 1)))) |
108
+ uint64_t kvmid;
82
+ ((state & 0x3) << (led_num << 1));
109
+
83
+}
110
+ if (cpregid & CP_REG_AA64_MASK) {
84
+
111
+ kvmid = cpregid & ~CP_REG_AA64_MASK;
85
+static void pca9552_set_led(Object *obj, Visitor *v, const char *name,
112
+ kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM64;
86
+ void *opaque, Error **errp)
113
+ } else {
87
+{
114
+ kvmid = cpregid & ~(1 << 15);
88
+ PCA9552State *s = PCA9552(obj);
115
+ if (cpregid & (1 << 15)) {
89
+ Error *local_err = NULL;
116
+ kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM;
90
+ int led, rc, reg, val;
117
+ } else {
91
+ uint8_t state;
118
+ kvmid |= CP_REG_SIZE_U32 | CP_REG_ARM;
92
+ char *state_str;
93
+
94
+ visit_type_str(v, name, &state_str, &local_err);
95
+ if (local_err) {
96
+ error_propagate(errp, local_err);
97
+ return;
98
+ }
99
+ rc = sscanf(name, "led%2d", &led);
100
+ if (rc != 1) {
101
+ error_setg(errp, "%s: error reading %s", __func__, name);
102
+ return;
103
+ }
104
+ if (led < 0 || led > s->nr_leds) {
105
+ error_setg(errp, "%s invalid led %s", __func__, name);
106
+ return;
107
+ }
108
+
109
+ for (state = 0; state < ARRAY_SIZE(led_state); state++) {
110
+ if (!strcmp(state_str, led_state[state])) {
111
+ break;
112
+ }
119
+ }
113
+ }
120
+ }
114
+ if (state >= ARRAY_SIZE(led_state)) {
121
+ return kvmid;
115
+ error_setg(errp, "%s invalid led state %s", __func__, state_str);
116
+ return;
117
+ }
118
+
119
+ reg = PCA9552_LS0 + led / 4;
120
+ val = pca9552_read(s, reg);
121
+ val = pca955x_ledsel(val, led % 4, state);
122
+ pca9552_write(s, reg, val);
123
+}
122
+}
124
+
123
+
125
static const VMStateDescription pca9552_vmstate = {
124
/*
126
.name = "PCA9552",
125
* Valid values for ARMCPRegInfo state field, indicating which of
127
.version_id = 0,
126
* the AArch32 and AArch64 execution states this register is visible in.
128
@@ -XXX,XX +XXX,XX @@ static void pca9552_reset(DeviceState *dev)
127
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
129
static void pca9552_initfn(Object *obj)
128
index XXXXXXX..XXXXXXX 100644
129
--- a/target/arm/cpu.h
130
+++ b/target/arm/cpu.h
131
@@ -XXX,XX +XXX,XX @@ void arm_cpu_list(void);
132
uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
133
uint32_t cur_el, bool secure);
134
135
-/* Interface for defining coprocessor registers.
136
- * Registers are defined in tables of arm_cp_reginfo structs
137
- * which are passed to define_arm_cp_regs().
138
- */
139
-
140
-/* When looking up a coprocessor register we look for it
141
- * via an integer which encodes all of:
142
- * coprocessor number
143
- * Crn, Crm, opc1, opc2 fields
144
- * 32 or 64 bit register (ie is it accessed via MRC/MCR
145
- * or via MRRC/MCRR?)
146
- * non-secure/secure bank (AArch32 only)
147
- * We allow 4 bits for opc1 because MRRC/MCRR have a 4 bit field.
148
- * (In this case crn and opc2 should be zero.)
149
- * For AArch64, there is no 32/64 bit size distinction;
150
- * instead all registers have a 2 bit op0, 3 bit op1 and op2,
151
- * and 4 bit CRn and CRm. The encoding patterns are chosen
152
- * to be easy to convert to and from the KVM encodings, and also
153
- * so that the hashtable can contain both AArch32 and AArch64
154
- * registers (to allow for interprocessing where we might run
155
- * 32 bit code on a 64 bit core).
156
- */
157
-/* This bit is private to our hashtable cpreg; in KVM register
158
- * IDs the AArch64/32 distinction is the KVM_REG_ARM/ARM64
159
- * in the upper bits of the 64 bit ID.
160
- */
161
-#define CP_REG_AA64_SHIFT 28
162
-#define CP_REG_AA64_MASK (1 << CP_REG_AA64_SHIFT)
163
-
164
-/* To enable banking of coprocessor registers depending on ns-bit we
165
- * add a bit to distinguish between secure and non-secure cpregs in the
166
- * hashtable.
167
- */
168
-#define CP_REG_NS_SHIFT 29
169
-#define CP_REG_NS_MASK (1 << CP_REG_NS_SHIFT)
170
-
171
-#define ENCODE_CP_REG(cp, is64, ns, crn, crm, opc1, opc2) \
172
- ((ns) << CP_REG_NS_SHIFT | ((cp) << 16) | ((is64) << 15) | \
173
- ((crn) << 11) | ((crm) << 7) | ((opc1) << 3) | (opc2))
174
-
175
-#define ENCODE_AA64_CP_REG(cp, crn, crm, op0, op1, op2) \
176
- (CP_REG_AA64_MASK | \
177
- ((cp) << CP_REG_ARM_COPROC_SHIFT) | \
178
- ((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \
179
- ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \
180
- ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \
181
- ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \
182
- ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT))
183
-
184
-/* Convert a full 64 bit KVM register ID to the truncated 32 bit
185
- * version used as a key for the coprocessor register hashtable
186
- */
187
-static inline uint32_t kvm_to_cpreg_id(uint64_t kvmid)
188
-{
189
- uint32_t cpregid = kvmid;
190
- if ((kvmid & CP_REG_ARCH_MASK) == CP_REG_ARM64) {
191
- cpregid |= CP_REG_AA64_MASK;
192
- } else {
193
- if ((kvmid & CP_REG_SIZE_MASK) == CP_REG_SIZE_U64) {
194
- cpregid |= (1 << 15);
195
- }
196
-
197
- /* KVM is always non-secure so add the NS flag on AArch32 register
198
- * entries.
199
- */
200
- cpregid |= 1 << CP_REG_NS_SHIFT;
201
- }
202
- return cpregid;
203
-}
204
-
205
-/* Convert a truncated 32 bit hashtable key into the full
206
- * 64 bit KVM register ID.
207
- */
208
-static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid)
209
-{
210
- uint64_t kvmid;
211
-
212
- if (cpregid & CP_REG_AA64_MASK) {
213
- kvmid = cpregid & ~CP_REG_AA64_MASK;
214
- kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM64;
215
- } else {
216
- kvmid = cpregid & ~(1 << 15);
217
- if (cpregid & (1 << 15)) {
218
- kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM;
219
- } else {
220
- kvmid |= CP_REG_SIZE_U32 | CP_REG_ARM;
221
- }
222
- }
223
- return kvmid;
224
-}
225
-
226
/* Return the highest implemented Exception Level */
227
static inline int arm_highest_el(CPUARMState *env)
130
{
228
{
131
PCA9552State *s = PCA9552(obj);
132
+ int led;
133
134
/* If support for the other PCA955X devices are implemented, these
135
* constant values might be part of class structure describing the
136
@@ -XXX,XX +XXX,XX @@ static void pca9552_initfn(Object *obj)
137
*/
138
s->max_reg = PCA9552_LS3;
139
s->nr_leds = 16;
140
+
141
+ for (led = 0; led < s->nr_leds; led++) {
142
+ char *name;
143
+
144
+ name = g_strdup_printf("led%d", led);
145
+ object_property_add(obj, name, "bool", pca9552_get_led, pca9552_set_led,
146
+ NULL, NULL, NULL);
147
+ g_free(name);
148
+ }
149
}
150
151
static void pca9552_class_init(ObjectClass *klass, void *data)
152
--
229
--
153
2.20.1
230
2.34.1
154
231
155
232
diff view generated by jsdifflib
1
The guest can use the semihosting API to open a handle
1
From: Fabiano Rosas <farosas@suse.de>
2
corresponding to QEMU's own stdin, stdout, or stderr.
3
When the guest closes this handle, we should not
4
close the underlying host stdin/stdout/stderr
5
the way we would do if the handle corresponded to
6
a host fd we'd opened on behalf of the guest in SYS_OPEN.
7
2
3
If a test was tagged with the "accel" tag and the specified
4
accelerator it not present in the qemu binary, cancel the test.
5
6
We can now write tests without explicit calls to require_accelerator,
7
just the tag is enough.
8
9
Signed-off-by: Fabiano Rosas <farosas@suse.de>
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
11
Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
10
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
11
Message-id: 20200124172954.28481-1-peter.maydell@linaro.org
12
---
13
---
13
target/arm/arm-semi.c | 9 +++++++++
14
tests/avocado/avocado_qemu/__init__.py | 4 ++++
14
1 file changed, 9 insertions(+)
15
1 file changed, 4 insertions(+)
15
16
16
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
17
diff --git a/tests/avocado/avocado_qemu/__init__.py b/tests/avocado/avocado_qemu/__init__.py
17
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/arm-semi.c
19
--- a/tests/avocado/avocado_qemu/__init__.py
19
+++ b/target/arm/arm-semi.c
20
+++ b/tests/avocado/avocado_qemu/__init__.py
20
@@ -XXX,XX +XXX,XX @@ static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf)
21
@@ -XXX,XX +XXX,XX @@ def setUp(self):
21
{
22
22
CPUARMState *env = &cpu->env;
23
super().setUp('qemu-system-')
23
24
24
+ /*
25
+ accel_required = self._get_unique_tag_val('accel')
25
+ * Only close the underlying host fd if it's one we opened on behalf
26
+ if accel_required:
26
+ * of the guest in SYS_OPEN.
27
+ self.require_accelerator(accel_required)
27
+ */
28
+
28
+ if (gf->hostfd == STDIN_FILENO ||
29
self.machine = self.params.get('machine',
29
+ gf->hostfd == STDOUT_FILENO ||
30
default=self._get_unique_tag_val('machine'))
30
+ gf->hostfd == STDERR_FILENO) {
31
+ return 0;
32
+ }
33
return set_swi_errno(env, close(gf->hostfd));
34
}
35
31
36
--
32
--
37
2.20.1
33
2.34.1
38
34
39
35
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
From: Fabiano Rosas <farosas@suse.de>
2
2
3
These buffers should be aligned on 16 bytes.
3
This allows the test to be skipped when TCG is not present in the QEMU
4
binary.
4
5
5
Ignore invalid RX and TX buffer addresses and log an error. All
6
Signed-off-by: Fabiano Rosas <farosas@suse.de>
6
incoming and outgoing traffic will be dropped because no valid RX or
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
TX descriptors will be available.
8
Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
9
Signed-off-by: Cédric Le Goater <clg@kaod.org>
10
Message-id: 20200114103433.30534-4-clg@kaod.org
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
10
---
14
hw/net/ftgmac100.c | 13 +++++++++++++
11
tests/avocado/boot_linux_console.py | 1 +
15
1 file changed, 13 insertions(+)
12
tests/avocado/reverse_debugging.py | 8 ++++++++
13
2 files changed, 9 insertions(+)
16
14
17
diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c
15
diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py
18
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
19
--- a/hw/net/ftgmac100.c
17
--- a/tests/avocado/boot_linux_console.py
20
+++ b/hw/net/ftgmac100.c
18
+++ b/tests/avocado/boot_linux_console.py
21
@@ -XXX,XX +XXX,XX @@ typedef struct {
19
@@ -XXX,XX +XXX,XX @@ def test_arm_orangepi_uboot_netbsd9(self):
22
uint32_t des3;
20
23
} FTGMAC100Desc;
21
def test_aarch64_raspi3_atf(self):
24
22
"""
25
+#define FTGMAC100_DESC_ALIGNMENT 16
23
+ :avocado: tags=accel:tcg
24
:avocado: tags=arch:aarch64
25
:avocado: tags=machine:raspi3b
26
:avocado: tags=cpu:cortex-a53
27
diff --git a/tests/avocado/reverse_debugging.py b/tests/avocado/reverse_debugging.py
28
index XXXXXXX..XXXXXXX 100644
29
--- a/tests/avocado/reverse_debugging.py
30
+++ b/tests/avocado/reverse_debugging.py
31
@@ -XXX,XX +XXX,XX @@ def reverse_debugging(self, shift=7, args=None):
32
vm.shutdown()
33
34
class ReverseDebugging_X86_64(ReverseDebugging):
35
+ """
36
+ :avocado: tags=accel:tcg
37
+ """
26
+
38
+
27
/*
39
REG_PC = 0x10
28
* Specific RTL8211E MII Registers
40
REG_CS = 0x12
29
*/
41
def get_pc(self, g):
30
@@ -XXX,XX +XXX,XX @@ static void ftgmac100_write(void *opaque, hwaddr addr,
42
@@ -XXX,XX +XXX,XX @@ def test_x86_64_pc(self):
31
s->itc = value;
43
self.reverse_debugging()
32
break;
44
33
case FTGMAC100_RXR_BADR: /* Ring buffer address */
45
class ReverseDebugging_AArch64(ReverseDebugging):
34
+ if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) {
46
+ """
35
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad RX buffer alignment 0x%"
47
+ :avocado: tags=accel:tcg
36
+ HWADDR_PRIx "\n", __func__, value);
48
+ """
37
+ return;
38
+ }
39
+
49
+
40
s->rx_ring = value;
50
REG_PC = 32
41
s->rx_descriptor = s->rx_ring;
51
42
break;
52
# unidentified gitlab timeout problem
43
@@ -XXX,XX +XXX,XX @@ static void ftgmac100_write(void *opaque, hwaddr addr,
44
break;
45
46
case FTGMAC100_NPTXR_BADR: /* Transmit buffer address */
47
+ if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) {
48
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad TX buffer alignment 0x%"
49
+ HWADDR_PRIx "\n", __func__, value);
50
+ return;
51
+ }
52
s->tx_ring = value;
53
s->tx_descriptor = s->tx_ring;
54
break;
55
--
53
--
56
2.20.1
54
2.34.1
57
55
58
56
diff view generated by jsdifflib
1
From: Andrew Jones <drjones@redhat.com>
1
From: Fabiano Rosas <farosas@suse.de>
2
2
3
Signed-off-by: Andrew Jones <drjones@redhat.com>
3
Now that the cortex-a15 is under CONFIG_TCG, use as default CPU for a
4
Message-id: 20200120101023.16030-3-drjones@redhat.com
4
KVM-only build the 'max' cpu.
5
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
5
6
Note that we cannot use 'host' here because the qtests can run without
7
any other accelerator (than qtest) and 'host' depends on KVM being
8
enabled.
9
10
Signed-off-by: Fabiano Rosas <farosas@suse.de>
11
Acked-by: Richard Henderson <richard.henderson@linaro.org>
12
Reviewed-by: Thomas Huth <thuth@redhat.com>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
14
---
8
hw/arm/virt.c | 1 +
15
hw/arm/virt.c | 4 ++++
9
1 file changed, 1 insertion(+)
16
1 file changed, 4 insertions(+)
10
17
11
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
18
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
12
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
13
--- a/hw/arm/virt.c
20
--- a/hw/arm/virt.c
14
+++ b/hw/arm/virt.c
21
+++ b/hw/arm/virt.c
15
@@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 0)
22
@@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data)
16
23
mc->minimum_page_bits = 12;
17
static void virt_machine_4_2_options(MachineClass *mc)
24
mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids;
18
{
25
mc->cpu_index_to_instance_props = virt_cpu_index_to_props;
19
+ virt_machine_5_0_options(mc);
26
+#ifdef CONFIG_TCG
20
compat_props_add(mc->compat_props, hw_compat_4_2, hw_compat_4_2_len);
27
mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15");
21
}
28
+#else
22
DEFINE_VIRT_MACHINE(4, 2)
29
+ mc->default_cpu_type = ARM_CPU_TYPE_NAME("max");
30
+#endif
31
mc->get_default_cpu_node_id = virt_get_default_cpu_node_id;
32
mc->kvm_type = virt_kvm_type;
33
assert(!mc->get_hotplug_handler);
23
--
34
--
24
2.20.1
35
2.34.1
25
26
diff view generated by jsdifflib
1
From: Andrew Jones <drjones@redhat.com>
1
From: Fabiano Rosas <farosas@suse.de>
2
2
3
If we know what the default value should be then we can test for
3
Signed-off-by: Fabiano Rosas <farosas@suse.de>
4
that as well as the feature existence.
5
6
Signed-off-by: Andrew Jones <drjones@redhat.com>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20200120101023.16030-5-drjones@redhat.com
5
Acked-by: Thomas Huth <thuth@redhat.com>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
7
---
11
tests/qtest/arm-cpu-features.c | 37 +++++++++++++++++++++++++---------
8
tests/qtest/arm-cpu-features.c | 28 ++++++++++++++++++----------
12
1 file changed, 28 insertions(+), 9 deletions(-)
9
1 file changed, 18 insertions(+), 10 deletions(-)
13
10
14
diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c
11
diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c
15
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100644
16
--- a/tests/qtest/arm-cpu-features.c
13
--- a/tests/qtest/arm-cpu-features.c
17
+++ b/tests/qtest/arm-cpu-features.c
14
+++ b/tests/qtest/arm-cpu-features.c
18
@@ -XXX,XX +XXX,XX @@ static bool resp_get_feature(QDict *resp, const char *feature)
15
@@ -XXX,XX +XXX,XX @@
19
qobject_unref(_resp); \
16
#define SVE_MAX_VQ 16
20
})
17
21
18
#define MACHINE "-machine virt,gic-version=max -accel tcg "
22
+#define assert_feature(qts, cpu_type, feature, expected_value) \
19
-#define MACHINE_KVM "-machine virt,gic-version=max -accel kvm -accel tcg "
23
+({ \
20
+#define MACHINE_KVM "-machine virt,gic-version=max -accel kvm "
24
+ QDict *_resp, *_props; \
21
#define QUERY_HEAD "{ 'execute': 'query-cpu-model-expansion', " \
25
+ \
22
" 'arguments': { 'type': 'full', "
26
+ _resp = do_query_no_props(qts, cpu_type); \
23
#define QUERY_TAIL "}}"
27
+ g_assert(_resp); \
24
@@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv)
28
+ g_assert(resp_has_props(_resp)); \
25
{
29
+ _props = resp_get_props(_resp); \
26
g_test_init(&argc, &argv, NULL);
30
+ g_assert(qdict_get(_props, feature)); \
27
31
+ g_assert(qdict_get_bool(_props, feature) == (expected_value)); \
28
- qtest_add_data_func("/arm/query-cpu-model-expansion",
32
+ qobject_unref(_resp); \
29
- NULL, test_query_cpu_model_expansion);
33
+})
30
+ if (qtest_has_accel("tcg")) {
31
+ qtest_add_data_func("/arm/query-cpu-model-expansion",
32
+ NULL, test_query_cpu_model_expansion);
33
+ }
34
+
34
+
35
+#define assert_has_feature_enabled(qts, cpu_type, feature) \
35
+ if (!g_str_equal(qtest_get_arch(), "aarch64")) {
36
+ assert_feature(qts, cpu_type, feature, true)
36
+ goto out;
37
+ }
38
39
/*
40
* For now we only run KVM specific tests with AArch64 QEMU in
41
* order avoid attempting to run an AArch32 QEMU with KVM on
42
* AArch64 hosts. That won't work and isn't easy to detect.
43
*/
44
- if (g_str_equal(qtest_get_arch(), "aarch64") && qtest_has_accel("kvm")) {
45
+ if (qtest_has_accel("kvm")) {
46
/*
47
* This tests target the 'host' CPU type, so register it only if
48
* KVM is available.
49
*/
50
qtest_add_data_func("/arm/kvm/query-cpu-model-expansion",
51
NULL, test_query_cpu_model_expansion_kvm);
52
- }
53
54
- if (g_str_equal(qtest_get_arch(), "aarch64")) {
55
- qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-max-vq-8",
56
- NULL, sve_tests_sve_max_vq_8);
57
- qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-off",
58
- NULL, sve_tests_sve_off);
59
qtest_add_data_func("/arm/kvm/query-cpu-model-expansion/sve-off",
60
NULL, sve_tests_sve_off_kvm);
61
}
62
63
+ if (qtest_has_accel("tcg")) {
64
+ qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-max-vq-8",
65
+ NULL, sve_tests_sve_max_vq_8);
66
+ qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-off",
67
+ NULL, sve_tests_sve_off);
68
+ }
37
+
69
+
38
+#define assert_has_feature_disabled(qts, cpu_type, feature) \
70
+out:
39
+ assert_feature(qts, cpu_type, feature, false)
71
return g_test_run();
40
+
72
}
41
static void assert_type_full(QTestState *qts)
42
{
43
const char *error;
44
@@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion(const void *data)
45
assert_error(qts, "host", "The CPU type 'host' requires KVM", NULL);
46
47
/* Test expected feature presence/absence for some cpu types */
48
- assert_has_feature(qts, "max", "pmu");
49
- assert_has_feature(qts, "cortex-a15", "pmu");
50
+ assert_has_feature_enabled(qts, "max", "pmu");
51
+ assert_has_feature_enabled(qts, "cortex-a15", "pmu");
52
assert_has_not_feature(qts, "cortex-a15", "aarch64");
53
54
if (g_str_equal(qtest_get_arch(), "aarch64")) {
55
- assert_has_feature(qts, "max", "aarch64");
56
- assert_has_feature(qts, "max", "sve");
57
- assert_has_feature(qts, "max", "sve128");
58
- assert_has_feature(qts, "cortex-a57", "pmu");
59
- assert_has_feature(qts, "cortex-a57", "aarch64");
60
+ assert_has_feature_enabled(qts, "max", "aarch64");
61
+ assert_has_feature_enabled(qts, "max", "sve");
62
+ assert_has_feature_enabled(qts, "max", "sve128");
63
+ assert_has_feature_enabled(qts, "cortex-a57", "pmu");
64
+ assert_has_feature_enabled(qts, "cortex-a57", "aarch64");
65
66
sve_tests_default(qts, "max");
67
68
@@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion_kvm(const void *data)
69
QDict *resp;
70
char *error;
71
72
- assert_has_feature(qts, "host", "aarch64");
73
- assert_has_feature(qts, "host", "pmu");
74
+ assert_has_feature_enabled(qts, "host", "aarch64");
75
+ assert_has_feature_enabled(qts, "host", "pmu");
76
77
assert_error(qts, "cortex-a15",
78
"We cannot guarantee the CPU type 'cortex-a15' works "
79
--
73
--
80
2.20.1
74
2.34.1
81
82
diff view generated by jsdifflib
New patch
1
From: Fabiano Rosas <farosas@suse.de>
1
2
3
These tests set -accel tcg, so restrict them to when TCG is present.
4
5
Signed-off-by: Fabiano Rosas <farosas@suse.de>
6
Acked-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Thomas Huth <thuth@redhat.com>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
tests/qtest/meson.build | 4 ++--
11
1 file changed, 2 insertions(+), 2 deletions(-)
12
13
diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build
14
index XXXXXXX..XXXXXXX 100644
15
--- a/tests/qtest/meson.build
16
+++ b/tests/qtest/meson.build
17
@@ -XXX,XX +XXX,XX @@ qtests_arm = \
18
# TODO: once aarch64 TCG is fixed on ARM 32 bit host, make bios-tables-test unconditional
19
qtests_aarch64 = \
20
(cpu != 'arm' and unpack_edk2_blobs ? ['bios-tables-test'] : []) + \
21
- (config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? ['tpm-tis-device-test'] : []) + \
22
- (config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? ['tpm-tis-device-swtpm-test'] : []) + \
23
+ (config_all.has_key('CONFIG_TCG') and config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? \
24
+ ['tpm-tis-device-test', 'tpm-tis-device-swtpm-test'] : []) + \
25
(config_all_devices.has_key('CONFIG_XLNX_ZYNQMP_ARM') ? ['xlnx-can-test', 'fuzz-xlnx-dp-test'] : []) + \
26
(config_all_devices.has_key('CONFIG_RASPI') ? ['bcm2835-dma-test'] : []) + \
27
['arm-cpu-features',
28
--
29
2.34.1
diff view generated by jsdifflib