1 | target-arm queue. The big thing here is the landing of the 3-phase | 1 | target-arm queue: I have a lot more still in my to-review |
---|---|---|---|
2 | reset patches... | 2 | queue, but my rule of thumb is when I get to 50 patches or |
3 | so to send out what I have. | ||
3 | 4 | ||
5 | thanks | ||
4 | -- PMM | 6 | -- PMM |
5 | 7 | ||
6 | The following changes since commit 204aa60b37c23a89e690d418f49787d274303ca7: | 8 | The following changes since commit 9a7beaad3dbba982f7a461d676b55a5c3851d312: |
7 | 9 | ||
8 | Merge remote-tracking branch 'remotes/amarkovic/tags/mips-queue-jan-29-2020' into staging (2020-01-30 14:18:45 +0000) | 10 | Merge remote-tracking branch 'remotes/alistair/tags/pull-riscv-to-apply-20210304' into staging (2021-03-05 10:47:46 +0000) |
9 | 11 | ||
10 | are available in the Git repository at: | 12 | are available in the Git repository at: |
11 | 13 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200130 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210305 |
13 | 15 | ||
14 | for you to fetch changes up to dea101a1ae9968c9fec6ab0291489dad7c49f36f: | 16 | for you to fetch changes up to 2c669ff88ec6733420a000103a2b8b9e93df4945: |
15 | 17 | ||
16 | target/arm/cpu: Add the kvm-no-adjvtime CPU property (2020-01-30 16:02:06 +0000) | 18 | hw/arm/mps2: Update old infocenter.arm.com URLs (2021-03-05 15:17:38 +0000) |
17 | 19 | ||
18 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
19 | target-arm queue: | 21 | * sbsa-ref: remove cortex-a53 from list of supported cpus |
20 | * hw/core/or-irq: Fix incorrect assert forbidding num-lines == MAX_OR_LINES | 22 | * sbsa-ref: add 'max' to list of allowed cpus |
21 | * target/arm/arm-semi: Don't let the guest close stdin/stdout/stderr | 23 | * target/arm: Add support for FEAT_SSBS, Speculative Store Bypass Safe |
22 | * aspeed: some minor bugfixes | 24 | * npcm7xx: add EMC model |
23 | * aspeed: add eMMC controller model for AST2600 SoC | 25 | * xlnx-zynqmp: Remove obsolete 'has_rpu' property |
24 | * hw/arm/raspi: Remove obsolete use of -smp to set the soc 'enabled-cpus' | 26 | * target/arm: Speed up aarch64 TBL/TBX |
25 | * New 3-phase reset API for device models | 27 | * virtio-mmio: improve virtio-mmio get_dev_path alog |
26 | * hw/intc/arm_gicv3_kvm: Stop wrongly programming GICR_PENDBASER.PTZ bit | 28 | * target/arm: Use TCF0 and TFSRE0 for unprivileged tag checks |
27 | * Arm KVM: stop/restart the guest counter when the VM is stopped and started | 29 | * target/arm: Restrict v8M IDAU to TCG |
30 | * target/arm/cpu: Update coding style to make checkpatch.pl happy | ||
31 | * musicpal, tc6393xb, omap_lcdc, tcx: drop dead code for non-32-bit-RGB surfaces | ||
32 | * Add new board: mps3-an524 | ||
28 | 33 | ||
29 | ---------------------------------------------------------------- | 34 | ---------------------------------------------------------------- |
30 | Andrew Jeffery (2): | 35 | Doug Evans (3): |
31 | hw/sd: Configure number of slots exposed by the ASPEED SDHCI model | 36 | hw/net: Add npcm7xx emc model |
32 | hw/arm: ast2600: Wire up the eMMC controller | 37 | hw/arm: Add npcm7xx emc model |
38 | tests/qtests: Add npcm7xx emc model test | ||
33 | 39 | ||
34 | Andrew Jones (6): | 40 | Marcin Juszkiewicz (2): |
35 | target/arm/kvm: trivial: Clean up header documentation | 41 | sbsa-ref: remove cortex-a53 from list of supported cpus |
36 | hw/arm/virt: Add missing 5.0 options call to 4.2 options | 42 | sbsa-ref: add 'max' to list of allowed cpus |
37 | target/arm/kvm64: kvm64 cpus have timer registers | ||
38 | tests/arm-cpu-features: Check feature default values | ||
39 | target/arm/kvm: Implement virtual time adjustment | ||
40 | target/arm/cpu: Add the kvm-no-adjvtime CPU property | ||
41 | 43 | ||
42 | Cédric Le Goater (2): | 44 | Peter Collingbourne (1): |
43 | ftgmac100: check RX and TX buffer alignment | 45 | target/arm: Use TCF0 and TFSRE0 for unprivileged tag checks |
44 | hw/arm/aspeed: add a 'execute-in-place' property to boot directly from CE0 | ||
45 | 46 | ||
46 | Damien Hedde (11): | 47 | Peter Maydell (34): |
47 | add device_legacy_reset function to prepare for reset api change | 48 | hw/arm/musicpal: Remove dead code for non-32-bit-RGB surfaces |
48 | hw/core/qdev: add trace events to help with resettable transition | 49 | hw/display/tc6393xb: Remove dead code for handling non-32bpp surfaces |
49 | hw/core: create Resettable QOM interface | 50 | hw/display/tc6393xb: Expand out macros in template header |
50 | hw/core: add Resettable support to BusClass and DeviceClass | 51 | hw/display/tc6393xb: Inline tc6393xb_draw_graphic32() at its callsite |
51 | hw/core/resettable: add support for changing parent | 52 | hw/display/omap_lcdc: Expand out macros in template header |
52 | hw/core/qdev: handle parent bus change regarding resettable | 53 | hw/display/omap_lcdc: Drop broken bigendian ifdef |
53 | hw/core/qdev: update hotplug reset regarding resettable | 54 | hw/display/omap_lcdc: Fix coding style issues in template header |
54 | hw/core: deprecate old reset functions and introduce new ones | 55 | hw/display/omap_lcdc: Inline template header into C file |
55 | docs/devel/reset.rst: add doc about Resettable interface | 56 | hw/display/omap_lcdc: Delete unnecessary macro |
56 | vl: replace deprecated qbus_reset_all registration | 57 | hw/display/tcx: Drop unnecessary code for handling BGR format outputs |
57 | hw/s390x/ipl: replace deprecated qdev_reset_all registration | 58 | hw/arm/mps2-tz: Make SYSCLK frequency board-specific |
59 | hw/misc/mps2-scc: Support configurable number of OSCCLK values | ||
60 | hw/arm/mps2-tz: Correct the OSCCLK settings for mps2-an505 and mps2-an511 | ||
61 | hw/arm/mps2-tz: Make the OSCCLK settings be configurable per-board | ||
62 | hw/misc/mps2-fpgaio: Make number of LEDs configurable by board | ||
63 | hw/misc/mps2-fpgaio: Support SWITCH register | ||
64 | hw/arm/mps2-tz: Make FPGAIO switch and LED config per-board | ||
65 | hw/arm/mps2-tz: Condition IRQ splitting on number of CPUs, not board type | ||
66 | hw/arm/mps2-tz: Make number of IRQs board-specific | ||
67 | hw/misc/mps2-scc: Implement CFG_REG5 and CFG_REG6 for MPS3 AN524 | ||
68 | hw/arm/mps2-tz: Correct wrong interrupt numbers for DMA and SPI | ||
69 | hw/arm/mps2-tz: Allow PPCPortInfo structures to specify device interrupts | ||
70 | hw/arm/mps2-tz: Move device IRQ info to data structures | ||
71 | hw/arm/mps2-tz: Size the uart-irq-orgate based on the number of UARTs | ||
72 | hw/arm/mps2-tz: Allow boards to have different PPCInfo data | ||
73 | hw/arm/mps2-tz: Make RAM arrangement board-specific | ||
74 | hw/arm/mps2-tz: Set MachineClass default_ram info from RAMInfo data | ||
75 | hw/arm/mps2-tz: Support ROMs as well as RAMs | ||
76 | hw/arm/mps2-tz: Get armv7m_load_kernel() size argument from RAMInfo | ||
77 | hw/arm/mps2-tz: Add new mps3-an524 board | ||
78 | hw/arm/mps2-tz: Stub out USB controller for mps3-an524 | ||
79 | hw/arm/mps2-tz: Provide PL031 RTC on mps3-an524 | ||
80 | docs/system/arm/mps2.rst: Document the new mps3-an524 board | ||
81 | hw/arm/mps2: Update old infocenter.arm.com URLs | ||
58 | 82 | ||
59 | Joel Stanley (1): | 83 | Philippe Mathieu-Daudé (4): |
60 | misc/pca9552: Add qom set and get | 84 | hw/arm/xlnx-zynqmp: Remove obsolete 'has_rpu' property |
85 | hw/i2c/npcm7xx_smbus: Simplify npcm7xx_smbus_init() | ||
86 | target/arm: Restrict v8M IDAU to TCG | ||
87 | target/arm/cpu: Update coding style to make checkpatch.pl happy | ||
61 | 88 | ||
62 | Peter Maydell (2): | 89 | Rebecca Cran (3): |
63 | hw/core/or-irq: Fix incorrect assert forbidding num-lines == MAX_OR_LINES | 90 | target/arm: Add support for FEAT_SSBS, Speculative Store Bypass Safe |
64 | target/arm/arm-semi: Don't let the guest close stdin/stdout/stderr | 91 | target/arm: Enable FEAT_SSBS for "max" AARCH64 CPU |
92 | target/arm: Set ID_PFR2.SSBS to 1 for "max" 32-bit CPU | ||
65 | 93 | ||
66 | Philippe Mathieu-Daudé (1): | 94 | Richard Henderson (1): |
67 | hw/arm/raspi: Remove obsolete use of -smp to set the soc 'enabled-cpus' | 95 | target/arm: Speed up aarch64 TBL/TBX |
68 | 96 | ||
69 | Zenghui Yu (1): | 97 | schspa (1): |
70 | hw/intc/arm_gicv3_kvm: Stop wrongly programming GICR_PENDBASER.PTZ bit | 98 | virtio-mmio: improve virtio-mmio get_dev_path alog |
71 | 99 | ||
72 | hw/core/Makefile.objs | 1 + | 100 | docs/system/arm/mps2.rst | 24 +- |
73 | tests/Makefile.include | 1 + | 101 | docs/system/arm/nuvoton.rst | 3 +- |
74 | include/hw/arm/aspeed.h | 2 + | 102 | hw/display/omap_lcd_template.h | 169 -------- |
75 | include/hw/arm/aspeed_soc.h | 2 + | 103 | hw/display/tc6393xb_template.h | 72 ---- |
76 | include/hw/arm/virt.h | 1 + | 104 | include/hw/arm/armsse.h | 4 +- |
77 | include/hw/qdev-core.h | 58 +++++++- | 105 | include/hw/arm/npcm7xx.h | 2 + |
78 | include/hw/resettable.h | 247 +++++++++++++++++++++++++++++++++ | 106 | include/hw/arm/xlnx-zynqmp.h | 2 - |
79 | include/hw/sd/aspeed_sdhci.h | 1 + | 107 | include/hw/misc/armsse-cpuid.h | 2 +- |
80 | target/arm/cpu.h | 7 + | 108 | include/hw/misc/armsse-mhu.h | 2 +- |
81 | target/arm/kvm_arm.h | 95 ++++++++++--- | 109 | include/hw/misc/iotkit-secctl.h | 2 +- |
82 | hw/arm/aspeed.c | 72 ++++++++-- | 110 | include/hw/misc/iotkit-sysctl.h | 2 +- |
83 | hw/arm/aspeed_ast2600.c | 31 ++++- | 111 | include/hw/misc/iotkit-sysinfo.h | 2 +- |
84 | hw/arm/aspeed_soc.c | 2 + | 112 | include/hw/misc/mps2-fpgaio.h | 8 +- |
85 | hw/arm/raspi.c | 2 - | 113 | include/hw/misc/mps2-scc.h | 10 +- |
86 | hw/arm/virt.c | 9 ++ | 114 | include/hw/net/npcm7xx_emc.h | 286 +++++++++++++ |
87 | hw/audio/intel-hda.c | 2 +- | 115 | include/ui/console.h | 10 - |
88 | hw/core/bus.c | 102 ++++++++++++++ | 116 | target/arm/cpu.h | 15 +- |
89 | hw/core/or-irq.c | 2 +- | 117 | target/arm/helper-a64.h | 2 +- |
90 | hw/core/qdev.c | 160 ++++++++++++++++++++-- | 118 | target/arm/internals.h | 6 + |
91 | hw/core/resettable.c | 301 +++++++++++++++++++++++++++++++++++++++++ | 119 | hw/arm/mps2-tz.c | 632 +++++++++++++++++++++++----- |
92 | hw/hyperv/hyperv.c | 2 +- | 120 | hw/arm/mps2.c | 5 + |
93 | hw/i386/microvm.c | 2 +- | 121 | hw/arm/musicpal.c | 64 ++- |
94 | hw/i386/pc.c | 2 +- | 122 | hw/arm/npcm7xx.c | 50 ++- |
95 | hw/ide/microdrive.c | 8 +- | 123 | hw/arm/sbsa-ref.c | 2 +- |
96 | hw/intc/arm_gicv3_kvm.c | 11 +- | 124 | hw/arm/xlnx-zynqmp.c | 6 - |
97 | hw/intc/spapr_xive.c | 2 +- | 125 | hw/display/omap_lcdc.c | 129 +++++- |
98 | hw/misc/pca9552.c | 90 ++++++++++++ | 126 | hw/display/tc6393xb.c | 48 +-- |
99 | hw/net/ftgmac100.c | 13 ++ | 127 | hw/display/tcx.c | 31 +- |
100 | hw/ppc/pnv_psi.c | 4 +- | 128 | hw/i2c/npcm7xx_smbus.c | 1 - |
101 | hw/ppc/spapr_pci.c | 2 +- | 129 | hw/misc/armsse-cpuid.c | 2 +- |
102 | hw/ppc/spapr_vio.c | 2 +- | 130 | hw/misc/armsse-mhu.c | 2 +- |
103 | hw/s390x/ipl.c | 10 +- | 131 | hw/misc/iotkit-sysctl.c | 2 +- |
104 | hw/s390x/s390-pci-inst.c | 2 +- | 132 | hw/misc/iotkit-sysinfo.c | 2 +- |
105 | hw/scsi/vmw_pvscsi.c | 2 +- | 133 | hw/misc/mps2-fpgaio.c | 43 +- |
106 | hw/sd/aspeed_sdhci.c | 11 +- | 134 | hw/misc/mps2-scc.c | 93 ++++- |
107 | hw/sd/omap_mmc.c | 2 +- | 135 | hw/net/npcm7xx_emc.c | 857 ++++++++++++++++++++++++++++++++++++++ |
108 | hw/sd/pl181.c | 2 +- | 136 | hw/virtio/virtio-mmio.c | 13 +- |
109 | target/arm/arm-semi.c | 9 ++ | 137 | target/arm/cpu.c | 23 +- |
110 | target/arm/cpu.c | 2 + | 138 | target/arm/cpu64.c | 5 + |
111 | target/arm/cpu64.c | 1 + | 139 | target/arm/cpu_tcg.c | 8 + |
112 | target/arm/kvm.c | 120 ++++++++++++++++ | 140 | target/arm/helper-a64.c | 32 -- |
113 | target/arm/kvm32.c | 3 + | 141 | target/arm/helper.c | 39 +- |
114 | target/arm/kvm64.c | 4 + | 142 | target/arm/mte_helper.c | 13 +- |
115 | target/arm/machine.c | 7 + | 143 | target/arm/translate-a64.c | 70 +--- |
116 | target/arm/monitor.c | 1 + | 144 | target/arm/vec_helper.c | 48 +++ |
117 | tests/qtest/arm-cpu-features.c | 41 ++++-- | 145 | tests/qtest/npcm7xx_emc-test.c | 862 +++++++++++++++++++++++++++++++++++++++ |
118 | vl.c | 10 +- | 146 | hw/net/meson.build | 1 + |
119 | docs/arm-cpu-features.rst | 37 ++++- | 147 | hw/net/trace-events | 17 + |
120 | docs/devel/index.rst | 1 + | 148 | tests/qtest/meson.build | 3 +- |
121 | docs/devel/reset.rst | 289 +++++++++++++++++++++++++++++++++++++++ | 149 | 49 files changed, 3098 insertions(+), 628 deletions(-) |
122 | hw/core/trace-events | 27 ++++ | 150 | delete mode 100644 hw/display/omap_lcd_template.h |
123 | 51 files changed, 1727 insertions(+), 90 deletions(-) | 151 | delete mode 100644 hw/display/tc6393xb_template.h |
124 | create mode 100644 include/hw/resettable.h | 152 | create mode 100644 include/hw/net/npcm7xx_emc.h |
125 | create mode 100644 hw/core/resettable.c | 153 | create mode 100644 hw/net/npcm7xx_emc.c |
126 | create mode 100644 docs/devel/reset.rst | 154 | create mode 100644 tests/qtest/npcm7xx_emc-test.c |
127 | 155 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add the missing GENERIC_TIMER feature to kvm64 cpus. | 3 | Cortex-A53 supports 40bits of address space. sbsa-ref's memory starts |
4 | above this limit. | ||
4 | 5 | ||
5 | We don't currently use these registers when KVM is enabled, but it's | 6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
6 | probably best we add the feature flag for consistency and potential | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | future use. There's also precedent, as we add the PMU feature flag to | 8 | Acked-by: Leif Lindholm <leif@nuviainc.com> |
8 | KVM enabled guests, even though we don't use those registers either. | 9 | Message-id: 20210216150122.3830863-2-marcin.juszkiewicz@linaro.org |
9 | |||
10 | This change was originally posted as a hunk of a different, never | ||
11 | merged patch from Bijan Mottahedeh. | ||
12 | |||
13 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20200120101023.16030-4-drjones@redhat.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 11 | --- |
18 | target/arm/kvm64.c | 1 + | 12 | hw/arm/sbsa-ref.c | 1 - |
19 | 1 file changed, 1 insertion(+) | 13 | 1 file changed, 1 deletion(-) |
20 | 14 | ||
21 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 15 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
22 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/kvm64.c | 17 | --- a/hw/arm/sbsa-ref.c |
24 | +++ b/target/arm/kvm64.c | 18 | +++ b/hw/arm/sbsa-ref.c |
25 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | 19 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { |
26 | set_feature(&features, ARM_FEATURE_NEON); | 20 | }; |
27 | set_feature(&features, ARM_FEATURE_AARCH64); | 21 | |
28 | set_feature(&features, ARM_FEATURE_PMU); | 22 | static const char * const valid_cpus[] = { |
29 | + set_feature(&features, ARM_FEATURE_GENERIC_TIMER); | 23 | - ARM_CPU_TYPE_NAME("cortex-a53"), |
30 | 24 | ARM_CPU_TYPE_NAME("cortex-a57"), | |
31 | ahcf->features = features; | 25 | ARM_CPU_TYPE_NAME("cortex-a72"), |
32 | 26 | }; | |
33 | -- | 27 | -- |
34 | 2.20.1 | 28 | 2.20.1 |
35 | 29 | ||
36 | 30 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 3 | Let add 'max' cpu while work goes on adding newer CPU types than |
4 | Message-id: 20200120101023.16030-3-drjones@redhat.com | 4 | Cortex-A72. This allows us to check SVE etc support. |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | |
6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
7 | Acked-by: Leif Lindholm <leif@nuviainc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20210216150122.3830863-3-marcin.juszkiewicz@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | hw/arm/virt.c | 1 + | 12 | hw/arm/sbsa-ref.c | 1 + |
9 | 1 file changed, 1 insertion(+) | 13 | 1 file changed, 1 insertion(+) |
10 | 14 | ||
11 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 15 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/virt.c | 17 | --- a/hw/arm/sbsa-ref.c |
14 | +++ b/hw/arm/virt.c | 18 | +++ b/hw/arm/sbsa-ref.c |
15 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 0) | 19 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { |
16 | 20 | static const char * const valid_cpus[] = { | |
17 | static void virt_machine_4_2_options(MachineClass *mc) | 21 | ARM_CPU_TYPE_NAME("cortex-a57"), |
18 | { | 22 | ARM_CPU_TYPE_NAME("cortex-a72"), |
19 | + virt_machine_5_0_options(mc); | 23 | + ARM_CPU_TYPE_NAME("max"), |
20 | compat_props_add(mc->compat_props, hw_compat_4_2, hw_compat_4_2_len); | 24 | }; |
21 | } | 25 | |
22 | DEFINE_VIRT_MACHINE(4, 2) | 26 | static bool cpu_type_valid(const char *cpu) |
23 | -- | 27 | -- |
24 | 2.20.1 | 28 | 2.20.1 |
25 | 29 | ||
26 | 30 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Rebecca Cran <rebecca@nuviainc.com> |
---|---|---|---|
2 | 2 | ||
3 | When a VM is stopped (such as when it's paused) guest virtual time | 3 | Add support for FEAT_SSBS. SSBS (Speculative Store Bypass Safe) is an |
4 | should stop counting. Otherwise, when the VM is resumed it will | 4 | optional feature in ARMv8.0, and mandatory in ARMv8.5. |
5 | experience time jumps and its kernel may report soft lockups. Not | ||
6 | counting virtual time while the VM is stopped has the side effect | ||
7 | of making the guest's time appear to lag when compared with real | ||
8 | time, and even with time derived from the physical counter. For | ||
9 | this reason, this change, which is enabled by default, comes with | ||
10 | a KVM CPU feature allowing it to be disabled, restoring legacy | ||
11 | behavior. | ||
12 | 5 | ||
13 | This patch only provides the implementation of the virtual time | 6 | Signed-off-by: Rebecca Cran <rebecca@nuviainc.com> |
14 | adjustment. A subsequent patch will provide the CPU property | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | allowing the change to be enabled and disabled. | 8 | Message-id: 20210216224543.16142-2-rebecca@nuviainc.com |
16 | |||
17 | Reported-by: Bijan Mottahedeh <bijan.mottahedeh@oracle.com> | ||
18 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
19 | Message-id: 20200120101023.16030-6-drjones@redhat.com | ||
20 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 10 | --- |
23 | target/arm/cpu.h | 7 ++++ | 11 | target/arm/cpu.h | 15 ++++++++++++++- |
24 | target/arm/kvm_arm.h | 38 ++++++++++++++++++ | 12 | target/arm/internals.h | 6 ++++++ |
25 | target/arm/kvm.c | 92 ++++++++++++++++++++++++++++++++++++++++++++ | 13 | target/arm/helper.c | 37 +++++++++++++++++++++++++++++++++++++ |
26 | target/arm/kvm32.c | 3 ++ | 14 | target/arm/translate-a64.c | 12 ++++++++++++ |
27 | target/arm/kvm64.c | 3 ++ | 15 | 4 files changed, 69 insertions(+), 1 deletion(-) |
28 | target/arm/machine.c | 7 ++++ | ||
29 | 6 files changed, 150 insertions(+) | ||
30 | 16 | ||
31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
32 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/cpu.h |
34 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/cpu.h |
35 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 21 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); |
36 | /* KVM init features for this CPU */ | 22 | #define SCTLR_TE (1U << 30) /* AArch32 only */ |
37 | uint32_t kvm_init_features[7]; | 23 | #define SCTLR_EnIB (1U << 30) /* v8.3, AArch64 only */ |
38 | 24 | #define SCTLR_EnIA (1U << 31) /* v8.3, AArch64 only */ | |
39 | + /* KVM CPU state */ | 25 | +#define SCTLR_DSSBS_32 (1U << 31) /* v8.5, AArch32 only */ |
40 | + | 26 | #define SCTLR_BT0 (1ULL << 35) /* v8.5-BTI */ |
41 | + /* KVM virtual time adjustment */ | 27 | #define SCTLR_BT1 (1ULL << 36) /* v8.5-BTI */ |
42 | + bool kvm_adjvtime; | 28 | #define SCTLR_ITFSB (1ULL << 37) /* v8.5-MemTag */ |
43 | + bool kvm_vtime_dirty; | 29 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); |
44 | + uint64_t kvm_vtime; | 30 | #define SCTLR_TCF (3ULL << 40) /* v8.5-MemTag */ |
45 | + | 31 | #define SCTLR_ATA0 (1ULL << 42) /* v8.5-MemTag */ |
46 | /* Uniprocessor system with MP extensions */ | 32 | #define SCTLR_ATA (1ULL << 43) /* v8.5-MemTag */ |
47 | bool mp_is_up; | 33 | -#define SCTLR_DSSBS (1ULL << 44) /* v8.5 */ |
48 | 34 | +#define SCTLR_DSSBS_64 (1ULL << 44) /* v8.5, AArch64 only */ | |
49 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 35 | |
50 | index XXXXXXX..XXXXXXX 100644 | 36 | #define CPTR_TCPAC (1U << 31) |
51 | --- a/target/arm/kvm_arm.h | 37 | #define CPTR_TTA (1U << 20) |
52 | +++ b/target/arm/kvm_arm.h | 38 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); |
53 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_kvmstate(ARMCPU *cpu, int level); | 39 | #define CPSR_IL (1U << 20) |
54 | */ | 40 | #define CPSR_DIT (1U << 21) |
55 | bool write_kvmstate_to_list(ARMCPU *cpu); | 41 | #define CPSR_PAN (1U << 22) |
56 | 42 | +#define CPSR_SSBS (1U << 23) | |
57 | +/** | 43 | #define CPSR_J (1U << 24) |
58 | + * kvm_arm_cpu_pre_save: | 44 | #define CPSR_IT_0_1 (3U << 25) |
59 | + * @cpu: ARMCPU | 45 | #define CPSR_Q (1U << 27) |
60 | + * | 46 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); |
61 | + * Called after write_kvmstate_to_list() from cpu_pre_save() to update | 47 | #define PSTATE_A (1U << 8) |
62 | + * the cpreg list with KVM CPU state. | 48 | #define PSTATE_D (1U << 9) |
63 | + */ | 49 | #define PSTATE_BTYPE (3U << 10) |
64 | +void kvm_arm_cpu_pre_save(ARMCPU *cpu); | 50 | +#define PSTATE_SSBS (1U << 12) |
65 | + | 51 | #define PSTATE_IL (1U << 20) |
66 | +/** | 52 | #define PSTATE_SS (1U << 21) |
67 | + * kvm_arm_cpu_post_load: | 53 | #define PSTATE_PAN (1U << 22) |
68 | + * @cpu: ARMCPU | 54 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_dit(const ARMISARegisters *id) |
69 | + * | 55 | return FIELD_EX32(id->id_pfr0, ID_PFR0, DIT) != 0; |
70 | + * Called from cpu_post_load() to update KVM CPU state from the cpreg list. | ||
71 | + */ | ||
72 | +void kvm_arm_cpu_post_load(ARMCPU *cpu); | ||
73 | + | ||
74 | /** | ||
75 | * kvm_arm_reset_vcpu: | ||
76 | * @cpu: ARMCPU | ||
77 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_sync_mpstate_to_kvm(ARMCPU *cpu); | ||
78 | */ | ||
79 | int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu); | ||
80 | |||
81 | +/** | ||
82 | + * kvm_arm_get_virtual_time: | ||
83 | + * @cs: CPUState | ||
84 | + * | ||
85 | + * Gets the VCPU's virtual counter and stores it in the KVM CPU state. | ||
86 | + */ | ||
87 | +void kvm_arm_get_virtual_time(CPUState *cs); | ||
88 | + | ||
89 | +/** | ||
90 | + * kvm_arm_put_virtual_time: | ||
91 | + * @cs: CPUState | ||
92 | + * | ||
93 | + * Sets the VCPU's virtual counter to the value stored in the KVM CPU state. | ||
94 | + */ | ||
95 | +void kvm_arm_put_virtual_time(CPUState *cs); | ||
96 | + | ||
97 | +void kvm_arm_vm_state_change(void *opaque, int running, RunState state); | ||
98 | + | ||
99 | int kvm_arm_vgic_probe(void); | ||
100 | |||
101 | void kvm_arm_pmu_set_irq(CPUState *cs, int irq); | ||
102 | @@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_pmu_set_irq(CPUState *cs, int irq) {} | ||
103 | static inline void kvm_arm_pmu_init(CPUState *cs) {} | ||
104 | |||
105 | static inline void kvm_arm_sve_get_vls(CPUState *cs, unsigned long *map) {} | ||
106 | + | ||
107 | +static inline void kvm_arm_get_virtual_time(CPUState *cs) {} | ||
108 | +static inline void kvm_arm_put_virtual_time(CPUState *cs) {} | ||
109 | #endif | ||
110 | |||
111 | static inline const char *gic_class_name(void) | ||
112 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/kvm.c | ||
115 | +++ b/target/arm/kvm.c | ||
116 | @@ -XXX,XX +XXX,XX @@ static int compare_u64(const void *a, const void *b) | ||
117 | return 0; | ||
118 | } | 56 | } |
119 | 57 | ||
120 | +/* | 58 | +static inline bool isar_feature_aa32_ssbs(const ARMISARegisters *id) |
121 | + * cpreg_values are sorted in ascending order by KVM register ID | ||
122 | + * (see kvm_arm_init_cpreg_list). This allows us to cheaply find | ||
123 | + * the storage for a KVM register by ID with a binary search. | ||
124 | + */ | ||
125 | +static uint64_t *kvm_arm_get_cpreg_ptr(ARMCPU *cpu, uint64_t regidx) | ||
126 | +{ | 59 | +{ |
127 | + uint64_t *res; | 60 | + return FIELD_EX32(id->id_pfr2, ID_PFR2, SSBS) != 0; |
128 | + | ||
129 | + res = bsearch(®idx, cpu->cpreg_indexes, cpu->cpreg_array_len, | ||
130 | + sizeof(uint64_t), compare_u64); | ||
131 | + assert(res); | ||
132 | + | ||
133 | + return &cpu->cpreg_values[res - cpu->cpreg_indexes]; | ||
134 | +} | 61 | +} |
135 | + | 62 | + |
136 | /* Initialize the ARMCPU cpreg list according to the kernel's | 63 | /* |
137 | * definition of what CPU registers it knows about (and throw away | 64 | * 64-bit feature tests via id registers. |
138 | * the previous TCG-created cpreg list). | 65 | */ |
139 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_kvmstate(ARMCPU *cpu, int level) | 66 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dit(const ARMISARegisters *id) |
140 | return ok; | 67 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, DIT) != 0; |
141 | } | 68 | } |
142 | 69 | ||
143 | +void kvm_arm_cpu_pre_save(ARMCPU *cpu) | 70 | +static inline bool isar_feature_aa64_ssbs(const ARMISARegisters *id) |
144 | +{ | 71 | +{ |
145 | + /* KVM virtual time adjustment */ | 72 | + return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, SSBS) != 0; |
146 | + if (cpu->kvm_vtime_dirty) { | ||
147 | + *kvm_arm_get_cpreg_ptr(cpu, KVM_REG_ARM_TIMER_CNT) = cpu->kvm_vtime; | ||
148 | + } | ||
149 | +} | 73 | +} |
150 | + | 74 | + |
151 | +void kvm_arm_cpu_post_load(ARMCPU *cpu) | 75 | /* |
76 | * Feature tests for "does this exist in either 32-bit or 64-bit?" | ||
77 | */ | ||
78 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/target/arm/internals.h | ||
81 | +++ b/target/arm/internals.h | ||
82 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aarch32_cpsr_valid_mask(uint64_t features, | ||
83 | if (isar_feature_aa32_dit(id)) { | ||
84 | valid |= CPSR_DIT; | ||
85 | } | ||
86 | + if (isar_feature_aa32_ssbs(id)) { | ||
87 | + valid |= CPSR_SSBS; | ||
88 | + } | ||
89 | |||
90 | return valid; | ||
91 | } | ||
92 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aarch64_pstate_valid_mask(const ARMISARegisters *id) | ||
93 | if (isar_feature_aa64_dit(id)) { | ||
94 | valid |= PSTATE_DIT; | ||
95 | } | ||
96 | + if (isar_feature_aa64_ssbs(id)) { | ||
97 | + valid |= PSTATE_SSBS; | ||
98 | + } | ||
99 | if (isar_feature_aa64_mte(id)) { | ||
100 | valid |= PSTATE_TCO; | ||
101 | } | ||
102 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/target/arm/helper.c | ||
105 | +++ b/target/arm/helper.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dit_reginfo = { | ||
107 | .readfn = aa64_dit_read, .writefn = aa64_dit_write | ||
108 | }; | ||
109 | |||
110 | +static uint64_t aa64_ssbs_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
152 | +{ | 111 | +{ |
153 | + /* KVM virtual time adjustment */ | 112 | + return env->pstate & PSTATE_SSBS; |
154 | + if (cpu->kvm_adjvtime) { | ||
155 | + cpu->kvm_vtime = *kvm_arm_get_cpreg_ptr(cpu, KVM_REG_ARM_TIMER_CNT); | ||
156 | + cpu->kvm_vtime_dirty = true; | ||
157 | + } | ||
158 | +} | 113 | +} |
159 | + | 114 | + |
160 | void kvm_arm_reset_vcpu(ARMCPU *cpu) | 115 | +static void aa64_ssbs_write(CPUARMState *env, const ARMCPRegInfo *ri, |
161 | { | 116 | + uint64_t value) |
162 | int ret; | ||
163 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu) | ||
164 | return 0; | ||
165 | } | ||
166 | |||
167 | +void kvm_arm_get_virtual_time(CPUState *cs) | ||
168 | +{ | 117 | +{ |
169 | + ARMCPU *cpu = ARM_CPU(cs); | 118 | + env->pstate = (env->pstate & ~PSTATE_SSBS) | (value & PSTATE_SSBS); |
170 | + struct kvm_one_reg reg = { | 119 | +} |
171 | + .id = KVM_REG_ARM_TIMER_CNT, | ||
172 | + .addr = (uintptr_t)&cpu->kvm_vtime, | ||
173 | + }; | ||
174 | + int ret; | ||
175 | + | 120 | + |
176 | + if (cpu->kvm_vtime_dirty) { | 121 | +static const ARMCPRegInfo ssbs_reginfo = { |
177 | + return; | 122 | + .name = "SSBS", .state = ARM_CP_STATE_AA64, |
123 | + .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 6, | ||
124 | + .type = ARM_CP_NO_RAW, .access = PL0_RW, | ||
125 | + .readfn = aa64_ssbs_read, .writefn = aa64_ssbs_write | ||
126 | +}; | ||
127 | + | ||
128 | static CPAccessResult aa64_cacheop_poc_access(CPUARMState *env, | ||
129 | const ARMCPRegInfo *ri, | ||
130 | bool isread) | ||
131 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
132 | if (cpu_isar_feature(aa64_dit, cpu)) { | ||
133 | define_one_arm_cp_reg(cpu, &dit_reginfo); | ||
134 | } | ||
135 | + if (cpu_isar_feature(aa64_ssbs, cpu)) { | ||
136 | + define_one_arm_cp_reg(cpu, &ssbs_reginfo); | ||
137 | + } | ||
138 | |||
139 | if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) { | ||
140 | define_arm_cp_regs(cpu, vhe_reginfo); | ||
141 | @@ -XXX,XX +XXX,XX @@ static void take_aarch32_exception(CPUARMState *env, int new_mode, | ||
142 | env->uncached_cpsr &= ~(CPSR_IL | CPSR_J); | ||
143 | env->daif |= mask; | ||
144 | |||
145 | + if (cpu_isar_feature(aa32_ssbs, env_archcpu(env))) { | ||
146 | + if (env->cp15.sctlr_el[new_el] & SCTLR_DSSBS_32) { | ||
147 | + env->uncached_cpsr |= CPSR_SSBS; | ||
148 | + } else { | ||
149 | + env->uncached_cpsr &= ~CPSR_SSBS; | ||
150 | + } | ||
178 | + } | 151 | + } |
179 | + | 152 | + |
180 | + ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | 153 | if (new_mode == ARM_CPU_MODE_HYP) { |
181 | + if (ret) { | 154 | env->thumb = (env->cp15.sctlr_el[2] & SCTLR_TE) != 0; |
182 | + error_report("Failed to get KVM_REG_ARM_TIMER_CNT"); | 155 | env->elr_el[2] = env->regs[15]; |
183 | + abort(); | 156 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) |
157 | new_mode |= PSTATE_TCO; | ||
158 | } | ||
159 | |||
160 | + if (cpu_isar_feature(aa64_ssbs, cpu)) { | ||
161 | + if (env->cp15.sctlr_el[new_el] & SCTLR_DSSBS_64) { | ||
162 | + new_mode |= PSTATE_SSBS; | ||
163 | + } else { | ||
164 | + new_mode &= ~PSTATE_SSBS; | ||
165 | + } | ||
184 | + } | 166 | + } |
185 | + | 167 | + |
186 | + cpu->kvm_vtime_dirty = true; | 168 | pstate_write(env, PSTATE_DAIF | new_mode); |
187 | +} | 169 | env->aarch64 = 1; |
170 | aarch64_restore_sp(env, new_el); | ||
171 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
172 | index XXXXXXX..XXXXXXX 100644 | ||
173 | --- a/target/arm/translate-a64.c | ||
174 | +++ b/target/arm/translate-a64.c | ||
175 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
176 | tcg_temp_free_i32(t1); | ||
177 | break; | ||
178 | |||
179 | + case 0x19: /* SSBS */ | ||
180 | + if (!dc_isar_feature(aa64_ssbs, s)) { | ||
181 | + goto do_unallocated; | ||
182 | + } | ||
183 | + if (crm & 1) { | ||
184 | + set_pstate_bits(PSTATE_SSBS); | ||
185 | + } else { | ||
186 | + clear_pstate_bits(PSTATE_SSBS); | ||
187 | + } | ||
188 | + /* Don't need to rebuild hflags since SSBS is a nop */ | ||
189 | + break; | ||
188 | + | 190 | + |
189 | +void kvm_arm_put_virtual_time(CPUState *cs) | 191 | case 0x1a: /* DIT */ |
190 | +{ | 192 | if (!dc_isar_feature(aa64_dit, s)) { |
191 | + ARMCPU *cpu = ARM_CPU(cs); | 193 | goto do_unallocated; |
192 | + struct kvm_one_reg reg = { | ||
193 | + .id = KVM_REG_ARM_TIMER_CNT, | ||
194 | + .addr = (uintptr_t)&cpu->kvm_vtime, | ||
195 | + }; | ||
196 | + int ret; | ||
197 | + | ||
198 | + if (!cpu->kvm_vtime_dirty) { | ||
199 | + return; | ||
200 | + } | ||
201 | + | ||
202 | + ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
203 | + if (ret) { | ||
204 | + error_report("Failed to set KVM_REG_ARM_TIMER_CNT"); | ||
205 | + abort(); | ||
206 | + } | ||
207 | + | ||
208 | + cpu->kvm_vtime_dirty = false; | ||
209 | +} | ||
210 | + | ||
211 | int kvm_put_vcpu_events(ARMCPU *cpu) | ||
212 | { | ||
213 | CPUARMState *env = &cpu->env; | ||
214 | @@ -XXX,XX +XXX,XX @@ MemTxAttrs kvm_arch_post_run(CPUState *cs, struct kvm_run *run) | ||
215 | return MEMTXATTRS_UNSPECIFIED; | ||
216 | } | ||
217 | |||
218 | +void kvm_arm_vm_state_change(void *opaque, int running, RunState state) | ||
219 | +{ | ||
220 | + CPUState *cs = opaque; | ||
221 | + ARMCPU *cpu = ARM_CPU(cs); | ||
222 | + | ||
223 | + if (running) { | ||
224 | + if (cpu->kvm_adjvtime) { | ||
225 | + kvm_arm_put_virtual_time(cs); | ||
226 | + } | ||
227 | + } else { | ||
228 | + if (cpu->kvm_adjvtime) { | ||
229 | + kvm_arm_get_virtual_time(cs); | ||
230 | + } | ||
231 | + } | ||
232 | +} | ||
233 | |||
234 | int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run) | ||
235 | { | ||
236 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | ||
237 | index XXXXXXX..XXXXXXX 100644 | ||
238 | --- a/target/arm/kvm32.c | ||
239 | +++ b/target/arm/kvm32.c | ||
240 | @@ -XXX,XX +XXX,XX @@ | ||
241 | #include "qemu-common.h" | ||
242 | #include "cpu.h" | ||
243 | #include "qemu/timer.h" | ||
244 | +#include "sysemu/runstate.h" | ||
245 | #include "sysemu/kvm.h" | ||
246 | #include "kvm_arm.h" | ||
247 | #include "internals.h" | ||
248 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs) | ||
249 | return -EINVAL; | ||
250 | } | ||
251 | |||
252 | + qemu_add_vm_change_state_handler(kvm_arm_vm_state_change, cs); | ||
253 | + | ||
254 | /* Determine init features for this CPU */ | ||
255 | memset(cpu->kvm_init_features, 0, sizeof(cpu->kvm_init_features)); | ||
256 | if (cpu->start_powered_off) { | ||
257 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
258 | index XXXXXXX..XXXXXXX 100644 | ||
259 | --- a/target/arm/kvm64.c | ||
260 | +++ b/target/arm/kvm64.c | ||
261 | @@ -XXX,XX +XXX,XX @@ | ||
262 | #include "qemu/host-utils.h" | ||
263 | #include "qemu/main-loop.h" | ||
264 | #include "exec/gdbstub.h" | ||
265 | +#include "sysemu/runstate.h" | ||
266 | #include "sysemu/kvm.h" | ||
267 | #include "sysemu/kvm_int.h" | ||
268 | #include "kvm_arm.h" | ||
269 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs) | ||
270 | return -EINVAL; | ||
271 | } | ||
272 | |||
273 | + qemu_add_vm_change_state_handler(kvm_arm_vm_state_change, cs); | ||
274 | + | ||
275 | /* Determine init features for this CPU */ | ||
276 | memset(cpu->kvm_init_features, 0, sizeof(cpu->kvm_init_features)); | ||
277 | if (cpu->start_powered_off) { | ||
278 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
279 | index XXXXXXX..XXXXXXX 100644 | ||
280 | --- a/target/arm/machine.c | ||
281 | +++ b/target/arm/machine.c | ||
282 | @@ -XXX,XX +XXX,XX @@ static int cpu_pre_save(void *opaque) | ||
283 | /* This should never fail */ | ||
284 | abort(); | ||
285 | } | ||
286 | + | ||
287 | + /* | ||
288 | + * kvm_arm_cpu_pre_save() must be called after | ||
289 | + * write_kvmstate_to_list() | ||
290 | + */ | ||
291 | + kvm_arm_cpu_pre_save(cpu); | ||
292 | } else { | ||
293 | if (!write_cpustate_to_list(cpu, false)) { | ||
294 | /* This should never fail. */ | ||
295 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | ||
296 | * we're using it. | ||
297 | */ | ||
298 | write_list_to_cpustate(cpu); | ||
299 | + kvm_arm_cpu_post_load(cpu); | ||
300 | } else { | ||
301 | if (!write_list_to_cpustate(cpu)) { | ||
302 | return -1; | ||
303 | -- | 194 | -- |
304 | 2.20.1 | 195 | 2.20.1 |
305 | 196 | ||
306 | 197 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Rebecca Cran <rebecca@nuviainc.com> |
---|---|---|---|
2 | 2 | ||
3 | kvm-no-adjvtime is a KVM specific CPU property and a first of its | 3 | Set ID_AA64PFR1_EL1.SSBS to 2 and ID_PFR2.SSBS to 1. |
4 | kind. To accommodate it we also add kvm_arm_add_vcpu_properties() | ||
5 | and a KVM specific CPU properties description to the CPU features | ||
6 | document. | ||
7 | 4 | ||
8 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 5 | Signed-off-by: Rebecca Cran <rebecca@nuviainc.com> |
9 | Message-id: 20200120101023.16030-7-drjones@redhat.com | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Message-id: 20210216224543.16142-3-rebecca@nuviainc.com |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 9 | --- |
13 | include/hw/arm/virt.h | 1 + | 10 | target/arm/cpu64.c | 5 +++++ |
14 | target/arm/kvm_arm.h | 11 ++++++++++ | 11 | 1 file changed, 5 insertions(+) |
15 | hw/arm/virt.c | 8 ++++++++ | ||
16 | target/arm/cpu.c | 2 ++ | ||
17 | target/arm/cpu64.c | 1 + | ||
18 | target/arm/kvm.c | 28 +++++++++++++++++++++++++ | ||
19 | target/arm/monitor.c | 1 + | ||
20 | tests/qtest/arm-cpu-features.c | 4 ++++ | ||
21 | docs/arm-cpu-features.rst | 37 +++++++++++++++++++++++++++++++++- | ||
22 | 9 files changed, 92 insertions(+), 1 deletion(-) | ||
23 | 12 | ||
24 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/arm/virt.h | ||
27 | +++ b/include/hw/arm/virt.h | ||
28 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
29 | bool smbios_old_sys_ver; | ||
30 | bool no_highmem_ecam; | ||
31 | bool no_ged; /* Machines < 4.2 has no support for ACPI GED device */ | ||
32 | + bool kvm_no_adjvtime; | ||
33 | } VirtMachineClass; | ||
34 | |||
35 | typedef struct { | ||
36 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/kvm_arm.h | ||
39 | +++ b/target/arm/kvm_arm.h | ||
40 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_sve_get_vls(CPUState *cs, unsigned long *map); | ||
41 | */ | ||
42 | void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu); | ||
43 | |||
44 | +/** | ||
45 | + * kvm_arm_add_vcpu_properties: | ||
46 | + * @obj: The CPU object to add the properties to | ||
47 | + * | ||
48 | + * Add all KVM specific CPU properties to the CPU object. These | ||
49 | + * are the CPU properties with "kvm-" prefixed names. | ||
50 | + */ | ||
51 | +void kvm_arm_add_vcpu_properties(Object *obj); | ||
52 | + | ||
53 | /** | ||
54 | * kvm_arm_aarch32_supported: | ||
55 | * @cs: CPUState | ||
56 | @@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | ||
57 | cpu->host_cpu_probe_failed = true; | ||
58 | } | ||
59 | |||
60 | +static inline void kvm_arm_add_vcpu_properties(Object *obj) {} | ||
61 | + | ||
62 | static inline bool kvm_arm_aarch32_supported(CPUState *cs) | ||
63 | { | ||
64 | return false; | ||
65 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/hw/arm/virt.c | ||
68 | +++ b/hw/arm/virt.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
70 | } | ||
71 | } | ||
72 | |||
73 | + if (vmc->kvm_no_adjvtime && | ||
74 | + object_property_find(cpuobj, "kvm-no-adjvtime", NULL)) { | ||
75 | + object_property_set_bool(cpuobj, true, "kvm-no-adjvtime", NULL); | ||
76 | + } | ||
77 | + | ||
78 | if (vmc->no_pmu && object_property_find(cpuobj, "pmu", NULL)) { | ||
79 | object_property_set_bool(cpuobj, false, "pmu", NULL); | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 0) | ||
82 | |||
83 | static void virt_machine_4_2_options(MachineClass *mc) | ||
84 | { | ||
85 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
86 | + | ||
87 | virt_machine_5_0_options(mc); | ||
88 | compat_props_add(mc->compat_props, hw_compat_4_2, hw_compat_4_2_len); | ||
89 | + vmc->kvm_no_adjvtime = true; | ||
90 | } | ||
91 | DEFINE_VIRT_MACHINE(4, 2) | ||
92 | |||
93 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/arm/cpu.c | ||
96 | +++ b/target/arm/cpu.c | ||
97 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
98 | |||
99 | if (kvm_enabled()) { | ||
100 | kvm_arm_set_cpu_features_from_host(cpu); | ||
101 | + kvm_arm_add_vcpu_properties(obj); | ||
102 | } else { | ||
103 | cortex_a15_initfn(obj); | ||
104 | |||
105 | @@ -XXX,XX +XXX,XX @@ static void arm_host_initfn(Object *obj) | ||
106 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
107 | aarch64_add_sve_properties(obj); | ||
108 | } | ||
109 | + kvm_arm_add_vcpu_properties(obj); | ||
110 | arm_cpu_post_init(obj); | ||
111 | } | ||
112 | |||
113 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 13 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
114 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
115 | --- a/target/arm/cpu64.c | 15 | --- a/target/arm/cpu64.c |
116 | +++ b/target/arm/cpu64.c | 16 | +++ b/target/arm/cpu64.c |
117 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 17 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
118 | 18 | ||
119 | if (kvm_enabled()) { | 19 | t = cpu->isar.id_aa64pfr1; |
120 | kvm_arm_set_cpu_features_from_host(cpu); | 20 | t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); |
121 | + kvm_arm_add_vcpu_properties(obj); | 21 | + t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); |
122 | } else { | 22 | /* |
123 | uint64_t t; | 23 | * Begin with full support for MTE. This will be downgraded to MTE=0 |
124 | uint32_t u; | 24 | * during realize if the board provides no tag memory, much like |
125 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | 25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
126 | index XXXXXXX..XXXXXXX 100644 | 26 | u = FIELD_DP32(u, ID_PFR0, DIT, 1); |
127 | --- a/target/arm/kvm.c | 27 | cpu->isar.id_pfr0 = u; |
128 | +++ b/target/arm/kvm.c | 28 | |
129 | @@ -XXX,XX +XXX,XX @@ | 29 | + u = cpu->isar.id_pfr2; |
130 | #include "qemu/timer.h" | 30 | + u = FIELD_DP32(u, ID_PFR2, SSBS, 1); |
131 | #include "qemu/error-report.h" | 31 | + cpu->isar.id_pfr2 = u; |
132 | #include "qemu/main-loop.h" | ||
133 | +#include "qom/object.h" | ||
134 | +#include "qapi/error.h" | ||
135 | #include "sysemu/sysemu.h" | ||
136 | #include "sysemu/kvm.h" | ||
137 | #include "sysemu/kvm_int.h" | ||
138 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | ||
139 | env->features = arm_host_cpu_features.features; | ||
140 | } | ||
141 | |||
142 | +static bool kvm_no_adjvtime_get(Object *obj, Error **errp) | ||
143 | +{ | ||
144 | + return !ARM_CPU(obj)->kvm_adjvtime; | ||
145 | +} | ||
146 | + | 32 | + |
147 | +static void kvm_no_adjvtime_set(Object *obj, bool value, Error **errp) | 33 | u = cpu->isar.id_mmfr3; |
148 | +{ | 34 | u = FIELD_DP32(u, ID_MMFR3, PAN, 2); /* ATS1E1 */ |
149 | + ARM_CPU(obj)->kvm_adjvtime = !value; | 35 | cpu->isar.id_mmfr3 = u; |
150 | +} | ||
151 | + | ||
152 | +/* KVM VCPU properties should be prefixed with "kvm-". */ | ||
153 | +void kvm_arm_add_vcpu_properties(Object *obj) | ||
154 | +{ | ||
155 | + if (!kvm_enabled()) { | ||
156 | + return; | ||
157 | + } | ||
158 | + | ||
159 | + ARM_CPU(obj)->kvm_adjvtime = true; | ||
160 | + object_property_add_bool(obj, "kvm-no-adjvtime", kvm_no_adjvtime_get, | ||
161 | + kvm_no_adjvtime_set, &error_abort); | ||
162 | + object_property_set_description(obj, "kvm-no-adjvtime", | ||
163 | + "Set on to disable the adjustment of " | ||
164 | + "the virtual counter. VM stopped time " | ||
165 | + "will be counted.", &error_abort); | ||
166 | +} | ||
167 | + | ||
168 | bool kvm_arm_pmu_supported(CPUState *cpu) | ||
169 | { | ||
170 | return kvm_check_extension(cpu->kvm_state, KVM_CAP_ARM_PMU_V3); | ||
171 | diff --git a/target/arm/monitor.c b/target/arm/monitor.c | ||
172 | index XXXXXXX..XXXXXXX 100644 | ||
173 | --- a/target/arm/monitor.c | ||
174 | +++ b/target/arm/monitor.c | ||
175 | @@ -XXX,XX +XXX,XX @@ static const char *cpu_model_advertised_features[] = { | ||
176 | "sve128", "sve256", "sve384", "sve512", | ||
177 | "sve640", "sve768", "sve896", "sve1024", "sve1152", "sve1280", | ||
178 | "sve1408", "sve1536", "sve1664", "sve1792", "sve1920", "sve2048", | ||
179 | + "kvm-no-adjvtime", | ||
180 | NULL | ||
181 | }; | ||
182 | |||
183 | diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c | ||
184 | index XXXXXXX..XXXXXXX 100644 | ||
185 | --- a/tests/qtest/arm-cpu-features.c | ||
186 | +++ b/tests/qtest/arm-cpu-features.c | ||
187 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion(const void *data) | ||
188 | assert_has_feature_enabled(qts, "cortex-a15", "pmu"); | ||
189 | assert_has_not_feature(qts, "cortex-a15", "aarch64"); | ||
190 | |||
191 | + assert_has_not_feature(qts, "max", "kvm-no-adjvtime"); | ||
192 | + | ||
193 | if (g_str_equal(qtest_get_arch(), "aarch64")) { | ||
194 | assert_has_feature_enabled(qts, "max", "aarch64"); | ||
195 | assert_has_feature_enabled(qts, "max", "sve"); | ||
196 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion_kvm(const void *data) | ||
197 | return; | ||
198 | } | ||
199 | |||
200 | + assert_has_feature_disabled(qts, "host", "kvm-no-adjvtime"); | ||
201 | + | ||
202 | if (g_str_equal(qtest_get_arch(), "aarch64")) { | ||
203 | bool kvm_supports_sve; | ||
204 | char max_name[8], name[8]; | ||
205 | diff --git a/docs/arm-cpu-features.rst b/docs/arm-cpu-features.rst | ||
206 | index XXXXXXX..XXXXXXX 100644 | ||
207 | --- a/docs/arm-cpu-features.rst | ||
208 | +++ b/docs/arm-cpu-features.rst | ||
209 | @@ -XXX,XX +XXX,XX @@ supporting the feature or only supporting the feature under certain | ||
210 | configurations. For example, the `aarch64` CPU feature, which, when | ||
211 | disabled, enables the optional AArch32 CPU feature, is only supported | ||
212 | when using the KVM accelerator and when running on a host CPU type that | ||
213 | -supports the feature. | ||
214 | +supports the feature. While `aarch64` currently only works with KVM, | ||
215 | +it could work with TCG. CPU features that are specific to KVM are | ||
216 | +prefixed with "kvm-" and are described in "KVM VCPU Features". | ||
217 | |||
218 | CPU Feature Probing | ||
219 | =================== | ||
220 | @@ -XXX,XX +XXX,XX @@ disabling many SVE vector lengths would be quite verbose, the `sve<N>` CPU | ||
221 | properties have special semantics (see "SVE CPU Property Parsing | ||
222 | Semantics"). | ||
223 | |||
224 | +KVM VCPU Features | ||
225 | +================= | ||
226 | + | ||
227 | +KVM VCPU features are CPU features that are specific to KVM, such as | ||
228 | +paravirt features or features that enable CPU virtualization extensions. | ||
229 | +The features' CPU properties are only available when KVM is enabled and | ||
230 | +are named with the prefix "kvm-". KVM VCPU features may be probed, | ||
231 | +enabled, and disabled in the same way as other CPU features. Below is | ||
232 | +the list of KVM VCPU features and their descriptions. | ||
233 | + | ||
234 | + kvm-no-adjvtime By default kvm-no-adjvtime is disabled. This | ||
235 | + means that by default the virtual time | ||
236 | + adjustment is enabled (vtime is *not not* | ||
237 | + adjusted). | ||
238 | + | ||
239 | + When virtual time adjustment is enabled each | ||
240 | + time the VM transitions back to running state | ||
241 | + the VCPU's virtual counter is updated to ensure | ||
242 | + stopped time is not counted. This avoids time | ||
243 | + jumps surprising guest OSes and applications, | ||
244 | + as long as they use the virtual counter for | ||
245 | + timekeeping. However it has the side effect of | ||
246 | + the virtual and physical counters diverging. | ||
247 | + All timekeeping based on the virtual counter | ||
248 | + will appear to lag behind any timekeeping that | ||
249 | + does not subtract VM stopped time. The guest | ||
250 | + may resynchronize its virtual counter with | ||
251 | + other time sources as needed. | ||
252 | + | ||
253 | + Enable kvm-no-adjvtime to disable virtual time | ||
254 | + adjustment, also restoring the legacy (pre-5.0) | ||
255 | + behavior. | ||
256 | + | ||
257 | SVE CPU Properties | ||
258 | ================== | ||
259 | |||
260 | -- | 36 | -- |
261 | 2.20.1 | 37 | 2.20.1 |
262 | 38 | ||
263 | 39 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Rebecca Cran <rebecca@nuviainc.com> |
---|---|---|---|
2 | 2 | ||
3 | Replace deprecated qdev_reset_all by resettable_cold_reset_fn for | 3 | Enable FEAT_SSBS for the "max" 32-bit CPU. |
4 | the ipl registration in the main reset handlers. | ||
5 | 4 | ||
6 | This does not impact the behavior for the following reasons: | 5 | Signed-off-by: Rebecca Cran <rebecca@nuviainc.com> |
7 | + at this point resettable just call the old reset methods of devices | ||
8 | and buses in the same order than qdev/qbus. | ||
9 | + resettable handlers registered with qemu_register_reset are | ||
10 | serialized; there is no interleaving. | ||
11 | + eventual explicit calls to legacy reset API (device_reset or | ||
12 | qdev/qbus_reset) inside this reset handler will not be masked out | ||
13 | by resettable mechanism; they do not go through resettable api. | ||
14 | |||
15 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
20 | Message-id: 20200123132823.1117486-12-damien.hedde@greensocs.com | 7 | Message-id: 20210216224543.16142-4-rebecca@nuviainc.com |
8 | [PMM: fix typo causing compilation failure] | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 10 | --- |
23 | hw/s390x/ipl.c | 10 +++++++++- | 11 | target/arm/cpu.c | 4 ++++ |
24 | 1 file changed, 9 insertions(+), 1 deletion(-) | 12 | 1 file changed, 4 insertions(+) |
25 | 13 | ||
26 | diff --git a/hw/s390x/ipl.c b/hw/s390x/ipl.c | 14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
27 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/s390x/ipl.c | 16 | --- a/target/arm/cpu.c |
29 | +++ b/hw/s390x/ipl.c | 17 | +++ b/target/arm/cpu.c |
30 | @@ -XXX,XX +XXX,XX @@ static void s390_ipl_realize(DeviceState *dev, Error **errp) | 18 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) |
31 | */ | 19 | t = cpu->isar.id_pfr0; |
32 | ipl->compat_start_addr = ipl->start_addr; | 20 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); |
33 | ipl->compat_bios_start_addr = ipl->bios_start_addr; | 21 | cpu->isar.id_pfr0 = t; |
34 | - qemu_register_reset(qdev_reset_all_fn, dev); | 22 | + |
35 | + /* | 23 | + t = cpu->isar.id_pfr2; |
36 | + * Because this Device is not on any bus in the qbus tree (it is | 24 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); |
37 | + * not a sysbus device and it's not on some other bus like a PCI | 25 | + cpu->isar.id_pfr2 = t; |
38 | + * bus) it will not be automatically reset by the 'reset the | 26 | } |
39 | + * sysbus' hook registered by vl.c like most devices. So we must | 27 | #endif |
40 | + * manually register a reset hook for it. | ||
41 | + * TODO: there should be a better way to do this. | ||
42 | + */ | ||
43 | + qemu_register_reset(resettable_cold_reset_fn, dev); | ||
44 | error: | ||
45 | error_propagate(errp, err); | ||
46 | } | 28 | } |
47 | -- | 29 | -- |
48 | 2.20.1 | 30 | 2.20.1 |
49 | 31 | ||
50 | 32 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Doug Evans <dje@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This commit defines an interface allowing multi-phase reset. This aims | 3 | This is a 10/100 ethernet device that has several features. |
4 | to solve a problem of the actual single-phase reset (built in | 4 | Only the ones needed by the Linux driver have been implemented. |
5 | DeviceClass and BusClass): reset behavior is dependent on the order | 5 | See npcm7xx_emc.c for a list of unimplemented features. |
6 | in which reset handlers are called. In particular doing external | ||
7 | side-effect (like setting an qemu_irq) is problematic because receiving | ||
8 | object may not be reset yet. | ||
9 | 6 | ||
10 | The Resettable interface divides the reset in 3 well defined phases. | 7 | Reviewed-by: Hao Wu <wuhaotsh@google.com> |
11 | To reset an object tree, all 1st phases are executed then all 2nd then | 8 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> |
12 | all 3rd. See the comments in include/hw/resettable.h for a more complete | 9 | Signed-off-by: Doug Evans <dje@google.com> |
13 | description. The interface defines 3 phases to let the future | 10 | Message-id: 20210218212453.831406-2-dje@google.com |
14 | possibility of holding an object into reset for some time. | ||
15 | |||
16 | The qdev/qbus reset in DeviceClass and BusClass will be modified in | ||
17 | following commits to use this interface. A mechanism is provided | ||
18 | to allow executing a transitional reset handler in place of the 2nd | ||
19 | phase which is executed in children-then-parent order inside a tree. | ||
20 | This will allow to transition devices and buses smoothly while | ||
21 | keeping the exact current qdev/qbus reset behavior for now. | ||
22 | |||
23 | Documentation will be added in a following commit. | ||
24 | |||
25 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
28 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
29 | Message-id: 20200123132823.1117486-4-damien.hedde@greensocs.com | ||
30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
31 | --- | 12 | --- |
32 | hw/core/Makefile.objs | 1 + | 13 | include/hw/net/npcm7xx_emc.h | 286 ++++++++++++ |
33 | include/hw/resettable.h | 211 +++++++++++++++++++++++++++++++++++ | 14 | hw/net/npcm7xx_emc.c | 857 +++++++++++++++++++++++++++++++++++ |
34 | hw/core/resettable.c | 238 ++++++++++++++++++++++++++++++++++++++++ | 15 | hw/net/meson.build | 1 + |
35 | hw/core/trace-events | 17 +++ | 16 | hw/net/trace-events | 17 + |
36 | 4 files changed, 467 insertions(+) | 17 | 4 files changed, 1161 insertions(+) |
37 | create mode 100644 include/hw/resettable.h | 18 | create mode 100644 include/hw/net/npcm7xx_emc.h |
38 | create mode 100644 hw/core/resettable.c | 19 | create mode 100644 hw/net/npcm7xx_emc.c |
39 | 20 | ||
40 | diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs | 21 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h |
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/core/Makefile.objs | ||
43 | +++ b/hw/core/Makefile.objs | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | common-obj-y += qdev.o qdev-properties.o | ||
46 | common-obj-y += bus.o | ||
47 | common-obj-y += cpu.o | ||
48 | +common-obj-y += resettable.o | ||
49 | common-obj-y += hotplug.o | ||
50 | common-obj-y += vmstate-if.o | ||
51 | # irq.o needed for qdev GPIO handling: | ||
52 | diff --git a/include/hw/resettable.h b/include/hw/resettable.h | ||
53 | new file mode 100644 | 22 | new file mode 100644 |
54 | index XXXXXXX..XXXXXXX | 23 | index XXXXXXX..XXXXXXX |
55 | --- /dev/null | 24 | --- /dev/null |
56 | +++ b/include/hw/resettable.h | 25 | +++ b/include/hw/net/npcm7xx_emc.h |
57 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ |
58 | +/* | 27 | +/* |
59 | + * Resettable interface header. | 28 | + * Nuvoton NPCM7xx EMC Module |
60 | + * | 29 | + * |
61 | + * Copyright (c) 2019 GreenSocs SAS | 30 | + * Copyright 2020 Google LLC |
62 | + * | 31 | + * |
63 | + * Authors: | 32 | + * This program is free software; you can redistribute it and/or modify it |
64 | + * Damien Hedde | 33 | + * under the terms of the GNU General Public License as published by the |
34 | + * Free Software Foundation; either version 2 of the License, or | ||
35 | + * (at your option) any later version. | ||
65 | + * | 36 | + * |
66 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 37 | + * This program is distributed in the hope that it will be useful, but WITHOUT |
67 | + * See the COPYING file in the top-level directory. | 38 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
39 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
40 | + * for more details. | ||
68 | + */ | 41 | + */ |
69 | + | 42 | + |
70 | +#ifndef HW_RESETTABLE_H | 43 | +#ifndef NPCM7XX_EMC_H |
71 | +#define HW_RESETTABLE_H | 44 | +#define NPCM7XX_EMC_H |
72 | + | 45 | + |
73 | +#include "qom/object.h" | 46 | +#include "hw/irq.h" |
74 | + | 47 | +#include "hw/sysbus.h" |
75 | +#define TYPE_RESETTABLE_INTERFACE "resettable" | 48 | +#include "net/net.h" |
76 | + | 49 | + |
77 | +#define RESETTABLE_CLASS(class) \ | 50 | +/* 32-bit register indices. */ |
78 | + OBJECT_CLASS_CHECK(ResettableClass, (class), TYPE_RESETTABLE_INTERFACE) | 51 | +enum NPCM7xxPWMRegister { |
79 | + | 52 | + /* Control registers. */ |
80 | +#define RESETTABLE_GET_CLASS(obj) \ | 53 | + REG_CAMCMR, |
81 | + OBJECT_GET_CLASS(ResettableClass, (obj), TYPE_RESETTABLE_INTERFACE) | 54 | + REG_CAMEN, |
82 | + | 55 | + |
83 | +typedef struct ResettableState ResettableState; | 56 | + /* There are 16 CAMn[ML] registers. */ |
84 | + | 57 | + REG_CAMM_BASE, |
85 | +/** | 58 | + REG_CAML_BASE, |
86 | + * ResetType: | 59 | + REG_CAMML_LAST = 0x21, |
87 | + * Types of reset. | 60 | + |
88 | + * | 61 | + REG_TXDLSA = 0x22, |
89 | + * + Cold: reset resulting from a power cycle of the object. | 62 | + REG_RXDLSA, |
90 | + * | 63 | + REG_MCMDR, |
91 | + * TODO: Support has to be added to handle more types. In particular, | 64 | + REG_MIID, |
92 | + * ResettableState structure needs to be expanded. | 65 | + REG_MIIDA, |
93 | + */ | 66 | + REG_FFTCR, |
94 | +typedef enum ResetType { | 67 | + REG_TSDR, |
95 | + RESET_TYPE_COLD, | 68 | + REG_RSDR, |
96 | +} ResetType; | 69 | + REG_DMARFC, |
97 | + | 70 | + REG_MIEN, |
98 | +/* | 71 | + |
99 | + * ResettableClass: | 72 | + /* Status registers. */ |
100 | + * Interface for resettable objects. | 73 | + REG_MISTA, |
101 | + * | 74 | + REG_MGSTA, |
102 | + * See docs/devel/reset.rst for more detailed information about how QEMU models | 75 | + REG_MPCNT, |
103 | + * reset. This whole API must only be used when holding the iothread mutex. | 76 | + REG_MRPC, |
104 | + * | 77 | + REG_MRPCC, |
105 | + * All objects which can be reset must implement this interface; | 78 | + REG_MREPC, |
106 | + * it is usually provided by a base class such as DeviceClass or BusClass. | 79 | + REG_DMARFS, |
107 | + * Every Resettable object must maintain some state tracking the | 80 | + REG_CTXDSA, |
108 | + * progress of a reset operation by providing a ResettableState structure. | 81 | + REG_CTXBSA, |
109 | + * The functions defined in this module take care of updating the | 82 | + REG_CRXDSA, |
110 | + * state of the reset. | 83 | + REG_CRXBSA, |
111 | + * The base class implementation of the interface provides this | 84 | + |
112 | + * state and implements the associated method: get_state. | 85 | + NPCM7XX_NUM_EMC_REGS, |
113 | + * | ||
114 | + * Concrete object implementations (typically specific devices | ||
115 | + * such as a UART model) should provide the functions | ||
116 | + * for the phases.enter, phases.hold and phases.exit methods, which | ||
117 | + * they can set in their class init function, either directly or | ||
118 | + * by calling resettable_class_set_parent_phases(). | ||
119 | + * The phase methods are guaranteed to only only ever be called once | ||
120 | + * for any reset event, in the order 'enter', 'hold', 'exit'. | ||
121 | + * An object will always move quickly from 'enter' to 'hold' | ||
122 | + * but might remain in 'hold' for an arbitrary period of time | ||
123 | + * before eventually reset is deasserted and the 'exit' phase is called. | ||
124 | + * Object implementations should be prepared for functions handling | ||
125 | + * inbound connections from other devices (such as qemu_irq handler | ||
126 | + * functions) to be called at any point during reset after their | ||
127 | + * 'enter' method has been called. | ||
128 | + * | ||
129 | + * Users of a resettable object should not call these methods | ||
130 | + * directly, but instead use the function resettable_reset(). | ||
131 | + * | ||
132 | + * @phases.enter: This phase is called when the object enters reset. It | ||
133 | + * should reset local state of the object, but it must not do anything that | ||
134 | + * has a side-effect on other objects, such as raising or lowering a qemu_irq | ||
135 | + * line or reading or writing guest memory. It takes the reset's type as | ||
136 | + * argument. | ||
137 | + * | ||
138 | + * @phases.hold: This phase is called for entry into reset, once every object | ||
139 | + * in the system which is being reset has had its @phases.enter method called. | ||
140 | + * At this point devices can do actions that affect other objects. | ||
141 | + * | ||
142 | + * @phases.exit: This phase is called when the object leaves the reset state. | ||
143 | + * Actions affecting other objects are permitted. | ||
144 | + * | ||
145 | + * @get_state: Mandatory method which must return a pointer to a | ||
146 | + * ResettableState. | ||
147 | + * | ||
148 | + * @get_transitional_function: transitional method to handle Resettable objects | ||
149 | + * not yet fully moved to this interface. It will be removed as soon as it is | ||
150 | + * not needed anymore. This method is optional and may return a pointer to a | ||
151 | + * function to be used instead of the phases. If the method exists and returns | ||
152 | + * a non-NULL function pointer then that function is executed as a replacement | ||
153 | + * of the 'hold' phase method taking the object as argument. The two other phase | ||
154 | + * methods are not executed. | ||
155 | + * | ||
156 | + * @child_foreach: Executes a given callback on every Resettable child. Child | ||
157 | + * in this context means a child in the qbus tree, so the children of a qbus | ||
158 | + * are the devices on it, and the children of a device are all the buses it | ||
159 | + * owns. This is not the same as the QOM object hierarchy. The function takes | ||
160 | + * additional opaque and ResetType arguments which must be passed unmodified to | ||
161 | + * the callback. | ||
162 | + */ | ||
163 | +typedef void (*ResettableEnterPhase)(Object *obj, ResetType type); | ||
164 | +typedef void (*ResettableHoldPhase)(Object *obj); | ||
165 | +typedef void (*ResettableExitPhase)(Object *obj); | ||
166 | +typedef ResettableState * (*ResettableGetState)(Object *obj); | ||
167 | +typedef void (*ResettableTrFunction)(Object *obj); | ||
168 | +typedef ResettableTrFunction (*ResettableGetTrFunction)(Object *obj); | ||
169 | +typedef void (*ResettableChildCallback)(Object *, void *opaque, | ||
170 | + ResetType type); | ||
171 | +typedef void (*ResettableChildForeach)(Object *obj, | ||
172 | + ResettableChildCallback cb, | ||
173 | + void *opaque, ResetType type); | ||
174 | +typedef struct ResettablePhases { | ||
175 | + ResettableEnterPhase enter; | ||
176 | + ResettableHoldPhase hold; | ||
177 | + ResettableExitPhase exit; | ||
178 | +} ResettablePhases; | ||
179 | +typedef struct ResettableClass { | ||
180 | + InterfaceClass parent_class; | ||
181 | + | ||
182 | + /* Phase methods */ | ||
183 | + ResettablePhases phases; | ||
184 | + | ||
185 | + /* State access method */ | ||
186 | + ResettableGetState get_state; | ||
187 | + | ||
188 | + /* Transitional method for legacy reset compatibility */ | ||
189 | + ResettableGetTrFunction get_transitional_function; | ||
190 | + | ||
191 | + /* Hierarchy handling method */ | ||
192 | + ResettableChildForeach child_foreach; | ||
193 | +} ResettableClass; | ||
194 | + | ||
195 | +/** | ||
196 | + * ResettableState: | ||
197 | + * Structure holding reset related state. The fields should not be accessed | ||
198 | + * directly; the definition is here to allow further inclusion into other | ||
199 | + * objects. | ||
200 | + * | ||
201 | + * @count: Number of reset level the object is into. It is incremented when | ||
202 | + * the reset operation starts and decremented when it finishes. | ||
203 | + * @hold_phase_pending: flag which indicates that we need to invoke the 'hold' | ||
204 | + * phase handler for this object. | ||
205 | + * @exit_phase_in_progress: true if we are currently in the exit phase | ||
206 | + */ | ||
207 | +struct ResettableState { | ||
208 | + unsigned count; | ||
209 | + bool hold_phase_pending; | ||
210 | + bool exit_phase_in_progress; | ||
211 | +}; | 86 | +}; |
212 | + | 87 | + |
213 | +/** | 88 | +/* REG_CAMCMR fields */ |
214 | + * resettable_reset: | 89 | +/* Enable CAM Compare */ |
215 | + * Trigger a reset on an object @obj of type @type. @obj must implement | 90 | +#define REG_CAMCMR_ECMP (1 << 4) |
216 | + * Resettable interface. | 91 | +/* Complement CAM Compare */ |
217 | + * | 92 | +#define REG_CAMCMR_CCAM (1 << 3) |
218 | + * Calling this function is equivalent to calling @resettable_assert_reset() | 93 | +/* Accept Broadcast Packet */ |
219 | + * then @resettable_release_reset(). | 94 | +#define REG_CAMCMR_ABP (1 << 2) |
220 | + */ | 95 | +/* Accept Multicast Packet */ |
221 | +void resettable_reset(Object *obj, ResetType type); | 96 | +#define REG_CAMCMR_AMP (1 << 1) |
222 | + | 97 | +/* Accept Unicast Packet */ |
223 | +/** | 98 | +#define REG_CAMCMR_AUP (1 << 0) |
224 | + * resettable_assert_reset: | 99 | + |
225 | + * Put an object @obj into reset. @obj must implement Resettable interface. | 100 | +/* REG_MCMDR fields */ |
226 | + * | 101 | +/* Software Reset */ |
227 | + * @resettable_release_reset() must eventually be called after this call. | 102 | +#define REG_MCMDR_SWR (1 << 24) |
228 | + * There must be one call to @resettable_release_reset() per call of | 103 | +/* Internal Loopback Select */ |
229 | + * @resettable_assert_reset(), with the same type argument. | 104 | +#define REG_MCMDR_LBK (1 << 21) |
230 | + * | 105 | +/* Operation Mode Select */ |
231 | + * NOTE: Until support for migration is added, the @resettable_release_reset() | 106 | +#define REG_MCMDR_OPMOD (1 << 20) |
232 | + * must not be delayed. It must occur just after @resettable_assert_reset() so | 107 | +/* Enable MDC Clock Generation */ |
233 | + * that migration cannot be triggered in between. Prefer using | 108 | +#define REG_MCMDR_ENMDC (1 << 19) |
234 | + * @resettable_reset() for now. | 109 | +/* Full-Duplex Mode Select */ |
235 | + */ | 110 | +#define REG_MCMDR_FDUP (1 << 18) |
236 | +void resettable_assert_reset(Object *obj, ResetType type); | 111 | +/* Enable SQE Checking */ |
237 | + | 112 | +#define REG_MCMDR_ENSEQ (1 << 17) |
238 | +/** | 113 | +/* Send PAUSE Frame */ |
239 | + * resettable_release_reset: | 114 | +#define REG_MCMDR_SDPZ (1 << 16) |
240 | + * Release the object @obj from reset. @obj must implement Resettable interface. | 115 | +/* No Defer */ |
241 | + * | 116 | +#define REG_MCMDR_NDEF (1 << 9) |
242 | + * See @resettable_assert_reset() description for details. | 117 | +/* Frame Transmission On */ |
243 | + */ | 118 | +#define REG_MCMDR_TXON (1 << 8) |
244 | +void resettable_release_reset(Object *obj, ResetType type); | 119 | +/* Strip CRC Checksum */ |
245 | + | 120 | +#define REG_MCMDR_SPCRC (1 << 5) |
246 | +/** | 121 | +/* Accept CRC Error Packet */ |
247 | + * resettable_is_in_reset: | 122 | +#define REG_MCMDR_AEP (1 << 4) |
248 | + * Return true if @obj is under reset. | 123 | +/* Accept Control Packet */ |
249 | + * | 124 | +#define REG_MCMDR_ACP (1 << 3) |
250 | + * @obj must implement Resettable interface. | 125 | +/* Accept Runt Packet */ |
251 | + */ | 126 | +#define REG_MCMDR_ARP (1 << 2) |
252 | +bool resettable_is_in_reset(Object *obj); | 127 | +/* Accept Long Packet */ |
253 | + | 128 | +#define REG_MCMDR_ALP (1 << 1) |
254 | +/** | 129 | +/* Frame Reception On */ |
255 | + * resettable_class_set_parent_phases: | 130 | +#define REG_MCMDR_RXON (1 << 0) |
256 | + * | 131 | + |
257 | + * Save @rc current reset phases into @parent_phases and override @rc phases | 132 | +/* REG_MIEN fields */ |
258 | + * by the given new methods (@enter, @hold and @exit). | 133 | +/* Enable Transmit Descriptor Unavailable Interrupt */ |
259 | + * Each phase is overridden only if the new one is not NULL allowing to | 134 | +#define REG_MIEN_ENTDU (1 << 23) |
260 | + * override a subset of phases. | 135 | +/* Enable Transmit Completion Interrupt */ |
261 | + */ | 136 | +#define REG_MIEN_ENTXCP (1 << 18) |
262 | +void resettable_class_set_parent_phases(ResettableClass *rc, | 137 | +/* Enable Transmit Interrupt */ |
263 | + ResettableEnterPhase enter, | 138 | +#define REG_MIEN_ENTXINTR (1 << 16) |
264 | + ResettableHoldPhase hold, | 139 | +/* Enable Receive Descriptor Unavailable Interrupt */ |
265 | + ResettableExitPhase exit, | 140 | +#define REG_MIEN_ENRDU (1 << 10) |
266 | + ResettablePhases *parent_phases); | 141 | +/* Enable Receive Good Interrupt */ |
267 | + | 142 | +#define REG_MIEN_ENRXGD (1 << 4) |
268 | +#endif | 143 | +/* Enable Receive Interrupt */ |
269 | diff --git a/hw/core/resettable.c b/hw/core/resettable.c | 144 | +#define REG_MIEN_ENRXINTR (1 << 0) |
145 | + | ||
146 | +/* REG_MISTA fields */ | ||
147 | +/* TODO: Add error fields and support simulated errors? */ | ||
148 | +/* Transmit Bus Error Interrupt */ | ||
149 | +#define REG_MISTA_TXBERR (1 << 24) | ||
150 | +/* Transmit Descriptor Unavailable Interrupt */ | ||
151 | +#define REG_MISTA_TDU (1 << 23) | ||
152 | +/* Transmit Completion Interrupt */ | ||
153 | +#define REG_MISTA_TXCP (1 << 18) | ||
154 | +/* Transmit Interrupt */ | ||
155 | +#define REG_MISTA_TXINTR (1 << 16) | ||
156 | +/* Receive Bus Error Interrupt */ | ||
157 | +#define REG_MISTA_RXBERR (1 << 11) | ||
158 | +/* Receive Descriptor Unavailable Interrupt */ | ||
159 | +#define REG_MISTA_RDU (1 << 10) | ||
160 | +/* DMA Early Notification Interrupt */ | ||
161 | +#define REG_MISTA_DENI (1 << 9) | ||
162 | +/* Maximum Frame Length Interrupt */ | ||
163 | +#define REG_MISTA_DFOI (1 << 8) | ||
164 | +/* Receive Good Interrupt */ | ||
165 | +#define REG_MISTA_RXGD (1 << 4) | ||
166 | +/* Packet Too Long Interrupt */ | ||
167 | +#define REG_MISTA_PTLE (1 << 3) | ||
168 | +/* Receive Interrupt */ | ||
169 | +#define REG_MISTA_RXINTR (1 << 0) | ||
170 | + | ||
171 | +/* REG_MGSTA fields */ | ||
172 | +/* Transmission Halted */ | ||
173 | +#define REG_MGSTA_TXHA (1 << 11) | ||
174 | +/* Receive Halted */ | ||
175 | +#define REG_MGSTA_RXHA (1 << 11) | ||
176 | + | ||
177 | +/* REG_DMARFC fields */ | ||
178 | +/* Maximum Receive Frame Length */ | ||
179 | +#define REG_DMARFC_RXMS(word) extract32((word), 0, 16) | ||
180 | + | ||
181 | +/* REG MIIDA fields */ | ||
182 | +/* Busy Bit */ | ||
183 | +#define REG_MIIDA_BUSY (1 << 17) | ||
184 | + | ||
185 | +/* Transmit and receive descriptors */ | ||
186 | +typedef struct NPCM7xxEMCTxDesc NPCM7xxEMCTxDesc; | ||
187 | +typedef struct NPCM7xxEMCRxDesc NPCM7xxEMCRxDesc; | ||
188 | + | ||
189 | +struct NPCM7xxEMCTxDesc { | ||
190 | + uint32_t flags; | ||
191 | + uint32_t txbsa; | ||
192 | + uint32_t status_and_length; | ||
193 | + uint32_t ntxdsa; | ||
194 | +}; | ||
195 | + | ||
196 | +struct NPCM7xxEMCRxDesc { | ||
197 | + uint32_t status_and_length; | ||
198 | + uint32_t rxbsa; | ||
199 | + uint32_t reserved; | ||
200 | + uint32_t nrxdsa; | ||
201 | +}; | ||
202 | + | ||
203 | +/* NPCM7xxEMCTxDesc.flags values */ | ||
204 | +/* Owner: 0 = cpu, 1 = emc */ | ||
205 | +#define TX_DESC_FLAG_OWNER_MASK (1 << 31) | ||
206 | +/* Transmit interrupt enable */ | ||
207 | +#define TX_DESC_FLAG_INTEN (1 << 2) | ||
208 | +/* CRC append */ | ||
209 | +#define TX_DESC_FLAG_CRCAPP (1 << 1) | ||
210 | +/* Padding enable */ | ||
211 | +#define TX_DESC_FLAG_PADEN (1 << 0) | ||
212 | + | ||
213 | +/* NPCM7xxEMCTxDesc.status_and_length values */ | ||
214 | +/* Collision count */ | ||
215 | +#define TX_DESC_STATUS_CCNT_SHIFT 28 | ||
216 | +#define TX_DESC_STATUS_CCNT_BITSIZE 4 | ||
217 | +/* SQE error */ | ||
218 | +#define TX_DESC_STATUS_SQE (1 << 26) | ||
219 | +/* Transmission paused */ | ||
220 | +#define TX_DESC_STATUS_PAU (1 << 25) | ||
221 | +/* P transmission halted */ | ||
222 | +#define TX_DESC_STATUS_TXHA (1 << 24) | ||
223 | +/* Late collision */ | ||
224 | +#define TX_DESC_STATUS_LC (1 << 23) | ||
225 | +/* Transmission abort */ | ||
226 | +#define TX_DESC_STATUS_TXABT (1 << 22) | ||
227 | +/* No carrier sense */ | ||
228 | +#define TX_DESC_STATUS_NCS (1 << 21) | ||
229 | +/* Defer exceed */ | ||
230 | +#define TX_DESC_STATUS_EXDEF (1 << 20) | ||
231 | +/* Transmission complete */ | ||
232 | +#define TX_DESC_STATUS_TXCP (1 << 19) | ||
233 | +/* Transmission deferred */ | ||
234 | +#define TX_DESC_STATUS_DEF (1 << 17) | ||
235 | +/* Transmit interrupt */ | ||
236 | +#define TX_DESC_STATUS_TXINTR (1 << 16) | ||
237 | + | ||
238 | +#define TX_DESC_PKT_LEN(word) extract32((word), 0, 16) | ||
239 | + | ||
240 | +/* Transmit buffer start address */ | ||
241 | +#define TX_DESC_TXBSA(word) ((uint32_t) (word) & ~3u) | ||
242 | + | ||
243 | +/* Next transmit descriptor start address */ | ||
244 | +#define TX_DESC_NTXDSA(word) ((uint32_t) (word) & ~3u) | ||
245 | + | ||
246 | +/* NPCM7xxEMCRxDesc.status_and_length values */ | ||
247 | +/* Owner: 0b00 = cpu, 0b01 = undefined, 0b10 = emc, 0b11 = undefined */ | ||
248 | +#define RX_DESC_STATUS_OWNER_SHIFT 30 | ||
249 | +#define RX_DESC_STATUS_OWNER_BITSIZE 2 | ||
250 | +#define RX_DESC_STATUS_OWNER_MASK (3 << RX_DESC_STATUS_OWNER_SHIFT) | ||
251 | +/* Runt packet */ | ||
252 | +#define RX_DESC_STATUS_RP (1 << 22) | ||
253 | +/* Alignment error */ | ||
254 | +#define RX_DESC_STATUS_ALIE (1 << 21) | ||
255 | +/* Frame reception complete */ | ||
256 | +#define RX_DESC_STATUS_RXGD (1 << 20) | ||
257 | +/* Packet too long */ | ||
258 | +#define RX_DESC_STATUS_PTLE (1 << 19) | ||
259 | +/* CRC error */ | ||
260 | +#define RX_DESC_STATUS_CRCE (1 << 17) | ||
261 | +/* Receive interrupt */ | ||
262 | +#define RX_DESC_STATUS_RXINTR (1 << 16) | ||
263 | + | ||
264 | +#define RX_DESC_PKT_LEN(word) extract32((word), 0, 16) | ||
265 | + | ||
266 | +/* Receive buffer start address */ | ||
267 | +#define RX_DESC_RXBSA(word) ((uint32_t) (word) & ~3u) | ||
268 | + | ||
269 | +/* Next receive descriptor start address */ | ||
270 | +#define RX_DESC_NRXDSA(word) ((uint32_t) (word) & ~3u) | ||
271 | + | ||
272 | +/* Minimum packet length, when TX_DESC_FLAG_PADEN is set. */ | ||
273 | +#define MIN_PACKET_LENGTH 64 | ||
274 | + | ||
275 | +struct NPCM7xxEMCState { | ||
276 | + /*< private >*/ | ||
277 | + SysBusDevice parent; | ||
278 | + /*< public >*/ | ||
279 | + | ||
280 | + MemoryRegion iomem; | ||
281 | + | ||
282 | + qemu_irq tx_irq; | ||
283 | + qemu_irq rx_irq; | ||
284 | + | ||
285 | + NICState *nic; | ||
286 | + NICConf conf; | ||
287 | + | ||
288 | + /* 0 or 1, for log messages */ | ||
289 | + uint8_t emc_num; | ||
290 | + | ||
291 | + uint32_t regs[NPCM7XX_NUM_EMC_REGS]; | ||
292 | + | ||
293 | + /* | ||
294 | + * tx is active. Set to true by TSDR and then switches off when out of | ||
295 | + * descriptors. If the TXON bit in REG_MCMDR is off then this is off. | ||
296 | + */ | ||
297 | + bool tx_active; | ||
298 | + | ||
299 | + /* | ||
300 | + * rx is active. Set to true by RSDR and then switches off when out of | ||
301 | + * descriptors. If the RXON bit in REG_MCMDR is off then this is off. | ||
302 | + */ | ||
303 | + bool rx_active; | ||
304 | +}; | ||
305 | + | ||
306 | +typedef struct NPCM7xxEMCState NPCM7xxEMCState; | ||
307 | + | ||
308 | +#define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
309 | +#define NPCM7XX_EMC(obj) \ | ||
310 | + OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) | ||
311 | + | ||
312 | +#endif /* NPCM7XX_EMC_H */ | ||
313 | diff --git a/hw/net/npcm7xx_emc.c b/hw/net/npcm7xx_emc.c | ||
270 | new file mode 100644 | 314 | new file mode 100644 |
271 | index XXXXXXX..XXXXXXX | 315 | index XXXXXXX..XXXXXXX |
272 | --- /dev/null | 316 | --- /dev/null |
273 | +++ b/hw/core/resettable.c | 317 | +++ b/hw/net/npcm7xx_emc.c |
274 | @@ -XXX,XX +XXX,XX @@ | 318 | @@ -XXX,XX +XXX,XX @@ |
275 | +/* | 319 | +/* |
276 | + * Resettable interface. | 320 | + * Nuvoton NPCM7xx EMC Module |
277 | + * | 321 | + * |
278 | + * Copyright (c) 2019 GreenSocs SAS | 322 | + * Copyright 2020 Google LLC |
279 | + * | 323 | + * |
280 | + * Authors: | 324 | + * This program is free software; you can redistribute it and/or modify it |
281 | + * Damien Hedde | 325 | + * under the terms of the GNU General Public License as published by the |
326 | + * Free Software Foundation; either version 2 of the License, or | ||
327 | + * (at your option) any later version. | ||
282 | + * | 328 | + * |
283 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 329 | + * This program is distributed in the hope that it will be useful, but WITHOUT |
284 | + * See the COPYING file in the top-level directory. | 330 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
331 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
332 | + * for more details. | ||
333 | + * | ||
334 | + * Unsupported/unimplemented features: | ||
335 | + * - MCMDR.FDUP (full duplex) is ignored, half duplex is not supported | ||
336 | + * - Only CAM0 is supported, CAM[1-15] are not | ||
337 | + * - writes to CAMEN.[1-15] are ignored, these bits always read as zeroes | ||
338 | + * - MII is not implemented, MIIDA.BUSY and MIID always return zero | ||
339 | + * - MCMDR.LBK is not implemented | ||
340 | + * - MCMDR.{OPMOD,ENSQE,AEP,ARP} are not supported | ||
341 | + * - H/W FIFOs are not supported, MCMDR.FFTCR is ignored | ||
342 | + * - MGSTA.SQE is not supported | ||
343 | + * - pause and control frames are not implemented | ||
344 | + * - MGSTA.CCNT is not supported | ||
345 | + * - MPCNT, DMARFS are not implemented | ||
285 | + */ | 346 | + */ |
286 | + | 347 | + |
287 | +#include "qemu/osdep.h" | 348 | +#include "qemu/osdep.h" |
349 | + | ||
350 | +/* For crc32 */ | ||
351 | +#include <zlib.h> | ||
352 | + | ||
353 | +#include "qemu-common.h" | ||
354 | +#include "hw/irq.h" | ||
355 | +#include "hw/qdev-clock.h" | ||
356 | +#include "hw/qdev-properties.h" | ||
357 | +#include "hw/net/npcm7xx_emc.h" | ||
358 | +#include "net/eth.h" | ||
359 | +#include "migration/vmstate.h" | ||
360 | +#include "qemu/bitops.h" | ||
361 | +#include "qemu/error-report.h" | ||
362 | +#include "qemu/log.h" | ||
288 | +#include "qemu/module.h" | 363 | +#include "qemu/module.h" |
289 | +#include "hw/resettable.h" | 364 | +#include "qemu/units.h" |
365 | +#include "sysemu/dma.h" | ||
290 | +#include "trace.h" | 366 | +#include "trace.h" |
291 | + | 367 | + |
292 | +/** | 368 | +#define CRC_LENGTH 4 |
293 | + * resettable_phase_enter/hold/exit: | 369 | + |
294 | + * Function executing a phase recursively in a resettable object and its | 370 | +/* |
295 | + * children. | 371 | + * The maximum size of a (layer 2) ethernet frame as defined by 802.3. |
372 | + * 1518 = 6(dest macaddr) + 6(src macaddr) + 2(proto) + 4(crc) + 1500(payload) | ||
373 | + * This does not include an additional 4 for the vlan field (802.1q). | ||
296 | + */ | 374 | + */ |
297 | +static void resettable_phase_enter(Object *obj, void *opaque, ResetType type); | 375 | +#define MAX_ETH_FRAME_SIZE 1518 |
298 | +static void resettable_phase_hold(Object *obj, void *opaque, ResetType type); | 376 | + |
299 | +static void resettable_phase_exit(Object *obj, void *opaque, ResetType type); | 377 | +static const char *emc_reg_name(int regno) |
300 | + | 378 | +{ |
301 | +/** | 379 | +#define REG(name) case REG_ ## name: return #name; |
302 | + * enter_phase_in_progress: | 380 | + switch (regno) { |
303 | + * True if we are currently in reset enter phase. | 381 | + REG(CAMCMR) |
304 | + * | 382 | + REG(CAMEN) |
305 | + * Note: This flag is only used to guarantee (using asserts) that the reset | 383 | + REG(TXDLSA) |
306 | + * API is used correctly. We can use a global variable because we rely on the | 384 | + REG(RXDLSA) |
307 | + * iothread mutex to ensure only one reset operation is in a progress at a | 385 | + REG(MCMDR) |
308 | + * given time. | 386 | + REG(MIID) |
309 | + */ | 387 | + REG(MIIDA) |
310 | +static bool enter_phase_in_progress; | 388 | + REG(FFTCR) |
311 | + | 389 | + REG(TSDR) |
312 | +void resettable_reset(Object *obj, ResetType type) | 390 | + REG(RSDR) |
313 | +{ | 391 | + REG(DMARFC) |
314 | + trace_resettable_reset(obj, type); | 392 | + REG(MIEN) |
315 | + resettable_assert_reset(obj, type); | 393 | + REG(MISTA) |
316 | + resettable_release_reset(obj, type); | 394 | + REG(MGSTA) |
317 | +} | 395 | + REG(MPCNT) |
318 | + | 396 | + REG(MRPC) |
319 | +void resettable_assert_reset(Object *obj, ResetType type) | 397 | + REG(MRPCC) |
320 | +{ | 398 | + REG(MREPC) |
321 | + /* TODO: change this assert when adding support for other reset types */ | 399 | + REG(DMARFS) |
322 | + assert(type == RESET_TYPE_COLD); | 400 | + REG(CTXDSA) |
323 | + trace_resettable_reset_assert_begin(obj, type); | 401 | + REG(CTXBSA) |
324 | + assert(!enter_phase_in_progress); | 402 | + REG(CRXDSA) |
325 | + | 403 | + REG(CRXBSA) |
326 | + enter_phase_in_progress = true; | 404 | + case REG_CAMM_BASE + 0: return "CAM0M"; |
327 | + resettable_phase_enter(obj, NULL, type); | 405 | + case REG_CAML_BASE + 0: return "CAM0L"; |
328 | + enter_phase_in_progress = false; | 406 | + case REG_CAMM_BASE + 2 ... REG_CAMML_LAST: |
329 | + | 407 | + /* Only CAM0 is supported, fold the others into something simple. */ |
330 | + resettable_phase_hold(obj, NULL, type); | 408 | + if (regno & 1) { |
331 | + | 409 | + return "CAM<n>L"; |
332 | + trace_resettable_reset_assert_end(obj); | 410 | + } else { |
333 | +} | 411 | + return "CAM<n>M"; |
334 | + | 412 | + } |
335 | +void resettable_release_reset(Object *obj, ResetType type) | 413 | + default: return "UNKNOWN"; |
336 | +{ | 414 | + } |
337 | + /* TODO: change this assert when adding support for other reset types */ | 415 | +#undef REG |
338 | + assert(type == RESET_TYPE_COLD); | 416 | +} |
339 | + trace_resettable_reset_release_begin(obj, type); | 417 | + |
340 | + assert(!enter_phase_in_progress); | 418 | +static void emc_reset(NPCM7xxEMCState *emc) |
341 | + | 419 | +{ |
342 | + resettable_phase_exit(obj, NULL, type); | 420 | + trace_npcm7xx_emc_reset(emc->emc_num); |
343 | + | 421 | + |
344 | + trace_resettable_reset_release_end(obj); | 422 | + memset(&emc->regs[0], 0, sizeof(emc->regs)); |
345 | +} | 423 | + |
346 | + | 424 | + /* These regs have non-zero reset values. */ |
347 | +bool resettable_is_in_reset(Object *obj) | 425 | + emc->regs[REG_TXDLSA] = 0xfffffffc; |
348 | +{ | 426 | + emc->regs[REG_RXDLSA] = 0xfffffffc; |
349 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | 427 | + emc->regs[REG_MIIDA] = 0x00900000; |
350 | + ResettableState *s = rc->get_state(obj); | 428 | + emc->regs[REG_FFTCR] = 0x0101; |
351 | + | 429 | + emc->regs[REG_DMARFC] = 0x0800; |
352 | + return s->count > 0; | 430 | + emc->regs[REG_MPCNT] = 0x7fff; |
353 | +} | 431 | + |
354 | + | 432 | + emc->tx_active = false; |
355 | +/** | 433 | + emc->rx_active = false; |
356 | + * resettable_child_foreach: | 434 | +} |
357 | + * helper to avoid checking the existence of the method. | 435 | + |
358 | + */ | 436 | +static void npcm7xx_emc_reset(DeviceState *dev) |
359 | +static void resettable_child_foreach(ResettableClass *rc, Object *obj, | 437 | +{ |
360 | + ResettableChildCallback cb, | 438 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); |
361 | + void *opaque, ResetType type) | 439 | + emc_reset(emc); |
362 | +{ | 440 | +} |
363 | + if (rc->child_foreach) { | 441 | + |
364 | + rc->child_foreach(obj, cb, opaque, type); | 442 | +static void emc_soft_reset(NPCM7xxEMCState *emc) |
365 | + } | 443 | +{ |
366 | +} | ||
367 | + | ||
368 | +/** | ||
369 | + * resettable_get_tr_func: | ||
370 | + * helper to fetch transitional reset callback if any. | ||
371 | + */ | ||
372 | +static ResettableTrFunction resettable_get_tr_func(ResettableClass *rc, | ||
373 | + Object *obj) | ||
374 | +{ | ||
375 | + ResettableTrFunction tr_func = NULL; | ||
376 | + if (rc->get_transitional_function) { | ||
377 | + tr_func = rc->get_transitional_function(obj); | ||
378 | + } | ||
379 | + return tr_func; | ||
380 | +} | ||
381 | + | ||
382 | +static void resettable_phase_enter(Object *obj, void *opaque, ResetType type) | ||
383 | +{ | ||
384 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | ||
385 | + ResettableState *s = rc->get_state(obj); | ||
386 | + const char *obj_typename = object_get_typename(obj); | ||
387 | + bool action_needed = false; | ||
388 | + | ||
389 | + /* exit phase has to finish properly before entering back in reset */ | ||
390 | + assert(!s->exit_phase_in_progress); | ||
391 | + | ||
392 | + trace_resettable_phase_enter_begin(obj, obj_typename, s->count, type); | ||
393 | + | ||
394 | + /* Only take action if we really enter reset for the 1st time. */ | ||
395 | + /* | 444 | + /* |
396 | + * TODO: if adding more ResetType support, some additional checks | 445 | + * The docs say at least MCMDR.{LBK,OPMOD} bits are not changed during a |
397 | + * are probably needed here. | 446 | + * soft reset, but does not go into further detail. For now, KISS. |
398 | + */ | 447 | + */ |
399 | + if (s->count++ == 0) { | 448 | + uint32_t mcmdr = emc->regs[REG_MCMDR]; |
400 | + action_needed = true; | 449 | + emc_reset(emc); |
401 | + } | 450 | + emc->regs[REG_MCMDR] = mcmdr & (REG_MCMDR_LBK | REG_MCMDR_OPMOD); |
451 | + | ||
452 | + qemu_set_irq(emc->tx_irq, 0); | ||
453 | + qemu_set_irq(emc->rx_irq, 0); | ||
454 | +} | ||
455 | + | ||
456 | +static void emc_set_link(NetClientState *nc) | ||
457 | +{ | ||
458 | + /* Nothing to do yet. */ | ||
459 | +} | ||
460 | + | ||
461 | +/* MISTA.TXINTR is the union of the individual bits with their enables. */ | ||
462 | +static void emc_update_mista_txintr(NPCM7xxEMCState *emc) | ||
463 | +{ | ||
464 | + /* Only look at the bits we support. */ | ||
465 | + uint32_t mask = (REG_MISTA_TXBERR | | ||
466 | + REG_MISTA_TDU | | ||
467 | + REG_MISTA_TXCP); | ||
468 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & mask) { | ||
469 | + emc->regs[REG_MISTA] |= REG_MISTA_TXINTR; | ||
470 | + } else { | ||
471 | + emc->regs[REG_MISTA] &= ~REG_MISTA_TXINTR; | ||
472 | + } | ||
473 | +} | ||
474 | + | ||
475 | +/* MISTA.RXINTR is the union of the individual bits with their enables. */ | ||
476 | +static void emc_update_mista_rxintr(NPCM7xxEMCState *emc) | ||
477 | +{ | ||
478 | + /* Only look at the bits we support. */ | ||
479 | + uint32_t mask = (REG_MISTA_RXBERR | | ||
480 | + REG_MISTA_RDU | | ||
481 | + REG_MISTA_RXGD); | ||
482 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & mask) { | ||
483 | + emc->regs[REG_MISTA] |= REG_MISTA_RXINTR; | ||
484 | + } else { | ||
485 | + emc->regs[REG_MISTA] &= ~REG_MISTA_RXINTR; | ||
486 | + } | ||
487 | +} | ||
488 | + | ||
489 | +/* N.B. emc_update_mista_txintr must have already been called. */ | ||
490 | +static void emc_update_tx_irq(NPCM7xxEMCState *emc) | ||
491 | +{ | ||
492 | + int level = !!(emc->regs[REG_MISTA] & | ||
493 | + emc->regs[REG_MIEN] & | ||
494 | + REG_MISTA_TXINTR); | ||
495 | + trace_npcm7xx_emc_update_tx_irq(level); | ||
496 | + qemu_set_irq(emc->tx_irq, level); | ||
497 | +} | ||
498 | + | ||
499 | +/* N.B. emc_update_mista_rxintr must have already been called. */ | ||
500 | +static void emc_update_rx_irq(NPCM7xxEMCState *emc) | ||
501 | +{ | ||
502 | + int level = !!(emc->regs[REG_MISTA] & | ||
503 | + emc->regs[REG_MIEN] & | ||
504 | + REG_MISTA_RXINTR); | ||
505 | + trace_npcm7xx_emc_update_rx_irq(level); | ||
506 | + qemu_set_irq(emc->rx_irq, level); | ||
507 | +} | ||
508 | + | ||
509 | +/* Update IRQ states due to changes in MIEN,MISTA. */ | ||
510 | +static void emc_update_irq_from_reg_change(NPCM7xxEMCState *emc) | ||
511 | +{ | ||
512 | + emc_update_mista_txintr(emc); | ||
513 | + emc_update_tx_irq(emc); | ||
514 | + | ||
515 | + emc_update_mista_rxintr(emc); | ||
516 | + emc_update_rx_irq(emc); | ||
517 | +} | ||
518 | + | ||
519 | +static int emc_read_tx_desc(dma_addr_t addr, NPCM7xxEMCTxDesc *desc) | ||
520 | +{ | ||
521 | + if (dma_memory_read(&address_space_memory, addr, desc, sizeof(*desc))) { | ||
522 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read descriptor @ 0x%" | ||
523 | + HWADDR_PRIx "\n", __func__, addr); | ||
524 | + return -1; | ||
525 | + } | ||
526 | + desc->flags = le32_to_cpu(desc->flags); | ||
527 | + desc->txbsa = le32_to_cpu(desc->txbsa); | ||
528 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
529 | + desc->ntxdsa = le32_to_cpu(desc->ntxdsa); | ||
530 | + return 0; | ||
531 | +} | ||
532 | + | ||
533 | +static int emc_write_tx_desc(const NPCM7xxEMCTxDesc *desc, dma_addr_t addr) | ||
534 | +{ | ||
535 | + NPCM7xxEMCTxDesc le_desc; | ||
536 | + | ||
537 | + le_desc.flags = cpu_to_le32(desc->flags); | ||
538 | + le_desc.txbsa = cpu_to_le32(desc->txbsa); | ||
539 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
540 | + le_desc.ntxdsa = cpu_to_le32(desc->ntxdsa); | ||
541 | + if (dma_memory_write(&address_space_memory, addr, &le_desc, | ||
542 | + sizeof(le_desc))) { | ||
543 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to write descriptor @ 0x%" | ||
544 | + HWADDR_PRIx "\n", __func__, addr); | ||
545 | + return -1; | ||
546 | + } | ||
547 | + return 0; | ||
548 | +} | ||
549 | + | ||
550 | +static int emc_read_rx_desc(dma_addr_t addr, NPCM7xxEMCRxDesc *desc) | ||
551 | +{ | ||
552 | + if (dma_memory_read(&address_space_memory, addr, desc, sizeof(*desc))) { | ||
553 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read descriptor @ 0x%" | ||
554 | + HWADDR_PRIx "\n", __func__, addr); | ||
555 | + return -1; | ||
556 | + } | ||
557 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
558 | + desc->rxbsa = le32_to_cpu(desc->rxbsa); | ||
559 | + desc->reserved = le32_to_cpu(desc->reserved); | ||
560 | + desc->nrxdsa = le32_to_cpu(desc->nrxdsa); | ||
561 | + return 0; | ||
562 | +} | ||
563 | + | ||
564 | +static int emc_write_rx_desc(const NPCM7xxEMCRxDesc *desc, dma_addr_t addr) | ||
565 | +{ | ||
566 | + NPCM7xxEMCRxDesc le_desc; | ||
567 | + | ||
568 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
569 | + le_desc.rxbsa = cpu_to_le32(desc->rxbsa); | ||
570 | + le_desc.reserved = cpu_to_le32(desc->reserved); | ||
571 | + le_desc.nrxdsa = cpu_to_le32(desc->nrxdsa); | ||
572 | + if (dma_memory_write(&address_space_memory, addr, &le_desc, | ||
573 | + sizeof(le_desc))) { | ||
574 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to write descriptor @ 0x%" | ||
575 | + HWADDR_PRIx "\n", __func__, addr); | ||
576 | + return -1; | ||
577 | + } | ||
578 | + return 0; | ||
579 | +} | ||
580 | + | ||
581 | +static void emc_set_mista(NPCM7xxEMCState *emc, uint32_t flags) | ||
582 | +{ | ||
583 | + trace_npcm7xx_emc_set_mista(flags); | ||
584 | + emc->regs[REG_MISTA] |= flags; | ||
585 | + if (extract32(flags, 16, 16)) { | ||
586 | + emc_update_mista_txintr(emc); | ||
587 | + } | ||
588 | + if (extract32(flags, 0, 16)) { | ||
589 | + emc_update_mista_rxintr(emc); | ||
590 | + } | ||
591 | +} | ||
592 | + | ||
593 | +static void emc_halt_tx(NPCM7xxEMCState *emc, uint32_t mista_flag) | ||
594 | +{ | ||
595 | + emc->tx_active = false; | ||
596 | + emc_set_mista(emc, mista_flag); | ||
597 | +} | ||
598 | + | ||
599 | +static void emc_halt_rx(NPCM7xxEMCState *emc, uint32_t mista_flag) | ||
600 | +{ | ||
601 | + emc->rx_active = false; | ||
602 | + emc_set_mista(emc, mista_flag); | ||
603 | +} | ||
604 | + | ||
605 | +static void emc_set_next_tx_descriptor(NPCM7xxEMCState *emc, | ||
606 | + const NPCM7xxEMCTxDesc *tx_desc, | ||
607 | + uint32_t desc_addr) | ||
608 | +{ | ||
609 | + /* Update the current descriptor, if only to reset the owner flag. */ | ||
610 | + if (emc_write_tx_desc(tx_desc, desc_addr)) { | ||
611 | + /* | ||
612 | + * We just read it so this shouldn't generally happen. | ||
613 | + * Error already reported. | ||
614 | + */ | ||
615 | + emc_set_mista(emc, REG_MISTA_TXBERR); | ||
616 | + } | ||
617 | + emc->regs[REG_CTXDSA] = TX_DESC_NTXDSA(tx_desc->ntxdsa); | ||
618 | +} | ||
619 | + | ||
620 | +static void emc_set_next_rx_descriptor(NPCM7xxEMCState *emc, | ||
621 | + const NPCM7xxEMCRxDesc *rx_desc, | ||
622 | + uint32_t desc_addr) | ||
623 | +{ | ||
624 | + /* Update the current descriptor, if only to reset the owner flag. */ | ||
625 | + if (emc_write_rx_desc(rx_desc, desc_addr)) { | ||
626 | + /* | ||
627 | + * We just read it so this shouldn't generally happen. | ||
628 | + * Error already reported. | ||
629 | + */ | ||
630 | + emc_set_mista(emc, REG_MISTA_RXBERR); | ||
631 | + } | ||
632 | + emc->regs[REG_CRXDSA] = RX_DESC_NRXDSA(rx_desc->nrxdsa); | ||
633 | +} | ||
634 | + | ||
635 | +static void emc_try_send_next_packet(NPCM7xxEMCState *emc) | ||
636 | +{ | ||
637 | + /* Working buffer for sending out packets. Most packets fit in this. */ | ||
638 | +#define TX_BUFFER_SIZE 2048 | ||
639 | + uint8_t tx_send_buffer[TX_BUFFER_SIZE]; | ||
640 | + uint32_t desc_addr = TX_DESC_NTXDSA(emc->regs[REG_CTXDSA]); | ||
641 | + NPCM7xxEMCTxDesc tx_desc; | ||
642 | + uint32_t next_buf_addr, length; | ||
643 | + uint8_t *buf; | ||
644 | + g_autofree uint8_t *malloced_buf = NULL; | ||
645 | + | ||
646 | + if (emc_read_tx_desc(desc_addr, &tx_desc)) { | ||
647 | + /* Error reading descriptor, already reported. */ | ||
648 | + emc_halt_tx(emc, REG_MISTA_TXBERR); | ||
649 | + emc_update_tx_irq(emc); | ||
650 | + return; | ||
651 | + } | ||
652 | + | ||
653 | + /* Nothing we can do if we don't own the descriptor. */ | ||
654 | + if (!(tx_desc.flags & TX_DESC_FLAG_OWNER_MASK)) { | ||
655 | + trace_npcm7xx_emc_cpu_owned_desc(desc_addr); | ||
656 | + emc_halt_tx(emc, REG_MISTA_TDU); | ||
657 | + emc_update_tx_irq(emc); | ||
658 | + return; | ||
659 | + } | ||
660 | + | ||
661 | + /* Give the descriptor back regardless of what happens. */ | ||
662 | + tx_desc.flags &= ~TX_DESC_FLAG_OWNER_MASK; | ||
663 | + tx_desc.status_and_length &= 0xffff; | ||
664 | + | ||
402 | + /* | 665 | + /* |
403 | + * We limit the count to an arbitrary "big" value. The value is big | 666 | + * Despite the h/w documentation saying the tx buffer is word aligned, |
404 | + * enough not to be triggered normally. | 667 | + * the linux driver does not word align the buffer. There is value in not |
405 | + * The assert will stop an infinite loop if there is a cycle in the | 668 | + * aligning the buffer: See the description of NET_IP_ALIGN in linux |
406 | + * reset tree. The loop goes through resettable_foreach_child below | 669 | + * kernel sources. |
407 | + * which at some point will call us again. | ||
408 | + */ | 670 | + */ |
409 | + assert(s->count <= 50); | 671 | + next_buf_addr = tx_desc.txbsa; |
672 | + emc->regs[REG_CTXBSA] = next_buf_addr; | ||
673 | + length = TX_DESC_PKT_LEN(tx_desc.status_and_length); | ||
674 | + buf = &tx_send_buffer[0]; | ||
675 | + | ||
676 | + if (length > sizeof(tx_send_buffer)) { | ||
677 | + malloced_buf = g_malloc(length); | ||
678 | + buf = malloced_buf; | ||
679 | + } | ||
680 | + | ||
681 | + if (dma_memory_read(&address_space_memory, next_buf_addr, buf, length)) { | ||
682 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read packet @ 0x%x\n", | ||
683 | + __func__, next_buf_addr); | ||
684 | + emc_set_mista(emc, REG_MISTA_TXBERR); | ||
685 | + emc_set_next_tx_descriptor(emc, &tx_desc, desc_addr); | ||
686 | + emc_update_tx_irq(emc); | ||
687 | + trace_npcm7xx_emc_tx_done(emc->regs[REG_CTXDSA]); | ||
688 | + return; | ||
689 | + } | ||
690 | + | ||
691 | + if ((tx_desc.flags & TX_DESC_FLAG_PADEN) && (length < MIN_PACKET_LENGTH)) { | ||
692 | + memset(buf + length, 0, MIN_PACKET_LENGTH - length); | ||
693 | + length = MIN_PACKET_LENGTH; | ||
694 | + } | ||
695 | + | ||
696 | + /* N.B. emc_receive can get called here. */ | ||
697 | + qemu_send_packet(qemu_get_queue(emc->nic), buf, length); | ||
698 | + trace_npcm7xx_emc_sent_packet(length); | ||
699 | + | ||
700 | + tx_desc.status_and_length |= TX_DESC_STATUS_TXCP; | ||
701 | + if (tx_desc.flags & TX_DESC_FLAG_INTEN) { | ||
702 | + emc_set_mista(emc, REG_MISTA_TXCP); | ||
703 | + } | ||
704 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & REG_MISTA_TXINTR) { | ||
705 | + tx_desc.status_and_length |= TX_DESC_STATUS_TXINTR; | ||
706 | + } | ||
707 | + | ||
708 | + emc_set_next_tx_descriptor(emc, &tx_desc, desc_addr); | ||
709 | + emc_update_tx_irq(emc); | ||
710 | + trace_npcm7xx_emc_tx_done(emc->regs[REG_CTXDSA]); | ||
711 | +} | ||
712 | + | ||
713 | +static bool emc_can_receive(NetClientState *nc) | ||
714 | +{ | ||
715 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(qemu_get_nic_opaque(nc)); | ||
716 | + | ||
717 | + bool can_receive = emc->rx_active; | ||
718 | + trace_npcm7xx_emc_can_receive(can_receive); | ||
719 | + return can_receive; | ||
720 | +} | ||
721 | + | ||
722 | +/* If result is false then *fail_reason contains the reason. */ | ||
723 | +static bool emc_receive_filter1(NPCM7xxEMCState *emc, const uint8_t *buf, | ||
724 | + size_t len, const char **fail_reason) | ||
725 | +{ | ||
726 | + eth_pkt_types_e pkt_type = get_eth_packet_type(PKT_GET_ETH_HDR(buf)); | ||
727 | + | ||
728 | + switch (pkt_type) { | ||
729 | + case ETH_PKT_BCAST: | ||
730 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
731 | + return true; | ||
732 | + } else { | ||
733 | + *fail_reason = "Broadcast packet disabled"; | ||
734 | + return !!(emc->regs[REG_CAMCMR] & REG_CAMCMR_ABP); | ||
735 | + } | ||
736 | + case ETH_PKT_MCAST: | ||
737 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
738 | + return true; | ||
739 | + } else { | ||
740 | + *fail_reason = "Multicast packet disabled"; | ||
741 | + return !!(emc->regs[REG_CAMCMR] & REG_CAMCMR_AMP); | ||
742 | + } | ||
743 | + case ETH_PKT_UCAST: { | ||
744 | + bool matches; | ||
745 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_AUP) { | ||
746 | + return true; | ||
747 | + } | ||
748 | + matches = ((emc->regs[REG_CAMCMR] & REG_CAMCMR_ECMP) && | ||
749 | + /* We only support one CAM register, CAM0. */ | ||
750 | + (emc->regs[REG_CAMEN] & (1 << 0)) && | ||
751 | + memcmp(buf, emc->conf.macaddr.a, ETH_ALEN) == 0); | ||
752 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
753 | + *fail_reason = "MACADDR matched, comparison complemented"; | ||
754 | + return !matches; | ||
755 | + } else { | ||
756 | + *fail_reason = "MACADDR didn't match"; | ||
757 | + return matches; | ||
758 | + } | ||
759 | + } | ||
760 | + default: | ||
761 | + g_assert_not_reached(); | ||
762 | + } | ||
763 | +} | ||
764 | + | ||
765 | +static bool emc_receive_filter(NPCM7xxEMCState *emc, const uint8_t *buf, | ||
766 | + size_t len) | ||
767 | +{ | ||
768 | + const char *fail_reason = NULL; | ||
769 | + bool ok = emc_receive_filter1(emc, buf, len, &fail_reason); | ||
770 | + if (!ok) { | ||
771 | + trace_npcm7xx_emc_packet_filtered_out(fail_reason); | ||
772 | + } | ||
773 | + return ok; | ||
774 | +} | ||
775 | + | ||
776 | +static ssize_t emc_receive(NetClientState *nc, const uint8_t *buf, size_t len1) | ||
777 | +{ | ||
778 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(qemu_get_nic_opaque(nc)); | ||
779 | + const uint32_t len = len1; | ||
780 | + size_t max_frame_len; | ||
781 | + bool long_frame; | ||
782 | + uint32_t desc_addr; | ||
783 | + NPCM7xxEMCRxDesc rx_desc; | ||
784 | + uint32_t crc; | ||
785 | + uint8_t *crc_ptr; | ||
786 | + uint32_t buf_addr; | ||
787 | + | ||
788 | + trace_npcm7xx_emc_receiving_packet(len); | ||
789 | + | ||
790 | + if (!emc_can_receive(nc)) { | ||
791 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Unexpected packet\n", __func__); | ||
792 | + return -1; | ||
793 | + } | ||
794 | + | ||
795 | + if (len < ETH_HLEN || | ||
796 | + /* Defensive programming: drop unsupportable large packets. */ | ||
797 | + len > 0xffff - CRC_LENGTH) { | ||
798 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Dropped frame of %u bytes\n", | ||
799 | + __func__, len); | ||
800 | + return len; | ||
801 | + } | ||
410 | + | 802 | + |
411 | + /* | 803 | + /* |
412 | + * handle the children even if action_needed is at false so that | 804 | + * DENI is set if EMC received the Length/Type field of the incoming |
413 | + * child counts are incremented too | 805 | + * packet, so it will be set regardless of what happens next. |
414 | + */ | 806 | + */ |
415 | + resettable_child_foreach(rc, obj, resettable_phase_enter, NULL, type); | 807 | + emc_set_mista(emc, REG_MISTA_DENI); |
416 | + | 808 | + |
417 | + /* execute enter phase for the object if needed */ | 809 | + if (!emc_receive_filter(emc, buf, len)) { |
418 | + if (action_needed) { | 810 | + emc_update_rx_irq(emc); |
419 | + trace_resettable_phase_enter_exec(obj, obj_typename, type, | 811 | + return len; |
420 | + !!rc->phases.enter); | 812 | + } |
421 | + if (rc->phases.enter && !resettable_get_tr_func(rc, obj)) { | 813 | + |
422 | + rc->phases.enter(obj, type); | 814 | + /* Huge frames (> DMARFC) are dropped. */ |
423 | + } | 815 | + max_frame_len = REG_DMARFC_RXMS(emc->regs[REG_DMARFC]); |
424 | + s->hold_phase_pending = true; | 816 | + if (len + CRC_LENGTH > max_frame_len) { |
425 | + } | 817 | + trace_npcm7xx_emc_packet_dropped(len); |
426 | + trace_resettable_phase_enter_end(obj, obj_typename, s->count); | 818 | + emc_set_mista(emc, REG_MISTA_DFOI); |
427 | +} | 819 | + emc_update_rx_irq(emc); |
428 | + | 820 | + return len; |
429 | +static void resettable_phase_hold(Object *obj, void *opaque, ResetType type) | 821 | + } |
430 | +{ | 822 | + |
431 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | 823 | + /* |
432 | + ResettableState *s = rc->get_state(obj); | 824 | + * Long Frames (> MAX_ETH_FRAME_SIZE) are also dropped, unless MCMDR.ALP |
433 | + const char *obj_typename = object_get_typename(obj); | 825 | + * is set. |
434 | + | 826 | + */ |
435 | + /* exit phase has to finish properly before entering back in reset */ | 827 | + long_frame = false; |
436 | + assert(!s->exit_phase_in_progress); | 828 | + if (len + CRC_LENGTH > MAX_ETH_FRAME_SIZE) { |
437 | + | 829 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_ALP) { |
438 | + trace_resettable_phase_hold_begin(obj, obj_typename, s->count, type); | 830 | + long_frame = true; |
439 | + | 831 | + } else { |
440 | + /* handle children first */ | 832 | + trace_npcm7xx_emc_packet_dropped(len); |
441 | + resettable_child_foreach(rc, obj, resettable_phase_hold, NULL, type); | 833 | + emc_set_mista(emc, REG_MISTA_PTLE); |
442 | + | 834 | + emc_update_rx_irq(emc); |
443 | + /* exec hold phase */ | 835 | + return len; |
444 | + if (s->hold_phase_pending) { | 836 | + } |
445 | + s->hold_phase_pending = false; | 837 | + } |
446 | + ResettableTrFunction tr_func = resettable_get_tr_func(rc, obj); | 838 | + |
447 | + trace_resettable_phase_hold_exec(obj, obj_typename, !!rc->phases.hold); | 839 | + desc_addr = RX_DESC_NRXDSA(emc->regs[REG_CRXDSA]); |
448 | + if (tr_func) { | 840 | + if (emc_read_rx_desc(desc_addr, &rx_desc)) { |
449 | + trace_resettable_transitional_function(obj, obj_typename); | 841 | + /* Error reading descriptor, already reported. */ |
450 | + tr_func(obj); | 842 | + emc_halt_rx(emc, REG_MISTA_RXBERR); |
451 | + } else if (rc->phases.hold) { | 843 | + emc_update_rx_irq(emc); |
452 | + rc->phases.hold(obj); | 844 | + return len; |
453 | + } | 845 | + } |
454 | + } | 846 | + |
455 | + trace_resettable_phase_hold_end(obj, obj_typename, s->count); | 847 | + /* Nothing we can do if we don't own the descriptor. */ |
456 | +} | 848 | + if (!(rx_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK)) { |
457 | + | 849 | + trace_npcm7xx_emc_cpu_owned_desc(desc_addr); |
458 | +static void resettable_phase_exit(Object *obj, void *opaque, ResetType type) | 850 | + emc_halt_rx(emc, REG_MISTA_RDU); |
459 | +{ | 851 | + emc_update_rx_irq(emc); |
460 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | 852 | + return len; |
461 | + ResettableState *s = rc->get_state(obj); | 853 | + } |
462 | + const char *obj_typename = object_get_typename(obj); | 854 | + |
463 | + | 855 | + crc = 0; |
464 | + assert(!s->exit_phase_in_progress); | 856 | + crc_ptr = (uint8_t *) &crc; |
465 | + trace_resettable_phase_exit_begin(obj, obj_typename, s->count, type); | 857 | + if (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC)) { |
466 | + | 858 | + crc = cpu_to_be32(crc32(~0, buf, len)); |
467 | + /* exit_phase_in_progress ensures this phase is 'atomic' */ | 859 | + } |
468 | + s->exit_phase_in_progress = true; | 860 | + |
469 | + resettable_child_foreach(rc, obj, resettable_phase_exit, NULL, type); | 861 | + /* Give the descriptor back regardless of what happens. */ |
470 | + | 862 | + rx_desc.status_and_length &= ~RX_DESC_STATUS_OWNER_MASK; |
471 | + assert(s->count > 0); | 863 | + |
472 | + if (s->count == 1) { | 864 | + buf_addr = rx_desc.rxbsa; |
473 | + trace_resettable_phase_exit_exec(obj, obj_typename, !!rc->phases.exit); | 865 | + emc->regs[REG_CRXBSA] = buf_addr; |
474 | + if (rc->phases.exit && !resettable_get_tr_func(rc, obj)) { | 866 | + if (dma_memory_write(&address_space_memory, buf_addr, buf, len) || |
475 | + rc->phases.exit(obj); | 867 | + (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC) && |
476 | + } | 868 | + dma_memory_write(&address_space_memory, buf_addr + len, crc_ptr, |
477 | + s->count = 0; | 869 | + 4))) { |
478 | + } | 870 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bus error writing packet\n", |
479 | + s->exit_phase_in_progress = false; | 871 | + __func__); |
480 | + trace_resettable_phase_exit_end(obj, obj_typename, s->count); | 872 | + emc_set_mista(emc, REG_MISTA_RXBERR); |
481 | +} | 873 | + emc_set_next_rx_descriptor(emc, &rx_desc, desc_addr); |
482 | + | 874 | + emc_update_rx_irq(emc); |
483 | +void resettable_class_set_parent_phases(ResettableClass *rc, | 875 | + trace_npcm7xx_emc_rx_done(emc->regs[REG_CRXDSA]); |
484 | + ResettableEnterPhase enter, | 876 | + return len; |
485 | + ResettableHoldPhase hold, | 877 | + } |
486 | + ResettableExitPhase exit, | 878 | + |
487 | + ResettablePhases *parent_phases) | 879 | + trace_npcm7xx_emc_received_packet(len); |
488 | +{ | 880 | + |
489 | + *parent_phases = rc->phases; | 881 | + /* Note: We've already verified len+4 <= 0xffff. */ |
490 | + if (enter) { | 882 | + rx_desc.status_and_length = len; |
491 | + rc->phases.enter = enter; | 883 | + if (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC)) { |
492 | + } | 884 | + rx_desc.status_and_length += 4; |
493 | + if (hold) { | 885 | + } |
494 | + rc->phases.hold = hold; | 886 | + rx_desc.status_and_length |= RX_DESC_STATUS_RXGD; |
495 | + } | 887 | + emc_set_mista(emc, REG_MISTA_RXGD); |
496 | + if (exit) { | 888 | + |
497 | + rc->phases.exit = exit; | 889 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & REG_MISTA_RXINTR) { |
498 | + } | 890 | + rx_desc.status_and_length |= RX_DESC_STATUS_RXINTR; |
499 | +} | 891 | + } |
500 | + | 892 | + if (long_frame) { |
501 | +static const TypeInfo resettable_interface_info = { | 893 | + rx_desc.status_and_length |= RX_DESC_STATUS_PTLE; |
502 | + .name = TYPE_RESETTABLE_INTERFACE, | 894 | + } |
503 | + .parent = TYPE_INTERFACE, | 895 | + |
504 | + .class_size = sizeof(ResettableClass), | 896 | + emc_set_next_rx_descriptor(emc, &rx_desc, desc_addr); |
897 | + emc_update_rx_irq(emc); | ||
898 | + trace_npcm7xx_emc_rx_done(emc->regs[REG_CRXDSA]); | ||
899 | + return len; | ||
900 | +} | ||
901 | + | ||
902 | +static void emc_try_receive_next_packet(NPCM7xxEMCState *emc) | ||
903 | +{ | ||
904 | + if (emc_can_receive(qemu_get_queue(emc->nic))) { | ||
905 | + qemu_flush_queued_packets(qemu_get_queue(emc->nic)); | ||
906 | + } | ||
907 | +} | ||
908 | + | ||
909 | +static uint64_t npcm7xx_emc_read(void *opaque, hwaddr offset, unsigned size) | ||
910 | +{ | ||
911 | + NPCM7xxEMCState *emc = opaque; | ||
912 | + uint32_t reg = offset / sizeof(uint32_t); | ||
913 | + uint32_t result; | ||
914 | + | ||
915 | + if (reg >= NPCM7XX_NUM_EMC_REGS) { | ||
916 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
917 | + "%s: Invalid offset 0x%04" HWADDR_PRIx "\n", | ||
918 | + __func__, offset); | ||
919 | + return 0; | ||
920 | + } | ||
921 | + | ||
922 | + switch (reg) { | ||
923 | + case REG_MIID: | ||
924 | + /* | ||
925 | + * We don't implement MII. For determinism, always return zero as | ||
926 | + * writes record the last value written for debugging purposes. | ||
927 | + */ | ||
928 | + qemu_log_mask(LOG_UNIMP, "%s: Read of MIID, returning 0\n", __func__); | ||
929 | + result = 0; | ||
930 | + break; | ||
931 | + case REG_TSDR: | ||
932 | + case REG_RSDR: | ||
933 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
934 | + "%s: Read of write-only reg, %s/%d\n", | ||
935 | + __func__, emc_reg_name(reg), reg); | ||
936 | + return 0; | ||
937 | + default: | ||
938 | + result = emc->regs[reg]; | ||
939 | + break; | ||
940 | + } | ||
941 | + | ||
942 | + trace_npcm7xx_emc_reg_read(emc->emc_num, result, emc_reg_name(reg), reg); | ||
943 | + return result; | ||
944 | +} | ||
945 | + | ||
946 | +static void npcm7xx_emc_write(void *opaque, hwaddr offset, | ||
947 | + uint64_t v, unsigned size) | ||
948 | +{ | ||
949 | + NPCM7xxEMCState *emc = opaque; | ||
950 | + uint32_t reg = offset / sizeof(uint32_t); | ||
951 | + uint32_t value = v; | ||
952 | + | ||
953 | + g_assert(size == sizeof(uint32_t)); | ||
954 | + | ||
955 | + if (reg >= NPCM7XX_NUM_EMC_REGS) { | ||
956 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
957 | + "%s: Invalid offset 0x%04" HWADDR_PRIx "\n", | ||
958 | + __func__, offset); | ||
959 | + return; | ||
960 | + } | ||
961 | + | ||
962 | + trace_npcm7xx_emc_reg_write(emc->emc_num, emc_reg_name(reg), reg, value); | ||
963 | + | ||
964 | + switch (reg) { | ||
965 | + case REG_CAMCMR: | ||
966 | + emc->regs[reg] = value; | ||
967 | + break; | ||
968 | + case REG_CAMEN: | ||
969 | + /* Only CAM0 is supported, don't pretend otherwise. */ | ||
970 | + if (value & ~1) { | ||
971 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
972 | + "%s: Only CAM0 is supported, cannot enable others" | ||
973 | + ": 0x%x\n", | ||
974 | + __func__, value); | ||
975 | + } | ||
976 | + emc->regs[reg] = value & 1; | ||
977 | + break; | ||
978 | + case REG_CAMM_BASE + 0: | ||
979 | + emc->regs[reg] = value; | ||
980 | + emc->conf.macaddr.a[0] = value >> 24; | ||
981 | + emc->conf.macaddr.a[1] = value >> 16; | ||
982 | + emc->conf.macaddr.a[2] = value >> 8; | ||
983 | + emc->conf.macaddr.a[3] = value >> 0; | ||
984 | + break; | ||
985 | + case REG_CAML_BASE + 0: | ||
986 | + emc->regs[reg] = value; | ||
987 | + emc->conf.macaddr.a[4] = value >> 24; | ||
988 | + emc->conf.macaddr.a[5] = value >> 16; | ||
989 | + break; | ||
990 | + case REG_MCMDR: { | ||
991 | + uint32_t prev; | ||
992 | + if (value & REG_MCMDR_SWR) { | ||
993 | + emc_soft_reset(emc); | ||
994 | + /* On h/w the reset happens over multiple cycles. For now KISS. */ | ||
995 | + break; | ||
996 | + } | ||
997 | + prev = emc->regs[reg]; | ||
998 | + emc->regs[reg] = value; | ||
999 | + /* Update tx state. */ | ||
1000 | + if (!(prev & REG_MCMDR_TXON) && | ||
1001 | + (value & REG_MCMDR_TXON)) { | ||
1002 | + emc->regs[REG_CTXDSA] = emc->regs[REG_TXDLSA]; | ||
1003 | + /* | ||
1004 | + * Linux kernel turns TX on with CPU still holding descriptor, | ||
1005 | + * which suggests we should wait for a write to TSDR before trying | ||
1006 | + * to send a packet: so we don't send one here. | ||
1007 | + */ | ||
1008 | + } else if ((prev & REG_MCMDR_TXON) && | ||
1009 | + !(value & REG_MCMDR_TXON)) { | ||
1010 | + emc->regs[REG_MGSTA] |= REG_MGSTA_TXHA; | ||
1011 | + } | ||
1012 | + if (!(value & REG_MCMDR_TXON)) { | ||
1013 | + emc_halt_tx(emc, 0); | ||
1014 | + } | ||
1015 | + /* Update rx state. */ | ||
1016 | + if (!(prev & REG_MCMDR_RXON) && | ||
1017 | + (value & REG_MCMDR_RXON)) { | ||
1018 | + emc->regs[REG_CRXDSA] = emc->regs[REG_RXDLSA]; | ||
1019 | + } else if ((prev & REG_MCMDR_RXON) && | ||
1020 | + !(value & REG_MCMDR_RXON)) { | ||
1021 | + emc->regs[REG_MGSTA] |= REG_MGSTA_RXHA; | ||
1022 | + } | ||
1023 | + if (!(value & REG_MCMDR_RXON)) { | ||
1024 | + emc_halt_rx(emc, 0); | ||
1025 | + } | ||
1026 | + break; | ||
1027 | + } | ||
1028 | + case REG_TXDLSA: | ||
1029 | + case REG_RXDLSA: | ||
1030 | + case REG_DMARFC: | ||
1031 | + case REG_MIID: | ||
1032 | + emc->regs[reg] = value; | ||
1033 | + break; | ||
1034 | + case REG_MIEN: | ||
1035 | + emc->regs[reg] = value; | ||
1036 | + emc_update_irq_from_reg_change(emc); | ||
1037 | + break; | ||
1038 | + case REG_MISTA: | ||
1039 | + /* Clear the bits that have 1 in "value". */ | ||
1040 | + emc->regs[reg] &= ~value; | ||
1041 | + emc_update_irq_from_reg_change(emc); | ||
1042 | + break; | ||
1043 | + case REG_MGSTA: | ||
1044 | + /* Clear the bits that have 1 in "value". */ | ||
1045 | + emc->regs[reg] &= ~value; | ||
1046 | + break; | ||
1047 | + case REG_TSDR: | ||
1048 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_TXON) { | ||
1049 | + emc->tx_active = true; | ||
1050 | + /* Keep trying to send packets until we run out. */ | ||
1051 | + while (emc->tx_active) { | ||
1052 | + emc_try_send_next_packet(emc); | ||
1053 | + } | ||
1054 | + } | ||
1055 | + break; | ||
1056 | + case REG_RSDR: | ||
1057 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_RXON) { | ||
1058 | + emc->rx_active = true; | ||
1059 | + emc_try_receive_next_packet(emc); | ||
1060 | + } | ||
1061 | + break; | ||
1062 | + case REG_MIIDA: | ||
1063 | + emc->regs[reg] = value & ~REG_MIIDA_BUSY; | ||
1064 | + break; | ||
1065 | + case REG_MRPC: | ||
1066 | + case REG_MRPCC: | ||
1067 | + case REG_MREPC: | ||
1068 | + case REG_CTXDSA: | ||
1069 | + case REG_CTXBSA: | ||
1070 | + case REG_CRXDSA: | ||
1071 | + case REG_CRXBSA: | ||
1072 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
1073 | + "%s: Write to read-only reg %s/%d\n", | ||
1074 | + __func__, emc_reg_name(reg), reg); | ||
1075 | + break; | ||
1076 | + default: | ||
1077 | + qemu_log_mask(LOG_UNIMP, "%s: Write to unimplemented reg %s/%d\n", | ||
1078 | + __func__, emc_reg_name(reg), reg); | ||
1079 | + break; | ||
1080 | + } | ||
1081 | +} | ||
1082 | + | ||
1083 | +static const struct MemoryRegionOps npcm7xx_emc_ops = { | ||
1084 | + .read = npcm7xx_emc_read, | ||
1085 | + .write = npcm7xx_emc_write, | ||
1086 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
1087 | + .valid = { | ||
1088 | + .min_access_size = 4, | ||
1089 | + .max_access_size = 4, | ||
1090 | + .unaligned = false, | ||
1091 | + }, | ||
505 | +}; | 1092 | +}; |
506 | + | 1093 | + |
507 | +static void reset_register_types(void) | 1094 | +static void emc_cleanup(NetClientState *nc) |
508 | +{ | 1095 | +{ |
509 | + type_register_static(&resettable_interface_info); | 1096 | + /* Nothing to do yet. */ |
510 | +} | 1097 | +} |
511 | + | 1098 | + |
512 | +type_init(reset_register_types) | 1099 | +static NetClientInfo net_npcm7xx_emc_info = { |
513 | diff --git a/hw/core/trace-events b/hw/core/trace-events | 1100 | + .type = NET_CLIENT_DRIVER_NIC, |
1101 | + .size = sizeof(NICState), | ||
1102 | + .can_receive = emc_can_receive, | ||
1103 | + .receive = emc_receive, | ||
1104 | + .cleanup = emc_cleanup, | ||
1105 | + .link_status_changed = emc_set_link, | ||
1106 | +}; | ||
1107 | + | ||
1108 | +static void npcm7xx_emc_realize(DeviceState *dev, Error **errp) | ||
1109 | +{ | ||
1110 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); | ||
1111 | + SysBusDevice *sbd = SYS_BUS_DEVICE(emc); | ||
1112 | + | ||
1113 | + memory_region_init_io(&emc->iomem, OBJECT(emc), &npcm7xx_emc_ops, emc, | ||
1114 | + TYPE_NPCM7XX_EMC, 4 * KiB); | ||
1115 | + sysbus_init_mmio(sbd, &emc->iomem); | ||
1116 | + sysbus_init_irq(sbd, &emc->tx_irq); | ||
1117 | + sysbus_init_irq(sbd, &emc->rx_irq); | ||
1118 | + | ||
1119 | + qemu_macaddr_default_if_unset(&emc->conf.macaddr); | ||
1120 | + emc->nic = qemu_new_nic(&net_npcm7xx_emc_info, &emc->conf, | ||
1121 | + object_get_typename(OBJECT(dev)), dev->id, emc); | ||
1122 | + qemu_format_nic_info_str(qemu_get_queue(emc->nic), emc->conf.macaddr.a); | ||
1123 | +} | ||
1124 | + | ||
1125 | +static void npcm7xx_emc_unrealize(DeviceState *dev) | ||
1126 | +{ | ||
1127 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); | ||
1128 | + | ||
1129 | + qemu_del_nic(emc->nic); | ||
1130 | +} | ||
1131 | + | ||
1132 | +static const VMStateDescription vmstate_npcm7xx_emc = { | ||
1133 | + .name = TYPE_NPCM7XX_EMC, | ||
1134 | + .version_id = 0, | ||
1135 | + .minimum_version_id = 0, | ||
1136 | + .fields = (VMStateField[]) { | ||
1137 | + VMSTATE_UINT8(emc_num, NPCM7xxEMCState), | ||
1138 | + VMSTATE_UINT32_ARRAY(regs, NPCM7xxEMCState, NPCM7XX_NUM_EMC_REGS), | ||
1139 | + VMSTATE_BOOL(tx_active, NPCM7xxEMCState), | ||
1140 | + VMSTATE_BOOL(rx_active, NPCM7xxEMCState), | ||
1141 | + VMSTATE_END_OF_LIST(), | ||
1142 | + }, | ||
1143 | +}; | ||
1144 | + | ||
1145 | +static Property npcm7xx_emc_properties[] = { | ||
1146 | + DEFINE_NIC_PROPERTIES(NPCM7xxEMCState, conf), | ||
1147 | + DEFINE_PROP_END_OF_LIST(), | ||
1148 | +}; | ||
1149 | + | ||
1150 | +static void npcm7xx_emc_class_init(ObjectClass *klass, void *data) | ||
1151 | +{ | ||
1152 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1153 | + | ||
1154 | + set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); | ||
1155 | + dc->desc = "NPCM7xx EMC Controller"; | ||
1156 | + dc->realize = npcm7xx_emc_realize; | ||
1157 | + dc->unrealize = npcm7xx_emc_unrealize; | ||
1158 | + dc->reset = npcm7xx_emc_reset; | ||
1159 | + dc->vmsd = &vmstate_npcm7xx_emc; | ||
1160 | + device_class_set_props(dc, npcm7xx_emc_properties); | ||
1161 | +} | ||
1162 | + | ||
1163 | +static const TypeInfo npcm7xx_emc_info = { | ||
1164 | + .name = TYPE_NPCM7XX_EMC, | ||
1165 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
1166 | + .instance_size = sizeof(NPCM7xxEMCState), | ||
1167 | + .class_init = npcm7xx_emc_class_init, | ||
1168 | +}; | ||
1169 | + | ||
1170 | +static void npcm7xx_emc_register_type(void) | ||
1171 | +{ | ||
1172 | + type_register_static(&npcm7xx_emc_info); | ||
1173 | +} | ||
1174 | + | ||
1175 | +type_init(npcm7xx_emc_register_type) | ||
1176 | diff --git a/hw/net/meson.build b/hw/net/meson.build | ||
514 | index XXXXXXX..XXXXXXX 100644 | 1177 | index XXXXXXX..XXXXXXX 100644 |
515 | --- a/hw/core/trace-events | 1178 | --- a/hw/net/meson.build |
516 | +++ b/hw/core/trace-events | 1179 | +++ b/hw/net/meson.build |
517 | @@ -XXX,XX +XXX,XX @@ qbus_reset(void *obj, const char *objtype) "obj=%p(%s)" | 1180 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_I82596_COMMON', if_true: files('i82596.c')) |
518 | qbus_reset_all(void *obj, const char *objtype) "obj=%p(%s)" | 1181 | softmmu_ss.add(when: 'CONFIG_SUNHME', if_true: files('sunhme.c')) |
519 | qbus_reset_tree(void *obj, const char *objtype) "obj=%p(%s)" | 1182 | softmmu_ss.add(when: 'CONFIG_FTGMAC100', if_true: files('ftgmac100.c')) |
520 | qdev_update_parent_bus(void *obj, const char *objtype, void *oldp, const char *oldptype, void *newp, const char *newptype) "obj=%p(%s) old_parent=%p(%s) new_parent=%p(%s)" | 1183 | softmmu_ss.add(when: 'CONFIG_SUNGEM', if_true: files('sungem.c')) |
521 | + | 1184 | +softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_emc.c')) |
522 | +# resettable.c | 1185 | |
523 | +resettable_reset(void *obj, int cold) "obj=%p cold=%d" | 1186 | softmmu_ss.add(when: 'CONFIG_ETRAXFS', if_true: files('etraxfs_eth.c')) |
524 | +resettable_reset_assert_begin(void *obj, int cold) "obj=%p cold=%d" | 1187 | softmmu_ss.add(when: 'CONFIG_COLDFIRE', if_true: files('mcf_fec.c')) |
525 | +resettable_reset_assert_end(void *obj) "obj=%p" | 1188 | diff --git a/hw/net/trace-events b/hw/net/trace-events |
526 | +resettable_reset_release_begin(void *obj, int cold) "obj=%p cold=%d" | 1189 | index XXXXXXX..XXXXXXX 100644 |
527 | +resettable_reset_release_end(void *obj) "obj=%p" | 1190 | --- a/hw/net/trace-events |
528 | +resettable_phase_enter_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d" | 1191 | +++ b/hw/net/trace-events |
529 | +resettable_phase_enter_exec(void *obj, const char *objtype, int type, int has_method) "obj=%p(%s) type=%d method=%d" | 1192 | @@ -XXX,XX +XXX,XX @@ imx_fec_receive_last(int last) "rx frame flags 0x%04x" |
530 | +resettable_phase_enter_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" | 1193 | imx_enet_receive(size_t size) "len %zu" |
531 | +resettable_phase_hold_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d" | 1194 | imx_enet_receive_len(uint64_t addr, int len) "rx_bd 0x%"PRIx64" length %d" |
532 | +resettable_phase_hold_exec(void *obj, const char *objtype, int has_method) "obj=%p(%s) method=%d" | 1195 | imx_enet_receive_last(int last) "rx frame flags 0x%04x" |
533 | +resettable_phase_hold_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" | 1196 | + |
534 | +resettable_phase_exit_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d" | 1197 | +# npcm7xx_emc.c |
535 | +resettable_phase_exit_exec(void *obj, const char *objtype, int has_method) "obj=%p(%s) method=%d" | 1198 | +npcm7xx_emc_reset(int emc_num) "Resetting emc%d" |
536 | +resettable_phase_exit_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" | 1199 | +npcm7xx_emc_update_tx_irq(int level) "Setting tx irq to %d" |
537 | +resettable_transitional_function(void *obj, const char *objtype) "obj=%p(%s)" | 1200 | +npcm7xx_emc_update_rx_irq(int level) "Setting rx irq to %d" |
1201 | +npcm7xx_emc_set_mista(uint32_t flags) "ORing 0x%x into MISTA" | ||
1202 | +npcm7xx_emc_cpu_owned_desc(uint32_t addr) "Can't process cpu-owned descriptor @0x%x" | ||
1203 | +npcm7xx_emc_sent_packet(uint32_t len) "Sent %u byte packet" | ||
1204 | +npcm7xx_emc_tx_done(uint32_t ctxdsa) "TX done, CTXDSA=0x%x" | ||
1205 | +npcm7xx_emc_can_receive(int can_receive) "Can receive: %d" | ||
1206 | +npcm7xx_emc_packet_filtered_out(const char* fail_reason) "Packet filtered out: %s" | ||
1207 | +npcm7xx_emc_packet_dropped(uint32_t len) "%u byte packet dropped" | ||
1208 | +npcm7xx_emc_receiving_packet(uint32_t len) "Receiving %u byte packet" | ||
1209 | +npcm7xx_emc_received_packet(uint32_t len) "Received %u byte packet" | ||
1210 | +npcm7xx_emc_rx_done(uint32_t crxdsa) "RX done, CRXDSA=0x%x" | ||
1211 | +npcm7xx_emc_reg_read(int emc_num, uint32_t result, const char *name, int regno) "emc%d: 0x%x = reg[%s/%d]" | ||
1212 | +npcm7xx_emc_reg_write(int emc_num, const char *name, int regno, uint32_t value) "emc%d: reg[%s/%d] = 0x%x" | ||
538 | -- | 1213 | -- |
539 | 2.20.1 | 1214 | 2.20.1 |
540 | 1215 | ||
541 | 1216 | diff view generated by jsdifflib |
1 | From: Andrew Jeffery <andrew@aj.id.au> | 1 | From: Doug Evans <dje@google.com> |
---|---|---|---|
2 | 2 | ||
3 | The AST2600 includes a second cut-down version of the SD/MMC controller | 3 | This is a 10/100 ethernet device that has several features. |
4 | found in the AST2500, named the eMMC controller. It's cut down in the | 4 | Only the ones needed by the Linux driver have been implemented. |
5 | sense that it only supports one slot rather than two, but it brings the | 5 | See npcm7xx_emc.c for a list of unimplemented features. |
6 | total number of slots supported by the AST2600 to three. | ||
7 | 6 | ||
8 | The existing code assumed that the SD controller always provided two | 7 | Reviewed-by: Hao Wu <wuhaotsh@google.com> |
9 | slots. Rework the SDHCI object to expose the number of slots as a | 8 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> |
10 | property to be set by the SoC configuration. | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | 10 | Signed-off-by: Doug Evans <dje@google.com> | |
12 | Signed-off-by: Andrew Jeffery <andrew@aj.id.au> | 11 | Message-id: 20210218212453.831406-3-dje@google.com |
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
16 | Message-id: 20200114103433.30534-2-clg@kaod.org | ||
17 | [PMM: fixed up to use device_class_set_props()] | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 13 | --- |
20 | include/hw/sd/aspeed_sdhci.h | 1 + | 14 | docs/system/arm/nuvoton.rst | 3 ++- |
21 | hw/arm/aspeed.c | 2 +- | 15 | include/hw/arm/npcm7xx.h | 2 ++ |
22 | hw/arm/aspeed_ast2600.c | 2 ++ | 16 | hw/arm/npcm7xx.c | 50 +++++++++++++++++++++++++++++++++++-- |
23 | hw/arm/aspeed_soc.c | 2 ++ | 17 | 3 files changed, 52 insertions(+), 3 deletions(-) |
24 | hw/sd/aspeed_sdhci.c | 11 +++++++++-- | ||
25 | 5 files changed, 15 insertions(+), 3 deletions(-) | ||
26 | 18 | ||
27 | diff --git a/include/hw/sd/aspeed_sdhci.h b/include/hw/sd/aspeed_sdhci.h | 19 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst |
28 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/include/hw/sd/aspeed_sdhci.h | 21 | --- a/docs/system/arm/nuvoton.rst |
30 | +++ b/include/hw/sd/aspeed_sdhci.h | 22 | +++ b/docs/system/arm/nuvoton.rst |
31 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSDHCIState { | 23 | @@ -XXX,XX +XXX,XX @@ Supported devices |
32 | SysBusDevice parent; | 24 | * Analog to Digital Converter (ADC) |
33 | 25 | * Pulse Width Modulation (PWM) | |
34 | SDHCIState slots[ASPEED_SDHCI_NUM_SLOTS]; | 26 | * SMBus controller (SMBF) |
35 | + uint8_t num_slots; | 27 | + * Ethernet controller (EMC) |
36 | 28 | ||
37 | MemoryRegion iomem; | 29 | Missing devices |
38 | qemu_irq irq; | 30 | --------------- |
39 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 31 | @@ -XXX,XX +XXX,XX @@ Missing devices |
32 | * Shared memory (SHM) | ||
33 | * eSPI slave interface | ||
34 | |||
35 | - * Ethernet controllers (GMAC and EMC) | ||
36 | + * Ethernet controller (GMAC) | ||
37 | * USB device (USBD) | ||
38 | * Peripheral SPI controller (PSPI) | ||
39 | * SD/MMC host | ||
40 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
40 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
41 | --- a/hw/arm/aspeed.c | 42 | --- a/include/hw/arm/npcm7xx.h |
42 | +++ b/hw/arm/aspeed.c | 43 | +++ b/include/hw/arm/npcm7xx.h |
43 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | 44 | @@ -XXX,XX +XXX,XX @@ |
44 | amc->i2c_init(bmc); | 45 | #include "hw/misc/npcm7xx_gcr.h" |
45 | } | 46 | #include "hw/misc/npcm7xx_pwm.h" |
46 | 47 | #include "hw/misc/npcm7xx_rng.h" | |
47 | - for (i = 0; i < ARRAY_SIZE(bmc->soc.sdhci.slots); i++) { | 48 | +#include "hw/net/npcm7xx_emc.h" |
48 | + for (i = 0; i < bmc->soc.sdhci.num_slots; i++) { | 49 | #include "hw/nvram/npcm7xx_otp.h" |
49 | SDHCIState *sdhci = &bmc->soc.sdhci.slots[i]; | 50 | #include "hw/timer/npcm7xx_timer.h" |
50 | DriveInfo *dinfo = drive_get_next(IF_SD); | 51 | #include "hw/ssi/npcm7xx_fiu.h" |
51 | BlockBackend *blk; | 52 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { |
52 | diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c | 53 | EHCISysBusState ehci; |
54 | OHCISysBusState ohci; | ||
55 | NPCM7xxFIUState fiu[2]; | ||
56 | + NPCM7xxEMCState emc[2]; | ||
57 | } NPCM7xxState; | ||
58 | |||
59 | #define TYPE_NPCM7XX "npcm7xx" | ||
60 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | 61 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/hw/arm/aspeed_ast2600.c | 62 | --- a/hw/arm/npcm7xx.c |
55 | +++ b/hw/arm/aspeed_ast2600.c | 63 | +++ b/hw/arm/npcm7xx.c |
56 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_init(Object *obj) | 64 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { |
57 | sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci), | 65 | NPCM7XX_UART1_IRQ, |
58 | TYPE_ASPEED_SDHCI); | 66 | NPCM7XX_UART2_IRQ, |
59 | 67 | NPCM7XX_UART3_IRQ, | |
60 | + object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort); | 68 | + NPCM7XX_EMC1RX_IRQ = 15, |
61 | + | 69 | + NPCM7XX_EMC1TX_IRQ, |
62 | /* Init sd card slot class here so that they're under the correct parent */ | 70 | NPCM7XX_TIMER0_IRQ = 32, /* Timer Module 0 */ |
63 | for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | 71 | NPCM7XX_TIMER1_IRQ, |
64 | sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]), | 72 | NPCM7XX_TIMER2_IRQ, |
65 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | 73 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { |
66 | index XXXXXXX..XXXXXXX 100644 | 74 | NPCM7XX_SMBUS15_IRQ, |
67 | --- a/hw/arm/aspeed_soc.c | 75 | NPCM7XX_PWM0_IRQ = 93, /* PWM module 0 */ |
68 | +++ b/hw/arm/aspeed_soc.c | 76 | NPCM7XX_PWM1_IRQ, /* PWM module 1 */ |
69 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | 77 | + NPCM7XX_EMC2RX_IRQ = 114, |
70 | sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci), | 78 | + NPCM7XX_EMC2TX_IRQ, |
71 | TYPE_ASPEED_SDHCI); | 79 | NPCM7XX_GPIO0_IRQ = 116, |
72 | 80 | NPCM7XX_GPIO1_IRQ, | |
73 | + object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort); | 81 | NPCM7XX_GPIO2_IRQ, |
74 | + | 82 | @@ -XXX,XX +XXX,XX @@ static const hwaddr npcm7xx_smbus_addr[] = { |
75 | /* Init sd card slot class here so that they're under the correct parent */ | 83 | 0xf008f000, |
76 | for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
77 | sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]), | ||
78 | diff --git a/hw/sd/aspeed_sdhci.c b/hw/sd/aspeed_sdhci.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/sd/aspeed_sdhci.c | ||
81 | +++ b/hw/sd/aspeed_sdhci.c | ||
82 | @@ -XXX,XX +XXX,XX @@ | ||
83 | #include "qapi/error.h" | ||
84 | #include "hw/irq.h" | ||
85 | #include "migration/vmstate.h" | ||
86 | +#include "hw/qdev-properties.h" | ||
87 | |||
88 | #define ASPEED_SDHCI_INFO 0x00 | ||
89 | #define ASPEED_SDHCI_INFO_RESET 0x00030000 | ||
90 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdhci_realize(DeviceState *dev, Error **errp) | ||
91 | |||
92 | /* Create input irqs for the slots */ | ||
93 | qdev_init_gpio_in_named_with_opaque(DEVICE(sbd), aspeed_sdhci_set_irq, | ||
94 | - sdhci, NULL, ASPEED_SDHCI_NUM_SLOTS); | ||
95 | + sdhci, NULL, sdhci->num_slots); | ||
96 | |||
97 | sysbus_init_irq(sbd, &sdhci->irq); | ||
98 | memory_region_init_io(&sdhci->iomem, OBJECT(sdhci), &aspeed_sdhci_ops, | ||
99 | sdhci, TYPE_ASPEED_SDHCI, 0x1000); | ||
100 | sysbus_init_mmio(sbd, &sdhci->iomem); | ||
101 | |||
102 | - for (int i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
103 | + for (int i = 0; i < sdhci->num_slots; ++i) { | ||
104 | Object *sdhci_slot = OBJECT(&sdhci->slots[i]); | ||
105 | SysBusDevice *sbd_slot = SYS_BUS_DEVICE(&sdhci->slots[i]); | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_aspeed_sdhci = { | ||
108 | }, | ||
109 | }; | 84 | }; |
110 | 85 | ||
111 | +static Property aspeed_sdhci_properties[] = { | 86 | +/* Register base address for each EMC Module */ |
112 | + DEFINE_PROP_UINT8("num-slots", AspeedSDHCIState, num_slots, 0), | 87 | +static const hwaddr npcm7xx_emc_addr[] = { |
113 | + DEFINE_PROP_END_OF_LIST(), | 88 | + 0xf0825000, |
89 | + 0xf0826000, | ||
114 | +}; | 90 | +}; |
115 | + | 91 | + |
116 | static void aspeed_sdhci_class_init(ObjectClass *classp, void *data) | 92 | static const struct { |
117 | { | 93 | hwaddr regs_addr; |
118 | DeviceClass *dc = DEVICE_CLASS(classp); | 94 | uint32_t unconnected_pins; |
119 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdhci_class_init(ObjectClass *classp, void *data) | 95 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) |
120 | dc->realize = aspeed_sdhci_realize; | 96 | for (i = 0; i < ARRAY_SIZE(s->pwm); i++) { |
121 | dc->reset = aspeed_sdhci_reset; | 97 | object_initialize_child(obj, "pwm[*]", &s->pwm[i], TYPE_NPCM7XX_PWM); |
122 | dc->vmsd = &vmstate_aspeed_sdhci; | 98 | } |
123 | + device_class_set_props(dc, aspeed_sdhci_properties); | 99 | + |
100 | + for (i = 0; i < ARRAY_SIZE(s->emc); i++) { | ||
101 | + object_initialize_child(obj, "emc[*]", &s->emc[i], TYPE_NPCM7XX_EMC); | ||
102 | + } | ||
124 | } | 103 | } |
125 | 104 | ||
126 | static TypeInfo aspeed_sdhci_info = { | 105 | static void npcm7xx_realize(DeviceState *dev, Error **errp) |
106 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
107 | sysbus_connect_irq(sbd, i, npcm7xx_irq(s, NPCM7XX_PWM0_IRQ + i)); | ||
108 | } | ||
109 | |||
110 | + /* | ||
111 | + * EMC Modules. Cannot fail. | ||
112 | + * The mapping of the device to its netdev backend works as follows: | ||
113 | + * emc[i] = nd_table[i] | ||
114 | + * This works around the inability to specify the netdev property for the | ||
115 | + * emc device: it's not pluggable and thus the -device option can't be | ||
116 | + * used. | ||
117 | + */ | ||
118 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_emc_addr) != ARRAY_SIZE(s->emc)); | ||
119 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(s->emc) != 2); | ||
120 | + for (i = 0; i < ARRAY_SIZE(s->emc); i++) { | ||
121 | + s->emc[i].emc_num = i; | ||
122 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->emc[i]); | ||
123 | + if (nd_table[i].used) { | ||
124 | + qemu_check_nic_model(&nd_table[i], TYPE_NPCM7XX_EMC); | ||
125 | + qdev_set_nic_properties(DEVICE(sbd), &nd_table[i]); | ||
126 | + } | ||
127 | + /* | ||
128 | + * The device exists regardless of whether it's connected to a QEMU | ||
129 | + * netdev backend. So always instantiate it even if there is no | ||
130 | + * backend. | ||
131 | + */ | ||
132 | + sysbus_realize(sbd, &error_abort); | ||
133 | + sysbus_mmio_map(sbd, 0, npcm7xx_emc_addr[i]); | ||
134 | + int tx_irq = i == 0 ? NPCM7XX_EMC1TX_IRQ : NPCM7XX_EMC2TX_IRQ; | ||
135 | + int rx_irq = i == 0 ? NPCM7XX_EMC1RX_IRQ : NPCM7XX_EMC2RX_IRQ; | ||
136 | + /* | ||
137 | + * N.B. The values for the second argument sysbus_connect_irq are | ||
138 | + * chosen to match the registration order in npcm7xx_emc_realize. | ||
139 | + */ | ||
140 | + sysbus_connect_irq(sbd, 0, npcm7xx_irq(s, tx_irq)); | ||
141 | + sysbus_connect_irq(sbd, 1, npcm7xx_irq(s, rx_irq)); | ||
142 | + } | ||
143 | + | ||
144 | /* | ||
145 | * Flash Interface Unit (FIU). Can fail if incorrect number of chip selects | ||
146 | * specified, but this is a programming error. | ||
147 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
148 | create_unimplemented_device("npcm7xx.vcd", 0xf0810000, 64 * KiB); | ||
149 | create_unimplemented_device("npcm7xx.ece", 0xf0820000, 8 * KiB); | ||
150 | create_unimplemented_device("npcm7xx.vdma", 0xf0822000, 8 * KiB); | ||
151 | - create_unimplemented_device("npcm7xx.emc1", 0xf0825000, 4 * KiB); | ||
152 | - create_unimplemented_device("npcm7xx.emc2", 0xf0826000, 4 * KiB); | ||
153 | create_unimplemented_device("npcm7xx.usbd[0]", 0xf0830000, 4 * KiB); | ||
154 | create_unimplemented_device("npcm7xx.usbd[1]", 0xf0831000, 4 * KiB); | ||
155 | create_unimplemented_device("npcm7xx.usbd[2]", 0xf0832000, 4 * KiB); | ||
127 | -- | 156 | -- |
128 | 2.20.1 | 157 | 2.20.1 |
129 | 158 | ||
130 | 159 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Doug Evans <dje@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | 3 | Reviewed-by: Hao Wu <wuhaotsh@google.com> |
4 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Doug Evans <dje@google.com> |
6 | Message-id: 20200123132823.1117486-10-damien.hedde@greensocs.com | 7 | Message-id: 20210218212453.831406-4-dje@google.com |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 9 | --- |
9 | docs/devel/index.rst | 1 + | 10 | tests/qtest/npcm7xx_emc-test.c | 862 +++++++++++++++++++++++++++++++++ |
10 | docs/devel/reset.rst | 289 +++++++++++++++++++++++++++++++++++++++++++ | 11 | tests/qtest/meson.build | 3 +- |
11 | 2 files changed, 290 insertions(+) | 12 | 2 files changed, 864 insertions(+), 1 deletion(-) |
12 | create mode 100644 docs/devel/reset.rst | 13 | create mode 100644 tests/qtest/npcm7xx_emc-test.c |
13 | 14 | ||
14 | diff --git a/docs/devel/index.rst b/docs/devel/index.rst | 15 | diff --git a/tests/qtest/npcm7xx_emc-test.c b/tests/qtest/npcm7xx_emc-test.c |
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/docs/devel/index.rst | ||
17 | +++ b/docs/devel/index.rst | ||
18 | @@ -XXX,XX +XXX,XX @@ Contents: | ||
19 | tcg | ||
20 | tcg-plugins | ||
21 | bitops | ||
22 | + reset | ||
23 | diff --git a/docs/devel/reset.rst b/docs/devel/reset.rst | ||
24 | new file mode 100644 | 16 | new file mode 100644 |
25 | index XXXXXXX..XXXXXXX | 17 | index XXXXXXX..XXXXXXX |
26 | --- /dev/null | 18 | --- /dev/null |
27 | +++ b/docs/devel/reset.rst | 19 | +++ b/tests/qtest/npcm7xx_emc-test.c |
28 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
29 | + | 21 | +/* |
30 | +======================================= | 22 | + * QTests for Nuvoton NPCM7xx EMC Modules. |
31 | +Reset in QEMU: the Resettable interface | 23 | + * |
32 | +======================================= | 24 | + * Copyright 2020 Google LLC |
33 | + | 25 | + * |
34 | +The reset of qemu objects is handled using the resettable interface declared | 26 | + * This program is free software; you can redistribute it and/or modify it |
35 | +in ``include/hw/resettable.h``. | 27 | + * under the terms of the GNU General Public License as published by the |
36 | + | 28 | + * Free Software Foundation; either version 2 of the License, or |
37 | +This interface allows objects to be grouped (on a tree basis); so that the | 29 | + * (at your option) any later version. |
38 | +whole group can be reset consistently. Each individual member object does not | 30 | + * |
39 | +have to care about others; in particular, problems of order (which object is | 31 | + * This program is distributed in the hope that it will be useful, but WITHOUT |
40 | +reset first) are addressed. | 32 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
41 | + | 33 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
42 | +As of now DeviceClass and BusClass implement this interface. | 34 | + * for more details. |
43 | + | 35 | + */ |
44 | + | 36 | + |
45 | +Triggering reset | 37 | +#include "qemu/osdep.h" |
46 | +---------------- | 38 | +#include "qemu-common.h" |
47 | + | 39 | +#include "libqos/libqos.h" |
48 | +This section documents the APIs which "users" of a resettable object should use | 40 | +#include "qapi/qmp/qdict.h" |
49 | +to control it. All resettable control functions must be called while holding | 41 | +#include "qapi/qmp/qnum.h" |
50 | +the iothread lock. | 42 | +#include "qemu/bitops.h" |
51 | + | 43 | +#include "qemu/iov.h" |
52 | +You can apply a reset to an object using ``resettable_assert_reset()``. You need | 44 | + |
53 | +to call ``resettable_release_reset()`` to release the object from reset. To | 45 | +/* Name of the emc device. */ |
54 | +instantly reset an object, without keeping it in reset state, just call | 46 | +#define TYPE_NPCM7XX_EMC "npcm7xx-emc" |
55 | +``resettable_reset()``. These functions take two parameters: a pointer to the | 47 | + |
56 | +object to reset and a reset type. | 48 | +/* Timeout for various operations, in seconds. */ |
57 | + | 49 | +#define TIMEOUT_SECONDS 10 |
58 | +Several types of reset will be supported. For now only cold reset is defined; | 50 | + |
59 | +others may be added later. The Resettable interface handles reset types with an | 51 | +/* Address in memory of the descriptor. */ |
60 | +enum: | 52 | +#define DESC_ADDR (1 << 20) /* 1 MiB */ |
61 | + | 53 | + |
62 | +``RESET_TYPE_COLD`` | 54 | +/* Address in memory of the data packet. */ |
63 | + Cold reset is supported by every resettable object. In QEMU, it means we reset | 55 | +#define DATA_ADDR (DESC_ADDR + 4096) |
64 | + to the initial state corresponding to the start of QEMU; this might differ | 56 | + |
65 | + from what is a real hardware cold reset. It differs from other resets (like | 57 | +#define CRC_LENGTH 4 |
66 | + warm or bus resets) which may keep certain parts untouched. | 58 | + |
67 | + | 59 | +#define NUM_TX_DESCRIPTORS 3 |
68 | +Calling ``resettable_reset()`` is equivalent to calling | 60 | +#define NUM_RX_DESCRIPTORS 2 |
69 | +``resettable_assert_reset()`` then ``resettable_release_reset()``. It is | 61 | + |
70 | +possible to interleave multiple calls to these three functions. There may | 62 | +/* Size of tx,rx test buffers. */ |
71 | +be several reset sources/controllers of a given object. The interface handles | 63 | +#define TX_DATA_LEN 64 |
72 | +everything and the different reset controllers do not need to know anything | 64 | +#define RX_DATA_LEN 64 |
73 | +about each others. The object will leave reset state only when each other | 65 | + |
74 | +controllers end their reset operation. This point is handled internally by | 66 | +#define TX_STEP_COUNT 10000 |
75 | +maintaining a count of in-progress resets; it is crucial to call | 67 | +#define RX_STEP_COUNT 10000 |
76 | +``resettable_release_reset()`` one time and only one time per | 68 | + |
77 | +``resettable_assert_reset()`` call. | 69 | +/* 32-bit register indices. */ |
78 | + | 70 | +typedef enum NPCM7xxPWMRegister { |
79 | +For now migration of a device or bus in reset is not supported. Care must be | 71 | + /* Control registers. */ |
80 | +taken not to delay ``resettable_release_reset()`` after its | 72 | + REG_CAMCMR, |
81 | +``resettable_assert_reset()`` counterpart. | 73 | + REG_CAMEN, |
82 | + | 74 | + |
83 | +Note that, since resettable is an interface, the API takes a simple Object as | 75 | + /* There are 16 CAMn[ML] registers. */ |
84 | +parameter. Still, it is a programming error to call a resettable function on a | 76 | + REG_CAMM_BASE, |
85 | +non-resettable object and it will trigger a run time assert error. Since most | 77 | + REG_CAML_BASE, |
86 | +calls to resettable interface are done through base class functions, such an | 78 | + |
87 | +error is not likely to happen. | 79 | + REG_TXDLSA = 0x22, |
88 | + | 80 | + REG_RXDLSA, |
89 | +For Devices and Buses, the following helper functions exist: | 81 | + REG_MCMDR, |
90 | + | 82 | + REG_MIID, |
91 | +- ``device_cold_reset()`` | 83 | + REG_MIIDA, |
92 | +- ``bus_cold_reset()`` | 84 | + REG_FFTCR, |
93 | + | 85 | + REG_TSDR, |
94 | +These are simple wrappers around resettable_reset() function; they only cast the | 86 | + REG_RSDR, |
95 | +Device or Bus into an Object and pass the cold reset type. When possible | 87 | + REG_DMARFC, |
96 | +prefer to use these functions instead of ``resettable_reset()``. | 88 | + REG_MIEN, |
97 | + | 89 | + |
98 | +Device and bus functions co-exist because there can be semantic differences | 90 | + /* Status registers. */ |
99 | +between resetting a bus and resetting the controller bridge which owns it. | 91 | + REG_MISTA, |
100 | +For example, consider a SCSI controller. Resetting the controller puts all | 92 | + REG_MGSTA, |
101 | +its registers back to what reset state was as well as reset everything on the | 93 | + REG_MPCNT, |
102 | +SCSI bus, whereas resetting just the SCSI bus only resets everything that's on | 94 | + REG_MRPC, |
103 | +it but not the controller. | 95 | + REG_MRPCC, |
104 | + | 96 | + REG_MREPC, |
105 | + | 97 | + REG_DMARFS, |
106 | +Multi-phase mechanism | 98 | + REG_CTXDSA, |
107 | +--------------------- | 99 | + REG_CTXBSA, |
108 | + | 100 | + REG_CRXDSA, |
109 | +This section documents the internals of the resettable interface. | 101 | + REG_CRXBSA, |
110 | + | 102 | + |
111 | +The resettable interface uses a multi-phase system to relieve objects and | 103 | + NPCM7XX_NUM_EMC_REGS, |
112 | +machines from reset ordering problems. To address this, the reset operation | 104 | +} NPCM7xxPWMRegister; |
113 | +of an object is split into three well defined phases. | 105 | + |
114 | + | 106 | +enum { NUM_CAMML_REGS = 16 }; |
115 | +When resetting several objects (for example the whole machine at simulation | 107 | + |
116 | +startup), all first phases of all objects are executed, then all second phases | 108 | +/* REG_CAMCMR fields */ |
117 | +and then all third phases. | 109 | +/* Enable CAM Compare */ |
118 | + | 110 | +#define REG_CAMCMR_ECMP (1 << 4) |
119 | +The three phases are: | 111 | +/* Accept Unicast Packet */ |
120 | + | 112 | +#define REG_CAMCMR_AUP (1 << 0) |
121 | +1. The **enter** phase is executed when the object enters reset. It resets only | 113 | + |
122 | + local state of the object; it must not do anything that has a side-effect | 114 | +/* REG_MCMDR fields */ |
123 | + on other objects, such as raising or lowering a qemu_irq line or reading or | 115 | +/* Software Reset */ |
124 | + writing guest memory. | 116 | +#define REG_MCMDR_SWR (1 << 24) |
125 | + | 117 | +/* Frame Transmission On */ |
126 | +2. The **hold** phase is executed for entry into reset, once every object in the | 118 | +#define REG_MCMDR_TXON (1 << 8) |
127 | + group which is being reset has had its *enter* phase executed. At this point | 119 | +/* Accept Long Packet */ |
128 | + devices can do actions that affect other objects. | 120 | +#define REG_MCMDR_ALP (1 << 1) |
129 | + | 121 | +/* Frame Reception On */ |
130 | +3. The **exit** phase is executed when the object leaves the reset state. | 122 | +#define REG_MCMDR_RXON (1 << 0) |
131 | + Actions affecting other objects are permitted. | 123 | + |
132 | + | 124 | +/* REG_MIEN fields */ |
133 | +As said in previous section, the interface maintains a count of reset. This | 125 | +/* Enable Transmit Completion Interrupt */ |
134 | +count is used to ensure phases are executed only when required. *enter* and | 126 | +#define REG_MIEN_ENTXCP (1 << 18) |
135 | +*hold* phases are executed only when asserting reset for the first time | 127 | +/* Enable Transmit Interrupt */ |
136 | +(if an object is already in reset state when calling | 128 | +#define REG_MIEN_ENTXINTR (1 << 16) |
137 | +``resettable_assert_reset()`` or ``resettable_reset()``, they are not | 129 | +/* Enable Receive Good Interrupt */ |
138 | +executed). | 130 | +#define REG_MIEN_ENRXGD (1 << 4) |
139 | +The *exit* phase is executed only when the last reset operation ends. Therefore | 131 | +/* ENable Receive Interrupt */ |
140 | +the object does not need to care how many of reset controllers it has and how | 132 | +#define REG_MIEN_ENRXINTR (1 << 0) |
141 | +many of them have started a reset. | 133 | + |
142 | + | 134 | +/* REG_MISTA fields */ |
143 | + | 135 | +/* Transmit Bus Error Interrupt */ |
144 | +Handling reset in a resettable object | 136 | +#define REG_MISTA_TXBERR (1 << 24) |
145 | +------------------------------------- | 137 | +/* Transmit Descriptor Unavailable Interrupt */ |
146 | + | 138 | +#define REG_MISTA_TDU (1 << 23) |
147 | +This section documents the APIs that an implementation of a resettable object | 139 | +/* Transmit Completion Interrupt */ |
148 | +must provide and what functions it has access to. It is intended for people | 140 | +#define REG_MISTA_TXCP (1 << 18) |
149 | +who want to implement or convert a class which has the resettable interface; | 141 | +/* Transmit Interrupt */ |
150 | +for example when specializing an existing device or bus. | 142 | +#define REG_MISTA_TXINTR (1 << 16) |
151 | + | 143 | +/* Receive Bus Error Interrupt */ |
152 | +Methods to implement | 144 | +#define REG_MISTA_RXBERR (1 << 11) |
153 | +.................... | 145 | +/* Receive Descriptor Unavailable Interrupt */ |
154 | + | 146 | +#define REG_MISTA_RDU (1 << 10) |
155 | +Three methods should be defined or left empty. Each method corresponds to a | 147 | +/* DMA Early Notification Interrupt */ |
156 | +phase of the reset; they are name ``phases.enter()``, ``phases.hold()`` and | 148 | +#define REG_MISTA_DENI (1 << 9) |
157 | +``phases.exit()``. They all take the object as parameter. The *enter* method | 149 | +/* Maximum Frame Length Interrupt */ |
158 | +also take the reset type as second parameter. | 150 | +#define REG_MISTA_DFOI (1 << 8) |
159 | + | 151 | +/* Receive Good Interrupt */ |
160 | +When extending an existing class, these methods may need to be extended too. | 152 | +#define REG_MISTA_RXGD (1 << 4) |
161 | +The ``resettable_class_set_parent_phases()`` class function may be used to | 153 | +/* Packet Too Long Interrupt */ |
162 | +backup parent class methods. | 154 | +#define REG_MISTA_PTLE (1 << 3) |
163 | + | 155 | +/* Receive Interrupt */ |
164 | +Here follows an example to implement reset for a Device which sets an IO while | 156 | +#define REG_MISTA_RXINTR (1 << 0) |
165 | +in reset. | 157 | + |
166 | + | 158 | +typedef struct NPCM7xxEMCTxDesc NPCM7xxEMCTxDesc; |
167 | +:: | 159 | +typedef struct NPCM7xxEMCRxDesc NPCM7xxEMCRxDesc; |
168 | + | 160 | + |
169 | + static void mydev_reset_enter(Object *obj, ResetType type) | 161 | +struct NPCM7xxEMCTxDesc { |
162 | + uint32_t flags; | ||
163 | + uint32_t txbsa; | ||
164 | + uint32_t status_and_length; | ||
165 | + uint32_t ntxdsa; | ||
166 | +}; | ||
167 | + | ||
168 | +struct NPCM7xxEMCRxDesc { | ||
169 | + uint32_t status_and_length; | ||
170 | + uint32_t rxbsa; | ||
171 | + uint32_t reserved; | ||
172 | + uint32_t nrxdsa; | ||
173 | +}; | ||
174 | + | ||
175 | +/* NPCM7xxEMCTxDesc.flags values */ | ||
176 | +/* Owner: 0 = cpu, 1 = emc */ | ||
177 | +#define TX_DESC_FLAG_OWNER_MASK (1 << 31) | ||
178 | +/* Transmit interrupt enable */ | ||
179 | +#define TX_DESC_FLAG_INTEN (1 << 2) | ||
180 | + | ||
181 | +/* NPCM7xxEMCTxDesc.status_and_length values */ | ||
182 | +/* Transmission complete */ | ||
183 | +#define TX_DESC_STATUS_TXCP (1 << 19) | ||
184 | +/* Transmit interrupt */ | ||
185 | +#define TX_DESC_STATUS_TXINTR (1 << 16) | ||
186 | + | ||
187 | +/* NPCM7xxEMCRxDesc.status_and_length values */ | ||
188 | +/* Owner: 0b00 = cpu, 0b10 = emc */ | ||
189 | +#define RX_DESC_STATUS_OWNER_SHIFT 30 | ||
190 | +#define RX_DESC_STATUS_OWNER_MASK 0xc0000000 | ||
191 | +/* Frame Reception Complete */ | ||
192 | +#define RX_DESC_STATUS_RXGD (1 << 20) | ||
193 | +/* Packet too long */ | ||
194 | +#define RX_DESC_STATUS_PTLE (1 << 19) | ||
195 | +/* Receive Interrupt */ | ||
196 | +#define RX_DESC_STATUS_RXINTR (1 << 16) | ||
197 | + | ||
198 | +#define RX_DESC_PKT_LEN(word) ((uint32_t) (word) & 0xffff) | ||
199 | + | ||
200 | +typedef struct EMCModule { | ||
201 | + int rx_irq; | ||
202 | + int tx_irq; | ||
203 | + uint64_t base_addr; | ||
204 | +} EMCModule; | ||
205 | + | ||
206 | +typedef struct TestData { | ||
207 | + const EMCModule *module; | ||
208 | +} TestData; | ||
209 | + | ||
210 | +static const EMCModule emc_module_list[] = { | ||
170 | + { | 211 | + { |
171 | + MyDevClass *myclass = MYDEV_GET_CLASS(obj); | 212 | + .rx_irq = 15, |
172 | + MyDevState *mydev = MYDEV(obj); | 213 | + .tx_irq = 16, |
173 | + /* call parent class enter phase */ | 214 | + .base_addr = 0xf0825000 |
174 | + if (myclass->parent_phases.enter) { | 215 | + }, |
175 | + myclass->parent_phases.enter(obj, type); | 216 | + { |
217 | + .rx_irq = 114, | ||
218 | + .tx_irq = 115, | ||
219 | + .base_addr = 0xf0826000 | ||
220 | + } | ||
221 | +}; | ||
222 | + | ||
223 | +/* Returns the index of the EMC module. */ | ||
224 | +static int emc_module_index(const EMCModule *mod) | ||
225 | +{ | ||
226 | + ptrdiff_t diff = mod - emc_module_list; | ||
227 | + | ||
228 | + g_assert_true(diff >= 0 && diff < ARRAY_SIZE(emc_module_list)); | ||
229 | + | ||
230 | + return diff; | ||
231 | +} | ||
232 | + | ||
233 | +static void packet_test_clear(void *sockets) | ||
234 | +{ | ||
235 | + int *test_sockets = sockets; | ||
236 | + | ||
237 | + close(test_sockets[0]); | ||
238 | + g_free(test_sockets); | ||
239 | +} | ||
240 | + | ||
241 | +static int *packet_test_init(int module_num, GString *cmd_line) | ||
242 | +{ | ||
243 | + int *test_sockets = g_new(int, 2); | ||
244 | + int ret = socketpair(PF_UNIX, SOCK_STREAM, 0, test_sockets); | ||
245 | + g_assert_cmpint(ret, != , -1); | ||
246 | + | ||
247 | + /* | ||
248 | + * KISS and use -nic. We specify two nics (both emc{0,1}) because there's | ||
249 | + * currently no way to specify only emc1: The driver implicitly relies on | ||
250 | + * emc[i] == nd_table[i]. | ||
251 | + */ | ||
252 | + if (module_num == 0) { | ||
253 | + g_string_append_printf(cmd_line, | ||
254 | + " -nic socket,fd=%d,model=" TYPE_NPCM7XX_EMC " " | ||
255 | + " -nic user,model=" TYPE_NPCM7XX_EMC " ", | ||
256 | + test_sockets[1]); | ||
257 | + } else { | ||
258 | + g_string_append_printf(cmd_line, | ||
259 | + " -nic user,model=" TYPE_NPCM7XX_EMC " " | ||
260 | + " -nic socket,fd=%d,model=" TYPE_NPCM7XX_EMC " ", | ||
261 | + test_sockets[1]); | ||
262 | + } | ||
263 | + | ||
264 | + g_test_queue_destroy(packet_test_clear, test_sockets); | ||
265 | + return test_sockets; | ||
266 | +} | ||
267 | + | ||
268 | +static uint32_t emc_read(QTestState *qts, const EMCModule *mod, | ||
269 | + NPCM7xxPWMRegister regno) | ||
270 | +{ | ||
271 | + return qtest_readl(qts, mod->base_addr + regno * sizeof(uint32_t)); | ||
272 | +} | ||
273 | + | ||
274 | +static void emc_write(QTestState *qts, const EMCModule *mod, | ||
275 | + NPCM7xxPWMRegister regno, uint32_t value) | ||
276 | +{ | ||
277 | + qtest_writel(qts, mod->base_addr + regno * sizeof(uint32_t), value); | ||
278 | +} | ||
279 | + | ||
280 | +static void emc_read_tx_desc(QTestState *qts, uint32_t addr, | ||
281 | + NPCM7xxEMCTxDesc *desc) | ||
282 | +{ | ||
283 | + qtest_memread(qts, addr, desc, sizeof(*desc)); | ||
284 | + desc->flags = le32_to_cpu(desc->flags); | ||
285 | + desc->txbsa = le32_to_cpu(desc->txbsa); | ||
286 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
287 | + desc->ntxdsa = le32_to_cpu(desc->ntxdsa); | ||
288 | +} | ||
289 | + | ||
290 | +static void emc_write_tx_desc(QTestState *qts, const NPCM7xxEMCTxDesc *desc, | ||
291 | + uint32_t addr) | ||
292 | +{ | ||
293 | + NPCM7xxEMCTxDesc le_desc; | ||
294 | + | ||
295 | + le_desc.flags = cpu_to_le32(desc->flags); | ||
296 | + le_desc.txbsa = cpu_to_le32(desc->txbsa); | ||
297 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
298 | + le_desc.ntxdsa = cpu_to_le32(desc->ntxdsa); | ||
299 | + qtest_memwrite(qts, addr, &le_desc, sizeof(le_desc)); | ||
300 | +} | ||
301 | + | ||
302 | +static void emc_read_rx_desc(QTestState *qts, uint32_t addr, | ||
303 | + NPCM7xxEMCRxDesc *desc) | ||
304 | +{ | ||
305 | + qtest_memread(qts, addr, desc, sizeof(*desc)); | ||
306 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
307 | + desc->rxbsa = le32_to_cpu(desc->rxbsa); | ||
308 | + desc->reserved = le32_to_cpu(desc->reserved); | ||
309 | + desc->nrxdsa = le32_to_cpu(desc->nrxdsa); | ||
310 | +} | ||
311 | + | ||
312 | +static void emc_write_rx_desc(QTestState *qts, const NPCM7xxEMCRxDesc *desc, | ||
313 | + uint32_t addr) | ||
314 | +{ | ||
315 | + NPCM7xxEMCRxDesc le_desc; | ||
316 | + | ||
317 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
318 | + le_desc.rxbsa = cpu_to_le32(desc->rxbsa); | ||
319 | + le_desc.reserved = cpu_to_le32(desc->reserved); | ||
320 | + le_desc.nrxdsa = cpu_to_le32(desc->nrxdsa); | ||
321 | + qtest_memwrite(qts, addr, &le_desc, sizeof(le_desc)); | ||
322 | +} | ||
323 | + | ||
324 | +/* | ||
325 | + * Reset the EMC module. | ||
326 | + * The module must be reset before, e.g., TXDLSA,RXDLSA are changed. | ||
327 | + */ | ||
328 | +static bool emc_soft_reset(QTestState *qts, const EMCModule *mod) | ||
329 | +{ | ||
330 | + uint32_t val; | ||
331 | + uint64_t end_time; | ||
332 | + | ||
333 | + emc_write(qts, mod, REG_MCMDR, REG_MCMDR_SWR); | ||
334 | + | ||
335 | + /* | ||
336 | + * Wait for device to reset as the linux driver does. | ||
337 | + * During reset the AHB reads 0 for all registers. So first wait for | ||
338 | + * something that resets to non-zero, and then wait for SWR becoming 0. | ||
339 | + */ | ||
340 | + end_time = g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | ||
341 | + | ||
342 | + do { | ||
343 | + qtest_clock_step(qts, 100); | ||
344 | + val = emc_read(qts, mod, REG_FFTCR); | ||
345 | + } while (val == 0 && g_get_monotonic_time() < end_time); | ||
346 | + if (val != 0) { | ||
347 | + do { | ||
348 | + qtest_clock_step(qts, 100); | ||
349 | + val = emc_read(qts, mod, REG_MCMDR); | ||
350 | + if ((val & REG_MCMDR_SWR) == 0) { | ||
351 | + /* | ||
352 | + * N.B. The CAMs have been reset here, so macaddr matching of | ||
353 | + * incoming packets will not work. | ||
354 | + */ | ||
355 | + return true; | ||
356 | + } | ||
357 | + } while (g_get_monotonic_time() < end_time); | ||
358 | + } | ||
359 | + | ||
360 | + g_message("%s: Timeout expired", __func__); | ||
361 | + return false; | ||
362 | +} | ||
363 | + | ||
364 | +/* Check emc registers are reset to default value. */ | ||
365 | +static void test_init(gconstpointer test_data) | ||
366 | +{ | ||
367 | + const TestData *td = test_data; | ||
368 | + const EMCModule *mod = td->module; | ||
369 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
370 | + int i; | ||
371 | + | ||
372 | +#define CHECK_REG(regno, value) \ | ||
373 | + do { \ | ||
374 | + g_assert_cmphex(emc_read(qts, mod, (regno)), ==, (value)); \ | ||
375 | + } while (0) | ||
376 | + | ||
377 | + CHECK_REG(REG_CAMCMR, 0); | ||
378 | + CHECK_REG(REG_CAMEN, 0); | ||
379 | + CHECK_REG(REG_TXDLSA, 0xfffffffc); | ||
380 | + CHECK_REG(REG_RXDLSA, 0xfffffffc); | ||
381 | + CHECK_REG(REG_MCMDR, 0); | ||
382 | + CHECK_REG(REG_MIID, 0); | ||
383 | + CHECK_REG(REG_MIIDA, 0x00900000); | ||
384 | + CHECK_REG(REG_FFTCR, 0x0101); | ||
385 | + CHECK_REG(REG_DMARFC, 0x0800); | ||
386 | + CHECK_REG(REG_MIEN, 0); | ||
387 | + CHECK_REG(REG_MISTA, 0); | ||
388 | + CHECK_REG(REG_MGSTA, 0); | ||
389 | + CHECK_REG(REG_MPCNT, 0x7fff); | ||
390 | + CHECK_REG(REG_MRPC, 0); | ||
391 | + CHECK_REG(REG_MRPCC, 0); | ||
392 | + CHECK_REG(REG_MREPC, 0); | ||
393 | + CHECK_REG(REG_DMARFS, 0); | ||
394 | + CHECK_REG(REG_CTXDSA, 0); | ||
395 | + CHECK_REG(REG_CTXBSA, 0); | ||
396 | + CHECK_REG(REG_CRXDSA, 0); | ||
397 | + CHECK_REG(REG_CRXBSA, 0); | ||
398 | + | ||
399 | +#undef CHECK_REG | ||
400 | + | ||
401 | + for (i = 0; i < NUM_CAMML_REGS; ++i) { | ||
402 | + g_assert_cmpuint(emc_read(qts, mod, REG_CAMM_BASE + i * 2), ==, | ||
403 | + 0); | ||
404 | + g_assert_cmpuint(emc_read(qts, mod, REG_CAML_BASE + i * 2), ==, | ||
405 | + 0); | ||
406 | + } | ||
407 | + | ||
408 | + qtest_quit(qts); | ||
409 | +} | ||
410 | + | ||
411 | +static bool emc_wait_irq(QTestState *qts, const EMCModule *mod, int step, | ||
412 | + bool is_tx) | ||
413 | +{ | ||
414 | + uint64_t end_time = | ||
415 | + g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | ||
416 | + | ||
417 | + do { | ||
418 | + if (qtest_get_irq(qts, is_tx ? mod->tx_irq : mod->rx_irq)) { | ||
419 | + return true; | ||
176 | + } | 420 | + } |
177 | + /* initialize local state only */ | 421 | + qtest_clock_step(qts, step); |
178 | + mydev->var = 0; | 422 | + } while (g_get_monotonic_time() < end_time); |
179 | + } | 423 | + |
180 | + | 424 | + g_message("%s: Timeout expired", __func__); |
181 | + static void mydev_reset_hold(Object *obj) | 425 | + return false; |
426 | +} | ||
427 | + | ||
428 | +static bool emc_wait_mista(QTestState *qts, const EMCModule *mod, int step, | ||
429 | + uint32_t flag) | ||
430 | +{ | ||
431 | + uint64_t end_time = | ||
432 | + g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | ||
433 | + | ||
434 | + do { | ||
435 | + uint32_t mista = emc_read(qts, mod, REG_MISTA); | ||
436 | + if (mista & flag) { | ||
437 | + return true; | ||
438 | + } | ||
439 | + qtest_clock_step(qts, step); | ||
440 | + } while (g_get_monotonic_time() < end_time); | ||
441 | + | ||
442 | + g_message("%s: Timeout expired", __func__); | ||
443 | + return false; | ||
444 | +} | ||
445 | + | ||
446 | +static bool wait_socket_readable(int fd) | ||
447 | +{ | ||
448 | + fd_set read_fds; | ||
449 | + struct timeval tv; | ||
450 | + int rv; | ||
451 | + | ||
452 | + FD_ZERO(&read_fds); | ||
453 | + FD_SET(fd, &read_fds); | ||
454 | + tv.tv_sec = TIMEOUT_SECONDS; | ||
455 | + tv.tv_usec = 0; | ||
456 | + rv = select(fd + 1, &read_fds, NULL, NULL, &tv); | ||
457 | + if (rv == -1) { | ||
458 | + perror("select"); | ||
459 | + } else if (rv == 0) { | ||
460 | + g_message("%s: Timeout expired", __func__); | ||
461 | + } | ||
462 | + return rv == 1; | ||
463 | +} | ||
464 | + | ||
465 | +/* Initialize *desc (in host endian format). */ | ||
466 | +static void init_tx_desc(NPCM7xxEMCTxDesc *desc, size_t count, | ||
467 | + uint32_t desc_addr) | ||
468 | +{ | ||
469 | + g_assert(count >= 2); | ||
470 | + memset(&desc[0], 0, sizeof(*desc) * count); | ||
471 | + /* Leave the last one alone, owned by the cpu -> stops transmission. */ | ||
472 | + for (size_t i = 0; i < count - 1; ++i) { | ||
473 | + desc[i].flags = | ||
474 | + (TX_DESC_FLAG_OWNER_MASK | /* owner = 1: emc */ | ||
475 | + TX_DESC_FLAG_INTEN | | ||
476 | + 0 | /* crc append = 0 */ | ||
477 | + 0 /* padding enable = 0 */); | ||
478 | + desc[i].status_and_length = | ||
479 | + (0 | /* collision count = 0 */ | ||
480 | + 0 | /* SQE = 0 */ | ||
481 | + 0 | /* PAU = 0 */ | ||
482 | + 0 | /* TXHA = 0 */ | ||
483 | + 0 | /* LC = 0 */ | ||
484 | + 0 | /* TXABT = 0 */ | ||
485 | + 0 | /* NCS = 0 */ | ||
486 | + 0 | /* EXDEF = 0 */ | ||
487 | + 0 | /* TXCP = 0 */ | ||
488 | + 0 | /* DEF = 0 */ | ||
489 | + 0 | /* TXINTR = 0 */ | ||
490 | + 0 /* length filled in later */); | ||
491 | + desc[i].ntxdsa = desc_addr + (i + 1) * sizeof(*desc); | ||
492 | + } | ||
493 | +} | ||
494 | + | ||
495 | +static void enable_tx(QTestState *qts, const EMCModule *mod, | ||
496 | + const NPCM7xxEMCTxDesc *desc, size_t count, | ||
497 | + uint32_t desc_addr, uint32_t mien_flags) | ||
498 | +{ | ||
499 | + /* Write the descriptors to guest memory. */ | ||
500 | + for (size_t i = 0; i < count; ++i) { | ||
501 | + emc_write_tx_desc(qts, desc + i, desc_addr + i * sizeof(*desc)); | ||
502 | + } | ||
503 | + | ||
504 | + /* Trigger sending the packet. */ | ||
505 | + /* The module must be reset before changing TXDLSA. */ | ||
506 | + g_assert(emc_soft_reset(qts, mod)); | ||
507 | + emc_write(qts, mod, REG_TXDLSA, desc_addr); | ||
508 | + emc_write(qts, mod, REG_CTXDSA, ~0); | ||
509 | + emc_write(qts, mod, REG_MIEN, REG_MIEN_ENTXCP | mien_flags); | ||
182 | + { | 510 | + { |
183 | + MyDevClass *myclass = MYDEV_GET_CLASS(obj); | 511 | + uint32_t mcmdr = emc_read(qts, mod, REG_MCMDR); |
184 | + MyDevState *mydev = MYDEV(obj); | 512 | + mcmdr |= REG_MCMDR_TXON; |
185 | + /* call parent class hold phase */ | 513 | + emc_write(qts, mod, REG_MCMDR, mcmdr); |
186 | + if (myclass->parent_phases.hold) { | 514 | + } |
187 | + myclass->parent_phases.hold(obj); | 515 | + |
516 | + /* Prod the device to send the packet. */ | ||
517 | + emc_write(qts, mod, REG_TSDR, 1); | ||
518 | +} | ||
519 | + | ||
520 | +static void emc_send_verify1(QTestState *qts, const EMCModule *mod, int fd, | ||
521 | + bool with_irq, uint32_t desc_addr, | ||
522 | + uint32_t next_desc_addr, | ||
523 | + const char *test_data, int test_size) | ||
524 | +{ | ||
525 | + NPCM7xxEMCTxDesc result_desc; | ||
526 | + uint32_t expected_mask, expected_value, recv_len; | ||
527 | + int ret; | ||
528 | + char buffer[TX_DATA_LEN]; | ||
529 | + | ||
530 | + g_assert(wait_socket_readable(fd)); | ||
531 | + | ||
532 | + /* Read the descriptor back. */ | ||
533 | + emc_read_tx_desc(qts, desc_addr, &result_desc); | ||
534 | + /* Descriptor should be owned by cpu now. */ | ||
535 | + g_assert((result_desc.flags & TX_DESC_FLAG_OWNER_MASK) == 0); | ||
536 | + /* Test the status bits, ignoring the length field. */ | ||
537 | + expected_mask = 0xffff << 16; | ||
538 | + expected_value = TX_DESC_STATUS_TXCP; | ||
539 | + if (with_irq) { | ||
540 | + expected_value |= TX_DESC_STATUS_TXINTR; | ||
541 | + } | ||
542 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
543 | + expected_value); | ||
544 | + | ||
545 | + /* Check data sent to the backend. */ | ||
546 | + recv_len = ~0; | ||
547 | + ret = qemu_recv(fd, &recv_len, sizeof(recv_len), MSG_DONTWAIT); | ||
548 | + g_assert_cmpint(ret, == , sizeof(recv_len)); | ||
549 | + | ||
550 | + g_assert(wait_socket_readable(fd)); | ||
551 | + memset(buffer, 0xff, sizeof(buffer)); | ||
552 | + ret = qemu_recv(fd, buffer, test_size, MSG_DONTWAIT); | ||
553 | + g_assert_cmpmem(buffer, ret, test_data, test_size); | ||
554 | +} | ||
555 | + | ||
556 | +static void emc_send_verify(QTestState *qts, const EMCModule *mod, int fd, | ||
557 | + bool with_irq) | ||
558 | +{ | ||
559 | + NPCM7xxEMCTxDesc desc[NUM_TX_DESCRIPTORS]; | ||
560 | + uint32_t desc_addr = DESC_ADDR; | ||
561 | + static const char test1_data[] = "TEST1"; | ||
562 | + static const char test2_data[] = "Testing 1 2 3 ..."; | ||
563 | + uint32_t data1_addr = DATA_ADDR; | ||
564 | + uint32_t data2_addr = data1_addr + sizeof(test1_data); | ||
565 | + bool got_tdu; | ||
566 | + uint32_t end_desc_addr; | ||
567 | + | ||
568 | + /* Prepare test data buffer. */ | ||
569 | + qtest_memwrite(qts, data1_addr, test1_data, sizeof(test1_data)); | ||
570 | + qtest_memwrite(qts, data2_addr, test2_data, sizeof(test2_data)); | ||
571 | + | ||
572 | + init_tx_desc(&desc[0], NUM_TX_DESCRIPTORS, desc_addr); | ||
573 | + desc[0].txbsa = data1_addr; | ||
574 | + desc[0].status_and_length |= sizeof(test1_data); | ||
575 | + desc[1].txbsa = data2_addr; | ||
576 | + desc[1].status_and_length |= sizeof(test2_data); | ||
577 | + | ||
578 | + enable_tx(qts, mod, &desc[0], NUM_TX_DESCRIPTORS, desc_addr, | ||
579 | + with_irq ? REG_MIEN_ENTXINTR : 0); | ||
580 | + | ||
581 | + /* | ||
582 | + * It's problematic to observe the interrupt for each packet. | ||
583 | + * Instead just wait until all the packets go out. | ||
584 | + */ | ||
585 | + got_tdu = false; | ||
586 | + while (!got_tdu) { | ||
587 | + if (with_irq) { | ||
588 | + g_assert_true(emc_wait_irq(qts, mod, TX_STEP_COUNT, | ||
589 | + /*is_tx=*/true)); | ||
590 | + } else { | ||
591 | + g_assert_true(emc_wait_mista(qts, mod, TX_STEP_COUNT, | ||
592 | + REG_MISTA_TXINTR)); | ||
188 | + } | 593 | + } |
189 | + /* set an IO */ | 594 | + got_tdu = !!(emc_read(qts, mod, REG_MISTA) & REG_MISTA_TDU); |
190 | + qemu_set_irq(mydev->irq, 1); | 595 | + /* If we don't have TDU yet, reset the interrupt. */ |
191 | + } | 596 | + if (!got_tdu) { |
192 | + | 597 | + emc_write(qts, mod, REG_MISTA, |
193 | + static void mydev_reset_exit(Object *obj) | 598 | + emc_read(qts, mod, REG_MISTA) & 0xffff0000); |
599 | + } | ||
600 | + } | ||
601 | + | ||
602 | + end_desc_addr = desc_addr + 2 * sizeof(desc[0]); | ||
603 | + g_assert_cmphex(emc_read(qts, mod, REG_CTXDSA), ==, end_desc_addr); | ||
604 | + g_assert_cmphex(emc_read(qts, mod, REG_MISTA), ==, | ||
605 | + REG_MISTA_TXCP | REG_MISTA_TXINTR | REG_MISTA_TDU); | ||
606 | + | ||
607 | + emc_send_verify1(qts, mod, fd, with_irq, | ||
608 | + desc_addr, end_desc_addr, | ||
609 | + test1_data, sizeof(test1_data)); | ||
610 | + emc_send_verify1(qts, mod, fd, with_irq, | ||
611 | + desc_addr + sizeof(desc[0]), end_desc_addr, | ||
612 | + test2_data, sizeof(test2_data)); | ||
613 | +} | ||
614 | + | ||
615 | +/* Initialize *desc (in host endian format). */ | ||
616 | +static void init_rx_desc(NPCM7xxEMCRxDesc *desc, size_t count, | ||
617 | + uint32_t desc_addr, uint32_t data_addr) | ||
618 | +{ | ||
619 | + g_assert_true(count >= 2); | ||
620 | + memset(desc, 0, sizeof(*desc) * count); | ||
621 | + desc[0].rxbsa = data_addr; | ||
622 | + desc[0].status_and_length = | ||
623 | + (0b10 << RX_DESC_STATUS_OWNER_SHIFT | /* owner = 10: emc */ | ||
624 | + 0 | /* RP = 0 */ | ||
625 | + 0 | /* ALIE = 0 */ | ||
626 | + 0 | /* RXGD = 0 */ | ||
627 | + 0 | /* PTLE = 0 */ | ||
628 | + 0 | /* CRCE = 0 */ | ||
629 | + 0 | /* RXINTR = 0 */ | ||
630 | + 0 /* length (filled in later) */); | ||
631 | + /* Leave the last one alone, owned by the cpu -> stops transmission. */ | ||
632 | + desc[0].nrxdsa = desc_addr + sizeof(*desc); | ||
633 | +} | ||
634 | + | ||
635 | +static void enable_rx(QTestState *qts, const EMCModule *mod, | ||
636 | + const NPCM7xxEMCRxDesc *desc, size_t count, | ||
637 | + uint32_t desc_addr, uint32_t mien_flags, | ||
638 | + uint32_t mcmdr_flags) | ||
639 | +{ | ||
640 | + /* | ||
641 | + * Write the descriptor to guest memory. | ||
642 | + * FWIW, IWBN if the docs said the buffer needs to be at least DMARFC | ||
643 | + * bytes. | ||
644 | + */ | ||
645 | + for (size_t i = 0; i < count; ++i) { | ||
646 | + emc_write_rx_desc(qts, desc + i, desc_addr + i * sizeof(*desc)); | ||
647 | + } | ||
648 | + | ||
649 | + /* Trigger receiving the packet. */ | ||
650 | + /* The module must be reset before changing RXDLSA. */ | ||
651 | + g_assert(emc_soft_reset(qts, mod)); | ||
652 | + emc_write(qts, mod, REG_RXDLSA, desc_addr); | ||
653 | + emc_write(qts, mod, REG_MIEN, REG_MIEN_ENRXGD | mien_flags); | ||
654 | + | ||
655 | + /* | ||
656 | + * We don't know what the device's macaddr is, so just accept all | ||
657 | + * unicast packets (AUP). | ||
658 | + */ | ||
659 | + emc_write(qts, mod, REG_CAMCMR, REG_CAMCMR_AUP); | ||
660 | + emc_write(qts, mod, REG_CAMEN, 1 << 0); | ||
194 | + { | 661 | + { |
195 | + MyDevClass *myclass = MYDEV_GET_CLASS(obj); | 662 | + uint32_t mcmdr = emc_read(qts, mod, REG_MCMDR); |
196 | + MyDevState *mydev = MYDEV(obj); | 663 | + mcmdr |= REG_MCMDR_RXON | mcmdr_flags; |
197 | + /* call parent class exit phase */ | 664 | + emc_write(qts, mod, REG_MCMDR, mcmdr); |
198 | + if (myclass->parent_phases.exit) { | 665 | + } |
199 | + myclass->parent_phases.exit(obj); | 666 | + |
200 | + } | 667 | + /* Prod the device to accept a packet. */ |
201 | + /* clear an IO */ | 668 | + emc_write(qts, mod, REG_RSDR, 1); |
202 | + qemu_set_irq(mydev->irq, 0); | 669 | +} |
203 | + } | 670 | + |
204 | + | 671 | +static void emc_recv_verify(QTestState *qts, const EMCModule *mod, int fd, |
205 | + typedef struct MyDevClass { | 672 | + bool with_irq) |
206 | + MyParentClass parent_class; | 673 | +{ |
207 | + /* to store eventual parent reset methods */ | 674 | + NPCM7xxEMCRxDesc desc[NUM_RX_DESCRIPTORS]; |
208 | + ResettablePhases parent_phases; | 675 | + uint32_t desc_addr = DESC_ADDR; |
209 | + } MyDevClass; | 676 | + uint32_t data_addr = DATA_ADDR; |
210 | + | 677 | + int ret; |
211 | + static void mydev_class_init(ObjectClass *class, void *data) | 678 | + uint32_t expected_mask, expected_value; |
679 | + NPCM7xxEMCRxDesc result_desc; | ||
680 | + | ||
681 | + /* Prepare test data buffer. */ | ||
682 | + const char test[RX_DATA_LEN] = "TEST"; | ||
683 | + int len = htonl(sizeof(test)); | ||
684 | + const struct iovec iov[] = { | ||
685 | + { | ||
686 | + .iov_base = &len, | ||
687 | + .iov_len = sizeof(len), | ||
688 | + },{ | ||
689 | + .iov_base = (char *) test, | ||
690 | + .iov_len = sizeof(test), | ||
691 | + }, | ||
692 | + }; | ||
693 | + | ||
694 | + /* | ||
695 | + * Reset the device BEFORE sending a test packet, otherwise the packet | ||
696 | + * may get swallowed by an active device of an earlier test. | ||
697 | + */ | ||
698 | + init_rx_desc(&desc[0], NUM_RX_DESCRIPTORS, desc_addr, data_addr); | ||
699 | + enable_rx(qts, mod, &desc[0], NUM_RX_DESCRIPTORS, desc_addr, | ||
700 | + with_irq ? REG_MIEN_ENRXINTR : 0, 0); | ||
701 | + | ||
702 | + /* Send test packet to device's socket. */ | ||
703 | + ret = iov_send(fd, iov, 2, 0, sizeof(len) + sizeof(test)); | ||
704 | + g_assert_cmpint(ret, == , sizeof(test) + sizeof(len)); | ||
705 | + | ||
706 | + /* Wait for RX interrupt. */ | ||
707 | + if (with_irq) { | ||
708 | + g_assert_true(emc_wait_irq(qts, mod, RX_STEP_COUNT, /*is_tx=*/false)); | ||
709 | + } else { | ||
710 | + g_assert_true(emc_wait_mista(qts, mod, RX_STEP_COUNT, REG_MISTA_RXGD)); | ||
711 | + } | ||
712 | + | ||
713 | + g_assert_cmphex(emc_read(qts, mod, REG_CRXDSA), ==, | ||
714 | + desc_addr + sizeof(desc[0])); | ||
715 | + | ||
716 | + expected_mask = 0xffff; | ||
717 | + expected_value = (REG_MISTA_DENI | | ||
718 | + REG_MISTA_RXGD | | ||
719 | + REG_MISTA_RXINTR); | ||
720 | + g_assert_cmphex((emc_read(qts, mod, REG_MISTA) & expected_mask), | ||
721 | + ==, expected_value); | ||
722 | + | ||
723 | + /* Read the descriptor back. */ | ||
724 | + emc_read_rx_desc(qts, desc_addr, &result_desc); | ||
725 | + /* Descriptor should be owned by cpu now. */ | ||
726 | + g_assert((result_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK) == 0); | ||
727 | + /* Test the status bits, ignoring the length field. */ | ||
728 | + expected_mask = 0xffff << 16; | ||
729 | + expected_value = RX_DESC_STATUS_RXGD; | ||
730 | + if (with_irq) { | ||
731 | + expected_value |= RX_DESC_STATUS_RXINTR; | ||
732 | + } | ||
733 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
734 | + expected_value); | ||
735 | + g_assert_cmpint(RX_DESC_PKT_LEN(result_desc.status_and_length), ==, | ||
736 | + RX_DATA_LEN + CRC_LENGTH); | ||
737 | + | ||
212 | + { | 738 | + { |
213 | + MyDevClass *myclass = MYDEV_CLASS(class); | 739 | + char buffer[RX_DATA_LEN]; |
214 | + ResettableClass *rc = RESETTABLE_CLASS(class); | 740 | + qtest_memread(qts, data_addr, buffer, sizeof(buffer)); |
215 | + resettable_class_set_parent_reset_phases(rc, | 741 | + g_assert_cmpstr(buffer, == , "TEST"); |
216 | + mydev_reset_enter, | 742 | + } |
217 | + mydev_reset_hold, | 743 | +} |
218 | + mydev_reset_exit, | 744 | + |
219 | + &myclass->parent_phases); | 745 | +static void emc_test_ptle(QTestState *qts, const EMCModule *mod, int fd) |
220 | + } | 746 | +{ |
221 | + | 747 | + NPCM7xxEMCRxDesc desc[NUM_RX_DESCRIPTORS]; |
222 | +In the above example, we override all three phases. It is possible to override | 748 | + uint32_t desc_addr = DESC_ADDR; |
223 | +only some of them by passing NULL instead of a function pointer to | 749 | + uint32_t data_addr = DATA_ADDR; |
224 | +``resettable_class_set_parent_reset_phases()``. For example, the following will | 750 | + int ret; |
225 | +only override the *enter* phase and leave *hold* and *exit* untouched:: | 751 | + NPCM7xxEMCRxDesc result_desc; |
226 | + | 752 | + uint32_t expected_mask, expected_value; |
227 | + resettable_class_set_parent_reset_phases(rc, mydev_reset_enter, | 753 | + |
228 | + NULL, NULL, | 754 | + /* Prepare test data buffer. */ |
229 | + &myclass->parent_phases); | 755 | +#define PTLE_DATA_LEN 1600 |
230 | + | 756 | + char test_data[PTLE_DATA_LEN]; |
231 | +This is equivalent to providing a trivial implementation of the hold and exit | 757 | + int len = htonl(sizeof(test_data)); |
232 | +phases which does nothing but call the parent class's implementation of the | 758 | + const struct iovec iov[] = { |
233 | +phase. | 759 | + { |
234 | + | 760 | + .iov_base = &len, |
235 | +Polling the reset state | 761 | + .iov_len = sizeof(len), |
236 | +....................... | 762 | + },{ |
237 | + | 763 | + .iov_base = (char *) test_data, |
238 | +Resettable interface provides the ``resettable_is_in_reset()`` function. | 764 | + .iov_len = sizeof(test_data), |
239 | +This function returns true if the object parameter is currently under reset. | 765 | + }, |
240 | + | 766 | + }; |
241 | +An object is under reset from the beginning of the *init* phase to the end of | 767 | + memset(test_data, 42, sizeof(test_data)); |
242 | +the *exit* phase. During all three phases, the function will return that the | 768 | + |
243 | +object is in reset. | 769 | + /* |
244 | + | 770 | + * Reset the device BEFORE sending a test packet, otherwise the packet |
245 | +This function may be used if the object behavior has to be adapted | 771 | + * may get swallowed by an active device of an earlier test. |
246 | +while in reset state. For example if a device has an irq input, | 772 | + */ |
247 | +it will probably need to ignore it while in reset; then it can for | 773 | + init_rx_desc(&desc[0], NUM_RX_DESCRIPTORS, desc_addr, data_addr); |
248 | +example check the reset state at the beginning of the irq callback. | 774 | + enable_rx(qts, mod, &desc[0], NUM_RX_DESCRIPTORS, desc_addr, |
249 | + | 775 | + REG_MIEN_ENRXINTR, REG_MCMDR_ALP); |
250 | +Note that until migration of the reset state is supported, an object | 776 | + |
251 | +should not be left in reset. So apart from being currently executing | 777 | + /* Send test packet to device's socket. */ |
252 | +one of the reset phases, the only cases when this function will return | 778 | + ret = iov_send(fd, iov, 2, 0, sizeof(len) + sizeof(test_data)); |
253 | +true is if an external interaction (like changing an io) is made during | 779 | + g_assert_cmpint(ret, == , sizeof(test_data) + sizeof(len)); |
254 | +*hold* or *exit* phase of another object in the same reset group. | 780 | + |
255 | + | 781 | + /* Wait for RX interrupt. */ |
256 | +Helpers ``device_is_in_reset()`` and ``bus_is_in_reset()`` are also provided | 782 | + g_assert_true(emc_wait_irq(qts, mod, RX_STEP_COUNT, /*is_tx=*/false)); |
257 | +for devices and buses and should be preferred. | 783 | + |
258 | + | 784 | + /* Read the descriptor back. */ |
259 | + | 785 | + emc_read_rx_desc(qts, desc_addr, &result_desc); |
260 | +Base class handling of reset | 786 | + /* Descriptor should be owned by cpu now. */ |
261 | +---------------------------- | 787 | + g_assert((result_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK) == 0); |
262 | + | 788 | + /* Test the status bits, ignoring the length field. */ |
263 | +This section documents parts of the reset mechanism that you only need to know | 789 | + expected_mask = 0xffff << 16; |
264 | +about if you are extending it to work with a new base class other than | 790 | + expected_value = (RX_DESC_STATUS_RXGD | |
265 | +DeviceClass or BusClass, or maintaining the existing code in those classes. Most | 791 | + RX_DESC_STATUS_PTLE | |
266 | +people can ignore it. | 792 | + RX_DESC_STATUS_RXINTR); |
267 | + | 793 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, |
268 | +Methods to implement | 794 | + expected_value); |
269 | +.................... | 795 | + g_assert_cmpint(RX_DESC_PKT_LEN(result_desc.status_and_length), ==, |
270 | + | 796 | + PTLE_DATA_LEN + CRC_LENGTH); |
271 | +There are two other methods that need to exist in a class implementing the | 797 | + |
272 | +interface: ``get_state()`` and ``child_foreach()``. | 798 | + { |
273 | + | 799 | + char buffer[PTLE_DATA_LEN]; |
274 | +``get_state()`` is simple. *resettable* is an interface and, as a consequence, | 800 | + qtest_memread(qts, data_addr, buffer, sizeof(buffer)); |
275 | +does not have any class state structure. But in order to factorize the code, we | 801 | + g_assert(memcmp(buffer, test_data, PTLE_DATA_LEN) == 0); |
276 | +need one. This method must return a pointer to ``ResettableState`` structure. | 802 | + } |
277 | +The structure must be allocated by the base class; preferably it should be | 803 | +} |
278 | +located inside the object instance structure. | 804 | + |
279 | + | 805 | +static void test_tx(gconstpointer test_data) |
280 | +``child_foreach()`` is more complex. It should execute the given callback on | 806 | +{ |
281 | +every reset child of the given resettable object. All children must be | 807 | + const TestData *td = test_data; |
282 | +resettable too. Additional parameters (a reset type and an opaque pointer) must | 808 | + GString *cmd_line = g_string_new("-machine quanta-gsj"); |
283 | +be passed to the callback too. | 809 | + int *test_sockets = packet_test_init(emc_module_index(td->module), |
284 | + | 810 | + cmd_line); |
285 | +In ``DeviceClass`` and ``BusClass`` the ``ResettableState`` is located | 811 | + QTestState *qts = qtest_init(cmd_line->str); |
286 | +``DeviceState`` and ``BusState`` structure. ``child_foreach()`` is implemented | 812 | + |
287 | +to follow the bus hierarchy; for a bus, it calls the function on every child | 813 | + /* |
288 | +device; for a device, it calls the function on every bus child. When we reset | 814 | + * TODO: For pedantic correctness test_sockets[0] should be closed after |
289 | +the main system bus, we reset the whole machine bus tree. | 815 | + * the fork and before the exec, but that will require some harness |
290 | + | 816 | + * improvements. |
291 | +Changing a resettable parent | 817 | + */ |
292 | +............................ | 818 | + close(test_sockets[1]); |
293 | + | 819 | + /* Defensive programming */ |
294 | +One thing which should be taken care of by the base class is handling reset | 820 | + test_sockets[1] = -1; |
295 | +hierarchy changes. | 821 | + |
296 | + | 822 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); |
297 | +The reset hierarchy is supposed to be static and built during machine creation. | 823 | + |
298 | +But there are actually some exceptions. To cope with this, the resettable API | 824 | + emc_send_verify(qts, td->module, test_sockets[0], /*with_irq=*/false); |
299 | +provides ``resettable_change_parent()``. This function allows to set, update or | 825 | + emc_send_verify(qts, td->module, test_sockets[0], /*with_irq=*/true); |
300 | +remove the parent of a resettable object after machine creation is done. As | 826 | + |
301 | +parameters, it takes the object being moved, the old parent if any and the new | 827 | + qtest_quit(qts); |
302 | +parent if any. | 828 | +} |
303 | + | 829 | + |
304 | +This function can be used at any time when not in a reset operation. During | 830 | +static void test_rx(gconstpointer test_data) |
305 | +a reset operation it must be used only in *hold* phase. Using it in *enter* or | 831 | +{ |
306 | +*exit* phase is an error. | 832 | + const TestData *td = test_data; |
307 | +Also it should not be used during machine creation, although it is harmless to | 833 | + GString *cmd_line = g_string_new("-machine quanta-gsj"); |
308 | +do so: the function is a no-op as long as old and new parent are NULL or not | 834 | + int *test_sockets = packet_test_init(emc_module_index(td->module), |
309 | +in reset. | 835 | + cmd_line); |
310 | + | 836 | + QTestState *qts = qtest_init(cmd_line->str); |
311 | +There is currently 2 cases where this function is used: | 837 | + |
312 | + | 838 | + /* |
313 | +1. *device hotplug*; it means a new device is introduced on a live bus. | 839 | + * TODO: For pedantic correctness test_sockets[0] should be closed after |
314 | + | 840 | + * the fork and before the exec, but that will require some harness |
315 | +2. *hot bus change*; it means an existing live device is added, moved or | 841 | + * improvements. |
316 | + removed in the bus hierarchy. At the moment, it occurs only in the raspi | 842 | + */ |
317 | + machines for changing the sdbus used by sd card. | 843 | + close(test_sockets[1]); |
844 | + /* Defensive programming */ | ||
845 | + test_sockets[1] = -1; | ||
846 | + | ||
847 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
848 | + | ||
849 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/false); | ||
850 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/true); | ||
851 | + emc_test_ptle(qts, td->module, test_sockets[0]); | ||
852 | + | ||
853 | + qtest_quit(qts); | ||
854 | +} | ||
855 | + | ||
856 | +static void emc_add_test(const char *name, const TestData* td, | ||
857 | + GTestDataFunc fn) | ||
858 | +{ | ||
859 | + g_autofree char *full_name = g_strdup_printf( | ||
860 | + "npcm7xx_emc/emc[%d]/%s", emc_module_index(td->module), name); | ||
861 | + qtest_add_data_func(full_name, td, fn); | ||
862 | +} | ||
863 | +#define add_test(name, td) emc_add_test(#name, td, test_##name) | ||
864 | + | ||
865 | +int main(int argc, char **argv) | ||
866 | +{ | ||
867 | + TestData test_data_list[ARRAY_SIZE(emc_module_list)]; | ||
868 | + | ||
869 | + g_test_init(&argc, &argv, NULL); | ||
870 | + | ||
871 | + for (int i = 0; i < ARRAY_SIZE(emc_module_list); ++i) { | ||
872 | + TestData *td = &test_data_list[i]; | ||
873 | + | ||
874 | + td->module = &emc_module_list[i]; | ||
875 | + | ||
876 | + add_test(init, td); | ||
877 | + add_test(tx, td); | ||
878 | + add_test(rx, td); | ||
879 | + } | ||
880 | + | ||
881 | + return g_test_run(); | ||
882 | +} | ||
883 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
884 | index XXXXXXX..XXXXXXX 100644 | ||
885 | --- a/tests/qtest/meson.build | ||
886 | +++ b/tests/qtest/meson.build | ||
887 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
888 | 'npcm7xx_rng-test', | ||
889 | 'npcm7xx_smbus-test', | ||
890 | 'npcm7xx_timer-test', | ||
891 | - 'npcm7xx_watchdog_timer-test'] | ||
892 | + 'npcm7xx_watchdog_timer-test'] + \ | ||
893 | + (slirp.found() ? ['npcm7xx_emc-test'] : []) | ||
894 | qtests_arm = \ | ||
895 | (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \ | ||
896 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
318 | -- | 897 | -- |
319 | 2.20.1 | 898 | 2.20.1 |
320 | 899 | ||
321 | 900 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | We hint the 'has_rpu' property is no longer required since commit | ||
4 | 6908ec448b4 ("xlnx-zynqmp: Properly support the smp command line | ||
5 | option") which was released in QEMU v2.11.0. | ||
6 | |||
7 | Beside, this device is marked 'user_creatable = false', so the | ||
8 | only thing that could be setting the property is the board code | ||
9 | that creates the device. | ||
10 | |||
11 | Since the property is not user-facing, we can remove it without | ||
12 | going through the deprecation process. | ||
13 | |||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20210219144350.1979905-1-f4bug@amsat.org | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | --- | ||
19 | include/hw/arm/xlnx-zynqmp.h | 2 -- | ||
20 | hw/arm/xlnx-zynqmp.c | 6 ------ | ||
21 | 2 files changed, 8 deletions(-) | ||
22 | |||
23 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/include/hw/arm/xlnx-zynqmp.h | ||
26 | +++ b/include/hw/arm/xlnx-zynqmp.h | ||
27 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
28 | bool secure; | ||
29 | /* Has the ARM Virtualization extensions? */ | ||
30 | bool virt; | ||
31 | - /* Has the RPU subsystem? */ | ||
32 | - bool has_rpu; | ||
33 | |||
34 | /* CAN bus. */ | ||
35 | CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN]; | ||
36 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/hw/arm/xlnx-zynqmp.c | ||
39 | +++ b/hw/arm/xlnx-zynqmp.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | ||
41 | } | ||
42 | } | ||
43 | |||
44 | - if (s->has_rpu) { | ||
45 | - info_report("The 'has_rpu' property is no longer required, to use the " | ||
46 | - "RPUs just use -smp 6."); | ||
47 | - } | ||
48 | - | ||
49 | xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err); | ||
50 | if (err) { | ||
51 | error_propagate(errp, err); | ||
52 | @@ -XXX,XX +XXX,XX @@ static Property xlnx_zynqmp_props[] = { | ||
53 | DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), | ||
54 | DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), | ||
55 | DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false), | ||
56 | - DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), | ||
57 | DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, | ||
58 | MemoryRegion *), | ||
59 | DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS, | ||
60 | -- | ||
61 | 2.20.1 | ||
62 | |||
63 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | If we know what the default value should be then we can test for | 3 | Always perform one call instead of two for 16-byte operands. |
4 | that as well as the feature existence. | 4 | Use byte loads/stores directly into the vector register file |
5 | 5 | instead of extractions and deposits to a 64-bit local variable. | |
6 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 6 | |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | In order to easily receive pointers into the vector register file, |
8 | Message-id: 20200120101023.16030-5-drjones@redhat.com | 8 | convert the helper to the gvec out-of-line signature. Move the |
9 | helper into vec_helper.c, where it can make use of H1 and clear_tail. | ||
10 | |||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
14 | Message-id: 20210224230532.276878-1-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 16 | --- |
11 | tests/qtest/arm-cpu-features.c | 37 +++++++++++++++++++++++++--------- | 17 | target/arm/helper-a64.h | 2 +- |
12 | 1 file changed, 28 insertions(+), 9 deletions(-) | 18 | target/arm/helper-a64.c | 32 --------------------- |
13 | 19 | target/arm/translate-a64.c | 58 +++++--------------------------------- | |
14 | diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c | 20 | target/arm/vec_helper.c | 48 +++++++++++++++++++++++++++++++ |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | 4 files changed, 56 insertions(+), 84 deletions(-) |
16 | --- a/tests/qtest/arm-cpu-features.c | 22 | |
17 | +++ b/tests/qtest/arm-cpu-features.c | 23 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h |
18 | @@ -XXX,XX +XXX,XX @@ static bool resp_get_feature(QDict *resp, const char *feature) | 24 | index XXXXXXX..XXXXXXX 100644 |
19 | qobject_unref(_resp); \ | 25 | --- a/target/arm/helper-a64.h |
20 | }) | 26 | +++ b/target/arm/helper-a64.h |
21 | 27 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_cmps_a64, i64, f32, f32, ptr) | |
22 | +#define assert_feature(qts, cpu_type, feature, expected_value) \ | 28 | DEF_HELPER_3(vfp_cmpes_a64, i64, f32, f32, ptr) |
23 | +({ \ | 29 | DEF_HELPER_3(vfp_cmpd_a64, i64, f64, f64, ptr) |
24 | + QDict *_resp, *_props; \ | 30 | DEF_HELPER_3(vfp_cmped_a64, i64, f64, f64, ptr) |
25 | + \ | 31 | -DEF_HELPER_FLAGS_5(simd_tbl, TCG_CALL_NO_RWG_SE, i64, env, i64, i64, i32, i32) |
26 | + _resp = do_query_no_props(qts, cpu_type); \ | 32 | +DEF_HELPER_FLAGS_4(simd_tblx, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
27 | + g_assert(_resp); \ | 33 | DEF_HELPER_FLAGS_3(vfp_mulxs, TCG_CALL_NO_RWG, f32, f32, f32, ptr) |
28 | + g_assert(resp_has_props(_resp)); \ | 34 | DEF_HELPER_FLAGS_3(vfp_mulxd, TCG_CALL_NO_RWG, f64, f64, f64, ptr) |
29 | + _props = resp_get_props(_resp); \ | 35 | DEF_HELPER_FLAGS_3(neon_ceq_f64, TCG_CALL_NO_RWG, i64, i64, i64, ptr) |
30 | + g_assert(qdict_get(_props, feature)); \ | 36 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c |
31 | + g_assert(qdict_get_bool(_props, feature) == (expected_value)); \ | 37 | index XXXXXXX..XXXXXXX 100644 |
32 | + qobject_unref(_resp); \ | 38 | --- a/target/arm/helper-a64.c |
33 | +}) | 39 | +++ b/target/arm/helper-a64.c |
34 | + | 40 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(vfp_mulxd)(float64 a, float64 b, void *fpstp) |
35 | +#define assert_has_feature_enabled(qts, cpu_type, feature) \ | 41 | return float64_mul(a, b, fpst); |
36 | + assert_feature(qts, cpu_type, feature, true) | 42 | } |
37 | + | 43 | |
38 | +#define assert_has_feature_disabled(qts, cpu_type, feature) \ | 44 | -uint64_t HELPER(simd_tbl)(CPUARMState *env, uint64_t result, uint64_t indices, |
39 | + assert_feature(qts, cpu_type, feature, false) | 45 | - uint32_t rn, uint32_t numregs) |
40 | + | 46 | -{ |
41 | static void assert_type_full(QTestState *qts) | 47 | - /* Helper function for SIMD TBL and TBX. We have to do the table |
48 | - * lookup part for the 64 bits worth of indices we're passed in. | ||
49 | - * result is the initial results vector (either zeroes for TBL | ||
50 | - * or some guest values for TBX), rn the register number where | ||
51 | - * the table starts, and numregs the number of registers in the table. | ||
52 | - * We return the results of the lookups. | ||
53 | - */ | ||
54 | - int shift; | ||
55 | - | ||
56 | - for (shift = 0; shift < 64; shift += 8) { | ||
57 | - int index = extract64(indices, shift, 8); | ||
58 | - if (index < 16 * numregs) { | ||
59 | - /* Convert index (a byte offset into the virtual table | ||
60 | - * which is a series of 128-bit vectors concatenated) | ||
61 | - * into the correct register element plus a bit offset | ||
62 | - * into that element, bearing in mind that the table | ||
63 | - * can wrap around from V31 to V0. | ||
64 | - */ | ||
65 | - int elt = (rn * 2 + (index >> 3)) % 64; | ||
66 | - int bitidx = (index & 7) * 8; | ||
67 | - uint64_t *q = aa64_vfp_qreg(env, elt >> 1); | ||
68 | - uint64_t val = extract64(q[elt & 1], bitidx, 8); | ||
69 | - | ||
70 | - result = deposit64(result, shift, 8, val); | ||
71 | - } | ||
72 | - } | ||
73 | - return result; | ||
74 | -} | ||
75 | - | ||
76 | /* 64bit/double versions of the neon float compare functions */ | ||
77 | uint64_t HELPER(neon_ceq_f64)(float64 a, float64 b, void *fpstp) | ||
42 | { | 78 | { |
43 | const char *error; | 79 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
44 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion(const void *data) | 80 | index XXXXXXX..XXXXXXX 100644 |
45 | assert_error(qts, "host", "The CPU type 'host' requires KVM", NULL); | 81 | --- a/target/arm/translate-a64.c |
46 | 82 | +++ b/target/arm/translate-a64.c | |
47 | /* Test expected feature presence/absence for some cpu types */ | 83 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) |
48 | - assert_has_feature(qts, "max", "pmu"); | 84 | int rm = extract32(insn, 16, 5); |
49 | - assert_has_feature(qts, "cortex-a15", "pmu"); | 85 | int rn = extract32(insn, 5, 5); |
50 | + assert_has_feature_enabled(qts, "max", "pmu"); | 86 | int rd = extract32(insn, 0, 5); |
51 | + assert_has_feature_enabled(qts, "cortex-a15", "pmu"); | 87 | - int is_tblx = extract32(insn, 12, 1); |
52 | assert_has_not_feature(qts, "cortex-a15", "aarch64"); | 88 | - int len = extract32(insn, 13, 2); |
53 | 89 | - TCGv_i64 tcg_resl, tcg_resh, tcg_idx; | |
54 | if (g_str_equal(qtest_get_arch(), "aarch64")) { | 90 | - TCGv_i32 tcg_regno, tcg_numregs; |
55 | - assert_has_feature(qts, "max", "aarch64"); | 91 | + int is_tbx = extract32(insn, 12, 1); |
56 | - assert_has_feature(qts, "max", "sve"); | 92 | + int len = (extract32(insn, 13, 2) + 1) * 16; |
57 | - assert_has_feature(qts, "max", "sve128"); | 93 | |
58 | - assert_has_feature(qts, "cortex-a57", "pmu"); | 94 | if (op2 != 0) { |
59 | - assert_has_feature(qts, "cortex-a57", "aarch64"); | 95 | unallocated_encoding(s); |
60 | + assert_has_feature_enabled(qts, "max", "aarch64"); | 96 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) |
61 | + assert_has_feature_enabled(qts, "max", "sve"); | 97 | return; |
62 | + assert_has_feature_enabled(qts, "max", "sve128"); | 98 | } |
63 | + assert_has_feature_enabled(qts, "cortex-a57", "pmu"); | 99 | |
64 | + assert_has_feature_enabled(qts, "cortex-a57", "aarch64"); | 100 | - /* This does a table lookup: for every byte element in the input |
65 | 101 | - * we index into a table formed from up to four vector registers, | |
66 | sve_tests_default(qts, "max"); | 102 | - * and then the output is the result of the lookups. Our helper |
67 | 103 | - * function does the lookup operation for a single 64 bit part of | |
68 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion_kvm(const void *data) | 104 | - * the input. |
69 | QDict *resp; | 105 | - */ |
70 | char *error; | 106 | - tcg_resl = tcg_temp_new_i64(); |
71 | 107 | - tcg_resh = NULL; | |
72 | - assert_has_feature(qts, "host", "aarch64"); | 108 | - |
73 | - assert_has_feature(qts, "host", "pmu"); | 109 | - if (is_tblx) { |
74 | + assert_has_feature_enabled(qts, "host", "aarch64"); | 110 | - read_vec_element(s, tcg_resl, rd, 0, MO_64); |
75 | + assert_has_feature_enabled(qts, "host", "pmu"); | 111 | - } else { |
76 | 112 | - tcg_gen_movi_i64(tcg_resl, 0); | |
77 | assert_error(qts, "cortex-a15", | 113 | - } |
78 | "We cannot guarantee the CPU type 'cortex-a15' works " | 114 | - |
115 | - if (is_q) { | ||
116 | - tcg_resh = tcg_temp_new_i64(); | ||
117 | - if (is_tblx) { | ||
118 | - read_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
119 | - } else { | ||
120 | - tcg_gen_movi_i64(tcg_resh, 0); | ||
121 | - } | ||
122 | - } | ||
123 | - | ||
124 | - tcg_idx = tcg_temp_new_i64(); | ||
125 | - tcg_regno = tcg_const_i32(rn); | ||
126 | - tcg_numregs = tcg_const_i32(len + 1); | ||
127 | - read_vec_element(s, tcg_idx, rm, 0, MO_64); | ||
128 | - gen_helper_simd_tbl(tcg_resl, cpu_env, tcg_resl, tcg_idx, | ||
129 | - tcg_regno, tcg_numregs); | ||
130 | - if (is_q) { | ||
131 | - read_vec_element(s, tcg_idx, rm, 1, MO_64); | ||
132 | - gen_helper_simd_tbl(tcg_resh, cpu_env, tcg_resh, tcg_idx, | ||
133 | - tcg_regno, tcg_numregs); | ||
134 | - } | ||
135 | - tcg_temp_free_i64(tcg_idx); | ||
136 | - tcg_temp_free_i32(tcg_regno); | ||
137 | - tcg_temp_free_i32(tcg_numregs); | ||
138 | - | ||
139 | - write_vec_element(s, tcg_resl, rd, 0, MO_64); | ||
140 | - tcg_temp_free_i64(tcg_resl); | ||
141 | - | ||
142 | - if (is_q) { | ||
143 | - write_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
144 | - tcg_temp_free_i64(tcg_resh); | ||
145 | - } | ||
146 | - clear_vec_high(s, is_q, rd); | ||
147 | + tcg_gen_gvec_2_ptr(vec_full_reg_offset(s, rd), | ||
148 | + vec_full_reg_offset(s, rm), cpu_env, | ||
149 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
150 | + (len << 6) | (is_tbx << 5) | rn, | ||
151 | + gen_helper_simd_tblx); | ||
152 | } | ||
153 | |||
154 | /* ZIP/UZP/TRN | ||
155 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/target/arm/vec_helper.c | ||
158 | +++ b/target/arm/vec_helper.c | ||
159 | @@ -XXX,XX +XXX,XX @@ DO_VRINT_RMODE(gvec_vrint_rm_h, helper_rinth, uint16_t) | ||
160 | DO_VRINT_RMODE(gvec_vrint_rm_s, helper_rints, uint32_t) | ||
161 | |||
162 | #undef DO_VRINT_RMODE | ||
163 | + | ||
164 | +#ifdef TARGET_AARCH64 | ||
165 | +void HELPER(simd_tblx)(void *vd, void *vm, void *venv, uint32_t desc) | ||
166 | +{ | ||
167 | + const uint8_t *indices = vm; | ||
168 | + CPUARMState *env = venv; | ||
169 | + size_t oprsz = simd_oprsz(desc); | ||
170 | + uint32_t rn = extract32(desc, SIMD_DATA_SHIFT, 5); | ||
171 | + bool is_tbx = extract32(desc, SIMD_DATA_SHIFT + 5, 1); | ||
172 | + uint32_t table_len = desc >> (SIMD_DATA_SHIFT + 6); | ||
173 | + union { | ||
174 | + uint8_t b[16]; | ||
175 | + uint64_t d[2]; | ||
176 | + } result; | ||
177 | + | ||
178 | + /* | ||
179 | + * We must construct the final result in a temp, lest the output | ||
180 | + * overlaps the input table. For TBL, begin with zero; for TBX, | ||
181 | + * begin with the original register contents. Note that we always | ||
182 | + * copy 16 bytes here to avoid an extra branch; clearing the high | ||
183 | + * bits of the register for oprsz == 8 is handled below. | ||
184 | + */ | ||
185 | + if (is_tbx) { | ||
186 | + memcpy(&result, vd, 16); | ||
187 | + } else { | ||
188 | + memset(&result, 0, 16); | ||
189 | + } | ||
190 | + | ||
191 | + for (size_t i = 0; i < oprsz; ++i) { | ||
192 | + uint32_t index = indices[H1(i)]; | ||
193 | + | ||
194 | + if (index < table_len) { | ||
195 | + /* | ||
196 | + * Convert index (a byte offset into the virtual table | ||
197 | + * which is a series of 128-bit vectors concatenated) | ||
198 | + * into the correct register element, bearing in mind | ||
199 | + * that the table can wrap around from V31 to V0. | ||
200 | + */ | ||
201 | + const uint8_t *table = (const uint8_t *) | ||
202 | + aa64_vfp_qreg(env, (rn + (index >> 4)) % 32); | ||
203 | + result.b[H1(i)] = table[H1(index % 16)]; | ||
204 | + } | ||
205 | + } | ||
206 | + | ||
207 | + memcpy(vd, &result, 16); | ||
208 | + clear_tail(vd, oprsz, simd_maxsz(desc)); | ||
209 | +} | ||
210 | +#endif | ||
79 | -- | 211 | -- |
80 | 2.20.1 | 212 | 2.20.1 |
81 | 213 | ||
82 | 214 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Replace deprecated qbus_reset_all by resettable_cold_reset_fn for | 3 | The STATUS register will be reset to IDLE in |
4 | the sysbus reset registration. | 4 | cnpcm7xx_smbus_enter_reset(), no need to preset |
5 | it in instance_init(). | ||
5 | 6 | ||
6 | Apart for the raspi machines, this does not impact the behavior | 7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | because: | 8 | Reviewed-by: Hao Wu <wuhaotsh@google.com> |
8 | + at this point resettable just calls the old reset methods of devices | 9 | Message-id: 20210228224813.312532-1-f4bug@amsat.org |
9 | and buses in the same order as qdev/qbus. | ||
10 | + resettable handlers registered with qemu_register_reset are | ||
11 | serialized; there is no interleaving. | ||
12 | + eventual explicit calls to legacy reset API (device_reset or | ||
13 | qdev/qbus_reset) inside this reset handler will not be masked out | ||
14 | by resettable mechanism; they do not go through resettable api. | ||
15 | |||
16 | For the raspi machines, during the sysbus reset the sd-card is not | ||
17 | reset twice anymore but only once. This is a consequence of switching | ||
18 | both sysbus reset and changing parent to resettable; it detects the | ||
19 | second reset is not needed. This has no impact on the state after | ||
20 | reset; the sd-card reset method only reset local state and query | ||
21 | information from the block backend. | ||
22 | |||
23 | The raspi reset change can be observed by using the following command | ||
24 | (reset will occurs, then do Ctrl-C to end qemu; no firmware is | ||
25 | given here). | ||
26 | qemu-system-aarch64 -M raspi3 \ | ||
27 | -trace resettable_phase_hold_exec \ | ||
28 | -trace qdev_update_parent_bus \ | ||
29 | -trace resettable_change_parent \ | ||
30 | -trace qdev_reset -trace qbus_reset | ||
31 | |||
32 | Before the patch, the qdev/qbus_reset traces show when reset method are | ||
33 | called. After the patch, the resettable_phase_hold_exec show when reset | ||
34 | method are called. | ||
35 | |||
36 | The traced reset order of the raspi3 is listed below. I've added empty | ||
37 | lines and the tree structure. | ||
38 | |||
39 | +->bcm2835-peripherals reset | ||
40 | | | ||
41 | | +->sd-card reset | ||
42 | | +->sd-bus reset | ||
43 | +->bcm2835_gpio reset | ||
44 | | -> dev_update_parent_bus (move the sd-card on the sdhci-bus) | ||
45 | | -> resettable_change_parent | ||
46 | | | ||
47 | +->bcm2835-dma reset | ||
48 | | | ||
49 | | +->bcm2835-sdhost-bus reset | ||
50 | +->bcm2835-sdhost reset | ||
51 | | | ||
52 | | +->sd-card (reset ONLY BEFORE BEFORE THE PATCH) | ||
53 | | +->sdhci-bus reset | ||
54 | +->generic-sdhci reset | ||
55 | | | ||
56 | +->bcm2835-rng reset | ||
57 | +->bcm2835-property reset | ||
58 | +->bcm2835-fb reset | ||
59 | +->bcm2835-mbox reset | ||
60 | +->bcm2835-aux reset | ||
61 | +->pl011 reset | ||
62 | +->bcm2835-ic reset | ||
63 | +->bcm2836-control reset | ||
64 | System reset | ||
65 | |||
66 | In both case, the sd-card is reset (being on bcm2835_gpio/sd-bus) then moved | ||
67 | to generic-sdhci/sdhci-bus by the bcm2835_gpio reset method. | ||
68 | |||
69 | Before the patch, it is then reset again being part of generic-sdhci/sdhci-bus. | ||
70 | After the patch, it considered again for reset but its reset method is not | ||
71 | called because it is already flagged as reset. | ||
72 | |||
73 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
74 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
75 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
76 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
77 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
78 | Message-id: 20200123132823.1117486-11-damien.hedde@greensocs.com | ||
79 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
80 | --- | 11 | --- |
81 | vl.c | 10 +++++++++- | 12 | hw/i2c/npcm7xx_smbus.c | 1 - |
82 | 1 file changed, 9 insertions(+), 1 deletion(-) | 13 | 1 file changed, 1 deletion(-) |
83 | 14 | ||
84 | diff --git a/vl.c b/vl.c | 15 | diff --git a/hw/i2c/npcm7xx_smbus.c b/hw/i2c/npcm7xx_smbus.c |
85 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
86 | --- a/vl.c | 17 | --- a/hw/i2c/npcm7xx_smbus.c |
87 | +++ b/vl.c | 18 | +++ b/hw/i2c/npcm7xx_smbus.c |
88 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv, char **envp) | 19 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_init(Object *obj) |
89 | 20 | sysbus_init_mmio(sbd, &s->iomem); | |
90 | /* TODO: once all bus devices are qdevified, this should be done | 21 | |
91 | * when bus is created by qdev.c */ | 22 | s->bus = i2c_init_bus(DEVICE(s), "i2c-bus"); |
92 | - qemu_register_reset(qbus_reset_all_fn, sysbus_get_default()); | 23 | - s->status = NPCM7XX_SMBUS_STATUS_IDLE; |
93 | + /* | 24 | } |
94 | + * TODO: If we had a main 'reset container' that the whole system | 25 | |
95 | + * lived in, we could reset that using the multi-phase reset | 26 | static const VMStateDescription vmstate_npcm7xx_smbus = { |
96 | + * APIs. For the moment, we just reset the sysbus, which will cause | ||
97 | + * all devices hanging off it (and all their child buses, recursively) | ||
98 | + * to be reset. Note that this will *not* reset any Device objects | ||
99 | + * which are not attached to some part of the qbus tree! | ||
100 | + */ | ||
101 | + qemu_register_reset(resettable_cold_reset_fn, sysbus_get_default()); | ||
102 | qemu_run_machine_init_done_notifiers(); | ||
103 | |||
104 | if (rom_check_and_register_reset() != 0) { | ||
105 | -- | 27 | -- |
106 | 2.20.1 | 28 | 2.20.1 |
107 | 29 | ||
108 | 30 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: schspa <schspa@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 3 | At the moment the following QEMU command line triggers an assertion |
4 | Message-id: 20200120101023.16030-2-drjones@redhat.com | 4 | failure On xlnx-versal SOC: |
5 | qemu-system-aarch64 \ | ||
6 | -machine xlnx-versal-virt -nographic -smp 2 -m 128 \ | ||
7 | -fsdev local,id=shareid,path=${HOME}/work,security_model=none \ | ||
8 | -device virtio-9p-device,fsdev=shareid,mount_tag=share \ | ||
9 | -fsdev local,id=shareid1,path=${HOME}/Music,security_model=none \ | ||
10 | -device virtio-9p-device,fsdev=shareid1,mount_tag=share1 | ||
11 | |||
12 | qemu-system-aarch64: ../migration/savevm.c:860: | ||
13 | vmstate_register_with_alias_id: | ||
14 | Assertion `!se->compat || se->instance_id == 0' failed. | ||
15 | |||
16 | This problem was fixed on arm virt platform in commit f58b39d2d5b | ||
17 | ("virtio-mmio: format transport base address in BusClass.get_dev_path") | ||
18 | |||
19 | It works perfectly on arm virt platform. but there is still there on | ||
20 | xlnx-versal SOC. | ||
21 | |||
22 | The main difference between arm virt and xlnx-versal is they use | ||
23 | different way to create virtio-mmio qdev. on arm virt, it calls | ||
24 | sysbus_create_simple("virtio-mmio", base, pic[irq]); which will call | ||
25 | sysbus_mmio_map internally and assign base address to subsys device | ||
26 | mmio correctly. but xlnx-versal's implements won't do this. | ||
27 | |||
28 | However, xlnx-versal can't switch to sysbus_create_simple() to create | ||
29 | virtio-mmio device. It's because xlnx-versal's cpu use | ||
30 | VersalVirt.soc.fpd.apu.mr as it's memory. which is subregion of | ||
31 | system_memory. sysbus_create_simple will add virtio to system_memory, | ||
32 | which can't be accessed by cpu. | ||
33 | |||
34 | Besides, xlnx-versal can't add sysbus_mmio_map api call too, because | ||
35 | this will add memory region to system_memory, and it can't be added | ||
36 | to VersalVirt.soc.fpd.apu.mr again. | ||
37 | |||
38 | We can solve this by assign correct base address offset on dev_path. | ||
39 | |||
40 | This path was test on aarch64 virt & xlnx-versal platform. | ||
41 | |||
42 | Signed-off-by: schspa <schspa@gmail.com> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 43 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 44 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 45 | --- |
8 | target/arm/kvm_arm.h | 46 ++++++++++++++++++++++++++------------------ | 46 | hw/virtio/virtio-mmio.c | 13 +++++++------ |
9 | 1 file changed, 27 insertions(+), 19 deletions(-) | 47 | 1 file changed, 7 insertions(+), 6 deletions(-) |
10 | 48 | ||
11 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 49 | diff --git a/hw/virtio/virtio-mmio.c b/hw/virtio/virtio-mmio.c |
12 | index XXXXXXX..XXXXXXX 100644 | 50 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/kvm_arm.h | 51 | --- a/hw/virtio/virtio-mmio.c |
14 | +++ b/target/arm/kvm_arm.h | 52 | +++ b/hw/virtio/virtio-mmio.c |
15 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ static char *virtio_mmio_bus_get_dev_path(DeviceState *dev) |
16 | int kvm_arm_vcpu_init(CPUState *cs); | 54 | BusState *virtio_mmio_bus; |
17 | 55 | VirtIOMMIOProxy *virtio_mmio_proxy; | |
18 | /** | 56 | char *proxy_path; |
19 | - * kvm_arm_vcpu_finalize | 57 | - SysBusDevice *proxy_sbd; |
20 | + * kvm_arm_vcpu_finalize: | 58 | char *path; |
21 | * @cs: CPUState | 59 | + MemoryRegionSection section; |
22 | - * @feature: int | 60 | |
23 | + * @feature: feature to finalize | 61 | virtio_mmio_bus = qdev_get_parent_bus(dev); |
24 | * | 62 | virtio_mmio_proxy = VIRTIO_MMIO(virtio_mmio_bus->parent); |
25 | * Finalizes the configuration of the specified VCPU feature by | 63 | @@ -XXX,XX +XXX,XX @@ static char *virtio_mmio_bus_get_dev_path(DeviceState *dev) |
26 | * invoking the KVM_ARM_VCPU_FINALIZE ioctl. Features requiring | 64 | } |
27 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_register_device(MemoryRegion *mr, uint64_t devid, uint64_t group, | 65 | |
28 | int kvm_arm_init_cpreg_list(ARMCPU *cpu); | 66 | /* Otherwise, we append the base address of the transport. */ |
29 | 67 | - proxy_sbd = SYS_BUS_DEVICE(virtio_mmio_proxy); | |
30 | /** | 68 | - assert(proxy_sbd->num_mmio == 1); |
31 | - * kvm_arm_reg_syncs_via_cpreg_list | 69 | - assert(proxy_sbd->mmio[0].memory == &virtio_mmio_proxy->iomem); |
32 | - * regidx: KVM register index | 70 | + section = memory_region_find(&virtio_mmio_proxy->iomem, 0, 0x200); |
33 | + * kvm_arm_reg_syncs_via_cpreg_list: | 71 | + assert(section.mr); |
34 | + * @regidx: KVM register index | 72 | |
35 | * | 73 | if (proxy_path) { |
36 | * Return true if this KVM register should be synchronized via the | 74 | path = g_strdup_printf("%s/virtio-mmio@" TARGET_FMT_plx, proxy_path, |
37 | * cpreg list of arbitrary system registers, false if it is synchronized | 75 | - proxy_sbd->mmio[0].addr); |
38 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_init_cpreg_list(ARMCPU *cpu); | 76 | + section.offset_within_address_space); |
39 | bool kvm_arm_reg_syncs_via_cpreg_list(uint64_t regidx); | 77 | } else { |
40 | 78 | path = g_strdup_printf("virtio-mmio@" TARGET_FMT_plx, | |
41 | /** | 79 | - proxy_sbd->mmio[0].addr); |
42 | - * kvm_arm_cpreg_level | 80 | + section.offset_within_address_space); |
43 | - * regidx: KVM register index | 81 | } |
44 | + * kvm_arm_cpreg_level: | 82 | + memory_region_unref(section.mr); |
45 | + * @regidx: KVM register index | 83 | + |
46 | * | 84 | g_free(proxy_path); |
47 | * Return the level of this coprocessor/system register. Return value is | 85 | return path; |
48 | * either KVM_PUT_RUNTIME_STATE, KVM_PUT_RESET_STATE, or KVM_PUT_FULL_STATE. | 86 | } |
49 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_init_serror_injection(CPUState *cs); | ||
50 | * @cpu: ARMCPU | ||
51 | * | ||
52 | * Get VCPU related state from kvm. | ||
53 | + * | ||
54 | + * Returns: 0 if success else < 0 error code | ||
55 | */ | ||
56 | int kvm_get_vcpu_events(ARMCPU *cpu); | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ int kvm_get_vcpu_events(ARMCPU *cpu); | ||
59 | * @cpu: ARMCPU | ||
60 | * | ||
61 | * Put VCPU related state to kvm. | ||
62 | + * | ||
63 | + * Returns: 0 if success else < 0 error code | ||
64 | */ | ||
65 | int kvm_put_vcpu_events(ARMCPU *cpu); | ||
66 | |||
67 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMHostCPUFeatures { | ||
68 | |||
69 | /** | ||
70 | * kvm_arm_get_host_cpu_features: | ||
71 | - * @ahcc: ARMHostCPUClass to fill in | ||
72 | + * @ahcf: ARMHostCPUClass to fill in | ||
73 | * | ||
74 | * Probe the capabilities of the host kernel's preferred CPU and fill | ||
75 | * in the ARMHostCPUClass struct accordingly. | ||
76 | + * | ||
77 | + * Returns true on success and false otherwise. | ||
78 | */ | ||
79 | bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf); | ||
80 | |||
81 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu); | ||
82 | bool kvm_arm_aarch32_supported(CPUState *cs); | ||
83 | |||
84 | /** | ||
85 | - * bool kvm_arm_pmu_supported: | ||
86 | + * kvm_arm_pmu_supported: | ||
87 | * @cs: CPUState | ||
88 | * | ||
89 | * Returns: true if the KVM VCPU can enable its PMU | ||
90 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_aarch32_supported(CPUState *cs); | ||
91 | bool kvm_arm_pmu_supported(CPUState *cs); | ||
92 | |||
93 | /** | ||
94 | - * bool kvm_arm_sve_supported: | ||
95 | + * kvm_arm_sve_supported: | ||
96 | * @cs: CPUState | ||
97 | * | ||
98 | * Returns true if the KVM VCPU can enable SVE and false otherwise. | ||
99 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_pmu_supported(CPUState *cs); | ||
100 | bool kvm_arm_sve_supported(CPUState *cs); | ||
101 | |||
102 | /** | ||
103 | - * kvm_arm_get_max_vm_ipa_size - Returns the number of bits in the | ||
104 | - * IPA address space supported by KVM | ||
105 | - * | ||
106 | + * kvm_arm_get_max_vm_ipa_size: | ||
107 | * @ms: Machine state handle | ||
108 | + * | ||
109 | + * Returns the number of bits in the IPA address space supported by KVM | ||
110 | */ | ||
111 | int kvm_arm_get_max_vm_ipa_size(MachineState *ms); | ||
112 | |||
113 | /** | ||
114 | - * kvm_arm_sync_mpstate_to_kvm | ||
115 | + * kvm_arm_sync_mpstate_to_kvm: | ||
116 | * @cpu: ARMCPU | ||
117 | * | ||
118 | * If supported set the KVM MP_STATE based on QEMU's model. | ||
119 | + * | ||
120 | + * Returns 0 on success and -1 on failure. | ||
121 | */ | ||
122 | int kvm_arm_sync_mpstate_to_kvm(ARMCPU *cpu); | ||
123 | |||
124 | /** | ||
125 | - * kvm_arm_sync_mpstate_to_qemu | ||
126 | + * kvm_arm_sync_mpstate_to_qemu: | ||
127 | * @cpu: ARMCPU | ||
128 | * | ||
129 | * If supported get the MP_STATE from KVM and store in QEMU's model. | ||
130 | + * | ||
131 | + * Returns 0 on success and aborts on failure. | ||
132 | */ | ||
133 | int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu); | ||
134 | |||
135 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level); | ||
136 | |||
137 | static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | ||
138 | { | ||
139 | - /* This should never actually be called in the "not KVM" case, | ||
140 | + /* | ||
141 | + * This should never actually be called in the "not KVM" case, | ||
142 | * but set up the fields to indicate an error anyway. | ||
143 | */ | ||
144 | cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; | ||
145 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit); | ||
146 | * | ||
147 | * Return: TRUE if any hardware breakpoints in use. | ||
148 | */ | ||
149 | - | ||
150 | bool kvm_arm_hw_debug_active(CPUState *cs); | ||
151 | |||
152 | /** | ||
153 | * kvm_arm_copy_hw_debug_data: | ||
154 | - * | ||
155 | * @ptr: kvm_guest_debug_arch structure | ||
156 | * | ||
157 | * Copy the architecture specific debug registers into the | ||
158 | * kvm_guest_debug ioctl structure. | ||
159 | */ | ||
160 | struct kvm_guest_debug_arch; | ||
161 | - | ||
162 | void kvm_arm_copy_hw_debug_data(struct kvm_guest_debug_arch *ptr); | ||
163 | |||
164 | /** | ||
165 | - * its_class_name | ||
166 | + * its_class_name: | ||
167 | * | ||
168 | * Return the ITS class name to use depending on whether KVM acceleration | ||
169 | * and KVM CAP_SIGNAL_MSI are supported | ||
170 | -- | 87 | -- |
171 | 2.20.1 | 88 | 2.20.1 |
172 | 89 | ||
173 | 90 | diff view generated by jsdifflib |
1 | From: Zenghui Yu <yuzenghui@huawei.com> | 1 | From: Peter Collingbourne <pcc@google.com> |
---|---|---|---|
2 | 2 | ||
3 | If LPIs are disabled, KVM will just ignore the GICR_PENDBASER.PTZ bit when | 3 | Section D6.7 of the ARM ARM states: |
4 | restoring GICR_CTLR. Setting PTZ here makes littlt sense in "reduce GIC | ||
5 | initialization time". | ||
6 | 4 | ||
7 | And what's worse, PTZ is generally programmed by guest to indicate to the | 5 | For the purpose of determining Tag Check Fault handling, unprivileged |
8 | Redistributor whether the LPI Pending table is zero when enabling LPIs. | 6 | load and store instructions are treated as if executed at EL0 when |
9 | If migration is triggered when the PTZ has just been cleared by guest (and | 7 | executed at either: |
10 | before enabling LPIs), we will see PTZ==1 on the destination side, which | 8 | - EL1, when the Effective value of PSTATE.UAO is 0. |
11 | is not as expected. Let's just drop this hackish userspace behavior. | 9 | - EL2, when both the Effective value of HCR_EL2.{E2H, TGE} is {1, 1} |
10 | and the Effective value of PSTATE.UAO is 0. | ||
12 | 11 | ||
13 | Also take this chance to refine the comment a bit. | 12 | ARM has confirmed a defect in the pseudocode function |
13 | AArch64.TagCheckFault that makes it inconsistent with the above | ||
14 | wording. The remedy is to adjust references to PSTATE.EL in that | ||
15 | function to instead refer to AArch64.AccessUsesEL(acctype), so | ||
16 | that unprivileged instructions use SCTLR_EL1.TCF0 and TFSRE0_EL1. | ||
17 | The exception type for synchronous tag check faults remains unchanged. | ||
14 | 18 | ||
15 | Fixes: 367b9f527bec ("hw/intc/arm_gicv3_kvm: Implement get/put functions") | 19 | This patch implements the described change by partially reverting |
16 | Signed-off-by: Zenghui Yu <yuzenghui@huawei.com> | 20 | commits 50244cc76abc and cc97b0019bb5. |
17 | Message-id: 20200119133051.642-1-yuzenghui@huawei.com | 21 | |
22 | Signed-off-by: Peter Collingbourne <pcc@google.com> | ||
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Message-id: 20210219201820.2672077-1-pcc@google.com | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 27 | --- |
21 | hw/intc/arm_gicv3_kvm.c | 11 ++++------- | 28 | target/arm/helper.c | 2 +- |
22 | 1 file changed, 4 insertions(+), 7 deletions(-) | 29 | target/arm/mte_helper.c | 13 +++++++++---- |
30 | 2 files changed, 10 insertions(+), 5 deletions(-) | ||
23 | 31 | ||
24 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | 32 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
25 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/arm_gicv3_kvm.c | 34 | --- a/target/arm/helper.c |
27 | +++ b/hw/intc/arm_gicv3_kvm.c | 35 | +++ b/target/arm/helper.c |
28 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_put(GICv3State *s) | 36 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, |
29 | kvm_gicd_access(s, GICD_CTLR, ®, true); | 37 | if (FIELD_EX32(flags, TBFLAG_A64, UNPRIV) |
30 | 38 | && tbid | |
31 | if (redist_typer & GICR_TYPER_PLPIS) { | 39 | && !(env->pstate & PSTATE_TCO) |
32 | - /* Set base addresses before LPIs are enabled by GICR_CTLR write */ | 40 | - && (sctlr & SCTLR_TCF) |
33 | + /* | 41 | + && (sctlr & SCTLR_TCF0) |
34 | + * Restore base addresses before LPIs are potentially enabled by | 42 | && allocation_tag_access_enabled(env, 0, sctlr)) { |
35 | + * GICR_CTLR write | 43 | flags = FIELD_DP32(flags, TBFLAG_A64, MTE0_ACTIVE, 1); |
36 | + */ | 44 | } |
37 | for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | 45 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c |
38 | GICv3CPUState *c = &s->cpu[ncpu]; | 46 | index XXXXXXX..XXXXXXX 100644 |
39 | 47 | --- a/target/arm/mte_helper.c | |
40 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_put(GICv3State *s) | 48 | +++ b/target/arm/mte_helper.c |
41 | kvm_gicr_access(s, GICR_PROPBASER + 4, ncpu, ®h, true); | 49 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, |
42 | 50 | reg_el = regime_el(env, arm_mmu_idx); | |
43 | reg64 = c->gicr_pendbaser; | 51 | sctlr = env->cp15.sctlr_el[reg_el]; |
44 | - if (!(c->gicr_ctlr & GICR_CTLR_ENABLE_LPIS)) { | 52 | |
45 | - /* Setting PTZ is advised if LPIs are disabled, to reduce | 53 | - el = arm_current_el(env); |
46 | - * GIC initialization time. | 54 | - if (el == 0) { |
47 | - */ | 55 | + switch (arm_mmu_idx) { |
48 | - reg64 |= GICR_PENDBASER_PTZ; | 56 | + case ARMMMUIdx_E10_0: |
49 | - } | 57 | + case ARMMMUIdx_E20_0: |
50 | regl = (uint32_t)reg64; | 58 | + el = 0; |
51 | kvm_gicr_access(s, GICR_PENDBASER, ncpu, ®l, true); | 59 | tcf = extract64(sctlr, 38, 2); |
52 | regh = (uint32_t)(reg64 >> 32); | 60 | - } else { |
61 | + break; | ||
62 | + default: | ||
63 | + el = reg_el; | ||
64 | tcf = extract64(sctlr, 40, 2); | ||
65 | } | ||
66 | |||
67 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | ||
68 | env->exception.vaddress = dirty_ptr; | ||
69 | |||
70 | is_write = FIELD_EX32(desc, MTEDESC, WRITE); | ||
71 | - syn = syn_data_abort_no_iss(el != 0, 0, 0, 0, 0, is_write, 0x11); | ||
72 | + syn = syn_data_abort_no_iss(arm_current_el(env) != 0, 0, 0, 0, 0, | ||
73 | + is_write, 0x11); | ||
74 | raise_exception(env, EXCP_DATA_ABORT, syn, exception_target_el(env)); | ||
75 | /* noreturn, but fall through to the assert anyway */ | ||
76 | |||
53 | -- | 77 | -- |
54 | 2.20.1 | 78 | 2.20.1 |
55 | 79 | ||
56 | 80 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Since we enabled parallel TCG code generation for softmmu (see | 3 | IDAU is specific to M-profile. KVM only supports A-profile. |
4 | commit 3468b59 "tcg: enable multiple TCG contexts in softmmu") | 4 | Restrict this interface to TCG, as it is pointless (and |
5 | and its subsequent fix (commit 72649619 "add .min_cpus and | 5 | confusing) on a KVM-only build. |
6 | .default_cpus fields to machine_class"), the raspi machines are | ||
7 | restricted to always use their 4 cores: | ||
8 | 6 | ||
9 | See in hw/arm/raspi2 (with BCM283X_NCPUS set to 4): | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
11 | 222 static void raspi2_machine_init(MachineClass *mc) | ||
12 | 223 { | ||
13 | 224 mc->desc = "Raspberry Pi 2"; | ||
14 | 230 mc->max_cpus = BCM283X_NCPUS; | ||
15 | 231 mc->min_cpus = BCM283X_NCPUS; | ||
16 | 232 mc->default_cpus = BCM283X_NCPUS; | ||
17 | 235 }; | ||
18 | 236 DEFINE_MACHINE("raspi2", raspi2_machine_init) | ||
19 | |||
20 | We can no longer use the -smp option, as we get: | ||
21 | |||
22 | $ qemu-system-arm -M raspi2 -smp 1 | ||
23 | qemu-system-arm: Invalid SMP CPUs 1. The min CPUs supported by machine 'raspi2' is 4 | ||
24 | |||
25 | Since we can not set the TYPE_BCM283x SOC "enabled-cpus" with -smp, | ||
26 | remove the unuseful code. | ||
27 | |||
28 | We can achieve the same by using the '-global bcm2836.enabled-cpus=1' | ||
29 | option. | ||
30 | |||
31 | Reported-by: Laurent Bonnans <laurent.bonnans@here.com> | ||
32 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
33 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 10 | Message-id: 20210221222617.2579610-2-f4bug@amsat.org |
34 | Message-id: 20200120235159.18510-2-f4bug@amsat.org | ||
35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
36 | --- | 12 | --- |
37 | hw/arm/raspi.c | 2 -- | 13 | target/arm/cpu.c | 7 ------- |
38 | 1 file changed, 2 deletions(-) | 14 | target/arm/cpu_tcg.c | 8 ++++++++ |
15 | 2 files changed, 8 insertions(+), 7 deletions(-) | ||
39 | 16 | ||
40 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | 17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
41 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/hw/arm/raspi.c | 19 | --- a/target/arm/cpu.c |
43 | +++ b/hw/arm/raspi.c | 20 | +++ b/target/arm/cpu.c |
44 | @@ -XXX,XX +XXX,XX @@ static void raspi_init(MachineState *machine, int version) | 21 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_cpu_type_info = { |
45 | /* Setup the SOC */ | 22 | .class_init = arm_cpu_class_init, |
46 | object_property_add_const_link(OBJECT(&s->soc), "ram", OBJECT(&s->ram), | 23 | }; |
47 | &error_abort); | 24 | |
48 | - object_property_set_int(OBJECT(&s->soc), machine->smp.cpus, "enabled-cpus", | 25 | -static const TypeInfo idau_interface_type_info = { |
49 | - &error_abort); | 26 | - .name = TYPE_IDAU_INTERFACE, |
50 | int board_rev = version == 3 ? 0xa02082 : 0xa21041; | 27 | - .parent = TYPE_INTERFACE, |
51 | object_property_set_int(OBJECT(&s->soc), board_rev, "board-rev", | 28 | - .class_size = sizeof(IDAUInterfaceClass), |
52 | &error_abort); | 29 | -}; |
30 | - | ||
31 | static void arm_cpu_register_types(void) | ||
32 | { | ||
33 | const size_t cpu_count = ARRAY_SIZE(arm_cpus); | ||
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_register_types(void) | ||
35 | if (cpu_count) { | ||
36 | size_t i; | ||
37 | |||
38 | - type_register_static(&idau_interface_type_info); | ||
39 | for (i = 0; i < cpu_count; ++i) { | ||
40 | arm_cpu_register(&arm_cpus[i]); | ||
41 | } | ||
42 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/cpu_tcg.c | ||
45 | +++ b/target/arm/cpu_tcg.c | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | #include "hw/core/tcg-cpu-ops.h" | ||
48 | #endif /* CONFIG_TCG */ | ||
49 | #include "internals.h" | ||
50 | +#include "target/arm/idau.h" | ||
51 | |||
52 | /* CPU models. These are not needed for the AArch64 linux-user build. */ | ||
53 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
54 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { | ||
55 | { .name = "pxa270-c5", .initfn = pxa270c5_initfn }, | ||
56 | }; | ||
57 | |||
58 | +static const TypeInfo idau_interface_type_info = { | ||
59 | + .name = TYPE_IDAU_INTERFACE, | ||
60 | + .parent = TYPE_INTERFACE, | ||
61 | + .class_size = sizeof(IDAUInterfaceClass), | ||
62 | +}; | ||
63 | + | ||
64 | static void arm_tcg_cpu_register_types(void) | ||
65 | { | ||
66 | size_t i; | ||
67 | |||
68 | + type_register_static(&idau_interface_type_info); | ||
69 | for (i = 0; i < ARRAY_SIZE(arm_tcg_cpus); ++i) { | ||
70 | arm_cpu_register(&arm_tcg_cpus[i]); | ||
71 | } | ||
53 | -- | 72 | -- |
54 | 2.20.1 | 73 | 2.20.1 |
55 | 74 | ||
56 | 75 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | These buffers should be aligned on 16 bytes. | 3 | We will move this code in the next commit. Clean it up |
4 | first to avoid checkpatch.pl errors. | ||
4 | 5 | ||
5 | Ignore invalid RX and TX buffer addresses and log an error. All | 6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
6 | incoming and outgoing traffic will be dropped because no valid RX or | 7 | Message-id: 20210221222617.2579610-3-f4bug@amsat.org |
7 | TX descriptors will be available. | ||
8 | |||
9 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
10 | Message-id: 20200114103433.30534-4-clg@kaod.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 10 | --- |
14 | hw/net/ftgmac100.c | 13 +++++++++++++ | 11 | target/arm/cpu.c | 12 ++++++++---- |
15 | 1 file changed, 13 insertions(+) | 12 | 1 file changed, 8 insertions(+), 4 deletions(-) |
16 | 13 | ||
17 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | 14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/net/ftgmac100.c | 16 | --- a/target/arm/cpu.c |
20 | +++ b/hw/net/ftgmac100.c | 17 | +++ b/target/arm/cpu.c |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 18 | @@ -XXX,XX +XXX,XX @@ static void cortex_a8_initfn(Object *obj) |
22 | uint32_t des3; | 19 | } |
23 | } FTGMAC100Desc; | 20 | |
24 | 21 | static const ARMCPRegInfo cortexa9_cp_reginfo[] = { | |
25 | +#define FTGMAC100_DESC_ALIGNMENT 16 | 22 | - /* power_control should be set to maximum latency. Again, |
26 | + | 23 | + /* |
27 | /* | 24 | + * power_control should be set to maximum latency. Again, |
28 | * Specific RTL8211E MII Registers | 25 | * default to 0 and set by private hook |
29 | */ | 26 | */ |
30 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_write(void *opaque, hwaddr addr, | 27 | { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, |
31 | s->itc = value; | 28 | @@ -XXX,XX +XXX,XX @@ static void cortex_a9_initfn(Object *obj) |
32 | break; | 29 | set_feature(&cpu->env, ARM_FEATURE_NEON); |
33 | case FTGMAC100_RXR_BADR: /* Ring buffer address */ | 30 | set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); |
34 | + if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) { | 31 | set_feature(&cpu->env, ARM_FEATURE_EL3); |
35 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad RX buffer alignment 0x%" | 32 | - /* Note that A9 supports the MP extensions even for |
36 | + HWADDR_PRIx "\n", __func__, value); | 33 | + /* |
37 | + return; | 34 | + * Note that A9 supports the MP extensions even for |
38 | + } | 35 | * A9UP and single-core A9MP (which are both different |
39 | + | 36 | * and valid configurations; we don't model A9UP). |
40 | s->rx_ring = value; | 37 | */ |
41 | s->rx_descriptor = s->rx_ring; | 38 | @@ -XXX,XX +XXX,XX @@ static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) |
42 | break; | 39 | { |
43 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_write(void *opaque, hwaddr addr, | 40 | MachineState *ms = MACHINE(qdev_get_machine()); |
44 | break; | 41 | |
45 | 42 | - /* Linux wants the number of processors from here. | |
46 | case FTGMAC100_NPTXR_BADR: /* Transmit buffer address */ | 43 | + /* |
47 | + if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) { | 44 | + * Linux wants the number of processors from here. |
48 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad TX buffer alignment 0x%" | 45 | * Might as well set the interrupt-controller bit too. |
49 | + HWADDR_PRIx "\n", __func__, value); | 46 | */ |
50 | + return; | 47 | return ((ms->smp.cpus - 1) << 24) | (1 << 23); |
51 | + } | 48 | @@ -XXX,XX +XXX,XX @@ static void cortex_a7_initfn(Object *obj) |
52 | s->tx_ring = value; | 49 | cpu->isar.id_mmfr1 = 0x40000000; |
53 | s->tx_descriptor = s->tx_ring; | 50 | cpu->isar.id_mmfr2 = 0x01240000; |
54 | break; | 51 | cpu->isar.id_mmfr3 = 0x02102211; |
52 | - /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but | ||
53 | + /* | ||
54 | + * a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but | ||
55 | * table 4-41 gives 0x02101110, which includes the arm div insns. | ||
56 | */ | ||
57 | cpu->isar.id_isar0 = 0x02101110; | ||
55 | -- | 58 | -- |
56 | 2.20.1 | 59 | 2.20.1 |
57 | 60 | ||
58 | 61 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | For a long time now the UI layer has guaranteed that the console | ||
2 | surface is always 32 bits per pixel RGB. Remove the legacy dead | ||
3 | code from the milkymist display device which was handling the | ||
4 | possibility that the console surface was some other format. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215103215.4944-2-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/musicpal.c | 64 ++++++++++++++++++----------------------------- | ||
11 | 1 file changed, 24 insertions(+), 40 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/musicpal.c | ||
16 | +++ b/hw/arm/musicpal.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col) | ||
18 | } | ||
19 | } | ||
20 | |||
21 | -#define SET_LCD_PIXEL(depth, type) \ | ||
22 | -static inline void glue(set_lcd_pixel, depth) \ | ||
23 | - (musicpal_lcd_state *s, int x, int y, type col) \ | ||
24 | -{ \ | ||
25 | - int dx, dy; \ | ||
26 | - DisplaySurface *surface = qemu_console_surface(s->con); \ | ||
27 | - type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \ | ||
28 | -\ | ||
29 | - for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \ | ||
30 | - for (dx = 0; dx < 3; dx++, pixel++) \ | ||
31 | - *pixel = col; \ | ||
32 | +static inline void set_lcd_pixel32(musicpal_lcd_state *s, | ||
33 | + int x, int y, uint32_t col) | ||
34 | +{ | ||
35 | + int dx, dy; | ||
36 | + DisplaySurface *surface = qemu_console_surface(s->con); | ||
37 | + uint32_t *pixel = | ||
38 | + &((uint32_t *) surface_data(surface))[(y * 128 * 3 + x) * 3]; | ||
39 | + | ||
40 | + for (dy = 0; dy < 3; dy++, pixel += 127 * 3) { | ||
41 | + for (dx = 0; dx < 3; dx++, pixel++) { | ||
42 | + *pixel = col; | ||
43 | + } | ||
44 | + } | ||
45 | } | ||
46 | -SET_LCD_PIXEL(8, uint8_t) | ||
47 | -SET_LCD_PIXEL(16, uint16_t) | ||
48 | -SET_LCD_PIXEL(32, uint32_t) | ||
49 | |||
50 | static void lcd_refresh(void *opaque) | ||
51 | { | ||
52 | musicpal_lcd_state *s = opaque; | ||
53 | - DisplaySurface *surface = qemu_console_surface(s->con); | ||
54 | int x, y, col; | ||
55 | |||
56 | - switch (surface_bits_per_pixel(surface)) { | ||
57 | - case 0: | ||
58 | - return; | ||
59 | -#define LCD_REFRESH(depth, func) \ | ||
60 | - case depth: \ | ||
61 | - col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \ | ||
62 | - scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \ | ||
63 | - scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \ | ||
64 | - for (x = 0; x < 128; x++) { \ | ||
65 | - for (y = 0; y < 64; y++) { \ | ||
66 | - if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \ | ||
67 | - glue(set_lcd_pixel, depth)(s, x, y, col); \ | ||
68 | - } else { \ | ||
69 | - glue(set_lcd_pixel, depth)(s, x, y, 0); \ | ||
70 | - } \ | ||
71 | - } \ | ||
72 | - } \ | ||
73 | - break; | ||
74 | - LCD_REFRESH(8, rgb_to_pixel8) | ||
75 | - LCD_REFRESH(16, rgb_to_pixel16) | ||
76 | - LCD_REFRESH(32, (is_surface_bgr(surface) ? | ||
77 | - rgb_to_pixel32bgr : rgb_to_pixel32)) | ||
78 | - default: | ||
79 | - hw_error("unsupported colour depth %i\n", | ||
80 | - surface_bits_per_pixel(surface)); | ||
81 | + col = rgb_to_pixel32(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), | ||
82 | + scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), | ||
83 | + scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); | ||
84 | + for (x = 0; x < 128; x++) { | ||
85 | + for (y = 0; y < 64; y++) { | ||
86 | + if (s->video_ram[x + (y / 8) * 128] & (1 << (y % 8))) { | ||
87 | + set_lcd_pixel32(s, x, y, col); | ||
88 | + } else { | ||
89 | + set_lcd_pixel32(s, x, y, 0); | ||
90 | + } | ||
91 | + } | ||
92 | } | ||
93 | |||
94 | dpy_gfx_update(s->con, 0, 0, 128*3, 64*3); | ||
95 | -- | ||
96 | 2.20.1 | ||
97 | |||
98 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | For a long time now the UI layer has guaranteed that the console | ||
2 | surface is always 32 bits per pixel RGB. Remove the legacy dead | ||
3 | code from the tc6393xb display device which was handling the | ||
4 | possibility that the console surface was some other format. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215103215.4944-3-peter.maydell@linaro.org | ||
9 | --- | ||
10 | include/ui/console.h | 10 ---------- | ||
11 | hw/display/tc6393xb.c | 33 +-------------------------------- | ||
12 | 2 files changed, 1 insertion(+), 42 deletions(-) | ||
13 | |||
14 | diff --git a/include/ui/console.h b/include/ui/console.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/include/ui/console.h | ||
17 | +++ b/include/ui/console.h | ||
18 | @@ -XXX,XX +XXX,XX @@ PixelFormat qemu_default_pixelformat(int bpp); | ||
19 | DisplaySurface *qemu_create_displaysurface(int width, int height); | ||
20 | void qemu_free_displaysurface(DisplaySurface *surface); | ||
21 | |||
22 | -static inline int is_surface_bgr(DisplaySurface *surface) | ||
23 | -{ | ||
24 | - if (PIXMAN_FORMAT_BPP(surface->format) == 32 && | ||
25 | - PIXMAN_FORMAT_TYPE(surface->format) == PIXMAN_TYPE_ABGR) { | ||
26 | - return 1; | ||
27 | - } else { | ||
28 | - return 0; | ||
29 | - } | ||
30 | -} | ||
31 | - | ||
32 | static inline int is_buffer_shared(DisplaySurface *surface) | ||
33 | { | ||
34 | return !(surface->flags & QEMU_ALLOCATED_FLAG); | ||
35 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/hw/display/tc6393xb.c | ||
38 | +++ b/hw/display/tc6393xb.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_nand_writeb(TC6393xbState *s, hwaddr addr, uint32_t value) | ||
40 | (uint32_t) addr, value & 0xff); | ||
41 | } | ||
42 | |||
43 | -#define BITS 8 | ||
44 | -#include "tc6393xb_template.h" | ||
45 | -#define BITS 15 | ||
46 | -#include "tc6393xb_template.h" | ||
47 | -#define BITS 16 | ||
48 | -#include "tc6393xb_template.h" | ||
49 | -#define BITS 24 | ||
50 | -#include "tc6393xb_template.h" | ||
51 | #define BITS 32 | ||
52 | #include "tc6393xb_template.h" | ||
53 | |||
54 | static void tc6393xb_draw_graphic(TC6393xbState *s, int full_update) | ||
55 | { | ||
56 | - DisplaySurface *surface = qemu_console_surface(s->con); | ||
57 | - | ||
58 | - switch (surface_bits_per_pixel(surface)) { | ||
59 | - case 8: | ||
60 | - tc6393xb_draw_graphic8(s); | ||
61 | - break; | ||
62 | - case 15: | ||
63 | - tc6393xb_draw_graphic15(s); | ||
64 | - break; | ||
65 | - case 16: | ||
66 | - tc6393xb_draw_graphic16(s); | ||
67 | - break; | ||
68 | - case 24: | ||
69 | - tc6393xb_draw_graphic24(s); | ||
70 | - break; | ||
71 | - case 32: | ||
72 | - tc6393xb_draw_graphic32(s); | ||
73 | - break; | ||
74 | - default: | ||
75 | - printf("tc6393xb: unknown depth %d\n", | ||
76 | - surface_bits_per_pixel(surface)); | ||
77 | - return; | ||
78 | - } | ||
79 | - | ||
80 | + tc6393xb_draw_graphic32(s); | ||
81 | dpy_gfx_update_full(s->con); | ||
82 | } | ||
83 | |||
84 | -- | ||
85 | 2.20.1 | ||
86 | |||
87 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Now the template header is included only for BITS==32, expand | ||
2 | out all the macros that depended on the BITS setting. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210215103215.4944-4-peter.maydell@linaro.org | ||
7 | --- | ||
8 | hw/display/tc6393xb_template.h | 35 ++++------------------------------ | ||
9 | 1 file changed, 4 insertions(+), 31 deletions(-) | ||
10 | |||
11 | diff --git a/hw/display/tc6393xb_template.h b/hw/display/tc6393xb_template.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/display/tc6393xb_template.h | ||
14 | +++ b/hw/display/tc6393xb_template.h | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
17 | */ | ||
18 | |||
19 | -#if BITS == 8 | ||
20 | -# define SET_PIXEL(addr, color) (*(uint8_t *)addr = color) | ||
21 | -#elif BITS == 15 || BITS == 16 | ||
22 | -# define SET_PIXEL(addr, color) (*(uint16_t *)addr = color) | ||
23 | -#elif BITS == 24 | ||
24 | -# define SET_PIXEL(addr, color) \ | ||
25 | - do { \ | ||
26 | - addr[0] = color; \ | ||
27 | - addr[1] = (color) >> 8; \ | ||
28 | - addr[2] = (color) >> 16; \ | ||
29 | - } while (0) | ||
30 | -#elif BITS == 32 | ||
31 | -# define SET_PIXEL(addr, color) (*(uint32_t *)addr = color) | ||
32 | -#else | ||
33 | -# error unknown bit depth | ||
34 | -#endif | ||
35 | - | ||
36 | - | ||
37 | -static void glue(tc6393xb_draw_graphic, BITS)(TC6393xbState *s) | ||
38 | +static void tc6393xb_draw_graphic32(TC6393xbState *s) | ||
39 | { | ||
40 | DisplaySurface *surface = qemu_console_surface(s->con); | ||
41 | int i; | ||
42 | @@ -XXX,XX +XXX,XX @@ static void glue(tc6393xb_draw_graphic, BITS)(TC6393xbState *s) | ||
43 | data_buffer = s->vram_ptr; | ||
44 | data_display = surface_data(surface); | ||
45 | for(i = 0; i < s->scr_height; i++) { | ||
46 | -#if (BITS == 16) | ||
47 | - memcpy(data_display, data_buffer, s->scr_width * 2); | ||
48 | - data_buffer += s->scr_width; | ||
49 | - data_display += surface_stride(surface); | ||
50 | -#else | ||
51 | int j; | ||
52 | - for (j = 0; j < s->scr_width; j++, data_display += BITS / 8, data_buffer++) { | ||
53 | + for (j = 0; j < s->scr_width; j++, data_display += 4, data_buffer++) { | ||
54 | uint16_t color = *data_buffer; | ||
55 | - uint32_t dest_color = glue(rgb_to_pixel, BITS)( | ||
56 | + uint32_t dest_color = rgb_to_pixel32( | ||
57 | ((color & 0xf800) * 0x108) >> 11, | ||
58 | ((color & 0x7e0) * 0x41) >> 9, | ||
59 | ((color & 0x1f) * 0x21) >> 2 | ||
60 | ); | ||
61 | - SET_PIXEL(data_display, dest_color); | ||
62 | + *(uint32_t *)data_display = dest_color; | ||
63 | } | ||
64 | -#endif | ||
65 | } | ||
66 | } | ||
67 | - | ||
68 | -#undef BITS | ||
69 | -#undef SET_PIXEL | ||
70 | -- | ||
71 | 2.20.1 | ||
72 | |||
73 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The function tc6393xb_draw_graphic32() is called in exactly one place, | ||
2 | so just inline the function body at its callsite. This allows us to | ||
3 | drop the template header entirely. | ||
1 | 4 | ||
5 | The code move includes a single added space after 'for' to fix | ||
6 | the coding style. | ||
7 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20210215103215.4944-5-peter.maydell@linaro.org | ||
12 | --- | ||
13 | hw/display/tc6393xb_template.h | 45 ---------------------------------- | ||
14 | hw/display/tc6393xb.c | 23 ++++++++++++++--- | ||
15 | 2 files changed, 19 insertions(+), 49 deletions(-) | ||
16 | delete mode 100644 hw/display/tc6393xb_template.h | ||
17 | |||
18 | diff --git a/hw/display/tc6393xb_template.h b/hw/display/tc6393xb_template.h | ||
19 | deleted file mode 100644 | ||
20 | index XXXXXXX..XXXXXXX | ||
21 | --- a/hw/display/tc6393xb_template.h | ||
22 | +++ /dev/null | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | -/* | ||
25 | - * Toshiba TC6393XB I/O Controller. | ||
26 | - * Found in Sharp Zaurus SL-6000 (tosa) or some | ||
27 | - * Toshiba e-Series PDAs. | ||
28 | - * | ||
29 | - * FB support code. Based on G364 fb emulator | ||
30 | - * | ||
31 | - * Copyright (c) 2007 Hervé Poussineau | ||
32 | - * | ||
33 | - * This program is free software; you can redistribute it and/or | ||
34 | - * modify it under the terms of the GNU General Public License as | ||
35 | - * published by the Free Software Foundation; either version 2 of | ||
36 | - * the License, or (at your option) any later version. | ||
37 | - * | ||
38 | - * This program is distributed in the hope that it will be useful, | ||
39 | - * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
40 | - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
41 | - * GNU General Public License for more details. | ||
42 | - * | ||
43 | - * You should have received a copy of the GNU General Public License along | ||
44 | - * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
45 | - */ | ||
46 | - | ||
47 | -static void tc6393xb_draw_graphic32(TC6393xbState *s) | ||
48 | -{ | ||
49 | - DisplaySurface *surface = qemu_console_surface(s->con); | ||
50 | - int i; | ||
51 | - uint16_t *data_buffer; | ||
52 | - uint8_t *data_display; | ||
53 | - | ||
54 | - data_buffer = s->vram_ptr; | ||
55 | - data_display = surface_data(surface); | ||
56 | - for(i = 0; i < s->scr_height; i++) { | ||
57 | - int j; | ||
58 | - for (j = 0; j < s->scr_width; j++, data_display += 4, data_buffer++) { | ||
59 | - uint16_t color = *data_buffer; | ||
60 | - uint32_t dest_color = rgb_to_pixel32( | ||
61 | - ((color & 0xf800) * 0x108) >> 11, | ||
62 | - ((color & 0x7e0) * 0x41) >> 9, | ||
63 | - ((color & 0x1f) * 0x21) >> 2 | ||
64 | - ); | ||
65 | - *(uint32_t *)data_display = dest_color; | ||
66 | - } | ||
67 | - } | ||
68 | -} | ||
69 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/hw/display/tc6393xb.c | ||
72 | +++ b/hw/display/tc6393xb.c | ||
73 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_nand_writeb(TC6393xbState *s, hwaddr addr, uint32_t value) | ||
74 | (uint32_t) addr, value & 0xff); | ||
75 | } | ||
76 | |||
77 | -#define BITS 32 | ||
78 | -#include "tc6393xb_template.h" | ||
79 | - | ||
80 | static void tc6393xb_draw_graphic(TC6393xbState *s, int full_update) | ||
81 | { | ||
82 | - tc6393xb_draw_graphic32(s); | ||
83 | + DisplaySurface *surface = qemu_console_surface(s->con); | ||
84 | + int i; | ||
85 | + uint16_t *data_buffer; | ||
86 | + uint8_t *data_display; | ||
87 | + | ||
88 | + data_buffer = s->vram_ptr; | ||
89 | + data_display = surface_data(surface); | ||
90 | + for (i = 0; i < s->scr_height; i++) { | ||
91 | + int j; | ||
92 | + for (j = 0; j < s->scr_width; j++, data_display += 4, data_buffer++) { | ||
93 | + uint16_t color = *data_buffer; | ||
94 | + uint32_t dest_color = rgb_to_pixel32( | ||
95 | + ((color & 0xf800) * 0x108) >> 11, | ||
96 | + ((color & 0x7e0) * 0x41) >> 9, | ||
97 | + ((color & 0x1f) * 0x21) >> 2 | ||
98 | + ); | ||
99 | + *(uint32_t *)data_display = dest_color; | ||
100 | + } | ||
101 | + } | ||
102 | dpy_gfx_update_full(s->con); | ||
103 | } | ||
104 | |||
105 | -- | ||
106 | 2.20.1 | ||
107 | |||
108 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The omap_lcdc template header is already only included once, for | ||
2 | DEPTH==32, but it still has all the macro-driven parameterization | ||
3 | for other depths. Expand out all the macros in the header. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210215103215.4944-6-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/display/omap_lcd_template.h | 67 ++++++++++++++-------------------- | ||
11 | 1 file changed, 28 insertions(+), 39 deletions(-) | ||
12 | |||
13 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/display/omap_lcd_template.h | ||
16 | +++ b/hw/display/omap_lcd_template.h | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | ||
19 | */ | ||
20 | |||
21 | -#if DEPTH == 32 | ||
22 | -# define BPP 4 | ||
23 | -# define PIXEL_TYPE uint32_t | ||
24 | -#else | ||
25 | -# error unsupport depth | ||
26 | -#endif | ||
27 | - | ||
28 | /* | ||
29 | * 2-bit colour | ||
30 | */ | ||
31 | -static void glue(draw_line2_, DEPTH)(void *opaque, | ||
32 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
33 | +static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
34 | + int width, int deststep) | ||
35 | { | ||
36 | uint16_t *pal = opaque; | ||
37 | uint8_t v, r, g, b; | ||
38 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line2_, DEPTH)(void *opaque, | ||
39 | r = (pal[v & 3] >> 4) & 0xf0; | ||
40 | g = pal[v & 3] & 0xf0; | ||
41 | b = (pal[v & 3] << 4) & 0xf0; | ||
42 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
43 | - d += BPP; | ||
44 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
45 | + d += 4; | ||
46 | v >>= 2; | ||
47 | r = (pal[v & 3] >> 4) & 0xf0; | ||
48 | g = pal[v & 3] & 0xf0; | ||
49 | b = (pal[v & 3] << 4) & 0xf0; | ||
50 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
51 | - d += BPP; | ||
52 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
53 | + d += 4; | ||
54 | v >>= 2; | ||
55 | r = (pal[v & 3] >> 4) & 0xf0; | ||
56 | g = pal[v & 3] & 0xf0; | ||
57 | b = (pal[v & 3] << 4) & 0xf0; | ||
58 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
59 | - d += BPP; | ||
60 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
61 | + d += 4; | ||
62 | v >>= 2; | ||
63 | r = (pal[v & 3] >> 4) & 0xf0; | ||
64 | g = pal[v & 3] & 0xf0; | ||
65 | b = (pal[v & 3] << 4) & 0xf0; | ||
66 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
67 | - d += BPP; | ||
68 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
69 | + d += 4; | ||
70 | s ++; | ||
71 | width -= 4; | ||
72 | } while (width > 0); | ||
73 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line2_, DEPTH)(void *opaque, | ||
74 | /* | ||
75 | * 4-bit colour | ||
76 | */ | ||
77 | -static void glue(draw_line4_, DEPTH)(void *opaque, | ||
78 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
79 | +static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
80 | + int width, int deststep) | ||
81 | { | ||
82 | uint16_t *pal = opaque; | ||
83 | uint8_t v, r, g, b; | ||
84 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line4_, DEPTH)(void *opaque, | ||
85 | r = (pal[v & 0xf] >> 4) & 0xf0; | ||
86 | g = pal[v & 0xf] & 0xf0; | ||
87 | b = (pal[v & 0xf] << 4) & 0xf0; | ||
88 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
89 | - d += BPP; | ||
90 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
91 | + d += 4; | ||
92 | v >>= 4; | ||
93 | r = (pal[v & 0xf] >> 4) & 0xf0; | ||
94 | g = pal[v & 0xf] & 0xf0; | ||
95 | b = (pal[v & 0xf] << 4) & 0xf0; | ||
96 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
97 | - d += BPP; | ||
98 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
99 | + d += 4; | ||
100 | s ++; | ||
101 | width -= 2; | ||
102 | } while (width > 0); | ||
103 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line4_, DEPTH)(void *opaque, | ||
104 | /* | ||
105 | * 8-bit colour | ||
106 | */ | ||
107 | -static void glue(draw_line8_, DEPTH)(void *opaque, | ||
108 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
109 | +static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
110 | + int width, int deststep) | ||
111 | { | ||
112 | uint16_t *pal = opaque; | ||
113 | uint8_t v, r, g, b; | ||
114 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line8_, DEPTH)(void *opaque, | ||
115 | r = (pal[v] >> 4) & 0xf0; | ||
116 | g = pal[v] & 0xf0; | ||
117 | b = (pal[v] << 4) & 0xf0; | ||
118 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
119 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
120 | s ++; | ||
121 | - d += BPP; | ||
122 | + d += 4; | ||
123 | } while (-- width != 0); | ||
124 | } | ||
125 | |||
126 | /* | ||
127 | * 12-bit colour | ||
128 | */ | ||
129 | -static void glue(draw_line12_, DEPTH)(void *opaque, | ||
130 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
131 | +static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
132 | + int width, int deststep) | ||
133 | { | ||
134 | uint16_t v; | ||
135 | uint8_t r, g, b; | ||
136 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line12_, DEPTH)(void *opaque, | ||
137 | r = (v >> 4) & 0xf0; | ||
138 | g = v & 0xf0; | ||
139 | b = (v << 4) & 0xf0; | ||
140 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
141 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
142 | s += 2; | ||
143 | - d += BPP; | ||
144 | + d += 4; | ||
145 | } while (-- width != 0); | ||
146 | } | ||
147 | |||
148 | /* | ||
149 | * 16-bit colour | ||
150 | */ | ||
151 | -static void glue(draw_line16_, DEPTH)(void *opaque, | ||
152 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
153 | +static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
154 | + int width, int deststep) | ||
155 | { | ||
156 | #if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
157 | memcpy(d, s, width * 2); | ||
158 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line16_, DEPTH)(void *opaque, | ||
159 | r = (v >> 8) & 0xf8; | ||
160 | g = (v >> 3) & 0xfc; | ||
161 | b = (v << 3) & 0xf8; | ||
162 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
163 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
164 | s += 2; | ||
165 | - d += BPP; | ||
166 | + d += 4; | ||
167 | } while (-- width != 0); | ||
168 | #endif | ||
169 | } | ||
170 | - | ||
171 | -#undef DEPTH | ||
172 | -#undef BPP | ||
173 | -#undef PIXEL_TYPE | ||
174 | -- | ||
175 | 2.20.1 | ||
176 | |||
177 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The draw_line16_32() function in the omap_lcdc template header | ||
2 | includes an ifdef for the case where HOST_WORDS_BIGENDIAN matches | ||
3 | TARGET_WORDS_BIGENDIAN. This is trying to optimise for "source | ||
4 | bitmap and destination bitmap format match", but it is broken, | ||
5 | because in this function the formats don't match: the source is | ||
6 | 16-bit colour and the destination is 32-bit colour, so a memcpy() | ||
7 | will produce corrupted graphics output. Drop the bogus ifdef. | ||
1 | 8 | ||
9 | This bug was introduced in commit ea644cf343129, when we dropped | ||
10 | support for DEPTH values other than 32 from the template header. | ||
11 | The old #if line was | ||
12 | #if DEPTH == 16 && defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
13 | and this was mistakenly changed to | ||
14 | #if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
15 | rather than deleting the #if as now having an always-false condition. | ||
16 | |||
17 | Fixes: ea644cf343129 | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Message-id: 20210215103215.4944-7-peter.maydell@linaro.org | ||
22 | --- | ||
23 | hw/display/omap_lcd_template.h | 4 ---- | ||
24 | 1 file changed, 4 deletions(-) | ||
25 | |||
26 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/hw/display/omap_lcd_template.h | ||
29 | +++ b/hw/display/omap_lcd_template.h | ||
30 | @@ -XXX,XX +XXX,XX @@ static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
31 | static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
32 | int width, int deststep) | ||
33 | { | ||
34 | -#if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
35 | - memcpy(d, s, width * 2); | ||
36 | -#else | ||
37 | uint16_t v; | ||
38 | uint8_t r, g, b; | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
41 | s += 2; | ||
42 | d += 4; | ||
43 | } while (-- width != 0); | ||
44 | -#endif | ||
45 | } | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
1 | The num-lines property of the TYPE_OR_GATE device sets the number | 1 | Fix some minor coding style issues in the template header, |
---|---|---|---|
2 | of input lines it has. An assert() in or_irq_realize() restricts | 2 | so checkpatch doesn't complain when we move the code. |
3 | this to the maximum supported by the implementation. However we | ||
4 | got the condition in the assert wrong: it should be using <=, | ||
5 | because num-lines == MAX_OR_LINES is permitted, and means that | ||
6 | all entries from 0 to MAX_OR_LINES-1 in the s->levels[] array | ||
7 | are used. | ||
8 | 3 | ||
9 | We didn't notice this previously because no user has so far | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | needed that many input lines. | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210215103215.4944-8-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/display/omap_lcd_template.h | 6 +++--- | ||
10 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
11 | 11 | ||
12 | Reported-by: Guenter Roeck <linux@roeck-us.net> | 12 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
15 | Reviewed-by: Guenter Roeck <linux@roeck-us.net> | ||
16 | Message-id: 20200120142235.10432-1-peter.maydell@linaro.org | ||
17 | --- | ||
18 | hw/core/or-irq.c | 2 +- | ||
19 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
20 | |||
21 | diff --git a/hw/core/or-irq.c b/hw/core/or-irq.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/core/or-irq.c | 14 | --- a/hw/display/omap_lcd_template.h |
24 | +++ b/hw/core/or-irq.c | 15 | +++ b/hw/display/omap_lcd_template.h |
25 | @@ -XXX,XX +XXX,XX @@ static void or_irq_realize(DeviceState *dev, Error **errp) | 16 | @@ -XXX,XX +XXX,XX @@ static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, |
26 | { | 17 | b = (pal[v & 3] << 4) & 0xf0; |
27 | qemu_or_irq *s = OR_IRQ(dev); | 18 | ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); |
28 | 19 | d += 4; | |
29 | - assert(s->num_lines < MAX_OR_LINES); | 20 | - s ++; |
30 | + assert(s->num_lines <= MAX_OR_LINES); | 21 | + s++; |
31 | 22 | width -= 4; | |
32 | qdev_init_gpio_in(dev, or_irq_handler, s->num_lines); | 23 | } while (width > 0); |
24 | } | ||
25 | @@ -XXX,XX +XXX,XX @@ static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
26 | b = (pal[v & 0xf] << 4) & 0xf0; | ||
27 | ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
28 | d += 4; | ||
29 | - s ++; | ||
30 | + s++; | ||
31 | width -= 2; | ||
32 | } while (width > 0); | ||
33 | } | ||
34 | @@ -XXX,XX +XXX,XX @@ static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
35 | g = pal[v] & 0xf0; | ||
36 | b = (pal[v] << 4) & 0xf0; | ||
37 | ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
38 | - s ++; | ||
39 | + s++; | ||
40 | d += 4; | ||
41 | } while (-- width != 0); | ||
33 | } | 42 | } |
34 | -- | 43 | -- |
35 | 2.20.1 | 44 | 2.20.1 |
36 | 45 | ||
37 | 46 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We only include the template header once, so just inline it into the | ||
2 | source file for the device. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210215103215.4944-9-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/display/omap_lcd_template.h | 154 --------------------------------- | ||
10 | hw/display/omap_lcdc.c | 127 ++++++++++++++++++++++++++- | ||
11 | 2 files changed, 125 insertions(+), 156 deletions(-) | ||
12 | delete mode 100644 hw/display/omap_lcd_template.h | ||
13 | |||
14 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | ||
15 | deleted file mode 100644 | ||
16 | index XXXXXXX..XXXXXXX | ||
17 | --- a/hw/display/omap_lcd_template.h | ||
18 | +++ /dev/null | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | -/* | ||
21 | - * QEMU OMAP LCD Emulator templates | ||
22 | - * | ||
23 | - * Copyright (c) 2006 Andrzej Zaborowski <balrog@zabor.org> | ||
24 | - * | ||
25 | - * Redistribution and use in source and binary forms, with or without | ||
26 | - * modification, are permitted provided that the following conditions | ||
27 | - * are met: | ||
28 | - * | ||
29 | - * 1. Redistributions of source code must retain the above copyright | ||
30 | - * notice, this list of conditions and the following disclaimer. | ||
31 | - * 2. Redistributions in binary form must reproduce the above copyright | ||
32 | - * notice, this list of conditions and the following disclaimer in | ||
33 | - * the documentation and/or other materials provided with the | ||
34 | - * distribution. | ||
35 | - * | ||
36 | - * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' | ||
37 | - * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, | ||
38 | - * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A | ||
39 | - * PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR | ||
40 | - * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, | ||
41 | - * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, | ||
42 | - * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR | ||
43 | - * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY | ||
44 | - * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | ||
45 | - * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE | ||
46 | - * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | ||
47 | - */ | ||
48 | - | ||
49 | -/* | ||
50 | - * 2-bit colour | ||
51 | - */ | ||
52 | -static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
53 | - int width, int deststep) | ||
54 | -{ | ||
55 | - uint16_t *pal = opaque; | ||
56 | - uint8_t v, r, g, b; | ||
57 | - | ||
58 | - do { | ||
59 | - v = ldub_p((void *) s); | ||
60 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
61 | - g = pal[v & 3] & 0xf0; | ||
62 | - b = (pal[v & 3] << 4) & 0xf0; | ||
63 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
64 | - d += 4; | ||
65 | - v >>= 2; | ||
66 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
67 | - g = pal[v & 3] & 0xf0; | ||
68 | - b = (pal[v & 3] << 4) & 0xf0; | ||
69 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
70 | - d += 4; | ||
71 | - v >>= 2; | ||
72 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
73 | - g = pal[v & 3] & 0xf0; | ||
74 | - b = (pal[v & 3] << 4) & 0xf0; | ||
75 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
76 | - d += 4; | ||
77 | - v >>= 2; | ||
78 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
79 | - g = pal[v & 3] & 0xf0; | ||
80 | - b = (pal[v & 3] << 4) & 0xf0; | ||
81 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
82 | - d += 4; | ||
83 | - s++; | ||
84 | - width -= 4; | ||
85 | - } while (width > 0); | ||
86 | -} | ||
87 | - | ||
88 | -/* | ||
89 | - * 4-bit colour | ||
90 | - */ | ||
91 | -static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
92 | - int width, int deststep) | ||
93 | -{ | ||
94 | - uint16_t *pal = opaque; | ||
95 | - uint8_t v, r, g, b; | ||
96 | - | ||
97 | - do { | ||
98 | - v = ldub_p((void *) s); | ||
99 | - r = (pal[v & 0xf] >> 4) & 0xf0; | ||
100 | - g = pal[v & 0xf] & 0xf0; | ||
101 | - b = (pal[v & 0xf] << 4) & 0xf0; | ||
102 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
103 | - d += 4; | ||
104 | - v >>= 4; | ||
105 | - r = (pal[v & 0xf] >> 4) & 0xf0; | ||
106 | - g = pal[v & 0xf] & 0xf0; | ||
107 | - b = (pal[v & 0xf] << 4) & 0xf0; | ||
108 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
109 | - d += 4; | ||
110 | - s++; | ||
111 | - width -= 2; | ||
112 | - } while (width > 0); | ||
113 | -} | ||
114 | - | ||
115 | -/* | ||
116 | - * 8-bit colour | ||
117 | - */ | ||
118 | -static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
119 | - int width, int deststep) | ||
120 | -{ | ||
121 | - uint16_t *pal = opaque; | ||
122 | - uint8_t v, r, g, b; | ||
123 | - | ||
124 | - do { | ||
125 | - v = ldub_p((void *) s); | ||
126 | - r = (pal[v] >> 4) & 0xf0; | ||
127 | - g = pal[v] & 0xf0; | ||
128 | - b = (pal[v] << 4) & 0xf0; | ||
129 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
130 | - s++; | ||
131 | - d += 4; | ||
132 | - } while (-- width != 0); | ||
133 | -} | ||
134 | - | ||
135 | -/* | ||
136 | - * 12-bit colour | ||
137 | - */ | ||
138 | -static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
139 | - int width, int deststep) | ||
140 | -{ | ||
141 | - uint16_t v; | ||
142 | - uint8_t r, g, b; | ||
143 | - | ||
144 | - do { | ||
145 | - v = lduw_le_p((void *) s); | ||
146 | - r = (v >> 4) & 0xf0; | ||
147 | - g = v & 0xf0; | ||
148 | - b = (v << 4) & 0xf0; | ||
149 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
150 | - s += 2; | ||
151 | - d += 4; | ||
152 | - } while (-- width != 0); | ||
153 | -} | ||
154 | - | ||
155 | -/* | ||
156 | - * 16-bit colour | ||
157 | - */ | ||
158 | -static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
159 | - int width, int deststep) | ||
160 | -{ | ||
161 | - uint16_t v; | ||
162 | - uint8_t r, g, b; | ||
163 | - | ||
164 | - do { | ||
165 | - v = lduw_le_p((void *) s); | ||
166 | - r = (v >> 8) & 0xf8; | ||
167 | - g = (v >> 3) & 0xfc; | ||
168 | - b = (v << 3) & 0xf8; | ||
169 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
170 | - s += 2; | ||
171 | - d += 4; | ||
172 | - } while (-- width != 0); | ||
173 | -} | ||
174 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
175 | index XXXXXXX..XXXXXXX 100644 | ||
176 | --- a/hw/display/omap_lcdc.c | ||
177 | +++ b/hw/display/omap_lcdc.c | ||
178 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_interrupts(struct omap_lcd_panel_s *s) | ||
179 | |||
180 | #define draw_line_func drawfn | ||
181 | |||
182 | -#define DEPTH 32 | ||
183 | -#include "omap_lcd_template.h" | ||
184 | +/* | ||
185 | + * 2-bit colour | ||
186 | + */ | ||
187 | +static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
188 | + int width, int deststep) | ||
189 | +{ | ||
190 | + uint16_t *pal = opaque; | ||
191 | + uint8_t v, r, g, b; | ||
192 | + | ||
193 | + do { | ||
194 | + v = ldub_p((void *) s); | ||
195 | + r = (pal[v & 3] >> 4) & 0xf0; | ||
196 | + g = pal[v & 3] & 0xf0; | ||
197 | + b = (pal[v & 3] << 4) & 0xf0; | ||
198 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
199 | + d += 4; | ||
200 | + v >>= 2; | ||
201 | + r = (pal[v & 3] >> 4) & 0xf0; | ||
202 | + g = pal[v & 3] & 0xf0; | ||
203 | + b = (pal[v & 3] << 4) & 0xf0; | ||
204 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
205 | + d += 4; | ||
206 | + v >>= 2; | ||
207 | + r = (pal[v & 3] >> 4) & 0xf0; | ||
208 | + g = pal[v & 3] & 0xf0; | ||
209 | + b = (pal[v & 3] << 4) & 0xf0; | ||
210 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
211 | + d += 4; | ||
212 | + v >>= 2; | ||
213 | + r = (pal[v & 3] >> 4) & 0xf0; | ||
214 | + g = pal[v & 3] & 0xf0; | ||
215 | + b = (pal[v & 3] << 4) & 0xf0; | ||
216 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
217 | + d += 4; | ||
218 | + s++; | ||
219 | + width -= 4; | ||
220 | + } while (width > 0); | ||
221 | +} | ||
222 | + | ||
223 | +/* | ||
224 | + * 4-bit colour | ||
225 | + */ | ||
226 | +static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
227 | + int width, int deststep) | ||
228 | +{ | ||
229 | + uint16_t *pal = opaque; | ||
230 | + uint8_t v, r, g, b; | ||
231 | + | ||
232 | + do { | ||
233 | + v = ldub_p((void *) s); | ||
234 | + r = (pal[v & 0xf] >> 4) & 0xf0; | ||
235 | + g = pal[v & 0xf] & 0xf0; | ||
236 | + b = (pal[v & 0xf] << 4) & 0xf0; | ||
237 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
238 | + d += 4; | ||
239 | + v >>= 4; | ||
240 | + r = (pal[v & 0xf] >> 4) & 0xf0; | ||
241 | + g = pal[v & 0xf] & 0xf0; | ||
242 | + b = (pal[v & 0xf] << 4) & 0xf0; | ||
243 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
244 | + d += 4; | ||
245 | + s++; | ||
246 | + width -= 2; | ||
247 | + } while (width > 0); | ||
248 | +} | ||
249 | + | ||
250 | +/* | ||
251 | + * 8-bit colour | ||
252 | + */ | ||
253 | +static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
254 | + int width, int deststep) | ||
255 | +{ | ||
256 | + uint16_t *pal = opaque; | ||
257 | + uint8_t v, r, g, b; | ||
258 | + | ||
259 | + do { | ||
260 | + v = ldub_p((void *) s); | ||
261 | + r = (pal[v] >> 4) & 0xf0; | ||
262 | + g = pal[v] & 0xf0; | ||
263 | + b = (pal[v] << 4) & 0xf0; | ||
264 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
265 | + s++; | ||
266 | + d += 4; | ||
267 | + } while (-- width != 0); | ||
268 | +} | ||
269 | + | ||
270 | +/* | ||
271 | + * 12-bit colour | ||
272 | + */ | ||
273 | +static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
274 | + int width, int deststep) | ||
275 | +{ | ||
276 | + uint16_t v; | ||
277 | + uint8_t r, g, b; | ||
278 | + | ||
279 | + do { | ||
280 | + v = lduw_le_p((void *) s); | ||
281 | + r = (v >> 4) & 0xf0; | ||
282 | + g = v & 0xf0; | ||
283 | + b = (v << 4) & 0xf0; | ||
284 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
285 | + s += 2; | ||
286 | + d += 4; | ||
287 | + } while (-- width != 0); | ||
288 | +} | ||
289 | + | ||
290 | +/* | ||
291 | + * 16-bit colour | ||
292 | + */ | ||
293 | +static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
294 | + int width, int deststep) | ||
295 | +{ | ||
296 | + uint16_t v; | ||
297 | + uint8_t r, g, b; | ||
298 | + | ||
299 | + do { | ||
300 | + v = lduw_le_p((void *) s); | ||
301 | + r = (v >> 8) & 0xf8; | ||
302 | + g = (v >> 3) & 0xfc; | ||
303 | + b = (v << 3) & 0xf8; | ||
304 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
305 | + s += 2; | ||
306 | + d += 4; | ||
307 | + } while (-- width != 0); | ||
308 | +} | ||
309 | |||
310 | static void omap_update_display(void *opaque) | ||
311 | { | ||
312 | -- | ||
313 | 2.20.1 | ||
314 | |||
315 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The macro draw_line_func is used only once; just expand it. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Message-id: 20210215103215.4944-10-peter.maydell@linaro.org | ||
7 | --- | ||
8 | hw/display/omap_lcdc.c | 4 +--- | ||
9 | 1 file changed, 1 insertion(+), 3 deletions(-) | ||
10 | |||
11 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/display/omap_lcdc.c | ||
14 | +++ b/hw/display/omap_lcdc.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_interrupts(struct omap_lcd_panel_s *s) | ||
16 | qemu_irq_lower(s->irq); | ||
17 | } | ||
18 | |||
19 | -#define draw_line_func drawfn | ||
20 | - | ||
21 | /* | ||
22 | * 2-bit colour | ||
23 | */ | ||
24 | @@ -XXX,XX +XXX,XX @@ static void omap_update_display(void *opaque) | ||
25 | { | ||
26 | struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | ||
27 | DisplaySurface *surface; | ||
28 | - draw_line_func draw_line; | ||
29 | + drawfn draw_line; | ||
30 | int size, height, first, last; | ||
31 | int width, linesize, step, bpp, frame_offset; | ||
32 | hwaddr frame_base; | ||
33 | -- | ||
34 | 2.20.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | For a long time now the UI layer has guaranteed that the console | ||
2 | surface is always 32 bits per pixel, RGB. The TCX code already | ||
3 | assumes 32bpp, but it still has some checks of is_surface_bgr() | ||
4 | in an attempt to support 32bpp BGR. is_surface_bgr() will always | ||
5 | return false for the qemu_console_surface(), unless the display | ||
6 | device itself has deliberately created an alternate-format | ||
7 | surface via a function like qemu_create_displaysurface_from(). | ||
1 | 8 | ||
9 | Drop the never-used BGR-handling code, and assert that we have | ||
10 | a 32-bit surface rather than just doing nothing if it isn't. | ||
11 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20210215102149.20513-1-peter.maydell@linaro.org | ||
16 | --- | ||
17 | hw/display/tcx.c | 31 ++++++++----------------------- | ||
18 | 1 file changed, 8 insertions(+), 23 deletions(-) | ||
19 | |||
20 | diff --git a/hw/display/tcx.c b/hw/display/tcx.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/display/tcx.c | ||
23 | +++ b/hw/display/tcx.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static int tcx_check_dirty(TCXState *s, DirtyBitmapSnapshot *snap, | ||
25 | |||
26 | static void update_palette_entries(TCXState *s, int start, int end) | ||
27 | { | ||
28 | - DisplaySurface *surface = qemu_console_surface(s->con); | ||
29 | int i; | ||
30 | |||
31 | for (i = start; i < end; i++) { | ||
32 | - if (is_surface_bgr(surface)) { | ||
33 | - s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); | ||
34 | - } else { | ||
35 | - s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); | ||
36 | - } | ||
37 | + s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); | ||
38 | } | ||
39 | tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); | ||
40 | } | ||
41 | @@ -XXX,XX +XXX,XX @@ static void tcx_draw_cursor32(TCXState *s1, uint8_t *d, | ||
42 | } | ||
43 | |||
44 | /* | ||
45 | - XXX Could be much more optimal: | ||
46 | - * detect if line/page/whole screen is in 24 bit mode | ||
47 | - * if destination is also BGR, use memcpy | ||
48 | - */ | ||
49 | + * XXX Could be much more optimal: | ||
50 | + * detect if line/page/whole screen is in 24 bit mode | ||
51 | + */ | ||
52 | static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, | ||
53 | const uint8_t *s, int width, | ||
54 | const uint32_t *cplane, | ||
55 | const uint32_t *s24) | ||
56 | { | ||
57 | - DisplaySurface *surface = qemu_console_surface(s1->con); | ||
58 | - int x, bgr, r, g, b; | ||
59 | + int x, r, g, b; | ||
60 | uint8_t val, *p8; | ||
61 | uint32_t *p = (uint32_t *)d; | ||
62 | uint32_t dval; | ||
63 | - bgr = is_surface_bgr(surface); | ||
64 | for(x = 0; x < width; x++, s++, s24++) { | ||
65 | if (be32_to_cpu(*cplane) & 0x03000000) { | ||
66 | /* 24-bit direct, BGR order */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, | ||
68 | b = *p8++; | ||
69 | g = *p8++; | ||
70 | r = *p8; | ||
71 | - if (bgr) | ||
72 | - dval = rgb_to_pixel32bgr(r, g, b); | ||
73 | - else | ||
74 | - dval = rgb_to_pixel32(r, g, b); | ||
75 | + dval = rgb_to_pixel32(r, g, b); | ||
76 | } else { | ||
77 | /* 8-bit pseudocolor */ | ||
78 | val = *s; | ||
79 | @@ -XXX,XX +XXX,XX @@ static void tcx_update_display(void *opaque) | ||
80 | int y, y_start, dd, ds; | ||
81 | uint8_t *d, *s; | ||
82 | |||
83 | - if (surface_bits_per_pixel(surface) != 32) { | ||
84 | - return; | ||
85 | - } | ||
86 | + assert(surface_bits_per_pixel(surface) == 32); | ||
87 | |||
88 | page = 0; | ||
89 | y_start = -1; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void tcx24_update_display(void *opaque) | ||
91 | uint8_t *d, *s; | ||
92 | uint32_t *cptr, *s24; | ||
93 | |||
94 | - if (surface_bits_per_pixel(surface) != 32) { | ||
95 | - return; | ||
96 | - } | ||
97 | + assert(surface_bits_per_pixel(surface) == 32); | ||
98 | |||
99 | page = 0; | ||
100 | y_start = -1; | ||
101 | -- | ||
102 | 2.20.1 | ||
103 | |||
104 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The AN524 has a different SYSCLK frequency from the AN505 and AN521; | ||
2 | make the SYSCLK frequency a field in the MPS2TZMachineClass rather | ||
3 | than a compile-time constant so we can support the AN524. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-2-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/mps2-tz.c | 10 ++++++---- | ||
11 | 1 file changed, 6 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/mps2-tz.c | ||
16 | +++ b/hw/arm/mps2-tz.c | ||
17 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
18 | MachineClass parent; | ||
19 | MPS2TZFPGAType fpga_type; | ||
20 | uint32_t scc_id; | ||
21 | + uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ | ||
22 | const char *armsse_type; | ||
23 | }; | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
26 | |||
27 | OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
28 | |||
29 | -/* Main SYSCLK frequency in Hz */ | ||
30 | -#define SYSCLK_FRQ 20000000 | ||
31 | /* Slow 32Khz S32KCLK frequency in Hz */ | ||
32 | #define S32KCLK_FRQ (32 * 1000) | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | ||
35 | static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
36 | const char *name, hwaddr size) | ||
37 | { | ||
38 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
39 | CMSDKAPBUART *uart = opaque; | ||
40 | int i = uart - &mms->uart[0]; | ||
41 | int rxirqno = i * 2; | ||
42 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
43 | |||
44 | object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART); | ||
45 | qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i)); | ||
46 | - qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", SYSCLK_FRQ); | ||
47 | + qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->sysclk_frq); | ||
48 | sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal); | ||
49 | s = SYS_BUS_DEVICE(uart); | ||
50 | sysbus_connect_irq(s, 0, get_sse_irq_in(mms, txirqno)); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
52 | |||
53 | /* These clocks don't need migration because they are fixed-frequency */ | ||
54 | mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
55 | - clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
56 | + clock_set_hz(mms->sysclk, mmc->sysclk_frq); | ||
57 | mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | ||
58 | clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
61 | mmc->fpga_type = FPGA_AN505; | ||
62 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
63 | mmc->scc_id = 0x41045050; | ||
64 | + mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
65 | mmc->armsse_type = TYPE_IOTKIT; | ||
66 | } | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
69 | mmc->fpga_type = FPGA_AN521; | ||
70 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
71 | mmc->scc_id = 0x41045210; | ||
72 | + mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
73 | mmc->armsse_type = TYPE_SSE200; | ||
74 | } | ||
75 | |||
76 | -- | ||
77 | 2.20.1 | ||
78 | |||
79 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Currently the MPS2 SCC device implements a fixed number of OSCCLK | ||
2 | values (3). The variant of this device in the MPS3 AN524 board has 6 | ||
3 | OSCCLK values. Switch to using a PROP_ARRAY, which allows board code | ||
4 | to specify how large the OSCCLK array should be as well as its | ||
5 | values. | ||
1 | 6 | ||
7 | With a variable-length property array, the SCC no longer specifies | ||
8 | default values for the OSCCLKs, so we must set them explicitly in the | ||
9 | board code. This defaults are actually incorrect for the an521 and | ||
10 | an505; we will correct this bug in a following patch. | ||
11 | |||
12 | This is a migration compatibility break for all the mps boards. | ||
13 | |||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20210215115138.20465-3-peter.maydell@linaro.org | ||
18 | --- | ||
19 | include/hw/misc/mps2-scc.h | 7 +++---- | ||
20 | hw/arm/mps2-tz.c | 5 +++++ | ||
21 | hw/arm/mps2.c | 5 +++++ | ||
22 | hw/misc/mps2-scc.c | 24 +++++++++++++----------- | ||
23 | 4 files changed, 26 insertions(+), 15 deletions(-) | ||
24 | |||
25 | diff --git a/include/hw/misc/mps2-scc.h b/include/hw/misc/mps2-scc.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/include/hw/misc/mps2-scc.h | ||
28 | +++ b/include/hw/misc/mps2-scc.h | ||
29 | @@ -XXX,XX +XXX,XX @@ | ||
30 | #define TYPE_MPS2_SCC "mps2-scc" | ||
31 | OBJECT_DECLARE_SIMPLE_TYPE(MPS2SCC, MPS2_SCC) | ||
32 | |||
33 | -#define NUM_OSCCLK 3 | ||
34 | - | ||
35 | struct MPS2SCC { | ||
36 | /*< private >*/ | ||
37 | SysBusDevice parent_obj; | ||
38 | @@ -XXX,XX +XXX,XX @@ struct MPS2SCC { | ||
39 | uint32_t dll; | ||
40 | uint32_t aid; | ||
41 | uint32_t id; | ||
42 | - uint32_t oscclk[NUM_OSCCLK]; | ||
43 | - uint32_t oscclk_reset[NUM_OSCCLK]; | ||
44 | + uint32_t num_oscclk; | ||
45 | + uint32_t *oscclk; | ||
46 | + uint32_t *oscclk_reset; | ||
47 | }; | ||
48 | |||
49 | #endif | ||
50 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/hw/arm/mps2-tz.c | ||
53 | +++ b/hw/arm/mps2-tz.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
55 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
56 | qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); | ||
57 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
58 | + /* This will need to be per-FPGA image eventually */ | ||
59 | + qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
60 | + qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000); | ||
61 | + qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000); | ||
62 | + qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
63 | sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); | ||
64 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
65 | } | ||
66 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/arm/mps2.c | ||
69 | +++ b/hw/arm/mps2.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
71 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
72 | qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); | ||
73 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
74 | + /* All these FPGA images have the same OSCCLK configuration */ | ||
75 | + qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
76 | + qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000); | ||
77 | + qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000); | ||
78 | + qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
79 | sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); | ||
80 | sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000); | ||
81 | object_initialize_child(OBJECT(mms), "fpgaio", | ||
82 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/hw/misc/mps2-scc.c | ||
85 | +++ b/hw/misc/mps2-scc.c | ||
86 | @@ -XXX,XX +XXX,XX @@ static bool scc_cfg_write(MPS2SCC *s, unsigned function, | ||
87 | { | ||
88 | trace_mps2_scc_cfg_write(function, device, value); | ||
89 | |||
90 | - if (function != 1 || device >= NUM_OSCCLK) { | ||
91 | + if (function != 1 || device >= s->num_oscclk) { | ||
92 | qemu_log_mask(LOG_GUEST_ERROR, | ||
93 | "MPS2 SCC config write: bad function %d device %d\n", | ||
94 | function, device); | ||
95 | @@ -XXX,XX +XXX,XX @@ static bool scc_cfg_write(MPS2SCC *s, unsigned function, | ||
96 | static bool scc_cfg_read(MPS2SCC *s, unsigned function, | ||
97 | unsigned device, uint32_t *value) | ||
98 | { | ||
99 | - if (function != 1 || device >= NUM_OSCCLK) { | ||
100 | + if (function != 1 || device >= s->num_oscclk) { | ||
101 | qemu_log_mask(LOG_GUEST_ERROR, | ||
102 | "MPS2 SCC config read: bad function %d device %d\n", | ||
103 | function, device); | ||
104 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_reset(DeviceState *dev) | ||
105 | s->cfgctrl = 0x100000; | ||
106 | s->cfgstat = 0; | ||
107 | s->dll = 0xffff0001; | ||
108 | - for (i = 0; i < NUM_OSCCLK; i++) { | ||
109 | + for (i = 0; i < s->num_oscclk; i++) { | ||
110 | s->oscclk[i] = s->oscclk_reset[i]; | ||
111 | } | ||
112 | for (i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_realize(DeviceState *dev, Error **errp) | ||
114 | LED_COLOR_GREEN, name); | ||
115 | g_free(name); | ||
116 | } | ||
117 | + | ||
118 | + s->oscclk = g_new0(uint32_t, s->num_oscclk); | ||
119 | } | ||
120 | |||
121 | static const VMStateDescription mps2_scc_vmstate = { | ||
122 | .name = "mps2-scc", | ||
123 | - .version_id = 1, | ||
124 | - .minimum_version_id = 1, | ||
125 | + .version_id = 2, | ||
126 | + .minimum_version_id = 2, | ||
127 | .fields = (VMStateField[]) { | ||
128 | VMSTATE_UINT32(cfg0, MPS2SCC), | ||
129 | VMSTATE_UINT32(cfg1, MPS2SCC), | ||
130 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mps2_scc_vmstate = { | ||
131 | VMSTATE_UINT32(cfgctrl, MPS2SCC), | ||
132 | VMSTATE_UINT32(cfgstat, MPS2SCC), | ||
133 | VMSTATE_UINT32(dll, MPS2SCC), | ||
134 | - VMSTATE_UINT32_ARRAY(oscclk, MPS2SCC, NUM_OSCCLK), | ||
135 | + VMSTATE_VARRAY_UINT32(oscclk, MPS2SCC, num_oscclk, | ||
136 | + 0, vmstate_info_uint32, uint32_t), | ||
137 | VMSTATE_END_OF_LIST() | ||
138 | } | ||
139 | }; | ||
140 | @@ -XXX,XX +XXX,XX @@ static Property mps2_scc_properties[] = { | ||
141 | DEFINE_PROP_UINT32("scc-cfg4", MPS2SCC, cfg4, 0), | ||
142 | DEFINE_PROP_UINT32("scc-aid", MPS2SCC, aid, 0), | ||
143 | DEFINE_PROP_UINT32("scc-id", MPS2SCC, id, 0), | ||
144 | - /* These are the initial settings for the source clocks on the board. | ||
145 | + /* | ||
146 | + * These are the initial settings for the source clocks on the board. | ||
147 | * In hardware they can be configured via a config file read by the | ||
148 | * motherboard configuration controller to suit the FPGA image. | ||
149 | - * These default values are used by most of the standard FPGA images. | ||
150 | */ | ||
151 | - DEFINE_PROP_UINT32("oscclk0", MPS2SCC, oscclk_reset[0], 50000000), | ||
152 | - DEFINE_PROP_UINT32("oscclk1", MPS2SCC, oscclk_reset[1], 24576000), | ||
153 | - DEFINE_PROP_UINT32("oscclk2", MPS2SCC, oscclk_reset[2], 25000000), | ||
154 | + DEFINE_PROP_ARRAY("oscclk", MPS2SCC, num_oscclk, oscclk_reset, | ||
155 | + qdev_prop_uint32, uint32_t), | ||
156 | DEFINE_PROP_END_OF_LIST(), | ||
157 | }; | ||
158 | |||
159 | -- | ||
160 | 2.20.1 | ||
161 | |||
162 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We were previously using the default OSCCLK settings, which are | ||
2 | correct for the older MPS2 boards (mps2-an385, mps2-an386, | ||
3 | mps2-an500, mps2-an511), but wrong for the mps2-an505 and mps2-511 | ||
4 | implemented in mps2-tz.c. Now we're setting the values explicitly we | ||
5 | can fix them to be correct. | ||
1 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20210215115138.20465-4-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/arm/mps2-tz.c | 4 ++-- | ||
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/mps2-tz.c | ||
18 | +++ b/hw/arm/mps2-tz.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
20 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
21 | /* This will need to be per-FPGA image eventually */ | ||
22 | qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
23 | - qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000); | ||
24 | - qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000); | ||
25 | + qdev_prop_set_uint32(sccdev, "oscclk[0]", 40000000); | ||
26 | + qdev_prop_set_uint32(sccdev, "oscclk[1]", 24580000); | ||
27 | qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
28 | sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); | ||
29 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
30 | -- | ||
31 | 2.20.1 | ||
32 | |||
33 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The AN505 and AN511 happen to share the same OSCCLK values, but the | ||
2 | AN524 will have a different set (and more of them), so split the | ||
3 | settings out to be per-board. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-5-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/mps2-tz.c | 23 ++++++++++++++++++----- | ||
11 | 1 file changed, 18 insertions(+), 5 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/mps2-tz.c | ||
16 | +++ b/hw/arm/mps2-tz.c | ||
17 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
18 | MPS2TZFPGAType fpga_type; | ||
19 | uint32_t scc_id; | ||
20 | uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ | ||
21 | + uint32_t len_oscclk; | ||
22 | + const uint32_t *oscclk; | ||
23 | const char *armsse_type; | ||
24 | }; | ||
25 | |||
26 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
27 | /* Slow 32Khz S32KCLK frequency in Hz */ | ||
28 | #define S32KCLK_FRQ (32 * 1000) | ||
29 | |||
30 | +static const uint32_t an505_oscclk[] = { | ||
31 | + 40000000, | ||
32 | + 24580000, | ||
33 | + 25000000, | ||
34 | +}; | ||
35 | + | ||
36 | /* Create an alias of an entire original MemoryRegion @orig | ||
37 | * located at @base in the memory map. | ||
38 | */ | ||
39 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
40 | MPS2SCC *scc = opaque; | ||
41 | DeviceState *sccdev; | ||
42 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
43 | + uint32_t i; | ||
44 | |||
45 | object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC); | ||
46 | sccdev = DEVICE(scc); | ||
47 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
48 | qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); | ||
49 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
50 | - /* This will need to be per-FPGA image eventually */ | ||
51 | - qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
52 | - qdev_prop_set_uint32(sccdev, "oscclk[0]", 40000000); | ||
53 | - qdev_prop_set_uint32(sccdev, "oscclk[1]", 24580000); | ||
54 | - qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
55 | + qdev_prop_set_uint32(sccdev, "len-oscclk", mmc->len_oscclk); | ||
56 | + for (i = 0; i < mmc->len_oscclk; i++) { | ||
57 | + g_autofree char *propname = g_strdup_printf("oscclk[%u]", i); | ||
58 | + qdev_prop_set_uint32(sccdev, propname, mmc->oscclk[i]); | ||
59 | + } | ||
60 | sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); | ||
61 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
62 | } | ||
63 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
64 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
65 | mmc->scc_id = 0x41045050; | ||
66 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
67 | + mmc->oscclk = an505_oscclk; | ||
68 | + mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
69 | mmc->armsse_type = TYPE_IOTKIT; | ||
70 | } | ||
71 | |||
72 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
73 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
74 | mmc->scc_id = 0x41045210; | ||
75 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
76 | + mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */ | ||
77 | + mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
78 | mmc->armsse_type = TYPE_SSE200; | ||
79 | } | ||
80 | |||
81 | -- | ||
82 | 2.20.1 | ||
83 | |||
84 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | The MPS2 board has 2 LEDs, but the MPS3 board has 10 LEDs. The |
---|---|---|---|
2 | FPGAIO device is similar on both sets of boards, but the LED0 | ||
3 | register has correspondingly more bits that have an effect. Add a | ||
4 | device property for number of LEDs. | ||
2 | 5 | ||
3 | Following the pattern of the work recently done with the ASPEED GPIO | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | model, this adds support for inspecting and modifying the PCA9552 LEDs | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
5 | from the monitor. | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20210215115138.20465-6-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/hw/misc/mps2-fpgaio.h | 5 ++++- | ||
12 | hw/misc/mps2-fpgaio.c | 31 +++++++++++++++++++++++-------- | ||
13 | 2 files changed, 27 insertions(+), 9 deletions(-) | ||
6 | 14 | ||
7 | (qemu) qom-set /machine/unattached/device[17] led0 on | 15 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h |
8 | (qemu) qom-set /machine/unattached/device[17] led0 off | ||
9 | (qemu) qom-set /machine/unattached/device[17] led0 pwm0 | ||
10 | (qemu) qom-set /machine/unattached/device[17] led0 pwm1 | ||
11 | |||
12 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
13 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
14 | Message-id: 20200114103433.30534-6-clg@kaod.org | ||
15 | [clg: - removed the "qom-get" examples from the commit log | ||
16 | - merged memory leak fixes from Joel ] | ||
17 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | --- | ||
21 | hw/misc/pca9552.c | 90 +++++++++++++++++++++++++++++++++++++++++++++++ | ||
22 | 1 file changed, 90 insertions(+) | ||
23 | |||
24 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/misc/pca9552.c | 17 | --- a/include/hw/misc/mps2-fpgaio.h |
27 | +++ b/hw/misc/pca9552.c | 18 | +++ b/include/hw/misc/mps2-fpgaio.h |
28 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
29 | #include "hw/misc/pca9552.h" | 20 | #define TYPE_MPS2_FPGAIO "mps2-fpgaio" |
30 | #include "hw/misc/pca9552_regs.h" | 21 | OBJECT_DECLARE_SIMPLE_TYPE(MPS2FPGAIO, MPS2_FPGAIO) |
31 | #include "migration/vmstate.h" | 22 | |
32 | +#include "qapi/error.h" | 23 | +#define MPS2FPGAIO_MAX_LEDS 32 |
33 | +#include "qapi/visitor.h" | ||
34 | |||
35 | #define PCA9552_LED_ON 0x0 | ||
36 | #define PCA9552_LED_OFF 0x1 | ||
37 | #define PCA9552_LED_PWM0 0x2 | ||
38 | #define PCA9552_LED_PWM1 0x3 | ||
39 | |||
40 | +static const char *led_state[] = {"on", "off", "pwm0", "pwm1"}; | ||
41 | + | 24 | + |
42 | static uint8_t pca9552_pin_get_config(PCA9552State *s, int pin) | 25 | struct MPS2FPGAIO { |
26 | /*< private >*/ | ||
27 | SysBusDevice parent_obj; | ||
28 | |||
29 | /*< public >*/ | ||
30 | MemoryRegion iomem; | ||
31 | - LEDState *led[2]; | ||
32 | + LEDState *led[MPS2FPGAIO_MAX_LEDS]; | ||
33 | + uint32_t num_leds; | ||
34 | |||
35 | uint32_t led0; | ||
36 | uint32_t prescale; | ||
37 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/hw/misc/mps2-fpgaio.c | ||
40 | +++ b/hw/misc/mps2-fpgaio.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static void mps2_fpgaio_write(void *opaque, hwaddr offset, uint64_t value, | ||
42 | |||
43 | switch (offset) { | ||
44 | case A_LED0: | ||
45 | - s->led0 = value & 0x3; | ||
46 | - led_set_state(s->led[0], value & 0x01); | ||
47 | - led_set_state(s->led[1], value & 0x02); | ||
48 | + if (s->num_leds != 0) { | ||
49 | + uint32_t i; | ||
50 | + | ||
51 | + s->led0 = value & MAKE_64BIT_MASK(0, s->num_leds); | ||
52 | + for (i = 0; i < s->num_leds; i++) { | ||
53 | + led_set_state(s->led[i], value & (1 << i)); | ||
54 | + } | ||
55 | + } | ||
56 | break; | ||
57 | case A_PRESCALE: | ||
58 | resync_counter(s); | ||
59 | @@ -XXX,XX +XXX,XX @@ static void mps2_fpgaio_reset(DeviceState *dev) | ||
60 | s->pscntr = 0; | ||
61 | s->pscntr_sync_ticks = now; | ||
62 | |||
63 | - for (size_t i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
64 | + for (size_t i = 0; i < s->num_leds; i++) { | ||
65 | device_cold_reset(DEVICE(s->led[i])); | ||
66 | } | ||
67 | } | ||
68 | @@ -XXX,XX +XXX,XX @@ static void mps2_fpgaio_init(Object *obj) | ||
69 | static void mps2_fpgaio_realize(DeviceState *dev, Error **errp) | ||
43 | { | 70 | { |
44 | uint8_t reg = PCA9552_LS0 + (pin / 4); | 71 | MPS2FPGAIO *s = MPS2_FPGAIO(dev); |
45 | @@ -XXX,XX +XXX,XX @@ static int pca9552_event(I2CSlave *i2c, enum i2c_event event) | 72 | + uint32_t i; |
46 | return 0; | 73 | |
47 | } | 74 | - s->led[0] = led_create_simple(OBJECT(dev), GPIO_POLARITY_ACTIVE_HIGH, |
48 | 75 | - LED_COLOR_GREEN, "USERLED0"); | |
49 | +static void pca9552_get_led(Object *obj, Visitor *v, const char *name, | 76 | - s->led[1] = led_create_simple(OBJECT(dev), GPIO_POLARITY_ACTIVE_HIGH, |
50 | + void *opaque, Error **errp) | 77 | - LED_COLOR_GREEN, "USERLED1"); |
51 | +{ | 78 | + if (s->num_leds > MPS2FPGAIO_MAX_LEDS) { |
52 | + PCA9552State *s = PCA9552(obj); | 79 | + error_setg(errp, "num-leds cannot be greater than %d", |
53 | + int led, rc, reg; | 80 | + MPS2FPGAIO_MAX_LEDS); |
54 | + uint8_t state; | ||
55 | + | ||
56 | + rc = sscanf(name, "led%2d", &led); | ||
57 | + if (rc != 1) { | ||
58 | + error_setg(errp, "%s: error reading %s", __func__, name); | ||
59 | + return; | ||
60 | + } | ||
61 | + if (led < 0 || led > s->nr_leds) { | ||
62 | + error_setg(errp, "%s invalid led %s", __func__, name); | ||
63 | + return; | ||
64 | + } | ||
65 | + /* | ||
66 | + * Get the LSx register as the qom interface should expose the device | ||
67 | + * state, not the modeled 'input line' behaviour which would come from | ||
68 | + * reading the INPUTx reg | ||
69 | + */ | ||
70 | + reg = PCA9552_LS0 + led / 4; | ||
71 | + state = (pca9552_read(s, reg) >> (led % 8)) & 0x3; | ||
72 | + visit_type_str(v, name, (char **)&led_state[state], errp); | ||
73 | +} | ||
74 | + | ||
75 | +/* | ||
76 | + * Return an LED selector register value based on an existing one, with | ||
77 | + * the appropriate 2-bit state value set for the given LED number (0-3). | ||
78 | + */ | ||
79 | +static inline uint8_t pca955x_ledsel(uint8_t oldval, int led_num, int state) | ||
80 | +{ | ||
81 | + return (oldval & (~(0x3 << (led_num << 1)))) | | ||
82 | + ((state & 0x3) << (led_num << 1)); | ||
83 | +} | ||
84 | + | ||
85 | +static void pca9552_set_led(Object *obj, Visitor *v, const char *name, | ||
86 | + void *opaque, Error **errp) | ||
87 | +{ | ||
88 | + PCA9552State *s = PCA9552(obj); | ||
89 | + Error *local_err = NULL; | ||
90 | + int led, rc, reg, val; | ||
91 | + uint8_t state; | ||
92 | + char *state_str; | ||
93 | + | ||
94 | + visit_type_str(v, name, &state_str, &local_err); | ||
95 | + if (local_err) { | ||
96 | + error_propagate(errp, local_err); | ||
97 | + return; | ||
98 | + } | ||
99 | + rc = sscanf(name, "led%2d", &led); | ||
100 | + if (rc != 1) { | ||
101 | + error_setg(errp, "%s: error reading %s", __func__, name); | ||
102 | + return; | ||
103 | + } | ||
104 | + if (led < 0 || led > s->nr_leds) { | ||
105 | + error_setg(errp, "%s invalid led %s", __func__, name); | ||
106 | + return; | 81 | + return; |
107 | + } | 82 | + } |
108 | + | 83 | + |
109 | + for (state = 0; state < ARRAY_SIZE(led_state); state++) { | 84 | + for (i = 0; i < s->num_leds; i++) { |
110 | + if (!strcmp(state_str, led_state[state])) { | 85 | + g_autofree char *ledname = g_strdup_printf("USERLED%d", i); |
111 | + break; | 86 | + s->led[i] = led_create_simple(OBJECT(dev), GPIO_POLARITY_ACTIVE_HIGH, |
112 | + } | 87 | + LED_COLOR_GREEN, ledname); |
113 | + } | ||
114 | + if (state >= ARRAY_SIZE(led_state)) { | ||
115 | + error_setg(errp, "%s invalid led state %s", __func__, state_str); | ||
116 | + return; | ||
117 | + } | ||
118 | + | ||
119 | + reg = PCA9552_LS0 + led / 4; | ||
120 | + val = pca9552_read(s, reg); | ||
121 | + val = pca955x_ledsel(val, led % 4, state); | ||
122 | + pca9552_write(s, reg, val); | ||
123 | +} | ||
124 | + | ||
125 | static const VMStateDescription pca9552_vmstate = { | ||
126 | .name = "PCA9552", | ||
127 | .version_id = 0, | ||
128 | @@ -XXX,XX +XXX,XX @@ static void pca9552_reset(DeviceState *dev) | ||
129 | static void pca9552_initfn(Object *obj) | ||
130 | { | ||
131 | PCA9552State *s = PCA9552(obj); | ||
132 | + int led; | ||
133 | |||
134 | /* If support for the other PCA955X devices are implemented, these | ||
135 | * constant values might be part of class structure describing the | ||
136 | @@ -XXX,XX +XXX,XX @@ static void pca9552_initfn(Object *obj) | ||
137 | */ | ||
138 | s->max_reg = PCA9552_LS3; | ||
139 | s->nr_leds = 16; | ||
140 | + | ||
141 | + for (led = 0; led < s->nr_leds; led++) { | ||
142 | + char *name; | ||
143 | + | ||
144 | + name = g_strdup_printf("led%d", led); | ||
145 | + object_property_add(obj, name, "bool", pca9552_get_led, pca9552_set_led, | ||
146 | + NULL, NULL, NULL); | ||
147 | + g_free(name); | ||
148 | + } | 88 | + } |
149 | } | 89 | } |
150 | 90 | ||
151 | static void pca9552_class_init(ObjectClass *klass, void *data) | 91 | static bool mps2_fpgaio_counters_needed(void *opaque) |
92 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mps2_fpgaio_vmstate = { | ||
93 | static Property mps2_fpgaio_properties[] = { | ||
94 | /* Frequency of the prescale counter */ | ||
95 | DEFINE_PROP_UINT32("prescale-clk", MPS2FPGAIO, prescale_clk, 20000000), | ||
96 | + /* Number of LEDs controlled by LED0 register */ | ||
97 | + DEFINE_PROP_UINT32("num-leds", MPS2FPGAIO, num_leds, 2), | ||
98 | DEFINE_PROP_END_OF_LIST(), | ||
99 | }; | ||
100 | |||
152 | -- | 101 | -- |
153 | 2.20.1 | 102 | 2.20.1 |
154 | 103 | ||
155 | 104 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | MPS3 boards have an extra SWITCH register in the FPGAIO block which | ||
2 | reports the value of some switches. Implement this, governed by a | ||
3 | property the board code can use to specify whether whether it exists. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-7-peter.maydell@linaro.org | ||
9 | --- | ||
10 | include/hw/misc/mps2-fpgaio.h | 1 + | ||
11 | hw/misc/mps2-fpgaio.c | 10 ++++++++++ | ||
12 | 2 files changed, 11 insertions(+) | ||
13 | |||
14 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/include/hw/misc/mps2-fpgaio.h | ||
17 | +++ b/include/hw/misc/mps2-fpgaio.h | ||
18 | @@ -XXX,XX +XXX,XX @@ struct MPS2FPGAIO { | ||
19 | MemoryRegion iomem; | ||
20 | LEDState *led[MPS2FPGAIO_MAX_LEDS]; | ||
21 | uint32_t num_leds; | ||
22 | + bool has_switches; | ||
23 | |||
24 | uint32_t led0; | ||
25 | uint32_t prescale; | ||
26 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/hw/misc/mps2-fpgaio.c | ||
29 | +++ b/hw/misc/mps2-fpgaio.c | ||
30 | @@ -XXX,XX +XXX,XX @@ REG32(CLK100HZ, 0x14) | ||
31 | REG32(COUNTER, 0x18) | ||
32 | REG32(PRESCALE, 0x1c) | ||
33 | REG32(PSCNTR, 0x20) | ||
34 | +REG32(SWITCH, 0x28) | ||
35 | REG32(MISC, 0x4c) | ||
36 | |||
37 | static uint32_t counter_from_tickoff(int64_t now, int64_t tick_offset, int frq) | ||
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_fpgaio_read(void *opaque, hwaddr offset, unsigned size) | ||
39 | resync_counter(s); | ||
40 | r = s->pscntr; | ||
41 | break; | ||
42 | + case A_SWITCH: | ||
43 | + if (!s->has_switches) { | ||
44 | + goto bad_offset; | ||
45 | + } | ||
46 | + /* User-togglable board switches. We don't model that, so report 0. */ | ||
47 | + r = 0; | ||
48 | + break; | ||
49 | default: | ||
50 | + bad_offset: | ||
51 | qemu_log_mask(LOG_GUEST_ERROR, | ||
52 | "MPS2 FPGAIO read: bad offset %x\n", (int) offset); | ||
53 | r = 0; | ||
54 | @@ -XXX,XX +XXX,XX @@ static Property mps2_fpgaio_properties[] = { | ||
55 | DEFINE_PROP_UINT32("prescale-clk", MPS2FPGAIO, prescale_clk, 20000000), | ||
56 | /* Number of LEDs controlled by LED0 register */ | ||
57 | DEFINE_PROP_UINT32("num-leds", MPS2FPGAIO, num_leds, 2), | ||
58 | + DEFINE_PROP_BOOL("has-switches", MPS2FPGAIO, has_switches, false), | ||
59 | DEFINE_PROP_END_OF_LIST(), | ||
60 | }; | ||
61 | |||
62 | -- | ||
63 | 2.20.1 | ||
64 | |||
65 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FPGAIO num-leds and have-switches properties explicitly | ||
2 | per-board, rather than relying on the defaults. The AN505 and AN521 | ||
3 | both have the same settings as the default values, but the AN524 will | ||
4 | be different. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210215115138.20465-8-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/arm/mps2-tz.c | 9 +++++++++ | ||
12 | 1 file changed, 9 insertions(+) | ||
13 | |||
14 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/arm/mps2-tz.c | ||
17 | +++ b/hw/arm/mps2-tz.c | ||
18 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
19 | uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ | ||
20 | uint32_t len_oscclk; | ||
21 | const uint32_t *oscclk; | ||
22 | + uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ | ||
23 | + bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ | ||
24 | const char *armsse_type; | ||
25 | }; | ||
26 | |||
27 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | ||
28 | const char *name, hwaddr size) | ||
29 | { | ||
30 | MPS2FPGAIO *fpgaio = opaque; | ||
31 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
32 | |||
33 | object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO); | ||
34 | + qdev_prop_set_uint32(DEVICE(fpgaio), "num-leds", mmc->fpgaio_num_leds); | ||
35 | + qdev_prop_set_bit(DEVICE(fpgaio), "has-switches", mmc->fpgaio_has_switches); | ||
36 | sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal); | ||
37 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); | ||
38 | } | ||
39 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
40 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
41 | mmc->oscclk = an505_oscclk; | ||
42 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
43 | + mmc->fpgaio_num_leds = 2; | ||
44 | + mmc->fpgaio_has_switches = false; | ||
45 | mmc->armsse_type = TYPE_IOTKIT; | ||
46 | } | ||
47 | |||
48 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
49 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
50 | mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */ | ||
51 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
52 | + mmc->fpgaio_num_leds = 2; | ||
53 | + mmc->fpgaio_has_switches = false; | ||
54 | mmc->armsse_type = TYPE_SSE200; | ||
55 | } | ||
56 | |||
57 | -- | ||
58 | 2.20.1 | ||
59 | |||
60 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | In the mps2-tz board code, we handle devices whose interrupt lines |
---|---|---|---|
2 | must be wired to all CPUs by creating IRQ splitter devices for the | ||
3 | AN521, because it has 2 CPUs, but wiring the device IRQ directly to | ||
4 | the SSE/IoTKit input for the AN505, which has only 1 CPU. | ||
2 | 5 | ||
3 | In qdev_set_parent_bus(), when changing the parent bus of a | 6 | We can avoid making an explicit check on the board type constant by |
4 | realized device, if the source and destination buses are not in the | 7 | instead creating and using the IRQ splitters for any board with more |
5 | same reset state, some adaptations are required. This patch adds | 8 | than 1 CPU. This avoids having to add extra cases to the |
6 | needed call to resettable_change_parent() to make sure a device reset | 9 | conditionals every time we add new boards. |
7 | state stays coherent with its parent bus. | ||
8 | 10 | ||
9 | The addition is a no-op if: | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | 1. the device being parented is not realized. | 12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | 2. the device is realized, but both buses are not under reset. | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 20210215115138.20465-9-peter.maydell@linaro.org | ||
15 | --- | ||
16 | hw/arm/mps2-tz.c | 19 +++++++++---------- | ||
17 | 1 file changed, 9 insertions(+), 10 deletions(-) | ||
12 | 18 | ||
13 | Case 2 means that as long as qdev_set_parent_bus() is called | 19 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
14 | during the machine realization procedure (which is before the | ||
15 | machine reset so nothing is in reset), it is a no op. | ||
16 | |||
17 | There are 52 call sites of qdev_set_parent_bus(). All but one fall | ||
18 | into the no-op case: | ||
19 | + 29 trivial calls related to virtio (in hw/{s390x,display,virtio}/ | ||
20 | {vhost,virtio}-xxx.c) to set a vdev(or vgpu) composing device | ||
21 | parent bus just before realizing the same vdev(vgpu). | ||
22 | + hw/core/qdev.c: when creating a device in qdev_try_create() | ||
23 | + hw/core/sysbus.c: when initializing a device in the sysbus | ||
24 | + hw/i386/amd_iommu.c: before realizing AMDVIState/pci | ||
25 | + hw/isa/piix4.c: before realizing PIIX4State/rtc | ||
26 | + hw/misc/auxbus.c: when creating an AUXBus | ||
27 | + hw/misc/auxbus.c: when creating an AUXBus child | ||
28 | + hw/misc/macio/macio.c: when initializing a MACIOState child | ||
29 | + hw/misc/macio/macio.c: before realizing NewWorldMacIOState/pmu | ||
30 | + hw/misc/macio/macio.c: before realizing NewWorldMacIOState/cuda | ||
31 | + hw/net/virtio-net.c: Used for migration when using the failover | ||
32 | mechanism to migration a vfio-pci/net. It is | ||
33 | a no-op because at this point the device is | ||
34 | already on the bus. | ||
35 | + hw/pci-host/designware.c: before realizing DesignwarePCIEHost/root | ||
36 | + hw/pci-host/gpex.c: before realizing GPEXHost/root | ||
37 | + hw/pci-host/prep.c: when initialiazing PREPPCIState/pci_dev | ||
38 | + hw/pci-host/q35.c: before realizing Q35PCIHost/mch | ||
39 | + hw/pci-host/versatile.c: when initializing PCIVPBState/pci_dev | ||
40 | + hw/pci-host/xilinx-pcie.c: before realizing XilinxPCIEHost/root | ||
41 | + hw/s390x/event-facility.c: when creating SCLPEventFacility/ | ||
42 | TYPE_SCLP_QUIESCE | ||
43 | + hw/s390x/event-facility.c: ditto with SCLPEventFacility/ | ||
44 | TYPE_SCLP_CPU_HOTPLUG | ||
45 | + hw/s390x/sclp.c: Not trivial because it is called on a SLCPDevice | ||
46 | just after realizing it. Ok because at this point the destination | ||
47 | bus (sysbus) is not in reset; the realize step is before the | ||
48 | machine reset. | ||
49 | + hw/sd/core.c: Not OK. Used in sdbus_reparent_card(). See below. | ||
50 | + hw/ssi/ssi.c: Used to put spi slave on spi bus and connect the cs | ||
51 | line in ssi_auto_connect_slave(). Ok because this function is only | ||
52 | used in realize step in hw/ssi/aspeed_smc.ci, hw/ssi/imx_spi.c, | ||
53 | hw/ssi/mss-spi.c, hw/ssi/xilinx_spi.c and hw/ssi/xilinx_spips.c. | ||
54 | + hw/xen/xen-legacy-backend.c: when creating a XenLegacyDevice device | ||
55 | + qdev-monitor.c: in device hotplug creation procedure before realize | ||
56 | |||
57 | Note that this commit alone will have no effect, right now there is no | ||
58 | use of resettable API to reset anything. So a bus will never be tagged | ||
59 | as in-reset by this same API. | ||
60 | |||
61 | The one place where side-effect will occurs is in hw/sd/core.c in | ||
62 | sdbus_reparent_card(). This function is only used in the raspi machines, | ||
63 | including during the sysbus reset procedure. This case will be | ||
64 | carrefully handled when doing the multiple phase reset transition. | ||
65 | |||
66 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
67 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
68 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
69 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
70 | Message-id: 20200123132823.1117486-7-damien.hedde@greensocs.com | ||
71 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
72 | --- | ||
73 | hw/core/qdev.c | 16 +++++++++++----- | ||
74 | 1 file changed, 11 insertions(+), 5 deletions(-) | ||
75 | |||
76 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
77 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
78 | --- a/hw/core/qdev.c | 21 | --- a/hw/arm/mps2-tz.c |
79 | +++ b/hw/core/qdev.c | 22 | +++ b/hw/arm/mps2-tz.c |
80 | @@ -XXX,XX +XXX,XX @@ static void bus_add_child(BusState *bus, DeviceState *child) | 23 | @@ -XXX,XX +XXX,XX @@ static void make_ram_alias(MemoryRegion *mr, const char *name, |
81 | 24 | static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | |
82 | void qdev_set_parent_bus(DeviceState *dev, BusState *bus) | ||
83 | { | 25 | { |
84 | - bool replugging = dev->parent_bus != NULL; | 26 | /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */ |
85 | + BusState *old_parent_bus = dev->parent_bus; | 27 | - MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); |
86 | 28 | + MachineClass *mc = MACHINE_GET_CLASS(mms); | |
87 | - if (replugging) { | 29 | |
88 | + if (old_parent_bus) { | 30 | assert(irqno < MPS2TZ_NUMIRQ); |
89 | trace_qdev_update_parent_bus(dev, object_get_typename(OBJECT(dev)), | 31 | |
90 | - dev->parent_bus, object_get_typename(OBJECT(dev->parent_bus)), | 32 | - switch (mmc->fpga_type) { |
91 | + old_parent_bus, object_get_typename(OBJECT(old_parent_bus)), | 33 | - case FPGA_AN505: |
92 | OBJECT(bus), object_get_typename(OBJECT(bus))); | 34 | - return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno); |
93 | /* | 35 | - case FPGA_AN521: |
94 | * Keep a reference to the device while it's not plugged into | 36 | + if (mc->max_cpus > 1) { |
95 | * any bus, to avoid it potentially evaporating when it is | 37 | return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); |
96 | * dereffed in bus_remove_child(). | 38 | - default: |
97 | + * Also keep the ref of the parent bus until the end, so that | 39 | - g_assert_not_reached(); |
98 | + * we can safely call resettable_change_parent() below. | 40 | + } else { |
99 | */ | 41 | + return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno); |
100 | object_ref(OBJECT(dev)); | ||
101 | bus_remove_child(dev->parent_bus, dev); | ||
102 | - object_unref(OBJECT(dev->parent_bus)); | ||
103 | } | ||
104 | dev->parent_bus = bus; | ||
105 | object_ref(OBJECT(bus)); | ||
106 | bus_add_child(bus, dev); | ||
107 | - if (replugging) { | ||
108 | + if (dev->realized) { | ||
109 | + resettable_change_parent(OBJECT(dev), OBJECT(bus), | ||
110 | + OBJECT(old_parent_bus)); | ||
111 | + } | ||
112 | + if (old_parent_bus) { | ||
113 | + object_unref(OBJECT(old_parent_bus)); | ||
114 | object_unref(OBJECT(dev)); | ||
115 | } | 42 | } |
116 | } | 43 | } |
44 | |||
45 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
46 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
47 | |||
48 | /* | ||
49 | - * The AN521 needs us to create splitters to feed the IRQ inputs | ||
50 | - * for each CPU in the SSE-200 from each device in the board. | ||
51 | + * If this board has more than one CPU, then we need to create splitters | ||
52 | + * to feed the IRQ inputs for each CPU in the SSE from each device in the | ||
53 | + * board. If there is only one CPU, we can just wire the device IRQ | ||
54 | + * directly to the SSE's IRQ input. | ||
55 | */ | ||
56 | - if (mmc->fpga_type == FPGA_AN521) { | ||
57 | + if (mc->max_cpus > 1) { | ||
58 | for (i = 0; i < MPS2TZ_NUMIRQ; i++) { | ||
59 | char *name = g_strdup_printf("mps2-irq-splitter%d", i); | ||
60 | SplitIRQ *splitter = &mms->cpu_irq_splitter[i]; | ||
117 | -- | 61 | -- |
118 | 2.20.1 | 62 | 2.20.1 |
119 | 63 | ||
120 | 64 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The AN524 has more interrupt lines than the AN505 and AN521; make | ||
2 | numirq board-specific rather than a compile-time constant. | ||
1 | 3 | ||
4 | Since the difference is small (92 on the current boards and 95 on the | ||
5 | new one) we don't dynamically allocate the cpu_irq_splitter[] array | ||
6 | but leave it as a fixed length array whose size is the maximum needed | ||
7 | for any of the boards. | ||
8 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20210215115138.20465-10-peter.maydell@linaro.org | ||
13 | --- | ||
14 | hw/arm/mps2-tz.c | 15 ++++++++++----- | ||
15 | 1 file changed, 10 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/mps2-tz.c | ||
20 | +++ b/hw/arm/mps2-tz.c | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/qdev-clock.h" | ||
23 | #include "qom/object.h" | ||
24 | |||
25 | -#define MPS2TZ_NUMIRQ 92 | ||
26 | +#define MPS2TZ_NUMIRQ_MAX 92 | ||
27 | |||
28 | typedef enum MPS2TZFPGAType { | ||
29 | FPGA_AN505, | ||
30 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
31 | const uint32_t *oscclk; | ||
32 | uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ | ||
33 | bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ | ||
34 | + int numirq; /* Number of external interrupts */ | ||
35 | const char *armsse_type; | ||
36 | }; | ||
37 | |||
38 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
39 | SplitIRQ sec_resp_splitter; | ||
40 | qemu_or_irq uart_irq_orgate; | ||
41 | DeviceState *lan9118; | ||
42 | - SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ]; | ||
43 | + SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX]; | ||
44 | Clock *sysclk; | ||
45 | Clock *s32kclk; | ||
46 | }; | ||
47 | @@ -XXX,XX +XXX,XX @@ static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | ||
48 | { | ||
49 | /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */ | ||
50 | MachineClass *mc = MACHINE_GET_CLASS(mms); | ||
51 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
52 | |||
53 | - assert(irqno < MPS2TZ_NUMIRQ); | ||
54 | + assert(irqno < mmc->numirq); | ||
55 | |||
56 | if (mc->max_cpus > 1) { | ||
57 | return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); | ||
58 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
59 | iotkitdev = DEVICE(&mms->iotkit); | ||
60 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | ||
61 | OBJECT(system_memory), &error_abort); | ||
62 | - qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
63 | + qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq); | ||
64 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
65 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
66 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
67 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
68 | * board. If there is only one CPU, we can just wire the device IRQ | ||
69 | * directly to the SSE's IRQ input. | ||
70 | */ | ||
71 | + assert(mmc->numirq <= MPS2TZ_NUMIRQ_MAX); | ||
72 | if (mc->max_cpus > 1) { | ||
73 | - for (i = 0; i < MPS2TZ_NUMIRQ; i++) { | ||
74 | + for (i = 0; i < mmc->numirq; i++) { | ||
75 | char *name = g_strdup_printf("mps2-irq-splitter%d", i); | ||
76 | SplitIRQ *splitter = &mms->cpu_irq_splitter[i]; | ||
77 | |||
78 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
79 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
80 | mmc->fpgaio_num_leds = 2; | ||
81 | mmc->fpgaio_has_switches = false; | ||
82 | + mmc->numirq = 92; | ||
83 | mmc->armsse_type = TYPE_IOTKIT; | ||
84 | } | ||
85 | |||
86 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
87 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
88 | mmc->fpgaio_num_leds = 2; | ||
89 | mmc->fpgaio_has_switches = false; | ||
90 | + mmc->numirq = 92; | ||
91 | mmc->armsse_type = TYPE_SSE200; | ||
92 | } | ||
93 | |||
94 | -- | ||
95 | 2.20.1 | ||
96 | |||
97 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The AN524 version of the SCC interface has different behaviour for | ||
2 | some of the CFG registers; implement it. | ||
1 | 3 | ||
4 | Each board in this family can have minor differences in the meaning | ||
5 | of the CFG registers, so rather than trying to specify all the | ||
6 | possible semantics via individual device properties, we make the | ||
7 | behaviour conditional on the part-number field of the SCC_ID register | ||
8 | which the board code already passes us. | ||
9 | |||
10 | For the AN524, the differences are: | ||
11 | * CFG3 is reserved rather than being board switches | ||
12 | * CFG5 is a new register ("ACLK Frequency in Hz") | ||
13 | * CFG6 is a new register ("Clock divider for BRAM") | ||
14 | |||
15 | We implement both of the new registers as reads-as-written. | ||
16 | |||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20210215115138.20465-11-peter.maydell@linaro.org | ||
20 | --- | ||
21 | include/hw/misc/mps2-scc.h | 3 ++ | ||
22 | hw/misc/mps2-scc.c | 71 ++++++++++++++++++++++++++++++++++++-- | ||
23 | 2 files changed, 72 insertions(+), 2 deletions(-) | ||
24 | |||
25 | diff --git a/include/hw/misc/mps2-scc.h b/include/hw/misc/mps2-scc.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/include/hw/misc/mps2-scc.h | ||
28 | +++ b/include/hw/misc/mps2-scc.h | ||
29 | @@ -XXX,XX +XXX,XX @@ struct MPS2SCC { | ||
30 | |||
31 | uint32_t cfg0; | ||
32 | uint32_t cfg1; | ||
33 | + uint32_t cfg2; | ||
34 | uint32_t cfg4; | ||
35 | + uint32_t cfg5; | ||
36 | + uint32_t cfg6; | ||
37 | uint32_t cfgdata_rtn; | ||
38 | uint32_t cfgdata_out; | ||
39 | uint32_t cfgctrl; | ||
40 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/misc/mps2-scc.c | ||
43 | +++ b/hw/misc/mps2-scc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | |||
46 | REG32(CFG0, 0) | ||
47 | REG32(CFG1, 4) | ||
48 | +REG32(CFG2, 8) | ||
49 | REG32(CFG3, 0xc) | ||
50 | REG32(CFG4, 0x10) | ||
51 | +REG32(CFG5, 0x14) | ||
52 | +REG32(CFG6, 0x18) | ||
53 | REG32(CFGDATA_RTN, 0xa0) | ||
54 | REG32(CFGDATA_OUT, 0xa4) | ||
55 | REG32(CFGCTRL, 0xa8) | ||
56 | @@ -XXX,XX +XXX,XX @@ REG32(DLL, 0x100) | ||
57 | REG32(AID, 0xFF8) | ||
58 | REG32(ID, 0xFFC) | ||
59 | |||
60 | +static int scc_partno(MPS2SCC *s) | ||
61 | +{ | ||
62 | + /* Return the partno field of the SCC_ID (0x524, 0x511, etc) */ | ||
63 | + return extract32(s->id, 4, 8); | ||
64 | +} | ||
65 | + | ||
66 | /* Handle a write via the SYS_CFG channel to the specified function/device. | ||
67 | * Return false on error (reported to guest via SYS_CFGCTRL ERROR bit). | ||
68 | */ | ||
69 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
70 | case A_CFG1: | ||
71 | r = s->cfg1; | ||
72 | break; | ||
73 | + case A_CFG2: | ||
74 | + if (scc_partno(s) != 0x524) { | ||
75 | + /* CFG2 reserved on other boards */ | ||
76 | + goto bad_offset; | ||
77 | + } | ||
78 | + r = s->cfg2; | ||
79 | + break; | ||
80 | case A_CFG3: | ||
81 | + if (scc_partno(s) == 0x524) { | ||
82 | + /* CFG3 reserved on AN524 */ | ||
83 | + goto bad_offset; | ||
84 | + } | ||
85 | /* These are user-settable DIP switches on the board. We don't | ||
86 | * model that, so just return zeroes. | ||
87 | */ | ||
88 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
89 | case A_CFG4: | ||
90 | r = s->cfg4; | ||
91 | break; | ||
92 | + case A_CFG5: | ||
93 | + if (scc_partno(s) != 0x524) { | ||
94 | + /* CFG5 reserved on other boards */ | ||
95 | + goto bad_offset; | ||
96 | + } | ||
97 | + r = s->cfg5; | ||
98 | + break; | ||
99 | + case A_CFG6: | ||
100 | + if (scc_partno(s) != 0x524) { | ||
101 | + /* CFG6 reserved on other boards */ | ||
102 | + goto bad_offset; | ||
103 | + } | ||
104 | + r = s->cfg6; | ||
105 | + break; | ||
106 | case A_CFGDATA_RTN: | ||
107 | r = s->cfgdata_rtn; | ||
108 | break; | ||
109 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
110 | r = s->id; | ||
111 | break; | ||
112 | default: | ||
113 | + bad_offset: | ||
114 | qemu_log_mask(LOG_GUEST_ERROR, | ||
115 | "MPS2 SCC read: bad offset %x\n", (int) offset); | ||
116 | r = 0; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
118 | led_set_state(s->led[i], extract32(value, i, 1)); | ||
119 | } | ||
120 | break; | ||
121 | + case A_CFG2: | ||
122 | + if (scc_partno(s) != 0x524) { | ||
123 | + /* CFG2 reserved on other boards */ | ||
124 | + goto bad_offset; | ||
125 | + } | ||
126 | + /* AN524: QSPI Select signal */ | ||
127 | + s->cfg2 = value; | ||
128 | + break; | ||
129 | + case A_CFG5: | ||
130 | + if (scc_partno(s) != 0x524) { | ||
131 | + /* CFG5 reserved on other boards */ | ||
132 | + goto bad_offset; | ||
133 | + } | ||
134 | + /* AN524: ACLK frequency in Hz */ | ||
135 | + s->cfg5 = value; | ||
136 | + break; | ||
137 | + case A_CFG6: | ||
138 | + if (scc_partno(s) != 0x524) { | ||
139 | + /* CFG6 reserved on other boards */ | ||
140 | + goto bad_offset; | ||
141 | + } | ||
142 | + /* AN524: Clock divider for BRAM */ | ||
143 | + s->cfg6 = value; | ||
144 | + break; | ||
145 | case A_CFGDATA_OUT: | ||
146 | s->cfgdata_out = value; | ||
147 | break; | ||
148 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
149 | s->dll = deposit32(s->dll, 24, 8, extract32(value, 24, 8)); | ||
150 | break; | ||
151 | default: | ||
152 | + bad_offset: | ||
153 | qemu_log_mask(LOG_GUEST_ERROR, | ||
154 | "MPS2 SCC write: bad offset 0x%x\n", (int) offset); | ||
155 | break; | ||
156 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_reset(DeviceState *dev) | ||
157 | trace_mps2_scc_reset(); | ||
158 | s->cfg0 = 0; | ||
159 | s->cfg1 = 0; | ||
160 | + s->cfg2 = 0; | ||
161 | + s->cfg5 = 0; | ||
162 | + s->cfg6 = 0; | ||
163 | s->cfgdata_rtn = 0; | ||
164 | s->cfgdata_out = 0; | ||
165 | s->cfgctrl = 0x100000; | ||
166 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_realize(DeviceState *dev, Error **errp) | ||
167 | |||
168 | static const VMStateDescription mps2_scc_vmstate = { | ||
169 | .name = "mps2-scc", | ||
170 | - .version_id = 2, | ||
171 | - .minimum_version_id = 2, | ||
172 | + .version_id = 3, | ||
173 | + .minimum_version_id = 3, | ||
174 | .fields = (VMStateField[]) { | ||
175 | VMSTATE_UINT32(cfg0, MPS2SCC), | ||
176 | VMSTATE_UINT32(cfg1, MPS2SCC), | ||
177 | + VMSTATE_UINT32(cfg2, MPS2SCC), | ||
178 | + /* cfg3, cfg4 are read-only so need not be migrated */ | ||
179 | + VMSTATE_UINT32(cfg5, MPS2SCC), | ||
180 | + VMSTATE_UINT32(cfg6, MPS2SCC), | ||
181 | VMSTATE_UINT32(cfgdata_rtn, MPS2SCC), | ||
182 | VMSTATE_UINT32(cfgdata_out, MPS2SCC), | ||
183 | VMSTATE_UINT32(cfgctrl, MPS2SCC), | ||
184 | -- | ||
185 | 2.20.1 | ||
186 | |||
187 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | On the MPS2 boards, the first 32 interrupt lines are entirely | ||
2 | internal to the SSE; interrupt lines for devices outside the SSE | ||
3 | start at 32. In the application notes that document each FPGA image, | ||
4 | the interrupt wiring is documented from the point of view of the CPU, | ||
5 | so '0' is the first of the SSE's interrupts and the devices in the | ||
6 | FPGA image itself are '32' and up: so the UART 0 Receive interrupt is | ||
7 | 32, the SPI #0 interrupt is 51, and so on. | ||
1 | 8 | ||
9 | Within our implementation, because the external interrupts must be | ||
10 | connected to the EXP_IRQ[0...n] lines of the SSE object, we made the | ||
11 | get_sse_irq_in() function take an irqno whose values start at 0 for | ||
12 | the first FPGA device interrupt. In this numbering scheme the UART 0 | ||
13 | Receive interrupt is 0, the SPI #0 interrupt is 19, and so on. | ||
14 | |||
15 | The result of these two different numbering schemes has been that | ||
16 | half of the devices were wired up to the wrong IRQs: the UART IRQs | ||
17 | are wired up correctly, but the DMA and SPI devices were passing | ||
18 | start-at-32 values to get_sse_irq_in() and so being mis-connected. | ||
19 | |||
20 | Fix the bug by making get_sse_irq_in() take values specified with the | ||
21 | same scheme that the hardware manuals use, to avoid confusion. | ||
22 | |||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
25 | Message-id: 20210215115138.20465-12-peter.maydell@linaro.org | ||
26 | --- | ||
27 | hw/arm/mps2-tz.c | 24 +++++++++++++++++------- | ||
28 | 1 file changed, 17 insertions(+), 7 deletions(-) | ||
29 | |||
30 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/hw/arm/mps2-tz.c | ||
33 | +++ b/hw/arm/mps2-tz.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void make_ram_alias(MemoryRegion *mr, const char *name, | ||
35 | |||
36 | static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | ||
37 | { | ||
38 | - /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */ | ||
39 | + /* | ||
40 | + * Return a qemu_irq which will signal IRQ n to all CPUs in the | ||
41 | + * SSE. The irqno should be as the CPU sees it, so the first | ||
42 | + * external-to-the-SSE interrupt is 32. | ||
43 | + */ | ||
44 | MachineClass *mc = MACHINE_GET_CLASS(mms); | ||
45 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
46 | |||
47 | - assert(irqno < mmc->numirq); | ||
48 | + assert(irqno >= 32 && irqno < (mmc->numirq + 32)); | ||
49 | + | ||
50 | + /* | ||
51 | + * Convert from "CPU irq number" (as listed in the FPGA image | ||
52 | + * documentation) to the SSE external-interrupt number. | ||
53 | + */ | ||
54 | + irqno -= 32; | ||
55 | |||
56 | if (mc->max_cpus > 1) { | ||
57 | return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); | ||
58 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
59 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
60 | CMSDKAPBUART *uart = opaque; | ||
61 | int i = uart - &mms->uart[0]; | ||
62 | - int rxirqno = i * 2; | ||
63 | - int txirqno = i * 2 + 1; | ||
64 | - int combirqno = i + 10; | ||
65 | + int rxirqno = i * 2 + 32; | ||
66 | + int txirqno = i * 2 + 33; | ||
67 | + int combirqno = i + 42; | ||
68 | SysBusDevice *s; | ||
69 | DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
72 | |||
73 | s = SYS_BUS_DEVICE(mms->lan9118); | ||
74 | sysbus_realize_and_unref(s, &error_fatal); | ||
75 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 16)); | ||
76 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 48)); | ||
77 | return sysbus_mmio_get_region(s, 0); | ||
78 | } | ||
79 | |||
80 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
81 | &error_fatal); | ||
82 | qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal); | ||
83 | qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, | ||
84 | - get_sse_irq_in(mms, 15)); | ||
85 | + get_sse_irq_in(mms, 47)); | ||
86 | |||
87 | /* Most of the devices in the FPGA are behind Peripheral Protection | ||
88 | * Controllers. The required order for initializing things is: | ||
89 | -- | ||
90 | 2.20.1 | ||
91 | |||
92 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | The mps2-tz code uses PPCPortInfo data structures to define what |
---|---|---|---|
2 | devices are present and how they are wired up. Currently we use | ||
3 | these to specify device types and addresses, but hard-code the | ||
4 | interrupt line wiring in each make_* helper function. This works for | ||
5 | the two boards we have at the moment, but the AN524 has some devices | ||
6 | with different interrupt assignments. | ||
2 | 7 | ||
3 | This commit adds support of Resettable interface to buses and devices: | 8 | This commit adds the framework to allow PPCPortInfo structures to |
4 | + ResettableState structure is added in the Bus/Device state | 9 | specify interrupt numbers. We add an array of interrupt numbers to |
5 | + Resettable methods are implemented. | 10 | the PPCPortInfo struct, and pass it through to the make_* helpers. |
6 | + device/bus_is_in_reset function defined | 11 | The following commit will change the make_* helpers over to using the |
12 | framework. | ||
7 | 13 | ||
8 | This commit allows to transition the objects to the new | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | multi-phase interface without changing the reset behavior at all. | 15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Object single reset method can be split into the 3 different phases | 16 | Message-id: 20210215115138.20465-13-peter.maydell@linaro.org |
11 | but the 3 phases are still executed in a row for a given object. | 17 | --- |
12 | From the qdev/qbus reset api point of view, nothing is changed. | 18 | hw/arm/mps2-tz.c | 36 ++++++++++++++++++++++++------------ |
13 | qdev_reset_all() and qbus_reset_all() are not modified as well as | 19 | 1 file changed, 24 insertions(+), 12 deletions(-) |
14 | device_legacy_reset(). | ||
15 | 20 | ||
16 | Transition of an object must be done from parent class to child class. | 21 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
17 | Care has been taken to allow the transition of a parent class | ||
18 | without requiring the child classes to be transitioned at the same | ||
19 | time. Note that SysBus and SysBusDevice class do not need any transition | ||
20 | because they do not override the legacy reset method. | ||
21 | |||
22 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
25 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
26 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
27 | Message-id: 20200123132823.1117486-5-damien.hedde@greensocs.com | ||
28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
29 | --- | ||
30 | tests/Makefile.include | 1 + | ||
31 | include/hw/qdev-core.h | 27 ++++++++++++ | ||
32 | hw/core/bus.c | 97 ++++++++++++++++++++++++++++++++++++++++++ | ||
33 | hw/core/qdev.c | 93 ++++++++++++++++++++++++++++++++++++++++ | ||
34 | 4 files changed, 218 insertions(+) | ||
35 | |||
36 | diff --git a/tests/Makefile.include b/tests/Makefile.include | ||
37 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/tests/Makefile.include | 23 | --- a/hw/arm/mps2-tz.c |
39 | +++ b/tests/Makefile.include | 24 | +++ b/hw/arm/mps2-tz.c |
40 | @@ -XXX,XX +XXX,XX @@ tests/fp/%: | 25 | @@ -XXX,XX +XXX,XX @@ static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) |
41 | tests/test-qdev-global-props$(EXESUF): tests/test-qdev-global-props.o \ | 26 | * needs to be plugged into the downstream end of the PPC port. |
42 | hw/core/qdev.o hw/core/qdev-properties.o hw/core/hotplug.o\ | ||
43 | hw/core/bus.o \ | ||
44 | + hw/core/resettable.o \ | ||
45 | hw/core/irq.o \ | ||
46 | hw/core/fw-path-provider.o \ | ||
47 | hw/core/reset.o \ | ||
48 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/include/hw/qdev-core.h | ||
51 | +++ b/include/hw/qdev-core.h | ||
52 | @@ -XXX,XX +XXX,XX @@ | ||
53 | #include "qemu/bitmap.h" | ||
54 | #include "qom/object.h" | ||
55 | #include "hw/hotplug.h" | ||
56 | +#include "hw/resettable.h" | ||
57 | |||
58 | enum { | ||
59 | DEV_NVECTORS_UNSPECIFIED = -1, | ||
60 | @@ -XXX,XX +XXX,XX @@ typedef struct DeviceClass { | ||
61 | bool hotpluggable; | ||
62 | |||
63 | /* callbacks */ | ||
64 | + /* | ||
65 | + * Reset method here is deprecated and replaced by methods in the | ||
66 | + * resettable class interface to implement a multi-phase reset. | ||
67 | + * TODO: remove once every reset callback is unused | ||
68 | + */ | ||
69 | DeviceReset reset; | ||
70 | DeviceRealize realize; | ||
71 | DeviceUnrealize unrealize; | ||
72 | @@ -XXX,XX +XXX,XX @@ struct NamedGPIOList { | ||
73 | /** | ||
74 | * DeviceState: | ||
75 | * @realized: Indicates whether the device has been fully constructed. | ||
76 | + * @reset: ResettableState for the device; handled by Resettable interface. | ||
77 | * | ||
78 | * This structure should not be accessed directly. We declare it here | ||
79 | * so that it can be embedded in individual device state structures. | ||
80 | @@ -XXX,XX +XXX,XX @@ struct DeviceState { | ||
81 | int num_child_bus; | ||
82 | int instance_id_alias; | ||
83 | int alias_required_for_version; | ||
84 | + ResettableState reset; | ||
85 | }; | ||
86 | |||
87 | struct DeviceListener { | ||
88 | @@ -XXX,XX +XXX,XX @@ typedef struct BusChild { | ||
89 | /** | ||
90 | * BusState: | ||
91 | * @hotplug_handler: link to a hotplug handler associated with bus. | ||
92 | + * @reset: ResettableState for the bus; handled by Resettable interface. | ||
93 | */ | 27 | */ |
94 | struct BusState { | 28 | typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, |
95 | Object obj; | 29 | - const char *name, hwaddr size); |
96 | @@ -XXX,XX +XXX,XX @@ struct BusState { | 30 | + const char *name, hwaddr size, |
97 | int num_children; | 31 | + const int *irqs); |
98 | QTAILQ_HEAD(, BusChild) children; | 32 | |
99 | QLIST_ENTRY(BusState) sibling; | 33 | typedef struct PPCPortInfo { |
100 | + ResettableState reset; | 34 | const char *name; |
101 | }; | 35 | @@ -XXX,XX +XXX,XX @@ typedef struct PPCPortInfo { |
102 | 36 | void *opaque; | |
103 | /** | 37 | hwaddr addr; |
104 | @@ -XXX,XX +XXX,XX @@ void qdev_reset_all_fn(void *opaque); | 38 | hwaddr size; |
105 | void qbus_reset_all(BusState *bus); | 39 | + int irqs[3]; /* currently no device needs more IRQ lines than this */ |
106 | void qbus_reset_all_fn(void *opaque); | 40 | } PPCPortInfo; |
107 | 41 | ||
108 | +/** | 42 | typedef struct PPCInfo { |
109 | + * device_is_in_reset: | 43 | @@ -XXX,XX +XXX,XX @@ typedef struct PPCInfo { |
110 | + * Return true if the device @dev is currently being reset. | 44 | } PPCInfo; |
111 | + */ | 45 | |
112 | +bool device_is_in_reset(DeviceState *dev); | 46 | static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, |
113 | + | 47 | - void *opaque, |
114 | +/** | 48 | - const char *name, hwaddr size) |
115 | + * bus_is_in_reset: | 49 | + void *opaque, |
116 | + * Return true if the bus @bus is currently being reset. | 50 | + const char *name, hwaddr size, |
117 | + */ | 51 | + const int *irqs) |
118 | +bool bus_is_in_reset(BusState *bus); | 52 | { |
119 | + | 53 | /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, |
120 | /* This should go away once we get rid of the NULL bus hack */ | 54 | * and return a pointer to its MemoryRegion. |
121 | BusState *sysbus_get_default(void); | 55 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, |
122 | |||
123 | @@ -XXX,XX +XXX,XX @@ void device_legacy_reset(DeviceState *dev); | ||
124 | |||
125 | void device_class_set_props(DeviceClass *dc, Property *props); | ||
126 | |||
127 | +/** | ||
128 | + * device_class_set_parent_reset: | ||
129 | + * TODO: remove the function when DeviceClass's reset method | ||
130 | + * is not used anymore. | ||
131 | + */ | ||
132 | void device_class_set_parent_reset(DeviceClass *dc, | ||
133 | DeviceReset dev_reset, | ||
134 | DeviceReset *parent_reset); | ||
135 | diff --git a/hw/core/bus.c b/hw/core/bus.c | ||
136 | index XXXXXXX..XXXXXXX 100644 | ||
137 | --- a/hw/core/bus.c | ||
138 | +++ b/hw/core/bus.c | ||
139 | @@ -XXX,XX +XXX,XX @@ int qbus_walk_children(BusState *bus, | ||
140 | return 0; | ||
141 | } | 56 | } |
142 | 57 | ||
143 | +bool bus_is_in_reset(BusState *bus) | 58 | static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, |
144 | +{ | 59 | - const char *name, hwaddr size) |
145 | + return resettable_is_in_reset(OBJECT(bus)); | 60 | + const char *name, hwaddr size, |
146 | +} | 61 | + const int *irqs) |
147 | + | ||
148 | +static ResettableState *bus_get_reset_state(Object *obj) | ||
149 | +{ | ||
150 | + BusState *bus = BUS(obj); | ||
151 | + return &bus->reset; | ||
152 | +} | ||
153 | + | ||
154 | +static void bus_reset_child_foreach(Object *obj, ResettableChildCallback cb, | ||
155 | + void *opaque, ResetType type) | ||
156 | +{ | ||
157 | + BusState *bus = BUS(obj); | ||
158 | + BusChild *kid; | ||
159 | + | ||
160 | + QTAILQ_FOREACH(kid, &bus->children, sibling) { | ||
161 | + cb(OBJECT(kid->child), opaque, type); | ||
162 | + } | ||
163 | +} | ||
164 | + | ||
165 | static void qbus_realize(BusState *bus, DeviceState *parent, const char *name) | ||
166 | { | 62 | { |
167 | const char *typename = object_get_typename(OBJECT(bus)); | 63 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); |
168 | @@ -XXX,XX +XXX,XX @@ static char *default_bus_get_fw_dev_path(DeviceState *dev) | 64 | CMSDKAPBUART *uart = opaque; |
169 | return g_strdup(object_get_typename(OBJECT(dev))); | 65 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, |
170 | } | 66 | } |
171 | 67 | ||
172 | +/** | 68 | static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, |
173 | + * bus_phases_reset: | 69 | - const char *name, hwaddr size) |
174 | + * Transition reset method for buses to allow moving | 70 | + const char *name, hwaddr size, |
175 | + * smoothly from legacy reset method to multi-phases | 71 | + const int *irqs) |
176 | + */ | ||
177 | +static void bus_phases_reset(BusState *bus) | ||
178 | +{ | ||
179 | + ResettableClass *rc = RESETTABLE_GET_CLASS(bus); | ||
180 | + | ||
181 | + if (rc->phases.enter) { | ||
182 | + rc->phases.enter(OBJECT(bus), RESET_TYPE_COLD); | ||
183 | + } | ||
184 | + if (rc->phases.hold) { | ||
185 | + rc->phases.hold(OBJECT(bus)); | ||
186 | + } | ||
187 | + if (rc->phases.exit) { | ||
188 | + rc->phases.exit(OBJECT(bus)); | ||
189 | + } | ||
190 | +} | ||
191 | + | ||
192 | +static void bus_transitional_reset(Object *obj) | ||
193 | +{ | ||
194 | + BusClass *bc = BUS_GET_CLASS(obj); | ||
195 | + | ||
196 | + /* | ||
197 | + * This will call either @bus_phases_reset (for multi-phases transitioned | ||
198 | + * buses) or a bus's specific method for not-yet transitioned buses. | ||
199 | + * In both case, it does not reset children. | ||
200 | + */ | ||
201 | + if (bc->reset) { | ||
202 | + bc->reset(BUS(obj)); | ||
203 | + } | ||
204 | +} | ||
205 | + | ||
206 | +/** | ||
207 | + * bus_get_transitional_reset: | ||
208 | + * check if the bus's class is ready for multi-phase | ||
209 | + */ | ||
210 | +static ResettableTrFunction bus_get_transitional_reset(Object *obj) | ||
211 | +{ | ||
212 | + BusClass *dc = BUS_GET_CLASS(obj); | ||
213 | + if (dc->reset != bus_phases_reset) { | ||
214 | + /* | ||
215 | + * dc->reset has been overridden by a subclass, | ||
216 | + * the bus is not ready for multi phase yet. | ||
217 | + */ | ||
218 | + return bus_transitional_reset; | ||
219 | + } | ||
220 | + return NULL; | ||
221 | +} | ||
222 | + | ||
223 | static void bus_class_init(ObjectClass *class, void *data) | ||
224 | { | 72 | { |
225 | BusClass *bc = BUS_CLASS(class); | 73 | MPS2SCC *scc = opaque; |
226 | + ResettableClass *rc = RESETTABLE_CLASS(class); | 74 | DeviceState *sccdev; |
227 | 75 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | |
228 | class->unparent = bus_unparent; | ||
229 | bc->get_fw_dev_path = default_bus_get_fw_dev_path; | ||
230 | + | ||
231 | + rc->get_state = bus_get_reset_state; | ||
232 | + rc->child_foreach = bus_reset_child_foreach; | ||
233 | + | ||
234 | + /* | ||
235 | + * @bus_phases_reset is put as the default reset method below, allowing | ||
236 | + * to do the multi-phase transition from base classes to leaf classes. It | ||
237 | + * allows a legacy-reset Bus class to extend a multi-phases-reset | ||
238 | + * Bus class for the following reason: | ||
239 | + * + If a base class B has been moved to multi-phase, then it does not | ||
240 | + * override this default reset method and may have defined phase methods. | ||
241 | + * + A child class C (extending class B) which uses | ||
242 | + * bus_class_set_parent_reset() (or similar means) to override the | ||
243 | + * reset method will still work as expected. @bus_phases_reset function | ||
244 | + * will be registered as the parent reset method and effectively call | ||
245 | + * parent reset phases. | ||
246 | + */ | ||
247 | + bc->reset = bus_phases_reset; | ||
248 | + rc->get_transitional_function = bus_get_transitional_reset; | ||
249 | } | 76 | } |
250 | 77 | ||
251 | static void qbus_finalize(Object *obj) | 78 | static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, |
252 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo bus_info = { | 79 | - const char *name, hwaddr size) |
253 | .instance_init = qbus_initfn, | 80 | + const char *name, hwaddr size, |
254 | .instance_finalize = qbus_finalize, | 81 | + const int *irqs) |
255 | .class_init = bus_class_init, | 82 | { |
256 | + .interfaces = (InterfaceInfo[]) { | 83 | MPS2FPGAIO *fpgaio = opaque; |
257 | + { TYPE_RESETTABLE_INTERFACE }, | 84 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); |
258 | + { } | 85 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, |
259 | + }, | ||
260 | }; | ||
261 | |||
262 | static void bus_register_types(void) | ||
263 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
264 | index XXXXXXX..XXXXXXX 100644 | ||
265 | --- a/hw/core/qdev.c | ||
266 | +++ b/hw/core/qdev.c | ||
267 | @@ -XXX,XX +XXX,XX @@ void qbus_reset_all_fn(void *opaque) | ||
268 | qbus_reset_all(bus); | ||
269 | } | 86 | } |
270 | 87 | ||
271 | +bool device_is_in_reset(DeviceState *dev) | 88 | static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, |
272 | +{ | 89 | - const char *name, hwaddr size) |
273 | + return resettable_is_in_reset(OBJECT(dev)); | 90 | + const char *name, hwaddr size, |
274 | +} | 91 | + const int *irqs) |
275 | + | 92 | { |
276 | +static ResettableState *device_get_reset_state(Object *obj) | 93 | SysBusDevice *s; |
277 | +{ | 94 | NICInfo *nd = &nd_table[0]; |
278 | + DeviceState *dev = DEVICE(obj); | 95 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, |
279 | + return &dev->reset; | ||
280 | +} | ||
281 | + | ||
282 | +static void device_reset_child_foreach(Object *obj, ResettableChildCallback cb, | ||
283 | + void *opaque, ResetType type) | ||
284 | +{ | ||
285 | + DeviceState *dev = DEVICE(obj); | ||
286 | + BusState *bus; | ||
287 | + | ||
288 | + QLIST_FOREACH(bus, &dev->child_bus, sibling) { | ||
289 | + cb(OBJECT(bus), opaque, type); | ||
290 | + } | ||
291 | +} | ||
292 | + | ||
293 | /* can be used as ->unplug() callback for the simple cases */ | ||
294 | void qdev_simple_device_unplug_cb(HotplugHandler *hotplug_dev, | ||
295 | DeviceState *dev, Error **errp) | ||
296 | @@ -XXX,XX +XXX,XX @@ device_vmstate_if_get_id(VMStateIf *obj) | ||
297 | return qdev_get_dev_path(dev); | ||
298 | } | 96 | } |
299 | 97 | ||
300 | +/** | 98 | static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, |
301 | + * device_phases_reset: | 99 | - const char *name, hwaddr size) |
302 | + * Transition reset method for devices to allow moving | 100 | + const char *name, hwaddr size, |
303 | + * smoothly from legacy reset method to multi-phases | 101 | + const int *irqs) |
304 | + */ | ||
305 | +static void device_phases_reset(DeviceState *dev) | ||
306 | +{ | ||
307 | + ResettableClass *rc = RESETTABLE_GET_CLASS(dev); | ||
308 | + | ||
309 | + if (rc->phases.enter) { | ||
310 | + rc->phases.enter(OBJECT(dev), RESET_TYPE_COLD); | ||
311 | + } | ||
312 | + if (rc->phases.hold) { | ||
313 | + rc->phases.hold(OBJECT(dev)); | ||
314 | + } | ||
315 | + if (rc->phases.exit) { | ||
316 | + rc->phases.exit(OBJECT(dev)); | ||
317 | + } | ||
318 | +} | ||
319 | + | ||
320 | +static void device_transitional_reset(Object *obj) | ||
321 | +{ | ||
322 | + DeviceClass *dc = DEVICE_GET_CLASS(obj); | ||
323 | + | ||
324 | + /* | ||
325 | + * This will call either @device_phases_reset (for multi-phases transitioned | ||
326 | + * devices) or a device's specific method for not-yet transitioned devices. | ||
327 | + * In both case, it does not reset children. | ||
328 | + */ | ||
329 | + if (dc->reset) { | ||
330 | + dc->reset(DEVICE(obj)); | ||
331 | + } | ||
332 | +} | ||
333 | + | ||
334 | +/** | ||
335 | + * device_get_transitional_reset: | ||
336 | + * check if the device's class is ready for multi-phase | ||
337 | + */ | ||
338 | +static ResettableTrFunction device_get_transitional_reset(Object *obj) | ||
339 | +{ | ||
340 | + DeviceClass *dc = DEVICE_GET_CLASS(obj); | ||
341 | + if (dc->reset != device_phases_reset) { | ||
342 | + /* | ||
343 | + * dc->reset has been overridden by a subclass, | ||
344 | + * the device is not ready for multi phase yet. | ||
345 | + */ | ||
346 | + return device_transitional_reset; | ||
347 | + } | ||
348 | + return NULL; | ||
349 | +} | ||
350 | + | ||
351 | static void device_class_init(ObjectClass *class, void *data) | ||
352 | { | 102 | { |
353 | DeviceClass *dc = DEVICE_CLASS(class); | 103 | TZMPC *mpc = opaque; |
354 | VMStateIfClass *vc = VMSTATE_IF_CLASS(class); | 104 | int i = mpc - &mms->ssram_mpc[0]; |
355 | + ResettableClass *rc = RESETTABLE_CLASS(class); | 105 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, |
356 | 106 | } | |
357 | class->unparent = device_unparent; | 107 | |
358 | 108 | static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | |
359 | @@ -XXX,XX +XXX,XX @@ static void device_class_init(ObjectClass *class, void *data) | 109 | - const char *name, hwaddr size) |
360 | dc->hotpluggable = true; | 110 | + const char *name, hwaddr size, |
361 | dc->user_creatable = true; | 111 | + const int *irqs) |
362 | vc->get_id = device_vmstate_if_get_id; | 112 | { |
363 | + rc->get_state = device_get_reset_state; | 113 | PL080State *dma = opaque; |
364 | + rc->child_foreach = device_reset_child_foreach; | 114 | int i = dma - &mms->dma[0]; |
365 | + | 115 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, |
366 | + /* | 116 | } |
367 | + * @device_phases_reset is put as the default reset method below, allowing | 117 | |
368 | + * to do the multi-phase transition from base classes to leaf classes. It | 118 | static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, |
369 | + * allows a legacy-reset Device class to extend a multi-phases-reset | 119 | - const char *name, hwaddr size) |
370 | + * Device class for the following reason: | 120 | + const char *name, hwaddr size, |
371 | + * + If a base class B has been moved to multi-phase, then it does not | 121 | + const int *irqs) |
372 | + * override this default reset method and may have defined phase methods. | 122 | { |
373 | + * + A child class C (extending class B) which uses | 123 | /* |
374 | + * device_class_set_parent_reset() (or similar means) to override the | 124 | * The AN505 has five PL022 SPI controllers. |
375 | + * reset method will still work as expected. @device_phases_reset function | 125 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, |
376 | + * will be registered as the parent reset method and effectively call | 126 | } |
377 | + * parent reset phases. | 127 | |
378 | + */ | 128 | static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, |
379 | + dc->reset = device_phases_reset; | 129 | - const char *name, hwaddr size) |
380 | + rc->get_transitional_function = device_get_transitional_reset; | 130 | + const char *name, hwaddr size, |
381 | 131 | + const int *irqs) | |
382 | object_class_property_add_bool(class, "realized", | 132 | { |
383 | device_get_realized, device_set_realized, | 133 | ArmSbconI2CState *i2c = opaque; |
384 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo device_type_info = { | 134 | SysBusDevice *s; |
385 | .class_size = sizeof(DeviceClass), | 135 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) |
386 | .interfaces = (InterfaceInfo[]) { | 136 | continue; |
387 | { TYPE_VMSTATE_IF }, | 137 | } |
388 | + { TYPE_RESETTABLE_INTERFACE }, | 138 | |
389 | { } | 139 | - mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size); |
390 | } | 140 | + mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size, |
391 | }; | 141 | + pinfo->irqs); |
142 | portname = g_strdup_printf("port[%d]", port); | ||
143 | object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), | ||
144 | &error_fatal); | ||
392 | -- | 145 | -- |
393 | 2.20.1 | 146 | 2.20.1 |
394 | 147 | ||
395 | 148 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | Move the specification of the IRQ information for the uart, ethernet, |
---|---|---|---|
2 | dma and spi devices to the data structures. (The other devices | ||
3 | handled by the PPCPortInfo structures don't have any interrupt lines | ||
4 | we need to wire up.) | ||
2 | 5 | ||
3 | Provide a temporary device_legacy_reset function doing what | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | device_reset does to prepare for the transition with Resettable | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | API. | 8 | Message-id: 20210215115138.20465-14-peter.maydell@linaro.org |
9 | --- | ||
10 | hw/arm/mps2-tz.c | 52 +++++++++++++++++++++++------------------------- | ||
11 | 1 file changed, 25 insertions(+), 27 deletions(-) | ||
6 | 12 | ||
7 | All occurrence of device_reset in the code tree are also replaced | 13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
8 | by device_legacy_reset. | ||
9 | |||
10 | The new resettable API has different prototype and semantics | ||
11 | (resetting child buses as well as the specified device). Subsequent | ||
12 | commits will make the changeover for each call site individually; once | ||
13 | that is complete device_legacy_reset() will be removed. | ||
14 | |||
15 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Acked-by: David Gibson <david@gibson.dropbear.id.au> | ||
19 | Acked-by: Cornelia Huck <cohuck@redhat.com> | ||
20 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
22 | Message-id: 20200123132823.1117486-2-damien.hedde@greensocs.com | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | --- | ||
25 | include/hw/qdev-core.h | 4 ++-- | ||
26 | hw/audio/intel-hda.c | 2 +- | ||
27 | hw/core/qdev.c | 6 +++--- | ||
28 | hw/hyperv/hyperv.c | 2 +- | ||
29 | hw/i386/microvm.c | 2 +- | ||
30 | hw/i386/pc.c | 2 +- | ||
31 | hw/ide/microdrive.c | 8 ++++---- | ||
32 | hw/intc/spapr_xive.c | 2 +- | ||
33 | hw/ppc/pnv_psi.c | 4 ++-- | ||
34 | hw/ppc/spapr_pci.c | 2 +- | ||
35 | hw/ppc/spapr_vio.c | 2 +- | ||
36 | hw/s390x/s390-pci-inst.c | 2 +- | ||
37 | hw/scsi/vmw_pvscsi.c | 2 +- | ||
38 | hw/sd/omap_mmc.c | 2 +- | ||
39 | hw/sd/pl181.c | 2 +- | ||
40 | 15 files changed, 22 insertions(+), 22 deletions(-) | ||
41 | |||
42 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | ||
43 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/include/hw/qdev-core.h | 15 | --- a/hw/arm/mps2-tz.c |
45 | +++ b/include/hw/qdev-core.h | 16 | +++ b/hw/arm/mps2-tz.c |
46 | @@ -XXX,XX +XXX,XX @@ char *qdev_get_own_fw_dev_path_from_handler(BusState *bus, DeviceState *dev); | 17 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, |
47 | void qdev_machine_init(void); | 18 | const char *name, hwaddr size, |
48 | 19 | const int *irqs) | |
49 | /** | ||
50 | - * @device_reset | ||
51 | + * device_legacy_reset: | ||
52 | * | ||
53 | * Reset a single device (by calling the reset method). | ||
54 | */ | ||
55 | -void device_reset(DeviceState *dev); | ||
56 | +void device_legacy_reset(DeviceState *dev); | ||
57 | |||
58 | void device_class_set_props(DeviceClass *dc, Property *props); | ||
59 | |||
60 | diff --git a/hw/audio/intel-hda.c b/hw/audio/intel-hda.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/hw/audio/intel-hda.c | ||
63 | +++ b/hw/audio/intel-hda.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static void intel_hda_reset(DeviceState *dev) | ||
65 | QTAILQ_FOREACH(kid, &d->codecs.qbus.children, sibling) { | ||
66 | DeviceState *qdev = kid->child; | ||
67 | cdev = HDA_CODEC_DEVICE(qdev); | ||
68 | - device_reset(DEVICE(cdev)); | ||
69 | + device_legacy_reset(DEVICE(cdev)); | ||
70 | d->state_sts |= (1 << cdev->cad); | ||
71 | } | ||
72 | intel_hda_update_irq(d); | ||
73 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/hw/core/qdev.c | ||
76 | +++ b/hw/core/qdev.c | ||
77 | @@ -XXX,XX +XXX,XX @@ HotplugHandler *qdev_get_hotplug_handler(DeviceState *dev) | ||
78 | |||
79 | static int qdev_reset_one(DeviceState *dev, void *opaque) | ||
80 | { | 20 | { |
81 | - device_reset(dev); | 21 | + /* The irq[] array is tx, rx, combined, in that order */ |
82 | + device_legacy_reset(dev); | 22 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); |
83 | 23 | CMSDKAPBUART *uart = opaque; | |
84 | return 0; | 24 | int i = uart - &mms->uart[0]; |
25 | - int rxirqno = i * 2 + 32; | ||
26 | - int txirqno = i * 2 + 33; | ||
27 | - int combirqno = i + 42; | ||
28 | SysBusDevice *s; | ||
29 | DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); | ||
30 | |||
31 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
32 | qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->sysclk_frq); | ||
33 | sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal); | ||
34 | s = SYS_BUS_DEVICE(uart); | ||
35 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, txirqno)); | ||
36 | - sysbus_connect_irq(s, 1, get_sse_irq_in(mms, rxirqno)); | ||
37 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
38 | + sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); | ||
39 | sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); | ||
40 | sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); | ||
41 | - sysbus_connect_irq(s, 4, get_sse_irq_in(mms, combirqno)); | ||
42 | + sysbus_connect_irq(s, 4, get_sse_irq_in(mms, irqs[2])); | ||
43 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); | ||
85 | } | 44 | } |
86 | @@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp) | 45 | |
87 | } | 46 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, |
88 | } | 47 | |
89 | if (dev->hotplugged) { | 48 | s = SYS_BUS_DEVICE(mms->lan9118); |
90 | - device_reset(dev); | 49 | sysbus_realize_and_unref(s, &error_fatal); |
91 | + device_legacy_reset(dev); | 50 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 48)); |
92 | } | 51 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); |
93 | dev->pending_deleted_event = false; | 52 | return sysbus_mmio_get_region(s, 0); |
94 | |||
95 | @@ -XXX,XX +XXX,XX @@ void device_class_set_parent_unrealize(DeviceClass *dc, | ||
96 | dc->unrealize = dev_unrealize; | ||
97 | } | 53 | } |
98 | 54 | ||
99 | -void device_reset(DeviceState *dev) | 55 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, |
100 | +void device_legacy_reset(DeviceState *dev) | 56 | const char *name, hwaddr size, |
57 | const int *irqs) | ||
101 | { | 58 | { |
102 | DeviceClass *klass = DEVICE_GET_CLASS(dev); | 59 | + /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */ |
103 | 60 | PL080State *dma = opaque; | |
104 | diff --git a/hw/hyperv/hyperv.c b/hw/hyperv/hyperv.c | 61 | int i = dma - &mms->dma[0]; |
105 | index XXXXXXX..XXXXXXX 100644 | 62 | SysBusDevice *s; |
106 | --- a/hw/hyperv/hyperv.c | 63 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, |
107 | +++ b/hw/hyperv/hyperv.c | 64 | |
108 | @@ -XXX,XX +XXX,XX @@ void hyperv_synic_reset(CPUState *cs) | 65 | s = SYS_BUS_DEVICE(dma); |
109 | SynICState *synic = get_synic(cs); | 66 | /* Wire up DMACINTR, DMACINTERR, DMACINTTC */ |
110 | 67 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 58 + i * 3)); | |
111 | if (synic) { | 68 | - sysbus_connect_irq(s, 1, get_sse_irq_in(mms, 56 + i * 3)); |
112 | - device_reset(DEVICE(synic)); | 69 | - sysbus_connect_irq(s, 2, get_sse_irq_in(mms, 57 + i * 3)); |
113 | + device_legacy_reset(DEVICE(synic)); | 70 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); |
114 | } | 71 | + sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); |
72 | + sysbus_connect_irq(s, 2, get_sse_irq_in(mms, irqs[2])); | ||
73 | |||
74 | g_free(mscname); | ||
75 | return sysbus_mmio_get_region(s, 0); | ||
76 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | ||
77 | * lines are set via the "MISC" register in the MPS2 FPGAIO device. | ||
78 | */ | ||
79 | PL022State *spi = opaque; | ||
80 | - int i = spi - &mms->spi[0]; | ||
81 | SysBusDevice *s; | ||
82 | |||
83 | object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022); | ||
84 | sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal); | ||
85 | s = SYS_BUS_DEVICE(spi); | ||
86 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 51 + i)); | ||
87 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
88 | return sysbus_mmio_get_region(s, 0); | ||
115 | } | 89 | } |
116 | 90 | ||
117 | diff --git a/hw/i386/microvm.c b/hw/i386/microvm.c | 91 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) |
118 | index XXXXXXX..XXXXXXX 100644 | 92 | }, { |
119 | --- a/hw/i386/microvm.c | 93 | .name = "apb_ppcexp1", |
120 | +++ b/hw/i386/microvm.c | 94 | .ports = { |
121 | @@ -XXX,XX +XXX,XX @@ static void microvm_machine_reset(MachineState *machine) | 95 | - { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000 }, |
122 | cpu = X86_CPU(cs); | 96 | - { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000 }, |
123 | 97 | - { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000 }, | |
124 | if (cpu->apic_state) { | 98 | - { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000 }, |
125 | - device_reset(cpu->apic_state); | 99 | - { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000 }, |
126 | + device_legacy_reset(cpu->apic_state); | 100 | - { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000 }, |
127 | } | 101 | - { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000 }, |
128 | } | 102 | - { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000 }, |
129 | } | 103 | - { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000 }, |
130 | diff --git a/hw/i386/pc.c b/hw/i386/pc.c | 104 | - { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000 }, |
131 | index XXXXXXX..XXXXXXX 100644 | 105 | + { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000, { 51 } }, |
132 | --- a/hw/i386/pc.c | 106 | + { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000, { 52 } }, |
133 | +++ b/hw/i386/pc.c | 107 | + { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000, { 53 } }, |
134 | @@ -XXX,XX +XXX,XX @@ static void pc_machine_reset(MachineState *machine) | 108 | + { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000, { 54 } }, |
135 | cpu = X86_CPU(cs); | 109 | + { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000, { 55 } }, |
136 | 110 | + { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000, { 32, 33, 42 } }, | |
137 | if (cpu->apic_state) { | 111 | + { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000, { 34, 35, 43 } }, |
138 | - device_reset(cpu->apic_state); | 112 | + { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } }, |
139 | + device_legacy_reset(cpu->apic_state); | 113 | + { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } }, |
140 | } | 114 | + { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } }, |
141 | } | 115 | { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 }, |
142 | } | 116 | { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 }, |
143 | diff --git a/hw/ide/microdrive.c b/hw/ide/microdrive.c | 117 | { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 }, |
144 | index XXXXXXX..XXXXXXX 100644 | 118 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) |
145 | --- a/hw/ide/microdrive.c | 119 | { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, |
146 | +++ b/hw/ide/microdrive.c | 120 | { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, |
147 | @@ -XXX,XX +XXX,XX @@ static void md_attr_write(PCMCIACardState *card, uint32_t at, uint8_t value) | 121 | { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, |
148 | case 0x00: /* Configuration Option Register */ | 122 | - { "eth", make_eth_dev, NULL, 0x42000000, 0x100000 }, |
149 | s->opt = value & 0xcf; | 123 | + { "eth", make_eth_dev, NULL, 0x42000000, 0x100000, { 48 } }, |
150 | if (value & OPT_SRESET) { | 124 | }, |
151 | - device_reset(DEVICE(s)); | 125 | }, { |
152 | + device_legacy_reset(DEVICE(s)); | 126 | .name = "ahb_ppcexp1", |
153 | } | 127 | .ports = { |
154 | md_interrupt_update(s); | 128 | - { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000 }, |
155 | break; | 129 | - { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000 }, |
156 | @@ -XXX,XX +XXX,XX @@ static void md_common_write(PCMCIACardState *card, uint32_t at, uint16_t value) | 130 | - { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000 }, |
157 | case 0xe: /* Device Control */ | 131 | - { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000 }, |
158 | s->ctrl = value; | 132 | + { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000, { 58, 56, 57 } }, |
159 | if (value & CTRL_SRST) { | 133 | + { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000, { 61, 59, 60 } }, |
160 | - device_reset(DEVICE(s)); | 134 | + { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000, { 64, 62, 63 } }, |
161 | + device_legacy_reset(DEVICE(s)); | 135 | + { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000, { 67, 65, 66 } }, |
162 | } | 136 | }, |
163 | md_interrupt_update(s); | 137 | }, |
164 | break; | 138 | }; |
165 | @@ -XXX,XX +XXX,XX @@ static int dscm1xxxx_attach(PCMCIACardState *card) | ||
166 | md->attr_base = pcc->cis[0x74] | (pcc->cis[0x76] << 8); | ||
167 | md->io_base = 0x0; | ||
168 | |||
169 | - device_reset(DEVICE(md)); | ||
170 | + device_legacy_reset(DEVICE(md)); | ||
171 | md_interrupt_update(md); | ||
172 | |||
173 | return 0; | ||
174 | @@ -XXX,XX +XXX,XX @@ static int dscm1xxxx_detach(PCMCIACardState *card) | ||
175 | { | ||
176 | MicroDriveState *md = MICRODRIVE(card); | ||
177 | |||
178 | - device_reset(DEVICE(md)); | ||
179 | + device_legacy_reset(DEVICE(md)); | ||
180 | return 0; | ||
181 | } | ||
182 | |||
183 | diff --git a/hw/intc/spapr_xive.c b/hw/intc/spapr_xive.c | ||
184 | index XXXXXXX..XXXXXXX 100644 | ||
185 | --- a/hw/intc/spapr_xive.c | ||
186 | +++ b/hw/intc/spapr_xive.c | ||
187 | @@ -XXX,XX +XXX,XX @@ static target_ulong h_int_reset(PowerPCCPU *cpu, | ||
188 | return H_PARAMETER; | ||
189 | } | ||
190 | |||
191 | - device_reset(DEVICE(xive)); | ||
192 | + device_legacy_reset(DEVICE(xive)); | ||
193 | |||
194 | if (kvm_irqchip_in_kernel()) { | ||
195 | Error *local_err = NULL; | ||
196 | diff --git a/hw/ppc/pnv_psi.c b/hw/ppc/pnv_psi.c | ||
197 | index XXXXXXX..XXXXXXX 100644 | ||
198 | --- a/hw/ppc/pnv_psi.c | ||
199 | +++ b/hw/ppc/pnv_psi.c | ||
200 | @@ -XXX,XX +XXX,XX @@ static void pnv_psi_reset(DeviceState *dev) | ||
201 | |||
202 | static void pnv_psi_reset_handler(void *dev) | ||
203 | { | ||
204 | - device_reset(DEVICE(dev)); | ||
205 | + device_legacy_reset(DEVICE(dev)); | ||
206 | } | ||
207 | |||
208 | static void pnv_psi_realize(DeviceState *dev, Error **errp) | ||
209 | @@ -XXX,XX +XXX,XX @@ static void pnv_psi_p9_mmio_write(void *opaque, hwaddr addr, | ||
210 | break; | ||
211 | case PSIHB9_INTERRUPT_CONTROL: | ||
212 | if (val & PSIHB9_IRQ_RESET) { | ||
213 | - device_reset(DEVICE(&psi9->source)); | ||
214 | + device_legacy_reset(DEVICE(&psi9->source)); | ||
215 | } | ||
216 | psi->regs[reg] = val; | ||
217 | break; | ||
218 | diff --git a/hw/ppc/spapr_pci.c b/hw/ppc/spapr_pci.c | ||
219 | index XXXXXXX..XXXXXXX 100644 | ||
220 | --- a/hw/ppc/spapr_pci.c | ||
221 | +++ b/hw/ppc/spapr_pci.c | ||
222 | @@ -XXX,XX +XXX,XX @@ static int spapr_phb_children_reset(Object *child, void *opaque) | ||
223 | DeviceState *dev = (DeviceState *) object_dynamic_cast(child, TYPE_DEVICE); | ||
224 | |||
225 | if (dev) { | ||
226 | - device_reset(dev); | ||
227 | + device_legacy_reset(dev); | ||
228 | } | ||
229 | |||
230 | return 0; | ||
231 | diff --git a/hw/ppc/spapr_vio.c b/hw/ppc/spapr_vio.c | ||
232 | index XXXXXXX..XXXXXXX 100644 | ||
233 | --- a/hw/ppc/spapr_vio.c | ||
234 | +++ b/hw/ppc/spapr_vio.c | ||
235 | @@ -XXX,XX +XXX,XX @@ int spapr_vio_send_crq(SpaprVioDevice *dev, uint8_t *crq) | ||
236 | static void spapr_vio_quiesce_one(SpaprVioDevice *dev) | ||
237 | { | ||
238 | if (dev->tcet) { | ||
239 | - device_reset(DEVICE(dev->tcet)); | ||
240 | + device_legacy_reset(DEVICE(dev->tcet)); | ||
241 | } | ||
242 | free_crq(dev); | ||
243 | } | ||
244 | diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c | ||
245 | index XXXXXXX..XXXXXXX 100644 | ||
246 | --- a/hw/s390x/s390-pci-inst.c | ||
247 | +++ b/hw/s390x/s390-pci-inst.c | ||
248 | @@ -XXX,XX +XXX,XX @@ int clp_service_call(S390CPU *cpu, uint8_t r2, uintptr_t ra) | ||
249 | stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_FHOP); | ||
250 | goto out; | ||
251 | } | ||
252 | - device_reset(DEVICE(pbdev)); | ||
253 | + device_legacy_reset(DEVICE(pbdev)); | ||
254 | pbdev->fh &= ~FH_MASK_ENABLE; | ||
255 | pbdev->state = ZPCI_FS_DISABLED; | ||
256 | stl_p(&ressetpci->fh, pbdev->fh); | ||
257 | diff --git a/hw/scsi/vmw_pvscsi.c b/hw/scsi/vmw_pvscsi.c | ||
258 | index XXXXXXX..XXXXXXX 100644 | ||
259 | --- a/hw/scsi/vmw_pvscsi.c | ||
260 | +++ b/hw/scsi/vmw_pvscsi.c | ||
261 | @@ -XXX,XX +XXX,XX @@ pvscsi_on_cmd_reset_device(PVSCSIState *s) | ||
262 | |||
263 | if (sdev != NULL) { | ||
264 | s->resetting++; | ||
265 | - device_reset(&sdev->qdev); | ||
266 | + device_legacy_reset(&sdev->qdev); | ||
267 | s->resetting--; | ||
268 | return PVSCSI_COMMAND_PROCESSING_SUCCEEDED; | ||
269 | } | ||
270 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | ||
271 | index XXXXXXX..XXXXXXX 100644 | ||
272 | --- a/hw/sd/omap_mmc.c | ||
273 | +++ b/hw/sd/omap_mmc.c | ||
274 | @@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host) | ||
275 | * into any bus, and we must reset it manually. When omap_mmc is | ||
276 | * QOMified this must move into the QOM reset function. | ||
277 | */ | ||
278 | - device_reset(DEVICE(host->card)); | ||
279 | + device_legacy_reset(DEVICE(host->card)); | ||
280 | } | ||
281 | |||
282 | static uint64_t omap_mmc_read(void *opaque, hwaddr offset, | ||
283 | diff --git a/hw/sd/pl181.c b/hw/sd/pl181.c | ||
284 | index XXXXXXX..XXXXXXX 100644 | ||
285 | --- a/hw/sd/pl181.c | ||
286 | +++ b/hw/sd/pl181.c | ||
287 | @@ -XXX,XX +XXX,XX @@ static void pl181_reset(DeviceState *d) | ||
288 | /* Since we're still using the legacy SD API the card is not plugged | ||
289 | * into any bus, and we must reset it manually. | ||
290 | */ | ||
291 | - device_reset(DEVICE(s->card)); | ||
292 | + device_legacy_reset(DEVICE(s->card)); | ||
293 | } | ||
294 | |||
295 | static void pl181_init(Object *obj) | ||
296 | -- | 139 | -- |
297 | 2.20.1 | 140 | 2.20.1 |
298 | 141 | ||
299 | 142 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We create an OR gate to wire together the overflow IRQs for all the | ||
2 | UARTs on the board; this has to have twice the number of inputs as | ||
3 | there are UARTs, since each UART feeds it a TX overflow and an RX | ||
4 | overflow interrupt line. Replace the hardcoded '10' with a | ||
5 | calculation based on the size of the uart[] array in the | ||
6 | MPS2TZMachineState. (We rely on OR gate inputs that are never wired | ||
7 | up or asserted being treated as always-zero.) | ||
1 | 8 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20210215115138.20465-15-peter.maydell@linaro.org | ||
12 | --- | ||
13 | hw/arm/mps2-tz.c | 11 ++++++++--- | ||
14 | 1 file changed, 8 insertions(+), 3 deletions(-) | ||
15 | |||
16 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/arm/mps2-tz.c | ||
19 | +++ b/hw/arm/mps2-tz.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
21 | */ | ||
22 | memory_region_add_subregion(system_memory, 0x80000000, machine->ram); | ||
23 | |||
24 | - /* The overflow IRQs for all UARTs are ORed together. | ||
25 | + /* | ||
26 | + * The overflow IRQs for all UARTs are ORed together. | ||
27 | * Tx, Rx and "combined" IRQs are sent to the NVIC separately. | ||
28 | - * Create the OR gate for this. | ||
29 | + * Create the OR gate for this: it has one input for the TX overflow | ||
30 | + * and one for the RX overflow for each UART we might have. | ||
31 | + * (If the board has fewer than the maximum possible number of UARTs | ||
32 | + * those inputs are never wired up and are treated as always-zero.) | ||
33 | */ | ||
34 | object_initialize_child(OBJECT(mms), "uart-irq-orgate", | ||
35 | &mms->uart_irq_orgate, TYPE_OR_IRQ); | ||
36 | - object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", 10, | ||
37 | + object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", | ||
38 | + 2 * ARRAY_SIZE(mms->uart), | ||
39 | &error_fatal); | ||
40 | qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal); | ||
41 | qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, | ||
42 | -- | ||
43 | 2.20.1 | ||
44 | |||
45 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The AN505 and AN521 have the same device layout, but the AN524 is | ||
2 | somewhat different. Allow for more than one PPCInfo array, which can | ||
3 | be selected based on the board type. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210215115138.20465-16-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/arm/mps2-tz.c | 16 ++++++++++++++-- | ||
10 | 1 file changed, 14 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/hw/arm/mps2-tz.c | ||
15 | +++ b/hw/arm/mps2-tz.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
17 | MemoryRegion *system_memory = get_system_memory(); | ||
18 | DeviceState *iotkitdev; | ||
19 | DeviceState *dev_splitter; | ||
20 | + const PPCInfo *ppcs; | ||
21 | + int num_ppcs; | ||
22 | int i; | ||
23 | |||
24 | if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | ||
25 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
26 | * + wire up the PPC's control lines to the IoTKit object | ||
27 | */ | ||
28 | |||
29 | - const PPCInfo ppcs[] = { { | ||
30 | + const PPCInfo an505_ppcs[] = { { | ||
31 | .name = "apb_ppcexp0", | ||
32 | .ports = { | ||
33 | { "ssram-0", make_mpc, &mms->ssram_mpc[0], 0x58007000, 0x1000 }, | ||
34 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
35 | }, | ||
36 | }; | ||
37 | |||
38 | - for (i = 0; i < ARRAY_SIZE(ppcs); i++) { | ||
39 | + switch (mmc->fpga_type) { | ||
40 | + case FPGA_AN505: | ||
41 | + case FPGA_AN521: | ||
42 | + ppcs = an505_ppcs; | ||
43 | + num_ppcs = ARRAY_SIZE(an505_ppcs); | ||
44 | + break; | ||
45 | + default: | ||
46 | + g_assert_not_reached(); | ||
47 | + } | ||
48 | + | ||
49 | + for (i = 0; i < num_ppcs; i++) { | ||
50 | const PPCInfo *ppcinfo = &ppcs[i]; | ||
51 | TZPPC *ppc = &mms->ppc[i]; | ||
52 | DeviceState *ppcdev; | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | The AN505 and AN521 have the same layout of RAM; the AN524 does not. |
---|---|---|---|
2 | 2 | Replace the current hard-coding of where the RAM is and which parts | |
3 | This commit make use of the resettable API to reset the device being | 3 | of it are behind which MPCs with a data-driven approach. |
4 | hotplugged when it is realized. Also it ensures it is put in a reset | 4 | |
5 | state coherent with the parent it is plugged into. | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | |||
7 | Note that there is a difference in the reset. Instead of resetting | ||
8 | only the hotplugged device, we reset also its subtree (switch to | ||
9 | resettable API). This is not expected to be a problem because | ||
10 | sub-buses are just realized too. If a hotplugged device has any | ||
11 | sub-buses it is logical to reset them too at this point. | ||
12 | |||
13 | The recently added should_be_hidden and PCI's partially_hotplugged | ||
14 | mechanisms do not interfere with realize operation: | ||
15 | + In the should_be_hidden use case, device creation is | ||
16 | delayed. | ||
17 | + The partially_hotplugged mechanism prevents a device to be | ||
18 | unplugged and unrealized from qdev POV and unrealized. | ||
19 | |||
20 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
21 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
22 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Message-id: 20210215115138.20465-17-peter.maydell@linaro.org |
23 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
24 | Message-id: 20200123132823.1117486-8-damien.hedde@greensocs.com | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
26 | --- | 8 | --- |
27 | include/hw/resettable.h | 11 +++++++++++ | 9 | hw/arm/mps2-tz.c | 175 +++++++++++++++++++++++++++++++++++++---------- |
28 | hw/core/qdev.c | 15 ++++++++++++++- | 10 | 1 file changed, 138 insertions(+), 37 deletions(-) |
29 | 2 files changed, 25 insertions(+), 1 deletion(-) | 11 | |
30 | 12 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | |
31 | diff --git a/include/hw/resettable.h b/include/hw/resettable.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/include/hw/resettable.h | 14 | --- a/hw/arm/mps2-tz.c |
34 | +++ b/include/hw/resettable.h | 15 | +++ b/hw/arm/mps2-tz.c |
35 | @@ -XXX,XX +XXX,XX @@ struct ResettableState { | 16 | @@ -XXX,XX +XXX,XX @@ |
36 | bool exit_phase_in_progress; | 17 | #include "qom/object.h" |
18 | |||
19 | #define MPS2TZ_NUMIRQ_MAX 92 | ||
20 | +#define MPS2TZ_RAM_MAX 4 | ||
21 | |||
22 | typedef enum MPS2TZFPGAType { | ||
23 | FPGA_AN505, | ||
24 | FPGA_AN521, | ||
25 | } MPS2TZFPGAType; | ||
26 | |||
27 | +/* | ||
28 | + * Define the layout of RAM in a board, including which parts are | ||
29 | + * behind which MPCs. | ||
30 | + * mrindex specifies the index into mms->ram[] to use for the backing RAM; | ||
31 | + * -1 means "use the system RAM". | ||
32 | + */ | ||
33 | +typedef struct RAMInfo { | ||
34 | + const char *name; | ||
35 | + uint32_t base; | ||
36 | + uint32_t size; | ||
37 | + int mpc; /* MPC number, -1 for "not behind an MPC" */ | ||
38 | + int mrindex; | ||
39 | + int flags; | ||
40 | +} RAMInfo; | ||
41 | + | ||
42 | +/* | ||
43 | + * Flag values: | ||
44 | + * IS_ALIAS: this RAM area is an alias to the upstream end of the | ||
45 | + * MPC specified by its .mpc value | ||
46 | + */ | ||
47 | +#define IS_ALIAS 1 | ||
48 | + | ||
49 | struct MPS2TZMachineClass { | ||
50 | MachineClass parent; | ||
51 | MPS2TZFPGAType fpga_type; | ||
52 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
53 | uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ | ||
54 | bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ | ||
55 | int numirq; /* Number of external interrupts */ | ||
56 | + const RAMInfo *raminfo; | ||
57 | const char *armsse_type; | ||
37 | }; | 58 | }; |
38 | 59 | ||
39 | +/** | 60 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { |
40 | + * resettable_state_clear: | 61 | MachineState parent; |
41 | + * Clear the state. It puts the state to the initial (zeroed) state required | 62 | |
42 | + * to reuse an object. Typically used in realize step of base classes | 63 | ARMSSE iotkit; |
43 | + * implementing the interface. | 64 | - MemoryRegion ssram[3]; |
44 | + */ | 65 | - MemoryRegion ssram1_m; |
45 | +static inline void resettable_state_clear(ResettableState *state) | 66 | + MemoryRegion ram[MPS2TZ_RAM_MAX]; |
67 | MPS2SCC scc; | ||
68 | MPS2FPGAIO fpgaio; | ||
69 | TZPPC ppc[5]; | ||
70 | - TZMPC ssram_mpc[3]; | ||
71 | + TZMPC mpc[3]; | ||
72 | PL022State spi[5]; | ||
73 | ArmSbconI2CState i2c[4]; | ||
74 | UnimplementedDeviceState i2s_audio; | ||
75 | @@ -XXX,XX +XXX,XX @@ static const uint32_t an505_oscclk[] = { | ||
76 | 25000000, | ||
77 | }; | ||
78 | |||
79 | +static const RAMInfo an505_raminfo[] = { { | ||
80 | + .name = "ssram-0", | ||
81 | + .base = 0x00000000, | ||
82 | + .size = 0x00400000, | ||
83 | + .mpc = 0, | ||
84 | + .mrindex = 0, | ||
85 | + }, { | ||
86 | + .name = "ssram-1", | ||
87 | + .base = 0x28000000, | ||
88 | + .size = 0x00200000, | ||
89 | + .mpc = 1, | ||
90 | + .mrindex = 1, | ||
91 | + }, { | ||
92 | + .name = "ssram-2", | ||
93 | + .base = 0x28200000, | ||
94 | + .size = 0x00200000, | ||
95 | + .mpc = 2, | ||
96 | + .mrindex = 2, | ||
97 | + }, { | ||
98 | + .name = "ssram-0-alias", | ||
99 | + .base = 0x00400000, | ||
100 | + .size = 0x00400000, | ||
101 | + .mpc = 0, | ||
102 | + .mrindex = 3, | ||
103 | + .flags = IS_ALIAS, | ||
104 | + }, { | ||
105 | + /* Use the largest bit of contiguous RAM as our "system memory" */ | ||
106 | + .name = "mps.ram", | ||
107 | + .base = 0x80000000, | ||
108 | + .size = 16 * MiB, | ||
109 | + .mpc = -1, | ||
110 | + .mrindex = -1, | ||
111 | + }, { | ||
112 | + .name = NULL, | ||
113 | + }, | ||
114 | +}; | ||
115 | + | ||
116 | +static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc) | ||
46 | +{ | 117 | +{ |
47 | + memset(state, 0, sizeof(ResettableState)); | 118 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); |
119 | + const RAMInfo *p; | ||
120 | + | ||
121 | + for (p = mmc->raminfo; p->name; p++) { | ||
122 | + if (p->mpc == mpc && !(p->flags & IS_ALIAS)) { | ||
123 | + return p; | ||
124 | + } | ||
125 | + } | ||
126 | + /* if raminfo array doesn't have an entry for each MPC this is a bug */ | ||
127 | + g_assert_not_reached(); | ||
48 | +} | 128 | +} |
49 | + | 129 | + |
50 | /** | 130 | +static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, |
51 | * resettable_reset: | 131 | + const RAMInfo *raminfo) |
52 | * Trigger a reset on an object @obj of type @type. @obj must implement | 132 | +{ |
53 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | 133 | + /* Return an initialized MemoryRegion for the RAMInfo. */ |
54 | index XXXXXXX..XXXXXXX 100644 | 134 | + MemoryRegion *ram; |
55 | --- a/hw/core/qdev.c | 135 | + |
56 | +++ b/hw/core/qdev.c | 136 | + if (raminfo->mrindex < 0) { |
57 | @@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp) | 137 | + /* Means this RAMInfo is for QEMU's "system memory" */ |
58 | } | 138 | + MachineState *machine = MACHINE(mms); |
59 | } | 139 | + return machine->ram; |
60 | 140 | + } | |
61 | + /* | 141 | + |
62 | + * Clear the reset state, in case the object was previously unrealized | 142 | + assert(raminfo->mrindex < MPS2TZ_RAM_MAX); |
63 | + * with a dirty state. | 143 | + ram = &mms->ram[raminfo->mrindex]; |
64 | + */ | 144 | + |
65 | + resettable_state_clear(&dev->reset); | 145 | + memory_region_init_ram(ram, NULL, raminfo->name, |
66 | + | 146 | + raminfo->size, &error_fatal); |
67 | QLIST_FOREACH(bus, &dev->child_bus, sibling) { | 147 | + return ram; |
68 | object_property_set_bool(OBJECT(bus), true, "realized", | 148 | +} |
69 | &local_err); | 149 | + |
70 | @@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp) | 150 | /* Create an alias of an entire original MemoryRegion @orig |
71 | } | 151 | * located at @base in the memory map. |
72 | } | 152 | */ |
73 | if (dev->hotplugged) { | 153 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, |
74 | - device_legacy_reset(dev); | 154 | const int *irqs) |
75 | + /* | 155 | { |
76 | + * Reset the device, as well as its subtree which, at this point, | 156 | TZMPC *mpc = opaque; |
77 | + * should be realized too. | 157 | - int i = mpc - &mms->ssram_mpc[0]; |
78 | + */ | 158 | - MemoryRegion *ssram = &mms->ssram[i]; |
79 | + resettable_assert_reset(OBJECT(dev), RESET_TYPE_COLD); | 159 | + int i = mpc - &mms->mpc[0]; |
80 | + resettable_change_parent(OBJECT(dev), OBJECT(dev->parent_bus), | 160 | MemoryRegion *upstream; |
81 | + NULL); | 161 | - char *mpcname = g_strdup_printf("%s-mpc", name); |
82 | + resettable_release_reset(OBJECT(dev), RESET_TYPE_COLD); | 162 | - static uint32_t ramsize[] = { 0x00400000, 0x00200000, 0x00200000 }; |
83 | } | 163 | - static uint32_t rambase[] = { 0x00000000, 0x28000000, 0x28200000 }; |
84 | dev->pending_deleted_event = false; | 164 | + const RAMInfo *raminfo = find_raminfo_for_mpc(mms, i); |
165 | + MemoryRegion *ram = mr_for_raminfo(mms, raminfo); | ||
166 | |||
167 | - memory_region_init_ram(ssram, NULL, name, ramsize[i], &error_fatal); | ||
168 | - | ||
169 | - object_initialize_child(OBJECT(mms), mpcname, mpc, TYPE_TZ_MPC); | ||
170 | - object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ssram), | ||
171 | + object_initialize_child(OBJECT(mms), name, mpc, TYPE_TZ_MPC); | ||
172 | + object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ram), | ||
173 | &error_fatal); | ||
174 | sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal); | ||
175 | /* Map the upstream end of the MPC into system memory */ | ||
176 | upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1); | ||
177 | - memory_region_add_subregion(get_system_memory(), rambase[i], upstream); | ||
178 | + memory_region_add_subregion(get_system_memory(), raminfo->base, upstream); | ||
179 | /* and connect its interrupt to the IoTKit */ | ||
180 | qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0, | ||
181 | qdev_get_gpio_in_named(DEVICE(&mms->iotkit), | ||
182 | "mpcexp_status", i)); | ||
183 | |||
184 | - /* The first SSRAM is a special case as it has an alias; accesses to | ||
185 | - * the alias region at 0x00400000 must also go to the MPC upstream. | ||
186 | - */ | ||
187 | - if (i == 0) { | ||
188 | - make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", upstream, 0x00400000); | ||
189 | - } | ||
190 | - | ||
191 | - g_free(mpcname); | ||
192 | /* Return the register interface MR for our caller to map behind the PPC */ | ||
193 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0); | ||
194 | } | ||
195 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | ||
196 | return sysbus_mmio_get_region(s, 0); | ||
197 | } | ||
198 | |||
199 | +static void create_non_mpc_ram(MPS2TZMachineState *mms) | ||
200 | +{ | ||
201 | + /* | ||
202 | + * Handle the RAMs which are either not behind MPCs or which are | ||
203 | + * aliases to another MPC. | ||
204 | + */ | ||
205 | + const RAMInfo *p; | ||
206 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
207 | + | ||
208 | + for (p = mmc->raminfo; p->name; p++) { | ||
209 | + if (p->flags & IS_ALIAS) { | ||
210 | + SysBusDevice *mpc_sbd = SYS_BUS_DEVICE(&mms->mpc[p->mpc]); | ||
211 | + MemoryRegion *upstream = sysbus_mmio_get_region(mpc_sbd, 1); | ||
212 | + make_ram_alias(&mms->ram[p->mrindex], p->name, upstream, p->base); | ||
213 | + } else if (p->mpc == -1) { | ||
214 | + /* RAM not behind an MPC */ | ||
215 | + MemoryRegion *mr = mr_for_raminfo(mms, p); | ||
216 | + memory_region_add_subregion(get_system_memory(), p->base, mr); | ||
217 | + } | ||
218 | + } | ||
219 | +} | ||
220 | + | ||
221 | static void mps2tz_common_init(MachineState *machine) | ||
222 | { | ||
223 | MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); | ||
224 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
225 | qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, | ||
226 | qdev_get_gpio_in(dev_splitter, 0)); | ||
227 | |||
228 | - /* The IoTKit sets up much of the memory layout, including | ||
229 | + /* | ||
230 | + * The IoTKit sets up much of the memory layout, including | ||
231 | * the aliases between secure and non-secure regions in the | ||
232 | - * address space. The FPGA itself contains: | ||
233 | - * | ||
234 | - * 0x00000000..0x003fffff SSRAM1 | ||
235 | - * 0x00400000..0x007fffff alias of SSRAM1 | ||
236 | - * 0x28000000..0x283fffff 4MB SSRAM2 + SSRAM3 | ||
237 | - * 0x40100000..0x4fffffff AHB Master Expansion 1 interface devices | ||
238 | - * 0x80000000..0x80ffffff 16MB PSRAM | ||
239 | - */ | ||
240 | - | ||
241 | - /* The FPGA images have an odd combination of different RAMs, | ||
242 | + * address space, and also most of the devices in the system. | ||
243 | + * The FPGA itself contains various RAMs and some additional devices. | ||
244 | + * The FPGA images have an odd combination of different RAMs, | ||
245 | * because in hardware they are different implementations and | ||
246 | * connected to different buses, giving varying performance/size | ||
247 | * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily | ||
248 | - * call the 16MB our "system memory", as it's the largest lump. | ||
249 | + * call the largest lump our "system memory". | ||
250 | */ | ||
251 | - memory_region_add_subregion(system_memory, 0x80000000, machine->ram); | ||
252 | |||
253 | /* | ||
254 | * The overflow IRQs for all UARTs are ORed together. | ||
255 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
256 | const PPCInfo an505_ppcs[] = { { | ||
257 | .name = "apb_ppcexp0", | ||
258 | .ports = { | ||
259 | - { "ssram-0", make_mpc, &mms->ssram_mpc[0], 0x58007000, 0x1000 }, | ||
260 | - { "ssram-1", make_mpc, &mms->ssram_mpc[1], 0x58008000, 0x1000 }, | ||
261 | - { "ssram-2", make_mpc, &mms->ssram_mpc[2], 0x58009000, 0x1000 }, | ||
262 | + { "ssram-0-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, | ||
263 | + { "ssram-1-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, | ||
264 | + { "ssram-2-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, | ||
265 | }, | ||
266 | }, { | ||
267 | .name = "apb_ppcexp1", | ||
268 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
269 | |||
270 | create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); | ||
271 | |||
272 | + create_non_mpc_ram(mms); | ||
273 | + | ||
274 | armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); | ||
275 | } | ||
276 | |||
277 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
278 | mmc->fpgaio_num_leds = 2; | ||
279 | mmc->fpgaio_has_switches = false; | ||
280 | mmc->numirq = 92; | ||
281 | + mmc->raminfo = an505_raminfo; | ||
282 | mmc->armsse_type = TYPE_IOTKIT; | ||
283 | } | ||
284 | |||
285 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
286 | mmc->fpgaio_num_leds = 2; | ||
287 | mmc->fpgaio_has_switches = false; | ||
288 | mmc->numirq = 92; | ||
289 | + mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */ | ||
290 | mmc->armsse_type = TYPE_SSE200; | ||
291 | } | ||
85 | 292 | ||
86 | -- | 293 | -- |
87 | 2.20.1 | 294 | 2.20.1 |
88 | 295 | ||
89 | 296 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | Instead of hardcoding the MachineClass default_ram_size and |
---|---|---|---|
2 | default_ram_id fields, set them on class creation by finding the | ||
3 | entry in the RAMInfo array which is marked as being the QEMU system | ||
4 | RAM. | ||
2 | 5 | ||
3 | Deprecate device_legacy_reset(), qdev_reset_all() and | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | qbus_reset_all() to be replaced by new functions | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | device_cold_reset() and bus_cold_reset() which uses resettable API. | 8 | Message-id: 20210215115138.20465-18-peter.maydell@linaro.org |
9 | --- | ||
10 | hw/arm/mps2-tz.c | 24 ++++++++++++++++++++++-- | ||
11 | 1 file changed, 22 insertions(+), 2 deletions(-) | ||
6 | 12 | ||
7 | Also introduce resettable_cold_reset_fn() which may be used as a | 13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
8 | replacement for qdev_reset_all_fn and qbus_reset_all_fn(). | ||
9 | |||
10 | Following patches will be needed to look at legacy reset call sites | ||
11 | and switch to resettable api. The legacy functions will be removed | ||
12 | when unused. | ||
13 | |||
14 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
19 | Message-id: 20200123132823.1117486-9-damien.hedde@greensocs.com | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | --- | ||
22 | include/hw/qdev-core.h | 27 +++++++++++++++++++++++++++ | ||
23 | include/hw/resettable.h | 9 +++++++++ | ||
24 | hw/core/bus.c | 5 +++++ | ||
25 | hw/core/qdev.c | 5 +++++ | ||
26 | hw/core/resettable.c | 5 +++++ | ||
27 | 5 files changed, 51 insertions(+) | ||
28 | |||
29 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | ||
30 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/include/hw/qdev-core.h | 15 | --- a/hw/arm/mps2-tz.c |
32 | +++ b/include/hw/qdev-core.h | 16 | +++ b/hw/arm/mps2-tz.c |
33 | @@ -XXX,XX +XXX,XX @@ int qdev_walk_children(DeviceState *dev, | 17 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_class_init(ObjectClass *oc, void *data) |
34 | qdev_walkerfn *post_devfn, qbus_walkerfn *post_busfn, | 18 | |
35 | void *opaque); | 19 | mc->init = mps2tz_common_init; |
36 | 20 | iic->check = mps2_tz_idau_check; | |
37 | +/** | 21 | - mc->default_ram_size = 16 * MiB; |
38 | + * @qdev_reset_all: | 22 | - mc->default_ram_id = "mps.ram"; |
39 | + * Reset @dev. See @qbus_reset_all() for more details. | ||
40 | + * | ||
41 | + * Note: This function is deprecated and will be removed when it becomes unused. | ||
42 | + * Please use device_cold_reset() now. | ||
43 | + */ | ||
44 | void qdev_reset_all(DeviceState *dev); | ||
45 | void qdev_reset_all_fn(void *opaque); | ||
46 | |||
47 | @@ -XXX,XX +XXX,XX @@ void qdev_reset_all_fn(void *opaque); | ||
48 | * hard reset means that qbus_reset_all will reset all state of the device. | ||
49 | * For PCI devices, for example, this will include the base address registers | ||
50 | * or configuration space. | ||
51 | + * | ||
52 | + * Note: This function is deprecated and will be removed when it becomes unused. | ||
53 | + * Please use bus_cold_reset() now. | ||
54 | */ | ||
55 | void qbus_reset_all(BusState *bus); | ||
56 | void qbus_reset_all_fn(void *opaque); | ||
57 | |||
58 | +/** | ||
59 | + * device_cold_reset: | ||
60 | + * Reset device @dev and perform a recursive processing using the resettable | ||
61 | + * interface. It triggers a RESET_TYPE_COLD. | ||
62 | + */ | ||
63 | +void device_cold_reset(DeviceState *dev); | ||
64 | + | ||
65 | +/** | ||
66 | + * bus_cold_reset: | ||
67 | + * | ||
68 | + * Reset bus @bus and perform a recursive processing using the resettable | ||
69 | + * interface. It triggers a RESET_TYPE_COLD. | ||
70 | + */ | ||
71 | +void bus_cold_reset(BusState *bus); | ||
72 | + | ||
73 | /** | ||
74 | * device_is_in_reset: | ||
75 | * Return true if the device @dev is currently being reset. | ||
76 | @@ -XXX,XX +XXX,XX @@ void qdev_machine_init(void); | ||
77 | * device_legacy_reset: | ||
78 | * | ||
79 | * Reset a single device (by calling the reset method). | ||
80 | + * Note: This function is deprecated and will be removed when it becomes unused. | ||
81 | + * Please use device_cold_reset() now. | ||
82 | */ | ||
83 | void device_legacy_reset(DeviceState *dev); | ||
84 | |||
85 | diff --git a/include/hw/resettable.h b/include/hw/resettable.h | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/include/hw/resettable.h | ||
88 | +++ b/include/hw/resettable.h | ||
89 | @@ -XXX,XX +XXX,XX @@ bool resettable_is_in_reset(Object *obj); | ||
90 | */ | ||
91 | void resettable_change_parent(Object *obj, Object *newp, Object *oldp); | ||
92 | |||
93 | +/** | ||
94 | + * resettable_cold_reset_fn: | ||
95 | + * Helper to call resettable_reset((Object *) opaque, RESET_TYPE_COLD). | ||
96 | + * | ||
97 | + * This function is typically useful to register a reset handler with | ||
98 | + * qemu_register_reset. | ||
99 | + */ | ||
100 | +void resettable_cold_reset_fn(void *opaque); | ||
101 | + | ||
102 | /** | ||
103 | * resettable_class_set_parent_phases: | ||
104 | * | ||
105 | diff --git a/hw/core/bus.c b/hw/core/bus.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/hw/core/bus.c | ||
108 | +++ b/hw/core/bus.c | ||
109 | @@ -XXX,XX +XXX,XX @@ int qbus_walk_children(BusState *bus, | ||
110 | return 0; | ||
111 | } | ||
112 | |||
113 | +void bus_cold_reset(BusState *bus) | ||
114 | +{ | ||
115 | + resettable_reset(OBJECT(bus), RESET_TYPE_COLD); | ||
116 | +} | 23 | +} |
117 | + | 24 | + |
118 | bool bus_is_in_reset(BusState *bus) | 25 | +static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc) |
119 | { | 26 | +{ |
120 | return resettable_is_in_reset(OBJECT(bus)); | 27 | + /* |
121 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | 28 | + * Set mc->default_ram_size and default_ram_id from the |
122 | index XXXXXXX..XXXXXXX 100644 | 29 | + * information in mmc->raminfo. |
123 | --- a/hw/core/qdev.c | 30 | + */ |
124 | +++ b/hw/core/qdev.c | 31 | + MachineClass *mc = MACHINE_CLASS(mmc); |
125 | @@ -XXX,XX +XXX,XX @@ void qbus_reset_all_fn(void *opaque) | 32 | + const RAMInfo *p; |
126 | qbus_reset_all(bus); | 33 | + |
34 | + for (p = mmc->raminfo; p->name; p++) { | ||
35 | + if (p->mrindex < 0) { | ||
36 | + /* Found the entry for "system memory" */ | ||
37 | + mc->default_ram_size = p->size; | ||
38 | + mc->default_ram_id = p->name; | ||
39 | + return; | ||
40 | + } | ||
41 | + } | ||
42 | + g_assert_not_reached(); | ||
127 | } | 43 | } |
128 | 44 | ||
129 | +void device_cold_reset(DeviceState *dev) | 45 | static void mps2tz_an505_class_init(ObjectClass *oc, void *data) |
130 | +{ | 46 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) |
131 | + resettable_reset(OBJECT(dev), RESET_TYPE_COLD); | 47 | mmc->numirq = 92; |
132 | +} | 48 | mmc->raminfo = an505_raminfo; |
133 | + | 49 | mmc->armsse_type = TYPE_IOTKIT; |
134 | bool device_is_in_reset(DeviceState *dev) | 50 | + mps2tz_set_default_ram_info(mmc); |
135 | { | ||
136 | return resettable_is_in_reset(OBJECT(dev)); | ||
137 | diff --git a/hw/core/resettable.c b/hw/core/resettable.c | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/hw/core/resettable.c | ||
140 | +++ b/hw/core/resettable.c | ||
141 | @@ -XXX,XX +XXX,XX @@ void resettable_change_parent(Object *obj, Object *newp, Object *oldp) | ||
142 | } | ||
143 | } | 51 | } |
144 | 52 | ||
145 | +void resettable_cold_reset_fn(void *opaque) | 53 | static void mps2tz_an521_class_init(ObjectClass *oc, void *data) |
146 | +{ | 54 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) |
147 | + resettable_reset((Object *) opaque, RESET_TYPE_COLD); | 55 | mmc->numirq = 92; |
148 | +} | 56 | mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */ |
149 | + | 57 | mmc->armsse_type = TYPE_SSE200; |
150 | void resettable_class_set_parent_phases(ResettableClass *rc, | 58 | + mps2tz_set_default_ram_info(mmc); |
151 | ResettableEnterPhase enter, | 59 | } |
152 | ResettableHoldPhase hold, | 60 | |
61 | static const TypeInfo mps2tz_info = { | ||
153 | -- | 62 | -- |
154 | 2.20.1 | 63 | 2.20.1 |
155 | 64 | ||
156 | 65 | diff view generated by jsdifflib |
1 | The guest can use the semihosting API to open a handle | 1 | The AN505 and AN521 don't have any read-only memory, but the AN524 |
---|---|---|---|
2 | corresponding to QEMU's own stdin, stdout, or stderr. | 2 | does; add a flag to ROMInfo to mark a region as ROM. |
3 | When the guest closes this handle, we should not | ||
4 | close the underlying host stdin/stdout/stderr | ||
5 | the way we would do if the handle corresponded to | ||
6 | a host fd we'd opened on behalf of the guest in SYS_OPEN. | ||
7 | 3 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Message-id: 20210215115138.20465-19-peter.maydell@linaro.org |
11 | Message-id: 20200124172954.28481-1-peter.maydell@linaro.org | ||
12 | --- | 7 | --- |
13 | target/arm/arm-semi.c | 9 +++++++++ | 8 | hw/arm/mps2-tz.c | 6 ++++++ |
14 | 1 file changed, 9 insertions(+) | 9 | 1 file changed, 6 insertions(+) |
15 | 10 | ||
16 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | 11 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
17 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/arm-semi.c | 13 | --- a/hw/arm/mps2-tz.c |
19 | +++ b/target/arm/arm-semi.c | 14 | +++ b/hw/arm/mps2-tz.c |
20 | @@ -XXX,XX +XXX,XX @@ static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf) | 15 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMInfo { |
21 | { | 16 | * Flag values: |
22 | CPUARMState *env = &cpu->env; | 17 | * IS_ALIAS: this RAM area is an alias to the upstream end of the |
23 | 18 | * MPC specified by its .mpc value | |
24 | + /* | 19 | + * IS_ROM: this RAM area is read-only |
25 | + * Only close the underlying host fd if it's one we opened on behalf | 20 | */ |
26 | + * of the guest in SYS_OPEN. | 21 | #define IS_ALIAS 1 |
27 | + */ | 22 | +#define IS_ROM 2 |
28 | + if (gf->hostfd == STDIN_FILENO || | 23 | |
29 | + gf->hostfd == STDOUT_FILENO || | 24 | struct MPS2TZMachineClass { |
30 | + gf->hostfd == STDERR_FILENO) { | 25 | MachineClass parent; |
31 | + return 0; | 26 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, |
27 | if (raminfo->mrindex < 0) { | ||
28 | /* Means this RAMInfo is for QEMU's "system memory" */ | ||
29 | MachineState *machine = MACHINE(mms); | ||
30 | + assert(!(raminfo->flags & IS_ROM)); | ||
31 | return machine->ram; | ||
32 | } | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, | ||
35 | |||
36 | memory_region_init_ram(ram, NULL, raminfo->name, | ||
37 | raminfo->size, &error_fatal); | ||
38 | + if (raminfo->flags & IS_ROM) { | ||
39 | + memory_region_set_readonly(ram, true); | ||
32 | + } | 40 | + } |
33 | return set_swi_errno(env, close(gf->hostfd)); | 41 | return ram; |
34 | } | 42 | } |
35 | 43 | ||
36 | -- | 44 | -- |
37 | 2.20.1 | 45 | 2.20.1 |
38 | 46 | ||
39 | 47 | diff view generated by jsdifflib |
1 | From: Andrew Jeffery <andrew@aj.id.au> | 1 | The armv7m_load_kernel() function takes a mem_size argument which it |
---|---|---|---|
2 | expects to be the size of the memory region at guest address 0. (It | ||
3 | uses this argument only as a limit on how large a raw image file it | ||
4 | can load at address zero). | ||
2 | 5 | ||
3 | Initialise another SDHCI model instance for the AST2600's eMMC | 6 | Instead of hardcoding this value, find the RAMInfo corresponding to |
4 | controller and use the SDHCI's num_slots value introduced previously to | 7 | the 0 address and extract its size. |
5 | determine whether we should create an SD card instance for the new slot. | ||
6 | 8 | ||
7 | Signed-off-by: Andrew Jeffery <andrew@aj.id.au> | ||
8 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
11 | Message-id: 20200114103433.30534-3-clg@kaod.org | ||
12 | [ clg : - removed ternary operator from sdhci_attach_drive() | ||
13 | - renamed SDHCI objects with a '-controller' prefix ] | ||
14 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20210215115138.20465-20-peter.maydell@linaro.org | ||
16 | --- | 13 | --- |
17 | include/hw/arm/aspeed_soc.h | 2 ++ | 14 | hw/arm/mps2-tz.c | 17 ++++++++++++++++- |
18 | hw/arm/aspeed.c | 26 +++++++++++++++++--------- | 15 | 1 file changed, 16 insertions(+), 1 deletion(-) |
19 | hw/arm/aspeed_ast2600.c | 29 ++++++++++++++++++++++++++--- | ||
20 | 3 files changed, 45 insertions(+), 12 deletions(-) | ||
21 | 16 | ||
22 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | 17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
23 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/arm/aspeed_soc.h | 19 | --- a/hw/arm/mps2-tz.c |
25 | +++ b/include/hw/arm/aspeed_soc.h | 20 | +++ b/hw/arm/mps2-tz.c |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState { | 21 | @@ -XXX,XX +XXX,XX @@ static void create_non_mpc_ram(MPS2TZMachineState *mms) |
27 | AspeedGPIOState gpio; | ||
28 | AspeedGPIOState gpio_1_8v; | ||
29 | AspeedSDHCIState sdhci; | ||
30 | + AspeedSDHCIState emmc; | ||
31 | } AspeedSoCState; | ||
32 | |||
33 | #define TYPE_ASPEED_SOC "aspeed-soc" | ||
34 | @@ -XXX,XX +XXX,XX @@ enum { | ||
35 | ASPEED_MII4, | ||
36 | ASPEED_SDRAM, | ||
37 | ASPEED_XDMA, | ||
38 | + ASPEED_EMMC, | ||
39 | }; | ||
40 | |||
41 | #endif /* ASPEED_SOC_H */ | ||
42 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/arm/aspeed.c | ||
45 | +++ b/hw/arm/aspeed.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype, | ||
47 | } | 22 | } |
48 | } | 23 | } |
49 | 24 | ||
50 | +static void sdhci_attach_drive(SDHCIState *sdhci, DriveInfo *dinfo) | 25 | +static uint32_t boot_ram_size(MPS2TZMachineState *mms) |
51 | +{ | 26 | +{ |
52 | + DeviceState *card; | 27 | + /* Return the size of the RAM block at guest address zero */ |
28 | + const RAMInfo *p; | ||
29 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
53 | + | 30 | + |
54 | + card = qdev_create(qdev_get_child_bus(DEVICE(sdhci), "sd-bus"), | 31 | + for (p = mmc->raminfo; p->name; p++) { |
55 | + TYPE_SD_CARD); | 32 | + if (p->base == 0) { |
56 | + if (dinfo) { | 33 | + return p->size; |
57 | + qdev_prop_set_drive(card, "drive", blk_by_legacy_dinfo(dinfo), | ||
58 | + &error_fatal); | ||
59 | + } | 34 | + } |
60 | + object_property_set_bool(OBJECT(card), true, "realized", &error_fatal); | 35 | + } |
36 | + g_assert_not_reached(); | ||
61 | +} | 37 | +} |
62 | + | 38 | + |
63 | static void aspeed_machine_init(MachineState *machine) | 39 | static void mps2tz_common_init(MachineState *machine) |
64 | { | 40 | { |
65 | AspeedBoardState *bmc; | 41 | MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); |
66 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | 42 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) |
67 | } | 43 | |
68 | 44 | create_non_mpc_ram(mms); | |
69 | for (i = 0; i < bmc->soc.sdhci.num_slots; i++) { | 45 | |
70 | - SDHCIState *sdhci = &bmc->soc.sdhci.slots[i]; | 46 | - armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); |
71 | - DriveInfo *dinfo = drive_get_next(IF_SD); | 47 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, |
72 | - BlockBackend *blk; | 48 | + boot_ram_size(mms)); |
73 | - DeviceState *card; | ||
74 | + sdhci_attach_drive(&bmc->soc.sdhci.slots[i], drive_get_next(IF_SD)); | ||
75 | + } | ||
76 | |||
77 | - blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; | ||
78 | - card = qdev_create(qdev_get_child_bus(DEVICE(sdhci), "sd-bus"), | ||
79 | - TYPE_SD_CARD); | ||
80 | - qdev_prop_set_drive(card, "drive", blk, &error_fatal); | ||
81 | - object_property_set_bool(OBJECT(card), true, "realized", &error_fatal); | ||
82 | + if (bmc->soc.emmc.num_slots) { | ||
83 | + sdhci_attach_drive(&bmc->soc.emmc.slots[0], drive_get_next(IF_SD)); | ||
84 | } | ||
85 | |||
86 | arm_load_kernel(ARM_CPU(first_cpu), machine, &aspeed_board_binfo); | ||
87 | diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c | ||
88 | index XXXXXXX..XXXXXXX 100644 | ||
89 | --- a/hw/arm/aspeed_ast2600.c | ||
90 | +++ b/hw/arm/aspeed_ast2600.c | ||
91 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = { | ||
92 | [ASPEED_ADC] = 0x1E6E9000, | ||
93 | [ASPEED_VIDEO] = 0x1E700000, | ||
94 | [ASPEED_SDHCI] = 0x1E740000, | ||
95 | + [ASPEED_EMMC] = 0x1E750000, | ||
96 | [ASPEED_GPIO] = 0x1E780000, | ||
97 | [ASPEED_GPIO_1_8V] = 0x1E780800, | ||
98 | [ASPEED_RTC] = 0x1E781000, | ||
99 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = { | ||
100 | |||
101 | #define ASPEED_SOC_AST2600_MAX_IRQ 128 | ||
102 | |||
103 | +/* Shared Peripheral Interrupt values below are offset by -32 from datasheet */ | ||
104 | static const int aspeed_soc_ast2600_irqmap[] = { | ||
105 | [ASPEED_UART1] = 47, | ||
106 | [ASPEED_UART2] = 48, | ||
107 | @@ -XXX,XX +XXX,XX @@ static const int aspeed_soc_ast2600_irqmap[] = { | ||
108 | [ASPEED_ADC] = 78, | ||
109 | [ASPEED_XDMA] = 6, | ||
110 | [ASPEED_SDHCI] = 43, | ||
111 | + [ASPEED_EMMC] = 15, | ||
112 | [ASPEED_GPIO] = 40, | ||
113 | [ASPEED_GPIO_1_8V] = 11, | ||
114 | [ASPEED_RTC] = 13, | ||
115 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_init(Object *obj) | ||
116 | sysbus_init_child_obj(obj, "gpio_1_8v", OBJECT(&s->gpio_1_8v), | ||
117 | sizeof(s->gpio_1_8v), typename); | ||
118 | |||
119 | - sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci), | ||
120 | - TYPE_ASPEED_SDHCI); | ||
121 | + sysbus_init_child_obj(obj, "sd-controller", OBJECT(&s->sdhci), | ||
122 | + sizeof(s->sdhci), TYPE_ASPEED_SDHCI); | ||
123 | |||
124 | object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort); | ||
125 | |||
126 | /* Init sd card slot class here so that they're under the correct parent */ | ||
127 | for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
128 | - sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]), | ||
129 | + sysbus_init_child_obj(obj, "sd-controller.sdhci[*]", | ||
130 | + OBJECT(&s->sdhci.slots[i]), | ||
131 | sizeof(s->sdhci.slots[i]), TYPE_SYSBUS_SDHCI); | ||
132 | } | ||
133 | + | ||
134 | + sysbus_init_child_obj(obj, "emmc-controller", OBJECT(&s->emmc), | ||
135 | + sizeof(s->emmc), TYPE_ASPEED_SDHCI); | ||
136 | + | ||
137 | + object_property_set_int(OBJECT(&s->emmc), 1, "num-slots", &error_abort); | ||
138 | + | ||
139 | + sysbus_init_child_obj(obj, "emmc-controller.sdhci", | ||
140 | + OBJECT(&s->emmc.slots[0]), sizeof(s->emmc.slots[0]), | ||
141 | + TYPE_SYSBUS_SDHCI); | ||
142 | } | 49 | } |
143 | 50 | ||
144 | /* | 51 | static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address, |
145 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp) | ||
146 | sc->memmap[ASPEED_SDHCI]); | ||
147 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, | ||
148 | aspeed_soc_get_irq(s, ASPEED_SDHCI)); | ||
149 | + | ||
150 | + /* eMMC */ | ||
151 | + object_property_set_bool(OBJECT(&s->emmc), true, "realized", &err); | ||
152 | + if (err) { | ||
153 | + error_propagate(errp, err); | ||
154 | + return; | ||
155 | + } | ||
156 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->emmc), 0, sc->memmap[ASPEED_EMMC]); | ||
157 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->emmc), 0, | ||
158 | + aspeed_soc_get_irq(s, ASPEED_EMMC)); | ||
159 | } | ||
160 | |||
161 | static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data) | ||
162 | -- | 52 | -- |
163 | 2.20.1 | 53 | 2.20.1 |
164 | 54 | ||
165 | 55 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | Add support for the mps3-an524 board; this is an SSE-200 based FPGA |
---|---|---|---|
2 | 2 | image, like the existing mps2-an521. It has a usefully larger amount | |
3 | The overhead for the OpenBMC firmware images using the a custom U-Boot | 3 | of RAM, and a PL031 RTC, as well as some more minor differences. |
4 | is around 2 seconds, which is fine, but with a U-Boot from mainline, | 4 | |
5 | it takes an extra 50 seconds or so to reach Linux. A quick survey on | 5 | In real hardware this image runs on a newer generation of the FPGA |
6 | the number of reads performed on the flash memory region gives the | 6 | board, the MPS3 rather than the older MPS2. Architecturally the two |
7 | following figures : | 7 | boards are similar, so we implement the MPS3 boards in the mps2-tz.c |
8 | 8 | file as variations of the existing MPS2 boards. | |
9 | OpenBMC U-Boot 922478 (~ 3.5 MBytes) | 9 | |
10 | Mainline U-Boot 20569977 (~ 80 MBytes) | ||
11 | |||
12 | QEMU must be trashing the TCG TBs and reloading text very often. Some | ||
13 | addresses are read more than 250.000 times. Until we find a solution | ||
14 | to improve boot time, execution from MMIO is not activated by default. | ||
15 | |||
16 | Setting this option also breaks migration compatibility. | ||
17 | |||
18 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
19 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
21 | Message-id: 20200114103433.30534-5-clg@kaod.org | ||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20210215115138.20465-21-peter.maydell@linaro.org | ||
23 | --- | 13 | --- |
24 | include/hw/arm/aspeed.h | 2 ++ | 14 | hw/arm/mps2-tz.c | 139 +++++++++++++++++++++++++++++++++++++++++++++-- |
25 | hw/arm/aspeed.c | 44 ++++++++++++++++++++++++++++++++++++----- | 15 | 1 file changed, 135 insertions(+), 4 deletions(-) |
26 | 2 files changed, 41 insertions(+), 5 deletions(-) | 16 | |
27 | 17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | |
28 | diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/arm/aspeed.h | 19 | --- a/hw/arm/mps2-tz.c |
31 | +++ b/include/hw/arm/aspeed.h | 20 | +++ b/hw/arm/mps2-tz.c |
32 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardState AspeedBoardState; | 21 | @@ -XXX,XX +XXX,XX @@ |
33 | 22 | * This source file covers the following FPGA images, for TrustZone cores: | |
34 | typedef struct AspeedMachine { | 23 | * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 |
35 | MachineState parent_obj; | 24 | * "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521 |
36 | + | 25 | + * "mps2-an524" -- Dual Cortex-M33 as documented in Application Note AN524 |
37 | + bool mmio_exec; | 26 | * |
38 | } AspeedMachine; | 27 | * Links to the TRM for the board itself and to the various Application |
39 | 28 | * Notes which document the FPGA images can be found here: | |
40 | #define ASPEED_MACHINE_CLASS(klass) \ | 29 | @@ -XXX,XX +XXX,XX @@ |
41 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 30 | * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html |
42 | index XXXXXXX..XXXXXXX 100644 | 31 | * Application Note AN521: |
43 | --- a/hw/arm/aspeed.c | 32 | * http://infocenter.arm.com/help/topic/com.arm.doc.dai0521c/index.html |
44 | +++ b/hw/arm/aspeed.c | 33 | + * Application Note AN524: |
45 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | 34 | + * https://developer.arm.com/documentation/dai0524/latest/ |
46 | * SoC and 128MB for the AST2500 SoC, which is twice as big as | 35 | * |
47 | * needed by the flash modules of the Aspeed machines. | 36 | * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide |
48 | */ | 37 | * (ARM ECM0601256) for the details of some of the device layout: |
49 | - memory_region_init_rom(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | 38 | * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html |
50 | - fl->size, &error_abort); | 39 | - * Similarly, the AN521 uses the SSE-200, and the SSE-200 TRM defines |
51 | - memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | 40 | + * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines |
52 | - boot_rom); | 41 | * most of the device layout: |
53 | - write_boot_rom(drive0, FIRMWARE_ADDR, fl->size, &error_abort); | 42 | * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf |
54 | + if (ASPEED_MACHINE(machine)->mmio_exec) { | 43 | * |
55 | + memory_region_init_alias(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | 44 | @@ -XXX,XX +XXX,XX @@ |
56 | + &fl->mmio, 0, fl->size); | 45 | #include "hw/qdev-clock.h" |
57 | + memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | 46 | #include "qom/object.h" |
58 | + boot_rom); | 47 | |
59 | + } else { | 48 | -#define MPS2TZ_NUMIRQ_MAX 92 |
60 | + memory_region_init_rom(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | 49 | +#define MPS2TZ_NUMIRQ_MAX 95 |
61 | + fl->size, &error_abort); | 50 | #define MPS2TZ_RAM_MAX 4 |
62 | + memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | 51 | |
63 | + boot_rom); | 52 | typedef enum MPS2TZFPGAType { |
64 | + write_boot_rom(drive0, FIRMWARE_ADDR, fl->size, &error_abort); | 53 | FPGA_AN505, |
65 | + } | 54 | FPGA_AN521, |
55 | + FPGA_AN524, | ||
56 | } MPS2TZFPGAType; | ||
57 | |||
58 | /* | ||
59 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
60 | TZPPC ppc[5]; | ||
61 | TZMPC mpc[3]; | ||
62 | PL022State spi[5]; | ||
63 | - ArmSbconI2CState i2c[4]; | ||
64 | + ArmSbconI2CState i2c[5]; | ||
65 | UnimplementedDeviceState i2s_audio; | ||
66 | UnimplementedDeviceState gpio[4]; | ||
67 | UnimplementedDeviceState gfx; | ||
68 | + UnimplementedDeviceState cldc; | ||
69 | + UnimplementedDeviceState rtc; | ||
70 | PL080State dma[4]; | ||
71 | TZMSC msc[4]; | ||
72 | - CMSDKAPBUART uart[5]; | ||
73 | + CMSDKAPBUART uart[6]; | ||
74 | SplitIRQ sec_resp_splitter; | ||
75 | qemu_or_irq uart_irq_orgate; | ||
76 | DeviceState *lan9118; | ||
77 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
78 | #define TYPE_MPS2TZ_MACHINE "mps2tz" | ||
79 | #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") | ||
80 | #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521") | ||
81 | +#define TYPE_MPS3TZ_AN524_MACHINE MACHINE_TYPE_NAME("mps3-an524") | ||
82 | |||
83 | OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
84 | |||
85 | @@ -XXX,XX +XXX,XX @@ static const uint32_t an505_oscclk[] = { | ||
86 | 25000000, | ||
87 | }; | ||
88 | |||
89 | +static const uint32_t an524_oscclk[] = { | ||
90 | + 24000000, | ||
91 | + 32000000, | ||
92 | + 50000000, | ||
93 | + 50000000, | ||
94 | + 24576000, | ||
95 | + 23750000, | ||
96 | +}; | ||
97 | + | ||
98 | static const RAMInfo an505_raminfo[] = { { | ||
99 | .name = "ssram-0", | ||
100 | .base = 0x00000000, | ||
101 | @@ -XXX,XX +XXX,XX @@ static const RAMInfo an505_raminfo[] = { { | ||
102 | }, | ||
103 | }; | ||
104 | |||
105 | +static const RAMInfo an524_raminfo[] = { { | ||
106 | + .name = "bram", | ||
107 | + .base = 0x00000000, | ||
108 | + .size = 512 * KiB, | ||
109 | + .mpc = 0, | ||
110 | + .mrindex = 0, | ||
111 | + }, { | ||
112 | + .name = "sram", | ||
113 | + .base = 0x20000000, | ||
114 | + .size = 32 * 4 * KiB, | ||
115 | + .mpc = 1, | ||
116 | + .mrindex = 1, | ||
117 | + }, { | ||
118 | + /* We don't model QSPI flash yet; for now expose it as simple ROM */ | ||
119 | + .name = "QSPI", | ||
120 | + .base = 0x28000000, | ||
121 | + .size = 8 * MiB, | ||
122 | + .mpc = 1, | ||
123 | + .mrindex = 2, | ||
124 | + .flags = IS_ROM, | ||
125 | + }, { | ||
126 | + .name = "DDR", | ||
127 | + .base = 0x60000000, | ||
128 | + .size = 2 * GiB, | ||
129 | + .mpc = 2, | ||
130 | + .mrindex = -1, | ||
131 | + }, { | ||
132 | + .name = NULL, | ||
133 | + }, | ||
134 | +}; | ||
135 | + | ||
136 | static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc) | ||
137 | { | ||
138 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
139 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
140 | }, | ||
141 | }; | ||
142 | |||
143 | + const PPCInfo an524_ppcs[] = { { | ||
144 | + .name = "apb_ppcexp0", | ||
145 | + .ports = { | ||
146 | + { "bram-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, | ||
147 | + { "qspi-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, | ||
148 | + { "ddr-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, | ||
149 | + }, | ||
150 | + }, { | ||
151 | + .name = "apb_ppcexp1", | ||
152 | + .ports = { | ||
153 | + { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000 }, | ||
154 | + { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000 }, | ||
155 | + { "spi0", make_spi, &mms->spi[0], 0x41202000, 0x1000, { 52 } }, | ||
156 | + { "spi1", make_spi, &mms->spi[1], 0x41203000, 0x1000, { 53 } }, | ||
157 | + { "spi2", make_spi, &mms->spi[2], 0x41204000, 0x1000, { 54 } }, | ||
158 | + { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000 }, | ||
159 | + { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000 }, | ||
160 | + { /* port 7 reserved */ }, | ||
161 | + { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000 }, | ||
162 | + }, | ||
163 | + }, { | ||
164 | + .name = "apb_ppcexp2", | ||
165 | + .ports = { | ||
166 | + { "scc", make_scc, &mms->scc, 0x41300000, 0x1000 }, | ||
167 | + { "i2s-audio", make_unimp_dev, &mms->i2s_audio, | ||
168 | + 0x41301000, 0x1000 }, | ||
169 | + { "fpgaio", make_fpgaio, &mms->fpgaio, 0x41302000, 0x1000 }, | ||
170 | + { "uart0", make_uart, &mms->uart[0], 0x41303000, 0x1000, { 32, 33, 42 } }, | ||
171 | + { "uart1", make_uart, &mms->uart[1], 0x41304000, 0x1000, { 34, 35, 43 } }, | ||
172 | + { "uart2", make_uart, &mms->uart[2], 0x41305000, 0x1000, { 36, 37, 44 } }, | ||
173 | + { "uart3", make_uart, &mms->uart[3], 0x41306000, 0x1000, { 38, 39, 45 } }, | ||
174 | + { "uart4", make_uart, &mms->uart[4], 0x41307000, 0x1000, { 40, 41, 46 } }, | ||
175 | + { "uart5", make_uart, &mms->uart[5], 0x41308000, 0x1000, { 124, 125, 126 } }, | ||
176 | + | ||
177 | + { /* port 9 reserved */ }, | ||
178 | + { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 }, | ||
179 | + { "rtc", make_unimp_dev, &mms->rtc, 0x4130b000, 0x1000 }, | ||
180 | + }, | ||
181 | + }, { | ||
182 | + .name = "ahb_ppcexp0", | ||
183 | + .ports = { | ||
184 | + { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 }, | ||
185 | + { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, | ||
186 | + { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, | ||
187 | + { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, | ||
188 | + { "eth", make_eth_dev, NULL, 0x41400000, 0x100000, { 48 } }, | ||
189 | + }, | ||
190 | + }, | ||
191 | + }; | ||
192 | + | ||
193 | switch (mmc->fpga_type) { | ||
194 | case FPGA_AN505: | ||
195 | case FPGA_AN521: | ||
196 | ppcs = an505_ppcs; | ||
197 | num_ppcs = ARRAY_SIZE(an505_ppcs); | ||
198 | break; | ||
199 | + case FPGA_AN524: | ||
200 | + ppcs = an524_ppcs; | ||
201 | + num_ppcs = ARRAY_SIZE(an524_ppcs); | ||
202 | + break; | ||
203 | default: | ||
204 | g_assert_not_reached(); | ||
66 | } | 205 | } |
67 | 206 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | |
68 | aspeed_board_binfo.ram_size = ram_size; | 207 | mps2tz_set_default_ram_info(mmc); |
69 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
70 | /* Bus 11: TODO ucd90160@64 */ | ||
71 | } | 208 | } |
72 | 209 | ||
73 | +static bool aspeed_get_mmio_exec(Object *obj, Error **errp) | 210 | +static void mps3tz_an524_class_init(ObjectClass *oc, void *data) |
74 | +{ | 211 | +{ |
75 | + return ASPEED_MACHINE(obj)->mmio_exec; | 212 | + MachineClass *mc = MACHINE_CLASS(oc); |
213 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); | ||
214 | + | ||
215 | + mc->desc = "ARM MPS3 with AN524 FPGA image for dual Cortex-M33"; | ||
216 | + mc->default_cpus = 2; | ||
217 | + mc->min_cpus = mc->default_cpus; | ||
218 | + mc->max_cpus = mc->default_cpus; | ||
219 | + mmc->fpga_type = FPGA_AN524; | ||
220 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
221 | + mmc->scc_id = 0x41045240; | ||
222 | + mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */ | ||
223 | + mmc->oscclk = an524_oscclk; | ||
224 | + mmc->len_oscclk = ARRAY_SIZE(an524_oscclk); | ||
225 | + mmc->fpgaio_num_leds = 10; | ||
226 | + mmc->fpgaio_has_switches = true; | ||
227 | + mmc->numirq = 95; | ||
228 | + mmc->raminfo = an524_raminfo; | ||
229 | + mmc->armsse_type = TYPE_SSE200; | ||
230 | + mps2tz_set_default_ram_info(mmc); | ||
76 | +} | 231 | +} |
77 | + | 232 | + |
78 | +static void aspeed_set_mmio_exec(Object *obj, bool value, Error **errp) | 233 | static const TypeInfo mps2tz_info = { |
79 | +{ | 234 | .name = TYPE_MPS2TZ_MACHINE, |
80 | + ASPEED_MACHINE(obj)->mmio_exec = value; | 235 | .parent = TYPE_MACHINE, |
81 | +} | 236 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo mps2tz_an521_info = { |
82 | + | 237 | .class_init = mps2tz_an521_class_init, |
83 | +static void aspeed_machine_instance_init(Object *obj) | 238 | }; |
84 | +{ | 239 | |
85 | + ASPEED_MACHINE(obj)->mmio_exec = false; | 240 | +static const TypeInfo mps3tz_an524_info = { |
86 | +} | 241 | + .name = TYPE_MPS3TZ_AN524_MACHINE, |
87 | + | 242 | + .parent = TYPE_MPS2TZ_MACHINE, |
88 | +static void aspeed_machine_class_props_init(ObjectClass *oc) | 243 | + .class_init = mps3tz_an524_class_init, |
89 | +{ | 244 | +}; |
90 | + object_class_property_add_bool(oc, "execute-in-place", | 245 | + |
91 | + aspeed_get_mmio_exec, | 246 | static void mps2tz_machine_init(void) |
92 | + aspeed_set_mmio_exec, &error_abort); | ||
93 | + object_class_property_set_description(oc, "execute-in-place", | ||
94 | + "boot directly from CE0 flash device", &error_abort); | ||
95 | +} | ||
96 | + | ||
97 | static void aspeed_machine_class_init(ObjectClass *oc, void *data) | ||
98 | { | 247 | { |
99 | MachineClass *mc = MACHINE_CLASS(oc); | 248 | type_register_static(&mps2tz_info); |
100 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_class_init(ObjectClass *oc, void *data) | 249 | type_register_static(&mps2tz_an505_info); |
101 | mc->no_floppy = 1; | 250 | type_register_static(&mps2tz_an521_info); |
102 | mc->no_cdrom = 1; | 251 | + type_register_static(&mps3tz_an524_info); |
103 | mc->no_parallel = 1; | ||
104 | + | ||
105 | + aspeed_machine_class_props_init(oc); | ||
106 | } | 252 | } |
107 | 253 | ||
108 | static void aspeed_machine_palmetto_class_init(ObjectClass *oc, void *data) | 254 | type_init(mps2tz_machine_init); |
109 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_machine_types[] = { | ||
110 | .name = TYPE_ASPEED_MACHINE, | ||
111 | .parent = TYPE_MACHINE, | ||
112 | .instance_size = sizeof(AspeedMachine), | ||
113 | + .instance_init = aspeed_machine_instance_init, | ||
114 | .class_size = sizeof(AspeedMachineClass), | ||
115 | .class_init = aspeed_machine_class_init, | ||
116 | .abstract = true, | ||
117 | -- | 255 | -- |
118 | 2.20.1 | 256 | 2.20.1 |
119 | 257 | ||
120 | 258 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | The AN524 has a USB controller (an ISP1763); we don't have a model of |
---|---|---|---|
2 | it but we should provide a stub "unimplemented-device" for it. This | ||
3 | is slightly complicated because the USB controller shares a PPC port | ||
4 | with the ethernet controller. | ||
2 | 5 | ||
3 | Add a function resettable_change_parent() to do the required | 6 | Implement a make_* function which provides creates a container |
4 | plumbing when changing the parent a of Resettable object. | 7 | MemoryRegion with both the ethernet controller and an |
8 | unimplemented-device stub for the USB controller. | ||
5 | 9 | ||
6 | We need to make sure that the reset state of the object remains | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | coherent with the reset state of the new parent. | 11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20210215115138.20465-22-peter.maydell@linaro.org | ||
14 | --- | ||
15 | hw/arm/mps2-tz.c | 48 +++++++++++++++++++++++++++++++++++++++++++++++- | ||
16 | 1 file changed, 47 insertions(+), 1 deletion(-) | ||
8 | 17 | ||
9 | We make the 2 following hypothesis: | 18 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
10 | + when an object is put in a parent under reset, the object goes in | ||
11 | reset. | ||
12 | + when an object is removed from a parent under reset, the object | ||
13 | leaves reset. | ||
14 | |||
15 | The added function avoids any glitch if both old and new parent are | ||
16 | already in reset. | ||
17 | |||
18 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
21 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
22 | Message-id: 20200123132823.1117486-6-damien.hedde@greensocs.com | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | --- | ||
25 | include/hw/resettable.h | 16 +++++++++++ | ||
26 | hw/core/resettable.c | 62 +++++++++++++++++++++++++++++++++++++++-- | ||
27 | hw/core/trace-events | 1 + | ||
28 | 3 files changed, 77 insertions(+), 2 deletions(-) | ||
29 | |||
30 | diff --git a/include/hw/resettable.h b/include/hw/resettable.h | ||
31 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/include/hw/resettable.h | 20 | --- a/hw/arm/mps2-tz.c |
33 | +++ b/include/hw/resettable.h | 21 | +++ b/hw/arm/mps2-tz.c |
34 | @@ -XXX,XX +XXX,XX @@ void resettable_release_reset(Object *obj, ResetType type); | 22 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { |
35 | */ | 23 | |
36 | bool resettable_is_in_reset(Object *obj); | 24 | ARMSSE iotkit; |
37 | 25 | MemoryRegion ram[MPS2TZ_RAM_MAX]; | |
38 | +/** | 26 | + MemoryRegion eth_usb_container; |
39 | + * resettable_change_parent: | ||
40 | + * Indicate that the parent of Ressettable @obj is changing from @oldp to @newp. | ||
41 | + * All 3 objects must implement resettable interface. @oldp or @newp may be | ||
42 | + * NULL. | ||
43 | + * | ||
44 | + * This function will adapt the reset state of @obj so that it is coherent | ||
45 | + * with the reset state of @newp. It may trigger @resettable_assert_reset() | ||
46 | + * or @resettable_release_reset(). It will do such things only if the reset | ||
47 | + * state of @newp and @oldp are different. | ||
48 | + * | ||
49 | + * When using this function during reset, it must only be called during | ||
50 | + * a hold phase method. Calling this during enter or exit phase is an error. | ||
51 | + */ | ||
52 | +void resettable_change_parent(Object *obj, Object *newp, Object *oldp); | ||
53 | + | 27 | + |
54 | /** | 28 | MPS2SCC scc; |
55 | * resettable_class_set_parent_phases: | 29 | MPS2FPGAIO fpgaio; |
56 | * | 30 | TZPPC ppc[5]; |
57 | diff --git a/hw/core/resettable.c b/hw/core/resettable.c | 31 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { |
58 | index XXXXXXX..XXXXXXX 100644 | 32 | UnimplementedDeviceState gfx; |
59 | --- a/hw/core/resettable.c | 33 | UnimplementedDeviceState cldc; |
60 | +++ b/hw/core/resettable.c | 34 | UnimplementedDeviceState rtc; |
61 | @@ -XXX,XX +XXX,XX @@ static void resettable_phase_exit(Object *obj, void *opaque, ResetType type); | 35 | + UnimplementedDeviceState usb; |
62 | * enter_phase_in_progress: | 36 | PL080State dma[4]; |
63 | * True if we are currently in reset enter phase. | 37 | TZMSC msc[4]; |
64 | * | 38 | CMSDKAPBUART uart[6]; |
65 | - * Note: This flag is only used to guarantee (using asserts) that the reset | 39 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, |
66 | - * API is used correctly. We can use a global variable because we rely on the | 40 | return sysbus_mmio_get_region(s, 0); |
67 | + * exit_phase_in_progress: | ||
68 | + * count the number of exit phase we are in. | ||
69 | + * | ||
70 | + * Note: These flags are only used to guarantee (using asserts) that the reset | ||
71 | + * API is used correctly. We can use global variables because we rely on the | ||
72 | * iothread mutex to ensure only one reset operation is in a progress at a | ||
73 | * given time. | ||
74 | */ | ||
75 | static bool enter_phase_in_progress; | ||
76 | +static unsigned exit_phase_in_progress; | ||
77 | |||
78 | void resettable_reset(Object *obj, ResetType type) | ||
79 | { | ||
80 | @@ -XXX,XX +XXX,XX @@ void resettable_release_reset(Object *obj, ResetType type) | ||
81 | trace_resettable_reset_release_begin(obj, type); | ||
82 | assert(!enter_phase_in_progress); | ||
83 | |||
84 | + exit_phase_in_progress += 1; | ||
85 | resettable_phase_exit(obj, NULL, type); | ||
86 | + exit_phase_in_progress -= 1; | ||
87 | |||
88 | trace_resettable_reset_release_end(obj); | ||
89 | } | 41 | } |
90 | @@ -XXX,XX +XXX,XX @@ static void resettable_phase_exit(Object *obj, void *opaque, ResetType type) | 42 | |
91 | trace_resettable_phase_exit_end(obj, obj_typename, s->count); | 43 | +static MemoryRegion *make_eth_usb(MPS2TZMachineState *mms, void *opaque, |
92 | } | 44 | + const char *name, hwaddr size, |
93 | 45 | + const int *irqs) | |
94 | +/* | ||
95 | + * resettable_get_count: | ||
96 | + * Get the count of the Resettable object @obj. Return 0 if @obj is NULL. | ||
97 | + */ | ||
98 | +static unsigned resettable_get_count(Object *obj) | ||
99 | +{ | 46 | +{ |
100 | + if (obj) { | 47 | + /* |
101 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | 48 | + * The AN524 makes the ethernet and USB share a PPC port. |
102 | + return rc->get_state(obj)->count; | 49 | + * irqs[] is the ethernet IRQ. |
103 | + } | 50 | + */ |
104 | + return 0; | 51 | + SysBusDevice *s; |
52 | + NICInfo *nd = &nd_table[0]; | ||
53 | + | ||
54 | + memory_region_init(&mms->eth_usb_container, OBJECT(mms), | ||
55 | + "mps2-tz-eth-usb-container", 0x200000); | ||
56 | + | ||
57 | + /* | ||
58 | + * In hardware this is a LAN9220; the LAN9118 is software compatible | ||
59 | + * except that it doesn't support the checksum-offload feature. | ||
60 | + */ | ||
61 | + qemu_check_nic_model(nd, "lan9118"); | ||
62 | + mms->lan9118 = qdev_new(TYPE_LAN9118); | ||
63 | + qdev_set_nic_properties(mms->lan9118, nd); | ||
64 | + | ||
65 | + s = SYS_BUS_DEVICE(mms->lan9118); | ||
66 | + sysbus_realize_and_unref(s, &error_fatal); | ||
67 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
68 | + | ||
69 | + memory_region_add_subregion(&mms->eth_usb_container, | ||
70 | + 0, sysbus_mmio_get_region(s, 0)); | ||
71 | + | ||
72 | + /* The USB OTG controller is an ISP1763; we don't have a model of it. */ | ||
73 | + object_initialize_child(OBJECT(mms), "usb-otg", | ||
74 | + &mms->usb, TYPE_UNIMPLEMENTED_DEVICE); | ||
75 | + qdev_prop_set_string(DEVICE(&mms->usb), "name", "usb-otg"); | ||
76 | + qdev_prop_set_uint64(DEVICE(&mms->usb), "size", 0x100000); | ||
77 | + s = SYS_BUS_DEVICE(&mms->usb); | ||
78 | + sysbus_realize(s, &error_fatal); | ||
79 | + | ||
80 | + memory_region_add_subregion(&mms->eth_usb_container, | ||
81 | + 0x100000, sysbus_mmio_get_region(s, 0)); | ||
82 | + | ||
83 | + return &mms->eth_usb_container; | ||
105 | +} | 84 | +} |
106 | + | 85 | + |
107 | +void resettable_change_parent(Object *obj, Object *newp, Object *oldp) | 86 | static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, |
108 | +{ | 87 | const char *name, hwaddr size, |
109 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | 88 | const int *irqs) |
110 | + ResettableState *s = rc->get_state(obj); | 89 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) |
111 | + unsigned newp_count = resettable_get_count(newp); | 90 | { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, |
112 | + unsigned oldp_count = resettable_get_count(oldp); | 91 | { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, |
113 | + | 92 | { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, |
114 | + /* | 93 | - { "eth", make_eth_dev, NULL, 0x41400000, 0x100000, { 48 } }, |
115 | + * Ensure we do not change parent when in enter or exit phase. | 94 | + { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 48 } }, |
116 | + * During these phases, the reset subtree being updated is partly in reset | 95 | }, |
117 | + * and partly not in reset (it depends on the actual position in | 96 | }, |
118 | + * resettable_child_foreach()s). We are not able to tell in which part is a | 97 | }; |
119 | + * leaving or arriving device. Thus we cannot set the reset count of the | ||
120 | + * moving device to the proper value. | ||
121 | + */ | ||
122 | + assert(!enter_phase_in_progress && !exit_phase_in_progress); | ||
123 | + trace_resettable_change_parent(obj, oldp, oldp_count, newp, newp_count); | ||
124 | + | ||
125 | + /* | ||
126 | + * At most one of the two 'for' loops will be executed below | ||
127 | + * in order to cope with the difference between the two counts. | ||
128 | + */ | ||
129 | + /* if newp is more reset than oldp */ | ||
130 | + for (unsigned i = oldp_count; i < newp_count; i++) { | ||
131 | + resettable_assert_reset(obj, RESET_TYPE_COLD); | ||
132 | + } | ||
133 | + /* | ||
134 | + * if obj is leaving a bus under reset, we need to ensure | ||
135 | + * hold phase is not pending. | ||
136 | + */ | ||
137 | + if (oldp_count && s->hold_phase_pending) { | ||
138 | + resettable_phase_hold(obj, NULL, RESET_TYPE_COLD); | ||
139 | + } | ||
140 | + /* if oldp is more reset than newp */ | ||
141 | + for (unsigned i = newp_count; i < oldp_count; i++) { | ||
142 | + resettable_release_reset(obj, RESET_TYPE_COLD); | ||
143 | + } | ||
144 | +} | ||
145 | + | ||
146 | void resettable_class_set_parent_phases(ResettableClass *rc, | ||
147 | ResettableEnterPhase enter, | ||
148 | ResettableHoldPhase hold, | ||
149 | diff --git a/hw/core/trace-events b/hw/core/trace-events | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/hw/core/trace-events | ||
152 | +++ b/hw/core/trace-events | ||
153 | @@ -XXX,XX +XXX,XX @@ resettable_reset_assert_begin(void *obj, int cold) "obj=%p cold=%d" | ||
154 | resettable_reset_assert_end(void *obj) "obj=%p" | ||
155 | resettable_reset_release_begin(void *obj, int cold) "obj=%p cold=%d" | ||
156 | resettable_reset_release_end(void *obj) "obj=%p" | ||
157 | +resettable_change_parent(void *obj, void *o, unsigned oc, void *n, unsigned nc) "obj=%p from=%p(%d) to=%p(%d)" | ||
158 | resettable_phase_enter_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d" | ||
159 | resettable_phase_enter_exec(void *obj, const char *objtype, int type, int has_method) "obj=%p(%s) type=%d method=%d" | ||
160 | resettable_phase_enter_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" | ||
161 | -- | 98 | -- |
162 | 2.20.1 | 99 | 2.20.1 |
163 | 100 | ||
164 | 101 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | The AN524 has a PL031 RTC, which we have a model of; provide it |
---|---|---|---|
2 | rather than an unimplemented-device stub. | ||
2 | 3 | ||
3 | Adds trace events to reset procedure and when updating the parent | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | bus of a device. | 5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210215115138.20465-23-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/arm/mps2-tz.c | 22 ++++++++++++++++++++-- | ||
10 | 1 file changed, 20 insertions(+), 2 deletions(-) | ||
5 | 11 | ||
6 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | 12 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
10 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Message-id: 20200123132823.1117486-3-damien.hedde@greensocs.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/core/qdev.c | 29 ++++++++++++++++++++++++++--- | ||
15 | hw/core/trace-events | 9 +++++++++ | ||
16 | 2 files changed, 35 insertions(+), 3 deletions(-) | ||
17 | |||
18 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/core/qdev.c | 14 | --- a/hw/arm/mps2-tz.c |
21 | +++ b/hw/core/qdev.c | 15 | +++ b/hw/arm/mps2-tz.c |
22 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
23 | #include "hw/boards.h" | 17 | #include "hw/misc/tz-msc.h" |
24 | #include "hw/sysbus.h" | 18 | #include "hw/arm/armsse.h" |
25 | #include "migration/vmstate.h" | 19 | #include "hw/dma/pl080.h" |
26 | +#include "trace.h" | 20 | +#include "hw/rtc/pl031.h" |
27 | 21 | #include "hw/ssi/pl022.h" | |
28 | bool qdev_hotplug = false; | 22 | #include "hw/i2c/arm_sbcon_i2c.h" |
29 | static bool qdev_hot_added = false; | 23 | #include "hw/net/lan9118.h" |
30 | @@ -XXX,XX +XXX,XX @@ void qdev_set_parent_bus(DeviceState *dev, BusState *bus) | 24 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { |
31 | bool replugging = dev->parent_bus != NULL; | 25 | UnimplementedDeviceState gpio[4]; |
32 | 26 | UnimplementedDeviceState gfx; | |
33 | if (replugging) { | 27 | UnimplementedDeviceState cldc; |
34 | - /* Keep a reference to the device while it's not plugged into | 28 | - UnimplementedDeviceState rtc; |
35 | + trace_qdev_update_parent_bus(dev, object_get_typename(OBJECT(dev)), | 29 | UnimplementedDeviceState usb; |
36 | + dev->parent_bus, object_get_typename(OBJECT(dev->parent_bus)), | 30 | + PL031State rtc; |
37 | + OBJECT(bus), object_get_typename(OBJECT(bus))); | 31 | PL080State dma[4]; |
38 | + /* | 32 | TZMSC msc[4]; |
39 | + * Keep a reference to the device while it's not plugged into | 33 | CMSDKAPBUART uart[6]; |
40 | * any bus, to avoid it potentially evaporating when it is | 34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, |
41 | * dereffed in bus_remove_child(). | 35 | return sysbus_mmio_get_region(s, 0); |
42 | */ | ||
43 | @@ -XXX,XX +XXX,XX @@ HotplugHandler *qdev_get_hotplug_handler(DeviceState *dev) | ||
44 | return hotplug_ctrl; | ||
45 | } | 36 | } |
46 | 37 | ||
47 | +static int qdev_prereset(DeviceState *dev, void *opaque) | 38 | +static MemoryRegion *make_rtc(MPS2TZMachineState *mms, void *opaque, |
39 | + const char *name, hwaddr size, | ||
40 | + const int *irqs) | ||
48 | +{ | 41 | +{ |
49 | + trace_qdev_reset_tree(dev, object_get_typename(OBJECT(dev))); | 42 | + PL031State *pl031 = opaque; |
50 | + return 0; | 43 | + SysBusDevice *s; |
44 | + | ||
45 | + object_initialize_child(OBJECT(mms), name, pl031, TYPE_PL031); | ||
46 | + s = SYS_BUS_DEVICE(pl031); | ||
47 | + sysbus_realize(s, &error_fatal); | ||
48 | + /* | ||
49 | + * The board docs don't give an IRQ number for the PL031, so | ||
50 | + * presumably it is not connected. | ||
51 | + */ | ||
52 | + return sysbus_mmio_get_region(s, 0); | ||
51 | +} | 53 | +} |
52 | + | 54 | + |
53 | +static int qbus_prereset(BusState *bus, void *opaque) | 55 | static void create_non_mpc_ram(MPS2TZMachineState *mms) |
54 | +{ | ||
55 | + trace_qbus_reset_tree(bus, object_get_typename(OBJECT(bus))); | ||
56 | + return 0; | ||
57 | +} | ||
58 | + | ||
59 | static int qdev_reset_one(DeviceState *dev, void *opaque) | ||
60 | { | 56 | { |
61 | device_legacy_reset(dev); | 57 | /* |
62 | @@ -XXX,XX +XXX,XX @@ static int qdev_reset_one(DeviceState *dev, void *opaque) | 58 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) |
63 | static int qbus_reset_one(BusState *bus, void *opaque) | 59 | |
64 | { | 60 | { /* port 9 reserved */ }, |
65 | BusClass *bc = BUS_GET_CLASS(bus); | 61 | { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 }, |
66 | + trace_qbus_reset(bus, object_get_typename(OBJECT(bus))); | 62 | - { "rtc", make_unimp_dev, &mms->rtc, 0x4130b000, 0x1000 }, |
67 | if (bc->reset) { | 63 | + { "rtc", make_rtc, &mms->rtc, 0x4130b000, 0x1000 }, |
68 | bc->reset(bus); | 64 | }, |
69 | } | 65 | }, { |
70 | @@ -XXX,XX +XXX,XX @@ static int qbus_reset_one(BusState *bus, void *opaque) | 66 | .name = "ahb_ppcexp0", |
71 | |||
72 | void qdev_reset_all(DeviceState *dev) | ||
73 | { | ||
74 | - qdev_walk_children(dev, NULL, NULL, qdev_reset_one, qbus_reset_one, NULL); | ||
75 | + trace_qdev_reset_all(dev, object_get_typename(OBJECT(dev))); | ||
76 | + qdev_walk_children(dev, qdev_prereset, qbus_prereset, | ||
77 | + qdev_reset_one, qbus_reset_one, NULL); | ||
78 | } | ||
79 | |||
80 | void qdev_reset_all_fn(void *opaque) | ||
81 | @@ -XXX,XX +XXX,XX @@ void qdev_reset_all_fn(void *opaque) | ||
82 | |||
83 | void qbus_reset_all(BusState *bus) | ||
84 | { | ||
85 | - qbus_walk_children(bus, NULL, NULL, qdev_reset_one, qbus_reset_one, NULL); | ||
86 | + trace_qbus_reset_all(bus, object_get_typename(OBJECT(bus))); | ||
87 | + qbus_walk_children(bus, qdev_prereset, qbus_prereset, | ||
88 | + qdev_reset_one, qbus_reset_one, NULL); | ||
89 | } | ||
90 | |||
91 | void qbus_reset_all_fn(void *opaque) | ||
92 | @@ -XXX,XX +XXX,XX @@ void device_legacy_reset(DeviceState *dev) | ||
93 | { | ||
94 | DeviceClass *klass = DEVICE_GET_CLASS(dev); | ||
95 | |||
96 | + trace_qdev_reset(dev, object_get_typename(OBJECT(dev))); | ||
97 | if (klass->reset) { | ||
98 | klass->reset(dev); | ||
99 | } | ||
100 | diff --git a/hw/core/trace-events b/hw/core/trace-events | ||
101 | index XXXXXXX..XXXXXXX 100644 | ||
102 | --- a/hw/core/trace-events | ||
103 | +++ b/hw/core/trace-events | ||
104 | @@ -XXX,XX +XXX,XX @@ | ||
105 | # loader.c | ||
106 | loader_write_rom(const char *name, uint64_t gpa, uint64_t size, bool isrom) "%s: @0x%"PRIx64" size=0x%"PRIx64" ROM=%d" | ||
107 | + | ||
108 | +# qdev.c | ||
109 | +qdev_reset(void *obj, const char *objtype) "obj=%p(%s)" | ||
110 | +qdev_reset_all(void *obj, const char *objtype) "obj=%p(%s)" | ||
111 | +qdev_reset_tree(void *obj, const char *objtype) "obj=%p(%s)" | ||
112 | +qbus_reset(void *obj, const char *objtype) "obj=%p(%s)" | ||
113 | +qbus_reset_all(void *obj, const char *objtype) "obj=%p(%s)" | ||
114 | +qbus_reset_tree(void *obj, const char *objtype) "obj=%p(%s)" | ||
115 | +qdev_update_parent_bus(void *obj, const char *objtype, void *oldp, const char *oldptype, void *newp, const char *newptype) "obj=%p(%s) old_parent=%p(%s) new_parent=%p(%s)" | ||
116 | -- | 67 | -- |
117 | 2.20.1 | 68 | 2.20.1 |
118 | 69 | ||
119 | 70 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Add brief documentation of the new mps3-an524 board. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210215115138.20465-24-peter.maydell@linaro.org | ||
7 | --- | ||
8 | docs/system/arm/mps2.rst | 24 ++++++++++++++++++------ | ||
9 | 1 file changed, 18 insertions(+), 6 deletions(-) | ||
10 | |||
11 | diff --git a/docs/system/arm/mps2.rst b/docs/system/arm/mps2.rst | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/docs/system/arm/mps2.rst | ||
14 | +++ b/docs/system/arm/mps2.rst | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | -Arm MPS2 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``) | ||
17 | -================================================================================================================ | ||
18 | +Arm MPS2 and MPS3 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``, ``mps3-an524``) | ||
19 | +========================================================================================================================================= | ||
20 | |||
21 | These board models all use Arm M-profile CPUs. | ||
22 | |||
23 | -The Arm MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger | ||
24 | -FPGA but is otherwise the same as the 2). Since the CPU itself | ||
25 | -and most of the devices are in the FPGA, the details of the board | ||
26 | -as seen by the guest depend significantly on the FPGA image. | ||
27 | +The Arm MPS2, MPS2+ and MPS3 dev boards are FPGA based (the 2+ has a | ||
28 | +bigger FPGA but is otherwise the same as the 2; the 3 has a bigger | ||
29 | +FPGA again, can handle 4GB of RAM and has a USB controller and QSPI flash). | ||
30 | + | ||
31 | +Since the CPU itself and most of the devices are in the FPGA, the | ||
32 | +details of the board as seen by the guest depend significantly on the | ||
33 | +FPGA image. | ||
34 | |||
35 | QEMU models the following FPGA images: | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ QEMU models the following FPGA images: | ||
38 | Cortex-M3 'DesignStart' as documented in Arm Application Note AN511 | ||
39 | ``mps2-an521`` | ||
40 | Dual Cortex-M33 as documented in Arm Application Note AN521 | ||
41 | +``mps3-an524`` | ||
42 | + Dual Cortex-M33 on an MPS3, as documented in Arm Application Note AN524 | ||
43 | |||
44 | Differences between QEMU and real hardware: | ||
45 | |||
46 | - AN385/AN386 remapping of low 16K of memory to either ZBT SSRAM1 or to | ||
47 | block RAM is unimplemented (QEMU always maps this to ZBT SSRAM1, as | ||
48 | if zbt_boot_ctrl is always zero) | ||
49 | +- AN524 remapping of low memory to either BRAM or to QSPI flash is | ||
50 | + unimplemented (QEMU always maps this to BRAM, ignoring the | ||
51 | + SCC CFG_REG0 memory-remap bit) | ||
52 | - QEMU provides a LAN9118 ethernet rather than LAN9220; the only guest | ||
53 | visible difference is that the LAN9118 doesn't support checksum | ||
54 | offloading | ||
55 | +- QEMU does not model the QSPI flash in MPS3 boards as real QSPI | ||
56 | + flash, but only as simple ROM, so attempting to rewrite the flash | ||
57 | + from the guest will fail | ||
58 | +- QEMU does not model the USB controller in MPS3 boards | ||
59 | -- | ||
60 | 2.20.1 | ||
61 | |||
62 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Update old infocenter.arm.com URLs to the equivalent developer.arm.com | |
2 | ones (the old URLs should redirect, but we might as well avoid the | ||
3 | redirection notice, and the new URLs are pleasantly shorter). | ||
4 | |||
5 | This commit covers the links to the MPS2 board TRM, the various | ||
6 | Application Notes, the IoTKit and SSE-200 documents. | ||
7 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20210215115138.20465-25-peter.maydell@linaro.org | ||
11 | --- | ||
12 | include/hw/arm/armsse.h | 4 ++-- | ||
13 | include/hw/misc/armsse-cpuid.h | 2 +- | ||
14 | include/hw/misc/armsse-mhu.h | 2 +- | ||
15 | include/hw/misc/iotkit-secctl.h | 2 +- | ||
16 | include/hw/misc/iotkit-sysctl.h | 2 +- | ||
17 | include/hw/misc/iotkit-sysinfo.h | 2 +- | ||
18 | include/hw/misc/mps2-fpgaio.h | 2 +- | ||
19 | hw/arm/mps2-tz.c | 11 +++++------ | ||
20 | hw/misc/armsse-cpuid.c | 2 +- | ||
21 | hw/misc/armsse-mhu.c | 2 +- | ||
22 | hw/misc/iotkit-sysctl.c | 2 +- | ||
23 | hw/misc/iotkit-sysinfo.c | 2 +- | ||
24 | hw/misc/mps2-fpgaio.c | 2 +- | ||
25 | hw/misc/mps2-scc.c | 2 +- | ||
26 | 14 files changed, 19 insertions(+), 20 deletions(-) | ||
27 | |||
28 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/include/hw/arm/armsse.h | ||
31 | +++ b/include/hw/arm/armsse.h | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | * hardware, which include the IoT Kit and the SSE-050, SSE-100 and | ||
34 | * SSE-200. Currently we model: | ||
35 | * - the Arm IoT Kit which is documented in | ||
36 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
37 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
38 | * - the SSE-200 which is documented in | ||
39 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
40 | + * https://developer.arm.com/documentation/101104/latest/ | ||
41 | * | ||
42 | * The IoTKit contains: | ||
43 | * a Cortex-M33 | ||
44 | diff --git a/include/hw/misc/armsse-cpuid.h b/include/hw/misc/armsse-cpuid.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/include/hw/misc/armsse-cpuid.h | ||
47 | +++ b/include/hw/misc/armsse-cpuid.h | ||
48 | @@ -XXX,XX +XXX,XX @@ | ||
49 | /* | ||
50 | * This is a model of the "CPU_IDENTITY" register block which is part of the | ||
51 | * Arm SSE-200 and documented in | ||
52 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
53 | + * https://developer.arm.com/documentation/101104/latest/ | ||
54 | * | ||
55 | * QEMU interface: | ||
56 | * + QOM property "CPUID": the value to use for the CPUID register | ||
57 | diff --git a/include/hw/misc/armsse-mhu.h b/include/hw/misc/armsse-mhu.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/hw/misc/armsse-mhu.h | ||
60 | +++ b/include/hw/misc/armsse-mhu.h | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | /* | ||
63 | * This is a model of the Message Handling Unit (MHU) which is part of the | ||
64 | * Arm SSE-200 and documented in | ||
65 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
66 | + * https://developer.arm.com/documentation/101104/latest/ | ||
67 | * | ||
68 | * QEMU interface: | ||
69 | * + sysbus MMIO region 0: the system information register bank | ||
70 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/include/hw/misc/iotkit-secctl.h | ||
73 | +++ b/include/hw/misc/iotkit-secctl.h | ||
74 | @@ -XXX,XX +XXX,XX @@ | ||
75 | |||
76 | /* This is a model of the security controller which is part of the | ||
77 | * Arm IoT Kit and documented in | ||
78 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
79 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
80 | * | ||
81 | * QEMU interface: | ||
82 | * + sysbus MMIO region 0 is the "secure privilege control block" registers | ||
83 | diff --git a/include/hw/misc/iotkit-sysctl.h b/include/hw/misc/iotkit-sysctl.h | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/include/hw/misc/iotkit-sysctl.h | ||
86 | +++ b/include/hw/misc/iotkit-sysctl.h | ||
87 | @@ -XXX,XX +XXX,XX @@ | ||
88 | /* | ||
89 | * This is a model of the "system control element" which is part of the | ||
90 | * Arm IoTKit and documented in | ||
91 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
92 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
93 | * Specifically, it implements the "system information block" and | ||
94 | * "system control register" blocks. | ||
95 | * | ||
96 | diff --git a/include/hw/misc/iotkit-sysinfo.h b/include/hw/misc/iotkit-sysinfo.h | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/include/hw/misc/iotkit-sysinfo.h | ||
99 | +++ b/include/hw/misc/iotkit-sysinfo.h | ||
100 | @@ -XXX,XX +XXX,XX @@ | ||
101 | /* | ||
102 | * This is a model of the "system information block" which is part of the | ||
103 | * Arm IoTKit and documented in | ||
104 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
105 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
106 | * QEMU interface: | ||
107 | * + QOM property "SYS_VERSION": value to use for SYS_VERSION register | ||
108 | * + QOM property "SYS_CONFIG": value to use for SYS_CONFIG register | ||
109 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | ||
110 | index XXXXXXX..XXXXXXX 100644 | ||
111 | --- a/include/hw/misc/mps2-fpgaio.h | ||
112 | +++ b/include/hw/misc/mps2-fpgaio.h | ||
113 | @@ -XXX,XX +XXX,XX @@ | ||
114 | /* This is a model of the FPGAIO register block in the AN505 | ||
115 | * FPGA image for the MPS2 dev board; it is documented in the | ||
116 | * application note: | ||
117 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
118 | + * https://developer.arm.com/documentation/dai0505/latest/ | ||
119 | * | ||
120 | * QEMU interface: | ||
121 | * + sysbus MMIO region 0: the register bank | ||
122 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/arm/mps2-tz.c | ||
125 | +++ b/hw/arm/mps2-tz.c | ||
126 | @@ -XXX,XX +XXX,XX @@ | ||
127 | * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 | ||
128 | * | ||
129 | * Board TRM: | ||
130 | - * http://infocenter.arm.com/help/topic/com.arm.doc.100112_0200_06_en/versatile_express_cortex_m_prototyping_systems_v2m_mps2_and_v2m_mps2plus_technical_reference_100112_0200_06_en.pdf | ||
131 | + * https://developer.arm.com/documentation/100112/latest/ | ||
132 | * Application Note AN505: | ||
133 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
134 | + * https://developer.arm.com/documentation/dai0505/latest/ | ||
135 | * Application Note AN521: | ||
136 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0521c/index.html | ||
137 | + * https://developer.arm.com/documentation/dai0521/latest/ | ||
138 | * Application Note AN524: | ||
139 | * https://developer.arm.com/documentation/dai0524/latest/ | ||
140 | * | ||
141 | * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide | ||
142 | * (ARM ECM0601256) for the details of some of the device layout: | ||
143 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
144 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
145 | * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines | ||
146 | * most of the device layout: | ||
147 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
148 | - * | ||
149 | + * https://developer.arm.com/documentation/101104/latest/ | ||
150 | */ | ||
151 | |||
152 | #include "qemu/osdep.h" | ||
153 | diff --git a/hw/misc/armsse-cpuid.c b/hw/misc/armsse-cpuid.c | ||
154 | index XXXXXXX..XXXXXXX 100644 | ||
155 | --- a/hw/misc/armsse-cpuid.c | ||
156 | +++ b/hw/misc/armsse-cpuid.c | ||
157 | @@ -XXX,XX +XXX,XX @@ | ||
158 | /* | ||
159 | * This is a model of the "CPU_IDENTITY" register block which is part of the | ||
160 | * Arm SSE-200 and documented in | ||
161 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
162 | + * https://developer.arm.com/documentation/101104/latest/ | ||
163 | * | ||
164 | * It consists of one read-only CPUID register (set by QOM property), plus the | ||
165 | * usual ID registers. | ||
166 | diff --git a/hw/misc/armsse-mhu.c b/hw/misc/armsse-mhu.c | ||
167 | index XXXXXXX..XXXXXXX 100644 | ||
168 | --- a/hw/misc/armsse-mhu.c | ||
169 | +++ b/hw/misc/armsse-mhu.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | /* | ||
172 | * This is a model of the Message Handling Unit (MHU) which is part of the | ||
173 | * Arm SSE-200 and documented in | ||
174 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
175 | + * https://developer.arm.com/documentation/101104/latest/ | ||
176 | */ | ||
177 | |||
178 | #include "qemu/osdep.h" | ||
179 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | ||
180 | index XXXXXXX..XXXXXXX 100644 | ||
181 | --- a/hw/misc/iotkit-sysctl.c | ||
182 | +++ b/hw/misc/iotkit-sysctl.c | ||
183 | @@ -XXX,XX +XXX,XX @@ | ||
184 | /* | ||
185 | * This is a model of the "system control element" which is part of the | ||
186 | * Arm IoTKit and documented in | ||
187 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
188 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
189 | * Specifically, it implements the "system control register" blocks. | ||
190 | */ | ||
191 | |||
192 | diff --git a/hw/misc/iotkit-sysinfo.c b/hw/misc/iotkit-sysinfo.c | ||
193 | index XXXXXXX..XXXXXXX 100644 | ||
194 | --- a/hw/misc/iotkit-sysinfo.c | ||
195 | +++ b/hw/misc/iotkit-sysinfo.c | ||
196 | @@ -XXX,XX +XXX,XX @@ | ||
197 | /* | ||
198 | * This is a model of the "system information block" which is part of the | ||
199 | * Arm IoTKit and documented in | ||
200 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
201 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
202 | * It consists of 2 read-only version/config registers, plus the | ||
203 | * usual ID registers. | ||
204 | */ | ||
205 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | ||
206 | index XXXXXXX..XXXXXXX 100644 | ||
207 | --- a/hw/misc/mps2-fpgaio.c | ||
208 | +++ b/hw/misc/mps2-fpgaio.c | ||
209 | @@ -XXX,XX +XXX,XX @@ | ||
210 | /* This is a model of the "FPGA system control and I/O" block found | ||
211 | * in the AN505 FPGA image for the MPS2 devboard. | ||
212 | * It is documented in AN505: | ||
213 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
214 | + * https://developer.arm.com/documentation/dai0505/latest/ | ||
215 | */ | ||
216 | |||
217 | #include "qemu/osdep.h" | ||
218 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
219 | index XXXXXXX..XXXXXXX 100644 | ||
220 | --- a/hw/misc/mps2-scc.c | ||
221 | +++ b/hw/misc/mps2-scc.c | ||
222 | @@ -XXX,XX +XXX,XX @@ | ||
223 | * found in the FPGA images of MPS2 development boards. | ||
224 | * | ||
225 | * Documentation of it can be found in the MPS2 TRM: | ||
226 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.100112_0100_03_en/index.html | ||
227 | + * https://developer.arm.com/documentation/100112/latest/ | ||
228 | * and also in the Application Notes documenting individual FPGA images. | ||
229 | */ | ||
230 | |||
231 | -- | ||
232 | 2.20.1 | ||
233 | |||
234 | diff view generated by jsdifflib |