1 | Latest arm queue, a mixed bag of features and bug fixes. | 1 | The following changes since commit 3db29dcac23da85486704ef9e7a8e7217f7829cd: |
---|---|---|---|
2 | 2 | ||
3 | thanks | 3 | Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-01-12 13:51:36 +0000) |
4 | -- PMM | ||
5 | |||
6 | The following changes since commit cbf01142b2aef0c0b4e995cecd7e79d342bbc47e: | ||
7 | |||
8 | Merge remote-tracking branch 'remotes/rth/tags/pull-tcg-20200115' into staging (2020-01-17 12:13:17 +0000) | ||
9 | 4 | ||
10 | are available in the Git repository at: | 5 | are available in the Git repository at: |
11 | 6 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200117-1 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230113 |
13 | 8 | ||
14 | for you to fetch changes up to 1a1fbc6cbb34c26d43d8360c66c1d21681af14a9: | 9 | for you to fetch changes up to 08899b5c68a55a3780d707e2464073c8f2670d31: |
15 | 10 | ||
16 | target/arm: Set ISSIs16Bit in make_issinfo (2020-01-17 14:27:16 +0000) | 11 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled (2023-01-13 13:19:36 +0000) |
17 | 12 | ||
18 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
19 | Add model of the Netduino Plus 2 board | 14 | target-arm queue: |
20 | Some allwinner-a10 code cleanup | 15 | hw/arm/stm32f405: correctly describe the memory layout |
21 | New test cases for cubieboard | 16 | hw/arm: Add Olimex H405 board |
22 | target/arm/arm-semi: fix SYS_OPEN to return nonzero filehandle | 17 | cubieboard: Support booting from an SD card image with u-boot on it |
23 | i.MX: add an emulation for RNGC device | 18 | target/arm: Fix sve_probe_page |
24 | target/arm: adjust program counter for wfi exception in AArch32 | 19 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
25 | arm/gicv3: update virtual irq state after IAR register read | 20 | various code cleanups |
26 | Set IL bit correctly for syndrome information for data aborts | ||
27 | 21 | ||
28 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
29 | Alistair Francis (4): | 23 | Evgeny Iakovlev (1): |
30 | hw/misc: Add the STM32F4xx Sysconfig device | 24 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
31 | hw/misc: Add the STM32F4xx EXTI device | ||
32 | hw/arm: Add the STM32F4xx SoC | ||
33 | hw/arm: Add the Netduino Plus 2 | ||
34 | 25 | ||
35 | Jeff Kubascik (3): | 26 | Felipe Balbi (2): |
36 | target/arm: adjust program counter for wfi exception in AArch32 | 27 | hw/arm/stm32f405: correctly describe the memory layout |
37 | arm/gicv3: update virtual irq state after IAR register read | 28 | hw/arm: Add Olimex H405 |
38 | target/arm: Return correct IL bit in merge_syn_data_abort | ||
39 | 29 | ||
40 | Martin Kaiser (1): | 30 | Philippe Mathieu-Daudé (27): |
41 | i.MX: add an emulation for RNGC | 31 | hw/arm/pxa2xx: Simplify pxa255_init() |
42 | 32 | hw/arm/pxa2xx: Simplify pxa270_init() | |
43 | Masahiro Yamada (1): | 33 | hw/arm/collie: Use the IEC binary prefix definitions |
44 | target/arm/arm-semi: fix SYS_OPEN to return nonzero filehandle | 34 | hw/arm/collie: Simplify flash creation using for() loop |
45 | 35 | hw/arm/gumstix: Improve documentation | |
46 | Philippe Mathieu-Daudé (5): | 36 | hw/arm/gumstix: Use the IEC binary prefix definitions |
47 | tests/boot_linux_console: Add initrd test for the CubieBoard | 37 | hw/arm/mainstone: Use the IEC binary prefix definitions |
48 | tests/boot_linux_console: Add a SD card test for the CubieBoard | 38 | hw/arm/musicpal: Use the IEC binary prefix definitions |
49 | hw/arm/allwinner-a10: Move SoC definitions out of header | 39 | hw/arm/omap_sx1: Remove unused 'total_ram' definitions |
50 | hw/arm/allwinner-a10: Simplify by passing IRQs with qdev_pass_gpios() | 40 | hw/arm/omap_sx1: Use the IEC binary prefix definitions |
51 | hw/arm/allwinner-a10: Remove local qemu_irq variables | 41 | hw/arm/z2: Use the IEC binary prefix definitions |
42 | hw/arm/vexpress: Remove dead code in vexpress_common_init() | ||
43 | hw/arm: Remove unreachable code calling pflash_cfi01_register() | ||
44 | hw/arm/pxa: Avoid forward-declaring PXA2xxI2CState | ||
45 | hw/gpio/omap_gpio: Add local variable to avoid embedded cast | ||
46 | hw/arm/omap: Drop useless casts from void * to pointer | ||
47 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP1_GPIO type name | ||
48 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP2_GPIO type name | ||
49 | hw/intc/omap_intc: Use CamelCase for TYPE_OMAP_INTC type name | ||
50 | hw/arm/stellaris: Drop useless casts from void * to pointer | ||
51 | hw/arm/stellaris: Use CamelCase for STELLARIS_ADC type name | ||
52 | hw/arm/bcm2836: Remove definitions generated by OBJECT_DECLARE_TYPE() | ||
53 | hw/arm/npcm7xx: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
54 | hw/misc/sbsa_ec: Rename TYPE_SBSA_EC -> TYPE_SBSA_SECURE_EC | ||
55 | hw/misc/sbsa_ec: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
56 | hw/intc/xilinx_intc: Use 'XpsIntc' typedef instead of 'struct xlx_pic' | ||
57 | hw/timer/xilinx_timer: Use XpsTimerState instead of 'struct timerblock' | ||
52 | 58 | ||
53 | Richard Henderson (1): | 59 | Richard Henderson (1): |
54 | target/arm: Set ISSIs16Bit in make_issinfo | 60 | target/arm: Fix sve_probe_page |
55 | 61 | ||
56 | hw/arm/Makefile.objs | 2 + | 62 | Strahinja Jankovic (7): |
57 | hw/misc/Makefile.objs | 3 + | 63 | hw/misc: Allwinner-A10 Clock Controller Module Emulation |
58 | include/hw/arm/allwinner-a10.h | 7 - | 64 | hw/misc: Allwinner A10 DRAM Controller Emulation |
59 | include/hw/arm/fsl-imx25.h | 5 + | 65 | {hw/i2c,docs/system/arm}: Allwinner TWI/I2C Emulation |
60 | include/hw/arm/stm32f405_soc.h | 73 ++++++++ | 66 | hw/misc: AXP209 PMU Emulation |
61 | include/hw/misc/imx_rngc.h | 35 ++++ | 67 | hw/arm: Add AXP209 to Cubieboard |
62 | include/hw/misc/stm32f4xx_exti.h | 60 +++++++ | 68 | hw/arm: Allwinner A10 enable SPL load from MMC |
63 | include/hw/misc/stm32f4xx_syscfg.h | 61 +++++++ | 69 | tests/avocado: Add SD boot test to Cubieboard |
64 | hw/arm/allwinner-a10.c | 39 +++-- | ||
65 | hw/arm/fsl-imx25.c | 11 ++ | ||
66 | hw/arm/netduinoplus2.c | 52 ++++++ | ||
67 | hw/arm/stm32f405_soc.c | 302 +++++++++++++++++++++++++++++++++ | ||
68 | hw/intc/arm_gicv3_cpuif.c | 3 + | ||
69 | hw/misc/imx_rngc.c | 278 ++++++++++++++++++++++++++++++ | ||
70 | hw/misc/stm32f4xx_exti.c | 188 ++++++++++++++++++++ | ||
71 | hw/misc/stm32f4xx_syscfg.c | 171 +++++++++++++++++++ | ||
72 | target/arm/arm-semi.c | 5 +- | ||
73 | target/arm/op_helper.c | 7 +- | ||
74 | target/arm/tlb_helper.c | 2 +- | ||
75 | target/arm/translate.c | 3 + | ||
76 | MAINTAINERS | 14 ++ | ||
77 | default-configs/arm-softmmu.mak | 1 + | ||
78 | hw/arm/Kconfig | 10 ++ | ||
79 | hw/misc/Kconfig | 6 + | ||
80 | hw/misc/trace-events | 11 ++ | ||
81 | tests/acceptance/boot_linux_console.py | 85 ++++++++++ | ||
82 | 26 files changed, 1405 insertions(+), 29 deletions(-) | ||
83 | create mode 100644 include/hw/arm/stm32f405_soc.h | ||
84 | create mode 100644 include/hw/misc/imx_rngc.h | ||
85 | create mode 100644 include/hw/misc/stm32f4xx_exti.h | ||
86 | create mode 100644 include/hw/misc/stm32f4xx_syscfg.h | ||
87 | create mode 100644 hw/arm/netduinoplus2.c | ||
88 | create mode 100644 hw/arm/stm32f405_soc.c | ||
89 | create mode 100644 hw/misc/imx_rngc.c | ||
90 | create mode 100644 hw/misc/stm32f4xx_exti.c | ||
91 | create mode 100644 hw/misc/stm32f4xx_syscfg.c | ||
92 | 70 | ||
71 | docs/system/arm/cubieboard.rst | 1 + | ||
72 | docs/system/arm/orangepi.rst | 1 + | ||
73 | docs/system/arm/stm32.rst | 1 + | ||
74 | configs/devices/arm-softmmu/default.mak | 1 + | ||
75 | include/hw/adc/npcm7xx_adc.h | 7 +- | ||
76 | include/hw/arm/allwinner-a10.h | 27 ++ | ||
77 | include/hw/arm/allwinner-h3.h | 3 + | ||
78 | include/hw/arm/npcm7xx.h | 18 +- | ||
79 | include/hw/arm/omap.h | 24 +- | ||
80 | include/hw/arm/pxa.h | 11 +- | ||
81 | include/hw/arm/stm32f405_soc.h | 5 +- | ||
82 | include/hw/i2c/allwinner-i2c.h | 55 ++++ | ||
83 | include/hw/i2c/npcm7xx_smbus.h | 7 +- | ||
84 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++ | ||
85 | include/hw/misc/allwinner-a10-dramc.h | 68 +++++ | ||
86 | include/hw/misc/npcm7xx_clk.h | 2 +- | ||
87 | include/hw/misc/npcm7xx_gcr.h | 6 +- | ||
88 | include/hw/misc/npcm7xx_mft.h | 7 +- | ||
89 | include/hw/misc/npcm7xx_pwm.h | 3 +- | ||
90 | include/hw/misc/npcm7xx_rng.h | 6 +- | ||
91 | include/hw/net/npcm7xx_emc.h | 5 +- | ||
92 | include/hw/sd/npcm7xx_sdhci.h | 4 +- | ||
93 | hw/arm/allwinner-a10.c | 40 +++ | ||
94 | hw/arm/allwinner-h3.c | 11 +- | ||
95 | hw/arm/bcm2836.c | 9 +- | ||
96 | hw/arm/collie.c | 25 +- | ||
97 | hw/arm/cubieboard.c | 11 + | ||
98 | hw/arm/gumstix.c | 45 ++-- | ||
99 | hw/arm/mainstone.c | 37 ++- | ||
100 | hw/arm/musicpal.c | 9 +- | ||
101 | hw/arm/olimex-stm32-h405.c | 69 +++++ | ||
102 | hw/arm/omap1.c | 115 ++++---- | ||
103 | hw/arm/omap2.c | 40 ++- | ||
104 | hw/arm/omap_sx1.c | 53 ++-- | ||
105 | hw/arm/palm.c | 2 +- | ||
106 | hw/arm/pxa2xx.c | 8 +- | ||
107 | hw/arm/spitz.c | 6 +- | ||
108 | hw/arm/stellaris.c | 73 +++-- | ||
109 | hw/arm/stm32f405_soc.c | 8 + | ||
110 | hw/arm/tosa.c | 2 +- | ||
111 | hw/arm/versatilepb.c | 6 +- | ||
112 | hw/arm/vexpress.c | 10 +- | ||
113 | hw/arm/z2.c | 16 +- | ||
114 | hw/char/omap_uart.c | 7 +- | ||
115 | hw/display/omap_dss.c | 15 +- | ||
116 | hw/display/omap_lcdc.c | 9 +- | ||
117 | hw/dma/omap_dma.c | 15 +- | ||
118 | hw/gpio/omap_gpio.c | 48 ++-- | ||
119 | hw/i2c/allwinner-i2c.c | 459 ++++++++++++++++++++++++++++++++ | ||
120 | hw/intc/omap_intc.c | 38 +-- | ||
121 | hw/intc/xilinx_intc.c | 28 +- | ||
122 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++ | ||
123 | hw/misc/allwinner-a10-dramc.c | 179 +++++++++++++ | ||
124 | hw/misc/axp209.c | 238 +++++++++++++++++ | ||
125 | hw/misc/omap_gpmc.c | 12 +- | ||
126 | hw/misc/omap_l4.c | 7 +- | ||
127 | hw/misc/omap_sdrc.c | 7 +- | ||
128 | hw/misc/omap_tap.c | 5 +- | ||
129 | hw/misc/sbsa_ec.c | 12 +- | ||
130 | hw/sd/omap_mmc.c | 9 +- | ||
131 | hw/ssi/omap_spi.c | 7 +- | ||
132 | hw/timer/omap_gptimer.c | 22 +- | ||
133 | hw/timer/omap_synctimer.c | 4 +- | ||
134 | hw/timer/xilinx_timer.c | 27 +- | ||
135 | target/arm/helper.c | 3 + | ||
136 | target/arm/sve_helper.c | 14 +- | ||
137 | MAINTAINERS | 8 + | ||
138 | hw/arm/Kconfig | 9 + | ||
139 | hw/arm/meson.build | 1 + | ||
140 | hw/i2c/Kconfig | 4 + | ||
141 | hw/i2c/meson.build | 1 + | ||
142 | hw/i2c/trace-events | 5 + | ||
143 | hw/misc/Kconfig | 10 + | ||
144 | hw/misc/meson.build | 3 + | ||
145 | hw/misc/trace-events | 5 + | ||
146 | tests/avocado/boot_linux_console.py | 47 ++++ | ||
147 | 76 files changed, 1951 insertions(+), 455 deletions(-) | ||
148 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
149 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
150 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
151 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
152 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
153 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
154 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
155 | create mode 100644 hw/misc/axp209.c | ||
156 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Felipe Balbi <balbi@kernel.org> | ||
1 | 2 | ||
3 | STM32F405 has 128K of SRAM and another 64K of CCM (Core-coupled | ||
4 | Memory) at a different base address. Correctly describe the memory | ||
5 | layout to give existing FW images a chance to run unmodified. | ||
6 | |||
7 | Reviewed-by: Alistair Francis <alistair@alistair23.me> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | ||
10 | Message-id: 20221230145733.200496-2-balbi@kernel.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/stm32f405_soc.h | 5 ++++- | ||
14 | hw/arm/stm32f405_soc.c | 8 ++++++++ | ||
15 | 2 files changed, 12 insertions(+), 1 deletion(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/stm32f405_soc.h b/include/hw/arm/stm32f405_soc.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/stm32f405_soc.h | ||
20 | +++ b/include/hw/arm/stm32f405_soc.h | ||
21 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(STM32F405State, STM32F405_SOC) | ||
22 | #define FLASH_BASE_ADDRESS 0x08000000 | ||
23 | #define FLASH_SIZE (1024 * 1024) | ||
24 | #define SRAM_BASE_ADDRESS 0x20000000 | ||
25 | -#define SRAM_SIZE (192 * 1024) | ||
26 | +#define SRAM_SIZE (128 * 1024) | ||
27 | +#define CCM_BASE_ADDRESS 0x10000000 | ||
28 | +#define CCM_SIZE (64 * 1024) | ||
29 | |||
30 | struct STM32F405State { | ||
31 | /*< private >*/ | ||
32 | @@ -XXX,XX +XXX,XX @@ struct STM32F405State { | ||
33 | STM32F2XXADCState adc[STM_NUM_ADCS]; | ||
34 | STM32F2XXSPIState spi[STM_NUM_SPIS]; | ||
35 | |||
36 | + MemoryRegion ccm; | ||
37 | MemoryRegion sram; | ||
38 | MemoryRegion flash; | ||
39 | MemoryRegion flash_alias; | ||
40 | diff --git a/hw/arm/stm32f405_soc.c b/hw/arm/stm32f405_soc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/stm32f405_soc.c | ||
43 | +++ b/hw/arm/stm32f405_soc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void stm32f405_soc_realize(DeviceState *dev_soc, Error **errp) | ||
45 | } | ||
46 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram); | ||
47 | |||
48 | + memory_region_init_ram(&s->ccm, NULL, "STM32F405.ccm", CCM_SIZE, | ||
49 | + &err); | ||
50 | + if (err != NULL) { | ||
51 | + error_propagate(errp, err); | ||
52 | + return; | ||
53 | + } | ||
54 | + memory_region_add_subregion(system_memory, CCM_BASE_ADDRESS, &s->ccm); | ||
55 | + | ||
56 | armv7m = DEVICE(&s->armv7m); | ||
57 | qdev_prop_set_uint32(armv7m, "num-irq", 96); | ||
58 | qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
59 | -- | ||
60 | 2.34.1 | ||
61 | |||
62 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair@alistair23.me> | 1 | From: Felipe Balbi <balbi@kernel.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Alistair Francis <alistair@alistair23.me> | 3 | Olimex makes a series of low-cost STM32 boards. This commit introduces |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | the minimum setup to support SMT32-H405. See [1] for details |
5 | Message-id: dad8d8d47f7625913e35e27a1c00f603a6b08f9a.1576658572.git.alistair@alistair23.me | 5 | |
6 | [1] https://www.olimex.com/Products/ARM/ST/STM32-H405/ | ||
7 | |||
8 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Message-id: 20221230145733.200496-3-balbi@kernel.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | hw/arm/Makefile.objs | 1 + | 14 | docs/system/arm/stm32.rst | 1 + |
9 | hw/arm/netduinoplus2.c | 52 ++++++++++++++++++++++++++++++++++++++++++ | 15 | configs/devices/arm-softmmu/default.mak | 1 + |
10 | MAINTAINERS | 6 +++++ | 16 | hw/arm/olimex-stm32-h405.c | 69 +++++++++++++++++++++++++ |
11 | 3 files changed, 59 insertions(+) | 17 | MAINTAINERS | 6 +++ |
12 | create mode 100644 hw/arm/netduinoplus2.c | 18 | hw/arm/Kconfig | 4 ++ |
19 | hw/arm/meson.build | 1 + | ||
20 | 6 files changed, 82 insertions(+) | ||
21 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
13 | 22 | ||
14 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 23 | diff --git a/docs/system/arm/stm32.rst b/docs/system/arm/stm32.rst |
15 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/Makefile.objs | 25 | --- a/docs/system/arm/stm32.rst |
17 | +++ b/hw/arm/Makefile.objs | 26 | +++ b/docs/system/arm/stm32.rst |
18 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MAINSTONE) += mainstone.o | 27 | @@ -XXX,XX +XXX,XX @@ The STM32F4 series is based on ARM Cortex-M4F core. This series is pin-to-pin |
19 | obj-$(CONFIG_MICROBIT) += microbit.o | 28 | compatible with STM32F2 series. The following machines are based on this chip : |
20 | obj-$(CONFIG_MUSICPAL) += musicpal.o | 29 | |
21 | obj-$(CONFIG_NETDUINO2) += netduino2.o | 30 | - ``netduinoplus2`` Netduino Plus 2 board with STM32F405RGT6 microcontroller |
22 | +obj-$(CONFIG_NETDUINOPLUS2) += netduinoplus2.o | 31 | +- ``olimex-stm32-h405`` Olimex STM32 H405 board with STM32F405RGT6 microcontroller |
23 | obj-$(CONFIG_NSERIES) += nseries.o | 32 | |
24 | obj-$(CONFIG_SX1) += omap_sx1.o | 33 | There are many other STM32 series that are currently not supported by QEMU. |
25 | obj-$(CONFIG_CHEETAH) += palm.o | 34 | |
26 | diff --git a/hw/arm/netduinoplus2.c b/hw/arm/netduinoplus2.c | 35 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak |
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/configs/devices/arm-softmmu/default.mak | ||
38 | +++ b/configs/devices/arm-softmmu/default.mak | ||
39 | @@ -XXX,XX +XXX,XX @@ CONFIG_COLLIE=y | ||
40 | CONFIG_ASPEED_SOC=y | ||
41 | CONFIG_NETDUINO2=y | ||
42 | CONFIG_NETDUINOPLUS2=y | ||
43 | +CONFIG_OLIMEX_STM32_H405=y | ||
44 | CONFIG_MPS2=y | ||
45 | CONFIG_RASPI=y | ||
46 | CONFIG_DIGIC=y | ||
47 | diff --git a/hw/arm/olimex-stm32-h405.c b/hw/arm/olimex-stm32-h405.c | ||
27 | new file mode 100644 | 48 | new file mode 100644 |
28 | index XXXXXXX..XXXXXXX | 49 | index XXXXXXX..XXXXXXX |
29 | --- /dev/null | 50 | --- /dev/null |
30 | +++ b/hw/arm/netduinoplus2.c | 51 | +++ b/hw/arm/olimex-stm32-h405.c |
31 | @@ -XXX,XX +XXX,XX @@ | 52 | @@ -XXX,XX +XXX,XX @@ |
32 | +/* | 53 | +/* |
33 | + * Netduino Plus 2 Machine Model | 54 | + * ST STM32VLDISCOVERY machine |
55 | + * Olimex STM32-H405 machine | ||
34 | + * | 56 | + * |
35 | + * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> | 57 | + * Copyright (c) 2022 Felipe Balbi <balbi@kernel.org> |
36 | + * | 58 | + * |
37 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 59 | + * Permission is hereby granted, free of charge, to any person obtaining a copy |
38 | + * of this software and associated documentation files (the "Software"), to deal | 60 | + * of this software and associated documentation files (the "Software"), to deal |
39 | + * in the Software without restriction, including without limitation the rights | 61 | + * in the Software without restriction, including without limitation the rights |
40 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 62 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
... | ... | ||
55 | + | 77 | + |
56 | +#include "qemu/osdep.h" | 78 | +#include "qemu/osdep.h" |
57 | +#include "qapi/error.h" | 79 | +#include "qapi/error.h" |
58 | +#include "hw/boards.h" | 80 | +#include "hw/boards.h" |
59 | +#include "hw/qdev-properties.h" | 81 | +#include "hw/qdev-properties.h" |
82 | +#include "hw/qdev-clock.h" | ||
60 | +#include "qemu/error-report.h" | 83 | +#include "qemu/error-report.h" |
61 | +#include "hw/arm/stm32f405_soc.h" | 84 | +#include "hw/arm/stm32f405_soc.h" |
62 | +#include "hw/arm/boot.h" | 85 | +#include "hw/arm/boot.h" |
63 | + | 86 | + |
64 | +static void netduinoplus2_init(MachineState *machine) | 87 | +/* olimex-stm32-h405 implementation is derived from netduinoplus2 */ |
88 | + | ||
89 | +/* Main SYSCLK frequency in Hz (168MHz) */ | ||
90 | +#define SYSCLK_FRQ 168000000ULL | ||
91 | + | ||
92 | +static void olimex_stm32_h405_init(MachineState *machine) | ||
65 | +{ | 93 | +{ |
66 | + DeviceState *dev; | 94 | + DeviceState *dev; |
95 | + Clock *sysclk; | ||
67 | + | 96 | + |
68 | + dev = qdev_create(NULL, TYPE_STM32F405_SOC); | 97 | + /* This clock doesn't need migration because it is fixed-frequency */ |
98 | + sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
99 | + clock_set_hz(sysclk, SYSCLK_FRQ); | ||
100 | + | ||
101 | + dev = qdev_new(TYPE_STM32F405_SOC); | ||
69 | + qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4")); | 102 | + qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4")); |
70 | + object_property_set_bool(OBJECT(dev), true, "realized", &error_fatal); | 103 | + qdev_connect_clock_in(dev, "sysclk", sysclk); |
104 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
71 | + | 105 | + |
72 | + armv7m_load_kernel(ARM_CPU(first_cpu), | 106 | + armv7m_load_kernel(ARM_CPU(first_cpu), |
73 | + machine->kernel_filename, | 107 | + machine->kernel_filename, |
74 | + FLASH_SIZE); | 108 | + 0, FLASH_SIZE); |
75 | +} | 109 | +} |
76 | + | 110 | + |
77 | +static void netduinoplus2_machine_init(MachineClass *mc) | 111 | +static void olimex_stm32_h405_machine_init(MachineClass *mc) |
78 | +{ | 112 | +{ |
79 | + mc->desc = "Netduino Plus 2 Machine"; | 113 | + mc->desc = "Olimex STM32-H405 (Cortex-M4)"; |
80 | + mc->init = netduinoplus2_init; | 114 | + mc->init = olimex_stm32_h405_init; |
115 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); | ||
116 | + | ||
117 | + /* SRAM pre-allocated as part of the SoC instantiation */ | ||
118 | + mc->default_ram_size = 0; | ||
81 | +} | 119 | +} |
82 | + | 120 | + |
83 | +DEFINE_MACHINE("netduinoplus2", netduinoplus2_machine_init) | 121 | +DEFINE_MACHINE("olimex-stm32-h405", olimex_stm32_h405_machine_init) |
84 | diff --git a/MAINTAINERS b/MAINTAINERS | 122 | diff --git a/MAINTAINERS b/MAINTAINERS |
85 | index XXXXXXX..XXXXXXX 100644 | 123 | index XXXXXXX..XXXXXXX 100644 |
86 | --- a/MAINTAINERS | 124 | --- a/MAINTAINERS |
87 | +++ b/MAINTAINERS | 125 | +++ b/MAINTAINERS |
88 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | 126 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org |
89 | S: Maintained | 127 | S: Maintained |
90 | F: hw/arm/netduino2.c | 128 | F: hw/arm/netduinoplus2.c |
91 | 129 | ||
92 | +Netduino Plus 2 | 130 | +Olimex STM32 H405 |
93 | +M: Alistair Francis <alistair@alistair23.me> | 131 | +M: Felipe Balbi <balbi@kernel.org> |
94 | +M: Peter Maydell <peter.maydell@linaro.org> | 132 | +L: qemu-arm@nongnu.org |
95 | +S: Maintained | 133 | +S: Maintained |
96 | +F: hw/arm/netduinoplus2.c | 134 | +F: hw/arm/olimex-stm32-h405.c |
97 | + | 135 | + |
98 | SmartFusion2 | 136 | SmartFusion2 |
99 | M: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 137 | M: Subbaraya Sundeep <sundeep.lkml@gmail.com> |
100 | M: Peter Maydell <peter.maydell@linaro.org> | 138 | M: Peter Maydell <peter.maydell@linaro.org> |
139 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/hw/arm/Kconfig | ||
142 | +++ b/hw/arm/Kconfig | ||
143 | @@ -XXX,XX +XXX,XX @@ config NETDUINOPLUS2 | ||
144 | bool | ||
145 | select STM32F405_SOC | ||
146 | |||
147 | +config OLIMEX_STM32_H405 | ||
148 | + bool | ||
149 | + select STM32F405_SOC | ||
150 | + | ||
151 | config NSERIES | ||
152 | bool | ||
153 | select OMAP | ||
154 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build | ||
155 | index XXXXXXX..XXXXXXX 100644 | ||
156 | --- a/hw/arm/meson.build | ||
157 | +++ b/hw/arm/meson.build | ||
158 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) | ||
159 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) | ||
160 | arm_ss.add(when: 'CONFIG_NETDUINO2', if_true: files('netduino2.c')) | ||
161 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) | ||
162 | +arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) | ||
163 | arm_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx.c', 'npcm7xx_boards.c')) | ||
164 | arm_ss.add(when: 'CONFIG_NSERIES', if_true: files('nseries.c')) | ||
165 | arm_ss.add(when: 'CONFIG_SX1', if_true: files('omap_sx1.c')) | ||
101 | -- | 166 | -- |
102 | 2.20.1 | 167 | 2.34.1 |
103 | 168 | ||
104 | 169 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair@alistair23.me> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Alistair Francis <alistair@alistair23.me> | 3 | During SPL boot several Clock Controller Module (CCM) registers are |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | read, most important are PLL and Tuning, as well as divisor registers. |
5 | Message-id: 1d145c4c13e5fa140caf131232a6f524c88fcd72.1576658572.git.alistair@alistair23.me | 5 | |
6 | This patch adds these registers and initializes reset values from user's | ||
7 | guide. | ||
8 | |||
9 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
10 | |||
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Message-id: 20221226220303.14420-2-strahinja.p.jankovic@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 14 | --- |
8 | hw/arm/Makefile.objs | 1 + | 15 | include/hw/arm/allwinner-a10.h | 2 + |
9 | include/hw/arm/stm32f405_soc.h | 73 ++++++++ | 16 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++++++ |
10 | hw/arm/stm32f405_soc.c | 302 +++++++++++++++++++++++++++++++++ | 17 | hw/arm/allwinner-a10.c | 7 + |
11 | MAINTAINERS | 8 + | 18 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++++++++++++++ |
12 | 4 files changed, 384 insertions(+) | 19 | hw/arm/Kconfig | 1 + |
13 | create mode 100644 include/hw/arm/stm32f405_soc.h | 20 | hw/misc/Kconfig | 3 + |
14 | create mode 100644 hw/arm/stm32f405_soc.c | 21 | hw/misc/meson.build | 1 + |
22 | 7 files changed, 305 insertions(+) | ||
23 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
24 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
15 | 25 | ||
16 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 26 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
17 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/Makefile.objs | 28 | --- a/include/hw/arm/allwinner-a10.h |
19 | +++ b/hw/arm/Makefile.objs | 29 | +++ b/include/hw/arm/allwinner-a10.h |
20 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_STRONGARM) += strongarm.o | 30 | @@ -XXX,XX +XXX,XX @@ |
21 | obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o | 31 | #include "hw/usb/hcd-ohci.h" |
22 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o | 32 | #include "hw/usb/hcd-ehci.h" |
23 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o | 33 | #include "hw/rtc/allwinner-rtc.h" |
24 | +obj-$(CONFIG_STM32F405_SOC) += stm32f405_soc.o | 34 | +#include "hw/misc/allwinner-a10-ccm.h" |
25 | obj-$(CONFIG_XLNX_ZYNQMP_ARM) += xlnx-zynqmp.o xlnx-zcu102.o | 35 | |
26 | obj-$(CONFIG_XLNX_VERSAL) += xlnx-versal.o xlnx-versal-virt.o | 36 | #include "target/arm/cpu.h" |
27 | obj-$(CONFIG_FSL_IMX25) += fsl-imx25.o imx25_pdk.o | 37 | #include "qom/object.h" |
28 | diff --git a/include/hw/arm/stm32f405_soc.h b/include/hw/arm/stm32f405_soc.h | 38 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { |
39 | /*< public >*/ | ||
40 | |||
41 | ARMCPU cpu; | ||
42 | + AwA10ClockCtlState ccm; | ||
43 | AwA10PITState timer; | ||
44 | AwA10PICState intc; | ||
45 | AwEmacState emac; | ||
46 | diff --git a/include/hw/misc/allwinner-a10-ccm.h b/include/hw/misc/allwinner-a10-ccm.h | ||
29 | new file mode 100644 | 47 | new file mode 100644 |
30 | index XXXXXXX..XXXXXXX | 48 | index XXXXXXX..XXXXXXX |
31 | --- /dev/null | 49 | --- /dev/null |
32 | +++ b/include/hw/arm/stm32f405_soc.h | 50 | +++ b/include/hw/misc/allwinner-a10-ccm.h |
33 | @@ -XXX,XX +XXX,XX @@ | 51 | @@ -XXX,XX +XXX,XX @@ |
34 | +/* | 52 | +/* |
35 | + * STM32F405 SoC | 53 | + * Allwinner A10 Clock Control Module emulation |
36 | + * | 54 | + * |
37 | + * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> | 55 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
38 | + * | 56 | + * |
39 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 57 | + * This file is derived from Allwinner H3 CCU, |
40 | + * of this software and associated documentation files (the "Software"), to deal | 58 | + * by Niek Linnenbank. |
41 | + * in the Software without restriction, including without limitation the rights | 59 | + * |
42 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 60 | + * This program is free software: you can redistribute it and/or modify |
43 | + * copies of the Software, and to permit persons to whom the Software is | 61 | + * it under the terms of the GNU General Public License as published by |
44 | + * furnished to do so, subject to the following conditions: | 62 | + * the Free Software Foundation, either version 2 of the License, or |
45 | + * | 63 | + * (at your option) any later version. |
46 | + * The above copyright notice and this permission notice shall be included in | 64 | + * |
47 | + * all copies or substantial portions of the Software. | 65 | + * This program is distributed in the hope that it will be useful, |
48 | + * | 66 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
49 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 67 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
50 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 68 | + * GNU General Public License for more details. |
51 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 69 | + * |
52 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 70 | + * You should have received a copy of the GNU General Public License |
53 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 71 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
54 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
55 | + * THE SOFTWARE. | ||
56 | + */ | 72 | + */ |
57 | + | 73 | + |
58 | +#ifndef HW_ARM_STM32F405_SOC_H | 74 | +#ifndef HW_MISC_ALLWINNER_A10_CCM_H |
59 | +#define HW_ARM_STM32F405_SOC_H | 75 | +#define HW_MISC_ALLWINNER_A10_CCM_H |
60 | + | 76 | + |
61 | +#include "hw/misc/stm32f4xx_syscfg.h" | 77 | +#include "qom/object.h" |
62 | +#include "hw/timer/stm32f2xx_timer.h" | 78 | +#include "hw/sysbus.h" |
63 | +#include "hw/char/stm32f2xx_usart.h" | 79 | + |
64 | +#include "hw/adc/stm32f2xx_adc.h" | 80 | +/** |
65 | +#include "hw/misc/stm32f4xx_exti.h" | 81 | + * @name Constants |
66 | +#include "hw/or-irq.h" | 82 | + * @{ |
67 | +#include "hw/ssi/stm32f2xx_spi.h" | 83 | + */ |
68 | +#include "hw/arm/armv7m.h" | 84 | + |
69 | + | 85 | +/** Size of register I/O address space used by CCM device */ |
70 | +#define TYPE_STM32F405_SOC "stm32f405-soc" | 86 | +#define AW_A10_CCM_IOSIZE (0x400) |
71 | +#define STM32F405_SOC(obj) \ | 87 | + |
72 | + OBJECT_CHECK(STM32F405State, (obj), TYPE_STM32F405_SOC) | 88 | +/** Total number of known registers */ |
73 | + | 89 | +#define AW_A10_CCM_REGS_NUM (AW_A10_CCM_IOSIZE / sizeof(uint32_t)) |
74 | +#define STM_NUM_USARTS 7 | 90 | + |
75 | +#define STM_NUM_TIMERS 4 | 91 | +/** @} */ |
76 | +#define STM_NUM_ADCS 6 | 92 | + |
77 | +#define STM_NUM_SPIS 6 | 93 | +/** |
78 | + | 94 | + * @name Object model |
79 | +#define FLASH_BASE_ADDRESS 0x08000000 | 95 | + * @{ |
80 | +#define FLASH_SIZE (1024 * 1024) | 96 | + */ |
81 | +#define SRAM_BASE_ADDRESS 0x20000000 | 97 | + |
82 | +#define SRAM_SIZE (192 * 1024) | 98 | +#define TYPE_AW_A10_CCM "allwinner-a10-ccm" |
83 | + | 99 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10ClockCtlState, AW_A10_CCM) |
84 | +typedef struct STM32F405State { | 100 | + |
101 | +/** @} */ | ||
102 | + | ||
103 | +/** | ||
104 | + * Allwinner A10 CCM object instance state. | ||
105 | + */ | ||
106 | +struct AwA10ClockCtlState { | ||
85 | + /*< private >*/ | 107 | + /*< private >*/ |
86 | + SysBusDevice parent_obj; | 108 | + SysBusDevice parent_obj; |
87 | + /*< public >*/ | 109 | + /*< public >*/ |
88 | + | 110 | + |
89 | + char *cpu_type; | 111 | + /** Maps I/O registers in physical memory */ |
90 | + | 112 | + MemoryRegion iomem; |
91 | + ARMv7MState armv7m; | 113 | + |
92 | + | 114 | + /** Array of hardware registers */ |
93 | + STM32F4xxSyscfgState syscfg; | 115 | + uint32_t regs[AW_A10_CCM_REGS_NUM]; |
94 | + STM32F4xxExtiState exti; | 116 | +}; |
95 | + STM32F2XXUsartState usart[STM_NUM_USARTS]; | 117 | + |
96 | + STM32F2XXTimerState timer[STM_NUM_TIMERS]; | 118 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ |
97 | + qemu_or_irq adc_irqs; | 119 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
98 | + STM32F2XXADCState adc[STM_NUM_ADCS]; | 120 | index XXXXXXX..XXXXXXX 100644 |
99 | + STM32F2XXSPIState spi[STM_NUM_SPIS]; | 121 | --- a/hw/arm/allwinner-a10.c |
100 | + | 122 | +++ b/hw/arm/allwinner-a10.c |
101 | + MemoryRegion sram; | 123 | @@ -XXX,XX +XXX,XX @@ |
102 | + MemoryRegion flash; | 124 | #include "hw/usb/hcd-ohci.h" |
103 | + MemoryRegion flash_alias; | 125 | |
104 | +} STM32F405State; | 126 | #define AW_A10_MMC0_BASE 0x01c0f000 |
105 | + | 127 | +#define AW_A10_CCM_BASE 0x01c20000 |
106 | +#endif | 128 | #define AW_A10_PIC_REG_BASE 0x01c20400 |
107 | diff --git a/hw/arm/stm32f405_soc.c b/hw/arm/stm32f405_soc.c | 129 | #define AW_A10_PIT_REG_BASE 0x01c20c00 |
130 | #define AW_A10_UART0_REG_BASE 0x01c28000 | ||
131 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
132 | |||
133 | object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); | ||
134 | |||
135 | + object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
136 | + | ||
137 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
138 | |||
139 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
141 | memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a); | ||
142 | create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB); | ||
143 | |||
144 | + /* Clock Control Module */ | ||
145 | + sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
146 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
147 | + | ||
148 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
149 | if (nd_table[0].used) { | ||
150 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
151 | diff --git a/hw/misc/allwinner-a10-ccm.c b/hw/misc/allwinner-a10-ccm.c | ||
108 | new file mode 100644 | 152 | new file mode 100644 |
109 | index XXXXXXX..XXXXXXX | 153 | index XXXXXXX..XXXXXXX |
110 | --- /dev/null | 154 | --- /dev/null |
111 | +++ b/hw/arm/stm32f405_soc.c | 155 | +++ b/hw/misc/allwinner-a10-ccm.c |
112 | @@ -XXX,XX +XXX,XX @@ | 156 | @@ -XXX,XX +XXX,XX @@ |
113 | +/* | 157 | +/* |
114 | + * STM32F405 SoC | 158 | + * Allwinner A10 Clock Control Module emulation |
115 | + * | 159 | + * |
116 | + * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> | 160 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
117 | + * | 161 | + * |
118 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 162 | + * This file is derived from Allwinner H3 CCU, |
119 | + * of this software and associated documentation files (the "Software"), to deal | 163 | + * by Niek Linnenbank. |
120 | + * in the Software without restriction, including without limitation the rights | 164 | + * |
121 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 165 | + * This program is free software: you can redistribute it and/or modify |
122 | + * copies of the Software, and to permit persons to whom the Software is | 166 | + * it under the terms of the GNU General Public License as published by |
123 | + * furnished to do so, subject to the following conditions: | 167 | + * the Free Software Foundation, either version 2 of the License, or |
124 | + * | 168 | + * (at your option) any later version. |
125 | + * The above copyright notice and this permission notice shall be included in | 169 | + * |
126 | + * all copies or substantial portions of the Software. | 170 | + * This program is distributed in the hope that it will be useful, |
127 | + * | 171 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
128 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 172 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
129 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 173 | + * GNU General Public License for more details. |
130 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 174 | + * |
131 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 175 | + * You should have received a copy of the GNU General Public License |
132 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 176 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
133 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
134 | + * THE SOFTWARE. | ||
135 | + */ | 177 | + */ |
136 | + | 178 | + |
137 | +#include "qemu/osdep.h" | 179 | +#include "qemu/osdep.h" |
138 | +#include "qapi/error.h" | 180 | +#include "qemu/units.h" |
139 | +#include "qemu-common.h" | 181 | +#include "hw/sysbus.h" |
140 | +#include "exec/address-spaces.h" | 182 | +#include "migration/vmstate.h" |
141 | +#include "sysemu/sysemu.h" | 183 | +#include "qemu/log.h" |
142 | +#include "hw/arm/stm32f405_soc.h" | 184 | +#include "qemu/module.h" |
143 | +#include "hw/misc/unimp.h" | 185 | +#include "hw/misc/allwinner-a10-ccm.h" |
144 | + | 186 | + |
145 | +#define SYSCFG_ADD 0x40013800 | 187 | +/* CCM register offsets */ |
146 | +static const uint32_t usart_addr[] = { 0x40011000, 0x40004400, 0x40004800, | 188 | +enum { |
147 | + 0x40004C00, 0x40005000, 0x40011400, | 189 | + REG_PLL1_CFG = 0x0000, /* PLL1 Control */ |
148 | + 0x40007800, 0x40007C00 }; | 190 | + REG_PLL1_TUN = 0x0004, /* PLL1 Tuning */ |
149 | +/* At the moment only Timer 2 to 5 are modelled */ | 191 | + REG_PLL2_CFG = 0x0008, /* PLL2 Control */ |
150 | +static const uint32_t timer_addr[] = { 0x40000000, 0x40000400, | 192 | + REG_PLL2_TUN = 0x000C, /* PLL2 Tuning */ |
151 | + 0x40000800, 0x40000C00 }; | 193 | + REG_PLL3_CFG = 0x0010, /* PLL3 Control */ |
152 | +#define ADC_ADDR 0x40012000 | 194 | + REG_PLL4_CFG = 0x0018, /* PLL4 Control */ |
153 | +static const uint32_t spi_addr[] = { 0x40013000, 0x40003800, 0x40003C00, | 195 | + REG_PLL5_CFG = 0x0020, /* PLL5 Control */ |
154 | + 0x40013400, 0x40015000, 0x40015400 }; | 196 | + REG_PLL5_TUN = 0x0024, /* PLL5 Tuning */ |
155 | +#define EXTI_ADDR 0x40013C00 | 197 | + REG_PLL6_CFG = 0x0028, /* PLL6 Control */ |
156 | + | 198 | + REG_PLL6_TUN = 0x002C, /* PLL6 Tuning */ |
157 | +#define SYSCFG_IRQ 71 | 199 | + REG_PLL7_CFG = 0x0030, /* PLL7 Control */ |
158 | +static const int usart_irq[] = { 37, 38, 39, 52, 53, 71, 82, 83 }; | 200 | + REG_PLL1_TUN2 = 0x0038, /* PLL1 Tuning2 */ |
159 | +static const int timer_irq[] = { 28, 29, 30, 50 }; | 201 | + REG_PLL5_TUN2 = 0x003C, /* PLL5 Tuning2 */ |
160 | +#define ADC_IRQ 18 | 202 | + REG_PLL8_CFG = 0x0040, /* PLL8 Control */ |
161 | +static const int spi_irq[] = { 35, 36, 51, 0, 0, 0 }; | 203 | + REG_OSC24M_CFG = 0x0050, /* OSC24M Control */ |
162 | +static const int exti_irq[] = { 6, 7, 8, 9, 10, 23, 23, 23, 23, 23, 40, | 204 | + REG_CPU_AHB_APB0_CFG = 0x0054, /* CPU, AHB and APB0 Divide Ratio */ |
163 | + 40, 40, 40, 40, 40} ; | 205 | +}; |
164 | + | 206 | + |
165 | + | 207 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) |
166 | +static void stm32f405_soc_initfn(Object *obj) | 208 | + |
167 | +{ | 209 | +/* CCM register reset values */ |
168 | + STM32F405State *s = STM32F405_SOC(obj); | 210 | +enum { |
169 | + int i; | 211 | + REG_PLL1_CFG_RST = 0x21005000, |
170 | + | 212 | + REG_PLL1_TUN_RST = 0x0A101000, |
171 | + sysbus_init_child_obj(obj, "armv7m", &s->armv7m, sizeof(s->armv7m), | 213 | + REG_PLL2_CFG_RST = 0x08100010, |
172 | + TYPE_ARMV7M); | 214 | + REG_PLL2_TUN_RST = 0x00000000, |
173 | + | 215 | + REG_PLL3_CFG_RST = 0x0010D063, |
174 | + sysbus_init_child_obj(obj, "syscfg", &s->syscfg, sizeof(s->syscfg), | 216 | + REG_PLL4_CFG_RST = 0x21009911, |
175 | + TYPE_STM32F4XX_SYSCFG); | 217 | + REG_PLL5_CFG_RST = 0x11049280, |
176 | + | 218 | + REG_PLL5_TUN_RST = 0x14888000, |
177 | + for (i = 0; i < STM_NUM_USARTS; i++) { | 219 | + REG_PLL6_CFG_RST = 0x21009911, |
178 | + sysbus_init_child_obj(obj, "usart[*]", &s->usart[i], | 220 | + REG_PLL6_TUN_RST = 0x00000000, |
179 | + sizeof(s->usart[i]), TYPE_STM32F2XX_USART); | 221 | + REG_PLL7_CFG_RST = 0x0010D063, |
222 | + REG_PLL1_TUN2_RST = 0x00000000, | ||
223 | + REG_PLL5_TUN2_RST = 0x00000000, | ||
224 | + REG_PLL8_CFG_RST = 0x21009911, | ||
225 | + REG_OSC24M_CFG_RST = 0x00138013, | ||
226 | + REG_CPU_AHB_APB0_CFG_RST = 0x00010010, | ||
227 | +}; | ||
228 | + | ||
229 | +static uint64_t allwinner_a10_ccm_read(void *opaque, hwaddr offset, | ||
230 | + unsigned size) | ||
231 | +{ | ||
232 | + const AwA10ClockCtlState *s = AW_A10_CCM(opaque); | ||
233 | + const uint32_t idx = REG_INDEX(offset); | ||
234 | + | ||
235 | + switch (offset) { | ||
236 | + case REG_PLL1_CFG: | ||
237 | + case REG_PLL1_TUN: | ||
238 | + case REG_PLL2_CFG: | ||
239 | + case REG_PLL2_TUN: | ||
240 | + case REG_PLL3_CFG: | ||
241 | + case REG_PLL4_CFG: | ||
242 | + case REG_PLL5_CFG: | ||
243 | + case REG_PLL5_TUN: | ||
244 | + case REG_PLL6_CFG: | ||
245 | + case REG_PLL6_TUN: | ||
246 | + case REG_PLL7_CFG: | ||
247 | + case REG_PLL1_TUN2: | ||
248 | + case REG_PLL5_TUN2: | ||
249 | + case REG_PLL8_CFG: | ||
250 | + case REG_OSC24M_CFG: | ||
251 | + case REG_CPU_AHB_APB0_CFG: | ||
252 | + break; | ||
253 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
254 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
255 | + __func__, (uint32_t)offset); | ||
256 | + return 0; | ||
257 | + default: | ||
258 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", | ||
259 | + __func__, (uint32_t)offset); | ||
260 | + return 0; | ||
180 | + } | 261 | + } |
181 | + | 262 | + |
182 | + for (i = 0; i < STM_NUM_TIMERS; i++) { | 263 | + return s->regs[idx]; |
183 | + sysbus_init_child_obj(obj, "timer[*]", &s->timer[i], | 264 | +} |
184 | + sizeof(s->timer[i]), TYPE_STM32F2XX_TIMER); | 265 | + |
266 | +static void allwinner_a10_ccm_write(void *opaque, hwaddr offset, | ||
267 | + uint64_t val, unsigned size) | ||
268 | +{ | ||
269 | + AwA10ClockCtlState *s = AW_A10_CCM(opaque); | ||
270 | + const uint32_t idx = REG_INDEX(offset); | ||
271 | + | ||
272 | + switch (offset) { | ||
273 | + case REG_PLL1_CFG: | ||
274 | + case REG_PLL1_TUN: | ||
275 | + case REG_PLL2_CFG: | ||
276 | + case REG_PLL2_TUN: | ||
277 | + case REG_PLL3_CFG: | ||
278 | + case REG_PLL4_CFG: | ||
279 | + case REG_PLL5_CFG: | ||
280 | + case REG_PLL5_TUN: | ||
281 | + case REG_PLL6_CFG: | ||
282 | + case REG_PLL6_TUN: | ||
283 | + case REG_PLL7_CFG: | ||
284 | + case REG_PLL1_TUN2: | ||
285 | + case REG_PLL5_TUN2: | ||
286 | + case REG_PLL8_CFG: | ||
287 | + case REG_OSC24M_CFG: | ||
288 | + case REG_CPU_AHB_APB0_CFG: | ||
289 | + break; | ||
290 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
291 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
292 | + __func__, (uint32_t)offset); | ||
293 | + break; | ||
294 | + default: | ||
295 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
296 | + __func__, (uint32_t)offset); | ||
297 | + break; | ||
185 | + } | 298 | + } |
186 | + | 299 | + |
187 | + for (i = 0; i < STM_NUM_ADCS; i++) { | 300 | + s->regs[idx] = (uint32_t) val; |
188 | + sysbus_init_child_obj(obj, "adc[*]", &s->adc[i], sizeof(s->adc[i]), | 301 | +} |
189 | + TYPE_STM32F2XX_ADC); | 302 | + |
303 | +static const MemoryRegionOps allwinner_a10_ccm_ops = { | ||
304 | + .read = allwinner_a10_ccm_read, | ||
305 | + .write = allwinner_a10_ccm_write, | ||
306 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
307 | + .valid = { | ||
308 | + .min_access_size = 4, | ||
309 | + .max_access_size = 4, | ||
310 | + }, | ||
311 | + .impl.min_access_size = 4, | ||
312 | +}; | ||
313 | + | ||
314 | +static void allwinner_a10_ccm_reset_enter(Object *obj, ResetType type) | ||
315 | +{ | ||
316 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
317 | + | ||
318 | + /* Set default values for registers */ | ||
319 | + s->regs[REG_INDEX(REG_PLL1_CFG)] = REG_PLL1_CFG_RST; | ||
320 | + s->regs[REG_INDEX(REG_PLL1_TUN)] = REG_PLL1_TUN_RST; | ||
321 | + s->regs[REG_INDEX(REG_PLL2_CFG)] = REG_PLL2_CFG_RST; | ||
322 | + s->regs[REG_INDEX(REG_PLL2_TUN)] = REG_PLL2_TUN_RST; | ||
323 | + s->regs[REG_INDEX(REG_PLL3_CFG)] = REG_PLL3_CFG_RST; | ||
324 | + s->regs[REG_INDEX(REG_PLL4_CFG)] = REG_PLL4_CFG_RST; | ||
325 | + s->regs[REG_INDEX(REG_PLL5_CFG)] = REG_PLL5_CFG_RST; | ||
326 | + s->regs[REG_INDEX(REG_PLL5_TUN)] = REG_PLL5_TUN_RST; | ||
327 | + s->regs[REG_INDEX(REG_PLL6_CFG)] = REG_PLL6_CFG_RST; | ||
328 | + s->regs[REG_INDEX(REG_PLL6_TUN)] = REG_PLL6_TUN_RST; | ||
329 | + s->regs[REG_INDEX(REG_PLL7_CFG)] = REG_PLL7_CFG_RST; | ||
330 | + s->regs[REG_INDEX(REG_PLL1_TUN2)] = REG_PLL1_TUN2_RST; | ||
331 | + s->regs[REG_INDEX(REG_PLL5_TUN2)] = REG_PLL5_TUN2_RST; | ||
332 | + s->regs[REG_INDEX(REG_PLL8_CFG)] = REG_PLL8_CFG_RST; | ||
333 | + s->regs[REG_INDEX(REG_OSC24M_CFG)] = REG_OSC24M_CFG_RST; | ||
334 | + s->regs[REG_INDEX(REG_CPU_AHB_APB0_CFG)] = REG_CPU_AHB_APB0_CFG_RST; | ||
335 | +} | ||
336 | + | ||
337 | +static void allwinner_a10_ccm_init(Object *obj) | ||
338 | +{ | ||
339 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
340 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
341 | + | ||
342 | + /* Memory mapping */ | ||
343 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_ccm_ops, s, | ||
344 | + TYPE_AW_A10_CCM, AW_A10_CCM_IOSIZE); | ||
345 | + sysbus_init_mmio(sbd, &s->iomem); | ||
346 | +} | ||
347 | + | ||
348 | +static const VMStateDescription allwinner_a10_ccm_vmstate = { | ||
349 | + .name = "allwinner-a10-ccm", | ||
350 | + .version_id = 1, | ||
351 | + .minimum_version_id = 1, | ||
352 | + .fields = (VMStateField[]) { | ||
353 | + VMSTATE_UINT32_ARRAY(regs, AwA10ClockCtlState, AW_A10_CCM_REGS_NUM), | ||
354 | + VMSTATE_END_OF_LIST() | ||
190 | + } | 355 | + } |
191 | + | 356 | +}; |
192 | + for (i = 0; i < STM_NUM_SPIS; i++) { | 357 | + |
193 | + sysbus_init_child_obj(obj, "spi[*]", &s->spi[i], sizeof(s->spi[i]), | 358 | +static void allwinner_a10_ccm_class_init(ObjectClass *klass, void *data) |
194 | + TYPE_STM32F2XX_SPI); | ||
195 | + } | ||
196 | + | ||
197 | + sysbus_init_child_obj(obj, "exti", &s->exti, sizeof(s->exti), | ||
198 | + TYPE_STM32F4XX_EXTI); | ||
199 | +} | ||
200 | + | ||
201 | +static void stm32f405_soc_realize(DeviceState *dev_soc, Error **errp) | ||
202 | +{ | ||
203 | + STM32F405State *s = STM32F405_SOC(dev_soc); | ||
204 | + MemoryRegion *system_memory = get_system_memory(); | ||
205 | + DeviceState *dev, *armv7m; | ||
206 | + SysBusDevice *busdev; | ||
207 | + Error *err = NULL; | ||
208 | + int i; | ||
209 | + | ||
210 | + memory_region_init_ram(&s->flash, NULL, "STM32F405.flash", FLASH_SIZE, | ||
211 | + &err); | ||
212 | + if (err != NULL) { | ||
213 | + error_propagate(errp, err); | ||
214 | + return; | ||
215 | + } | ||
216 | + memory_region_init_alias(&s->flash_alias, NULL, "STM32F405.flash.alias", | ||
217 | + &s->flash, 0, FLASH_SIZE); | ||
218 | + | ||
219 | + memory_region_set_readonly(&s->flash, true); | ||
220 | + memory_region_set_readonly(&s->flash_alias, true); | ||
221 | + | ||
222 | + memory_region_add_subregion(system_memory, FLASH_BASE_ADDRESS, &s->flash); | ||
223 | + memory_region_add_subregion(system_memory, 0, &s->flash_alias); | ||
224 | + | ||
225 | + memory_region_init_ram(&s->sram, NULL, "STM32F405.sram", SRAM_SIZE, | ||
226 | + &err); | ||
227 | + if (err != NULL) { | ||
228 | + error_propagate(errp, err); | ||
229 | + return; | ||
230 | + } | ||
231 | + memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram); | ||
232 | + | ||
233 | + armv7m = DEVICE(&s->armv7m); | ||
234 | + qdev_prop_set_uint32(armv7m, "num-irq", 96); | ||
235 | + qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
236 | + qdev_prop_set_bit(armv7m, "enable-bitband", true); | ||
237 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(system_memory), | ||
238 | + "memory", &error_abort); | ||
239 | + object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
240 | + if (err != NULL) { | ||
241 | + error_propagate(errp, err); | ||
242 | + return; | ||
243 | + } | ||
244 | + | ||
245 | + /* System configuration controller */ | ||
246 | + dev = DEVICE(&s->syscfg); | ||
247 | + object_property_set_bool(OBJECT(&s->syscfg), true, "realized", &err); | ||
248 | + if (err != NULL) { | ||
249 | + error_propagate(errp, err); | ||
250 | + return; | ||
251 | + } | ||
252 | + busdev = SYS_BUS_DEVICE(dev); | ||
253 | + sysbus_mmio_map(busdev, 0, SYSCFG_ADD); | ||
254 | + sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, SYSCFG_IRQ)); | ||
255 | + | ||
256 | + /* Attach UART (uses USART registers) and USART controllers */ | ||
257 | + for (i = 0; i < STM_NUM_USARTS; i++) { | ||
258 | + dev = DEVICE(&(s->usart[i])); | ||
259 | + qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
260 | + object_property_set_bool(OBJECT(&s->usart[i]), true, "realized", &err); | ||
261 | + if (err != NULL) { | ||
262 | + error_propagate(errp, err); | ||
263 | + return; | ||
264 | + } | ||
265 | + busdev = SYS_BUS_DEVICE(dev); | ||
266 | + sysbus_mmio_map(busdev, 0, usart_addr[i]); | ||
267 | + sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, usart_irq[i])); | ||
268 | + } | ||
269 | + | ||
270 | + /* Timer 2 to 5 */ | ||
271 | + for (i = 0; i < STM_NUM_TIMERS; i++) { | ||
272 | + dev = DEVICE(&(s->timer[i])); | ||
273 | + qdev_prop_set_uint64(dev, "clock-frequency", 1000000000); | ||
274 | + object_property_set_bool(OBJECT(&s->timer[i]), true, "realized", &err); | ||
275 | + if (err != NULL) { | ||
276 | + error_propagate(errp, err); | ||
277 | + return; | ||
278 | + } | ||
279 | + busdev = SYS_BUS_DEVICE(dev); | ||
280 | + sysbus_mmio_map(busdev, 0, timer_addr[i]); | ||
281 | + sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, timer_irq[i])); | ||
282 | + } | ||
283 | + | ||
284 | + /* ADC device, the IRQs are ORed together */ | ||
285 | + object_initialize_child(OBJECT(s), "adc-orirq", &s->adc_irqs, | ||
286 | + sizeof(s->adc_irqs), TYPE_OR_IRQ, | ||
287 | + &err, NULL); | ||
288 | + if (err != NULL) { | ||
289 | + error_propagate(errp, err); | ||
290 | + return; | ||
291 | + } | ||
292 | + object_property_set_int(OBJECT(&s->adc_irqs), STM_NUM_ADCS, | ||
293 | + "num-lines", &err); | ||
294 | + object_property_set_bool(OBJECT(&s->adc_irqs), true, "realized", &err); | ||
295 | + if (err != NULL) { | ||
296 | + error_propagate(errp, err); | ||
297 | + return; | ||
298 | + } | ||
299 | + qdev_connect_gpio_out(DEVICE(&s->adc_irqs), 0, | ||
300 | + qdev_get_gpio_in(armv7m, ADC_IRQ)); | ||
301 | + | ||
302 | + dev = DEVICE(&(s->adc[i])); | ||
303 | + object_property_set_bool(OBJECT(&s->adc[i]), true, "realized", &err); | ||
304 | + if (err != NULL) { | ||
305 | + error_propagate(errp, err); | ||
306 | + return; | ||
307 | + } | ||
308 | + busdev = SYS_BUS_DEVICE(dev); | ||
309 | + sysbus_mmio_map(busdev, 0, ADC_ADDR); | ||
310 | + sysbus_connect_irq(busdev, 0, | ||
311 | + qdev_get_gpio_in(DEVICE(&s->adc_irqs), i)); | ||
312 | + | ||
313 | + /* SPI devices */ | ||
314 | + for (i = 0; i < STM_NUM_SPIS; i++) { | ||
315 | + dev = DEVICE(&(s->spi[i])); | ||
316 | + object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err); | ||
317 | + if (err != NULL) { | ||
318 | + error_propagate(errp, err); | ||
319 | + return; | ||
320 | + } | ||
321 | + busdev = SYS_BUS_DEVICE(dev); | ||
322 | + sysbus_mmio_map(busdev, 0, spi_addr[i]); | ||
323 | + sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, spi_irq[i])); | ||
324 | + } | ||
325 | + | ||
326 | + /* EXTI device */ | ||
327 | + dev = DEVICE(&s->exti); | ||
328 | + object_property_set_bool(OBJECT(&s->exti), true, "realized", &err); | ||
329 | + if (err != NULL) { | ||
330 | + error_propagate(errp, err); | ||
331 | + return; | ||
332 | + } | ||
333 | + busdev = SYS_BUS_DEVICE(dev); | ||
334 | + sysbus_mmio_map(busdev, 0, EXTI_ADDR); | ||
335 | + for (i = 0; i < 16; i++) { | ||
336 | + sysbus_connect_irq(busdev, i, qdev_get_gpio_in(armv7m, exti_irq[i])); | ||
337 | + } | ||
338 | + for (i = 0; i < 16; i++) { | ||
339 | + qdev_connect_gpio_out(DEVICE(&s->syscfg), i, qdev_get_gpio_in(dev, i)); | ||
340 | + } | ||
341 | + | ||
342 | + create_unimplemented_device("timer[7]", 0x40001400, 0x400); | ||
343 | + create_unimplemented_device("timer[12]", 0x40001800, 0x400); | ||
344 | + create_unimplemented_device("timer[6]", 0x40001000, 0x400); | ||
345 | + create_unimplemented_device("timer[13]", 0x40001C00, 0x400); | ||
346 | + create_unimplemented_device("timer[14]", 0x40002000, 0x400); | ||
347 | + create_unimplemented_device("RTC and BKP", 0x40002800, 0x400); | ||
348 | + create_unimplemented_device("WWDG", 0x40002C00, 0x400); | ||
349 | + create_unimplemented_device("IWDG", 0x40003000, 0x400); | ||
350 | + create_unimplemented_device("I2S2ext", 0x40003000, 0x400); | ||
351 | + create_unimplemented_device("I2S3ext", 0x40004000, 0x400); | ||
352 | + create_unimplemented_device("I2C1", 0x40005400, 0x400); | ||
353 | + create_unimplemented_device("I2C2", 0x40005800, 0x400); | ||
354 | + create_unimplemented_device("I2C3", 0x40005C00, 0x400); | ||
355 | + create_unimplemented_device("CAN1", 0x40006400, 0x400); | ||
356 | + create_unimplemented_device("CAN2", 0x40006800, 0x400); | ||
357 | + create_unimplemented_device("PWR", 0x40007000, 0x400); | ||
358 | + create_unimplemented_device("DAC", 0x40007400, 0x400); | ||
359 | + create_unimplemented_device("timer[1]", 0x40010000, 0x400); | ||
360 | + create_unimplemented_device("timer[8]", 0x40010400, 0x400); | ||
361 | + create_unimplemented_device("SDIO", 0x40012C00, 0x400); | ||
362 | + create_unimplemented_device("timer[9]", 0x40014000, 0x400); | ||
363 | + create_unimplemented_device("timer[10]", 0x40014400, 0x400); | ||
364 | + create_unimplemented_device("timer[11]", 0x40014800, 0x400); | ||
365 | + create_unimplemented_device("GPIOA", 0x40020000, 0x400); | ||
366 | + create_unimplemented_device("GPIOB", 0x40020400, 0x400); | ||
367 | + create_unimplemented_device("GPIOC", 0x40020800, 0x400); | ||
368 | + create_unimplemented_device("GPIOD", 0x40020C00, 0x400); | ||
369 | + create_unimplemented_device("GPIOE", 0x40021000, 0x400); | ||
370 | + create_unimplemented_device("GPIOF", 0x40021400, 0x400); | ||
371 | + create_unimplemented_device("GPIOG", 0x40021800, 0x400); | ||
372 | + create_unimplemented_device("GPIOH", 0x40021C00, 0x400); | ||
373 | + create_unimplemented_device("GPIOI", 0x40022000, 0x400); | ||
374 | + create_unimplemented_device("CRC", 0x40023000, 0x400); | ||
375 | + create_unimplemented_device("RCC", 0x40023800, 0x400); | ||
376 | + create_unimplemented_device("Flash Int", 0x40023C00, 0x400); | ||
377 | + create_unimplemented_device("BKPSRAM", 0x40024000, 0x400); | ||
378 | + create_unimplemented_device("DMA1", 0x40026000, 0x400); | ||
379 | + create_unimplemented_device("DMA2", 0x40026400, 0x400); | ||
380 | + create_unimplemented_device("Ethernet", 0x40028000, 0x1400); | ||
381 | + create_unimplemented_device("USB OTG HS", 0x40040000, 0x30000); | ||
382 | + create_unimplemented_device("USB OTG FS", 0x50000000, 0x31000); | ||
383 | + create_unimplemented_device("DCMI", 0x50050000, 0x400); | ||
384 | + create_unimplemented_device("RNG", 0x50060800, 0x400); | ||
385 | +} | ||
386 | + | ||
387 | +static Property stm32f405_soc_properties[] = { | ||
388 | + DEFINE_PROP_STRING("cpu-type", STM32F405State, cpu_type), | ||
389 | + DEFINE_PROP_END_OF_LIST(), | ||
390 | +}; | ||
391 | + | ||
392 | +static void stm32f405_soc_class_init(ObjectClass *klass, void *data) | ||
393 | +{ | 359 | +{ |
394 | + DeviceClass *dc = DEVICE_CLASS(klass); | 360 | + DeviceClass *dc = DEVICE_CLASS(klass); |
395 | + | 361 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
396 | + dc->realize = stm32f405_soc_realize; | 362 | + |
397 | + dc->props = stm32f405_soc_properties; | 363 | + rc->phases.enter = allwinner_a10_ccm_reset_enter; |
398 | + /* No vmstate or reset required: device has no internal state */ | 364 | + dc->vmsd = &allwinner_a10_ccm_vmstate; |
399 | +} | 365 | +} |
400 | + | 366 | + |
401 | +static const TypeInfo stm32f405_soc_info = { | 367 | +static const TypeInfo allwinner_a10_ccm_info = { |
402 | + .name = TYPE_STM32F405_SOC, | 368 | + .name = TYPE_AW_A10_CCM, |
403 | + .parent = TYPE_SYS_BUS_DEVICE, | 369 | + .parent = TYPE_SYS_BUS_DEVICE, |
404 | + .instance_size = sizeof(STM32F405State), | 370 | + .instance_init = allwinner_a10_ccm_init, |
405 | + .instance_init = stm32f405_soc_initfn, | 371 | + .instance_size = sizeof(AwA10ClockCtlState), |
406 | + .class_init = stm32f405_soc_class_init, | 372 | + .class_init = allwinner_a10_ccm_class_init, |
407 | +}; | 373 | +}; |
408 | + | 374 | + |
409 | +static void stm32f405_soc_types(void) | 375 | +static void allwinner_a10_ccm_register(void) |
410 | +{ | 376 | +{ |
411 | + type_register_static(&stm32f405_soc_info); | 377 | + type_register_static(&allwinner_a10_ccm_info); |
412 | +} | 378 | +} |
413 | + | 379 | + |
414 | +type_init(stm32f405_soc_types) | 380 | +type_init(allwinner_a10_ccm_register) |
415 | diff --git a/MAINTAINERS b/MAINTAINERS | 381 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
416 | index XXXXXXX..XXXXXXX 100644 | 382 | index XXXXXXX..XXXXXXX 100644 |
417 | --- a/MAINTAINERS | 383 | --- a/hw/arm/Kconfig |
418 | +++ b/MAINTAINERS | 384 | +++ b/hw/arm/Kconfig |
419 | @@ -XXX,XX +XXX,XX @@ F: hw/adc/* | 385 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
420 | F: hw/ssi/stm32f2xx_spi.c | 386 | select AHCI |
421 | F: include/hw/*/stm32*.h | 387 | select ALLWINNER_A10_PIT |
422 | 388 | select ALLWINNER_A10_PIC | |
423 | +STM32F405 | 389 | + select ALLWINNER_A10_CCM |
424 | +M: Alistair Francis <alistair@alistair23.me> | 390 | select ALLWINNER_EMAC |
425 | +M: Peter Maydell <peter.maydell@linaro.org> | 391 | select SERIAL |
426 | +S: Maintained | 392 | select UNIMP |
427 | +F: hw/arm/stm32f405_soc.c | 393 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig |
428 | +F: hw/misc/stm32f4xx_syscfg.c | 394 | index XXXXXXX..XXXXXXX 100644 |
429 | +F: hw/misc/stm32f4xx_exti.c | 395 | --- a/hw/misc/Kconfig |
430 | + | 396 | +++ b/hw/misc/Kconfig |
431 | Netduino 2 | 397 | @@ -XXX,XX +XXX,XX @@ config VIRT_CTRL |
432 | M: Alistair Francis <alistair@alistair23.me> | 398 | config LASI |
433 | M: Peter Maydell <peter.maydell@linaro.org> | 399 | bool |
400 | |||
401 | +config ALLWINNER_A10_CCM | ||
402 | + bool | ||
403 | + | ||
404 | source macio/Kconfig | ||
405 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
406 | index XXXXXXX..XXXXXXX 100644 | ||
407 | --- a/hw/misc/meson.build | ||
408 | +++ b/hw/misc/meson.build | ||
409 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
410 | |||
411 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
412 | |||
413 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
414 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
415 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
416 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
434 | -- | 417 | -- |
435 | 2.20.1 | 418 | 2.34.1 |
436 | |||
437 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair@alistair23.me> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Alistair Francis <alistair@alistair23.me> | 3 | During SPL boot several DRAM Controller registers are used. Most |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | important registers are those related to DRAM initialization and |
5 | Message-id: 49b01423a09cef2ca832ff73a84a996568f1a8fc.1576658572.git.alistair@alistair23.me | 5 | calibration, where SPL initiates process and waits until certain bit is |
6 | set/cleared. | ||
7 | |||
8 | This patch adds these registers, initializes reset values from user's | ||
9 | guide and updates state of registers as SPL expects it. | ||
10 | |||
11 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
12 | |||
13 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
14 | Message-id: 20221226220303.14420-3-strahinja.p.jankovic@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 16 | --- |
8 | hw/misc/Makefile.objs | 1 + | 17 | include/hw/arm/allwinner-a10.h | 2 + |
9 | include/hw/misc/stm32f4xx_syscfg.h | 61 ++++++++++ | 18 | include/hw/misc/allwinner-a10-dramc.h | 68 ++++++++++ |
10 | hw/misc/stm32f4xx_syscfg.c | 171 +++++++++++++++++++++++++++++ | 19 | hw/arm/allwinner-a10.c | 7 + |
11 | default-configs/arm-softmmu.mak | 1 + | 20 | hw/misc/allwinner-a10-dramc.c | 179 ++++++++++++++++++++++++++ |
12 | hw/arm/Kconfig | 9 ++ | 21 | hw/arm/Kconfig | 1 + |
13 | hw/misc/Kconfig | 3 + | 22 | hw/misc/Kconfig | 3 + |
14 | hw/misc/trace-events | 6 + | 23 | hw/misc/meson.build | 1 + |
15 | 7 files changed, 252 insertions(+) | 24 | 7 files changed, 261 insertions(+) |
16 | create mode 100644 include/hw/misc/stm32f4xx_syscfg.h | 25 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h |
17 | create mode 100644 hw/misc/stm32f4xx_syscfg.c | 26 | create mode 100644 hw/misc/allwinner-a10-dramc.c |
18 | 27 | ||
19 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 28 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
20 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/misc/Makefile.objs | 30 | --- a/include/hw/arm/allwinner-a10.h |
22 | +++ b/hw/misc/Makefile.objs | 31 | +++ b/include/hw/arm/allwinner-a10.h |
23 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_SLAVIO) += slavio_misc.o | 32 | @@ -XXX,XX +XXX,XX @@ |
24 | common-obj-$(CONFIG_ZYNQ) += zynq_slcr.o | 33 | #include "hw/usb/hcd-ehci.h" |
25 | common-obj-$(CONFIG_ZYNQ) += zynq-xadc.o | 34 | #include "hw/rtc/allwinner-rtc.h" |
26 | common-obj-$(CONFIG_STM32F2XX_SYSCFG) += stm32f2xx_syscfg.o | 35 | #include "hw/misc/allwinner-a10-ccm.h" |
27 | +common-obj-$(CONFIG_STM32F4XX_SYSCFG) += stm32f4xx_syscfg.o | 36 | +#include "hw/misc/allwinner-a10-dramc.h" |
28 | obj-$(CONFIG_MIPS_CPS) += mips_cmgcr.o | 37 | |
29 | obj-$(CONFIG_MIPS_CPS) += mips_cpc.o | 38 | #include "target/arm/cpu.h" |
30 | obj-$(CONFIG_MIPS_ITU) += mips_itu.o | 39 | #include "qom/object.h" |
31 | diff --git a/include/hw/misc/stm32f4xx_syscfg.h b/include/hw/misc/stm32f4xx_syscfg.h | 40 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { |
41 | |||
42 | ARMCPU cpu; | ||
43 | AwA10ClockCtlState ccm; | ||
44 | + AwA10DramControllerState dramc; | ||
45 | AwA10PITState timer; | ||
46 | AwA10PICState intc; | ||
47 | AwEmacState emac; | ||
48 | diff --git a/include/hw/misc/allwinner-a10-dramc.h b/include/hw/misc/allwinner-a10-dramc.h | ||
32 | new file mode 100644 | 49 | new file mode 100644 |
33 | index XXXXXXX..XXXXXXX | 50 | index XXXXXXX..XXXXXXX |
34 | --- /dev/null | 51 | --- /dev/null |
35 | +++ b/include/hw/misc/stm32f4xx_syscfg.h | 52 | +++ b/include/hw/misc/allwinner-a10-dramc.h |
36 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ |
37 | +/* | 54 | +/* |
38 | + * STM32F4xx SYSCFG | 55 | + * Allwinner A10 DRAM Controller emulation |
39 | + * | 56 | + * |
40 | + * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> | 57 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
41 | + * | 58 | + * |
42 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 59 | + * This file is derived from Allwinner H3 DRAMC, |
43 | + * of this software and associated documentation files (the "Software"), to deal | 60 | + * by Niek Linnenbank. |
44 | + * in the Software without restriction, including without limitation the rights | 61 | + * |
45 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 62 | + * This program is free software: you can redistribute it and/or modify |
46 | + * copies of the Software, and to permit persons to whom the Software is | 63 | + * it under the terms of the GNU General Public License as published by |
47 | + * furnished to do so, subject to the following conditions: | 64 | + * the Free Software Foundation, either version 2 of the License, or |
48 | + * | 65 | + * (at your option) any later version. |
49 | + * The above copyright notice and this permission notice shall be included in | 66 | + * |
50 | + * all copies or substantial portions of the Software. | 67 | + * This program is distributed in the hope that it will be useful, |
51 | + * | 68 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
52 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 69 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
53 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 70 | + * GNU General Public License for more details. |
54 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 71 | + * |
55 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 72 | + * You should have received a copy of the GNU General Public License |
56 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 73 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
57 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 74 | + */ |
58 | + * THE SOFTWARE. | 75 | + |
59 | + */ | 76 | +#ifndef HW_MISC_ALLWINNER_A10_DRAMC_H |
60 | + | 77 | +#define HW_MISC_ALLWINNER_A10_DRAMC_H |
61 | +#ifndef HW_STM_SYSCFG_H | 78 | + |
62 | +#define HW_STM_SYSCFG_H | 79 | +#include "qom/object.h" |
63 | + | ||
64 | +#include "hw/sysbus.h" | 80 | +#include "hw/sysbus.h" |
65 | +#include "hw/hw.h" | 81 | +#include "hw/register.h" |
66 | + | 82 | + |
67 | +#define SYSCFG_MEMRMP 0x00 | 83 | +/** |
68 | +#define SYSCFG_PMC 0x04 | 84 | + * @name Constants |
69 | +#define SYSCFG_EXTICR1 0x08 | 85 | + * @{ |
70 | +#define SYSCFG_EXTICR2 0x0C | 86 | + */ |
71 | +#define SYSCFG_EXTICR3 0x10 | 87 | + |
72 | +#define SYSCFG_EXTICR4 0x14 | 88 | +/** Size of register I/O address space used by DRAMC device */ |
73 | +#define SYSCFG_CMPCR 0x20 | 89 | +#define AW_A10_DRAMC_IOSIZE (0x1000) |
74 | + | 90 | + |
75 | +#define TYPE_STM32F4XX_SYSCFG "stm32f4xx-syscfg" | 91 | +/** Total number of known registers */ |
76 | +#define STM32F4XX_SYSCFG(obj) \ | 92 | +#define AW_A10_DRAMC_REGS_NUM (AW_A10_DRAMC_IOSIZE / sizeof(uint32_t)) |
77 | + OBJECT_CHECK(STM32F4xxSyscfgState, (obj), TYPE_STM32F4XX_SYSCFG) | 93 | + |
78 | + | 94 | +/** @} */ |
79 | +#define SYSCFG_NUM_EXTICR 4 | 95 | + |
80 | + | 96 | +/** |
81 | +typedef struct { | 97 | + * @name Object model |
82 | + /* <private> */ | 98 | + * @{ |
99 | + */ | ||
100 | + | ||
101 | +#define TYPE_AW_A10_DRAMC "allwinner-a10-dramc" | ||
102 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10DramControllerState, AW_A10_DRAMC) | ||
103 | + | ||
104 | +/** @} */ | ||
105 | + | ||
106 | +/** | ||
107 | + * Allwinner A10 DRAMC object instance state. | ||
108 | + */ | ||
109 | +struct AwA10DramControllerState { | ||
110 | + /*< private >*/ | ||
83 | + SysBusDevice parent_obj; | 111 | + SysBusDevice parent_obj; |
84 | + | 112 | + /*< public >*/ |
85 | + /* <public> */ | 113 | + |
86 | + MemoryRegion mmio; | 114 | + /** Maps I/O registers in physical memory */ |
87 | + | 115 | + MemoryRegion iomem; |
88 | + uint32_t syscfg_memrmp; | 116 | + |
89 | + uint32_t syscfg_pmc; | 117 | + /** Array of hardware registers */ |
90 | + uint32_t syscfg_exticr[SYSCFG_NUM_EXTICR]; | 118 | + uint32_t regs[AW_A10_DRAMC_REGS_NUM]; |
91 | + uint32_t syscfg_cmpcr; | 119 | +}; |
92 | + | 120 | + |
93 | + qemu_irq irq; | 121 | +#endif /* HW_MISC_ALLWINNER_A10_DRAMC_H */ |
94 | + qemu_irq gpio_out[16]; | 122 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
95 | +} STM32F4xxSyscfgState; | 123 | index XXXXXXX..XXXXXXX 100644 |
96 | + | 124 | --- a/hw/arm/allwinner-a10.c |
97 | +#endif | 125 | +++ b/hw/arm/allwinner-a10.c |
98 | diff --git a/hw/misc/stm32f4xx_syscfg.c b/hw/misc/stm32f4xx_syscfg.c | 126 | @@ -XXX,XX +XXX,XX @@ |
127 | #include "hw/boards.h" | ||
128 | #include "hw/usb/hcd-ohci.h" | ||
129 | |||
130 | +#define AW_A10_DRAMC_BASE 0x01c01000 | ||
131 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
132 | #define AW_A10_CCM_BASE 0x01c20000 | ||
133 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
134 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
135 | |||
136 | object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
137 | |||
138 | + object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC); | ||
139 | + | ||
140 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
141 | |||
142 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
143 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
144 | sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
145 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
146 | |||
147 | + /* DRAM Control Module */ | ||
148 | + sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); | ||
149 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE); | ||
150 | + | ||
151 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
152 | if (nd_table[0].used) { | ||
153 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
154 | diff --git a/hw/misc/allwinner-a10-dramc.c b/hw/misc/allwinner-a10-dramc.c | ||
99 | new file mode 100644 | 155 | new file mode 100644 |
100 | index XXXXXXX..XXXXXXX | 156 | index XXXXXXX..XXXXXXX |
101 | --- /dev/null | 157 | --- /dev/null |
102 | +++ b/hw/misc/stm32f4xx_syscfg.c | 158 | +++ b/hw/misc/allwinner-a10-dramc.c |
103 | @@ -XXX,XX +XXX,XX @@ | 159 | @@ -XXX,XX +XXX,XX @@ |
104 | +/* | 160 | +/* |
105 | + * STM32F4xx SYSCFG | 161 | + * Allwinner A10 DRAM Controller emulation |
106 | + * | 162 | + * |
107 | + * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> | 163 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
108 | + * | 164 | + * |
109 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 165 | + * This file is derived from Allwinner H3 DRAMC, |
110 | + * of this software and associated documentation files (the "Software"), to deal | 166 | + * by Niek Linnenbank. |
111 | + * in the Software without restriction, including without limitation the rights | 167 | + * |
112 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 168 | + * This program is free software: you can redistribute it and/or modify |
113 | + * copies of the Software, and to permit persons to whom the Software is | 169 | + * it under the terms of the GNU General Public License as published by |
114 | + * furnished to do so, subject to the following conditions: | 170 | + * the Free Software Foundation, either version 2 of the License, or |
115 | + * | 171 | + * (at your option) any later version. |
116 | + * The above copyright notice and this permission notice shall be included in | 172 | + * |
117 | + * all copies or substantial portions of the Software. | 173 | + * This program is distributed in the hope that it will be useful, |
118 | + * | 174 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
119 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 175 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
120 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 176 | + * GNU General Public License for more details. |
121 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 177 | + * |
122 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 178 | + * You should have received a copy of the GNU General Public License |
123 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 179 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
124 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
125 | + * THE SOFTWARE. | ||
126 | + */ | 180 | + */ |
127 | + | 181 | + |
128 | +#include "qemu/osdep.h" | 182 | +#include "qemu/osdep.h" |
183 | +#include "qemu/units.h" | ||
184 | +#include "hw/sysbus.h" | ||
185 | +#include "migration/vmstate.h" | ||
129 | +#include "qemu/log.h" | 186 | +#include "qemu/log.h" |
130 | +#include "trace.h" | 187 | +#include "qemu/module.h" |
131 | +#include "hw/irq.h" | 188 | +#include "hw/misc/allwinner-a10-dramc.h" |
132 | +#include "migration/vmstate.h" | 189 | + |
133 | +#include "hw/misc/stm32f4xx_syscfg.h" | 190 | +/* DRAMC register offsets */ |
134 | + | 191 | +enum { |
135 | +static void stm32f4xx_syscfg_reset(DeviceState *dev) | 192 | + REG_SDR_CCR = 0x0000, |
136 | +{ | 193 | + REG_SDR_ZQCR0 = 0x00a8, |
137 | + STM32F4xxSyscfgState *s = STM32F4XX_SYSCFG(dev); | 194 | + REG_SDR_ZQSR = 0x00b0 |
138 | + | 195 | +}; |
139 | + s->syscfg_memrmp = 0x00000000; | 196 | + |
140 | + s->syscfg_pmc = 0x00000000; | 197 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) |
141 | + s->syscfg_exticr[0] = 0x00000000; | 198 | + |
142 | + s->syscfg_exticr[1] = 0x00000000; | 199 | +/* DRAMC register flags */ |
143 | + s->syscfg_exticr[2] = 0x00000000; | 200 | +enum { |
144 | + s->syscfg_exticr[3] = 0x00000000; | 201 | + REG_SDR_CCR_DATA_TRAINING = (1 << 30), |
145 | + s->syscfg_cmpcr = 0x00000000; | 202 | + REG_SDR_CCR_DRAM_INIT = (1 << 31), |
146 | +} | 203 | +}; |
147 | + | 204 | +enum { |
148 | +static void stm32f4xx_syscfg_set_irq(void *opaque, int irq, int level) | 205 | + REG_SDR_ZQSR_ZCAL = (1 << 31), |
149 | +{ | 206 | +}; |
150 | + STM32F4xxSyscfgState *s = opaque; | 207 | + |
151 | + int icrreg = irq / 4; | 208 | +/* DRAMC register reset values */ |
152 | + int startbit = (irq & 3) * 4; | 209 | +enum { |
153 | + uint8_t config = config = irq / 16; | 210 | + REG_SDR_CCR_RESET = 0x80020000, |
154 | + | 211 | + REG_SDR_ZQCR0_RESET = 0x07b00000, |
155 | + trace_stm32f4xx_syscfg_set_irq(irq / 16, irq % 16, level); | 212 | + REG_SDR_ZQSR_RESET = 0x80000000 |
156 | + | 213 | +}; |
157 | + g_assert(icrreg < SYSCFG_NUM_EXTICR); | 214 | + |
158 | + | 215 | +static uint64_t allwinner_a10_dramc_read(void *opaque, hwaddr offset, |
159 | + if (extract32(s->syscfg_exticr[icrreg], startbit, 4) == config) { | 216 | + unsigned size) |
160 | + qemu_set_irq(s->gpio_out[irq], level); | 217 | +{ |
161 | + trace_stm32f4xx_pulse_exti(irq); | 218 | + const AwA10DramControllerState *s = AW_A10_DRAMC(opaque); |
162 | + } | 219 | + const uint32_t idx = REG_INDEX(offset); |
163 | +} | 220 | + |
164 | + | 221 | + switch (offset) { |
165 | +static uint64_t stm32f4xx_syscfg_read(void *opaque, hwaddr addr, | 222 | + case REG_SDR_CCR: |
166 | + unsigned int size) | 223 | + case REG_SDR_ZQCR0: |
167 | +{ | 224 | + case REG_SDR_ZQSR: |
168 | + STM32F4xxSyscfgState *s = opaque; | 225 | + break; |
169 | + | 226 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: |
170 | + trace_stm32f4xx_syscfg_read(addr); | 227 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
171 | + | 228 | + __func__, (uint32_t)offset); |
172 | + switch (addr) { | 229 | + return 0; |
173 | + case SYSCFG_MEMRMP: | ||
174 | + return s->syscfg_memrmp; | ||
175 | + case SYSCFG_PMC: | ||
176 | + return s->syscfg_pmc; | ||
177 | + case SYSCFG_EXTICR1...SYSCFG_EXTICR4: | ||
178 | + return s->syscfg_exticr[addr / 4 - SYSCFG_EXTICR1 / 4]; | ||
179 | + case SYSCFG_CMPCR: | ||
180 | + return s->syscfg_cmpcr; | ||
181 | + default: | 230 | + default: |
182 | + qemu_log_mask(LOG_GUEST_ERROR, | 231 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", |
183 | + "%s: Bad offset 0x%"HWADDR_PRIx"\n", __func__, addr); | 232 | + __func__, (uint32_t)offset); |
184 | + return 0; | 233 | + return 0; |
185 | + } | 234 | + } |
186 | +} | 235 | + |
187 | + | 236 | + return s->regs[idx]; |
188 | +static void stm32f4xx_syscfg_write(void *opaque, hwaddr addr, | 237 | +} |
189 | + uint64_t val64, unsigned int size) | 238 | + |
190 | +{ | 239 | +static void allwinner_a10_dramc_write(void *opaque, hwaddr offset, |
191 | + STM32F4xxSyscfgState *s = opaque; | 240 | + uint64_t val, unsigned size) |
192 | + uint32_t value = val64; | 241 | +{ |
193 | + | 242 | + AwA10DramControllerState *s = AW_A10_DRAMC(opaque); |
194 | + trace_stm32f4xx_syscfg_write(value, addr); | 243 | + const uint32_t idx = REG_INDEX(offset); |
195 | + | 244 | + |
196 | + switch (addr) { | 245 | + switch (offset) { |
197 | + case SYSCFG_MEMRMP: | 246 | + case REG_SDR_CCR: |
198 | + qemu_log_mask(LOG_UNIMP, | 247 | + if (val & REG_SDR_CCR_DRAM_INIT) { |
199 | + "%s: Changing the memory mapping isn't supported " \ | 248 | + /* Clear DRAM_INIT to indicate process is done. */ |
200 | + "in QEMU\n", __func__); | 249 | + val &= ~REG_SDR_CCR_DRAM_INIT; |
201 | + return; | 250 | + } |
202 | + case SYSCFG_PMC: | 251 | + if (val & REG_SDR_CCR_DATA_TRAINING) { |
203 | + qemu_log_mask(LOG_UNIMP, | 252 | + /* Clear DATA_TRAINING to indicate process is done. */ |
204 | + "%s: Changing the memory mapping isn't supported " \ | 253 | + val &= ~REG_SDR_CCR_DATA_TRAINING; |
205 | + "in QEMU\n", __func__); | 254 | + } |
206 | + return; | 255 | + break; |
207 | + case SYSCFG_EXTICR1...SYSCFG_EXTICR4: | 256 | + case REG_SDR_ZQCR0: |
208 | + s->syscfg_exticr[addr / 4 - SYSCFG_EXTICR1 / 4] = (value & 0xFFFF); | 257 | + /* Set ZCAL in ZQSR to indicate calibration is done. */ |
209 | + return; | 258 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] |= REG_SDR_ZQSR_ZCAL; |
210 | + case SYSCFG_CMPCR: | 259 | + break; |
211 | + s->syscfg_cmpcr = value; | 260 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: |
212 | + return; | 261 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
262 | + __func__, (uint32_t)offset); | ||
263 | + break; | ||
213 | + default: | 264 | + default: |
214 | + qemu_log_mask(LOG_GUEST_ERROR, | 265 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", |
215 | + "%s: Bad offset 0x%"HWADDR_PRIx"\n", __func__, addr); | 266 | + __func__, (uint32_t)offset); |
267 | + break; | ||
216 | + } | 268 | + } |
217 | +} | 269 | + |
218 | + | 270 | + s->regs[idx] = (uint32_t) val; |
219 | +static const MemoryRegionOps stm32f4xx_syscfg_ops = { | 271 | +} |
220 | + .read = stm32f4xx_syscfg_read, | 272 | + |
221 | + .write = stm32f4xx_syscfg_write, | 273 | +static const MemoryRegionOps allwinner_a10_dramc_ops = { |
274 | + .read = allwinner_a10_dramc_read, | ||
275 | + .write = allwinner_a10_dramc_write, | ||
222 | + .endianness = DEVICE_NATIVE_ENDIAN, | 276 | + .endianness = DEVICE_NATIVE_ENDIAN, |
223 | +}; | 277 | + .valid = { |
224 | + | 278 | + .min_access_size = 4, |
225 | +static void stm32f4xx_syscfg_init(Object *obj) | 279 | + .max_access_size = 4, |
226 | +{ | 280 | + }, |
227 | + STM32F4xxSyscfgState *s = STM32F4XX_SYSCFG(obj); | 281 | + .impl.min_access_size = 4, |
228 | + | 282 | +}; |
229 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq); | 283 | + |
230 | + | 284 | +static void allwinner_a10_dramc_reset_enter(Object *obj, ResetType type) |
231 | + memory_region_init_io(&s->mmio, obj, &stm32f4xx_syscfg_ops, s, | 285 | +{ |
232 | + TYPE_STM32F4XX_SYSCFG, 0x400); | 286 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); |
233 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio); | 287 | + |
234 | + | 288 | + /* Set default values for registers */ |
235 | + qdev_init_gpio_in(DEVICE(obj), stm32f4xx_syscfg_set_irq, 16 * 9); | 289 | + s->regs[REG_INDEX(REG_SDR_CCR)] = REG_SDR_CCR_RESET; |
236 | + qdev_init_gpio_out(DEVICE(obj), s->gpio_out, 16); | 290 | + s->regs[REG_INDEX(REG_SDR_ZQCR0)] = REG_SDR_ZQCR0_RESET; |
237 | +} | 291 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] = REG_SDR_ZQSR_RESET; |
238 | + | 292 | +} |
239 | +static const VMStateDescription vmstate_stm32f4xx_syscfg = { | 293 | + |
240 | + .name = TYPE_STM32F4XX_SYSCFG, | 294 | +static void allwinner_a10_dramc_init(Object *obj) |
295 | +{ | ||
296 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
297 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
298 | + | ||
299 | + /* Memory mapping */ | ||
300 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_dramc_ops, s, | ||
301 | + TYPE_AW_A10_DRAMC, AW_A10_DRAMC_IOSIZE); | ||
302 | + sysbus_init_mmio(sbd, &s->iomem); | ||
303 | +} | ||
304 | + | ||
305 | +static const VMStateDescription allwinner_a10_dramc_vmstate = { | ||
306 | + .name = "allwinner-a10-dramc", | ||
241 | + .version_id = 1, | 307 | + .version_id = 1, |
242 | + .minimum_version_id = 1, | 308 | + .minimum_version_id = 1, |
243 | + .fields = (VMStateField[]) { | 309 | + .fields = (VMStateField[]) { |
244 | + VMSTATE_UINT32(syscfg_memrmp, STM32F4xxSyscfgState), | 310 | + VMSTATE_UINT32_ARRAY(regs, AwA10DramControllerState, |
245 | + VMSTATE_UINT32(syscfg_pmc, STM32F4xxSyscfgState), | 311 | + AW_A10_DRAMC_REGS_NUM), |
246 | + VMSTATE_UINT32_ARRAY(syscfg_exticr, STM32F4xxSyscfgState, | ||
247 | + SYSCFG_NUM_EXTICR), | ||
248 | + VMSTATE_UINT32(syscfg_cmpcr, STM32F4xxSyscfgState), | ||
249 | + VMSTATE_END_OF_LIST() | 312 | + VMSTATE_END_OF_LIST() |
250 | + } | 313 | + } |
251 | +}; | 314 | +}; |
252 | + | 315 | + |
253 | +static void stm32f4xx_syscfg_class_init(ObjectClass *klass, void *data) | 316 | +static void allwinner_a10_dramc_class_init(ObjectClass *klass, void *data) |
254 | +{ | 317 | +{ |
255 | + DeviceClass *dc = DEVICE_CLASS(klass); | 318 | + DeviceClass *dc = DEVICE_CLASS(klass); |
256 | + | 319 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
257 | + dc->reset = stm32f4xx_syscfg_reset; | 320 | + |
258 | + dc->vmsd = &vmstate_stm32f4xx_syscfg; | 321 | + rc->phases.enter = allwinner_a10_dramc_reset_enter; |
259 | +} | 322 | + dc->vmsd = &allwinner_a10_dramc_vmstate; |
260 | + | 323 | +} |
261 | +static const TypeInfo stm32f4xx_syscfg_info = { | 324 | + |
262 | + .name = TYPE_STM32F4XX_SYSCFG, | 325 | +static const TypeInfo allwinner_a10_dramc_info = { |
326 | + .name = TYPE_AW_A10_DRAMC, | ||
263 | + .parent = TYPE_SYS_BUS_DEVICE, | 327 | + .parent = TYPE_SYS_BUS_DEVICE, |
264 | + .instance_size = sizeof(STM32F4xxSyscfgState), | 328 | + .instance_init = allwinner_a10_dramc_init, |
265 | + .instance_init = stm32f4xx_syscfg_init, | 329 | + .instance_size = sizeof(AwA10DramControllerState), |
266 | + .class_init = stm32f4xx_syscfg_class_init, | 330 | + .class_init = allwinner_a10_dramc_class_init, |
267 | +}; | 331 | +}; |
268 | + | 332 | + |
269 | +static void stm32f4xx_syscfg_register_types(void) | 333 | +static void allwinner_a10_dramc_register(void) |
270 | +{ | 334 | +{ |
271 | + type_register_static(&stm32f4xx_syscfg_info); | 335 | + type_register_static(&allwinner_a10_dramc_info); |
272 | +} | 336 | +} |
273 | + | 337 | + |
274 | +type_init(stm32f4xx_syscfg_register_types) | 338 | +type_init(allwinner_a10_dramc_register) |
275 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
276 | index XXXXXXX..XXXXXXX 100644 | ||
277 | --- a/default-configs/arm-softmmu.mak | ||
278 | +++ b/default-configs/arm-softmmu.mak | ||
279 | @@ -XXX,XX +XXX,XX @@ CONFIG_Z2=y | ||
280 | CONFIG_COLLIE=y | ||
281 | CONFIG_ASPEED_SOC=y | ||
282 | CONFIG_NETDUINO2=y | ||
283 | +CONFIG_NETDUINOPLUS2=y | ||
284 | CONFIG_MPS2=y | ||
285 | CONFIG_RASPI=y | ||
286 | CONFIG_DIGIC=y | ||
287 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | 339 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
288 | index XXXXXXX..XXXXXXX 100644 | 340 | index XXXXXXX..XXXXXXX 100644 |
289 | --- a/hw/arm/Kconfig | 341 | --- a/hw/arm/Kconfig |
290 | +++ b/hw/arm/Kconfig | 342 | +++ b/hw/arm/Kconfig |
291 | @@ -XXX,XX +XXX,XX @@ config NETDUINO2 | 343 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
292 | bool | 344 | select ALLWINNER_A10_PIT |
293 | select STM32F205_SOC | 345 | select ALLWINNER_A10_PIC |
294 | 346 | select ALLWINNER_A10_CCM | |
295 | +config NETDUINOPLUS2 | 347 | + select ALLWINNER_A10_DRAMC |
296 | + bool | 348 | select ALLWINNER_EMAC |
297 | + select STM32F405_SOC | 349 | select SERIAL |
298 | + | 350 | select UNIMP |
299 | config NSERIES | ||
300 | bool | ||
301 | select OMAP | ||
302 | @@ -XXX,XX +XXX,XX @@ config STM32F205_SOC | ||
303 | select STM32F2XX_ADC | ||
304 | select STM32F2XX_SPI | ||
305 | |||
306 | +config STM32F405_SOC | ||
307 | + bool | ||
308 | + select ARM_V7M | ||
309 | + select STM32F4XX_SYSCFG | ||
310 | + | ||
311 | config XLNX_ZYNQMP_ARM | ||
312 | bool | ||
313 | select AHCI | ||
314 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | 351 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig |
315 | index XXXXXXX..XXXXXXX 100644 | 352 | index XXXXXXX..XXXXXXX 100644 |
316 | --- a/hw/misc/Kconfig | 353 | --- a/hw/misc/Kconfig |
317 | +++ b/hw/misc/Kconfig | 354 | +++ b/hw/misc/Kconfig |
318 | @@ -XXX,XX +XXX,XX @@ config IMX | 355 | @@ -XXX,XX +XXX,XX @@ config LASI |
319 | config STM32F2XX_SYSCFG | 356 | config ALLWINNER_A10_CCM |
320 | bool | 357 | bool |
321 | 358 | ||
322 | +config STM32F4XX_SYSCFG | 359 | +config ALLWINNER_A10_DRAMC |
323 | + bool | 360 | + bool |
324 | + | 361 | + |
325 | config MIPS_ITU | 362 | source macio/Kconfig |
326 | bool | 363 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
327 | 364 | index XXXXXXX..XXXXXXX 100644 | |
328 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | 365 | --- a/hw/misc/meson.build |
329 | index XXXXXXX..XXXXXXX 100644 | 366 | +++ b/hw/misc/meson.build |
330 | --- a/hw/misc/trace-events | 367 | @@ -XXX,XX +XXX,XX @@ subdir('macio') |
331 | +++ b/hw/misc/trace-events | 368 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) |
332 | @@ -XXX,XX +XXX,XX @@ mos6522_set_sr_int(void) "set sr_int" | 369 | |
333 | mos6522_write(uint64_t addr, uint64_t val) "reg=0x%"PRIx64 " val=0x%"PRIx64 | 370 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) |
334 | mos6522_read(uint64_t addr, unsigned val) "reg=0x%"PRIx64 " val=0x%x" | 371 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_DRAMC', if_true: files('allwinner-a10-dramc.c')) |
335 | 372 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | |
336 | +# stm32f4xx_syscfg | 373 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) |
337 | +stm32f4xx_syscfg_set_irq(int gpio, int line, int level) "Interupt: GPIO: %d, Line: %d; Level: %d" | 374 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) |
338 | +stm32f4xx_pulse_exti(int irq) "Pulse EXTI: %d" | ||
339 | +stm32f4xx_syscfg_read(uint64_t addr) "reg read: addr: 0x%" PRIx64 " " | ||
340 | +stm32f4xx_syscfg_write(uint64_t addr, uint64_t data) "reg write: addr: 0x%" PRIx64 " val: 0x%" PRIx64 "" | ||
341 | + | ||
342 | # tz-mpc.c | ||
343 | tz_mpc_reg_read(uint32_t offset, uint64_t data, unsigned size) "TZ MPC regs read: offset 0x%x data 0x%" PRIx64 " size %u" | ||
344 | tz_mpc_reg_write(uint32_t offset, uint64_t data, unsigned size) "TZ MPC regs write: offset 0x%x data 0x%" PRIx64 " size %u" | ||
345 | -- | 375 | -- |
346 | 2.20.1 | 376 | 2.34.1 |
347 | |||
348 | diff view generated by jsdifflib |
1 | From: Martin Kaiser <martin@kaiser.cx> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add an emulation for the RNGC random number generator and the compatible | 3 | This patch implements Allwinner TWI/I2C controller emulation. Only |
4 | RNGB variant. These peripherals are included (at least) in imx25 and | 4 | master-mode functionality is implemented. |
5 | imx35 chipsets. | ||
6 | 5 | ||
7 | The emulation supports the initial self test, reseeding the prng and | 6 | The SPL boot for Cubieboard expects AXP209 PMIC on TWI0/I2C0 bus, so this is |
8 | reading random numbers. | 7 | first part enabling the TWI/I2C bus operation. |
9 | 8 | ||
10 | Signed-off-by: Martin Kaiser <martin@kaiser.cx> | 9 | Since both Allwinner A10 and H3 use the same module, it is added for |
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | both boards. |
11 | |||
12 | Docs are also updated for Cubieboard and Orangepi-PC board to indicate | ||
13 | I2C availability. | ||
14 | |||
15 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
16 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
17 | Message-id: 20221226220303.14420-4-strahinja.p.jankovic@gmail.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 19 | --- |
14 | hw/misc/Makefile.objs | 1 + | 20 | docs/system/arm/cubieboard.rst | 1 + |
15 | include/hw/arm/fsl-imx25.h | 5 + | 21 | docs/system/arm/orangepi.rst | 1 + |
16 | include/hw/misc/imx_rngc.h | 35 +++++ | 22 | include/hw/arm/allwinner-a10.h | 2 + |
17 | hw/arm/fsl-imx25.c | 11 ++ | 23 | include/hw/arm/allwinner-h3.h | 3 + |
18 | hw/misc/imx_rngc.c | 278 +++++++++++++++++++++++++++++++++++++ | 24 | include/hw/i2c/allwinner-i2c.h | 55 ++++ |
19 | 5 files changed, 330 insertions(+) | 25 | hw/arm/allwinner-a10.c | 8 + |
20 | create mode 100644 include/hw/misc/imx_rngc.h | 26 | hw/arm/allwinner-h3.c | 11 +- |
21 | create mode 100644 hw/misc/imx_rngc.c | 27 | hw/i2c/allwinner-i2c.c | 459 +++++++++++++++++++++++++++++++++ |
28 | hw/arm/Kconfig | 2 + | ||
29 | hw/i2c/Kconfig | 4 + | ||
30 | hw/i2c/meson.build | 1 + | ||
31 | hw/i2c/trace-events | 5 + | ||
32 | 12 files changed, 551 insertions(+), 1 deletion(-) | ||
33 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
34 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
22 | 35 | ||
23 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 36 | diff --git a/docs/system/arm/cubieboard.rst b/docs/system/arm/cubieboard.rst |
24 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/misc/Makefile.objs | 38 | --- a/docs/system/arm/cubieboard.rst |
26 | +++ b/hw/misc/Makefile.objs | 39 | +++ b/docs/system/arm/cubieboard.rst |
27 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IMX) += imx7_ccm.o | 40 | @@ -XXX,XX +XXX,XX @@ Emulated devices: |
28 | common-obj-$(CONFIG_IMX) += imx2_wdt.o | 41 | - SDHCI |
29 | common-obj-$(CONFIG_IMX) += imx7_snvs.o | 42 | - USB controller |
30 | common-obj-$(CONFIG_IMX) += imx7_gpr.o | 43 | - SATA controller |
31 | +common-obj-$(CONFIG_IMX) += imx_rngc.o | 44 | +- TWI (I2C) controller |
32 | common-obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 45 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst |
33 | common-obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 46 | index XXXXXXX..XXXXXXX 100644 |
34 | common-obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 47 | --- a/docs/system/arm/orangepi.rst |
35 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h | 48 | +++ b/docs/system/arm/orangepi.rst |
36 | index XXXXXXX..XXXXXXX 100644 | 49 | @@ -XXX,XX +XXX,XX @@ The Orange Pi PC machine supports the following devices: |
37 | --- a/include/hw/arm/fsl-imx25.h | 50 | * Clock Control Unit |
38 | +++ b/include/hw/arm/fsl-imx25.h | 51 | * System Control module |
52 | * Security Identifier device | ||
53 | + * TWI (I2C) | ||
54 | |||
55 | Limitations | ||
56 | """"""""""" | ||
57 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/hw/arm/allwinner-a10.h | ||
60 | +++ b/include/hw/arm/allwinner-a10.h | ||
39 | @@ -XXX,XX +XXX,XX @@ | 61 | @@ -XXX,XX +XXX,XX @@ |
40 | #include "hw/timer/imx_gpt.h" | 62 | #include "hw/rtc/allwinner-rtc.h" |
41 | #include "hw/timer/imx_epit.h" | 63 | #include "hw/misc/allwinner-a10-ccm.h" |
42 | #include "hw/net/imx_fec.h" | 64 | #include "hw/misc/allwinner-a10-dramc.h" |
43 | +#include "hw/misc/imx_rngc.h" | 65 | +#include "hw/i2c/allwinner-i2c.h" |
44 | #include "hw/i2c/imx_i2c.h" | 66 | |
45 | #include "hw/gpio/imx_gpio.h" | 67 | #include "target/arm/cpu.h" |
46 | #include "exec/memory.h" | 68 | #include "qom/object.h" |
47 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 69 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { |
48 | IMXGPTState gpt[FSL_IMX25_NUM_GPTS]; | 70 | AwEmacState emac; |
49 | IMXEPITState epit[FSL_IMX25_NUM_EPITS]; | 71 | AllwinnerAHCIState sata; |
50 | IMXFECState fec; | 72 | AwSdHostState mmc0; |
51 | + IMXRNGCState rngc; | 73 | + AWI2CState i2c0; |
52 | IMXI2CState i2c[FSL_IMX25_NUM_I2CS]; | 74 | AwRtcState rtc; |
53 | IMXGPIOState gpio[FSL_IMX25_NUM_GPIOS]; | 75 | MemoryRegion sram_a; |
54 | MemoryRegion rom[2]; | 76 | EHCISysBusState ehci[AW_A10_NUM_USB]; |
55 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 77 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
56 | #define FSL_IMX25_GPIO4_SIZE 0x4000 | 78 | index XXXXXXX..XXXXXXX 100644 |
57 | #define FSL_IMX25_GPIO3_ADDR 0x53FA4000 | 79 | --- a/include/hw/arm/allwinner-h3.h |
58 | #define FSL_IMX25_GPIO3_SIZE 0x4000 | 80 | +++ b/include/hw/arm/allwinner-h3.h |
59 | +#define FSL_IMX25_RNGC_ADDR 0x53FB0000 | 81 | @@ -XXX,XX +XXX,XX @@ |
60 | +#define FSL_IMX25_RNGC_SIZE 0x4000 | 82 | #include "hw/sd/allwinner-sdhost.h" |
61 | #define FSL_IMX25_GPIO1_ADDR 0x53FCC000 | 83 | #include "hw/net/allwinner-sun8i-emac.h" |
62 | #define FSL_IMX25_GPIO1_SIZE 0x4000 | 84 | #include "hw/rtc/allwinner-rtc.h" |
63 | #define FSL_IMX25_GPIO2_ADDR 0x53FD0000 | 85 | +#include "hw/i2c/allwinner-i2c.h" |
64 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 86 | #include "target/arm/cpu.h" |
65 | #define FSL_IMX25_EPIT1_IRQ 28 | 87 | #include "sysemu/block-backend.h" |
66 | #define FSL_IMX25_EPIT2_IRQ 27 | 88 | |
67 | #define FSL_IMX25_FEC_IRQ 57 | 89 | @@ -XXX,XX +XXX,XX @@ enum { |
68 | +#define FSL_IMX25_RNGC_IRQ 22 | 90 | AW_H3_DEV_UART2, |
69 | #define FSL_IMX25_I2C1_IRQ 3 | 91 | AW_H3_DEV_UART3, |
70 | #define FSL_IMX25_I2C2_IRQ 4 | 92 | AW_H3_DEV_EMAC, |
71 | #define FSL_IMX25_I2C3_IRQ 10 | 93 | + AW_H3_DEV_TWI0, |
72 | diff --git a/include/hw/misc/imx_rngc.h b/include/hw/misc/imx_rngc.h | 94 | AW_H3_DEV_DRAMCOM, |
95 | AW_H3_DEV_DRAMCTL, | ||
96 | AW_H3_DEV_DRAMPHY, | ||
97 | @@ -XXX,XX +XXX,XX @@ struct AwH3State { | ||
98 | AwH3SysCtrlState sysctrl; | ||
99 | AwSidState sid; | ||
100 | AwSdHostState mmc0; | ||
101 | + AWI2CState i2c0; | ||
102 | AwSun8iEmacState emac; | ||
103 | AwRtcState rtc; | ||
104 | GICState gic; | ||
105 | diff --git a/include/hw/i2c/allwinner-i2c.h b/include/hw/i2c/allwinner-i2c.h | ||
73 | new file mode 100644 | 106 | new file mode 100644 |
74 | index XXXXXXX..XXXXXXX | 107 | index XXXXXXX..XXXXXXX |
75 | --- /dev/null | 108 | --- /dev/null |
76 | +++ b/include/hw/misc/imx_rngc.h | 109 | +++ b/include/hw/i2c/allwinner-i2c.h |
77 | @@ -XXX,XX +XXX,XX @@ | 110 | @@ -XXX,XX +XXX,XX @@ |
78 | +/* | 111 | +/* |
79 | + * Freescale i.MX RNGC emulation | 112 | + * Allwinner I2C Bus Serial Interface registers definition |
80 | + * | 113 | + * |
81 | + * Copyright (C) 2020 Martin Kaiser <martin@kaiser.cx> | 114 | + * Copyright (C) 2022 Strahinja Jankovic. <strahinja.p.jankovic@gmail.com> |
82 | + * | 115 | + * |
83 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 116 | + * This file is derived from IMX I2C controller, |
84 | + * See the COPYING file in the top-level directory. | 117 | + * by Jean-Christophe DUBOIS . |
118 | + * | ||
119 | + * This program is free software; you can redistribute it and/or modify it | ||
120 | + * under the terms of the GNU General Public License as published by the | ||
121 | + * Free Software Foundation; either version 2 of the License, or | ||
122 | + * (at your option) any later version. | ||
123 | + * | ||
124 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
125 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
126 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
127 | + * for more details. | ||
128 | + * | ||
129 | + * You should have received a copy of the GNU General Public License along | ||
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
131 | + * | ||
85 | + */ | 132 | + */ |
86 | + | 133 | + |
87 | +#ifndef IMX_RNGC_H | 134 | +#ifndef ALLWINNER_I2C_H |
88 | +#define IMX_RNGC_H | 135 | +#define ALLWINNER_I2C_H |
89 | + | 136 | + |
90 | +#include "hw/sysbus.h" | 137 | +#include "hw/sysbus.h" |
91 | + | 138 | +#include "qom/object.h" |
92 | +#define TYPE_IMX_RNGC "imx.rngc" | 139 | + |
93 | +#define IMX_RNGC(obj) OBJECT_CHECK(IMXRNGCState, (obj), TYPE_IMX_RNGC) | 140 | +#define TYPE_AW_I2C "allwinner.i2c" |
94 | + | 141 | +OBJECT_DECLARE_SIMPLE_TYPE(AWI2CState, AW_I2C) |
95 | +typedef struct IMXRNGCState { | 142 | + |
143 | +#define AW_I2C_MEM_SIZE 0x24 | ||
144 | + | ||
145 | +struct AWI2CState { | ||
96 | + /*< private >*/ | 146 | + /*< private >*/ |
97 | + SysBusDevice parent_obj; | 147 | + SysBusDevice parent_obj; |
98 | + | 148 | + |
99 | + /*< public >*/ | 149 | + /*< public >*/ |
100 | + MemoryRegion iomem; | 150 | + MemoryRegion iomem; |
101 | + | 151 | + I2CBus *bus; |
102 | + uint8_t op_self_test; | ||
103 | + uint8_t op_seed; | ||
104 | + uint8_t mask; | ||
105 | + bool auto_seed; | ||
106 | + | ||
107 | + QEMUBH *self_test_bh; | ||
108 | + QEMUBH *seed_bh; | ||
109 | + qemu_irq irq; | 152 | + qemu_irq irq; |
110 | +} IMXRNGCState; | 153 | + |
111 | + | 154 | + uint8_t addr; |
112 | +#endif /* IMX_RNGC_H */ | 155 | + uint8_t xaddr; |
113 | diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c | 156 | + uint8_t data; |
114 | index XXXXXXX..XXXXXXX 100644 | 157 | + uint8_t cntr; |
115 | --- a/hw/arm/fsl-imx25.c | 158 | + uint8_t stat; |
116 | +++ b/hw/arm/fsl-imx25.c | 159 | + uint8_t ccr; |
117 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_init(Object *obj) | 160 | + uint8_t srst; |
118 | 161 | + uint8_t efr; | |
119 | sysbus_init_child_obj(obj, "fec", &s->fec, sizeof(s->fec), TYPE_IMX_FEC); | 162 | + uint8_t lcr; |
120 | 163 | +}; | |
121 | + sysbus_init_child_obj(obj, "rngc", &s->rngc, sizeof(s->rngc), | 164 | + |
122 | + TYPE_IMX_RNGC); | 165 | +#endif /* ALLWINNER_I2C_H */ |
123 | + | 166 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
124 | for (i = 0; i < FSL_IMX25_NUM_I2CS; i++) { | 167 | index XXXXXXX..XXXXXXX 100644 |
125 | sysbus_init_child_obj(obj, "i2c[*]", &s->i2c[i], sizeof(s->i2c[i]), | 168 | --- a/hw/arm/allwinner-a10.c |
126 | TYPE_IMX_I2C); | 169 | +++ b/hw/arm/allwinner-a10.c |
127 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp) | 170 | @@ -XXX,XX +XXX,XX @@ |
128 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->fec), 0, | 171 | #define AW_A10_OHCI_BASE 0x01c14400 |
129 | qdev_get_gpio_in(DEVICE(&s->avic), FSL_IMX25_FEC_IRQ)); | 172 | #define AW_A10_SATA_BASE 0x01c18000 |
130 | 173 | #define AW_A10_RTC_BASE 0x01c20d00 | |
131 | + object_property_set_bool(OBJECT(&s->rngc), true, "realized", &err); | 174 | +#define AW_A10_I2C0_BASE 0x01c2ac00 |
132 | + if (err) { | 175 | |
133 | + error_propagate(errp, err); | 176 | static void aw_a10_init(Object *obj) |
134 | + return; | 177 | { |
135 | + } | 178 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) |
136 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rngc), 0, FSL_IMX25_RNGC_ADDR); | 179 | |
137 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->rngc), 0, | 180 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); |
138 | + qdev_get_gpio_in(DEVICE(&s->avic), FSL_IMX25_RNGC_IRQ)); | 181 | |
139 | 182 | + object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C); | |
140 | /* Initialize all I2C */ | 183 | + |
141 | for (i = 0; i < FSL_IMX25_NUM_I2CS; i++) { | 184 | if (machine_usb(current_machine)) { |
142 | diff --git a/hw/misc/imx_rngc.c b/hw/misc/imx_rngc.c | 185 | int i; |
186 | |||
187 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
188 | /* RTC */ | ||
189 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
190 | sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
191 | + | ||
192 | + /* I2C */ | ||
193 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
194 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE); | ||
195 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7)); | ||
196 | } | ||
197 | |||
198 | static void aw_a10_class_init(ObjectClass *oc, void *data) | ||
199 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/arm/allwinner-h3.c | ||
202 | +++ b/hw/arm/allwinner-h3.c | ||
203 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
204 | [AW_H3_DEV_UART1] = 0x01c28400, | ||
205 | [AW_H3_DEV_UART2] = 0x01c28800, | ||
206 | [AW_H3_DEV_UART3] = 0x01c28c00, | ||
207 | + [AW_H3_DEV_TWI0] = 0x01c2ac00, | ||
208 | [AW_H3_DEV_EMAC] = 0x01c30000, | ||
209 | [AW_H3_DEV_DRAMCOM] = 0x01c62000, | ||
210 | [AW_H3_DEV_DRAMCTL] = 0x01c63000, | ||
211 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
212 | { "uart1", 0x01c28400, 1 * KiB }, | ||
213 | { "uart2", 0x01c28800, 1 * KiB }, | ||
214 | { "uart3", 0x01c28c00, 1 * KiB }, | ||
215 | - { "twi0", 0x01c2ac00, 1 * KiB }, | ||
216 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
217 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
218 | { "scr", 0x01c2c400, 1 * KiB }, | ||
219 | @@ -XXX,XX +XXX,XX @@ enum { | ||
220 | AW_H3_GIC_SPI_UART1 = 1, | ||
221 | AW_H3_GIC_SPI_UART2 = 2, | ||
222 | AW_H3_GIC_SPI_UART3 = 3, | ||
223 | + AW_H3_GIC_SPI_TWI0 = 6, | ||
224 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
225 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
226 | AW_H3_GIC_SPI_MMC0 = 60, | ||
227 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
228 | "ram-size"); | ||
229 | |||
230 | object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I); | ||
231 | + | ||
232 | + object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C); | ||
233 | } | ||
234 | |||
235 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
236 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
237 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
238 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_DEV_RTC]); | ||
239 | |||
240 | + /* I2C */ | ||
241 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
242 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_H3_DEV_TWI0]); | ||
243 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, | ||
244 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0)); | ||
245 | + | ||
246 | /* Unimplemented devices */ | ||
247 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
248 | create_unimplemented_device(unimplemented[i].device_name, | ||
249 | diff --git a/hw/i2c/allwinner-i2c.c b/hw/i2c/allwinner-i2c.c | ||
143 | new file mode 100644 | 250 | new file mode 100644 |
144 | index XXXXXXX..XXXXXXX | 251 | index XXXXXXX..XXXXXXX |
145 | --- /dev/null | 252 | --- /dev/null |
146 | +++ b/hw/misc/imx_rngc.c | 253 | +++ b/hw/i2c/allwinner-i2c.c |
147 | @@ -XXX,XX +XXX,XX @@ | 254 | @@ -XXX,XX +XXX,XX @@ |
148 | +/* | 255 | +/* |
149 | + * Freescale i.MX RNGC emulation | 256 | + * Allwinner I2C Bus Serial Interface Emulation |
150 | + * | 257 | + * |
151 | + * Copyright (C) 2020 Martin Kaiser <martin@kaiser.cx> | 258 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
152 | + * | 259 | + * |
153 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 260 | + * This file is derived from IMX I2C controller, |
154 | + * See the COPYING file in the top-level directory. | 261 | + * by Jean-Christophe DUBOIS . |
155 | + * | 262 | + * |
156 | + * This driver provides the minimum functionality to initialize and seed | 263 | + * This program is free software; you can redistribute it and/or modify it |
157 | + * an rngc and to read random numbers. The rngb that is found in imx25 | 264 | + * under the terms of the GNU General Public License as published by the |
158 | + * chipsets is also supported. | 265 | + * Free Software Foundation; either version 2 of the License, or |
266 | + * (at your option) any later version. | ||
267 | + * | ||
268 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
269 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
270 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
271 | + * for more details. | ||
272 | + * | ||
273 | + * You should have received a copy of the GNU General Public License along | ||
274 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
275 | + * | ||
276 | + * SPDX-License-Identifier: MIT | ||
159 | + */ | 277 | + */ |
160 | + | 278 | + |
161 | +#include "qemu/osdep.h" | 279 | +#include "qemu/osdep.h" |
162 | +#include "qemu/main-loop.h" | 280 | +#include "hw/i2c/allwinner-i2c.h" |
281 | +#include "hw/irq.h" | ||
282 | +#include "migration/vmstate.h" | ||
283 | +#include "hw/i2c/i2c.h" | ||
284 | +#include "qemu/log.h" | ||
285 | +#include "trace.h" | ||
163 | +#include "qemu/module.h" | 286 | +#include "qemu/module.h" |
164 | +#include "qemu/log.h" | 287 | + |
165 | +#include "qemu/guest-random.h" | 288 | +/* Allwinner I2C memory map */ |
166 | +#include "hw/irq.h" | 289 | +#define TWI_ADDR_REG 0x00 /* slave address register */ |
167 | +#include "hw/misc/imx_rngc.h" | 290 | +#define TWI_XADDR_REG 0x04 /* extended slave address register */ |
168 | +#include "migration/vmstate.h" | 291 | +#define TWI_DATA_REG 0x08 /* data register */ |
169 | + | 292 | +#define TWI_CNTR_REG 0x0c /* control register */ |
170 | +#define RNGC_NAME "i.MX RNGC" | 293 | +#define TWI_STAT_REG 0x10 /* status register */ |
171 | + | 294 | +#define TWI_CCR_REG 0x14 /* clock control register */ |
172 | +#define RNGC_VER_ID 0x00 | 295 | +#define TWI_SRST_REG 0x18 /* software reset register */ |
173 | +#define RNGC_COMMAND 0x04 | 296 | +#define TWI_EFR_REG 0x1c /* enhance feature register */ |
174 | +#define RNGC_CONTROL 0x08 | 297 | +#define TWI_LCR_REG 0x20 /* line control register */ |
175 | +#define RNGC_STATUS 0x0C | 298 | + |
176 | +#define RNGC_FIFO 0x14 | 299 | +/* Used only in slave mode, do not set */ |
177 | + | 300 | +#define TWI_ADDR_RESET 0 |
178 | +/* These version info are reported by the rngb in an imx258 chip. */ | 301 | +#define TWI_XADDR_RESET 0 |
179 | +#define RNG_TYPE_RNGB 0x1 | 302 | + |
180 | +#define V_MAJ 0x2 | 303 | +/* Data register */ |
181 | +#define V_MIN 0x40 | 304 | +#define TWI_DATA_MASK 0xFF |
182 | + | 305 | +#define TWI_DATA_RESET 0 |
183 | +#define RNGC_CMD_BIT_SW_RST 0x40 | 306 | + |
184 | +#define RNGC_CMD_BIT_CLR_ERR 0x20 | 307 | +/* Control register */ |
185 | +#define RNGC_CMD_BIT_CLR_INT 0x10 | 308 | +#define TWI_CNTR_INT_EN (1 << 7) |
186 | +#define RNGC_CMD_BIT_SEED 0x02 | 309 | +#define TWI_CNTR_BUS_EN (1 << 6) |
187 | +#define RNGC_CMD_BIT_SELF_TEST 0x01 | 310 | +#define TWI_CNTR_M_STA (1 << 5) |
188 | + | 311 | +#define TWI_CNTR_M_STP (1 << 4) |
189 | +#define RNGC_CTRL_BIT_MASK_ERR 0x40 | 312 | +#define TWI_CNTR_INT_FLAG (1 << 3) |
190 | +#define RNGC_CTRL_BIT_MASK_DONE 0x20 | 313 | +#define TWI_CNTR_A_ACK (1 << 2) |
191 | +#define RNGC_CTRL_BIT_AUTO_SEED 0x10 | 314 | +#define TWI_CNTR_MASK 0xFC |
192 | + | 315 | +#define TWI_CNTR_RESET 0 |
193 | +/* the current status for self-test and seed operations */ | 316 | + |
194 | +#define OP_IDLE 0 | 317 | +/* Status register */ |
195 | +#define OP_RUN 1 | 318 | +#define TWI_STAT_MASK 0xF8 |
196 | +#define OP_DONE 2 | 319 | +#define TWI_STAT_RESET 0xF8 |
197 | + | 320 | + |
198 | +static uint64_t imx_rngc_read(void *opaque, hwaddr offset, unsigned size) | 321 | +/* Clock register */ |
199 | +{ | 322 | +#define TWI_CCR_CLK_M_MASK 0x78 |
200 | + IMXRNGCState *s = IMX_RNGC(opaque); | 323 | +#define TWI_CCR_CLK_N_MASK 0x07 |
201 | + uint64_t val = 0; | 324 | +#define TWI_CCR_MASK 0x7F |
202 | + | 325 | +#define TWI_CCR_RESET 0 |
326 | + | ||
327 | +/* Soft reset */ | ||
328 | +#define TWI_SRST_MASK 0x01 | ||
329 | +#define TWI_SRST_RESET 0 | ||
330 | + | ||
331 | +/* Enhance feature */ | ||
332 | +#define TWI_EFR_MASK 0x03 | ||
333 | +#define TWI_EFR_RESET 0 | ||
334 | + | ||
335 | +/* Line control */ | ||
336 | +#define TWI_LCR_SCL_STATE (1 << 5) | ||
337 | +#define TWI_LCR_SDA_STATE (1 << 4) | ||
338 | +#define TWI_LCR_SCL_CTL (1 << 3) | ||
339 | +#define TWI_LCR_SCL_CTL_EN (1 << 2) | ||
340 | +#define TWI_LCR_SDA_CTL (1 << 1) | ||
341 | +#define TWI_LCR_SDA_CTL_EN (1 << 0) | ||
342 | +#define TWI_LCR_MASK 0x3F | ||
343 | +#define TWI_LCR_RESET 0x3A | ||
344 | + | ||
345 | +/* Status value in STAT register is shifted by 3 bits */ | ||
346 | +#define TWI_STAT_SHIFT 3 | ||
347 | +#define STAT_FROM_STA(x) ((x) << TWI_STAT_SHIFT) | ||
348 | +#define STAT_TO_STA(x) ((x) >> TWI_STAT_SHIFT) | ||
349 | + | ||
350 | +enum { | ||
351 | + STAT_BUS_ERROR = 0, | ||
352 | + /* Master mode */ | ||
353 | + STAT_M_STA_TX, | ||
354 | + STAT_M_RSTA_TX, | ||
355 | + STAT_M_ADDR_WR_ACK, | ||
356 | + STAT_M_ADDR_WR_NACK, | ||
357 | + STAT_M_DATA_TX_ACK, | ||
358 | + STAT_M_DATA_TX_NACK, | ||
359 | + STAT_M_ARB_LOST, | ||
360 | + STAT_M_ADDR_RD_ACK, | ||
361 | + STAT_M_ADDR_RD_NACK, | ||
362 | + STAT_M_DATA_RX_ACK, | ||
363 | + STAT_M_DATA_RX_NACK, | ||
364 | + /* Slave mode */ | ||
365 | + STAT_S_ADDR_WR_ACK, | ||
366 | + STAT_S_ARB_LOST_AW_ACK, | ||
367 | + STAT_S_GCA_ACK, | ||
368 | + STAT_S_ARB_LOST_GCA_ACK, | ||
369 | + STAT_S_DATA_RX_SA_ACK, | ||
370 | + STAT_S_DATA_RX_SA_NACK, | ||
371 | + STAT_S_DATA_RX_GCA_ACK, | ||
372 | + STAT_S_DATA_RX_GCA_NACK, | ||
373 | + STAT_S_STP_RSTA, | ||
374 | + STAT_S_ADDR_RD_ACK, | ||
375 | + STAT_S_ARB_LOST_AR_ACK, | ||
376 | + STAT_S_DATA_TX_ACK, | ||
377 | + STAT_S_DATA_TX_NACK, | ||
378 | + STAT_S_LB_TX_ACK, | ||
379 | + /* Master mode, 10-bit */ | ||
380 | + STAT_M_2ND_ADDR_WR_ACK, | ||
381 | + STAT_M_2ND_ADDR_WR_NACK, | ||
382 | + /* Idle */ | ||
383 | + STAT_IDLE = 0x1f | ||
384 | +} TWI_STAT_STA; | ||
385 | + | ||
386 | +static const char *allwinner_i2c_get_regname(unsigned offset) | ||
387 | +{ | ||
203 | + switch (offset) { | 388 | + switch (offset) { |
204 | + case RNGC_VER_ID: | 389 | + case TWI_ADDR_REG: |
205 | + val |= RNG_TYPE_RNGB << 28 | V_MAJ << 8 | V_MIN; | 390 | + return "ADDR"; |
206 | + break; | 391 | + case TWI_XADDR_REG: |
207 | + | 392 | + return "XADDR"; |
208 | + case RNGC_COMMAND: | 393 | + case TWI_DATA_REG: |
209 | + if (s->op_seed == OP_RUN) { | 394 | + return "DATA"; |
210 | + val |= RNGC_CMD_BIT_SEED; | 395 | + case TWI_CNTR_REG: |
396 | + return "CNTR"; | ||
397 | + case TWI_STAT_REG: | ||
398 | + return "STAT"; | ||
399 | + case TWI_CCR_REG: | ||
400 | + return "CCR"; | ||
401 | + case TWI_SRST_REG: | ||
402 | + return "SRST"; | ||
403 | + case TWI_EFR_REG: | ||
404 | + return "EFR"; | ||
405 | + case TWI_LCR_REG: | ||
406 | + return "LCR"; | ||
407 | + default: | ||
408 | + return "[?]"; | ||
409 | + } | ||
410 | +} | ||
411 | + | ||
412 | +static inline bool allwinner_i2c_is_reset(AWI2CState *s) | ||
413 | +{ | ||
414 | + return s->srst & TWI_SRST_MASK; | ||
415 | +} | ||
416 | + | ||
417 | +static inline bool allwinner_i2c_bus_is_enabled(AWI2CState *s) | ||
418 | +{ | ||
419 | + return s->cntr & TWI_CNTR_BUS_EN; | ||
420 | +} | ||
421 | + | ||
422 | +static inline bool allwinner_i2c_interrupt_is_enabled(AWI2CState *s) | ||
423 | +{ | ||
424 | + return s->cntr & TWI_CNTR_INT_EN; | ||
425 | +} | ||
426 | + | ||
427 | +static void allwinner_i2c_reset_hold(Object *obj) | ||
428 | +{ | ||
429 | + AWI2CState *s = AW_I2C(obj); | ||
430 | + | ||
431 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
432 | + i2c_end_transfer(s->bus); | ||
433 | + } | ||
434 | + | ||
435 | + s->addr = TWI_ADDR_RESET; | ||
436 | + s->xaddr = TWI_XADDR_RESET; | ||
437 | + s->data = TWI_DATA_RESET; | ||
438 | + s->cntr = TWI_CNTR_RESET; | ||
439 | + s->stat = TWI_STAT_RESET; | ||
440 | + s->ccr = TWI_CCR_RESET; | ||
441 | + s->srst = TWI_SRST_RESET; | ||
442 | + s->efr = TWI_EFR_RESET; | ||
443 | + s->lcr = TWI_LCR_RESET; | ||
444 | +} | ||
445 | + | ||
446 | +static inline void allwinner_i2c_raise_interrupt(AWI2CState *s) | ||
447 | +{ | ||
448 | + /* | ||
449 | + * Raise an interrupt if the device is not reset and it is configured | ||
450 | + * to generate some interrupts. | ||
451 | + */ | ||
452 | + if (!allwinner_i2c_is_reset(s) && allwinner_i2c_bus_is_enabled(s)) { | ||
453 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
454 | + s->cntr |= TWI_CNTR_INT_FLAG; | ||
455 | + if (allwinner_i2c_interrupt_is_enabled(s)) { | ||
456 | + qemu_irq_raise(s->irq); | ||
457 | + } | ||
211 | + } | 458 | + } |
212 | + if (s->op_self_test == OP_RUN) { | 459 | + } |
213 | + val |= RNGC_CMD_BIT_SELF_TEST; | 460 | +} |
461 | + | ||
462 | +static uint64_t allwinner_i2c_read(void *opaque, hwaddr offset, | ||
463 | + unsigned size) | ||
464 | +{ | ||
465 | + uint16_t value; | ||
466 | + AWI2CState *s = AW_I2C(opaque); | ||
467 | + | ||
468 | + switch (offset) { | ||
469 | + case TWI_ADDR_REG: | ||
470 | + value = s->addr; | ||
471 | + break; | ||
472 | + case TWI_XADDR_REG: | ||
473 | + value = s->xaddr; | ||
474 | + break; | ||
475 | + case TWI_DATA_REG: | ||
476 | + if ((STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) || | ||
477 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) || | ||
478 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK)) { | ||
479 | + /* Get the next byte */ | ||
480 | + s->data = i2c_recv(s->bus); | ||
481 | + | ||
482 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
483 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
484 | + } else { | ||
485 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
486 | + } | ||
487 | + allwinner_i2c_raise_interrupt(s); | ||
214 | + } | 488 | + } |
215 | + break; | 489 | + value = s->data; |
216 | + | 490 | + break; |
217 | + case RNGC_CONTROL: | 491 | + case TWI_CNTR_REG: |
492 | + value = s->cntr; | ||
493 | + break; | ||
494 | + case TWI_STAT_REG: | ||
495 | + value = s->stat; | ||
218 | + /* | 496 | + /* |
219 | + * The CTL_ACC and VERIF_MODE bits are not supported yet. | 497 | + * If polling when reading then change state to indicate data |
220 | + * They read as 0. | 498 | + * is available |
221 | + */ | 499 | + */ |
222 | + val |= s->mask; | 500 | + if (STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) { |
223 | + if (s->auto_seed) { | 501 | + if (s->cntr & TWI_CNTR_A_ACK) { |
224 | + val |= RNGC_CTRL_BIT_AUTO_SEED; | 502 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); |
503 | + } else { | ||
504 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
505 | + } | ||
506 | + allwinner_i2c_raise_interrupt(s); | ||
225 | + } | 507 | + } |
226 | + /* | 508 | + break; |
227 | + * We don't have an internal fifo like the real hardware. | 509 | + case TWI_CCR_REG: |
228 | + * There's no need for strategy to handle fifo underflows. | 510 | + value = s->ccr; |
229 | + * We return the FIFO_UFLOW_RESPONSE bits as 0. | 511 | + break; |
230 | + */ | 512 | + case TWI_SRST_REG: |
231 | + break; | 513 | + value = s->srst; |
232 | + | 514 | + break; |
233 | + case RNGC_STATUS: | 515 | + case TWI_EFR_REG: |
234 | + /* | 516 | + value = s->efr; |
235 | + * We never report any statistics test or self-test errors or any | 517 | + break; |
236 | + * other errors. STAT_TEST_PF, ST_PF and ERROR are always 0. | 518 | + case TWI_LCR_REG: |
237 | + */ | 519 | + value = s->lcr; |
238 | + | 520 | + break; |
239 | + /* | 521 | + default: |
240 | + * We don't have an internal fifo, see above. Therefore, we | 522 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" |
241 | + * report back the default fifo size (5 32-bit words) and | 523 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); |
242 | + * indicate that our fifo is always full. | 524 | + value = 0; |
243 | + */ | 525 | + break; |
244 | + val |= 5 << 12 | 5 << 8; | 526 | + } |
245 | + | 527 | + |
246 | + /* We always have a new seed available. */ | 528 | + trace_allwinner_i2c_read(allwinner_i2c_get_regname(offset), offset, value); |
247 | + val |= 1 << 6; | 529 | + |
248 | + | 530 | + return (uint64_t)value; |
249 | + if (s->op_seed == OP_DONE) { | 531 | +} |
250 | + val |= 1 << 5; | 532 | + |
533 | +static void allwinner_i2c_write(void *opaque, hwaddr offset, | ||
534 | + uint64_t value, unsigned size) | ||
535 | +{ | ||
536 | + AWI2CState *s = AW_I2C(opaque); | ||
537 | + | ||
538 | + value &= 0xff; | ||
539 | + | ||
540 | + trace_allwinner_i2c_write(allwinner_i2c_get_regname(offset), offset, value); | ||
541 | + | ||
542 | + switch (offset) { | ||
543 | + case TWI_ADDR_REG: | ||
544 | + s->addr = (uint8_t)value; | ||
545 | + break; | ||
546 | + case TWI_XADDR_REG: | ||
547 | + s->xaddr = (uint8_t)value; | ||
548 | + break; | ||
549 | + case TWI_DATA_REG: | ||
550 | + /* If the device is in reset or not enabled, nothing to do */ | ||
551 | + if (allwinner_i2c_is_reset(s) || (!allwinner_i2c_bus_is_enabled(s))) { | ||
552 | + break; | ||
251 | + } | 553 | + } |
252 | + if (s->op_self_test == OP_DONE) { | 554 | + |
253 | + val |= 1 << 4; | 555 | + s->data = value & TWI_DATA_MASK; |
556 | + | ||
557 | + switch (STAT_TO_STA(s->stat)) { | ||
558 | + case STAT_M_STA_TX: | ||
559 | + case STAT_M_RSTA_TX: | ||
560 | + /* Send address */ | ||
561 | + if (i2c_start_transfer(s->bus, extract32(s->data, 1, 7), | ||
562 | + extract32(s->data, 0, 1))) { | ||
563 | + /* If non zero is returned, the address is not valid */ | ||
564 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_NACK); | ||
565 | + } else { | ||
566 | + /* Determine if read of write */ | ||
567 | + if (extract32(s->data, 0, 1)) { | ||
568 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_RD_ACK); | ||
569 | + } else { | ||
570 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_ACK); | ||
571 | + } | ||
572 | + allwinner_i2c_raise_interrupt(s); | ||
573 | + } | ||
574 | + break; | ||
575 | + case STAT_M_ADDR_WR_ACK: | ||
576 | + case STAT_M_DATA_TX_ACK: | ||
577 | + if (i2c_send(s->bus, s->data)) { | ||
578 | + /* If the target return non zero then end the transfer */ | ||
579 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_NACK); | ||
580 | + i2c_end_transfer(s->bus); | ||
581 | + } else { | ||
582 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_ACK); | ||
583 | + allwinner_i2c_raise_interrupt(s); | ||
584 | + } | ||
585 | + break; | ||
586 | + default: | ||
587 | + break; | ||
254 | + } | 588 | + } |
255 | + if (s->op_seed == OP_RUN || s->op_self_test == OP_RUN) { | 589 | + break; |
256 | + /* | 590 | + case TWI_CNTR_REG: |
257 | + * We're busy if self-test is running or if we're | 591 | + if (!allwinner_i2c_is_reset(s)) { |
258 | + * seeding the prng. | 592 | + /* Do something only if not in software reset */ |
259 | + */ | 593 | + s->cntr = value & TWI_CNTR_MASK; |
260 | + val |= 1 << 1; | 594 | + |
261 | + } else { | 595 | + /* Check if start condition should be sent */ |
262 | + /* | 596 | + if (s->cntr & TWI_CNTR_M_STA) { |
263 | + * We're ready to provide secure random numbers whenever | 597 | + /* Update status */ |
264 | + * we're not busy. | 598 | + if (STAT_TO_STA(s->stat) == STAT_IDLE) { |
265 | + */ | 599 | + /* Send start condition */ |
266 | + val |= 1; | 600 | + s->stat = STAT_FROM_STA(STAT_M_STA_TX); |
601 | + } else { | ||
602 | + /* Send repeated start condition */ | ||
603 | + s->stat = STAT_FROM_STA(STAT_M_RSTA_TX); | ||
604 | + } | ||
605 | + /* Clear start condition */ | ||
606 | + s->cntr &= ~TWI_CNTR_M_STA; | ||
607 | + } | ||
608 | + if (s->cntr & TWI_CNTR_M_STP) { | ||
609 | + /* Update status */ | ||
610 | + i2c_end_transfer(s->bus); | ||
611 | + s->stat = STAT_FROM_STA(STAT_IDLE); | ||
612 | + s->cntr &= ~TWI_CNTR_M_STP; | ||
613 | + } | ||
614 | + if ((s->cntr & TWI_CNTR_INT_FLAG) == 0) { | ||
615 | + /* Interrupt flag cleared */ | ||
616 | + qemu_irq_lower(s->irq); | ||
617 | + } | ||
618 | + if ((s->cntr & TWI_CNTR_A_ACK) == 0) { | ||
619 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) { | ||
620 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
621 | + } | ||
622 | + } else { | ||
623 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK) { | ||
624 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
625 | + } | ||
626 | + } | ||
627 | + allwinner_i2c_raise_interrupt(s); | ||
628 | + | ||
267 | + } | 629 | + } |
268 | + break; | 630 | + break; |
269 | + | 631 | + case TWI_CCR_REG: |
270 | + case RNGC_FIFO: | 632 | + s->ccr = value & TWI_CCR_MASK; |
271 | + qemu_guest_getrandom_nofail(&val, sizeof(val)); | 633 | + break; |
634 | + case TWI_SRST_REG: | ||
635 | + if (((value & TWI_SRST_MASK) == 0) && (s->srst & TWI_SRST_MASK)) { | ||
636 | + /* Perform reset */ | ||
637 | + allwinner_i2c_reset_hold(OBJECT(s)); | ||
638 | + } | ||
639 | + s->srst = value & TWI_SRST_MASK; | ||
640 | + break; | ||
641 | + case TWI_EFR_REG: | ||
642 | + s->efr = value & TWI_EFR_MASK; | ||
643 | + break; | ||
644 | + case TWI_LCR_REG: | ||
645 | + s->lcr = value & TWI_LCR_MASK; | ||
646 | + break; | ||
647 | + default: | ||
648 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
649 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
272 | + break; | 650 | + break; |
273 | + } | 651 | + } |
274 | + | 652 | +} |
275 | + return val; | 653 | + |
276 | +} | 654 | +static const MemoryRegionOps allwinner_i2c_ops = { |
277 | + | 655 | + .read = allwinner_i2c_read, |
278 | +static void imx_rngc_do_reset(IMXRNGCState *s) | 656 | + .write = allwinner_i2c_write, |
279 | +{ | 657 | + .valid.min_access_size = 1, |
280 | + s->op_self_test = OP_IDLE; | 658 | + .valid.max_access_size = 4, |
281 | + s->op_seed = OP_IDLE; | ||
282 | + s->mask = 0; | ||
283 | + s->auto_seed = false; | ||
284 | +} | ||
285 | + | ||
286 | +static void imx_rngc_write(void *opaque, hwaddr offset, uint64_t value, | ||
287 | + unsigned size) | ||
288 | +{ | ||
289 | + IMXRNGCState *s = IMX_RNGC(opaque); | ||
290 | + | ||
291 | + switch (offset) { | ||
292 | + case RNGC_COMMAND: | ||
293 | + if (value & RNGC_CMD_BIT_SW_RST) { | ||
294 | + imx_rngc_do_reset(s); | ||
295 | + } | ||
296 | + | ||
297 | + /* | ||
298 | + * For now, both CLR_ERR and CLR_INT clear the interrupt. We | ||
299 | + * don't report any errors yet. | ||
300 | + */ | ||
301 | + if (value & (RNGC_CMD_BIT_CLR_ERR | RNGC_CMD_BIT_CLR_INT)) { | ||
302 | + qemu_irq_lower(s->irq); | ||
303 | + } | ||
304 | + | ||
305 | + if (value & RNGC_CMD_BIT_SEED) { | ||
306 | + s->op_seed = OP_RUN; | ||
307 | + qemu_bh_schedule(s->seed_bh); | ||
308 | + } | ||
309 | + | ||
310 | + if (value & RNGC_CMD_BIT_SELF_TEST) { | ||
311 | + s->op_self_test = OP_RUN; | ||
312 | + qemu_bh_schedule(s->self_test_bh); | ||
313 | + } | ||
314 | + break; | ||
315 | + | ||
316 | + case RNGC_CONTROL: | ||
317 | + /* | ||
318 | + * The CTL_ACC and VERIF_MODE bits are not supported yet. | ||
319 | + * We ignore them if they're set by the caller. | ||
320 | + */ | ||
321 | + | ||
322 | + if (value & RNGC_CTRL_BIT_MASK_ERR) { | ||
323 | + s->mask |= RNGC_CTRL_BIT_MASK_ERR; | ||
324 | + } else { | ||
325 | + s->mask &= ~RNGC_CTRL_BIT_MASK_ERR; | ||
326 | + } | ||
327 | + | ||
328 | + if (value & RNGC_CTRL_BIT_MASK_DONE) { | ||
329 | + s->mask |= RNGC_CTRL_BIT_MASK_DONE; | ||
330 | + } else { | ||
331 | + s->mask &= ~RNGC_CTRL_BIT_MASK_DONE; | ||
332 | + } | ||
333 | + | ||
334 | + if (value & RNGC_CTRL_BIT_AUTO_SEED) { | ||
335 | + s->auto_seed = true; | ||
336 | + } else { | ||
337 | + s->auto_seed = false; | ||
338 | + } | ||
339 | + break; | ||
340 | + } | ||
341 | +} | ||
342 | + | ||
343 | +static const MemoryRegionOps imx_rngc_ops = { | ||
344 | + .read = imx_rngc_read, | ||
345 | + .write = imx_rngc_write, | ||
346 | + .endianness = DEVICE_NATIVE_ENDIAN, | 659 | + .endianness = DEVICE_NATIVE_ENDIAN, |
347 | +}; | 660 | +}; |
348 | + | 661 | + |
349 | +static void imx_rngc_self_test(void *opaque) | 662 | +static const VMStateDescription allwinner_i2c_vmstate = { |
350 | +{ | 663 | + .name = TYPE_AW_I2C, |
351 | + IMXRNGCState *s = IMX_RNGC(opaque); | ||
352 | + | ||
353 | + s->op_self_test = OP_DONE; | ||
354 | + if (!(s->mask & RNGC_CTRL_BIT_MASK_DONE)) { | ||
355 | + qemu_irq_raise(s->irq); | ||
356 | + } | ||
357 | +} | ||
358 | + | ||
359 | +static void imx_rngc_seed(void *opaque) | ||
360 | +{ | ||
361 | + IMXRNGCState *s = IMX_RNGC(opaque); | ||
362 | + | ||
363 | + s->op_seed = OP_DONE; | ||
364 | + if (!(s->mask & RNGC_CTRL_BIT_MASK_DONE)) { | ||
365 | + qemu_irq_raise(s->irq); | ||
366 | + } | ||
367 | +} | ||
368 | + | ||
369 | +static void imx_rngc_realize(DeviceState *dev, Error **errp) | ||
370 | +{ | ||
371 | + IMXRNGCState *s = IMX_RNGC(dev); | ||
372 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
373 | + | ||
374 | + memory_region_init_io(&s->iomem, OBJECT(s), &imx_rngc_ops, s, | ||
375 | + TYPE_IMX_RNGC, 0x1000); | ||
376 | + sysbus_init_mmio(sbd, &s->iomem); | ||
377 | + | ||
378 | + sysbus_init_irq(sbd, &s->irq); | ||
379 | + s->self_test_bh = qemu_bh_new(imx_rngc_self_test, s); | ||
380 | + s->seed_bh = qemu_bh_new(imx_rngc_seed, s); | ||
381 | +} | ||
382 | + | ||
383 | +static void imx_rngc_reset(DeviceState *dev) | ||
384 | +{ | ||
385 | + IMXRNGCState *s = IMX_RNGC(dev); | ||
386 | + | ||
387 | + imx_rngc_do_reset(s); | ||
388 | +} | ||
389 | + | ||
390 | +static const VMStateDescription vmstate_imx_rngc = { | ||
391 | + .name = RNGC_NAME, | ||
392 | + .version_id = 1, | 664 | + .version_id = 1, |
393 | + .minimum_version_id = 1, | 665 | + .minimum_version_id = 1, |
394 | + .fields = (VMStateField[]) { | 666 | + .fields = (VMStateField[]) { |
395 | + VMSTATE_UINT8(op_self_test, IMXRNGCState), | 667 | + VMSTATE_UINT8(addr, AWI2CState), |
396 | + VMSTATE_UINT8(op_seed, IMXRNGCState), | 668 | + VMSTATE_UINT8(xaddr, AWI2CState), |
397 | + VMSTATE_UINT8(mask, IMXRNGCState), | 669 | + VMSTATE_UINT8(data, AWI2CState), |
398 | + VMSTATE_BOOL(auto_seed, IMXRNGCState), | 670 | + VMSTATE_UINT8(cntr, AWI2CState), |
671 | + VMSTATE_UINT8(ccr, AWI2CState), | ||
672 | + VMSTATE_UINT8(srst, AWI2CState), | ||
673 | + VMSTATE_UINT8(efr, AWI2CState), | ||
674 | + VMSTATE_UINT8(lcr, AWI2CState), | ||
399 | + VMSTATE_END_OF_LIST() | 675 | + VMSTATE_END_OF_LIST() |
400 | + } | 676 | + } |
401 | +}; | 677 | +}; |
402 | + | 678 | + |
403 | +static void imx_rngc_class_init(ObjectClass *klass, void *data) | 679 | +static void allwinner_i2c_realize(DeviceState *dev, Error **errp) |
680 | +{ | ||
681 | + AWI2CState *s = AW_I2C(dev); | ||
682 | + | ||
683 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_i2c_ops, s, | ||
684 | + TYPE_AW_I2C, AW_I2C_MEM_SIZE); | ||
685 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
686 | + sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq); | ||
687 | + s->bus = i2c_init_bus(dev, "i2c"); | ||
688 | +} | ||
689 | + | ||
690 | +static void allwinner_i2c_class_init(ObjectClass *klass, void *data) | ||
404 | +{ | 691 | +{ |
405 | + DeviceClass *dc = DEVICE_CLASS(klass); | 692 | + DeviceClass *dc = DEVICE_CLASS(klass); |
406 | + | 693 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
407 | + dc->realize = imx_rngc_realize; | 694 | + |
408 | + dc->reset = imx_rngc_reset; | 695 | + rc->phases.hold = allwinner_i2c_reset_hold; |
409 | + dc->desc = RNGC_NAME, | 696 | + dc->vmsd = &allwinner_i2c_vmstate; |
410 | + dc->vmsd = &vmstate_imx_rngc; | 697 | + dc->realize = allwinner_i2c_realize; |
411 | +} | 698 | + dc->desc = "Allwinner I2C Controller"; |
412 | + | 699 | +} |
413 | +static const TypeInfo imx_rngc_info = { | 700 | + |
414 | + .name = TYPE_IMX_RNGC, | 701 | +static const TypeInfo allwinner_i2c_type_info = { |
415 | + .parent = TYPE_SYS_BUS_DEVICE, | 702 | + .name = TYPE_AW_I2C, |
416 | + .instance_size = sizeof(IMXRNGCState), | 703 | + .parent = TYPE_SYS_BUS_DEVICE, |
417 | + .class_init = imx_rngc_class_init, | 704 | + .instance_size = sizeof(AWI2CState), |
705 | + .class_init = allwinner_i2c_class_init, | ||
418 | +}; | 706 | +}; |
419 | + | 707 | + |
420 | +static void imx_rngc_register_types(void) | 708 | +static void allwinner_i2c_register_types(void) |
421 | +{ | 709 | +{ |
422 | + type_register_static(&imx_rngc_info); | 710 | + type_register_static(&allwinner_i2c_type_info); |
423 | +} | 711 | +} |
424 | + | 712 | + |
425 | +type_init(imx_rngc_register_types) | 713 | +type_init(allwinner_i2c_register_types) |
714 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
715 | index XXXXXXX..XXXXXXX 100644 | ||
716 | --- a/hw/arm/Kconfig | ||
717 | +++ b/hw/arm/Kconfig | ||
718 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
719 | select ALLWINNER_A10_CCM | ||
720 | select ALLWINNER_A10_DRAMC | ||
721 | select ALLWINNER_EMAC | ||
722 | + select ALLWINNER_I2C | ||
723 | select SERIAL | ||
724 | select UNIMP | ||
725 | |||
726 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
727 | bool | ||
728 | select ALLWINNER_A10_PIT | ||
729 | select ALLWINNER_SUN8I_EMAC | ||
730 | + select ALLWINNER_I2C | ||
731 | select SERIAL | ||
732 | select ARM_TIMER | ||
733 | select ARM_GIC | ||
734 | diff --git a/hw/i2c/Kconfig b/hw/i2c/Kconfig | ||
735 | index XXXXXXX..XXXXXXX 100644 | ||
736 | --- a/hw/i2c/Kconfig | ||
737 | +++ b/hw/i2c/Kconfig | ||
738 | @@ -XXX,XX +XXX,XX @@ config MPC_I2C | ||
739 | bool | ||
740 | select I2C | ||
741 | |||
742 | +config ALLWINNER_I2C | ||
743 | + bool | ||
744 | + select I2C | ||
745 | + | ||
746 | config PCA954X | ||
747 | bool | ||
748 | select I2C | ||
749 | diff --git a/hw/i2c/meson.build b/hw/i2c/meson.build | ||
750 | index XXXXXXX..XXXXXXX 100644 | ||
751 | --- a/hw/i2c/meson.build | ||
752 | +++ b/hw/i2c/meson.build | ||
753 | @@ -XXX,XX +XXX,XX @@ i2c_ss.add(when: 'CONFIG_BITBANG_I2C', if_true: files('bitbang_i2c.c')) | ||
754 | i2c_ss.add(when: 'CONFIG_EXYNOS4', if_true: files('exynos4210_i2c.c')) | ||
755 | i2c_ss.add(when: 'CONFIG_IMX_I2C', if_true: files('imx_i2c.c')) | ||
756 | i2c_ss.add(when: 'CONFIG_MPC_I2C', if_true: files('mpc_i2c.c')) | ||
757 | +i2c_ss.add(when: 'CONFIG_ALLWINNER_I2C', if_true: files('allwinner-i2c.c')) | ||
758 | i2c_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('microbit_i2c.c')) | ||
759 | i2c_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_smbus.c')) | ||
760 | i2c_ss.add(when: 'CONFIG_SMBUS_EEPROM', if_true: files('smbus_eeprom.c')) | ||
761 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
762 | index XXXXXXX..XXXXXXX 100644 | ||
763 | --- a/hw/i2c/trace-events | ||
764 | +++ b/hw/i2c/trace-events | ||
765 | @@ -XXX,XX +XXX,XX @@ i2c_send_async(uint8_t address, uint8_t data) "send_async(addr:0x%02x) data:0x%0 | ||
766 | i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x" | ||
767 | i2c_ack(void) "" | ||
768 | |||
769 | +# allwinner_i2c.c | ||
770 | + | ||
771 | +allwinner_i2c_read(const char* reg_name, uint64_t offset, uint64_t value) "read %s [0x%" PRIx64 "]: -> 0x%" PRIx64 | ||
772 | +allwinner_i2c_write(const char* reg_name, uint64_t offset, uint64_t value) "write %s [0x%" PRIx64 "]: <- 0x%" PRIx64 | ||
773 | + | ||
774 | # aspeed_i2c.c | ||
775 | |||
776 | aspeed_i2c_bus_cmd(uint32_t cmd, const char *cmd_flags, uint32_t count, uint32_t intr_status) "handling cmd=0x%x %s count=%d intr=0x%x" | ||
426 | -- | 777 | -- |
427 | 2.20.1 | 778 | 2.34.1 |
428 | |||
429 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair@alistair23.me> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Alistair Francis <alistair@alistair23.me> | 3 | This patch adds minimal support for AXP-209 PMU. |
4 | Most important is chip ID since U-Boot SPL expects version 0x1. Besides | ||
5 | the chip ID register, reset values for two more registers used by A10 | ||
6 | U-Boot SPL are covered. | ||
7 | |||
8 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
9 | Message-id: 20221226220303.14420-5-strahinja.p.jankovic@gmail.com | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: ef941d59fd8658589d34ed432e1d6dfdcf7fb1d0.1576658572.git.alistair@alistair23.me | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 12 | --- |
9 | hw/misc/Makefile.objs | 1 + | 13 | hw/misc/axp209.c | 238 +++++++++++++++++++++++++++++++++++++++++++ |
10 | include/hw/misc/stm32f4xx_exti.h | 60 ++++++++++ | 14 | MAINTAINERS | 2 + |
11 | hw/misc/stm32f4xx_exti.c | 188 +++++++++++++++++++++++++++++++ | 15 | hw/misc/Kconfig | 4 + |
12 | hw/arm/Kconfig | 1 + | 16 | hw/misc/meson.build | 1 + |
13 | hw/misc/Kconfig | 3 + | 17 | hw/misc/trace-events | 5 + |
14 | hw/misc/trace-events | 5 + | 18 | 5 files changed, 250 insertions(+) |
15 | 6 files changed, 258 insertions(+) | 19 | create mode 100644 hw/misc/axp209.c |
16 | create mode 100644 include/hw/misc/stm32f4xx_exti.h | ||
17 | create mode 100644 hw/misc/stm32f4xx_exti.c | ||
18 | 20 | ||
19 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 21 | diff --git a/hw/misc/axp209.c b/hw/misc/axp209.c |
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/hw/misc/Makefile.objs | ||
22 | +++ b/hw/misc/Makefile.objs | ||
23 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_ZYNQ) += zynq_slcr.o | ||
24 | common-obj-$(CONFIG_ZYNQ) += zynq-xadc.o | ||
25 | common-obj-$(CONFIG_STM32F2XX_SYSCFG) += stm32f2xx_syscfg.o | ||
26 | common-obj-$(CONFIG_STM32F4XX_SYSCFG) += stm32f4xx_syscfg.o | ||
27 | +common-obj-$(CONFIG_STM32F4XX_EXTI) += stm32f4xx_exti.o | ||
28 | obj-$(CONFIG_MIPS_CPS) += mips_cmgcr.o | ||
29 | obj-$(CONFIG_MIPS_CPS) += mips_cpc.o | ||
30 | obj-$(CONFIG_MIPS_ITU) += mips_itu.o | ||
31 | diff --git a/include/hw/misc/stm32f4xx_exti.h b/include/hw/misc/stm32f4xx_exti.h | ||
32 | new file mode 100644 | 22 | new file mode 100644 |
33 | index XXXXXXX..XXXXXXX | 23 | index XXXXXXX..XXXXXXX |
34 | --- /dev/null | 24 | --- /dev/null |
35 | +++ b/include/hw/misc/stm32f4xx_exti.h | 25 | +++ b/hw/misc/axp209.c |
36 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ |
37 | +/* | 27 | +/* |
38 | + * STM32F4XX EXTI | 28 | + * AXP-209 PMU Emulation |
39 | + * | 29 | + * |
40 | + * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> | 30 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
41 | + * | 31 | + * |
42 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 32 | + * Permission is hereby granted, free of charge, to any person obtaining a |
43 | + * of this software and associated documentation files (the "Software"), to deal | 33 | + * copy of this software and associated documentation files (the "Software"), |
44 | + * in the Software without restriction, including without limitation the rights | 34 | + * to deal in the Software without restriction, including without limitation |
45 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 35 | + * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
46 | + * copies of the Software, and to permit persons to whom the Software is | 36 | + * and/or sell copies of the Software, and to permit persons to whom the |
47 | + * furnished to do so, subject to the following conditions: | 37 | + * Software is furnished to do so, subject to the following conditions: |
48 | + * | 38 | + * |
49 | + * The above copyright notice and this permission notice shall be included in | 39 | + * The above copyright notice and this permission notice shall be included in |
50 | + * all copies or substantial portions of the Software. | 40 | + * all copies or substantial portions of the Software. |
51 | + * | 41 | + * |
52 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 42 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
53 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 43 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
54 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 44 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE |
55 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 45 | + * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
56 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 46 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
57 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 47 | + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
58 | + * THE SOFTWARE. | 48 | + * DEALINGS IN THE SOFTWARE. |
59 | + */ | 49 | + * |
60 | + | 50 | + * SPDX-License-Identifier: MIT |
61 | +#ifndef HW_STM_EXTI_H | ||
62 | +#define HW_STM_EXTI_H | ||
63 | + | ||
64 | +#include "hw/sysbus.h" | ||
65 | +#include "hw/hw.h" | ||
66 | + | ||
67 | +#define EXTI_IMR 0x00 | ||
68 | +#define EXTI_EMR 0x04 | ||
69 | +#define EXTI_RTSR 0x08 | ||
70 | +#define EXTI_FTSR 0x0C | ||
71 | +#define EXTI_SWIER 0x10 | ||
72 | +#define EXTI_PR 0x14 | ||
73 | + | ||
74 | +#define TYPE_STM32F4XX_EXTI "stm32f4xx-exti" | ||
75 | +#define STM32F4XX_EXTI(obj) \ | ||
76 | + OBJECT_CHECK(STM32F4xxExtiState, (obj), TYPE_STM32F4XX_EXTI) | ||
77 | + | ||
78 | +#define NUM_GPIO_EVENT_IN_LINES 16 | ||
79 | +#define NUM_INTERRUPT_OUT_LINES 16 | ||
80 | + | ||
81 | +typedef struct { | ||
82 | + SysBusDevice parent_obj; | ||
83 | + | ||
84 | + MemoryRegion mmio; | ||
85 | + | ||
86 | + uint32_t exti_imr; | ||
87 | + uint32_t exti_emr; | ||
88 | + uint32_t exti_rtsr; | ||
89 | + uint32_t exti_ftsr; | ||
90 | + uint32_t exti_swier; | ||
91 | + uint32_t exti_pr; | ||
92 | + | ||
93 | + qemu_irq irq[NUM_INTERRUPT_OUT_LINES]; | ||
94 | +} STM32F4xxExtiState; | ||
95 | + | ||
96 | +#endif | ||
97 | diff --git a/hw/misc/stm32f4xx_exti.c b/hw/misc/stm32f4xx_exti.c | ||
98 | new file mode 100644 | ||
99 | index XXXXXXX..XXXXXXX | ||
100 | --- /dev/null | ||
101 | +++ b/hw/misc/stm32f4xx_exti.c | ||
102 | @@ -XXX,XX +XXX,XX @@ | ||
103 | +/* | ||
104 | + * STM32F4XX EXTI | ||
105 | + * | ||
106 | + * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> | ||
107 | + * | ||
108 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
109 | + * of this software and associated documentation files (the "Software"), to deal | ||
110 | + * in the Software without restriction, including without limitation the rights | ||
111 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
112 | + * copies of the Software, and to permit persons to whom the Software is | ||
113 | + * furnished to do so, subject to the following conditions: | ||
114 | + * | ||
115 | + * The above copyright notice and this permission notice shall be included in | ||
116 | + * all copies or substantial portions of the Software. | ||
117 | + * | ||
118 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
119 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
120 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
121 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
122 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
123 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
124 | + * THE SOFTWARE. | ||
125 | + */ | 51 | + */ |
126 | + | 52 | + |
127 | +#include "qemu/osdep.h" | 53 | +#include "qemu/osdep.h" |
128 | +#include "qemu/log.h" | 54 | +#include "qemu/log.h" |
129 | +#include "trace.h" | 55 | +#include "trace.h" |
130 | +#include "hw/irq.h" | 56 | +#include "hw/i2c/i2c.h" |
131 | +#include "migration/vmstate.h" | 57 | +#include "migration/vmstate.h" |
132 | +#include "hw/misc/stm32f4xx_exti.h" | 58 | + |
133 | + | 59 | +#define TYPE_AXP209_PMU "axp209_pmu" |
134 | +static void stm32f4xx_exti_reset(DeviceState *dev) | 60 | + |
135 | +{ | 61 | +#define AXP209(obj) \ |
136 | + STM32F4xxExtiState *s = STM32F4XX_EXTI(dev); | 62 | + OBJECT_CHECK(AXP209I2CState, (obj), TYPE_AXP209_PMU) |
137 | + | 63 | + |
138 | + s->exti_imr = 0x00000000; | 64 | +/* registers */ |
139 | + s->exti_emr = 0x00000000; | 65 | +enum { |
140 | + s->exti_rtsr = 0x00000000; | 66 | + REG_POWER_STATUS = 0x0u, |
141 | + s->exti_ftsr = 0x00000000; | 67 | + REG_OPERATING_MODE, |
142 | + s->exti_swier = 0x00000000; | 68 | + REG_OTG_VBUS_STATUS, |
143 | + s->exti_pr = 0x00000000; | 69 | + REG_CHIP_VERSION, |
144 | +} | 70 | + REG_DATA_CACHE_0, |
145 | + | 71 | + REG_DATA_CACHE_1, |
146 | +static void stm32f4xx_exti_set_irq(void *opaque, int irq, int level) | 72 | + REG_DATA_CACHE_2, |
147 | +{ | 73 | + REG_DATA_CACHE_3, |
148 | + STM32F4xxExtiState *s = opaque; | 74 | + REG_DATA_CACHE_4, |
149 | + | 75 | + REG_DATA_CACHE_5, |
150 | + trace_stm32f4xx_exti_set_irq(irq, level); | 76 | + REG_DATA_CACHE_6, |
151 | + | 77 | + REG_DATA_CACHE_7, |
152 | + if (((1 << irq) & s->exti_rtsr) && level) { | 78 | + REG_DATA_CACHE_8, |
153 | + /* Rising Edge */ | 79 | + REG_DATA_CACHE_9, |
154 | + s->exti_pr |= 1 << irq; | 80 | + REG_DATA_CACHE_A, |
81 | + REG_DATA_CACHE_B, | ||
82 | + REG_POWER_OUTPUT_CTRL = 0x12u, | ||
83 | + REG_DC_DC2_OUT_V_CTRL = 0x23u, | ||
84 | + REG_DC_DC2_DVS_CTRL = 0x25u, | ||
85 | + REG_DC_DC3_OUT_V_CTRL = 0x27u, | ||
86 | + REG_LDO2_4_OUT_V_CTRL, | ||
87 | + REG_LDO3_OUT_V_CTRL, | ||
88 | + REG_VBUS_CH_MGMT = 0x30u, | ||
89 | + REG_SHUTDOWN_V_CTRL, | ||
90 | + REG_SHUTDOWN_CTRL, | ||
91 | + REG_CHARGE_CTRL_1, | ||
92 | + REG_CHARGE_CTRL_2, | ||
93 | + REG_SPARE_CHARGE_CTRL, | ||
94 | + REG_PEK_KEY_CTRL, | ||
95 | + REG_DC_DC_FREQ_SET, | ||
96 | + REG_CHR_TEMP_TH_SET, | ||
97 | + REG_CHR_HIGH_TEMP_TH_CTRL, | ||
98 | + REG_IPSOUT_WARN_L1, | ||
99 | + REG_IPSOUT_WARN_L2, | ||
100 | + REG_DISCHR_TEMP_TH_SET, | ||
101 | + REG_DISCHR_HIGH_TEMP_TH_CTRL, | ||
102 | + REG_IRQ_BANK_1_CTRL = 0x40u, | ||
103 | + REG_IRQ_BANK_2_CTRL, | ||
104 | + REG_IRQ_BANK_3_CTRL, | ||
105 | + REG_IRQ_BANK_4_CTRL, | ||
106 | + REG_IRQ_BANK_5_CTRL, | ||
107 | + REG_IRQ_BANK_1_STAT = 0x48u, | ||
108 | + REG_IRQ_BANK_2_STAT, | ||
109 | + REG_IRQ_BANK_3_STAT, | ||
110 | + REG_IRQ_BANK_4_STAT, | ||
111 | + REG_IRQ_BANK_5_STAT, | ||
112 | + REG_ADC_ACIN_V_H = 0x56u, | ||
113 | + REG_ADC_ACIN_V_L, | ||
114 | + REG_ADC_ACIN_CURR_H, | ||
115 | + REG_ADC_ACIN_CURR_L, | ||
116 | + REG_ADC_VBUS_V_H, | ||
117 | + REG_ADC_VBUS_V_L, | ||
118 | + REG_ADC_VBUS_CURR_H, | ||
119 | + REG_ADC_VBUS_CURR_L, | ||
120 | + REG_ADC_INT_TEMP_H, | ||
121 | + REG_ADC_INT_TEMP_L, | ||
122 | + REG_ADC_TEMP_SENS_V_H = 0x62u, | ||
123 | + REG_ADC_TEMP_SENS_V_L, | ||
124 | + REG_ADC_BAT_V_H = 0x78u, | ||
125 | + REG_ADC_BAT_V_L, | ||
126 | + REG_ADC_BAT_DISCHR_CURR_H, | ||
127 | + REG_ADC_BAT_DISCHR_CURR_L, | ||
128 | + REG_ADC_BAT_CHR_CURR_H, | ||
129 | + REG_ADC_BAT_CHR_CURR_L, | ||
130 | + REG_ADC_IPSOUT_V_H, | ||
131 | + REG_ADC_IPSOUT_V_L, | ||
132 | + REG_DC_DC_MOD_SEL = 0x80u, | ||
133 | + REG_ADC_EN_1, | ||
134 | + REG_ADC_EN_2, | ||
135 | + REG_ADC_SR_CTRL, | ||
136 | + REG_ADC_IN_RANGE, | ||
137 | + REG_GPIO1_ADC_IRQ_RISING_TH, | ||
138 | + REG_GPIO1_ADC_IRQ_FALLING_TH, | ||
139 | + REG_TIMER_CTRL = 0x8au, | ||
140 | + REG_VBUS_CTRL_MON_SRP, | ||
141 | + REG_OVER_TEMP_SHUTDOWN = 0x8fu, | ||
142 | + REG_GPIO0_FEAT_SET, | ||
143 | + REG_GPIO_OUT_HIGH_SET, | ||
144 | + REG_GPIO1_FEAT_SET, | ||
145 | + REG_GPIO2_FEAT_SET, | ||
146 | + REG_GPIO_SIG_STATE_SET_MON, | ||
147 | + REG_GPIO3_SET, | ||
148 | + REG_COULOMB_CNTR_CTRL = 0xb8u, | ||
149 | + REG_POWER_MEAS_RES, | ||
150 | + NR_REGS | ||
151 | +}; | ||
152 | + | ||
153 | +#define AXP209_CHIP_VERSION_ID (0x01) | ||
154 | +#define AXP209_DC_DC2_OUT_V_CTRL_RESET (0x16) | ||
155 | +#define AXP209_IRQ_BANK_1_CTRL_RESET (0xd8) | ||
156 | + | ||
157 | +/* A simple I2C slave which returns values of ID or CNT register. */ | ||
158 | +typedef struct AXP209I2CState { | ||
159 | + /*< private >*/ | ||
160 | + I2CSlave i2c; | ||
161 | + /*< public >*/ | ||
162 | + uint8_t regs[NR_REGS]; /* peripheral registers */ | ||
163 | + uint8_t ptr; /* current register index */ | ||
164 | + uint8_t count; /* counter used for tx/rx */ | ||
165 | +} AXP209I2CState; | ||
166 | + | ||
167 | +/* Reset all counters and load ID register */ | ||
168 | +static void axp209_reset_enter(Object *obj, ResetType type) | ||
169 | +{ | ||
170 | + AXP209I2CState *s = AXP209(obj); | ||
171 | + | ||
172 | + memset(s->regs, 0, NR_REGS); | ||
173 | + s->ptr = 0; | ||
174 | + s->count = 0; | ||
175 | + s->regs[REG_CHIP_VERSION] = AXP209_CHIP_VERSION_ID; | ||
176 | + s->regs[REG_DC_DC2_OUT_V_CTRL] = AXP209_DC_DC2_OUT_V_CTRL_RESET; | ||
177 | + s->regs[REG_IRQ_BANK_1_CTRL] = AXP209_IRQ_BANK_1_CTRL_RESET; | ||
178 | +} | ||
179 | + | ||
180 | +/* Handle events from master. */ | ||
181 | +static int axp209_event(I2CSlave *i2c, enum i2c_event event) | ||
182 | +{ | ||
183 | + AXP209I2CState *s = AXP209(i2c); | ||
184 | + | ||
185 | + s->count = 0; | ||
186 | + | ||
187 | + return 0; | ||
188 | +} | ||
189 | + | ||
190 | +/* Called when master requests read */ | ||
191 | +static uint8_t axp209_rx(I2CSlave *i2c) | ||
192 | +{ | ||
193 | + AXP209I2CState *s = AXP209(i2c); | ||
194 | + uint8_t ret = 0xff; | ||
195 | + | ||
196 | + if (s->ptr < NR_REGS) { | ||
197 | + ret = s->regs[s->ptr++]; | ||
155 | + } | 198 | + } |
156 | + | 199 | + |
157 | + if (((1 << irq) & s->exti_ftsr) && !level) { | 200 | + trace_axp209_rx(s->ptr - 1, ret); |
158 | + /* Falling Edge */ | 201 | + |
159 | + s->exti_pr |= 1 << irq; | 202 | + return ret; |
203 | +} | ||
204 | + | ||
205 | +/* | ||
206 | + * Called when master sends write. | ||
207 | + * Update ptr with byte 0, then perform write with second byte. | ||
208 | + */ | ||
209 | +static int axp209_tx(I2CSlave *i2c, uint8_t data) | ||
210 | +{ | ||
211 | + AXP209I2CState *s = AXP209(i2c); | ||
212 | + | ||
213 | + if (s->count == 0) { | ||
214 | + /* Store register address */ | ||
215 | + s->ptr = data; | ||
216 | + s->count++; | ||
217 | + trace_axp209_select(data); | ||
218 | + } else { | ||
219 | + trace_axp209_tx(s->ptr, data); | ||
220 | + if (s->ptr == REG_DC_DC2_OUT_V_CTRL) { | ||
221 | + s->regs[s->ptr++] = data; | ||
222 | + } | ||
160 | + } | 223 | + } |
161 | + | 224 | + |
162 | + if (!((1 << irq) & s->exti_imr)) { | ||
163 | + /* Interrupt is masked */ | ||
164 | + return; | ||
165 | + } | ||
166 | + qemu_irq_pulse(s->irq[irq]); | ||
167 | +} | ||
168 | + | ||
169 | +static uint64_t stm32f4xx_exti_read(void *opaque, hwaddr addr, | ||
170 | + unsigned int size) | ||
171 | +{ | ||
172 | + STM32F4xxExtiState *s = opaque; | ||
173 | + | ||
174 | + trace_stm32f4xx_exti_read(addr); | ||
175 | + | ||
176 | + switch (addr) { | ||
177 | + case EXTI_IMR: | ||
178 | + return s->exti_imr; | ||
179 | + case EXTI_EMR: | ||
180 | + return s->exti_emr; | ||
181 | + case EXTI_RTSR: | ||
182 | + return s->exti_rtsr; | ||
183 | + case EXTI_FTSR: | ||
184 | + return s->exti_ftsr; | ||
185 | + case EXTI_SWIER: | ||
186 | + return s->exti_swier; | ||
187 | + case EXTI_PR: | ||
188 | + return s->exti_pr; | ||
189 | + default: | ||
190 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
191 | + "STM32F4XX_exti_read: Bad offset %x\n", (int)addr); | ||
192 | + return 0; | ||
193 | + } | ||
194 | + return 0; | 225 | + return 0; |
195 | +} | 226 | +} |
196 | + | 227 | + |
197 | +static void stm32f4xx_exti_write(void *opaque, hwaddr addr, | 228 | +static const VMStateDescription vmstate_axp209 = { |
198 | + uint64_t val64, unsigned int size) | 229 | + .name = TYPE_AXP209_PMU, |
199 | +{ | ||
200 | + STM32F4xxExtiState *s = opaque; | ||
201 | + uint32_t value = (uint32_t) val64; | ||
202 | + | ||
203 | + trace_stm32f4xx_exti_write(addr, value); | ||
204 | + | ||
205 | + switch (addr) { | ||
206 | + case EXTI_IMR: | ||
207 | + s->exti_imr = value; | ||
208 | + return; | ||
209 | + case EXTI_EMR: | ||
210 | + s->exti_emr = value; | ||
211 | + return; | ||
212 | + case EXTI_RTSR: | ||
213 | + s->exti_rtsr = value; | ||
214 | + return; | ||
215 | + case EXTI_FTSR: | ||
216 | + s->exti_ftsr = value; | ||
217 | + return; | ||
218 | + case EXTI_SWIER: | ||
219 | + s->exti_swier = value; | ||
220 | + return; | ||
221 | + case EXTI_PR: | ||
222 | + /* This bit is cleared by writing a 1 to it */ | ||
223 | + s->exti_pr &= ~value; | ||
224 | + return; | ||
225 | + default: | ||
226 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
227 | + "STM32F4XX_exti_write: Bad offset %x\n", (int)addr); | ||
228 | + } | ||
229 | +} | ||
230 | + | ||
231 | +static const MemoryRegionOps stm32f4xx_exti_ops = { | ||
232 | + .read = stm32f4xx_exti_read, | ||
233 | + .write = stm32f4xx_exti_write, | ||
234 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
235 | +}; | ||
236 | + | ||
237 | +static void stm32f4xx_exti_init(Object *obj) | ||
238 | +{ | ||
239 | + STM32F4xxExtiState *s = STM32F4XX_EXTI(obj); | ||
240 | + int i; | ||
241 | + | ||
242 | + for (i = 0; i < NUM_INTERRUPT_OUT_LINES; i++) { | ||
243 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq[i]); | ||
244 | + } | ||
245 | + | ||
246 | + memory_region_init_io(&s->mmio, obj, &stm32f4xx_exti_ops, s, | ||
247 | + TYPE_STM32F4XX_EXTI, 0x400); | ||
248 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio); | ||
249 | + | ||
250 | + qdev_init_gpio_in(DEVICE(obj), stm32f4xx_exti_set_irq, | ||
251 | + NUM_GPIO_EVENT_IN_LINES); | ||
252 | +} | ||
253 | + | ||
254 | +static const VMStateDescription vmstate_stm32f4xx_exti = { | ||
255 | + .name = TYPE_STM32F4XX_EXTI, | ||
256 | + .version_id = 1, | 230 | + .version_id = 1, |
257 | + .minimum_version_id = 1, | ||
258 | + .fields = (VMStateField[]) { | 231 | + .fields = (VMStateField[]) { |
259 | + VMSTATE_UINT32(exti_imr, STM32F4xxExtiState), | 232 | + VMSTATE_UINT8_ARRAY(regs, AXP209I2CState, NR_REGS), |
260 | + VMSTATE_UINT32(exti_emr, STM32F4xxExtiState), | 233 | + VMSTATE_UINT8(count, AXP209I2CState), |
261 | + VMSTATE_UINT32(exti_rtsr, STM32F4xxExtiState), | 234 | + VMSTATE_UINT8(ptr, AXP209I2CState), |
262 | + VMSTATE_UINT32(exti_ftsr, STM32F4xxExtiState), | ||
263 | + VMSTATE_UINT32(exti_swier, STM32F4xxExtiState), | ||
264 | + VMSTATE_UINT32(exti_pr, STM32F4xxExtiState), | ||
265 | + VMSTATE_END_OF_LIST() | 235 | + VMSTATE_END_OF_LIST() |
266 | + } | 236 | + } |
267 | +}; | 237 | +}; |
268 | + | 238 | + |
269 | +static void stm32f4xx_exti_class_init(ObjectClass *klass, void *data) | 239 | +static void axp209_class_init(ObjectClass *oc, void *data) |
270 | +{ | 240 | +{ |
271 | + DeviceClass *dc = DEVICE_CLASS(klass); | 241 | + DeviceClass *dc = DEVICE_CLASS(oc); |
272 | + | 242 | + I2CSlaveClass *isc = I2C_SLAVE_CLASS(oc); |
273 | + dc->reset = stm32f4xx_exti_reset; | 243 | + ResettableClass *rc = RESETTABLE_CLASS(oc); |
274 | + dc->vmsd = &vmstate_stm32f4xx_exti; | 244 | + |
275 | +} | 245 | + rc->phases.enter = axp209_reset_enter; |
276 | + | 246 | + dc->vmsd = &vmstate_axp209; |
277 | +static const TypeInfo stm32f4xx_exti_info = { | 247 | + isc->event = axp209_event; |
278 | + .name = TYPE_STM32F4XX_EXTI, | 248 | + isc->recv = axp209_rx; |
279 | + .parent = TYPE_SYS_BUS_DEVICE, | 249 | + isc->send = axp209_tx; |
280 | + .instance_size = sizeof(STM32F4xxExtiState), | 250 | +} |
281 | + .instance_init = stm32f4xx_exti_init, | 251 | + |
282 | + .class_init = stm32f4xx_exti_class_init, | 252 | +static const TypeInfo axp209_info = { |
253 | + .name = TYPE_AXP209_PMU, | ||
254 | + .parent = TYPE_I2C_SLAVE, | ||
255 | + .instance_size = sizeof(AXP209I2CState), | ||
256 | + .class_init = axp209_class_init | ||
283 | +}; | 257 | +}; |
284 | + | 258 | + |
285 | +static void stm32f4xx_exti_register_types(void) | 259 | +static void axp209_register_devices(void) |
286 | +{ | 260 | +{ |
287 | + type_register_static(&stm32f4xx_exti_info); | 261 | + type_register_static(&axp209_info); |
288 | +} | 262 | +} |
289 | + | 263 | + |
290 | +type_init(stm32f4xx_exti_register_types) | 264 | +type_init(axp209_register_devices); |
291 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | 265 | diff --git a/MAINTAINERS b/MAINTAINERS |
292 | index XXXXXXX..XXXXXXX 100644 | 266 | index XXXXXXX..XXXXXXX 100644 |
293 | --- a/hw/arm/Kconfig | 267 | --- a/MAINTAINERS |
294 | +++ b/hw/arm/Kconfig | 268 | +++ b/MAINTAINERS |
295 | @@ -XXX,XX +XXX,XX @@ config STM32F405_SOC | 269 | @@ -XXX,XX +XXX,XX @@ ARM Machines |
296 | bool | 270 | Allwinner-a10 |
297 | select ARM_V7M | 271 | M: Beniamino Galvani <b.galvani@gmail.com> |
298 | select STM32F4XX_SYSCFG | 272 | M: Peter Maydell <peter.maydell@linaro.org> |
299 | + select STM32F4XX_EXTI | 273 | +R: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
300 | 274 | L: qemu-arm@nongnu.org | |
301 | config XLNX_ZYNQMP_ARM | 275 | S: Odd Fixes |
302 | bool | 276 | F: hw/*/allwinner* |
277 | F: include/hw/*/allwinner* | ||
278 | F: hw/arm/cubieboard.c | ||
279 | F: docs/system/arm/cubieboard.rst | ||
280 | +F: hw/misc/axp209.c | ||
281 | |||
282 | Allwinner-h3 | ||
283 | M: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
303 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | 284 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig |
304 | index XXXXXXX..XXXXXXX 100644 | 285 | index XXXXXXX..XXXXXXX 100644 |
305 | --- a/hw/misc/Kconfig | 286 | --- a/hw/misc/Kconfig |
306 | +++ b/hw/misc/Kconfig | 287 | +++ b/hw/misc/Kconfig |
307 | @@ -XXX,XX +XXX,XX @@ config STM32F2XX_SYSCFG | 288 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10_CCM |
308 | config STM32F4XX_SYSCFG | 289 | config ALLWINNER_A10_DRAMC |
309 | bool | 290 | bool |
310 | 291 | ||
311 | +config STM32F4XX_EXTI | 292 | +config AXP209_PMU |
312 | + bool | 293 | + bool |
313 | + | 294 | + depends on I2C |
314 | config MIPS_ITU | 295 | + |
315 | bool | 296 | source macio/Kconfig |
316 | 297 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | |
298 | index XXXXXXX..XXXXXXX 100644 | ||
299 | --- a/hw/misc/meson.build | ||
300 | +++ b/hw/misc/meson.build | ||
301 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c' | ||
302 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
303 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c')) | ||
304 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c')) | ||
305 | +softmmu_ss.add(when: 'CONFIG_AXP209_PMU', if_true: files('axp209.c')) | ||
306 | softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c')) | ||
307 | softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c')) | ||
308 | softmmu_ss.add(when: 'CONFIG_ECCMEMCTL', if_true: files('eccmemctl.c')) | ||
317 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | 309 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
318 | index XXXXXXX..XXXXXXX 100644 | 310 | index XXXXXXX..XXXXXXX 100644 |
319 | --- a/hw/misc/trace-events | 311 | --- a/hw/misc/trace-events |
320 | +++ b/hw/misc/trace-events | 312 | +++ b/hw/misc/trace-events |
321 | @@ -XXX,XX +XXX,XX @@ stm32f4xx_pulse_exti(int irq) "Pulse EXTI: %d" | 313 | @@ -XXX,XX +XXX,XX @@ allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" |
322 | stm32f4xx_syscfg_read(uint64_t addr) "reg read: addr: 0x%" PRIx64 " " | 314 | avr_power_read(uint8_t value) "power_reduc read value:%u" |
323 | stm32f4xx_syscfg_write(uint64_t addr, uint64_t data) "reg write: addr: 0x%" PRIx64 " val: 0x%" PRIx64 "" | 315 | avr_power_write(uint8_t value) "power_reduc write value:%u" |
324 | 316 | ||
325 | +# stm32f4xx_exti | 317 | +# axp209.c |
326 | +stm32f4xx_exti_set_irq(int irq, int leve) "Set EXTI: %d to %d" | 318 | +axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8 |
327 | +stm32f4xx_exti_read(uint64_t addr) "reg read: addr: 0x%" PRIx64 " " | 319 | +axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8 |
328 | +stm32f4xx_exti_write(uint64_t addr, uint64_t data) "reg write: addr: 0x%" PRIx64 " val: 0x%" PRIx64 "" | 320 | +axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8 |
329 | + | 321 | + |
330 | # tz-mpc.c | 322 | # eccmemctl.c |
331 | tz_mpc_reg_read(uint32_t offset, uint64_t data, unsigned size) "TZ MPC regs read: offset 0x%x data 0x%" PRIx64 " size %u" | 323 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" |
332 | tz_mpc_reg_write(uint32_t offset, uint64_t data, unsigned size) "TZ MPC regs write: offset 0x%x data 0x%" PRIx64 " size %u" | 324 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" |
333 | -- | 325 | -- |
334 | 2.20.1 | 326 | 2.34.1 |
335 | |||
336 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | SPL Boot for Cubieboard expects AXP209 connected to I2C0 bus. | ||
4 | |||
5 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Message-id: 20221226220303.14420-6-strahinja.p.jankovic@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/cubieboard.c | 6 ++++++ | ||
12 | hw/arm/Kconfig | 1 + | ||
13 | 2 files changed, 7 insertions(+) | ||
14 | |||
15 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/cubieboard.c | ||
18 | +++ b/hw/arm/cubieboard.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "hw/boards.h" | ||
21 | #include "hw/qdev-properties.h" | ||
22 | #include "hw/arm/allwinner-a10.h" | ||
23 | +#include "hw/i2c/i2c.h" | ||
24 | |||
25 | static struct arm_boot_info cubieboard_binfo = { | ||
26 | .loader_start = AW_A10_SDRAM_BASE, | ||
27 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
28 | BlockBackend *blk; | ||
29 | BusState *bus; | ||
30 | DeviceState *carddev; | ||
31 | + I2CBus *i2c; | ||
32 | |||
33 | /* BIOS is not supported by this board */ | ||
34 | if (machine->firmware) { | ||
35 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
36 | exit(1); | ||
37 | } | ||
38 | |||
39 | + /* Connect AXP 209 */ | ||
40 | + i2c = I2C_BUS(qdev_get_child_bus(DEVICE(&a10->i2c0), "i2c")); | ||
41 | + i2c_slave_create_simple(i2c, "axp209_pmu", 0x34); | ||
42 | + | ||
43 | /* Retrieve SD bus */ | ||
44 | di = drive_get(IF_SD, 0, 0); | ||
45 | blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
46 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/Kconfig | ||
49 | +++ b/hw/arm/Kconfig | ||
50 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
51 | select ALLWINNER_A10_DRAMC | ||
52 | select ALLWINNER_EMAC | ||
53 | select ALLWINNER_I2C | ||
54 | + select AXP209_PMU | ||
55 | select SERIAL | ||
56 | select UNIMP | ||
57 | |||
58 | -- | ||
59 | 2.34.1 | ||
60 | |||
61 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | These definitions are specific to the A10 SoC and don't need | 3 | This patch enables copying of SPL from MMC if `-kernel` parameter is not |
4 | to be exported to the different Allwinner peripherals. | 4 | passed when starting QEMU. SPL is copied to SRAM_A. |
5 | 5 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | The approach is reused from Allwinner H3 implementation. |
7 | Message-id: 20191230110953.25496-4-f4bug@amsat.org | 7 | |
8 | Tested with Armbian and custom Yocto image. | ||
9 | |||
10 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
11 | |||
12 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
13 | Message-id: 20221226220303.14420-7-strahinja.p.jankovic@gmail.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | 15 | --- |
11 | include/hw/arm/allwinner-a10.h | 6 ------ | 16 | include/hw/arm/allwinner-a10.h | 21 +++++++++++++++++++++ |
12 | hw/arm/allwinner-a10.c | 6 ++++++ | 17 | hw/arm/allwinner-a10.c | 18 ++++++++++++++++++ |
13 | 2 files changed, 6 insertions(+), 6 deletions(-) | 18 | hw/arm/cubieboard.c | 5 +++++ |
19 | 3 files changed, 44 insertions(+) | ||
14 | 20 | ||
15 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 21 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
16 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/allwinner-a10.h | 23 | --- a/include/hw/arm/allwinner-a10.h |
18 | +++ b/include/hw/arm/allwinner-a10.h | 24 | +++ b/include/hw/arm/allwinner-a10.h |
19 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ |
26 | #include "hw/misc/allwinner-a10-ccm.h" | ||
27 | #include "hw/misc/allwinner-a10-dramc.h" | ||
28 | #include "hw/i2c/allwinner-i2c.h" | ||
29 | +#include "sysemu/block-backend.h" | ||
30 | |||
20 | #include "target/arm/cpu.h" | 31 | #include "target/arm/cpu.h" |
21 | 32 | #include "qom/object.h" | |
22 | 33 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | |
23 | -#define AW_A10_PIC_REG_BASE 0x01c20400 | 34 | OHCISysBusState ohci[AW_A10_NUM_USB]; |
24 | -#define AW_A10_PIT_REG_BASE 0x01c20c00 | 35 | }; |
25 | -#define AW_A10_UART0_REG_BASE 0x01c28000 | 36 | |
26 | -#define AW_A10_EMAC_BASE 0x01c0b000 | 37 | +/** |
27 | -#define AW_A10_SATA_BASE 0x01c18000 | 38 | + * Emulate Boot ROM firmware setup functionality. |
28 | - | 39 | + * |
29 | #define AW_A10_SDRAM_BASE 0x40000000 | 40 | + * A real Allwinner A10 SoC contains a Boot ROM |
30 | 41 | + * which is the first code that runs right after | |
31 | #define TYPE_AW_A10 "allwinner-a10" | 42 | + * the SoC is powered on. The Boot ROM is responsible |
43 | + * for loading user code (e.g. a bootloader) from any | ||
44 | + * of the supported external devices and writing the | ||
45 | + * downloaded code to internal SRAM. After loading the SoC | ||
46 | + * begins executing the code written to SRAM. | ||
47 | + * | ||
48 | + * This function emulates the Boot ROM by copying 32 KiB | ||
49 | + * of data at offset 8 KiB from the given block device and writes it to | ||
50 | + * the start of the first internal SRAM memory. | ||
51 | + * | ||
52 | + * @s: Allwinner A10 state object pointer | ||
53 | + * @blk: Block backend device object pointer | ||
54 | + */ | ||
55 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk); | ||
56 | + | ||
57 | #endif | ||
32 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | 58 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
33 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/arm/allwinner-a10.c | 60 | --- a/hw/arm/allwinner-a10.c |
35 | +++ b/hw/arm/allwinner-a10.c | 61 | +++ b/hw/arm/allwinner-a10.c |
36 | @@ -XXX,XX +XXX,XX @@ | 62 | @@ -XXX,XX +XXX,XX @@ |
37 | #include "hw/misc/unimp.h" | ||
38 | #include "sysemu/sysemu.h" | 63 | #include "sysemu/sysemu.h" |
39 | 64 | #include "hw/boards.h" | |
40 | +#define AW_A10_PIC_REG_BASE 0x01c20400 | 65 | #include "hw/usb/hcd-ohci.h" |
41 | +#define AW_A10_PIT_REG_BASE 0x01c20c00 | 66 | +#include "hw/loader.h" |
42 | +#define AW_A10_UART0_REG_BASE 0x01c28000 | 67 | |
43 | +#define AW_A10_EMAC_BASE 0x01c0b000 | 68 | +#define AW_A10_SRAM_A_BASE 0x00000000 |
44 | +#define AW_A10_SATA_BASE 0x01c18000 | 69 | #define AW_A10_DRAMC_BASE 0x01c01000 |
70 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
71 | #define AW_A10_CCM_BASE 0x01c20000 | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
74 | #define AW_A10_I2C0_BASE 0x01c2ac00 | ||
75 | |||
76 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk) | ||
77 | +{ | ||
78 | + const int64_t rom_size = 32 * KiB; | ||
79 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); | ||
80 | + | ||
81 | + if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { | ||
82 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", | ||
83 | + __func__); | ||
84 | + return; | ||
85 | + } | ||
86 | + | ||
87 | + rom_add_blob("allwinner-a10.bootrom", buffer, rom_size, | ||
88 | + rom_size, AW_A10_SRAM_A_BASE, | ||
89 | + NULL, NULL, NULL, NULL, false); | ||
90 | +} | ||
45 | + | 91 | + |
46 | static void aw_a10_init(Object *obj) | 92 | static void aw_a10_init(Object *obj) |
47 | { | 93 | { |
48 | AwA10State *s = AW_A10(obj); | 94 | AwA10State *s = AW_A10(obj); |
95 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/hw/arm/cubieboard.c | ||
98 | +++ b/hw/arm/cubieboard.c | ||
99 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
100 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, | ||
101 | machine->ram); | ||
102 | |||
103 | + /* Load target kernel or start using BootROM */ | ||
104 | + if (!machine->kernel_filename && blk && blk_is_available(blk)) { | ||
105 | + /* Use Boot ROM to copy data from SD card to SRAM */ | ||
106 | + allwinner_a10_bootrom_setup(a10, blk); | ||
107 | + } | ||
108 | /* TODO create and connect IDE devices for ide_drive_get() */ | ||
109 | |||
110 | cubieboard_binfo.ram_size = machine->ram_size; | ||
49 | -- | 111 | -- |
50 | 2.20.1 | 112 | 2.34.1 |
51 | |||
52 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | The kernel image and DeviceTree blob are built by the Armbian | 3 | Cubieboard now can boot directly from SD card, without the need to pass |
4 | project (based on Debian): | 4 | `-kernel` parameter. Update Avocado tests to cover this functionality. |
5 | https://docs.armbian.com/Developer-Guide_Build-Preparation/ | ||
6 | 5 | ||
7 | The cpio image used comes from the linux-build-test project: | 6 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
8 | https://github.com/groeck/linux-build-test | 7 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
9 | 8 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | |
10 | If ARM is a target being built, "make check-acceptance" will | 9 | Message-id: 20221226220303.14420-8-strahinja.p.jankovic@gmail.com |
11 | automatically include this test by the use of the "arch:arm" tags. | ||
12 | |||
13 | Alternatively, this test can be run using: | ||
14 | |||
15 | $ avocado --show=console run -t machine:cubieboard tests/acceptance/boot_linux_console.py | ||
16 | console: Uncompressing Linux... done, booting the kernel. | ||
17 | console: Booting Linux on physical CPU 0x0 | ||
18 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
19 | [...] | ||
20 | console: ahci-sunxi 1c18000.sata: Linked as a consumer to regulator.4 | ||
21 | console: ahci-sunxi 1c18000.sata: controller can't do 64bit DMA, forcing 32bit | ||
22 | console: ahci-sunxi 1c18000.sata: AHCI 0001.0000 32 slots 1 ports 1.5 Gbps 0x1 impl platform mode | ||
23 | console: ahci-sunxi 1c18000.sata: flags: ncq only | ||
24 | console: scsi host0: ahci-sunxi | ||
25 | console: ata1: SATA max UDMA/133 mmio [mem 0x01c18000-0x01c18fff] port 0x100 irq 27 | ||
26 | console: of_cfs_init | ||
27 | console: of_cfs_init: OK | ||
28 | console: vcc3v0: disabling | ||
29 | console: vcc5v0: disabling | ||
30 | console: usb1-vbus: disabling | ||
31 | console: usb2-vbus: disabling | ||
32 | console: ata1: SATA link up 1.5 Gbps (SStatus 113 SControl 300) | ||
33 | console: ata1.00: ATA-7: QEMU HARDDISK, 2.5+, max UDMA/100 | ||
34 | console: ata1.00: 40960 sectors, multi 16: LBA48 NCQ (depth 32) | ||
35 | console: ata1.00: applying bridge limits | ||
36 | console: ata1.00: configured for UDMA/100 | ||
37 | console: scsi 0:0:0:0: Direct-Access ATA QEMU HARDDISK 2.5+ PQ: 0 ANSI: 5 | ||
38 | console: sd 0:0:0:0: Attached scsi generic sg0 type 0 | ||
39 | console: sd 0:0:0:0: [sda] 40960 512-byte logical blocks: (21.0 MB/20.0 MiB) | ||
40 | console: sd 0:0:0:0: [sda] Write Protect is off | ||
41 | console: sd 0:0:0:0: [sda] Write cache: enabled, read cache: enabled, doesn't support DPO or FUA | ||
42 | console: sd 0:0:0:0: [sda] Attached SCSI disk | ||
43 | console: EXT4-fs (sda): mounting ext2 file system using the ext4 subsystem | ||
44 | console: EXT4-fs (sda): mounted filesystem without journal. Opts: (null) | ||
45 | console: VFS: Mounted root (ext2 filesystem) readonly on device 8:0. | ||
46 | [...] | ||
47 | console: cat /proc/partitions | ||
48 | console: / # cat /proc/partitions | ||
49 | console: major minor #blocks name | ||
50 | console: 1 0 4096 ram0 | ||
51 | console: 1 1 4096 ram1 | ||
52 | console: 1 2 4096 ram2 | ||
53 | console: 1 3 4096 ram3 | ||
54 | console: 8 0 20480 sda | ||
55 | console: reboot | ||
56 | console: / # reboot | ||
57 | [...] | ||
58 | console: sd 0:0:0:0: [sda] Synchronizing SCSI cache | ||
59 | console: reboot: Restarting system | ||
60 | PASS (48.39 s) | ||
61 | |||
62 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
63 | Message-id: 20191230110953.25496-3-f4bug@amsat.org | ||
64 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
65 | --- | 11 | --- |
66 | tests/acceptance/boot_linux_console.py | 44 ++++++++++++++++++++++++++ | 12 | tests/avocado/boot_linux_console.py | 47 +++++++++++++++++++++++++++++ |
67 | 1 file changed, 44 insertions(+) | 13 | 1 file changed, 47 insertions(+) |
68 | 14 | ||
69 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | 15 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py |
70 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
71 | --- a/tests/acceptance/boot_linux_console.py | 17 | --- a/tests/avocado/boot_linux_console.py |
72 | +++ b/tests/acceptance/boot_linux_console.py | 18 | +++ b/tests/avocado/boot_linux_console.py |
73 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | 19 | @@ -XXX,XX +XXX,XX @@ def test_arm_cubieboard_sata(self): |
74 | exec_command_and_wait_for_pattern(self, 'reboot', | 20 | 'sda') |
75 | 'reboot: Restarting system') | 21 | # cubieboard's reboot is not functioning; omit reboot test. |
76 | 22 | ||
77 | + def test_arm_cubieboard_sata(self): | 23 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') |
24 | + def test_arm_cubieboard_openwrt_22_03_2(self): | ||
78 | + """ | 25 | + """ |
79 | + :avocado: tags=arch:arm | 26 | + :avocado: tags=arch:arm |
80 | + :avocado: tags=machine:cubieboard | 27 | + :avocado: tags=machine:cubieboard |
28 | + :avocado: tags=device:sd | ||
81 | + """ | 29 | + """ |
82 | + deb_url = ('https://apt.armbian.com/pool/main/l/' | 30 | + |
83 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') | 31 | + # This test download a 7.5 MiB compressed image and expand it |
84 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' | 32 | + # to 126 MiB. |
85 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | 33 | + image_url = ('https://downloads.openwrt.org/releases/22.03.2/targets/' |
86 | + kernel_path = self.extract_from_deb(deb_path, | 34 | + 'sunxi/cortexa8/openwrt-22.03.2-sunxi-cortexa8-' |
87 | + '/boot/vmlinuz-4.20.7-sunxi') | 35 | + 'cubietech_a10-cubieboard-ext4-sdcard.img.gz') |
88 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun4i-a10-cubieboard.dtb' | 36 | + image_hash = ('94b5ecbfbc0b3b56276e5146b899eafa' |
89 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | 37 | + '2ac5dc2d08733d6705af9f144f39f554') |
90 | + rootfs_url = ('https://github.com/groeck/linux-build-test/raw/' | 38 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash, |
91 | + '2eb0a73b5d5a28df3170c546ddaaa9757e1e0848/rootfs/' | 39 | + algorithm='sha256') |
92 | + 'arm/rootfs-armv5.ext2.gz') | 40 | + image_path = archive.extract(image_path_gz, self.workdir) |
93 | + rootfs_hash = '093e89d2b4d982234bf528bc9fb2f2f17a9d1f93' | 41 | + image_pow2ceil_expand(image_path) |
94 | + rootfs_path_gz = self.fetch_asset(rootfs_url, asset_hash=rootfs_hash) | ||
95 | + rootfs_path = os.path.join(self.workdir, 'rootfs.cpio') | ||
96 | + archive.gzip_uncompress(rootfs_path_gz, rootfs_path) | ||
97 | + | 42 | + |
98 | + self.vm.set_console() | 43 | + self.vm.set_console() |
99 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | 44 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', |
100 | + 'console=ttyS0,115200 ' | 45 | + '-nic', 'user', |
101 | + 'usbcore.nousb ' | ||
102 | + 'root=/dev/sda ro ' | ||
103 | + 'panic=-1 noreboot') | ||
104 | + self.vm.add_args('-kernel', kernel_path, | ||
105 | + '-dtb', dtb_path, | ||
106 | + '-drive', 'if=none,format=raw,id=disk0,file=' | ||
107 | + + rootfs_path, | ||
108 | + '-device', 'ide-hd,bus=ide.0,drive=disk0', | ||
109 | + '-append', kernel_command_line, | ||
110 | + '-no-reboot') | 46 | + '-no-reboot') |
111 | + self.vm.launch() | 47 | + self.vm.launch() |
112 | + self.wait_for_console_pattern('Boot successful.') | 48 | + |
49 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
50 | + 'usbcore.nousb ' | ||
51 | + 'noreboot') | ||
52 | + | ||
53 | + self.wait_for_console_pattern('U-Boot SPL') | ||
54 | + | ||
55 | + interrupt_interactive_console_until_pattern( | ||
56 | + self, 'Hit any key to stop autoboot:', '=>') | ||
57 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + | ||
58 | + kernel_command_line + "'", '=>') | ||
59 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); | ||
60 | + | ||
61 | + self.wait_for_console_pattern( | ||
62 | + 'Please press Enter to activate this console.') | ||
63 | + | ||
64 | + exec_command_and_wait_for_pattern(self, ' ', 'root@') | ||
113 | + | 65 | + |
114 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | 66 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', |
115 | + 'Allwinner sun4i/sun5i') | 67 | + 'Allwinner sun4i/sun5i') |
116 | + exec_command_and_wait_for_pattern(self, 'cat /proc/partitions', | 68 | + # cubieboard's reboot is not functioning; omit reboot test. |
117 | + 'sda') | ||
118 | + exec_command_and_wait_for_pattern(self, 'reboot', | ||
119 | + 'reboot: Restarting system') | ||
120 | + | 69 | + |
121 | def test_s390x_s390_ccw_virtio(self): | 70 | @skipUnless(os.getenv('AVOCADO_TIMEOUT_EXPECTED'), 'Test might timeout') |
71 | def test_arm_quanta_gsj(self): | ||
122 | """ | 72 | """ |
123 | :avocado: tags=arch:s390x | ||
124 | -- | 73 | -- |
125 | 2.20.1 | 74 | 2.34.1 |
126 | |||
127 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | During the conversion to decodetree, the setting of | 3 | Don't dereference CPUTLBEntryFull until we verify that |
4 | ISSIs16Bit got lost. This causes the guest os to | 4 | the page is valid. Move the other user-only info field |
5 | incorrectly adjust trapping memory operations. | 5 | updates after the valid check to match. |
6 | 6 | ||
7 | Cc: qemu-stable@nongnu.org | 7 | Cc: qemu-stable@nongnu.org |
8 | Fixes: 46beb58efbb8a2a32 ("target/arm: Convert T16, load (literal)") | 8 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1412 |
9 | Reported-by: Jeff Kubascik <jeff.kubascik@dornerworks.com> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20200117004618.2742-3-richard.henderson@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Message-id: 20230104190056.305143-1-richard.henderson@linaro.org |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 13 | --- |
15 | target/arm/translate.c | 3 +++ | 14 | target/arm/sve_helper.c | 14 +++++++++----- |
16 | 1 file changed, 3 insertions(+) | 15 | 1 file changed, 9 insertions(+), 5 deletions(-) |
17 | 16 | ||
18 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 17 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c |
19 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/translate.c | 19 | --- a/target/arm/sve_helper.c |
21 | +++ b/target/arm/translate.c | 20 | +++ b/target/arm/sve_helper.c |
22 | @@ -XXX,XX +XXX,XX @@ static ISSInfo make_issinfo(DisasContext *s, int rd, bool p, bool w) | 21 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, |
23 | /* ISS not valid if writeback */ | 22 | #ifdef CONFIG_USER_ONLY |
24 | if (p && !w) { | 23 | flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault, |
25 | ret = rd; | 24 | &info->host, retaddr); |
26 | + if (s->base.pc_next - s->pc_curr == 2) { | 25 | - memset(&info->attrs, 0, sizeof(info->attrs)); |
27 | + ret |= ISSIs16Bit; | 26 | - /* Require both ANON and MTE; see allocation_tag_mem(). */ |
28 | + } | 27 | - info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); |
29 | } else { | 28 | #else |
30 | ret = ISSInvalid; | 29 | CPUTLBEntryFull *full; |
30 | flags = probe_access_full(env, addr, access_type, mmu_idx, nofault, | ||
31 | &info->host, &full, retaddr); | ||
32 | - info->attrs = full->attrs; | ||
33 | - info->tagged = full->pte_attrs == 0xf0; | ||
34 | #endif | ||
35 | info->flags = flags; | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | ||
38 | return false; | ||
31 | } | 39 | } |
40 | |||
41 | +#ifdef CONFIG_USER_ONLY | ||
42 | + memset(&info->attrs, 0, sizeof(info->attrs)); | ||
43 | + /* Require both ANON and MTE; see allocation_tag_mem(). */ | ||
44 | + info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); | ||
45 | +#else | ||
46 | + info->attrs = full->attrs; | ||
47 | + info->tagged = full->pte_attrs == 0xf0; | ||
48 | +#endif | ||
49 | + | ||
50 | /* Ensure that info->host[] is relative to addr, not addr + mem_off. */ | ||
51 | info->host -= mem_off; | ||
52 | return true; | ||
32 | -- | 53 | -- |
33 | 2.20.1 | 54 | 2.34.1 |
34 | 55 | ||
35 | 56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Since pxa255_init() must map the device in the system memory, | ||
4 | there is no point in passing get_system_memory() by argument. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-2-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 2 +- | ||
12 | hw/arm/gumstix.c | 3 +-- | ||
13 | hw/arm/pxa2xx.c | 4 +++- | ||
14 | hw/arm/tosa.c | 2 +- | ||
15 | 4 files changed, 6 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/pxa.h | ||
20 | +++ b/include/hw/arm/pxa.h | ||
21 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
22 | |||
23 | PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
24 | const char *revision); | ||
25 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size); | ||
26 | +PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
27 | |||
28 | #endif /* PXA_H */ | ||
29 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/gumstix.c | ||
32 | +++ b/hw/arm/gumstix.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
34 | { | ||
35 | PXA2xxState *cpu; | ||
36 | DriveInfo *dinfo; | ||
37 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
38 | |||
39 | uint32_t connex_rom = 0x01000000; | ||
40 | uint32_t connex_ram = 0x04000000; | ||
41 | |||
42 | - cpu = pxa255_init(address_space_mem, connex_ram); | ||
43 | + cpu = pxa255_init(connex_ram); | ||
44 | |||
45 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
46 | if (!dinfo && !qtest_enabled()) { | ||
47 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/pxa2xx.c | ||
50 | +++ b/hw/arm/pxa2xx.c | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | #include "qemu/error-report.h" | ||
53 | #include "qemu/module.h" | ||
54 | #include "qapi/error.h" | ||
55 | +#include "exec/address-spaces.h" | ||
56 | #include "cpu.h" | ||
57 | #include "hw/sysbus.h" | ||
58 | #include "migration/vmstate.h" | ||
59 | @@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
60 | } | ||
61 | |||
62 | /* Initialise a PXA255 integrated chip (ARM based core). */ | ||
63 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size) | ||
64 | +PXA2xxState *pxa255_init(unsigned int sdram_size) | ||
65 | { | ||
66 | + MemoryRegion *address_space = get_system_memory(); | ||
67 | PXA2xxState *s; | ||
68 | int i; | ||
69 | DriveInfo *dinfo; | ||
70 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/arm/tosa.c | ||
73 | +++ b/hw/arm/tosa.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static void tosa_init(MachineState *machine) | ||
75 | TC6393xbState *tmio; | ||
76 | DeviceState *scp0, *scp1; | ||
77 | |||
78 | - mpu = pxa255_init(address_space_mem, tosa_binfo.ram_size); | ||
79 | + mpu = pxa255_init(tosa_binfo.ram_size); | ||
80 | |||
81 | memory_region_init_rom(rom, NULL, "tosa.rom", TOSA_ROM, &error_fatal); | ||
82 | memory_region_add_subregion(address_space_mem, 0, rom); | ||
83 | -- | ||
84 | 2.34.1 | ||
85 | |||
86 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Since pxa270_init() must map the device in the system memory, | ||
4 | there is no point in passing get_system_memory() by argument. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-3-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 3 +-- | ||
12 | hw/arm/gumstix.c | 3 +-- | ||
13 | hw/arm/mainstone.c | 10 ++++------ | ||
14 | hw/arm/pxa2xx.c | 4 ++-- | ||
15 | hw/arm/spitz.c | 6 ++---- | ||
16 | hw/arm/z2.c | 3 +-- | ||
17 | 6 files changed, 11 insertions(+), 18 deletions(-) | ||
18 | |||
19 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/include/hw/arm/pxa.h | ||
22 | +++ b/include/hw/arm/pxa.h | ||
23 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
24 | |||
25 | # define PA_FMT "0x%08lx" | ||
26 | |||
27 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
28 | - const char *revision); | ||
29 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision); | ||
30 | PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
31 | |||
32 | #endif /* PXA_H */ | ||
33 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/hw/arm/gumstix.c | ||
36 | +++ b/hw/arm/gumstix.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
38 | { | ||
39 | PXA2xxState *cpu; | ||
40 | DriveInfo *dinfo; | ||
41 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
42 | |||
43 | uint32_t verdex_rom = 0x02000000; | ||
44 | uint32_t verdex_ram = 0x10000000; | ||
45 | |||
46 | - cpu = pxa270_init(address_space_mem, verdex_ram, machine->cpu_type); | ||
47 | + cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
48 | |||
49 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
50 | if (!dinfo && !qtest_enabled()) { | ||
51 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/mainstone.c | ||
54 | +++ b/hw/arm/mainstone.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info mainstone_binfo = { | ||
56 | .ram_size = 0x04000000, | ||
57 | }; | ||
58 | |||
59 | -static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
60 | - MachineState *machine, | ||
61 | +static void mainstone_common_init(MachineState *machine, | ||
62 | enum mainstone_model_e model, int arm_id) | ||
63 | { | ||
64 | uint32_t sector_len = 256 * 1024; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
66 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
67 | |||
68 | /* Setup CPU & memory */ | ||
69 | - mpu = pxa270_init(address_space_mem, mainstone_binfo.ram_size, | ||
70 | - machine->cpu_type); | ||
71 | + mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
72 | memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
73 | &error_fatal); | ||
74 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
75 | + memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
76 | |||
77 | /* There are two 32MiB flash devices on the board */ | ||
78 | for (i = 0; i < 2; i ++) { | ||
79 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
80 | |||
81 | static void mainstone_init(MachineState *machine) | ||
82 | { | ||
83 | - mainstone_common_init(get_system_memory(), machine, mainstone, 0x196); | ||
84 | + mainstone_common_init(machine, mainstone, 0x196); | ||
85 | } | ||
86 | |||
87 | static void mainstone2_machine_init(MachineClass *mc) | ||
88 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/hw/arm/pxa2xx.c | ||
91 | +++ b/hw/arm/pxa2xx.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_reset(void *opaque, int line, int level) | ||
93 | } | ||
94 | |||
95 | /* Initialise a PXA270 integrated chip (ARM based core). */ | ||
96 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
97 | - unsigned int sdram_size, const char *cpu_type) | ||
98 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *cpu_type) | ||
99 | { | ||
100 | + MemoryRegion *address_space = get_system_memory(); | ||
101 | PXA2xxState *s; | ||
102 | int i; | ||
103 | DriveInfo *dinfo; | ||
104 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/hw/arm/spitz.c | ||
107 | +++ b/hw/arm/spitz.c | ||
108 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | ||
109 | SpitzMachineState *sms = SPITZ_MACHINE(machine); | ||
110 | enum spitz_model_e model = smc->model; | ||
111 | PXA2xxState *mpu; | ||
112 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
113 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
114 | |||
115 | /* Setup CPU & memory */ | ||
116 | - mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, | ||
117 | - machine->cpu_type); | ||
118 | + mpu = pxa270_init(spitz_binfo.ram_size, machine->cpu_type); | ||
119 | sms->mpu = mpu; | ||
120 | |||
121 | sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M); | ||
122 | |||
123 | memory_region_init_rom(rom, NULL, "spitz.rom", SPITZ_ROM, &error_fatal); | ||
124 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
125 | + memory_region_add_subregion(get_system_memory(), 0, rom); | ||
126 | |||
127 | /* Setup peripherals */ | ||
128 | spitz_keyboard_register(mpu); | ||
129 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/arm/z2.c | ||
132 | +++ b/hw/arm/z2.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
134 | |||
135 | static void z2_init(MachineState *machine) | ||
136 | { | ||
137 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
138 | uint32_t sector_len = 0x10000; | ||
139 | PXA2xxState *mpu; | ||
140 | DriveInfo *dinfo; | ||
141 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
142 | DeviceState *wm; | ||
143 | |||
144 | /* Setup CPU & memory */ | ||
145 | - mpu = pxa270_init(address_space_mem, z2_binfo.ram_size, machine->cpu_type); | ||
146 | + mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
150 | -- | ||
151 | 2.34.1 | ||
152 | |||
153 | diff view generated by jsdifflib |
1 | From: Jeff Kubascik <jeff.kubascik@dornerworks.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The IAR0/IAR1 register is used to acknowledge an interrupt - a read of the | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | register activates the highest priority pending interrupt and provides its | ||
5 | interrupt ID. Activating an interrupt can change the CPU's virtual interrupt | ||
6 | state - this change makes sure the virtual irq state is updated. | ||
7 | 4 | ||
8 | Signed-off-by: Jeff Kubascik <jeff.kubascik@dornerworks.com> | 5 | Add definitions for RAM / Flash / Flash blocksize. |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | |
10 | Message-id: 20200113154607.97032-1-jeff.kubascik@dornerworks.com | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-4-philmd@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | hw/intc/arm_gicv3_cpuif.c | 3 +++ | 12 | hw/arm/collie.c | 16 ++++++++++------ |
14 | 1 file changed, 3 insertions(+) | 13 | 1 file changed, 10 insertions(+), 6 deletions(-) |
15 | 14 | ||
16 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 15 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/intc/arm_gicv3_cpuif.c | 17 | --- a/hw/arm/collie.c |
19 | +++ b/hw/intc/arm_gicv3_cpuif.c | 18 | +++ b/hw/arm/collie.c |
20 | @@ -XXX,XX +XXX,XX @@ static uint64_t icv_iar_read(CPUARMState *env, const ARMCPRegInfo *ri) | 19 | @@ -XXX,XX +XXX,XX @@ |
21 | 20 | #include "cpu.h" | |
22 | trace_gicv3_icv_iar_read(ri->crm == 8 ? 0 : 1, | 21 | #include "qom/object.h" |
23 | gicv3_redist_affid(cs), intid); | 22 | |
23 | +#define RAM_SIZE (512 * MiB) | ||
24 | +#define FLASH_SIZE (32 * MiB) | ||
25 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
24 | + | 26 | + |
25 | + gicv3_cpuif_virt_update(cs); | 27 | struct CollieMachineState { |
26 | + | 28 | MachineState parent; |
27 | return intid; | 29 | |
30 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CollieMachineState, COLLIE_MACHINE) | ||
31 | |||
32 | static struct arm_boot_info collie_binfo = { | ||
33 | .loader_start = SA_SDCS0, | ||
34 | - .ram_size = 0x20000000, | ||
35 | + .ram_size = RAM_SIZE, | ||
36 | }; | ||
37 | |||
38 | static void collie_init(MachineState *machine) | ||
39 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | ||
40 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); | ||
41 | |||
42 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
43 | - pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, | ||
44 | + pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, | ||
45 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
46 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
47 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
48 | |||
49 | dinfo = drive_get(IF_PFLASH, 0, 1); | ||
50 | - pflash_cfi01_register(SA_CS1, "collie.fl2", 0x02000000, | ||
51 | + pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, | ||
52 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
53 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
54 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
55 | |||
56 | sysbus_create_simple("scoop", 0x40800000, NULL); | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ static void collie_machine_class_init(ObjectClass *oc, void *data) | ||
59 | mc->init = collie_init; | ||
60 | mc->ignore_memory_transaction_failures = true; | ||
61 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("sa1110"); | ||
62 | - mc->default_ram_size = 0x20000000; | ||
63 | + mc->default_ram_size = RAM_SIZE; | ||
64 | mc->default_ram_id = "strongarm.sdram"; | ||
28 | } | 65 | } |
29 | 66 | ||
30 | -- | 67 | -- |
31 | 2.20.1 | 68 | 2.34.1 |
32 | 69 | ||
33 | 70 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109115316.2235-5-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/arm/collie.c | 17 +++++++---------- | ||
9 | 1 file changed, 7 insertions(+), 10 deletions(-) | ||
10 | |||
11 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/arm/collie.c | ||
14 | +++ b/hw/arm/collie.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info collie_binfo = { | ||
16 | |||
17 | static void collie_init(MachineState *machine) | ||
18 | { | ||
19 | - DriveInfo *dinfo; | ||
20 | MachineClass *mc = MACHINE_GET_CLASS(machine); | ||
21 | CollieMachineState *cms = COLLIE_MACHINE(machine); | ||
22 | |||
23 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | ||
24 | |||
25 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); | ||
26 | |||
27 | - dinfo = drive_get(IF_PFLASH, 0, 0); | ||
28 | - pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, | ||
29 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
30 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
31 | - | ||
32 | - dinfo = drive_get(IF_PFLASH, 0, 1); | ||
33 | - pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, | ||
34 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
35 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
36 | + for (unsigned i = 0; i < 2; i++) { | ||
37 | + DriveInfo *dinfo = drive_get(IF_PFLASH, 0, i); | ||
38 | + pflash_cfi01_register(i ? SA_CS1 : SA_CS0, | ||
39 | + i ? "collie.fl2" : "collie.fl1", FLASH_SIZE, | ||
40 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
41 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
42 | + } | ||
43 | |||
44 | sysbus_create_simple("scoop", 0x40800000, NULL); | ||
45 | |||
46 | -- | ||
47 | 2.34.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | We won't reuse the CPU IRQ/FIQ variables. Simplify by calling | 3 | Add a comment describing the Connex uses a Numonyx RC28F128J3F75 |
4 | qdev_get_gpio_in() in place. | 4 | flash, and the Verdex uses a Micron RC28F256P30TFA. |
5 | |||
6 | Correct the Verdex machine description (we model the 'Pro' board). | ||
5 | 7 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Message-id: 20191230110953.25496-6-f4bug@amsat.org | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20230109115316.2235-6-philmd@linaro.org | ||
11 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | 13 | --- |
11 | hw/arm/allwinner-a10.c | 9 ++++----- | 14 | hw/arm/gumstix.c | 6 ++++-- |
12 | 1 file changed, 4 insertions(+), 5 deletions(-) | 15 | 1 file changed, 4 insertions(+), 2 deletions(-) |
13 | 16 | ||
14 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | 17 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/allwinner-a10.c | 19 | --- a/hw/arm/gumstix.c |
17 | +++ b/hw/arm/allwinner-a10.c | 20 | +++ b/hw/arm/gumstix.c |
18 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | 21 | @@ -XXX,XX +XXX,XX @@ |
22 | * Contributions after 2012-01-13 are licensed under the terms of the | ||
23 | * GNU GPL, version 2 or (at your option) any later version. | ||
24 | */ | ||
25 | - | ||
26 | + | ||
27 | /* | ||
28 | * Example usage: | ||
29 | * | ||
30 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
31 | exit(1); | ||
32 | } | ||
33 | |||
34 | + /* Numonyx RC28F128J3F75 */ | ||
35 | if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, | ||
36 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
37 | sector_len, 2, 0, 0, 0, 0, 0)) { | ||
38 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
39 | exit(1); | ||
40 | } | ||
41 | |||
42 | + /* Micron RC28F256P30TFA */ | ||
43 | if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | ||
44 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
45 | sector_len, 2, 0, 0, 0, 0, 0)) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data) | ||
19 | { | 47 | { |
20 | AwA10State *s = AW_A10(dev); | 48 | MachineClass *mc = MACHINE_CLASS(oc); |
21 | SysBusDevice *sysbusdev; | 49 | |
22 | - qemu_irq fiq, irq; | 50 | - mc->desc = "Gumstix Verdex (PXA270)"; |
23 | Error *err = NULL; | 51 | + mc->desc = "Gumstix Verdex Pro XL6P COMs (PXA270)"; |
24 | 52 | mc->init = verdex_init; | |
25 | object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err); | 53 | mc->ignore_memory_transaction_failures = true; |
26 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | 54 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); |
27 | error_propagate(errp, err); | ||
28 | return; | ||
29 | } | ||
30 | - irq = qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ); | ||
31 | - fiq = qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ); | ||
32 | |||
33 | object_property_set_bool(OBJECT(&s->intc), true, "realized", &err); | ||
34 | if (err != NULL) { | ||
35 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
36 | } | ||
37 | sysbusdev = SYS_BUS_DEVICE(&s->intc); | ||
38 | sysbus_mmio_map(sysbusdev, 0, AW_A10_PIC_REG_BASE); | ||
39 | - sysbus_connect_irq(sysbusdev, 0, irq); | ||
40 | - sysbus_connect_irq(sysbusdev, 1, fiq); | ||
41 | + sysbus_connect_irq(sysbusdev, 0, | ||
42 | + qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ)); | ||
43 | + sysbus_connect_irq(sysbusdev, 1, | ||
44 | + qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ)); | ||
45 | qdev_pass_gpios(DEVICE(&s->intc), dev, NULL); | ||
46 | |||
47 | object_property_set_bool(OBJECT(&s->timer), true, "realized", &err); | ||
48 | -- | 55 | -- |
49 | 2.20.1 | 56 | 2.34.1 |
50 | 57 | ||
51 | 58 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | This test boots a Linux kernel on a CubieBoard and verify | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | the serial output is working. | ||
5 | 4 | ||
6 | The kernel image and DeviceTree blob are built by the Armbian | 5 | Add definitions for RAM / Flash / Flash blocksize. |
7 | project (based on Debian): | ||
8 | https://docs.armbian.com/Developer-Guide_Build-Preparation/ | ||
9 | |||
10 | The cpio image used comes from the linux-build-test project: | ||
11 | https://github.com/groeck/linux-build-test | ||
12 | |||
13 | If ARM is a target being built, "make check-acceptance" will | ||
14 | automatically include this test by the use of the "arch:arm" tags. | ||
15 | |||
16 | Alternatively, this test can be run using: | ||
17 | |||
18 | $ avocado --show=console run -t machine:cubieboard tests/acceptance/boot_linux_console.py | ||
19 | console: Uncompressing Linux... done, booting the kernel. | ||
20 | console: Booting Linux on physical CPU 0x0 | ||
21 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
22 | console: CPU: ARMv7 Processor [410fc080] revision 0 (ARMv7), cr=50c5387d | ||
23 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT nonaliasing instruction cache | ||
24 | console: OF: fdt: Machine model: Cubietech Cubieboard | ||
25 | [...] | ||
26 | console: Boot successful. | ||
27 | console: cat /proc/cpuinfo | ||
28 | console: / # cat /proc/cpuinfo | ||
29 | console: processor : 0 | ||
30 | console: model name : ARMv7 Processor rev 0 (v7l) | ||
31 | console: BogoMIPS : 832.51 | ||
32 | [...] | ||
33 | console: Hardware : Allwinner sun4i/sun5i Families | ||
34 | console: Revision : 0000 | ||
35 | console: Serial : 0000000000000000 | ||
36 | console: cat /proc/iomem | ||
37 | console: / # cat /proc/iomem | ||
38 | console: 01c00000-01c0002f : system-control@1c00000 | ||
39 | console: 01c02000-01c02fff : dma-controller@1c02000 | ||
40 | console: 01c05000-01c05fff : spi@1c05000 | ||
41 | console: 01c0b080-01c0b093 : mdio@1c0b080 | ||
42 | console: 01c0c000-01c0cfff : lcd-controller@1c0c000 | ||
43 | console: 01c0d000-01c0dfff : lcd-controller@1c0d000 | ||
44 | console: 01c0f000-01c0ffff : mmc@1c0f000 | ||
45 | [...] | ||
46 | PASS (54.35 s) | ||
47 | 6 | ||
48 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
49 | Reviewed-by: Wainer dos Santos Moschetta <wainersm@redhat.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
50 | Tested-by: Wainer dos Santos Moschetta <wainersm@redhat.com> | 9 | Message-id: 20230109115316.2235-7-philmd@linaro.org |
51 | Message-id: 20191230110953.25496-2-f4bug@amsat.org | 10 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> |
52 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
53 | --- | 12 | --- |
54 | tests/acceptance/boot_linux_console.py | 41 ++++++++++++++++++++++++++ | 13 | hw/arm/gumstix.c | 27 ++++++++++++++------------- |
55 | 1 file changed, 41 insertions(+) | 14 | 1 file changed, 14 insertions(+), 13 deletions(-) |
56 | 15 | ||
57 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | 16 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
58 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
59 | --- a/tests/acceptance/boot_linux_console.py | 18 | --- a/hw/arm/gumstix.c |
60 | +++ b/tests/acceptance/boot_linux_console.py | 19 | +++ b/hw/arm/gumstix.c |
61 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | 20 | @@ -XXX,XX +XXX,XX @@ |
62 | self.wait_for_console_pattern('Boot successful.') | 21 | */ |
63 | # TODO user command, for now the uart is stuck | 22 | |
64 | 23 | #include "qemu/osdep.h" | |
65 | + def test_arm_cubieboard_initrd(self): | 24 | +#include "qemu/units.h" |
66 | + """ | 25 | #include "qemu/error-report.h" |
67 | + :avocado: tags=arch:arm | 26 | #include "hw/arm/pxa.h" |
68 | + :avocado: tags=machine:cubieboard | 27 | #include "net/net.h" |
69 | + """ | 28 | @@ -XXX,XX +XXX,XX @@ |
70 | + deb_url = ('https://apt.armbian.com/pool/main/l/' | 29 | #include "sysemu/qtest.h" |
71 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') | 30 | #include "cpu.h" |
72 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' | 31 | |
73 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | 32 | -static const int sector_len = 128 * 1024; |
74 | + kernel_path = self.extract_from_deb(deb_path, | 33 | +#define CONNEX_FLASH_SIZE (16 * MiB) |
75 | + '/boot/vmlinuz-4.20.7-sunxi') | 34 | +#define CONNEX_RAM_SIZE (64 * MiB) |
76 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun4i-a10-cubieboard.dtb' | ||
77 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | ||
78 | + initrd_url = ('https://github.com/groeck/linux-build-test/raw/' | ||
79 | + '2eb0a73b5d5a28df3170c546ddaaa9757e1e0848/rootfs/' | ||
80 | + 'arm/rootfs-armv5.cpio.gz') | ||
81 | + initrd_hash = '2b50f1873e113523967806f4da2afe385462ff9b' | ||
82 | + initrd_path_gz = self.fetch_asset(initrd_url, asset_hash=initrd_hash) | ||
83 | + initrd_path = os.path.join(self.workdir, 'rootfs.cpio') | ||
84 | + archive.gzip_uncompress(initrd_path_gz, initrd_path) | ||
85 | + | 35 | + |
86 | + self.vm.set_console() | 36 | +#define VERDEX_FLASH_SIZE (32 * MiB) |
87 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | 37 | +#define VERDEX_RAM_SIZE (256 * MiB) |
88 | + 'console=ttyS0,115200 ' | ||
89 | + 'usbcore.nousb ' | ||
90 | + 'panic=-1 noreboot') | ||
91 | + self.vm.add_args('-kernel', kernel_path, | ||
92 | + '-dtb', dtb_path, | ||
93 | + '-initrd', initrd_path, | ||
94 | + '-append', kernel_command_line, | ||
95 | + '-no-reboot') | ||
96 | + self.vm.launch() | ||
97 | + self.wait_for_console_pattern('Boot successful.') | ||
98 | + | 38 | + |
99 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | 39 | +#define FLASH_SECTOR_SIZE (128 * KiB) |
100 | + 'Allwinner sun4i/sun5i') | 40 | |
101 | + exec_command_and_wait_for_pattern(self, 'cat /proc/iomem', | 41 | static void connex_init(MachineState *machine) |
102 | + 'system-control@1c00000') | 42 | { |
103 | + exec_command_and_wait_for_pattern(self, 'reboot', | 43 | PXA2xxState *cpu; |
104 | + 'reboot: Restarting system') | 44 | DriveInfo *dinfo; |
105 | + | 45 | |
106 | def test_s390x_s390_ccw_virtio(self): | 46 | - uint32_t connex_rom = 0x01000000; |
107 | """ | 47 | - uint32_t connex_ram = 0x04000000; |
108 | :avocado: tags=arch:s390x | 48 | - |
49 | - cpu = pxa255_init(connex_ram); | ||
50 | + cpu = pxa255_init(CONNEX_RAM_SIZE); | ||
51 | |||
52 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
53 | if (!dinfo && !qtest_enabled()) { | ||
54 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
55 | } | ||
56 | |||
57 | /* Numonyx RC28F128J3F75 */ | ||
58 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, | ||
59 | + if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | ||
60 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
61 | - sector_len, 2, 0, 0, 0, 0, 0)) { | ||
62 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
63 | error_report("Error registering flash memory"); | ||
64 | exit(1); | ||
65 | } | ||
66 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
67 | PXA2xxState *cpu; | ||
68 | DriveInfo *dinfo; | ||
69 | |||
70 | - uint32_t verdex_rom = 0x02000000; | ||
71 | - uint32_t verdex_ram = 0x10000000; | ||
72 | - | ||
73 | - cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
74 | + cpu = pxa270_init(VERDEX_RAM_SIZE, machine->cpu_type); | ||
75 | |||
76 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
77 | if (!dinfo && !qtest_enabled()) { | ||
78 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
79 | } | ||
80 | |||
81 | /* Micron RC28F256P30TFA */ | ||
82 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | ||
83 | + if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
84 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
85 | - sector_len, 2, 0, 0, 0, 0, 0)) { | ||
86 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
87 | error_report("Error registering flash memory"); | ||
88 | exit(1); | ||
89 | } | ||
109 | -- | 90 | -- |
110 | 2.20.1 | 91 | 2.34.1 |
111 | 92 | ||
112 | 93 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-8-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/mainstone.c | 18 ++++++++++-------- | ||
13 | 1 file changed, 10 insertions(+), 8 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/mainstone.c | ||
18 | +++ b/hw/arm/mainstone.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | * GNU GPL, version 2 or (at your option) any later version. | ||
21 | */ | ||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qemu/error-report.h" | ||
25 | #include "qapi/error.h" | ||
26 | #include "hw/arm/pxa.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const struct keymap map[0xE0] = { | ||
28 | |||
29 | enum mainstone_model_e { mainstone }; | ||
30 | |||
31 | -#define MAINSTONE_RAM 0x04000000 | ||
32 | -#define MAINSTONE_ROM 0x00800000 | ||
33 | -#define MAINSTONE_FLASH 0x02000000 | ||
34 | +#define MAINSTONE_RAM_SIZE (64 * MiB) | ||
35 | +#define MAINSTONE_ROM_SIZE (8 * MiB) | ||
36 | +#define MAINSTONE_FLASH_SIZE (32 * MiB) | ||
37 | |||
38 | static struct arm_boot_info mainstone_binfo = { | ||
39 | .loader_start = PXA2XX_SDRAM_BASE, | ||
40 | - .ram_size = 0x04000000, | ||
41 | + .ram_size = MAINSTONE_RAM_SIZE, | ||
42 | }; | ||
43 | |||
44 | +#define FLASH_SECTOR_SIZE (256 * KiB) | ||
45 | + | ||
46 | static void mainstone_common_init(MachineState *machine, | ||
47 | enum mainstone_model_e model, int arm_id) | ||
48 | { | ||
49 | - uint32_t sector_len = 256 * 1024; | ||
50 | hwaddr mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 }; | ||
51 | PXA2xxState *mpu; | ||
52 | DeviceState *mst_irq; | ||
53 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
54 | |||
55 | /* Setup CPU & memory */ | ||
56 | mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
57 | - memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
58 | + memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM_SIZE, | ||
59 | &error_fatal); | ||
60 | memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
63 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
64 | if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
65 | i ? "mainstone.flash1" : "mainstone.flash0", | ||
66 | - MAINSTONE_FLASH, | ||
67 | + MAINSTONE_FLASH_SIZE, | ||
68 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
70 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | error_report("Error registering flash memory"); | ||
72 | exit(1); | ||
73 | } | ||
74 | -- | ||
75 | 2.34.1 | ||
76 | |||
77 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-9-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/musicpal.c | 9 ++++++--- | ||
13 | 1 file changed, 6 insertions(+), 3 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/musicpal.c | ||
18 | +++ b/hw/arm/musicpal.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | */ | ||
21 | |||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qapi/error.h" | ||
25 | #include "cpu.h" | ||
26 | #include "hw/sysbus.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo musicpal_key_info = { | ||
28 | .class_init = musicpal_key_class_init, | ||
29 | }; | ||
30 | |||
31 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
32 | + | ||
33 | static struct arm_boot_info musicpal_binfo = { | ||
34 | .loader_start = 0x0, | ||
35 | .board_id = 0x20e, | ||
36 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | ||
37 | BlockBackend *blk = blk_by_legacy_dinfo(dinfo); | ||
38 | |||
39 | flash_size = blk_getlength(blk); | ||
40 | - if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && | ||
41 | - flash_size != 32*1024*1024) { | ||
42 | + if (flash_size != 8 * MiB && flash_size != 16 * MiB && | ||
43 | + flash_size != 32 * MiB) { | ||
44 | error_report("Invalid flash image size"); | ||
45 | exit(1); | ||
46 | } | ||
47 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | ||
48 | */ | ||
49 | pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX, | ||
50 | "musicpal.flash", flash_size, | ||
51 | - blk, 0x10000, | ||
52 | + blk, FLASH_SECTOR_SIZE, | ||
53 | MP_FLASH_SIZE_MAX / flash_size, | ||
54 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, | ||
55 | 0x5555, 0x2AAA, 0); | ||
56 | -- | ||
57 | 2.34.1 | ||
58 | |||
59 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | The total_ram_v1/total_ram_v2 definitions were never used. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109115316.2235-10-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/omap_sx1.c | 2 -- | ||
11 | 1 file changed, 2 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/omap_sx1.c | ||
16 | +++ b/hw/arm/omap_sx1.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { | ||
18 | #define flash0_size (16 * 1024 * 1024) | ||
19 | #define flash1_size ( 8 * 1024 * 1024) | ||
20 | #define flash2_size (32 * 1024 * 1024) | ||
21 | -#define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE) | ||
22 | -#define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE) | ||
23 | |||
24 | static struct arm_boot_info sx1_binfo = { | ||
25 | .loader_start = OMAP_EMIFF_BASE, | ||
26 | -- | ||
27 | 2.34.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109115316.2235-11-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/omap_sx1.c | 33 +++++++++++++++++---------------- | ||
11 | 1 file changed, 17 insertions(+), 16 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/omap_sx1.c | ||
16 | +++ b/hw/arm/omap_sx1.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
19 | */ | ||
20 | #include "qemu/osdep.h" | ||
21 | +#include "qemu/units.h" | ||
22 | #include "qapi/error.h" | ||
23 | #include "ui/console.h" | ||
24 | #include "hw/arm/omap.h" | ||
25 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { | ||
26 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
27 | }; | ||
28 | |||
29 | -#define sdram_size 0x02000000 | ||
30 | -#define sector_size (128 * 1024) | ||
31 | -#define flash0_size (16 * 1024 * 1024) | ||
32 | -#define flash1_size ( 8 * 1024 * 1024) | ||
33 | -#define flash2_size (32 * 1024 * 1024) | ||
34 | +#define SDRAM_SIZE (32 * MiB) | ||
35 | +#define SECTOR_SIZE (128 * KiB) | ||
36 | +#define FLASH0_SIZE (16 * MiB) | ||
37 | +#define FLASH1_SIZE (8 * MiB) | ||
38 | +#define FLASH2_SIZE (32 * MiB) | ||
39 | |||
40 | static struct arm_boot_info sx1_binfo = { | ||
41 | .loader_start = OMAP_EMIFF_BASE, | ||
42 | - .ram_size = sdram_size, | ||
43 | + .ram_size = SDRAM_SIZE, | ||
44 | .board_id = 0x265, | ||
45 | }; | ||
46 | |||
47 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
48 | static uint32_t cs3val = 0x00001139; | ||
49 | DriveInfo *dinfo; | ||
50 | int fl_idx; | ||
51 | - uint32_t flash_size = flash0_size; | ||
52 | + uint32_t flash_size = FLASH0_SIZE; | ||
53 | |||
54 | if (machine->ram_size != mc->default_ram_size) { | ||
55 | char *sz = size_to_str(mc->default_ram_size); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
57 | } | ||
58 | |||
59 | if (version == 2) { | ||
60 | - flash_size = flash2_size; | ||
61 | + flash_size = FLASH2_SIZE; | ||
62 | } | ||
63 | |||
64 | memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, machine->ram); | ||
65 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
66 | if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
67 | "omap_sx1.flash0-1", flash_size, | ||
68 | blk_by_legacy_dinfo(dinfo), | ||
69 | - sector_size, 4, 0, 0, 0, 0, 0)) { | ||
70 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
72 | fl_idx); | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
75 | (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
76 | MemoryRegion *flash_1 = g_new(MemoryRegion, 1); | ||
77 | memory_region_init_rom(flash_1, NULL, "omap_sx1.flash1-0", | ||
78 | - flash1_size, &error_fatal); | ||
79 | + FLASH1_SIZE, &error_fatal); | ||
80 | memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1); | ||
81 | |||
82 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
83 | - "sx1.cs1", OMAP_CS1_SIZE - flash1_size); | ||
84 | + "sx1.cs1", OMAP_CS1_SIZE - FLASH1_SIZE); | ||
85 | memory_region_add_subregion(address_space, | ||
86 | - OMAP_CS1_BASE + flash1_size, &cs[1]); | ||
87 | + OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
88 | |||
89 | if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
90 | - "omap_sx1.flash1-1", flash1_size, | ||
91 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
92 | blk_by_legacy_dinfo(dinfo), | ||
93 | - sector_size, 4, 0, 0, 0, 0, 0)) { | ||
94 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
95 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
96 | fl_idx); | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v2_class_init(ObjectClass *oc, void *data) | ||
99 | mc->init = sx1_init_v2; | ||
100 | mc->ignore_memory_transaction_failures = true; | ||
101 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
102 | - mc->default_ram_size = sdram_size; | ||
103 | + mc->default_ram_size = SDRAM_SIZE; | ||
104 | mc->default_ram_id = "omap1.dram"; | ||
105 | } | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v1_class_init(ObjectClass *oc, void *data) | ||
108 | mc->init = sx1_init_v1; | ||
109 | mc->ignore_memory_transaction_failures = true; | ||
110 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
111 | - mc->default_ram_size = sdram_size; | ||
112 | + mc->default_ram_size = SDRAM_SIZE; | ||
113 | mc->default_ram_id = "omap1.dram"; | ||
114 | } | ||
115 | |||
116 | -- | ||
117 | 2.34.1 | ||
118 | |||
119 | diff view generated by jsdifflib |
1 | From: Jeff Kubascik <jeff.kubascik@dornerworks.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The IL bit is set for 32-bit instructions, thus passing false | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | with the is_16bit parameter to syn_data_abort_with_iss() makes | ||
5 | a syn mask that always has the IL bit set. | ||
6 | 4 | ||
7 | Pass is_16bit as true to make the initial syn mask have IL=0, | 5 | Add the FLASH_SECTOR_SIZE definition. |
8 | so that the final IL value comes from or'ing template_syn. | ||
9 | 6 | ||
10 | Cc: qemu-stable@nongnu.org | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | Fixes: aaa1f954d4ca ("target-arm: A64: Create Instruction Syndromes for Data Aborts") | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Signed-off-by: Jeff Kubascik <jeff.kubascik@dornerworks.com> | 9 | Message-id: 20230109115316.2235-12-philmd@linaro.org |
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20200117004618.2742-2-richard.henderson@linaro.org | ||
15 | [rth: Extracted this as a self-contained bug fix from a larger patch] | ||
16 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 11 | --- |
20 | target/arm/tlb_helper.c | 2 +- | 12 | hw/arm/z2.c | 6 ++++-- |
21 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 4 insertions(+), 2 deletions(-) |
22 | 14 | ||
23 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | 15 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c |
24 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/target/arm/tlb_helper.c | 17 | --- a/hw/arm/z2.c |
26 | +++ b/target/arm/tlb_helper.c | 18 | +++ b/hw/arm/z2.c |
27 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t merge_syn_data_abort(uint32_t template_syn, | 19 | @@ -XXX,XX +XXX,XX @@ |
28 | syn = syn_data_abort_with_iss(same_el, | 20 | */ |
29 | 0, 0, 0, 0, 0, | 21 | |
30 | ea, 0, s1ptw, is_write, fsc, | 22 | #include "qemu/osdep.h" |
31 | - false); | 23 | +#include "qemu/units.h" |
32 | + true); | 24 | #include "hw/arm/pxa.h" |
33 | /* Merge the runtime syndrome with the template syndrome. */ | 25 | #include "hw/arm/boot.h" |
34 | syn |= template_syn; | 26 | #include "hw/i2c/i2c.h" |
27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
28 | .class_init = aer915_class_init, | ||
29 | }; | ||
30 | |||
31 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
32 | + | ||
33 | static void z2_init(MachineState *machine) | ||
34 | { | ||
35 | - uint32_t sector_len = 0x10000; | ||
36 | PXA2xxState *mpu; | ||
37 | DriveInfo *dinfo; | ||
38 | void *z2_lcd; | ||
39 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
40 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
41 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
42 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
43 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
44 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
45 | error_report("Error registering flash memory"); | ||
46 | exit(1); | ||
35 | } | 47 | } |
36 | -- | 48 | -- |
37 | 2.20.1 | 49 | 2.34.1 |
38 | 50 | ||
39 | 51 | diff view generated by jsdifflib |
1 | From: Jeff Kubascik <jeff.kubascik@dornerworks.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The wfi instruction can be configured to be trapped by a higher exception | 3 | Upon introduction in commit b8433303fb ("Set proper device-width |
4 | level, such as the EL2 hypervisor. When the instruction is trapped, the | 4 | for vexpress flash"), ve_pflash_cfi01_register() was calling |
5 | program counter should contain the address of the wfi instruction that | 5 | qdev_init_nofail() which can not fail. This call was later |
6 | caused the exception. The program counter is adjusted for this in the wfi op | 6 | converted with a script to use &error_fatal, still unable to |
7 | helper function. | 7 | fail. Remove the unreachable code. |
8 | 8 | ||
9 | However, this correction is done to env->pc, which only applies to AArch64 | 9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | mode. For AArch32, the program counter is stored in env->regs[15]. This | ||
11 | adds an if-else statement to modify the correct program counter location | ||
12 | based on the the current CPU mode. | ||
13 | |||
14 | Signed-off-by: Jeff Kubascik <jeff.kubascik@dornerworks.com> | ||
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20230109115316.2235-13-philmd@linaro.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 13 | --- |
18 | target/arm/op_helper.c | 7 ++++++- | 14 | hw/arm/vexpress.c | 10 +--------- |
19 | 1 file changed, 6 insertions(+), 1 deletion(-) | 15 | 1 file changed, 1 insertion(+), 9 deletions(-) |
20 | 16 | ||
21 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 17 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c |
22 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/op_helper.c | 19 | --- a/hw/arm/vexpress.c |
24 | +++ b/target/arm/op_helper.c | 20 | +++ b/hw/arm/vexpress.c |
25 | @@ -XXX,XX +XXX,XX @@ void HELPER(wfi)(CPUARMState *env, uint32_t insn_len) | 21 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) |
22 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
23 | pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0", | ||
24 | dinfo); | ||
25 | - if (!pflash0) { | ||
26 | - error_report("vexpress: error registering flash 0"); | ||
27 | - exit(1); | ||
28 | - } | ||
29 | |||
30 | if (map[VE_NORFLASHALIAS] != -1) { | ||
31 | /* Map flash 0 as an alias into low memory */ | ||
32 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
26 | } | 33 | } |
27 | 34 | ||
28 | if (target_el) { | 35 | dinfo = drive_get(IF_PFLASH, 0, 1); |
29 | - env->pc -= insn_len; | 36 | - if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", |
30 | + if (env->aarch64) { | 37 | - dinfo)) { |
31 | + env->pc -= insn_len; | 38 | - error_report("vexpress: error registering flash 1"); |
32 | + } else { | 39 | - exit(1); |
33 | + env->regs[15] -= insn_len; | 40 | - } |
34 | + } | 41 | + ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); |
35 | + | 42 | |
36 | raise_exception(env, EXCP_UDEF, syn_wfx(1, 0xe, 0, insn_len == 2), | 43 | sram_size = 0x2000000; |
37 | target_el); | 44 | memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, |
38 | } | ||
39 | -- | 45 | -- |
40 | 2.20.1 | 46 | 2.34.1 |
41 | 47 | ||
42 | 48 | diff view generated by jsdifflib |
1 | From: Masahiro Yamada <masahiroy@kernel.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | According to the specification "Semihosting for AArch32 and Aarch64", | 3 | Since its QOM'ification in commit 368a354f02 ("pflash_cfi0x: |
4 | the SYS_OPEN operation should return: | 4 | QOMified") the pflash_cfi01_register() function does not fail. |
5 | 5 | ||
6 | - A nonzero handle if the call is successful | 6 | This call was later converted with a script to use &error_fatal, |
7 | - -1 if the call is not successful | 7 | still unable to fail. Remove the unreachable code. |
8 | 8 | ||
9 | So, it should never return 0. | 9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | |||
11 | Prior to commit 35e9a0a8ce4b ("target/arm/arm-semi: Make semihosting | ||
12 | code hand out its own file descriptors"), the guest fd matched to the | ||
13 | host fd. It returned a nonzero handle on success since the fd 0 is | ||
14 | already used for stdin. | ||
15 | |||
16 | Now that the guest fd is the index of guestfd_array, it starts from 0. | ||
17 | |||
18 | I noticed this issue particularly because Trusted Firmware-A built with | ||
19 | PLAT=qemu is no longer working. Its io_semihosting driver only handles | ||
20 | a positive return value as a valid filehandle. | ||
21 | |||
22 | Basically, there are two ways to fix this: | ||
23 | |||
24 | - Use (guestfd - 1) as the index of guestfs_arrary. We need to insert | ||
25 | increment/decrement to convert the guestfd and the array index back | ||
26 | and forth. | ||
27 | |||
28 | - Keep using guestfd as the index of guestfs_array. The first entry | ||
29 | of guestfs_array is left unused. | ||
30 | |||
31 | I thought the latter is simpler. We end up with wasting a small piece | ||
32 | of memory for the unused first entry of guestfd_array, but this is | ||
33 | probably not a big deal. | ||
34 | |||
35 | Fixes: 35e9a0a8ce4b ("target/arm/arm-semi: Make semihosting code hand out its own file descriptors") | ||
36 | Cc: qemu-stable@nongnu.org | ||
37 | Signed-off-by: Masahiro Yamada <masahiroy@kernel.org> | ||
38 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
39 | Message-id: 20200109041228.10131-1-masahiroy@kernel.org | 11 | Message-id: 20230109115316.2235-14-philmd@linaro.org |
40 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
41 | --- | 13 | --- |
42 | target/arm/arm-semi.c | 5 +++-- | 14 | hw/arm/gumstix.c | 18 ++++++------------ |
43 | 1 file changed, 3 insertions(+), 2 deletions(-) | 15 | hw/arm/mainstone.c | 13 +++++-------- |
16 | hw/arm/omap_sx1.c | 22 ++++++++-------------- | ||
17 | hw/arm/versatilepb.c | 6 ++---- | ||
18 | hw/arm/z2.c | 9 +++------ | ||
19 | 5 files changed, 24 insertions(+), 44 deletions(-) | ||
44 | 20 | ||
45 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | 21 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
46 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
47 | --- a/target/arm/arm-semi.c | 23 | --- a/hw/arm/gumstix.c |
48 | +++ b/target/arm/arm-semi.c | 24 | +++ b/hw/arm/gumstix.c |
49 | @@ -XXX,XX +XXX,XX @@ static int alloc_guestfd(void) | 25 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) |
50 | guestfd_array = g_array_new(FALSE, TRUE, sizeof(GuestFD)); | ||
51 | } | 26 | } |
52 | 27 | ||
53 | - for (i = 0; i < guestfd_array->len; i++) { | 28 | /* Numonyx RC28F128J3F75 */ |
54 | + /* SYS_OPEN should return nonzero handle on success. Start guestfd from 1 */ | 29 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
55 | + for (i = 1; i < guestfd_array->len; i++) { | 30 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
56 | GuestFD *gf = &g_array_index(guestfd_array, GuestFD, i); | 31 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
57 | 32 | - error_report("Error registering flash memory"); | |
58 | if (gf->type == GuestFDUnused) { | 33 | - exit(1); |
59 | @@ -XXX,XX +XXX,XX @@ static GuestFD *do_get_guestfd(int guestfd) | 34 | - } |
60 | return NULL; | 35 | + pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
36 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
37 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
38 | |||
39 | /* Interrupt line of NIC is connected to GPIO line 36 */ | ||
40 | smc91c111_init(&nd_table[0], 0x04000300, | ||
41 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
61 | } | 42 | } |
62 | 43 | ||
63 | - if (guestfd < 0 || guestfd >= guestfd_array->len) { | 44 | /* Micron RC28F256P30TFA */ |
64 | + if (guestfd <= 0 || guestfd >= guestfd_array->len) { | 45 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, |
65 | return NULL; | 46 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
47 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
48 | - error_report("Error registering flash memory"); | ||
49 | - exit(1); | ||
50 | - } | ||
51 | + pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
52 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
53 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
54 | |||
55 | /* Interrupt line of NIC is connected to GPIO line 99 */ | ||
56 | smc91c111_init(&nd_table[0], 0x04000300, | ||
57 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/arm/mainstone.c | ||
60 | +++ b/hw/arm/mainstone.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
62 | /* There are two 32MiB flash devices on the board */ | ||
63 | for (i = 0; i < 2; i ++) { | ||
64 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
65 | - if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
66 | - i ? "mainstone.flash1" : "mainstone.flash0", | ||
67 | - MAINSTONE_FLASH_SIZE, | ||
68 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
70 | - error_report("Error registering flash memory"); | ||
71 | - exit(1); | ||
72 | - } | ||
73 | + pflash_cfi01_register(mainstone_flash_base[i], | ||
74 | + i ? "mainstone.flash1" : "mainstone.flash0", | ||
75 | + MAINSTONE_FLASH_SIZE, | ||
76 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
77 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
66 | } | 78 | } |
67 | 79 | ||
80 | mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS, | ||
81 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/hw/arm/omap_sx1.c | ||
84 | +++ b/hw/arm/omap_sx1.c | ||
85 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
86 | |||
87 | fl_idx = 0; | ||
88 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
89 | - if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
90 | - "omap_sx1.flash0-1", flash_size, | ||
91 | - blk_by_legacy_dinfo(dinfo), | ||
92 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
93 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
94 | - fl_idx); | ||
95 | - } | ||
96 | + pflash_cfi01_register(OMAP_CS0_BASE, | ||
97 | + "omap_sx1.flash0-1", flash_size, | ||
98 | + blk_by_legacy_dinfo(dinfo), | ||
99 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
100 | fl_idx++; | ||
101 | } | ||
102 | |||
103 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
104 | memory_region_add_subregion(address_space, | ||
105 | OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
106 | |||
107 | - if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
108 | - "omap_sx1.flash1-1", FLASH1_SIZE, | ||
109 | - blk_by_legacy_dinfo(dinfo), | ||
110 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
111 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
112 | - fl_idx); | ||
113 | - } | ||
114 | + pflash_cfi01_register(OMAP_CS1_BASE, | ||
115 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
116 | + blk_by_legacy_dinfo(dinfo), | ||
117 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
118 | fl_idx++; | ||
119 | } else { | ||
120 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
121 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/hw/arm/versatilepb.c | ||
124 | +++ b/hw/arm/versatilepb.c | ||
125 | @@ -XXX,XX +XXX,XX @@ static void versatile_init(MachineState *machine, int board_id) | ||
126 | /* 0x34000000 NOR Flash */ | ||
127 | |||
128 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
129 | - if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
130 | + pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
131 | VERSATILE_FLASH_SIZE, | ||
132 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
133 | VERSATILE_FLASH_SECT_SIZE, | ||
134 | - 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) { | ||
135 | - fprintf(stderr, "qemu: Error registering flash memory.\n"); | ||
136 | - } | ||
137 | + 4, 0x0089, 0x0018, 0x0000, 0x0, 0); | ||
138 | |||
139 | versatile_binfo.ram_size = machine->ram_size; | ||
140 | versatile_binfo.board_id = board_id; | ||
141 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/hw/arm/z2.c | ||
144 | +++ b/hw/arm/z2.c | ||
145 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
146 | mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | - if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
150 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
151 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
152 | - error_report("Error registering flash memory"); | ||
153 | - exit(1); | ||
154 | - } | ||
155 | + pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
156 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
157 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
158 | |||
159 | /* setup keypad */ | ||
160 | pxa27x_register_keypad(mpu->kp, map, 0x100); | ||
68 | -- | 161 | -- |
69 | 2.20.1 | 162 | 2.34.1 |
70 | 163 | ||
71 | 164 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | To avoid forward-declaring PXA2xxI2CState, declare | ||
4 | PXA2XX_I2C before its use in pxa2xx_i2c_init() prototype. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109140306.23161-2-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 6 +++--- | ||
12 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
13 | |||
14 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/include/hw/arm/pxa.h | ||
17 | +++ b/include/hw/arm/pxa.h | ||
18 | @@ -XXX,XX +XXX,XX @@ void pxa27x_register_keypad(PXA2xxKeyPadState *kp, | ||
19 | const struct keymap *map, int size); | ||
20 | |||
21 | /* pxa2xx.c */ | ||
22 | -typedef struct PXA2xxI2CState PXA2xxI2CState; | ||
23 | +#define TYPE_PXA2XX_I2C "pxa2xx_i2c" | ||
24 | +OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) | ||
25 | + | ||
26 | PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base, | ||
27 | qemu_irq irq, uint32_t page_size); | ||
28 | I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s); | ||
29 | |||
30 | -#define TYPE_PXA2XX_I2C "pxa2xx_i2c" | ||
31 | typedef struct PXA2xxI2SState PXA2xxI2SState; | ||
32 | -OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) | ||
33 | |||
34 | #define TYPE_PXA2XX_FIR "pxa2xx-fir" | ||
35 | OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxFIrState, PXA2XX_FIR) | ||
36 | -- | ||
37 | 2.34.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Add a local 'struct omap_gpif_s *' variable to improve readability. | ||
4 | (This also eases next commit conversion). | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109140306.23161-3-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/gpio/omap_gpio.c | 3 ++- | ||
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
13 | |||
14 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/gpio/omap_gpio.c | ||
17 | +++ b/hw/gpio/omap_gpio.c | ||
18 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { | ||
19 | /* General-Purpose I/O of OMAP1 */ | ||
20 | static void omap_gpio_set(void *opaque, int line, int level) | ||
21 | { | ||
22 | - struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1; | ||
23 | + struct omap_gpif_s *p = opaque; | ||
24 | + struct omap_gpio_s *s = &p->omap1; | ||
25 | uint16_t prev = s->inputs; | ||
26 | |||
27 | if (level) | ||
28 | -- | ||
29 | 2.34.1 | ||
30 | |||
31 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109140306.23161-4-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/arm/omap1.c | 115 ++++++++++++++++++-------------------- | ||
9 | hw/arm/omap2.c | 40 ++++++------- | ||
10 | hw/arm/omap_sx1.c | 2 +- | ||
11 | hw/arm/palm.c | 2 +- | ||
12 | hw/char/omap_uart.c | 7 +-- | ||
13 | hw/display/omap_dss.c | 15 +++-- | ||
14 | hw/display/omap_lcdc.c | 9 ++- | ||
15 | hw/dma/omap_dma.c | 15 +++-- | ||
16 | hw/gpio/omap_gpio.c | 15 +++-- | ||
17 | hw/intc/omap_intc.c | 12 ++-- | ||
18 | hw/misc/omap_gpmc.c | 12 ++-- | ||
19 | hw/misc/omap_l4.c | 7 +-- | ||
20 | hw/misc/omap_sdrc.c | 7 +-- | ||
21 | hw/misc/omap_tap.c | 5 +- | ||
22 | hw/sd/omap_mmc.c | 9 ++- | ||
23 | hw/ssi/omap_spi.c | 7 +-- | ||
24 | hw/timer/omap_gptimer.c | 22 ++++---- | ||
25 | hw/timer/omap_synctimer.c | 4 +- | ||
26 | 18 files changed, 142 insertions(+), 163 deletions(-) | ||
27 | |||
28 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/arm/omap1.c | ||
31 | +++ b/hw/arm/omap1.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_fire(void *opaque) | ||
33 | |||
34 | static void omap_timer_tick(void *opaque) | ||
35 | { | ||
36 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
37 | + struct omap_mpu_timer_s *timer = opaque; | ||
38 | |||
39 | omap_timer_sync(timer); | ||
40 | omap_timer_fire(timer); | ||
41 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_tick(void *opaque) | ||
42 | |||
43 | static void omap_timer_clk_update(void *opaque, int line, int on) | ||
44 | { | ||
45 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
46 | + struct omap_mpu_timer_s *timer = opaque; | ||
47 | |||
48 | omap_timer_sync(timer); | ||
49 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
50 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer) | ||
51 | static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
52 | unsigned size) | ||
53 | { | ||
54 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
55 | + struct omap_mpu_timer_s *s = opaque; | ||
56 | |||
57 | if (size != 4) { | ||
58 | return omap_badwidth_read32(opaque, addr); | ||
59 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
60 | static void omap_mpu_timer_write(void *opaque, hwaddr addr, | ||
61 | uint64_t value, unsigned size) | ||
62 | { | ||
63 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
64 | + struct omap_mpu_timer_s *s = opaque; | ||
65 | |||
66 | if (size != 4) { | ||
67 | omap_badwidth_write32(opaque, addr, value); | ||
68 | @@ -XXX,XX +XXX,XX @@ struct omap_watchdog_timer_s { | ||
69 | static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
70 | unsigned size) | ||
71 | { | ||
72 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
73 | + struct omap_watchdog_timer_s *s = opaque; | ||
74 | |||
75 | if (size != 2) { | ||
76 | return omap_badwidth_read16(opaque, addr); | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
78 | static void omap_wd_timer_write(void *opaque, hwaddr addr, | ||
79 | uint64_t value, unsigned size) | ||
80 | { | ||
81 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
82 | + struct omap_watchdog_timer_s *s = opaque; | ||
83 | |||
84 | if (size != 2) { | ||
85 | omap_badwidth_write16(opaque, addr, value); | ||
86 | @@ -XXX,XX +XXX,XX @@ struct omap_32khz_timer_s { | ||
87 | static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
88 | unsigned size) | ||
89 | { | ||
90 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
91 | + struct omap_32khz_timer_s *s = opaque; | ||
92 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
93 | |||
94 | if (size != 4) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
96 | static void omap_os_timer_write(void *opaque, hwaddr addr, | ||
97 | uint64_t value, unsigned size) | ||
98 | { | ||
99 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
100 | + struct omap_32khz_timer_s *s = opaque; | ||
101 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
102 | |||
103 | if (size != 4) { | ||
104 | @@ -XXX,XX +XXX,XX @@ static struct omap_32khz_timer_s *omap_os_timer_init(MemoryRegion *memory, | ||
105 | static uint64_t omap_ulpd_pm_read(void *opaque, hwaddr addr, | ||
106 | unsigned size) | ||
107 | { | ||
108 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
109 | + struct omap_mpu_state_s *s = opaque; | ||
110 | uint16_t ret; | ||
111 | |||
112 | if (size != 2) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s, | ||
114 | static void omap_ulpd_pm_write(void *opaque, hwaddr addr, | ||
115 | uint64_t value, unsigned size) | ||
116 | { | ||
117 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
118 | + struct omap_mpu_state_s *s = opaque; | ||
119 | int64_t now, ticks; | ||
120 | int div, mult; | ||
121 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
122 | @@ -XXX,XX +XXX,XX @@ static void omap_ulpd_pm_init(MemoryRegion *system_memory, | ||
123 | static uint64_t omap_pin_cfg_read(void *opaque, hwaddr addr, | ||
124 | unsigned size) | ||
125 | { | ||
126 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
127 | + struct omap_mpu_state_s *s = opaque; | ||
128 | |||
129 | if (size != 4) { | ||
130 | return omap_badwidth_read32(opaque, addr); | ||
131 | @@ -XXX,XX +XXX,XX @@ static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s, | ||
132 | static void omap_pin_cfg_write(void *opaque, hwaddr addr, | ||
133 | uint64_t value, unsigned size) | ||
134 | { | ||
135 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
136 | + struct omap_mpu_state_s *s = opaque; | ||
137 | uint32_t diff; | ||
138 | |||
139 | if (size != 4) { | ||
140 | @@ -XXX,XX +XXX,XX @@ static void omap_pin_cfg_init(MemoryRegion *system_memory, | ||
141 | static uint64_t omap_id_read(void *opaque, hwaddr addr, | ||
142 | unsigned size) | ||
143 | { | ||
144 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
145 | + struct omap_mpu_state_s *s = opaque; | ||
146 | |||
147 | if (size != 4) { | ||
148 | return omap_badwidth_read32(opaque, addr); | ||
149 | @@ -XXX,XX +XXX,XX @@ static void omap_id_init(MemoryRegion *memory, struct omap_mpu_state_s *mpu) | ||
150 | static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
151 | unsigned size) | ||
152 | { | ||
153 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
154 | + struct omap_mpu_state_s *s = opaque; | ||
155 | |||
156 | if (size != 4) { | ||
157 | return omap_badwidth_read32(opaque, addr); | ||
158 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
159 | static void omap_mpui_write(void *opaque, hwaddr addr, | ||
160 | uint64_t value, unsigned size) | ||
161 | { | ||
162 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
163 | + struct omap_mpu_state_s *s = opaque; | ||
164 | |||
165 | if (size != 4) { | ||
166 | omap_badwidth_write32(opaque, addr, value); | ||
167 | @@ -XXX,XX +XXX,XX @@ struct omap_tipb_bridge_s { | ||
168 | static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
169 | unsigned size) | ||
170 | { | ||
171 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
172 | + struct omap_tipb_bridge_s *s = opaque; | ||
173 | |||
174 | if (size < 2) { | ||
175 | return omap_badwidth_read16(opaque, addr); | ||
176 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
177 | static void omap_tipb_bridge_write(void *opaque, hwaddr addr, | ||
178 | uint64_t value, unsigned size) | ||
179 | { | ||
180 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
181 | + struct omap_tipb_bridge_s *s = opaque; | ||
182 | |||
183 | if (size < 2) { | ||
184 | omap_badwidth_write16(opaque, addr, value); | ||
185 | @@ -XXX,XX +XXX,XX @@ static struct omap_tipb_bridge_s *omap_tipb_bridge_init( | ||
186 | static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
187 | unsigned size) | ||
188 | { | ||
189 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
190 | + struct omap_mpu_state_s *s = opaque; | ||
191 | uint32_t ret; | ||
192 | |||
193 | if (size != 4) { | ||
194 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
195 | static void omap_tcmi_write(void *opaque, hwaddr addr, | ||
196 | uint64_t value, unsigned size) | ||
197 | { | ||
198 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
199 | + struct omap_mpu_state_s *s = opaque; | ||
200 | |||
201 | if (size != 4) { | ||
202 | omap_badwidth_write32(opaque, addr, value); | ||
203 | @@ -XXX,XX +XXX,XX @@ struct dpll_ctl_s { | ||
204 | static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
205 | unsigned size) | ||
206 | { | ||
207 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
208 | + struct dpll_ctl_s *s = opaque; | ||
209 | |||
210 | if (size != 2) { | ||
211 | return omap_badwidth_read16(opaque, addr); | ||
212 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
213 | static void omap_dpll_write(void *opaque, hwaddr addr, | ||
214 | uint64_t value, unsigned size) | ||
215 | { | ||
216 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
217 | + struct dpll_ctl_s *s = opaque; | ||
218 | uint16_t diff; | ||
219 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
220 | int div, mult; | ||
221 | @@ -XXX,XX +XXX,XX @@ static struct dpll_ctl_s *omap_dpll_init(MemoryRegion *memory, | ||
222 | static uint64_t omap_clkm_read(void *opaque, hwaddr addr, | ||
223 | unsigned size) | ||
224 | { | ||
225 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
226 | + struct omap_mpu_state_s *s = opaque; | ||
227 | |||
228 | if (size != 2) { | ||
229 | return omap_badwidth_read16(opaque, addr); | ||
230 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s, | ||
231 | static void omap_clkm_write(void *opaque, hwaddr addr, | ||
232 | uint64_t value, unsigned size) | ||
233 | { | ||
234 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
235 | + struct omap_mpu_state_s *s = opaque; | ||
236 | uint16_t diff; | ||
237 | omap_clk clk; | ||
238 | static const char *clkschemename[8] = { | ||
239 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_clkm_ops = { | ||
240 | static uint64_t omap_clkdsp_read(void *opaque, hwaddr addr, | ||
241 | unsigned size) | ||
242 | { | ||
243 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
244 | + struct omap_mpu_state_s *s = opaque; | ||
245 | CPUState *cpu = CPU(s->cpu); | ||
246 | |||
247 | if (size != 2) { | ||
248 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s, | ||
249 | static void omap_clkdsp_write(void *opaque, hwaddr addr, | ||
250 | uint64_t value, unsigned size) | ||
251 | { | ||
252 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
253 | + struct omap_mpu_state_s *s = opaque; | ||
254 | uint16_t diff; | ||
255 | |||
256 | if (size != 2) { | ||
257 | @@ -XXX,XX +XXX,XX @@ struct omap_mpuio_s { | ||
258 | |||
259 | static void omap_mpuio_set(void *opaque, int line, int level) | ||
260 | { | ||
261 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
262 | + struct omap_mpuio_s *s = opaque; | ||
263 | uint16_t prev = s->inputs; | ||
264 | |||
265 | if (level) | ||
266 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_kbd_update(struct omap_mpuio_s *s) | ||
267 | static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
268 | unsigned size) | ||
269 | { | ||
270 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
271 | + struct omap_mpuio_s *s = opaque; | ||
272 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
273 | uint16_t ret; | ||
274 | |||
275 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
276 | static void omap_mpuio_write(void *opaque, hwaddr addr, | ||
277 | uint64_t value, unsigned size) | ||
278 | { | ||
279 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
280 | + struct omap_mpuio_s *s = opaque; | ||
281 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
282 | uint16_t diff; | ||
283 | int ln; | ||
284 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_reset(struct omap_mpuio_s *s) | ||
285 | |||
286 | static void omap_mpuio_onoff(void *opaque, int line, int on) | ||
287 | { | ||
288 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
289 | + struct omap_mpuio_s *s = opaque; | ||
290 | |||
291 | s->clk = on; | ||
292 | if (on) | ||
293 | @@ -XXX,XX +XXX,XX @@ static void omap_uwire_transfer_start(struct omap_uwire_s *s) | ||
294 | } | ||
295 | } | ||
296 | |||
297 | -static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | ||
298 | - unsigned size) | ||
299 | +static uint64_t omap_uwire_read(void *opaque, hwaddr addr, unsigned size) | ||
300 | { | ||
301 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | ||
302 | + struct omap_uwire_s *s = opaque; | ||
303 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
304 | |||
305 | if (size != 2) { | ||
306 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | ||
307 | static void omap_uwire_write(void *opaque, hwaddr addr, | ||
308 | uint64_t value, unsigned size) | ||
309 | { | ||
310 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | ||
311 | + struct omap_uwire_s *s = opaque; | ||
312 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
313 | |||
314 | if (size != 2) { | ||
315 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_update(struct omap_pwl_s *s) | ||
316 | } | ||
317 | } | ||
318 | |||
319 | -static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | ||
320 | - unsigned size) | ||
321 | +static uint64_t omap_pwl_read(void *opaque, hwaddr addr, unsigned size) | ||
322 | { | ||
323 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
324 | + struct omap_pwl_s *s = opaque; | ||
325 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
326 | |||
327 | if (size != 1) { | ||
328 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | ||
329 | static void omap_pwl_write(void *opaque, hwaddr addr, | ||
330 | uint64_t value, unsigned size) | ||
331 | { | ||
332 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
333 | + struct omap_pwl_s *s = opaque; | ||
334 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
335 | |||
336 | if (size != 1) { | ||
337 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_reset(struct omap_pwl_s *s) | ||
338 | |||
339 | static void omap_pwl_clk_update(void *opaque, int line, int on) | ||
340 | { | ||
341 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
342 | + struct omap_pwl_s *s = opaque; | ||
343 | |||
344 | s->clk = on; | ||
345 | omap_pwl_update(s); | ||
346 | @@ -XXX,XX +XXX,XX @@ struct omap_pwt_s { | ||
347 | omap_clk clk; | ||
348 | }; | ||
349 | |||
350 | -static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
351 | - unsigned size) | ||
352 | +static uint64_t omap_pwt_read(void *opaque, hwaddr addr, unsigned size) | ||
353 | { | ||
354 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
355 | + struct omap_pwt_s *s = opaque; | ||
356 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
357 | |||
358 | if (size != 1) { | ||
359 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
360 | static void omap_pwt_write(void *opaque, hwaddr addr, | ||
361 | uint64_t value, unsigned size) | ||
362 | { | ||
363 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
364 | + struct omap_pwt_s *s = opaque; | ||
365 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
366 | |||
367 | if (size != 1) { | ||
368 | @@ -XXX,XX +XXX,XX @@ static void omap_rtc_alarm_update(struct omap_rtc_s *s) | ||
369 | printf("%s: conversion failed\n", __func__); | ||
370 | } | ||
371 | |||
372 | -static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
373 | - unsigned size) | ||
374 | +static uint64_t omap_rtc_read(void *opaque, hwaddr addr, unsigned size) | ||
375 | { | ||
376 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
377 | + struct omap_rtc_s *s = opaque; | ||
378 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
379 | uint8_t i; | ||
380 | |||
381 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
382 | static void omap_rtc_write(void *opaque, hwaddr addr, | ||
383 | uint64_t value, unsigned size) | ||
384 | { | ||
385 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
386 | + struct omap_rtc_s *s = opaque; | ||
387 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
388 | struct tm new_tm; | ||
389 | time_t ti[2]; | ||
390 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s) | ||
391 | |||
392 | static void omap_mcbsp_source_tick(void *opaque) | ||
393 | { | ||
394 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
395 | + struct omap_mcbsp_s *s = opaque; | ||
396 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
397 | |||
398 | if (!s->rx_rate) | ||
399 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s) | ||
400 | |||
401 | static void omap_mcbsp_sink_tick(void *opaque) | ||
402 | { | ||
403 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
404 | + struct omap_mcbsp_s *s = opaque; | ||
405 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
406 | |||
407 | if (!s->tx_rate) | ||
408 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_req_update(struct omap_mcbsp_s *s) | ||
409 | static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
410 | unsigned size) | ||
411 | { | ||
412 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
413 | + struct omap_mcbsp_s *s = opaque; | ||
414 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
415 | uint16_t ret; | ||
416 | |||
417 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
418 | static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
419 | uint32_t value) | ||
420 | { | ||
421 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
422 | + struct omap_mcbsp_s *s = opaque; | ||
423 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
424 | |||
425 | switch (offset) { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
427 | static void omap_mcbsp_writew(void *opaque, hwaddr addr, | ||
428 | uint32_t value) | ||
429 | { | ||
430 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
431 | + struct omap_mcbsp_s *s = opaque; | ||
432 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
433 | |||
434 | if (offset == 0x04) { /* DXR */ | ||
435 | @@ -XXX,XX +XXX,XX @@ static struct omap_mcbsp_s *omap_mcbsp_init(MemoryRegion *system_memory, | ||
436 | |||
437 | static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
438 | { | ||
439 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
440 | + struct omap_mcbsp_s *s = opaque; | ||
441 | |||
442 | if (s->rx_rate) { | ||
443 | s->rx_req = s->codec->in.len; | ||
444 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
445 | |||
446 | static void omap_mcbsp_i2s_start(void *opaque, int line, int level) | ||
447 | { | ||
448 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
449 | + struct omap_mcbsp_s *s = opaque; | ||
450 | |||
451 | if (s->tx_rate) { | ||
452 | s->tx_req = s->codec->out.size; | ||
453 | @@ -XXX,XX +XXX,XX @@ static void omap_lpg_reset(struct omap_lpg_s *s) | ||
454 | omap_lpg_update(s); | ||
455 | } | ||
456 | |||
457 | -static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
458 | - unsigned size) | ||
459 | +static uint64_t omap_lpg_read(void *opaque, hwaddr addr, unsigned size) | ||
460 | { | ||
461 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
462 | + struct omap_lpg_s *s = opaque; | ||
463 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
464 | |||
465 | if (size != 1) { | ||
466 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
467 | static void omap_lpg_write(void *opaque, hwaddr addr, | ||
468 | uint64_t value, unsigned size) | ||
469 | { | ||
470 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
471 | + struct omap_lpg_s *s = opaque; | ||
472 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
473 | |||
474 | if (size != 1) { | ||
475 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_lpg_ops = { | ||
476 | |||
477 | static void omap_lpg_clk_update(void *opaque, int line, int on) | ||
478 | { | ||
479 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
480 | + struct omap_lpg_s *s = opaque; | ||
481 | |||
482 | s->clk = on; | ||
483 | omap_lpg_update(s); | ||
484 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_mpui_io(MemoryRegion *system_memory, | ||
485 | /* General chip reset */ | ||
486 | static void omap1_mpu_reset(void *opaque) | ||
487 | { | ||
488 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
489 | + struct omap_mpu_state_s *mpu = opaque; | ||
490 | |||
491 | omap_dma_reset(mpu->dma); | ||
492 | omap_mpu_timer_reset(mpu->timer[0]); | ||
493 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_dsp_mapping(MemoryRegion *system_memory, | ||
494 | |||
495 | void omap_mpu_wakeup(void *opaque, int irq, int req) | ||
496 | { | ||
497 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
498 | + struct omap_mpu_state_s *mpu = opaque; | ||
499 | CPUState *cpu = CPU(mpu->cpu); | ||
500 | |||
501 | if (cpu->halted) { | ||
502 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | ||
503 | index XXXXXXX..XXXXXXX 100644 | ||
504 | --- a/hw/arm/omap2.c | ||
505 | +++ b/hw/arm/omap2.c | ||
506 | @@ -XXX,XX +XXX,XX @@ static inline void omap_eac_out_empty(struct omap_eac_s *s) | ||
507 | |||
508 | static void omap_eac_in_cb(void *opaque, int avail_b) | ||
509 | { | ||
510 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
511 | + struct omap_eac_s *s = opaque; | ||
512 | |||
513 | s->codec.rxavail = avail_b >> 2; | ||
514 | omap_eac_in_refill(s); | ||
515 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_in_cb(void *opaque, int avail_b) | ||
516 | |||
517 | static void omap_eac_out_cb(void *opaque, int free_b) | ||
518 | { | ||
519 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
520 | + struct omap_eac_s *s = opaque; | ||
521 | |||
522 | s->codec.txavail = free_b >> 2; | ||
523 | if (s->codec.txlen) | ||
524 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_reset(struct omap_eac_s *s) | ||
525 | omap_eac_interrupt_update(s); | ||
526 | } | ||
527 | |||
528 | -static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
529 | - unsigned size) | ||
530 | +static uint64_t omap_eac_read(void *opaque, hwaddr addr, unsigned size) | ||
531 | { | ||
532 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
533 | + struct omap_eac_s *s = opaque; | ||
534 | uint32_t ret; | ||
535 | |||
536 | if (size != 2) { | ||
537 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
538 | static void omap_eac_write(void *opaque, hwaddr addr, | ||
539 | uint64_t value, unsigned size) | ||
540 | { | ||
541 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
542 | + struct omap_eac_s *s = opaque; | ||
543 | |||
544 | if (size != 2) { | ||
545 | omap_badwidth_write16(opaque, addr, value); | ||
546 | @@ -XXX,XX +XXX,XX @@ static void omap_sti_reset(struct omap_sti_s *s) | ||
547 | static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
548 | unsigned size) | ||
549 | { | ||
550 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
551 | + struct omap_sti_s *s = opaque; | ||
552 | |||
553 | if (size != 4) { | ||
554 | return omap_badwidth_read32(opaque, addr); | ||
555 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
556 | static void omap_sti_write(void *opaque, hwaddr addr, | ||
557 | uint64_t value, unsigned size) | ||
558 | { | ||
559 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
560 | + struct omap_sti_s *s = opaque; | ||
561 | |||
562 | if (size != 4) { | ||
563 | omap_badwidth_write32(opaque, addr, value); | ||
564 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_sti_ops = { | ||
565 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
566 | }; | ||
567 | |||
568 | -static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
569 | - unsigned size) | ||
570 | +static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, unsigned size) | ||
571 | { | ||
572 | OMAP_BAD_REG(addr); | ||
573 | return 0; | ||
574 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
575 | static void omap_sti_fifo_write(void *opaque, hwaddr addr, | ||
576 | uint64_t value, unsigned size) | ||
577 | { | ||
578 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
579 | + struct omap_sti_s *s = opaque; | ||
580 | int ch = addr >> 6; | ||
581 | uint8_t byte = value; | ||
582 | |||
583 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_int_update(struct omap_prcm_s *s, int dom) | ||
584 | static uint64_t omap_prcm_read(void *opaque, hwaddr addr, | ||
585 | unsigned size) | ||
586 | { | ||
587 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
588 | + struct omap_prcm_s *s = opaque; | ||
589 | uint32_t ret; | ||
590 | |||
591 | if (size != 4) { | ||
592 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_dpll_update(struct omap_prcm_s *s) | ||
593 | static void omap_prcm_write(void *opaque, hwaddr addr, | ||
594 | uint64_t value, unsigned size) | ||
595 | { | ||
596 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
597 | + struct omap_prcm_s *s = opaque; | ||
598 | |||
599 | if (size != 4) { | ||
600 | omap_badwidth_write32(opaque, addr, value); | ||
601 | @@ -XXX,XX +XXX,XX @@ struct omap_sysctl_s { | ||
602 | static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
603 | { | ||
604 | |||
605 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
606 | + struct omap_sysctl_s *s = opaque; | ||
607 | int pad_offset, byte_offset; | ||
608 | int value; | ||
609 | |||
610 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
611 | |||
612 | static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
613 | { | ||
614 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
615 | + struct omap_sysctl_s *s = opaque; | ||
616 | |||
617 | switch (addr) { | ||
618 | case 0x000: /* CONTROL_REVISION */ | ||
619 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
620 | return 0; | ||
621 | } | ||
622 | |||
623 | -static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
624 | - uint32_t value) | ||
625 | +static void omap_sysctl_write8(void *opaque, hwaddr addr, uint32_t value) | ||
626 | { | ||
627 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
628 | + struct omap_sysctl_s *s = opaque; | ||
629 | int pad_offset, byte_offset; | ||
630 | int prev_value; | ||
631 | |||
632 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
633 | } | ||
634 | } | ||
635 | |||
636 | -static void omap_sysctl_write(void *opaque, hwaddr addr, | ||
637 | - uint32_t value) | ||
638 | +static void omap_sysctl_write(void *opaque, hwaddr addr, uint32_t value) | ||
639 | { | ||
640 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
641 | + struct omap_sysctl_s *s = opaque; | ||
642 | |||
643 | switch (addr) { | ||
644 | case 0x000: /* CONTROL_REVISION */ | ||
645 | @@ -XXX,XX +XXX,XX @@ static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta, | ||
646 | /* General chip reset */ | ||
647 | static void omap2_mpu_reset(void *opaque) | ||
648 | { | ||
649 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
650 | + struct omap_mpu_state_s *mpu = opaque; | ||
651 | |||
652 | omap_dma_reset(mpu->dma); | ||
653 | omap_prcm_reset(mpu->prcm); | ||
654 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
655 | index XXXXXXX..XXXXXXX 100644 | ||
656 | --- a/hw/arm/omap_sx1.c | ||
657 | +++ b/hw/arm/omap_sx1.c | ||
658 | @@ -XXX,XX +XXX,XX @@ | ||
659 | static uint64_t static_read(void *opaque, hwaddr offset, | ||
660 | unsigned size) | ||
661 | { | ||
662 | - uint32_t *val = (uint32_t *) opaque; | ||
663 | + uint32_t *val = opaque; | ||
664 | uint32_t mask = (4 / size) - 1; | ||
665 | |||
666 | return *val >> ((offset & mask) << 3); | ||
667 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
668 | index XXXXXXX..XXXXXXX 100644 | ||
669 | --- a/hw/arm/palm.c | ||
670 | +++ b/hw/arm/palm.c | ||
671 | @@ -XXX,XX +XXX,XX @@ static struct { | ||
672 | |||
673 | static void palmte_button_event(void *opaque, int keycode) | ||
674 | { | ||
675 | - struct omap_mpu_state_s *cpu = (struct omap_mpu_state_s *) opaque; | ||
676 | + struct omap_mpu_state_s *cpu = opaque; | ||
677 | |||
678 | if (palmte_keymap[keycode & 0x7f].row != -1) | ||
679 | omap_mpuio_key(cpu->mpuio, | ||
680 | diff --git a/hw/char/omap_uart.c b/hw/char/omap_uart.c | ||
681 | index XXXXXXX..XXXXXXX 100644 | ||
682 | --- a/hw/char/omap_uart.c | ||
683 | +++ b/hw/char/omap_uart.c | ||
684 | @@ -XXX,XX +XXX,XX @@ struct omap_uart_s *omap_uart_init(hwaddr base, | ||
685 | return s; | ||
686 | } | ||
687 | |||
688 | -static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
689 | - unsigned size) | ||
690 | +static uint64_t omap_uart_read(void *opaque, hwaddr addr, unsigned size) | ||
691 | { | ||
692 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
693 | + struct omap_uart_s *s = opaque; | ||
694 | |||
695 | if (size == 4) { | ||
696 | return omap_badwidth_read8(opaque, addr); | ||
697 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
698 | static void omap_uart_write(void *opaque, hwaddr addr, | ||
699 | uint64_t value, unsigned size) | ||
700 | { | ||
701 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
702 | + struct omap_uart_s *s = opaque; | ||
703 | |||
704 | if (size == 4) { | ||
705 | omap_badwidth_write8(opaque, addr, value); | ||
706 | diff --git a/hw/display/omap_dss.c b/hw/display/omap_dss.c | ||
707 | index XXXXXXX..XXXXXXX 100644 | ||
708 | --- a/hw/display/omap_dss.c | ||
709 | +++ b/hw/display/omap_dss.c | ||
710 | @@ -XXX,XX +XXX,XX @@ void omap_dss_reset(struct omap_dss_s *s) | ||
711 | static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
712 | unsigned size) | ||
713 | { | ||
714 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
715 | + struct omap_dss_s *s = opaque; | ||
716 | |||
717 | if (size != 4) { | ||
718 | return omap_badwidth_read32(opaque, addr); | ||
719 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
720 | static void omap_diss_write(void *opaque, hwaddr addr, | ||
721 | uint64_t value, unsigned size) | ||
722 | { | ||
723 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
724 | + struct omap_dss_s *s = opaque; | ||
725 | |||
726 | if (size != 4) { | ||
727 | omap_badwidth_write32(opaque, addr, value); | ||
728 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_diss_ops = { | ||
729 | static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
730 | unsigned size) | ||
731 | { | ||
732 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
733 | + struct omap_dss_s *s = opaque; | ||
734 | |||
735 | if (size != 4) { | ||
736 | return omap_badwidth_read32(opaque, addr); | ||
737 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
738 | static void omap_disc_write(void *opaque, hwaddr addr, | ||
739 | uint64_t value, unsigned size) | ||
740 | { | ||
741 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
742 | + struct omap_dss_s *s = opaque; | ||
743 | |||
744 | if (size != 4) { | ||
745 | omap_badwidth_write32(opaque, addr, value); | ||
746 | @@ -XXX,XX +XXX,XX @@ static void omap_rfbi_transfer_start(struct omap_dss_s *s) | ||
747 | omap_dispc_interrupt_update(s); | ||
748 | } | ||
749 | |||
750 | -static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
751 | - unsigned size) | ||
752 | +static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, unsigned size) | ||
753 | { | ||
754 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
755 | + struct omap_dss_s *s = opaque; | ||
756 | |||
757 | if (size != 4) { | ||
758 | return omap_badwidth_read32(opaque, addr); | ||
759 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
760 | static void omap_rfbi_write(void *opaque, hwaddr addr, | ||
761 | uint64_t value, unsigned size) | ||
762 | { | ||
763 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
764 | + struct omap_dss_s *s = opaque; | ||
765 | |||
766 | if (size != 4) { | ||
767 | omap_badwidth_write32(opaque, addr, value); | ||
768 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
769 | index XXXXXXX..XXXXXXX 100644 | ||
770 | --- a/hw/display/omap_lcdc.c | ||
771 | +++ b/hw/display/omap_lcdc.c | ||
772 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
773 | |||
774 | static void omap_update_display(void *opaque) | ||
775 | { | ||
776 | - struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | ||
777 | + struct omap_lcd_panel_s *omap_lcd = opaque; | ||
778 | DisplaySurface *surface; | ||
779 | drawfn draw_line; | ||
780 | int size, height, first, last; | ||
781 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_update(struct omap_lcd_panel_s *s) { | ||
782 | } | ||
783 | } | ||
784 | |||
785 | -static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
786 | - unsigned size) | ||
787 | +static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, unsigned size) | ||
788 | { | ||
789 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
790 | + struct omap_lcd_panel_s *s = opaque; | ||
791 | |||
792 | switch (addr) { | ||
793 | case 0x00: /* LCD_CONTROL */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
795 | static void omap_lcdc_write(void *opaque, hwaddr addr, | ||
796 | uint64_t value, unsigned size) | ||
797 | { | ||
798 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
799 | + struct omap_lcd_panel_s *s = opaque; | ||
800 | |||
801 | switch (addr) { | ||
802 | case 0x00: /* LCD_CONTROL */ | ||
803 | diff --git a/hw/dma/omap_dma.c b/hw/dma/omap_dma.c | ||
804 | index XXXXXXX..XXXXXXX 100644 | ||
805 | --- a/hw/dma/omap_dma.c | ||
806 | +++ b/hw/dma/omap_dma.c | ||
807 | @@ -XXX,XX +XXX,XX @@ static int omap_dma_sys_read(struct omap_dma_s *s, int offset, | ||
808 | return 0; | ||
809 | } | ||
810 | |||
811 | -static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
812 | - unsigned size) | ||
813 | +static uint64_t omap_dma_read(void *opaque, hwaddr addr, unsigned size) | ||
814 | { | ||
815 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
816 | + struct omap_dma_s *s = opaque; | ||
817 | int reg, ch; | ||
818 | uint16_t ret; | ||
819 | |||
820 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
821 | static void omap_dma_write(void *opaque, hwaddr addr, | ||
822 | uint64_t value, unsigned size) | ||
823 | { | ||
824 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
825 | + struct omap_dma_s *s = opaque; | ||
826 | int reg, ch; | ||
827 | |||
828 | if (size != 2) { | ||
829 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_dma_ops = { | ||
830 | |||
831 | static void omap_dma_request(void *opaque, int drq, int req) | ||
832 | { | ||
833 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
834 | + struct omap_dma_s *s = opaque; | ||
835 | /* The request pins are level triggered in QEMU. */ | ||
836 | if (req) { | ||
837 | if (~s->dma->drqbmp & (1ULL << drq)) { | ||
838 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_request(void *opaque, int drq, int req) | ||
839 | /* XXX: this won't be needed once soc_dma knows about clocks. */ | ||
840 | static void omap_dma_clk_update(void *opaque, int line, int on) | ||
841 | { | ||
842 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
843 | + struct omap_dma_s *s = opaque; | ||
844 | int i; | ||
845 | |||
846 | s->dma->freq = omap_clk_getrate(s->clk); | ||
847 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_interrupts_4_update(struct omap_dma_s *s) | ||
848 | static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
849 | unsigned size) | ||
850 | { | ||
851 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
852 | + struct omap_dma_s *s = opaque; | ||
853 | int irqn = 0, chnum; | ||
854 | struct omap_dma_channel_s *ch; | ||
855 | |||
856 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
857 | static void omap_dma4_write(void *opaque, hwaddr addr, | ||
858 | uint64_t value, unsigned size) | ||
859 | { | ||
860 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
861 | + struct omap_dma_s *s = opaque; | ||
862 | int chnum, irqn = 0; | ||
863 | struct omap_dma_channel_s *ch; | ||
864 | |||
865 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
866 | index XXXXXXX..XXXXXXX 100644 | ||
867 | --- a/hw/gpio/omap_gpio.c | ||
868 | +++ b/hw/gpio/omap_gpio.c | ||
869 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_set(void *opaque, int line, int level) | ||
870 | static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
871 | unsigned size) | ||
872 | { | ||
873 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
874 | + struct omap_gpio_s *s = opaque; | ||
875 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
876 | |||
877 | if (size != 2) { | ||
878 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
879 | static void omap_gpio_write(void *opaque, hwaddr addr, | ||
880 | uint64_t value, unsigned size) | ||
881 | { | ||
882 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
883 | + struct omap_gpio_s *s = opaque; | ||
884 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
885 | uint16_t diff; | ||
886 | int ln; | ||
887 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_reset(struct omap2_gpio_s *s) | ||
888 | |||
889 | static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
890 | { | ||
891 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
892 | + struct omap2_gpio_s *s = opaque; | ||
893 | |||
894 | switch (addr) { | ||
895 | case 0x00: /* GPIO_REVISION */ | ||
896 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
897 | static void omap2_gpio_module_write(void *opaque, hwaddr addr, | ||
898 | uint32_t value) | ||
899 | { | ||
900 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
901 | + struct omap2_gpio_s *s = opaque; | ||
902 | uint32_t diff; | ||
903 | int ln; | ||
904 | |||
905 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
906 | s->gpo = 0; | ||
907 | } | ||
908 | |||
909 | -static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
910 | - unsigned size) | ||
911 | +static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
912 | { | ||
913 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
914 | + struct omap2_gpif_s *s = opaque; | ||
915 | |||
916 | switch (addr) { | ||
917 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
918 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
919 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
920 | uint64_t value, unsigned size) | ||
921 | { | ||
922 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
923 | + struct omap2_gpif_s *s = opaque; | ||
924 | |||
925 | switch (addr) { | ||
926 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
927 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
928 | index XXXXXXX..XXXXXXX 100644 | ||
929 | --- a/hw/intc/omap_intc.c | ||
930 | +++ b/hw/intc/omap_intc.c | ||
931 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
932 | |||
933 | static void omap_set_intr(void *opaque, int irq, int req) | ||
934 | { | ||
935 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
936 | + struct omap_intr_handler_s *ih = opaque; | ||
937 | uint32_t rise; | ||
938 | |||
939 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
940 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
941 | /* Simplified version with no edge detection */ | ||
942 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
943 | { | ||
944 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
945 | + struct omap_intr_handler_s *ih = opaque; | ||
946 | uint32_t rise; | ||
947 | |||
948 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
949 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
950 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
951 | unsigned size) | ||
952 | { | ||
953 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
954 | + struct omap_intr_handler_s *s = opaque; | ||
955 | int i, offset = addr; | ||
956 | int bank_no = offset >> 8; | ||
957 | int line_no; | ||
958 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
959 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
960 | uint64_t value, unsigned size) | ||
961 | { | ||
962 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
963 | + struct omap_intr_handler_s *s = opaque; | ||
964 | int i, offset = addr; | ||
965 | int bank_no = offset >> 8; | ||
966 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
967 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
968 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
969 | unsigned size) | ||
970 | { | ||
971 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
972 | + struct omap_intr_handler_s *s = opaque; | ||
973 | int offset = addr; | ||
974 | int bank_no, line_no; | ||
975 | struct omap_intr_handler_bank_s *bank = NULL; | ||
976 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
977 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
978 | uint64_t value, unsigned size) | ||
979 | { | ||
980 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
981 | + struct omap_intr_handler_s *s = opaque; | ||
982 | int offset = addr; | ||
983 | int bank_no, line_no; | ||
984 | struct omap_intr_handler_bank_s *bank = NULL; | ||
985 | diff --git a/hw/misc/omap_gpmc.c b/hw/misc/omap_gpmc.c | ||
986 | index XXXXXXX..XXXXXXX 100644 | ||
987 | --- a/hw/misc/omap_gpmc.c | ||
988 | +++ b/hw/misc/omap_gpmc.c | ||
989 | @@ -XXX,XX +XXX,XX @@ static void omap_gpmc_dma_update(struct omap_gpmc_s *s, int value) | ||
990 | static uint64_t omap_nand_read(void *opaque, hwaddr addr, | ||
991 | unsigned size) | ||
992 | { | ||
993 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
994 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
995 | uint64_t v; | ||
996 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
997 | switch (omap_gpmc_devsize(f)) { | ||
998 | @@ -XXX,XX +XXX,XX @@ static void omap_nand_setio(DeviceState *dev, uint64_t value, | ||
999 | static void omap_nand_write(void *opaque, hwaddr addr, | ||
1000 | uint64_t value, unsigned size) | ||
1001 | { | ||
1002 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
1003 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
1004 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
1005 | omap_nand_setio(f->dev, value, omap_gpmc_devsize(f), size); | ||
1006 | } | ||
1007 | @@ -XXX,XX +XXX,XX @@ static void fill_prefetch_fifo(struct omap_gpmc_s *s) | ||
1008 | static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1009 | unsigned size) | ||
1010 | { | ||
1011 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1012 | + struct omap_gpmc_s *s = opaque; | ||
1013 | uint32_t data; | ||
1014 | if (s->prefetch.config1 & 1) { | ||
1015 | /* The TRM doesn't define the behaviour if you read from the | ||
1016 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1017 | static void omap_gpmc_prefetch_write(void *opaque, hwaddr addr, | ||
1018 | uint64_t value, unsigned size) | ||
1019 | { | ||
1020 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1021 | + struct omap_gpmc_s *s = opaque; | ||
1022 | int cs = prefetch_cs(s->prefetch.config1); | ||
1023 | if ((s->prefetch.config1 & 1) == 0) { | ||
1024 | /* The TRM doesn't define the behaviour of writing to the | ||
1025 | @@ -XXX,XX +XXX,XX @@ static int gpmc_wordaccess_only(hwaddr addr) | ||
1026 | static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1027 | unsigned size) | ||
1028 | { | ||
1029 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1030 | + struct omap_gpmc_s *s = opaque; | ||
1031 | int cs; | ||
1032 | struct omap_gpmc_cs_file_s *f; | ||
1033 | |||
1034 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1035 | static void omap_gpmc_write(void *opaque, hwaddr addr, | ||
1036 | uint64_t value, unsigned size) | ||
1037 | { | ||
1038 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1039 | + struct omap_gpmc_s *s = opaque; | ||
1040 | int cs; | ||
1041 | struct omap_gpmc_cs_file_s *f; | ||
1042 | |||
1043 | diff --git a/hw/misc/omap_l4.c b/hw/misc/omap_l4.c | ||
1044 | index XXXXXXX..XXXXXXX 100644 | ||
1045 | --- a/hw/misc/omap_l4.c | ||
1046 | +++ b/hw/misc/omap_l4.c | ||
1047 | @@ -XXX,XX +XXX,XX @@ hwaddr omap_l4_region_size(struct omap_target_agent_s *ta, | ||
1048 | return ta->start[region].size; | ||
1049 | } | ||
1050 | |||
1051 | -static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1052 | - unsigned size) | ||
1053 | +static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, unsigned size) | ||
1054 | { | ||
1055 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1056 | + struct omap_target_agent_s *s = opaque; | ||
1057 | |||
1058 | if (size != 2) { | ||
1059 | return omap_badwidth_read16(opaque, addr); | ||
1060 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1061 | static void omap_l4ta_write(void *opaque, hwaddr addr, | ||
1062 | uint64_t value, unsigned size) | ||
1063 | { | ||
1064 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1065 | + struct omap_target_agent_s *s = opaque; | ||
1066 | |||
1067 | if (size != 4) { | ||
1068 | omap_badwidth_write32(opaque, addr, value); | ||
1069 | diff --git a/hw/misc/omap_sdrc.c b/hw/misc/omap_sdrc.c | ||
1070 | index XXXXXXX..XXXXXXX 100644 | ||
1071 | --- a/hw/misc/omap_sdrc.c | ||
1072 | +++ b/hw/misc/omap_sdrc.c | ||
1073 | @@ -XXX,XX +XXX,XX @@ void omap_sdrc_reset(struct omap_sdrc_s *s) | ||
1074 | s->config = 0x10; | ||
1075 | } | ||
1076 | |||
1077 | -static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1078 | - unsigned size) | ||
1079 | +static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, unsigned size) | ||
1080 | { | ||
1081 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1082 | + struct omap_sdrc_s *s = opaque; | ||
1083 | |||
1084 | if (size != 4) { | ||
1085 | return omap_badwidth_read32(opaque, addr); | ||
1086 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1087 | static void omap_sdrc_write(void *opaque, hwaddr addr, | ||
1088 | uint64_t value, unsigned size) | ||
1089 | { | ||
1090 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1091 | + struct omap_sdrc_s *s = opaque; | ||
1092 | |||
1093 | if (size != 4) { | ||
1094 | omap_badwidth_write32(opaque, addr, value); | ||
1095 | diff --git a/hw/misc/omap_tap.c b/hw/misc/omap_tap.c | ||
1096 | index XXXXXXX..XXXXXXX 100644 | ||
1097 | --- a/hw/misc/omap_tap.c | ||
1098 | +++ b/hw/misc/omap_tap.c | ||
1099 | @@ -XXX,XX +XXX,XX @@ | ||
1100 | #include "hw/arm/omap.h" | ||
1101 | |||
1102 | /* TEST-Chip-level TAP */ | ||
1103 | -static uint64_t omap_tap_read(void *opaque, hwaddr addr, | ||
1104 | - unsigned size) | ||
1105 | +static uint64_t omap_tap_read(void *opaque, hwaddr addr, unsigned size) | ||
1106 | { | ||
1107 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
1108 | + struct omap_mpu_state_s *s = opaque; | ||
1109 | |||
1110 | if (size != 4) { | ||
1111 | return omap_badwidth_read32(opaque, addr); | ||
1112 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | ||
1113 | index XXXXXXX..XXXXXXX 100644 | ||
1114 | --- a/hw/sd/omap_mmc.c | ||
1115 | +++ b/hw/sd/omap_mmc.c | ||
1116 | @@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host) | ||
1117 | device_cold_reset(DEVICE(host->card)); | ||
1118 | } | ||
1119 | |||
1120 | -static uint64_t omap_mmc_read(void *opaque, hwaddr offset, | ||
1121 | - unsigned size) | ||
1122 | +static uint64_t omap_mmc_read(void *opaque, hwaddr offset, unsigned size) | ||
1123 | { | ||
1124 | uint16_t i; | ||
1125 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1126 | + struct omap_mmc_s *s = opaque; | ||
1127 | |||
1128 | if (size != 2) { | ||
1129 | return omap_badwidth_read16(opaque, offset); | ||
1130 | @@ -XXX,XX +XXX,XX @@ static void omap_mmc_write(void *opaque, hwaddr offset, | ||
1131 | uint64_t value, unsigned size) | ||
1132 | { | ||
1133 | int i; | ||
1134 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1135 | + struct omap_mmc_s *s = opaque; | ||
1136 | |||
1137 | if (size != 2) { | ||
1138 | omap_badwidth_write16(opaque, offset, value); | ||
1139 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_mmc_ops = { | ||
1140 | |||
1141 | static void omap_mmc_cover_cb(void *opaque, int line, int level) | ||
1142 | { | ||
1143 | - struct omap_mmc_s *host = (struct omap_mmc_s *) opaque; | ||
1144 | + struct omap_mmc_s *host = opaque; | ||
1145 | |||
1146 | if (!host->cdet_state && level) { | ||
1147 | host->status |= 0x0002; | ||
1148 | diff --git a/hw/ssi/omap_spi.c b/hw/ssi/omap_spi.c | ||
1149 | index XXXXXXX..XXXXXXX 100644 | ||
1150 | --- a/hw/ssi/omap_spi.c | ||
1151 | +++ b/hw/ssi/omap_spi.c | ||
1152 | @@ -XXX,XX +XXX,XX @@ void omap_mcspi_reset(struct omap_mcspi_s *s) | ||
1153 | omap_mcspi_interrupt_update(s); | ||
1154 | } | ||
1155 | |||
1156 | -static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1157 | - unsigned size) | ||
1158 | +static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, unsigned size) | ||
1159 | { | ||
1160 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1161 | + struct omap_mcspi_s *s = opaque; | ||
1162 | int ch = 0; | ||
1163 | uint32_t ret; | ||
1164 | |||
1165 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1166 | static void omap_mcspi_write(void *opaque, hwaddr addr, | ||
1167 | uint64_t value, unsigned size) | ||
1168 | { | ||
1169 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1170 | + struct omap_mcspi_s *s = opaque; | ||
1171 | int ch = 0; | ||
1172 | |||
1173 | if (size != 4) { | ||
1174 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | ||
1175 | index XXXXXXX..XXXXXXX 100644 | ||
1176 | --- a/hw/timer/omap_gptimer.c | ||
1177 | +++ b/hw/timer/omap_gptimer.c | ||
1178 | @@ -XXX,XX +XXX,XX @@ static inline void omap_gp_timer_trigger(struct omap_gp_timer_s *timer) | ||
1179 | |||
1180 | static void omap_gp_timer_tick(void *opaque) | ||
1181 | { | ||
1182 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1183 | + struct omap_gp_timer_s *timer = opaque; | ||
1184 | |||
1185 | if (!timer->ar) { | ||
1186 | timer->st = 0; | ||
1187 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_tick(void *opaque) | ||
1188 | |||
1189 | static void omap_gp_timer_match(void *opaque) | ||
1190 | { | ||
1191 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1192 | + struct omap_gp_timer_s *timer = opaque; | ||
1193 | |||
1194 | if (timer->trigger == gpt_trigger_both) | ||
1195 | omap_gp_timer_trigger(timer); | ||
1196 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_match(void *opaque) | ||
1197 | |||
1198 | static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1199 | { | ||
1200 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1201 | + struct omap_gp_timer_s *s = opaque; | ||
1202 | int trigger; | ||
1203 | |||
1204 | switch (s->capture) { | ||
1205 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1206 | |||
1207 | static void omap_gp_timer_clk_update(void *opaque, int line, int on) | ||
1208 | { | ||
1209 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1210 | + struct omap_gp_timer_s *timer = opaque; | ||
1211 | |||
1212 | omap_gp_timer_sync(timer); | ||
1213 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
1214 | @@ -XXX,XX +XXX,XX @@ void omap_gp_timer_reset(struct omap_gp_timer_s *s) | ||
1215 | |||
1216 | static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1217 | { | ||
1218 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1219 | + struct omap_gp_timer_s *s = opaque; | ||
1220 | |||
1221 | switch (addr) { | ||
1222 | case 0x00: /* TIDR */ | ||
1223 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1224 | |||
1225 | static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1226 | { | ||
1227 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1228 | + struct omap_gp_timer_s *s = opaque; | ||
1229 | uint32_t ret; | ||
1230 | |||
1231 | if (addr & 2) | ||
1232 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1233 | } | ||
1234 | } | ||
1235 | |||
1236 | -static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
1237 | - uint32_t value) | ||
1238 | +static void omap_gp_timer_write(void *opaque, hwaddr addr, uint32_t value) | ||
1239 | { | ||
1240 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1241 | + struct omap_gp_timer_s *s = opaque; | ||
1242 | |||
1243 | switch (addr) { | ||
1244 | case 0x00: /* TIDR */ | ||
1245 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
1246 | } | ||
1247 | } | ||
1248 | |||
1249 | -static void omap_gp_timer_writeh(void *opaque, hwaddr addr, | ||
1250 | - uint32_t value) | ||
1251 | +static void omap_gp_timer_writeh(void *opaque, hwaddr addr, uint32_t value) | ||
1252 | { | ||
1253 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1254 | + struct omap_gp_timer_s *s = opaque; | ||
1255 | |||
1256 | if (addr & 2) | ||
1257 | omap_gp_timer_write(opaque, addr, (value << 16) | s->writeh); | ||
1258 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c | ||
1259 | index XXXXXXX..XXXXXXX 100644 | ||
1260 | --- a/hw/timer/omap_synctimer.c | ||
1261 | +++ b/hw/timer/omap_synctimer.c | ||
1262 | @@ -XXX,XX +XXX,XX @@ void omap_synctimer_reset(struct omap_synctimer_s *s) | ||
1263 | |||
1264 | static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1265 | { | ||
1266 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1267 | + struct omap_synctimer_s *s = opaque; | ||
1268 | |||
1269 | switch (addr) { | ||
1270 | case 0x00: /* 32KSYNCNT_REV */ | ||
1271 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1272 | |||
1273 | static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) | ||
1274 | { | ||
1275 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1276 | + struct omap_synctimer_s *s = opaque; | ||
1277 | uint32_t ret; | ||
1278 | |||
1279 | if (addr & 2) | ||
1280 | -- | ||
1281 | 2.34.1 | ||
1282 | |||
1283 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename omap_gpif_s -> | ||
4 | Omap1GpioState. This also remove a use of 'struct' in the | ||
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-5-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/omap.h | 6 +++--- | ||
13 | hw/gpio/omap_gpio.c | 16 ++++++++-------- | ||
14 | 2 files changed, 11 insertions(+), 11 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/arm/omap.h | ||
19 | +++ b/include/hw/arm/omap.h | ||
20 | @@ -XXX,XX +XXX,XX @@ void omap_i2c_set_fclk(OMAPI2CState *i2c, omap_clk clk); | ||
21 | |||
22 | /* omap_gpio.c */ | ||
23 | #define TYPE_OMAP1_GPIO "omap-gpio" | ||
24 | -DECLARE_INSTANCE_CHECKER(struct omap_gpif_s, OMAP1_GPIO, | ||
25 | +typedef struct Omap1GpioState Omap1GpioState; | ||
26 | +DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, | ||
27 | TYPE_OMAP1_GPIO) | ||
28 | |||
29 | #define TYPE_OMAP2_GPIO "omap2-gpio" | ||
30 | DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, | ||
31 | TYPE_OMAP2_GPIO) | ||
32 | |||
33 | -typedef struct omap_gpif_s omap_gpif; | ||
34 | typedef struct omap2_gpif_s omap2_gpif; | ||
35 | |||
36 | /* TODO: clock framework (see above) */ | ||
37 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk); | ||
38 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | ||
39 | |||
40 | void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | ||
41 | void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); | ||
42 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/gpio/omap_gpio.c | ||
45 | +++ b/hw/gpio/omap_gpio.c | ||
46 | @@ -XXX,XX +XXX,XX @@ struct omap_gpio_s { | ||
47 | uint16_t pins; | ||
48 | }; | ||
49 | |||
50 | -struct omap_gpif_s { | ||
51 | +struct Omap1GpioState { | ||
52 | SysBusDevice parent_obj; | ||
53 | |||
54 | MemoryRegion iomem; | ||
55 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { | ||
56 | /* General-Purpose I/O of OMAP1 */ | ||
57 | static void omap_gpio_set(void *opaque, int line, int level) | ||
58 | { | ||
59 | - struct omap_gpif_s *p = opaque; | ||
60 | + Omap1GpioState *p = opaque; | ||
61 | struct omap_gpio_s *s = &p->omap1; | ||
62 | uint16_t prev = s->inputs; | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpio_module_ops = { | ||
65 | |||
66 | static void omap_gpif_reset(DeviceState *dev) | ||
67 | { | ||
68 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
69 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
70 | |||
71 | omap_gpio_reset(&s->omap1); | ||
72 | } | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpif_top_ops = { | ||
74 | static void omap_gpio_init(Object *obj) | ||
75 | { | ||
76 | DeviceState *dev = DEVICE(obj); | ||
77 | - struct omap_gpif_s *s = OMAP1_GPIO(obj); | ||
78 | + Omap1GpioState *s = OMAP1_GPIO(obj); | ||
79 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
80 | |||
81 | qdev_init_gpio_in(dev, omap_gpio_set, 16); | ||
82 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_init(Object *obj) | ||
83 | |||
84 | static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
87 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
88 | |||
89 | if (!s->clk) { | ||
90 | error_setg(errp, "omap-gpio: clk not connected"); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
92 | } | ||
93 | } | ||
94 | |||
95 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk) | ||
96 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk) | ||
97 | { | ||
98 | gpio->clk = clk; | ||
99 | } | ||
100 | |||
101 | static Property omap_gpio_properties[] = { | ||
102 | - DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0), | ||
103 | + DEFINE_PROP_INT32("mpu_model", Omap1GpioState, mpu_model, 0), | ||
104 | DEFINE_PROP_END_OF_LIST(), | ||
105 | }; | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_class_init(ObjectClass *klass, void *data) | ||
108 | static const TypeInfo omap_gpio_info = { | ||
109 | .name = TYPE_OMAP1_GPIO, | ||
110 | .parent = TYPE_SYS_BUS_DEVICE, | ||
111 | - .instance_size = sizeof(struct omap_gpif_s), | ||
112 | + .instance_size = sizeof(Omap1GpioState), | ||
113 | .instance_init = omap_gpio_init, | ||
114 | .class_init = omap_gpio_class_init, | ||
115 | }; | ||
116 | -- | ||
117 | 2.34.1 | ||
118 | |||
119 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename omap2_gpif_s -> | ||
4 | Omap2GpioState. This also remove a use of 'struct' in the | ||
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-6-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/omap.h | 9 ++++----- | ||
13 | hw/gpio/omap_gpio.c | 20 ++++++++++---------- | ||
14 | 2 files changed, 14 insertions(+), 15 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/arm/omap.h | ||
19 | +++ b/include/hw/arm/omap.h | ||
20 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, | ||
21 | TYPE_OMAP1_GPIO) | ||
22 | |||
23 | #define TYPE_OMAP2_GPIO "omap2-gpio" | ||
24 | -DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, | ||
25 | +typedef struct Omap2GpioState Omap2GpioState; | ||
26 | +DECLARE_INSTANCE_CHECKER(Omap2GpioState, OMAP2_GPIO, | ||
27 | TYPE_OMAP2_GPIO) | ||
28 | |||
29 | -typedef struct omap2_gpif_s omap2_gpif; | ||
30 | - | ||
31 | /* TODO: clock framework (see above) */ | ||
32 | void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | ||
33 | |||
34 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | ||
35 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); | ||
36 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk); | ||
37 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk); | ||
38 | |||
39 | /* OMAP2 l4 Interconnect */ | ||
40 | struct omap_l4_s; | ||
41 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/hw/gpio/omap_gpio.c | ||
44 | +++ b/hw/gpio/omap_gpio.c | ||
45 | @@ -XXX,XX +XXX,XX @@ struct omap2_gpio_s { | ||
46 | uint8_t delay; | ||
47 | }; | ||
48 | |||
49 | -struct omap2_gpif_s { | ||
50 | +struct Omap2GpioState { | ||
51 | SysBusDevice parent_obj; | ||
52 | |||
53 | MemoryRegion iomem; | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line) | ||
55 | |||
56 | static void omap2_gpio_set(void *opaque, int line, int level) | ||
57 | { | ||
58 | - struct omap2_gpif_s *p = opaque; | ||
59 | + Omap2GpioState *p = opaque; | ||
60 | struct omap2_gpio_s *s = &p->modules[line >> 5]; | ||
61 | |||
62 | line &= 31; | ||
63 | @@ -XXX,XX +XXX,XX @@ static void omap_gpif_reset(DeviceState *dev) | ||
64 | |||
65 | static void omap2_gpif_reset(DeviceState *dev) | ||
66 | { | ||
67 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | ||
68 | + Omap2GpioState *s = OMAP2_GPIO(dev); | ||
69 | int i; | ||
70 | |||
71 | for (i = 0; i < s->modulecount; i++) { | ||
72 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
73 | |||
74 | static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
75 | { | ||
76 | - struct omap2_gpif_s *s = opaque; | ||
77 | + Omap2GpioState *s = opaque; | ||
78 | |||
79 | switch (addr) { | ||
80 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
81 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
82 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
83 | uint64_t value, unsigned size) | ||
84 | { | ||
85 | - struct omap2_gpif_s *s = opaque; | ||
86 | + Omap2GpioState *s = opaque; | ||
87 | |||
88 | switch (addr) { | ||
89 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
91 | |||
92 | static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
93 | { | ||
94 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | ||
95 | + Omap2GpioState *s = OMAP2_GPIO(dev); | ||
96 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
97 | int i; | ||
98 | |||
99 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_gpio_info = { | ||
100 | .class_init = omap_gpio_class_init, | ||
101 | }; | ||
102 | |||
103 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk) | ||
104 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk) | ||
105 | { | ||
106 | gpio->iclk = clk; | ||
107 | } | ||
108 | |||
109 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk) | ||
110 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk) | ||
111 | { | ||
112 | assert(i <= 5); | ||
113 | gpio->fclk[i] = clk; | ||
114 | } | ||
115 | |||
116 | static Property omap2_gpio_properties[] = { | ||
117 | - DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0), | ||
118 | + DEFINE_PROP_INT32("mpu_model", Omap2GpioState, mpu_model, 0), | ||
119 | DEFINE_PROP_END_OF_LIST(), | ||
120 | }; | ||
121 | |||
122 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_class_init(ObjectClass *klass, void *data) | ||
123 | static const TypeInfo omap2_gpio_info = { | ||
124 | .name = TYPE_OMAP2_GPIO, | ||
125 | .parent = TYPE_SYS_BUS_DEVICE, | ||
126 | - .instance_size = sizeof(struct omap2_gpif_s), | ||
127 | + .instance_size = sizeof(Omap2GpioState), | ||
128 | .class_init = omap2_gpio_class_init, | ||
129 | }; | ||
130 | |||
131 | -- | ||
132 | 2.34.1 | ||
133 | |||
134 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | |
2 | |||
3 | Following docs/devel/style.rst guidelines, rename | ||
4 | omap_intr_handler_s -> OMAPIntcState. This also remove a | ||
5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-7-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/omap.h | 9 ++++----- | ||
13 | hw/intc/omap_intc.c | 38 +++++++++++++++++++------------------- | ||
14 | 2 files changed, 23 insertions(+), 24 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/arm/omap.h | ||
19 | +++ b/include/hw/arm/omap.h | ||
20 | @@ -XXX,XX +XXX,XX @@ void omap_clk_reparent(omap_clk clk, omap_clk parent); | ||
21 | |||
22 | /* omap_intc.c */ | ||
23 | #define TYPE_OMAP_INTC "common-omap-intc" | ||
24 | -typedef struct omap_intr_handler_s omap_intr_handler; | ||
25 | -DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
26 | - TYPE_OMAP_INTC) | ||
27 | +typedef struct OMAPIntcState OMAPIntcState; | ||
28 | +DECLARE_INSTANCE_CHECKER(OMAPIntcState, OMAP_INTC, TYPE_OMAP_INTC) | ||
29 | |||
30 | |||
31 | /* | ||
32 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
33 | * (ie the struct omap_mpu_state_s*) to do the clockname to pointer | ||
34 | * translation.) | ||
35 | */ | ||
36 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk); | ||
37 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk); | ||
38 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk); | ||
39 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk); | ||
40 | |||
41 | /* omap_i2c.c */ | ||
42 | #define TYPE_OMAP_I2C "omap_i2c" | ||
43 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/intc/omap_intc.c | ||
46 | +++ b/hw/intc/omap_intc.c | ||
47 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_bank_s { | ||
48 | unsigned char priority[32]; | ||
49 | }; | ||
50 | |||
51 | -struct omap_intr_handler_s { | ||
52 | +struct OMAPIntcState { | ||
53 | SysBusDevice parent_obj; | ||
54 | |||
55 | qemu_irq *pins; | ||
56 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_s { | ||
57 | struct omap_intr_handler_bank_s bank[3]; | ||
58 | }; | ||
59 | |||
60 | -static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | ||
61 | +static void omap_inth_sir_update(OMAPIntcState *s, int is_fiq) | ||
62 | { | ||
63 | int i, j, sir_intr, p_intr, p; | ||
64 | uint32_t level; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | ||
66 | s->sir_intr[is_fiq] = sir_intr; | ||
67 | } | ||
68 | |||
69 | -static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
70 | +static inline void omap_inth_update(OMAPIntcState *s, int is_fiq) | ||
71 | { | ||
72 | int i; | ||
73 | uint32_t has_intr = 0; | ||
74 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
75 | |||
76 | static void omap_set_intr(void *opaque, int irq, int req) | ||
77 | { | ||
78 | - struct omap_intr_handler_s *ih = opaque; | ||
79 | + OMAPIntcState *ih = opaque; | ||
80 | uint32_t rise; | ||
81 | |||
82 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
83 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
84 | /* Simplified version with no edge detection */ | ||
85 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
86 | { | ||
87 | - struct omap_intr_handler_s *ih = opaque; | ||
88 | + OMAPIntcState *ih = opaque; | ||
89 | uint32_t rise; | ||
90 | |||
91 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
92 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
93 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
94 | unsigned size) | ||
95 | { | ||
96 | - struct omap_intr_handler_s *s = opaque; | ||
97 | + OMAPIntcState *s = opaque; | ||
98 | int i, offset = addr; | ||
99 | int bank_no = offset >> 8; | ||
100 | int line_no; | ||
101 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
102 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
103 | uint64_t value, unsigned size) | ||
104 | { | ||
105 | - struct omap_intr_handler_s *s = opaque; | ||
106 | + OMAPIntcState *s = opaque; | ||
107 | int i, offset = addr; | ||
108 | int bank_no = offset >> 8; | ||
109 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
110 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_inth_mem_ops = { | ||
111 | |||
112 | static void omap_inth_reset(DeviceState *dev) | ||
113 | { | ||
114 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
115 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
116 | int i; | ||
117 | |||
118 | for (i = 0; i < s->nbanks; ++i){ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_reset(DeviceState *dev) | ||
120 | static void omap_intc_init(Object *obj) | ||
121 | { | ||
122 | DeviceState *dev = DEVICE(obj); | ||
123 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
124 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
125 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
126 | |||
127 | s->nbanks = 1; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void omap_intc_init(Object *obj) | ||
129 | |||
130 | static void omap_intc_realize(DeviceState *dev, Error **errp) | ||
131 | { | ||
132 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
133 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
134 | |||
135 | if (!s->iclk) { | ||
136 | error_setg(errp, "omap-intc: clk not connected"); | ||
137 | } | ||
138 | } | ||
139 | |||
140 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk) | ||
141 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk) | ||
142 | { | ||
143 | intc->iclk = clk; | ||
144 | } | ||
145 | |||
146 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk) | ||
147 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk) | ||
148 | { | ||
149 | intc->fclk = clk; | ||
150 | } | ||
151 | |||
152 | static Property omap_intc_properties[] = { | ||
153 | - DEFINE_PROP_UINT32("size", struct omap_intr_handler_s, size, 0x100), | ||
154 | + DEFINE_PROP_UINT32("size", OMAPIntcState, size, 0x100), | ||
155 | DEFINE_PROP_END_OF_LIST(), | ||
156 | }; | ||
157 | |||
158 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
159 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
160 | unsigned size) | ||
161 | { | ||
162 | - struct omap_intr_handler_s *s = opaque; | ||
163 | + OMAPIntcState *s = opaque; | ||
164 | int offset = addr; | ||
165 | int bank_no, line_no; | ||
166 | struct omap_intr_handler_bank_s *bank = NULL; | ||
167 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
168 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
169 | uint64_t value, unsigned size) | ||
170 | { | ||
171 | - struct omap_intr_handler_s *s = opaque; | ||
172 | + OMAPIntcState *s = opaque; | ||
173 | int offset = addr; | ||
174 | int bank_no, line_no; | ||
175 | struct omap_intr_handler_bank_s *bank = NULL; | ||
176 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_inth_mem_ops = { | ||
177 | static void omap2_intc_init(Object *obj) | ||
178 | { | ||
179 | DeviceState *dev = DEVICE(obj); | ||
180 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
181 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
182 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
183 | |||
184 | s->level_only = 1; | ||
185 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_init(Object *obj) | ||
186 | |||
187 | static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
188 | { | ||
189 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
190 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
191 | |||
192 | if (!s->iclk) { | ||
193 | error_setg(errp, "omap2-intc: iclk not connected"); | ||
194 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
195 | } | ||
196 | |||
197 | static Property omap2_intc_properties[] = { | ||
198 | - DEFINE_PROP_UINT8("revision", struct omap_intr_handler_s, | ||
199 | + DEFINE_PROP_UINT8("revision", OMAPIntcState, | ||
200 | revision, 0x21), | ||
201 | DEFINE_PROP_END_OF_LIST(), | ||
202 | }; | ||
203 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap2_intc_info = { | ||
204 | static const TypeInfo omap_intc_type_info = { | ||
205 | .name = TYPE_OMAP_INTC, | ||
206 | .parent = TYPE_SYS_BUS_DEVICE, | ||
207 | - .instance_size = sizeof(omap_intr_handler), | ||
208 | + .instance_size = sizeof(OMAPIntcState), | ||
209 | .abstract = true, | ||
210 | }; | ||
211 | |||
212 | -- | ||
213 | 2.34.1 | ||
214 | |||
215 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109140306.23161-8-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/arm/stellaris.c | 6 +++--- | ||
9 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
10 | |||
11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/arm/stellaris.c | ||
14 | +++ b/hw/arm/stellaris.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) | ||
16 | |||
17 | static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
18 | { | ||
19 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
20 | + stellaris_adc_state *s = opaque; | ||
21 | int n; | ||
22 | |||
23 | for (n = 0; n < 4; n++) { | ||
24 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) | ||
25 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
26 | unsigned size) | ||
27 | { | ||
28 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
29 | + stellaris_adc_state *s = opaque; | ||
30 | |||
31 | /* TODO: Implement this. */ | ||
32 | if (offset >= 0x40 && offset < 0xc0) { | ||
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
34 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
35 | uint64_t value, unsigned size) | ||
36 | { | ||
37 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
38 | + stellaris_adc_state *s = opaque; | ||
39 | |||
40 | /* TODO: Implement this. */ | ||
41 | if (offset >= 0x40 && offset < 0xc0) { | ||
42 | -- | ||
43 | 2.34.1 | ||
44 | |||
45 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename | ||
4 | stellaris_adc_state -> StellarisADCState. This also remove a | ||
5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-9-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/stellaris.c | 73 +++++++++++++++++++++++----------------------- | ||
13 | 1 file changed, 36 insertions(+), 37 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/stellaris.c | ||
18 | +++ b/hw/arm/stellaris.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) | ||
20 | #define STELLARIS_ADC_FIFO_FULL 0x1000 | ||
21 | |||
22 | #define TYPE_STELLARIS_ADC "stellaris-adc" | ||
23 | -typedef struct StellarisADCState stellaris_adc_state; | ||
24 | -DECLARE_INSTANCE_CHECKER(stellaris_adc_state, STELLARIS_ADC, | ||
25 | - TYPE_STELLARIS_ADC) | ||
26 | +typedef struct StellarisADCState StellarisADCState; | ||
27 | +DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC) | ||
28 | |||
29 | struct StellarisADCState { | ||
30 | SysBusDevice parent_obj; | ||
31 | @@ -XXX,XX +XXX,XX @@ struct StellarisADCState { | ||
32 | qemu_irq irq[4]; | ||
33 | }; | ||
34 | |||
35 | -static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) | ||
36 | +static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n) | ||
37 | { | ||
38 | int tail; | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) | ||
41 | return s->fifo[n].data[tail]; | ||
42 | } | ||
43 | |||
44 | -static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, | ||
45 | +static void stellaris_adc_fifo_write(StellarisADCState *s, int n, | ||
46 | uint32_t value) | ||
47 | { | ||
48 | int head; | ||
49 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, | ||
50 | s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; | ||
51 | } | ||
52 | |||
53 | -static void stellaris_adc_update(stellaris_adc_state *s) | ||
54 | +static void stellaris_adc_update(StellarisADCState *s) | ||
55 | { | ||
56 | int level; | ||
57 | int n; | ||
58 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) | ||
59 | |||
60 | static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
61 | { | ||
62 | - stellaris_adc_state *s = opaque; | ||
63 | + StellarisADCState *s = opaque; | ||
64 | int n; | ||
65 | |||
66 | for (n = 0; n < 4; n++) { | ||
67 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
68 | } | ||
69 | } | ||
70 | |||
71 | -static void stellaris_adc_reset(stellaris_adc_state *s) | ||
72 | +static void stellaris_adc_reset(StellarisADCState *s) | ||
73 | { | ||
74 | int n; | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) | ||
77 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
78 | unsigned size) | ||
79 | { | ||
80 | - stellaris_adc_state *s = opaque; | ||
81 | + StellarisADCState *s = opaque; | ||
82 | |||
83 | /* TODO: Implement this. */ | ||
84 | if (offset >= 0x40 && offset < 0xc0) { | ||
85 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
86 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
87 | uint64_t value, unsigned size) | ||
88 | { | ||
89 | - stellaris_adc_state *s = opaque; | ||
90 | + StellarisADCState *s = opaque; | ||
91 | |||
92 | /* TODO: Implement this. */ | ||
93 | if (offset >= 0x40 && offset < 0xc0) { | ||
94 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
95 | .version_id = 1, | ||
96 | .minimum_version_id = 1, | ||
97 | .fields = (VMStateField[]) { | ||
98 | - VMSTATE_UINT32(actss, stellaris_adc_state), | ||
99 | - VMSTATE_UINT32(ris, stellaris_adc_state), | ||
100 | - VMSTATE_UINT32(im, stellaris_adc_state), | ||
101 | - VMSTATE_UINT32(emux, stellaris_adc_state), | ||
102 | - VMSTATE_UINT32(ostat, stellaris_adc_state), | ||
103 | - VMSTATE_UINT32(ustat, stellaris_adc_state), | ||
104 | - VMSTATE_UINT32(sspri, stellaris_adc_state), | ||
105 | - VMSTATE_UINT32(sac, stellaris_adc_state), | ||
106 | - VMSTATE_UINT32(fifo[0].state, stellaris_adc_state), | ||
107 | - VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16), | ||
108 | - VMSTATE_UINT32(ssmux[0], stellaris_adc_state), | ||
109 | - VMSTATE_UINT32(ssctl[0], stellaris_adc_state), | ||
110 | - VMSTATE_UINT32(fifo[1].state, stellaris_adc_state), | ||
111 | - VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16), | ||
112 | - VMSTATE_UINT32(ssmux[1], stellaris_adc_state), | ||
113 | - VMSTATE_UINT32(ssctl[1], stellaris_adc_state), | ||
114 | - VMSTATE_UINT32(fifo[2].state, stellaris_adc_state), | ||
115 | - VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16), | ||
116 | - VMSTATE_UINT32(ssmux[2], stellaris_adc_state), | ||
117 | - VMSTATE_UINT32(ssctl[2], stellaris_adc_state), | ||
118 | - VMSTATE_UINT32(fifo[3].state, stellaris_adc_state), | ||
119 | - VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16), | ||
120 | - VMSTATE_UINT32(ssmux[3], stellaris_adc_state), | ||
121 | - VMSTATE_UINT32(ssctl[3], stellaris_adc_state), | ||
122 | - VMSTATE_UINT32(noise, stellaris_adc_state), | ||
123 | + VMSTATE_UINT32(actss, StellarisADCState), | ||
124 | + VMSTATE_UINT32(ris, StellarisADCState), | ||
125 | + VMSTATE_UINT32(im, StellarisADCState), | ||
126 | + VMSTATE_UINT32(emux, StellarisADCState), | ||
127 | + VMSTATE_UINT32(ostat, StellarisADCState), | ||
128 | + VMSTATE_UINT32(ustat, StellarisADCState), | ||
129 | + VMSTATE_UINT32(sspri, StellarisADCState), | ||
130 | + VMSTATE_UINT32(sac, StellarisADCState), | ||
131 | + VMSTATE_UINT32(fifo[0].state, StellarisADCState), | ||
132 | + VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16), | ||
133 | + VMSTATE_UINT32(ssmux[0], StellarisADCState), | ||
134 | + VMSTATE_UINT32(ssctl[0], StellarisADCState), | ||
135 | + VMSTATE_UINT32(fifo[1].state, StellarisADCState), | ||
136 | + VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16), | ||
137 | + VMSTATE_UINT32(ssmux[1], StellarisADCState), | ||
138 | + VMSTATE_UINT32(ssctl[1], StellarisADCState), | ||
139 | + VMSTATE_UINT32(fifo[2].state, StellarisADCState), | ||
140 | + VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16), | ||
141 | + VMSTATE_UINT32(ssmux[2], StellarisADCState), | ||
142 | + VMSTATE_UINT32(ssctl[2], StellarisADCState), | ||
143 | + VMSTATE_UINT32(fifo[3].state, StellarisADCState), | ||
144 | + VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16), | ||
145 | + VMSTATE_UINT32(ssmux[3], StellarisADCState), | ||
146 | + VMSTATE_UINT32(ssctl[3], StellarisADCState), | ||
147 | + VMSTATE_UINT32(noise, StellarisADCState), | ||
148 | VMSTATE_END_OF_LIST() | ||
149 | } | ||
150 | }; | ||
151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
152 | static void stellaris_adc_init(Object *obj) | ||
153 | { | ||
154 | DeviceState *dev = DEVICE(obj); | ||
155 | - stellaris_adc_state *s = STELLARIS_ADC(obj); | ||
156 | + StellarisADCState *s = STELLARIS_ADC(obj); | ||
157 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
158 | int n; | ||
159 | |||
160 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_class_init(ObjectClass *klass, void *data) | ||
161 | static const TypeInfo stellaris_adc_info = { | ||
162 | .name = TYPE_STELLARIS_ADC, | ||
163 | .parent = TYPE_SYS_BUS_DEVICE, | ||
164 | - .instance_size = sizeof(stellaris_adc_state), | ||
165 | + .instance_size = sizeof(StellarisADCState), | ||
166 | .instance_init = stellaris_adc_init, | ||
167 | .class_init = stellaris_adc_class_init, | ||
168 | }; | ||
169 | -- | ||
170 | 2.34.1 | ||
171 | |||
172 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | The typedef and definitions are generated by the OBJECT_DECLARE_TYPE | ||
4 | macro in "hw/arm/bcm2836.h": | ||
5 | |||
6 | 20 #define TYPE_BCM283X "bcm283x" | ||
7 | 21 OBJECT_DECLARE_TYPE(BCM283XState, BCM283XClass, BCM283X) | ||
8 | |||
9 | The script ran in commit a489d1951c ("Use OBJECT_DECLARE_TYPE when | ||
10 | possible") missed them because they are declared in a different | ||
11 | file unit. Remove them. | ||
12 | |||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20230109140306.23161-10-philmd@linaro.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/arm/bcm2836.c | 9 ++------- | ||
19 | 1 file changed, 2 insertions(+), 7 deletions(-) | ||
20 | |||
21 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/arm/bcm2836.c | ||
24 | +++ b/hw/arm/bcm2836.c | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | #include "hw/arm/raspi_platform.h" | ||
27 | #include "hw/sysbus.h" | ||
28 | |||
29 | -typedef struct BCM283XClass { | ||
30 | +struct BCM283XClass { | ||
31 | /*< private >*/ | ||
32 | DeviceClass parent_class; | ||
33 | /*< public >*/ | ||
34 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM283XClass { | ||
35 | hwaddr peri_base; /* Peripheral base address seen by the CPU */ | ||
36 | hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */ | ||
37 | int clusterid; | ||
38 | -} BCM283XClass; | ||
39 | - | ||
40 | -#define BCM283X_CLASS(klass) \ | ||
41 | - OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) | ||
42 | -#define BCM283X_GET_CLASS(obj) \ | ||
43 | - OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) | ||
44 | +}; | ||
45 | |||
46 | static Property bcm2836_enabled_cores_property = | ||
47 | DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0); | ||
48 | -- | ||
49 | 2.34.1 | ||
50 | |||
51 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | |
2 | |||
3 | NPCM7XX models have been commited after the conversion from | ||
4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). | ||
5 | Manually convert them. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-11-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/adc/npcm7xx_adc.h | 7 +++---- | ||
13 | include/hw/arm/npcm7xx.h | 18 ++++++------------ | ||
14 | include/hw/i2c/npcm7xx_smbus.h | 7 +++---- | ||
15 | include/hw/misc/npcm7xx_clk.h | 2 +- | ||
16 | include/hw/misc/npcm7xx_gcr.h | 6 +++--- | ||
17 | include/hw/misc/npcm7xx_mft.h | 7 +++---- | ||
18 | include/hw/misc/npcm7xx_pwm.h | 3 +-- | ||
19 | include/hw/misc/npcm7xx_rng.h | 6 +++--- | ||
20 | include/hw/net/npcm7xx_emc.h | 5 +---- | ||
21 | include/hw/sd/npcm7xx_sdhci.h | 4 ++-- | ||
22 | 10 files changed, 26 insertions(+), 39 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/adc/npcm7xx_adc.h b/include/hw/adc/npcm7xx_adc.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/adc/npcm7xx_adc.h | ||
27 | +++ b/include/hw/adc/npcm7xx_adc.h | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | * @iref: The internal reference voltage, initialized at launch time. | ||
30 | * @rv: The calibrated output values of 0.5V and 1.5V for the ADC. | ||
31 | */ | ||
32 | -typedef struct { | ||
33 | +struct NPCM7xxADCState { | ||
34 | SysBusDevice parent; | ||
35 | |||
36 | MemoryRegion iomem; | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
38 | uint32_t iref; | ||
39 | |||
40 | uint16_t calibration_r_values[NPCM7XX_ADC_NUM_CALIB]; | ||
41 | -} NPCM7xxADCState; | ||
42 | +}; | ||
43 | |||
44 | #define TYPE_NPCM7XX_ADC "npcm7xx-adc" | ||
45 | -#define NPCM7XX_ADC(obj) \ | ||
46 | - OBJECT_CHECK(NPCM7xxADCState, (obj), TYPE_NPCM7XX_ADC) | ||
47 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxADCState, NPCM7XX_ADC) | ||
48 | |||
49 | #endif /* NPCM7XX_ADC_H */ | ||
50 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/include/hw/arm/npcm7xx.h | ||
53 | +++ b/include/hw/arm/npcm7xx.h | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | |||
56 | #define NPCM7XX_NR_PWM_MODULES 2 | ||
57 | |||
58 | -typedef struct NPCM7xxMachine { | ||
59 | +struct NPCM7xxMachine { | ||
60 | MachineState parent; | ||
61 | /* | ||
62 | * PWM fan splitter. each splitter connects to one PWM output and | ||
63 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachine { | ||
64 | */ | ||
65 | SplitIRQ fan_splitter[NPCM7XX_NR_PWM_MODULES * | ||
66 | NPCM7XX_PWM_PER_MODULE]; | ||
67 | -} NPCM7xxMachine; | ||
68 | +}; | ||
69 | |||
70 | #define TYPE_NPCM7XX_MACHINE MACHINE_TYPE_NAME("npcm7xx") | ||
71 | -#define NPCM7XX_MACHINE(obj) \ | ||
72 | - OBJECT_CHECK(NPCM7xxMachine, (obj), TYPE_NPCM7XX_MACHINE) | ||
73 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMachine, NPCM7XX_MACHINE) | ||
74 | |||
75 | typedef struct NPCM7xxMachineClass { | ||
76 | MachineClass parent; | ||
77 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachineClass { | ||
78 | #define NPCM7XX_MACHINE_GET_CLASS(obj) \ | ||
79 | OBJECT_GET_CLASS(NPCM7xxMachineClass, (obj), TYPE_NPCM7XX_MACHINE) | ||
80 | |||
81 | -typedef struct NPCM7xxState { | ||
82 | +struct NPCM7xxState { | ||
83 | DeviceState parent; | ||
84 | |||
85 | ARMCPU cpu[NPCM7XX_MAX_NUM_CPUS]; | ||
86 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
87 | NPCM7xxFIUState fiu[2]; | ||
88 | NPCM7xxEMCState emc[2]; | ||
89 | NPCM7xxSDHCIState mmc; | ||
90 | -} NPCM7xxState; | ||
91 | +}; | ||
92 | |||
93 | #define TYPE_NPCM7XX "npcm7xx" | ||
94 | -#define NPCM7XX(obj) OBJECT_CHECK(NPCM7xxState, (obj), TYPE_NPCM7XX) | ||
95 | +OBJECT_DECLARE_TYPE(NPCM7xxState, NPCM7xxClass, NPCM7XX) | ||
96 | |||
97 | #define TYPE_NPCM730 "npcm730" | ||
98 | #define TYPE_NPCM750 "npcm750" | ||
99 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxClass { | ||
100 | uint32_t num_cpus; | ||
101 | } NPCM7xxClass; | ||
102 | |||
103 | -#define NPCM7XX_CLASS(klass) \ | ||
104 | - OBJECT_CLASS_CHECK(NPCM7xxClass, (klass), TYPE_NPCM7XX) | ||
105 | -#define NPCM7XX_GET_CLASS(obj) \ | ||
106 | - OBJECT_GET_CLASS(NPCM7xxClass, (obj), TYPE_NPCM7XX) | ||
107 | - | ||
108 | /** | ||
109 | * npcm7xx_load_kernel - Loads memory with everything needed to boot | ||
110 | * @machine - The machine containing the SoC to be booted. | ||
111 | diff --git a/include/hw/i2c/npcm7xx_smbus.h b/include/hw/i2c/npcm7xx_smbus.h | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/include/hw/i2c/npcm7xx_smbus.h | ||
114 | +++ b/include/hw/i2c/npcm7xx_smbus.h | ||
115 | @@ -XXX,XX +XXX,XX @@ typedef enum NPCM7xxSMBusStatus { | ||
116 | * @rx_cur: The current position of rx_fifo. | ||
117 | * @status: The current status of the SMBus. | ||
118 | */ | ||
119 | -typedef struct NPCM7xxSMBusState { | ||
120 | +struct NPCM7xxSMBusState { | ||
121 | SysBusDevice parent; | ||
122 | |||
123 | MemoryRegion iomem; | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSMBusState { | ||
125 | uint8_t rx_cur; | ||
126 | |||
127 | NPCM7xxSMBusStatus status; | ||
128 | -} NPCM7xxSMBusState; | ||
129 | +}; | ||
130 | |||
131 | #define TYPE_NPCM7XX_SMBUS "npcm7xx-smbus" | ||
132 | -#define NPCM7XX_SMBUS(obj) OBJECT_CHECK(NPCM7xxSMBusState, (obj), \ | ||
133 | - TYPE_NPCM7XX_SMBUS) | ||
134 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxSMBusState, NPCM7XX_SMBUS) | ||
135 | |||
136 | #endif /* NPCM7XX_SMBUS_H */ | ||
137 | diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/include/hw/misc/npcm7xx_clk.h | ||
140 | +++ b/include/hw/misc/npcm7xx_clk.h | ||
141 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxCLKState { | ||
142 | }; | ||
143 | |||
144 | #define TYPE_NPCM7XX_CLK "npcm7xx-clk" | ||
145 | -#define NPCM7XX_CLK(obj) OBJECT_CHECK(NPCM7xxCLKState, (obj), TYPE_NPCM7XX_CLK) | ||
146 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxCLKState, NPCM7XX_CLK) | ||
147 | |||
148 | #endif /* NPCM7XX_CLK_H */ | ||
149 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/include/hw/misc/npcm7xx_gcr.h | ||
152 | +++ b/include/hw/misc/npcm7xx_gcr.h | ||
153 | @@ -XXX,XX +XXX,XX @@ | ||
154 | */ | ||
155 | #define NPCM7XX_GCR_NR_REGS (0x148 / sizeof(uint32_t)) | ||
156 | |||
157 | -typedef struct NPCM7xxGCRState { | ||
158 | +struct NPCM7xxGCRState { | ||
159 | SysBusDevice parent; | ||
160 | |||
161 | MemoryRegion iomem; | ||
162 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxGCRState { | ||
163 | uint32_t reset_pwron; | ||
164 | uint32_t reset_mdlr; | ||
165 | uint32_t reset_intcr3; | ||
166 | -} NPCM7xxGCRState; | ||
167 | +}; | ||
168 | |||
169 | #define TYPE_NPCM7XX_GCR "npcm7xx-gcr" | ||
170 | -#define NPCM7XX_GCR(obj) OBJECT_CHECK(NPCM7xxGCRState, (obj), TYPE_NPCM7XX_GCR) | ||
171 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxGCRState, NPCM7XX_GCR) | ||
172 | |||
173 | #endif /* NPCM7XX_GCR_H */ | ||
174 | diff --git a/include/hw/misc/npcm7xx_mft.h b/include/hw/misc/npcm7xx_mft.h | ||
175 | index XXXXXXX..XXXXXXX 100644 | ||
176 | --- a/include/hw/misc/npcm7xx_mft.h | ||
177 | +++ b/include/hw/misc/npcm7xx_mft.h | ||
178 | @@ -XXX,XX +XXX,XX @@ | ||
179 | * @max_rpm: The maximum rpm for fans. Order: A0, B0, A1, B1. | ||
180 | * @duty: The duty cycles for fans, relative to NPCM7XX_PWM_MAX_DUTY. | ||
181 | */ | ||
182 | -typedef struct NPCM7xxMFTState { | ||
183 | +struct NPCM7xxMFTState { | ||
184 | SysBusDevice parent; | ||
185 | |||
186 | MemoryRegion iomem; | ||
187 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMFTState { | ||
188 | |||
189 | uint32_t max_rpm[NPCM7XX_MFT_FANIN_COUNT]; | ||
190 | uint32_t duty[NPCM7XX_MFT_FANIN_COUNT]; | ||
191 | -} NPCM7xxMFTState; | ||
192 | +}; | ||
193 | |||
194 | #define TYPE_NPCM7XX_MFT "npcm7xx-mft" | ||
195 | -#define NPCM7XX_MFT(obj) \ | ||
196 | - OBJECT_CHECK(NPCM7xxMFTState, (obj), TYPE_NPCM7XX_MFT) | ||
197 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMFTState, NPCM7XX_MFT) | ||
198 | |||
199 | #endif /* NPCM7XX_MFT_H */ | ||
200 | diff --git a/include/hw/misc/npcm7xx_pwm.h b/include/hw/misc/npcm7xx_pwm.h | ||
201 | index XXXXXXX..XXXXXXX 100644 | ||
202 | --- a/include/hw/misc/npcm7xx_pwm.h | ||
203 | +++ b/include/hw/misc/npcm7xx_pwm.h | ||
204 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxPWMState { | ||
205 | }; | ||
206 | |||
207 | #define TYPE_NPCM7XX_PWM "npcm7xx-pwm" | ||
208 | -#define NPCM7XX_PWM(obj) \ | ||
209 | - OBJECT_CHECK(NPCM7xxPWMState, (obj), TYPE_NPCM7XX_PWM) | ||
210 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxPWMState, NPCM7XX_PWM) | ||
211 | |||
212 | #endif /* NPCM7XX_PWM_H */ | ||
213 | diff --git a/include/hw/misc/npcm7xx_rng.h b/include/hw/misc/npcm7xx_rng.h | ||
214 | index XXXXXXX..XXXXXXX 100644 | ||
215 | --- a/include/hw/misc/npcm7xx_rng.h | ||
216 | +++ b/include/hw/misc/npcm7xx_rng.h | ||
217 | @@ -XXX,XX +XXX,XX @@ | ||
218 | |||
219 | #include "hw/sysbus.h" | ||
220 | |||
221 | -typedef struct NPCM7xxRNGState { | ||
222 | +struct NPCM7xxRNGState { | ||
223 | SysBusDevice parent; | ||
224 | |||
225 | MemoryRegion iomem; | ||
226 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRNGState { | ||
227 | uint8_t rngcs; | ||
228 | uint8_t rngd; | ||
229 | uint8_t rngmode; | ||
230 | -} NPCM7xxRNGState; | ||
231 | +}; | ||
232 | |||
233 | #define TYPE_NPCM7XX_RNG "npcm7xx-rng" | ||
234 | -#define NPCM7XX_RNG(obj) OBJECT_CHECK(NPCM7xxRNGState, (obj), TYPE_NPCM7XX_RNG) | ||
235 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxRNGState, NPCM7XX_RNG) | ||
236 | |||
237 | #endif /* NPCM7XX_RNG_H */ | ||
238 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h | ||
239 | index XXXXXXX..XXXXXXX 100644 | ||
240 | --- a/include/hw/net/npcm7xx_emc.h | ||
241 | +++ b/include/hw/net/npcm7xx_emc.h | ||
242 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxEMCState { | ||
243 | bool rx_active; | ||
244 | }; | ||
245 | |||
246 | -typedef struct NPCM7xxEMCState NPCM7xxEMCState; | ||
247 | - | ||
248 | #define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
249 | -#define NPCM7XX_EMC(obj) \ | ||
250 | - OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) | ||
251 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxEMCState, NPCM7XX_EMC) | ||
252 | |||
253 | #endif /* NPCM7XX_EMC_H */ | ||
254 | diff --git a/include/hw/sd/npcm7xx_sdhci.h b/include/hw/sd/npcm7xx_sdhci.h | ||
255 | index XXXXXXX..XXXXXXX 100644 | ||
256 | --- a/include/hw/sd/npcm7xx_sdhci.h | ||
257 | +++ b/include/hw/sd/npcm7xx_sdhci.h | ||
258 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRegs { | ||
259 | uint32_t boottoctrl; | ||
260 | } NPCM7xxRegisters; | ||
261 | |||
262 | -typedef struct NPCM7xxSDHCIState { | ||
263 | +struct NPCM7xxSDHCIState { | ||
264 | SysBusDevice parent; | ||
265 | |||
266 | MemoryRegion container; | ||
267 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSDHCIState { | ||
268 | NPCM7xxRegisters regs; | ||
269 | |||
270 | SDHCIState sdhci; | ||
271 | -} NPCM7xxSDHCIState; | ||
272 | +}; | ||
273 | |||
274 | #endif /* NPCM7XX_SDHCI_H */ | ||
275 | -- | ||
276 | 2.34.1 | ||
277 | |||
278 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | The structure is named SECUREECState. Rename the type accordingly. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109140306.23161-12-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/misc/sbsa_ec.c | 13 +++++++------ | ||
11 | 1 file changed, 7 insertions(+), 6 deletions(-) | ||
12 | |||
13 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/misc/sbsa_ec.c | ||
16 | +++ b/hw/misc/sbsa_ec.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "hw/sysbus.h" | ||
19 | #include "sysemu/runstate.h" | ||
20 | |||
21 | -typedef struct { | ||
22 | +typedef struct SECUREECState { | ||
23 | SysBusDevice parent_obj; | ||
24 | MemoryRegion iomem; | ||
25 | } SECUREECState; | ||
26 | |||
27 | -#define TYPE_SBSA_EC "sbsa-ec" | ||
28 | -#define SECURE_EC(obj) OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_EC) | ||
29 | +#define TYPE_SBSA_SECURE_EC "sbsa-ec" | ||
30 | +#define SBSA_SECURE_EC(obj) \ | ||
31 | + OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) | ||
32 | |||
33 | enum sbsa_ec_powerstates { | ||
34 | SBSA_EC_CMD_POWEROFF = 0x01, | ||
35 | @@ -XXX,XX +XXX,XX @@ static uint64_t sbsa_ec_read(void *opaque, hwaddr offset, unsigned size) | ||
36 | } | ||
37 | |||
38 | static void sbsa_ec_write(void *opaque, hwaddr offset, | ||
39 | - uint64_t value, unsigned size) | ||
40 | + uint64_t value, unsigned size) | ||
41 | { | ||
42 | if (offset == 0) { /* PSCI machine power command register */ | ||
43 | switch (value) { | ||
44 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps sbsa_ec_ops = { | ||
45 | |||
46 | static void sbsa_ec_init(Object *obj) | ||
47 | { | ||
48 | - SECUREECState *s = SECURE_EC(obj); | ||
49 | + SECUREECState *s = SBSA_SECURE_EC(obj); | ||
50 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | ||
51 | |||
52 | memory_region_init_io(&s->iomem, obj, &sbsa_ec_ops, s, "sbsa-ec", | ||
53 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ec_class_init(ObjectClass *klass, void *data) | ||
54 | } | ||
55 | |||
56 | static const TypeInfo sbsa_ec_info = { | ||
57 | - .name = TYPE_SBSA_EC, | ||
58 | + .name = TYPE_SBSA_SECURE_EC, | ||
59 | .parent = TYPE_SYS_BUS_DEVICE, | ||
60 | .instance_size = sizeof(SECUREECState), | ||
61 | .instance_init = sbsa_ec_init, | ||
62 | -- | ||
63 | 2.34.1 | ||
64 | |||
65 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | This model was merged few days before the QOM cleanup from | ||
4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible") | ||
5 | was pulled and merged. Manually adapt. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-13-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/misc/sbsa_ec.c | 3 +-- | ||
13 | 1 file changed, 1 insertion(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/misc/sbsa_ec.c | ||
18 | +++ b/hw/misc/sbsa_ec.c | ||
19 | @@ -XXX,XX +XXX,XX @@ typedef struct SECUREECState { | ||
20 | } SECUREECState; | ||
21 | |||
22 | #define TYPE_SBSA_SECURE_EC "sbsa-ec" | ||
23 | -#define SBSA_SECURE_EC(obj) \ | ||
24 | - OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) | ||
25 | +OBJECT_DECLARE_SIMPLE_TYPE(SECUREECState, SBSA_SECURE_EC) | ||
26 | |||
27 | enum sbsa_ec_powerstates { | ||
28 | SBSA_EC_CMD_POWEROFF = 0x01, | ||
29 | -- | ||
30 | 2.34.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | By calling qdev_pass_gpios() we don't need to hold a copy of the | 3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() |
4 | IRQs from the INTC into the SoC state. | 4 | macro call, to avoid after a QOM refactor: |
5 | Instead of filling an array of qemu_irq and passing it around, we | ||
6 | can now directly call qdev_get_gpio_in() on the SoC. | ||
7 | 5 | ||
8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | hw/intc/xilinx_intc.c:45:1: error: declaration of anonymous struct must be a definition |
9 | Message-id: 20191230110953.25496-5-f4bug@amsat.org | 7 | DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, |
8 | ^ | ||
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-14-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | 15 | --- |
13 | include/hw/arm/allwinner-a10.h | 1 - | 16 | hw/intc/xilinx_intc.c | 28 +++++++++++++--------------- |
14 | hw/arm/allwinner-a10.c | 24 +++++++++++------------- | 17 | 1 file changed, 13 insertions(+), 15 deletions(-) |
15 | 2 files changed, 11 insertions(+), 14 deletions(-) | ||
16 | 18 | ||
17 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 19 | diff --git a/hw/intc/xilinx_intc.c b/hw/intc/xilinx_intc.c |
18 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/arm/allwinner-a10.h | 21 | --- a/hw/intc/xilinx_intc.c |
20 | +++ b/include/hw/arm/allwinner-a10.h | 22 | +++ b/hw/intc/xilinx_intc.c |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct AwA10State { | 23 | @@ -XXX,XX +XXX,XX @@ |
22 | /*< public >*/ | 24 | #define R_MAX 8 |
23 | 25 | ||
24 | ARMCPU cpu; | 26 | #define TYPE_XILINX_INTC "xlnx.xps-intc" |
25 | - qemu_irq irq[AW_A10_PIC_INT_NR]; | 27 | -DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, |
26 | AwA10PITState timer; | 28 | - TYPE_XILINX_INTC) |
27 | AwA10PICState intc; | 29 | +typedef struct XpsIntc XpsIntc; |
28 | AwEmacState emac; | 30 | +DECLARE_INSTANCE_CHECKER(XpsIntc, XILINX_INTC, TYPE_XILINX_INTC) |
29 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | 31 | |
30 | index XXXXXXX..XXXXXXX 100644 | 32 | -struct xlx_pic |
31 | --- a/hw/arm/allwinner-a10.c | 33 | +struct XpsIntc |
32 | +++ b/hw/arm/allwinner-a10.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
34 | { | 34 | { |
35 | AwA10State *s = AW_A10(dev); | 35 | SysBusDevice parent_obj; |
36 | SysBusDevice *sysbusdev; | 36 | |
37 | - uint8_t i; | 37 | @@ -XXX,XX +XXX,XX @@ struct xlx_pic |
38 | qemu_irq fiq, irq; | 38 | uint32_t irq_pin_state; |
39 | Error *err = NULL; | 39 | }; |
40 | 40 | ||
41 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | 41 | -static void update_irq(struct xlx_pic *p) |
42 | sysbus_mmio_map(sysbusdev, 0, AW_A10_PIC_REG_BASE); | 42 | +static void update_irq(XpsIntc *p) |
43 | sysbus_connect_irq(sysbusdev, 0, irq); | 43 | { |
44 | sysbus_connect_irq(sysbusdev, 1, fiq); | 44 | uint32_t i; |
45 | - for (i = 0; i < AW_A10_PIC_INT_NR; i++) { | 45 | |
46 | - s->irq[i] = qdev_get_gpio_in(DEVICE(&s->intc), i); | 46 | @@ -XXX,XX +XXX,XX @@ static void update_irq(struct xlx_pic *p) |
47 | - } | 47 | qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]); |
48 | + qdev_pass_gpios(DEVICE(&s->intc), dev, NULL); | ||
49 | |||
50 | object_property_set_bool(OBJECT(&s->timer), true, "realized", &err); | ||
51 | if (err != NULL) { | ||
52 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
53 | } | ||
54 | sysbusdev = SYS_BUS_DEVICE(&s->timer); | ||
55 | sysbus_mmio_map(sysbusdev, 0, AW_A10_PIT_REG_BASE); | ||
56 | - sysbus_connect_irq(sysbusdev, 0, s->irq[22]); | ||
57 | - sysbus_connect_irq(sysbusdev, 1, s->irq[23]); | ||
58 | - sysbus_connect_irq(sysbusdev, 2, s->irq[24]); | ||
59 | - sysbus_connect_irq(sysbusdev, 3, s->irq[25]); | ||
60 | - sysbus_connect_irq(sysbusdev, 4, s->irq[67]); | ||
61 | - sysbus_connect_irq(sysbusdev, 5, s->irq[68]); | ||
62 | + sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 22)); | ||
63 | + sysbus_connect_irq(sysbusdev, 1, qdev_get_gpio_in(dev, 23)); | ||
64 | + sysbus_connect_irq(sysbusdev, 2, qdev_get_gpio_in(dev, 24)); | ||
65 | + sysbus_connect_irq(sysbusdev, 3, qdev_get_gpio_in(dev, 25)); | ||
66 | + sysbus_connect_irq(sysbusdev, 4, qdev_get_gpio_in(dev, 67)); | ||
67 | + sysbus_connect_irq(sysbusdev, 5, qdev_get_gpio_in(dev, 68)); | ||
68 | |||
69 | memory_region_init_ram(&s->sram_a, OBJECT(dev), "sram A", 48 * KiB, | ||
70 | &error_fatal); | ||
71 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
72 | } | ||
73 | sysbusdev = SYS_BUS_DEVICE(&s->emac); | ||
74 | sysbus_mmio_map(sysbusdev, 0, AW_A10_EMAC_BASE); | ||
75 | - sysbus_connect_irq(sysbusdev, 0, s->irq[55]); | ||
76 | + sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 55)); | ||
77 | |||
78 | object_property_set_bool(OBJECT(&s->sata), true, "realized", &err); | ||
79 | if (err) { | ||
80 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
81 | return; | ||
82 | } | ||
83 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, AW_A10_SATA_BASE); | ||
84 | - sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, s->irq[56]); | ||
85 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, qdev_get_gpio_in(dev, 56)); | ||
86 | |||
87 | /* FIXME use a qdev chardev prop instead of serial_hd() */ | ||
88 | - serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE, 2, s->irq[1], | ||
89 | + serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE, 2, | ||
90 | + qdev_get_gpio_in(dev, 1), | ||
91 | 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN); | ||
92 | } | 48 | } |
93 | 49 | ||
50 | -static uint64_t | ||
51 | -pic_read(void *opaque, hwaddr addr, unsigned int size) | ||
52 | +static uint64_t pic_read(void *opaque, hwaddr addr, unsigned int size) | ||
53 | { | ||
54 | - struct xlx_pic *p = opaque; | ||
55 | + XpsIntc *p = opaque; | ||
56 | uint32_t r = 0; | ||
57 | |||
58 | addr >>= 2; | ||
59 | @@ -XXX,XX +XXX,XX @@ pic_read(void *opaque, hwaddr addr, unsigned int size) | ||
60 | return r; | ||
61 | } | ||
62 | |||
63 | -static void | ||
64 | -pic_write(void *opaque, hwaddr addr, | ||
65 | - uint64_t val64, unsigned int size) | ||
66 | +static void pic_write(void *opaque, hwaddr addr, | ||
67 | + uint64_t val64, unsigned int size) | ||
68 | { | ||
69 | - struct xlx_pic *p = opaque; | ||
70 | + XpsIntc *p = opaque; | ||
71 | uint32_t value = val64; | ||
72 | |||
73 | addr >>= 2; | ||
74 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps pic_ops = { | ||
75 | |||
76 | static void irq_handler(void *opaque, int irq, int level) | ||
77 | { | ||
78 | - struct xlx_pic *p = opaque; | ||
79 | + XpsIntc *p = opaque; | ||
80 | |||
81 | /* edge triggered interrupt */ | ||
82 | if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) { | ||
83 | @@ -XXX,XX +XXX,XX @@ static void irq_handler(void *opaque, int irq, int level) | ||
84 | |||
85 | static void xilinx_intc_init(Object *obj) | ||
86 | { | ||
87 | - struct xlx_pic *p = XILINX_INTC(obj); | ||
88 | + XpsIntc *p = XILINX_INTC(obj); | ||
89 | |||
90 | qdev_init_gpio_in(DEVICE(obj), irq_handler, 32); | ||
91 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_init(Object *obj) | ||
93 | } | ||
94 | |||
95 | static Property xilinx_intc_properties[] = { | ||
96 | - DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0), | ||
97 | + DEFINE_PROP_UINT32("kind-of-intr", XpsIntc, c_kind_of_intr, 0), | ||
98 | DEFINE_PROP_END_OF_LIST(), | ||
99 | }; | ||
100 | |||
101 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_class_init(ObjectClass *klass, void *data) | ||
102 | static const TypeInfo xilinx_intc_info = { | ||
103 | .name = TYPE_XILINX_INTC, | ||
104 | .parent = TYPE_SYS_BUS_DEVICE, | ||
105 | - .instance_size = sizeof(struct xlx_pic), | ||
106 | + .instance_size = sizeof(XpsIntc), | ||
107 | .instance_init = xilinx_intc_init, | ||
108 | .class_init = xilinx_intc_class_init, | ||
109 | }; | ||
94 | -- | 110 | -- |
95 | 2.20.1 | 111 | 2.34.1 |
96 | 112 | ||
97 | 113 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() | ||
4 | macro call, to avoid after a QOM refactor: | ||
5 | |||
6 | hw/timer/xilinx_timer.c:65:1: error: declaration of anonymous struct must be a definition | ||
7 | DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, | ||
8 | ^ | ||
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-15-philmd@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | hw/timer/xilinx_timer.c | 27 +++++++++++++-------------- | ||
17 | 1 file changed, 13 insertions(+), 14 deletions(-) | ||
18 | |||
19 | diff --git a/hw/timer/xilinx_timer.c b/hw/timer/xilinx_timer.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/hw/timer/xilinx_timer.c | ||
22 | +++ b/hw/timer/xilinx_timer.c | ||
23 | @@ -XXX,XX +XXX,XX @@ struct xlx_timer | ||
24 | }; | ||
25 | |||
26 | #define TYPE_XILINX_TIMER "xlnx.xps-timer" | ||
27 | -DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, | ||
28 | - TYPE_XILINX_TIMER) | ||
29 | +typedef struct XpsTimerState XpsTimerState; | ||
30 | +DECLARE_INSTANCE_CHECKER(XpsTimerState, XILINX_TIMER, TYPE_XILINX_TIMER) | ||
31 | |||
32 | -struct timerblock | ||
33 | +struct XpsTimerState | ||
34 | { | ||
35 | SysBusDevice parent_obj; | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ struct timerblock | ||
38 | struct xlx_timer *timers; | ||
39 | }; | ||
40 | |||
41 | -static inline unsigned int num_timers(struct timerblock *t) | ||
42 | +static inline unsigned int num_timers(XpsTimerState *t) | ||
43 | { | ||
44 | return 2 - t->one_timer_only; | ||
45 | } | ||
46 | @@ -XXX,XX +XXX,XX @@ static inline unsigned int timer_from_addr(hwaddr addr) | ||
47 | return addr >> 2; | ||
48 | } | ||
49 | |||
50 | -static void timer_update_irq(struct timerblock *t) | ||
51 | +static void timer_update_irq(XpsTimerState *t) | ||
52 | { | ||
53 | unsigned int i, irq = 0; | ||
54 | uint32_t csr; | ||
55 | @@ -XXX,XX +XXX,XX @@ static void timer_update_irq(struct timerblock *t) | ||
56 | static uint64_t | ||
57 | timer_read(void *opaque, hwaddr addr, unsigned int size) | ||
58 | { | ||
59 | - struct timerblock *t = opaque; | ||
60 | + XpsTimerState *t = opaque; | ||
61 | struct xlx_timer *xt; | ||
62 | uint32_t r = 0; | ||
63 | unsigned int timer; | ||
64 | @@ -XXX,XX +XXX,XX @@ static void | ||
65 | timer_write(void *opaque, hwaddr addr, | ||
66 | uint64_t val64, unsigned int size) | ||
67 | { | ||
68 | - struct timerblock *t = opaque; | ||
69 | + XpsTimerState *t = opaque; | ||
70 | struct xlx_timer *xt; | ||
71 | unsigned int timer; | ||
72 | uint32_t value = val64; | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps timer_ops = { | ||
74 | static void timer_hit(void *opaque) | ||
75 | { | ||
76 | struct xlx_timer *xt = opaque; | ||
77 | - struct timerblock *t = xt->parent; | ||
78 | + XpsTimerState *t = xt->parent; | ||
79 | D(fprintf(stderr, "%s %d\n", __func__, xt->nr)); | ||
80 | xt->regs[R_TCSR] |= TCSR_TINT; | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void timer_hit(void *opaque) | ||
83 | |||
84 | static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct timerblock *t = XILINX_TIMER(dev); | ||
87 | + XpsTimerState *t = XILINX_TIMER(dev); | ||
88 | unsigned int i; | ||
89 | |||
90 | /* Init all the ptimers. */ | ||
91 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
92 | |||
93 | static void xilinx_timer_init(Object *obj) | ||
94 | { | ||
95 | - struct timerblock *t = XILINX_TIMER(obj); | ||
96 | + XpsTimerState *t = XILINX_TIMER(obj); | ||
97 | |||
98 | /* All timers share a single irq line. */ | ||
99 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq); | ||
100 | } | ||
101 | |||
102 | static Property xilinx_timer_properties[] = { | ||
103 | - DEFINE_PROP_UINT32("clock-frequency", struct timerblock, freq_hz, | ||
104 | - 62 * 1000000), | ||
105 | - DEFINE_PROP_UINT8("one-timer-only", struct timerblock, one_timer_only, 0), | ||
106 | + DEFINE_PROP_UINT32("clock-frequency", XpsTimerState, freq_hz, 62 * 1000000), | ||
107 | + DEFINE_PROP_UINT8("one-timer-only", XpsTimerState, one_timer_only, 0), | ||
108 | DEFINE_PROP_END_OF_LIST(), | ||
109 | }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_class_init(ObjectClass *klass, void *data) | ||
112 | static const TypeInfo xilinx_timer_info = { | ||
113 | .name = TYPE_XILINX_TIMER, | ||
114 | .parent = TYPE_SYS_BUS_DEVICE, | ||
115 | - .instance_size = sizeof(struct timerblock), | ||
116 | + .instance_size = sizeof(XpsTimerState), | ||
117 | .instance_init = xilinx_timer_init, | ||
118 | .class_init = xilinx_timer_class_init, | ||
119 | }; | ||
120 | -- | ||
121 | 2.34.1 | ||
122 | |||
123 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | ||
1 | 2 | ||
3 | ARM trusted firmware, when built with FEAT_HCX support, sets SCR_EL3.HXEn bit | ||
4 | to allow EL2 to modify HCRX_EL2 register without trapping it in EL3. Qemu | ||
5 | uses a valid mask to clear unsupported SCR_EL3 bits when emulating SCR_EL3 | ||
6 | write, and that mask doesn't include SCR_EL3.HXEn bit even if FEAT_HCX is | ||
7 | enabled and exposed to the guest. As a result EL3 writes of that bit are | ||
8 | ignored. | ||
9 | |||
10 | Cc: qemu-stable@nongnu.org | ||
11 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | ||
12 | Message-id: 20230105221251.17896-4-eiakovlev@linux.microsoft.com | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | target/arm/helper.c | 3 +++ | ||
17 | 1 file changed, 3 insertions(+) | ||
18 | |||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper.c | ||
22 | +++ b/target/arm/helper.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
24 | if (cpu_isar_feature(aa64_sme, cpu)) { | ||
25 | valid_mask |= SCR_ENTP2; | ||
26 | } | ||
27 | + if (cpu_isar_feature(aa64_hcx, cpu)) { | ||
28 | + valid_mask |= SCR_HXEN; | ||
29 | + } | ||
30 | } else { | ||
31 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
32 | if (cpu_isar_feature(aa32_ras, cpu)) { | ||
33 | -- | ||
34 | 2.34.1 | diff view generated by jsdifflib |