1 | The big thing in here is RTH's caching-of-tb-flags patchset | 1 | The following changes since commit 5767815218efd3cbfd409505ed824d5f356044ae: |
---|---|---|---|
2 | which should improve TCG performance. | ||
3 | 2 | ||
4 | thanks | 3 | Merge tag 'for_upstream' of https://git.kernel.org/pub/scm/virt/kvm/mst/qemu into staging (2024-02-14 15:45:52 +0000) |
5 | -- PMM | ||
6 | |||
7 | The following changes since commit 2152e740a8938b3bad73bfe1a01f8b94dab02d41: | ||
8 | |||
9 | Merge remote-tracking branch 'remotes/vivier2/tags/trivial-branch-pull-request' into staging (2019-10-22 12:03:03 +0100) | ||
10 | 4 | ||
11 | are available in the Git repository at: | 5 | are available in the Git repository at: |
12 | 6 | ||
13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20191022 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20240215 |
14 | 8 | ||
15 | for you to fetch changes up to 833043a060f7d0e95ded88e61e992466305c0345: | 9 | for you to fetch changes up to f780e63fe731b058fe52d43653600d8729a1b5f2: |
16 | 10 | ||
17 | hw/arm/digic4: Inline digic4_board_setup_ram() function (2019-10-22 14:21:57 +0100) | 11 | docs: Add documentation for the mps3-an536 board (2024-02-15 14:32:39 +0000) |
18 | 12 | ||
19 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
20 | target-arm queue: | 14 | target-arm queue: |
21 | * Fix sign-extension for SMLAL* instructions | 15 | * hw/arm/xilinx_zynq: Wire FIQ between CPU <> GIC |
22 | * aspeed: Add an AST2600 eval board | 16 | * linux-user/aarch64: Choose SYNC as the preferred MTE mode |
23 | * Various ptimer device conversions to new transaction API | 17 | * Fix some errors in SVE/SME handling of MTE tags |
24 | * Cache TB flags to avoid expensively recomputing them every time | 18 | * hw/pci-host/raven.c: Mark raven_io_ops as implementing unaligned accesses |
25 | * Add a dummy Samsung SDHCI controller model to exynos4 boards | 19 | * hw/block/tc58128: Don't emit deprecation warning under qtest |
26 | * Minor refactorings of RAM creation for some arm boards | 20 | * tests/qtest: Fix handling of npcm7xx and GMAC tests |
21 | * hw/arm/virt: Wire up non-secure EL2 virtual timer IRQ | ||
22 | * tests/qtest/npcm7xx_emc-test: Connect all NICs to a backend | ||
23 | * Don't assert on vmload/vmsave of M-profile CPUs | ||
24 | * hw/arm/smmuv3: add support for stage 1 access fault | ||
25 | * hw/arm/stellaris: QOM cleanups | ||
26 | * Use new CBAR encoding for all v8 CPUs, not all aarch64 CPUs | ||
27 | * Improve Cortex_R52 IMPDEF sysreg modelling | ||
28 | * Allow access to SPSR_hyp from hyp mode | ||
29 | * New board model mps3-an536 (Cortex-R52) | ||
27 | 30 | ||
28 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
29 | Cédric Le Goater (1): | 32 | Luc Michel (1): |
30 | aspeed: Add an AST2600 eval board | 33 | hw/arm/smmuv3: add support for stage 1 access fault |
31 | 34 | ||
32 | Guenter Roeck (1): | 35 | Nabih Estefan (1): |
33 | hw/timer/exynos4210_mct: Initialize ptimer before starting it | 36 | tests/qtest: Fix GMAC test to run on a machine in upstream QEMU |
34 | 37 | ||
35 | Peter Maydell (7): | 38 | Peter Maydell (22): |
36 | hw/timer/arm_mptimer.c: Undo accidental rename of arm_mptimer_init() | 39 | hw/pci-host/raven.c: Mark raven_io_ops as implementing unaligned accesses |
37 | hw/timer/puv3_ost.c: Switch to transaction-based ptimer API | 40 | hw/block/tc58128: Don't emit deprecation warning under qtest |
38 | hw/timer/sh_timer: Switch to transaction-based ptimer API | 41 | tests/qtest/meson.build: Don't include qtests_npcm7xx in qtests_aarch64 |
39 | hw/timer/lm32_timer: Switch to transaction-based ptimer API | 42 | tests/qtest/bios-tables-test: Allow changes to virt GTDT |
40 | hw/timer/altera_timer.c: Switch to transaction-based ptimer API | 43 | hw/arm/virt: Wire up non-secure EL2 virtual timer IRQ |
41 | hw/watchdog/etraxfs_timer.c: Switch to transaction-based ptimer API | 44 | tests/qtest/bios-tables-tests: Update virt golden reference |
42 | hw/m68k/mcf5208.c: Switch to transaction-based ptimer API | 45 | hw/arm/npcm7xx: Call qemu_configure_nic_device() for GMAC modules |
46 | tests/qtest/npcm7xx_emc-test: Connect all NICs to a backend | ||
47 | target/arm: Don't get MDCR_EL2 in pmu_counter_enabled() before checking ARM_FEATURE_PMU | ||
48 | target/arm: Use new CBAR encoding for all v8 CPUs, not all aarch64 CPUs | ||
49 | target/arm: The Cortex-R52 has a read-only CBAR | ||
50 | target/arm: Add Cortex-R52 IMPDEF sysregs | ||
51 | target/arm: Allow access to SPSR_hyp from hyp mode | ||
52 | hw/misc/mps2-scc: Fix condition for CFG3 register | ||
53 | hw/misc/mps2-scc: Factor out which-board conditionals | ||
54 | hw/misc/mps2-scc: Make changes needed for AN536 FPGA image | ||
55 | hw/arm/mps3r: Initial skeleton for mps3-an536 board | ||
56 | hw/arm/mps3r: Add CPUs, GIC, and per-CPU RAM | ||
57 | hw/arm/mps3r: Add UARTs | ||
58 | hw/arm/mps3r: Add GPIO, watchdog, dual-timer, I2C devices | ||
59 | hw/arm/mps3r: Add remaining devices | ||
60 | docs: Add documentation for the mps3-an536 board | ||
43 | 61 | ||
44 | Philippe Mathieu-Daudé (9): | 62 | Philippe Mathieu-Daudé (5): |
45 | hw/sd/sdhci: Add a comment to distinct the i.MX eSDHC functions | 63 | hw/arm/xilinx_zynq: Wire FIQ between CPU <> GIC |
46 | hw/sd/sdhci: Add dummy Samsung SDHCI controller | 64 | hw/arm/stellaris: Convert ADC controller to Resettable interface |
47 | hw/arm/exynos4210: Use the Samsung s3c SDHCI controller | 65 | hw/arm/stellaris: Convert I2C controller to Resettable interface |
48 | hw/arm/xilinx_zynq: Use the IEC binary prefix definitions | 66 | hw/arm/stellaris: Add missing QOM 'machine' parent |
49 | hw/arm/mps2: Use the IEC binary prefix definitions | 67 | hw/arm/stellaris: Add missing QOM 'SoC' parent |
50 | hw/arm/collie: Create the RAM in the board | ||
51 | hw/arm/omap2: Create the RAM in the board | ||
52 | hw/arm/omap1: Create the RAM in the board | ||
53 | hw/arm/digic4: Inline digic4_board_setup_ram() function | ||
54 | 68 | ||
55 | Richard Henderson (23): | 69 | Richard Henderson (6): |
56 | target/arm: Fix sign-extension for SMLAL* | 70 | linux-user/aarch64: Choose SYNC as the preferred MTE mode |
57 | target/arm: Split out rebuild_hflags_common | 71 | target/arm: Fix nregs computation in do_{ld,st}_zpa |
58 | target/arm: Split out rebuild_hflags_a64 | 72 | target/arm: Adjust and validate mtedesc sizem1 |
59 | target/arm: Split out rebuild_hflags_common_32 | 73 | target/arm: Split out make_svemte_desc |
60 | target/arm: Split arm_cpu_data_is_big_endian | 74 | target/arm: Handle mte in do_ldrq, do_ldro |
61 | target/arm: Split out rebuild_hflags_m32 | 75 | target/arm: Fix SVE/SME gross MTE suppression checks |
62 | target/arm: Reduce tests vs M-profile in cpu_get_tb_cpu_state | ||
63 | target/arm: Split out rebuild_hflags_a32 | ||
64 | target/arm: Split out rebuild_hflags_aprofile | ||
65 | target/arm: Hoist XSCALE_CPAR, VECLEN, VECSTRIDE in cpu_get_tb_cpu_state | ||
66 | target/arm: Simplify set of PSTATE_SS in cpu_get_tb_cpu_state | ||
67 | target/arm: Hoist computation of TBFLAG_A32.VFPEN | ||
68 | target/arm: Add arm_rebuild_hflags | ||
69 | target/arm: Split out arm_mmu_idx_el | ||
70 | target/arm: Hoist store to cs_base in cpu_get_tb_cpu_state | ||
71 | target/arm: Add HELPER(rebuild_hflags_{a32, a64, m32}) | ||
72 | target/arm: Rebuild hflags at EL changes | ||
73 | target/arm: Rebuild hflags at MSR writes | ||
74 | target/arm: Rebuild hflags at CPSR writes | ||
75 | target/arm: Rebuild hflags at Xscale SCTLR writes | ||
76 | target/arm: Rebuild hflags for M-profile | ||
77 | target/arm: Rebuild hflags for M-profile NVIC | ||
78 | target/arm: Rely on hflags correct in cpu_get_tb_cpu_state | ||
79 | 76 | ||
80 | hw/arm/strongarm.h | 4 +- | 77 | MAINTAINERS | 3 +- |
81 | include/hw/arm/aspeed.h | 1 + | 78 | docs/system/arm/mps2.rst | 37 +- |
82 | include/hw/arm/omap.h | 10 +- | 79 | configs/devices/arm-softmmu/default.mak | 1 + |
83 | include/hw/sd/sdhci.h | 2 + | 80 | hw/arm/smmuv3-internal.h | 1 + |
84 | target/arm/cpu.h | 84 ++++++---- | 81 | include/hw/arm/smmu-common.h | 1 + |
85 | target/arm/helper.h | 4 + | 82 | include/hw/arm/virt.h | 2 + |
86 | target/arm/internals.h | 9 ++ | 83 | include/hw/misc/mps2-scc.h | 1 + |
87 | hw/arm/aspeed.c | 23 +++ | 84 | linux-user/aarch64/target_prctl.h | 29 +- |
88 | hw/arm/collie.c | 8 +- | 85 | target/arm/internals.h | 2 +- |
89 | hw/arm/digic_boards.c | 9 +- | 86 | target/arm/tcg/translate-a64.h | 2 + |
90 | hw/arm/exynos4210.c | 2 +- | 87 | hw/arm/mps3r.c | 640 ++++++++++++++++++++++++++++++++ |
91 | hw/arm/mps2-tz.c | 3 +- | 88 | hw/arm/npcm7xx.c | 1 + |
92 | hw/arm/mps2.c | 3 +- | 89 | hw/arm/smmu-common.c | 11 + |
93 | hw/arm/nseries.c | 10 +- | 90 | hw/arm/smmuv3.c | 1 + |
94 | hw/arm/omap1.c | 12 +- | 91 | hw/arm/stellaris.c | 47 ++- |
95 | hw/arm/omap2.c | 13 +- | 92 | hw/arm/virt-acpi-build.c | 20 +- |
96 | hw/arm/omap_sx1.c | 8 +- | 93 | hw/arm/virt.c | 60 ++- |
97 | hw/arm/palm.c | 8 +- | 94 | hw/arm/xilinx_zynq.c | 2 + |
98 | hw/arm/strongarm.c | 7 +- | 95 | hw/block/tc58128.c | 4 +- |
99 | hw/arm/xilinx_zynq.c | 3 +- | 96 | hw/misc/mps2-scc.c | 138 ++++++- |
100 | hw/intc/armv7m_nvic.c | 22 +-- | 97 | hw/pci-host/raven.c | 1 + |
101 | hw/m68k/mcf5208.c | 9 +- | 98 | target/arm/helper.c | 14 +- |
102 | hw/sd/sdhci.c | 68 +++++++- | 99 | target/arm/tcg/cpu32.c | 109 ++++++ |
103 | hw/timer/altera_timer.c | 13 +- | 100 | target/arm/tcg/op_helper.c | 43 ++- |
104 | hw/timer/arm_mptimer.c | 4 +- | 101 | target/arm/tcg/sme_helper.c | 8 +- |
105 | hw/timer/etraxfs_timer.c | 23 +-- | 102 | target/arm/tcg/sve_helper.c | 12 +- |
106 | hw/timer/exynos4210_mct.c | 2 +- | 103 | target/arm/tcg/translate-sme.c | 15 +- |
107 | hw/timer/lm32_timer.c | 13 +- | 104 | target/arm/tcg/translate-sve.c | 83 +++-- |
108 | hw/timer/puv3_ost.c | 9 +- | 105 | target/arm/tcg/translate.c | 19 +- |
109 | hw/timer/sh_timer.c | 13 +- | 106 | tests/qtest/npcm7xx_emc-test.c | 5 +- |
110 | linux-user/syscall.c | 1 + | 107 | tests/qtest/npcm_gmac-test.c | 84 +---- |
111 | target/arm/cpu.c | 1 + | 108 | hw/arm/Kconfig | 5 + |
112 | target/arm/helper-a64.c | 3 + | 109 | hw/arm/meson.build | 1 + |
113 | target/arm/helper.c | 393 +++++++++++++++++++++++++++++---------------- | 110 | tests/data/acpi/virt/FACP | Bin 276 -> 276 bytes |
114 | target/arm/m_helper.c | 6 + | 111 | tests/data/acpi/virt/GTDT | Bin 96 -> 104 bytes |
115 | target/arm/machine.c | 1 + | 112 | tests/qtest/meson.build | 4 +- |
116 | target/arm/op_helper.c | 4 + | 113 | 36 files changed, 1184 insertions(+), 222 deletions(-) |
117 | target/arm/translate-a64.c | 13 +- | 114 | create mode 100644 hw/arm/mps3r.c |
118 | target/arm/translate.c | 37 ++++- | ||
119 | 39 files changed, 588 insertions(+), 270 deletions(-) | ||
120 | 115 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | 3 | Similarly to commits dadbb58f59..5ae79fe825 for other ARM boards, |
4 | connect FIQ output of the GIC CPU interfaces to the CPU. | ||
4 | 5 | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Message-id: 20240130152548.17855-1-philmd@linaro.org |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20191021190653.9511-2-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | hw/arm/xilinx_zynq.c | 3 ++- | 11 | hw/arm/xilinx_zynq.c | 2 ++ |
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | 12 | 1 file changed, 2 insertions(+) |
13 | 13 | ||
14 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | 14 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/xilinx_zynq.c | 16 | --- a/hw/arm/xilinx_zynq.c |
17 | +++ b/hw/arm/xilinx_zynq.c | 17 | +++ b/hw/arm/xilinx_zynq.c |
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | */ | ||
20 | |||
21 | #include "qemu/osdep.h" | ||
22 | +#include "qemu/units.h" | ||
23 | #include "qapi/error.h" | ||
24 | #include "cpu.h" | ||
25 | #include "hw/sysbus.h" | ||
26 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | 18 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) |
27 | memory_region_add_subregion(address_space_mem, 0, ext_ram); | 19 | sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); |
28 | 20 | sysbus_connect_irq(busdev, 0, | |
29 | /* 256K of on-chip memory */ | 21 | qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); |
30 | - memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10, | 22 | + sysbus_connect_irq(busdev, 1, |
31 | + memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 * KiB, | 23 | + qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ)); |
32 | &error_fatal); | 24 | |
33 | memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram); | 25 | for (n = 0; n < 64; n++) { |
34 | 26 | pic[n] = qdev_get_gpio_in(dev, n); | |
35 | -- | 27 | -- |
36 | 2.20.1 | 28 | 2.34.1 |
37 | 29 | ||
38 | 30 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is the payoff. | 3 | The API does not generate an error for setting ASYNC | SYNC; that merely |
4 | constrains the selection vs the per-cpu default. For qemu linux-user, | ||
5 | choose SYNC as the default. | ||
4 | 6 | ||
5 | From perf record -g data of ubuntu 18 boot and shutdown: | 7 | Cc: qemu-stable@nongnu.org |
6 | 8 | Reported-by: Gustavo Romero <gustavo.romero@linaro.org> | |
7 | BEFORE: | ||
8 | |||
9 | - 23.02% 2.82% qemu-system-aar [.] helper_lookup_tb_ptr | ||
10 | - 20.22% helper_lookup_tb_ptr | ||
11 | + 10.05% tb_htable_lookup | ||
12 | - 9.13% cpu_get_tb_cpu_state | ||
13 | 3.20% aa64_va_parameters_both | ||
14 | 0.55% fp_exception_el | ||
15 | |||
16 | - 11.66% 4.74% qemu-system-aar [.] cpu_get_tb_cpu_state | ||
17 | - 6.96% cpu_get_tb_cpu_state | ||
18 | 3.63% aa64_va_parameters_both | ||
19 | 0.60% fp_exception_el | ||
20 | 0.53% sve_exception_el | ||
21 | |||
22 | AFTER: | ||
23 | |||
24 | - 16.40% 3.40% qemu-system-aar [.] helper_lookup_tb_ptr | ||
25 | - 13.03% helper_lookup_tb_ptr | ||
26 | + 11.19% tb_htable_lookup | ||
27 | 0.55% cpu_get_tb_cpu_state | ||
28 | |||
29 | 0.98% 0.71% qemu-system-aar [.] cpu_get_tb_cpu_state | ||
30 | |||
31 | 0.87% 0.24% qemu-system-aar [.] rebuild_hflags_a64 | ||
32 | |||
33 | Before, helper_lookup_tb_ptr is the second hottest function in the | ||
34 | application, consuming almost a quarter of the runtime. Within the | ||
35 | entire execution, cpu_get_tb_cpu_state consumes about 12%. | ||
36 | |||
37 | After, helper_lookup_tb_ptr has dropped to the fourth hottest function, | ||
38 | with consumption dropping to a sixth of the runtime. Within the | ||
39 | entire execution, cpu_get_tb_cpu_state has dropped below 1%, and the | ||
40 | supporting function to rebuild hflags also consumes about 1%. | ||
41 | |||
42 | Assertions are retained for --enable-debug-tcg. | ||
43 | |||
44 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
45 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
46 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
47 | Message-id: 20191018174431.1784-23-richard.henderson@linaro.org | 10 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
11 | Message-id: 20240207025210.8837-2-richard.henderson@linaro.org | ||
48 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
49 | --- | 13 | --- |
50 | target/arm/helper.c | 9 ++++++--- | 14 | linux-user/aarch64/target_prctl.h | 29 +++++++++++++++++------------ |
51 | 1 file changed, 6 insertions(+), 3 deletions(-) | 15 | 1 file changed, 17 insertions(+), 12 deletions(-) |
52 | 16 | ||
53 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/linux-user/aarch64/target_prctl.h b/linux-user/aarch64/target_prctl.h |
54 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/target/arm/helper.c | 19 | --- a/linux-user/aarch64/target_prctl.h |
56 | +++ b/target/arm/helper.c | 20 | +++ b/linux-user/aarch64/target_prctl.h |
57 | @@ -XXX,XX +XXX,XX @@ void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el) | 21 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_set_tagged_addr_ctrl(CPUArchState *env, abi_long arg2) |
58 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 22 | env->tagged_addr_enable = arg2 & PR_TAGGED_ADDR_ENABLE; |
59 | target_ulong *cs_base, uint32_t *pflags) | 23 | |
60 | { | 24 | if (cpu_isar_feature(aa64_mte, cpu)) { |
61 | - uint32_t flags, pstate_for_ss; | 25 | - switch (arg2 & PR_MTE_TCF_MASK) { |
62 | + uint32_t flags = env->hflags; | 26 | - case PR_MTE_TCF_NONE: |
63 | + uint32_t pstate_for_ss; | 27 | - case PR_MTE_TCF_SYNC: |
64 | 28 | - case PR_MTE_TCF_ASYNC: | |
65 | *cs_base = 0; | 29 | - break; |
66 | - flags = rebuild_hflags_internal(env); | 30 | - default: |
67 | +#ifdef CONFIG_DEBUG_TCG | 31 | - return -EINVAL; |
68 | + assert(flags == rebuild_hflags_internal(env)); | 32 | - } |
69 | +#endif | 33 | - |
70 | 34 | /* | |
71 | - if (is_a64(env)) { | 35 | * Write PR_MTE_TCF to SCTLR_EL1[TCF0]. |
72 | + if (FIELD_EX32(flags, TBFLAG_ANY, AARCH64_STATE)) { | 36 | - * Note that the syscall values are consistent with hw. |
73 | *pc = env->pc; | 37 | + * |
74 | if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | 38 | + * The kernel has a per-cpu configuration for the sysadmin, |
75 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | 39 | + * /sys/devices/system/cpu/cpu<N>/mte_tcf_preferred, |
40 | + * which qemu does not implement. | ||
41 | + * | ||
42 | + * Because there is no performance difference between the modes, and | ||
43 | + * because SYNC is most useful for debugging MTE errors, choose SYNC | ||
44 | + * as the preferred mode. With this preference, and the way the API | ||
45 | + * uses only two bits, there is no way for the program to select | ||
46 | + * ASYMM mode. | ||
47 | */ | ||
48 | - env->cp15.sctlr_el[1] = | ||
49 | - deposit64(env->cp15.sctlr_el[1], 38, 2, arg2 >> PR_MTE_TCF_SHIFT); | ||
50 | + unsigned tcf = 0; | ||
51 | + if (arg2 & PR_MTE_TCF_SYNC) { | ||
52 | + tcf = 1; | ||
53 | + } else if (arg2 & PR_MTE_TCF_ASYNC) { | ||
54 | + tcf = 2; | ||
55 | + } | ||
56 | + env->cp15.sctlr_el[1] = deposit64(env->cp15.sctlr_el[1], 38, 2, tcf); | ||
57 | |||
58 | /* | ||
59 | * Write PR_MTE_TAG to GCR_EL1[Exclude]. | ||
76 | -- | 60 | -- |
77 | 2.20.1 | 61 | 2.34.1 |
78 | |||
79 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | The field is encoded as [0-3], which is convenient for |
4 | indexing our array of function pointers, but the true | ||
5 | value is [1-4]. Adjust before calling do_mem_zpa. | ||
4 | 6 | ||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Add an assert, and move the comment re passing ZT to |
8 | the helper back next to the relevant code. | ||
9 | |||
10 | Cc: qemu-stable@nongnu.org | ||
11 | Fixes: 206adacfb8d ("target/arm: Add mte helpers for sve scalar + int loads") | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-22-richard.henderson@linaro.org | 13 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
14 | Message-id: 20240207025210.8837-3-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 17 | --- |
11 | hw/intc/armv7m_nvic.c | 22 +++++++++++++--------- | 18 | target/arm/tcg/translate-sve.c | 16 ++++++++-------- |
12 | 1 file changed, 13 insertions(+), 9 deletions(-) | 19 | 1 file changed, 8 insertions(+), 8 deletions(-) |
13 | 20 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 21 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
15 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 23 | --- a/target/arm/tcg/translate-sve.c |
17 | +++ b/hw/intc/armv7m_nvic.c | 24 | +++ b/target/arm/tcg/translate-sve.c |
18 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | 25 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
19 | } | 26 | TCGv_ptr t_pg; |
20 | } | 27 | int desc = 0; |
21 | nvic_irq_update(s); | 28 | |
22 | - return MEMTX_OK; | 29 | - /* |
23 | + goto exit_ok; | 30 | - * For e.g. LD4, there are not enough arguments to pass all 4 |
24 | case 0x200 ... 0x23f: /* NVIC Set pend */ | 31 | - * registers as pointers, so encode the regno into the data field. |
25 | /* the special logic in armv7m_nvic_set_pending() | 32 | - * For consistency, do this even for LD1. |
26 | * is not needed since IRQs are never escalated | 33 | - */ |
27 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | 34 | + assert(mte_n >= 1 && mte_n <= 4); |
28 | } | 35 | if (s->mte_active[0]) { |
29 | } | 36 | int msz = dtype_msz(dtype); |
30 | nvic_irq_update(s); | 37 | |
31 | - return MEMTX_OK; | 38 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
32 | + goto exit_ok; | 39 | addr = clean_data_tbi(s, addr); |
33 | case 0x300 ... 0x33f: /* NVIC Active */ | ||
34 | - return MEMTX_OK; /* R/O */ | ||
35 | + goto exit_ok; /* R/O */ | ||
36 | case 0x400 ... 0x5ef: /* NVIC Priority */ | ||
37 | startvec = (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */ | ||
38 | |||
39 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
40 | } | ||
41 | } | ||
42 | nvic_irq_update(s); | ||
43 | - return MEMTX_OK; | ||
44 | + goto exit_ok; | ||
45 | case 0xd18 ... 0xd1b: /* System Handler Priority (SHPR1) */ | ||
46 | if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) { | ||
47 | - return MEMTX_OK; | ||
48 | + goto exit_ok; | ||
49 | } | ||
50 | /* fall through */ | ||
51 | case 0xd1c ... 0xd23: /* System Handler Priority (SHPR2, SHPR3) */ | ||
52 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
53 | set_prio(s, hdlidx, sbank, newprio); | ||
54 | } | ||
55 | nvic_irq_update(s); | ||
56 | - return MEMTX_OK; | ||
57 | + goto exit_ok; | ||
58 | case 0xd28 ... 0xd2b: /* Configurable Fault Status (CFSR) */ | ||
59 | if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) { | ||
60 | - return MEMTX_OK; | ||
61 | + goto exit_ok; | ||
62 | } | ||
63 | /* All bits are W1C, so construct 32 bit value with 0s in | ||
64 | * the parts not written by the access size | ||
65 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
66 | */ | ||
67 | s->cpu->env.v7m.cfsr[M_REG_NS] &= ~(value & R_V7M_CFSR_BFSR_MASK); | ||
68 | } | ||
69 | - return MEMTX_OK; | ||
70 | + goto exit_ok; | ||
71 | } | 40 | } |
72 | if (size == 4) { | 41 | |
73 | nvic_writel(s, offset, value, attrs); | 42 | + /* |
74 | - return MEMTX_OK; | 43 | + * For e.g. LD4, there are not enough arguments to pass all 4 |
75 | + goto exit_ok; | 44 | + * registers as pointers, so encode the regno into the data field. |
45 | + * For consistency, do this even for LD1. | ||
46 | + */ | ||
47 | desc = simd_desc(vsz, vsz, zt | desc); | ||
48 | t_pg = tcg_temp_new_ptr(); | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ static void do_ld_zpa(DisasContext *s, int zt, int pg, | ||
51 | * accessible via the instruction encoding. | ||
52 | */ | ||
53 | assert(fn != NULL); | ||
54 | - do_mem_zpa(s, zt, pg, addr, dtype, nreg, false, fn); | ||
55 | + do_mem_zpa(s, zt, pg, addr, dtype, nreg + 1, false, fn); | ||
56 | } | ||
57 | |||
58 | static bool trans_LD_zprr(DisasContext *s, arg_rprr_load *a) | ||
59 | @@ -XXX,XX +XXX,XX @@ static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
60 | if (nreg == 0) { | ||
61 | /* ST1 */ | ||
62 | fn = fn_single[s->mte_active[0]][be][msz][esz]; | ||
63 | - nreg = 1; | ||
64 | } else { | ||
65 | /* ST2, ST3, ST4 -- msz == esz, enforced by encoding */ | ||
66 | assert(msz == esz); | ||
67 | fn = fn_multiple[s->mte_active[0]][be][nreg - 1][msz]; | ||
76 | } | 68 | } |
77 | qemu_log_mask(LOG_GUEST_ERROR, | 69 | assert(fn != NULL); |
78 | "NVIC: Bad write of size %d at offset 0x%x\n", size, offset); | 70 | - do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), nreg, true, fn); |
79 | /* This is UNPREDICTABLE; treat as RAZ/WI */ | 71 | + do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), nreg + 1, true, fn); |
80 | + | ||
81 | + exit_ok: | ||
82 | + /* Ensure any changes made are reflected in the cached hflags. */ | ||
83 | + arm_rebuild_hflags(&s->cpu->env); | ||
84 | return MEMTX_OK; | ||
85 | } | 72 | } |
86 | 73 | ||
74 | static bool trans_ST_zprr(DisasContext *s, arg_rprr_store *a) | ||
87 | -- | 75 | -- |
88 | 2.20.1 | 76 | 2.34.1 |
89 | |||
90 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Avoid calling arm_current_el() twice. | 3 | When we added SVE_MTEDESC_SHIFT, we effectively limited the |
4 | maximum size of MTEDESC. Adjust SIZEM1 to consume the remaining | ||
5 | bits (32 - 10 - 5 - 12 == 5). Assert that the data to be stored | ||
6 | fits within the field (expecting 8 * 4 - 1 == 31, exact fit). | ||
4 | 7 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Cc: qemu-stable@nongnu.org |
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-14-richard.henderson@linaro.org | 11 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
12 | Message-id: 20240207025210.8837-4-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | target/arm/internals.h | 9 +++++++++ | 15 | target/arm/internals.h | 2 +- |
12 | target/arm/helper.c | 12 +++++++----- | 16 | target/arm/tcg/translate-sve.c | 7 ++++--- |
13 | 2 files changed, 16 insertions(+), 5 deletions(-) | 17 | 2 files changed, 5 insertions(+), 4 deletions(-) |
14 | 18 | ||
15 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 19 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
16 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/internals.h | 21 | --- a/target/arm/internals.h |
18 | +++ b/target/arm/internals.h | 22 | +++ b/target/arm/internals.h |
19 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_virq(ARMCPU *cpu); | 23 | @@ -XXX,XX +XXX,XX @@ FIELD(MTEDESC, TBI, 4, 2) |
20 | */ | 24 | FIELD(MTEDESC, TCMA, 6, 2) |
21 | void arm_cpu_update_vfiq(ARMCPU *cpu); | 25 | FIELD(MTEDESC, WRITE, 8, 1) |
22 | 26 | FIELD(MTEDESC, ALIGN, 9, 3) | |
23 | +/** | 27 | -FIELD(MTEDESC, SIZEM1, 12, SIMD_DATA_BITS - 12) /* size - 1 */ |
24 | + * arm_mmu_idx_el: | 28 | +FIELD(MTEDESC, SIZEM1, 12, SIMD_DATA_BITS - SVE_MTEDESC_SHIFT - 12) /* size - 1 */ |
25 | + * @env: The cpu environment | 29 | |
26 | + * @el: The EL to use. | 30 | bool mte_probe(CPUARMState *env, uint32_t desc, uint64_t ptr); |
27 | + * | 31 | uint64_t mte_check(CPUARMState *env, uint32_t desc, uint64_t ptr, uintptr_t ra); |
28 | + * Return the full ARMMMUIdx for the translation regime for EL. | 32 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
29 | + */ | ||
30 | +ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el); | ||
31 | + | ||
32 | /** | ||
33 | * arm_mmu_idx: | ||
34 | * @env: The cpu environment | ||
35 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/target/arm/helper.c | 34 | --- a/target/arm/tcg/translate-sve.c |
38 | +++ b/target/arm/helper.c | 35 | +++ b/target/arm/tcg/translate-sve.c |
39 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | 36 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
40 | } | ||
41 | #endif | ||
42 | |||
43 | -ARMMMUIdx arm_mmu_idx(CPUARMState *env) | ||
44 | +ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el) | ||
45 | { | 37 | { |
46 | - int el; | 38 | unsigned vsz = vec_full_reg_size(s); |
39 | TCGv_ptr t_pg; | ||
40 | + uint32_t sizem1; | ||
41 | int desc = 0; | ||
42 | |||
43 | assert(mte_n >= 1 && mte_n <= 4); | ||
44 | + sizem1 = (mte_n << dtype_msz(dtype)) - 1; | ||
45 | + assert(sizem1 <= R_MTEDESC_SIZEM1_MASK >> R_MTEDESC_SIZEM1_SHIFT); | ||
46 | if (s->mte_active[0]) { | ||
47 | - int msz = dtype_msz(dtype); | ||
47 | - | 48 | - |
48 | if (arm_feature(env, ARM_FEATURE_M)) { | 49 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); |
49 | return arm_v7m_mmu_idx_for_secstate(env, env->v7m.secure); | 50 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); |
50 | } | 51 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); |
51 | 52 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | |
52 | - el = arm_current_el(env); | 53 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (mte_n << msz) - 1); |
53 | if (el < 2 && arm_is_secure_below_el3(env)) { | 54 | + desc = FIELD_DP32(desc, MTEDESC, SIZEM1, sizem1); |
54 | return ARMMMUIdx_S1SE0 + el; | 55 | desc <<= SVE_MTEDESC_SHIFT; |
55 | } else { | 56 | } else { |
56 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx(CPUARMState *env) | 57 | addr = clean_data_tbi(s, addr); |
57 | } | ||
58 | } | ||
59 | |||
60 | +ARMMMUIdx arm_mmu_idx(CPUARMState *env) | ||
61 | +{ | ||
62 | + return arm_mmu_idx_el(env, arm_current_el(env)); | ||
63 | +} | ||
64 | + | ||
65 | int cpu_mmu_index(CPUARMState *env, bool ifetch) | ||
66 | { | ||
67 | return arm_to_core_mmu_idx(arm_mmu_idx(env)); | ||
68 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_internal(CPUARMState *env) | ||
69 | { | ||
70 | int el = arm_current_el(env); | ||
71 | int fp_el = fp_exception_el(env, el); | ||
72 | - ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
73 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
74 | |||
75 | if (is_a64(env)) { | ||
76 | return rebuild_hflags_a64(env, el, fp_el, mmu_idx); | ||
77 | -- | 58 | -- |
78 | 2.20.1 | 59 | 2.34.1 |
79 | |||
80 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_ANY bits | 3 | Share code that creates mtedesc and embeds within simd_desc. |
4 | that will be cached, and are used by A-profile. | ||
5 | 4 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Cc: qemu-stable@nongnu.org |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-9-richard.henderson@linaro.org | 8 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
9 | Message-id: 20240207025210.8837-5-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | target/arm/helper.c | 20 ++++++++++++-------- | 12 | target/arm/tcg/translate-a64.h | 2 ++ |
12 | 1 file changed, 12 insertions(+), 8 deletions(-) | 13 | target/arm/tcg/translate-sme.c | 15 +++-------- |
14 | target/arm/tcg/translate-sve.c | 47 ++++++++++++++++++---------------- | ||
15 | 3 files changed, 31 insertions(+), 33 deletions(-) | ||
13 | 16 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/target/arm/tcg/translate-a64.h b/target/arm/tcg/translate-a64.h |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 19 | --- a/target/arm/tcg/translate-a64.h |
17 | +++ b/target/arm/helper.c | 20 | +++ b/target/arm/tcg/translate-a64.h |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | 21 | @@ -XXX,XX +XXX,XX @@ bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, |
19 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 22 | bool sve_access_check(DisasContext *s); |
20 | } | 23 | bool sme_enabled_check(DisasContext *s); |
21 | 24 | bool sme_enabled_check_with_svcr(DisasContext *s, unsigned); | |
22 | +static uint32_t rebuild_hflags_aprofile(CPUARMState *env) | 25 | +uint32_t make_svemte_desc(DisasContext *s, unsigned vsz, uint32_t nregs, |
23 | +{ | 26 | + uint32_t msz, bool is_write, uint32_t data); |
24 | + int flags = 0; | 27 | |
28 | /* This function corresponds to CheckStreamingSVEEnabled. */ | ||
29 | static inline bool sme_sm_enabled_check(DisasContext *s) | ||
30 | diff --git a/target/arm/tcg/translate-sme.c b/target/arm/tcg/translate-sme.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/tcg/translate-sme.c | ||
33 | +++ b/target/arm/tcg/translate-sme.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDST1(DisasContext *s, arg_LDST1 *a) | ||
35 | |||
36 | TCGv_ptr t_za, t_pg; | ||
37 | TCGv_i64 addr; | ||
38 | - int svl, desc = 0; | ||
39 | + uint32_t desc; | ||
40 | bool be = s->be_data == MO_BE; | ||
41 | bool mte = s->mte_active[0]; | ||
42 | |||
43 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDST1(DisasContext *s, arg_LDST1 *a) | ||
44 | tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), a->esz); | ||
45 | tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
46 | |||
47 | - if (mte) { | ||
48 | - desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
49 | - desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
50 | - desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
51 | - desc = FIELD_DP32(desc, MTEDESC, WRITE, a->st); | ||
52 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << a->esz) - 1); | ||
53 | - desc <<= SVE_MTEDESC_SHIFT; | ||
54 | - } else { | ||
55 | + if (!mte) { | ||
56 | addr = clean_data_tbi(s, addr); | ||
57 | } | ||
58 | - svl = streaming_vec_reg_size(s); | ||
59 | - desc = simd_desc(svl, svl, desc); | ||
25 | + | 60 | + |
26 | + flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL, | 61 | + desc = make_svemte_desc(s, streaming_vec_reg_size(s), 1, a->esz, a->st, 0); |
27 | + arm_debug_target_el(env)); | 62 | |
28 | + return flags; | 63 | fns[a->esz][be][a->v][mte][a->st](tcg_env, t_za, t_pg, addr, |
64 | tcg_constant_i32(desc)); | ||
65 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/tcg/translate-sve.c | ||
68 | +++ b/target/arm/tcg/translate-sve.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static const uint8_t dtype_esz[16] = { | ||
70 | 3, 2, 1, 3 | ||
71 | }; | ||
72 | |||
73 | -static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
74 | - int dtype, uint32_t mte_n, bool is_write, | ||
75 | - gen_helper_gvec_mem *fn) | ||
76 | +uint32_t make_svemte_desc(DisasContext *s, unsigned vsz, uint32_t nregs, | ||
77 | + uint32_t msz, bool is_write, uint32_t data) | ||
78 | { | ||
79 | - unsigned vsz = vec_full_reg_size(s); | ||
80 | - TCGv_ptr t_pg; | ||
81 | uint32_t sizem1; | ||
82 | - int desc = 0; | ||
83 | + uint32_t desc = 0; | ||
84 | |||
85 | - assert(mte_n >= 1 && mte_n <= 4); | ||
86 | - sizem1 = (mte_n << dtype_msz(dtype)) - 1; | ||
87 | + /* Assert all of the data fits, with or without MTE enabled. */ | ||
88 | + assert(nregs >= 1 && nregs <= 4); | ||
89 | + sizem1 = (nregs << msz) - 1; | ||
90 | assert(sizem1 <= R_MTEDESC_SIZEM1_MASK >> R_MTEDESC_SIZEM1_SHIFT); | ||
91 | + assert(data < 1u << SVE_MTEDESC_SHIFT); | ||
92 | + | ||
93 | if (s->mte_active[0]) { | ||
94 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
95 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
96 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
97 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
98 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, sizem1); | ||
99 | desc <<= SVE_MTEDESC_SHIFT; | ||
100 | - } else { | ||
101 | + } | ||
102 | + return simd_desc(vsz, vsz, desc | data); | ||
29 | +} | 103 | +} |
30 | + | 104 | + |
31 | static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el, | 105 | +static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
32 | ARMMMUIdx mmu_idx) | 106 | + int dtype, uint32_t nregs, bool is_write, |
107 | + gen_helper_gvec_mem *fn) | ||
108 | +{ | ||
109 | + TCGv_ptr t_pg; | ||
110 | + uint32_t desc; | ||
111 | + | ||
112 | + if (!s->mte_active[0]) { | ||
113 | addr = clean_data_tbi(s, addr); | ||
114 | } | ||
115 | |||
116 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
117 | * registers as pointers, so encode the regno into the data field. | ||
118 | * For consistency, do this even for LD1. | ||
119 | */ | ||
120 | - desc = simd_desc(vsz, vsz, zt | desc); | ||
121 | + desc = make_svemte_desc(s, vec_full_reg_size(s), nregs, | ||
122 | + dtype_msz(dtype), is_write, zt); | ||
123 | t_pg = tcg_temp_new_ptr(); | ||
124 | |||
125 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, pg)); | ||
126 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
127 | int scale, TCGv_i64 scalar, int msz, bool is_write, | ||
128 | gen_helper_gvec_mem_scatter *fn) | ||
33 | { | 129 | { |
34 | - return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | 130 | - unsigned vsz = vec_full_reg_size(s); |
35 | + uint32_t flags = rebuild_hflags_aprofile(env); | 131 | TCGv_ptr t_zm = tcg_temp_new_ptr(); |
36 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 132 | TCGv_ptr t_pg = tcg_temp_new_ptr(); |
133 | TCGv_ptr t_zt = tcg_temp_new_ptr(); | ||
134 | - int desc = 0; | ||
135 | - | ||
136 | - if (s->mte_active[0]) { | ||
137 | - desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
138 | - desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
139 | - desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
140 | - desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
141 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << msz) - 1); | ||
142 | - desc <<= SVE_MTEDESC_SHIFT; | ||
143 | - } | ||
144 | - desc = simd_desc(vsz, vsz, desc | scale); | ||
145 | + uint32_t desc; | ||
146 | |||
147 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, pg)); | ||
148 | tcg_gen_addi_ptr(t_zm, tcg_env, vec_full_reg_offset(s, zm)); | ||
149 | tcg_gen_addi_ptr(t_zt, tcg_env, vec_full_reg_offset(s, zt)); | ||
150 | + | ||
151 | + desc = make_svemte_desc(s, vec_full_reg_size(s), 1, msz, is_write, scale); | ||
152 | fn(tcg_env, t_zt, t_pg, t_zm, scalar, tcg_constant_i32(desc)); | ||
37 | } | 153 | } |
38 | 154 | ||
39 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
40 | ARMMMUIdx mmu_idx) | ||
41 | { | ||
42 | + uint32_t flags = rebuild_hflags_aprofile(env); | ||
43 | ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | ||
44 | ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | ||
45 | - uint32_t flags = 0; | ||
46 | uint64_t sctlr; | ||
47 | int tbii, tbid; | ||
48 | |||
49 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
50 | } | ||
51 | } | ||
52 | |||
53 | - if (!arm_feature(env, ARM_FEATURE_M)) { | ||
54 | - int target_el = arm_debug_target_el(env); | ||
55 | - | ||
56 | - flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL, target_el); | ||
57 | - } | ||
58 | - | ||
59 | *pflags = flags; | ||
60 | *cs_base = 0; | ||
61 | } | ||
62 | -- | 155 | -- |
63 | 2.20.1 | 156 | 2.34.1 |
64 | |||
65 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We do not need to compute any of these values for M-profile. | 3 | These functions "use the standard load helpers", but |
4 | Further, XSCALE_CPAR overlaps VECSTRIDE so obviously the two | 4 | fail to clean_data_tbi or populate mtedesc. |
5 | sets must be mutually exclusive. | ||
6 | 5 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Cc: qemu-stable@nongnu.org |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20191018174431.1784-10-richard.henderson@linaro.org | 9 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
10 | Message-id: 20240207025210.8837-6-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | target/arm/helper.c | 21 ++++++++++++++------- | 13 | target/arm/tcg/translate-sve.c | 15 +++++++++++++-- |
13 | 1 file changed, 14 insertions(+), 7 deletions(-) | 14 | 1 file changed, 13 insertions(+), 2 deletions(-) |
14 | 15 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 18 | --- a/target/arm/tcg/translate-sve.c |
18 | +++ b/target/arm/helper.c | 19 | +++ b/target/arm/tcg/translate-sve.c |
19 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 20 | @@ -XXX,XX +XXX,XX @@ static void do_ldrq(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) |
20 | } | 21 | unsigned vsz = vec_full_reg_size(s); |
21 | } else { | 22 | TCGv_ptr t_pg; |
22 | flags = rebuild_hflags_a32(env, fp_el, mmu_idx); | 23 | int poff; |
24 | + uint32_t desc; | ||
25 | |||
26 | /* Load the first quadword using the normal predicated load helpers. */ | ||
27 | + if (!s->mte_active[0]) { | ||
28 | + addr = clean_data_tbi(s, addr); | ||
29 | + } | ||
23 | + | 30 | + |
24 | + /* | 31 | poff = pred_full_reg_offset(s, pg); |
25 | + * Note that XSCALE_CPAR shares bits with VECSTRIDE. | 32 | if (vsz > 16) { |
26 | + * Note that VECLEN+VECSTRIDE are RES0 for M-profile. | 33 | /* |
27 | + */ | 34 | @@ -XXX,XX +XXX,XX @@ static void do_ldrq(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) |
28 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | 35 | |
29 | + flags = FIELD_DP32(flags, TBFLAG_A32, | 36 | gen_helper_gvec_mem *fn |
30 | + XSCALE_CPAR, env->cp15.c15_cpar); | 37 | = ldr_fns[s->mte_active[0]][s->be_data == MO_BE][dtype][0]; |
31 | + } else { | 38 | - fn(tcg_env, t_pg, addr, tcg_constant_i32(simd_desc(16, 16, zt))); |
32 | + flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, | 39 | + desc = make_svemte_desc(s, 16, 1, dtype_msz(dtype), false, zt); |
33 | + env->vfp.vec_len); | 40 | + fn(tcg_env, t_pg, addr, tcg_constant_i32(desc)); |
34 | + flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, | 41 | |
35 | + env->vfp.vec_stride); | 42 | /* Replicate that first quadword. */ |
36 | + } | 43 | if (vsz > 16) { |
37 | } | 44 | @@ -XXX,XX +XXX,XX @@ static void do_ldro(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) |
38 | 45 | unsigned vsz_r32; | |
39 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | 46 | TCGv_ptr t_pg; |
40 | - flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len); | 47 | int poff, doff; |
41 | - flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride); | 48 | + uint32_t desc; |
42 | flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | 49 | |
43 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | 50 | if (vsz < 32) { |
44 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | 51 | /* |
45 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | 52 | @@ -XXX,XX +XXX,XX @@ static void do_ldro(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) |
46 | } | ||
47 | - /* Note that XSCALE_CPAR shares bits with VECSTRIDE */ | ||
48 | - if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
49 | - flags = FIELD_DP32(flags, TBFLAG_A32, | ||
50 | - XSCALE_CPAR, env->cp15.c15_cpar); | ||
51 | - } | ||
52 | } | 53 | } |
53 | 54 | ||
54 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 55 | /* Load the first octaword using the normal predicated load helpers. */ |
56 | + if (!s->mte_active[0]) { | ||
57 | + addr = clean_data_tbi(s, addr); | ||
58 | + } | ||
59 | |||
60 | poff = pred_full_reg_offset(s, pg); | ||
61 | if (vsz > 32) { | ||
62 | @@ -XXX,XX +XXX,XX @@ static void do_ldro(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) | ||
63 | |||
64 | gen_helper_gvec_mem *fn | ||
65 | = ldr_fns[s->mte_active[0]][s->be_data == MO_BE][dtype][0]; | ||
66 | - fn(tcg_env, t_pg, addr, tcg_constant_i32(simd_desc(32, 32, zt))); | ||
67 | + desc = make_svemte_desc(s, 32, 1, dtype_msz(dtype), false, zt); | ||
68 | + fn(tcg_env, t_pg, addr, tcg_constant_i32(desc)); | ||
69 | |||
70 | /* | ||
71 | * Replicate that first octaword. | ||
55 | -- | 72 | -- |
56 | 2.20.1 | 73 | 2.34.1 |
57 | |||
58 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Hoist the variable load for PSTATE into the existing test vs is_a64. | 3 | The TBI and TCMA bits are located within mtedesc, not desc. |
4 | 4 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Cc: qemu-stable@nongnu.org |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-11-richard.henderson@linaro.org | 8 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
9 | Message-id: 20240207025210.8837-7-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/helper.c | 20 ++++++++------------ | 12 | target/arm/tcg/sme_helper.c | 8 ++++---- |
11 | 1 file changed, 8 insertions(+), 12 deletions(-) | 13 | target/arm/tcg/sve_helper.c | 12 ++++++------ |
14 | 2 files changed, 10 insertions(+), 10 deletions(-) | ||
12 | 15 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/target/arm/tcg/sme_helper.c b/target/arm/tcg/sme_helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 18 | --- a/target/arm/tcg/sme_helper.c |
16 | +++ b/target/arm/helper.c | 19 | +++ b/target/arm/tcg/sme_helper.c |
17 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 20 | @@ -XXX,XX +XXX,XX @@ void sme_ld1_mte(CPUARMState *env, void *za, uint64_t *vg, |
18 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 21 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
19 | int current_el = arm_current_el(env); | 22 | |
20 | int fp_el = fp_exception_el(env, current_el); | 23 | /* Perform gross MTE suppression early. */ |
21 | - uint32_t flags; | 24 | - if (!tbi_check(desc, bit55) || |
22 | + uint32_t flags, pstate_for_ss; | 25 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { |
23 | 26 | + if (!tbi_check(mtedesc, bit55) || | |
24 | if (is_a64(env)) { | 27 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { |
25 | *pc = env->pc; | 28 | mtedesc = 0; |
26 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
27 | if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
28 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | ||
29 | } | ||
30 | + pstate_for_ss = env->pstate; | ||
31 | } else { | ||
32 | *pc = env->regs[15]; | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
35 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
36 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
37 | } | ||
38 | + pstate_for_ss = env->uncached_cpsr; | ||
39 | } | 29 | } |
40 | 30 | ||
41 | - /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 31 | @@ -XXX,XX +XXX,XX @@ void sme_st1_mte(CPUARMState *env, void *za, uint64_t *vg, target_ulong addr, |
42 | + /* | 32 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
43 | + * The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 33 | |
44 | * states defined in the ARM ARM for software singlestep: | 34 | /* Perform gross MTE suppression early. */ |
45 | * SS_ACTIVE PSTATE.SS State | 35 | - if (!tbi_check(desc, bit55) || |
46 | * 0 x Inactive (the TB flag for SS is always 0) | 36 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { |
47 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 37 | + if (!tbi_check(mtedesc, bit55) || |
48 | * 1 1 Active-not-pending | 38 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { |
49 | * SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB. | 39 | mtedesc = 0; |
50 | */ | ||
51 | - if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) { | ||
52 | - if (is_a64(env)) { | ||
53 | - if (env->pstate & PSTATE_SS) { | ||
54 | - flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | ||
55 | - } | ||
56 | - } else { | ||
57 | - if (env->uncached_cpsr & PSTATE_SS) { | ||
58 | - flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | ||
59 | - } | ||
60 | - } | ||
61 | + if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE) && | ||
62 | + (pstate_for_ss & PSTATE_SS)) { | ||
63 | + flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | ||
64 | } | 40 | } |
65 | 41 | ||
66 | *pflags = flags; | 42 | diff --git a/target/arm/tcg/sve_helper.c b/target/arm/tcg/sve_helper.c |
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/tcg/sve_helper.c | ||
45 | +++ b/target/arm/tcg/sve_helper.c | ||
46 | @@ -XXX,XX +XXX,XX @@ void sve_ldN_r_mte(CPUARMState *env, uint64_t *vg, target_ulong addr, | ||
47 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
48 | |||
49 | /* Perform gross MTE suppression early. */ | ||
50 | - if (!tbi_check(desc, bit55) || | ||
51 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
52 | + if (!tbi_check(mtedesc, bit55) || | ||
53 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { | ||
54 | mtedesc = 0; | ||
55 | } | ||
56 | |||
57 | @@ -XXX,XX +XXX,XX @@ void sve_ldnfff1_r_mte(CPUARMState *env, void *vg, target_ulong addr, | ||
58 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
59 | |||
60 | /* Perform gross MTE suppression early. */ | ||
61 | - if (!tbi_check(desc, bit55) || | ||
62 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
63 | + if (!tbi_check(mtedesc, bit55) || | ||
64 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { | ||
65 | mtedesc = 0; | ||
66 | } | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ void sve_stN_r_mte(CPUARMState *env, uint64_t *vg, target_ulong addr, | ||
69 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
70 | |||
71 | /* Perform gross MTE suppression early. */ | ||
72 | - if (!tbi_check(desc, bit55) || | ||
73 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
74 | + if (!tbi_check(mtedesc, bit55) || | ||
75 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { | ||
76 | mtedesc = 0; | ||
77 | } | ||
78 | |||
67 | -- | 79 | -- |
68 | 2.20.1 | 80 | 2.34.1 |
69 | |||
70 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | The raven_io_ops MemoryRegionOps is the only one in the source tree |
---|---|---|---|
2 | which sets .valid.unaligned to indicate that it should support | ||
3 | unaligned accesses and which does not also set .impl.unaligned to | ||
4 | indicate that its read and write functions can do the unaligned | ||
5 | handling themselves. This is a problem, because at the moment the | ||
6 | core memory system does not implement the support for handling | ||
7 | unaligned accesses by doing a series of aligned accesses and | ||
8 | combining them (system/memory.c:access_with_adjusted_size() has a | ||
9 | TODO comment noting this). | ||
2 | 10 | ||
3 | The SDRAM is incorrectly created in the OMAP310 SoC. | 11 | Fortunately raven_io_read() and raven_io_write() will correctly deal |
4 | Move its creation in the board code, this will later allow the | 12 | with the case of being passed an unaligned address, so we can fix the |
5 | board to have the QOM ownership of the RAM. | 13 | missing unaligned access support by setting .impl.unaligned in the |
14 | MemoryRegionOps struct. | ||
6 | 15 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Fixes: 9a1839164c9c8f06 ("raven: Implement non-contiguous I/O region") |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
10 | Message-id: 20191021190653.9511-6-philmd@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Tested-by: Cédric Le Goater <clg@redhat.com> | ||
19 | Reviewed-by: Cédric Le Goater <clg@redhat.com> | ||
20 | Message-id: 20240112134640.1775041-1-peter.maydell@linaro.org | ||
12 | --- | 21 | --- |
13 | include/hw/arm/omap.h | 6 ++---- | 22 | hw/pci-host/raven.c | 1 + |
14 | hw/arm/omap1.c | 12 +++++------- | 23 | 1 file changed, 1 insertion(+) |
15 | hw/arm/omap_sx1.c | 8 ++++++-- | ||
16 | hw/arm/palm.c | 8 ++++++-- | ||
17 | 4 files changed, 19 insertions(+), 15 deletions(-) | ||
18 | 24 | ||
19 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | 25 | diff --git a/hw/pci-host/raven.c b/hw/pci-host/raven.c |
20 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/include/hw/arm/omap.h | 27 | --- a/hw/pci-host/raven.c |
22 | +++ b/include/hw/arm/omap.h | 28 | +++ b/hw/pci-host/raven.c |
23 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | 29 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps raven_io_ops = { |
24 | MemoryRegion mpui_io_iomem; | 30 | .write = raven_io_write, |
25 | MemoryRegion tap_iomem; | 31 | .endianness = DEVICE_LITTLE_ENDIAN, |
26 | MemoryRegion imif_ram; | 32 | .impl.max_access_size = 4, |
27 | - MemoryRegion emiff_ram; | 33 | + .impl.unaligned = true, |
28 | MemoryRegion sram; | 34 | .valid.unaligned = true, |
29 | |||
30 | struct omap_dma_port_if_s { | ||
31 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | ||
32 | hwaddr addr); | ||
33 | } port[__omap_dma_port_last]; | ||
34 | |||
35 | - unsigned long sdram_size; | ||
36 | + uint64_t sdram_size; | ||
37 | unsigned long sram_size; | ||
38 | |||
39 | /* MPUI-TIPB peripherals */ | ||
40 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | ||
41 | }; | 35 | }; |
42 | 36 | ||
43 | /* omap1.c */ | ||
44 | -struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
45 | - unsigned long sdram_size, | ||
46 | +struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *sdram, | ||
47 | const char *core); | ||
48 | |||
49 | /* omap2.c */ | ||
50 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/hw/arm/omap1.c | ||
53 | +++ b/hw/arm/omap1.c | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | #include "qapi/error.h" | ||
56 | #include "qemu-common.h" | ||
57 | #include "cpu.h" | ||
58 | +#include "exec/address-spaces.h" | ||
59 | #include "hw/boards.h" | ||
60 | #include "hw/hw.h" | ||
61 | #include "hw/irq.h" | ||
62 | @@ -XXX,XX +XXX,XX @@ static int omap_validate_tipb_mpui_addr(struct omap_mpu_state_s *s, | ||
63 | return range_covers_byte(0xe1010000, 0xe1020004 - 0xe1010000, addr); | ||
64 | } | ||
65 | |||
66 | -struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
67 | - unsigned long sdram_size, | ||
68 | +struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *dram, | ||
69 | const char *cpu_type) | ||
70 | { | ||
71 | int i; | ||
72 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
73 | qemu_irq dma_irqs[6]; | ||
74 | DriveInfo *dinfo; | ||
75 | SysBusDevice *busdev; | ||
76 | + MemoryRegion *system_memory = get_system_memory(); | ||
77 | |||
78 | /* Core */ | ||
79 | s->mpu_model = omap310; | ||
80 | s->cpu = ARM_CPU(cpu_create(cpu_type)); | ||
81 | - s->sdram_size = sdram_size; | ||
82 | + s->sdram_size = memory_region_size(dram); | ||
83 | s->sram_size = OMAP15XX_SRAM_SIZE; | ||
84 | |||
85 | s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0); | ||
86 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
87 | omap_clk_init(s); | ||
88 | |||
89 | /* Memory-mapped stuff */ | ||
90 | - memory_region_allocate_system_memory(&s->emiff_ram, NULL, "omap1.dram", | ||
91 | - s->sdram_size); | ||
92 | - memory_region_add_subregion(system_memory, OMAP_EMIFF_BASE, &s->emiff_ram); | ||
93 | memory_region_init_ram(&s->imif_ram, NULL, "omap1.sram", s->sram_size, | ||
94 | &error_fatal); | ||
95 | memory_region_add_subregion(system_memory, OMAP_IMIF_BASE, &s->imif_ram); | ||
96 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
97 | s->port[tipb_mpui].addr_valid = omap_validate_tipb_mpui_addr; | ||
98 | |||
99 | /* Register SDRAM and SRAM DMA ports for fast transfers. */ | ||
100 | - soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->emiff_ram), | ||
101 | + soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(dram), | ||
102 | OMAP_EMIFF_BASE, s->sdram_size); | ||
103 | soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->imif_ram), | ||
104 | OMAP_IMIF_BASE, s->sram_size); | ||
105 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/hw/arm/omap_sx1.c | ||
108 | +++ b/hw/arm/omap_sx1.c | ||
109 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
110 | { | ||
111 | struct omap_mpu_state_s *mpu; | ||
112 | MemoryRegion *address_space = get_system_memory(); | ||
113 | + MemoryRegion *dram = g_new(MemoryRegion, 1); | ||
114 | MemoryRegion *flash = g_new(MemoryRegion, 1); | ||
115 | MemoryRegion *cs = g_new(MemoryRegion, 4); | ||
116 | static uint32_t cs0val = 0x00213090; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
118 | flash_size = flash2_size; | ||
119 | } | ||
120 | |||
121 | - mpu = omap310_mpu_init(address_space, sx1_binfo.ram_size, | ||
122 | - machine->cpu_type); | ||
123 | + memory_region_allocate_system_memory(dram, NULL, "omap1.dram", | ||
124 | + sx1_binfo.ram_size); | ||
125 | + memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, dram); | ||
126 | + | ||
127 | + mpu = omap310_mpu_init(dram, machine->cpu_type); | ||
128 | |||
129 | /* External Flash (EMIFS) */ | ||
130 | memory_region_init_ram(flash, NULL, "omap_sx1.flash0-0", flash_size, | ||
131 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/arm/palm.c | ||
134 | +++ b/hw/arm/palm.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static void palmte_init(MachineState *machine) | ||
136 | MemoryRegion *address_space_mem = get_system_memory(); | ||
137 | struct omap_mpu_state_s *mpu; | ||
138 | int flash_size = 0x00800000; | ||
139 | - int sdram_size = palmte_binfo.ram_size; | ||
140 | static uint32_t cs0val = 0xffffffff; | ||
141 | static uint32_t cs1val = 0x0000e1a0; | ||
142 | static uint32_t cs2val = 0x0000e1a0; | ||
143 | static uint32_t cs3val = 0xe1a0e1a0; | ||
144 | int rom_size, rom_loaded = 0; | ||
145 | + MemoryRegion *dram = g_new(MemoryRegion, 1); | ||
146 | MemoryRegion *flash = g_new(MemoryRegion, 1); | ||
147 | MemoryRegion *cs = g_new(MemoryRegion, 4); | ||
148 | |||
149 | - mpu = omap310_mpu_init(address_space_mem, sdram_size, machine->cpu_type); | ||
150 | + memory_region_allocate_system_memory(dram, NULL, "omap1.dram", | ||
151 | + palmte_binfo.ram_size); | ||
152 | + memory_region_add_subregion(address_space_mem, OMAP_EMIFF_BASE, dram); | ||
153 | + | ||
154 | + mpu = omap310_mpu_init(dram, machine->cpu_type); | ||
155 | |||
156 | /* External Flash (EMIFS) */ | ||
157 | memory_region_init_ram(flash, NULL, "palmte.flash", flash_size, | ||
158 | -- | 37 | -- |
159 | 2.20.1 | 38 | 2.34.1 |
160 | 39 | ||
161 | 40 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Suppress the deprecation warning when we're running under qtest, |
---|---|---|---|
2 | to avoid "make check" including warning messages in its output. | ||
2 | 3 | ||
3 | The 32-bit product should be sign-extended, not zero-extended. | ||
4 | |||
5 | Fixes: ea96b374641b | ||
6 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
10 | Message-id: 20190912183058.17947-1-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-id: 20240206154151.155620-1-peter.maydell@linaro.org | ||
12 | --- | 7 | --- |
13 | target/arm/translate.c | 4 +++- | 8 | hw/block/tc58128.c | 4 +++- |
14 | 1 file changed, 3 insertions(+), 1 deletion(-) | 9 | 1 file changed, 3 insertions(+), 1 deletion(-) |
15 | 10 | ||
16 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/hw/block/tc58128.c b/hw/block/tc58128.c |
17 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate.c | 13 | --- a/hw/block/tc58128.c |
19 | +++ b/target/arm/translate.c | 14 | +++ b/hw/block/tc58128.c |
20 | @@ -XXX,XX +XXX,XX @@ static bool op_smlaxxx(DisasContext *s, arg_rrrr *a, | 15 | @@ -XXX,XX +XXX,XX @@ static sh7750_io_device tc58128 = { |
21 | case 2: | 16 | |
22 | tl = load_reg(s, a->ra); | 17 | int tc58128_init(struct SH7750State *s, const char *zone1, const char *zone2) |
23 | th = load_reg(s, a->rd); | 18 | { |
24 | - t1 = tcg_const_i32(0); | 19 | - warn_report_once("The TC58128 flash device is deprecated"); |
25 | + /* Sign-extend the 32-bit product to 64 bits. */ | 20 | + if (!qtest_enabled()) { |
26 | + t1 = tcg_temp_new_i32(); | 21 | + warn_report_once("The TC58128 flash device is deprecated"); |
27 | + tcg_gen_sari_i32(t1, t0, 31); | 22 | + } |
28 | tcg_gen_add2_i32(tl, th, tl, th, t0, t1); | 23 | init_dev(&tc58128_devs[0], zone1); |
29 | tcg_temp_free_i32(t0); | 24 | init_dev(&tc58128_devs[1], zone2); |
30 | tcg_temp_free_i32(t1); | 25 | return sh7750_register_io_device(s, &tc58128); |
31 | -- | 26 | -- |
32 | 2.20.1 | 27 | 2.34.1 |
33 | 28 | ||
34 | 29 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | We deliberately don't include qtests_npcm7xx in qtests_aarch64, |
---|---|---|---|
2 | because we already get the coverage of those tests via qtests_arm, | ||
3 | and we don't want to use extra CI minutes testing them twice. | ||
2 | 4 | ||
3 | Having the RAM creation code in a separate function is not | 5 | In commit 327b680877b79c4b we added it to qtests_aarch64; revert |
4 | very helpful. Move this code directly inside the board_init() | 6 | that change. |
5 | function, this will later allow the board to have the QOM | ||
6 | ownership of the RAM. | ||
7 | 7 | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Fixes: 327b680877b79c4b ("tests/qtest: Creating qtest for GMAC Module") |
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Message-id: 20191021190653.9511-7-philmd@redhat.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 20240206163043.315535-1-peter.maydell@linaro.org | ||
13 | --- | 12 | --- |
14 | hw/arm/digic_boards.c | 9 ++------- | 13 | tests/qtest/meson.build | 1 - |
15 | 1 file changed, 2 insertions(+), 7 deletions(-) | 14 | 1 file changed, 1 deletion(-) |
16 | 15 | ||
17 | diff --git a/hw/arm/digic_boards.c b/hw/arm/digic_boards.c | 16 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/digic_boards.c | 18 | --- a/tests/qtest/meson.build |
20 | +++ b/hw/arm/digic_boards.c | 19 | +++ b/tests/qtest/meson.build |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct DigicBoard { | 20 | @@ -XXX,XX +XXX,XX @@ qtests_aarch64 = \ |
22 | const char *rom1_def_filename; | 21 | (config_all_devices.has_key('CONFIG_RASPI') ? ['bcm2835-dma-test'] : []) + \ |
23 | } DigicBoard; | 22 | (config_all_accel.has_key('CONFIG_TCG') and \ |
24 | 23 | config_all_devices.has_key('CONFIG_TPM_TIS_I2C') ? ['tpm-tis-i2c-test'] : []) + \ | |
25 | -static void digic4_board_setup_ram(DigicBoardState *s, hwaddr ram_size) | 24 | - (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ |
26 | -{ | 25 | ['arm-cpu-features', |
27 | - memory_region_allocate_system_memory(&s->ram, NULL, "ram", ram_size); | 26 | 'numa-test', |
28 | - memory_region_add_subregion(get_system_memory(), 0, &s->ram); | 27 | 'boot-serial-test', |
29 | -} | ||
30 | - | ||
31 | static void digic4_board_init(DigicBoard *board) | ||
32 | { | ||
33 | Error *err = NULL; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void digic4_board_init(DigicBoard *board) | ||
35 | exit(1); | ||
36 | } | ||
37 | |||
38 | - digic4_board_setup_ram(s, board->ram_size); | ||
39 | + memory_region_allocate_system_memory(&s->ram, NULL, "ram", board->ram_size); | ||
40 | + memory_region_add_subregion(get_system_memory(), 0, &s->ram); | ||
41 | |||
42 | if (board->add_rom0) { | ||
43 | board->add_rom0(s, DIGIC4_ROM0_BASE, board->rom0_def_filename); | ||
44 | -- | 28 | -- |
45 | 2.20.1 | 29 | 2.34.1 |
46 | 30 | ||
47 | 31 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | Allow changes to the virt GTDT -- we are going to add the IRQ |
---|---|---|---|
2 | entry for a new timer to it. | ||
2 | 3 | ||
3 | The SDRAM is incorrectly created in the OMAP2420 SoC. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Move its creation in the board code, this will later allow the | 5 | Reviewed-by: Ard Biesheuvel <ardb@kernel.org> |
5 | board to have the QOM ownership of the RAM. | 6 | Message-id: 20240122143537.233498-2-peter.maydell@linaro.org |
7 | --- | ||
8 | tests/qtest/bios-tables-test-allowed-diff.h | 2 ++ | ||
9 | 1 file changed, 2 insertions(+) | ||
6 | 10 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
10 | Message-id: 20191021190653.9511-5-philmd@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/omap.h | 4 +--- | ||
14 | hw/arm/nseries.c | 10 +++++++--- | ||
15 | hw/arm/omap2.c | 13 +++++-------- | ||
16 | 3 files changed, 13 insertions(+), 14 deletions(-) | ||
17 | |||
18 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/omap.h | 13 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
21 | +++ b/include/hw/arm/omap.h | 14 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
22 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | 15 | @@ -1 +1,3 @@ |
23 | MemoryRegion tap_iomem; | 16 | /* List of comma-separated changed AML files to ignore */ |
24 | MemoryRegion imif_ram; | 17 | +"tests/data/acpi/virt/FACP", |
25 | MemoryRegion emiff_ram; | 18 | +"tests/data/acpi/virt/GTDT", |
26 | - MemoryRegion sdram; | ||
27 | MemoryRegion sram; | ||
28 | |||
29 | struct omap_dma_port_if_s { | ||
30 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
31 | const char *core); | ||
32 | |||
33 | /* omap2.c */ | ||
34 | -struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | ||
35 | - unsigned long sdram_size, | ||
36 | +struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram, | ||
37 | const char *core); | ||
38 | |||
39 | uint32_t omap_badwidth_read8(void *opaque, hwaddr addr); | ||
40 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/nseries.c | ||
43 | +++ b/hw/arm/nseries.c | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | |||
46 | /* Nokia N8x0 support */ | ||
47 | struct n800_s { | ||
48 | + MemoryRegion sdram; | ||
49 | struct omap_mpu_state_s *mpu; | ||
50 | |||
51 | struct rfbi_chip_s blizzard; | ||
52 | @@ -XXX,XX +XXX,XX @@ static int n810_atag_setup(const struct arm_boot_info *info, void *p) | ||
53 | static void n8x0_init(MachineState *machine, | ||
54 | struct arm_boot_info *binfo, int model) | ||
55 | { | ||
56 | - MemoryRegion *sysmem = get_system_memory(); | ||
57 | struct n800_s *s = (struct n800_s *) g_malloc0(sizeof(*s)); | ||
58 | - int sdram_size = binfo->ram_size; | ||
59 | + uint64_t sdram_size = binfo->ram_size; | ||
60 | |||
61 | - s->mpu = omap2420_mpu_init(sysmem, sdram_size, machine->cpu_type); | ||
62 | + memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram", | ||
63 | + sdram_size); | ||
64 | + memory_region_add_subregion(get_system_memory(), OMAP2_Q2_BASE, &s->sdram); | ||
65 | + | ||
66 | + s->mpu = omap2420_mpu_init(&s->sdram, machine->cpu_type); | ||
67 | |||
68 | /* Setup peripherals | ||
69 | * | ||
70 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/arm/omap2.c | ||
73 | +++ b/hw/arm/omap2.c | ||
74 | @@ -XXX,XX +XXX,XX @@ | ||
75 | #include "qemu/error-report.h" | ||
76 | #include "qapi/error.h" | ||
77 | #include "cpu.h" | ||
78 | +#include "exec/address-spaces.h" | ||
79 | #include "sysemu/blockdev.h" | ||
80 | #include "sysemu/qtest.h" | ||
81 | #include "sysemu/reset.h" | ||
82 | @@ -XXX,XX +XXX,XX @@ static const struct dma_irq_map omap2_dma_irq_map[] = { | ||
83 | { 0, OMAP_INT_24XX_SDMA_IRQ3 }, | ||
84 | }; | ||
85 | |||
86 | -struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | ||
87 | - unsigned long sdram_size, | ||
88 | +struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram, | ||
89 | const char *cpu_type) | ||
90 | { | ||
91 | struct omap_mpu_state_s *s = g_new0(struct omap_mpu_state_s, 1); | ||
92 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | ||
93 | int i; | ||
94 | SysBusDevice *busdev; | ||
95 | struct omap_target_agent_s *ta; | ||
96 | + MemoryRegion *sysmem = get_system_memory(); | ||
97 | |||
98 | /* Core */ | ||
99 | s->mpu_model = omap2420; | ||
100 | s->cpu = ARM_CPU(cpu_create(cpu_type)); | ||
101 | - s->sdram_size = sdram_size; | ||
102 | s->sram_size = OMAP242X_SRAM_SIZE; | ||
103 | |||
104 | s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0); | ||
105 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | ||
106 | omap_clk_init(s); | ||
107 | |||
108 | /* Memory-mapped stuff */ | ||
109 | - memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram", | ||
110 | - s->sdram_size); | ||
111 | - memory_region_add_subregion(sysmem, OMAP2_Q2_BASE, &s->sdram); | ||
112 | memory_region_init_ram(&s->sram, NULL, "omap2.sram", s->sram_size, | ||
113 | &error_fatal); | ||
114 | memory_region_add_subregion(sysmem, OMAP2_SRAM_BASE, &s->sram); | ||
115 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | ||
116 | s->port->addr_valid = omap2_validate_addr; | ||
117 | |||
118 | /* Register SDRAM and SRAM ports for fast DMA transfers. */ | ||
119 | - soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sdram), | ||
120 | - OMAP2_Q2_BASE, s->sdram_size); | ||
121 | + soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(sdram), | ||
122 | + OMAP2_Q2_BASE, memory_region_size(sdram)); | ||
123 | soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sram), | ||
124 | OMAP2_SRAM_BASE, s->sram_size); | ||
125 | |||
126 | -- | 19 | -- |
127 | 2.20.1 | 20 | 2.34.1 |
128 | |||
129 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | Armv8.1+ CPUs have the Virtual Host Extension (VHE) which adds a |
---|---|---|---|
2 | 2 | non-secure EL2 virtual timer. We implemented the timer itself in the | |
3 | Define the board with 1 GiB of RAM but some boards can have up to 2 | 3 | CPU model, but never wired up its IRQ line to the GIC. |
4 | GiB. | 4 | |
5 | 5 | Wire up the IRQ line (this is always safe whether the CPU has the | |
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 6 | interrupt or not, since it always creates the outbound IRQ line). |
7 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 7 | Report it to the guest via dtb and ACPI if the CPU has the feature. |
8 | Message-id: 20191016090745.15334-1-clg@kaod.org | 8 | |
9 | The DTB binding is documented in the kernel's | ||
10 | Documentation/devicetree/bindings/timer/arm\,arch_timer.yaml | ||
11 | and the ACPI table entries are documented in the ACPI specification | ||
12 | version 6.3 or later. | ||
13 | |||
14 | Because the IRQ line ACPI binding is new in 6.3, we need to bump the | ||
15 | FADT table rev to show that we might be using 6.3 features. | ||
16 | |||
17 | Note that exposing this IRQ in the DTB will trigger a bug in EDK2 | ||
18 | versions prior to edk2-stable202311, for users who use the virt board | ||
19 | with 'virtualization=on' to enable EL2 emulation and are booting an | ||
20 | EDK2 guest BIOS, if that EDK2 has assertions enabled. The effect is | ||
21 | that EDK2 will assert on bootup: | ||
22 | |||
23 | ASSERT [ArmTimerDxe] /home/kraxel/projects/qemu/roms/edk2/ArmVirtPkg/Library/ArmVirtTimerFdtClientLib/ArmVirtTimerFdtClientLib.c(72): PropSize == 36 || PropSize == 48 | ||
24 | |||
25 | If you see that assertion you should do one of: | ||
26 | * update your EDK2 binaries to edk2-stable202311 or newer | ||
27 | * use the 'virt-8.2' versioned machine type | ||
28 | * not use 'virtualization=on' | ||
29 | |||
30 | (The versions shipped with QEMU itself have the fix.) | ||
31 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
33 | Reviewed-by: Ard Biesheuvel <ardb@kernel.org> | ||
34 | Message-id: 20240122143537.233498-3-peter.maydell@linaro.org | ||
10 | --- | 35 | --- |
11 | include/hw/arm/aspeed.h | 1 + | 36 | include/hw/arm/virt.h | 2 ++ |
12 | hw/arm/aspeed.c | 23 +++++++++++++++++++++++ | 37 | hw/arm/virt-acpi-build.c | 20 ++++++++++---- |
13 | 2 files changed, 24 insertions(+) | 38 | hw/arm/virt.c | 60 ++++++++++++++++++++++++++++++++++------ |
14 | 39 | 3 files changed, 67 insertions(+), 15 deletions(-) | |
15 | diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h | 40 | |
41 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/aspeed.h | 43 | --- a/include/hw/arm/virt.h |
18 | +++ b/include/hw/arm/aspeed.h | 44 | +++ b/include/hw/arm/virt.h |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardConfig { | 45 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { |
20 | const char *desc; | 46 | /* Machines < 6.2 have no support for describing cpu topology to guest */ |
21 | const char *soc_name; | 47 | bool no_cpu_topology; |
22 | uint32_t hw_strap1; | 48 | bool no_tcg_lpa2; |
23 | + uint32_t hw_strap2; | 49 | + bool no_ns_el2_virt_timer_irq; |
24 | const char *fmc_model; | 50 | }; |
25 | const char *spi_model; | 51 | |
26 | uint32_t num_cs; | 52 | struct VirtMachineState { |
27 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 53 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { |
54 | PCIBus *bus; | ||
55 | char *oem_id; | ||
56 | char *oem_table_id; | ||
57 | + bool ns_el2_virt_timer_irq; | ||
58 | }; | ||
59 | |||
60 | #define VIRT_ECAM_ID(high) (high ? VIRT_HIGH_PCIE_ECAM : VIRT_PCIE_ECAM) | ||
61 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | 62 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/hw/arm/aspeed.c | 63 | --- a/hw/arm/virt-acpi-build.c |
30 | +++ b/hw/arm/aspeed.c | 64 | +++ b/hw/arm/virt-acpi-build.c |
31 | @@ -XXX,XX +XXX,XX @@ struct AspeedBoardState { | 65 | @@ -XXX,XX +XXX,XX @@ build_srat(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
32 | /* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */ | 66 | } |
33 | #define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1 | 67 | |
34 | |||
35 | +/* AST2600 evb hardware value */ | ||
36 | +#define AST2600_EVB_HW_STRAP1 0x000000C0 | ||
37 | +#define AST2600_EVB_HW_STRAP2 0x00000003 | ||
38 | + | ||
39 | /* | 68 | /* |
40 | * The max ram region is for firmwares that scan the address space | 69 | - * ACPI spec, Revision 5.1 |
41 | * with load/store to guess how much RAM the SoC has. | 70 | - * 5.2.24 Generic Timer Description Table (GTDT) |
42 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | 71 | + * ACPI spec, Revision 6.5 |
43 | &error_abort); | 72 | + * 5.2.25 Generic Timer Description Table (GTDT) |
44 | object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap1, "hw-strap1", | 73 | */ |
45 | &error_abort); | 74 | static void |
46 | + object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap2, "hw-strap2", | 75 | build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
47 | + &error_abort); | 76 | @@ -XXX,XX +XXX,XX @@ build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
48 | object_property_set_int(OBJECT(&bmc->soc), cfg->num_cs, "num-cs", | 77 | uint32_t irqflags = vmc->claim_edge_triggered_timers ? |
49 | &error_abort); | 78 | 1 : /* Interrupt is Edge triggered */ |
50 | object_property_set_int(OBJECT(&bmc->soc), machine->smp.cpus, "num-cpus", | 79 | 0; /* Interrupt is Level triggered */ |
51 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | 80 | - AcpiTable table = { .sig = "GTDT", .rev = 2, .oem_id = vms->oem_id, |
52 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | 81 | + AcpiTable table = { .sig = "GTDT", .rev = 3, .oem_id = vms->oem_id, |
53 | } | 82 | .oem_table_id = vms->oem_table_id }; |
54 | 83 | ||
55 | +static void ast2600_evb_i2c_init(AspeedBoardState *bmc) | 84 | acpi_table_begin(&table, table_data); |
85 | @@ -XXX,XX +XXX,XX @@ build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
86 | build_append_int_noprefix(table_data, 0, 4); | ||
87 | /* Platform Timer Offset */ | ||
88 | build_append_int_noprefix(table_data, 0, 4); | ||
89 | - | ||
90 | + if (vms->ns_el2_virt_timer_irq) { | ||
91 | + /* Virtual EL2 Timer GSIV */ | ||
92 | + build_append_int_noprefix(table_data, ARCH_TIMER_NS_EL2_VIRT_IRQ, 4); | ||
93 | + /* Virtual EL2 Timer Flags */ | ||
94 | + build_append_int_noprefix(table_data, irqflags, 4); | ||
95 | + } else { | ||
96 | + build_append_int_noprefix(table_data, 0, 4); | ||
97 | + build_append_int_noprefix(table_data, 0, 4); | ||
98 | + } | ||
99 | acpi_table_end(linker, &table); | ||
100 | } | ||
101 | |||
102 | @@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
103 | static void build_fadt_rev6(GArray *table_data, BIOSLinker *linker, | ||
104 | VirtMachineState *vms, unsigned dsdt_tbl_offset) | ||
105 | { | ||
106 | - /* ACPI v6.0 */ | ||
107 | + /* ACPI v6.3 */ | ||
108 | AcpiFadtData fadt = { | ||
109 | .rev = 6, | ||
110 | - .minor_ver = 0, | ||
111 | + .minor_ver = 3, | ||
112 | .flags = 1 << ACPI_FADT_F_HW_REDUCED_ACPI, | ||
113 | .xdsdt_tbl_offset = &dsdt_tbl_offset, | ||
114 | }; | ||
115 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
116 | index XXXXXXX..XXXXXXX 100644 | ||
117 | --- a/hw/arm/virt.c | ||
118 | +++ b/hw/arm/virt.c | ||
119 | @@ -XXX,XX +XXX,XX @@ static void create_randomness(MachineState *ms, const char *node) | ||
120 | qemu_fdt_setprop(ms->fdt, node, "rng-seed", seed.rng, sizeof(seed.rng)); | ||
121 | } | ||
122 | |||
123 | +/* | ||
124 | + * The CPU object always exposes the NS EL2 virt timer IRQ line, | ||
125 | + * but we don't want to advertise it to the guest in the dtb or ACPI | ||
126 | + * table unless it's really going to do something. | ||
127 | + */ | ||
128 | +static bool ns_el2_virt_timer_present(void) | ||
56 | +{ | 129 | +{ |
57 | + /* Start with some devices on our I2C busses */ | 130 | + ARMCPU *cpu = ARM_CPU(qemu_get_cpu(0)); |
58 | + ast2500_evb_i2c_init(bmc); | 131 | + CPUARMState *env = &cpu->env; |
132 | + | ||
133 | + return arm_feature(env, ARM_FEATURE_AARCH64) && | ||
134 | + arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu); | ||
59 | +} | 135 | +} |
60 | + | 136 | + |
61 | static void romulus_bmc_i2c_init(AspeedBoardState *bmc) | 137 | static void create_fdt(VirtMachineState *vms) |
62 | { | 138 | { |
63 | AspeedSoCState *soc = &bmc->soc; | 139 | MachineState *ms = MACHINE(vms); |
64 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | 140 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) |
65 | .num_cs = 2, | 141 | "arm,armv7-timer"); |
66 | .i2c_init = witherspoon_bmc_i2c_init, | 142 | } |
67 | .ram = 512 * MiB, | 143 | qemu_fdt_setprop(ms->fdt, "/timer", "always-on", NULL, 0); |
68 | + }, { | 144 | - qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", |
69 | + .name = MACHINE_TYPE_NAME("ast2600-evb"), | 145 | - GIC_FDT_IRQ_TYPE_PPI, |
70 | + .desc = "Aspeed AST2600 EVB (Cortex A7)", | 146 | - INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, |
71 | + .soc_name = "ast2600-a0", | 147 | - GIC_FDT_IRQ_TYPE_PPI, |
72 | + .hw_strap1 = AST2600_EVB_HW_STRAP1, | 148 | - INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, |
73 | + .hw_strap2 = AST2600_EVB_HW_STRAP2, | 149 | - GIC_FDT_IRQ_TYPE_PPI, |
74 | + .fmc_model = "w25q512jv", | 150 | - INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, |
75 | + .spi_model = "mx66u51235f", | 151 | - GIC_FDT_IRQ_TYPE_PPI, |
76 | + .num_cs = 1, | 152 | - INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags); |
77 | + .i2c_init = ast2600_evb_i2c_init, | 153 | + if (vms->ns_el2_virt_timer_irq) { |
78 | + .ram = 1 * GiB, | 154 | + qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", |
79 | }, | 155 | + GIC_FDT_IRQ_TYPE_PPI, |
80 | }; | 156 | + INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, |
157 | + GIC_FDT_IRQ_TYPE_PPI, | ||
158 | + INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, | ||
159 | + GIC_FDT_IRQ_TYPE_PPI, | ||
160 | + INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, | ||
161 | + GIC_FDT_IRQ_TYPE_PPI, | ||
162 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags, | ||
163 | + GIC_FDT_IRQ_TYPE_PPI, | ||
164 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_VIRT_IRQ), irqflags); | ||
165 | + } else { | ||
166 | + qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", | ||
167 | + GIC_FDT_IRQ_TYPE_PPI, | ||
168 | + INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, | ||
169 | + GIC_FDT_IRQ_TYPE_PPI, | ||
170 | + INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, | ||
171 | + GIC_FDT_IRQ_TYPE_PPI, | ||
172 | + INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, | ||
173 | + GIC_FDT_IRQ_TYPE_PPI, | ||
174 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags); | ||
175 | + } | ||
176 | } | ||
177 | |||
178 | static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
179 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms, MemoryRegion *mem) | ||
180 | [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, | ||
181 | [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, | ||
182 | [GTIMER_SEC] = ARCH_TIMER_S_EL1_IRQ, | ||
183 | + [GTIMER_HYPVIRT] = ARCH_TIMER_NS_EL2_VIRT_IRQ, | ||
184 | }; | ||
185 | |||
186 | for (unsigned irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
187 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
188 | qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); | ||
189 | object_unref(cpuobj); | ||
190 | } | ||
191 | + | ||
192 | + /* Now we've created the CPUs we can see if they have the hypvirt timer */ | ||
193 | + vms->ns_el2_virt_timer_irq = ns_el2_virt_timer_present() && | ||
194 | + !vmc->no_ns_el2_virt_timer_irq; | ||
195 | + | ||
196 | fdt_add_timer_nodes(vms); | ||
197 | fdt_add_cpu_nodes(vms); | ||
198 | |||
199 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(9, 0) | ||
200 | |||
201 | static void virt_machine_8_2_options(MachineClass *mc) | ||
202 | { | ||
203 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
204 | + | ||
205 | virt_machine_9_0_options(mc); | ||
206 | compat_props_add(mc->compat_props, hw_compat_8_2, hw_compat_8_2_len); | ||
207 | + /* | ||
208 | + * Don't expose NS_EL2_VIRT timer IRQ in DTB on ACPI on 8.2 and | ||
209 | + * earlier machines. (Exposing it tickles a bug in older EDK2 | ||
210 | + * guest BIOS binaries.) | ||
211 | + */ | ||
212 | + vmc->no_ns_el2_virt_timer_irq = true; | ||
213 | } | ||
214 | DEFINE_VIRT_MACHINE(8, 2) | ||
81 | 215 | ||
82 | -- | 216 | -- |
83 | 2.20.1 | 217 | 2.34.1 |
84 | |||
85 | diff view generated by jsdifflib |
1 | Switch the mcf5208 code away from bottom-half based ptimers to | 1 | Update the virt golden reference files to say that the FACP is ACPI |
---|---|---|---|
2 | the new transaction-based ptimer API. This just requires adding | 2 | v6.3, and the GTDT table is a revision 3 table with space for the |
3 | begin/commit calls around the various places that modify the ptimer | 3 | virtual EL2 timer. |
4 | state, and using the new ptimer_init() function to create the timer. | 4 | |
5 | Diffs from iasl: | ||
6 | |||
7 | @@ -XXX,XX +XXX,XX @@ | ||
8 | /* | ||
9 | * Intel ACPI Component Architecture | ||
10 | * AML/ASL+ Disassembler version 20200925 (64-bit version) | ||
11 | * Copyright (c) 2000 - 2020 Intel Corporation | ||
12 | * | ||
13 | - * Disassembly of tests/data/acpi/virt/FACP, Mon Jan 22 13:48:40 2024 | ||
14 | + * Disassembly of /tmp/aml-W8RZH2, Mon Jan 22 13:48:40 2024 | ||
15 | * | ||
16 | * ACPI Data Table [FACP] | ||
17 | * | ||
18 | * Format: [HexOffset DecimalOffset ByteLength] FieldName : FieldValue | ||
19 | */ | ||
20 | |||
21 | [000h 0000 4] Signature : "FACP" [Fixed ACPI Description Table (FADT)] | ||
22 | [004h 0004 4] Table Length : 00000114 | ||
23 | [008h 0008 1] Revision : 06 | ||
24 | -[009h 0009 1] Checksum : 15 | ||
25 | +[009h 0009 1] Checksum : 12 | ||
26 | [00Ah 0010 6] Oem ID : "BOCHS " | ||
27 | [010h 0016 8] Oem Table ID : "BXPC " | ||
28 | [018h 0024 4] Oem Revision : 00000001 | ||
29 | [01Ch 0028 4] Asl Compiler ID : "BXPC" | ||
30 | [020h 0032 4] Asl Compiler Revision : 00000001 | ||
31 | |||
32 | [024h 0036 4] FACS Address : 00000000 | ||
33 | [028h 0040 4] DSDT Address : 00000000 | ||
34 | [02Ch 0044 1] Model : 00 | ||
35 | [02Dh 0045 1] PM Profile : 00 [Unspecified] | ||
36 | [02Eh 0046 2] SCI Interrupt : 0000 | ||
37 | [030h 0048 4] SMI Command Port : 00000000 | ||
38 | [034h 0052 1] ACPI Enable Value : 00 | ||
39 | [035h 0053 1] ACPI Disable Value : 00 | ||
40 | [036h 0054 1] S4BIOS Command : 00 | ||
41 | [037h 0055 1] P-State Control : 00 | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | Use APIC Physical Destination Mode (V4) : 0 | ||
44 | Hardware Reduced (V5) : 1 | ||
45 | Low Power S0 Idle (V5) : 0 | ||
46 | |||
47 | [074h 0116 12] Reset Register : [Generic Address Structure] | ||
48 | [074h 0116 1] Space ID : 00 [SystemMemory] | ||
49 | [075h 0117 1] Bit Width : 00 | ||
50 | [076h 0118 1] Bit Offset : 00 | ||
51 | [077h 0119 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
52 | [078h 0120 8] Address : 0000000000000000 | ||
53 | |||
54 | [080h 0128 1] Value to cause reset : 00 | ||
55 | [081h 0129 2] ARM Flags (decoded below) : 0003 | ||
56 | PSCI Compliant : 1 | ||
57 | Must use HVC for PSCI : 1 | ||
58 | |||
59 | -[083h 0131 1] FADT Minor Revision : 00 | ||
60 | +[083h 0131 1] FADT Minor Revision : 03 | ||
61 | [084h 0132 8] FACS Address : 0000000000000000 | ||
62 | [08Ch 0140 8] DSDT Address : 0000000000000000 | ||
63 | [094h 0148 12] PM1A Event Block : [Generic Address Structure] | ||
64 | [094h 0148 1] Space ID : 00 [SystemMemory] | ||
65 | [095h 0149 1] Bit Width : 00 | ||
66 | [096h 0150 1] Bit Offset : 00 | ||
67 | [097h 0151 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
68 | [098h 0152 8] Address : 0000000000000000 | ||
69 | |||
70 | [0A0h 0160 12] PM1B Event Block : [Generic Address Structure] | ||
71 | [0A0h 0160 1] Space ID : 00 [SystemMemory] | ||
72 | [0A1h 0161 1] Bit Width : 00 | ||
73 | [0A2h 0162 1] Bit Offset : 00 | ||
74 | [0A3h 0163 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
75 | [0A4h 0164 8] Address : 0000000000000000 | ||
76 | |||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | [0F5h 0245 1] Bit Width : 00 | ||
79 | [0F6h 0246 1] Bit Offset : 00 | ||
80 | [0F7h 0247 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
81 | [0F8h 0248 8] Address : 0000000000000000 | ||
82 | |||
83 | [100h 0256 12] Sleep Status Register : [Generic Address Structure] | ||
84 | [100h 0256 1] Space ID : 00 [SystemMemory] | ||
85 | [101h 0257 1] Bit Width : 00 | ||
86 | [102h 0258 1] Bit Offset : 00 | ||
87 | [103h 0259 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
88 | [104h 0260 8] Address : 0000000000000000 | ||
89 | |||
90 | [10Ch 0268 8] Hypervisor ID : 00000000554D4551 | ||
91 | |||
92 | Raw Table Data: Length 276 (0x114) | ||
93 | |||
94 | - 0000: 46 41 43 50 14 01 00 00 06 15 42 4F 43 48 53 20 // FACP......BOCHS | ||
95 | + 0000: 46 41 43 50 14 01 00 00 06 12 42 4F 43 48 53 20 // FACP......BOCHS | ||
96 | 0010: 42 58 50 43 20 20 20 20 01 00 00 00 42 58 50 43 // BXPC ....BXPC | ||
97 | 0020: 01 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
98 | 0030: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
99 | 0040: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
100 | 0050: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
101 | 0060: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
102 | 0070: 00 00 10 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
103 | - 0080: 00 03 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
104 | + 0080: 00 03 00 03 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
105 | 0090: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
106 | 00A0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
107 | 00B0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
108 | 00C0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
109 | 00D0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
110 | 00E0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
111 | 00F0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
112 | 0100: 00 00 00 00 00 00 00 00 00 00 00 00 51 45 4D 55 // ............QEMU | ||
113 | 0110: 00 00 00 00 // .... | ||
114 | |||
115 | @@ -XXX,XX +XXX,XX @@ | ||
116 | /* | ||
117 | * Intel ACPI Component Architecture | ||
118 | * AML/ASL+ Disassembler version 20200925 (64-bit version) | ||
119 | * Copyright (c) 2000 - 2020 Intel Corporation | ||
120 | * | ||
121 | - * Disassembly of tests/data/acpi/virt/GTDT, Mon Jan 22 13:48:40 2024 | ||
122 | + * Disassembly of /tmp/aml-XDSZH2, Mon Jan 22 13:48:40 2024 | ||
123 | * | ||
124 | * ACPI Data Table [GTDT] | ||
125 | * | ||
126 | * Format: [HexOffset DecimalOffset ByteLength] FieldName : FieldValue | ||
127 | */ | ||
128 | |||
129 | [000h 0000 4] Signature : "GTDT" [Generic Timer Description Table] | ||
130 | -[004h 0004 4] Table Length : 00000060 | ||
131 | -[008h 0008 1] Revision : 02 | ||
132 | -[009h 0009 1] Checksum : 9C | ||
133 | +[004h 0004 4] Table Length : 00000068 | ||
134 | +[008h 0008 1] Revision : 03 | ||
135 | +[009h 0009 1] Checksum : 93 | ||
136 | [00Ah 0010 6] Oem ID : "BOCHS " | ||
137 | [010h 0016 8] Oem Table ID : "BXPC " | ||
138 | [018h 0024 4] Oem Revision : 00000001 | ||
139 | [01Ch 0028 4] Asl Compiler ID : "BXPC" | ||
140 | [020h 0032 4] Asl Compiler Revision : 00000001 | ||
141 | |||
142 | [024h 0036 8] Counter Block Address : FFFFFFFFFFFFFFFF | ||
143 | [02Ch 0044 4] Reserved : 00000000 | ||
144 | |||
145 | [030h 0048 4] Secure EL1 Interrupt : 0000001D | ||
146 | [034h 0052 4] EL1 Flags (decoded below) : 00000000 | ||
147 | Trigger Mode : 0 | ||
148 | Polarity : 0 | ||
149 | Always On : 0 | ||
150 | |||
151 | [038h 0056 4] Non-Secure EL1 Interrupt : 0000001E | ||
152 | @@ -XXX,XX +XXX,XX @@ | ||
153 | |||
154 | [040h 0064 4] Virtual Timer Interrupt : 0000001B | ||
155 | [044h 0068 4] VT Flags (decoded below) : 00000000 | ||
156 | Trigger Mode : 0 | ||
157 | Polarity : 0 | ||
158 | Always On : 0 | ||
159 | |||
160 | [048h 0072 4] Non-Secure EL2 Interrupt : 0000001A | ||
161 | [04Ch 0076 4] NEL2 Flags (decoded below) : 00000000 | ||
162 | Trigger Mode : 0 | ||
163 | Polarity : 0 | ||
164 | Always On : 0 | ||
165 | [050h 0080 8] Counter Read Block Address : FFFFFFFFFFFFFFFF | ||
166 | |||
167 | [058h 0088 4] Platform Timer Count : 00000000 | ||
168 | [05Ch 0092 4] Platform Timer Offset : 00000000 | ||
169 | +[060h 0096 4] Virtual EL2 Timer GSIV : 00000000 | ||
170 | +[064h 0100 4] Virtual EL2 Timer Flags : 00000000 | ||
171 | |||
172 | -Raw Table Data: Length 96 (0x60) | ||
173 | +Raw Table Data: Length 104 (0x68) | ||
174 | |||
175 | - 0000: 47 54 44 54 60 00 00 00 02 9C 42 4F 43 48 53 20 // GTDT`.....BOCHS | ||
176 | + 0000: 47 54 44 54 68 00 00 00 03 93 42 4F 43 48 53 20 // GTDTh.....BOCHS | ||
177 | 0010: 42 58 50 43 20 20 20 20 01 00 00 00 42 58 50 43 // BXPC ....BXPC | ||
178 | 0020: 01 00 00 00 FF FF FF FF FF FF FF FF 00 00 00 00 // ................ | ||
179 | 0030: 1D 00 00 00 00 00 00 00 1E 00 00 00 04 00 00 00 // ................ | ||
180 | 0040: 1B 00 00 00 00 00 00 00 1A 00 00 00 00 00 00 00 // ................ | ||
181 | 0050: FF FF FF FF FF FF FF FF 00 00 00 00 00 00 00 00 // ................ | ||
182 | + 0060: 00 00 00 00 00 00 00 00 // ........ | ||
5 | 183 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 184 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 185 | Reviewed-by: Ard Biesheuvel <ardb@kernel.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 186 | Message-id: 20240122143537.233498-4-peter.maydell@linaro.org |
9 | Tested-by: Thomas Huth <huth@tuxfamily.org> | ||
10 | Message-id: 20191017132905.5604-9-peter.maydell@linaro.org | ||
11 | --- | 187 | --- |
12 | hw/m68k/mcf5208.c | 9 +++++---- | 188 | tests/qtest/bios-tables-test-allowed-diff.h | 2 -- |
13 | 1 file changed, 5 insertions(+), 4 deletions(-) | 189 | tests/data/acpi/virt/FACP | Bin 276 -> 276 bytes |
14 | 190 | tests/data/acpi/virt/GTDT | Bin 96 -> 104 bytes | |
15 | diff --git a/hw/m68k/mcf5208.c b/hw/m68k/mcf5208.c | 191 | 3 files changed, 2 deletions(-) |
192 | |||
193 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | 194 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/m68k/mcf5208.c | 195 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
18 | +++ b/hw/m68k/mcf5208.c | 196 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
19 | @@ -XXX,XX +XXX,XX @@ | 197 | @@ -1,3 +1 @@ |
20 | #include "qemu/osdep.h" | 198 | /* List of comma-separated changed AML files to ignore */ |
21 | #include "qemu/units.h" | 199 | -"tests/data/acpi/virt/FACP", |
22 | #include "qemu/error-report.h" | 200 | -"tests/data/acpi/virt/GTDT", |
23 | -#include "qemu/main-loop.h" | 201 | diff --git a/tests/data/acpi/virt/FACP b/tests/data/acpi/virt/FACP |
24 | #include "qapi/error.h" | 202 | index XXXXXXX..XXXXXXX 100644 |
25 | #include "qemu-common.h" | 203 | GIT binary patch |
26 | #include "cpu.h" | 204 | delta 25 |
27 | @@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset, | 205 | gcmbQjG=+)F&CxkPgpq-PO=u!l<;2F$$vli407<0<)c^nh |
28 | return; | 206 | |
29 | } | 207 | delta 28 |
30 | 208 | kcmbQjG=+)F&CxkPgpq-PO>`nx<-|!<6Akz$^DuG%0AAS!ssI20 | |
31 | + ptimer_transaction_begin(s->timer); | 209 | |
32 | if (s->pcsr & PCSR_EN) | 210 | diff --git a/tests/data/acpi/virt/GTDT b/tests/data/acpi/virt/GTDT |
33 | ptimer_stop(s->timer); | 211 | index XXXXXXX..XXXXXXX 100644 |
34 | 212 | GIT binary patch | |
35 | @@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset, | 213 | delta 25 |
36 | 214 | bcmYeu;BpUf3CUn!U|^m+kt>V?$N&QXMtB4L | |
37 | if (s->pcsr & PCSR_EN) | 215 | |
38 | ptimer_run(s->timer, 0); | 216 | delta 16 |
39 | + ptimer_transaction_commit(s->timer); | 217 | Xcmc~u;BpUf2}xjJU|^avkt+-UB60)u |
40 | break; | 218 | |
41 | case 2: | ||
42 | + ptimer_transaction_begin(s->timer); | ||
43 | s->pmr = value; | ||
44 | s->pcsr &= ~PCSR_PIF; | ||
45 | if ((s->pcsr & PCSR_RLD) == 0) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset, | ||
47 | } else { | ||
48 | ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW); | ||
49 | } | ||
50 | + ptimer_transaction_commit(s->timer); | ||
51 | break; | ||
52 | case 4: | ||
53 | break; | ||
54 | @@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic) | ||
55 | { | ||
56 | MemoryRegion *iomem = g_new(MemoryRegion, 1); | ||
57 | m5208_timer_state *s; | ||
58 | - QEMUBH *bh; | ||
59 | int i; | ||
60 | |||
61 | /* SDRAMC. */ | ||
62 | @@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic) | ||
63 | /* Timers. */ | ||
64 | for (i = 0; i < 2; i++) { | ||
65 | s = g_new0(m5208_timer_state, 1); | ||
66 | - bh = qemu_bh_new(m5208_timer_trigger, s); | ||
67 | - s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
68 | + s->timer = ptimer_init(m5208_timer_trigger, s, PTIMER_POLICY_DEFAULT); | ||
69 | memory_region_init_io(&s->iomem, NULL, &m5208_timer_ops, s, | ||
70 | "m5208-timer", 0x00004000); | ||
71 | memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i, | ||
72 | -- | 219 | -- |
73 | 2.20.1 | 220 | 2.34.1 |
74 | |||
75 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | The patchset adding the GMAC ethernet to this SoC crossed in the |
---|---|---|---|
2 | mail with the patchset cleaning up the NIC handling. When we | ||
3 | create the GMAC modules we must call qemu_configure_nic_device() | ||
4 | so that the user has the opportunity to use the -nic commandline | ||
5 | option to create a network backend and connect it to the GMACs. | ||
2 | 6 | ||
3 | The SDRAM is incorrectly created in the SA1110 SoC. | 7 | Add the missing call. |
4 | Move its creation in the board code, this will later allow the | ||
5 | board to have the QOM ownership of the RAM. | ||
6 | 8 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Fixes: 21e5326a7c ("hw/arm: Add GMAC devices to NPCM7XX SoC") |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
10 | Message-id: 20191021190653.9511-4-philmd@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: David Woodhouse <dwmw@amazon.co.uk> | ||
12 | Message-id: 20240206171231.396392-2-peter.maydell@linaro.org | ||
12 | --- | 13 | --- |
13 | hw/arm/strongarm.h | 4 +--- | 14 | hw/arm/npcm7xx.c | 1 + |
14 | hw/arm/collie.c | 8 ++++++-- | 15 | 1 file changed, 1 insertion(+) |
15 | hw/arm/strongarm.c | 7 +------ | ||
16 | 3 files changed, 8 insertions(+), 11 deletions(-) | ||
17 | 16 | ||
18 | diff --git a/hw/arm/strongarm.h b/hw/arm/strongarm.h | 17 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c |
19 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/strongarm.h | 19 | --- a/hw/arm/npcm7xx.c |
21 | +++ b/hw/arm/strongarm.h | 20 | +++ b/hw/arm/npcm7xx.c |
22 | @@ -XXX,XX +XXX,XX @@ enum { | 21 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) |
23 | 22 | for (i = 0; i < ARRAY_SIZE(s->gmac); i++) { | |
24 | typedef struct { | 23 | SysBusDevice *sbd = SYS_BUS_DEVICE(&s->gmac[i]); |
25 | ARMCPU *cpu; | 24 | |
26 | - MemoryRegion sdram; | 25 | + qemu_configure_nic_device(DEVICE(sbd), false, NULL); |
27 | DeviceState *pic; | 26 | /* |
28 | DeviceState *gpio; | 27 | * The device exists regardless of whether it's connected to a QEMU |
29 | DeviceState *ppc; | 28 | * netdev backend. So always instantiate it even if there is no |
30 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
31 | SSIBus *ssp_bus; | ||
32 | } StrongARMState; | ||
33 | |||
34 | -StrongARMState *sa1110_init(MemoryRegion *sysmem, | ||
35 | - unsigned int sdram_size, const char *rev); | ||
36 | +StrongARMState *sa1110_init(const char *cpu_type); | ||
37 | |||
38 | #endif | ||
39 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/arm/collie.c | ||
42 | +++ b/hw/arm/collie.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | ||
44 | { | ||
45 | StrongARMState *s; | ||
46 | DriveInfo *dinfo; | ||
47 | - MemoryRegion *sysmem = get_system_memory(); | ||
48 | + MemoryRegion *sdram = g_new(MemoryRegion, 1); | ||
49 | |||
50 | - s = sa1110_init(sysmem, collie_binfo.ram_size, machine->cpu_type); | ||
51 | + s = sa1110_init(machine->cpu_type); | ||
52 | + | ||
53 | + memory_region_allocate_system_memory(sdram, NULL, "strongarm.sdram", | ||
54 | + collie_binfo.ram_size); | ||
55 | + memory_region_add_subregion(get_system_memory(), SA_SDCS0, sdram); | ||
56 | |||
57 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
58 | pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, | ||
59 | diff --git a/hw/arm/strongarm.c b/hw/arm/strongarm.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/hw/arm/strongarm.c | ||
62 | +++ b/hw/arm/strongarm.c | ||
63 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo strongarm_ssp_info = { | ||
64 | }; | ||
65 | |||
66 | /* Main CPU functions */ | ||
67 | -StrongARMState *sa1110_init(MemoryRegion *sysmem, | ||
68 | - unsigned int sdram_size, const char *cpu_type) | ||
69 | +StrongARMState *sa1110_init(const char *cpu_type) | ||
70 | { | ||
71 | StrongARMState *s; | ||
72 | int i; | ||
73 | @@ -XXX,XX +XXX,XX @@ StrongARMState *sa1110_init(MemoryRegion *sysmem, | ||
74 | |||
75 | s->cpu = ARM_CPU(cpu_create(cpu_type)); | ||
76 | |||
77 | - memory_region_allocate_system_memory(&s->sdram, NULL, "strongarm.sdram", | ||
78 | - sdram_size); | ||
79 | - memory_region_add_subregion(sysmem, SA_SDCS0, &s->sdram); | ||
80 | - | ||
81 | s->pic = sysbus_create_varargs("strongarm_pic", 0x90050000, | ||
82 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ), | ||
83 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ), | ||
84 | -- | 29 | -- |
85 | 2.20.1 | 30 | 2.34.1 |
86 | |||
87 | diff view generated by jsdifflib |
1 | Switch the etraxfs_timer code away from bottom-half based ptimers to | 1 | Currently QEMU will warn if there is a NIC on the board that |
---|---|---|---|
2 | the new transaction-based ptimer API. This just requires adding | 2 | is not connected to a backend. By default the '-nic user' will |
3 | begin/commit calls around the various places that modify the ptimer | 3 | get used for all NICs, but if you manually connect a specific |
4 | state, and using the new ptimer_init() function to create the timer. | 4 | NIC to a specific backend, then the other NICs on the board |
5 | have no backend and will be warned about: | ||
6 | |||
7 | qemu-system-arm: warning: nic npcm7xx-emc.1 has no peer | ||
8 | qemu-system-arm: warning: nic npcm-gmac.0 has no peer | ||
9 | qemu-system-arm: warning: nic npcm-gmac.1 has no peer | ||
10 | |||
11 | So suppress those warnings by manually connecting every NIC | ||
12 | on the board to some backend. | ||
5 | 13 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 15 | Reviewed-by: David Woodhouse <dwmw@amazon.co.uk> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 16 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
9 | Message-id: 20191017132905.5604-7-peter.maydell@linaro.org | 17 | Message-id: 20240206171231.396392-3-peter.maydell@linaro.org |
10 | --- | 18 | --- |
11 | hw/timer/etraxfs_timer.c | 23 +++++++++++++---------- | 19 | tests/qtest/npcm7xx_emc-test.c | 5 ++++- |
12 | 1 file changed, 13 insertions(+), 10 deletions(-) | 20 | 1 file changed, 4 insertions(+), 1 deletion(-) |
13 | 21 | ||
14 | diff --git a/hw/timer/etraxfs_timer.c b/hw/timer/etraxfs_timer.c | 22 | diff --git a/tests/qtest/npcm7xx_emc-test.c b/tests/qtest/npcm7xx_emc-test.c |
15 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/etraxfs_timer.c | 24 | --- a/tests/qtest/npcm7xx_emc-test.c |
17 | +++ b/hw/timer/etraxfs_timer.c | 25 | +++ b/tests/qtest/npcm7xx_emc-test.c |
18 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ static int *packet_test_init(int module_num, GString *cmd_line) |
19 | #include "hw/sysbus.h" | 27 | * KISS and use -nic. The driver accepts 'emc0' and 'emc1' as aliases |
20 | #include "sysemu/reset.h" | 28 | * in the 'model' field to specify the device to match. |
21 | #include "sysemu/runstate.h" | 29 | */ |
22 | -#include "qemu/main-loop.h" | 30 | - g_string_append_printf(cmd_line, " -nic socket,fd=%d,model=emc%d ", |
23 | #include "qemu/module.h" | 31 | + g_string_append_printf(cmd_line, " -nic socket,fd=%d,model=emc%d " |
24 | #include "qemu/timer.h" | 32 | + "-nic user,model=npcm7xx-emc " |
25 | #include "hw/irq.h" | 33 | + "-nic user,model=npcm-gmac " |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct ETRAXTimerState { | 34 | + "-nic user,model=npcm-gmac", |
27 | qemu_irq irq; | 35 | test_sockets[1], module_num); |
28 | qemu_irq nmi; | 36 | |
29 | 37 | g_test_queue_destroy(packet_test_clear, test_sockets); | |
30 | - QEMUBH *bh_t0; | ||
31 | - QEMUBH *bh_t1; | ||
32 | - QEMUBH *bh_wd; | ||
33 | ptimer_state *ptimer_t0; | ||
34 | ptimer_state *ptimer_t1; | ||
35 | ptimer_state *ptimer_wd; | ||
36 | @@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum) | ||
37 | } | ||
38 | |||
39 | D(printf ("freq_hz=%d div=%d\n", freq_hz, div)); | ||
40 | + ptimer_transaction_begin(timer); | ||
41 | ptimer_set_freq(timer, freq_hz); | ||
42 | ptimer_set_limit(timer, div, 0); | ||
43 | |||
44 | @@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum) | ||
45 | abort(); | ||
46 | break; | ||
47 | } | ||
48 | + ptimer_transaction_commit(timer); | ||
49 | } | ||
50 | |||
51 | static void timer_update_irq(ETRAXTimerState *t) | ||
52 | @@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value) | ||
53 | |||
54 | t->wd_hits = 0; | ||
55 | |||
56 | + ptimer_transaction_begin(t->ptimer_wd); | ||
57 | ptimer_set_freq(t->ptimer_wd, 760); | ||
58 | if (wd_cnt == 0) | ||
59 | wd_cnt = 256; | ||
60 | @@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value) | ||
61 | ptimer_stop(t->ptimer_wd); | ||
62 | |||
63 | t->rw_wd_ctrl = value; | ||
64 | + ptimer_transaction_commit(t->ptimer_wd); | ||
65 | } | ||
66 | |||
67 | static void | ||
68 | @@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_reset(void *opaque) | ||
69 | { | ||
70 | ETRAXTimerState *t = opaque; | ||
71 | |||
72 | + ptimer_transaction_begin(t->ptimer_t0); | ||
73 | ptimer_stop(t->ptimer_t0); | ||
74 | + ptimer_transaction_commit(t->ptimer_t0); | ||
75 | + ptimer_transaction_begin(t->ptimer_t1); | ||
76 | ptimer_stop(t->ptimer_t1); | ||
77 | + ptimer_transaction_commit(t->ptimer_t1); | ||
78 | + ptimer_transaction_begin(t->ptimer_wd); | ||
79 | ptimer_stop(t->ptimer_wd); | ||
80 | + ptimer_transaction_commit(t->ptimer_wd); | ||
81 | t->rw_wd_ctrl = 0; | ||
82 | t->r_intr = 0; | ||
83 | t->rw_intr_mask = 0; | ||
84 | @@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_realize(DeviceState *dev, Error **errp) | ||
85 | ETRAXTimerState *t = ETRAX_TIMER(dev); | ||
86 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
87 | |||
88 | - t->bh_t0 = qemu_bh_new(timer0_hit, t); | ||
89 | - t->bh_t1 = qemu_bh_new(timer1_hit, t); | ||
90 | - t->bh_wd = qemu_bh_new(watchdog_hit, t); | ||
91 | - t->ptimer_t0 = ptimer_init_with_bh(t->bh_t0, PTIMER_POLICY_DEFAULT); | ||
92 | - t->ptimer_t1 = ptimer_init_with_bh(t->bh_t1, PTIMER_POLICY_DEFAULT); | ||
93 | - t->ptimer_wd = ptimer_init_with_bh(t->bh_wd, PTIMER_POLICY_DEFAULT); | ||
94 | + t->ptimer_t0 = ptimer_init(timer0_hit, t, PTIMER_POLICY_DEFAULT); | ||
95 | + t->ptimer_t1 = ptimer_init(timer1_hit, t, PTIMER_POLICY_DEFAULT); | ||
96 | + t->ptimer_wd = ptimer_init(watchdog_hit, t, PTIMER_POLICY_DEFAULT); | ||
97 | |||
98 | sysbus_init_irq(sbd, &t->irq); | ||
99 | sysbus_init_irq(sbd, &t->nmi); | ||
100 | -- | 38 | -- |
101 | 2.20.1 | 39 | 2.34.1 |
102 | |||
103 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | It doesn't make sense to read the value of MDCR_EL2 on a non-A-profile |
---|---|---|---|
2 | CPU, and in fact if you try to do it we will assert: | ||
2 | 3 | ||
3 | Continue setting, but not relying upon, env->hflags. | 4 | #6 0x00007ffff4b95e96 in __GI___assert_fail |
5 | (assertion=0x5555565a8c70 "!arm_feature(env, ARM_FEATURE_M)", file=0x5555565a6e5c "../../target/arm/helper.c", line=12600, function=0x5555565a9560 <__PRETTY_FUNCTION__.0> "arm_security_space_below_el3") at ./assert/assert.c:101 | ||
6 | #7 0x0000555555ebf412 in arm_security_space_below_el3 (env=0x555557bc8190) at ../../target/arm/helper.c:12600 | ||
7 | #8 0x0000555555ea6f89 in arm_is_el2_enabled (env=0x555557bc8190) at ../../target/arm/cpu.h:2595 | ||
8 | #9 0x0000555555ea942f in arm_mdcr_el2_eff (env=0x555557bc8190) at ../../target/arm/internals.h:1512 | ||
4 | 9 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | We might call pmu_counter_enabled() on an M-profile CPU (for example |
6 | Message-id: 20191018174431.1784-20-richard.henderson@linaro.org | 11 | from the migration pre/post hooks in machine.c); this should always |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | return false because these CPUs don't set ARM_FEATURE_PMU. |
13 | |||
14 | Avoid the assertion by not calling arm_mdcr_el2_eff() before we | ||
15 | have done the early return for "PMU not present". | ||
16 | |||
17 | This fixes an assertion failure if you try to do a loadvm or | ||
18 | savevm for an M-profile board. | ||
19 | |||
20 | Cc: qemu-stable@nongnu.org | ||
21 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/2155 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
25 | Message-id: 20240208153346.970021-1-peter.maydell@linaro.org | ||
9 | --- | 26 | --- |
10 | target/arm/helper.c | 10 ++++++++++ | 27 | target/arm/helper.c | 12 ++++++++++-- |
11 | 1 file changed, 10 insertions(+) | 28 | 1 file changed, 10 insertions(+), 2 deletions(-) |
12 | 29 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 30 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 32 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/helper.c | 33 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 34 | @@ -XXX,XX +XXX,XX @@ static bool pmu_counter_enabled(CPUARMState *env, uint8_t counter) |
18 | /* ??? Lots of these bits are not implemented. */ | 35 | bool enabled, prohibited = false, filtered; |
19 | /* This may enable/disable the MMU, so do a TLB flush. */ | 36 | bool secure = arm_is_secure(env); |
20 | tlb_flush(CPU(cpu)); | 37 | int el = arm_current_el(env); |
38 | - uint64_t mdcr_el2 = arm_mdcr_el2_eff(env); | ||
39 | - uint8_t hpmn = mdcr_el2 & MDCR_HPMN; | ||
40 | + uint64_t mdcr_el2; | ||
41 | + uint8_t hpmn; | ||
42 | |||
43 | + /* | ||
44 | + * We might be called for M-profile cores where MDCR_EL2 doesn't | ||
45 | + * exist and arm_mdcr_el2_eff() will assert, so this early-exit check | ||
46 | + * must be before we read that value. | ||
47 | + */ | ||
48 | if (!arm_feature(env, ARM_FEATURE_PMU)) { | ||
49 | return false; | ||
50 | } | ||
51 | |||
52 | + mdcr_el2 = arm_mdcr_el2_eff(env); | ||
53 | + hpmn = mdcr_el2 & MDCR_HPMN; | ||
21 | + | 54 | + |
22 | + if (ri->type & ARM_CP_SUPPRESS_TB_END) { | 55 | if (!arm_feature(env, ARM_FEATURE_EL2) || |
23 | + /* | 56 | (counter < hpmn || counter == 31)) { |
24 | + * Normally we would always end the TB on an SCTLR write; see the | 57 | e = env->cp15.c9_pmcr & PMCRE; |
25 | + * comment in ARMCPRegInfo sctlr initialization below for why Xscale | ||
26 | + * is special. Setting ARM_CP_SUPPRESS_TB_END also stops the rebuild | ||
27 | + * of hflags from the translator, so do it here. | ||
28 | + */ | ||
29 | + arm_rebuild_hflags(env); | ||
30 | + } | ||
31 | } | ||
32 | |||
33 | static CPAccessResult fpexc32_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
34 | -- | 58 | -- |
35 | 2.20.1 | 59 | 2.34.1 |
36 | 60 | ||
37 | 61 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Nabih Estefan <nabihestefan@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This file keeps the various QDev blocks separated by comments. | 3 | Fix the nocm_gmac-test.c file to run on a nuvoton 7xx machine instead |
4 | of 8xx. Also fix comments referencing this and values expecting 8xx. | ||
4 | 5 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Change-Id: Iabd0fba14910c3f1e883c4a9521350f3db9ffab8 |
6 | Reviewed-by: Cleber Rosa <crosa@redhat.com> | 7 | Signed-Off-By: Nabih Estefan <nabihestefan@google.com> |
7 | Message-id: 20191005154748.21718-3-f4bug@amsat.org | 8 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> |
9 | Message-id: 20240208194759.2858582-2-nabihestefan@google.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | [PMM: commit message tweaks] | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | hw/sd/sdhci.c | 3 ++- | 14 | tests/qtest/npcm_gmac-test.c | 84 +----------------------------------- |
11 | 1 file changed, 2 insertions(+), 1 deletion(-) | 15 | tests/qtest/meson.build | 3 +- |
16 | 2 files changed, 4 insertions(+), 83 deletions(-) | ||
12 | 17 | ||
13 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | 18 | diff --git a/tests/qtest/npcm_gmac-test.c b/tests/qtest/npcm_gmac-test.c |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/sd/sdhci.c | 20 | --- a/tests/qtest/npcm_gmac-test.c |
16 | +++ b/hw/sd/sdhci.c | 21 | +++ b/tests/qtest/npcm_gmac-test.c |
17 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo sdhci_bus_info = { | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct TestData { |
18 | .class_init = sdhci_bus_class_init, | 23 | const GMACModule *module; |
24 | } TestData; | ||
25 | |||
26 | -/* Values extracted from hw/arm/npcm8xx.c */ | ||
27 | +/* Values extracted from hw/arm/npcm7xx.c */ | ||
28 | static const GMACModule gmac_module_list[] = { | ||
29 | { | ||
30 | .irq = 14, | ||
31 | @@ -XXX,XX +XXX,XX @@ static const GMACModule gmac_module_list[] = { | ||
32 | .irq = 15, | ||
33 | .base_addr = 0xf0804000 | ||
34 | }, | ||
35 | - { | ||
36 | - .irq = 16, | ||
37 | - .base_addr = 0xf0806000 | ||
38 | - }, | ||
39 | - { | ||
40 | - .irq = 17, | ||
41 | - .base_addr = 0xf0808000 | ||
42 | - } | ||
19 | }; | 43 | }; |
20 | 44 | ||
21 | +/* --- qdev i.MX eSDHC --- */ | 45 | /* Returns the index of the GMAC module. */ |
22 | + | 46 | @@ -XXX,XX +XXX,XX @@ static uint32_t gmac_read(QTestState *qts, const GMACModule *mod, |
23 | static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) | 47 | return qtest_readl(qts, mod->base_addr + regno); |
48 | } | ||
49 | |||
50 | -static uint16_t pcs_read(QTestState *qts, const GMACModule *mod, | ||
51 | - NPCMRegister regno) | ||
52 | -{ | ||
53 | - uint32_t write_value = (regno & 0x3ffe00) >> 9; | ||
54 | - qtest_writel(qts, PCS_BASE_ADDRESS + NPCM_PCS_IND_AC_BA, write_value); | ||
55 | - uint32_t read_offset = regno & 0x1ff; | ||
56 | - return qtest_readl(qts, PCS_BASE_ADDRESS + read_offset); | ||
57 | -} | ||
58 | - | ||
59 | /* Check that GMAC registers are reset to default value */ | ||
60 | static void test_init(gconstpointer test_data) | ||
24 | { | 61 | { |
25 | SDHCIState *s = SYSBUS_SDHCI(opaque); | 62 | const TestData *td = test_data; |
26 | @@ -XXX,XX +XXX,XX @@ usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) | 63 | const GMACModule *mod = td->module; |
27 | } | 64 | - QTestState *qts = qtest_init("-machine npcm845-evb"); |
65 | + QTestState *qts = qtest_init("-machine npcm750-evb"); | ||
66 | |||
67 | #define CHECK_REG32(regno, value) \ | ||
68 | do { \ | ||
69 | g_assert_cmphex(gmac_read(qts, mod, (regno)), ==, (value)); \ | ||
70 | } while (0) | ||
71 | |||
72 | -#define CHECK_REG_PCS(regno, value) \ | ||
73 | - do { \ | ||
74 | - g_assert_cmphex(pcs_read(qts, mod, (regno)), ==, (value)); \ | ||
75 | - } while (0) | ||
76 | - | ||
77 | CHECK_REG32(NPCM_DMA_BUS_MODE, 0x00020100); | ||
78 | CHECK_REG32(NPCM_DMA_XMT_POLL_DEMAND, 0); | ||
79 | CHECK_REG32(NPCM_DMA_RCV_POLL_DEMAND, 0); | ||
80 | @@ -XXX,XX +XXX,XX @@ static void test_init(gconstpointer test_data) | ||
81 | CHECK_REG32(NPCM_GMAC_PTP_TAR, 0); | ||
82 | CHECK_REG32(NPCM_GMAC_PTP_TTSR, 0); | ||
83 | |||
84 | - /* TODO Add registers PCS */ | ||
85 | - if (mod->base_addr == 0xf0802000) { | ||
86 | - CHECK_REG_PCS(NPCM_PCS_SR_CTL_ID1, 0x699e); | ||
87 | - CHECK_REG_PCS(NPCM_PCS_SR_CTL_ID2, 0); | ||
88 | - CHECK_REG_PCS(NPCM_PCS_SR_CTL_STS, 0x8000); | ||
89 | - | ||
90 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_CTRL, 0x1140); | ||
91 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_STS, 0x0109); | ||
92 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_DEV_ID1, 0x699e); | ||
93 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_DEV_ID2, 0x0ced0); | ||
94 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_AN_ADV, 0x0020); | ||
95 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_LP_BABL, 0); | ||
96 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_AN_EXPN, 0); | ||
97 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_EXT_STS, 0xc000); | ||
98 | - | ||
99 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_ABL, 0x0003); | ||
100 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MAX_DLY_LWR, 0x0038); | ||
101 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MAX_DLY_UPR, 0); | ||
102 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MIN_DLY_LWR, 0x0038); | ||
103 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MIN_DLY_UPR, 0); | ||
104 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MAX_DLY_LWR, 0x0058); | ||
105 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MAX_DLY_UPR, 0); | ||
106 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MIN_DLY_LWR, 0x0048); | ||
107 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MIN_DLY_UPR, 0); | ||
108 | - | ||
109 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MMD_DIG_CTRL1, 0x2400); | ||
110 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_AN_CTRL, 0); | ||
111 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_AN_INTR_STS, 0x000a); | ||
112 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_TC, 0); | ||
113 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DBG_CTRL, 0); | ||
114 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_MCTRL0, 0x899c); | ||
115 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_TXTIMER, 0); | ||
116 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_RXTIMER, 0); | ||
117 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_LINK_TIMER_CTRL, 0); | ||
118 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_MCTRL1, 0); | ||
119 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DIG_STS, 0x0010); | ||
120 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_ICG_ERRCNT1, 0); | ||
121 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MISC_STS, 0); | ||
122 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_RX_LSTS, 0); | ||
123 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_BSTCTRL0, 0x00a); | ||
124 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_LVLCTRL0, 0x007f); | ||
125 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_GENCTRL0, 0x0001); | ||
126 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_GENCTRL1, 0); | ||
127 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_STS, 0); | ||
128 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_RX_GENCTRL0, 0x0100); | ||
129 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_RX_GENCTRL1, 0x1100); | ||
130 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_RX_LOS_CTRL0, 0x000e); | ||
131 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MPLL_CTRL0, 0x0100); | ||
132 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MPLL_CTRL1, 0x0032); | ||
133 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MPLL_STS, 0x0001); | ||
134 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MISC_CTRL2, 0); | ||
135 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_LVL_CTRL, 0x0019); | ||
136 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MISC_CTRL0, 0); | ||
137 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MISC_CTRL1, 0); | ||
138 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DIG_CTRL2, 0); | ||
139 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DIG_ERRCNT_SEL, 0); | ||
140 | - } | ||
141 | - | ||
142 | qtest_quit(qts); | ||
28 | } | 143 | } |
29 | 144 | ||
30 | - | 145 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
31 | static const MemoryRegionOps usdhc_mmio_ops = { | 146 | index XXXXXXX..XXXXXXX 100644 |
32 | .read = usdhc_read, | 147 | --- a/tests/qtest/meson.build |
33 | .write = usdhc_write, | 148 | +++ b/tests/qtest/meson.build |
149 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
150 | 'npcm7xx_sdhci-test', | ||
151 | 'npcm7xx_smbus-test', | ||
152 | 'npcm7xx_timer-test', | ||
153 | - 'npcm7xx_watchdog_timer-test'] + \ | ||
154 | + 'npcm7xx_watchdog_timer-test', | ||
155 | + 'npcm_gmac-test'] + \ | ||
156 | (slirp.found() ? ['npcm7xx_emc-test'] : []) | ||
157 | qtests_aspeed = \ | ||
158 | ['aspeed_hace-test', | ||
34 | -- | 159 | -- |
35 | 2.20.1 | 160 | 2.34.1 |
36 | |||
37 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Luc Michel <luc.michel@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | The Exynos SoC has specific SDHCI registers. Use the s3c SDHCI | 3 | An access fault is raised when the Access Flag is not set in the |
4 | model which handle these specific registers. | 4 | looked-up PTE and the AFFD field is not set in the corresponding context |
5 | descriptor. This was already implemented for stage 2. Implement it for | ||
6 | stage 1 as well. | ||
5 | 7 | ||
6 | This silents the following "SDHC ... not implemented" warnings so | 8 | Signed-off-by: Luc Michel <luc.michel@amd.com> |
7 | we can focus on the important registers missing: | 9 | Reviewed-by: Mostafa Saleh <smostafa@google.com> |
8 | 10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | |
9 | $ qemu-system-arm ... -d unimp \ | 11 | Tested-by: Mostafa Saleh <smostafa@google.com> |
10 | -append "... root=/dev/mmcblk0 rootfstype=ext4 rw rootwait" \ | 12 | Message-id: 20240213082211.3330400-1-luc.michel@amd.com |
11 | -drive file=linux-build-test/rootfs/arm/rootfs-armv5.ext2,if=sd,format=raw | 13 | [PMM: tweaked comment text] |
12 | [...] | ||
13 | [ 25.744858] sdhci: Secure Digital Host Controller Interface driver | ||
14 | [ 25.745862] sdhci: Copyright(c) Pierre Ossman | ||
15 | [ 25.783188] s3c-sdhci 12530000.sdhci: clock source 2: mmc_busclk.2 (12000000 Hz) | ||
16 | SDHC rd_4b @0x80 not implemented | ||
17 | SDHC wr_4b @0x80 <- 0x00000020 not implemented | ||
18 | SDHC wr_4b @0x8c <- 0x00030000 not implemented | ||
19 | SDHC rd_4b @0x80 not implemented | ||
20 | SDHC wr_4b @0x80 <- 0xc0004100 not implemented | ||
21 | SDHC wr_4b @0x84 <- 0x80808080 not implemented | ||
22 | [ 26.013318] mmc0: SDHCI controller on samsung-hsmmc [12530000.sdhci] using ADMA | ||
23 | [ 26.032318] Synopsys Designware Multimedia Card Interface Driver | ||
24 | [ 42.024885] Waiting for root device /dev/mmcblk0... | ||
25 | |||
26 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
27 | Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org> | ||
28 | Message-id: 20191005154748.21718-5-f4bug@amsat.org | ||
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
30 | --- | 15 | --- |
31 | hw/arm/exynos4210.c | 2 +- | 16 | hw/arm/smmuv3-internal.h | 1 + |
32 | 1 file changed, 1 insertion(+), 1 deletion(-) | 17 | include/hw/arm/smmu-common.h | 1 + |
18 | hw/arm/smmu-common.c | 11 +++++++++++ | ||
19 | hw/arm/smmuv3.c | 1 + | ||
20 | 4 files changed, 14 insertions(+) | ||
33 | 21 | ||
34 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 22 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
35 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/hw/arm/exynos4210.c | 24 | --- a/hw/arm/smmuv3-internal.h |
37 | +++ b/hw/arm/exynos4210.c | 25 | +++ b/hw/arm/smmuv3-internal.h |
38 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 26 | @@ -XXX,XX +XXX,XX @@ static inline int pa_range(STE *ste) |
39 | * public datasheet which is very similar (implementing | 27 | #define CD_EPD(x, sel) extract32((x)->word[0], (16 * (sel)) + 14, 1) |
40 | * MMC Specification Version 4.0 being the only difference noted) | 28 | #define CD_ENDI(x) extract32((x)->word[0], 15, 1) |
41 | */ | 29 | #define CD_IPS(x) extract32((x)->word[1], 0 , 3) |
42 | - dev = qdev_create(NULL, TYPE_SYSBUS_SDHCI); | 30 | +#define CD_AFFD(x) extract32((x)->word[1], 3 , 1) |
43 | + dev = qdev_create(NULL, TYPE_S3C_SDHCI); | 31 | #define CD_TBI(x) extract32((x)->word[1], 6 , 2) |
44 | qdev_prop_set_uint64(dev, "capareg", EXYNOS4210_SDHCI_CAPABILITIES); | 32 | #define CD_HD(x) extract32((x)->word[1], 10 , 1) |
45 | qdev_init_nofail(dev); | 33 | #define CD_HA(x) extract32((x)->word[1], 11 , 1) |
34 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/include/hw/arm/smmu-common.h | ||
37 | +++ b/include/hw/arm/smmu-common.h | ||
38 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUTransCfg { | ||
39 | bool disabled; /* smmu is disabled */ | ||
40 | bool bypassed; /* translation is bypassed */ | ||
41 | bool aborted; /* translation is aborted */ | ||
42 | + bool affd; /* AF fault disable */ | ||
43 | uint32_t iotlb_hits; /* counts IOTLB hits */ | ||
44 | uint32_t iotlb_misses; /* counts IOTLB misses*/ | ||
45 | /* Used by stage-1 only. */ | ||
46 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/smmu-common.c | ||
49 | +++ b/hw/arm/smmu-common.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static int smmu_ptw_64_s1(SMMUTransCfg *cfg, | ||
51 | pte_addr, pte, iova, gpa, | ||
52 | block_size >> 20); | ||
53 | } | ||
54 | + | ||
55 | + /* | ||
56 | + * QEMU does not currently implement HTTU, so if AFFD and PTE.AF | ||
57 | + * are 0 we take an Access flag fault. (5.4. Context Descriptor) | ||
58 | + * An Access flag fault takes priority over a Permission fault. | ||
59 | + */ | ||
60 | + if (!PTE_AF(pte) && !cfg->affd) { | ||
61 | + info->type = SMMU_PTW_ERR_ACCESS; | ||
62 | + goto error; | ||
63 | + } | ||
64 | + | ||
65 | ap = PTE_AP(pte); | ||
66 | if (is_permission_fault(ap, perm)) { | ||
67 | info->type = SMMU_PTW_ERR_PERMISSION; | ||
68 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/arm/smmuv3.c | ||
71 | +++ b/hw/arm/smmuv3.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event) | ||
73 | cfg->oas = MIN(oas2bits(SMMU_IDR5_OAS), cfg->oas); | ||
74 | cfg->tbi = CD_TBI(cd); | ||
75 | cfg->asid = CD_ASID(cd); | ||
76 | + cfg->affd = CD_AFFD(cd); | ||
77 | |||
78 | trace_smmuv3_decode_cd(cfg->oas); | ||
46 | 79 | ||
47 | -- | 80 | -- |
48 | 2.20.1 | 81 | 2.34.1 |
49 | |||
50 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Set TBFLAG_ANY.BE_DATA in rebuild_hflags_common_32 and | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | rebuild_hflags_a64 instead of rebuild_hflags_common, where we do | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | not need to re-test is_a64() nor re-compute the various inputs. | 5 | Message-id: 20240213155214.13619-2-philmd@linaro.org |
6 | |||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20191018174431.1784-5-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 7 | --- |
12 | target/arm/cpu.h | 49 +++++++++++++++++++++++++++------------------ | 8 | hw/arm/stellaris.c | 6 ++++-- |
13 | target/arm/helper.c | 16 +++++++++++---- | 9 | 1 file changed, 4 insertions(+), 2 deletions(-) |
14 | 2 files changed, 42 insertions(+), 23 deletions(-) | ||
15 | 10 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
17 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 13 | --- a/hw/arm/stellaris.c |
19 | +++ b/target/arm/cpu.h | 14 | +++ b/hw/arm/stellaris.c |
20 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t arm_sctlr(CPUARMState *env, int el) | 15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) |
21 | } | 16 | } |
22 | } | 17 | } |
23 | 18 | ||
24 | +static inline bool arm_cpu_data_is_big_endian_a32(CPUARMState *env, | 19 | -static void stellaris_adc_reset(StellarisADCState *s) |
25 | + bool sctlr_b) | 20 | +static void stellaris_adc_reset_hold(Object *obj) |
26 | +{ | ||
27 | +#ifdef CONFIG_USER_ONLY | ||
28 | + /* | ||
29 | + * In system mode, BE32 is modelled in line with the | ||
30 | + * architecture (as word-invariant big-endianness), where loads | ||
31 | + * and stores are done little endian but from addresses which | ||
32 | + * are adjusted by XORing with the appropriate constant. So the | ||
33 | + * endianness to use for the raw data access is not affected by | ||
34 | + * SCTLR.B. | ||
35 | + * In user mode, however, we model BE32 as byte-invariant | ||
36 | + * big-endianness (because user-only code cannot tell the | ||
37 | + * difference), and so we need to use a data access endianness | ||
38 | + * that depends on SCTLR.B. | ||
39 | + */ | ||
40 | + if (sctlr_b) { | ||
41 | + return true; | ||
42 | + } | ||
43 | +#endif | ||
44 | + /* In 32bit endianness is determined by looking at CPSR's E bit */ | ||
45 | + return env->uncached_cpsr & CPSR_E; | ||
46 | +} | ||
47 | + | ||
48 | +static inline bool arm_cpu_data_is_big_endian_a64(int el, uint64_t sctlr) | ||
49 | +{ | ||
50 | + return sctlr & (el ? SCTLR_EE : SCTLR_E0E); | ||
51 | +} | ||
52 | |||
53 | /* Return true if the processor is in big-endian mode. */ | ||
54 | static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | ||
55 | { | 21 | { |
56 | - /* In 32bit endianness is determined by looking at CPSR's E bit */ | 22 | + StellarisADCState *s = STELLARIS_ADC(obj); |
57 | if (!is_a64(env)) { | 23 | int n; |
58 | - return | 24 | |
59 | -#ifdef CONFIG_USER_ONLY | 25 | for (n = 0; n < 4; n++) { |
60 | - /* In system mode, BE32 is modelled in line with the | 26 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_init(Object *obj) |
61 | - * architecture (as word-invariant big-endianness), where loads | 27 | memory_region_init_io(&s->iomem, obj, &stellaris_adc_ops, s, |
62 | - * and stores are done little endian but from addresses which | 28 | "adc", 0x1000); |
63 | - * are adjusted by XORing with the appropriate constant. So the | 29 | sysbus_init_mmio(sbd, &s->iomem); |
64 | - * endianness to use for the raw data access is not affected by | 30 | - stellaris_adc_reset(s); |
65 | - * SCTLR.B. | 31 | qdev_init_gpio_in(dev, stellaris_adc_trigger, 1); |
66 | - * In user mode, however, we model BE32 as byte-invariant | ||
67 | - * big-endianness (because user-only code cannot tell the | ||
68 | - * difference), and so we need to use a data access endianness | ||
69 | - * that depends on SCTLR.B. | ||
70 | - */ | ||
71 | - arm_sctlr_b(env) || | ||
72 | -#endif | ||
73 | - ((env->uncached_cpsr & CPSR_E) ? 1 : 0); | ||
74 | + return arm_cpu_data_is_big_endian_a32(env, arm_sctlr_b(env)); | ||
75 | } else { | ||
76 | int cur_el = arm_current_el(env); | ||
77 | uint64_t sctlr = arm_sctlr(env, cur_el); | ||
78 | - | ||
79 | - return (sctlr & (cur_el ? SCTLR_EE : SCTLR_E0E)) != 0; | ||
80 | + return arm_cpu_data_is_big_endian_a64(cur_el, sctlr); | ||
81 | } | ||
82 | } | 32 | } |
83 | 33 | ||
84 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 34 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo stellaris_i2c_info = { |
85 | index XXXXXXX..XXXXXXX 100644 | 35 | static void stellaris_adc_class_init(ObjectClass *klass, void *data) |
86 | --- a/target/arm/helper.c | ||
87 | +++ b/target/arm/helper.c | ||
88 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | ||
89 | flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, | ||
90 | arm_to_core_mmu_idx(mmu_idx)); | ||
91 | |||
92 | - if (arm_cpu_data_is_big_endian(env)) { | ||
93 | - flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | ||
94 | - } | ||
95 | if (arm_singlestep_active(env)) { | ||
96 | flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1); | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | ||
99 | static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el, | ||
100 | ARMMMUIdx mmu_idx, uint32_t flags) | ||
101 | { | 36 | { |
102 | - flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | 37 | DeviceClass *dc = DEVICE_CLASS(klass); |
103 | + bool sctlr_b = arm_sctlr_b(env); | 38 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
104 | + | 39 | |
105 | + if (sctlr_b) { | 40 | + rc->phases.hold = stellaris_adc_reset_hold; |
106 | + flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, 1); | 41 | dc->vmsd = &vmstate_stellaris_adc; |
107 | + } | 42 | } |
108 | + if (arm_cpu_data_is_big_endian_a32(env, sctlr_b)) { | 43 | |
109 | + flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | ||
110 | + } | ||
111 | flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | ||
112 | |||
113 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
114 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
115 | |||
116 | sctlr = arm_sctlr(env, el); | ||
117 | |||
118 | + if (arm_cpu_data_is_big_endian_a64(el, sctlr)) { | ||
119 | + flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | ||
120 | + } | ||
121 | + | ||
122 | if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) { | ||
123 | /* | ||
124 | * In order to save space in flags, we record only whether | ||
125 | -- | 44 | -- |
126 | 2.20.1 | 45 | 2.34.1 |
127 | 46 | ||
128 | 47 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> |
4 | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Message-id: 20240213155214.13619-3-philmd@linaro.org |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20191018174431.1784-21-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 8 | --- |
10 | target/arm/m_helper.c | 6 ++++++ | 9 | hw/arm/stellaris.c | 26 ++++++++++++++++++++++---- |
11 | target/arm/translate.c | 5 ++++- | 10 | 1 file changed, 22 insertions(+), 4 deletions(-) |
12 | 2 files changed, 10 insertions(+), 1 deletion(-) | ||
13 | 11 | ||
14 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 12 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
15 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/m_helper.c | 14 | --- a/hw/arm/stellaris.c |
17 | +++ b/target/arm/m_helper.c | 15 | +++ b/hw/arm/stellaris.c |
18 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | 16 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_instance_init(Object *obj) |
19 | switch_v7m_security_state(env, dest & 1); | 17 | s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); |
20 | env->thumb = 1; | ||
21 | env->regs[15] = dest & ~1; | ||
22 | + arm_rebuild_hflags(env); | ||
23 | } | 18 | } |
24 | 19 | ||
25 | void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | 20 | -/* I2C controller. */ |
26 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | 21 | +/* |
27 | switch_v7m_security_state(env, 0); | 22 | + * I2C controller. |
28 | env->thumb = 1; | 23 | + * ??? For now we only implement the master interface. |
29 | env->regs[15] = dest; | 24 | + */ |
30 | + arm_rebuild_hflags(env); | 25 | |
26 | #define TYPE_STELLARIS_I2C "stellaris-i2c" | ||
27 | OBJECT_DECLARE_SIMPLE_TYPE(stellaris_i2c_state, STELLARIS_I2C) | ||
28 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_write(void *opaque, hwaddr offset, | ||
29 | stellaris_i2c_update(s); | ||
31 | } | 30 | } |
32 | 31 | ||
33 | static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | 32 | -static void stellaris_i2c_reset(stellaris_i2c_state *s) |
34 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 33 | +static void stellaris_i2c_reset_enter(Object *obj, ResetType type) |
35 | env->regs[14] = lr; | 34 | { |
36 | env->regs[15] = addr & 0xfffffffe; | 35 | + stellaris_i2c_state *s = STELLARIS_I2C(obj); |
37 | env->thumb = addr & 1; | 36 | + |
38 | + arm_rebuild_hflags(env); | 37 | if (s->mcs & STELLARIS_I2C_MCS_BUSBSY) |
38 | i2c_end_transfer(s->bus); | ||
39 | +} | ||
40 | + | ||
41 | +static void stellaris_i2c_reset_hold(Object *obj) | ||
42 | +{ | ||
43 | + stellaris_i2c_state *s = STELLARIS_I2C(obj); | ||
44 | |||
45 | s->msa = 0; | ||
46 | s->mcs = 0; | ||
47 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_reset(stellaris_i2c_state *s) | ||
48 | s->mimr = 0; | ||
49 | s->mris = 0; | ||
50 | s->mcr = 0; | ||
51 | +} | ||
52 | + | ||
53 | +static void stellaris_i2c_reset_exit(Object *obj) | ||
54 | +{ | ||
55 | + stellaris_i2c_state *s = STELLARIS_I2C(obj); | ||
56 | + | ||
57 | stellaris_i2c_update(s); | ||
39 | } | 58 | } |
40 | 59 | ||
41 | static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | 60 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) |
42 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 61 | memory_region_init_io(&s->iomem, obj, &stellaris_i2c_ops, s, |
43 | 62 | "i2c", 0x1000); | |
44 | /* Otherwise, we have a successful exception exit. */ | 63 | sysbus_init_mmio(sbd, &s->iomem); |
45 | arm_clear_exclusive(env); | 64 | - /* ??? For now we only implement the master interface. */ |
46 | + arm_rebuild_hflags(env); | 65 | - stellaris_i2c_reset(s); |
47 | qemu_log_mask(CPU_LOG_INT, "...successful exception return\n"); | ||
48 | } | 66 | } |
49 | 67 | ||
50 | @@ -XXX,XX +XXX,XX @@ static bool do_v7m_function_return(ARMCPU *cpu) | 68 | /* Analogue to Digital Converter. This is only partially implemented, |
51 | xpsr_write(env, 0, XPSR_IT); | 69 | @@ -XXX,XX +XXX,XX @@ type_init(stellaris_machine_init) |
52 | env->thumb = newpc & 1; | 70 | static void stellaris_i2c_class_init(ObjectClass *klass, void *data) |
53 | env->regs[15] = newpc & ~1; | ||
54 | + arm_rebuild_hflags(env); | ||
55 | |||
56 | qemu_log_mask(CPU_LOG_INT, "...function return successful\n"); | ||
57 | return true; | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
59 | switch_v7m_security_state(env, true); | ||
60 | xpsr_write(env, 0, XPSR_IT); | ||
61 | env->regs[15] += 4; | ||
62 | + arm_rebuild_hflags(env); | ||
63 | return true; | ||
64 | |||
65 | gen_invep: | ||
66 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/translate.c | ||
69 | +++ b/target/arm/translate.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) | ||
71 | |||
72 | static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | ||
73 | { | 71 | { |
74 | - TCGv_i32 addr, reg; | 72 | DeviceClass *dc = DEVICE_CLASS(klass); |
75 | + TCGv_i32 addr, reg, el; | 73 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
76 | 74 | ||
77 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | 75 | + rc->phases.enter = stellaris_i2c_reset_enter; |
78 | return false; | 76 | + rc->phases.hold = stellaris_i2c_reset_hold; |
79 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | 77 | + rc->phases.exit = stellaris_i2c_reset_exit; |
80 | gen_helper_v7m_msr(cpu_env, addr, reg); | 78 | dc->vmsd = &vmstate_stellaris_i2c; |
81 | tcg_temp_free_i32(addr); | ||
82 | tcg_temp_free_i32(reg); | ||
83 | + el = tcg_const_i32(s->current_el); | ||
84 | + gen_helper_rebuild_hflags_m32(cpu_env, el); | ||
85 | + tcg_temp_free_i32(el); | ||
86 | gen_lookup_tb(s); | ||
87 | return true; | ||
88 | } | 79 | } |
80 | |||
89 | -- | 81 | -- |
90 | 2.20.1 | 82 | 2.34.1 |
91 | 83 | ||
92 | 84 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | 3 | QDev objects created with qdev_new() need to manually add |
4 | their parent relationship with object_property_add_child(). | ||
4 | 5 | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | This commit plug the devices which aren't part of the SoC; |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | they will be plugged into a SoC container in the next one. |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | |
8 | Message-id: 20191021190653.9511-3-philmd@redhat.com | 9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Message-id: 20240213155214.13619-4-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | hw/arm/mps2-tz.c | 3 ++- | 14 | hw/arm/stellaris.c | 4 ++++ |
12 | hw/arm/mps2.c | 3 ++- | 15 | 1 file changed, 4 insertions(+) |
13 | 2 files changed, 4 insertions(+), 2 deletions(-) | ||
14 | 16 | ||
15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 17 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/mps2-tz.c | 19 | --- a/hw/arm/stellaris.c |
18 | +++ b/hw/arm/mps2-tz.c | 20 | +++ b/hw/arm/stellaris.c |
19 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
20 | */ | 22 | &error_fatal); |
21 | 23 | ||
22 | #include "qemu/osdep.h" | 24 | ssddev = qdev_new("ssd0323"); |
23 | +#include "qemu/units.h" | 25 | + object_property_add_child(OBJECT(ms), "oled", OBJECT(ssddev)); |
24 | #include "qapi/error.h" | 26 | qdev_prop_set_uint8(ssddev, "cs", 1); |
25 | #include "qemu/error-report.h" | 27 | qdev_realize_and_unref(ssddev, bus, &error_fatal); |
26 | #include "hw/arm/boot.h" | 28 | |
27 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 29 | gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ); |
28 | * call the 16MB our "system memory", as it's the largest lump. | 30 | + object_property_add_child(OBJECT(ms), "splitter", |
29 | */ | 31 | + OBJECT(gpio_d_splitter)); |
30 | memory_region_allocate_system_memory(&mms->psram, | 32 | qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2); |
31 | - NULL, "mps.ram", 0x01000000); | 33 | qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal); |
32 | + NULL, "mps.ram", 16 * MiB); | 34 | qdev_connect_gpio_out( |
33 | memory_region_add_subregion(system_memory, 0x80000000, &mms->psram); | 35 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
34 | 36 | DeviceState *gpad; | |
35 | /* The overflow IRQs for all UARTs are ORed together. | 37 | |
36 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | 38 | gpad = qdev_new(TYPE_STELLARIS_GAMEPAD); |
37 | index XXXXXXX..XXXXXXX 100644 | 39 | + object_property_add_child(OBJECT(ms), "gamepad", OBJECT(gpad)); |
38 | --- a/hw/arm/mps2.c | 40 | for (i = 0; i < ARRAY_SIZE(gpad_keycode); i++) { |
39 | +++ b/hw/arm/mps2.c | 41 | qlist_append_int(gpad_keycode_list, gpad_keycode[i]); |
40 | @@ -XXX,XX +XXX,XX @@ | 42 | } |
41 | */ | ||
42 | |||
43 | #include "qemu/osdep.h" | ||
44 | +#include "qemu/units.h" | ||
45 | #include "qapi/error.h" | ||
46 | #include "qemu/error-report.h" | ||
47 | #include "hw/arm/boot.h" | ||
48 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
49 | * zbt_boot_ctrl is always zero). | ||
50 | */ | ||
51 | memory_region_allocate_system_memory(&mms->psram, | ||
52 | - NULL, "mps.ram", 0x1000000); | ||
53 | + NULL, "mps.ram", 16 * MiB); | ||
54 | memory_region_add_subregion(system_memory, 0x21000000, &mms->psram); | ||
55 | |||
56 | switch (mmc->fpga_type) { | ||
57 | -- | 43 | -- |
58 | 2.20.1 | 44 | 2.34.1 |
59 | 45 | ||
60 | 46 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | QDev objects created with qdev_new() need to manually add |
4 | their parent relationship with object_property_add_child(). | ||
4 | 5 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Since we don't model the SoC, just use a QOM container. |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | |
7 | Message-id: 20191018174431.1784-19-richard.henderson@linaro.org | 8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20240213155214.13619-5-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | target/arm/op_helper.c | 3 +++ | 13 | hw/arm/stellaris.c | 11 ++++++++++- |
11 | 1 file changed, 3 insertions(+) | 14 | 1 file changed, 10 insertions(+), 1 deletion(-) |
12 | 15 | ||
13 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 16 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/op_helper.c | 18 | --- a/hw/arm/stellaris.c |
16 | +++ b/target/arm/op_helper.c | 19 | +++ b/hw/arm/stellaris.c |
17 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(usat16)(CPUARMState *env, uint32_t x, uint32_t shift) | 20 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
18 | void HELPER(setend)(CPUARMState *env) | 21 | * 400fe000 system control |
19 | { | 22 | */ |
20 | env->uncached_cpsr ^= CPSR_E; | 23 | |
21 | + arm_rebuild_hflags(env); | 24 | + Object *soc_container; |
22 | } | 25 | DeviceState *gpio_dev[7], *nvic; |
23 | 26 | qemu_irq gpio_in[7][8]; | |
24 | /* Function checks whether WFx (WFI/WFE) instructions are set up to be trapped. | 27 | qemu_irq gpio_out[7][8]; |
25 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(cpsr_read)(CPUARMState *env) | 28 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
26 | void HELPER(cpsr_write)(CPUARMState *env, uint32_t val, uint32_t mask) | 29 | flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024; |
27 | { | 30 | sram_size = ((board->dc0 >> 18) + 1) * 1024; |
28 | cpsr_write(env, val, mask, CPSRWriteByInstr); | 31 | |
29 | + /* TODO: Not all cpsr bits are relevant to hflags. */ | 32 | + soc_container = object_new("container"); |
30 | + arm_rebuild_hflags(env); | 33 | + object_property_add_child(OBJECT(ms), "soc", soc_container); |
31 | } | 34 | + |
32 | 35 | /* Flash programming is done via the SCU, so pretend it is ROM. */ | |
33 | /* Write the CPSR for a 32-bit exception return */ | 36 | memory_region_init_rom(flash, NULL, "stellaris.flash", flash_size, |
37 | &error_fatal); | ||
38 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
39 | * need its sysclk output. | ||
40 | */ | ||
41 | ssys_dev = qdev_new(TYPE_STELLARIS_SYS); | ||
42 | + object_property_add_child(soc_container, "sys", OBJECT(ssys_dev)); | ||
43 | |||
44 | /* | ||
45 | * Most devices come preprogrammed with a MAC address in the user data. | ||
46 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
47 | sysbus_realize_and_unref(SYS_BUS_DEVICE(ssys_dev), &error_fatal); | ||
48 | |||
49 | nvic = qdev_new(TYPE_ARMV7M); | ||
50 | + object_property_add_child(soc_container, "v7m", OBJECT(nvic)); | ||
51 | qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES); | ||
52 | qdev_prop_set_uint8(nvic, "num-prio-bits", NUM_PRIO_BITS); | ||
53 | qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type); | ||
54 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
55 | |||
56 | dev = qdev_new(TYPE_STELLARIS_GPTM); | ||
57 | sbd = SYS_BUS_DEVICE(dev); | ||
58 | + object_property_add_child(soc_container, "gptm[*]", OBJECT(dev)); | ||
59 | qdev_connect_clock_in(dev, "clk", | ||
60 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
61 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
62 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
63 | |||
64 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
65 | dev = qdev_new(TYPE_LUMINARY_WATCHDOG); | ||
66 | - | ||
67 | + object_property_add_child(soc_container, "wdg", OBJECT(dev)); | ||
68 | qdev_connect_clock_in(dev, "WDOGCLK", | ||
69 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
72 | SysBusDevice *sbd; | ||
73 | |||
74 | dev = qdev_new("pl011_luminary"); | ||
75 | + object_property_add_child(soc_container, "uart[*]", OBJECT(dev)); | ||
76 | sbd = SYS_BUS_DEVICE(dev); | ||
77 | qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
78 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
79 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
80 | DeviceState *enet; | ||
81 | |||
82 | enet = qdev_new("stellaris_enet"); | ||
83 | + object_property_add_child(soc_container, "enet", OBJECT(enet)); | ||
84 | if (nd) { | ||
85 | qdev_set_nic_properties(enet, nd); | ||
86 | } else { | ||
34 | -- | 87 | -- |
35 | 2.20.1 | 88 | 2.34.1 |
36 | 89 | ||
37 | 90 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | We support two different encodings for the AArch32 IMPDEF |
---|---|---|---|
2 | CBAR register -- older cores like the Cortex A9, A7, A15 | ||
3 | have this at 4, c15, c0, 0; newer cores like the | ||
4 | Cortex A35, A53, A57 and A72 have it at 1 c15 c0 0. | ||
2 | 5 | ||
3 | By performing this store early, we avoid having to save and restore | 6 | When we implemented this we picked which encoding to |
4 | the register holding the address around any function calls. | 7 | use based on whether the CPU set ARM_FEATURE_AARCH64. |
8 | However this isn't right for three cases: | ||
9 | * the qemu-system-arm 'max' CPU, which is supposed to be | ||
10 | a variant on a Cortex-A57; it ought to use the same | ||
11 | encoding the A57 does and which the AArch64 'max' | ||
12 | exposes to AArch32 guest code | ||
13 | * the Cortex-R52, which is AArch32-only but has the CBAR | ||
14 | at the newer encoding (and where we incorrectly are | ||
15 | not yet setting ARM_FEATURE_CBAR_RO anyway) | ||
16 | * any possible future support for other v8 AArch32 | ||
17 | only CPUs, or for supporting "boot the CPU into | ||
18 | AArch32 mode" on our existing cores like the A57 etc | ||
5 | 19 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 20 | Make the decision of the encoding be based on whether |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 21 | the CPU implements the ARM_FEATURE_V8 flag instead. |
8 | Message-id: 20191018174431.1784-15-richard.henderson@linaro.org | 22 | |
23 | This changes the behaviour only for the qemu-system-arm | ||
24 | '-cpu max'. We don't expect anybody to be relying on the | ||
25 | old behaviour because: | ||
26 | * it's not what the real hardware Cortex-A57 does | ||
27 | (and that's what our ID register claims we are) | ||
28 | * we don't implement the memory-mapped GICv3 support | ||
29 | which is the only thing that exists at the peripheral | ||
30 | base address pointed to by the register | ||
31 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
33 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
34 | Message-id: 20240206132931.38376-2-peter.maydell@linaro.org | ||
10 | --- | 35 | --- |
11 | target/arm/helper.c | 2 +- | 36 | target/arm/helper.c | 2 +- |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 37 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 38 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 39 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 41 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 42 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 43 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
19 | { | 44 | * AArch64 cores we might need to add a specific feature flag |
20 | uint32_t flags, pstate_for_ss; | 45 | * to indicate cores with "flavour 2" CBAR. |
21 | 46 | */ | |
22 | + *cs_base = 0; | 47 | - if (arm_feature(env, ARM_FEATURE_AARCH64)) { |
23 | flags = rebuild_hflags_internal(env); | 48 | + if (arm_feature(env, ARM_FEATURE_V8)) { |
24 | 49 | /* 32 bit view is [31:18] 0...0 [43:32]. */ | |
25 | if (is_a64(env)) { | 50 | uint32_t cbar32 = (extract64(cpu->reset_cbar, 18, 14) << 18) |
26 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 51 | | extract64(cpu->reset_cbar, 32, 12); |
27 | } | ||
28 | |||
29 | *pflags = flags; | ||
30 | - *cs_base = 0; | ||
31 | } | ||
32 | |||
33 | #ifdef TARGET_AARCH64 | ||
34 | -- | 52 | -- |
35 | 2.20.1 | 53 | 2.34.1 |
36 | |||
37 | diff view generated by jsdifflib |
1 | Switch the altera_timer code away from bottom-half based ptimers to | 1 | The Cortex-R52 implements the Configuration Base Address Register |
---|---|---|---|
2 | the new transaction-based ptimer API. This just requires adding | 2 | (CBAR), as a read-only register. Add ARM_FEATURE_CBAR_RO to this CPU |
3 | begin/commit calls around the various places that modify the ptimer | 3 | type, so that our implementation provides the register and the |
4 | state, and using the new ptimer_init() function to create the timer. | 4 | associated qdev property. |
5 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Message-id: 20240206132931.38376-3-peter.maydell@linaro.org |
9 | Message-id: 20191017132905.5604-6-peter.maydell@linaro.org | ||
10 | --- | 9 | --- |
11 | hw/timer/altera_timer.c | 13 +++++++++---- | 10 | target/arm/tcg/cpu32.c | 1 + |
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | 11 | 1 file changed, 1 insertion(+) |
13 | 12 | ||
14 | diff --git a/hw/timer/altera_timer.c b/hw/timer/altera_timer.c | 13 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/altera_timer.c | 15 | --- a/target/arm/tcg/cpu32.c |
17 | +++ b/hw/timer/altera_timer.c | 16 | +++ b/target/arm/tcg/cpu32.c |
18 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r52_initfn(Object *obj) |
19 | */ | 18 | set_feature(&cpu->env, ARM_FEATURE_PMSA); |
20 | 19 | set_feature(&cpu->env, ARM_FEATURE_NEON); | |
21 | #include "qemu/osdep.h" | 20 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
22 | -#include "qemu/main-loop.h" | 21 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); |
23 | #include "qemu/module.h" | 22 | cpu->midr = 0x411fd133; /* r1p3 */ |
24 | #include "qapi/error.h" | 23 | cpu->revidr = 0x00000000; |
25 | 24 | cpu->reset_fpsid = 0x41034023; | |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct AlteraTimer { | ||
27 | MemoryRegion mmio; | ||
28 | qemu_irq irq; | ||
29 | uint32_t freq_hz; | ||
30 | - QEMUBH *bh; | ||
31 | ptimer_state *ptimer; | ||
32 | uint32_t regs[R_MAX]; | ||
33 | } AlteraTimer; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
35 | break; | ||
36 | |||
37 | case R_CONTROL: | ||
38 | + ptimer_transaction_begin(t->ptimer); | ||
39 | t->regs[R_CONTROL] = value & (CONTROL_ITO | CONTROL_CONT); | ||
40 | if ((value & CONTROL_START) && | ||
41 | !(t->regs[R_STATUS] & STATUS_RUN)) { | ||
42 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
43 | ptimer_stop(t->ptimer); | ||
44 | t->regs[R_STATUS] &= ~STATUS_RUN; | ||
45 | } | ||
46 | + ptimer_transaction_commit(t->ptimer); | ||
47 | break; | ||
48 | |||
49 | case R_PERIODL: | ||
50 | case R_PERIODH: | ||
51 | + ptimer_transaction_begin(t->ptimer); | ||
52 | t->regs[addr] = value & 0xFFFF; | ||
53 | if (t->regs[R_STATUS] & STATUS_RUN) { | ||
54 | ptimer_stop(t->ptimer); | ||
55 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
56 | } | ||
57 | tvalue = (t->regs[R_PERIODH] << 16) | t->regs[R_PERIODL]; | ||
58 | ptimer_set_limit(t->ptimer, tvalue + 1, 1); | ||
59 | + ptimer_transaction_commit(t->ptimer); | ||
60 | break; | ||
61 | |||
62 | case R_SNAPL: | ||
63 | @@ -XXX,XX +XXX,XX @@ static void altera_timer_realize(DeviceState *dev, Error **errp) | ||
64 | return; | ||
65 | } | ||
66 | |||
67 | - t->bh = qemu_bh_new(timer_hit, t); | ||
68 | - t->ptimer = ptimer_init_with_bh(t->bh, PTIMER_POLICY_DEFAULT); | ||
69 | + t->ptimer = ptimer_init(timer_hit, t, PTIMER_POLICY_DEFAULT); | ||
70 | + ptimer_transaction_begin(t->ptimer); | ||
71 | ptimer_set_freq(t->ptimer, t->freq_hz); | ||
72 | + ptimer_transaction_commit(t->ptimer); | ||
73 | |||
74 | memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, | ||
75 | TYPE_ALTERA_TIMER, R_MAX * sizeof(uint32_t)); | ||
76 | @@ -XXX,XX +XXX,XX @@ static void altera_timer_reset(DeviceState *dev) | ||
77 | { | ||
78 | AlteraTimer *t = ALTERA_TIMER(dev); | ||
79 | |||
80 | + ptimer_transaction_begin(t->ptimer); | ||
81 | ptimer_stop(t->ptimer); | ||
82 | ptimer_set_limit(t->ptimer, 0xffffffff, 1); | ||
83 | + ptimer_transaction_commit(t->ptimer); | ||
84 | memset(t->regs, 0, sizeof(t->regs)); | ||
85 | } | ||
86 | |||
87 | -- | 25 | -- |
88 | 2.20.1 | 26 | 2.34.1 |
89 | |||
90 | diff view generated by jsdifflib |
1 | Switch the lm32_timer code away from bottom-half based ptimers to the | 1 | Add the Cortex-R52 IMPDEF sysregs, by defining them here and |
---|---|---|---|
2 | new transaction-based ptimer API. This just requires adding | 2 | also by enabling the AUXCR feature which defines the ACTLR |
3 | begin/commit calls around the various places that modify the ptimer | 3 | and HACTLR registers. As is our usual practice, we make these |
4 | state, and using the new ptimer_init() function to create the ytimer. | 4 | simple reads-as-zero stubs for now. |
5 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Message-id: 20240206132931.38376-4-peter.maydell@linaro.org |
9 | Message-id: 20191017132905.5604-4-peter.maydell@linaro.org | ||
10 | --- | 9 | --- |
11 | hw/timer/lm32_timer.c | 13 +++++++++---- | 10 | target/arm/tcg/cpu32.c | 108 +++++++++++++++++++++++++++++++++++++++++ |
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | 11 | 1 file changed, 108 insertions(+) |
13 | 12 | ||
14 | diff --git a/hw/timer/lm32_timer.c b/hw/timer/lm32_timer.c | 13 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/lm32_timer.c | 15 | --- a/target/arm/tcg/cpu32.c |
17 | +++ b/hw/timer/lm32_timer.c | 16 | +++ b/target/arm/tcg/cpu32.c |
18 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) |
19 | #include "hw/ptimer.h" | 18 | define_arm_cp_regs(cpu, cortexr5_cp_reginfo); |
20 | #include "hw/qdev-properties.h" | ||
21 | #include "qemu/error-report.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "qemu/module.h" | ||
24 | |||
25 | #define DEFAULT_FREQUENCY (50*1000000) | ||
26 | @@ -XXX,XX +XXX,XX @@ struct LM32TimerState { | ||
27 | |||
28 | MemoryRegion iomem; | ||
29 | |||
30 | - QEMUBH *bh; | ||
31 | ptimer_state *ptimer; | ||
32 | |||
33 | qemu_irq irq; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
35 | s->regs[R_SR] &= ~SR_TO; | ||
36 | break; | ||
37 | case R_CR: | ||
38 | + ptimer_transaction_begin(s->ptimer); | ||
39 | s->regs[R_CR] = value; | ||
40 | if (s->regs[R_CR] & CR_START) { | ||
41 | ptimer_run(s->ptimer, 1); | ||
42 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
43 | if (s->regs[R_CR] & CR_STOP) { | ||
44 | ptimer_stop(s->ptimer); | ||
45 | } | ||
46 | + ptimer_transaction_commit(s->ptimer); | ||
47 | break; | ||
48 | case R_PERIOD: | ||
49 | s->regs[R_PERIOD] = value; | ||
50 | + ptimer_transaction_begin(s->ptimer); | ||
51 | ptimer_set_count(s->ptimer, value); | ||
52 | + ptimer_transaction_commit(s->ptimer); | ||
53 | break; | ||
54 | case R_SNAPSHOT: | ||
55 | error_report("lm32_timer: write access to read only register 0x" | ||
56 | @@ -XXX,XX +XXX,XX @@ static void timer_reset(DeviceState *d) | ||
57 | for (i = 0; i < R_MAX; i++) { | ||
58 | s->regs[i] = 0; | ||
59 | } | ||
60 | + ptimer_transaction_begin(s->ptimer); | ||
61 | ptimer_stop(s->ptimer); | ||
62 | + ptimer_transaction_commit(s->ptimer); | ||
63 | } | 19 | } |
64 | 20 | ||
65 | static void lm32_timer_init(Object *obj) | 21 | +static const ARMCPRegInfo cortex_r52_cp_reginfo[] = { |
66 | @@ -XXX,XX +XXX,XX @@ static void lm32_timer_realize(DeviceState *dev, Error **errp) | 22 | + { .name = "CPUACTLR", .cp = 15, .opc1 = 0, .crm = 15, |
23 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
24 | + { .name = "IMP_ATCMREGIONR", | ||
25 | + .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, | ||
26 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
27 | + { .name = "IMP_BTCMREGIONR", | ||
28 | + .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1, | ||
29 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
30 | + { .name = "IMP_CTCMREGIONR", | ||
31 | + .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 2, | ||
32 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
33 | + { .name = "IMP_CSCTLR", | ||
34 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 1, .opc2 = 0, | ||
35 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
36 | + { .name = "IMP_BPCTLR", | ||
37 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 1, .opc2 = 1, | ||
38 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
39 | + { .name = "IMP_MEMPROTCLR", | ||
40 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 1, .opc2 = 2, | ||
41 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
42 | + { .name = "IMP_SLAVEPCTLR", | ||
43 | + .cp = 15, .opc1 = 0, .crn = 11, .crm = 0, .opc2 = 0, | ||
44 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
45 | + { .name = "IMP_PERIPHREGIONR", | ||
46 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 0, .opc2 = 0, | ||
47 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
48 | + { .name = "IMP_FLASHIFREGIONR", | ||
49 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 0, .opc2 = 1, | ||
50 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
51 | + { .name = "IMP_BUILDOPTR", | ||
52 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 0, | ||
53 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
54 | + { .name = "IMP_PINOPTR", | ||
55 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 7, | ||
56 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
57 | + { .name = "IMP_QOSR", | ||
58 | + .cp = 15, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 1, | ||
59 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
60 | + { .name = "IMP_BUSTIMEOUTR", | ||
61 | + .cp = 15, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 2, | ||
62 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
63 | + { .name = "IMP_INTMONR", | ||
64 | + .cp = 15, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 4, | ||
65 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
66 | + { .name = "IMP_ICERR0", | ||
67 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 0, .opc2 = 0, | ||
68 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
69 | + { .name = "IMP_ICERR1", | ||
70 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 0, .opc2 = 1, | ||
71 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
72 | + { .name = "IMP_DCERR0", | ||
73 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 1, .opc2 = 0, | ||
74 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
75 | + { .name = "IMP_DCERR1", | ||
76 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 1, .opc2 = 1, | ||
77 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
78 | + { .name = "IMP_TCMERR0", | ||
79 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 0, | ||
80 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
81 | + { .name = "IMP_TCMERR1", | ||
82 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 1, | ||
83 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
84 | + { .name = "IMP_TCMSYNDR0", | ||
85 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 2, | ||
86 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
87 | + { .name = "IMP_TCMSYNDR1", | ||
88 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 3, | ||
89 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
90 | + { .name = "IMP_FLASHERR0", | ||
91 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 3, .opc2 = 0, | ||
92 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
93 | + { .name = "IMP_FLASHERR1", | ||
94 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 3, .opc2 = 1, | ||
95 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
96 | + { .name = "IMP_CDBGDR0", | ||
97 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 0, .opc2 = 0, | ||
98 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
99 | + { .name = "IMP_CBDGBR1", | ||
100 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 0, .opc2 = 1, | ||
101 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
102 | + { .name = "IMP_TESTR0", | ||
103 | + .cp = 15, .opc1 = 4, .crn = 15, .crm = 0, .opc2 = 0, | ||
104 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
105 | + { .name = "IMP_TESTR1", | ||
106 | + .cp = 15, .opc1 = 4, .crn = 15, .crm = 0, .opc2 = 1, | ||
107 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
108 | + { .name = "IMP_CDBGDCI", | ||
109 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 15, .opc2 = 0, | ||
110 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
111 | + { .name = "IMP_CDBGDCT", | ||
112 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 2, .opc2 = 0, | ||
113 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
114 | + { .name = "IMP_CDBGICT", | ||
115 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 2, .opc2 = 1, | ||
116 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
117 | + { .name = "IMP_CDBGDCD", | ||
118 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 4, .opc2 = 0, | ||
119 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
120 | + { .name = "IMP_CDBGICD", | ||
121 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 4, .opc2 = 1, | ||
122 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
123 | +}; | ||
124 | + | ||
125 | + | ||
126 | static void cortex_r52_initfn(Object *obj) | ||
67 | { | 127 | { |
68 | LM32TimerState *s = LM32_TIMER(dev); | 128 | ARMCPU *cpu = ARM_CPU(obj); |
69 | 129 | @@ -XXX,XX +XXX,XX @@ static void cortex_r52_initfn(Object *obj) | |
70 | - s->bh = qemu_bh_new(timer_hit, s); | 130 | set_feature(&cpu->env, ARM_FEATURE_NEON); |
71 | - s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT); | 131 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
72 | + s->ptimer = ptimer_init(timer_hit, s, PTIMER_POLICY_DEFAULT); | 132 | set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); |
73 | 133 | + set_feature(&cpu->env, ARM_FEATURE_AUXCR); | |
74 | + ptimer_transaction_begin(s->ptimer); | 134 | cpu->midr = 0x411fd133; /* r1p3 */ |
75 | ptimer_set_freq(s->ptimer, s->freq_hz); | 135 | cpu->revidr = 0x00000000; |
76 | + ptimer_transaction_commit(s->ptimer); | 136 | cpu->reset_fpsid = 0x41034023; |
137 | @@ -XXX,XX +XXX,XX @@ static void cortex_r52_initfn(Object *obj) | ||
138 | |||
139 | cpu->pmsav7_dregion = 16; | ||
140 | cpu->pmsav8r_hdregion = 16; | ||
141 | + | ||
142 | + define_arm_cp_regs(cpu, cortex_r52_cp_reginfo); | ||
77 | } | 143 | } |
78 | 144 | ||
79 | static const VMStateDescription vmstate_lm32_timer = { | 145 | static void cortex_r5f_initfn(Object *obj) |
80 | -- | 146 | -- |
81 | 2.20.1 | 147 | 2.34.1 |
82 | |||
83 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Architecturally, the AArch32 MSR/MRS to/from banked register |
---|---|---|---|
2 | instructions are UNPREDICTABLE for attempts to access a banked | ||
3 | register that the guest could access in a more direct way (e.g. | ||
4 | using this insn to access r8_fiq when already in FIQ mode). QEMU has | ||
5 | chosen to UNDEF on all of these. | ||
2 | 6 | ||
3 | Hoist the computation of some TBFLAG_A32 bits that only apply to | 7 | However, for the case of accessing SPSR_hyp from hyp mode, it turns |
4 | M-profile under a single test for ARM_FEATURE_M. | 8 | out that real hardware permits this, with the same effect as if the |
9 | guest had directly written to SPSR. Further, there is some | ||
10 | guest code out there that assumes it can do this, because it | ||
11 | happens to work on hardware: an example Cortex-R52 startup code | ||
12 | fragment uses this, and it got copied into various other places, | ||
13 | including Zephyr. Zephyr was fixed to not use this: | ||
14 | https://github.com/zephyrproject-rtos/zephyr/issues/47330 | ||
15 | but other examples are still out there, like the selftest | ||
16 | binary for the MPS3-AN536. | ||
5 | 17 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 18 | For convenience of being able to run guest code, permit |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 19 | this UNPREDICTABLE access instead of UNDEFing it. |
8 | Message-id: 20191018174431.1784-7-richard.henderson@linaro.org | 20 | |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20240206132931.38376-5-peter.maydell@linaro.org | ||
10 | --- | 24 | --- |
11 | target/arm/helper.c | 49 +++++++++++++++++++++------------------------ | 25 | target/arm/tcg/op_helper.c | 43 ++++++++++++++++++++++++++------------ |
12 | 1 file changed, 23 insertions(+), 26 deletions(-) | 26 | target/arm/tcg/translate.c | 19 +++++++++++------ |
27 | 2 files changed, 43 insertions(+), 19 deletions(-) | ||
13 | 28 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 29 | diff --git a/target/arm/tcg/op_helper.c b/target/arm/tcg/op_helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 31 | --- a/target/arm/tcg/op_helper.c |
17 | +++ b/target/arm/helper.c | 32 | +++ b/target/arm/tcg/op_helper.c |
18 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 33 | @@ -XXX,XX +XXX,XX @@ static void msr_mrs_banked_exc_checks(CPUARMState *env, uint32_t tgtmode, |
19 | 34 | */ | |
20 | if (arm_feature(env, ARM_FEATURE_M)) { | 35 | int curmode = env->uncached_cpsr & CPSR_M; |
21 | flags = rebuild_hflags_m32(env, fp_el, mmu_idx); | 36 | |
22 | + | 37 | - if (regno == 17) { |
23 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | 38 | - /* ELR_Hyp: a special case because access from tgtmode is OK */ |
24 | + FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) | 39 | - if (curmode != ARM_CPU_MODE_HYP && curmode != ARM_CPU_MODE_MON) { |
25 | + != env->v7m.secure) { | 40 | - goto undef; |
26 | + flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | 41 | + if (tgtmode == ARM_CPU_MODE_HYP) { |
42 | + /* | ||
43 | + * Handle Hyp target regs first because some are special cases | ||
44 | + * which don't want the usual "not accessible from tgtmode" check. | ||
45 | + */ | ||
46 | + switch (regno) { | ||
47 | + case 16 ... 17: /* ELR_Hyp, SPSR_Hyp */ | ||
48 | + if (curmode != ARM_CPU_MODE_HYP && curmode != ARM_CPU_MODE_MON) { | ||
49 | + goto undef; | ||
27 | + } | 50 | + } |
28 | + | 51 | + break; |
29 | + if ((env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | 52 | + case 13: |
30 | + (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | 53 | + if (curmode != ARM_CPU_MODE_MON) { |
31 | + (env->v7m.secure && | 54 | + goto undef; |
32 | + !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | ||
33 | + /* | ||
34 | + * ASPEN is set, but FPCA/SFPA indicate that there is no | ||
35 | + * active FP context; we must create a new FP context before | ||
36 | + * executing any FP insn. | ||
37 | + */ | ||
38 | + flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
39 | + } | 55 | + } |
40 | + | 56 | + break; |
41 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | 57 | + default: |
42 | + if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | 58 | + g_assert_not_reached(); |
43 | + flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
44 | + } | ||
45 | } else { | ||
46 | flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
47 | } | 59 | } |
48 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 60 | return; |
61 | } | ||
62 | @@ -XXX,XX +XXX,XX @@ static void msr_mrs_banked_exc_checks(CPUARMState *env, uint32_t tgtmode, | ||
49 | } | 63 | } |
50 | } | 64 | } |
51 | 65 | ||
52 | - if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | 66 | - if (tgtmode == ARM_CPU_MODE_HYP) { |
53 | - FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | 67 | - /* SPSR_Hyp, r13_hyp: accessible from Monitor mode only */ |
54 | - flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | 68 | - if (curmode != ARM_CPU_MODE_MON) { |
55 | - } | 69 | - goto undef; |
56 | - | ||
57 | - if (arm_feature(env, ARM_FEATURE_M) && | ||
58 | - (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | ||
59 | - (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | ||
60 | - (env->v7m.secure && | ||
61 | - !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | ||
62 | - /* | ||
63 | - * ASPEN is set, but FPCA/SFPA indicate that there is no active | ||
64 | - * FP context; we must create a new FP context before executing | ||
65 | - * any FP insn. | ||
66 | - */ | ||
67 | - flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
68 | - } | ||
69 | - | ||
70 | - if (arm_feature(env, ARM_FEATURE_M)) { | ||
71 | - bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
72 | - | ||
73 | - if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
74 | - flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
75 | - } | 70 | - } |
76 | - } | 71 | - } |
77 | - | 72 | - |
78 | if (!arm_feature(env, ARM_FEATURE_M)) { | 73 | return; |
79 | int target_el = arm_debug_target_el(env); | 74 | |
80 | 75 | undef: | |
76 | @@ -XXX,XX +XXX,XX @@ void HELPER(msr_banked)(CPUARMState *env, uint32_t value, uint32_t tgtmode, | ||
77 | |||
78 | switch (regno) { | ||
79 | case 16: /* SPSRs */ | ||
80 | - env->banked_spsr[bank_number(tgtmode)] = value; | ||
81 | + if (tgtmode == (env->uncached_cpsr & CPSR_M)) { | ||
82 | + /* Only happens for SPSR_Hyp access in Hyp mode */ | ||
83 | + env->spsr = value; | ||
84 | + } else { | ||
85 | + env->banked_spsr[bank_number(tgtmode)] = value; | ||
86 | + } | ||
87 | break; | ||
88 | case 17: /* ELR_Hyp */ | ||
89 | env->elr_el[2] = value; | ||
90 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(mrs_banked)(CPUARMState *env, uint32_t tgtmode, uint32_t regno) | ||
91 | |||
92 | switch (regno) { | ||
93 | case 16: /* SPSRs */ | ||
94 | - return env->banked_spsr[bank_number(tgtmode)]; | ||
95 | + if (tgtmode == (env->uncached_cpsr & CPSR_M)) { | ||
96 | + /* Only happens for SPSR_Hyp access in Hyp mode */ | ||
97 | + return env->spsr; | ||
98 | + } else { | ||
99 | + return env->banked_spsr[bank_number(tgtmode)]; | ||
100 | + } | ||
101 | case 17: /* ELR_Hyp */ | ||
102 | return env->elr_el[2]; | ||
103 | case 13: | ||
104 | diff --git a/target/arm/tcg/translate.c b/target/arm/tcg/translate.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/target/arm/tcg/translate.c | ||
107 | +++ b/target/arm/tcg/translate.c | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, | ||
109 | break; | ||
110 | case ARM_CPU_MODE_HYP: | ||
111 | /* | ||
112 | - * SPSR_hyp and r13_hyp can only be accessed from Monitor mode | ||
113 | - * (and so we can forbid accesses from EL2 or below). elr_hyp | ||
114 | - * can be accessed also from Hyp mode, so forbid accesses from | ||
115 | - * EL0 or EL1. | ||
116 | + * r13_hyp can only be accessed from Monitor mode, and so we | ||
117 | + * can forbid accesses from EL2 or below. | ||
118 | + * elr_hyp can be accessed also from Hyp mode, so forbid | ||
119 | + * accesses from EL0 or EL1. | ||
120 | + * SPSR_hyp is supposed to be in the same category as r13_hyp | ||
121 | + * and UNPREDICTABLE if accessed from anything except Monitor | ||
122 | + * mode. However there is some real-world code that will do | ||
123 | + * it because at least some hardware happens to permit the | ||
124 | + * access. (Notably a standard Cortex-R52 startup code fragment | ||
125 | + * does this.) So we permit SPSR_hyp from Hyp mode also, to allow | ||
126 | + * this (incorrect) guest code to run. | ||
127 | */ | ||
128 | - if (!arm_dc_feature(s, ARM_FEATURE_EL2) || s->current_el < 2 || | ||
129 | - (s->current_el < 3 && *regno != 17)) { | ||
130 | + if (!arm_dc_feature(s, ARM_FEATURE_EL2) || s->current_el < 2 | ||
131 | + || (s->current_el < 3 && *regno != 16 && *regno != 17)) { | ||
132 | goto undef; | ||
133 | } | ||
134 | break; | ||
81 | -- | 135 | -- |
82 | 2.20.1 | 136 | 2.34.1 |
83 | |||
84 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | We currently guard the CFG3 register read with |
---|---|---|---|
2 | (scc_partno(s) == 0x524 && scc_partno(s) == 0x547) | ||
3 | which is clearly wrong as it is never true. | ||
2 | 4 | ||
3 | When booting a recent Linux kernel, the qemu message "Timer with delta | 5 | This register is present on all board types except AN524 |
4 | zero, disabling" is seen, apparently because a ptimer is started before | 6 | and AN527; correct the condition. |
5 | being initialized. Fix the problem by initializing the offending ptimer | ||
6 | before starting it. | ||
7 | 7 | ||
8 | The bug is effectively harmless in the old QEMUBH setup | 8 | Fixes: 6ac80818941829c0 ("hw/misc/mps2-scc: Implement changes for AN547") |
9 | because the sequence of events is: | ||
10 | * the delta zero means the timer expires immediately | ||
11 | * ptimer_reload() arranges for exynos4210_gfrc_event() to be called | ||
12 | * ptimer_reload() notices the zero delta and disables the timer | ||
13 | * later, the QEMUBH runs, and exynos4210_gfrc_event() correctly | ||
14 | configures the timer and restarts it | ||
15 | |||
16 | In the new transaction based API the bug is still harmless, | ||
17 | but differences of when the callback function runs mean the | ||
18 | message is not printed any more: | ||
19 | * ptimer_run() does nothing as it's inside a transaction block | ||
20 | * ptimer_transaction_commit() sees it has work to do and | ||
21 | calls ptimer_reload() | ||
22 | * the zero delta means the timer expires immediately | ||
23 | * ptimer_reload() calls exynos4210_gfrc_event() directly | ||
24 | * exynos4210_gfrc_event() configures the timer | ||
25 | * the delta is no longer zero so ptimer_reload() doesn't complain | ||
26 | (the zero-delta test is after the trigger-callback in | ||
27 | the ptimer_reload() function) | ||
28 | |||
29 | Regardless, the behaviour here was not intentional, and we should | ||
30 | just program the ptimer correctly to start with. | ||
31 | |||
32 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
33 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
34 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
36 | Message-id: 20191018143149.9216-1-peter.maydell@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
37 | [PMM: Expansion/clarification of the commit message: | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
38 | the message is about a zero delta, not a zero period; | 12 | Message-id: 20240206132931.38376-6-peter.maydell@linaro.org |
39 | added detail to the commit message of the analysis of what | ||
40 | is happening and why the kernel boots even with the message; | ||
41 | added note that the message goes away with the new ptimer API] | ||
42 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
43 | --- | 13 | --- |
44 | hw/timer/exynos4210_mct.c | 2 +- | 14 | hw/misc/mps2-scc.c | 2 +- |
45 | 1 file changed, 1 insertion(+), 1 deletion(-) | 15 | 1 file changed, 1 insertion(+), 1 deletion(-) |
46 | 16 | ||
47 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | 17 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c |
48 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
49 | --- a/hw/timer/exynos4210_mct.c | 19 | --- a/hw/misc/mps2-scc.c |
50 | +++ b/hw/timer/exynos4210_mct.c | 20 | +++ b/hw/misc/mps2-scc.c |
51 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | 21 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) |
52 | /* Start FRC if transition from disabled to enabled */ | 22 | r = s->cfg2; |
53 | if ((value & G_TCON_TIMER_ENABLE) > (old_val & | 23 | break; |
54 | G_TCON_TIMER_ENABLE)) { | 24 | case A_CFG3: |
55 | - exynos4210_gfrc_start(&s->g_timer); | 25 | - if (scc_partno(s) == 0x524 && scc_partno(s) == 0x547) { |
56 | + exynos4210_gfrc_restart(s); | 26 | + if (scc_partno(s) == 0x524 || scc_partno(s) == 0x547) { |
27 | /* CFG3 reserved on AN524 */ | ||
28 | goto bad_offset; | ||
57 | } | 29 | } |
58 | if ((value & G_TCON_TIMER_ENABLE) < (old_val & | ||
59 | G_TCON_TIMER_ENABLE)) { | ||
60 | -- | 30 | -- |
61 | 2.20.1 | 31 | 2.34.1 |
62 | 32 | ||
63 | 33 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The MPS SCC device has a lot of different flavours for the various |
---|---|---|---|
2 | different MPS FPGA images, which look mostly similar but have | ||
3 | differences in how particular registers are handled. Currently we | ||
4 | deal with this with a lot of open-coded checks on scc_partno(), but | ||
5 | as we add more board types this is getting a bit hard to read. | ||
2 | 6 | ||
3 | This functions are given the mode and el state of the cpu | 7 | Factor out the conditions into some functions which we can |
4 | and writes the computed value to env->hflags. | 8 | give more descriptive names to. |
5 | 9 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191018174431.1784-16-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20240206132931.38376-7-peter.maydell@linaro.org | ||
10 | --- | 14 | --- |
11 | target/arm/helper.h | 4 ++++ | 15 | hw/misc/mps2-scc.c | 45 +++++++++++++++++++++++++++++++-------------- |
12 | target/arm/helper.c | 24 ++++++++++++++++++++++++ | 16 | 1 file changed, 31 insertions(+), 14 deletions(-) |
13 | 2 files changed, 28 insertions(+) | ||
14 | 17 | ||
15 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 18 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.h | 20 | --- a/hw/misc/mps2-scc.c |
18 | +++ b/target/arm/helper.h | 21 | +++ b/hw/misc/mps2-scc.c |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(msr_banked, void, env, i32, i32, i32) | 22 | @@ -XXX,XX +XXX,XX @@ static int scc_partno(MPS2SCC *s) |
20 | DEF_HELPER_2(get_user_reg, i32, env, i32) | 23 | return extract32(s->id, 4, 8); |
21 | DEF_HELPER_3(set_user_reg, void, env, i32, i32) | ||
22 | |||
23 | +DEF_HELPER_FLAGS_2(rebuild_hflags_m32, TCG_CALL_NO_RWG, void, env, int) | ||
24 | +DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int) | ||
25 | +DEF_HELPER_FLAGS_2(rebuild_hflags_a64, TCG_CALL_NO_RWG, void, env, int) | ||
26 | + | ||
27 | DEF_HELPER_1(vfp_get_fpscr, i32, env) | ||
28 | DEF_HELPER_2(vfp_set_fpscr, void, env, i32) | ||
29 | |||
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/helper.c | ||
33 | +++ b/target/arm/helper.c | ||
34 | @@ -XXX,XX +XXX,XX @@ void arm_rebuild_hflags(CPUARMState *env) | ||
35 | env->hflags = rebuild_hflags_internal(env); | ||
36 | } | 24 | } |
37 | 25 | ||
38 | +void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) | 26 | +/* Is CFG_REG2 present? */ |
27 | +static bool have_cfg2(MPS2SCC *s) | ||
39 | +{ | 28 | +{ |
40 | + int fp_el = fp_exception_el(env, el); | 29 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; |
41 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
42 | + | ||
43 | + env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
44 | +} | 30 | +} |
45 | + | 31 | + |
46 | +void HELPER(rebuild_hflags_a32)(CPUARMState *env, int el) | 32 | +/* Is CFG_REG3 present? */ |
33 | +static bool have_cfg3(MPS2SCC *s) | ||
47 | +{ | 34 | +{ |
48 | + int fp_el = fp_exception_el(env, el); | 35 | + return scc_partno(s) != 0x524 && scc_partno(s) != 0x547; |
49 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
50 | + | ||
51 | + env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
52 | +} | 36 | +} |
53 | + | 37 | + |
54 | +void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el) | 38 | +/* Is CFG_REG5 present? */ |
39 | +static bool have_cfg5(MPS2SCC *s) | ||
55 | +{ | 40 | +{ |
56 | + int fp_el = fp_exception_el(env, el); | 41 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; |
57 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
58 | + | ||
59 | + env->hflags = rebuild_hflags_a64(env, el, fp_el, mmu_idx); | ||
60 | +} | 42 | +} |
61 | + | 43 | + |
62 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 44 | +/* Is CFG_REG6 present? */ |
63 | target_ulong *cs_base, uint32_t *pflags) | 45 | +static bool have_cfg6(MPS2SCC *s) |
64 | { | 46 | +{ |
47 | + return scc_partno(s) == 0x524; | ||
48 | +} | ||
49 | + | ||
50 | /* Handle a write via the SYS_CFG channel to the specified function/device. | ||
51 | * Return false on error (reported to guest via SYS_CFGCTRL ERROR bit). | ||
52 | */ | ||
53 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
54 | r = s->cfg1; | ||
55 | break; | ||
56 | case A_CFG2: | ||
57 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { | ||
58 | - /* CFG2 reserved on other boards */ | ||
59 | + if (!have_cfg2(s)) { | ||
60 | goto bad_offset; | ||
61 | } | ||
62 | r = s->cfg2; | ||
63 | break; | ||
64 | case A_CFG3: | ||
65 | - if (scc_partno(s) == 0x524 || scc_partno(s) == 0x547) { | ||
66 | - /* CFG3 reserved on AN524 */ | ||
67 | + if (!have_cfg3(s)) { | ||
68 | goto bad_offset; | ||
69 | } | ||
70 | /* These are user-settable DIP switches on the board. We don't | ||
71 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
72 | r = s->cfg4; | ||
73 | break; | ||
74 | case A_CFG5: | ||
75 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { | ||
76 | - /* CFG5 reserved on other boards */ | ||
77 | + if (!have_cfg5(s)) { | ||
78 | goto bad_offset; | ||
79 | } | ||
80 | r = s->cfg5; | ||
81 | break; | ||
82 | case A_CFG6: | ||
83 | - if (scc_partno(s) != 0x524) { | ||
84 | - /* CFG6 reserved on other boards */ | ||
85 | + if (!have_cfg6(s)) { | ||
86 | goto bad_offset; | ||
87 | } | ||
88 | r = s->cfg6; | ||
89 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
90 | } | ||
91 | break; | ||
92 | case A_CFG2: | ||
93 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { | ||
94 | - /* CFG2 reserved on other boards */ | ||
95 | + if (!have_cfg2(s)) { | ||
96 | goto bad_offset; | ||
97 | } | ||
98 | /* AN524: QSPI Select signal */ | ||
99 | s->cfg2 = value; | ||
100 | break; | ||
101 | case A_CFG5: | ||
102 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { | ||
103 | - /* CFG5 reserved on other boards */ | ||
104 | + if (!have_cfg5(s)) { | ||
105 | goto bad_offset; | ||
106 | } | ||
107 | /* AN524: ACLK frequency in Hz */ | ||
108 | s->cfg5 = value; | ||
109 | break; | ||
110 | case A_CFG6: | ||
111 | - if (scc_partno(s) != 0x524) { | ||
112 | - /* CFG6 reserved on other boards */ | ||
113 | + if (!have_cfg6(s)) { | ||
114 | goto bad_offset; | ||
115 | } | ||
116 | /* AN524: Clock divider for BRAM */ | ||
65 | -- | 117 | -- |
66 | 2.20.1 | 118 | 2.34.1 |
67 | 119 | ||
68 | 120 | diff view generated by jsdifflib |
1 | In commit b01422622b we did an automated rename of the ptimer_init() | 1 | The MPS2 SCC device is broadly the same for all FPGA images, but has |
---|---|---|---|
2 | function to ptimer_init_with_bh(). Unfortunately this caught the | 2 | minor differences in the behaviour of the CFG registers depending on |
3 | unrelated arm_mptimer_init() function. Undo that accidental | 3 | the image. In many cases we don't really care about the functionality |
4 | renaming. | 4 | controlled by these registers and a reads-as-written or similar |
5 | 5 | behaviour is sufficient for the moment. | |
6 | Fixes: b01422622b7c7293196fdaf1dbb4f495af44ecf9 | 6 | |
7 | For the AN536 the required behaviour is: | ||
8 | |||
9 | * A_CFG0 has CPU reset and halt bits | ||
10 | - implement as reads-as-written for the moment | ||
11 | * A_CFG1 has flash or ATCM address 0 remap handling | ||
12 | - QEMU doesn't model this; implement as reads-as-written | ||
13 | * A_CFG2 has QSPI select (like AN524) | ||
14 | - implemented (no behaviour, as with AN524) | ||
15 | * A_CFG3 is MCC_MSB_ADDR "additional MCC addressing bits" | ||
16 | - QEMU doesn't care about these, so use the existing | ||
17 | RAZ behaviour for convenience | ||
18 | * A_CFG4 is board rev (like all other images) | ||
19 | - no change needed | ||
20 | * A_CFG5 is ACLK frq in hz (like AN524) | ||
21 | - implemented as reads-as-written, as for other boards | ||
22 | * A_CFG6 is core 0 vector table base address | ||
23 | - implemented as reads-as-written for the moment | ||
24 | * A_CFG7 is core 1 vector table base address | ||
25 | - implemented as reads-as-written for the moment | ||
26 | |||
27 | Make the changes necessary for this; leave TODO comments where | ||
28 | appropriate to indicate where we might want to come back and | ||
29 | implement things like CPU reset. | ||
30 | |||
31 | The other aspects of the device specific to this FPGA image (like the | ||
32 | values of the board ID and similar registers) will be set via the | ||
33 | device's qdev properties. | ||
34 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 36 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 37 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | Message-id: 20191017133331.5901-1-peter.maydell@linaro.org | 38 | Message-id: 20240206132931.38376-8-peter.maydell@linaro.org |
11 | --- | 39 | --- |
12 | hw/timer/arm_mptimer.c | 4 ++-- | 40 | include/hw/misc/mps2-scc.h | 1 + |
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | 41 | hw/misc/mps2-scc.c | 101 +++++++++++++++++++++++++++++++++---- |
14 | 42 | 2 files changed, 92 insertions(+), 10 deletions(-) | |
15 | diff --git a/hw/timer/arm_mptimer.c b/hw/timer/arm_mptimer.c | 43 | |
44 | diff --git a/include/hw/misc/mps2-scc.h b/include/hw/misc/mps2-scc.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/timer/arm_mptimer.c | 46 | --- a/include/hw/misc/mps2-scc.h |
18 | +++ b/hw/timer/arm_mptimer.c | 47 | +++ b/include/hw/misc/mps2-scc.h |
19 | @@ -XXX,XX +XXX,XX @@ static void arm_mptimer_reset(DeviceState *dev) | 48 | @@ -XXX,XX +XXX,XX @@ struct MPS2SCC { |
49 | uint32_t cfg4; | ||
50 | uint32_t cfg5; | ||
51 | uint32_t cfg6; | ||
52 | + uint32_t cfg7; | ||
53 | uint32_t cfgdata_rtn; | ||
54 | uint32_t cfgdata_out; | ||
55 | uint32_t cfgctrl; | ||
56 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/misc/mps2-scc.c | ||
59 | +++ b/hw/misc/mps2-scc.c | ||
60 | @@ -XXX,XX +XXX,XX @@ REG32(CFG3, 0xc) | ||
61 | REG32(CFG4, 0x10) | ||
62 | REG32(CFG5, 0x14) | ||
63 | REG32(CFG6, 0x18) | ||
64 | +REG32(CFG7, 0x1c) | ||
65 | REG32(CFGDATA_RTN, 0xa0) | ||
66 | REG32(CFGDATA_OUT, 0xa4) | ||
67 | REG32(CFGCTRL, 0xa8) | ||
68 | @@ -XXX,XX +XXX,XX @@ static int scc_partno(MPS2SCC *s) | ||
69 | /* Is CFG_REG2 present? */ | ||
70 | static bool have_cfg2(MPS2SCC *s) | ||
71 | { | ||
72 | - return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; | ||
73 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547 || | ||
74 | + scc_partno(s) == 0x536; | ||
75 | } | ||
76 | |||
77 | /* Is CFG_REG3 present? */ | ||
78 | static bool have_cfg3(MPS2SCC *s) | ||
79 | { | ||
80 | - return scc_partno(s) != 0x524 && scc_partno(s) != 0x547; | ||
81 | + return scc_partno(s) != 0x524 && scc_partno(s) != 0x547 && | ||
82 | + scc_partno(s) != 0x536; | ||
83 | } | ||
84 | |||
85 | /* Is CFG_REG5 present? */ | ||
86 | static bool have_cfg5(MPS2SCC *s) | ||
87 | { | ||
88 | - return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; | ||
89 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547 || | ||
90 | + scc_partno(s) == 0x536; | ||
91 | } | ||
92 | |||
93 | /* Is CFG_REG6 present? */ | ||
94 | static bool have_cfg6(MPS2SCC *s) | ||
95 | { | ||
96 | - return scc_partno(s) == 0x524; | ||
97 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x536; | ||
98 | +} | ||
99 | + | ||
100 | +/* Is CFG_REG7 present? */ | ||
101 | +static bool have_cfg7(MPS2SCC *s) | ||
102 | +{ | ||
103 | + return scc_partno(s) == 0x536; | ||
104 | +} | ||
105 | + | ||
106 | +/* Does CFG_REG0 drive the 'remap' GPIO output? */ | ||
107 | +static bool cfg0_is_remap(MPS2SCC *s) | ||
108 | +{ | ||
109 | + return scc_partno(s) != 0x536; | ||
110 | +} | ||
111 | + | ||
112 | +/* Is CFG_REG1 driving a set of LEDs? */ | ||
113 | +static bool cfg1_is_leds(MPS2SCC *s) | ||
114 | +{ | ||
115 | + return scc_partno(s) != 0x536; | ||
116 | } | ||
117 | |||
118 | /* Handle a write via the SYS_CFG channel to the specified function/device. | ||
119 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
120 | if (!have_cfg3(s)) { | ||
121 | goto bad_offset; | ||
122 | } | ||
123 | - /* These are user-settable DIP switches on the board. We don't | ||
124 | + /* | ||
125 | + * These are user-settable DIP switches on the board. We don't | ||
126 | * model that, so just return zeroes. | ||
127 | + * | ||
128 | + * TODO: for AN536 this is MCC_MSB_ADDR "additional MCC addressing | ||
129 | + * bits". These change which part of the DDR4 the motherboard | ||
130 | + * configuration controller can see in its memory map (see the | ||
131 | + * appnote section 2.4). QEMU doesn't model the MCC at all, so these | ||
132 | + * bits are not interesting to us; read-as-zero is as good as anything | ||
133 | + * else. | ||
134 | */ | ||
135 | r = 0; | ||
136 | break; | ||
137 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
138 | } | ||
139 | r = s->cfg6; | ||
140 | break; | ||
141 | + case A_CFG7: | ||
142 | + if (!have_cfg7(s)) { | ||
143 | + goto bad_offset; | ||
144 | + } | ||
145 | + r = s->cfg7; | ||
146 | + break; | ||
147 | case A_CFGDATA_RTN: | ||
148 | r = s->cfgdata_rtn; | ||
149 | break; | ||
150 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
151 | * we always reflect bit 0 in the 'remap' GPIO output line, | ||
152 | * and let the board wire it up or not as it chooses. | ||
153 | * TODO on some boards bit 1 is CPU_WAIT. | ||
154 | + * | ||
155 | + * TODO: on the AN536 this register controls reset and halt | ||
156 | + * for both CPUs. For the moment we don't implement this, so the | ||
157 | + * register just reads as written. | ||
158 | */ | ||
159 | s->cfg0 = value; | ||
160 | - qemu_set_irq(s->remap, s->cfg0 & 1); | ||
161 | + if (cfg0_is_remap(s)) { | ||
162 | + qemu_set_irq(s->remap, s->cfg0 & 1); | ||
163 | + } | ||
164 | break; | ||
165 | case A_CFG1: | ||
166 | s->cfg1 = value; | ||
167 | - for (size_t i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
168 | - led_set_state(s->led[i], extract32(value, i, 1)); | ||
169 | + /* | ||
170 | + * On most boards this register drives LEDs. | ||
171 | + * | ||
172 | + * TODO: for AN536 this controls whether flash and ATCM are | ||
173 | + * enabled or disabled on reset. QEMU doesn't model this, and | ||
174 | + * always wires up RAM in the ATCM area and ROM in the flash area. | ||
175 | + */ | ||
176 | + if (cfg1_is_leds(s)) { | ||
177 | + for (size_t i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
178 | + led_set_state(s->led[i], extract32(value, i, 1)); | ||
179 | + } | ||
180 | } | ||
181 | break; | ||
182 | case A_CFG2: | ||
183 | if (!have_cfg2(s)) { | ||
184 | goto bad_offset; | ||
185 | } | ||
186 | - /* AN524: QSPI Select signal */ | ||
187 | + /* AN524, AN536: QSPI Select signal */ | ||
188 | s->cfg2 = value; | ||
189 | break; | ||
190 | case A_CFG5: | ||
191 | if (!have_cfg5(s)) { | ||
192 | goto bad_offset; | ||
193 | } | ||
194 | - /* AN524: ACLK frequency in Hz */ | ||
195 | + /* AN524, AN536: ACLK frequency in Hz */ | ||
196 | s->cfg5 = value; | ||
197 | break; | ||
198 | case A_CFG6: | ||
199 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
200 | goto bad_offset; | ||
201 | } | ||
202 | /* AN524: Clock divider for BRAM */ | ||
203 | + /* AN536: Core 0 vector table base address */ | ||
204 | + s->cfg6 = value; | ||
205 | + break; | ||
206 | + case A_CFG7: | ||
207 | + if (!have_cfg7(s)) { | ||
208 | + goto bad_offset; | ||
209 | + } | ||
210 | + /* AN536: Core 1 vector table base address */ | ||
211 | s->cfg6 = value; | ||
212 | break; | ||
213 | case A_CFGDATA_OUT: | ||
214 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_finalize(Object *obj) | ||
215 | g_free(s->oscclk_reset); | ||
216 | } | ||
217 | |||
218 | +static bool cfg7_needed(void *opaque) | ||
219 | +{ | ||
220 | + MPS2SCC *s = opaque; | ||
221 | + | ||
222 | + return have_cfg7(s); | ||
223 | +} | ||
224 | + | ||
225 | +static const VMStateDescription vmstate_cfg7 = { | ||
226 | + .name = "mps2-scc/cfg7", | ||
227 | + .version_id = 1, | ||
228 | + .minimum_version_id = 1, | ||
229 | + .needed = cfg7_needed, | ||
230 | + .fields = (const VMStateField[]) { | ||
231 | + VMSTATE_UINT32(cfg7, MPS2SCC), | ||
232 | + VMSTATE_END_OF_LIST() | ||
233 | + } | ||
234 | +}; | ||
235 | + | ||
236 | static const VMStateDescription mps2_scc_vmstate = { | ||
237 | .name = "mps2-scc", | ||
238 | .version_id = 3, | ||
239 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mps2_scc_vmstate = { | ||
240 | VMSTATE_VARRAY_UINT32(oscclk, MPS2SCC, num_oscclk, | ||
241 | 0, vmstate_info_uint32, uint32_t), | ||
242 | VMSTATE_END_OF_LIST() | ||
243 | + }, | ||
244 | + .subsections = (const VMStateDescription * const []) { | ||
245 | + &vmstate_cfg7, | ||
246 | + NULL | ||
20 | } | 247 | } |
21 | } | ||
22 | |||
23 | -static void arm_mptimer_init_with_bh(Object *obj) | ||
24 | +static void arm_mptimer_init(Object *obj) | ||
25 | { | ||
26 | ARMMPTimerState *s = ARM_MPTIMER(obj); | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_mptimer_info = { | ||
29 | .name = TYPE_ARM_MPTIMER, | ||
30 | .parent = TYPE_SYS_BUS_DEVICE, | ||
31 | .instance_size = sizeof(ARMMPTimerState), | ||
32 | - .instance_init = arm_mptimer_init_with_bh, | ||
33 | + .instance_init = arm_mptimer_init, | ||
34 | .class_init = arm_mptimer_class_init, | ||
35 | }; | 248 | }; |
36 | 249 | ||
37 | -- | 250 | -- |
38 | 2.20.1 | 251 | 2.34.1 |
39 | 252 | ||
40 | 253 | diff view generated by jsdifflib |
1 | Switch the sh_timer code away from bottom-half based ptimers to the | 1 | The AN536 is another FPGA image for the MPS3 development board. Unlike |
---|---|---|---|
2 | new transaction-based ptimer API. This just requires adding | 2 | the existing FPGA images we already model, this board uses a Cortex-R |
3 | begin/commit calls around the various places that modify the ptimer | 3 | family CPU, and it does not use any equivalent to the M-profile |
4 | state, and using the new ptimer_init() function to create the timer. | 4 | "Subsystem for Embedded" SoC-equivalent that we model in hw/arm/armsse.c. |
5 | It's therefore more convenient for us to model it as a completely | ||
6 | separate C file. | ||
7 | |||
8 | This commit adds the basic skeleton of the board model, and the | ||
9 | code to create all the RAM and ROM. We assume that we're probably | ||
10 | going to want to add more images in future, so use the same | ||
11 | base class/subclass setup that mps2-tz.c uses, even though at | ||
12 | the moment there's only a single subclass. | ||
13 | |||
14 | Following commits will add the CPUs and the peripherals. | ||
5 | 15 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 17 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 18 | Message-id: 20240206132931.38376-9-peter.maydell@linaro.org |
9 | Message-id: 20191017132905.5604-3-peter.maydell@linaro.org | ||
10 | --- | 19 | --- |
11 | hw/timer/sh_timer.c | 13 +++++++++---- | 20 | MAINTAINERS | 3 +- |
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | 21 | configs/devices/arm-softmmu/default.mak | 1 + |
13 | 22 | hw/arm/mps3r.c | 239 ++++++++++++++++++++++++ | |
14 | diff --git a/hw/timer/sh_timer.c b/hw/timer/sh_timer.c | 23 | hw/arm/Kconfig | 5 + |
24 | hw/arm/meson.build | 1 + | ||
25 | 5 files changed, 248 insertions(+), 1 deletion(-) | ||
26 | create mode 100644 hw/arm/mps3r.c | ||
27 | |||
28 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
15 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/sh_timer.c | 30 | --- a/MAINTAINERS |
17 | +++ b/hw/timer/sh_timer.c | 31 | +++ b/MAINTAINERS |
32 | @@ -XXX,XX +XXX,XX @@ F: include/hw/misc/imx7_*.h | ||
33 | F: hw/pci-host/designware.c | ||
34 | F: include/hw/pci-host/designware.h | ||
35 | |||
36 | -MPS2 | ||
37 | +MPS2 / MPS3 | ||
38 | M: Peter Maydell <peter.maydell@linaro.org> | ||
39 | L: qemu-arm@nongnu.org | ||
40 | S: Maintained | ||
41 | F: hw/arm/mps2.c | ||
42 | F: hw/arm/mps2-tz.c | ||
43 | +F: hw/arm/mps3r.c | ||
44 | F: hw/misc/mps2-*.c | ||
45 | F: include/hw/misc/mps2-*.h | ||
46 | F: hw/arm/armsse.c | ||
47 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/configs/devices/arm-softmmu/default.mak | ||
50 | +++ b/configs/devices/arm-softmmu/default.mak | ||
51 | @@ -XXX,XX +XXX,XX @@ CONFIG_ARM_VIRT=y | ||
52 | # CONFIG_INTEGRATOR=n | ||
53 | # CONFIG_FSL_IMX31=n | ||
54 | # CONFIG_MUSICPAL=n | ||
55 | +# CONFIG_MPS3R=n | ||
56 | # CONFIG_MUSCA=n | ||
57 | # CONFIG_CHEETAH=n | ||
58 | # CONFIG_SX1=n | ||
59 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c | ||
60 | new file mode 100644 | ||
61 | index XXXXXXX..XXXXXXX | ||
62 | --- /dev/null | ||
63 | +++ b/hw/arm/mps3r.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | 64 | @@ -XXX,XX +XXX,XX @@ |
19 | #include "hw/irq.h" | 65 | +/* |
20 | #include "hw/sh4/sh.h" | 66 | + * Arm MPS3 board emulation for Cortex-R-based FPGA images. |
21 | #include "qemu/timer.h" | 67 | + * (For M-profile images see mps2.c and mps2tz.c.) |
22 | -#include "qemu/main-loop.h" | 68 | + * |
23 | #include "hw/ptimer.h" | 69 | + * Copyright (c) 2017 Linaro Limited |
24 | 70 | + * Written by Peter Maydell | |
25 | //#define DEBUG_TIMER | 71 | + * |
26 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset, | 72 | + * This program is free software; you can redistribute it and/or modify |
27 | switch (offset >> 2) { | 73 | + * it under the terms of the GNU General Public License version 2 or |
28 | case OFFSET_TCOR: | 74 | + * (at your option) any later version. |
29 | s->tcor = value; | 75 | + */ |
30 | + ptimer_transaction_begin(s->timer); | 76 | + |
31 | ptimer_set_limit(s->timer, s->tcor, 0); | 77 | +/* |
32 | + ptimer_transaction_commit(s->timer); | 78 | + * The MPS3 is an FPGA based dev board. This file handles FPGA images |
33 | break; | 79 | + * which use the Cortex-R CPUs. We model these separately from the |
34 | case OFFSET_TCNT: | 80 | + * M-profile images, because on M-profile the FPGA image is based on |
35 | s->tcnt = value; | 81 | + * a "Subsystem for Embedded" which is similar to an SoC, whereas |
36 | + ptimer_transaction_begin(s->timer); | 82 | + * the R-profile FPGA images don't have that abstraction layer. |
37 | ptimer_set_count(s->timer, s->tcnt); | 83 | + * |
38 | + ptimer_transaction_commit(s->timer); | 84 | + * We model the following FPGA images here: |
39 | break; | 85 | + * "mps3-an536" -- dual Cortex-R52 as documented in Arm Application Note AN536 |
40 | case OFFSET_TCR: | 86 | + * |
41 | + ptimer_transaction_begin(s->timer); | 87 | + * Application Note AN536: |
42 | if (s->enabled) { | 88 | + * https://developer.arm.com/documentation/dai0536/latest/ |
43 | /* Pause the timer if it is running. This may cause some | 89 | + */ |
44 | inaccuracy dure to rounding, but avoids a whole lot of other | 90 | + |
45 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset, | 91 | +#include "qemu/osdep.h" |
46 | /* Restart the timer if still enabled. */ | 92 | +#include "qemu/units.h" |
47 | ptimer_run(s->timer, 0); | 93 | +#include "qapi/error.h" |
48 | } | 94 | +#include "exec/address-spaces.h" |
49 | + ptimer_transaction_commit(s->timer); | 95 | +#include "cpu.h" |
50 | break; | 96 | +#include "hw/boards.h" |
51 | case OFFSET_TCPR: | 97 | +#include "hw/arm/boot.h" |
52 | if (s->feat & TIMER_FEAT_CAPT) { | 98 | + |
53 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_start_stop(void *opaque, int enable) | 99 | +/* Define the layout of RAM and ROM in a board */ |
54 | printf("sh_timer_start_stop %d (%d)\n", enable, s->enabled); | 100 | +typedef struct RAMInfo { |
55 | #endif | 101 | + const char *name; |
56 | 102 | + hwaddr base; | |
57 | + ptimer_transaction_begin(s->timer); | 103 | + hwaddr size; |
58 | if (s->enabled && !enable) { | 104 | + int mrindex; /* index into rams[]; -1 for the system RAM block */ |
59 | ptimer_stop(s->timer); | 105 | + int flags; |
60 | } | 106 | +} RAMInfo; |
61 | if (!s->enabled && enable) { | 107 | + |
62 | ptimer_run(s->timer, 0); | 108 | +/* |
63 | } | 109 | + * The MPS3 DDR is 3GiB, but on a 32-bit host QEMU doesn't permit |
64 | + ptimer_transaction_commit(s->timer); | 110 | + * emulation of that much guest RAM, so artificially make it smaller. |
65 | s->enabled = !!enable; | 111 | + */ |
66 | 112 | +#if HOST_LONG_BITS == 32 | |
67 | #ifdef DEBUG_TIMER | 113 | +#define MPS3_DDR_SIZE (1 * GiB) |
68 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_tick(void *opaque) | 114 | +#else |
69 | static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq) | 115 | +#define MPS3_DDR_SIZE (3 * GiB) |
70 | { | 116 | +#endif |
71 | sh_timer_state *s; | 117 | + |
72 | - QEMUBH *bh; | 118 | +/* |
73 | 119 | + * Flag values: | |
74 | s = (sh_timer_state *)g_malloc0(sizeof(sh_timer_state)); | 120 | + * IS_MAIN: this is the main machine RAM |
75 | s->freq = freq; | 121 | + * IS_ROM: this area is read-only |
76 | @@ -XXX,XX +XXX,XX @@ static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq) | 122 | + */ |
77 | s->enabled = 0; | 123 | +#define IS_MAIN 1 |
78 | s->irq = irq; | 124 | +#define IS_ROM 2 |
79 | 125 | + | |
80 | - bh = qemu_bh_new(sh_timer_tick, s); | 126 | +#define MPS3R_RAM_MAX 9 |
81 | - s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | 127 | + |
82 | + s->timer = ptimer_init(sh_timer_tick, s, PTIMER_POLICY_DEFAULT); | 128 | +typedef enum MPS3RFPGAType { |
83 | 129 | + FPGA_AN536, | |
84 | sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor); | 130 | +} MPS3RFPGAType; |
85 | sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt); | 131 | + |
132 | +struct MPS3RMachineClass { | ||
133 | + MachineClass parent; | ||
134 | + MPS3RFPGAType fpga_type; | ||
135 | + const RAMInfo *raminfo; | ||
136 | +}; | ||
137 | + | ||
138 | +struct MPS3RMachineState { | ||
139 | + MachineState parent; | ||
140 | + MemoryRegion ram[MPS3R_RAM_MAX]; | ||
141 | +}; | ||
142 | + | ||
143 | +#define TYPE_MPS3R_MACHINE "mps3r" | ||
144 | +#define TYPE_MPS3R_AN536_MACHINE MACHINE_TYPE_NAME("mps3-an536") | ||
145 | + | ||
146 | +OBJECT_DECLARE_TYPE(MPS3RMachineState, MPS3RMachineClass, MPS3R_MACHINE) | ||
147 | + | ||
148 | +static const RAMInfo an536_raminfo[] = { | ||
149 | + { | ||
150 | + .name = "ATCM", | ||
151 | + .base = 0x00000000, | ||
152 | + .size = 0x00008000, | ||
153 | + .mrindex = 0, | ||
154 | + }, { | ||
155 | + /* We model the QSPI flash as simple ROM for now */ | ||
156 | + .name = "QSPI", | ||
157 | + .base = 0x08000000, | ||
158 | + .size = 0x00800000, | ||
159 | + .flags = IS_ROM, | ||
160 | + .mrindex = 1, | ||
161 | + }, { | ||
162 | + .name = "BRAM", | ||
163 | + .base = 0x10000000, | ||
164 | + .size = 0x00080000, | ||
165 | + .mrindex = 2, | ||
166 | + }, { | ||
167 | + .name = "DDR", | ||
168 | + .base = 0x20000000, | ||
169 | + .size = MPS3_DDR_SIZE, | ||
170 | + .mrindex = -1, | ||
171 | + }, { | ||
172 | + .name = "ATCM0", | ||
173 | + .base = 0xee000000, | ||
174 | + .size = 0x00008000, | ||
175 | + .mrindex = 3, | ||
176 | + }, { | ||
177 | + .name = "BTCM0", | ||
178 | + .base = 0xee100000, | ||
179 | + .size = 0x00008000, | ||
180 | + .mrindex = 4, | ||
181 | + }, { | ||
182 | + .name = "CTCM0", | ||
183 | + .base = 0xee200000, | ||
184 | + .size = 0x00008000, | ||
185 | + .mrindex = 5, | ||
186 | + }, { | ||
187 | + .name = "ATCM1", | ||
188 | + .base = 0xee400000, | ||
189 | + .size = 0x00008000, | ||
190 | + .mrindex = 6, | ||
191 | + }, { | ||
192 | + .name = "BTCM1", | ||
193 | + .base = 0xee500000, | ||
194 | + .size = 0x00008000, | ||
195 | + .mrindex = 7, | ||
196 | + }, { | ||
197 | + .name = "CTCM1", | ||
198 | + .base = 0xee600000, | ||
199 | + .size = 0x00008000, | ||
200 | + .mrindex = 8, | ||
201 | + }, { | ||
202 | + .name = NULL, | ||
203 | + } | ||
204 | +}; | ||
205 | + | ||
206 | +static MemoryRegion *mr_for_raminfo(MPS3RMachineState *mms, | ||
207 | + const RAMInfo *raminfo) | ||
208 | +{ | ||
209 | + /* Return an initialized MemoryRegion for the RAMInfo. */ | ||
210 | + MemoryRegion *ram; | ||
211 | + | ||
212 | + if (raminfo->mrindex < 0) { | ||
213 | + /* Means this RAMInfo is for QEMU's "system memory" */ | ||
214 | + MachineState *machine = MACHINE(mms); | ||
215 | + assert(!(raminfo->flags & IS_ROM)); | ||
216 | + return machine->ram; | ||
217 | + } | ||
218 | + | ||
219 | + assert(raminfo->mrindex < MPS3R_RAM_MAX); | ||
220 | + ram = &mms->ram[raminfo->mrindex]; | ||
221 | + | ||
222 | + memory_region_init_ram(ram, NULL, raminfo->name, | ||
223 | + raminfo->size, &error_fatal); | ||
224 | + if (raminfo->flags & IS_ROM) { | ||
225 | + memory_region_set_readonly(ram, true); | ||
226 | + } | ||
227 | + return ram; | ||
228 | +} | ||
229 | + | ||
230 | +static void mps3r_common_init(MachineState *machine) | ||
231 | +{ | ||
232 | + MPS3RMachineState *mms = MPS3R_MACHINE(machine); | ||
233 | + MPS3RMachineClass *mmc = MPS3R_MACHINE_GET_CLASS(mms); | ||
234 | + MemoryRegion *sysmem = get_system_memory(); | ||
235 | + | ||
236 | + for (const RAMInfo *ri = mmc->raminfo; ri->name; ri++) { | ||
237 | + MemoryRegion *mr = mr_for_raminfo(mms, ri); | ||
238 | + memory_region_add_subregion(sysmem, ri->base, mr); | ||
239 | + } | ||
240 | +} | ||
241 | + | ||
242 | +static void mps3r_set_default_ram_info(MPS3RMachineClass *mmc) | ||
243 | +{ | ||
244 | + /* | ||
245 | + * Set mc->default_ram_size and default_ram_id from the | ||
246 | + * information in mmc->raminfo. | ||
247 | + */ | ||
248 | + MachineClass *mc = MACHINE_CLASS(mmc); | ||
249 | + const RAMInfo *p; | ||
250 | + | ||
251 | + for (p = mmc->raminfo; p->name; p++) { | ||
252 | + if (p->mrindex < 0) { | ||
253 | + /* Found the entry for "system memory" */ | ||
254 | + mc->default_ram_size = p->size; | ||
255 | + mc->default_ram_id = p->name; | ||
256 | + return; | ||
257 | + } | ||
258 | + } | ||
259 | + g_assert_not_reached(); | ||
260 | +} | ||
261 | + | ||
262 | +static void mps3r_class_init(ObjectClass *oc, void *data) | ||
263 | +{ | ||
264 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
265 | + | ||
266 | + mc->init = mps3r_common_init; | ||
267 | +} | ||
268 | + | ||
269 | +static void mps3r_an536_class_init(ObjectClass *oc, void *data) | ||
270 | +{ | ||
271 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
272 | + MPS3RMachineClass *mmc = MPS3R_MACHINE_CLASS(oc); | ||
273 | + static const char * const valid_cpu_types[] = { | ||
274 | + ARM_CPU_TYPE_NAME("cortex-r52"), | ||
275 | + NULL | ||
276 | + }; | ||
277 | + | ||
278 | + mc->desc = "ARM MPS3 with AN536 FPGA image for Cortex-R52"; | ||
279 | + mc->default_cpus = 2; | ||
280 | + mc->min_cpus = mc->default_cpus; | ||
281 | + mc->max_cpus = mc->default_cpus; | ||
282 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-r52"); | ||
283 | + mc->valid_cpu_types = valid_cpu_types; | ||
284 | + mmc->raminfo = an536_raminfo; | ||
285 | + mps3r_set_default_ram_info(mmc); | ||
286 | +} | ||
287 | + | ||
288 | +static const TypeInfo mps3r_machine_types[] = { | ||
289 | + { | ||
290 | + .name = TYPE_MPS3R_MACHINE, | ||
291 | + .parent = TYPE_MACHINE, | ||
292 | + .abstract = true, | ||
293 | + .instance_size = sizeof(MPS3RMachineState), | ||
294 | + .class_size = sizeof(MPS3RMachineClass), | ||
295 | + .class_init = mps3r_class_init, | ||
296 | + }, { | ||
297 | + .name = TYPE_MPS3R_AN536_MACHINE, | ||
298 | + .parent = TYPE_MPS3R_MACHINE, | ||
299 | + .class_init = mps3r_an536_class_init, | ||
300 | + }, | ||
301 | +}; | ||
302 | + | ||
303 | +DEFINE_TYPES(mps3r_machine_types); | ||
304 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
305 | index XXXXXXX..XXXXXXX 100644 | ||
306 | --- a/hw/arm/Kconfig | ||
307 | +++ b/hw/arm/Kconfig | ||
308 | @@ -XXX,XX +XXX,XX @@ config MAINSTONE | ||
309 | select PFLASH_CFI01 | ||
310 | select SMC91C111 | ||
311 | |||
312 | +config MPS3R | ||
313 | + bool | ||
314 | + default y | ||
315 | + depends on TCG && ARM | ||
316 | + | ||
317 | config MUSCA | ||
318 | bool | ||
319 | default y | ||
320 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build | ||
321 | index XXXXXXX..XXXXXXX 100644 | ||
322 | --- a/hw/arm/meson.build | ||
323 | +++ b/hw/arm/meson.build | ||
324 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_HIGHBANK', if_true: files('highbank.c')) | ||
325 | arm_ss.add(when: 'CONFIG_INTEGRATOR', if_true: files('integratorcp.c')) | ||
326 | arm_ss.add(when: 'CONFIG_MAINSTONE', if_true: files('mainstone.c')) | ||
327 | arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) | ||
328 | +arm_ss.add(when: 'CONFIG_MPS3R', if_true: files('mps3r.c')) | ||
329 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) | ||
330 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) | ||
331 | arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) | ||
86 | -- | 332 | -- |
87 | 2.20.1 | 333 | 2.34.1 |
88 | 334 | ||
89 | 335 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Create the CPUs, the GIC, and the per-CPU RAM block for |
---|---|---|---|
2 | the mps3-an536 board. | ||
2 | 3 | ||
3 | The Linux kernel access few S3C-specific registers [1] to set some | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | clock. We don't care about this part for device emulation [2]. Add | 5 | Message-id: 20240206132931.38376-10-peter.maydell@linaro.org |
5 | a dummy device to properly ignore these accesses, so we can focus | 6 | --- |
6 | on the important registers missing. | 7 | hw/arm/mps3r.c | 180 ++++++++++++++++++++++++++++++++++++++++++++++++- |
8 | 1 file changed, 177 insertions(+), 3 deletions(-) | ||
7 | 9 | ||
8 | [1] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c-regs.h?h=cc014f3 | 10 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
9 | [2] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c.c?h=v5.3#n263 | ||
10 | |||
11 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org> | ||
13 | Message-id: 20191005154748.21718-4-f4bug@amsat.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | include/hw/sd/sdhci.h | 2 ++ | ||
17 | hw/sd/sdhci.c | 65 +++++++++++++++++++++++++++++++++++++++++++ | ||
18 | 2 files changed, 67 insertions(+) | ||
19 | |||
20 | diff --git a/include/hw/sd/sdhci.h b/include/hw/sd/sdhci.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/sd/sdhci.h | 12 | --- a/hw/arm/mps3r.c |
23 | +++ b/include/hw/sd/sdhci.h | 13 | +++ b/hw/arm/mps3r.c |
24 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | 14 | @@ -XXX,XX +XXX,XX @@ |
25 | 15 | #include "qemu/osdep.h" | |
26 | #define TYPE_IMX_USDHC "imx-usdhc" | 16 | #include "qemu/units.h" |
27 | 17 | #include "qapi/error.h" | |
28 | +#define TYPE_S3C_SDHCI "s3c-sdhci" | 18 | +#include "qapi/qmp/qlist.h" |
29 | + | 19 | #include "exec/address-spaces.h" |
30 | #endif /* SDHCI_H */ | 20 | #include "cpu.h" |
31 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | 21 | #include "hw/boards.h" |
32 | index XXXXXXX..XXXXXXX 100644 | 22 | +#include "hw/qdev-properties.h" |
33 | --- a/hw/sd/sdhci.c | 23 | #include "hw/arm/boot.h" |
34 | +++ b/hw/sd/sdhci.c | 24 | +#include "hw/arm/bsa.h" |
35 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo imx_usdhc_info = { | 25 | +#include "hw/intc/arm_gicv3.h" |
36 | .instance_init = imx_usdhc_init, | 26 | |
27 | /* Define the layout of RAM and ROM in a board */ | ||
28 | typedef struct RAMInfo { | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMInfo { | ||
30 | #define IS_ROM 2 | ||
31 | |||
32 | #define MPS3R_RAM_MAX 9 | ||
33 | +#define MPS3R_CPU_MAX 2 | ||
34 | + | ||
35 | +#define PERIPHBASE 0xf0000000 | ||
36 | +#define NUM_SPIS 96 | ||
37 | |||
38 | typedef enum MPS3RFPGAType { | ||
39 | FPGA_AN536, | ||
40 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineClass { | ||
41 | MachineClass parent; | ||
42 | MPS3RFPGAType fpga_type; | ||
43 | const RAMInfo *raminfo; | ||
44 | + hwaddr loader_start; | ||
37 | }; | 45 | }; |
38 | 46 | ||
39 | +/* --- qdev Samsung s3c --- */ | 47 | struct MPS3RMachineState { |
40 | + | 48 | MachineState parent; |
41 | +#define S3C_SDHCI_CONTROL2 0x80 | 49 | + struct arm_boot_info bootinfo; |
42 | +#define S3C_SDHCI_CONTROL3 0x84 | 50 | MemoryRegion ram[MPS3R_RAM_MAX]; |
43 | +#define S3C_SDHCI_CONTROL4 0x8c | 51 | + Object *cpu[MPS3R_CPU_MAX]; |
44 | + | 52 | + MemoryRegion cpu_sysmem[MPS3R_CPU_MAX]; |
45 | +static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size) | 53 | + MemoryRegion sysmem_alias[MPS3R_CPU_MAX]; |
54 | + MemoryRegion cpu_ram[MPS3R_CPU_MAX]; | ||
55 | + GICv3State gic; | ||
56 | }; | ||
57 | |||
58 | #define TYPE_MPS3R_MACHINE "mps3r" | ||
59 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *mr_for_raminfo(MPS3RMachineState *mms, | ||
60 | return ram; | ||
61 | } | ||
62 | |||
63 | +/* | ||
64 | + * There is no defined secondary boot protocol for Linux for the AN536, | ||
65 | + * because real hardware has a restriction that atomic operations between | ||
66 | + * the two CPUs do not function correctly, and so true SMP is not | ||
67 | + * possible. Therefore for cases where the user is directly booting | ||
68 | + * a kernel, we treat the system as essentially uniprocessor, and | ||
69 | + * put the secondary CPU into power-off state (as if the user on the | ||
70 | + * real hardware had configured the secondary to be halted via the | ||
71 | + * SCC config registers). | ||
72 | + * | ||
73 | + * Note that the default secondary boot code would not work here anyway | ||
74 | + * as it assumes a GICv2, and we have a GICv3. | ||
75 | + */ | ||
76 | +static void mps3r_write_secondary_boot(ARMCPU *cpu, | ||
77 | + const struct arm_boot_info *info) | ||
46 | +{ | 78 | +{ |
47 | + uint64_t ret; | 79 | + /* |
48 | + | 80 | + * Power the secondary CPU off. This means we don't need to write any |
49 | + switch (offset) { | 81 | + * boot code into guest memory. Note that the 'cpu' argument to this |
50 | + case S3C_SDHCI_CONTROL2: | 82 | + * function is the primary CPU we passed to arm_load_kernel(), not |
51 | + case S3C_SDHCI_CONTROL3: | 83 | + * the secondary. Loop around all the other CPUs, as the boot.c |
52 | + case S3C_SDHCI_CONTROL4: | 84 | + * code does for the "disable secondaries if PSCI is enabled" case. |
53 | + /* ignore */ | 85 | + */ |
54 | + ret = 0; | 86 | + for (CPUState *cs = first_cpu; cs; cs = CPU_NEXT(cs)) { |
55 | + break; | 87 | + if (cs != first_cpu) { |
56 | + default: | 88 | + object_property_set_bool(OBJECT(cs), "start-powered-off", true, |
57 | + ret = sdhci_read(opaque, offset, size); | 89 | + &error_abort); |
58 | + break; | 90 | + } |
59 | + } | ||
60 | + | ||
61 | + return ret; | ||
62 | +} | ||
63 | + | ||
64 | +static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val, | ||
65 | + unsigned size) | ||
66 | +{ | ||
67 | + switch (offset) { | ||
68 | + case S3C_SDHCI_CONTROL2: | ||
69 | + case S3C_SDHCI_CONTROL3: | ||
70 | + case S3C_SDHCI_CONTROL4: | ||
71 | + /* ignore */ | ||
72 | + break; | ||
73 | + default: | ||
74 | + sdhci_write(opaque, offset, val, size); | ||
75 | + break; | ||
76 | + } | 91 | + } |
77 | +} | 92 | +} |
78 | + | 93 | + |
79 | +static const MemoryRegionOps sdhci_s3c_mmio_ops = { | 94 | +static void mps3r_secondary_cpu_reset(ARMCPU *cpu, |
80 | + .read = sdhci_s3c_read, | 95 | + const struct arm_boot_info *info) |
81 | + .write = sdhci_s3c_write, | ||
82 | + .valid = { | ||
83 | + .min_access_size = 1, | ||
84 | + .max_access_size = 4, | ||
85 | + .unaligned = false | ||
86 | + }, | ||
87 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
88 | +}; | ||
89 | + | ||
90 | +static void sdhci_s3c_init(Object *obj) | ||
91 | +{ | 96 | +{ |
92 | + SDHCIState *s = SYSBUS_SDHCI(obj); | 97 | + /* We don't need to do anything here because the CPU will be off */ |
93 | + | ||
94 | + s->io_ops = &sdhci_s3c_mmio_ops; | ||
95 | +} | 98 | +} |
96 | + | 99 | + |
97 | +static const TypeInfo sdhci_s3c_info = { | 100 | +static void create_gic(MPS3RMachineState *mms, MemoryRegion *sysmem) |
98 | + .name = TYPE_S3C_SDHCI , | 101 | +{ |
99 | + .parent = TYPE_SYSBUS_SDHCI, | 102 | + MachineState *machine = MACHINE(mms); |
100 | + .instance_init = sdhci_s3c_init, | 103 | + DeviceState *gicdev; |
101 | +}; | 104 | + QList *redist_region_count; |
102 | + | 105 | + |
103 | static void sdhci_register_types(void) | 106 | + object_initialize_child(OBJECT(mms), "gic", &mms->gic, TYPE_ARM_GICV3); |
107 | + gicdev = DEVICE(&mms->gic); | ||
108 | + qdev_prop_set_uint32(gicdev, "num-cpu", machine->smp.cpus); | ||
109 | + qdev_prop_set_uint32(gicdev, "num-irq", NUM_SPIS + GIC_INTERNAL); | ||
110 | + redist_region_count = qlist_new(); | ||
111 | + qlist_append_int(redist_region_count, machine->smp.cpus); | ||
112 | + qdev_prop_set_array(gicdev, "redist-region-count", redist_region_count); | ||
113 | + object_property_set_link(OBJECT(&mms->gic), "sysmem", | ||
114 | + OBJECT(sysmem), &error_fatal); | ||
115 | + sysbus_realize(SYS_BUS_DEVICE(&mms->gic), &error_fatal); | ||
116 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->gic), 0, PERIPHBASE); | ||
117 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->gic), 1, PERIPHBASE + 0x100000); | ||
118 | + /* | ||
119 | + * Wire the outputs from each CPU's generic timer and the GICv3 | ||
120 | + * maintenance interrupt signal to the appropriate GIC PPI inputs, | ||
121 | + * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. | ||
122 | + */ | ||
123 | + for (int i = 0; i < machine->smp.cpus; i++) { | ||
124 | + DeviceState *cpudev = DEVICE(mms->cpu[i]); | ||
125 | + SysBusDevice *gicsbd = SYS_BUS_DEVICE(&mms->gic); | ||
126 | + int intidbase = NUM_SPIS + i * GIC_INTERNAL; | ||
127 | + int irq; | ||
128 | + /* | ||
129 | + * Mapping from the output timer irq lines from the CPU to the | ||
130 | + * GIC PPI inputs used for this board. This isn't a BSA board, | ||
131 | + * but it uses the standard convention for the PPI numbers. | ||
132 | + */ | ||
133 | + const int timer_irq[] = { | ||
134 | + [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ, | ||
135 | + [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, | ||
136 | + [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, | ||
137 | + }; | ||
138 | + | ||
139 | + for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
140 | + qdev_connect_gpio_out(cpudev, irq, | ||
141 | + qdev_get_gpio_in(gicdev, | ||
142 | + intidbase + timer_irq[irq])); | ||
143 | + } | ||
144 | + | ||
145 | + qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 0, | ||
146 | + qdev_get_gpio_in(gicdev, | ||
147 | + intidbase + ARCH_GIC_MAINT_IRQ)); | ||
148 | + | ||
149 | + qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0, | ||
150 | + qdev_get_gpio_in(gicdev, | ||
151 | + intidbase + VIRTUAL_PMU_IRQ)); | ||
152 | + | ||
153 | + sysbus_connect_irq(gicsbd, i, | ||
154 | + qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | ||
155 | + sysbus_connect_irq(gicsbd, i + machine->smp.cpus, | ||
156 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | ||
157 | + sysbus_connect_irq(gicsbd, i + 2 * machine->smp.cpus, | ||
158 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | ||
159 | + sysbus_connect_irq(gicsbd, i + 3 * machine->smp.cpus, | ||
160 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
161 | + } | ||
162 | +} | ||
163 | + | ||
164 | static void mps3r_common_init(MachineState *machine) | ||
104 | { | 165 | { |
105 | type_register_static(&sdhci_sysbus_info); | 166 | MPS3RMachineState *mms = MPS3R_MACHINE(machine); |
106 | type_register_static(&sdhci_bus_info); | 167 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
107 | type_register_static(&imx_usdhc_info); | 168 | MemoryRegion *mr = mr_for_raminfo(mms, ri); |
108 | + type_register_static(&sdhci_s3c_info); | 169 | memory_region_add_subregion(sysmem, ri->base, mr); |
170 | } | ||
171 | + | ||
172 | + assert(machine->smp.cpus <= MPS3R_CPU_MAX); | ||
173 | + for (int i = 0; i < machine->smp.cpus; i++) { | ||
174 | + g_autofree char *sysmem_name = g_strdup_printf("cpu-%d-memory", i); | ||
175 | + g_autofree char *ramname = g_strdup_printf("cpu-%d-memory", i); | ||
176 | + g_autofree char *alias_name = g_strdup_printf("sysmem-alias-%d", i); | ||
177 | + | ||
178 | + /* | ||
179 | + * Each CPU has some private RAM/peripherals, so create the container | ||
180 | + * which will house those, with the whole-machine system memory being | ||
181 | + * used where there's no CPU-specific device. Note that we need the | ||
182 | + * sysmem_alias aliases because we can't put one MR (the original | ||
183 | + * 'sysmem') into more than one other MR. | ||
184 | + */ | ||
185 | + memory_region_init(&mms->cpu_sysmem[i], OBJECT(machine), | ||
186 | + sysmem_name, UINT64_MAX); | ||
187 | + memory_region_init_alias(&mms->sysmem_alias[i], OBJECT(machine), | ||
188 | + alias_name, sysmem, 0, UINT64_MAX); | ||
189 | + memory_region_add_subregion_overlap(&mms->cpu_sysmem[i], 0, | ||
190 | + &mms->sysmem_alias[i], -1); | ||
191 | + | ||
192 | + mms->cpu[i] = object_new(machine->cpu_type); | ||
193 | + object_property_set_link(mms->cpu[i], "memory", | ||
194 | + OBJECT(&mms->cpu_sysmem[i]), &error_abort); | ||
195 | + object_property_set_int(mms->cpu[i], "reset-cbar", | ||
196 | + PERIPHBASE, &error_abort); | ||
197 | + qdev_realize(DEVICE(mms->cpu[i]), NULL, &error_fatal); | ||
198 | + object_unref(mms->cpu[i]); | ||
199 | + | ||
200 | + /* Per-CPU RAM */ | ||
201 | + memory_region_init_ram(&mms->cpu_ram[i], NULL, ramname, | ||
202 | + 0x1000, &error_fatal); | ||
203 | + memory_region_add_subregion(&mms->cpu_sysmem[i], 0xe7c01000, | ||
204 | + &mms->cpu_ram[i]); | ||
205 | + } | ||
206 | + | ||
207 | + create_gic(mms, sysmem); | ||
208 | + | ||
209 | + mms->bootinfo.ram_size = machine->ram_size; | ||
210 | + mms->bootinfo.board_id = -1; | ||
211 | + mms->bootinfo.loader_start = mmc->loader_start; | ||
212 | + mms->bootinfo.write_secondary_boot = mps3r_write_secondary_boot; | ||
213 | + mms->bootinfo.secondary_cpu_reset_hook = mps3r_secondary_cpu_reset; | ||
214 | + arm_load_kernel(ARM_CPU(mms->cpu[0]), machine, &mms->bootinfo); | ||
109 | } | 215 | } |
110 | 216 | ||
111 | type_init(sdhci_register_types) | 217 | static void mps3r_set_default_ram_info(MPS3RMachineClass *mmc) |
218 | @@ -XXX,XX +XXX,XX @@ static void mps3r_set_default_ram_info(MPS3RMachineClass *mmc) | ||
219 | /* Found the entry for "system memory" */ | ||
220 | mc->default_ram_size = p->size; | ||
221 | mc->default_ram_id = p->name; | ||
222 | + mmc->loader_start = p->base; | ||
223 | return; | ||
224 | } | ||
225 | } | ||
226 | @@ -XXX,XX +XXX,XX @@ static void mps3r_an536_class_init(ObjectClass *oc, void *data) | ||
227 | }; | ||
228 | |||
229 | mc->desc = "ARM MPS3 with AN536 FPGA image for Cortex-R52"; | ||
230 | - mc->default_cpus = 2; | ||
231 | - mc->min_cpus = mc->default_cpus; | ||
232 | - mc->max_cpus = mc->default_cpus; | ||
233 | + /* | ||
234 | + * In the real FPGA image there are always two cores, but the standard | ||
235 | + * initial setting for the SCC SYSCON 0x000 register is 0x21, meaning | ||
236 | + * that the second core is held in reset and halted. Many images built for | ||
237 | + * the board do not expect the second core to run at startup (especially | ||
238 | + * since on the real FPGA image it is not possible to use LDREX/STREX | ||
239 | + * in RAM between the two cores, so a true SMP setup isn't supported). | ||
240 | + * | ||
241 | + * As QEMU's equivalent of this, we support both -smp 1 and -smp 2, | ||
242 | + * with the default being -smp 1. This seems a more intuitive UI for | ||
243 | + * QEMU users than, for instance, having a machine property to allow | ||
244 | + * the user to set the initial value of the SYSCON 0x000 register. | ||
245 | + */ | ||
246 | + mc->default_cpus = 1; | ||
247 | + mc->min_cpus = 1; | ||
248 | + mc->max_cpus = 2; | ||
249 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-r52"); | ||
250 | mc->valid_cpu_types = valid_cpu_types; | ||
251 | mmc->raminfo = an536_raminfo; | ||
112 | -- | 252 | -- |
113 | 2.20.1 | 253 | 2.34.1 |
114 | |||
115 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | This board has a lot of UARTs: there is one UART per CPU in the |
---|---|---|---|
2 | per-CPU peripheral part of the address map, whose interrupts are | ||
3 | connected as per-CPU interrupt lines. Then there are 4 UARTs in the | ||
4 | normal part of the peripheral space, whose interrupts are shared | ||
5 | peripheral interrupts. | ||
2 | 6 | ||
3 | Create a function to compute the values of the TBFLAG_A32 bits | 7 | Connect and wire them all up; this involves some OR gates where |
4 | that will be cached, and are used by all profiles. | 8 | multiple overflow interrupts are wired into one GIC input. |
5 | 9 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191018174431.1784-4-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
12 | Message-id: 20240206132931.38376-11-peter.maydell@linaro.org | ||
10 | --- | 13 | --- |
11 | target/arm/helper.c | 16 +++++++++++----- | 14 | hw/arm/mps3r.c | 94 ++++++++++++++++++++++++++++++++++++++++++++++++++ |
12 | 1 file changed, 11 insertions(+), 5 deletions(-) | 15 | 1 file changed, 94 insertions(+) |
13 | 16 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 19 | --- a/hw/arm/mps3r.c |
17 | +++ b/target/arm/helper.c | 20 | +++ b/hw/arm/mps3r.c |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 21 | @@ -XXX,XX +XXX,XX @@ |
19 | return flags; | 22 | #include "qapi/qmp/qlist.h" |
23 | #include "exec/address-spaces.h" | ||
24 | #include "cpu.h" | ||
25 | +#include "sysemu/sysemu.h" | ||
26 | #include "hw/boards.h" | ||
27 | +#include "hw/or-irq.h" | ||
28 | #include "hw/qdev-properties.h" | ||
29 | #include "hw/arm/boot.h" | ||
30 | #include "hw/arm/bsa.h" | ||
31 | +#include "hw/char/cmsdk-apb-uart.h" | ||
32 | #include "hw/intc/arm_gicv3.h" | ||
33 | |||
34 | /* Define the layout of RAM and ROM in a board */ | ||
35 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMInfo { | ||
36 | |||
37 | #define MPS3R_RAM_MAX 9 | ||
38 | #define MPS3R_CPU_MAX 2 | ||
39 | +#define MPS3R_UART_MAX 4 /* shared UART count */ | ||
40 | |||
41 | #define PERIPHBASE 0xf0000000 | ||
42 | #define NUM_SPIS 96 | ||
43 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | ||
44 | MemoryRegion sysmem_alias[MPS3R_CPU_MAX]; | ||
45 | MemoryRegion cpu_ram[MPS3R_CPU_MAX]; | ||
46 | GICv3State gic; | ||
47 | + /* per-CPU UARTs followed by the shared UARTs */ | ||
48 | + CMSDKAPBUART uart[MPS3R_CPU_MAX + MPS3R_UART_MAX]; | ||
49 | + OrIRQState cpu_uart_oflow[MPS3R_CPU_MAX]; | ||
50 | + OrIRQState uart_oflow; | ||
51 | }; | ||
52 | |||
53 | #define TYPE_MPS3R_MACHINE "mps3r" | ||
54 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | ||
55 | |||
56 | OBJECT_DECLARE_TYPE(MPS3RMachineState, MPS3RMachineClass, MPS3R_MACHINE) | ||
57 | |||
58 | +/* | ||
59 | + * Main clock frequency CLK in Hz (50MHz). In the image there are also | ||
60 | + * ACLK, MCLK, GPUCLK and PERIPHCLK at the same frequency; for our | ||
61 | + * model we just roll them all into one. | ||
62 | + */ | ||
63 | +#define CLK_FRQ 50000000 | ||
64 | + | ||
65 | static const RAMInfo an536_raminfo[] = { | ||
66 | { | ||
67 | .name = "ATCM", | ||
68 | @@ -XXX,XX +XXX,XX @@ static void create_gic(MPS3RMachineState *mms, MemoryRegion *sysmem) | ||
69 | } | ||
20 | } | 70 | } |
21 | 71 | ||
22 | +static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el, | 72 | +/* |
23 | + ARMMMUIdx mmu_idx, uint32_t flags) | 73 | + * Create UART uartno, and map it into the MemoryRegion mem at address baseaddr. |
74 | + * The qemu_irq arguments are where we connect the various IRQs from the UART. | ||
75 | + */ | ||
76 | +static void create_uart(MPS3RMachineState *mms, int uartno, MemoryRegion *mem, | ||
77 | + hwaddr baseaddr, qemu_irq txirq, qemu_irq rxirq, | ||
78 | + qemu_irq txoverirq, qemu_irq rxoverirq, | ||
79 | + qemu_irq combirq) | ||
24 | +{ | 80 | +{ |
25 | + flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | 81 | + g_autofree char *s = g_strdup_printf("uart%d", uartno); |
26 | + flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | 82 | + SysBusDevice *sbd; |
27 | + | 83 | + |
28 | + return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 84 | + assert(uartno < ARRAY_SIZE(mms->uart)); |
85 | + object_initialize_child(OBJECT(mms), s, &mms->uart[uartno], | ||
86 | + TYPE_CMSDK_APB_UART); | ||
87 | + qdev_prop_set_uint32(DEVICE(&mms->uart[uartno]), "pclk-frq", CLK_FRQ); | ||
88 | + qdev_prop_set_chr(DEVICE(&mms->uart[uartno]), "chardev", serial_hd(uartno)); | ||
89 | + sbd = SYS_BUS_DEVICE(&mms->uart[uartno]); | ||
90 | + sysbus_realize(sbd, &error_fatal); | ||
91 | + memory_region_add_subregion(mem, baseaddr, | ||
92 | + sysbus_mmio_get_region(sbd, 0)); | ||
93 | + sysbus_connect_irq(sbd, 0, txirq); | ||
94 | + sysbus_connect_irq(sbd, 1, rxirq); | ||
95 | + sysbus_connect_irq(sbd, 2, txoverirq); | ||
96 | + sysbus_connect_irq(sbd, 3, rxoverirq); | ||
97 | + sysbus_connect_irq(sbd, 4, combirq); | ||
29 | +} | 98 | +} |
30 | + | 99 | + |
31 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 100 | static void mps3r_common_init(MachineState *machine) |
32 | ARMMMUIdx mmu_idx) | ||
33 | { | 101 | { |
34 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 102 | MPS3RMachineState *mms = MPS3R_MACHINE(machine); |
35 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 103 | MPS3RMachineClass *mmc = MPS3R_MACHINE_GET_CLASS(mms); |
36 | int current_el = arm_current_el(env); | 104 | MemoryRegion *sysmem = get_system_memory(); |
37 | int fp_el = fp_exception_el(env, current_el); | 105 | + DeviceState *gicdev; |
38 | - uint32_t flags = 0; | 106 | |
39 | + uint32_t flags; | 107 | for (const RAMInfo *ri = mmc->raminfo; ri->name; ri++) { |
40 | 108 | MemoryRegion *mr = mr_for_raminfo(mms, ri); | |
41 | if (is_a64(env)) { | 109 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
42 | *pc = env->pc; | ||
43 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
44 | } | ||
45 | } else { | ||
46 | *pc = env->regs[15]; | ||
47 | + flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
48 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
49 | flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len); | ||
50 | flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride); | ||
51 | flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | ||
52 | - flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | ||
53 | - flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | ||
54 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
55 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
56 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
57 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
58 | flags = FIELD_DP32(flags, TBFLAG_A32, | ||
59 | XSCALE_CPAR, env->cp15.c15_cpar); | ||
60 | } | ||
61 | - | ||
62 | - flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
63 | } | 110 | } |
64 | 111 | ||
65 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 112 | create_gic(mms, sysmem); |
113 | + gicdev = DEVICE(&mms->gic); | ||
114 | + | ||
115 | + /* | ||
116 | + * UARTs 0 and 1 are per-CPU; their interrupts are wired to | ||
117 | + * the relevant CPU's PPI 0..3, aka INTID 16..19 | ||
118 | + */ | ||
119 | + for (int i = 0; i < machine->smp.cpus; i++) { | ||
120 | + int intidbase = NUM_SPIS + i * GIC_INTERNAL; | ||
121 | + g_autofree char *s = g_strdup_printf("cpu-uart-oflow-orgate%d", i); | ||
122 | + DeviceState *orgate; | ||
123 | + | ||
124 | + /* The two overflow IRQs from the UART are ORed together into PPI 3 */ | ||
125 | + object_initialize_child(OBJECT(mms), s, &mms->cpu_uart_oflow[i], | ||
126 | + TYPE_OR_IRQ); | ||
127 | + orgate = DEVICE(&mms->cpu_uart_oflow[i]); | ||
128 | + qdev_prop_set_uint32(orgate, "num-lines", 2); | ||
129 | + qdev_realize(orgate, NULL, &error_fatal); | ||
130 | + qdev_connect_gpio_out(orgate, 0, | ||
131 | + qdev_get_gpio_in(gicdev, intidbase + 19)); | ||
132 | + | ||
133 | + create_uart(mms, i, &mms->cpu_sysmem[i], 0xe7c00000, | ||
134 | + qdev_get_gpio_in(gicdev, intidbase + 17), /* tx */ | ||
135 | + qdev_get_gpio_in(gicdev, intidbase + 16), /* rx */ | ||
136 | + qdev_get_gpio_in(orgate, 0), /* txover */ | ||
137 | + qdev_get_gpio_in(orgate, 1), /* rxover */ | ||
138 | + qdev_get_gpio_in(gicdev, intidbase + 18) /* combined */); | ||
139 | + } | ||
140 | + /* | ||
141 | + * UARTs 2 to 5 are whole-system; all overflow IRQs are ORed | ||
142 | + * together into IRQ 17 | ||
143 | + */ | ||
144 | + object_initialize_child(OBJECT(mms), "uart-oflow-orgate", | ||
145 | + &mms->uart_oflow, TYPE_OR_IRQ); | ||
146 | + qdev_prop_set_uint32(DEVICE(&mms->uart_oflow), "num-lines", | ||
147 | + MPS3R_UART_MAX * 2); | ||
148 | + qdev_realize(DEVICE(&mms->uart_oflow), NULL, &error_fatal); | ||
149 | + qdev_connect_gpio_out(DEVICE(&mms->uart_oflow), 0, | ||
150 | + qdev_get_gpio_in(gicdev, 17)); | ||
151 | + | ||
152 | + for (int i = 0; i < MPS3R_UART_MAX; i++) { | ||
153 | + hwaddr baseaddr = 0xe0205000 + i * 0x1000; | ||
154 | + int rxirq = 5 + i * 2, txirq = 6 + i * 2, combirq = 13 + i; | ||
155 | + | ||
156 | + create_uart(mms, i + MPS3R_CPU_MAX, sysmem, baseaddr, | ||
157 | + qdev_get_gpio_in(gicdev, txirq), | ||
158 | + qdev_get_gpio_in(gicdev, rxirq), | ||
159 | + qdev_get_gpio_in(DEVICE(&mms->uart_oflow), i * 2), | ||
160 | + qdev_get_gpio_in(DEVICE(&mms->uart_oflow), i * 2 + 1), | ||
161 | + qdev_get_gpio_in(gicdev, combirq)); | ||
162 | + } | ||
163 | |||
164 | mms->bootinfo.ram_size = machine->ram_size; | ||
165 | mms->bootinfo.board_id = -1; | ||
66 | -- | 166 | -- |
67 | 2.20.1 | 167 | 2.34.1 |
68 | 168 | ||
69 | 169 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Add the GPIO, watchdog, dual-timer and I2C devices to the mps3-an536 |
---|---|---|---|
2 | board. These are all simple devices that just need to be created and | ||
3 | wired up. | ||
2 | 4 | ||
3 | Create a function to compute the values of the TBFLAG_A64 bits | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | that will be cached. For now, the env->hflags variable is not | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | used, and the results are fed back to cpu_get_tb_cpu_state. | 7 | Message-id: 20240206132931.38376-12-peter.maydell@linaro.org |
8 | --- | ||
9 | hw/arm/mps3r.c | 59 ++++++++++++++++++++++++++++++++++++++++++++++++++ | ||
10 | 1 file changed, 59 insertions(+) | ||
6 | 11 | ||
7 | Note that not all BTI related flags are cached, so we have to | 12 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
8 | test the BTI feature twice -- once for those bits moved out to | ||
9 | rebuild_hflags_a64 and once for those bits that remain in | ||
10 | cpu_get_tb_cpu_state. | ||
11 | |||
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20191018174431.1784-3-richard.henderson@linaro.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | target/arm/helper.c | 131 +++++++++++++++++++++++--------------------- | ||
18 | 1 file changed, 69 insertions(+), 62 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper.c | 14 | --- a/hw/arm/mps3r.c |
23 | +++ b/target/arm/helper.c | 15 | +++ b/hw/arm/mps3r.c |
24 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 16 | @@ -XXX,XX +XXX,XX @@ |
25 | return flags; | 17 | #include "sysemu/sysemu.h" |
26 | } | 18 | #include "hw/boards.h" |
27 | 19 | #include "hw/or-irq.h" | |
28 | +static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 20 | +#include "hw/qdev-clock.h" |
29 | + ARMMMUIdx mmu_idx) | 21 | #include "hw/qdev-properties.h" |
30 | +{ | 22 | #include "hw/arm/boot.h" |
31 | + ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | 23 | #include "hw/arm/bsa.h" |
32 | + ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | 24 | #include "hw/char/cmsdk-apb-uart.h" |
33 | + uint32_t flags = 0; | 25 | +#include "hw/i2c/arm_sbcon_i2c.h" |
34 | + uint64_t sctlr; | 26 | #include "hw/intc/arm_gicv3.h" |
35 | + int tbii, tbid; | 27 | +#include "hw/misc/unimp.h" |
28 | +#include "hw/timer/cmsdk-apb-dualtimer.h" | ||
29 | +#include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
30 | |||
31 | /* Define the layout of RAM and ROM in a board */ | ||
32 | typedef struct RAMInfo { | ||
33 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | ||
34 | CMSDKAPBUART uart[MPS3R_CPU_MAX + MPS3R_UART_MAX]; | ||
35 | OrIRQState cpu_uart_oflow[MPS3R_CPU_MAX]; | ||
36 | OrIRQState uart_oflow; | ||
37 | + CMSDKAPBWatchdog watchdog; | ||
38 | + CMSDKAPBDualTimer dualtimer; | ||
39 | + ArmSbconI2CState i2c[5]; | ||
40 | + Clock *clk; | ||
41 | }; | ||
42 | |||
43 | #define TYPE_MPS3R_MACHINE "mps3r" | ||
44 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) | ||
45 | MemoryRegion *sysmem = get_system_memory(); | ||
46 | DeviceState *gicdev; | ||
47 | |||
48 | + mms->clk = clock_new(OBJECT(machine), "CLK"); | ||
49 | + clock_set_hz(mms->clk, CLK_FRQ); | ||
36 | + | 50 | + |
37 | + flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1); | 51 | for (const RAMInfo *ri = mmc->raminfo; ri->name; ri++) { |
38 | + | 52 | MemoryRegion *mr = mr_for_raminfo(mms, ri); |
39 | + /* FIXME: ARMv8.1-VHE S2 translation regime. */ | 53 | memory_region_add_subregion(sysmem, ri->base, mr); |
40 | + if (regime_el(env, stage1) < 2) { | 54 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
41 | + ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1); | 55 | qdev_get_gpio_in(gicdev, combirq)); |
42 | + tbid = (p1.tbi << 1) | p0.tbi; | 56 | } |
43 | + tbii = tbid & ~((p1.tbid << 1) | p0.tbid); | 57 | |
44 | + } else { | 58 | + for (int i = 0; i < 4; i++) { |
45 | + tbid = p0.tbi; | 59 | + /* CMSDK GPIO controllers */ |
46 | + tbii = tbid & !p0.tbid; | 60 | + g_autofree char *s = g_strdup_printf("gpio%d", i); |
61 | + create_unimplemented_device(s, 0xe0000000 + i * 0x1000, 0x1000); | ||
47 | + } | 62 | + } |
48 | + | 63 | + |
49 | + flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii); | 64 | + object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, |
50 | + flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid); | 65 | + TYPE_CMSDK_APB_WATCHDOG); |
66 | + qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->clk); | ||
67 | + sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
68 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
69 | + qdev_get_gpio_in(gicdev, 0)); | ||
70 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0xe0100000); | ||
51 | + | 71 | + |
52 | + if (cpu_isar_feature(aa64_sve, env_archcpu(env))) { | 72 | + object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, |
53 | + int sve_el = sve_exception_el(env, el); | 73 | + TYPE_CMSDK_APB_DUALTIMER); |
54 | + uint32_t zcr_len; | 74 | + qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->clk); |
75 | + sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
76 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
77 | + qdev_get_gpio_in(gicdev, 3)); | ||
78 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 1, | ||
79 | + qdev_get_gpio_in(gicdev, 1)); | ||
80 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 2, | ||
81 | + qdev_get_gpio_in(gicdev, 2)); | ||
82 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0xe0101000); | ||
55 | + | 83 | + |
56 | + /* | 84 | + for (int i = 0; i < ARRAY_SIZE(mms->i2c); i++) { |
57 | + * If SVE is disabled, but FP is enabled, | 85 | + static const hwaddr i2cbase[] = {0xe0102000, /* Touch */ |
58 | + * then the effective len is 0. | 86 | + 0xe0103000, /* Audio */ |
59 | + */ | 87 | + 0xe0107000, /* Shield0 */ |
60 | + if (sve_el != 0 && fp_el == 0) { | 88 | + 0xe0108000, /* Shield1 */ |
61 | + zcr_len = 0; | 89 | + 0xe0109000}; /* DDR4 EEPROM */ |
62 | + } else { | 90 | + g_autofree char *s = g_strdup_printf("i2c%d", i); |
63 | + zcr_len = sve_zcr_len_for_el(env, el); | ||
64 | + } | ||
65 | + flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el); | ||
66 | + flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); | ||
67 | + } | ||
68 | + | 91 | + |
69 | + sctlr = arm_sctlr(env, el); | 92 | + object_initialize_child(OBJECT(mms), s, &mms->i2c[i], |
70 | + | 93 | + TYPE_ARM_SBCON_I2C); |
71 | + if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) { | 94 | + sysbus_realize(SYS_BUS_DEVICE(&mms->i2c[i]), &error_fatal); |
72 | + /* | 95 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->i2c[i]), 0, i2cbase[i]); |
73 | + * In order to save space in flags, we record only whether | 96 | + if (i != 2 && i != 3) { |
74 | + * pauth is "inactive", meaning all insns are implemented as | 97 | + /* |
75 | + * a nop, or "active" when some action must be performed. | 98 | + * internal-only bus: mark it full to avoid user-created |
76 | + * The decision of which action to take is left to a helper. | 99 | + * i2c devices being plugged into it. |
77 | + */ | 100 | + */ |
78 | + if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) { | 101 | + qbus_mark_full(qdev_get_child_bus(DEVICE(&mms->i2c[i]), "i2c")); |
79 | + flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1); | ||
80 | + } | 102 | + } |
81 | + } | 103 | + } |
82 | + | 104 | + |
83 | + if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | 105 | mms->bootinfo.ram_size = machine->ram_size; |
84 | + /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */ | 106 | mms->bootinfo.board_id = -1; |
85 | + if (sctlr & (el == 0 ? SCTLR_BT0 : SCTLR_BT1)) { | 107 | mms->bootinfo.loader_start = mmc->loader_start; |
86 | + flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1); | ||
87 | + } | ||
88 | + } | ||
89 | + | ||
90 | + return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
91 | +} | ||
92 | + | ||
93 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
94 | target_ulong *cs_base, uint32_t *pflags) | ||
95 | { | ||
96 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
97 | uint32_t flags = 0; | ||
98 | |||
99 | if (is_a64(env)) { | ||
100 | - ARMCPU *cpu = env_archcpu(env); | ||
101 | - uint64_t sctlr; | ||
102 | - | ||
103 | *pc = env->pc; | ||
104 | - flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1); | ||
105 | - | ||
106 | - /* Get control bits for tagged addresses. */ | ||
107 | - { | ||
108 | - ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | ||
109 | - ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | ||
110 | - int tbii, tbid; | ||
111 | - | ||
112 | - /* FIXME: ARMv8.1-VHE S2 translation regime. */ | ||
113 | - if (regime_el(env, stage1) < 2) { | ||
114 | - ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1); | ||
115 | - tbid = (p1.tbi << 1) | p0.tbi; | ||
116 | - tbii = tbid & ~((p1.tbid << 1) | p0.tbid); | ||
117 | - } else { | ||
118 | - tbid = p0.tbi; | ||
119 | - tbii = tbid & !p0.tbid; | ||
120 | - } | ||
121 | - | ||
122 | - flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii); | ||
123 | - flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid); | ||
124 | - } | ||
125 | - | ||
126 | - if (cpu_isar_feature(aa64_sve, cpu)) { | ||
127 | - int sve_el = sve_exception_el(env, current_el); | ||
128 | - uint32_t zcr_len; | ||
129 | - | ||
130 | - /* If SVE is disabled, but FP is enabled, | ||
131 | - * then the effective len is 0. | ||
132 | - */ | ||
133 | - if (sve_el != 0 && fp_el == 0) { | ||
134 | - zcr_len = 0; | ||
135 | - } else { | ||
136 | - zcr_len = sve_zcr_len_for_el(env, current_el); | ||
137 | - } | ||
138 | - flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el); | ||
139 | - flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); | ||
140 | - } | ||
141 | - | ||
142 | - sctlr = arm_sctlr(env, current_el); | ||
143 | - | ||
144 | - if (cpu_isar_feature(aa64_pauth, cpu)) { | ||
145 | - /* | ||
146 | - * In order to save space in flags, we record only whether | ||
147 | - * pauth is "inactive", meaning all insns are implemented as | ||
148 | - * a nop, or "active" when some action must be performed. | ||
149 | - * The decision of which action to take is left to a helper. | ||
150 | - */ | ||
151 | - if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) { | ||
152 | - flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1); | ||
153 | - } | ||
154 | - } | ||
155 | - | ||
156 | - if (cpu_isar_feature(aa64_bti, cpu)) { | ||
157 | - /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */ | ||
158 | - if (sctlr & (current_el == 0 ? SCTLR_BT0 : SCTLR_BT1)) { | ||
159 | - flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1); | ||
160 | - } | ||
161 | + flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx); | ||
162 | + if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
163 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | ||
164 | } | ||
165 | } else { | ||
166 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
167 | flags = FIELD_DP32(flags, TBFLAG_A32, | ||
168 | XSCALE_CPAR, env->cp15.c15_cpar); | ||
169 | } | ||
170 | - } | ||
171 | |||
172 | - flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
173 | + flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
174 | + } | ||
175 | |||
176 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
177 | * states defined in the ARM ARM for software singlestep: | ||
178 | -- | 108 | -- |
179 | 2.20.1 | 109 | 2.34.1 |
180 | 110 | ||
181 | 111 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Add the remaining devices (or unimplemented-device stubs) for |
---|---|---|---|
2 | this board: SPI controllers, SCC, FPGAIO, I2S, RTC, the | ||
3 | QSPI write-config block, and ethernet. | ||
2 | 4 | ||
3 | Create a function to compute the values of the TBFLAG_ANY bits | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | that will be cached. For now, the env->hflags variable is not | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | used, and the results are fed back to cpu_get_tb_cpu_state. | 7 | Message-id: 20240206132931.38376-13-peter.maydell@linaro.org |
8 | --- | ||
9 | hw/arm/mps3r.c | 74 ++++++++++++++++++++++++++++++++++++++++++++++++++ | ||
10 | 1 file changed, 74 insertions(+) | ||
6 | 11 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 12 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20191018174431.1784-2-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/cpu.h | 29 ++++++++++++++++++----------- | ||
13 | target/arm/helper.c | 26 +++++++++++++++++++------- | ||
14 | 2 files changed, 37 insertions(+), 18 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 14 | --- a/hw/arm/mps3r.c |
19 | +++ b/target/arm/cpu.h | 15 | +++ b/hw/arm/mps3r.c |
20 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 16 | @@ -XXX,XX +XXX,XX @@ |
21 | uint32_t pstate; | 17 | #include "hw/char/cmsdk-apb-uart.h" |
22 | uint32_t aarch64; /* 1 if CPU is in aarch64 state; inverse of PSTATE.nRW */ | 18 | #include "hw/i2c/arm_sbcon_i2c.h" |
23 | 19 | #include "hw/intc/arm_gicv3.h" | |
24 | + /* Cached TBFLAGS state. See below for which bits are included. */ | 20 | +#include "hw/misc/mps2-scc.h" |
25 | + uint32_t hflags; | 21 | +#include "hw/misc/mps2-fpgaio.h" |
22 | #include "hw/misc/unimp.h" | ||
23 | +#include "hw/net/lan9118.h" | ||
24 | +#include "hw/rtc/pl031.h" | ||
25 | +#include "hw/ssi/pl022.h" | ||
26 | #include "hw/timer/cmsdk-apb-dualtimer.h" | ||
27 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | ||
30 | CMSDKAPBWatchdog watchdog; | ||
31 | CMSDKAPBDualTimer dualtimer; | ||
32 | ArmSbconI2CState i2c[5]; | ||
33 | + PL022State spi[3]; | ||
34 | + MPS2SCC scc; | ||
35 | + MPS2FPGAIO fpgaio; | ||
36 | + UnimplementedDeviceState i2s_audio; | ||
37 | + PL031State rtc; | ||
38 | Clock *clk; | ||
39 | }; | ||
40 | |||
41 | @@ -XXX,XX +XXX,XX @@ static const RAMInfo an536_raminfo[] = { | ||
42 | } | ||
43 | }; | ||
44 | |||
45 | +static const int an536_oscclk[] = { | ||
46 | + 24000000, /* 24MHz reference for RTC and timers */ | ||
47 | + 50000000, /* 50MHz ACLK */ | ||
48 | + 50000000, /* 50MHz MCLK */ | ||
49 | + 50000000, /* 50MHz GPUCLK */ | ||
50 | + 24576000, /* 24.576MHz AUDCLK */ | ||
51 | + 23750000, /* 23.75MHz HDLCDCLK */ | ||
52 | + 100000000, /* 100MHz DDR4_REF_CLK */ | ||
53 | +}; | ||
26 | + | 54 | + |
27 | /* Frequently accessed CPSR bits are stored separately for efficiency. | 55 | static MemoryRegion *mr_for_raminfo(MPS3RMachineState *mms, |
28 | This contains all the other bits. Use cpsr_{read,write} to access | 56 | const RAMInfo *raminfo) |
29 | the whole CPSR. */ | ||
30 | @@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU; | ||
31 | |||
32 | #include "exec/cpu-all.h" | ||
33 | |||
34 | -/* Bit usage in the TB flags field: bit 31 indicates whether we are | ||
35 | +/* | ||
36 | + * Bit usage in the TB flags field: bit 31 indicates whether we are | ||
37 | * in 32 or 64 bit mode. The meaning of the other bits depends on that. | ||
38 | * We put flags which are shared between 32 and 64 bit mode at the top | ||
39 | * of the word, and flags which apply to only one mode at the bottom. | ||
40 | + * | ||
41 | + * Unless otherwise noted, these bits are cached in env->hflags. | ||
42 | */ | ||
43 | FIELD(TBFLAG_ANY, AARCH64_STATE, 31, 1) | ||
44 | FIELD(TBFLAG_ANY, MMUIDX, 28, 3) | ||
45 | FIELD(TBFLAG_ANY, SS_ACTIVE, 27, 1) | ||
46 | -FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) | ||
47 | +FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) /* Not cached. */ | ||
48 | /* Target EL if we take a floating-point-disabled exception */ | ||
49 | FIELD(TBFLAG_ANY, FPEXC_EL, 24, 2) | ||
50 | FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
51 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
52 | FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 21, 2) | ||
53 | |||
54 | /* Bit usage when in AArch32 state: */ | ||
55 | -FIELD(TBFLAG_A32, THUMB, 0, 1) | ||
56 | -FIELD(TBFLAG_A32, VECLEN, 1, 3) | ||
57 | -FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | ||
58 | +FIELD(TBFLAG_A32, THUMB, 0, 1) /* Not cached. */ | ||
59 | +FIELD(TBFLAG_A32, VECLEN, 1, 3) /* Not cached. */ | ||
60 | +FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) /* Not cached. */ | ||
61 | /* | ||
62 | * We store the bottom two bits of the CPAR as TB flags and handle | ||
63 | * checks on the other bits at runtime. This shares the same bits as | ||
64 | * VECSTRIDE, which is OK as no XScale CPU has VFP. | ||
65 | + * Not cached, because VECLEN+VECSTRIDE are not cached. | ||
66 | */ | ||
67 | FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
68 | /* | ||
69 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
70 | * the same thing as the current security state of the processor! | ||
71 | */ | ||
72 | FIELD(TBFLAG_A32, NS, 6, 1) | ||
73 | -FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
74 | -FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
75 | +FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */ | ||
76 | +FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */ | ||
77 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
78 | /* For M profile only, set if FPCCR.LSPACT is set */ | ||
79 | -FIELD(TBFLAG_A32, LSPACT, 18, 1) | ||
80 | +FIELD(TBFLAG_A32, LSPACT, 18, 1) /* Not cached. */ | ||
81 | /* For M profile only, set if we must create a new FP context */ | ||
82 | -FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) | ||
83 | +FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) /* Not cached. */ | ||
84 | /* For M profile only, set if FPCCR.S does not match current security state */ | ||
85 | -FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) | ||
86 | +FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) /* Not cached. */ | ||
87 | /* For M profile only, Handler (ie not Thread) mode */ | ||
88 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
89 | /* For M profile only, whether we should generate stack-limit checks */ | ||
90 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, SVEEXC_EL, 2, 2) | ||
91 | FIELD(TBFLAG_A64, ZCR_LEN, 4, 4) | ||
92 | FIELD(TBFLAG_A64, PAUTH_ACTIVE, 8, 1) | ||
93 | FIELD(TBFLAG_A64, BT, 9, 1) | ||
94 | -FIELD(TBFLAG_A64, BTYPE, 10, 2) | ||
95 | +FIELD(TBFLAG_A64, BTYPE, 10, 2) /* Not cached. */ | ||
96 | FIELD(TBFLAG_A64, TBID, 12, 2) | ||
97 | |||
98 | static inline bool bswap_code(bool sctlr_b) | ||
99 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/helper.c | ||
102 | +++ b/target/arm/helper.c | ||
103 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_stage1_mmu_idx(CPUARMState *env) | ||
104 | } | ||
105 | #endif | ||
106 | |||
107 | +static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | ||
108 | + ARMMMUIdx mmu_idx, uint32_t flags) | ||
109 | +{ | ||
110 | + flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el); | ||
111 | + flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, | ||
112 | + arm_to_core_mmu_idx(mmu_idx)); | ||
113 | + | ||
114 | + if (arm_cpu_data_is_big_endian(env)) { | ||
115 | + flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | ||
116 | + } | ||
117 | + if (arm_singlestep_active(env)) { | ||
118 | + flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1); | ||
119 | + } | ||
120 | + return flags; | ||
121 | +} | ||
122 | + | ||
123 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
124 | target_ulong *cs_base, uint32_t *pflags) | ||
125 | { | 57 | { |
126 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 58 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
59 | MPS3RMachineClass *mmc = MPS3R_MACHINE_GET_CLASS(mms); | ||
60 | MemoryRegion *sysmem = get_system_memory(); | ||
61 | DeviceState *gicdev; | ||
62 | + QList *oscclk; | ||
63 | |||
64 | mms->clk = clock_new(OBJECT(machine), "CLK"); | ||
65 | clock_set_hz(mms->clk, CLK_FRQ); | ||
66 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) | ||
127 | } | 67 | } |
128 | } | 68 | } |
129 | 69 | ||
130 | - flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx)); | 70 | + for (int i = 0; i < ARRAY_SIZE(mms->spi); i++) { |
131 | + flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 71 | + g_autofree char *s = g_strdup_printf("spi%d", i); |
132 | 72 | + hwaddr baseaddr = 0xe0104000 + i * 0x1000; | |
133 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 73 | + |
134 | * states defined in the ARM ARM for software singlestep: | 74 | + object_initialize_child(OBJECT(mms), s, &mms->spi[i], TYPE_PL022); |
135 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 75 | + sysbus_realize(SYS_BUS_DEVICE(&mms->spi[i]), &error_fatal); |
136 | * 0 x Inactive (the TB flag for SS is always 0) | 76 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->spi[i]), 0, baseaddr); |
137 | * 1 0 Active-pending | 77 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->spi[i]), 0, |
138 | * 1 1 Active-not-pending | 78 | + qdev_get_gpio_in(gicdev, 22 + i)); |
139 | + * SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB. | 79 | + } |
140 | */ | 80 | + |
141 | - if (arm_singlestep_active(env)) { | 81 | + object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC); |
142 | - flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1); | 82 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-cfg0", 0); |
143 | + if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) { | 83 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-cfg4", 0x2); |
144 | if (is_a64(env)) { | 84 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-aid", 0x00200008); |
145 | if (env->pstate & PSTATE_SS) { | 85 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-id", 0x41055360); |
146 | flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | 86 | + oscclk = qlist_new(); |
147 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 87 | + for (int i = 0; i < ARRAY_SIZE(an536_oscclk); i++) { |
148 | } | 88 | + qlist_append_int(oscclk, an536_oscclk[i]); |
149 | } | 89 | + } |
150 | } | 90 | + qdev_prop_set_array(DEVICE(&mms->scc), "oscclk", oscclk); |
151 | - if (arm_cpu_data_is_big_endian(env)) { | 91 | + sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); |
152 | - flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | 92 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->scc), 0, 0xe0200000); |
153 | - } | 93 | + |
154 | - flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el); | 94 | + create_unimplemented_device("i2s-audio", 0xe0201000, 0x1000); |
155 | 95 | + | |
156 | if (arm_v7m_is_handler_mode(env)) { | 96 | + object_initialize_child(OBJECT(mms), "fpgaio", &mms->fpgaio, |
157 | flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | 97 | + TYPE_MPS2_FPGAIO); |
98 | + qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", an536_oscclk[1]); | ||
99 | + qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "num-leds", 10); | ||
100 | + qdev_prop_set_bit(DEVICE(&mms->fpgaio), "has-switches", true); | ||
101 | + qdev_prop_set_bit(DEVICE(&mms->fpgaio), "has-dbgctrl", false); | ||
102 | + sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal); | ||
103 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0xe0202000); | ||
104 | + | ||
105 | + create_unimplemented_device("clcd", 0xe0209000, 0x1000); | ||
106 | + | ||
107 | + object_initialize_child(OBJECT(mms), "rtc", &mms->rtc, TYPE_PL031); | ||
108 | + sysbus_realize(SYS_BUS_DEVICE(&mms->rtc), &error_fatal); | ||
109 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->rtc), 0, 0xe020a000); | ||
110 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->rtc), 0, | ||
111 | + qdev_get_gpio_in(gicdev, 4)); | ||
112 | + | ||
113 | + /* | ||
114 | + * In hardware this is a LAN9220; the LAN9118 is software compatible | ||
115 | + * except that it doesn't support the checksum-offload feature. | ||
116 | + */ | ||
117 | + lan9118_init(0xe0300000, | ||
118 | + qdev_get_gpio_in(gicdev, 18)); | ||
119 | + | ||
120 | + create_unimplemented_device("usb", 0xe0301000, 0x1000); | ||
121 | + create_unimplemented_device("qspi-write-config", 0xe0600000, 0x1000); | ||
122 | + | ||
123 | mms->bootinfo.ram_size = machine->ram_size; | ||
124 | mms->bootinfo.board_id = -1; | ||
125 | mms->bootinfo.loader_start = mmc->loader_start; | ||
158 | -- | 126 | -- |
159 | 2.20.1 | 127 | 2.34.1 |
160 | 128 | ||
161 | 129 | diff view generated by jsdifflib |
1 | Switch the puv3_ost code away from bottom-half based ptimers to the | 1 | Add documentation for the mps3-an536 board type. |
---|---|---|---|
2 | new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 2 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | Message-id: 20240206132931.38376-14-peter.maydell@linaro.org |
9 | Message-id: 20191017132905.5604-2-peter.maydell@linaro.org | ||
10 | --- | 6 | --- |
11 | hw/timer/puv3_ost.c | 9 +++++---- | 7 | docs/system/arm/mps2.rst | 37 ++++++++++++++++++++++++++++++++++--- |
12 | 1 file changed, 5 insertions(+), 4 deletions(-) | 8 | 1 file changed, 34 insertions(+), 3 deletions(-) |
13 | 9 | ||
14 | diff --git a/hw/timer/puv3_ost.c b/hw/timer/puv3_ost.c | 10 | diff --git a/docs/system/arm/mps2.rst b/docs/system/arm/mps2.rst |
15 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/puv3_ost.c | 12 | --- a/docs/system/arm/mps2.rst |
17 | +++ b/hw/timer/puv3_ost.c | 13 | +++ b/docs/system/arm/mps2.rst |
18 | @@ -XXX,XX +XXX,XX @@ | 14 | @@ -XXX,XX +XXX,XX @@ |
19 | #include "hw/sysbus.h" | 15 | -Arm MPS2 and MPS3 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``, ``mps3-an524``, ``mps3-an547``) |
20 | #include "hw/irq.h" | 16 | -========================================================================================================================================================= |
21 | #include "hw/ptimer.h" | 17 | +Arm MPS2 and MPS3 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``, ``mps3-an524``, ``mps3-an536``, ``mps3-an547``) |
22 | -#include "qemu/main-loop.h" | 18 | +========================================================================================================================================================================= |
23 | #include "qemu/module.h" | 19 | |
24 | 20 | -These board models all use Arm M-profile CPUs. | |
25 | #undef DEBUG_PUV3 | 21 | +These board models use Arm M-profile or R-profile CPUs. |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct PUV3OSTState { | 22 | |
27 | SysBusDevice parent_obj; | 23 | The Arm MPS2, MPS2+ and MPS3 dev boards are FPGA based (the 2+ has a |
28 | 24 | bigger FPGA but is otherwise the same as the 2; the 3 has a bigger | |
29 | MemoryRegion iomem; | 25 | @@ -XXX,XX +XXX,XX @@ FPGA image. |
30 | - QEMUBH *bh; | 26 | |
31 | qemu_irq irq; | 27 | QEMU models the following FPGA images: |
32 | ptimer_state *ptimer; | 28 | |
33 | 29 | +FPGA images using M-profile CPUs: | |
34 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset, | 30 | + |
35 | DPRINTF("offset 0x%x, value 0x%x\n", offset, value); | 31 | ``mps2-an385`` |
36 | switch (offset) { | 32 | Cortex-M3 as documented in Arm Application Note AN385 |
37 | case 0x00: /* Match Register 0 */ | 33 | ``mps2-an386`` |
38 | + ptimer_transaction_begin(s->ptimer); | 34 | @@ -XXX,XX +XXX,XX @@ QEMU models the following FPGA images: |
39 | s->reg_OSMR0 = value; | 35 | ``mps3-an547`` |
40 | if (s->reg_OSMR0 > s->reg_OSCR) { | 36 | Cortex-M55 on an MPS3, as documented in Arm Application Note AN547 |
41 | ptimer_set_count(s->ptimer, s->reg_OSMR0 - s->reg_OSCR); | 37 | |
42 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset, | 38 | +FPGA images using R-profile CPUs: |
43 | (0xffffffff - s->reg_OSCR)); | 39 | + |
44 | } | 40 | +``mps3-an536`` |
45 | ptimer_run(s->ptimer, 2); | 41 | + Dual Cortex-R52 on an MPS3, as documented in Arm Application Note AN536 |
46 | + ptimer_transaction_commit(s->ptimer); | 42 | + |
47 | break; | 43 | Differences between QEMU and real hardware: |
48 | case 0x14: /* Status Register */ | 44 | |
49 | assert(value == 0); | 45 | - AN385/AN386 remapping of low 16K of memory to either ZBT SSRAM1 or to |
50 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_realize(DeviceState *dev, Error **errp) | 46 | @@ -XXX,XX +XXX,XX @@ Differences between QEMU and real hardware: |
51 | 47 | flash, but only as simple ROM, so attempting to rewrite the flash | |
52 | sysbus_init_irq(sbd, &s->irq); | 48 | from the guest will fail |
53 | 49 | - QEMU does not model the USB controller in MPS3 boards | |
54 | - s->bh = qemu_bh_new(puv3_ost_tick, s); | 50 | +- AN536 does not support runtime control of CPU reset and halt via |
55 | - s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT); | 51 | + the SCC CFG_REG0 register. |
56 | + s->ptimer = ptimer_init(puv3_ost_tick, s, PTIMER_POLICY_DEFAULT); | 52 | +- AN536 does not support enabling or disabling the flash and ATCM |
57 | + ptimer_transaction_begin(s->ptimer); | 53 | + interfaces via the SCC CFG_REG1 register. |
58 | ptimer_set_freq(s->ptimer, 50 * 1000 * 1000); | 54 | +- AN536 does not support setting of the initial vector table |
59 | + ptimer_transaction_commit(s->ptimer); | 55 | + base address via the SCC CFG_REG6 and CFG_REG7 register config, |
60 | 56 | + and does not provide a mechanism for specifying these values at | |
61 | memory_region_init_io(&s->iomem, OBJECT(s), &puv3_ost_ops, s, "puv3_ost", | 57 | + startup, so all guest images must be built to start from TCM |
62 | PUV3_REGS_OFFSET); | 58 | + (i.e. to expect the interrupt vector base at 0 from reset). |
59 | +- AN536 defaults to only creating a single CPU; this is the equivalent | ||
60 | + of the way the real FPGA image usually runs with the second Cortex-R52 | ||
61 | + held in halt via the initial SCC CFG_REG0 register setting. You can | ||
62 | + create the second CPU with ``-smp 2``; both CPUs will then start | ||
63 | + execution immediately on startup. | ||
64 | + | ||
65 | +Note that for the AN536 the first UART is accessible only by | ||
66 | +CPU0, and the second UART is accessible only by CPU1. The | ||
67 | +first UART accessible shared between both CPUs is the third | ||
68 | +UART. Guest software might therefore be built to use either | ||
69 | +the first UART or the third UART; if you don't see any output | ||
70 | +from the UART you are looking at, try one of the others. | ||
71 | +(Even if the AN536 machine is started with a single CPU and so | ||
72 | +no "CPU1-only UART", the UART numbering remains the same, | ||
73 | +with the third UART being the first of the shared ones.) | ||
74 | |||
75 | Machine-specific options | ||
76 | """""""""""""""""""""""" | ||
63 | -- | 77 | -- |
64 | 2.20.1 | 78 | 2.34.1 |
65 | 79 | ||
66 | 80 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Create a function to compute the values of the TBFLAG_A32 bits | ||
4 | that will be cached, and are used by M-profile. | ||
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191018174431.1784-6-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/helper.c | 45 ++++++++++++++++++++++++++++++--------------- | ||
12 | 1 file changed, 30 insertions(+), 15 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el, | ||
19 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
20 | } | ||
21 | |||
22 | +static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | ||
23 | + ARMMMUIdx mmu_idx) | ||
24 | +{ | ||
25 | + uint32_t flags = 0; | ||
26 | + | ||
27 | + if (arm_v7m_is_handler_mode(env)) { | ||
28 | + flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | ||
29 | + } | ||
30 | + | ||
31 | + /* | ||
32 | + * v8M always applies stack limit checks unless CCR.STKOFHFNMIGN | ||
33 | + * is suppressing them because the requested execution priority | ||
34 | + * is less than 0. | ||
35 | + */ | ||
36 | + if (arm_feature(env, ARM_FEATURE_V8) && | ||
37 | + !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) && | ||
38 | + (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) { | ||
39 | + flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | ||
40 | + } | ||
41 | + | ||
42 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
43 | +} | ||
44 | + | ||
45 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
46 | ARMMMUIdx mmu_idx) | ||
47 | { | ||
48 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
49 | } | ||
50 | } else { | ||
51 | *pc = env->regs[15]; | ||
52 | - flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
53 | + | ||
54 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
55 | + flags = rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
56 | + } else { | ||
57 | + flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
58 | + } | ||
59 | + | ||
60 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
61 | flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len); | ||
62 | flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride); | ||
63 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
64 | } | ||
65 | } | ||
66 | |||
67 | - if (arm_v7m_is_handler_mode(env)) { | ||
68 | - flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | ||
69 | - } | ||
70 | - | ||
71 | - /* v8M always applies stack limit checks unless CCR.STKOFHFNMIGN is | ||
72 | - * suppressing them because the requested execution priority is less than 0. | ||
73 | - */ | ||
74 | - if (arm_feature(env, ARM_FEATURE_V8) && | ||
75 | - arm_feature(env, ARM_FEATURE_M) && | ||
76 | - !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) && | ||
77 | - (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) { | ||
78 | - flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | ||
79 | - } | ||
80 | - | ||
81 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
82 | FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | ||
83 | flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
84 | -- | ||
85 | 2.20.1 | ||
86 | |||
87 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Currently a trivial wrapper for rebuild_hflags_common_32. | ||
4 | |||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20191018174431.1784-8-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/helper.c | 8 +++++++- | ||
11 | 1 file changed, 7 insertions(+), 1 deletion(-) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | ||
18 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
19 | } | ||
20 | |||
21 | +static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el, | ||
22 | + ARMMMUIdx mmu_idx) | ||
23 | +{ | ||
24 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
25 | +} | ||
26 | + | ||
27 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
28 | ARMMMUIdx mmu_idx) | ||
29 | { | ||
30 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
31 | flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
32 | } | ||
33 | } else { | ||
34 | - flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
35 | + flags = rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
36 | } | ||
37 | |||
38 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
39 | -- | ||
40 | 2.20.1 | ||
41 | |||
42 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | There are 3 conditions that each enable this flag. M-profile always | ||
4 | enables; A-profile with EL1 as AA64 always enables. Both of these | ||
5 | conditions can easily be cached. The final condition relies on the | ||
6 | FPEXC register which we are not prepared to cache. | ||
7 | |||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20191018174431.1784-12-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu.h | 2 +- | ||
14 | target/arm/helper.c | 14 ++++++++++---- | ||
15 | 2 files changed, 11 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
22 | * the same thing as the current security state of the processor! | ||
23 | */ | ||
24 | FIELD(TBFLAG_A32, NS, 6, 1) | ||
25 | -FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */ | ||
26 | +FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Partially cached, minus FPEXC. */ | ||
27 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */ | ||
28 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
29 | /* For M profile only, set if FPCCR.LSPACT is set */ | ||
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/helper.c | ||
33 | +++ b/target/arm/helper.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | ||
35 | { | ||
36 | uint32_t flags = 0; | ||
37 | |||
38 | + /* v8M always enables the fpu. */ | ||
39 | + flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
40 | + | ||
41 | if (arm_v7m_is_handler_mode(env)) { | ||
42 | flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | ||
43 | } | ||
44 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el, | ||
45 | ARMMMUIdx mmu_idx) | ||
46 | { | ||
47 | uint32_t flags = rebuild_hflags_aprofile(env); | ||
48 | + | ||
49 | + if (arm_el_is_aa64(env, 1)) { | ||
50 | + flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
51 | + } | ||
52 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
53 | } | ||
54 | |||
55 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
56 | flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, | ||
57 | env->vfp.vec_stride); | ||
58 | } | ||
59 | + if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)) { | ||
60 | + flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
61 | + } | ||
62 | } | ||
63 | |||
64 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
65 | flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | ||
66 | - if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
67 | - || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
68 | - flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
69 | - } | ||
70 | pstate_for_ss = env->uncached_cpsr; | ||
71 | } | ||
72 | |||
73 | -- | ||
74 | 2.20.1 | ||
75 | |||
76 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | This function assumes nothing about the current state of the cpu, | ||
4 | and writes the computed value to env->hflags. | ||
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191018174431.1784-13-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/cpu.h | 6 ++++++ | ||
12 | target/arm/helper.c | 30 ++++++++++++++++++++++-------- | ||
13 | 2 files changed, 28 insertions(+), 8 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/cpu.h | ||
18 | +++ b/target/arm/cpu.h | ||
19 | @@ -XXX,XX +XXX,XX @@ void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, | ||
20 | void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, void | ||
21 | *opaque); | ||
22 | |||
23 | +/** | ||
24 | + * arm_rebuild_hflags: | ||
25 | + * Rebuild the cached TBFLAGS for arbitrary changed processor state. | ||
26 | + */ | ||
27 | +void arm_rebuild_hflags(CPUARMState *env); | ||
28 | + | ||
29 | /** | ||
30 | * aa32_vfp_dreg: | ||
31 | * Return a pointer to the Dn register within env in 32-bit mode. | ||
32 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/helper.c | ||
35 | +++ b/target/arm/helper.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
37 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
38 | } | ||
39 | |||
40 | +static uint32_t rebuild_hflags_internal(CPUARMState *env) | ||
41 | +{ | ||
42 | + int el = arm_current_el(env); | ||
43 | + int fp_el = fp_exception_el(env, el); | ||
44 | + ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
45 | + | ||
46 | + if (is_a64(env)) { | ||
47 | + return rebuild_hflags_a64(env, el, fp_el, mmu_idx); | ||
48 | + } else if (arm_feature(env, ARM_FEATURE_M)) { | ||
49 | + return rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
50 | + } else { | ||
51 | + return rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
52 | + } | ||
53 | +} | ||
54 | + | ||
55 | +void arm_rebuild_hflags(CPUARMState *env) | ||
56 | +{ | ||
57 | + env->hflags = rebuild_hflags_internal(env); | ||
58 | +} | ||
59 | + | ||
60 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
61 | target_ulong *cs_base, uint32_t *pflags) | ||
62 | { | ||
63 | - ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
64 | - int current_el = arm_current_el(env); | ||
65 | - int fp_el = fp_exception_el(env, current_el); | ||
66 | uint32_t flags, pstate_for_ss; | ||
67 | |||
68 | + flags = rebuild_hflags_internal(env); | ||
69 | + | ||
70 | if (is_a64(env)) { | ||
71 | *pc = env->pc; | ||
72 | - flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx); | ||
73 | if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
74 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | ||
75 | } | ||
76 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
77 | *pc = env->regs[15]; | ||
78 | |||
79 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
80 | - flags = rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
81 | - | ||
82 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
83 | FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) | ||
84 | != env->v7m.secure) { | ||
85 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
86 | flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
87 | } | ||
88 | } else { | ||
89 | - flags = rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
90 | - | ||
91 | /* | ||
92 | * Note that XSCALE_CPAR shares bits with VECSTRIDE. | ||
93 | * Note that VECLEN+VECSTRIDE are RES0 for M-profile. | ||
94 | -- | ||
95 | 2.20.1 | ||
96 | |||
97 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Begin setting, but not relying upon, env->hflags. | ||
4 | |||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20191018174431.1784-17-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | linux-user/syscall.c | 1 + | ||
11 | target/arm/cpu.c | 1 + | ||
12 | target/arm/helper-a64.c | 3 +++ | ||
13 | target/arm/helper.c | 2 ++ | ||
14 | target/arm/machine.c | 1 + | ||
15 | target/arm/op_helper.c | 1 + | ||
16 | 6 files changed, 9 insertions(+) | ||
17 | |||
18 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/linux-user/syscall.c | ||
21 | +++ b/linux-user/syscall.c | ||
22 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
23 | aarch64_sve_narrow_vq(env, vq); | ||
24 | } | ||
25 | env->vfp.zcr_el[1] = vq - 1; | ||
26 | + arm_rebuild_hflags(env); | ||
27 | ret = vq * 16; | ||
28 | } | ||
29 | return ret; | ||
30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/cpu.c | ||
33 | +++ b/target/arm/cpu.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
35 | |||
36 | hw_breakpoint_update_all(cpu); | ||
37 | hw_watchpoint_update_all(cpu); | ||
38 | + arm_rebuild_hflags(env); | ||
39 | } | ||
40 | |||
41 | bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
42 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/helper-a64.c | ||
45 | +++ b/target/arm/helper-a64.c | ||
46 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) | ||
47 | } else { | ||
48 | env->regs[15] = new_pc & ~0x3; | ||
49 | } | ||
50 | + helper_rebuild_hflags_a32(env, new_el); | ||
51 | qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to " | ||
52 | "AArch32 EL%d PC 0x%" PRIx32 "\n", | ||
53 | cur_el, new_el, env->regs[15]); | ||
54 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) | ||
55 | } | ||
56 | aarch64_restore_sp(env, new_el); | ||
57 | env->pc = new_pc; | ||
58 | + helper_rebuild_hflags_a64(env, new_el); | ||
59 | qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to " | ||
60 | "AArch64 EL%d PC 0x%" PRIx64 "\n", | ||
61 | cur_el, new_el, env->pc); | ||
62 | } | ||
63 | + | ||
64 | /* | ||
65 | * Note that cur_el can never be 0. If new_el is 0, then | ||
66 | * el0_a64 is return_to_aa64, else el0_a64 is ignored. | ||
67 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/arm/helper.c | ||
70 | +++ b/target/arm/helper.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static void take_aarch32_exception(CPUARMState *env, int new_mode, | ||
72 | env->regs[14] = env->regs[15] + offset; | ||
73 | } | ||
74 | env->regs[15] = newpc; | ||
75 | + arm_rebuild_hflags(env); | ||
76 | } | ||
77 | |||
78 | static void arm_cpu_do_interrupt_aarch32_hyp(CPUState *cs) | ||
79 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
80 | pstate_write(env, PSTATE_DAIF | new_mode); | ||
81 | env->aarch64 = 1; | ||
82 | aarch64_restore_sp(env, new_el); | ||
83 | + helper_rebuild_hflags_a64(env, new_el); | ||
84 | |||
85 | env->pc = addr; | ||
86 | |||
87 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
88 | index XXXXXXX..XXXXXXX 100644 | ||
89 | --- a/target/arm/machine.c | ||
90 | +++ b/target/arm/machine.c | ||
91 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | ||
92 | if (!kvm_enabled()) { | ||
93 | pmu_op_finish(&cpu->env); | ||
94 | } | ||
95 | + arm_rebuild_hflags(&cpu->env); | ||
96 | |||
97 | return 0; | ||
98 | } | ||
99 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/op_helper.c | ||
102 | +++ b/target/arm/op_helper.c | ||
103 | @@ -XXX,XX +XXX,XX @@ void HELPER(cpsr_write_eret)(CPUARMState *env, uint32_t val) | ||
104 | * state. Do the masking now. | ||
105 | */ | ||
106 | env->regs[15] &= (env->thumb ? ~1 : ~3); | ||
107 | + arm_rebuild_hflags(env); | ||
108 | |||
109 | qemu_mutex_lock_iothread(); | ||
110 | arm_call_el_change_hook(env_archcpu(env)); | ||
111 | -- | ||
112 | 2.20.1 | ||
113 | |||
114 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Continue setting, but not relying upon, env->hflags. | ||
4 | |||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20191018174431.1784-18-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-a64.c | 13 +++++++++++-- | ||
11 | target/arm/translate.c | 28 +++++++++++++++++++++++----- | ||
12 | 2 files changed, 34 insertions(+), 7 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/translate-a64.c | ||
17 | +++ b/target/arm/translate-a64.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
19 | if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | ||
20 | /* I/O operations must end the TB here (whether read or write) */ | ||
21 | s->base.is_jmp = DISAS_UPDATE; | ||
22 | - } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
23 | - /* We default to ending the TB on a coprocessor register write, | ||
24 | + } | ||
25 | + if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
26 | + /* | ||
27 | + * A write to any coprocessor regiser that ends a TB | ||
28 | + * must rebuild the hflags for the next TB. | ||
29 | + */ | ||
30 | + TCGv_i32 tcg_el = tcg_const_i32(s->current_el); | ||
31 | + gen_helper_rebuild_hflags_a64(cpu_env, tcg_el); | ||
32 | + tcg_temp_free_i32(tcg_el); | ||
33 | + /* | ||
34 | + * We default to ending the TB on a coprocessor register write, | ||
35 | * but allow this to be suppressed by the register definition | ||
36 | * (usually only necessary to work around guest bugs). | ||
37 | */ | ||
38 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/translate.c | ||
41 | +++ b/target/arm/translate.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
43 | ri = get_arm_cp_reginfo(s->cp_regs, | ||
44 | ENCODE_CP_REG(cpnum, is64, s->ns, crn, crm, opc1, opc2)); | ||
45 | if (ri) { | ||
46 | + bool need_exit_tb; | ||
47 | + | ||
48 | /* Check access permissions */ | ||
49 | if (!cp_access_ok(s->current_el, ri, isread)) { | ||
50 | return 1; | ||
51 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
52 | } | ||
53 | } | ||
54 | |||
55 | - if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | ||
56 | - /* I/O operations must end the TB here (whether read or write) */ | ||
57 | - gen_lookup_tb(s); | ||
58 | - } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
59 | - /* We default to ending the TB on a coprocessor register write, | ||
60 | + /* I/O operations must end the TB here (whether read or write) */ | ||
61 | + need_exit_tb = ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && | ||
62 | + (ri->type & ARM_CP_IO)); | ||
63 | + | ||
64 | + if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
65 | + /* | ||
66 | + * A write to any coprocessor regiser that ends a TB | ||
67 | + * must rebuild the hflags for the next TB. | ||
68 | + */ | ||
69 | + TCGv_i32 tcg_el = tcg_const_i32(s->current_el); | ||
70 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
71 | + gen_helper_rebuild_hflags_m32(cpu_env, tcg_el); | ||
72 | + } else { | ||
73 | + gen_helper_rebuild_hflags_a32(cpu_env, tcg_el); | ||
74 | + } | ||
75 | + tcg_temp_free_i32(tcg_el); | ||
76 | + /* | ||
77 | + * We default to ending the TB on a coprocessor register write, | ||
78 | * but allow this to be suppressed by the register definition | ||
79 | * (usually only necessary to work around guest bugs). | ||
80 | */ | ||
81 | + need_exit_tb = true; | ||
82 | + } | ||
83 | + if (need_exit_tb) { | ||
84 | gen_lookup_tb(s); | ||
85 | } | ||
86 | |||
87 | -- | ||
88 | 2.20.1 | ||
89 | |||
90 | diff view generated by jsdifflib |