1 | The big thing in here is RTH's caching-of-tb-flags patchset | 1 | The following changes since commit 003ba52a8b327180e284630b289c6ece5a3e08b9: |
---|---|---|---|
2 | which should improve TCG performance. | ||
3 | 2 | ||
4 | thanks | 3 | Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-02-16 11:16:39 +0000) |
5 | -- PMM | ||
6 | |||
7 | The following changes since commit 2152e740a8938b3bad73bfe1a01f8b94dab02d41: | ||
8 | |||
9 | Merge remote-tracking branch 'remotes/vivier2/tags/trivial-branch-pull-request' into staging (2019-10-22 12:03:03 +0100) | ||
10 | 4 | ||
11 | are available in the Git repository at: | 5 | are available in the Git repository at: |
12 | 6 | ||
13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20191022 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230216 |
14 | 8 | ||
15 | for you to fetch changes up to 833043a060f7d0e95ded88e61e992466305c0345: | 9 | for you to fetch changes up to caf01d6a435d9f4a95aeae2f9fc6cb8b889b1fb8: |
16 | 10 | ||
17 | hw/arm/digic4: Inline digic4_board_setup_ram() function (2019-10-22 14:21:57 +0100) | 11 | tests/qtest: Restrict tpm-tis-devices-{swtpm}-test to CONFIG_TCG (2023-02-16 16:28:53 +0000) |
18 | 12 | ||
19 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
20 | target-arm queue: | 14 | target-arm queue: |
21 | * Fix sign-extension for SMLAL* instructions | 15 | * Some mostly M-profile-related code cleanups |
22 | * aspeed: Add an AST2600 eval board | 16 | * avocado: Retire the boot_linux.py AArch64 TCG tests |
23 | * Various ptimer device conversions to new transaction API | 17 | * hw/arm/smmuv3: Add GBPA register |
24 | * Cache TB flags to avoid expensively recomputing them every time | 18 | * arm/virt: don't try to spell out the accelerator |
25 | * Add a dummy Samsung SDHCI controller model to exynos4 boards | 19 | * hw/arm: Attach PSPI module to NPCM7XX SoC |
26 | * Minor refactorings of RAM creation for some arm boards | 20 | * Some cleanup/refactoring patches aiming towards |
21 | allowing building Arm targets without CONFIG_TCG | ||
27 | 22 | ||
28 | ---------------------------------------------------------------- | 23 | ---------------------------------------------------------------- |
29 | Cédric Le Goater (1): | 24 | Alex Bennée (1): |
30 | aspeed: Add an AST2600 eval board | 25 | tests/avocado: retire the Aarch64 TCG tests from boot_linux.py |
31 | 26 | ||
32 | Guenter Roeck (1): | 27 | Claudio Fontana (3): |
33 | hw/timer/exynos4210_mct: Initialize ptimer before starting it | 28 | target/arm: rename handle_semihosting to tcg_handle_semihosting |
29 | target/arm: wrap psci call with tcg_enabled | ||
30 | target/arm: wrap call to aarch64_sve_change_el in tcg_enabled() | ||
34 | 31 | ||
35 | Peter Maydell (7): | 32 | Cornelia Huck (1): |
36 | hw/timer/arm_mptimer.c: Undo accidental rename of arm_mptimer_init() | 33 | arm/virt: don't try to spell out the accelerator |
37 | hw/timer/puv3_ost.c: Switch to transaction-based ptimer API | ||
38 | hw/timer/sh_timer: Switch to transaction-based ptimer API | ||
39 | hw/timer/lm32_timer: Switch to transaction-based ptimer API | ||
40 | hw/timer/altera_timer.c: Switch to transaction-based ptimer API | ||
41 | hw/watchdog/etraxfs_timer.c: Switch to transaction-based ptimer API | ||
42 | hw/m68k/mcf5208.c: Switch to transaction-based ptimer API | ||
43 | 34 | ||
44 | Philippe Mathieu-Daudé (9): | 35 | Fabiano Rosas (7): |
45 | hw/sd/sdhci: Add a comment to distinct the i.MX eSDHC functions | 36 | target/arm: Move PC alignment check |
46 | hw/sd/sdhci: Add dummy Samsung SDHCI controller | 37 | target/arm: Move cpregs code out of cpu.h |
47 | hw/arm/exynos4210: Use the Samsung s3c SDHCI controller | 38 | tests/avocado: Skip tests that require a missing accelerator |
48 | hw/arm/xilinx_zynq: Use the IEC binary prefix definitions | 39 | tests/avocado: Tag TCG tests with accel:tcg |
49 | hw/arm/mps2: Use the IEC binary prefix definitions | 40 | target/arm: Use "max" as default cpu for the virt machine with KVM |
50 | hw/arm/collie: Create the RAM in the board | 41 | tests/qtest: arm-cpu-features: Match tests to required accelerators |
51 | hw/arm/omap2: Create the RAM in the board | 42 | tests/qtest: Restrict tpm-tis-devices-{swtpm}-test to CONFIG_TCG |
52 | hw/arm/omap1: Create the RAM in the board | ||
53 | hw/arm/digic4: Inline digic4_board_setup_ram() function | ||
54 | 43 | ||
55 | Richard Henderson (23): | 44 | Hao Wu (3): |
56 | target/arm: Fix sign-extension for SMLAL* | 45 | MAINTAINERS: Add myself to maintainers and remove Havard |
57 | target/arm: Split out rebuild_hflags_common | 46 | hw/ssi: Add Nuvoton PSPI Module |
58 | target/arm: Split out rebuild_hflags_a64 | 47 | hw/arm: Attach PSPI module to NPCM7XX SoC |
59 | target/arm: Split out rebuild_hflags_common_32 | ||
60 | target/arm: Split arm_cpu_data_is_big_endian | ||
61 | target/arm: Split out rebuild_hflags_m32 | ||
62 | target/arm: Reduce tests vs M-profile in cpu_get_tb_cpu_state | ||
63 | target/arm: Split out rebuild_hflags_a32 | ||
64 | target/arm: Split out rebuild_hflags_aprofile | ||
65 | target/arm: Hoist XSCALE_CPAR, VECLEN, VECSTRIDE in cpu_get_tb_cpu_state | ||
66 | target/arm: Simplify set of PSTATE_SS in cpu_get_tb_cpu_state | ||
67 | target/arm: Hoist computation of TBFLAG_A32.VFPEN | ||
68 | target/arm: Add arm_rebuild_hflags | ||
69 | target/arm: Split out arm_mmu_idx_el | ||
70 | target/arm: Hoist store to cs_base in cpu_get_tb_cpu_state | ||
71 | target/arm: Add HELPER(rebuild_hflags_{a32, a64, m32}) | ||
72 | target/arm: Rebuild hflags at EL changes | ||
73 | target/arm: Rebuild hflags at MSR writes | ||
74 | target/arm: Rebuild hflags at CPSR writes | ||
75 | target/arm: Rebuild hflags at Xscale SCTLR writes | ||
76 | target/arm: Rebuild hflags for M-profile | ||
77 | target/arm: Rebuild hflags for M-profile NVIC | ||
78 | target/arm: Rely on hflags correct in cpu_get_tb_cpu_state | ||
79 | 48 | ||
80 | hw/arm/strongarm.h | 4 +- | 49 | Jean-Philippe Brucker (2): |
81 | include/hw/arm/aspeed.h | 1 + | 50 | hw/arm/smmu-common: Support 64-bit addresses |
82 | include/hw/arm/omap.h | 10 +- | 51 | hw/arm/smmu-common: Fix TTB1 handling |
83 | include/hw/sd/sdhci.h | 2 + | ||
84 | target/arm/cpu.h | 84 ++++++---- | ||
85 | target/arm/helper.h | 4 + | ||
86 | target/arm/internals.h | 9 ++ | ||
87 | hw/arm/aspeed.c | 23 +++ | ||
88 | hw/arm/collie.c | 8 +- | ||
89 | hw/arm/digic_boards.c | 9 +- | ||
90 | hw/arm/exynos4210.c | 2 +- | ||
91 | hw/arm/mps2-tz.c | 3 +- | ||
92 | hw/arm/mps2.c | 3 +- | ||
93 | hw/arm/nseries.c | 10 +- | ||
94 | hw/arm/omap1.c | 12 +- | ||
95 | hw/arm/omap2.c | 13 +- | ||
96 | hw/arm/omap_sx1.c | 8 +- | ||
97 | hw/arm/palm.c | 8 +- | ||
98 | hw/arm/strongarm.c | 7 +- | ||
99 | hw/arm/xilinx_zynq.c | 3 +- | ||
100 | hw/intc/armv7m_nvic.c | 22 +-- | ||
101 | hw/m68k/mcf5208.c | 9 +- | ||
102 | hw/sd/sdhci.c | 68 +++++++- | ||
103 | hw/timer/altera_timer.c | 13 +- | ||
104 | hw/timer/arm_mptimer.c | 4 +- | ||
105 | hw/timer/etraxfs_timer.c | 23 +-- | ||
106 | hw/timer/exynos4210_mct.c | 2 +- | ||
107 | hw/timer/lm32_timer.c | 13 +- | ||
108 | hw/timer/puv3_ost.c | 9 +- | ||
109 | hw/timer/sh_timer.c | 13 +- | ||
110 | linux-user/syscall.c | 1 + | ||
111 | target/arm/cpu.c | 1 + | ||
112 | target/arm/helper-a64.c | 3 + | ||
113 | target/arm/helper.c | 393 +++++++++++++++++++++++++++++---------------- | ||
114 | target/arm/m_helper.c | 6 + | ||
115 | target/arm/machine.c | 1 + | ||
116 | target/arm/op_helper.c | 4 + | ||
117 | target/arm/translate-a64.c | 13 +- | ||
118 | target/arm/translate.c | 37 ++++- | ||
119 | 39 files changed, 588 insertions(+), 270 deletions(-) | ||
120 | 52 | ||
53 | Mostafa Saleh (1): | ||
54 | hw/arm/smmuv3: Add GBPA register | ||
55 | |||
56 | Philippe Mathieu-Daudé (12): | ||
57 | hw/intc/armv7m_nvic: Use OBJECT_DECLARE_SIMPLE_TYPE() macro | ||
58 | target/arm: Simplify arm_v7m_mmu_idx_for_secstate() for user emulation | ||
59 | target/arm: Reduce arm_v7m_mmu_idx_[all/for_secstate_and_priv]() scope | ||
60 | target/arm: Constify ID_PFR1 on user emulation | ||
61 | target/arm: Convert CPUARMState::eabi to boolean | ||
62 | target/arm: Avoid resetting CPUARMState::eabi field | ||
63 | target/arm: Restrict CPUARMState::gicv3state to sysemu | ||
64 | target/arm: Restrict CPUARMState::arm_boot_info to sysemu | ||
65 | target/arm: Restrict CPUARMState::nvic to sysemu | ||
66 | target/arm: Store CPUARMState::nvic as NVICState* | ||
67 | target/arm: Declare CPU <-> NVIC helpers in 'hw/intc/armv7m_nvic.h' | ||
68 | hw/arm: Add missing XLNX_ZYNQMP_ARM -> USB_DWC3 Kconfig dependency | ||
69 | |||
70 | MAINTAINERS | 8 +- | ||
71 | docs/system/arm/nuvoton.rst | 2 +- | ||
72 | hw/arm/smmuv3-internal.h | 7 + | ||
73 | include/hw/arm/npcm7xx.h | 2 + | ||
74 | include/hw/arm/smmu-common.h | 2 - | ||
75 | include/hw/arm/smmuv3.h | 1 + | ||
76 | include/hw/intc/armv7m_nvic.h | 128 +++++++++++++++++- | ||
77 | include/hw/ssi/npcm_pspi.h | 53 ++++++++ | ||
78 | linux-user/user-internals.h | 2 +- | ||
79 | target/arm/cpregs.h | 98 ++++++++++++++ | ||
80 | target/arm/cpu.h | 228 ++------------------------------- | ||
81 | target/arm/internals.h | 14 -- | ||
82 | hw/arm/npcm7xx.c | 25 +++- | ||
83 | hw/arm/smmu-common.c | 4 +- | ||
84 | hw/arm/smmuv3.c | 43 ++++++- | ||
85 | hw/arm/virt.c | 10 +- | ||
86 | hw/intc/armv7m_nvic.c | 38 ++---- | ||
87 | hw/ssi/npcm_pspi.c | 221 ++++++++++++++++++++++++++++++++ | ||
88 | linux-user/arm/cpu_loop.c | 4 +- | ||
89 | target/arm/cpu.c | 5 +- | ||
90 | target/arm/cpu_tcg.c | 3 + | ||
91 | target/arm/helper.c | 31 +++-- | ||
92 | target/arm/m_helper.c | 86 +++++++------ | ||
93 | target/arm/machine.c | 18 +-- | ||
94 | tests/qtest/arm-cpu-features.c | 28 ++-- | ||
95 | hw/arm/Kconfig | 1 + | ||
96 | hw/ssi/meson.build | 2 +- | ||
97 | hw/ssi/trace-events | 5 + | ||
98 | tests/avocado/avocado_qemu/__init__.py | 4 + | ||
99 | tests/avocado/boot_linux.py | 48 ++----- | ||
100 | tests/avocado/boot_linux_console.py | 1 + | ||
101 | tests/avocado/machine_aarch64_virt.py | 63 ++++++++- | ||
102 | tests/avocado/reverse_debugging.py | 8 ++ | ||
103 | tests/qtest/meson.build | 4 +- | ||
104 | 34 files changed, 798 insertions(+), 399 deletions(-) | ||
105 | create mode 100644 include/hw/ssi/npcm_pspi.h | ||
106 | create mode 100644 hw/ssi/npcm_pspi.c | ||
107 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | The 32-bit product should be sign-extended, not zero-extended. | ||
4 | |||
5 | Fixes: ea96b374641b | ||
6 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
10 | Message-id: 20190912183058.17947-1-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/translate.c | 4 +++- | ||
14 | 1 file changed, 3 insertions(+), 1 deletion(-) | ||
15 | |||
16 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/translate.c | ||
19 | +++ b/target/arm/translate.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static bool op_smlaxxx(DisasContext *s, arg_rrrr *a, | ||
21 | case 2: | ||
22 | tl = load_reg(s, a->ra); | ||
23 | th = load_reg(s, a->rd); | ||
24 | - t1 = tcg_const_i32(0); | ||
25 | + /* Sign-extend the 32-bit product to 64 bits. */ | ||
26 | + t1 = tcg_temp_new_i32(); | ||
27 | + tcg_gen_sari_i32(t1, t0, 31); | ||
28 | tcg_gen_add2_i32(tl, th, tl, th, t0, t1); | ||
29 | tcg_temp_free_i32(t0); | ||
30 | tcg_temp_free_i32(t1); | ||
31 | -- | ||
32 | 2.20.1 | ||
33 | |||
34 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | Define the board with 1 GiB of RAM but some boards can have up to 2 | ||
4 | GiB. | ||
5 | |||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
8 | Message-id: 20191016090745.15334-1-clg@kaod.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/aspeed.h | 1 + | ||
12 | hw/arm/aspeed.c | 23 +++++++++++++++++++++++ | ||
13 | 2 files changed, 24 insertions(+) | ||
14 | |||
15 | diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/include/hw/arm/aspeed.h | ||
18 | +++ b/include/hw/arm/aspeed.h | ||
19 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardConfig { | ||
20 | const char *desc; | ||
21 | const char *soc_name; | ||
22 | uint32_t hw_strap1; | ||
23 | + uint32_t hw_strap2; | ||
24 | const char *fmc_model; | ||
25 | const char *spi_model; | ||
26 | uint32_t num_cs; | ||
27 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/hw/arm/aspeed.c | ||
30 | +++ b/hw/arm/aspeed.c | ||
31 | @@ -XXX,XX +XXX,XX @@ struct AspeedBoardState { | ||
32 | /* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */ | ||
33 | #define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1 | ||
34 | |||
35 | +/* AST2600 evb hardware value */ | ||
36 | +#define AST2600_EVB_HW_STRAP1 0x000000C0 | ||
37 | +#define AST2600_EVB_HW_STRAP2 0x00000003 | ||
38 | + | ||
39 | /* | ||
40 | * The max ram region is for firmwares that scan the address space | ||
41 | * with load/store to guess how much RAM the SoC has. | ||
42 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
43 | &error_abort); | ||
44 | object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap1, "hw-strap1", | ||
45 | &error_abort); | ||
46 | + object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap2, "hw-strap2", | ||
47 | + &error_abort); | ||
48 | object_property_set_int(OBJECT(&bmc->soc), cfg->num_cs, "num-cs", | ||
49 | &error_abort); | ||
50 | object_property_set_int(OBJECT(&bmc->soc), machine->smp.cpus, "num-cpus", | ||
51 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
52 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
53 | } | ||
54 | |||
55 | +static void ast2600_evb_i2c_init(AspeedBoardState *bmc) | ||
56 | +{ | ||
57 | + /* Start with some devices on our I2C busses */ | ||
58 | + ast2500_evb_i2c_init(bmc); | ||
59 | +} | ||
60 | + | ||
61 | static void romulus_bmc_i2c_init(AspeedBoardState *bmc) | ||
62 | { | ||
63 | AspeedSoCState *soc = &bmc->soc; | ||
64 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
65 | .num_cs = 2, | ||
66 | .i2c_init = witherspoon_bmc_i2c_init, | ||
67 | .ram = 512 * MiB, | ||
68 | + }, { | ||
69 | + .name = MACHINE_TYPE_NAME("ast2600-evb"), | ||
70 | + .desc = "Aspeed AST2600 EVB (Cortex A7)", | ||
71 | + .soc_name = "ast2600-a0", | ||
72 | + .hw_strap1 = AST2600_EVB_HW_STRAP1, | ||
73 | + .hw_strap2 = AST2600_EVB_HW_STRAP2, | ||
74 | + .fmc_model = "w25q512jv", | ||
75 | + .spi_model = "mx66u51235f", | ||
76 | + .num_cs = 1, | ||
77 | + .i2c_init = ast2600_evb_i2c_init, | ||
78 | + .ram = 1 * GiB, | ||
79 | }, | ||
80 | }; | ||
81 | |||
82 | -- | ||
83 | 2.20.1 | ||
84 | |||
85 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Having the RAM creation code in a separate function is not | 3 | Manually convert to OBJECT_DECLARE_SIMPLE_TYPE() macro, |
4 | very helpful. Move this code directly inside the board_init() | 4 | similarly to automatic conversion from commit 8063396bf3 |
5 | function, this will later allow the board to have the QOM | 5 | ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). |
6 | ownership of the RAM. | ||
7 | 6 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | Message-id: 20230206223502.25122-2-philmd@linaro.org |
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Message-id: 20191021190653.9511-7-philmd@redhat.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | hw/arm/digic_boards.c | 9 ++------- | 12 | include/hw/intc/armv7m_nvic.h | 5 +---- |
15 | 1 file changed, 2 insertions(+), 7 deletions(-) | 13 | 1 file changed, 1 insertion(+), 4 deletions(-) |
16 | 14 | ||
17 | diff --git a/hw/arm/digic_boards.c b/hw/arm/digic_boards.c | 15 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/digic_boards.c | 17 | --- a/include/hw/intc/armv7m_nvic.h |
20 | +++ b/hw/arm/digic_boards.c | 18 | +++ b/include/hw/intc/armv7m_nvic.h |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct DigicBoard { | 19 | @@ -XXX,XX +XXX,XX @@ |
22 | const char *rom1_def_filename; | 20 | #include "qom/object.h" |
23 | } DigicBoard; | 21 | |
24 | 22 | #define TYPE_NVIC "armv7m_nvic" | |
25 | -static void digic4_board_setup_ram(DigicBoardState *s, hwaddr ram_size) | ||
26 | -{ | ||
27 | - memory_region_allocate_system_memory(&s->ram, NULL, "ram", ram_size); | ||
28 | - memory_region_add_subregion(get_system_memory(), 0, &s->ram); | ||
29 | -} | ||
30 | - | 23 | - |
31 | static void digic4_board_init(DigicBoard *board) | 24 | -typedef struct NVICState NVICState; |
32 | { | 25 | -DECLARE_INSTANCE_CHECKER(NVICState, NVIC, |
33 | Error *err = NULL; | 26 | - TYPE_NVIC) |
34 | @@ -XXX,XX +XXX,XX @@ static void digic4_board_init(DigicBoard *board) | 27 | +OBJECT_DECLARE_SIMPLE_TYPE(NVICState, NVIC) |
35 | exit(1); | 28 | |
36 | } | 29 | /* Highest permitted number of exceptions (architectural limit) */ |
37 | 30 | #define NVIC_MAX_VECTORS 512 | |
38 | - digic4_board_setup_ram(s, board->ram_size); | ||
39 | + memory_region_allocate_system_memory(&s->ram, NULL, "ram", board->ram_size); | ||
40 | + memory_region_add_subregion(get_system_memory(), 0, &s->ram); | ||
41 | |||
42 | if (board->add_rom0) { | ||
43 | board->add_rom0(s, DIGIC4_ROM0_BASE, board->rom0_def_filename); | ||
44 | -- | 31 | -- |
45 | 2.20.1 | 32 | 2.34.1 |
46 | 33 | ||
47 | 34 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | Suggested-by: Richard Henderson <richard.henderson@linaro.org> |
4 | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Message-id: 20230206223502.25122-3-philmd@linaro.org |
7 | Message-id: 20191018174431.1784-21-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 8 | --- |
10 | target/arm/m_helper.c | 6 ++++++ | 9 | target/arm/m_helper.c | 11 ++++++++--- |
11 | target/arm/translate.c | 5 ++++- | 10 | 1 file changed, 8 insertions(+), 3 deletions(-) |
12 | 2 files changed, 10 insertions(+), 1 deletion(-) | ||
13 | 11 | ||
14 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/m_helper.c | 14 | --- a/target/arm/m_helper.c |
17 | +++ b/target/arm/m_helper.c | 15 | +++ b/target/arm/m_helper.c |
18 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | 16 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) |
19 | switch_v7m_security_state(env, dest & 1); | 17 | return 0; |
20 | env->thumb = 1; | ||
21 | env->regs[15] = dest & ~1; | ||
22 | + arm_rebuild_hflags(env); | ||
23 | } | 18 | } |
24 | 19 | ||
25 | void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | 20 | -#else |
26 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | 21 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) |
27 | switch_v7m_security_state(env, 0); | 22 | +{ |
28 | env->thumb = 1; | 23 | + return ARMMMUIdx_MUser; |
29 | env->regs[15] = dest; | 24 | +} |
30 | + arm_rebuild_hflags(env); | 25 | + |
26 | +#else /* !CONFIG_USER_ONLY */ | ||
27 | |||
28 | /* | ||
29 | * What kind of stack write are we doing? This affects how exceptions | ||
30 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
31 | return tt_resp; | ||
31 | } | 32 | } |
32 | 33 | ||
33 | static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | 34 | -#endif /* !CONFIG_USER_ONLY */ |
34 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 35 | - |
35 | env->regs[14] = lr; | 36 | ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, |
36 | env->regs[15] = addr & 0xfffffffe; | 37 | bool secstate, bool priv, bool negpri) |
37 | env->thumb = addr & 1; | 38 | { |
38 | + arm_rebuild_hflags(env); | 39 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) |
40 | |||
41 | return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv); | ||
39 | } | 42 | } |
40 | 43 | + | |
41 | static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | 44 | +#endif /* !CONFIG_USER_ONLY */ |
42 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
43 | |||
44 | /* Otherwise, we have a successful exception exit. */ | ||
45 | arm_clear_exclusive(env); | ||
46 | + arm_rebuild_hflags(env); | ||
47 | qemu_log_mask(CPU_LOG_INT, "...successful exception return\n"); | ||
48 | } | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ static bool do_v7m_function_return(ARMCPU *cpu) | ||
51 | xpsr_write(env, 0, XPSR_IT); | ||
52 | env->thumb = newpc & 1; | ||
53 | env->regs[15] = newpc & ~1; | ||
54 | + arm_rebuild_hflags(env); | ||
55 | |||
56 | qemu_log_mask(CPU_LOG_INT, "...function return successful\n"); | ||
57 | return true; | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
59 | switch_v7m_security_state(env, true); | ||
60 | xpsr_write(env, 0, XPSR_IT); | ||
61 | env->regs[15] += 4; | ||
62 | + arm_rebuild_hflags(env); | ||
63 | return true; | ||
64 | |||
65 | gen_invep: | ||
66 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/translate.c | ||
69 | +++ b/target/arm/translate.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) | ||
71 | |||
72 | static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | ||
73 | { | ||
74 | - TCGv_i32 addr, reg; | ||
75 | + TCGv_i32 addr, reg, el; | ||
76 | |||
77 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | ||
78 | return false; | ||
79 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | ||
80 | gen_helper_v7m_msr(cpu_env, addr, reg); | ||
81 | tcg_temp_free_i32(addr); | ||
82 | tcg_temp_free_i32(reg); | ||
83 | + el = tcg_const_i32(s->current_el); | ||
84 | + gen_helper_rebuild_hflags_m32(cpu_env, el); | ||
85 | + tcg_temp_free_i32(el); | ||
86 | gen_lookup_tb(s); | ||
87 | return true; | ||
88 | } | ||
89 | -- | 45 | -- |
90 | 2.20.1 | 46 | 2.34.1 |
91 | 47 | ||
92 | 48 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Avoid calling arm_current_el() twice. | 3 | arm_v7m_mmu_idx_all() and arm_v7m_mmu_idx_for_secstate_and_priv() |
4 | are only used for system emulation in m_helper.c. | ||
5 | Move the definitions to avoid prototype forward declarations. | ||
4 | 6 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Message-id: 20230206223502.25122-4-philmd@linaro.org |
8 | Message-id: 20191018174431.1784-14-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | target/arm/internals.h | 9 +++++++++ | 12 | target/arm/internals.h | 14 -------- |
12 | target/arm/helper.c | 12 +++++++----- | 13 | target/arm/m_helper.c | 74 +++++++++++++++++++++--------------------- |
13 | 2 files changed, 16 insertions(+), 5 deletions(-) | 14 | 2 files changed, 37 insertions(+), 51 deletions(-) |
14 | 15 | ||
15 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 16 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/internals.h | 18 | --- a/target/arm/internals.h |
18 | +++ b/target/arm/internals.h | 19 | +++ b/target/arm/internals.h |
19 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_virq(ARMCPU *cpu); | 20 | @@ -XXX,XX +XXX,XX @@ static inline ARMMMUIdx core_to_aa64_mmu_idx(int mmu_idx) |
20 | */ | 21 | |
21 | void arm_cpu_update_vfiq(ARMCPU *cpu); | 22 | int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx); |
22 | 23 | ||
23 | +/** | 24 | -/* |
24 | + * arm_mmu_idx_el: | 25 | - * Return the MMU index for a v7M CPU with all relevant information |
25 | + * @env: The cpu environment | 26 | - * manually specified. |
26 | + * @el: The EL to use. | 27 | - */ |
27 | + * | 28 | -ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, |
28 | + * Return the full ARMMMUIdx for the translation regime for EL. | 29 | - bool secstate, bool priv, bool negpri); |
29 | + */ | 30 | - |
30 | +ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el); | 31 | -/* |
32 | - * Return the MMU index for a v7M CPU in the specified security and | ||
33 | - * privilege state. | ||
34 | - */ | ||
35 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
36 | - bool secstate, bool priv); | ||
37 | - | ||
38 | /* Return the MMU index for a v7M CPU in the specified security state */ | ||
39 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate); | ||
40 | |||
41 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/m_helper.c | ||
44 | +++ b/target/arm/m_helper.c | ||
45 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | ||
46 | |||
47 | #else /* !CONFIG_USER_ONLY */ | ||
48 | |||
49 | +static ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
50 | + bool secstate, bool priv, bool negpri) | ||
51 | +{ | ||
52 | + ARMMMUIdx mmu_idx = ARM_MMU_IDX_M; | ||
31 | + | 53 | + |
32 | /** | 54 | + if (priv) { |
33 | * arm_mmu_idx: | 55 | + mmu_idx |= ARM_MMU_IDX_M_PRIV; |
34 | * @env: The cpu environment | 56 | + } |
35 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 57 | + |
36 | index XXXXXXX..XXXXXXX 100644 | 58 | + if (negpri) { |
37 | --- a/target/arm/helper.c | 59 | + mmu_idx |= ARM_MMU_IDX_M_NEGPRI; |
38 | +++ b/target/arm/helper.c | 60 | + } |
39 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | 61 | + |
40 | } | 62 | + if (secstate) { |
41 | #endif | 63 | + mmu_idx |= ARM_MMU_IDX_M_S; |
42 | 64 | + } | |
43 | -ARMMMUIdx arm_mmu_idx(CPUARMState *env) | 65 | + |
44 | +ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el) | 66 | + return mmu_idx; |
45 | { | ||
46 | - int el; | ||
47 | - | ||
48 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
49 | return arm_v7m_mmu_idx_for_secstate(env, env->v7m.secure); | ||
50 | } | ||
51 | |||
52 | - el = arm_current_el(env); | ||
53 | if (el < 2 && arm_is_secure_below_el3(env)) { | ||
54 | return ARMMMUIdx_S1SE0 + el; | ||
55 | } else { | ||
56 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx(CPUARMState *env) | ||
57 | } | ||
58 | } | ||
59 | |||
60 | +ARMMMUIdx arm_mmu_idx(CPUARMState *env) | ||
61 | +{ | ||
62 | + return arm_mmu_idx_el(env, arm_current_el(env)); | ||
63 | +} | 67 | +} |
64 | + | 68 | + |
65 | int cpu_mmu_index(CPUARMState *env, bool ifetch) | 69 | +static ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, |
66 | { | 70 | + bool secstate, bool priv) |
67 | return arm_to_core_mmu_idx(arm_mmu_idx(env)); | 71 | +{ |
68 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_internal(CPUARMState *env) | 72 | + bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate); |
69 | { | 73 | + |
70 | int el = arm_current_el(env); | 74 | + return arm_v7m_mmu_idx_all(env, secstate, priv, negpri); |
71 | int fp_el = fp_exception_el(env, el); | 75 | +} |
72 | - ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 76 | + |
73 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | 77 | +/* Return the MMU index for a v7M CPU in the specified security state */ |
74 | 78 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | |
75 | if (is_a64(env)) { | 79 | +{ |
76 | return rebuild_hflags_a64(env, el, fp_el, mmu_idx); | 80 | + bool priv = arm_v7m_is_handler_mode(env) || |
81 | + !(env->v7m.control[secstate] & 1); | ||
82 | + | ||
83 | + return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv); | ||
84 | +} | ||
85 | + | ||
86 | /* | ||
87 | * What kind of stack write are we doing? This affects how exceptions | ||
88 | * generated during the stacking are treated. | ||
89 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
90 | return tt_resp; | ||
91 | } | ||
92 | |||
93 | -ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
94 | - bool secstate, bool priv, bool negpri) | ||
95 | -{ | ||
96 | - ARMMMUIdx mmu_idx = ARM_MMU_IDX_M; | ||
97 | - | ||
98 | - if (priv) { | ||
99 | - mmu_idx |= ARM_MMU_IDX_M_PRIV; | ||
100 | - } | ||
101 | - | ||
102 | - if (negpri) { | ||
103 | - mmu_idx |= ARM_MMU_IDX_M_NEGPRI; | ||
104 | - } | ||
105 | - | ||
106 | - if (secstate) { | ||
107 | - mmu_idx |= ARM_MMU_IDX_M_S; | ||
108 | - } | ||
109 | - | ||
110 | - return mmu_idx; | ||
111 | -} | ||
112 | - | ||
113 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
114 | - bool secstate, bool priv) | ||
115 | -{ | ||
116 | - bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate); | ||
117 | - | ||
118 | - return arm_v7m_mmu_idx_all(env, secstate, priv, negpri); | ||
119 | -} | ||
120 | - | ||
121 | -/* Return the MMU index for a v7M CPU in the specified security state */ | ||
122 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | ||
123 | -{ | ||
124 | - bool priv = arm_v7m_is_handler_mode(env) || | ||
125 | - !(env->v7m.control[secstate] & 1); | ||
126 | - | ||
127 | - return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv); | ||
128 | -} | ||
129 | - | ||
130 | #endif /* !CONFIG_USER_ONLY */ | ||
77 | -- | 131 | -- |
78 | 2.20.1 | 132 | 2.34.1 |
79 | 133 | ||
80 | 134 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
4 | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | |
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20230206223502.25122-5-philmd@linaro.org |
6 | Message-id: 20191018174431.1784-20-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 7 | --- |
10 | target/arm/helper.c | 10 ++++++++++ | 8 | target/arm/helper.c | 12 ++++++++++-- |
11 | 1 file changed, 10 insertions(+) | 9 | 1 file changed, 10 insertions(+), 2 deletions(-) |
12 | 10 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 11 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 13 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/helper.c | 14 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 15 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) |
18 | /* ??? Lots of these bits are not implemented. */ | 16 | } |
19 | /* This may enable/disable the MMU, so do a TLB flush. */ | ||
20 | tlb_flush(CPU(cpu)); | ||
21 | + | ||
22 | + if (ri->type & ARM_CP_SUPPRESS_TB_END) { | ||
23 | + /* | ||
24 | + * Normally we would always end the TB on an SCTLR write; see the | ||
25 | + * comment in ARMCPRegInfo sctlr initialization below for why Xscale | ||
26 | + * is special. Setting ARM_CP_SUPPRESS_TB_END also stops the rebuild | ||
27 | + * of hflags from the translator, so do it here. | ||
28 | + */ | ||
29 | + arm_rebuild_hflags(env); | ||
30 | + } | ||
31 | } | 17 | } |
32 | 18 | ||
33 | static CPAccessResult fpexc32_access(CPUARMState *env, const ARMCPRegInfo *ri, | 19 | +#ifndef CONFIG_USER_ONLY |
20 | /* | ||
21 | * We don't know until after realize whether there's a GICv3 | ||
22 | * attached, and that is what registers the gicv3 sysregs. | ||
23 | @@ -XXX,XX +XXX,XX @@ static uint64_t id_pfr1_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
24 | return pfr1; | ||
25 | } | ||
26 | |||
27 | -#ifndef CONFIG_USER_ONLY | ||
28 | static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
29 | { | ||
30 | ARMCPU *cpu = env_archcpu(env); | ||
31 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
32 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 1, | ||
33 | .access = PL1_R, .type = ARM_CP_NO_RAW, | ||
34 | .accessfn = access_aa32_tid3, | ||
35 | +#ifdef CONFIG_USER_ONLY | ||
36 | + .type = ARM_CP_CONST, | ||
37 | + .resetvalue = cpu->isar.id_pfr1, | ||
38 | +#else | ||
39 | + .type = ARM_CP_NO_RAW, | ||
40 | + .accessfn = access_aa32_tid3, | ||
41 | .readfn = id_pfr1_read, | ||
42 | - .writefn = arm_cp_write_ignore }, | ||
43 | + .writefn = arm_cp_write_ignore | ||
44 | +#endif | ||
45 | + }, | ||
46 | { .name = "ID_DFR0", .state = ARM_CP_STATE_BOTH, | ||
47 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 2, | ||
48 | .access = PL1_R, .type = ARM_CP_CONST, | ||
34 | -- | 49 | -- |
35 | 2.20.1 | 50 | 2.34.1 |
36 | 51 | ||
37 | 52 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | There are 3 conditions that each enable this flag. M-profile always | 3 | Suggested-by: Richard Henderson <richard.henderson@linaro.org> |
4 | enables; A-profile with EL1 as AA64 always enables. Both of these | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | conditions can easily be cached. The final condition relies on the | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | FPEXC register which we are not prepared to cache. | 6 | Message-id: 20230206223502.25122-6-philmd@linaro.org |
7 | |||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20191018174431.1784-12-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 8 | --- |
13 | target/arm/cpu.h | 2 +- | 9 | linux-user/user-internals.h | 2 +- |
14 | target/arm/helper.c | 14 ++++++++++---- | 10 | target/arm/cpu.h | 2 +- |
15 | 2 files changed, 11 insertions(+), 5 deletions(-) | 11 | linux-user/arm/cpu_loop.c | 4 ++-- |
12 | 3 files changed, 4 insertions(+), 4 deletions(-) | ||
16 | 13 | ||
14 | diff --git a/linux-user/user-internals.h b/linux-user/user-internals.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/linux-user/user-internals.h | ||
17 | +++ b/linux-user/user-internals.h | ||
18 | @@ -XXX,XX +XXX,XX @@ void print_termios(void *arg); | ||
19 | #ifdef TARGET_ARM | ||
20 | static inline int regpairs_aligned(CPUArchState *cpu_env, int num) | ||
21 | { | ||
22 | - return cpu_env->eabi == 1; | ||
23 | + return cpu_env->eabi; | ||
24 | } | ||
25 | #elif defined(TARGET_MIPS) && defined(TARGET_ABI_MIPSO32) | ||
26 | static inline int regpairs_aligned(CPUArchState *cpu_env, int num) { return 1; } | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 27 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 29 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 30 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | 31 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
22 | * the same thing as the current security state of the processor! | 32 | |
23 | */ | 33 | #if defined(CONFIG_USER_ONLY) |
24 | FIELD(TBFLAG_A32, NS, 6, 1) | 34 | /* For usermode syscall translation. */ |
25 | -FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */ | 35 | - int eabi; |
26 | +FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Partially cached, minus FPEXC. */ | 36 | + bool eabi; |
27 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */ | 37 | #endif |
28 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 38 | |
29 | /* For M profile only, set if FPCCR.LSPACT is set */ | 39 | struct CPUBreakpoint *cpu_breakpoint[16]; |
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 40 | diff --git a/linux-user/arm/cpu_loop.c b/linux-user/arm/cpu_loop.c |
31 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/helper.c | 42 | --- a/linux-user/arm/cpu_loop.c |
33 | +++ b/target/arm/helper.c | 43 | +++ b/linux-user/arm/cpu_loop.c |
34 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | 44 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) |
35 | { | 45 | break; |
36 | uint32_t flags = 0; | 46 | case EXCP_SWI: |
37 | 47 | { | |
38 | + /* v8M always enables the fpu. */ | 48 | - env->eabi = 1; |
39 | + flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | 49 | + env->eabi = true; |
40 | + | 50 | /* system call */ |
41 | if (arm_v7m_is_handler_mode(env)) { | 51 | if (env->thumb) { |
42 | flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | 52 | /* Thumb is always EABI style with syscall number in r7 */ |
43 | } | 53 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) |
44 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el, | 54 | * > 0xfffff and are handled below as out-of-range. |
45 | ARMMMUIdx mmu_idx) | 55 | */ |
46 | { | 56 | n ^= ARM_SYSCALL_BASE; |
47 | uint32_t flags = rebuild_hflags_aprofile(env); | 57 | - env->eabi = 0; |
48 | + | 58 | + env->eabi = false; |
49 | + if (arm_el_is_aa64(env, 1)) { | 59 | } |
50 | + flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | 60 | } |
51 | + } | ||
52 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
53 | } | ||
54 | |||
55 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
56 | flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, | ||
57 | env->vfp.vec_stride); | ||
58 | } | ||
59 | + if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)) { | ||
60 | + flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
61 | + } | ||
62 | } | ||
63 | |||
64 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
65 | flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | ||
66 | - if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
67 | - || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
68 | - flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
69 | - } | ||
70 | pstate_for_ss = env->uncached_cpsr; | ||
71 | } | ||
72 | 61 | ||
73 | -- | 62 | -- |
74 | 2.20.1 | 63 | 2.34.1 |
75 | 64 | ||
76 | 65 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_ANY bits | 3 | Although the 'eabi' field is only used in user emulation where |
4 | that will be cached. For now, the env->hflags variable is not | 4 | CPU reset doesn't occur, it doesn't belong to the area to reset. |
5 | used, and the results are fed back to cpu_get_tb_cpu_state. | 5 | Move it after the 'end_reset_fields' for consistency. |
6 | 6 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Message-id: 20191018174431.1784-2-richard.henderson@linaro.org | 9 | Message-id: 20230206223502.25122-7-philmd@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/cpu.h | 29 ++++++++++++++++++----------- | 12 | target/arm/cpu.h | 9 ++++----- |
13 | target/arm/helper.c | 26 +++++++++++++++++++------- | 13 | 1 file changed, 4 insertions(+), 5 deletions(-) |
14 | 2 files changed, 37 insertions(+), 18 deletions(-) | ||
15 | 14 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 17 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 18 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
21 | uint32_t pstate; | 20 | ARMVectorReg zarray[ARM_MAX_VQ * 16]; |
22 | uint32_t aarch64; /* 1 if CPU is in aarch64 state; inverse of PSTATE.nRW */ | ||
23 | |||
24 | + /* Cached TBFLAGS state. See below for which bits are included. */ | ||
25 | + uint32_t hflags; | ||
26 | + | ||
27 | /* Frequently accessed CPSR bits are stored separately for efficiency. | ||
28 | This contains all the other bits. Use cpsr_{read,write} to access | ||
29 | the whole CPSR. */ | ||
30 | @@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU; | ||
31 | |||
32 | #include "exec/cpu-all.h" | ||
33 | |||
34 | -/* Bit usage in the TB flags field: bit 31 indicates whether we are | ||
35 | +/* | ||
36 | + * Bit usage in the TB flags field: bit 31 indicates whether we are | ||
37 | * in 32 or 64 bit mode. The meaning of the other bits depends on that. | ||
38 | * We put flags which are shared between 32 and 64 bit mode at the top | ||
39 | * of the word, and flags which apply to only one mode at the bottom. | ||
40 | + * | ||
41 | + * Unless otherwise noted, these bits are cached in env->hflags. | ||
42 | */ | ||
43 | FIELD(TBFLAG_ANY, AARCH64_STATE, 31, 1) | ||
44 | FIELD(TBFLAG_ANY, MMUIDX, 28, 3) | ||
45 | FIELD(TBFLAG_ANY, SS_ACTIVE, 27, 1) | ||
46 | -FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) | ||
47 | +FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) /* Not cached. */ | ||
48 | /* Target EL if we take a floating-point-disabled exception */ | ||
49 | FIELD(TBFLAG_ANY, FPEXC_EL, 24, 2) | ||
50 | FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
51 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
52 | FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 21, 2) | ||
53 | |||
54 | /* Bit usage when in AArch32 state: */ | ||
55 | -FIELD(TBFLAG_A32, THUMB, 0, 1) | ||
56 | -FIELD(TBFLAG_A32, VECLEN, 1, 3) | ||
57 | -FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | ||
58 | +FIELD(TBFLAG_A32, THUMB, 0, 1) /* Not cached. */ | ||
59 | +FIELD(TBFLAG_A32, VECLEN, 1, 3) /* Not cached. */ | ||
60 | +FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) /* Not cached. */ | ||
61 | /* | ||
62 | * We store the bottom two bits of the CPAR as TB flags and handle | ||
63 | * checks on the other bits at runtime. This shares the same bits as | ||
64 | * VECSTRIDE, which is OK as no XScale CPU has VFP. | ||
65 | + * Not cached, because VECLEN+VECSTRIDE are not cached. | ||
66 | */ | ||
67 | FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
68 | /* | ||
69 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
70 | * the same thing as the current security state of the processor! | ||
71 | */ | ||
72 | FIELD(TBFLAG_A32, NS, 6, 1) | ||
73 | -FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
74 | -FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
75 | +FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */ | ||
76 | +FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */ | ||
77 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
78 | /* For M profile only, set if FPCCR.LSPACT is set */ | ||
79 | -FIELD(TBFLAG_A32, LSPACT, 18, 1) | ||
80 | +FIELD(TBFLAG_A32, LSPACT, 18, 1) /* Not cached. */ | ||
81 | /* For M profile only, set if we must create a new FP context */ | ||
82 | -FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) | ||
83 | +FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) /* Not cached. */ | ||
84 | /* For M profile only, set if FPCCR.S does not match current security state */ | ||
85 | -FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) | ||
86 | +FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) /* Not cached. */ | ||
87 | /* For M profile only, Handler (ie not Thread) mode */ | ||
88 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
89 | /* For M profile only, whether we should generate stack-limit checks */ | ||
90 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, SVEEXC_EL, 2, 2) | ||
91 | FIELD(TBFLAG_A64, ZCR_LEN, 4, 4) | ||
92 | FIELD(TBFLAG_A64, PAUTH_ACTIVE, 8, 1) | ||
93 | FIELD(TBFLAG_A64, BT, 9, 1) | ||
94 | -FIELD(TBFLAG_A64, BTYPE, 10, 2) | ||
95 | +FIELD(TBFLAG_A64, BTYPE, 10, 2) /* Not cached. */ | ||
96 | FIELD(TBFLAG_A64, TBID, 12, 2) | ||
97 | |||
98 | static inline bool bswap_code(bool sctlr_b) | ||
99 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/helper.c | ||
102 | +++ b/target/arm/helper.c | ||
103 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_stage1_mmu_idx(CPUARMState *env) | ||
104 | } | ||
105 | #endif | 21 | #endif |
106 | 22 | ||
107 | +static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 23 | -#if defined(CONFIG_USER_ONLY) |
108 | + ARMMMUIdx mmu_idx, uint32_t flags) | 24 | - /* For usermode syscall translation. */ |
109 | +{ | 25 | - bool eabi; |
110 | + flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el); | 26 | -#endif |
111 | + flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, | 27 | - |
112 | + arm_to_core_mmu_idx(mmu_idx)); | 28 | struct CPUBreakpoint *cpu_breakpoint[16]; |
113 | + | 29 | struct CPUWatchpoint *cpu_watchpoint[16]; |
114 | + if (arm_cpu_data_is_big_endian(env)) { | 30 | |
115 | + flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | 31 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
116 | + } | 32 | const struct arm_boot_info *boot_info; |
117 | + if (arm_singlestep_active(env)) { | 33 | /* Store GICv3CPUState to access from this struct */ |
118 | + flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1); | 34 | void *gicv3state; |
119 | + } | 35 | +#if defined(CONFIG_USER_ONLY) |
120 | + return flags; | 36 | + /* For usermode syscall translation. */ |
121 | +} | 37 | + bool eabi; |
122 | + | 38 | +#endif /* CONFIG_USER_ONLY */ |
123 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 39 | |
124 | target_ulong *cs_base, uint32_t *pflags) | 40 | #ifdef TARGET_TAGGED_ADDRESSES |
125 | { | 41 | /* Linux syscall tagged address support */ |
126 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
127 | } | ||
128 | } | ||
129 | |||
130 | - flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx)); | ||
131 | + flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
132 | |||
133 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
134 | * states defined in the ARM ARM for software singlestep: | ||
135 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
136 | * 0 x Inactive (the TB flag for SS is always 0) | ||
137 | * 1 0 Active-pending | ||
138 | * 1 1 Active-not-pending | ||
139 | + * SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB. | ||
140 | */ | ||
141 | - if (arm_singlestep_active(env)) { | ||
142 | - flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1); | ||
143 | + if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) { | ||
144 | if (is_a64(env)) { | ||
145 | if (env->pstate & PSTATE_SS) { | ||
146 | flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | ||
147 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
148 | } | ||
149 | } | ||
150 | } | ||
151 | - if (arm_cpu_data_is_big_endian(env)) { | ||
152 | - flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | ||
153 | - } | ||
154 | - flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el); | ||
155 | |||
156 | if (arm_v7m_is_handler_mode(env)) { | ||
157 | flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | ||
158 | -- | 42 | -- |
159 | 2.20.1 | 43 | 2.34.1 |
160 | 44 | ||
161 | 45 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | |||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | 2 | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 5 | Message-id: 20230206223502.25122-8-philmd@linaro.org |
8 | Message-id: 20191021190653.9511-2-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | hw/arm/xilinx_zynq.c | 3 ++- | 8 | target/arm/cpu.h | 3 ++- |
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | 9 | 1 file changed, 2 insertions(+), 1 deletion(-) |
13 | 10 | ||
14 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | 11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/xilinx_zynq.c | 13 | --- a/target/arm/cpu.h |
17 | +++ b/hw/arm/xilinx_zynq.c | 14 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
19 | */ | 16 | |
20 | 17 | void *nvic; | |
21 | #include "qemu/osdep.h" | 18 | const struct arm_boot_info *boot_info; |
22 | +#include "qemu/units.h" | 19 | +#if !defined(CONFIG_USER_ONLY) |
23 | #include "qapi/error.h" | 20 | /* Store GICv3CPUState to access from this struct */ |
24 | #include "cpu.h" | 21 | void *gicv3state; |
25 | #include "hw/sysbus.h" | 22 | -#if defined(CONFIG_USER_ONLY) |
26 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | 23 | +#else /* CONFIG_USER_ONLY */ |
27 | memory_region_add_subregion(address_space_mem, 0, ext_ram); | 24 | /* For usermode syscall translation. */ |
28 | 25 | bool eabi; | |
29 | /* 256K of on-chip memory */ | 26 | #endif /* CONFIG_USER_ONLY */ |
30 | - memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10, | ||
31 | + memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 * KiB, | ||
32 | &error_fatal); | ||
33 | memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram); | ||
34 | |||
35 | -- | 27 | -- |
36 | 2.20.1 | 28 | 2.34.1 |
37 | 29 | ||
38 | 30 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | |||
3 | The SDRAM is incorrectly created in the SA1110 SoC. | ||
4 | Move its creation in the board code, this will later allow the | ||
5 | board to have the QOM ownership of the RAM. | ||
6 | 2 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 5 | Message-id: 20230206223502.25122-9-philmd@linaro.org |
10 | Message-id: 20191021190653.9511-4-philmd@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 7 | --- |
13 | hw/arm/strongarm.h | 4 +--- | 8 | target/arm/cpu.h | 2 +- |
14 | hw/arm/collie.c | 8 ++++++-- | 9 | 1 file changed, 1 insertion(+), 1 deletion(-) |
15 | hw/arm/strongarm.c | 7 +------ | ||
16 | 3 files changed, 8 insertions(+), 11 deletions(-) | ||
17 | 10 | ||
18 | diff --git a/hw/arm/strongarm.h b/hw/arm/strongarm.h | 11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
19 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/strongarm.h | 13 | --- a/target/arm/cpu.h |
21 | +++ b/hw/arm/strongarm.h | 14 | +++ b/target/arm/cpu.h |
22 | @@ -XXX,XX +XXX,XX @@ enum { | 15 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
23 | 16 | } sau; | |
24 | typedef struct { | 17 | |
25 | ARMCPU *cpu; | 18 | void *nvic; |
26 | - MemoryRegion sdram; | 19 | - const struct arm_boot_info *boot_info; |
27 | DeviceState *pic; | 20 | #if !defined(CONFIG_USER_ONLY) |
28 | DeviceState *gpio; | 21 | + const struct arm_boot_info *boot_info; |
29 | DeviceState *ppc; | 22 | /* Store GICv3CPUState to access from this struct */ |
30 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 23 | void *gicv3state; |
31 | SSIBus *ssp_bus; | 24 | #else /* CONFIG_USER_ONLY */ |
32 | } StrongARMState; | ||
33 | |||
34 | -StrongARMState *sa1110_init(MemoryRegion *sysmem, | ||
35 | - unsigned int sdram_size, const char *rev); | ||
36 | +StrongARMState *sa1110_init(const char *cpu_type); | ||
37 | |||
38 | #endif | ||
39 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/arm/collie.c | ||
42 | +++ b/hw/arm/collie.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | ||
44 | { | ||
45 | StrongARMState *s; | ||
46 | DriveInfo *dinfo; | ||
47 | - MemoryRegion *sysmem = get_system_memory(); | ||
48 | + MemoryRegion *sdram = g_new(MemoryRegion, 1); | ||
49 | |||
50 | - s = sa1110_init(sysmem, collie_binfo.ram_size, machine->cpu_type); | ||
51 | + s = sa1110_init(machine->cpu_type); | ||
52 | + | ||
53 | + memory_region_allocate_system_memory(sdram, NULL, "strongarm.sdram", | ||
54 | + collie_binfo.ram_size); | ||
55 | + memory_region_add_subregion(get_system_memory(), SA_SDCS0, sdram); | ||
56 | |||
57 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
58 | pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, | ||
59 | diff --git a/hw/arm/strongarm.c b/hw/arm/strongarm.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/hw/arm/strongarm.c | ||
62 | +++ b/hw/arm/strongarm.c | ||
63 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo strongarm_ssp_info = { | ||
64 | }; | ||
65 | |||
66 | /* Main CPU functions */ | ||
67 | -StrongARMState *sa1110_init(MemoryRegion *sysmem, | ||
68 | - unsigned int sdram_size, const char *cpu_type) | ||
69 | +StrongARMState *sa1110_init(const char *cpu_type) | ||
70 | { | ||
71 | StrongARMState *s; | ||
72 | int i; | ||
73 | @@ -XXX,XX +XXX,XX @@ StrongARMState *sa1110_init(MemoryRegion *sysmem, | ||
74 | |||
75 | s->cpu = ARM_CPU(cpu_create(cpu_type)); | ||
76 | |||
77 | - memory_region_allocate_system_memory(&s->sdram, NULL, "strongarm.sdram", | ||
78 | - sdram_size); | ||
79 | - memory_region_add_subregion(sysmem, SA_SDCS0, &s->sdram); | ||
80 | - | ||
81 | s->pic = sysbus_create_varargs("strongarm_pic", 0x90050000, | ||
82 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ), | ||
83 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ), | ||
84 | -- | 25 | -- |
85 | 2.20.1 | 26 | 2.34.1 |
86 | 27 | ||
87 | 28 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This function assumes nothing about the current state of the cpu, | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | and writes the computed value to env->hflags. | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | 5 | Message-id: 20230206223502.25122-10-philmd@linaro.org | |
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191018174431.1784-13-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | target/arm/cpu.h | 6 ++++++ | 8 | target/arm/cpu.h | 2 +- |
12 | target/arm/helper.c | 30 ++++++++++++++++++++++-------- | 9 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 2 files changed, 28 insertions(+), 8 deletions(-) | ||
14 | 10 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 13 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/cpu.h | 14 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, | 15 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
20 | void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, void | 16 | uint32_t ctrl; |
21 | *opaque); | 17 | } sau; |
22 | 18 | ||
23 | +/** | 19 | - void *nvic; |
24 | + * arm_rebuild_hflags: | 20 | #if !defined(CONFIG_USER_ONLY) |
25 | + * Rebuild the cached TBFLAGS for arbitrary changed processor state. | 21 | + void *nvic; |
26 | + */ | 22 | const struct arm_boot_info *boot_info; |
27 | +void arm_rebuild_hflags(CPUARMState *env); | 23 | /* Store GICv3CPUState to access from this struct */ |
28 | + | 24 | void *gicv3state; |
29 | /** | ||
30 | * aa32_vfp_dreg: | ||
31 | * Return a pointer to the Dn register within env in 32-bit mode. | ||
32 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/helper.c | ||
35 | +++ b/target/arm/helper.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
37 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
38 | } | ||
39 | |||
40 | +static uint32_t rebuild_hflags_internal(CPUARMState *env) | ||
41 | +{ | ||
42 | + int el = arm_current_el(env); | ||
43 | + int fp_el = fp_exception_el(env, el); | ||
44 | + ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
45 | + | ||
46 | + if (is_a64(env)) { | ||
47 | + return rebuild_hflags_a64(env, el, fp_el, mmu_idx); | ||
48 | + } else if (arm_feature(env, ARM_FEATURE_M)) { | ||
49 | + return rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
50 | + } else { | ||
51 | + return rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
52 | + } | ||
53 | +} | ||
54 | + | ||
55 | +void arm_rebuild_hflags(CPUARMState *env) | ||
56 | +{ | ||
57 | + env->hflags = rebuild_hflags_internal(env); | ||
58 | +} | ||
59 | + | ||
60 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
61 | target_ulong *cs_base, uint32_t *pflags) | ||
62 | { | ||
63 | - ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
64 | - int current_el = arm_current_el(env); | ||
65 | - int fp_el = fp_exception_el(env, current_el); | ||
66 | uint32_t flags, pstate_for_ss; | ||
67 | |||
68 | + flags = rebuild_hflags_internal(env); | ||
69 | + | ||
70 | if (is_a64(env)) { | ||
71 | *pc = env->pc; | ||
72 | - flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx); | ||
73 | if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
74 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | ||
75 | } | ||
76 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
77 | *pc = env->regs[15]; | ||
78 | |||
79 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
80 | - flags = rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
81 | - | ||
82 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
83 | FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) | ||
84 | != env->v7m.secure) { | ||
85 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
86 | flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
87 | } | ||
88 | } else { | ||
89 | - flags = rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
90 | - | ||
91 | /* | ||
92 | * Note that XSCALE_CPAR shares bits with VECSTRIDE. | ||
93 | * Note that VECLEN+VECSTRIDE are RES0 for M-profile. | ||
94 | -- | 25 | -- |
95 | 2.20.1 | 26 | 2.34.1 |
96 | 27 | ||
97 | 28 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Set TBFLAG_ANY.BE_DATA in rebuild_hflags_common_32 and | 3 | There is no point in using a void pointer to access the NVIC. |
4 | rebuild_hflags_a64 instead of rebuild_hflags_common, where we do | 4 | Use the real type to avoid casting it while debugging. |
5 | not need to re-test is_a64() nor re-compute the various inputs. | 5 | |
6 | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Message-id: 20230206223502.25122-11-philmd@linaro.org |
9 | Message-id: 20191018174431.1784-5-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/cpu.h | 49 +++++++++++++++++++++++++++------------------ | 11 | target/arm/cpu.h | 46 ++++++++++++++++++++++--------------------- |
13 | target/arm/helper.c | 16 +++++++++++---- | 12 | hw/intc/armv7m_nvic.c | 38 ++++++++++++----------------------- |
14 | 2 files changed, 42 insertions(+), 23 deletions(-) | 13 | target/arm/cpu.c | 1 + |
14 | target/arm/m_helper.c | 2 +- | ||
15 | 4 files changed, 39 insertions(+), 48 deletions(-) | ||
15 | 16 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t arm_sctlr(CPUARMState *env, int el) | 21 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMTBFlags { |
22 | |||
23 | typedef struct ARMMMUFaultInfo ARMMMUFaultInfo; | ||
24 | |||
25 | +typedef struct NVICState NVICState; | ||
26 | + | ||
27 | typedef struct CPUArchState { | ||
28 | /* Regs for current mode. */ | ||
29 | uint32_t regs[16]; | ||
30 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
31 | } sau; | ||
32 | |||
33 | #if !defined(CONFIG_USER_ONLY) | ||
34 | - void *nvic; | ||
35 | + NVICState *nvic; | ||
36 | const struct arm_boot_info *boot_info; | ||
37 | /* Store GICv3CPUState to access from this struct */ | ||
38 | void *gicv3state; | ||
39 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
40 | |||
41 | /* Interface between CPU and Interrupt controller. */ | ||
42 | #ifndef CONFIG_USER_ONLY | ||
43 | -bool armv7m_nvic_can_take_pending_exception(void *opaque); | ||
44 | +bool armv7m_nvic_can_take_pending_exception(NVICState *s); | ||
45 | #else | ||
46 | -static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | ||
47 | +static inline bool armv7m_nvic_can_take_pending_exception(NVICState *s) | ||
48 | { | ||
49 | return true; | ||
50 | } | ||
51 | #endif | ||
52 | /** | ||
53 | * armv7m_nvic_set_pending: mark the specified exception as pending | ||
54 | - * @opaque: the NVIC | ||
55 | + * @s: the NVIC | ||
56 | * @irq: the exception number to mark pending | ||
57 | * @secure: false for non-banked exceptions or for the nonsecure | ||
58 | * version of a banked exception, true for the secure version of a banked | ||
59 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | ||
60 | * if @secure is true and @irq does not specify one of the fixed set | ||
61 | * of architecturally banked exceptions. | ||
62 | */ | ||
63 | -void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | ||
64 | +void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure); | ||
65 | /** | ||
66 | * armv7m_nvic_set_pending_derived: mark this derived exception as pending | ||
67 | - * @opaque: the NVIC | ||
68 | + * @s: the NVIC | ||
69 | * @irq: the exception number to mark pending | ||
70 | * @secure: false for non-banked exceptions or for the nonsecure | ||
71 | * version of a banked exception, true for the secure version of a banked | ||
72 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | ||
73 | * exceptions (exceptions generated in the course of trying to take | ||
74 | * a different exception). | ||
75 | */ | ||
76 | -void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | ||
77 | +void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure); | ||
78 | /** | ||
79 | * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending | ||
80 | - * @opaque: the NVIC | ||
81 | + * @s: the NVIC | ||
82 | * @irq: the exception number to mark pending | ||
83 | * @secure: false for non-banked exceptions or for the nonsecure | ||
84 | * version of a banked exception, true for the secure version of a banked | ||
85 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | ||
86 | * Similar to armv7m_nvic_set_pending(), but specifically for exceptions | ||
87 | * generated in the course of lazy stacking of FP registers. | ||
88 | */ | ||
89 | -void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure); | ||
90 | +void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure); | ||
91 | /** | ||
92 | * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
93 | * exception, and whether it targets Secure state | ||
94 | - * @opaque: the NVIC | ||
95 | + * @s: the NVIC | ||
96 | * @pirq: set to pending exception number | ||
97 | * @ptargets_secure: set to whether pending exception targets Secure | ||
98 | * | ||
99 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure); | ||
100 | * to true if the current highest priority pending exception should | ||
101 | * be taken to Secure state, false for NS. | ||
102 | */ | ||
103 | -void armv7m_nvic_get_pending_irq_info(void *opaque, int *pirq, | ||
104 | +void armv7m_nvic_get_pending_irq_info(NVICState *s, int *pirq, | ||
105 | bool *ptargets_secure); | ||
106 | /** | ||
107 | * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | ||
108 | - * @opaque: the NVIC | ||
109 | + * @s: the NVIC | ||
110 | * | ||
111 | * Move the current highest priority pending exception from the pending | ||
112 | * state to the active state, and update v7m.exception to indicate that | ||
113 | * it is the exception currently being handled. | ||
114 | */ | ||
115 | -void armv7m_nvic_acknowledge_irq(void *opaque); | ||
116 | +void armv7m_nvic_acknowledge_irq(NVICState *s); | ||
117 | /** | ||
118 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
119 | - * @opaque: the NVIC | ||
120 | + * @s: the NVIC | ||
121 | * @irq: the exception number to complete | ||
122 | * @secure: true if this exception was secure | ||
123 | * | ||
124 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque); | ||
125 | * 0 if there is still an irq active after this one was completed | ||
126 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
127 | */ | ||
128 | -int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); | ||
129 | +int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure); | ||
130 | /** | ||
131 | * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
132 | - * @opaque: the NVIC | ||
133 | + * @s: the NVIC | ||
134 | * @irq: the exception number to mark pending | ||
135 | * @secure: false for non-banked exceptions or for the nonsecure | ||
136 | * version of a banked exception, true for the secure version of a banked | ||
137 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); | ||
138 | * interrupt the current execution priority. This controls whether the | ||
139 | * RDY bit for it in the FPCCR is set. | ||
140 | */ | ||
141 | -bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure); | ||
142 | +bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure); | ||
143 | /** | ||
144 | * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
145 | - * @opaque: the NVIC | ||
146 | + * @s: the NVIC | ||
147 | * | ||
148 | * Returns: the raw execution priority as defined by the v8M architecture. | ||
149 | * This is the execution priority minus the effects of AIRCR.PRIS, | ||
150 | * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting. | ||
151 | * (v8M ARM ARM I_PKLD.) | ||
152 | */ | ||
153 | -int armv7m_nvic_raw_execution_priority(void *opaque); | ||
154 | +int armv7m_nvic_raw_execution_priority(NVICState *s); | ||
155 | /** | ||
156 | * armv7m_nvic_neg_prio_requested: return true if the requested execution | ||
157 | * priority is negative for the specified security state. | ||
158 | - * @opaque: the NVIC | ||
159 | + * @s: the NVIC | ||
160 | * @secure: the security state to test | ||
161 | * This corresponds to the pseudocode IsReqExecPriNeg(). | ||
162 | */ | ||
163 | #ifndef CONFIG_USER_ONLY | ||
164 | -bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure); | ||
165 | +bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure); | ||
166 | #else | ||
167 | -static inline bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | ||
168 | +static inline bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure) | ||
169 | { | ||
170 | return false; | ||
171 | } | ||
172 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
173 | index XXXXXXX..XXXXXXX 100644 | ||
174 | --- a/hw/intc/armv7m_nvic.c | ||
175 | +++ b/hw/intc/armv7m_nvic.c | ||
176 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | ||
177 | return MIN(running, s->exception_prio); | ||
178 | } | ||
179 | |||
180 | -bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | ||
181 | +bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure) | ||
182 | { | ||
183 | /* Return true if the requested execution priority is negative | ||
184 | * for the specified security state, ie that security state | ||
185 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | ||
186 | * mean we don't allow FAULTMASK_NS to actually make the execution | ||
187 | * priority negative). Compare pseudocode IsReqExcPriNeg(). | ||
188 | */ | ||
189 | - NVICState *s = opaque; | ||
190 | - | ||
191 | if (s->cpu->env.v7m.faultmask[secure]) { | ||
192 | return true; | ||
21 | } | 193 | } |
22 | } | 194 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) |
23 | 195 | return false; | |
24 | +static inline bool arm_cpu_data_is_big_endian_a32(CPUARMState *env, | 196 | } |
25 | + bool sctlr_b) | 197 | |
26 | +{ | 198 | -bool armv7m_nvic_can_take_pending_exception(void *opaque) |
27 | +#ifdef CONFIG_USER_ONLY | 199 | +bool armv7m_nvic_can_take_pending_exception(NVICState *s) |
28 | + /* | 200 | { |
29 | + * In system mode, BE32 is modelled in line with the | 201 | - NVICState *s = opaque; |
30 | + * architecture (as word-invariant big-endianness), where loads | ||
31 | + * and stores are done little endian but from addresses which | ||
32 | + * are adjusted by XORing with the appropriate constant. So the | ||
33 | + * endianness to use for the raw data access is not affected by | ||
34 | + * SCTLR.B. | ||
35 | + * In user mode, however, we model BE32 as byte-invariant | ||
36 | + * big-endianness (because user-only code cannot tell the | ||
37 | + * difference), and so we need to use a data access endianness | ||
38 | + * that depends on SCTLR.B. | ||
39 | + */ | ||
40 | + if (sctlr_b) { | ||
41 | + return true; | ||
42 | + } | ||
43 | +#endif | ||
44 | + /* In 32bit endianness is determined by looking at CPSR's E bit */ | ||
45 | + return env->uncached_cpsr & CPSR_E; | ||
46 | +} | ||
47 | + | ||
48 | +static inline bool arm_cpu_data_is_big_endian_a64(int el, uint64_t sctlr) | ||
49 | +{ | ||
50 | + return sctlr & (el ? SCTLR_EE : SCTLR_E0E); | ||
51 | +} | ||
52 | |||
53 | /* Return true if the processor is in big-endian mode. */ | ||
54 | static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | ||
55 | { | ||
56 | - /* In 32bit endianness is determined by looking at CPSR's E bit */ | ||
57 | if (!is_a64(env)) { | ||
58 | - return | ||
59 | -#ifdef CONFIG_USER_ONLY | ||
60 | - /* In system mode, BE32 is modelled in line with the | ||
61 | - * architecture (as word-invariant big-endianness), where loads | ||
62 | - * and stores are done little endian but from addresses which | ||
63 | - * are adjusted by XORing with the appropriate constant. So the | ||
64 | - * endianness to use for the raw data access is not affected by | ||
65 | - * SCTLR.B. | ||
66 | - * In user mode, however, we model BE32 as byte-invariant | ||
67 | - * big-endianness (because user-only code cannot tell the | ||
68 | - * difference), and so we need to use a data access endianness | ||
69 | - * that depends on SCTLR.B. | ||
70 | - */ | ||
71 | - arm_sctlr_b(env) || | ||
72 | -#endif | ||
73 | - ((env->uncached_cpsr & CPSR_E) ? 1 : 0); | ||
74 | + return arm_cpu_data_is_big_endian_a32(env, arm_sctlr_b(env)); | ||
75 | } else { | ||
76 | int cur_el = arm_current_el(env); | ||
77 | uint64_t sctlr = arm_sctlr(env, cur_el); | ||
78 | - | 202 | - |
79 | - return (sctlr & (cur_el ? SCTLR_EE : SCTLR_E0E)) != 0; | 203 | return nvic_exec_prio(s) > nvic_pending_prio(s); |
80 | + return arm_cpu_data_is_big_endian_a64(cur_el, sctlr); | 204 | } |
205 | |||
206 | -int armv7m_nvic_raw_execution_priority(void *opaque) | ||
207 | +int armv7m_nvic_raw_execution_priority(NVICState *s) | ||
208 | { | ||
209 | - NVICState *s = opaque; | ||
210 | - | ||
211 | return s->exception_prio; | ||
212 | } | ||
213 | |||
214 | @@ -XXX,XX +XXX,XX @@ static void nvic_irq_update(NVICState *s) | ||
215 | * if @secure is true and @irq does not specify one of the fixed set | ||
216 | * of architecturally banked exceptions. | ||
217 | */ | ||
218 | -static void armv7m_nvic_clear_pending(void *opaque, int irq, bool secure) | ||
219 | +static void armv7m_nvic_clear_pending(NVICState *s, int irq, bool secure) | ||
220 | { | ||
221 | - NVICState *s = (NVICState *)opaque; | ||
222 | VecInfo *vec; | ||
223 | |||
224 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
225 | @@ -XXX,XX +XXX,XX @@ static void do_armv7m_nvic_set_pending(void *opaque, int irq, bool secure, | ||
81 | } | 226 | } |
82 | } | 227 | } |
83 | 228 | ||
84 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 229 | -void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) |
230 | +void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure) | ||
231 | { | ||
232 | - do_armv7m_nvic_set_pending(opaque, irq, secure, false); | ||
233 | + do_armv7m_nvic_set_pending(s, irq, secure, false); | ||
234 | } | ||
235 | |||
236 | -void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | ||
237 | +void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure) | ||
238 | { | ||
239 | - do_armv7m_nvic_set_pending(opaque, irq, secure, true); | ||
240 | + do_armv7m_nvic_set_pending(s, irq, secure, true); | ||
241 | } | ||
242 | |||
243 | -void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) | ||
244 | +void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure) | ||
245 | { | ||
246 | /* | ||
247 | * Pend an exception during lazy FP stacking. This differs | ||
248 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) | ||
249 | * whether we should escalate depends on the saved context | ||
250 | * in the FPCCR register, not on the current state of the CPU/NVIC. | ||
251 | */ | ||
252 | - NVICState *s = (NVICState *)opaque; | ||
253 | bool banked = exc_is_banked(irq); | ||
254 | VecInfo *vec; | ||
255 | bool targets_secure; | ||
256 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) | ||
257 | } | ||
258 | |||
259 | /* Make pending IRQ active. */ | ||
260 | -void armv7m_nvic_acknowledge_irq(void *opaque) | ||
261 | +void armv7m_nvic_acknowledge_irq(NVICState *s) | ||
262 | { | ||
263 | - NVICState *s = (NVICState *)opaque; | ||
264 | CPUARMState *env = &s->cpu->env; | ||
265 | const int pending = s->vectpending; | ||
266 | const int running = nvic_exec_prio(s); | ||
267 | @@ -XXX,XX +XXX,XX @@ static bool vectpending_targets_secure(NVICState *s) | ||
268 | exc_targets_secure(s, s->vectpending); | ||
269 | } | ||
270 | |||
271 | -void armv7m_nvic_get_pending_irq_info(void *opaque, | ||
272 | +void armv7m_nvic_get_pending_irq_info(NVICState *s, | ||
273 | int *pirq, bool *ptargets_secure) | ||
274 | { | ||
275 | - NVICState *s = (NVICState *)opaque; | ||
276 | const int pending = s->vectpending; | ||
277 | bool targets_secure; | ||
278 | |||
279 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_get_pending_irq_info(void *opaque, | ||
280 | *pirq = pending; | ||
281 | } | ||
282 | |||
283 | -int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
284 | +int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure) | ||
285 | { | ||
286 | - NVICState *s = (NVICState *)opaque; | ||
287 | VecInfo *vec = NULL; | ||
288 | int ret = 0; | ||
289 | |||
290 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
291 | return ret; | ||
292 | } | ||
293 | |||
294 | -bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
295 | +bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure) | ||
296 | { | ||
297 | /* | ||
298 | * Return whether an exception is "ready", i.e. it is enabled and is | ||
299 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
300 | * for non-banked exceptions secure is always false; for banked exceptions | ||
301 | * it indicates which of the exceptions is required. | ||
302 | */ | ||
303 | - NVICState *s = (NVICState *)opaque; | ||
304 | bool banked = exc_is_banked(irq); | ||
305 | VecInfo *vec; | ||
306 | int running = nvic_exec_prio(s); | ||
307 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
85 | index XXXXXXX..XXXXXXX 100644 | 308 | index XXXXXXX..XXXXXXX 100644 |
86 | --- a/target/arm/helper.c | 309 | --- a/target/arm/cpu.c |
87 | +++ b/target/arm/helper.c | 310 | +++ b/target/arm/cpu.c |
88 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 311 | @@ -XXX,XX +XXX,XX @@ |
89 | flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, | 312 | #if !defined(CONFIG_USER_ONLY) |
90 | arm_to_core_mmu_idx(mmu_idx)); | 313 | #include "hw/loader.h" |
91 | 314 | #include "hw/boards.h" | |
92 | - if (arm_cpu_data_is_big_endian(env)) { | 315 | +#include "hw/intc/armv7m_nvic.h" |
93 | - flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | 316 | #endif |
94 | - } | 317 | #include "sysemu/tcg.h" |
95 | if (arm_singlestep_active(env)) { | 318 | #include "sysemu/qtest.h" |
96 | flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1); | 319 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
97 | } | 320 | index XXXXXXX..XXXXXXX 100644 |
98 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 321 | --- a/target/arm/m_helper.c |
99 | static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el, | 322 | +++ b/target/arm/m_helper.c |
100 | ARMMMUIdx mmu_idx, uint32_t flags) | 323 | @@ -XXX,XX +XXX,XX @@ static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, |
101 | { | 324 | * that we will need later in order to do lazy FP reg stacking. |
102 | - flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | 325 | */ |
103 | + bool sctlr_b = arm_sctlr_b(env); | 326 | bool is_secure = env->v7m.secure; |
104 | + | 327 | - void *nvic = env->nvic; |
105 | + if (sctlr_b) { | 328 | + NVICState *nvic = env->nvic; |
106 | + flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, 1); | 329 | /* |
107 | + } | 330 | * Some bits are unbanked and live always in fpccr[M_REG_S]; some bits |
108 | + if (arm_cpu_data_is_big_endian_a32(env, sctlr_b)) { | 331 | * are banked and we want to update the bit in the bank for the |
109 | + flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | ||
110 | + } | ||
111 | flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | ||
112 | |||
113 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
114 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
115 | |||
116 | sctlr = arm_sctlr(env, el); | ||
117 | |||
118 | + if (arm_cpu_data_is_big_endian_a64(el, sctlr)) { | ||
119 | + flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | ||
120 | + } | ||
121 | + | ||
122 | if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) { | ||
123 | /* | ||
124 | * In order to save space in flags, we record only whether | ||
125 | -- | 332 | -- |
126 | 2.20.1 | 333 | 2.34.1 |
127 | 334 | ||
128 | 335 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The SDRAM is incorrectly created in the OMAP310 SoC. | 3 | While dozens of files include "cpu.h", only 3 files require |
4 | Move its creation in the board code, this will later allow the | 4 | these NVIC helper declarations. |
5 | board to have the QOM ownership of the RAM. | ||
6 | 5 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | Message-id: 20230206223502.25122-12-philmd@linaro.org |
10 | Message-id: 20191021190653.9511-6-philmd@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | include/hw/arm/omap.h | 6 ++---- | 11 | include/hw/intc/armv7m_nvic.h | 123 ++++++++++++++++++++++++++++++++++ |
14 | hw/arm/omap1.c | 12 +++++------- | 12 | target/arm/cpu.h | 123 ---------------------------------- |
15 | hw/arm/omap_sx1.c | 8 ++++++-- | 13 | target/arm/cpu.c | 4 +- |
16 | hw/arm/palm.c | 8 ++++++-- | 14 | target/arm/cpu_tcg.c | 3 + |
17 | 4 files changed, 19 insertions(+), 15 deletions(-) | 15 | target/arm/m_helper.c | 3 + |
18 | 16 | 5 files changed, 132 insertions(+), 124 deletions(-) | |
19 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | 17 | |
20 | index XXXXXXX..XXXXXXX 100644 | 18 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h |
21 | --- a/include/hw/arm/omap.h | 19 | index XXXXXXX..XXXXXXX 100644 |
22 | +++ b/include/hw/arm/omap.h | 20 | --- a/include/hw/intc/armv7m_nvic.h |
23 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | 21 | +++ b/include/hw/intc/armv7m_nvic.h |
24 | MemoryRegion mpui_io_iomem; | 22 | @@ -XXX,XX +XXX,XX @@ struct NVICState { |
25 | MemoryRegion tap_iomem; | 23 | qemu_irq sysresetreq; |
26 | MemoryRegion imif_ram; | ||
27 | - MemoryRegion emiff_ram; | ||
28 | MemoryRegion sram; | ||
29 | |||
30 | struct omap_dma_port_if_s { | ||
31 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | ||
32 | hwaddr addr); | ||
33 | } port[__omap_dma_port_last]; | ||
34 | |||
35 | - unsigned long sdram_size; | ||
36 | + uint64_t sdram_size; | ||
37 | unsigned long sram_size; | ||
38 | |||
39 | /* MPUI-TIPB peripherals */ | ||
40 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | ||
41 | }; | 24 | }; |
42 | 25 | ||
43 | /* omap1.c */ | 26 | +/* Interface between CPU and Interrupt controller. */ |
44 | -struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | 27 | +/** |
45 | - unsigned long sdram_size, | 28 | + * armv7m_nvic_set_pending: mark the specified exception as pending |
46 | +struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *sdram, | 29 | + * @s: the NVIC |
47 | const char *core); | 30 | + * @irq: the exception number to mark pending |
48 | 31 | + * @secure: false for non-banked exceptions or for the nonsecure | |
49 | /* omap2.c */ | 32 | + * version of a banked exception, true for the secure version of a banked |
50 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c | 33 | + * exception. |
51 | index XXXXXXX..XXXXXXX 100644 | 34 | + * |
52 | --- a/hw/arm/omap1.c | 35 | + * Marks the specified exception as pending. Note that we will assert() |
53 | +++ b/hw/arm/omap1.c | 36 | + * if @secure is true and @irq does not specify one of the fixed set |
37 | + * of architecturally banked exceptions. | ||
38 | + */ | ||
39 | +void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure); | ||
40 | +/** | ||
41 | + * armv7m_nvic_set_pending_derived: mark this derived exception as pending | ||
42 | + * @s: the NVIC | ||
43 | + * @irq: the exception number to mark pending | ||
44 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
45 | + * version of a banked exception, true for the secure version of a banked | ||
46 | + * exception. | ||
47 | + * | ||
48 | + * Similar to armv7m_nvic_set_pending(), but specifically for derived | ||
49 | + * exceptions (exceptions generated in the course of trying to take | ||
50 | + * a different exception). | ||
51 | + */ | ||
52 | +void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure); | ||
53 | +/** | ||
54 | + * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending | ||
55 | + * @s: the NVIC | ||
56 | + * @irq: the exception number to mark pending | ||
57 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
58 | + * version of a banked exception, true for the secure version of a banked | ||
59 | + * exception. | ||
60 | + * | ||
61 | + * Similar to armv7m_nvic_set_pending(), but specifically for exceptions | ||
62 | + * generated in the course of lazy stacking of FP registers. | ||
63 | + */ | ||
64 | +void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure); | ||
65 | +/** | ||
66 | + * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
67 | + * exception, and whether it targets Secure state | ||
68 | + * @s: the NVIC | ||
69 | + * @pirq: set to pending exception number | ||
70 | + * @ptargets_secure: set to whether pending exception targets Secure | ||
71 | + * | ||
72 | + * This function writes the number of the highest priority pending | ||
73 | + * exception (the one which would be made active by | ||
74 | + * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure | ||
75 | + * to true if the current highest priority pending exception should | ||
76 | + * be taken to Secure state, false for NS. | ||
77 | + */ | ||
78 | +void armv7m_nvic_get_pending_irq_info(NVICState *s, int *pirq, | ||
79 | + bool *ptargets_secure); | ||
80 | +/** | ||
81 | + * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | ||
82 | + * @s: the NVIC | ||
83 | + * | ||
84 | + * Move the current highest priority pending exception from the pending | ||
85 | + * state to the active state, and update v7m.exception to indicate that | ||
86 | + * it is the exception currently being handled. | ||
87 | + */ | ||
88 | +void armv7m_nvic_acknowledge_irq(NVICState *s); | ||
89 | +/** | ||
90 | + * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
91 | + * @s: the NVIC | ||
92 | + * @irq: the exception number to complete | ||
93 | + * @secure: true if this exception was secure | ||
94 | + * | ||
95 | + * Returns: -1 if the irq was not active | ||
96 | + * 1 if completing this irq brought us back to base (no active irqs) | ||
97 | + * 0 if there is still an irq active after this one was completed | ||
98 | + * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
99 | + */ | ||
100 | +int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure); | ||
101 | +/** | ||
102 | + * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
103 | + * @s: the NVIC | ||
104 | + * @irq: the exception number to mark pending | ||
105 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
106 | + * version of a banked exception, true for the secure version of a banked | ||
107 | + * exception. | ||
108 | + * | ||
109 | + * Return whether an exception is "ready", i.e. whether the exception is | ||
110 | + * enabled and is configured at a priority which would allow it to | ||
111 | + * interrupt the current execution priority. This controls whether the | ||
112 | + * RDY bit for it in the FPCCR is set. | ||
113 | + */ | ||
114 | +bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure); | ||
115 | +/** | ||
116 | + * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
117 | + * @s: the NVIC | ||
118 | + * | ||
119 | + * Returns: the raw execution priority as defined by the v8M architecture. | ||
120 | + * This is the execution priority minus the effects of AIRCR.PRIS, | ||
121 | + * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting. | ||
122 | + * (v8M ARM ARM I_PKLD.) | ||
123 | + */ | ||
124 | +int armv7m_nvic_raw_execution_priority(NVICState *s); | ||
125 | +/** | ||
126 | + * armv7m_nvic_neg_prio_requested: return true if the requested execution | ||
127 | + * priority is negative for the specified security state. | ||
128 | + * @s: the NVIC | ||
129 | + * @secure: the security state to test | ||
130 | + * This corresponds to the pseudocode IsReqExecPriNeg(). | ||
131 | + */ | ||
132 | +#ifndef CONFIG_USER_ONLY | ||
133 | +bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure); | ||
134 | +#else | ||
135 | +static inline bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure) | ||
136 | +{ | ||
137 | + return false; | ||
138 | +} | ||
139 | +#endif | ||
140 | +#ifndef CONFIG_USER_ONLY | ||
141 | +bool armv7m_nvic_can_take_pending_exception(NVICState *s); | ||
142 | +#else | ||
143 | +static inline bool armv7m_nvic_can_take_pending_exception(NVICState *s) | ||
144 | +{ | ||
145 | + return true; | ||
146 | +} | ||
147 | +#endif | ||
148 | + | ||
149 | #endif | ||
150 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
151 | index XXXXXXX..XXXXXXX 100644 | ||
152 | --- a/target/arm/cpu.h | ||
153 | +++ b/target/arm/cpu.h | ||
154 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_list(void); | ||
155 | uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
156 | uint32_t cur_el, bool secure); | ||
157 | |||
158 | -/* Interface between CPU and Interrupt controller. */ | ||
159 | -#ifndef CONFIG_USER_ONLY | ||
160 | -bool armv7m_nvic_can_take_pending_exception(NVICState *s); | ||
161 | -#else | ||
162 | -static inline bool armv7m_nvic_can_take_pending_exception(NVICState *s) | ||
163 | -{ | ||
164 | - return true; | ||
165 | -} | ||
166 | -#endif | ||
167 | -/** | ||
168 | - * armv7m_nvic_set_pending: mark the specified exception as pending | ||
169 | - * @s: the NVIC | ||
170 | - * @irq: the exception number to mark pending | ||
171 | - * @secure: false for non-banked exceptions or for the nonsecure | ||
172 | - * version of a banked exception, true for the secure version of a banked | ||
173 | - * exception. | ||
174 | - * | ||
175 | - * Marks the specified exception as pending. Note that we will assert() | ||
176 | - * if @secure is true and @irq does not specify one of the fixed set | ||
177 | - * of architecturally banked exceptions. | ||
178 | - */ | ||
179 | -void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure); | ||
180 | -/** | ||
181 | - * armv7m_nvic_set_pending_derived: mark this derived exception as pending | ||
182 | - * @s: the NVIC | ||
183 | - * @irq: the exception number to mark pending | ||
184 | - * @secure: false for non-banked exceptions or for the nonsecure | ||
185 | - * version of a banked exception, true for the secure version of a banked | ||
186 | - * exception. | ||
187 | - * | ||
188 | - * Similar to armv7m_nvic_set_pending(), but specifically for derived | ||
189 | - * exceptions (exceptions generated in the course of trying to take | ||
190 | - * a different exception). | ||
191 | - */ | ||
192 | -void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure); | ||
193 | -/** | ||
194 | - * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending | ||
195 | - * @s: the NVIC | ||
196 | - * @irq: the exception number to mark pending | ||
197 | - * @secure: false for non-banked exceptions or for the nonsecure | ||
198 | - * version of a banked exception, true for the secure version of a banked | ||
199 | - * exception. | ||
200 | - * | ||
201 | - * Similar to armv7m_nvic_set_pending(), but specifically for exceptions | ||
202 | - * generated in the course of lazy stacking of FP registers. | ||
203 | - */ | ||
204 | -void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure); | ||
205 | -/** | ||
206 | - * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
207 | - * exception, and whether it targets Secure state | ||
208 | - * @s: the NVIC | ||
209 | - * @pirq: set to pending exception number | ||
210 | - * @ptargets_secure: set to whether pending exception targets Secure | ||
211 | - * | ||
212 | - * This function writes the number of the highest priority pending | ||
213 | - * exception (the one which would be made active by | ||
214 | - * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure | ||
215 | - * to true if the current highest priority pending exception should | ||
216 | - * be taken to Secure state, false for NS. | ||
217 | - */ | ||
218 | -void armv7m_nvic_get_pending_irq_info(NVICState *s, int *pirq, | ||
219 | - bool *ptargets_secure); | ||
220 | -/** | ||
221 | - * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | ||
222 | - * @s: the NVIC | ||
223 | - * | ||
224 | - * Move the current highest priority pending exception from the pending | ||
225 | - * state to the active state, and update v7m.exception to indicate that | ||
226 | - * it is the exception currently being handled. | ||
227 | - */ | ||
228 | -void armv7m_nvic_acknowledge_irq(NVICState *s); | ||
229 | -/** | ||
230 | - * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
231 | - * @s: the NVIC | ||
232 | - * @irq: the exception number to complete | ||
233 | - * @secure: true if this exception was secure | ||
234 | - * | ||
235 | - * Returns: -1 if the irq was not active | ||
236 | - * 1 if completing this irq brought us back to base (no active irqs) | ||
237 | - * 0 if there is still an irq active after this one was completed | ||
238 | - * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
239 | - */ | ||
240 | -int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure); | ||
241 | -/** | ||
242 | - * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
243 | - * @s: the NVIC | ||
244 | - * @irq: the exception number to mark pending | ||
245 | - * @secure: false for non-banked exceptions or for the nonsecure | ||
246 | - * version of a banked exception, true for the secure version of a banked | ||
247 | - * exception. | ||
248 | - * | ||
249 | - * Return whether an exception is "ready", i.e. whether the exception is | ||
250 | - * enabled and is configured at a priority which would allow it to | ||
251 | - * interrupt the current execution priority. This controls whether the | ||
252 | - * RDY bit for it in the FPCCR is set. | ||
253 | - */ | ||
254 | -bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure); | ||
255 | -/** | ||
256 | - * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
257 | - * @s: the NVIC | ||
258 | - * | ||
259 | - * Returns: the raw execution priority as defined by the v8M architecture. | ||
260 | - * This is the execution priority minus the effects of AIRCR.PRIS, | ||
261 | - * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting. | ||
262 | - * (v8M ARM ARM I_PKLD.) | ||
263 | - */ | ||
264 | -int armv7m_nvic_raw_execution_priority(NVICState *s); | ||
265 | -/** | ||
266 | - * armv7m_nvic_neg_prio_requested: return true if the requested execution | ||
267 | - * priority is negative for the specified security state. | ||
268 | - * @s: the NVIC | ||
269 | - * @secure: the security state to test | ||
270 | - * This corresponds to the pseudocode IsReqExecPriNeg(). | ||
271 | - */ | ||
272 | -#ifndef CONFIG_USER_ONLY | ||
273 | -bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure); | ||
274 | -#else | ||
275 | -static inline bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure) | ||
276 | -{ | ||
277 | - return false; | ||
278 | -} | ||
279 | -#endif | ||
280 | - | ||
281 | /* Interface for defining coprocessor registers. | ||
282 | * Registers are defined in tables of arm_cp_reginfo structs | ||
283 | * which are passed to define_arm_cp_regs(). | ||
284 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/target/arm/cpu.c | ||
287 | +++ b/target/arm/cpu.c | ||
54 | @@ -XXX,XX +XXX,XX @@ | 288 | @@ -XXX,XX +XXX,XX @@ |
55 | #include "qapi/error.h" | 289 | #if !defined(CONFIG_USER_ONLY) |
56 | #include "qemu-common.h" | 290 | #include "hw/loader.h" |
57 | #include "cpu.h" | ||
58 | +#include "exec/address-spaces.h" | ||
59 | #include "hw/boards.h" | 291 | #include "hw/boards.h" |
60 | #include "hw/hw.h" | 292 | +#ifdef CONFIG_TCG |
61 | #include "hw/irq.h" | 293 | #include "hw/intc/armv7m_nvic.h" |
62 | @@ -XXX,XX +XXX,XX @@ static int omap_validate_tipb_mpui_addr(struct omap_mpu_state_s *s, | 294 | -#endif |
63 | return range_covers_byte(0xe1010000, 0xe1020004 - 0xe1010000, addr); | 295 | +#endif /* CONFIG_TCG */ |
64 | } | 296 | +#endif /* !CONFIG_USER_ONLY */ |
65 | 297 | #include "sysemu/tcg.h" | |
66 | -struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | 298 | #include "sysemu/qtest.h" |
67 | - unsigned long sdram_size, | 299 | #include "sysemu/hw_accel.h" |
68 | +struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *dram, | 300 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
69 | const char *cpu_type) | 301 | index XXXXXXX..XXXXXXX 100644 |
70 | { | 302 | --- a/target/arm/cpu_tcg.c |
71 | int i; | 303 | +++ b/target/arm/cpu_tcg.c |
72 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | 304 | @@ -XXX,XX +XXX,XX @@ |
73 | qemu_irq dma_irqs[6]; | 305 | #include "hw/boards.h" |
74 | DriveInfo *dinfo; | 306 | #endif |
75 | SysBusDevice *busdev; | 307 | #include "cpregs.h" |
76 | + MemoryRegion *system_memory = get_system_memory(); | 308 | +#if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG) |
77 | 309 | +#include "hw/intc/armv7m_nvic.h" | |
78 | /* Core */ | 310 | +#endif |
79 | s->mpu_model = omap310; | 311 | |
80 | s->cpu = ARM_CPU(cpu_create(cpu_type)); | 312 | |
81 | - s->sdram_size = sdram_size; | 313 | /* Share AArch32 -cpu max features with AArch64. */ |
82 | + s->sdram_size = memory_region_size(dram); | 314 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
83 | s->sram_size = OMAP15XX_SRAM_SIZE; | 315 | index XXXXXXX..XXXXXXX 100644 |
84 | 316 | --- a/target/arm/m_helper.c | |
85 | s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0); | 317 | +++ b/target/arm/m_helper.c |
86 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | 318 | @@ -XXX,XX +XXX,XX @@ |
87 | omap_clk_init(s); | 319 | #include "exec/cpu_ldst.h" |
88 | 320 | #include "semihosting/common-semi.h" | |
89 | /* Memory-mapped stuff */ | 321 | #endif |
90 | - memory_region_allocate_system_memory(&s->emiff_ram, NULL, "omap1.dram", | 322 | +#if !defined(CONFIG_USER_ONLY) |
91 | - s->sdram_size); | 323 | +#include "hw/intc/armv7m_nvic.h" |
92 | - memory_region_add_subregion(system_memory, OMAP_EMIFF_BASE, &s->emiff_ram); | 324 | +#endif |
93 | memory_region_init_ram(&s->imif_ram, NULL, "omap1.sram", s->sram_size, | 325 | |
94 | &error_fatal); | 326 | static void v7m_msr_xpsr(CPUARMState *env, uint32_t mask, |
95 | memory_region_add_subregion(system_memory, OMAP_IMIF_BASE, &s->imif_ram); | 327 | uint32_t reg, uint32_t val) |
96 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
97 | s->port[tipb_mpui].addr_valid = omap_validate_tipb_mpui_addr; | ||
98 | |||
99 | /* Register SDRAM and SRAM DMA ports for fast transfers. */ | ||
100 | - soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->emiff_ram), | ||
101 | + soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(dram), | ||
102 | OMAP_EMIFF_BASE, s->sdram_size); | ||
103 | soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->imif_ram), | ||
104 | OMAP_IMIF_BASE, s->sram_size); | ||
105 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/hw/arm/omap_sx1.c | ||
108 | +++ b/hw/arm/omap_sx1.c | ||
109 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
110 | { | ||
111 | struct omap_mpu_state_s *mpu; | ||
112 | MemoryRegion *address_space = get_system_memory(); | ||
113 | + MemoryRegion *dram = g_new(MemoryRegion, 1); | ||
114 | MemoryRegion *flash = g_new(MemoryRegion, 1); | ||
115 | MemoryRegion *cs = g_new(MemoryRegion, 4); | ||
116 | static uint32_t cs0val = 0x00213090; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
118 | flash_size = flash2_size; | ||
119 | } | ||
120 | |||
121 | - mpu = omap310_mpu_init(address_space, sx1_binfo.ram_size, | ||
122 | - machine->cpu_type); | ||
123 | + memory_region_allocate_system_memory(dram, NULL, "omap1.dram", | ||
124 | + sx1_binfo.ram_size); | ||
125 | + memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, dram); | ||
126 | + | ||
127 | + mpu = omap310_mpu_init(dram, machine->cpu_type); | ||
128 | |||
129 | /* External Flash (EMIFS) */ | ||
130 | memory_region_init_ram(flash, NULL, "omap_sx1.flash0-0", flash_size, | ||
131 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/arm/palm.c | ||
134 | +++ b/hw/arm/palm.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static void palmte_init(MachineState *machine) | ||
136 | MemoryRegion *address_space_mem = get_system_memory(); | ||
137 | struct omap_mpu_state_s *mpu; | ||
138 | int flash_size = 0x00800000; | ||
139 | - int sdram_size = palmte_binfo.ram_size; | ||
140 | static uint32_t cs0val = 0xffffffff; | ||
141 | static uint32_t cs1val = 0x0000e1a0; | ||
142 | static uint32_t cs2val = 0x0000e1a0; | ||
143 | static uint32_t cs3val = 0xe1a0e1a0; | ||
144 | int rom_size, rom_loaded = 0; | ||
145 | + MemoryRegion *dram = g_new(MemoryRegion, 1); | ||
146 | MemoryRegion *flash = g_new(MemoryRegion, 1); | ||
147 | MemoryRegion *cs = g_new(MemoryRegion, 4); | ||
148 | |||
149 | - mpu = omap310_mpu_init(address_space_mem, sdram_size, machine->cpu_type); | ||
150 | + memory_region_allocate_system_memory(dram, NULL, "omap1.dram", | ||
151 | + palmte_binfo.ram_size); | ||
152 | + memory_region_add_subregion(address_space_mem, OMAP_EMIFF_BASE, dram); | ||
153 | + | ||
154 | + mpu = omap310_mpu_init(dram, machine->cpu_type); | ||
155 | |||
156 | /* External Flash (EMIFS) */ | ||
157 | memory_region_init_ram(flash, NULL, "palmte.flash", flash_size, | ||
158 | -- | 328 | -- |
159 | 2.20.1 | 329 | 2.34.1 |
160 | 330 | ||
161 | 331 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The SDRAM is incorrectly created in the OMAP2420 SoC. | 3 | The two TCG tests for GICv2 and GICv3 are very heavy weight distros |
4 | Move its creation in the board code, this will later allow the | 4 | that take a long time to boot up, especially for an --enable-debug |
5 | board to have the QOM ownership of the RAM. | 5 | build. The total code coverage they give is: |
6 | 6 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Overall coverage rate: |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | lines......: 11.2% (59584 of 530123 lines) |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 9 | functions..: 15.0% (7436 of 49443 functions) |
10 | Message-id: 20191021190653.9511-5-philmd@redhat.com | 10 | branches...: 6.3% (19273 of 303933 branches) |
11 | |||
12 | We already get pretty close to that with the machine_aarch64_virt | ||
13 | tests which only does one full boot (~120s vs ~600s) of alpine. We | ||
14 | expand the kernel+initrd boot (~8s) to test both GICs and also add an | ||
15 | RNG device and a block device to generate a few IRQs and exercise the | ||
16 | storage layer. With that we get to a coverage of: | ||
17 | |||
18 | Overall coverage rate: | ||
19 | lines......: 11.0% (58121 of 530123 lines) | ||
20 | functions..: 14.9% (7343 of 49443 functions) | ||
21 | branches...: 6.0% (18269 of 303933 branches) | ||
22 | |||
23 | which I feel is close enough given the massive time saving. If we want | ||
24 | to target any more sub-systems we can use lighter weight more directed | ||
25 | tests. | ||
26 | |||
27 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
28 | Reviewed-by: Fabiano Rosas <farosas@suse.de> | ||
29 | Acked-by: Richard Henderson <richard.henderson@linaro.org> | ||
30 | Message-id: 20230203181632.2919715-1-alex.bennee@linaro.org | ||
31 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 33 | --- |
13 | include/hw/arm/omap.h | 4 +--- | 34 | tests/avocado/boot_linux.py | 48 ++++---------------- |
14 | hw/arm/nseries.c | 10 +++++++--- | 35 | tests/avocado/machine_aarch64_virt.py | 63 ++++++++++++++++++++++++--- |
15 | hw/arm/omap2.c | 13 +++++-------- | 36 | 2 files changed, 65 insertions(+), 46 deletions(-) |
16 | 3 files changed, 13 insertions(+), 14 deletions(-) | 37 | |
17 | 38 | diff --git a/tests/avocado/boot_linux.py b/tests/avocado/boot_linux.py | |
18 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/omap.h | 40 | --- a/tests/avocado/boot_linux.py |
21 | +++ b/include/hw/arm/omap.h | 41 | +++ b/tests/avocado/boot_linux.py |
22 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | 42 | @@ -XXX,XX +XXX,XX @@ def test_pc_q35_kvm(self): |
23 | MemoryRegion tap_iomem; | 43 | self.launch_and_wait(set_up_ssh_connection=False) |
24 | MemoryRegion imif_ram; | 44 | |
25 | MemoryRegion emiff_ram; | 45 | |
26 | - MemoryRegion sdram; | 46 | -# For Aarch64 we only boot KVM tests in CI as the TCG tests are very |
27 | MemoryRegion sram; | 47 | -# heavyweight. There are lighter weight distros which we use in the |
28 | 48 | -# machine_aarch64_virt.py tests. | |
29 | struct omap_dma_port_if_s { | 49 | +# For Aarch64 we only boot KVM tests in CI as booting the current |
30 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | 50 | +# Fedora OS in TCG tests is very heavyweight. There are lighter weight |
31 | const char *core); | 51 | +# distros which we use in the machine_aarch64_virt.py tests. |
32 | 52 | class BootLinuxAarch64(LinuxTest): | |
33 | /* omap2.c */ | 53 | """ |
34 | -struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | 54 | :avocado: tags=arch:aarch64 |
35 | - unsigned long sdram_size, | 55 | :avocado: tags=machine:virt |
36 | +struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram, | 56 | - :avocado: tags=machine:gic-version=2 |
37 | const char *core); | 57 | """ |
38 | 58 | timeout = 720 | |
39 | uint32_t omap_badwidth_read8(void *opaque, hwaddr addr); | 59 | |
40 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | 60 | - def add_common_args(self): |
61 | - self.vm.add_args('-bios', | ||
62 | - os.path.join(BUILD_DIR, 'pc-bios', | ||
63 | - 'edk2-aarch64-code.fd')) | ||
64 | - self.vm.add_args('-device', 'virtio-rng-pci,rng=rng0') | ||
65 | - self.vm.add_args('-object', 'rng-random,id=rng0,filename=/dev/urandom') | ||
66 | - | ||
67 | - @skipIf(os.getenv('GITLAB_CI'), 'Running on GitLab') | ||
68 | - def test_fedora_cloud_tcg_gicv2(self): | ||
69 | - """ | ||
70 | - :avocado: tags=accel:tcg | ||
71 | - :avocado: tags=cpu:max | ||
72 | - :avocado: tags=device:gicv2 | ||
73 | - """ | ||
74 | - self.require_accelerator("tcg") | ||
75 | - self.vm.add_args("-accel", "tcg") | ||
76 | - self.vm.add_args("-cpu", "max,lpa2=off") | ||
77 | - self.vm.add_args("-machine", "virt,gic-version=2") | ||
78 | - self.add_common_args() | ||
79 | - self.launch_and_wait(set_up_ssh_connection=False) | ||
80 | - | ||
81 | - @skipIf(os.getenv('GITLAB_CI'), 'Running on GitLab') | ||
82 | - def test_fedora_cloud_tcg_gicv3(self): | ||
83 | - """ | ||
84 | - :avocado: tags=accel:tcg | ||
85 | - :avocado: tags=cpu:max | ||
86 | - :avocado: tags=device:gicv3 | ||
87 | - """ | ||
88 | - self.require_accelerator("tcg") | ||
89 | - self.vm.add_args("-accel", "tcg") | ||
90 | - self.vm.add_args("-cpu", "max,lpa2=off") | ||
91 | - self.vm.add_args("-machine", "virt,gic-version=3") | ||
92 | - self.add_common_args() | ||
93 | - self.launch_and_wait(set_up_ssh_connection=False) | ||
94 | - | ||
95 | def test_virt_kvm(self): | ||
96 | """ | ||
97 | :avocado: tags=accel:kvm | ||
98 | @@ -XXX,XX +XXX,XX @@ def test_virt_kvm(self): | ||
99 | self.require_accelerator("kvm") | ||
100 | self.vm.add_args("-accel", "kvm") | ||
101 | self.vm.add_args("-machine", "virt,gic-version=host") | ||
102 | - self.add_common_args() | ||
103 | + self.vm.add_args('-bios', | ||
104 | + os.path.join(BUILD_DIR, 'pc-bios', | ||
105 | + 'edk2-aarch64-code.fd')) | ||
106 | + self.vm.add_args('-device', 'virtio-rng-pci,rng=rng0') | ||
107 | + self.vm.add_args('-object', 'rng-random,id=rng0,filename=/dev/urandom') | ||
108 | self.launch_and_wait(set_up_ssh_connection=False) | ||
109 | |||
110 | |||
111 | diff --git a/tests/avocado/machine_aarch64_virt.py b/tests/avocado/machine_aarch64_virt.py | ||
41 | index XXXXXXX..XXXXXXX 100644 | 112 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/hw/arm/nseries.c | 113 | --- a/tests/avocado/machine_aarch64_virt.py |
43 | +++ b/hw/arm/nseries.c | 114 | +++ b/tests/avocado/machine_aarch64_virt.py |
44 | @@ -XXX,XX +XXX,XX @@ | 115 | @@ -XXX,XX +XXX,XX @@ |
45 | 116 | ||
46 | /* Nokia N8x0 support */ | 117 | import time |
47 | struct n800_s { | 118 | import os |
48 | + MemoryRegion sdram; | 119 | +import logging |
49 | struct omap_mpu_state_s *mpu; | 120 | |
50 | 121 | from avocado_qemu import QemuSystemTest | |
51 | struct rfbi_chip_s blizzard; | 122 | from avocado_qemu import wait_for_console_pattern |
52 | @@ -XXX,XX +XXX,XX @@ static int n810_atag_setup(const struct arm_boot_info *info, void *p) | 123 | from avocado_qemu import exec_command |
53 | static void n8x0_init(MachineState *machine, | 124 | from avocado_qemu import BUILD_DIR |
54 | struct arm_boot_info *binfo, int model) | 125 | +from avocado.utils import process |
55 | { | 126 | +from avocado.utils.path import find_command |
56 | - MemoryRegion *sysmem = get_system_memory(); | 127 | |
57 | struct n800_s *s = (struct n800_s *) g_malloc0(sizeof(*s)); | 128 | class Aarch64VirtMachine(QemuSystemTest): |
58 | - int sdram_size = binfo->ram_size; | 129 | KERNEL_COMMON_COMMAND_LINE = 'printk.time=0 ' |
59 | + uint64_t sdram_size = binfo->ram_size; | 130 | @@ -XXX,XX +XXX,XX @@ def test_alpine_virt_tcg_gic_max(self): |
60 | 131 | self.wait_for_console_pattern('Welcome to Alpine Linux 3.16') | |
61 | - s->mpu = omap2420_mpu_init(sysmem, sdram_size, machine->cpu_type); | 132 | |
62 | + memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram", | 133 | |
63 | + sdram_size); | 134 | - def test_aarch64_virt(self): |
64 | + memory_region_add_subregion(get_system_memory(), OMAP2_Q2_BASE, &s->sdram); | 135 | + def common_aarch64_virt(self, machine): |
65 | + | 136 | """ |
66 | + s->mpu = omap2420_mpu_init(&s->sdram, machine->cpu_type); | 137 | - :avocado: tags=arch:aarch64 |
67 | 138 | - :avocado: tags=machine:virt | |
68 | /* Setup peripherals | 139 | - :avocado: tags=accel:tcg |
69 | * | 140 | - :avocado: tags=cpu:max |
70 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | 141 | + Common code to launch basic virt machine with kernel+initrd |
71 | index XXXXXXX..XXXXXXX 100644 | 142 | + and a scratch disk. |
72 | --- a/hw/arm/omap2.c | 143 | """ |
73 | +++ b/hw/arm/omap2.c | 144 | + logger = logging.getLogger('aarch64_virt') |
74 | @@ -XXX,XX +XXX,XX @@ | 145 | + |
75 | #include "qemu/error-report.h" | 146 | kernel_url = ('https://fileserver.linaro.org/s/' |
76 | #include "qapi/error.h" | 147 | 'z6B2ARM7DQT3HWN/download') |
77 | #include "cpu.h" | 148 | - |
78 | +#include "exec/address-spaces.h" | 149 | kernel_hash = 'ed11daab50c151dde0e1e9c9cb8b2d9bd3215347' |
79 | #include "sysemu/blockdev.h" | 150 | kernel_path = self.fetch_asset(kernel_url, asset_hash=kernel_hash) |
80 | #include "sysemu/qtest.h" | 151 | |
81 | #include "sysemu/reset.h" | 152 | @@ -XXX,XX +XXX,XX @@ def test_aarch64_virt(self): |
82 | @@ -XXX,XX +XXX,XX @@ static const struct dma_irq_map omap2_dma_irq_map[] = { | 153 | 'console=ttyAMA0') |
83 | { 0, OMAP_INT_24XX_SDMA_IRQ3 }, | 154 | self.require_accelerator("tcg") |
84 | }; | 155 | self.vm.add_args('-cpu', 'max,pauth-impdef=on', |
85 | 156 | + '-machine', machine, | |
86 | -struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | 157 | '-accel', 'tcg', |
87 | - unsigned long sdram_size, | 158 | '-kernel', kernel_path, |
88 | +struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram, | 159 | '-append', kernel_command_line) |
89 | const char *cpu_type) | 160 | + |
90 | { | 161 | + # A RNG offers an easy way to generate a few IRQs |
91 | struct omap_mpu_state_s *s = g_new0(struct omap_mpu_state_s, 1); | 162 | + self.vm.add_args('-device', 'virtio-rng-pci,rng=rng0') |
92 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | 163 | + self.vm.add_args('-object', |
93 | int i; | 164 | + 'rng-random,id=rng0,filename=/dev/urandom') |
94 | SysBusDevice *busdev; | 165 | + |
95 | struct omap_target_agent_s *ta; | 166 | + # Also add a scratch block device |
96 | + MemoryRegion *sysmem = get_system_memory(); | 167 | + logger.info('creating scratch qcow2 image') |
97 | 168 | + image_path = os.path.join(self.workdir, 'scratch.qcow2') | |
98 | /* Core */ | 169 | + qemu_img = os.path.join(BUILD_DIR, 'qemu-img') |
99 | s->mpu_model = omap2420; | 170 | + if not os.path.exists(qemu_img): |
100 | s->cpu = ARM_CPU(cpu_create(cpu_type)); | 171 | + qemu_img = find_command('qemu-img', False) |
101 | - s->sdram_size = sdram_size; | 172 | + if qemu_img is False: |
102 | s->sram_size = OMAP242X_SRAM_SIZE; | 173 | + self.cancel('Could not find "qemu-img", which is required to ' |
103 | 174 | + 'create the temporary qcow2 image') | |
104 | s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0); | 175 | + cmd = '%s create -f qcow2 %s 8M' % (qemu_img, image_path) |
105 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | 176 | + process.run(cmd) |
106 | omap_clk_init(s); | 177 | + |
107 | 178 | + # Add the device | |
108 | /* Memory-mapped stuff */ | 179 | + self.vm.add_args('-blockdev', |
109 | - memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram", | 180 | + f"driver=qcow2,file.driver=file,file.filename={image_path},node-name=scratch") |
110 | - s->sdram_size); | 181 | + self.vm.add_args('-device', |
111 | - memory_region_add_subregion(sysmem, OMAP2_Q2_BASE, &s->sdram); | 182 | + 'virtio-blk-device,drive=scratch') |
112 | memory_region_init_ram(&s->sram, NULL, "omap2.sram", s->sram_size, | 183 | + |
113 | &error_fatal); | 184 | self.vm.launch() |
114 | memory_region_add_subregion(sysmem, OMAP2_SRAM_BASE, &s->sram); | 185 | self.wait_for_console_pattern('Welcome to Buildroot') |
115 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | 186 | time.sleep(0.1) |
116 | s->port->addr_valid = omap2_validate_addr; | 187 | exec_command(self, 'root') |
117 | 188 | time.sleep(0.1) | |
118 | /* Register SDRAM and SRAM ports for fast DMA transfers. */ | 189 | + exec_command(self, 'dd if=/dev/hwrng of=/dev/vda bs=512 count=4') |
119 | - soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sdram), | 190 | + time.sleep(0.1) |
120 | - OMAP2_Q2_BASE, s->sdram_size); | 191 | + exec_command(self, 'md5sum /dev/vda') |
121 | + soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(sdram), | 192 | + time.sleep(0.1) |
122 | + OMAP2_Q2_BASE, memory_region_size(sdram)); | 193 | + exec_command(self, 'cat /proc/interrupts') |
123 | soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sram), | 194 | + time.sleep(0.1) |
124 | OMAP2_SRAM_BASE, s->sram_size); | 195 | exec_command(self, 'cat /proc/self/maps') |
125 | 196 | time.sleep(0.1) | |
197 | + | ||
198 | + def test_aarch64_virt_gicv3(self): | ||
199 | + """ | ||
200 | + :avocado: tags=arch:aarch64 | ||
201 | + :avocado: tags=machine:virt | ||
202 | + :avocado: tags=accel:tcg | ||
203 | + :avocado: tags=cpu:max | ||
204 | + """ | ||
205 | + self.common_aarch64_virt("virt,gic_version=3") | ||
206 | + | ||
207 | + def test_aarch64_virt_gicv2(self): | ||
208 | + """ | ||
209 | + :avocado: tags=arch:aarch64 | ||
210 | + :avocado: tags=machine:virt | ||
211 | + :avocado: tags=accel:tcg | ||
212 | + :avocado: tags=cpu:max | ||
213 | + """ | ||
214 | + self.common_aarch64_virt("virt,gic-version=2") | ||
126 | -- | 215 | -- |
127 | 2.20.1 | 216 | 2.34.1 |
128 | 217 | ||
129 | 218 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Mostafa Saleh <smostafa@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_A32 bits | 3 | GBPA register can be used to globally abort all |
4 | that will be cached, and are used by all profiles. | 4 | transactions. |
5 | 5 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | It is described in the SMMU manual in "6.3.14 SMMU_GBPA". |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | ABORT reset value is IMPLEMENTATION DEFINED, it is chosen to |
8 | Message-id: 20191018174431.1784-4-richard.henderson@linaro.org | 8 | be zero(Do not abort incoming transactions). |
9 | |||
10 | Other fields have default values of Use Incoming. | ||
11 | |||
12 | If UPDATE is not set, the write is ignored. This is the only permitted | ||
13 | behavior in SMMUv3.2 and later.(6.3.14.1 Update procedure) | ||
14 | |||
15 | As this patch adds a new state to the SMMU (GBPA), it is added | ||
16 | in a new subsection for forward migration compatibility. | ||
17 | GBPA is only migrated if its value is different from the reset value. | ||
18 | It does this to be backward migration compatible if SW didn't write | ||
19 | the register. | ||
20 | |||
21 | Signed-off-by: Mostafa Saleh <smostafa@google.com> | ||
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
24 | Message-id: 20230214094009.2445653-1-smostafa@google.com | ||
25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 27 | --- |
11 | target/arm/helper.c | 16 +++++++++++----- | 28 | hw/arm/smmuv3-internal.h | 7 +++++++ |
12 | 1 file changed, 11 insertions(+), 5 deletions(-) | 29 | include/hw/arm/smmuv3.h | 1 + |
30 | hw/arm/smmuv3.c | 43 +++++++++++++++++++++++++++++++++++++++- | ||
31 | 3 files changed, 50 insertions(+), 1 deletion(-) | ||
13 | 32 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 33 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
15 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 35 | --- a/hw/arm/smmuv3-internal.h |
17 | +++ b/target/arm/helper.c | 36 | +++ b/hw/arm/smmuv3-internal.h |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 37 | @@ -XXX,XX +XXX,XX @@ REG32(CR0ACK, 0x24) |
19 | return flags; | 38 | REG32(CR1, 0x28) |
39 | REG32(CR2, 0x2c) | ||
40 | REG32(STATUSR, 0x40) | ||
41 | +REG32(GBPA, 0x44) | ||
42 | + FIELD(GBPA, ABORT, 20, 1) | ||
43 | + FIELD(GBPA, UPDATE, 31, 1) | ||
44 | + | ||
45 | +/* Use incoming. */ | ||
46 | +#define SMMU_GBPA_RESET_VAL 0x1000 | ||
47 | + | ||
48 | REG32(IRQ_CTRL, 0x50) | ||
49 | FIELD(IRQ_CTRL, GERROR_IRQEN, 0, 1) | ||
50 | FIELD(IRQ_CTRL, PRI_IRQEN, 1, 1) | ||
51 | diff --git a/include/hw/arm/smmuv3.h b/include/hw/arm/smmuv3.h | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/include/hw/arm/smmuv3.h | ||
54 | +++ b/include/hw/arm/smmuv3.h | ||
55 | @@ -XXX,XX +XXX,XX @@ struct SMMUv3State { | ||
56 | uint32_t cr[3]; | ||
57 | uint32_t cr0ack; | ||
58 | uint32_t statusr; | ||
59 | + uint32_t gbpa; | ||
60 | uint32_t irq_ctrl; | ||
61 | uint32_t gerror; | ||
62 | uint32_t gerrorn; | ||
63 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/hw/arm/smmuv3.c | ||
66 | +++ b/hw/arm/smmuv3.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_init_regs(SMMUv3State *s) | ||
68 | s->gerror = 0; | ||
69 | s->gerrorn = 0; | ||
70 | s->statusr = 0; | ||
71 | + s->gbpa = SMMU_GBPA_RESET_VAL; | ||
20 | } | 72 | } |
21 | 73 | ||
22 | +static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el, | 74 | static int smmu_get_ste(SMMUv3State *s, dma_addr_t addr, STE *buf, |
23 | + ARMMMUIdx mmu_idx, uint32_t flags) | 75 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
76 | qemu_mutex_lock(&s->mutex); | ||
77 | |||
78 | if (!smmu_enabled(s)) { | ||
79 | - status = SMMU_TRANS_DISABLE; | ||
80 | + if (FIELD_EX32(s->gbpa, GBPA, ABORT)) { | ||
81 | + status = SMMU_TRANS_ABORT; | ||
82 | + } else { | ||
83 | + status = SMMU_TRANS_DISABLE; | ||
84 | + } | ||
85 | goto epilogue; | ||
86 | } | ||
87 | |||
88 | @@ -XXX,XX +XXX,XX @@ static MemTxResult smmu_writel(SMMUv3State *s, hwaddr offset, | ||
89 | case A_GERROR_IRQ_CFG2: | ||
90 | s->gerror_irq_cfg2 = data; | ||
91 | return MEMTX_OK; | ||
92 | + case A_GBPA: | ||
93 | + /* | ||
94 | + * If UPDATE is not set, the write is ignored. This is the only | ||
95 | + * permitted behavior in SMMUv3.2 and later. | ||
96 | + */ | ||
97 | + if (data & R_GBPA_UPDATE_MASK) { | ||
98 | + /* Ignore update bit as write is synchronous. */ | ||
99 | + s->gbpa = data & ~R_GBPA_UPDATE_MASK; | ||
100 | + } | ||
101 | + return MEMTX_OK; | ||
102 | case A_STRTAB_BASE: /* 64b */ | ||
103 | s->strtab_base = deposit64(s->strtab_base, 0, 32, data); | ||
104 | return MEMTX_OK; | ||
105 | @@ -XXX,XX +XXX,XX @@ static MemTxResult smmu_readl(SMMUv3State *s, hwaddr offset, | ||
106 | case A_STATUSR: | ||
107 | *data = s->statusr; | ||
108 | return MEMTX_OK; | ||
109 | + case A_GBPA: | ||
110 | + *data = s->gbpa; | ||
111 | + return MEMTX_OK; | ||
112 | case A_IRQ_CTRL: | ||
113 | case A_IRQ_CTRL_ACK: | ||
114 | *data = s->irq_ctrl; | ||
115 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_smmuv3_queue = { | ||
116 | }, | ||
117 | }; | ||
118 | |||
119 | +static bool smmuv3_gbpa_needed(void *opaque) | ||
24 | +{ | 120 | +{ |
25 | + flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | 121 | + SMMUv3State *s = opaque; |
26 | + flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | ||
27 | + | 122 | + |
28 | + return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 123 | + /* Only migrate GBPA if it has different reset value. */ |
124 | + return s->gbpa != SMMU_GBPA_RESET_VAL; | ||
29 | +} | 125 | +} |
30 | + | 126 | + |
31 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 127 | +static const VMStateDescription vmstate_gbpa = { |
32 | ARMMMUIdx mmu_idx) | 128 | + .name = "smmuv3/gbpa", |
33 | { | 129 | + .version_id = 1, |
34 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 130 | + .minimum_version_id = 1, |
35 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 131 | + .needed = smmuv3_gbpa_needed, |
36 | int current_el = arm_current_el(env); | 132 | + .fields = (VMStateField[]) { |
37 | int fp_el = fp_exception_el(env, current_el); | 133 | + VMSTATE_UINT32(gbpa, SMMUv3State), |
38 | - uint32_t flags = 0; | 134 | + VMSTATE_END_OF_LIST() |
39 | + uint32_t flags; | 135 | + } |
40 | 136 | +}; | |
41 | if (is_a64(env)) { | 137 | + |
42 | *pc = env->pc; | 138 | static const VMStateDescription vmstate_smmuv3 = { |
43 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 139 | .name = "smmuv3", |
44 | } | 140 | .version_id = 1, |
45 | } else { | 141 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_smmuv3 = { |
46 | *pc = env->regs[15]; | 142 | |
47 | + flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | 143 | VMSTATE_END_OF_LIST(), |
48 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | 144 | }, |
49 | flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len); | 145 | + .subsections = (const VMStateDescription * []) { |
50 | flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride); | 146 | + &vmstate_gbpa, |
51 | flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | 147 | + NULL |
52 | - flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | 148 | + } |
53 | - flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | 149 | }; |
54 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | 150 | |
55 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | 151 | static void smmuv3_instance_init(Object *obj) |
56 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
57 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
58 | flags = FIELD_DP32(flags, TBFLAG_A32, | ||
59 | XSCALE_CPAR, env->cp15.c15_cpar); | ||
60 | } | ||
61 | - | ||
62 | - flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
63 | } | ||
64 | |||
65 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
66 | -- | 152 | -- |
67 | 2.20.1 | 153 | 2.34.1 |
68 | |||
69 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Exynos SoC has specific SDHCI registers. Use the s3c SDHCI | 3 | Since commit acc0b8b05a when running the ZynqMP ZCU102 board with |
4 | model which handle these specific registers. | 4 | a QEMU configured using --without-default-devices, we get: |
5 | 5 | ||
6 | This silents the following "SDHC ... not implemented" warnings so | 6 | $ qemu-system-aarch64 -M xlnx-zcu102 |
7 | we can focus on the important registers missing: | 7 | qemu-system-aarch64: missing object type 'usb_dwc3' |
8 | Abort trap: 6 | ||
8 | 9 | ||
9 | $ qemu-system-arm ... -d unimp \ | 10 | Fix by adding the missing Kconfig dependency. |
10 | -append "... root=/dev/mmcblk0 rootfstype=ext4 rw rootwait" \ | ||
11 | -drive file=linux-build-test/rootfs/arm/rootfs-armv5.ext2,if=sd,format=raw | ||
12 | [...] | ||
13 | [ 25.744858] sdhci: Secure Digital Host Controller Interface driver | ||
14 | [ 25.745862] sdhci: Copyright(c) Pierre Ossman | ||
15 | [ 25.783188] s3c-sdhci 12530000.sdhci: clock source 2: mmc_busclk.2 (12000000 Hz) | ||
16 | SDHC rd_4b @0x80 not implemented | ||
17 | SDHC wr_4b @0x80 <- 0x00000020 not implemented | ||
18 | SDHC wr_4b @0x8c <- 0x00030000 not implemented | ||
19 | SDHC rd_4b @0x80 not implemented | ||
20 | SDHC wr_4b @0x80 <- 0xc0004100 not implemented | ||
21 | SDHC wr_4b @0x84 <- 0x80808080 not implemented | ||
22 | [ 26.013318] mmc0: SDHCI controller on samsung-hsmmc [12530000.sdhci] using ADMA | ||
23 | [ 26.032318] Synopsys Designware Multimedia Card Interface Driver | ||
24 | [ 42.024885] Waiting for root device /dev/mmcblk0... | ||
25 | 11 | ||
26 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Fixes: acc0b8b05a ("hw/arm/xlnx-zynqmp: Connect ZynqMP's USB controllers") |
27 | Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org> | 13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
28 | Message-id: 20191005154748.21718-5-f4bug@amsat.org | 14 | Message-id: 20230216092327.2203-1-philmd@linaro.org |
15 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
30 | --- | 17 | --- |
31 | hw/arm/exynos4210.c | 2 +- | 18 | hw/arm/Kconfig | 1 + |
32 | 1 file changed, 1 insertion(+), 1 deletion(-) | 19 | 1 file changed, 1 insertion(+) |
33 | 20 | ||
34 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 21 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
35 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/hw/arm/exynos4210.c | 23 | --- a/hw/arm/Kconfig |
37 | +++ b/hw/arm/exynos4210.c | 24 | +++ b/hw/arm/Kconfig |
38 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 25 | @@ -XXX,XX +XXX,XX @@ config XLNX_ZYNQMP_ARM |
39 | * public datasheet which is very similar (implementing | 26 | select XLNX_CSU_DMA |
40 | * MMC Specification Version 4.0 being the only difference noted) | 27 | select XLNX_ZYNQMP |
41 | */ | 28 | select XLNX_ZDMA |
42 | - dev = qdev_create(NULL, TYPE_SYSBUS_SDHCI); | 29 | + select USB_DWC3 |
43 | + dev = qdev_create(NULL, TYPE_S3C_SDHCI); | 30 | |
44 | qdev_prop_set_uint64(dev, "capareg", EXYNOS4210_SDHCI_CAPABILITIES); | 31 | config XLNX_VERSAL |
45 | qdev_init_nofail(dev); | 32 | bool |
46 | |||
47 | -- | 33 | -- |
48 | 2.20.1 | 34 | 2.34.1 |
49 | 35 | ||
50 | 36 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Cornelia Huck <cohuck@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Hoist the variable load for PSTATE into the existing test vs is_a64. | 3 | Just use current_accel_name() directly. |
4 | 4 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Signed-off-by: Cornelia Huck <cohuck@redhat.com> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
7 | Message-id: 20191018174431.1784-11-richard.henderson@linaro.org | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 9 | --- |
10 | target/arm/helper.c | 20 ++++++++------------ | 10 | hw/arm/virt.c | 6 +++--- |
11 | 1 file changed, 8 insertions(+), 12 deletions(-) | 11 | 1 file changed, 3 insertions(+), 3 deletions(-) |
12 | 12 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 15 | --- a/hw/arm/virt.c |
16 | +++ b/target/arm/helper.c | 16 | +++ b/hw/arm/virt.c |
17 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 17 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
18 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 18 | if (vms->secure && (kvm_enabled() || hvf_enabled())) { |
19 | int current_el = arm_current_el(env); | 19 | error_report("mach-virt: %s does not support providing " |
20 | int fp_el = fp_exception_el(env, current_el); | 20 | "Security extensions (TrustZone) to the guest CPU", |
21 | - uint32_t flags; | 21 | - kvm_enabled() ? "KVM" : "HVF"); |
22 | + uint32_t flags, pstate_for_ss; | 22 | + current_accel_name()); |
23 | 23 | exit(1); | |
24 | if (is_a64(env)) { | ||
25 | *pc = env->pc; | ||
26 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
27 | if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
28 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | ||
29 | } | ||
30 | + pstate_for_ss = env->pstate; | ||
31 | } else { | ||
32 | *pc = env->regs[15]; | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
35 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
36 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
37 | } | ||
38 | + pstate_for_ss = env->uncached_cpsr; | ||
39 | } | 24 | } |
40 | 25 | ||
41 | - /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 26 | if (vms->virt && (kvm_enabled() || hvf_enabled())) { |
42 | + /* | 27 | error_report("mach-virt: %s does not support providing " |
43 | + * The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 28 | "Virtualization extensions to the guest CPU", |
44 | * states defined in the ARM ARM for software singlestep: | 29 | - kvm_enabled() ? "KVM" : "HVF"); |
45 | * SS_ACTIVE PSTATE.SS State | 30 | + current_accel_name()); |
46 | * 0 x Inactive (the TB flag for SS is always 0) | 31 | exit(1); |
47 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
48 | * 1 1 Active-not-pending | ||
49 | * SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB. | ||
50 | */ | ||
51 | - if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) { | ||
52 | - if (is_a64(env)) { | ||
53 | - if (env->pstate & PSTATE_SS) { | ||
54 | - flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | ||
55 | - } | ||
56 | - } else { | ||
57 | - if (env->uncached_cpsr & PSTATE_SS) { | ||
58 | - flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | ||
59 | - } | ||
60 | - } | ||
61 | + if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE) && | ||
62 | + (pstate_for_ss & PSTATE_SS)) { | ||
63 | + flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | ||
64 | } | 32 | } |
65 | 33 | ||
66 | *pflags = flags; | 34 | if (vms->mte && (kvm_enabled() || hvf_enabled())) { |
35 | error_report("mach-virt: %s does not support providing " | ||
36 | "MTE to the guest CPU", | ||
37 | - kvm_enabled() ? "KVM" : "HVF"); | ||
38 | + current_accel_name()); | ||
39 | exit(1); | ||
40 | } | ||
41 | |||
67 | -- | 42 | -- |
68 | 2.20.1 | 43 | 2.34.1 |
69 | |||
70 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | By performing this store early, we avoid having to save and restore | 3 | Havard is no longer working on the Nuvoton systems for a while |
4 | the register holding the address around any function calls. | 4 | and won't be able to do any work on it in the future. So I'll |
5 | take over maintaining the Nuvoton system from him. | ||
5 | 6 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Acked-by: Havard Skinnemoen <hskinnemoen@google.com> |
8 | Message-id: 20191018174431.1784-15-richard.henderson@linaro.org | 9 | Reviewed-by: Philippe Mathieu-Daude <philmd@linaro.org> |
10 | Message-id: 20230208235433.3989937-2-wuhaotsh@google.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | target/arm/helper.c | 2 +- | 13 | MAINTAINERS | 2 +- |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 15 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/MAINTAINERS b/MAINTAINERS |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 18 | --- a/MAINTAINERS |
17 | +++ b/target/arm/helper.c | 19 | +++ b/MAINTAINERS |
18 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 20 | @@ -XXX,XX +XXX,XX @@ F: include/hw/net/mv88w8618_eth.h |
19 | { | 21 | F: docs/system/arm/musicpal.rst |
20 | uint32_t flags, pstate_for_ss; | 22 | |
21 | 23 | Nuvoton NPCM7xx | |
22 | + *cs_base = 0; | 24 | -M: Havard Skinnemoen <hskinnemoen@google.com> |
23 | flags = rebuild_hflags_internal(env); | 25 | M: Tyrone Ting <kfting@nuvoton.com> |
24 | 26 | +M: Hao Wu <wuhaotsh@google.com> | |
25 | if (is_a64(env)) { | 27 | L: qemu-arm@nongnu.org |
26 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 28 | S: Supported |
27 | } | 29 | F: hw/*/npcm7xx* |
28 | |||
29 | *pflags = flags; | ||
30 | - *cs_base = 0; | ||
31 | } | ||
32 | |||
33 | #ifdef TARGET_AARCH64 | ||
34 | -- | 30 | -- |
35 | 2.20.1 | 31 | 2.34.1 |
36 | |||
37 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | The Linux kernel access few S3C-specific registers [1] to set some | 3 | Nuvoton's PSPI is a general purpose SPI module which enables |
4 | clock. We don't care about this part for device emulation [2]. Add | 4 | connections to SPI-based peripheral devices. |
5 | a dummy device to properly ignore these accesses, so we can focus | ||
6 | on the important registers missing. | ||
7 | 5 | ||
8 | [1] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c-regs.h?h=cc014f3 | 6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
9 | [2] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c.c?h=v5.3#n263 | 7 | Reviewed-by: Chris Rauer <crauer@google.com> |
10 | 8 | Reviewed-by: Philippe Mathieu-Daude <philmd@linaro.org> | |
11 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Message-id: 20230208235433.3989937-3-wuhaotsh@google.com |
12 | Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org> | ||
13 | Message-id: 20191005154748.21718-4-f4bug@amsat.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 11 | --- |
16 | include/hw/sd/sdhci.h | 2 ++ | 12 | MAINTAINERS | 6 +- |
17 | hw/sd/sdhci.c | 65 +++++++++++++++++++++++++++++++++++++++++++ | 13 | include/hw/ssi/npcm_pspi.h | 53 +++++++++ |
18 | 2 files changed, 67 insertions(+) | 14 | hw/ssi/npcm_pspi.c | 221 +++++++++++++++++++++++++++++++++++++ |
15 | hw/ssi/meson.build | 2 +- | ||
16 | hw/ssi/trace-events | 5 + | ||
17 | 5 files changed, 283 insertions(+), 4 deletions(-) | ||
18 | create mode 100644 include/hw/ssi/npcm_pspi.h | ||
19 | create mode 100644 hw/ssi/npcm_pspi.c | ||
19 | 20 | ||
20 | diff --git a/include/hw/sd/sdhci.h b/include/hw/sd/sdhci.h | 21 | diff --git a/MAINTAINERS b/MAINTAINERS |
21 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/sd/sdhci.h | 23 | --- a/MAINTAINERS |
23 | +++ b/include/hw/sd/sdhci.h | 24 | +++ b/MAINTAINERS |
24 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | 25 | @@ -XXX,XX +XXX,XX @@ M: Tyrone Ting <kfting@nuvoton.com> |
25 | 26 | M: Hao Wu <wuhaotsh@google.com> | |
26 | #define TYPE_IMX_USDHC "imx-usdhc" | 27 | L: qemu-arm@nongnu.org |
27 | 28 | S: Supported | |
28 | +#define TYPE_S3C_SDHCI "s3c-sdhci" | 29 | -F: hw/*/npcm7xx* |
29 | + | 30 | -F: include/hw/*/npcm7xx* |
30 | #endif /* SDHCI_H */ | 31 | -F: tests/qtest/npcm7xx* |
31 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | 32 | +F: hw/*/npcm* |
32 | index XXXXXXX..XXXXXXX 100644 | 33 | +F: include/hw/*/npcm* |
33 | --- a/hw/sd/sdhci.c | 34 | +F: tests/qtest/npcm* |
34 | +++ b/hw/sd/sdhci.c | 35 | F: pc-bios/npcm7xx_bootrom.bin |
35 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo imx_usdhc_info = { | 36 | F: roms/vbootrom |
36 | .instance_init = imx_usdhc_init, | 37 | F: docs/system/arm/nuvoton.rst |
37 | }; | 38 | diff --git a/include/hw/ssi/npcm_pspi.h b/include/hw/ssi/npcm_pspi.h |
38 | 39 | new file mode 100644 | |
39 | +/* --- qdev Samsung s3c --- */ | 40 | index XXXXXXX..XXXXXXX |
40 | + | 41 | --- /dev/null |
41 | +#define S3C_SDHCI_CONTROL2 0x80 | 42 | +++ b/include/hw/ssi/npcm_pspi.h |
42 | +#define S3C_SDHCI_CONTROL3 0x84 | 43 | @@ -XXX,XX +XXX,XX @@ |
43 | +#define S3C_SDHCI_CONTROL4 0x8c | 44 | +/* |
44 | + | 45 | + * Nuvoton Peripheral SPI Module |
45 | +static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size) | 46 | + * |
46 | +{ | 47 | + * Copyright 2023 Google LLC |
47 | + uint64_t ret; | 48 | + * |
48 | + | 49 | + * This program is free software; you can redistribute it and/or modify it |
49 | + switch (offset) { | 50 | + * under the terms of the GNU General Public License as published by the |
50 | + case S3C_SDHCI_CONTROL2: | 51 | + * Free Software Foundation; either version 2 of the License, or |
51 | + case S3C_SDHCI_CONTROL3: | 52 | + * (at your option) any later version. |
52 | + case S3C_SDHCI_CONTROL4: | 53 | + * |
53 | + /* ignore */ | 54 | + * This program is distributed in the hope that it will be useful, but WITHOUT |
54 | + ret = 0; | 55 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
55 | + break; | 56 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
57 | + * for more details. | ||
58 | + */ | ||
59 | +#ifndef NPCM_PSPI_H | ||
60 | +#define NPCM_PSPI_H | ||
61 | + | ||
62 | +#include "hw/ssi/ssi.h" | ||
63 | +#include "hw/sysbus.h" | ||
64 | + | ||
65 | +/* | ||
66 | + * Number of registers in our device state structure. Don't change this without | ||
67 | + * incrementing the version_id in the vmstate. | ||
68 | + */ | ||
69 | +#define NPCM_PSPI_NR_REGS 3 | ||
70 | + | ||
71 | +/** | ||
72 | + * NPCMPSPIState - Device state for one Flash Interface Unit. | ||
73 | + * @parent: System bus device. | ||
74 | + * @mmio: Memory region for register access. | ||
75 | + * @spi: The SPI bus mastered by this controller. | ||
76 | + * @regs: Register contents. | ||
77 | + * @irq: The interrupt request queue for this module. | ||
78 | + * | ||
79 | + * Each PSPI has a shared bank of registers, and controls up to four chip | ||
80 | + * selects. Each chip select has a dedicated memory region which may be used to | ||
81 | + * read and write the flash connected to that chip select as if it were memory. | ||
82 | + */ | ||
83 | +typedef struct NPCMPSPIState { | ||
84 | + SysBusDevice parent; | ||
85 | + | ||
86 | + MemoryRegion mmio; | ||
87 | + | ||
88 | + SSIBus *spi; | ||
89 | + uint16_t regs[NPCM_PSPI_NR_REGS]; | ||
90 | + qemu_irq irq; | ||
91 | +} NPCMPSPIState; | ||
92 | + | ||
93 | +#define TYPE_NPCM_PSPI "npcm-pspi" | ||
94 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCMPSPIState, NPCM_PSPI) | ||
95 | + | ||
96 | +#endif /* NPCM_PSPI_H */ | ||
97 | diff --git a/hw/ssi/npcm_pspi.c b/hw/ssi/npcm_pspi.c | ||
98 | new file mode 100644 | ||
99 | index XXXXXXX..XXXXXXX | ||
100 | --- /dev/null | ||
101 | +++ b/hw/ssi/npcm_pspi.c | ||
102 | @@ -XXX,XX +XXX,XX @@ | ||
103 | +/* | ||
104 | + * Nuvoton NPCM Peripheral SPI Module (PSPI) | ||
105 | + * | ||
106 | + * Copyright 2023 Google LLC | ||
107 | + * | ||
108 | + * This program is free software; you can redistribute it and/or modify it | ||
109 | + * under the terms of the GNU General Public License as published by the | ||
110 | + * Free Software Foundation; either version 2 of the License, or | ||
111 | + * (at your option) any later version. | ||
112 | + * | ||
113 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
114 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
115 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
116 | + * for more details. | ||
117 | + */ | ||
118 | + | ||
119 | +#include "qemu/osdep.h" | ||
120 | + | ||
121 | +#include "hw/irq.h" | ||
122 | +#include "hw/registerfields.h" | ||
123 | +#include "hw/ssi/npcm_pspi.h" | ||
124 | +#include "migration/vmstate.h" | ||
125 | +#include "qapi/error.h" | ||
126 | +#include "qemu/error-report.h" | ||
127 | +#include "qemu/log.h" | ||
128 | +#include "qemu/module.h" | ||
129 | +#include "qemu/units.h" | ||
130 | + | ||
131 | +#include "trace.h" | ||
132 | + | ||
133 | +REG16(PSPI_DATA, 0x0) | ||
134 | +REG16(PSPI_CTL1, 0x2) | ||
135 | + FIELD(PSPI_CTL1, SPIEN, 0, 1) | ||
136 | + FIELD(PSPI_CTL1, MOD, 2, 1) | ||
137 | + FIELD(PSPI_CTL1, EIR, 5, 1) | ||
138 | + FIELD(PSPI_CTL1, EIW, 6, 1) | ||
139 | + FIELD(PSPI_CTL1, SCM, 7, 1) | ||
140 | + FIELD(PSPI_CTL1, SCIDL, 8, 1) | ||
141 | + FIELD(PSPI_CTL1, SCDV, 9, 7) | ||
142 | +REG16(PSPI_STAT, 0x4) | ||
143 | + FIELD(PSPI_STAT, BSY, 0, 1) | ||
144 | + FIELD(PSPI_STAT, RBF, 1, 1) | ||
145 | + | ||
146 | +static void npcm_pspi_update_irq(NPCMPSPIState *s) | ||
147 | +{ | ||
148 | + int level = 0; | ||
149 | + | ||
150 | + /* Only fire IRQ when the module is enabled. */ | ||
151 | + if (FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, SPIEN)) { | ||
152 | + /* Update interrupt as BSY is cleared. */ | ||
153 | + if ((!FIELD_EX16(s->regs[R_PSPI_STAT], PSPI_STAT, BSY)) && | ||
154 | + FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, EIW)) { | ||
155 | + level = 1; | ||
156 | + } | ||
157 | + | ||
158 | + /* Update interrupt as RBF is set. */ | ||
159 | + if (FIELD_EX16(s->regs[R_PSPI_STAT], PSPI_STAT, RBF) && | ||
160 | + FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, EIR)) { | ||
161 | + level = 1; | ||
162 | + } | ||
163 | + } | ||
164 | + qemu_set_irq(s->irq, level); | ||
165 | +} | ||
166 | + | ||
167 | +static uint16_t npcm_pspi_read_data(NPCMPSPIState *s) | ||
168 | +{ | ||
169 | + uint16_t value = s->regs[R_PSPI_DATA]; | ||
170 | + | ||
171 | + /* Clear stat bits as the value are read out. */ | ||
172 | + s->regs[R_PSPI_STAT] = 0; | ||
173 | + | ||
174 | + return value; | ||
175 | +} | ||
176 | + | ||
177 | +static void npcm_pspi_write_data(NPCMPSPIState *s, uint16_t data) | ||
178 | +{ | ||
179 | + uint16_t value = 0; | ||
180 | + | ||
181 | + if (FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, MOD)) { | ||
182 | + value = ssi_transfer(s->spi, extract16(data, 8, 8)) << 8; | ||
183 | + } | ||
184 | + value |= ssi_transfer(s->spi, extract16(data, 0, 8)); | ||
185 | + s->regs[R_PSPI_DATA] = value; | ||
186 | + | ||
187 | + /* Mark data as available */ | ||
188 | + s->regs[R_PSPI_STAT] = R_PSPI_STAT_BSY_MASK | R_PSPI_STAT_RBF_MASK; | ||
189 | +} | ||
190 | + | ||
191 | +/* Control register read handler. */ | ||
192 | +static uint64_t npcm_pspi_ctrl_read(void *opaque, hwaddr addr, | ||
193 | + unsigned int size) | ||
194 | +{ | ||
195 | + NPCMPSPIState *s = opaque; | ||
196 | + uint16_t value; | ||
197 | + | ||
198 | + switch (addr) { | ||
199 | + case A_PSPI_DATA: | ||
200 | + value = npcm_pspi_read_data(s); | ||
201 | + break; | ||
202 | + | ||
203 | + case A_PSPI_CTL1: | ||
204 | + value = s->regs[R_PSPI_CTL1]; | ||
205 | + break; | ||
206 | + | ||
207 | + case A_PSPI_STAT: | ||
208 | + value = s->regs[R_PSPI_STAT]; | ||
209 | + break; | ||
210 | + | ||
56 | + default: | 211 | + default: |
57 | + ret = sdhci_read(opaque, offset, size); | 212 | + qemu_log_mask(LOG_GUEST_ERROR, |
58 | + break; | 213 | + "%s: write to invalid offset 0x%" PRIx64 "\n", |
214 | + DEVICE(s)->canonical_path, addr); | ||
215 | + return 0; | ||
59 | + } | 216 | + } |
60 | + | 217 | + trace_npcm_pspi_ctrl_read(DEVICE(s)->canonical_path, addr, value); |
61 | + return ret; | 218 | + npcm_pspi_update_irq(s); |
62 | +} | 219 | + |
63 | + | 220 | + return value; |
64 | +static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val, | 221 | +} |
65 | + unsigned size) | 222 | + |
66 | +{ | 223 | +/* Control register write handler. */ |
67 | + switch (offset) { | 224 | +static void npcm_pspi_ctrl_write(void *opaque, hwaddr addr, uint64_t v, |
68 | + case S3C_SDHCI_CONTROL2: | 225 | + unsigned int size) |
69 | + case S3C_SDHCI_CONTROL3: | 226 | +{ |
70 | + case S3C_SDHCI_CONTROL4: | 227 | + NPCMPSPIState *s = opaque; |
71 | + /* ignore */ | 228 | + uint16_t value = v; |
72 | + break; | 229 | + |
230 | + trace_npcm_pspi_ctrl_write(DEVICE(s)->canonical_path, addr, value); | ||
231 | + | ||
232 | + switch (addr) { | ||
233 | + case A_PSPI_DATA: | ||
234 | + npcm_pspi_write_data(s, value); | ||
235 | + break; | ||
236 | + | ||
237 | + case A_PSPI_CTL1: | ||
238 | + s->regs[R_PSPI_CTL1] = value; | ||
239 | + break; | ||
240 | + | ||
241 | + case A_PSPI_STAT: | ||
242 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
243 | + "%s: write to read-only register PSPI_STAT: 0x%08" | ||
244 | + PRIx64 "\n", DEVICE(s)->canonical_path, v); | ||
245 | + break; | ||
246 | + | ||
73 | + default: | 247 | + default: |
74 | + sdhci_write(opaque, offset, val, size); | 248 | + qemu_log_mask(LOG_GUEST_ERROR, |
75 | + break; | 249 | + "%s: write to invalid offset 0x%" PRIx64 "\n", |
250 | + DEVICE(s)->canonical_path, addr); | ||
251 | + return; | ||
76 | + } | 252 | + } |
77 | +} | 253 | + npcm_pspi_update_irq(s); |
78 | + | 254 | +} |
79 | +static const MemoryRegionOps sdhci_s3c_mmio_ops = { | 255 | + |
80 | + .read = sdhci_s3c_read, | 256 | +static const MemoryRegionOps npcm_pspi_ctrl_ops = { |
81 | + .write = sdhci_s3c_write, | 257 | + .read = npcm_pspi_ctrl_read, |
258 | + .write = npcm_pspi_ctrl_write, | ||
259 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
82 | + .valid = { | 260 | + .valid = { |
83 | + .min_access_size = 1, | 261 | + .min_access_size = 1, |
84 | + .max_access_size = 4, | 262 | + .max_access_size = 2, |
85 | + .unaligned = false | 263 | + .unaligned = false, |
86 | + }, | 264 | + }, |
87 | + .endianness = DEVICE_LITTLE_ENDIAN, | 265 | + .impl = { |
266 | + .min_access_size = 2, | ||
267 | + .max_access_size = 2, | ||
268 | + .unaligned = false, | ||
269 | + }, | ||
88 | +}; | 270 | +}; |
89 | + | 271 | + |
90 | +static void sdhci_s3c_init(Object *obj) | 272 | +static void npcm_pspi_enter_reset(Object *obj, ResetType type) |
91 | +{ | 273 | +{ |
92 | + SDHCIState *s = SYSBUS_SDHCI(obj); | 274 | + NPCMPSPIState *s = NPCM_PSPI(obj); |
93 | + | 275 | + |
94 | + s->io_ops = &sdhci_s3c_mmio_ops; | 276 | + trace_npcm_pspi_enter_reset(DEVICE(obj)->canonical_path, type); |
95 | +} | 277 | + memset(s->regs, 0, sizeof(s->regs)); |
96 | + | 278 | +} |
97 | +static const TypeInfo sdhci_s3c_info = { | 279 | + |
98 | + .name = TYPE_S3C_SDHCI , | 280 | +static void npcm_pspi_realize(DeviceState *dev, Error **errp) |
99 | + .parent = TYPE_SYSBUS_SDHCI, | 281 | +{ |
100 | + .instance_init = sdhci_s3c_init, | 282 | + NPCMPSPIState *s = NPCM_PSPI(dev); |
283 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
284 | + Object *obj = OBJECT(dev); | ||
285 | + | ||
286 | + s->spi = ssi_create_bus(dev, "pspi"); | ||
287 | + memory_region_init_io(&s->mmio, obj, &npcm_pspi_ctrl_ops, s, | ||
288 | + "mmio", 4 * KiB); | ||
289 | + sysbus_init_mmio(sbd, &s->mmio); | ||
290 | + sysbus_init_irq(sbd, &s->irq); | ||
291 | +} | ||
292 | + | ||
293 | +static const VMStateDescription vmstate_npcm_pspi = { | ||
294 | + .name = "npcm-pspi", | ||
295 | + .version_id = 0, | ||
296 | + .minimum_version_id = 0, | ||
297 | + .fields = (VMStateField[]) { | ||
298 | + VMSTATE_UINT16_ARRAY(regs, NPCMPSPIState, NPCM_PSPI_NR_REGS), | ||
299 | + VMSTATE_END_OF_LIST(), | ||
300 | + }, | ||
101 | +}; | 301 | +}; |
102 | + | 302 | + |
103 | static void sdhci_register_types(void) | 303 | + |
104 | { | 304 | +static void npcm_pspi_class_init(ObjectClass *klass, void *data) |
105 | type_register_static(&sdhci_sysbus_info); | 305 | +{ |
106 | type_register_static(&sdhci_bus_info); | 306 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
107 | type_register_static(&imx_usdhc_info); | 307 | + DeviceClass *dc = DEVICE_CLASS(klass); |
108 | + type_register_static(&sdhci_s3c_info); | 308 | + |
109 | } | 309 | + dc->desc = "NPCM Peripheral SPI Module"; |
110 | 310 | + dc->realize = npcm_pspi_realize; | |
111 | type_init(sdhci_register_types) | 311 | + dc->vmsd = &vmstate_npcm_pspi; |
312 | + rc->phases.enter = npcm_pspi_enter_reset; | ||
313 | +} | ||
314 | + | ||
315 | +static const TypeInfo npcm_pspi_types[] = { | ||
316 | + { | ||
317 | + .name = TYPE_NPCM_PSPI, | ||
318 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
319 | + .instance_size = sizeof(NPCMPSPIState), | ||
320 | + .class_init = npcm_pspi_class_init, | ||
321 | + }, | ||
322 | +}; | ||
323 | +DEFINE_TYPES(npcm_pspi_types); | ||
324 | diff --git a/hw/ssi/meson.build b/hw/ssi/meson.build | ||
325 | index XXXXXXX..XXXXXXX 100644 | ||
326 | --- a/hw/ssi/meson.build | ||
327 | +++ b/hw/ssi/meson.build | ||
328 | @@ -XXX,XX +XXX,XX @@ | ||
329 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_smc.c')) | ||
330 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('mss-spi.c')) | ||
331 | -softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_fiu.c')) | ||
332 | +softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_fiu.c', 'npcm_pspi.c')) | ||
333 | softmmu_ss.add(when: 'CONFIG_PL022', if_true: files('pl022.c')) | ||
334 | softmmu_ss.add(when: 'CONFIG_SIFIVE_SPI', if_true: files('sifive_spi.c')) | ||
335 | softmmu_ss.add(when: 'CONFIG_SSI', if_true: files('ssi.c')) | ||
336 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events | ||
337 | index XXXXXXX..XXXXXXX 100644 | ||
338 | --- a/hw/ssi/trace-events | ||
339 | +++ b/hw/ssi/trace-events | ||
340 | @@ -XXX,XX +XXX,XX @@ npcm7xx_fiu_ctrl_write(const char *id, uint64_t addr, uint32_t data) "%s offset: | ||
341 | npcm7xx_fiu_flash_read(const char *id, int cs, uint64_t addr, unsigned int size, uint64_t value) "%s[%d] offset: 0x%08" PRIx64 " size: %u value: 0x%" PRIx64 | ||
342 | npcm7xx_fiu_flash_write(const char *id, unsigned cs, uint64_t addr, unsigned int size, uint64_t value) "%s[%d] offset: 0x%08" PRIx64 " size: %u value: 0x%" PRIx64 | ||
343 | |||
344 | +# npcm_pspi.c | ||
345 | +npcm_pspi_enter_reset(const char *id, int reset_type) "%s reset type: %d" | ||
346 | +npcm_pspi_ctrl_read(const char *id, uint64_t addr, uint16_t data) "%s offset: 0x%03" PRIx64 " value: 0x%04" PRIx16 | ||
347 | +npcm_pspi_ctrl_write(const char *id, uint64_t addr, uint16_t data) "%s offset: 0x%03" PRIx64 " value: 0x%04" PRIx16 | ||
348 | + | ||
349 | # ibex_spi_host.c | ||
350 | |||
351 | ibex_spi_host_reset(const char *msg) "%s" | ||
112 | -- | 352 | -- |
113 | 2.20.1 | 353 | 2.34.1 |
114 | |||
115 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This file keeps the various QDev blocks separated by comments. | 3 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
4 | 4 | Reviewed-by: Titus Rwantare <titusr@google.com> | |
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Philippe Mathieu-Daude <philmd@linaro.org> |
6 | Reviewed-by: Cleber Rosa <crosa@redhat.com> | 6 | Message-id: 20230208235433.3989937-4-wuhaotsh@google.com |
7 | Message-id: 20191005154748.21718-3-f4bug@amsat.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 8 | --- |
10 | hw/sd/sdhci.c | 3 ++- | 9 | docs/system/arm/nuvoton.rst | 2 +- |
11 | 1 file changed, 2 insertions(+), 1 deletion(-) | 10 | include/hw/arm/npcm7xx.h | 2 ++ |
11 | hw/arm/npcm7xx.c | 25 +++++++++++++++++++++++-- | ||
12 | 3 files changed, 26 insertions(+), 3 deletions(-) | ||
12 | 13 | ||
13 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | 14 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/sd/sdhci.c | 16 | --- a/docs/system/arm/nuvoton.rst |
16 | +++ b/hw/sd/sdhci.c | 17 | +++ b/docs/system/arm/nuvoton.rst |
17 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo sdhci_bus_info = { | 18 | @@ -XXX,XX +XXX,XX @@ Supported devices |
18 | .class_init = sdhci_bus_class_init, | 19 | * SMBus controller (SMBF) |
20 | * Ethernet controller (EMC) | ||
21 | * Tachometer | ||
22 | + * Peripheral SPI controller (PSPI) | ||
23 | |||
24 | Missing devices | ||
25 | --------------- | ||
26 | @@ -XXX,XX +XXX,XX @@ Missing devices | ||
27 | |||
28 | * Ethernet controller (GMAC) | ||
29 | * USB device (USBD) | ||
30 | - * Peripheral SPI controller (PSPI) | ||
31 | * SD/MMC host | ||
32 | * PECI interface | ||
33 | * PCI and PCIe root complex and bridges | ||
34 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/include/hw/arm/npcm7xx.h | ||
37 | +++ b/include/hw/arm/npcm7xx.h | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | #include "hw/nvram/npcm7xx_otp.h" | ||
40 | #include "hw/timer/npcm7xx_timer.h" | ||
41 | #include "hw/ssi/npcm7xx_fiu.h" | ||
42 | +#include "hw/ssi/npcm_pspi.h" | ||
43 | #include "hw/usb/hcd-ehci.h" | ||
44 | #include "hw/usb/hcd-ohci.h" | ||
45 | #include "target/arm/cpu.h" | ||
46 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxState { | ||
47 | NPCM7xxFIUState fiu[2]; | ||
48 | NPCM7xxEMCState emc[2]; | ||
49 | NPCM7xxSDHCIState mmc; | ||
50 | + NPCMPSPIState pspi[2]; | ||
19 | }; | 51 | }; |
20 | 52 | ||
21 | +/* --- qdev i.MX eSDHC --- */ | 53 | #define TYPE_NPCM7XX "npcm7xx" |
54 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/arm/npcm7xx.c | ||
57 | +++ b/hw/arm/npcm7xx.c | ||
58 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | ||
59 | NPCM7XX_EMC1RX_IRQ = 15, | ||
60 | NPCM7XX_EMC1TX_IRQ, | ||
61 | NPCM7XX_MMC_IRQ = 26, | ||
62 | + NPCM7XX_PSPI2_IRQ = 28, | ||
63 | + NPCM7XX_PSPI1_IRQ = 31, | ||
64 | NPCM7XX_TIMER0_IRQ = 32, /* Timer Module 0 */ | ||
65 | NPCM7XX_TIMER1_IRQ, | ||
66 | NPCM7XX_TIMER2_IRQ, | ||
67 | @@ -XXX,XX +XXX,XX @@ static const hwaddr npcm7xx_emc_addr[] = { | ||
68 | 0xf0826000, | ||
69 | }; | ||
70 | |||
71 | +/* Register base address for each PSPI Module */ | ||
72 | +static const hwaddr npcm7xx_pspi_addr[] = { | ||
73 | + 0xf0200000, | ||
74 | + 0xf0201000, | ||
75 | +}; | ||
22 | + | 76 | + |
23 | static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) | 77 | static const struct { |
24 | { | 78 | hwaddr regs_addr; |
25 | SDHCIState *s = SYSBUS_SDHCI(opaque); | 79 | uint32_t unconnected_pins; |
26 | @@ -XXX,XX +XXX,XX @@ usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) | 80 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) |
81 | object_initialize_child(obj, "emc[*]", &s->emc[i], TYPE_NPCM7XX_EMC); | ||
27 | } | 82 | } |
83 | |||
84 | + for (i = 0; i < ARRAY_SIZE(s->pspi); i++) { | ||
85 | + object_initialize_child(obj, "pspi[*]", &s->pspi[i], TYPE_NPCM_PSPI); | ||
86 | + } | ||
87 | + | ||
88 | object_initialize_child(obj, "mmc", &s->mmc, TYPE_NPCM7XX_SDHCI); | ||
28 | } | 89 | } |
29 | 90 | ||
30 | - | 91 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) |
31 | static const MemoryRegionOps usdhc_mmio_ops = { | 92 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc), 0, |
32 | .read = usdhc_read, | 93 | npcm7xx_irq(s, NPCM7XX_MMC_IRQ)); |
33 | .write = usdhc_write, | 94 | |
95 | + /* PSPI */ | ||
96 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_pspi_addr) != ARRAY_SIZE(s->pspi)); | ||
97 | + for (i = 0; i < ARRAY_SIZE(s->pspi); i++) { | ||
98 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->pspi[i]); | ||
99 | + int irq = (i == 0) ? NPCM7XX_PSPI1_IRQ : NPCM7XX_PSPI2_IRQ; | ||
100 | + | ||
101 | + sysbus_realize(sbd, &error_abort); | ||
102 | + sysbus_mmio_map(sbd, 0, npcm7xx_pspi_addr[i]); | ||
103 | + sysbus_connect_irq(sbd, 0, npcm7xx_irq(s, irq)); | ||
104 | + } | ||
105 | + | ||
106 | create_unimplemented_device("npcm7xx.shm", 0xc0001000, 4 * KiB); | ||
107 | create_unimplemented_device("npcm7xx.vdmx", 0xe0800000, 4 * KiB); | ||
108 | create_unimplemented_device("npcm7xx.pcierc", 0xe1000000, 64 * KiB); | ||
109 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
110 | create_unimplemented_device("npcm7xx.peci", 0xf0100000, 4 * KiB); | ||
111 | create_unimplemented_device("npcm7xx.siox[1]", 0xf0101000, 4 * KiB); | ||
112 | create_unimplemented_device("npcm7xx.siox[2]", 0xf0102000, 4 * KiB); | ||
113 | - create_unimplemented_device("npcm7xx.pspi1", 0xf0200000, 4 * KiB); | ||
114 | - create_unimplemented_device("npcm7xx.pspi2", 0xf0201000, 4 * KiB); | ||
115 | create_unimplemented_device("npcm7xx.ahbpci", 0xf0400000, 1 * MiB); | ||
116 | create_unimplemented_device("npcm7xx.mcphy", 0xf05f0000, 64 * KiB); | ||
117 | create_unimplemented_device("npcm7xx.gmac1", 0xf0802000, 8 * KiB); | ||
34 | -- | 118 | -- |
35 | 2.20.1 | 119 | 2.34.1 |
36 | |||
37 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | 3 | Addresses targeting the second translation table (TTB1) in the SMMU have |
4 | all upper bits set. Ensure the IOMMU region covers all 64 bits. | ||
4 | 5 | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
8 | Message-id: 20191021190653.9511-3-philmd@redhat.com | 9 | Message-id: 20230214171921.1917916-2-jean-philippe@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | hw/arm/mps2-tz.c | 3 ++- | 12 | include/hw/arm/smmu-common.h | 2 -- |
12 | hw/arm/mps2.c | 3 ++- | 13 | hw/arm/smmu-common.c | 2 +- |
13 | 2 files changed, 4 insertions(+), 2 deletions(-) | 14 | 2 files changed, 1 insertion(+), 3 deletions(-) |
14 | 15 | ||
15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 16 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/mps2-tz.c | 18 | --- a/include/hw/arm/smmu-common.h |
18 | +++ b/hw/arm/mps2-tz.c | 19 | +++ b/include/hw/arm/smmu-common.h |
19 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | #define SMMU_PCI_DEVFN_MAX 256 | ||
22 | #define SMMU_PCI_DEVFN(sid) (sid & 0xFF) | ||
23 | |||
24 | -#define SMMU_MAX_VA_BITS 48 | ||
25 | - | ||
26 | /* | ||
27 | * Page table walk error types | ||
20 | */ | 28 | */ |
21 | 29 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | |
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qapi/error.h" | ||
25 | #include "qemu/error-report.h" | ||
26 | #include "hw/arm/boot.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
28 | * call the 16MB our "system memory", as it's the largest lump. | ||
29 | */ | ||
30 | memory_region_allocate_system_memory(&mms->psram, | ||
31 | - NULL, "mps.ram", 0x01000000); | ||
32 | + NULL, "mps.ram", 16 * MiB); | ||
33 | memory_region_add_subregion(system_memory, 0x80000000, &mms->psram); | ||
34 | |||
35 | /* The overflow IRQs for all UARTs are ORed together. | ||
36 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/hw/arm/mps2.c | 31 | --- a/hw/arm/smmu-common.c |
39 | +++ b/hw/arm/mps2.c | 32 | +++ b/hw/arm/smmu-common.c |
40 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ static AddressSpace *smmu_find_add_as(PCIBus *bus, void *opaque, int devfn) |
41 | */ | 34 | |
42 | 35 | memory_region_init_iommu(&sdev->iommu, sizeof(sdev->iommu), | |
43 | #include "qemu/osdep.h" | 36 | s->mrtypename, |
44 | +#include "qemu/units.h" | 37 | - OBJECT(s), name, 1ULL << SMMU_MAX_VA_BITS); |
45 | #include "qapi/error.h" | 38 | + OBJECT(s), name, UINT64_MAX); |
46 | #include "qemu/error-report.h" | 39 | address_space_init(&sdev->as, |
47 | #include "hw/arm/boot.h" | 40 | MEMORY_REGION(&sdev->iommu), name); |
48 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 41 | trace_smmu_add_mr(name); |
49 | * zbt_boot_ctrl is always zero). | ||
50 | */ | ||
51 | memory_region_allocate_system_memory(&mms->psram, | ||
52 | - NULL, "mps.ram", 0x1000000); | ||
53 | + NULL, "mps.ram", 16 * MiB); | ||
54 | memory_region_add_subregion(system_memory, 0x21000000, &mms->psram); | ||
55 | |||
56 | switch (mmc->fpga_type) { | ||
57 | -- | 42 | -- |
58 | 2.20.1 | 43 | 2.34.1 |
59 | |||
60 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When booting a recent Linux kernel, the qemu message "Timer with delta | 3 | Addresses targeting the second translation table (TTB1) in the SMMU have |
4 | zero, disabling" is seen, apparently because a ptimer is started before | 4 | all upper bits set (except for the top byte when TBI is enabled). Fix |
5 | being initialized. Fix the problem by initializing the offending ptimer | 5 | the TTB1 check. |
6 | before starting it. | ||
7 | 6 | ||
8 | The bug is effectively harmless in the old QEMUBH setup | 7 | Reported-by: Ola Hugosson <ola.hugosson@arm.com> |
9 | because the sequence of events is: | 8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
10 | * the delta zero means the timer expires immediately | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | * ptimer_reload() arranges for exynos4210_gfrc_event() to be called | 10 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
12 | * ptimer_reload() notices the zero delta and disables the timer | 11 | Message-id: 20230214171921.1917916-3-jean-philippe@linaro.org |
13 | * later, the QEMUBH runs, and exynos4210_gfrc_event() correctly | ||
14 | configures the timer and restarts it | ||
15 | |||
16 | In the new transaction based API the bug is still harmless, | ||
17 | but differences of when the callback function runs mean the | ||
18 | message is not printed any more: | ||
19 | * ptimer_run() does nothing as it's inside a transaction block | ||
20 | * ptimer_transaction_commit() sees it has work to do and | ||
21 | calls ptimer_reload() | ||
22 | * the zero delta means the timer expires immediately | ||
23 | * ptimer_reload() calls exynos4210_gfrc_event() directly | ||
24 | * exynos4210_gfrc_event() configures the timer | ||
25 | * the delta is no longer zero so ptimer_reload() doesn't complain | ||
26 | (the zero-delta test is after the trigger-callback in | ||
27 | the ptimer_reload() function) | ||
28 | |||
29 | Regardless, the behaviour here was not intentional, and we should | ||
30 | just program the ptimer correctly to start with. | ||
31 | |||
32 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
33 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
34 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
36 | Message-id: 20191018143149.9216-1-peter.maydell@linaro.org | ||
37 | [PMM: Expansion/clarification of the commit message: | ||
38 | the message is about a zero delta, not a zero period; | ||
39 | added detail to the commit message of the analysis of what | ||
40 | is happening and why the kernel boots even with the message; | ||
41 | added note that the message goes away with the new ptimer API] | ||
42 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
43 | --- | 13 | --- |
44 | hw/timer/exynos4210_mct.c | 2 +- | 14 | hw/arm/smmu-common.c | 2 +- |
45 | 1 file changed, 1 insertion(+), 1 deletion(-) | 15 | 1 file changed, 1 insertion(+), 1 deletion(-) |
46 | 16 | ||
47 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | 17 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
48 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
49 | --- a/hw/timer/exynos4210_mct.c | 19 | --- a/hw/arm/smmu-common.c |
50 | +++ b/hw/timer/exynos4210_mct.c | 20 | +++ b/hw/arm/smmu-common.c |
51 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | 21 | @@ -XXX,XX +XXX,XX @@ SMMUTransTableInfo *select_tt(SMMUTransCfg *cfg, dma_addr_t iova) |
52 | /* Start FRC if transition from disabled to enabled */ | 22 | /* there is a ttbr0 region and we are in it (high bits all zero) */ |
53 | if ((value & G_TCON_TIMER_ENABLE) > (old_val & | 23 | return &cfg->tt[0]; |
54 | G_TCON_TIMER_ENABLE)) { | 24 | } else if (cfg->tt[1].tsz && |
55 | - exynos4210_gfrc_start(&s->g_timer); | 25 | - !extract64(iova, 64 - cfg->tt[1].tsz, cfg->tt[1].tsz - tbi_byte)) { |
56 | + exynos4210_gfrc_restart(s); | 26 | + sextract64(iova, 64 - cfg->tt[1].tsz, cfg->tt[1].tsz - tbi_byte) == -1) { |
57 | } | 27 | /* there is a ttbr1 region and we are in it (high bits all one) */ |
58 | if ((value & G_TCON_TIMER_ENABLE) < (old_val & | 28 | return &cfg->tt[1]; |
59 | G_TCON_TIMER_ENABLE)) { | 29 | } else if (!cfg->tt[0].tsz) { |
60 | -- | 30 | -- |
61 | 2.20.1 | 31 | 2.34.1 |
62 | |||
63 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In commit b01422622b we did an automated rename of the ptimer_init() | ||
2 | function to ptimer_init_with_bh(). Unfortunately this caught the | ||
3 | unrelated arm_mptimer_init() function. Undo that accidental | ||
4 | renaming. | ||
5 | 1 | ||
6 | Fixes: b01422622b7c7293196fdaf1dbb4f495af44ecf9 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Message-id: 20191017133331.5901-1-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/timer/arm_mptimer.c | 4 ++-- | ||
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/timer/arm_mptimer.c b/hw/timer/arm_mptimer.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/timer/arm_mptimer.c | ||
18 | +++ b/hw/timer/arm_mptimer.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void arm_mptimer_reset(DeviceState *dev) | ||
20 | } | ||
21 | } | ||
22 | |||
23 | -static void arm_mptimer_init_with_bh(Object *obj) | ||
24 | +static void arm_mptimer_init(Object *obj) | ||
25 | { | ||
26 | ARMMPTimerState *s = ARM_MPTIMER(obj); | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_mptimer_info = { | ||
29 | .name = TYPE_ARM_MPTIMER, | ||
30 | .parent = TYPE_SYS_BUS_DEVICE, | ||
31 | .instance_size = sizeof(ARMMPTimerState), | ||
32 | - .instance_init = arm_mptimer_init_with_bh, | ||
33 | + .instance_init = arm_mptimer_init, | ||
34 | .class_init = arm_mptimer_class_init, | ||
35 | }; | ||
36 | |||
37 | -- | ||
38 | 2.20.1 | ||
39 | |||
40 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the puv3_ost code away from bottom-half based ptimers to the | ||
2 | new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-2-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/timer/puv3_ost.c | 9 +++++---- | ||
12 | 1 file changed, 5 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/hw/timer/puv3_ost.c b/hw/timer/puv3_ost.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/timer/puv3_ost.c | ||
17 | +++ b/hw/timer/puv3_ost.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/sysbus.h" | ||
20 | #include "hw/irq.h" | ||
21 | #include "hw/ptimer.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "qemu/module.h" | ||
24 | |||
25 | #undef DEBUG_PUV3 | ||
26 | @@ -XXX,XX +XXX,XX @@ typedef struct PUV3OSTState { | ||
27 | SysBusDevice parent_obj; | ||
28 | |||
29 | MemoryRegion iomem; | ||
30 | - QEMUBH *bh; | ||
31 | qemu_irq irq; | ||
32 | ptimer_state *ptimer; | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset, | ||
35 | DPRINTF("offset 0x%x, value 0x%x\n", offset, value); | ||
36 | switch (offset) { | ||
37 | case 0x00: /* Match Register 0 */ | ||
38 | + ptimer_transaction_begin(s->ptimer); | ||
39 | s->reg_OSMR0 = value; | ||
40 | if (s->reg_OSMR0 > s->reg_OSCR) { | ||
41 | ptimer_set_count(s->ptimer, s->reg_OSMR0 - s->reg_OSCR); | ||
42 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset, | ||
43 | (0xffffffff - s->reg_OSCR)); | ||
44 | } | ||
45 | ptimer_run(s->ptimer, 2); | ||
46 | + ptimer_transaction_commit(s->ptimer); | ||
47 | break; | ||
48 | case 0x14: /* Status Register */ | ||
49 | assert(value == 0); | ||
50 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_realize(DeviceState *dev, Error **errp) | ||
51 | |||
52 | sysbus_init_irq(sbd, &s->irq); | ||
53 | |||
54 | - s->bh = qemu_bh_new(puv3_ost_tick, s); | ||
55 | - s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT); | ||
56 | + s->ptimer = ptimer_init(puv3_ost_tick, s, PTIMER_POLICY_DEFAULT); | ||
57 | + ptimer_transaction_begin(s->ptimer); | ||
58 | ptimer_set_freq(s->ptimer, 50 * 1000 * 1000); | ||
59 | + ptimer_transaction_commit(s->ptimer); | ||
60 | |||
61 | memory_region_init_io(&s->iomem, OBJECT(s), &puv3_ost_ops, s, "puv3_ost", | ||
62 | PUV3_REGS_OFFSET); | ||
63 | -- | ||
64 | 2.20.1 | ||
65 | |||
66 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the sh_timer code away from bottom-half based ptimers to the | ||
2 | new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-3-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/timer/sh_timer.c | 13 +++++++++---- | ||
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/hw/timer/sh_timer.c b/hw/timer/sh_timer.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/timer/sh_timer.c | ||
17 | +++ b/hw/timer/sh_timer.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/irq.h" | ||
20 | #include "hw/sh4/sh.h" | ||
21 | #include "qemu/timer.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "hw/ptimer.h" | ||
24 | |||
25 | //#define DEBUG_TIMER | ||
26 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset, | ||
27 | switch (offset >> 2) { | ||
28 | case OFFSET_TCOR: | ||
29 | s->tcor = value; | ||
30 | + ptimer_transaction_begin(s->timer); | ||
31 | ptimer_set_limit(s->timer, s->tcor, 0); | ||
32 | + ptimer_transaction_commit(s->timer); | ||
33 | break; | ||
34 | case OFFSET_TCNT: | ||
35 | s->tcnt = value; | ||
36 | + ptimer_transaction_begin(s->timer); | ||
37 | ptimer_set_count(s->timer, s->tcnt); | ||
38 | + ptimer_transaction_commit(s->timer); | ||
39 | break; | ||
40 | case OFFSET_TCR: | ||
41 | + ptimer_transaction_begin(s->timer); | ||
42 | if (s->enabled) { | ||
43 | /* Pause the timer if it is running. This may cause some | ||
44 | inaccuracy dure to rounding, but avoids a whole lot of other | ||
45 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset, | ||
46 | /* Restart the timer if still enabled. */ | ||
47 | ptimer_run(s->timer, 0); | ||
48 | } | ||
49 | + ptimer_transaction_commit(s->timer); | ||
50 | break; | ||
51 | case OFFSET_TCPR: | ||
52 | if (s->feat & TIMER_FEAT_CAPT) { | ||
53 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_start_stop(void *opaque, int enable) | ||
54 | printf("sh_timer_start_stop %d (%d)\n", enable, s->enabled); | ||
55 | #endif | ||
56 | |||
57 | + ptimer_transaction_begin(s->timer); | ||
58 | if (s->enabled && !enable) { | ||
59 | ptimer_stop(s->timer); | ||
60 | } | ||
61 | if (!s->enabled && enable) { | ||
62 | ptimer_run(s->timer, 0); | ||
63 | } | ||
64 | + ptimer_transaction_commit(s->timer); | ||
65 | s->enabled = !!enable; | ||
66 | |||
67 | #ifdef DEBUG_TIMER | ||
68 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_tick(void *opaque) | ||
69 | static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq) | ||
70 | { | ||
71 | sh_timer_state *s; | ||
72 | - QEMUBH *bh; | ||
73 | |||
74 | s = (sh_timer_state *)g_malloc0(sizeof(sh_timer_state)); | ||
75 | s->freq = freq; | ||
76 | @@ -XXX,XX +XXX,XX @@ static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq) | ||
77 | s->enabled = 0; | ||
78 | s->irq = irq; | ||
79 | |||
80 | - bh = qemu_bh_new(sh_timer_tick, s); | ||
81 | - s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
82 | + s->timer = ptimer_init(sh_timer_tick, s, PTIMER_POLICY_DEFAULT); | ||
83 | |||
84 | sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor); | ||
85 | sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt); | ||
86 | -- | ||
87 | 2.20.1 | ||
88 | |||
89 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the lm32_timer code away from bottom-half based ptimers to the | ||
2 | new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the ytimer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-4-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/timer/lm32_timer.c | 13 +++++++++---- | ||
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/hw/timer/lm32_timer.c b/hw/timer/lm32_timer.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/timer/lm32_timer.c | ||
17 | +++ b/hw/timer/lm32_timer.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/ptimer.h" | ||
20 | #include "hw/qdev-properties.h" | ||
21 | #include "qemu/error-report.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "qemu/module.h" | ||
24 | |||
25 | #define DEFAULT_FREQUENCY (50*1000000) | ||
26 | @@ -XXX,XX +XXX,XX @@ struct LM32TimerState { | ||
27 | |||
28 | MemoryRegion iomem; | ||
29 | |||
30 | - QEMUBH *bh; | ||
31 | ptimer_state *ptimer; | ||
32 | |||
33 | qemu_irq irq; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
35 | s->regs[R_SR] &= ~SR_TO; | ||
36 | break; | ||
37 | case R_CR: | ||
38 | + ptimer_transaction_begin(s->ptimer); | ||
39 | s->regs[R_CR] = value; | ||
40 | if (s->regs[R_CR] & CR_START) { | ||
41 | ptimer_run(s->ptimer, 1); | ||
42 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
43 | if (s->regs[R_CR] & CR_STOP) { | ||
44 | ptimer_stop(s->ptimer); | ||
45 | } | ||
46 | + ptimer_transaction_commit(s->ptimer); | ||
47 | break; | ||
48 | case R_PERIOD: | ||
49 | s->regs[R_PERIOD] = value; | ||
50 | + ptimer_transaction_begin(s->ptimer); | ||
51 | ptimer_set_count(s->ptimer, value); | ||
52 | + ptimer_transaction_commit(s->ptimer); | ||
53 | break; | ||
54 | case R_SNAPSHOT: | ||
55 | error_report("lm32_timer: write access to read only register 0x" | ||
56 | @@ -XXX,XX +XXX,XX @@ static void timer_reset(DeviceState *d) | ||
57 | for (i = 0; i < R_MAX; i++) { | ||
58 | s->regs[i] = 0; | ||
59 | } | ||
60 | + ptimer_transaction_begin(s->ptimer); | ||
61 | ptimer_stop(s->ptimer); | ||
62 | + ptimer_transaction_commit(s->ptimer); | ||
63 | } | ||
64 | |||
65 | static void lm32_timer_init(Object *obj) | ||
66 | @@ -XXX,XX +XXX,XX @@ static void lm32_timer_realize(DeviceState *dev, Error **errp) | ||
67 | { | ||
68 | LM32TimerState *s = LM32_TIMER(dev); | ||
69 | |||
70 | - s->bh = qemu_bh_new(timer_hit, s); | ||
71 | - s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT); | ||
72 | + s->ptimer = ptimer_init(timer_hit, s, PTIMER_POLICY_DEFAULT); | ||
73 | |||
74 | + ptimer_transaction_begin(s->ptimer); | ||
75 | ptimer_set_freq(s->ptimer, s->freq_hz); | ||
76 | + ptimer_transaction_commit(s->ptimer); | ||
77 | } | ||
78 | |||
79 | static const VMStateDescription vmstate_lm32_timer = { | ||
80 | -- | ||
81 | 2.20.1 | ||
82 | |||
83 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the altera_timer code away from bottom-half based ptimers to | ||
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-6-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/timer/altera_timer.c | 13 +++++++++---- | ||
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/hw/timer/altera_timer.c b/hw/timer/altera_timer.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/timer/altera_timer.c | ||
17 | +++ b/hw/timer/altera_timer.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | */ | ||
20 | |||
21 | #include "qemu/osdep.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "qemu/module.h" | ||
24 | #include "qapi/error.h" | ||
25 | |||
26 | @@ -XXX,XX +XXX,XX @@ typedef struct AlteraTimer { | ||
27 | MemoryRegion mmio; | ||
28 | qemu_irq irq; | ||
29 | uint32_t freq_hz; | ||
30 | - QEMUBH *bh; | ||
31 | ptimer_state *ptimer; | ||
32 | uint32_t regs[R_MAX]; | ||
33 | } AlteraTimer; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
35 | break; | ||
36 | |||
37 | case R_CONTROL: | ||
38 | + ptimer_transaction_begin(t->ptimer); | ||
39 | t->regs[R_CONTROL] = value & (CONTROL_ITO | CONTROL_CONT); | ||
40 | if ((value & CONTROL_START) && | ||
41 | !(t->regs[R_STATUS] & STATUS_RUN)) { | ||
42 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
43 | ptimer_stop(t->ptimer); | ||
44 | t->regs[R_STATUS] &= ~STATUS_RUN; | ||
45 | } | ||
46 | + ptimer_transaction_commit(t->ptimer); | ||
47 | break; | ||
48 | |||
49 | case R_PERIODL: | ||
50 | case R_PERIODH: | ||
51 | + ptimer_transaction_begin(t->ptimer); | ||
52 | t->regs[addr] = value & 0xFFFF; | ||
53 | if (t->regs[R_STATUS] & STATUS_RUN) { | ||
54 | ptimer_stop(t->ptimer); | ||
55 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
56 | } | ||
57 | tvalue = (t->regs[R_PERIODH] << 16) | t->regs[R_PERIODL]; | ||
58 | ptimer_set_limit(t->ptimer, tvalue + 1, 1); | ||
59 | + ptimer_transaction_commit(t->ptimer); | ||
60 | break; | ||
61 | |||
62 | case R_SNAPL: | ||
63 | @@ -XXX,XX +XXX,XX @@ static void altera_timer_realize(DeviceState *dev, Error **errp) | ||
64 | return; | ||
65 | } | ||
66 | |||
67 | - t->bh = qemu_bh_new(timer_hit, t); | ||
68 | - t->ptimer = ptimer_init_with_bh(t->bh, PTIMER_POLICY_DEFAULT); | ||
69 | + t->ptimer = ptimer_init(timer_hit, t, PTIMER_POLICY_DEFAULT); | ||
70 | + ptimer_transaction_begin(t->ptimer); | ||
71 | ptimer_set_freq(t->ptimer, t->freq_hz); | ||
72 | + ptimer_transaction_commit(t->ptimer); | ||
73 | |||
74 | memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, | ||
75 | TYPE_ALTERA_TIMER, R_MAX * sizeof(uint32_t)); | ||
76 | @@ -XXX,XX +XXX,XX @@ static void altera_timer_reset(DeviceState *dev) | ||
77 | { | ||
78 | AlteraTimer *t = ALTERA_TIMER(dev); | ||
79 | |||
80 | + ptimer_transaction_begin(t->ptimer); | ||
81 | ptimer_stop(t->ptimer); | ||
82 | ptimer_set_limit(t->ptimer, 0xffffffff, 1); | ||
83 | + ptimer_transaction_commit(t->ptimer); | ||
84 | memset(t->regs, 0, sizeof(t->regs)); | ||
85 | } | ||
86 | |||
87 | -- | ||
88 | 2.20.1 | ||
89 | |||
90 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the etraxfs_timer code away from bottom-half based ptimers to | ||
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-7-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/timer/etraxfs_timer.c | 23 +++++++++++++---------- | ||
12 | 1 file changed, 13 insertions(+), 10 deletions(-) | ||
13 | |||
14 | diff --git a/hw/timer/etraxfs_timer.c b/hw/timer/etraxfs_timer.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/timer/etraxfs_timer.c | ||
17 | +++ b/hw/timer/etraxfs_timer.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/sysbus.h" | ||
20 | #include "sysemu/reset.h" | ||
21 | #include "sysemu/runstate.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "qemu/module.h" | ||
24 | #include "qemu/timer.h" | ||
25 | #include "hw/irq.h" | ||
26 | @@ -XXX,XX +XXX,XX @@ typedef struct ETRAXTimerState { | ||
27 | qemu_irq irq; | ||
28 | qemu_irq nmi; | ||
29 | |||
30 | - QEMUBH *bh_t0; | ||
31 | - QEMUBH *bh_t1; | ||
32 | - QEMUBH *bh_wd; | ||
33 | ptimer_state *ptimer_t0; | ||
34 | ptimer_state *ptimer_t1; | ||
35 | ptimer_state *ptimer_wd; | ||
36 | @@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum) | ||
37 | } | ||
38 | |||
39 | D(printf ("freq_hz=%d div=%d\n", freq_hz, div)); | ||
40 | + ptimer_transaction_begin(timer); | ||
41 | ptimer_set_freq(timer, freq_hz); | ||
42 | ptimer_set_limit(timer, div, 0); | ||
43 | |||
44 | @@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum) | ||
45 | abort(); | ||
46 | break; | ||
47 | } | ||
48 | + ptimer_transaction_commit(timer); | ||
49 | } | ||
50 | |||
51 | static void timer_update_irq(ETRAXTimerState *t) | ||
52 | @@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value) | ||
53 | |||
54 | t->wd_hits = 0; | ||
55 | |||
56 | + ptimer_transaction_begin(t->ptimer_wd); | ||
57 | ptimer_set_freq(t->ptimer_wd, 760); | ||
58 | if (wd_cnt == 0) | ||
59 | wd_cnt = 256; | ||
60 | @@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value) | ||
61 | ptimer_stop(t->ptimer_wd); | ||
62 | |||
63 | t->rw_wd_ctrl = value; | ||
64 | + ptimer_transaction_commit(t->ptimer_wd); | ||
65 | } | ||
66 | |||
67 | static void | ||
68 | @@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_reset(void *opaque) | ||
69 | { | ||
70 | ETRAXTimerState *t = opaque; | ||
71 | |||
72 | + ptimer_transaction_begin(t->ptimer_t0); | ||
73 | ptimer_stop(t->ptimer_t0); | ||
74 | + ptimer_transaction_commit(t->ptimer_t0); | ||
75 | + ptimer_transaction_begin(t->ptimer_t1); | ||
76 | ptimer_stop(t->ptimer_t1); | ||
77 | + ptimer_transaction_commit(t->ptimer_t1); | ||
78 | + ptimer_transaction_begin(t->ptimer_wd); | ||
79 | ptimer_stop(t->ptimer_wd); | ||
80 | + ptimer_transaction_commit(t->ptimer_wd); | ||
81 | t->rw_wd_ctrl = 0; | ||
82 | t->r_intr = 0; | ||
83 | t->rw_intr_mask = 0; | ||
84 | @@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_realize(DeviceState *dev, Error **errp) | ||
85 | ETRAXTimerState *t = ETRAX_TIMER(dev); | ||
86 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
87 | |||
88 | - t->bh_t0 = qemu_bh_new(timer0_hit, t); | ||
89 | - t->bh_t1 = qemu_bh_new(timer1_hit, t); | ||
90 | - t->bh_wd = qemu_bh_new(watchdog_hit, t); | ||
91 | - t->ptimer_t0 = ptimer_init_with_bh(t->bh_t0, PTIMER_POLICY_DEFAULT); | ||
92 | - t->ptimer_t1 = ptimer_init_with_bh(t->bh_t1, PTIMER_POLICY_DEFAULT); | ||
93 | - t->ptimer_wd = ptimer_init_with_bh(t->bh_wd, PTIMER_POLICY_DEFAULT); | ||
94 | + t->ptimer_t0 = ptimer_init(timer0_hit, t, PTIMER_POLICY_DEFAULT); | ||
95 | + t->ptimer_t1 = ptimer_init(timer1_hit, t, PTIMER_POLICY_DEFAULT); | ||
96 | + t->ptimer_wd = ptimer_init(watchdog_hit, t, PTIMER_POLICY_DEFAULT); | ||
97 | |||
98 | sysbus_init_irq(sbd, &t->irq); | ||
99 | sysbus_init_irq(sbd, &t->nmi); | ||
100 | -- | ||
101 | 2.20.1 | ||
102 | |||
103 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the mcf5208 code away from bottom-half based ptimers to | ||
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Tested-by: Thomas Huth <huth@tuxfamily.org> | ||
10 | Message-id: 20191017132905.5604-9-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/m68k/mcf5208.c | 9 +++++---- | ||
13 | 1 file changed, 5 insertions(+), 4 deletions(-) | ||
14 | |||
15 | diff --git a/hw/m68k/mcf5208.c b/hw/m68k/mcf5208.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/m68k/mcf5208.c | ||
18 | +++ b/hw/m68k/mcf5208.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "qemu/osdep.h" | ||
21 | #include "qemu/units.h" | ||
22 | #include "qemu/error-report.h" | ||
23 | -#include "qemu/main-loop.h" | ||
24 | #include "qapi/error.h" | ||
25 | #include "qemu-common.h" | ||
26 | #include "cpu.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset, | ||
28 | return; | ||
29 | } | ||
30 | |||
31 | + ptimer_transaction_begin(s->timer); | ||
32 | if (s->pcsr & PCSR_EN) | ||
33 | ptimer_stop(s->timer); | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset, | ||
36 | |||
37 | if (s->pcsr & PCSR_EN) | ||
38 | ptimer_run(s->timer, 0); | ||
39 | + ptimer_transaction_commit(s->timer); | ||
40 | break; | ||
41 | case 2: | ||
42 | + ptimer_transaction_begin(s->timer); | ||
43 | s->pmr = value; | ||
44 | s->pcsr &= ~PCSR_PIF; | ||
45 | if ((s->pcsr & PCSR_RLD) == 0) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset, | ||
47 | } else { | ||
48 | ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW); | ||
49 | } | ||
50 | + ptimer_transaction_commit(s->timer); | ||
51 | break; | ||
52 | case 4: | ||
53 | break; | ||
54 | @@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic) | ||
55 | { | ||
56 | MemoryRegion *iomem = g_new(MemoryRegion, 1); | ||
57 | m5208_timer_state *s; | ||
58 | - QEMUBH *bh; | ||
59 | int i; | ||
60 | |||
61 | /* SDRAMC. */ | ||
62 | @@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic) | ||
63 | /* Timers. */ | ||
64 | for (i = 0; i < 2; i++) { | ||
65 | s = g_new0(m5208_timer_state, 1); | ||
66 | - bh = qemu_bh_new(m5208_timer_trigger, s); | ||
67 | - s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
68 | + s->timer = ptimer_init(m5208_timer_trigger, s, PTIMER_POLICY_DEFAULT); | ||
69 | memory_region_init_io(&s->iomem, NULL, &m5208_timer_ops, s, | ||
70 | "m5208-timer", 0x00004000); | ||
71 | memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i, | ||
72 | -- | ||
73 | 2.20.1 | ||
74 | |||
75 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Claudio Fontana <cfontana@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | This is the payoff. | 3 | make it clearer from the name that this is a tcg-only function. |
4 | 4 | ||
5 | From perf record -g data of ubuntu 18 boot and shutdown: | 5 | Signed-off-by: Claudio Fontana <cfontana@suse.de> |
6 | 6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | |
7 | BEFORE: | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | |
9 | - 23.02% 2.82% qemu-system-aar [.] helper_lookup_tb_ptr | 9 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | - 20.22% helper_lookup_tb_ptr | ||
11 | + 10.05% tb_htable_lookup | ||
12 | - 9.13% cpu_get_tb_cpu_state | ||
13 | 3.20% aa64_va_parameters_both | ||
14 | 0.55% fp_exception_el | ||
15 | |||
16 | - 11.66% 4.74% qemu-system-aar [.] cpu_get_tb_cpu_state | ||
17 | - 6.96% cpu_get_tb_cpu_state | ||
18 | 3.63% aa64_va_parameters_both | ||
19 | 0.60% fp_exception_el | ||
20 | 0.53% sve_exception_el | ||
21 | |||
22 | AFTER: | ||
23 | |||
24 | - 16.40% 3.40% qemu-system-aar [.] helper_lookup_tb_ptr | ||
25 | - 13.03% helper_lookup_tb_ptr | ||
26 | + 11.19% tb_htable_lookup | ||
27 | 0.55% cpu_get_tb_cpu_state | ||
28 | |||
29 | 0.98% 0.71% qemu-system-aar [.] cpu_get_tb_cpu_state | ||
30 | |||
31 | 0.87% 0.24% qemu-system-aar [.] rebuild_hflags_a64 | ||
32 | |||
33 | Before, helper_lookup_tb_ptr is the second hottest function in the | ||
34 | application, consuming almost a quarter of the runtime. Within the | ||
35 | entire execution, cpu_get_tb_cpu_state consumes about 12%. | ||
36 | |||
37 | After, helper_lookup_tb_ptr has dropped to the fourth hottest function, | ||
38 | with consumption dropping to a sixth of the runtime. Within the | ||
39 | entire execution, cpu_get_tb_cpu_state has dropped below 1%, and the | ||
40 | supporting function to rebuild hflags also consumes about 1%. | ||
41 | |||
42 | Assertions are retained for --enable-debug-tcg. | ||
43 | |||
44 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
45 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
46 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
47 | Message-id: 20191018174431.1784-23-richard.henderson@linaro.org | ||
48 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
49 | --- | 11 | --- |
50 | target/arm/helper.c | 9 ++++++--- | 12 | target/arm/helper.c | 4 ++-- |
51 | 1 file changed, 6 insertions(+), 3 deletions(-) | 13 | 1 file changed, 2 insertions(+), 2 deletions(-) |
52 | 14 | ||
53 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
54 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/target/arm/helper.c | 17 | --- a/target/arm/helper.c |
56 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/helper.c |
57 | @@ -XXX,XX +XXX,XX @@ void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el) | 19 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) |
58 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 20 | * trapped to the hypervisor in KVM. |
59 | target_ulong *cs_base, uint32_t *pflags) | 21 | */ |
22 | #ifdef CONFIG_TCG | ||
23 | -static void handle_semihosting(CPUState *cs) | ||
24 | +static void tcg_handle_semihosting(CPUState *cs) | ||
60 | { | 25 | { |
61 | - uint32_t flags, pstate_for_ss; | 26 | ARMCPU *cpu = ARM_CPU(cs); |
62 | + uint32_t flags = env->hflags; | 27 | CPUARMState *env = &cpu->env; |
63 | + uint32_t pstate_for_ss; | 28 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) |
64 | 29 | */ | |
65 | *cs_base = 0; | 30 | #ifdef CONFIG_TCG |
66 | - flags = rebuild_hflags_internal(env); | 31 | if (cs->exception_index == EXCP_SEMIHOST) { |
67 | +#ifdef CONFIG_DEBUG_TCG | 32 | - handle_semihosting(cs); |
68 | + assert(flags == rebuild_hflags_internal(env)); | 33 | + tcg_handle_semihosting(cs); |
69 | +#endif | 34 | return; |
70 | 35 | } | |
71 | - if (is_a64(env)) { | 36 | #endif |
72 | + if (FIELD_EX32(flags, TBFLAG_ANY, AARCH64_STATE)) { | ||
73 | *pc = env->pc; | ||
74 | if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
75 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | ||
76 | -- | 37 | -- |
77 | 2.20.1 | 38 | 2.34.1 |
78 | 39 | ||
79 | 40 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Claudio Fontana <cfontana@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | We do not need to compute any of these values for M-profile. | 3 | for "all" builds (tcg + kvm), we want to avoid doing |
4 | Further, XSCALE_CPAR overlaps VECSTRIDE so obviously the two | 4 | the psci check if tcg is built-in, but not enabled. |
5 | sets must be mutually exclusive. | ||
6 | 5 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Signed-off-by: Claudio Fontana <cfontana@suse.de> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20191018174431.1784-10-richard.henderson@linaro.org | 8 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
9 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/helper.c | 21 ++++++++++++++------- | 12 | target/arm/helper.c | 3 ++- |
13 | 1 file changed, 14 insertions(+), 7 deletions(-) | 13 | 1 file changed, 2 insertions(+), 1 deletion(-) |
14 | 14 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 17 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 19 | @@ -XXX,XX +XXX,XX @@ |
20 | } | 20 | #include "hw/irq.h" |
21 | } else { | 21 | #include "sysemu/cpu-timers.h" |
22 | flags = rebuild_hflags_a32(env, fp_el, mmu_idx); | 22 | #include "sysemu/kvm.h" |
23 | + | 23 | +#include "sysemu/tcg.h" |
24 | + /* | 24 | #include "qapi/qapi-commands-machine-target.h" |
25 | + * Note that XSCALE_CPAR shares bits with VECSTRIDE. | 25 | #include "qapi/error.h" |
26 | + * Note that VECLEN+VECSTRIDE are RES0 for M-profile. | 26 | #include "qemu/guest-random.h" |
27 | + */ | 27 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) |
28 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | 28 | env->exception.syndrome); |
29 | + flags = FIELD_DP32(flags, TBFLAG_A32, | ||
30 | + XSCALE_CPAR, env->cp15.c15_cpar); | ||
31 | + } else { | ||
32 | + flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, | ||
33 | + env->vfp.vec_len); | ||
34 | + flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, | ||
35 | + env->vfp.vec_stride); | ||
36 | + } | ||
37 | } | ||
38 | |||
39 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
40 | - flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len); | ||
41 | - flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride); | ||
42 | flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | ||
43 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
44 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
45 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
46 | } | ||
47 | - /* Note that XSCALE_CPAR shares bits with VECSTRIDE */ | ||
48 | - if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
49 | - flags = FIELD_DP32(flags, TBFLAG_A32, | ||
50 | - XSCALE_CPAR, env->cp15.c15_cpar); | ||
51 | - } | ||
52 | } | 29 | } |
53 | 30 | ||
54 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 31 | - if (arm_is_psci_call(cpu, cs->exception_index)) { |
32 | + if (tcg_enabled() && arm_is_psci_call(cpu, cs->exception_index)) { | ||
33 | arm_handle_psci_call(cpu); | ||
34 | qemu_log_mask(CPU_LOG_INT, "...handled as PSCI call\n"); | ||
35 | return; | ||
55 | -- | 36 | -- |
56 | 2.20.1 | 37 | 2.34.1 |
57 | 38 | ||
58 | 39 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Claudio Fontana <cfontana@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_ANY bits | 3 | Signed-off-by: Claudio Fontana <cfontana@suse.de> |
4 | that will be cached, and are used by A-profile. | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | 5 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | |
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191018174431.1784-9-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 8 | --- |
11 | target/arm/helper.c | 20 ++++++++++++-------- | 9 | target/arm/helper.c | 12 +++++++----- |
12 | 1 file changed, 12 insertions(+), 8 deletions(-) | 10 | 1 file changed, 7 insertions(+), 5 deletions(-) |
13 | 11 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 12 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 14 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 15 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | 16 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) |
19 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 17 | unsigned int cur_el = arm_current_el(env); |
20 | } | 18 | int rt; |
21 | 19 | ||
22 | +static uint32_t rebuild_hflags_aprofile(CPUARMState *env) | 20 | - /* |
23 | +{ | 21 | - * Note that new_el can never be 0. If cur_el is 0, then |
24 | + int flags = 0; | 22 | - * el0_a64 is is_a64(), else el0_a64 is ignored. |
25 | + | 23 | - */ |
26 | + flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL, | 24 | - aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); |
27 | + arm_debug_target_el(env)); | 25 | + if (tcg_enabled()) { |
28 | + return flags; | 26 | + /* |
29 | +} | 27 | + * Note that new_el can never be 0. If cur_el is 0, then |
30 | + | 28 | + * el0_a64 is is_a64(), else el0_a64 is ignored. |
31 | static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el, | 29 | + */ |
32 | ARMMMUIdx mmu_idx) | 30 | + aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); |
33 | { | 31 | + } |
34 | - return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | 32 | |
35 | + uint32_t flags = rebuild_hflags_aprofile(env); | 33 | if (cur_el < new_el) { |
36 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 34 | /* |
37 | } | ||
38 | |||
39 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
40 | ARMMMUIdx mmu_idx) | ||
41 | { | ||
42 | + uint32_t flags = rebuild_hflags_aprofile(env); | ||
43 | ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | ||
44 | ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | ||
45 | - uint32_t flags = 0; | ||
46 | uint64_t sctlr; | ||
47 | int tbii, tbid; | ||
48 | |||
49 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
50 | } | ||
51 | } | ||
52 | |||
53 | - if (!arm_feature(env, ARM_FEATURE_M)) { | ||
54 | - int target_el = arm_debug_target_el(env); | ||
55 | - | ||
56 | - flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL, target_el); | ||
57 | - } | ||
58 | - | ||
59 | *pflags = flags; | ||
60 | *cs_base = 0; | ||
61 | } | ||
62 | -- | 35 | -- |
63 | 2.20.1 | 36 | 2.34.1 |
64 | 37 | ||
65 | 38 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Begin setting, but not relying upon, env->hflags. | 3 | Move this earlier to make the next patch diff cleaner. While here |
4 | update the comment slightly to not give the impression that the | ||
5 | misalignment affects only TCG. | ||
4 | 6 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Message-id: 20191018174431.1784-17-richard.henderson@linaro.org | 9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
10 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | linux-user/syscall.c | 1 + | 13 | target/arm/machine.c | 18 +++++++++--------- |
11 | target/arm/cpu.c | 1 + | 14 | 1 file changed, 9 insertions(+), 9 deletions(-) |
12 | target/arm/helper-a64.c | 3 +++ | ||
13 | target/arm/helper.c | 2 ++ | ||
14 | target/arm/machine.c | 1 + | ||
15 | target/arm/op_helper.c | 1 + | ||
16 | 6 files changed, 9 insertions(+) | ||
17 | 15 | ||
18 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/linux-user/syscall.c | ||
21 | +++ b/linux-user/syscall.c | ||
22 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
23 | aarch64_sve_narrow_vq(env, vq); | ||
24 | } | ||
25 | env->vfp.zcr_el[1] = vq - 1; | ||
26 | + arm_rebuild_hflags(env); | ||
27 | ret = vq * 16; | ||
28 | } | ||
29 | return ret; | ||
30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/cpu.c | ||
33 | +++ b/target/arm/cpu.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
35 | |||
36 | hw_breakpoint_update_all(cpu); | ||
37 | hw_watchpoint_update_all(cpu); | ||
38 | + arm_rebuild_hflags(env); | ||
39 | } | ||
40 | |||
41 | bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
42 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/helper-a64.c | ||
45 | +++ b/target/arm/helper-a64.c | ||
46 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) | ||
47 | } else { | ||
48 | env->regs[15] = new_pc & ~0x3; | ||
49 | } | ||
50 | + helper_rebuild_hflags_a32(env, new_el); | ||
51 | qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to " | ||
52 | "AArch32 EL%d PC 0x%" PRIx32 "\n", | ||
53 | cur_el, new_el, env->regs[15]); | ||
54 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) | ||
55 | } | ||
56 | aarch64_restore_sp(env, new_el); | ||
57 | env->pc = new_pc; | ||
58 | + helper_rebuild_hflags_a64(env, new_el); | ||
59 | qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to " | ||
60 | "AArch64 EL%d PC 0x%" PRIx64 "\n", | ||
61 | cur_el, new_el, env->pc); | ||
62 | } | ||
63 | + | ||
64 | /* | ||
65 | * Note that cur_el can never be 0. If new_el is 0, then | ||
66 | * el0_a64 is return_to_aa64, else el0_a64 is ignored. | ||
67 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/arm/helper.c | ||
70 | +++ b/target/arm/helper.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static void take_aarch32_exception(CPUARMState *env, int new_mode, | ||
72 | env->regs[14] = env->regs[15] + offset; | ||
73 | } | ||
74 | env->regs[15] = newpc; | ||
75 | + arm_rebuild_hflags(env); | ||
76 | } | ||
77 | |||
78 | static void arm_cpu_do_interrupt_aarch32_hyp(CPUState *cs) | ||
79 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
80 | pstate_write(env, PSTATE_DAIF | new_mode); | ||
81 | env->aarch64 = 1; | ||
82 | aarch64_restore_sp(env, new_el); | ||
83 | + helper_rebuild_hflags_a64(env, new_el); | ||
84 | |||
85 | env->pc = addr; | ||
86 | |||
87 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 16 | diff --git a/target/arm/machine.c b/target/arm/machine.c |
88 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
89 | --- a/target/arm/machine.c | 18 | --- a/target/arm/machine.c |
90 | +++ b/target/arm/machine.c | 19 | +++ b/target/arm/machine.c |
91 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | 20 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) |
21 | } | ||
22 | } | ||
23 | |||
24 | + /* | ||
25 | + * Misaligned thumb pc is architecturally impossible. Fail the | ||
26 | + * incoming migration. For TCG it would trigger the assert in | ||
27 | + * thumb_tr_translate_insn(). | ||
28 | + */ | ||
29 | + if (!is_a64(env) && env->thumb && (env->regs[15] & 1)) { | ||
30 | + return -1; | ||
31 | + } | ||
32 | + | ||
33 | hw_breakpoint_update_all(cpu); | ||
34 | hw_watchpoint_update_all(cpu); | ||
35 | |||
36 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | ||
37 | } | ||
38 | } | ||
39 | |||
40 | - /* | ||
41 | - * Misaligned thumb pc is architecturally impossible. | ||
42 | - * We have an assert in thumb_tr_translate_insn to verify this. | ||
43 | - * Fail an incoming migrate to avoid this assert. | ||
44 | - */ | ||
45 | - if (!is_a64(env) && env->thumb && (env->regs[15] & 1)) { | ||
46 | - return -1; | ||
47 | - } | ||
48 | - | ||
92 | if (!kvm_enabled()) { | 49 | if (!kvm_enabled()) { |
93 | pmu_op_finish(&cpu->env); | 50 | pmu_op_finish(&cpu->env); |
94 | } | 51 | } |
95 | + arm_rebuild_hflags(&cpu->env); | ||
96 | |||
97 | return 0; | ||
98 | } | ||
99 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/op_helper.c | ||
102 | +++ b/target/arm/op_helper.c | ||
103 | @@ -XXX,XX +XXX,XX @@ void HELPER(cpsr_write_eret)(CPUARMState *env, uint32_t val) | ||
104 | * state. Do the masking now. | ||
105 | */ | ||
106 | env->regs[15] &= (env->thumb ? ~1 : ~3); | ||
107 | + arm_rebuild_hflags(env); | ||
108 | |||
109 | qemu_mutex_lock_iothread(); | ||
110 | arm_call_el_change_hook(env_archcpu(env)); | ||
111 | -- | 52 | -- |
112 | 2.20.1 | 53 | 2.34.1 |
113 | 54 | ||
114 | 55 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_A64 bits | 3 | Since commit cf7c6d1004 ("target/arm: Split out cpregs.h") we now have |
4 | that will be cached. For now, the env->hflags variable is not | 4 | a cpregs.h header which is more suitable for this code. |
5 | used, and the results are fed back to cpu_get_tb_cpu_state. | 5 | |
6 | 6 | Code moved verbatim. | |
7 | Note that not all BTI related flags are cached, so we have to | 7 | |
8 | test the BTI feature twice -- once for those bits moved out to | 8 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
9 | rebuild_hflags_a64 and once for those bits that remain in | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | cpu_get_tb_cpu_state. | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | 11 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20191018174431.1784-3-richard.henderson@linaro.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 13 | --- |
17 | target/arm/helper.c | 131 +++++++++++++++++++++++--------------------- | 14 | target/arm/cpregs.h | 98 +++++++++++++++++++++++++++++++++++++++++++++ |
18 | 1 file changed, 69 insertions(+), 62 deletions(-) | 15 | target/arm/cpu.h | 91 ----------------------------------------- |
19 | 16 | 2 files changed, 98 insertions(+), 91 deletions(-) | |
20 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | |
18 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper.c | 20 | --- a/target/arm/cpregs.h |
23 | +++ b/target/arm/helper.c | 21 | +++ b/target/arm/cpregs.h |
24 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 22 | @@ -XXX,XX +XXX,XX @@ enum { |
25 | return flags; | 23 | ARM_CP_SME = 1 << 19, |
26 | } | 24 | }; |
27 | 25 | ||
28 | +static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 26 | +/* |
29 | + ARMMMUIdx mmu_idx) | 27 | + * Interface for defining coprocessor registers. |
28 | + * Registers are defined in tables of arm_cp_reginfo structs | ||
29 | + * which are passed to define_arm_cp_regs(). | ||
30 | + */ | ||
31 | + | ||
32 | +/* | ||
33 | + * When looking up a coprocessor register we look for it | ||
34 | + * via an integer which encodes all of: | ||
35 | + * coprocessor number | ||
36 | + * Crn, Crm, opc1, opc2 fields | ||
37 | + * 32 or 64 bit register (ie is it accessed via MRC/MCR | ||
38 | + * or via MRRC/MCRR?) | ||
39 | + * non-secure/secure bank (AArch32 only) | ||
40 | + * We allow 4 bits for opc1 because MRRC/MCRR have a 4 bit field. | ||
41 | + * (In this case crn and opc2 should be zero.) | ||
42 | + * For AArch64, there is no 32/64 bit size distinction; | ||
43 | + * instead all registers have a 2 bit op0, 3 bit op1 and op2, | ||
44 | + * and 4 bit CRn and CRm. The encoding patterns are chosen | ||
45 | + * to be easy to convert to and from the KVM encodings, and also | ||
46 | + * so that the hashtable can contain both AArch32 and AArch64 | ||
47 | + * registers (to allow for interprocessing where we might run | ||
48 | + * 32 bit code on a 64 bit core). | ||
49 | + */ | ||
50 | +/* | ||
51 | + * This bit is private to our hashtable cpreg; in KVM register | ||
52 | + * IDs the AArch64/32 distinction is the KVM_REG_ARM/ARM64 | ||
53 | + * in the upper bits of the 64 bit ID. | ||
54 | + */ | ||
55 | +#define CP_REG_AA64_SHIFT 28 | ||
56 | +#define CP_REG_AA64_MASK (1 << CP_REG_AA64_SHIFT) | ||
57 | + | ||
58 | +/* | ||
59 | + * To enable banking of coprocessor registers depending on ns-bit we | ||
60 | + * add a bit to distinguish between secure and non-secure cpregs in the | ||
61 | + * hashtable. | ||
62 | + */ | ||
63 | +#define CP_REG_NS_SHIFT 29 | ||
64 | +#define CP_REG_NS_MASK (1 << CP_REG_NS_SHIFT) | ||
65 | + | ||
66 | +#define ENCODE_CP_REG(cp, is64, ns, crn, crm, opc1, opc2) \ | ||
67 | + ((ns) << CP_REG_NS_SHIFT | ((cp) << 16) | ((is64) << 15) | \ | ||
68 | + ((crn) << 11) | ((crm) << 7) | ((opc1) << 3) | (opc2)) | ||
69 | + | ||
70 | +#define ENCODE_AA64_CP_REG(cp, crn, crm, op0, op1, op2) \ | ||
71 | + (CP_REG_AA64_MASK | \ | ||
72 | + ((cp) << CP_REG_ARM_COPROC_SHIFT) | \ | ||
73 | + ((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \ | ||
74 | + ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \ | ||
75 | + ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \ | ||
76 | + ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \ | ||
77 | + ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT)) | ||
78 | + | ||
79 | +/* | ||
80 | + * Convert a full 64 bit KVM register ID to the truncated 32 bit | ||
81 | + * version used as a key for the coprocessor register hashtable | ||
82 | + */ | ||
83 | +static inline uint32_t kvm_to_cpreg_id(uint64_t kvmid) | ||
30 | +{ | 84 | +{ |
31 | + ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | 85 | + uint32_t cpregid = kvmid; |
32 | + ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | 86 | + if ((kvmid & CP_REG_ARCH_MASK) == CP_REG_ARM64) { |
33 | + uint32_t flags = 0; | 87 | + cpregid |= CP_REG_AA64_MASK; |
34 | + uint64_t sctlr; | ||
35 | + int tbii, tbid; | ||
36 | + | ||
37 | + flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1); | ||
38 | + | ||
39 | + /* FIXME: ARMv8.1-VHE S2 translation regime. */ | ||
40 | + if (regime_el(env, stage1) < 2) { | ||
41 | + ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1); | ||
42 | + tbid = (p1.tbi << 1) | p0.tbi; | ||
43 | + tbii = tbid & ~((p1.tbid << 1) | p0.tbid); | ||
44 | + } else { | 88 | + } else { |
45 | + tbid = p0.tbi; | 89 | + if ((kvmid & CP_REG_SIZE_MASK) == CP_REG_SIZE_U64) { |
46 | + tbii = tbid & !p0.tbid; | 90 | + cpregid |= (1 << 15); |
91 | + } | ||
92 | + | ||
93 | + /* | ||
94 | + * KVM is always non-secure so add the NS flag on AArch32 register | ||
95 | + * entries. | ||
96 | + */ | ||
97 | + cpregid |= 1 << CP_REG_NS_SHIFT; | ||
47 | + } | 98 | + } |
48 | + | 99 | + return cpregid; |
49 | + flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii); | 100 | +} |
50 | + flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid); | 101 | + |
51 | + | 102 | +/* |
52 | + if (cpu_isar_feature(aa64_sve, env_archcpu(env))) { | 103 | + * Convert a truncated 32 bit hashtable key into the full |
53 | + int sve_el = sve_exception_el(env, el); | 104 | + * 64 bit KVM register ID. |
54 | + uint32_t zcr_len; | 105 | + */ |
55 | + | 106 | +static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) |
56 | + /* | 107 | +{ |
57 | + * If SVE is disabled, but FP is enabled, | 108 | + uint64_t kvmid; |
58 | + * then the effective len is 0. | 109 | + |
59 | + */ | 110 | + if (cpregid & CP_REG_AA64_MASK) { |
60 | + if (sve_el != 0 && fp_el == 0) { | 111 | + kvmid = cpregid & ~CP_REG_AA64_MASK; |
61 | + zcr_len = 0; | 112 | + kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM64; |
113 | + } else { | ||
114 | + kvmid = cpregid & ~(1 << 15); | ||
115 | + if (cpregid & (1 << 15)) { | ||
116 | + kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM; | ||
62 | + } else { | 117 | + } else { |
63 | + zcr_len = sve_zcr_len_for_el(env, el); | 118 | + kvmid |= CP_REG_SIZE_U32 | CP_REG_ARM; |
64 | + } | ||
65 | + flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el); | ||
66 | + flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); | ||
67 | + } | ||
68 | + | ||
69 | + sctlr = arm_sctlr(env, el); | ||
70 | + | ||
71 | + if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) { | ||
72 | + /* | ||
73 | + * In order to save space in flags, we record only whether | ||
74 | + * pauth is "inactive", meaning all insns are implemented as | ||
75 | + * a nop, or "active" when some action must be performed. | ||
76 | + * The decision of which action to take is left to a helper. | ||
77 | + */ | ||
78 | + if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) { | ||
79 | + flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1); | ||
80 | + } | 119 | + } |
81 | + } | 120 | + } |
82 | + | 121 | + return kvmid; |
83 | + if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
84 | + /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */ | ||
85 | + if (sctlr & (el == 0 ? SCTLR_BT0 : SCTLR_BT1)) { | ||
86 | + flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1); | ||
87 | + } | ||
88 | + } | ||
89 | + | ||
90 | + return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
91 | +} | 122 | +} |
92 | + | 123 | + |
93 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 124 | /* |
94 | target_ulong *cs_base, uint32_t *pflags) | 125 | * Valid values for ARMCPRegInfo state field, indicating which of |
126 | * the AArch32 and AArch64 execution states this register is visible in. | ||
127 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
128 | index XXXXXXX..XXXXXXX 100644 | ||
129 | --- a/target/arm/cpu.h | ||
130 | +++ b/target/arm/cpu.h | ||
131 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_list(void); | ||
132 | uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
133 | uint32_t cur_el, bool secure); | ||
134 | |||
135 | -/* Interface for defining coprocessor registers. | ||
136 | - * Registers are defined in tables of arm_cp_reginfo structs | ||
137 | - * which are passed to define_arm_cp_regs(). | ||
138 | - */ | ||
139 | - | ||
140 | -/* When looking up a coprocessor register we look for it | ||
141 | - * via an integer which encodes all of: | ||
142 | - * coprocessor number | ||
143 | - * Crn, Crm, opc1, opc2 fields | ||
144 | - * 32 or 64 bit register (ie is it accessed via MRC/MCR | ||
145 | - * or via MRRC/MCRR?) | ||
146 | - * non-secure/secure bank (AArch32 only) | ||
147 | - * We allow 4 bits for opc1 because MRRC/MCRR have a 4 bit field. | ||
148 | - * (In this case crn and opc2 should be zero.) | ||
149 | - * For AArch64, there is no 32/64 bit size distinction; | ||
150 | - * instead all registers have a 2 bit op0, 3 bit op1 and op2, | ||
151 | - * and 4 bit CRn and CRm. The encoding patterns are chosen | ||
152 | - * to be easy to convert to and from the KVM encodings, and also | ||
153 | - * so that the hashtable can contain both AArch32 and AArch64 | ||
154 | - * registers (to allow for interprocessing where we might run | ||
155 | - * 32 bit code on a 64 bit core). | ||
156 | - */ | ||
157 | -/* This bit is private to our hashtable cpreg; in KVM register | ||
158 | - * IDs the AArch64/32 distinction is the KVM_REG_ARM/ARM64 | ||
159 | - * in the upper bits of the 64 bit ID. | ||
160 | - */ | ||
161 | -#define CP_REG_AA64_SHIFT 28 | ||
162 | -#define CP_REG_AA64_MASK (1 << CP_REG_AA64_SHIFT) | ||
163 | - | ||
164 | -/* To enable banking of coprocessor registers depending on ns-bit we | ||
165 | - * add a bit to distinguish between secure and non-secure cpregs in the | ||
166 | - * hashtable. | ||
167 | - */ | ||
168 | -#define CP_REG_NS_SHIFT 29 | ||
169 | -#define CP_REG_NS_MASK (1 << CP_REG_NS_SHIFT) | ||
170 | - | ||
171 | -#define ENCODE_CP_REG(cp, is64, ns, crn, crm, opc1, opc2) \ | ||
172 | - ((ns) << CP_REG_NS_SHIFT | ((cp) << 16) | ((is64) << 15) | \ | ||
173 | - ((crn) << 11) | ((crm) << 7) | ((opc1) << 3) | (opc2)) | ||
174 | - | ||
175 | -#define ENCODE_AA64_CP_REG(cp, crn, crm, op0, op1, op2) \ | ||
176 | - (CP_REG_AA64_MASK | \ | ||
177 | - ((cp) << CP_REG_ARM_COPROC_SHIFT) | \ | ||
178 | - ((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \ | ||
179 | - ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \ | ||
180 | - ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \ | ||
181 | - ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \ | ||
182 | - ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT)) | ||
183 | - | ||
184 | -/* Convert a full 64 bit KVM register ID to the truncated 32 bit | ||
185 | - * version used as a key for the coprocessor register hashtable | ||
186 | - */ | ||
187 | -static inline uint32_t kvm_to_cpreg_id(uint64_t kvmid) | ||
188 | -{ | ||
189 | - uint32_t cpregid = kvmid; | ||
190 | - if ((kvmid & CP_REG_ARCH_MASK) == CP_REG_ARM64) { | ||
191 | - cpregid |= CP_REG_AA64_MASK; | ||
192 | - } else { | ||
193 | - if ((kvmid & CP_REG_SIZE_MASK) == CP_REG_SIZE_U64) { | ||
194 | - cpregid |= (1 << 15); | ||
195 | - } | ||
196 | - | ||
197 | - /* KVM is always non-secure so add the NS flag on AArch32 register | ||
198 | - * entries. | ||
199 | - */ | ||
200 | - cpregid |= 1 << CP_REG_NS_SHIFT; | ||
201 | - } | ||
202 | - return cpregid; | ||
203 | -} | ||
204 | - | ||
205 | -/* Convert a truncated 32 bit hashtable key into the full | ||
206 | - * 64 bit KVM register ID. | ||
207 | - */ | ||
208 | -static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) | ||
209 | -{ | ||
210 | - uint64_t kvmid; | ||
211 | - | ||
212 | - if (cpregid & CP_REG_AA64_MASK) { | ||
213 | - kvmid = cpregid & ~CP_REG_AA64_MASK; | ||
214 | - kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM64; | ||
215 | - } else { | ||
216 | - kvmid = cpregid & ~(1 << 15); | ||
217 | - if (cpregid & (1 << 15)) { | ||
218 | - kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM; | ||
219 | - } else { | ||
220 | - kvmid |= CP_REG_SIZE_U32 | CP_REG_ARM; | ||
221 | - } | ||
222 | - } | ||
223 | - return kvmid; | ||
224 | -} | ||
225 | - | ||
226 | /* Return the highest implemented Exception Level */ | ||
227 | static inline int arm_highest_el(CPUARMState *env) | ||
95 | { | 228 | { |
96 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
97 | uint32_t flags = 0; | ||
98 | |||
99 | if (is_a64(env)) { | ||
100 | - ARMCPU *cpu = env_archcpu(env); | ||
101 | - uint64_t sctlr; | ||
102 | - | ||
103 | *pc = env->pc; | ||
104 | - flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1); | ||
105 | - | ||
106 | - /* Get control bits for tagged addresses. */ | ||
107 | - { | ||
108 | - ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | ||
109 | - ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | ||
110 | - int tbii, tbid; | ||
111 | - | ||
112 | - /* FIXME: ARMv8.1-VHE S2 translation regime. */ | ||
113 | - if (regime_el(env, stage1) < 2) { | ||
114 | - ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1); | ||
115 | - tbid = (p1.tbi << 1) | p0.tbi; | ||
116 | - tbii = tbid & ~((p1.tbid << 1) | p0.tbid); | ||
117 | - } else { | ||
118 | - tbid = p0.tbi; | ||
119 | - tbii = tbid & !p0.tbid; | ||
120 | - } | ||
121 | - | ||
122 | - flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii); | ||
123 | - flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid); | ||
124 | - } | ||
125 | - | ||
126 | - if (cpu_isar_feature(aa64_sve, cpu)) { | ||
127 | - int sve_el = sve_exception_el(env, current_el); | ||
128 | - uint32_t zcr_len; | ||
129 | - | ||
130 | - /* If SVE is disabled, but FP is enabled, | ||
131 | - * then the effective len is 0. | ||
132 | - */ | ||
133 | - if (sve_el != 0 && fp_el == 0) { | ||
134 | - zcr_len = 0; | ||
135 | - } else { | ||
136 | - zcr_len = sve_zcr_len_for_el(env, current_el); | ||
137 | - } | ||
138 | - flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el); | ||
139 | - flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); | ||
140 | - } | ||
141 | - | ||
142 | - sctlr = arm_sctlr(env, current_el); | ||
143 | - | ||
144 | - if (cpu_isar_feature(aa64_pauth, cpu)) { | ||
145 | - /* | ||
146 | - * In order to save space in flags, we record only whether | ||
147 | - * pauth is "inactive", meaning all insns are implemented as | ||
148 | - * a nop, or "active" when some action must be performed. | ||
149 | - * The decision of which action to take is left to a helper. | ||
150 | - */ | ||
151 | - if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) { | ||
152 | - flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1); | ||
153 | - } | ||
154 | - } | ||
155 | - | ||
156 | - if (cpu_isar_feature(aa64_bti, cpu)) { | ||
157 | - /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */ | ||
158 | - if (sctlr & (current_el == 0 ? SCTLR_BT0 : SCTLR_BT1)) { | ||
159 | - flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1); | ||
160 | - } | ||
161 | + flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx); | ||
162 | + if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
163 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | ||
164 | } | ||
165 | } else { | ||
166 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
167 | flags = FIELD_DP32(flags, TBFLAG_A32, | ||
168 | XSCALE_CPAR, env->cp15.c15_cpar); | ||
169 | } | ||
170 | - } | ||
171 | |||
172 | - flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
173 | + flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
174 | + } | ||
175 | |||
176 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
177 | * states defined in the ARM ARM for software singlestep: | ||
178 | -- | 229 | -- |
179 | 2.20.1 | 230 | 2.34.1 |
180 | 231 | ||
181 | 232 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | If a test was tagged with the "accel" tag and the specified |
4 | accelerator it not present in the qemu binary, cancel the test. | ||
4 | 5 | ||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | 6 | We can now write tests without explicit calls to require_accelerator, |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | just the tag is enough. |
7 | Message-id: 20191018174431.1784-22-richard.henderson@linaro.org | 8 | |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | hw/intc/armv7m_nvic.c | 22 +++++++++++++--------- | 14 | tests/avocado/avocado_qemu/__init__.py | 4 ++++ |
12 | 1 file changed, 13 insertions(+), 9 deletions(-) | 15 | 1 file changed, 4 insertions(+) |
13 | 16 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 17 | diff --git a/tests/avocado/avocado_qemu/__init__.py b/tests/avocado/avocado_qemu/__init__.py |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 19 | --- a/tests/avocado/avocado_qemu/__init__.py |
17 | +++ b/hw/intc/armv7m_nvic.c | 20 | +++ b/tests/avocado/avocado_qemu/__init__.py |
18 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | 21 | @@ -XXX,XX +XXX,XX @@ def setUp(self): |
19 | } | 22 | |
20 | } | 23 | super().setUp('qemu-system-') |
21 | nvic_irq_update(s); | 24 | |
22 | - return MEMTX_OK; | 25 | + accel_required = self._get_unique_tag_val('accel') |
23 | + goto exit_ok; | 26 | + if accel_required: |
24 | case 0x200 ... 0x23f: /* NVIC Set pend */ | 27 | + self.require_accelerator(accel_required) |
25 | /* the special logic in armv7m_nvic_set_pending() | ||
26 | * is not needed since IRQs are never escalated | ||
27 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
28 | } | ||
29 | } | ||
30 | nvic_irq_update(s); | ||
31 | - return MEMTX_OK; | ||
32 | + goto exit_ok; | ||
33 | case 0x300 ... 0x33f: /* NVIC Active */ | ||
34 | - return MEMTX_OK; /* R/O */ | ||
35 | + goto exit_ok; /* R/O */ | ||
36 | case 0x400 ... 0x5ef: /* NVIC Priority */ | ||
37 | startvec = (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */ | ||
38 | |||
39 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
40 | } | ||
41 | } | ||
42 | nvic_irq_update(s); | ||
43 | - return MEMTX_OK; | ||
44 | + goto exit_ok; | ||
45 | case 0xd18 ... 0xd1b: /* System Handler Priority (SHPR1) */ | ||
46 | if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) { | ||
47 | - return MEMTX_OK; | ||
48 | + goto exit_ok; | ||
49 | } | ||
50 | /* fall through */ | ||
51 | case 0xd1c ... 0xd23: /* System Handler Priority (SHPR2, SHPR3) */ | ||
52 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
53 | set_prio(s, hdlidx, sbank, newprio); | ||
54 | } | ||
55 | nvic_irq_update(s); | ||
56 | - return MEMTX_OK; | ||
57 | + goto exit_ok; | ||
58 | case 0xd28 ... 0xd2b: /* Configurable Fault Status (CFSR) */ | ||
59 | if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) { | ||
60 | - return MEMTX_OK; | ||
61 | + goto exit_ok; | ||
62 | } | ||
63 | /* All bits are W1C, so construct 32 bit value with 0s in | ||
64 | * the parts not written by the access size | ||
65 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
66 | */ | ||
67 | s->cpu->env.v7m.cfsr[M_REG_NS] &= ~(value & R_V7M_CFSR_BFSR_MASK); | ||
68 | } | ||
69 | - return MEMTX_OK; | ||
70 | + goto exit_ok; | ||
71 | } | ||
72 | if (size == 4) { | ||
73 | nvic_writel(s, offset, value, attrs); | ||
74 | - return MEMTX_OK; | ||
75 | + goto exit_ok; | ||
76 | } | ||
77 | qemu_log_mask(LOG_GUEST_ERROR, | ||
78 | "NVIC: Bad write of size %d at offset 0x%x\n", size, offset); | ||
79 | /* This is UNPREDICTABLE; treat as RAZ/WI */ | ||
80 | + | 28 | + |
81 | + exit_ok: | 29 | self.machine = self.params.get('machine', |
82 | + /* Ensure any changes made are reflected in the cached hflags. */ | 30 | default=self._get_unique_tag_val('machine')) |
83 | + arm_rebuild_hflags(&s->cpu->env); | ||
84 | return MEMTX_OK; | ||
85 | } | ||
86 | 31 | ||
87 | -- | 32 | -- |
88 | 2.20.1 | 33 | 2.34.1 |
89 | 34 | ||
90 | 35 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | This allows the test to be skipped when TCG is not present in the QEMU |
4 | binary. | ||
4 | 5 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-19-richard.henderson@linaro.org | 8 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/op_helper.c | 3 +++ | 11 | tests/avocado/boot_linux_console.py | 1 + |
11 | 1 file changed, 3 insertions(+) | 12 | tests/avocado/reverse_debugging.py | 8 ++++++++ |
13 | 2 files changed, 9 insertions(+) | ||
12 | 14 | ||
13 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 15 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/op_helper.c | 17 | --- a/tests/avocado/boot_linux_console.py |
16 | +++ b/target/arm/op_helper.c | 18 | +++ b/tests/avocado/boot_linux_console.py |
17 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(usat16)(CPUARMState *env, uint32_t x, uint32_t shift) | 19 | @@ -XXX,XX +XXX,XX @@ def test_arm_orangepi_uboot_netbsd9(self): |
18 | void HELPER(setend)(CPUARMState *env) | 20 | |
19 | { | 21 | def test_aarch64_raspi3_atf(self): |
20 | env->uncached_cpsr ^= CPSR_E; | 22 | """ |
21 | + arm_rebuild_hflags(env); | 23 | + :avocado: tags=accel:tcg |
22 | } | 24 | :avocado: tags=arch:aarch64 |
23 | 25 | :avocado: tags=machine:raspi3b | |
24 | /* Function checks whether WFx (WFI/WFE) instructions are set up to be trapped. | 26 | :avocado: tags=cpu:cortex-a53 |
25 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(cpsr_read)(CPUARMState *env) | 27 | diff --git a/tests/avocado/reverse_debugging.py b/tests/avocado/reverse_debugging.py |
26 | void HELPER(cpsr_write)(CPUARMState *env, uint32_t val, uint32_t mask) | 28 | index XXXXXXX..XXXXXXX 100644 |
27 | { | 29 | --- a/tests/avocado/reverse_debugging.py |
28 | cpsr_write(env, val, mask, CPSRWriteByInstr); | 30 | +++ b/tests/avocado/reverse_debugging.py |
29 | + /* TODO: Not all cpsr bits are relevant to hflags. */ | 31 | @@ -XXX,XX +XXX,XX @@ def reverse_debugging(self, shift=7, args=None): |
30 | + arm_rebuild_hflags(env); | 32 | vm.shutdown() |
31 | } | 33 | |
32 | 34 | class ReverseDebugging_X86_64(ReverseDebugging): | |
33 | /* Write the CPSR for a 32-bit exception return */ | 35 | + """ |
36 | + :avocado: tags=accel:tcg | ||
37 | + """ | ||
38 | + | ||
39 | REG_PC = 0x10 | ||
40 | REG_CS = 0x12 | ||
41 | def get_pc(self, g): | ||
42 | @@ -XXX,XX +XXX,XX @@ def test_x86_64_pc(self): | ||
43 | self.reverse_debugging() | ||
44 | |||
45 | class ReverseDebugging_AArch64(ReverseDebugging): | ||
46 | + """ | ||
47 | + :avocado: tags=accel:tcg | ||
48 | + """ | ||
49 | + | ||
50 | REG_PC = 32 | ||
51 | |||
52 | # unidentified gitlab timeout problem | ||
34 | -- | 53 | -- |
35 | 2.20.1 | 54 | 2.34.1 |
36 | 55 | ||
37 | 56 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | Now that the cortex-a15 is under CONFIG_TCG, use as default CPU for a |
4 | KVM-only build the 'max' cpu. | ||
4 | 5 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Note that we cannot use 'host' here because the qtests can run without |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | any other accelerator (than qtest) and 'host' depends on KVM being |
7 | Message-id: 20191018174431.1784-18-richard.henderson@linaro.org | 8 | enabled. |
9 | |||
10 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
11 | Acked-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 14 | --- |
10 | target/arm/translate-a64.c | 13 +++++++++++-- | 15 | hw/arm/virt.c | 4 ++++ |
11 | target/arm/translate.c | 28 +++++++++++++++++++++++----- | 16 | 1 file changed, 4 insertions(+) |
12 | 2 files changed, 34 insertions(+), 7 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-a64.c | 20 | --- a/hw/arm/virt.c |
17 | +++ b/target/arm/translate-a64.c | 21 | +++ b/hw/arm/virt.c |
18 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | 22 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) |
19 | if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | 23 | mc->minimum_page_bits = 12; |
20 | /* I/O operations must end the TB here (whether read or write) */ | 24 | mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids; |
21 | s->base.is_jmp = DISAS_UPDATE; | 25 | mc->cpu_index_to_instance_props = virt_cpu_index_to_props; |
22 | - } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | 26 | +#ifdef CONFIG_TCG |
23 | - /* We default to ending the TB on a coprocessor register write, | 27 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); |
24 | + } | 28 | +#else |
25 | + if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | 29 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("max"); |
26 | + /* | 30 | +#endif |
27 | + * A write to any coprocessor regiser that ends a TB | 31 | mc->get_default_cpu_node_id = virt_get_default_cpu_node_id; |
28 | + * must rebuild the hflags for the next TB. | 32 | mc->kvm_type = virt_kvm_type; |
29 | + */ | 33 | assert(!mc->get_hotplug_handler); |
30 | + TCGv_i32 tcg_el = tcg_const_i32(s->current_el); | ||
31 | + gen_helper_rebuild_hflags_a64(cpu_env, tcg_el); | ||
32 | + tcg_temp_free_i32(tcg_el); | ||
33 | + /* | ||
34 | + * We default to ending the TB on a coprocessor register write, | ||
35 | * but allow this to be suppressed by the register definition | ||
36 | * (usually only necessary to work around guest bugs). | ||
37 | */ | ||
38 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/translate.c | ||
41 | +++ b/target/arm/translate.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
43 | ri = get_arm_cp_reginfo(s->cp_regs, | ||
44 | ENCODE_CP_REG(cpnum, is64, s->ns, crn, crm, opc1, opc2)); | ||
45 | if (ri) { | ||
46 | + bool need_exit_tb; | ||
47 | + | ||
48 | /* Check access permissions */ | ||
49 | if (!cp_access_ok(s->current_el, ri, isread)) { | ||
50 | return 1; | ||
51 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
52 | } | ||
53 | } | ||
54 | |||
55 | - if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | ||
56 | - /* I/O operations must end the TB here (whether read or write) */ | ||
57 | - gen_lookup_tb(s); | ||
58 | - } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
59 | - /* We default to ending the TB on a coprocessor register write, | ||
60 | + /* I/O operations must end the TB here (whether read or write) */ | ||
61 | + need_exit_tb = ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && | ||
62 | + (ri->type & ARM_CP_IO)); | ||
63 | + | ||
64 | + if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
65 | + /* | ||
66 | + * A write to any coprocessor regiser that ends a TB | ||
67 | + * must rebuild the hflags for the next TB. | ||
68 | + */ | ||
69 | + TCGv_i32 tcg_el = tcg_const_i32(s->current_el); | ||
70 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
71 | + gen_helper_rebuild_hflags_m32(cpu_env, tcg_el); | ||
72 | + } else { | ||
73 | + gen_helper_rebuild_hflags_a32(cpu_env, tcg_el); | ||
74 | + } | ||
75 | + tcg_temp_free_i32(tcg_el); | ||
76 | + /* | ||
77 | + * We default to ending the TB on a coprocessor register write, | ||
78 | * but allow this to be suppressed by the register definition | ||
79 | * (usually only necessary to work around guest bugs). | ||
80 | */ | ||
81 | + need_exit_tb = true; | ||
82 | + } | ||
83 | + if (need_exit_tb) { | ||
84 | gen_lookup_tb(s); | ||
85 | } | ||
86 | |||
87 | -- | 34 | -- |
88 | 2.20.1 | 35 | 2.34.1 |
89 | |||
90 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_A32 bits | 3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
4 | that will be cached, and are used by M-profile. | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | 5 | Acked-by: Thomas Huth <thuth@redhat.com> | |
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191018174431.1784-6-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | target/arm/helper.c | 45 ++++++++++++++++++++++++++++++--------------- | 8 | tests/qtest/arm-cpu-features.c | 28 ++++++++++++++++++---------- |
12 | 1 file changed, 30 insertions(+), 15 deletions(-) | 9 | 1 file changed, 18 insertions(+), 10 deletions(-) |
13 | 10 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 11 | diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 13 | --- a/tests/qtest/arm-cpu-features.c |
17 | +++ b/target/arm/helper.c | 14 | +++ b/tests/qtest/arm-cpu-features.c |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el, | 15 | @@ -XXX,XX +XXX,XX @@ |
19 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 16 | #define SVE_MAX_VQ 16 |
20 | } | 17 | |
21 | 18 | #define MACHINE "-machine virt,gic-version=max -accel tcg " | |
22 | +static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | 19 | -#define MACHINE_KVM "-machine virt,gic-version=max -accel kvm -accel tcg " |
23 | + ARMMMUIdx mmu_idx) | 20 | +#define MACHINE_KVM "-machine virt,gic-version=max -accel kvm " |
24 | +{ | 21 | #define QUERY_HEAD "{ 'execute': 'query-cpu-model-expansion', " \ |
25 | + uint32_t flags = 0; | 22 | " 'arguments': { 'type': 'full', " |
26 | + | 23 | #define QUERY_TAIL "}}" |
27 | + if (arm_v7m_is_handler_mode(env)) { | 24 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) |
28 | + flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | 25 | { |
26 | g_test_init(&argc, &argv, NULL); | ||
27 | |||
28 | - qtest_add_data_func("/arm/query-cpu-model-expansion", | ||
29 | - NULL, test_query_cpu_model_expansion); | ||
30 | + if (qtest_has_accel("tcg")) { | ||
31 | + qtest_add_data_func("/arm/query-cpu-model-expansion", | ||
32 | + NULL, test_query_cpu_model_expansion); | ||
29 | + } | 33 | + } |
30 | + | 34 | + |
31 | + /* | 35 | + if (!g_str_equal(qtest_get_arch(), "aarch64")) { |
32 | + * v8M always applies stack limit checks unless CCR.STKOFHFNMIGN | 36 | + goto out; |
33 | + * is suppressing them because the requested execution priority | 37 | + } |
34 | + * is less than 0. | 38 | |
35 | + */ | 39 | /* |
36 | + if (arm_feature(env, ARM_FEATURE_V8) && | 40 | * For now we only run KVM specific tests with AArch64 QEMU in |
37 | + !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) && | 41 | * order avoid attempting to run an AArch32 QEMU with KVM on |
38 | + (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) { | 42 | * AArch64 hosts. That won't work and isn't easy to detect. |
39 | + flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | 43 | */ |
44 | - if (g_str_equal(qtest_get_arch(), "aarch64") && qtest_has_accel("kvm")) { | ||
45 | + if (qtest_has_accel("kvm")) { | ||
46 | /* | ||
47 | * This tests target the 'host' CPU type, so register it only if | ||
48 | * KVM is available. | ||
49 | */ | ||
50 | qtest_add_data_func("/arm/kvm/query-cpu-model-expansion", | ||
51 | NULL, test_query_cpu_model_expansion_kvm); | ||
52 | - } | ||
53 | |||
54 | - if (g_str_equal(qtest_get_arch(), "aarch64")) { | ||
55 | - qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-max-vq-8", | ||
56 | - NULL, sve_tests_sve_max_vq_8); | ||
57 | - qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-off", | ||
58 | - NULL, sve_tests_sve_off); | ||
59 | qtest_add_data_func("/arm/kvm/query-cpu-model-expansion/sve-off", | ||
60 | NULL, sve_tests_sve_off_kvm); | ||
61 | } | ||
62 | |||
63 | + if (qtest_has_accel("tcg")) { | ||
64 | + qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-max-vq-8", | ||
65 | + NULL, sve_tests_sve_max_vq_8); | ||
66 | + qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-off", | ||
67 | + NULL, sve_tests_sve_off); | ||
40 | + } | 68 | + } |
41 | + | 69 | + |
42 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 70 | +out: |
43 | +} | 71 | return g_test_run(); |
44 | + | 72 | } |
45 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
46 | ARMMMUIdx mmu_idx) | ||
47 | { | ||
48 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
49 | } | ||
50 | } else { | ||
51 | *pc = env->regs[15]; | ||
52 | - flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
53 | + | ||
54 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
55 | + flags = rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
56 | + } else { | ||
57 | + flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
58 | + } | ||
59 | + | ||
60 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
61 | flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len); | ||
62 | flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride); | ||
63 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
64 | } | ||
65 | } | ||
66 | |||
67 | - if (arm_v7m_is_handler_mode(env)) { | ||
68 | - flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | ||
69 | - } | ||
70 | - | ||
71 | - /* v8M always applies stack limit checks unless CCR.STKOFHFNMIGN is | ||
72 | - * suppressing them because the requested execution priority is less than 0. | ||
73 | - */ | ||
74 | - if (arm_feature(env, ARM_FEATURE_V8) && | ||
75 | - arm_feature(env, ARM_FEATURE_M) && | ||
76 | - !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) && | ||
77 | - (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) { | ||
78 | - flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | ||
79 | - } | ||
80 | - | ||
81 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
82 | FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | ||
83 | flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
84 | -- | 73 | -- |
85 | 2.20.1 | 74 | 2.34.1 |
86 | |||
87 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Hoist the computation of some TBFLAG_A32 bits that only apply to | ||
4 | M-profile under a single test for ARM_FEATURE_M. | ||
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191018174431.1784-7-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/helper.c | 49 +++++++++++++++++++++------------------------ | ||
12 | 1 file changed, 23 insertions(+), 26 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
19 | |||
20 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
21 | flags = rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
22 | + | ||
23 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
24 | + FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) | ||
25 | + != env->v7m.secure) { | ||
26 | + flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
27 | + } | ||
28 | + | ||
29 | + if ((env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | ||
30 | + (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | ||
31 | + (env->v7m.secure && | ||
32 | + !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | ||
33 | + /* | ||
34 | + * ASPEN is set, but FPCA/SFPA indicate that there is no | ||
35 | + * active FP context; we must create a new FP context before | ||
36 | + * executing any FP insn. | ||
37 | + */ | ||
38 | + flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
39 | + } | ||
40 | + | ||
41 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
42 | + if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
43 | + flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
44 | + } | ||
45 | } else { | ||
46 | flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
47 | } | ||
48 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
49 | } | ||
50 | } | ||
51 | |||
52 | - if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
53 | - FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | ||
54 | - flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
55 | - } | ||
56 | - | ||
57 | - if (arm_feature(env, ARM_FEATURE_M) && | ||
58 | - (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | ||
59 | - (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | ||
60 | - (env->v7m.secure && | ||
61 | - !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | ||
62 | - /* | ||
63 | - * ASPEN is set, but FPCA/SFPA indicate that there is no active | ||
64 | - * FP context; we must create a new FP context before executing | ||
65 | - * any FP insn. | ||
66 | - */ | ||
67 | - flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
68 | - } | ||
69 | - | ||
70 | - if (arm_feature(env, ARM_FEATURE_M)) { | ||
71 | - bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
72 | - | ||
73 | - if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
74 | - flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
75 | - } | ||
76 | - } | ||
77 | - | ||
78 | if (!arm_feature(env, ARM_FEATURE_M)) { | ||
79 | int target_el = arm_debug_target_el(env); | ||
80 | |||
81 | -- | ||
82 | 2.20.1 | ||
83 | |||
84 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Currently a trivial wrapper for rebuild_hflags_common_32. | ||
4 | |||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20191018174431.1784-8-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/helper.c | 8 +++++++- | ||
11 | 1 file changed, 7 insertions(+), 1 deletion(-) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | ||
18 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
19 | } | ||
20 | |||
21 | +static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el, | ||
22 | + ARMMMUIdx mmu_idx) | ||
23 | +{ | ||
24 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
25 | +} | ||
26 | + | ||
27 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
28 | ARMMMUIdx mmu_idx) | ||
29 | { | ||
30 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
31 | flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
32 | } | ||
33 | } else { | ||
34 | - flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
35 | + flags = rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
36 | } | ||
37 | |||
38 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
39 | -- | ||
40 | 2.20.1 | ||
41 | |||
42 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | This functions are given the mode and el state of the cpu | 3 | These tests set -accel tcg, so restrict them to when TCG is present. |
4 | and writes the computed value to env->hflags. | ||
5 | 4 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Acked-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-16-richard.henderson@linaro.org | 7 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | target/arm/helper.h | 4 ++++ | 10 | tests/qtest/meson.build | 4 ++-- |
12 | target/arm/helper.c | 24 ++++++++++++++++++++++++ | 11 | 1 file changed, 2 insertions(+), 2 deletions(-) |
13 | 2 files changed, 28 insertions(+) | ||
14 | 12 | ||
15 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 13 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.h | 15 | --- a/tests/qtest/meson.build |
18 | +++ b/target/arm/helper.h | 16 | +++ b/tests/qtest/meson.build |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(msr_banked, void, env, i32, i32, i32) | 17 | @@ -XXX,XX +XXX,XX @@ qtests_arm = \ |
20 | DEF_HELPER_2(get_user_reg, i32, env, i32) | 18 | # TODO: once aarch64 TCG is fixed on ARM 32 bit host, make bios-tables-test unconditional |
21 | DEF_HELPER_3(set_user_reg, void, env, i32, i32) | 19 | qtests_aarch64 = \ |
22 | 20 | (cpu != 'arm' and unpack_edk2_blobs ? ['bios-tables-test'] : []) + \ | |
23 | +DEF_HELPER_FLAGS_2(rebuild_hflags_m32, TCG_CALL_NO_RWG, void, env, int) | 21 | - (config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? ['tpm-tis-device-test'] : []) + \ |
24 | +DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int) | 22 | - (config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? ['tpm-tis-device-swtpm-test'] : []) + \ |
25 | +DEF_HELPER_FLAGS_2(rebuild_hflags_a64, TCG_CALL_NO_RWG, void, env, int) | 23 | + (config_all.has_key('CONFIG_TCG') and config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? \ |
26 | + | 24 | + ['tpm-tis-device-test', 'tpm-tis-device-swtpm-test'] : []) + \ |
27 | DEF_HELPER_1(vfp_get_fpscr, i32, env) | 25 | (config_all_devices.has_key('CONFIG_XLNX_ZYNQMP_ARM') ? ['xlnx-can-test', 'fuzz-xlnx-dp-test'] : []) + \ |
28 | DEF_HELPER_2(vfp_set_fpscr, void, env, i32) | 26 | (config_all_devices.has_key('CONFIG_RASPI') ? ['bcm2835-dma-test'] : []) + \ |
29 | 27 | ['arm-cpu-features', | |
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/helper.c | ||
33 | +++ b/target/arm/helper.c | ||
34 | @@ -XXX,XX +XXX,XX @@ void arm_rebuild_hflags(CPUARMState *env) | ||
35 | env->hflags = rebuild_hflags_internal(env); | ||
36 | } | ||
37 | |||
38 | +void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) | ||
39 | +{ | ||
40 | + int fp_el = fp_exception_el(env, el); | ||
41 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
42 | + | ||
43 | + env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
44 | +} | ||
45 | + | ||
46 | +void HELPER(rebuild_hflags_a32)(CPUARMState *env, int el) | ||
47 | +{ | ||
48 | + int fp_el = fp_exception_el(env, el); | ||
49 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
50 | + | ||
51 | + env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
52 | +} | ||
53 | + | ||
54 | +void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el) | ||
55 | +{ | ||
56 | + int fp_el = fp_exception_el(env, el); | ||
57 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
58 | + | ||
59 | + env->hflags = rebuild_hflags_a64(env, el, fp_el, mmu_idx); | ||
60 | +} | ||
61 | + | ||
62 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
63 | target_ulong *cs_base, uint32_t *pflags) | ||
64 | { | ||
65 | -- | 28 | -- |
66 | 2.20.1 | 29 | 2.34.1 |
67 | |||
68 | diff view generated by jsdifflib |