1
The big thing in here is RTH's caching-of-tb-flags patchset
1
The following changes since commit 3db29dcac23da85486704ef9e7a8e7217f7829cd:
2
which should improve TCG performance.
3
2
4
thanks
3
Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-01-12 13:51:36 +0000)
5
-- PMM
6
7
The following changes since commit 2152e740a8938b3bad73bfe1a01f8b94dab02d41:
8
9
Merge remote-tracking branch 'remotes/vivier2/tags/trivial-branch-pull-request' into staging (2019-10-22 12:03:03 +0100)
10
4
11
are available in the Git repository at:
5
are available in the Git repository at:
12
6
13
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20191022
7
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230113
14
8
15
for you to fetch changes up to 833043a060f7d0e95ded88e61e992466305c0345:
9
for you to fetch changes up to 08899b5c68a55a3780d707e2464073c8f2670d31:
16
10
17
hw/arm/digic4: Inline digic4_board_setup_ram() function (2019-10-22 14:21:57 +0100)
11
target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled (2023-01-13 13:19:36 +0000)
18
12
19
----------------------------------------------------------------
13
----------------------------------------------------------------
20
target-arm queue:
14
target-arm queue:
21
* Fix sign-extension for SMLAL* instructions
15
hw/arm/stm32f405: correctly describe the memory layout
22
* aspeed: Add an AST2600 eval board
16
hw/arm: Add Olimex H405 board
23
* Various ptimer device conversions to new transaction API
17
cubieboard: Support booting from an SD card image with u-boot on it
24
* Cache TB flags to avoid expensively recomputing them every time
18
target/arm: Fix sve_probe_page
25
* Add a dummy Samsung SDHCI controller model to exynos4 boards
19
target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled
26
* Minor refactorings of RAM creation for some arm boards
20
various code cleanups
27
21
28
----------------------------------------------------------------
22
----------------------------------------------------------------
29
Cédric Le Goater (1):
23
Evgeny Iakovlev (1):
30
aspeed: Add an AST2600 eval board
24
target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled
31
25
32
Guenter Roeck (1):
26
Felipe Balbi (2):
33
hw/timer/exynos4210_mct: Initialize ptimer before starting it
27
hw/arm/stm32f405: correctly describe the memory layout
28
hw/arm: Add Olimex H405
34
29
35
Peter Maydell (7):
30
Philippe Mathieu-Daudé (27):
36
hw/timer/arm_mptimer.c: Undo accidental rename of arm_mptimer_init()
31
hw/arm/pxa2xx: Simplify pxa255_init()
37
hw/timer/puv3_ost.c: Switch to transaction-based ptimer API
32
hw/arm/pxa2xx: Simplify pxa270_init()
38
hw/timer/sh_timer: Switch to transaction-based ptimer API
33
hw/arm/collie: Use the IEC binary prefix definitions
39
hw/timer/lm32_timer: Switch to transaction-based ptimer API
34
hw/arm/collie: Simplify flash creation using for() loop
40
hw/timer/altera_timer.c: Switch to transaction-based ptimer API
35
hw/arm/gumstix: Improve documentation
41
hw/watchdog/etraxfs_timer.c: Switch to transaction-based ptimer API
36
hw/arm/gumstix: Use the IEC binary prefix definitions
42
hw/m68k/mcf5208.c: Switch to transaction-based ptimer API
37
hw/arm/mainstone: Use the IEC binary prefix definitions
38
hw/arm/musicpal: Use the IEC binary prefix definitions
39
hw/arm/omap_sx1: Remove unused 'total_ram' definitions
40
hw/arm/omap_sx1: Use the IEC binary prefix definitions
41
hw/arm/z2: Use the IEC binary prefix definitions
42
hw/arm/vexpress: Remove dead code in vexpress_common_init()
43
hw/arm: Remove unreachable code calling pflash_cfi01_register()
44
hw/arm/pxa: Avoid forward-declaring PXA2xxI2CState
45
hw/gpio/omap_gpio: Add local variable to avoid embedded cast
46
hw/arm/omap: Drop useless casts from void * to pointer
47
hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP1_GPIO type name
48
hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP2_GPIO type name
49
hw/intc/omap_intc: Use CamelCase for TYPE_OMAP_INTC type name
50
hw/arm/stellaris: Drop useless casts from void * to pointer
51
hw/arm/stellaris: Use CamelCase for STELLARIS_ADC type name
52
hw/arm/bcm2836: Remove definitions generated by OBJECT_DECLARE_TYPE()
53
hw/arm/npcm7xx: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE()
54
hw/misc/sbsa_ec: Rename TYPE_SBSA_EC -> TYPE_SBSA_SECURE_EC
55
hw/misc/sbsa_ec: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE()
56
hw/intc/xilinx_intc: Use 'XpsIntc' typedef instead of 'struct xlx_pic'
57
hw/timer/xilinx_timer: Use XpsTimerState instead of 'struct timerblock'
43
58
44
Philippe Mathieu-Daudé (9):
59
Richard Henderson (1):
45
hw/sd/sdhci: Add a comment to distinct the i.MX eSDHC functions
60
target/arm: Fix sve_probe_page
46
hw/sd/sdhci: Add dummy Samsung SDHCI controller
47
hw/arm/exynos4210: Use the Samsung s3c SDHCI controller
48
hw/arm/xilinx_zynq: Use the IEC binary prefix definitions
49
hw/arm/mps2: Use the IEC binary prefix definitions
50
hw/arm/collie: Create the RAM in the board
51
hw/arm/omap2: Create the RAM in the board
52
hw/arm/omap1: Create the RAM in the board
53
hw/arm/digic4: Inline digic4_board_setup_ram() function
54
61
55
Richard Henderson (23):
62
Strahinja Jankovic (7):
56
target/arm: Fix sign-extension for SMLAL*
63
hw/misc: Allwinner-A10 Clock Controller Module Emulation
57
target/arm: Split out rebuild_hflags_common
64
hw/misc: Allwinner A10 DRAM Controller Emulation
58
target/arm: Split out rebuild_hflags_a64
65
{hw/i2c,docs/system/arm}: Allwinner TWI/I2C Emulation
59
target/arm: Split out rebuild_hflags_common_32
66
hw/misc: AXP209 PMU Emulation
60
target/arm: Split arm_cpu_data_is_big_endian
67
hw/arm: Add AXP209 to Cubieboard
61
target/arm: Split out rebuild_hflags_m32
68
hw/arm: Allwinner A10 enable SPL load from MMC
62
target/arm: Reduce tests vs M-profile in cpu_get_tb_cpu_state
69
tests/avocado: Add SD boot test to Cubieboard
63
target/arm: Split out rebuild_hflags_a32
64
target/arm: Split out rebuild_hflags_aprofile
65
target/arm: Hoist XSCALE_CPAR, VECLEN, VECSTRIDE in cpu_get_tb_cpu_state
66
target/arm: Simplify set of PSTATE_SS in cpu_get_tb_cpu_state
67
target/arm: Hoist computation of TBFLAG_A32.VFPEN
68
target/arm: Add arm_rebuild_hflags
69
target/arm: Split out arm_mmu_idx_el
70
target/arm: Hoist store to cs_base in cpu_get_tb_cpu_state
71
target/arm: Add HELPER(rebuild_hflags_{a32, a64, m32})
72
target/arm: Rebuild hflags at EL changes
73
target/arm: Rebuild hflags at MSR writes
74
target/arm: Rebuild hflags at CPSR writes
75
target/arm: Rebuild hflags at Xscale SCTLR writes
76
target/arm: Rebuild hflags for M-profile
77
target/arm: Rebuild hflags for M-profile NVIC
78
target/arm: Rely on hflags correct in cpu_get_tb_cpu_state
79
70
80
hw/arm/strongarm.h | 4 +-
71
docs/system/arm/cubieboard.rst | 1 +
81
include/hw/arm/aspeed.h | 1 +
72
docs/system/arm/orangepi.rst | 1 +
82
include/hw/arm/omap.h | 10 +-
73
docs/system/arm/stm32.rst | 1 +
83
include/hw/sd/sdhci.h | 2 +
74
configs/devices/arm-softmmu/default.mak | 1 +
84
target/arm/cpu.h | 84 ++++++----
75
include/hw/adc/npcm7xx_adc.h | 7 +-
85
target/arm/helper.h | 4 +
76
include/hw/arm/allwinner-a10.h | 27 ++
86
target/arm/internals.h | 9 ++
77
include/hw/arm/allwinner-h3.h | 3 +
87
hw/arm/aspeed.c | 23 +++
78
include/hw/arm/npcm7xx.h | 18 +-
88
hw/arm/collie.c | 8 +-
79
include/hw/arm/omap.h | 24 +-
89
hw/arm/digic_boards.c | 9 +-
80
include/hw/arm/pxa.h | 11 +-
90
hw/arm/exynos4210.c | 2 +-
81
include/hw/arm/stm32f405_soc.h | 5 +-
91
hw/arm/mps2-tz.c | 3 +-
82
include/hw/i2c/allwinner-i2c.h | 55 ++++
92
hw/arm/mps2.c | 3 +-
83
include/hw/i2c/npcm7xx_smbus.h | 7 +-
93
hw/arm/nseries.c | 10 +-
84
include/hw/misc/allwinner-a10-ccm.h | 67 +++++
94
hw/arm/omap1.c | 12 +-
85
include/hw/misc/allwinner-a10-dramc.h | 68 +++++
95
hw/arm/omap2.c | 13 +-
86
include/hw/misc/npcm7xx_clk.h | 2 +-
96
hw/arm/omap_sx1.c | 8 +-
87
include/hw/misc/npcm7xx_gcr.h | 6 +-
97
hw/arm/palm.c | 8 +-
88
include/hw/misc/npcm7xx_mft.h | 7 +-
98
hw/arm/strongarm.c | 7 +-
89
include/hw/misc/npcm7xx_pwm.h | 3 +-
99
hw/arm/xilinx_zynq.c | 3 +-
90
include/hw/misc/npcm7xx_rng.h | 6 +-
100
hw/intc/armv7m_nvic.c | 22 +--
91
include/hw/net/npcm7xx_emc.h | 5 +-
101
hw/m68k/mcf5208.c | 9 +-
92
include/hw/sd/npcm7xx_sdhci.h | 4 +-
102
hw/sd/sdhci.c | 68 +++++++-
93
hw/arm/allwinner-a10.c | 40 +++
103
hw/timer/altera_timer.c | 13 +-
94
hw/arm/allwinner-h3.c | 11 +-
104
hw/timer/arm_mptimer.c | 4 +-
95
hw/arm/bcm2836.c | 9 +-
105
hw/timer/etraxfs_timer.c | 23 +--
96
hw/arm/collie.c | 25 +-
106
hw/timer/exynos4210_mct.c | 2 +-
97
hw/arm/cubieboard.c | 11 +
107
hw/timer/lm32_timer.c | 13 +-
98
hw/arm/gumstix.c | 45 ++--
108
hw/timer/puv3_ost.c | 9 +-
99
hw/arm/mainstone.c | 37 ++-
109
hw/timer/sh_timer.c | 13 +-
100
hw/arm/musicpal.c | 9 +-
110
linux-user/syscall.c | 1 +
101
hw/arm/olimex-stm32-h405.c | 69 +++++
111
target/arm/cpu.c | 1 +
102
hw/arm/omap1.c | 115 ++++----
112
target/arm/helper-a64.c | 3 +
103
hw/arm/omap2.c | 40 ++-
113
target/arm/helper.c | 393 +++++++++++++++++++++++++++++----------------
104
hw/arm/omap_sx1.c | 53 ++--
114
target/arm/m_helper.c | 6 +
105
hw/arm/palm.c | 2 +-
115
target/arm/machine.c | 1 +
106
hw/arm/pxa2xx.c | 8 +-
116
target/arm/op_helper.c | 4 +
107
hw/arm/spitz.c | 6 +-
117
target/arm/translate-a64.c | 13 +-
108
hw/arm/stellaris.c | 73 +++--
118
target/arm/translate.c | 37 ++++-
109
hw/arm/stm32f405_soc.c | 8 +
119
39 files changed, 588 insertions(+), 270 deletions(-)
110
hw/arm/tosa.c | 2 +-
111
hw/arm/versatilepb.c | 6 +-
112
hw/arm/vexpress.c | 10 +-
113
hw/arm/z2.c | 16 +-
114
hw/char/omap_uart.c | 7 +-
115
hw/display/omap_dss.c | 15 +-
116
hw/display/omap_lcdc.c | 9 +-
117
hw/dma/omap_dma.c | 15 +-
118
hw/gpio/omap_gpio.c | 48 ++--
119
hw/i2c/allwinner-i2c.c | 459 ++++++++++++++++++++++++++++++++
120
hw/intc/omap_intc.c | 38 +--
121
hw/intc/xilinx_intc.c | 28 +-
122
hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++
123
hw/misc/allwinner-a10-dramc.c | 179 +++++++++++++
124
hw/misc/axp209.c | 238 +++++++++++++++++
125
hw/misc/omap_gpmc.c | 12 +-
126
hw/misc/omap_l4.c | 7 +-
127
hw/misc/omap_sdrc.c | 7 +-
128
hw/misc/omap_tap.c | 5 +-
129
hw/misc/sbsa_ec.c | 12 +-
130
hw/sd/omap_mmc.c | 9 +-
131
hw/ssi/omap_spi.c | 7 +-
132
hw/timer/omap_gptimer.c | 22 +-
133
hw/timer/omap_synctimer.c | 4 +-
134
hw/timer/xilinx_timer.c | 27 +-
135
target/arm/helper.c | 3 +
136
target/arm/sve_helper.c | 14 +-
137
MAINTAINERS | 8 +
138
hw/arm/Kconfig | 9 +
139
hw/arm/meson.build | 1 +
140
hw/i2c/Kconfig | 4 +
141
hw/i2c/meson.build | 1 +
142
hw/i2c/trace-events | 5 +
143
hw/misc/Kconfig | 10 +
144
hw/misc/meson.build | 3 +
145
hw/misc/trace-events | 5 +
146
tests/avocado/boot_linux_console.py | 47 ++++
147
76 files changed, 1951 insertions(+), 455 deletions(-)
148
create mode 100644 include/hw/i2c/allwinner-i2c.h
149
create mode 100644 include/hw/misc/allwinner-a10-ccm.h
150
create mode 100644 include/hw/misc/allwinner-a10-dramc.h
151
create mode 100644 hw/arm/olimex-stm32-h405.c
152
create mode 100644 hw/i2c/allwinner-i2c.c
153
create mode 100644 hw/misc/allwinner-a10-ccm.c
154
create mode 100644 hw/misc/allwinner-a10-dramc.c
155
create mode 100644 hw/misc/axp209.c
120
156
diff view generated by jsdifflib
1
Switch the mcf5208 code away from bottom-half based ptimers to
1
From: Felipe Balbi <balbi@kernel.org>
2
the new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
2
3
STM32F405 has 128K of SRAM and another 64K of CCM (Core-coupled
4
Memory) at a different base address. Correctly describe the memory
5
layout to give existing FW images a chance to run unmodified.
6
7
Reviewed-by: Alistair Francis <alistair@alistair23.me>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
9
Signed-off-by: Felipe Balbi <balbi@kernel.org>
10
Message-id: 20221230145733.200496-2-balbi@kernel.org
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Tested-by: Thomas Huth <huth@tuxfamily.org>
10
Message-id: 20191017132905.5604-9-peter.maydell@linaro.org
11
---
12
---
12
hw/m68k/mcf5208.c | 9 +++++----
13
include/hw/arm/stm32f405_soc.h | 5 ++++-
13
1 file changed, 5 insertions(+), 4 deletions(-)
14
hw/arm/stm32f405_soc.c | 8 ++++++++
15
2 files changed, 12 insertions(+), 1 deletion(-)
14
16
15
diff --git a/hw/m68k/mcf5208.c b/hw/m68k/mcf5208.c
17
diff --git a/include/hw/arm/stm32f405_soc.h b/include/hw/arm/stm32f405_soc.h
16
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/m68k/mcf5208.c
19
--- a/include/hw/arm/stm32f405_soc.h
18
+++ b/hw/m68k/mcf5208.c
20
+++ b/include/hw/arm/stm32f405_soc.h
19
@@ -XXX,XX +XXX,XX @@
21
@@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(STM32F405State, STM32F405_SOC)
20
#include "qemu/osdep.h"
22
#define FLASH_BASE_ADDRESS 0x08000000
21
#include "qemu/units.h"
23
#define FLASH_SIZE (1024 * 1024)
22
#include "qemu/error-report.h"
24
#define SRAM_BASE_ADDRESS 0x20000000
23
-#include "qemu/main-loop.h"
25
-#define SRAM_SIZE (192 * 1024)
24
#include "qapi/error.h"
26
+#define SRAM_SIZE (128 * 1024)
25
#include "qemu-common.h"
27
+#define CCM_BASE_ADDRESS 0x10000000
26
#include "cpu.h"
28
+#define CCM_SIZE (64 * 1024)
27
@@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset,
29
28
return;
30
struct STM32F405State {
29
}
31
/*< private >*/
30
32
@@ -XXX,XX +XXX,XX @@ struct STM32F405State {
31
+ ptimer_transaction_begin(s->timer);
33
STM32F2XXADCState adc[STM_NUM_ADCS];
32
if (s->pcsr & PCSR_EN)
34
STM32F2XXSPIState spi[STM_NUM_SPIS];
33
ptimer_stop(s->timer);
35
34
36
+ MemoryRegion ccm;
35
@@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset,
37
MemoryRegion sram;
36
38
MemoryRegion flash;
37
if (s->pcsr & PCSR_EN)
39
MemoryRegion flash_alias;
38
ptimer_run(s->timer, 0);
40
diff --git a/hw/arm/stm32f405_soc.c b/hw/arm/stm32f405_soc.c
39
+ ptimer_transaction_commit(s->timer);
41
index XXXXXXX..XXXXXXX 100644
40
break;
42
--- a/hw/arm/stm32f405_soc.c
41
case 2:
43
+++ b/hw/arm/stm32f405_soc.c
42
+ ptimer_transaction_begin(s->timer);
44
@@ -XXX,XX +XXX,XX @@ static void stm32f405_soc_realize(DeviceState *dev_soc, Error **errp)
43
s->pmr = value;
45
}
44
s->pcsr &= ~PCSR_PIF;
46
memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram);
45
if ((s->pcsr & PCSR_RLD) == 0) {
47
46
@@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset,
48
+ memory_region_init_ram(&s->ccm, NULL, "STM32F405.ccm", CCM_SIZE,
47
} else {
49
+ &err);
48
ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW);
50
+ if (err != NULL) {
49
}
51
+ error_propagate(errp, err);
50
+ ptimer_transaction_commit(s->timer);
52
+ return;
51
break;
53
+ }
52
case 4:
54
+ memory_region_add_subregion(system_memory, CCM_BASE_ADDRESS, &s->ccm);
53
break;
55
+
54
@@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic)
56
armv7m = DEVICE(&s->armv7m);
55
{
57
qdev_prop_set_uint32(armv7m, "num-irq", 96);
56
MemoryRegion *iomem = g_new(MemoryRegion, 1);
58
qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type);
57
m5208_timer_state *s;
58
- QEMUBH *bh;
59
int i;
60
61
/* SDRAMC. */
62
@@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic)
63
/* Timers. */
64
for (i = 0; i < 2; i++) {
65
s = g_new0(m5208_timer_state, 1);
66
- bh = qemu_bh_new(m5208_timer_trigger, s);
67
- s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
68
+ s->timer = ptimer_init(m5208_timer_trigger, s, PTIMER_POLICY_DEFAULT);
69
memory_region_init_io(&s->iomem, NULL, &m5208_timer_ops, s,
70
"m5208-timer", 0x00004000);
71
memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i,
72
--
59
--
73
2.20.1
60
2.34.1
74
61
75
62
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Felipe Balbi <balbi@kernel.org>
2
2
3
This functions are given the mode and el state of the cpu
3
Olimex makes a series of low-cost STM32 boards. This commit introduces
4
and writes the computed value to env->hflags.
4
the minimum setup to support SMT32-H405. See [1] for details
5
5
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
[1] https://www.olimex.com/Products/ARM/ST/STM32-H405/
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
8
Message-id: 20191018174431.1784-16-richard.henderson@linaro.org
8
Signed-off-by: Felipe Balbi <balbi@kernel.org>
9
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20221230145733.200496-3-balbi@kernel.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
13
---
11
target/arm/helper.h | 4 ++++
14
docs/system/arm/stm32.rst | 1 +
12
target/arm/helper.c | 24 ++++++++++++++++++++++++
15
configs/devices/arm-softmmu/default.mak | 1 +
13
2 files changed, 28 insertions(+)
16
hw/arm/olimex-stm32-h405.c | 69 +++++++++++++++++++++++++
17
MAINTAINERS | 6 +++
18
hw/arm/Kconfig | 4 ++
19
hw/arm/meson.build | 1 +
20
6 files changed, 82 insertions(+)
21
create mode 100644 hw/arm/olimex-stm32-h405.c
14
22
15
diff --git a/target/arm/helper.h b/target/arm/helper.h
23
diff --git a/docs/system/arm/stm32.rst b/docs/system/arm/stm32.rst
16
index XXXXXXX..XXXXXXX 100644
24
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/helper.h
25
--- a/docs/system/arm/stm32.rst
18
+++ b/target/arm/helper.h
26
+++ b/docs/system/arm/stm32.rst
19
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(msr_banked, void, env, i32, i32, i32)
27
@@ -XXX,XX +XXX,XX @@ The STM32F4 series is based on ARM Cortex-M4F core. This series is pin-to-pin
20
DEF_HELPER_2(get_user_reg, i32, env, i32)
28
compatible with STM32F2 series. The following machines are based on this chip :
21
DEF_HELPER_3(set_user_reg, void, env, i32, i32)
29
22
30
- ``netduinoplus2`` Netduino Plus 2 board with STM32F405RGT6 microcontroller
23
+DEF_HELPER_FLAGS_2(rebuild_hflags_m32, TCG_CALL_NO_RWG, void, env, int)
31
+- ``olimex-stm32-h405`` Olimex STM32 H405 board with STM32F405RGT6 microcontroller
24
+DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int)
32
25
+DEF_HELPER_FLAGS_2(rebuild_hflags_a64, TCG_CALL_NO_RWG, void, env, int)
33
There are many other STM32 series that are currently not supported by QEMU.
34
35
diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak
36
index XXXXXXX..XXXXXXX 100644
37
--- a/configs/devices/arm-softmmu/default.mak
38
+++ b/configs/devices/arm-softmmu/default.mak
39
@@ -XXX,XX +XXX,XX @@ CONFIG_COLLIE=y
40
CONFIG_ASPEED_SOC=y
41
CONFIG_NETDUINO2=y
42
CONFIG_NETDUINOPLUS2=y
43
+CONFIG_OLIMEX_STM32_H405=y
44
CONFIG_MPS2=y
45
CONFIG_RASPI=y
46
CONFIG_DIGIC=y
47
diff --git a/hw/arm/olimex-stm32-h405.c b/hw/arm/olimex-stm32-h405.c
48
new file mode 100644
49
index XXXXXXX..XXXXXXX
50
--- /dev/null
51
+++ b/hw/arm/olimex-stm32-h405.c
52
@@ -XXX,XX +XXX,XX @@
53
+/*
54
+ * ST STM32VLDISCOVERY machine
55
+ * Olimex STM32-H405 machine
56
+ *
57
+ * Copyright (c) 2022 Felipe Balbi <balbi@kernel.org>
58
+ *
59
+ * Permission is hereby granted, free of charge, to any person obtaining a copy
60
+ * of this software and associated documentation files (the "Software"), to deal
61
+ * in the Software without restriction, including without limitation the rights
62
+ * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
63
+ * copies of the Software, and to permit persons to whom the Software is
64
+ * furnished to do so, subject to the following conditions:
65
+ *
66
+ * The above copyright notice and this permission notice shall be included in
67
+ * all copies or substantial portions of the Software.
68
+ *
69
+ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
70
+ * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
71
+ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
72
+ * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
73
+ * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
74
+ * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
75
+ * THE SOFTWARE.
76
+ */
26
+
77
+
27
DEF_HELPER_1(vfp_get_fpscr, i32, env)
78
+#include "qemu/osdep.h"
28
DEF_HELPER_2(vfp_set_fpscr, void, env, i32)
79
+#include "qapi/error.h"
29
80
+#include "hw/boards.h"
30
diff --git a/target/arm/helper.c b/target/arm/helper.c
81
+#include "hw/qdev-properties.h"
31
index XXXXXXX..XXXXXXX 100644
82
+#include "hw/qdev-clock.h"
32
--- a/target/arm/helper.c
83
+#include "qemu/error-report.h"
33
+++ b/target/arm/helper.c
84
+#include "hw/arm/stm32f405_soc.h"
34
@@ -XXX,XX +XXX,XX @@ void arm_rebuild_hflags(CPUARMState *env)
85
+#include "hw/arm/boot.h"
35
env->hflags = rebuild_hflags_internal(env);
86
+
36
}
87
+/* olimex-stm32-h405 implementation is derived from netduinoplus2 */
37
88
+
38
+void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el)
89
+/* Main SYSCLK frequency in Hz (168MHz) */
90
+#define SYSCLK_FRQ 168000000ULL
91
+
92
+static void olimex_stm32_h405_init(MachineState *machine)
39
+{
93
+{
40
+ int fp_el = fp_exception_el(env, el);
94
+ DeviceState *dev;
41
+ ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
95
+ Clock *sysclk;
42
+
96
+
43
+ env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx);
97
+ /* This clock doesn't need migration because it is fixed-frequency */
98
+ sysclk = clock_new(OBJECT(machine), "SYSCLK");
99
+ clock_set_hz(sysclk, SYSCLK_FRQ);
100
+
101
+ dev = qdev_new(TYPE_STM32F405_SOC);
102
+ qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4"));
103
+ qdev_connect_clock_in(dev, "sysclk", sysclk);
104
+ sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
105
+
106
+ armv7m_load_kernel(ARM_CPU(first_cpu),
107
+ machine->kernel_filename,
108
+ 0, FLASH_SIZE);
44
+}
109
+}
45
+
110
+
46
+void HELPER(rebuild_hflags_a32)(CPUARMState *env, int el)
111
+static void olimex_stm32_h405_machine_init(MachineClass *mc)
47
+{
112
+{
48
+ int fp_el = fp_exception_el(env, el);
113
+ mc->desc = "Olimex STM32-H405 (Cortex-M4)";
49
+ ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
114
+ mc->init = olimex_stm32_h405_init;
115
+ mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4");
50
+
116
+
51
+ env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx);
117
+ /* SRAM pre-allocated as part of the SoC instantiation */
118
+ mc->default_ram_size = 0;
52
+}
119
+}
53
+
120
+
54
+void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el)
121
+DEFINE_MACHINE("olimex-stm32-h405", olimex_stm32_h405_machine_init)
55
+{
122
diff --git a/MAINTAINERS b/MAINTAINERS
56
+ int fp_el = fp_exception_el(env, el);
123
index XXXXXXX..XXXXXXX 100644
57
+ ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
124
--- a/MAINTAINERS
125
+++ b/MAINTAINERS
126
@@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org
127
S: Maintained
128
F: hw/arm/netduinoplus2.c
129
130
+Olimex STM32 H405
131
+M: Felipe Balbi <balbi@kernel.org>
132
+L: qemu-arm@nongnu.org
133
+S: Maintained
134
+F: hw/arm/olimex-stm32-h405.c
58
+
135
+
59
+ env->hflags = rebuild_hflags_a64(env, el, fp_el, mmu_idx);
136
SmartFusion2
60
+}
137
M: Subbaraya Sundeep <sundeep.lkml@gmail.com>
138
M: Peter Maydell <peter.maydell@linaro.org>
139
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
140
index XXXXXXX..XXXXXXX 100644
141
--- a/hw/arm/Kconfig
142
+++ b/hw/arm/Kconfig
143
@@ -XXX,XX +XXX,XX @@ config NETDUINOPLUS2
144
bool
145
select STM32F405_SOC
146
147
+config OLIMEX_STM32_H405
148
+ bool
149
+ select STM32F405_SOC
61
+
150
+
62
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
151
config NSERIES
63
target_ulong *cs_base, uint32_t *pflags)
152
bool
64
{
153
select OMAP
154
diff --git a/hw/arm/meson.build b/hw/arm/meson.build
155
index XXXXXXX..XXXXXXX 100644
156
--- a/hw/arm/meson.build
157
+++ b/hw/arm/meson.build
158
@@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c'))
159
arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c'))
160
arm_ss.add(when: 'CONFIG_NETDUINO2', if_true: files('netduino2.c'))
161
arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c'))
162
+arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c'))
163
arm_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx.c', 'npcm7xx_boards.c'))
164
arm_ss.add(when: 'CONFIG_NSERIES', if_true: files('nseries.c'))
165
arm_ss.add(when: 'CONFIG_SX1', if_true: files('omap_sx1.c'))
65
--
166
--
66
2.20.1
167
2.34.1
67
168
68
169
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Strahinja Jankovic <strahinjapjankovic@gmail.com>
2
2
3
Create a function to compute the values of the TBFLAG_A32 bits
3
During SPL boot several Clock Controller Module (CCM) registers are
4
that will be cached, and are used by M-profile.
4
read, most important are PLL and Tuning, as well as divisor registers.
5
5
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
This patch adds these registers and initializes reset values from user's
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
guide.
8
Message-id: 20191018174431.1784-6-richard.henderson@linaro.org
8
9
Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
10
11
Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com>
12
Message-id: 20221226220303.14420-2-strahinja.p.jankovic@gmail.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
14
---
11
target/arm/helper.c | 45 ++++++++++++++++++++++++++++++---------------
15
include/hw/arm/allwinner-a10.h | 2 +
12
1 file changed, 30 insertions(+), 15 deletions(-)
16
include/hw/misc/allwinner-a10-ccm.h | 67 +++++++++
17
hw/arm/allwinner-a10.c | 7 +
18
hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++++++++++++++
19
hw/arm/Kconfig | 1 +
20
hw/misc/Kconfig | 3 +
21
hw/misc/meson.build | 1 +
22
7 files changed, 305 insertions(+)
23
create mode 100644 include/hw/misc/allwinner-a10-ccm.h
24
create mode 100644 hw/misc/allwinner-a10-ccm.c
13
25
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
26
diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h
15
index XXXXXXX..XXXXXXX 100644
27
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
28
--- a/include/hw/arm/allwinner-a10.h
17
+++ b/target/arm/helper.c
29
+++ b/include/hw/arm/allwinner-a10.h
18
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el,
30
@@ -XXX,XX +XXX,XX @@
19
return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
31
#include "hw/usb/hcd-ohci.h"
20
}
32
#include "hw/usb/hcd-ehci.h"
21
33
#include "hw/rtc/allwinner-rtc.h"
22
+static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el,
34
+#include "hw/misc/allwinner-a10-ccm.h"
23
+ ARMMMUIdx mmu_idx)
35
24
+{
36
#include "target/arm/cpu.h"
25
+ uint32_t flags = 0;
37
#include "qom/object.h"
26
+
38
@@ -XXX,XX +XXX,XX @@ struct AwA10State {
27
+ if (arm_v7m_is_handler_mode(env)) {
39
/*< public >*/
28
+ flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1);
40
41
ARMCPU cpu;
42
+ AwA10ClockCtlState ccm;
43
AwA10PITState timer;
44
AwA10PICState intc;
45
AwEmacState emac;
46
diff --git a/include/hw/misc/allwinner-a10-ccm.h b/include/hw/misc/allwinner-a10-ccm.h
47
new file mode 100644
48
index XXXXXXX..XXXXXXX
49
--- /dev/null
50
+++ b/include/hw/misc/allwinner-a10-ccm.h
51
@@ -XXX,XX +XXX,XX @@
52
+/*
53
+ * Allwinner A10 Clock Control Module emulation
54
+ *
55
+ * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
56
+ *
57
+ * This file is derived from Allwinner H3 CCU,
58
+ * by Niek Linnenbank.
59
+ *
60
+ * This program is free software: you can redistribute it and/or modify
61
+ * it under the terms of the GNU General Public License as published by
62
+ * the Free Software Foundation, either version 2 of the License, or
63
+ * (at your option) any later version.
64
+ *
65
+ * This program is distributed in the hope that it will be useful,
66
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
67
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
68
+ * GNU General Public License for more details.
69
+ *
70
+ * You should have received a copy of the GNU General Public License
71
+ * along with this program. If not, see <http://www.gnu.org/licenses/>.
72
+ */
73
+
74
+#ifndef HW_MISC_ALLWINNER_A10_CCM_H
75
+#define HW_MISC_ALLWINNER_A10_CCM_H
76
+
77
+#include "qom/object.h"
78
+#include "hw/sysbus.h"
79
+
80
+/**
81
+ * @name Constants
82
+ * @{
83
+ */
84
+
85
+/** Size of register I/O address space used by CCM device */
86
+#define AW_A10_CCM_IOSIZE (0x400)
87
+
88
+/** Total number of known registers */
89
+#define AW_A10_CCM_REGS_NUM (AW_A10_CCM_IOSIZE / sizeof(uint32_t))
90
+
91
+/** @} */
92
+
93
+/**
94
+ * @name Object model
95
+ * @{
96
+ */
97
+
98
+#define TYPE_AW_A10_CCM "allwinner-a10-ccm"
99
+OBJECT_DECLARE_SIMPLE_TYPE(AwA10ClockCtlState, AW_A10_CCM)
100
+
101
+/** @} */
102
+
103
+/**
104
+ * Allwinner A10 CCM object instance state.
105
+ */
106
+struct AwA10ClockCtlState {
107
+ /*< private >*/
108
+ SysBusDevice parent_obj;
109
+ /*< public >*/
110
+
111
+ /** Maps I/O registers in physical memory */
112
+ MemoryRegion iomem;
113
+
114
+ /** Array of hardware registers */
115
+ uint32_t regs[AW_A10_CCM_REGS_NUM];
116
+};
117
+
118
+#endif /* HW_MISC_ALLWINNER_H3_CCU_H */
119
diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c
120
index XXXXXXX..XXXXXXX 100644
121
--- a/hw/arm/allwinner-a10.c
122
+++ b/hw/arm/allwinner-a10.c
123
@@ -XXX,XX +XXX,XX @@
124
#include "hw/usb/hcd-ohci.h"
125
126
#define AW_A10_MMC0_BASE 0x01c0f000
127
+#define AW_A10_CCM_BASE 0x01c20000
128
#define AW_A10_PIC_REG_BASE 0x01c20400
129
#define AW_A10_PIT_REG_BASE 0x01c20c00
130
#define AW_A10_UART0_REG_BASE 0x01c28000
131
@@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj)
132
133
object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT);
134
135
+ object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM);
136
+
137
object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC);
138
139
object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI);
140
@@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp)
141
memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a);
142
create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB);
143
144
+ /* Clock Control Module */
145
+ sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal);
146
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE);
147
+
148
/* FIXME use qdev NIC properties instead of nd_table[] */
149
if (nd_table[0].used) {
150
qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC);
151
diff --git a/hw/misc/allwinner-a10-ccm.c b/hw/misc/allwinner-a10-ccm.c
152
new file mode 100644
153
index XXXXXXX..XXXXXXX
154
--- /dev/null
155
+++ b/hw/misc/allwinner-a10-ccm.c
156
@@ -XXX,XX +XXX,XX @@
157
+/*
158
+ * Allwinner A10 Clock Control Module emulation
159
+ *
160
+ * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
161
+ *
162
+ * This file is derived from Allwinner H3 CCU,
163
+ * by Niek Linnenbank.
164
+ *
165
+ * This program is free software: you can redistribute it and/or modify
166
+ * it under the terms of the GNU General Public License as published by
167
+ * the Free Software Foundation, either version 2 of the License, or
168
+ * (at your option) any later version.
169
+ *
170
+ * This program is distributed in the hope that it will be useful,
171
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
172
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
173
+ * GNU General Public License for more details.
174
+ *
175
+ * You should have received a copy of the GNU General Public License
176
+ * along with this program. If not, see <http://www.gnu.org/licenses/>.
177
+ */
178
+
179
+#include "qemu/osdep.h"
180
+#include "qemu/units.h"
181
+#include "hw/sysbus.h"
182
+#include "migration/vmstate.h"
183
+#include "qemu/log.h"
184
+#include "qemu/module.h"
185
+#include "hw/misc/allwinner-a10-ccm.h"
186
+
187
+/* CCM register offsets */
188
+enum {
189
+ REG_PLL1_CFG = 0x0000, /* PLL1 Control */
190
+ REG_PLL1_TUN = 0x0004, /* PLL1 Tuning */
191
+ REG_PLL2_CFG = 0x0008, /* PLL2 Control */
192
+ REG_PLL2_TUN = 0x000C, /* PLL2 Tuning */
193
+ REG_PLL3_CFG = 0x0010, /* PLL3 Control */
194
+ REG_PLL4_CFG = 0x0018, /* PLL4 Control */
195
+ REG_PLL5_CFG = 0x0020, /* PLL5 Control */
196
+ REG_PLL5_TUN = 0x0024, /* PLL5 Tuning */
197
+ REG_PLL6_CFG = 0x0028, /* PLL6 Control */
198
+ REG_PLL6_TUN = 0x002C, /* PLL6 Tuning */
199
+ REG_PLL7_CFG = 0x0030, /* PLL7 Control */
200
+ REG_PLL1_TUN2 = 0x0038, /* PLL1 Tuning2 */
201
+ REG_PLL5_TUN2 = 0x003C, /* PLL5 Tuning2 */
202
+ REG_PLL8_CFG = 0x0040, /* PLL8 Control */
203
+ REG_OSC24M_CFG = 0x0050, /* OSC24M Control */
204
+ REG_CPU_AHB_APB0_CFG = 0x0054, /* CPU, AHB and APB0 Divide Ratio */
205
+};
206
+
207
+#define REG_INDEX(offset) (offset / sizeof(uint32_t))
208
+
209
+/* CCM register reset values */
210
+enum {
211
+ REG_PLL1_CFG_RST = 0x21005000,
212
+ REG_PLL1_TUN_RST = 0x0A101000,
213
+ REG_PLL2_CFG_RST = 0x08100010,
214
+ REG_PLL2_TUN_RST = 0x00000000,
215
+ REG_PLL3_CFG_RST = 0x0010D063,
216
+ REG_PLL4_CFG_RST = 0x21009911,
217
+ REG_PLL5_CFG_RST = 0x11049280,
218
+ REG_PLL5_TUN_RST = 0x14888000,
219
+ REG_PLL6_CFG_RST = 0x21009911,
220
+ REG_PLL6_TUN_RST = 0x00000000,
221
+ REG_PLL7_CFG_RST = 0x0010D063,
222
+ REG_PLL1_TUN2_RST = 0x00000000,
223
+ REG_PLL5_TUN2_RST = 0x00000000,
224
+ REG_PLL8_CFG_RST = 0x21009911,
225
+ REG_OSC24M_CFG_RST = 0x00138013,
226
+ REG_CPU_AHB_APB0_CFG_RST = 0x00010010,
227
+};
228
+
229
+static uint64_t allwinner_a10_ccm_read(void *opaque, hwaddr offset,
230
+ unsigned size)
231
+{
232
+ const AwA10ClockCtlState *s = AW_A10_CCM(opaque);
233
+ const uint32_t idx = REG_INDEX(offset);
234
+
235
+ switch (offset) {
236
+ case REG_PLL1_CFG:
237
+ case REG_PLL1_TUN:
238
+ case REG_PLL2_CFG:
239
+ case REG_PLL2_TUN:
240
+ case REG_PLL3_CFG:
241
+ case REG_PLL4_CFG:
242
+ case REG_PLL5_CFG:
243
+ case REG_PLL5_TUN:
244
+ case REG_PLL6_CFG:
245
+ case REG_PLL6_TUN:
246
+ case REG_PLL7_CFG:
247
+ case REG_PLL1_TUN2:
248
+ case REG_PLL5_TUN2:
249
+ case REG_PLL8_CFG:
250
+ case REG_OSC24M_CFG:
251
+ case REG_CPU_AHB_APB0_CFG:
252
+ break;
253
+ case 0x158 ... AW_A10_CCM_IOSIZE:
254
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
255
+ __func__, (uint32_t)offset);
256
+ return 0;
257
+ default:
258
+ qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n",
259
+ __func__, (uint32_t)offset);
260
+ return 0;
29
+ }
261
+ }
30
+
262
+
31
+ /*
263
+ return s->regs[idx];
32
+ * v8M always applies stack limit checks unless CCR.STKOFHFNMIGN
264
+}
33
+ * is suppressing them because the requested execution priority
265
+
34
+ * is less than 0.
266
+static void allwinner_a10_ccm_write(void *opaque, hwaddr offset,
35
+ */
267
+ uint64_t val, unsigned size)
36
+ if (arm_feature(env, ARM_FEATURE_V8) &&
268
+{
37
+ !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) &&
269
+ AwA10ClockCtlState *s = AW_A10_CCM(opaque);
38
+ (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) {
270
+ const uint32_t idx = REG_INDEX(offset);
39
+ flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1);
271
+
272
+ switch (offset) {
273
+ case REG_PLL1_CFG:
274
+ case REG_PLL1_TUN:
275
+ case REG_PLL2_CFG:
276
+ case REG_PLL2_TUN:
277
+ case REG_PLL3_CFG:
278
+ case REG_PLL4_CFG:
279
+ case REG_PLL5_CFG:
280
+ case REG_PLL5_TUN:
281
+ case REG_PLL6_CFG:
282
+ case REG_PLL6_TUN:
283
+ case REG_PLL7_CFG:
284
+ case REG_PLL1_TUN2:
285
+ case REG_PLL5_TUN2:
286
+ case REG_PLL8_CFG:
287
+ case REG_OSC24M_CFG:
288
+ case REG_CPU_AHB_APB0_CFG:
289
+ break;
290
+ case 0x158 ... AW_A10_CCM_IOSIZE:
291
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
292
+ __func__, (uint32_t)offset);
293
+ break;
294
+ default:
295
+ qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n",
296
+ __func__, (uint32_t)offset);
297
+ break;
40
+ }
298
+ }
41
+
299
+
42
+ return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
300
+ s->regs[idx] = (uint32_t) val;
43
+}
301
+}
44
+
302
+
45
static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
303
+static const MemoryRegionOps allwinner_a10_ccm_ops = {
46
ARMMMUIdx mmu_idx)
304
+ .read = allwinner_a10_ccm_read,
47
{
305
+ .write = allwinner_a10_ccm_write,
48
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
306
+ .endianness = DEVICE_NATIVE_ENDIAN,
49
}
307
+ .valid = {
50
} else {
308
+ .min_access_size = 4,
51
*pc = env->regs[15];
309
+ .max_access_size = 4,
52
- flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
310
+ },
53
+
311
+ .impl.min_access_size = 4,
54
+ if (arm_feature(env, ARM_FEATURE_M)) {
312
+};
55
+ flags = rebuild_hflags_m32(env, fp_el, mmu_idx);
313
+
56
+ } else {
314
+static void allwinner_a10_ccm_reset_enter(Object *obj, ResetType type)
57
+ flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
315
+{
58
+ }
316
+ AwA10ClockCtlState *s = AW_A10_CCM(obj);
59
+
317
+
60
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
318
+ /* Set default values for registers */
61
flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len);
319
+ s->regs[REG_INDEX(REG_PLL1_CFG)] = REG_PLL1_CFG_RST;
62
flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride);
320
+ s->regs[REG_INDEX(REG_PLL1_TUN)] = REG_PLL1_TUN_RST;
63
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
321
+ s->regs[REG_INDEX(REG_PLL2_CFG)] = REG_PLL2_CFG_RST;
64
}
322
+ s->regs[REG_INDEX(REG_PLL2_TUN)] = REG_PLL2_TUN_RST;
65
}
323
+ s->regs[REG_INDEX(REG_PLL3_CFG)] = REG_PLL3_CFG_RST;
66
324
+ s->regs[REG_INDEX(REG_PLL4_CFG)] = REG_PLL4_CFG_RST;
67
- if (arm_v7m_is_handler_mode(env)) {
325
+ s->regs[REG_INDEX(REG_PLL5_CFG)] = REG_PLL5_CFG_RST;
68
- flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1);
326
+ s->regs[REG_INDEX(REG_PLL5_TUN)] = REG_PLL5_TUN_RST;
69
- }
327
+ s->regs[REG_INDEX(REG_PLL6_CFG)] = REG_PLL6_CFG_RST;
70
-
328
+ s->regs[REG_INDEX(REG_PLL6_TUN)] = REG_PLL6_TUN_RST;
71
- /* v8M always applies stack limit checks unless CCR.STKOFHFNMIGN is
329
+ s->regs[REG_INDEX(REG_PLL7_CFG)] = REG_PLL7_CFG_RST;
72
- * suppressing them because the requested execution priority is less than 0.
330
+ s->regs[REG_INDEX(REG_PLL1_TUN2)] = REG_PLL1_TUN2_RST;
73
- */
331
+ s->regs[REG_INDEX(REG_PLL5_TUN2)] = REG_PLL5_TUN2_RST;
74
- if (arm_feature(env, ARM_FEATURE_V8) &&
332
+ s->regs[REG_INDEX(REG_PLL8_CFG)] = REG_PLL8_CFG_RST;
75
- arm_feature(env, ARM_FEATURE_M) &&
333
+ s->regs[REG_INDEX(REG_OSC24M_CFG)] = REG_OSC24M_CFG_RST;
76
- !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) &&
334
+ s->regs[REG_INDEX(REG_CPU_AHB_APB0_CFG)] = REG_CPU_AHB_APB0_CFG_RST;
77
- (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) {
335
+}
78
- flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1);
336
+
79
- }
337
+static void allwinner_a10_ccm_init(Object *obj)
80
-
338
+{
81
if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
339
+ SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
82
FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) {
340
+ AwA10ClockCtlState *s = AW_A10_CCM(obj);
83
flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1);
341
+
342
+ /* Memory mapping */
343
+ memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_ccm_ops, s,
344
+ TYPE_AW_A10_CCM, AW_A10_CCM_IOSIZE);
345
+ sysbus_init_mmio(sbd, &s->iomem);
346
+}
347
+
348
+static const VMStateDescription allwinner_a10_ccm_vmstate = {
349
+ .name = "allwinner-a10-ccm",
350
+ .version_id = 1,
351
+ .minimum_version_id = 1,
352
+ .fields = (VMStateField[]) {
353
+ VMSTATE_UINT32_ARRAY(regs, AwA10ClockCtlState, AW_A10_CCM_REGS_NUM),
354
+ VMSTATE_END_OF_LIST()
355
+ }
356
+};
357
+
358
+static void allwinner_a10_ccm_class_init(ObjectClass *klass, void *data)
359
+{
360
+ DeviceClass *dc = DEVICE_CLASS(klass);
361
+ ResettableClass *rc = RESETTABLE_CLASS(klass);
362
+
363
+ rc->phases.enter = allwinner_a10_ccm_reset_enter;
364
+ dc->vmsd = &allwinner_a10_ccm_vmstate;
365
+}
366
+
367
+static const TypeInfo allwinner_a10_ccm_info = {
368
+ .name = TYPE_AW_A10_CCM,
369
+ .parent = TYPE_SYS_BUS_DEVICE,
370
+ .instance_init = allwinner_a10_ccm_init,
371
+ .instance_size = sizeof(AwA10ClockCtlState),
372
+ .class_init = allwinner_a10_ccm_class_init,
373
+};
374
+
375
+static void allwinner_a10_ccm_register(void)
376
+{
377
+ type_register_static(&allwinner_a10_ccm_info);
378
+}
379
+
380
+type_init(allwinner_a10_ccm_register)
381
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
382
index XXXXXXX..XXXXXXX 100644
383
--- a/hw/arm/Kconfig
384
+++ b/hw/arm/Kconfig
385
@@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10
386
select AHCI
387
select ALLWINNER_A10_PIT
388
select ALLWINNER_A10_PIC
389
+ select ALLWINNER_A10_CCM
390
select ALLWINNER_EMAC
391
select SERIAL
392
select UNIMP
393
diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig
394
index XXXXXXX..XXXXXXX 100644
395
--- a/hw/misc/Kconfig
396
+++ b/hw/misc/Kconfig
397
@@ -XXX,XX +XXX,XX @@ config VIRT_CTRL
398
config LASI
399
bool
400
401
+config ALLWINNER_A10_CCM
402
+ bool
403
+
404
source macio/Kconfig
405
diff --git a/hw/misc/meson.build b/hw/misc/meson.build
406
index XXXXXXX..XXXXXXX 100644
407
--- a/hw/misc/meson.build
408
+++ b/hw/misc/meson.build
409
@@ -XXX,XX +XXX,XX @@ subdir('macio')
410
411
softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c'))
412
413
+softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c'))
414
softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c'))
415
specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c'))
416
softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c'))
84
--
417
--
85
2.20.1
418
2.34.1
86
87
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Strahinja Jankovic <strahinjapjankovic@gmail.com>
2
2
3
The Linux kernel access few S3C-specific registers [1] to set some
3
During SPL boot several DRAM Controller registers are used. Most
4
clock. We don't care about this part for device emulation [2]. Add
4
important registers are those related to DRAM initialization and
5
a dummy device to properly ignore these accesses, so we can focus
5
calibration, where SPL initiates process and waits until certain bit is
6
on the important registers missing.
6
set/cleared.
7
7
8
[1] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c-regs.h?h=cc014f3
8
This patch adds these registers, initializes reset values from user's
9
[2] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c.c?h=v5.3#n263
9
guide and updates state of registers as SPL expects it.
10
10
11
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
12
Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org>
12
13
Message-id: 20191005154748.21718-4-f4bug@amsat.org
13
Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com>
14
Message-id: 20221226220303.14420-3-strahinja.p.jankovic@gmail.com
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
---
16
---
16
include/hw/sd/sdhci.h | 2 ++
17
include/hw/arm/allwinner-a10.h | 2 +
17
hw/sd/sdhci.c | 65 +++++++++++++++++++++++++++++++++++++++++++
18
include/hw/misc/allwinner-a10-dramc.h | 68 ++++++++++
18
2 files changed, 67 insertions(+)
19
hw/arm/allwinner-a10.c | 7 +
19
20
hw/misc/allwinner-a10-dramc.c | 179 ++++++++++++++++++++++++++
20
diff --git a/include/hw/sd/sdhci.h b/include/hw/sd/sdhci.h
21
hw/arm/Kconfig | 1 +
21
index XXXXXXX..XXXXXXX 100644
22
hw/misc/Kconfig | 3 +
22
--- a/include/hw/sd/sdhci.h
23
hw/misc/meson.build | 1 +
23
+++ b/include/hw/sd/sdhci.h
24
7 files changed, 261 insertions(+)
24
@@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState {
25
create mode 100644 include/hw/misc/allwinner-a10-dramc.h
25
26
create mode 100644 hw/misc/allwinner-a10-dramc.c
26
#define TYPE_IMX_USDHC "imx-usdhc"
27
27
28
diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h
28
+#define TYPE_S3C_SDHCI "s3c-sdhci"
29
index XXXXXXX..XXXXXXX 100644
29
+
30
--- a/include/hw/arm/allwinner-a10.h
30
#endif /* SDHCI_H */
31
+++ b/include/hw/arm/allwinner-a10.h
31
diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c
32
@@ -XXX,XX +XXX,XX @@
32
index XXXXXXX..XXXXXXX 100644
33
#include "hw/usb/hcd-ehci.h"
33
--- a/hw/sd/sdhci.c
34
#include "hw/rtc/allwinner-rtc.h"
34
+++ b/hw/sd/sdhci.c
35
#include "hw/misc/allwinner-a10-ccm.h"
35
@@ -XXX,XX +XXX,XX @@ static const TypeInfo imx_usdhc_info = {
36
+#include "hw/misc/allwinner-a10-dramc.h"
36
.instance_init = imx_usdhc_init,
37
37
};
38
#include "target/arm/cpu.h"
38
39
#include "qom/object.h"
39
+/* --- qdev Samsung s3c --- */
40
@@ -XXX,XX +XXX,XX @@ struct AwA10State {
40
+
41
41
+#define S3C_SDHCI_CONTROL2 0x80
42
ARMCPU cpu;
42
+#define S3C_SDHCI_CONTROL3 0x84
43
AwA10ClockCtlState ccm;
43
+#define S3C_SDHCI_CONTROL4 0x8c
44
+ AwA10DramControllerState dramc;
44
+
45
AwA10PITState timer;
45
+static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
46
AwA10PICState intc;
46
+{
47
AwEmacState emac;
47
+ uint64_t ret;
48
diff --git a/include/hw/misc/allwinner-a10-dramc.h b/include/hw/misc/allwinner-a10-dramc.h
49
new file mode 100644
50
index XXXXXXX..XXXXXXX
51
--- /dev/null
52
+++ b/include/hw/misc/allwinner-a10-dramc.h
53
@@ -XXX,XX +XXX,XX @@
54
+/*
55
+ * Allwinner A10 DRAM Controller emulation
56
+ *
57
+ * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
58
+ *
59
+ * This file is derived from Allwinner H3 DRAMC,
60
+ * by Niek Linnenbank.
61
+ *
62
+ * This program is free software: you can redistribute it and/or modify
63
+ * it under the terms of the GNU General Public License as published by
64
+ * the Free Software Foundation, either version 2 of the License, or
65
+ * (at your option) any later version.
66
+ *
67
+ * This program is distributed in the hope that it will be useful,
68
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
69
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
70
+ * GNU General Public License for more details.
71
+ *
72
+ * You should have received a copy of the GNU General Public License
73
+ * along with this program. If not, see <http://www.gnu.org/licenses/>.
74
+ */
75
+
76
+#ifndef HW_MISC_ALLWINNER_A10_DRAMC_H
77
+#define HW_MISC_ALLWINNER_A10_DRAMC_H
78
+
79
+#include "qom/object.h"
80
+#include "hw/sysbus.h"
81
+#include "hw/register.h"
82
+
83
+/**
84
+ * @name Constants
85
+ * @{
86
+ */
87
+
88
+/** Size of register I/O address space used by DRAMC device */
89
+#define AW_A10_DRAMC_IOSIZE (0x1000)
90
+
91
+/** Total number of known registers */
92
+#define AW_A10_DRAMC_REGS_NUM (AW_A10_DRAMC_IOSIZE / sizeof(uint32_t))
93
+
94
+/** @} */
95
+
96
+/**
97
+ * @name Object model
98
+ * @{
99
+ */
100
+
101
+#define TYPE_AW_A10_DRAMC "allwinner-a10-dramc"
102
+OBJECT_DECLARE_SIMPLE_TYPE(AwA10DramControllerState, AW_A10_DRAMC)
103
+
104
+/** @} */
105
+
106
+/**
107
+ * Allwinner A10 DRAMC object instance state.
108
+ */
109
+struct AwA10DramControllerState {
110
+ /*< private >*/
111
+ SysBusDevice parent_obj;
112
+ /*< public >*/
113
+
114
+ /** Maps I/O registers in physical memory */
115
+ MemoryRegion iomem;
116
+
117
+ /** Array of hardware registers */
118
+ uint32_t regs[AW_A10_DRAMC_REGS_NUM];
119
+};
120
+
121
+#endif /* HW_MISC_ALLWINNER_A10_DRAMC_H */
122
diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c
123
index XXXXXXX..XXXXXXX 100644
124
--- a/hw/arm/allwinner-a10.c
125
+++ b/hw/arm/allwinner-a10.c
126
@@ -XXX,XX +XXX,XX @@
127
#include "hw/boards.h"
128
#include "hw/usb/hcd-ohci.h"
129
130
+#define AW_A10_DRAMC_BASE 0x01c01000
131
#define AW_A10_MMC0_BASE 0x01c0f000
132
#define AW_A10_CCM_BASE 0x01c20000
133
#define AW_A10_PIC_REG_BASE 0x01c20400
134
@@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj)
135
136
object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM);
137
138
+ object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC);
139
+
140
object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC);
141
142
object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI);
143
@@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp)
144
sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal);
145
sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE);
146
147
+ /* DRAM Control Module */
148
+ sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal);
149
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE);
150
+
151
/* FIXME use qdev NIC properties instead of nd_table[] */
152
if (nd_table[0].used) {
153
qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC);
154
diff --git a/hw/misc/allwinner-a10-dramc.c b/hw/misc/allwinner-a10-dramc.c
155
new file mode 100644
156
index XXXXXXX..XXXXXXX
157
--- /dev/null
158
+++ b/hw/misc/allwinner-a10-dramc.c
159
@@ -XXX,XX +XXX,XX @@
160
+/*
161
+ * Allwinner A10 DRAM Controller emulation
162
+ *
163
+ * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
164
+ *
165
+ * This file is derived from Allwinner H3 DRAMC,
166
+ * by Niek Linnenbank.
167
+ *
168
+ * This program is free software: you can redistribute it and/or modify
169
+ * it under the terms of the GNU General Public License as published by
170
+ * the Free Software Foundation, either version 2 of the License, or
171
+ * (at your option) any later version.
172
+ *
173
+ * This program is distributed in the hope that it will be useful,
174
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
175
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
176
+ * GNU General Public License for more details.
177
+ *
178
+ * You should have received a copy of the GNU General Public License
179
+ * along with this program. If not, see <http://www.gnu.org/licenses/>.
180
+ */
181
+
182
+#include "qemu/osdep.h"
183
+#include "qemu/units.h"
184
+#include "hw/sysbus.h"
185
+#include "migration/vmstate.h"
186
+#include "qemu/log.h"
187
+#include "qemu/module.h"
188
+#include "hw/misc/allwinner-a10-dramc.h"
189
+
190
+/* DRAMC register offsets */
191
+enum {
192
+ REG_SDR_CCR = 0x0000,
193
+ REG_SDR_ZQCR0 = 0x00a8,
194
+ REG_SDR_ZQSR = 0x00b0
195
+};
196
+
197
+#define REG_INDEX(offset) (offset / sizeof(uint32_t))
198
+
199
+/* DRAMC register flags */
200
+enum {
201
+ REG_SDR_CCR_DATA_TRAINING = (1 << 30),
202
+ REG_SDR_CCR_DRAM_INIT = (1 << 31),
203
+};
204
+enum {
205
+ REG_SDR_ZQSR_ZCAL = (1 << 31),
206
+};
207
+
208
+/* DRAMC register reset values */
209
+enum {
210
+ REG_SDR_CCR_RESET = 0x80020000,
211
+ REG_SDR_ZQCR0_RESET = 0x07b00000,
212
+ REG_SDR_ZQSR_RESET = 0x80000000
213
+};
214
+
215
+static uint64_t allwinner_a10_dramc_read(void *opaque, hwaddr offset,
216
+ unsigned size)
217
+{
218
+ const AwA10DramControllerState *s = AW_A10_DRAMC(opaque);
219
+ const uint32_t idx = REG_INDEX(offset);
48
+
220
+
49
+ switch (offset) {
221
+ switch (offset) {
50
+ case S3C_SDHCI_CONTROL2:
222
+ case REG_SDR_CCR:
51
+ case S3C_SDHCI_CONTROL3:
223
+ case REG_SDR_ZQCR0:
52
+ case S3C_SDHCI_CONTROL4:
224
+ case REG_SDR_ZQSR:
53
+ /* ignore */
225
+ break;
54
+ ret = 0;
226
+ case 0x2e4 ... AW_A10_DRAMC_IOSIZE:
55
+ break;
227
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
228
+ __func__, (uint32_t)offset);
229
+ return 0;
56
+ default:
230
+ default:
57
+ ret = sdhci_read(opaque, offset, size);
231
+ qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n",
58
+ break;
232
+ __func__, (uint32_t)offset);
233
+ return 0;
59
+ }
234
+ }
60
+
235
+
61
+ return ret;
236
+ return s->regs[idx];
62
+}
237
+}
63
+
238
+
64
+static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
239
+static void allwinner_a10_dramc_write(void *opaque, hwaddr offset,
65
+ unsigned size)
240
+ uint64_t val, unsigned size)
66
+{
241
+{
242
+ AwA10DramControllerState *s = AW_A10_DRAMC(opaque);
243
+ const uint32_t idx = REG_INDEX(offset);
244
+
67
+ switch (offset) {
245
+ switch (offset) {
68
+ case S3C_SDHCI_CONTROL2:
246
+ case REG_SDR_CCR:
69
+ case S3C_SDHCI_CONTROL3:
247
+ if (val & REG_SDR_CCR_DRAM_INIT) {
70
+ case S3C_SDHCI_CONTROL4:
248
+ /* Clear DRAM_INIT to indicate process is done. */
71
+ /* ignore */
249
+ val &= ~REG_SDR_CCR_DRAM_INIT;
250
+ }
251
+ if (val & REG_SDR_CCR_DATA_TRAINING) {
252
+ /* Clear DATA_TRAINING to indicate process is done. */
253
+ val &= ~REG_SDR_CCR_DATA_TRAINING;
254
+ }
255
+ break;
256
+ case REG_SDR_ZQCR0:
257
+ /* Set ZCAL in ZQSR to indicate calibration is done. */
258
+ s->regs[REG_INDEX(REG_SDR_ZQSR)] |= REG_SDR_ZQSR_ZCAL;
259
+ break;
260
+ case 0x2e4 ... AW_A10_DRAMC_IOSIZE:
261
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
262
+ __func__, (uint32_t)offset);
72
+ break;
263
+ break;
73
+ default:
264
+ default:
74
+ sdhci_write(opaque, offset, val, size);
265
+ qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n",
266
+ __func__, (uint32_t)offset);
75
+ break;
267
+ break;
76
+ }
268
+ }
77
+}
269
+
78
+
270
+ s->regs[idx] = (uint32_t) val;
79
+static const MemoryRegionOps sdhci_s3c_mmio_ops = {
271
+}
80
+ .read = sdhci_s3c_read,
272
+
81
+ .write = sdhci_s3c_write,
273
+static const MemoryRegionOps allwinner_a10_dramc_ops = {
274
+ .read = allwinner_a10_dramc_read,
275
+ .write = allwinner_a10_dramc_write,
276
+ .endianness = DEVICE_NATIVE_ENDIAN,
82
+ .valid = {
277
+ .valid = {
83
+ .min_access_size = 1,
278
+ .min_access_size = 4,
84
+ .max_access_size = 4,
279
+ .max_access_size = 4,
85
+ .unaligned = false
86
+ },
280
+ },
87
+ .endianness = DEVICE_LITTLE_ENDIAN,
281
+ .impl.min_access_size = 4,
88
+};
282
+};
89
+
283
+
90
+static void sdhci_s3c_init(Object *obj)
284
+static void allwinner_a10_dramc_reset_enter(Object *obj, ResetType type)
91
+{
285
+{
92
+ SDHCIState *s = SYSBUS_SDHCI(obj);
286
+ AwA10DramControllerState *s = AW_A10_DRAMC(obj);
93
+
287
+
94
+ s->io_ops = &sdhci_s3c_mmio_ops;
288
+ /* Set default values for registers */
95
+}
289
+ s->regs[REG_INDEX(REG_SDR_CCR)] = REG_SDR_CCR_RESET;
96
+
290
+ s->regs[REG_INDEX(REG_SDR_ZQCR0)] = REG_SDR_ZQCR0_RESET;
97
+static const TypeInfo sdhci_s3c_info = {
291
+ s->regs[REG_INDEX(REG_SDR_ZQSR)] = REG_SDR_ZQSR_RESET;
98
+ .name = TYPE_S3C_SDHCI ,
292
+}
99
+ .parent = TYPE_SYSBUS_SDHCI,
293
+
100
+ .instance_init = sdhci_s3c_init,
294
+static void allwinner_a10_dramc_init(Object *obj)
101
+};
295
+{
102
+
296
+ SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
103
static void sdhci_register_types(void)
297
+ AwA10DramControllerState *s = AW_A10_DRAMC(obj);
104
{
298
+
105
type_register_static(&sdhci_sysbus_info);
299
+ /* Memory mapping */
106
type_register_static(&sdhci_bus_info);
300
+ memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_dramc_ops, s,
107
type_register_static(&imx_usdhc_info);
301
+ TYPE_AW_A10_DRAMC, AW_A10_DRAMC_IOSIZE);
108
+ type_register_static(&sdhci_s3c_info);
302
+ sysbus_init_mmio(sbd, &s->iomem);
109
}
303
+}
110
304
+
111
type_init(sdhci_register_types)
305
+static const VMStateDescription allwinner_a10_dramc_vmstate = {
306
+ .name = "allwinner-a10-dramc",
307
+ .version_id = 1,
308
+ .minimum_version_id = 1,
309
+ .fields = (VMStateField[]) {
310
+ VMSTATE_UINT32_ARRAY(regs, AwA10DramControllerState,
311
+ AW_A10_DRAMC_REGS_NUM),
312
+ VMSTATE_END_OF_LIST()
313
+ }
314
+};
315
+
316
+static void allwinner_a10_dramc_class_init(ObjectClass *klass, void *data)
317
+{
318
+ DeviceClass *dc = DEVICE_CLASS(klass);
319
+ ResettableClass *rc = RESETTABLE_CLASS(klass);
320
+
321
+ rc->phases.enter = allwinner_a10_dramc_reset_enter;
322
+ dc->vmsd = &allwinner_a10_dramc_vmstate;
323
+}
324
+
325
+static const TypeInfo allwinner_a10_dramc_info = {
326
+ .name = TYPE_AW_A10_DRAMC,
327
+ .parent = TYPE_SYS_BUS_DEVICE,
328
+ .instance_init = allwinner_a10_dramc_init,
329
+ .instance_size = sizeof(AwA10DramControllerState),
330
+ .class_init = allwinner_a10_dramc_class_init,
331
+};
332
+
333
+static void allwinner_a10_dramc_register(void)
334
+{
335
+ type_register_static(&allwinner_a10_dramc_info);
336
+}
337
+
338
+type_init(allwinner_a10_dramc_register)
339
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
340
index XXXXXXX..XXXXXXX 100644
341
--- a/hw/arm/Kconfig
342
+++ b/hw/arm/Kconfig
343
@@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10
344
select ALLWINNER_A10_PIT
345
select ALLWINNER_A10_PIC
346
select ALLWINNER_A10_CCM
347
+ select ALLWINNER_A10_DRAMC
348
select ALLWINNER_EMAC
349
select SERIAL
350
select UNIMP
351
diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig
352
index XXXXXXX..XXXXXXX 100644
353
--- a/hw/misc/Kconfig
354
+++ b/hw/misc/Kconfig
355
@@ -XXX,XX +XXX,XX @@ config LASI
356
config ALLWINNER_A10_CCM
357
bool
358
359
+config ALLWINNER_A10_DRAMC
360
+ bool
361
+
362
source macio/Kconfig
363
diff --git a/hw/misc/meson.build b/hw/misc/meson.build
364
index XXXXXXX..XXXXXXX 100644
365
--- a/hw/misc/meson.build
366
+++ b/hw/misc/meson.build
367
@@ -XXX,XX +XXX,XX @@ subdir('macio')
368
softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c'))
369
370
softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c'))
371
+softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_DRAMC', if_true: files('allwinner-a10-dramc.c'))
372
softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c'))
373
specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c'))
374
softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c'))
112
--
375
--
113
2.20.1
376
2.34.1
114
115
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Strahinja Jankovic <strahinjapjankovic@gmail.com>
2
2
3
Create a function to compute the values of the TBFLAG_A64 bits
3
This patch implements Allwinner TWI/I2C controller emulation. Only
4
that will be cached. For now, the env->hflags variable is not
4
master-mode functionality is implemented.
5
used, and the results are fed back to cpu_get_tb_cpu_state.
6
5
7
Note that not all BTI related flags are cached, so we have to
6
The SPL boot for Cubieboard expects AXP209 PMIC on TWI0/I2C0 bus, so this is
8
test the BTI feature twice -- once for those bits moved out to
7
first part enabling the TWI/I2C bus operation.
9
rebuild_hflags_a64 and once for those bits that remain in
10
cpu_get_tb_cpu_state.
11
8
12
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
9
Since both Allwinner A10 and H3 use the same module, it is added for
13
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
10
both boards.
14
Message-id: 20191018174431.1784-3-richard.henderson@linaro.org
11
12
Docs are also updated for Cubieboard and Orangepi-PC board to indicate
13
I2C availability.
14
15
Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
16
Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com>
17
Message-id: 20221226220303.14420-4-strahinja.p.jankovic@gmail.com
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
19
---
17
target/arm/helper.c | 131 +++++++++++++++++++++++---------------------
20
docs/system/arm/cubieboard.rst | 1 +
18
1 file changed, 69 insertions(+), 62 deletions(-)
21
docs/system/arm/orangepi.rst | 1 +
22
include/hw/arm/allwinner-a10.h | 2 +
23
include/hw/arm/allwinner-h3.h | 3 +
24
include/hw/i2c/allwinner-i2c.h | 55 ++++
25
hw/arm/allwinner-a10.c | 8 +
26
hw/arm/allwinner-h3.c | 11 +-
27
hw/i2c/allwinner-i2c.c | 459 +++++++++++++++++++++++++++++++++
28
hw/arm/Kconfig | 2 +
29
hw/i2c/Kconfig | 4 +
30
hw/i2c/meson.build | 1 +
31
hw/i2c/trace-events | 5 +
32
12 files changed, 551 insertions(+), 1 deletion(-)
33
create mode 100644 include/hw/i2c/allwinner-i2c.h
34
create mode 100644 hw/i2c/allwinner-i2c.c
19
35
20
diff --git a/target/arm/helper.c b/target/arm/helper.c
36
diff --git a/docs/system/arm/cubieboard.rst b/docs/system/arm/cubieboard.rst
21
index XXXXXXX..XXXXXXX 100644
37
index XXXXXXX..XXXXXXX 100644
22
--- a/target/arm/helper.c
38
--- a/docs/system/arm/cubieboard.rst
23
+++ b/target/arm/helper.c
39
+++ b/docs/system/arm/cubieboard.rst
24
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
40
@@ -XXX,XX +XXX,XX @@ Emulated devices:
25
return flags;
41
- SDHCI
42
- USB controller
43
- SATA controller
44
+- TWI (I2C) controller
45
diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst
46
index XXXXXXX..XXXXXXX 100644
47
--- a/docs/system/arm/orangepi.rst
48
+++ b/docs/system/arm/orangepi.rst
49
@@ -XXX,XX +XXX,XX @@ The Orange Pi PC machine supports the following devices:
50
* Clock Control Unit
51
* System Control module
52
* Security Identifier device
53
+ * TWI (I2C)
54
55
Limitations
56
"""""""""""
57
diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h
58
index XXXXXXX..XXXXXXX 100644
59
--- a/include/hw/arm/allwinner-a10.h
60
+++ b/include/hw/arm/allwinner-a10.h
61
@@ -XXX,XX +XXX,XX @@
62
#include "hw/rtc/allwinner-rtc.h"
63
#include "hw/misc/allwinner-a10-ccm.h"
64
#include "hw/misc/allwinner-a10-dramc.h"
65
+#include "hw/i2c/allwinner-i2c.h"
66
67
#include "target/arm/cpu.h"
68
#include "qom/object.h"
69
@@ -XXX,XX +XXX,XX @@ struct AwA10State {
70
AwEmacState emac;
71
AllwinnerAHCIState sata;
72
AwSdHostState mmc0;
73
+ AWI2CState i2c0;
74
AwRtcState rtc;
75
MemoryRegion sram_a;
76
EHCISysBusState ehci[AW_A10_NUM_USB];
77
diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h
78
index XXXXXXX..XXXXXXX 100644
79
--- a/include/hw/arm/allwinner-h3.h
80
+++ b/include/hw/arm/allwinner-h3.h
81
@@ -XXX,XX +XXX,XX @@
82
#include "hw/sd/allwinner-sdhost.h"
83
#include "hw/net/allwinner-sun8i-emac.h"
84
#include "hw/rtc/allwinner-rtc.h"
85
+#include "hw/i2c/allwinner-i2c.h"
86
#include "target/arm/cpu.h"
87
#include "sysemu/block-backend.h"
88
89
@@ -XXX,XX +XXX,XX @@ enum {
90
AW_H3_DEV_UART2,
91
AW_H3_DEV_UART3,
92
AW_H3_DEV_EMAC,
93
+ AW_H3_DEV_TWI0,
94
AW_H3_DEV_DRAMCOM,
95
AW_H3_DEV_DRAMCTL,
96
AW_H3_DEV_DRAMPHY,
97
@@ -XXX,XX +XXX,XX @@ struct AwH3State {
98
AwH3SysCtrlState sysctrl;
99
AwSidState sid;
100
AwSdHostState mmc0;
101
+ AWI2CState i2c0;
102
AwSun8iEmacState emac;
103
AwRtcState rtc;
104
GICState gic;
105
diff --git a/include/hw/i2c/allwinner-i2c.h b/include/hw/i2c/allwinner-i2c.h
106
new file mode 100644
107
index XXXXXXX..XXXXXXX
108
--- /dev/null
109
+++ b/include/hw/i2c/allwinner-i2c.h
110
@@ -XXX,XX +XXX,XX @@
111
+/*
112
+ * Allwinner I2C Bus Serial Interface registers definition
113
+ *
114
+ * Copyright (C) 2022 Strahinja Jankovic. <strahinja.p.jankovic@gmail.com>
115
+ *
116
+ * This file is derived from IMX I2C controller,
117
+ * by Jean-Christophe DUBOIS .
118
+ *
119
+ * This program is free software; you can redistribute it and/or modify it
120
+ * under the terms of the GNU General Public License as published by the
121
+ * Free Software Foundation; either version 2 of the License, or
122
+ * (at your option) any later version.
123
+ *
124
+ * This program is distributed in the hope that it will be useful, but WITHOUT
125
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
126
+ * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
127
+ * for more details.
128
+ *
129
+ * You should have received a copy of the GNU General Public License along
130
+ * with this program; if not, see <http://www.gnu.org/licenses/>.
131
+ *
132
+ */
133
+
134
+#ifndef ALLWINNER_I2C_H
135
+#define ALLWINNER_I2C_H
136
+
137
+#include "hw/sysbus.h"
138
+#include "qom/object.h"
139
+
140
+#define TYPE_AW_I2C "allwinner.i2c"
141
+OBJECT_DECLARE_SIMPLE_TYPE(AWI2CState, AW_I2C)
142
+
143
+#define AW_I2C_MEM_SIZE 0x24
144
+
145
+struct AWI2CState {
146
+ /*< private >*/
147
+ SysBusDevice parent_obj;
148
+
149
+ /*< public >*/
150
+ MemoryRegion iomem;
151
+ I2CBus *bus;
152
+ qemu_irq irq;
153
+
154
+ uint8_t addr;
155
+ uint8_t xaddr;
156
+ uint8_t data;
157
+ uint8_t cntr;
158
+ uint8_t stat;
159
+ uint8_t ccr;
160
+ uint8_t srst;
161
+ uint8_t efr;
162
+ uint8_t lcr;
163
+};
164
+
165
+#endif /* ALLWINNER_I2C_H */
166
diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c
167
index XXXXXXX..XXXXXXX 100644
168
--- a/hw/arm/allwinner-a10.c
169
+++ b/hw/arm/allwinner-a10.c
170
@@ -XXX,XX +XXX,XX @@
171
#define AW_A10_OHCI_BASE 0x01c14400
172
#define AW_A10_SATA_BASE 0x01c18000
173
#define AW_A10_RTC_BASE 0x01c20d00
174
+#define AW_A10_I2C0_BASE 0x01c2ac00
175
176
static void aw_a10_init(Object *obj)
177
{
178
@@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj)
179
180
object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI);
181
182
+ object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C);
183
+
184
if (machine_usb(current_machine)) {
185
int i;
186
187
@@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp)
188
/* RTC */
189
sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal);
190
sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10);
191
+
192
+ /* I2C */
193
+ sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal);
194
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE);
195
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7));
26
}
196
}
27
197
28
+static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
198
static void aw_a10_class_init(ObjectClass *oc, void *data)
29
+ ARMMMUIdx mmu_idx)
199
diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c
30
+{
200
index XXXXXXX..XXXXXXX 100644
31
+ ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx);
201
--- a/hw/arm/allwinner-h3.c
32
+ ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1);
202
+++ b/hw/arm/allwinner-h3.c
33
+ uint32_t flags = 0;
203
@@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = {
34
+ uint64_t sctlr;
204
[AW_H3_DEV_UART1] = 0x01c28400,
35
+ int tbii, tbid;
205
[AW_H3_DEV_UART2] = 0x01c28800,
36
+
206
[AW_H3_DEV_UART3] = 0x01c28c00,
37
+ flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1);
207
+ [AW_H3_DEV_TWI0] = 0x01c2ac00,
38
+
208
[AW_H3_DEV_EMAC] = 0x01c30000,
39
+ /* FIXME: ARMv8.1-VHE S2 translation regime. */
209
[AW_H3_DEV_DRAMCOM] = 0x01c62000,
40
+ if (regime_el(env, stage1) < 2) {
210
[AW_H3_DEV_DRAMCTL] = 0x01c63000,
41
+ ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1);
211
@@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented {
42
+ tbid = (p1.tbi << 1) | p0.tbi;
212
{ "uart1", 0x01c28400, 1 * KiB },
43
+ tbii = tbid & ~((p1.tbid << 1) | p0.tbid);
213
{ "uart2", 0x01c28800, 1 * KiB },
44
+ } else {
214
{ "uart3", 0x01c28c00, 1 * KiB },
45
+ tbid = p0.tbi;
215
- { "twi0", 0x01c2ac00, 1 * KiB },
46
+ tbii = tbid & !p0.tbid;
216
{ "twi1", 0x01c2b000, 1 * KiB },
217
{ "twi2", 0x01c2b400, 1 * KiB },
218
{ "scr", 0x01c2c400, 1 * KiB },
219
@@ -XXX,XX +XXX,XX @@ enum {
220
AW_H3_GIC_SPI_UART1 = 1,
221
AW_H3_GIC_SPI_UART2 = 2,
222
AW_H3_GIC_SPI_UART3 = 3,
223
+ AW_H3_GIC_SPI_TWI0 = 6,
224
AW_H3_GIC_SPI_TIMER0 = 18,
225
AW_H3_GIC_SPI_TIMER1 = 19,
226
AW_H3_GIC_SPI_MMC0 = 60,
227
@@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj)
228
"ram-size");
229
230
object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I);
231
+
232
+ object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C);
233
}
234
235
static void allwinner_h3_realize(DeviceState *dev, Error **errp)
236
@@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp)
237
sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal);
238
sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_DEV_RTC]);
239
240
+ /* I2C */
241
+ sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal);
242
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_H3_DEV_TWI0]);
243
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0,
244
+ qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0));
245
+
246
/* Unimplemented devices */
247
for (i = 0; i < ARRAY_SIZE(unimplemented); i++) {
248
create_unimplemented_device(unimplemented[i].device_name,
249
diff --git a/hw/i2c/allwinner-i2c.c b/hw/i2c/allwinner-i2c.c
250
new file mode 100644
251
index XXXXXXX..XXXXXXX
252
--- /dev/null
253
+++ b/hw/i2c/allwinner-i2c.c
254
@@ -XXX,XX +XXX,XX @@
255
+/*
256
+ * Allwinner I2C Bus Serial Interface Emulation
257
+ *
258
+ * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
259
+ *
260
+ * This file is derived from IMX I2C controller,
261
+ * by Jean-Christophe DUBOIS .
262
+ *
263
+ * This program is free software; you can redistribute it and/or modify it
264
+ * under the terms of the GNU General Public License as published by the
265
+ * Free Software Foundation; either version 2 of the License, or
266
+ * (at your option) any later version.
267
+ *
268
+ * This program is distributed in the hope that it will be useful, but WITHOUT
269
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
270
+ * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
271
+ * for more details.
272
+ *
273
+ * You should have received a copy of the GNU General Public License along
274
+ * with this program; if not, see <http://www.gnu.org/licenses/>.
275
+ *
276
+ * SPDX-License-Identifier: MIT
277
+ */
278
+
279
+#include "qemu/osdep.h"
280
+#include "hw/i2c/allwinner-i2c.h"
281
+#include "hw/irq.h"
282
+#include "migration/vmstate.h"
283
+#include "hw/i2c/i2c.h"
284
+#include "qemu/log.h"
285
+#include "trace.h"
286
+#include "qemu/module.h"
287
+
288
+/* Allwinner I2C memory map */
289
+#define TWI_ADDR_REG 0x00 /* slave address register */
290
+#define TWI_XADDR_REG 0x04 /* extended slave address register */
291
+#define TWI_DATA_REG 0x08 /* data register */
292
+#define TWI_CNTR_REG 0x0c /* control register */
293
+#define TWI_STAT_REG 0x10 /* status register */
294
+#define TWI_CCR_REG 0x14 /* clock control register */
295
+#define TWI_SRST_REG 0x18 /* software reset register */
296
+#define TWI_EFR_REG 0x1c /* enhance feature register */
297
+#define TWI_LCR_REG 0x20 /* line control register */
298
+
299
+/* Used only in slave mode, do not set */
300
+#define TWI_ADDR_RESET 0
301
+#define TWI_XADDR_RESET 0
302
+
303
+/* Data register */
304
+#define TWI_DATA_MASK 0xFF
305
+#define TWI_DATA_RESET 0
306
+
307
+/* Control register */
308
+#define TWI_CNTR_INT_EN (1 << 7)
309
+#define TWI_CNTR_BUS_EN (1 << 6)
310
+#define TWI_CNTR_M_STA (1 << 5)
311
+#define TWI_CNTR_M_STP (1 << 4)
312
+#define TWI_CNTR_INT_FLAG (1 << 3)
313
+#define TWI_CNTR_A_ACK (1 << 2)
314
+#define TWI_CNTR_MASK 0xFC
315
+#define TWI_CNTR_RESET 0
316
+
317
+/* Status register */
318
+#define TWI_STAT_MASK 0xF8
319
+#define TWI_STAT_RESET 0xF8
320
+
321
+/* Clock register */
322
+#define TWI_CCR_CLK_M_MASK 0x78
323
+#define TWI_CCR_CLK_N_MASK 0x07
324
+#define TWI_CCR_MASK 0x7F
325
+#define TWI_CCR_RESET 0
326
+
327
+/* Soft reset */
328
+#define TWI_SRST_MASK 0x01
329
+#define TWI_SRST_RESET 0
330
+
331
+/* Enhance feature */
332
+#define TWI_EFR_MASK 0x03
333
+#define TWI_EFR_RESET 0
334
+
335
+/* Line control */
336
+#define TWI_LCR_SCL_STATE (1 << 5)
337
+#define TWI_LCR_SDA_STATE (1 << 4)
338
+#define TWI_LCR_SCL_CTL (1 << 3)
339
+#define TWI_LCR_SCL_CTL_EN (1 << 2)
340
+#define TWI_LCR_SDA_CTL (1 << 1)
341
+#define TWI_LCR_SDA_CTL_EN (1 << 0)
342
+#define TWI_LCR_MASK 0x3F
343
+#define TWI_LCR_RESET 0x3A
344
+
345
+/* Status value in STAT register is shifted by 3 bits */
346
+#define TWI_STAT_SHIFT 3
347
+#define STAT_FROM_STA(x) ((x) << TWI_STAT_SHIFT)
348
+#define STAT_TO_STA(x) ((x) >> TWI_STAT_SHIFT)
349
+
350
+enum {
351
+ STAT_BUS_ERROR = 0,
352
+ /* Master mode */
353
+ STAT_M_STA_TX,
354
+ STAT_M_RSTA_TX,
355
+ STAT_M_ADDR_WR_ACK,
356
+ STAT_M_ADDR_WR_NACK,
357
+ STAT_M_DATA_TX_ACK,
358
+ STAT_M_DATA_TX_NACK,
359
+ STAT_M_ARB_LOST,
360
+ STAT_M_ADDR_RD_ACK,
361
+ STAT_M_ADDR_RD_NACK,
362
+ STAT_M_DATA_RX_ACK,
363
+ STAT_M_DATA_RX_NACK,
364
+ /* Slave mode */
365
+ STAT_S_ADDR_WR_ACK,
366
+ STAT_S_ARB_LOST_AW_ACK,
367
+ STAT_S_GCA_ACK,
368
+ STAT_S_ARB_LOST_GCA_ACK,
369
+ STAT_S_DATA_RX_SA_ACK,
370
+ STAT_S_DATA_RX_SA_NACK,
371
+ STAT_S_DATA_RX_GCA_ACK,
372
+ STAT_S_DATA_RX_GCA_NACK,
373
+ STAT_S_STP_RSTA,
374
+ STAT_S_ADDR_RD_ACK,
375
+ STAT_S_ARB_LOST_AR_ACK,
376
+ STAT_S_DATA_TX_ACK,
377
+ STAT_S_DATA_TX_NACK,
378
+ STAT_S_LB_TX_ACK,
379
+ /* Master mode, 10-bit */
380
+ STAT_M_2ND_ADDR_WR_ACK,
381
+ STAT_M_2ND_ADDR_WR_NACK,
382
+ /* Idle */
383
+ STAT_IDLE = 0x1f
384
+} TWI_STAT_STA;
385
+
386
+static const char *allwinner_i2c_get_regname(unsigned offset)
387
+{
388
+ switch (offset) {
389
+ case TWI_ADDR_REG:
390
+ return "ADDR";
391
+ case TWI_XADDR_REG:
392
+ return "XADDR";
393
+ case TWI_DATA_REG:
394
+ return "DATA";
395
+ case TWI_CNTR_REG:
396
+ return "CNTR";
397
+ case TWI_STAT_REG:
398
+ return "STAT";
399
+ case TWI_CCR_REG:
400
+ return "CCR";
401
+ case TWI_SRST_REG:
402
+ return "SRST";
403
+ case TWI_EFR_REG:
404
+ return "EFR";
405
+ case TWI_LCR_REG:
406
+ return "LCR";
407
+ default:
408
+ return "[?]";
47
+ }
409
+ }
48
+
410
+}
49
+ flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii);
411
+
50
+ flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid);
412
+static inline bool allwinner_i2c_is_reset(AWI2CState *s)
51
+
413
+{
52
+ if (cpu_isar_feature(aa64_sve, env_archcpu(env))) {
414
+ return s->srst & TWI_SRST_MASK;
53
+ int sve_el = sve_exception_el(env, el);
415
+}
54
+ uint32_t zcr_len;
416
+
55
+
417
+static inline bool allwinner_i2c_bus_is_enabled(AWI2CState *s)
56
+ /*
418
+{
57
+ * If SVE is disabled, but FP is enabled,
419
+ return s->cntr & TWI_CNTR_BUS_EN;
58
+ * then the effective len is 0.
420
+}
59
+ */
421
+
60
+ if (sve_el != 0 && fp_el == 0) {
422
+static inline bool allwinner_i2c_interrupt_is_enabled(AWI2CState *s)
61
+ zcr_len = 0;
423
+{
62
+ } else {
424
+ return s->cntr & TWI_CNTR_INT_EN;
63
+ zcr_len = sve_zcr_len_for_el(env, el);
425
+}
64
+ }
426
+
65
+ flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el);
427
+static void allwinner_i2c_reset_hold(Object *obj)
66
+ flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len);
428
+{
429
+ AWI2CState *s = AW_I2C(obj);
430
+
431
+ if (STAT_TO_STA(s->stat) != STAT_IDLE) {
432
+ i2c_end_transfer(s->bus);
67
+ }
433
+ }
68
+
434
+
69
+ sctlr = arm_sctlr(env, el);
435
+ s->addr = TWI_ADDR_RESET;
70
+
436
+ s->xaddr = TWI_XADDR_RESET;
71
+ if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) {
437
+ s->data = TWI_DATA_RESET;
72
+ /*
438
+ s->cntr = TWI_CNTR_RESET;
73
+ * In order to save space in flags, we record only whether
439
+ s->stat = TWI_STAT_RESET;
74
+ * pauth is "inactive", meaning all insns are implemented as
440
+ s->ccr = TWI_CCR_RESET;
75
+ * a nop, or "active" when some action must be performed.
441
+ s->srst = TWI_SRST_RESET;
76
+ * The decision of which action to take is left to a helper.
442
+ s->efr = TWI_EFR_RESET;
77
+ */
443
+ s->lcr = TWI_LCR_RESET;
78
+ if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) {
444
+}
79
+ flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1);
445
+
446
+static inline void allwinner_i2c_raise_interrupt(AWI2CState *s)
447
+{
448
+ /*
449
+ * Raise an interrupt if the device is not reset and it is configured
450
+ * to generate some interrupts.
451
+ */
452
+ if (!allwinner_i2c_is_reset(s) && allwinner_i2c_bus_is_enabled(s)) {
453
+ if (STAT_TO_STA(s->stat) != STAT_IDLE) {
454
+ s->cntr |= TWI_CNTR_INT_FLAG;
455
+ if (allwinner_i2c_interrupt_is_enabled(s)) {
456
+ qemu_irq_raise(s->irq);
457
+ }
80
+ }
458
+ }
81
+ }
459
+ }
82
+
460
+}
83
+ if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
461
+
84
+ /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */
462
+static uint64_t allwinner_i2c_read(void *opaque, hwaddr offset,
85
+ if (sctlr & (el == 0 ? SCTLR_BT0 : SCTLR_BT1)) {
463
+ unsigned size)
86
+ flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1);
464
+{
465
+ uint16_t value;
466
+ AWI2CState *s = AW_I2C(opaque);
467
+
468
+ switch (offset) {
469
+ case TWI_ADDR_REG:
470
+ value = s->addr;
471
+ break;
472
+ case TWI_XADDR_REG:
473
+ value = s->xaddr;
474
+ break;
475
+ case TWI_DATA_REG:
476
+ if ((STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) ||
477
+ (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) ||
478
+ (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK)) {
479
+ /* Get the next byte */
480
+ s->data = i2c_recv(s->bus);
481
+
482
+ if (s->cntr & TWI_CNTR_A_ACK) {
483
+ s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK);
484
+ } else {
485
+ s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK);
486
+ }
487
+ allwinner_i2c_raise_interrupt(s);
87
+ }
488
+ }
489
+ value = s->data;
490
+ break;
491
+ case TWI_CNTR_REG:
492
+ value = s->cntr;
493
+ break;
494
+ case TWI_STAT_REG:
495
+ value = s->stat;
496
+ /*
497
+ * If polling when reading then change state to indicate data
498
+ * is available
499
+ */
500
+ if (STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) {
501
+ if (s->cntr & TWI_CNTR_A_ACK) {
502
+ s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK);
503
+ } else {
504
+ s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK);
505
+ }
506
+ allwinner_i2c_raise_interrupt(s);
507
+ }
508
+ break;
509
+ case TWI_CCR_REG:
510
+ value = s->ccr;
511
+ break;
512
+ case TWI_SRST_REG:
513
+ value = s->srst;
514
+ break;
515
+ case TWI_EFR_REG:
516
+ value = s->efr;
517
+ break;
518
+ case TWI_LCR_REG:
519
+ value = s->lcr;
520
+ break;
521
+ default:
522
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%"
523
+ HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset);
524
+ value = 0;
525
+ break;
88
+ }
526
+ }
89
+
527
+
90
+ return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
528
+ trace_allwinner_i2c_read(allwinner_i2c_get_regname(offset), offset, value);
91
+}
529
+
92
+
530
+ return (uint64_t)value;
93
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
531
+}
94
target_ulong *cs_base, uint32_t *pflags)
532
+
95
{
533
+static void allwinner_i2c_write(void *opaque, hwaddr offset,
96
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
534
+ uint64_t value, unsigned size)
97
uint32_t flags = 0;
535
+{
98
536
+ AWI2CState *s = AW_I2C(opaque);
99
if (is_a64(env)) {
537
+
100
- ARMCPU *cpu = env_archcpu(env);
538
+ value &= 0xff;
101
- uint64_t sctlr;
539
+
102
-
540
+ trace_allwinner_i2c_write(allwinner_i2c_get_regname(offset), offset, value);
103
*pc = env->pc;
541
+
104
- flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1);
542
+ switch (offset) {
105
-
543
+ case TWI_ADDR_REG:
106
- /* Get control bits for tagged addresses. */
544
+ s->addr = (uint8_t)value;
107
- {
545
+ break;
108
- ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx);
546
+ case TWI_XADDR_REG:
109
- ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1);
547
+ s->xaddr = (uint8_t)value;
110
- int tbii, tbid;
548
+ break;
111
-
549
+ case TWI_DATA_REG:
112
- /* FIXME: ARMv8.1-VHE S2 translation regime. */
550
+ /* If the device is in reset or not enabled, nothing to do */
113
- if (regime_el(env, stage1) < 2) {
551
+ if (allwinner_i2c_is_reset(s) || (!allwinner_i2c_bus_is_enabled(s))) {
114
- ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1);
552
+ break;
115
- tbid = (p1.tbi << 1) | p0.tbi;
553
+ }
116
- tbii = tbid & ~((p1.tbid << 1) | p0.tbid);
554
+
117
- } else {
555
+ s->data = value & TWI_DATA_MASK;
118
- tbid = p0.tbi;
556
+
119
- tbii = tbid & !p0.tbid;
557
+ switch (STAT_TO_STA(s->stat)) {
120
- }
558
+ case STAT_M_STA_TX:
121
-
559
+ case STAT_M_RSTA_TX:
122
- flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii);
560
+ /* Send address */
123
- flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid);
561
+ if (i2c_start_transfer(s->bus, extract32(s->data, 1, 7),
124
- }
562
+ extract32(s->data, 0, 1))) {
125
-
563
+ /* If non zero is returned, the address is not valid */
126
- if (cpu_isar_feature(aa64_sve, cpu)) {
564
+ s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_NACK);
127
- int sve_el = sve_exception_el(env, current_el);
565
+ } else {
128
- uint32_t zcr_len;
566
+ /* Determine if read of write */
129
-
567
+ if (extract32(s->data, 0, 1)) {
130
- /* If SVE is disabled, but FP is enabled,
568
+ s->stat = STAT_FROM_STA(STAT_M_ADDR_RD_ACK);
131
- * then the effective len is 0.
569
+ } else {
132
- */
570
+ s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_ACK);
133
- if (sve_el != 0 && fp_el == 0) {
571
+ }
134
- zcr_len = 0;
572
+ allwinner_i2c_raise_interrupt(s);
135
- } else {
573
+ }
136
- zcr_len = sve_zcr_len_for_el(env, current_el);
574
+ break;
137
- }
575
+ case STAT_M_ADDR_WR_ACK:
138
- flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el);
576
+ case STAT_M_DATA_TX_ACK:
139
- flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len);
577
+ if (i2c_send(s->bus, s->data)) {
140
- }
578
+ /* If the target return non zero then end the transfer */
141
-
579
+ s->stat = STAT_FROM_STA(STAT_M_DATA_TX_NACK);
142
- sctlr = arm_sctlr(env, current_el);
580
+ i2c_end_transfer(s->bus);
143
-
581
+ } else {
144
- if (cpu_isar_feature(aa64_pauth, cpu)) {
582
+ s->stat = STAT_FROM_STA(STAT_M_DATA_TX_ACK);
145
- /*
583
+ allwinner_i2c_raise_interrupt(s);
146
- * In order to save space in flags, we record only whether
584
+ }
147
- * pauth is "inactive", meaning all insns are implemented as
585
+ break;
148
- * a nop, or "active" when some action must be performed.
586
+ default:
149
- * The decision of which action to take is left to a helper.
587
+ break;
150
- */
588
+ }
151
- if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) {
589
+ break;
152
- flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1);
590
+ case TWI_CNTR_REG:
153
- }
591
+ if (!allwinner_i2c_is_reset(s)) {
154
- }
592
+ /* Do something only if not in software reset */
155
-
593
+ s->cntr = value & TWI_CNTR_MASK;
156
- if (cpu_isar_feature(aa64_bti, cpu)) {
594
+
157
- /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */
595
+ /* Check if start condition should be sent */
158
- if (sctlr & (current_el == 0 ? SCTLR_BT0 : SCTLR_BT1)) {
596
+ if (s->cntr & TWI_CNTR_M_STA) {
159
- flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1);
597
+ /* Update status */
160
- }
598
+ if (STAT_TO_STA(s->stat) == STAT_IDLE) {
161
+ flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx);
599
+ /* Send start condition */
162
+ if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
600
+ s->stat = STAT_FROM_STA(STAT_M_STA_TX);
163
flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype);
601
+ } else {
164
}
602
+ /* Send repeated start condition */
165
} else {
603
+ s->stat = STAT_FROM_STA(STAT_M_RSTA_TX);
166
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
604
+ }
167
flags = FIELD_DP32(flags, TBFLAG_A32,
605
+ /* Clear start condition */
168
XSCALE_CPAR, env->cp15.c15_cpar);
606
+ s->cntr &= ~TWI_CNTR_M_STA;
169
}
607
+ }
170
- }
608
+ if (s->cntr & TWI_CNTR_M_STP) {
171
609
+ /* Update status */
172
- flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags);
610
+ i2c_end_transfer(s->bus);
173
+ flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags);
611
+ s->stat = STAT_FROM_STA(STAT_IDLE);
612
+ s->cntr &= ~TWI_CNTR_M_STP;
613
+ }
614
+ if ((s->cntr & TWI_CNTR_INT_FLAG) == 0) {
615
+ /* Interrupt flag cleared */
616
+ qemu_irq_lower(s->irq);
617
+ }
618
+ if ((s->cntr & TWI_CNTR_A_ACK) == 0) {
619
+ if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) {
620
+ s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK);
621
+ }
622
+ } else {
623
+ if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK) {
624
+ s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK);
625
+ }
626
+ }
627
+ allwinner_i2c_raise_interrupt(s);
628
+
629
+ }
630
+ break;
631
+ case TWI_CCR_REG:
632
+ s->ccr = value & TWI_CCR_MASK;
633
+ break;
634
+ case TWI_SRST_REG:
635
+ if (((value & TWI_SRST_MASK) == 0) && (s->srst & TWI_SRST_MASK)) {
636
+ /* Perform reset */
637
+ allwinner_i2c_reset_hold(OBJECT(s));
638
+ }
639
+ s->srst = value & TWI_SRST_MASK;
640
+ break;
641
+ case TWI_EFR_REG:
642
+ s->efr = value & TWI_EFR_MASK;
643
+ break;
644
+ case TWI_LCR_REG:
645
+ s->lcr = value & TWI_LCR_MASK;
646
+ break;
647
+ default:
648
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%"
649
+ HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset);
650
+ break;
174
+ }
651
+ }
175
652
+}
176
/* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
653
+
177
* states defined in the ARM ARM for software singlestep:
654
+static const MemoryRegionOps allwinner_i2c_ops = {
655
+ .read = allwinner_i2c_read,
656
+ .write = allwinner_i2c_write,
657
+ .valid.min_access_size = 1,
658
+ .valid.max_access_size = 4,
659
+ .endianness = DEVICE_NATIVE_ENDIAN,
660
+};
661
+
662
+static const VMStateDescription allwinner_i2c_vmstate = {
663
+ .name = TYPE_AW_I2C,
664
+ .version_id = 1,
665
+ .minimum_version_id = 1,
666
+ .fields = (VMStateField[]) {
667
+ VMSTATE_UINT8(addr, AWI2CState),
668
+ VMSTATE_UINT8(xaddr, AWI2CState),
669
+ VMSTATE_UINT8(data, AWI2CState),
670
+ VMSTATE_UINT8(cntr, AWI2CState),
671
+ VMSTATE_UINT8(ccr, AWI2CState),
672
+ VMSTATE_UINT8(srst, AWI2CState),
673
+ VMSTATE_UINT8(efr, AWI2CState),
674
+ VMSTATE_UINT8(lcr, AWI2CState),
675
+ VMSTATE_END_OF_LIST()
676
+ }
677
+};
678
+
679
+static void allwinner_i2c_realize(DeviceState *dev, Error **errp)
680
+{
681
+ AWI2CState *s = AW_I2C(dev);
682
+
683
+ memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_i2c_ops, s,
684
+ TYPE_AW_I2C, AW_I2C_MEM_SIZE);
685
+ sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
686
+ sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq);
687
+ s->bus = i2c_init_bus(dev, "i2c");
688
+}
689
+
690
+static void allwinner_i2c_class_init(ObjectClass *klass, void *data)
691
+{
692
+ DeviceClass *dc = DEVICE_CLASS(klass);
693
+ ResettableClass *rc = RESETTABLE_CLASS(klass);
694
+
695
+ rc->phases.hold = allwinner_i2c_reset_hold;
696
+ dc->vmsd = &allwinner_i2c_vmstate;
697
+ dc->realize = allwinner_i2c_realize;
698
+ dc->desc = "Allwinner I2C Controller";
699
+}
700
+
701
+static const TypeInfo allwinner_i2c_type_info = {
702
+ .name = TYPE_AW_I2C,
703
+ .parent = TYPE_SYS_BUS_DEVICE,
704
+ .instance_size = sizeof(AWI2CState),
705
+ .class_init = allwinner_i2c_class_init,
706
+};
707
+
708
+static void allwinner_i2c_register_types(void)
709
+{
710
+ type_register_static(&allwinner_i2c_type_info);
711
+}
712
+
713
+type_init(allwinner_i2c_register_types)
714
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
715
index XXXXXXX..XXXXXXX 100644
716
--- a/hw/arm/Kconfig
717
+++ b/hw/arm/Kconfig
718
@@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10
719
select ALLWINNER_A10_CCM
720
select ALLWINNER_A10_DRAMC
721
select ALLWINNER_EMAC
722
+ select ALLWINNER_I2C
723
select SERIAL
724
select UNIMP
725
726
@@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3
727
bool
728
select ALLWINNER_A10_PIT
729
select ALLWINNER_SUN8I_EMAC
730
+ select ALLWINNER_I2C
731
select SERIAL
732
select ARM_TIMER
733
select ARM_GIC
734
diff --git a/hw/i2c/Kconfig b/hw/i2c/Kconfig
735
index XXXXXXX..XXXXXXX 100644
736
--- a/hw/i2c/Kconfig
737
+++ b/hw/i2c/Kconfig
738
@@ -XXX,XX +XXX,XX @@ config MPC_I2C
739
bool
740
select I2C
741
742
+config ALLWINNER_I2C
743
+ bool
744
+ select I2C
745
+
746
config PCA954X
747
bool
748
select I2C
749
diff --git a/hw/i2c/meson.build b/hw/i2c/meson.build
750
index XXXXXXX..XXXXXXX 100644
751
--- a/hw/i2c/meson.build
752
+++ b/hw/i2c/meson.build
753
@@ -XXX,XX +XXX,XX @@ i2c_ss.add(when: 'CONFIG_BITBANG_I2C', if_true: files('bitbang_i2c.c'))
754
i2c_ss.add(when: 'CONFIG_EXYNOS4', if_true: files('exynos4210_i2c.c'))
755
i2c_ss.add(when: 'CONFIG_IMX_I2C', if_true: files('imx_i2c.c'))
756
i2c_ss.add(when: 'CONFIG_MPC_I2C', if_true: files('mpc_i2c.c'))
757
+i2c_ss.add(when: 'CONFIG_ALLWINNER_I2C', if_true: files('allwinner-i2c.c'))
758
i2c_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('microbit_i2c.c'))
759
i2c_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_smbus.c'))
760
i2c_ss.add(when: 'CONFIG_SMBUS_EEPROM', if_true: files('smbus_eeprom.c'))
761
diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events
762
index XXXXXXX..XXXXXXX 100644
763
--- a/hw/i2c/trace-events
764
+++ b/hw/i2c/trace-events
765
@@ -XXX,XX +XXX,XX @@ i2c_send_async(uint8_t address, uint8_t data) "send_async(addr:0x%02x) data:0x%0
766
i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x"
767
i2c_ack(void) ""
768
769
+# allwinner_i2c.c
770
+
771
+allwinner_i2c_read(const char* reg_name, uint64_t offset, uint64_t value) "read %s [0x%" PRIx64 "]: -> 0x%" PRIx64
772
+allwinner_i2c_write(const char* reg_name, uint64_t offset, uint64_t value) "write %s [0x%" PRIx64 "]: <- 0x%" PRIx64
773
+
774
# aspeed_i2c.c
775
776
aspeed_i2c_bus_cmd(uint32_t cmd, const char *cmd_flags, uint32_t count, uint32_t intr_status) "handling cmd=0x%x %s count=%d intr=0x%x"
178
--
777
--
179
2.20.1
778
2.34.1
180
181
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Strahinja Jankovic <strahinjapjankovic@gmail.com>
2
2
3
Continue setting, but not relying upon, env->hflags.
3
This patch adds minimal support for AXP-209 PMU.
4
Most important is chip ID since U-Boot SPL expects version 0x1. Besides
5
the chip ID register, reset values for two more registers used by A10
6
U-Boot SPL are covered.
4
7
5
Suggested-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20221226220303.14420-5-strahinja.p.jankovic@gmail.com
7
Message-id: 20191018174431.1784-22-richard.henderson@linaro.org
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
12
---
11
hw/intc/armv7m_nvic.c | 22 +++++++++++++---------
13
hw/misc/axp209.c | 238 +++++++++++++++++++++++++++++++++++++++++++
12
1 file changed, 13 insertions(+), 9 deletions(-)
14
MAINTAINERS | 2 +
15
hw/misc/Kconfig | 4 +
16
hw/misc/meson.build | 1 +
17
hw/misc/trace-events | 5 +
18
5 files changed, 250 insertions(+)
19
create mode 100644 hw/misc/axp209.c
13
20
14
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
21
diff --git a/hw/misc/axp209.c b/hw/misc/axp209.c
22
new file mode 100644
23
index XXXXXXX..XXXXXXX
24
--- /dev/null
25
+++ b/hw/misc/axp209.c
26
@@ -XXX,XX +XXX,XX @@
27
+/*
28
+ * AXP-209 PMU Emulation
29
+ *
30
+ * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
31
+ *
32
+ * Permission is hereby granted, free of charge, to any person obtaining a
33
+ * copy of this software and associated documentation files (the "Software"),
34
+ * to deal in the Software without restriction, including without limitation
35
+ * the rights to use, copy, modify, merge, publish, distribute, sublicense,
36
+ * and/or sell copies of the Software, and to permit persons to whom the
37
+ * Software is furnished to do so, subject to the following conditions:
38
+ *
39
+ * The above copyright notice and this permission notice shall be included in
40
+ * all copies or substantial portions of the Software.
41
+ *
42
+ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
43
+ * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
44
+ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
45
+ * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
46
+ * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
47
+ * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
48
+ * DEALINGS IN THE SOFTWARE.
49
+ *
50
+ * SPDX-License-Identifier: MIT
51
+ */
52
+
53
+#include "qemu/osdep.h"
54
+#include "qemu/log.h"
55
+#include "trace.h"
56
+#include "hw/i2c/i2c.h"
57
+#include "migration/vmstate.h"
58
+
59
+#define TYPE_AXP209_PMU "axp209_pmu"
60
+
61
+#define AXP209(obj) \
62
+ OBJECT_CHECK(AXP209I2CState, (obj), TYPE_AXP209_PMU)
63
+
64
+/* registers */
65
+enum {
66
+ REG_POWER_STATUS = 0x0u,
67
+ REG_OPERATING_MODE,
68
+ REG_OTG_VBUS_STATUS,
69
+ REG_CHIP_VERSION,
70
+ REG_DATA_CACHE_0,
71
+ REG_DATA_CACHE_1,
72
+ REG_DATA_CACHE_2,
73
+ REG_DATA_CACHE_3,
74
+ REG_DATA_CACHE_4,
75
+ REG_DATA_CACHE_5,
76
+ REG_DATA_CACHE_6,
77
+ REG_DATA_CACHE_7,
78
+ REG_DATA_CACHE_8,
79
+ REG_DATA_CACHE_9,
80
+ REG_DATA_CACHE_A,
81
+ REG_DATA_CACHE_B,
82
+ REG_POWER_OUTPUT_CTRL = 0x12u,
83
+ REG_DC_DC2_OUT_V_CTRL = 0x23u,
84
+ REG_DC_DC2_DVS_CTRL = 0x25u,
85
+ REG_DC_DC3_OUT_V_CTRL = 0x27u,
86
+ REG_LDO2_4_OUT_V_CTRL,
87
+ REG_LDO3_OUT_V_CTRL,
88
+ REG_VBUS_CH_MGMT = 0x30u,
89
+ REG_SHUTDOWN_V_CTRL,
90
+ REG_SHUTDOWN_CTRL,
91
+ REG_CHARGE_CTRL_1,
92
+ REG_CHARGE_CTRL_2,
93
+ REG_SPARE_CHARGE_CTRL,
94
+ REG_PEK_KEY_CTRL,
95
+ REG_DC_DC_FREQ_SET,
96
+ REG_CHR_TEMP_TH_SET,
97
+ REG_CHR_HIGH_TEMP_TH_CTRL,
98
+ REG_IPSOUT_WARN_L1,
99
+ REG_IPSOUT_WARN_L2,
100
+ REG_DISCHR_TEMP_TH_SET,
101
+ REG_DISCHR_HIGH_TEMP_TH_CTRL,
102
+ REG_IRQ_BANK_1_CTRL = 0x40u,
103
+ REG_IRQ_BANK_2_CTRL,
104
+ REG_IRQ_BANK_3_CTRL,
105
+ REG_IRQ_BANK_4_CTRL,
106
+ REG_IRQ_BANK_5_CTRL,
107
+ REG_IRQ_BANK_1_STAT = 0x48u,
108
+ REG_IRQ_BANK_2_STAT,
109
+ REG_IRQ_BANK_3_STAT,
110
+ REG_IRQ_BANK_4_STAT,
111
+ REG_IRQ_BANK_5_STAT,
112
+ REG_ADC_ACIN_V_H = 0x56u,
113
+ REG_ADC_ACIN_V_L,
114
+ REG_ADC_ACIN_CURR_H,
115
+ REG_ADC_ACIN_CURR_L,
116
+ REG_ADC_VBUS_V_H,
117
+ REG_ADC_VBUS_V_L,
118
+ REG_ADC_VBUS_CURR_H,
119
+ REG_ADC_VBUS_CURR_L,
120
+ REG_ADC_INT_TEMP_H,
121
+ REG_ADC_INT_TEMP_L,
122
+ REG_ADC_TEMP_SENS_V_H = 0x62u,
123
+ REG_ADC_TEMP_SENS_V_L,
124
+ REG_ADC_BAT_V_H = 0x78u,
125
+ REG_ADC_BAT_V_L,
126
+ REG_ADC_BAT_DISCHR_CURR_H,
127
+ REG_ADC_BAT_DISCHR_CURR_L,
128
+ REG_ADC_BAT_CHR_CURR_H,
129
+ REG_ADC_BAT_CHR_CURR_L,
130
+ REG_ADC_IPSOUT_V_H,
131
+ REG_ADC_IPSOUT_V_L,
132
+ REG_DC_DC_MOD_SEL = 0x80u,
133
+ REG_ADC_EN_1,
134
+ REG_ADC_EN_2,
135
+ REG_ADC_SR_CTRL,
136
+ REG_ADC_IN_RANGE,
137
+ REG_GPIO1_ADC_IRQ_RISING_TH,
138
+ REG_GPIO1_ADC_IRQ_FALLING_TH,
139
+ REG_TIMER_CTRL = 0x8au,
140
+ REG_VBUS_CTRL_MON_SRP,
141
+ REG_OVER_TEMP_SHUTDOWN = 0x8fu,
142
+ REG_GPIO0_FEAT_SET,
143
+ REG_GPIO_OUT_HIGH_SET,
144
+ REG_GPIO1_FEAT_SET,
145
+ REG_GPIO2_FEAT_SET,
146
+ REG_GPIO_SIG_STATE_SET_MON,
147
+ REG_GPIO3_SET,
148
+ REG_COULOMB_CNTR_CTRL = 0xb8u,
149
+ REG_POWER_MEAS_RES,
150
+ NR_REGS
151
+};
152
+
153
+#define AXP209_CHIP_VERSION_ID (0x01)
154
+#define AXP209_DC_DC2_OUT_V_CTRL_RESET (0x16)
155
+#define AXP209_IRQ_BANK_1_CTRL_RESET (0xd8)
156
+
157
+/* A simple I2C slave which returns values of ID or CNT register. */
158
+typedef struct AXP209I2CState {
159
+ /*< private >*/
160
+ I2CSlave i2c;
161
+ /*< public >*/
162
+ uint8_t regs[NR_REGS]; /* peripheral registers */
163
+ uint8_t ptr; /* current register index */
164
+ uint8_t count; /* counter used for tx/rx */
165
+} AXP209I2CState;
166
+
167
+/* Reset all counters and load ID register */
168
+static void axp209_reset_enter(Object *obj, ResetType type)
169
+{
170
+ AXP209I2CState *s = AXP209(obj);
171
+
172
+ memset(s->regs, 0, NR_REGS);
173
+ s->ptr = 0;
174
+ s->count = 0;
175
+ s->regs[REG_CHIP_VERSION] = AXP209_CHIP_VERSION_ID;
176
+ s->regs[REG_DC_DC2_OUT_V_CTRL] = AXP209_DC_DC2_OUT_V_CTRL_RESET;
177
+ s->regs[REG_IRQ_BANK_1_CTRL] = AXP209_IRQ_BANK_1_CTRL_RESET;
178
+}
179
+
180
+/* Handle events from master. */
181
+static int axp209_event(I2CSlave *i2c, enum i2c_event event)
182
+{
183
+ AXP209I2CState *s = AXP209(i2c);
184
+
185
+ s->count = 0;
186
+
187
+ return 0;
188
+}
189
+
190
+/* Called when master requests read */
191
+static uint8_t axp209_rx(I2CSlave *i2c)
192
+{
193
+ AXP209I2CState *s = AXP209(i2c);
194
+ uint8_t ret = 0xff;
195
+
196
+ if (s->ptr < NR_REGS) {
197
+ ret = s->regs[s->ptr++];
198
+ }
199
+
200
+ trace_axp209_rx(s->ptr - 1, ret);
201
+
202
+ return ret;
203
+}
204
+
205
+/*
206
+ * Called when master sends write.
207
+ * Update ptr with byte 0, then perform write with second byte.
208
+ */
209
+static int axp209_tx(I2CSlave *i2c, uint8_t data)
210
+{
211
+ AXP209I2CState *s = AXP209(i2c);
212
+
213
+ if (s->count == 0) {
214
+ /* Store register address */
215
+ s->ptr = data;
216
+ s->count++;
217
+ trace_axp209_select(data);
218
+ } else {
219
+ trace_axp209_tx(s->ptr, data);
220
+ if (s->ptr == REG_DC_DC2_OUT_V_CTRL) {
221
+ s->regs[s->ptr++] = data;
222
+ }
223
+ }
224
+
225
+ return 0;
226
+}
227
+
228
+static const VMStateDescription vmstate_axp209 = {
229
+ .name = TYPE_AXP209_PMU,
230
+ .version_id = 1,
231
+ .fields = (VMStateField[]) {
232
+ VMSTATE_UINT8_ARRAY(regs, AXP209I2CState, NR_REGS),
233
+ VMSTATE_UINT8(count, AXP209I2CState),
234
+ VMSTATE_UINT8(ptr, AXP209I2CState),
235
+ VMSTATE_END_OF_LIST()
236
+ }
237
+};
238
+
239
+static void axp209_class_init(ObjectClass *oc, void *data)
240
+{
241
+ DeviceClass *dc = DEVICE_CLASS(oc);
242
+ I2CSlaveClass *isc = I2C_SLAVE_CLASS(oc);
243
+ ResettableClass *rc = RESETTABLE_CLASS(oc);
244
+
245
+ rc->phases.enter = axp209_reset_enter;
246
+ dc->vmsd = &vmstate_axp209;
247
+ isc->event = axp209_event;
248
+ isc->recv = axp209_rx;
249
+ isc->send = axp209_tx;
250
+}
251
+
252
+static const TypeInfo axp209_info = {
253
+ .name = TYPE_AXP209_PMU,
254
+ .parent = TYPE_I2C_SLAVE,
255
+ .instance_size = sizeof(AXP209I2CState),
256
+ .class_init = axp209_class_init
257
+};
258
+
259
+static void axp209_register_devices(void)
260
+{
261
+ type_register_static(&axp209_info);
262
+}
263
+
264
+type_init(axp209_register_devices);
265
diff --git a/MAINTAINERS b/MAINTAINERS
15
index XXXXXXX..XXXXXXX 100644
266
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/intc/armv7m_nvic.c
267
--- a/MAINTAINERS
17
+++ b/hw/intc/armv7m_nvic.c
268
+++ b/MAINTAINERS
18
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
269
@@ -XXX,XX +XXX,XX @@ ARM Machines
19
}
270
Allwinner-a10
20
}
271
M: Beniamino Galvani <b.galvani@gmail.com>
21
nvic_irq_update(s);
272
M: Peter Maydell <peter.maydell@linaro.org>
22
- return MEMTX_OK;
273
+R: Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
23
+ goto exit_ok;
274
L: qemu-arm@nongnu.org
24
case 0x200 ... 0x23f: /* NVIC Set pend */
275
S: Odd Fixes
25
/* the special logic in armv7m_nvic_set_pending()
276
F: hw/*/allwinner*
26
* is not needed since IRQs are never escalated
277
F: include/hw/*/allwinner*
27
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
278
F: hw/arm/cubieboard.c
28
}
279
F: docs/system/arm/cubieboard.rst
29
}
280
+F: hw/misc/axp209.c
30
nvic_irq_update(s);
281
31
- return MEMTX_OK;
282
Allwinner-h3
32
+ goto exit_ok;
283
M: Niek Linnenbank <nieklinnenbank@gmail.com>
33
case 0x300 ... 0x33f: /* NVIC Active */
284
diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig
34
- return MEMTX_OK; /* R/O */
285
index XXXXXXX..XXXXXXX 100644
35
+ goto exit_ok; /* R/O */
286
--- a/hw/misc/Kconfig
36
case 0x400 ... 0x5ef: /* NVIC Priority */
287
+++ b/hw/misc/Kconfig
37
startvec = (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */
288
@@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10_CCM
38
289
config ALLWINNER_A10_DRAMC
39
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
290
bool
40
}
291
41
}
292
+config AXP209_PMU
42
nvic_irq_update(s);
293
+ bool
43
- return MEMTX_OK;
294
+ depends on I2C
44
+ goto exit_ok;
295
+
45
case 0xd18 ... 0xd1b: /* System Handler Priority (SHPR1) */
296
source macio/Kconfig
46
if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) {
297
diff --git a/hw/misc/meson.build b/hw/misc/meson.build
47
- return MEMTX_OK;
298
index XXXXXXX..XXXXXXX 100644
48
+ goto exit_ok;
299
--- a/hw/misc/meson.build
49
}
300
+++ b/hw/misc/meson.build
50
/* fall through */
301
@@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c'
51
case 0xd1c ... 0xd23: /* System Handler Priority (SHPR2, SHPR3) */
302
softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c'))
52
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
303
softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c'))
53
set_prio(s, hdlidx, sbank, newprio);
304
softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c'))
54
}
305
+softmmu_ss.add(when: 'CONFIG_AXP209_PMU', if_true: files('axp209.c'))
55
nvic_irq_update(s);
306
softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c'))
56
- return MEMTX_OK;
307
softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c'))
57
+ goto exit_ok;
308
softmmu_ss.add(when: 'CONFIG_ECCMEMCTL', if_true: files('eccmemctl.c'))
58
case 0xd28 ... 0xd2b: /* Configurable Fault Status (CFSR) */
309
diff --git a/hw/misc/trace-events b/hw/misc/trace-events
59
if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) {
310
index XXXXXXX..XXXXXXX 100644
60
- return MEMTX_OK;
311
--- a/hw/misc/trace-events
61
+ goto exit_ok;
312
+++ b/hw/misc/trace-events
62
}
313
@@ -XXX,XX +XXX,XX @@ allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%"
63
/* All bits are W1C, so construct 32 bit value with 0s in
314
avr_power_read(uint8_t value) "power_reduc read value:%u"
64
* the parts not written by the access size
315
avr_power_write(uint8_t value) "power_reduc write value:%u"
65
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
316
66
*/
317
+# axp209.c
67
s->cpu->env.v7m.cfsr[M_REG_NS] &= ~(value & R_V7M_CFSR_BFSR_MASK);
318
+axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8
68
}
319
+axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8
69
- return MEMTX_OK;
320
+axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8
70
+ goto exit_ok;
321
+
71
}
322
# eccmemctl.c
72
if (size == 4) {
323
ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x"
73
nvic_writel(s, offset, value, attrs);
324
ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x"
74
- return MEMTX_OK;
75
+ goto exit_ok;
76
}
77
qemu_log_mask(LOG_GUEST_ERROR,
78
"NVIC: Bad write of size %d at offset 0x%x\n", size, offset);
79
/* This is UNPREDICTABLE; treat as RAZ/WI */
80
+
81
+ exit_ok:
82
+ /* Ensure any changes made are reflected in the cached hflags. */
83
+ arm_rebuild_hflags(&s->cpu->env);
84
return MEMTX_OK;
85
}
86
87
--
325
--
88
2.20.1
326
2.34.1
89
90
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Strahinja Jankovic <strahinjapjankovic@gmail.com>
2
2
3
Continue setting, but not relying upon, env->hflags.
3
SPL Boot for Cubieboard expects AXP209 connected to I2C0 bus.
4
4
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
7
Message-id: 20191018174431.1784-18-richard.henderson@linaro.org
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
Message-id: 20221226220303.14420-6-strahinja.p.jankovic@gmail.com
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
---
10
target/arm/translate-a64.c | 13 +++++++++++--
11
hw/arm/cubieboard.c | 6 ++++++
11
target/arm/translate.c | 28 +++++++++++++++++++++++-----
12
hw/arm/Kconfig | 1 +
12
2 files changed, 34 insertions(+), 7 deletions(-)
13
2 files changed, 7 insertions(+)
13
14
14
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
15
diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c
15
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/translate-a64.c
17
--- a/hw/arm/cubieboard.c
17
+++ b/target/arm/translate-a64.c
18
+++ b/hw/arm/cubieboard.c
18
@@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread,
19
@@ -XXX,XX +XXX,XX @@
19
if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) {
20
#include "hw/boards.h"
20
/* I/O operations must end the TB here (whether read or write) */
21
#include "hw/qdev-properties.h"
21
s->base.is_jmp = DISAS_UPDATE;
22
#include "hw/arm/allwinner-a10.h"
22
- } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
23
+#include "hw/i2c/i2c.h"
23
- /* We default to ending the TB on a coprocessor register write,
24
24
+ }
25
static struct arm_boot_info cubieboard_binfo = {
25
+ if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
26
.loader_start = AW_A10_SDRAM_BASE,
26
+ /*
27
@@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine)
27
+ * A write to any coprocessor regiser that ends a TB
28
BlockBackend *blk;
28
+ * must rebuild the hflags for the next TB.
29
BusState *bus;
29
+ */
30
DeviceState *carddev;
30
+ TCGv_i32 tcg_el = tcg_const_i32(s->current_el);
31
+ I2CBus *i2c;
31
+ gen_helper_rebuild_hflags_a64(cpu_env, tcg_el);
32
32
+ tcg_temp_free_i32(tcg_el);
33
/* BIOS is not supported by this board */
33
+ /*
34
if (machine->firmware) {
34
+ * We default to ending the TB on a coprocessor register write,
35
@@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine)
35
* but allow this to be suppressed by the register definition
36
exit(1);
36
* (usually only necessary to work around guest bugs).
37
}
37
*/
38
38
diff --git a/target/arm/translate.c b/target/arm/translate.c
39
+ /* Connect AXP 209 */
40
+ i2c = I2C_BUS(qdev_get_child_bus(DEVICE(&a10->i2c0), "i2c"));
41
+ i2c_slave_create_simple(i2c, "axp209_pmu", 0x34);
42
+
43
/* Retrieve SD bus */
44
di = drive_get(IF_SD, 0, 0);
45
blk = di ? blk_by_legacy_dinfo(di) : NULL;
46
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
39
index XXXXXXX..XXXXXXX 100644
47
index XXXXXXX..XXXXXXX 100644
40
--- a/target/arm/translate.c
48
--- a/hw/arm/Kconfig
41
+++ b/target/arm/translate.c
49
+++ b/hw/arm/Kconfig
42
@@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn)
50
@@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10
43
ri = get_arm_cp_reginfo(s->cp_regs,
51
select ALLWINNER_A10_DRAMC
44
ENCODE_CP_REG(cpnum, is64, s->ns, crn, crm, opc1, opc2));
52
select ALLWINNER_EMAC
45
if (ri) {
53
select ALLWINNER_I2C
46
+ bool need_exit_tb;
54
+ select AXP209_PMU
47
+
55
select SERIAL
48
/* Check access permissions */
56
select UNIMP
49
if (!cp_access_ok(s->current_el, ri, isread)) {
50
return 1;
51
@@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn)
52
}
53
}
54
55
- if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) {
56
- /* I/O operations must end the TB here (whether read or write) */
57
- gen_lookup_tb(s);
58
- } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
59
- /* We default to ending the TB on a coprocessor register write,
60
+ /* I/O operations must end the TB here (whether read or write) */
61
+ need_exit_tb = ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) &&
62
+ (ri->type & ARM_CP_IO));
63
+
64
+ if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
65
+ /*
66
+ * A write to any coprocessor regiser that ends a TB
67
+ * must rebuild the hflags for the next TB.
68
+ */
69
+ TCGv_i32 tcg_el = tcg_const_i32(s->current_el);
70
+ if (arm_dc_feature(s, ARM_FEATURE_M)) {
71
+ gen_helper_rebuild_hflags_m32(cpu_env, tcg_el);
72
+ } else {
73
+ gen_helper_rebuild_hflags_a32(cpu_env, tcg_el);
74
+ }
75
+ tcg_temp_free_i32(tcg_el);
76
+ /*
77
+ * We default to ending the TB on a coprocessor register write,
78
* but allow this to be suppressed by the register definition
79
* (usually only necessary to work around guest bugs).
80
*/
81
+ need_exit_tb = true;
82
+ }
83
+ if (need_exit_tb) {
84
gen_lookup_tb(s);
85
}
86
57
87
--
58
--
88
2.20.1
59
2.34.1
89
60
90
61
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Strahinja Jankovic <strahinjapjankovic@gmail.com>
2
2
3
This function assumes nothing about the current state of the cpu,
3
This patch enables copying of SPL from MMC if `-kernel` parameter is not
4
and writes the computed value to env->hflags.
4
passed when starting QEMU. SPL is copied to SRAM_A.
5
5
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
The approach is reused from Allwinner H3 implementation.
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
8
Message-id: 20191018174431.1784-13-richard.henderson@linaro.org
8
Tested with Armbian and custom Yocto image.
9
10
Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
11
12
Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com>
13
Message-id: 20221226220303.14420-7-strahinja.p.jankovic@gmail.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
15
---
11
target/arm/cpu.h | 6 ++++++
16
include/hw/arm/allwinner-a10.h | 21 +++++++++++++++++++++
12
target/arm/helper.c | 30 ++++++++++++++++++++++--------
17
hw/arm/allwinner-a10.c | 18 ++++++++++++++++++
13
2 files changed, 28 insertions(+), 8 deletions(-)
18
hw/arm/cubieboard.c | 5 +++++
19
3 files changed, 44 insertions(+)
14
20
15
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
21
diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h
16
index XXXXXXX..XXXXXXX 100644
22
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/cpu.h
23
--- a/include/hw/arm/allwinner-a10.h
18
+++ b/target/arm/cpu.h
24
+++ b/include/hw/arm/allwinner-a10.h
19
@@ -XXX,XX +XXX,XX @@ void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
25
@@ -XXX,XX +XXX,XX @@
20
void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, void
26
#include "hw/misc/allwinner-a10-ccm.h"
21
*opaque);
27
#include "hw/misc/allwinner-a10-dramc.h"
28
#include "hw/i2c/allwinner-i2c.h"
29
+#include "sysemu/block-backend.h"
30
31
#include "target/arm/cpu.h"
32
#include "qom/object.h"
33
@@ -XXX,XX +XXX,XX @@ struct AwA10State {
34
OHCISysBusState ohci[AW_A10_NUM_USB];
35
};
22
36
23
+/**
37
+/**
24
+ * arm_rebuild_hflags:
38
+ * Emulate Boot ROM firmware setup functionality.
25
+ * Rebuild the cached TBFLAGS for arbitrary changed processor state.
39
+ *
40
+ * A real Allwinner A10 SoC contains a Boot ROM
41
+ * which is the first code that runs right after
42
+ * the SoC is powered on. The Boot ROM is responsible
43
+ * for loading user code (e.g. a bootloader) from any
44
+ * of the supported external devices and writing the
45
+ * downloaded code to internal SRAM. After loading the SoC
46
+ * begins executing the code written to SRAM.
47
+ *
48
+ * This function emulates the Boot ROM by copying 32 KiB
49
+ * of data at offset 8 KiB from the given block device and writes it to
50
+ * the start of the first internal SRAM memory.
51
+ *
52
+ * @s: Allwinner A10 state object pointer
53
+ * @blk: Block backend device object pointer
26
+ */
54
+ */
27
+void arm_rebuild_hflags(CPUARMState *env);
55
+void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk);
28
+
56
+
29
/**
57
#endif
30
* aa32_vfp_dreg:
58
diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c
31
* Return a pointer to the Dn register within env in 32-bit mode.
32
diff --git a/target/arm/helper.c b/target/arm/helper.c
33
index XXXXXXX..XXXXXXX 100644
59
index XXXXXXX..XXXXXXX 100644
34
--- a/target/arm/helper.c
60
--- a/hw/arm/allwinner-a10.c
35
+++ b/target/arm/helper.c
61
+++ b/hw/arm/allwinner-a10.c
36
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
62
@@ -XXX,XX +XXX,XX @@
37
return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
63
#include "sysemu/sysemu.h"
38
}
64
#include "hw/boards.h"
39
65
#include "hw/usb/hcd-ohci.h"
40
+static uint32_t rebuild_hflags_internal(CPUARMState *env)
66
+#include "hw/loader.h"
67
68
+#define AW_A10_SRAM_A_BASE 0x00000000
69
#define AW_A10_DRAMC_BASE 0x01c01000
70
#define AW_A10_MMC0_BASE 0x01c0f000
71
#define AW_A10_CCM_BASE 0x01c20000
72
@@ -XXX,XX +XXX,XX @@
73
#define AW_A10_RTC_BASE 0x01c20d00
74
#define AW_A10_I2C0_BASE 0x01c2ac00
75
76
+void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk)
41
+{
77
+{
42
+ int el = arm_current_el(env);
78
+ const int64_t rom_size = 32 * KiB;
43
+ int fp_el = fp_exception_el(env, el);
79
+ g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size);
44
+ ARMMMUIdx mmu_idx = arm_mmu_idx(env);
45
+
80
+
46
+ if (is_a64(env)) {
81
+ if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) {
47
+ return rebuild_hflags_a64(env, el, fp_el, mmu_idx);
82
+ error_setg(&error_fatal, "%s: failed to read BlockBackend data",
48
+ } else if (arm_feature(env, ARM_FEATURE_M)) {
83
+ __func__);
49
+ return rebuild_hflags_m32(env, fp_el, mmu_idx);
84
+ return;
50
+ } else {
51
+ return rebuild_hflags_a32(env, fp_el, mmu_idx);
52
+ }
85
+ }
86
+
87
+ rom_add_blob("allwinner-a10.bootrom", buffer, rom_size,
88
+ rom_size, AW_A10_SRAM_A_BASE,
89
+ NULL, NULL, NULL, NULL, false);
53
+}
90
+}
54
+
91
+
55
+void arm_rebuild_hflags(CPUARMState *env)
92
static void aw_a10_init(Object *obj)
56
+{
57
+ env->hflags = rebuild_hflags_internal(env);
58
+}
59
+
60
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
61
target_ulong *cs_base, uint32_t *pflags)
62
{
93
{
63
- ARMMMUIdx mmu_idx = arm_mmu_idx(env);
94
AwA10State *s = AW_A10(obj);
64
- int current_el = arm_current_el(env);
95
diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c
65
- int fp_el = fp_exception_el(env, current_el);
96
index XXXXXXX..XXXXXXX 100644
66
uint32_t flags, pstate_for_ss;
97
--- a/hw/arm/cubieboard.c
67
98
+++ b/hw/arm/cubieboard.c
68
+ flags = rebuild_hflags_internal(env);
99
@@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine)
69
+
100
memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE,
70
if (is_a64(env)) {
101
machine->ram);
71
*pc = env->pc;
102
72
- flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx);
103
+ /* Load target kernel or start using BootROM */
73
if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
104
+ if (!machine->kernel_filename && blk && blk_is_available(blk)) {
74
flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype);
105
+ /* Use Boot ROM to copy data from SD card to SRAM */
75
}
106
+ allwinner_a10_bootrom_setup(a10, blk);
76
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
107
+ }
77
*pc = env->regs[15];
108
/* TODO create and connect IDE devices for ide_drive_get() */
78
109
79
if (arm_feature(env, ARM_FEATURE_M)) {
110
cubieboard_binfo.ram_size = machine->ram_size;
80
- flags = rebuild_hflags_m32(env, fp_el, mmu_idx);
81
-
82
if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
83
FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S)
84
!= env->v7m.secure) {
85
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
86
flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
87
}
88
} else {
89
- flags = rebuild_hflags_a32(env, fp_el, mmu_idx);
90
-
91
/*
92
* Note that XSCALE_CPAR shares bits with VECSTRIDE.
93
* Note that VECLEN+VECSTRIDE are RES0 for M-profile.
94
--
111
--
95
2.20.1
112
2.34.1
96
97
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Strahinja Jankovic <strahinjapjankovic@gmail.com>
2
2
3
This is the payoff.
3
Cubieboard now can boot directly from SD card, without the need to pass
4
`-kernel` parameter. Update Avocado tests to cover this functionality.
4
5
5
From perf record -g data of ubuntu 18 boot and shutdown:
6
Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
6
7
Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com>
7
BEFORE:
8
Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com>
8
9
Message-id: 20221226220303.14420-8-strahinja.p.jankovic@gmail.com
9
- 23.02% 2.82% qemu-system-aar [.] helper_lookup_tb_ptr
10
- 20.22% helper_lookup_tb_ptr
11
+ 10.05% tb_htable_lookup
12
- 9.13% cpu_get_tb_cpu_state
13
3.20% aa64_va_parameters_both
14
0.55% fp_exception_el
15
16
- 11.66% 4.74% qemu-system-aar [.] cpu_get_tb_cpu_state
17
- 6.96% cpu_get_tb_cpu_state
18
3.63% aa64_va_parameters_both
19
0.60% fp_exception_el
20
0.53% sve_exception_el
21
22
AFTER:
23
24
- 16.40% 3.40% qemu-system-aar [.] helper_lookup_tb_ptr
25
- 13.03% helper_lookup_tb_ptr
26
+ 11.19% tb_htable_lookup
27
0.55% cpu_get_tb_cpu_state
28
29
0.98% 0.71% qemu-system-aar [.] cpu_get_tb_cpu_state
30
31
0.87% 0.24% qemu-system-aar [.] rebuild_hflags_a64
32
33
Before, helper_lookup_tb_ptr is the second hottest function in the
34
application, consuming almost a quarter of the runtime. Within the
35
entire execution, cpu_get_tb_cpu_state consumes about 12%.
36
37
After, helper_lookup_tb_ptr has dropped to the fourth hottest function,
38
with consumption dropping to a sixth of the runtime. Within the
39
entire execution, cpu_get_tb_cpu_state has dropped below 1%, and the
40
supporting function to rebuild hflags also consumes about 1%.
41
42
Assertions are retained for --enable-debug-tcg.
43
44
Tested-by: Alex Bennée <alex.bennee@linaro.org>
45
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
46
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
47
Message-id: 20191018174431.1784-23-richard.henderson@linaro.org
48
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
49
---
11
---
50
target/arm/helper.c | 9 ++++++---
12
tests/avocado/boot_linux_console.py | 47 +++++++++++++++++++++++++++++
51
1 file changed, 6 insertions(+), 3 deletions(-)
13
1 file changed, 47 insertions(+)
52
14
53
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py
54
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
55
--- a/target/arm/helper.c
17
--- a/tests/avocado/boot_linux_console.py
56
+++ b/target/arm/helper.c
18
+++ b/tests/avocado/boot_linux_console.py
57
@@ -XXX,XX +XXX,XX @@ void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el)
19
@@ -XXX,XX +XXX,XX @@ def test_arm_cubieboard_sata(self):
58
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
20
'sda')
59
target_ulong *cs_base, uint32_t *pflags)
21
# cubieboard's reboot is not functioning; omit reboot test.
60
{
22
61
- uint32_t flags, pstate_for_ss;
23
+ @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited')
62
+ uint32_t flags = env->hflags;
24
+ def test_arm_cubieboard_openwrt_22_03_2(self):
63
+ uint32_t pstate_for_ss;
25
+ """
64
26
+ :avocado: tags=arch:arm
65
*cs_base = 0;
27
+ :avocado: tags=machine:cubieboard
66
- flags = rebuild_hflags_internal(env);
28
+ :avocado: tags=device:sd
67
+#ifdef CONFIG_DEBUG_TCG
29
+ """
68
+ assert(flags == rebuild_hflags_internal(env));
30
+
69
+#endif
31
+ # This test download a 7.5 MiB compressed image and expand it
70
32
+ # to 126 MiB.
71
- if (is_a64(env)) {
33
+ image_url = ('https://downloads.openwrt.org/releases/22.03.2/targets/'
72
+ if (FIELD_EX32(flags, TBFLAG_ANY, AARCH64_STATE)) {
34
+ 'sunxi/cortexa8/openwrt-22.03.2-sunxi-cortexa8-'
73
*pc = env->pc;
35
+ 'cubietech_a10-cubieboard-ext4-sdcard.img.gz')
74
if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
36
+ image_hash = ('94b5ecbfbc0b3b56276e5146b899eafa'
75
flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype);
37
+ '2ac5dc2d08733d6705af9f144f39f554')
38
+ image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash,
39
+ algorithm='sha256')
40
+ image_path = archive.extract(image_path_gz, self.workdir)
41
+ image_pow2ceil_expand(image_path)
42
+
43
+ self.vm.set_console()
44
+ self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw',
45
+ '-nic', 'user',
46
+ '-no-reboot')
47
+ self.vm.launch()
48
+
49
+ kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE +
50
+ 'usbcore.nousb '
51
+ 'noreboot')
52
+
53
+ self.wait_for_console_pattern('U-Boot SPL')
54
+
55
+ interrupt_interactive_console_until_pattern(
56
+ self, 'Hit any key to stop autoboot:', '=>')
57
+ exec_command_and_wait_for_pattern(self, "setenv extraargs '" +
58
+ kernel_command_line + "'", '=>')
59
+ exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...');
60
+
61
+ self.wait_for_console_pattern(
62
+ 'Please press Enter to activate this console.')
63
+
64
+ exec_command_and_wait_for_pattern(self, ' ', 'root@')
65
+
66
+ exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo',
67
+ 'Allwinner sun4i/sun5i')
68
+ # cubieboard's reboot is not functioning; omit reboot test.
69
+
70
@skipUnless(os.getenv('AVOCADO_TIMEOUT_EXPECTED'), 'Test might timeout')
71
def test_arm_quanta_gsj(self):
72
"""
76
--
73
--
77
2.20.1
74
2.34.1
78
79
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
By performing this store early, we avoid having to save and restore
3
Don't dereference CPUTLBEntryFull until we verify that
4
the register holding the address around any function calls.
4
the page is valid. Move the other user-only info field
5
updates after the valid check to match.
5
6
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Cc: qemu-stable@nongnu.org
8
Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1412
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191018174431.1784-15-richard.henderson@linaro.org
10
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
11
Message-id: 20230104190056.305143-1-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
13
---
11
target/arm/helper.c | 2 +-
14
target/arm/sve_helper.c | 14 +++++++++-----
12
1 file changed, 1 insertion(+), 1 deletion(-)
15
1 file changed, 9 insertions(+), 5 deletions(-)
13
16
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
17
diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c
15
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
19
--- a/target/arm/sve_helper.c
17
+++ b/target/arm/helper.c
20
+++ b/target/arm/sve_helper.c
18
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
21
@@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env,
19
{
22
#ifdef CONFIG_USER_ONLY
20
uint32_t flags, pstate_for_ss;
23
flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault,
21
24
&info->host, retaddr);
22
+ *cs_base = 0;
25
- memset(&info->attrs, 0, sizeof(info->attrs));
23
flags = rebuild_hflags_internal(env);
26
- /* Require both ANON and MTE; see allocation_tag_mem(). */
24
27
- info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE);
25
if (is_a64(env)) {
28
#else
26
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
29
CPUTLBEntryFull *full;
30
flags = probe_access_full(env, addr, access_type, mmu_idx, nofault,
31
&info->host, &full, retaddr);
32
- info->attrs = full->attrs;
33
- info->tagged = full->pte_attrs == 0xf0;
34
#endif
35
info->flags = flags;
36
37
@@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env,
38
return false;
27
}
39
}
28
40
29
*pflags = flags;
41
+#ifdef CONFIG_USER_ONLY
30
- *cs_base = 0;
42
+ memset(&info->attrs, 0, sizeof(info->attrs));
31
}
43
+ /* Require both ANON and MTE; see allocation_tag_mem(). */
32
44
+ info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE);
33
#ifdef TARGET_AARCH64
45
+#else
46
+ info->attrs = full->attrs;
47
+ info->tagged = full->pte_attrs == 0xf0;
48
+#endif
49
+
50
/* Ensure that info->host[] is relative to addr, not addr + mem_off. */
51
info->host -= mem_off;
52
return true;
34
--
53
--
35
2.20.1
54
2.34.1
36
55
37
56
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Continue setting, but not relying upon, env->hflags.
3
Since pxa255_init() must map the device in the system memory,
4
there is no point in passing get_system_memory() by argument.
4
5
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191018174431.1784-19-richard.henderson@linaro.org
8
Message-id: 20230109115316.2235-2-philmd@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
---
10
target/arm/op_helper.c | 3 +++
11
include/hw/arm/pxa.h | 2 +-
11
1 file changed, 3 insertions(+)
12
hw/arm/gumstix.c | 3 +--
13
hw/arm/pxa2xx.c | 4 +++-
14
hw/arm/tosa.c | 2 +-
15
4 files changed, 6 insertions(+), 5 deletions(-)
12
16
13
diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c
17
diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h
14
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/op_helper.c
19
--- a/include/hw/arm/pxa.h
16
+++ b/target/arm/op_helper.c
20
+++ b/include/hw/arm/pxa.h
17
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(usat16)(CPUARMState *env, uint32_t x, uint32_t shift)
21
@@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState {
18
void HELPER(setend)(CPUARMState *env)
22
23
PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size,
24
const char *revision);
25
-PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size);
26
+PXA2xxState *pxa255_init(unsigned int sdram_size);
27
28
#endif /* PXA_H */
29
diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c
30
index XXXXXXX..XXXXXXX 100644
31
--- a/hw/arm/gumstix.c
32
+++ b/hw/arm/gumstix.c
33
@@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine)
19
{
34
{
20
env->uncached_cpsr ^= CPSR_E;
35
PXA2xxState *cpu;
21
+ arm_rebuild_hflags(env);
36
DriveInfo *dinfo;
37
- MemoryRegion *address_space_mem = get_system_memory();
38
39
uint32_t connex_rom = 0x01000000;
40
uint32_t connex_ram = 0x04000000;
41
42
- cpu = pxa255_init(address_space_mem, connex_ram);
43
+ cpu = pxa255_init(connex_ram);
44
45
dinfo = drive_get(IF_PFLASH, 0, 0);
46
if (!dinfo && !qtest_enabled()) {
47
diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c
48
index XXXXXXX..XXXXXXX 100644
49
--- a/hw/arm/pxa2xx.c
50
+++ b/hw/arm/pxa2xx.c
51
@@ -XXX,XX +XXX,XX @@
52
#include "qemu/error-report.h"
53
#include "qemu/module.h"
54
#include "qapi/error.h"
55
+#include "exec/address-spaces.h"
56
#include "cpu.h"
57
#include "hw/sysbus.h"
58
#include "migration/vmstate.h"
59
@@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa270_init(MemoryRegion *address_space,
22
}
60
}
23
61
24
/* Function checks whether WFx (WFI/WFE) instructions are set up to be trapped.
62
/* Initialise a PXA255 integrated chip (ARM based core). */
25
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(cpsr_read)(CPUARMState *env)
63
-PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size)
26
void HELPER(cpsr_write)(CPUARMState *env, uint32_t val, uint32_t mask)
64
+PXA2xxState *pxa255_init(unsigned int sdram_size)
27
{
65
{
28
cpsr_write(env, val, mask, CPSRWriteByInstr);
66
+ MemoryRegion *address_space = get_system_memory();
29
+ /* TODO: Not all cpsr bits are relevant to hflags. */
67
PXA2xxState *s;
30
+ arm_rebuild_hflags(env);
68
int i;
31
}
69
DriveInfo *dinfo;
32
70
diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c
33
/* Write the CPSR for a 32-bit exception return */
71
index XXXXXXX..XXXXXXX 100644
72
--- a/hw/arm/tosa.c
73
+++ b/hw/arm/tosa.c
74
@@ -XXX,XX +XXX,XX @@ static void tosa_init(MachineState *machine)
75
TC6393xbState *tmio;
76
DeviceState *scp0, *scp1;
77
78
- mpu = pxa255_init(address_space_mem, tosa_binfo.ram_size);
79
+ mpu = pxa255_init(tosa_binfo.ram_size);
80
81
memory_region_init_rom(rom, NULL, "tosa.rom", TOSA_ROM, &error_fatal);
82
memory_region_add_subregion(address_space_mem, 0, rom);
34
--
83
--
35
2.20.1
84
2.34.1
36
85
37
86
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Begin setting, but not relying upon, env->hflags.
3
Since pxa270_init() must map the device in the system memory,
4
there is no point in passing get_system_memory() by argument.
4
5
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191018174431.1784-17-richard.henderson@linaro.org
8
Message-id: 20230109115316.2235-3-philmd@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
---
10
linux-user/syscall.c | 1 +
11
include/hw/arm/pxa.h | 3 +--
11
target/arm/cpu.c | 1 +
12
hw/arm/gumstix.c | 3 +--
12
target/arm/helper-a64.c | 3 +++
13
hw/arm/mainstone.c | 10 ++++------
13
target/arm/helper.c | 2 ++
14
hw/arm/pxa2xx.c | 4 ++--
14
target/arm/machine.c | 1 +
15
hw/arm/spitz.c | 6 ++----
15
target/arm/op_helper.c | 1 +
16
hw/arm/z2.c | 3 +--
16
6 files changed, 9 insertions(+)
17
6 files changed, 11 insertions(+), 18 deletions(-)
17
18
18
diff --git a/linux-user/syscall.c b/linux-user/syscall.c
19
diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h
19
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
20
--- a/linux-user/syscall.c
21
--- a/include/hw/arm/pxa.h
21
+++ b/linux-user/syscall.c
22
+++ b/include/hw/arm/pxa.h
22
@@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1,
23
@@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState {
23
aarch64_sve_narrow_vq(env, vq);
24
24
}
25
# define PA_FMT            "0x%08lx"
25
env->vfp.zcr_el[1] = vq - 1;
26
26
+ arm_rebuild_hflags(env);
27
-PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size,
27
ret = vq * 16;
28
- const char *revision);
28
}
29
+PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision);
29
return ret;
30
PXA2xxState *pxa255_init(unsigned int sdram_size);
30
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
31
32
#endif /* PXA_H */
33
diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c
31
index XXXXXXX..XXXXXXX 100644
34
index XXXXXXX..XXXXXXX 100644
32
--- a/target/arm/cpu.c
35
--- a/hw/arm/gumstix.c
33
+++ b/target/arm/cpu.c
36
+++ b/hw/arm/gumstix.c
34
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s)
37
@@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine)
35
38
{
36
hw_breakpoint_update_all(cpu);
39
PXA2xxState *cpu;
37
hw_watchpoint_update_all(cpu);
40
DriveInfo *dinfo;
38
+ arm_rebuild_hflags(env);
41
- MemoryRegion *address_space_mem = get_system_memory();
42
43
uint32_t verdex_rom = 0x02000000;
44
uint32_t verdex_ram = 0x10000000;
45
46
- cpu = pxa270_init(address_space_mem, verdex_ram, machine->cpu_type);
47
+ cpu = pxa270_init(verdex_ram, machine->cpu_type);
48
49
dinfo = drive_get(IF_PFLASH, 0, 0);
50
if (!dinfo && !qtest_enabled()) {
51
diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c
52
index XXXXXXX..XXXXXXX 100644
53
--- a/hw/arm/mainstone.c
54
+++ b/hw/arm/mainstone.c
55
@@ -XXX,XX +XXX,XX @@ static struct arm_boot_info mainstone_binfo = {
56
.ram_size = 0x04000000,
57
};
58
59
-static void mainstone_common_init(MemoryRegion *address_space_mem,
60
- MachineState *machine,
61
+static void mainstone_common_init(MachineState *machine,
62
enum mainstone_model_e model, int arm_id)
63
{
64
uint32_t sector_len = 256 * 1024;
65
@@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem,
66
MemoryRegion *rom = g_new(MemoryRegion, 1);
67
68
/* Setup CPU & memory */
69
- mpu = pxa270_init(address_space_mem, mainstone_binfo.ram_size,
70
- machine->cpu_type);
71
+ mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type);
72
memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM,
73
&error_fatal);
74
- memory_region_add_subregion(address_space_mem, 0, rom);
75
+ memory_region_add_subregion(get_system_memory(), 0x00000000, rom);
76
77
/* There are two 32MiB flash devices on the board */
78
for (i = 0; i < 2; i ++) {
79
@@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem,
80
81
static void mainstone_init(MachineState *machine)
82
{
83
- mainstone_common_init(get_system_memory(), machine, mainstone, 0x196);
84
+ mainstone_common_init(machine, mainstone, 0x196);
39
}
85
}
40
86
41
bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
87
static void mainstone2_machine_init(MachineClass *mc)
42
diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c
88
diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c
43
index XXXXXXX..XXXXXXX 100644
89
index XXXXXXX..XXXXXXX 100644
44
--- a/target/arm/helper-a64.c
90
--- a/hw/arm/pxa2xx.c
45
+++ b/target/arm/helper-a64.c
91
+++ b/hw/arm/pxa2xx.c
46
@@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc)
92
@@ -XXX,XX +XXX,XX @@ static void pxa2xx_reset(void *opaque, int line, int level)
47
} else {
93
}
48
env->regs[15] = new_pc & ~0x3;
94
49
}
95
/* Initialise a PXA270 integrated chip (ARM based core). */
50
+ helper_rebuild_hflags_a32(env, new_el);
96
-PXA2xxState *pxa270_init(MemoryRegion *address_space,
51
qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to "
97
- unsigned int sdram_size, const char *cpu_type)
52
"AArch32 EL%d PC 0x%" PRIx32 "\n",
98
+PXA2xxState *pxa270_init(unsigned int sdram_size, const char *cpu_type)
53
cur_el, new_el, env->regs[15]);
99
{
54
@@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc)
100
+ MemoryRegion *address_space = get_system_memory();
55
}
101
PXA2xxState *s;
56
aarch64_restore_sp(env, new_el);
102
int i;
57
env->pc = new_pc;
103
DriveInfo *dinfo;
58
+ helper_rebuild_hflags_a64(env, new_el);
104
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
59
qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to "
60
"AArch64 EL%d PC 0x%" PRIx64 "\n",
61
cur_el, new_el, env->pc);
62
}
63
+
64
/*
65
* Note that cur_el can never be 0. If new_el is 0, then
66
* el0_a64 is return_to_aa64, else el0_a64 is ignored.
67
diff --git a/target/arm/helper.c b/target/arm/helper.c
68
index XXXXXXX..XXXXXXX 100644
105
index XXXXXXX..XXXXXXX 100644
69
--- a/target/arm/helper.c
106
--- a/hw/arm/spitz.c
70
+++ b/target/arm/helper.c
107
+++ b/hw/arm/spitz.c
71
@@ -XXX,XX +XXX,XX @@ static void take_aarch32_exception(CPUARMState *env, int new_mode,
108
@@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine)
72
env->regs[14] = env->regs[15] + offset;
109
SpitzMachineState *sms = SPITZ_MACHINE(machine);
73
}
110
enum spitz_model_e model = smc->model;
74
env->regs[15] = newpc;
111
PXA2xxState *mpu;
75
+ arm_rebuild_hflags(env);
112
- MemoryRegion *address_space_mem = get_system_memory();
76
}
113
MemoryRegion *rom = g_new(MemoryRegion, 1);
77
114
78
static void arm_cpu_do_interrupt_aarch32_hyp(CPUState *cs)
115
/* Setup CPU & memory */
79
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs)
116
- mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size,
80
pstate_write(env, PSTATE_DAIF | new_mode);
117
- machine->cpu_type);
81
env->aarch64 = 1;
118
+ mpu = pxa270_init(spitz_binfo.ram_size, machine->cpu_type);
82
aarch64_restore_sp(env, new_el);
119
sms->mpu = mpu;
83
+ helper_rebuild_hflags_a64(env, new_el);
120
84
121
sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M);
85
env->pc = addr;
122
86
123
memory_region_init_rom(rom, NULL, "spitz.rom", SPITZ_ROM, &error_fatal);
87
diff --git a/target/arm/machine.c b/target/arm/machine.c
124
- memory_region_add_subregion(address_space_mem, 0, rom);
125
+ memory_region_add_subregion(get_system_memory(), 0, rom);
126
127
/* Setup peripherals */
128
spitz_keyboard_register(mpu);
129
diff --git a/hw/arm/z2.c b/hw/arm/z2.c
88
index XXXXXXX..XXXXXXX 100644
130
index XXXXXXX..XXXXXXX 100644
89
--- a/target/arm/machine.c
131
--- a/hw/arm/z2.c
90
+++ b/target/arm/machine.c
132
+++ b/hw/arm/z2.c
91
@@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id)
133
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = {
92
if (!kvm_enabled()) {
134
93
pmu_op_finish(&cpu->env);
135
static void z2_init(MachineState *machine)
94
}
136
{
95
+ arm_rebuild_hflags(&cpu->env);
137
- MemoryRegion *address_space_mem = get_system_memory();
96
138
uint32_t sector_len = 0x10000;
97
return 0;
139
PXA2xxState *mpu;
98
}
140
DriveInfo *dinfo;
99
diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c
141
@@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine)
100
index XXXXXXX..XXXXXXX 100644
142
DeviceState *wm;
101
--- a/target/arm/op_helper.c
143
102
+++ b/target/arm/op_helper.c
144
/* Setup CPU & memory */
103
@@ -XXX,XX +XXX,XX @@ void HELPER(cpsr_write_eret)(CPUARMState *env, uint32_t val)
145
- mpu = pxa270_init(address_space_mem, z2_binfo.ram_size, machine->cpu_type);
104
* state. Do the masking now.
146
+ mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type);
105
*/
147
106
env->regs[15] &= (env->thumb ? ~1 : ~3);
148
dinfo = drive_get(IF_PFLASH, 0, 0);
107
+ arm_rebuild_hflags(env);
149
if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE,
108
109
qemu_mutex_lock_iothread();
110
arm_call_el_change_hook(env_archcpu(env));
111
--
150
--
112
2.20.1
151
2.34.1
113
152
114
153
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
The SDRAM is incorrectly created in the SA1110 SoC.
3
IEC binary prefixes ease code review: the unit is explicit.
4
Move its creation in the board code, this will later allow the
5
board to have the QOM ownership of the RAM.
6
4
5
Add definitions for RAM / Flash / Flash blocksize.
6
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20230109115316.2235-4-philmd@linaro.org
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
10
Message-id: 20191021190653.9511-4-philmd@redhat.com
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
11
---
13
hw/arm/strongarm.h | 4 +---
12
hw/arm/collie.c | 16 ++++++++++------
14
hw/arm/collie.c | 8 ++++++--
13
1 file changed, 10 insertions(+), 6 deletions(-)
15
hw/arm/strongarm.c | 7 +------
16
3 files changed, 8 insertions(+), 11 deletions(-)
17
14
18
diff --git a/hw/arm/strongarm.h b/hw/arm/strongarm.h
19
index XXXXXXX..XXXXXXX 100644
20
--- a/hw/arm/strongarm.h
21
+++ b/hw/arm/strongarm.h
22
@@ -XXX,XX +XXX,XX @@ enum {
23
24
typedef struct {
25
ARMCPU *cpu;
26
- MemoryRegion sdram;
27
DeviceState *pic;
28
DeviceState *gpio;
29
DeviceState *ppc;
30
@@ -XXX,XX +XXX,XX @@ typedef struct {
31
SSIBus *ssp_bus;
32
} StrongARMState;
33
34
-StrongARMState *sa1110_init(MemoryRegion *sysmem,
35
- unsigned int sdram_size, const char *rev);
36
+StrongARMState *sa1110_init(const char *cpu_type);
37
38
#endif
39
diff --git a/hw/arm/collie.c b/hw/arm/collie.c
15
diff --git a/hw/arm/collie.c b/hw/arm/collie.c
40
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
41
--- a/hw/arm/collie.c
17
--- a/hw/arm/collie.c
42
+++ b/hw/arm/collie.c
18
+++ b/hw/arm/collie.c
19
@@ -XXX,XX +XXX,XX @@
20
#include "cpu.h"
21
#include "qom/object.h"
22
23
+#define RAM_SIZE (512 * MiB)
24
+#define FLASH_SIZE (32 * MiB)
25
+#define FLASH_SECTOR_SIZE (64 * KiB)
26
+
27
struct CollieMachineState {
28
MachineState parent;
29
30
@@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CollieMachineState, COLLIE_MACHINE)
31
32
static struct arm_boot_info collie_binfo = {
33
.loader_start = SA_SDCS0,
34
- .ram_size = 0x20000000,
35
+ .ram_size = RAM_SIZE,
36
};
37
38
static void collie_init(MachineState *machine)
43
@@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine)
39
@@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine)
44
{
40
memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram);
45
StrongARMState *s;
46
DriveInfo *dinfo;
47
- MemoryRegion *sysmem = get_system_memory();
48
+ MemoryRegion *sdram = g_new(MemoryRegion, 1);
49
50
- s = sa1110_init(sysmem, collie_binfo.ram_size, machine->cpu_type);
51
+ s = sa1110_init(machine->cpu_type);
52
+
53
+ memory_region_allocate_system_memory(sdram, NULL, "strongarm.sdram",
54
+ collie_binfo.ram_size);
55
+ memory_region_add_subregion(get_system_memory(), SA_SDCS0, sdram);
56
41
57
dinfo = drive_get(IF_PFLASH, 0, 0);
42
dinfo = drive_get(IF_PFLASH, 0, 0);
58
pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000,
43
- pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000,
59
diff --git a/hw/arm/strongarm.c b/hw/arm/strongarm.c
44
+ pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE,
60
index XXXXXXX..XXXXXXX 100644
45
dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
61
--- a/hw/arm/strongarm.c
46
- 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0);
62
+++ b/hw/arm/strongarm.c
47
+ FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0);
63
@@ -XXX,XX +XXX,XX @@ static const TypeInfo strongarm_ssp_info = {
48
64
};
49
dinfo = drive_get(IF_PFLASH, 0, 1);
65
50
- pflash_cfi01_register(SA_CS1, "collie.fl2", 0x02000000,
66
/* Main CPU functions */
51
+ pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE,
67
-StrongARMState *sa1110_init(MemoryRegion *sysmem,
52
dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
68
- unsigned int sdram_size, const char *cpu_type)
53
- 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0);
69
+StrongARMState *sa1110_init(const char *cpu_type)
54
+ FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0);
70
{
55
71
StrongARMState *s;
56
sysbus_create_simple("scoop", 0x40800000, NULL);
72
int i;
57
73
@@ -XXX,XX +XXX,XX @@ StrongARMState *sa1110_init(MemoryRegion *sysmem,
58
@@ -XXX,XX +XXX,XX @@ static void collie_machine_class_init(ObjectClass *oc, void *data)
74
59
mc->init = collie_init;
75
s->cpu = ARM_CPU(cpu_create(cpu_type));
60
mc->ignore_memory_transaction_failures = true;
76
61
mc->default_cpu_type = ARM_CPU_TYPE_NAME("sa1110");
77
- memory_region_allocate_system_memory(&s->sdram, NULL, "strongarm.sdram",
62
- mc->default_ram_size = 0x20000000;
78
- sdram_size);
63
+ mc->default_ram_size = RAM_SIZE;
79
- memory_region_add_subregion(sysmem, SA_SDCS0, &s->sdram);
64
mc->default_ram_id = "strongarm.sdram";
80
-
65
}
81
s->pic = sysbus_create_varargs("strongarm_pic", 0x90050000,
66
82
qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ),
83
qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ),
84
--
67
--
85
2.20.1
68
2.34.1
86
69
87
70
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Hoist the computation of some TBFLAG_A32 bits that only apply to
3
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
4
M-profile under a single test for ARM_FEATURE_M.
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
5
Message-id: 20230109115316.2235-5-philmd@linaro.org
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191018174431.1784-7-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
7
---
11
target/arm/helper.c | 49 +++++++++++++++++++++------------------------
8
hw/arm/collie.c | 17 +++++++----------
12
1 file changed, 23 insertions(+), 26 deletions(-)
9
1 file changed, 7 insertions(+), 10 deletions(-)
13
10
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
11
diff --git a/hw/arm/collie.c b/hw/arm/collie.c
15
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
13
--- a/hw/arm/collie.c
17
+++ b/target/arm/helper.c
14
+++ b/hw/arm/collie.c
18
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
15
@@ -XXX,XX +XXX,XX @@ static struct arm_boot_info collie_binfo = {
19
16
20
if (arm_feature(env, ARM_FEATURE_M)) {
17
static void collie_init(MachineState *machine)
21
flags = rebuild_hflags_m32(env, fp_el, mmu_idx);
18
{
22
+
19
- DriveInfo *dinfo;
23
+ if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
20
MachineClass *mc = MACHINE_GET_CLASS(machine);
24
+ FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S)
21
CollieMachineState *cms = COLLIE_MACHINE(machine);
25
+ != env->v7m.secure) {
22
26
+ flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1);
23
@@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine)
27
+ }
24
28
+
25
memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram);
29
+ if ((env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) &&
26
30
+ (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) ||
27
- dinfo = drive_get(IF_PFLASH, 0, 0);
31
+ (env->v7m.secure &&
28
- pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE,
32
+ !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) {
29
- dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
33
+ /*
30
- FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0);
34
+ * ASPEN is set, but FPCA/SFPA indicate that there is no
35
+ * active FP context; we must create a new FP context before
36
+ * executing any FP insn.
37
+ */
38
+ flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1);
39
+ }
40
+
41
+ bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK;
42
+ if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) {
43
+ flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
44
+ }
45
} else {
46
flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
47
}
48
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
49
}
50
}
51
52
- if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
53
- FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) {
54
- flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1);
55
- }
56
-
31
-
57
- if (arm_feature(env, ARM_FEATURE_M) &&
32
- dinfo = drive_get(IF_PFLASH, 0, 1);
58
- (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) &&
33
- pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE,
59
- (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) ||
34
- dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
60
- (env->v7m.secure &&
35
- FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0);
61
- !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) {
36
+ for (unsigned i = 0; i < 2; i++) {
62
- /*
37
+ DriveInfo *dinfo = drive_get(IF_PFLASH, 0, i);
63
- * ASPEN is set, but FPCA/SFPA indicate that there is no active
38
+ pflash_cfi01_register(i ? SA_CS1 : SA_CS0,
64
- * FP context; we must create a new FP context before executing
39
+ i ? "collie.fl2" : "collie.fl1", FLASH_SIZE,
65
- * any FP insn.
40
+ dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
66
- */
41
+ FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0);
67
- flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1);
42
+ }
68
- }
43
69
-
44
sysbus_create_simple("scoop", 0x40800000, NULL);
70
- if (arm_feature(env, ARM_FEATURE_M)) {
71
- bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK;
72
-
73
- if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) {
74
- flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
75
- }
76
- }
77
-
78
if (!arm_feature(env, ARM_FEATURE_M)) {
79
int target_el = arm_debug_target_el(env);
80
45
81
--
46
--
82
2.20.1
47
2.34.1
83
48
84
49
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
2
2
3
The Exynos SoC has specific SDHCI registers. Use the s3c SDHCI
3
Add a comment describing the Connex uses a Numonyx RC28F128J3F75
4
model which handle these specific registers.
4
flash, and the Verdex uses a Micron RC28F256P30TFA.
5
5
6
This silents the following "SDHC ... not implemented" warnings so
6
Correct the Verdex machine description (we model the 'Pro' board).
7
we can focus on the important registers missing:
8
9
$ qemu-system-arm ... -d unimp \
10
-append "... root=/dev/mmcblk0 rootfstype=ext4 rw rootwait" \
11
-drive file=linux-build-test/rootfs/arm/rootfs-armv5.ext2,if=sd,format=raw
12
[...]
13
[ 25.744858] sdhci: Secure Digital Host Controller Interface driver
14
[ 25.745862] sdhci: Copyright(c) Pierre Ossman
15
[ 25.783188] s3c-sdhci 12530000.sdhci: clock source 2: mmc_busclk.2 (12000000 Hz)
16
SDHC rd_4b @0x80 not implemented
17
SDHC wr_4b @0x80 <- 0x00000020 not implemented
18
SDHC wr_4b @0x8c <- 0x00030000 not implemented
19
SDHC rd_4b @0x80 not implemented
20
SDHC wr_4b @0x80 <- 0xc0004100 not implemented
21
SDHC wr_4b @0x84 <- 0x80808080 not implemented
22
[ 26.013318] mmc0: SDHCI controller on samsung-hsmmc [12530000.sdhci] using ADMA
23
[ 26.032318] Synopsys Designware Multimedia Card Interface Driver
24
[ 42.024885] Waiting for root device /dev/mmcblk0...
25
7
26
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
27
Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org>
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
28
Message-id: 20191005154748.21718-5-f4bug@amsat.org
10
Message-id: 20230109115316.2235-6-philmd@linaro.org
11
Message-Id: <20200223231044.8003-3-philmd@redhat.com>
29
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
30
---
13
---
31
hw/arm/exynos4210.c | 2 +-
14
hw/arm/gumstix.c | 6 ++++--
32
1 file changed, 1 insertion(+), 1 deletion(-)
15
1 file changed, 4 insertions(+), 2 deletions(-)
33
16
34
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
17
diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c
35
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
36
--- a/hw/arm/exynos4210.c
19
--- a/hw/arm/gumstix.c
37
+++ b/hw/arm/exynos4210.c
20
+++ b/hw/arm/gumstix.c
38
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
21
@@ -XXX,XX +XXX,XX @@
39
* public datasheet which is very similar (implementing
22
* Contributions after 2012-01-13 are licensed under the terms of the
40
* MMC Specification Version 4.0 being the only difference noted)
23
* GNU GPL, version 2 or (at your option) any later version.
41
*/
24
*/
42
- dev = qdev_create(NULL, TYPE_SYSBUS_SDHCI);
25
-
43
+ dev = qdev_create(NULL, TYPE_S3C_SDHCI);
26
+
44
qdev_prop_set_uint64(dev, "capareg", EXYNOS4210_SDHCI_CAPABILITIES);
27
/*
45
qdev_init_nofail(dev);
28
* Example usage:
46
29
*
30
@@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine)
31
exit(1);
32
}
33
34
+ /* Numonyx RC28F128J3F75 */
35
if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom,
36
dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
37
sector_len, 2, 0, 0, 0, 0, 0)) {
38
@@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine)
39
exit(1);
40
}
41
42
+ /* Micron RC28F256P30TFA */
43
if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom,
44
dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
45
sector_len, 2, 0, 0, 0, 0, 0)) {
46
@@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data)
47
{
48
MachineClass *mc = MACHINE_CLASS(oc);
49
50
- mc->desc = "Gumstix Verdex (PXA270)";
51
+ mc->desc = "Gumstix Verdex Pro XL6P COMs (PXA270)";
52
mc->init = verdex_init;
53
mc->ignore_memory_transaction_failures = true;
54
mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0");
47
--
55
--
48
2.20.1
56
2.34.1
49
57
50
58
diff view generated by jsdifflib
1
Switch the altera_timer code away from bottom-half based ptimers to
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
2
the new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
2
3
IEC binary prefixes ease code review: the unit is explicit.
4
5
Add definitions for RAM / Flash / Flash blocksize.
6
7
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20230109115316.2235-7-philmd@linaro.org
10
Message-Id: <20200223231044.8003-3-philmd@redhat.com>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20191017132905.5604-6-peter.maydell@linaro.org
10
---
12
---
11
hw/timer/altera_timer.c | 13 +++++++++----
13
hw/arm/gumstix.c | 27 ++++++++++++++-------------
12
1 file changed, 9 insertions(+), 4 deletions(-)
14
1 file changed, 14 insertions(+), 13 deletions(-)
13
15
14
diff --git a/hw/timer/altera_timer.c b/hw/timer/altera_timer.c
16
diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c
15
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/altera_timer.c
18
--- a/hw/arm/gumstix.c
17
+++ b/hw/timer/altera_timer.c
19
+++ b/hw/arm/gumstix.c
18
@@ -XXX,XX +XXX,XX @@
20
@@ -XXX,XX +XXX,XX @@
19
*/
21
*/
20
22
21
#include "qemu/osdep.h"
23
#include "qemu/osdep.h"
22
-#include "qemu/main-loop.h"
24
+#include "qemu/units.h"
23
#include "qemu/module.h"
25
#include "qemu/error-report.h"
24
#include "qapi/error.h"
26
#include "hw/arm/pxa.h"
25
27
#include "net/net.h"
26
@@ -XXX,XX +XXX,XX @@ typedef struct AlteraTimer {
28
@@ -XXX,XX +XXX,XX @@
27
MemoryRegion mmio;
29
#include "sysemu/qtest.h"
28
qemu_irq irq;
30
#include "cpu.h"
29
uint32_t freq_hz;
31
30
- QEMUBH *bh;
32
-static const int sector_len = 128 * 1024;
31
ptimer_state *ptimer;
33
+#define CONNEX_FLASH_SIZE (16 * MiB)
32
uint32_t regs[R_MAX];
34
+#define CONNEX_RAM_SIZE (64 * MiB)
33
} AlteraTimer;
35
+
34
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
36
+#define VERDEX_FLASH_SIZE (32 * MiB)
35
break;
37
+#define VERDEX_RAM_SIZE (256 * MiB)
36
38
+
37
case R_CONTROL:
39
+#define FLASH_SECTOR_SIZE (128 * KiB)
38
+ ptimer_transaction_begin(t->ptimer);
40
39
t->regs[R_CONTROL] = value & (CONTROL_ITO | CONTROL_CONT);
41
static void connex_init(MachineState *machine)
40
if ((value & CONTROL_START) &&
42
{
41
!(t->regs[R_STATUS] & STATUS_RUN)) {
43
PXA2xxState *cpu;
42
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
44
DriveInfo *dinfo;
43
ptimer_stop(t->ptimer);
45
44
t->regs[R_STATUS] &= ~STATUS_RUN;
46
- uint32_t connex_rom = 0x01000000;
45
}
47
- uint32_t connex_ram = 0x04000000;
46
+ ptimer_transaction_commit(t->ptimer);
48
-
47
break;
49
- cpu = pxa255_init(connex_ram);
48
50
+ cpu = pxa255_init(CONNEX_RAM_SIZE);
49
case R_PERIODL:
51
50
case R_PERIODH:
52
dinfo = drive_get(IF_PFLASH, 0, 0);
51
+ ptimer_transaction_begin(t->ptimer);
53
if (!dinfo && !qtest_enabled()) {
52
t->regs[addr] = value & 0xFFFF;
54
@@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine)
53
if (t->regs[R_STATUS] & STATUS_RUN) {
54
ptimer_stop(t->ptimer);
55
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
56
}
57
tvalue = (t->regs[R_PERIODH] << 16) | t->regs[R_PERIODL];
58
ptimer_set_limit(t->ptimer, tvalue + 1, 1);
59
+ ptimer_transaction_commit(t->ptimer);
60
break;
61
62
case R_SNAPL:
63
@@ -XXX,XX +XXX,XX @@ static void altera_timer_realize(DeviceState *dev, Error **errp)
64
return;
65
}
55
}
66
56
67
- t->bh = qemu_bh_new(timer_hit, t);
57
/* Numonyx RC28F128J3F75 */
68
- t->ptimer = ptimer_init_with_bh(t->bh, PTIMER_POLICY_DEFAULT);
58
- if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom,
69
+ t->ptimer = ptimer_init(timer_hit, t, PTIMER_POLICY_DEFAULT);
59
+ if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE,
70
+ ptimer_transaction_begin(t->ptimer);
60
dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
71
ptimer_set_freq(t->ptimer, t->freq_hz);
61
- sector_len, 2, 0, 0, 0, 0, 0)) {
72
+ ptimer_transaction_commit(t->ptimer);
62
+ FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) {
73
63
error_report("Error registering flash memory");
74
memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t,
64
exit(1);
75
TYPE_ALTERA_TIMER, R_MAX * sizeof(uint32_t));
65
}
76
@@ -XXX,XX +XXX,XX @@ static void altera_timer_reset(DeviceState *dev)
66
@@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine)
77
{
67
PXA2xxState *cpu;
78
AlteraTimer *t = ALTERA_TIMER(dev);
68
DriveInfo *dinfo;
79
69
80
+ ptimer_transaction_begin(t->ptimer);
70
- uint32_t verdex_rom = 0x02000000;
81
ptimer_stop(t->ptimer);
71
- uint32_t verdex_ram = 0x10000000;
82
ptimer_set_limit(t->ptimer, 0xffffffff, 1);
72
-
83
+ ptimer_transaction_commit(t->ptimer);
73
- cpu = pxa270_init(verdex_ram, machine->cpu_type);
84
memset(t->regs, 0, sizeof(t->regs));
74
+ cpu = pxa270_init(VERDEX_RAM_SIZE, machine->cpu_type);
85
}
75
86
76
dinfo = drive_get(IF_PFLASH, 0, 0);
77
if (!dinfo && !qtest_enabled()) {
78
@@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine)
79
}
80
81
/* Micron RC28F256P30TFA */
82
- if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom,
83
+ if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE,
84
dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
85
- sector_len, 2, 0, 0, 0, 0, 0)) {
86
+ FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) {
87
error_report("Error registering flash memory");
88
exit(1);
89
}
87
--
90
--
88
2.20.1
91
2.34.1
89
92
90
93
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Hoist the variable load for PSTATE into the existing test vs is_a64.
3
IEC binary prefixes ease code review: the unit is explicit.
4
4
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
Add the FLASH_SECTOR_SIZE definition.
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
7
Message-id: 20191018174431.1784-11-richard.henderson@linaro.org
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20230109115316.2235-8-philmd@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
11
---
10
target/arm/helper.c | 20 ++++++++------------
12
hw/arm/mainstone.c | 18 ++++++++++--------
11
1 file changed, 8 insertions(+), 12 deletions(-)
13
1 file changed, 10 insertions(+), 8 deletions(-)
12
14
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c
14
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/helper.c
17
--- a/hw/arm/mainstone.c
16
+++ b/target/arm/helper.c
18
+++ b/hw/arm/mainstone.c
17
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
19
@@ -XXX,XX +XXX,XX @@
18
ARMMMUIdx mmu_idx = arm_mmu_idx(env);
20
* GNU GPL, version 2 or (at your option) any later version.
19
int current_el = arm_current_el(env);
21
*/
20
int fp_el = fp_exception_el(env, current_el);
22
#include "qemu/osdep.h"
21
- uint32_t flags;
23
+#include "qemu/units.h"
22
+ uint32_t flags, pstate_for_ss;
24
#include "qemu/error-report.h"
23
25
#include "qapi/error.h"
24
if (is_a64(env)) {
26
#include "hw/arm/pxa.h"
25
*pc = env->pc;
27
@@ -XXX,XX +XXX,XX @@ static const struct keymap map[0xE0] = {
26
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
28
27
if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
29
enum mainstone_model_e { mainstone };
28
flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype);
30
31
-#define MAINSTONE_RAM    0x04000000
32
-#define MAINSTONE_ROM    0x00800000
33
-#define MAINSTONE_FLASH    0x02000000
34
+#define MAINSTONE_RAM_SIZE (64 * MiB)
35
+#define MAINSTONE_ROM_SIZE (8 * MiB)
36
+#define MAINSTONE_FLASH_SIZE (32 * MiB)
37
38
static struct arm_boot_info mainstone_binfo = {
39
.loader_start = PXA2XX_SDRAM_BASE,
40
- .ram_size = 0x04000000,
41
+ .ram_size = MAINSTONE_RAM_SIZE,
42
};
43
44
+#define FLASH_SECTOR_SIZE (256 * KiB)
45
+
46
static void mainstone_common_init(MachineState *machine,
47
enum mainstone_model_e model, int arm_id)
48
{
49
- uint32_t sector_len = 256 * 1024;
50
hwaddr mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 };
51
PXA2xxState *mpu;
52
DeviceState *mst_irq;
53
@@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine,
54
55
/* Setup CPU & memory */
56
mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type);
57
- memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM,
58
+ memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM_SIZE,
59
&error_fatal);
60
memory_region_add_subregion(get_system_memory(), 0x00000000, rom);
61
62
@@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine,
63
dinfo = drive_get(IF_PFLASH, 0, i);
64
if (!pflash_cfi01_register(mainstone_flash_base[i],
65
i ? "mainstone.flash1" : "mainstone.flash0",
66
- MAINSTONE_FLASH,
67
+ MAINSTONE_FLASH_SIZE,
68
dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
69
- sector_len, 4, 0, 0, 0, 0, 0)) {
70
+ FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) {
71
error_report("Error registering flash memory");
72
exit(1);
29
}
73
}
30
+ pstate_for_ss = env->pstate;
31
} else {
32
*pc = env->regs[15];
33
34
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
35
|| arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
36
flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
37
}
38
+ pstate_for_ss = env->uncached_cpsr;
39
}
40
41
- /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
42
+ /*
43
+ * The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
44
* states defined in the ARM ARM for software singlestep:
45
* SS_ACTIVE PSTATE.SS State
46
* 0 x Inactive (the TB flag for SS is always 0)
47
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
48
* 1 1 Active-not-pending
49
* SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB.
50
*/
51
- if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) {
52
- if (is_a64(env)) {
53
- if (env->pstate & PSTATE_SS) {
54
- flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1);
55
- }
56
- } else {
57
- if (env->uncached_cpsr & PSTATE_SS) {
58
- flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1);
59
- }
60
- }
61
+ if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE) &&
62
+ (pstate_for_ss & PSTATE_SS)) {
63
+ flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1);
64
}
65
66
*pflags = flags;
67
--
74
--
68
2.20.1
75
2.34.1
69
76
70
77
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
IEC binary prefixes ease code review: the unit is explicit.
3
IEC binary prefixes ease code review: the unit is explicit.
4
4
5
Add the FLASH_SECTOR_SIZE definition.
6
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20230109115316.2235-9-philmd@linaro.org
7
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
8
Message-id: 20191021190653.9511-2-philmd@redhat.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
---
11
hw/arm/xilinx_zynq.c | 3 ++-
12
hw/arm/musicpal.c | 9 ++++++---
12
1 file changed, 2 insertions(+), 1 deletion(-)
13
1 file changed, 6 insertions(+), 3 deletions(-)
13
14
14
diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c
15
diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c
15
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/arm/xilinx_zynq.c
17
--- a/hw/arm/musicpal.c
17
+++ b/hw/arm/xilinx_zynq.c
18
+++ b/hw/arm/musicpal.c
18
@@ -XXX,XX +XXX,XX @@
19
@@ -XXX,XX +XXX,XX @@
19
*/
20
*/
20
21
21
#include "qemu/osdep.h"
22
#include "qemu/osdep.h"
22
+#include "qemu/units.h"
23
+#include "qemu/units.h"
23
#include "qapi/error.h"
24
#include "qapi/error.h"
24
#include "cpu.h"
25
#include "cpu.h"
25
#include "hw/sysbus.h"
26
#include "hw/sysbus.h"
26
@@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine)
27
@@ -XXX,XX +XXX,XX @@ static const TypeInfo musicpal_key_info = {
27
memory_region_add_subregion(address_space_mem, 0, ext_ram);
28
.class_init = musicpal_key_class_init,
28
29
};
29
/* 256K of on-chip memory */
30
30
- memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10,
31
+#define FLASH_SECTOR_SIZE (64 * KiB)
31
+ memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 * KiB,
32
+
32
&error_fatal);
33
static struct arm_boot_info musicpal_binfo = {
33
memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
34
.loader_start = 0x0,
34
35
.board_id = 0x20e,
36
@@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine)
37
BlockBackend *blk = blk_by_legacy_dinfo(dinfo);
38
39
flash_size = blk_getlength(blk);
40
- if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
41
- flash_size != 32*1024*1024) {
42
+ if (flash_size != 8 * MiB && flash_size != 16 * MiB &&
43
+ flash_size != 32 * MiB) {
44
error_report("Invalid flash image size");
45
exit(1);
46
}
47
@@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine)
48
*/
49
pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX,
50
"musicpal.flash", flash_size,
51
- blk, 0x10000,
52
+ blk, FLASH_SECTOR_SIZE,
53
MP_FLASH_SIZE_MAX / flash_size,
54
2, 0x00BF, 0x236D, 0x0000, 0x0000,
55
0x5555, 0x2AAA, 0);
35
--
56
--
36
2.20.1
57
2.34.1
37
58
38
59
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
We do not need to compute any of these values for M-profile.
3
The total_ram_v1/total_ram_v2 definitions were never used.
4
Further, XSCALE_CPAR overlaps VECSTRIDE so obviously the two
5
sets must be mutually exclusive.
6
4
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20191018174431.1784-10-richard.henderson@linaro.org
7
Message-id: 20230109115316.2235-10-philmd@linaro.org
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
9
---
12
target/arm/helper.c | 21 ++++++++++++++-------
10
hw/arm/omap_sx1.c | 2 --
13
1 file changed, 14 insertions(+), 7 deletions(-)
11
1 file changed, 2 deletions(-)
14
12
15
diff --git a/target/arm/helper.c b/target/arm/helper.c
13
diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c
16
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/helper.c
15
--- a/hw/arm/omap_sx1.c
18
+++ b/target/arm/helper.c
16
+++ b/hw/arm/omap_sx1.c
19
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
17
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = {
20
}
18
#define flash0_size    (16 * 1024 * 1024)
21
} else {
19
#define flash1_size    ( 8 * 1024 * 1024)
22
flags = rebuild_hflags_a32(env, fp_el, mmu_idx);
20
#define flash2_size    (32 * 1024 * 1024)
23
+
21
-#define total_ram_v1    (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE)
24
+ /*
22
-#define total_ram_v2    (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE)
25
+ * Note that XSCALE_CPAR shares bits with VECSTRIDE.
23
26
+ * Note that VECLEN+VECSTRIDE are RES0 for M-profile.
24
static struct arm_boot_info sx1_binfo = {
27
+ */
25
.loader_start = OMAP_EMIFF_BASE,
28
+ if (arm_feature(env, ARM_FEATURE_XSCALE)) {
29
+ flags = FIELD_DP32(flags, TBFLAG_A32,
30
+ XSCALE_CPAR, env->cp15.c15_cpar);
31
+ } else {
32
+ flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN,
33
+ env->vfp.vec_len);
34
+ flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE,
35
+ env->vfp.vec_stride);
36
+ }
37
}
38
39
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
40
- flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len);
41
- flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride);
42
flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits);
43
if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
44
|| arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
45
flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
46
}
47
- /* Note that XSCALE_CPAR shares bits with VECSTRIDE */
48
- if (arm_feature(env, ARM_FEATURE_XSCALE)) {
49
- flags = FIELD_DP32(flags, TBFLAG_A32,
50
- XSCALE_CPAR, env->cp15.c15_cpar);
51
- }
52
}
53
54
/* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
55
--
26
--
56
2.20.1
27
2.34.1
57
28
58
29
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
There are 3 conditions that each enable this flag. M-profile always
3
IEC binary prefixes ease code review: the unit is explicit.
4
enables; A-profile with EL1 as AA64 always enables. Both of these
5
conditions can easily be cached. The final condition relies on the
6
FPEXC register which we are not prepared to cache.
7
4
8
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
9
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Message-id: 20191018174431.1784-12-richard.henderson@linaro.org
7
Message-id: 20230109115316.2235-11-philmd@linaro.org
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
9
---
13
target/arm/cpu.h | 2 +-
10
hw/arm/omap_sx1.c | 33 +++++++++++++++++----------------
14
target/arm/helper.c | 14 ++++++++++----
11
1 file changed, 17 insertions(+), 16 deletions(-)
15
2 files changed, 11 insertions(+), 5 deletions(-)
16
12
17
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
13
diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c
18
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/cpu.h
15
--- a/hw/arm/omap_sx1.c
20
+++ b/target/arm/cpu.h
16
+++ b/hw/arm/omap_sx1.c
21
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2)
17
@@ -XXX,XX +XXX,XX @@
22
* the same thing as the current security state of the processor!
18
* with this program; if not, see <http://www.gnu.org/licenses/>.
23
*/
19
*/
24
FIELD(TBFLAG_A32, NS, 6, 1)
20
#include "qemu/osdep.h"
25
-FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */
21
+#include "qemu/units.h"
26
+FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Partially cached, minus FPEXC. */
22
#include "qapi/error.h"
27
FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */
23
#include "ui/console.h"
28
FIELD(TBFLAG_A32, SCTLR_B, 16, 1)
24
#include "hw/arm/omap.h"
29
/* For M profile only, set if FPCCR.LSPACT is set */
25
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = {
30
diff --git a/target/arm/helper.c b/target/arm/helper.c
26
.endianness = DEVICE_NATIVE_ENDIAN,
31
index XXXXXXX..XXXXXXX 100644
27
};
32
--- a/target/arm/helper.c
28
33
+++ b/target/arm/helper.c
29
-#define sdram_size    0x02000000
34
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el,
30
-#define sector_size    (128 * 1024)
35
{
31
-#define flash0_size    (16 * 1024 * 1024)
36
uint32_t flags = 0;
32
-#define flash1_size    ( 8 * 1024 * 1024)
37
33
-#define flash2_size    (32 * 1024 * 1024)
38
+ /* v8M always enables the fpu. */
34
+#define SDRAM_SIZE (32 * MiB)
39
+ flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
35
+#define SECTOR_SIZE (128 * KiB)
40
+
36
+#define FLASH0_SIZE (16 * MiB)
41
if (arm_v7m_is_handler_mode(env)) {
37
+#define FLASH1_SIZE (8 * MiB)
42
flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1);
38
+#define FLASH2_SIZE (32 * MiB)
39
40
static struct arm_boot_info sx1_binfo = {
41
.loader_start = OMAP_EMIFF_BASE,
42
- .ram_size = sdram_size,
43
+ .ram_size = SDRAM_SIZE,
44
.board_id = 0x265,
45
};
46
47
@@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version)
48
static uint32_t cs3val = 0x00001139;
49
DriveInfo *dinfo;
50
int fl_idx;
51
- uint32_t flash_size = flash0_size;
52
+ uint32_t flash_size = FLASH0_SIZE;
53
54
if (machine->ram_size != mc->default_ram_size) {
55
char *sz = size_to_str(mc->default_ram_size);
56
@@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version)
43
}
57
}
44
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el,
58
45
ARMMMUIdx mmu_idx)
59
if (version == 2) {
46
{
60
- flash_size = flash2_size;
47
uint32_t flags = rebuild_hflags_aprofile(env);
61
+ flash_size = FLASH2_SIZE;
48
+
62
}
49
+ if (arm_el_is_aa64(env, 1)) {
63
50
+ flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
64
memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, machine->ram);
51
+ }
65
@@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version)
52
return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
66
if (!pflash_cfi01_register(OMAP_CS0_BASE,
67
"omap_sx1.flash0-1", flash_size,
68
blk_by_legacy_dinfo(dinfo),
69
- sector_size, 4, 0, 0, 0, 0, 0)) {
70
+ SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) {
71
fprintf(stderr, "qemu: Error registering flash memory %d.\n",
72
fl_idx);
73
}
74
@@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version)
75
(dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) {
76
MemoryRegion *flash_1 = g_new(MemoryRegion, 1);
77
memory_region_init_rom(flash_1, NULL, "omap_sx1.flash1-0",
78
- flash1_size, &error_fatal);
79
+ FLASH1_SIZE, &error_fatal);
80
memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1);
81
82
memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val,
83
- "sx1.cs1", OMAP_CS1_SIZE - flash1_size);
84
+ "sx1.cs1", OMAP_CS1_SIZE - FLASH1_SIZE);
85
memory_region_add_subregion(address_space,
86
- OMAP_CS1_BASE + flash1_size, &cs[1]);
87
+ OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]);
88
89
if (!pflash_cfi01_register(OMAP_CS1_BASE,
90
- "omap_sx1.flash1-1", flash1_size,
91
+ "omap_sx1.flash1-1", FLASH1_SIZE,
92
blk_by_legacy_dinfo(dinfo),
93
- sector_size, 4, 0, 0, 0, 0, 0)) {
94
+ SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) {
95
fprintf(stderr, "qemu: Error registering flash memory %d.\n",
96
fl_idx);
97
}
98
@@ -XXX,XX +XXX,XX @@ static void sx1_machine_v2_class_init(ObjectClass *oc, void *data)
99
mc->init = sx1_init_v2;
100
mc->ignore_memory_transaction_failures = true;
101
mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t");
102
- mc->default_ram_size = sdram_size;
103
+ mc->default_ram_size = SDRAM_SIZE;
104
mc->default_ram_id = "omap1.dram";
53
}
105
}
54
106
55
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
107
@@ -XXX,XX +XXX,XX @@ static void sx1_machine_v1_class_init(ObjectClass *oc, void *data)
56
flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE,
108
mc->init = sx1_init_v1;
57
env->vfp.vec_stride);
109
mc->ignore_memory_transaction_failures = true;
58
}
110
mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t");
59
+ if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)) {
111
- mc->default_ram_size = sdram_size;
60
+ flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
112
+ mc->default_ram_size = SDRAM_SIZE;
61
+ }
113
mc->default_ram_id = "omap1.dram";
62
}
114
}
63
64
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
65
flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits);
66
- if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
67
- || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
68
- flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
69
- }
70
pstate_for_ss = env->uncached_cpsr;
71
}
72
115
73
--
116
--
74
2.20.1
117
2.34.1
75
118
76
119
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
IEC binary prefixes ease code review: the unit is explicit.
3
IEC binary prefixes ease code review: the unit is explicit.
4
4
5
Add the FLASH_SECTOR_SIZE definition.
6
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20230109115316.2235-12-philmd@linaro.org
7
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
8
Message-id: 20191021190653.9511-3-philmd@redhat.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
---
11
hw/arm/mps2-tz.c | 3 ++-
12
hw/arm/z2.c | 6 ++++--
12
hw/arm/mps2.c | 3 ++-
13
1 file changed, 4 insertions(+), 2 deletions(-)
13
2 files changed, 4 insertions(+), 2 deletions(-)
14
14
15
diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c
15
diff --git a/hw/arm/z2.c b/hw/arm/z2.c
16
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/arm/mps2-tz.c
17
--- a/hw/arm/z2.c
18
+++ b/hw/arm/mps2-tz.c
18
+++ b/hw/arm/z2.c
19
@@ -XXX,XX +XXX,XX @@
19
@@ -XXX,XX +XXX,XX @@
20
*/
20
*/
21
21
22
#include "qemu/osdep.h"
22
#include "qemu/osdep.h"
23
+#include "qemu/units.h"
23
+#include "qemu/units.h"
24
#include "qapi/error.h"
24
#include "hw/arm/pxa.h"
25
#include "qemu/error-report.h"
26
#include "hw/arm/boot.h"
25
#include "hw/arm/boot.h"
27
@@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine)
26
#include "hw/i2c/i2c.h"
28
* call the 16MB our "system memory", as it's the largest lump.
27
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = {
29
*/
28
.class_init = aer915_class_init,
30
memory_region_allocate_system_memory(&mms->psram,
29
};
31
- NULL, "mps.ram", 0x01000000);
30
32
+ NULL, "mps.ram", 16 * MiB);
31
+#define FLASH_SECTOR_SIZE (64 * KiB)
33
memory_region_add_subregion(system_memory, 0x80000000, &mms->psram);
32
+
34
33
static void z2_init(MachineState *machine)
35
/* The overflow IRQs for all UARTs are ORed together.
34
{
36
diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c
35
- uint32_t sector_len = 0x10000;
37
index XXXXXXX..XXXXXXX 100644
36
PXA2xxState *mpu;
38
--- a/hw/arm/mps2.c
37
DriveInfo *dinfo;
39
+++ b/hw/arm/mps2.c
38
void *z2_lcd;
40
@@ -XXX,XX +XXX,XX @@
39
@@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine)
41
*/
40
dinfo = drive_get(IF_PFLASH, 0, 0);
42
41
if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE,
43
#include "qemu/osdep.h"
42
dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
44
+#include "qemu/units.h"
43
- sector_len, 4, 0, 0, 0, 0, 0)) {
45
#include "qapi/error.h"
44
+ FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) {
46
#include "qemu/error-report.h"
45
error_report("Error registering flash memory");
47
#include "hw/arm/boot.h"
46
exit(1);
48
@@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine)
47
}
49
* zbt_boot_ctrl is always zero).
50
*/
51
memory_region_allocate_system_memory(&mms->psram,
52
- NULL, "mps.ram", 0x1000000);
53
+ NULL, "mps.ram", 16 * MiB);
54
memory_region_add_subregion(system_memory, 0x21000000, &mms->psram);
55
56
switch (mmc->fpga_type) {
57
--
48
--
58
2.20.1
49
2.34.1
59
50
60
51
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Create a function to compute the values of the TBFLAG_A32 bits
3
Upon introduction in commit b8433303fb ("Set proper device-width
4
that will be cached, and are used by all profiles.
4
for vexpress flash"), ve_pflash_cfi01_register() was calling
5
qdev_init_nofail() which can not fail. This call was later
6
converted with a script to use &error_fatal, still unable to
7
fail. Remove the unreachable code.
5
8
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
9
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191018174431.1784-4-richard.henderson@linaro.org
11
Message-id: 20230109115316.2235-13-philmd@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
13
---
11
target/arm/helper.c | 16 +++++++++++-----
14
hw/arm/vexpress.c | 10 +---------
12
1 file changed, 11 insertions(+), 5 deletions(-)
15
1 file changed, 1 insertion(+), 9 deletions(-)
13
16
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
17
diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c
15
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
19
--- a/hw/arm/vexpress.c
17
+++ b/target/arm/helper.c
20
+++ b/hw/arm/vexpress.c
18
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
21
@@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine)
19
return flags;
22
dinfo = drive_get(IF_PFLASH, 0, 0);
20
}
23
pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0",
21
24
dinfo);
22
+static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el,
25
- if (!pflash0) {
23
+ ARMMMUIdx mmu_idx, uint32_t flags)
26
- error_report("vexpress: error registering flash 0");
24
+{
27
- exit(1);
25
+ flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env));
28
- }
26
+ flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env));
29
27
+
30
if (map[VE_NORFLASHALIAS] != -1) {
28
+ return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
31
/* Map flash 0 as an alias into low memory */
29
+}
32
@@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine)
30
+
31
static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
32
ARMMMUIdx mmu_idx)
33
{
34
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
35
ARMMMUIdx mmu_idx = arm_mmu_idx(env);
36
int current_el = arm_current_el(env);
37
int fp_el = fp_exception_el(env, current_el);
38
- uint32_t flags = 0;
39
+ uint32_t flags;
40
41
if (is_a64(env)) {
42
*pc = env->pc;
43
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
44
}
45
} else {
46
*pc = env->regs[15];
47
+ flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
48
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
49
flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len);
50
flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride);
51
flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits);
52
- flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env));
53
- flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env));
54
if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
55
|| arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
56
flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
57
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
58
flags = FIELD_DP32(flags, TBFLAG_A32,
59
XSCALE_CPAR, env->cp15.c15_cpar);
60
}
61
-
62
- flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags);
63
}
33
}
64
34
65
/* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
35
dinfo = drive_get(IF_PFLASH, 0, 1);
36
- if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1",
37
- dinfo)) {
38
- error_report("vexpress: error registering flash 1");
39
- exit(1);
40
- }
41
+ ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo);
42
43
sram_size = 0x2000000;
44
memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size,
66
--
45
--
67
2.20.1
46
2.34.1
68
47
69
48
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Create a function to compute the values of the TBFLAG_ANY bits
3
Since its QOM'ification in commit 368a354f02 ("pflash_cfi0x:
4
that will be cached. For now, the env->hflags variable is not
4
QOMified") the pflash_cfi01_register() function does not fail.
5
used, and the results are fed back to cpu_get_tb_cpu_state.
6
5
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
This call was later converted with a script to use &error_fatal,
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
still unable to fail. Remove the unreachable code.
9
Message-id: 20191018174431.1784-2-richard.henderson@linaro.org
8
9
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
11
Message-id: 20230109115316.2235-14-philmd@linaro.org
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
13
---
12
target/arm/cpu.h | 29 ++++++++++++++++++-----------
14
hw/arm/gumstix.c | 18 ++++++------------
13
target/arm/helper.c | 26 +++++++++++++++++++-------
15
hw/arm/mainstone.c | 13 +++++--------
14
2 files changed, 37 insertions(+), 18 deletions(-)
16
hw/arm/omap_sx1.c | 22 ++++++++--------------
17
hw/arm/versatilepb.c | 6 ++----
18
hw/arm/z2.c | 9 +++------
19
5 files changed, 24 insertions(+), 44 deletions(-)
15
20
16
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
21
diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c
17
index XXXXXXX..XXXXXXX 100644
22
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/cpu.h
23
--- a/hw/arm/gumstix.c
19
+++ b/target/arm/cpu.h
24
+++ b/hw/arm/gumstix.c
20
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
25
@@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine)
21
uint32_t pstate;
26
}
22
uint32_t aarch64; /* 1 if CPU is in aarch64 state; inverse of PSTATE.nRW */
27
23
28
/* Numonyx RC28F128J3F75 */
24
+ /* Cached TBFLAGS state. See below for which bits are included. */
29
- if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE,
25
+ uint32_t hflags;
30
- dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
26
+
31
- FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) {
27
/* Frequently accessed CPSR bits are stored separately for efficiency.
32
- error_report("Error registering flash memory");
28
This contains all the other bits. Use cpsr_{read,write} to access
33
- exit(1);
29
the whole CPSR. */
34
- }
30
@@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU;
35
+ pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE,
31
36
+ dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
32
#include "exec/cpu-all.h"
37
+ FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0);
33
38
34
-/* Bit usage in the TB flags field: bit 31 indicates whether we are
39
/* Interrupt line of NIC is connected to GPIO line 36 */
35
+/*
40
smc91c111_init(&nd_table[0], 0x04000300,
36
+ * Bit usage in the TB flags field: bit 31 indicates whether we are
41
@@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine)
37
* in 32 or 64 bit mode. The meaning of the other bits depends on that.
42
}
38
* We put flags which are shared between 32 and 64 bit mode at the top
43
39
* of the word, and flags which apply to only one mode at the bottom.
44
/* Micron RC28F256P30TFA */
40
+ *
45
- if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE,
41
+ * Unless otherwise noted, these bits are cached in env->hflags.
46
- dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
42
*/
47
- FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) {
43
FIELD(TBFLAG_ANY, AARCH64_STATE, 31, 1)
48
- error_report("Error registering flash memory");
44
FIELD(TBFLAG_ANY, MMUIDX, 28, 3)
49
- exit(1);
45
FIELD(TBFLAG_ANY, SS_ACTIVE, 27, 1)
50
- }
46
-FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1)
51
+ pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE,
47
+FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) /* Not cached. */
52
+ dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
48
/* Target EL if we take a floating-point-disabled exception */
53
+ FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0);
49
FIELD(TBFLAG_ANY, FPEXC_EL, 24, 2)
54
50
FIELD(TBFLAG_ANY, BE_DATA, 23, 1)
55
/* Interrupt line of NIC is connected to GPIO line 99 */
51
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1)
56
smc91c111_init(&nd_table[0], 0x04000300,
52
FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 21, 2)
57
diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c
53
54
/* Bit usage when in AArch32 state: */
55
-FIELD(TBFLAG_A32, THUMB, 0, 1)
56
-FIELD(TBFLAG_A32, VECLEN, 1, 3)
57
-FIELD(TBFLAG_A32, VECSTRIDE, 4, 2)
58
+FIELD(TBFLAG_A32, THUMB, 0, 1) /* Not cached. */
59
+FIELD(TBFLAG_A32, VECLEN, 1, 3) /* Not cached. */
60
+FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) /* Not cached. */
61
/*
62
* We store the bottom two bits of the CPAR as TB flags and handle
63
* checks on the other bits at runtime. This shares the same bits as
64
* VECSTRIDE, which is OK as no XScale CPU has VFP.
65
+ * Not cached, because VECLEN+VECSTRIDE are not cached.
66
*/
67
FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2)
68
/*
69
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2)
70
* the same thing as the current security state of the processor!
71
*/
72
FIELD(TBFLAG_A32, NS, 6, 1)
73
-FIELD(TBFLAG_A32, VFPEN, 7, 1)
74
-FIELD(TBFLAG_A32, CONDEXEC, 8, 8)
75
+FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */
76
+FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */
77
FIELD(TBFLAG_A32, SCTLR_B, 16, 1)
78
/* For M profile only, set if FPCCR.LSPACT is set */
79
-FIELD(TBFLAG_A32, LSPACT, 18, 1)
80
+FIELD(TBFLAG_A32, LSPACT, 18, 1) /* Not cached. */
81
/* For M profile only, set if we must create a new FP context */
82
-FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1)
83
+FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) /* Not cached. */
84
/* For M profile only, set if FPCCR.S does not match current security state */
85
-FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1)
86
+FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) /* Not cached. */
87
/* For M profile only, Handler (ie not Thread) mode */
88
FIELD(TBFLAG_A32, HANDLER, 21, 1)
89
/* For M profile only, whether we should generate stack-limit checks */
90
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, SVEEXC_EL, 2, 2)
91
FIELD(TBFLAG_A64, ZCR_LEN, 4, 4)
92
FIELD(TBFLAG_A64, PAUTH_ACTIVE, 8, 1)
93
FIELD(TBFLAG_A64, BT, 9, 1)
94
-FIELD(TBFLAG_A64, BTYPE, 10, 2)
95
+FIELD(TBFLAG_A64, BTYPE, 10, 2) /* Not cached. */
96
FIELD(TBFLAG_A64, TBID, 12, 2)
97
98
static inline bool bswap_code(bool sctlr_b)
99
diff --git a/target/arm/helper.c b/target/arm/helper.c
100
index XXXXXXX..XXXXXXX 100644
58
index XXXXXXX..XXXXXXX 100644
101
--- a/target/arm/helper.c
59
--- a/hw/arm/mainstone.c
102
+++ b/target/arm/helper.c
60
+++ b/hw/arm/mainstone.c
103
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_stage1_mmu_idx(CPUARMState *env)
61
@@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine,
104
}
62
/* There are two 32MiB flash devices on the board */
105
#endif
63
for (i = 0; i < 2; i ++) {
106
64
dinfo = drive_get(IF_PFLASH, 0, i);
107
+static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
65
- if (!pflash_cfi01_register(mainstone_flash_base[i],
108
+ ARMMMUIdx mmu_idx, uint32_t flags)
66
- i ? "mainstone.flash1" : "mainstone.flash0",
109
+{
67
- MAINSTONE_FLASH_SIZE,
110
+ flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el);
68
- dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
111
+ flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX,
69
- FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) {
112
+ arm_to_core_mmu_idx(mmu_idx));
70
- error_report("Error registering flash memory");
113
+
71
- exit(1);
114
+ if (arm_cpu_data_is_big_endian(env)) {
72
- }
115
+ flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
73
+ pflash_cfi01_register(mainstone_flash_base[i],
116
+ }
74
+ i ? "mainstone.flash1" : "mainstone.flash0",
117
+ if (arm_singlestep_active(env)) {
75
+ MAINSTONE_FLASH_SIZE,
118
+ flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1);
76
+ dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
119
+ }
77
+ FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0);
120
+ return flags;
121
+}
122
+
123
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
124
target_ulong *cs_base, uint32_t *pflags)
125
{
126
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
127
}
128
}
78
}
129
79
130
- flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx));
80
mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS,
131
+ flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags);
81
diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c
132
82
index XXXXXXX..XXXXXXX 100644
133
/* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
83
--- a/hw/arm/omap_sx1.c
134
* states defined in the ARM ARM for software singlestep:
84
+++ b/hw/arm/omap_sx1.c
135
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
85
@@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version)
136
* 0 x Inactive (the TB flag for SS is always 0)
86
137
* 1 0 Active-pending
87
fl_idx = 0;
138
* 1 1 Active-not-pending
88
if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) {
139
+ * SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB.
89
- if (!pflash_cfi01_register(OMAP_CS0_BASE,
140
*/
90
- "omap_sx1.flash0-1", flash_size,
141
- if (arm_singlestep_active(env)) {
91
- blk_by_legacy_dinfo(dinfo),
142
- flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1);
92
- SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) {
143
+ if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) {
93
- fprintf(stderr, "qemu: Error registering flash memory %d.\n",
144
if (is_a64(env)) {
94
- fl_idx);
145
if (env->pstate & PSTATE_SS) {
95
- }
146
flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1);
96
+ pflash_cfi01_register(OMAP_CS0_BASE,
147
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
97
+ "omap_sx1.flash0-1", flash_size,
148
}
98
+ blk_by_legacy_dinfo(dinfo),
149
}
99
+ SECTOR_SIZE, 4, 0, 0, 0, 0, 0);
100
fl_idx++;
150
}
101
}
151
- if (arm_cpu_data_is_big_endian(env)) {
102
152
- flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
103
@@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version)
104
memory_region_add_subregion(address_space,
105
OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]);
106
107
- if (!pflash_cfi01_register(OMAP_CS1_BASE,
108
- "omap_sx1.flash1-1", FLASH1_SIZE,
109
- blk_by_legacy_dinfo(dinfo),
110
- SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) {
111
- fprintf(stderr, "qemu: Error registering flash memory %d.\n",
112
- fl_idx);
113
- }
114
+ pflash_cfi01_register(OMAP_CS1_BASE,
115
+ "omap_sx1.flash1-1", FLASH1_SIZE,
116
+ blk_by_legacy_dinfo(dinfo),
117
+ SECTOR_SIZE, 4, 0, 0, 0, 0, 0);
118
fl_idx++;
119
} else {
120
memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val,
121
diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c
122
index XXXXXXX..XXXXXXX 100644
123
--- a/hw/arm/versatilepb.c
124
+++ b/hw/arm/versatilepb.c
125
@@ -XXX,XX +XXX,XX @@ static void versatile_init(MachineState *machine, int board_id)
126
/* 0x34000000 NOR Flash */
127
128
dinfo = drive_get(IF_PFLASH, 0, 0);
129
- if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash",
130
+ pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash",
131
VERSATILE_FLASH_SIZE,
132
dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
133
VERSATILE_FLASH_SECT_SIZE,
134
- 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) {
135
- fprintf(stderr, "qemu: Error registering flash memory.\n");
153
- }
136
- }
154
- flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el);
137
+ 4, 0x0089, 0x0018, 0x0000, 0x0, 0);
155
138
156
if (arm_v7m_is_handler_mode(env)) {
139
versatile_binfo.ram_size = machine->ram_size;
157
flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1);
140
versatile_binfo.board_id = board_id;
141
diff --git a/hw/arm/z2.c b/hw/arm/z2.c
142
index XXXXXXX..XXXXXXX 100644
143
--- a/hw/arm/z2.c
144
+++ b/hw/arm/z2.c
145
@@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine)
146
mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type);
147
148
dinfo = drive_get(IF_PFLASH, 0, 0);
149
- if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE,
150
- dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
151
- FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) {
152
- error_report("Error registering flash memory");
153
- exit(1);
154
- }
155
+ pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE,
156
+ dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
157
+ FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0);
158
159
/* setup keypad */
160
pxa27x_register_keypad(mpu->kp, map, 0x100);
158
--
161
--
159
2.20.1
162
2.34.1
160
163
161
164
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Currently a trivial wrapper for rebuild_hflags_common_32.
3
To avoid forward-declaring PXA2xxI2CState, declare
4
PXA2XX_I2C before its use in pxa2xx_i2c_init() prototype.
4
5
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191018174431.1784-8-richard.henderson@linaro.org
8
Message-id: 20230109140306.23161-2-philmd@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
---
10
target/arm/helper.c | 8 +++++++-
11
include/hw/arm/pxa.h | 6 +++---
11
1 file changed, 7 insertions(+), 1 deletion(-)
12
1 file changed, 3 insertions(+), 3 deletions(-)
12
13
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
14
diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h
14
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/helper.c
16
--- a/include/hw/arm/pxa.h
16
+++ b/target/arm/helper.c
17
+++ b/include/hw/arm/pxa.h
17
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el,
18
@@ -XXX,XX +XXX,XX @@ void pxa27x_register_keypad(PXA2xxKeyPadState *kp,
18
return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
19
const struct keymap *map, int size);
19
}
20
20
21
/* pxa2xx.c */
21
+static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el,
22
-typedef struct PXA2xxI2CState PXA2xxI2CState;
22
+ ARMMMUIdx mmu_idx)
23
+#define TYPE_PXA2XX_I2C "pxa2xx_i2c"
23
+{
24
+OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C)
24
+ return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
25
+}
26
+
25
+
27
static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
26
PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base,
28
ARMMMUIdx mmu_idx)
27
qemu_irq irq, uint32_t page_size);
29
{
28
I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s);
30
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
29
31
flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
30
-#define TYPE_PXA2XX_I2C "pxa2xx_i2c"
32
}
31
typedef struct PXA2xxI2SState PXA2xxI2SState;
33
} else {
32
-OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C)
34
- flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
33
35
+ flags = rebuild_hflags_a32(env, fp_el, mmu_idx);
34
#define TYPE_PXA2XX_FIR "pxa2xx-fir"
36
}
35
OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxFIrState, PXA2XX_FIR)
37
38
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
39
--
36
--
40
2.20.1
37
2.34.1
41
38
42
39
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
This file keeps the various QDev blocks separated by comments.
3
Add a local 'struct omap_gpif_s *' variable to improve readability.
4
(This also eases next commit conversion).
4
5
5
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
6
Reviewed-by: Cleber Rosa <crosa@redhat.com>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191005154748.21718-3-f4bug@amsat.org
8
Message-id: 20230109140306.23161-3-philmd@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
---
10
hw/sd/sdhci.c | 3 ++-
11
hw/gpio/omap_gpio.c | 3 ++-
11
1 file changed, 2 insertions(+), 1 deletion(-)
12
1 file changed, 2 insertions(+), 1 deletion(-)
12
13
13
diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c
14
diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c
14
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/sd/sdhci.c
16
--- a/hw/gpio/omap_gpio.c
16
+++ b/hw/sd/sdhci.c
17
+++ b/hw/gpio/omap_gpio.c
17
@@ -XXX,XX +XXX,XX @@ static const TypeInfo sdhci_bus_info = {
18
@@ -XXX,XX +XXX,XX @@ struct omap_gpif_s {
18
.class_init = sdhci_bus_class_init,
19
/* General-Purpose I/O of OMAP1 */
19
};
20
static void omap_gpio_set(void *opaque, int line, int level)
20
21
+/* --- qdev i.MX eSDHC --- */
22
+
23
static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
24
{
21
{
25
SDHCIState *s = SYSBUS_SDHCI(opaque);
22
- struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1;
26
@@ -XXX,XX +XXX,XX @@ usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
23
+ struct omap_gpif_s *p = opaque;
27
}
24
+ struct omap_gpio_s *s = &p->omap1;
28
}
25
uint16_t prev = s->inputs;
29
26
30
-
27
if (level)
31
static const MemoryRegionOps usdhc_mmio_ops = {
32
.read = usdhc_read,
33
.write = usdhc_write,
34
--
28
--
35
2.20.1
29
2.34.1
36
30
37
31
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
The SDRAM is incorrectly created in the OMAP310 SoC.
3
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
4
Move its creation in the board code, this will later allow the
5
board to have the QOM ownership of the RAM.
6
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
5
Message-id: 20230109140306.23161-4-philmd@linaro.org
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
10
Message-id: 20191021190653.9511-6-philmd@redhat.com
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
7
---
13
include/hw/arm/omap.h | 6 ++----
8
hw/arm/omap1.c | 115 ++++++++++++++++++--------------------
14
hw/arm/omap1.c | 12 +++++-------
9
hw/arm/omap2.c | 40 ++++++-------
15
hw/arm/omap_sx1.c | 8 ++++++--
10
hw/arm/omap_sx1.c | 2 +-
16
hw/arm/palm.c | 8 ++++++--
11
hw/arm/palm.c | 2 +-
17
4 files changed, 19 insertions(+), 15 deletions(-)
12
hw/char/omap_uart.c | 7 +--
13
hw/display/omap_dss.c | 15 +++--
14
hw/display/omap_lcdc.c | 9 ++-
15
hw/dma/omap_dma.c | 15 +++--
16
hw/gpio/omap_gpio.c | 15 +++--
17
hw/intc/omap_intc.c | 12 ++--
18
hw/misc/omap_gpmc.c | 12 ++--
19
hw/misc/omap_l4.c | 7 +--
20
hw/misc/omap_sdrc.c | 7 +--
21
hw/misc/omap_tap.c | 5 +-
22
hw/sd/omap_mmc.c | 9 ++-
23
hw/ssi/omap_spi.c | 7 +--
24
hw/timer/omap_gptimer.c | 22 ++++----
25
hw/timer/omap_synctimer.c | 4 +-
26
18 files changed, 142 insertions(+), 163 deletions(-)
18
27
19
diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h
20
index XXXXXXX..XXXXXXX 100644
21
--- a/include/hw/arm/omap.h
22
+++ b/include/hw/arm/omap.h
23
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s {
24
MemoryRegion mpui_io_iomem;
25
MemoryRegion tap_iomem;
26
MemoryRegion imif_ram;
27
- MemoryRegion emiff_ram;
28
MemoryRegion sram;
29
30
struct omap_dma_port_if_s {
31
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s {
32
hwaddr addr);
33
} port[__omap_dma_port_last];
34
35
- unsigned long sdram_size;
36
+ uint64_t sdram_size;
37
unsigned long sram_size;
38
39
/* MPUI-TIPB peripherals */
40
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s {
41
};
42
43
/* omap1.c */
44
-struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
45
- unsigned long sdram_size,
46
+struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *sdram,
47
const char *core);
48
49
/* omap2.c */
50
diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c
28
diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c
51
index XXXXXXX..XXXXXXX 100644
29
index XXXXXXX..XXXXXXX 100644
52
--- a/hw/arm/omap1.c
30
--- a/hw/arm/omap1.c
53
+++ b/hw/arm/omap1.c
31
+++ b/hw/arm/omap1.c
54
@@ -XXX,XX +XXX,XX @@
32
@@ -XXX,XX +XXX,XX @@ static void omap_timer_fire(void *opaque)
55
#include "qapi/error.h"
33
56
#include "qemu-common.h"
34
static void omap_timer_tick(void *opaque)
57
#include "cpu.h"
35
{
58
+#include "exec/address-spaces.h"
36
- struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque;
59
#include "hw/boards.h"
37
+ struct omap_mpu_timer_s *timer = opaque;
60
#include "hw/hw.h"
38
61
#include "hw/irq.h"
39
omap_timer_sync(timer);
62
@@ -XXX,XX +XXX,XX @@ static int omap_validate_tipb_mpui_addr(struct omap_mpu_state_s *s,
40
omap_timer_fire(timer);
63
return range_covers_byte(0xe1010000, 0xe1020004 - 0xe1010000, addr);
41
@@ -XXX,XX +XXX,XX @@ static void omap_timer_tick(void *opaque)
64
}
42
65
43
static void omap_timer_clk_update(void *opaque, int line, int on)
66
-struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
44
{
67
- unsigned long sdram_size,
45
- struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque;
68
+struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *dram,
46
+ struct omap_mpu_timer_s *timer = opaque;
69
const char *cpu_type)
47
70
{
48
omap_timer_sync(timer);
71
int i;
49
timer->rate = on ? omap_clk_getrate(timer->clk) : 0;
72
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
50
@@ -XXX,XX +XXX,XX @@ static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer)
73
qemu_irq dma_irqs[6];
51
static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr,
74
DriveInfo *dinfo;
52
unsigned size)
75
SysBusDevice *busdev;
53
{
76
+ MemoryRegion *system_memory = get_system_memory();
54
- struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque;
77
55
+ struct omap_mpu_timer_s *s = opaque;
78
/* Core */
56
79
s->mpu_model = omap310;
57
if (size != 4) {
80
s->cpu = ARM_CPU(cpu_create(cpu_type));
58
return omap_badwidth_read32(opaque, addr);
81
- s->sdram_size = sdram_size;
59
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr,
82
+ s->sdram_size = memory_region_size(dram);
60
static void omap_mpu_timer_write(void *opaque, hwaddr addr,
83
s->sram_size = OMAP15XX_SRAM_SIZE;
61
uint64_t value, unsigned size)
84
62
{
85
s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0);
63
- struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque;
86
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
64
+ struct omap_mpu_timer_s *s = opaque;
87
omap_clk_init(s);
65
88
66
if (size != 4) {
89
/* Memory-mapped stuff */
67
omap_badwidth_write32(opaque, addr, value);
90
- memory_region_allocate_system_memory(&s->emiff_ram, NULL, "omap1.dram",
68
@@ -XXX,XX +XXX,XX @@ struct omap_watchdog_timer_s {
91
- s->sdram_size);
69
static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr,
92
- memory_region_add_subregion(system_memory, OMAP_EMIFF_BASE, &s->emiff_ram);
70
unsigned size)
93
memory_region_init_ram(&s->imif_ram, NULL, "omap1.sram", s->sram_size,
71
{
94
&error_fatal);
72
- struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque;
95
memory_region_add_subregion(system_memory, OMAP_IMIF_BASE, &s->imif_ram);
73
+ struct omap_watchdog_timer_s *s = opaque;
96
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
74
97
s->port[tipb_mpui].addr_valid = omap_validate_tipb_mpui_addr;
75
if (size != 2) {
98
76
return omap_badwidth_read16(opaque, addr);
99
/* Register SDRAM and SRAM DMA ports for fast transfers. */
77
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr,
100
- soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->emiff_ram),
78
static void omap_wd_timer_write(void *opaque, hwaddr addr,
101
+ soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(dram),
79
uint64_t value, unsigned size)
102
OMAP_EMIFF_BASE, s->sdram_size);
80
{
103
soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->imif_ram),
81
- struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque;
104
OMAP_IMIF_BASE, s->sram_size);
82
+ struct omap_watchdog_timer_s *s = opaque;
83
84
if (size != 2) {
85
omap_badwidth_write16(opaque, addr, value);
86
@@ -XXX,XX +XXX,XX @@ struct omap_32khz_timer_s {
87
static uint64_t omap_os_timer_read(void *opaque, hwaddr addr,
88
unsigned size)
89
{
90
- struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque;
91
+ struct omap_32khz_timer_s *s = opaque;
92
int offset = addr & OMAP_MPUI_REG_MASK;
93
94
if (size != 4) {
95
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_os_timer_read(void *opaque, hwaddr addr,
96
static void omap_os_timer_write(void *opaque, hwaddr addr,
97
uint64_t value, unsigned size)
98
{
99
- struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque;
100
+ struct omap_32khz_timer_s *s = opaque;
101
int offset = addr & OMAP_MPUI_REG_MASK;
102
103
if (size != 4) {
104
@@ -XXX,XX +XXX,XX @@ static struct omap_32khz_timer_s *omap_os_timer_init(MemoryRegion *memory,
105
static uint64_t omap_ulpd_pm_read(void *opaque, hwaddr addr,
106
unsigned size)
107
{
108
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
109
+ struct omap_mpu_state_s *s = opaque;
110
uint16_t ret;
111
112
if (size != 2) {
113
@@ -XXX,XX +XXX,XX @@ static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s,
114
static void omap_ulpd_pm_write(void *opaque, hwaddr addr,
115
uint64_t value, unsigned size)
116
{
117
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
118
+ struct omap_mpu_state_s *s = opaque;
119
int64_t now, ticks;
120
int div, mult;
121
static const int bypass_div[4] = { 1, 2, 4, 4 };
122
@@ -XXX,XX +XXX,XX @@ static void omap_ulpd_pm_init(MemoryRegion *system_memory,
123
static uint64_t omap_pin_cfg_read(void *opaque, hwaddr addr,
124
unsigned size)
125
{
126
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
127
+ struct omap_mpu_state_s *s = opaque;
128
129
if (size != 4) {
130
return omap_badwidth_read32(opaque, addr);
131
@@ -XXX,XX +XXX,XX @@ static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s,
132
static void omap_pin_cfg_write(void *opaque, hwaddr addr,
133
uint64_t value, unsigned size)
134
{
135
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
136
+ struct omap_mpu_state_s *s = opaque;
137
uint32_t diff;
138
139
if (size != 4) {
140
@@ -XXX,XX +XXX,XX @@ static void omap_pin_cfg_init(MemoryRegion *system_memory,
141
static uint64_t omap_id_read(void *opaque, hwaddr addr,
142
unsigned size)
143
{
144
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
145
+ struct omap_mpu_state_s *s = opaque;
146
147
if (size != 4) {
148
return omap_badwidth_read32(opaque, addr);
149
@@ -XXX,XX +XXX,XX @@ static void omap_id_init(MemoryRegion *memory, struct omap_mpu_state_s *mpu)
150
static uint64_t omap_mpui_read(void *opaque, hwaddr addr,
151
unsigned size)
152
{
153
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
154
+ struct omap_mpu_state_s *s = opaque;
155
156
if (size != 4) {
157
return omap_badwidth_read32(opaque, addr);
158
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpui_read(void *opaque, hwaddr addr,
159
static void omap_mpui_write(void *opaque, hwaddr addr,
160
uint64_t value, unsigned size)
161
{
162
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
163
+ struct omap_mpu_state_s *s = opaque;
164
165
if (size != 4) {
166
omap_badwidth_write32(opaque, addr, value);
167
@@ -XXX,XX +XXX,XX @@ struct omap_tipb_bridge_s {
168
static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr,
169
unsigned size)
170
{
171
- struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque;
172
+ struct omap_tipb_bridge_s *s = opaque;
173
174
if (size < 2) {
175
return omap_badwidth_read16(opaque, addr);
176
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr,
177
static void omap_tipb_bridge_write(void *opaque, hwaddr addr,
178
uint64_t value, unsigned size)
179
{
180
- struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque;
181
+ struct omap_tipb_bridge_s *s = opaque;
182
183
if (size < 2) {
184
omap_badwidth_write16(opaque, addr, value);
185
@@ -XXX,XX +XXX,XX @@ static struct omap_tipb_bridge_s *omap_tipb_bridge_init(
186
static uint64_t omap_tcmi_read(void *opaque, hwaddr addr,
187
unsigned size)
188
{
189
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
190
+ struct omap_mpu_state_s *s = opaque;
191
uint32_t ret;
192
193
if (size != 4) {
194
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_tcmi_read(void *opaque, hwaddr addr,
195
static void omap_tcmi_write(void *opaque, hwaddr addr,
196
uint64_t value, unsigned size)
197
{
198
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
199
+ struct omap_mpu_state_s *s = opaque;
200
201
if (size != 4) {
202
omap_badwidth_write32(opaque, addr, value);
203
@@ -XXX,XX +XXX,XX @@ struct dpll_ctl_s {
204
static uint64_t omap_dpll_read(void *opaque, hwaddr addr,
205
unsigned size)
206
{
207
- struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque;
208
+ struct dpll_ctl_s *s = opaque;
209
210
if (size != 2) {
211
return omap_badwidth_read16(opaque, addr);
212
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_dpll_read(void *opaque, hwaddr addr,
213
static void omap_dpll_write(void *opaque, hwaddr addr,
214
uint64_t value, unsigned size)
215
{
216
- struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque;
217
+ struct dpll_ctl_s *s = opaque;
218
uint16_t diff;
219
static const int bypass_div[4] = { 1, 2, 4, 4 };
220
int div, mult;
221
@@ -XXX,XX +XXX,XX @@ static struct dpll_ctl_s *omap_dpll_init(MemoryRegion *memory,
222
static uint64_t omap_clkm_read(void *opaque, hwaddr addr,
223
unsigned size)
224
{
225
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
226
+ struct omap_mpu_state_s *s = opaque;
227
228
if (size != 2) {
229
return omap_badwidth_read16(opaque, addr);
230
@@ -XXX,XX +XXX,XX @@ static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s,
231
static void omap_clkm_write(void *opaque, hwaddr addr,
232
uint64_t value, unsigned size)
233
{
234
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
235
+ struct omap_mpu_state_s *s = opaque;
236
uint16_t diff;
237
omap_clk clk;
238
static const char *clkschemename[8] = {
239
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_clkm_ops = {
240
static uint64_t omap_clkdsp_read(void *opaque, hwaddr addr,
241
unsigned size)
242
{
243
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
244
+ struct omap_mpu_state_s *s = opaque;
245
CPUState *cpu = CPU(s->cpu);
246
247
if (size != 2) {
248
@@ -XXX,XX +XXX,XX @@ static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s,
249
static void omap_clkdsp_write(void *opaque, hwaddr addr,
250
uint64_t value, unsigned size)
251
{
252
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
253
+ struct omap_mpu_state_s *s = opaque;
254
uint16_t diff;
255
256
if (size != 2) {
257
@@ -XXX,XX +XXX,XX @@ struct omap_mpuio_s {
258
259
static void omap_mpuio_set(void *opaque, int line, int level)
260
{
261
- struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
262
+ struct omap_mpuio_s *s = opaque;
263
uint16_t prev = s->inputs;
264
265
if (level)
266
@@ -XXX,XX +XXX,XX @@ static void omap_mpuio_kbd_update(struct omap_mpuio_s *s)
267
static uint64_t omap_mpuio_read(void *opaque, hwaddr addr,
268
unsigned size)
269
{
270
- struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
271
+ struct omap_mpuio_s *s = opaque;
272
int offset = addr & OMAP_MPUI_REG_MASK;
273
uint16_t ret;
274
275
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpuio_read(void *opaque, hwaddr addr,
276
static void omap_mpuio_write(void *opaque, hwaddr addr,
277
uint64_t value, unsigned size)
278
{
279
- struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
280
+ struct omap_mpuio_s *s = opaque;
281
int offset = addr & OMAP_MPUI_REG_MASK;
282
uint16_t diff;
283
int ln;
284
@@ -XXX,XX +XXX,XX @@ static void omap_mpuio_reset(struct omap_mpuio_s *s)
285
286
static void omap_mpuio_onoff(void *opaque, int line, int on)
287
{
288
- struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
289
+ struct omap_mpuio_s *s = opaque;
290
291
s->clk = on;
292
if (on)
293
@@ -XXX,XX +XXX,XX @@ static void omap_uwire_transfer_start(struct omap_uwire_s *s)
294
}
295
}
296
297
-static uint64_t omap_uwire_read(void *opaque, hwaddr addr,
298
- unsigned size)
299
+static uint64_t omap_uwire_read(void *opaque, hwaddr addr, unsigned size)
300
{
301
- struct omap_uwire_s *s = (struct omap_uwire_s *) opaque;
302
+ struct omap_uwire_s *s = opaque;
303
int offset = addr & OMAP_MPUI_REG_MASK;
304
305
if (size != 2) {
306
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_uwire_read(void *opaque, hwaddr addr,
307
static void omap_uwire_write(void *opaque, hwaddr addr,
308
uint64_t value, unsigned size)
309
{
310
- struct omap_uwire_s *s = (struct omap_uwire_s *) opaque;
311
+ struct omap_uwire_s *s = opaque;
312
int offset = addr & OMAP_MPUI_REG_MASK;
313
314
if (size != 2) {
315
@@ -XXX,XX +XXX,XX @@ static void omap_pwl_update(struct omap_pwl_s *s)
316
}
317
}
318
319
-static uint64_t omap_pwl_read(void *opaque, hwaddr addr,
320
- unsigned size)
321
+static uint64_t omap_pwl_read(void *opaque, hwaddr addr, unsigned size)
322
{
323
- struct omap_pwl_s *s = (struct omap_pwl_s *) opaque;
324
+ struct omap_pwl_s *s = opaque;
325
int offset = addr & OMAP_MPUI_REG_MASK;
326
327
if (size != 1) {
328
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwl_read(void *opaque, hwaddr addr,
329
static void omap_pwl_write(void *opaque, hwaddr addr,
330
uint64_t value, unsigned size)
331
{
332
- struct omap_pwl_s *s = (struct omap_pwl_s *) opaque;
333
+ struct omap_pwl_s *s = opaque;
334
int offset = addr & OMAP_MPUI_REG_MASK;
335
336
if (size != 1) {
337
@@ -XXX,XX +XXX,XX @@ static void omap_pwl_reset(struct omap_pwl_s *s)
338
339
static void omap_pwl_clk_update(void *opaque, int line, int on)
340
{
341
- struct omap_pwl_s *s = (struct omap_pwl_s *) opaque;
342
+ struct omap_pwl_s *s = opaque;
343
344
s->clk = on;
345
omap_pwl_update(s);
346
@@ -XXX,XX +XXX,XX @@ struct omap_pwt_s {
347
omap_clk clk;
348
};
349
350
-static uint64_t omap_pwt_read(void *opaque, hwaddr addr,
351
- unsigned size)
352
+static uint64_t omap_pwt_read(void *opaque, hwaddr addr, unsigned size)
353
{
354
- struct omap_pwt_s *s = (struct omap_pwt_s *) opaque;
355
+ struct omap_pwt_s *s = opaque;
356
int offset = addr & OMAP_MPUI_REG_MASK;
357
358
if (size != 1) {
359
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwt_read(void *opaque, hwaddr addr,
360
static void omap_pwt_write(void *opaque, hwaddr addr,
361
uint64_t value, unsigned size)
362
{
363
- struct omap_pwt_s *s = (struct omap_pwt_s *) opaque;
364
+ struct omap_pwt_s *s = opaque;
365
int offset = addr & OMAP_MPUI_REG_MASK;
366
367
if (size != 1) {
368
@@ -XXX,XX +XXX,XX @@ static void omap_rtc_alarm_update(struct omap_rtc_s *s)
369
printf("%s: conversion failed\n", __func__);
370
}
371
372
-static uint64_t omap_rtc_read(void *opaque, hwaddr addr,
373
- unsigned size)
374
+static uint64_t omap_rtc_read(void *opaque, hwaddr addr, unsigned size)
375
{
376
- struct omap_rtc_s *s = (struct omap_rtc_s *) opaque;
377
+ struct omap_rtc_s *s = opaque;
378
int offset = addr & OMAP_MPUI_REG_MASK;
379
uint8_t i;
380
381
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_rtc_read(void *opaque, hwaddr addr,
382
static void omap_rtc_write(void *opaque, hwaddr addr,
383
uint64_t value, unsigned size)
384
{
385
- struct omap_rtc_s *s = (struct omap_rtc_s *) opaque;
386
+ struct omap_rtc_s *s = opaque;
387
int offset = addr & OMAP_MPUI_REG_MASK;
388
struct tm new_tm;
389
time_t ti[2];
390
@@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s)
391
392
static void omap_mcbsp_source_tick(void *opaque)
393
{
394
- struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
395
+ struct omap_mcbsp_s *s = opaque;
396
static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 };
397
398
if (!s->rx_rate)
399
@@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s)
400
401
static void omap_mcbsp_sink_tick(void *opaque)
402
{
403
- struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
404
+ struct omap_mcbsp_s *s = opaque;
405
static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 };
406
407
if (!s->tx_rate)
408
@@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_req_update(struct omap_mcbsp_s *s)
409
static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr,
410
unsigned size)
411
{
412
- struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
413
+ struct omap_mcbsp_s *s = opaque;
414
int offset = addr & OMAP_MPUI_REG_MASK;
415
uint16_t ret;
416
417
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr,
418
static void omap_mcbsp_writeh(void *opaque, hwaddr addr,
419
uint32_t value)
420
{
421
- struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
422
+ struct omap_mcbsp_s *s = opaque;
423
int offset = addr & OMAP_MPUI_REG_MASK;
424
425
switch (offset) {
426
@@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_writeh(void *opaque, hwaddr addr,
427
static void omap_mcbsp_writew(void *opaque, hwaddr addr,
428
uint32_t value)
429
{
430
- struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
431
+ struct omap_mcbsp_s *s = opaque;
432
int offset = addr & OMAP_MPUI_REG_MASK;
433
434
if (offset == 0x04) {                /* DXR */
435
@@ -XXX,XX +XXX,XX @@ static struct omap_mcbsp_s *omap_mcbsp_init(MemoryRegion *system_memory,
436
437
static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level)
438
{
439
- struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
440
+ struct omap_mcbsp_s *s = opaque;
441
442
if (s->rx_rate) {
443
s->rx_req = s->codec->in.len;
444
@@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level)
445
446
static void omap_mcbsp_i2s_start(void *opaque, int line, int level)
447
{
448
- struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
449
+ struct omap_mcbsp_s *s = opaque;
450
451
if (s->tx_rate) {
452
s->tx_req = s->codec->out.size;
453
@@ -XXX,XX +XXX,XX @@ static void omap_lpg_reset(struct omap_lpg_s *s)
454
omap_lpg_update(s);
455
}
456
457
-static uint64_t omap_lpg_read(void *opaque, hwaddr addr,
458
- unsigned size)
459
+static uint64_t omap_lpg_read(void *opaque, hwaddr addr, unsigned size)
460
{
461
- struct omap_lpg_s *s = (struct omap_lpg_s *) opaque;
462
+ struct omap_lpg_s *s = opaque;
463
int offset = addr & OMAP_MPUI_REG_MASK;
464
465
if (size != 1) {
466
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_lpg_read(void *opaque, hwaddr addr,
467
static void omap_lpg_write(void *opaque, hwaddr addr,
468
uint64_t value, unsigned size)
469
{
470
- struct omap_lpg_s *s = (struct omap_lpg_s *) opaque;
471
+ struct omap_lpg_s *s = opaque;
472
int offset = addr & OMAP_MPUI_REG_MASK;
473
474
if (size != 1) {
475
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_lpg_ops = {
476
477
static void omap_lpg_clk_update(void *opaque, int line, int on)
478
{
479
- struct omap_lpg_s *s = (struct omap_lpg_s *) opaque;
480
+ struct omap_lpg_s *s = opaque;
481
482
s->clk = on;
483
omap_lpg_update(s);
484
@@ -XXX,XX +XXX,XX @@ static void omap_setup_mpui_io(MemoryRegion *system_memory,
485
/* General chip reset */
486
static void omap1_mpu_reset(void *opaque)
487
{
488
- struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
489
+ struct omap_mpu_state_s *mpu = opaque;
490
491
omap_dma_reset(mpu->dma);
492
omap_mpu_timer_reset(mpu->timer[0]);
493
@@ -XXX,XX +XXX,XX @@ static void omap_setup_dsp_mapping(MemoryRegion *system_memory,
494
495
void omap_mpu_wakeup(void *opaque, int irq, int req)
496
{
497
- struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
498
+ struct omap_mpu_state_s *mpu = opaque;
499
CPUState *cpu = CPU(mpu->cpu);
500
501
if (cpu->halted) {
502
diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c
503
index XXXXXXX..XXXXXXX 100644
504
--- a/hw/arm/omap2.c
505
+++ b/hw/arm/omap2.c
506
@@ -XXX,XX +XXX,XX @@ static inline void omap_eac_out_empty(struct omap_eac_s *s)
507
508
static void omap_eac_in_cb(void *opaque, int avail_b)
509
{
510
- struct omap_eac_s *s = (struct omap_eac_s *) opaque;
511
+ struct omap_eac_s *s = opaque;
512
513
s->codec.rxavail = avail_b >> 2;
514
omap_eac_in_refill(s);
515
@@ -XXX,XX +XXX,XX @@ static void omap_eac_in_cb(void *opaque, int avail_b)
516
517
static void omap_eac_out_cb(void *opaque, int free_b)
518
{
519
- struct omap_eac_s *s = (struct omap_eac_s *) opaque;
520
+ struct omap_eac_s *s = opaque;
521
522
s->codec.txavail = free_b >> 2;
523
if (s->codec.txlen)
524
@@ -XXX,XX +XXX,XX @@ static void omap_eac_reset(struct omap_eac_s *s)
525
omap_eac_interrupt_update(s);
526
}
527
528
-static uint64_t omap_eac_read(void *opaque, hwaddr addr,
529
- unsigned size)
530
+static uint64_t omap_eac_read(void *opaque, hwaddr addr, unsigned size)
531
{
532
- struct omap_eac_s *s = (struct omap_eac_s *) opaque;
533
+ struct omap_eac_s *s = opaque;
534
uint32_t ret;
535
536
if (size != 2) {
537
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_eac_read(void *opaque, hwaddr addr,
538
static void omap_eac_write(void *opaque, hwaddr addr,
539
uint64_t value, unsigned size)
540
{
541
- struct omap_eac_s *s = (struct omap_eac_s *) opaque;
542
+ struct omap_eac_s *s = opaque;
543
544
if (size != 2) {
545
omap_badwidth_write16(opaque, addr, value);
546
@@ -XXX,XX +XXX,XX @@ static void omap_sti_reset(struct omap_sti_s *s)
547
static uint64_t omap_sti_read(void *opaque, hwaddr addr,
548
unsigned size)
549
{
550
- struct omap_sti_s *s = (struct omap_sti_s *) opaque;
551
+ struct omap_sti_s *s = opaque;
552
553
if (size != 4) {
554
return omap_badwidth_read32(opaque, addr);
555
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_read(void *opaque, hwaddr addr,
556
static void omap_sti_write(void *opaque, hwaddr addr,
557
uint64_t value, unsigned size)
558
{
559
- struct omap_sti_s *s = (struct omap_sti_s *) opaque;
560
+ struct omap_sti_s *s = opaque;
561
562
if (size != 4) {
563
omap_badwidth_write32(opaque, addr, value);
564
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_sti_ops = {
565
.endianness = DEVICE_NATIVE_ENDIAN,
566
};
567
568
-static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr,
569
- unsigned size)
570
+static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, unsigned size)
571
{
572
OMAP_BAD_REG(addr);
573
return 0;
574
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr,
575
static void omap_sti_fifo_write(void *opaque, hwaddr addr,
576
uint64_t value, unsigned size)
577
{
578
- struct omap_sti_s *s = (struct omap_sti_s *) opaque;
579
+ struct omap_sti_s *s = opaque;
580
int ch = addr >> 6;
581
uint8_t byte = value;
582
583
@@ -XXX,XX +XXX,XX @@ static void omap_prcm_int_update(struct omap_prcm_s *s, int dom)
584
static uint64_t omap_prcm_read(void *opaque, hwaddr addr,
585
unsigned size)
586
{
587
- struct omap_prcm_s *s = (struct omap_prcm_s *) opaque;
588
+ struct omap_prcm_s *s = opaque;
589
uint32_t ret;
590
591
if (size != 4) {
592
@@ -XXX,XX +XXX,XX @@ static void omap_prcm_dpll_update(struct omap_prcm_s *s)
593
static void omap_prcm_write(void *opaque, hwaddr addr,
594
uint64_t value, unsigned size)
595
{
596
- struct omap_prcm_s *s = (struct omap_prcm_s *) opaque;
597
+ struct omap_prcm_s *s = opaque;
598
599
if (size != 4) {
600
omap_badwidth_write32(opaque, addr, value);
601
@@ -XXX,XX +XXX,XX @@ struct omap_sysctl_s {
602
static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr)
603
{
604
605
- struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
606
+ struct omap_sysctl_s *s = opaque;
607
int pad_offset, byte_offset;
608
int value;
609
610
@@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr)
611
612
static uint32_t omap_sysctl_read(void *opaque, hwaddr addr)
613
{
614
- struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
615
+ struct omap_sysctl_s *s = opaque;
616
617
switch (addr) {
618
case 0x000:    /* CONTROL_REVISION */
619
@@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read(void *opaque, hwaddr addr)
620
return 0;
621
}
622
623
-static void omap_sysctl_write8(void *opaque, hwaddr addr,
624
- uint32_t value)
625
+static void omap_sysctl_write8(void *opaque, hwaddr addr, uint32_t value)
626
{
627
- struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
628
+ struct omap_sysctl_s *s = opaque;
629
int pad_offset, byte_offset;
630
int prev_value;
631
632
@@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write8(void *opaque, hwaddr addr,
633
}
634
}
635
636
-static void omap_sysctl_write(void *opaque, hwaddr addr,
637
- uint32_t value)
638
+static void omap_sysctl_write(void *opaque, hwaddr addr, uint32_t value)
639
{
640
- struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
641
+ struct omap_sysctl_s *s = opaque;
642
643
switch (addr) {
644
case 0x000:    /* CONTROL_REVISION */
645
@@ -XXX,XX +XXX,XX @@ static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta,
646
/* General chip reset */
647
static void omap2_mpu_reset(void *opaque)
648
{
649
- struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
650
+ struct omap_mpu_state_s *mpu = opaque;
651
652
omap_dma_reset(mpu->dma);
653
omap_prcm_reset(mpu->prcm);
105
diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c
654
diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c
106
index XXXXXXX..XXXXXXX 100644
655
index XXXXXXX..XXXXXXX 100644
107
--- a/hw/arm/omap_sx1.c
656
--- a/hw/arm/omap_sx1.c
108
+++ b/hw/arm/omap_sx1.c
657
+++ b/hw/arm/omap_sx1.c
109
@@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version)
658
@@ -XXX,XX +XXX,XX @@
110
{
659
static uint64_t static_read(void *opaque, hwaddr offset,
111
struct omap_mpu_state_s *mpu;
660
unsigned size)
112
MemoryRegion *address_space = get_system_memory();
661
{
113
+ MemoryRegion *dram = g_new(MemoryRegion, 1);
662
- uint32_t *val = (uint32_t *) opaque;
114
MemoryRegion *flash = g_new(MemoryRegion, 1);
663
+ uint32_t *val = opaque;
115
MemoryRegion *cs = g_new(MemoryRegion, 4);
664
uint32_t mask = (4 / size) - 1;
116
static uint32_t cs0val = 0x00213090;
665
117
@@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version)
666
return *val >> ((offset & mask) << 3);
118
flash_size = flash2_size;
119
}
120
121
- mpu = omap310_mpu_init(address_space, sx1_binfo.ram_size,
122
- machine->cpu_type);
123
+ memory_region_allocate_system_memory(dram, NULL, "omap1.dram",
124
+ sx1_binfo.ram_size);
125
+ memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, dram);
126
+
127
+ mpu = omap310_mpu_init(dram, machine->cpu_type);
128
129
/* External Flash (EMIFS) */
130
memory_region_init_ram(flash, NULL, "omap_sx1.flash0-0", flash_size,
131
diff --git a/hw/arm/palm.c b/hw/arm/palm.c
667
diff --git a/hw/arm/palm.c b/hw/arm/palm.c
132
index XXXXXXX..XXXXXXX 100644
668
index XXXXXXX..XXXXXXX 100644
133
--- a/hw/arm/palm.c
669
--- a/hw/arm/palm.c
134
+++ b/hw/arm/palm.c
670
+++ b/hw/arm/palm.c
135
@@ -XXX,XX +XXX,XX @@ static void palmte_init(MachineState *machine)
671
@@ -XXX,XX +XXX,XX @@ static struct {
136
MemoryRegion *address_space_mem = get_system_memory();
672
137
struct omap_mpu_state_s *mpu;
673
static void palmte_button_event(void *opaque, int keycode)
138
int flash_size = 0x00800000;
674
{
139
- int sdram_size = palmte_binfo.ram_size;
675
- struct omap_mpu_state_s *cpu = (struct omap_mpu_state_s *) opaque;
140
static uint32_t cs0val = 0xffffffff;
676
+ struct omap_mpu_state_s *cpu = opaque;
141
static uint32_t cs1val = 0x0000e1a0;
677
142
static uint32_t cs2val = 0x0000e1a0;
678
if (palmte_keymap[keycode & 0x7f].row != -1)
143
static uint32_t cs3val = 0xe1a0e1a0;
679
omap_mpuio_key(cpu->mpuio,
144
int rom_size, rom_loaded = 0;
680
diff --git a/hw/char/omap_uart.c b/hw/char/omap_uart.c
145
+ MemoryRegion *dram = g_new(MemoryRegion, 1);
681
index XXXXXXX..XXXXXXX 100644
146
MemoryRegion *flash = g_new(MemoryRegion, 1);
682
--- a/hw/char/omap_uart.c
147
MemoryRegion *cs = g_new(MemoryRegion, 4);
683
+++ b/hw/char/omap_uart.c
148
684
@@ -XXX,XX +XXX,XX @@ struct omap_uart_s *omap_uart_init(hwaddr base,
149
- mpu = omap310_mpu_init(address_space_mem, sdram_size, machine->cpu_type);
685
return s;
150
+ memory_region_allocate_system_memory(dram, NULL, "omap1.dram",
686
}
151
+ palmte_binfo.ram_size);
687
152
+ memory_region_add_subregion(address_space_mem, OMAP_EMIFF_BASE, dram);
688
-static uint64_t omap_uart_read(void *opaque, hwaddr addr,
153
+
689
- unsigned size)
154
+ mpu = omap310_mpu_init(dram, machine->cpu_type);
690
+static uint64_t omap_uart_read(void *opaque, hwaddr addr, unsigned size)
155
691
{
156
/* External Flash (EMIFS) */
692
- struct omap_uart_s *s = (struct omap_uart_s *) opaque;
157
memory_region_init_ram(flash, NULL, "palmte.flash", flash_size,
693
+ struct omap_uart_s *s = opaque;
694
695
if (size == 4) {
696
return omap_badwidth_read8(opaque, addr);
697
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_uart_read(void *opaque, hwaddr addr,
698
static void omap_uart_write(void *opaque, hwaddr addr,
699
uint64_t value, unsigned size)
700
{
701
- struct omap_uart_s *s = (struct omap_uart_s *) opaque;
702
+ struct omap_uart_s *s = opaque;
703
704
if (size == 4) {
705
omap_badwidth_write8(opaque, addr, value);
706
diff --git a/hw/display/omap_dss.c b/hw/display/omap_dss.c
707
index XXXXXXX..XXXXXXX 100644
708
--- a/hw/display/omap_dss.c
709
+++ b/hw/display/omap_dss.c
710
@@ -XXX,XX +XXX,XX @@ void omap_dss_reset(struct omap_dss_s *s)
711
static uint64_t omap_diss_read(void *opaque, hwaddr addr,
712
unsigned size)
713
{
714
- struct omap_dss_s *s = (struct omap_dss_s *) opaque;
715
+ struct omap_dss_s *s = opaque;
716
717
if (size != 4) {
718
return omap_badwidth_read32(opaque, addr);
719
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_diss_read(void *opaque, hwaddr addr,
720
static void omap_diss_write(void *opaque, hwaddr addr,
721
uint64_t value, unsigned size)
722
{
723
- struct omap_dss_s *s = (struct omap_dss_s *) opaque;
724
+ struct omap_dss_s *s = opaque;
725
726
if (size != 4) {
727
omap_badwidth_write32(opaque, addr, value);
728
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_diss_ops = {
729
static uint64_t omap_disc_read(void *opaque, hwaddr addr,
730
unsigned size)
731
{
732
- struct omap_dss_s *s = (struct omap_dss_s *) opaque;
733
+ struct omap_dss_s *s = opaque;
734
735
if (size != 4) {
736
return omap_badwidth_read32(opaque, addr);
737
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_disc_read(void *opaque, hwaddr addr,
738
static void omap_disc_write(void *opaque, hwaddr addr,
739
uint64_t value, unsigned size)
740
{
741
- struct omap_dss_s *s = (struct omap_dss_s *) opaque;
742
+ struct omap_dss_s *s = opaque;
743
744
if (size != 4) {
745
omap_badwidth_write32(opaque, addr, value);
746
@@ -XXX,XX +XXX,XX @@ static void omap_rfbi_transfer_start(struct omap_dss_s *s)
747
omap_dispc_interrupt_update(s);
748
}
749
750
-static uint64_t omap_rfbi_read(void *opaque, hwaddr addr,
751
- unsigned size)
752
+static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, unsigned size)
753
{
754
- struct omap_dss_s *s = (struct omap_dss_s *) opaque;
755
+ struct omap_dss_s *s = opaque;
756
757
if (size != 4) {
758
return omap_badwidth_read32(opaque, addr);
759
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_rfbi_read(void *opaque, hwaddr addr,
760
static void omap_rfbi_write(void *opaque, hwaddr addr,
761
uint64_t value, unsigned size)
762
{
763
- struct omap_dss_s *s = (struct omap_dss_s *) opaque;
764
+ struct omap_dss_s *s = opaque;
765
766
if (size != 4) {
767
omap_badwidth_write32(opaque, addr, value);
768
diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c
769
index XXXXXXX..XXXXXXX 100644
770
--- a/hw/display/omap_lcdc.c
771
+++ b/hw/display/omap_lcdc.c
772
@@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s,
773
774
static void omap_update_display(void *opaque)
775
{
776
- struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque;
777
+ struct omap_lcd_panel_s *omap_lcd = opaque;
778
DisplaySurface *surface;
779
drawfn draw_line;
780
int size, height, first, last;
781
@@ -XXX,XX +XXX,XX @@ static void omap_lcd_update(struct omap_lcd_panel_s *s) {
782
}
783
}
784
785
-static uint64_t omap_lcdc_read(void *opaque, hwaddr addr,
786
- unsigned size)
787
+static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, unsigned size)
788
{
789
- struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque;
790
+ struct omap_lcd_panel_s *s = opaque;
791
792
switch (addr) {
793
case 0x00:    /* LCD_CONTROL */
794
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_lcdc_read(void *opaque, hwaddr addr,
795
static void omap_lcdc_write(void *opaque, hwaddr addr,
796
uint64_t value, unsigned size)
797
{
798
- struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque;
799
+ struct omap_lcd_panel_s *s = opaque;
800
801
switch (addr) {
802
case 0x00:    /* LCD_CONTROL */
803
diff --git a/hw/dma/omap_dma.c b/hw/dma/omap_dma.c
804
index XXXXXXX..XXXXXXX 100644
805
--- a/hw/dma/omap_dma.c
806
+++ b/hw/dma/omap_dma.c
807
@@ -XXX,XX +XXX,XX @@ static int omap_dma_sys_read(struct omap_dma_s *s, int offset,
808
return 0;
809
}
810
811
-static uint64_t omap_dma_read(void *opaque, hwaddr addr,
812
- unsigned size)
813
+static uint64_t omap_dma_read(void *opaque, hwaddr addr, unsigned size)
814
{
815
- struct omap_dma_s *s = (struct omap_dma_s *) opaque;
816
+ struct omap_dma_s *s = opaque;
817
int reg, ch;
818
uint16_t ret;
819
820
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma_read(void *opaque, hwaddr addr,
821
static void omap_dma_write(void *opaque, hwaddr addr,
822
uint64_t value, unsigned size)
823
{
824
- struct omap_dma_s *s = (struct omap_dma_s *) opaque;
825
+ struct omap_dma_s *s = opaque;
826
int reg, ch;
827
828
if (size != 2) {
829
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_dma_ops = {
830
831
static void omap_dma_request(void *opaque, int drq, int req)
832
{
833
- struct omap_dma_s *s = (struct omap_dma_s *) opaque;
834
+ struct omap_dma_s *s = opaque;
835
/* The request pins are level triggered in QEMU. */
836
if (req) {
837
if (~s->dma->drqbmp & (1ULL << drq)) {
838
@@ -XXX,XX +XXX,XX @@ static void omap_dma_request(void *opaque, int drq, int req)
839
/* XXX: this won't be needed once soc_dma knows about clocks. */
840
static void omap_dma_clk_update(void *opaque, int line, int on)
841
{
842
- struct omap_dma_s *s = (struct omap_dma_s *) opaque;
843
+ struct omap_dma_s *s = opaque;
844
int i;
845
846
s->dma->freq = omap_clk_getrate(s->clk);
847
@@ -XXX,XX +XXX,XX @@ static void omap_dma_interrupts_4_update(struct omap_dma_s *s)
848
static uint64_t omap_dma4_read(void *opaque, hwaddr addr,
849
unsigned size)
850
{
851
- struct omap_dma_s *s = (struct omap_dma_s *) opaque;
852
+ struct omap_dma_s *s = opaque;
853
int irqn = 0, chnum;
854
struct omap_dma_channel_s *ch;
855
856
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma4_read(void *opaque, hwaddr addr,
857
static void omap_dma4_write(void *opaque, hwaddr addr,
858
uint64_t value, unsigned size)
859
{
860
- struct omap_dma_s *s = (struct omap_dma_s *) opaque;
861
+ struct omap_dma_s *s = opaque;
862
int chnum, irqn = 0;
863
struct omap_dma_channel_s *ch;
864
865
diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c
866
index XXXXXXX..XXXXXXX 100644
867
--- a/hw/gpio/omap_gpio.c
868
+++ b/hw/gpio/omap_gpio.c
869
@@ -XXX,XX +XXX,XX @@ static void omap_gpio_set(void *opaque, int line, int level)
870
static uint64_t omap_gpio_read(void *opaque, hwaddr addr,
871
unsigned size)
872
{
873
- struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
874
+ struct omap_gpio_s *s = opaque;
875
int offset = addr & OMAP_MPUI_REG_MASK;
876
877
if (size != 2) {
878
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpio_read(void *opaque, hwaddr addr,
879
static void omap_gpio_write(void *opaque, hwaddr addr,
880
uint64_t value, unsigned size)
881
{
882
- struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
883
+ struct omap_gpio_s *s = opaque;
884
int offset = addr & OMAP_MPUI_REG_MASK;
885
uint16_t diff;
886
int ln;
887
@@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_reset(struct omap2_gpio_s *s)
888
889
static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr)
890
{
891
- struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque;
892
+ struct omap2_gpio_s *s = opaque;
893
894
switch (addr) {
895
case 0x00:    /* GPIO_REVISION */
896
@@ -XXX,XX +XXX,XX @@ static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr)
897
static void omap2_gpio_module_write(void *opaque, hwaddr addr,
898
uint32_t value)
899
{
900
- struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque;
901
+ struct omap2_gpio_s *s = opaque;
902
uint32_t diff;
903
int ln;
904
905
@@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev)
906
s->gpo = 0;
907
}
908
909
-static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr,
910
- unsigned size)
911
+static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size)
912
{
913
- struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque;
914
+ struct omap2_gpif_s *s = opaque;
915
916
switch (addr) {
917
case 0x00:    /* IPGENERICOCPSPL_REVISION */
918
@@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr,
919
static void omap2_gpif_top_write(void *opaque, hwaddr addr,
920
uint64_t value, unsigned size)
921
{
922
- struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque;
923
+ struct omap2_gpif_s *s = opaque;
924
925
switch (addr) {
926
case 0x00:    /* IPGENERICOCPSPL_REVISION */
927
diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c
928
index XXXXXXX..XXXXXXX 100644
929
--- a/hw/intc/omap_intc.c
930
+++ b/hw/intc/omap_intc.c
931
@@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq)
932
933
static void omap_set_intr(void *opaque, int irq, int req)
934
{
935
- struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque;
936
+ struct omap_intr_handler_s *ih = opaque;
937
uint32_t rise;
938
939
struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5];
940
@@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req)
941
/* Simplified version with no edge detection */
942
static void omap_set_intr_noedge(void *opaque, int irq, int req)
943
{
944
- struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque;
945
+ struct omap_intr_handler_s *ih = opaque;
946
uint32_t rise;
947
948
struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5];
949
@@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req)
950
static uint64_t omap_inth_read(void *opaque, hwaddr addr,
951
unsigned size)
952
{
953
- struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
954
+ struct omap_intr_handler_s *s = opaque;
955
int i, offset = addr;
956
int bank_no = offset >> 8;
957
int line_no;
958
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr,
959
static void omap_inth_write(void *opaque, hwaddr addr,
960
uint64_t value, unsigned size)
961
{
962
- struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
963
+ struct omap_intr_handler_s *s = opaque;
964
int i, offset = addr;
965
int bank_no = offset >> 8;
966
struct omap_intr_handler_bank_s *bank = &s->bank[bank_no];
967
@@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = {
968
static uint64_t omap2_inth_read(void *opaque, hwaddr addr,
969
unsigned size)
970
{
971
- struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
972
+ struct omap_intr_handler_s *s = opaque;
973
int offset = addr;
974
int bank_no, line_no;
975
struct omap_intr_handler_bank_s *bank = NULL;
976
@@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr,
977
static void omap2_inth_write(void *opaque, hwaddr addr,
978
uint64_t value, unsigned size)
979
{
980
- struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
981
+ struct omap_intr_handler_s *s = opaque;
982
int offset = addr;
983
int bank_no, line_no;
984
struct omap_intr_handler_bank_s *bank = NULL;
985
diff --git a/hw/misc/omap_gpmc.c b/hw/misc/omap_gpmc.c
986
index XXXXXXX..XXXXXXX 100644
987
--- a/hw/misc/omap_gpmc.c
988
+++ b/hw/misc/omap_gpmc.c
989
@@ -XXX,XX +XXX,XX @@ static void omap_gpmc_dma_update(struct omap_gpmc_s *s, int value)
990
static uint64_t omap_nand_read(void *opaque, hwaddr addr,
991
unsigned size)
992
{
993
- struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque;
994
+ struct omap_gpmc_cs_file_s *f = opaque;
995
uint64_t v;
996
nand_setpins(f->dev, 0, 0, 0, 1, 0);
997
switch (omap_gpmc_devsize(f)) {
998
@@ -XXX,XX +XXX,XX @@ static void omap_nand_setio(DeviceState *dev, uint64_t value,
999
static void omap_nand_write(void *opaque, hwaddr addr,
1000
uint64_t value, unsigned size)
1001
{
1002
- struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque;
1003
+ struct omap_gpmc_cs_file_s *f = opaque;
1004
nand_setpins(f->dev, 0, 0, 0, 1, 0);
1005
omap_nand_setio(f->dev, value, omap_gpmc_devsize(f), size);
1006
}
1007
@@ -XXX,XX +XXX,XX @@ static void fill_prefetch_fifo(struct omap_gpmc_s *s)
1008
static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr,
1009
unsigned size)
1010
{
1011
- struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque;
1012
+ struct omap_gpmc_s *s = opaque;
1013
uint32_t data;
1014
if (s->prefetch.config1 & 1) {
1015
/* The TRM doesn't define the behaviour if you read from the
1016
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr,
1017
static void omap_gpmc_prefetch_write(void *opaque, hwaddr addr,
1018
uint64_t value, unsigned size)
1019
{
1020
- struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque;
1021
+ struct omap_gpmc_s *s = opaque;
1022
int cs = prefetch_cs(s->prefetch.config1);
1023
if ((s->prefetch.config1 & 1) == 0) {
1024
/* The TRM doesn't define the behaviour of writing to the
1025
@@ -XXX,XX +XXX,XX @@ static int gpmc_wordaccess_only(hwaddr addr)
1026
static uint64_t omap_gpmc_read(void *opaque, hwaddr addr,
1027
unsigned size)
1028
{
1029
- struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque;
1030
+ struct omap_gpmc_s *s = opaque;
1031
int cs;
1032
struct omap_gpmc_cs_file_s *f;
1033
1034
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_read(void *opaque, hwaddr addr,
1035
static void omap_gpmc_write(void *opaque, hwaddr addr,
1036
uint64_t value, unsigned size)
1037
{
1038
- struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque;
1039
+ struct omap_gpmc_s *s = opaque;
1040
int cs;
1041
struct omap_gpmc_cs_file_s *f;
1042
1043
diff --git a/hw/misc/omap_l4.c b/hw/misc/omap_l4.c
1044
index XXXXXXX..XXXXXXX 100644
1045
--- a/hw/misc/omap_l4.c
1046
+++ b/hw/misc/omap_l4.c
1047
@@ -XXX,XX +XXX,XX @@ hwaddr omap_l4_region_size(struct omap_target_agent_s *ta,
1048
return ta->start[region].size;
1049
}
1050
1051
-static uint64_t omap_l4ta_read(void *opaque, hwaddr addr,
1052
- unsigned size)
1053
+static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, unsigned size)
1054
{
1055
- struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque;
1056
+ struct omap_target_agent_s *s = opaque;
1057
1058
if (size != 2) {
1059
return omap_badwidth_read16(opaque, addr);
1060
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_l4ta_read(void *opaque, hwaddr addr,
1061
static void omap_l4ta_write(void *opaque, hwaddr addr,
1062
uint64_t value, unsigned size)
1063
{
1064
- struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque;
1065
+ struct omap_target_agent_s *s = opaque;
1066
1067
if (size != 4) {
1068
omap_badwidth_write32(opaque, addr, value);
1069
diff --git a/hw/misc/omap_sdrc.c b/hw/misc/omap_sdrc.c
1070
index XXXXXXX..XXXXXXX 100644
1071
--- a/hw/misc/omap_sdrc.c
1072
+++ b/hw/misc/omap_sdrc.c
1073
@@ -XXX,XX +XXX,XX @@ void omap_sdrc_reset(struct omap_sdrc_s *s)
1074
s->config = 0x10;
1075
}
1076
1077
-static uint64_t omap_sdrc_read(void *opaque, hwaddr addr,
1078
- unsigned size)
1079
+static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, unsigned size)
1080
{
1081
- struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque;
1082
+ struct omap_sdrc_s *s = opaque;
1083
1084
if (size != 4) {
1085
return omap_badwidth_read32(opaque, addr);
1086
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_sdrc_read(void *opaque, hwaddr addr,
1087
static void omap_sdrc_write(void *opaque, hwaddr addr,
1088
uint64_t value, unsigned size)
1089
{
1090
- struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque;
1091
+ struct omap_sdrc_s *s = opaque;
1092
1093
if (size != 4) {
1094
omap_badwidth_write32(opaque, addr, value);
1095
diff --git a/hw/misc/omap_tap.c b/hw/misc/omap_tap.c
1096
index XXXXXXX..XXXXXXX 100644
1097
--- a/hw/misc/omap_tap.c
1098
+++ b/hw/misc/omap_tap.c
1099
@@ -XXX,XX +XXX,XX @@
1100
#include "hw/arm/omap.h"
1101
1102
/* TEST-Chip-level TAP */
1103
-static uint64_t omap_tap_read(void *opaque, hwaddr addr,
1104
- unsigned size)
1105
+static uint64_t omap_tap_read(void *opaque, hwaddr addr, unsigned size)
1106
{
1107
- struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1108
+ struct omap_mpu_state_s *s = opaque;
1109
1110
if (size != 4) {
1111
return omap_badwidth_read32(opaque, addr);
1112
diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c
1113
index XXXXXXX..XXXXXXX 100644
1114
--- a/hw/sd/omap_mmc.c
1115
+++ b/hw/sd/omap_mmc.c
1116
@@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host)
1117
device_cold_reset(DEVICE(host->card));
1118
}
1119
1120
-static uint64_t omap_mmc_read(void *opaque, hwaddr offset,
1121
- unsigned size)
1122
+static uint64_t omap_mmc_read(void *opaque, hwaddr offset, unsigned size)
1123
{
1124
uint16_t i;
1125
- struct omap_mmc_s *s = (struct omap_mmc_s *) opaque;
1126
+ struct omap_mmc_s *s = opaque;
1127
1128
if (size != 2) {
1129
return omap_badwidth_read16(opaque, offset);
1130
@@ -XXX,XX +XXX,XX @@ static void omap_mmc_write(void *opaque, hwaddr offset,
1131
uint64_t value, unsigned size)
1132
{
1133
int i;
1134
- struct omap_mmc_s *s = (struct omap_mmc_s *) opaque;
1135
+ struct omap_mmc_s *s = opaque;
1136
1137
if (size != 2) {
1138
omap_badwidth_write16(opaque, offset, value);
1139
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_mmc_ops = {
1140
1141
static void omap_mmc_cover_cb(void *opaque, int line, int level)
1142
{
1143
- struct omap_mmc_s *host = (struct omap_mmc_s *) opaque;
1144
+ struct omap_mmc_s *host = opaque;
1145
1146
if (!host->cdet_state && level) {
1147
host->status |= 0x0002;
1148
diff --git a/hw/ssi/omap_spi.c b/hw/ssi/omap_spi.c
1149
index XXXXXXX..XXXXXXX 100644
1150
--- a/hw/ssi/omap_spi.c
1151
+++ b/hw/ssi/omap_spi.c
1152
@@ -XXX,XX +XXX,XX @@ void omap_mcspi_reset(struct omap_mcspi_s *s)
1153
omap_mcspi_interrupt_update(s);
1154
}
1155
1156
-static uint64_t omap_mcspi_read(void *opaque, hwaddr addr,
1157
- unsigned size)
1158
+static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, unsigned size)
1159
{
1160
- struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque;
1161
+ struct omap_mcspi_s *s = opaque;
1162
int ch = 0;
1163
uint32_t ret;
1164
1165
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcspi_read(void *opaque, hwaddr addr,
1166
static void omap_mcspi_write(void *opaque, hwaddr addr,
1167
uint64_t value, unsigned size)
1168
{
1169
- struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque;
1170
+ struct omap_mcspi_s *s = opaque;
1171
int ch = 0;
1172
1173
if (size != 4) {
1174
diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c
1175
index XXXXXXX..XXXXXXX 100644
1176
--- a/hw/timer/omap_gptimer.c
1177
+++ b/hw/timer/omap_gptimer.c
1178
@@ -XXX,XX +XXX,XX @@ static inline void omap_gp_timer_trigger(struct omap_gp_timer_s *timer)
1179
1180
static void omap_gp_timer_tick(void *opaque)
1181
{
1182
- struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque;
1183
+ struct omap_gp_timer_s *timer = opaque;
1184
1185
if (!timer->ar) {
1186
timer->st = 0;
1187
@@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_tick(void *opaque)
1188
1189
static void omap_gp_timer_match(void *opaque)
1190
{
1191
- struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque;
1192
+ struct omap_gp_timer_s *timer = opaque;
1193
1194
if (timer->trigger == gpt_trigger_both)
1195
omap_gp_timer_trigger(timer);
1196
@@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_match(void *opaque)
1197
1198
static void omap_gp_timer_input(void *opaque, int line, int on)
1199
{
1200
- struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
1201
+ struct omap_gp_timer_s *s = opaque;
1202
int trigger;
1203
1204
switch (s->capture) {
1205
@@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_input(void *opaque, int line, int on)
1206
1207
static void omap_gp_timer_clk_update(void *opaque, int line, int on)
1208
{
1209
- struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque;
1210
+ struct omap_gp_timer_s *timer = opaque;
1211
1212
omap_gp_timer_sync(timer);
1213
timer->rate = on ? omap_clk_getrate(timer->clk) : 0;
1214
@@ -XXX,XX +XXX,XX @@ void omap_gp_timer_reset(struct omap_gp_timer_s *s)
1215
1216
static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr)
1217
{
1218
- struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
1219
+ struct omap_gp_timer_s *s = opaque;
1220
1221
switch (addr) {
1222
case 0x00:    /* TIDR */
1223
@@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr)
1224
1225
static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr)
1226
{
1227
- struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
1228
+ struct omap_gp_timer_s *s = opaque;
1229
uint32_t ret;
1230
1231
if (addr & 2)
1232
@@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr)
1233
}
1234
}
1235
1236
-static void omap_gp_timer_write(void *opaque, hwaddr addr,
1237
- uint32_t value)
1238
+static void omap_gp_timer_write(void *opaque, hwaddr addr, uint32_t value)
1239
{
1240
- struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
1241
+ struct omap_gp_timer_s *s = opaque;
1242
1243
switch (addr) {
1244
case 0x00:    /* TIDR */
1245
@@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_write(void *opaque, hwaddr addr,
1246
}
1247
}
1248
1249
-static void omap_gp_timer_writeh(void *opaque, hwaddr addr,
1250
- uint32_t value)
1251
+static void omap_gp_timer_writeh(void *opaque, hwaddr addr, uint32_t value)
1252
{
1253
- struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
1254
+ struct omap_gp_timer_s *s = opaque;
1255
1256
if (addr & 2)
1257
omap_gp_timer_write(opaque, addr, (value << 16) | s->writeh);
1258
diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c
1259
index XXXXXXX..XXXXXXX 100644
1260
--- a/hw/timer/omap_synctimer.c
1261
+++ b/hw/timer/omap_synctimer.c
1262
@@ -XXX,XX +XXX,XX @@ void omap_synctimer_reset(struct omap_synctimer_s *s)
1263
1264
static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr)
1265
{
1266
- struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque;
1267
+ struct omap_synctimer_s *s = opaque;
1268
1269
switch (addr) {
1270
case 0x00:    /* 32KSYNCNT_REV */
1271
@@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr)
1272
1273
static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr)
1274
{
1275
- struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque;
1276
+ struct omap_synctimer_s *s = opaque;
1277
uint32_t ret;
1278
1279
if (addr & 2)
158
--
1280
--
159
2.20.1
1281
2.34.1
160
1282
161
1283
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Set TBFLAG_ANY.BE_DATA in rebuild_hflags_common_32 and
3
Following docs/devel/style.rst guidelines, rename omap_gpif_s ->
4
rebuild_hflags_a64 instead of rebuild_hflags_common, where we do
4
Omap1GpioState. This also remove a use of 'struct' in the
5
not need to re-test is_a64() nor re-compute the various inputs.
5
DECLARE_INSTANCE_CHECKER() macro call.
6
6
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20191018174431.1784-5-richard.henderson@linaro.org
9
Message-id: 20230109140306.23161-5-philmd@linaro.org
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
11
---
12
target/arm/cpu.h | 49 +++++++++++++++++++++++++++------------------
12
include/hw/arm/omap.h | 6 +++---
13
target/arm/helper.c | 16 +++++++++++----
13
hw/gpio/omap_gpio.c | 16 ++++++++--------
14
2 files changed, 42 insertions(+), 23 deletions(-)
14
2 files changed, 11 insertions(+), 11 deletions(-)
15
15
16
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
16
diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h
17
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/cpu.h
18
--- a/include/hw/arm/omap.h
19
+++ b/target/arm/cpu.h
19
+++ b/include/hw/arm/omap.h
20
@@ -XXX,XX +XXX,XX @@ static inline uint64_t arm_sctlr(CPUARMState *env, int el)
20
@@ -XXX,XX +XXX,XX @@ void omap_i2c_set_fclk(OMAPI2CState *i2c, omap_clk clk);
21
22
/* omap_gpio.c */
23
#define TYPE_OMAP1_GPIO "omap-gpio"
24
-DECLARE_INSTANCE_CHECKER(struct omap_gpif_s, OMAP1_GPIO,
25
+typedef struct Omap1GpioState Omap1GpioState;
26
+DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO,
27
TYPE_OMAP1_GPIO)
28
29
#define TYPE_OMAP2_GPIO "omap2-gpio"
30
DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO,
31
TYPE_OMAP2_GPIO)
32
33
-typedef struct omap_gpif_s omap_gpif;
34
typedef struct omap2_gpif_s omap2_gpif;
35
36
/* TODO: clock framework (see above) */
37
-void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk);
38
+void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk);
39
40
void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk);
41
void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk);
42
diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c
43
index XXXXXXX..XXXXXXX 100644
44
--- a/hw/gpio/omap_gpio.c
45
+++ b/hw/gpio/omap_gpio.c
46
@@ -XXX,XX +XXX,XX @@ struct omap_gpio_s {
47
uint16_t pins;
48
};
49
50
-struct omap_gpif_s {
51
+struct Omap1GpioState {
52
SysBusDevice parent_obj;
53
54
MemoryRegion iomem;
55
@@ -XXX,XX +XXX,XX @@ struct omap_gpif_s {
56
/* General-Purpose I/O of OMAP1 */
57
static void omap_gpio_set(void *opaque, int line, int level)
58
{
59
- struct omap_gpif_s *p = opaque;
60
+ Omap1GpioState *p = opaque;
61
struct omap_gpio_s *s = &p->omap1;
62
uint16_t prev = s->inputs;
63
64
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpio_module_ops = {
65
66
static void omap_gpif_reset(DeviceState *dev)
67
{
68
- struct omap_gpif_s *s = OMAP1_GPIO(dev);
69
+ Omap1GpioState *s = OMAP1_GPIO(dev);
70
71
omap_gpio_reset(&s->omap1);
72
}
73
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpif_top_ops = {
74
static void omap_gpio_init(Object *obj)
75
{
76
DeviceState *dev = DEVICE(obj);
77
- struct omap_gpif_s *s = OMAP1_GPIO(obj);
78
+ Omap1GpioState *s = OMAP1_GPIO(obj);
79
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
80
81
qdev_init_gpio_in(dev, omap_gpio_set, 16);
82
@@ -XXX,XX +XXX,XX @@ static void omap_gpio_init(Object *obj)
83
84
static void omap_gpio_realize(DeviceState *dev, Error **errp)
85
{
86
- struct omap_gpif_s *s = OMAP1_GPIO(dev);
87
+ Omap1GpioState *s = OMAP1_GPIO(dev);
88
89
if (!s->clk) {
90
error_setg(errp, "omap-gpio: clk not connected");
91
@@ -XXX,XX +XXX,XX @@ static void omap2_gpio_realize(DeviceState *dev, Error **errp)
21
}
92
}
22
}
93
}
23
94
24
+static inline bool arm_cpu_data_is_big_endian_a32(CPUARMState *env,
95
-void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk)
25
+ bool sctlr_b)
96
+void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk)
26
+{
27
+#ifdef CONFIG_USER_ONLY
28
+ /*
29
+ * In system mode, BE32 is modelled in line with the
30
+ * architecture (as word-invariant big-endianness), where loads
31
+ * and stores are done little endian but from addresses which
32
+ * are adjusted by XORing with the appropriate constant. So the
33
+ * endianness to use for the raw data access is not affected by
34
+ * SCTLR.B.
35
+ * In user mode, however, we model BE32 as byte-invariant
36
+ * big-endianness (because user-only code cannot tell the
37
+ * difference), and so we need to use a data access endianness
38
+ * that depends on SCTLR.B.
39
+ */
40
+ if (sctlr_b) {
41
+ return true;
42
+ }
43
+#endif
44
+ /* In 32bit endianness is determined by looking at CPSR's E bit */
45
+ return env->uncached_cpsr & CPSR_E;
46
+}
47
+
48
+static inline bool arm_cpu_data_is_big_endian_a64(int el, uint64_t sctlr)
49
+{
50
+ return sctlr & (el ? SCTLR_EE : SCTLR_E0E);
51
+}
52
53
/* Return true if the processor is in big-endian mode. */
54
static inline bool arm_cpu_data_is_big_endian(CPUARMState *env)
55
{
97
{
56
- /* In 32bit endianness is determined by looking at CPSR's E bit */
98
gpio->clk = clk;
57
if (!is_a64(env)) {
58
- return
59
-#ifdef CONFIG_USER_ONLY
60
- /* In system mode, BE32 is modelled in line with the
61
- * architecture (as word-invariant big-endianness), where loads
62
- * and stores are done little endian but from addresses which
63
- * are adjusted by XORing with the appropriate constant. So the
64
- * endianness to use for the raw data access is not affected by
65
- * SCTLR.B.
66
- * In user mode, however, we model BE32 as byte-invariant
67
- * big-endianness (because user-only code cannot tell the
68
- * difference), and so we need to use a data access endianness
69
- * that depends on SCTLR.B.
70
- */
71
- arm_sctlr_b(env) ||
72
-#endif
73
- ((env->uncached_cpsr & CPSR_E) ? 1 : 0);
74
+ return arm_cpu_data_is_big_endian_a32(env, arm_sctlr_b(env));
75
} else {
76
int cur_el = arm_current_el(env);
77
uint64_t sctlr = arm_sctlr(env, cur_el);
78
-
79
- return (sctlr & (cur_el ? SCTLR_EE : SCTLR_E0E)) != 0;
80
+ return arm_cpu_data_is_big_endian_a64(cur_el, sctlr);
81
}
82
}
99
}
83
100
84
diff --git a/target/arm/helper.c b/target/arm/helper.c
101
static Property omap_gpio_properties[] = {
85
index XXXXXXX..XXXXXXX 100644
102
- DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0),
86
--- a/target/arm/helper.c
103
+ DEFINE_PROP_INT32("mpu_model", Omap1GpioState, mpu_model, 0),
87
+++ b/target/arm/helper.c
104
DEFINE_PROP_END_OF_LIST(),
88
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
105
};
89
flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX,
106
90
arm_to_core_mmu_idx(mmu_idx));
107
@@ -XXX,XX +XXX,XX @@ static void omap_gpio_class_init(ObjectClass *klass, void *data)
91
108
static const TypeInfo omap_gpio_info = {
92
- if (arm_cpu_data_is_big_endian(env)) {
109
.name = TYPE_OMAP1_GPIO,
93
- flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
110
.parent = TYPE_SYS_BUS_DEVICE,
94
- }
111
- .instance_size = sizeof(struct omap_gpif_s),
95
if (arm_singlestep_active(env)) {
112
+ .instance_size = sizeof(Omap1GpioState),
96
flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1);
113
.instance_init = omap_gpio_init,
97
}
114
.class_init = omap_gpio_class_init,
98
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
115
};
99
static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el,
100
ARMMMUIdx mmu_idx, uint32_t flags)
101
{
102
- flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env));
103
+ bool sctlr_b = arm_sctlr_b(env);
104
+
105
+ if (sctlr_b) {
106
+ flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, 1);
107
+ }
108
+ if (arm_cpu_data_is_big_endian_a32(env, sctlr_b)) {
109
+ flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
110
+ }
111
flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env));
112
113
return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
114
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
115
116
sctlr = arm_sctlr(env, el);
117
118
+ if (arm_cpu_data_is_big_endian_a64(el, sctlr)) {
119
+ flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
120
+ }
121
+
122
if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) {
123
/*
124
* In order to save space in flags, we record only whether
125
--
116
--
126
2.20.1
117
2.34.1
127
118
128
119
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
The SDRAM is incorrectly created in the OMAP2420 SoC.
3
Following docs/devel/style.rst guidelines, rename omap2_gpif_s ->
4
Move its creation in the board code, this will later allow the
4
Omap2GpioState. This also remove a use of 'struct' in the
5
board to have the QOM ownership of the RAM.
5
DECLARE_INSTANCE_CHECKER() macro call.
6
6
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20230109140306.23161-6-philmd@linaro.org
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
10
Message-id: 20191021190653.9511-5-philmd@redhat.com
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
11
---
13
include/hw/arm/omap.h | 4 +---
12
include/hw/arm/omap.h | 9 ++++-----
14
hw/arm/nseries.c | 10 +++++++---
13
hw/gpio/omap_gpio.c | 20 ++++++++++----------
15
hw/arm/omap2.c | 13 +++++--------
14
2 files changed, 14 insertions(+), 15 deletions(-)
16
3 files changed, 13 insertions(+), 14 deletions(-)
17
15
18
diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h
16
diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h
19
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
20
--- a/include/hw/arm/omap.h
18
--- a/include/hw/arm/omap.h
21
+++ b/include/hw/arm/omap.h
19
+++ b/include/hw/arm/omap.h
22
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s {
20
@@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO,
23
MemoryRegion tap_iomem;
21
TYPE_OMAP1_GPIO)
24
MemoryRegion imif_ram;
22
25
MemoryRegion emiff_ram;
23
#define TYPE_OMAP2_GPIO "omap2-gpio"
26
- MemoryRegion sdram;
24
-DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO,
27
MemoryRegion sram;
25
+typedef struct Omap2GpioState Omap2GpioState;
28
26
+DECLARE_INSTANCE_CHECKER(Omap2GpioState, OMAP2_GPIO,
29
struct omap_dma_port_if_s {
27
TYPE_OMAP2_GPIO)
30
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
28
31
const char *core);
29
-typedef struct omap2_gpif_s omap2_gpif;
32
30
-
33
/* omap2.c */
31
/* TODO: clock framework (see above) */
34
-struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
32
void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk);
35
- unsigned long sdram_size,
33
36
+struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram,
34
-void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk);
37
const char *core);
35
-void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk);
38
36
+void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk);
39
uint32_t omap_badwidth_read8(void *opaque, hwaddr addr);
37
+void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk);
40
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
38
39
/* OMAP2 l4 Interconnect */
40
struct omap_l4_s;
41
diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c
41
index XXXXXXX..XXXXXXX 100644
42
index XXXXXXX..XXXXXXX 100644
42
--- a/hw/arm/nseries.c
43
--- a/hw/gpio/omap_gpio.c
43
+++ b/hw/arm/nseries.c
44
+++ b/hw/gpio/omap_gpio.c
44
@@ -XXX,XX +XXX,XX @@
45
@@ -XXX,XX +XXX,XX @@ struct omap2_gpio_s {
45
46
uint8_t delay;
46
/* Nokia N8x0 support */
47
};
47
struct n800_s {
48
48
+ MemoryRegion sdram;
49
-struct omap2_gpif_s {
49
struct omap_mpu_state_s *mpu;
50
+struct Omap2GpioState {
50
51
SysBusDevice parent_obj;
51
struct rfbi_chip_s blizzard;
52
52
@@ -XXX,XX +XXX,XX @@ static int n810_atag_setup(const struct arm_boot_info *info, void *p)
53
MemoryRegion iomem;
53
static void n8x0_init(MachineState *machine,
54
@@ -XXX,XX +XXX,XX @@ static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line)
54
struct arm_boot_info *binfo, int model)
55
56
static void omap2_gpio_set(void *opaque, int line, int level)
55
{
57
{
56
- MemoryRegion *sysmem = get_system_memory();
58
- struct omap2_gpif_s *p = opaque;
57
struct n800_s *s = (struct n800_s *) g_malloc0(sizeof(*s));
59
+ Omap2GpioState *p = opaque;
58
- int sdram_size = binfo->ram_size;
60
struct omap2_gpio_s *s = &p->modules[line >> 5];
59
+ uint64_t sdram_size = binfo->ram_size;
61
60
62
line &= 31;
61
- s->mpu = omap2420_mpu_init(sysmem, sdram_size, machine->cpu_type);
63
@@ -XXX,XX +XXX,XX @@ static void omap_gpif_reset(DeviceState *dev)
62
+ memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram",
64
63
+ sdram_size);
65
static void omap2_gpif_reset(DeviceState *dev)
64
+ memory_region_add_subregion(get_system_memory(), OMAP2_Q2_BASE, &s->sdram);
66
{
65
+
67
- struct omap2_gpif_s *s = OMAP2_GPIO(dev);
66
+ s->mpu = omap2420_mpu_init(&s->sdram, machine->cpu_type);
68
+ Omap2GpioState *s = OMAP2_GPIO(dev);
67
69
int i;
68
/* Setup peripherals
70
69
*
71
for (i = 0; i < s->modulecount; i++) {
70
diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c
72
@@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev)
71
index XXXXXXX..XXXXXXX 100644
73
72
--- a/hw/arm/omap2.c
74
static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size)
73
+++ b/hw/arm/omap2.c
75
{
74
@@ -XXX,XX +XXX,XX @@
76
- struct omap2_gpif_s *s = opaque;
75
#include "qemu/error-report.h"
77
+ Omap2GpioState *s = opaque;
76
#include "qapi/error.h"
78
77
#include "cpu.h"
79
switch (addr) {
78
+#include "exec/address-spaces.h"
80
case 0x00:    /* IPGENERICOCPSPL_REVISION */
79
#include "sysemu/blockdev.h"
81
@@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size)
80
#include "sysemu/qtest.h"
82
static void omap2_gpif_top_write(void *opaque, hwaddr addr,
81
#include "sysemu/reset.h"
83
uint64_t value, unsigned size)
82
@@ -XXX,XX +XXX,XX @@ static const struct dma_irq_map omap2_dma_irq_map[] = {
84
{
83
{ 0, OMAP_INT_24XX_SDMA_IRQ3 },
85
- struct omap2_gpif_s *s = opaque;
86
+ Omap2GpioState *s = opaque;
87
88
switch (addr) {
89
case 0x00:    /* IPGENERICOCPSPL_REVISION */
90
@@ -XXX,XX +XXX,XX @@ static void omap_gpio_realize(DeviceState *dev, Error **errp)
91
92
static void omap2_gpio_realize(DeviceState *dev, Error **errp)
93
{
94
- struct omap2_gpif_s *s = OMAP2_GPIO(dev);
95
+ Omap2GpioState *s = OMAP2_GPIO(dev);
96
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
97
int i;
98
99
@@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_gpio_info = {
100
.class_init = omap_gpio_class_init,
84
};
101
};
85
102
86
-struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
103
-void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk)
87
- unsigned long sdram_size,
104
+void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk)
88
+struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram,
89
const char *cpu_type)
90
{
105
{
91
struct omap_mpu_state_s *s = g_new0(struct omap_mpu_state_s, 1);
106
gpio->iclk = clk;
92
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
107
}
93
int i;
108
94
SysBusDevice *busdev;
109
-void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk)
95
struct omap_target_agent_s *ta;
110
+void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk)
96
+ MemoryRegion *sysmem = get_system_memory();
111
{
97
112
assert(i <= 5);
98
/* Core */
113
gpio->fclk[i] = clk;
99
s->mpu_model = omap2420;
114
}
100
s->cpu = ARM_CPU(cpu_create(cpu_type));
115
101
- s->sdram_size = sdram_size;
116
static Property omap2_gpio_properties[] = {
102
s->sram_size = OMAP242X_SRAM_SIZE;
117
- DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0),
103
118
+ DEFINE_PROP_INT32("mpu_model", Omap2GpioState, mpu_model, 0),
104
s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0);
119
DEFINE_PROP_END_OF_LIST(),
105
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
120
};
106
omap_clk_init(s);
121
107
122
@@ -XXX,XX +XXX,XX @@ static void omap2_gpio_class_init(ObjectClass *klass, void *data)
108
/* Memory-mapped stuff */
123
static const TypeInfo omap2_gpio_info = {
109
- memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram",
124
.name = TYPE_OMAP2_GPIO,
110
- s->sdram_size);
125
.parent = TYPE_SYS_BUS_DEVICE,
111
- memory_region_add_subregion(sysmem, OMAP2_Q2_BASE, &s->sdram);
126
- .instance_size = sizeof(struct omap2_gpif_s),
112
memory_region_init_ram(&s->sram, NULL, "omap2.sram", s->sram_size,
127
+ .instance_size = sizeof(Omap2GpioState),
113
&error_fatal);
128
.class_init = omap2_gpio_class_init,
114
memory_region_add_subregion(sysmem, OMAP2_SRAM_BASE, &s->sram);
129
};
115
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
116
s->port->addr_valid = omap2_validate_addr;
117
118
/* Register SDRAM and SRAM ports for fast DMA transfers. */
119
- soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sdram),
120
- OMAP2_Q2_BASE, s->sdram_size);
121
+ soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(sdram),
122
+ OMAP2_Q2_BASE, memory_region_size(sdram));
123
soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sram),
124
OMAP2_SRAM_BASE, s->sram_size);
125
130
126
--
131
--
127
2.20.1
132
2.34.1
128
133
129
134
diff view generated by jsdifflib
1
In commit b01422622b we did an automated rename of the ptimer_init()
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
function to ptimer_init_with_bh(). Unfortunately this caught the
2
3
unrelated arm_mptimer_init() function. Undo that accidental
3
Following docs/devel/style.rst guidelines, rename
4
renaming.
4
omap_intr_handler_s -> OMAPIntcState. This also remove a
5
5
use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call.
6
Fixes: b01422622b7c7293196fdaf1dbb4f495af44ecf9
6
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20230109140306.23161-7-philmd@linaro.org
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
10
Message-id: 20191017133331.5901-1-peter.maydell@linaro.org
11
---
11
---
12
hw/timer/arm_mptimer.c | 4 ++--
12
include/hw/arm/omap.h | 9 ++++-----
13
1 file changed, 2 insertions(+), 2 deletions(-)
13
hw/intc/omap_intc.c | 38 +++++++++++++++++++-------------------
14
14
2 files changed, 23 insertions(+), 24 deletions(-)
15
diff --git a/hw/timer/arm_mptimer.c b/hw/timer/arm_mptimer.c
15
16
diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h
16
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/timer/arm_mptimer.c
18
--- a/include/hw/arm/omap.h
18
+++ b/hw/timer/arm_mptimer.c
19
+++ b/include/hw/arm/omap.h
19
@@ -XXX,XX +XXX,XX @@ static void arm_mptimer_reset(DeviceState *dev)
20
@@ -XXX,XX +XXX,XX @@ void omap_clk_reparent(omap_clk clk, omap_clk parent);
21
22
/* omap_intc.c */
23
#define TYPE_OMAP_INTC "common-omap-intc"
24
-typedef struct omap_intr_handler_s omap_intr_handler;
25
-DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC,
26
- TYPE_OMAP_INTC)
27
+typedef struct OMAPIntcState OMAPIntcState;
28
+DECLARE_INSTANCE_CHECKER(OMAPIntcState, OMAP_INTC, TYPE_OMAP_INTC)
29
30
31
/*
32
@@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC,
33
* (ie the struct omap_mpu_state_s*) to do the clockname to pointer
34
* translation.)
35
*/
36
-void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk);
37
-void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk);
38
+void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk);
39
+void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk);
40
41
/* omap_i2c.c */
42
#define TYPE_OMAP_I2C "omap_i2c"
43
diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c
44
index XXXXXXX..XXXXXXX 100644
45
--- a/hw/intc/omap_intc.c
46
+++ b/hw/intc/omap_intc.c
47
@@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_bank_s {
48
unsigned char priority[32];
49
};
50
51
-struct omap_intr_handler_s {
52
+struct OMAPIntcState {
53
SysBusDevice parent_obj;
54
55
qemu_irq *pins;
56
@@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_s {
57
struct omap_intr_handler_bank_s bank[3];
58
};
59
60
-static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq)
61
+static void omap_inth_sir_update(OMAPIntcState *s, int is_fiq)
62
{
63
int i, j, sir_intr, p_intr, p;
64
uint32_t level;
65
@@ -XXX,XX +XXX,XX @@ static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq)
66
s->sir_intr[is_fiq] = sir_intr;
67
}
68
69
-static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq)
70
+static inline void omap_inth_update(OMAPIntcState *s, int is_fiq)
71
{
72
int i;
73
uint32_t has_intr = 0;
74
@@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq)
75
76
static void omap_set_intr(void *opaque, int irq, int req)
77
{
78
- struct omap_intr_handler_s *ih = opaque;
79
+ OMAPIntcState *ih = opaque;
80
uint32_t rise;
81
82
struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5];
83
@@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req)
84
/* Simplified version with no edge detection */
85
static void omap_set_intr_noedge(void *opaque, int irq, int req)
86
{
87
- struct omap_intr_handler_s *ih = opaque;
88
+ OMAPIntcState *ih = opaque;
89
uint32_t rise;
90
91
struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5];
92
@@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req)
93
static uint64_t omap_inth_read(void *opaque, hwaddr addr,
94
unsigned size)
95
{
96
- struct omap_intr_handler_s *s = opaque;
97
+ OMAPIntcState *s = opaque;
98
int i, offset = addr;
99
int bank_no = offset >> 8;
100
int line_no;
101
@@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr,
102
static void omap_inth_write(void *opaque, hwaddr addr,
103
uint64_t value, unsigned size)
104
{
105
- struct omap_intr_handler_s *s = opaque;
106
+ OMAPIntcState *s = opaque;
107
int i, offset = addr;
108
int bank_no = offset >> 8;
109
struct omap_intr_handler_bank_s *bank = &s->bank[bank_no];
110
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_inth_mem_ops = {
111
112
static void omap_inth_reset(DeviceState *dev)
113
{
114
- struct omap_intr_handler_s *s = OMAP_INTC(dev);
115
+ OMAPIntcState *s = OMAP_INTC(dev);
116
int i;
117
118
for (i = 0; i < s->nbanks; ++i){
119
@@ -XXX,XX +XXX,XX @@ static void omap_inth_reset(DeviceState *dev)
120
static void omap_intc_init(Object *obj)
121
{
122
DeviceState *dev = DEVICE(obj);
123
- struct omap_intr_handler_s *s = OMAP_INTC(obj);
124
+ OMAPIntcState *s = OMAP_INTC(obj);
125
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
126
127
s->nbanks = 1;
128
@@ -XXX,XX +XXX,XX @@ static void omap_intc_init(Object *obj)
129
130
static void omap_intc_realize(DeviceState *dev, Error **errp)
131
{
132
- struct omap_intr_handler_s *s = OMAP_INTC(dev);
133
+ OMAPIntcState *s = OMAP_INTC(dev);
134
135
if (!s->iclk) {
136
error_setg(errp, "omap-intc: clk not connected");
20
}
137
}
21
}
138
}
22
139
23
-static void arm_mptimer_init_with_bh(Object *obj)
140
-void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk)
24
+static void arm_mptimer_init(Object *obj)
141
+void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk)
25
{
142
{
26
ARMMPTimerState *s = ARM_MPTIMER(obj);
143
intc->iclk = clk;
27
144
}
28
@@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_mptimer_info = {
145
29
.name = TYPE_ARM_MPTIMER,
146
-void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk)
147
+void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk)
148
{
149
intc->fclk = clk;
150
}
151
152
static Property omap_intc_properties[] = {
153
- DEFINE_PROP_UINT32("size", struct omap_intr_handler_s, size, 0x100),
154
+ DEFINE_PROP_UINT32("size", OMAPIntcState, size, 0x100),
155
DEFINE_PROP_END_OF_LIST(),
156
};
157
158
@@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = {
159
static uint64_t omap2_inth_read(void *opaque, hwaddr addr,
160
unsigned size)
161
{
162
- struct omap_intr_handler_s *s = opaque;
163
+ OMAPIntcState *s = opaque;
164
int offset = addr;
165
int bank_no, line_no;
166
struct omap_intr_handler_bank_s *bank = NULL;
167
@@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr,
168
static void omap2_inth_write(void *opaque, hwaddr addr,
169
uint64_t value, unsigned size)
170
{
171
- struct omap_intr_handler_s *s = opaque;
172
+ OMAPIntcState *s = opaque;
173
int offset = addr;
174
int bank_no, line_no;
175
struct omap_intr_handler_bank_s *bank = NULL;
176
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_inth_mem_ops = {
177
static void omap2_intc_init(Object *obj)
178
{
179
DeviceState *dev = DEVICE(obj);
180
- struct omap_intr_handler_s *s = OMAP_INTC(obj);
181
+ OMAPIntcState *s = OMAP_INTC(obj);
182
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
183
184
s->level_only = 1;
185
@@ -XXX,XX +XXX,XX @@ static void omap2_intc_init(Object *obj)
186
187
static void omap2_intc_realize(DeviceState *dev, Error **errp)
188
{
189
- struct omap_intr_handler_s *s = OMAP_INTC(dev);
190
+ OMAPIntcState *s = OMAP_INTC(dev);
191
192
if (!s->iclk) {
193
error_setg(errp, "omap2-intc: iclk not connected");
194
@@ -XXX,XX +XXX,XX @@ static void omap2_intc_realize(DeviceState *dev, Error **errp)
195
}
196
197
static Property omap2_intc_properties[] = {
198
- DEFINE_PROP_UINT8("revision", struct omap_intr_handler_s,
199
+ DEFINE_PROP_UINT8("revision", OMAPIntcState,
200
revision, 0x21),
201
DEFINE_PROP_END_OF_LIST(),
202
};
203
@@ -XXX,XX +XXX,XX @@ static const TypeInfo omap2_intc_info = {
204
static const TypeInfo omap_intc_type_info = {
205
.name = TYPE_OMAP_INTC,
30
.parent = TYPE_SYS_BUS_DEVICE,
206
.parent = TYPE_SYS_BUS_DEVICE,
31
.instance_size = sizeof(ARMMPTimerState),
207
- .instance_size = sizeof(omap_intr_handler),
32
- .instance_init = arm_mptimer_init_with_bh,
208
+ .instance_size = sizeof(OMAPIntcState),
33
+ .instance_init = arm_mptimer_init,
209
.abstract = true,
34
.class_init = arm_mptimer_class_init,
210
};
35
};
36
211
37
--
212
--
38
2.20.1
213
2.34.1
39
214
40
215
diff view generated by jsdifflib
1
From: Guenter Roeck <linux@roeck-us.net>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
When booting a recent Linux kernel, the qemu message "Timer with delta
3
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
4
zero, disabling" is seen, apparently because a ptimer is started before
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
being initialized. Fix the problem by initializing the offending ptimer
5
Message-id: 20230109140306.23161-8-philmd@linaro.org
6
before starting it.
7
8
The bug is effectively harmless in the old QEMUBH setup
9
because the sequence of events is:
10
* the delta zero means the timer expires immediately
11
* ptimer_reload() arranges for exynos4210_gfrc_event() to be called
12
* ptimer_reload() notices the zero delta and disables the timer
13
* later, the QEMUBH runs, and exynos4210_gfrc_event() correctly
14
configures the timer and restarts it
15
16
In the new transaction based API the bug is still harmless,
17
but differences of when the callback function runs mean the
18
message is not printed any more:
19
* ptimer_run() does nothing as it's inside a transaction block
20
* ptimer_transaction_commit() sees it has work to do and
21
calls ptimer_reload()
22
* the zero delta means the timer expires immediately
23
* ptimer_reload() calls exynos4210_gfrc_event() directly
24
* exynos4210_gfrc_event() configures the timer
25
* the delta is no longer zero so ptimer_reload() doesn't complain
26
(the zero-delta test is after the trigger-callback in
27
the ptimer_reload() function)
28
29
Regardless, the behaviour here was not intentional, and we should
30
just program the ptimer correctly to start with.
31
32
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
33
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
34
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
35
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
36
Message-id: 20191018143149.9216-1-peter.maydell@linaro.org
37
[PMM: Expansion/clarification of the commit message:
38
the message is about a zero delta, not a zero period;
39
added detail to the commit message of the analysis of what
40
is happening and why the kernel boots even with the message;
41
added note that the message goes away with the new ptimer API]
42
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
43
---
7
---
44
hw/timer/exynos4210_mct.c | 2 +-
8
hw/arm/stellaris.c | 6 +++---
45
1 file changed, 1 insertion(+), 1 deletion(-)
9
1 file changed, 3 insertions(+), 3 deletions(-)
46
10
47
diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c
11
diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c
48
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100644
49
--- a/hw/timer/exynos4210_mct.c
13
--- a/hw/arm/stellaris.c
50
+++ b/hw/timer/exynos4210_mct.c
14
+++ b/hw/arm/stellaris.c
51
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset,
15
@@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s)
52
/* Start FRC if transition from disabled to enabled */
16
53
if ((value & G_TCON_TIMER_ENABLE) > (old_val &
17
static void stellaris_adc_trigger(void *opaque, int irq, int level)
54
G_TCON_TIMER_ENABLE)) {
18
{
55
- exynos4210_gfrc_start(&s->g_timer);
19
- stellaris_adc_state *s = (stellaris_adc_state *)opaque;
56
+ exynos4210_gfrc_restart(s);
20
+ stellaris_adc_state *s = opaque;
57
}
21
int n;
58
if ((value & G_TCON_TIMER_ENABLE) < (old_val &
22
59
G_TCON_TIMER_ENABLE)) {
23
for (n = 0; n < 4; n++) {
24
@@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s)
25
static uint64_t stellaris_adc_read(void *opaque, hwaddr offset,
26
unsigned size)
27
{
28
- stellaris_adc_state *s = (stellaris_adc_state *)opaque;
29
+ stellaris_adc_state *s = opaque;
30
31
/* TODO: Implement this. */
32
if (offset >= 0x40 && offset < 0xc0) {
33
@@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset,
34
static void stellaris_adc_write(void *opaque, hwaddr offset,
35
uint64_t value, unsigned size)
36
{
37
- stellaris_adc_state *s = (stellaris_adc_state *)opaque;
38
+ stellaris_adc_state *s = opaque;
39
40
/* TODO: Implement this. */
41
if (offset >= 0x40 && offset < 0xc0) {
60
--
42
--
61
2.20.1
43
2.34.1
62
44
63
45
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Avoid calling arm_current_el() twice.
3
Following docs/devel/style.rst guidelines, rename
4
stellaris_adc_state -> StellarisADCState. This also remove a
5
use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call.
4
6
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
6
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20230109140306.23161-9-philmd@linaro.org
8
Message-id: 20191018174431.1784-14-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
---
11
target/arm/internals.h | 9 +++++++++
12
hw/arm/stellaris.c | 73 +++++++++++++++++++++++-----------------------
12
target/arm/helper.c | 12 +++++++-----
13
1 file changed, 36 insertions(+), 37 deletions(-)
13
2 files changed, 16 insertions(+), 5 deletions(-)
14
14
15
diff --git a/target/arm/internals.h b/target/arm/internals.h
15
diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c
16
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/internals.h
17
--- a/hw/arm/stellaris.c
18
+++ b/target/arm/internals.h
18
+++ b/hw/arm/stellaris.c
19
@@ -XXX,XX +XXX,XX @@ void arm_cpu_update_virq(ARMCPU *cpu);
19
@@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj)
20
*/
20
#define STELLARIS_ADC_FIFO_FULL 0x1000
21
void arm_cpu_update_vfiq(ARMCPU *cpu);
21
22
22
#define TYPE_STELLARIS_ADC "stellaris-adc"
23
+/**
23
-typedef struct StellarisADCState stellaris_adc_state;
24
+ * arm_mmu_idx_el:
24
-DECLARE_INSTANCE_CHECKER(stellaris_adc_state, STELLARIS_ADC,
25
+ * @env: The cpu environment
25
- TYPE_STELLARIS_ADC)
26
+ * @el: The EL to use.
26
+typedef struct StellarisADCState StellarisADCState;
27
+ *
27
+DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC)
28
+ * Return the full ARMMMUIdx for the translation regime for EL.
28
29
+ */
29
struct StellarisADCState {
30
+ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el);
30
SysBusDevice parent_obj;
31
+
31
@@ -XXX,XX +XXX,XX @@ struct StellarisADCState {
32
/**
32
qemu_irq irq[4];
33
* arm_mmu_idx:
33
};
34
* @env: The cpu environment
34
35
diff --git a/target/arm/helper.c b/target/arm/helper.c
35
-static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n)
36
index XXXXXXX..XXXXXXX 100644
36
+static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n)
37
--- a/target/arm/helper.c
37
{
38
+++ b/target/arm/helper.c
38
int tail;
39
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
39
40
@@ -XXX,XX +XXX,XX @@ static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n)
41
return s->fifo[n].data[tail];
40
}
42
}
41
#endif
43
42
44
-static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n,
43
-ARMMMUIdx arm_mmu_idx(CPUARMState *env)
45
+static void stellaris_adc_fifo_write(StellarisADCState *s, int n,
44
+ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el)
46
uint32_t value)
45
{
47
{
46
- int el;
48
int head;
47
-
49
@@ -XXX,XX +XXX,XX @@ static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n,
48
if (arm_feature(env, ARM_FEATURE_M)) {
50
s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL;
49
return arm_v7m_mmu_idx_for_secstate(env, env->v7m.secure);
51
}
50
}
52
51
53
-static void stellaris_adc_update(stellaris_adc_state *s)
52
- el = arm_current_el(env);
54
+static void stellaris_adc_update(StellarisADCState *s)
53
if (el < 2 && arm_is_secure_below_el3(env)) {
55
{
54
return ARMMMUIdx_S1SE0 + el;
56
int level;
55
} else {
57
int n;
56
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx(CPUARMState *env)
58
@@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s)
59
60
static void stellaris_adc_trigger(void *opaque, int irq, int level)
61
{
62
- stellaris_adc_state *s = opaque;
63
+ StellarisADCState *s = opaque;
64
int n;
65
66
for (n = 0; n < 4; n++) {
67
@@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level)
57
}
68
}
58
}
69
}
59
70
60
+ARMMMUIdx arm_mmu_idx(CPUARMState *env)
71
-static void stellaris_adc_reset(stellaris_adc_state *s)
61
+{
72
+static void stellaris_adc_reset(StellarisADCState *s)
62
+ return arm_mmu_idx_el(env, arm_current_el(env));
63
+}
64
+
65
int cpu_mmu_index(CPUARMState *env, bool ifetch)
66
{
73
{
67
return arm_to_core_mmu_idx(arm_mmu_idx(env));
74
int n;
68
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_internal(CPUARMState *env)
75
76
@@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s)
77
static uint64_t stellaris_adc_read(void *opaque, hwaddr offset,
78
unsigned size)
69
{
79
{
70
int el = arm_current_el(env);
80
- stellaris_adc_state *s = opaque;
71
int fp_el = fp_exception_el(env, el);
81
+ StellarisADCState *s = opaque;
72
- ARMMMUIdx mmu_idx = arm_mmu_idx(env);
82
73
+ ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
83
/* TODO: Implement this. */
74
84
if (offset >= 0x40 && offset < 0xc0) {
75
if (is_a64(env)) {
85
@@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset,
76
return rebuild_hflags_a64(env, el, fp_el, mmu_idx);
86
static void stellaris_adc_write(void *opaque, hwaddr offset,
87
uint64_t value, unsigned size)
88
{
89
- stellaris_adc_state *s = opaque;
90
+ StellarisADCState *s = opaque;
91
92
/* TODO: Implement this. */
93
if (offset >= 0x40 && offset < 0xc0) {
94
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = {
95
.version_id = 1,
96
.minimum_version_id = 1,
97
.fields = (VMStateField[]) {
98
- VMSTATE_UINT32(actss, stellaris_adc_state),
99
- VMSTATE_UINT32(ris, stellaris_adc_state),
100
- VMSTATE_UINT32(im, stellaris_adc_state),
101
- VMSTATE_UINT32(emux, stellaris_adc_state),
102
- VMSTATE_UINT32(ostat, stellaris_adc_state),
103
- VMSTATE_UINT32(ustat, stellaris_adc_state),
104
- VMSTATE_UINT32(sspri, stellaris_adc_state),
105
- VMSTATE_UINT32(sac, stellaris_adc_state),
106
- VMSTATE_UINT32(fifo[0].state, stellaris_adc_state),
107
- VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16),
108
- VMSTATE_UINT32(ssmux[0], stellaris_adc_state),
109
- VMSTATE_UINT32(ssctl[0], stellaris_adc_state),
110
- VMSTATE_UINT32(fifo[1].state, stellaris_adc_state),
111
- VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16),
112
- VMSTATE_UINT32(ssmux[1], stellaris_adc_state),
113
- VMSTATE_UINT32(ssctl[1], stellaris_adc_state),
114
- VMSTATE_UINT32(fifo[2].state, stellaris_adc_state),
115
- VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16),
116
- VMSTATE_UINT32(ssmux[2], stellaris_adc_state),
117
- VMSTATE_UINT32(ssctl[2], stellaris_adc_state),
118
- VMSTATE_UINT32(fifo[3].state, stellaris_adc_state),
119
- VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16),
120
- VMSTATE_UINT32(ssmux[3], stellaris_adc_state),
121
- VMSTATE_UINT32(ssctl[3], stellaris_adc_state),
122
- VMSTATE_UINT32(noise, stellaris_adc_state),
123
+ VMSTATE_UINT32(actss, StellarisADCState),
124
+ VMSTATE_UINT32(ris, StellarisADCState),
125
+ VMSTATE_UINT32(im, StellarisADCState),
126
+ VMSTATE_UINT32(emux, StellarisADCState),
127
+ VMSTATE_UINT32(ostat, StellarisADCState),
128
+ VMSTATE_UINT32(ustat, StellarisADCState),
129
+ VMSTATE_UINT32(sspri, StellarisADCState),
130
+ VMSTATE_UINT32(sac, StellarisADCState),
131
+ VMSTATE_UINT32(fifo[0].state, StellarisADCState),
132
+ VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16),
133
+ VMSTATE_UINT32(ssmux[0], StellarisADCState),
134
+ VMSTATE_UINT32(ssctl[0], StellarisADCState),
135
+ VMSTATE_UINT32(fifo[1].state, StellarisADCState),
136
+ VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16),
137
+ VMSTATE_UINT32(ssmux[1], StellarisADCState),
138
+ VMSTATE_UINT32(ssctl[1], StellarisADCState),
139
+ VMSTATE_UINT32(fifo[2].state, StellarisADCState),
140
+ VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16),
141
+ VMSTATE_UINT32(ssmux[2], StellarisADCState),
142
+ VMSTATE_UINT32(ssctl[2], StellarisADCState),
143
+ VMSTATE_UINT32(fifo[3].state, StellarisADCState),
144
+ VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16),
145
+ VMSTATE_UINT32(ssmux[3], StellarisADCState),
146
+ VMSTATE_UINT32(ssctl[3], StellarisADCState),
147
+ VMSTATE_UINT32(noise, StellarisADCState),
148
VMSTATE_END_OF_LIST()
149
}
150
};
151
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = {
152
static void stellaris_adc_init(Object *obj)
153
{
154
DeviceState *dev = DEVICE(obj);
155
- stellaris_adc_state *s = STELLARIS_ADC(obj);
156
+ StellarisADCState *s = STELLARIS_ADC(obj);
157
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
158
int n;
159
160
@@ -XXX,XX +XXX,XX @@ static void stellaris_adc_class_init(ObjectClass *klass, void *data)
161
static const TypeInfo stellaris_adc_info = {
162
.name = TYPE_STELLARIS_ADC,
163
.parent = TYPE_SYS_BUS_DEVICE,
164
- .instance_size = sizeof(stellaris_adc_state),
165
+ .instance_size = sizeof(StellarisADCState),
166
.instance_init = stellaris_adc_init,
167
.class_init = stellaris_adc_class_init,
168
};
77
--
169
--
78
2.20.1
170
2.34.1
79
171
80
172
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Having the RAM creation code in a separate function is not
3
The typedef and definitions are generated by the OBJECT_DECLARE_TYPE
4
very helpful. Move this code directly inside the board_init()
4
macro in "hw/arm/bcm2836.h":
5
function, this will later allow the board to have the QOM
6
ownership of the RAM.
7
5
6
20 #define TYPE_BCM283X "bcm283x"
7
21 OBJECT_DECLARE_TYPE(BCM283XState, BCM283XClass, BCM283X)
8
9
The script ran in commit a489d1951c ("Use OBJECT_DECLARE_TYPE when
10
possible") missed them because they are declared in a different
11
file unit. Remove them.
12
13
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
14
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
15
Message-id: 20230109140306.23161-10-philmd@linaro.org
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20191021190653.9511-7-philmd@redhat.com
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
17
---
14
hw/arm/digic_boards.c | 9 ++-------
18
hw/arm/bcm2836.c | 9 ++-------
15
1 file changed, 2 insertions(+), 7 deletions(-)
19
1 file changed, 2 insertions(+), 7 deletions(-)
16
20
17
diff --git a/hw/arm/digic_boards.c b/hw/arm/digic_boards.c
21
diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c
18
index XXXXXXX..XXXXXXX 100644
22
index XXXXXXX..XXXXXXX 100644
19
--- a/hw/arm/digic_boards.c
23
--- a/hw/arm/bcm2836.c
20
+++ b/hw/arm/digic_boards.c
24
+++ b/hw/arm/bcm2836.c
21
@@ -XXX,XX +XXX,XX @@ typedef struct DigicBoard {
25
@@ -XXX,XX +XXX,XX @@
22
const char *rom1_def_filename;
26
#include "hw/arm/raspi_platform.h"
23
} DigicBoard;
27
#include "hw/sysbus.h"
24
28
25
-static void digic4_board_setup_ram(DigicBoardState *s, hwaddr ram_size)
29
-typedef struct BCM283XClass {
26
-{
30
+struct BCM283XClass {
27
- memory_region_allocate_system_memory(&s->ram, NULL, "ram", ram_size);
31
/*< private >*/
28
- memory_region_add_subregion(get_system_memory(), 0, &s->ram);
32
DeviceClass parent_class;
29
-}
33
/*< public >*/
34
@@ -XXX,XX +XXX,XX @@ typedef struct BCM283XClass {
35
hwaddr peri_base; /* Peripheral base address seen by the CPU */
36
hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */
37
int clusterid;
38
-} BCM283XClass;
30
-
39
-
31
static void digic4_board_init(DigicBoard *board)
40
-#define BCM283X_CLASS(klass) \
32
{
41
- OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X)
33
Error *err = NULL;
42
-#define BCM283X_GET_CLASS(obj) \
34
@@ -XXX,XX +XXX,XX @@ static void digic4_board_init(DigicBoard *board)
43
- OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X)
35
exit(1);
44
+};
36
}
45
37
46
static Property bcm2836_enabled_cores_property =
38
- digic4_board_setup_ram(s, board->ram_size);
47
DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0);
39
+ memory_region_allocate_system_memory(&s->ram, NULL, "ram", board->ram_size);
40
+ memory_region_add_subregion(get_system_memory(), 0, &s->ram);
41
42
if (board->add_rom0) {
43
board->add_rom0(s, DIGIC4_ROM0_BASE, board->rom0_def_filename);
44
--
48
--
45
2.20.1
49
2.34.1
46
50
47
51
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Define the board with 1 GiB of RAM but some boards can have up to 2
3
NPCM7XX models have been commited after the conversion from
4
GiB.
4
commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible").
5
5
Manually convert them.
6
Signed-off-by: Cédric Le Goater <clg@kaod.org>
6
7
Reviewed-by: Joel Stanley <joel@jms.id.au>
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
Message-id: 20191016090745.15334-1-clg@kaod.org
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20230109140306.23161-11-philmd@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
---
11
include/hw/arm/aspeed.h | 1 +
12
include/hw/adc/npcm7xx_adc.h | 7 +++----
12
hw/arm/aspeed.c | 23 +++++++++++++++++++++++
13
include/hw/arm/npcm7xx.h | 18 ++++++------------
13
2 files changed, 24 insertions(+)
14
include/hw/i2c/npcm7xx_smbus.h | 7 +++----
14
15
include/hw/misc/npcm7xx_clk.h | 2 +-
15
diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h
16
include/hw/misc/npcm7xx_gcr.h | 6 +++---
16
index XXXXXXX..XXXXXXX 100644
17
include/hw/misc/npcm7xx_mft.h | 7 +++----
17
--- a/include/hw/arm/aspeed.h
18
include/hw/misc/npcm7xx_pwm.h | 3 +--
18
+++ b/include/hw/arm/aspeed.h
19
include/hw/misc/npcm7xx_rng.h | 6 +++---
19
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardConfig {
20
include/hw/net/npcm7xx_emc.h | 5 +----
20
const char *desc;
21
include/hw/sd/npcm7xx_sdhci.h | 4 ++--
21
const char *soc_name;
22
10 files changed, 26 insertions(+), 39 deletions(-)
22
uint32_t hw_strap1;
23
23
+ uint32_t hw_strap2;
24
diff --git a/include/hw/adc/npcm7xx_adc.h b/include/hw/adc/npcm7xx_adc.h
24
const char *fmc_model;
25
index XXXXXXX..XXXXXXX 100644
25
const char *spi_model;
26
--- a/include/hw/adc/npcm7xx_adc.h
26
uint32_t num_cs;
27
+++ b/include/hw/adc/npcm7xx_adc.h
27
diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c
28
@@ -XXX,XX +XXX,XX @@
28
index XXXXXXX..XXXXXXX 100644
29
* @iref: The internal reference voltage, initialized at launch time.
29
--- a/hw/arm/aspeed.c
30
* @rv: The calibrated output values of 0.5V and 1.5V for the ADC.
30
+++ b/hw/arm/aspeed.c
31
*/
31
@@ -XXX,XX +XXX,XX @@ struct AspeedBoardState {
32
-typedef struct {
32
/* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */
33
+struct NPCM7xxADCState {
33
#define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1
34
SysBusDevice parent;
34
35
35
+/* AST2600 evb hardware value */
36
MemoryRegion iomem;
36
+#define AST2600_EVB_HW_STRAP1 0x000000C0
37
@@ -XXX,XX +XXX,XX @@ typedef struct {
37
+#define AST2600_EVB_HW_STRAP2 0x00000003
38
uint32_t iref;
38
+
39
39
/*
40
uint16_t calibration_r_values[NPCM7XX_ADC_NUM_CALIB];
40
* The max ram region is for firmwares that scan the address space
41
-} NPCM7xxADCState;
41
* with load/store to guess how much RAM the SoC has.
42
+};
42
@@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine,
43
43
&error_abort);
44
#define TYPE_NPCM7XX_ADC "npcm7xx-adc"
44
object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap1, "hw-strap1",
45
-#define NPCM7XX_ADC(obj) \
45
&error_abort);
46
- OBJECT_CHECK(NPCM7xxADCState, (obj), TYPE_NPCM7XX_ADC)
46
+ object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap2, "hw-strap2",
47
+OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxADCState, NPCM7XX_ADC)
47
+ &error_abort);
48
48
object_property_set_int(OBJECT(&bmc->soc), cfg->num_cs, "num-cs",
49
#endif /* NPCM7XX_ADC_H */
49
&error_abort);
50
diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h
50
object_property_set_int(OBJECT(&bmc->soc), machine->smp.cpus, "num-cpus",
51
index XXXXXXX..XXXXXXX 100644
51
@@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc)
52
--- a/include/hw/arm/npcm7xx.h
52
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32);
53
+++ b/include/hw/arm/npcm7xx.h
53
}
54
@@ -XXX,XX +XXX,XX @@
54
55
55
+static void ast2600_evb_i2c_init(AspeedBoardState *bmc)
56
#define NPCM7XX_NR_PWM_MODULES 2
56
+{
57
57
+ /* Start with some devices on our I2C busses */
58
-typedef struct NPCM7xxMachine {
58
+ ast2500_evb_i2c_init(bmc);
59
+struct NPCM7xxMachine {
59
+}
60
MachineState parent;
60
+
61
/*
61
static void romulus_bmc_i2c_init(AspeedBoardState *bmc)
62
* PWM fan splitter. each splitter connects to one PWM output and
62
{
63
@@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachine {
63
AspeedSoCState *soc = &bmc->soc;
64
*/
64
@@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = {
65
SplitIRQ fan_splitter[NPCM7XX_NR_PWM_MODULES *
65
.num_cs = 2,
66
NPCM7XX_PWM_PER_MODULE];
66
.i2c_init = witherspoon_bmc_i2c_init,
67
-} NPCM7xxMachine;
67
.ram = 512 * MiB,
68
+};
68
+ }, {
69
69
+ .name = MACHINE_TYPE_NAME("ast2600-evb"),
70
#define TYPE_NPCM7XX_MACHINE MACHINE_TYPE_NAME("npcm7xx")
70
+ .desc = "Aspeed AST2600 EVB (Cortex A7)",
71
-#define NPCM7XX_MACHINE(obj) \
71
+ .soc_name = "ast2600-a0",
72
- OBJECT_CHECK(NPCM7xxMachine, (obj), TYPE_NPCM7XX_MACHINE)
72
+ .hw_strap1 = AST2600_EVB_HW_STRAP1,
73
+OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMachine, NPCM7XX_MACHINE)
73
+ .hw_strap2 = AST2600_EVB_HW_STRAP2,
74
74
+ .fmc_model = "w25q512jv",
75
typedef struct NPCM7xxMachineClass {
75
+ .spi_model = "mx66u51235f",
76
MachineClass parent;
76
+ .num_cs = 1,
77
@@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachineClass {
77
+ .i2c_init = ast2600_evb_i2c_init,
78
#define NPCM7XX_MACHINE_GET_CLASS(obj) \
78
+ .ram = 1 * GiB,
79
OBJECT_GET_CLASS(NPCM7xxMachineClass, (obj), TYPE_NPCM7XX_MACHINE)
79
},
80
81
-typedef struct NPCM7xxState {
82
+struct NPCM7xxState {
83
DeviceState parent;
84
85
ARMCPU cpu[NPCM7XX_MAX_NUM_CPUS];
86
@@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState {
87
NPCM7xxFIUState fiu[2];
88
NPCM7xxEMCState emc[2];
89
NPCM7xxSDHCIState mmc;
90
-} NPCM7xxState;
91
+};
92
93
#define TYPE_NPCM7XX "npcm7xx"
94
-#define NPCM7XX(obj) OBJECT_CHECK(NPCM7xxState, (obj), TYPE_NPCM7XX)
95
+OBJECT_DECLARE_TYPE(NPCM7xxState, NPCM7xxClass, NPCM7XX)
96
97
#define TYPE_NPCM730 "npcm730"
98
#define TYPE_NPCM750 "npcm750"
99
@@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxClass {
100
uint32_t num_cpus;
101
} NPCM7xxClass;
102
103
-#define NPCM7XX_CLASS(klass) \
104
- OBJECT_CLASS_CHECK(NPCM7xxClass, (klass), TYPE_NPCM7XX)
105
-#define NPCM7XX_GET_CLASS(obj) \
106
- OBJECT_GET_CLASS(NPCM7xxClass, (obj), TYPE_NPCM7XX)
107
-
108
/**
109
* npcm7xx_load_kernel - Loads memory with everything needed to boot
110
* @machine - The machine containing the SoC to be booted.
111
diff --git a/include/hw/i2c/npcm7xx_smbus.h b/include/hw/i2c/npcm7xx_smbus.h
112
index XXXXXXX..XXXXXXX 100644
113
--- a/include/hw/i2c/npcm7xx_smbus.h
114
+++ b/include/hw/i2c/npcm7xx_smbus.h
115
@@ -XXX,XX +XXX,XX @@ typedef enum NPCM7xxSMBusStatus {
116
* @rx_cur: The current position of rx_fifo.
117
* @status: The current status of the SMBus.
118
*/
119
-typedef struct NPCM7xxSMBusState {
120
+struct NPCM7xxSMBusState {
121
SysBusDevice parent;
122
123
MemoryRegion iomem;
124
@@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSMBusState {
125
uint8_t rx_cur;
126
127
NPCM7xxSMBusStatus status;
128
-} NPCM7xxSMBusState;
129
+};
130
131
#define TYPE_NPCM7XX_SMBUS "npcm7xx-smbus"
132
-#define NPCM7XX_SMBUS(obj) OBJECT_CHECK(NPCM7xxSMBusState, (obj), \
133
- TYPE_NPCM7XX_SMBUS)
134
+OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxSMBusState, NPCM7XX_SMBUS)
135
136
#endif /* NPCM7XX_SMBUS_H */
137
diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h
138
index XXXXXXX..XXXXXXX 100644
139
--- a/include/hw/misc/npcm7xx_clk.h
140
+++ b/include/hw/misc/npcm7xx_clk.h
141
@@ -XXX,XX +XXX,XX @@ struct NPCM7xxCLKState {
80
};
142
};
81
143
144
#define TYPE_NPCM7XX_CLK "npcm7xx-clk"
145
-#define NPCM7XX_CLK(obj) OBJECT_CHECK(NPCM7xxCLKState, (obj), TYPE_NPCM7XX_CLK)
146
+OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxCLKState, NPCM7XX_CLK)
147
148
#endif /* NPCM7XX_CLK_H */
149
diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h
150
index XXXXXXX..XXXXXXX 100644
151
--- a/include/hw/misc/npcm7xx_gcr.h
152
+++ b/include/hw/misc/npcm7xx_gcr.h
153
@@ -XXX,XX +XXX,XX @@
154
*/
155
#define NPCM7XX_GCR_NR_REGS (0x148 / sizeof(uint32_t))
156
157
-typedef struct NPCM7xxGCRState {
158
+struct NPCM7xxGCRState {
159
SysBusDevice parent;
160
161
MemoryRegion iomem;
162
@@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxGCRState {
163
uint32_t reset_pwron;
164
uint32_t reset_mdlr;
165
uint32_t reset_intcr3;
166
-} NPCM7xxGCRState;
167
+};
168
169
#define TYPE_NPCM7XX_GCR "npcm7xx-gcr"
170
-#define NPCM7XX_GCR(obj) OBJECT_CHECK(NPCM7xxGCRState, (obj), TYPE_NPCM7XX_GCR)
171
+OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxGCRState, NPCM7XX_GCR)
172
173
#endif /* NPCM7XX_GCR_H */
174
diff --git a/include/hw/misc/npcm7xx_mft.h b/include/hw/misc/npcm7xx_mft.h
175
index XXXXXXX..XXXXXXX 100644
176
--- a/include/hw/misc/npcm7xx_mft.h
177
+++ b/include/hw/misc/npcm7xx_mft.h
178
@@ -XXX,XX +XXX,XX @@
179
* @max_rpm: The maximum rpm for fans. Order: A0, B0, A1, B1.
180
* @duty: The duty cycles for fans, relative to NPCM7XX_PWM_MAX_DUTY.
181
*/
182
-typedef struct NPCM7xxMFTState {
183
+struct NPCM7xxMFTState {
184
SysBusDevice parent;
185
186
MemoryRegion iomem;
187
@@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMFTState {
188
189
uint32_t max_rpm[NPCM7XX_MFT_FANIN_COUNT];
190
uint32_t duty[NPCM7XX_MFT_FANIN_COUNT];
191
-} NPCM7xxMFTState;
192
+};
193
194
#define TYPE_NPCM7XX_MFT "npcm7xx-mft"
195
-#define NPCM7XX_MFT(obj) \
196
- OBJECT_CHECK(NPCM7xxMFTState, (obj), TYPE_NPCM7XX_MFT)
197
+OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMFTState, NPCM7XX_MFT)
198
199
#endif /* NPCM7XX_MFT_H */
200
diff --git a/include/hw/misc/npcm7xx_pwm.h b/include/hw/misc/npcm7xx_pwm.h
201
index XXXXXXX..XXXXXXX 100644
202
--- a/include/hw/misc/npcm7xx_pwm.h
203
+++ b/include/hw/misc/npcm7xx_pwm.h
204
@@ -XXX,XX +XXX,XX @@ struct NPCM7xxPWMState {
205
};
206
207
#define TYPE_NPCM7XX_PWM "npcm7xx-pwm"
208
-#define NPCM7XX_PWM(obj) \
209
- OBJECT_CHECK(NPCM7xxPWMState, (obj), TYPE_NPCM7XX_PWM)
210
+OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxPWMState, NPCM7XX_PWM)
211
212
#endif /* NPCM7XX_PWM_H */
213
diff --git a/include/hw/misc/npcm7xx_rng.h b/include/hw/misc/npcm7xx_rng.h
214
index XXXXXXX..XXXXXXX 100644
215
--- a/include/hw/misc/npcm7xx_rng.h
216
+++ b/include/hw/misc/npcm7xx_rng.h
217
@@ -XXX,XX +XXX,XX @@
218
219
#include "hw/sysbus.h"
220
221
-typedef struct NPCM7xxRNGState {
222
+struct NPCM7xxRNGState {
223
SysBusDevice parent;
224
225
MemoryRegion iomem;
226
@@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRNGState {
227
uint8_t rngcs;
228
uint8_t rngd;
229
uint8_t rngmode;
230
-} NPCM7xxRNGState;
231
+};
232
233
#define TYPE_NPCM7XX_RNG "npcm7xx-rng"
234
-#define NPCM7XX_RNG(obj) OBJECT_CHECK(NPCM7xxRNGState, (obj), TYPE_NPCM7XX_RNG)
235
+OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxRNGState, NPCM7XX_RNG)
236
237
#endif /* NPCM7XX_RNG_H */
238
diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h
239
index XXXXXXX..XXXXXXX 100644
240
--- a/include/hw/net/npcm7xx_emc.h
241
+++ b/include/hw/net/npcm7xx_emc.h
242
@@ -XXX,XX +XXX,XX @@ struct NPCM7xxEMCState {
243
bool rx_active;
244
};
245
246
-typedef struct NPCM7xxEMCState NPCM7xxEMCState;
247
-
248
#define TYPE_NPCM7XX_EMC "npcm7xx-emc"
249
-#define NPCM7XX_EMC(obj) \
250
- OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC)
251
+OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxEMCState, NPCM7XX_EMC)
252
253
#endif /* NPCM7XX_EMC_H */
254
diff --git a/include/hw/sd/npcm7xx_sdhci.h b/include/hw/sd/npcm7xx_sdhci.h
255
index XXXXXXX..XXXXXXX 100644
256
--- a/include/hw/sd/npcm7xx_sdhci.h
257
+++ b/include/hw/sd/npcm7xx_sdhci.h
258
@@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRegs {
259
uint32_t boottoctrl;
260
} NPCM7xxRegisters;
261
262
-typedef struct NPCM7xxSDHCIState {
263
+struct NPCM7xxSDHCIState {
264
SysBusDevice parent;
265
266
MemoryRegion container;
267
@@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSDHCIState {
268
NPCM7xxRegisters regs;
269
270
SDHCIState sdhci;
271
-} NPCM7xxSDHCIState;
272
+};
273
274
#endif /* NPCM7XX_SDHCI_H */
82
--
275
--
83
2.20.1
276
2.34.1
84
277
85
278
diff view generated by jsdifflib
1
Switch the etraxfs_timer code away from bottom-half based ptimers to
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
the new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
2
3
The structure is named SECUREECState. Rename the type accordingly.
4
5
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20230109140306.23161-12-philmd@linaro.org
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20191017132905.5604-7-peter.maydell@linaro.org
10
---
9
---
11
hw/timer/etraxfs_timer.c | 23 +++++++++++++----------
10
hw/misc/sbsa_ec.c | 13 +++++++------
12
1 file changed, 13 insertions(+), 10 deletions(-)
11
1 file changed, 7 insertions(+), 6 deletions(-)
13
12
14
diff --git a/hw/timer/etraxfs_timer.c b/hw/timer/etraxfs_timer.c
13
diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c
15
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/etraxfs_timer.c
15
--- a/hw/misc/sbsa_ec.c
17
+++ b/hw/timer/etraxfs_timer.c
16
+++ b/hw/misc/sbsa_ec.c
18
@@ -XXX,XX +XXX,XX @@
17
@@ -XXX,XX +XXX,XX @@
19
#include "hw/sysbus.h"
18
#include "hw/sysbus.h"
20
#include "sysemu/reset.h"
21
#include "sysemu/runstate.h"
19
#include "sysemu/runstate.h"
22
-#include "qemu/main-loop.h"
20
23
#include "qemu/module.h"
21
-typedef struct {
24
#include "qemu/timer.h"
22
+typedef struct SECUREECState {
25
#include "hw/irq.h"
23
SysBusDevice parent_obj;
26
@@ -XXX,XX +XXX,XX @@ typedef struct ETRAXTimerState {
24
MemoryRegion iomem;
27
qemu_irq irq;
25
} SECUREECState;
28
qemu_irq nmi;
26
29
27
-#define TYPE_SBSA_EC "sbsa-ec"
30
- QEMUBH *bh_t0;
28
-#define SECURE_EC(obj) OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_EC)
31
- QEMUBH *bh_t1;
29
+#define TYPE_SBSA_SECURE_EC "sbsa-ec"
32
- QEMUBH *bh_wd;
30
+#define SBSA_SECURE_EC(obj) \
33
ptimer_state *ptimer_t0;
31
+ OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC)
34
ptimer_state *ptimer_t1;
32
35
ptimer_state *ptimer_wd;
33
enum sbsa_ec_powerstates {
36
@@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum)
34
SBSA_EC_CMD_POWEROFF = 0x01,
37
}
35
@@ -XXX,XX +XXX,XX @@ static uint64_t sbsa_ec_read(void *opaque, hwaddr offset, unsigned size)
38
39
D(printf ("freq_hz=%d div=%d\n", freq_hz, div));
40
+ ptimer_transaction_begin(timer);
41
ptimer_set_freq(timer, freq_hz);
42
ptimer_set_limit(timer, div, 0);
43
44
@@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum)
45
abort();
46
break;
47
}
48
+ ptimer_transaction_commit(timer);
49
}
36
}
50
37
51
static void timer_update_irq(ETRAXTimerState *t)
38
static void sbsa_ec_write(void *opaque, hwaddr offset,
52
@@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value)
39
- uint64_t value, unsigned size)
53
40
+ uint64_t value, unsigned size)
54
t->wd_hits = 0;
41
{
55
42
if (offset == 0) { /* PSCI machine power command register */
56
+ ptimer_transaction_begin(t->ptimer_wd);
43
switch (value) {
57
ptimer_set_freq(t->ptimer_wd, 760);
44
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps sbsa_ec_ops = {
58
if (wd_cnt == 0)
45
59
wd_cnt = 256;
46
static void sbsa_ec_init(Object *obj)
60
@@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value)
47
{
61
ptimer_stop(t->ptimer_wd);
48
- SECUREECState *s = SECURE_EC(obj);
62
49
+ SECUREECState *s = SBSA_SECURE_EC(obj);
63
t->rw_wd_ctrl = value;
50
SysBusDevice *dev = SYS_BUS_DEVICE(obj);
64
+ ptimer_transaction_commit(t->ptimer_wd);
51
52
memory_region_init_io(&s->iomem, obj, &sbsa_ec_ops, s, "sbsa-ec",
53
@@ -XXX,XX +XXX,XX @@ static void sbsa_ec_class_init(ObjectClass *klass, void *data)
65
}
54
}
66
55
67
static void
56
static const TypeInfo sbsa_ec_info = {
68
@@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_reset(void *opaque)
57
- .name = TYPE_SBSA_EC,
69
{
58
+ .name = TYPE_SBSA_SECURE_EC,
70
ETRAXTimerState *t = opaque;
59
.parent = TYPE_SYS_BUS_DEVICE,
71
60
.instance_size = sizeof(SECUREECState),
72
+ ptimer_transaction_begin(t->ptimer_t0);
61
.instance_init = sbsa_ec_init,
73
ptimer_stop(t->ptimer_t0);
74
+ ptimer_transaction_commit(t->ptimer_t0);
75
+ ptimer_transaction_begin(t->ptimer_t1);
76
ptimer_stop(t->ptimer_t1);
77
+ ptimer_transaction_commit(t->ptimer_t1);
78
+ ptimer_transaction_begin(t->ptimer_wd);
79
ptimer_stop(t->ptimer_wd);
80
+ ptimer_transaction_commit(t->ptimer_wd);
81
t->rw_wd_ctrl = 0;
82
t->r_intr = 0;
83
t->rw_intr_mask = 0;
84
@@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_realize(DeviceState *dev, Error **errp)
85
ETRAXTimerState *t = ETRAX_TIMER(dev);
86
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
87
88
- t->bh_t0 = qemu_bh_new(timer0_hit, t);
89
- t->bh_t1 = qemu_bh_new(timer1_hit, t);
90
- t->bh_wd = qemu_bh_new(watchdog_hit, t);
91
- t->ptimer_t0 = ptimer_init_with_bh(t->bh_t0, PTIMER_POLICY_DEFAULT);
92
- t->ptimer_t1 = ptimer_init_with_bh(t->bh_t1, PTIMER_POLICY_DEFAULT);
93
- t->ptimer_wd = ptimer_init_with_bh(t->bh_wd, PTIMER_POLICY_DEFAULT);
94
+ t->ptimer_t0 = ptimer_init(timer0_hit, t, PTIMER_POLICY_DEFAULT);
95
+ t->ptimer_t1 = ptimer_init(timer1_hit, t, PTIMER_POLICY_DEFAULT);
96
+ t->ptimer_wd = ptimer_init(watchdog_hit, t, PTIMER_POLICY_DEFAULT);
97
98
sysbus_init_irq(sbd, &t->irq);
99
sysbus_init_irq(sbd, &t->nmi);
100
--
62
--
101
2.20.1
63
2.34.1
102
64
103
65
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
The 32-bit product should be sign-extended, not zero-extended.
3
This model was merged few days before the QOM cleanup from
4
commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible")
5
was pulled and merged. Manually adapt.
4
6
5
Fixes: ea96b374641b
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
6
Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20230109140306.23161-13-philmd@linaro.org
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com>
10
Message-id: 20190912183058.17947-1-richard.henderson@linaro.org
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
11
---
13
target/arm/translate.c | 4 +++-
12
hw/misc/sbsa_ec.c | 3 +--
14
1 file changed, 3 insertions(+), 1 deletion(-)
13
1 file changed, 1 insertion(+), 2 deletions(-)
15
14
16
diff --git a/target/arm/translate.c b/target/arm/translate.c
15
diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c
17
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/translate.c
17
--- a/hw/misc/sbsa_ec.c
19
+++ b/target/arm/translate.c
18
+++ b/hw/misc/sbsa_ec.c
20
@@ -XXX,XX +XXX,XX @@ static bool op_smlaxxx(DisasContext *s, arg_rrrr *a,
19
@@ -XXX,XX +XXX,XX @@ typedef struct SECUREECState {
21
case 2:
20
} SECUREECState;
22
tl = load_reg(s, a->ra);
21
23
th = load_reg(s, a->rd);
22
#define TYPE_SBSA_SECURE_EC "sbsa-ec"
24
- t1 = tcg_const_i32(0);
23
-#define SBSA_SECURE_EC(obj) \
25
+ /* Sign-extend the 32-bit product to 64 bits. */
24
- OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC)
26
+ t1 = tcg_temp_new_i32();
25
+OBJECT_DECLARE_SIMPLE_TYPE(SECUREECState, SBSA_SECURE_EC)
27
+ tcg_gen_sari_i32(t1, t0, 31);
26
28
tcg_gen_add2_i32(tl, th, tl, th, t0, t1);
27
enum sbsa_ec_powerstates {
29
tcg_temp_free_i32(t0);
28
SBSA_EC_CMD_POWEROFF = 0x01,
30
tcg_temp_free_i32(t1);
31
--
29
--
32
2.20.1
30
2.34.1
33
31
34
32
diff view generated by jsdifflib
Deleted patch
1
Switch the puv3_ost code away from bottom-half based ptimers to the
2
new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20191017132905.5604-2-peter.maydell@linaro.org
10
---
11
hw/timer/puv3_ost.c | 9 +++++----
12
1 file changed, 5 insertions(+), 4 deletions(-)
13
14
diff --git a/hw/timer/puv3_ost.c b/hw/timer/puv3_ost.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/puv3_ost.c
17
+++ b/hw/timer/puv3_ost.c
18
@@ -XXX,XX +XXX,XX @@
19
#include "hw/sysbus.h"
20
#include "hw/irq.h"
21
#include "hw/ptimer.h"
22
-#include "qemu/main-loop.h"
23
#include "qemu/module.h"
24
25
#undef DEBUG_PUV3
26
@@ -XXX,XX +XXX,XX @@ typedef struct PUV3OSTState {
27
SysBusDevice parent_obj;
28
29
MemoryRegion iomem;
30
- QEMUBH *bh;
31
qemu_irq irq;
32
ptimer_state *ptimer;
33
34
@@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset,
35
DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
36
switch (offset) {
37
case 0x00: /* Match Register 0 */
38
+ ptimer_transaction_begin(s->ptimer);
39
s->reg_OSMR0 = value;
40
if (s->reg_OSMR0 > s->reg_OSCR) {
41
ptimer_set_count(s->ptimer, s->reg_OSMR0 - s->reg_OSCR);
42
@@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset,
43
(0xffffffff - s->reg_OSCR));
44
}
45
ptimer_run(s->ptimer, 2);
46
+ ptimer_transaction_commit(s->ptimer);
47
break;
48
case 0x14: /* Status Register */
49
assert(value == 0);
50
@@ -XXX,XX +XXX,XX @@ static void puv3_ost_realize(DeviceState *dev, Error **errp)
51
52
sysbus_init_irq(sbd, &s->irq);
53
54
- s->bh = qemu_bh_new(puv3_ost_tick, s);
55
- s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT);
56
+ s->ptimer = ptimer_init(puv3_ost_tick, s, PTIMER_POLICY_DEFAULT);
57
+ ptimer_transaction_begin(s->ptimer);
58
ptimer_set_freq(s->ptimer, 50 * 1000 * 1000);
59
+ ptimer_transaction_commit(s->ptimer);
60
61
memory_region_init_io(&s->iomem, OBJECT(s), &puv3_ost_ops, s, "puv3_ost",
62
PUV3_REGS_OFFSET);
63
--
64
2.20.1
65
66
diff view generated by jsdifflib
Deleted patch
1
Switch the sh_timer code away from bottom-half based ptimers to the
2
new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20191017132905.5604-3-peter.maydell@linaro.org
10
---
11
hw/timer/sh_timer.c | 13 +++++++++----
12
1 file changed, 9 insertions(+), 4 deletions(-)
13
14
diff --git a/hw/timer/sh_timer.c b/hw/timer/sh_timer.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/sh_timer.c
17
+++ b/hw/timer/sh_timer.c
18
@@ -XXX,XX +XXX,XX @@
19
#include "hw/irq.h"
20
#include "hw/sh4/sh.h"
21
#include "qemu/timer.h"
22
-#include "qemu/main-loop.h"
23
#include "hw/ptimer.h"
24
25
//#define DEBUG_TIMER
26
@@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset,
27
switch (offset >> 2) {
28
case OFFSET_TCOR:
29
s->tcor = value;
30
+ ptimer_transaction_begin(s->timer);
31
ptimer_set_limit(s->timer, s->tcor, 0);
32
+ ptimer_transaction_commit(s->timer);
33
break;
34
case OFFSET_TCNT:
35
s->tcnt = value;
36
+ ptimer_transaction_begin(s->timer);
37
ptimer_set_count(s->timer, s->tcnt);
38
+ ptimer_transaction_commit(s->timer);
39
break;
40
case OFFSET_TCR:
41
+ ptimer_transaction_begin(s->timer);
42
if (s->enabled) {
43
/* Pause the timer if it is running. This may cause some
44
inaccuracy dure to rounding, but avoids a whole lot of other
45
@@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset,
46
/* Restart the timer if still enabled. */
47
ptimer_run(s->timer, 0);
48
}
49
+ ptimer_transaction_commit(s->timer);
50
break;
51
case OFFSET_TCPR:
52
if (s->feat & TIMER_FEAT_CAPT) {
53
@@ -XXX,XX +XXX,XX @@ static void sh_timer_start_stop(void *opaque, int enable)
54
printf("sh_timer_start_stop %d (%d)\n", enable, s->enabled);
55
#endif
56
57
+ ptimer_transaction_begin(s->timer);
58
if (s->enabled && !enable) {
59
ptimer_stop(s->timer);
60
}
61
if (!s->enabled && enable) {
62
ptimer_run(s->timer, 0);
63
}
64
+ ptimer_transaction_commit(s->timer);
65
s->enabled = !!enable;
66
67
#ifdef DEBUG_TIMER
68
@@ -XXX,XX +XXX,XX @@ static void sh_timer_tick(void *opaque)
69
static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
70
{
71
sh_timer_state *s;
72
- QEMUBH *bh;
73
74
s = (sh_timer_state *)g_malloc0(sizeof(sh_timer_state));
75
s->freq = freq;
76
@@ -XXX,XX +XXX,XX @@ static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
77
s->enabled = 0;
78
s->irq = irq;
79
80
- bh = qemu_bh_new(sh_timer_tick, s);
81
- s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
82
+ s->timer = ptimer_init(sh_timer_tick, s, PTIMER_POLICY_DEFAULT);
83
84
sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor);
85
sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt);
86
--
87
2.20.1
88
89
diff view generated by jsdifflib
Deleted patch
1
Switch the lm32_timer code away from bottom-half based ptimers to the
2
new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the ytimer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20191017132905.5604-4-peter.maydell@linaro.org
10
---
11
hw/timer/lm32_timer.c | 13 +++++++++----
12
1 file changed, 9 insertions(+), 4 deletions(-)
13
14
diff --git a/hw/timer/lm32_timer.c b/hw/timer/lm32_timer.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/lm32_timer.c
17
+++ b/hw/timer/lm32_timer.c
18
@@ -XXX,XX +XXX,XX @@
19
#include "hw/ptimer.h"
20
#include "hw/qdev-properties.h"
21
#include "qemu/error-report.h"
22
-#include "qemu/main-loop.h"
23
#include "qemu/module.h"
24
25
#define DEFAULT_FREQUENCY (50*1000000)
26
@@ -XXX,XX +XXX,XX @@ struct LM32TimerState {
27
28
MemoryRegion iomem;
29
30
- QEMUBH *bh;
31
ptimer_state *ptimer;
32
33
qemu_irq irq;
34
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
35
s->regs[R_SR] &= ~SR_TO;
36
break;
37
case R_CR:
38
+ ptimer_transaction_begin(s->ptimer);
39
s->regs[R_CR] = value;
40
if (s->regs[R_CR] & CR_START) {
41
ptimer_run(s->ptimer, 1);
42
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
43
if (s->regs[R_CR] & CR_STOP) {
44
ptimer_stop(s->ptimer);
45
}
46
+ ptimer_transaction_commit(s->ptimer);
47
break;
48
case R_PERIOD:
49
s->regs[R_PERIOD] = value;
50
+ ptimer_transaction_begin(s->ptimer);
51
ptimer_set_count(s->ptimer, value);
52
+ ptimer_transaction_commit(s->ptimer);
53
break;
54
case R_SNAPSHOT:
55
error_report("lm32_timer: write access to read only register 0x"
56
@@ -XXX,XX +XXX,XX @@ static void timer_reset(DeviceState *d)
57
for (i = 0; i < R_MAX; i++) {
58
s->regs[i] = 0;
59
}
60
+ ptimer_transaction_begin(s->ptimer);
61
ptimer_stop(s->ptimer);
62
+ ptimer_transaction_commit(s->ptimer);
63
}
64
65
static void lm32_timer_init(Object *obj)
66
@@ -XXX,XX +XXX,XX @@ static void lm32_timer_realize(DeviceState *dev, Error **errp)
67
{
68
LM32TimerState *s = LM32_TIMER(dev);
69
70
- s->bh = qemu_bh_new(timer_hit, s);
71
- s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT);
72
+ s->ptimer = ptimer_init(timer_hit, s, PTIMER_POLICY_DEFAULT);
73
74
+ ptimer_transaction_begin(s->ptimer);
75
ptimer_set_freq(s->ptimer, s->freq_hz);
76
+ ptimer_transaction_commit(s->ptimer);
77
}
78
79
static const VMStateDescription vmstate_lm32_timer = {
80
--
81
2.20.1
82
83
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Create a function to compute the values of the TBFLAG_ANY bits
3
This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER()
4
that will be cached, and are used by A-profile.
4
macro call, to avoid after a QOM refactor:
5
5
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
hw/intc/xilinx_intc.c:45:1: error: declaration of anonymous struct must be a definition
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC,
8
Message-id: 20191018174431.1784-9-richard.henderson@linaro.org
8
^
9
10
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
11
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com>
13
Message-id: 20230109140306.23161-14-philmd@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
15
---
11
target/arm/helper.c | 20 ++++++++++++--------
16
hw/intc/xilinx_intc.c | 28 +++++++++++++---------------
12
1 file changed, 12 insertions(+), 8 deletions(-)
17
1 file changed, 13 insertions(+), 15 deletions(-)
13
18
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
19
diff --git a/hw/intc/xilinx_intc.c b/hw/intc/xilinx_intc.c
15
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
21
--- a/hw/intc/xilinx_intc.c
17
+++ b/target/arm/helper.c
22
+++ b/hw/intc/xilinx_intc.c
18
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el,
23
@@ -XXX,XX +XXX,XX @@
19
return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
24
#define R_MAX 8
25
26
#define TYPE_XILINX_INTC "xlnx.xps-intc"
27
-DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC,
28
- TYPE_XILINX_INTC)
29
+typedef struct XpsIntc XpsIntc;
30
+DECLARE_INSTANCE_CHECKER(XpsIntc, XILINX_INTC, TYPE_XILINX_INTC)
31
32
-struct xlx_pic
33
+struct XpsIntc
34
{
35
SysBusDevice parent_obj;
36
37
@@ -XXX,XX +XXX,XX @@ struct xlx_pic
38
uint32_t irq_pin_state;
39
};
40
41
-static void update_irq(struct xlx_pic *p)
42
+static void update_irq(XpsIntc *p)
43
{
44
uint32_t i;
45
46
@@ -XXX,XX +XXX,XX @@ static void update_irq(struct xlx_pic *p)
47
qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]);
20
}
48
}
21
49
22
+static uint32_t rebuild_hflags_aprofile(CPUARMState *env)
50
-static uint64_t
23
+{
51
-pic_read(void *opaque, hwaddr addr, unsigned int size)
24
+ int flags = 0;
52
+static uint64_t pic_read(void *opaque, hwaddr addr, unsigned int size)
25
+
26
+ flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL,
27
+ arm_debug_target_el(env));
28
+ return flags;
29
+}
30
+
31
static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el,
32
ARMMMUIdx mmu_idx)
33
{
53
{
34
- return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
54
- struct xlx_pic *p = opaque;
35
+ uint32_t flags = rebuild_hflags_aprofile(env);
55
+ XpsIntc *p = opaque;
36
+ return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
56
uint32_t r = 0;
57
58
addr >>= 2;
59
@@ -XXX,XX +XXX,XX @@ pic_read(void *opaque, hwaddr addr, unsigned int size)
60
return r;
37
}
61
}
38
62
39
static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
63
-static void
40
ARMMMUIdx mmu_idx)
64
-pic_write(void *opaque, hwaddr addr,
65
- uint64_t val64, unsigned int size)
66
+static void pic_write(void *opaque, hwaddr addr,
67
+ uint64_t val64, unsigned int size)
41
{
68
{
42
+ uint32_t flags = rebuild_hflags_aprofile(env);
69
- struct xlx_pic *p = opaque;
43
ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx);
70
+ XpsIntc *p = opaque;
44
ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1);
71
uint32_t value = val64;
45
- uint32_t flags = 0;
72
46
uint64_t sctlr;
73
addr >>= 2;
47
int tbii, tbid;
74
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps pic_ops = {
48
75
49
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
76
static void irq_handler(void *opaque, int irq, int level)
50
}
77
{
51
}
78
- struct xlx_pic *p = opaque;
52
79
+ XpsIntc *p = opaque;
53
- if (!arm_feature(env, ARM_FEATURE_M)) {
80
54
- int target_el = arm_debug_target_el(env);
81
/* edge triggered interrupt */
55
-
82
if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) {
56
- flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL, target_el);
83
@@ -XXX,XX +XXX,XX @@ static void irq_handler(void *opaque, int irq, int level)
57
- }
84
58
-
85
static void xilinx_intc_init(Object *obj)
59
*pflags = flags;
86
{
60
*cs_base = 0;
87
- struct xlx_pic *p = XILINX_INTC(obj);
88
+ XpsIntc *p = XILINX_INTC(obj);
89
90
qdev_init_gpio_in(DEVICE(obj), irq_handler, 32);
91
sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq);
92
@@ -XXX,XX +XXX,XX @@ static void xilinx_intc_init(Object *obj)
61
}
93
}
94
95
static Property xilinx_intc_properties[] = {
96
- DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0),
97
+ DEFINE_PROP_UINT32("kind-of-intr", XpsIntc, c_kind_of_intr, 0),
98
DEFINE_PROP_END_OF_LIST(),
99
};
100
101
@@ -XXX,XX +XXX,XX @@ static void xilinx_intc_class_init(ObjectClass *klass, void *data)
102
static const TypeInfo xilinx_intc_info = {
103
.name = TYPE_XILINX_INTC,
104
.parent = TYPE_SYS_BUS_DEVICE,
105
- .instance_size = sizeof(struct xlx_pic),
106
+ .instance_size = sizeof(XpsIntc),
107
.instance_init = xilinx_intc_init,
108
.class_init = xilinx_intc_class_init,
109
};
62
--
110
--
63
2.20.1
111
2.34.1
64
112
65
113
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Continue setting, but not relying upon, env->hflags.
3
This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER()
4
macro call, to avoid after a QOM refactor:
4
5
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
hw/timer/xilinx_timer.c:65:1: error: declaration of anonymous struct must be a definition
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER,
7
Message-id: 20191018174431.1784-21-richard.henderson@linaro.org
8
^
9
10
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
11
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com>
13
Message-id: 20230109140306.23161-15-philmd@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
15
---
10
target/arm/m_helper.c | 6 ++++++
16
hw/timer/xilinx_timer.c | 27 +++++++++++++--------------
11
target/arm/translate.c | 5 ++++-
17
1 file changed, 13 insertions(+), 14 deletions(-)
12
2 files changed, 10 insertions(+), 1 deletion(-)
13
18
14
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
19
diff --git a/hw/timer/xilinx_timer.c b/hw/timer/xilinx_timer.c
15
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/m_helper.c
21
--- a/hw/timer/xilinx_timer.c
17
+++ b/target/arm/m_helper.c
22
+++ b/hw/timer/xilinx_timer.c
18
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest)
23
@@ -XXX,XX +XXX,XX @@ struct xlx_timer
19
switch_v7m_security_state(env, dest & 1);
24
};
20
env->thumb = 1;
25
21
env->regs[15] = dest & ~1;
26
#define TYPE_XILINX_TIMER "xlnx.xps-timer"
22
+ arm_rebuild_hflags(env);
27
-DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER,
28
- TYPE_XILINX_TIMER)
29
+typedef struct XpsTimerState XpsTimerState;
30
+DECLARE_INSTANCE_CHECKER(XpsTimerState, XILINX_TIMER, TYPE_XILINX_TIMER)
31
32
-struct timerblock
33
+struct XpsTimerState
34
{
35
SysBusDevice parent_obj;
36
37
@@ -XXX,XX +XXX,XX @@ struct timerblock
38
struct xlx_timer *timers;
39
};
40
41
-static inline unsigned int num_timers(struct timerblock *t)
42
+static inline unsigned int num_timers(XpsTimerState *t)
43
{
44
return 2 - t->one_timer_only;
23
}
45
}
24
46
@@ -XXX,XX +XXX,XX @@ static inline unsigned int timer_from_addr(hwaddr addr)
25
void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest)
47
return addr >> 2;
26
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest)
27
switch_v7m_security_state(env, 0);
28
env->thumb = 1;
29
env->regs[15] = dest;
30
+ arm_rebuild_hflags(env);
31
}
48
}
32
49
33
static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode,
50
-static void timer_update_irq(struct timerblock *t)
34
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
51
+static void timer_update_irq(XpsTimerState *t)
35
env->regs[14] = lr;
52
{
36
env->regs[15] = addr & 0xfffffffe;
53
unsigned int i, irq = 0;
37
env->thumb = addr & 1;
54
uint32_t csr;
38
+ arm_rebuild_hflags(env);
55
@@ -XXX,XX +XXX,XX @@ static void timer_update_irq(struct timerblock *t)
56
static uint64_t
57
timer_read(void *opaque, hwaddr addr, unsigned int size)
58
{
59
- struct timerblock *t = opaque;
60
+ XpsTimerState *t = opaque;
61
struct xlx_timer *xt;
62
uint32_t r = 0;
63
unsigned int timer;
64
@@ -XXX,XX +XXX,XX @@ static void
65
timer_write(void *opaque, hwaddr addr,
66
uint64_t val64, unsigned int size)
67
{
68
- struct timerblock *t = opaque;
69
+ XpsTimerState *t = opaque;
70
struct xlx_timer *xt;
71
unsigned int timer;
72
uint32_t value = val64;
73
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps timer_ops = {
74
static void timer_hit(void *opaque)
75
{
76
struct xlx_timer *xt = opaque;
77
- struct timerblock *t = xt->parent;
78
+ XpsTimerState *t = xt->parent;
79
D(fprintf(stderr, "%s %d\n", __func__, xt->nr));
80
xt->regs[R_TCSR] |= TCSR_TINT;
81
82
@@ -XXX,XX +XXX,XX @@ static void timer_hit(void *opaque)
83
84
static void xilinx_timer_realize(DeviceState *dev, Error **errp)
85
{
86
- struct timerblock *t = XILINX_TIMER(dev);
87
+ XpsTimerState *t = XILINX_TIMER(dev);
88
unsigned int i;
89
90
/* Init all the ptimers. */
91
@@ -XXX,XX +XXX,XX @@ static void xilinx_timer_realize(DeviceState *dev, Error **errp)
92
93
static void xilinx_timer_init(Object *obj)
94
{
95
- struct timerblock *t = XILINX_TIMER(obj);
96
+ XpsTimerState *t = XILINX_TIMER(obj);
97
98
/* All timers share a single irq line. */
99
sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq);
39
}
100
}
40
101
41
static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr,
102
static Property xilinx_timer_properties[] = {
42
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
103
- DEFINE_PROP_UINT32("clock-frequency", struct timerblock, freq_hz,
43
104
- 62 * 1000000),
44
/* Otherwise, we have a successful exception exit. */
105
- DEFINE_PROP_UINT8("one-timer-only", struct timerblock, one_timer_only, 0),
45
arm_clear_exclusive(env);
106
+ DEFINE_PROP_UINT32("clock-frequency", XpsTimerState, freq_hz, 62 * 1000000),
46
+ arm_rebuild_hflags(env);
107
+ DEFINE_PROP_UINT8("one-timer-only", XpsTimerState, one_timer_only, 0),
47
qemu_log_mask(CPU_LOG_INT, "...successful exception return\n");
108
DEFINE_PROP_END_OF_LIST(),
48
}
109
};
49
110
50
@@ -XXX,XX +XXX,XX @@ static bool do_v7m_function_return(ARMCPU *cpu)
111
@@ -XXX,XX +XXX,XX @@ static void xilinx_timer_class_init(ObjectClass *klass, void *data)
51
xpsr_write(env, 0, XPSR_IT);
112
static const TypeInfo xilinx_timer_info = {
52
env->thumb = newpc & 1;
113
.name = TYPE_XILINX_TIMER,
53
env->regs[15] = newpc & ~1;
114
.parent = TYPE_SYS_BUS_DEVICE,
54
+ arm_rebuild_hflags(env);
115
- .instance_size = sizeof(struct timerblock),
55
116
+ .instance_size = sizeof(XpsTimerState),
56
qemu_log_mask(CPU_LOG_INT, "...function return successful\n");
117
.instance_init = xilinx_timer_init,
57
return true;
118
.class_init = xilinx_timer_class_init,
58
@@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu)
119
};
59
switch_v7m_security_state(env, true);
60
xpsr_write(env, 0, XPSR_IT);
61
env->regs[15] += 4;
62
+ arm_rebuild_hflags(env);
63
return true;
64
65
gen_invep:
66
diff --git a/target/arm/translate.c b/target/arm/translate.c
67
index XXXXXXX..XXXXXXX 100644
68
--- a/target/arm/translate.c
69
+++ b/target/arm/translate.c
70
@@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a)
71
72
static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a)
73
{
74
- TCGv_i32 addr, reg;
75
+ TCGv_i32 addr, reg, el;
76
77
if (!arm_dc_feature(s, ARM_FEATURE_M)) {
78
return false;
79
@@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a)
80
gen_helper_v7m_msr(cpu_env, addr, reg);
81
tcg_temp_free_i32(addr);
82
tcg_temp_free_i32(reg);
83
+ el = tcg_const_i32(s->current_el);
84
+ gen_helper_rebuild_hflags_m32(cpu_env, el);
85
+ tcg_temp_free_i32(el);
86
gen_lookup_tb(s);
87
return true;
88
}
89
--
120
--
90
2.20.1
121
2.34.1
91
122
92
123
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com>
2
2
3
Continue setting, but not relying upon, env->hflags.
3
ARM trusted firmware, when built with FEAT_HCX support, sets SCR_EL3.HXEn bit
4
to allow EL2 to modify HCRX_EL2 register without trapping it in EL3. Qemu
5
uses a valid mask to clear unsupported SCR_EL3 bits when emulating SCR_EL3
6
write, and that mask doesn't include SCR_EL3.HXEn bit even if FEAT_HCX is
7
enabled and exposed to the guest. As a result EL3 writes of that bit are
8
ignored.
4
9
5
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
10
Cc: qemu-stable@nongnu.org
6
Message-id: 20191018174431.1784-20-richard.henderson@linaro.org
11
Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com>
12
Message-id: 20230105221251.17896-4-eiakovlev@linux.microsoft.com
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
13
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
15
---
10
target/arm/helper.c | 10 ++++++++++
16
target/arm/helper.c | 3 +++
11
1 file changed, 10 insertions(+)
17
1 file changed, 3 insertions(+)
12
18
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
19
diff --git a/target/arm/helper.c b/target/arm/helper.c
14
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/helper.c
21
--- a/target/arm/helper.c
16
+++ b/target/arm/helper.c
22
+++ b/target/arm/helper.c
17
@@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri,
23
@@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
18
/* ??? Lots of these bits are not implemented. */
24
if (cpu_isar_feature(aa64_sme, cpu)) {
19
/* This may enable/disable the MMU, so do a TLB flush. */
25
valid_mask |= SCR_ENTP2;
20
tlb_flush(CPU(cpu));
26
}
21
+
27
+ if (cpu_isar_feature(aa64_hcx, cpu)) {
22
+ if (ri->type & ARM_CP_SUPPRESS_TB_END) {
28
+ valid_mask |= SCR_HXEN;
23
+ /*
29
+ }
24
+ * Normally we would always end the TB on an SCTLR write; see the
30
} else {
25
+ * comment in ARMCPRegInfo sctlr initialization below for why Xscale
31
valid_mask &= ~(SCR_RW | SCR_ST);
26
+ * is special. Setting ARM_CP_SUPPRESS_TB_END also stops the rebuild
32
if (cpu_isar_feature(aa32_ras, cpu)) {
27
+ * of hflags from the translator, so do it here.
28
+ */
29
+ arm_rebuild_hflags(env);
30
+ }
31
}
32
33
static CPAccessResult fpexc32_access(CPUARMState *env, const ARMCPRegInfo *ri,
34
--
33
--
35
2.20.1
34
2.34.1
36
37
diff view generated by jsdifflib