1
The big thing in here is RTH's caching-of-tb-flags patchset
1
Some arm patches; my to-review queue is by no means empty, but
2
which should improve TCG performance.
2
this is a big enough set of patches to be getting on with...
3
3
4
thanks
5
-- PMM
4
-- PMM
6
5
7
The following changes since commit 2152e740a8938b3bad73bfe1a01f8b94dab02d41:
6
The following changes since commit cb9c6a8e5ad6a1f0ce164d352e3102df46986e22:
8
7
9
Merge remote-tracking branch 'remotes/vivier2/tags/trivial-branch-pull-request' into staging (2019-10-22 12:03:03 +0100)
8
.gitlab-ci.d/windows: Work-around timeout and OpenGL problems of the MSYS2 jobs (2023-01-04 18:58:33 +0000)
10
9
11
are available in the Git repository at:
10
are available in the Git repository at:
12
11
13
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20191022
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230105
14
13
15
for you to fetch changes up to 833043a060f7d0e95ded88e61e992466305c0345:
14
for you to fetch changes up to 93c9678de9dc7d2e68f9e8477da072bac30ef132:
16
15
17
hw/arm/digic4: Inline digic4_board_setup_ram() function (2019-10-22 14:21:57 +0100)
16
hw/net: Fix read of uninitialized memory in imx_fec. (2023-01-05 15:33:00 +0000)
18
17
19
----------------------------------------------------------------
18
----------------------------------------------------------------
20
target-arm queue:
19
target-arm queue:
21
* Fix sign-extension for SMLAL* instructions
20
* Implement AArch32 ARMv8-R support
22
* aspeed: Add an AST2600 eval board
21
* Add Cortex-R52 CPU
23
* Various ptimer device conversions to new transaction API
22
* fix handling of HLT semihosting in system mode
24
* Cache TB flags to avoid expensively recomputing them every time
23
* hw/timer/ixm_epit: cleanup and fix bug in compare handling
25
* Add a dummy Samsung SDHCI controller model to exynos4 boards
24
* target/arm: Coding style fixes
26
* Minor refactorings of RAM creation for some arm boards
25
* target/arm: Clean up includes
26
* nseries: minor code cleanups
27
* target/arm: align exposed ID registers with Linux
28
* hw/arm/smmu-common: remove unnecessary inlines
29
* i.MX7D: Handle GPT timers
30
* i.MX7D: Connect IRQs to GPIO devices
31
* i.MX6UL: Add a specific GPT timer instance
32
* hw/net: Fix read of uninitialized memory in imx_fec
27
33
28
----------------------------------------------------------------
34
----------------------------------------------------------------
29
Cédric Le Goater (1):
35
Alex Bennée (1):
30
aspeed: Add an AST2600 eval board
36
target/arm: fix handling of HLT semihosting in system mode
31
37
32
Guenter Roeck (1):
38
Axel Heider (8):
33
hw/timer/exynos4210_mct: Initialize ptimer before starting it
39
hw/timer/imx_epit: improve comments
40
hw/timer/imx_epit: cleanup CR defines
41
hw/timer/imx_epit: define SR_OCIF
42
hw/timer/imx_epit: update interrupt state on CR write access
43
hw/timer/imx_epit: hard reset initializes CR with 0
44
hw/timer/imx_epit: factor out register write handlers
45
hw/timer/imx_epit: remove explicit fields cnt and freq
46
hw/timer/imx_epit: fix compare timer handling
34
47
35
Peter Maydell (7):
48
Claudio Fontana (1):
36
hw/timer/arm_mptimer.c: Undo accidental rename of arm_mptimer_init()
49
target/arm: cleanup cpu includes
37
hw/timer/puv3_ost.c: Switch to transaction-based ptimer API
38
hw/timer/sh_timer: Switch to transaction-based ptimer API
39
hw/timer/lm32_timer: Switch to transaction-based ptimer API
40
hw/timer/altera_timer.c: Switch to transaction-based ptimer API
41
hw/watchdog/etraxfs_timer.c: Switch to transaction-based ptimer API
42
hw/m68k/mcf5208.c: Switch to transaction-based ptimer API
43
50
44
Philippe Mathieu-Daudé (9):
51
Fabiano Rosas (5):
45
hw/sd/sdhci: Add a comment to distinct the i.MX eSDHC functions
52
target/arm: Fix checkpatch comment style warnings in helper.c
46
hw/sd/sdhci: Add dummy Samsung SDHCI controller
53
target/arm: Fix checkpatch space errors in helper.c
47
hw/arm/exynos4210: Use the Samsung s3c SDHCI controller
54
target/arm: Fix checkpatch brace errors in helper.c
48
hw/arm/xilinx_zynq: Use the IEC binary prefix definitions
55
target/arm: Remove unused includes from m_helper.c
49
hw/arm/mps2: Use the IEC binary prefix definitions
56
target/arm: Remove unused includes from helper.c
50
hw/arm/collie: Create the RAM in the board
51
hw/arm/omap2: Create the RAM in the board
52
hw/arm/omap1: Create the RAM in the board
53
hw/arm/digic4: Inline digic4_board_setup_ram() function
54
57
55
Richard Henderson (23):
58
Jean-Christophe Dubois (4):
56
target/arm: Fix sign-extension for SMLAL*
59
i.MX7D: Connect GPT timers to IRQ
57
target/arm: Split out rebuild_hflags_common
60
i.MX7D: Compute clock frequency for the fixed frequency clocks.
58
target/arm: Split out rebuild_hflags_a64
61
i.MX6UL: Add a specific GPT timer instance for the i.MX6UL
59
target/arm: Split out rebuild_hflags_common_32
62
i.MX7D: Connect IRQs to GPIO devices.
60
target/arm: Split arm_cpu_data_is_big_endian
61
target/arm: Split out rebuild_hflags_m32
62
target/arm: Reduce tests vs M-profile in cpu_get_tb_cpu_state
63
target/arm: Split out rebuild_hflags_a32
64
target/arm: Split out rebuild_hflags_aprofile
65
target/arm: Hoist XSCALE_CPAR, VECLEN, VECSTRIDE in cpu_get_tb_cpu_state
66
target/arm: Simplify set of PSTATE_SS in cpu_get_tb_cpu_state
67
target/arm: Hoist computation of TBFLAG_A32.VFPEN
68
target/arm: Add arm_rebuild_hflags
69
target/arm: Split out arm_mmu_idx_el
70
target/arm: Hoist store to cs_base in cpu_get_tb_cpu_state
71
target/arm: Add HELPER(rebuild_hflags_{a32, a64, m32})
72
target/arm: Rebuild hflags at EL changes
73
target/arm: Rebuild hflags at MSR writes
74
target/arm: Rebuild hflags at CPSR writes
75
target/arm: Rebuild hflags at Xscale SCTLR writes
76
target/arm: Rebuild hflags for M-profile
77
target/arm: Rebuild hflags for M-profile NVIC
78
target/arm: Rely on hflags correct in cpu_get_tb_cpu_state
79
63
80
hw/arm/strongarm.h | 4 +-
64
Peter Maydell (1):
81
include/hw/arm/aspeed.h | 1 +
65
target/arm:Set lg_page_size to 0 if either S1 or S2 asks for it
82
include/hw/arm/omap.h | 10 +-
83
include/hw/sd/sdhci.h | 2 +
84
target/arm/cpu.h | 84 ++++++----
85
target/arm/helper.h | 4 +
86
target/arm/internals.h | 9 ++
87
hw/arm/aspeed.c | 23 +++
88
hw/arm/collie.c | 8 +-
89
hw/arm/digic_boards.c | 9 +-
90
hw/arm/exynos4210.c | 2 +-
91
hw/arm/mps2-tz.c | 3 +-
92
hw/arm/mps2.c | 3 +-
93
hw/arm/nseries.c | 10 +-
94
hw/arm/omap1.c | 12 +-
95
hw/arm/omap2.c | 13 +-
96
hw/arm/omap_sx1.c | 8 +-
97
hw/arm/palm.c | 8 +-
98
hw/arm/strongarm.c | 7 +-
99
hw/arm/xilinx_zynq.c | 3 +-
100
hw/intc/armv7m_nvic.c | 22 +--
101
hw/m68k/mcf5208.c | 9 +-
102
hw/sd/sdhci.c | 68 +++++++-
103
hw/timer/altera_timer.c | 13 +-
104
hw/timer/arm_mptimer.c | 4 +-
105
hw/timer/etraxfs_timer.c | 23 +--
106
hw/timer/exynos4210_mct.c | 2 +-
107
hw/timer/lm32_timer.c | 13 +-
108
hw/timer/puv3_ost.c | 9 +-
109
hw/timer/sh_timer.c | 13 +-
110
linux-user/syscall.c | 1 +
111
target/arm/cpu.c | 1 +
112
target/arm/helper-a64.c | 3 +
113
target/arm/helper.c | 393 +++++++++++++++++++++++++++++----------------
114
target/arm/m_helper.c | 6 +
115
target/arm/machine.c | 1 +
116
target/arm/op_helper.c | 4 +
117
target/arm/translate-a64.c | 13 +-
118
target/arm/translate.c | 37 ++++-
119
39 files changed, 588 insertions(+), 270 deletions(-)
120
66
67
Philippe Mathieu-Daudé (5):
68
hw/input/tsc2xxx: Constify set_transform()'s MouseTransformInfo arg
69
hw/arm/nseries: Constify various read-only arrays
70
hw/arm/nseries: Silent -Wmissing-field-initializers warning
71
hw/arm/smmu-common: Reduce smmu_inv_notifiers_mr() scope
72
hw/arm/smmu-common: Avoid using inlined functions with external linkage
73
74
Stephen Longfield (1):
75
hw/net: Fix read of uninitialized memory in imx_fec.
76
77
Tobias Röhmel (7):
78
target/arm: Don't add all MIDR aliases for cores that implement PMSA
79
target/arm: Make RVBAR available for all ARMv8 CPUs
80
target/arm: Make stage_2_format for cache attributes optional
81
target/arm: Enable TTBCR_EAE for ARMv8-R AArch32
82
target/arm: Add PMSAv8r registers
83
target/arm: Add PMSAv8r functionality
84
target/arm: Add ARM Cortex-R52 CPU
85
86
Zhuojia Shen (1):
87
target/arm: align exposed ID registers with Linux
88
89
include/hw/arm/fsl-imx7.h | 20 +
90
include/hw/arm/smmu-common.h | 3 -
91
include/hw/input/tsc2xxx.h | 4 +-
92
include/hw/timer/imx_epit.h | 8 +-
93
include/hw/timer/imx_gpt.h | 1 +
94
target/arm/cpu.h | 6 +
95
target/arm/internals.h | 4 +
96
hw/arm/fsl-imx6ul.c | 2 +-
97
hw/arm/fsl-imx7.c | 41 +-
98
hw/arm/nseries.c | 28 +-
99
hw/arm/smmu-common.c | 15 +-
100
hw/input/tsc2005.c | 2 +-
101
hw/input/tsc210x.c | 3 +-
102
hw/misc/imx6ul_ccm.c | 6 -
103
hw/misc/imx7_ccm.c | 49 ++-
104
hw/net/imx_fec.c | 8 +-
105
hw/timer/imx_epit.c | 376 +++++++++-------
106
hw/timer/imx_gpt.c | 25 ++
107
target/arm/cpu.c | 35 +-
108
target/arm/cpu64.c | 6 -
109
target/arm/cpu_tcg.c | 42 ++
110
target/arm/debug_helper.c | 3 +
111
target/arm/helper.c | 871 +++++++++++++++++++++++++++++---------
112
target/arm/m_helper.c | 16 -
113
target/arm/machine.c | 28 ++
114
target/arm/ptw.c | 152 +++++--
115
target/arm/tlb_helper.c | 4 +
116
target/arm/translate.c | 2 +-
117
tests/tcg/aarch64/sysregs.c | 24 +-
118
tests/tcg/aarch64/Makefile.target | 7 +-
119
30 files changed, 1330 insertions(+), 461 deletions(-)
120
diff view generated by jsdifflib
1
Switch the altera_timer code away from bottom-half based ptimers to
1
In get_phys_addr_twostage() we set the lg_page_size of the result to
2
the new transaction-based ptimer API. This just requires adding
2
the maximum of the stage 1 and stage 2 page sizes. This works for
3
begin/commit calls around the various places that modify the ptimer
3
the case where we do want to create a TLB entry, because we know the
4
state, and using the new ptimer_init() function to create the timer.
4
common TLB code only creates entries of the TARGET_PAGE_SIZE and
5
asking for a size larger than that only means that invalidations
6
invalidate the whole larger area. However, if lg_page_size is
7
smaller than TARGET_PAGE_SIZE this effectively means "don't create a
8
TLB entry"; in this case if either S1 or S2 said "this covers less
9
than a page and can't go in a TLB" then the final result also should
10
be marked that way. Set the resulting page size to 0 if either
11
stage asked for a less-than-a-page entry, and expand the comment
12
to explain what's going on.
13
14
This has no effect for VMSA because currently the VMSA lookup always
15
returns results that cover at least TARGET_PAGE_SIZE; however when we
16
add v8R support it will reuse this code path, and for v8R the S1 and
17
S2 results can be smaller than TARGET_PAGE_SIZE.
5
18
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
20
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
21
Message-id: 20221212142708.610090-1-peter.maydell@linaro.org
9
Message-id: 20191017132905.5604-6-peter.maydell@linaro.org
10
---
22
---
11
hw/timer/altera_timer.c | 13 +++++++++----
23
target/arm/ptw.c | 16 +++++++++++++---
12
1 file changed, 9 insertions(+), 4 deletions(-)
24
1 file changed, 13 insertions(+), 3 deletions(-)
13
25
14
diff --git a/hw/timer/altera_timer.c b/hw/timer/altera_timer.c
26
diff --git a/target/arm/ptw.c b/target/arm/ptw.c
15
index XXXXXXX..XXXXXXX 100644
27
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/altera_timer.c
28
--- a/target/arm/ptw.c
17
+++ b/hw/timer/altera_timer.c
29
+++ b/target/arm/ptw.c
18
@@ -XXX,XX +XXX,XX @@
30
@@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw,
19
*/
20
21
#include "qemu/osdep.h"
22
-#include "qemu/main-loop.h"
23
#include "qemu/module.h"
24
#include "qapi/error.h"
25
26
@@ -XXX,XX +XXX,XX @@ typedef struct AlteraTimer {
27
MemoryRegion mmio;
28
qemu_irq irq;
29
uint32_t freq_hz;
30
- QEMUBH *bh;
31
ptimer_state *ptimer;
32
uint32_t regs[R_MAX];
33
} AlteraTimer;
34
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
35
break;
36
37
case R_CONTROL:
38
+ ptimer_transaction_begin(t->ptimer);
39
t->regs[R_CONTROL] = value & (CONTROL_ITO | CONTROL_CONT);
40
if ((value & CONTROL_START) &&
41
!(t->regs[R_STATUS] & STATUS_RUN)) {
42
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
43
ptimer_stop(t->ptimer);
44
t->regs[R_STATUS] &= ~STATUS_RUN;
45
}
46
+ ptimer_transaction_commit(t->ptimer);
47
break;
48
49
case R_PERIODL:
50
case R_PERIODH:
51
+ ptimer_transaction_begin(t->ptimer);
52
t->regs[addr] = value & 0xFFFF;
53
if (t->regs[R_STATUS] & STATUS_RUN) {
54
ptimer_stop(t->ptimer);
55
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
56
}
57
tvalue = (t->regs[R_PERIODH] << 16) | t->regs[R_PERIODL];
58
ptimer_set_limit(t->ptimer, tvalue + 1, 1);
59
+ ptimer_transaction_commit(t->ptimer);
60
break;
61
62
case R_SNAPL:
63
@@ -XXX,XX +XXX,XX @@ static void altera_timer_realize(DeviceState *dev, Error **errp)
64
return;
65
}
31
}
66
32
67
- t->bh = qemu_bh_new(timer_hit, t);
33
/*
68
- t->ptimer = ptimer_init_with_bh(t->bh, PTIMER_POLICY_DEFAULT);
34
- * Use the maximum of the S1 & S2 page size, so that invalidation
69
+ t->ptimer = ptimer_init(timer_hit, t, PTIMER_POLICY_DEFAULT);
35
- * of pages > TARGET_PAGE_SIZE works correctly.
70
+ ptimer_transaction_begin(t->ptimer);
36
+ * If either S1 or S2 returned a result smaller than TARGET_PAGE_SIZE,
71
ptimer_set_freq(t->ptimer, t->freq_hz);
37
+ * this means "don't put this in the TLB"; in this case, return a
72
+ ptimer_transaction_commit(t->ptimer);
38
+ * result with lg_page_size == 0 to achieve that. Otherwise,
73
39
+ * use the maximum of the S1 & S2 page size, so that invalidation
74
memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t,
40
+ * of pages > TARGET_PAGE_SIZE works correctly. (This works even though
75
TYPE_ALTERA_TIMER, R_MAX * sizeof(uint32_t));
41
+ * we know the combined result permissions etc only cover the minimum
76
@@ -XXX,XX +XXX,XX @@ static void altera_timer_reset(DeviceState *dev)
42
+ * of the S1 and S2 page size, because we know that the common TLB code
77
{
43
+ * never actually creates TLB entries bigger than TARGET_PAGE_SIZE,
78
AlteraTimer *t = ALTERA_TIMER(dev);
44
+ * and passing a larger page size value only affects invalidations.)
79
45
*/
80
+ ptimer_transaction_begin(t->ptimer);
46
- if (result->f.lg_page_size < s1_lgpgsz) {
81
ptimer_stop(t->ptimer);
47
+ if (result->f.lg_page_size < TARGET_PAGE_BITS ||
82
ptimer_set_limit(t->ptimer, 0xffffffff, 1);
48
+ s1_lgpgsz < TARGET_PAGE_BITS) {
83
+ ptimer_transaction_commit(t->ptimer);
49
+ result->f.lg_page_size = 0;
84
memset(t->regs, 0, sizeof(t->regs));
50
+ } else if (result->f.lg_page_size < s1_lgpgsz) {
85
}
51
result->f.lg_page_size = s1_lgpgsz;
52
}
86
53
87
--
54
--
88
2.20.1
55
2.25.1
89
90
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
Hoist the computation of some TBFLAG_A32 bits that only apply to
3
Cores with PMSA have the MPUIR register which has the
4
M-profile under a single test for ARM_FEATURE_M.
4
same encoding as the MIDR alias with opc2=4. So we only
5
add that alias if we are not realizing a core that
6
implements PMSA.
5
7
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Message-id: 20191018174431.1784-7-richard.henderson@linaro.org
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
11
Message-id: 20221206102504.165775-2-tobias.roehmel@rwth-aachen.de
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
13
---
11
target/arm/helper.c | 49 +++++++++++++++++++++------------------------
14
target/arm/helper.c | 13 +++++++++----
12
1 file changed, 23 insertions(+), 26 deletions(-)
15
1 file changed, 9 insertions(+), 4 deletions(-)
13
16
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
17
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
19
--- a/target/arm/helper.c
17
+++ b/target/arm/helper.c
20
+++ b/target/arm/helper.c
18
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
21
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
19
22
.access = PL1_R, .type = ARM_CP_NO_RAW, .resetvalue = cpu->midr,
20
if (arm_feature(env, ARM_FEATURE_M)) {
23
.fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid),
21
flags = rebuild_hflags_m32(env, fp_el, mmu_idx);
24
.readfn = midr_read },
22
+
25
- /* crn = 0 op1 = 0 crm = 0 op2 = 4,7 : AArch32 aliases of MIDR */
23
+ if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
26
- { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST,
24
+ FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S)
27
- .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4,
25
+ != env->v7m.secure) {
28
- .access = PL1_R, .resetvalue = cpu->midr },
26
+ flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1);
29
+ /* crn = 0 op1 = 0 crm = 0 op2 = 7 : AArch32 aliases of MIDR */
27
+ }
30
{ .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST,
28
+
31
.cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 7,
29
+ if ((env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) &&
32
.access = PL1_R, .resetvalue = cpu->midr },
30
+ (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) ||
33
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
31
+ (env->v7m.secure &&
34
.accessfn = access_aa64_tid1,
32
+ !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) {
35
.type = ARM_CP_CONST, .resetvalue = cpu->revidr },
33
+ /*
36
};
34
+ * ASPEN is set, but FPCA/SFPA indicate that there is no
37
+ ARMCPRegInfo id_v8_midr_alias_cp_reginfo = {
35
+ * active FP context; we must create a new FP context before
38
+ .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST,
36
+ * executing any FP insn.
39
+ .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4,
37
+ */
40
+ .access = PL1_R, .resetvalue = cpu->midr
38
+ flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1);
41
+ };
39
+ }
42
ARMCPRegInfo id_cp_reginfo[] = {
40
+
43
/* These are common to v8 and pre-v8 */
41
+ bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK;
44
{ .name = "CTR",
42
+ if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) {
45
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
43
+ flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
46
}
47
if (arm_feature(env, ARM_FEATURE_V8)) {
48
define_arm_cp_regs(cpu, id_v8_midr_cp_reginfo);
49
+ if (!arm_feature(env, ARM_FEATURE_PMSA)) {
50
+ define_one_arm_cp_reg(cpu, &id_v8_midr_alias_cp_reginfo);
44
+ }
51
+ }
45
} else {
52
} else {
46
flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
53
define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo);
47
}
54
}
48
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
49
}
50
}
51
52
- if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
53
- FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) {
54
- flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1);
55
- }
56
-
57
- if (arm_feature(env, ARM_FEATURE_M) &&
58
- (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) &&
59
- (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) ||
60
- (env->v7m.secure &&
61
- !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) {
62
- /*
63
- * ASPEN is set, but FPCA/SFPA indicate that there is no active
64
- * FP context; we must create a new FP context before executing
65
- * any FP insn.
66
- */
67
- flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1);
68
- }
69
-
70
- if (arm_feature(env, ARM_FEATURE_M)) {
71
- bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK;
72
-
73
- if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) {
74
- flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
75
- }
76
- }
77
-
78
if (!arm_feature(env, ARM_FEATURE_M)) {
79
int target_el = arm_debug_target_el(env);
80
81
--
55
--
82
2.20.1
56
2.25.1
83
57
84
58
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
Create a function to compute the values of the TBFLAG_ANY bits
3
RVBAR shadows RVBAR_ELx where x is the highest exception
4
that will be cached. For now, the env->hflags variable is not
4
level if the highest EL is not EL3. This patch also allows
5
used, and the results are fed back to cpu_get_tb_cpu_state.
5
ARMv8 CPUs to change the reset address with
6
the rvbar property.
6
7
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Message-id: 20191018174431.1784-2-richard.henderson@linaro.org
10
Message-id: 20221206102504.165775-3-tobias.roehmel@rwth-aachen.de
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
---
12
target/arm/cpu.h | 29 ++++++++++++++++++-----------
13
target/arm/cpu.c | 6 +++++-
13
target/arm/helper.c | 26 +++++++++++++++++++-------
14
target/arm/helper.c | 21 ++++++++++++++-------
14
2 files changed, 37 insertions(+), 18 deletions(-)
15
2 files changed, 19 insertions(+), 8 deletions(-)
15
16
16
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
17
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
17
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/cpu.h
19
--- a/target/arm/cpu.c
19
+++ b/target/arm/cpu.h
20
+++ b/target/arm/cpu.c
20
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
21
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj)
21
uint32_t pstate;
22
env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
22
uint32_t aarch64; /* 1 if CPU is in aarch64 state; inverse of PSTATE.nRW */
23
CPACR, CP11, 3);
23
24
#endif
24
+ /* Cached TBFLAGS state. See below for which bits are included. */
25
+ if (arm_feature(env, ARM_FEATURE_V8)) {
25
+ uint32_t hflags;
26
+ env->cp15.rvbar = cpu->rvbar_prop;
26
+
27
+ env->regs[15] = cpu->rvbar_prop;
27
/* Frequently accessed CPSR bits are stored separately for efficiency.
28
+ }
28
This contains all the other bits. Use cpsr_{read,write} to access
29
}
29
the whole CPSR. */
30
30
@@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU;
31
#if defined(CONFIG_USER_ONLY)
31
32
@@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj)
32
#include "exec/cpu-all.h"
33
qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property);
33
34
}
34
-/* Bit usage in the TB flags field: bit 31 indicates whether we are
35
35
+/*
36
- if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
36
+ * Bit usage in the TB flags field: bit 31 indicates whether we are
37
+ if (arm_feature(&cpu->env, ARM_FEATURE_V8)) {
37
* in 32 or 64 bit mode. The meaning of the other bits depends on that.
38
object_property_add_uint64_ptr(obj, "rvbar",
38
* We put flags which are shared between 32 and 64 bit mode at the top
39
&cpu->rvbar_prop,
39
* of the word, and flags which apply to only one mode at the bottom.
40
OBJ_PROP_FLAG_READWRITE);
40
+ *
41
+ * Unless otherwise noted, these bits are cached in env->hflags.
42
*/
43
FIELD(TBFLAG_ANY, AARCH64_STATE, 31, 1)
44
FIELD(TBFLAG_ANY, MMUIDX, 28, 3)
45
FIELD(TBFLAG_ANY, SS_ACTIVE, 27, 1)
46
-FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1)
47
+FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) /* Not cached. */
48
/* Target EL if we take a floating-point-disabled exception */
49
FIELD(TBFLAG_ANY, FPEXC_EL, 24, 2)
50
FIELD(TBFLAG_ANY, BE_DATA, 23, 1)
51
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1)
52
FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 21, 2)
53
54
/* Bit usage when in AArch32 state: */
55
-FIELD(TBFLAG_A32, THUMB, 0, 1)
56
-FIELD(TBFLAG_A32, VECLEN, 1, 3)
57
-FIELD(TBFLAG_A32, VECSTRIDE, 4, 2)
58
+FIELD(TBFLAG_A32, THUMB, 0, 1) /* Not cached. */
59
+FIELD(TBFLAG_A32, VECLEN, 1, 3) /* Not cached. */
60
+FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) /* Not cached. */
61
/*
62
* We store the bottom two bits of the CPAR as TB flags and handle
63
* checks on the other bits at runtime. This shares the same bits as
64
* VECSTRIDE, which is OK as no XScale CPU has VFP.
65
+ * Not cached, because VECLEN+VECSTRIDE are not cached.
66
*/
67
FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2)
68
/*
69
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2)
70
* the same thing as the current security state of the processor!
71
*/
72
FIELD(TBFLAG_A32, NS, 6, 1)
73
-FIELD(TBFLAG_A32, VFPEN, 7, 1)
74
-FIELD(TBFLAG_A32, CONDEXEC, 8, 8)
75
+FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */
76
+FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */
77
FIELD(TBFLAG_A32, SCTLR_B, 16, 1)
78
/* For M profile only, set if FPCCR.LSPACT is set */
79
-FIELD(TBFLAG_A32, LSPACT, 18, 1)
80
+FIELD(TBFLAG_A32, LSPACT, 18, 1) /* Not cached. */
81
/* For M profile only, set if we must create a new FP context */
82
-FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1)
83
+FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) /* Not cached. */
84
/* For M profile only, set if FPCCR.S does not match current security state */
85
-FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1)
86
+FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) /* Not cached. */
87
/* For M profile only, Handler (ie not Thread) mode */
88
FIELD(TBFLAG_A32, HANDLER, 21, 1)
89
/* For M profile only, whether we should generate stack-limit checks */
90
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, SVEEXC_EL, 2, 2)
91
FIELD(TBFLAG_A64, ZCR_LEN, 4, 4)
92
FIELD(TBFLAG_A64, PAUTH_ACTIVE, 8, 1)
93
FIELD(TBFLAG_A64, BT, 9, 1)
94
-FIELD(TBFLAG_A64, BTYPE, 10, 2)
95
+FIELD(TBFLAG_A64, BTYPE, 10, 2) /* Not cached. */
96
FIELD(TBFLAG_A64, TBID, 12, 2)
97
98
static inline bool bswap_code(bool sctlr_b)
99
diff --git a/target/arm/helper.c b/target/arm/helper.c
41
diff --git a/target/arm/helper.c b/target/arm/helper.c
100
index XXXXXXX..XXXXXXX 100644
42
index XXXXXXX..XXXXXXX 100644
101
--- a/target/arm/helper.c
43
--- a/target/arm/helper.c
102
+++ b/target/arm/helper.c
44
+++ b/target/arm/helper.c
103
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_stage1_mmu_idx(CPUARMState *env)
45
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
104
}
46
if (!arm_feature(env, ARM_FEATURE_EL3) &&
105
#endif
47
!arm_feature(env, ARM_FEATURE_EL2)) {
106
48
ARMCPRegInfo rvbar = {
107
+static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
49
- .name = "RVBAR_EL1", .state = ARM_CP_STATE_AA64,
108
+ ARMMMUIdx mmu_idx, uint32_t flags)
50
+ .name = "RVBAR_EL1", .state = ARM_CP_STATE_BOTH,
109
+{
51
.opc0 = 3, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1,
110
+ flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el);
52
.access = PL1_R,
111
+ flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX,
53
.fieldoffset = offsetof(CPUARMState, cp15.rvbar),
112
+ arm_to_core_mmu_idx(mmu_idx));
54
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
113
+
55
}
114
+ if (arm_cpu_data_is_big_endian(env)) {
56
/* RVBAR_EL2 is only implemented if EL2 is the highest EL */
115
+ flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
57
if (!arm_feature(env, ARM_FEATURE_EL3)) {
116
+ }
58
- ARMCPRegInfo rvbar = {
117
+ if (arm_singlestep_active(env)) {
59
- .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64,
118
+ flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1);
60
- .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1,
119
+ }
61
- .access = PL2_R,
120
+ return flags;
62
- .fieldoffset = offsetof(CPUARMState, cp15.rvbar),
121
+}
63
+ ARMCPRegInfo rvbar[] = {
122
+
64
+ {
123
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
65
+ .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64,
124
target_ulong *cs_base, uint32_t *pflags)
66
+ .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1,
125
{
67
+ .access = PL2_R,
126
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
68
+ .fieldoffset = offsetof(CPUARMState, cp15.rvbar),
69
+ },
70
+ { .name = "RVBAR", .type = ARM_CP_ALIAS,
71
+ .cp = 15, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1,
72
+ .access = PL2_R,
73
+ .fieldoffset = offsetof(CPUARMState, cp15.rvbar),
74
+ },
75
};
76
- define_one_arm_cp_reg(cpu, &rvbar);
77
+ define_arm_cp_regs(cpu, rvbar);
127
}
78
}
128
}
79
}
129
80
130
- flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx));
131
+ flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags);
132
133
/* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
134
* states defined in the ARM ARM for software singlestep:
135
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
136
* 0 x Inactive (the TB flag for SS is always 0)
137
* 1 0 Active-pending
138
* 1 1 Active-not-pending
139
+ * SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB.
140
*/
141
- if (arm_singlestep_active(env)) {
142
- flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1);
143
+ if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) {
144
if (is_a64(env)) {
145
if (env->pstate & PSTATE_SS) {
146
flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1);
147
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
148
}
149
}
150
}
151
- if (arm_cpu_data_is_big_endian(env)) {
152
- flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
153
- }
154
- flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el);
155
156
if (arm_v7m_is_handler_mode(env)) {
157
flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1);
158
--
81
--
159
2.20.1
82
2.25.1
160
83
161
84
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
Having the RAM creation code in a separate function is not
3
The v8R PMSAv8 has a two-stage MPU translation process, but, unlike
4
very helpful. Move this code directly inside the board_init()
4
VMSAv8, the stage 2 attributes are in the same format as the stage 1
5
function, this will later allow the board to have the QOM
5
attributes (8-bit MAIR format). Rather than converting the MAIR
6
ownership of the RAM.
6
format to the format used for VMSA stage 2 (bits [5:2] of a VMSA
7
stage 2 descriptor) and then converting back to do the attribute
8
combination, allow combined_attrs_nofwb() to accept s2 attributes
9
that are already in the MAIR format.
7
10
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
11
We move the assert() to combined_attrs_fwb(), because that function
9
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
12
really does require a VMSA stage 2 attribute format. (We will never
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
13
get there for v8R, because PMSAv8 does not implement FEAT_S2FWB.)
11
Message-id: 20191021190653.9511-7-philmd@redhat.com
14
15
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
16
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
17
Message-id: 20221206102504.165775-4-tobias.roehmel@rwth-aachen.de
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
19
---
14
hw/arm/digic_boards.c | 9 ++-------
20
target/arm/ptw.c | 10 ++++++++--
15
1 file changed, 2 insertions(+), 7 deletions(-)
21
1 file changed, 8 insertions(+), 2 deletions(-)
16
22
17
diff --git a/hw/arm/digic_boards.c b/hw/arm/digic_boards.c
23
diff --git a/target/arm/ptw.c b/target/arm/ptw.c
18
index XXXXXXX..XXXXXXX 100644
24
index XXXXXXX..XXXXXXX 100644
19
--- a/hw/arm/digic_boards.c
25
--- a/target/arm/ptw.c
20
+++ b/hw/arm/digic_boards.c
26
+++ b/target/arm/ptw.c
21
@@ -XXX,XX +XXX,XX @@ typedef struct DigicBoard {
27
@@ -XXX,XX +XXX,XX @@ static uint8_t combined_attrs_nofwb(uint64_t hcr,
22
const char *rom1_def_filename;
23
} DigicBoard;
24
25
-static void digic4_board_setup_ram(DigicBoardState *s, hwaddr ram_size)
26
-{
27
- memory_region_allocate_system_memory(&s->ram, NULL, "ram", ram_size);
28
- memory_region_add_subregion(get_system_memory(), 0, &s->ram);
29
-}
30
-
31
static void digic4_board_init(DigicBoard *board)
32
{
28
{
33
Error *err = NULL;
29
uint8_t s1lo, s2lo, s1hi, s2hi, s2_mair_attrs, ret_attrs;
34
@@ -XXX,XX +XXX,XX @@ static void digic4_board_init(DigicBoard *board)
30
35
exit(1);
31
- s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs);
36
}
32
+ if (s2.is_s2_format) {
37
33
+ s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs);
38
- digic4_board_setup_ram(s, board->ram_size);
34
+ } else {
39
+ memory_region_allocate_system_memory(&s->ram, NULL, "ram", board->ram_size);
35
+ s2_mair_attrs = s2.attrs;
40
+ memory_region_add_subregion(get_system_memory(), 0, &s->ram);
36
+ }
41
37
42
if (board->add_rom0) {
38
s1lo = extract32(s1.attrs, 0, 4);
43
board->add_rom0(s, DIGIC4_ROM0_BASE, board->rom0_def_filename);
39
s2lo = extract32(s2_mair_attrs, 0, 4);
40
@@ -XXX,XX +XXX,XX @@ static uint8_t force_cacheattr_nibble_wb(uint8_t attr)
41
*/
42
static uint8_t combined_attrs_fwb(ARMCacheAttrs s1, ARMCacheAttrs s2)
43
{
44
+ assert(s2.is_s2_format && !s1.is_s2_format);
45
+
46
switch (s2.attrs) {
47
case 7:
48
/* Use stage 1 attributes */
49
@@ -XXX,XX +XXX,XX @@ static ARMCacheAttrs combine_cacheattrs(uint64_t hcr,
50
ARMCacheAttrs ret;
51
bool tagged = false;
52
53
- assert(s2.is_s2_format && !s1.is_s2_format);
54
+ assert(!s1.is_s2_format);
55
ret.is_s2_format = false;
56
57
if (s1.attrs == 0xf0) {
44
--
58
--
45
2.20.1
59
2.25.1
46
60
47
61
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
Avoid calling arm_current_el() twice.
3
ARMv8-R AArch32 CPUs behave as if TTBCR.EAE is always 1 even
4
tough they don't have the TTBCR register.
5
See ARM Architecture Reference Manual Supplement - ARMv8, for the ARMv8-R
6
AArch32 architecture profile Version:A.c section C1.2.
4
7
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
6
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
10
Message-id: 20221206102504.165775-5-tobias.roehmel@rwth-aachen.de
8
Message-id: 20191018174431.1784-14-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
12
---
11
target/arm/internals.h | 9 +++++++++
13
target/arm/internals.h | 4 ++++
12
target/arm/helper.c | 12 +++++++-----
14
target/arm/debug_helper.c | 3 +++
13
2 files changed, 16 insertions(+), 5 deletions(-)
15
target/arm/tlb_helper.c | 4 ++++
16
3 files changed, 11 insertions(+)
14
17
15
diff --git a/target/arm/internals.h b/target/arm/internals.h
18
diff --git a/target/arm/internals.h b/target/arm/internals.h
16
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/internals.h
20
--- a/target/arm/internals.h
18
+++ b/target/arm/internals.h
21
+++ b/target/arm/internals.h
19
@@ -XXX,XX +XXX,XX @@ void arm_cpu_update_virq(ARMCPU *cpu);
22
@@ -XXX,XX +XXX,XX @@ unsigned int arm_pamax(ARMCPU *cpu);
20
*/
23
static inline bool extended_addresses_enabled(CPUARMState *env)
21
void arm_cpu_update_vfiq(ARMCPU *cpu);
24
{
22
25
uint64_t tcr = env->cp15.tcr_el[arm_is_secure(env) ? 3 : 1];
23
+/**
26
+ if (arm_feature(env, ARM_FEATURE_PMSA) &&
24
+ * arm_mmu_idx_el:
27
+ arm_feature(env, ARM_FEATURE_V8)) {
25
+ * @env: The cpu environment
28
+ return true;
26
+ * @el: The EL to use.
29
+ }
27
+ *
30
return arm_el_is_aa64(env, 1) ||
28
+ * Return the full ARMMMUIdx for the translation regime for EL.
31
(arm_feature(env, ARM_FEATURE_LPAE) && (tcr & TTBCR_EAE));
29
+ */
32
}
30
+ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el);
33
diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c
31
+
32
/**
33
* arm_mmu_idx:
34
* @env: The cpu environment
35
diff --git a/target/arm/helper.c b/target/arm/helper.c
36
index XXXXXXX..XXXXXXX 100644
34
index XXXXXXX..XXXXXXX 100644
37
--- a/target/arm/helper.c
35
--- a/target/arm/debug_helper.c
38
+++ b/target/arm/helper.c
36
+++ b/target/arm/debug_helper.c
39
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
37
@@ -XXX,XX +XXX,XX @@ static uint32_t arm_debug_exception_fsr(CPUARMState *env)
40
}
38
41
#endif
39
if (target_el == 2 || arm_el_is_aa64(env, target_el)) {
42
40
using_lpae = true;
43
-ARMMMUIdx arm_mmu_idx(CPUARMState *env)
41
+ } else if (arm_feature(env, ARM_FEATURE_PMSA) &&
44
+ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el)
42
+ arm_feature(env, ARM_FEATURE_V8)) {
45
{
43
+ using_lpae = true;
46
- int el;
44
} else {
47
-
45
if (arm_feature(env, ARM_FEATURE_LPAE) &&
48
if (arm_feature(env, ARM_FEATURE_M)) {
46
(env->cp15.tcr_el[target_el] & TTBCR_EAE)) {
49
return arm_v7m_mmu_idx_for_secstate(env, env->v7m.secure);
47
diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c
48
index XXXXXXX..XXXXXXX 100644
49
--- a/target/arm/tlb_helper.c
50
+++ b/target/arm/tlb_helper.c
51
@@ -XXX,XX +XXX,XX @@ bool regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx)
52
if (el == 2 || arm_el_is_aa64(env, el)) {
53
return true;
50
}
54
}
51
55
+ if (arm_feature(env, ARM_FEATURE_PMSA) &&
52
- el = arm_current_el(env);
56
+ arm_feature(env, ARM_FEATURE_V8)) {
53
if (el < 2 && arm_is_secure_below_el3(env)) {
57
+ return true;
54
return ARMMMUIdx_S1SE0 + el;
58
+ }
55
} else {
59
if (arm_feature(env, ARM_FEATURE_LPAE)
56
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx(CPUARMState *env)
60
&& (regime_tcr(env, mmu_idx) & TTBCR_EAE)) {
57
}
61
return true;
58
}
59
60
+ARMMMUIdx arm_mmu_idx(CPUARMState *env)
61
+{
62
+ return arm_mmu_idx_el(env, arm_current_el(env));
63
+}
64
+
65
int cpu_mmu_index(CPUARMState *env, bool ifetch)
66
{
67
return arm_to_core_mmu_idx(arm_mmu_idx(env));
68
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_internal(CPUARMState *env)
69
{
70
int el = arm_current_el(env);
71
int fp_el = fp_exception_el(env, el);
72
- ARMMMUIdx mmu_idx = arm_mmu_idx(env);
73
+ ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
74
75
if (is_a64(env)) {
76
return rebuild_hflags_a64(env, el, fp_el, mmu_idx);
77
--
62
--
78
2.20.1
63
2.25.1
79
64
80
65
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
There are 3 conditions that each enable this flag. M-profile always
3
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
4
enables; A-profile with EL1 as AA64 always enables. Both of these
4
Message-id: 20221206102504.165775-6-tobias.roehmel@rwth-aachen.de
5
conditions can easily be cached. The final condition relies on the
6
FPEXC register which we are not prepared to cache.
7
8
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
9
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
10
Message-id: 20191018174431.1784-12-richard.henderson@linaro.org
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
6
---
13
target/arm/cpu.h | 2 +-
7
target/arm/cpu.h | 6 +
14
target/arm/helper.c | 14 ++++++++++----
8
target/arm/cpu.c | 28 +++-
15
2 files changed, 11 insertions(+), 5 deletions(-)
9
target/arm/helper.c | 302 +++++++++++++++++++++++++++++++++++++++++++
10
target/arm/machine.c | 28 ++++
11
4 files changed, 360 insertions(+), 4 deletions(-)
16
12
17
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
13
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
18
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/cpu.h
15
--- a/target/arm/cpu.h
20
+++ b/target/arm/cpu.h
16
+++ b/target/arm/cpu.h
21
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2)
17
@@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState {
22
* the same thing as the current security state of the processor!
18
};
23
*/
19
uint64_t sctlr_el[4];
24
FIELD(TBFLAG_A32, NS, 6, 1)
20
};
25
-FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */
21
+ uint64_t vsctlr; /* Virtualization System control register. */
26
+FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Partially cached, minus FPEXC. */
22
uint64_t cpacr_el1; /* Architectural feature access control register */
27
FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */
23
uint64_t cptr_el[4]; /* ARMv8 feature trap registers */
28
FIELD(TBFLAG_A32, SCTLR_B, 16, 1)
24
uint32_t c1_xscaleauxcr; /* XScale auxiliary control register. */
29
/* For M profile only, set if FPCCR.LSPACT is set */
25
@@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState {
26
*/
27
uint32_t *rbar[M_REG_NUM_BANKS];
28
uint32_t *rlar[M_REG_NUM_BANKS];
29
+ uint32_t *hprbar;
30
+ uint32_t *hprlar;
31
uint32_t mair0[M_REG_NUM_BANKS];
32
uint32_t mair1[M_REG_NUM_BANKS];
33
+ uint32_t hprselr;
34
} pmsav8;
35
36
/* v8M SAU */
37
@@ -XXX,XX +XXX,XX @@ struct ArchCPU {
38
bool has_mpu;
39
/* PMSAv7 MPU number of supported regions */
40
uint32_t pmsav7_dregion;
41
+ /* PMSAv8 MPU number of supported hyp regions */
42
+ uint32_t pmsav8r_hdregion;
43
/* v8M SAU number of supported regions */
44
uint32_t sau_sregion;
45
46
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
47
index XXXXXXX..XXXXXXX 100644
48
--- a/target/arm/cpu.c
49
+++ b/target/arm/cpu.c
50
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj)
51
sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
52
}
53
}
54
+
55
+ if (cpu->pmsav8r_hdregion > 0) {
56
+ memset(env->pmsav8.hprbar, 0,
57
+ sizeof(*env->pmsav8.hprbar) * cpu->pmsav8r_hdregion);
58
+ memset(env->pmsav8.hprlar, 0,
59
+ sizeof(*env->pmsav8.hprlar) * cpu->pmsav8r_hdregion);
60
+ }
61
+
62
env->pmsav7.rnr[M_REG_NS] = 0;
63
env->pmsav7.rnr[M_REG_S] = 0;
64
env->pmsav8.mair0[M_REG_NS] = 0;
65
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
66
/* MPU can be configured out of a PMSA CPU either by setting has-mpu
67
* to false or by setting pmsav7-dregion to 0.
68
*/
69
- if (!cpu->has_mpu) {
70
- cpu->pmsav7_dregion = 0;
71
- }
72
- if (cpu->pmsav7_dregion == 0) {
73
+ if (!cpu->has_mpu || cpu->pmsav7_dregion == 0) {
74
cpu->has_mpu = false;
75
+ cpu->pmsav7_dregion = 0;
76
+ cpu->pmsav8r_hdregion = 0;
77
}
78
79
if (arm_feature(env, ARM_FEATURE_PMSA) &&
80
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
81
env->pmsav7.dracr = g_new0(uint32_t, nr);
82
}
83
}
84
+
85
+ if (cpu->pmsav8r_hdregion > 0xff) {
86
+ error_setg(errp, "PMSAv8 MPU EL2 #regions invalid %" PRIu32,
87
+ cpu->pmsav8r_hdregion);
88
+ return;
89
+ }
90
+
91
+ if (cpu->pmsav8r_hdregion) {
92
+ env->pmsav8.hprbar = g_new0(uint32_t,
93
+ cpu->pmsav8r_hdregion);
94
+ env->pmsav8.hprlar = g_new0(uint32_t,
95
+ cpu->pmsav8r_hdregion);
96
+ }
97
}
98
99
if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
30
diff --git a/target/arm/helper.c b/target/arm/helper.c
100
diff --git a/target/arm/helper.c b/target/arm/helper.c
31
index XXXXXXX..XXXXXXX 100644
101
index XXXXXXX..XXXXXXX 100644
32
--- a/target/arm/helper.c
102
--- a/target/arm/helper.c
33
+++ b/target/arm/helper.c
103
+++ b/target/arm/helper.c
34
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el,
104
@@ -XXX,XX +XXX,XX @@ static void pmsav7_rgnr_write(CPUARMState *env, const ARMCPRegInfo *ri,
35
{
105
raw_write(env, ri, value);
36
uint32_t flags = 0;
106
}
37
107
38
+ /* v8M always enables the fpu. */
108
+static void prbar_write(CPUARMState *env, const ARMCPRegInfo *ri,
39
+ flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
109
+ uint64_t value)
40
+
110
+{
41
if (arm_v7m_is_handler_mode(env)) {
111
+ ARMCPU *cpu = env_archcpu(env);
42
flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1);
112
+
113
+ tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
114
+ env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value;
115
+}
116
+
117
+static uint64_t prbar_read(CPUARMState *env, const ARMCPRegInfo *ri)
118
+{
119
+ return env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]];
120
+}
121
+
122
+static void prlar_write(CPUARMState *env, const ARMCPRegInfo *ri,
123
+ uint64_t value)
124
+{
125
+ ARMCPU *cpu = env_archcpu(env);
126
+
127
+ tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
128
+ env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value;
129
+}
130
+
131
+static uint64_t prlar_read(CPUARMState *env, const ARMCPRegInfo *ri)
132
+{
133
+ return env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]];
134
+}
135
+
136
+static void prselr_write(CPUARMState *env, const ARMCPRegInfo *ri,
137
+ uint64_t value)
138
+{
139
+ ARMCPU *cpu = env_archcpu(env);
140
+
141
+ /*
142
+ * Ignore writes that would select not implemented region.
143
+ * This is architecturally UNPREDICTABLE.
144
+ */
145
+ if (value >= cpu->pmsav7_dregion) {
146
+ return;
147
+ }
148
+
149
+ env->pmsav7.rnr[M_REG_NS] = value;
150
+}
151
+
152
+static void hprbar_write(CPUARMState *env, const ARMCPRegInfo *ri,
153
+ uint64_t value)
154
+{
155
+ ARMCPU *cpu = env_archcpu(env);
156
+
157
+ tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
158
+ env->pmsav8.hprbar[env->pmsav8.hprselr] = value;
159
+}
160
+
161
+static uint64_t hprbar_read(CPUARMState *env, const ARMCPRegInfo *ri)
162
+{
163
+ return env->pmsav8.hprbar[env->pmsav8.hprselr];
164
+}
165
+
166
+static void hprlar_write(CPUARMState *env, const ARMCPRegInfo *ri,
167
+ uint64_t value)
168
+{
169
+ ARMCPU *cpu = env_archcpu(env);
170
+
171
+ tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
172
+ env->pmsav8.hprlar[env->pmsav8.hprselr] = value;
173
+}
174
+
175
+static uint64_t hprlar_read(CPUARMState *env, const ARMCPRegInfo *ri)
176
+{
177
+ return env->pmsav8.hprlar[env->pmsav8.hprselr];
178
+}
179
+
180
+static void hprenr_write(CPUARMState *env, const ARMCPRegInfo *ri,
181
+ uint64_t value)
182
+{
183
+ uint32_t n;
184
+ uint32_t bit;
185
+ ARMCPU *cpu = env_archcpu(env);
186
+
187
+ /* Ignore writes to unimplemented regions */
188
+ int rmax = MIN(cpu->pmsav8r_hdregion, 32);
189
+ value &= MAKE_64BIT_MASK(0, rmax);
190
+
191
+ tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
192
+
193
+ /* Register alias is only valid for first 32 indexes */
194
+ for (n = 0; n < rmax; ++n) {
195
+ bit = extract32(value, n, 1);
196
+ env->pmsav8.hprlar[n] = deposit32(
197
+ env->pmsav8.hprlar[n], 0, 1, bit);
198
+ }
199
+}
200
+
201
+static uint64_t hprenr_read(CPUARMState *env, const ARMCPRegInfo *ri)
202
+{
203
+ uint32_t n;
204
+ uint32_t result = 0x0;
205
+ ARMCPU *cpu = env_archcpu(env);
206
+
207
+ /* Register alias is only valid for first 32 indexes */
208
+ for (n = 0; n < MIN(cpu->pmsav8r_hdregion, 32); ++n) {
209
+ if (env->pmsav8.hprlar[n] & 0x1) {
210
+ result |= (0x1 << n);
211
+ }
212
+ }
213
+ return result;
214
+}
215
+
216
+static void hprselr_write(CPUARMState *env, const ARMCPRegInfo *ri,
217
+ uint64_t value)
218
+{
219
+ ARMCPU *cpu = env_archcpu(env);
220
+
221
+ /*
222
+ * Ignore writes that would select not implemented region.
223
+ * This is architecturally UNPREDICTABLE.
224
+ */
225
+ if (value >= cpu->pmsav8r_hdregion) {
226
+ return;
227
+ }
228
+
229
+ env->pmsav8.hprselr = value;
230
+}
231
+
232
+static void pmsav8r_regn_write(CPUARMState *env, const ARMCPRegInfo *ri,
233
+ uint64_t value)
234
+{
235
+ ARMCPU *cpu = env_archcpu(env);
236
+ uint8_t index = (extract32(ri->opc0, 0, 1) << 4) |
237
+ (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1);
238
+
239
+ tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
240
+
241
+ if (ri->opc1 & 4) {
242
+ if (index >= cpu->pmsav8r_hdregion) {
243
+ return;
244
+ }
245
+ if (ri->opc2 & 0x1) {
246
+ env->pmsav8.hprlar[index] = value;
247
+ } else {
248
+ env->pmsav8.hprbar[index] = value;
249
+ }
250
+ } else {
251
+ if (index >= cpu->pmsav7_dregion) {
252
+ return;
253
+ }
254
+ if (ri->opc2 & 0x1) {
255
+ env->pmsav8.rlar[M_REG_NS][index] = value;
256
+ } else {
257
+ env->pmsav8.rbar[M_REG_NS][index] = value;
258
+ }
259
+ }
260
+}
261
+
262
+static uint64_t pmsav8r_regn_read(CPUARMState *env, const ARMCPRegInfo *ri)
263
+{
264
+ ARMCPU *cpu = env_archcpu(env);
265
+ uint8_t index = (extract32(ri->opc0, 0, 1) << 4) |
266
+ (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1);
267
+
268
+ if (ri->opc1 & 4) {
269
+ if (index >= cpu->pmsav8r_hdregion) {
270
+ return 0x0;
271
+ }
272
+ if (ri->opc2 & 0x1) {
273
+ return env->pmsav8.hprlar[index];
274
+ } else {
275
+ return env->pmsav8.hprbar[index];
276
+ }
277
+ } else {
278
+ if (index >= cpu->pmsav7_dregion) {
279
+ return 0x0;
280
+ }
281
+ if (ri->opc2 & 0x1) {
282
+ return env->pmsav8.rlar[M_REG_NS][index];
283
+ } else {
284
+ return env->pmsav8.rbar[M_REG_NS][index];
285
+ }
286
+ }
287
+}
288
+
289
+static const ARMCPRegInfo pmsav8r_cp_reginfo[] = {
290
+ { .name = "PRBAR",
291
+ .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 0,
292
+ .access = PL1_RW, .type = ARM_CP_NO_RAW,
293
+ .accessfn = access_tvm_trvm,
294
+ .readfn = prbar_read, .writefn = prbar_write },
295
+ { .name = "PRLAR",
296
+ .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 1,
297
+ .access = PL1_RW, .type = ARM_CP_NO_RAW,
298
+ .accessfn = access_tvm_trvm,
299
+ .readfn = prlar_read, .writefn = prlar_write },
300
+ { .name = "PRSELR", .resetvalue = 0,
301
+ .cp = 15, .opc1 = 0, .crn = 6, .crm = 2, .opc2 = 1,
302
+ .access = PL1_RW, .accessfn = access_tvm_trvm,
303
+ .writefn = prselr_write,
304
+ .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]) },
305
+ { .name = "HPRBAR", .resetvalue = 0,
306
+ .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 0,
307
+ .access = PL2_RW, .type = ARM_CP_NO_RAW,
308
+ .readfn = hprbar_read, .writefn = hprbar_write },
309
+ { .name = "HPRLAR",
310
+ .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 1,
311
+ .access = PL2_RW, .type = ARM_CP_NO_RAW,
312
+ .readfn = hprlar_read, .writefn = hprlar_write },
313
+ { .name = "HPRSELR", .resetvalue = 0,
314
+ .cp = 15, .opc1 = 4, .crn = 6, .crm = 2, .opc2 = 1,
315
+ .access = PL2_RW,
316
+ .writefn = hprselr_write,
317
+ .fieldoffset = offsetof(CPUARMState, pmsav8.hprselr) },
318
+ { .name = "HPRENR",
319
+ .cp = 15, .opc1 = 4, .crn = 6, .crm = 1, .opc2 = 1,
320
+ .access = PL2_RW, .type = ARM_CP_NO_RAW,
321
+ .readfn = hprenr_read, .writefn = hprenr_write },
322
+};
323
+
324
static const ARMCPRegInfo pmsav7_cp_reginfo[] = {
325
/* Reset for all these registers is handled in arm_cpu_reset(),
326
* because the PMSAv7 is also used by M-profile CPUs, which do
327
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
328
.access = PL1_R, .type = ARM_CP_CONST,
329
.resetvalue = cpu->pmsav7_dregion << 8
330
};
331
+ /* HMPUIR is specific to PMSA V8 */
332
+ ARMCPRegInfo id_hmpuir_reginfo = {
333
+ .name = "HMPUIR",
334
+ .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 4,
335
+ .access = PL2_R, .type = ARM_CP_CONST,
336
+ .resetvalue = cpu->pmsav8r_hdregion
337
+ };
338
static const ARMCPRegInfo crn0_wi_reginfo = {
339
.name = "CRN0_WI", .cp = 15, .crn = 0, .crm = CP_ANY,
340
.opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W,
341
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
342
define_arm_cp_regs(cpu, id_cp_reginfo);
343
if (!arm_feature(env, ARM_FEATURE_PMSA)) {
344
define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo);
345
+ } else if (arm_feature(env, ARM_FEATURE_PMSA) &&
346
+ arm_feature(env, ARM_FEATURE_V8)) {
347
+ uint32_t i = 0;
348
+ char *tmp_string;
349
+
350
+ define_one_arm_cp_reg(cpu, &id_mpuir_reginfo);
351
+ define_one_arm_cp_reg(cpu, &id_hmpuir_reginfo);
352
+ define_arm_cp_regs(cpu, pmsav8r_cp_reginfo);
353
+
354
+ /* Register alias is only valid for first 32 indexes */
355
+ for (i = 0; i < MIN(cpu->pmsav7_dregion, 32); ++i) {
356
+ uint8_t crm = 0b1000 | extract32(i, 1, 3);
357
+ uint8_t opc1 = extract32(i, 4, 1);
358
+ uint8_t opc2 = extract32(i, 0, 1) << 2;
359
+
360
+ tmp_string = g_strdup_printf("PRBAR%u", i);
361
+ ARMCPRegInfo tmp_prbarn_reginfo = {
362
+ .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW,
363
+ .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2,
364
+ .access = PL1_RW, .resetvalue = 0,
365
+ .accessfn = access_tvm_trvm,
366
+ .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read
367
+ };
368
+ define_one_arm_cp_reg(cpu, &tmp_prbarn_reginfo);
369
+ g_free(tmp_string);
370
+
371
+ opc2 = extract32(i, 0, 1) << 2 | 0x1;
372
+ tmp_string = g_strdup_printf("PRLAR%u", i);
373
+ ARMCPRegInfo tmp_prlarn_reginfo = {
374
+ .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW,
375
+ .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2,
376
+ .access = PL1_RW, .resetvalue = 0,
377
+ .accessfn = access_tvm_trvm,
378
+ .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read
379
+ };
380
+ define_one_arm_cp_reg(cpu, &tmp_prlarn_reginfo);
381
+ g_free(tmp_string);
382
+ }
383
+
384
+ /* Register alias is only valid for first 32 indexes */
385
+ for (i = 0; i < MIN(cpu->pmsav8r_hdregion, 32); ++i) {
386
+ uint8_t crm = 0b1000 | extract32(i, 1, 3);
387
+ uint8_t opc1 = 0b100 | extract32(i, 4, 1);
388
+ uint8_t opc2 = extract32(i, 0, 1) << 2;
389
+
390
+ tmp_string = g_strdup_printf("HPRBAR%u", i);
391
+ ARMCPRegInfo tmp_hprbarn_reginfo = {
392
+ .name = tmp_string,
393
+ .type = ARM_CP_NO_RAW,
394
+ .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2,
395
+ .access = PL2_RW, .resetvalue = 0,
396
+ .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read
397
+ };
398
+ define_one_arm_cp_reg(cpu, &tmp_hprbarn_reginfo);
399
+ g_free(tmp_string);
400
+
401
+ opc2 = extract32(i, 0, 1) << 2 | 0x1;
402
+ tmp_string = g_strdup_printf("HPRLAR%u", i);
403
+ ARMCPRegInfo tmp_hprlarn_reginfo = {
404
+ .name = tmp_string,
405
+ .type = ARM_CP_NO_RAW,
406
+ .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2,
407
+ .access = PL2_RW, .resetvalue = 0,
408
+ .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read
409
+ };
410
+ define_one_arm_cp_reg(cpu, &tmp_hprlarn_reginfo);
411
+ g_free(tmp_string);
412
+ }
413
} else if (arm_feature(env, ARM_FEATURE_V7)) {
414
define_one_arm_cp_reg(cpu, &id_mpuir_reginfo);
415
}
416
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
417
sctlr.type |= ARM_CP_SUPPRESS_TB_END;
418
}
419
define_one_arm_cp_reg(cpu, &sctlr);
420
+
421
+ if (arm_feature(env, ARM_FEATURE_PMSA) &&
422
+ arm_feature(env, ARM_FEATURE_V8)) {
423
+ ARMCPRegInfo vsctlr = {
424
+ .name = "VSCTLR", .state = ARM_CP_STATE_AA32,
425
+ .cp = 15, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0,
426
+ .access = PL2_RW, .resetvalue = 0x0,
427
+ .fieldoffset = offsetoflow32(CPUARMState, cp15.vsctlr),
428
+ };
429
+ define_one_arm_cp_reg(cpu, &vsctlr);
430
+ }
43
}
431
}
44
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el,
432
45
ARMMMUIdx mmu_idx)
433
if (cpu_isar_feature(aa64_lor, cpu)) {
46
{
434
diff --git a/target/arm/machine.c b/target/arm/machine.c
47
uint32_t flags = rebuild_hflags_aprofile(env);
435
index XXXXXXX..XXXXXXX 100644
48
+
436
--- a/target/arm/machine.c
49
+ if (arm_el_is_aa64(env, 1)) {
437
+++ b/target/arm/machine.c
50
+ flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
438
@@ -XXX,XX +XXX,XX @@ static bool pmsav8_needed(void *opaque)
51
+ }
439
arm_feature(env, ARM_FEATURE_V8);
52
return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
53
}
440
}
54
441
55
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
442
+static bool pmsav8r_needed(void *opaque)
56
flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE,
443
+{
57
env->vfp.vec_stride);
444
+ ARMCPU *cpu = opaque;
58
}
445
+ CPUARMState *env = &cpu->env;
59
+ if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)) {
446
+
60
+ flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
447
+ return arm_feature(env, ARM_FEATURE_PMSA) &&
61
+ }
448
+ arm_feature(env, ARM_FEATURE_V8) &&
62
}
449
+ !arm_feature(env, ARM_FEATURE_M);
63
450
+}
64
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
451
+
65
flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits);
452
+static const VMStateDescription vmstate_pmsav8r = {
66
- if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
453
+ .name = "cpu/pmsav8/pmsav8r",
67
- || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
454
+ .version_id = 1,
68
- flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
455
+ .minimum_version_id = 1,
69
- }
456
+ .needed = pmsav8r_needed,
70
pstate_for_ss = env->uncached_cpsr;
457
+ .fields = (VMStateField[]) {
458
+ VMSTATE_VARRAY_UINT32(env.pmsav8.hprbar, ARMCPU,
459
+ pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t),
460
+ VMSTATE_VARRAY_UINT32(env.pmsav8.hprlar, ARMCPU,
461
+ pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t),
462
+ VMSTATE_END_OF_LIST()
463
+ },
464
+};
465
+
466
static const VMStateDescription vmstate_pmsav8 = {
467
.name = "cpu/pmsav8",
468
.version_id = 1,
469
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = {
470
VMSTATE_UINT32(env.pmsav8.mair0[M_REG_NS], ARMCPU),
471
VMSTATE_UINT32(env.pmsav8.mair1[M_REG_NS], ARMCPU),
472
VMSTATE_END_OF_LIST()
473
+ },
474
+ .subsections = (const VMStateDescription * []) {
475
+ &vmstate_pmsav8r,
476
+ NULL
71
}
477
}
478
};
72
479
73
--
480
--
74
2.20.1
481
2.25.1
75
482
76
483
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
This function assumes nothing about the current state of the cpu,
3
Add PMSAv8r translation.
4
and writes the computed value to env->hflags.
4
5
5
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20221206102504.165775-7-tobias.roehmel@rwth-aachen.de
8
Message-id: 20191018174431.1784-13-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
9
---
11
target/arm/cpu.h | 6 ++++++
10
target/arm/ptw.c | 126 ++++++++++++++++++++++++++++++++++++++---------
12
target/arm/helper.c | 30 ++++++++++++++++++++++--------
11
1 file changed, 104 insertions(+), 22 deletions(-)
13
2 files changed, 28 insertions(+), 8 deletions(-)
12
14
13
diff --git a/target/arm/ptw.c b/target/arm/ptw.c
15
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
16
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/cpu.h
15
--- a/target/arm/ptw.c
18
+++ b/target/arm/cpu.h
16
+++ b/target/arm/ptw.c
19
@@ -XXX,XX +XXX,XX @@ void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
17
@@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx,
20
void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, void
18
21
*opaque);
19
if (arm_feature(env, ARM_FEATURE_M)) {
22
20
return env->v7m.mpu_ctrl[is_secure] & R_V7M_MPU_CTRL_PRIVDEFENA_MASK;
23
+/**
21
- } else {
24
+ * arm_rebuild_hflags:
22
- return regime_sctlr(env, mmu_idx) & SCTLR_BR;
25
+ * Rebuild the cached TBFLAGS for arbitrary changed processor state.
23
}
26
+ */
24
+
27
+void arm_rebuild_hflags(CPUARMState *env);
25
+ if (mmu_idx == ARMMMUIdx_Stage2) {
28
+
26
+ return false;
29
/**
27
+ }
30
* aa32_vfp_dreg:
28
+
31
* Return a pointer to the Dn register within env in 32-bit mode.
29
+ return regime_sctlr(env, mmu_idx) & SCTLR_BR;
32
diff --git a/target/arm/helper.c b/target/arm/helper.c
33
index XXXXXXX..XXXXXXX 100644
34
--- a/target/arm/helper.c
35
+++ b/target/arm/helper.c
36
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
37
return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
38
}
30
}
39
31
40
+static uint32_t rebuild_hflags_internal(CPUARMState *env)
32
static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address,
33
@@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address,
34
return !(result->f.prot & (1 << access_type));
35
}
36
37
+static uint32_t *regime_rbar(CPUARMState *env, ARMMMUIdx mmu_idx,
38
+ uint32_t secure)
41
+{
39
+{
42
+ int el = arm_current_el(env);
40
+ if (regime_el(env, mmu_idx) == 2) {
43
+ int fp_el = fp_exception_el(env, el);
41
+ return env->pmsav8.hprbar;
44
+ ARMMMUIdx mmu_idx = arm_mmu_idx(env);
42
+ } else {
45
+
43
+ return env->pmsav8.rbar[secure];
46
+ if (is_a64(env)) {
47
+ return rebuild_hflags_a64(env, el, fp_el, mmu_idx);
48
+ } else if (arm_feature(env, ARM_FEATURE_M)) {
49
+ return rebuild_hflags_m32(env, fp_el, mmu_idx);
50
+ } else {
51
+ return rebuild_hflags_a32(env, fp_el, mmu_idx);
52
+ }
44
+ }
53
+}
45
+}
54
+
46
+
55
+void arm_rebuild_hflags(CPUARMState *env)
47
+static uint32_t *regime_rlar(CPUARMState *env, ARMMMUIdx mmu_idx,
48
+ uint32_t secure)
56
+{
49
+{
57
+ env->hflags = rebuild_hflags_internal(env);
50
+ if (regime_el(env, mmu_idx) == 2) {
51
+ return env->pmsav8.hprlar;
52
+ } else {
53
+ return env->pmsav8.rlar[secure];
54
+ }
58
+}
55
+}
59
+
56
+
60
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
57
bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
61
target_ulong *cs_base, uint32_t *pflags)
58
MMUAccessType access_type, ARMMMUIdx mmu_idx,
62
{
59
bool secure, GetPhysAddrResult *result,
63
- ARMMMUIdx mmu_idx = arm_mmu_idx(env);
60
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
64
- int current_el = arm_current_el(env);
61
bool hit = false;
65
- int fp_el = fp_exception_el(env, current_el);
62
uint32_t addr_page_base = address & TARGET_PAGE_MASK;
66
uint32_t flags, pstate_for_ss;
63
uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1);
67
64
+ int region_counter;
68
+ flags = rebuild_hflags_internal(env);
65
+
69
+
66
+ if (regime_el(env, mmu_idx) == 2) {
70
if (is_a64(env)) {
67
+ region_counter = cpu->pmsav8r_hdregion;
71
*pc = env->pc;
68
+ } else {
72
- flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx);
69
+ region_counter = cpu->pmsav7_dregion;
73
if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
70
+ }
74
flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype);
71
75
}
72
result->f.lg_page_size = TARGET_PAGE_BITS;
76
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
73
result->f.phys_addr = address;
77
*pc = env->regs[15];
74
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
78
75
*mregion = -1;
79
if (arm_feature(env, ARM_FEATURE_M)) {
76
}
80
- flags = rebuild_hflags_m32(env, fp_el, mmu_idx);
77
81
-
78
+ if (mmu_idx == ARMMMUIdx_Stage2) {
82
if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
79
+ fi->stage2 = true;
83
FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S)
80
+ }
84
!= env->v7m.secure) {
81
+
85
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
82
/*
86
flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
83
* Unlike the ARM ARM pseudocode, we don't need to check whether this
84
* was an exception vector read from the vector table (which is always
85
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
86
hit = true;
87
}
88
89
- for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) {
90
+ uint32_t bitmask;
91
+ if (arm_feature(env, ARM_FEATURE_M)) {
92
+ bitmask = 0x1f;
93
+ } else {
94
+ bitmask = 0x3f;
95
+ fi->level = 0;
96
+ }
97
+
98
+ for (n = region_counter - 1; n >= 0; n--) {
99
/* region search */
100
/*
101
- * Note that the base address is bits [31:5] from the register
102
- * with bits [4:0] all zeroes, but the limit address is bits
103
- * [31:5] from the register with bits [4:0] all ones.
104
+ * Note that the base address is bits [31:x] from the register
105
+ * with bits [x-1:0] all zeroes, but the limit address is bits
106
+ * [31:x] from the register with bits [x:0] all ones. Where x is
107
+ * 5 for Cortex-M and 6 for Cortex-R
108
*/
109
- uint32_t base = env->pmsav8.rbar[secure][n] & ~0x1f;
110
- uint32_t limit = env->pmsav8.rlar[secure][n] | 0x1f;
111
+ uint32_t base = regime_rbar(env, mmu_idx, secure)[n] & ~bitmask;
112
+ uint32_t limit = regime_rlar(env, mmu_idx, secure)[n] | bitmask;
113
114
- if (!(env->pmsav8.rlar[secure][n] & 0x1)) {
115
+ if (!(regime_rlar(env, mmu_idx, secure)[n] & 0x1)) {
116
/* Region disabled */
117
continue;
87
}
118
}
88
} else {
119
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
89
- flags = rebuild_hflags_a32(env, fp_el, mmu_idx);
120
* PMSAv7 where highest-numbered-region wins)
90
-
121
*/
91
/*
122
fi->type = ARMFault_Permission;
92
* Note that XSCALE_CPAR shares bits with VECSTRIDE.
123
- fi->level = 1;
93
* Note that VECLEN+VECSTRIDE are RES0 for M-profile.
124
+ if (arm_feature(env, ARM_FEATURE_M)) {
125
+ fi->level = 1;
126
+ }
127
return true;
128
}
129
130
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
131
}
132
133
if (!hit) {
134
- /* background fault */
135
- fi->type = ARMFault_Background;
136
+ if (arm_feature(env, ARM_FEATURE_M)) {
137
+ fi->type = ARMFault_Background;
138
+ } else {
139
+ fi->type = ARMFault_Permission;
140
+ }
141
return true;
142
}
143
144
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
145
/* hit using the background region */
146
get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->f.prot);
147
} else {
148
- uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2);
149
- uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1);
150
+ uint32_t matched_rbar = regime_rbar(env, mmu_idx, secure)[matchregion];
151
+ uint32_t matched_rlar = regime_rlar(env, mmu_idx, secure)[matchregion];
152
+ uint32_t ap = extract32(matched_rbar, 1, 2);
153
+ uint32_t xn = extract32(matched_rbar, 0, 1);
154
bool pxn = false;
155
156
if (arm_feature(env, ARM_FEATURE_V8_1M)) {
157
- pxn = extract32(env->pmsav8.rlar[secure][matchregion], 4, 1);
158
+ pxn = extract32(matched_rlar, 4, 1);
159
}
160
161
if (m_is_system_region(env, address)) {
162
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
163
xn = 1;
164
}
165
166
- result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap);
167
+ if (regime_el(env, mmu_idx) == 2) {
168
+ result->f.prot = simple_ap_to_rw_prot_is_user(ap,
169
+ mmu_idx != ARMMMUIdx_E2);
170
+ } else {
171
+ result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap);
172
+ }
173
+
174
+ if (!arm_feature(env, ARM_FEATURE_M)) {
175
+ uint8_t attrindx = extract32(matched_rlar, 1, 3);
176
+ uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)];
177
+ uint8_t sh = extract32(matched_rlar, 3, 2);
178
+
179
+ if (regime_sctlr(env, mmu_idx) & SCTLR_WXN &&
180
+ result->f.prot & PAGE_WRITE && mmu_idx != ARMMMUIdx_Stage2) {
181
+ xn = 0x1;
182
+ }
183
+
184
+ if ((regime_el(env, mmu_idx) == 1) &&
185
+ regime_sctlr(env, mmu_idx) & SCTLR_UWXN && ap == 0x1) {
186
+ pxn = 0x1;
187
+ }
188
+
189
+ result->cacheattrs.is_s2_format = false;
190
+ result->cacheattrs.attrs = extract64(mair, attrindx * 8, 8);
191
+ result->cacheattrs.shareability = sh;
192
+ }
193
+
194
if (result->f.prot && !xn && !(pxn && !is_user)) {
195
result->f.prot |= PAGE_EXEC;
196
}
197
- /*
198
- * We don't need to look the attribute up in the MAIR0/MAIR1
199
- * registers because that only tells us about cacheability.
200
- */
201
+
202
if (mregion) {
203
*mregion = matchregion;
204
}
205
}
206
207
fi->type = ARMFault_Permission;
208
- fi->level = 1;
209
+ if (arm_feature(env, ARM_FEATURE_M)) {
210
+ fi->level = 1;
211
+ }
212
return !(result->f.prot & (1 << access_type));
213
}
214
215
@@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw,
216
cacheattrs1 = result->cacheattrs;
217
memset(result, 0, sizeof(*result));
218
219
- ret = get_phys_addr_lpae(env, ptw, ipa, access_type, is_el0, result, fi);
220
+ if (arm_feature(env, ARM_FEATURE_PMSA)) {
221
+ ret = get_phys_addr_pmsav8(env, ipa, access_type,
222
+ ptw->in_mmu_idx, is_secure, result, fi);
223
+ } else {
224
+ ret = get_phys_addr_lpae(env, ptw, ipa, access_type,
225
+ is_el0, result, fi);
226
+ }
227
fi->s2addr = ipa;
228
229
/* Combine the S1 and S2 perms. */
94
--
230
--
95
2.20.1
231
2.25.1
96
232
97
233
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
Currently a trivial wrapper for rebuild_hflags_common_32.
3
All constants are taken from the ARM Cortex-R52 Processor TRM Revision: r1p3
4
4
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Message-id: 20191018174431.1784-8-richard.henderson@linaro.org
7
Message-id: 20221206102504.165775-8-tobias.roehmel@rwth-aachen.de
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
9
---
10
target/arm/helper.c | 8 +++++++-
10
target/arm/cpu_tcg.c | 42 ++++++++++++++++++++++++++++++++++++++++++
11
1 file changed, 7 insertions(+), 1 deletion(-)
11
1 file changed, 42 insertions(+)
12
12
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
13
diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c
14
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/helper.c
15
--- a/target/arm/cpu_tcg.c
16
+++ b/target/arm/helper.c
16
+++ b/target/arm/cpu_tcg.c
17
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el,
17
@@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj)
18
return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
18
define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
19
}
19
}
20
20
21
+static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el,
21
+static void cortex_r52_initfn(Object *obj)
22
+ ARMMMUIdx mmu_idx)
23
+{
22
+{
24
+ return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
23
+ ARMCPU *cpu = ARM_CPU(obj);
24
+
25
+ set_feature(&cpu->env, ARM_FEATURE_V8);
26
+ set_feature(&cpu->env, ARM_FEATURE_EL2);
27
+ set_feature(&cpu->env, ARM_FEATURE_PMSA);
28
+ set_feature(&cpu->env, ARM_FEATURE_NEON);
29
+ set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
30
+ cpu->midr = 0x411fd133; /* r1p3 */
31
+ cpu->revidr = 0x00000000;
32
+ cpu->reset_fpsid = 0x41034023;
33
+ cpu->isar.mvfr0 = 0x10110222;
34
+ cpu->isar.mvfr1 = 0x12111111;
35
+ cpu->isar.mvfr2 = 0x00000043;
36
+ cpu->ctr = 0x8144c004;
37
+ cpu->reset_sctlr = 0x30c50838;
38
+ cpu->isar.id_pfr0 = 0x00000131;
39
+ cpu->isar.id_pfr1 = 0x10111001;
40
+ cpu->isar.id_dfr0 = 0x03010006;
41
+ cpu->id_afr0 = 0x00000000;
42
+ cpu->isar.id_mmfr0 = 0x00211040;
43
+ cpu->isar.id_mmfr1 = 0x40000000;
44
+ cpu->isar.id_mmfr2 = 0x01200000;
45
+ cpu->isar.id_mmfr3 = 0xf0102211;
46
+ cpu->isar.id_mmfr4 = 0x00000010;
47
+ cpu->isar.id_isar0 = 0x02101110;
48
+ cpu->isar.id_isar1 = 0x13112111;
49
+ cpu->isar.id_isar2 = 0x21232142;
50
+ cpu->isar.id_isar3 = 0x01112131;
51
+ cpu->isar.id_isar4 = 0x00010142;
52
+ cpu->isar.id_isar5 = 0x00010001;
53
+ cpu->isar.dbgdidr = 0x77168000;
54
+ cpu->clidr = (1 << 27) | (1 << 24) | 0x3;
55
+ cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */
56
+ cpu->ccsidr[1] = 0x201fe00a; /* 32KB L1 icache */
57
+
58
+ cpu->pmsav7_dregion = 16;
59
+ cpu->pmsav8r_hdregion = 16;
25
+}
60
+}
26
+
61
+
27
static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
62
static void cortex_r5f_initfn(Object *obj)
28
ARMMMUIdx mmu_idx)
29
{
63
{
30
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
64
ARMCPU *cpu = ARM_CPU(obj);
31
flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
65
@@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = {
32
}
66
.class_init = arm_v7m_class_init },
33
} else {
67
{ .name = "cortex-r5", .initfn = cortex_r5_initfn },
34
- flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
68
{ .name = "cortex-r5f", .initfn = cortex_r5f_initfn },
35
+ flags = rebuild_hflags_a32(env, fp_el, mmu_idx);
69
+ { .name = "cortex-r52", .initfn = cortex_r52_initfn },
36
}
70
{ .name = "ti925t", .initfn = ti925t_initfn },
37
71
{ .name = "sa1100", .initfn = sa1100_initfn },
38
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
72
{ .name = "sa1110", .initfn = sa1110_initfn },
39
--
73
--
40
2.20.1
74
2.25.1
41
75
42
76
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Alex Bennée <alex.bennee@linaro.org>
2
2
3
The 32-bit product should be sign-extended, not zero-extended.
3
The check semihosting_enabled() wants to know if the guest is
4
currently in user mode. Unlike the other cases the test was inverted
5
causing us to block semihosting calls in non-EL0 modes.
4
6
5
Fixes: ea96b374641b
7
Cc: qemu-stable@nongnu.org
6
Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com>
8
Fixes: 19b26317e9 (target/arm: Honour -semihosting-config userspace=on)
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com>
10
Message-id: 20190912183058.17947-1-richard.henderson@linaro.org
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
12
---
13
target/arm/translate.c | 4 +++-
13
target/arm/translate.c | 2 +-
14
1 file changed, 3 insertions(+), 1 deletion(-)
14
1 file changed, 1 insertion(+), 1 deletion(-)
15
15
16
diff --git a/target/arm/translate.c b/target/arm/translate.c
16
diff --git a/target/arm/translate.c b/target/arm/translate.c
17
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/translate.c
18
--- a/target/arm/translate.c
19
+++ b/target/arm/translate.c
19
+++ b/target/arm/translate.c
20
@@ -XXX,XX +XXX,XX @@ static bool op_smlaxxx(DisasContext *s, arg_rrrr *a,
20
@@ -XXX,XX +XXX,XX @@ static inline void gen_hlt(DisasContext *s, int imm)
21
case 2:
21
* semihosting, to provide some semblance of security
22
tl = load_reg(s, a->ra);
22
* (and for consistency with our 32-bit semihosting).
23
th = load_reg(s, a->rd);
23
*/
24
- t1 = tcg_const_i32(0);
24
- if (semihosting_enabled(s->current_el != 0) &&
25
+ /* Sign-extend the 32-bit product to 64 bits. */
25
+ if (semihosting_enabled(s->current_el == 0) &&
26
+ t1 = tcg_temp_new_i32();
26
(imm == (s->thumb ? 0x3c : 0xf000))) {
27
+ tcg_gen_sari_i32(t1, t0, 31);
27
gen_exception_internal_insn(s, EXCP_SEMIHOST);
28
tcg_gen_add2_i32(tl, th, tl, th, t0, t1);
28
return;
29
tcg_temp_free_i32(t0);
30
tcg_temp_free_i32(t1);
31
--
29
--
32
2.20.1
30
2.25.1
33
31
34
32
diff view generated by jsdifflib
1
In commit b01422622b we did an automated rename of the ptimer_init()
1
From: Axel Heider <axel.heider@hensoldt.net>
2
function to ptimer_init_with_bh(). Unfortunately this caught the
3
unrelated arm_mptimer_init() function. Undo that accidental
4
renaming.
5
2
6
Fixes: b01422622b7c7293196fdaf1dbb4f495af44ecf9
3
Fix typos, add background information
4
5
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
10
Message-id: 20191017133331.5901-1-peter.maydell@linaro.org
11
---
8
---
12
hw/timer/arm_mptimer.c | 4 ++--
9
hw/timer/imx_epit.c | 20 ++++++++++++++++----
13
1 file changed, 2 insertions(+), 2 deletions(-)
10
1 file changed, 16 insertions(+), 4 deletions(-)
14
11
15
diff --git a/hw/timer/arm_mptimer.c b/hw/timer/arm_mptimer.c
12
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
16
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/timer/arm_mptimer.c
14
--- a/hw/timer/imx_epit.c
18
+++ b/hw/timer/arm_mptimer.c
15
+++ b/hw/timer/imx_epit.c
19
@@ -XXX,XX +XXX,XX @@ static void arm_mptimer_reset(DeviceState *dev)
16
@@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s)
20
}
17
}
21
}
18
}
22
19
23
-static void arm_mptimer_init_with_bh(Object *obj)
20
+/*
24
+static void arm_mptimer_init(Object *obj)
21
+ * This is called both on hardware (device) reset and software reset.
22
+ */
23
static void imx_epit_reset(DeviceState *dev)
25
{
24
{
26
ARMMPTimerState *s = ARM_MPTIMER(obj);
25
IMXEPITState *s = IMX_EPIT(dev);
27
26
28
@@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_mptimer_info = {
27
- /*
29
.name = TYPE_ARM_MPTIMER,
28
- * Soft reset doesn't touch some bits; hard reset clears them
30
.parent = TYPE_SYS_BUS_DEVICE,
29
- */
31
.instance_size = sizeof(ARMMPTimerState),
30
+ /* Soft reset doesn't touch some bits; hard reset clears them */
32
- .instance_init = arm_mptimer_init_with_bh,
31
s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN);
33
+ .instance_init = arm_mptimer_init,
32
s->sr = 0;
34
.class_init = arm_mptimer_class_init,
33
s->lr = EPIT_TIMER_MAX;
35
};
34
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
35
ptimer_transaction_begin(s->timer_cmp);
36
ptimer_transaction_begin(s->timer_reload);
37
38
+ /* Update the frequency. Has been done already in case of a reset. */
39
if (!(s->cr & CR_SWR)) {
40
imx_epit_set_freq(s);
41
}
42
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
43
break;
44
45
case 1: /* SR - ACK*/
46
- /* writing 1 to OCIF clear the OCIF bit */
47
+ /* writing 1 to OCIF clears the OCIF bit */
48
if (value & 0x01) {
49
s->sr = 0;
50
imx_epit_update_int(s);
51
@@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp)
52
0x00001000);
53
sysbus_init_mmio(sbd, &s->iomem);
54
55
+ /*
56
+ * The reload timer keeps running when the peripheral is enabled. It is a
57
+ * kind of wall clock that does not generate any interrupts. The callback
58
+ * needs to be provided, but it does nothing as the ptimer already supports
59
+ * all necessary reloading functionality.
60
+ */
61
s->timer_reload = ptimer_init(imx_epit_reload, s, PTIMER_POLICY_LEGACY);
62
63
+ /*
64
+ * The compare timer is running only when the peripheral configuration is
65
+ * in a state that will generate compare interrupts.
66
+ */
67
s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY);
68
}
36
69
37
--
70
--
38
2.20.1
71
2.25.1
39
40
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Axel Heider <axel.heider@hensoldt.net>
2
2
3
IEC binary prefixes ease code review: the unit is explicit.
3
remove unused defines, add needed defines
4
4
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
8
Message-id: 20191021190653.9511-3-philmd@redhat.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
8
---
11
hw/arm/mps2-tz.c | 3 ++-
9
include/hw/timer/imx_epit.h | 4 ++--
12
hw/arm/mps2.c | 3 ++-
10
hw/timer/imx_epit.c | 4 ++--
13
2 files changed, 4 insertions(+), 2 deletions(-)
11
2 files changed, 4 insertions(+), 4 deletions(-)
14
12
15
diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c
13
diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h
16
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/arm/mps2-tz.c
15
--- a/include/hw/timer/imx_epit.h
18
+++ b/hw/arm/mps2-tz.c
16
+++ b/include/hw/timer/imx_epit.h
19
@@ -XXX,XX +XXX,XX @@
17
@@ -XXX,XX +XXX,XX @@
20
*/
18
#define CR_OCIEN (1 << 2)
21
19
#define CR_RLD (1 << 3)
22
#include "qemu/osdep.h"
20
#define CR_PRESCALE_SHIFT (4)
23
+#include "qemu/units.h"
21
-#define CR_PRESCALE_MASK (0xfff)
24
#include "qapi/error.h"
22
+#define CR_PRESCALE_BITS (12)
25
#include "qemu/error-report.h"
23
#define CR_SWR (1 << 16)
26
#include "hw/arm/boot.h"
24
#define CR_IOVW (1 << 17)
27
@@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine)
25
#define CR_DBGEN (1 << 18)
28
* call the 16MB our "system memory", as it's the largest lump.
26
@@ -XXX,XX +XXX,XX @@
29
*/
27
#define CR_DOZEN (1 << 20)
30
memory_region_allocate_system_memory(&mms->psram,
28
#define CR_STOPEN (1 << 21)
31
- NULL, "mps.ram", 0x01000000);
29
#define CR_CLKSRC_SHIFT (24)
32
+ NULL, "mps.ram", 16 * MiB);
30
-#define CR_CLKSRC_MASK (0x3 << CR_CLKSRC_SHIFT)
33
memory_region_add_subregion(system_memory, 0x80000000, &mms->psram);
31
+#define CR_CLKSRC_BITS (2)
34
32
35
/* The overflow IRQs for all UARTs are ORed together.
33
#define EPIT_TIMER_MAX 0XFFFFFFFFUL
36
diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c
34
35
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
37
index XXXXXXX..XXXXXXX 100644
36
index XXXXXXX..XXXXXXX 100644
38
--- a/hw/arm/mps2.c
37
--- a/hw/timer/imx_epit.c
39
+++ b/hw/arm/mps2.c
38
+++ b/hw/timer/imx_epit.c
40
@@ -XXX,XX +XXX,XX @@
39
@@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s)
41
*/
40
uint32_t clksrc;
42
41
uint32_t prescaler;
43
#include "qemu/osdep.h"
42
44
+#include "qemu/units.h"
43
- clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, 2);
45
#include "qapi/error.h"
44
- prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, 12);
46
#include "qemu/error-report.h"
45
+ clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS);
47
#include "hw/arm/boot.h"
46
+ prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS);
48
@@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine)
47
49
* zbt_boot_ctrl is always zero).
48
s->freq = imx_ccm_get_clock_frequency(s->ccm,
50
*/
49
imx_epit_clocks[clksrc]) / prescaler;
51
memory_region_allocate_system_memory(&mms->psram,
52
- NULL, "mps.ram", 0x1000000);
53
+ NULL, "mps.ram", 16 * MiB);
54
memory_region_add_subregion(system_memory, 0x21000000, &mms->psram);
55
56
switch (mmc->fpga_type) {
57
--
50
--
58
2.20.1
51
2.25.1
59
60
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Axel Heider <axel.heider@hensoldt.net>
2
2
3
Continue setting, but not relying upon, env->hflags.
4
5
Suggested-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191018174431.1784-22-richard.henderson@linaro.org
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
3
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
5
---
11
hw/intc/armv7m_nvic.c | 22 +++++++++++++---------
6
include/hw/timer/imx_epit.h | 2 ++
12
1 file changed, 13 insertions(+), 9 deletions(-)
7
hw/timer/imx_epit.c | 12 ++++++------
8
2 files changed, 8 insertions(+), 6 deletions(-)
13
9
14
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
10
diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h
15
index XXXXXXX..XXXXXXX 100644
11
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/intc/armv7m_nvic.c
12
--- a/include/hw/timer/imx_epit.h
17
+++ b/hw/intc/armv7m_nvic.c
13
+++ b/include/hw/timer/imx_epit.h
18
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
14
@@ -XXX,XX +XXX,XX @@
19
}
15
#define CR_CLKSRC_SHIFT (24)
16
#define CR_CLKSRC_BITS (2)
17
18
+#define SR_OCIF (1 << 0)
19
+
20
#define EPIT_TIMER_MAX 0XFFFFFFFFUL
21
22
#define TYPE_IMX_EPIT "imx.epit"
23
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
24
index XXXXXXX..XXXXXXX 100644
25
--- a/hw/timer/imx_epit.c
26
+++ b/hw/timer/imx_epit.c
27
@@ -XXX,XX +XXX,XX @@ static const IMXClk imx_epit_clocks[] = {
28
*/
29
static void imx_epit_update_int(IMXEPITState *s)
30
{
31
- if (s->sr && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) {
32
+ if ((s->sr & SR_OCIF) && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) {
33
qemu_irq_raise(s->irq);
34
} else {
35
qemu_irq_lower(s->irq);
36
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
37
break;
38
39
case 1: /* SR - ACK*/
40
- /* writing 1 to OCIF clears the OCIF bit */
41
- if (value & 0x01) {
42
- s->sr = 0;
43
+ /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */
44
+ if (value & SR_OCIF) {
45
+ s->sr = 0; /* SR.OCIF is the only bit in this register anyway */
46
imx_epit_update_int(s);
20
}
47
}
21
nvic_irq_update(s);
48
break;
22
- return MEMTX_OK;
49
@@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque)
23
+ goto exit_ok;
50
IMXEPITState *s = IMX_EPIT(opaque);
24
case 0x200 ... 0x23f: /* NVIC Set pend */
51
25
/* the special logic in armv7m_nvic_set_pending()
52
DPRINTF("sr was %d\n", s->sr);
26
* is not needed since IRQs are never escalated
53
-
27
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
54
- s->sr = 1;
28
}
55
+ /* Set interrupt status bit SR.OCIF and update the interrupt state */
29
}
56
+ s->sr |= SR_OCIF;
30
nvic_irq_update(s);
57
imx_epit_update_int(s);
31
- return MEMTX_OK;
32
+ goto exit_ok;
33
case 0x300 ... 0x33f: /* NVIC Active */
34
- return MEMTX_OK; /* R/O */
35
+ goto exit_ok; /* R/O */
36
case 0x400 ... 0x5ef: /* NVIC Priority */
37
startvec = (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */
38
39
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
40
}
41
}
42
nvic_irq_update(s);
43
- return MEMTX_OK;
44
+ goto exit_ok;
45
case 0xd18 ... 0xd1b: /* System Handler Priority (SHPR1) */
46
if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) {
47
- return MEMTX_OK;
48
+ goto exit_ok;
49
}
50
/* fall through */
51
case 0xd1c ... 0xd23: /* System Handler Priority (SHPR2, SHPR3) */
52
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
53
set_prio(s, hdlidx, sbank, newprio);
54
}
55
nvic_irq_update(s);
56
- return MEMTX_OK;
57
+ goto exit_ok;
58
case 0xd28 ... 0xd2b: /* Configurable Fault Status (CFSR) */
59
if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) {
60
- return MEMTX_OK;
61
+ goto exit_ok;
62
}
63
/* All bits are W1C, so construct 32 bit value with 0s in
64
* the parts not written by the access size
65
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
66
*/
67
s->cpu->env.v7m.cfsr[M_REG_NS] &= ~(value & R_V7M_CFSR_BFSR_MASK);
68
}
69
- return MEMTX_OK;
70
+ goto exit_ok;
71
}
72
if (size == 4) {
73
nvic_writel(s, offset, value, attrs);
74
- return MEMTX_OK;
75
+ goto exit_ok;
76
}
77
qemu_log_mask(LOG_GUEST_ERROR,
78
"NVIC: Bad write of size %d at offset 0x%x\n", size, offset);
79
/* This is UNPREDICTABLE; treat as RAZ/WI */
80
+
81
+ exit_ok:
82
+ /* Ensure any changes made are reflected in the cached hflags. */
83
+ arm_rebuild_hflags(&s->cpu->env);
84
return MEMTX_OK;
85
}
58
}
86
59
87
--
60
--
88
2.20.1
61
2.25.1
89
90
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Axel Heider <axel.heider@hensoldt.net>
2
2
3
IEC binary prefixes ease code review: the unit is explicit.
3
The interrupt state can change due to:
4
- reset clears both SR.OCIF and CR.OCIE
5
- write to CR.EN or CR.OCIE
4
6
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
8
Message-id: 20191021190653.9511-2-philmd@redhat.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
10
---
11
hw/arm/xilinx_zynq.c | 3 ++-
11
hw/timer/imx_epit.c | 16 ++++++++++++----
12
1 file changed, 2 insertions(+), 1 deletion(-)
12
1 file changed, 12 insertions(+), 4 deletions(-)
13
13
14
diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c
14
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
15
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/arm/xilinx_zynq.c
16
--- a/hw/timer/imx_epit.c
17
+++ b/hw/arm/xilinx_zynq.c
17
+++ b/hw/timer/imx_epit.c
18
@@ -XXX,XX +XXX,XX @@
18
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
19
*/
19
if (s->cr & CR_SWR) {
20
20
/* handle the reset */
21
#include "qemu/osdep.h"
21
imx_epit_reset(DEVICE(s));
22
+#include "qemu/units.h"
22
- /*
23
#include "qapi/error.h"
23
- * TODO: could we 'break' here? following operations appear
24
#include "cpu.h"
24
- * to duplicate the work imx_epit_reset() already did.
25
#include "hw/sysbus.h"
25
- */
26
@@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine)
26
}
27
memory_region_add_subregion(address_space_mem, 0, ext_ram);
27
28
28
+ /*
29
/* 256K of on-chip memory */
29
+ * The interrupt state can change due to:
30
- memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10,
30
+ * - reset clears both SR.OCIF and CR.OCIE
31
+ memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 * KiB,
31
+ * - write to CR.EN or CR.OCIE
32
&error_fatal);
32
+ */
33
memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
33
+ imx_epit_update_int(s);
34
+
35
+ /*
36
+ * TODO: could we 'break' here for reset? following operations appear
37
+ * to duplicate the work imx_epit_reset() already did.
38
+ */
39
+
40
ptimer_transaction_begin(s->timer_cmp);
41
ptimer_transaction_begin(s->timer_reload);
34
42
35
--
43
--
36
2.20.1
44
2.25.1
37
38
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Axel Heider <axel.heider@hensoldt.net>
2
2
3
Create a function to compute the values of the TBFLAG_ANY bits
3
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
4
that will be cached, and are used by A-profile.
4
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
5
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191018174431.1784-9-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
6
---
11
target/arm/helper.c | 20 ++++++++++++--------
7
hw/timer/imx_epit.c | 20 ++++++++++++++------
12
1 file changed, 12 insertions(+), 8 deletions(-)
8
1 file changed, 14 insertions(+), 6 deletions(-)
13
9
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
10
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
15
index XXXXXXX..XXXXXXX 100644
11
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
12
--- a/hw/timer/imx_epit.c
17
+++ b/target/arm/helper.c
13
+++ b/hw/timer/imx_epit.c
18
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el,
14
@@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s)
19
return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
15
/*
16
* This is called both on hardware (device) reset and software reset.
17
*/
18
-static void imx_epit_reset(DeviceState *dev)
19
+static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset)
20
{
21
- IMXEPITState *s = IMX_EPIT(dev);
22
-
23
/* Soft reset doesn't touch some bits; hard reset clears them */
24
- s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN);
25
+ if (is_hard_reset) {
26
+ s->cr = 0;
27
+ } else {
28
+ s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN);
29
+ }
30
s->sr = 0;
31
s->lr = EPIT_TIMER_MAX;
32
s->cmp = 0;
33
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
34
s->cr = value & 0x03ffffff;
35
if (s->cr & CR_SWR) {
36
/* handle the reset */
37
- imx_epit_reset(DEVICE(s));
38
+ imx_epit_reset(s, false);
39
}
40
41
/*
42
@@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp)
43
s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY);
20
}
44
}
21
45
22
+static uint32_t rebuild_hflags_aprofile(CPUARMState *env)
46
+static void imx_epit_dev_reset(DeviceState *dev)
23
+{
47
+{
24
+ int flags = 0;
48
+ IMXEPITState *s = IMX_EPIT(dev);
25
+
49
+ imx_epit_reset(s, true);
26
+ flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL,
27
+ arm_debug_target_el(env));
28
+ return flags;
29
+}
50
+}
30
+
51
+
31
static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el,
52
static void imx_epit_class_init(ObjectClass *klass, void *data)
32
ARMMMUIdx mmu_idx)
33
{
53
{
34
- return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
54
DeviceClass *dc = DEVICE_CLASS(klass);
35
+ uint32_t flags = rebuild_hflags_aprofile(env);
55
36
+ return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
56
dc->realize = imx_epit_realize;
37
}
57
- dc->reset = imx_epit_reset;
38
58
+ dc->reset = imx_epit_dev_reset;
39
static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
59
dc->vmsd = &vmstate_imx_timer_epit;
40
ARMMMUIdx mmu_idx)
60
dc->desc = "i.MX periodic timer";
41
{
42
+ uint32_t flags = rebuild_hflags_aprofile(env);
43
ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx);
44
ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1);
45
- uint32_t flags = 0;
46
uint64_t sctlr;
47
int tbii, tbid;
48
49
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
50
}
51
}
52
53
- if (!arm_feature(env, ARM_FEATURE_M)) {
54
- int target_el = arm_debug_target_el(env);
55
-
56
- flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL, target_el);
57
- }
58
-
59
*pflags = flags;
60
*cs_base = 0;
61
}
61
}
62
--
62
--
63
2.20.1
63
2.25.1
64
65
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Axel Heider <axel.heider@hensoldt.net>
2
2
3
Set TBFLAG_ANY.BE_DATA in rebuild_hflags_common_32 and
3
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
4
rebuild_hflags_a64 instead of rebuild_hflags_common, where we do
4
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
5
not need to re-test is_a64() nor re-compute the various inputs.
6
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20191018174431.1784-5-richard.henderson@linaro.org
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
6
---
12
target/arm/cpu.h | 49 +++++++++++++++++++++++++++------------------
7
hw/timer/imx_epit.c | 215 ++++++++++++++++++++++++--------------------
13
target/arm/helper.c | 16 +++++++++++----
8
1 file changed, 117 insertions(+), 98 deletions(-)
14
2 files changed, 42 insertions(+), 23 deletions(-)
15
9
16
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
10
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
17
index XXXXXXX..XXXXXXX 100644
11
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/cpu.h
12
--- a/hw/timer/imx_epit.c
19
+++ b/target/arm/cpu.h
13
+++ b/hw/timer/imx_epit.c
20
@@ -XXX,XX +XXX,XX @@ static inline uint64_t arm_sctlr(CPUARMState *env, int el)
14
@@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s)
21
}
15
}
22
}
16
}
23
17
24
+static inline bool arm_cpu_data_is_big_endian_a32(CPUARMState *env,
18
+static void imx_epit_write_cr(IMXEPITState *s, uint32_t value)
25
+ bool sctlr_b)
19
+{
26
+{
20
+ uint32_t oldcr = s->cr;
27
+#ifdef CONFIG_USER_ONLY
21
+
22
+ s->cr = value & 0x03ffffff;
23
+
24
+ if (s->cr & CR_SWR) {
25
+ /* handle the reset */
26
+ imx_epit_reset(s, false);
27
+ }
28
+
28
+ /*
29
+ /*
29
+ * In system mode, BE32 is modelled in line with the
30
+ * The interrupt state can change due to:
30
+ * architecture (as word-invariant big-endianness), where loads
31
+ * - reset clears both SR.OCIF and CR.OCIE
31
+ * and stores are done little endian but from addresses which
32
+ * - write to CR.EN or CR.OCIE
32
+ * are adjusted by XORing with the appropriate constant. So the
33
+ * endianness to use for the raw data access is not affected by
34
+ * SCTLR.B.
35
+ * In user mode, however, we model BE32 as byte-invariant
36
+ * big-endianness (because user-only code cannot tell the
37
+ * difference), and so we need to use a data access endianness
38
+ * that depends on SCTLR.B.
39
+ */
33
+ */
40
+ if (sctlr_b) {
34
+ imx_epit_update_int(s);
41
+ return true;
35
+
42
+ }
36
+ /*
43
+#endif
37
+ * TODO: could we 'break' here for reset? following operations appear
44
+ /* In 32bit endianness is determined by looking at CPSR's E bit */
38
+ * to duplicate the work imx_epit_reset() already did.
45
+ return env->uncached_cpsr & CPSR_E;
39
+ */
46
+}
40
+
47
+
41
+ ptimer_transaction_begin(s->timer_cmp);
48
+static inline bool arm_cpu_data_is_big_endian_a64(int el, uint64_t sctlr)
42
+ ptimer_transaction_begin(s->timer_reload);
49
+{
43
+
50
+ return sctlr & (el ? SCTLR_EE : SCTLR_E0E);
44
+ /* Update the frequency. Has been done already in case of a reset. */
51
+}
45
+ if (!(s->cr & CR_SWR)) {
52
46
+ imx_epit_set_freq(s);
53
/* Return true if the processor is in big-endian mode. */
47
+ }
54
static inline bool arm_cpu_data_is_big_endian(CPUARMState *env)
48
+
49
+ if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) {
50
+ if (s->cr & CR_ENMOD) {
51
+ if (s->cr & CR_RLD) {
52
+ ptimer_set_limit(s->timer_reload, s->lr, 1);
53
+ ptimer_set_limit(s->timer_cmp, s->lr, 1);
54
+ } else {
55
+ ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1);
56
+ ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1);
57
+ }
58
+ }
59
+
60
+ imx_epit_reload_compare_timer(s);
61
+ ptimer_run(s->timer_reload, 0);
62
+ if (s->cr & CR_OCIEN) {
63
+ ptimer_run(s->timer_cmp, 0);
64
+ } else {
65
+ ptimer_stop(s->timer_cmp);
66
+ }
67
+ } else if (!(s->cr & CR_EN)) {
68
+ /* stop both timers */
69
+ ptimer_stop(s->timer_reload);
70
+ ptimer_stop(s->timer_cmp);
71
+ } else if (s->cr & CR_OCIEN) {
72
+ if (!(oldcr & CR_OCIEN)) {
73
+ imx_epit_reload_compare_timer(s);
74
+ ptimer_run(s->timer_cmp, 0);
75
+ }
76
+ } else {
77
+ ptimer_stop(s->timer_cmp);
78
+ }
79
+
80
+ ptimer_transaction_commit(s->timer_cmp);
81
+ ptimer_transaction_commit(s->timer_reload);
82
+}
83
+
84
+static void imx_epit_write_sr(IMXEPITState *s, uint32_t value)
85
+{
86
+ /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */
87
+ if (value & SR_OCIF) {
88
+ s->sr = 0; /* SR.OCIF is the only bit in this register anyway */
89
+ imx_epit_update_int(s);
90
+ }
91
+}
92
+
93
+static void imx_epit_write_lr(IMXEPITState *s, uint32_t value)
94
+{
95
+ s->lr = value;
96
+
97
+ ptimer_transaction_begin(s->timer_cmp);
98
+ ptimer_transaction_begin(s->timer_reload);
99
+ if (s->cr & CR_RLD) {
100
+ /* Also set the limit if the LRD bit is set */
101
+ /* If IOVW bit is set then set the timer value */
102
+ ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW);
103
+ ptimer_set_limit(s->timer_cmp, s->lr, 0);
104
+ } else if (s->cr & CR_IOVW) {
105
+ /* If IOVW bit is set then set the timer value */
106
+ ptimer_set_count(s->timer_reload, s->lr);
107
+ }
108
+ /*
109
+ * Commit the change to s->timer_reload, so it can propagate. Otherwise
110
+ * the timer interrupt may not fire properly. The commit must happen
111
+ * before calling imx_epit_reload_compare_timer(), which reads
112
+ * s->timer_reload internally again.
113
+ */
114
+ ptimer_transaction_commit(s->timer_reload);
115
+ imx_epit_reload_compare_timer(s);
116
+ ptimer_transaction_commit(s->timer_cmp);
117
+}
118
+
119
+static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value)
120
+{
121
+ s->cmp = value;
122
+
123
+ ptimer_transaction_begin(s->timer_cmp);
124
+ imx_epit_reload_compare_timer(s);
125
+ ptimer_transaction_commit(s->timer_cmp);
126
+}
127
+
128
static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
129
unsigned size)
55
{
130
{
56
- /* In 32bit endianness is determined by looking at CPSR's E bit */
131
IMXEPITState *s = IMX_EPIT(opaque);
57
if (!is_a64(env)) {
132
- uint64_t oldcr;
58
- return
133
59
-#ifdef CONFIG_USER_ONLY
134
DPRINTF("(%s, value = 0x%08x)\n", imx_epit_reg_name(offset >> 2),
60
- /* In system mode, BE32 is modelled in line with the
135
(uint32_t)value);
61
- * architecture (as word-invariant big-endianness), where loads
136
62
- * and stores are done little endian but from addresses which
137
switch (offset >> 2) {
63
- * are adjusted by XORing with the appropriate constant. So the
138
case 0: /* CR */
64
- * endianness to use for the raw data access is not affected by
139
-
65
- * SCTLR.B.
140
- oldcr = s->cr;
66
- * In user mode, however, we model BE32 as byte-invariant
141
- s->cr = value & 0x03ffffff;
67
- * big-endianness (because user-only code cannot tell the
142
- if (s->cr & CR_SWR) {
68
- * difference), and so we need to use a data access endianness
143
- /* handle the reset */
69
- * that depends on SCTLR.B.
144
- imx_epit_reset(s, false);
70
- */
145
- }
71
- arm_sctlr_b(env) ||
146
-
72
-#endif
147
- /*
73
- ((env->uncached_cpsr & CPSR_E) ? 1 : 0);
148
- * The interrupt state can change due to:
74
+ return arm_cpu_data_is_big_endian_a32(env, arm_sctlr_b(env));
149
- * - reset clears both SR.OCIF and CR.OCIE
75
} else {
150
- * - write to CR.EN or CR.OCIE
76
int cur_el = arm_current_el(env);
151
- */
77
uint64_t sctlr = arm_sctlr(env, cur_el);
152
- imx_epit_update_int(s);
78
-
153
-
79
- return (sctlr & (cur_el ? SCTLR_EE : SCTLR_E0E)) != 0;
154
- /*
80
+ return arm_cpu_data_is_big_endian_a64(cur_el, sctlr);
155
- * TODO: could we 'break' here for reset? following operations appear
156
- * to duplicate the work imx_epit_reset() already did.
157
- */
158
-
159
- ptimer_transaction_begin(s->timer_cmp);
160
- ptimer_transaction_begin(s->timer_reload);
161
-
162
- /* Update the frequency. Has been done already in case of a reset. */
163
- if (!(s->cr & CR_SWR)) {
164
- imx_epit_set_freq(s);
165
- }
166
-
167
- if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) {
168
- if (s->cr & CR_ENMOD) {
169
- if (s->cr & CR_RLD) {
170
- ptimer_set_limit(s->timer_reload, s->lr, 1);
171
- ptimer_set_limit(s->timer_cmp, s->lr, 1);
172
- } else {
173
- ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1);
174
- ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1);
175
- }
176
- }
177
-
178
- imx_epit_reload_compare_timer(s);
179
- ptimer_run(s->timer_reload, 0);
180
- if (s->cr & CR_OCIEN) {
181
- ptimer_run(s->timer_cmp, 0);
182
- } else {
183
- ptimer_stop(s->timer_cmp);
184
- }
185
- } else if (!(s->cr & CR_EN)) {
186
- /* stop both timers */
187
- ptimer_stop(s->timer_reload);
188
- ptimer_stop(s->timer_cmp);
189
- } else if (s->cr & CR_OCIEN) {
190
- if (!(oldcr & CR_OCIEN)) {
191
- imx_epit_reload_compare_timer(s);
192
- ptimer_run(s->timer_cmp, 0);
193
- }
194
- } else {
195
- ptimer_stop(s->timer_cmp);
196
- }
197
-
198
- ptimer_transaction_commit(s->timer_cmp);
199
- ptimer_transaction_commit(s->timer_reload);
200
+ imx_epit_write_cr(s, (uint32_t)value);
201
break;
202
203
- case 1: /* SR - ACK*/
204
- /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */
205
- if (value & SR_OCIF) {
206
- s->sr = 0; /* SR.OCIF is the only bit in this register anyway */
207
- imx_epit_update_int(s);
208
- }
209
+ case 1: /* SR */
210
+ imx_epit_write_sr(s, (uint32_t)value);
211
break;
212
213
- case 2: /* LR - set ticks */
214
- s->lr = value;
215
-
216
- ptimer_transaction_begin(s->timer_cmp);
217
- ptimer_transaction_begin(s->timer_reload);
218
- if (s->cr & CR_RLD) {
219
- /* Also set the limit if the LRD bit is set */
220
- /* If IOVW bit is set then set the timer value */
221
- ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW);
222
- ptimer_set_limit(s->timer_cmp, s->lr, 0);
223
- } else if (s->cr & CR_IOVW) {
224
- /* If IOVW bit is set then set the timer value */
225
- ptimer_set_count(s->timer_reload, s->lr);
226
- }
227
- /*
228
- * Commit the change to s->timer_reload, so it can propagate. Otherwise
229
- * the timer interrupt may not fire properly. The commit must happen
230
- * before calling imx_epit_reload_compare_timer(), which reads
231
- * s->timer_reload internally again.
232
- */
233
- ptimer_transaction_commit(s->timer_reload);
234
- imx_epit_reload_compare_timer(s);
235
- ptimer_transaction_commit(s->timer_cmp);
236
+ case 2: /* LR */
237
+ imx_epit_write_lr(s, (uint32_t)value);
238
break;
239
240
case 3: /* CMP */
241
- s->cmp = value;
242
-
243
- ptimer_transaction_begin(s->timer_cmp);
244
- imx_epit_reload_compare_timer(s);
245
- ptimer_transaction_commit(s->timer_cmp);
246
-
247
+ imx_epit_write_cmp(s, (uint32_t)value);
248
break;
249
250
default:
251
qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
252
HWADDR_PRIx "\n", TYPE_IMX_EPIT, __func__, offset);
253
-
254
break;
81
}
255
}
82
}
256
}
83
257
+
84
diff --git a/target/arm/helper.c b/target/arm/helper.c
258
static void imx_epit_cmp(void *opaque)
85
index XXXXXXX..XXXXXXX 100644
86
--- a/target/arm/helper.c
87
+++ b/target/arm/helper.c
88
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
89
flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX,
90
arm_to_core_mmu_idx(mmu_idx));
91
92
- if (arm_cpu_data_is_big_endian(env)) {
93
- flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
94
- }
95
if (arm_singlestep_active(env)) {
96
flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1);
97
}
98
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
99
static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el,
100
ARMMMUIdx mmu_idx, uint32_t flags)
101
{
259
{
102
- flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env));
260
IMXEPITState *s = IMX_EPIT(opaque);
103
+ bool sctlr_b = arm_sctlr_b(env);
104
+
105
+ if (sctlr_b) {
106
+ flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, 1);
107
+ }
108
+ if (arm_cpu_data_is_big_endian_a32(env, sctlr_b)) {
109
+ flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
110
+ }
111
flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env));
112
113
return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
114
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
115
116
sctlr = arm_sctlr(env, el);
117
118
+ if (arm_cpu_data_is_big_endian_a64(el, sctlr)) {
119
+ flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
120
+ }
121
+
122
if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) {
123
/*
124
* In order to save space in flags, we record only whether
125
--
261
--
126
2.20.1
262
2.25.1
127
128
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Axel Heider <axel.heider@hensoldt.net>
2
2
3
This file keeps the various QDev blocks separated by comments.
3
The CNT register is a read-only register. There is no need to
4
store it's value, it can be calculated on demand.
5
The calculated frequency is needed temporarily only.
4
6
5
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Note that this is a migration compatibility break for all boards
6
Reviewed-by: Cleber Rosa <crosa@redhat.com>
8
types that use the EPIT peripheral.
7
Message-id: 20191005154748.21718-3-f4bug@amsat.org
9
10
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
13
---
10
hw/sd/sdhci.c | 3 ++-
14
include/hw/timer/imx_epit.h | 2 -
11
1 file changed, 2 insertions(+), 1 deletion(-)
15
hw/timer/imx_epit.c | 73 ++++++++++++++-----------------------
16
2 files changed, 28 insertions(+), 47 deletions(-)
12
17
13
diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c
18
diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h
14
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/sd/sdhci.c
20
--- a/include/hw/timer/imx_epit.h
16
+++ b/hw/sd/sdhci.c
21
+++ b/include/hw/timer/imx_epit.h
17
@@ -XXX,XX +XXX,XX @@ static const TypeInfo sdhci_bus_info = {
22
@@ -XXX,XX +XXX,XX @@ struct IMXEPITState {
18
.class_init = sdhci_bus_class_init,
23
uint32_t sr;
24
uint32_t lr;
25
uint32_t cmp;
26
- uint32_t cnt;
27
28
- uint32_t freq;
29
qemu_irq irq;
19
};
30
};
20
31
21
+/* --- qdev i.MX eSDHC --- */
32
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
22
+
33
index XXXXXXX..XXXXXXX 100644
23
static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
34
--- a/hw/timer/imx_epit.c
24
{
35
+++ b/hw/timer/imx_epit.c
25
SDHCIState *s = SYSBUS_SDHCI(opaque);
36
@@ -XXX,XX +XXX,XX @@ static void imx_epit_update_int(IMXEPITState *s)
26
@@ -XXX,XX +XXX,XX @@ usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
27
}
37
}
28
}
38
}
29
39
40
-/*
41
- * Must be called from within a ptimer_transaction_begin/commit block
42
- * for both s->timer_cmp and s->timer_reload.
43
- */
44
-static void imx_epit_set_freq(IMXEPITState *s)
45
+static uint32_t imx_epit_get_freq(IMXEPITState *s)
46
{
47
- uint32_t clksrc;
48
- uint32_t prescaler;
30
-
49
-
31
static const MemoryRegionOps usdhc_mmio_ops = {
50
- clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS);
32
.read = usdhc_read,
51
- prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS);
33
.write = usdhc_write,
52
-
53
- s->freq = imx_ccm_get_clock_frequency(s->ccm,
54
- imx_epit_clocks[clksrc]) / prescaler;
55
-
56
- DPRINTF("Setting ptimer frequency to %u\n", s->freq);
57
-
58
- if (s->freq) {
59
- ptimer_set_freq(s->timer_reload, s->freq);
60
- ptimer_set_freq(s->timer_cmp, s->freq);
61
- }
62
+ uint32_t clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS);
63
+ uint32_t prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS);
64
+ uint32_t f_in = imx_ccm_get_clock_frequency(s->ccm, imx_epit_clocks[clksrc]);
65
+ uint32_t freq = f_in / prescaler;
66
+ DPRINTF("ptimer frequency is %u\n", freq);
67
+ return freq;
68
}
69
70
/*
71
@@ -XXX,XX +XXX,XX @@ static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset)
72
s->sr = 0;
73
s->lr = EPIT_TIMER_MAX;
74
s->cmp = 0;
75
- s->cnt = 0;
76
ptimer_transaction_begin(s->timer_cmp);
77
ptimer_transaction_begin(s->timer_reload);
78
- /* stop both timers */
79
+
80
+ /*
81
+ * The reset switches off the input clock, so even if the CR.EN is still
82
+ * set, the timers are no longer running.
83
+ */
84
+ assert(imx_epit_get_freq(s) == 0);
85
ptimer_stop(s->timer_cmp);
86
ptimer_stop(s->timer_reload);
87
- /* compute new frequency */
88
- imx_epit_set_freq(s);
89
/* init both timers to EPIT_TIMER_MAX */
90
ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1);
91
ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1);
92
- if (s->freq && (s->cr & CR_EN)) {
93
- /* if the timer is still enabled, restart it */
94
- ptimer_run(s->timer_reload, 0);
95
- }
96
ptimer_transaction_commit(s->timer_cmp);
97
ptimer_transaction_commit(s->timer_reload);
98
}
99
100
-static uint32_t imx_epit_update_count(IMXEPITState *s)
101
-{
102
- s->cnt = ptimer_get_count(s->timer_reload);
103
-
104
- return s->cnt;
105
-}
106
-
107
static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size)
108
{
109
IMXEPITState *s = IMX_EPIT(opaque);
110
@@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size)
111
break;
112
113
case 4: /* CNT */
114
- imx_epit_update_count(s);
115
- reg_value = s->cnt;
116
+ reg_value = ptimer_get_count(s->timer_reload);
117
break;
118
119
default:
120
@@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s)
121
{
122
if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) {
123
/* if the compare feature is on and timers are running */
124
- uint32_t tmp = imx_epit_update_count(s);
125
+ uint32_t tmp = ptimer_get_count(s->timer_reload);
126
uint64_t next;
127
if (tmp > s->cmp) {
128
/* It'll fire in this round of the timer */
129
@@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s)
130
131
static void imx_epit_write_cr(IMXEPITState *s, uint32_t value)
132
{
133
+ uint32_t freq = 0;
134
uint32_t oldcr = s->cr;
135
136
s->cr = value & 0x03ffffff;
137
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value)
138
ptimer_transaction_begin(s->timer_cmp);
139
ptimer_transaction_begin(s->timer_reload);
140
141
- /* Update the frequency. Has been done already in case of a reset. */
142
+ /*
143
+ * Update the frequency. In case of a reset the input clock was
144
+ * switched off, so this can be skipped.
145
+ */
146
if (!(s->cr & CR_SWR)) {
147
- imx_epit_set_freq(s);
148
+ freq = imx_epit_get_freq(s);
149
+ if (freq) {
150
+ ptimer_set_freq(s->timer_reload, freq);
151
+ ptimer_set_freq(s->timer_cmp, freq);
152
+ }
153
}
154
155
- if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) {
156
+ if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) {
157
if (s->cr & CR_ENMOD) {
158
if (s->cr & CR_RLD) {
159
ptimer_set_limit(s->timer_reload, s->lr, 1);
160
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps imx_epit_ops = {
161
162
static const VMStateDescription vmstate_imx_timer_epit = {
163
.name = TYPE_IMX_EPIT,
164
- .version_id = 2,
165
- .minimum_version_id = 2,
166
+ .version_id = 3,
167
+ .minimum_version_id = 3,
168
.fields = (VMStateField[]) {
169
VMSTATE_UINT32(cr, IMXEPITState),
170
VMSTATE_UINT32(sr, IMXEPITState),
171
VMSTATE_UINT32(lr, IMXEPITState),
172
VMSTATE_UINT32(cmp, IMXEPITState),
173
- VMSTATE_UINT32(cnt, IMXEPITState),
174
- VMSTATE_UINT32(freq, IMXEPITState),
175
VMSTATE_PTIMER(timer_reload, IMXEPITState),
176
VMSTATE_PTIMER(timer_cmp, IMXEPITState),
177
VMSTATE_END_OF_LIST()
34
--
178
--
35
2.20.1
179
2.25.1
36
37
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Axel Heider <axel.heider@hensoldt.net>
2
2
3
Create a function to compute the values of the TBFLAG_A32 bits
3
- fix #1263 for CR writes
4
that will be cached, and are used by M-profile.
4
- rework compare time handling
5
- The compare timer has to run even if CR.OCIEN is not set,
6
as SR.OCIF must be updated.
7
- The compare timer fires exactly once when the
8
compare value is less than the current value, but the
9
reload values is less than the compare value.
10
- The compare timer will never fire if the reload value is
11
less than the compare value. Disable it in this case.
5
12
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
13
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
14
[PMM: fixed minor style nits]
8
Message-id: 20191018174431.1784-6-richard.henderson@linaro.org
15
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
17
---
11
target/arm/helper.c | 45 ++++++++++++++++++++++++++++++---------------
18
hw/timer/imx_epit.c | 192 ++++++++++++++++++++++++++------------------
12
1 file changed, 30 insertions(+), 15 deletions(-)
19
1 file changed, 116 insertions(+), 76 deletions(-)
13
20
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
21
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
15
index XXXXXXX..XXXXXXX 100644
22
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
23
--- a/hw/timer/imx_epit.c
17
+++ b/target/arm/helper.c
24
+++ b/hw/timer/imx_epit.c
18
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el,
25
@@ -XXX,XX +XXX,XX @@
19
return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
26
* Originally written by Hans Jiang
20
}
27
* Updated by Peter Chubb
21
28
* Updated by Jean-Christophe Dubois <jcd@tribudubois.net>
22
+static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el,
29
+ * Updated by Axel Heider
23
+ ARMMMUIdx mmu_idx)
30
*
24
+{
31
* This code is licensed under GPL version 2 or later. See
25
+ uint32_t flags = 0;
32
* the COPYING file in the top-level directory.
26
+
33
@@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size)
27
+ if (arm_v7m_is_handler_mode(env)) {
34
return reg_value;
28
+ flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1);
35
}
36
37
-/* Must be called from ptimer_transaction_begin/commit block for s->timer_cmp */
38
-static void imx_epit_reload_compare_timer(IMXEPITState *s)
39
+/*
40
+ * Must be called from a ptimer_transaction_begin/commit block for
41
+ * s->timer_cmp, but outside of a transaction block of s->timer_reload,
42
+ * so the proper counter value is read.
43
+ */
44
+static void imx_epit_update_compare_timer(IMXEPITState *s)
45
{
46
- if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) {
47
- /* if the compare feature is on and timers are running */
48
- uint32_t tmp = ptimer_get_count(s->timer_reload);
49
- uint64_t next;
50
- if (tmp > s->cmp) {
51
- /* It'll fire in this round of the timer */
52
- next = tmp - s->cmp;
53
- } else { /* catch it next time around */
54
- next = tmp - s->cmp + ((s->cr & CR_RLD) ? EPIT_TIMER_MAX : s->lr);
55
+ uint64_t counter = 0;
56
+ bool is_oneshot = false;
57
+ /*
58
+ * The compare timer only has to run if the timer peripheral is active
59
+ * and there is an input clock, Otherwise it can be switched off.
60
+ */
61
+ bool is_active = (s->cr & CR_EN) && imx_epit_get_freq(s);
62
+ if (is_active) {
63
+ /*
64
+ * Calculate next timeout for compare timer. Reading the reload
65
+ * counter returns proper results only if pending transactions
66
+ * on it are committed here. Otherwise stale values are be read.
67
+ */
68
+ counter = ptimer_get_count(s->timer_reload);
69
+ uint64_t limit = ptimer_get_limit(s->timer_cmp);
70
+ /*
71
+ * The compare timer is a periodic timer if the limit is at least
72
+ * the compare value. Otherwise it may fire at most once in the
73
+ * current round.
74
+ */
75
+ bool is_oneshot = (limit >= s->cmp);
76
+ if (counter >= s->cmp) {
77
+ /* The compare timer fires in the current round. */
78
+ counter -= s->cmp;
79
+ } else if (!is_oneshot) {
80
+ /*
81
+ * The compare timer fires after a reload, as it is below the
82
+ * compare value already in this round. Note that the counter
83
+ * value calculated below can be above the 32-bit limit, which
84
+ * is legal here because the compare timer is an internal
85
+ * helper ptimer only.
86
+ */
87
+ counter += limit - s->cmp;
88
+ } else {
89
+ /*
90
+ * The compare timer won't fire in this round, and the limit is
91
+ * set to a value below the compare value. This practically means
92
+ * it will never fire, so it can be switched off.
93
+ */
94
+ is_active = false;
95
}
96
- ptimer_set_count(s->timer_cmp, next);
97
}
98
+
99
+ /*
100
+ * Set the compare timer and let it run, or stop it. This is agnostic
101
+ * of CR.OCIEN bit, as this bit affects interrupt generation only. The
102
+ * compare timer needs to run even if no interrupts are to be generated,
103
+ * because the SR.OCIF bit must be updated also.
104
+ * Note that the timer might already be stopped or be running with
105
+ * counter values. However, finding out when an update is needed and
106
+ * when not is not trivial. It's much easier applying the setting again,
107
+ * as this does not harm either and the overhead is negligible.
108
+ */
109
+ if (is_active) {
110
+ ptimer_set_count(s->timer_cmp, counter);
111
+ ptimer_run(s->timer_cmp, is_oneshot ? 1 : 0);
112
+ } else {
113
+ ptimer_stop(s->timer_cmp);
29
+ }
114
+ }
30
+
115
+
31
+ /*
116
}
32
+ * v8M always applies stack limit checks unless CCR.STKOFHFNMIGN
117
33
+ * is suppressing them because the requested execution priority
118
static void imx_epit_write_cr(IMXEPITState *s, uint32_t value)
34
+ * is less than 0.
119
{
35
+ */
120
- uint32_t freq = 0;
36
+ if (arm_feature(env, ARM_FEATURE_V8) &&
121
uint32_t oldcr = s->cr;
37
+ !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) &&
122
38
+ (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) {
123
s->cr = value & 0x03ffffff;
39
+ flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1);
124
40
+ }
125
if (s->cr & CR_SWR) {
41
+
126
- /* handle the reset */
42
+ return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
127
+ /*
43
+}
128
+ * Reset clears CR.SWR again. It does not touch CR.EN, but the timers
44
+
129
+ * are still stopped because the input clock is disabled.
45
static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
130
+ */
46
ARMMMUIdx mmu_idx)
131
imx_epit_reset(s, false);
47
{
132
+ } else {
48
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
133
+ uint32_t freq;
49
}
134
+ uint32_t toggled_cr_bits = oldcr ^ s->cr;
50
} else {
135
+ /* re-initialize the limits if CR.RLD has changed */
51
*pc = env->regs[15];
136
+ bool set_limit = toggled_cr_bits & CR_RLD;
52
- flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
137
+ /* set the counter if the timer got just enabled and CR.ENMOD is set */
53
+
138
+ bool is_switched_on = (toggled_cr_bits & s->cr) & CR_EN;
54
+ if (arm_feature(env, ARM_FEATURE_M)) {
139
+ bool set_counter = is_switched_on && (s->cr & CR_ENMOD);
55
+ flags = rebuild_hflags_m32(env, fp_el, mmu_idx);
140
+
141
+ ptimer_transaction_begin(s->timer_cmp);
142
+ ptimer_transaction_begin(s->timer_reload);
143
+ freq = imx_epit_get_freq(s);
144
+ if (freq) {
145
+ ptimer_set_freq(s->timer_reload, freq);
146
+ ptimer_set_freq(s->timer_cmp, freq);
147
+ }
148
+
149
+ if (set_limit || set_counter) {
150
+ uint64_t limit = (s->cr & CR_RLD) ? s->lr : EPIT_TIMER_MAX;
151
+ ptimer_set_limit(s->timer_reload, limit, set_counter ? 1 : 0);
152
+ if (set_limit) {
153
+ ptimer_set_limit(s->timer_cmp, limit, 0);
154
+ }
155
+ }
156
+ /*
157
+ * If there is an input clock and the peripheral is enabled, then
158
+ * ensure the wall clock timer is ticking. Otherwise stop the timers.
159
+ * The compare timer will be updated later.
160
+ */
161
+ if (freq && (s->cr & CR_EN)) {
162
+ ptimer_run(s->timer_reload, 0);
56
+ } else {
163
+ } else {
57
+ flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
164
+ ptimer_stop(s->timer_reload);
58
+ }
165
+ }
59
+
166
+ /* Commit changes to reload timer, so they can propagate. */
60
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
167
+ ptimer_transaction_commit(s->timer_reload);
61
flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len);
168
+ /* Update compare timer based on the committed reload timer value. */
62
flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride);
169
+ imx_epit_update_compare_timer(s);
63
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
170
+ ptimer_transaction_commit(s->timer_cmp);
64
}
65
}
171
}
66
172
67
- if (arm_v7m_is_handler_mode(env)) {
173
/*
68
- flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1);
174
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value)
175
* - write to CR.EN or CR.OCIE
176
*/
177
imx_epit_update_int(s);
178
-
179
- /*
180
- * TODO: could we 'break' here for reset? following operations appear
181
- * to duplicate the work imx_epit_reset() already did.
182
- */
183
-
184
- ptimer_transaction_begin(s->timer_cmp);
185
- ptimer_transaction_begin(s->timer_reload);
186
-
187
- /*
188
- * Update the frequency. In case of a reset the input clock was
189
- * switched off, so this can be skipped.
190
- */
191
- if (!(s->cr & CR_SWR)) {
192
- freq = imx_epit_get_freq(s);
193
- if (freq) {
194
- ptimer_set_freq(s->timer_reload, freq);
195
- ptimer_set_freq(s->timer_cmp, freq);
196
- }
69
- }
197
- }
70
-
198
-
71
- /* v8M always applies stack limit checks unless CCR.STKOFHFNMIGN is
199
- if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) {
72
- * suppressing them because the requested execution priority is less than 0.
200
- if (s->cr & CR_ENMOD) {
201
- if (s->cr & CR_RLD) {
202
- ptimer_set_limit(s->timer_reload, s->lr, 1);
203
- ptimer_set_limit(s->timer_cmp, s->lr, 1);
204
- } else {
205
- ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1);
206
- ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1);
207
- }
208
- }
209
-
210
- imx_epit_reload_compare_timer(s);
211
- ptimer_run(s->timer_reload, 0);
212
- if (s->cr & CR_OCIEN) {
213
- ptimer_run(s->timer_cmp, 0);
214
- } else {
215
- ptimer_stop(s->timer_cmp);
216
- }
217
- } else if (!(s->cr & CR_EN)) {
218
- /* stop both timers */
219
- ptimer_stop(s->timer_reload);
220
- ptimer_stop(s->timer_cmp);
221
- } else if (s->cr & CR_OCIEN) {
222
- if (!(oldcr & CR_OCIEN)) {
223
- imx_epit_reload_compare_timer(s);
224
- ptimer_run(s->timer_cmp, 0);
225
- }
226
- } else {
227
- ptimer_stop(s->timer_cmp);
228
- }
229
-
230
- ptimer_transaction_commit(s->timer_cmp);
231
- ptimer_transaction_commit(s->timer_reload);
232
}
233
234
static void imx_epit_write_sr(IMXEPITState *s, uint32_t value)
235
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write_lr(IMXEPITState *s, uint32_t value)
236
/* If IOVW bit is set then set the timer value */
237
ptimer_set_count(s->timer_reload, s->lr);
238
}
239
- /*
240
- * Commit the change to s->timer_reload, so it can propagate. Otherwise
241
- * the timer interrupt may not fire properly. The commit must happen
242
- * before calling imx_epit_reload_compare_timer(), which reads
243
- * s->timer_reload internally again.
73
- */
244
- */
74
- if (arm_feature(env, ARM_FEATURE_V8) &&
245
+ /* Commit the changes to s->timer_reload, so they can propagate. */
75
- arm_feature(env, ARM_FEATURE_M) &&
246
ptimer_transaction_commit(s->timer_reload);
76
- !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) &&
247
- imx_epit_reload_compare_timer(s);
77
- (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) {
248
+ /* Update the compare timer based on the committed reload timer value. */
78
- flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1);
249
+ imx_epit_update_compare_timer(s);
79
- }
250
ptimer_transaction_commit(s->timer_cmp);
80
-
251
}
81
if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
252
82
FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) {
253
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value)
83
flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1);
254
{
255
s->cmp = value;
256
257
+ /* Update the compare timer based on the committed reload timer value. */
258
ptimer_transaction_begin(s->timer_cmp);
259
- imx_epit_reload_compare_timer(s);
260
+ imx_epit_update_compare_timer(s);
261
ptimer_transaction_commit(s->timer_cmp);
262
}
263
264
@@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque)
265
{
266
IMXEPITState *s = IMX_EPIT(opaque);
267
268
+ /* The cmp ptimer can't be running when the peripheral is disabled */
269
+ assert(s->cr & CR_EN);
270
+
271
DPRINTF("sr was %d\n", s->sr);
272
/* Set interrupt status bit SR.OCIF and update the interrupt state */
273
s->sr |= SR_OCIF;
84
--
274
--
85
2.20.1
275
2.25.1
86
87
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Fabiano Rosas <farosas@suse.de>
2
2
3
Create a function to compute the values of the TBFLAG_A64 bits
3
Fix these:
4
that will be cached. For now, the env->hflags variable is not
5
used, and the results are fed back to cpu_get_tb_cpu_state.
6
4
7
Note that not all BTI related flags are cached, so we have to
5
WARNING: Block comments use a leading /* on a separate line
8
test the BTI feature twice -- once for those bits moved out to
6
WARNING: Block comments use * on subsequent lines
9
rebuild_hflags_a64 and once for those bits that remain in
7
WARNING: Block comments use a trailing */ on a separate line
10
cpu_get_tb_cpu_state.
11
8
12
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
9
Signed-off-by: Fabiano Rosas <farosas@suse.de>
13
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
10
Reviewed-by: Claudio Fontana <cfontana@suse.de>
14
Message-id: 20191018174431.1784-3-richard.henderson@linaro.org
11
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
12
Message-id: 20221213190537.511-2-farosas@suse.de
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
14
---
17
target/arm/helper.c | 131 +++++++++++++++++++++++---------------------
15
target/arm/helper.c | 323 +++++++++++++++++++++++++++++---------------
18
1 file changed, 69 insertions(+), 62 deletions(-)
16
1 file changed, 215 insertions(+), 108 deletions(-)
19
17
20
diff --git a/target/arm/helper.c b/target/arm/helper.c
18
diff --git a/target/arm/helper.c b/target/arm/helper.c
21
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
22
--- a/target/arm/helper.c
20
--- a/target/arm/helper.c
23
+++ b/target/arm/helper.c
21
+++ b/target/arm/helper.c
24
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
22
@@ -XXX,XX +XXX,XX @@ uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri)
25
return flags;
23
static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri,
26
}
24
uint64_t v)
27
25
{
28
+static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
26
- /* Raw write of a coprocessor register (as needed for migration, etc).
29
+ ARMMMUIdx mmu_idx)
27
+ /*
30
+{
28
+ * Raw write of a coprocessor register (as needed for migration, etc).
31
+ ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx);
29
* Note that constant registers are treated as write-ignored; the
32
+ ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1);
30
* caller should check for success by whether a readback gives the
33
+ uint32_t flags = 0;
31
* value written.
34
+ uint64_t sctlr;
32
@@ -XXX,XX +XXX,XX @@ static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri,
35
+ int tbii, tbid;
33
36
+
34
static bool raw_accessors_invalid(const ARMCPRegInfo *ri)
37
+ flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1);
35
{
38
+
36
- /* Return true if the regdef would cause an assertion if you called
39
+ /* FIXME: ARMv8.1-VHE S2 translation regime. */
37
+ /*
40
+ if (regime_el(env, stage1) < 2) {
38
+ * Return true if the regdef would cause an assertion if you called
41
+ ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1);
39
* read_raw_cp_reg() or write_raw_cp_reg() on it (ie if it is a
42
+ tbid = (p1.tbi << 1) | p0.tbi;
40
* program bug for it not to have the NO_RAW flag).
43
+ tbii = tbid & ~((p1.tbid << 1) | p0.tbid);
41
* NB that returning false here doesn't necessarily mean that calling
44
+ } else {
42
@@ -XXX,XX +XXX,XX @@ bool write_list_to_cpustate(ARMCPU *cpu)
45
+ tbid = p0.tbi;
43
if (ri->type & ARM_CP_NO_RAW) {
46
+ tbii = tbid & !p0.tbid;
44
continue;
47
+ }
45
}
48
+
46
- /* Write value and confirm it reads back as written
49
+ flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii);
47
+ /*
50
+ flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid);
48
+ * Write value and confirm it reads back as written
51
+
49
* (to catch read-only registers and partially read-only
52
+ if (cpu_isar_feature(aa64_sve, env_archcpu(env))) {
50
* registers where the incoming migration value doesn't match)
53
+ int sve_el = sve_exception_el(env, el);
51
*/
54
+ uint32_t zcr_len;
52
@@ -XXX,XX +XXX,XX @@ static gint cpreg_key_compare(gconstpointer a, gconstpointer b)
55
+
53
56
+ /*
54
void init_cpreg_list(ARMCPU *cpu)
57
+ * If SVE is disabled, but FP is enabled,
55
{
58
+ * then the effective len is 0.
56
- /* Initialise the cpreg_tuples[] array based on the cp_regs hash.
59
+ */
57
+ /*
60
+ if (sve_el != 0 && fp_el == 0) {
58
+ * Initialise the cpreg_tuples[] array based on the cp_regs hash.
61
+ zcr_len = 0;
59
* Note that we require cpreg_tuples[] to be sorted by key ID.
62
+ } else {
60
*/
63
+ zcr_len = sve_zcr_len_for_el(env, el);
61
GList *keys;
64
+ }
62
@@ -XXX,XX +XXX,XX @@ static CPAccessResult access_el3_aa32ns(CPUARMState *env,
65
+ flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el);
63
return CP_ACCESS_OK;
66
+ flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len);
64
}
67
+ }
65
68
+
66
-/* Some secure-only AArch32 registers trap to EL3 if used from
69
+ sctlr = arm_sctlr(env, el);
67
+/*
70
+
68
+ * Some secure-only AArch32 registers trap to EL3 if used from
71
+ if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) {
69
* Secure EL1 (but are just ordinary UNDEF in other non-EL3 contexts).
72
+ /*
70
* Note that an access from Secure EL1 can only happen if EL3 is AArch64.
73
+ * In order to save space in flags, we record only whether
71
* We assume that the .access field is set to PL1_RW.
74
+ * pauth is "inactive", meaning all insns are implemented as
72
@@ -XXX,XX +XXX,XX @@ static CPAccessResult access_trap_aa32s_el1(CPUARMState *env,
75
+ * a nop, or "active" when some action must be performed.
73
return CP_ACCESS_TRAP_UNCATEGORIZED;
76
+ * The decision of which action to take is left to a helper.
74
}
77
+ */
75
78
+ if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) {
76
-/* Check for traps to performance monitor registers, which are controlled
79
+ flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1);
77
+/*
80
+ }
78
+ * Check for traps to performance monitor registers, which are controlled
81
+ }
79
* by MDCR_EL2.TPM for EL2 and MDCR_EL3.TPM for EL3.
82
+
80
*/
83
+ if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
81
static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri,
84
+ /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */
82
@@ -XXX,XX +XXX,XX @@ static void fcse_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
85
+ if (sctlr & (el == 0 ? SCTLR_BT0 : SCTLR_BT1)) {
83
ARMCPU *cpu = env_archcpu(env);
86
+ flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1);
84
87
+ }
85
if (raw_read(env, ri) != value) {
88
+ }
86
- /* Unlike real hardware the qemu TLB uses virtual addresses,
89
+
87
+ /*
90
+ return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
88
+ * Unlike real hardware the qemu TLB uses virtual addresses,
91
+}
89
* not modified virtual addresses, so this causes a TLB flush.
92
+
90
*/
93
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
91
tlb_flush(CPU(cpu));
94
target_ulong *cs_base, uint32_t *pflags)
92
@@ -XXX,XX +XXX,XX @@ static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri,
95
{
93
96
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
94
if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_PMSA)
97
uint32_t flags = 0;
95
&& !extended_addresses_enabled(env)) {
98
96
- /* For VMSA (when not using the LPAE long descriptor page table
99
if (is_a64(env)) {
97
+ /*
100
- ARMCPU *cpu = env_archcpu(env);
98
+ * For VMSA (when not using the LPAE long descriptor page table
101
- uint64_t sctlr;
99
* format) this register includes the ASID, so do a TLB flush.
102
-
100
* For PMSA it is purely a process ID and no action is needed.
103
*pc = env->pc;
101
*/
104
- flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1);
102
@@ -XXX,XX +XXX,XX @@ static void tlbiipas2is_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri,
105
-
103
}
106
- /* Get control bits for tagged addresses. */
104
107
- {
105
static const ARMCPRegInfo cp_reginfo[] = {
108
- ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx);
106
- /* Define the secure and non-secure FCSE identifier CP registers
109
- ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1);
107
+ /*
110
- int tbii, tbid;
108
+ * Define the secure and non-secure FCSE identifier CP registers
111
-
109
* separately because there is no secure bank in V8 (no _EL3). This allows
112
- /* FIXME: ARMv8.1-VHE S2 translation regime. */
110
* the secure register to be properly reset and migrated. There is also no
113
- if (regime_el(env, stage1) < 2) {
111
* v8 EL1 version of the register so the non-secure instance stands alone.
114
- ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1);
112
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = {
115
- tbid = (p1.tbi << 1) | p0.tbi;
113
.access = PL1_RW, .secure = ARM_CP_SECSTATE_S,
116
- tbii = tbid & ~((p1.tbid << 1) | p0.tbid);
114
.fieldoffset = offsetof(CPUARMState, cp15.fcseidr_s),
117
- } else {
115
.resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, },
118
- tbid = p0.tbi;
116
- /* Define the secure and non-secure context identifier CP registers
119
- tbii = tbid & !p0.tbid;
117
+ /*
120
- }
118
+ * Define the secure and non-secure context identifier CP registers
121
-
119
* separately because there is no secure bank in V8 (no _EL3). This allows
122
- flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii);
120
* the secure register to be properly reset and migrated. In the
123
- flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid);
121
* non-secure case, the 32-bit register will have reset and migration
124
- }
122
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = {
125
-
123
};
126
- if (cpu_isar_feature(aa64_sve, cpu)) {
124
127
- int sve_el = sve_exception_el(env, current_el);
125
static const ARMCPRegInfo not_v8_cp_reginfo[] = {
128
- uint32_t zcr_len;
126
- /* NB: Some of these registers exist in v8 but with more precise
129
-
127
+ /*
130
- /* If SVE is disabled, but FP is enabled,
128
+ * NB: Some of these registers exist in v8 but with more precise
131
- * then the effective len is 0.
129
* definitions that don't use CP_ANY wildcards (mostly in v8_cp_reginfo[]).
132
- */
130
*/
133
- if (sve_el != 0 && fp_el == 0) {
131
/* MMU Domain access control / MPU write buffer control */
134
- zcr_len = 0;
132
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = {
135
- } else {
133
.writefn = dacr_write, .raw_writefn = raw_write,
136
- zcr_len = sve_zcr_len_for_el(env, current_el);
134
.bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s),
137
- }
135
offsetoflow32(CPUARMState, cp15.dacr_ns) } },
138
- flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el);
136
- /* ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs.
139
- flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len);
137
+ /*
140
- }
138
+ * ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs.
141
-
139
* For v6 and v5, these mappings are overly broad.
142
- sctlr = arm_sctlr(env, current_el);
140
*/
143
-
141
{ .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 0,
144
- if (cpu_isar_feature(aa64_pauth, cpu)) {
142
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = {
145
- /*
143
};
146
- * In order to save space in flags, we record only whether
144
147
- * pauth is "inactive", meaning all insns are implemented as
145
static const ARMCPRegInfo not_v6_cp_reginfo[] = {
148
- * a nop, or "active" when some action must be performed.
146
- /* Not all pre-v6 cores implemented this WFI, so this is slightly
149
- * The decision of which action to take is left to a helper.
147
+ /*
150
- */
148
+ * Not all pre-v6 cores implemented this WFI, so this is slightly
151
- if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) {
149
* over-broad.
152
- flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1);
150
*/
153
- }
151
{ .name = "WFI_v5", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = 2,
154
- }
152
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v6_cp_reginfo[] = {
155
-
153
};
156
- if (cpu_isar_feature(aa64_bti, cpu)) {
154
157
- /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */
155
static const ARMCPRegInfo not_v7_cp_reginfo[] = {
158
- if (sctlr & (current_el == 0 ? SCTLR_BT0 : SCTLR_BT1)) {
156
- /* Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which
159
- flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1);
157
+ /*
160
- }
158
+ * Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which
161
+ flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx);
159
* is UNPREDICTABLE; we choose to NOP as most implementations do).
162
+ if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
160
*/
163
flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype);
161
{ .name = "WFI_v6", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4,
162
.access = PL1_W, .type = ARM_CP_WFI },
163
- /* L1 cache lockdown. Not architectural in v6 and earlier but in practice
164
+ /*
165
+ * L1 cache lockdown. Not architectural in v6 and earlier but in practice
166
* implemented in 926, 946, 1026, 1136, 1176 and 11MPCore. StrongARM and
167
* OMAPCP will override this space.
168
*/
169
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v7_cp_reginfo[] = {
170
{ .name = "DUMMY", .cp = 15, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = CP_ANY,
171
.access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
172
.resetvalue = 0 },
173
- /* We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR;
174
+ /*
175
+ * We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR;
176
* implementing it as RAZ means the "debug architecture version" bits
177
* will read as a reserved value, which should cause Linux to not try
178
* to use the debug hardware.
179
*/
180
{ .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0,
181
.access = PL0_R, .type = ARM_CP_CONST, .resetvalue = 0 },
182
- /* MMU TLB control. Note that the wildcarding means we cover not just
183
+ /*
184
+ * MMU TLB control. Note that the wildcarding means we cover not just
185
* the unified TLB ops but also the dside/iside/inner-shareable variants.
186
*/
187
{ .name = "TLBIALL", .cp = 15, .crn = 8, .crm = CP_ANY,
188
@@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri,
189
190
/* In ARMv8 most bits of CPACR_EL1 are RES0. */
191
if (!arm_feature(env, ARM_FEATURE_V8)) {
192
- /* ARMv7 defines bits for unimplemented coprocessors as RAZ/WI.
193
+ /*
194
+ * ARMv7 defines bits for unimplemented coprocessors as RAZ/WI.
195
* ASEDIS [31] and D32DIS [30] are both UNK/SBZP without VFP.
196
* TRCDIS [28] is RAZ/WI since we do not implement a trace macrocell.
197
*/
198
@@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri,
199
value |= R_CPACR_ASEDIS_MASK;
200
}
201
202
- /* VFPv3 and upwards with NEON implement 32 double precision
203
+ /*
204
+ * VFPv3 and upwards with NEON implement 32 double precision
205
* registers (D0-D31).
206
*/
207
if (!cpu_isar_feature(aa32_simd_r32, env_archcpu(env))) {
208
@@ -XXX,XX +XXX,XX @@ static uint64_t cpacr_read(CPUARMState *env, const ARMCPRegInfo *ri)
209
210
static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri)
211
{
212
- /* Call cpacr_write() so that we reset with the correct RAO bits set
213
+ /*
214
+ * Call cpacr_write() so that we reset with the correct RAO bits set
215
* for our CPU features.
216
*/
217
cpacr_write(env, ri, 0);
218
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = {
219
{ .name = "MVA_prefetch",
220
.cp = 15, .crn = 7, .crm = 13, .opc1 = 0, .opc2 = 1,
221
.access = PL1_W, .type = ARM_CP_NOP },
222
- /* We need to break the TB after ISB to execute self-modifying code
223
+ /*
224
+ * We need to break the TB after ISB to execute self-modifying code
225
* correctly and also to take any pending interrupts immediately.
226
* So use arm_cp_write_ignore() function instead of ARM_CP_NOP flag.
227
*/
228
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = {
229
.bank_fieldoffsets = { offsetof(CPUARMState, cp15.ifar_s),
230
offsetof(CPUARMState, cp15.ifar_ns) },
231
.resetvalue = 0, },
232
- /* Watchpoint Fault Address Register : should actually only be present
233
+ /*
234
+ * Watchpoint Fault Address Register : should actually only be present
235
* for 1136, 1176, 11MPCore.
236
*/
237
{ .name = "WFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
238
@@ -XXX,XX +XXX,XX @@ static bool event_supported(uint16_t number)
239
static CPAccessResult pmreg_access(CPUARMState *env, const ARMCPRegInfo *ri,
240
bool isread)
241
{
242
- /* Performance monitor registers user accessibility is controlled
243
+ /*
244
+ * Performance monitor registers user accessibility is controlled
245
* by PMUSERENR. MDCR_EL2.TPM and MDCR_EL3.TPM allow configurable
246
* trapping to EL2 or EL3 for other accesses.
247
*/
248
@@ -XXX,XX +XXX,XX @@ static CPAccessResult pmreg_access_ccntr(CPUARMState *env,
249
(MDCR_HPME | MDCR_HPMD | MDCR_HPMN | MDCR_HCCD | MDCR_HLP)
250
#define MDCR_EL3_PMU_ENABLE_BITS (MDCR_SPME | MDCR_SCCD)
251
252
-/* Returns true if the counter (pass 31 for PMCCNTR) should count events using
253
+/*
254
+ * Returns true if the counter (pass 31 for PMCCNTR) should count events using
255
* the current EL, security state, and register configuration.
256
*/
257
static bool pmu_counter_enabled(CPUARMState *env, uint8_t counter)
258
@@ -XXX,XX +XXX,XX @@ static uint64_t pmccntr_read(CPUARMState *env, const ARMCPRegInfo *ri)
259
static void pmselr_write(CPUARMState *env, const ARMCPRegInfo *ri,
260
uint64_t value)
261
{
262
- /* The value of PMSELR.SEL affects the behavior of PMXEVTYPER and
263
+ /*
264
+ * The value of PMSELR.SEL affects the behavior of PMXEVTYPER and
265
* PMXEVCNTR. We allow [0..31] to be written to PMSELR here; in the
266
* meanwhile, we check PMSELR.SEL when PMXEVTYPER and PMXEVCNTR are
267
* accessed.
268
@@ -XXX,XX +XXX,XX @@ static void pmevtyper_write(CPUARMState *env, const ARMCPRegInfo *ri,
269
env->cp15.c14_pmevtyper[counter] = value & PMXEVTYPER_MASK;
270
pmevcntr_op_finish(env, counter);
271
}
272
- /* Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when
273
+ /*
274
+ * Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when
275
* PMSELR value is equal to or greater than the number of implemented
276
* counters, but not equal to 0x1f. We opt to behave as a RAZ/WI.
277
*/
278
@@ -XXX,XX +XXX,XX @@ static uint64_t pmevcntr_read(CPUARMState *env, const ARMCPRegInfo *ri,
279
}
280
return ret;
281
} else {
282
- /* We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR
283
- * are CONSTRAINED UNPREDICTABLE. */
284
+ /*
285
+ * We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR
286
+ * are CONSTRAINED UNPREDICTABLE.
287
+ */
288
return 0;
289
}
290
}
291
@@ -XXX,XX +XXX,XX @@ static void pmintenclr_write(CPUARMState *env, const ARMCPRegInfo *ri,
292
static void vbar_write(CPUARMState *env, const ARMCPRegInfo *ri,
293
uint64_t value)
294
{
295
- /* Note that even though the AArch64 view of this register has bits
296
+ /*
297
+ * Note that even though the AArch64 view of this register has bits
298
* [10:0] all RES0 we can only mask the bottom 5, to comply with the
299
* architectural requirements for bits which are RES0 only in some
300
* contexts. (ARMv8 would permit us to do no masking at all, but ARMv7
301
@@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
302
if (!arm_feature(env, ARM_FEATURE_EL2)) {
303
valid_mask &= ~SCR_HCE;
304
305
- /* On ARMv7, SMD (or SCD as it is called in v7) is only
306
+ /*
307
+ * On ARMv7, SMD (or SCD as it is called in v7) is only
308
* supported if EL2 exists. The bit is UNK/SBZP when
309
* EL2 is unavailable. In QEMU ARMv7, we force it to always zero
310
* when EL2 is unavailable.
311
@@ -XXX,XX +XXX,XX @@ static uint64_t ccsidr_read(CPUARMState *env, const ARMCPRegInfo *ri)
312
{
313
ARMCPU *cpu = env_archcpu(env);
314
315
- /* Acquire the CSSELR index from the bank corresponding to the CCSIDR
316
+ /*
317
+ * Acquire the CSSELR index from the bank corresponding to the CCSIDR
318
* bank
319
*/
320
uint32_t index = A32_BANKED_REG_GET(env, csselr,
321
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
322
/* the old v6 WFI, UNPREDICTABLE in v7 but we choose to NOP */
323
{ .name = "NOP", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4,
324
.access = PL1_W, .type = ARM_CP_NOP },
325
- /* Performance monitors are implementation defined in v7,
326
+ /*
327
+ * Performance monitors are implementation defined in v7,
328
* but with an ARM recommended set of registers, which we
329
* follow.
330
*
331
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
332
.writefn = csselr_write, .resetvalue = 0,
333
.bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s),
334
offsetof(CPUARMState, cp15.csselr_ns) } },
335
- /* Auxiliary ID register: this actually has an IMPDEF value but for now
336
+ /*
337
+ * Auxiliary ID register: this actually has an IMPDEF value but for now
338
* just RAZ for all cores:
339
*/
340
{ .name = "AIDR", .state = ARM_CP_STATE_BOTH,
341
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
342
.access = PL1_R, .type = ARM_CP_CONST,
343
.accessfn = access_aa64_tid1,
344
.resetvalue = 0 },
345
- /* Auxiliary fault status registers: these also are IMPDEF, and we
346
+ /*
347
+ * Auxiliary fault status registers: these also are IMPDEF, and we
348
* choose to RAZ/WI for all cores.
349
*/
350
{ .name = "AFSR0_EL1", .state = ARM_CP_STATE_BOTH,
351
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
352
.opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1,
353
.access = PL1_RW, .accessfn = access_tvm_trvm,
354
.type = ARM_CP_CONST, .resetvalue = 0 },
355
- /* MAIR can just read-as-written because we don't implement caches
356
+ /*
357
+ * MAIR can just read-as-written because we don't implement caches
358
* and so don't need to care about memory attributes.
359
*/
360
{ .name = "MAIR_EL1", .state = ARM_CP_STATE_AA64,
361
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
362
.opc0 = 3, .opc1 = 6, .crn = 10, .crm = 2, .opc2 = 0,
363
.access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[3]),
364
.resetvalue = 0 },
365
- /* For non-long-descriptor page tables these are PRRR and NMRR;
366
+ /*
367
+ * For non-long-descriptor page tables these are PRRR and NMRR;
368
* regardless they still act as reads-as-written for QEMU.
369
*/
370
- /* MAIR0/1 are defined separately from their 64-bit counterpart which
371
+ /*
372
+ * MAIR0/1 are defined separately from their 64-bit counterpart which
373
* allows them to assign the correct fieldoffset based on the endianness
374
* handled in the field definitions.
375
*/
376
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = {
377
static CPAccessResult gt_cntfrq_access(CPUARMState *env, const ARMCPRegInfo *ri,
378
bool isread)
379
{
380
- /* CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero.
381
+ /*
382
+ * CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero.
383
* Writable only at the highest implemented exception level.
384
*/
385
int el = arm_current_el(env);
386
@@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_stimer_access(CPUARMState *env,
387
const ARMCPRegInfo *ri,
388
bool isread)
389
{
390
- /* The AArch64 register view of the secure physical timer is
391
+ /*
392
+ * The AArch64 register view of the secure physical timer is
393
* always accessible from EL3, and configurably accessible from
394
* Secure EL1.
395
*/
396
@@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx)
397
ARMGenericTimer *gt = &cpu->env.cp15.c14_timer[timeridx];
398
399
if (gt->ctl & 1) {
400
- /* Timer enabled: calculate and set current ISTATUS, irq, and
401
+ /*
402
+ * Timer enabled: calculate and set current ISTATUS, irq, and
403
* reset timer to when ISTATUS next has to change
404
*/
405
uint64_t offset = timeridx == GTIMER_VIRT ?
406
@@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx)
407
/* Next transition is when we hit cval */
408
nexttick = gt->cval + offset;
409
}
410
- /* Note that the desired next expiry time might be beyond the
411
+ /*
412
+ * Note that the desired next expiry time might be beyond the
413
* signed-64-bit range of a QEMUTimer -- in this case we just
414
* set the timer for as far in the future as possible. When the
415
* timer expires we will reset the timer for any remaining period.
416
@@ -XXX,XX +XXX,XX @@ static void gt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
417
/* Enable toggled */
418
gt_recalc_timer(cpu, timeridx);
419
} else if ((oldval ^ value) & 2) {
420
- /* IMASK toggled: don't need to recalculate,
421
+ /*
422
+ * IMASK toggled: don't need to recalculate,
423
* just set the interrupt line based on ISTATUS
424
*/
425
int irqstate = (oldval & 4) && !(value & 2);
426
@@ -XXX,XX +XXX,XX @@ static void arm_gt_cntfrq_reset(CPUARMState *env, const ARMCPRegInfo *opaque)
427
}
428
429
static const ARMCPRegInfo generic_timer_cp_reginfo[] = {
430
- /* Note that CNTFRQ is purely reads-as-written for the benefit
431
+ /*
432
+ * Note that CNTFRQ is purely reads-as-written for the benefit
433
* of software; writing it doesn't actually change the timer frequency.
434
* Our reset value matches the fixed frequency we implement the timer at.
435
*/
436
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = {
437
.readfn = gt_virt_redir_cval_read, .raw_readfn = raw_read,
438
.writefn = gt_virt_redir_cval_write, .raw_writefn = raw_write,
439
},
440
- /* Secure timer -- this is actually restricted to only EL3
441
+ /*
442
+ * Secure timer -- this is actually restricted to only EL3
443
* and configurably Secure-EL1 via the accessfn.
444
*/
445
{ .name = "CNTPS_TVAL_EL1", .state = ARM_CP_STATE_AA64,
446
@@ -XXX,XX +XXX,XX @@ static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri,
447
448
#else
449
450
-/* In user-mode most of the generic timer registers are inaccessible
451
+/*
452
+ * In user-mode most of the generic timer registers are inaccessible
453
* however modern kernels (4.12+) allow access to cntvct_el0
454
*/
455
456
@@ -XXX,XX +XXX,XX @@ static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
457
{
458
ARMCPU *cpu = env_archcpu(env);
459
460
- /* Currently we have no support for QEMUTimer in linux-user so we
461
+ /*
462
+ * Currently we have no support for QEMUTimer in linux-user so we
463
* can't call gt_get_countervalue(env), instead we directly
464
* call the lower level functions.
465
*/
466
@@ -XXX,XX +XXX,XX @@ static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri,
467
bool isread)
468
{
469
if (ri->opc2 & 4) {
470
- /* The ATS12NSO* operations must trap to EL3 or EL2 if executed in
471
+ /*
472
+ * The ATS12NSO* operations must trap to EL3 or EL2 if executed in
473
* Secure EL1 (which can only happen if EL3 is AArch64).
474
* They are simply UNDEF if executed from NS EL1.
475
* They function normally from EL2 or EL3.
476
@@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value,
477
}
164
}
478
}
165
} else {
479
} else {
166
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
480
- /* fsr is a DFSR/IFSR value for the short descriptor
167
flags = FIELD_DP32(flags, TBFLAG_A32,
481
+ /*
168
XSCALE_CPAR, env->cp15.c15_cpar);
482
+ * fsr is a DFSR/IFSR value for the short descriptor
483
* translation table format (with WnR always clear).
484
* Convert it to a 32-bit PAR.
485
*/
486
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav8r_cp_reginfo[] = {
487
};
488
489
static const ARMCPRegInfo pmsav7_cp_reginfo[] = {
490
- /* Reset for all these registers is handled in arm_cpu_reset(),
491
+ /*
492
+ * Reset for all these registers is handled in arm_cpu_reset(),
493
* because the PMSAv7 is also used by M-profile CPUs, which do
494
* not register cpregs but still need the state to be reset.
495
*/
496
@@ -XXX,XX +XXX,XX @@ static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
497
}
498
499
if (arm_feature(env, ARM_FEATURE_LPAE)) {
500
- /* With LPAE the TTBCR could result in a change of ASID
501
+ /*
502
+ * With LPAE the TTBCR could result in a change of ASID
503
* via the TTBCR.A1 bit, so do a TLB flush.
504
*/
505
tlb_flush(CPU(cpu));
506
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = {
507
offsetoflow32(CPUARMState, cp15.tcr_el[1])} },
508
};
509
510
-/* Note that unlike TTBCR, writing to TTBCR2 does not require flushing
511
+/*
512
+ * Note that unlike TTBCR, writing to TTBCR2 does not require flushing
513
* qemu tlbs nor adjusting cached masks.
514
*/
515
static const ARMCPRegInfo ttbcr2_reginfo = {
516
@@ -XXX,XX +XXX,XX @@ static void omap_wfi_write(CPUARMState *env, const ARMCPRegInfo *ri,
517
static void omap_cachemaint_write(CPUARMState *env, const ARMCPRegInfo *ri,
518
uint64_t value)
519
{
520
- /* On OMAP there are registers indicating the max/min index of dcache lines
521
+ /*
522
+ * On OMAP there are registers indicating the max/min index of dcache lines
523
* containing a dirty line; cache flush operations have to reset these.
524
*/
525
env->cp15.c15_i_max = 0x000;
526
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo omap_cp_reginfo[] = {
527
.crm = 8, .opc1 = 0, .opc2 = 0, .access = PL1_RW,
528
.type = ARM_CP_NO_RAW,
529
.readfn = arm_cp_read_zero, .writefn = omap_wfi_write, },
530
- /* TODO: Peripheral port remap register:
531
+ /*
532
+ * TODO: Peripheral port remap register:
533
* On OMAP2 mcr p15, 0, rn, c15, c2, 4 sets up the interrupt controller
534
* base address at $rn & ~0xfff and map size of 0x200 << ($rn & 0xfff),
535
* when MMU is off.
536
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = {
537
.cp = 15, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 1, .access = PL1_RW,
538
.fieldoffset = offsetof(CPUARMState, cp15.c1_xscaleauxcr),
539
.resetvalue = 0, },
540
- /* XScale specific cache-lockdown: since we have no cache we NOP these
541
+ /*
542
+ * XScale specific cache-lockdown: since we have no cache we NOP these
543
* and hope the guest does not really rely on cache behaviour.
544
*/
545
{ .name = "XSCALE_LOCK_ICACHE_LINE",
546
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = {
547
};
548
549
static const ARMCPRegInfo dummy_c15_cp_reginfo[] = {
550
- /* RAZ/WI the whole crn=15 space, when we don't have a more specific
551
+ /*
552
+ * RAZ/WI the whole crn=15 space, when we don't have a more specific
553
* implementation of this implementation-defined space.
554
* Ideally this should eventually disappear in favour of actually
555
* implementing the correct behaviour for all cores.
556
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = {
557
};
558
559
static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = {
560
- /* The cache test-and-clean instructions always return (1 << 30)
561
+ /*
562
+ * The cache test-and-clean instructions always return (1 << 30)
563
* to indicate that there are no dirty cache lines.
564
*/
565
{ .name = "TC_DCACHE", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 3,
566
@@ -XXX,XX +XXX,XX @@ static uint64_t mpidr_read_val(CPUARMState *env)
567
568
if (arm_feature(env, ARM_FEATURE_V7MP)) {
569
mpidr |= (1U << 31);
570
- /* Cores which are uniprocessor (non-coherent)
571
+ /*
572
+ * Cores which are uniprocessor (non-coherent)
573
* but still implement the MP extensions set
574
* bit 30. (For instance, Cortex-R5).
575
*/
576
@@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tocu(CPUARMState *env, const ARMCPRegInfo *ri,
577
return do_cacheop_pou_access(env, HCR_TOCU | HCR_TPU);
578
}
579
580
-/* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions
581
+/*
582
+ * See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions
583
* Page D4-1736 (DDI0487A.b)
584
*/
585
586
@@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri,
587
static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri,
588
uint64_t value)
589
{
590
- /* Invalidate by VA, EL2
591
+ /*
592
+ * Invalidate by VA, EL2
593
* Currently handles both VAE2 and VALE2, since we don't support
594
* flush-last-level-only.
595
*/
596
@@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri,
597
static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri,
598
uint64_t value)
599
{
600
- /* Invalidate by VA, EL3
601
+ /*
602
+ * Invalidate by VA, EL3
603
* Currently handles both VAE3 and VALE3, since we don't support
604
* flush-last-level-only.
605
*/
606
@@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
607
static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri,
608
uint64_t value)
609
{
610
- /* Invalidate by VA, EL1&0 (AArch64 version).
611
+ /*
612
+ * Invalidate by VA, EL1&0 (AArch64 version).
613
* Currently handles all of VAE1, VAAE1, VAALE1 and VALE1,
614
* since we don't support flush-for-specific-ASID-only or
615
* flush-last-level-only.
616
@@ -XXX,XX +XXX,XX @@ static CPAccessResult sp_el0_access(CPUARMState *env, const ARMCPRegInfo *ri,
617
bool isread)
618
{
619
if (!(env->pstate & PSTATE_SP)) {
620
- /* Access to SP_EL0 is undefined if it's being used as
621
+ /*
622
+ * Access to SP_EL0 is undefined if it's being used as
623
* the stack pointer.
624
*/
625
return CP_ACCESS_TRAP_UNCATEGORIZED;
626
@@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri,
627
}
628
629
if (raw_read(env, ri) == value) {
630
- /* Skip the TLB flush if nothing actually changed; Linux likes
631
+ /*
632
+ * Skip the TLB flush if nothing actually changed; Linux likes
633
* to do a lot of pointless SCTLR writes.
634
*/
635
return;
636
@@ -XXX,XX +XXX,XX @@ static void mdcr_el2_write(CPUARMState *env, const ARMCPRegInfo *ri,
637
}
638
639
static const ARMCPRegInfo v8_cp_reginfo[] = {
640
- /* Minimal set of EL0-visible registers. This will need to be expanded
641
+ /*
642
+ * Minimal set of EL0-visible registers. This will need to be expanded
643
* significantly for system emulation of AArch64 CPUs.
644
*/
645
{ .name = "NZCV", .state = ARM_CP_STATE_AA64,
646
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = {
647
.opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 0,
648
.access = PL1_RW,
649
.fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_SVC]) },
650
- /* We rely on the access checks not allowing the guest to write to the
651
+ /*
652
+ * We rely on the access checks not allowing the guest to write to the
653
* state field when SPSel indicates that it's being used as the stack
654
* pointer.
655
*/
656
@@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask)
657
if (arm_feature(env, ARM_FEATURE_EL3)) {
658
valid_mask &= ~HCR_HCD;
659
} else if (cpu->psci_conduit != QEMU_PSCI_CONDUIT_SMC) {
660
- /* Architecturally HCR.TSC is RES0 if EL3 is not implemented.
661
+ /*
662
+ * Architecturally HCR.TSC is RES0 if EL3 is not implemented.
663
* However, if we're using the SMC PSCI conduit then QEMU is
664
* effectively acting like EL3 firmware and so the guest at
665
* EL2 should retain the ability to prevent EL1 from being
666
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = {
667
.access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF,
668
.writefn = tlbi_aa64_vae2is_write },
669
#ifndef CONFIG_USER_ONLY
670
- /* Unlike the other EL2-related AT operations, these must
671
+ /*
672
+ * Unlike the other EL2-related AT operations, these must
673
* UNDEF from EL3 if EL2 is not implemented, which is why we
674
* define them here rather than with the rest of the AT ops.
675
*/
676
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = {
677
.access = PL2_W, .accessfn = at_s1e2_access,
678
.type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF,
679
.writefn = ats_write64 },
680
- /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE
681
+ /*
682
+ * The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE
683
* if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3
684
* with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose
685
* to behave as if SCR.NS was 1.
686
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = {
687
.writefn = ats1h_write, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC },
688
{ .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH,
689
.opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0,
690
- /* ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the
691
+ /*
692
+ * ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the
693
* reset values as IMPDEF. We choose to reset to 3 to comply with
694
* both ARMv7 and ARMv8.
695
*/
696
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_sec_cp_reginfo[] = {
697
static CPAccessResult nsacr_access(CPUARMState *env, const ARMCPRegInfo *ri,
698
bool isread)
699
{
700
- /* The NSACR is RW at EL3, and RO for NS EL1 and NS EL2.
701
+ /*
702
+ * The NSACR is RW at EL3, and RO for NS EL1 and NS EL2.
703
* At Secure EL1 it traps to EL3 or EL2.
704
*/
705
if (arm_current_el(env) == 3) {
706
@@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu)
707
}
708
}
709
710
-/* We don't know until after realize whether there's a GICv3
711
+/*
712
+ * We don't know until after realize whether there's a GICv3
713
* attached, and that is what registers the gicv3 sysregs.
714
* So we have to fill in the GIC fields in ID_PFR/ID_PFR1_EL1/ID_AA64PFR0_EL1
715
* at runtime.
716
@@ -XXX,XX +XXX,XX @@ static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri)
717
}
718
#endif
719
720
-/* Shared logic between LORID and the rest of the LOR* registers.
721
+/*
722
+ * Shared logic between LORID and the rest of the LOR* registers.
723
* Secure state exclusion has already been dealt with.
724
*/
725
static CPAccessResult access_lor_ns(CPUARMState *env,
726
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
727
728
define_arm_cp_regs(cpu, cp_reginfo);
729
if (!arm_feature(env, ARM_FEATURE_V8)) {
730
- /* Must go early as it is full of wildcards that may be
731
+ /*
732
+ * Must go early as it is full of wildcards that may be
733
* overridden by later definitions.
734
*/
735
define_arm_cp_regs(cpu, not_v8_cp_reginfo);
736
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
737
.access = PL1_R, .type = ARM_CP_CONST,
738
.accessfn = access_aa32_tid3,
739
.resetvalue = cpu->isar.id_pfr0 },
740
- /* ID_PFR1 is not a plain ARM_CP_CONST because we don't know
741
+ /*
742
+ * ID_PFR1 is not a plain ARM_CP_CONST because we don't know
743
* the value of the GIC field until after we define these regs.
744
*/
745
{ .name = "ID_PFR1", .state = ARM_CP_STATE_BOTH,
746
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
747
748
define_arm_cp_regs(cpu, el3_regs);
749
}
750
- /* The behaviour of NSACR is sufficiently various that we don't
751
+ /*
752
+ * The behaviour of NSACR is sufficiently various that we don't
753
* try to describe it in a single reginfo:
754
* if EL3 is 64 bit, then trap to EL3 from S EL1,
755
* reads as constant 0xc00 from NS EL1 and NS EL2
756
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
757
if (cpu_isar_feature(aa32_jazelle, cpu)) {
758
define_arm_cp_regs(cpu, jazelle_regs);
759
}
760
- /* Slightly awkwardly, the OMAP and StrongARM cores need all of
761
+ /*
762
+ * Slightly awkwardly, the OMAP and StrongARM cores need all of
763
* cp15 crn=0 to be writes-ignored, whereas for other cores they should
764
* be read-only (ie write causes UNDEF exception).
765
*/
766
{
767
ARMCPRegInfo id_pre_v8_midr_cp_reginfo[] = {
768
- /* Pre-v8 MIDR space.
769
+ /*
770
+ * Pre-v8 MIDR space.
771
* Note that the MIDR isn't a simple constant register because
772
* of the TI925 behaviour where writes to another register can
773
* cause the MIDR value to change.
774
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
775
if (arm_feature(env, ARM_FEATURE_OMAPCP) ||
776
arm_feature(env, ARM_FEATURE_STRONGARM)) {
777
size_t i;
778
- /* Register the blanket "writes ignored" value first to cover the
779
+ /*
780
+ * Register the blanket "writes ignored" value first to cover the
781
* whole space. Then update the specific ID registers to allow write
782
* access, so that they ignore writes rather than causing them to
783
* UNDEF.
784
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
785
.raw_writefn = raw_write,
786
};
787
if (arm_feature(env, ARM_FEATURE_XSCALE)) {
788
- /* Normally we would always end the TB on an SCTLR write, but Linux
789
+ /*
790
+ * Normally we would always end the TB on an SCTLR write, but Linux
791
* arch/arm/mach-pxa/sleep.S expects two instructions following
792
* an MMU enable to execute from cache. Imitate this behaviour.
793
*/
794
@@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r,
795
void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
796
const ARMCPRegInfo *r, void *opaque)
797
{
798
- /* Define implementations of coprocessor registers.
799
+ /*
800
+ * Define implementations of coprocessor registers.
801
* We store these in a hashtable because typically
802
* there are less than 150 registers in a space which
803
* is 16*16*16*8*8 = 262144 in size.
804
@@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
805
default:
806
g_assert_not_reached();
807
}
808
- /* The AArch64 pseudocode CheckSystemAccess() specifies that op1
809
+ /*
810
+ * The AArch64 pseudocode CheckSystemAccess() specifies that op1
811
* encodes a minimum access level for the register. We roll this
812
* runtime check into our general permission check code, so check
813
* here that the reginfo's specified permissions are strict enough
814
@@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
815
assert((r->access & ~mask) == 0);
816
}
817
818
- /* Check that the register definition has enough info to handle
819
+ /*
820
+ * Check that the register definition has enough info to handle
821
* reads and writes if they are permitted.
822
*/
823
if (!(r->type & (ARM_CP_SPECIAL_MASK | ARM_CP_CONST))) {
824
@@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
825
continue;
826
}
827
if (state == ARM_CP_STATE_AA32) {
828
- /* Under AArch32 CP registers can be common
829
+ /*
830
+ * Under AArch32 CP registers can be common
831
* (same for secure and non-secure world) or banked.
832
*/
833
char *name;
834
@@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
835
g_assert_not_reached();
836
}
837
} else {
838
- /* AArch64 registers get mapped to non-secure instance
839
- * of AArch32 */
840
+ /*
841
+ * AArch64 registers get mapped to non-secure instance
842
+ * of AArch32
843
+ */
844
add_cpreg_to_hashtable(cpu, r, opaque, state,
845
ARM_CP_SECSTATE_NS,
846
crm, opc1, opc2, r->name);
847
@@ -XXX,XX +XXX,XX @@ void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque)
848
849
static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type)
850
{
851
- /* Return true if it is not valid for us to switch to
852
+ /*
853
+ * Return true if it is not valid for us to switch to
854
* this CPU mode (ie all the UNPREDICTABLE cases in
855
* the ARM ARM CPSRWriteByInstr pseudocode).
856
*/
857
@@ -XXX,XX +XXX,XX @@ static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type)
858
case ARM_CPU_MODE_UND:
859
case ARM_CPU_MODE_IRQ:
860
case ARM_CPU_MODE_FIQ:
861
- /* Note that we don't implement the IMPDEF NSACR.RFR which in v7
862
+ /*
863
+ * Note that we don't implement the IMPDEF NSACR.RFR which in v7
864
* allows FIQ mode to be Secure-only. (In v8 this doesn't exist.)
865
*/
866
- /* If HCR.TGE is set then changes from Monitor to NS PL1 via MSR
867
+ /*
868
+ * If HCR.TGE is set then changes from Monitor to NS PL1 via MSR
869
* and CPS are treated as illegal mode changes.
870
*/
871
if (write_type == CPSRWriteByInstr &&
872
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
873
env->GE = (val >> 16) & 0xf;
874
}
875
876
- /* In a V7 implementation that includes the security extensions but does
877
+ /*
878
+ * In a V7 implementation that includes the security extensions but does
879
* not include Virtualization Extensions the SCR.FW and SCR.AW bits control
880
* whether non-secure software is allowed to change the CPSR_F and CPSR_A
881
* bits respectively.
882
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
883
changed_daif = (env->daif ^ val) & mask;
884
885
if (changed_daif & CPSR_A) {
886
- /* Check to see if we are allowed to change the masking of async
887
+ /*
888
+ * Check to see if we are allowed to change the masking of async
889
* abort exceptions from a non-secure state.
890
*/
891
if (!(env->cp15.scr_el3 & SCR_AW)) {
892
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
169
}
893
}
170
- }
894
171
895
if (changed_daif & CPSR_F) {
172
- flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags);
896
- /* Check to see if we are allowed to change the masking of FIQ
173
+ flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags);
897
+ /*
174
+ }
898
+ * Check to see if we are allowed to change the masking of FIQ
175
899
* exceptions from a non-secure state.
176
/* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
900
*/
177
* states defined in the ARM ARM for software singlestep:
901
if (!(env->cp15.scr_el3 & SCR_FW)) {
902
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
903
mask &= ~CPSR_F;
904
}
905
906
- /* Check whether non-maskable FIQ (NMFI) support is enabled.
907
+ /*
908
+ * Check whether non-maskable FIQ (NMFI) support is enabled.
909
* If this bit is set software is not allowed to mask
910
* FIQs, but is allowed to set CPSR_F to 0.
911
*/
912
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
913
if (write_type != CPSRWriteRaw &&
914
((env->uncached_cpsr ^ val) & mask & CPSR_M)) {
915
if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR) {
916
- /* Note that we can only get here in USR mode if this is a
917
+ /*
918
+ * Note that we can only get here in USR mode if this is a
919
* gdb stub write; for this case we follow the architectural
920
* behaviour for guest writes in USR mode of ignoring an attempt
921
* to switch mode. (Those are caught by translate.c for writes
922
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
923
*/
924
mask &= ~CPSR_M;
925
} else if (bad_mode_switch(env, val & CPSR_M, write_type)) {
926
- /* Attempt to switch to an invalid mode: this is UNPREDICTABLE in
927
+ /*
928
+ * Attempt to switch to an invalid mode: this is UNPREDICTABLE in
929
* v7, and has defined behaviour in v8:
930
* + leave CPSR.M untouched
931
* + allow changes to the other CPSR fields
932
@@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode)
933
env->regs[14] = env->banked_r14[r14_bank_number(mode)];
934
}
935
936
-/* Physical Interrupt Target EL Lookup Table
937
+/*
938
+ * Physical Interrupt Target EL Lookup Table
939
*
940
* [ From ARM ARM section G1.13.4 (Table G1-15) ]
941
*
942
@@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
943
if (arm_feature(env, ARM_FEATURE_EL3)) {
944
rw = ((env->cp15.scr_el3 & SCR_RW) == SCR_RW);
945
} else {
946
- /* Either EL2 is the highest EL (and so the EL2 register width
947
+ /*
948
+ * Either EL2 is the highest EL (and so the EL2 register width
949
* is given by is64); or there is no EL2 or EL3, in which case
950
* the value of 'rw' does not affect the table lookup anyway.
951
*/
952
@@ -XXX,XX +XXX,XX @@ void aarch64_sync_64_to_32(CPUARMState *env)
953
env->banked_r13[bank_number(ARM_CPU_MODE_UND)] = env->xregs[23];
954
}
955
956
- /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ
957
+ /*
958
+ * Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ
959
* mode, then we can copy to r8-r14. Otherwise, we copy to the
960
* FIQ bank for r8-r14.
961
*/
962
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs)
963
/* High vectors. When enabled, base address cannot be remapped. */
964
addr += 0xffff0000;
965
} else {
966
- /* ARM v7 architectures provide a vector base address register to remap
967
+ /*
968
+ * ARM v7 architectures provide a vector base address register to remap
969
* the interrupt vector table.
970
* This register is only followed in non-monitor mode, and is banked.
971
* Note: only bits 31:5 are valid.
972
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs)
973
aarch64_sve_change_el(env, cur_el, new_el, is_a64(env));
974
975
if (cur_el < new_el) {
976
- /* Entry vector offset depends on whether the implemented EL
977
+ /*
978
+ * Entry vector offset depends on whether the implemented EL
979
* immediately lower than the target level is using AArch32 or AArch64
980
*/
981
bool is_aa64;
982
@@ -XXX,XX +XXX,XX @@ static void handle_semihosting(CPUState *cs)
983
}
984
#endif
985
986
-/* Handle a CPU exception for A and R profile CPUs.
987
+/*
988
+ * Handle a CPU exception for A and R profile CPUs.
989
* Do any appropriate logging, handle PSCI calls, and then hand off
990
* to the AArch64-entry or AArch32-entry function depending on the
991
* target exception level's register width.
992
@@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs)
993
}
994
#endif
995
996
- /* Hooks may change global state so BQL should be held, also the
997
+ /*
998
+ * Hooks may change global state so BQL should be held, also the
999
* BQL needs to be held for any modification of
1000
* cs->interrupt_request.
1001
*/
1002
@@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va,
1003
};
1004
}
1005
1006
-/* Note that signed overflow is undefined in C. The following routines are
1007
- careful to use unsigned types where modulo arithmetic is required.
1008
- Failure to do so _will_ break on newer gcc. */
1009
+/*
1010
+ * Note that signed overflow is undefined in C. The following routines are
1011
+ * careful to use unsigned types where modulo arithmetic is required.
1012
+ * Failure to do so _will_ break on newer gcc.
1013
+ */
1014
1015
/* Signed saturating arithmetic. */
1016
1017
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b)
1018
return (a & mask) | (b & ~mask);
1019
}
1020
1021
-/* CRC helpers.
1022
+/*
1023
+ * CRC helpers.
1024
* The upper bytes of val (above the number specified by 'bytes') must have
1025
* been zeroed out by the caller.
1026
*/
1027
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(crc32c)(uint32_t acc, uint32_t val, uint32_t bytes)
1028
return crc32c(acc, buf, bytes) ^ 0xffffffff;
1029
}
1030
1031
-/* Return the exception level to which FP-disabled exceptions should
1032
+/*
1033
+ * Return the exception level to which FP-disabled exceptions should
1034
* be taken, or 0 if FP is enabled.
1035
*/
1036
int fp_exception_el(CPUARMState *env, int cur_el)
1037
@@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el)
1038
#ifndef CONFIG_USER_ONLY
1039
uint64_t hcr_el2;
1040
1041
- /* CPACR and the CPTR registers don't exist before v6, so FP is
1042
+ /*
1043
+ * CPACR and the CPTR registers don't exist before v6, so FP is
1044
* always accessible
1045
*/
1046
if (!arm_feature(env, ARM_FEATURE_V6)) {
1047
@@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el)
1048
1049
hcr_el2 = arm_hcr_el2_eff(env);
1050
1051
- /* The CPACR controls traps to EL1, or PL1 if we're 32 bit:
1052
+ /*
1053
+ * The CPACR controls traps to EL1, or PL1 if we're 32 bit:
1054
* 0, 2 : trap EL0 and EL1/PL1 accesses
1055
* 1 : trap only EL0 accesses
1056
* 3 : trap no accesses
178
--
1057
--
179
2.20.1
1058
2.25.1
180
181
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Fabiano Rosas <farosas@suse.de>
2
2
3
Create a function to compute the values of the TBFLAG_A32 bits
3
Fix the following:
4
that will be cached, and are used by all profiles.
5
4
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
ERROR: spaces required around that '|' (ctx:VxV)
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
ERROR: space required before the open parenthesis '('
8
Message-id: 20191018174431.1784-4-richard.henderson@linaro.org
7
ERROR: spaces required around that '+' (ctx:VxB)
8
ERROR: space prohibited between function name and open parenthesis '('
9
10
(the last two still have some occurrences in macros which I left
11
behind because it might impact readability)
12
13
Signed-off-by: Fabiano Rosas <farosas@suse.de>
14
Reviewed-by: Claudio Fontana <cfontana@suse.de>
15
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
16
Message-id: 20221213190537.511-3-farosas@suse.de
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
18
---
11
target/arm/helper.c | 16 +++++++++++-----
19
target/arm/helper.c | 42 +++++++++++++++++++++---------------------
12
1 file changed, 11 insertions(+), 5 deletions(-)
20
1 file changed, 21 insertions(+), 21 deletions(-)
13
21
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
22
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
index XXXXXXX..XXXXXXX 100644
23
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
24
--- a/target/arm/helper.c
17
+++ b/target/arm/helper.c
25
+++ b/target/arm/helper.c
18
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
26
@@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_list(gpointer key, gpointer opaque)
19
return flags;
27
uint32_t regidx = (uintptr_t)key;
28
const ARMCPRegInfo *ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
29
30
- if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) {
31
+ if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) {
32
cpu->cpreg_indexes[cpu->cpreg_array_len] = cpreg_to_kvm_id(regidx);
33
/* The value array need not be initialized at this point */
34
cpu->cpreg_array_len++;
35
@@ -XXX,XX +XXX,XX @@ static void count_cpreg(gpointer key, gpointer opaque)
36
37
ri = g_hash_table_lookup(cpu->cp_regs, key);
38
39
- if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) {
40
+ if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) {
41
cpu->cpreg_array_len++;
42
}
20
}
43
}
21
44
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = {
22
+static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el,
45
.resetfn = arm_cp_reset_ignore },
23
+ ARMMMUIdx mmu_idx, uint32_t flags)
46
{ .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64,
24
+{
47
.opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0,
25
+ flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env));
48
- .access = PL0_R|PL1_W,
26
+ flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env));
49
+ .access = PL0_R | PL1_W,
27
+
50
.fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el[0]),
28
+ return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
51
.resetvalue = 0},
29
+}
52
{ .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 3,
30
+
53
- .access = PL0_R|PL1_W,
31
static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
54
+ .access = PL0_R | PL1_W,
32
ARMMMUIdx mmu_idx)
55
.bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s),
33
{
56
offsetoflow32(CPUARMState, cp15.tpidruro_ns) },
34
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
57
.resetfn = arm_cp_reset_ignore },
35
ARMMMUIdx mmu_idx = arm_mmu_idx(env);
58
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = {
36
int current_el = arm_current_el(env);
59
.resetvalue = 0 },
37
int fp_el = fp_exception_el(env, current_el);
60
/* The cache ops themselves: these all NOP for QEMU */
38
- uint32_t flags = 0;
61
{ .name = "IICR", .cp = 15, .crm = 5, .opc1 = 0,
39
+ uint32_t flags;
62
- .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
40
63
+ .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT },
41
if (is_a64(env)) {
64
{ .name = "IDCR", .cp = 15, .crm = 6, .opc1 = 0,
42
*pc = env->pc;
65
- .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
43
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
66
+ .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT },
44
}
67
{ .name = "CDCR", .cp = 15, .crm = 12, .opc1 = 0,
45
} else {
68
- .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
46
*pc = env->regs[15];
69
+ .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT },
47
+ flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
70
{ .name = "PIR", .cp = 15, .crm = 12, .opc1 = 1,
48
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
71
- .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
49
flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len);
72
+ .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT },
50
flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride);
73
{ .name = "PDR", .cp = 15, .crm = 12, .opc1 = 2,
51
flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits);
74
- .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
52
- flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env));
75
+ .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT },
53
- flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env));
76
{ .name = "CIDCR", .cp = 15, .crm = 14, .opc1 = 0,
54
if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
77
- .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
55
|| arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
78
+ .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT },
56
flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
79
};
57
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
80
58
flags = FIELD_DP32(flags, TBFLAG_A32,
81
static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = {
59
XSCALE_CPAR, env->cp15.c15_cpar);
82
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
60
}
83
ARMCPRegInfo cbar = {
61
-
84
.name = "CBAR",
62
- flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags);
85
.cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0,
86
- .access = PL1_R|PL3_W, .resetvalue = cpu->reset_cbar,
87
+ .access = PL1_R | PL3_W, .resetvalue = cpu->reset_cbar,
88
.fieldoffset = offsetof(CPUARMState,
89
cp15.c15_config_base_address)
90
};
91
@@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode)
92
return;
93
94
if (old_mode == ARM_CPU_MODE_FIQ) {
95
- memcpy (env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t));
96
- memcpy (env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t));
97
+ memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t));
98
+ memcpy(env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t));
99
} else if (mode == ARM_CPU_MODE_FIQ) {
100
- memcpy (env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t));
101
- memcpy (env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t));
102
+ memcpy(env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t));
103
+ memcpy(env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t));
63
}
104
}
64
105
65
/* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
106
i = bank_number(old_mode);
107
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
108
RESULT(sum, n, 16); \
109
if (sum >= 0) \
110
ge |= 3 << (n * 2); \
111
- } while(0)
112
+ } while (0)
113
114
#define SARITH8(a, b, n, op) do { \
115
int32_t sum; \
116
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
117
RESULT(sum, n, 8); \
118
if (sum >= 0) \
119
ge |= 1 << n; \
120
- } while(0)
121
+ } while (0)
122
123
124
#define ADD16(a, b, n) SARITH16(a, b, n, +)
125
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
126
RESULT(sum, n, 16); \
127
if ((sum >> 16) == 1) \
128
ge |= 3 << (n * 2); \
129
- } while(0)
130
+ } while (0)
131
132
#define ADD8(a, b, n) do { \
133
uint32_t sum; \
134
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
135
RESULT(sum, n, 8); \
136
if ((sum >> 8) == 1) \
137
ge |= 1 << n; \
138
- } while(0)
139
+ } while (0)
140
141
#define SUB16(a, b, n) do { \
142
uint32_t sum; \
143
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
144
RESULT(sum, n, 16); \
145
if ((sum >> 16) == 0) \
146
ge |= 3 << (n * 2); \
147
- } while(0)
148
+ } while (0)
149
150
#define SUB8(a, b, n) do { \
151
uint32_t sum; \
152
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
153
RESULT(sum, n, 8); \
154
if ((sum >> 8) == 0) \
155
ge |= 1 << n; \
156
- } while(0)
157
+ } while (0)
158
159
#define PFX u
160
#define ARITH_GE
66
--
161
--
67
2.20.1
162
2.25.1
68
69
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Fabiano Rosas <farosas@suse.de>
2
2
3
Continue setting, but not relying upon, env->hflags.
3
Fix this:
4
ERROR: braces {} are necessary for all arms of this statement
4
5
5
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Signed-off-by: Fabiano Rosas <farosas@suse.de>
6
Message-id: 20191018174431.1784-20-richard.henderson@linaro.org
7
Reviewed-by: Claudio Fontana <cfontana@suse.de>
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
9
Message-id: 20221213190537.511-4-farosas@suse.de
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
11
---
10
target/arm/helper.c | 10 ++++++++++
12
target/arm/helper.c | 67 ++++++++++++++++++++++++++++-----------------
11
1 file changed, 10 insertions(+)
13
1 file changed, 42 insertions(+), 25 deletions(-)
12
14
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
diff --git a/target/arm/helper.c b/target/arm/helper.c
14
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/helper.c
17
--- a/target/arm/helper.c
16
+++ b/target/arm/helper.c
18
+++ b/target/arm/helper.c
17
@@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri,
19
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
18
/* ??? Lots of these bits are not implemented. */
20
env->CF = (val >> 29) & 1;
19
/* This may enable/disable the MMU, so do a TLB flush. */
21
env->VF = (val << 3) & 0x80000000;
20
tlb_flush(CPU(cpu));
22
}
21
+
23
- if (mask & CPSR_Q)
22
+ if (ri->type & ARM_CP_SUPPRESS_TB_END) {
24
+ if (mask & CPSR_Q) {
23
+ /*
25
env->QF = ((val & CPSR_Q) != 0);
24
+ * Normally we would always end the TB on an SCTLR write; see the
26
- if (mask & CPSR_T)
25
+ * comment in ARMCPRegInfo sctlr initialization below for why Xscale
27
+ }
26
+ * is special. Setting ARM_CP_SUPPRESS_TB_END also stops the rebuild
28
+ if (mask & CPSR_T) {
27
+ * of hflags from the translator, so do it here.
29
env->thumb = ((val & CPSR_T) != 0);
28
+ */
30
+ }
29
+ arm_rebuild_hflags(env);
31
if (mask & CPSR_IT_0_1) {
32
env->condexec_bits &= ~3;
33
env->condexec_bits |= (val >> 25) & 3;
34
@@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode)
35
int i;
36
37
old_mode = env->uncached_cpsr & CPSR_M;
38
- if (mode == old_mode)
39
+ if (mode == old_mode) {
40
return;
41
+ }
42
43
if (old_mode == ARM_CPU_MODE_FIQ) {
44
memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t));
45
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs)
46
new_mode = ARM_CPU_MODE_UND;
47
addr = 0x04;
48
mask = CPSR_I;
49
- if (env->thumb)
50
+ if (env->thumb) {
51
offset = 2;
52
- else
53
+ } else {
54
offset = 4;
55
+ }
56
break;
57
case EXCP_SWI:
58
new_mode = ARM_CPU_MODE_SVC;
59
@@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_sat(uint16_t a, uint16_t b)
60
61
res = a + b;
62
if (((res ^ a) & 0x8000) && !((a ^ b) & 0x8000)) {
63
- if (a & 0x8000)
64
+ if (a & 0x8000) {
65
res = 0x8000;
66
- else
67
+ } else {
68
res = 0x7fff;
69
+ }
70
}
71
return res;
72
}
73
@@ -XXX,XX +XXX,XX @@ static inline uint8_t add8_sat(uint8_t a, uint8_t b)
74
75
res = a + b;
76
if (((res ^ a) & 0x80) && !((a ^ b) & 0x80)) {
77
- if (a & 0x80)
78
+ if (a & 0x80) {
79
res = 0x80;
80
- else
81
+ } else {
82
res = 0x7f;
83
+ }
84
}
85
return res;
86
}
87
@@ -XXX,XX +XXX,XX @@ static inline uint16_t sub16_sat(uint16_t a, uint16_t b)
88
89
res = a - b;
90
if (((res ^ a) & 0x8000) && ((a ^ b) & 0x8000)) {
91
- if (a & 0x8000)
92
+ if (a & 0x8000) {
93
res = 0x8000;
94
- else
95
+ } else {
96
res = 0x7fff;
97
+ }
98
}
99
return res;
100
}
101
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_sat(uint8_t a, uint8_t b)
102
103
res = a - b;
104
if (((res ^ a) & 0x80) && ((a ^ b) & 0x80)) {
105
- if (a & 0x80)
106
+ if (a & 0x80) {
107
res = 0x80;
108
- else
109
+ } else {
110
res = 0x7f;
111
+ }
112
}
113
return res;
114
}
115
@@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_usat(uint16_t a, uint16_t b)
116
{
117
uint16_t res;
118
res = a + b;
119
- if (res < a)
120
+ if (res < a) {
121
res = 0xffff;
122
+ }
123
return res;
124
}
125
126
static inline uint16_t sub16_usat(uint16_t a, uint16_t b)
127
{
128
- if (a > b)
129
+ if (a > b) {
130
return a - b;
131
- else
132
+ } else {
133
return 0;
30
+ }
134
+ }
31
}
135
}
32
136
33
static CPAccessResult fpexc32_access(CPUARMState *env, const ARMCPRegInfo *ri,
137
static inline uint8_t add8_usat(uint8_t a, uint8_t b)
138
{
139
uint8_t res;
140
res = a + b;
141
- if (res < a)
142
+ if (res < a) {
143
res = 0xff;
144
+ }
145
return res;
146
}
147
148
static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
149
{
150
- if (a > b)
151
+ if (a > b) {
152
return a - b;
153
- else
154
+ } else {
155
return 0;
156
+ }
157
}
158
159
#define ADD16(a, b, n) RESULT(add16_usat(a, b), n, 16);
160
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
161
162
static inline uint8_t do_usad(uint8_t a, uint8_t b)
163
{
164
- if (a > b)
165
+ if (a > b) {
166
return a - b;
167
- else
168
+ } else {
169
return b - a;
170
+ }
171
}
172
173
/* Unsigned sum of absolute byte differences. */
174
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b)
175
uint32_t mask;
176
177
mask = 0;
178
- if (flags & 1)
179
+ if (flags & 1) {
180
mask |= 0xff;
181
- if (flags & 2)
182
+ }
183
+ if (flags & 2) {
184
mask |= 0xff00;
185
- if (flags & 4)
186
+ }
187
+ if (flags & 4) {
188
mask |= 0xff0000;
189
- if (flags & 8)
190
+ }
191
+ if (flags & 8) {
192
mask |= 0xff000000;
193
+ }
194
return (a & mask) | (b & ~mask);
195
}
196
34
--
197
--
35
2.20.1
198
2.25.1
36
37
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Fabiano Rosas <farosas@suse.de>
2
2
3
Continue setting, but not relying upon, env->hflags.
3
Signed-off-by: Fabiano Rosas <farosas@suse.de>
4
4
Reviewed-by: Claudio Fontana <cfontana@suse.de>
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20221213190537.511-5-farosas@suse.de
7
Message-id: 20191018174431.1784-21-richard.henderson@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
8
---
10
target/arm/m_helper.c | 6 ++++++
9
target/arm/m_helper.c | 16 ----------------
11
target/arm/translate.c | 5 ++++-
10
1 file changed, 16 deletions(-)
12
2 files changed, 10 insertions(+), 1 deletion(-)
13
11
14
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
12
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
15
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/m_helper.c
14
--- a/target/arm/m_helper.c
17
+++ b/target/arm/m_helper.c
15
+++ b/target/arm/m_helper.c
18
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest)
16
@@ -XXX,XX +XXX,XX @@
19
switch_v7m_security_state(env, dest & 1);
17
*/
20
env->thumb = 1;
18
21
env->regs[15] = dest & ~1;
19
#include "qemu/osdep.h"
22
+ arm_rebuild_hflags(env);
20
-#include "qemu/units.h"
23
}
21
-#include "target/arm/idau.h"
24
22
-#include "trace.h"
25
void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest)
23
#include "cpu.h"
26
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest)
24
#include "internals.h"
27
switch_v7m_security_state(env, 0);
25
-#include "exec/gdbstub.h"
28
env->thumb = 1;
26
#include "exec/helper-proto.h"
29
env->regs[15] = dest;
27
-#include "qemu/host-utils.h"
30
+ arm_rebuild_hflags(env);
28
#include "qemu/main-loop.h"
31
}
29
#include "qemu/bitops.h"
32
30
-#include "qemu/crc32c.h"
33
static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode,
31
-#include "qemu/qemu-print.h"
34
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
32
#include "qemu/log.h"
35
env->regs[14] = lr;
33
#include "exec/exec-all.h"
36
env->regs[15] = addr & 0xfffffffe;
34
-#include <zlib.h> /* For crc32 */
37
env->thumb = addr & 1;
35
-#include "semihosting/semihost.h"
38
+ arm_rebuild_hflags(env);
36
-#include "sysemu/cpus.h"
39
}
37
-#include "sysemu/kvm.h"
40
38
-#include "qemu/range.h"
41
static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr,
39
-#include "qapi/qapi-commands-machine-target.h"
42
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
40
-#include "qapi/error.h"
43
41
-#include "qemu/guest-random.h"
44
/* Otherwise, we have a successful exception exit. */
42
#ifdef CONFIG_TCG
45
arm_clear_exclusive(env);
43
-#include "arm_ldst.h"
46
+ arm_rebuild_hflags(env);
44
#include "exec/cpu_ldst.h"
47
qemu_log_mask(CPU_LOG_INT, "...successful exception return\n");
45
#include "semihosting/common-semi.h"
48
}
46
#endif
49
50
@@ -XXX,XX +XXX,XX @@ static bool do_v7m_function_return(ARMCPU *cpu)
51
xpsr_write(env, 0, XPSR_IT);
52
env->thumb = newpc & 1;
53
env->regs[15] = newpc & ~1;
54
+ arm_rebuild_hflags(env);
55
56
qemu_log_mask(CPU_LOG_INT, "...function return successful\n");
57
return true;
58
@@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu)
59
switch_v7m_security_state(env, true);
60
xpsr_write(env, 0, XPSR_IT);
61
env->regs[15] += 4;
62
+ arm_rebuild_hflags(env);
63
return true;
64
65
gen_invep:
66
diff --git a/target/arm/translate.c b/target/arm/translate.c
67
index XXXXXXX..XXXXXXX 100644
68
--- a/target/arm/translate.c
69
+++ b/target/arm/translate.c
70
@@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a)
71
72
static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a)
73
{
74
- TCGv_i32 addr, reg;
75
+ TCGv_i32 addr, reg, el;
76
77
if (!arm_dc_feature(s, ARM_FEATURE_M)) {
78
return false;
79
@@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a)
80
gen_helper_v7m_msr(cpu_env, addr, reg);
81
tcg_temp_free_i32(addr);
82
tcg_temp_free_i32(reg);
83
+ el = tcg_const_i32(s->current_el);
84
+ gen_helper_rebuild_hflags_m32(cpu_env, el);
85
+ tcg_temp_free_i32(el);
86
gen_lookup_tb(s);
87
return true;
88
}
89
--
47
--
90
2.20.1
48
2.25.1
91
92
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Fabiano Rosas <farosas@suse.de>
2
2
3
By performing this store early, we avoid having to save and restore
3
Signed-off-by: Fabiano Rosas <farosas@suse.de>
4
the register holding the address around any function calls.
4
Reviewed-by: Claudio Fontana <cfontana@suse.de>
5
5
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Message-id: 20221213190537.511-6-farosas@suse.de
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191018174431.1784-15-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
8
---
11
target/arm/helper.c | 2 +-
9
target/arm/helper.c | 7 -------
12
1 file changed, 1 insertion(+), 1 deletion(-)
10
1 file changed, 7 deletions(-)
13
11
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
12
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
14
--- a/target/arm/helper.c
17
+++ b/target/arm/helper.c
15
+++ b/target/arm/helper.c
18
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
16
@@ -XXX,XX +XXX,XX @@
19
{
17
*/
20
uint32_t flags, pstate_for_ss;
18
21
19
#include "qemu/osdep.h"
22
+ *cs_base = 0;
20
-#include "qemu/units.h"
23
flags = rebuild_hflags_internal(env);
21
#include "qemu/log.h"
24
22
#include "trace.h"
25
if (is_a64(env)) {
23
#include "cpu.h"
26
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
24
#include "internals.h"
27
}
25
#include "exec/helper-proto.h"
28
26
-#include "qemu/host-utils.h"
29
*pflags = flags;
27
#include "qemu/main-loop.h"
30
- *cs_base = 0;
28
#include "qemu/timer.h"
31
}
29
#include "qemu/bitops.h"
32
30
@@ -XXX,XX +XXX,XX @@
33
#ifdef TARGET_AARCH64
31
#include "exec/exec-all.h"
32
#include <zlib.h> /* For crc32 */
33
#include "hw/irq.h"
34
-#include "semihosting/semihost.h"
35
-#include "sysemu/cpus.h"
36
#include "sysemu/cpu-timers.h"
37
#include "sysemu/kvm.h"
38
-#include "qemu/range.h"
39
#include "qapi/qapi-commands-machine-target.h"
40
#include "qapi/error.h"
41
#include "qemu/guest-random.h"
42
#ifdef CONFIG_TCG
43
-#include "arm_ldst.h"
44
-#include "exec/cpu_ldst.h"
45
#include "semihosting/common-semi.h"
46
#endif
47
#include "cpregs.h"
34
--
48
--
35
2.20.1
49
2.25.1
36
37
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Claudio Fontana <cfontana@suse.de>
2
2
3
Begin setting, but not relying upon, env->hflags.
3
Remove some unused headers.
4
4
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
Signed-off-by: Claudio Fontana <cfontana@suse.de>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Acked-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191018174431.1784-17-richard.henderson@linaro.org
7
Reviewed-by: Claudio Fontana <cfontana@suse.de>
8
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
9
Signed-off-by: Fabiano Rosas <farosas@suse.de>
10
Message-id: 20221213190537.511-7-farosas@suse.de
11
[added back some includes that are still needed at this point]
12
Signed-off-by: Fabiano Rosas <farosas@suse.de>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
14
---
10
linux-user/syscall.c | 1 +
15
target/arm/cpu.c | 1 -
11
target/arm/cpu.c | 1 +
16
target/arm/cpu64.c | 6 ------
12
target/arm/helper-a64.c | 3 +++
17
2 files changed, 7 deletions(-)
13
target/arm/helper.c | 2 ++
14
target/arm/machine.c | 1 +
15
target/arm/op_helper.c | 1 +
16
6 files changed, 9 insertions(+)
17
18
18
diff --git a/linux-user/syscall.c b/linux-user/syscall.c
19
index XXXXXXX..XXXXXXX 100644
20
--- a/linux-user/syscall.c
21
+++ b/linux-user/syscall.c
22
@@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1,
23
aarch64_sve_narrow_vq(env, vq);
24
}
25
env->vfp.zcr_el[1] = vq - 1;
26
+ arm_rebuild_hflags(env);
27
ret = vq * 16;
28
}
29
return ret;
30
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
19
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
31
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
32
--- a/target/arm/cpu.c
21
--- a/target/arm/cpu.c
33
+++ b/target/arm/cpu.c
22
+++ b/target/arm/cpu.c
34
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s)
23
@@ -XXX,XX +XXX,XX @@
35
24
#include "target/arm/idau.h"
36
hw_breakpoint_update_all(cpu);
25
#include "qemu/module.h"
37
hw_watchpoint_update_all(cpu);
26
#include "qapi/error.h"
38
+ arm_rebuild_hflags(env);
27
-#include "qapi/visitor.h"
39
}
28
#include "cpu.h"
40
29
#ifdef CONFIG_TCG
41
bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
30
#include "hw/core/tcg-cpu-ops.h"
42
diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c
31
diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c
43
index XXXXXXX..XXXXXXX 100644
32
index XXXXXXX..XXXXXXX 100644
44
--- a/target/arm/helper-a64.c
33
--- a/target/arm/cpu64.c
45
+++ b/target/arm/helper-a64.c
34
+++ b/target/arm/cpu64.c
46
@@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc)
35
@@ -XXX,XX +XXX,XX @@
47
} else {
36
#include "qemu/osdep.h"
48
env->regs[15] = new_pc & ~0x3;
37
#include "qapi/error.h"
49
}
38
#include "cpu.h"
50
+ helper_rebuild_hflags_a32(env, new_el);
39
-#ifdef CONFIG_TCG
51
qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to "
40
-#include "hw/core/tcg-cpu-ops.h"
52
"AArch32 EL%d PC 0x%" PRIx32 "\n",
41
-#endif /* CONFIG_TCG */
53
cur_el, new_el, env->regs[15]);
42
#include "qemu/module.h"
54
@@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc)
43
-#if !defined(CONFIG_USER_ONLY)
55
}
44
-#include "hw/loader.h"
56
aarch64_restore_sp(env, new_el);
45
-#endif
57
env->pc = new_pc;
46
#include "sysemu/kvm.h"
58
+ helper_rebuild_hflags_a64(env, new_el);
47
#include "sysemu/hvf.h"
59
qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to "
48
#include "kvm_arm.h"
60
"AArch64 EL%d PC 0x%" PRIx64 "\n",
61
cur_el, new_el, env->pc);
62
}
63
+
64
/*
65
* Note that cur_el can never be 0. If new_el is 0, then
66
* el0_a64 is return_to_aa64, else el0_a64 is ignored.
67
diff --git a/target/arm/helper.c b/target/arm/helper.c
68
index XXXXXXX..XXXXXXX 100644
69
--- a/target/arm/helper.c
70
+++ b/target/arm/helper.c
71
@@ -XXX,XX +XXX,XX @@ static void take_aarch32_exception(CPUARMState *env, int new_mode,
72
env->regs[14] = env->regs[15] + offset;
73
}
74
env->regs[15] = newpc;
75
+ arm_rebuild_hflags(env);
76
}
77
78
static void arm_cpu_do_interrupt_aarch32_hyp(CPUState *cs)
79
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs)
80
pstate_write(env, PSTATE_DAIF | new_mode);
81
env->aarch64 = 1;
82
aarch64_restore_sp(env, new_el);
83
+ helper_rebuild_hflags_a64(env, new_el);
84
85
env->pc = addr;
86
87
diff --git a/target/arm/machine.c b/target/arm/machine.c
88
index XXXXXXX..XXXXXXX 100644
89
--- a/target/arm/machine.c
90
+++ b/target/arm/machine.c
91
@@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id)
92
if (!kvm_enabled()) {
93
pmu_op_finish(&cpu->env);
94
}
95
+ arm_rebuild_hflags(&cpu->env);
96
97
return 0;
98
}
99
diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c
100
index XXXXXXX..XXXXXXX 100644
101
--- a/target/arm/op_helper.c
102
+++ b/target/arm/op_helper.c
103
@@ -XXX,XX +XXX,XX @@ void HELPER(cpsr_write_eret)(CPUARMState *env, uint32_t val)
104
* state. Do the masking now.
105
*/
106
env->regs[15] &= (env->thumb ? ~1 : ~3);
107
+ arm_rebuild_hflags(env);
108
109
qemu_mutex_lock_iothread();
110
arm_call_el_change_hook(env_archcpu(env));
111
--
49
--
112
2.20.1
50
2.25.1
113
114
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
The SDRAM is incorrectly created in the SA1110 SoC.
3
The pointed MouseTransformInfo structure is accessed read-only.
4
Move its creation in the board code, this will later allow the
5
board to have the QOM ownership of the RAM.
6
4
5
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
7
Message-id: 20221220142520.24094-2-philmd@linaro.org
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
10
Message-id: 20191021190653.9511-4-philmd@redhat.com
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
9
---
13
hw/arm/strongarm.h | 4 +---
10
include/hw/input/tsc2xxx.h | 4 ++--
14
hw/arm/collie.c | 8 ++++++--
11
hw/input/tsc2005.c | 2 +-
15
hw/arm/strongarm.c | 7 +------
12
hw/input/tsc210x.c | 3 +--
16
3 files changed, 8 insertions(+), 11 deletions(-)
13
3 files changed, 4 insertions(+), 5 deletions(-)
17
14
18
diff --git a/hw/arm/strongarm.h b/hw/arm/strongarm.h
15
diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h
19
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
20
--- a/hw/arm/strongarm.h
17
--- a/include/hw/input/tsc2xxx.h
21
+++ b/hw/arm/strongarm.h
18
+++ b/include/hw/input/tsc2xxx.h
22
@@ -XXX,XX +XXX,XX @@ enum {
19
@@ -XXX,XX +XXX,XX @@ uWireSlave *tsc2102_init(qemu_irq pint);
23
20
uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav);
24
typedef struct {
21
I2SCodec *tsc210x_codec(uWireSlave *chip);
25
ARMCPU *cpu;
22
uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len);
26
- MemoryRegion sdram;
23
-void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info);
27
DeviceState *pic;
24
+void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info);
28
DeviceState *gpio;
25
void tsc210x_key_event(uWireSlave *chip, int key, int down);
29
DeviceState *ppc;
26
30
@@ -XXX,XX +XXX,XX @@ typedef struct {
27
/* tsc2005.c */
31
SSIBus *ssp_bus;
28
void *tsc2005_init(qemu_irq pintdav);
32
} StrongARMState;
29
uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len);
33
30
-void tsc2005_set_transform(void *opaque, MouseTransformInfo *info);
34
-StrongARMState *sa1110_init(MemoryRegion *sysmem,
31
+void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info);
35
- unsigned int sdram_size, const char *rev);
36
+StrongARMState *sa1110_init(const char *cpu_type);
37
32
38
#endif
33
#endif
39
diff --git a/hw/arm/collie.c b/hw/arm/collie.c
34
diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c
40
index XXXXXXX..XXXXXXX 100644
35
index XXXXXXX..XXXXXXX 100644
41
--- a/hw/arm/collie.c
36
--- a/hw/input/tsc2005.c
42
+++ b/hw/arm/collie.c
37
+++ b/hw/input/tsc2005.c
43
@@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine)
38
@@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav)
39
* from the touchscreen. Assuming 12-bit precision was used during
40
* tslib calibration.
41
*/
42
-void tsc2005_set_transform(void *opaque, MouseTransformInfo *info)
43
+void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info)
44
{
44
{
45
StrongARMState *s;
45
TSC2005State *s = (TSC2005State *) opaque;
46
DriveInfo *dinfo;
46
47
- MemoryRegion *sysmem = get_system_memory();
47
diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c
48
+ MemoryRegion *sdram = g_new(MemoryRegion, 1);
49
50
- s = sa1110_init(sysmem, collie_binfo.ram_size, machine->cpu_type);
51
+ s = sa1110_init(machine->cpu_type);
52
+
53
+ memory_region_allocate_system_memory(sdram, NULL, "strongarm.sdram",
54
+ collie_binfo.ram_size);
55
+ memory_region_add_subregion(get_system_memory(), SA_SDCS0, sdram);
56
57
dinfo = drive_get(IF_PFLASH, 0, 0);
58
pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000,
59
diff --git a/hw/arm/strongarm.c b/hw/arm/strongarm.c
60
index XXXXXXX..XXXXXXX 100644
48
index XXXXXXX..XXXXXXX 100644
61
--- a/hw/arm/strongarm.c
49
--- a/hw/input/tsc210x.c
62
+++ b/hw/arm/strongarm.c
50
+++ b/hw/input/tsc210x.c
63
@@ -XXX,XX +XXX,XX @@ static const TypeInfo strongarm_ssp_info = {
51
@@ -XXX,XX +XXX,XX @@ I2SCodec *tsc210x_codec(uWireSlave *chip)
64
};
52
* from the touchscreen. Assuming 12-bit precision was used during
65
53
* tslib calibration.
66
/* Main CPU functions */
54
*/
67
-StrongARMState *sa1110_init(MemoryRegion *sysmem,
55
-void tsc210x_set_transform(uWireSlave *chip,
68
- unsigned int sdram_size, const char *cpu_type)
56
- MouseTransformInfo *info)
69
+StrongARMState *sa1110_init(const char *cpu_type)
57
+void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info)
70
{
58
{
71
StrongARMState *s;
59
TSC210xState *s = (TSC210xState *) chip->opaque;
72
int i;
60
#if 0
73
@@ -XXX,XX +XXX,XX @@ StrongARMState *sa1110_init(MemoryRegion *sysmem,
74
75
s->cpu = ARM_CPU(cpu_create(cpu_type));
76
77
- memory_region_allocate_system_memory(&s->sdram, NULL, "strongarm.sdram",
78
- sdram_size);
79
- memory_region_add_subregion(sysmem, SA_SDCS0, &s->sdram);
80
-
81
s->pic = sysbus_create_varargs("strongarm_pic", 0x90050000,
82
qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ),
83
qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ),
84
--
61
--
85
2.20.1
62
2.25.1
86
63
87
64
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
This functions are given the mode and el state of the cpu
3
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
4
and writes the computed value to env->hflags.
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
5
Message-id: 20221220142520.24094-3-philmd@linaro.org
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191018174431.1784-16-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
7
---
11
target/arm/helper.h | 4 ++++
8
hw/arm/nseries.c | 18 +++++++++---------
12
target/arm/helper.c | 24 ++++++++++++++++++++++++
9
1 file changed, 9 insertions(+), 9 deletions(-)
13
2 files changed, 28 insertions(+)
14
10
15
diff --git a/target/arm/helper.h b/target/arm/helper.h
11
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
16
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/helper.h
13
--- a/hw/arm/nseries.c
18
+++ b/target/arm/helper.h
14
+++ b/hw/arm/nseries.c
19
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(msr_banked, void, env, i32, i32, i32)
15
@@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s)
20
DEF_HELPER_2(get_user_reg, i32, env, i32)
21
DEF_HELPER_3(set_user_reg, void, env, i32, i32)
22
23
+DEF_HELPER_FLAGS_2(rebuild_hflags_m32, TCG_CALL_NO_RWG, void, env, int)
24
+DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int)
25
+DEF_HELPER_FLAGS_2(rebuild_hflags_a64, TCG_CALL_NO_RWG, void, env, int)
26
+
27
DEF_HELPER_1(vfp_get_fpscr, i32, env)
28
DEF_HELPER_2(vfp_set_fpscr, void, env, i32)
29
30
diff --git a/target/arm/helper.c b/target/arm/helper.c
31
index XXXXXXX..XXXXXXX 100644
32
--- a/target/arm/helper.c
33
+++ b/target/arm/helper.c
34
@@ -XXX,XX +XXX,XX @@ void arm_rebuild_hflags(CPUARMState *env)
35
env->hflags = rebuild_hflags_internal(env);
36
}
16
}
37
17
38
+void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el)
18
/* Touchscreen and keypad controller */
39
+{
19
-static MouseTransformInfo n800_pointercal = {
40
+ int fp_el = fp_exception_el(env, el);
20
+static const MouseTransformInfo n800_pointercal = {
41
+ ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
21
.x = 800,
42
+
22
.y = 480,
43
+ env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx);
23
.a = { 14560, -68, -3455208, -39, -9621, 35152972, 65536 },
44
+}
24
};
45
+
25
46
+void HELPER(rebuild_hflags_a32)(CPUARMState *env, int el)
26
-static MouseTransformInfo n810_pointercal = {
47
+{
27
+static const MouseTransformInfo n810_pointercal = {
48
+ int fp_el = fp_exception_el(env, el);
28
.x = 800,
49
+ ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
29
.y = 480,
50
+
30
.a = { 15041, 148, -4731056, 171, -10238, 35933380, 65536 },
51
+ env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx);
31
@@ -XXX,XX +XXX,XX @@ static void n810_key_event(void *opaque, int keycode)
52
+}
32
53
+
33
#define M    0
54
+void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el)
34
55
+{
35
-static int n810_keys[0x80] = {
56
+ int fp_el = fp_exception_el(env, el);
36
+static const int n810_keys[0x80] = {
57
+ ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
37
[0x01] = 16,    /* Q */
58
+
38
[0x02] = 37,    /* K */
59
+ env->hflags = rebuild_hflags_a64(env, el, fp_el, mmu_idx);
39
[0x03] = 24,    /* O */
60
+}
40
@@ -XXX,XX +XXX,XX @@ static void n8x0_usb_setup(struct n800_s *s)
61
+
41
/* Setup done before the main bootloader starts by some early setup code
62
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
42
* - used when we want to run the main bootloader in emulation. This
63
target_ulong *cs_base, uint32_t *pflags)
43
* isn't documented. */
44
-static uint32_t n800_pinout[104] = {
45
+static const uint32_t n800_pinout[104] = {
46
0x080f00d8, 0x00d40808, 0x03080808, 0x080800d0,
47
0x00dc0808, 0x0b0f0f00, 0x080800b4, 0x00c00808,
48
0x08080808, 0x180800c4, 0x00b80000, 0x08080808,
49
@@ -XXX,XX +XXX,XX @@ static void n8x0_boot_init(void *opaque)
50
#define OMAP_TAG_CBUS        0x4e03
51
#define OMAP_TAG_EM_ASIC_BB5    0x4e04
52
53
-static struct omap_gpiosw_info_s {
54
+static const struct omap_gpiosw_info_s {
55
const char *name;
56
int line;
57
int type;
58
@@ -XXX,XX +XXX,XX @@ static struct omap_gpiosw_info_s {
59
{ NULL }
60
};
61
62
-static struct omap_partition_info_s {
63
+static const struct omap_partition_info_s {
64
uint32_t offset;
65
uint32_t size;
66
int mask;
67
@@ -XXX,XX +XXX,XX @@ static struct omap_partition_info_s {
68
{ 0, 0, 0, NULL }
69
};
70
71
-static uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR };
72
+static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR };
73
74
static int n8x0_atag_setup(void *p, int model)
64
{
75
{
76
uint8_t *b;
77
uint16_t *w;
78
uint32_t *l;
79
- struct omap_gpiosw_info_s *gpiosw;
80
- struct omap_partition_info_s *partition;
81
+ const struct omap_gpiosw_info_s *gpiosw;
82
+ const struct omap_partition_info_s *partition;
83
const char *tag;
84
85
w = p;
65
--
86
--
66
2.20.1
87
2.25.1
67
88
68
89
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
The SDRAM is incorrectly created in the OMAP2420 SoC.
3
Silent when compiling with -Wextra:
4
Move its creation in the board code, this will later allow the
5
board to have the QOM ownership of the RAM.
6
4
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
../hw/arm/nseries.c:1081:12: warning: missing field 'line' initializer [-Wmissing-field-initializers]
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
{ NULL }
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
7
^
10
Message-id: 20191021190653.9511-5-philmd@redhat.com
8
9
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
10
Message-id: 20221220142520.24094-4-philmd@linaro.org
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
13
---
13
include/hw/arm/omap.h | 4 +---
14
hw/arm/nseries.c | 10 ++++------
14
hw/arm/nseries.c | 10 +++++++---
15
1 file changed, 4 insertions(+), 6 deletions(-)
15
hw/arm/omap2.c | 13 +++++--------
16
3 files changed, 13 insertions(+), 14 deletions(-)
17
16
18
diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h
19
index XXXXXXX..XXXXXXX 100644
20
--- a/include/hw/arm/omap.h
21
+++ b/include/hw/arm/omap.h
22
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s {
23
MemoryRegion tap_iomem;
24
MemoryRegion imif_ram;
25
MemoryRegion emiff_ram;
26
- MemoryRegion sdram;
27
MemoryRegion sram;
28
29
struct omap_dma_port_if_s {
30
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
31
const char *core);
32
33
/* omap2.c */
34
-struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
35
- unsigned long sdram_size,
36
+struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram,
37
const char *core);
38
39
uint32_t omap_badwidth_read8(void *opaque, hwaddr addr);
40
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
17
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
41
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
42
--- a/hw/arm/nseries.c
19
--- a/hw/arm/nseries.c
43
+++ b/hw/arm/nseries.c
20
+++ b/hw/arm/nseries.c
44
@@ -XXX,XX +XXX,XX @@
21
@@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s {
45
22
"headphone", N8X0_HEADPHONE_GPIO,
46
/* Nokia N8x0 support */
23
OMAP_GPIOSW_TYPE_CONNECTION | OMAP_GPIOSW_INVERTED,
47
struct n800_s {
24
},
48
+ MemoryRegion sdram;
25
- { NULL }
49
struct omap_mpu_state_s *mpu;
26
+ { /* end of list */ }
50
27
}, n810_gpiosw_info[] = {
51
struct rfbi_chip_s blizzard;
28
{
52
@@ -XXX,XX +XXX,XX @@ static int n810_atag_setup(const struct arm_boot_info *info, void *p)
29
"gps_reset", N810_GPS_RESET_GPIO,
53
static void n8x0_init(MachineState *machine,
30
@@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s {
54
struct arm_boot_info *binfo, int model)
31
"slide", N810_SLIDE_GPIO,
55
{
32
OMAP_GPIOSW_TYPE_COVER | OMAP_GPIOSW_INVERTED,
56
- MemoryRegion *sysmem = get_system_memory();
33
},
57
struct n800_s *s = (struct n800_s *) g_malloc0(sizeof(*s));
34
- { NULL }
58
- int sdram_size = binfo->ram_size;
35
+ { /* end of list */ }
59
+ uint64_t sdram_size = binfo->ram_size;
60
61
- s->mpu = omap2420_mpu_init(sysmem, sdram_size, machine->cpu_type);
62
+ memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram",
63
+ sdram_size);
64
+ memory_region_add_subregion(get_system_memory(), OMAP2_Q2_BASE, &s->sdram);
65
+
66
+ s->mpu = omap2420_mpu_init(&s->sdram, machine->cpu_type);
67
68
/* Setup peripherals
69
*
70
diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c
71
index XXXXXXX..XXXXXXX 100644
72
--- a/hw/arm/omap2.c
73
+++ b/hw/arm/omap2.c
74
@@ -XXX,XX +XXX,XX @@
75
#include "qemu/error-report.h"
76
#include "qapi/error.h"
77
#include "cpu.h"
78
+#include "exec/address-spaces.h"
79
#include "sysemu/blockdev.h"
80
#include "sysemu/qtest.h"
81
#include "sysemu/reset.h"
82
@@ -XXX,XX +XXX,XX @@ static const struct dma_irq_map omap2_dma_irq_map[] = {
83
{ 0, OMAP_INT_24XX_SDMA_IRQ3 },
84
};
36
};
85
37
86
-struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
38
static const struct omap_partition_info_s {
87
- unsigned long sdram_size,
39
@@ -XXX,XX +XXX,XX @@ static const struct omap_partition_info_s {
88
+struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram,
40
{ 0x00080000, 0x00200000, 0x0, "kernel" },
89
const char *cpu_type)
41
{ 0x00280000, 0x00200000, 0x3, "initfs" },
90
{
42
{ 0x00480000, 0x0fb80000, 0x3, "rootfs" },
91
struct omap_mpu_state_s *s = g_new0(struct omap_mpu_state_s, 1);
43
-
92
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
44
- { 0, 0, 0, NULL }
93
int i;
45
+ { /* end of list */ }
94
SysBusDevice *busdev;
46
}, n810_part_info[] = {
95
struct omap_target_agent_s *ta;
47
{ 0x00000000, 0x00020000, 0x3, "bootloader" },
96
+ MemoryRegion *sysmem = get_system_memory();
48
{ 0x00020000, 0x00060000, 0x0, "config" },
97
49
{ 0x00080000, 0x00220000, 0x0, "kernel" },
98
/* Core */
50
{ 0x002a0000, 0x00400000, 0x0, "initfs" },
99
s->mpu_model = omap2420;
51
{ 0x006a0000, 0x0f960000, 0x0, "rootfs" },
100
s->cpu = ARM_CPU(cpu_create(cpu_type));
52
-
101
- s->sdram_size = sdram_size;
53
- { 0, 0, 0, NULL }
102
s->sram_size = OMAP242X_SRAM_SIZE;
54
+ { /* end of list */ }
103
55
};
104
s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0);
56
105
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
57
static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR };
106
omap_clk_init(s);
107
108
/* Memory-mapped stuff */
109
- memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram",
110
- s->sdram_size);
111
- memory_region_add_subregion(sysmem, OMAP2_Q2_BASE, &s->sdram);
112
memory_region_init_ram(&s->sram, NULL, "omap2.sram", s->sram_size,
113
&error_fatal);
114
memory_region_add_subregion(sysmem, OMAP2_SRAM_BASE, &s->sram);
115
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
116
s->port->addr_valid = omap2_validate_addr;
117
118
/* Register SDRAM and SRAM ports for fast DMA transfers. */
119
- soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sdram),
120
- OMAP2_Q2_BASE, s->sdram_size);
121
+ soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(sdram),
122
+ OMAP2_Q2_BASE, memory_region_size(sdram));
123
soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sram),
124
OMAP2_SRAM_BASE, s->sram_size);
125
126
--
58
--
127
2.20.1
59
2.25.1
128
60
129
61
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Zhuojia Shen <chaosdefinition@hotmail.com>
2
2
3
This is the payoff.
3
In CPUID registers exposed to userspace, some registers were missing
4
4
and some fields were not exposed. This patch aligns exposed ID
5
From perf record -g data of ubuntu 18 boot and shutdown:
5
registers and their fields with what the upstream kernel currently
6
6
exposes.
7
BEFORE:
7
8
8
Specifically, the following new ID registers/fields are exposed to
9
- 23.02% 2.82% qemu-system-aar [.] helper_lookup_tb_ptr
9
userspace:
10
- 20.22% helper_lookup_tb_ptr
10
11
+ 10.05% tb_htable_lookup
11
ID_AA64PFR1_EL1.BT: bits 3-0
12
- 9.13% cpu_get_tb_cpu_state
12
ID_AA64PFR1_EL1.MTE: bits 11-8
13
3.20% aa64_va_parameters_both
13
ID_AA64PFR1_EL1.SME: bits 27-24
14
0.55% fp_exception_el
14
15
15
ID_AA64ZFR0_EL1.SVEver: bits 3-0
16
- 11.66% 4.74% qemu-system-aar [.] cpu_get_tb_cpu_state
16
ID_AA64ZFR0_EL1.AES: bits 7-4
17
- 6.96% cpu_get_tb_cpu_state
17
ID_AA64ZFR0_EL1.BitPerm: bits 19-16
18
3.63% aa64_va_parameters_both
18
ID_AA64ZFR0_EL1.BF16: bits 23-20
19
0.60% fp_exception_el
19
ID_AA64ZFR0_EL1.SHA3: bits 35-32
20
0.53% sve_exception_el
20
ID_AA64ZFR0_EL1.SM4: bits 43-40
21
21
ID_AA64ZFR0_EL1.I8MM: bits 47-44
22
AFTER:
22
ID_AA64ZFR0_EL1.F32MM: bits 55-52
23
23
ID_AA64ZFR0_EL1.F64MM: bits 59-56
24
- 16.40% 3.40% qemu-system-aar [.] helper_lookup_tb_ptr
24
25
- 13.03% helper_lookup_tb_ptr
25
ID_AA64SMFR0_EL1.F32F32: bit 32
26
+ 11.19% tb_htable_lookup
26
ID_AA64SMFR0_EL1.B16F32: bit 34
27
0.55% cpu_get_tb_cpu_state
27
ID_AA64SMFR0_EL1.F16F32: bit 35
28
28
ID_AA64SMFR0_EL1.I8I32: bits 39-36
29
0.98% 0.71% qemu-system-aar [.] cpu_get_tb_cpu_state
29
ID_AA64SMFR0_EL1.F64F64: bit 48
30
30
ID_AA64SMFR0_EL1.I16I64: bits 55-52
31
0.87% 0.24% qemu-system-aar [.] rebuild_hflags_a64
31
ID_AA64SMFR0_EL1.FA64: bit 63
32
32
33
Before, helper_lookup_tb_ptr is the second hottest function in the
33
ID_AA64MMFR0_EL1.ECV: bits 63-60
34
application, consuming almost a quarter of the runtime. Within the
34
35
entire execution, cpu_get_tb_cpu_state consumes about 12%.
35
ID_AA64MMFR1_EL1.AFP: bits 47-44
36
36
37
After, helper_lookup_tb_ptr has dropped to the fourth hottest function,
37
ID_AA64MMFR2_EL1.AT: bits 35-32
38
with consumption dropping to a sixth of the runtime. Within the
38
39
entire execution, cpu_get_tb_cpu_state has dropped below 1%, and the
39
ID_AA64ISAR0_EL1.RNDR: bits 63-60
40
supporting function to rebuild hflags also consumes about 1%.
40
41
41
ID_AA64ISAR1_EL1.FRINTTS: bits 35-32
42
Assertions are retained for --enable-debug-tcg.
42
ID_AA64ISAR1_EL1.BF16: bits 47-44
43
43
ID_AA64ISAR1_EL1.DGH: bits 51-48
44
Tested-by: Alex Bennée <alex.bennee@linaro.org>
44
ID_AA64ISAR1_EL1.I8MM: bits 55-52
45
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
45
46
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
46
ID_AA64ISAR2_EL1.WFxT: bits 3-0
47
Message-id: 20191018174431.1784-23-richard.henderson@linaro.org
47
ID_AA64ISAR2_EL1.RPRES: bits 7-4
48
ID_AA64ISAR2_EL1.GPA3: bits 11-8
49
ID_AA64ISAR2_EL1.APA3: bits 15-12
50
51
The code is also refactored to use symbolic names for ID register fields
52
for better readability and maintainability.
53
54
The test case in tests/tcg/aarch64/sysregs.c is also updated to match
55
the intended behavior.
56
57
Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com>
58
Message-id: DS7PR12MB6309FB585E10772928F14271ACE79@DS7PR12MB6309.namprd12.prod.outlook.com
59
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
60
[PMM: use Sn_n_Cn_Cn_n syntax to work with older assemblers
61
that don't recognize id_aa64isar2_el1 and id_aa64mmfr2_el1]
48
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
62
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
49
---
63
---
50
target/arm/helper.c | 9 ++++++---
64
target/arm/helper.c | 96 +++++++++++++++++++++++++------
51
1 file changed, 6 insertions(+), 3 deletions(-)
65
tests/tcg/aarch64/sysregs.c | 24 ++++++--
66
tests/tcg/aarch64/Makefile.target | 7 ++-
67
3 files changed, 103 insertions(+), 24 deletions(-)
52
68
53
diff --git a/target/arm/helper.c b/target/arm/helper.c
69
diff --git a/target/arm/helper.c b/target/arm/helper.c
54
index XXXXXXX..XXXXXXX 100644
70
index XXXXXXX..XXXXXXX 100644
55
--- a/target/arm/helper.c
71
--- a/target/arm/helper.c
56
+++ b/target/arm/helper.c
72
+++ b/target/arm/helper.c
57
@@ -XXX,XX +XXX,XX @@ void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el)
73
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
58
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
74
#ifdef CONFIG_USER_ONLY
59
target_ulong *cs_base, uint32_t *pflags)
75
static const ARMCPRegUserSpaceInfo v8_user_idregs[] = {
60
{
76
{ .name = "ID_AA64PFR0_EL1",
61
- uint32_t flags, pstate_for_ss;
77
- .exported_bits = 0x000f000f00ff0000,
62
+ uint32_t flags = env->hflags;
78
- .fixed_bits = 0x0000000000000011 },
63
+ uint32_t pstate_for_ss;
79
+ .exported_bits = R_ID_AA64PFR0_FP_MASK |
64
80
+ R_ID_AA64PFR0_ADVSIMD_MASK |
65
*cs_base = 0;
81
+ R_ID_AA64PFR0_SVE_MASK |
66
- flags = rebuild_hflags_internal(env);
82
+ R_ID_AA64PFR0_DIT_MASK,
67
+#ifdef CONFIG_DEBUG_TCG
83
+ .fixed_bits = (0x1u << R_ID_AA64PFR0_EL0_SHIFT) |
68
+ assert(flags == rebuild_hflags_internal(env));
84
+ (0x1u << R_ID_AA64PFR0_EL1_SHIFT) },
85
{ .name = "ID_AA64PFR1_EL1",
86
- .exported_bits = 0x00000000000000f0 },
87
+ .exported_bits = R_ID_AA64PFR1_BT_MASK |
88
+ R_ID_AA64PFR1_SSBS_MASK |
89
+ R_ID_AA64PFR1_MTE_MASK |
90
+ R_ID_AA64PFR1_SME_MASK },
91
{ .name = "ID_AA64PFR*_EL1_RESERVED",
92
- .is_glob = true },
93
- { .name = "ID_AA64ZFR0_EL1" },
94
+ .is_glob = true },
95
+ { .name = "ID_AA64ZFR0_EL1",
96
+ .exported_bits = R_ID_AA64ZFR0_SVEVER_MASK |
97
+ R_ID_AA64ZFR0_AES_MASK |
98
+ R_ID_AA64ZFR0_BITPERM_MASK |
99
+ R_ID_AA64ZFR0_BFLOAT16_MASK |
100
+ R_ID_AA64ZFR0_SHA3_MASK |
101
+ R_ID_AA64ZFR0_SM4_MASK |
102
+ R_ID_AA64ZFR0_I8MM_MASK |
103
+ R_ID_AA64ZFR0_F32MM_MASK |
104
+ R_ID_AA64ZFR0_F64MM_MASK },
105
+ { .name = "ID_AA64SMFR0_EL1",
106
+ .exported_bits = R_ID_AA64SMFR0_F32F32_MASK |
107
+ R_ID_AA64SMFR0_B16F32_MASK |
108
+ R_ID_AA64SMFR0_F16F32_MASK |
109
+ R_ID_AA64SMFR0_I8I32_MASK |
110
+ R_ID_AA64SMFR0_F64F64_MASK |
111
+ R_ID_AA64SMFR0_I16I64_MASK |
112
+ R_ID_AA64SMFR0_FA64_MASK },
113
{ .name = "ID_AA64MMFR0_EL1",
114
- .fixed_bits = 0x00000000ff000000 },
115
- { .name = "ID_AA64MMFR1_EL1" },
116
+ .exported_bits = R_ID_AA64MMFR0_ECV_MASK,
117
+ .fixed_bits = (0xfu << R_ID_AA64MMFR0_TGRAN64_SHIFT) |
118
+ (0xfu << R_ID_AA64MMFR0_TGRAN4_SHIFT) },
119
+ { .name = "ID_AA64MMFR1_EL1",
120
+ .exported_bits = R_ID_AA64MMFR1_AFP_MASK },
121
+ { .name = "ID_AA64MMFR2_EL1",
122
+ .exported_bits = R_ID_AA64MMFR2_AT_MASK },
123
{ .name = "ID_AA64MMFR*_EL1_RESERVED",
124
- .is_glob = true },
125
+ .is_glob = true },
126
{ .name = "ID_AA64DFR0_EL1",
127
- .fixed_bits = 0x0000000000000006 },
128
- { .name = "ID_AA64DFR1_EL1" },
129
+ .fixed_bits = (0x6u << R_ID_AA64DFR0_DEBUGVER_SHIFT) },
130
+ { .name = "ID_AA64DFR1_EL1" },
131
{ .name = "ID_AA64DFR*_EL1_RESERVED",
132
- .is_glob = true },
133
+ .is_glob = true },
134
{ .name = "ID_AA64AFR*",
135
- .is_glob = true },
136
+ .is_glob = true },
137
{ .name = "ID_AA64ISAR0_EL1",
138
- .exported_bits = 0x00fffffff0fffff0 },
139
+ .exported_bits = R_ID_AA64ISAR0_AES_MASK |
140
+ R_ID_AA64ISAR0_SHA1_MASK |
141
+ R_ID_AA64ISAR0_SHA2_MASK |
142
+ R_ID_AA64ISAR0_CRC32_MASK |
143
+ R_ID_AA64ISAR0_ATOMIC_MASK |
144
+ R_ID_AA64ISAR0_RDM_MASK |
145
+ R_ID_AA64ISAR0_SHA3_MASK |
146
+ R_ID_AA64ISAR0_SM3_MASK |
147
+ R_ID_AA64ISAR0_SM4_MASK |
148
+ R_ID_AA64ISAR0_DP_MASK |
149
+ R_ID_AA64ISAR0_FHM_MASK |
150
+ R_ID_AA64ISAR0_TS_MASK |
151
+ R_ID_AA64ISAR0_RNDR_MASK },
152
{ .name = "ID_AA64ISAR1_EL1",
153
- .exported_bits = 0x000000f0ffffffff },
154
+ .exported_bits = R_ID_AA64ISAR1_DPB_MASK |
155
+ R_ID_AA64ISAR1_APA_MASK |
156
+ R_ID_AA64ISAR1_API_MASK |
157
+ R_ID_AA64ISAR1_JSCVT_MASK |
158
+ R_ID_AA64ISAR1_FCMA_MASK |
159
+ R_ID_AA64ISAR1_LRCPC_MASK |
160
+ R_ID_AA64ISAR1_GPA_MASK |
161
+ R_ID_AA64ISAR1_GPI_MASK |
162
+ R_ID_AA64ISAR1_FRINTTS_MASK |
163
+ R_ID_AA64ISAR1_SB_MASK |
164
+ R_ID_AA64ISAR1_BF16_MASK |
165
+ R_ID_AA64ISAR1_DGH_MASK |
166
+ R_ID_AA64ISAR1_I8MM_MASK },
167
+ { .name = "ID_AA64ISAR2_EL1",
168
+ .exported_bits = R_ID_AA64ISAR2_WFXT_MASK |
169
+ R_ID_AA64ISAR2_RPRES_MASK |
170
+ R_ID_AA64ISAR2_GPA3_MASK |
171
+ R_ID_AA64ISAR2_APA3_MASK },
172
{ .name = "ID_AA64ISAR*_EL1_RESERVED",
173
- .is_glob = true },
174
+ .is_glob = true },
175
};
176
modify_arm_cp_regs(v8_idregs, v8_user_idregs);
177
#endif
178
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
179
#ifdef CONFIG_USER_ONLY
180
static const ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = {
181
{ .name = "MIDR_EL1",
182
- .exported_bits = 0x00000000ffffffff },
183
- { .name = "REVIDR_EL1" },
184
+ .exported_bits = R_MIDR_EL1_REVISION_MASK |
185
+ R_MIDR_EL1_PARTNUM_MASK |
186
+ R_MIDR_EL1_ARCHITECTURE_MASK |
187
+ R_MIDR_EL1_VARIANT_MASK |
188
+ R_MIDR_EL1_IMPLEMENTER_MASK },
189
+ { .name = "REVIDR_EL1" },
190
};
191
modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo);
192
#endif
193
diff --git a/tests/tcg/aarch64/sysregs.c b/tests/tcg/aarch64/sysregs.c
194
index XXXXXXX..XXXXXXX 100644
195
--- a/tests/tcg/aarch64/sysregs.c
196
+++ b/tests/tcg/aarch64/sysregs.c
197
@@ -XXX,XX +XXX,XX @@
198
#define HWCAP_CPUID (1 << 11)
199
#endif
200
201
+/*
202
+ * Older assemblers don't recognize newer system register names,
203
+ * but we can still access them by the Sn_n_Cn_Cn_n syntax.
204
+ */
205
+#define SYS_ID_AA64ISAR2_EL1 S3_0_C0_C6_2
206
+#define SYS_ID_AA64MMFR2_EL1 S3_0_C0_C7_2
207
+
208
int failed_bit_count;
209
210
/* Read and print system register `id' value */
211
@@ -XXX,XX +XXX,XX @@ int main(void)
212
* minimum valid fields - for the purposes of this check allowed
213
* to have non-zero values.
214
*/
215
- get_cpu_reg_check_mask(id_aa64isar0_el1, _m(00ff,ffff,f0ff,fff0));
216
- get_cpu_reg_check_mask(id_aa64isar1_el1, _m(0000,00f0,ffff,ffff));
217
+ get_cpu_reg_check_mask(id_aa64isar0_el1, _m(f0ff,ffff,f0ff,fff0));
218
+ get_cpu_reg_check_mask(id_aa64isar1_el1, _m(00ff,f0ff,ffff,ffff));
219
+ get_cpu_reg_check_mask(SYS_ID_AA64ISAR2_EL1, _m(0000,0000,0000,ffff));
220
/* TGran4 & TGran64 as pegged to -1 */
221
- get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(0000,0000,ff00,0000));
222
- get_cpu_reg_check_zero(id_aa64mmfr1_el1);
223
+ get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(f000,0000,ff00,0000));
224
+ get_cpu_reg_check_mask(id_aa64mmfr1_el1, _m(0000,f000,0000,0000));
225
+ get_cpu_reg_check_mask(SYS_ID_AA64MMFR2_EL1, _m(0000,000f,0000,0000));
226
/* EL1/EL0 reported as AA64 only */
227
get_cpu_reg_check_mask(id_aa64pfr0_el1, _m(000f,000f,00ff,0011));
228
- get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0000,00f0));
229
+ get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0f00,0fff));
230
/* all hidden, DebugVer fixed to 0x6 (ARMv8 debug architecture) */
231
get_cpu_reg_check_mask(id_aa64dfr0_el1, _m(0000,0000,0000,0006));
232
get_cpu_reg_check_zero(id_aa64dfr1_el1);
233
- get_cpu_reg_check_zero(id_aa64zfr0_el1);
234
+ get_cpu_reg_check_mask(id_aa64zfr0_el1, _m(0ff0,ff0f,00ff,00ff));
235
+#ifdef HAS_ARMV9_SME
236
+ get_cpu_reg_check_mask(id_aa64smfr0_el1, _m(80f1,00fd,0000,0000));
69
+#endif
237
+#endif
70
238
71
- if (is_a64(env)) {
239
get_cpu_reg_check_zero(id_aa64afr0_el1);
72
+ if (FIELD_EX32(flags, TBFLAG_ANY, AARCH64_STATE)) {
240
get_cpu_reg_check_zero(id_aa64afr1_el1);
73
*pc = env->pc;
241
diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target
74
if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
242
index XXXXXXX..XXXXXXX 100644
75
flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype);
243
--- a/tests/tcg/aarch64/Makefile.target
244
+++ b/tests/tcg/aarch64/Makefile.target
245
@@ -XXX,XX +XXX,XX @@ config-cc.mak: Makefile
246
     $(call cc-option,-march=armv8.1-a+sve2, CROSS_CC_HAS_SVE2); \
247
     $(call cc-option,-march=armv8.3-a, CROSS_CC_HAS_ARMV8_3); \
248
     $(call cc-option,-mbranch-protection=standard, CROSS_CC_HAS_ARMV8_BTI); \
249
-     $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE)) 3> config-cc.mak
250
+     $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE); \
251
+     $(call cc-option,-march=armv9-a+sme, CROSS_CC_HAS_ARMV9_SME)) 3> config-cc.mak
252
-include config-cc.mak
253
254
# Pauth Tests
255
@@ -XXX,XX +XXX,XX @@ endif
256
ifneq ($(CROSS_CC_HAS_SVE),)
257
# System Registers Tests
258
AARCH64_TESTS += sysregs
259
+ifneq ($(CROSS_CC_HAS_ARMV9_SME),)
260
+sysregs: CFLAGS+=-march=armv9-a+sme -DHAS_ARMV9_SME
261
+else
262
sysregs: CFLAGS+=-march=armv8.1-a+sve
263
+endif
264
265
# SVE ioctl test
266
AARCH64_TESTS += sve-ioctls
76
--
267
--
77
2.20.1
268
2.25.1
78
79
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
The Exynos SoC has specific SDHCI registers. Use the s3c SDHCI
3
This function is not used anywhere outside this file,
4
model which handle these specific registers.
4
so we can make the function "static void".
5
5
6
This silents the following "SDHC ... not implemented" warnings so
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
we can focus on the important registers missing:
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
8
Reviewed-by: Eric Auger <eric.auger@redhat.com>
9
$ qemu-system-arm ... -d unimp \
9
Message-id: 20221216214924.4711-2-philmd@linaro.org
10
-append "... root=/dev/mmcblk0 rootfstype=ext4 rw rootwait" \
11
-drive file=linux-build-test/rootfs/arm/rootfs-armv5.ext2,if=sd,format=raw
12
[...]
13
[ 25.744858] sdhci: Secure Digital Host Controller Interface driver
14
[ 25.745862] sdhci: Copyright(c) Pierre Ossman
15
[ 25.783188] s3c-sdhci 12530000.sdhci: clock source 2: mmc_busclk.2 (12000000 Hz)
16
SDHC rd_4b @0x80 not implemented
17
SDHC wr_4b @0x80 <- 0x00000020 not implemented
18
SDHC wr_4b @0x8c <- 0x00030000 not implemented
19
SDHC rd_4b @0x80 not implemented
20
SDHC wr_4b @0x80 <- 0xc0004100 not implemented
21
SDHC wr_4b @0x84 <- 0x80808080 not implemented
22
[ 26.013318] mmc0: SDHCI controller on samsung-hsmmc [12530000.sdhci] using ADMA
23
[ 26.032318] Synopsys Designware Multimedia Card Interface Driver
24
[ 42.024885] Waiting for root device /dev/mmcblk0...
25
26
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
27
Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org>
28
Message-id: 20191005154748.21718-5-f4bug@amsat.org
29
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
30
---
11
---
31
hw/arm/exynos4210.c | 2 +-
12
include/hw/arm/smmu-common.h | 3 ---
32
1 file changed, 1 insertion(+), 1 deletion(-)
13
hw/arm/smmu-common.c | 2 +-
14
2 files changed, 1 insertion(+), 4 deletions(-)
33
15
34
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
16
diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h
35
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
36
--- a/hw/arm/exynos4210.c
18
--- a/include/hw/arm/smmu-common.h
37
+++ b/hw/arm/exynos4210.c
19
+++ b/include/hw/arm/smmu-common.h
38
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
20
@@ -XXX,XX +XXX,XX @@ void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova,
39
* public datasheet which is very similar (implementing
21
/* Unmap the range of all the notifiers registered to any IOMMU mr */
40
* MMC Specification Version 4.0 being the only difference noted)
22
void smmu_inv_notifiers_all(SMMUState *s);
41
*/
23
42
- dev = qdev_create(NULL, TYPE_SYSBUS_SDHCI);
24
-/* Unmap the range of all the notifiers registered to @mr */
43
+ dev = qdev_create(NULL, TYPE_S3C_SDHCI);
25
-void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr);
44
qdev_prop_set_uint64(dev, "capareg", EXYNOS4210_SDHCI_CAPABILITIES);
26
-
45
qdev_init_nofail(dev);
27
#endif /* HW_ARM_SMMU_COMMON_H */
28
diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c
29
index XXXXXXX..XXXXXXX 100644
30
--- a/hw/arm/smmu-common.c
31
+++ b/hw/arm/smmu-common.c
32
@@ -XXX,XX +XXX,XX @@ static void smmu_unmap_notifier_range(IOMMUNotifier *n)
33
}
34
35
/* Unmap all notifiers attached to @mr */
36
-inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr)
37
+static void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr)
38
{
39
IOMMUNotifier *n;
46
40
47
--
41
--
48
2.20.1
42
2.25.1
49
43
50
44
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Continue setting, but not relying upon, env->hflags.
3
When using Clang ("Apple clang version 14.0.0 (clang-1400.0.29.202)")
4
and building with -Wall we get:
4
5
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
hw/arm/smmu-common.c:173:33: warning: static function 'smmu_hash_remove_by_asid_iova' is used in an inline function with external linkage [-Wstatic-in-inline]
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
hw/arm/smmu-common.h:170:1: note: use 'static' to give inline function 'smmu_iotlb_inv_iova' internal linkage
7
Message-id: 20191018174431.1784-19-richard.henderson@linaro.org
8
void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova,
9
^
10
static
11
12
None of our code base require / use inlined functions with external
13
linkage. Some places use internal inlining in the hot path. These
14
two functions are certainly not in any hot path and don't justify
15
any inlining, so these are likely oversights rather than intentional.
16
17
Reported-by: Stefan Weil <sw@weilnetz.de>
18
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
20
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
21
Reviewed-by: Eric Auger <eric.auger@redhat.com>
22
Message-id: 20221216214924.4711-3-philmd@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
23
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
24
---
10
target/arm/op_helper.c | 3 +++
25
hw/arm/smmu-common.c | 13 ++++++-------
11
1 file changed, 3 insertions(+)
26
1 file changed, 6 insertions(+), 7 deletions(-)
12
27
13
diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c
28
diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c
14
index XXXXXXX..XXXXXXX 100644
29
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/op_helper.c
30
--- a/hw/arm/smmu-common.c
16
+++ b/target/arm/op_helper.c
31
+++ b/hw/arm/smmu-common.c
17
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(usat16)(CPUARMState *env, uint32_t x, uint32_t shift)
32
@@ -XXX,XX +XXX,XX @@ void smmu_iotlb_insert(SMMUState *bs, SMMUTransCfg *cfg, SMMUTLBEntry *new)
18
void HELPER(setend)(CPUARMState *env)
33
g_hash_table_insert(bs->iotlb, key, new);
34
}
35
36
-inline void smmu_iotlb_inv_all(SMMUState *s)
37
+void smmu_iotlb_inv_all(SMMUState *s)
19
{
38
{
20
env->uncached_cpsr ^= CPSR_E;
39
trace_smmu_iotlb_inv_all();
21
+ arm_rebuild_hflags(env);
40
g_hash_table_remove_all(s->iotlb);
41
@@ -XXX,XX +XXX,XX @@ static gboolean smmu_hash_remove_by_asid_iova(gpointer key, gpointer value,
42
((entry->iova & ~info->mask) == info->iova);
22
}
43
}
23
44
24
/* Function checks whether WFx (WFI/WFE) instructions are set up to be trapped.
45
-inline void
25
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(cpsr_read)(CPUARMState *env)
46
-smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova,
26
void HELPER(cpsr_write)(CPUARMState *env, uint32_t val, uint32_t mask)
47
- uint8_t tg, uint64_t num_pages, uint8_t ttl)
48
+void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova,
49
+ uint8_t tg, uint64_t num_pages, uint8_t ttl)
27
{
50
{
28
cpsr_write(env, val, mask, CPSRWriteByInstr);
51
/* if tg is not set we use 4KB range invalidation */
29
+ /* TODO: Not all cpsr bits are relevant to hflags. */
52
uint8_t granule = tg ? tg * 2 + 10 : 12;
30
+ arm_rebuild_hflags(env);
53
@@ -XXX,XX +XXX,XX @@ smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova,
54
&info);
31
}
55
}
32
56
33
/* Write the CPSR for a 32-bit exception return */
57
-inline void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid)
58
+void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid)
59
{
60
trace_smmu_iotlb_inv_asid(asid);
61
g_hash_table_foreach_remove(s->iotlb, smmu_hash_remove_by_asid, &asid);
62
@@ -XXX,XX +XXX,XX @@ error:
63
*
64
* return 0 on success
65
*/
66
-inline int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm,
67
- SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info)
68
+int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm,
69
+ SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info)
70
{
71
if (!cfg->aa64) {
72
/*
34
--
73
--
35
2.20.1
74
2.25.1
36
75
37
76
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
The SDRAM is incorrectly created in the OMAP310 SoC.
3
So far the GPT timers were unable to raise IRQs to the processor.
4
Move its creation in the board code, this will later allow the
5
board to have the QOM ownership of the RAM.
6
4
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
10
Message-id: 20191021190653.9511-6-philmd@redhat.com
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
8
---
13
include/hw/arm/omap.h | 6 ++----
9
include/hw/arm/fsl-imx7.h | 5 +++++
14
hw/arm/omap1.c | 12 +++++-------
10
hw/arm/fsl-imx7.c | 10 ++++++++++
15
hw/arm/omap_sx1.c | 8 ++++++--
11
2 files changed, 15 insertions(+)
16
hw/arm/palm.c | 8 ++++++--
17
4 files changed, 19 insertions(+), 15 deletions(-)
18
12
19
diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h
13
diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h
20
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
21
--- a/include/hw/arm/omap.h
15
--- a/include/hw/arm/fsl-imx7.h
22
+++ b/include/hw/arm/omap.h
16
+++ b/include/hw/arm/fsl-imx7.h
23
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s {
17
@@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs {
24
MemoryRegion mpui_io_iomem;
18
FSL_IMX7_USB2_IRQ = 42,
25
MemoryRegion tap_iomem;
19
FSL_IMX7_USB3_IRQ = 40,
26
MemoryRegion imif_ram;
20
27
- MemoryRegion emiff_ram;
21
+ FSL_IMX7_GPT1_IRQ = 55,
28
MemoryRegion sram;
22
+ FSL_IMX7_GPT2_IRQ = 54,
29
23
+ FSL_IMX7_GPT3_IRQ = 53,
30
struct omap_dma_port_if_s {
24
+ FSL_IMX7_GPT4_IRQ = 52,
31
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s {
25
+
32
hwaddr addr);
26
FSL_IMX7_WDOG1_IRQ = 78,
33
} port[__omap_dma_port_last];
27
FSL_IMX7_WDOG2_IRQ = 79,
34
28
FSL_IMX7_WDOG3_IRQ = 10,
35
- unsigned long sdram_size;
29
diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c
36
+ uint64_t sdram_size;
37
unsigned long sram_size;
38
39
/* MPUI-TIPB peripherals */
40
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s {
41
};
42
43
/* omap1.c */
44
-struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
45
- unsigned long sdram_size,
46
+struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *sdram,
47
const char *core);
48
49
/* omap2.c */
50
diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c
51
index XXXXXXX..XXXXXXX 100644
30
index XXXXXXX..XXXXXXX 100644
52
--- a/hw/arm/omap1.c
31
--- a/hw/arm/fsl-imx7.c
53
+++ b/hw/arm/omap1.c
32
+++ b/hw/arm/fsl-imx7.c
54
@@ -XXX,XX +XXX,XX @@
33
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
55
#include "qapi/error.h"
34
FSL_IMX7_GPT4_ADDR,
56
#include "qemu-common.h"
35
};
57
#include "cpu.h"
36
58
+#include "exec/address-spaces.h"
37
+ static const int FSL_IMX7_GPTn_IRQ[FSL_IMX7_NUM_GPTS] = {
59
#include "hw/boards.h"
38
+ FSL_IMX7_GPT1_IRQ,
60
#include "hw/hw.h"
39
+ FSL_IMX7_GPT2_IRQ,
61
#include "hw/irq.h"
40
+ FSL_IMX7_GPT3_IRQ,
62
@@ -XXX,XX +XXX,XX @@ static int omap_validate_tipb_mpui_addr(struct omap_mpu_state_s *s,
41
+ FSL_IMX7_GPT4_IRQ,
63
return range_covers_byte(0xe1010000, 0xe1020004 - 0xe1010000, addr);
42
+ };
64
}
43
+
65
44
s->gpt[i].ccm = IMX_CCM(&s->ccm);
66
-struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
45
sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), &error_abort);
67
- unsigned long sdram_size,
46
sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]);
68
+struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *dram,
47
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0,
69
const char *cpu_type)
48
+ qdev_get_gpio_in(DEVICE(&s->a7mpcore),
70
{
49
+ FSL_IMX7_GPTn_IRQ[i]));
71
int i;
72
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
73
qemu_irq dma_irqs[6];
74
DriveInfo *dinfo;
75
SysBusDevice *busdev;
76
+ MemoryRegion *system_memory = get_system_memory();
77
78
/* Core */
79
s->mpu_model = omap310;
80
s->cpu = ARM_CPU(cpu_create(cpu_type));
81
- s->sdram_size = sdram_size;
82
+ s->sdram_size = memory_region_size(dram);
83
s->sram_size = OMAP15XX_SRAM_SIZE;
84
85
s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0);
86
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
87
omap_clk_init(s);
88
89
/* Memory-mapped stuff */
90
- memory_region_allocate_system_memory(&s->emiff_ram, NULL, "omap1.dram",
91
- s->sdram_size);
92
- memory_region_add_subregion(system_memory, OMAP_EMIFF_BASE, &s->emiff_ram);
93
memory_region_init_ram(&s->imif_ram, NULL, "omap1.sram", s->sram_size,
94
&error_fatal);
95
memory_region_add_subregion(system_memory, OMAP_IMIF_BASE, &s->imif_ram);
96
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
97
s->port[tipb_mpui].addr_valid = omap_validate_tipb_mpui_addr;
98
99
/* Register SDRAM and SRAM DMA ports for fast transfers. */
100
- soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->emiff_ram),
101
+ soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(dram),
102
OMAP_EMIFF_BASE, s->sdram_size);
103
soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->imif_ram),
104
OMAP_IMIF_BASE, s->sram_size);
105
diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c
106
index XXXXXXX..XXXXXXX 100644
107
--- a/hw/arm/omap_sx1.c
108
+++ b/hw/arm/omap_sx1.c
109
@@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version)
110
{
111
struct omap_mpu_state_s *mpu;
112
MemoryRegion *address_space = get_system_memory();
113
+ MemoryRegion *dram = g_new(MemoryRegion, 1);
114
MemoryRegion *flash = g_new(MemoryRegion, 1);
115
MemoryRegion *cs = g_new(MemoryRegion, 4);
116
static uint32_t cs0val = 0x00213090;
117
@@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version)
118
flash_size = flash2_size;
119
}
50
}
120
51
121
- mpu = omap310_mpu_init(address_space, sx1_binfo.ram_size,
52
for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) {
122
- machine->cpu_type);
123
+ memory_region_allocate_system_memory(dram, NULL, "omap1.dram",
124
+ sx1_binfo.ram_size);
125
+ memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, dram);
126
+
127
+ mpu = omap310_mpu_init(dram, machine->cpu_type);
128
129
/* External Flash (EMIFS) */
130
memory_region_init_ram(flash, NULL, "omap_sx1.flash0-0", flash_size,
131
diff --git a/hw/arm/palm.c b/hw/arm/palm.c
132
index XXXXXXX..XXXXXXX 100644
133
--- a/hw/arm/palm.c
134
+++ b/hw/arm/palm.c
135
@@ -XXX,XX +XXX,XX @@ static void palmte_init(MachineState *machine)
136
MemoryRegion *address_space_mem = get_system_memory();
137
struct omap_mpu_state_s *mpu;
138
int flash_size = 0x00800000;
139
- int sdram_size = palmte_binfo.ram_size;
140
static uint32_t cs0val = 0xffffffff;
141
static uint32_t cs1val = 0x0000e1a0;
142
static uint32_t cs2val = 0x0000e1a0;
143
static uint32_t cs3val = 0xe1a0e1a0;
144
int rom_size, rom_loaded = 0;
145
+ MemoryRegion *dram = g_new(MemoryRegion, 1);
146
MemoryRegion *flash = g_new(MemoryRegion, 1);
147
MemoryRegion *cs = g_new(MemoryRegion, 4);
148
149
- mpu = omap310_mpu_init(address_space_mem, sdram_size, machine->cpu_type);
150
+ memory_region_allocate_system_memory(dram, NULL, "omap1.dram",
151
+ palmte_binfo.ram_size);
152
+ memory_region_add_subregion(address_space_mem, OMAP_EMIFF_BASE, dram);
153
+
154
+ mpu = omap310_mpu_init(dram, machine->cpu_type);
155
156
/* External Flash (EMIFS) */
157
memory_region_init_ram(flash, NULL, "palmte.flash", flash_size,
158
--
53
--
159
2.20.1
54
2.25.1
160
161
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
The Linux kernel access few S3C-specific registers [1] to set some
3
CCM derived clocks will have to be added later.
4
clock. We don't care about this part for device emulation [2]. Add
5
a dummy device to properly ignore these accesses, so we can focus
6
on the important registers missing.
7
4
8
[1] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c-regs.h?h=cc014f3
5
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
9
[2] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c.c?h=v5.3#n263
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
11
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
12
Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org>
13
Message-id: 20191005154748.21718-4-f4bug@amsat.org
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
---
8
---
16
include/hw/sd/sdhci.h | 2 ++
9
hw/misc/imx7_ccm.c | 49 +++++++++++++++++++++++++++++++++++++---------
17
hw/sd/sdhci.c | 65 +++++++++++++++++++++++++++++++++++++++++++
10
1 file changed, 40 insertions(+), 9 deletions(-)
18
2 files changed, 67 insertions(+)
19
11
20
diff --git a/include/hw/sd/sdhci.h b/include/hw/sd/sdhci.h
12
diff --git a/hw/misc/imx7_ccm.c b/hw/misc/imx7_ccm.c
21
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
22
--- a/include/hw/sd/sdhci.h
14
--- a/hw/misc/imx7_ccm.c
23
+++ b/include/hw/sd/sdhci.h
15
+++ b/hw/misc/imx7_ccm.c
24
@@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState {
16
@@ -XXX,XX +XXX,XX @@
25
17
#include "hw/misc/imx7_ccm.h"
26
#define TYPE_IMX_USDHC "imx-usdhc"
18
#include "migration/vmstate.h"
27
19
28
+#define TYPE_S3C_SDHCI "s3c-sdhci"
20
+#include "trace.h"
29
+
21
+
30
#endif /* SDHCI_H */
22
+#define CKIH_FREQ 24000000 /* 24MHz crystal input */
31
diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c
32
index XXXXXXX..XXXXXXX 100644
33
--- a/hw/sd/sdhci.c
34
+++ b/hw/sd/sdhci.c
35
@@ -XXX,XX +XXX,XX @@ static const TypeInfo imx_usdhc_info = {
36
.instance_init = imx_usdhc_init,
37
};
38
39
+/* --- qdev Samsung s3c --- */
40
+
23
+
41
+#define S3C_SDHCI_CONTROL2 0x80
24
static void imx7_analog_reset(DeviceState *dev)
42
+#define S3C_SDHCI_CONTROL3 0x84
25
{
43
+#define S3C_SDHCI_CONTROL4 0x8c
26
IMX7AnalogState *s = IMX7_ANALOG(dev);
27
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx7_ccm = {
28
static uint32_t imx7_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock)
29
{
30
/*
31
- * This function is "consumed" by GPT emulation code, however on
32
- * i.MX7 each GPT block can have their own clock root. This means
33
- * that this functions needs somehow to know requester's identity
34
- * and the way to pass it: be it via additional IMXClk constants
35
- * or by adding another argument to this method needs to be
36
- * figured out
37
+ * This function is "consumed" by GPT emulation code. Some clocks
38
+ * have fixed frequencies and we can provide requested frequency
39
+ * easily. However for CCM provided clocks (like IPG) each GPT
40
+ * timer can have its own clock root.
41
+ * This means we need additionnal information when calling this
42
+ * function to know the requester's identity.
43
*/
44
- qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Not implemented\n",
45
- TYPE_IMX7_CCM, __func__);
46
- return 0;
47
+ uint32_t freq = 0;
44
+
48
+
45
+static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
49
+ switch (clock) {
46
+{
50
+ case CLK_NONE:
47
+ uint64_t ret;
51
+ break;
48
+
52
+ case CLK_32k:
49
+ switch (offset) {
53
+ freq = CKIL_FREQ;
50
+ case S3C_SDHCI_CONTROL2:
54
+ break;
51
+ case S3C_SDHCI_CONTROL3:
55
+ case CLK_HIGH:
52
+ case S3C_SDHCI_CONTROL4:
56
+ freq = CKIH_FREQ;
53
+ /* ignore */
57
+ break;
54
+ ret = 0;
58
+ case CLK_IPG:
59
+ case CLK_IPG_HIGH:
60
+ /*
61
+ * For now we don't have a way to figure out the device this
62
+ * function is called for. Until then the IPG derived clocks
63
+ * are left unimplemented.
64
+ */
65
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Clock %d Not implemented\n",
66
+ TYPE_IMX7_CCM, __func__, clock);
55
+ break;
67
+ break;
56
+ default:
68
+ default:
57
+ ret = sdhci_read(opaque, offset, size);
69
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n",
70
+ TYPE_IMX7_CCM, __func__, clock);
58
+ break;
71
+ break;
59
+ }
72
+ }
60
+
73
+
61
+ return ret;
74
+ trace_ccm_clock_freq(clock, freq);
62
+}
63
+
75
+
64
+static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
76
+ return freq;
65
+ unsigned size)
66
+{
67
+ switch (offset) {
68
+ case S3C_SDHCI_CONTROL2:
69
+ case S3C_SDHCI_CONTROL3:
70
+ case S3C_SDHCI_CONTROL4:
71
+ /* ignore */
72
+ break;
73
+ default:
74
+ sdhci_write(opaque, offset, val, size);
75
+ break;
76
+ }
77
+}
78
+
79
+static const MemoryRegionOps sdhci_s3c_mmio_ops = {
80
+ .read = sdhci_s3c_read,
81
+ .write = sdhci_s3c_write,
82
+ .valid = {
83
+ .min_access_size = 1,
84
+ .max_access_size = 4,
85
+ .unaligned = false
86
+ },
87
+ .endianness = DEVICE_LITTLE_ENDIAN,
88
+};
89
+
90
+static void sdhci_s3c_init(Object *obj)
91
+{
92
+ SDHCIState *s = SYSBUS_SDHCI(obj);
93
+
94
+ s->io_ops = &sdhci_s3c_mmio_ops;
95
+}
96
+
97
+static const TypeInfo sdhci_s3c_info = {
98
+ .name = TYPE_S3C_SDHCI ,
99
+ .parent = TYPE_SYSBUS_SDHCI,
100
+ .instance_init = sdhci_s3c_init,
101
+};
102
+
103
static void sdhci_register_types(void)
104
{
105
type_register_static(&sdhci_sysbus_info);
106
type_register_static(&sdhci_bus_info);
107
type_register_static(&imx_usdhc_info);
108
+ type_register_static(&sdhci_s3c_info);
109
}
77
}
110
78
111
type_init(sdhci_register_types)
79
static void imx7_ccm_class_init(ObjectClass *klass, void *data)
112
--
80
--
113
2.20.1
81
2.25.1
114
115
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
Define the board with 1 GiB of RAM but some boards can have up to 2
3
The i.MX6UL doesn't support CLK_HIGH ou CLK_HIGH_DIV clock source.
4
GiB.
5
4
6
Signed-off-by: Cédric Le Goater <clg@kaod.org>
5
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
7
Reviewed-by: Joel Stanley <joel@jms.id.au>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Message-id: 20191016090745.15334-1-clg@kaod.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
8
---
11
include/hw/arm/aspeed.h | 1 +
9
include/hw/timer/imx_gpt.h | 1 +
12
hw/arm/aspeed.c | 23 +++++++++++++++++++++++
10
hw/arm/fsl-imx6ul.c | 2 +-
13
2 files changed, 24 insertions(+)
11
hw/misc/imx6ul_ccm.c | 6 ------
12
hw/timer/imx_gpt.c | 25 +++++++++++++++++++++++++
13
4 files changed, 27 insertions(+), 7 deletions(-)
14
14
15
diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h
15
diff --git a/include/hw/timer/imx_gpt.h b/include/hw/timer/imx_gpt.h
16
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
17
--- a/include/hw/arm/aspeed.h
17
--- a/include/hw/timer/imx_gpt.h
18
+++ b/include/hw/arm/aspeed.h
18
+++ b/include/hw/timer/imx_gpt.h
19
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardConfig {
19
@@ -XXX,XX +XXX,XX @@
20
const char *desc;
20
#define TYPE_IMX25_GPT "imx25.gpt"
21
const char *soc_name;
21
#define TYPE_IMX31_GPT "imx31.gpt"
22
uint32_t hw_strap1;
22
#define TYPE_IMX6_GPT "imx6.gpt"
23
+ uint32_t hw_strap2;
23
+#define TYPE_IMX6UL_GPT "imx6ul.gpt"
24
const char *fmc_model;
24
#define TYPE_IMX7_GPT "imx7.gpt"
25
const char *spi_model;
25
26
uint32_t num_cs;
26
#define TYPE_IMX_GPT TYPE_IMX25_GPT
27
diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c
27
diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c
28
index XXXXXXX..XXXXXXX 100644
28
index XXXXXXX..XXXXXXX 100644
29
--- a/hw/arm/aspeed.c
29
--- a/hw/arm/fsl-imx6ul.c
30
+++ b/hw/arm/aspeed.c
30
+++ b/hw/arm/fsl-imx6ul.c
31
@@ -XXX,XX +XXX,XX @@ struct AspeedBoardState {
31
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj)
32
/* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */
32
*/
33
#define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1
33
for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) {
34
34
snprintf(name, NAME_SIZE, "gpt%d", i);
35
+/* AST2600 evb hardware value */
35
- object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX7_GPT);
36
+#define AST2600_EVB_HW_STRAP1 0x000000C0
36
+ object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX6UL_GPT);
37
+#define AST2600_EVB_HW_STRAP2 0x00000003
37
}
38
39
/*
40
diff --git a/hw/misc/imx6ul_ccm.c b/hw/misc/imx6ul_ccm.c
41
index XXXXXXX..XXXXXXX 100644
42
--- a/hw/misc/imx6ul_ccm.c
43
+++ b/hw/misc/imx6ul_ccm.c
44
@@ -XXX,XX +XXX,XX @@ static uint32_t imx6ul_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock)
45
case CLK_32k:
46
freq = CKIL_FREQ;
47
break;
48
- case CLK_HIGH:
49
- freq = CKIH_FREQ;
50
- break;
51
- case CLK_HIGH_DIV:
52
- freq = CKIH_FREQ / 8;
53
- break;
54
default:
55
qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n",
56
TYPE_IMX6UL_CCM, __func__, clock);
57
diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c
58
index XXXXXXX..XXXXXXX 100644
59
--- a/hw/timer/imx_gpt.c
60
+++ b/hw/timer/imx_gpt.c
61
@@ -XXX,XX +XXX,XX @@ static const IMXClk imx6_gpt_clocks[] = {
62
CLK_HIGH, /* 111 reference clock */
63
};
64
65
+static const IMXClk imx6ul_gpt_clocks[] = {
66
+ CLK_NONE, /* 000 No clock source */
67
+ CLK_IPG, /* 001 ipg_clk, 532MHz*/
68
+ CLK_IPG_HIGH, /* 010 ipg_clk_highfreq */
69
+ CLK_EXT, /* 011 External clock */
70
+ CLK_32k, /* 100 ipg_clk_32k */
71
+ CLK_NONE, /* 101 not defined */
72
+ CLK_NONE, /* 110 not defined */
73
+ CLK_NONE, /* 111 not defined */
74
+};
38
+
75
+
39
/*
76
static const IMXClk imx7_gpt_clocks[] = {
40
* The max ram region is for firmwares that scan the address space
77
CLK_NONE, /* 000 No clock source */
41
* with load/store to guess how much RAM the SoC has.
78
CLK_IPG, /* 001 ipg_clk, 532MHz*/
42
@@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine,
79
@@ -XXX,XX +XXX,XX @@ static void imx6_gpt_init(Object *obj)
43
&error_abort);
80
s->clocks = imx6_gpt_clocks;
44
object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap1, "hw-strap1",
45
&error_abort);
46
+ object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap2, "hw-strap2",
47
+ &error_abort);
48
object_property_set_int(OBJECT(&bmc->soc), cfg->num_cs, "num-cs",
49
&error_abort);
50
object_property_set_int(OBJECT(&bmc->soc), machine->smp.cpus, "num-cpus",
51
@@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc)
52
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32);
53
}
81
}
54
82
55
+static void ast2600_evb_i2c_init(AspeedBoardState *bmc)
83
+static void imx6ul_gpt_init(Object *obj)
56
+{
84
+{
57
+ /* Start with some devices on our I2C busses */
85
+ IMXGPTState *s = IMX_GPT(obj);
58
+ ast2500_evb_i2c_init(bmc);
86
+
87
+ s->clocks = imx6ul_gpt_clocks;
59
+}
88
+}
60
+
89
+
61
static void romulus_bmc_i2c_init(AspeedBoardState *bmc)
90
static void imx7_gpt_init(Object *obj)
62
{
91
{
63
AspeedSoCState *soc = &bmc->soc;
92
IMXGPTState *s = IMX_GPT(obj);
64
@@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = {
93
@@ -XXX,XX +XXX,XX @@ static const TypeInfo imx6_gpt_info = {
65
.num_cs = 2,
94
.instance_init = imx6_gpt_init,
66
.i2c_init = witherspoon_bmc_i2c_init,
67
.ram = 512 * MiB,
68
+ }, {
69
+ .name = MACHINE_TYPE_NAME("ast2600-evb"),
70
+ .desc = "Aspeed AST2600 EVB (Cortex A7)",
71
+ .soc_name = "ast2600-a0",
72
+ .hw_strap1 = AST2600_EVB_HW_STRAP1,
73
+ .hw_strap2 = AST2600_EVB_HW_STRAP2,
74
+ .fmc_model = "w25q512jv",
75
+ .spi_model = "mx66u51235f",
76
+ .num_cs = 1,
77
+ .i2c_init = ast2600_evb_i2c_init,
78
+ .ram = 1 * GiB,
79
},
80
};
95
};
81
96
97
+static const TypeInfo imx6ul_gpt_info = {
98
+ .name = TYPE_IMX6UL_GPT,
99
+ .parent = TYPE_IMX25_GPT,
100
+ .instance_init = imx6ul_gpt_init,
101
+};
102
+
103
static const TypeInfo imx7_gpt_info = {
104
.name = TYPE_IMX7_GPT,
105
.parent = TYPE_IMX25_GPT,
106
@@ -XXX,XX +XXX,XX @@ static void imx_gpt_register_types(void)
107
type_register_static(&imx25_gpt_info);
108
type_register_static(&imx31_gpt_info);
109
type_register_static(&imx6_gpt_info);
110
+ type_register_static(&imx6ul_gpt_info);
111
type_register_static(&imx7_gpt_info);
112
}
113
82
--
114
--
83
2.20.1
115
2.25.1
84
85
diff view generated by jsdifflib
Deleted patch
1
From: Guenter Roeck <linux@roeck-us.net>
2
1
3
When booting a recent Linux kernel, the qemu message "Timer with delta
4
zero, disabling" is seen, apparently because a ptimer is started before
5
being initialized. Fix the problem by initializing the offending ptimer
6
before starting it.
7
8
The bug is effectively harmless in the old QEMUBH setup
9
because the sequence of events is:
10
* the delta zero means the timer expires immediately
11
* ptimer_reload() arranges for exynos4210_gfrc_event() to be called
12
* ptimer_reload() notices the zero delta and disables the timer
13
* later, the QEMUBH runs, and exynos4210_gfrc_event() correctly
14
configures the timer and restarts it
15
16
In the new transaction based API the bug is still harmless,
17
but differences of when the callback function runs mean the
18
message is not printed any more:
19
* ptimer_run() does nothing as it's inside a transaction block
20
* ptimer_transaction_commit() sees it has work to do and
21
calls ptimer_reload()
22
* the zero delta means the timer expires immediately
23
* ptimer_reload() calls exynos4210_gfrc_event() directly
24
* exynos4210_gfrc_event() configures the timer
25
* the delta is no longer zero so ptimer_reload() doesn't complain
26
(the zero-delta test is after the trigger-callback in
27
the ptimer_reload() function)
28
29
Regardless, the behaviour here was not intentional, and we should
30
just program the ptimer correctly to start with.
31
32
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
33
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
34
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
35
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
36
Message-id: 20191018143149.9216-1-peter.maydell@linaro.org
37
[PMM: Expansion/clarification of the commit message:
38
the message is about a zero delta, not a zero period;
39
added detail to the commit message of the analysis of what
40
is happening and why the kernel boots even with the message;
41
added note that the message goes away with the new ptimer API]
42
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
43
---
44
hw/timer/exynos4210_mct.c | 2 +-
45
1 file changed, 1 insertion(+), 1 deletion(-)
46
47
diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c
48
index XXXXXXX..XXXXXXX 100644
49
--- a/hw/timer/exynos4210_mct.c
50
+++ b/hw/timer/exynos4210_mct.c
51
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset,
52
/* Start FRC if transition from disabled to enabled */
53
if ((value & G_TCON_TIMER_ENABLE) > (old_val &
54
G_TCON_TIMER_ENABLE)) {
55
- exynos4210_gfrc_start(&s->g_timer);
56
+ exynos4210_gfrc_restart(s);
57
}
58
if ((value & G_TCON_TIMER_ENABLE) < (old_val &
59
G_TCON_TIMER_ENABLE)) {
60
--
61
2.20.1
62
63
diff view generated by jsdifflib
Deleted patch
1
Switch the puv3_ost code away from bottom-half based ptimers to the
2
new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20191017132905.5604-2-peter.maydell@linaro.org
10
---
11
hw/timer/puv3_ost.c | 9 +++++----
12
1 file changed, 5 insertions(+), 4 deletions(-)
13
14
diff --git a/hw/timer/puv3_ost.c b/hw/timer/puv3_ost.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/puv3_ost.c
17
+++ b/hw/timer/puv3_ost.c
18
@@ -XXX,XX +XXX,XX @@
19
#include "hw/sysbus.h"
20
#include "hw/irq.h"
21
#include "hw/ptimer.h"
22
-#include "qemu/main-loop.h"
23
#include "qemu/module.h"
24
25
#undef DEBUG_PUV3
26
@@ -XXX,XX +XXX,XX @@ typedef struct PUV3OSTState {
27
SysBusDevice parent_obj;
28
29
MemoryRegion iomem;
30
- QEMUBH *bh;
31
qemu_irq irq;
32
ptimer_state *ptimer;
33
34
@@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset,
35
DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
36
switch (offset) {
37
case 0x00: /* Match Register 0 */
38
+ ptimer_transaction_begin(s->ptimer);
39
s->reg_OSMR0 = value;
40
if (s->reg_OSMR0 > s->reg_OSCR) {
41
ptimer_set_count(s->ptimer, s->reg_OSMR0 - s->reg_OSCR);
42
@@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset,
43
(0xffffffff - s->reg_OSCR));
44
}
45
ptimer_run(s->ptimer, 2);
46
+ ptimer_transaction_commit(s->ptimer);
47
break;
48
case 0x14: /* Status Register */
49
assert(value == 0);
50
@@ -XXX,XX +XXX,XX @@ static void puv3_ost_realize(DeviceState *dev, Error **errp)
51
52
sysbus_init_irq(sbd, &s->irq);
53
54
- s->bh = qemu_bh_new(puv3_ost_tick, s);
55
- s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT);
56
+ s->ptimer = ptimer_init(puv3_ost_tick, s, PTIMER_POLICY_DEFAULT);
57
+ ptimer_transaction_begin(s->ptimer);
58
ptimer_set_freq(s->ptimer, 50 * 1000 * 1000);
59
+ ptimer_transaction_commit(s->ptimer);
60
61
memory_region_init_io(&s->iomem, OBJECT(s), &puv3_ost_ops, s, "puv3_ost",
62
PUV3_REGS_OFFSET);
63
--
64
2.20.1
65
66
diff view generated by jsdifflib
Deleted patch
1
Switch the sh_timer code away from bottom-half based ptimers to the
2
new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20191017132905.5604-3-peter.maydell@linaro.org
10
---
11
hw/timer/sh_timer.c | 13 +++++++++----
12
1 file changed, 9 insertions(+), 4 deletions(-)
13
14
diff --git a/hw/timer/sh_timer.c b/hw/timer/sh_timer.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/sh_timer.c
17
+++ b/hw/timer/sh_timer.c
18
@@ -XXX,XX +XXX,XX @@
19
#include "hw/irq.h"
20
#include "hw/sh4/sh.h"
21
#include "qemu/timer.h"
22
-#include "qemu/main-loop.h"
23
#include "hw/ptimer.h"
24
25
//#define DEBUG_TIMER
26
@@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset,
27
switch (offset >> 2) {
28
case OFFSET_TCOR:
29
s->tcor = value;
30
+ ptimer_transaction_begin(s->timer);
31
ptimer_set_limit(s->timer, s->tcor, 0);
32
+ ptimer_transaction_commit(s->timer);
33
break;
34
case OFFSET_TCNT:
35
s->tcnt = value;
36
+ ptimer_transaction_begin(s->timer);
37
ptimer_set_count(s->timer, s->tcnt);
38
+ ptimer_transaction_commit(s->timer);
39
break;
40
case OFFSET_TCR:
41
+ ptimer_transaction_begin(s->timer);
42
if (s->enabled) {
43
/* Pause the timer if it is running. This may cause some
44
inaccuracy dure to rounding, but avoids a whole lot of other
45
@@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset,
46
/* Restart the timer if still enabled. */
47
ptimer_run(s->timer, 0);
48
}
49
+ ptimer_transaction_commit(s->timer);
50
break;
51
case OFFSET_TCPR:
52
if (s->feat & TIMER_FEAT_CAPT) {
53
@@ -XXX,XX +XXX,XX @@ static void sh_timer_start_stop(void *opaque, int enable)
54
printf("sh_timer_start_stop %d (%d)\n", enable, s->enabled);
55
#endif
56
57
+ ptimer_transaction_begin(s->timer);
58
if (s->enabled && !enable) {
59
ptimer_stop(s->timer);
60
}
61
if (!s->enabled && enable) {
62
ptimer_run(s->timer, 0);
63
}
64
+ ptimer_transaction_commit(s->timer);
65
s->enabled = !!enable;
66
67
#ifdef DEBUG_TIMER
68
@@ -XXX,XX +XXX,XX @@ static void sh_timer_tick(void *opaque)
69
static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
70
{
71
sh_timer_state *s;
72
- QEMUBH *bh;
73
74
s = (sh_timer_state *)g_malloc0(sizeof(sh_timer_state));
75
s->freq = freq;
76
@@ -XXX,XX +XXX,XX @@ static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
77
s->enabled = 0;
78
s->irq = irq;
79
80
- bh = qemu_bh_new(sh_timer_tick, s);
81
- s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
82
+ s->timer = ptimer_init(sh_timer_tick, s, PTIMER_POLICY_DEFAULT);
83
84
sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor);
85
sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt);
86
--
87
2.20.1
88
89
diff view generated by jsdifflib
Deleted patch
1
Switch the lm32_timer code away from bottom-half based ptimers to the
2
new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the ytimer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20191017132905.5604-4-peter.maydell@linaro.org
10
---
11
hw/timer/lm32_timer.c | 13 +++++++++----
12
1 file changed, 9 insertions(+), 4 deletions(-)
13
14
diff --git a/hw/timer/lm32_timer.c b/hw/timer/lm32_timer.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/lm32_timer.c
17
+++ b/hw/timer/lm32_timer.c
18
@@ -XXX,XX +XXX,XX @@
19
#include "hw/ptimer.h"
20
#include "hw/qdev-properties.h"
21
#include "qemu/error-report.h"
22
-#include "qemu/main-loop.h"
23
#include "qemu/module.h"
24
25
#define DEFAULT_FREQUENCY (50*1000000)
26
@@ -XXX,XX +XXX,XX @@ struct LM32TimerState {
27
28
MemoryRegion iomem;
29
30
- QEMUBH *bh;
31
ptimer_state *ptimer;
32
33
qemu_irq irq;
34
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
35
s->regs[R_SR] &= ~SR_TO;
36
break;
37
case R_CR:
38
+ ptimer_transaction_begin(s->ptimer);
39
s->regs[R_CR] = value;
40
if (s->regs[R_CR] & CR_START) {
41
ptimer_run(s->ptimer, 1);
42
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
43
if (s->regs[R_CR] & CR_STOP) {
44
ptimer_stop(s->ptimer);
45
}
46
+ ptimer_transaction_commit(s->ptimer);
47
break;
48
case R_PERIOD:
49
s->regs[R_PERIOD] = value;
50
+ ptimer_transaction_begin(s->ptimer);
51
ptimer_set_count(s->ptimer, value);
52
+ ptimer_transaction_commit(s->ptimer);
53
break;
54
case R_SNAPSHOT:
55
error_report("lm32_timer: write access to read only register 0x"
56
@@ -XXX,XX +XXX,XX @@ static void timer_reset(DeviceState *d)
57
for (i = 0; i < R_MAX; i++) {
58
s->regs[i] = 0;
59
}
60
+ ptimer_transaction_begin(s->ptimer);
61
ptimer_stop(s->ptimer);
62
+ ptimer_transaction_commit(s->ptimer);
63
}
64
65
static void lm32_timer_init(Object *obj)
66
@@ -XXX,XX +XXX,XX @@ static void lm32_timer_realize(DeviceState *dev, Error **errp)
67
{
68
LM32TimerState *s = LM32_TIMER(dev);
69
70
- s->bh = qemu_bh_new(timer_hit, s);
71
- s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT);
72
+ s->ptimer = ptimer_init(timer_hit, s, PTIMER_POLICY_DEFAULT);
73
74
+ ptimer_transaction_begin(s->ptimer);
75
ptimer_set_freq(s->ptimer, s->freq_hz);
76
+ ptimer_transaction_commit(s->ptimer);
77
}
78
79
static const VMStateDescription vmstate_lm32_timer = {
80
--
81
2.20.1
82
83
diff view generated by jsdifflib
Deleted patch
1
Switch the etraxfs_timer code away from bottom-half based ptimers to
2
the new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20191017132905.5604-7-peter.maydell@linaro.org
10
---
11
hw/timer/etraxfs_timer.c | 23 +++++++++++++----------
12
1 file changed, 13 insertions(+), 10 deletions(-)
13
14
diff --git a/hw/timer/etraxfs_timer.c b/hw/timer/etraxfs_timer.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/etraxfs_timer.c
17
+++ b/hw/timer/etraxfs_timer.c
18
@@ -XXX,XX +XXX,XX @@
19
#include "hw/sysbus.h"
20
#include "sysemu/reset.h"
21
#include "sysemu/runstate.h"
22
-#include "qemu/main-loop.h"
23
#include "qemu/module.h"
24
#include "qemu/timer.h"
25
#include "hw/irq.h"
26
@@ -XXX,XX +XXX,XX @@ typedef struct ETRAXTimerState {
27
qemu_irq irq;
28
qemu_irq nmi;
29
30
- QEMUBH *bh_t0;
31
- QEMUBH *bh_t1;
32
- QEMUBH *bh_wd;
33
ptimer_state *ptimer_t0;
34
ptimer_state *ptimer_t1;
35
ptimer_state *ptimer_wd;
36
@@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum)
37
}
38
39
D(printf ("freq_hz=%d div=%d\n", freq_hz, div));
40
+ ptimer_transaction_begin(timer);
41
ptimer_set_freq(timer, freq_hz);
42
ptimer_set_limit(timer, div, 0);
43
44
@@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum)
45
abort();
46
break;
47
}
48
+ ptimer_transaction_commit(timer);
49
}
50
51
static void timer_update_irq(ETRAXTimerState *t)
52
@@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value)
53
54
t->wd_hits = 0;
55
56
+ ptimer_transaction_begin(t->ptimer_wd);
57
ptimer_set_freq(t->ptimer_wd, 760);
58
if (wd_cnt == 0)
59
wd_cnt = 256;
60
@@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value)
61
ptimer_stop(t->ptimer_wd);
62
63
t->rw_wd_ctrl = value;
64
+ ptimer_transaction_commit(t->ptimer_wd);
65
}
66
67
static void
68
@@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_reset(void *opaque)
69
{
70
ETRAXTimerState *t = opaque;
71
72
+ ptimer_transaction_begin(t->ptimer_t0);
73
ptimer_stop(t->ptimer_t0);
74
+ ptimer_transaction_commit(t->ptimer_t0);
75
+ ptimer_transaction_begin(t->ptimer_t1);
76
ptimer_stop(t->ptimer_t1);
77
+ ptimer_transaction_commit(t->ptimer_t1);
78
+ ptimer_transaction_begin(t->ptimer_wd);
79
ptimer_stop(t->ptimer_wd);
80
+ ptimer_transaction_commit(t->ptimer_wd);
81
t->rw_wd_ctrl = 0;
82
t->r_intr = 0;
83
t->rw_intr_mask = 0;
84
@@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_realize(DeviceState *dev, Error **errp)
85
ETRAXTimerState *t = ETRAX_TIMER(dev);
86
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
87
88
- t->bh_t0 = qemu_bh_new(timer0_hit, t);
89
- t->bh_t1 = qemu_bh_new(timer1_hit, t);
90
- t->bh_wd = qemu_bh_new(watchdog_hit, t);
91
- t->ptimer_t0 = ptimer_init_with_bh(t->bh_t0, PTIMER_POLICY_DEFAULT);
92
- t->ptimer_t1 = ptimer_init_with_bh(t->bh_t1, PTIMER_POLICY_DEFAULT);
93
- t->ptimer_wd = ptimer_init_with_bh(t->bh_wd, PTIMER_POLICY_DEFAULT);
94
+ t->ptimer_t0 = ptimer_init(timer0_hit, t, PTIMER_POLICY_DEFAULT);
95
+ t->ptimer_t1 = ptimer_init(timer1_hit, t, PTIMER_POLICY_DEFAULT);
96
+ t->ptimer_wd = ptimer_init(watchdog_hit, t, PTIMER_POLICY_DEFAULT);
97
98
sysbus_init_irq(sbd, &t->irq);
99
sysbus_init_irq(sbd, &t->nmi);
100
--
101
2.20.1
102
103
diff view generated by jsdifflib
Deleted patch
1
Switch the mcf5208 code away from bottom-half based ptimers to
2
the new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Tested-by: Thomas Huth <huth@tuxfamily.org>
10
Message-id: 20191017132905.5604-9-peter.maydell@linaro.org
11
---
12
hw/m68k/mcf5208.c | 9 +++++----
13
1 file changed, 5 insertions(+), 4 deletions(-)
14
15
diff --git a/hw/m68k/mcf5208.c b/hw/m68k/mcf5208.c
16
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/m68k/mcf5208.c
18
+++ b/hw/m68k/mcf5208.c
19
@@ -XXX,XX +XXX,XX @@
20
#include "qemu/osdep.h"
21
#include "qemu/units.h"
22
#include "qemu/error-report.h"
23
-#include "qemu/main-loop.h"
24
#include "qapi/error.h"
25
#include "qemu-common.h"
26
#include "cpu.h"
27
@@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset,
28
return;
29
}
30
31
+ ptimer_transaction_begin(s->timer);
32
if (s->pcsr & PCSR_EN)
33
ptimer_stop(s->timer);
34
35
@@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset,
36
37
if (s->pcsr & PCSR_EN)
38
ptimer_run(s->timer, 0);
39
+ ptimer_transaction_commit(s->timer);
40
break;
41
case 2:
42
+ ptimer_transaction_begin(s->timer);
43
s->pmr = value;
44
s->pcsr &= ~PCSR_PIF;
45
if ((s->pcsr & PCSR_RLD) == 0) {
46
@@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset,
47
} else {
48
ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW);
49
}
50
+ ptimer_transaction_commit(s->timer);
51
break;
52
case 4:
53
break;
54
@@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic)
55
{
56
MemoryRegion *iomem = g_new(MemoryRegion, 1);
57
m5208_timer_state *s;
58
- QEMUBH *bh;
59
int i;
60
61
/* SDRAMC. */
62
@@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic)
63
/* Timers. */
64
for (i = 0; i < 2; i++) {
65
s = g_new0(m5208_timer_state, 1);
66
- bh = qemu_bh_new(m5208_timer_trigger, s);
67
- s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
68
+ s->timer = ptimer_init(m5208_timer_trigger, s, PTIMER_POLICY_DEFAULT);
69
memory_region_init_io(&s->iomem, NULL, &m5208_timer_ops, s,
70
"m5208-timer", 0x00004000);
71
memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i,
72
--
73
2.20.1
74
75
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
We do not need to compute any of these values for M-profile.
3
IRQs were not associated to the various GPIO devices inside i.MX7D.
4
Further, XSCALE_CPAR overlaps VECSTRIDE so obviously the two
4
This patch brings the i.MX7D on par with i.MX6.
5
sets must be mutually exclusive.
6
5
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20221226101418.415170-1-jcd@tribudubois.net
9
Message-id: 20191018174431.1784-10-richard.henderson@linaro.org
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
10
---
12
target/arm/helper.c | 21 ++++++++++++++-------
11
include/hw/arm/fsl-imx7.h | 15 +++++++++++++++
13
1 file changed, 14 insertions(+), 7 deletions(-)
12
hw/arm/fsl-imx7.c | 31 ++++++++++++++++++++++++++++++-
13
2 files changed, 45 insertions(+), 1 deletion(-)
14
14
15
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h
16
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/helper.c
17
--- a/include/hw/arm/fsl-imx7.h
18
+++ b/target/arm/helper.c
18
+++ b/include/hw/arm/fsl-imx7.h
19
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
19
@@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs {
20
}
20
FSL_IMX7_GPT3_IRQ = 53,
21
} else {
21
FSL_IMX7_GPT4_IRQ = 52,
22
flags = rebuild_hflags_a32(env, fp_el, mmu_idx);
22
23
+ FSL_IMX7_GPIO1_LOW_IRQ = 64,
24
+ FSL_IMX7_GPIO1_HIGH_IRQ = 65,
25
+ FSL_IMX7_GPIO2_LOW_IRQ = 66,
26
+ FSL_IMX7_GPIO2_HIGH_IRQ = 67,
27
+ FSL_IMX7_GPIO3_LOW_IRQ = 68,
28
+ FSL_IMX7_GPIO3_HIGH_IRQ = 69,
29
+ FSL_IMX7_GPIO4_LOW_IRQ = 70,
30
+ FSL_IMX7_GPIO4_HIGH_IRQ = 71,
31
+ FSL_IMX7_GPIO5_LOW_IRQ = 72,
32
+ FSL_IMX7_GPIO5_HIGH_IRQ = 73,
33
+ FSL_IMX7_GPIO6_LOW_IRQ = 74,
34
+ FSL_IMX7_GPIO6_HIGH_IRQ = 75,
35
+ FSL_IMX7_GPIO7_LOW_IRQ = 76,
36
+ FSL_IMX7_GPIO7_HIGH_IRQ = 77,
23
+
37
+
24
+ /*
38
FSL_IMX7_WDOG1_IRQ = 78,
25
+ * Note that XSCALE_CPAR shares bits with VECSTRIDE.
39
FSL_IMX7_WDOG2_IRQ = 79,
26
+ * Note that VECLEN+VECSTRIDE are RES0 for M-profile.
40
FSL_IMX7_WDOG3_IRQ = 10,
27
+ */
41
diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c
28
+ if (arm_feature(env, ARM_FEATURE_XSCALE)) {
42
index XXXXXXX..XXXXXXX 100644
29
+ flags = FIELD_DP32(flags, TBFLAG_A32,
43
--- a/hw/arm/fsl-imx7.c
30
+ XSCALE_CPAR, env->cp15.c15_cpar);
44
+++ b/hw/arm/fsl-imx7.c
31
+ } else {
45
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
32
+ flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN,
46
FSL_IMX7_GPIO7_ADDR,
33
+ env->vfp.vec_len);
47
};
34
+ flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE,
48
35
+ env->vfp.vec_stride);
49
+ static const int FSL_IMX7_GPIOn_LOW_IRQ[FSL_IMX7_NUM_GPIOS] = {
36
+ }
50
+ FSL_IMX7_GPIO1_LOW_IRQ,
37
}
51
+ FSL_IMX7_GPIO2_LOW_IRQ,
38
52
+ FSL_IMX7_GPIO3_LOW_IRQ,
39
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
53
+ FSL_IMX7_GPIO4_LOW_IRQ,
40
- flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len);
54
+ FSL_IMX7_GPIO5_LOW_IRQ,
41
- flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride);
55
+ FSL_IMX7_GPIO6_LOW_IRQ,
42
flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits);
56
+ FSL_IMX7_GPIO7_LOW_IRQ,
43
if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
57
+ };
44
|| arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
58
+
45
flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
59
+ static const int FSL_IMX7_GPIOn_HIGH_IRQ[FSL_IMX7_NUM_GPIOS] = {
46
}
60
+ FSL_IMX7_GPIO1_HIGH_IRQ,
47
- /* Note that XSCALE_CPAR shares bits with VECSTRIDE */
61
+ FSL_IMX7_GPIO2_HIGH_IRQ,
48
- if (arm_feature(env, ARM_FEATURE_XSCALE)) {
62
+ FSL_IMX7_GPIO3_HIGH_IRQ,
49
- flags = FIELD_DP32(flags, TBFLAG_A32,
63
+ FSL_IMX7_GPIO4_HIGH_IRQ,
50
- XSCALE_CPAR, env->cp15.c15_cpar);
64
+ FSL_IMX7_GPIO5_HIGH_IRQ,
51
- }
65
+ FSL_IMX7_GPIO6_HIGH_IRQ,
66
+ FSL_IMX7_GPIO7_HIGH_IRQ,
67
+ };
68
+
69
sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), &error_abort);
70
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]);
71
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0,
72
+ FSL_IMX7_GPIOn_ADDR[i]);
73
+
74
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0,
75
+ qdev_get_gpio_in(DEVICE(&s->a7mpcore),
76
+ FSL_IMX7_GPIOn_LOW_IRQ[i]));
77
+
78
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1,
79
+ qdev_get_gpio_in(DEVICE(&s->a7mpcore),
80
+ FSL_IMX7_GPIOn_HIGH_IRQ[i]));
52
}
81
}
53
82
54
/* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
83
/*
55
--
84
--
56
2.20.1
85
2.25.1
57
58
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Stephen Longfield <slongfield@google.com>
2
2
3
Hoist the variable load for PSTATE into the existing test vs is_a64.
3
Size is used at lines 1088/1188 for the loop, which reads the last 4
4
bytes from the crc_ptr so it does need to get increased, however it
5
shouldn't be increased before the buffer is passed to CRC computation,
6
or the crc32 function will access uninitialized memory.
4
7
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
This was pointed out to me by clg@kaod.org during the code review of
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
a similar patch to hw/net/ftgmac100.c
7
Message-id: 20191018174431.1784-11-richard.henderson@linaro.org
10
11
Change-Id: Ib0464303b191af1e28abeb2f5105eb25aadb5e9b
12
Signed-off-by: Stephen Longfield <slongfield@google.com>
13
Reviewed-by: Patrick Venture <venture@google.com>
14
Message-id: 20221221183202.3788132-1-slongfield@google.com
15
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
17
---
10
target/arm/helper.c | 20 ++++++++------------
18
hw/net/imx_fec.c | 8 ++++----
11
1 file changed, 8 insertions(+), 12 deletions(-)
19
1 file changed, 4 insertions(+), 4 deletions(-)
12
20
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
21
diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c
14
index XXXXXXX..XXXXXXX 100644
22
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/helper.c
23
--- a/hw/net/imx_fec.c
16
+++ b/target/arm/helper.c
24
+++ b/hw/net/imx_fec.c
17
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
25
@@ -XXX,XX +XXX,XX @@ static ssize_t imx_fec_receive(NetClientState *nc, const uint8_t *buf,
18
ARMMMUIdx mmu_idx = arm_mmu_idx(env);
26
return 0;
19
int current_el = arm_current_el(env);
20
int fp_el = fp_exception_el(env, current_el);
21
- uint32_t flags;
22
+ uint32_t flags, pstate_for_ss;
23
24
if (is_a64(env)) {
25
*pc = env->pc;
26
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
27
if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
28
flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype);
29
}
30
+ pstate_for_ss = env->pstate;
31
} else {
32
*pc = env->regs[15];
33
34
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
35
|| arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
36
flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
37
}
38
+ pstate_for_ss = env->uncached_cpsr;
39
}
27
}
40
28
41
- /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
29
- /* 4 bytes for the CRC. */
42
+ /*
30
- size += 4;
43
+ * The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
31
crc = cpu_to_be32(crc32(~0, buf, size));
44
* states defined in the ARM ARM for software singlestep:
32
+ /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */
45
* SS_ACTIVE PSTATE.SS State
33
+ size += 4;
46
* 0 x Inactive (the TB flag for SS is always 0)
34
crc_ptr = (uint8_t *) &crc;
47
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
35
48
* 1 1 Active-not-pending
36
/* Huge frames are truncated. */
49
* SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB.
37
@@ -XXX,XX +XXX,XX @@ static ssize_t imx_enet_receive(NetClientState *nc, const uint8_t *buf,
50
*/
38
return 0;
51
- if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) {
52
- if (is_a64(env)) {
53
- if (env->pstate & PSTATE_SS) {
54
- flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1);
55
- }
56
- } else {
57
- if (env->uncached_cpsr & PSTATE_SS) {
58
- flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1);
59
- }
60
- }
61
+ if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE) &&
62
+ (pstate_for_ss & PSTATE_SS)) {
63
+ flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1);
64
}
39
}
65
40
66
*pflags = flags;
41
- /* 4 bytes for the CRC. */
42
- size += 4;
43
crc = cpu_to_be32(crc32(~0, buf, size));
44
+ /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */
45
+ size += 4;
46
crc_ptr = (uint8_t *) &crc;
47
48
if (shift16) {
67
--
49
--
68
2.20.1
50
2.25.1
69
70
diff view generated by jsdifflib
Deleted patch
1
From: Richard Henderson <richard.henderson@linaro.org>
2
1
3
Continue setting, but not relying upon, env->hflags.
4
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191018174431.1784-18-richard.henderson@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
target/arm/translate-a64.c | 13 +++++++++++--
11
target/arm/translate.c | 28 +++++++++++++++++++++++-----
12
2 files changed, 34 insertions(+), 7 deletions(-)
13
14
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/translate-a64.c
17
+++ b/target/arm/translate-a64.c
18
@@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread,
19
if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) {
20
/* I/O operations must end the TB here (whether read or write) */
21
s->base.is_jmp = DISAS_UPDATE;
22
- } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
23
- /* We default to ending the TB on a coprocessor register write,
24
+ }
25
+ if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
26
+ /*
27
+ * A write to any coprocessor regiser that ends a TB
28
+ * must rebuild the hflags for the next TB.
29
+ */
30
+ TCGv_i32 tcg_el = tcg_const_i32(s->current_el);
31
+ gen_helper_rebuild_hflags_a64(cpu_env, tcg_el);
32
+ tcg_temp_free_i32(tcg_el);
33
+ /*
34
+ * We default to ending the TB on a coprocessor register write,
35
* but allow this to be suppressed by the register definition
36
* (usually only necessary to work around guest bugs).
37
*/
38
diff --git a/target/arm/translate.c b/target/arm/translate.c
39
index XXXXXXX..XXXXXXX 100644
40
--- a/target/arm/translate.c
41
+++ b/target/arm/translate.c
42
@@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn)
43
ri = get_arm_cp_reginfo(s->cp_regs,
44
ENCODE_CP_REG(cpnum, is64, s->ns, crn, crm, opc1, opc2));
45
if (ri) {
46
+ bool need_exit_tb;
47
+
48
/* Check access permissions */
49
if (!cp_access_ok(s->current_el, ri, isread)) {
50
return 1;
51
@@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn)
52
}
53
}
54
55
- if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) {
56
- /* I/O operations must end the TB here (whether read or write) */
57
- gen_lookup_tb(s);
58
- } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
59
- /* We default to ending the TB on a coprocessor register write,
60
+ /* I/O operations must end the TB here (whether read or write) */
61
+ need_exit_tb = ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) &&
62
+ (ri->type & ARM_CP_IO));
63
+
64
+ if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
65
+ /*
66
+ * A write to any coprocessor regiser that ends a TB
67
+ * must rebuild the hflags for the next TB.
68
+ */
69
+ TCGv_i32 tcg_el = tcg_const_i32(s->current_el);
70
+ if (arm_dc_feature(s, ARM_FEATURE_M)) {
71
+ gen_helper_rebuild_hflags_m32(cpu_env, tcg_el);
72
+ } else {
73
+ gen_helper_rebuild_hflags_a32(cpu_env, tcg_el);
74
+ }
75
+ tcg_temp_free_i32(tcg_el);
76
+ /*
77
+ * We default to ending the TB on a coprocessor register write,
78
* but allow this to be suppressed by the register definition
79
* (usually only necessary to work around guest bugs).
80
*/
81
+ need_exit_tb = true;
82
+ }
83
+ if (need_exit_tb) {
84
gen_lookup_tb(s);
85
}
86
87
--
88
2.20.1
89
90
diff view generated by jsdifflib