1 | The big thing in here is RTH's caching-of-tb-flags patchset | 1 | target-arm queue: the big stuff here is the final part of |
---|---|---|---|
2 | which should improve TCG performance. | 2 | rth's patches for Cortex-A76 and Neoverse-N1 support; |
3 | also present are Gavin's NUMA series and a few other things. | ||
3 | 4 | ||
4 | thanks | 5 | thanks |
5 | -- PMM | 6 | -- PMM |
6 | 7 | ||
7 | The following changes since commit 2152e740a8938b3bad73bfe1a01f8b94dab02d41: | 8 | The following changes since commit 554623226f800acf48a2ed568900c1c968ec9a8b: |
8 | 9 | ||
9 | Merge remote-tracking branch 'remotes/vivier2/tags/trivial-branch-pull-request' into staging (2019-10-22 12:03:03 +0100) | 10 | Merge tag 'qemu-sparc-20220508' of https://github.com/mcayland/qemu into staging (2022-05-08 17:03:26 -0500) |
10 | 11 | ||
11 | are available in the Git repository at: | 12 | are available in the Git repository at: |
12 | 13 | ||
13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20191022 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220509 |
14 | 15 | ||
15 | for you to fetch changes up to 833043a060f7d0e95ded88e61e992466305c0345: | 16 | for you to fetch changes up to ae9141d4a3265553503bf07d3574b40f84615a34: |
16 | 17 | ||
17 | hw/arm/digic4: Inline digic4_board_setup_ram() function (2019-10-22 14:21:57 +0100) | 18 | hw/acpi/aml-build: Use existing CPU topology to build PPTT table (2022-05-09 11:47:55 +0100) |
18 | 19 | ||
19 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
20 | target-arm queue: | 21 | target-arm queue: |
21 | * Fix sign-extension for SMLAL* instructions | 22 | * MAINTAINERS/.mailmap: update email for Leif Lindholm |
22 | * aspeed: Add an AST2600 eval board | 23 | * hw/arm: add version information to sbsa-ref machine DT |
23 | * Various ptimer device conversions to new transaction API | 24 | * Enable new features for -cpu max: |
24 | * Cache TB flags to avoid expensively recomputing them every time | 25 | FEAT_Debugv8p2, FEAT_Debugv8p4, FEAT_RAS (minimal version only), |
25 | * Add a dummy Samsung SDHCI controller model to exynos4 boards | 26 | FEAT_IESB, FEAT_CSV2, FEAT_CSV2_2, FEAT_CSV3, FEAT_DGH |
26 | * Minor refactorings of RAM creation for some arm boards | 27 | * Emulate Cortex-A76 |
28 | * Emulate Neoverse-N1 | ||
29 | * Fix the virt board default NUMA topology | ||
27 | 30 | ||
28 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
29 | Cédric Le Goater (1): | 32 | Gavin Shan (6): |
30 | aspeed: Add an AST2600 eval board | 33 | qapi/machine.json: Add cluster-id |
34 | qtest/numa-test: Specify CPU topology in aarch64_numa_cpu() | ||
35 | hw/arm/virt: Consider SMP configuration in CPU topology | ||
36 | qtest/numa-test: Correct CPU and NUMA association in aarch64_numa_cpu() | ||
37 | hw/arm/virt: Fix CPU's default NUMA node ID | ||
38 | hw/acpi/aml-build: Use existing CPU topology to build PPTT table | ||
31 | 39 | ||
32 | Guenter Roeck (1): | 40 | Leif Lindholm (2): |
33 | hw/timer/exynos4210_mct: Initialize ptimer before starting it | 41 | MAINTAINERS/.mailmap: update email for Leif Lindholm |
42 | hw/arm: add versioning to sbsa-ref machine DT | ||
34 | 43 | ||
35 | Peter Maydell (7): | 44 | Richard Henderson (24): |
36 | hw/timer/arm_mptimer.c: Undo accidental rename of arm_mptimer_init() | 45 | target/arm: Handle cpreg registration for missing EL |
37 | hw/timer/puv3_ost.c: Switch to transaction-based ptimer API | 46 | target/arm: Drop EL3 no EL2 fallbacks |
38 | hw/timer/sh_timer: Switch to transaction-based ptimer API | 47 | target/arm: Merge zcr reginfo |
39 | hw/timer/lm32_timer: Switch to transaction-based ptimer API | 48 | target/arm: Adjust definition of CONTEXTIDR_EL2 |
40 | hw/timer/altera_timer.c: Switch to transaction-based ptimer API | 49 | target/arm: Move cortex impdef sysregs to cpu_tcg.c |
41 | hw/watchdog/etraxfs_timer.c: Switch to transaction-based ptimer API | 50 | target/arm: Update qemu-system-arm -cpu max to cortex-a57 |
42 | hw/m68k/mcf5208.c: Switch to transaction-based ptimer API | 51 | target/arm: Set ID_DFR0.PerfMon for qemu-system-arm -cpu max |
52 | target/arm: Split out aa32_max_features | ||
53 | target/arm: Annotate arm_max_initfn with FEAT identifiers | ||
54 | target/arm: Use field names for manipulating EL2 and EL3 modes | ||
55 | target/arm: Enable FEAT_Debugv8p2 for -cpu max | ||
56 | target/arm: Enable FEAT_Debugv8p4 for -cpu max | ||
57 | target/arm: Add minimal RAS registers | ||
58 | target/arm: Enable SCR and HCR bits for RAS | ||
59 | target/arm: Implement virtual SError exceptions | ||
60 | target/arm: Implement ESB instruction | ||
61 | target/arm: Enable FEAT_RAS for -cpu max | ||
62 | target/arm: Enable FEAT_IESB for -cpu max | ||
63 | target/arm: Enable FEAT_CSV2 for -cpu max | ||
64 | target/arm: Enable FEAT_CSV2_2 for -cpu max | ||
65 | target/arm: Enable FEAT_CSV3 for -cpu max | ||
66 | target/arm: Enable FEAT_DGH for -cpu max | ||
67 | target/arm: Define cortex-a76 | ||
68 | target/arm: Define neoverse-n1 | ||
43 | 69 | ||
44 | Philippe Mathieu-Daudé (9): | 70 | docs/system/arm/emulation.rst | 10 + |
45 | hw/sd/sdhci: Add a comment to distinct the i.MX eSDHC functions | 71 | docs/system/arm/virt.rst | 2 + |
46 | hw/sd/sdhci: Add dummy Samsung SDHCI controller | 72 | qapi/machine.json | 6 +- |
47 | hw/arm/exynos4210: Use the Samsung s3c SDHCI controller | 73 | target/arm/cpregs.h | 11 + |
48 | hw/arm/xilinx_zynq: Use the IEC binary prefix definitions | 74 | target/arm/cpu.h | 23 ++ |
49 | hw/arm/mps2: Use the IEC binary prefix definitions | 75 | target/arm/helper.h | 1 + |
50 | hw/arm/collie: Create the RAM in the board | 76 | target/arm/internals.h | 16 ++ |
51 | hw/arm/omap2: Create the RAM in the board | 77 | target/arm/syndrome.h | 5 + |
52 | hw/arm/omap1: Create the RAM in the board | 78 | target/arm/a32.decode | 16 +- |
53 | hw/arm/digic4: Inline digic4_board_setup_ram() function | 79 | target/arm/t32.decode | 18 +- |
54 | 80 | hw/acpi/aml-build.c | 111 ++++---- | |
55 | Richard Henderson (23): | 81 | hw/arm/sbsa-ref.c | 16 ++ |
56 | target/arm: Fix sign-extension for SMLAL* | 82 | hw/arm/virt.c | 21 +- |
57 | target/arm: Split out rebuild_hflags_common | 83 | hw/core/machine-hmp-cmds.c | 4 + |
58 | target/arm: Split out rebuild_hflags_a64 | 84 | hw/core/machine.c | 16 ++ |
59 | target/arm: Split out rebuild_hflags_common_32 | 85 | target/arm/cpu.c | 66 ++++- |
60 | target/arm: Split arm_cpu_data_is_big_endian | 86 | target/arm/cpu64.c | 353 ++++++++++++++----------- |
61 | target/arm: Split out rebuild_hflags_m32 | 87 | target/arm/cpu_tcg.c | 227 +++++++++++----- |
62 | target/arm: Reduce tests vs M-profile in cpu_get_tb_cpu_state | 88 | target/arm/helper.c | 600 +++++++++++++++++++++++++----------------- |
63 | target/arm: Split out rebuild_hflags_a32 | 89 | target/arm/op_helper.c | 43 +++ |
64 | target/arm: Split out rebuild_hflags_aprofile | 90 | target/arm/translate-a64.c | 18 ++ |
65 | target/arm: Hoist XSCALE_CPAR, VECLEN, VECSTRIDE in cpu_get_tb_cpu_state | 91 | target/arm/translate.c | 23 ++ |
66 | target/arm: Simplify set of PSTATE_SS in cpu_get_tb_cpu_state | 92 | tests/qtest/numa-test.c | 19 +- |
67 | target/arm: Hoist computation of TBFLAG_A32.VFPEN | 93 | .mailmap | 3 +- |
68 | target/arm: Add arm_rebuild_hflags | 94 | MAINTAINERS | 2 +- |
69 | target/arm: Split out arm_mmu_idx_el | 95 | 25 files changed, 1068 insertions(+), 562 deletions(-) |
70 | target/arm: Hoist store to cs_base in cpu_get_tb_cpu_state | ||
71 | target/arm: Add HELPER(rebuild_hflags_{a32, a64, m32}) | ||
72 | target/arm: Rebuild hflags at EL changes | ||
73 | target/arm: Rebuild hflags at MSR writes | ||
74 | target/arm: Rebuild hflags at CPSR writes | ||
75 | target/arm: Rebuild hflags at Xscale SCTLR writes | ||
76 | target/arm: Rebuild hflags for M-profile | ||
77 | target/arm: Rebuild hflags for M-profile NVIC | ||
78 | target/arm: Rely on hflags correct in cpu_get_tb_cpu_state | ||
79 | |||
80 | hw/arm/strongarm.h | 4 +- | ||
81 | include/hw/arm/aspeed.h | 1 + | ||
82 | include/hw/arm/omap.h | 10 +- | ||
83 | include/hw/sd/sdhci.h | 2 + | ||
84 | target/arm/cpu.h | 84 ++++++---- | ||
85 | target/arm/helper.h | 4 + | ||
86 | target/arm/internals.h | 9 ++ | ||
87 | hw/arm/aspeed.c | 23 +++ | ||
88 | hw/arm/collie.c | 8 +- | ||
89 | hw/arm/digic_boards.c | 9 +- | ||
90 | hw/arm/exynos4210.c | 2 +- | ||
91 | hw/arm/mps2-tz.c | 3 +- | ||
92 | hw/arm/mps2.c | 3 +- | ||
93 | hw/arm/nseries.c | 10 +- | ||
94 | hw/arm/omap1.c | 12 +- | ||
95 | hw/arm/omap2.c | 13 +- | ||
96 | hw/arm/omap_sx1.c | 8 +- | ||
97 | hw/arm/palm.c | 8 +- | ||
98 | hw/arm/strongarm.c | 7 +- | ||
99 | hw/arm/xilinx_zynq.c | 3 +- | ||
100 | hw/intc/armv7m_nvic.c | 22 +-- | ||
101 | hw/m68k/mcf5208.c | 9 +- | ||
102 | hw/sd/sdhci.c | 68 +++++++- | ||
103 | hw/timer/altera_timer.c | 13 +- | ||
104 | hw/timer/arm_mptimer.c | 4 +- | ||
105 | hw/timer/etraxfs_timer.c | 23 +-- | ||
106 | hw/timer/exynos4210_mct.c | 2 +- | ||
107 | hw/timer/lm32_timer.c | 13 +- | ||
108 | hw/timer/puv3_ost.c | 9 +- | ||
109 | hw/timer/sh_timer.c | 13 +- | ||
110 | linux-user/syscall.c | 1 + | ||
111 | target/arm/cpu.c | 1 + | ||
112 | target/arm/helper-a64.c | 3 + | ||
113 | target/arm/helper.c | 393 +++++++++++++++++++++++++++++---------------- | ||
114 | target/arm/m_helper.c | 6 + | ||
115 | target/arm/machine.c | 1 + | ||
116 | target/arm/op_helper.c | 4 + | ||
117 | target/arm/translate-a64.c | 13 +- | ||
118 | target/arm/translate.c | 37 ++++- | ||
119 | 39 files changed, 588 insertions(+), 270 deletions(-) | ||
120 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Leif Lindholm <quic_llindhol@quicinc.com> |
---|---|---|---|
2 | 2 | ||
3 | Having the RAM creation code in a separate function is not | 3 | NUVIA was acquired by Qualcomm in March 2021, but kept functioning on |
4 | very helpful. Move this code directly inside the board_init() | 4 | separate infrastructure for a transitional period. We've now switched |
5 | function, this will later allow the board to have the QOM | 5 | over to contributing as Qualcomm Innovation Center (quicinc), so update |
6 | ownership of the RAM. | 6 | my email address to reflect this. |
7 | 7 | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> |
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | Message-id: 20220505113740.75565-1-quic_llindhol@quicinc.com |
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 10 | Cc: Leif Lindholm <leif@nuviainc.com> |
11 | Message-id: 20191021190653.9511-7-philmd@redhat.com | 11 | Cc: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | [Fixed commit message typo] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 15 | --- |
14 | hw/arm/digic_boards.c | 9 ++------- | 16 | .mailmap | 3 ++- |
15 | 1 file changed, 2 insertions(+), 7 deletions(-) | 17 | MAINTAINERS | 2 +- |
18 | 2 files changed, 3 insertions(+), 2 deletions(-) | ||
16 | 19 | ||
17 | diff --git a/hw/arm/digic_boards.c b/hw/arm/digic_boards.c | 20 | diff --git a/.mailmap b/.mailmap |
18 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/digic_boards.c | 22 | --- a/.mailmap |
20 | +++ b/hw/arm/digic_boards.c | 23 | +++ b/.mailmap |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct DigicBoard { | 24 | @@ -XXX,XX +XXX,XX @@ Greg Kurz <groug@kaod.org> <gkurz@linux.vnet.ibm.com> |
22 | const char *rom1_def_filename; | 25 | Huacai Chen <chenhuacai@kernel.org> <chenhc@lemote.com> |
23 | } DigicBoard; | 26 | Huacai Chen <chenhuacai@kernel.org> <chenhuacai@loongson.cn> |
24 | 27 | James Hogan <jhogan@kernel.org> <james.hogan@imgtec.com> | |
25 | -static void digic4_board_setup_ram(DigicBoardState *s, hwaddr ram_size) | 28 | -Leif Lindholm <leif@nuviainc.com> <leif.lindholm@linaro.org> |
26 | -{ | 29 | +Leif Lindholm <quic_llindhol@quicinc.com> <leif.lindholm@linaro.org> |
27 | - memory_region_allocate_system_memory(&s->ram, NULL, "ram", ram_size); | 30 | +Leif Lindholm <quic_llindhol@quicinc.com> <leif@nuviainc.com> |
28 | - memory_region_add_subregion(get_system_memory(), 0, &s->ram); | 31 | Radoslaw Biernacki <rad@semihalf.com> <radoslaw.biernacki@linaro.org> |
29 | -} | 32 | Paul Burton <paulburton@kernel.org> <paul.burton@mips.com> |
30 | - | 33 | Paul Burton <paulburton@kernel.org> <paul.burton@imgtec.com> |
31 | static void digic4_board_init(DigicBoard *board) | 34 | diff --git a/MAINTAINERS b/MAINTAINERS |
32 | { | 35 | index XXXXXXX..XXXXXXX 100644 |
33 | Error *err = NULL; | 36 | --- a/MAINTAINERS |
34 | @@ -XXX,XX +XXX,XX @@ static void digic4_board_init(DigicBoard *board) | 37 | +++ b/MAINTAINERS |
35 | exit(1); | 38 | @@ -XXX,XX +XXX,XX @@ F: include/hw/ssi/imx_spi.h |
36 | } | 39 | SBSA-REF |
37 | 40 | M: Radoslaw Biernacki <rad@semihalf.com> | |
38 | - digic4_board_setup_ram(s, board->ram_size); | 41 | M: Peter Maydell <peter.maydell@linaro.org> |
39 | + memory_region_allocate_system_memory(&s->ram, NULL, "ram", board->ram_size); | 42 | -R: Leif Lindholm <leif@nuviainc.com> |
40 | + memory_region_add_subregion(get_system_memory(), 0, &s->ram); | 43 | +R: Leif Lindholm <quic_llindhol@quicinc.com> |
41 | 44 | L: qemu-arm@nongnu.org | |
42 | if (board->add_rom0) { | 45 | S: Maintained |
43 | board->add_rom0(s, DIGIC4_ROM0_BASE, board->rom0_def_filename); | 46 | F: hw/arm/sbsa-ref.c |
44 | -- | 47 | -- |
45 | 2.20.1 | 48 | 2.25.1 |
46 | 49 | ||
47 | 50 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_ANY bits | 3 | More gracefully handle cpregs when EL2 and/or EL3 are missing. |
4 | that will be cached. For now, the env->hflags variable is not | 4 | If the reg is entirely inaccessible, do not register it at all. |
5 | used, and the results are fed back to cpu_get_tb_cpu_state. | 5 | If the reg is for EL2, and EL3 is present but EL2 is not, |
6 | 6 | either discard, squash to res0, const, or keep unchanged. | |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | |
8 | Per rule RJFFP, mark the 4 aarch32 hypervisor access registers | ||
9 | with ARM_CP_EL3_NO_EL2_KEEP, and mark all of the EL2 address | ||
10 | translation and tlb invalidation "regs" ARM_CP_EL3_NO_EL2_UNDEF. | ||
11 | Mark the 2 virtualization processor id regs ARM_CP_EL3_NO_EL2_C_NZ. | ||
12 | |||
13 | This will simplify cpreg registration for conditional arm features. | ||
14 | |||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20191018174431.1784-2-richard.henderson@linaro.org | 17 | Message-id: 20220506180242.216785-2-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 19 | --- |
12 | target/arm/cpu.h | 29 ++++++++++++++++++----------- | 20 | target/arm/cpregs.h | 11 +++ |
13 | target/arm/helper.c | 26 +++++++++++++++++++------- | 21 | target/arm/helper.c | 178 ++++++++++++++++++++++++++++++-------------- |
14 | 2 files changed, 37 insertions(+), 18 deletions(-) | 22 | 2 files changed, 133 insertions(+), 56 deletions(-) |
15 | 23 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 24 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
17 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 26 | --- a/target/arm/cpregs.h |
19 | +++ b/target/arm/cpu.h | 27 | +++ b/target/arm/cpregs.h |
20 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 28 | @@ -XXX,XX +XXX,XX @@ enum { |
21 | uint32_t pstate; | 29 | ARM_CP_SVE = 1 << 14, |
22 | uint32_t aarch64; /* 1 if CPU is in aarch64 state; inverse of PSTATE.nRW */ | 30 | /* Flag: Do not expose in gdb sysreg xml. */ |
23 | 31 | ARM_CP_NO_GDB = 1 << 15, | |
24 | + /* Cached TBFLAGS state. See below for which bits are included. */ | 32 | + /* |
25 | + uint32_t hflags; | 33 | + * Flags: If EL3 but not EL2... |
26 | + | 34 | + * - UNDEF: discard the cpreg, |
27 | /* Frequently accessed CPSR bits are stored separately for efficiency. | 35 | + * - KEEP: retain the cpreg as is, |
28 | This contains all the other bits. Use cpsr_{read,write} to access | 36 | + * - C_NZ: set const on the cpreg, but retain resetvalue, |
29 | the whole CPSR. */ | 37 | + * - else: set const on the cpreg, zero resetvalue, aka RES0. |
30 | @@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU; | 38 | + * See rule RJFFP in section D1.1.3 of DDI0487H.a. |
31 | 39 | + */ | |
32 | #include "exec/cpu-all.h" | 40 | + ARM_CP_EL3_NO_EL2_UNDEF = 1 << 16, |
33 | 41 | + ARM_CP_EL3_NO_EL2_KEEP = 1 << 17, | |
34 | -/* Bit usage in the TB flags field: bit 31 indicates whether we are | 42 | + ARM_CP_EL3_NO_EL2_C_NZ = 1 << 18, |
35 | +/* | 43 | }; |
36 | + * Bit usage in the TB flags field: bit 31 indicates whether we are | 44 | |
37 | * in 32 or 64 bit mode. The meaning of the other bits depends on that. | ||
38 | * We put flags which are shared between 32 and 64 bit mode at the top | ||
39 | * of the word, and flags which apply to only one mode at the bottom. | ||
40 | + * | ||
41 | + * Unless otherwise noted, these bits are cached in env->hflags. | ||
42 | */ | ||
43 | FIELD(TBFLAG_ANY, AARCH64_STATE, 31, 1) | ||
44 | FIELD(TBFLAG_ANY, MMUIDX, 28, 3) | ||
45 | FIELD(TBFLAG_ANY, SS_ACTIVE, 27, 1) | ||
46 | -FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) | ||
47 | +FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) /* Not cached. */ | ||
48 | /* Target EL if we take a floating-point-disabled exception */ | ||
49 | FIELD(TBFLAG_ANY, FPEXC_EL, 24, 2) | ||
50 | FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
51 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
52 | FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 21, 2) | ||
53 | |||
54 | /* Bit usage when in AArch32 state: */ | ||
55 | -FIELD(TBFLAG_A32, THUMB, 0, 1) | ||
56 | -FIELD(TBFLAG_A32, VECLEN, 1, 3) | ||
57 | -FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | ||
58 | +FIELD(TBFLAG_A32, THUMB, 0, 1) /* Not cached. */ | ||
59 | +FIELD(TBFLAG_A32, VECLEN, 1, 3) /* Not cached. */ | ||
60 | +FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) /* Not cached. */ | ||
61 | /* | 45 | /* |
62 | * We store the bottom two bits of the CPAR as TB flags and handle | ||
63 | * checks on the other bits at runtime. This shares the same bits as | ||
64 | * VECSTRIDE, which is OK as no XScale CPU has VFP. | ||
65 | + * Not cached, because VECLEN+VECSTRIDE are not cached. | ||
66 | */ | ||
67 | FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
68 | /* | ||
69 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
70 | * the same thing as the current security state of the processor! | ||
71 | */ | ||
72 | FIELD(TBFLAG_A32, NS, 6, 1) | ||
73 | -FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
74 | -FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
75 | +FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */ | ||
76 | +FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */ | ||
77 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
78 | /* For M profile only, set if FPCCR.LSPACT is set */ | ||
79 | -FIELD(TBFLAG_A32, LSPACT, 18, 1) | ||
80 | +FIELD(TBFLAG_A32, LSPACT, 18, 1) /* Not cached. */ | ||
81 | /* For M profile only, set if we must create a new FP context */ | ||
82 | -FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) | ||
83 | +FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) /* Not cached. */ | ||
84 | /* For M profile only, set if FPCCR.S does not match current security state */ | ||
85 | -FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) | ||
86 | +FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) /* Not cached. */ | ||
87 | /* For M profile only, Handler (ie not Thread) mode */ | ||
88 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
89 | /* For M profile only, whether we should generate stack-limit checks */ | ||
90 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, SVEEXC_EL, 2, 2) | ||
91 | FIELD(TBFLAG_A64, ZCR_LEN, 4, 4) | ||
92 | FIELD(TBFLAG_A64, PAUTH_ACTIVE, 8, 1) | ||
93 | FIELD(TBFLAG_A64, BT, 9, 1) | ||
94 | -FIELD(TBFLAG_A64, BTYPE, 10, 2) | ||
95 | +FIELD(TBFLAG_A64, BTYPE, 10, 2) /* Not cached. */ | ||
96 | FIELD(TBFLAG_A64, TBID, 12, 2) | ||
97 | |||
98 | static inline bool bswap_code(bool sctlr_b) | ||
99 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 46 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
100 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
101 | --- a/target/arm/helper.c | 48 | --- a/target/arm/helper.c |
102 | +++ b/target/arm/helper.c | 49 | +++ b/target/arm/helper.c |
103 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_stage1_mmu_idx(CPUARMState *env) | 50 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
104 | } | 51 | .access = PL1_RW, .readfn = spsel_read, .writefn = spsel_write }, |
105 | #endif | 52 | { .name = "FPEXC32_EL2", .state = ARM_CP_STATE_AA64, |
106 | 53 | .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 3, .opc2 = 0, | |
107 | +static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 54 | - .access = PL2_RW, .type = ARM_CP_ALIAS | ARM_CP_FPU, |
108 | + ARMMMUIdx mmu_idx, uint32_t flags) | 55 | + .access = PL2_RW, |
109 | +{ | 56 | + .type = ARM_CP_ALIAS | ARM_CP_FPU | ARM_CP_EL3_NO_EL2_KEEP, |
110 | + flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el); | 57 | .fieldoffset = offsetof(CPUARMState, vfp.xregs[ARM_VFP_FPEXC]) }, |
111 | + flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, | 58 | { .name = "DACR32_EL2", .state = ARM_CP_STATE_AA64, |
112 | + arm_to_core_mmu_idx(mmu_idx)); | 59 | .opc0 = 3, .opc1 = 4, .crn = 3, .crm = 0, .opc2 = 0, |
113 | + | 60 | - .access = PL2_RW, .resetvalue = 0, |
114 | + if (arm_cpu_data_is_big_endian(env)) { | 61 | + .access = PL2_RW, .resetvalue = 0, .type = ARM_CP_EL3_NO_EL2_KEEP, |
115 | + flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | 62 | .writefn = dacr_write, .raw_writefn = raw_write, |
116 | + } | 63 | .fieldoffset = offsetof(CPUARMState, cp15.dacr32_el2) }, |
117 | + if (arm_singlestep_active(env)) { | 64 | { .name = "IFSR32_EL2", .state = ARM_CP_STATE_AA64, |
118 | + flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1); | 65 | .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 0, .opc2 = 1, |
119 | + } | 66 | - .access = PL2_RW, .resetvalue = 0, |
120 | + return flags; | 67 | + .access = PL2_RW, .resetvalue = 0, .type = ARM_CP_EL3_NO_EL2_KEEP, |
121 | +} | 68 | .fieldoffset = offsetof(CPUARMState, cp15.ifsr32_el2) }, |
122 | + | 69 | { .name = "SPSR_IRQ", .state = ARM_CP_STATE_AA64, |
123 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 70 | .type = ARM_CP_ALIAS, |
124 | target_ulong *cs_base, uint32_t *pflags) | 71 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { |
72 | .writefn = tlbimva_hyp_is_write }, | ||
73 | { .name = "TLBI_ALLE2", .state = ARM_CP_STATE_AA64, | ||
74 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 0, | ||
75 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
76 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
77 | .writefn = tlbi_aa64_alle2_write }, | ||
78 | { .name = "TLBI_VAE2", .state = ARM_CP_STATE_AA64, | ||
79 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 1, | ||
80 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
81 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
82 | .writefn = tlbi_aa64_vae2_write }, | ||
83 | { .name = "TLBI_VALE2", .state = ARM_CP_STATE_AA64, | ||
84 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 5, | ||
85 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
86 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
87 | .writefn = tlbi_aa64_vae2_write }, | ||
88 | { .name = "TLBI_ALLE2IS", .state = ARM_CP_STATE_AA64, | ||
89 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 0, | ||
90 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
91 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
92 | .writefn = tlbi_aa64_alle2is_write }, | ||
93 | { .name = "TLBI_VAE2IS", .state = ARM_CP_STATE_AA64, | ||
94 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 1, | ||
95 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
96 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
97 | .writefn = tlbi_aa64_vae2is_write }, | ||
98 | { .name = "TLBI_VALE2IS", .state = ARM_CP_STATE_AA64, | ||
99 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 5, | ||
100 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
101 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
102 | .writefn = tlbi_aa64_vae2is_write }, | ||
103 | #ifndef CONFIG_USER_ONLY | ||
104 | /* Unlike the other EL2-related AT operations, these must | ||
105 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
106 | { .name = "AT_S1E2R", .state = ARM_CP_STATE_AA64, | ||
107 | .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 0, | ||
108 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
109 | - .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, .writefn = ats_write64 }, | ||
110 | + .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
111 | + .writefn = ats_write64 }, | ||
112 | { .name = "AT_S1E2W", .state = ARM_CP_STATE_AA64, | ||
113 | .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 1, | ||
114 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
115 | - .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, .writefn = ats_write64 }, | ||
116 | + .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
117 | + .writefn = ats_write64 }, | ||
118 | /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
119 | * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3 | ||
120 | * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose | ||
121 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { | ||
122 | { .name = "DBGVCR32_EL2", .state = ARM_CP_STATE_AA64, | ||
123 | .opc0 = 2, .opc1 = 4, .crn = 0, .crm = 7, .opc2 = 0, | ||
124 | .access = PL2_RW, .accessfn = access_tda, | ||
125 | - .type = ARM_CP_NOP }, | ||
126 | + .type = ARM_CP_NOP | ARM_CP_EL3_NO_EL2_KEEP }, | ||
127 | /* Dummy MDCCINT_EL1, since we don't implement the Debug Communications | ||
128 | * Channel but Linux may try to access this register. The 32-bit | ||
129 | * alias is DBGDCCINT. | ||
130 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
131 | .access = PL2_W, .type = ARM_CP_NOP }, | ||
132 | { .name = "TLBI_RVAE2IS", .state = ARM_CP_STATE_AA64, | ||
133 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 2, .opc2 = 1, | ||
134 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
135 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
136 | .writefn = tlbi_aa64_rvae2is_write }, | ||
137 | { .name = "TLBI_RVALE2IS", .state = ARM_CP_STATE_AA64, | ||
138 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 2, .opc2 = 5, | ||
139 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
140 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
141 | .writefn = tlbi_aa64_rvae2is_write }, | ||
142 | { .name = "TLBI_RIPAS2E1", .state = ARM_CP_STATE_AA64, | ||
143 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 2, | ||
144 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
145 | .access = PL2_W, .type = ARM_CP_NOP }, | ||
146 | { .name = "TLBI_RVAE2OS", .state = ARM_CP_STATE_AA64, | ||
147 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 5, .opc2 = 1, | ||
148 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
149 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
150 | .writefn = tlbi_aa64_rvae2is_write }, | ||
151 | { .name = "TLBI_RVALE2OS", .state = ARM_CP_STATE_AA64, | ||
152 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 5, .opc2 = 5, | ||
153 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
154 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
155 | .writefn = tlbi_aa64_rvae2is_write }, | ||
156 | { .name = "TLBI_RVAE2", .state = ARM_CP_STATE_AA64, | ||
157 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 6, .opc2 = 1, | ||
158 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
159 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
160 | .writefn = tlbi_aa64_rvae2_write }, | ||
161 | { .name = "TLBI_RVALE2", .state = ARM_CP_STATE_AA64, | ||
162 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 6, .opc2 = 5, | ||
163 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
164 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
165 | .writefn = tlbi_aa64_rvae2_write }, | ||
166 | { .name = "TLBI_RVAE3IS", .state = ARM_CP_STATE_AA64, | ||
167 | .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 2, .opc2 = 1, | ||
168 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
169 | .writefn = tlbi_aa64_vae1is_write }, | ||
170 | { .name = "TLBI_ALLE2OS", .state = ARM_CP_STATE_AA64, | ||
171 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 0, | ||
172 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
173 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
174 | .writefn = tlbi_aa64_alle2is_write }, | ||
175 | { .name = "TLBI_VAE2OS", .state = ARM_CP_STATE_AA64, | ||
176 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 1, | ||
177 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
178 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
179 | .writefn = tlbi_aa64_vae2is_write }, | ||
180 | { .name = "TLBI_ALLE1OS", .state = ARM_CP_STATE_AA64, | ||
181 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 4, | ||
182 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
183 | .writefn = tlbi_aa64_alle1is_write }, | ||
184 | { .name = "TLBI_VALE2OS", .state = ARM_CP_STATE_AA64, | ||
185 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 5, | ||
186 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
187 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
188 | .writefn = tlbi_aa64_vae2is_write }, | ||
189 | { .name = "TLBI_VMALLS12E1OS", .state = ARM_CP_STATE_AA64, | ||
190 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 6, | ||
191 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
192 | { .name = "VPIDR", .state = ARM_CP_STATE_AA32, | ||
193 | .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
194 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
195 | - .resetvalue = cpu->midr, .type = ARM_CP_ALIAS, | ||
196 | + .resetvalue = cpu->midr, | ||
197 | + .type = ARM_CP_ALIAS | ARM_CP_EL3_NO_EL2_C_NZ, | ||
198 | .fieldoffset = offsetoflow32(CPUARMState, cp15.vpidr_el2) }, | ||
199 | { .name = "VPIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
200 | .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
201 | .access = PL2_RW, .resetvalue = cpu->midr, | ||
202 | + .type = ARM_CP_EL3_NO_EL2_C_NZ, | ||
203 | .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) }, | ||
204 | { .name = "VMPIDR", .state = ARM_CP_STATE_AA32, | ||
205 | .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
206 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
207 | - .resetvalue = vmpidr_def, .type = ARM_CP_ALIAS, | ||
208 | + .resetvalue = vmpidr_def, | ||
209 | + .type = ARM_CP_ALIAS | ARM_CP_EL3_NO_EL2_C_NZ, | ||
210 | .fieldoffset = offsetoflow32(CPUARMState, cp15.vmpidr_el2) }, | ||
211 | { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
212 | .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
213 | - .access = PL2_RW, | ||
214 | - .resetvalue = vmpidr_def, | ||
215 | + .access = PL2_RW, .resetvalue = vmpidr_def, | ||
216 | + .type = ARM_CP_EL3_NO_EL2_C_NZ, | ||
217 | .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) }, | ||
218 | }; | ||
219 | define_arm_cp_regs(cpu, vpidr_regs); | ||
220 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
221 | int crm, int opc1, int opc2, | ||
222 | const char *name) | ||
125 | { | 223 | { |
126 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 224 | + CPUARMState *env = &cpu->env; |
225 | uint32_t key; | ||
226 | ARMCPRegInfo *r2; | ||
227 | bool is64 = r->type & ARM_CP_64BIT; | ||
228 | bool ns = secstate & ARM_CP_SECSTATE_NS; | ||
229 | int cp = r->cp; | ||
230 | - bool isbanked; | ||
231 | size_t name_len; | ||
232 | + bool make_const; | ||
233 | |||
234 | switch (state) { | ||
235 | case ARM_CP_STATE_AA32: | ||
236 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
127 | } | 237 | } |
128 | } | 238 | } |
129 | 239 | ||
130 | - flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx)); | 240 | + /* |
131 | + flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 241 | + * Eliminate registers that are not present because the EL is missing. |
132 | 242 | + * Doing this here makes it easier to put all registers for a given | |
133 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 243 | + * feature into the same ARMCPRegInfo array and define them all at once. |
134 | * states defined in the ARM ARM for software singlestep: | 244 | + */ |
135 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 245 | + make_const = false; |
136 | * 0 x Inactive (the TB flag for SS is always 0) | 246 | + if (arm_feature(env, ARM_FEATURE_EL3)) { |
137 | * 1 0 Active-pending | 247 | + /* |
138 | * 1 1 Active-not-pending | 248 | + * An EL2 register without EL2 but with EL3 is (usually) RES0. |
139 | + * SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB. | 249 | + * See rule RJFFP in section D1.1.3 of DDI0487H.a. |
140 | */ | 250 | + */ |
141 | - if (arm_singlestep_active(env)) { | 251 | + int min_el = ctz32(r->access) / 2; |
142 | - flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1); | 252 | + if (min_el == 2 && !arm_feature(env, ARM_FEATURE_EL2)) { |
143 | + if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) { | 253 | + if (r->type & ARM_CP_EL3_NO_EL2_UNDEF) { |
144 | if (is_a64(env)) { | 254 | + return; |
145 | if (env->pstate & PSTATE_SS) { | 255 | + } |
146 | flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | 256 | + make_const = !(r->type & ARM_CP_EL3_NO_EL2_KEEP); |
147 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 257 | + } |
258 | + } else { | ||
259 | + CPAccessRights max_el = (arm_feature(env, ARM_FEATURE_EL2) | ||
260 | + ? PL2_RW : PL1_RW); | ||
261 | + if ((r->access & max_el) == 0) { | ||
262 | + return; | ||
263 | + } | ||
264 | + } | ||
265 | + | ||
266 | /* Combine cpreg and name into one allocation. */ | ||
267 | name_len = strlen(name) + 1; | ||
268 | r2 = g_malloc(sizeof(*r2) + name_len); | ||
269 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
270 | r2->opaque = opaque; | ||
271 | } | ||
272 | |||
273 | - isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; | ||
274 | - if (isbanked) { | ||
275 | + if (make_const) { | ||
276 | + /* This should not have been a very special register to begin. */ | ||
277 | + int old_special = r2->type & ARM_CP_SPECIAL_MASK; | ||
278 | + assert(old_special == 0 || old_special == ARM_CP_NOP); | ||
279 | /* | ||
280 | - * Register is banked (using both entries in array). | ||
281 | - * Overwriting fieldoffset as the array is only used to define | ||
282 | - * banked registers but later only fieldoffset is used. | ||
283 | + * Set the special function to CONST, retaining the other flags. | ||
284 | + * This is important for e.g. ARM_CP_SVE so that we still | ||
285 | + * take the SVE trap if CPTR_EL3.EZ == 0. | ||
286 | */ | ||
287 | - r2->fieldoffset = r->bank_fieldoffsets[ns]; | ||
288 | - } | ||
289 | + r2->type = (r2->type & ~ARM_CP_SPECIAL_MASK) | ARM_CP_CONST; | ||
290 | + /* | ||
291 | + * Usually, these registers become RES0, but there are a few | ||
292 | + * special cases like VPIDR_EL2 which have a constant non-zero | ||
293 | + * value with writes ignored. | ||
294 | + */ | ||
295 | + if (!(r->type & ARM_CP_EL3_NO_EL2_C_NZ)) { | ||
296 | + r2->resetvalue = 0; | ||
297 | + } | ||
298 | + /* | ||
299 | + * ARM_CP_CONST has precedence, so removing the callbacks and | ||
300 | + * offsets are not strictly necessary, but it is potentially | ||
301 | + * less confusing to debug later. | ||
302 | + */ | ||
303 | + r2->readfn = NULL; | ||
304 | + r2->writefn = NULL; | ||
305 | + r2->raw_readfn = NULL; | ||
306 | + r2->raw_writefn = NULL; | ||
307 | + r2->resetfn = NULL; | ||
308 | + r2->fieldoffset = 0; | ||
309 | + r2->bank_fieldoffsets[0] = 0; | ||
310 | + r2->bank_fieldoffsets[1] = 0; | ||
311 | + } else { | ||
312 | + bool isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; | ||
313 | |||
314 | - if (state == ARM_CP_STATE_AA32) { | ||
315 | if (isbanked) { | ||
316 | /* | ||
317 | - * If the register is banked then we don't need to migrate or | ||
318 | - * reset the 32-bit instance in certain cases: | ||
319 | - * | ||
320 | - * 1) If the register has both 32-bit and 64-bit instances then we | ||
321 | - * can count on the 64-bit instance taking care of the | ||
322 | - * non-secure bank. | ||
323 | - * 2) If ARMv8 is enabled then we can count on a 64-bit version | ||
324 | - * taking care of the secure bank. This requires that separate | ||
325 | - * 32 and 64-bit definitions are provided. | ||
326 | + * Register is banked (using both entries in array). | ||
327 | + * Overwriting fieldoffset as the array is only used to define | ||
328 | + * banked registers but later only fieldoffset is used. | ||
329 | */ | ||
330 | - if ((r->state == ARM_CP_STATE_BOTH && ns) || | ||
331 | - (arm_feature(&cpu->env, ARM_FEATURE_V8) && !ns)) { | ||
332 | + r2->fieldoffset = r->bank_fieldoffsets[ns]; | ||
333 | + } | ||
334 | + if (state == ARM_CP_STATE_AA32) { | ||
335 | + if (isbanked) { | ||
336 | + /* | ||
337 | + * If the register is banked then we don't need to migrate or | ||
338 | + * reset the 32-bit instance in certain cases: | ||
339 | + * | ||
340 | + * 1) If the register has both 32-bit and 64-bit instances | ||
341 | + * then we can count on the 64-bit instance taking care | ||
342 | + * of the non-secure bank. | ||
343 | + * 2) If ARMv8 is enabled then we can count on a 64-bit | ||
344 | + * version taking care of the secure bank. This requires | ||
345 | + * that separate 32 and 64-bit definitions are provided. | ||
346 | + */ | ||
347 | + if ((r->state == ARM_CP_STATE_BOTH && ns) || | ||
348 | + (arm_feature(env, ARM_FEATURE_V8) && !ns)) { | ||
349 | + r2->type |= ARM_CP_ALIAS; | ||
350 | + } | ||
351 | + } else if ((secstate != r->secure) && !ns) { | ||
352 | + /* | ||
353 | + * The register is not banked so we only want to allow | ||
354 | + * migration of the non-secure instance. | ||
355 | + */ | ||
356 | r2->type |= ARM_CP_ALIAS; | ||
148 | } | 357 | } |
358 | - } else if ((secstate != r->secure) && !ns) { | ||
359 | - /* | ||
360 | - * The register is not banked so we only want to allow migration | ||
361 | - * of the non-secure instance. | ||
362 | - */ | ||
363 | - r2->type |= ARM_CP_ALIAS; | ||
364 | - } | ||
365 | |||
366 | - if (HOST_BIG_ENDIAN && | ||
367 | - r->state == ARM_CP_STATE_BOTH && r2->fieldoffset) { | ||
368 | - r2->fieldoffset += sizeof(uint32_t); | ||
369 | + if (HOST_BIG_ENDIAN && | ||
370 | + r->state == ARM_CP_STATE_BOTH && r2->fieldoffset) { | ||
371 | + r2->fieldoffset += sizeof(uint32_t); | ||
372 | + } | ||
149 | } | 373 | } |
150 | } | 374 | } |
151 | - if (arm_cpu_data_is_big_endian(env)) { | 375 | |
152 | - flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | 376 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
153 | - } | 377 | * multiple times. Special registers (ie NOP/WFI) are |
154 | - flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el); | 378 | * never migratable and not even raw-accessible. |
155 | 379 | */ | |
156 | if (arm_v7m_is_handler_mode(env)) { | 380 | - if (r->type & ARM_CP_SPECIAL_MASK) { |
157 | flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | 381 | + if (r2->type & ARM_CP_SPECIAL_MASK) { |
382 | r2->type |= ARM_CP_NO_RAW; | ||
383 | } | ||
384 | if (((r->crm == CP_ANY) && crm != 0) || | ||
158 | -- | 385 | -- |
159 | 2.20.1 | 386 | 2.25.1 |
160 | |||
161 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_A64 bits | 3 | Drop el3_no_el2_cp_reginfo, el3_no_el2_v8_cp_reginfo, and the local |
4 | that will be cached. For now, the env->hflags variable is not | 4 | vpidr_regs definition, and rely on the squashing to ARM_CP_CONST |
5 | used, and the results are fed back to cpu_get_tb_cpu_state. | 5 | while registering for v8. |
6 | 6 | ||
7 | Note that not all BTI related flags are cached, so we have to | 7 | This is a behavior change for v7 cpus with Security Extensions and |
8 | test the BTI feature twice -- once for those bits moved out to | 8 | without Virtualization Extensions, in that the virtualization cpregs |
9 | rebuild_hflags_a64 and once for those bits that remain in | 9 | are now correctly not present. This would be a migration compatibility |
10 | cpu_get_tb_cpu_state. | 10 | break, except that we have an existing bug in which migration of 32-bit |
11 | 11 | cpus with Security Extensions enabled does not work. | |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 12 | |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 20191018174431.1784-3-richard.henderson@linaro.org | 15 | Message-id: 20220506180242.216785-3-richard.henderson@linaro.org |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 17 | --- |
17 | target/arm/helper.c | 131 +++++++++++++++++++++++--------------------- | 18 | target/arm/helper.c | 158 ++++---------------------------------------- |
18 | 1 file changed, 69 insertions(+), 62 deletions(-) | 19 | 1 file changed, 13 insertions(+), 145 deletions(-) |
19 | 20 | ||
20 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 21 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
21 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper.c | 23 | --- a/target/arm/helper.c |
23 | +++ b/target/arm/helper.c | 24 | +++ b/target/arm/helper.c |
24 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 25 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
25 | return flags; | 26 | .fieldoffset = offsetoflow32(CPUARMState, cp15.mdcr_el3) }, |
26 | } | 27 | }; |
27 | 28 | ||
28 | +static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 29 | -/* Used to describe the behaviour of EL2 regs when EL2 does not exist. */ |
29 | + ARMMMUIdx mmu_idx) | 30 | -static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = { |
30 | +{ | 31 | - { .name = "VBAR_EL2", .state = ARM_CP_STATE_BOTH, |
31 | + ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | 32 | - .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 0, |
32 | + ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | 33 | - .access = PL2_RW, |
33 | + uint32_t flags = 0; | 34 | - .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore }, |
34 | + uint64_t sctlr; | 35 | - { .name = "HCR_EL2", .state = ARM_CP_STATE_BOTH, |
35 | + int tbii, tbid; | 36 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0, |
37 | - .access = PL2_RW, | ||
38 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
39 | - { .name = "HACR_EL2", .state = ARM_CP_STATE_BOTH, | ||
40 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 7, | ||
41 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
42 | - { .name = "ESR_EL2", .state = ARM_CP_STATE_BOTH, | ||
43 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0, | ||
44 | - .access = PL2_RW, | ||
45 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
46 | - { .name = "CPTR_EL2", .state = ARM_CP_STATE_BOTH, | ||
47 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 2, | ||
48 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
49 | - { .name = "MAIR_EL2", .state = ARM_CP_STATE_BOTH, | ||
50 | - .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 0, | ||
51 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
52 | - .resetvalue = 0 }, | ||
53 | - { .name = "HMAIR1", .state = ARM_CP_STATE_AA32, | ||
54 | - .cp = 15, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 1, | ||
55 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
56 | - { .name = "AMAIR_EL2", .state = ARM_CP_STATE_BOTH, | ||
57 | - .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 0, | ||
58 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
59 | - .resetvalue = 0 }, | ||
60 | - { .name = "HAMAIR1", .state = ARM_CP_STATE_AA32, | ||
61 | - .cp = 15, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 1, | ||
62 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
63 | - .resetvalue = 0 }, | ||
64 | - { .name = "AFSR0_EL2", .state = ARM_CP_STATE_BOTH, | ||
65 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 0, | ||
66 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
67 | - .resetvalue = 0 }, | ||
68 | - { .name = "AFSR1_EL2", .state = ARM_CP_STATE_BOTH, | ||
69 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 1, | ||
70 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
71 | - .resetvalue = 0 }, | ||
72 | - { .name = "TCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
73 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 2, | ||
74 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
75 | - { .name = "VTCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
76 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2, | ||
77 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
78 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
79 | - { .name = "VTTBR", .state = ARM_CP_STATE_AA32, | ||
80 | - .cp = 15, .opc1 = 6, .crm = 2, | ||
81 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
82 | - .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
83 | - { .name = "VTTBR_EL2", .state = ARM_CP_STATE_AA64, | ||
84 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 0, | ||
85 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
86 | - { .name = "SCTLR_EL2", .state = ARM_CP_STATE_BOTH, | ||
87 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 0, | ||
88 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
89 | - { .name = "TPIDR_EL2", .state = ARM_CP_STATE_BOTH, | ||
90 | - .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 2, | ||
91 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
92 | - { .name = "TTBR0_EL2", .state = ARM_CP_STATE_AA64, | ||
93 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0, | ||
94 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
95 | - { .name = "HTTBR", .cp = 15, .opc1 = 4, .crm = 2, | ||
96 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
97 | - .resetvalue = 0 }, | ||
98 | - { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
99 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0, | ||
100 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
101 | - { .name = "CNTVOFF_EL2", .state = ARM_CP_STATE_AA64, | ||
102 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 0, .opc2 = 3, | ||
103 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
104 | - { .name = "CNTVOFF", .cp = 15, .opc1 = 4, .crm = 14, | ||
105 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
106 | - .resetvalue = 0 }, | ||
107 | - { .name = "CNTHP_CVAL_EL2", .state = ARM_CP_STATE_AA64, | ||
108 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 2, | ||
109 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
110 | - { .name = "CNTHP_CVAL", .cp = 15, .opc1 = 6, .crm = 14, | ||
111 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
112 | - .resetvalue = 0 }, | ||
113 | - { .name = "CNTHP_TVAL_EL2", .state = ARM_CP_STATE_BOTH, | ||
114 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 0, | ||
115 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
116 | - { .name = "CNTHP_CTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
117 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 1, | ||
118 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
119 | - { .name = "MDCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
120 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 1, | ||
121 | - .access = PL2_RW, .accessfn = access_tda, | ||
122 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
123 | - { .name = "HPFAR_EL2", .state = ARM_CP_STATE_BOTH, | ||
124 | - .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 4, | ||
125 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
126 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
127 | - { .name = "HSTR_EL2", .state = ARM_CP_STATE_BOTH, | ||
128 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3, | ||
129 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
130 | - { .name = "FAR_EL2", .state = ARM_CP_STATE_BOTH, | ||
131 | - .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0, | ||
132 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
133 | - { .name = "HIFAR", .state = ARM_CP_STATE_AA32, | ||
134 | - .type = ARM_CP_CONST, | ||
135 | - .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2, | ||
136 | - .access = PL2_RW, .resetvalue = 0 }, | ||
137 | -}; | ||
138 | - | ||
139 | -/* Ditto, but for registers which exist in ARMv8 but not v7 */ | ||
140 | -static const ARMCPRegInfo el3_no_el2_v8_cp_reginfo[] = { | ||
141 | - { .name = "HCR2", .state = ARM_CP_STATE_AA32, | ||
142 | - .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4, | ||
143 | - .access = PL2_RW, | ||
144 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
145 | -}; | ||
146 | - | ||
147 | static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
148 | { | ||
149 | ARMCPU *cpu = env_archcpu(env); | ||
150 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
151 | define_arm_cp_regs(cpu, v8_idregs); | ||
152 | define_arm_cp_regs(cpu, v8_cp_reginfo); | ||
153 | } | ||
154 | - if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
36 | + | 155 | + |
37 | + flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1); | 156 | + /* |
38 | + | 157 | + * Register the base EL2 cpregs. |
39 | + /* FIXME: ARMv8.1-VHE S2 translation regime. */ | 158 | + * Pre v8, these registers are implemented only as part of the |
40 | + if (regime_el(env, stage1) < 2) { | 159 | + * Virtualization Extensions (EL2 present). Beginning with v8, |
41 | + ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1); | 160 | + * if EL2 is missing but EL3 is enabled, mostly these become |
42 | + tbid = (p1.tbi << 1) | p0.tbi; | 161 | + * RES0 from EL3, with some specific exceptions. |
43 | + tbii = tbid & ~((p1.tbid << 1) | p0.tbid); | 162 | + */ |
44 | + } else { | 163 | + if (arm_feature(env, ARM_FEATURE_EL2) |
45 | + tbid = p0.tbi; | 164 | + || (arm_feature(env, ARM_FEATURE_EL3) |
46 | + tbii = tbid & !p0.tbid; | 165 | + && arm_feature(env, ARM_FEATURE_V8))) { |
47 | + } | 166 | uint64_t vmpidr_def = mpidr_read_val(env); |
48 | + | 167 | ARMCPRegInfo vpidr_regs[] = { |
49 | + flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii); | 168 | { .name = "VPIDR", .state = ARM_CP_STATE_AA32, |
50 | + flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid); | 169 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
51 | + | 170 | }; |
52 | + if (cpu_isar_feature(aa64_sve, env_archcpu(env))) { | 171 | define_one_arm_cp_reg(cpu, &rvbar); |
53 | + int sve_el = sve_exception_el(env, el); | 172 | } |
54 | + uint32_t zcr_len; | 173 | - } else { |
55 | + | 174 | - /* If EL2 is missing but higher ELs are enabled, we need to |
56 | + /* | 175 | - * register the no_el2 reginfos. |
57 | + * If SVE is disabled, but FP is enabled, | 176 | - */ |
58 | + * then the effective len is 0. | 177 | - if (arm_feature(env, ARM_FEATURE_EL3)) { |
59 | + */ | 178 | - /* When EL3 exists but not EL2, VPIDR and VMPIDR take the value |
60 | + if (sve_el != 0 && fp_el == 0) { | 179 | - * of MIDR_EL1 and MPIDR_EL1. |
61 | + zcr_len = 0; | ||
62 | + } else { | ||
63 | + zcr_len = sve_zcr_len_for_el(env, el); | ||
64 | + } | ||
65 | + flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el); | ||
66 | + flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); | ||
67 | + } | ||
68 | + | ||
69 | + sctlr = arm_sctlr(env, el); | ||
70 | + | ||
71 | + if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) { | ||
72 | + /* | ||
73 | + * In order to save space in flags, we record only whether | ||
74 | + * pauth is "inactive", meaning all insns are implemented as | ||
75 | + * a nop, or "active" when some action must be performed. | ||
76 | + * The decision of which action to take is left to a helper. | ||
77 | + */ | ||
78 | + if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) { | ||
79 | + flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1); | ||
80 | + } | ||
81 | + } | ||
82 | + | ||
83 | + if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
84 | + /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */ | ||
85 | + if (sctlr & (el == 0 ? SCTLR_BT0 : SCTLR_BT1)) { | ||
86 | + flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1); | ||
87 | + } | ||
88 | + } | ||
89 | + | ||
90 | + return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
91 | +} | ||
92 | + | ||
93 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
94 | target_ulong *cs_base, uint32_t *pflags) | ||
95 | { | ||
96 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
97 | uint32_t flags = 0; | ||
98 | |||
99 | if (is_a64(env)) { | ||
100 | - ARMCPU *cpu = env_archcpu(env); | ||
101 | - uint64_t sctlr; | ||
102 | - | ||
103 | *pc = env->pc; | ||
104 | - flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1); | ||
105 | - | ||
106 | - /* Get control bits for tagged addresses. */ | ||
107 | - { | ||
108 | - ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | ||
109 | - ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | ||
110 | - int tbii, tbid; | ||
111 | - | ||
112 | - /* FIXME: ARMv8.1-VHE S2 translation regime. */ | ||
113 | - if (regime_el(env, stage1) < 2) { | ||
114 | - ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1); | ||
115 | - tbid = (p1.tbi << 1) | p0.tbi; | ||
116 | - tbii = tbid & ~((p1.tbid << 1) | p0.tbid); | ||
117 | - } else { | ||
118 | - tbid = p0.tbi; | ||
119 | - tbii = tbid & !p0.tbid; | ||
120 | - } | ||
121 | - | ||
122 | - flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii); | ||
123 | - flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid); | ||
124 | - } | ||
125 | - | ||
126 | - if (cpu_isar_feature(aa64_sve, cpu)) { | ||
127 | - int sve_el = sve_exception_el(env, current_el); | ||
128 | - uint32_t zcr_len; | ||
129 | - | ||
130 | - /* If SVE is disabled, but FP is enabled, | ||
131 | - * then the effective len is 0. | ||
132 | - */ | 180 | - */ |
133 | - if (sve_el != 0 && fp_el == 0) { | 181 | - ARMCPRegInfo vpidr_regs[] = { |
134 | - zcr_len = 0; | 182 | - { .name = "VPIDR_EL2", .state = ARM_CP_STATE_BOTH, |
135 | - } else { | 183 | - .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, |
136 | - zcr_len = sve_zcr_len_for_el(env, current_el); | 184 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, |
137 | - } | 185 | - .type = ARM_CP_CONST, .resetvalue = cpu->midr, |
138 | - flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el); | 186 | - .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) }, |
139 | - flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); | 187 | - { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_BOTH, |
140 | - } | 188 | - .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, |
141 | - | 189 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, |
142 | - sctlr = arm_sctlr(env, current_el); | 190 | - .type = ARM_CP_NO_RAW, |
143 | - | 191 | - .writefn = arm_cp_write_ignore, .readfn = mpidr_read }, |
144 | - if (cpu_isar_feature(aa64_pauth, cpu)) { | 192 | - }; |
145 | - /* | 193 | - define_arm_cp_regs(cpu, vpidr_regs); |
146 | - * In order to save space in flags, we record only whether | 194 | - define_arm_cp_regs(cpu, el3_no_el2_cp_reginfo); |
147 | - * pauth is "inactive", meaning all insns are implemented as | 195 | - if (arm_feature(env, ARM_FEATURE_V8)) { |
148 | - * a nop, or "active" when some action must be performed. | 196 | - define_arm_cp_regs(cpu, el3_no_el2_v8_cp_reginfo); |
149 | - * The decision of which action to take is left to a helper. | ||
150 | - */ | ||
151 | - if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) { | ||
152 | - flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1); | ||
153 | - } | 197 | - } |
154 | - } | 198 | - } |
155 | - | 199 | } |
156 | - if (cpu_isar_feature(aa64_bti, cpu)) { | 200 | + |
157 | - /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */ | 201 | + /* Register the base EL3 cpregs. */ |
158 | - if (sctlr & (current_el == 0 ? SCTLR_BT0 : SCTLR_BT1)) { | 202 | if (arm_feature(env, ARM_FEATURE_EL3)) { |
159 | - flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1); | 203 | define_arm_cp_regs(cpu, el3_cp_reginfo); |
160 | - } | 204 | ARMCPRegInfo el3_regs[] = { |
161 | + flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx); | ||
162 | + if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
163 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | ||
164 | } | ||
165 | } else { | ||
166 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
167 | flags = FIELD_DP32(flags, TBFLAG_A32, | ||
168 | XSCALE_CPAR, env->cp15.c15_cpar); | ||
169 | } | ||
170 | - } | ||
171 | |||
172 | - flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
173 | + flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
174 | + } | ||
175 | |||
176 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
177 | * states defined in the ARM ARM for software singlestep: | ||
178 | -- | 205 | -- |
179 | 2.20.1 | 206 | 2.25.1 |
180 | |||
181 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | By performing this store early, we avoid having to save and restore | 3 | Drop zcr_no_el2_reginfo and merge the 3 registers into one array, |
4 | the register holding the address around any function calls. | 4 | now that ZCR_EL2 can be squashed to RES0 and ZCR_EL3 dropped |
5 | while registering. | ||
5 | 6 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-15-richard.henderson@linaro.org | 9 | Message-id: 20220506180242.216785-4-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | target/arm/helper.c | 2 +- | 12 | target/arm/helper.c | 55 ++++++++++++++------------------------------- |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 17 insertions(+), 38 deletions(-) |
13 | 14 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 17 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 19 | @@ -XXX,XX +XXX,XX @@ static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
19 | { | ||
20 | uint32_t flags, pstate_for_ss; | ||
21 | |||
22 | + *cs_base = 0; | ||
23 | flags = rebuild_hflags_internal(env); | ||
24 | |||
25 | if (is_a64(env)) { | ||
26 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
27 | } | 20 | } |
28 | |||
29 | *pflags = flags; | ||
30 | - *cs_base = 0; | ||
31 | } | 21 | } |
22 | |||
23 | -static const ARMCPRegInfo zcr_el1_reginfo = { | ||
24 | - .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | ||
25 | - .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | ||
26 | - .access = PL1_RW, .type = ARM_CP_SVE, | ||
27 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | ||
28 | - .writefn = zcr_write, .raw_writefn = raw_write | ||
29 | -}; | ||
30 | - | ||
31 | -static const ARMCPRegInfo zcr_el2_reginfo = { | ||
32 | - .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | ||
33 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
34 | - .access = PL2_RW, .type = ARM_CP_SVE, | ||
35 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | ||
36 | - .writefn = zcr_write, .raw_writefn = raw_write | ||
37 | -}; | ||
38 | - | ||
39 | -static const ARMCPRegInfo zcr_no_el2_reginfo = { | ||
40 | - .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | ||
41 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
42 | - .access = PL2_RW, .type = ARM_CP_SVE, | ||
43 | - .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore | ||
44 | -}; | ||
45 | - | ||
46 | -static const ARMCPRegInfo zcr_el3_reginfo = { | ||
47 | - .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | ||
48 | - .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | ||
49 | - .access = PL3_RW, .type = ARM_CP_SVE, | ||
50 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | ||
51 | - .writefn = zcr_write, .raw_writefn = raw_write | ||
52 | +static const ARMCPRegInfo zcr_reginfo[] = { | ||
53 | + { .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | ||
54 | + .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | ||
55 | + .access = PL1_RW, .type = ARM_CP_SVE, | ||
56 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | ||
57 | + .writefn = zcr_write, .raw_writefn = raw_write }, | ||
58 | + { .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | ||
59 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
60 | + .access = PL2_RW, .type = ARM_CP_SVE, | ||
61 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | ||
62 | + .writefn = zcr_write, .raw_writefn = raw_write }, | ||
63 | + { .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | ||
64 | + .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | ||
65 | + .access = PL3_RW, .type = ARM_CP_SVE, | ||
66 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | ||
67 | + .writefn = zcr_write, .raw_writefn = raw_write }, | ||
68 | }; | ||
69 | |||
70 | void hw_watchpoint_update(ARMCPU *cpu, int n) | ||
71 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
72 | } | ||
73 | |||
74 | if (cpu_isar_feature(aa64_sve, cpu)) { | ||
75 | - define_one_arm_cp_reg(cpu, &zcr_el1_reginfo); | ||
76 | - if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
77 | - define_one_arm_cp_reg(cpu, &zcr_el2_reginfo); | ||
78 | - } else { | ||
79 | - define_one_arm_cp_reg(cpu, &zcr_no_el2_reginfo); | ||
80 | - } | ||
81 | - if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
82 | - define_one_arm_cp_reg(cpu, &zcr_el3_reginfo); | ||
83 | - } | ||
84 | + define_arm_cp_regs(cpu, zcr_reginfo); | ||
85 | } | ||
32 | 86 | ||
33 | #ifdef TARGET_AARCH64 | 87 | #ifdef TARGET_AARCH64 |
34 | -- | 88 | -- |
35 | 2.20.1 | 89 | 2.25.1 |
36 | |||
37 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We do not need to compute any of these values for M-profile. | 3 | This register is present for either VHE or Debugv8p2. |
4 | Further, XSCALE_CPAR overlaps VECSTRIDE so obviously the two | ||
5 | sets must be mutually exclusive. | ||
6 | 4 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20191018174431.1784-10-richard.henderson@linaro.org | 7 | Message-id: 20220506180242.216785-5-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | target/arm/helper.c | 21 ++++++++++++++------- | 10 | target/arm/helper.c | 15 +++++++++++---- |
13 | 1 file changed, 14 insertions(+), 7 deletions(-) | 11 | 1 file changed, 11 insertions(+), 4 deletions(-) |
14 | 12 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 15 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 16 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 17 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo jazelle_regs[] = { |
20 | } | 18 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
21 | } else { | 19 | }; |
22 | flags = rebuild_hflags_a32(env, fp_el, mmu_idx); | 20 | |
21 | +static const ARMCPRegInfo contextidr_el2 = { | ||
22 | + .name = "CONTEXTIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
23 | + .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1, | ||
24 | + .access = PL2_RW, | ||
25 | + .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) | ||
26 | +}; | ||
23 | + | 27 | + |
24 | + /* | 28 | static const ARMCPRegInfo vhe_reginfo[] = { |
25 | + * Note that XSCALE_CPAR shares bits with VECSTRIDE. | 29 | - { .name = "CONTEXTIDR_EL2", .state = ARM_CP_STATE_AA64, |
26 | + * Note that VECLEN+VECSTRIDE are RES0 for M-profile. | 30 | - .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1, |
27 | + */ | 31 | - .access = PL2_RW, |
28 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | 32 | - .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) }, |
29 | + flags = FIELD_DP32(flags, TBFLAG_A32, | 33 | { .name = "TTBR1_EL2", .state = ARM_CP_STATE_AA64, |
30 | + XSCALE_CPAR, env->cp15.c15_cpar); | 34 | .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 1, |
31 | + } else { | 35 | .access = PL2_RW, .writefn = vmsa_tcr_ttbr_el2_write, |
32 | + flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, | 36 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
33 | + env->vfp.vec_len); | 37 | define_one_arm_cp_reg(cpu, &ssbs_reginfo); |
34 | + flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, | ||
35 | + env->vfp.vec_stride); | ||
36 | + } | ||
37 | } | ||
38 | |||
39 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
40 | - flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len); | ||
41 | - flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride); | ||
42 | flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | ||
43 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
44 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
45 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
46 | } | ||
47 | - /* Note that XSCALE_CPAR shares bits with VECSTRIDE */ | ||
48 | - if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
49 | - flags = FIELD_DP32(flags, TBFLAG_A32, | ||
50 | - XSCALE_CPAR, env->cp15.c15_cpar); | ||
51 | - } | ||
52 | } | 38 | } |
53 | 39 | ||
54 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 40 | + if (cpu_isar_feature(aa64_vh, cpu) || |
41 | + cpu_isar_feature(aa64_debugv8p2, cpu)) { | ||
42 | + define_one_arm_cp_reg(cpu, &contextidr_el2); | ||
43 | + } | ||
44 | if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) { | ||
45 | define_arm_cp_regs(cpu, vhe_reginfo); | ||
46 | } | ||
55 | -- | 47 | -- |
56 | 2.20.1 | 48 | 2.25.1 |
57 | |||
58 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | Previously we were defining some of these in user-only mode, |
4 | 4 | but none of them are accessible from user-only, therefore | |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | define them only in system mode. |
6 | |||
7 | This will shortly be used from cpu_tcg.c also. | ||
8 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-21-richard.henderson@linaro.org | 11 | Message-id: 20220506180242.216785-6-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | target/arm/m_helper.c | 6 ++++++ | 14 | target/arm/internals.h | 6 ++++ |
11 | target/arm/translate.c | 5 ++++- | 15 | target/arm/cpu64.c | 64 +++--------------------------------------- |
12 | 2 files changed, 10 insertions(+), 1 deletion(-) | 16 | target/arm/cpu_tcg.c | 59 ++++++++++++++++++++++++++++++++++++++ |
13 | 17 | 3 files changed, 69 insertions(+), 60 deletions(-) | |
14 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 18 | |
19 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/m_helper.c | 21 | --- a/target/arm/internals.h |
17 | +++ b/target/arm/m_helper.c | 22 | +++ b/target/arm/internals.h |
18 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | 23 | @@ -XXX,XX +XXX,XX @@ int aarch64_fpu_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg); |
19 | switch_v7m_security_state(env, dest & 1); | 24 | int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg); |
20 | env->thumb = 1; | 25 | #endif |
21 | env->regs[15] = dest & ~1; | 26 | |
22 | + arm_rebuild_hflags(env); | 27 | +#ifdef CONFIG_USER_ONLY |
28 | +static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } | ||
29 | +#else | ||
30 | +void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); | ||
31 | +#endif | ||
32 | + | ||
33 | #endif | ||
34 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/cpu64.c | ||
37 | +++ b/target/arm/cpu64.c | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | #include "hvf_arm.h" | ||
40 | #include "qapi/visitor.h" | ||
41 | #include "hw/qdev-properties.h" | ||
42 | -#include "cpregs.h" | ||
43 | +#include "internals.h" | ||
44 | |||
45 | |||
46 | -#ifndef CONFIG_USER_ONLY | ||
47 | -static uint64_t a57_a53_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
48 | -{ | ||
49 | - ARMCPU *cpu = env_archcpu(env); | ||
50 | - | ||
51 | - /* Number of cores is in [25:24]; otherwise we RAZ */ | ||
52 | - return (cpu->core_count - 1) << 24; | ||
53 | -} | ||
54 | -#endif | ||
55 | - | ||
56 | -static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | ||
57 | -#ifndef CONFIG_USER_ONLY | ||
58 | - { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
59 | - .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, | ||
60 | - .access = PL1_RW, .readfn = a57_a53_l2ctlr_read, | ||
61 | - .writefn = arm_cp_write_ignore }, | ||
62 | - { .name = "L2CTLR", | ||
63 | - .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 2, | ||
64 | - .access = PL1_RW, .readfn = a57_a53_l2ctlr_read, | ||
65 | - .writefn = arm_cp_write_ignore }, | ||
66 | -#endif | ||
67 | - { .name = "L2ECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
68 | - .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 3, | ||
69 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
70 | - { .name = "L2ECTLR", | ||
71 | - .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 3, | ||
72 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
73 | - { .name = "L2ACTLR", .state = ARM_CP_STATE_BOTH, | ||
74 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 0, .opc2 = 0, | ||
75 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
76 | - { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
77 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 0, | ||
78 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
79 | - { .name = "CPUACTLR", | ||
80 | - .cp = 15, .opc1 = 0, .crm = 15, | ||
81 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
82 | - { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
83 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 1, | ||
84 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
85 | - { .name = "CPUECTLR", | ||
86 | - .cp = 15, .opc1 = 1, .crm = 15, | ||
87 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
88 | - { .name = "CPUMERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
89 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 2, | ||
90 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
91 | - { .name = "CPUMERRSR", | ||
92 | - .cp = 15, .opc1 = 2, .crm = 15, | ||
93 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
94 | - { .name = "L2MERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
95 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 3, | ||
96 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
97 | - { .name = "L2MERRSR", | ||
98 | - .cp = 15, .opc1 = 3, .crm = 15, | ||
99 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
100 | -}; | ||
101 | - | ||
102 | static void aarch64_a57_initfn(Object *obj) | ||
103 | { | ||
104 | ARMCPU *cpu = ARM_CPU(obj); | ||
105 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | ||
106 | cpu->gic_num_lrs = 4; | ||
107 | cpu->gic_vpribits = 5; | ||
108 | cpu->gic_vprebits = 5; | ||
109 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
110 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
23 | } | 111 | } |
24 | 112 | ||
25 | void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | 113 | static void aarch64_a53_initfn(Object *obj) |
26 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | 114 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) |
27 | switch_v7m_security_state(env, 0); | 115 | cpu->gic_num_lrs = 4; |
28 | env->thumb = 1; | 116 | cpu->gic_vpribits = 5; |
29 | env->regs[15] = dest; | 117 | cpu->gic_vprebits = 5; |
30 | + arm_rebuild_hflags(env); | 118 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); |
119 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
31 | } | 120 | } |
32 | 121 | ||
33 | static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | 122 | static void aarch64_a72_initfn(Object *obj) |
34 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 123 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) |
35 | env->regs[14] = lr; | 124 | cpu->gic_num_lrs = 4; |
36 | env->regs[15] = addr & 0xfffffffe; | 125 | cpu->gic_vpribits = 5; |
37 | env->thumb = addr & 1; | 126 | cpu->gic_vprebits = 5; |
38 | + arm_rebuild_hflags(env); | 127 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); |
128 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
39 | } | 129 | } |
40 | 130 | ||
41 | static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | 131 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) |
42 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 132 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
43 | |||
44 | /* Otherwise, we have a successful exception exit. */ | ||
45 | arm_clear_exclusive(env); | ||
46 | + arm_rebuild_hflags(env); | ||
47 | qemu_log_mask(CPU_LOG_INT, "...successful exception return\n"); | ||
48 | } | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ static bool do_v7m_function_return(ARMCPU *cpu) | ||
51 | xpsr_write(env, 0, XPSR_IT); | ||
52 | env->thumb = newpc & 1; | ||
53 | env->regs[15] = newpc & ~1; | ||
54 | + arm_rebuild_hflags(env); | ||
55 | |||
56 | qemu_log_mask(CPU_LOG_INT, "...function return successful\n"); | ||
57 | return true; | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
59 | switch_v7m_security_state(env, true); | ||
60 | xpsr_write(env, 0, XPSR_IT); | ||
61 | env->regs[15] += 4; | ||
62 | + arm_rebuild_hflags(env); | ||
63 | return true; | ||
64 | |||
65 | gen_invep: | ||
66 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | 133 | index XXXXXXX..XXXXXXX 100644 |
68 | --- a/target/arm/translate.c | 134 | --- a/target/arm/cpu_tcg.c |
69 | +++ b/target/arm/translate.c | 135 | +++ b/target/arm/cpu_tcg.c |
70 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) | 136 | @@ -XXX,XX +XXX,XX @@ |
71 | 137 | #endif | |
72 | static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | 138 | #include "cpregs.h" |
73 | { | 139 | |
74 | - TCGv_i32 addr, reg; | 140 | +#ifndef CONFIG_USER_ONLY |
75 | + TCGv_i32 addr, reg, el; | 141 | +static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) |
76 | 142 | +{ | |
77 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | 143 | + ARMCPU *cpu = env_archcpu(env); |
78 | return false; | 144 | + |
79 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | 145 | + /* Number of cores is in [25:24]; otherwise we RAZ */ |
80 | gen_helper_v7m_msr(cpu_env, addr, reg); | 146 | + return (cpu->core_count - 1) << 24; |
81 | tcg_temp_free_i32(addr); | 147 | +} |
82 | tcg_temp_free_i32(reg); | 148 | + |
83 | + el = tcg_const_i32(s->current_el); | 149 | +static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { |
84 | + gen_helper_rebuild_hflags_m32(cpu_env, el); | 150 | + { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, |
85 | + tcg_temp_free_i32(el); | 151 | + .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, |
86 | gen_lookup_tb(s); | 152 | + .access = PL1_RW, .readfn = l2ctlr_read, |
87 | return true; | 153 | + .writefn = arm_cp_write_ignore }, |
88 | } | 154 | + { .name = "L2CTLR", |
155 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 2, | ||
156 | + .access = PL1_RW, .readfn = l2ctlr_read, | ||
157 | + .writefn = arm_cp_write_ignore }, | ||
158 | + { .name = "L2ECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
159 | + .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 3, | ||
160 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
161 | + { .name = "L2ECTLR", | ||
162 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 3, | ||
163 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
164 | + { .name = "L2ACTLR", .state = ARM_CP_STATE_BOTH, | ||
165 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 0, .opc2 = 0, | ||
166 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
167 | + { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
168 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 0, | ||
169 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
170 | + { .name = "CPUACTLR", | ||
171 | + .cp = 15, .opc1 = 0, .crm = 15, | ||
172 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
173 | + { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
174 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 1, | ||
175 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
176 | + { .name = "CPUECTLR", | ||
177 | + .cp = 15, .opc1 = 1, .crm = 15, | ||
178 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
179 | + { .name = "CPUMERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
180 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 2, | ||
181 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
182 | + { .name = "CPUMERRSR", | ||
183 | + .cp = 15, .opc1 = 2, .crm = 15, | ||
184 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
185 | + { .name = "L2MERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
186 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 3, | ||
187 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
188 | + { .name = "L2MERRSR", | ||
189 | + .cp = 15, .opc1 = 3, .crm = 15, | ||
190 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
191 | +}; | ||
192 | + | ||
193 | +void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) | ||
194 | +{ | ||
195 | + define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
196 | +} | ||
197 | +#endif /* !CONFIG_USER_ONLY */ | ||
198 | + | ||
199 | /* CPU models. These are not needed for the AArch64 linux-user build. */ | ||
200 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
201 | |||
89 | -- | 202 | -- |
90 | 2.20.1 | 203 | 2.25.1 |
91 | |||
92 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Hoist the computation of some TBFLAG_A32 bits that only apply to | 3 | Instead of starting with cortex-a15 and adding v8 features to |
4 | M-profile under a single test for ARM_FEATURE_M. | 4 | a v7 cpu, begin with a v8 cpu stripped of its aarch64 features. |
5 | This fixes the long-standing to-do where we only enabled v8 | ||
6 | features for user-only. | ||
5 | 7 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-7-richard.henderson@linaro.org | 10 | Message-id: 20220506180242.216785-7-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | target/arm/helper.c | 49 +++++++++++++++++++++------------------------ | 13 | target/arm/cpu_tcg.c | 151 ++++++++++++++++++++++++++----------------- |
12 | 1 file changed, 23 insertions(+), 26 deletions(-) | 14 | 1 file changed, 92 insertions(+), 59 deletions(-) |
13 | 15 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 18 | --- a/target/arm/cpu_tcg.c |
17 | +++ b/target/arm/helper.c | 19 | +++ b/target/arm/cpu_tcg.c |
18 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 20 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) |
19 | 21 | static void arm_max_initfn(Object *obj) | |
20 | if (arm_feature(env, ARM_FEATURE_M)) { | 22 | { |
21 | flags = rebuild_hflags_m32(env, fp_el, mmu_idx); | 23 | ARMCPU *cpu = ARM_CPU(obj); |
24 | + uint32_t t; | ||
25 | |||
26 | - cortex_a15_initfn(obj); | ||
27 | + /* aarch64_a57_initfn, advertising none of the aarch64 features */ | ||
28 | + cpu->dtb_compatible = "arm,cortex-a57"; | ||
29 | + set_feature(&cpu->env, ARM_FEATURE_V8); | ||
30 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
31 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
32 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
33 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
34 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
35 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
36 | + cpu->midr = 0x411fd070; | ||
37 | + cpu->revidr = 0x00000000; | ||
38 | + cpu->reset_fpsid = 0x41034070; | ||
39 | + cpu->isar.mvfr0 = 0x10110222; | ||
40 | + cpu->isar.mvfr1 = 0x12111111; | ||
41 | + cpu->isar.mvfr2 = 0x00000043; | ||
42 | + cpu->ctr = 0x8444c004; | ||
43 | + cpu->reset_sctlr = 0x00c50838; | ||
44 | + cpu->isar.id_pfr0 = 0x00000131; | ||
45 | + cpu->isar.id_pfr1 = 0x00011011; | ||
46 | + cpu->isar.id_dfr0 = 0x03010066; | ||
47 | + cpu->id_afr0 = 0x00000000; | ||
48 | + cpu->isar.id_mmfr0 = 0x10101105; | ||
49 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
50 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
51 | + cpu->isar.id_mmfr3 = 0x02102211; | ||
52 | + cpu->isar.id_isar0 = 0x02101110; | ||
53 | + cpu->isar.id_isar1 = 0x13112111; | ||
54 | + cpu->isar.id_isar2 = 0x21232042; | ||
55 | + cpu->isar.id_isar3 = 0x01112131; | ||
56 | + cpu->isar.id_isar4 = 0x00011142; | ||
57 | + cpu->isar.id_isar5 = 0x00011121; | ||
58 | + cpu->isar.id_isar6 = 0; | ||
59 | + cpu->isar.dbgdidr = 0x3516d000; | ||
60 | + cpu->clidr = 0x0a200023; | ||
61 | + cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */ | ||
62 | + cpu->ccsidr[1] = 0x201fe012; /* 48KB L1 icache */ | ||
63 | + cpu->ccsidr[2] = 0x70ffe07a; /* 2048KB L2 cache */ | ||
64 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
65 | |||
66 | - /* old-style VFP short-vector support */ | ||
67 | - cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | ||
68 | + /* Add additional features supported by QEMU */ | ||
69 | + t = cpu->isar.id_isar5; | ||
70 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
71 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
72 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
73 | + t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
74 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
75 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
76 | + cpu->isar.id_isar5 = t; | ||
22 | + | 77 | + |
23 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | 78 | + t = cpu->isar.id_isar6; |
24 | + FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) | 79 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); |
25 | + != env->v7m.secure) { | 80 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); |
26 | + flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | 81 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); |
27 | + } | 82 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); |
83 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
84 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
85 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
86 | + cpu->isar.id_isar6 = t; | ||
28 | + | 87 | + |
29 | + if ((env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | 88 | + t = cpu->isar.mvfr1; |
30 | + (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | 89 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ |
31 | + (env->v7m.secure && | 90 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ |
32 | + !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | 91 | + cpu->isar.mvfr1 = t; |
33 | + /* | ||
34 | + * ASPEN is set, but FPCA/SFPA indicate that there is no | ||
35 | + * active FP context; we must create a new FP context before | ||
36 | + * executing any FP insn. | ||
37 | + */ | ||
38 | + flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
39 | + } | ||
40 | + | 92 | + |
41 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | 93 | + t = cpu->isar.mvfr2; |
42 | + if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | 94 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ |
43 | + flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | 95 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ |
44 | + } | 96 | + cpu->isar.mvfr2 = t; |
45 | } else { | 97 | + |
46 | flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | 98 | + t = cpu->isar.id_mmfr3; |
47 | } | 99 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ |
48 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 100 | + cpu->isar.id_mmfr3 = t; |
49 | } | 101 | + |
50 | } | 102 | + t = cpu->isar.id_mmfr4; |
51 | 103 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | |
52 | - if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | 104 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ |
53 | - FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | 105 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ |
54 | - flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | 106 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ |
107 | + cpu->isar.id_mmfr4 = t; | ||
108 | + | ||
109 | + t = cpu->isar.id_pfr0; | ||
110 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
111 | + cpu->isar.id_pfr0 = t; | ||
112 | + | ||
113 | + t = cpu->isar.id_pfr2; | ||
114 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
115 | + cpu->isar.id_pfr2 = t; | ||
116 | |||
117 | #ifdef CONFIG_USER_ONLY | ||
118 | /* | ||
119 | - * We don't set these in system emulation mode for the moment, | ||
120 | - * since we don't correctly set (all of) the ID registers to | ||
121 | - * advertise them. | ||
122 | + * Break with true ARMv8 and add back old-style VFP short-vector support. | ||
123 | + * Only do this for user-mode, where -cpu max is the default, so that | ||
124 | + * older v6 and v7 programs are more likely to work without adjustment. | ||
125 | */ | ||
126 | - set_feature(&cpu->env, ARM_FEATURE_V8); | ||
127 | - { | ||
128 | - uint32_t t; | ||
129 | - | ||
130 | - t = cpu->isar.id_isar5; | ||
131 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
132 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
133 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
134 | - t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
135 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
136 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
137 | - cpu->isar.id_isar5 = t; | ||
138 | - | ||
139 | - t = cpu->isar.id_isar6; | ||
140 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
141 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
142 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
143 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
144 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
145 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
146 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
147 | - cpu->isar.id_isar6 = t; | ||
148 | - | ||
149 | - t = cpu->isar.mvfr1; | ||
150 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
151 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
152 | - cpu->isar.mvfr1 = t; | ||
153 | - | ||
154 | - t = cpu->isar.mvfr2; | ||
155 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
156 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
157 | - cpu->isar.mvfr2 = t; | ||
158 | - | ||
159 | - t = cpu->isar.id_mmfr3; | ||
160 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
161 | - cpu->isar.id_mmfr3 = t; | ||
162 | - | ||
163 | - t = cpu->isar.id_mmfr4; | ||
164 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
165 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
166 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
167 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
168 | - cpu->isar.id_mmfr4 = t; | ||
169 | - | ||
170 | - t = cpu->isar.id_pfr0; | ||
171 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
172 | - cpu->isar.id_pfr0 = t; | ||
173 | - | ||
174 | - t = cpu->isar.id_pfr2; | ||
175 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
176 | - cpu->isar.id_pfr2 = t; | ||
55 | - } | 177 | - } |
56 | - | 178 | -#endif /* CONFIG_USER_ONLY */ |
57 | - if (arm_feature(env, ARM_FEATURE_M) && | 179 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); |
58 | - (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | 180 | +#endif |
59 | - (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | 181 | } |
60 | - (env->v7m.secure && | 182 | #endif /* !TARGET_AARCH64 */ |
61 | - !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | ||
62 | - /* | ||
63 | - * ASPEN is set, but FPCA/SFPA indicate that there is no active | ||
64 | - * FP context; we must create a new FP context before executing | ||
65 | - * any FP insn. | ||
66 | - */ | ||
67 | - flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
68 | - } | ||
69 | - | ||
70 | - if (arm_feature(env, ARM_FEATURE_M)) { | ||
71 | - bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
72 | - | ||
73 | - if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
74 | - flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
75 | - } | ||
76 | - } | ||
77 | - | ||
78 | if (!arm_feature(env, ARM_FEATURE_M)) { | ||
79 | int target_el = arm_debug_target_el(env); | ||
80 | 183 | ||
81 | -- | 184 | -- |
82 | 2.20.1 | 185 | 2.25.1 |
83 | |||
84 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is the payoff. | 3 | We set this for qemu-system-aarch64, but failed to do so |
4 | for the strictly 32-bit emulation. | ||
4 | 5 | ||
5 | From perf record -g data of ubuntu 18 boot and shutdown: | 6 | Fixes: 3bec78447a9 ("target/arm: Provide ARMv8.4-PMU in '-cpu max'") |
6 | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
7 | BEFORE: | ||
8 | |||
9 | - 23.02% 2.82% qemu-system-aar [.] helper_lookup_tb_ptr | ||
10 | - 20.22% helper_lookup_tb_ptr | ||
11 | + 10.05% tb_htable_lookup | ||
12 | - 9.13% cpu_get_tb_cpu_state | ||
13 | 3.20% aa64_va_parameters_both | ||
14 | 0.55% fp_exception_el | ||
15 | |||
16 | - 11.66% 4.74% qemu-system-aar [.] cpu_get_tb_cpu_state | ||
17 | - 6.96% cpu_get_tb_cpu_state | ||
18 | 3.63% aa64_va_parameters_both | ||
19 | 0.60% fp_exception_el | ||
20 | 0.53% sve_exception_el | ||
21 | |||
22 | AFTER: | ||
23 | |||
24 | - 16.40% 3.40% qemu-system-aar [.] helper_lookup_tb_ptr | ||
25 | - 13.03% helper_lookup_tb_ptr | ||
26 | + 11.19% tb_htable_lookup | ||
27 | 0.55% cpu_get_tb_cpu_state | ||
28 | |||
29 | 0.98% 0.71% qemu-system-aar [.] cpu_get_tb_cpu_state | ||
30 | |||
31 | 0.87% 0.24% qemu-system-aar [.] rebuild_hflags_a64 | ||
32 | |||
33 | Before, helper_lookup_tb_ptr is the second hottest function in the | ||
34 | application, consuming almost a quarter of the runtime. Within the | ||
35 | entire execution, cpu_get_tb_cpu_state consumes about 12%. | ||
36 | |||
37 | After, helper_lookup_tb_ptr has dropped to the fourth hottest function, | ||
38 | with consumption dropping to a sixth of the runtime. Within the | ||
39 | entire execution, cpu_get_tb_cpu_state has dropped below 1%, and the | ||
40 | supporting function to rebuild hflags also consumes about 1%. | ||
41 | |||
42 | Assertions are retained for --enable-debug-tcg. | ||
43 | |||
44 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
45 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
46 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
47 | Message-id: 20191018174431.1784-23-richard.henderson@linaro.org | 9 | Message-id: 20220506180242.216785-8-richard.henderson@linaro.org |
48 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
49 | --- | 11 | --- |
50 | target/arm/helper.c | 9 ++++++--- | 12 | target/arm/cpu_tcg.c | 4 ++++ |
51 | 1 file changed, 6 insertions(+), 3 deletions(-) | 13 | 1 file changed, 4 insertions(+) |
52 | 14 | ||
53 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
54 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/target/arm/helper.c | 17 | --- a/target/arm/cpu_tcg.c |
56 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/cpu_tcg.c |
57 | @@ -XXX,XX +XXX,XX @@ void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el) | 19 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) |
58 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 20 | t = FIELD_DP32(t, ID_PFR2, SSBS, 1); |
59 | target_ulong *cs_base, uint32_t *pflags) | 21 | cpu->isar.id_pfr2 = t; |
60 | { | 22 | |
61 | - uint32_t flags, pstate_for_ss; | 23 | + t = cpu->isar.id_dfr0; |
62 | + uint32_t flags = env->hflags; | 24 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ |
63 | + uint32_t pstate_for_ss; | 25 | + cpu->isar.id_dfr0 = t; |
64 | 26 | + | |
65 | *cs_base = 0; | 27 | #ifdef CONFIG_USER_ONLY |
66 | - flags = rebuild_hflags_internal(env); | 28 | /* |
67 | +#ifdef CONFIG_DEBUG_TCG | 29 | * Break with true ARMv8 and add back old-style VFP short-vector support. |
68 | + assert(flags == rebuild_hflags_internal(env)); | ||
69 | +#endif | ||
70 | |||
71 | - if (is_a64(env)) { | ||
72 | + if (FIELD_EX32(flags, TBFLAG_ANY, AARCH64_STATE)) { | ||
73 | *pc = env->pc; | ||
74 | if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
75 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | ||
76 | -- | 30 | -- |
77 | 2.20.1 | 31 | 2.25.1 |
78 | |||
79 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Currently a trivial wrapper for rebuild_hflags_common_32. | 3 | Share the code to set AArch32 max features so that we no |
4 | longer have code drift between qemu{-system,}-{arm,aarch64}. | ||
4 | 5 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-8-richard.henderson@linaro.org | 8 | Message-id: 20220506180242.216785-9-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/helper.c | 8 +++++++- | 11 | target/arm/internals.h | 2 + |
11 | 1 file changed, 7 insertions(+), 1 deletion(-) | 12 | target/arm/cpu64.c | 50 +----------------- |
13 | target/arm/cpu_tcg.c | 114 ++++++++++++++++++++++------------------- | ||
14 | 3 files changed, 65 insertions(+), 101 deletions(-) | ||
12 | 15 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 18 | --- a/target/arm/internals.h |
16 | +++ b/target/arm/helper.c | 19 | +++ b/target/arm/internals.h |
17 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | 20 | @@ -XXX,XX +XXX,XX @@ static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } |
18 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 21 | void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); |
19 | } | 22 | #endif |
20 | 23 | ||
21 | +static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el, | 24 | +void aa32_max_features(ARMCPU *cpu); |
22 | + ARMMMUIdx mmu_idx) | 25 | + |
26 | #endif | ||
27 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu64.c | ||
30 | +++ b/target/arm/cpu64.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
32 | { | ||
33 | ARMCPU *cpu = ARM_CPU(obj); | ||
34 | uint64_t t; | ||
35 | - uint32_t u; | ||
36 | |||
37 | if (kvm_enabled() || hvf_enabled()) { | ||
38 | /* With KVM or HVF, '-cpu max' is identical to '-cpu host' */ | ||
39 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
40 | t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); | ||
41 | cpu->isar.id_aa64zfr0 = t; | ||
42 | |||
43 | - /* Replicate the same data to the 32-bit id registers. */ | ||
44 | - u = cpu->isar.id_isar5; | ||
45 | - u = FIELD_DP32(u, ID_ISAR5, AES, 2); /* AES + PMULL */ | ||
46 | - u = FIELD_DP32(u, ID_ISAR5, SHA1, 1); | ||
47 | - u = FIELD_DP32(u, ID_ISAR5, SHA2, 1); | ||
48 | - u = FIELD_DP32(u, ID_ISAR5, CRC32, 1); | ||
49 | - u = FIELD_DP32(u, ID_ISAR5, RDM, 1); | ||
50 | - u = FIELD_DP32(u, ID_ISAR5, VCMA, 1); | ||
51 | - cpu->isar.id_isar5 = u; | ||
52 | - | ||
53 | - u = cpu->isar.id_isar6; | ||
54 | - u = FIELD_DP32(u, ID_ISAR6, JSCVT, 1); | ||
55 | - u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
56 | - u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
57 | - u = FIELD_DP32(u, ID_ISAR6, SB, 1); | ||
58 | - u = FIELD_DP32(u, ID_ISAR6, SPECRES, 1); | ||
59 | - u = FIELD_DP32(u, ID_ISAR6, BF16, 1); | ||
60 | - u = FIELD_DP32(u, ID_ISAR6, I8MM, 1); | ||
61 | - cpu->isar.id_isar6 = u; | ||
62 | - | ||
63 | - u = cpu->isar.id_pfr0; | ||
64 | - u = FIELD_DP32(u, ID_PFR0, DIT, 1); | ||
65 | - cpu->isar.id_pfr0 = u; | ||
66 | - | ||
67 | - u = cpu->isar.id_pfr2; | ||
68 | - u = FIELD_DP32(u, ID_PFR2, SSBS, 1); | ||
69 | - cpu->isar.id_pfr2 = u; | ||
70 | - | ||
71 | - u = cpu->isar.id_mmfr3; | ||
72 | - u = FIELD_DP32(u, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
73 | - cpu->isar.id_mmfr3 = u; | ||
74 | - | ||
75 | - u = cpu->isar.id_mmfr4; | ||
76 | - u = FIELD_DP32(u, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
77 | - u = FIELD_DP32(u, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
78 | - u = FIELD_DP32(u, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
79 | - u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
80 | - cpu->isar.id_mmfr4 = u; | ||
81 | - | ||
82 | t = cpu->isar.id_aa64dfr0; | ||
83 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
84 | cpu->isar.id_aa64dfr0 = t; | ||
85 | |||
86 | - u = cpu->isar.id_dfr0; | ||
87 | - u = FIELD_DP32(u, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
88 | - cpu->isar.id_dfr0 = u; | ||
89 | - | ||
90 | - u = cpu->isar.mvfr1; | ||
91 | - u = FIELD_DP32(u, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
92 | - u = FIELD_DP32(u, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
93 | - cpu->isar.mvfr1 = u; | ||
94 | + /* Replicate the same data to the 32-bit id registers. */ | ||
95 | + aa32_max_features(cpu); | ||
96 | |||
97 | #ifdef CONFIG_USER_ONLY | ||
98 | /* | ||
99 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/cpu_tcg.c | ||
102 | +++ b/target/arm/cpu_tcg.c | ||
103 | @@ -XXX,XX +XXX,XX @@ | ||
104 | #endif | ||
105 | #include "cpregs.h" | ||
106 | |||
107 | + | ||
108 | +/* Share AArch32 -cpu max features with AArch64. */ | ||
109 | +void aa32_max_features(ARMCPU *cpu) | ||
23 | +{ | 110 | +{ |
24 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | 111 | + uint32_t t; |
112 | + | ||
113 | + /* Add additional features supported by QEMU */ | ||
114 | + t = cpu->isar.id_isar5; | ||
115 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
116 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
117 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
118 | + t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
119 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
120 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
121 | + cpu->isar.id_isar5 = t; | ||
122 | + | ||
123 | + t = cpu->isar.id_isar6; | ||
124 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
125 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
126 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
127 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
128 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
129 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
130 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
131 | + cpu->isar.id_isar6 = t; | ||
132 | + | ||
133 | + t = cpu->isar.mvfr1; | ||
134 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
135 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
136 | + cpu->isar.mvfr1 = t; | ||
137 | + | ||
138 | + t = cpu->isar.mvfr2; | ||
139 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
140 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
141 | + cpu->isar.mvfr2 = t; | ||
142 | + | ||
143 | + t = cpu->isar.id_mmfr3; | ||
144 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
145 | + cpu->isar.id_mmfr3 = t; | ||
146 | + | ||
147 | + t = cpu->isar.id_mmfr4; | ||
148 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
149 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
150 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
151 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
152 | + cpu->isar.id_mmfr4 = t; | ||
153 | + | ||
154 | + t = cpu->isar.id_pfr0; | ||
155 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
156 | + cpu->isar.id_pfr0 = t; | ||
157 | + | ||
158 | + t = cpu->isar.id_pfr2; | ||
159 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
160 | + cpu->isar.id_pfr2 = t; | ||
161 | + | ||
162 | + t = cpu->isar.id_dfr0; | ||
163 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
164 | + cpu->isar.id_dfr0 = t; | ||
25 | +} | 165 | +} |
26 | + | 166 | + |
27 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 167 | #ifndef CONFIG_USER_ONLY |
28 | ARMMMUIdx mmu_idx) | 168 | static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) |
29 | { | 169 | { |
30 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 170 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) |
31 | flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | 171 | static void arm_max_initfn(Object *obj) |
32 | } | 172 | { |
33 | } else { | 173 | ARMCPU *cpu = ARM_CPU(obj); |
34 | - flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | 174 | - uint32_t t; |
35 | + flags = rebuild_hflags_a32(env, fp_el, mmu_idx); | 175 | |
36 | } | 176 | /* aarch64_a57_initfn, advertising none of the aarch64 features */ |
37 | 177 | cpu->dtb_compatible = "arm,cortex-a57"; | |
38 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | 178 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) |
179 | cpu->ccsidr[2] = 0x70ffe07a; /* 2048KB L2 cache */ | ||
180 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
181 | |||
182 | - /* Add additional features supported by QEMU */ | ||
183 | - t = cpu->isar.id_isar5; | ||
184 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
185 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
186 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
187 | - t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
188 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
189 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
190 | - cpu->isar.id_isar5 = t; | ||
191 | - | ||
192 | - t = cpu->isar.id_isar6; | ||
193 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
194 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
195 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
196 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
197 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
198 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
199 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
200 | - cpu->isar.id_isar6 = t; | ||
201 | - | ||
202 | - t = cpu->isar.mvfr1; | ||
203 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
204 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
205 | - cpu->isar.mvfr1 = t; | ||
206 | - | ||
207 | - t = cpu->isar.mvfr2; | ||
208 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
209 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
210 | - cpu->isar.mvfr2 = t; | ||
211 | - | ||
212 | - t = cpu->isar.id_mmfr3; | ||
213 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
214 | - cpu->isar.id_mmfr3 = t; | ||
215 | - | ||
216 | - t = cpu->isar.id_mmfr4; | ||
217 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
218 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
219 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
220 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
221 | - cpu->isar.id_mmfr4 = t; | ||
222 | - | ||
223 | - t = cpu->isar.id_pfr0; | ||
224 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
225 | - cpu->isar.id_pfr0 = t; | ||
226 | - | ||
227 | - t = cpu->isar.id_pfr2; | ||
228 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
229 | - cpu->isar.id_pfr2 = t; | ||
230 | - | ||
231 | - t = cpu->isar.id_dfr0; | ||
232 | - t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
233 | - cpu->isar.id_dfr0 = t; | ||
234 | + aa32_max_features(cpu); | ||
235 | |||
236 | #ifdef CONFIG_USER_ONLY | ||
237 | /* | ||
39 | -- | 238 | -- |
40 | 2.20.1 | 239 | 2.25.1 |
41 | |||
42 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | Update the legacy feature names to the current names. |
4 | Provide feature names for id changes that were not marked. | ||
5 | Sort the field updates into increasing bitfield order. | ||
4 | 6 | ||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-22-richard.henderson@linaro.org | 9 | Message-id: 20220506180242.216785-10-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | hw/intc/armv7m_nvic.c | 22 +++++++++++++--------- | 12 | target/arm/cpu64.c | 100 +++++++++++++++++++++---------------------- |
12 | 1 file changed, 13 insertions(+), 9 deletions(-) | 13 | target/arm/cpu_tcg.c | 48 ++++++++++----------- |
14 | 2 files changed, 74 insertions(+), 74 deletions(-) | ||
13 | 15 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 16 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 18 | --- a/target/arm/cpu64.c |
17 | +++ b/hw/intc/armv7m_nvic.c | 19 | +++ b/target/arm/cpu64.c |
18 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | 20 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
19 | } | 21 | cpu->midr = t; |
20 | } | 22 | |
21 | nvic_irq_update(s); | 23 | t = cpu->isar.id_aa64isar0; |
22 | - return MEMTX_OK; | 24 | - t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* AES + PMULL */ |
23 | + goto exit_ok; | 25 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); |
24 | case 0x200 ... 0x23f: /* NVIC Set pend */ | 26 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* SHA512 */ |
25 | /* the special logic in armv7m_nvic_set_pending() | 27 | + t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* FEAT_PMULL */ |
26 | * is not needed since IRQs are never escalated | 28 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); /* FEAT_SHA1 */ |
27 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | 29 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* FEAT_SHA512 */ |
28 | } | 30 | t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); |
29 | } | 31 | - t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); |
30 | nvic_irq_update(s); | 32 | - t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); |
31 | - return MEMTX_OK; | 33 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); |
32 | + goto exit_ok; | 34 | - t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); |
33 | case 0x300 ... 0x33f: /* NVIC Active */ | 35 | - t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); |
34 | - return MEMTX_OK; /* R/O */ | 36 | - t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); |
35 | + goto exit_ok; /* R/O */ | 37 | - t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); |
36 | case 0x400 ... 0x5ef: /* NVIC Priority */ | 38 | - t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* v8.5-CondM */ |
37 | startvec = (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */ | 39 | - t = FIELD_DP64(t, ID_AA64ISAR0, TLB, 2); /* FEAT_TLBIRANGE */ |
38 | 40 | - t = FIELD_DP64(t, ID_AA64ISAR0, RNDR, 1); | |
39 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | 41 | + t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); /* FEAT_LSE */ |
40 | } | 42 | + t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); /* FEAT_RDM */ |
41 | } | 43 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); /* FEAT_SHA3 */ |
42 | nvic_irq_update(s); | 44 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); /* FEAT_SM3 */ |
43 | - return MEMTX_OK; | 45 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); /* FEAT_SM4 */ |
44 | + goto exit_ok; | 46 | + t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); /* FEAT_DotProd */ |
45 | case 0xd18 ... 0xd1b: /* System Handler Priority (SHPR1) */ | 47 | + t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); /* FEAT_FHM */ |
46 | if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) { | 48 | + t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* FEAT_FlagM2 */ |
47 | - return MEMTX_OK; | 49 | + t = FIELD_DP64(t, ID_AA64ISAR0, TLB, 2); /* FEAT_TLBIRANGE */ |
48 | + goto exit_ok; | 50 | + t = FIELD_DP64(t, ID_AA64ISAR0, RNDR, 1); /* FEAT_RNG */ |
49 | } | 51 | cpu->isar.id_aa64isar0 = t; |
50 | /* fall through */ | 52 | |
51 | case 0xd1c ... 0xd23: /* System Handler Priority (SHPR2, SHPR3) */ | 53 | t = cpu->isar.id_aa64isar1; |
52 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | 54 | - t = FIELD_DP64(t, ID_AA64ISAR1, DPB, 2); |
53 | set_prio(s, hdlidx, sbank, newprio); | 55 | - t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1); |
54 | } | 56 | - t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); |
55 | nvic_irq_update(s); | 57 | - t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); |
56 | - return MEMTX_OK; | 58 | - t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); |
57 | + goto exit_ok; | 59 | - t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); |
58 | case 0xd28 ... 0xd2b: /* Configurable Fault Status (CFSR) */ | 60 | - t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); |
59 | if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) { | 61 | - t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2); /* ARMv8.4-RCPC */ |
60 | - return MEMTX_OK; | 62 | - t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); |
61 | + goto exit_ok; | 63 | + t = FIELD_DP64(t, ID_AA64ISAR1, DPB, 2); /* FEAT_DPB2 */ |
62 | } | 64 | + t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1); /* FEAT_JSCVT */ |
63 | /* All bits are W1C, so construct 32 bit value with 0s in | 65 | + t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); /* FEAT_FCMA */ |
64 | * the parts not written by the access size | 66 | + t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2); /* FEAT_LRCPC2 */ |
65 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | 67 | + t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); /* FEAT_FRINTTS */ |
66 | */ | 68 | + t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); /* FEAT_SB */ |
67 | s->cpu->env.v7m.cfsr[M_REG_NS] &= ~(value & R_V7M_CFSR_BFSR_MASK); | 69 | + t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); /* FEAT_SPECRES */ |
68 | } | 70 | + t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); /* FEAT_BF16 */ |
69 | - return MEMTX_OK; | 71 | + t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); /* FEAT_I8MM */ |
70 | + goto exit_ok; | 72 | cpu->isar.id_aa64isar1 = t; |
71 | } | 73 | |
72 | if (size == 4) { | 74 | t = cpu->isar.id_aa64pfr0; |
73 | nvic_writel(s, offset, value, attrs); | 75 | + t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); /* FEAT_FP16 */ |
74 | - return MEMTX_OK; | 76 | + t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); /* FEAT_FP16 */ |
75 | + goto exit_ok; | 77 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); |
76 | } | 78 | - t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); |
77 | qemu_log_mask(LOG_GUEST_ERROR, | 79 | - t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); |
78 | "NVIC: Bad write of size %d at offset 0x%x\n", size, offset); | 80 | - t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); |
79 | /* This is UNPREDICTABLE; treat as RAZ/WI */ | 81 | - t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); |
80 | + | 82 | + t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ |
81 | + exit_ok: | 83 | + t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ |
82 | + /* Ensure any changes made are reflected in the cached hflags. */ | 84 | cpu->isar.id_aa64pfr0 = t; |
83 | + arm_rebuild_hflags(&s->cpu->env); | 85 | |
84 | return MEMTX_OK; | 86 | t = cpu->isar.id_aa64pfr1; |
87 | - t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); | ||
88 | - t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); | ||
89 | + t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); /* FEAT_BTI */ | ||
90 | + t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); /* FEAT_SSBS2 */ | ||
91 | /* | ||
92 | * Begin with full support for MTE. This will be downgraded to MTE=0 | ||
93 | * during realize if the board provides no tag memory, much like | ||
94 | * we do for EL2 with the virtualization=on property. | ||
95 | */ | ||
96 | - t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); | ||
97 | + t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); /* FEAT_MTE3 */ | ||
98 | cpu->isar.id_aa64pfr1 = t; | ||
99 | |||
100 | t = cpu->isar.id_aa64mmfr0; | ||
101 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
102 | cpu->isar.id_aa64mmfr0 = t; | ||
103 | |||
104 | t = cpu->isar.id_aa64mmfr1; | ||
105 | - t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* HPD */ | ||
106 | - t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); | ||
107 | - t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); | ||
108 | - t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* ATS1E1 */ | ||
109 | - t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* VMID16 */ | ||
110 | - t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* TTS2UXN */ | ||
111 | + t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* FEAT_VMID16 */ | ||
112 | + t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); /* FEAT_VHE */ | ||
113 | + t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* FEAT_HPDS */ | ||
114 | + t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); /* FEAT_LOR */ | ||
115 | + t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* FEAT_PAN2 */ | ||
116 | + t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* FEAT_XNX */ | ||
117 | cpu->isar.id_aa64mmfr1 = t; | ||
118 | |||
119 | t = cpu->isar.id_aa64mmfr2; | ||
120 | - t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); | ||
121 | - t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* TTCNP */ | ||
122 | - t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ | ||
123 | - t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
124 | - t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
125 | - t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | ||
126 | + t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* FEAT_TTCNP */ | ||
127 | + t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); /* FEAT_UAO */ | ||
128 | + t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
129 | + t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* FEAT_TTST */ | ||
130 | + t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
131 | + t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | ||
132 | cpu->isar.id_aa64mmfr2 = t; | ||
133 | |||
134 | t = cpu->isar.id_aa64zfr0; | ||
135 | t = FIELD_DP64(t, ID_AA64ZFR0, SVEVER, 1); | ||
136 | - t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2); /* PMULL */ | ||
137 | - t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1); | ||
138 | - t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1); | ||
139 | - t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1); | ||
140 | - t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1); | ||
141 | - t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1); | ||
142 | - t = FIELD_DP64(t, ID_AA64ZFR0, F32MM, 1); | ||
143 | - t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); | ||
144 | + t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2); /* FEAT_SVE_PMULL128 */ | ||
145 | + t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1); /* FEAT_SVE_BitPerm */ | ||
146 | + t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1); /* FEAT_BF16 */ | ||
147 | + t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1); /* FEAT_SVE_SHA3 */ | ||
148 | + t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1); /* FEAT_SVE_SM4 */ | ||
149 | + t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1); /* FEAT_I8MM */ | ||
150 | + t = FIELD_DP64(t, ID_AA64ZFR0, F32MM, 1); /* FEAT_F32MM */ | ||
151 | + t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); /* FEAT_F64MM */ | ||
152 | cpu->isar.id_aa64zfr0 = t; | ||
153 | |||
154 | t = cpu->isar.id_aa64dfr0; | ||
155 | - t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
156 | + t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | ||
157 | cpu->isar.id_aa64dfr0 = t; | ||
158 | |||
159 | /* Replicate the same data to the 32-bit id registers. */ | ||
160 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
161 | index XXXXXXX..XXXXXXX 100644 | ||
162 | --- a/target/arm/cpu_tcg.c | ||
163 | +++ b/target/arm/cpu_tcg.c | ||
164 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
165 | |||
166 | /* Add additional features supported by QEMU */ | ||
167 | t = cpu->isar.id_isar5; | ||
168 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
169 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
170 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
171 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); /* FEAT_PMULL */ | ||
172 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); /* FEAT_SHA1 */ | ||
173 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); /* FEAT_SHA256 */ | ||
174 | t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
175 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
176 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
177 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); /* FEAT_RDM */ | ||
178 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); /* FEAT_FCMA */ | ||
179 | cpu->isar.id_isar5 = t; | ||
180 | |||
181 | t = cpu->isar.id_isar6; | ||
182 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
183 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
184 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
185 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
186 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
187 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
188 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
189 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); /* FEAT_JSCVT */ | ||
190 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); /* Feat_DotProd */ | ||
191 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); /* FEAT_FHM */ | ||
192 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); /* FEAT_SB */ | ||
193 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); /* FEAT_SPECRES */ | ||
194 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); /* FEAT_AA32BF16 */ | ||
195 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); /* FEAT_AA32I8MM */ | ||
196 | cpu->isar.id_isar6 = t; | ||
197 | |||
198 | t = cpu->isar.mvfr1; | ||
199 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
200 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
201 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* FEAT_FP16 */ | ||
202 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* FEAT_FP16 */ | ||
203 | cpu->isar.mvfr1 = t; | ||
204 | |||
205 | t = cpu->isar.mvfr2; | ||
206 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
207 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
208 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
209 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
210 | cpu->isar.mvfr2 = t; | ||
211 | |||
212 | t = cpu->isar.id_mmfr3; | ||
213 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
214 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* FEAT_PAN2 */ | ||
215 | cpu->isar.id_mmfr3 = t; | ||
216 | |||
217 | t = cpu->isar.id_mmfr4; | ||
218 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
219 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
220 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
221 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
222 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* FEAT_AA32HPD */ | ||
223 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
224 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ | ||
225 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX*/ | ||
226 | cpu->isar.id_mmfr4 = t; | ||
227 | |||
228 | t = cpu->isar.id_pfr0; | ||
229 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
230 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
231 | cpu->isar.id_pfr0 = t; | ||
232 | |||
233 | t = cpu->isar.id_pfr2; | ||
234 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
235 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); /* FEAT_SSBS */ | ||
236 | cpu->isar.id_pfr2 = t; | ||
237 | |||
238 | t = cpu->isar.id_dfr0; | ||
239 | - t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
240 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
241 | cpu->isar.id_dfr0 = t; | ||
85 | } | 242 | } |
86 | 243 | ||
87 | -- | 244 | -- |
88 | 2.20.1 | 245 | 2.25.1 |
89 | |||
90 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Hoist the variable load for PSTATE into the existing test vs is_a64. | 3 | Use FIELD_DP{32,64} to manipulate id_pfr1 and id_aa64pfr0 |
4 | during arm_cpu_realizefn. | ||
4 | 5 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-11-richard.henderson@linaro.org | 8 | Message-id: 20220506180242.216785-11-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/helper.c | 20 ++++++++------------ | 11 | target/arm/cpu.c | 22 +++++++++++++--------- |
11 | 1 file changed, 8 insertions(+), 12 deletions(-) | 12 | 1 file changed, 13 insertions(+), 9 deletions(-) |
12 | 13 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 16 | --- a/target/arm/cpu.c |
16 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/cpu.c |
17 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
18 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 19 | */ |
19 | int current_el = arm_current_el(env); | 20 | unset_feature(env, ARM_FEATURE_EL3); |
20 | int fp_el = fp_exception_el(env, current_el); | 21 | |
21 | - uint32_t flags; | 22 | - /* Disable the security extension feature bits in the processor feature |
22 | + uint32_t flags, pstate_for_ss; | 23 | - * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. |
23 | 24 | + /* | |
24 | if (is_a64(env)) { | 25 | + * Disable the security extension feature bits in the processor |
25 | *pc = env->pc; | 26 | + * feature registers as well. |
26 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 27 | */ |
27 | if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | 28 | - cpu->isar.id_pfr1 &= ~0xf0; |
28 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | 29 | - cpu->isar.id_aa64pfr0 &= ~0xf000; |
29 | } | 30 | + cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); |
30 | + pstate_for_ss = env->pstate; | 31 | + cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, |
31 | } else { | 32 | + ID_AA64PFR0, EL3, 0); |
32 | *pc = env->regs[15]; | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
35 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
36 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
37 | } | ||
38 | + pstate_for_ss = env->uncached_cpsr; | ||
39 | } | 33 | } |
40 | 34 | ||
41 | - /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 35 | if (!cpu->has_el2) { |
42 | + /* | 36 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
43 | + * The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
44 | * states defined in the ARM ARM for software singlestep: | ||
45 | * SS_ACTIVE PSTATE.SS State | ||
46 | * 0 x Inactive (the TB flag for SS is always 0) | ||
47 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
48 | * 1 1 Active-not-pending | ||
49 | * SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB. | ||
50 | */ | ||
51 | - if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) { | ||
52 | - if (is_a64(env)) { | ||
53 | - if (env->pstate & PSTATE_SS) { | ||
54 | - flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | ||
55 | - } | ||
56 | - } else { | ||
57 | - if (env->uncached_cpsr & PSTATE_SS) { | ||
58 | - flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | ||
59 | - } | ||
60 | - } | ||
61 | + if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE) && | ||
62 | + (pstate_for_ss & PSTATE_SS)) { | ||
63 | + flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | ||
64 | } | 37 | } |
65 | 38 | ||
66 | *pflags = flags; | 39 | if (!arm_feature(env, ARM_FEATURE_EL2)) { |
40 | - /* Disable the hypervisor feature bits in the processor feature | ||
41 | - * registers if we don't have EL2. These are id_pfr1[15:12] and | ||
42 | - * id_aa64pfr0_el1[11:8]. | ||
43 | + /* | ||
44 | + * Disable the hypervisor feature bits in the processor feature | ||
45 | + * registers if we don't have EL2. | ||
46 | */ | ||
47 | - cpu->isar.id_aa64pfr0 &= ~0xf00; | ||
48 | - cpu->isar.id_pfr1 &= ~0xf000; | ||
49 | + cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, | ||
50 | + ID_AA64PFR0, EL2, 0); | ||
51 | + cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, | ||
52 | + ID_PFR1, VIRTUALIZATION, 0); | ||
53 | } | ||
54 | |||
55 | #ifndef CONFIG_USER_ONLY | ||
67 | -- | 56 | -- |
68 | 2.20.1 | 57 | 2.25.1 |
69 | |||
70 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Begin setting, but not relying upon, env->hflags. | 3 | The only portion of FEAT_Debugv8p2 that is relevant to QEMU |
4 | is CONTEXTIDR_EL2, which is also conditionally implemented | ||
5 | with FEAT_VHE. The rest of the debug extension concerns the | ||
6 | External debug interface, which is outside the scope of QEMU. | ||
4 | 7 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-17-richard.henderson@linaro.org | 10 | Message-id: 20220506180242.216785-12-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | linux-user/syscall.c | 1 + | 13 | docs/system/arm/emulation.rst | 1 + |
11 | target/arm/cpu.c | 1 + | 14 | target/arm/cpu.c | 1 + |
12 | target/arm/helper-a64.c | 3 +++ | 15 | target/arm/cpu64.c | 1 + |
13 | target/arm/helper.c | 2 ++ | 16 | target/arm/cpu_tcg.c | 2 ++ |
14 | target/arm/machine.c | 1 + | 17 | 4 files changed, 5 insertions(+) |
15 | target/arm/op_helper.c | 1 + | ||
16 | 6 files changed, 9 insertions(+) | ||
17 | 18 | ||
18 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | 19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
19 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/linux-user/syscall.c | 21 | --- a/docs/system/arm/emulation.rst |
21 | +++ b/linux-user/syscall.c | 22 | +++ b/docs/system/arm/emulation.rst |
22 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | 23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
23 | aarch64_sve_narrow_vq(env, vq); | 24 | - FEAT_BTI (Branch Target Identification) |
24 | } | 25 | - FEAT_DIT (Data Independent Timing instructions) |
25 | env->vfp.zcr_el[1] = vq - 1; | 26 | - FEAT_DPB (DC CVAP instruction) |
26 | + arm_rebuild_hflags(env); | 27 | +- FEAT_Debugv8p2 (Debug changes for v8.2) |
27 | ret = vq * 16; | 28 | - FEAT_DotProd (Advanced SIMD dot product instructions) |
28 | } | 29 | - FEAT_FCMA (Floating-point complex number instructions) |
29 | return ret; | 30 | - FEAT_FHM (Floating-point half-precision multiplication instructions) |
30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 31 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
31 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/cpu.c | 33 | --- a/target/arm/cpu.c |
33 | +++ b/target/arm/cpu.c | 34 | +++ b/target/arm/cpu.c |
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 35 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
35 | 36 | * feature registers as well. | |
36 | hw_breakpoint_update_all(cpu); | 37 | */ |
37 | hw_watchpoint_update_all(cpu); | 38 | cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); |
38 | + arm_rebuild_hflags(env); | 39 | + cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0); |
40 | cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, | ||
41 | ID_AA64PFR0, EL3, 0); | ||
42 | } | ||
43 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/cpu64.c | ||
46 | +++ b/target/arm/cpu64.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
48 | cpu->isar.id_aa64zfr0 = t; | ||
49 | |||
50 | t = cpu->isar.id_aa64dfr0; | ||
51 | + t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 8); /* FEAT_Debugv8p2 */ | ||
52 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | ||
53 | cpu->isar.id_aa64dfr0 = t; | ||
54 | |||
55 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/target/arm/cpu_tcg.c | ||
58 | +++ b/target/arm/cpu_tcg.c | ||
59 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
60 | cpu->isar.id_pfr2 = t; | ||
61 | |||
62 | t = cpu->isar.id_dfr0; | ||
63 | + t = FIELD_DP32(t, ID_DFR0, COPDBG, 8); /* FEAT_Debugv8p2 */ | ||
64 | + t = FIELD_DP32(t, ID_DFR0, COPSDBG, 8); /* FEAT_Debugv8p2 */ | ||
65 | t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
66 | cpu->isar.id_dfr0 = t; | ||
39 | } | 67 | } |
40 | |||
41 | bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
42 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/helper-a64.c | ||
45 | +++ b/target/arm/helper-a64.c | ||
46 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) | ||
47 | } else { | ||
48 | env->regs[15] = new_pc & ~0x3; | ||
49 | } | ||
50 | + helper_rebuild_hflags_a32(env, new_el); | ||
51 | qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to " | ||
52 | "AArch32 EL%d PC 0x%" PRIx32 "\n", | ||
53 | cur_el, new_el, env->regs[15]); | ||
54 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) | ||
55 | } | ||
56 | aarch64_restore_sp(env, new_el); | ||
57 | env->pc = new_pc; | ||
58 | + helper_rebuild_hflags_a64(env, new_el); | ||
59 | qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to " | ||
60 | "AArch64 EL%d PC 0x%" PRIx64 "\n", | ||
61 | cur_el, new_el, env->pc); | ||
62 | } | ||
63 | + | ||
64 | /* | ||
65 | * Note that cur_el can never be 0. If new_el is 0, then | ||
66 | * el0_a64 is return_to_aa64, else el0_a64 is ignored. | ||
67 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/arm/helper.c | ||
70 | +++ b/target/arm/helper.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static void take_aarch32_exception(CPUARMState *env, int new_mode, | ||
72 | env->regs[14] = env->regs[15] + offset; | ||
73 | } | ||
74 | env->regs[15] = newpc; | ||
75 | + arm_rebuild_hflags(env); | ||
76 | } | ||
77 | |||
78 | static void arm_cpu_do_interrupt_aarch32_hyp(CPUState *cs) | ||
79 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
80 | pstate_write(env, PSTATE_DAIF | new_mode); | ||
81 | env->aarch64 = 1; | ||
82 | aarch64_restore_sp(env, new_el); | ||
83 | + helper_rebuild_hflags_a64(env, new_el); | ||
84 | |||
85 | env->pc = addr; | ||
86 | |||
87 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
88 | index XXXXXXX..XXXXXXX 100644 | ||
89 | --- a/target/arm/machine.c | ||
90 | +++ b/target/arm/machine.c | ||
91 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | ||
92 | if (!kvm_enabled()) { | ||
93 | pmu_op_finish(&cpu->env); | ||
94 | } | ||
95 | + arm_rebuild_hflags(&cpu->env); | ||
96 | |||
97 | return 0; | ||
98 | } | ||
99 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/op_helper.c | ||
102 | +++ b/target/arm/op_helper.c | ||
103 | @@ -XXX,XX +XXX,XX @@ void HELPER(cpsr_write_eret)(CPUARMState *env, uint32_t val) | ||
104 | * state. Do the masking now. | ||
105 | */ | ||
106 | env->regs[15] &= (env->thumb ? ~1 : ~3); | ||
107 | + arm_rebuild_hflags(env); | ||
108 | |||
109 | qemu_mutex_lock_iothread(); | ||
110 | arm_call_el_change_hook(env_archcpu(env)); | ||
111 | -- | 68 | -- |
112 | 2.20.1 | 69 | 2.25.1 |
113 | |||
114 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_ANY bits | 3 | This extension concerns changes to the External Debug interface, |
4 | that will be cached, and are used by A-profile. | 4 | with Secure and Non-secure access to the debug registers, and all |
5 | of it is outside the scope of QEMU. Indicating support for this | ||
6 | is mandatory with FEAT_SEL2, which we do implement. | ||
5 | 7 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-9-richard.henderson@linaro.org | 10 | Message-id: 20220506180242.216785-13-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | target/arm/helper.c | 20 ++++++++++++-------- | 13 | docs/system/arm/emulation.rst | 1 + |
12 | 1 file changed, 12 insertions(+), 8 deletions(-) | 14 | target/arm/cpu64.c | 2 +- |
15 | target/arm/cpu_tcg.c | 4 ++-- | ||
16 | 3 files changed, 4 insertions(+), 3 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 20 | --- a/docs/system/arm/emulation.rst |
17 | +++ b/target/arm/helper.c | 21 | +++ b/docs/system/arm/emulation.rst |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | 22 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
19 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 23 | - FEAT_DIT (Data Independent Timing instructions) |
20 | } | 24 | - FEAT_DPB (DC CVAP instruction) |
21 | 25 | - FEAT_Debugv8p2 (Debug changes for v8.2) | |
22 | +static uint32_t rebuild_hflags_aprofile(CPUARMState *env) | 26 | +- FEAT_Debugv8p4 (Debug changes for v8.4) |
23 | +{ | 27 | - FEAT_DotProd (Advanced SIMD dot product instructions) |
24 | + int flags = 0; | 28 | - FEAT_FCMA (Floating-point complex number instructions) |
25 | + | 29 | - FEAT_FHM (Floating-point half-precision multiplication instructions) |
26 | + flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL, | 30 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
27 | + arm_debug_target_el(env)); | 31 | index XXXXXXX..XXXXXXX 100644 |
28 | + return flags; | 32 | --- a/target/arm/cpu64.c |
29 | +} | 33 | +++ b/target/arm/cpu64.c |
30 | + | 34 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
31 | static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el, | 35 | cpu->isar.id_aa64zfr0 = t; |
32 | ARMMMUIdx mmu_idx) | 36 | |
33 | { | 37 | t = cpu->isar.id_aa64dfr0; |
34 | - return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | 38 | - t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 8); /* FEAT_Debugv8p2 */ |
35 | + uint32_t flags = rebuild_hflags_aprofile(env); | 39 | + t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 9); /* FEAT_Debugv8p4 */ |
36 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 40 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ |
37 | } | 41 | cpu->isar.id_aa64dfr0 = t; |
38 | 42 | ||
39 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 43 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
40 | ARMMMUIdx mmu_idx) | 44 | index XXXXXXX..XXXXXXX 100644 |
41 | { | 45 | --- a/target/arm/cpu_tcg.c |
42 | + uint32_t flags = rebuild_hflags_aprofile(env); | 46 | +++ b/target/arm/cpu_tcg.c |
43 | ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | 47 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) |
44 | ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | 48 | cpu->isar.id_pfr2 = t; |
45 | - uint32_t flags = 0; | 49 | |
46 | uint64_t sctlr; | 50 | t = cpu->isar.id_dfr0; |
47 | int tbii, tbid; | 51 | - t = FIELD_DP32(t, ID_DFR0, COPDBG, 8); /* FEAT_Debugv8p2 */ |
48 | 52 | - t = FIELD_DP32(t, ID_DFR0, COPSDBG, 8); /* FEAT_Debugv8p2 */ | |
49 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 53 | + t = FIELD_DP32(t, ID_DFR0, COPDBG, 9); /* FEAT_Debugv8p4 */ |
50 | } | 54 | + t = FIELD_DP32(t, ID_DFR0, COPSDBG, 9); /* FEAT_Debugv8p4 */ |
51 | } | 55 | t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ |
52 | 56 | cpu->isar.id_dfr0 = t; | |
53 | - if (!arm_feature(env, ARM_FEATURE_M)) { | ||
54 | - int target_el = arm_debug_target_el(env); | ||
55 | - | ||
56 | - flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL, target_el); | ||
57 | - } | ||
58 | - | ||
59 | *pflags = flags; | ||
60 | *cs_base = 0; | ||
61 | } | 57 | } |
62 | -- | 58 | -- |
63 | 2.20.1 | 59 | 2.25.1 |
64 | |||
65 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This function assumes nothing about the current state of the cpu, | 3 | Add only the system registers required to implement zero error |
4 | and writes the computed value to env->hflags. | 4 | records. This means that all values for ERRSELR are out of range, |
5 | which means that it and all of the indexed error record registers | ||
6 | need not be implemented. | ||
5 | 7 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Add the EL2 registers required for injecting virtual SError. |
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-13-richard.henderson@linaro.org | 12 | Message-id: 20220506180242.216785-14-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | target/arm/cpu.h | 6 ++++++ | 15 | target/arm/cpu.h | 5 +++ |
12 | target/arm/helper.c | 30 ++++++++++++++++++++++-------- | 16 | target/arm/helper.c | 84 +++++++++++++++++++++++++++++++++++++++++++++ |
13 | 2 files changed, 28 insertions(+), 8 deletions(-) | 17 | 2 files changed, 89 insertions(+) |
14 | 18 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 21 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/cpu.h | 22 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, | 23 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
20 | void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, void | 24 | uint64_t tfsr_el[4]; /* tfsre0_el1 is index 0. */ |
21 | *opaque); | 25 | uint64_t gcr_el1; |
22 | 26 | uint64_t rgsr_el1; | |
23 | +/** | ||
24 | + * arm_rebuild_hflags: | ||
25 | + * Rebuild the cached TBFLAGS for arbitrary changed processor state. | ||
26 | + */ | ||
27 | +void arm_rebuild_hflags(CPUARMState *env); | ||
28 | + | 27 | + |
29 | /** | 28 | + /* Minimal RAS registers */ |
30 | * aa32_vfp_dreg: | 29 | + uint64_t disr_el1; |
31 | * Return a pointer to the Dn register within env in 32-bit mode. | 30 | + uint64_t vdisr_el2; |
31 | + uint64_t vsesr_el2; | ||
32 | } cp15; | ||
33 | |||
34 | struct { | ||
32 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 35 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
33 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/target/arm/helper.c | 37 | --- a/target/arm/helper.c |
35 | +++ b/target/arm/helper.c | 38 | +++ b/target/arm/helper.c |
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 39 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { |
37 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 40 | .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 }, |
38 | } | 41 | }; |
39 | 42 | ||
40 | +static uint32_t rebuild_hflags_internal(CPUARMState *env) | 43 | +/* |
44 | + * Check for traps to RAS registers, which are controlled | ||
45 | + * by HCR_EL2.TERR and SCR_EL3.TERR. | ||
46 | + */ | ||
47 | +static CPAccessResult access_terr(CPUARMState *env, const ARMCPRegInfo *ri, | ||
48 | + bool isread) | ||
41 | +{ | 49 | +{ |
42 | + int el = arm_current_el(env); | 50 | + int el = arm_current_el(env); |
43 | + int fp_el = fp_exception_el(env, el); | ||
44 | + ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
45 | + | 51 | + |
46 | + if (is_a64(env)) { | 52 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_TERR)) { |
47 | + return rebuild_hflags_a64(env, el, fp_el, mmu_idx); | 53 | + return CP_ACCESS_TRAP_EL2; |
48 | + } else if (arm_feature(env, ARM_FEATURE_M)) { | ||
49 | + return rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
50 | + } else { | ||
51 | + return rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
52 | + } | 54 | + } |
55 | + if (el < 3 && (env->cp15.scr_el3 & SCR_TERR)) { | ||
56 | + return CP_ACCESS_TRAP_EL3; | ||
57 | + } | ||
58 | + return CP_ACCESS_OK; | ||
53 | +} | 59 | +} |
54 | + | 60 | + |
55 | +void arm_rebuild_hflags(CPUARMState *env) | 61 | +static uint64_t disr_read(CPUARMState *env, const ARMCPRegInfo *ri) |
56 | +{ | 62 | +{ |
57 | + env->hflags = rebuild_hflags_internal(env); | 63 | + int el = arm_current_el(env); |
64 | + | ||
65 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_AMO)) { | ||
66 | + return env->cp15.vdisr_el2; | ||
67 | + } | ||
68 | + if (el < 3 && (env->cp15.scr_el3 & SCR_EA)) { | ||
69 | + return 0; /* RAZ/WI */ | ||
70 | + } | ||
71 | + return env->cp15.disr_el1; | ||
58 | +} | 72 | +} |
59 | + | 73 | + |
60 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 74 | +static void disr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t val) |
61 | target_ulong *cs_base, uint32_t *pflags) | 75 | +{ |
62 | { | 76 | + int el = arm_current_el(env); |
63 | - ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
64 | - int current_el = arm_current_el(env); | ||
65 | - int fp_el = fp_exception_el(env, current_el); | ||
66 | uint32_t flags, pstate_for_ss; | ||
67 | |||
68 | + flags = rebuild_hflags_internal(env); | ||
69 | + | 77 | + |
70 | if (is_a64(env)) { | 78 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_AMO)) { |
71 | *pc = env->pc; | 79 | + env->cp15.vdisr_el2 = val; |
72 | - flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx); | 80 | + return; |
73 | if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | 81 | + } |
74 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | 82 | + if (el < 3 && (env->cp15.scr_el3 & SCR_EA)) { |
75 | } | 83 | + return; /* RAZ/WI */ |
76 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 84 | + } |
77 | *pc = env->regs[15]; | 85 | + env->cp15.disr_el1 = val; |
78 | 86 | +} | |
79 | if (arm_feature(env, ARM_FEATURE_M)) { | 87 | + |
80 | - flags = rebuild_hflags_m32(env, fp_el, mmu_idx); | 88 | +/* |
81 | - | 89 | + * Minimal RAS implementation with no Error Records. |
82 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | 90 | + * Which means that all of the Error Record registers: |
83 | FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) | 91 | + * ERXADDR_EL1 |
84 | != env->v7m.secure) { | 92 | + * ERXCTLR_EL1 |
85 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 93 | + * ERXFR_EL1 |
86 | flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | 94 | + * ERXMISC0_EL1 |
87 | } | 95 | + * ERXMISC1_EL1 |
88 | } else { | 96 | + * ERXMISC2_EL1 |
89 | - flags = rebuild_hflags_a32(env, fp_el, mmu_idx); | 97 | + * ERXMISC3_EL1 |
90 | - | 98 | + * ERXPFGCDN_EL1 (RASv1p1) |
91 | /* | 99 | + * ERXPFGCTL_EL1 (RASv1p1) |
92 | * Note that XSCALE_CPAR shares bits with VECSTRIDE. | 100 | + * ERXPFGF_EL1 (RASv1p1) |
93 | * Note that VECLEN+VECSTRIDE are RES0 for M-profile. | 101 | + * ERXSTATUS_EL1 |
102 | + * and | ||
103 | + * ERRSELR_EL1 | ||
104 | + * may generate UNDEFINED, which is the effect we get by not | ||
105 | + * listing them at all. | ||
106 | + */ | ||
107 | +static const ARMCPRegInfo minimal_ras_reginfo[] = { | ||
108 | + { .name = "DISR_EL1", .state = ARM_CP_STATE_BOTH, | ||
109 | + .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 1, .opc2 = 1, | ||
110 | + .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.disr_el1), | ||
111 | + .readfn = disr_read, .writefn = disr_write, .raw_writefn = raw_write }, | ||
112 | + { .name = "ERRIDR_EL1", .state = ARM_CP_STATE_BOTH, | ||
113 | + .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 3, .opc2 = 0, | ||
114 | + .access = PL1_R, .accessfn = access_terr, | ||
115 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
116 | + { .name = "VDISR_EL2", .state = ARM_CP_STATE_BOTH, | ||
117 | + .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 1, .opc2 = 1, | ||
118 | + .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.vdisr_el2) }, | ||
119 | + { .name = "VSESR_EL2", .state = ARM_CP_STATE_BOTH, | ||
120 | + .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 3, | ||
121 | + .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.vsesr_el2) }, | ||
122 | +}; | ||
123 | + | ||
124 | /* Return the exception level to which exceptions should be taken | ||
125 | * via SVEAccessTrap. If an exception should be routed through | ||
126 | * AArch64.AdvSIMDFPAccessTrap, return 0; fp_exception_el should | ||
127 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
128 | if (cpu_isar_feature(aa64_ssbs, cpu)) { | ||
129 | define_one_arm_cp_reg(cpu, &ssbs_reginfo); | ||
130 | } | ||
131 | + if (cpu_isar_feature(any_ras, cpu)) { | ||
132 | + define_arm_cp_regs(cpu, minimal_ras_reginfo); | ||
133 | + } | ||
134 | |||
135 | if (cpu_isar_feature(aa64_vh, cpu) || | ||
136 | cpu_isar_feature(aa64_debugv8p2, cpu)) { | ||
94 | -- | 137 | -- |
95 | 2.20.1 | 138 | 2.25.1 |
96 | |||
97 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_A32 bits | 3 | Enable writes to the TERR and TEA bits when RAS is enabled. |
4 | that will be cached, and are used by M-profile. | 4 | These bits are otherwise RES0. |
5 | 5 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-6-richard.henderson@linaro.org | 8 | Message-id: 20220506180242.216785-15-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/helper.c | 45 ++++++++++++++++++++++++++++++--------------- | 11 | target/arm/helper.c | 9 +++++++++ |
12 | 1 file changed, 30 insertions(+), 15 deletions(-) | 12 | 1 file changed, 9 insertions(+) |
13 | 13 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el, | 18 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
19 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 19 | } |
20 | } | 20 | valid_mask &= ~SCR_NET; |
21 | 21 | ||
22 | +static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | 22 | + if (cpu_isar_feature(aa64_ras, cpu)) { |
23 | + ARMMMUIdx mmu_idx) | 23 | + valid_mask |= SCR_TERR; |
24 | +{ | 24 | + } |
25 | + uint32_t flags = 0; | 25 | if (cpu_isar_feature(aa64_lor, cpu)) { |
26 | + | 26 | valid_mask |= SCR_TLOR; |
27 | + if (arm_v7m_is_handler_mode(env)) { | 27 | } |
28 | + flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | 28 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
29 | + } | ||
30 | + | ||
31 | + /* | ||
32 | + * v8M always applies stack limit checks unless CCR.STKOFHFNMIGN | ||
33 | + * is suppressing them because the requested execution priority | ||
34 | + * is less than 0. | ||
35 | + */ | ||
36 | + if (arm_feature(env, ARM_FEATURE_V8) && | ||
37 | + !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) && | ||
38 | + (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) { | ||
39 | + flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | ||
40 | + } | ||
41 | + | ||
42 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
43 | +} | ||
44 | + | ||
45 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
46 | ARMMMUIdx mmu_idx) | ||
47 | { | ||
48 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
49 | } | 29 | } |
50 | } else { | 30 | } else { |
51 | *pc = env->regs[15]; | 31 | valid_mask &= ~(SCR_RW | SCR_ST); |
52 | - flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | 32 | + if (cpu_isar_feature(aa32_ras, cpu)) { |
53 | + | 33 | + valid_mask |= SCR_TERR; |
54 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
55 | + flags = rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
56 | + } else { | ||
57 | + flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
58 | + } | 34 | + } |
59 | + | 35 | } |
60 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | 36 | |
61 | flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len); | 37 | if (!arm_feature(env, ARM_FEATURE_EL2)) { |
62 | flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride); | 38 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) |
63 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 39 | if (cpu_isar_feature(aa64_vh, cpu)) { |
40 | valid_mask |= HCR_E2H; | ||
64 | } | 41 | } |
65 | } | 42 | + if (cpu_isar_feature(aa64_ras, cpu)) { |
66 | 43 | + valid_mask |= HCR_TERR | HCR_TEA; | |
67 | - if (arm_v7m_is_handler_mode(env)) { | 44 | + } |
68 | - flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | 45 | if (cpu_isar_feature(aa64_lor, cpu)) { |
69 | - } | 46 | valid_mask |= HCR_TLOR; |
70 | - | 47 | } |
71 | - /* v8M always applies stack limit checks unless CCR.STKOFHFNMIGN is | ||
72 | - * suppressing them because the requested execution priority is less than 0. | ||
73 | - */ | ||
74 | - if (arm_feature(env, ARM_FEATURE_V8) && | ||
75 | - arm_feature(env, ARM_FEATURE_M) && | ||
76 | - !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) && | ||
77 | - (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) { | ||
78 | - flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | ||
79 | - } | ||
80 | - | ||
81 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
82 | FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | ||
83 | flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
84 | -- | 48 | -- |
85 | 2.20.1 | 49 | 2.25.1 |
86 | |||
87 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Avoid calling arm_current_el() twice. | 3 | Virtual SError exceptions are raised by setting HCR_EL2.VSE, |
4 | and are routed to EL1 just like other virtual exceptions. | ||
4 | 5 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-14-richard.henderson@linaro.org | 8 | Message-id: 20220506180242.216785-16-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/internals.h | 9 +++++++++ | 11 | target/arm/cpu.h | 2 ++ |
12 | target/arm/helper.c | 12 +++++++----- | 12 | target/arm/internals.h | 8 ++++++++ |
13 | 2 files changed, 16 insertions(+), 5 deletions(-) | 13 | target/arm/syndrome.h | 5 +++++ |
14 | target/arm/cpu.c | 38 +++++++++++++++++++++++++++++++++++++- | ||
15 | target/arm/helper.c | 40 +++++++++++++++++++++++++++++++++++++++- | ||
16 | 5 files changed, 91 insertions(+), 2 deletions(-) | ||
14 | 17 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/cpu.h | ||
21 | +++ b/target/arm/cpu.h | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | #define EXCP_LSERR 21 /* v8M LSERR SecureFault */ | ||
24 | #define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ | ||
25 | #define EXCP_DIVBYZERO 23 /* v7M DIVBYZERO UsageFault */ | ||
26 | +#define EXCP_VSERR 24 | ||
27 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | ||
28 | |||
29 | #define ARMV7M_EXCP_RESET 1 | ||
30 | @@ -XXX,XX +XXX,XX @@ enum { | ||
31 | #define CPU_INTERRUPT_FIQ CPU_INTERRUPT_TGT_EXT_1 | ||
32 | #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_EXT_2 | ||
33 | #define CPU_INTERRUPT_VFIQ CPU_INTERRUPT_TGT_EXT_3 | ||
34 | +#define CPU_INTERRUPT_VSERR CPU_INTERRUPT_TGT_INT_0 | ||
35 | |||
36 | /* The usual mapping for an AArch64 system register to its AArch32 | ||
37 | * counterpart is for the 32 bit world to have access to the lower | ||
15 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 38 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
16 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/internals.h | 40 | --- a/target/arm/internals.h |
18 | +++ b/target/arm/internals.h | 41 | +++ b/target/arm/internals.h |
19 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_virq(ARMCPU *cpu); | 42 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_virq(ARMCPU *cpu); |
20 | */ | 43 | */ |
21 | void arm_cpu_update_vfiq(ARMCPU *cpu); | 44 | void arm_cpu_update_vfiq(ARMCPU *cpu); |
22 | 45 | ||
23 | +/** | 46 | +/** |
24 | + * arm_mmu_idx_el: | 47 | + * arm_cpu_update_vserr: Update CPU_INTERRUPT_VSERR bit |
25 | + * @env: The cpu environment | ||
26 | + * @el: The EL to use. | ||
27 | + * | 48 | + * |
28 | + * Return the full ARMMMUIdx for the translation regime for EL. | 49 | + * Update the CPU_INTERRUPT_VSERR bit in cs->interrupt_request, |
50 | + * following a change to the HCR_EL2.VSE bit. | ||
29 | + */ | 51 | + */ |
30 | +ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el); | 52 | +void arm_cpu_update_vserr(ARMCPU *cpu); |
31 | + | 53 | + |
32 | /** | 54 | /** |
33 | * arm_mmu_idx: | 55 | * arm_mmu_idx_el: |
34 | * @env: The cpu environment | 56 | * @env: The cpu environment |
57 | diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/target/arm/syndrome.h | ||
60 | +++ b/target/arm/syndrome.h | ||
61 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_pcalignment(void) | ||
62 | return (EC_PCALIGNMENT << ARM_EL_EC_SHIFT) | ARM_EL_IL; | ||
63 | } | ||
64 | |||
65 | +static inline uint32_t syn_serror(uint32_t extra) | ||
66 | +{ | ||
67 | + return (EC_SERROR << ARM_EL_EC_SHIFT) | ARM_EL_IL | extra; | ||
68 | +} | ||
69 | + | ||
70 | #endif /* TARGET_ARM_SYNDROME_H */ | ||
71 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/cpu.c | ||
74 | +++ b/target/arm/cpu.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_has_work(CPUState *cs) | ||
76 | return (cpu->power_state != PSCI_OFF) | ||
77 | && cs->interrupt_request & | ||
78 | (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD | ||
79 | - | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | ||
80 | + | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR | ||
81 | | CPU_INTERRUPT_EXITTB); | ||
82 | } | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
85 | return false; | ||
86 | } | ||
87 | return !(env->daif & PSTATE_I); | ||
88 | + case EXCP_VSERR: | ||
89 | + if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) { | ||
90 | + /* VIRQs are only taken when hypervized. */ | ||
91 | + return false; | ||
92 | + } | ||
93 | + return !(env->daif & PSTATE_A); | ||
94 | default: | ||
95 | g_assert_not_reached(); | ||
96 | } | ||
97 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
98 | goto found; | ||
99 | } | ||
100 | } | ||
101 | + if (interrupt_request & CPU_INTERRUPT_VSERR) { | ||
102 | + excp_idx = EXCP_VSERR; | ||
103 | + target_el = 1; | ||
104 | + if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
105 | + cur_el, secure, hcr_el2)) { | ||
106 | + /* Taking a virtual abort clears HCR_EL2.VSE */ | ||
107 | + env->cp15.hcr_el2 &= ~HCR_VSE; | ||
108 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); | ||
109 | + goto found; | ||
110 | + } | ||
111 | + } | ||
112 | return false; | ||
113 | |||
114 | found: | ||
115 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_vfiq(ARMCPU *cpu) | ||
116 | } | ||
117 | } | ||
118 | |||
119 | +void arm_cpu_update_vserr(ARMCPU *cpu) | ||
120 | +{ | ||
121 | + /* | ||
122 | + * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit. | ||
123 | + */ | ||
124 | + CPUARMState *env = &cpu->env; | ||
125 | + CPUState *cs = CPU(cpu); | ||
126 | + | ||
127 | + bool new_state = env->cp15.hcr_el2 & HCR_VSE; | ||
128 | + | ||
129 | + if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) { | ||
130 | + if (new_state) { | ||
131 | + cpu_interrupt(cs, CPU_INTERRUPT_VSERR); | ||
132 | + } else { | ||
133 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); | ||
134 | + } | ||
135 | + } | ||
136 | +} | ||
137 | + | ||
138 | #ifndef CONFIG_USER_ONLY | ||
139 | static void arm_cpu_set_irq(void *opaque, int irq, int level) | ||
140 | { | ||
35 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 141 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
36 | index XXXXXXX..XXXXXXX 100644 | 142 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/target/arm/helper.c | 143 | --- a/target/arm/helper.c |
38 | +++ b/target/arm/helper.c | 144 | +++ b/target/arm/helper.c |
39 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | 145 | @@ -XXX,XX +XXX,XX @@ static uint64_t isr_read(CPUARMState *env, const ARMCPRegInfo *ri) |
40 | } | 146 | } |
41 | #endif | 147 | } |
42 | 148 | ||
43 | -ARMMMUIdx arm_mmu_idx(CPUARMState *env) | 149 | - /* External aborts are not possible in QEMU so A bit is always clear */ |
44 | +ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el) | 150 | + if (hcr_el2 & HCR_AMO) { |
45 | { | 151 | + if (cs->interrupt_request & CPU_INTERRUPT_VSERR) { |
46 | - int el; | 152 | + ret |= CPSR_A; |
47 | - | 153 | + } |
48 | if (arm_feature(env, ARM_FEATURE_M)) { | 154 | + } |
49 | return arm_v7m_mmu_idx_for_secstate(env, env->v7m.secure); | 155 | + |
50 | } | 156 | return ret; |
51 | 157 | } | |
52 | - el = arm_current_el(env); | 158 | |
53 | if (el < 2 && arm_is_secure_below_el3(env)) { | 159 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) |
54 | return ARMMMUIdx_S1SE0 + el; | 160 | g_assert(qemu_mutex_iothread_locked()); |
55 | } else { | 161 | arm_cpu_update_virq(cpu); |
56 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx(CPUARMState *env) | 162 | arm_cpu_update_vfiq(cpu); |
57 | } | 163 | + arm_cpu_update_vserr(cpu); |
58 | } | 164 | } |
59 | 165 | ||
60 | +ARMMMUIdx arm_mmu_idx(CPUARMState *env) | 166 | static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
61 | +{ | 167 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(CPUState *cs) |
62 | + return arm_mmu_idx_el(env, arm_current_el(env)); | 168 | [EXCP_LSERR] = "v8M LSERR UsageFault", |
63 | +} | 169 | [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", |
64 | + | 170 | [EXCP_DIVBYZERO] = "v7M DIVBYZERO UsageFault", |
65 | int cpu_mmu_index(CPUARMState *env, bool ifetch) | 171 | + [EXCP_VSERR] = "Virtual SERR", |
66 | { | 172 | }; |
67 | return arm_to_core_mmu_idx(arm_mmu_idx(env)); | 173 | |
68 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_internal(CPUARMState *env) | 174 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { |
69 | { | 175 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) |
70 | int el = arm_current_el(env); | 176 | mask = CPSR_A | CPSR_I | CPSR_F; |
71 | int fp_el = fp_exception_el(env, el); | 177 | offset = 4; |
72 | - ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 178 | break; |
73 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | 179 | + case EXCP_VSERR: |
74 | 180 | + { | |
75 | if (is_a64(env)) { | 181 | + /* |
76 | return rebuild_hflags_a64(env, el, fp_el, mmu_idx); | 182 | + * Note that this is reported as a data abort, but the DFAR |
183 | + * has an UNKNOWN value. Construct the SError syndrome from | ||
184 | + * AET and ExT fields. | ||
185 | + */ | ||
186 | + ARMMMUFaultInfo fi = { .type = ARMFault_AsyncExternal, }; | ||
187 | + | ||
188 | + if (extended_addresses_enabled(env)) { | ||
189 | + env->exception.fsr = arm_fi_to_lfsc(&fi); | ||
190 | + } else { | ||
191 | + env->exception.fsr = arm_fi_to_sfsc(&fi); | ||
192 | + } | ||
193 | + env->exception.fsr |= env->cp15.vsesr_el2 & 0xd000; | ||
194 | + A32_BANKED_CURRENT_REG_SET(env, dfsr, env->exception.fsr); | ||
195 | + qemu_log_mask(CPU_LOG_INT, "...with IFSR 0x%x\n", | ||
196 | + env->exception.fsr); | ||
197 | + | ||
198 | + new_mode = ARM_CPU_MODE_ABT; | ||
199 | + addr = 0x10; | ||
200 | + mask = CPSR_A | CPSR_I; | ||
201 | + offset = 8; | ||
202 | + } | ||
203 | + break; | ||
204 | case EXCP_SMC: | ||
205 | new_mode = ARM_CPU_MODE_MON; | ||
206 | addr = 0x08; | ||
207 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
208 | case EXCP_VFIQ: | ||
209 | addr += 0x100; | ||
210 | break; | ||
211 | + case EXCP_VSERR: | ||
212 | + addr += 0x180; | ||
213 | + /* Construct the SError syndrome from IDS and ISS fields. */ | ||
214 | + env->exception.syndrome = syn_serror(env->cp15.vsesr_el2 & 0x1ffffff); | ||
215 | + env->cp15.esr_el[new_el] = env->exception.syndrome; | ||
216 | + break; | ||
217 | default: | ||
218 | cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); | ||
219 | } | ||
77 | -- | 220 | -- |
78 | 2.20.1 | 221 | 2.25.1 |
79 | |||
80 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This functions are given the mode and el state of the cpu | 3 | Check for and defer any pending virtual SError. |
4 | and writes the computed value to env->hflags. | ||
5 | 4 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-16-richard.henderson@linaro.org | 7 | Message-id: 20220506180242.216785-17-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | target/arm/helper.h | 4 ++++ | 10 | target/arm/helper.h | 1 + |
12 | target/arm/helper.c | 24 ++++++++++++++++++++++++ | 11 | target/arm/a32.decode | 16 ++++++++------ |
13 | 2 files changed, 28 insertions(+) | 12 | target/arm/t32.decode | 18 ++++++++-------- |
13 | target/arm/op_helper.c | 43 ++++++++++++++++++++++++++++++++++++++ | ||
14 | target/arm/translate-a64.c | 17 +++++++++++++++ | ||
15 | target/arm/translate.c | 23 ++++++++++++++++++++ | ||
16 | 6 files changed, 103 insertions(+), 15 deletions(-) | ||
14 | 17 | ||
15 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 18 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.h | 20 | --- a/target/arm/helper.h |
18 | +++ b/target/arm/helper.h | 21 | +++ b/target/arm/helper.h |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(msr_banked, void, env, i32, i32, i32) | 22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_1(wfe, void, env) |
20 | DEF_HELPER_2(get_user_reg, i32, env, i32) | 23 | DEF_HELPER_1(yield, void, env) |
21 | DEF_HELPER_3(set_user_reg, void, env, i32, i32) | 24 | DEF_HELPER_1(pre_hvc, void, env) |
22 | 25 | DEF_HELPER_2(pre_smc, void, env, i32) | |
23 | +DEF_HELPER_FLAGS_2(rebuild_hflags_m32, TCG_CALL_NO_RWG, void, env, int) | 26 | +DEF_HELPER_1(vesb, void, env) |
24 | +DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int) | 27 | |
25 | +DEF_HELPER_FLAGS_2(rebuild_hflags_a64, TCG_CALL_NO_RWG, void, env, int) | 28 | DEF_HELPER_3(cpsr_write, void, env, i32, i32) |
26 | + | 29 | DEF_HELPER_2(cpsr_write_eret, void, env, i32) |
27 | DEF_HELPER_1(vfp_get_fpscr, i32, env) | 30 | diff --git a/target/arm/a32.decode b/target/arm/a32.decode |
28 | DEF_HELPER_2(vfp_set_fpscr, void, env, i32) | 31 | index XXXXXXX..XXXXXXX 100644 |
29 | 32 | --- a/target/arm/a32.decode | |
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 33 | +++ b/target/arm/a32.decode |
31 | index XXXXXXX..XXXXXXX 100644 | 34 | @@ -XXX,XX +XXX,XX @@ SMULTT .... 0001 0110 .... 0000 .... 1110 .... @rd0mn |
32 | --- a/target/arm/helper.c | 35 | |
33 | +++ b/target/arm/helper.c | 36 | { |
34 | @@ -XXX,XX +XXX,XX @@ void arm_rebuild_hflags(CPUARMState *env) | 37 | { |
35 | env->hflags = rebuild_hflags_internal(env); | 38 | - YIELD ---- 0011 0010 0000 1111 ---- 0000 0001 |
39 | - WFE ---- 0011 0010 0000 1111 ---- 0000 0010 | ||
40 | - WFI ---- 0011 0010 0000 1111 ---- 0000 0011 | ||
41 | + [ | ||
42 | + YIELD ---- 0011 0010 0000 1111 ---- 0000 0001 | ||
43 | + WFE ---- 0011 0010 0000 1111 ---- 0000 0010 | ||
44 | + WFI ---- 0011 0010 0000 1111 ---- 0000 0011 | ||
45 | |||
46 | - # TODO: Implement SEV, SEVL; may help SMP performance. | ||
47 | - # SEV ---- 0011 0010 0000 1111 ---- 0000 0100 | ||
48 | - # SEVL ---- 0011 0010 0000 1111 ---- 0000 0101 | ||
49 | + # TODO: Implement SEV, SEVL; may help SMP performance. | ||
50 | + # SEV ---- 0011 0010 0000 1111 ---- 0000 0100 | ||
51 | + # SEVL ---- 0011 0010 0000 1111 ---- 0000 0101 | ||
52 | + | ||
53 | + ESB ---- 0011 0010 0000 1111 ---- 0001 0000 | ||
54 | + ] | ||
55 | |||
56 | # The canonical nop ends in 00000000, but the whole of the | ||
57 | # rest of the space executes as nop if otherwise unsupported. | ||
58 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/t32.decode | ||
61 | +++ b/target/arm/t32.decode | ||
62 | @@ -XXX,XX +XXX,XX @@ CLZ 1111 1010 1011 ---- 1111 .... 1000 .... @rdm | ||
63 | [ | ||
64 | # Hints, and CPS | ||
65 | { | ||
66 | - YIELD 1111 0011 1010 1111 1000 0000 0000 0001 | ||
67 | - WFE 1111 0011 1010 1111 1000 0000 0000 0010 | ||
68 | - WFI 1111 0011 1010 1111 1000 0000 0000 0011 | ||
69 | + [ | ||
70 | + YIELD 1111 0011 1010 1111 1000 0000 0000 0001 | ||
71 | + WFE 1111 0011 1010 1111 1000 0000 0000 0010 | ||
72 | + WFI 1111 0011 1010 1111 1000 0000 0000 0011 | ||
73 | |||
74 | - # TODO: Implement SEV, SEVL; may help SMP performance. | ||
75 | - # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | ||
76 | - # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | ||
77 | + # TODO: Implement SEV, SEVL; may help SMP performance. | ||
78 | + # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | ||
79 | + # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | ||
80 | |||
81 | - # For M-profile minimal-RAS ESB can be a NOP, which is the | ||
82 | - # default behaviour since it is in the hint space. | ||
83 | - # ESB 1111 0011 1010 1111 1000 0000 0001 0000 | ||
84 | + ESB 1111 0011 1010 1111 1000 0000 0001 0000 | ||
85 | + ] | ||
86 | |||
87 | # The canonical nop ends in 0000 0000, but the whole rest | ||
88 | # of the space is "reserved hint, behaves as nop". | ||
89 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/op_helper.c | ||
92 | +++ b/target/arm/op_helper.c | ||
93 | @@ -XXX,XX +XXX,XX @@ void HELPER(probe_access)(CPUARMState *env, target_ulong ptr, | ||
94 | access_type, mmu_idx, ra); | ||
95 | } | ||
36 | } | 96 | } |
37 | 97 | + | |
38 | +void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) | 98 | +/* |
99 | + * This function corresponds to AArch64.vESBOperation(). | ||
100 | + * Note that the AArch32 version is not functionally different. | ||
101 | + */ | ||
102 | +void HELPER(vesb)(CPUARMState *env) | ||
39 | +{ | 103 | +{ |
40 | + int fp_el = fp_exception_el(env, el); | 104 | + /* |
41 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | 105 | + * The EL2Enabled() check is done inside arm_hcr_el2_eff, |
42 | + | 106 | + * and will return HCR_EL2.VSE == 0, so nothing happens. |
43 | + env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); | 107 | + */ |
108 | + uint64_t hcr = arm_hcr_el2_eff(env); | ||
109 | + bool enabled = !(hcr & HCR_TGE) && (hcr & HCR_AMO); | ||
110 | + bool pending = enabled && (hcr & HCR_VSE); | ||
111 | + bool masked = (env->daif & PSTATE_A); | ||
112 | + | ||
113 | + /* If VSE pending and masked, defer the exception. */ | ||
114 | + if (pending && masked) { | ||
115 | + uint32_t syndrome; | ||
116 | + | ||
117 | + if (arm_el_is_aa64(env, 1)) { | ||
118 | + /* Copy across IDS and ISS from VSESR. */ | ||
119 | + syndrome = env->cp15.vsesr_el2 & 0x1ffffff; | ||
120 | + } else { | ||
121 | + ARMMMUFaultInfo fi = { .type = ARMFault_AsyncExternal }; | ||
122 | + | ||
123 | + if (extended_addresses_enabled(env)) { | ||
124 | + syndrome = arm_fi_to_lfsc(&fi); | ||
125 | + } else { | ||
126 | + syndrome = arm_fi_to_sfsc(&fi); | ||
127 | + } | ||
128 | + /* Copy across AET and ExT from VSESR. */ | ||
129 | + syndrome |= env->cp15.vsesr_el2 & 0xd000; | ||
130 | + } | ||
131 | + | ||
132 | + /* Set VDISR_EL2.A along with the syndrome. */ | ||
133 | + env->cp15.vdisr_el2 = syndrome | (1u << 31); | ||
134 | + | ||
135 | + /* Clear pending virtual SError */ | ||
136 | + env->cp15.hcr_el2 &= ~HCR_VSE; | ||
137 | + cpu_reset_interrupt(env_cpu(env), CPU_INTERRUPT_VSERR); | ||
138 | + } | ||
44 | +} | 139 | +} |
45 | + | 140 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
46 | +void HELPER(rebuild_hflags_a32)(CPUARMState *env, int el) | 141 | index XXXXXXX..XXXXXXX 100644 |
142 | --- a/target/arm/translate-a64.c | ||
143 | +++ b/target/arm/translate-a64.c | ||
144 | @@ -XXX,XX +XXX,XX @@ static void handle_hint(DisasContext *s, uint32_t insn, | ||
145 | gen_helper_autib(cpu_X[17], cpu_env, cpu_X[17], cpu_X[16]); | ||
146 | } | ||
147 | break; | ||
148 | + case 0b10000: /* ESB */ | ||
149 | + /* Without RAS, we must implement this as NOP. */ | ||
150 | + if (dc_isar_feature(aa64_ras, s)) { | ||
151 | + /* | ||
152 | + * QEMU does not have a source of physical SErrors, | ||
153 | + * so we are only concerned with virtual SErrors. | ||
154 | + * The pseudocode in the ARM for this case is | ||
155 | + * if PSTATE.EL IN {EL0, EL1} && EL2Enabled() then | ||
156 | + * AArch64.vESBOperation(); | ||
157 | + * Most of the condition can be evaluated at translation time. | ||
158 | + * Test for EL2 present, and defer test for SEL2 to runtime. | ||
159 | + */ | ||
160 | + if (s->current_el <= 1 && arm_dc_feature(s, ARM_FEATURE_EL2)) { | ||
161 | + gen_helper_vesb(cpu_env); | ||
162 | + } | ||
163 | + } | ||
164 | + break; | ||
165 | case 0b11000: /* PACIAZ */ | ||
166 | if (s->pauth_active) { | ||
167 | gen_helper_pacia(cpu_X[30], cpu_env, cpu_X[30], | ||
168 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
169 | index XXXXXXX..XXXXXXX 100644 | ||
170 | --- a/target/arm/translate.c | ||
171 | +++ b/target/arm/translate.c | ||
172 | @@ -XXX,XX +XXX,XX @@ static bool trans_WFI(DisasContext *s, arg_WFI *a) | ||
173 | return true; | ||
174 | } | ||
175 | |||
176 | +static bool trans_ESB(DisasContext *s, arg_ESB *a) | ||
47 | +{ | 177 | +{ |
48 | + int fp_el = fp_exception_el(env, el); | 178 | + /* |
49 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | 179 | + * For M-profile, minimal-RAS ESB can be a NOP. |
50 | + | 180 | + * Without RAS, we must implement this as NOP. |
51 | + env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx); | 181 | + */ |
182 | + if (!arm_dc_feature(s, ARM_FEATURE_M) && dc_isar_feature(aa32_ras, s)) { | ||
183 | + /* | ||
184 | + * QEMU does not have a source of physical SErrors, | ||
185 | + * so we are only concerned with virtual SErrors. | ||
186 | + * The pseudocode in the ARM for this case is | ||
187 | + * if PSTATE.EL IN {EL0, EL1} && EL2Enabled() then | ||
188 | + * AArch32.vESBOperation(); | ||
189 | + * Most of the condition can be evaluated at translation time. | ||
190 | + * Test for EL2 present, and defer test for SEL2 to runtime. | ||
191 | + */ | ||
192 | + if (s->current_el <= 1 && arm_dc_feature(s, ARM_FEATURE_EL2)) { | ||
193 | + gen_helper_vesb(cpu_env); | ||
194 | + } | ||
195 | + } | ||
196 | + return true; | ||
52 | +} | 197 | +} |
53 | + | 198 | + |
54 | +void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el) | 199 | static bool trans_NOP(DisasContext *s, arg_NOP *a) |
55 | +{ | ||
56 | + int fp_el = fp_exception_el(env, el); | ||
57 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
58 | + | ||
59 | + env->hflags = rebuild_hflags_a64(env, el, fp_el, mmu_idx); | ||
60 | +} | ||
61 | + | ||
62 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
63 | target_ulong *cs_base, uint32_t *pflags) | ||
64 | { | 200 | { |
201 | return true; | ||
65 | -- | 202 | -- |
66 | 2.20.1 | 203 | 2.25.1 |
67 | |||
68 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20191018174431.1784-20-richard.henderson@linaro.org | 5 | Message-id: 20220506180242.216785-18-richard.henderson@linaro.org |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 7 | --- |
10 | target/arm/helper.c | 10 ++++++++++ | 8 | docs/system/arm/emulation.rst | 1 + |
11 | 1 file changed, 10 insertions(+) | 9 | target/arm/cpu64.c | 1 + |
10 | target/arm/cpu_tcg.c | 1 + | ||
11 | 3 files changed, 3 insertions(+) | ||
12 | 12 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 15 | --- a/docs/system/arm/emulation.rst |
16 | +++ b/target/arm/helper.c | 16 | +++ b/docs/system/arm/emulation.rst |
17 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 17 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
18 | /* ??? Lots of these bits are not implemented. */ | 18 | - FEAT_PMULL (PMULL, PMULL2 instructions) |
19 | /* This may enable/disable the MMU, so do a TLB flush. */ | 19 | - FEAT_PMUv3p1 (PMU Extensions v3.1) |
20 | tlb_flush(CPU(cpu)); | 20 | - FEAT_PMUv3p4 (PMU Extensions v3.4) |
21 | + | 21 | +- FEAT_RAS (Reliability, availability, and serviceability) |
22 | + if (ri->type & ARM_CP_SUPPRESS_TB_END) { | 22 | - FEAT_RDM (Advanced SIMD rounding double multiply accumulate instructions) |
23 | + /* | 23 | - FEAT_RNG (Random number generator) |
24 | + * Normally we would always end the TB on an SCTLR write; see the | 24 | - FEAT_SB (Speculation Barrier) |
25 | + * comment in ARMCPRegInfo sctlr initialization below for why Xscale | 25 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
26 | + * is special. Setting ARM_CP_SUPPRESS_TB_END also stops the rebuild | 26 | index XXXXXXX..XXXXXXX 100644 |
27 | + * of hflags from the translator, so do it here. | 27 | --- a/target/arm/cpu64.c |
28 | + */ | 28 | +++ b/target/arm/cpu64.c |
29 | + arm_rebuild_hflags(env); | 29 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
30 | + } | 30 | t = cpu->isar.id_aa64pfr0; |
31 | } | 31 | t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); /* FEAT_FP16 */ |
32 | 32 | t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); /* FEAT_FP16 */ | |
33 | static CPAccessResult fpexc32_access(CPUARMState *env, const ARMCPRegInfo *ri, | 33 | + t = FIELD_DP64(t, ID_AA64PFR0, RAS, 1); /* FEAT_RAS */ |
34 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
35 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
36 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
37 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/cpu_tcg.c | ||
40 | +++ b/target/arm/cpu_tcg.c | ||
41 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
42 | |||
43 | t = cpu->isar.id_pfr0; | ||
44 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
45 | + t = FIELD_DP32(t, ID_PFR0, RAS, 1); /* FEAT_RAS */ | ||
46 | cpu->isar.id_pfr0 = t; | ||
47 | |||
48 | t = cpu->isar.id_pfr2; | ||
34 | -- | 49 | -- |
35 | 2.20.1 | 50 | 2.25.1 |
36 | |||
37 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | This feature is AArch64 only, and applies to physical SErrors, |
4 | which QEMU does not implement, thus the feature is a nop. | ||
4 | 5 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-19-richard.henderson@linaro.org | 8 | Message-id: 20220506180242.216785-19-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/op_helper.c | 3 +++ | 11 | docs/system/arm/emulation.rst | 1 + |
11 | 1 file changed, 3 insertions(+) | 12 | target/arm/cpu64.c | 1 + |
13 | 2 files changed, 2 insertions(+) | ||
12 | 14 | ||
13 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 15 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/op_helper.c | 17 | --- a/docs/system/arm/emulation.rst |
16 | +++ b/target/arm/op_helper.c | 18 | +++ b/docs/system/arm/emulation.rst |
17 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(usat16)(CPUARMState *env, uint32_t x, uint32_t shift) | 19 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
18 | void HELPER(setend)(CPUARMState *env) | 20 | - FEAT_FlagM2 (Enhancements to flag manipulation instructions) |
19 | { | 21 | - FEAT_HPDS (Hierarchical permission disables) |
20 | env->uncached_cpsr ^= CPSR_E; | 22 | - FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) |
21 | + arm_rebuild_hflags(env); | 23 | +- FEAT_IESB (Implicit error synchronization event) |
22 | } | 24 | - FEAT_JSCVT (JavaScript conversion instructions) |
23 | 25 | - FEAT_LOR (Limited ordering regions) | |
24 | /* Function checks whether WFx (WFI/WFE) instructions are set up to be trapped. | 26 | - FEAT_LPA (Large Physical Address space) |
25 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(cpsr_read)(CPUARMState *env) | 27 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
26 | void HELPER(cpsr_write)(CPUARMState *env, uint32_t val, uint32_t mask) | 28 | index XXXXXXX..XXXXXXX 100644 |
27 | { | 29 | --- a/target/arm/cpu64.c |
28 | cpsr_write(env, val, mask, CPSRWriteByInstr); | 30 | +++ b/target/arm/cpu64.c |
29 | + /* TODO: Not all cpsr bits are relevant to hflags. */ | 31 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
30 | + arm_rebuild_hflags(env); | 32 | t = cpu->isar.id_aa64mmfr2; |
31 | } | 33 | t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* FEAT_TTCNP */ |
32 | 34 | t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); /* FEAT_UAO */ | |
33 | /* Write the CPSR for a 32-bit exception return */ | 35 | + t = FIELD_DP64(t, ID_AA64MMFR2, IESB, 1); /* FEAT_IESB */ |
36 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
37 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* FEAT_TTST */ | ||
38 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
34 | -- | 39 | -- |
35 | 2.20.1 | 40 | 2.25.1 |
36 | |||
37 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The 32-bit product should be sign-extended, not zero-extended. | 3 | This extension concerns branch speculation, which TCG does |
4 | not implement. Thus we can trivially enable this feature. | ||
4 | 5 | ||
5 | Fixes: ea96b374641b | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Message-id: 20220506180242.216785-20-richard.henderson@linaro.org |
9 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
10 | Message-id: 20190912183058.17947-1-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | target/arm/translate.c | 4 +++- | 11 | docs/system/arm/emulation.rst | 1 + |
14 | 1 file changed, 3 insertions(+), 1 deletion(-) | 12 | target/arm/cpu64.c | 1 + |
13 | target/arm/cpu_tcg.c | 1 + | ||
14 | 3 files changed, 3 insertions(+) | ||
15 | 15 | ||
16 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 16 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate.c | 18 | --- a/docs/system/arm/emulation.rst |
19 | +++ b/target/arm/translate.c | 19 | +++ b/docs/system/arm/emulation.rst |
20 | @@ -XXX,XX +XXX,XX @@ static bool op_smlaxxx(DisasContext *s, arg_rrrr *a, | 20 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
21 | case 2: | 21 | - FEAT_BBM at level 2 (Translation table break-before-make levels) |
22 | tl = load_reg(s, a->ra); | 22 | - FEAT_BF16 (AArch64 BFloat16 instructions) |
23 | th = load_reg(s, a->rd); | 23 | - FEAT_BTI (Branch Target Identification) |
24 | - t1 = tcg_const_i32(0); | 24 | +- FEAT_CSV2 (Cache speculation variant 2) |
25 | + /* Sign-extend the 32-bit product to 64 bits. */ | 25 | - FEAT_DIT (Data Independent Timing instructions) |
26 | + t1 = tcg_temp_new_i32(); | 26 | - FEAT_DPB (DC CVAP instruction) |
27 | + tcg_gen_sari_i32(t1, t0, 31); | 27 | - FEAT_Debugv8p2 (Debug changes for v8.2) |
28 | tcg_gen_add2_i32(tl, th, tl, th, t0, t1); | 28 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
29 | tcg_temp_free_i32(t0); | 29 | index XXXXXXX..XXXXXXX 100644 |
30 | tcg_temp_free_i32(t1); | 30 | --- a/target/arm/cpu64.c |
31 | +++ b/target/arm/cpu64.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
33 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
34 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
35 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
36 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 1); /* FEAT_CSV2 */ | ||
37 | cpu->isar.id_aa64pfr0 = t; | ||
38 | |||
39 | t = cpu->isar.id_aa64pfr1; | ||
40 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/cpu_tcg.c | ||
43 | +++ b/target/arm/cpu_tcg.c | ||
44 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
45 | cpu->isar.id_mmfr4 = t; | ||
46 | |||
47 | t = cpu->isar.id_pfr0; | ||
48 | + t = FIELD_DP32(t, ID_PFR0, CSV2, 2); /* FEAT_CVS2 */ | ||
49 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
50 | t = FIELD_DP32(t, ID_PFR0, RAS, 1); /* FEAT_RAS */ | ||
51 | cpu->isar.id_pfr0 = t; | ||
31 | -- | 52 | -- |
32 | 2.20.1 | 53 | 2.25.1 |
33 | |||
34 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | Define the board with 1 GiB of RAM but some boards can have up to 2 | ||
4 | GiB. | ||
5 | |||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
8 | Message-id: 20191016090745.15334-1-clg@kaod.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/aspeed.h | 1 + | ||
12 | hw/arm/aspeed.c | 23 +++++++++++++++++++++++ | ||
13 | 2 files changed, 24 insertions(+) | ||
14 | |||
15 | diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/include/hw/arm/aspeed.h | ||
18 | +++ b/include/hw/arm/aspeed.h | ||
19 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardConfig { | ||
20 | const char *desc; | ||
21 | const char *soc_name; | ||
22 | uint32_t hw_strap1; | ||
23 | + uint32_t hw_strap2; | ||
24 | const char *fmc_model; | ||
25 | const char *spi_model; | ||
26 | uint32_t num_cs; | ||
27 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/hw/arm/aspeed.c | ||
30 | +++ b/hw/arm/aspeed.c | ||
31 | @@ -XXX,XX +XXX,XX @@ struct AspeedBoardState { | ||
32 | /* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */ | ||
33 | #define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1 | ||
34 | |||
35 | +/* AST2600 evb hardware value */ | ||
36 | +#define AST2600_EVB_HW_STRAP1 0x000000C0 | ||
37 | +#define AST2600_EVB_HW_STRAP2 0x00000003 | ||
38 | + | ||
39 | /* | ||
40 | * The max ram region is for firmwares that scan the address space | ||
41 | * with load/store to guess how much RAM the SoC has. | ||
42 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
43 | &error_abort); | ||
44 | object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap1, "hw-strap1", | ||
45 | &error_abort); | ||
46 | + object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap2, "hw-strap2", | ||
47 | + &error_abort); | ||
48 | object_property_set_int(OBJECT(&bmc->soc), cfg->num_cs, "num-cs", | ||
49 | &error_abort); | ||
50 | object_property_set_int(OBJECT(&bmc->soc), machine->smp.cpus, "num-cpus", | ||
51 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
52 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
53 | } | ||
54 | |||
55 | +static void ast2600_evb_i2c_init(AspeedBoardState *bmc) | ||
56 | +{ | ||
57 | + /* Start with some devices on our I2C busses */ | ||
58 | + ast2500_evb_i2c_init(bmc); | ||
59 | +} | ||
60 | + | ||
61 | static void romulus_bmc_i2c_init(AspeedBoardState *bmc) | ||
62 | { | ||
63 | AspeedSoCState *soc = &bmc->soc; | ||
64 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
65 | .num_cs = 2, | ||
66 | .i2c_init = witherspoon_bmc_i2c_init, | ||
67 | .ram = 512 * MiB, | ||
68 | + }, { | ||
69 | + .name = MACHINE_TYPE_NAME("ast2600-evb"), | ||
70 | + .desc = "Aspeed AST2600 EVB (Cortex A7)", | ||
71 | + .soc_name = "ast2600-a0", | ||
72 | + .hw_strap1 = AST2600_EVB_HW_STRAP1, | ||
73 | + .hw_strap2 = AST2600_EVB_HW_STRAP2, | ||
74 | + .fmc_model = "w25q512jv", | ||
75 | + .spi_model = "mx66u51235f", | ||
76 | + .num_cs = 1, | ||
77 | + .i2c_init = ast2600_evb_i2c_init, | ||
78 | + .ram = 1 * GiB, | ||
79 | }, | ||
80 | }; | ||
81 | |||
82 | -- | ||
83 | 2.20.1 | ||
84 | |||
85 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Guenter Roeck <linux@roeck-us.net> | ||
2 | 1 | ||
3 | When booting a recent Linux kernel, the qemu message "Timer with delta | ||
4 | zero, disabling" is seen, apparently because a ptimer is started before | ||
5 | being initialized. Fix the problem by initializing the offending ptimer | ||
6 | before starting it. | ||
7 | |||
8 | The bug is effectively harmless in the old QEMUBH setup | ||
9 | because the sequence of events is: | ||
10 | * the delta zero means the timer expires immediately | ||
11 | * ptimer_reload() arranges for exynos4210_gfrc_event() to be called | ||
12 | * ptimer_reload() notices the zero delta and disables the timer | ||
13 | * later, the QEMUBH runs, and exynos4210_gfrc_event() correctly | ||
14 | configures the timer and restarts it | ||
15 | |||
16 | In the new transaction based API the bug is still harmless, | ||
17 | but differences of when the callback function runs mean the | ||
18 | message is not printed any more: | ||
19 | * ptimer_run() does nothing as it's inside a transaction block | ||
20 | * ptimer_transaction_commit() sees it has work to do and | ||
21 | calls ptimer_reload() | ||
22 | * the zero delta means the timer expires immediately | ||
23 | * ptimer_reload() calls exynos4210_gfrc_event() directly | ||
24 | * exynos4210_gfrc_event() configures the timer | ||
25 | * the delta is no longer zero so ptimer_reload() doesn't complain | ||
26 | (the zero-delta test is after the trigger-callback in | ||
27 | the ptimer_reload() function) | ||
28 | |||
29 | Regardless, the behaviour here was not intentional, and we should | ||
30 | just program the ptimer correctly to start with. | ||
31 | |||
32 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
33 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
34 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
36 | Message-id: 20191018143149.9216-1-peter.maydell@linaro.org | ||
37 | [PMM: Expansion/clarification of the commit message: | ||
38 | the message is about a zero delta, not a zero period; | ||
39 | added detail to the commit message of the analysis of what | ||
40 | is happening and why the kernel boots even with the message; | ||
41 | added note that the message goes away with the new ptimer API] | ||
42 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
43 | --- | ||
44 | hw/timer/exynos4210_mct.c | 2 +- | ||
45 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
46 | |||
47 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/timer/exynos4210_mct.c | ||
50 | +++ b/hw/timer/exynos4210_mct.c | ||
51 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | ||
52 | /* Start FRC if transition from disabled to enabled */ | ||
53 | if ((value & G_TCON_TIMER_ENABLE) > (old_val & | ||
54 | G_TCON_TIMER_ENABLE)) { | ||
55 | - exynos4210_gfrc_start(&s->g_timer); | ||
56 | + exynos4210_gfrc_restart(s); | ||
57 | } | ||
58 | if ((value & G_TCON_TIMER_ENABLE) < (old_val & | ||
59 | G_TCON_TIMER_ENABLE)) { | ||
60 | -- | ||
61 | 2.20.1 | ||
62 | |||
63 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In commit b01422622b we did an automated rename of the ptimer_init() | ||
2 | function to ptimer_init_with_bh(). Unfortunately this caught the | ||
3 | unrelated arm_mptimer_init() function. Undo that accidental | ||
4 | renaming. | ||
5 | 1 | ||
6 | Fixes: b01422622b7c7293196fdaf1dbb4f495af44ecf9 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Message-id: 20191017133331.5901-1-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/timer/arm_mptimer.c | 4 ++-- | ||
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/timer/arm_mptimer.c b/hw/timer/arm_mptimer.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/timer/arm_mptimer.c | ||
18 | +++ b/hw/timer/arm_mptimer.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void arm_mptimer_reset(DeviceState *dev) | ||
20 | } | ||
21 | } | ||
22 | |||
23 | -static void arm_mptimer_init_with_bh(Object *obj) | ||
24 | +static void arm_mptimer_init(Object *obj) | ||
25 | { | ||
26 | ARMMPTimerState *s = ARM_MPTIMER(obj); | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_mptimer_info = { | ||
29 | .name = TYPE_ARM_MPTIMER, | ||
30 | .parent = TYPE_SYS_BUS_DEVICE, | ||
31 | .instance_size = sizeof(ARMMPTimerState), | ||
32 | - .instance_init = arm_mptimer_init_with_bh, | ||
33 | + .instance_init = arm_mptimer_init, | ||
34 | .class_init = arm_mptimer_class_init, | ||
35 | }; | ||
36 | |||
37 | -- | ||
38 | 2.20.1 | ||
39 | |||
40 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the puv3_ost code away from bottom-half based ptimers to the | ||
2 | new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-2-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/timer/puv3_ost.c | 9 +++++---- | ||
12 | 1 file changed, 5 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/hw/timer/puv3_ost.c b/hw/timer/puv3_ost.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/timer/puv3_ost.c | ||
17 | +++ b/hw/timer/puv3_ost.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/sysbus.h" | ||
20 | #include "hw/irq.h" | ||
21 | #include "hw/ptimer.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "qemu/module.h" | ||
24 | |||
25 | #undef DEBUG_PUV3 | ||
26 | @@ -XXX,XX +XXX,XX @@ typedef struct PUV3OSTState { | ||
27 | SysBusDevice parent_obj; | ||
28 | |||
29 | MemoryRegion iomem; | ||
30 | - QEMUBH *bh; | ||
31 | qemu_irq irq; | ||
32 | ptimer_state *ptimer; | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset, | ||
35 | DPRINTF("offset 0x%x, value 0x%x\n", offset, value); | ||
36 | switch (offset) { | ||
37 | case 0x00: /* Match Register 0 */ | ||
38 | + ptimer_transaction_begin(s->ptimer); | ||
39 | s->reg_OSMR0 = value; | ||
40 | if (s->reg_OSMR0 > s->reg_OSCR) { | ||
41 | ptimer_set_count(s->ptimer, s->reg_OSMR0 - s->reg_OSCR); | ||
42 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset, | ||
43 | (0xffffffff - s->reg_OSCR)); | ||
44 | } | ||
45 | ptimer_run(s->ptimer, 2); | ||
46 | + ptimer_transaction_commit(s->ptimer); | ||
47 | break; | ||
48 | case 0x14: /* Status Register */ | ||
49 | assert(value == 0); | ||
50 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_realize(DeviceState *dev, Error **errp) | ||
51 | |||
52 | sysbus_init_irq(sbd, &s->irq); | ||
53 | |||
54 | - s->bh = qemu_bh_new(puv3_ost_tick, s); | ||
55 | - s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT); | ||
56 | + s->ptimer = ptimer_init(puv3_ost_tick, s, PTIMER_POLICY_DEFAULT); | ||
57 | + ptimer_transaction_begin(s->ptimer); | ||
58 | ptimer_set_freq(s->ptimer, 50 * 1000 * 1000); | ||
59 | + ptimer_transaction_commit(s->ptimer); | ||
60 | |||
61 | memory_region_init_io(&s->iomem, OBJECT(s), &puv3_ost_ops, s, "puv3_ost", | ||
62 | PUV3_REGS_OFFSET); | ||
63 | -- | ||
64 | 2.20.1 | ||
65 | |||
66 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the sh_timer code away from bottom-half based ptimers to the | ||
2 | new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-3-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/timer/sh_timer.c | 13 +++++++++---- | ||
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/hw/timer/sh_timer.c b/hw/timer/sh_timer.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/timer/sh_timer.c | ||
17 | +++ b/hw/timer/sh_timer.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/irq.h" | ||
20 | #include "hw/sh4/sh.h" | ||
21 | #include "qemu/timer.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "hw/ptimer.h" | ||
24 | |||
25 | //#define DEBUG_TIMER | ||
26 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset, | ||
27 | switch (offset >> 2) { | ||
28 | case OFFSET_TCOR: | ||
29 | s->tcor = value; | ||
30 | + ptimer_transaction_begin(s->timer); | ||
31 | ptimer_set_limit(s->timer, s->tcor, 0); | ||
32 | + ptimer_transaction_commit(s->timer); | ||
33 | break; | ||
34 | case OFFSET_TCNT: | ||
35 | s->tcnt = value; | ||
36 | + ptimer_transaction_begin(s->timer); | ||
37 | ptimer_set_count(s->timer, s->tcnt); | ||
38 | + ptimer_transaction_commit(s->timer); | ||
39 | break; | ||
40 | case OFFSET_TCR: | ||
41 | + ptimer_transaction_begin(s->timer); | ||
42 | if (s->enabled) { | ||
43 | /* Pause the timer if it is running. This may cause some | ||
44 | inaccuracy dure to rounding, but avoids a whole lot of other | ||
45 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset, | ||
46 | /* Restart the timer if still enabled. */ | ||
47 | ptimer_run(s->timer, 0); | ||
48 | } | ||
49 | + ptimer_transaction_commit(s->timer); | ||
50 | break; | ||
51 | case OFFSET_TCPR: | ||
52 | if (s->feat & TIMER_FEAT_CAPT) { | ||
53 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_start_stop(void *opaque, int enable) | ||
54 | printf("sh_timer_start_stop %d (%d)\n", enable, s->enabled); | ||
55 | #endif | ||
56 | |||
57 | + ptimer_transaction_begin(s->timer); | ||
58 | if (s->enabled && !enable) { | ||
59 | ptimer_stop(s->timer); | ||
60 | } | ||
61 | if (!s->enabled && enable) { | ||
62 | ptimer_run(s->timer, 0); | ||
63 | } | ||
64 | + ptimer_transaction_commit(s->timer); | ||
65 | s->enabled = !!enable; | ||
66 | |||
67 | #ifdef DEBUG_TIMER | ||
68 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_tick(void *opaque) | ||
69 | static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq) | ||
70 | { | ||
71 | sh_timer_state *s; | ||
72 | - QEMUBH *bh; | ||
73 | |||
74 | s = (sh_timer_state *)g_malloc0(sizeof(sh_timer_state)); | ||
75 | s->freq = freq; | ||
76 | @@ -XXX,XX +XXX,XX @@ static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq) | ||
77 | s->enabled = 0; | ||
78 | s->irq = irq; | ||
79 | |||
80 | - bh = qemu_bh_new(sh_timer_tick, s); | ||
81 | - s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
82 | + s->timer = ptimer_init(sh_timer_tick, s, PTIMER_POLICY_DEFAULT); | ||
83 | |||
84 | sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor); | ||
85 | sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt); | ||
86 | -- | ||
87 | 2.20.1 | ||
88 | |||
89 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the lm32_timer code away from bottom-half based ptimers to the | ||
2 | new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the ytimer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-4-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/timer/lm32_timer.c | 13 +++++++++---- | ||
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/hw/timer/lm32_timer.c b/hw/timer/lm32_timer.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/timer/lm32_timer.c | ||
17 | +++ b/hw/timer/lm32_timer.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/ptimer.h" | ||
20 | #include "hw/qdev-properties.h" | ||
21 | #include "qemu/error-report.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "qemu/module.h" | ||
24 | |||
25 | #define DEFAULT_FREQUENCY (50*1000000) | ||
26 | @@ -XXX,XX +XXX,XX @@ struct LM32TimerState { | ||
27 | |||
28 | MemoryRegion iomem; | ||
29 | |||
30 | - QEMUBH *bh; | ||
31 | ptimer_state *ptimer; | ||
32 | |||
33 | qemu_irq irq; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
35 | s->regs[R_SR] &= ~SR_TO; | ||
36 | break; | ||
37 | case R_CR: | ||
38 | + ptimer_transaction_begin(s->ptimer); | ||
39 | s->regs[R_CR] = value; | ||
40 | if (s->regs[R_CR] & CR_START) { | ||
41 | ptimer_run(s->ptimer, 1); | ||
42 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
43 | if (s->regs[R_CR] & CR_STOP) { | ||
44 | ptimer_stop(s->ptimer); | ||
45 | } | ||
46 | + ptimer_transaction_commit(s->ptimer); | ||
47 | break; | ||
48 | case R_PERIOD: | ||
49 | s->regs[R_PERIOD] = value; | ||
50 | + ptimer_transaction_begin(s->ptimer); | ||
51 | ptimer_set_count(s->ptimer, value); | ||
52 | + ptimer_transaction_commit(s->ptimer); | ||
53 | break; | ||
54 | case R_SNAPSHOT: | ||
55 | error_report("lm32_timer: write access to read only register 0x" | ||
56 | @@ -XXX,XX +XXX,XX @@ static void timer_reset(DeviceState *d) | ||
57 | for (i = 0; i < R_MAX; i++) { | ||
58 | s->regs[i] = 0; | ||
59 | } | ||
60 | + ptimer_transaction_begin(s->ptimer); | ||
61 | ptimer_stop(s->ptimer); | ||
62 | + ptimer_transaction_commit(s->ptimer); | ||
63 | } | ||
64 | |||
65 | static void lm32_timer_init(Object *obj) | ||
66 | @@ -XXX,XX +XXX,XX @@ static void lm32_timer_realize(DeviceState *dev, Error **errp) | ||
67 | { | ||
68 | LM32TimerState *s = LM32_TIMER(dev); | ||
69 | |||
70 | - s->bh = qemu_bh_new(timer_hit, s); | ||
71 | - s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT); | ||
72 | + s->ptimer = ptimer_init(timer_hit, s, PTIMER_POLICY_DEFAULT); | ||
73 | |||
74 | + ptimer_transaction_begin(s->ptimer); | ||
75 | ptimer_set_freq(s->ptimer, s->freq_hz); | ||
76 | + ptimer_transaction_commit(s->ptimer); | ||
77 | } | ||
78 | |||
79 | static const VMStateDescription vmstate_lm32_timer = { | ||
80 | -- | ||
81 | 2.20.1 | ||
82 | |||
83 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Set TBFLAG_ANY.BE_DATA in rebuild_hflags_common_32 and | 3 | There is no branch prediction in TCG, therefore there is no |
4 | rebuild_hflags_a64 instead of rebuild_hflags_common, where we do | 4 | need to actually include the context number into the predictor. |
5 | not need to re-test is_a64() nor re-compute the various inputs. | 5 | Therefore all we need to do is add the state for SCXTNUM_ELx. |
6 | 6 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20191018174431.1784-5-richard.henderson@linaro.org | 9 | Message-id: 20220506180242.216785-21-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/cpu.h | 49 +++++++++++++++++++++++++++------------------ | 12 | docs/system/arm/emulation.rst | 3 ++ |
13 | target/arm/helper.c | 16 +++++++++++---- | 13 | target/arm/cpu.h | 16 +++++++++ |
14 | 2 files changed, 42 insertions(+), 23 deletions(-) | 14 | target/arm/cpu.c | 5 +++ |
15 | target/arm/cpu64.c | 3 +- | ||
16 | target/arm/helper.c | 61 ++++++++++++++++++++++++++++++++++- | ||
17 | 5 files changed, 86 insertions(+), 2 deletions(-) | ||
15 | 18 | ||
19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/docs/system/arm/emulation.rst | ||
22 | +++ b/docs/system/arm/emulation.rst | ||
23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
24 | - FEAT_BF16 (AArch64 BFloat16 instructions) | ||
25 | - FEAT_BTI (Branch Target Identification) | ||
26 | - FEAT_CSV2 (Cache speculation variant 2) | ||
27 | +- FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) | ||
28 | +- FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) | ||
29 | +- FEAT_CSV2_2 (Cache speculation variant 2, version 2) | ||
30 | - FEAT_DIT (Data Independent Timing instructions) | ||
31 | - FEAT_DPB (DC CVAP instruction) | ||
32 | - FEAT_Debugv8p2 (Debug changes for v8.2) | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 33 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 35 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 36 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t arm_sctlr(CPUARMState *env, int el) | 37 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
21 | } | 38 | ARMPACKey apdb; |
39 | ARMPACKey apga; | ||
40 | } keys; | ||
41 | + | ||
42 | + uint64_t scxtnum_el[4]; | ||
43 | #endif | ||
44 | |||
45 | #if defined(CONFIG_USER_ONLY) | ||
46 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | ||
47 | #define SCTLR_WXN (1U << 19) | ||
48 | #define SCTLR_ST (1U << 20) /* up to ??, RAZ in v6 */ | ||
49 | #define SCTLR_UWXN (1U << 20) /* v7 onward, AArch32 only */ | ||
50 | +#define SCTLR_TSCXT (1U << 20) /* FEAT_CSV2_1p2, AArch64 only */ | ||
51 | #define SCTLR_FI (1U << 21) /* up to v7, v8 RES0 */ | ||
52 | #define SCTLR_IESB (1U << 21) /* v8.2-IESB, AArch64 only */ | ||
53 | #define SCTLR_U (1U << 22) /* up to v6, RAO in v7 */ | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dit(const ARMISARegisters *id) | ||
55 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, DIT) != 0; | ||
22 | } | 56 | } |
23 | 57 | ||
24 | +static inline bool arm_cpu_data_is_big_endian_a32(CPUARMState *env, | 58 | +static inline bool isar_feature_aa64_scxtnum(const ARMISARegisters *id) |
25 | + bool sctlr_b) | ||
26 | +{ | 59 | +{ |
27 | +#ifdef CONFIG_USER_ONLY | 60 | + int key = FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, CSV2); |
28 | + /* | 61 | + if (key >= 2) { |
29 | + * In system mode, BE32 is modelled in line with the | 62 | + return true; /* FEAT_CSV2_2 */ |
30 | + * architecture (as word-invariant big-endianness), where loads | 63 | + } |
31 | + * and stores are done little endian but from addresses which | 64 | + if (key == 1) { |
32 | + * are adjusted by XORing with the appropriate constant. So the | 65 | + key = FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, CSV2_FRAC); |
33 | + * endianness to use for the raw data access is not affected by | 66 | + return key >= 2; /* FEAT_CSV2_1p2 */ |
34 | + * SCTLR.B. | 67 | + } |
35 | + * In user mode, however, we model BE32 as byte-invariant | 68 | + return false; |
36 | + * big-endianness (because user-only code cannot tell the | ||
37 | + * difference), and so we need to use a data access endianness | ||
38 | + * that depends on SCTLR.B. | ||
39 | + */ | ||
40 | + if (sctlr_b) { | ||
41 | + return true; | ||
42 | + } | ||
43 | +#endif | ||
44 | + /* In 32bit endianness is determined by looking at CPSR's E bit */ | ||
45 | + return env->uncached_cpsr & CPSR_E; | ||
46 | +} | 69 | +} |
47 | + | 70 | + |
48 | +static inline bool arm_cpu_data_is_big_endian_a64(int el, uint64_t sctlr) | 71 | static inline bool isar_feature_aa64_ssbs(const ARMISARegisters *id) |
49 | +{ | ||
50 | + return sctlr & (el ? SCTLR_EE : SCTLR_E0E); | ||
51 | +} | ||
52 | |||
53 | /* Return true if the processor is in big-endian mode. */ | ||
54 | static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | ||
55 | { | 72 | { |
56 | - /* In 32bit endianness is determined by looking at CPSR's E bit */ | 73 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, SSBS) != 0; |
57 | if (!is_a64(env)) { | 74 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
58 | - return | 75 | index XXXXXXX..XXXXXXX 100644 |
59 | -#ifdef CONFIG_USER_ONLY | 76 | --- a/target/arm/cpu.c |
60 | - /* In system mode, BE32 is modelled in line with the | 77 | +++ b/target/arm/cpu.c |
61 | - * architecture (as word-invariant big-endianness), where loads | 78 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
62 | - * and stores are done little endian but from addresses which | 79 | */ |
63 | - * are adjusted by XORing with the appropriate constant. So the | 80 | env->cp15.gcr_el1 = 0x1ffff; |
64 | - * endianness to use for the raw data access is not affected by | 81 | } |
65 | - * SCTLR.B. | 82 | + /* |
66 | - * In user mode, however, we model BE32 as byte-invariant | 83 | + * Disable access to SCXTNUM_EL0 from CSV2_1p2. |
67 | - * big-endianness (because user-only code cannot tell the | 84 | + * This is not yet exposed from the Linux kernel in any way. |
68 | - * difference), and so we need to use a data access endianness | 85 | + */ |
69 | - * that depends on SCTLR.B. | 86 | + env->cp15.sctlr_el[1] |= SCTLR_TSCXT; |
70 | - */ | 87 | #else |
71 | - arm_sctlr_b(env) || | 88 | /* Reset into the highest available EL */ |
72 | -#endif | 89 | if (arm_feature(env, ARM_FEATURE_EL3)) { |
73 | - ((env->uncached_cpsr & CPSR_E) ? 1 : 0); | 90 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
74 | + return arm_cpu_data_is_big_endian_a32(env, arm_sctlr_b(env)); | 91 | index XXXXXXX..XXXXXXX 100644 |
75 | } else { | 92 | --- a/target/arm/cpu64.c |
76 | int cur_el = arm_current_el(env); | 93 | +++ b/target/arm/cpu64.c |
77 | uint64_t sctlr = arm_sctlr(env, cur_el); | 94 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
78 | - | 95 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); |
79 | - return (sctlr & (cur_el ? SCTLR_EE : SCTLR_E0E)) != 0; | 96 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ |
80 | + return arm_cpu_data_is_big_endian_a64(cur_el, sctlr); | 97 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ |
81 | } | 98 | - t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 1); /* FEAT_CSV2 */ |
82 | } | 99 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 2); /* FEAT_CSV2_2 */ |
83 | 100 | cpu->isar.id_aa64pfr0 = t; | |
101 | |||
102 | t = cpu->isar.id_aa64pfr1; | ||
103 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
104 | * we do for EL2 with the virtualization=on property. | ||
105 | */ | ||
106 | t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); /* FEAT_MTE3 */ | ||
107 | + t = FIELD_DP64(t, ID_AA64PFR1, CSV2_FRAC, 0); /* FEAT_CSV2_2 */ | ||
108 | cpu->isar.id_aa64pfr1 = t; | ||
109 | |||
110 | t = cpu->isar.id_aa64mmfr0; | ||
84 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 111 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
85 | index XXXXXXX..XXXXXXX 100644 | 112 | index XXXXXXX..XXXXXXX 100644 |
86 | --- a/target/arm/helper.c | 113 | --- a/target/arm/helper.c |
87 | +++ b/target/arm/helper.c | 114 | +++ b/target/arm/helper.c |
88 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 115 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
89 | flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, | 116 | if (cpu_isar_feature(aa64_mte, cpu)) { |
90 | arm_to_core_mmu_idx(mmu_idx)); | 117 | valid_mask |= SCR_ATA; |
91 | 118 | } | |
92 | - if (arm_cpu_data_is_big_endian(env)) { | 119 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { |
93 | - flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | 120 | + valid_mask |= SCR_ENSCXT; |
94 | - } | 121 | + } |
95 | if (arm_singlestep_active(env)) { | 122 | } else { |
96 | flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1); | 123 | valid_mask &= ~(SCR_RW | SCR_ST); |
124 | if (cpu_isar_feature(aa32_ras, cpu)) { | ||
125 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
126 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
127 | valid_mask |= HCR_ATA | HCR_DCT | HCR_TID5; | ||
128 | } | ||
129 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { | ||
130 | + valid_mask |= HCR_ENSCXT; | ||
131 | + } | ||
97 | } | 132 | } |
98 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 133 | |
99 | static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el, | 134 | /* Clear RES0 bits. */ |
100 | ARMMMUIdx mmu_idx, uint32_t flags) | 135 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) |
101 | { | 136 | { K(3, 0, 5, 6, 0), K(3, 4, 5, 6, 0), K(3, 5, 5, 6, 0), |
102 | - flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | 137 | "TFSR_EL1", "TFSR_EL2", "TFSR_EL12", isar_feature_aa64_mte }, |
103 | + bool sctlr_b = arm_sctlr_b(env); | 138 | |
104 | + | 139 | + { K(3, 0, 13, 0, 7), K(3, 4, 13, 0, 7), K(3, 5, 13, 0, 7), |
105 | + if (sctlr_b) { | 140 | + "SCXTNUM_EL1", "SCXTNUM_EL2", "SCXTNUM_EL12", |
106 | + flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, 1); | 141 | + isar_feature_aa64_scxtnum }, |
107 | + } | 142 | + |
108 | + if (arm_cpu_data_is_big_endian_a32(env, sctlr_b)) { | 143 | /* TODO: ARMv8.2-SPE -- PMSCR_EL2 */ |
109 | + flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | 144 | /* TODO: ARMv8.4-Trace -- TRFCR_EL2 */ |
110 | + } | 145 | }; |
111 | flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | 146 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { |
112 | 147 | }, | |
113 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 148 | }; |
114 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 149 | |
115 | 150 | -#endif | |
116 | sctlr = arm_sctlr(env, el); | 151 | +static CPAccessResult access_scxtnum(CPUARMState *env, const ARMCPRegInfo *ri, |
117 | 152 | + bool isread) | |
118 | + if (arm_cpu_data_is_big_endian_a64(el, sctlr)) { | 153 | +{ |
119 | + flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | 154 | + uint64_t hcr = arm_hcr_el2_eff(env); |
120 | + } | 155 | + int el = arm_current_el(env); |
121 | + | 156 | + |
122 | if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) { | 157 | + if (el == 0 && !((hcr & HCR_E2H) && (hcr & HCR_TGE))) { |
123 | /* | 158 | + if (env->cp15.sctlr_el[1] & SCTLR_TSCXT) { |
124 | * In order to save space in flags, we record only whether | 159 | + if (hcr & HCR_TGE) { |
160 | + return CP_ACCESS_TRAP_EL2; | ||
161 | + } | ||
162 | + return CP_ACCESS_TRAP; | ||
163 | + } | ||
164 | + } else if (el < 2 && (env->cp15.sctlr_el[2] & SCTLR_TSCXT)) { | ||
165 | + return CP_ACCESS_TRAP_EL2; | ||
166 | + } | ||
167 | + if (el < 2 && arm_is_el2_enabled(env) && !(hcr & HCR_ENSCXT)) { | ||
168 | + return CP_ACCESS_TRAP_EL2; | ||
169 | + } | ||
170 | + if (el < 3 | ||
171 | + && arm_feature(env, ARM_FEATURE_EL3) | ||
172 | + && !(env->cp15.scr_el3 & SCR_ENSCXT)) { | ||
173 | + return CP_ACCESS_TRAP_EL3; | ||
174 | + } | ||
175 | + return CP_ACCESS_OK; | ||
176 | +} | ||
177 | + | ||
178 | +static const ARMCPRegInfo scxtnum_reginfo[] = { | ||
179 | + { .name = "SCXTNUM_EL0", .state = ARM_CP_STATE_AA64, | ||
180 | + .opc0 = 3, .opc1 = 3, .crn = 13, .crm = 0, .opc2 = 7, | ||
181 | + .access = PL0_RW, .accessfn = access_scxtnum, | ||
182 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[0]) }, | ||
183 | + { .name = "SCXTNUM_EL1", .state = ARM_CP_STATE_AA64, | ||
184 | + .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 7, | ||
185 | + .access = PL1_RW, .accessfn = access_scxtnum, | ||
186 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[1]) }, | ||
187 | + { .name = "SCXTNUM_EL2", .state = ARM_CP_STATE_AA64, | ||
188 | + .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 7, | ||
189 | + .access = PL2_RW, .accessfn = access_scxtnum, | ||
190 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[2]) }, | ||
191 | + { .name = "SCXTNUM_EL3", .state = ARM_CP_STATE_AA64, | ||
192 | + .opc0 = 3, .opc1 = 6, .crn = 13, .crm = 0, .opc2 = 7, | ||
193 | + .access = PL3_RW, | ||
194 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[3]) }, | ||
195 | +}; | ||
196 | +#endif /* TARGET_AARCH64 */ | ||
197 | |||
198 | static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, | ||
199 | bool isread) | ||
200 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
201 | define_arm_cp_regs(cpu, mte_tco_ro_reginfo); | ||
202 | define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); | ||
203 | } | ||
204 | + | ||
205 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { | ||
206 | + define_arm_cp_regs(cpu, scxtnum_reginfo); | ||
207 | + } | ||
208 | #endif | ||
209 | |||
210 | if (cpu_isar_feature(any_predinv, cpu)) { | ||
125 | -- | 211 | -- |
126 | 2.20.1 | 212 | 2.25.1 |
127 | |||
128 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | There are 3 conditions that each enable this flag. M-profile always | 3 | This extension concerns cache speculation, which TCG does |
4 | enables; A-profile with EL1 as AA64 always enables. Both of these | 4 | not implement. Thus we can trivially enable this feature. |
5 | conditions can easily be cached. The final condition relies on the | ||
6 | FPEXC register which we are not prepared to cache. | ||
7 | 5 | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20191018174431.1784-12-richard.henderson@linaro.org | 8 | Message-id: 20220506180242.216785-22-richard.henderson@linaro.org |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | target/arm/cpu.h | 2 +- | 11 | docs/system/arm/emulation.rst | 1 + |
14 | target/arm/helper.c | 14 ++++++++++---- | 12 | target/arm/cpu64.c | 1 + |
15 | 2 files changed, 11 insertions(+), 5 deletions(-) | 13 | target/arm/cpu_tcg.c | 1 + |
14 | 3 files changed, 3 insertions(+) | ||
16 | 15 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 18 | --- a/docs/system/arm/emulation.rst |
20 | +++ b/target/arm/cpu.h | 19 | +++ b/docs/system/arm/emulation.rst |
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | 20 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
22 | * the same thing as the current security state of the processor! | 21 | - FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) |
23 | */ | 22 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) |
24 | FIELD(TBFLAG_A32, NS, 6, 1) | 23 | - FEAT_CSV2_2 (Cache speculation variant 2, version 2) |
25 | -FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */ | 24 | +- FEAT_CSV3 (Cache speculation variant 3) |
26 | +FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Partially cached, minus FPEXC. */ | 25 | - FEAT_DIT (Data Independent Timing instructions) |
27 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */ | 26 | - FEAT_DPB (DC CVAP instruction) |
28 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 27 | - FEAT_Debugv8p2 (Debug changes for v8.2) |
29 | /* For M profile only, set if FPCCR.LSPACT is set */ | 28 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/helper.c | 30 | --- a/target/arm/cpu64.c |
33 | +++ b/target/arm/helper.c | 31 | +++ b/target/arm/cpu64.c |
34 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | 32 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
35 | { | 33 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ |
36 | uint32_t flags = 0; | 34 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ |
37 | 35 | t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 2); /* FEAT_CSV2_2 */ | |
38 | + /* v8M always enables the fpu. */ | 36 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV3, 1); /* FEAT_CSV3 */ |
39 | + flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | 37 | cpu->isar.id_aa64pfr0 = t; |
40 | + | 38 | |
41 | if (arm_v7m_is_handler_mode(env)) { | 39 | t = cpu->isar.id_aa64pfr1; |
42 | flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | 40 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
43 | } | 41 | index XXXXXXX..XXXXXXX 100644 |
44 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el, | 42 | --- a/target/arm/cpu_tcg.c |
45 | ARMMMUIdx mmu_idx) | 43 | +++ b/target/arm/cpu_tcg.c |
46 | { | 44 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) |
47 | uint32_t flags = rebuild_hflags_aprofile(env); | 45 | cpu->isar.id_pfr0 = t; |
48 | + | 46 | |
49 | + if (arm_el_is_aa64(env, 1)) { | 47 | t = cpu->isar.id_pfr2; |
50 | + flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | 48 | + t = FIELD_DP32(t, ID_PFR2, CSV3, 1); /* FEAT_CSV3 */ |
51 | + } | 49 | t = FIELD_DP32(t, ID_PFR2, SSBS, 1); /* FEAT_SSBS */ |
52 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 50 | cpu->isar.id_pfr2 = t; |
53 | } | ||
54 | |||
55 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
56 | flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, | ||
57 | env->vfp.vec_stride); | ||
58 | } | ||
59 | + if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)) { | ||
60 | + flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
61 | + } | ||
62 | } | ||
63 | |||
64 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
65 | flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | ||
66 | - if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
67 | - || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
68 | - flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
69 | - } | ||
70 | pstate_for_ss = env->uncached_cpsr; | ||
71 | } | ||
72 | 51 | ||
73 | -- | 52 | -- |
74 | 2.20.1 | 53 | 2.25.1 |
75 | |||
76 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | This extension concerns not merging memory access, which TCG does |
4 | not implement. Thus we can trivially enable this feature. | ||
5 | Add a comment to handle_hint for the DGH instruction, but no code. | ||
4 | 6 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-18-richard.henderson@linaro.org | 9 | Message-id: 20220506180242.216785-23-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/translate-a64.c | 13 +++++++++++-- | 12 | docs/system/arm/emulation.rst | 1 + |
11 | target/arm/translate.c | 28 +++++++++++++++++++++++----- | 13 | target/arm/cpu64.c | 1 + |
12 | 2 files changed, 34 insertions(+), 7 deletions(-) | 14 | target/arm/translate-a64.c | 1 + |
15 | 3 files changed, 3 insertions(+) | ||
13 | 16 | ||
17 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/docs/system/arm/emulation.rst | ||
20 | +++ b/docs/system/arm/emulation.rst | ||
21 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
22 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) | ||
23 | - FEAT_CSV2_2 (Cache speculation variant 2, version 2) | ||
24 | - FEAT_CSV3 (Cache speculation variant 3) | ||
25 | +- FEAT_DGH (Data gathering hint) | ||
26 | - FEAT_DIT (Data Independent Timing instructions) | ||
27 | - FEAT_DPB (DC CVAP instruction) | ||
28 | - FEAT_Debugv8p2 (Debug changes for v8.2) | ||
29 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/cpu64.c | ||
32 | +++ b/target/arm/cpu64.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
34 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); /* FEAT_SB */ | ||
35 | t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); /* FEAT_SPECRES */ | ||
36 | t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); /* FEAT_BF16 */ | ||
37 | + t = FIELD_DP64(t, ID_AA64ISAR1, DGH, 1); /* FEAT_DGH */ | ||
38 | t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); /* FEAT_I8MM */ | ||
39 | cpu->isar.id_aa64isar1 = t; | ||
40 | |||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 41 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-a64.c | 43 | --- a/target/arm/translate-a64.c |
17 | +++ b/target/arm/translate-a64.c | 44 | +++ b/target/arm/translate-a64.c |
18 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | 45 | @@ -XXX,XX +XXX,XX @@ static void handle_hint(DisasContext *s, uint32_t insn, |
19 | if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | 46 | break; |
20 | /* I/O operations must end the TB here (whether read or write) */ | 47 | case 0b00100: /* SEV */ |
21 | s->base.is_jmp = DISAS_UPDATE; | 48 | case 0b00101: /* SEVL */ |
22 | - } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | 49 | + case 0b00110: /* DGH */ |
23 | - /* We default to ending the TB on a coprocessor register write, | 50 | /* we treat all as NOP at least for now */ |
24 | + } | 51 | break; |
25 | + if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | 52 | case 0b00111: /* XPACLRI */ |
26 | + /* | ||
27 | + * A write to any coprocessor regiser that ends a TB | ||
28 | + * must rebuild the hflags for the next TB. | ||
29 | + */ | ||
30 | + TCGv_i32 tcg_el = tcg_const_i32(s->current_el); | ||
31 | + gen_helper_rebuild_hflags_a64(cpu_env, tcg_el); | ||
32 | + tcg_temp_free_i32(tcg_el); | ||
33 | + /* | ||
34 | + * We default to ending the TB on a coprocessor register write, | ||
35 | * but allow this to be suppressed by the register definition | ||
36 | * (usually only necessary to work around guest bugs). | ||
37 | */ | ||
38 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/translate.c | ||
41 | +++ b/target/arm/translate.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
43 | ri = get_arm_cp_reginfo(s->cp_regs, | ||
44 | ENCODE_CP_REG(cpnum, is64, s->ns, crn, crm, opc1, opc2)); | ||
45 | if (ri) { | ||
46 | + bool need_exit_tb; | ||
47 | + | ||
48 | /* Check access permissions */ | ||
49 | if (!cp_access_ok(s->current_el, ri, isread)) { | ||
50 | return 1; | ||
51 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
52 | } | ||
53 | } | ||
54 | |||
55 | - if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | ||
56 | - /* I/O operations must end the TB here (whether read or write) */ | ||
57 | - gen_lookup_tb(s); | ||
58 | - } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
59 | - /* We default to ending the TB on a coprocessor register write, | ||
60 | + /* I/O operations must end the TB here (whether read or write) */ | ||
61 | + need_exit_tb = ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && | ||
62 | + (ri->type & ARM_CP_IO)); | ||
63 | + | ||
64 | + if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
65 | + /* | ||
66 | + * A write to any coprocessor regiser that ends a TB | ||
67 | + * must rebuild the hflags for the next TB. | ||
68 | + */ | ||
69 | + TCGv_i32 tcg_el = tcg_const_i32(s->current_el); | ||
70 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
71 | + gen_helper_rebuild_hflags_m32(cpu_env, tcg_el); | ||
72 | + } else { | ||
73 | + gen_helper_rebuild_hflags_a32(cpu_env, tcg_el); | ||
74 | + } | ||
75 | + tcg_temp_free_i32(tcg_el); | ||
76 | + /* | ||
77 | + * We default to ending the TB on a coprocessor register write, | ||
78 | * but allow this to be suppressed by the register definition | ||
79 | * (usually only necessary to work around guest bugs). | ||
80 | */ | ||
81 | + need_exit_tb = true; | ||
82 | + } | ||
83 | + if (need_exit_tb) { | ||
84 | gen_lookup_tb(s); | ||
85 | } | ||
86 | |||
87 | -- | 53 | -- |
88 | 2.20.1 | 54 | 2.25.1 |
89 | |||
90 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The SDRAM is incorrectly created in the OMAP310 SoC. | 3 | Enable the a76 for virt and sbsa board use. |
4 | Move its creation in the board code, this will later allow the | ||
5 | board to have the QOM ownership of the RAM. | ||
6 | 4 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Message-id: 20220506180242.216785-24-richard.henderson@linaro.org |
10 | Message-id: 20191021190653.9511-6-philmd@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 9 | --- |
13 | include/hw/arm/omap.h | 6 ++---- | 10 | docs/system/arm/virt.rst | 1 + |
14 | hw/arm/omap1.c | 12 +++++------- | 11 | hw/arm/sbsa-ref.c | 1 + |
15 | hw/arm/omap_sx1.c | 8 ++++++-- | 12 | hw/arm/virt.c | 1 + |
16 | hw/arm/palm.c | 8 ++++++-- | 13 | target/arm/cpu64.c | 66 ++++++++++++++++++++++++++++++++++++++++ |
17 | 4 files changed, 19 insertions(+), 15 deletions(-) | 14 | 4 files changed, 69 insertions(+) |
18 | 15 | ||
19 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | 16 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
20 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/include/hw/arm/omap.h | 18 | --- a/docs/system/arm/virt.rst |
22 | +++ b/include/hw/arm/omap.h | 19 | +++ b/docs/system/arm/virt.rst |
23 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | 20 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: |
24 | MemoryRegion mpui_io_iomem; | 21 | - ``cortex-a53`` (64-bit) |
25 | MemoryRegion tap_iomem; | 22 | - ``cortex-a57`` (64-bit) |
26 | MemoryRegion imif_ram; | 23 | - ``cortex-a72`` (64-bit) |
27 | - MemoryRegion emiff_ram; | 24 | +- ``cortex-a76`` (64-bit) |
28 | MemoryRegion sram; | 25 | - ``a64fx`` (64-bit) |
29 | 26 | - ``host`` (with KVM only) | |
30 | struct omap_dma_port_if_s { | 27 | - ``max`` (same as ``host`` for KVM; best possible emulation with TCG) |
31 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | 28 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
32 | hwaddr addr); | 29 | index XXXXXXX..XXXXXXX 100644 |
33 | } port[__omap_dma_port_last]; | 30 | --- a/hw/arm/sbsa-ref.c |
34 | 31 | +++ b/hw/arm/sbsa-ref.c | |
35 | - unsigned long sdram_size; | 32 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { |
36 | + uint64_t sdram_size; | 33 | static const char * const valid_cpus[] = { |
37 | unsigned long sram_size; | 34 | ARM_CPU_TYPE_NAME("cortex-a57"), |
38 | 35 | ARM_CPU_TYPE_NAME("cortex-a72"), | |
39 | /* MPUI-TIPB peripherals */ | 36 | + ARM_CPU_TYPE_NAME("cortex-a76"), |
40 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | 37 | ARM_CPU_TYPE_NAME("max"), |
41 | }; | 38 | }; |
42 | 39 | ||
43 | /* omap1.c */ | 40 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
44 | -struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
45 | - unsigned long sdram_size, | ||
46 | +struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *sdram, | ||
47 | const char *core); | ||
48 | |||
49 | /* omap2.c */ | ||
50 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
52 | --- a/hw/arm/omap1.c | 42 | --- a/hw/arm/virt.c |
53 | +++ b/hw/arm/omap1.c | 43 | +++ b/hw/arm/virt.c |
54 | @@ -XXX,XX +XXX,XX @@ | 44 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { |
55 | #include "qapi/error.h" | 45 | ARM_CPU_TYPE_NAME("cortex-a53"), |
56 | #include "qemu-common.h" | 46 | ARM_CPU_TYPE_NAME("cortex-a57"), |
57 | #include "cpu.h" | 47 | ARM_CPU_TYPE_NAME("cortex-a72"), |
58 | +#include "exec/address-spaces.h" | 48 | + ARM_CPU_TYPE_NAME("cortex-a76"), |
59 | #include "hw/boards.h" | 49 | ARM_CPU_TYPE_NAME("a64fx"), |
60 | #include "hw/hw.h" | 50 | ARM_CPU_TYPE_NAME("host"), |
61 | #include "hw/irq.h" | 51 | ARM_CPU_TYPE_NAME("max"), |
62 | @@ -XXX,XX +XXX,XX @@ static int omap_validate_tipb_mpui_addr(struct omap_mpu_state_s *s, | 52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
63 | return range_covers_byte(0xe1010000, 0xe1020004 - 0xe1010000, addr); | 53 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/target/arm/cpu64.c | ||
55 | +++ b/target/arm/cpu64.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) | ||
57 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
64 | } | 58 | } |
65 | 59 | ||
66 | -struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | 60 | +static void aarch64_a76_initfn(Object *obj) |
67 | - unsigned long sdram_size, | 61 | +{ |
68 | +struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *dram, | 62 | + ARMCPU *cpu = ARM_CPU(obj); |
69 | const char *cpu_type) | 63 | + |
64 | + cpu->dtb_compatible = "arm,cortex-a76"; | ||
65 | + set_feature(&cpu->env, ARM_FEATURE_V8); | ||
66 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
67 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
68 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); | ||
69 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
70 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
71 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
72 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
73 | + | ||
74 | + /* Ordered by B2.4 AArch64 registers by functional group */ | ||
75 | + cpu->clidr = 0x82000023; | ||
76 | + cpu->ctr = 0x8444C004; | ||
77 | + cpu->dcz_blocksize = 4; | ||
78 | + cpu->isar.id_aa64dfr0 = 0x0000000010305408ull; | ||
79 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | ||
80 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | ||
81 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull; | ||
82 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | ||
83 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | ||
84 | + cpu->isar.id_aa64pfr0 = 0x1100000010111112ull; /* GIC filled in later */ | ||
85 | + cpu->isar.id_aa64pfr1 = 0x0000000000000010ull; | ||
86 | + cpu->id_afr0 = 0x00000000; | ||
87 | + cpu->isar.id_dfr0 = 0x04010088; | ||
88 | + cpu->isar.id_isar0 = 0x02101110; | ||
89 | + cpu->isar.id_isar1 = 0x13112111; | ||
90 | + cpu->isar.id_isar2 = 0x21232042; | ||
91 | + cpu->isar.id_isar3 = 0x01112131; | ||
92 | + cpu->isar.id_isar4 = 0x00010142; | ||
93 | + cpu->isar.id_isar5 = 0x01011121; | ||
94 | + cpu->isar.id_isar6 = 0x00000010; | ||
95 | + cpu->isar.id_mmfr0 = 0x10201105; | ||
96 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
97 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
98 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
99 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
100 | + cpu->isar.id_pfr0 = 0x10010131; | ||
101 | + cpu->isar.id_pfr1 = 0x00010000; /* GIC filled in later */ | ||
102 | + cpu->isar.id_pfr2 = 0x00000011; | ||
103 | + cpu->midr = 0x414fd0b1; /* r4p1 */ | ||
104 | + cpu->revidr = 0; | ||
105 | + | ||
106 | + /* From B2.18 CCSIDR_EL1 */ | ||
107 | + cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */ | ||
108 | + cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */ | ||
109 | + cpu->ccsidr[2] = 0x707fe03a; /* 512KB L2 cache */ | ||
110 | + | ||
111 | + /* From B2.93 SCTLR_EL3 */ | ||
112 | + cpu->reset_sctlr = 0x30c50838; | ||
113 | + | ||
114 | + /* From B4.23 ICH_VTR_EL2 */ | ||
115 | + cpu->gic_num_lrs = 4; | ||
116 | + cpu->gic_vpribits = 5; | ||
117 | + cpu->gic_vprebits = 5; | ||
118 | + | ||
119 | + /* From B5.1 AdvSIMD AArch64 register summary */ | ||
120 | + cpu->isar.mvfr0 = 0x10110222; | ||
121 | + cpu->isar.mvfr1 = 0x13211111; | ||
122 | + cpu->isar.mvfr2 = 0x00000043; | ||
123 | +} | ||
124 | + | ||
125 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) | ||
70 | { | 126 | { |
71 | int i; | 127 | /* |
72 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | 128 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { |
73 | qemu_irq dma_irqs[6]; | 129 | { .name = "cortex-a57", .initfn = aarch64_a57_initfn }, |
74 | DriveInfo *dinfo; | 130 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, |
75 | SysBusDevice *busdev; | 131 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, |
76 | + MemoryRegion *system_memory = get_system_memory(); | 132 | + { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, |
77 | 133 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, | |
78 | /* Core */ | 134 | { .name = "max", .initfn = aarch64_max_initfn }, |
79 | s->mpu_model = omap310; | 135 | #if defined(CONFIG_KVM) || defined(CONFIG_HVF) |
80 | s->cpu = ARM_CPU(cpu_create(cpu_type)); | ||
81 | - s->sdram_size = sdram_size; | ||
82 | + s->sdram_size = memory_region_size(dram); | ||
83 | s->sram_size = OMAP15XX_SRAM_SIZE; | ||
84 | |||
85 | s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0); | ||
86 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
87 | omap_clk_init(s); | ||
88 | |||
89 | /* Memory-mapped stuff */ | ||
90 | - memory_region_allocate_system_memory(&s->emiff_ram, NULL, "omap1.dram", | ||
91 | - s->sdram_size); | ||
92 | - memory_region_add_subregion(system_memory, OMAP_EMIFF_BASE, &s->emiff_ram); | ||
93 | memory_region_init_ram(&s->imif_ram, NULL, "omap1.sram", s->sram_size, | ||
94 | &error_fatal); | ||
95 | memory_region_add_subregion(system_memory, OMAP_IMIF_BASE, &s->imif_ram); | ||
96 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
97 | s->port[tipb_mpui].addr_valid = omap_validate_tipb_mpui_addr; | ||
98 | |||
99 | /* Register SDRAM and SRAM DMA ports for fast transfers. */ | ||
100 | - soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->emiff_ram), | ||
101 | + soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(dram), | ||
102 | OMAP_EMIFF_BASE, s->sdram_size); | ||
103 | soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->imif_ram), | ||
104 | OMAP_IMIF_BASE, s->sram_size); | ||
105 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/hw/arm/omap_sx1.c | ||
108 | +++ b/hw/arm/omap_sx1.c | ||
109 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
110 | { | ||
111 | struct omap_mpu_state_s *mpu; | ||
112 | MemoryRegion *address_space = get_system_memory(); | ||
113 | + MemoryRegion *dram = g_new(MemoryRegion, 1); | ||
114 | MemoryRegion *flash = g_new(MemoryRegion, 1); | ||
115 | MemoryRegion *cs = g_new(MemoryRegion, 4); | ||
116 | static uint32_t cs0val = 0x00213090; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
118 | flash_size = flash2_size; | ||
119 | } | ||
120 | |||
121 | - mpu = omap310_mpu_init(address_space, sx1_binfo.ram_size, | ||
122 | - machine->cpu_type); | ||
123 | + memory_region_allocate_system_memory(dram, NULL, "omap1.dram", | ||
124 | + sx1_binfo.ram_size); | ||
125 | + memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, dram); | ||
126 | + | ||
127 | + mpu = omap310_mpu_init(dram, machine->cpu_type); | ||
128 | |||
129 | /* External Flash (EMIFS) */ | ||
130 | memory_region_init_ram(flash, NULL, "omap_sx1.flash0-0", flash_size, | ||
131 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/arm/palm.c | ||
134 | +++ b/hw/arm/palm.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static void palmte_init(MachineState *machine) | ||
136 | MemoryRegion *address_space_mem = get_system_memory(); | ||
137 | struct omap_mpu_state_s *mpu; | ||
138 | int flash_size = 0x00800000; | ||
139 | - int sdram_size = palmte_binfo.ram_size; | ||
140 | static uint32_t cs0val = 0xffffffff; | ||
141 | static uint32_t cs1val = 0x0000e1a0; | ||
142 | static uint32_t cs2val = 0x0000e1a0; | ||
143 | static uint32_t cs3val = 0xe1a0e1a0; | ||
144 | int rom_size, rom_loaded = 0; | ||
145 | + MemoryRegion *dram = g_new(MemoryRegion, 1); | ||
146 | MemoryRegion *flash = g_new(MemoryRegion, 1); | ||
147 | MemoryRegion *cs = g_new(MemoryRegion, 4); | ||
148 | |||
149 | - mpu = omap310_mpu_init(address_space_mem, sdram_size, machine->cpu_type); | ||
150 | + memory_region_allocate_system_memory(dram, NULL, "omap1.dram", | ||
151 | + palmte_binfo.ram_size); | ||
152 | + memory_region_add_subregion(address_space_mem, OMAP_EMIFF_BASE, dram); | ||
153 | + | ||
154 | + mpu = omap310_mpu_init(dram, machine->cpu_type); | ||
155 | |||
156 | /* External Flash (EMIFS) */ | ||
157 | memory_region_init_ram(flash, NULL, "palmte.flash", flash_size, | ||
158 | -- | 136 | -- |
159 | 2.20.1 | 137 | 2.25.1 |
160 | |||
161 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_A32 bits | 3 | Enable the n1 for virt and sbsa board use. |
4 | that will be cached, and are used by all profiles. | ||
5 | 4 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-4-richard.henderson@linaro.org | 7 | Message-id: 20220506180242.216785-25-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | target/arm/helper.c | 16 +++++++++++----- | 10 | docs/system/arm/virt.rst | 1 + |
12 | 1 file changed, 11 insertions(+), 5 deletions(-) | 11 | hw/arm/sbsa-ref.c | 1 + |
12 | hw/arm/virt.c | 1 + | ||
13 | target/arm/cpu64.c | 66 ++++++++++++++++++++++++++++++++++++++++ | ||
14 | 4 files changed, 69 insertions(+) | ||
13 | 15 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 18 | --- a/docs/system/arm/virt.rst |
17 | +++ b/target/arm/helper.c | 19 | +++ b/docs/system/arm/virt.rst |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 20 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: |
19 | return flags; | 21 | - ``cortex-a76`` (64-bit) |
22 | - ``a64fx`` (64-bit) | ||
23 | - ``host`` (with KVM only) | ||
24 | +- ``neoverse-n1`` (64-bit) | ||
25 | - ``max`` (same as ``host`` for KVM; best possible emulation with TCG) | ||
26 | |||
27 | Note that the default is ``cortex-a15``, so for an AArch64 guest you must | ||
28 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/arm/sbsa-ref.c | ||
31 | +++ b/hw/arm/sbsa-ref.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static const char * const valid_cpus[] = { | ||
33 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
34 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
35 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
36 | + ARM_CPU_TYPE_NAME("neoverse-n1"), | ||
37 | ARM_CPU_TYPE_NAME("max"), | ||
38 | }; | ||
39 | |||
40 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/virt.c | ||
43 | +++ b/hw/arm/virt.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { | ||
45 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
46 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
47 | ARM_CPU_TYPE_NAME("a64fx"), | ||
48 | + ARM_CPU_TYPE_NAME("neoverse-n1"), | ||
49 | ARM_CPU_TYPE_NAME("host"), | ||
50 | ARM_CPU_TYPE_NAME("max"), | ||
51 | }; | ||
52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/cpu64.c | ||
55 | +++ b/target/arm/cpu64.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a76_initfn(Object *obj) | ||
57 | cpu->isar.mvfr2 = 0x00000043; | ||
20 | } | 58 | } |
21 | 59 | ||
22 | +static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el, | 60 | +static void aarch64_neoverse_n1_initfn(Object *obj) |
23 | + ARMMMUIdx mmu_idx, uint32_t flags) | ||
24 | +{ | 61 | +{ |
25 | + flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | 62 | + ARMCPU *cpu = ARM_CPU(obj); |
26 | + flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | ||
27 | + | 63 | + |
28 | + return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 64 | + cpu->dtb_compatible = "arm,neoverse-n1"; |
65 | + set_feature(&cpu->env, ARM_FEATURE_V8); | ||
66 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
67 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
68 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); | ||
69 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
70 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
71 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
72 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
73 | + | ||
74 | + /* Ordered by B2.4 AArch64 registers by functional group */ | ||
75 | + cpu->clidr = 0x82000023; | ||
76 | + cpu->ctr = 0x8444c004; | ||
77 | + cpu->dcz_blocksize = 4; | ||
78 | + cpu->isar.id_aa64dfr0 = 0x0000000110305408ull; | ||
79 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | ||
80 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | ||
81 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101125ull; | ||
82 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | ||
83 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | ||
84 | + cpu->isar.id_aa64pfr0 = 0x1100000010111112ull; /* GIC filled in later */ | ||
85 | + cpu->isar.id_aa64pfr1 = 0x0000000000000020ull; | ||
86 | + cpu->id_afr0 = 0x00000000; | ||
87 | + cpu->isar.id_dfr0 = 0x04010088; | ||
88 | + cpu->isar.id_isar0 = 0x02101110; | ||
89 | + cpu->isar.id_isar1 = 0x13112111; | ||
90 | + cpu->isar.id_isar2 = 0x21232042; | ||
91 | + cpu->isar.id_isar3 = 0x01112131; | ||
92 | + cpu->isar.id_isar4 = 0x00010142; | ||
93 | + cpu->isar.id_isar5 = 0x01011121; | ||
94 | + cpu->isar.id_isar6 = 0x00000010; | ||
95 | + cpu->isar.id_mmfr0 = 0x10201105; | ||
96 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
97 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
98 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
99 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
100 | + cpu->isar.id_pfr0 = 0x10010131; | ||
101 | + cpu->isar.id_pfr1 = 0x00010000; /* GIC filled in later */ | ||
102 | + cpu->isar.id_pfr2 = 0x00000011; | ||
103 | + cpu->midr = 0x414fd0c1; /* r4p1 */ | ||
104 | + cpu->revidr = 0; | ||
105 | + | ||
106 | + /* From B2.23 CCSIDR_EL1 */ | ||
107 | + cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */ | ||
108 | + cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */ | ||
109 | + cpu->ccsidr[2] = 0x70ffe03a; /* 1MB L2 cache */ | ||
110 | + | ||
111 | + /* From B2.98 SCTLR_EL3 */ | ||
112 | + cpu->reset_sctlr = 0x30c50838; | ||
113 | + | ||
114 | + /* From B4.23 ICH_VTR_EL2 */ | ||
115 | + cpu->gic_num_lrs = 4; | ||
116 | + cpu->gic_vpribits = 5; | ||
117 | + cpu->gic_vprebits = 5; | ||
118 | + | ||
119 | + /* From B5.1 AdvSIMD AArch64 register summary */ | ||
120 | + cpu->isar.mvfr0 = 0x10110222; | ||
121 | + cpu->isar.mvfr1 = 0x13211111; | ||
122 | + cpu->isar.mvfr2 = 0x00000043; | ||
29 | +} | 123 | +} |
30 | + | 124 | + |
31 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 125 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) |
32 | ARMMMUIdx mmu_idx) | ||
33 | { | 126 | { |
34 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 127 | /* |
35 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 128 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { |
36 | int current_el = arm_current_el(env); | 129 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, |
37 | int fp_el = fp_exception_el(env, current_el); | 130 | { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, |
38 | - uint32_t flags = 0; | 131 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, |
39 | + uint32_t flags; | 132 | + { .name = "neoverse-n1", .initfn = aarch64_neoverse_n1_initfn }, |
40 | 133 | { .name = "max", .initfn = aarch64_max_initfn }, | |
41 | if (is_a64(env)) { | 134 | #if defined(CONFIG_KVM) || defined(CONFIG_HVF) |
42 | *pc = env->pc; | 135 | { .name = "host", .initfn = aarch64_host_initfn }, |
43 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
44 | } | ||
45 | } else { | ||
46 | *pc = env->regs[15]; | ||
47 | + flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
48 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
49 | flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len); | ||
50 | flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride); | ||
51 | flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | ||
52 | - flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | ||
53 | - flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | ||
54 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
55 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
56 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
57 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
58 | flags = FIELD_DP32(flags, TBFLAG_A32, | ||
59 | XSCALE_CPAR, env->cp15.c15_cpar); | ||
60 | } | ||
61 | - | ||
62 | - flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
63 | } | ||
64 | |||
65 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
66 | -- | 136 | -- |
67 | 2.20.1 | 137 | 2.25.1 |
68 | |||
69 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Leif Lindholm <quic_llindhol@quicinc.com> |
---|---|---|---|
2 | 2 | ||
3 | The SDRAM is incorrectly created in the OMAP2420 SoC. | 3 | The sbsa-ref machine is continuously evolving. Some of the changes we |
4 | Move its creation in the board code, this will later allow the | 4 | want to make in the near future, to align with real components (e.g. |
5 | board to have the QOM ownership of the RAM. | 5 | the GIC-700), will break compatibility for existing firmware. |
6 | 6 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Introduce two new properties to the DT generated on machine generation: |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | - machine-version-major |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 9 | To be incremented when a platform change makes the machine |
10 | Message-id: 20191021190653.9511-5-philmd@redhat.com | 10 | incompatible with existing firmware. |
11 | - machine-version-minor | ||
12 | To be incremented when functionality is added to the machine | ||
13 | without causing incompatibility with existing firmware. | ||
14 | to be reset to 0 when machine-version-major is incremented. | ||
15 | |||
16 | This versioning scheme is *neither*: | ||
17 | - A QEMU versioned machine type; a given version of QEMU will emulate | ||
18 | a given version of the platform. | ||
19 | - A reflection of level of SBSA (now SystemReady SR) support provided. | ||
20 | |||
21 | The version will increment on guest-visible functional changes only, | ||
22 | akin to a revision ID register found on a physical platform. | ||
23 | |||
24 | These properties are both introduced with the value 0. | ||
25 | (Hence, a machine where the DT is lacking these nodes is equivalent | ||
26 | to version 0.0.) | ||
27 | |||
28 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> | ||
29 | Message-id: 20220505113947.75714-1-quic_llindhol@quicinc.com | ||
30 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
31 | Cc: Radoslaw Biernacki <rad@semihalf.com> | ||
32 | Cc: Cédric Le Goater <clg@kaod.org> | ||
33 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 34 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 35 | --- |
13 | include/hw/arm/omap.h | 4 +--- | 36 | hw/arm/sbsa-ref.c | 14 ++++++++++++++ |
14 | hw/arm/nseries.c | 10 +++++++--- | 37 | 1 file changed, 14 insertions(+) |
15 | hw/arm/omap2.c | 13 +++++-------- | ||
16 | 3 files changed, 13 insertions(+), 14 deletions(-) | ||
17 | 38 | ||
18 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | 39 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
19 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/omap.h | 41 | --- a/hw/arm/sbsa-ref.c |
21 | +++ b/include/hw/arm/omap.h | 42 | +++ b/hw/arm/sbsa-ref.c |
22 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | 43 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(SBSAMachineState *sms) |
23 | MemoryRegion tap_iomem; | 44 | qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); |
24 | MemoryRegion imif_ram; | 45 | qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); |
25 | MemoryRegion emiff_ram; | 46 | |
26 | - MemoryRegion sdram; | 47 | + /* |
27 | MemoryRegion sram; | 48 | + * This versioning scheme is for informing platform fw only. It is neither: |
28 | 49 | + * - A QEMU versioned machine type; a given version of QEMU will emulate | |
29 | struct omap_dma_port_if_s { | 50 | + * a given version of the platform. |
30 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | 51 | + * - A reflection of level of SBSA (now SystemReady SR) support provided. |
31 | const char *core); | 52 | + * |
32 | 53 | + * machine-version-major: updated when changes breaking fw compatibility | |
33 | /* omap2.c */ | 54 | + * are introduced. |
34 | -struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | 55 | + * machine-version-minor: updated when features are added that don't break |
35 | - unsigned long sdram_size, | 56 | + * fw compatibility. |
36 | +struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram, | 57 | + */ |
37 | const char *core); | 58 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-major", 0); |
38 | 59 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 0); | |
39 | uint32_t omap_badwidth_read8(void *opaque, hwaddr addr); | ||
40 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/nseries.c | ||
43 | +++ b/hw/arm/nseries.c | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | |||
46 | /* Nokia N8x0 support */ | ||
47 | struct n800_s { | ||
48 | + MemoryRegion sdram; | ||
49 | struct omap_mpu_state_s *mpu; | ||
50 | |||
51 | struct rfbi_chip_s blizzard; | ||
52 | @@ -XXX,XX +XXX,XX @@ static int n810_atag_setup(const struct arm_boot_info *info, void *p) | ||
53 | static void n8x0_init(MachineState *machine, | ||
54 | struct arm_boot_info *binfo, int model) | ||
55 | { | ||
56 | - MemoryRegion *sysmem = get_system_memory(); | ||
57 | struct n800_s *s = (struct n800_s *) g_malloc0(sizeof(*s)); | ||
58 | - int sdram_size = binfo->ram_size; | ||
59 | + uint64_t sdram_size = binfo->ram_size; | ||
60 | |||
61 | - s->mpu = omap2420_mpu_init(sysmem, sdram_size, machine->cpu_type); | ||
62 | + memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram", | ||
63 | + sdram_size); | ||
64 | + memory_region_add_subregion(get_system_memory(), OMAP2_Q2_BASE, &s->sdram); | ||
65 | + | 60 | + |
66 | + s->mpu = omap2420_mpu_init(&s->sdram, machine->cpu_type); | 61 | if (ms->numa_state->have_numa_distance) { |
67 | 62 | int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); | |
68 | /* Setup peripherals | 63 | uint32_t *matrix = g_malloc0(size); |
69 | * | ||
70 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/arm/omap2.c | ||
73 | +++ b/hw/arm/omap2.c | ||
74 | @@ -XXX,XX +XXX,XX @@ | ||
75 | #include "qemu/error-report.h" | ||
76 | #include "qapi/error.h" | ||
77 | #include "cpu.h" | ||
78 | +#include "exec/address-spaces.h" | ||
79 | #include "sysemu/blockdev.h" | ||
80 | #include "sysemu/qtest.h" | ||
81 | #include "sysemu/reset.h" | ||
82 | @@ -XXX,XX +XXX,XX @@ static const struct dma_irq_map omap2_dma_irq_map[] = { | ||
83 | { 0, OMAP_INT_24XX_SDMA_IRQ3 }, | ||
84 | }; | ||
85 | |||
86 | -struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | ||
87 | - unsigned long sdram_size, | ||
88 | +struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram, | ||
89 | const char *cpu_type) | ||
90 | { | ||
91 | struct omap_mpu_state_s *s = g_new0(struct omap_mpu_state_s, 1); | ||
92 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | ||
93 | int i; | ||
94 | SysBusDevice *busdev; | ||
95 | struct omap_target_agent_s *ta; | ||
96 | + MemoryRegion *sysmem = get_system_memory(); | ||
97 | |||
98 | /* Core */ | ||
99 | s->mpu_model = omap2420; | ||
100 | s->cpu = ARM_CPU(cpu_create(cpu_type)); | ||
101 | - s->sdram_size = sdram_size; | ||
102 | s->sram_size = OMAP242X_SRAM_SIZE; | ||
103 | |||
104 | s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0); | ||
105 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | ||
106 | omap_clk_init(s); | ||
107 | |||
108 | /* Memory-mapped stuff */ | ||
109 | - memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram", | ||
110 | - s->sdram_size); | ||
111 | - memory_region_add_subregion(sysmem, OMAP2_Q2_BASE, &s->sdram); | ||
112 | memory_region_init_ram(&s->sram, NULL, "omap2.sram", s->sram_size, | ||
113 | &error_fatal); | ||
114 | memory_region_add_subregion(sysmem, OMAP2_SRAM_BASE, &s->sram); | ||
115 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | ||
116 | s->port->addr_valid = omap2_validate_addr; | ||
117 | |||
118 | /* Register SDRAM and SRAM ports for fast DMA transfers. */ | ||
119 | - soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sdram), | ||
120 | - OMAP2_Q2_BASE, s->sdram_size); | ||
121 | + soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(sdram), | ||
122 | + OMAP2_Q2_BASE, memory_region_size(sdram)); | ||
123 | soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sram), | ||
124 | OMAP2_SRAM_BASE, s->sram_size); | ||
125 | |||
126 | -- | 64 | -- |
127 | 2.20.1 | 65 | 2.25.1 |
128 | 66 | ||
129 | 67 | diff view generated by jsdifflib |
1 | Switch the mcf5208 code away from bottom-half based ptimers to | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 2 | ||
3 | This adds cluster-id in CPU instance properties, which will be used | ||
4 | by arm/virt machine. Besides, the cluster-id is also verified or | ||
5 | dumped in various spots: | ||
6 | |||
7 | * hw/core/machine.c::machine_set_cpu_numa_node() to associate | ||
8 | CPU with its NUMA node. | ||
9 | |||
10 | * hw/core/machine.c::machine_numa_finish_cpu_init() to record | ||
11 | CPU slots with no NUMA mapping set. | ||
12 | |||
13 | * hw/core/machine-hmp-cmds.c::hmp_hotpluggable_cpus() to dump | ||
14 | cluster-id. | ||
15 | |||
16 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
17 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
18 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
19 | Message-id: 20220503140304.855514-2-gshan@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Tested-by: Thomas Huth <huth@tuxfamily.org> | ||
10 | Message-id: 20191017132905.5604-9-peter.maydell@linaro.org | ||
11 | --- | 21 | --- |
12 | hw/m68k/mcf5208.c | 9 +++++---- | 22 | qapi/machine.json | 6 ++++-- |
13 | 1 file changed, 5 insertions(+), 4 deletions(-) | 23 | hw/core/machine-hmp-cmds.c | 4 ++++ |
24 | hw/core/machine.c | 16 ++++++++++++++++ | ||
25 | 3 files changed, 24 insertions(+), 2 deletions(-) | ||
14 | 26 | ||
15 | diff --git a/hw/m68k/mcf5208.c b/hw/m68k/mcf5208.c | 27 | diff --git a/qapi/machine.json b/qapi/machine.json |
16 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/m68k/mcf5208.c | 29 | --- a/qapi/machine.json |
18 | +++ b/hw/m68k/mcf5208.c | 30 | +++ b/qapi/machine.json |
19 | @@ -XXX,XX +XXX,XX @@ | 31 | @@ -XXX,XX +XXX,XX @@ |
20 | #include "qemu/osdep.h" | 32 | # @node-id: NUMA node ID the CPU belongs to |
21 | #include "qemu/units.h" | 33 | # @socket-id: socket number within node/board the CPU belongs to |
22 | #include "qemu/error-report.h" | 34 | # @die-id: die number within socket the CPU belongs to (since 4.1) |
23 | -#include "qemu/main-loop.h" | 35 | -# @core-id: core number within die the CPU belongs to |
24 | #include "qapi/error.h" | 36 | +# @cluster-id: cluster number within die the CPU belongs to (since 7.1) |
25 | #include "qemu-common.h" | 37 | +# @core-id: core number within cluster the CPU belongs to |
26 | #include "cpu.h" | 38 | # @thread-id: thread number within core the CPU belongs to |
27 | @@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset, | 39 | # |
40 | -# Note: currently there are 5 properties that could be present | ||
41 | +# Note: currently there are 6 properties that could be present | ||
42 | # but management should be prepared to pass through other | ||
43 | # properties with device_add command to allow for future | ||
44 | # interface extension. This also requires the filed names to be kept in | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | 'data': { '*node-id': 'int', | ||
47 | '*socket-id': 'int', | ||
48 | '*die-id': 'int', | ||
49 | + '*cluster-id': 'int', | ||
50 | '*core-id': 'int', | ||
51 | '*thread-id': 'int' | ||
52 | } | ||
53 | diff --git a/hw/core/machine-hmp-cmds.c b/hw/core/machine-hmp-cmds.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/hw/core/machine-hmp-cmds.c | ||
56 | +++ b/hw/core/machine-hmp-cmds.c | ||
57 | @@ -XXX,XX +XXX,XX @@ void hmp_hotpluggable_cpus(Monitor *mon, const QDict *qdict) | ||
58 | if (c->has_die_id) { | ||
59 | monitor_printf(mon, " die-id: \"%" PRIu64 "\"\n", c->die_id); | ||
60 | } | ||
61 | + if (c->has_cluster_id) { | ||
62 | + monitor_printf(mon, " cluster-id: \"%" PRIu64 "\"\n", | ||
63 | + c->cluster_id); | ||
64 | + } | ||
65 | if (c->has_core_id) { | ||
66 | monitor_printf(mon, " core-id: \"%" PRIu64 "\"\n", c->core_id); | ||
67 | } | ||
68 | diff --git a/hw/core/machine.c b/hw/core/machine.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/core/machine.c | ||
71 | +++ b/hw/core/machine.c | ||
72 | @@ -XXX,XX +XXX,XX @@ void machine_set_cpu_numa_node(MachineState *machine, | ||
28 | return; | 73 | return; |
29 | } | 74 | } |
30 | 75 | ||
31 | + ptimer_transaction_begin(s->timer); | 76 | + if (props->has_cluster_id && !slot->props.has_cluster_id) { |
32 | if (s->pcsr & PCSR_EN) | 77 | + error_setg(errp, "cluster-id is not supported"); |
33 | ptimer_stop(s->timer); | 78 | + return; |
34 | 79 | + } | |
35 | @@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset, | 80 | + |
36 | 81 | if (props->has_socket_id && !slot->props.has_socket_id) { | |
37 | if (s->pcsr & PCSR_EN) | 82 | error_setg(errp, "socket-id is not supported"); |
38 | ptimer_run(s->timer, 0); | 83 | return; |
39 | + ptimer_transaction_commit(s->timer); | 84 | @@ -XXX,XX +XXX,XX @@ void machine_set_cpu_numa_node(MachineState *machine, |
40 | break; | 85 | continue; |
41 | case 2: | ||
42 | + ptimer_transaction_begin(s->timer); | ||
43 | s->pmr = value; | ||
44 | s->pcsr &= ~PCSR_PIF; | ||
45 | if ((s->pcsr & PCSR_RLD) == 0) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset, | ||
47 | } else { | ||
48 | ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW); | ||
49 | } | 86 | } |
50 | + ptimer_transaction_commit(s->timer); | 87 | |
51 | break; | 88 | + if (props->has_cluster_id && |
52 | case 4: | 89 | + props->cluster_id != slot->props.cluster_id) { |
53 | break; | 90 | + continue; |
54 | @@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic) | 91 | + } |
55 | { | 92 | + |
56 | MemoryRegion *iomem = g_new(MemoryRegion, 1); | 93 | if (props->has_die_id && props->die_id != slot->props.die_id) { |
57 | m5208_timer_state *s; | 94 | continue; |
58 | - QEMUBH *bh; | 95 | } |
59 | int i; | 96 | @@ -XXX,XX +XXX,XX @@ static char *cpu_slot_to_string(const CPUArchId *cpu) |
60 | 97 | } | |
61 | /* SDRAMC. */ | 98 | g_string_append_printf(s, "die-id: %"PRId64, cpu->props.die_id); |
62 | @@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic) | 99 | } |
63 | /* Timers. */ | 100 | + if (cpu->props.has_cluster_id) { |
64 | for (i = 0; i < 2; i++) { | 101 | + if (s->len) { |
65 | s = g_new0(m5208_timer_state, 1); | 102 | + g_string_append_printf(s, ", "); |
66 | - bh = qemu_bh_new(m5208_timer_trigger, s); | 103 | + } |
67 | - s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | 104 | + g_string_append_printf(s, "cluster-id: %"PRId64, cpu->props.cluster_id); |
68 | + s->timer = ptimer_init(m5208_timer_trigger, s, PTIMER_POLICY_DEFAULT); | 105 | + } |
69 | memory_region_init_io(&s->iomem, NULL, &m5208_timer_ops, s, | 106 | if (cpu->props.has_core_id) { |
70 | "m5208-timer", 0x00004000); | 107 | if (s->len) { |
71 | memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i, | 108 | g_string_append_printf(s, ", "); |
72 | -- | 109 | -- |
73 | 2.20.1 | 110 | 2.25.1 |
74 | |||
75 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | 3 | The CPU topology isn't enabled on arm/virt machine yet, but we're |
4 | going to do it in next patch. After the CPU topology is enabled by | ||
5 | next patch, "thread-id=1" becomes invalid because the CPU core is | ||
6 | preferred on arm/virt machine. It means these two CPUs have 0/1 | ||
7 | as their core IDs, but their thread IDs are all 0. It will trigger | ||
8 | test failure as the following message indicates: | ||
4 | 9 | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | [14/21 qemu:qtest+qtest-aarch64 / qtest-aarch64/numa-test ERROR |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 11 | 1.48s killed by signal 6 SIGABRT |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 12 | >>> G_TEST_DBUS_DAEMON=/home/gavin/sandbox/qemu.main/tests/dbus-vmstate-daemon.sh \ |
8 | Message-id: 20191021190653.9511-2-philmd@redhat.com | 13 | QTEST_QEMU_STORAGE_DAEMON_BINARY=./storage-daemon/qemu-storage-daemon \ |
14 | QTEST_QEMU_BINARY=./qemu-system-aarch64 \ | ||
15 | QTEST_QEMU_IMG=./qemu-img MALLOC_PERTURB_=83 \ | ||
16 | /home/gavin/sandbox/qemu.main/build/tests/qtest/numa-test --tap -k | ||
17 | ―――――――――――――――――――――――――――――――――――――――――――――― | ||
18 | stderr: | ||
19 | qemu-system-aarch64: -numa cpu,node-id=0,thread-id=1: no match found | ||
20 | |||
21 | This fixes the issue by providing comprehensive SMP configurations | ||
22 | in aarch64_numa_cpu(). The SMP configurations aren't used before | ||
23 | the CPU topology is enabled in next patch. | ||
24 | |||
25 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
26 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
27 | Message-id: 20220503140304.855514-3-gshan@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 29 | --- |
11 | hw/arm/xilinx_zynq.c | 3 ++- | 30 | tests/qtest/numa-test.c | 3 ++- |
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | 31 | 1 file changed, 2 insertions(+), 1 deletion(-) |
13 | 32 | ||
14 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | 33 | diff --git a/tests/qtest/numa-test.c b/tests/qtest/numa-test.c |
15 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/xilinx_zynq.c | 35 | --- a/tests/qtest/numa-test.c |
17 | +++ b/hw/arm/xilinx_zynq.c | 36 | +++ b/tests/qtest/numa-test.c |
18 | @@ -XXX,XX +XXX,XX @@ | 37 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) |
19 | */ | 38 | QTestState *qts; |
20 | 39 | g_autofree char *cli = NULL; | |
21 | #include "qemu/osdep.h" | 40 | |
22 | +#include "qemu/units.h" | 41 | - cli = make_cli(data, "-machine smp.cpus=2 " |
23 | #include "qapi/error.h" | 42 | + cli = make_cli(data, "-machine " |
24 | #include "cpu.h" | 43 | + "smp.cpus=2,smp.sockets=1,smp.clusters=1,smp.cores=1,smp.threads=2 " |
25 | #include "hw/sysbus.h" | 44 | "-numa node,nodeid=0,memdev=ram -numa node,nodeid=1 " |
26 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | 45 | "-numa cpu,node-id=1,thread-id=0 " |
27 | memory_region_add_subregion(address_space_mem, 0, ext_ram); | 46 | "-numa cpu,node-id=0,thread-id=1"); |
28 | |||
29 | /* 256K of on-chip memory */ | ||
30 | - memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10, | ||
31 | + memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 * KiB, | ||
32 | &error_fatal); | ||
33 | memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram); | ||
34 | |||
35 | -- | 47 | -- |
36 | 2.20.1 | 48 | 2.25.1 |
37 | 49 | ||
38 | 50 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The SDRAM is incorrectly created in the SA1110 SoC. | 3 | Currently, the SMP configuration isn't considered when the CPU |
4 | Move its creation in the board code, this will later allow the | 4 | topology is populated. In this case, it's impossible to provide |
5 | board to have the QOM ownership of the RAM. | 5 | the default CPU-to-NUMA mapping or association based on the socket |
6 | ID of the given CPU. | ||
6 | 7 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | This takes account of SMP configuration when the CPU topology |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | is populated. The die ID for the given CPU isn't assigned since |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 10 | it's not supported on arm/virt machine. Besides, the used SMP |
10 | Message-id: 20191021190653.9511-4-philmd@redhat.com | 11 | configuration in qtest/numa-test/aarch64_numa_cpu() is corrcted |
12 | to avoid testing failure | ||
13 | |||
14 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
15 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
16 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
17 | Message-id: 20220503140304.855514-4-gshan@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 19 | --- |
13 | hw/arm/strongarm.h | 4 +--- | 20 | hw/arm/virt.c | 15 ++++++++++++++- |
14 | hw/arm/collie.c | 8 ++++++-- | 21 | 1 file changed, 14 insertions(+), 1 deletion(-) |
15 | hw/arm/strongarm.c | 7 +------ | ||
16 | 3 files changed, 8 insertions(+), 11 deletions(-) | ||
17 | 22 | ||
18 | diff --git a/hw/arm/strongarm.h b/hw/arm/strongarm.h | 23 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
19 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/strongarm.h | 25 | --- a/hw/arm/virt.c |
21 | +++ b/hw/arm/strongarm.h | 26 | +++ b/hw/arm/virt.c |
22 | @@ -XXX,XX +XXX,XX @@ enum { | 27 | @@ -XXX,XX +XXX,XX @@ static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) |
23 | 28 | int n; | |
24 | typedef struct { | 29 | unsigned int max_cpus = ms->smp.max_cpus; |
25 | ARMCPU *cpu; | 30 | VirtMachineState *vms = VIRT_MACHINE(ms); |
26 | - MemoryRegion sdram; | 31 | + MachineClass *mc = MACHINE_GET_CLASS(vms); |
27 | DeviceState *pic; | 32 | |
28 | DeviceState *gpio; | 33 | if (ms->possible_cpus) { |
29 | DeviceState *ppc; | 34 | assert(ms->possible_cpus->len == max_cpus); |
30 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 35 | @@ -XXX,XX +XXX,XX @@ static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) |
31 | SSIBus *ssp_bus; | 36 | ms->possible_cpus->cpus[n].type = ms->cpu_type; |
32 | } StrongARMState; | 37 | ms->possible_cpus->cpus[n].arch_id = |
33 | 38 | virt_cpu_mp_affinity(vms, n); | |
34 | -StrongARMState *sa1110_init(MemoryRegion *sysmem, | ||
35 | - unsigned int sdram_size, const char *rev); | ||
36 | +StrongARMState *sa1110_init(const char *cpu_type); | ||
37 | |||
38 | #endif | ||
39 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/arm/collie.c | ||
42 | +++ b/hw/arm/collie.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | ||
44 | { | ||
45 | StrongARMState *s; | ||
46 | DriveInfo *dinfo; | ||
47 | - MemoryRegion *sysmem = get_system_memory(); | ||
48 | + MemoryRegion *sdram = g_new(MemoryRegion, 1); | ||
49 | |||
50 | - s = sa1110_init(sysmem, collie_binfo.ram_size, machine->cpu_type); | ||
51 | + s = sa1110_init(machine->cpu_type); | ||
52 | + | 39 | + |
53 | + memory_region_allocate_system_memory(sdram, NULL, "strongarm.sdram", | 40 | + assert(!mc->smp_props.dies_supported); |
54 | + collie_binfo.ram_size); | 41 | + ms->possible_cpus->cpus[n].props.has_socket_id = true; |
55 | + memory_region_add_subregion(get_system_memory(), SA_SDCS0, sdram); | 42 | + ms->possible_cpus->cpus[n].props.socket_id = |
56 | 43 | + n / (ms->smp.clusters * ms->smp.cores * ms->smp.threads); | |
57 | dinfo = drive_get(IF_PFLASH, 0, 0); | 44 | + ms->possible_cpus->cpus[n].props.has_cluster_id = true; |
58 | pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, | 45 | + ms->possible_cpus->cpus[n].props.cluster_id = |
59 | diff --git a/hw/arm/strongarm.c b/hw/arm/strongarm.c | 46 | + (n / (ms->smp.cores * ms->smp.threads)) % ms->smp.clusters; |
60 | index XXXXXXX..XXXXXXX 100644 | 47 | + ms->possible_cpus->cpus[n].props.has_core_id = true; |
61 | --- a/hw/arm/strongarm.c | 48 | + ms->possible_cpus->cpus[n].props.core_id = |
62 | +++ b/hw/arm/strongarm.c | 49 | + (n / ms->smp.threads) % ms->smp.cores; |
63 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo strongarm_ssp_info = { | 50 | ms->possible_cpus->cpus[n].props.has_thread_id = true; |
64 | }; | 51 | - ms->possible_cpus->cpus[n].props.thread_id = n; |
65 | 52 | + ms->possible_cpus->cpus[n].props.thread_id = | |
66 | /* Main CPU functions */ | 53 | + n % ms->smp.threads; |
67 | -StrongARMState *sa1110_init(MemoryRegion *sysmem, | 54 | } |
68 | - unsigned int sdram_size, const char *cpu_type) | 55 | return ms->possible_cpus; |
69 | +StrongARMState *sa1110_init(const char *cpu_type) | 56 | } |
70 | { | ||
71 | StrongARMState *s; | ||
72 | int i; | ||
73 | @@ -XXX,XX +XXX,XX @@ StrongARMState *sa1110_init(MemoryRegion *sysmem, | ||
74 | |||
75 | s->cpu = ARM_CPU(cpu_create(cpu_type)); | ||
76 | |||
77 | - memory_region_allocate_system_memory(&s->sdram, NULL, "strongarm.sdram", | ||
78 | - sdram_size); | ||
79 | - memory_region_add_subregion(sysmem, SA_SDCS0, &s->sdram); | ||
80 | - | ||
81 | s->pic = sysbus_create_varargs("strongarm_pic", 0x90050000, | ||
82 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ), | ||
83 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ), | ||
84 | -- | 57 | -- |
85 | 2.20.1 | 58 | 2.25.1 |
86 | |||
87 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | 3 | In aarch64_numa_cpu(), the CPU and NUMA association is something |
4 | like below. Two threads in the same core/cluster/socket are | ||
5 | associated with two individual NUMA nodes, which is unreal as | ||
6 | Igor Mammedov mentioned. We don't expect the association to break | ||
7 | NUMA-to-socket boundary, which matches with the real world. | ||
4 | 8 | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | NUMA-node socket cluster core thread |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 10 | ------------------------------------------ |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 11 | 0 0 0 0 0 |
8 | Message-id: 20191021190653.9511-3-philmd@redhat.com | 12 | 1 0 0 0 1 |
13 | |||
14 | This corrects the topology for CPUs and their association with | ||
15 | NUMA nodes. After this patch is applied, the CPU and NUMA | ||
16 | association becomes something like below, which looks real. | ||
17 | Besides, socket/cluster/core/thread IDs are all checked when | ||
18 | the NUMA node IDs are verified. It helps to check if the CPU | ||
19 | topology is properly populated or not. | ||
20 | |||
21 | NUMA-node socket cluster core thread | ||
22 | ------------------------------------------ | ||
23 | 0 1 0 0 0 | ||
24 | 1 0 0 0 0 | ||
25 | |||
26 | Suggested-by: Igor Mammedov <imammedo@redhat.com> | ||
27 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
28 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
29 | Message-id: 20220503140304.855514-5-gshan@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 31 | --- |
11 | hw/arm/mps2-tz.c | 3 ++- | 32 | tests/qtest/numa-test.c | 18 ++++++++++++------ |
12 | hw/arm/mps2.c | 3 ++- | 33 | 1 file changed, 12 insertions(+), 6 deletions(-) |
13 | 2 files changed, 4 insertions(+), 2 deletions(-) | ||
14 | 34 | ||
15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 35 | diff --git a/tests/qtest/numa-test.c b/tests/qtest/numa-test.c |
16 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/mps2-tz.c | 37 | --- a/tests/qtest/numa-test.c |
18 | +++ b/hw/arm/mps2-tz.c | 38 | +++ b/tests/qtest/numa-test.c |
19 | @@ -XXX,XX +XXX,XX @@ | 39 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) |
20 | */ | 40 | g_autofree char *cli = NULL; |
21 | 41 | ||
22 | #include "qemu/osdep.h" | 42 | cli = make_cli(data, "-machine " |
23 | +#include "qemu/units.h" | 43 | - "smp.cpus=2,smp.sockets=1,smp.clusters=1,smp.cores=1,smp.threads=2 " |
24 | #include "qapi/error.h" | 44 | + "smp.cpus=2,smp.sockets=2,smp.clusters=1,smp.cores=1,smp.threads=1 " |
25 | #include "qemu/error-report.h" | 45 | "-numa node,nodeid=0,memdev=ram -numa node,nodeid=1 " |
26 | #include "hw/arm/boot.h" | 46 | - "-numa cpu,node-id=1,thread-id=0 " |
27 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 47 | - "-numa cpu,node-id=0,thread-id=1"); |
28 | * call the 16MB our "system memory", as it's the largest lump. | 48 | + "-numa cpu,node-id=0,socket-id=1,cluster-id=0,core-id=0,thread-id=0 " |
29 | */ | 49 | + "-numa cpu,node-id=1,socket-id=0,cluster-id=0,core-id=0,thread-id=0"); |
30 | memory_region_allocate_system_memory(&mms->psram, | 50 | qts = qtest_init(cli); |
31 | - NULL, "mps.ram", 0x01000000); | 51 | cpus = get_cpus(qts, &resp); |
32 | + NULL, "mps.ram", 16 * MiB); | 52 | g_assert(cpus); |
33 | memory_region_add_subregion(system_memory, 0x80000000, &mms->psram); | 53 | |
34 | 54 | while ((e = qlist_pop(cpus))) { | |
35 | /* The overflow IRQs for all UARTs are ORed together. | 55 | QDict *cpu, *props; |
36 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | 56 | - int64_t thread, node; |
37 | index XXXXXXX..XXXXXXX 100644 | 57 | + int64_t socket, cluster, core, thread, node; |
38 | --- a/hw/arm/mps2.c | 58 | |
39 | +++ b/hw/arm/mps2.c | 59 | cpu = qobject_to(QDict, e); |
40 | @@ -XXX,XX +XXX,XX @@ | 60 | g_assert(qdict_haskey(cpu, "props")); |
41 | */ | 61 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) |
42 | 62 | ||
43 | #include "qemu/osdep.h" | 63 | g_assert(qdict_haskey(props, "node-id")); |
44 | +#include "qemu/units.h" | 64 | node = qdict_get_int(props, "node-id"); |
45 | #include "qapi/error.h" | 65 | + g_assert(qdict_haskey(props, "socket-id")); |
46 | #include "qemu/error-report.h" | 66 | + socket = qdict_get_int(props, "socket-id"); |
47 | #include "hw/arm/boot.h" | 67 | + g_assert(qdict_haskey(props, "cluster-id")); |
48 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 68 | + cluster = qdict_get_int(props, "cluster-id"); |
49 | * zbt_boot_ctrl is always zero). | 69 | + g_assert(qdict_haskey(props, "core-id")); |
50 | */ | 70 | + core = qdict_get_int(props, "core-id"); |
51 | memory_region_allocate_system_memory(&mms->psram, | 71 | g_assert(qdict_haskey(props, "thread-id")); |
52 | - NULL, "mps.ram", 0x1000000); | 72 | thread = qdict_get_int(props, "thread-id"); |
53 | + NULL, "mps.ram", 16 * MiB); | 73 | |
54 | memory_region_add_subregion(system_memory, 0x21000000, &mms->psram); | 74 | - if (thread == 0) { |
55 | 75 | + if (socket == 0 && cluster == 0 && core == 0 && thread == 0) { | |
56 | switch (mmc->fpga_type) { | 76 | g_assert_cmpint(node, ==, 1); |
77 | - } else if (thread == 1) { | ||
78 | + } else if (socket == 1 && cluster == 0 && core == 0 && thread == 0) { | ||
79 | g_assert_cmpint(node, ==, 0); | ||
80 | } else { | ||
81 | g_assert(false); | ||
57 | -- | 82 | -- |
58 | 2.20.1 | 83 | 2.25.1 |
59 | |||
60 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The Linux kernel access few S3C-specific registers [1] to set some | 3 | When CPU-to-NUMA association isn't explicitly provided by users, |
4 | clock. We don't care about this part for device emulation [2]. Add | 4 | the default one is given by mc->get_default_cpu_node_id(). However, |
5 | a dummy device to properly ignore these accesses, so we can focus | 5 | the CPU topology isn't fully considered in the default association |
6 | on the important registers missing. | 6 | and this causes CPU topology broken warnings on booting Linux guest. |
7 | 7 | ||
8 | [1] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c-regs.h?h=cc014f3 | 8 | For example, the following warning messages are observed when the |
9 | [2] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c.c?h=v5.3#n263 | 9 | Linux guest is booted with the following command lines. |
10 | 10 | ||
11 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | /home/gavin/sandbox/qemu.main/build/qemu-system-aarch64 \ |
12 | Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org> | 12 | -accel kvm -machine virt,gic-version=host \ |
13 | Message-id: 20191005154748.21718-4-f4bug@amsat.org | 13 | -cpu host \ |
14 | -smp 6,sockets=2,cores=3,threads=1 \ | ||
15 | -m 1024M,slots=16,maxmem=64G \ | ||
16 | -object memory-backend-ram,id=mem0,size=128M \ | ||
17 | -object memory-backend-ram,id=mem1,size=128M \ | ||
18 | -object memory-backend-ram,id=mem2,size=128M \ | ||
19 | -object memory-backend-ram,id=mem3,size=128M \ | ||
20 | -object memory-backend-ram,id=mem4,size=128M \ | ||
21 | -object memory-backend-ram,id=mem4,size=384M \ | ||
22 | -numa node,nodeid=0,memdev=mem0 \ | ||
23 | -numa node,nodeid=1,memdev=mem1 \ | ||
24 | -numa node,nodeid=2,memdev=mem2 \ | ||
25 | -numa node,nodeid=3,memdev=mem3 \ | ||
26 | -numa node,nodeid=4,memdev=mem4 \ | ||
27 | -numa node,nodeid=5,memdev=mem5 | ||
28 | : | ||
29 | alternatives: patching kernel code | ||
30 | BUG: arch topology borken | ||
31 | the CLS domain not a subset of the MC domain | ||
32 | <the above error log repeats> | ||
33 | BUG: arch topology borken | ||
34 | the DIE domain not a subset of the NODE domain | ||
35 | |||
36 | With current implementation of mc->get_default_cpu_node_id(), | ||
37 | CPU#0 to CPU#5 are associated with NODE#0 to NODE#5 separately. | ||
38 | That's incorrect because CPU#0/1/2 should be associated with same | ||
39 | NUMA node because they're seated in same socket. | ||
40 | |||
41 | This fixes the issue by considering the socket ID when the default | ||
42 | CPU-to-NUMA association is provided in virt_possible_cpu_arch_ids(). | ||
43 | With this applied, no more CPU topology broken warnings are seen | ||
44 | from the Linux guest. The 6 CPUs are associated with NODE#0/1, but | ||
45 | there are no CPUs associated with NODE#2/3/4/5. | ||
46 | |||
47 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
48 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
49 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
50 | Message-id: 20220503140304.855514-6-gshan@redhat.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 51 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 52 | --- |
16 | include/hw/sd/sdhci.h | 2 ++ | 53 | hw/arm/virt.c | 4 +++- |
17 | hw/sd/sdhci.c | 65 +++++++++++++++++++++++++++++++++++++++++++ | 54 | 1 file changed, 3 insertions(+), 1 deletion(-) |
18 | 2 files changed, 67 insertions(+) | ||
19 | 55 | ||
20 | diff --git a/include/hw/sd/sdhci.h b/include/hw/sd/sdhci.h | 56 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
21 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/sd/sdhci.h | 58 | --- a/hw/arm/virt.c |
23 | +++ b/include/hw/sd/sdhci.h | 59 | +++ b/hw/arm/virt.c |
24 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | 60 | @@ -XXX,XX +XXX,XX @@ virt_cpu_index_to_props(MachineState *ms, unsigned cpu_index) |
25 | 61 | ||
26 | #define TYPE_IMX_USDHC "imx-usdhc" | 62 | static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx) |
27 | 63 | { | |
28 | +#define TYPE_S3C_SDHCI "s3c-sdhci" | 64 | - return idx % ms->numa_state->num_nodes; |
65 | + int64_t socket_id = ms->possible_cpus->cpus[idx].props.socket_id; | ||
29 | + | 66 | + |
30 | #endif /* SDHCI_H */ | 67 | + return socket_id % ms->numa_state->num_nodes; |
31 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/hw/sd/sdhci.c | ||
34 | +++ b/hw/sd/sdhci.c | ||
35 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo imx_usdhc_info = { | ||
36 | .instance_init = imx_usdhc_init, | ||
37 | }; | ||
38 | |||
39 | +/* --- qdev Samsung s3c --- */ | ||
40 | + | ||
41 | +#define S3C_SDHCI_CONTROL2 0x80 | ||
42 | +#define S3C_SDHCI_CONTROL3 0x84 | ||
43 | +#define S3C_SDHCI_CONTROL4 0x8c | ||
44 | + | ||
45 | +static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size) | ||
46 | +{ | ||
47 | + uint64_t ret; | ||
48 | + | ||
49 | + switch (offset) { | ||
50 | + case S3C_SDHCI_CONTROL2: | ||
51 | + case S3C_SDHCI_CONTROL3: | ||
52 | + case S3C_SDHCI_CONTROL4: | ||
53 | + /* ignore */ | ||
54 | + ret = 0; | ||
55 | + break; | ||
56 | + default: | ||
57 | + ret = sdhci_read(opaque, offset, size); | ||
58 | + break; | ||
59 | + } | ||
60 | + | ||
61 | + return ret; | ||
62 | +} | ||
63 | + | ||
64 | +static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val, | ||
65 | + unsigned size) | ||
66 | +{ | ||
67 | + switch (offset) { | ||
68 | + case S3C_SDHCI_CONTROL2: | ||
69 | + case S3C_SDHCI_CONTROL3: | ||
70 | + case S3C_SDHCI_CONTROL4: | ||
71 | + /* ignore */ | ||
72 | + break; | ||
73 | + default: | ||
74 | + sdhci_write(opaque, offset, val, size); | ||
75 | + break; | ||
76 | + } | ||
77 | +} | ||
78 | + | ||
79 | +static const MemoryRegionOps sdhci_s3c_mmio_ops = { | ||
80 | + .read = sdhci_s3c_read, | ||
81 | + .write = sdhci_s3c_write, | ||
82 | + .valid = { | ||
83 | + .min_access_size = 1, | ||
84 | + .max_access_size = 4, | ||
85 | + .unaligned = false | ||
86 | + }, | ||
87 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
88 | +}; | ||
89 | + | ||
90 | +static void sdhci_s3c_init(Object *obj) | ||
91 | +{ | ||
92 | + SDHCIState *s = SYSBUS_SDHCI(obj); | ||
93 | + | ||
94 | + s->io_ops = &sdhci_s3c_mmio_ops; | ||
95 | +} | ||
96 | + | ||
97 | +static const TypeInfo sdhci_s3c_info = { | ||
98 | + .name = TYPE_S3C_SDHCI , | ||
99 | + .parent = TYPE_SYSBUS_SDHCI, | ||
100 | + .instance_init = sdhci_s3c_init, | ||
101 | +}; | ||
102 | + | ||
103 | static void sdhci_register_types(void) | ||
104 | { | ||
105 | type_register_static(&sdhci_sysbus_info); | ||
106 | type_register_static(&sdhci_bus_info); | ||
107 | type_register_static(&imx_usdhc_info); | ||
108 | + type_register_static(&sdhci_s3c_info); | ||
109 | } | 68 | } |
110 | 69 | ||
111 | type_init(sdhci_register_types) | 70 | static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) |
112 | -- | 71 | -- |
113 | 2.20.1 | 72 | 2.25.1 |
114 | |||
115 | diff view generated by jsdifflib |
1 | Switch the altera_timer code away from bottom-half based ptimers to | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 2 | ||
3 | When the PPTT table is built, the CPU topology is re-calculated, but | ||
4 | it's unecessary because the CPU topology has been populated in | ||
5 | virt_possible_cpu_arch_ids() on arm/virt machine. | ||
6 | |||
7 | This reworks build_pptt() to avoid by reusing the existing IDs in | ||
8 | ms->possible_cpus. Currently, the only user of build_pptt() is | ||
9 | arm/virt machine. | ||
10 | |||
11 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
12 | Tested-by: Yanan Wang <wangyanan55@huawei.com> | ||
13 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
14 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
15 | Acked-by: Michael S. Tsirkin <mst@redhat.com> | ||
16 | Message-id: 20220503140304.855514-7-gshan@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-6-peter.maydell@linaro.org | ||
10 | --- | 18 | --- |
11 | hw/timer/altera_timer.c | 13 +++++++++---- | 19 | hw/acpi/aml-build.c | 111 +++++++++++++++++++------------------------- |
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | 20 | 1 file changed, 48 insertions(+), 63 deletions(-) |
13 | 21 | ||
14 | diff --git a/hw/timer/altera_timer.c b/hw/timer/altera_timer.c | 22 | diff --git a/hw/acpi/aml-build.c b/hw/acpi/aml-build.c |
15 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/altera_timer.c | 24 | --- a/hw/acpi/aml-build.c |
17 | +++ b/hw/timer/altera_timer.c | 25 | +++ b/hw/acpi/aml-build.c |
18 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ void build_pptt(GArray *table_data, BIOSLinker *linker, MachineState *ms, |
19 | */ | 27 | const char *oem_id, const char *oem_table_id) |
20 | 28 | { | |
21 | #include "qemu/osdep.h" | 29 | MachineClass *mc = MACHINE_GET_CLASS(ms); |
22 | -#include "qemu/main-loop.h" | 30 | - GQueue *list = g_queue_new(); |
23 | #include "qemu/module.h" | 31 | - guint pptt_start = table_data->len; |
24 | #include "qapi/error.h" | 32 | - guint parent_offset; |
25 | 33 | - guint length, i; | |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct AlteraTimer { | 34 | - int uid = 0; |
27 | MemoryRegion mmio; | 35 | - int socket; |
28 | qemu_irq irq; | 36 | + CPUArchIdList *cpus = ms->possible_cpus; |
29 | uint32_t freq_hz; | 37 | + int64_t socket_id = -1, cluster_id = -1, core_id = -1; |
30 | - QEMUBH *bh; | 38 | + uint32_t socket_offset = 0, cluster_offset = 0, core_offset = 0; |
31 | ptimer_state *ptimer; | 39 | + uint32_t pptt_start = table_data->len; |
32 | uint32_t regs[R_MAX]; | 40 | + int n; |
33 | } AlteraTimer; | 41 | AcpiTable table = { .sig = "PPTT", .rev = 2, |
34 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | 42 | .oem_id = oem_id, .oem_table_id = oem_table_id }; |
35 | break; | 43 | |
36 | 44 | acpi_table_begin(&table, table_data); | |
37 | case R_CONTROL: | 45 | |
38 | + ptimer_transaction_begin(t->ptimer); | 46 | - for (socket = 0; socket < ms->smp.sockets; socket++) { |
39 | t->regs[R_CONTROL] = value & (CONTROL_ITO | CONTROL_CONT); | 47 | - g_queue_push_tail(list, |
40 | if ((value & CONTROL_START) && | 48 | - GUINT_TO_POINTER(table_data->len - pptt_start)); |
41 | !(t->regs[R_STATUS] & STATUS_RUN)) { | 49 | - build_processor_hierarchy_node( |
42 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | 50 | - table_data, |
43 | ptimer_stop(t->ptimer); | 51 | - /* |
44 | t->regs[R_STATUS] &= ~STATUS_RUN; | 52 | - * Physical package - represents the boundary |
53 | - * of a physical package | ||
54 | - */ | ||
55 | - (1 << 0), | ||
56 | - 0, socket, NULL, 0); | ||
57 | - } | ||
58 | - | ||
59 | - if (mc->smp_props.clusters_supported) { | ||
60 | - length = g_queue_get_length(list); | ||
61 | - for (i = 0; i < length; i++) { | ||
62 | - int cluster; | ||
63 | - | ||
64 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | ||
65 | - for (cluster = 0; cluster < ms->smp.clusters; cluster++) { | ||
66 | - g_queue_push_tail(list, | ||
67 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | ||
68 | - build_processor_hierarchy_node( | ||
69 | - table_data, | ||
70 | - (0 << 0), /* not a physical package */ | ||
71 | - parent_offset, cluster, NULL, 0); | ||
72 | - } | ||
73 | + /* | ||
74 | + * This works with the assumption that cpus[n].props.*_id has been | ||
75 | + * sorted from top to down levels in mc->possible_cpu_arch_ids(). | ||
76 | + * Otherwise, the unexpected and duplicated containers will be | ||
77 | + * created. | ||
78 | + */ | ||
79 | + for (n = 0; n < cpus->len; n++) { | ||
80 | + if (cpus->cpus[n].props.socket_id != socket_id) { | ||
81 | + assert(cpus->cpus[n].props.socket_id > socket_id); | ||
82 | + socket_id = cpus->cpus[n].props.socket_id; | ||
83 | + cluster_id = -1; | ||
84 | + core_id = -1; | ||
85 | + socket_offset = table_data->len - pptt_start; | ||
86 | + build_processor_hierarchy_node(table_data, | ||
87 | + (1 << 0), /* Physical package */ | ||
88 | + 0, socket_id, NULL, 0); | ||
45 | } | 89 | } |
46 | + ptimer_transaction_commit(t->ptimer); | 90 | - } |
47 | break; | 91 | |
48 | 92 | - length = g_queue_get_length(list); | |
49 | case R_PERIODL: | 93 | - for (i = 0; i < length; i++) { |
50 | case R_PERIODH: | 94 | - int core; |
51 | + ptimer_transaction_begin(t->ptimer); | 95 | - |
52 | t->regs[addr] = value & 0xFFFF; | 96 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); |
53 | if (t->regs[R_STATUS] & STATUS_RUN) { | 97 | - for (core = 0; core < ms->smp.cores; core++) { |
54 | ptimer_stop(t->ptimer); | 98 | - if (ms->smp.threads > 1) { |
55 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | 99 | - g_queue_push_tail(list, |
100 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | ||
101 | - build_processor_hierarchy_node( | ||
102 | - table_data, | ||
103 | - (0 << 0), /* not a physical package */ | ||
104 | - parent_offset, core, NULL, 0); | ||
105 | - } else { | ||
106 | - build_processor_hierarchy_node( | ||
107 | - table_data, | ||
108 | - (1 << 1) | /* ACPI Processor ID valid */ | ||
109 | - (1 << 3), /* Node is a Leaf */ | ||
110 | - parent_offset, uid++, NULL, 0); | ||
111 | + if (mc->smp_props.clusters_supported) { | ||
112 | + if (cpus->cpus[n].props.cluster_id != cluster_id) { | ||
113 | + assert(cpus->cpus[n].props.cluster_id > cluster_id); | ||
114 | + cluster_id = cpus->cpus[n].props.cluster_id; | ||
115 | + core_id = -1; | ||
116 | + cluster_offset = table_data->len - pptt_start; | ||
117 | + build_processor_hierarchy_node(table_data, | ||
118 | + (0 << 0), /* Not a physical package */ | ||
119 | + socket_offset, cluster_id, NULL, 0); | ||
120 | } | ||
121 | + } else { | ||
122 | + cluster_offset = socket_offset; | ||
56 | } | 123 | } |
57 | tvalue = (t->regs[R_PERIODH] << 16) | t->regs[R_PERIODL]; | 124 | - } |
58 | ptimer_set_limit(t->ptimer, tvalue + 1, 1); | 125 | |
59 | + ptimer_transaction_commit(t->ptimer); | 126 | - length = g_queue_get_length(list); |
60 | break; | 127 | - for (i = 0; i < length; i++) { |
61 | 128 | - int thread; | |
62 | case R_SNAPL: | 129 | + if (ms->smp.threads == 1) { |
63 | @@ -XXX,XX +XXX,XX @@ static void altera_timer_realize(DeviceState *dev, Error **errp) | 130 | + build_processor_hierarchy_node(table_data, |
64 | return; | 131 | + (1 << 1) | /* ACPI Processor ID valid */ |
132 | + (1 << 3), /* Node is a Leaf */ | ||
133 | + cluster_offset, n, NULL, 0); | ||
134 | + } else { | ||
135 | + if (cpus->cpus[n].props.core_id != core_id) { | ||
136 | + assert(cpus->cpus[n].props.core_id > core_id); | ||
137 | + core_id = cpus->cpus[n].props.core_id; | ||
138 | + core_offset = table_data->len - pptt_start; | ||
139 | + build_processor_hierarchy_node(table_data, | ||
140 | + (0 << 0), /* Not a physical package */ | ||
141 | + cluster_offset, core_id, NULL, 0); | ||
142 | + } | ||
143 | |||
144 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | ||
145 | - for (thread = 0; thread < ms->smp.threads; thread++) { | ||
146 | - build_processor_hierarchy_node( | ||
147 | - table_data, | ||
148 | + build_processor_hierarchy_node(table_data, | ||
149 | (1 << 1) | /* ACPI Processor ID valid */ | ||
150 | (1 << 2) | /* Processor is a Thread */ | ||
151 | (1 << 3), /* Node is a Leaf */ | ||
152 | - parent_offset, uid++, NULL, 0); | ||
153 | + core_offset, n, NULL, 0); | ||
154 | } | ||
65 | } | 155 | } |
66 | 156 | ||
67 | - t->bh = qemu_bh_new(timer_hit, t); | 157 | - g_queue_free(list); |
68 | - t->ptimer = ptimer_init_with_bh(t->bh, PTIMER_POLICY_DEFAULT); | 158 | acpi_table_end(linker, &table); |
69 | + t->ptimer = ptimer_init(timer_hit, t, PTIMER_POLICY_DEFAULT); | ||
70 | + ptimer_transaction_begin(t->ptimer); | ||
71 | ptimer_set_freq(t->ptimer, t->freq_hz); | ||
72 | + ptimer_transaction_commit(t->ptimer); | ||
73 | |||
74 | memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, | ||
75 | TYPE_ALTERA_TIMER, R_MAX * sizeof(uint32_t)); | ||
76 | @@ -XXX,XX +XXX,XX @@ static void altera_timer_reset(DeviceState *dev) | ||
77 | { | ||
78 | AlteraTimer *t = ALTERA_TIMER(dev); | ||
79 | |||
80 | + ptimer_transaction_begin(t->ptimer); | ||
81 | ptimer_stop(t->ptimer); | ||
82 | ptimer_set_limit(t->ptimer, 0xffffffff, 1); | ||
83 | + ptimer_transaction_commit(t->ptimer); | ||
84 | memset(t->regs, 0, sizeof(t->regs)); | ||
85 | } | 159 | } |
86 | 160 | ||
87 | -- | 161 | -- |
88 | 2.20.1 | 162 | 2.25.1 |
89 | |||
90 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the etraxfs_timer code away from bottom-half based ptimers to | ||
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-7-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/timer/etraxfs_timer.c | 23 +++++++++++++---------- | ||
12 | 1 file changed, 13 insertions(+), 10 deletions(-) | ||
13 | |||
14 | diff --git a/hw/timer/etraxfs_timer.c b/hw/timer/etraxfs_timer.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/timer/etraxfs_timer.c | ||
17 | +++ b/hw/timer/etraxfs_timer.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/sysbus.h" | ||
20 | #include "sysemu/reset.h" | ||
21 | #include "sysemu/runstate.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "qemu/module.h" | ||
24 | #include "qemu/timer.h" | ||
25 | #include "hw/irq.h" | ||
26 | @@ -XXX,XX +XXX,XX @@ typedef struct ETRAXTimerState { | ||
27 | qemu_irq irq; | ||
28 | qemu_irq nmi; | ||
29 | |||
30 | - QEMUBH *bh_t0; | ||
31 | - QEMUBH *bh_t1; | ||
32 | - QEMUBH *bh_wd; | ||
33 | ptimer_state *ptimer_t0; | ||
34 | ptimer_state *ptimer_t1; | ||
35 | ptimer_state *ptimer_wd; | ||
36 | @@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum) | ||
37 | } | ||
38 | |||
39 | D(printf ("freq_hz=%d div=%d\n", freq_hz, div)); | ||
40 | + ptimer_transaction_begin(timer); | ||
41 | ptimer_set_freq(timer, freq_hz); | ||
42 | ptimer_set_limit(timer, div, 0); | ||
43 | |||
44 | @@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum) | ||
45 | abort(); | ||
46 | break; | ||
47 | } | ||
48 | + ptimer_transaction_commit(timer); | ||
49 | } | ||
50 | |||
51 | static void timer_update_irq(ETRAXTimerState *t) | ||
52 | @@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value) | ||
53 | |||
54 | t->wd_hits = 0; | ||
55 | |||
56 | + ptimer_transaction_begin(t->ptimer_wd); | ||
57 | ptimer_set_freq(t->ptimer_wd, 760); | ||
58 | if (wd_cnt == 0) | ||
59 | wd_cnt = 256; | ||
60 | @@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value) | ||
61 | ptimer_stop(t->ptimer_wd); | ||
62 | |||
63 | t->rw_wd_ctrl = value; | ||
64 | + ptimer_transaction_commit(t->ptimer_wd); | ||
65 | } | ||
66 | |||
67 | static void | ||
68 | @@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_reset(void *opaque) | ||
69 | { | ||
70 | ETRAXTimerState *t = opaque; | ||
71 | |||
72 | + ptimer_transaction_begin(t->ptimer_t0); | ||
73 | ptimer_stop(t->ptimer_t0); | ||
74 | + ptimer_transaction_commit(t->ptimer_t0); | ||
75 | + ptimer_transaction_begin(t->ptimer_t1); | ||
76 | ptimer_stop(t->ptimer_t1); | ||
77 | + ptimer_transaction_commit(t->ptimer_t1); | ||
78 | + ptimer_transaction_begin(t->ptimer_wd); | ||
79 | ptimer_stop(t->ptimer_wd); | ||
80 | + ptimer_transaction_commit(t->ptimer_wd); | ||
81 | t->rw_wd_ctrl = 0; | ||
82 | t->r_intr = 0; | ||
83 | t->rw_intr_mask = 0; | ||
84 | @@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_realize(DeviceState *dev, Error **errp) | ||
85 | ETRAXTimerState *t = ETRAX_TIMER(dev); | ||
86 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
87 | |||
88 | - t->bh_t0 = qemu_bh_new(timer0_hit, t); | ||
89 | - t->bh_t1 = qemu_bh_new(timer1_hit, t); | ||
90 | - t->bh_wd = qemu_bh_new(watchdog_hit, t); | ||
91 | - t->ptimer_t0 = ptimer_init_with_bh(t->bh_t0, PTIMER_POLICY_DEFAULT); | ||
92 | - t->ptimer_t1 = ptimer_init_with_bh(t->bh_t1, PTIMER_POLICY_DEFAULT); | ||
93 | - t->ptimer_wd = ptimer_init_with_bh(t->bh_wd, PTIMER_POLICY_DEFAULT); | ||
94 | + t->ptimer_t0 = ptimer_init(timer0_hit, t, PTIMER_POLICY_DEFAULT); | ||
95 | + t->ptimer_t1 = ptimer_init(timer1_hit, t, PTIMER_POLICY_DEFAULT); | ||
96 | + t->ptimer_wd = ptimer_init(watchdog_hit, t, PTIMER_POLICY_DEFAULT); | ||
97 | |||
98 | sysbus_init_irq(sbd, &t->irq); | ||
99 | sysbus_init_irq(sbd, &t->nmi); | ||
100 | -- | ||
101 | 2.20.1 | ||
102 | |||
103 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | This file keeps the various QDev blocks separated by comments. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Cleber Rosa <crosa@redhat.com> | ||
7 | Message-id: 20191005154748.21718-3-f4bug@amsat.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/sd/sdhci.c | 3 ++- | ||
11 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
12 | |||
13 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/sd/sdhci.c | ||
16 | +++ b/hw/sd/sdhci.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo sdhci_bus_info = { | ||
18 | .class_init = sdhci_bus_class_init, | ||
19 | }; | ||
20 | |||
21 | +/* --- qdev i.MX eSDHC --- */ | ||
22 | + | ||
23 | static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) | ||
24 | { | ||
25 | SDHCIState *s = SYSBUS_SDHCI(opaque); | ||
26 | @@ -XXX,XX +XXX,XX @@ usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) | ||
27 | } | ||
28 | } | ||
29 | |||
30 | - | ||
31 | static const MemoryRegionOps usdhc_mmio_ops = { | ||
32 | .read = usdhc_read, | ||
33 | .write = usdhc_write, | ||
34 | -- | ||
35 | 2.20.1 | ||
36 | |||
37 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | The Exynos SoC has specific SDHCI registers. Use the s3c SDHCI | ||
4 | model which handle these specific registers. | ||
5 | |||
6 | This silents the following "SDHC ... not implemented" warnings so | ||
7 | we can focus on the important registers missing: | ||
8 | |||
9 | $ qemu-system-arm ... -d unimp \ | ||
10 | -append "... root=/dev/mmcblk0 rootfstype=ext4 rw rootwait" \ | ||
11 | -drive file=linux-build-test/rootfs/arm/rootfs-armv5.ext2,if=sd,format=raw | ||
12 | [...] | ||
13 | [ 25.744858] sdhci: Secure Digital Host Controller Interface driver | ||
14 | [ 25.745862] sdhci: Copyright(c) Pierre Ossman | ||
15 | [ 25.783188] s3c-sdhci 12530000.sdhci: clock source 2: mmc_busclk.2 (12000000 Hz) | ||
16 | SDHC rd_4b @0x80 not implemented | ||
17 | SDHC wr_4b @0x80 <- 0x00000020 not implemented | ||
18 | SDHC wr_4b @0x8c <- 0x00030000 not implemented | ||
19 | SDHC rd_4b @0x80 not implemented | ||
20 | SDHC wr_4b @0x80 <- 0xc0004100 not implemented | ||
21 | SDHC wr_4b @0x84 <- 0x80808080 not implemented | ||
22 | [ 26.013318] mmc0: SDHCI controller on samsung-hsmmc [12530000.sdhci] using ADMA | ||
23 | [ 26.032318] Synopsys Designware Multimedia Card Interface Driver | ||
24 | [ 42.024885] Waiting for root device /dev/mmcblk0... | ||
25 | |||
26 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
27 | Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org> | ||
28 | Message-id: 20191005154748.21718-5-f4bug@amsat.org | ||
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
30 | --- | ||
31 | hw/arm/exynos4210.c | 2 +- | ||
32 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
33 | |||
34 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/hw/arm/exynos4210.c | ||
37 | +++ b/hw/arm/exynos4210.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
39 | * public datasheet which is very similar (implementing | ||
40 | * MMC Specification Version 4.0 being the only difference noted) | ||
41 | */ | ||
42 | - dev = qdev_create(NULL, TYPE_SYSBUS_SDHCI); | ||
43 | + dev = qdev_create(NULL, TYPE_S3C_SDHCI); | ||
44 | qdev_prop_set_uint64(dev, "capareg", EXYNOS4210_SDHCI_CAPABILITIES); | ||
45 | qdev_init_nofail(dev); | ||
46 | |||
47 | -- | ||
48 | 2.20.1 | ||
49 | |||
50 | diff view generated by jsdifflib |