1
The big thing in here is RTH's caching-of-tb-flags patchset
1
The following changes since commit 7e7eb9f852a46b51a71ae9d82590b2e4d28827ee:
2
which should improve TCG performance.
3
2
4
thanks
3
Merge remote-tracking branch 'remotes/armbru/tags/pull-qapi-2021-01-28' into staging (2021-01-28 22:43:18 +0000)
5
-- PMM
6
7
The following changes since commit 2152e740a8938b3bad73bfe1a01f8b94dab02d41:
8
9
Merge remote-tracking branch 'remotes/vivier2/tags/trivial-branch-pull-request' into staging (2019-10-22 12:03:03 +0100)
10
4
11
are available in the Git repository at:
5
are available in the Git repository at:
12
6
13
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20191022
7
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210129
14
8
15
for you to fetch changes up to 833043a060f7d0e95ded88e61e992466305c0345:
9
for you to fetch changes up to 11749122e1a86866591306d43603d2795a3dea1a:
16
10
17
hw/arm/digic4: Inline digic4_board_setup_ram() function (2019-10-22 14:21:57 +0100)
11
hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS (2021-01-29 10:47:29 +0000)
18
12
19
----------------------------------------------------------------
13
----------------------------------------------------------------
20
target-arm queue:
14
target-arm queue:
21
* Fix sign-extension for SMLAL* instructions
15
* Implement ID_PFR2
22
* aspeed: Add an AST2600 eval board
16
* Conditionalize DBGDIDR
23
* Various ptimer device conversions to new transaction API
17
* rename xlnx-zcu102.canbusN properties
24
* Cache TB flags to avoid expensively recomputing them every time
18
* provide powerdown/reset mechanism for secure firmware on 'virt' board
25
* Add a dummy Samsung SDHCI controller model to exynos4 boards
19
* hw/misc: Fix arith overflow in NPCM7XX PWM module
26
* Minor refactorings of RAM creation for some arm boards
20
* target/arm: Replace magic value by MMU_DATA_LOAD definition
21
* configure: fix preadv errors on Catalina macOS with new XCode
22
* Various configure and other cleanups in preparation for iOS support
23
* hvf: Add hypervisor entitlement to output binaries (needed for Big Sur)
24
* Implement pvpanic-pci device
25
* Convert the CMSDK timer devices to the Clock framework
27
26
28
----------------------------------------------------------------
27
----------------------------------------------------------------
29
Cédric Le Goater (1):
28
Alexander Graf (1):
30
aspeed: Add an AST2600 eval board
29
hvf: Add hypervisor entitlement to output binaries
31
30
32
Guenter Roeck (1):
31
Hao Wu (1):
33
hw/timer/exynos4210_mct: Initialize ptimer before starting it
32
hw/misc: Fix arith overflow in NPCM7XX PWM module
34
33
35
Peter Maydell (7):
34
Joelle van Dyne (7):
36
hw/timer/arm_mptimer.c: Undo accidental rename of arm_mptimer_init()
35
configure: cross-compiling with empty cross_prefix
37
hw/timer/puv3_ost.c: Switch to transaction-based ptimer API
36
osdep: build with non-working system() function
38
hw/timer/sh_timer: Switch to transaction-based ptimer API
37
darwin: remove redundant dependency declaration
39
hw/timer/lm32_timer: Switch to transaction-based ptimer API
38
darwin: fix cross-compiling for Darwin
40
hw/timer/altera_timer.c: Switch to transaction-based ptimer API
39
configure: cross compile should use x86_64 cpu_family
41
hw/watchdog/etraxfs_timer.c: Switch to transaction-based ptimer API
40
darwin: detect CoreAudio for build
42
hw/m68k/mcf5208.c: Switch to transaction-based ptimer API
41
darwin: remove 64-bit build detection on 32-bit OS
43
42
44
Philippe Mathieu-Daudé (9):
43
Maxim Uvarov (3):
45
hw/sd/sdhci: Add a comment to distinct the i.MX eSDHC functions
44
hw: gpio: implement gpio-pwr driver for qemu reset/poweroff
46
hw/sd/sdhci: Add dummy Samsung SDHCI controller
45
arm-virt: refactor gpios creation
47
hw/arm/exynos4210: Use the Samsung s3c SDHCI controller
46
arm-virt: add secure pl061 for reset/power down
48
hw/arm/xilinx_zynq: Use the IEC binary prefix definitions
49
hw/arm/mps2: Use the IEC binary prefix definitions
50
hw/arm/collie: Create the RAM in the board
51
hw/arm/omap2: Create the RAM in the board
52
hw/arm/omap1: Create the RAM in the board
53
hw/arm/digic4: Inline digic4_board_setup_ram() function
54
47
55
Richard Henderson (23):
48
Mihai Carabas (4):
56
target/arm: Fix sign-extension for SMLAL*
49
hw/misc/pvpanic: split-out generic and bus dependent code
57
target/arm: Split out rebuild_hflags_common
50
hw/misc/pvpanic: add PCI interface support
58
target/arm: Split out rebuild_hflags_a64
51
pvpanic : update pvpanic spec document
59
target/arm: Split out rebuild_hflags_common_32
52
tests/qtest: add a test case for pvpanic-pci
60
target/arm: Split arm_cpu_data_is_big_endian
61
target/arm: Split out rebuild_hflags_m32
62
target/arm: Reduce tests vs M-profile in cpu_get_tb_cpu_state
63
target/arm: Split out rebuild_hflags_a32
64
target/arm: Split out rebuild_hflags_aprofile
65
target/arm: Hoist XSCALE_CPAR, VECLEN, VECSTRIDE in cpu_get_tb_cpu_state
66
target/arm: Simplify set of PSTATE_SS in cpu_get_tb_cpu_state
67
target/arm: Hoist computation of TBFLAG_A32.VFPEN
68
target/arm: Add arm_rebuild_hflags
69
target/arm: Split out arm_mmu_idx_el
70
target/arm: Hoist store to cs_base in cpu_get_tb_cpu_state
71
target/arm: Add HELPER(rebuild_hflags_{a32, a64, m32})
72
target/arm: Rebuild hflags at EL changes
73
target/arm: Rebuild hflags at MSR writes
74
target/arm: Rebuild hflags at CPSR writes
75
target/arm: Rebuild hflags at Xscale SCTLR writes
76
target/arm: Rebuild hflags for M-profile
77
target/arm: Rebuild hflags for M-profile NVIC
78
target/arm: Rely on hflags correct in cpu_get_tb_cpu_state
79
53
80
hw/arm/strongarm.h | 4 +-
54
Paolo Bonzini (1):
81
include/hw/arm/aspeed.h | 1 +
55
arm: rename xlnx-zcu102.canbusN properties
82
include/hw/arm/omap.h | 10 +-
83
include/hw/sd/sdhci.h | 2 +
84
target/arm/cpu.h | 84 ++++++----
85
target/arm/helper.h | 4 +
86
target/arm/internals.h | 9 ++
87
hw/arm/aspeed.c | 23 +++
88
hw/arm/collie.c | 8 +-
89
hw/arm/digic_boards.c | 9 +-
90
hw/arm/exynos4210.c | 2 +-
91
hw/arm/mps2-tz.c | 3 +-
92
hw/arm/mps2.c | 3 +-
93
hw/arm/nseries.c | 10 +-
94
hw/arm/omap1.c | 12 +-
95
hw/arm/omap2.c | 13 +-
96
hw/arm/omap_sx1.c | 8 +-
97
hw/arm/palm.c | 8 +-
98
hw/arm/strongarm.c | 7 +-
99
hw/arm/xilinx_zynq.c | 3 +-
100
hw/intc/armv7m_nvic.c | 22 +--
101
hw/m68k/mcf5208.c | 9 +-
102
hw/sd/sdhci.c | 68 +++++++-
103
hw/timer/altera_timer.c | 13 +-
104
hw/timer/arm_mptimer.c | 4 +-
105
hw/timer/etraxfs_timer.c | 23 +--
106
hw/timer/exynos4210_mct.c | 2 +-
107
hw/timer/lm32_timer.c | 13 +-
108
hw/timer/puv3_ost.c | 9 +-
109
hw/timer/sh_timer.c | 13 +-
110
linux-user/syscall.c | 1 +
111
target/arm/cpu.c | 1 +
112
target/arm/helper-a64.c | 3 +
113
target/arm/helper.c | 393 +++++++++++++++++++++++++++++----------------
114
target/arm/m_helper.c | 6 +
115
target/arm/machine.c | 1 +
116
target/arm/op_helper.c | 4 +
117
target/arm/translate-a64.c | 13 +-
118
target/arm/translate.c | 37 ++++-
119
39 files changed, 588 insertions(+), 270 deletions(-)
120
56
57
Peter Maydell (26):
58
configure: Move preadv check to meson.build
59
ptimer: Add new ptimer_set_period_from_clock() function
60
clock: Add new clock_has_source() function
61
tests: Add a simple test of the CMSDK APB timer
62
tests: Add a simple test of the CMSDK APB watchdog
63
tests: Add a simple test of the CMSDK APB dual timer
64
hw/timer/cmsdk-apb-timer: Rename CMSDKAPBTIMER struct to CMSDKAPBTimer
65
hw/timer/cmsdk-apb-timer: Add Clock input
66
hw/timer/cmsdk-apb-dualtimer: Add Clock input
67
hw/watchdog/cmsdk-apb-watchdog: Add Clock input
68
hw/arm/armsse: Rename "MAINCLK" property to "MAINCLK_FRQ"
69
hw/arm/armsse: Wire up clocks
70
hw/arm/mps2: Inline CMSDK_APB_TIMER creation
71
hw/arm/mps2: Create and connect SYSCLK Clock
72
hw/arm/mps2-tz: Create and connect ARMSSE Clocks
73
hw/arm/musca: Create and connect ARMSSE Clocks
74
hw/arm/stellaris: Convert SSYS to QOM device
75
hw/arm/stellaris: Create Clock input for watchdog
76
hw/timer/cmsdk-apb-timer: Convert to use Clock input
77
hw/timer/cmsdk-apb-dualtimer: Convert to use Clock input
78
hw/watchdog/cmsdk-apb-watchdog: Convert to use Clock input
79
tests/qtest/cmsdk-apb-watchdog-test: Test clock changes
80
hw/arm/armsse: Use Clock to set system_clock_scale
81
arm: Don't set freq properties on CMSDK timer, dualtimer, watchdog, ARMSSE
82
arm: Remove frq properties on CMSDK timer, dualtimer, watchdog, ARMSSE
83
hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS
84
85
Philippe Mathieu-Daudé (1):
86
target/arm: Replace magic value by MMU_DATA_LOAD definition
87
88
Richard Henderson (2):
89
target/arm: Implement ID_PFR2
90
target/arm: Conditionalize DBGDIDR
91
92
docs/devel/clocks.rst | 16 +++
93
docs/specs/pci-ids.txt | 1 +
94
docs/specs/pvpanic.txt | 13 ++-
95
docs/system/arm/virt.rst | 2 +
96
configure | 78 ++++++++------
97
meson.build | 34 ++++++-
98
include/hw/arm/armsse.h | 14 ++-
99
include/hw/arm/virt.h | 2 +
100
include/hw/clock.h | 15 +++
101
include/hw/misc/pvpanic.h | 24 ++++-
102
include/hw/pci/pci.h | 1 +
103
include/hw/ptimer.h | 22 ++++
104
include/hw/timer/cmsdk-apb-dualtimer.h | 5 +-
105
include/hw/timer/cmsdk-apb-timer.h | 34 ++-----
106
include/hw/watchdog/cmsdk-apb-watchdog.h | 5 +-
107
include/qemu/osdep.h | 12 +++
108
include/qemu/typedefs.h | 1 +
109
target/arm/cpu.h | 1 +
110
hw/arm/armsse.c | 48 ++++++---
111
hw/arm/mps2-tz.c | 14 ++-
112
hw/arm/mps2.c | 28 ++++-
113
hw/arm/musca.c | 13 ++-
114
hw/arm/stellaris.c | 170 +++++++++++++++++++++++--------
115
hw/arm/virt.c | 111 ++++++++++++++++----
116
hw/arm/xlnx-zcu102.c | 4 +-
117
hw/core/ptimer.c | 34 +++++++
118
hw/gpio/gpio_pwr.c | 70 +++++++++++++
119
hw/misc/npcm7xx_pwm.c | 23 ++++-
120
hw/misc/pvpanic-isa.c | 94 +++++++++++++++++
121
hw/misc/pvpanic-pci.c | 94 +++++++++++++++++
122
hw/misc/pvpanic.c | 85 ++--------------
123
hw/timer/cmsdk-apb-dualtimer.c | 53 +++++++---
124
hw/timer/cmsdk-apb-timer.c | 55 +++++-----
125
hw/watchdog/cmsdk-apb-watchdog.c | 29 ++++--
126
target/arm/helper.c | 27 +++--
127
target/arm/kvm64.c | 2 +
128
tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++
129
tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++
130
tests/qtest/cmsdk-apb-watchdog-test.c | 131 ++++++++++++++++++++++++
131
tests/qtest/npcm7xx_pwm-test.c | 4 +-
132
tests/qtest/pvpanic-pci-test.c | 94 +++++++++++++++++
133
tests/qtest/xlnx-can-test.c | 30 +++---
134
MAINTAINERS | 3 +
135
accel/hvf/entitlements.plist | 8 ++
136
hw/arm/Kconfig | 1 +
137
hw/gpio/Kconfig | 3 +
138
hw/gpio/meson.build | 1 +
139
hw/i386/Kconfig | 2 +-
140
hw/misc/Kconfig | 12 ++-
141
hw/misc/meson.build | 4 +-
142
scripts/entitlement.sh | 13 +++
143
tests/qtest/meson.build | 6 +-
144
52 files changed, 1432 insertions(+), 319 deletions(-)
145
create mode 100644 hw/gpio/gpio_pwr.c
146
create mode 100644 hw/misc/pvpanic-isa.c
147
create mode 100644 hw/misc/pvpanic-pci.c
148
create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c
149
create mode 100644 tests/qtest/cmsdk-apb-timer-test.c
150
create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c
151
create mode 100644 tests/qtest/pvpanic-pci-test.c
152
create mode 100644 accel/hvf/entitlements.plist
153
create mode 100755 scripts/entitlement.sh
154
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
There are 3 conditions that each enable this flag. M-profile always
3
This was defined at some point before ARMv8.4, and will
4
enables; A-profile with EL1 as AA64 always enables. Both of these
4
shortly be used by new processor descriptions.
5
conditions can easily be cached. The final condition relies on the
6
FPEXC register which we are not prepared to cache.
7
5
8
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
10
Message-id: 20191018174431.1784-12-richard.henderson@linaro.org
8
Message-id: 20210120204400.1056582-1-richard.henderson@linaro.org
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
10
---
13
target/arm/cpu.h | 2 +-
11
target/arm/cpu.h | 1 +
14
target/arm/helper.c | 14 ++++++++++----
12
target/arm/helper.c | 4 ++--
15
2 files changed, 11 insertions(+), 5 deletions(-)
13
target/arm/kvm64.c | 2 ++
14
3 files changed, 5 insertions(+), 2 deletions(-)
16
15
17
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
16
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
18
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/cpu.h
18
--- a/target/arm/cpu.h
20
+++ b/target/arm/cpu.h
19
+++ b/target/arm/cpu.h
21
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2)
20
@@ -XXX,XX +XXX,XX @@ struct ARMCPU {
22
* the same thing as the current security state of the processor!
21
uint32_t id_mmfr4;
23
*/
22
uint32_t id_pfr0;
24
FIELD(TBFLAG_A32, NS, 6, 1)
23
uint32_t id_pfr1;
25
-FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */
24
+ uint32_t id_pfr2;
26
+FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Partially cached, minus FPEXC. */
25
uint32_t mvfr0;
27
FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */
26
uint32_t mvfr1;
28
FIELD(TBFLAG_A32, SCTLR_B, 16, 1)
27
uint32_t mvfr2;
29
/* For M profile only, set if FPCCR.LSPACT is set */
30
diff --git a/target/arm/helper.c b/target/arm/helper.c
28
diff --git a/target/arm/helper.c b/target/arm/helper.c
31
index XXXXXXX..XXXXXXX 100644
29
index XXXXXXX..XXXXXXX 100644
32
--- a/target/arm/helper.c
30
--- a/target/arm/helper.c
33
+++ b/target/arm/helper.c
31
+++ b/target/arm/helper.c
34
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el,
32
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
35
{
33
.access = PL1_R, .type = ARM_CP_CONST,
36
uint32_t flags = 0;
34
.accessfn = access_aa64_tid3,
37
35
.resetvalue = 0 },
38
+ /* v8M always enables the fpu. */
36
- { .name = "MVFR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
39
+ flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
37
+ { .name = "ID_PFR2", .state = ARM_CP_STATE_BOTH,
40
+
38
.opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 4,
41
if (arm_v7m_is_handler_mode(env)) {
39
.access = PL1_R, .type = ARM_CP_CONST,
42
flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1);
40
.accessfn = access_aa64_tid3,
43
}
41
- .resetvalue = 0 },
44
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el,
42
+ .resetvalue = cpu->isar.id_pfr2 },
45
ARMMMUIdx mmu_idx)
43
{ .name = "MVFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
46
{
44
.opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 5,
47
uint32_t flags = rebuild_hflags_aprofile(env);
45
.access = PL1_R, .type = ARM_CP_CONST,
48
+
46
diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c
49
+ if (arm_el_is_aa64(env, 1)) {
47
index XXXXXXX..XXXXXXX 100644
50
+ flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
48
--- a/target/arm/kvm64.c
51
+ }
49
+++ b/target/arm/kvm64.c
52
return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
50
@@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf)
53
}
51
ARM64_SYS_REG(3, 0, 0, 1, 0));
54
52
err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr1,
55
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
53
ARM64_SYS_REG(3, 0, 0, 1, 1));
56
flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE,
54
+ err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr2,
57
env->vfp.vec_stride);
55
+ ARM64_SYS_REG(3, 0, 0, 3, 4));
58
}
56
err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_dfr0,
59
+ if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)) {
57
ARM64_SYS_REG(3, 0, 0, 1, 2));
60
+ flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
58
err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_mmfr0,
61
+ }
62
}
63
64
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
65
flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits);
66
- if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
67
- || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
68
- flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
69
- }
70
pstate_for_ss = env->uncached_cpsr;
71
}
72
73
--
59
--
74
2.20.1
60
2.20.1
75
61
76
62
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Continue setting, but not relying upon, env->hflags.
3
Only define the register if it exists for the cpu.
4
4
5
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
5
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20191018174431.1784-20-richard.henderson@linaro.org
6
Message-id: 20210120031656.737646-1-richard.henderson@linaro.org
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
9
---
10
target/arm/helper.c | 10 ++++++++++
10
target/arm/helper.c | 21 +++++++++++++++------
11
1 file changed, 10 insertions(+)
11
1 file changed, 15 insertions(+), 6 deletions(-)
12
12
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
14
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/helper.c
15
--- a/target/arm/helper.c
16
+++ b/target/arm/helper.c
16
+++ b/target/arm/helper.c
17
@@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri,
17
@@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu)
18
/* ??? Lots of these bits are not implemented. */
18
*/
19
/* This may enable/disable the MMU, so do a TLB flush. */
19
int i;
20
tlb_flush(CPU(cpu));
20
int wrps, brps, ctx_cmps;
21
- ARMCPRegInfo dbgdidr = {
22
- .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0,
23
- .access = PL0_R, .accessfn = access_tda,
24
- .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr,
25
- };
21
+
26
+
22
+ if (ri->type & ARM_CP_SUPPRESS_TB_END) {
27
+ /*
23
+ /*
28
+ * The Arm ARM says DBGDIDR is optional and deprecated if EL1 cannot
24
+ * Normally we would always end the TB on an SCTLR write; see the
29
+ * use AArch32. Given that bit 15 is RES1, if the value is 0 then
25
+ * comment in ARMCPRegInfo sctlr initialization below for why Xscale
30
+ * the register must not exist for this cpu.
26
+ * is special. Setting ARM_CP_SUPPRESS_TB_END also stops the rebuild
31
+ */
27
+ * of hflags from the translator, so do it here.
32
+ if (cpu->isar.dbgdidr != 0) {
28
+ */
33
+ ARMCPRegInfo dbgdidr = {
29
+ arm_rebuild_hflags(env);
34
+ .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0,
35
+ .opc1 = 0, .opc2 = 0,
36
+ .access = PL0_R, .accessfn = access_tda,
37
+ .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr,
38
+ };
39
+ define_one_arm_cp_reg(cpu, &dbgdidr);
30
+ }
40
+ }
31
}
41
32
42
/* Note that all these register fields hold "number of Xs minus 1". */
33
static CPAccessResult fpexc32_access(CPUARMState *env, const ARMCPRegInfo *ri,
43
brps = arm_num_brps(cpu);
44
@@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu)
45
46
assert(ctx_cmps <= brps);
47
48
- define_one_arm_cp_reg(cpu, &dbgdidr);
49
define_arm_cp_regs(cpu, debug_cp_reginfo);
50
51
if (arm_feature(&cpu->env, ARM_FEATURE_LPAE)) {
34
--
52
--
35
2.20.1
53
2.20.1
36
54
37
55
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Paolo Bonzini <pbonzini@redhat.com>
2
2
3
The Exynos SoC has specific SDHCI registers. Use the s3c SDHCI
3
The properties to attach a CANBUS object to the xlnx-zcu102 machine have
4
model which handle these specific registers.
4
a period in them. We want to use periods in properties for compound QAPI types,
5
and besides the "xlnx-zcu102." prefix is both unnecessary and different
6
from any other machine property name. Remove it.
5
7
6
This silents the following "SDHC ... not implemented" warnings so
8
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
7
we can focus on the important registers missing:
9
Message-id: 20210118162537.779542-1-pbonzini@redhat.com
8
10
Reviewed-by: Vikram Garhwal <fnu.vikram@xilinx.com>
9
$ qemu-system-arm ... -d unimp \
10
-append "... root=/dev/mmcblk0 rootfstype=ext4 rw rootwait" \
11
-drive file=linux-build-test/rootfs/arm/rootfs-armv5.ext2,if=sd,format=raw
12
[...]
13
[ 25.744858] sdhci: Secure Digital Host Controller Interface driver
14
[ 25.745862] sdhci: Copyright(c) Pierre Ossman
15
[ 25.783188] s3c-sdhci 12530000.sdhci: clock source 2: mmc_busclk.2 (12000000 Hz)
16
SDHC rd_4b @0x80 not implemented
17
SDHC wr_4b @0x80 <- 0x00000020 not implemented
18
SDHC wr_4b @0x8c <- 0x00030000 not implemented
19
SDHC rd_4b @0x80 not implemented
20
SDHC wr_4b @0x80 <- 0xc0004100 not implemented
21
SDHC wr_4b @0x84 <- 0x80808080 not implemented
22
[ 26.013318] mmc0: SDHCI controller on samsung-hsmmc [12530000.sdhci] using ADMA
23
[ 26.032318] Synopsys Designware Multimedia Card Interface Driver
24
[ 42.024885] Waiting for root device /dev/mmcblk0...
25
26
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
27
Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org>
28
Message-id: 20191005154748.21718-5-f4bug@amsat.org
29
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
30
---
12
---
31
hw/arm/exynos4210.c | 2 +-
13
hw/arm/xlnx-zcu102.c | 4 ++--
32
1 file changed, 1 insertion(+), 1 deletion(-)
14
tests/qtest/xlnx-can-test.c | 30 +++++++++++++++---------------
15
2 files changed, 17 insertions(+), 17 deletions(-)
33
16
34
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
17
diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c
35
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
36
--- a/hw/arm/exynos4210.c
19
--- a/hw/arm/xlnx-zcu102.c
37
+++ b/hw/arm/exynos4210.c
20
+++ b/hw/arm/xlnx-zcu102.c
38
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
21
@@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_instance_init(Object *obj)
39
* public datasheet which is very similar (implementing
22
s->secure = false;
40
* MMC Specification Version 4.0 being the only difference noted)
23
/* Default to virt (EL2) being disabled */
41
*/
24
s->virt = false;
42
- dev = qdev_create(NULL, TYPE_SYSBUS_SDHCI);
25
- object_property_add_link(obj, "xlnx-zcu102.canbus0", TYPE_CAN_BUS,
43
+ dev = qdev_create(NULL, TYPE_S3C_SDHCI);
26
+ object_property_add_link(obj, "canbus0", TYPE_CAN_BUS,
44
qdev_prop_set_uint64(dev, "capareg", EXYNOS4210_SDHCI_CAPABILITIES);
27
(Object **)&s->canbus[0],
45
qdev_init_nofail(dev);
28
object_property_allow_set_link,
46
29
0);
30
31
- object_property_add_link(obj, "xlnx-zcu102.canbus1", TYPE_CAN_BUS,
32
+ object_property_add_link(obj, "canbus1", TYPE_CAN_BUS,
33
(Object **)&s->canbus[1],
34
object_property_allow_set_link,
35
0);
36
diff --git a/tests/qtest/xlnx-can-test.c b/tests/qtest/xlnx-can-test.c
37
index XXXXXXX..XXXXXXX 100644
38
--- a/tests/qtest/xlnx-can-test.c
39
+++ b/tests/qtest/xlnx-can-test.c
40
@@ -XXX,XX +XXX,XX @@ static void test_can_bus(void)
41
uint8_t can_timestamp = 1;
42
43
QTestState *qts = qtest_init("-machine xlnx-zcu102"
44
- " -object can-bus,id=canbus0"
45
- " -machine xlnx-zcu102.canbus0=canbus0"
46
- " -machine xlnx-zcu102.canbus1=canbus0"
47
+ " -object can-bus,id=canbus"
48
+ " -machine canbus0=canbus"
49
+ " -machine canbus1=canbus"
50
);
51
52
/* Configure the CAN0 and CAN1. */
53
@@ -XXX,XX +XXX,XX @@ static void test_can_loopback(void)
54
uint32_t status = 0;
55
56
QTestState *qts = qtest_init("-machine xlnx-zcu102"
57
- " -object can-bus,id=canbus0"
58
- " -machine xlnx-zcu102.canbus0=canbus0"
59
- " -machine xlnx-zcu102.canbus1=canbus0"
60
+ " -object can-bus,id=canbus"
61
+ " -machine canbus0=canbus"
62
+ " -machine canbus1=canbus"
63
);
64
65
/* Configure the CAN0 in loopback mode. */
66
@@ -XXX,XX +XXX,XX @@ static void test_can_filter(void)
67
uint8_t can_timestamp = 1;
68
69
QTestState *qts = qtest_init("-machine xlnx-zcu102"
70
- " -object can-bus,id=canbus0"
71
- " -machine xlnx-zcu102.canbus0=canbus0"
72
- " -machine xlnx-zcu102.canbus1=canbus0"
73
+ " -object can-bus,id=canbus"
74
+ " -machine canbus0=canbus"
75
+ " -machine canbus1=canbus"
76
);
77
78
/* Configure the CAN0 and CAN1. */
79
@@ -XXX,XX +XXX,XX @@ static void test_can_sleepmode(void)
80
uint8_t can_timestamp = 1;
81
82
QTestState *qts = qtest_init("-machine xlnx-zcu102"
83
- " -object can-bus,id=canbus0"
84
- " -machine xlnx-zcu102.canbus0=canbus0"
85
- " -machine xlnx-zcu102.canbus1=canbus0"
86
+ " -object can-bus,id=canbus"
87
+ " -machine canbus0=canbus"
88
+ " -machine canbus1=canbus"
89
);
90
91
/* Configure the CAN0. */
92
@@ -XXX,XX +XXX,XX @@ static void test_can_snoopmode(void)
93
uint8_t can_timestamp = 1;
94
95
QTestState *qts = qtest_init("-machine xlnx-zcu102"
96
- " -object can-bus,id=canbus0"
97
- " -machine xlnx-zcu102.canbus0=canbus0"
98
- " -machine xlnx-zcu102.canbus1=canbus0"
99
+ " -object can-bus,id=canbus"
100
+ " -machine canbus0=canbus"
101
+ " -machine canbus1=canbus"
102
);
103
104
/* Configure the CAN0. */
47
--
105
--
48
2.20.1
106
2.20.1
49
107
50
108
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Maxim Uvarov <maxim.uvarov@linaro.org>
2
2
3
This function assumes nothing about the current state of the cpu,
3
Implement gpio-pwr driver to allow reboot and poweroff machine.
4
and writes the computed value to env->hflags.
4
This is simple driver with just 2 gpios lines. Current use case
5
is to reboot and poweroff virt machine in secure mode. Secure
6
pl066 gpio chip is needed for that.
5
7
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Hao Wu <wuhaotsh@google.com>
8
Message-id: 20191018174431.1784-13-richard.henderson@linaro.org
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
12
---
11
target/arm/cpu.h | 6 ++++++
13
hw/gpio/gpio_pwr.c | 70 +++++++++++++++++++++++++++++++++++++++++++++
12
target/arm/helper.c | 30 ++++++++++++++++++++++--------
14
hw/gpio/Kconfig | 3 ++
13
2 files changed, 28 insertions(+), 8 deletions(-)
15
hw/gpio/meson.build | 1 +
16
3 files changed, 74 insertions(+)
17
create mode 100644 hw/gpio/gpio_pwr.c
14
18
15
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
19
diff --git a/hw/gpio/gpio_pwr.c b/hw/gpio/gpio_pwr.c
16
index XXXXXXX..XXXXXXX 100644
20
new file mode 100644
17
--- a/target/arm/cpu.h
21
index XXXXXXX..XXXXXXX
18
+++ b/target/arm/cpu.h
22
--- /dev/null
19
@@ -XXX,XX +XXX,XX @@ void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
23
+++ b/hw/gpio/gpio_pwr.c
20
void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, void
24
@@ -XXX,XX +XXX,XX @@
21
*opaque);
25
+/*
22
26
+ * GPIO qemu power controller
23
+/**
27
+ *
24
+ * arm_rebuild_hflags:
28
+ * Copyright (c) 2020 Linaro Limited
25
+ * Rebuild the cached TBFLAGS for arbitrary changed processor state.
29
+ *
30
+ * Author: Maxim Uvarov <maxim.uvarov@linaro.org>
31
+ *
32
+ * Virtual gpio driver which can be used on top of pl061
33
+ * to reboot and shutdown qemu virtual machine. One of use
34
+ * case is gpio driver for secure world application (ARM
35
+ * Trusted Firmware.).
36
+ *
37
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
38
+ * See the COPYING file in the top-level directory.
39
+ * SPDX-License-Identifier: GPL-2.0-or-later
26
+ */
40
+ */
27
+void arm_rebuild_hflags(CPUARMState *env);
28
+
41
+
29
/**
42
+/*
30
* aa32_vfp_dreg:
43
+ * QEMU interface:
31
* Return a pointer to the Dn register within env in 32-bit mode.
44
+ * two named input GPIO lines:
32
diff --git a/target/arm/helper.c b/target/arm/helper.c
45
+ * 'reset' : when asserted, trigger system reset
33
index XXXXXXX..XXXXXXX 100644
46
+ * 'shutdown' : when asserted, trigger system shutdown
34
--- a/target/arm/helper.c
47
+ */
35
+++ b/target/arm/helper.c
48
+
36
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
49
+#include "qemu/osdep.h"
37
return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
50
+#include "hw/sysbus.h"
38
}
51
+#include "sysemu/runstate.h"
39
52
+
40
+static uint32_t rebuild_hflags_internal(CPUARMState *env)
53
+#define TYPE_GPIOPWR "gpio-pwr"
54
+OBJECT_DECLARE_SIMPLE_TYPE(GPIO_PWR_State, GPIOPWR)
55
+
56
+struct GPIO_PWR_State {
57
+ SysBusDevice parent_obj;
58
+};
59
+
60
+static void gpio_pwr_reset(void *opaque, int n, int level)
41
+{
61
+{
42
+ int el = arm_current_el(env);
62
+ if (level) {
43
+ int fp_el = fp_exception_el(env, el);
63
+ qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
44
+ ARMMMUIdx mmu_idx = arm_mmu_idx(env);
45
+
46
+ if (is_a64(env)) {
47
+ return rebuild_hflags_a64(env, el, fp_el, mmu_idx);
48
+ } else if (arm_feature(env, ARM_FEATURE_M)) {
49
+ return rebuild_hflags_m32(env, fp_el, mmu_idx);
50
+ } else {
51
+ return rebuild_hflags_a32(env, fp_el, mmu_idx);
52
+ }
64
+ }
53
+}
65
+}
54
+
66
+
55
+void arm_rebuild_hflags(CPUARMState *env)
67
+static void gpio_pwr_shutdown(void *opaque, int n, int level)
56
+{
68
+{
57
+ env->hflags = rebuild_hflags_internal(env);
69
+ if (level) {
70
+ qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
71
+ }
58
+}
72
+}
59
+
73
+
60
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
74
+static void gpio_pwr_init(Object *obj)
61
target_ulong *cs_base, uint32_t *pflags)
75
+{
62
{
76
+ DeviceState *dev = DEVICE(obj);
63
- ARMMMUIdx mmu_idx = arm_mmu_idx(env);
64
- int current_el = arm_current_el(env);
65
- int fp_el = fp_exception_el(env, current_el);
66
uint32_t flags, pstate_for_ss;
67
68
+ flags = rebuild_hflags_internal(env);
69
+
77
+
70
if (is_a64(env)) {
78
+ qdev_init_gpio_in_named(dev, gpio_pwr_reset, "reset", 1);
71
*pc = env->pc;
79
+ qdev_init_gpio_in_named(dev, gpio_pwr_shutdown, "shutdown", 1);
72
- flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx);
80
+}
73
if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
81
+
74
flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype);
82
+static const TypeInfo gpio_pwr_info = {
75
}
83
+ .name = TYPE_GPIOPWR,
76
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
84
+ .parent = TYPE_SYS_BUS_DEVICE,
77
*pc = env->regs[15];
85
+ .instance_size = sizeof(GPIO_PWR_State),
78
86
+ .instance_init = gpio_pwr_init,
79
if (arm_feature(env, ARM_FEATURE_M)) {
87
+};
80
- flags = rebuild_hflags_m32(env, fp_el, mmu_idx);
88
+
81
-
89
+static void gpio_pwr_register_types(void)
82
if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
90
+{
83
FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S)
91
+ type_register_static(&gpio_pwr_info);
84
!= env->v7m.secure) {
92
+}
85
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
93
+
86
flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
94
+type_init(gpio_pwr_register_types)
87
}
95
diff --git a/hw/gpio/Kconfig b/hw/gpio/Kconfig
88
} else {
96
index XXXXXXX..XXXXXXX 100644
89
- flags = rebuild_hflags_a32(env, fp_el, mmu_idx);
97
--- a/hw/gpio/Kconfig
90
-
98
+++ b/hw/gpio/Kconfig
91
/*
99
@@ -XXX,XX +XXX,XX @@ config PL061
92
* Note that XSCALE_CPAR shares bits with VECSTRIDE.
100
config GPIO_KEY
93
* Note that VECLEN+VECSTRIDE are RES0 for M-profile.
101
bool
102
103
+config GPIO_PWR
104
+ bool
105
+
106
config SIFIVE_GPIO
107
bool
108
diff --git a/hw/gpio/meson.build b/hw/gpio/meson.build
109
index XXXXXXX..XXXXXXX 100644
110
--- a/hw/gpio/meson.build
111
+++ b/hw/gpio/meson.build
112
@@ -XXX,XX +XXX,XX @@
113
softmmu_ss.add(when: 'CONFIG_E500', if_true: files('mpc8xxx.c'))
114
softmmu_ss.add(when: 'CONFIG_GPIO_KEY', if_true: files('gpio_key.c'))
115
+softmmu_ss.add(when: 'CONFIG_GPIO_PWR', if_true: files('gpio_pwr.c'))
116
softmmu_ss.add(when: 'CONFIG_MAX7310', if_true: files('max7310.c'))
117
softmmu_ss.add(when: 'CONFIG_PL061', if_true: files('pl061.c'))
118
softmmu_ss.add(when: 'CONFIG_PUV3', if_true: files('puv3_gpio.c'))
94
--
119
--
95
2.20.1
120
2.20.1
96
121
97
122
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Maxim Uvarov <maxim.uvarov@linaro.org>
2
2
3
Create a function to compute the values of the TBFLAG_ANY bits
3
No functional change. Just refactor code to better
4
that will be cached, and are used by A-profile.
4
support secure and normal world gpios.
5
5
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Andrew Jones <drjones@redhat.com>
8
Message-id: 20191018174431.1784-9-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
9
---
11
target/arm/helper.c | 20 ++++++++++++--------
10
hw/arm/virt.c | 57 ++++++++++++++++++++++++++++++++-------------------
12
1 file changed, 12 insertions(+), 8 deletions(-)
11
1 file changed, 36 insertions(+), 21 deletions(-)
13
12
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
13
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
15
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
15
--- a/hw/arm/virt.c
17
+++ b/target/arm/helper.c
16
+++ b/hw/arm/virt.c
18
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el,
17
@@ -XXX,XX +XXX,XX @@ static void virt_powerdown_req(Notifier *n, void *opaque)
19
return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
18
}
20
}
19
}
21
20
22
+static uint32_t rebuild_hflags_aprofile(CPUARMState *env)
21
-static void create_gpio(const VirtMachineState *vms)
22
+static void create_gpio_keys(const VirtMachineState *vms,
23
+ DeviceState *pl061_dev,
24
+ uint32_t phandle)
23
+{
25
+{
24
+ int flags = 0;
26
+ gpio_key_dev = sysbus_create_simple("gpio-key", -1,
27
+ qdev_get_gpio_in(pl061_dev, 3));
25
+
28
+
26
+ flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL,
29
+ qemu_fdt_add_subnode(vms->fdt, "/gpio-keys");
27
+ arm_debug_target_el(env));
30
+ qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys");
28
+ return flags;
31
+ qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0);
32
+ qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1);
33
+
34
+ qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff");
35
+ qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff",
36
+ "label", "GPIO Key Poweroff");
37
+ qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code",
38
+ KEY_POWER);
39
+ qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff",
40
+ "gpios", phandle, 3, 0);
29
+}
41
+}
30
+
42
+
31
static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el,
43
+static void create_gpio_devices(const VirtMachineState *vms, int gpio,
32
ARMMMUIdx mmu_idx)
44
+ MemoryRegion *mem)
33
{
45
{
34
- return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
46
char *nodename;
35
+ uint32_t flags = rebuild_hflags_aprofile(env);
47
DeviceState *pl061_dev;
36
+ return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
48
- hwaddr base = vms->memmap[VIRT_GPIO].base;
49
- hwaddr size = vms->memmap[VIRT_GPIO].size;
50
- int irq = vms->irqmap[VIRT_GPIO];
51
+ hwaddr base = vms->memmap[gpio].base;
52
+ hwaddr size = vms->memmap[gpio].size;
53
+ int irq = vms->irqmap[gpio];
54
const char compat[] = "arm,pl061\0arm,primecell";
55
+ SysBusDevice *s;
56
57
- pl061_dev = sysbus_create_simple("pl061", base,
58
- qdev_get_gpio_in(vms->gic, irq));
59
+ pl061_dev = qdev_new("pl061");
60
+ s = SYS_BUS_DEVICE(pl061_dev);
61
+ sysbus_realize_and_unref(s, &error_fatal);
62
+ memory_region_add_subregion(mem, base, sysbus_mmio_get_region(s, 0));
63
+ sysbus_connect_irq(s, 0, qdev_get_gpio_in(vms->gic, irq));
64
65
uint32_t phandle = qemu_fdt_alloc_phandle(vms->fdt);
66
nodename = g_strdup_printf("/pl061@%" PRIx64, base);
67
@@ -XXX,XX +XXX,XX @@ static void create_gpio(const VirtMachineState *vms)
68
qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk");
69
qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle);
70
71
- gpio_key_dev = sysbus_create_simple("gpio-key", -1,
72
- qdev_get_gpio_in(pl061_dev, 3));
73
- qemu_fdt_add_subnode(vms->fdt, "/gpio-keys");
74
- qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys");
75
- qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0);
76
- qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1);
77
-
78
- qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff");
79
- qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff",
80
- "label", "GPIO Key Poweroff");
81
- qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code",
82
- KEY_POWER);
83
- qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff",
84
- "gpios", phandle, 3, 0);
85
g_free(nodename);
86
+
87
+ /* Child gpio devices */
88
+ create_gpio_keys(vms, pl061_dev, phandle);
37
}
89
}
38
90
39
static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
91
static void create_virtio_devices(const VirtMachineState *vms)
40
ARMMMUIdx mmu_idx)
92
@@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine)
41
{
93
if (has_ged && aarch64 && firmware_loaded && virt_is_acpi_enabled(vms)) {
42
+ uint32_t flags = rebuild_hflags_aprofile(env);
94
vms->acpi_dev = create_acpi_ged(vms);
43
ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx);
95
} else {
44
ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1);
96
- create_gpio(vms);
45
- uint32_t flags = 0;
97
+ create_gpio_devices(vms, VIRT_GPIO, sysmem);
46
uint64_t sctlr;
47
int tbii, tbid;
48
49
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
50
}
51
}
98
}
52
99
53
- if (!arm_feature(env, ARM_FEATURE_M)) {
100
/* connect powerdown request */
54
- int target_el = arm_debug_target_el(env);
55
-
56
- flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL, target_el);
57
- }
58
-
59
*pflags = flags;
60
*cs_base = 0;
61
}
62
--
101
--
63
2.20.1
102
2.20.1
64
103
65
104
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Maxim Uvarov <maxim.uvarov@linaro.org>
2
2
3
Create a function to compute the values of the TBFLAG_A32 bits
3
Add secure pl061 for reset/power down machine from
4
that will be cached, and are used by all profiles.
4
the secure world (Arm Trusted Firmware). Connect it
5
with gpio-pwr driver.
5
6
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Andrew Jones <drjones@redhat.com>
8
Message-id: 20191018174431.1784-4-richard.henderson@linaro.org
9
[PMM: Added mention of the new device to the documentation]
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
---
11
target/arm/helper.c | 16 +++++++++++-----
12
docs/system/arm/virt.rst | 2 ++
12
1 file changed, 11 insertions(+), 5 deletions(-)
13
include/hw/arm/virt.h | 2 ++
14
hw/arm/virt.c | 56 +++++++++++++++++++++++++++++++++++++++-
15
hw/arm/Kconfig | 1 +
16
4 files changed, 60 insertions(+), 1 deletion(-)
13
17
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
18
diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst
15
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
20
--- a/docs/system/arm/virt.rst
17
+++ b/target/arm/helper.c
21
+++ b/docs/system/arm/virt.rst
18
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
22
@@ -XXX,XX +XXX,XX @@ The virt board supports:
19
return flags;
23
- Secure-World-only devices if the CPU has TrustZone:
24
25
- A second PL011 UART
26
+ - A second PL061 GPIO controller, with GPIO lines for triggering
27
+ a system reset or system poweroff
28
- A secure flash memory
29
- 16MB of secure RAM
30
31
diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h
32
index XXXXXXX..XXXXXXX 100644
33
--- a/include/hw/arm/virt.h
34
+++ b/include/hw/arm/virt.h
35
@@ -XXX,XX +XXX,XX @@ enum {
36
VIRT_GPIO,
37
VIRT_SECURE_UART,
38
VIRT_SECURE_MEM,
39
+ VIRT_SECURE_GPIO,
40
VIRT_PCDIMM_ACPI,
41
VIRT_ACPI_GED,
42
VIRT_NVDIMM_ACPI,
43
@@ -XXX,XX +XXX,XX @@ struct VirtMachineClass {
44
bool kvm_no_adjvtime;
45
bool no_kvm_steal_time;
46
bool acpi_expose_flash;
47
+ bool no_secure_gpio;
48
};
49
50
struct VirtMachineState {
51
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
52
index XXXXXXX..XXXXXXX 100644
53
--- a/hw/arm/virt.c
54
+++ b/hw/arm/virt.c
55
@@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = {
56
[VIRT_ACPI_GED] = { 0x09080000, ACPI_GED_EVT_SEL_LEN },
57
[VIRT_NVDIMM_ACPI] = { 0x09090000, NVDIMM_ACPI_IO_LEN},
58
[VIRT_PVTIME] = { 0x090a0000, 0x00010000 },
59
+ [VIRT_SECURE_GPIO] = { 0x090b0000, 0x00001000 },
60
[VIRT_MMIO] = { 0x0a000000, 0x00000200 },
61
/* ...repeating for a total of NUM_VIRTIO_TRANSPORTS, each of that size */
62
[VIRT_PLATFORM_BUS] = { 0x0c000000, 0x02000000 },
63
@@ -XXX,XX +XXX,XX @@ static void create_gpio_keys(const VirtMachineState *vms,
64
"gpios", phandle, 3, 0);
20
}
65
}
21
66
22
+static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el,
67
+#define SECURE_GPIO_POWEROFF 0
23
+ ARMMMUIdx mmu_idx, uint32_t flags)
68
+#define SECURE_GPIO_RESET 1
69
+
70
+static void create_secure_gpio_pwr(const VirtMachineState *vms,
71
+ DeviceState *pl061_dev,
72
+ uint32_t phandle)
24
+{
73
+{
25
+ flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env));
74
+ DeviceState *gpio_pwr_dev;
26
+ flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env));
27
+
75
+
28
+ return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
76
+ /* gpio-pwr */
77
+ gpio_pwr_dev = sysbus_create_simple("gpio-pwr", -1, NULL);
78
+
79
+ /* connect secure pl061 to gpio-pwr */
80
+ qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_RESET,
81
+ qdev_get_gpio_in_named(gpio_pwr_dev, "reset", 0));
82
+ qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_POWEROFF,
83
+ qdev_get_gpio_in_named(gpio_pwr_dev, "shutdown", 0));
84
+
85
+ qemu_fdt_add_subnode(vms->fdt, "/gpio-poweroff");
86
+ qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "compatible",
87
+ "gpio-poweroff");
88
+ qemu_fdt_setprop_cells(vms->fdt, "/gpio-poweroff",
89
+ "gpios", phandle, SECURE_GPIO_POWEROFF, 0);
90
+ qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "status", "disabled");
91
+ qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "secure-status",
92
+ "okay");
93
+
94
+ qemu_fdt_add_subnode(vms->fdt, "/gpio-restart");
95
+ qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "compatible",
96
+ "gpio-restart");
97
+ qemu_fdt_setprop_cells(vms->fdt, "/gpio-restart",
98
+ "gpios", phandle, SECURE_GPIO_RESET, 0);
99
+ qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "status", "disabled");
100
+ qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "secure-status",
101
+ "okay");
29
+}
102
+}
30
+
103
+
31
static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
104
static void create_gpio_devices(const VirtMachineState *vms, int gpio,
32
ARMMMUIdx mmu_idx)
105
MemoryRegion *mem)
33
{
106
{
34
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
107
@@ -XXX,XX +XXX,XX @@ static void create_gpio_devices(const VirtMachineState *vms, int gpio,
35
ARMMMUIdx mmu_idx = arm_mmu_idx(env);
108
qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk");
36
int current_el = arm_current_el(env);
109
qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle);
37
int fp_el = fp_exception_el(env, current_el);
110
38
- uint32_t flags = 0;
111
+ if (gpio != VIRT_GPIO) {
39
+ uint32_t flags;
112
+ /* Mark as not usable by the normal world */
40
113
+ qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled");
41
if (is_a64(env)) {
114
+ qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay");
42
*pc = env->pc;
115
+ }
43
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
116
g_free(nodename);
44
}
117
45
} else {
118
/* Child gpio devices */
46
*pc = env->regs[15];
119
- create_gpio_keys(vms, pl061_dev, phandle);
47
+ flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
120
+ if (gpio == VIRT_GPIO) {
48
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
121
+ create_gpio_keys(vms, pl061_dev, phandle);
49
flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len);
122
+ } else {
50
flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride);
123
+ create_secure_gpio_pwr(vms, pl061_dev, phandle);
51
flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits);
124
+ }
52
- flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env));
125
}
53
- flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env));
126
54
if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
127
static void create_virtio_devices(const VirtMachineState *vms)
55
|| arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
128
@@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine)
56
flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
129
create_gpio_devices(vms, VIRT_GPIO, sysmem);
57
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
58
flags = FIELD_DP32(flags, TBFLAG_A32,
59
XSCALE_CPAR, env->cp15.c15_cpar);
60
}
61
-
62
- flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags);
63
}
130
}
64
131
65
/* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
132
+ if (vms->secure && !vmc->no_secure_gpio) {
133
+ create_gpio_devices(vms, VIRT_SECURE_GPIO, secure_sysmem);
134
+ }
135
+
136
/* connect powerdown request */
137
vms->powerdown_notifier.notify = virt_powerdown_req;
138
qemu_register_powerdown_notifier(&vms->powerdown_notifier);
139
@@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(6, 0)
140
141
static void virt_machine_5_2_options(MachineClass *mc)
142
{
143
+ VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc));
144
+
145
virt_machine_6_0_options(mc);
146
compat_props_add(mc->compat_props, hw_compat_5_2, hw_compat_5_2_len);
147
+ vmc->no_secure_gpio = true;
148
}
149
DEFINE_VIRT_MACHINE(5, 2)
150
151
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
152
index XXXXXXX..XXXXXXX 100644
153
--- a/hw/arm/Kconfig
154
+++ b/hw/arm/Kconfig
155
@@ -XXX,XX +XXX,XX @@ config ARM_VIRT
156
select PL011 # UART
157
select PL031 # RTC
158
select PL061 # GPIO
159
+ select GPIO_PWR
160
select PLATFORM_BUS
161
select SMBIOS
162
select VIRTIO_MMIO
66
--
163
--
67
2.20.1
164
2.20.1
68
165
69
166
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Hao Wu <wuhaotsh@google.com>
2
2
3
We do not need to compute any of these values for M-profile.
3
Fix potential overflow problem when calculating pwm_duty.
4
Further, XSCALE_CPAR overlaps VECSTRIDE so obviously the two
4
1. Ensure p->cmr and p->cnr to be from [0,65535], according to the
5
sets must be mutually exclusive.
5
hardware specification.
6
2. Changed duty to uint32_t. However, since MAX_DUTY * (p->cmr+1)
7
can excceed UINT32_MAX, we convert them to uint64_t in computation
8
and converted them back to uint32_t.
9
(duty is guaranteed to be <= MAX_DUTY so it won't overflow.)
6
10
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
11
Fixes: CID 1442342
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
12
Suggested-by: Peter Maydell <peter.maydell@linaro.org>
9
Message-id: 20191018174431.1784-10-richard.henderson@linaro.org
13
Reviewed-by: Doug Evans <dje@google.com>
14
Signed-off-by: Hao Wu <wuhaotsh@google.com>
15
Message-id: 20210127011142.2122790-1-wuhaotsh@google.com
16
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
18
---
12
target/arm/helper.c | 21 ++++++++++++++-------
19
hw/misc/npcm7xx_pwm.c | 23 +++++++++++++++++++----
13
1 file changed, 14 insertions(+), 7 deletions(-)
20
tests/qtest/npcm7xx_pwm-test.c | 4 ++--
21
2 files changed, 21 insertions(+), 6 deletions(-)
14
22
15
diff --git a/target/arm/helper.c b/target/arm/helper.c
23
diff --git a/hw/misc/npcm7xx_pwm.c b/hw/misc/npcm7xx_pwm.c
16
index XXXXXXX..XXXXXXX 100644
24
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/helper.c
25
--- a/hw/misc/npcm7xx_pwm.c
18
+++ b/target/arm/helper.c
26
+++ b/hw/misc/npcm7xx_pwm.c
19
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
27
@@ -XXX,XX +XXX,XX @@ REG32(NPCM7XX_PWM_PWDR3, 0x50);
20
}
28
#define NPCM7XX_CH_INV BIT(2)
29
#define NPCM7XX_CH_MOD BIT(3)
30
31
+#define NPCM7XX_MAX_CMR 65535
32
+#define NPCM7XX_MAX_CNR 65535
33
+
34
/* Offset of each PWM channel's prescaler in the PPR register. */
35
static const int npcm7xx_ppr_base[] = { 0, 0, 8, 8 };
36
/* Offset of each PWM channel's clock selector in the CSR register. */
37
@@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_freq(NPCM7xxPWM *p)
38
39
static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p)
40
{
41
- uint64_t duty;
42
+ uint32_t duty;
43
44
if (p->running) {
45
if (p->cnr == 0) {
46
@@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p)
47
} else if (p->cmr >= p->cnr) {
48
duty = NPCM7XX_PWM_MAX_DUTY;
21
} else {
49
} else {
22
flags = rebuild_hflags_a32(env, fp_el, mmu_idx);
50
- duty = NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1);
23
+
51
+ duty = (uint64_t)NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1);
24
+ /*
25
+ * Note that XSCALE_CPAR shares bits with VECSTRIDE.
26
+ * Note that VECLEN+VECSTRIDE are RES0 for M-profile.
27
+ */
28
+ if (arm_feature(env, ARM_FEATURE_XSCALE)) {
29
+ flags = FIELD_DP32(flags, TBFLAG_A32,
30
+ XSCALE_CPAR, env->cp15.c15_cpar);
31
+ } else {
32
+ flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN,
33
+ env->vfp.vec_len);
34
+ flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE,
35
+ env->vfp.vec_stride);
36
+ }
37
}
52
}
38
53
} else {
39
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
54
duty = 0;
40
- flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len);
55
@@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset,
41
- flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride);
56
case A_NPCM7XX_PWM_CNR2:
42
flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits);
57
case A_NPCM7XX_PWM_CNR3:
43
if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
58
p = &s->pwm[npcm7xx_cnr_index(offset)];
44
|| arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
59
- p->cnr = value;
45
flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
60
+ if (value > NPCM7XX_MAX_CNR) {
46
}
61
+ qemu_log_mask(LOG_GUEST_ERROR,
47
- /* Note that XSCALE_CPAR shares bits with VECSTRIDE */
62
+ "%s: invalid cnr value: %u", __func__, value);
48
- if (arm_feature(env, ARM_FEATURE_XSCALE)) {
63
+ p->cnr = NPCM7XX_MAX_CNR;
49
- flags = FIELD_DP32(flags, TBFLAG_A32,
64
+ } else {
50
- XSCALE_CPAR, env->cp15.c15_cpar);
65
+ p->cnr = value;
51
- }
66
+ }
67
npcm7xx_pwm_update_output(p);
68
break;
69
70
@@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset,
71
case A_NPCM7XX_PWM_CMR2:
72
case A_NPCM7XX_PWM_CMR3:
73
p = &s->pwm[npcm7xx_cmr_index(offset)];
74
- p->cmr = value;
75
+ if (value > NPCM7XX_MAX_CMR) {
76
+ qemu_log_mask(LOG_GUEST_ERROR,
77
+ "%s: invalid cmr value: %u", __func__, value);
78
+ p->cmr = NPCM7XX_MAX_CMR;
79
+ } else {
80
+ p->cmr = value;
81
+ }
82
npcm7xx_pwm_update_output(p);
83
break;
84
85
diff --git a/tests/qtest/npcm7xx_pwm-test.c b/tests/qtest/npcm7xx_pwm-test.c
86
index XXXXXXX..XXXXXXX 100644
87
--- a/tests/qtest/npcm7xx_pwm-test.c
88
+++ b/tests/qtest/npcm7xx_pwm-test.c
89
@@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_freq(QTestState *qts, uint32_t ppr, uint32_t csr,
90
91
static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted)
92
{
93
- uint64_t duty;
94
+ uint32_t duty;
95
96
if (cnr == 0) {
97
/* PWM is stopped. */
98
@@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted)
99
} else if (cmr >= cnr) {
100
duty = MAX_DUTY;
101
} else {
102
- duty = MAX_DUTY * (cmr + 1) / (cnr + 1);
103
+ duty = (uint64_t)MAX_DUTY * (cmr + 1) / (cnr + 1);
52
}
104
}
53
105
54
/* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
106
if (inverted) {
55
--
107
--
56
2.20.1
108
2.20.1
57
109
58
110
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
2
2
3
By performing this store early, we avoid having to save and restore
3
cpu_get_phys_page_debug() uses 'DATA LOAD' MMU access type.
4
the register holding the address around any function calls.
5
4
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20210127232822.3530782-1-f4bug@amsat.org
8
Message-id: 20191018174431.1784-15-richard.henderson@linaro.org
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
9
---
11
target/arm/helper.c | 2 +-
10
target/arm/helper.c | 2 +-
12
1 file changed, 1 insertion(+), 1 deletion(-)
11
1 file changed, 1 insertion(+), 1 deletion(-)
13
12
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
15
--- a/target/arm/helper.c
17
+++ b/target/arm/helper.c
16
+++ b/target/arm/helper.c
18
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
17
@@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr,
19
{
18
20
uint32_t flags, pstate_for_ss;
19
*attrs = (MemTxAttrs) {};
21
20
22
+ *cs_base = 0;
21
- ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr,
23
flags = rebuild_hflags_internal(env);
22
+ ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &phys_addr,
24
23
attrs, &prot, &page_size, &fi, &cacheattrs);
25
if (is_a64(env)) {
24
26
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
25
if (ret) {
27
}
28
29
*pflags = flags;
30
- *cs_base = 0;
31
}
32
33
#ifdef TARGET_AARCH64
34
--
26
--
35
2.20.1
27
2.20.1
36
28
37
29
diff view generated by jsdifflib
New patch
1
Move the preadv availability check to meson.build. This is what we
2
want to be doing for host-OS-feature-checks anyway, but it also fixes
3
a problem with building for macOS with the most recent XCode SDK on a
4
Catalina host.
1
5
6
On that configuration, 'preadv()' is provided as a weak symbol, so
7
that programs can be built with optional support for it and make a
8
runtime availability check to see whether the preadv() they have is a
9
working one or one which they must not call because it will
10
runtime-assert. QEMU's configure test passes (unless you're building
11
with --enable-werror) because the test program using preadv()
12
compiles, but then QEMU crashes at runtime when preadv() is called,
13
with errors like:
14
15
dyld: lazy symbol binding failed: Symbol not found: _preadv
16
Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication
17
Expected in: /usr/lib/libSystem.B.dylib
18
19
dyld: Symbol not found: _preadv
20
Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication
21
Expected in: /usr/lib/libSystem.B.dylib
22
23
Meson's own function availability check has a special case for macOS
24
which adds '-Wl,-no_weak_imports' to the compiler flags, which forces
25
the test to require the real function, not the macOS-version-too-old
26
stub.
27
28
So this commit fixes the bug where macOS builds on Catalina currently
29
require --disable-werror.
30
31
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
32
Acked-by: Paolo Bonzini <pbonzini@redhat.com>
33
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
34
Message-id: 20210126155846.17109-1-peter.maydell@linaro.org
35
---
36
configure | 16 ----------------
37
meson.build | 4 +++-
38
2 files changed, 3 insertions(+), 17 deletions(-)
39
40
diff --git a/configure b/configure
41
index XXXXXXX..XXXXXXX 100755
42
--- a/configure
43
+++ b/configure
44
@@ -XXX,XX +XXX,XX @@ if compile_prog "" "" ; then
45
iovec=yes
46
fi
47
48
-##########################################
49
-# preadv probe
50
-cat > $TMPC <<EOF
51
-#include <sys/types.h>
52
-#include <sys/uio.h>
53
-#include <unistd.h>
54
-int main(void) { return preadv(0, 0, 0, 0); }
55
-EOF
56
-preadv=no
57
-if compile_prog "" "" ; then
58
- preadv=yes
59
-fi
60
-
61
##########################################
62
# fdt probe
63
64
@@ -XXX,XX +XXX,XX @@ fi
65
if test "$iovec" = "yes" ; then
66
echo "CONFIG_IOVEC=y" >> $config_host_mak
67
fi
68
-if test "$preadv" = "yes" ; then
69
- echo "CONFIG_PREADV=y" >> $config_host_mak
70
-fi
71
if test "$membarrier" = "yes" ; then
72
echo "CONFIG_MEMBARRIER=y" >> $config_host_mak
73
fi
74
diff --git a/meson.build b/meson.build
75
index XXXXXXX..XXXXXXX 100644
76
--- a/meson.build
77
+++ b/meson.build
78
@@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h'))
79
config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h'))
80
config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h'))
81
82
+config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>'))
83
+
84
ignored = ['CONFIG_QEMU_INTERP_PREFIX'] # actually per-target
85
arrays = ['CONFIG_AUDIO_DRIVERS', 'CONFIG_BDRV_RW_WHITELIST', 'CONFIG_BDRV_RO_WHITELIST']
86
strings = ['HOST_DSOSUF', 'CONFIG_IASL']
87
@@ -XXX,XX +XXX,XX @@ summary_info += {'PIE': get_option('b_pie')}
88
summary_info += {'static build': config_host.has_key('CONFIG_STATIC')}
89
summary_info += {'malloc trim support': has_malloc_trim}
90
summary_info += {'membarrier': config_host.has_key('CONFIG_MEMBARRIER')}
91
-summary_info += {'preadv support': config_host.has_key('CONFIG_PREADV')}
92
+summary_info += {'preadv support': config_host_data.get('CONFIG_PREADV')}
93
summary_info += {'fdatasync': config_host.has_key('CONFIG_FDATASYNC')}
94
summary_info += {'madvise': config_host.has_key('CONFIG_MADVISE')}
95
summary_info += {'posix_madvise': config_host.has_key('CONFIG_POSIX_MADVISE')}
96
--
97
2.20.1
98
99
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Joelle van Dyne <j@getutm.app>
2
2
3
This is the payoff.
3
The iOS toolchain does not use the host prefix naming convention. So we
4
need to enable cross-compile options while allowing the PREFIX to be
5
blank.
4
6
5
From perf record -g data of ubuntu 18 boot and shutdown:
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
8
Signed-off-by: Joelle van Dyne <j@getutm.app>
7
BEFORE:
9
Message-id: 20210126012457.39046-3-j@getutm.app
8
9
- 23.02% 2.82% qemu-system-aar [.] helper_lookup_tb_ptr
10
- 20.22% helper_lookup_tb_ptr
11
+ 10.05% tb_htable_lookup
12
- 9.13% cpu_get_tb_cpu_state
13
3.20% aa64_va_parameters_both
14
0.55% fp_exception_el
15
16
- 11.66% 4.74% qemu-system-aar [.] cpu_get_tb_cpu_state
17
- 6.96% cpu_get_tb_cpu_state
18
3.63% aa64_va_parameters_both
19
0.60% fp_exception_el
20
0.53% sve_exception_el
21
22
AFTER:
23
24
- 16.40% 3.40% qemu-system-aar [.] helper_lookup_tb_ptr
25
- 13.03% helper_lookup_tb_ptr
26
+ 11.19% tb_htable_lookup
27
0.55% cpu_get_tb_cpu_state
28
29
0.98% 0.71% qemu-system-aar [.] cpu_get_tb_cpu_state
30
31
0.87% 0.24% qemu-system-aar [.] rebuild_hflags_a64
32
33
Before, helper_lookup_tb_ptr is the second hottest function in the
34
application, consuming almost a quarter of the runtime. Within the
35
entire execution, cpu_get_tb_cpu_state consumes about 12%.
36
37
After, helper_lookup_tb_ptr has dropped to the fourth hottest function,
38
with consumption dropping to a sixth of the runtime. Within the
39
entire execution, cpu_get_tb_cpu_state has dropped below 1%, and the
40
supporting function to rebuild hflags also consumes about 1%.
41
42
Assertions are retained for --enable-debug-tcg.
43
44
Tested-by: Alex Bennée <alex.bennee@linaro.org>
45
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
46
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
47
Message-id: 20191018174431.1784-23-richard.henderson@linaro.org
48
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
49
---
11
---
50
target/arm/helper.c | 9 ++++++---
12
configure | 6 ++++--
51
1 file changed, 6 insertions(+), 3 deletions(-)
13
1 file changed, 4 insertions(+), 2 deletions(-)
52
14
53
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
diff --git a/configure b/configure
54
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100755
55
--- a/target/arm/helper.c
17
--- a/configure
56
+++ b/target/arm/helper.c
18
+++ b/configure
57
@@ -XXX,XX +XXX,XX @@ void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el)
19
@@ -XXX,XX +XXX,XX @@ cpu=""
58
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
20
iasl="iasl"
59
target_ulong *cs_base, uint32_t *pflags)
21
interp_prefix="/usr/gnemul/qemu-%M"
60
{
22
static="no"
61
- uint32_t flags, pstate_for_ss;
23
+cross_compile="no"
62
+ uint32_t flags = env->hflags;
24
cross_prefix=""
63
+ uint32_t pstate_for_ss;
25
audio_drv_list=""
64
26
block_drv_rw_whitelist=""
65
*cs_base = 0;
27
@@ -XXX,XX +XXX,XX @@ for opt do
66
- flags = rebuild_hflags_internal(env);
28
optarg=$(expr "x$opt" : 'x[^=]*=\(.*\)')
67
+#ifdef CONFIG_DEBUG_TCG
29
case "$opt" in
68
+ assert(flags == rebuild_hflags_internal(env));
30
--cross-prefix=*) cross_prefix="$optarg"
69
+#endif
31
+ cross_compile="yes"
70
32
;;
71
- if (is_a64(env)) {
33
--cc=*) CC="$optarg"
72
+ if (FIELD_EX32(flags, TBFLAG_ANY, AARCH64_STATE)) {
34
;;
73
*pc = env->pc;
35
@@ -XXX,XX +XXX,XX @@ $(echo Deprecated targets: $deprecated_targets_list | \
74
if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
36
--target-list-exclude=LIST exclude a set of targets from the default target-list
75
flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype);
37
38
Advanced options (experts only):
39
- --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix]
40
+ --cross-prefix=PREFIX use PREFIX for compile tools, PREFIX can be blank [$cross_prefix]
41
--cc=CC use C compiler CC [$cc]
42
--iasl=IASL use ACPI compiler IASL [$iasl]
43
--host-cc=CC use C compiler CC [$host_cc] for code run at
44
@@ -XXX,XX +XXX,XX @@ if has $sdl2_config; then
45
fi
46
echo "strip = [$(meson_quote $strip)]" >> $cross
47
echo "windres = [$(meson_quote $windres)]" >> $cross
48
-if test -n "$cross_prefix"; then
49
+if test "$cross_compile" = "yes"; then
50
cross_arg="--cross-file config-meson.cross"
51
echo "[host_machine]" >> $cross
52
if test "$mingw32" = "yes" ; then
76
--
53
--
77
2.20.1
54
2.20.1
78
55
79
56
diff view generated by jsdifflib
New patch
1
From: Joelle van Dyne <j@getutm.app>
1
2
3
Build without error on hosts without a working system(). If system()
4
is called, return -1 with ENOSYS.
5
6
Signed-off-by: Joelle van Dyne <j@getutm.app>
7
Message-id: 20210126012457.39046-6-j@getutm.app
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
meson.build | 1 +
12
include/qemu/osdep.h | 12 ++++++++++++
13
2 files changed, 13 insertions(+)
14
15
diff --git a/meson.build b/meson.build
16
index XXXXXXX..XXXXXXX 100644
17
--- a/meson.build
18
+++ b/meson.build
19
@@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_DRM_H', cc.has_header('libdrm/drm.h'))
20
config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h'))
21
config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h'))
22
config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h'))
23
+config_host_data.set('HAVE_SYSTEM_FUNCTION', cc.has_function('system', prefix: '#include <stdlib.h>'))
24
25
config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>'))
26
27
diff --git a/include/qemu/osdep.h b/include/qemu/osdep.h
28
index XXXXXXX..XXXXXXX 100644
29
--- a/include/qemu/osdep.h
30
+++ b/include/qemu/osdep.h
31
@@ -XXX,XX +XXX,XX @@ static inline void qemu_thread_jit_write(void) {}
32
static inline void qemu_thread_jit_execute(void) {}
33
#endif
34
35
+/**
36
+ * Platforms which do not support system() return ENOSYS
37
+ */
38
+#ifndef HAVE_SYSTEM_FUNCTION
39
+#define system platform_does_not_support_system
40
+static inline int platform_does_not_support_system(const char *command)
41
+{
42
+ errno = ENOSYS;
43
+ return -1;
44
+}
45
+#endif /* !HAVE_SYSTEM_FUNCTION */
46
+
47
#endif
48
--
49
2.20.1
50
51
diff view generated by jsdifflib
New patch
1
From: Joelle van Dyne <j@getutm.app>
1
2
3
Meson will find CoreFoundation, IOKit, and Cocoa as needed.
4
5
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Joelle van Dyne <j@getutm.app>
7
Message-id: 20210126012457.39046-7-j@getutm.app
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
configure | 1 -
11
1 file changed, 1 deletion(-)
12
13
diff --git a/configure b/configure
14
index XXXXXXX..XXXXXXX 100755
15
--- a/configure
16
+++ b/configure
17
@@ -XXX,XX +XXX,XX @@ Darwin)
18
fi
19
audio_drv_list="coreaudio try-sdl"
20
audio_possible_drivers="coreaudio sdl"
21
- QEMU_LDFLAGS="-framework CoreFoundation -framework IOKit $QEMU_LDFLAGS"
22
# Disable attempts to use ObjectiveC features in os/object.h since they
23
# won't work when we're compiling with gcc as a C compiler.
24
QEMU_CFLAGS="-DOS_OBJECT_USE_OBJC=0 $QEMU_CFLAGS"
25
--
26
2.20.1
27
28
diff view generated by jsdifflib
New patch
1
From: Joelle van Dyne <j@getutm.app>
1
2
3
Add objc to the Meson cross file as well as detection of Darwin.
4
5
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Joelle van Dyne <j@getutm.app>
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20210126012457.39046-8-j@getutm.app
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
configure | 4 ++++
12
1 file changed, 4 insertions(+)
13
14
diff --git a/configure b/configure
15
index XXXXXXX..XXXXXXX 100755
16
--- a/configure
17
+++ b/configure
18
@@ -XXX,XX +XXX,XX @@ echo "cpp_link_args = [${LDFLAGS:+$(meson_quote $LDFLAGS)}]" >> $cross
19
echo "[binaries]" >> $cross
20
echo "c = [$(meson_quote $cc)]" >> $cross
21
test -n "$cxx" && echo "cpp = [$(meson_quote $cxx)]" >> $cross
22
+test -n "$objcc" && echo "objc = [$(meson_quote $objcc)]" >> $cross
23
echo "ar = [$(meson_quote $ar)]" >> $cross
24
echo "nm = [$(meson_quote $nm)]" >> $cross
25
echo "pkgconfig = [$(meson_quote $pkg_config_exe)]" >> $cross
26
@@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then
27
if test "$linux" = "yes" ; then
28
echo "system = 'linux'" >> $cross
29
fi
30
+ if test "$darwin" = "yes" ; then
31
+ echo "system = 'darwin'" >> $cross
32
+ fi
33
case "$ARCH" in
34
i386|x86_64)
35
echo "cpu_family = 'x86'" >> $cross
36
--
37
2.20.1
38
39
diff view generated by jsdifflib
1
From: Guenter Roeck <linux@roeck-us.net>
1
From: Joelle van Dyne <j@getutm.app>
2
2
3
When booting a recent Linux kernel, the qemu message "Timer with delta
4
zero, disabling" is seen, apparently because a ptimer is started before
5
being initialized. Fix the problem by initializing the offending ptimer
6
before starting it.
7
8
The bug is effectively harmless in the old QEMUBH setup
9
because the sequence of events is:
10
* the delta zero means the timer expires immediately
11
* ptimer_reload() arranges for exynos4210_gfrc_event() to be called
12
* ptimer_reload() notices the zero delta and disables the timer
13
* later, the QEMUBH runs, and exynos4210_gfrc_event() correctly
14
configures the timer and restarts it
15
16
In the new transaction based API the bug is still harmless,
17
but differences of when the callback function runs mean the
18
message is not printed any more:
19
* ptimer_run() does nothing as it's inside a transaction block
20
* ptimer_transaction_commit() sees it has work to do and
21
calls ptimer_reload()
22
* the zero delta means the timer expires immediately
23
* ptimer_reload() calls exynos4210_gfrc_event() directly
24
* exynos4210_gfrc_event() configures the timer
25
* the delta is no longer zero so ptimer_reload() doesn't complain
26
(the zero-delta test is after the trigger-callback in
27
the ptimer_reload() function)
28
29
Regardless, the behaviour here was not intentional, and we should
30
just program the ptimer correctly to start with.
31
32
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
33
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
3
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
34
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
4
Signed-off-by: Joelle van Dyne <j@getutm.app>
35
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Message-id: 20210126012457.39046-9-j@getutm.app
36
Message-id: 20191018143149.9216-1-peter.maydell@linaro.org
37
[PMM: Expansion/clarification of the commit message:
38
the message is about a zero delta, not a zero period;
39
added detail to the commit message of the analysis of what
40
is happening and why the kernel boots even with the message;
41
added note that the message goes away with the new ptimer API]
42
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
43
---
7
---
44
hw/timer/exynos4210_mct.c | 2 +-
8
configure | 5 ++++-
45
1 file changed, 1 insertion(+), 1 deletion(-)
9
1 file changed, 4 insertions(+), 1 deletion(-)
46
10
47
diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c
11
diff --git a/configure b/configure
48
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100755
49
--- a/hw/timer/exynos4210_mct.c
13
--- a/configure
50
+++ b/hw/timer/exynos4210_mct.c
14
+++ b/configure
51
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset,
15
@@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then
52
/* Start FRC if transition from disabled to enabled */
16
echo "system = 'darwin'" >> $cross
53
if ((value & G_TCON_TIMER_ENABLE) > (old_val &
17
fi
54
G_TCON_TIMER_ENABLE)) {
18
case "$ARCH" in
55
- exynos4210_gfrc_start(&s->g_timer);
19
- i386|x86_64)
56
+ exynos4210_gfrc_restart(s);
20
+ i386)
57
}
21
echo "cpu_family = 'x86'" >> $cross
58
if ((value & G_TCON_TIMER_ENABLE) < (old_val &
22
;;
59
G_TCON_TIMER_ENABLE)) {
23
+ x86_64)
24
+ echo "cpu_family = 'x86_64'" >> $cross
25
+ ;;
26
ppc64le)
27
echo "cpu_family = 'ppc64'" >> $cross
28
;;
60
--
29
--
61
2.20.1
30
2.20.1
62
31
63
32
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Joelle van Dyne <j@getutm.app>
2
2
3
The SDRAM is incorrectly created in the OMAP2420 SoC.
3
On iOS there is no CoreAudio, so we should not assume Darwin always
4
Move its creation in the board code, this will later allow the
4
has it.
5
board to have the QOM ownership of the RAM.
6
5
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Signed-off-by: Joelle van Dyne <j@getutm.app>
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
8
Message-id: 20210126012457.39046-11-j@getutm.app
10
Message-id: 20191021190653.9511-5-philmd@redhat.com
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
10
---
13
include/hw/arm/omap.h | 4 +---
11
configure | 35 +++++++++++++++++++++++++++++++++--
14
hw/arm/nseries.c | 10 +++++++---
12
1 file changed, 33 insertions(+), 2 deletions(-)
15
hw/arm/omap2.c | 13 +++++--------
16
3 files changed, 13 insertions(+), 14 deletions(-)
17
13
18
diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h
14
diff --git a/configure b/configure
19
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100755
20
--- a/include/hw/arm/omap.h
16
--- a/configure
21
+++ b/include/hw/arm/omap.h
17
+++ b/configure
22
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s {
18
@@ -XXX,XX +XXX,XX @@ fdt="auto"
23
MemoryRegion tap_iomem;
19
netmap="no"
24
MemoryRegion imif_ram;
20
sdl="auto"
25
MemoryRegion emiff_ram;
21
sdl_image="auto"
26
- MemoryRegion sdram;
22
+coreaudio="auto"
27
MemoryRegion sram;
23
virtiofsd="auto"
28
24
virtfs="auto"
29
struct omap_dma_port_if_s {
25
libudev="auto"
30
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
26
@@ -XXX,XX +XXX,XX @@ Darwin)
31
const char *core);
27
QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS"
32
28
QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS"
33
/* omap2.c */
29
fi
34
-struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
30
- audio_drv_list="coreaudio try-sdl"
35
- unsigned long sdram_size,
31
+ audio_drv_list="try-coreaudio try-sdl"
36
+struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram,
32
audio_possible_drivers="coreaudio sdl"
37
const char *core);
33
# Disable attempts to use ObjectiveC features in os/object.h since they
38
34
# won't work when we're compiling with gcc as a C compiler.
39
uint32_t omap_badwidth_read8(void *opaque, hwaddr addr);
35
@@ -XXX,XX +XXX,XX @@ EOF
40
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
36
fi
41
index XXXXXXX..XXXXXXX 100644
37
fi
42
--- a/hw/arm/nseries.c
38
43
+++ b/hw/arm/nseries.c
39
+##########################################
44
@@ -XXX,XX +XXX,XX @@
40
+# detect CoreAudio
45
41
+if test "$coreaudio" != "no" ; then
46
/* Nokia N8x0 support */
42
+ coreaudio_libs="-framework CoreAudio"
47
struct n800_s {
43
+ cat > $TMPC << EOF
48
+ MemoryRegion sdram;
44
+#include <CoreAudio/CoreAudio.h>
49
struct omap_mpu_state_s *mpu;
45
+int main(void)
50
46
+{
51
struct rfbi_chip_s blizzard;
47
+ return (int)AudioGetCurrentHostTime();
52
@@ -XXX,XX +XXX,XX @@ static int n810_atag_setup(const struct arm_boot_info *info, void *p)
48
+}
53
static void n8x0_init(MachineState *machine,
49
+EOF
54
struct arm_boot_info *binfo, int model)
50
+ if compile_prog "" "$coreaudio_libs" ; then
55
{
51
+ coreaudio=yes
56
- MemoryRegion *sysmem = get_system_memory();
52
+ else
57
struct n800_s *s = (struct n800_s *) g_malloc0(sizeof(*s));
53
+ coreaudio=no
58
- int sdram_size = binfo->ram_size;
54
+ fi
59
+ uint64_t sdram_size = binfo->ram_size;
55
+fi
60
61
- s->mpu = omap2420_mpu_init(sysmem, sdram_size, machine->cpu_type);
62
+ memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram",
63
+ sdram_size);
64
+ memory_region_add_subregion(get_system_memory(), OMAP2_Q2_BASE, &s->sdram);
65
+
56
+
66
+ s->mpu = omap2420_mpu_init(&s->sdram, machine->cpu_type);
57
##########################################
67
58
# Sound support libraries probe
68
/* Setup peripherals
59
69
*
60
@@ -XXX,XX +XXX,XX @@ for drv in $audio_drv_list; do
70
diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c
61
fi
71
index XXXXXXX..XXXXXXX 100644
62
;;
72
--- a/hw/arm/omap2.c
63
73
+++ b/hw/arm/omap2.c
64
- coreaudio)
74
@@ -XXX,XX +XXX,XX @@
65
+ coreaudio | try-coreaudio)
75
#include "qemu/error-report.h"
66
+ if test "$coreaudio" = "no"; then
76
#include "qapi/error.h"
67
+ if test "$drv" = "try-coreaudio"; then
77
#include "cpu.h"
68
+ audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio//')
78
+#include "exec/address-spaces.h"
69
+ else
79
#include "sysemu/blockdev.h"
70
+ error_exit "$drv check failed" \
80
#include "sysemu/qtest.h"
71
+ "Make sure to have the $drv is available."
81
#include "sysemu/reset.h"
72
+ fi
82
@@ -XXX,XX +XXX,XX @@ static const struct dma_irq_map omap2_dma_irq_map[] = {
73
+ else
83
{ 0, OMAP_INT_24XX_SDMA_IRQ3 },
74
coreaudio_libs="-framework CoreAudio"
84
};
75
+ if test "$drv" = "try-coreaudio"; then
85
76
+ audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio/coreaudio/')
86
-struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
77
+ fi
87
- unsigned long sdram_size,
78
+ fi
88
+struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram,
79
;;
89
const char *cpu_type)
80
90
{
81
dsound)
91
struct omap_mpu_state_s *s = g_new0(struct omap_mpu_state_s, 1);
92
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
93
int i;
94
SysBusDevice *busdev;
95
struct omap_target_agent_s *ta;
96
+ MemoryRegion *sysmem = get_system_memory();
97
98
/* Core */
99
s->mpu_model = omap2420;
100
s->cpu = ARM_CPU(cpu_create(cpu_type));
101
- s->sdram_size = sdram_size;
102
s->sram_size = OMAP242X_SRAM_SIZE;
103
104
s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0);
105
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
106
omap_clk_init(s);
107
108
/* Memory-mapped stuff */
109
- memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram",
110
- s->sdram_size);
111
- memory_region_add_subregion(sysmem, OMAP2_Q2_BASE, &s->sdram);
112
memory_region_init_ram(&s->sram, NULL, "omap2.sram", s->sram_size,
113
&error_fatal);
114
memory_region_add_subregion(sysmem, OMAP2_SRAM_BASE, &s->sram);
115
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
116
s->port->addr_valid = omap2_validate_addr;
117
118
/* Register SDRAM and SRAM ports for fast DMA transfers. */
119
- soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sdram),
120
- OMAP2_Q2_BASE, s->sdram_size);
121
+ soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(sdram),
122
+ OMAP2_Q2_BASE, memory_region_size(sdram));
123
soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sram),
124
OMAP2_SRAM_BASE, s->sram_size);
125
126
--
82
--
127
2.20.1
83
2.20.1
128
84
129
85
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Joelle van Dyne <j@getutm.app>
2
2
3
The SDRAM is incorrectly created in the SA1110 SoC.
3
A workaround added in early days of 64-bit OSX forced x86_64 if the
4
Move its creation in the board code, this will later allow the
4
host machine had 64-bit support. This creates issues when cross-
5
board to have the QOM ownership of the RAM.
5
compiling for ARM64. Additionally, the user can always use --cpu=* to
6
manually set the host CPU and therefore this workaround should be
7
removed.
6
8
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
10
Signed-off-by: Joelle van Dyne <j@getutm.app>
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20210126012457.39046-12-j@getutm.app
10
Message-id: 20191021190653.9511-4-philmd@redhat.com
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
13
---
13
hw/arm/strongarm.h | 4 +---
14
configure | 11 -----------
14
hw/arm/collie.c | 8 ++++++--
15
1 file changed, 11 deletions(-)
15
hw/arm/strongarm.c | 7 +------
16
3 files changed, 8 insertions(+), 11 deletions(-)
17
16
18
diff --git a/hw/arm/strongarm.h b/hw/arm/strongarm.h
17
diff --git a/configure b/configure
19
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100755
20
--- a/hw/arm/strongarm.h
19
--- a/configure
21
+++ b/hw/arm/strongarm.h
20
+++ b/configure
22
@@ -XXX,XX +XXX,XX @@ enum {
21
@@ -XXX,XX +XXX,XX @@ fi
23
22
# the correct CPU with the --cpu option.
24
typedef struct {
23
case $targetos in
25
ARMCPU *cpu;
24
Darwin)
26
- MemoryRegion sdram;
25
- # on Leopard most of the system is 32-bit, so we have to ask the kernel if we can
27
DeviceState *pic;
26
- # run 64-bit userspace code.
28
DeviceState *gpio;
27
- # If the user didn't specify a CPU explicitly and the kernel says this is
29
DeviceState *ppc;
28
- # 64 bit hw, then assume x86_64. Otherwise fall through to the usual detection code.
30
@@ -XXX,XX +XXX,XX @@ typedef struct {
29
- if test -z "$cpu" && test "$(sysctl -n hw.optional.x86_64)" = "1"; then
31
SSIBus *ssp_bus;
30
- cpu="x86_64"
32
} StrongARMState;
31
- fi
33
32
HOST_DSOSUF=".dylib"
34
-StrongARMState *sa1110_init(MemoryRegion *sysmem,
33
;;
35
- unsigned int sdram_size, const char *rev);
34
SunOS)
36
+StrongARMState *sa1110_init(const char *cpu_type);
35
@@ -XXX,XX +XXX,XX @@ OpenBSD)
37
36
Darwin)
38
#endif
37
bsd="yes"
39
diff --git a/hw/arm/collie.c b/hw/arm/collie.c
38
darwin="yes"
40
index XXXXXXX..XXXXXXX 100644
39
- if [ "$cpu" = "x86_64" ] ; then
41
--- a/hw/arm/collie.c
40
- QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS"
42
+++ b/hw/arm/collie.c
41
- QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS"
43
@@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine)
42
- fi
44
{
43
audio_drv_list="try-coreaudio try-sdl"
45
StrongARMState *s;
44
audio_possible_drivers="coreaudio sdl"
46
DriveInfo *dinfo;
45
# Disable attempts to use ObjectiveC features in os/object.h since they
47
- MemoryRegion *sysmem = get_system_memory();
48
+ MemoryRegion *sdram = g_new(MemoryRegion, 1);
49
50
- s = sa1110_init(sysmem, collie_binfo.ram_size, machine->cpu_type);
51
+ s = sa1110_init(machine->cpu_type);
52
+
53
+ memory_region_allocate_system_memory(sdram, NULL, "strongarm.sdram",
54
+ collie_binfo.ram_size);
55
+ memory_region_add_subregion(get_system_memory(), SA_SDCS0, sdram);
56
57
dinfo = drive_get(IF_PFLASH, 0, 0);
58
pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000,
59
diff --git a/hw/arm/strongarm.c b/hw/arm/strongarm.c
60
index XXXXXXX..XXXXXXX 100644
61
--- a/hw/arm/strongarm.c
62
+++ b/hw/arm/strongarm.c
63
@@ -XXX,XX +XXX,XX @@ static const TypeInfo strongarm_ssp_info = {
64
};
65
66
/* Main CPU functions */
67
-StrongARMState *sa1110_init(MemoryRegion *sysmem,
68
- unsigned int sdram_size, const char *cpu_type)
69
+StrongARMState *sa1110_init(const char *cpu_type)
70
{
71
StrongARMState *s;
72
int i;
73
@@ -XXX,XX +XXX,XX @@ StrongARMState *sa1110_init(MemoryRegion *sysmem,
74
75
s->cpu = ARM_CPU(cpu_create(cpu_type));
76
77
- memory_region_allocate_system_memory(&s->sdram, NULL, "strongarm.sdram",
78
- sdram_size);
79
- memory_region_add_subregion(sysmem, SA_SDCS0, &s->sdram);
80
-
81
s->pic = sysbus_create_varargs("strongarm_pic", 0x90050000,
82
qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ),
83
qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ),
84
--
46
--
85
2.20.1
47
2.20.1
86
48
87
49
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Alexander Graf <agraf@csgraf.de>
2
2
3
The 32-bit product should be sign-extended, not zero-extended.
3
In macOS 11, QEMU only gets access to Hypervisor.framework if it has the
4
respective entitlement. Add an entitlement template and automatically self
5
sign and apply the entitlement in the build.
4
6
5
Fixes: ea96b374641b
7
Signed-off-by: Alexander Graf <agraf@csgraf.de>
6
Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com>
8
Reviewed-by: Roman Bolshakov <r.bolshakov@yadro.com>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Tested-by: Roman Bolshakov <r.bolshakov@yadro.com>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com>
10
Message-id: 20190912183058.17947-1-richard.henderson@linaro.org
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
11
---
13
target/arm/translate.c | 4 +++-
12
meson.build | 29 +++++++++++++++++++++++++----
14
1 file changed, 3 insertions(+), 1 deletion(-)
13
accel/hvf/entitlements.plist | 8 ++++++++
14
scripts/entitlement.sh | 13 +++++++++++++
15
3 files changed, 46 insertions(+), 4 deletions(-)
16
create mode 100644 accel/hvf/entitlements.plist
17
create mode 100755 scripts/entitlement.sh
15
18
16
diff --git a/target/arm/translate.c b/target/arm/translate.c
19
diff --git a/meson.build b/meson.build
17
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/translate.c
21
--- a/meson.build
19
+++ b/target/arm/translate.c
22
+++ b/meson.build
20
@@ -XXX,XX +XXX,XX @@ static bool op_smlaxxx(DisasContext *s, arg_rrrr *a,
23
@@ -XXX,XX +XXX,XX @@ foreach target : target_dirs
21
case 2:
24
}]
22
tl = load_reg(s, a->ra);
25
endif
23
th = load_reg(s, a->rd);
26
foreach exe: execs
24
- t1 = tcg_const_i32(0);
27
- emulators += {exe['name']:
25
+ /* Sign-extend the 32-bit product to 64 bits. */
28
- executable(exe['name'], exe['sources'],
26
+ t1 = tcg_temp_new_i32();
29
- install: true,
27
+ tcg_gen_sari_i32(t1, t0, 31);
30
+ exe_name = exe['name']
28
tcg_gen_add2_i32(tl, th, tl, th, t0, t1);
31
+ exe_sign = 'CONFIG_HVF' in config_target
29
tcg_temp_free_i32(t0);
32
+ if exe_sign
30
tcg_temp_free_i32(t1);
33
+ exe_name += '-unsigned'
34
+ endif
35
+
36
+ emulator = executable(exe_name, exe['sources'],
37
+ install: not exe_sign,
38
c_args: c_args,
39
dependencies: arch_deps + deps + exe['dependencies'],
40
objects: lib.extract_all_objects(recursive: true),
41
@@ -XXX,XX +XXX,XX @@ foreach target : target_dirs
42
link_depends: [block_syms, qemu_syms] + exe.get('link_depends', []),
43
link_args: link_args,
44
gui_app: exe['gui'])
45
- }
46
+
47
+ if exe_sign
48
+ emulators += {exe['name'] : custom_target(exe['name'],
49
+ install: true,
50
+ install_dir: get_option('bindir'),
51
+ depends: emulator,
52
+ output: exe['name'],
53
+ command: [
54
+ meson.current_source_dir() / 'scripts/entitlement.sh',
55
+ meson.current_build_dir() / exe_name,
56
+ meson.current_build_dir() / exe['name'],
57
+ meson.current_source_dir() / 'accel/hvf/entitlements.plist'
58
+ ])
59
+ }
60
+ else
61
+ emulators += {exe['name']: emulator}
62
+ endif
63
64
if 'CONFIG_TRACE_SYSTEMTAP' in config_host
65
foreach stp: [
66
diff --git a/accel/hvf/entitlements.plist b/accel/hvf/entitlements.plist
67
new file mode 100644
68
index XXXXXXX..XXXXXXX
69
--- /dev/null
70
+++ b/accel/hvf/entitlements.plist
71
@@ -XXX,XX +XXX,XX @@
72
+<?xml version="1.0" encoding="UTF-8"?>
73
+<!DOCTYPE plist PUBLIC "-//Apple//DTD PLIST 1.0//EN" "http://www.apple.com/DTDs/PropertyList-1.0.dtd">
74
+<plist version="1.0">
75
+<dict>
76
+ <key>com.apple.security.hypervisor</key>
77
+ <true/>
78
+</dict>
79
+</plist>
80
diff --git a/scripts/entitlement.sh b/scripts/entitlement.sh
81
new file mode 100755
82
index XXXXXXX..XXXXXXX
83
--- /dev/null
84
+++ b/scripts/entitlement.sh
85
@@ -XXX,XX +XXX,XX @@
86
+#!/bin/sh -e
87
+#
88
+# Helper script for the build process to apply entitlements
89
+
90
+SRC="$1"
91
+DST="$2"
92
+ENTITLEMENT="$3"
93
+
94
+trap 'rm "$DST.tmp"' exit
95
+cp -af "$SRC" "$DST.tmp"
96
+codesign --entitlements "$ENTITLEMENT" --force -s - "$DST.tmp"
97
+mv "$DST.tmp" "$DST"
98
+trap '' exit
31
--
99
--
32
2.20.1
100
2.20.1
33
101
34
102
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Mihai Carabas <mihai.carabas@oracle.com>
2
2
3
Continue setting, but not relying upon, env->hflags.
3
To ease the PCI device addition in next patches, split the code as follows:
4
4
- generic code (read/write/setup) is being kept in pvpanic.c
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
- ISA dependent code moved to pvpanic-isa.c
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
7
Message-id: 20191018174431.1784-19-richard.henderson@linaro.org
7
Also, rename:
8
- ISA_PVPANIC_DEVICE -> PVPANIC_ISA_DEVICE.
9
- TYPE_PVPANIC -> TYPE_PVPANIC_ISA.
10
- MemoryRegion io -> mr.
11
- pvpanic_ioport_* in pvpanic_*.
12
13
Update the build system with the new files and config structure.
14
15
Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com>
16
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
18
---
10
target/arm/op_helper.c | 3 +++
19
include/hw/misc/pvpanic.h | 23 +++++++++-
11
1 file changed, 3 insertions(+)
20
hw/misc/pvpanic-isa.c | 94 +++++++++++++++++++++++++++++++++++++++
12
21
hw/misc/pvpanic.c | 85 +++--------------------------------
13
diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c
22
hw/i386/Kconfig | 2 +-
14
index XXXXXXX..XXXXXXX 100644
23
hw/misc/Kconfig | 6 ++-
15
--- a/target/arm/op_helper.c
24
hw/misc/meson.build | 3 +-
16
+++ b/target/arm/op_helper.c
25
tests/qtest/meson.build | 2 +-
17
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(usat16)(CPUARMState *env, uint32_t x, uint32_t shift)
26
7 files changed, 130 insertions(+), 85 deletions(-)
18
void HELPER(setend)(CPUARMState *env)
27
create mode 100644 hw/misc/pvpanic-isa.c
19
{
28
20
env->uncached_cpsr ^= CPSR_E;
29
diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h
21
+ arm_rebuild_hflags(env);
30
index XXXXXXX..XXXXXXX 100644
31
--- a/include/hw/misc/pvpanic.h
32
+++ b/include/hw/misc/pvpanic.h
33
@@ -XXX,XX +XXX,XX @@
34
35
#include "qom/object.h"
36
37
-#define TYPE_PVPANIC "pvpanic"
38
+#define TYPE_PVPANIC_ISA_DEVICE "pvpanic"
39
40
#define PVPANIC_IOPORT_PROP "ioport"
41
42
+/* The bit of supported pv event, TODO: include uapi header and remove this */
43
+#define PVPANIC_F_PANICKED 0
44
+#define PVPANIC_F_CRASHLOADED 1
45
+
46
+/* The pv event value */
47
+#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED)
48
+#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED)
49
+
50
+/*
51
+ * PVPanicState for any device type
52
+ */
53
+typedef struct PVPanicState PVPanicState;
54
+struct PVPanicState {
55
+ MemoryRegion mr;
56
+ uint8_t events;
57
+};
58
+
59
+void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size);
60
+
61
static inline uint16_t pvpanic_port(void)
62
{
63
- Object *o = object_resolve_path_type("", TYPE_PVPANIC, NULL);
64
+ Object *o = object_resolve_path_type("", TYPE_PVPANIC_ISA_DEVICE, NULL);
65
if (!o) {
66
return 0;
67
}
68
diff --git a/hw/misc/pvpanic-isa.c b/hw/misc/pvpanic-isa.c
69
new file mode 100644
70
index XXXXXXX..XXXXXXX
71
--- /dev/null
72
+++ b/hw/misc/pvpanic-isa.c
73
@@ -XXX,XX +XXX,XX @@
74
+/*
75
+ * QEMU simulated pvpanic device.
76
+ *
77
+ * Copyright Fujitsu, Corp. 2013
78
+ *
79
+ * Authors:
80
+ * Wen Congyang <wency@cn.fujitsu.com>
81
+ * Hu Tao <hutao@cn.fujitsu.com>
82
+ *
83
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
84
+ * See the COPYING file in the top-level directory.
85
+ *
86
+ */
87
+
88
+#include "qemu/osdep.h"
89
+#include "qemu/log.h"
90
+#include "qemu/module.h"
91
+#include "sysemu/runstate.h"
92
+
93
+#include "hw/nvram/fw_cfg.h"
94
+#include "hw/qdev-properties.h"
95
+#include "hw/misc/pvpanic.h"
96
+#include "qom/object.h"
97
+#include "hw/isa/isa.h"
98
+
99
+OBJECT_DECLARE_SIMPLE_TYPE(PVPanicISAState, PVPANIC_ISA_DEVICE)
100
+
101
+/*
102
+ * PVPanicISAState for ISA device and
103
+ * use ioport.
104
+ */
105
+struct PVPanicISAState {
106
+ ISADevice parent_obj;
107
+
108
+ uint16_t ioport;
109
+ PVPanicState pvpanic;
110
+};
111
+
112
+static void pvpanic_isa_initfn(Object *obj)
113
+{
114
+ PVPanicISAState *s = PVPANIC_ISA_DEVICE(obj);
115
+
116
+ pvpanic_setup_io(&s->pvpanic, DEVICE(s), 1);
117
+}
118
+
119
+static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp)
120
+{
121
+ ISADevice *d = ISA_DEVICE(dev);
122
+ PVPanicISAState *s = PVPANIC_ISA_DEVICE(dev);
123
+ PVPanicState *ps = &s->pvpanic;
124
+ FWCfgState *fw_cfg = fw_cfg_find();
125
+ uint16_t *pvpanic_port;
126
+
127
+ if (!fw_cfg) {
128
+ return;
129
+ }
130
+
131
+ pvpanic_port = g_malloc(sizeof(*pvpanic_port));
132
+ *pvpanic_port = cpu_to_le16(s->ioport);
133
+ fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port,
134
+ sizeof(*pvpanic_port));
135
+
136
+ isa_register_ioport(d, &ps->mr, s->ioport);
137
+}
138
+
139
+static Property pvpanic_isa_properties[] = {
140
+ DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicISAState, ioport, 0x505),
141
+ DEFINE_PROP_UINT8("events", PVPanicISAState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED),
142
+ DEFINE_PROP_END_OF_LIST(),
143
+};
144
+
145
+static void pvpanic_isa_class_init(ObjectClass *klass, void *data)
146
+{
147
+ DeviceClass *dc = DEVICE_CLASS(klass);
148
+
149
+ dc->realize = pvpanic_isa_realizefn;
150
+ device_class_set_props(dc, pvpanic_isa_properties);
151
+ set_bit(DEVICE_CATEGORY_MISC, dc->categories);
152
+}
153
+
154
+static TypeInfo pvpanic_isa_info = {
155
+ .name = TYPE_PVPANIC_ISA_DEVICE,
156
+ .parent = TYPE_ISA_DEVICE,
157
+ .instance_size = sizeof(PVPanicISAState),
158
+ .instance_init = pvpanic_isa_initfn,
159
+ .class_init = pvpanic_isa_class_init,
160
+};
161
+
162
+static void pvpanic_register_types(void)
163
+{
164
+ type_register_static(&pvpanic_isa_info);
165
+}
166
+
167
+type_init(pvpanic_register_types)
168
diff --git a/hw/misc/pvpanic.c b/hw/misc/pvpanic.c
169
index XXXXXXX..XXXXXXX 100644
170
--- a/hw/misc/pvpanic.c
171
+++ b/hw/misc/pvpanic.c
172
@@ -XXX,XX +XXX,XX @@
173
#include "hw/misc/pvpanic.h"
174
#include "qom/object.h"
175
176
-/* The bit of supported pv event, TODO: include uapi header and remove this */
177
-#define PVPANIC_F_PANICKED 0
178
-#define PVPANIC_F_CRASHLOADED 1
179
-
180
-/* The pv event value */
181
-#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED)
182
-#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED)
183
-
184
-typedef struct PVPanicState PVPanicState;
185
-DECLARE_INSTANCE_CHECKER(PVPanicState, ISA_PVPANIC_DEVICE,
186
- TYPE_PVPANIC)
187
-
188
static void handle_event(int event)
189
{
190
static bool logged;
191
@@ -XXX,XX +XXX,XX @@ static void handle_event(int event)
192
}
22
}
193
}
23
194
24
/* Function checks whether WFx (WFI/WFE) instructions are set up to be trapped.
195
-#include "hw/isa/isa.h"
25
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(cpsr_read)(CPUARMState *env)
196
-
26
void HELPER(cpsr_write)(CPUARMState *env, uint32_t val, uint32_t mask)
197
-struct PVPanicState {
27
{
198
- ISADevice parent_obj;
28
cpsr_write(env, val, mask, CPSRWriteByInstr);
199
-
29
+ /* TODO: Not all cpsr bits are relevant to hflags. */
200
- MemoryRegion io;
30
+ arm_rebuild_hflags(env);
201
- uint16_t ioport;
202
- uint8_t events;
203
-};
204
-
205
/* return supported events on read */
206
-static uint64_t pvpanic_ioport_read(void *opaque, hwaddr addr, unsigned size)
207
+static uint64_t pvpanic_read(void *opaque, hwaddr addr, unsigned size)
208
{
209
PVPanicState *pvp = opaque;
210
return pvp->events;
31
}
211
}
32
212
33
/* Write the CPSR for a 32-bit exception return */
213
-static void pvpanic_ioport_write(void *opaque, hwaddr addr, uint64_t val,
214
+static void pvpanic_write(void *opaque, hwaddr addr, uint64_t val,
215
unsigned size)
216
{
217
handle_event(val);
218
}
219
220
static const MemoryRegionOps pvpanic_ops = {
221
- .read = pvpanic_ioport_read,
222
- .write = pvpanic_ioport_write,
223
+ .read = pvpanic_read,
224
+ .write = pvpanic_write,
225
.impl = {
226
.min_access_size = 1,
227
.max_access_size = 1,
228
},
229
};
230
231
-static void pvpanic_isa_initfn(Object *obj)
232
+void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size)
233
{
234
- PVPanicState *s = ISA_PVPANIC_DEVICE(obj);
235
-
236
- memory_region_init_io(&s->io, OBJECT(s), &pvpanic_ops, s, "pvpanic", 1);
237
+ memory_region_init_io(&s->mr, OBJECT(dev), &pvpanic_ops, s, "pvpanic", size);
238
}
239
-
240
-static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp)
241
-{
242
- ISADevice *d = ISA_DEVICE(dev);
243
- PVPanicState *s = ISA_PVPANIC_DEVICE(dev);
244
- FWCfgState *fw_cfg = fw_cfg_find();
245
- uint16_t *pvpanic_port;
246
-
247
- if (!fw_cfg) {
248
- return;
249
- }
250
-
251
- pvpanic_port = g_malloc(sizeof(*pvpanic_port));
252
- *pvpanic_port = cpu_to_le16(s->ioport);
253
- fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port,
254
- sizeof(*pvpanic_port));
255
-
256
- isa_register_ioport(d, &s->io, s->ioport);
257
-}
258
-
259
-static Property pvpanic_isa_properties[] = {
260
- DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicState, ioport, 0x505),
261
- DEFINE_PROP_UINT8("events", PVPanicState, events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED),
262
- DEFINE_PROP_END_OF_LIST(),
263
-};
264
-
265
-static void pvpanic_isa_class_init(ObjectClass *klass, void *data)
266
-{
267
- DeviceClass *dc = DEVICE_CLASS(klass);
268
-
269
- dc->realize = pvpanic_isa_realizefn;
270
- device_class_set_props(dc, pvpanic_isa_properties);
271
- set_bit(DEVICE_CATEGORY_MISC, dc->categories);
272
-}
273
-
274
-static TypeInfo pvpanic_isa_info = {
275
- .name = TYPE_PVPANIC,
276
- .parent = TYPE_ISA_DEVICE,
277
- .instance_size = sizeof(PVPanicState),
278
- .instance_init = pvpanic_isa_initfn,
279
- .class_init = pvpanic_isa_class_init,
280
-};
281
-
282
-static void pvpanic_register_types(void)
283
-{
284
- type_register_static(&pvpanic_isa_info);
285
-}
286
-
287
-type_init(pvpanic_register_types)
288
diff --git a/hw/i386/Kconfig b/hw/i386/Kconfig
289
index XXXXXXX..XXXXXXX 100644
290
--- a/hw/i386/Kconfig
291
+++ b/hw/i386/Kconfig
292
@@ -XXX,XX +XXX,XX @@ config PC
293
imply ISA_DEBUG
294
imply PARALLEL
295
imply PCI_DEVICES
296
- imply PVPANIC
297
+ imply PVPANIC_ISA
298
imply QXL
299
imply SEV
300
imply SGA
301
diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig
302
index XXXXXXX..XXXXXXX 100644
303
--- a/hw/misc/Kconfig
304
+++ b/hw/misc/Kconfig
305
@@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSCTL
306
config IOTKIT_SYSINFO
307
bool
308
309
-config PVPANIC
310
+config PVPANIC_COMMON
311
+ bool
312
+
313
+config PVPANIC_ISA
314
bool
315
depends on ISA_BUS
316
+ select PVPANIC_COMMON
317
318
config AUX
319
bool
320
diff --git a/hw/misc/meson.build b/hw/misc/meson.build
321
index XXXXXXX..XXXXXXX 100644
322
--- a/hw/misc/meson.build
323
+++ b/hw/misc/meson.build
324
@@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_EMC141X', if_true: files('emc141x.c'))
325
softmmu_ss.add(when: 'CONFIG_UNIMP', if_true: files('unimp.c'))
326
softmmu_ss.add(when: 'CONFIG_EMPTY_SLOT', if_true: files('empty_slot.c'))
327
softmmu_ss.add(when: 'CONFIG_LED', if_true: files('led.c'))
328
+softmmu_ss.add(when: 'CONFIG_PVPANIC_COMMON', if_true: files('pvpanic.c'))
329
330
# ARM devices
331
softmmu_ss.add(when: 'CONFIG_PL310', if_true: files('arm_l2x0.c'))
332
@@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSINFO', if_true: files('iotkit-sysinfo.c')
333
softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c'))
334
softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c'))
335
336
-softmmu_ss.add(when: 'CONFIG_PVPANIC', if_true: files('pvpanic.c'))
337
+softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c'))
338
softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c'))
339
softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c'))
340
softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c'))
341
diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build
342
index XXXXXXX..XXXXXXX 100644
343
--- a/tests/qtest/meson.build
344
+++ b/tests/qtest/meson.build
345
@@ -XXX,XX +XXX,XX @@ qtests_i386 = \
346
(config_host.has_key('CONFIG_LINUX') and \
347
config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \
348
(config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \
349
- (config_all_devices.has_key('CONFIG_PVPANIC') ? ['pvpanic-test'] : []) + \
350
+ (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \
351
(config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \
352
(config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \
353
(config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \
34
--
354
--
35
2.20.1
355
2.20.1
36
356
37
357
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Mihai Carabas <mihai.carabas@oracle.com>
2
2
3
The Linux kernel access few S3C-specific registers [1] to set some
3
Add PCI interface support for PVPANIC device. Create a new file pvpanic-pci.c
4
clock. We don't care about this part for device emulation [2]. Add
4
where the PCI specific routines reside and update the build system with the new
5
a dummy device to properly ignore these accesses, so we can focus
5
files and config structure.
6
on the important registers missing.
7
6
8
[1] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c-regs.h?h=cc014f3
7
Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com>
9
[2] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c.c?h=v5.3#n263
8
Reviewed-by: Gerd Hoffmann <kraxel@redhat.com>
10
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
10
Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com>
12
Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org>
13
Message-id: 20191005154748.21718-4-f4bug@amsat.org
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
---
12
---
16
include/hw/sd/sdhci.h | 2 ++
13
docs/specs/pci-ids.txt | 1 +
17
hw/sd/sdhci.c | 65 +++++++++++++++++++++++++++++++++++++++++++
14
include/hw/misc/pvpanic.h | 1 +
18
2 files changed, 67 insertions(+)
15
include/hw/pci/pci.h | 1 +
16
hw/misc/pvpanic-pci.c | 94 +++++++++++++++++++++++++++++++++++++++
17
hw/misc/Kconfig | 6 +++
18
hw/misc/meson.build | 1 +
19
6 files changed, 104 insertions(+)
20
create mode 100644 hw/misc/pvpanic-pci.c
19
21
20
diff --git a/include/hw/sd/sdhci.h b/include/hw/sd/sdhci.h
22
diff --git a/docs/specs/pci-ids.txt b/docs/specs/pci-ids.txt
21
index XXXXXXX..XXXXXXX 100644
23
index XXXXXXX..XXXXXXX 100644
22
--- a/include/hw/sd/sdhci.h
24
--- a/docs/specs/pci-ids.txt
23
+++ b/include/hw/sd/sdhci.h
25
+++ b/docs/specs/pci-ids.txt
24
@@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState {
26
@@ -XXX,XX +XXX,XX @@ PCI devices (other than virtio):
25
27
1b36:000d PCI xhci usb host adapter
26
#define TYPE_IMX_USDHC "imx-usdhc"
28
1b36:000f mdpy (mdev sample device), linux/samples/vfio-mdev/mdpy.c
27
29
1b36:0010 PCIe NVMe device (-device nvme)
28
+#define TYPE_S3C_SDHCI "s3c-sdhci"
30
+1b36:0011 PCI PVPanic device (-device pvpanic-pci)
31
32
All these devices are documented in docs/specs.
33
34
diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h
35
index XXXXXXX..XXXXXXX 100644
36
--- a/include/hw/misc/pvpanic.h
37
+++ b/include/hw/misc/pvpanic.h
38
@@ -XXX,XX +XXX,XX @@
39
#include "qom/object.h"
40
41
#define TYPE_PVPANIC_ISA_DEVICE "pvpanic"
42
+#define TYPE_PVPANIC_PCI_DEVICE "pvpanic-pci"
43
44
#define PVPANIC_IOPORT_PROP "ioport"
45
46
diff --git a/include/hw/pci/pci.h b/include/hw/pci/pci.h
47
index XXXXXXX..XXXXXXX 100644
48
--- a/include/hw/pci/pci.h
49
+++ b/include/hw/pci/pci.h
50
@@ -XXX,XX +XXX,XX @@ extern bool pci_available;
51
#define PCI_DEVICE_ID_REDHAT_PCIE_BRIDGE 0x000e
52
#define PCI_DEVICE_ID_REDHAT_MDPY 0x000f
53
#define PCI_DEVICE_ID_REDHAT_NVME 0x0010
54
+#define PCI_DEVICE_ID_REDHAT_PVPANIC 0x0011
55
#define PCI_DEVICE_ID_REDHAT_QXL 0x0100
56
57
#define FMT_PCIBUS PRIx64
58
diff --git a/hw/misc/pvpanic-pci.c b/hw/misc/pvpanic-pci.c
59
new file mode 100644
60
index XXXXXXX..XXXXXXX
61
--- /dev/null
62
+++ b/hw/misc/pvpanic-pci.c
63
@@ -XXX,XX +XXX,XX @@
64
+/*
65
+ * QEMU simulated PCI pvpanic device.
66
+ *
67
+ * Copyright (C) 2020 Oracle
68
+ *
69
+ * Authors:
70
+ * Mihai Carabas <mihai.carabas@oracle.com>
71
+ *
72
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
73
+ * See the COPYING file in the top-level directory.
74
+ *
75
+ */
29
+
76
+
30
#endif /* SDHCI_H */
77
+#include "qemu/osdep.h"
31
diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c
78
+#include "qemu/log.h"
32
index XXXXXXX..XXXXXXX 100644
79
+#include "qemu/module.h"
33
--- a/hw/sd/sdhci.c
80
+#include "sysemu/runstate.h"
34
+++ b/hw/sd/sdhci.c
35
@@ -XXX,XX +XXX,XX @@ static const TypeInfo imx_usdhc_info = {
36
.instance_init = imx_usdhc_init,
37
};
38
39
+/* --- qdev Samsung s3c --- */
40
+
81
+
41
+#define S3C_SDHCI_CONTROL2 0x80
82
+#include "hw/nvram/fw_cfg.h"
42
+#define S3C_SDHCI_CONTROL3 0x84
83
+#include "hw/qdev-properties.h"
43
+#define S3C_SDHCI_CONTROL4 0x8c
84
+#include "migration/vmstate.h"
85
+#include "hw/misc/pvpanic.h"
86
+#include "qom/object.h"
87
+#include "hw/pci/pci.h"
44
+
88
+
45
+static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
89
+OBJECT_DECLARE_SIMPLE_TYPE(PVPanicPCIState, PVPANIC_PCI_DEVICE)
90
+
91
+/*
92
+ * PVPanicPCIState for PCI device
93
+ */
94
+typedef struct PVPanicPCIState {
95
+ PCIDevice dev;
96
+ PVPanicState pvpanic;
97
+} PVPanicPCIState;
98
+
99
+static const VMStateDescription vmstate_pvpanic_pci = {
100
+ .name = "pvpanic-pci",
101
+ .version_id = 1,
102
+ .minimum_version_id = 1,
103
+ .fields = (VMStateField[]) {
104
+ VMSTATE_PCI_DEVICE(dev, PVPanicPCIState),
105
+ VMSTATE_END_OF_LIST()
106
+ }
107
+};
108
+
109
+static void pvpanic_pci_realizefn(PCIDevice *dev, Error **errp)
46
+{
110
+{
47
+ uint64_t ret;
111
+ PVPanicPCIState *s = PVPANIC_PCI_DEVICE(dev);
112
+ PVPanicState *ps = &s->pvpanic;
48
+
113
+
49
+ switch (offset) {
114
+ pvpanic_setup_io(&s->pvpanic, DEVICE(s), 2);
50
+ case S3C_SDHCI_CONTROL2:
51
+ case S3C_SDHCI_CONTROL3:
52
+ case S3C_SDHCI_CONTROL4:
53
+ /* ignore */
54
+ ret = 0;
55
+ break;
56
+ default:
57
+ ret = sdhci_read(opaque, offset, size);
58
+ break;
59
+ }
60
+
115
+
61
+ return ret;
116
+ pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &ps->mr);
62
+}
117
+}
63
+
118
+
64
+static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
119
+static Property pvpanic_pci_properties[] = {
65
+ unsigned size)
120
+ DEFINE_PROP_UINT8("events", PVPanicPCIState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED),
121
+ DEFINE_PROP_END_OF_LIST(),
122
+};
123
+
124
+static void pvpanic_pci_class_init(ObjectClass *klass, void *data)
66
+{
125
+{
67
+ switch (offset) {
126
+ DeviceClass *dc = DEVICE_CLASS(klass);
68
+ case S3C_SDHCI_CONTROL2:
127
+ PCIDeviceClass *pc = PCI_DEVICE_CLASS(klass);
69
+ case S3C_SDHCI_CONTROL3:
128
+
70
+ case S3C_SDHCI_CONTROL4:
129
+ device_class_set_props(dc, pvpanic_pci_properties);
71
+ /* ignore */
130
+
72
+ break;
131
+ pc->realize = pvpanic_pci_realizefn;
73
+ default:
132
+ pc->vendor_id = PCI_VENDOR_ID_REDHAT;
74
+ sdhci_write(opaque, offset, val, size);
133
+ pc->device_id = PCI_DEVICE_ID_REDHAT_PVPANIC;
75
+ break;
134
+ pc->revision = 1;
76
+ }
135
+ pc->class_id = PCI_CLASS_SYSTEM_OTHER;
136
+ dc->vmsd = &vmstate_pvpanic_pci;
137
+
138
+ set_bit(DEVICE_CATEGORY_MISC, dc->categories);
77
+}
139
+}
78
+
140
+
79
+static const MemoryRegionOps sdhci_s3c_mmio_ops = {
141
+static TypeInfo pvpanic_pci_info = {
80
+ .read = sdhci_s3c_read,
142
+ .name = TYPE_PVPANIC_PCI_DEVICE,
81
+ .write = sdhci_s3c_write,
143
+ .parent = TYPE_PCI_DEVICE,
82
+ .valid = {
144
+ .instance_size = sizeof(PVPanicPCIState),
83
+ .min_access_size = 1,
145
+ .class_init = pvpanic_pci_class_init,
84
+ .max_access_size = 4,
146
+ .interfaces = (InterfaceInfo[]) {
85
+ .unaligned = false
147
+ { INTERFACE_CONVENTIONAL_PCI_DEVICE },
86
+ },
148
+ { }
87
+ .endianness = DEVICE_LITTLE_ENDIAN,
149
+ }
88
+};
150
+};
89
+
151
+
90
+static void sdhci_s3c_init(Object *obj)
152
+static void pvpanic_register_types(void)
91
+{
153
+{
92
+ SDHCIState *s = SYSBUS_SDHCI(obj);
154
+ type_register_static(&pvpanic_pci_info);
93
+
94
+ s->io_ops = &sdhci_s3c_mmio_ops;
95
+}
155
+}
96
+
156
+
97
+static const TypeInfo sdhci_s3c_info = {
157
+type_init(pvpanic_register_types);
98
+ .name = TYPE_S3C_SDHCI ,
158
diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig
99
+ .parent = TYPE_SYSBUS_SDHCI,
159
index XXXXXXX..XXXXXXX 100644
100
+ .instance_init = sdhci_s3c_init,
160
--- a/hw/misc/Kconfig
101
+};
161
+++ b/hw/misc/Kconfig
162
@@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSINFO
163
config PVPANIC_COMMON
164
bool
165
166
+config PVPANIC_PCI
167
+ bool
168
+ default y if PCI_DEVICES
169
+ depends on PCI
170
+ select PVPANIC_COMMON
102
+
171
+
103
static void sdhci_register_types(void)
172
config PVPANIC_ISA
104
{
173
bool
105
type_register_static(&sdhci_sysbus_info);
174
depends on ISA_BUS
106
type_register_static(&sdhci_bus_info);
175
diff --git a/hw/misc/meson.build b/hw/misc/meson.build
107
type_register_static(&imx_usdhc_info);
176
index XXXXXXX..XXXXXXX 100644
108
+ type_register_static(&sdhci_s3c_info);
177
--- a/hw/misc/meson.build
109
}
178
+++ b/hw/misc/meson.build
110
179
@@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c'))
111
type_init(sdhci_register_types)
180
softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c'))
181
182
softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c'))
183
+softmmu_ss.add(when: 'CONFIG_PVPANIC_PCI', if_true: files('pvpanic-pci.c'))
184
softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c'))
185
softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c'))
186
softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c'))
112
--
187
--
113
2.20.1
188
2.20.1
114
189
115
190
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Mihai Carabas <mihai.carabas@oracle.com>
2
2
3
Continue setting, but not relying upon, env->hflags.
3
Add pvpanic PCI device support details in docs/specs/pvpanic.txt.
4
4
5
Suggested-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191018174431.1784-22-richard.henderson@linaro.org
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
8
---
11
hw/intc/armv7m_nvic.c | 22 +++++++++++++---------
9
docs/specs/pvpanic.txt | 13 ++++++++++++-
12
1 file changed, 13 insertions(+), 9 deletions(-)
10
1 file changed, 12 insertions(+), 1 deletion(-)
13
11
14
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
12
diff --git a/docs/specs/pvpanic.txt b/docs/specs/pvpanic.txt
15
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/intc/armv7m_nvic.c
14
--- a/docs/specs/pvpanic.txt
17
+++ b/hw/intc/armv7m_nvic.c
15
+++ b/docs/specs/pvpanic.txt
18
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
16
@@ -XXX,XX +XXX,XX @@
19
}
17
PVPANIC DEVICE
20
}
18
==============
21
nvic_irq_update(s);
19
22
- return MEMTX_OK;
20
-pvpanic device is a simulated ISA device, through which a guest panic
23
+ goto exit_ok;
21
+pvpanic device is a simulated device, through which a guest panic
24
case 0x200 ... 0x23f: /* NVIC Set pend */
22
event is sent to qemu, and a QMP event is generated. This allows
25
/* the special logic in armv7m_nvic_set_pending()
23
management apps (e.g. libvirt) to be notified and respond to the event.
26
* is not needed since IRQs are never escalated
24
27
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
25
@@ -XXX,XX +XXX,XX @@ The management app has the option of waiting for GUEST_PANICKED events,
28
}
26
and/or polling for guest-panicked RunState, to learn when the pvpanic
29
}
27
device has fired a panic event.
30
nvic_irq_update(s);
28
31
- return MEMTX_OK;
29
+The pvpanic device can be implemented as an ISA device (using IOPORT) or as a
32
+ goto exit_ok;
30
+PCI device.
33
case 0x300 ... 0x33f: /* NVIC Active */
34
- return MEMTX_OK; /* R/O */
35
+ goto exit_ok; /* R/O */
36
case 0x400 ... 0x5ef: /* NVIC Priority */
37
startvec = (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */
38
39
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
40
}
41
}
42
nvic_irq_update(s);
43
- return MEMTX_OK;
44
+ goto exit_ok;
45
case 0xd18 ... 0xd1b: /* System Handler Priority (SHPR1) */
46
if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) {
47
- return MEMTX_OK;
48
+ goto exit_ok;
49
}
50
/* fall through */
51
case 0xd1c ... 0xd23: /* System Handler Priority (SHPR2, SHPR3) */
52
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
53
set_prio(s, hdlidx, sbank, newprio);
54
}
55
nvic_irq_update(s);
56
- return MEMTX_OK;
57
+ goto exit_ok;
58
case 0xd28 ... 0xd2b: /* Configurable Fault Status (CFSR) */
59
if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) {
60
- return MEMTX_OK;
61
+ goto exit_ok;
62
}
63
/* All bits are W1C, so construct 32 bit value with 0s in
64
* the parts not written by the access size
65
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
66
*/
67
s->cpu->env.v7m.cfsr[M_REG_NS] &= ~(value & R_V7M_CFSR_BFSR_MASK);
68
}
69
- return MEMTX_OK;
70
+ goto exit_ok;
71
}
72
if (size == 4) {
73
nvic_writel(s, offset, value, attrs);
74
- return MEMTX_OK;
75
+ goto exit_ok;
76
}
77
qemu_log_mask(LOG_GUEST_ERROR,
78
"NVIC: Bad write of size %d at offset 0x%x\n", size, offset);
79
/* This is UNPREDICTABLE; treat as RAZ/WI */
80
+
31
+
81
+ exit_ok:
32
ISA Interface
82
+ /* Ensure any changes made are reflected in the cached hflags. */
33
-------------
83
+ arm_rebuild_hflags(&s->cpu->env);
34
84
return MEMTX_OK;
35
@@ -XXX,XX +XXX,XX @@ bit 1: a guest panic has happened and will be handled by the guest;
85
}
36
the host should record it or report it, but should not affect
37
the execution of the guest.
38
39
+PCI Interface
40
+-------------
41
+
42
+The PCI interface is similar to the ISA interface except that it uses an MMIO
43
+address space provided by its BAR0, 1 byte long. Any machine with a PCI bus
44
+can enable a pvpanic device by adding '-device pvpanic-pci' to the command
45
+line.
46
+
47
ACPI Interface
48
--------------
86
49
87
--
50
--
88
2.20.1
51
2.20.1
89
52
90
53
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Mihai Carabas <mihai.carabas@oracle.com>
2
2
3
This functions are given the mode and el state of the cpu
3
Add a test case for pvpanic-pci device. The scenario is the same as pvpanic
4
and writes the computed value to env->hflags.
4
ISA device, but is using the PCI bus.
5
5
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Acked-by: Thomas Huth <thuth@redhat.com>
8
Message-id: 20191018174431.1784-16-richard.henderson@linaro.org
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
---
11
target/arm/helper.h | 4 ++++
12
tests/qtest/pvpanic-pci-test.c | 94 ++++++++++++++++++++++++++++++++++
12
target/arm/helper.c | 24 ++++++++++++++++++++++++
13
tests/qtest/meson.build | 1 +
13
2 files changed, 28 insertions(+)
14
2 files changed, 95 insertions(+)
15
create mode 100644 tests/qtest/pvpanic-pci-test.c
14
16
15
diff --git a/target/arm/helper.h b/target/arm/helper.h
17
diff --git a/tests/qtest/pvpanic-pci-test.c b/tests/qtest/pvpanic-pci-test.c
16
index XXXXXXX..XXXXXXX 100644
18
new file mode 100644
17
--- a/target/arm/helper.h
19
index XXXXXXX..XXXXXXX
18
+++ b/target/arm/helper.h
20
--- /dev/null
19
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(msr_banked, void, env, i32, i32, i32)
21
+++ b/tests/qtest/pvpanic-pci-test.c
20
DEF_HELPER_2(get_user_reg, i32, env, i32)
22
@@ -XXX,XX +XXX,XX @@
21
DEF_HELPER_3(set_user_reg, void, env, i32, i32)
23
+/*
22
24
+ * QTest testcase for PV Panic PCI device
23
+DEF_HELPER_FLAGS_2(rebuild_hflags_m32, TCG_CALL_NO_RWG, void, env, int)
25
+ *
24
+DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int)
26
+ * Copyright (C) 2020 Oracle
25
+DEF_HELPER_FLAGS_2(rebuild_hflags_a64, TCG_CALL_NO_RWG, void, env, int)
27
+ *
28
+ * Authors:
29
+ * Mihai Carabas <mihai.carabas@oracle.com>
30
+ *
31
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
32
+ * See the COPYING file in the top-level directory.
33
+ *
34
+ */
26
+
35
+
27
DEF_HELPER_1(vfp_get_fpscr, i32, env)
36
+#include "qemu/osdep.h"
28
DEF_HELPER_2(vfp_set_fpscr, void, env, i32)
37
+#include "libqos/libqtest.h"
29
38
+#include "qapi/qmp/qdict.h"
30
diff --git a/target/arm/helper.c b/target/arm/helper.c
39
+#include "libqos/pci.h"
31
index XXXXXXX..XXXXXXX 100644
40
+#include "libqos/pci-pc.h"
32
--- a/target/arm/helper.c
41
+#include "hw/pci/pci_regs.h"
33
+++ b/target/arm/helper.c
42
+
34
@@ -XXX,XX +XXX,XX @@ void arm_rebuild_hflags(CPUARMState *env)
43
+static void test_panic_nopause(void)
35
env->hflags = rebuild_hflags_internal(env);
36
}
37
38
+void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el)
39
+{
44
+{
40
+ int fp_el = fp_exception_el(env, el);
45
+ uint8_t val;
41
+ ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
46
+ QDict *response, *data;
47
+ QTestState *qts;
48
+ QPCIBus *pcibus;
49
+ QPCIDevice *dev;
50
+ QPCIBar bar;
42
+
51
+
43
+ env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx);
52
+ qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=none");
53
+ pcibus = qpci_new_pc(qts, NULL);
54
+ dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0));
55
+ qpci_device_enable(dev);
56
+ bar = qpci_iomap(dev, 0, NULL);
57
+
58
+ qpci_memread(dev, bar, 0, &val, sizeof(val));
59
+ g_assert_cmpuint(val, ==, 3);
60
+
61
+ val = 1;
62
+ qpci_memwrite(dev, bar, 0, &val, sizeof(val));
63
+
64
+ response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED");
65
+ g_assert(qdict_haskey(response, "data"));
66
+ data = qdict_get_qdict(response, "data");
67
+ g_assert(qdict_haskey(data, "action"));
68
+ g_assert_cmpstr(qdict_get_str(data, "action"), ==, "run");
69
+ qobject_unref(response);
70
+
71
+ qtest_quit(qts);
44
+}
72
+}
45
+
73
+
46
+void HELPER(rebuild_hflags_a32)(CPUARMState *env, int el)
74
+static void test_panic(void)
47
+{
75
+{
48
+ int fp_el = fp_exception_el(env, el);
76
+ uint8_t val;
49
+ ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
77
+ QDict *response, *data;
78
+ QTestState *qts;
79
+ QPCIBus *pcibus;
80
+ QPCIDevice *dev;
81
+ QPCIBar bar;
50
+
82
+
51
+ env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx);
83
+ qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=pause");
84
+ pcibus = qpci_new_pc(qts, NULL);
85
+ dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0));
86
+ qpci_device_enable(dev);
87
+ bar = qpci_iomap(dev, 0, NULL);
88
+
89
+ qpci_memread(dev, bar, 0, &val, sizeof(val));
90
+ g_assert_cmpuint(val, ==, 3);
91
+
92
+ val = 1;
93
+ qpci_memwrite(dev, bar, 0, &val, sizeof(val));
94
+
95
+ response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED");
96
+ g_assert(qdict_haskey(response, "data"));
97
+ data = qdict_get_qdict(response, "data");
98
+ g_assert(qdict_haskey(data, "action"));
99
+ g_assert_cmpstr(qdict_get_str(data, "action"), ==, "pause");
100
+ qobject_unref(response);
101
+
102
+ qtest_quit(qts);
52
+}
103
+}
53
+
104
+
54
+void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el)
105
+int main(int argc, char **argv)
55
+{
106
+{
56
+ int fp_el = fp_exception_el(env, el);
107
+ int ret;
57
+ ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
58
+
108
+
59
+ env->hflags = rebuild_hflags_a64(env, el, fp_el, mmu_idx);
109
+ g_test_init(&argc, &argv, NULL);
110
+ qtest_add_func("/pvpanic-pci/panic", test_panic);
111
+ qtest_add_func("/pvpanic-pci/panic-nopause", test_panic_nopause);
112
+
113
+ ret = g_test_run();
114
+
115
+ return ret;
60
+}
116
+}
61
+
117
diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build
62
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
118
index XXXXXXX..XXXXXXX 100644
63
target_ulong *cs_base, uint32_t *pflags)
119
--- a/tests/qtest/meson.build
64
{
120
+++ b/tests/qtest/meson.build
121
@@ -XXX,XX +XXX,XX @@ qtests_i386 = \
122
config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \
123
(config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \
124
(config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \
125
+ (config_all_devices.has_key('CONFIG_PVPANIC_PCI') ? ['pvpanic-pci-test'] : []) + \
126
(config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \
127
(config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \
128
(config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \
65
--
129
--
66
2.20.1
130
2.20.1
67
131
68
132
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
The ptimer API currently provides two methods for setting the period:
2
ptimer_set_period(), which takes a period in nanoseconds, and
3
ptimer_set_freq(), which takes a frequency in Hz. Neither of these
4
lines up nicely with the Clock API, because although both the Clock
5
and the ptimer track the frequency using a representation of whole
6
and fractional nanoseconds, conversion via either period-in-ns or
7
frequency-in-Hz will introduce a rounding error.
2
8
3
Avoid calling arm_current_el() twice.
9
Add a new function ptimer_set_period_from_clock() which takes the
10
Clock object directly to avoid the rounding issues. This includes a
11
facility for the user to specify that there is a frequency divider
12
between the Clock proper and the timer, as some timer devices like
13
the CMSDK APB dualtimer need this.
4
14
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
15
To avoid having to drag in clock.h from ptimer.h we add the Clock
6
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
16
type to typedefs.h.
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
17
8
Message-id: 20191018174431.1784-14-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Reviewed-by: Luc Michel <luc@lmichel.fr>
20
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
21
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
22
Message-id: 20210128114145.20536-2-peter.maydell@linaro.org
23
Message-id: 20210121190622.22000-2-peter.maydell@linaro.org
10
---
24
---
11
target/arm/internals.h | 9 +++++++++
25
include/hw/ptimer.h | 22 ++++++++++++++++++++++
12
target/arm/helper.c | 12 +++++++-----
26
include/qemu/typedefs.h | 1 +
13
2 files changed, 16 insertions(+), 5 deletions(-)
27
hw/core/ptimer.c | 34 ++++++++++++++++++++++++++++++++++
28
3 files changed, 57 insertions(+)
14
29
15
diff --git a/target/arm/internals.h b/target/arm/internals.h
30
diff --git a/include/hw/ptimer.h b/include/hw/ptimer.h
16
index XXXXXXX..XXXXXXX 100644
31
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/internals.h
32
--- a/include/hw/ptimer.h
18
+++ b/target/arm/internals.h
33
+++ b/include/hw/ptimer.h
19
@@ -XXX,XX +XXX,XX @@ void arm_cpu_update_virq(ARMCPU *cpu);
34
@@ -XXX,XX +XXX,XX @@ void ptimer_transaction_commit(ptimer_state *s);
20
*/
35
*/
21
void arm_cpu_update_vfiq(ARMCPU *cpu);
36
void ptimer_set_period(ptimer_state *s, int64_t period);
22
37
23
+/**
38
+/**
24
+ * arm_mmu_idx_el:
39
+ * ptimer_set_period_from_clock - Set counter increment from a Clock
25
+ * @env: The cpu environment
40
+ * @s: ptimer to configure
26
+ * @el: The EL to use.
41
+ * @clk: pointer to Clock object to take period from
42
+ * @divisor: value to scale the clock frequency down by
27
+ *
43
+ *
28
+ * Return the full ARMMMUIdx for the translation regime for EL.
44
+ * If the ptimer is being driven from a Clock, this is the preferred
45
+ * way to tell the ptimer about the period, because it avoids any
46
+ * possible rounding errors that might happen if the internal
47
+ * representation of the Clock period was converted to either a period
48
+ * in ns or a frequency in Hz.
49
+ *
50
+ * If the ptimer should run at the same frequency as the clock,
51
+ * pass 1 as the @divisor; if the ptimer should run at half the
52
+ * frequency, pass 2, and so on.
53
+ *
54
+ * This function will assert if it is called outside a
55
+ * ptimer_transaction_begin/commit block.
29
+ */
56
+ */
30
+ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el);
57
+void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clock,
58
+ unsigned int divisor);
31
+
59
+
32
/**
60
/**
33
* arm_mmu_idx:
61
* ptimer_set_freq - Set counter frequency in Hz
34
* @env: The cpu environment
62
* @s: ptimer to configure
35
diff --git a/target/arm/helper.c b/target/arm/helper.c
63
diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h
36
index XXXXXXX..XXXXXXX 100644
64
index XXXXXXX..XXXXXXX 100644
37
--- a/target/arm/helper.c
65
--- a/include/qemu/typedefs.h
38
+++ b/target/arm/helper.c
66
+++ b/include/qemu/typedefs.h
39
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
67
@@ -XXX,XX +XXX,XX @@ typedef struct BlockDriverState BlockDriverState;
40
}
68
typedef struct BusClass BusClass;
41
#endif
69
typedef struct BusState BusState;
42
70
typedef struct Chardev Chardev;
43
-ARMMMUIdx arm_mmu_idx(CPUARMState *env)
71
+typedef struct Clock Clock;
44
+ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el)
72
typedef struct CompatProperty CompatProperty;
45
{
73
typedef struct CoMutex CoMutex;
46
- int el;
74
typedef struct CPUAddressSpace CPUAddressSpace;
47
-
75
diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c
48
if (arm_feature(env, ARM_FEATURE_M)) {
76
index XXXXXXX..XXXXXXX 100644
49
return arm_v7m_mmu_idx_for_secstate(env, env->v7m.secure);
77
--- a/hw/core/ptimer.c
50
}
78
+++ b/hw/core/ptimer.c
51
79
@@ -XXX,XX +XXX,XX @@
52
- el = arm_current_el(env);
80
#include "sysemu/qtest.h"
53
if (el < 2 && arm_is_secure_below_el3(env)) {
81
#include "block/aio.h"
54
return ARMMMUIdx_S1SE0 + el;
82
#include "sysemu/cpus.h"
55
} else {
83
+#include "hw/clock.h"
56
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx(CPUARMState *env)
84
85
#define DELTA_ADJUST 1
86
#define DELTA_NO_ADJUST -1
87
@@ -XXX,XX +XXX,XX @@ void ptimer_set_period(ptimer_state *s, int64_t period)
57
}
88
}
58
}
89
}
59
90
60
+ARMMMUIdx arm_mmu_idx(CPUARMState *env)
91
+/* Set counter increment interval from a Clock */
92
+void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clk,
93
+ unsigned int divisor)
61
+{
94
+{
62
+ return arm_mmu_idx_el(env, arm_current_el(env));
95
+ /*
96
+ * The raw clock period is a 64-bit value in units of 2^-32 ns;
97
+ * put another way it's a 32.32 fixed-point ns value. Our internal
98
+ * representation of the period is 64.32 fixed point ns, so
99
+ * the conversion is simple.
100
+ */
101
+ uint64_t raw_period = clock_get(clk);
102
+ uint64_t period_frac;
103
+
104
+ assert(s->in_transaction);
105
+ s->delta = ptimer_get_count(s);
106
+ s->period = extract64(raw_period, 32, 32);
107
+ period_frac = extract64(raw_period, 0, 32);
108
+ /*
109
+ * divisor specifies a possible frequency divisor between the
110
+ * clock and the timer, so it is a multiplier on the period.
111
+ * We do the multiply after splitting the raw period out into
112
+ * period and frac to avoid having to do a 32*64->96 multiply.
113
+ */
114
+ s->period *= divisor;
115
+ period_frac *= divisor;
116
+ s->period += extract64(period_frac, 32, 32);
117
+ s->period_frac = (uint32_t)period_frac;
118
+
119
+ if (s->enabled) {
120
+ s->need_reload = true;
121
+ }
63
+}
122
+}
64
+
123
+
65
int cpu_mmu_index(CPUARMState *env, bool ifetch)
124
/* Set counter frequency in Hz. */
125
void ptimer_set_freq(ptimer_state *s, uint32_t freq)
66
{
126
{
67
return arm_to_core_mmu_idx(arm_mmu_idx(env));
68
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_internal(CPUARMState *env)
69
{
70
int el = arm_current_el(env);
71
int fp_el = fp_exception_el(env, el);
72
- ARMMMUIdx mmu_idx = arm_mmu_idx(env);
73
+ ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
74
75
if (is_a64(env)) {
76
return rebuild_hflags_a64(env, el, fp_el, mmu_idx);
77
--
127
--
78
2.20.1
128
2.20.1
79
129
80
130
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
Add a function for checking whether a clock has a source. This is
2
useful for devices which have input clocks that must be wired up by
3
the board as it allows them to fail in realize rather than ploughing
4
on with a zero-period clock.
2
5
3
Currently a trivial wrapper for rebuild_hflags_common_32.
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Luc Michel <luc@lmichel.fr>
8
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
10
Message-id: 20210128114145.20536-3-peter.maydell@linaro.org
11
Message-id: 20210121190622.22000-3-peter.maydell@linaro.org
12
---
13
docs/devel/clocks.rst | 16 ++++++++++++++++
14
include/hw/clock.h | 15 +++++++++++++++
15
2 files changed, 31 insertions(+)
4
16
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
17
diff --git a/docs/devel/clocks.rst b/docs/devel/clocks.rst
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191018174431.1784-8-richard.henderson@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
target/arm/helper.c | 8 +++++++-
11
1 file changed, 7 insertions(+), 1 deletion(-)
12
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
14
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/helper.c
19
--- a/docs/devel/clocks.rst
16
+++ b/target/arm/helper.c
20
+++ b/docs/devel/clocks.rst
17
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el,
21
@@ -XXX,XX +XXX,XX @@ object during device instance init. For example:
18
return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
22
/* set initial value to 10ns / 100MHz */
19
}
23
clock_set_ns(clk, 10);
20
24
21
+static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el,
25
+To enforce that the clock is wired up by the board code, you can
22
+ ARMMMUIdx mmu_idx)
26
+call ``clock_has_source()`` in your device's realize method:
27
+
28
+.. code-block:: c
29
+
30
+ if (!clock_has_source(s->clk)) {
31
+ error_setg(errp, "MyDevice: clk input must be connected");
32
+ return;
33
+ }
34
+
35
+Note that this only checks that the clock has been wired up; it is
36
+still possible that the output clock connected to it is disabled
37
+or has not yet been configured, in which case the period will be
38
+zero. You should use the clock callback to find out when the clock
39
+period changes.
40
+
41
Fetching clock frequency/period
42
-------------------------------
43
44
diff --git a/include/hw/clock.h b/include/hw/clock.h
45
index XXXXXXX..XXXXXXX 100644
46
--- a/include/hw/clock.h
47
+++ b/include/hw/clock.h
48
@@ -XXX,XX +XXX,XX @@ void clock_clear_callback(Clock *clk);
49
*/
50
void clock_set_source(Clock *clk, Clock *src);
51
52
+/**
53
+ * clock_has_source:
54
+ * @clk: the clock
55
+ *
56
+ * Returns true if the clock has a source clock connected to it.
57
+ * This is useful for devices which have input clocks which must
58
+ * be connected by the board/SoC code which creates them. The
59
+ * device code can use this to check in its realize method that
60
+ * the clock has been connected.
61
+ */
62
+static inline bool clock_has_source(const Clock *clk)
23
+{
63
+{
24
+ return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
64
+ return clk->source != NULL;
25
+}
65
+}
26
+
66
+
27
static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
67
/**
28
ARMMMUIdx mmu_idx)
68
* clock_set:
29
{
69
* @clk: the clock to initialize.
30
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
31
flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
32
}
33
} else {
34
- flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
35
+ flags = rebuild_hflags_a32(env, fp_el, mmu_idx);
36
}
37
38
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
39
--
70
--
40
2.20.1
71
2.20.1
41
72
42
73
diff view generated by jsdifflib
New patch
1
Add a simple test of the CMSDK APB timer, since we're about to do
2
some refactoring of how it is clocked.
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Reviewed-by: Luc Michel <luc@lmichel.fr>
7
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20210128114145.20536-4-peter.maydell@linaro.org
9
Message-id: 20210121190622.22000-4-peter.maydell@linaro.org
10
---
11
tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++++++++++++++++++
12
MAINTAINERS | 1 +
13
tests/qtest/meson.build | 1 +
14
3 files changed, 77 insertions(+)
15
create mode 100644 tests/qtest/cmsdk-apb-timer-test.c
16
17
diff --git a/tests/qtest/cmsdk-apb-timer-test.c b/tests/qtest/cmsdk-apb-timer-test.c
18
new file mode 100644
19
index XXXXXXX..XXXXXXX
20
--- /dev/null
21
+++ b/tests/qtest/cmsdk-apb-timer-test.c
22
@@ -XXX,XX +XXX,XX @@
23
+/*
24
+ * QTest testcase for the CMSDK APB timer device
25
+ *
26
+ * Copyright (c) 2021 Linaro Limited
27
+ *
28
+ * This program is free software; you can redistribute it and/or modify it
29
+ * under the terms of the GNU General Public License as published by the
30
+ * Free Software Foundation; either version 2 of the License, or
31
+ * (at your option) any later version.
32
+ *
33
+ * This program is distributed in the hope that it will be useful, but WITHOUT
34
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
35
+ * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
36
+ * for more details.
37
+ */
38
+
39
+#include "qemu/osdep.h"
40
+#include "libqtest-single.h"
41
+
42
+/* IoTKit/ARMSSE-200 timer0; driven at 25MHz in mps2-an385, so 40ns per tick */
43
+#define TIMER_BASE 0x40000000
44
+
45
+#define CTRL 0
46
+#define VALUE 4
47
+#define RELOAD 8
48
+#define INTSTATUS 0xc
49
+
50
+static void test_timer(void)
51
+{
52
+ g_assert_true(readl(TIMER_BASE + INTSTATUS) == 0);
53
+
54
+ /* Start timer: will fire after 40 * 1000 == 40000 ns */
55
+ writel(TIMER_BASE + RELOAD, 1000);
56
+ writel(TIMER_BASE + CTRL, 9);
57
+
58
+ /* Step to just past the 500th tick and check VALUE */
59
+ clock_step(40 * 500 + 1);
60
+ g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0);
61
+ g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 500);
62
+
63
+ /* Just past the 1000th tick: timer should have fired */
64
+ clock_step(40 * 500);
65
+ g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1);
66
+ g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 0);
67
+
68
+ /* VALUE reloads at the following tick */
69
+ clock_step(40);
70
+ g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 1000);
71
+
72
+ /* Check write-1-to-clear behaviour of INTSTATUS */
73
+ writel(TIMER_BASE + INTSTATUS, 0);
74
+ g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1);
75
+ writel(TIMER_BASE + INTSTATUS, 1);
76
+ g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0);
77
+
78
+ /* Turn off the timer */
79
+ writel(TIMER_BASE + CTRL, 0);
80
+}
81
+
82
+int main(int argc, char **argv)
83
+{
84
+ int r;
85
+
86
+ g_test_init(&argc, &argv, NULL);
87
+
88
+ qtest_start("-machine mps2-an385");
89
+
90
+ qtest_add_func("/cmsdk-apb-timer/timer", test_timer);
91
+
92
+ r = g_test_run();
93
+
94
+ qtest_end();
95
+
96
+ return r;
97
+}
98
diff --git a/MAINTAINERS b/MAINTAINERS
99
index XXXXXXX..XXXXXXX 100644
100
--- a/MAINTAINERS
101
+++ b/MAINTAINERS
102
@@ -XXX,XX +XXX,XX @@ F: include/hw/rtc/pl031.h
103
F: include/hw/arm/primecell.h
104
F: hw/timer/cmsdk-apb-timer.c
105
F: include/hw/timer/cmsdk-apb-timer.h
106
+F: tests/qtest/cmsdk-apb-timer-test.c
107
F: hw/timer/cmsdk-apb-dualtimer.c
108
F: include/hw/timer/cmsdk-apb-dualtimer.h
109
F: hw/char/cmsdk-apb-uart.c
110
diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build
111
index XXXXXXX..XXXXXXX 100644
112
--- a/tests/qtest/meson.build
113
+++ b/tests/qtest/meson.build
114
@@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \
115
'npcm7xx_timer-test',
116
'npcm7xx_watchdog_timer-test']
117
qtests_arm = \
118
+ (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \
119
(config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \
120
(config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \
121
['arm-cpu-features',
122
--
123
2.20.1
124
125
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
Add a simple test of the CMSDK watchdog, since we're about to do some
2
refactoring of how it is clocked.
2
3
3
Create a function to compute the values of the TBFLAG_ANY bits
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
that will be cached. For now, the env->hflags variable is not
5
Reviewed-by: Luc Michel <luc@lmichel.fr>
5
used, and the results are fed back to cpu_get_tb_cpu_state.
6
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20210128114145.20536-5-peter.maydell@linaro.org
9
Message-id: 20210121190622.22000-5-peter.maydell@linaro.org
10
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
---
12
tests/qtest/cmsdk-apb-watchdog-test.c | 79 +++++++++++++++++++++++++++
13
MAINTAINERS | 1 +
14
tests/qtest/meson.build | 1 +
15
3 files changed, 81 insertions(+)
16
create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c
6
17
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
18
diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
19
new file mode 100644
9
Message-id: 20191018174431.1784-2-richard.henderson@linaro.org
20
index XXXXXXX..XXXXXXX
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
21
--- /dev/null
11
---
22
+++ b/tests/qtest/cmsdk-apb-watchdog-test.c
12
target/arm/cpu.h | 29 ++++++++++++++++++-----------
23
@@ -XXX,XX +XXX,XX @@
13
target/arm/helper.c | 26 +++++++++++++++++++-------
24
+/*
14
2 files changed, 37 insertions(+), 18 deletions(-)
25
+ * QTest testcase for the CMSDK APB watchdog device
15
26
+ *
16
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
27
+ * Copyright (c) 2021 Linaro Limited
17
index XXXXXXX..XXXXXXX 100644
28
+ *
18
--- a/target/arm/cpu.h
29
+ * This program is free software; you can redistribute it and/or modify it
19
+++ b/target/arm/cpu.h
30
+ * under the terms of the GNU General Public License as published by the
20
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
31
+ * Free Software Foundation; either version 2 of the License, or
21
uint32_t pstate;
32
+ * (at your option) any later version.
22
uint32_t aarch64; /* 1 if CPU is in aarch64 state; inverse of PSTATE.nRW */
33
+ *
23
34
+ * This program is distributed in the hope that it will be useful, but WITHOUT
24
+ /* Cached TBFLAGS state. See below for which bits are included. */
35
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
25
+ uint32_t hflags;
36
+ * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
37
+ * for more details.
38
+ */
26
+
39
+
27
/* Frequently accessed CPSR bits are stored separately for efficiency.
40
+#include "qemu/osdep.h"
28
This contains all the other bits. Use cpsr_{read,write} to access
41
+#include "libqtest-single.h"
29
the whole CPSR. */
42
+
30
@@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU;
31
32
#include "exec/cpu-all.h"
33
34
-/* Bit usage in the TB flags field: bit 31 indicates whether we are
35
+/*
43
+/*
36
+ * Bit usage in the TB flags field: bit 31 indicates whether we are
44
+ * lm3s811evb watchdog; at board startup this runs at 200MHz / 16 == 12.5MHz,
37
* in 32 or 64 bit mode. The meaning of the other bits depends on that.
45
+ * which is 80ns per tick.
38
* We put flags which are shared between 32 and 64 bit mode at the top
46
+ */
39
* of the word, and flags which apply to only one mode at the bottom.
47
+#define WDOG_BASE 0x40000000
40
+ *
48
+
41
+ * Unless otherwise noted, these bits are cached in env->hflags.
49
+#define WDOGLOAD 0
42
*/
50
+#define WDOGVALUE 4
43
FIELD(TBFLAG_ANY, AARCH64_STATE, 31, 1)
51
+#define WDOGCONTROL 8
44
FIELD(TBFLAG_ANY, MMUIDX, 28, 3)
52
+#define WDOGINTCLR 0xc
45
FIELD(TBFLAG_ANY, SS_ACTIVE, 27, 1)
53
+#define WDOGRIS 0x10
46
-FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1)
54
+#define WDOGMIS 0x14
47
+FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) /* Not cached. */
55
+#define WDOGLOCK 0xc00
48
/* Target EL if we take a floating-point-disabled exception */
56
+
49
FIELD(TBFLAG_ANY, FPEXC_EL, 24, 2)
57
+static void test_watchdog(void)
50
FIELD(TBFLAG_ANY, BE_DATA, 23, 1)
51
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1)
52
FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 21, 2)
53
54
/* Bit usage when in AArch32 state: */
55
-FIELD(TBFLAG_A32, THUMB, 0, 1)
56
-FIELD(TBFLAG_A32, VECLEN, 1, 3)
57
-FIELD(TBFLAG_A32, VECSTRIDE, 4, 2)
58
+FIELD(TBFLAG_A32, THUMB, 0, 1) /* Not cached. */
59
+FIELD(TBFLAG_A32, VECLEN, 1, 3) /* Not cached. */
60
+FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) /* Not cached. */
61
/*
62
* We store the bottom two bits of the CPAR as TB flags and handle
63
* checks on the other bits at runtime. This shares the same bits as
64
* VECSTRIDE, which is OK as no XScale CPU has VFP.
65
+ * Not cached, because VECLEN+VECSTRIDE are not cached.
66
*/
67
FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2)
68
/*
69
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2)
70
* the same thing as the current security state of the processor!
71
*/
72
FIELD(TBFLAG_A32, NS, 6, 1)
73
-FIELD(TBFLAG_A32, VFPEN, 7, 1)
74
-FIELD(TBFLAG_A32, CONDEXEC, 8, 8)
75
+FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */
76
+FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */
77
FIELD(TBFLAG_A32, SCTLR_B, 16, 1)
78
/* For M profile only, set if FPCCR.LSPACT is set */
79
-FIELD(TBFLAG_A32, LSPACT, 18, 1)
80
+FIELD(TBFLAG_A32, LSPACT, 18, 1) /* Not cached. */
81
/* For M profile only, set if we must create a new FP context */
82
-FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1)
83
+FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) /* Not cached. */
84
/* For M profile only, set if FPCCR.S does not match current security state */
85
-FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1)
86
+FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) /* Not cached. */
87
/* For M profile only, Handler (ie not Thread) mode */
88
FIELD(TBFLAG_A32, HANDLER, 21, 1)
89
/* For M profile only, whether we should generate stack-limit checks */
90
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, SVEEXC_EL, 2, 2)
91
FIELD(TBFLAG_A64, ZCR_LEN, 4, 4)
92
FIELD(TBFLAG_A64, PAUTH_ACTIVE, 8, 1)
93
FIELD(TBFLAG_A64, BT, 9, 1)
94
-FIELD(TBFLAG_A64, BTYPE, 10, 2)
95
+FIELD(TBFLAG_A64, BTYPE, 10, 2) /* Not cached. */
96
FIELD(TBFLAG_A64, TBID, 12, 2)
97
98
static inline bool bswap_code(bool sctlr_b)
99
diff --git a/target/arm/helper.c b/target/arm/helper.c
100
index XXXXXXX..XXXXXXX 100644
101
--- a/target/arm/helper.c
102
+++ b/target/arm/helper.c
103
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_stage1_mmu_idx(CPUARMState *env)
104
}
105
#endif
106
107
+static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
108
+ ARMMMUIdx mmu_idx, uint32_t flags)
109
+{
58
+{
110
+ flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el);
59
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0);
111
+ flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX,
112
+ arm_to_core_mmu_idx(mmu_idx));
113
+
60
+
114
+ if (arm_cpu_data_is_big_endian(env)) {
61
+ writel(WDOG_BASE + WDOGCONTROL, 1);
115
+ flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
62
+ writel(WDOG_BASE + WDOGLOAD, 1000);
116
+ }
63
+
117
+ if (arm_singlestep_active(env)) {
64
+ /* Step to just past the 500th tick */
118
+ flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1);
65
+ clock_step(500 * 80 + 1);
119
+ }
66
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0);
120
+ return flags;
67
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500);
68
+
69
+ /* Just past the 1000th tick: timer should have fired */
70
+ clock_step(500 * 80);
71
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1);
72
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0);
73
+
74
+ /* VALUE reloads at following tick */
75
+ clock_step(80);
76
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000);
77
+
78
+ /* Writing any value to WDOGINTCLR clears the interrupt and reloads */
79
+ clock_step(500 * 80);
80
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500);
81
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1);
82
+ writel(WDOG_BASE + WDOGINTCLR, 0);
83
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000);
84
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0);
121
+}
85
+}
122
+
86
+
123
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
87
+int main(int argc, char **argv)
124
target_ulong *cs_base, uint32_t *pflags)
88
+{
125
{
89
+ int r;
126
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
90
+
127
}
91
+ g_test_init(&argc, &argv, NULL);
128
}
92
+
129
93
+ qtest_start("-machine lm3s811evb");
130
- flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx));
94
+
131
+ flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags);
95
+ qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog);
132
96
+
133
/* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
97
+ r = g_test_run();
134
* states defined in the ARM ARM for software singlestep:
98
+
135
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
99
+ qtest_end();
136
* 0 x Inactive (the TB flag for SS is always 0)
100
+
137
* 1 0 Active-pending
101
+ return r;
138
* 1 1 Active-not-pending
102
+}
139
+ * SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB.
103
diff --git a/MAINTAINERS b/MAINTAINERS
140
*/
104
index XXXXXXX..XXXXXXX 100644
141
- if (arm_singlestep_active(env)) {
105
--- a/MAINTAINERS
142
- flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1);
106
+++ b/MAINTAINERS
143
+ if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) {
107
@@ -XXX,XX +XXX,XX @@ F: hw/char/cmsdk-apb-uart.c
144
if (is_a64(env)) {
108
F: include/hw/char/cmsdk-apb-uart.h
145
if (env->pstate & PSTATE_SS) {
109
F: hw/watchdog/cmsdk-apb-watchdog.c
146
flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1);
110
F: include/hw/watchdog/cmsdk-apb-watchdog.h
147
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
111
+F: tests/qtest/cmsdk-apb-watchdog-test.c
148
}
112
F: hw/misc/tz-ppc.c
149
}
113
F: include/hw/misc/tz-ppc.h
150
}
114
F: hw/misc/tz-mpc.c
151
- if (arm_cpu_data_is_big_endian(env)) {
115
diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build
152
- flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
116
index XXXXXXX..XXXXXXX 100644
153
- }
117
--- a/tests/qtest/meson.build
154
- flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el);
118
+++ b/tests/qtest/meson.build
155
119
@@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \
156
if (arm_v7m_is_handler_mode(env)) {
120
'npcm7xx_watchdog_timer-test']
157
flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1);
121
qtests_arm = \
122
(config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \
123
+ (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \
124
(config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \
125
(config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \
126
['arm-cpu-features',
158
--
127
--
159
2.20.1
128
2.20.1
160
129
161
130
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
Add a simple test of the CMSDK dual timer, since we're about to do
2
some refactoring of how it is clocked.
2
3
3
Create a function to compute the values of the TBFLAG_A32 bits
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
that will be cached, and are used by M-profile.
5
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Reviewed-by: Luc Michel <luc@lmichel.fr>
8
Message-id: 20210128114145.20536-6-peter.maydell@linaro.org
9
Message-id: 20210121190622.22000-6-peter.maydell@linaro.org
10
---
11
tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++++
12
MAINTAINERS | 1 +
13
tests/qtest/meson.build | 1 +
14
3 files changed, 132 insertions(+)
15
create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c
5
16
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
17
diff --git a/tests/qtest/cmsdk-apb-dualtimer-test.c b/tests/qtest/cmsdk-apb-dualtimer-test.c
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
18
new file mode 100644
8
Message-id: 20191018174431.1784-6-richard.henderson@linaro.org
19
index XXXXXXX..XXXXXXX
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
--- /dev/null
10
---
21
+++ b/tests/qtest/cmsdk-apb-dualtimer-test.c
11
target/arm/helper.c | 45 ++++++++++++++++++++++++++++++---------------
22
@@ -XXX,XX +XXX,XX @@
12
1 file changed, 30 insertions(+), 15 deletions(-)
23
+/*
13
24
+ * QTest testcase for the CMSDK APB dualtimer device
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
25
+ *
15
index XXXXXXX..XXXXXXX 100644
26
+ * Copyright (c) 2021 Linaro Limited
16
--- a/target/arm/helper.c
27
+ *
17
+++ b/target/arm/helper.c
28
+ * This program is free software; you can redistribute it and/or modify it
18
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el,
29
+ * under the terms of the GNU General Public License as published by the
19
return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
30
+ * Free Software Foundation; either version 2 of the License, or
20
}
31
+ * (at your option) any later version.
21
32
+ *
22
+static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el,
33
+ * This program is distributed in the hope that it will be useful, but WITHOUT
23
+ ARMMMUIdx mmu_idx)
34
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
35
+ * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
36
+ * for more details.
37
+ */
38
+
39
+#include "qemu/osdep.h"
40
+#include "libqtest-single.h"
41
+
42
+/* IoTKit/ARMSSE dualtimer; driven at 25MHz in mps2-an385, so 40ns per tick */
43
+#define TIMER_BASE 0x40002000
44
+
45
+#define TIMER1LOAD 0
46
+#define TIMER1VALUE 4
47
+#define TIMER1CONTROL 8
48
+#define TIMER1INTCLR 0xc
49
+#define TIMER1RIS 0x10
50
+#define TIMER1MIS 0x14
51
+#define TIMER1BGLOAD 0x18
52
+
53
+#define TIMER2LOAD 0x20
54
+#define TIMER2VALUE 0x24
55
+#define TIMER2CONTROL 0x28
56
+#define TIMER2INTCLR 0x2c
57
+#define TIMER2RIS 0x30
58
+#define TIMER2MIS 0x34
59
+#define TIMER2BGLOAD 0x38
60
+
61
+#define CTRL_ENABLE (1 << 7)
62
+#define CTRL_PERIODIC (1 << 6)
63
+#define CTRL_INTEN (1 << 5)
64
+#define CTRL_PRESCALE_1 (0 << 2)
65
+#define CTRL_PRESCALE_16 (1 << 2)
66
+#define CTRL_PRESCALE_256 (2 << 2)
67
+#define CTRL_32BIT (1 << 1)
68
+#define CTRL_ONESHOT (1 << 0)
69
+
70
+static void test_dualtimer(void)
24
+{
71
+{
25
+ uint32_t flags = 0;
72
+ g_assert_true(readl(TIMER_BASE + TIMER1RIS) == 0);
26
+
73
+
27
+ if (arm_v7m_is_handler_mode(env)) {
74
+ /* Start timer: will fire after 40000 ns */
28
+ flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1);
75
+ writel(TIMER_BASE + TIMER1LOAD, 1000);
29
+ }
76
+ /* enable in free-running, wrapping, interrupt mode */
77
+ writel(TIMER_BASE + TIMER1CONTROL, CTRL_ENABLE | CTRL_INTEN);
78
+
79
+ /* Step to just past the 500th tick and check VALUE */
80
+ clock_step(500 * 40 + 1);
81
+ g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0);
82
+ g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 500);
83
+
84
+ /* Just past the 1000th tick: timer should have fired */
85
+ clock_step(500 * 40);
86
+ g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 1);
87
+ g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0);
30
+
88
+
31
+ /*
89
+ /*
32
+ * v8M always applies stack limit checks unless CCR.STKOFHFNMIGN
90
+ * We are in free-running wrapping 16-bit mode, so on the following
33
+ * is suppressing them because the requested execution priority
91
+ * tick VALUE should have wrapped round to 0xffff.
34
+ * is less than 0.
35
+ */
92
+ */
36
+ if (arm_feature(env, ARM_FEATURE_V8) &&
93
+ clock_step(40);
37
+ !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) &&
94
+ g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0xffff);
38
+ (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) {
39
+ flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1);
40
+ }
41
+
95
+
42
+ return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
96
+ /* Check that any write to INTCLR clears interrupt */
97
+ writel(TIMER_BASE + TIMER1INTCLR, 1);
98
+ g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0);
99
+
100
+ /* Turn off the timer */
101
+ writel(TIMER_BASE + TIMER1CONTROL, 0);
43
+}
102
+}
44
+
103
+
45
static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
104
+static void test_prescale(void)
46
ARMMMUIdx mmu_idx)
105
+{
47
{
106
+ g_assert_true(readl(TIMER_BASE + TIMER2RIS) == 0);
48
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
49
}
50
} else {
51
*pc = env->regs[15];
52
- flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
53
+
107
+
54
+ if (arm_feature(env, ARM_FEATURE_M)) {
108
+ /* Start timer: will fire after 40 * 256 * 1000 == 1024000 ns */
55
+ flags = rebuild_hflags_m32(env, fp_el, mmu_idx);
109
+ writel(TIMER_BASE + TIMER2LOAD, 1000);
56
+ } else {
110
+ /* enable in periodic, wrapping, interrupt mode, prescale 256 */
57
+ flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
111
+ writel(TIMER_BASE + TIMER2CONTROL,
58
+ }
112
+ CTRL_ENABLE | CTRL_INTEN | CTRL_PERIODIC | CTRL_PRESCALE_256);
59
+
113
+
60
flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb);
114
+ /* Step to just past the 500th tick and check VALUE */
61
flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len);
115
+ clock_step(40 * 256 * 501);
62
flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride);
116
+ g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0);
63
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
117
+ g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 500);
64
}
118
+
65
}
119
+ /* Just past the 1000th tick: timer should have fired */
66
120
+ clock_step(40 * 256 * 500);
67
- if (arm_v7m_is_handler_mode(env)) {
121
+ g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 1);
68
- flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1);
122
+ g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 0);
69
- }
123
+
70
-
124
+ /* In periodic mode the tick VALUE now reloads */
71
- /* v8M always applies stack limit checks unless CCR.STKOFHFNMIGN is
125
+ clock_step(40 * 256);
72
- * suppressing them because the requested execution priority is less than 0.
126
+ g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 1000);
73
- */
127
+
74
- if (arm_feature(env, ARM_FEATURE_V8) &&
128
+ /* Check that any write to INTCLR clears interrupt */
75
- arm_feature(env, ARM_FEATURE_M) &&
129
+ writel(TIMER_BASE + TIMER2INTCLR, 1);
76
- !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) &&
130
+ g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0);
77
- (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) {
131
+
78
- flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1);
132
+ /* Turn off the timer */
79
- }
133
+ writel(TIMER_BASE + TIMER2CONTROL, 0);
80
-
134
+}
81
if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
135
+
82
FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) {
136
+int main(int argc, char **argv)
83
flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1);
137
+{
138
+ int r;
139
+
140
+ g_test_init(&argc, &argv, NULL);
141
+
142
+ qtest_start("-machine mps2-an385");
143
+
144
+ qtest_add_func("/cmsdk-apb-dualtimer/dualtimer", test_dualtimer);
145
+ qtest_add_func("/cmsdk-apb-dualtimer/prescale", test_prescale);
146
+
147
+ r = g_test_run();
148
+
149
+ qtest_end();
150
+
151
+ return r;
152
+}
153
diff --git a/MAINTAINERS b/MAINTAINERS
154
index XXXXXXX..XXXXXXX 100644
155
--- a/MAINTAINERS
156
+++ b/MAINTAINERS
157
@@ -XXX,XX +XXX,XX @@ F: include/hw/timer/cmsdk-apb-timer.h
158
F: tests/qtest/cmsdk-apb-timer-test.c
159
F: hw/timer/cmsdk-apb-dualtimer.c
160
F: include/hw/timer/cmsdk-apb-dualtimer.h
161
+F: tests/qtest/cmsdk-apb-dualtimer-test.c
162
F: hw/char/cmsdk-apb-uart.c
163
F: include/hw/char/cmsdk-apb-uart.h
164
F: hw/watchdog/cmsdk-apb-watchdog.c
165
diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build
166
index XXXXXXX..XXXXXXX 100644
167
--- a/tests/qtest/meson.build
168
+++ b/tests/qtest/meson.build
169
@@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \
170
'npcm7xx_timer-test',
171
'npcm7xx_watchdog_timer-test']
172
qtests_arm = \
173
+ (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \
174
(config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \
175
(config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \
176
(config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \
84
--
177
--
85
2.20.1
178
2.20.1
86
179
87
180
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
The state struct for the CMSDK APB timer device doesn't follow our
2
usual naming convention of camelcase -- "CMSDK" and "APB" are both
3
acronyms, but "TIMER" is not so should not be all-uppercase.
4
Globally rename the struct to "CMSDKAPBTimer" (bringing it into line
5
with CMSDKAPBWatchdog and CMSDKAPBDualTimer; CMSDKAPBUART remains
6
as-is because "UART" is an acronym).
2
7
3
Define the board with 1 GiB of RAM but some boards can have up to 2
8
Commit created with:
4
GiB.
9
perl -p -i -e 's/CMSDKAPBTIMER/CMSDKAPBTimer/g' hw/timer/cmsdk-apb-timer.c include/hw/arm/armsse.h include/hw/timer/cmsdk-apb-timer.h
5
10
6
Signed-off-by: Cédric Le Goater <clg@kaod.org>
7
Reviewed-by: Joel Stanley <joel@jms.id.au>
8
Message-id: 20191016090745.15334-1-clg@kaod.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
13
Reviewed-by: Luc Michel <luc@lmichel.fr>
14
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
15
Message-id: 20210128114145.20536-7-peter.maydell@linaro.org
16
Message-id: 20210121190622.22000-7-peter.maydell@linaro.org
10
---
17
---
11
include/hw/arm/aspeed.h | 1 +
18
include/hw/arm/armsse.h | 6 +++---
12
hw/arm/aspeed.c | 23 +++++++++++++++++++++++
19
include/hw/timer/cmsdk-apb-timer.h | 4 ++--
13
2 files changed, 24 insertions(+)
20
hw/timer/cmsdk-apb-timer.c | 28 ++++++++++++++--------------
21
3 files changed, 19 insertions(+), 19 deletions(-)
14
22
15
diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h
23
diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h
16
index XXXXXXX..XXXXXXX 100644
24
index XXXXXXX..XXXXXXX 100644
17
--- a/include/hw/arm/aspeed.h
25
--- a/include/hw/arm/armsse.h
18
+++ b/include/hw/arm/aspeed.h
26
+++ b/include/hw/arm/armsse.h
19
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardConfig {
27
@@ -XXX,XX +XXX,XX @@ struct ARMSSE {
20
const char *desc;
28
TZPPC apb_ppc0;
21
const char *soc_name;
29
TZPPC apb_ppc1;
22
uint32_t hw_strap1;
30
TZMPC mpc[IOTS_NUM_MPC];
23
+ uint32_t hw_strap2;
31
- CMSDKAPBTIMER timer0;
24
const char *fmc_model;
32
- CMSDKAPBTIMER timer1;
25
const char *spi_model;
33
- CMSDKAPBTIMER s32ktimer;
26
uint32_t num_cs;
34
+ CMSDKAPBTimer timer0;
27
diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c
35
+ CMSDKAPBTimer timer1;
36
+ CMSDKAPBTimer s32ktimer;
37
qemu_or_irq ppc_irq_orgate;
38
SplitIRQ sec_resp_splitter;
39
SplitIRQ ppc_irq_splitter[NUM_PPCS];
40
diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h
28
index XXXXXXX..XXXXXXX 100644
41
index XXXXXXX..XXXXXXX 100644
29
--- a/hw/arm/aspeed.c
42
--- a/include/hw/timer/cmsdk-apb-timer.h
30
+++ b/hw/arm/aspeed.c
43
+++ b/include/hw/timer/cmsdk-apb-timer.h
31
@@ -XXX,XX +XXX,XX @@ struct AspeedBoardState {
44
@@ -XXX,XX +XXX,XX @@
32
/* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */
45
#include "qom/object.h"
33
#define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1
46
34
47
#define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer"
35
+/* AST2600 evb hardware value */
48
-OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTIMER, CMSDK_APB_TIMER)
36
+#define AST2600_EVB_HW_STRAP1 0x000000C0
49
+OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER)
37
+#define AST2600_EVB_HW_STRAP2 0x00000003
50
38
+
51
-struct CMSDKAPBTIMER {
39
/*
52
+struct CMSDKAPBTimer {
40
* The max ram region is for firmwares that scan the address space
53
/*< private >*/
41
* with load/store to guess how much RAM the SoC has.
54
SysBusDevice parent_obj;
42
@@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine,
55
43
&error_abort);
56
diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c
44
object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap1, "hw-strap1",
57
index XXXXXXX..XXXXXXX 100644
45
&error_abort);
58
--- a/hw/timer/cmsdk-apb-timer.c
46
+ object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap2, "hw-strap2",
59
+++ b/hw/timer/cmsdk-apb-timer.c
47
+ &error_abort);
60
@@ -XXX,XX +XXX,XX @@ static const int timer_id[] = {
48
object_property_set_int(OBJECT(&bmc->soc), cfg->num_cs, "num-cs",
61
0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */
49
&error_abort);
62
};
50
object_property_set_int(OBJECT(&bmc->soc), machine->smp.cpus, "num-cpus",
63
51
@@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc)
64
-static void cmsdk_apb_timer_update(CMSDKAPBTIMER *s)
52
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32);
65
+static void cmsdk_apb_timer_update(CMSDKAPBTimer *s)
66
{
67
qemu_set_irq(s->timerint, !!(s->intstatus & R_INTSTATUS_IRQ_MASK));
53
}
68
}
54
69
55
+static void ast2600_evb_i2c_init(AspeedBoardState *bmc)
70
static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size)
56
+{
57
+ /* Start with some devices on our I2C busses */
58
+ ast2500_evb_i2c_init(bmc);
59
+}
60
+
61
static void romulus_bmc_i2c_init(AspeedBoardState *bmc)
62
{
71
{
63
AspeedSoCState *soc = &bmc->soc;
72
- CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque);
64
@@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = {
73
+ CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque);
65
.num_cs = 2,
74
uint64_t r;
66
.i2c_init = witherspoon_bmc_i2c_init,
75
67
.ram = 512 * MiB,
76
switch (offset) {
68
+ }, {
77
@@ -XXX,XX +XXX,XX @@ static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size)
69
+ .name = MACHINE_TYPE_NAME("ast2600-evb"),
78
static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value,
70
+ .desc = "Aspeed AST2600 EVB (Cortex A7)",
79
unsigned size)
71
+ .soc_name = "ast2600-a0",
80
{
72
+ .hw_strap1 = AST2600_EVB_HW_STRAP1,
81
- CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque);
73
+ .hw_strap2 = AST2600_EVB_HW_STRAP2,
82
+ CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque);
74
+ .fmc_model = "w25q512jv",
83
75
+ .spi_model = "mx66u51235f",
84
trace_cmsdk_apb_timer_write(offset, value, size);
76
+ .num_cs = 1,
85
77
+ .i2c_init = ast2600_evb_i2c_init,
86
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps cmsdk_apb_timer_ops = {
78
+ .ram = 1 * GiB,
87
79
},
88
static void cmsdk_apb_timer_tick(void *opaque)
89
{
90
- CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque);
91
+ CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque);
92
93
if (s->ctrl & R_CTRL_IRQEN_MASK) {
94
s->intstatus |= R_INTSTATUS_IRQ_MASK;
95
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_tick(void *opaque)
96
97
static void cmsdk_apb_timer_reset(DeviceState *dev)
98
{
99
- CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev);
100
+ CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev);
101
102
trace_cmsdk_apb_timer_reset();
103
s->ctrl = 0;
104
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev)
105
static void cmsdk_apb_timer_init(Object *obj)
106
{
107
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
108
- CMSDKAPBTIMER *s = CMSDK_APB_TIMER(obj);
109
+ CMSDKAPBTimer *s = CMSDK_APB_TIMER(obj);
110
111
memory_region_init_io(&s->iomem, obj, &cmsdk_apb_timer_ops,
112
s, "cmsdk-apb-timer", 0x1000);
113
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj)
114
115
static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp)
116
{
117
- CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev);
118
+ CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev);
119
120
if (s->pclk_frq == 0) {
121
error_setg(errp, "CMSDK APB timer: pclk-frq property must be set");
122
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = {
123
.version_id = 1,
124
.minimum_version_id = 1,
125
.fields = (VMStateField[]) {
126
- VMSTATE_PTIMER(timer, CMSDKAPBTIMER),
127
- VMSTATE_UINT32(ctrl, CMSDKAPBTIMER),
128
- VMSTATE_UINT32(value, CMSDKAPBTIMER),
129
- VMSTATE_UINT32(reload, CMSDKAPBTIMER),
130
- VMSTATE_UINT32(intstatus, CMSDKAPBTIMER),
131
+ VMSTATE_PTIMER(timer, CMSDKAPBTimer),
132
+ VMSTATE_UINT32(ctrl, CMSDKAPBTimer),
133
+ VMSTATE_UINT32(value, CMSDKAPBTimer),
134
+ VMSTATE_UINT32(reload, CMSDKAPBTimer),
135
+ VMSTATE_UINT32(intstatus, CMSDKAPBTimer),
136
VMSTATE_END_OF_LIST()
137
}
80
};
138
};
81
139
140
static Property cmsdk_apb_timer_properties[] = {
141
- DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTIMER, pclk_frq, 0),
142
+ DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0),
143
DEFINE_PROP_END_OF_LIST(),
144
};
145
146
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data)
147
static const TypeInfo cmsdk_apb_timer_info = {
148
.name = TYPE_CMSDK_APB_TIMER,
149
.parent = TYPE_SYS_BUS_DEVICE,
150
- .instance_size = sizeof(CMSDKAPBTIMER),
151
+ .instance_size = sizeof(CMSDKAPBTimer),
152
.instance_init = cmsdk_apb_timer_init,
153
.class_init = cmsdk_apb_timer_class_init,
154
};
82
--
155
--
83
2.20.1
156
2.20.1
84
157
85
158
diff view generated by jsdifflib
1
Switch the puv3_ost code away from bottom-half based ptimers to the
1
As the first step in converting the CMSDK_APB_TIMER device to the
2
new transaction-based ptimer API. This just requires adding
2
Clock framework, add a Clock input. For the moment we do nothing
3
begin/commit calls around the various places that modify the ptimer
3
with this clock; we will change the behaviour from using the pclk-frq
4
state, and using the new ptimer_init() function to create the timer.
4
property to using the Clock once all the users of this device have
5
been converted to wire up the Clock.
6
7
Since the device doesn't already have a doc comment for its "QEMU
8
interface", we add one including the new Clock.
9
10
This is a migration compatibility break for machines mps2-an505,
11
mps2-an521, musca-a, musca-b1.
5
12
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
14
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
15
Reviewed-by: Luc Michel <luc@lmichel.fr>
9
Message-id: 20191017132905.5604-2-peter.maydell@linaro.org
16
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
17
Message-id: 20210128114145.20536-8-peter.maydell@linaro.org
18
Message-id: 20210121190622.22000-8-peter.maydell@linaro.org
10
---
19
---
11
hw/timer/puv3_ost.c | 9 +++++----
20
include/hw/timer/cmsdk-apb-timer.h | 9 +++++++++
12
1 file changed, 5 insertions(+), 4 deletions(-)
21
hw/timer/cmsdk-apb-timer.c | 7 +++++--
22
2 files changed, 14 insertions(+), 2 deletions(-)
13
23
14
diff --git a/hw/timer/puv3_ost.c b/hw/timer/puv3_ost.c
24
diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h
15
index XXXXXXX..XXXXXXX 100644
25
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/puv3_ost.c
26
--- a/include/hw/timer/cmsdk-apb-timer.h
17
+++ b/hw/timer/puv3_ost.c
27
+++ b/include/hw/timer/cmsdk-apb-timer.h
28
@@ -XXX,XX +XXX,XX @@
29
#include "hw/qdev-properties.h"
30
#include "hw/sysbus.h"
31
#include "hw/ptimer.h"
32
+#include "hw/clock.h"
33
#include "qom/object.h"
34
35
#define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer"
36
OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER)
37
38
+/*
39
+ * QEMU interface:
40
+ * + QOM property "pclk-frq": frequency at which the timer is clocked
41
+ * + Clock input "pclk": clock for the timer
42
+ * + sysbus MMIO region 0: the register bank
43
+ * + sysbus IRQ 0: timer interrupt TIMERINT
44
+ */
45
struct CMSDKAPBTimer {
46
/*< private >*/
47
SysBusDevice parent_obj;
48
@@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer {
49
qemu_irq timerint;
50
uint32_t pclk_frq;
51
struct ptimer_state *timer;
52
+ Clock *pclk;
53
54
uint32_t ctrl;
55
uint32_t value;
56
diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c
57
index XXXXXXX..XXXXXXX 100644
58
--- a/hw/timer/cmsdk-apb-timer.c
59
+++ b/hw/timer/cmsdk-apb-timer.c
18
@@ -XXX,XX +XXX,XX @@
60
@@ -XXX,XX +XXX,XX @@
19
#include "hw/sysbus.h"
61
#include "hw/sysbus.h"
20
#include "hw/irq.h"
62
#include "hw/irq.h"
21
#include "hw/ptimer.h"
63
#include "hw/registerfields.h"
22
-#include "qemu/main-loop.h"
64
+#include "hw/qdev-clock.h"
23
#include "qemu/module.h"
65
#include "hw/timer/cmsdk-apb-timer.h"
24
66
#include "migration/vmstate.h"
25
#undef DEBUG_PUV3
67
26
@@ -XXX,XX +XXX,XX @@ typedef struct PUV3OSTState {
68
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj)
27
SysBusDevice parent_obj;
69
s, "cmsdk-apb-timer", 0x1000);
28
70
sysbus_init_mmio(sbd, &s->iomem);
29
MemoryRegion iomem;
71
sysbus_init_irq(sbd, &s->timerint);
30
- QEMUBH *bh;
72
+ s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL);
31
qemu_irq irq;
73
}
32
ptimer_state *ptimer;
74
33
75
static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp)
34
@@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset,
76
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp)
35
DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
77
36
switch (offset) {
78
static const VMStateDescription cmsdk_apb_timer_vmstate = {
37
case 0x00: /* Match Register 0 */
79
.name = "cmsdk-apb-timer",
38
+ ptimer_transaction_begin(s->ptimer);
80
- .version_id = 1,
39
s->reg_OSMR0 = value;
81
- .minimum_version_id = 1,
40
if (s->reg_OSMR0 > s->reg_OSCR) {
82
+ .version_id = 2,
41
ptimer_set_count(s->ptimer, s->reg_OSMR0 - s->reg_OSCR);
83
+ .minimum_version_id = 2,
42
@@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset,
84
.fields = (VMStateField[]) {
43
(0xffffffff - s->reg_OSCR));
85
VMSTATE_PTIMER(timer, CMSDKAPBTimer),
44
}
86
+ VMSTATE_CLOCK(pclk, CMSDKAPBTimer),
45
ptimer_run(s->ptimer, 2);
87
VMSTATE_UINT32(ctrl, CMSDKAPBTimer),
46
+ ptimer_transaction_commit(s->ptimer);
88
VMSTATE_UINT32(value, CMSDKAPBTimer),
47
break;
89
VMSTATE_UINT32(reload, CMSDKAPBTimer),
48
case 0x14: /* Status Register */
49
assert(value == 0);
50
@@ -XXX,XX +XXX,XX @@ static void puv3_ost_realize(DeviceState *dev, Error **errp)
51
52
sysbus_init_irq(sbd, &s->irq);
53
54
- s->bh = qemu_bh_new(puv3_ost_tick, s);
55
- s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT);
56
+ s->ptimer = ptimer_init(puv3_ost_tick, s, PTIMER_POLICY_DEFAULT);
57
+ ptimer_transaction_begin(s->ptimer);
58
ptimer_set_freq(s->ptimer, 50 * 1000 * 1000);
59
+ ptimer_transaction_commit(s->ptimer);
60
61
memory_region_init_io(&s->iomem, OBJECT(s), &puv3_ost_ops, s, "puv3_ost",
62
PUV3_REGS_OFFSET);
63
--
90
--
64
2.20.1
91
2.20.1
65
92
66
93
diff view generated by jsdifflib
1
Switch the lm32_timer code away from bottom-half based ptimers to the
1
As the first step in converting the CMSDK_APB_DUALTIMER device to the
2
new transaction-based ptimer API. This just requires adding
2
Clock framework, add a Clock input. For the moment we do nothing
3
begin/commit calls around the various places that modify the ptimer
3
with this clock; we will change the behaviour from using the pclk-frq
4
state, and using the new ptimer_init() function to create the ytimer.
4
property to using the Clock once all the users of this device have
5
been converted to wire up the Clock.
6
7
We take the opportunity to correct the name of the clock input to
8
match the hardware -- the dual timer names the clock which drives the
9
timers TIMCLK. (It does also have a 'pclk' input, which is used only
10
for the register and APB bus logic; on the SSE-200 these clocks are
11
both connected together.)
12
13
This is a migration compatibility break for machines mps2-an385,
14
mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a,
15
musca-b1.
5
16
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
18
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
19
Reviewed-by: Luc Michel <luc@lmichel.fr>
9
Message-id: 20191017132905.5604-4-peter.maydell@linaro.org
20
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
21
Message-id: 20210128114145.20536-9-peter.maydell@linaro.org
22
Message-id: 20210121190622.22000-9-peter.maydell@linaro.org
10
---
23
---
11
hw/timer/lm32_timer.c | 13 +++++++++----
24
include/hw/timer/cmsdk-apb-dualtimer.h | 3 +++
12
1 file changed, 9 insertions(+), 4 deletions(-)
25
hw/timer/cmsdk-apb-dualtimer.c | 7 +++++--
26
2 files changed, 8 insertions(+), 2 deletions(-)
13
27
14
diff --git a/hw/timer/lm32_timer.c b/hw/timer/lm32_timer.c
28
diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h
15
index XXXXXXX..XXXXXXX 100644
29
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/lm32_timer.c
30
--- a/include/hw/timer/cmsdk-apb-dualtimer.h
17
+++ b/hw/timer/lm32_timer.c
31
+++ b/include/hw/timer/cmsdk-apb-dualtimer.h
18
@@ -XXX,XX +XXX,XX @@
32
@@ -XXX,XX +XXX,XX @@
33
*
34
* QEMU interface:
35
* + QOM property "pclk-frq": frequency at which the timer is clocked
36
+ * + Clock input "TIMCLK": clock (for both timers)
37
* + sysbus MMIO region 0: the register bank
38
* + sysbus IRQ 0: combined timer interrupt TIMINTC
39
* + sysbus IRO 1: timer block 1 interrupt TIMINT1
40
@@ -XXX,XX +XXX,XX @@
41
42
#include "hw/sysbus.h"
19
#include "hw/ptimer.h"
43
#include "hw/ptimer.h"
44
+#include "hw/clock.h"
45
#include "qom/object.h"
46
47
#define TYPE_CMSDK_APB_DUALTIMER "cmsdk-apb-dualtimer"
48
@@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer {
49
MemoryRegion iomem;
50
qemu_irq timerintc;
51
uint32_t pclk_frq;
52
+ Clock *timclk;
53
54
CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES];
55
uint32_t timeritcr;
56
diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c
57
index XXXXXXX..XXXXXXX 100644
58
--- a/hw/timer/cmsdk-apb-dualtimer.c
59
+++ b/hw/timer/cmsdk-apb-dualtimer.c
60
@@ -XXX,XX +XXX,XX @@
61
#include "hw/irq.h"
20
#include "hw/qdev-properties.h"
62
#include "hw/qdev-properties.h"
21
#include "qemu/error-report.h"
63
#include "hw/registerfields.h"
22
-#include "qemu/main-loop.h"
64
+#include "hw/qdev-clock.h"
23
#include "qemu/module.h"
65
#include "hw/timer/cmsdk-apb-dualtimer.h"
24
66
#include "migration/vmstate.h"
25
#define DEFAULT_FREQUENCY (50*1000000)
67
26
@@ -XXX,XX +XXX,XX @@ struct LM32TimerState {
68
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj)
27
69
for (i = 0; i < ARRAY_SIZE(s->timermod); i++) {
28
MemoryRegion iomem;
70
sysbus_init_irq(sbd, &s->timermod[i].timerint);
29
30
- QEMUBH *bh;
31
ptimer_state *ptimer;
32
33
qemu_irq irq;
34
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
35
s->regs[R_SR] &= ~SR_TO;
36
break;
37
case R_CR:
38
+ ptimer_transaction_begin(s->ptimer);
39
s->regs[R_CR] = value;
40
if (s->regs[R_CR] & CR_START) {
41
ptimer_run(s->ptimer, 1);
42
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
43
if (s->regs[R_CR] & CR_STOP) {
44
ptimer_stop(s->ptimer);
45
}
46
+ ptimer_transaction_commit(s->ptimer);
47
break;
48
case R_PERIOD:
49
s->regs[R_PERIOD] = value;
50
+ ptimer_transaction_begin(s->ptimer);
51
ptimer_set_count(s->ptimer, value);
52
+ ptimer_transaction_commit(s->ptimer);
53
break;
54
case R_SNAPSHOT:
55
error_report("lm32_timer: write access to read only register 0x"
56
@@ -XXX,XX +XXX,XX @@ static void timer_reset(DeviceState *d)
57
for (i = 0; i < R_MAX; i++) {
58
s->regs[i] = 0;
59
}
71
}
60
+ ptimer_transaction_begin(s->ptimer);
72
+ s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL);
61
ptimer_stop(s->ptimer);
62
+ ptimer_transaction_commit(s->ptimer);
63
}
73
}
64
74
65
static void lm32_timer_init(Object *obj)
75
static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp)
66
@@ -XXX,XX +XXX,XX @@ static void lm32_timer_realize(DeviceState *dev, Error **errp)
76
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_dualtimermod_vmstate = {
67
{
77
68
LM32TimerState *s = LM32_TIMER(dev);
78
static const VMStateDescription cmsdk_apb_dualtimer_vmstate = {
69
79
.name = "cmsdk-apb-dualtimer",
70
- s->bh = qemu_bh_new(timer_hit, s);
80
- .version_id = 1,
71
- s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT);
81
- .minimum_version_id = 1,
72
+ s->ptimer = ptimer_init(timer_hit, s, PTIMER_POLICY_DEFAULT);
82
+ .version_id = 2,
73
83
+ .minimum_version_id = 2,
74
+ ptimer_transaction_begin(s->ptimer);
84
.fields = (VMStateField[]) {
75
ptimer_set_freq(s->ptimer, s->freq_hz);
85
+ VMSTATE_CLOCK(timclk, CMSDKAPBDualTimer),
76
+ ptimer_transaction_commit(s->ptimer);
86
VMSTATE_STRUCT_ARRAY(timermod, CMSDKAPBDualTimer,
77
}
87
CMSDK_APB_DUALTIMER_NUM_MODULES,
78
88
1, cmsdk_dualtimermod_vmstate,
79
static const VMStateDescription vmstate_lm32_timer = {
80
--
89
--
81
2.20.1
90
2.20.1
82
91
83
92
diff view generated by jsdifflib
1
Switch the sh_timer code away from bottom-half based ptimers to the
1
As the first step in converting the CMSDK_APB_TIMER device to the
2
new transaction-based ptimer API. This just requires adding
2
Clock framework, add a Clock input. For the moment we do nothing
3
begin/commit calls around the various places that modify the ptimer
3
with this clock; we will change the behaviour from using the
4
state, and using the new ptimer_init() function to create the timer.
4
wdogclk-frq property to using the Clock once all the users of this
5
device have been converted to wire up the Clock.
6
7
This is a migration compatibility break for machines mps2-an385,
8
mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a,
9
musca-b1, lm3s811evb, lm3s6965evb.
5
10
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
13
Reviewed-by: Luc Michel <luc@lmichel.fr>
9
Message-id: 20191017132905.5604-3-peter.maydell@linaro.org
14
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
15
Message-id: 20210128114145.20536-10-peter.maydell@linaro.org
16
Message-id: 20210121190622.22000-10-peter.maydell@linaro.org
10
---
17
---
11
hw/timer/sh_timer.c | 13 +++++++++----
18
include/hw/watchdog/cmsdk-apb-watchdog.h | 3 +++
12
1 file changed, 9 insertions(+), 4 deletions(-)
19
hw/watchdog/cmsdk-apb-watchdog.c | 7 +++++--
20
2 files changed, 8 insertions(+), 2 deletions(-)
13
21
14
diff --git a/hw/timer/sh_timer.c b/hw/timer/sh_timer.c
22
diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h
15
index XXXXXXX..XXXXXXX 100644
23
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/sh_timer.c
24
--- a/include/hw/watchdog/cmsdk-apb-watchdog.h
17
+++ b/hw/timer/sh_timer.c
25
+++ b/include/hw/watchdog/cmsdk-apb-watchdog.h
26
@@ -XXX,XX +XXX,XX @@
27
*
28
* QEMU interface:
29
* + QOM property "wdogclk-frq": frequency at which the watchdog is clocked
30
+ * + Clock input "WDOGCLK": clock for the watchdog's timer
31
* + sysbus MMIO region 0: the register bank
32
* + sysbus IRQ 0: watchdog interrupt
33
*
34
@@ -XXX,XX +XXX,XX @@
35
36
#include "hw/sysbus.h"
37
#include "hw/ptimer.h"
38
+#include "hw/clock.h"
39
#include "qom/object.h"
40
41
#define TYPE_CMSDK_APB_WATCHDOG "cmsdk-apb-watchdog"
42
@@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog {
43
uint32_t wdogclk_frq;
44
bool is_luminary;
45
struct ptimer_state *timer;
46
+ Clock *wdogclk;
47
48
uint32_t control;
49
uint32_t intstatus;
50
diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c
51
index XXXXXXX..XXXXXXX 100644
52
--- a/hw/watchdog/cmsdk-apb-watchdog.c
53
+++ b/hw/watchdog/cmsdk-apb-watchdog.c
18
@@ -XXX,XX +XXX,XX @@
54
@@ -XXX,XX +XXX,XX @@
19
#include "hw/irq.h"
55
#include "hw/irq.h"
20
#include "hw/sh4/sh.h"
56
#include "hw/qdev-properties.h"
21
#include "qemu/timer.h"
57
#include "hw/registerfields.h"
22
-#include "qemu/main-loop.h"
58
+#include "hw/qdev-clock.h"
23
#include "hw/ptimer.h"
59
#include "hw/watchdog/cmsdk-apb-watchdog.h"
24
60
#include "migration/vmstate.h"
25
//#define DEBUG_TIMER
61
26
@@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset,
62
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj)
27
switch (offset >> 2) {
63
s, "cmsdk-apb-watchdog", 0x1000);
28
case OFFSET_TCOR:
64
sysbus_init_mmio(sbd, &s->iomem);
29
s->tcor = value;
65
sysbus_init_irq(sbd, &s->wdogint);
30
+ ptimer_transaction_begin(s->timer);
66
+ s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL);
31
ptimer_set_limit(s->timer, s->tcor, 0);
67
32
+ ptimer_transaction_commit(s->timer);
68
s->is_luminary = false;
33
break;
69
s->id = cmsdk_apb_watchdog_id;
34
case OFFSET_TCNT:
70
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp)
35
s->tcnt = value;
71
36
+ ptimer_transaction_begin(s->timer);
72
static const VMStateDescription cmsdk_apb_watchdog_vmstate = {
37
ptimer_set_count(s->timer, s->tcnt);
73
.name = "cmsdk-apb-watchdog",
38
+ ptimer_transaction_commit(s->timer);
74
- .version_id = 1,
39
break;
75
- .minimum_version_id = 1,
40
case OFFSET_TCR:
76
+ .version_id = 2,
41
+ ptimer_transaction_begin(s->timer);
77
+ .minimum_version_id = 2,
42
if (s->enabled) {
78
.fields = (VMStateField[]) {
43
/* Pause the timer if it is running. This may cause some
79
+ VMSTATE_CLOCK(wdogclk, CMSDKAPBWatchdog),
44
inaccuracy dure to rounding, but avoids a whole lot of other
80
VMSTATE_PTIMER(timer, CMSDKAPBWatchdog),
45
@@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset,
81
VMSTATE_UINT32(control, CMSDKAPBWatchdog),
46
/* Restart the timer if still enabled. */
82
VMSTATE_UINT32(intstatus, CMSDKAPBWatchdog),
47
ptimer_run(s->timer, 0);
48
}
49
+ ptimer_transaction_commit(s->timer);
50
break;
51
case OFFSET_TCPR:
52
if (s->feat & TIMER_FEAT_CAPT) {
53
@@ -XXX,XX +XXX,XX @@ static void sh_timer_start_stop(void *opaque, int enable)
54
printf("sh_timer_start_stop %d (%d)\n", enable, s->enabled);
55
#endif
56
57
+ ptimer_transaction_begin(s->timer);
58
if (s->enabled && !enable) {
59
ptimer_stop(s->timer);
60
}
61
if (!s->enabled && enable) {
62
ptimer_run(s->timer, 0);
63
}
64
+ ptimer_transaction_commit(s->timer);
65
s->enabled = !!enable;
66
67
#ifdef DEBUG_TIMER
68
@@ -XXX,XX +XXX,XX @@ static void sh_timer_tick(void *opaque)
69
static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
70
{
71
sh_timer_state *s;
72
- QEMUBH *bh;
73
74
s = (sh_timer_state *)g_malloc0(sizeof(sh_timer_state));
75
s->freq = freq;
76
@@ -XXX,XX +XXX,XX @@ static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
77
s->enabled = 0;
78
s->irq = irq;
79
80
- bh = qemu_bh_new(sh_timer_tick, s);
81
- s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
82
+ s->timer = ptimer_init(sh_timer_tick, s, PTIMER_POLICY_DEFAULT);
83
84
sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor);
85
sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt);
86
--
83
--
87
2.20.1
84
2.20.1
88
85
89
86
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
While we transition the ARMSSE code from integer properties
2
specifying clock frequencies to Clock objects, we want to have the
3
device provide both at once. We want the final name of the main
4
input Clock to be "MAINCLK", following the hardware name.
5
Unfortunately creating an input Clock with a name X creates an
6
under-the-hood QOM property X; for "MAINCLK" this clashes with the
7
existing UINT32 property of that name.
2
8
3
Hoist the variable load for PSTATE into the existing test vs is_a64.
9
Rename the UINT32 property to MAINCLK_FRQ so it can coexist with the
10
MAINCLK Clock; once the transition is complete MAINCLK_FRQ will be
11
deleted.
4
12
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
13
Commit created with:
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
14
perl -p -i -e 's/MAINCLK/MAINCLK_FRQ/g' hw/arm/{armsse,mps2-tz,musca}.c include/hw/arm/armsse.h
7
Message-id: 20191018174431.1784-11-richard.henderson@linaro.org
15
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
18
Reviewed-by: Luc Michel <luc@lmichel.fr>
19
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
20
Message-id: 20210128114145.20536-11-peter.maydell@linaro.org
21
Message-id: 20210121190622.22000-11-peter.maydell@linaro.org
9
---
22
---
10
target/arm/helper.c | 20 ++++++++------------
23
include/hw/arm/armsse.h | 2 +-
11
1 file changed, 8 insertions(+), 12 deletions(-)
24
hw/arm/armsse.c | 6 +++---
25
hw/arm/mps2-tz.c | 2 +-
26
hw/arm/musca.c | 2 +-
27
4 files changed, 6 insertions(+), 6 deletions(-)
12
28
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
29
diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h
14
index XXXXXXX..XXXXXXX 100644
30
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/helper.c
31
--- a/include/hw/arm/armsse.h
16
+++ b/target/arm/helper.c
32
+++ b/include/hw/arm/armsse.h
17
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
33
@@ -XXX,XX +XXX,XX @@
18
ARMMMUIdx mmu_idx = arm_mmu_idx(env);
34
* QEMU interface:
19
int current_el = arm_current_el(env);
35
* + QOM property "memory" is a MemoryRegion containing the devices provided
20
int fp_el = fp_exception_el(env, current_el);
36
* by the board model.
21
- uint32_t flags;
37
- * + QOM property "MAINCLK" is the frequency of the main system clock
22
+ uint32_t flags, pstate_for_ss;
38
+ * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock
23
39
* + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts.
24
if (is_a64(env)) {
40
* (In hardware, the SSE-200 permits the number of expansion interrupts
25
*pc = env->pc;
41
* for the two CPUs to be configured separately, but we restrict it to
26
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
42
diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c
27
if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
43
index XXXXXXX..XXXXXXX 100644
28
flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype);
44
--- a/hw/arm/armsse.c
29
}
45
+++ b/hw/arm/armsse.c
30
+ pstate_for_ss = env->pstate;
46
@@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = {
31
} else {
47
DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
32
*pc = env->regs[15];
48
MemoryRegion *),
33
49
DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
34
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
50
- DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0),
35
|| arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
51
+ DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0),
36
flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
52
DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15),
37
}
53
DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
38
+ pstate_for_ss = env->uncached_cpsr;
54
DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true),
55
@@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = {
56
DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
57
MemoryRegion *),
58
DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
59
- DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0),
60
+ DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0),
61
DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15),
62
DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
63
DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false),
64
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
39
}
65
}
40
66
41
- /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
67
if (!s->mainclk_frq) {
42
+ /*
68
- error_setg(errp, "MAINCLK property was not set");
43
+ * The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
69
+ error_setg(errp, "MAINCLK_FRQ property was not set");
44
* states defined in the ARM ARM for software singlestep:
70
return;
45
* SS_ACTIVE PSTATE.SS State
46
* 0 x Inactive (the TB flag for SS is always 0)
47
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
48
* 1 1 Active-not-pending
49
* SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB.
50
*/
51
- if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) {
52
- if (is_a64(env)) {
53
- if (env->pstate & PSTATE_SS) {
54
- flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1);
55
- }
56
- } else {
57
- if (env->uncached_cpsr & PSTATE_SS) {
58
- flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1);
59
- }
60
- }
61
+ if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE) &&
62
+ (pstate_for_ss & PSTATE_SS)) {
63
+ flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1);
64
}
71
}
65
72
66
*pflags = flags;
73
diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c
74
index XXXXXXX..XXXXXXX 100644
75
--- a/hw/arm/mps2-tz.c
76
+++ b/hw/arm/mps2-tz.c
77
@@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine)
78
object_property_set_link(OBJECT(&mms->iotkit), "memory",
79
OBJECT(system_memory), &error_abort);
80
qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ);
81
- qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ);
82
+ qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ);
83
sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal);
84
85
/*
86
diff --git a/hw/arm/musca.c b/hw/arm/musca.c
87
index XXXXXXX..XXXXXXX 100644
88
--- a/hw/arm/musca.c
89
+++ b/hw/arm/musca.c
90
@@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine)
91
qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs);
92
qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor);
93
qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width);
94
- qdev_prop_set_uint32(ssedev, "MAINCLK", SYSCLK_FRQ);
95
+ qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ);
96
/*
97
* Musca-A takes the default SSE-200 FPU/DSP settings (ie no for
98
* CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0.
67
--
99
--
68
2.20.1
100
2.20.1
69
101
70
102
diff view generated by jsdifflib
1
Switch the mcf5208 code away from bottom-half based ptimers to
1
Create two input clocks on the ARMSSE devices, one for the normal
2
the new transaction-based ptimer API. This just requires adding
2
MAINCLK, and one for the 32KHz S32KCLK, and wire these up to the
3
begin/commit calls around the various places that modify the ptimer
3
appropriate devices. The old property-based clock frequency setting
4
state, and using the new ptimer_init() function to create the timer.
4
will remain in place until conversion is complete.
5
6
This is a migration compatibility break for machines mps2-an505,
7
mps2-an521, musca-a, musca-b1.
5
8
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
11
Reviewed-by: Luc Michel <luc@lmichel.fr>
9
Tested-by: Thomas Huth <huth@tuxfamily.org>
12
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
10
Message-id: 20191017132905.5604-9-peter.maydell@linaro.org
13
Message-id: 20210128114145.20536-12-peter.maydell@linaro.org
14
Message-id: 20210121190622.22000-12-peter.maydell@linaro.org
11
---
15
---
12
hw/m68k/mcf5208.c | 9 +++++----
16
include/hw/arm/armsse.h | 6 ++++++
13
1 file changed, 5 insertions(+), 4 deletions(-)
17
hw/arm/armsse.c | 17 +++++++++++++++--
18
2 files changed, 21 insertions(+), 2 deletions(-)
14
19
15
diff --git a/hw/m68k/mcf5208.c b/hw/m68k/mcf5208.c
20
diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h
16
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/m68k/mcf5208.c
22
--- a/include/hw/arm/armsse.h
18
+++ b/hw/m68k/mcf5208.c
23
+++ b/include/hw/arm/armsse.h
19
@@ -XXX,XX +XXX,XX @@
24
@@ -XXX,XX +XXX,XX @@
20
#include "qemu/osdep.h"
25
* per-CPU identity and control register blocks
21
#include "qemu/units.h"
26
*
22
#include "qemu/error-report.h"
27
* QEMU interface:
23
-#include "qemu/main-loop.h"
28
+ * + Clock input "MAINCLK": clock for CPUs and most peripherals
24
#include "qapi/error.h"
29
+ * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals
25
#include "qemu-common.h"
30
* + QOM property "memory" is a MemoryRegion containing the devices provided
26
#include "cpu.h"
31
* by the board model.
27
@@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset,
32
* + QOM property "MAINCLK_FRQ" is the frequency of the main system clock
28
return;
33
@@ -XXX,XX +XXX,XX @@
29
}
34
#include "hw/misc/armsse-mhu.h"
30
35
#include "hw/misc/unimp.h"
31
+ ptimer_transaction_begin(s->timer);
36
#include "hw/or-irq.h"
32
if (s->pcsr & PCSR_EN)
37
+#include "hw/clock.h"
33
ptimer_stop(s->timer);
38
#include "hw/core/split-irq.h"
34
39
#include "hw/cpu/cluster.h"
35
@@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset,
40
#include "qom/object.h"
36
41
@@ -XXX,XX +XXX,XX @@ struct ARMSSE {
37
if (s->pcsr & PCSR_EN)
42
38
ptimer_run(s->timer, 0);
43
uint32_t nsccfg;
39
+ ptimer_transaction_commit(s->timer);
44
40
break;
45
+ Clock *mainclk;
41
case 2:
46
+ Clock *s32kclk;
42
+ ptimer_transaction_begin(s->timer);
47
+
43
s->pmr = value;
48
/* Properties */
44
s->pcsr &= ~PCSR_PIF;
49
MemoryRegion *board_memory;
45
if ((s->pcsr & PCSR_RLD) == 0) {
50
uint32_t exp_numirq;
46
@@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset,
51
diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c
47
} else {
52
index XXXXXXX..XXXXXXX 100644
48
ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW);
53
--- a/hw/arm/armsse.c
49
}
54
+++ b/hw/arm/armsse.c
50
+ ptimer_transaction_commit(s->timer);
55
@@ -XXX,XX +XXX,XX @@
51
break;
56
#include "hw/arm/armsse.h"
52
case 4:
57
#include "hw/arm/boot.h"
53
break;
58
#include "hw/irq.h"
54
@@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic)
59
+#include "hw/qdev-clock.h"
55
{
60
56
MemoryRegion *iomem = g_new(MemoryRegion, 1);
61
/* Format of the System Information block SYS_CONFIG register */
57
m5208_timer_state *s;
62
typedef enum SysConfigFormat {
58
- QEMUBH *bh;
63
@@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj)
59
int i;
64
assert(info->sram_banks <= MAX_SRAM_BANKS);
60
65
assert(info->num_cpus <= SSE_MAX_CPUS);
61
/* SDRAMC. */
66
62
@@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic)
67
+ s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL);
63
/* Timers. */
68
+ s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL);
64
for (i = 0; i < 2; i++) {
69
+
65
s = g_new0(m5208_timer_state, 1);
70
memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX);
66
- bh = qemu_bh_new(m5208_timer_trigger, s);
71
67
- s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
72
for (i = 0; i < info->num_cpus; i++) {
68
+ s->timer = ptimer_init(m5208_timer_trigger, s, PTIMER_POLICY_DEFAULT);
73
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
69
memory_region_init_io(&s->iomem, NULL, &m5208_timer_ops, s,
74
* map its upstream ends to the right place in the container.
70
"m5208-timer", 0x00004000);
75
*/
71
memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i,
76
qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq);
77
+ qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk);
78
if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) {
79
return;
80
}
81
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
82
&error_abort);
83
84
qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq);
85
+ qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk);
86
if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) {
87
return;
88
}
89
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
90
&error_abort);
91
92
qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq);
93
+ qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk);
94
if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) {
95
return;
96
}
97
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
98
* 0x4002f000: S32K timer
99
*/
100
qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK);
101
+ qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk);
102
if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) {
103
return;
104
}
105
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
106
qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0));
107
108
qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK);
109
+ qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk);
110
if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) {
111
return;
112
}
113
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
114
/* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */
115
116
qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq);
117
+ qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk);
118
if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) {
119
return;
120
}
121
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
122
sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000);
123
124
qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq);
125
+ qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk);
126
if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) {
127
return;
128
}
129
@@ -XXX,XX +XXX,XX @@ static void armsse_idau_check(IDAUInterface *ii, uint32_t address,
130
131
static const VMStateDescription armsse_vmstate = {
132
.name = "iotkit",
133
- .version_id = 1,
134
- .minimum_version_id = 1,
135
+ .version_id = 2,
136
+ .minimum_version_id = 2,
137
.fields = (VMStateField[]) {
138
+ VMSTATE_CLOCK(mainclk, ARMSSE),
139
+ VMSTATE_CLOCK(s32kclk, ARMSSE),
140
VMSTATE_UINT32(nsccfg, ARMSSE),
141
VMSTATE_END_OF_LIST()
142
}
72
--
143
--
73
2.20.1
144
2.20.1
74
145
75
146
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
The old-style convenience function cmsdk_apb_timer_create() for
2
creating CMSDK_APB_TIMER objects is used in only two places in
3
mps2.c. Most of the rest of the code in that file uses the new
4
"initialize in place" coding style.
2
5
3
Create a function to compute the values of the TBFLAG_A64 bits
6
We want to connect up a Clock object which should be done between the
4
that will be cached. For now, the env->hflags variable is not
7
object creation and realization; rather than adding a Clock* argument
5
used, and the results are fed back to cpu_get_tb_cpu_state.
8
to the convenience function, convert the timer creation code in
9
mps2.c to the same style as is used already for the watchdog,
10
dualtimer and other devices, and delete the now-unused convenience
11
function.
6
12
7
Note that not all BTI related flags are cached, so we have to
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
test the BTI feature twice -- once for those bits moved out to
14
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
rebuild_hflags_a64 and once for those bits that remain in
15
Reviewed-by: Luc Michel <luc@lmichel.fr>
10
cpu_get_tb_cpu_state.
16
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
17
Message-id: 20210128114145.20536-13-peter.maydell@linaro.org
18
Message-id: 20210121190622.22000-13-peter.maydell@linaro.org
19
---
20
include/hw/timer/cmsdk-apb-timer.h | 21 ---------------------
21
hw/arm/mps2.c | 18 ++++++++++++++++--
22
2 files changed, 16 insertions(+), 23 deletions(-)
11
23
12
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
24
diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h
13
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
14
Message-id: 20191018174431.1784-3-richard.henderson@linaro.org
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
17
target/arm/helper.c | 131 +++++++++++++++++++++++---------------------
18
1 file changed, 69 insertions(+), 62 deletions(-)
19
20
diff --git a/target/arm/helper.c b/target/arm/helper.c
21
index XXXXXXX..XXXXXXX 100644
25
index XXXXXXX..XXXXXXX 100644
22
--- a/target/arm/helper.c
26
--- a/include/hw/timer/cmsdk-apb-timer.h
23
+++ b/target/arm/helper.c
27
+++ b/include/hw/timer/cmsdk-apb-timer.h
24
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
28
@@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer {
25
return flags;
29
uint32_t intstatus;
26
}
30
};
27
31
28
+static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
32
-/**
29
+ ARMMMUIdx mmu_idx)
33
- * cmsdk_apb_timer_create - convenience function to create TYPE_CMSDK_APB_TIMER
30
+{
34
- * @addr: location in system memory to map registers
31
+ ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx);
35
- * @pclk_frq: frequency in Hz of the PCLK clock (used for calculating baud rate)
32
+ ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1);
36
- */
33
+ uint32_t flags = 0;
37
-static inline DeviceState *cmsdk_apb_timer_create(hwaddr addr,
34
+ uint64_t sctlr;
38
- qemu_irq timerint,
35
+ int tbii, tbid;
39
- uint32_t pclk_frq)
40
-{
41
- DeviceState *dev;
42
- SysBusDevice *s;
43
-
44
- dev = qdev_new(TYPE_CMSDK_APB_TIMER);
45
- s = SYS_BUS_DEVICE(dev);
46
- qdev_prop_set_uint32(dev, "pclk-frq", pclk_frq);
47
- sysbus_realize_and_unref(s, &error_fatal);
48
- sysbus_mmio_map(s, 0, addr);
49
- sysbus_connect_irq(s, 0, timerint);
50
- return dev;
51
-}
52
-
53
#endif
54
diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c
55
index XXXXXXX..XXXXXXX 100644
56
--- a/hw/arm/mps2.c
57
+++ b/hw/arm/mps2.c
58
@@ -XXX,XX +XXX,XX @@ struct MPS2MachineState {
59
/* CMSDK APB subsystem */
60
CMSDKAPBDualTimer dualtimer;
61
CMSDKAPBWatchdog watchdog;
62
+ CMSDKAPBTimer timer[2];
63
};
64
65
#define TYPE_MPS2_MACHINE "mps2"
66
@@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine)
67
}
68
69
/* CMSDK APB subsystem */
70
- cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ);
71
- cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ);
72
+ for (i = 0; i < ARRAY_SIZE(mms->timer); i++) {
73
+ g_autofree char *name = g_strdup_printf("timer%d", i);
74
+ hwaddr base = 0x40000000 + i * 0x1000;
75
+ int irqno = 8 + i;
76
+ SysBusDevice *sbd;
36
+
77
+
37
+ flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1);
78
+ object_initialize_child(OBJECT(mms), name, &mms->timer[i],
38
+
79
+ TYPE_CMSDK_APB_TIMER);
39
+ /* FIXME: ARMv8.1-VHE S2 translation regime. */
80
+ sbd = SYS_BUS_DEVICE(&mms->timer[i]);
40
+ if (regime_el(env, stage1) < 2) {
81
+ qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ);
41
+ ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1);
82
+ sysbus_realize_and_unref(sbd, &error_fatal);
42
+ tbid = (p1.tbi << 1) | p0.tbi;
83
+ sysbus_mmio_map(sbd, 0, base);
43
+ tbii = tbid & ~((p1.tbid << 1) | p0.tbid);
84
+ sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno));
44
+ } else {
45
+ tbid = p0.tbi;
46
+ tbii = tbid & !p0.tbid;
47
+ }
85
+ }
48
+
86
+
49
+ flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii);
87
object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer,
50
+ flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid);
88
TYPE_CMSDK_APB_DUALTIMER);
51
+
89
qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ);
52
+ if (cpu_isar_feature(aa64_sve, env_archcpu(env))) {
53
+ int sve_el = sve_exception_el(env, el);
54
+ uint32_t zcr_len;
55
+
56
+ /*
57
+ * If SVE is disabled, but FP is enabled,
58
+ * then the effective len is 0.
59
+ */
60
+ if (sve_el != 0 && fp_el == 0) {
61
+ zcr_len = 0;
62
+ } else {
63
+ zcr_len = sve_zcr_len_for_el(env, el);
64
+ }
65
+ flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el);
66
+ flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len);
67
+ }
68
+
69
+ sctlr = arm_sctlr(env, el);
70
+
71
+ if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) {
72
+ /*
73
+ * In order to save space in flags, we record only whether
74
+ * pauth is "inactive", meaning all insns are implemented as
75
+ * a nop, or "active" when some action must be performed.
76
+ * The decision of which action to take is left to a helper.
77
+ */
78
+ if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) {
79
+ flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1);
80
+ }
81
+ }
82
+
83
+ if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
84
+ /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */
85
+ if (sctlr & (el == 0 ? SCTLR_BT0 : SCTLR_BT1)) {
86
+ flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1);
87
+ }
88
+ }
89
+
90
+ return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
91
+}
92
+
93
void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
94
target_ulong *cs_base, uint32_t *pflags)
95
{
96
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
97
uint32_t flags = 0;
98
99
if (is_a64(env)) {
100
- ARMCPU *cpu = env_archcpu(env);
101
- uint64_t sctlr;
102
-
103
*pc = env->pc;
104
- flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1);
105
-
106
- /* Get control bits for tagged addresses. */
107
- {
108
- ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx);
109
- ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1);
110
- int tbii, tbid;
111
-
112
- /* FIXME: ARMv8.1-VHE S2 translation regime. */
113
- if (regime_el(env, stage1) < 2) {
114
- ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1);
115
- tbid = (p1.tbi << 1) | p0.tbi;
116
- tbii = tbid & ~((p1.tbid << 1) | p0.tbid);
117
- } else {
118
- tbid = p0.tbi;
119
- tbii = tbid & !p0.tbid;
120
- }
121
-
122
- flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii);
123
- flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid);
124
- }
125
-
126
- if (cpu_isar_feature(aa64_sve, cpu)) {
127
- int sve_el = sve_exception_el(env, current_el);
128
- uint32_t zcr_len;
129
-
130
- /* If SVE is disabled, but FP is enabled,
131
- * then the effective len is 0.
132
- */
133
- if (sve_el != 0 && fp_el == 0) {
134
- zcr_len = 0;
135
- } else {
136
- zcr_len = sve_zcr_len_for_el(env, current_el);
137
- }
138
- flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el);
139
- flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len);
140
- }
141
-
142
- sctlr = arm_sctlr(env, current_el);
143
-
144
- if (cpu_isar_feature(aa64_pauth, cpu)) {
145
- /*
146
- * In order to save space in flags, we record only whether
147
- * pauth is "inactive", meaning all insns are implemented as
148
- * a nop, or "active" when some action must be performed.
149
- * The decision of which action to take is left to a helper.
150
- */
151
- if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) {
152
- flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1);
153
- }
154
- }
155
-
156
- if (cpu_isar_feature(aa64_bti, cpu)) {
157
- /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */
158
- if (sctlr & (current_el == 0 ? SCTLR_BT0 : SCTLR_BT1)) {
159
- flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1);
160
- }
161
+ flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx);
162
+ if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
163
flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype);
164
}
165
} else {
166
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
167
flags = FIELD_DP32(flags, TBFLAG_A32,
168
XSCALE_CPAR, env->cp15.c15_cpar);
169
}
170
- }
171
172
- flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags);
173
+ flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags);
174
+ }
175
176
/* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
177
* states defined in the ARM ARM for software singlestep:
178
--
90
--
179
2.20.1
91
2.20.1
180
92
181
93
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
Create a fixed-frequency Clock object to be the SYSCLK, and wire it
2
up to the devices that require it.
2
3
3
The SDRAM is incorrectly created in the OMAP310 SoC.
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Move its creation in the board code, this will later allow the
5
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
5
board to have the QOM ownership of the RAM.
6
Reviewed-by: Luc Michel <luc@lmichel.fr>
7
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20210128114145.20536-14-peter.maydell@linaro.org
9
Message-id: 20210121190622.22000-14-peter.maydell@linaro.org
10
---
11
hw/arm/mps2.c | 9 +++++++++
12
1 file changed, 9 insertions(+)
6
13
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
14
diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
10
Message-id: 20191021190653.9511-6-philmd@redhat.com
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
13
include/hw/arm/omap.h | 6 ++----
14
hw/arm/omap1.c | 12 +++++-------
15
hw/arm/omap_sx1.c | 8 ++++++--
16
hw/arm/palm.c | 8 ++++++--
17
4 files changed, 19 insertions(+), 15 deletions(-)
18
19
diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h
20
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
21
--- a/include/hw/arm/omap.h
16
--- a/hw/arm/mps2.c
22
+++ b/include/hw/arm/omap.h
17
+++ b/hw/arm/mps2.c
23
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s {
18
@@ -XXX,XX +XXX,XX @@
24
MemoryRegion mpui_io_iomem;
19
#include "hw/net/lan9118.h"
25
MemoryRegion tap_iomem;
20
#include "net/net.h"
26
MemoryRegion imif_ram;
21
#include "hw/watchdog/cmsdk-apb-watchdog.h"
27
- MemoryRegion emiff_ram;
22
+#include "hw/qdev-clock.h"
28
MemoryRegion sram;
23
#include "qom/object.h"
29
24
30
struct omap_dma_port_if_s {
25
typedef enum MPS2FPGAType {
31
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s {
26
@@ -XXX,XX +XXX,XX @@ struct MPS2MachineState {
32
hwaddr addr);
27
CMSDKAPBDualTimer dualtimer;
33
} port[__omap_dma_port_last];
28
CMSDKAPBWatchdog watchdog;
34
29
CMSDKAPBTimer timer[2];
35
- unsigned long sdram_size;
30
+ Clock *sysclk;
36
+ uint64_t sdram_size;
37
unsigned long sram_size;
38
39
/* MPUI-TIPB peripherals */
40
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s {
41
};
31
};
42
32
43
/* omap1.c */
33
#define TYPE_MPS2_MACHINE "mps2"
44
-struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
34
@@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine)
45
- unsigned long sdram_size,
35
exit(EXIT_FAILURE);
46
+struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *sdram,
47
const char *core);
48
49
/* omap2.c */
50
diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c
51
index XXXXXXX..XXXXXXX 100644
52
--- a/hw/arm/omap1.c
53
+++ b/hw/arm/omap1.c
54
@@ -XXX,XX +XXX,XX @@
55
#include "qapi/error.h"
56
#include "qemu-common.h"
57
#include "cpu.h"
58
+#include "exec/address-spaces.h"
59
#include "hw/boards.h"
60
#include "hw/hw.h"
61
#include "hw/irq.h"
62
@@ -XXX,XX +XXX,XX @@ static int omap_validate_tipb_mpui_addr(struct omap_mpu_state_s *s,
63
return range_covers_byte(0xe1010000, 0xe1020004 - 0xe1010000, addr);
64
}
65
66
-struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
67
- unsigned long sdram_size,
68
+struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *dram,
69
const char *cpu_type)
70
{
71
int i;
72
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
73
qemu_irq dma_irqs[6];
74
DriveInfo *dinfo;
75
SysBusDevice *busdev;
76
+ MemoryRegion *system_memory = get_system_memory();
77
78
/* Core */
79
s->mpu_model = omap310;
80
s->cpu = ARM_CPU(cpu_create(cpu_type));
81
- s->sdram_size = sdram_size;
82
+ s->sdram_size = memory_region_size(dram);
83
s->sram_size = OMAP15XX_SRAM_SIZE;
84
85
s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0);
86
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
87
omap_clk_init(s);
88
89
/* Memory-mapped stuff */
90
- memory_region_allocate_system_memory(&s->emiff_ram, NULL, "omap1.dram",
91
- s->sdram_size);
92
- memory_region_add_subregion(system_memory, OMAP_EMIFF_BASE, &s->emiff_ram);
93
memory_region_init_ram(&s->imif_ram, NULL, "omap1.sram", s->sram_size,
94
&error_fatal);
95
memory_region_add_subregion(system_memory, OMAP_IMIF_BASE, &s->imif_ram);
96
@@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
97
s->port[tipb_mpui].addr_valid = omap_validate_tipb_mpui_addr;
98
99
/* Register SDRAM and SRAM DMA ports for fast transfers. */
100
- soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->emiff_ram),
101
+ soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(dram),
102
OMAP_EMIFF_BASE, s->sdram_size);
103
soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->imif_ram),
104
OMAP_IMIF_BASE, s->sram_size);
105
diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c
106
index XXXXXXX..XXXXXXX 100644
107
--- a/hw/arm/omap_sx1.c
108
+++ b/hw/arm/omap_sx1.c
109
@@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version)
110
{
111
struct omap_mpu_state_s *mpu;
112
MemoryRegion *address_space = get_system_memory();
113
+ MemoryRegion *dram = g_new(MemoryRegion, 1);
114
MemoryRegion *flash = g_new(MemoryRegion, 1);
115
MemoryRegion *cs = g_new(MemoryRegion, 4);
116
static uint32_t cs0val = 0x00213090;
117
@@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version)
118
flash_size = flash2_size;
119
}
36
}
120
37
121
- mpu = omap310_mpu_init(address_space, sx1_binfo.ram_size,
38
+ /* This clock doesn't need migration because it is fixed-frequency */
122
- machine->cpu_type);
39
+ mms->sysclk = clock_new(OBJECT(machine), "SYSCLK");
123
+ memory_region_allocate_system_memory(dram, NULL, "omap1.dram",
40
+ clock_set_hz(mms->sysclk, SYSCLK_FRQ);
124
+ sx1_binfo.ram_size);
125
+ memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, dram);
126
+
41
+
127
+ mpu = omap310_mpu_init(dram, machine->cpu_type);
42
/* The FPGA images have an odd combination of different RAMs,
128
43
* because in hardware they are different implementations and
129
/* External Flash (EMIFS) */
44
* connected to different buses, giving varying performance/size
130
memory_region_init_ram(flash, NULL, "omap_sx1.flash0-0", flash_size,
45
@@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine)
131
diff --git a/hw/arm/palm.c b/hw/arm/palm.c
46
TYPE_CMSDK_APB_TIMER);
132
index XXXXXXX..XXXXXXX 100644
47
sbd = SYS_BUS_DEVICE(&mms->timer[i]);
133
--- a/hw/arm/palm.c
48
qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ);
134
+++ b/hw/arm/palm.c
49
+ qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk);
135
@@ -XXX,XX +XXX,XX @@ static void palmte_init(MachineState *machine)
50
sysbus_realize_and_unref(sbd, &error_fatal);
136
MemoryRegion *address_space_mem = get_system_memory();
51
sysbus_mmio_map(sbd, 0, base);
137
struct omap_mpu_state_s *mpu;
52
sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno));
138
int flash_size = 0x00800000;
53
@@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine)
139
- int sdram_size = palmte_binfo.ram_size;
54
object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer,
140
static uint32_t cs0val = 0xffffffff;
55
TYPE_CMSDK_APB_DUALTIMER);
141
static uint32_t cs1val = 0x0000e1a0;
56
qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ);
142
static uint32_t cs2val = 0x0000e1a0;
57
+ qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk);
143
static uint32_t cs3val = 0xe1a0e1a0;
58
sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal);
144
int rom_size, rom_loaded = 0;
59
sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0,
145
+ MemoryRegion *dram = g_new(MemoryRegion, 1);
60
qdev_get_gpio_in(armv7m, 10));
146
MemoryRegion *flash = g_new(MemoryRegion, 1);
61
@@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine)
147
MemoryRegion *cs = g_new(MemoryRegion, 4);
62
object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog,
148
63
TYPE_CMSDK_APB_WATCHDOG);
149
- mpu = omap310_mpu_init(address_space_mem, sdram_size, machine->cpu_type);
64
qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ);
150
+ memory_region_allocate_system_memory(dram, NULL, "omap1.dram",
65
+ qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk);
151
+ palmte_binfo.ram_size);
66
sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal);
152
+ memory_region_add_subregion(address_space_mem, OMAP_EMIFF_BASE, dram);
67
sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0,
153
+
68
qdev_get_gpio_in_named(armv7m, "NMI", 0));
154
+ mpu = omap310_mpu_init(dram, machine->cpu_type);
155
156
/* External Flash (EMIFS) */
157
memory_region_init_ram(flash, NULL, "palmte.flash", flash_size,
158
--
69
--
159
2.20.1
70
2.20.1
160
71
161
72
diff view generated by jsdifflib
1
Switch the etraxfs_timer code away from bottom-half based ptimers to
1
Create and connect the two clocks needed by the ARMSSE.
2
the new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
2
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
4
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
5
Reviewed-by: Luc Michel <luc@lmichel.fr>
9
Message-id: 20191017132905.5604-7-peter.maydell@linaro.org
6
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Message-id: 20210128114145.20536-15-peter.maydell@linaro.org
8
Message-id: 20210121190622.22000-15-peter.maydell@linaro.org
10
---
9
---
11
hw/timer/etraxfs_timer.c | 23 +++++++++++++----------
10
hw/arm/mps2-tz.c | 13 +++++++++++++
12
1 file changed, 13 insertions(+), 10 deletions(-)
11
1 file changed, 13 insertions(+)
13
12
14
diff --git a/hw/timer/etraxfs_timer.c b/hw/timer/etraxfs_timer.c
13
diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c
15
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/etraxfs_timer.c
15
--- a/hw/arm/mps2-tz.c
17
+++ b/hw/timer/etraxfs_timer.c
16
+++ b/hw/arm/mps2-tz.c
18
@@ -XXX,XX +XXX,XX @@
17
@@ -XXX,XX +XXX,XX @@
19
#include "hw/sysbus.h"
18
#include "hw/net/lan9118.h"
20
#include "sysemu/reset.h"
19
#include "net/net.h"
21
#include "sysemu/runstate.h"
20
#include "hw/core/split-irq.h"
22
-#include "qemu/main-loop.h"
21
+#include "hw/qdev-clock.h"
23
#include "qemu/module.h"
22
#include "qom/object.h"
24
#include "qemu/timer.h"
23
25
#include "hw/irq.h"
24
#define MPS2TZ_NUMIRQ 92
26
@@ -XXX,XX +XXX,XX @@ typedef struct ETRAXTimerState {
25
@@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState {
27
qemu_irq irq;
26
qemu_or_irq uart_irq_orgate;
28
qemu_irq nmi;
27
DeviceState *lan9118;
29
28
SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ];
30
- QEMUBH *bh_t0;
29
+ Clock *sysclk;
31
- QEMUBH *bh_t1;
30
+ Clock *s32kclk;
32
- QEMUBH *bh_wd;
31
};
33
ptimer_state *ptimer_t0;
32
34
ptimer_state *ptimer_t1;
33
#define TYPE_MPS2TZ_MACHINE "mps2tz"
35
ptimer_state *ptimer_wd;
34
@@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE)
36
@@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum)
35
36
/* Main SYSCLK frequency in Hz */
37
#define SYSCLK_FRQ 20000000
38
+/* Slow 32Khz S32KCLK frequency in Hz */
39
+#define S32KCLK_FRQ (32 * 1000)
40
41
/* Create an alias of an entire original MemoryRegion @orig
42
* located at @base in the memory map.
43
@@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine)
44
exit(EXIT_FAILURE);
37
}
45
}
38
46
39
D(printf ("freq_hz=%d div=%d\n", freq_hz, div));
47
+ /* These clocks don't need migration because they are fixed-frequency */
40
+ ptimer_transaction_begin(timer);
48
+ mms->sysclk = clock_new(OBJECT(machine), "SYSCLK");
41
ptimer_set_freq(timer, freq_hz);
49
+ clock_set_hz(mms->sysclk, SYSCLK_FRQ);
42
ptimer_set_limit(timer, div, 0);
50
+ mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK");
43
51
+ clock_set_hz(mms->s32kclk, S32KCLK_FRQ);
44
@@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum)
52
+
45
abort();
53
object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit,
46
break;
54
mmc->armsse_type);
47
}
55
iotkitdev = DEVICE(&mms->iotkit);
48
+ ptimer_transaction_commit(timer);
56
@@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine)
49
}
57
OBJECT(system_memory), &error_abort);
50
58
qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ);
51
static void timer_update_irq(ETRAXTimerState *t)
59
qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ);
52
@@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value)
60
+ qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk);
53
61
+ qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk);
54
t->wd_hits = 0;
62
sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal);
55
63
56
+ ptimer_transaction_begin(t->ptimer_wd);
64
/*
57
ptimer_set_freq(t->ptimer_wd, 760);
58
if (wd_cnt == 0)
59
wd_cnt = 256;
60
@@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value)
61
ptimer_stop(t->ptimer_wd);
62
63
t->rw_wd_ctrl = value;
64
+ ptimer_transaction_commit(t->ptimer_wd);
65
}
66
67
static void
68
@@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_reset(void *opaque)
69
{
70
ETRAXTimerState *t = opaque;
71
72
+ ptimer_transaction_begin(t->ptimer_t0);
73
ptimer_stop(t->ptimer_t0);
74
+ ptimer_transaction_commit(t->ptimer_t0);
75
+ ptimer_transaction_begin(t->ptimer_t1);
76
ptimer_stop(t->ptimer_t1);
77
+ ptimer_transaction_commit(t->ptimer_t1);
78
+ ptimer_transaction_begin(t->ptimer_wd);
79
ptimer_stop(t->ptimer_wd);
80
+ ptimer_transaction_commit(t->ptimer_wd);
81
t->rw_wd_ctrl = 0;
82
t->r_intr = 0;
83
t->rw_intr_mask = 0;
84
@@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_realize(DeviceState *dev, Error **errp)
85
ETRAXTimerState *t = ETRAX_TIMER(dev);
86
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
87
88
- t->bh_t0 = qemu_bh_new(timer0_hit, t);
89
- t->bh_t1 = qemu_bh_new(timer1_hit, t);
90
- t->bh_wd = qemu_bh_new(watchdog_hit, t);
91
- t->ptimer_t0 = ptimer_init_with_bh(t->bh_t0, PTIMER_POLICY_DEFAULT);
92
- t->ptimer_t1 = ptimer_init_with_bh(t->bh_t1, PTIMER_POLICY_DEFAULT);
93
- t->ptimer_wd = ptimer_init_with_bh(t->bh_wd, PTIMER_POLICY_DEFAULT);
94
+ t->ptimer_t0 = ptimer_init(timer0_hit, t, PTIMER_POLICY_DEFAULT);
95
+ t->ptimer_t1 = ptimer_init(timer1_hit, t, PTIMER_POLICY_DEFAULT);
96
+ t->ptimer_wd = ptimer_init(watchdog_hit, t, PTIMER_POLICY_DEFAULT);
97
98
sysbus_init_irq(sbd, &t->irq);
99
sysbus_init_irq(sbd, &t->nmi);
100
--
65
--
101
2.20.1
66
2.20.1
102
67
103
68
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
Create and connect the two clocks needed by the ARMSSE.
2
2
3
Having the RAM creation code in a separate function is not
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
very helpful. Move this code directly inside the board_init()
4
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
5
function, this will later allow the board to have the QOM
5
Reviewed-by: Luc Michel <luc@lmichel.fr>
6
ownership of the RAM.
6
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Message-id: 20210128114145.20536-16-peter.maydell@linaro.org
8
Message-id: 20210121190622.22000-16-peter.maydell@linaro.org
9
---
10
hw/arm/musca.c | 12 ++++++++++++
11
1 file changed, 12 insertions(+)
7
12
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
13
diff --git a/hw/arm/musca.c b/hw/arm/musca.c
9
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20191021190653.9511-7-philmd@redhat.com
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
14
hw/arm/digic_boards.c | 9 ++-------
15
1 file changed, 2 insertions(+), 7 deletions(-)
16
17
diff --git a/hw/arm/digic_boards.c b/hw/arm/digic_boards.c
18
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
19
--- a/hw/arm/digic_boards.c
15
--- a/hw/arm/musca.c
20
+++ b/hw/arm/digic_boards.c
16
+++ b/hw/arm/musca.c
21
@@ -XXX,XX +XXX,XX @@ typedef struct DigicBoard {
17
@@ -XXX,XX +XXX,XX @@
22
const char *rom1_def_filename;
18
#include "hw/misc/tz-ppc.h"
23
} DigicBoard;
19
#include "hw/misc/unimp.h"
24
20
#include "hw/rtc/pl031.h"
25
-static void digic4_board_setup_ram(DigicBoardState *s, hwaddr ram_size)
21
+#include "hw/qdev-clock.h"
26
-{
22
#include "qom/object.h"
27
- memory_region_allocate_system_memory(&s->ram, NULL, "ram", ram_size);
23
28
- memory_region_add_subregion(get_system_memory(), 0, &s->ram);
24
#define MUSCA_NUMIRQ_MAX 96
29
-}
25
@@ -XXX,XX +XXX,XX @@ struct MuscaMachineState {
30
-
26
UnimplementedDeviceState sdio;
31
static void digic4_board_init(DigicBoard *board)
27
UnimplementedDeviceState gpio;
28
UnimplementedDeviceState cryptoisland;
29
+ Clock *sysclk;
30
+ Clock *s32kclk;
31
};
32
33
#define TYPE_MUSCA_MACHINE "musca"
34
@@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MuscaMachineState, MuscaMachineClass, MUSCA_MACHINE)
35
* don't model that in our SSE-200 model yet.
36
*/
37
#define SYSCLK_FRQ 40000000
38
+/* Slow 32Khz S32KCLK frequency in Hz */
39
+#define S32KCLK_FRQ (32 * 1000)
40
41
static qemu_irq get_sse_irq_in(MuscaMachineState *mms, int irqno)
32
{
42
{
33
Error *err = NULL;
43
@@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine)
34
@@ -XXX,XX +XXX,XX @@ static void digic4_board_init(DigicBoard *board)
35
exit(1);
44
exit(1);
36
}
45
}
37
46
38
- digic4_board_setup_ram(s, board->ram_size);
47
+ mms->sysclk = clock_new(OBJECT(machine), "SYSCLK");
39
+ memory_region_allocate_system_memory(&s->ram, NULL, "ram", board->ram_size);
48
+ clock_set_hz(mms->sysclk, SYSCLK_FRQ);
40
+ memory_region_add_subregion(get_system_memory(), 0, &s->ram);
49
+ mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK");
41
50
+ clock_set_hz(mms->s32kclk, S32KCLK_FRQ);
42
if (board->add_rom0) {
51
+
43
board->add_rom0(s, DIGIC4_ROM0_BASE, board->rom0_def_filename);
52
object_initialize_child(OBJECT(machine), "sse-200", &mms->sse,
53
TYPE_SSE200);
54
ssedev = DEVICE(&mms->sse);
55
@@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine)
56
qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor);
57
qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width);
58
qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ);
59
+ qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk);
60
+ qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk);
61
/*
62
* Musca-A takes the default SSE-200 FPU/DSP settings (ie no for
63
* CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0.
44
--
64
--
45
2.20.1
65
2.20.1
46
66
47
67
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
Convert the SSYS code in the Stellaris boards (which encapsulates the
2
2
system registers) to a proper QOM device. This will provide us with
3
This file keeps the various QDev blocks separated by comments.
3
somewhere to put the output Clock whose frequency depends on the
4
4
setting of the PLL configuration registers.
5
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
5
6
Reviewed-by: Cleber Rosa <crosa@redhat.com>
6
This is a migration compatibility break for lm3s811evb, lm3s6965evb.
7
Message-id: 20191005154748.21718-3-f4bug@amsat.org
7
8
We use 3-phase reset here because the Clock will need to propagate
9
its value in the hold phase.
10
11
For the moment we reset the device during the board creation so that
12
the system_clock_scale global gets set; this will be removed in a
13
subsequent commit.
14
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Reviewed-by: Luc Michel <luc@lmichel.fr>
17
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
18
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
19
Message-id: 20210128114145.20536-17-peter.maydell@linaro.org
20
Message-id: 20210121190622.22000-17-peter.maydell@linaro.org
21
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
---
22
---
10
hw/sd/sdhci.c | 3 ++-
23
hw/arm/stellaris.c | 132 ++++++++++++++++++++++++++++++++++++---------
11
1 file changed, 2 insertions(+), 1 deletion(-)
24
1 file changed, 107 insertions(+), 25 deletions(-)
12
25
13
diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c
26
diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c
14
index XXXXXXX..XXXXXXX 100644
27
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/sd/sdhci.c
28
--- a/hw/arm/stellaris.c
16
+++ b/hw/sd/sdhci.c
29
+++ b/hw/arm/stellaris.c
17
@@ -XXX,XX +XXX,XX @@ static const TypeInfo sdhci_bus_info = {
30
@@ -XXX,XX +XXX,XX @@ static void stellaris_gptm_realize(DeviceState *dev, Error **errp)
18
.class_init = sdhci_bus_class_init,
31
32
/* System controller. */
33
34
-typedef struct {
35
+#define TYPE_STELLARIS_SYS "stellaris-sys"
36
+OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS)
37
+
38
+struct ssys_state {
39
+ SysBusDevice parent_obj;
40
+
41
MemoryRegion iomem;
42
uint32_t pborctl;
43
uint32_t ldopctl;
44
@@ -XXX,XX +XXX,XX @@ typedef struct {
45
uint32_t dcgc[3];
46
uint32_t clkvclr;
47
uint32_t ldoarst;
48
+ qemu_irq irq;
49
+ /* Properties (all read-only registers) */
50
uint32_t user0;
51
uint32_t user1;
52
- qemu_irq irq;
53
- stellaris_board_info *board;
54
-} ssys_state;
55
+ uint32_t did0;
56
+ uint32_t did1;
57
+ uint32_t dc0;
58
+ uint32_t dc1;
59
+ uint32_t dc2;
60
+ uint32_t dc3;
61
+ uint32_t dc4;
62
+};
63
64
static void ssys_update(ssys_state *s)
65
{
66
@@ -XXX,XX +XXX,XX @@ static uint32_t pllcfg_fury[16] = {
67
68
static int ssys_board_class(const ssys_state *s)
69
{
70
- uint32_t did0 = s->board->did0;
71
+ uint32_t did0 = s->did0;
72
switch (did0 & DID0_VER_MASK) {
73
case DID0_VER_0:
74
return DID0_CLASS_SANDSTORM;
75
@@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset,
76
77
switch (offset) {
78
case 0x000: /* DID0 */
79
- return s->board->did0;
80
+ return s->did0;
81
case 0x004: /* DID1 */
82
- return s->board->did1;
83
+ return s->did1;
84
case 0x008: /* DC0 */
85
- return s->board->dc0;
86
+ return s->dc0;
87
case 0x010: /* DC1 */
88
- return s->board->dc1;
89
+ return s->dc1;
90
case 0x014: /* DC2 */
91
- return s->board->dc2;
92
+ return s->dc2;
93
case 0x018: /* DC3 */
94
- return s->board->dc3;
95
+ return s->dc3;
96
case 0x01c: /* DC4 */
97
- return s->board->dc4;
98
+ return s->dc4;
99
case 0x030: /* PBORCTL */
100
return s->pborctl;
101
case 0x034: /* LDOPCTL */
102
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ssys_ops = {
103
.endianness = DEVICE_NATIVE_ENDIAN,
19
};
104
};
20
105
21
+/* --- qdev i.MX eSDHC --- */
106
-static void ssys_reset(void *opaque)
22
+
107
+static void stellaris_sys_reset_enter(Object *obj, ResetType type)
23
static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
108
{
24
{
109
- ssys_state *s = (ssys_state *)opaque;
25
SDHCIState *s = SYSBUS_SDHCI(opaque);
110
+ ssys_state *s = STELLARIS_SYS(obj);
26
@@ -XXX,XX +XXX,XX @@ usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
111
112
s->pborctl = 0x7ffd;
113
s->rcc = 0x078e3ac0;
114
@@ -XXX,XX +XXX,XX @@ static void ssys_reset(void *opaque)
115
s->rcgc[0] = 1;
116
s->scgc[0] = 1;
117
s->dcgc[0] = 1;
118
+}
119
+
120
+static void stellaris_sys_reset_hold(Object *obj)
121
+{
122
+ ssys_state *s = STELLARIS_SYS(obj);
123
+
124
ssys_calculate_system_clock(s);
125
}
126
127
+static void stellaris_sys_reset_exit(Object *obj)
128
+{
129
+}
130
+
131
static int stellaris_sys_post_load(void *opaque, int version_id)
132
{
133
ssys_state *s = opaque;
134
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = {
27
}
135
}
136
};
137
138
+static Property stellaris_sys_properties[] = {
139
+ DEFINE_PROP_UINT32("user0", ssys_state, user0, 0),
140
+ DEFINE_PROP_UINT32("user1", ssys_state, user1, 0),
141
+ DEFINE_PROP_UINT32("did0", ssys_state, did0, 0),
142
+ DEFINE_PROP_UINT32("did1", ssys_state, did1, 0),
143
+ DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0),
144
+ DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0),
145
+ DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0),
146
+ DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0),
147
+ DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0),
148
+ DEFINE_PROP_END_OF_LIST()
149
+};
150
+
151
+static void stellaris_sys_instance_init(Object *obj)
152
+{
153
+ ssys_state *s = STELLARIS_SYS(obj);
154
+ SysBusDevice *sbd = SYS_BUS_DEVICE(s);
155
+
156
+ memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000);
157
+ sysbus_init_mmio(sbd, &s->iomem);
158
+ sysbus_init_irq(sbd, &s->irq);
159
+}
160
+
161
static int stellaris_sys_init(uint32_t base, qemu_irq irq,
162
stellaris_board_info * board,
163
uint8_t *macaddr)
164
{
165
- ssys_state *s;
166
+ DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS);
167
+ SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
168
169
- s = g_new0(ssys_state, 1);
170
- s->irq = irq;
171
- s->board = board;
172
/* Most devices come preprogrammed with a MAC address in the user data. */
173
- s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16);
174
- s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16);
175
+ qdev_prop_set_uint32(dev, "user0",
176
+ macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16));
177
+ qdev_prop_set_uint32(dev, "user1",
178
+ macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16));
179
+ qdev_prop_set_uint32(dev, "did0", board->did0);
180
+ qdev_prop_set_uint32(dev, "did1", board->did1);
181
+ qdev_prop_set_uint32(dev, "dc0", board->dc0);
182
+ qdev_prop_set_uint32(dev, "dc1", board->dc1);
183
+ qdev_prop_set_uint32(dev, "dc2", board->dc2);
184
+ qdev_prop_set_uint32(dev, "dc3", board->dc3);
185
+ qdev_prop_set_uint32(dev, "dc4", board->dc4);
186
+
187
+ sysbus_realize_and_unref(sbd, &error_fatal);
188
+ sysbus_mmio_map(sbd, 0, base);
189
+ sysbus_connect_irq(sbd, 0, irq);
190
+
191
+ /*
192
+ * Normally we should not be resetting devices like this during
193
+ * board creation. For the moment we need to do so, because
194
+ * system_clock_scale will only get set when the STELLARIS_SYS
195
+ * device is reset, and we need its initial value to pass to
196
+ * the watchdog device. This hack can be removed once the
197
+ * watchdog has been converted to use a Clock input instead.
198
+ */
199
+ device_cold_reset(dev);
200
201
- memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000);
202
- memory_region_add_subregion(get_system_memory(), base, &s->iomem);
203
- ssys_reset(s);
204
- vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_stellaris_sys, s);
205
return 0;
28
}
206
}
29
207
30
-
208
-
31
static const MemoryRegionOps usdhc_mmio_ops = {
209
/* I2C controller. */
32
.read = usdhc_read,
210
33
.write = usdhc_write,
211
#define TYPE_STELLARIS_I2C "stellaris-i2c"
212
@@ -XXX,XX +XXX,XX @@ static const TypeInfo stellaris_adc_info = {
213
.class_init = stellaris_adc_class_init,
214
};
215
216
+static void stellaris_sys_class_init(ObjectClass *klass, void *data)
217
+{
218
+ DeviceClass *dc = DEVICE_CLASS(klass);
219
+ ResettableClass *rc = RESETTABLE_CLASS(klass);
220
+
221
+ dc->vmsd = &vmstate_stellaris_sys;
222
+ rc->phases.enter = stellaris_sys_reset_enter;
223
+ rc->phases.hold = stellaris_sys_reset_hold;
224
+ rc->phases.exit = stellaris_sys_reset_exit;
225
+ device_class_set_props(dc, stellaris_sys_properties);
226
+}
227
+
228
+static const TypeInfo stellaris_sys_info = {
229
+ .name = TYPE_STELLARIS_SYS,
230
+ .parent = TYPE_SYS_BUS_DEVICE,
231
+ .instance_size = sizeof(ssys_state),
232
+ .instance_init = stellaris_sys_instance_init,
233
+ .class_init = stellaris_sys_class_init,
234
+};
235
+
236
static void stellaris_register_types(void)
237
{
238
type_register_static(&stellaris_i2c_info);
239
type_register_static(&stellaris_gptm_info);
240
type_register_static(&stellaris_adc_info);
241
+ type_register_static(&stellaris_sys_info);
242
}
243
244
type_init(stellaris_register_types)
34
--
245
--
35
2.20.1
246
2.20.1
36
247
37
248
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
Create and connect the Clock input for the watchdog device on the
2
Stellaris boards. Because the Stellaris boards model the ability to
3
change the clock rate by programming PLL registers, we have to create
4
an output Clock on the ssys_state device and wire it up to the
5
watchdog.
2
6
3
Begin setting, but not relying upon, env->hflags.
7
Note that the old comment on ssys_calculate_system_clock() got the
8
units wrong -- system_clock_scale is in nanoseconds, not
9
milliseconds. Improve the commentary to clarify how we are
10
calculating the period.
4
11
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191018174431.1784-17-richard.henderson@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Reviewed-by: Luc Michel <luc@lmichel.fr>
14
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
15
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
16
Message-id: 20210128114145.20536-18-peter.maydell@linaro.org
17
Message-id: 20210121190622.22000-18-peter.maydell@linaro.org
18
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
---
19
---
10
linux-user/syscall.c | 1 +
20
hw/arm/stellaris.c | 43 +++++++++++++++++++++++++++++++------------
11
target/arm/cpu.c | 1 +
21
1 file changed, 31 insertions(+), 12 deletions(-)
12
target/arm/helper-a64.c | 3 +++
13
target/arm/helper.c | 2 ++
14
target/arm/machine.c | 1 +
15
target/arm/op_helper.c | 1 +
16
6 files changed, 9 insertions(+)
17
22
18
diff --git a/linux-user/syscall.c b/linux-user/syscall.c
23
diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c
19
index XXXXXXX..XXXXXXX 100644
24
index XXXXXXX..XXXXXXX 100644
20
--- a/linux-user/syscall.c
25
--- a/hw/arm/stellaris.c
21
+++ b/linux-user/syscall.c
26
+++ b/hw/arm/stellaris.c
22
@@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1,
27
@@ -XXX,XX +XXX,XX @@
23
aarch64_sve_narrow_vq(env, vq);
28
#include "hw/watchdog/cmsdk-apb-watchdog.h"
24
}
29
#include "migration/vmstate.h"
25
env->vfp.zcr_el[1] = vq - 1;
30
#include "hw/misc/unimp.h"
26
+ arm_rebuild_hflags(env);
31
+#include "hw/qdev-clock.h"
27
ret = vq * 16;
32
#include "cpu.h"
28
}
33
#include "qom/object.h"
29
return ret;
34
30
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
35
@@ -XXX,XX +XXX,XX @@ struct ssys_state {
31
index XXXXXXX..XXXXXXX 100644
36
uint32_t clkvclr;
32
--- a/target/arm/cpu.c
37
uint32_t ldoarst;
33
+++ b/target/arm/cpu.c
38
qemu_irq irq;
34
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s)
39
+ Clock *sysclk;
35
40
/* Properties (all read-only registers) */
36
hw_breakpoint_update_all(cpu);
41
uint32_t user0;
37
hw_watchpoint_update_all(cpu);
42
uint32_t user1;
38
+ arm_rebuild_hflags(env);
43
@@ -XXX,XX +XXX,XX @@ static bool ssys_use_rcc2(ssys_state *s)
39
}
44
}
40
45
41
bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
46
/*
42
diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c
47
- * Caculate the sys. clock period in ms.
43
index XXXXXXX..XXXXXXX 100644
48
+ * Calculate the system clock period. We only want to propagate
44
--- a/target/arm/helper-a64.c
49
+ * this change to the rest of the system if we're not being called
45
+++ b/target/arm/helper-a64.c
50
+ * from migration post-load.
46
@@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc)
51
*/
47
} else {
52
-static void ssys_calculate_system_clock(ssys_state *s)
48
env->regs[15] = new_pc & ~0x3;
53
+static void ssys_calculate_system_clock(ssys_state *s, bool propagate_clock)
54
{
55
+ /*
56
+ * SYSDIV field specifies divisor: 0 == /1, 1 == /2, etc. Input
57
+ * clock is 200MHz, which is a period of 5 ns. Dividing the clock
58
+ * frequency by X is the same as multiplying the period by X.
59
+ */
60
if (ssys_use_rcc2(s)) {
61
system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1);
62
} else {
63
system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1);
64
}
65
+ clock_set_ns(s->sysclk, system_clock_scale);
66
+ if (propagate_clock) {
67
+ clock_propagate(s->sysclk);
68
+ }
69
}
70
71
static void ssys_write(void *opaque, hwaddr offset,
72
@@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset,
73
s->int_status |= (1 << 6);
49
}
74
}
50
+ helper_rebuild_hflags_a32(env, new_el);
75
s->rcc = value;
51
qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to "
76
- ssys_calculate_system_clock(s);
52
"AArch32 EL%d PC 0x%" PRIx32 "\n",
77
+ ssys_calculate_system_clock(s, true);
53
cur_el, new_el, env->regs[15]);
78
break;
54
@@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc)
79
case 0x070: /* RCC2 */
80
if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
81
@@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset,
82
s->int_status |= (1 << 6);
55
}
83
}
56
aarch64_restore_sp(env, new_el);
84
s->rcc2 = value;
57
env->pc = new_pc;
85
- ssys_calculate_system_clock(s);
58
+ helper_rebuild_hflags_a64(env, new_el);
86
+ ssys_calculate_system_clock(s, true);
59
qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to "
87
break;
60
"AArch64 EL%d PC 0x%" PRIx64 "\n",
88
case 0x100: /* RCGC0 */
61
cur_el, new_el, env->pc);
89
s->rcgc[0] = value;
62
}
90
@@ -XXX,XX +XXX,XX @@ static void stellaris_sys_reset_hold(Object *obj)
63
+
91
{
64
/*
92
ssys_state *s = STELLARIS_SYS(obj);
65
* Note that cur_el can never be 0. If new_el is 0, then
93
66
* el0_a64 is return_to_aa64, else el0_a64 is ignored.
94
- ssys_calculate_system_clock(s);
67
diff --git a/target/arm/helper.c b/target/arm/helper.c
95
+ /* OK to propagate clocks from the hold phase */
68
index XXXXXXX..XXXXXXX 100644
96
+ ssys_calculate_system_clock(s, true);
69
--- a/target/arm/helper.c
70
+++ b/target/arm/helper.c
71
@@ -XXX,XX +XXX,XX @@ static void take_aarch32_exception(CPUARMState *env, int new_mode,
72
env->regs[14] = env->regs[15] + offset;
73
}
74
env->regs[15] = newpc;
75
+ arm_rebuild_hflags(env);
76
}
97
}
77
98
78
static void arm_cpu_do_interrupt_aarch32_hyp(CPUState *cs)
99
static void stellaris_sys_reset_exit(Object *obj)
79
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs)
100
@@ -XXX,XX +XXX,XX @@ static int stellaris_sys_post_load(void *opaque, int version_id)
80
pstate_write(env, PSTATE_DAIF | new_mode);
101
{
81
env->aarch64 = 1;
102
ssys_state *s = opaque;
82
aarch64_restore_sp(env, new_el);
103
83
+ helper_rebuild_hflags_a64(env, new_el);
104
- ssys_calculate_system_clock(s);
84
105
+ ssys_calculate_system_clock(s, false);
85
env->pc = addr;
86
87
diff --git a/target/arm/machine.c b/target/arm/machine.c
88
index XXXXXXX..XXXXXXX 100644
89
--- a/target/arm/machine.c
90
+++ b/target/arm/machine.c
91
@@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id)
92
if (!kvm_enabled()) {
93
pmu_op_finish(&cpu->env);
94
}
95
+ arm_rebuild_hflags(&cpu->env);
96
106
97
return 0;
107
return 0;
98
}
108
}
99
diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c
109
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = {
100
index XXXXXXX..XXXXXXX 100644
110
VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3),
101
--- a/target/arm/op_helper.c
111
VMSTATE_UINT32(clkvclr, ssys_state),
102
+++ b/target/arm/op_helper.c
112
VMSTATE_UINT32(ldoarst, ssys_state),
103
@@ -XXX,XX +XXX,XX @@ void HELPER(cpsr_write_eret)(CPUARMState *env, uint32_t val)
113
+ /* No field for sysclk -- handled in post-load instead */
104
* state. Do the masking now.
114
VMSTATE_END_OF_LIST()
115
}
116
};
117
@@ -XXX,XX +XXX,XX @@ static void stellaris_sys_instance_init(Object *obj)
118
memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000);
119
sysbus_init_mmio(sbd, &s->iomem);
120
sysbus_init_irq(sbd, &s->irq);
121
+ s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK");
122
}
123
124
-static int stellaris_sys_init(uint32_t base, qemu_irq irq,
125
- stellaris_board_info * board,
126
- uint8_t *macaddr)
127
+static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq,
128
+ stellaris_board_info *board,
129
+ uint8_t *macaddr)
130
{
131
DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS);
132
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
133
@@ -XXX,XX +XXX,XX @@ static int stellaris_sys_init(uint32_t base, qemu_irq irq,
105
*/
134
*/
106
env->regs[15] &= (env->thumb ? ~1 : ~3);
135
device_cold_reset(dev);
107
+ arm_rebuild_hflags(env);
136
108
137
- return 0;
109
qemu_mutex_lock_iothread();
138
+ return dev;
110
arm_call_el_change_hook(env_archcpu(env));
139
}
140
141
/* I2C controller. */
142
@@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board)
143
int flash_size;
144
I2CBus *i2c;
145
DeviceState *dev;
146
+ DeviceState *ssys_dev;
147
int i;
148
int j;
149
150
@@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board)
151
}
152
}
153
154
- stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28),
155
- board, nd_table[0].macaddr.a);
156
+ ssys_dev = stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28),
157
+ board, nd_table[0].macaddr.a);
158
159
160
if (board->dc1 & (1 << 3)) { /* watchdog present */
161
@@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board)
162
/* system_clock_scale is valid now */
163
uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale;
164
qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk);
165
+ qdev_connect_clock_in(dev, "WDOGCLK",
166
+ qdev_get_clock_out(ssys_dev, "SYSCLK"));
167
168
sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
169
sysbus_mmio_map(SYS_BUS_DEVICE(dev),
111
--
170
--
112
2.20.1
171
2.20.1
113
172
114
173
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
Switch the CMSDK APB timer device over to using its Clock input; the
2
pclk-frq property is now ignored.
2
3
3
Hoist the computation of some TBFLAG_A32 bits that only apply to
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
M-profile under a single test for ARM_FEATURE_M.
5
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Reviewed-by: Luc Michel <luc@lmichel.fr>
7
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20210128114145.20536-19-peter.maydell@linaro.org
9
Message-id: 20210121190622.22000-19-peter.maydell@linaro.org
10
---
11
hw/timer/cmsdk-apb-timer.c | 18 ++++++++++++++----
12
1 file changed, 14 insertions(+), 4 deletions(-)
5
13
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
14
diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191018174431.1784-7-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
target/arm/helper.c | 49 +++++++++++++++++++++------------------------
12
1 file changed, 23 insertions(+), 26 deletions(-)
13
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
16
--- a/hw/timer/cmsdk-apb-timer.c
17
+++ b/target/arm/helper.c
17
+++ b/hw/timer/cmsdk-apb-timer.c
18
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
18
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev)
19
19
ptimer_transaction_commit(s->timer);
20
if (arm_feature(env, ARM_FEATURE_M)) {
20
}
21
flags = rebuild_hflags_m32(env, fp_el, mmu_idx);
21
22
+static void cmsdk_apb_timer_clk_update(void *opaque)
23
+{
24
+ CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque);
22
+
25
+
23
+ if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
26
+ ptimer_transaction_begin(s->timer);
24
+ FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S)
27
+ ptimer_set_period_from_clock(s->timer, s->pclk, 1);
25
+ != env->v7m.secure) {
28
+ ptimer_transaction_commit(s->timer);
26
+ flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1);
29
+}
27
+ }
28
+
30
+
29
+ if ((env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) &&
31
static void cmsdk_apb_timer_init(Object *obj)
30
+ (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) ||
32
{
31
+ (env->v7m.secure &&
33
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
32
+ !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) {
34
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj)
33
+ /*
35
s, "cmsdk-apb-timer", 0x1000);
34
+ * ASPEN is set, but FPCA/SFPA indicate that there is no
36
sysbus_init_mmio(sbd, &s->iomem);
35
+ * active FP context; we must create a new FP context before
37
sysbus_init_irq(sbd, &s->timerint);
36
+ * executing any FP insn.
38
- s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL);
37
+ */
39
+ s->pclk = qdev_init_clock_in(DEVICE(s), "pclk",
38
+ flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1);
40
+ cmsdk_apb_timer_clk_update, s);
39
+ }
41
}
40
+
42
41
+ bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK;
43
static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp)
42
+ if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) {
44
{
43
+ flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
45
CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev);
44
+ }
46
45
} else {
47
- if (s->pclk_frq == 0) {
46
flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0);
48
- error_setg(errp, "CMSDK APB timer: pclk-frq property must be set");
47
}
49
+ if (!clock_has_source(s->pclk)) {
48
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
50
+ error_setg(errp, "CMSDK APB timer: pclk clock must be connected");
49
}
51
return;
50
}
52
}
51
53
52
- if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
54
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp)
53
- FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) {
55
PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
54
- flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1);
56
55
- }
57
ptimer_transaction_begin(s->timer);
56
-
58
- ptimer_set_freq(s->timer, s->pclk_frq);
57
- if (arm_feature(env, ARM_FEATURE_M) &&
59
+ ptimer_set_period_from_clock(s->timer, s->pclk, 1);
58
- (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) &&
60
ptimer_transaction_commit(s->timer);
59
- (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) ||
61
}
60
- (env->v7m.secure &&
61
- !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) {
62
- /*
63
- * ASPEN is set, but FPCA/SFPA indicate that there is no active
64
- * FP context; we must create a new FP context before executing
65
- * any FP insn.
66
- */
67
- flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1);
68
- }
69
-
70
- if (arm_feature(env, ARM_FEATURE_M)) {
71
- bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK;
72
-
73
- if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) {
74
- flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
75
- }
76
- }
77
-
78
if (!arm_feature(env, ARM_FEATURE_M)) {
79
int target_el = arm_debug_target_el(env);
80
62
81
--
63
--
82
2.20.1
64
2.20.1
83
65
84
66
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
Switch the CMSDK APB dualtimer device over to using its Clock input;
2
the pclk-frq property is now ignored.
2
3
3
Continue setting, but not relying upon, env->hflags.
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Luc Michel <luc@lmichel.fr>
6
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20210128114145.20536-20-peter.maydell@linaro.org
9
Message-id: 20210121190622.22000-20-peter.maydell@linaro.org
10
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
---
12
hw/timer/cmsdk-apb-dualtimer.c | 42 ++++++++++++++++++++++++++++++----
13
1 file changed, 37 insertions(+), 5 deletions(-)
4
14
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
15
diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191018174431.1784-21-richard.henderson@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
target/arm/m_helper.c | 6 ++++++
11
target/arm/translate.c | 5 ++++-
12
2 files changed, 10 insertions(+), 1 deletion(-)
13
14
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
15
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/m_helper.c
17
--- a/hw/timer/cmsdk-apb-dualtimer.c
17
+++ b/target/arm/m_helper.c
18
+++ b/hw/timer/cmsdk-apb-dualtimer.c
18
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest)
19
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_update(CMSDKAPBDualTimer *s)
19
switch_v7m_security_state(env, dest & 1);
20
qemu_set_irq(s->timerintc, timintc);
20
env->thumb = 1;
21
env->regs[15] = dest & ~1;
22
+ arm_rebuild_hflags(env);
23
}
21
}
24
22
25
void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest)
23
+static int cmsdk_dualtimermod_divisor(CMSDKAPBDualTimerModule *m)
26
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest)
24
+{
27
switch_v7m_security_state(env, 0);
25
+ /* Return the divisor set by the current CONTROL.PRESCALE value */
28
env->thumb = 1;
26
+ switch (FIELD_EX32(m->control, CONTROL, PRESCALE)) {
29
env->regs[15] = dest;
27
+ case 0:
30
+ arm_rebuild_hflags(env);
28
+ return 1;
29
+ case 1:
30
+ return 16;
31
+ case 2:
32
+ case 3: /* UNDEFINED, we treat like 2 (and complained when it was set) */
33
+ return 256;
34
+ default:
35
+ g_assert_not_reached();
36
+ }
37
+}
38
+
39
static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m,
40
uint32_t newctrl)
41
{
42
@@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m,
43
default:
44
g_assert_not_reached();
45
}
46
- ptimer_set_freq(m->timer, m->parent->pclk_frq / divisor);
47
+ ptimer_set_period_from_clock(m->timer, m->parent->timclk, divisor);
48
}
49
50
if (changed & R_CONTROL_MODE_MASK) {
51
@@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m)
52
* limit must both be set to 0xffff, so we wrap at 16 bits.
53
*/
54
ptimer_set_limit(m->timer, 0xffff, 1);
55
- ptimer_set_freq(m->timer, m->parent->pclk_frq);
56
+ ptimer_set_period_from_clock(m->timer, m->parent->timclk,
57
+ cmsdk_dualtimermod_divisor(m));
58
ptimer_transaction_commit(m->timer);
31
}
59
}
32
60
33
static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode,
61
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_reset(DeviceState *dev)
34
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
62
s->timeritop = 0;
35
env->regs[14] = lr;
36
env->regs[15] = addr & 0xfffffffe;
37
env->thumb = addr & 1;
38
+ arm_rebuild_hflags(env);
39
}
63
}
40
64
41
static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr,
65
+static void cmsdk_apb_dualtimer_clk_update(void *opaque)
42
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
66
+{
43
67
+ CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(opaque);
44
/* Otherwise, we have a successful exception exit. */
68
+ int i;
45
arm_clear_exclusive(env);
69
+
46
+ arm_rebuild_hflags(env);
70
+ for (i = 0; i < ARRAY_SIZE(s->timermod); i++) {
47
qemu_log_mask(CPU_LOG_INT, "...successful exception return\n");
71
+ CMSDKAPBDualTimerModule *m = &s->timermod[i];
72
+ ptimer_transaction_begin(m->timer);
73
+ ptimer_set_period_from_clock(m->timer, m->parent->timclk,
74
+ cmsdk_dualtimermod_divisor(m));
75
+ ptimer_transaction_commit(m->timer);
76
+ }
77
+}
78
+
79
static void cmsdk_apb_dualtimer_init(Object *obj)
80
{
81
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
82
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj)
83
for (i = 0; i < ARRAY_SIZE(s->timermod); i++) {
84
sysbus_init_irq(sbd, &s->timermod[i].timerint);
85
}
86
- s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL);
87
+ s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK",
88
+ cmsdk_apb_dualtimer_clk_update, s);
48
}
89
}
49
90
50
@@ -XXX,XX +XXX,XX @@ static bool do_v7m_function_return(ARMCPU *cpu)
91
static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp)
51
xpsr_write(env, 0, XPSR_IT);
92
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp)
52
env->thumb = newpc & 1;
93
CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(dev);
53
env->regs[15] = newpc & ~1;
94
int i;
54
+ arm_rebuild_hflags(env);
95
55
96
- if (s->pclk_frq == 0) {
56
qemu_log_mask(CPU_LOG_INT, "...function return successful\n");
97
- error_setg(errp, "CMSDK APB timer: pclk-frq property must be set");
57
return true;
98
+ if (!clock_has_source(s->timclk)) {
58
@@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu)
99
+ error_setg(errp, "CMSDK APB dualtimer: TIMCLK clock must be connected");
59
switch_v7m_security_state(env, true);
100
return;
60
xpsr_write(env, 0, XPSR_IT);
101
}
61
env->regs[15] += 4;
102
62
+ arm_rebuild_hflags(env);
63
return true;
64
65
gen_invep:
66
diff --git a/target/arm/translate.c b/target/arm/translate.c
67
index XXXXXXX..XXXXXXX 100644
68
--- a/target/arm/translate.c
69
+++ b/target/arm/translate.c
70
@@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a)
71
72
static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a)
73
{
74
- TCGv_i32 addr, reg;
75
+ TCGv_i32 addr, reg, el;
76
77
if (!arm_dc_feature(s, ARM_FEATURE_M)) {
78
return false;
79
@@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a)
80
gen_helper_v7m_msr(cpu_env, addr, reg);
81
tcg_temp_free_i32(addr);
82
tcg_temp_free_i32(reg);
83
+ el = tcg_const_i32(s->current_el);
84
+ gen_helper_rebuild_hflags_m32(cpu_env, el);
85
+ tcg_temp_free_i32(el);
86
gen_lookup_tb(s);
87
return true;
88
}
89
--
103
--
90
2.20.1
104
2.20.1
91
105
92
106
diff view generated by jsdifflib
1
Switch the altera_timer code away from bottom-half based ptimers to
1
Switch the CMSDK APB watchdog device over to using its Clock input;
2
the new transaction-based ptimer API. This just requires adding
2
the wdogclk_frq property is now ignored.
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
3
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
Reviewed-by: Luc Michel <luc@lmichel.fr>
9
Message-id: 20191017132905.5604-6-peter.maydell@linaro.org
7
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20210128114145.20536-21-peter.maydell@linaro.org
9
Message-id: 20210121190622.22000-21-peter.maydell@linaro.org
10
---
10
---
11
hw/timer/altera_timer.c | 13 +++++++++----
11
hw/watchdog/cmsdk-apb-watchdog.c | 18 ++++++++++++++----
12
1 file changed, 9 insertions(+), 4 deletions(-)
12
1 file changed, 14 insertions(+), 4 deletions(-)
13
13
14
diff --git a/hw/timer/altera_timer.c b/hw/timer/altera_timer.c
14
diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c
15
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/altera_timer.c
16
--- a/hw/watchdog/cmsdk-apb-watchdog.c
17
+++ b/hw/timer/altera_timer.c
17
+++ b/hw/watchdog/cmsdk-apb-watchdog.c
18
@@ -XXX,XX +XXX,XX @@
18
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_reset(DeviceState *dev)
19
*/
19
ptimer_transaction_commit(s->timer);
20
20
}
21
#include "qemu/osdep.h"
21
22
-#include "qemu/main-loop.h"
22
+static void cmsdk_apb_watchdog_clk_update(void *opaque)
23
#include "qemu/module.h"
23
+{
24
#include "qapi/error.h"
24
+ CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(opaque);
25
25
+
26
@@ -XXX,XX +XXX,XX @@ typedef struct AlteraTimer {
26
+ ptimer_transaction_begin(s->timer);
27
MemoryRegion mmio;
27
+ ptimer_set_period_from_clock(s->timer, s->wdogclk, 1);
28
qemu_irq irq;
28
+ ptimer_transaction_commit(s->timer);
29
uint32_t freq_hz;
29
+}
30
- QEMUBH *bh;
30
+
31
ptimer_state *ptimer;
31
static void cmsdk_apb_watchdog_init(Object *obj)
32
uint32_t regs[R_MAX];
32
{
33
} AlteraTimer;
33
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
34
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
34
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj)
35
break;
35
s, "cmsdk-apb-watchdog", 0x1000);
36
36
sysbus_init_mmio(sbd, &s->iomem);
37
case R_CONTROL:
37
sysbus_init_irq(sbd, &s->wdogint);
38
+ ptimer_transaction_begin(t->ptimer);
38
- s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL);
39
t->regs[R_CONTROL] = value & (CONTROL_ITO | CONTROL_CONT);
39
+ s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK",
40
if ((value & CONTROL_START) &&
40
+ cmsdk_apb_watchdog_clk_update, s);
41
!(t->regs[R_STATUS] & STATUS_RUN)) {
41
42
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
42
s->is_luminary = false;
43
ptimer_stop(t->ptimer);
43
s->id = cmsdk_apb_watchdog_id;
44
t->regs[R_STATUS] &= ~STATUS_RUN;
44
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp)
45
}
45
{
46
+ ptimer_transaction_commit(t->ptimer);
46
CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(dev);
47
break;
47
48
48
- if (s->wdogclk_frq == 0) {
49
case R_PERIODL:
49
+ if (!clock_has_source(s->wdogclk)) {
50
case R_PERIODH:
50
error_setg(errp,
51
+ ptimer_transaction_begin(t->ptimer);
51
- "CMSDK APB watchdog: wdogclk-frq property must be set");
52
t->regs[addr] = value & 0xFFFF;
52
+ "CMSDK APB watchdog: WDOGCLK clock must be connected");
53
if (t->regs[R_STATUS] & STATUS_RUN) {
54
ptimer_stop(t->ptimer);
55
@@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr,
56
}
57
tvalue = (t->regs[R_PERIODH] << 16) | t->regs[R_PERIODL];
58
ptimer_set_limit(t->ptimer, tvalue + 1, 1);
59
+ ptimer_transaction_commit(t->ptimer);
60
break;
61
62
case R_SNAPL:
63
@@ -XXX,XX +XXX,XX @@ static void altera_timer_realize(DeviceState *dev, Error **errp)
64
return;
53
return;
65
}
54
}
66
55
67
- t->bh = qemu_bh_new(timer_hit, t);
56
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp)
68
- t->ptimer = ptimer_init_with_bh(t->bh, PTIMER_POLICY_DEFAULT);
57
PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
69
+ t->ptimer = ptimer_init(timer_hit, t, PTIMER_POLICY_DEFAULT);
58
70
+ ptimer_transaction_begin(t->ptimer);
59
ptimer_transaction_begin(s->timer);
71
ptimer_set_freq(t->ptimer, t->freq_hz);
60
- ptimer_set_freq(s->timer, s->wdogclk_frq);
72
+ ptimer_transaction_commit(t->ptimer);
61
+ ptimer_set_period_from_clock(s->timer, s->wdogclk, 1);
73
62
ptimer_transaction_commit(s->timer);
74
memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t,
75
TYPE_ALTERA_TIMER, R_MAX * sizeof(uint32_t));
76
@@ -XXX,XX +XXX,XX @@ static void altera_timer_reset(DeviceState *dev)
77
{
78
AlteraTimer *t = ALTERA_TIMER(dev);
79
80
+ ptimer_transaction_begin(t->ptimer);
81
ptimer_stop(t->ptimer);
82
ptimer_set_limit(t->ptimer, 0xffffffff, 1);
83
+ ptimer_transaction_commit(t->ptimer);
84
memset(t->regs, 0, sizeof(t->regs));
85
}
63
}
86
64
87
--
65
--
88
2.20.1
66
2.20.1
89
67
90
68
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
Now that the CMSDK APB watchdog uses its Clock input, it will
2
correctly respond when the system clock frequency is changed using
3
the RCC register on in the Stellaris board system registers. Test
4
that when the RCC register is written it causes the watchdog timer to
5
change speed.
2
6
3
IEC binary prefixes ease code review: the unit is explicit.
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Reviewed-by: Luc Michel <luc@lmichel.fr>
10
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Message-id: 20210128114145.20536-22-peter.maydell@linaro.org
12
Message-id: 20210121190622.22000-22-peter.maydell@linaro.org
13
---
14
tests/qtest/cmsdk-apb-watchdog-test.c | 52 +++++++++++++++++++++++++++
15
1 file changed, 52 insertions(+)
4
16
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
17
diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
7
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
8
Message-id: 20191021190653.9511-2-philmd@redhat.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
hw/arm/xilinx_zynq.c | 3 ++-
12
1 file changed, 2 insertions(+), 1 deletion(-)
13
14
diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c
15
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/arm/xilinx_zynq.c
19
--- a/tests/qtest/cmsdk-apb-watchdog-test.c
17
+++ b/hw/arm/xilinx_zynq.c
20
+++ b/tests/qtest/cmsdk-apb-watchdog-test.c
18
@@ -XXX,XX +XXX,XX @@
21
@@ -XXX,XX +XXX,XX @@
19
*/
22
*/
20
23
21
#include "qemu/osdep.h"
24
#include "qemu/osdep.h"
22
+#include "qemu/units.h"
25
+#include "qemu/bitops.h"
23
#include "qapi/error.h"
26
#include "libqtest-single.h"
24
#include "cpu.h"
27
25
#include "hw/sysbus.h"
28
/*
26
@@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine)
29
@@ -XXX,XX +XXX,XX @@
27
memory_region_add_subregion(address_space_mem, 0, ext_ram);
30
#define WDOGMIS 0x14
28
31
#define WDOGLOCK 0xc00
29
/* 256K of on-chip memory */
32
30
- memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10,
33
+#define SSYS_BASE 0x400fe000
31
+ memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 * KiB,
34
+#define RCC 0x60
32
&error_fatal);
35
+#define SYSDIV_SHIFT 23
33
memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
36
+#define SYSDIV_LENGTH 4
37
+
38
static void test_watchdog(void)
39
{
40
g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0);
41
@@ -XXX,XX +XXX,XX @@ static void test_watchdog(void)
42
g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0);
43
}
44
45
+static void test_clock_change(void)
46
+{
47
+ uint32_t rcc;
48
+
49
+ /*
50
+ * Test that writing to the stellaris board's RCC register to
51
+ * change the system clock frequency causes the watchdog
52
+ * to change the speed it counts at.
53
+ */
54
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0);
55
+
56
+ writel(WDOG_BASE + WDOGCONTROL, 1);
57
+ writel(WDOG_BASE + WDOGLOAD, 1000);
58
+
59
+ /* Step to just past the 500th tick */
60
+ clock_step(80 * 500 + 1);
61
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0);
62
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500);
63
+
64
+ /* Rewrite RCC.SYSDIV from 16 to 8, so the clock is now 40ns per tick */
65
+ rcc = readl(SSYS_BASE + RCC);
66
+ g_assert_cmpuint(extract32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH), ==, 0xf);
67
+ rcc = deposit32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH, 7);
68
+ writel(SSYS_BASE + RCC, rcc);
69
+
70
+ /* Just past the 1000th tick: timer should have fired */
71
+ clock_step(40 * 500);
72
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1);
73
+
74
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0);
75
+
76
+ /* VALUE reloads at following tick */
77
+ clock_step(41);
78
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000);
79
+
80
+ /* Writing any value to WDOGINTCLR clears the interrupt and reloads */
81
+ clock_step(40 * 500);
82
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500);
83
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1);
84
+ writel(WDOG_BASE + WDOGINTCLR, 0);
85
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000);
86
+ g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0);
87
+}
88
+
89
int main(int argc, char **argv)
90
{
91
int r;
92
@@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv)
93
qtest_start("-machine lm3s811evb");
94
95
qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog);
96
+ qtest_add_func("/cmsdk-apb-watchdog/watchdog_clock_change",
97
+ test_clock_change);
98
99
r = g_test_run();
34
100
35
--
101
--
36
2.20.1
102
2.20.1
37
103
38
104
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
Use the MAINCLK Clock input to set the system_clock_scale variable
2
rather than using the mainclk_frq property.
2
3
3
Set TBFLAG_ANY.BE_DATA in rebuild_hflags_common_32 and
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
rebuild_hflags_a64 instead of rebuild_hflags_common, where we do
5
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
5
not need to re-test is_a64() nor re-compute the various inputs.
6
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Reviewed-by: Luc Michel <luc@lmichel.fr>
8
Message-id: 20210128114145.20536-23-peter.maydell@linaro.org
9
Message-id: 20210121190622.22000-23-peter.maydell@linaro.org
10
---
11
hw/arm/armsse.c | 24 +++++++++++++++++++-----
12
1 file changed, 19 insertions(+), 5 deletions(-)
6
13
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
14
diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20191018174431.1784-5-richard.henderson@linaro.org
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
target/arm/cpu.h | 49 +++++++++++++++++++++++++++------------------
13
target/arm/helper.c | 16 +++++++++++----
14
2 files changed, 42 insertions(+), 23 deletions(-)
15
16
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
17
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/cpu.h
16
--- a/hw/arm/armsse.c
19
+++ b/target/arm/cpu.h
17
+++ b/hw/arm/armsse.c
20
@@ -XXX,XX +XXX,XX @@ static inline uint64_t arm_sctlr(CPUARMState *env, int el)
18
@@ -XXX,XX +XXX,XX @@ static void armsse_forward_sec_resp_cfg(ARMSSE *s)
21
}
19
qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in);
22
}
20
}
23
21
24
+static inline bool arm_cpu_data_is_big_endian_a32(CPUARMState *env,
22
+static void armsse_mainclk_update(void *opaque)
25
+ bool sctlr_b)
26
+{
23
+{
27
+#ifdef CONFIG_USER_ONLY
24
+ ARMSSE *s = ARM_SSE(opaque);
28
+ /*
25
+ /*
29
+ * In system mode, BE32 is modelled in line with the
26
+ * Set system_clock_scale from our Clock input; this is what
30
+ * architecture (as word-invariant big-endianness), where loads
27
+ * controls the tick rate of the CPU SysTick timer.
31
+ * and stores are done little endian but from addresses which
32
+ * are adjusted by XORing with the appropriate constant. So the
33
+ * endianness to use for the raw data access is not affected by
34
+ * SCTLR.B.
35
+ * In user mode, however, we model BE32 as byte-invariant
36
+ * big-endianness (because user-only code cannot tell the
37
+ * difference), and so we need to use a data access endianness
38
+ * that depends on SCTLR.B.
39
+ */
28
+ */
40
+ if (sctlr_b) {
29
+ system_clock_scale = clock_ticks_to_ns(s->mainclk, 1);
41
+ return true;
42
+ }
43
+#endif
44
+ /* In 32bit endianness is determined by looking at CPSR's E bit */
45
+ return env->uncached_cpsr & CPSR_E;
46
+}
30
+}
47
+
31
+
48
+static inline bool arm_cpu_data_is_big_endian_a64(int el, uint64_t sctlr)
32
static void armsse_init(Object *obj)
49
+{
50
+ return sctlr & (el ? SCTLR_EE : SCTLR_E0E);
51
+}
52
53
/* Return true if the processor is in big-endian mode. */
54
static inline bool arm_cpu_data_is_big_endian(CPUARMState *env)
55
{
33
{
56
- /* In 32bit endianness is determined by looking at CPSR's E bit */
34
ARMSSE *s = ARM_SSE(obj);
57
if (!is_a64(env)) {
35
@@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj)
58
- return
36
assert(info->sram_banks <= MAX_SRAM_BANKS);
59
-#ifdef CONFIG_USER_ONLY
37
assert(info->num_cpus <= SSE_MAX_CPUS);
60
- /* In system mode, BE32 is modelled in line with the
38
61
- * architecture (as word-invariant big-endianness), where loads
39
- s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL);
62
- * and stores are done little endian but from addresses which
40
+ s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK",
63
- * are adjusted by XORing with the appropriate constant. So the
41
+ armsse_mainclk_update, s);
64
- * endianness to use for the raw data access is not affected by
42
s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL);
65
- * SCTLR.B.
43
66
- * In user mode, however, we model BE32 as byte-invariant
44
memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX);
67
- * big-endianness (because user-only code cannot tell the
45
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
68
- * difference), and so we need to use a data access endianness
46
return;
69
- * that depends on SCTLR.B.
70
- */
71
- arm_sctlr_b(env) ||
72
-#endif
73
- ((env->uncached_cpsr & CPSR_E) ? 1 : 0);
74
+ return arm_cpu_data_is_big_endian_a32(env, arm_sctlr_b(env));
75
} else {
76
int cur_el = arm_current_el(env);
77
uint64_t sctlr = arm_sctlr(env, cur_el);
78
-
79
- return (sctlr & (cur_el ? SCTLR_EE : SCTLR_E0E)) != 0;
80
+ return arm_cpu_data_is_big_endian_a64(cur_el, sctlr);
81
}
47
}
48
49
- if (!s->mainclk_frq) {
50
- error_setg(errp, "MAINCLK_FRQ property was not set");
51
- return;
52
+ if (!clock_has_source(s->mainclk)) {
53
+ error_setg(errp, "MAINCLK clock was not connected");
54
+ }
55
+ if (!clock_has_source(s->s32kclk)) {
56
+ error_setg(errp, "S32KCLK clock was not connected");
57
}
58
59
assert(info->num_cpus <= SSE_MAX_CPUS);
60
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
61
*/
62
sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container);
63
64
- system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq;
65
+ /* Set initial system_clock_scale from MAINCLK */
66
+ armsse_mainclk_update(s);
82
}
67
}
83
68
84
diff --git a/target/arm/helper.c b/target/arm/helper.c
69
static void armsse_idau_check(IDAUInterface *ii, uint32_t address,
85
index XXXXXXX..XXXXXXX 100644
86
--- a/target/arm/helper.c
87
+++ b/target/arm/helper.c
88
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
89
flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX,
90
arm_to_core_mmu_idx(mmu_idx));
91
92
- if (arm_cpu_data_is_big_endian(env)) {
93
- flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
94
- }
95
if (arm_singlestep_active(env)) {
96
flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1);
97
}
98
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el,
99
static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el,
100
ARMMMUIdx mmu_idx, uint32_t flags)
101
{
102
- flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env));
103
+ bool sctlr_b = arm_sctlr_b(env);
104
+
105
+ if (sctlr_b) {
106
+ flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, 1);
107
+ }
108
+ if (arm_cpu_data_is_big_endian_a32(env, sctlr_b)) {
109
+ flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
110
+ }
111
flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env));
112
113
return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
114
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
115
116
sctlr = arm_sctlr(env, el);
117
118
+ if (arm_cpu_data_is_big_endian_a64(el, sctlr)) {
119
+ flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1);
120
+ }
121
+
122
if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) {
123
/*
124
* In order to save space in flags, we record only whether
125
--
70
--
126
2.20.1
71
2.20.1
127
72
128
73
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
Remove all the code that sets frequency properties on the CMSDK
2
timer, dualtimer and watchdog devices and on the ARMSSE SoC device:
3
these properties are unused now that the devices rely on their Clock
4
inputs instead.
2
5
3
IEC binary prefixes ease code review: the unit is explicit.
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Reviewed-by: Luc Michel <luc@lmichel.fr>
9
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
10
Message-id: 20210128114145.20536-24-peter.maydell@linaro.org
11
Message-id: 20210121190622.22000-24-peter.maydell@linaro.org
12
---
13
hw/arm/armsse.c | 7 -------
14
hw/arm/mps2-tz.c | 1 -
15
hw/arm/mps2.c | 3 ---
16
hw/arm/musca.c | 1 -
17
hw/arm/stellaris.c | 3 ---
18
5 files changed, 15 deletions(-)
4
19
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
20
diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
21
index XXXXXXX..XXXXXXX 100644
7
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
22
--- a/hw/arm/armsse.c
8
Message-id: 20191021190653.9511-3-philmd@redhat.com
23
+++ b/hw/arm/armsse.c
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
24
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
10
---
25
* it to the appropriate PPC port; then we can realize the PPC and
11
hw/arm/mps2-tz.c | 3 ++-
26
* map its upstream ends to the right place in the container.
12
hw/arm/mps2.c | 3 ++-
27
*/
13
2 files changed, 4 insertions(+), 2 deletions(-)
28
- qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq);
14
29
qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk);
30
if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) {
31
return;
32
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
33
object_property_set_link(OBJECT(&s->apb_ppc0), "port[0]", OBJECT(mr),
34
&error_abort);
35
36
- qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq);
37
qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk);
38
if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) {
39
return;
40
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
41
object_property_set_link(OBJECT(&s->apb_ppc0), "port[1]", OBJECT(mr),
42
&error_abort);
43
44
- qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq);
45
qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk);
46
if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) {
47
return;
48
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
49
/* Devices behind APB PPC1:
50
* 0x4002f000: S32K timer
51
*/
52
- qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK);
53
qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk);
54
if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) {
55
return;
56
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
57
qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0,
58
qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0));
59
60
- qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK);
61
qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk);
62
if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) {
63
return;
64
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
65
66
/* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */
67
68
- qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq);
69
qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk);
70
if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) {
71
return;
72
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
73
armsse_get_common_irq_in(s, 1));
74
sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000);
75
76
- qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq);
77
qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk);
78
if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) {
79
return;
15
diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c
80
diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c
16
index XXXXXXX..XXXXXXX 100644
81
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/arm/mps2-tz.c
82
--- a/hw/arm/mps2-tz.c
18
+++ b/hw/arm/mps2-tz.c
83
+++ b/hw/arm/mps2-tz.c
19
@@ -XXX,XX +XXX,XX @@
20
*/
21
22
#include "qemu/osdep.h"
23
+#include "qemu/units.h"
24
#include "qapi/error.h"
25
#include "qemu/error-report.h"
26
#include "hw/arm/boot.h"
27
@@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine)
84
@@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine)
28
* call the 16MB our "system memory", as it's the largest lump.
85
object_property_set_link(OBJECT(&mms->iotkit), "memory",
29
*/
86
OBJECT(system_memory), &error_abort);
30
memory_region_allocate_system_memory(&mms->psram,
87
qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ);
31
- NULL, "mps.ram", 0x01000000);
88
- qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ);
32
+ NULL, "mps.ram", 16 * MiB);
89
qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk);
33
memory_region_add_subregion(system_memory, 0x80000000, &mms->psram);
90
qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk);
34
91
sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal);
35
/* The overflow IRQs for all UARTs are ORed together.
36
diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c
92
diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c
37
index XXXXXXX..XXXXXXX 100644
93
index XXXXXXX..XXXXXXX 100644
38
--- a/hw/arm/mps2.c
94
--- a/hw/arm/mps2.c
39
+++ b/hw/arm/mps2.c
95
+++ b/hw/arm/mps2.c
40
@@ -XXX,XX +XXX,XX @@
41
*/
42
43
#include "qemu/osdep.h"
44
+#include "qemu/units.h"
45
#include "qapi/error.h"
46
#include "qemu/error-report.h"
47
#include "hw/arm/boot.h"
48
@@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine)
96
@@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine)
49
* zbt_boot_ctrl is always zero).
97
object_initialize_child(OBJECT(mms), name, &mms->timer[i],
50
*/
98
TYPE_CMSDK_APB_TIMER);
51
memory_region_allocate_system_memory(&mms->psram,
99
sbd = SYS_BUS_DEVICE(&mms->timer[i]);
52
- NULL, "mps.ram", 0x1000000);
100
- qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ);
53
+ NULL, "mps.ram", 16 * MiB);
101
qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk);
54
memory_region_add_subregion(system_memory, 0x21000000, &mms->psram);
102
sysbus_realize_and_unref(sbd, &error_fatal);
55
103
sysbus_mmio_map(sbd, 0, base);
56
switch (mmc->fpga_type) {
104
@@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine)
105
106
object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer,
107
TYPE_CMSDK_APB_DUALTIMER);
108
- qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ);
109
qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk);
110
sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal);
111
sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0,
112
@@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine)
113
sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000);
114
object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog,
115
TYPE_CMSDK_APB_WATCHDOG);
116
- qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ);
117
qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk);
118
sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal);
119
sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0,
120
diff --git a/hw/arm/musca.c b/hw/arm/musca.c
121
index XXXXXXX..XXXXXXX 100644
122
--- a/hw/arm/musca.c
123
+++ b/hw/arm/musca.c
124
@@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine)
125
qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs);
126
qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor);
127
qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width);
128
- qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ);
129
qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk);
130
qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk);
131
/*
132
diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c
133
index XXXXXXX..XXXXXXX 100644
134
--- a/hw/arm/stellaris.c
135
+++ b/hw/arm/stellaris.c
136
@@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board)
137
if (board->dc1 & (1 << 3)) { /* watchdog present */
138
dev = qdev_new(TYPE_LUMINARY_WATCHDOG);
139
140
- /* system_clock_scale is valid now */
141
- uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale;
142
- qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk);
143
qdev_connect_clock_in(dev, "WDOGCLK",
144
qdev_get_clock_out(ssys_dev, "SYSCLK"));
145
57
--
146
--
58
2.20.1
147
2.20.1
59
148
60
149
diff view generated by jsdifflib
1
In commit b01422622b we did an automated rename of the ptimer_init()
1
Now no users are setting the frq properties on the CMSDK timer,
2
function to ptimer_init_with_bh(). Unfortunately this caught the
2
dualtimer, watchdog or ARMSSE SoC devices, we can remove the
3
unrelated arm_mptimer_init() function. Undo that accidental
3
properties and the struct fields that back them.
4
renaming.
5
4
6
Fixes: b01422622b7c7293196fdaf1dbb4f495af44ecf9
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
7
Reviewed-by: Luc Michel <luc@lmichel.fr>
10
Message-id: 20191017133331.5901-1-peter.maydell@linaro.org
8
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Message-id: 20210128114145.20536-25-peter.maydell@linaro.org
10
Message-id: 20210121190622.22000-25-peter.maydell@linaro.org
11
---
11
---
12
hw/timer/arm_mptimer.c | 4 ++--
12
include/hw/arm/armsse.h | 2 --
13
1 file changed, 2 insertions(+), 2 deletions(-)
13
include/hw/timer/cmsdk-apb-dualtimer.h | 2 --
14
include/hw/timer/cmsdk-apb-timer.h | 2 --
15
include/hw/watchdog/cmsdk-apb-watchdog.h | 2 --
16
hw/arm/armsse.c | 2 --
17
hw/timer/cmsdk-apb-dualtimer.c | 6 ------
18
hw/timer/cmsdk-apb-timer.c | 6 ------
19
hw/watchdog/cmsdk-apb-watchdog.c | 6 ------
20
8 files changed, 28 deletions(-)
14
21
15
diff --git a/hw/timer/arm_mptimer.c b/hw/timer/arm_mptimer.c
22
diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h
16
index XXXXXXX..XXXXXXX 100644
23
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/timer/arm_mptimer.c
24
--- a/include/hw/arm/armsse.h
18
+++ b/hw/timer/arm_mptimer.c
25
+++ b/include/hw/arm/armsse.h
19
@@ -XXX,XX +XXX,XX @@ static void arm_mptimer_reset(DeviceState *dev)
26
@@ -XXX,XX +XXX,XX @@
27
* + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals
28
* + QOM property "memory" is a MemoryRegion containing the devices provided
29
* by the board model.
30
- * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock
31
* + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts.
32
* (In hardware, the SSE-200 permits the number of expansion interrupts
33
* for the two CPUs to be configured separately, but we restrict it to
34
@@ -XXX,XX +XXX,XX @@ struct ARMSSE {
35
/* Properties */
36
MemoryRegion *board_memory;
37
uint32_t exp_numirq;
38
- uint32_t mainclk_frq;
39
uint32_t sram_addr_width;
40
uint32_t init_svtor;
41
bool cpu_fpu[SSE_MAX_CPUS];
42
diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h
43
index XXXXXXX..XXXXXXX 100644
44
--- a/include/hw/timer/cmsdk-apb-dualtimer.h
45
+++ b/include/hw/timer/cmsdk-apb-dualtimer.h
46
@@ -XXX,XX +XXX,XX @@
47
* https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit
48
*
49
* QEMU interface:
50
- * + QOM property "pclk-frq": frequency at which the timer is clocked
51
* + Clock input "TIMCLK": clock (for both timers)
52
* + sysbus MMIO region 0: the register bank
53
* + sysbus IRQ 0: combined timer interrupt TIMINTC
54
@@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer {
55
/*< public >*/
56
MemoryRegion iomem;
57
qemu_irq timerintc;
58
- uint32_t pclk_frq;
59
Clock *timclk;
60
61
CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES];
62
diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h
63
index XXXXXXX..XXXXXXX 100644
64
--- a/include/hw/timer/cmsdk-apb-timer.h
65
+++ b/include/hw/timer/cmsdk-apb-timer.h
66
@@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER)
67
68
/*
69
* QEMU interface:
70
- * + QOM property "pclk-frq": frequency at which the timer is clocked
71
* + Clock input "pclk": clock for the timer
72
* + sysbus MMIO region 0: the register bank
73
* + sysbus IRQ 0: timer interrupt TIMERINT
74
@@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer {
75
/*< public >*/
76
MemoryRegion iomem;
77
qemu_irq timerint;
78
- uint32_t pclk_frq;
79
struct ptimer_state *timer;
80
Clock *pclk;
81
82
diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h
83
index XXXXXXX..XXXXXXX 100644
84
--- a/include/hw/watchdog/cmsdk-apb-watchdog.h
85
+++ b/include/hw/watchdog/cmsdk-apb-watchdog.h
86
@@ -XXX,XX +XXX,XX @@
87
* https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit
88
*
89
* QEMU interface:
90
- * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked
91
* + Clock input "WDOGCLK": clock for the watchdog's timer
92
* + sysbus MMIO region 0: the register bank
93
* + sysbus IRQ 0: watchdog interrupt
94
@@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog {
95
/*< public >*/
96
MemoryRegion iomem;
97
qemu_irq wdogint;
98
- uint32_t wdogclk_frq;
99
bool is_luminary;
100
struct ptimer_state *timer;
101
Clock *wdogclk;
102
diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c
103
index XXXXXXX..XXXXXXX 100644
104
--- a/hw/arm/armsse.c
105
+++ b/hw/arm/armsse.c
106
@@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = {
107
DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
108
MemoryRegion *),
109
DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
110
- DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0),
111
DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15),
112
DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
113
DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true),
114
@@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = {
115
DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
116
MemoryRegion *),
117
DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
118
- DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0),
119
DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15),
120
DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
121
DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false),
122
diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c
123
index XXXXXXX..XXXXXXX 100644
124
--- a/hw/timer/cmsdk-apb-dualtimer.c
125
+++ b/hw/timer/cmsdk-apb-dualtimer.c
126
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_dualtimer_vmstate = {
20
}
127
}
128
};
129
130
-static Property cmsdk_apb_dualtimer_properties[] = {
131
- DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBDualTimer, pclk_frq, 0),
132
- DEFINE_PROP_END_OF_LIST(),
133
-};
134
-
135
static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data)
136
{
137
DeviceClass *dc = DEVICE_CLASS(klass);
138
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data)
139
dc->realize = cmsdk_apb_dualtimer_realize;
140
dc->vmsd = &cmsdk_apb_dualtimer_vmstate;
141
dc->reset = cmsdk_apb_dualtimer_reset;
142
- device_class_set_props(dc, cmsdk_apb_dualtimer_properties);
21
}
143
}
22
144
23
-static void arm_mptimer_init_with_bh(Object *obj)
145
static const TypeInfo cmsdk_apb_dualtimer_info = {
24
+static void arm_mptimer_init(Object *obj)
146
diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c
147
index XXXXXXX..XXXXXXX 100644
148
--- a/hw/timer/cmsdk-apb-timer.c
149
+++ b/hw/timer/cmsdk-apb-timer.c
150
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = {
151
}
152
};
153
154
-static Property cmsdk_apb_timer_properties[] = {
155
- DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0),
156
- DEFINE_PROP_END_OF_LIST(),
157
-};
158
-
159
static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data)
25
{
160
{
26
ARMMPTimerState *s = ARM_MPTIMER(obj);
161
DeviceClass *dc = DEVICE_CLASS(klass);
27
162
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data)
28
@@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_mptimer_info = {
163
dc->realize = cmsdk_apb_timer_realize;
29
.name = TYPE_ARM_MPTIMER,
164
dc->vmsd = &cmsdk_apb_timer_vmstate;
30
.parent = TYPE_SYS_BUS_DEVICE,
165
dc->reset = cmsdk_apb_timer_reset;
31
.instance_size = sizeof(ARMMPTimerState),
166
- device_class_set_props(dc, cmsdk_apb_timer_properties);
32
- .instance_init = arm_mptimer_init_with_bh,
167
}
33
+ .instance_init = arm_mptimer_init,
168
34
.class_init = arm_mptimer_class_init,
169
static const TypeInfo cmsdk_apb_timer_info = {
170
diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c
171
index XXXXXXX..XXXXXXX 100644
172
--- a/hw/watchdog/cmsdk-apb-watchdog.c
173
+++ b/hw/watchdog/cmsdk-apb-watchdog.c
174
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_watchdog_vmstate = {
175
}
35
};
176
};
36
177
178
-static Property cmsdk_apb_watchdog_properties[] = {
179
- DEFINE_PROP_UINT32("wdogclk-frq", CMSDKAPBWatchdog, wdogclk_frq, 0),
180
- DEFINE_PROP_END_OF_LIST(),
181
-};
182
-
183
static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data)
184
{
185
DeviceClass *dc = DEVICE_CLASS(klass);
186
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data)
187
dc->realize = cmsdk_apb_watchdog_realize;
188
dc->vmsd = &cmsdk_apb_watchdog_vmstate;
189
dc->reset = cmsdk_apb_watchdog_reset;
190
- device_class_set_props(dc, cmsdk_apb_watchdog_properties);
191
}
192
193
static const TypeInfo cmsdk_apb_watchdog_info = {
37
--
194
--
38
2.20.1
195
2.20.1
39
196
40
197
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
Now that the watchdog device uses its Clock input rather than being
2
passed the value of system_clock_scale at creation time, we can
3
remove the hack where we reset the STELLARIS_SYS at board creation
4
time to force it to set system_clock_scale. Instead it will be reset
5
at the usual point in startup and will inform the watchdog of the
6
clock frequency at that point.
2
7
3
Continue setting, but not relying upon, env->hflags.
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Luc Michel <luc@lmichel.fr>
10
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
12
Message-id: 20210128114145.20536-26-peter.maydell@linaro.org
13
Message-id: 20210121190622.22000-26-peter.maydell@linaro.org
14
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
15
---
16
hw/arm/stellaris.c | 10 ----------
17
1 file changed, 10 deletions(-)
4
18
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
19
diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191018174431.1784-18-richard.henderson@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
target/arm/translate-a64.c | 13 +++++++++++--
11
target/arm/translate.c | 28 +++++++++++++++++++++++-----
12
2 files changed, 34 insertions(+), 7 deletions(-)
13
14
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
15
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/translate-a64.c
21
--- a/hw/arm/stellaris.c
17
+++ b/target/arm/translate-a64.c
22
+++ b/hw/arm/stellaris.c
18
@@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread,
23
@@ -XXX,XX +XXX,XX @@ static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq,
19
if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) {
24
sysbus_mmio_map(sbd, 0, base);
20
/* I/O operations must end the TB here (whether read or write) */
25
sysbus_connect_irq(sbd, 0, irq);
21
s->base.is_jmp = DISAS_UPDATE;
26
22
- } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
27
- /*
23
- /* We default to ending the TB on a coprocessor register write,
28
- * Normally we should not be resetting devices like this during
24
+ }
29
- * board creation. For the moment we need to do so, because
25
+ if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
30
- * system_clock_scale will only get set when the STELLARIS_SYS
26
+ /*
31
- * device is reset, and we need its initial value to pass to
27
+ * A write to any coprocessor regiser that ends a TB
32
- * the watchdog device. This hack can be removed once the
28
+ * must rebuild the hflags for the next TB.
33
- * watchdog has been converted to use a Clock input instead.
29
+ */
34
- */
30
+ TCGv_i32 tcg_el = tcg_const_i32(s->current_el);
35
- device_cold_reset(dev);
31
+ gen_helper_rebuild_hflags_a64(cpu_env, tcg_el);
36
-
32
+ tcg_temp_free_i32(tcg_el);
37
return dev;
33
+ /*
38
}
34
+ * We default to ending the TB on a coprocessor register write,
35
* but allow this to be suppressed by the register definition
36
* (usually only necessary to work around guest bugs).
37
*/
38
diff --git a/target/arm/translate.c b/target/arm/translate.c
39
index XXXXXXX..XXXXXXX 100644
40
--- a/target/arm/translate.c
41
+++ b/target/arm/translate.c
42
@@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn)
43
ri = get_arm_cp_reginfo(s->cp_regs,
44
ENCODE_CP_REG(cpnum, is64, s->ns, crn, crm, opc1, opc2));
45
if (ri) {
46
+ bool need_exit_tb;
47
+
48
/* Check access permissions */
49
if (!cp_access_ok(s->current_el, ri, isread)) {
50
return 1;
51
@@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn)
52
}
53
}
54
55
- if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) {
56
- /* I/O operations must end the TB here (whether read or write) */
57
- gen_lookup_tb(s);
58
- } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
59
- /* We default to ending the TB on a coprocessor register write,
60
+ /* I/O operations must end the TB here (whether read or write) */
61
+ need_exit_tb = ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) &&
62
+ (ri->type & ARM_CP_IO));
63
+
64
+ if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
65
+ /*
66
+ * A write to any coprocessor regiser that ends a TB
67
+ * must rebuild the hflags for the next TB.
68
+ */
69
+ TCGv_i32 tcg_el = tcg_const_i32(s->current_el);
70
+ if (arm_dc_feature(s, ARM_FEATURE_M)) {
71
+ gen_helper_rebuild_hflags_m32(cpu_env, tcg_el);
72
+ } else {
73
+ gen_helper_rebuild_hflags_a32(cpu_env, tcg_el);
74
+ }
75
+ tcg_temp_free_i32(tcg_el);
76
+ /*
77
+ * We default to ending the TB on a coprocessor register write,
78
* but allow this to be suppressed by the register definition
79
* (usually only necessary to work around guest bugs).
80
*/
81
+ need_exit_tb = true;
82
+ }
83
+ if (need_exit_tb) {
84
gen_lookup_tb(s);
85
}
86
39
87
--
40
--
88
2.20.1
41
2.20.1
89
42
90
43
diff view generated by jsdifflib