1 | The big thing in here is RTH's caching-of-tb-flags patchset | 1 | Last minute pullreq for arm related patches; quite large because |
---|---|---|---|
2 | which should improve TCG performance. | 2 | there were several series that only just made it through code review |
3 | in time. | ||
3 | 4 | ||
4 | thanks | 5 | thanks |
5 | -- PMM | 6 | -- PMM |
6 | 7 | ||
7 | The following changes since commit 2152e740a8938b3bad73bfe1a01f8b94dab02d41: | 8 | The following changes since commit 091e3e3dbc499d84c004e1c50bc9870af37f6e99: |
8 | 9 | ||
9 | Merge remote-tracking branch 'remotes/vivier2/tags/trivial-branch-pull-request' into staging (2019-10-22 12:03:03 +0100) | 10 | Merge remote-tracking branch 'remotes/ericb/tags/pull-bitmaps-2020-10-26' into staging (2020-10-26 22:36:35 +0000) |
10 | 11 | ||
11 | are available in the Git repository at: | 12 | are available in the Git repository at: |
12 | 13 | ||
13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20191022 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20201027-1 |
14 | 15 | ||
15 | for you to fetch changes up to 833043a060f7d0e95ded88e61e992466305c0345: | 16 | for you to fetch changes up to 32bd322a0134ed89db00f2b9b3894982db3dedcb: |
16 | 17 | ||
17 | hw/arm/digic4: Inline digic4_board_setup_ram() function (2019-10-22 14:21:57 +0100) | 18 | hw/timer/armv7m_systick: Rewrite to use ptimers (2020-10-27 11:15:31 +0000) |
18 | 19 | ||
19 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
20 | target-arm queue: | 21 | target-arm queue: |
21 | * Fix sign-extension for SMLAL* instructions | 22 | * raspi: add model of cprman clock manager |
22 | * aspeed: Add an AST2600 eval board | 23 | * sbsa-ref: add an SBSA generic watchdog device |
23 | * Various ptimer device conversions to new transaction API | 24 | * arm/trace: Fix hex printing |
24 | * Cache TB flags to avoid expensively recomputing them every time | 25 | * raspi: Add models of Pi 3 model A+, Pi Zero and Pi A+ |
25 | * Add a dummy Samsung SDHCI controller model to exynos4 boards | 26 | * hw/arm/smmuv3: Set the restoration priority of the vSMMUv3 explicitly |
26 | * Minor refactorings of RAM creation for some arm boards | 27 | * Nuvoton NPCM7xx: Add USB, RNG, GPIO and watchdog support |
28 | * hw/arm: fix min_cpus for xlnx-versal-virt platform | ||
29 | * hw/arm/highbank: Silence warnings about missing fallthrough statements | ||
30 | * linux-user: Support Aarch64 BTI | ||
31 | * Armv7M systick: fix corner case bugs by rewriting to use ptimer | ||
27 | 32 | ||
28 | ---------------------------------------------------------------- | 33 | ---------------------------------------------------------------- |
29 | Cédric Le Goater (1): | 34 | Dr. David Alan Gilbert (1): |
30 | aspeed: Add an AST2600 eval board | 35 | arm/trace: Fix hex printing |
31 | 36 | ||
32 | Guenter Roeck (1): | 37 | Hao Wu (1): |
33 | hw/timer/exynos4210_mct: Initialize ptimer before starting it | 38 | hw/timer: Adding watchdog for NPCM7XX Timer. |
34 | 39 | ||
35 | Peter Maydell (7): | 40 | Havard Skinnemoen (4): |
36 | hw/timer/arm_mptimer.c: Undo accidental rename of arm_mptimer_init() | 41 | Move npcm7xx_timer_reached_zero call out of npcm7xx_timer_pause |
37 | hw/timer/puv3_ost.c: Switch to transaction-based ptimer API | 42 | hw/misc: Add npcm7xx random number generator |
38 | hw/timer/sh_timer: Switch to transaction-based ptimer API | 43 | hw/arm/npcm7xx: Add EHCI and OHCI controllers |
39 | hw/timer/lm32_timer: Switch to transaction-based ptimer API | 44 | hw/gpio: Add GPIO model for Nuvoton NPCM7xx |
40 | hw/timer/altera_timer.c: Switch to transaction-based ptimer API | ||
41 | hw/watchdog/etraxfs_timer.c: Switch to transaction-based ptimer API | ||
42 | hw/m68k/mcf5208.c: Switch to transaction-based ptimer API | ||
43 | 45 | ||
44 | Philippe Mathieu-Daudé (9): | 46 | Luc Michel (14): |
45 | hw/sd/sdhci: Add a comment to distinct the i.MX eSDHC functions | 47 | hw/core/clock: provide the VMSTATE_ARRAY_CLOCK macro |
46 | hw/sd/sdhci: Add dummy Samsung SDHCI controller | 48 | hw/core/clock: trace clock values in Hz instead of ns |
47 | hw/arm/exynos4210: Use the Samsung s3c SDHCI controller | 49 | hw/arm/raspi: fix CPRMAN base address |
48 | hw/arm/xilinx_zynq: Use the IEC binary prefix definitions | 50 | hw/arm/raspi: add a skeleton implementation of the CPRMAN |
49 | hw/arm/mps2: Use the IEC binary prefix definitions | 51 | hw/misc/bcm2835_cprman: add a PLL skeleton implementation |
50 | hw/arm/collie: Create the RAM in the board | 52 | hw/misc/bcm2835_cprman: implement PLLs behaviour |
51 | hw/arm/omap2: Create the RAM in the board | 53 | hw/misc/bcm2835_cprman: add a PLL channel skeleton implementation |
52 | hw/arm/omap1: Create the RAM in the board | 54 | hw/misc/bcm2835_cprman: implement PLL channels behaviour |
53 | hw/arm/digic4: Inline digic4_board_setup_ram() function | 55 | hw/misc/bcm2835_cprman: add a clock mux skeleton implementation |
56 | hw/misc/bcm2835_cprman: implement clock mux behaviour | ||
57 | hw/misc/bcm2835_cprman: add the DSI0HSCK multiplexer | ||
58 | hw/misc/bcm2835_cprman: add sane reset values to the registers | ||
59 | hw/char/pl011: add a clock input | ||
60 | hw/arm/bcm2835_peripherals: connect the UART clock | ||
54 | 61 | ||
55 | Richard Henderson (23): | 62 | Pavel Dovgalyuk (1): |
56 | target/arm: Fix sign-extension for SMLAL* | 63 | hw/arm: fix min_cpus for xlnx-versal-virt platform |
57 | target/arm: Split out rebuild_hflags_common | ||
58 | target/arm: Split out rebuild_hflags_a64 | ||
59 | target/arm: Split out rebuild_hflags_common_32 | ||
60 | target/arm: Split arm_cpu_data_is_big_endian | ||
61 | target/arm: Split out rebuild_hflags_m32 | ||
62 | target/arm: Reduce tests vs M-profile in cpu_get_tb_cpu_state | ||
63 | target/arm: Split out rebuild_hflags_a32 | ||
64 | target/arm: Split out rebuild_hflags_aprofile | ||
65 | target/arm: Hoist XSCALE_CPAR, VECLEN, VECSTRIDE in cpu_get_tb_cpu_state | ||
66 | target/arm: Simplify set of PSTATE_SS in cpu_get_tb_cpu_state | ||
67 | target/arm: Hoist computation of TBFLAG_A32.VFPEN | ||
68 | target/arm: Add arm_rebuild_hflags | ||
69 | target/arm: Split out arm_mmu_idx_el | ||
70 | target/arm: Hoist store to cs_base in cpu_get_tb_cpu_state | ||
71 | target/arm: Add HELPER(rebuild_hflags_{a32, a64, m32}) | ||
72 | target/arm: Rebuild hflags at EL changes | ||
73 | target/arm: Rebuild hflags at MSR writes | ||
74 | target/arm: Rebuild hflags at CPSR writes | ||
75 | target/arm: Rebuild hflags at Xscale SCTLR writes | ||
76 | target/arm: Rebuild hflags for M-profile | ||
77 | target/arm: Rebuild hflags for M-profile NVIC | ||
78 | target/arm: Rely on hflags correct in cpu_get_tb_cpu_state | ||
79 | 64 | ||
80 | hw/arm/strongarm.h | 4 +- | 65 | Peter Maydell (2): |
81 | include/hw/arm/aspeed.h | 1 + | 66 | hw/core/ptimer: Support ptimer being disabled by timer callback |
82 | include/hw/arm/omap.h | 10 +- | 67 | hw/timer/armv7m_systick: Rewrite to use ptimers |
83 | include/hw/sd/sdhci.h | 2 + | ||
84 | target/arm/cpu.h | 84 ++++++---- | ||
85 | target/arm/helper.h | 4 + | ||
86 | target/arm/internals.h | 9 ++ | ||
87 | hw/arm/aspeed.c | 23 +++ | ||
88 | hw/arm/collie.c | 8 +- | ||
89 | hw/arm/digic_boards.c | 9 +- | ||
90 | hw/arm/exynos4210.c | 2 +- | ||
91 | hw/arm/mps2-tz.c | 3 +- | ||
92 | hw/arm/mps2.c | 3 +- | ||
93 | hw/arm/nseries.c | 10 +- | ||
94 | hw/arm/omap1.c | 12 +- | ||
95 | hw/arm/omap2.c | 13 +- | ||
96 | hw/arm/omap_sx1.c | 8 +- | ||
97 | hw/arm/palm.c | 8 +- | ||
98 | hw/arm/strongarm.c | 7 +- | ||
99 | hw/arm/xilinx_zynq.c | 3 +- | ||
100 | hw/intc/armv7m_nvic.c | 22 +-- | ||
101 | hw/m68k/mcf5208.c | 9 +- | ||
102 | hw/sd/sdhci.c | 68 +++++++- | ||
103 | hw/timer/altera_timer.c | 13 +- | ||
104 | hw/timer/arm_mptimer.c | 4 +- | ||
105 | hw/timer/etraxfs_timer.c | 23 +-- | ||
106 | hw/timer/exynos4210_mct.c | 2 +- | ||
107 | hw/timer/lm32_timer.c | 13 +- | ||
108 | hw/timer/puv3_ost.c | 9 +- | ||
109 | hw/timer/sh_timer.c | 13 +- | ||
110 | linux-user/syscall.c | 1 + | ||
111 | target/arm/cpu.c | 1 + | ||
112 | target/arm/helper-a64.c | 3 + | ||
113 | target/arm/helper.c | 393 +++++++++++++++++++++++++++++---------------- | ||
114 | target/arm/m_helper.c | 6 + | ||
115 | target/arm/machine.c | 1 + | ||
116 | target/arm/op_helper.c | 4 + | ||
117 | target/arm/translate-a64.c | 13 +- | ||
118 | target/arm/translate.c | 37 ++++- | ||
119 | 39 files changed, 588 insertions(+), 270 deletions(-) | ||
120 | 68 | ||
69 | Philippe Mathieu-Daudé (10): | ||
70 | linux-user/elfload: Avoid leaking interp_name using GLib memory API | ||
71 | hw/arm/bcm2836: Restrict BCM283XInfo declaration to C source | ||
72 | hw/arm/bcm2836: QOM'ify more by adding class_init() to each SoC type | ||
73 | hw/arm/bcm2836: Introduce BCM283XClass::core_count | ||
74 | hw/arm/bcm2836: Only provide "enabled-cpus" property to multicore SoCs | ||
75 | hw/arm/bcm2836: Split out common realize() code | ||
76 | hw/arm/bcm2836: Introduce the BCM2835 SoC | ||
77 | hw/arm/raspi: Add the Raspberry Pi A+ machine | ||
78 | hw/arm/raspi: Add the Raspberry Pi Zero machine | ||
79 | hw/arm/raspi: Add the Raspberry Pi 3 model A+ | ||
80 | |||
81 | Richard Henderson (11): | ||
82 | linux-user/aarch64: Reset btype for signals | ||
83 | linux-user: Set PAGE_TARGET_1 for TARGET_PROT_BTI | ||
84 | include/elf: Add defines related to GNU property notes for AArch64 | ||
85 | linux-user/elfload: Fix coding style in load_elf_image | ||
86 | linux-user/elfload: Adjust iteration over phdr | ||
87 | linux-user/elfload: Move PT_INTERP detection to first loop | ||
88 | linux-user/elfload: Use Error for load_elf_image | ||
89 | linux-user/elfload: Use Error for load_elf_interp | ||
90 | linux-user/elfload: Parse NT_GNU_PROPERTY_TYPE_0 notes | ||
91 | linux-user/elfload: Parse GNU_PROPERTY_AARCH64_FEATURE_1_AND | ||
92 | tests/tcg/aarch64: Add bti smoke tests | ||
93 | |||
94 | Shashi Mallela (2): | ||
95 | hw/watchdog: Implement SBSA watchdog device | ||
96 | hw/arm/sbsa-ref: add SBSA watchdog device | ||
97 | |||
98 | Thomas Huth (1): | ||
99 | hw/arm/highbank: Silence warnings about missing fallthrough statements | ||
100 | |||
101 | Zenghui Yu (1): | ||
102 | hw/arm/smmuv3: Set the restoration priority of the vSMMUv3 explicitly | ||
103 | |||
104 | docs/system/arm/nuvoton.rst | 6 +- | ||
105 | hw/usb/hcd-ehci.h | 1 + | ||
106 | include/elf.h | 22 + | ||
107 | include/exec/cpu-all.h | 2 + | ||
108 | include/hw/arm/bcm2835_peripherals.h | 5 +- | ||
109 | include/hw/arm/bcm2836.h | 9 +- | ||
110 | include/hw/arm/npcm7xx.h | 8 + | ||
111 | include/hw/arm/raspi_platform.h | 5 +- | ||
112 | include/hw/char/pl011.h | 1 + | ||
113 | include/hw/clock.h | 5 + | ||
114 | include/hw/gpio/npcm7xx_gpio.h | 55 ++ | ||
115 | include/hw/misc/bcm2835_cprman.h | 210 ++++++ | ||
116 | include/hw/misc/bcm2835_cprman_internals.h | 1019 ++++++++++++++++++++++++++++ | ||
117 | include/hw/misc/npcm7xx_clk.h | 2 + | ||
118 | include/hw/misc/npcm7xx_rng.h | 34 + | ||
119 | include/hw/timer/armv7m_systick.h | 3 +- | ||
120 | include/hw/timer/npcm7xx_timer.h | 48 +- | ||
121 | include/hw/watchdog/sbsa_gwdt.h | 79 +++ | ||
122 | linux-user/qemu.h | 4 + | ||
123 | linux-user/syscall_defs.h | 4 + | ||
124 | target/arm/cpu.h | 5 + | ||
125 | hw/arm/bcm2835_peripherals.c | 15 +- | ||
126 | hw/arm/bcm2836.c | 182 +++-- | ||
127 | hw/arm/highbank.c | 2 + | ||
128 | hw/arm/npcm7xx.c | 126 +++- | ||
129 | hw/arm/raspi.c | 41 ++ | ||
130 | hw/arm/sbsa-ref.c | 23 + | ||
131 | hw/arm/smmuv3.c | 1 + | ||
132 | hw/arm/xlnx-versal-virt.c | 1 + | ||
133 | hw/char/pl011.c | 45 ++ | ||
134 | hw/core/clock.c | 6 +- | ||
135 | hw/core/ptimer.c | 4 + | ||
136 | hw/gpio/npcm7xx_gpio.c | 424 ++++++++++++ | ||
137 | hw/misc/bcm2835_cprman.c | 808 ++++++++++++++++++++++ | ||
138 | hw/misc/npcm7xx_clk.c | 28 + | ||
139 | hw/misc/npcm7xx_rng.c | 180 +++++ | ||
140 | hw/timer/armv7m_systick.c | 124 ++-- | ||
141 | hw/timer/npcm7xx_timer.c | 270 ++++++-- | ||
142 | hw/usb/hcd-ehci-sysbus.c | 19 + | ||
143 | hw/watchdog/sbsa_gwdt.c | 293 ++++++++ | ||
144 | linux-user/aarch64/signal.c | 10 +- | ||
145 | linux-user/elfload.c | 326 +++++++-- | ||
146 | linux-user/mmap.c | 16 + | ||
147 | target/arm/translate-a64.c | 6 +- | ||
148 | tests/qtest/npcm7xx_gpio-test.c | 385 +++++++++++ | ||
149 | tests/qtest/npcm7xx_rng-test.c | 278 ++++++++ | ||
150 | tests/qtest/npcm7xx_watchdog_timer-test.c | 319 +++++++++ | ||
151 | tests/tcg/aarch64/bti-1.c | 62 ++ | ||
152 | tests/tcg/aarch64/bti-2.c | 116 ++++ | ||
153 | tests/tcg/aarch64/bti-crt.inc.c | 51 ++ | ||
154 | MAINTAINERS | 1 + | ||
155 | hw/arm/Kconfig | 1 + | ||
156 | hw/arm/trace-events | 2 +- | ||
157 | hw/char/trace-events | 1 + | ||
158 | hw/core/trace-events | 4 +- | ||
159 | hw/gpio/meson.build | 1 + | ||
160 | hw/gpio/trace-events | 7 + | ||
161 | hw/misc/meson.build | 2 + | ||
162 | hw/misc/trace-events | 9 + | ||
163 | hw/watchdog/Kconfig | 3 + | ||
164 | hw/watchdog/meson.build | 1 + | ||
165 | tests/qtest/meson.build | 6 +- | ||
166 | tests/tcg/aarch64/Makefile.target | 10 + | ||
167 | tests/tcg/configure.sh | 4 + | ||
168 | 64 files changed, 5461 insertions(+), 279 deletions(-) | ||
169 | create mode 100644 include/hw/gpio/npcm7xx_gpio.h | ||
170 | create mode 100644 include/hw/misc/bcm2835_cprman.h | ||
171 | create mode 100644 include/hw/misc/bcm2835_cprman_internals.h | ||
172 | create mode 100644 include/hw/misc/npcm7xx_rng.h | ||
173 | create mode 100644 include/hw/watchdog/sbsa_gwdt.h | ||
174 | create mode 100644 hw/gpio/npcm7xx_gpio.c | ||
175 | create mode 100644 hw/misc/bcm2835_cprman.c | ||
176 | create mode 100644 hw/misc/npcm7xx_rng.c | ||
177 | create mode 100644 hw/watchdog/sbsa_gwdt.c | ||
178 | create mode 100644 tests/qtest/npcm7xx_gpio-test.c | ||
179 | create mode 100644 tests/qtest/npcm7xx_rng-test.c | ||
180 | create mode 100644 tests/qtest/npcm7xx_watchdog_timer-test.c | ||
181 | create mode 100644 tests/tcg/aarch64/bti-1.c | ||
182 | create mode 100644 tests/tcg/aarch64/bti-2.c | ||
183 | create mode 100644 tests/tcg/aarch64/bti-crt.inc.c | ||
184 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We do not need to compute any of these values for M-profile. | 3 | The kernel sets btype for the signal handler as if for a call. |
4 | Further, XSCALE_CPAR overlaps VECSTRIDE so obviously the two | ||
5 | sets must be mutually exclusive. | ||
6 | 4 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20191018174431.1784-10-richard.henderson@linaro.org | 7 | Message-id: 20201021173749.111103-2-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | target/arm/helper.c | 21 ++++++++++++++------- | 10 | linux-user/aarch64/signal.c | 10 ++++++++-- |
13 | 1 file changed, 14 insertions(+), 7 deletions(-) | 11 | 1 file changed, 8 insertions(+), 2 deletions(-) |
14 | 12 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 15 | --- a/linux-user/aarch64/signal.c |
18 | +++ b/target/arm/helper.c | 16 | +++ b/linux-user/aarch64/signal.c |
19 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 17 | @@ -XXX,XX +XXX,XX @@ static void target_setup_frame(int usig, struct target_sigaction *ka, |
20 | } | 18 | + offsetof(struct target_rt_frame_record, tramp); |
21 | } else { | 19 | } |
22 | flags = rebuild_hflags_a32(env, fp_el, mmu_idx); | 20 | env->xregs[0] = usig; |
21 | - env->xregs[31] = frame_addr; | ||
22 | env->xregs[29] = frame_addr + fr_ofs; | ||
23 | - env->pc = ka->_sa_handler; | ||
24 | env->xregs[30] = return_addr; | ||
25 | + env->xregs[31] = frame_addr; | ||
26 | + env->pc = ka->_sa_handler; | ||
23 | + | 27 | + |
24 | + /* | 28 | + /* Invoke the signal handler as if by indirect call. */ |
25 | + * Note that XSCALE_CPAR shares bits with VECSTRIDE. | 29 | + if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { |
26 | + * Note that VECLEN+VECSTRIDE are RES0 for M-profile. | 30 | + env->btype = 2; |
27 | + */ | 31 | + } |
28 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | 32 | + |
29 | + flags = FIELD_DP32(flags, TBFLAG_A32, | 33 | if (info) { |
30 | + XSCALE_CPAR, env->cp15.c15_cpar); | 34 | tswap_siginfo(&frame->info, info); |
31 | + } else { | 35 | env->xregs[1] = frame_addr + offsetof(struct target_rt_sigframe, info); |
32 | + flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, | ||
33 | + env->vfp.vec_len); | ||
34 | + flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, | ||
35 | + env->vfp.vec_stride); | ||
36 | + } | ||
37 | } | ||
38 | |||
39 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
40 | - flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len); | ||
41 | - flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride); | ||
42 | flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | ||
43 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
44 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
45 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
46 | } | ||
47 | - /* Note that XSCALE_CPAR shares bits with VECSTRIDE */ | ||
48 | - if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
49 | - flags = FIELD_DP32(flags, TBFLAG_A32, | ||
50 | - XSCALE_CPAR, env->cp15.c15_cpar); | ||
51 | - } | ||
52 | } | ||
53 | |||
54 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
55 | -- | 36 | -- |
56 | 2.20.1 | 37 | 2.20.1 |
57 | 38 | ||
58 | 39 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This function assumes nothing about the current state of the cpu, | 3 | Transform the prot bit to a qemu internal page bit, and save |
4 | and writes the computed value to env->hflags. | 4 | it in the page tables. |
5 | 5 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-13-richard.henderson@linaro.org | 8 | Message-id: 20201021173749.111103-3-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/cpu.h | 6 ++++++ | 11 | include/exec/cpu-all.h | 2 ++ |
12 | target/arm/helper.c | 30 ++++++++++++++++++++++-------- | 12 | linux-user/syscall_defs.h | 4 ++++ |
13 | 2 files changed, 28 insertions(+), 8 deletions(-) | 13 | target/arm/cpu.h | 5 +++++ |
14 | linux-user/mmap.c | 16 ++++++++++++++++ | ||
15 | target/arm/translate-a64.c | 6 +++--- | ||
16 | 5 files changed, 30 insertions(+), 3 deletions(-) | ||
14 | 17 | ||
18 | diff --git a/include/exec/cpu-all.h b/include/exec/cpu-all.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/include/exec/cpu-all.h | ||
21 | +++ b/include/exec/cpu-all.h | ||
22 | @@ -XXX,XX +XXX,XX @@ extern intptr_t qemu_host_page_mask; | ||
23 | /* FIXME: Code that sets/uses this is broken and needs to go away. */ | ||
24 | #define PAGE_RESERVED 0x0020 | ||
25 | #endif | ||
26 | +/* Target-specific bits that will be used via page_get_flags(). */ | ||
27 | +#define PAGE_TARGET_1 0x0080 | ||
28 | |||
29 | #if defined(CONFIG_USER_ONLY) | ||
30 | void page_dump(FILE *f); | ||
31 | diff --git a/linux-user/syscall_defs.h b/linux-user/syscall_defs.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/linux-user/syscall_defs.h | ||
34 | +++ b/linux-user/syscall_defs.h | ||
35 | @@ -XXX,XX +XXX,XX @@ struct target_winsize { | ||
36 | #define TARGET_PROT_SEM 0x08 | ||
37 | #endif | ||
38 | |||
39 | +#ifdef TARGET_AARCH64 | ||
40 | +#define TARGET_PROT_BTI 0x10 | ||
41 | +#endif | ||
42 | + | ||
43 | /* Common */ | ||
44 | #define TARGET_MAP_SHARED 0x01 /* Share changes */ | ||
45 | #define TARGET_MAP_PRIVATE 0x02 /* Changes are private */ | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 46 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 48 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/cpu.h | 49 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, | 50 | @@ -XXX,XX +XXX,XX @@ static inline MemTxAttrs *typecheck_memtxattrs(MemTxAttrs *x) |
20 | void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, void | 51 | #define arm_tlb_bti_gp(x) (typecheck_memtxattrs(x)->target_tlb_bit0) |
21 | *opaque); | 52 | #define arm_tlb_mte_tagged(x) (typecheck_memtxattrs(x)->target_tlb_bit1) |
22 | 53 | ||
23 | +/** | 54 | +/* |
24 | + * arm_rebuild_hflags: | 55 | + * AArch64 usage of the PAGE_TARGET_* bits for linux-user. |
25 | + * Rebuild the cached TBFLAGS for arbitrary changed processor state. | ||
26 | + */ | 56 | + */ |
27 | +void arm_rebuild_hflags(CPUARMState *env); | 57 | +#define PAGE_BTI PAGE_TARGET_1 |
28 | + | 58 | + |
29 | /** | 59 | /* |
30 | * aa32_vfp_dreg: | 60 | * Naming convention for isar_feature functions: |
31 | * Return a pointer to the Dn register within env in 32-bit mode. | 61 | * Functions which test 32-bit ID registers should have _aa32_ in |
32 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 62 | diff --git a/linux-user/mmap.c b/linux-user/mmap.c |
33 | index XXXXXXX..XXXXXXX 100644 | 63 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/target/arm/helper.c | 64 | --- a/linux-user/mmap.c |
35 | +++ b/target/arm/helper.c | 65 | +++ b/linux-user/mmap.c |
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 66 | @@ -XXX,XX +XXX,XX @@ static int validate_prot_to_pageflags(int *host_prot, int prot) |
37 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 67 | *host_prot = (prot & (PROT_READ | PROT_WRITE)) |
68 | | (prot & PROT_EXEC ? PROT_READ : 0); | ||
69 | |||
70 | +#ifdef TARGET_AARCH64 | ||
71 | + /* | ||
72 | + * The PROT_BTI bit is only accepted if the cpu supports the feature. | ||
73 | + * Since this is the unusual case, don't bother checking unless | ||
74 | + * the bit has been requested. If set and valid, record the bit | ||
75 | + * within QEMU's page_flags. | ||
76 | + */ | ||
77 | + if (prot & TARGET_PROT_BTI) { | ||
78 | + ARMCPU *cpu = ARM_CPU(thread_cpu); | ||
79 | + if (cpu_isar_feature(aa64_bti, cpu)) { | ||
80 | + valid |= TARGET_PROT_BTI; | ||
81 | + page_flags |= PAGE_BTI; | ||
82 | + } | ||
83 | + } | ||
84 | +#endif | ||
85 | + | ||
86 | return prot & ~valid ? 0 : page_flags; | ||
38 | } | 87 | } |
39 | 88 | ||
40 | +static uint32_t rebuild_hflags_internal(CPUARMState *env) | 89 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
41 | +{ | 90 | index XXXXXXX..XXXXXXX 100644 |
42 | + int el = arm_current_el(env); | 91 | --- a/target/arm/translate-a64.c |
43 | + int fp_el = fp_exception_el(env, el); | 92 | +++ b/target/arm/translate-a64.c |
44 | + ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 93 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_simd_fp(DisasContext *s, uint32_t insn) |
45 | + | 94 | */ |
46 | + if (is_a64(env)) { | 95 | static bool is_guarded_page(CPUARMState *env, DisasContext *s) |
47 | + return rebuild_hflags_a64(env, el, fp_el, mmu_idx); | ||
48 | + } else if (arm_feature(env, ARM_FEATURE_M)) { | ||
49 | + return rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
50 | + } else { | ||
51 | + return rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
52 | + } | ||
53 | +} | ||
54 | + | ||
55 | +void arm_rebuild_hflags(CPUARMState *env) | ||
56 | +{ | ||
57 | + env->hflags = rebuild_hflags_internal(env); | ||
58 | +} | ||
59 | + | ||
60 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
61 | target_ulong *cs_base, uint32_t *pflags) | ||
62 | { | 96 | { |
63 | - ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 97 | -#ifdef CONFIG_USER_ONLY |
64 | - int current_el = arm_current_el(env); | 98 | - return false; /* FIXME */ |
65 | - int fp_el = fp_exception_el(env, current_el); | 99 | -#else |
66 | uint32_t flags, pstate_for_ss; | 100 | uint64_t addr = s->base.pc_first; |
67 | 101 | +#ifdef CONFIG_USER_ONLY | |
68 | + flags = rebuild_hflags_internal(env); | 102 | + return page_get_flags(addr) & PAGE_BTI; |
69 | + | 103 | +#else |
70 | if (is_a64(env)) { | 104 | int mmu_idx = arm_to_core_mmu_idx(s->mmu_idx); |
71 | *pc = env->pc; | 105 | unsigned int index = tlb_index(env, mmu_idx, addr); |
72 | - flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx); | 106 | CPUTLBEntry *entry = tlb_entry(env, mmu_idx, addr); |
73 | if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
74 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | ||
75 | } | ||
76 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
77 | *pc = env->regs[15]; | ||
78 | |||
79 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
80 | - flags = rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
81 | - | ||
82 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
83 | FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) | ||
84 | != env->v7m.secure) { | ||
85 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
86 | flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
87 | } | ||
88 | } else { | ||
89 | - flags = rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
90 | - | ||
91 | /* | ||
92 | * Note that XSCALE_CPAR shares bits with VECSTRIDE. | ||
93 | * Note that VECLEN+VECSTRIDE are RES0 for M-profile. | ||
94 | -- | 107 | -- |
95 | 2.20.1 | 108 | 2.20.1 |
96 | 109 | ||
97 | 110 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is the payoff. | 3 | These are all of the defines required to parse |
4 | GNU_PROPERTY_AARCH64_FEATURE_1_AND, copied from binutils. | ||
5 | Other missing defines related to other GNU program headers | ||
6 | and notes are elided for now. | ||
4 | 7 | ||
5 | From perf record -g data of ubuntu 18 boot and shutdown: | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | |||
7 | BEFORE: | ||
8 | |||
9 | - 23.02% 2.82% qemu-system-aar [.] helper_lookup_tb_ptr | ||
10 | - 20.22% helper_lookup_tb_ptr | ||
11 | + 10.05% tb_htable_lookup | ||
12 | - 9.13% cpu_get_tb_cpu_state | ||
13 | 3.20% aa64_va_parameters_both | ||
14 | 0.55% fp_exception_el | ||
15 | |||
16 | - 11.66% 4.74% qemu-system-aar [.] cpu_get_tb_cpu_state | ||
17 | - 6.96% cpu_get_tb_cpu_state | ||
18 | 3.63% aa64_va_parameters_both | ||
19 | 0.60% fp_exception_el | ||
20 | 0.53% sve_exception_el | ||
21 | |||
22 | AFTER: | ||
23 | |||
24 | - 16.40% 3.40% qemu-system-aar [.] helper_lookup_tb_ptr | ||
25 | - 13.03% helper_lookup_tb_ptr | ||
26 | + 11.19% tb_htable_lookup | ||
27 | 0.55% cpu_get_tb_cpu_state | ||
28 | |||
29 | 0.98% 0.71% qemu-system-aar [.] cpu_get_tb_cpu_state | ||
30 | |||
31 | 0.87% 0.24% qemu-system-aar [.] rebuild_hflags_a64 | ||
32 | |||
33 | Before, helper_lookup_tb_ptr is the second hottest function in the | ||
34 | application, consuming almost a quarter of the runtime. Within the | ||
35 | entire execution, cpu_get_tb_cpu_state consumes about 12%. | ||
36 | |||
37 | After, helper_lookup_tb_ptr has dropped to the fourth hottest function, | ||
38 | with consumption dropping to a sixth of the runtime. Within the | ||
39 | entire execution, cpu_get_tb_cpu_state has dropped below 1%, and the | ||
40 | supporting function to rebuild hflags also consumes about 1%. | ||
41 | |||
42 | Assertions are retained for --enable-debug-tcg. | ||
43 | |||
44 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
45 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
46 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
47 | Message-id: 20191018174431.1784-23-richard.henderson@linaro.org | 10 | Message-id: 20201021173749.111103-4-richard.henderson@linaro.org |
48 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
49 | --- | 12 | --- |
50 | target/arm/helper.c | 9 ++++++--- | 13 | include/elf.h | 22 ++++++++++++++++++++++ |
51 | 1 file changed, 6 insertions(+), 3 deletions(-) | 14 | 1 file changed, 22 insertions(+) |
52 | 15 | ||
53 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/include/elf.h b/include/elf.h |
54 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/target/arm/helper.c | 18 | --- a/include/elf.h |
56 | +++ b/target/arm/helper.c | 19 | +++ b/include/elf.h |
57 | @@ -XXX,XX +XXX,XX @@ void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el) | 20 | @@ -XXX,XX +XXX,XX @@ typedef int64_t Elf64_Sxword; |
58 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 21 | #define PT_NOTE 4 |
59 | target_ulong *cs_base, uint32_t *pflags) | 22 | #define PT_SHLIB 5 |
60 | { | 23 | #define PT_PHDR 6 |
61 | - uint32_t flags, pstate_for_ss; | 24 | +#define PT_LOOS 0x60000000 |
62 | + uint32_t flags = env->hflags; | 25 | +#define PT_HIOS 0x6fffffff |
63 | + uint32_t pstate_for_ss; | 26 | #define PT_LOPROC 0x70000000 |
64 | 27 | #define PT_HIPROC 0x7fffffff | |
65 | *cs_base = 0; | 28 | |
66 | - flags = rebuild_hflags_internal(env); | 29 | +#define PT_GNU_PROPERTY (PT_LOOS + 0x474e553) |
67 | +#ifdef CONFIG_DEBUG_TCG | 30 | + |
68 | + assert(flags == rebuild_hflags_internal(env)); | 31 | #define PT_MIPS_REGINFO 0x70000000 |
69 | +#endif | 32 | #define PT_MIPS_RTPROC 0x70000001 |
70 | 33 | #define PT_MIPS_OPTIONS 0x70000002 | |
71 | - if (is_a64(env)) { | 34 | @@ -XXX,XX +XXX,XX @@ typedef struct elf64_shdr { |
72 | + if (FIELD_EX32(flags, TBFLAG_ANY, AARCH64_STATE)) { | 35 | #define NT_ARM_SYSTEM_CALL 0x404 /* ARM system call number */ |
73 | *pc = env->pc; | 36 | #define NT_ARM_SVE 0x405 /* ARM Scalable Vector Extension regs */ |
74 | if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | 37 | |
75 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | 38 | +/* Defined note types for GNU systems. */ |
39 | + | ||
40 | +#define NT_GNU_PROPERTY_TYPE_0 5 /* Program property */ | ||
41 | + | ||
42 | +/* Values used in GNU .note.gnu.property notes (NT_GNU_PROPERTY_TYPE_0). */ | ||
43 | + | ||
44 | +#define GNU_PROPERTY_STACK_SIZE 1 | ||
45 | +#define GNU_PROPERTY_NO_COPY_ON_PROTECTED 2 | ||
46 | + | ||
47 | +#define GNU_PROPERTY_LOPROC 0xc0000000 | ||
48 | +#define GNU_PROPERTY_HIPROC 0xdfffffff | ||
49 | +#define GNU_PROPERTY_LOUSER 0xe0000000 | ||
50 | +#define GNU_PROPERTY_HIUSER 0xffffffff | ||
51 | + | ||
52 | +#define GNU_PROPERTY_AARCH64_FEATURE_1_AND 0xc0000000 | ||
53 | +#define GNU_PROPERTY_AARCH64_FEATURE_1_BTI (1u << 0) | ||
54 | +#define GNU_PROPERTY_AARCH64_FEATURE_1_PAC (1u << 1) | ||
55 | + | ||
56 | /* | ||
57 | * Physical entry point into the kernel. | ||
58 | * | ||
76 | -- | 59 | -- |
77 | 2.20.1 | 60 | 2.20.1 |
78 | 61 | ||
79 | 62 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | Fix an unlikely memory leak in load_elf_image(). | ||
4 | |||
5 | Fixes: bf858897b7 ("linux-user: Re-use load_elf_image for the main binary.") | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201021173749.111103-5-richard.henderson@linaro.org | ||
9 | Message-Id: <20201003174944.1972444-1-f4bug@amsat.org> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | linux-user/elfload.c | 8 ++++---- | ||
15 | 1 file changed, 4 insertions(+), 4 deletions(-) | ||
16 | |||
17 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/linux-user/elfload.c | ||
20 | +++ b/linux-user/elfload.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, | ||
22 | info->brk = vaddr_em; | ||
23 | } | ||
24 | } else if (eppnt->p_type == PT_INTERP && pinterp_name) { | ||
25 | - char *interp_name; | ||
26 | + g_autofree char *interp_name = NULL; | ||
27 | |||
28 | if (*pinterp_name) { | ||
29 | errmsg = "Multiple PT_INTERP entries"; | ||
30 | goto exit_errmsg; | ||
31 | } | ||
32 | - interp_name = malloc(eppnt->p_filesz); | ||
33 | + interp_name = g_malloc(eppnt->p_filesz); | ||
34 | if (!interp_name) { | ||
35 | goto exit_perror; | ||
36 | } | ||
37 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, | ||
38 | errmsg = "Invalid PT_INTERP entry"; | ||
39 | goto exit_errmsg; | ||
40 | } | ||
41 | - *pinterp_name = interp_name; | ||
42 | + *pinterp_name = g_steal_pointer(&interp_name); | ||
43 | #ifdef TARGET_MIPS | ||
44 | } else if (eppnt->p_type == PT_MIPS_ABIFLAGS) { | ||
45 | Mips_elf_abiflags_v0 abiflags; | ||
46 | @@ -XXX,XX +XXX,XX @@ int load_elf_binary(struct linux_binprm *bprm, struct image_info *info) | ||
47 | if (elf_interpreter) { | ||
48 | info->load_bias = interp_info.load_bias; | ||
49 | info->entry = interp_info.entry; | ||
50 | - free(elf_interpreter); | ||
51 | + g_free(elf_interpreter); | ||
52 | } | ||
53 | |||
54 | #ifdef USE_ELF_CORE_DUMP | ||
55 | -- | ||
56 | 2.20.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The 32-bit product should be sign-extended, not zero-extended. | 3 | Fixing this now will clarify following patches. |
4 | 4 | ||
5 | Fixes: ea96b374641b | ||
6 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Message-id: 20201021173749.111103-6-richard.henderson@linaro.org |
9 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | Message-id: 20190912183058.17947-1-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 9 | --- |
13 | target/arm/translate.c | 4 +++- | 10 | linux-user/elfload.c | 12 +++++++++--- |
14 | 1 file changed, 3 insertions(+), 1 deletion(-) | 11 | 1 file changed, 9 insertions(+), 3 deletions(-) |
15 | 12 | ||
16 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 13 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c |
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate.c | 15 | --- a/linux-user/elfload.c |
19 | +++ b/target/arm/translate.c | 16 | +++ b/linux-user/elfload.c |
20 | @@ -XXX,XX +XXX,XX @@ static bool op_smlaxxx(DisasContext *s, arg_rrrr *a, | 17 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, |
21 | case 2: | 18 | abi_ulong vaddr, vaddr_po, vaddr_ps, vaddr_ef, vaddr_em, vaddr_len; |
22 | tl = load_reg(s, a->ra); | 19 | int elf_prot = 0; |
23 | th = load_reg(s, a->rd); | 20 | |
24 | - t1 = tcg_const_i32(0); | 21 | - if (eppnt->p_flags & PF_R) elf_prot = PROT_READ; |
25 | + /* Sign-extend the 32-bit product to 64 bits. */ | 22 | - if (eppnt->p_flags & PF_W) elf_prot |= PROT_WRITE; |
26 | + t1 = tcg_temp_new_i32(); | 23 | - if (eppnt->p_flags & PF_X) elf_prot |= PROT_EXEC; |
27 | + tcg_gen_sari_i32(t1, t0, 31); | 24 | + if (eppnt->p_flags & PF_R) { |
28 | tcg_gen_add2_i32(tl, th, tl, th, t0, t1); | 25 | + elf_prot |= PROT_READ; |
29 | tcg_temp_free_i32(t0); | 26 | + } |
30 | tcg_temp_free_i32(t1); | 27 | + if (eppnt->p_flags & PF_W) { |
28 | + elf_prot |= PROT_WRITE; | ||
29 | + } | ||
30 | + if (eppnt->p_flags & PF_X) { | ||
31 | + elf_prot |= PROT_EXEC; | ||
32 | + } | ||
33 | |||
34 | vaddr = load_bias + eppnt->p_vaddr; | ||
35 | vaddr_po = TARGET_ELF_PAGEOFFSET(vaddr); | ||
31 | -- | 36 | -- |
32 | 2.20.1 | 37 | 2.20.1 |
33 | 38 | ||
34 | 39 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_ANY bits | 3 | The second loop uses a loop induction variable, and the first |
4 | that will be cached. For now, the env->hflags variable is not | 4 | does not. Transform the first to match the second, to simplify |
5 | used, and the results are fed back to cpu_get_tb_cpu_state. | 5 | a following patch moving code between them. |
6 | 6 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20191018174431.1784-2-richard.henderson@linaro.org | 8 | Message-id: 20201021173749.111103-7-richard.henderson@linaro.org |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/cpu.h | 29 ++++++++++++++++++----------- | 12 | linux-user/elfload.c | 9 +++++---- |
13 | target/arm/helper.c | 26 +++++++++++++++++++------- | 13 | 1 file changed, 5 insertions(+), 4 deletions(-) |
14 | 2 files changed, 37 insertions(+), 18 deletions(-) | ||
15 | 14 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 17 | --- a/linux-user/elfload.c |
19 | +++ b/target/arm/cpu.h | 18 | +++ b/linux-user/elfload.c |
20 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 19 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, |
21 | uint32_t pstate; | 20 | loaddr = -1, hiaddr = 0; |
22 | uint32_t aarch64; /* 1 if CPU is in aarch64 state; inverse of PSTATE.nRW */ | 21 | info->alignment = 0; |
23 | 22 | for (i = 0; i < ehdr->e_phnum; ++i) { | |
24 | + /* Cached TBFLAGS state. See below for which bits are included. */ | 23 | - if (phdr[i].p_type == PT_LOAD) { |
25 | + uint32_t hflags; | 24 | - abi_ulong a = phdr[i].p_vaddr - phdr[i].p_offset; |
26 | + | 25 | + struct elf_phdr *eppnt = phdr + i; |
27 | /* Frequently accessed CPSR bits are stored separately for efficiency. | 26 | + if (eppnt->p_type == PT_LOAD) { |
28 | This contains all the other bits. Use cpsr_{read,write} to access | 27 | + abi_ulong a = eppnt->p_vaddr - eppnt->p_offset; |
29 | the whole CPSR. */ | 28 | if (a < loaddr) { |
30 | @@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU; | 29 | loaddr = a; |
31 | 30 | } | |
32 | #include "exec/cpu-all.h" | 31 | - a = phdr[i].p_vaddr + phdr[i].p_memsz; |
33 | 32 | + a = eppnt->p_vaddr + eppnt->p_memsz; | |
34 | -/* Bit usage in the TB flags field: bit 31 indicates whether we are | 33 | if (a > hiaddr) { |
35 | +/* | 34 | hiaddr = a; |
36 | + * Bit usage in the TB flags field: bit 31 indicates whether we are | 35 | } |
37 | * in 32 or 64 bit mode. The meaning of the other bits depends on that. | 36 | ++info->nsegs; |
38 | * We put flags which are shared between 32 and 64 bit mode at the top | 37 | - info->alignment |= phdr[i].p_align; |
39 | * of the word, and flags which apply to only one mode at the bottom. | 38 | + info->alignment |= eppnt->p_align; |
40 | + * | ||
41 | + * Unless otherwise noted, these bits are cached in env->hflags. | ||
42 | */ | ||
43 | FIELD(TBFLAG_ANY, AARCH64_STATE, 31, 1) | ||
44 | FIELD(TBFLAG_ANY, MMUIDX, 28, 3) | ||
45 | FIELD(TBFLAG_ANY, SS_ACTIVE, 27, 1) | ||
46 | -FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) | ||
47 | +FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) /* Not cached. */ | ||
48 | /* Target EL if we take a floating-point-disabled exception */ | ||
49 | FIELD(TBFLAG_ANY, FPEXC_EL, 24, 2) | ||
50 | FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
51 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
52 | FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 21, 2) | ||
53 | |||
54 | /* Bit usage when in AArch32 state: */ | ||
55 | -FIELD(TBFLAG_A32, THUMB, 0, 1) | ||
56 | -FIELD(TBFLAG_A32, VECLEN, 1, 3) | ||
57 | -FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | ||
58 | +FIELD(TBFLAG_A32, THUMB, 0, 1) /* Not cached. */ | ||
59 | +FIELD(TBFLAG_A32, VECLEN, 1, 3) /* Not cached. */ | ||
60 | +FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) /* Not cached. */ | ||
61 | /* | ||
62 | * We store the bottom two bits of the CPAR as TB flags and handle | ||
63 | * checks on the other bits at runtime. This shares the same bits as | ||
64 | * VECSTRIDE, which is OK as no XScale CPU has VFP. | ||
65 | + * Not cached, because VECLEN+VECSTRIDE are not cached. | ||
66 | */ | ||
67 | FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
68 | /* | ||
69 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
70 | * the same thing as the current security state of the processor! | ||
71 | */ | ||
72 | FIELD(TBFLAG_A32, NS, 6, 1) | ||
73 | -FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
74 | -FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
75 | +FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */ | ||
76 | +FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */ | ||
77 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
78 | /* For M profile only, set if FPCCR.LSPACT is set */ | ||
79 | -FIELD(TBFLAG_A32, LSPACT, 18, 1) | ||
80 | +FIELD(TBFLAG_A32, LSPACT, 18, 1) /* Not cached. */ | ||
81 | /* For M profile only, set if we must create a new FP context */ | ||
82 | -FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) | ||
83 | +FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) /* Not cached. */ | ||
84 | /* For M profile only, set if FPCCR.S does not match current security state */ | ||
85 | -FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) | ||
86 | +FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) /* Not cached. */ | ||
87 | /* For M profile only, Handler (ie not Thread) mode */ | ||
88 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
89 | /* For M profile only, whether we should generate stack-limit checks */ | ||
90 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, SVEEXC_EL, 2, 2) | ||
91 | FIELD(TBFLAG_A64, ZCR_LEN, 4, 4) | ||
92 | FIELD(TBFLAG_A64, PAUTH_ACTIVE, 8, 1) | ||
93 | FIELD(TBFLAG_A64, BT, 9, 1) | ||
94 | -FIELD(TBFLAG_A64, BTYPE, 10, 2) | ||
95 | +FIELD(TBFLAG_A64, BTYPE, 10, 2) /* Not cached. */ | ||
96 | FIELD(TBFLAG_A64, TBID, 12, 2) | ||
97 | |||
98 | static inline bool bswap_code(bool sctlr_b) | ||
99 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/helper.c | ||
102 | +++ b/target/arm/helper.c | ||
103 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_stage1_mmu_idx(CPUARMState *env) | ||
104 | } | ||
105 | #endif | ||
106 | |||
107 | +static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | ||
108 | + ARMMMUIdx mmu_idx, uint32_t flags) | ||
109 | +{ | ||
110 | + flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el); | ||
111 | + flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, | ||
112 | + arm_to_core_mmu_idx(mmu_idx)); | ||
113 | + | ||
114 | + if (arm_cpu_data_is_big_endian(env)) { | ||
115 | + flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | ||
116 | + } | ||
117 | + if (arm_singlestep_active(env)) { | ||
118 | + flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1); | ||
119 | + } | ||
120 | + return flags; | ||
121 | +} | ||
122 | + | ||
123 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
124 | target_ulong *cs_base, uint32_t *pflags) | ||
125 | { | ||
126 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
127 | } | 39 | } |
128 | } | 40 | } |
129 | 41 | ||
130 | - flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx)); | ||
131 | + flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
132 | |||
133 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
134 | * states defined in the ARM ARM for software singlestep: | ||
135 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
136 | * 0 x Inactive (the TB flag for SS is always 0) | ||
137 | * 1 0 Active-pending | ||
138 | * 1 1 Active-not-pending | ||
139 | + * SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB. | ||
140 | */ | ||
141 | - if (arm_singlestep_active(env)) { | ||
142 | - flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1); | ||
143 | + if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) { | ||
144 | if (is_a64(env)) { | ||
145 | if (env->pstate & PSTATE_SS) { | ||
146 | flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | ||
147 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
148 | } | ||
149 | } | ||
150 | } | ||
151 | - if (arm_cpu_data_is_big_endian(env)) { | ||
152 | - flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | ||
153 | - } | ||
154 | - flags = FIELD_DP32(flags, TBFLAG_ANY, FPEXC_EL, fp_el); | ||
155 | |||
156 | if (arm_v7m_is_handler_mode(env)) { | ||
157 | flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | ||
158 | -- | 42 | -- |
159 | 2.20.1 | 43 | 2.20.1 |
160 | 44 | ||
161 | 45 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Hoist the computation of some TBFLAG_A32 bits that only apply to | 3 | For BTI, we need to know if the executable is static or dynamic, |
4 | M-profile under a single test for ARM_FEATURE_M. | 4 | which means looking for PT_INTERP earlier. |
5 | 5 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-7-richard.henderson@linaro.org | 7 | Message-id: 20201021173749.111103-8-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/helper.c | 49 +++++++++++++++++++++------------------------ | 11 | linux-user/elfload.c | 60 +++++++++++++++++++++++--------------------- |
12 | 1 file changed, 23 insertions(+), 26 deletions(-) | 12 | 1 file changed, 31 insertions(+), 29 deletions(-) |
13 | 13 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 16 | --- a/linux-user/elfload.c |
17 | +++ b/target/arm/helper.c | 17 | +++ b/linux-user/elfload.c |
18 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 18 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, |
19 | 19 | ||
20 | if (arm_feature(env, ARM_FEATURE_M)) { | 20 | mmap_lock(); |
21 | flags = rebuild_hflags_m32(env, fp_el, mmu_idx); | 21 | |
22 | - /* Find the maximum size of the image and allocate an appropriate | ||
23 | - amount of memory to handle that. */ | ||
24 | + /* | ||
25 | + * Find the maximum size of the image and allocate an appropriate | ||
26 | + * amount of memory to handle that. Locate the interpreter, if any. | ||
27 | + */ | ||
28 | loaddr = -1, hiaddr = 0; | ||
29 | info->alignment = 0; | ||
30 | for (i = 0; i < ehdr->e_phnum; ++i) { | ||
31 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, | ||
32 | } | ||
33 | ++info->nsegs; | ||
34 | info->alignment |= eppnt->p_align; | ||
35 | + } else if (eppnt->p_type == PT_INTERP && pinterp_name) { | ||
36 | + g_autofree char *interp_name = NULL; | ||
22 | + | 37 | + |
23 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | 38 | + if (*pinterp_name) { |
24 | + FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) | 39 | + errmsg = "Multiple PT_INTERP entries"; |
25 | + != env->v7m.secure) { | 40 | + goto exit_errmsg; |
26 | + flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | 41 | + } |
42 | + interp_name = g_malloc(eppnt->p_filesz); | ||
43 | + if (!interp_name) { | ||
44 | + goto exit_perror; | ||
27 | + } | 45 | + } |
28 | + | 46 | + |
29 | + if ((env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | 47 | + if (eppnt->p_offset + eppnt->p_filesz <= BPRM_BUF_SIZE) { |
30 | + (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | 48 | + memcpy(interp_name, bprm_buf + eppnt->p_offset, |
31 | + (env->v7m.secure && | 49 | + eppnt->p_filesz); |
32 | + !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | 50 | + } else { |
33 | + /* | 51 | + retval = pread(image_fd, interp_name, eppnt->p_filesz, |
34 | + * ASPEN is set, but FPCA/SFPA indicate that there is no | 52 | + eppnt->p_offset); |
35 | + * active FP context; we must create a new FP context before | 53 | + if (retval != eppnt->p_filesz) { |
36 | + * executing any FP insn. | 54 | + goto exit_perror; |
37 | + */ | 55 | + } |
38 | + flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
39 | + } | 56 | + } |
40 | + | 57 | + if (interp_name[eppnt->p_filesz - 1] != 0) { |
41 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | 58 | + errmsg = "Invalid PT_INTERP entry"; |
42 | + if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | 59 | + goto exit_errmsg; |
43 | + flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
44 | + } | 60 | + } |
45 | } else { | 61 | + *pinterp_name = g_steal_pointer(&interp_name); |
46 | flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
47 | } | ||
48 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
49 | } | 62 | } |
50 | } | 63 | } |
51 | 64 | ||
52 | - if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | 65 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, |
53 | - FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | 66 | if (vaddr_em > info->brk) { |
54 | - flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | 67 | info->brk = vaddr_em; |
55 | - } | 68 | } |
69 | - } else if (eppnt->p_type == PT_INTERP && pinterp_name) { | ||
70 | - g_autofree char *interp_name = NULL; | ||
56 | - | 71 | - |
57 | - if (arm_feature(env, ARM_FEATURE_M) && | 72 | - if (*pinterp_name) { |
58 | - (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | 73 | - errmsg = "Multiple PT_INTERP entries"; |
59 | - (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | 74 | - goto exit_errmsg; |
60 | - (env->v7m.secure && | 75 | - } |
61 | - !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | 76 | - interp_name = g_malloc(eppnt->p_filesz); |
62 | - /* | 77 | - if (!interp_name) { |
63 | - * ASPEN is set, but FPCA/SFPA indicate that there is no active | 78 | - goto exit_perror; |
64 | - * FP context; we must create a new FP context before executing | 79 | - } |
65 | - * any FP insn. | ||
66 | - */ | ||
67 | - flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
68 | - } | ||
69 | - | 80 | - |
70 | - if (arm_feature(env, ARM_FEATURE_M)) { | 81 | - if (eppnt->p_offset + eppnt->p_filesz <= BPRM_BUF_SIZE) { |
71 | - bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | 82 | - memcpy(interp_name, bprm_buf + eppnt->p_offset, |
72 | - | 83 | - eppnt->p_filesz); |
73 | - if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | 84 | - } else { |
74 | - flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | 85 | - retval = pread(image_fd, interp_name, eppnt->p_filesz, |
75 | - } | 86 | - eppnt->p_offset); |
76 | - } | 87 | - if (retval != eppnt->p_filesz) { |
77 | - | 88 | - goto exit_perror; |
78 | if (!arm_feature(env, ARM_FEATURE_M)) { | 89 | - } |
79 | int target_el = arm_debug_target_el(env); | 90 | - } |
80 | 91 | - if (interp_name[eppnt->p_filesz - 1] != 0) { | |
92 | - errmsg = "Invalid PT_INTERP entry"; | ||
93 | - goto exit_errmsg; | ||
94 | - } | ||
95 | - *pinterp_name = g_steal_pointer(&interp_name); | ||
96 | #ifdef TARGET_MIPS | ||
97 | } else if (eppnt->p_type == PT_MIPS_ABIFLAGS) { | ||
98 | Mips_elf_abiflags_v0 abiflags; | ||
81 | -- | 99 | -- |
82 | 2.20.1 | 100 | 2.20.1 |
83 | 101 | ||
84 | 102 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | This is a bit clearer than open-coding some of this |
4 | with a bare c string. | ||
4 | 5 | ||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-22-richard.henderson@linaro.org | 7 | Message-id: 20201021173749.111103-9-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | hw/intc/armv7m_nvic.c | 22 +++++++++++++--------- | 11 | linux-user/elfload.c | 37 ++++++++++++++++++++----------------- |
12 | 1 file changed, 13 insertions(+), 9 deletions(-) | 12 | 1 file changed, 20 insertions(+), 17 deletions(-) |
13 | 13 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 14 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 16 | --- a/linux-user/elfload.c |
17 | +++ b/hw/intc/armv7m_nvic.c | 17 | +++ b/linux-user/elfload.c |
18 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | 18 | @@ -XXX,XX +XXX,XX @@ |
19 | #include "qemu/guest-random.h" | ||
20 | #include "qemu/units.h" | ||
21 | #include "qemu/selfmap.h" | ||
22 | +#include "qapi/error.h" | ||
23 | |||
24 | #ifdef _ARCH_PPC64 | ||
25 | #undef ARCH_DLINFO | ||
26 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, | ||
27 | struct elf_phdr *phdr; | ||
28 | abi_ulong load_addr, load_bias, loaddr, hiaddr, error; | ||
29 | int i, retval; | ||
30 | - const char *errmsg; | ||
31 | + Error *err = NULL; | ||
32 | |||
33 | /* First of all, some simple consistency checks */ | ||
34 | - errmsg = "Invalid ELF image for this architecture"; | ||
35 | if (!elf_check_ident(ehdr)) { | ||
36 | + error_setg(&err, "Invalid ELF image for this architecture"); | ||
37 | goto exit_errmsg; | ||
38 | } | ||
39 | bswap_ehdr(ehdr); | ||
40 | if (!elf_check_ehdr(ehdr)) { | ||
41 | + error_setg(&err, "Invalid ELF image for this architecture"); | ||
42 | goto exit_errmsg; | ||
43 | } | ||
44 | |||
45 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, | ||
46 | g_autofree char *interp_name = NULL; | ||
47 | |||
48 | if (*pinterp_name) { | ||
49 | - errmsg = "Multiple PT_INTERP entries"; | ||
50 | + error_setg(&err, "Multiple PT_INTERP entries"); | ||
51 | goto exit_errmsg; | ||
19 | } | 52 | } |
20 | } | 53 | + |
21 | nvic_irq_update(s); | 54 | interp_name = g_malloc(eppnt->p_filesz); |
22 | - return MEMTX_OK; | 55 | - if (!interp_name) { |
23 | + goto exit_ok; | 56 | - goto exit_perror; |
24 | case 0x200 ... 0x23f: /* NVIC Set pend */ | 57 | - } |
25 | /* the special logic in armv7m_nvic_set_pending() | 58 | |
26 | * is not needed since IRQs are never escalated | 59 | if (eppnt->p_offset + eppnt->p_filesz <= BPRM_BUF_SIZE) { |
27 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | 60 | memcpy(interp_name, bprm_buf + eppnt->p_offset, |
61 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, | ||
62 | retval = pread(image_fd, interp_name, eppnt->p_filesz, | ||
63 | eppnt->p_offset); | ||
64 | if (retval != eppnt->p_filesz) { | ||
65 | - goto exit_perror; | ||
66 | + goto exit_read; | ||
67 | } | ||
28 | } | 68 | } |
29 | } | 69 | if (interp_name[eppnt->p_filesz - 1] != 0) { |
30 | nvic_irq_update(s); | 70 | - errmsg = "Invalid PT_INTERP entry"; |
31 | - return MEMTX_OK; | 71 | + error_setg(&err, "Invalid PT_INTERP entry"); |
32 | + goto exit_ok; | 72 | goto exit_errmsg; |
33 | case 0x300 ... 0x33f: /* NVIC Active */ | ||
34 | - return MEMTX_OK; /* R/O */ | ||
35 | + goto exit_ok; /* R/O */ | ||
36 | case 0x400 ... 0x5ef: /* NVIC Priority */ | ||
37 | startvec = (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */ | ||
38 | |||
39 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
40 | } | 73 | } |
41 | } | 74 | *pinterp_name = g_steal_pointer(&interp_name); |
42 | nvic_irq_update(s); | 75 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, |
43 | - return MEMTX_OK; | 76 | (ehdr->e_type == ET_EXEC ? MAP_FIXED : 0), |
44 | + goto exit_ok; | 77 | -1, 0); |
45 | case 0xd18 ... 0xd1b: /* System Handler Priority (SHPR1) */ | 78 | if (load_addr == -1) { |
46 | if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) { | 79 | - goto exit_perror; |
47 | - return MEMTX_OK; | 80 | + goto exit_mmap; |
48 | + goto exit_ok; | ||
49 | } | ||
50 | /* fall through */ | ||
51 | case 0xd1c ... 0xd23: /* System Handler Priority (SHPR2, SHPR3) */ | ||
52 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
53 | set_prio(s, hdlidx, sbank, newprio); | ||
54 | } | ||
55 | nvic_irq_update(s); | ||
56 | - return MEMTX_OK; | ||
57 | + goto exit_ok; | ||
58 | case 0xd28 ... 0xd2b: /* Configurable Fault Status (CFSR) */ | ||
59 | if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) { | ||
60 | - return MEMTX_OK; | ||
61 | + goto exit_ok; | ||
62 | } | ||
63 | /* All bits are W1C, so construct 32 bit value with 0s in | ||
64 | * the parts not written by the access size | ||
65 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
66 | */ | ||
67 | s->cpu->env.v7m.cfsr[M_REG_NS] &= ~(value & R_V7M_CFSR_BFSR_MASK); | ||
68 | } | ||
69 | - return MEMTX_OK; | ||
70 | + goto exit_ok; | ||
71 | } | 81 | } |
72 | if (size == 4) { | 82 | load_bias = load_addr - loaddr; |
73 | nvic_writel(s, offset, value, attrs); | 83 | |
74 | - return MEMTX_OK; | 84 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, |
75 | + goto exit_ok; | 85 | image_fd, eppnt->p_offset - vaddr_po); |
86 | |||
87 | if (error == -1) { | ||
88 | - goto exit_perror; | ||
89 | + goto exit_mmap; | ||
90 | } | ||
91 | } | ||
92 | |||
93 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, | ||
94 | } else if (eppnt->p_type == PT_MIPS_ABIFLAGS) { | ||
95 | Mips_elf_abiflags_v0 abiflags; | ||
96 | if (eppnt->p_filesz < sizeof(Mips_elf_abiflags_v0)) { | ||
97 | - errmsg = "Invalid PT_MIPS_ABIFLAGS entry"; | ||
98 | + error_setg(&err, "Invalid PT_MIPS_ABIFLAGS entry"); | ||
99 | goto exit_errmsg; | ||
100 | } | ||
101 | if (eppnt->p_offset + eppnt->p_filesz <= BPRM_BUF_SIZE) { | ||
102 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, | ||
103 | retval = pread(image_fd, &abiflags, sizeof(Mips_elf_abiflags_v0), | ||
104 | eppnt->p_offset); | ||
105 | if (retval != sizeof(Mips_elf_abiflags_v0)) { | ||
106 | - goto exit_perror; | ||
107 | + goto exit_read; | ||
108 | } | ||
109 | } | ||
110 | bswap_mips_abiflags(&abiflags); | ||
111 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, | ||
112 | |||
113 | exit_read: | ||
114 | if (retval >= 0) { | ||
115 | - errmsg = "Incomplete read of file header"; | ||
116 | - goto exit_errmsg; | ||
117 | + error_setg(&err, "Incomplete read of file header"); | ||
118 | + } else { | ||
119 | + error_setg_errno(&err, errno, "Error reading file header"); | ||
76 | } | 120 | } |
77 | qemu_log_mask(LOG_GUEST_ERROR, | 121 | - exit_perror: |
78 | "NVIC: Bad write of size %d at offset 0x%x\n", size, offset); | 122 | - errmsg = strerror(errno); |
79 | /* This is UNPREDICTABLE; treat as RAZ/WI */ | 123 | + goto exit_errmsg; |
80 | + | 124 | + exit_mmap: |
81 | + exit_ok: | 125 | + error_setg_errno(&err, errno, "Error mapping file"); |
82 | + /* Ensure any changes made are reflected in the cached hflags. */ | 126 | + goto exit_errmsg; |
83 | + arm_rebuild_hflags(&s->cpu->env); | 127 | exit_errmsg: |
84 | return MEMTX_OK; | 128 | - fprintf(stderr, "%s: %s\n", image_name, errmsg); |
129 | + error_reportf_err(err, "%s: ", image_name); | ||
130 | exit(-1); | ||
85 | } | 131 | } |
86 | 132 | ||
87 | -- | 133 | -- |
88 | 2.20.1 | 134 | 2.20.1 |
89 | 135 | ||
90 | 136 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Begin setting, but not relying upon, env->hflags. | 3 | This is slightly clearer than just using strerror, though |
4 | the different forms produced by error_setg_file_open and | ||
5 | error_setg_errno isn't entirely convenient. | ||
4 | 6 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-17-richard.henderson@linaro.org | 8 | Message-id: 20201021173749.111103-10-richard.henderson@linaro.org |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | linux-user/syscall.c | 1 + | 12 | linux-user/elfload.c | 15 ++++++++------- |
11 | target/arm/cpu.c | 1 + | 13 | 1 file changed, 8 insertions(+), 7 deletions(-) |
12 | target/arm/helper-a64.c | 3 +++ | ||
13 | target/arm/helper.c | 2 ++ | ||
14 | target/arm/machine.c | 1 + | ||
15 | target/arm/op_helper.c | 1 + | ||
16 | 6 files changed, 9 insertions(+) | ||
17 | 14 | ||
18 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | 15 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c |
19 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/linux-user/syscall.c | 17 | --- a/linux-user/elfload.c |
21 | +++ b/linux-user/syscall.c | 18 | +++ b/linux-user/elfload.c |
22 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | 19 | @@ -XXX,XX +XXX,XX @@ static void load_elf_interp(const char *filename, struct image_info *info, |
23 | aarch64_sve_narrow_vq(env, vq); | 20 | char bprm_buf[BPRM_BUF_SIZE]) |
24 | } | 21 | { |
25 | env->vfp.zcr_el[1] = vq - 1; | 22 | int fd, retval; |
26 | + arm_rebuild_hflags(env); | 23 | + Error *err = NULL; |
27 | ret = vq * 16; | 24 | |
28 | } | 25 | fd = open(path(filename), O_RDONLY); |
29 | return ret; | 26 | if (fd < 0) { |
30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 27 | - goto exit_perror; |
31 | index XXXXXXX..XXXXXXX 100644 | 28 | + error_setg_file_open(&err, errno, filename); |
32 | --- a/target/arm/cpu.c | 29 | + error_report_err(err); |
33 | +++ b/target/arm/cpu.c | 30 | + exit(-1); |
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 31 | } |
35 | 32 | ||
36 | hw_breakpoint_update_all(cpu); | 33 | retval = read(fd, bprm_buf, BPRM_BUF_SIZE); |
37 | hw_watchpoint_update_all(cpu); | 34 | if (retval < 0) { |
38 | + arm_rebuild_hflags(env); | 35 | - goto exit_perror; |
39 | } | 36 | + error_setg_errno(&err, errno, "Error reading file header"); |
40 | 37 | + error_reportf_err(err, "%s: ", filename); | |
41 | bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | 38 | + exit(-1); |
42 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/helper-a64.c | ||
45 | +++ b/target/arm/helper-a64.c | ||
46 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) | ||
47 | } else { | ||
48 | env->regs[15] = new_pc & ~0x3; | ||
49 | } | ||
50 | + helper_rebuild_hflags_a32(env, new_el); | ||
51 | qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to " | ||
52 | "AArch32 EL%d PC 0x%" PRIx32 "\n", | ||
53 | cur_el, new_el, env->regs[15]); | ||
54 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) | ||
55 | } | ||
56 | aarch64_restore_sp(env, new_el); | ||
57 | env->pc = new_pc; | ||
58 | + helper_rebuild_hflags_a64(env, new_el); | ||
59 | qemu_log_mask(CPU_LOG_INT, "Exception return from AArch64 EL%d to " | ||
60 | "AArch64 EL%d PC 0x%" PRIx64 "\n", | ||
61 | cur_el, new_el, env->pc); | ||
62 | } | 39 | } |
63 | + | 40 | + |
64 | /* | 41 | if (retval < BPRM_BUF_SIZE) { |
65 | * Note that cur_el can never be 0. If new_el is 0, then | 42 | memset(bprm_buf + retval, 0, BPRM_BUF_SIZE - retval); |
66 | * el0_a64 is return_to_aa64, else el0_a64 is ignored. | ||
67 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/arm/helper.c | ||
70 | +++ b/target/arm/helper.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static void take_aarch32_exception(CPUARMState *env, int new_mode, | ||
72 | env->regs[14] = env->regs[15] + offset; | ||
73 | } | 43 | } |
74 | env->regs[15] = newpc; | 44 | |
75 | + arm_rebuild_hflags(env); | 45 | load_elf_image(filename, fd, info, NULL, bprm_buf); |
46 | - return; | ||
47 | - | ||
48 | - exit_perror: | ||
49 | - fprintf(stderr, "%s: %s\n", filename, strerror(errno)); | ||
50 | - exit(-1); | ||
76 | } | 51 | } |
77 | 52 | ||
78 | static void arm_cpu_do_interrupt_aarch32_hyp(CPUState *cs) | 53 | static int symfind(const void *s0, const void *s1) |
79 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
80 | pstate_write(env, PSTATE_DAIF | new_mode); | ||
81 | env->aarch64 = 1; | ||
82 | aarch64_restore_sp(env, new_el); | ||
83 | + helper_rebuild_hflags_a64(env, new_el); | ||
84 | |||
85 | env->pc = addr; | ||
86 | |||
87 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
88 | index XXXXXXX..XXXXXXX 100644 | ||
89 | --- a/target/arm/machine.c | ||
90 | +++ b/target/arm/machine.c | ||
91 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | ||
92 | if (!kvm_enabled()) { | ||
93 | pmu_op_finish(&cpu->env); | ||
94 | } | ||
95 | + arm_rebuild_hflags(&cpu->env); | ||
96 | |||
97 | return 0; | ||
98 | } | ||
99 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/op_helper.c | ||
102 | +++ b/target/arm/op_helper.c | ||
103 | @@ -XXX,XX +XXX,XX @@ void HELPER(cpsr_write_eret)(CPUARMState *env, uint32_t val) | ||
104 | * state. Do the masking now. | ||
105 | */ | ||
106 | env->regs[15] &= (env->thumb ? ~1 : ~3); | ||
107 | + arm_rebuild_hflags(env); | ||
108 | |||
109 | qemu_mutex_lock_iothread(); | ||
110 | arm_call_el_change_hook(env_archcpu(env)); | ||
111 | -- | 54 | -- |
112 | 2.20.1 | 55 | 2.20.1 |
113 | 56 | ||
114 | 57 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_A32 bits | 3 | This is generic support, with the code disabled for all targets. |
4 | that will be cached, and are used by M-profile. | 4 | |
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20191018174431.1784-6-richard.henderson@linaro.org | 6 | Message-id: 20201021173749.111103-11-richard.henderson@linaro.org |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | target/arm/helper.c | 45 ++++++++++++++++++++++++++++++--------------- | 10 | linux-user/qemu.h | 4 ++ |
12 | 1 file changed, 30 insertions(+), 15 deletions(-) | 11 | linux-user/elfload.c | 157 +++++++++++++++++++++++++++++++++++++++++++ |
13 | 12 | 2 files changed, 161 insertions(+) | |
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | |
14 | diff --git a/linux-user/qemu.h b/linux-user/qemu.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 16 | --- a/linux-user/qemu.h |
17 | +++ b/target/arm/helper.c | 17 | +++ b/linux-user/qemu.h |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el, | 18 | @@ -XXX,XX +XXX,XX @@ struct image_info { |
19 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 19 | abi_ulong interpreter_loadmap_addr; |
20 | abi_ulong interpreter_pt_dynamic_addr; | ||
21 | struct image_info *other_info; | ||
22 | + | ||
23 | + /* For target-specific processing of NT_GNU_PROPERTY_TYPE_0. */ | ||
24 | + uint32_t note_flags; | ||
25 | + | ||
26 | #ifdef TARGET_MIPS | ||
27 | int fp_abi; | ||
28 | int interp_fp_abi; | ||
29 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/linux-user/elfload.c | ||
32 | +++ b/linux-user/elfload.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void elf_core_copy_regs(target_elf_gregset_t *regs, | ||
34 | |||
35 | #include "elf.h" | ||
36 | |||
37 | +static bool arch_parse_elf_property(uint32_t pr_type, uint32_t pr_datasz, | ||
38 | + const uint32_t *data, | ||
39 | + struct image_info *info, | ||
40 | + Error **errp) | ||
41 | +{ | ||
42 | + g_assert_not_reached(); | ||
43 | +} | ||
44 | +#define ARCH_USE_GNU_PROPERTY 0 | ||
45 | + | ||
46 | struct exec | ||
47 | { | ||
48 | unsigned int a_info; /* Use macros N_MAGIC, etc for access */ | ||
49 | @@ -XXX,XX +XXX,XX @@ void probe_guest_base(const char *image_name, abi_ulong guest_loaddr, | ||
50 | "@ 0x%" PRIx64 "\n", (uint64_t)guest_base); | ||
20 | } | 51 | } |
21 | 52 | ||
22 | +static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | 53 | +enum { |
23 | + ARMMMUIdx mmu_idx) | 54 | + /* The string "GNU\0" as a magic number. */ |
55 | + GNU0_MAGIC = const_le32('G' | 'N' << 8 | 'U' << 16), | ||
56 | + NOTE_DATA_SZ = 1 * KiB, | ||
57 | + NOTE_NAME_SZ = 4, | ||
58 | + ELF_GNU_PROPERTY_ALIGN = ELF_CLASS == ELFCLASS32 ? 4 : 8, | ||
59 | +}; | ||
60 | + | ||
61 | +/* | ||
62 | + * Process a single gnu_property entry. | ||
63 | + * Return false for error. | ||
64 | + */ | ||
65 | +static bool parse_elf_property(const uint32_t *data, int *off, int datasz, | ||
66 | + struct image_info *info, bool have_prev_type, | ||
67 | + uint32_t *prev_type, Error **errp) | ||
24 | +{ | 68 | +{ |
25 | + uint32_t flags = 0; | 69 | + uint32_t pr_type, pr_datasz, step; |
26 | + | 70 | + |
27 | + if (arm_v7m_is_handler_mode(env)) { | 71 | + if (*off > datasz || !QEMU_IS_ALIGNED(*off, ELF_GNU_PROPERTY_ALIGN)) { |
28 | + flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | 72 | + goto error_data; |
73 | + } | ||
74 | + datasz -= *off; | ||
75 | + data += *off / sizeof(uint32_t); | ||
76 | + | ||
77 | + if (datasz < 2 * sizeof(uint32_t)) { | ||
78 | + goto error_data; | ||
79 | + } | ||
80 | + pr_type = data[0]; | ||
81 | + pr_datasz = data[1]; | ||
82 | + data += 2; | ||
83 | + datasz -= 2 * sizeof(uint32_t); | ||
84 | + step = ROUND_UP(pr_datasz, ELF_GNU_PROPERTY_ALIGN); | ||
85 | + if (step > datasz) { | ||
86 | + goto error_data; | ||
87 | + } | ||
88 | + | ||
89 | + /* Properties are supposed to be unique and sorted on pr_type. */ | ||
90 | + if (have_prev_type && pr_type <= *prev_type) { | ||
91 | + if (pr_type == *prev_type) { | ||
92 | + error_setg(errp, "Duplicate property in PT_GNU_PROPERTY"); | ||
93 | + } else { | ||
94 | + error_setg(errp, "Unsorted property in PT_GNU_PROPERTY"); | ||
95 | + } | ||
96 | + return false; | ||
97 | + } | ||
98 | + *prev_type = pr_type; | ||
99 | + | ||
100 | + if (!arch_parse_elf_property(pr_type, pr_datasz, data, info, errp)) { | ||
101 | + return false; | ||
102 | + } | ||
103 | + | ||
104 | + *off += 2 * sizeof(uint32_t) + step; | ||
105 | + return true; | ||
106 | + | ||
107 | + error_data: | ||
108 | + error_setg(errp, "Ill-formed property in PT_GNU_PROPERTY"); | ||
109 | + return false; | ||
110 | +} | ||
111 | + | ||
112 | +/* Process NT_GNU_PROPERTY_TYPE_0. */ | ||
113 | +static bool parse_elf_properties(int image_fd, | ||
114 | + struct image_info *info, | ||
115 | + const struct elf_phdr *phdr, | ||
116 | + char bprm_buf[BPRM_BUF_SIZE], | ||
117 | + Error **errp) | ||
118 | +{ | ||
119 | + union { | ||
120 | + struct elf_note nhdr; | ||
121 | + uint32_t data[NOTE_DATA_SZ / sizeof(uint32_t)]; | ||
122 | + } note; | ||
123 | + | ||
124 | + int n, off, datasz; | ||
125 | + bool have_prev_type; | ||
126 | + uint32_t prev_type; | ||
127 | + | ||
128 | + /* Unless the arch requires properties, ignore them. */ | ||
129 | + if (!ARCH_USE_GNU_PROPERTY) { | ||
130 | + return true; | ||
131 | + } | ||
132 | + | ||
133 | + /* If the properties are crazy large, that's too bad. */ | ||
134 | + n = phdr->p_filesz; | ||
135 | + if (n > sizeof(note)) { | ||
136 | + error_setg(errp, "PT_GNU_PROPERTY too large"); | ||
137 | + return false; | ||
138 | + } | ||
139 | + if (n < sizeof(note.nhdr)) { | ||
140 | + error_setg(errp, "PT_GNU_PROPERTY too small"); | ||
141 | + return false; | ||
142 | + } | ||
143 | + | ||
144 | + if (phdr->p_offset + n <= BPRM_BUF_SIZE) { | ||
145 | + memcpy(¬e, bprm_buf + phdr->p_offset, n); | ||
146 | + } else { | ||
147 | + ssize_t len = pread(image_fd, ¬e, n, phdr->p_offset); | ||
148 | + if (len != n) { | ||
149 | + error_setg_errno(errp, errno, "Error reading file header"); | ||
150 | + return false; | ||
151 | + } | ||
29 | + } | 152 | + } |
30 | + | 153 | + |
31 | + /* | 154 | + /* |
32 | + * v8M always applies stack limit checks unless CCR.STKOFHFNMIGN | 155 | + * The contents of a valid PT_GNU_PROPERTY is a sequence |
33 | + * is suppressing them because the requested execution priority | 156 | + * of uint32_t -- swap them all now. |
34 | + * is less than 0. | ||
35 | + */ | 157 | + */ |
36 | + if (arm_feature(env, ARM_FEATURE_V8) && | 158 | +#ifdef BSWAP_NEEDED |
37 | + !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) && | 159 | + for (int i = 0; i < n / 4; i++) { |
38 | + (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) { | 160 | + bswap32s(note.data + i); |
39 | + flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | 161 | + } |
40 | + } | 162 | +#endif |
41 | + | 163 | + |
42 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 164 | + /* |
165 | + * Note that nhdr is 3 words, and that the "name" described by namesz | ||
166 | + * immediately follows nhdr and is thus at the 4th word. Further, all | ||
167 | + * of the inputs to the kernel's round_up are multiples of 4. | ||
168 | + */ | ||
169 | + if (note.nhdr.n_type != NT_GNU_PROPERTY_TYPE_0 || | ||
170 | + note.nhdr.n_namesz != NOTE_NAME_SZ || | ||
171 | + note.data[3] != GNU0_MAGIC) { | ||
172 | + error_setg(errp, "Invalid note in PT_GNU_PROPERTY"); | ||
173 | + return false; | ||
174 | + } | ||
175 | + off = sizeof(note.nhdr) + NOTE_NAME_SZ; | ||
176 | + | ||
177 | + datasz = note.nhdr.n_descsz + off; | ||
178 | + if (datasz > n) { | ||
179 | + error_setg(errp, "Invalid note size in PT_GNU_PROPERTY"); | ||
180 | + return false; | ||
181 | + } | ||
182 | + | ||
183 | + have_prev_type = false; | ||
184 | + prev_type = 0; | ||
185 | + while (1) { | ||
186 | + if (off == datasz) { | ||
187 | + return true; /* end, exit ok */ | ||
188 | + } | ||
189 | + if (!parse_elf_property(note.data, &off, datasz, info, | ||
190 | + have_prev_type, &prev_type, errp)) { | ||
191 | + return false; | ||
192 | + } | ||
193 | + have_prev_type = true; | ||
194 | + } | ||
43 | +} | 195 | +} |
44 | + | 196 | + |
45 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 197 | /* Load an ELF image into the address space. |
46 | ARMMMUIdx mmu_idx) | 198 | |
47 | { | 199 | IMAGE_NAME is the filename of the image, to use in error messages. |
48 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 200 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, |
49 | } | 201 | goto exit_errmsg; |
50 | } else { | 202 | } |
51 | *pc = env->regs[15]; | 203 | *pinterp_name = g_steal_pointer(&interp_name); |
52 | - flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | 204 | + } else if (eppnt->p_type == PT_GNU_PROPERTY) { |
53 | + | 205 | + if (!parse_elf_properties(image_fd, info, eppnt, bprm_buf, &err)) { |
54 | + if (arm_feature(env, ARM_FEATURE_M)) { | 206 | + goto exit_errmsg; |
55 | + flags = rebuild_hflags_m32(env, fp_el, mmu_idx); | 207 | + } |
56 | + } else { | ||
57 | + flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
58 | + } | ||
59 | + | ||
60 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
61 | flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len); | ||
62 | flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride); | ||
63 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
64 | } | 208 | } |
65 | } | 209 | } |
66 | 210 | ||
67 | - if (arm_v7m_is_handler_mode(env)) { | ||
68 | - flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | ||
69 | - } | ||
70 | - | ||
71 | - /* v8M always applies stack limit checks unless CCR.STKOFHFNMIGN is | ||
72 | - * suppressing them because the requested execution priority is less than 0. | ||
73 | - */ | ||
74 | - if (arm_feature(env, ARM_FEATURE_V8) && | ||
75 | - arm_feature(env, ARM_FEATURE_M) && | ||
76 | - !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) && | ||
77 | - (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) { | ||
78 | - flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | ||
79 | - } | ||
80 | - | ||
81 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
82 | FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | ||
83 | flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
84 | -- | 211 | -- |
85 | 2.20.1 | 212 | 2.20.1 |
86 | 213 | ||
87 | 214 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | Use the new generic support for NT_GNU_PROPERTY_TYPE_0. |
4 | 4 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20191018174431.1784-20-richard.henderson@linaro.org | 6 | Message-id: 20201021173749.111103-12-richard.henderson@linaro.org |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 9 | --- |
10 | target/arm/helper.c | 10 ++++++++++ | 10 | linux-user/elfload.c | 48 ++++++++++++++++++++++++++++++++++++++++++-- |
11 | 1 file changed, 10 insertions(+) | 11 | 1 file changed, 46 insertions(+), 2 deletions(-) |
12 | 12 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 15 | --- a/linux-user/elfload.c |
16 | +++ b/target/arm/helper.c | 16 | +++ b/linux-user/elfload.c |
17 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 17 | @@ -XXX,XX +XXX,XX @@ static void elf_core_copy_regs(target_elf_gregset_t *regs, |
18 | /* ??? Lots of these bits are not implemented. */ | 18 | |
19 | /* This may enable/disable the MMU, so do a TLB flush. */ | 19 | #include "elf.h" |
20 | tlb_flush(CPU(cpu)); | 20 | |
21 | +/* We must delay the following stanzas until after "elf.h". */ | ||
22 | +#if defined(TARGET_AARCH64) | ||
21 | + | 23 | + |
22 | + if (ri->type & ARM_CP_SUPPRESS_TB_END) { | 24 | +static bool arch_parse_elf_property(uint32_t pr_type, uint32_t pr_datasz, |
23 | + /* | 25 | + const uint32_t *data, |
24 | + * Normally we would always end the TB on an SCTLR write; see the | 26 | + struct image_info *info, |
25 | + * comment in ARMCPRegInfo sctlr initialization below for why Xscale | 27 | + Error **errp) |
26 | + * is special. Setting ARM_CP_SUPPRESS_TB_END also stops the rebuild | 28 | +{ |
27 | + * of hflags from the translator, so do it here. | 29 | + if (pr_type == GNU_PROPERTY_AARCH64_FEATURE_1_AND) { |
28 | + */ | 30 | + if (pr_datasz != sizeof(uint32_t)) { |
29 | + arm_rebuild_hflags(env); | 31 | + error_setg(errp, "Ill-formed GNU_PROPERTY_AARCH64_FEATURE_1_AND"); |
32 | + return false; | ||
33 | + } | ||
34 | + /* We will extract GNU_PROPERTY_AARCH64_FEATURE_1_BTI later. */ | ||
35 | + info->note_flags = *data; | ||
30 | + } | 36 | + } |
37 | + return true; | ||
38 | +} | ||
39 | +#define ARCH_USE_GNU_PROPERTY 1 | ||
40 | + | ||
41 | +#else | ||
42 | + | ||
43 | static bool arch_parse_elf_property(uint32_t pr_type, uint32_t pr_datasz, | ||
44 | const uint32_t *data, | ||
45 | struct image_info *info, | ||
46 | @@ -XXX,XX +XXX,XX @@ static bool arch_parse_elf_property(uint32_t pr_type, uint32_t pr_datasz, | ||
31 | } | 47 | } |
32 | 48 | #define ARCH_USE_GNU_PROPERTY 0 | |
33 | static CPAccessResult fpexc32_access(CPUARMState *env, const ARMCPRegInfo *ri, | 49 | |
50 | +#endif | ||
51 | + | ||
52 | struct exec | ||
53 | { | ||
54 | unsigned int a_info; /* Use macros N_MAGIC, etc for access */ | ||
55 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, | ||
56 | struct elfhdr *ehdr = (struct elfhdr *)bprm_buf; | ||
57 | struct elf_phdr *phdr; | ||
58 | abi_ulong load_addr, load_bias, loaddr, hiaddr, error; | ||
59 | - int i, retval; | ||
60 | + int i, retval, prot_exec; | ||
61 | Error *err = NULL; | ||
62 | |||
63 | /* First of all, some simple consistency checks */ | ||
64 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, | ||
65 | info->brk = 0; | ||
66 | info->elf_flags = ehdr->e_flags; | ||
67 | |||
68 | + prot_exec = PROT_EXEC; | ||
69 | +#ifdef TARGET_AARCH64 | ||
70 | + /* | ||
71 | + * If the BTI feature is present, this indicates that the executable | ||
72 | + * pages of the startup binary should be mapped with PROT_BTI, so that | ||
73 | + * branch targets are enforced. | ||
74 | + * | ||
75 | + * The startup binary is either the interpreter or the static executable. | ||
76 | + * The interpreter is responsible for all pages of a dynamic executable. | ||
77 | + * | ||
78 | + * Elf notes are backward compatible to older cpus. | ||
79 | + * Do not enable BTI unless it is supported. | ||
80 | + */ | ||
81 | + if ((info->note_flags & GNU_PROPERTY_AARCH64_FEATURE_1_BTI) | ||
82 | + && (pinterp_name == NULL || *pinterp_name == 0) | ||
83 | + && cpu_isar_feature(aa64_bti, ARM_CPU(thread_cpu))) { | ||
84 | + prot_exec |= TARGET_PROT_BTI; | ||
85 | + } | ||
86 | +#endif | ||
87 | + | ||
88 | for (i = 0; i < ehdr->e_phnum; i++) { | ||
89 | struct elf_phdr *eppnt = phdr + i; | ||
90 | if (eppnt->p_type == PT_LOAD) { | ||
91 | @@ -XXX,XX +XXX,XX @@ static void load_elf_image(const char *image_name, int image_fd, | ||
92 | elf_prot |= PROT_WRITE; | ||
93 | } | ||
94 | if (eppnt->p_flags & PF_X) { | ||
95 | - elf_prot |= PROT_EXEC; | ||
96 | + elf_prot |= prot_exec; | ||
97 | } | ||
98 | |||
99 | vaddr = load_bias + eppnt->p_vaddr; | ||
34 | -- | 100 | -- |
35 | 2.20.1 | 101 | 2.20.1 |
36 | 102 | ||
37 | 103 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | The note test requires gcc 10 for -mbranch-protection=standard. |
4 | 4 | The mmap test uses PROT_BTI and does not require special compiler support. | |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | |
6 | Acked-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20191018174431.1784-18-richard.henderson@linaro.org | 9 | Message-id: 20201021173749.111103-13-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/translate-a64.c | 13 +++++++++++-- | 12 | tests/tcg/aarch64/bti-1.c | 62 ++++++++++++++++ |
11 | target/arm/translate.c | 28 +++++++++++++++++++++++----- | 13 | tests/tcg/aarch64/bti-2.c | 116 ++++++++++++++++++++++++++++++ |
12 | 2 files changed, 34 insertions(+), 7 deletions(-) | 14 | tests/tcg/aarch64/bti-crt.inc.c | 51 +++++++++++++ |
13 | 15 | tests/tcg/aarch64/Makefile.target | 10 +++ | |
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 16 | tests/tcg/configure.sh | 4 ++ |
17 | 5 files changed, 243 insertions(+) | ||
18 | create mode 100644 tests/tcg/aarch64/bti-1.c | ||
19 | create mode 100644 tests/tcg/aarch64/bti-2.c | ||
20 | create mode 100644 tests/tcg/aarch64/bti-crt.inc.c | ||
21 | |||
22 | diff --git a/tests/tcg/aarch64/bti-1.c b/tests/tcg/aarch64/bti-1.c | ||
23 | new file mode 100644 | ||
24 | index XXXXXXX..XXXXXXX | ||
25 | --- /dev/null | ||
26 | +++ b/tests/tcg/aarch64/bti-1.c | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | +/* | ||
29 | + * Branch target identification, basic notskip cases. | ||
30 | + */ | ||
31 | + | ||
32 | +#include "bti-crt.inc.c" | ||
33 | + | ||
34 | +static void skip2_sigill(int sig, siginfo_t *info, ucontext_t *uc) | ||
35 | +{ | ||
36 | + uc->uc_mcontext.pc += 8; | ||
37 | + uc->uc_mcontext.pstate = 1; | ||
38 | +} | ||
39 | + | ||
40 | +#define NOP "nop" | ||
41 | +#define BTI_N "hint #32" | ||
42 | +#define BTI_C "hint #34" | ||
43 | +#define BTI_J "hint #36" | ||
44 | +#define BTI_JC "hint #38" | ||
45 | + | ||
46 | +#define BTYPE_1(DEST) \ | ||
47 | + asm("mov %0,#1; adr x16, 1f; br x16; 1: " DEST "; mov %0,#0" \ | ||
48 | + : "=r"(skipped) : : "x16") | ||
49 | + | ||
50 | +#define BTYPE_2(DEST) \ | ||
51 | + asm("mov %0,#1; adr x16, 1f; blr x16; 1: " DEST "; mov %0,#0" \ | ||
52 | + : "=r"(skipped) : : "x16", "x30") | ||
53 | + | ||
54 | +#define BTYPE_3(DEST) \ | ||
55 | + asm("mov %0,#1; adr x15, 1f; br x15; 1: " DEST "; mov %0,#0" \ | ||
56 | + : "=r"(skipped) : : "x15") | ||
57 | + | ||
58 | +#define TEST(WHICH, DEST, EXPECT) \ | ||
59 | + do { WHICH(DEST); fail += skipped ^ EXPECT; } while (0) | ||
60 | + | ||
61 | + | ||
62 | +int main() | ||
63 | +{ | ||
64 | + int fail = 0; | ||
65 | + int skipped; | ||
66 | + | ||
67 | + /* Signal-like with SA_SIGINFO. */ | ||
68 | + signal_info(SIGILL, skip2_sigill); | ||
69 | + | ||
70 | + TEST(BTYPE_1, NOP, 1); | ||
71 | + TEST(BTYPE_1, BTI_N, 1); | ||
72 | + TEST(BTYPE_1, BTI_C, 0); | ||
73 | + TEST(BTYPE_1, BTI_J, 0); | ||
74 | + TEST(BTYPE_1, BTI_JC, 0); | ||
75 | + | ||
76 | + TEST(BTYPE_2, NOP, 1); | ||
77 | + TEST(BTYPE_2, BTI_N, 1); | ||
78 | + TEST(BTYPE_2, BTI_C, 0); | ||
79 | + TEST(BTYPE_2, BTI_J, 1); | ||
80 | + TEST(BTYPE_2, BTI_JC, 0); | ||
81 | + | ||
82 | + TEST(BTYPE_3, NOP, 1); | ||
83 | + TEST(BTYPE_3, BTI_N, 1); | ||
84 | + TEST(BTYPE_3, BTI_C, 1); | ||
85 | + TEST(BTYPE_3, BTI_J, 0); | ||
86 | + TEST(BTYPE_3, BTI_JC, 0); | ||
87 | + | ||
88 | + return fail; | ||
89 | +} | ||
90 | diff --git a/tests/tcg/aarch64/bti-2.c b/tests/tcg/aarch64/bti-2.c | ||
91 | new file mode 100644 | ||
92 | index XXXXXXX..XXXXXXX | ||
93 | --- /dev/null | ||
94 | +++ b/tests/tcg/aarch64/bti-2.c | ||
95 | @@ -XXX,XX +XXX,XX @@ | ||
96 | +/* | ||
97 | + * Branch target identification, basic notskip cases. | ||
98 | + */ | ||
99 | + | ||
100 | +#include <stdio.h> | ||
101 | +#include <signal.h> | ||
102 | +#include <string.h> | ||
103 | +#include <unistd.h> | ||
104 | +#include <sys/mman.h> | ||
105 | + | ||
106 | +#ifndef PROT_BTI | ||
107 | +#define PROT_BTI 0x10 | ||
108 | +#endif | ||
109 | + | ||
110 | +static void skip2_sigill(int sig, siginfo_t *info, void *vuc) | ||
111 | +{ | ||
112 | + ucontext_t *uc = vuc; | ||
113 | + uc->uc_mcontext.pc += 8; | ||
114 | + uc->uc_mcontext.pstate = 1; | ||
115 | +} | ||
116 | + | ||
117 | +#define NOP "nop" | ||
118 | +#define BTI_N "hint #32" | ||
119 | +#define BTI_C "hint #34" | ||
120 | +#define BTI_J "hint #36" | ||
121 | +#define BTI_JC "hint #38" | ||
122 | + | ||
123 | +#define BTYPE_1(DEST) \ | ||
124 | + "mov x1, #1\n\t" \ | ||
125 | + "adr x16, 1f\n\t" \ | ||
126 | + "br x16\n" \ | ||
127 | +"1: " DEST "\n\t" \ | ||
128 | + "mov x1, #0" | ||
129 | + | ||
130 | +#define BTYPE_2(DEST) \ | ||
131 | + "mov x1, #1\n\t" \ | ||
132 | + "adr x16, 1f\n\t" \ | ||
133 | + "blr x16\n" \ | ||
134 | +"1: " DEST "\n\t" \ | ||
135 | + "mov x1, #0" | ||
136 | + | ||
137 | +#define BTYPE_3(DEST) \ | ||
138 | + "mov x1, #1\n\t" \ | ||
139 | + "adr x15, 1f\n\t" \ | ||
140 | + "br x15\n" \ | ||
141 | +"1: " DEST "\n\t" \ | ||
142 | + "mov x1, #0" | ||
143 | + | ||
144 | +#define TEST(WHICH, DEST, EXPECT) \ | ||
145 | + WHICH(DEST) "\n" \ | ||
146 | + ".if " #EXPECT "\n\t" \ | ||
147 | + "eor x1, x1," #EXPECT "\n" \ | ||
148 | + ".endif\n\t" \ | ||
149 | + "add x0, x0, x1\n\t" | ||
150 | + | ||
151 | +asm("\n" | ||
152 | +"test_begin:\n\t" | ||
153 | + BTI_C "\n\t" | ||
154 | + "mov x2, x30\n\t" | ||
155 | + "mov x0, #0\n\t" | ||
156 | + | ||
157 | + TEST(BTYPE_1, NOP, 1) | ||
158 | + TEST(BTYPE_1, BTI_N, 1) | ||
159 | + TEST(BTYPE_1, BTI_C, 0) | ||
160 | + TEST(BTYPE_1, BTI_J, 0) | ||
161 | + TEST(BTYPE_1, BTI_JC, 0) | ||
162 | + | ||
163 | + TEST(BTYPE_2, NOP, 1) | ||
164 | + TEST(BTYPE_2, BTI_N, 1) | ||
165 | + TEST(BTYPE_2, BTI_C, 0) | ||
166 | + TEST(BTYPE_2, BTI_J, 1) | ||
167 | + TEST(BTYPE_2, BTI_JC, 0) | ||
168 | + | ||
169 | + TEST(BTYPE_3, NOP, 1) | ||
170 | + TEST(BTYPE_3, BTI_N, 1) | ||
171 | + TEST(BTYPE_3, BTI_C, 1) | ||
172 | + TEST(BTYPE_3, BTI_J, 0) | ||
173 | + TEST(BTYPE_3, BTI_JC, 0) | ||
174 | + | ||
175 | + "ret x2\n" | ||
176 | +"test_end:" | ||
177 | +); | ||
178 | + | ||
179 | +int main() | ||
180 | +{ | ||
181 | + struct sigaction sa; | ||
182 | + void *tb, *te; | ||
183 | + | ||
184 | + void *p = mmap(0, getpagesize(), | ||
185 | + PROT_EXEC | PROT_READ | PROT_WRITE | PROT_BTI, | ||
186 | + MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); | ||
187 | + if (p == MAP_FAILED) { | ||
188 | + perror("mmap"); | ||
189 | + return 1; | ||
190 | + } | ||
191 | + | ||
192 | + memset(&sa, 0, sizeof(sa)); | ||
193 | + sa.sa_sigaction = skip2_sigill; | ||
194 | + sa.sa_flags = SA_SIGINFO; | ||
195 | + if (sigaction(SIGILL, &sa, NULL) < 0) { | ||
196 | + perror("sigaction"); | ||
197 | + return 1; | ||
198 | + } | ||
199 | + | ||
200 | + /* | ||
201 | + * ??? With "extern char test_begin[]", some compiler versions | ||
202 | + * will use :got references, and some linker versions will | ||
203 | + * resolve this reference to a static symbol incorrectly. | ||
204 | + * Bypass this error by using a pc-relative reference directly. | ||
205 | + */ | ||
206 | + asm("adr %0, test_begin; adr %1, test_end" : "=r"(tb), "=r"(te)); | ||
207 | + | ||
208 | + memcpy(p, tb, te - tb); | ||
209 | + | ||
210 | + return ((int (*)(void))p)(); | ||
211 | +} | ||
212 | diff --git a/tests/tcg/aarch64/bti-crt.inc.c b/tests/tcg/aarch64/bti-crt.inc.c | ||
213 | new file mode 100644 | ||
214 | index XXXXXXX..XXXXXXX | ||
215 | --- /dev/null | ||
216 | +++ b/tests/tcg/aarch64/bti-crt.inc.c | ||
217 | @@ -XXX,XX +XXX,XX @@ | ||
218 | +/* | ||
219 | + * Minimal user-environment for testing BTI. | ||
220 | + * | ||
221 | + * Normal libc is not (yet) built with BTI support enabled, | ||
222 | + * and so could generate a BTI TRAP before ever reaching main. | ||
223 | + */ | ||
224 | + | ||
225 | +#include <stdlib.h> | ||
226 | +#include <signal.h> | ||
227 | +#include <ucontext.h> | ||
228 | +#include <asm/unistd.h> | ||
229 | + | ||
230 | +int main(void); | ||
231 | + | ||
232 | +void _start(void) | ||
233 | +{ | ||
234 | + exit(main()); | ||
235 | +} | ||
236 | + | ||
237 | +void exit(int ret) | ||
238 | +{ | ||
239 | + register int x0 __asm__("x0") = ret; | ||
240 | + register int x8 __asm__("x8") = __NR_exit; | ||
241 | + | ||
242 | + asm volatile("svc #0" : : "r"(x0), "r"(x8)); | ||
243 | + __builtin_unreachable(); | ||
244 | +} | ||
245 | + | ||
246 | +/* | ||
247 | + * Irritatingly, the user API struct sigaction does not match the | ||
248 | + * kernel API struct sigaction. So for simplicity, isolate the | ||
249 | + * kernel ABI here, and make this act like signal. | ||
250 | + */ | ||
251 | +void signal_info(int sig, void (*fn)(int, siginfo_t *, ucontext_t *)) | ||
252 | +{ | ||
253 | + struct kernel_sigaction { | ||
254 | + void (*handler)(int, siginfo_t *, ucontext_t *); | ||
255 | + unsigned long flags; | ||
256 | + unsigned long restorer; | ||
257 | + unsigned long mask; | ||
258 | + } sa = { fn, SA_SIGINFO, 0, 0 }; | ||
259 | + | ||
260 | + register int x0 __asm__("x0") = sig; | ||
261 | + register void *x1 __asm__("x1") = &sa; | ||
262 | + register void *x2 __asm__("x2") = 0; | ||
263 | + register int x3 __asm__("x3") = sizeof(unsigned long); | ||
264 | + register int x8 __asm__("x8") = __NR_rt_sigaction; | ||
265 | + | ||
266 | + asm volatile("svc #0" | ||
267 | + : : "r"(x0), "r"(x1), "r"(x2), "r"(x3), "r"(x8) : "memory"); | ||
268 | +} | ||
269 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target | ||
15 | index XXXXXXX..XXXXXXX 100644 | 270 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-a64.c | 271 | --- a/tests/tcg/aarch64/Makefile.target |
17 | +++ b/target/arm/translate-a64.c | 272 | +++ b/tests/tcg/aarch64/Makefile.target |
18 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | 273 | @@ -XXX,XX +XXX,XX @@ run-pauth-%: QEMU_OPTS += -cpu max |
19 | if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | 274 | run-plugin-pauth-%: QEMU_OPTS += -cpu max |
20 | /* I/O operations must end the TB here (whether read or write) */ | 275 | endif |
21 | s->base.is_jmp = DISAS_UPDATE; | 276 | |
22 | - } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | 277 | +# BTI Tests |
23 | - /* We default to ending the TB on a coprocessor register write, | 278 | +# bti-1 tests the elf notes, so we require special compiler support. |
24 | + } | 279 | +ifneq ($(DOCKER_IMAGE)$(CROSS_CC_HAS_ARMV8_BTI),) |
25 | + if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | 280 | +AARCH64_TESTS += bti-1 |
26 | + /* | 281 | +bti-1: CFLAGS += -mbranch-protection=standard |
27 | + * A write to any coprocessor regiser that ends a TB | 282 | +bti-1: LDFLAGS += -nostdlib |
28 | + * must rebuild the hflags for the next TB. | 283 | +endif |
29 | + */ | 284 | +# bti-2 tests PROT_BTI, so no special compiler support required. |
30 | + TCGv_i32 tcg_el = tcg_const_i32(s->current_el); | 285 | +AARCH64_TESTS += bti-2 |
31 | + gen_helper_rebuild_hflags_a64(cpu_env, tcg_el); | 286 | + |
32 | + tcg_temp_free_i32(tcg_el); | 287 | # Semihosting smoke test for linux-user |
33 | + /* | 288 | AARCH64_TESTS += semihosting |
34 | + * We default to ending the TB on a coprocessor register write, | 289 | run-semihosting: semihosting |
35 | * but allow this to be suppressed by the register definition | 290 | diff --git a/tests/tcg/configure.sh b/tests/tcg/configure.sh |
36 | * (usually only necessary to work around guest bugs). | 291 | index XXXXXXX..XXXXXXX 100755 |
37 | */ | 292 | --- a/tests/tcg/configure.sh |
38 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 293 | +++ b/tests/tcg/configure.sh |
39 | index XXXXXXX..XXXXXXX 100644 | 294 | @@ -XXX,XX +XXX,XX @@ for target in $target_list; do |
40 | --- a/target/arm/translate.c | 295 | -march=armv8.3-a -o $TMPE $TMPC; then |
41 | +++ b/target/arm/translate.c | 296 | echo "CROSS_CC_HAS_ARMV8_3=y" >> $config_target_mak |
42 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | 297 | fi |
43 | ri = get_arm_cp_reginfo(s->cp_regs, | 298 | + if do_compiler "$target_compiler" $target_compiler_cflags \ |
44 | ENCODE_CP_REG(cpnum, is64, s->ns, crn, crm, opc1, opc2)); | 299 | + -mbranch-protection=standard -o $TMPE $TMPC; then |
45 | if (ri) { | 300 | + echo "CROSS_CC_HAS_ARMV8_BTI=y" >> $config_target_mak |
46 | + bool need_exit_tb; | 301 | + fi |
47 | + | 302 | ;; |
48 | /* Check access permissions */ | 303 | esac |
49 | if (!cp_access_ok(s->current_el, ri, isread)) { | ||
50 | return 1; | ||
51 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
52 | } | ||
53 | } | ||
54 | |||
55 | - if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | ||
56 | - /* I/O operations must end the TB here (whether read or write) */ | ||
57 | - gen_lookup_tb(s); | ||
58 | - } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
59 | - /* We default to ending the TB on a coprocessor register write, | ||
60 | + /* I/O operations must end the TB here (whether read or write) */ | ||
61 | + need_exit_tb = ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && | ||
62 | + (ri->type & ARM_CP_IO)); | ||
63 | + | ||
64 | + if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
65 | + /* | ||
66 | + * A write to any coprocessor regiser that ends a TB | ||
67 | + * must rebuild the hflags for the next TB. | ||
68 | + */ | ||
69 | + TCGv_i32 tcg_el = tcg_const_i32(s->current_el); | ||
70 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
71 | + gen_helper_rebuild_hflags_m32(cpu_env, tcg_el); | ||
72 | + } else { | ||
73 | + gen_helper_rebuild_hflags_a32(cpu_env, tcg_el); | ||
74 | + } | ||
75 | + tcg_temp_free_i32(tcg_el); | ||
76 | + /* | ||
77 | + * We default to ending the TB on a coprocessor register write, | ||
78 | * but allow this to be suppressed by the register definition | ||
79 | * (usually only necessary to work around guest bugs). | ||
80 | */ | ||
81 | + need_exit_tb = true; | ||
82 | + } | ||
83 | + if (need_exit_tb) { | ||
84 | gen_lookup_tb(s); | ||
85 | } | ||
86 | 304 | ||
87 | -- | 305 | -- |
88 | 2.20.1 | 306 | 2.20.1 |
89 | 307 | ||
90 | 308 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Thomas Huth <thuth@redhat.com> | ||
1 | 2 | ||
3 | When compiling with -Werror=implicit-fallthrough, gcc complains about | ||
4 | missing fallthrough annotations in this file. Looking at the code, | ||
5 | the fallthrough is very likely intended here, so add some comments | ||
6 | to silence the compiler warnings. | ||
7 | |||
8 | Signed-off-by: Thomas Huth <thuth@redhat.com> | ||
9 | Message-id: 20201020105938.23209-1-thuth@redhat.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/arm/highbank.c | 2 ++ | ||
14 | 1 file changed, 2 insertions(+) | ||
15 | |||
16 | diff --git a/hw/arm/highbank.c b/hw/arm/highbank.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/arm/highbank.c | ||
19 | +++ b/hw/arm/highbank.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info) | ||
21 | address_space_stl_notdirty(&address_space_memory, | ||
22 | SMP_BOOT_REG + 0x30, 0, | ||
23 | MEMTXATTRS_UNSPECIFIED, NULL); | ||
24 | + /* fallthrough */ | ||
25 | case 3: | ||
26 | address_space_stl_notdirty(&address_space_memory, | ||
27 | SMP_BOOT_REG + 0x20, 0, | ||
28 | MEMTXATTRS_UNSPECIFIED, NULL); | ||
29 | + /* fallthrough */ | ||
30 | case 2: | ||
31 | address_space_stl_notdirty(&address_space_memory, | ||
32 | SMP_BOOT_REG + 0x10, 0, | ||
33 | -- | ||
34 | 2.20.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Pavel Dovgalyuk <pavel.dovgalyuk@ispras.ru> | ||
1 | 2 | ||
3 | This patch sets min_cpus field for xlnx-versal-virt platform, | ||
4 | because it always creates XLNX_VERSAL_NR_ACPUS cpus even with | ||
5 | -smp 1 command line option. | ||
6 | |||
7 | Signed-off-by: Pavel Dovgalyuk <pavel.dovgalyuk@ispras.ru> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
10 | Message-id: 160343854912.8460.17915238517799132371.stgit@pasha-ThinkPad-X280 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/arm/xlnx-versal-virt.c | 1 + | ||
14 | 1 file changed, 1 insertion(+) | ||
15 | |||
16 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/arm/xlnx-versal-virt.c | ||
19 | +++ b/hw/arm/xlnx-versal-virt.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_machine_class_init(ObjectClass *oc, void *data) | ||
21 | |||
22 | mc->desc = "Xilinx Versal Virtual development board"; | ||
23 | mc->init = versal_virt_init; | ||
24 | + mc->min_cpus = XLNX_VERSAL_NR_ACPUS; | ||
25 | mc->max_cpus = XLNX_VERSAL_NR_ACPUS; | ||
26 | mc->default_cpus = XLNX_VERSAL_NR_ACPUS; | ||
27 | mc->no_cdrom = true; | ||
28 | -- | ||
29 | 2.20.1 | ||
30 | |||
31 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Havard Skinnemoen <hskinnemoen@google.com> |
---|---|---|---|
2 | 2 | ||
3 | There are 3 conditions that each enable this flag. M-profile always | 3 | This allows us to reuse npcm7xx_timer_pause for the watchdog timer. |
4 | enables; A-profile with EL1 as AA64 always enables. Both of these | ||
5 | conditions can easily be cached. The final condition relies on the | ||
6 | FPEXC register which we are not prepared to cache. | ||
7 | 4 | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Havard Skinnemoen <hskinnemoen@google.com> |
10 | Message-id: 20191018174431.1784-12-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 8 | --- |
13 | target/arm/cpu.h | 2 +- | 9 | hw/timer/npcm7xx_timer.c | 6 +++--- |
14 | target/arm/helper.c | 14 ++++++++++---- | 10 | 1 file changed, 3 insertions(+), 3 deletions(-) |
15 | 2 files changed, 11 insertions(+), 5 deletions(-) | ||
16 | 11 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 12 | diff --git a/hw/timer/npcm7xx_timer.c b/hw/timer/npcm7xx_timer.c |
18 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 14 | --- a/hw/timer/npcm7xx_timer.c |
20 | +++ b/target/arm/cpu.h | 15 | +++ b/hw/timer/npcm7xx_timer.c |
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | 16 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_pause(NPCM7xxTimer *t) |
22 | * the same thing as the current security state of the processor! | 17 | timer_del(&t->qtimer); |
23 | */ | 18 | now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
24 | FIELD(TBFLAG_A32, NS, 6, 1) | 19 | t->remaining_ns = t->expires_ns - now; |
25 | -FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Not cached. */ | 20 | - if (t->remaining_ns <= 0) { |
26 | +FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Partially cached, minus FPEXC. */ | 21 | - npcm7xx_timer_reached_zero(t); |
27 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */ | 22 | - } |
28 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
29 | /* For M profile only, set if FPCCR.LSPACT is set */ | ||
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/helper.c | ||
33 | +++ b/target/arm/helper.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | ||
35 | { | ||
36 | uint32_t flags = 0; | ||
37 | |||
38 | + /* v8M always enables the fpu. */ | ||
39 | + flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
40 | + | ||
41 | if (arm_v7m_is_handler_mode(env)) { | ||
42 | flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | ||
43 | } | ||
44 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el, | ||
45 | ARMMMUIdx mmu_idx) | ||
46 | { | ||
47 | uint32_t flags = rebuild_hflags_aprofile(env); | ||
48 | + | ||
49 | + if (arm_el_is_aa64(env, 1)) { | ||
50 | + flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
51 | + } | ||
52 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
53 | } | 23 | } |
54 | 24 | ||
55 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 25 | /* |
56 | flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, | 26 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_write_tcsr(NPCM7xxTimer *t, uint32_t new_tcsr) |
57 | env->vfp.vec_stride); | 27 | } else { |
58 | } | 28 | t->tcsr &= ~NPCM7XX_TCSR_CACT; |
59 | + if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)) { | 29 | npcm7xx_timer_pause(t); |
60 | + flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | 30 | + if (t->remaining_ns <= 0) { |
31 | + npcm7xx_timer_reached_zero(t); | ||
61 | + } | 32 | + } |
62 | } | 33 | } |
63 | |||
64 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
65 | flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | ||
66 | - if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
67 | - || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
68 | - flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
69 | - } | ||
70 | pstate_for_ss = env->uncached_cpsr; | ||
71 | } | 34 | } |
72 | 35 | } | |
73 | -- | 36 | -- |
74 | 2.20.1 | 37 | 2.20.1 |
75 | 38 | ||
76 | 39 | diff view generated by jsdifflib |
1 | Switch the altera_timer code away from bottom-half based ptimers to | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 2 | ||
3 | The watchdog is part of NPCM7XX's timer module. Its behavior is | ||
4 | controlled by the WTCR register in the timer. | ||
5 | |||
6 | When enabled, the watchdog issues an interrupt signal after a pre-set | ||
7 | amount of cycles, and issues a reset signal shortly after that. | ||
8 | |||
9 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> | ||
10 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
11 | Signed-off-by: Havard Skinnemoen <hskinnemoen@google.com> | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | [PMM: deleted blank line at end of npcm_watchdog_timer-test.c] | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-6-peter.maydell@linaro.org | ||
10 | --- | 15 | --- |
11 | hw/timer/altera_timer.c | 13 +++++++++---- | 16 | include/hw/misc/npcm7xx_clk.h | 2 + |
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | 17 | include/hw/timer/npcm7xx_timer.h | 48 +++- |
18 | hw/arm/npcm7xx.c | 12 + | ||
19 | hw/misc/npcm7xx_clk.c | 28 ++ | ||
20 | hw/timer/npcm7xx_timer.c | 266 ++++++++++++++---- | ||
21 | tests/qtest/npcm7xx_watchdog_timer-test.c | 319 ++++++++++++++++++++++ | ||
22 | MAINTAINERS | 1 + | ||
23 | tests/qtest/meson.build | 2 +- | ||
24 | 8 files changed, 624 insertions(+), 54 deletions(-) | ||
25 | create mode 100644 tests/qtest/npcm7xx_watchdog_timer-test.c | ||
13 | 26 | ||
14 | diff --git a/hw/timer/altera_timer.c b/hw/timer/altera_timer.c | 27 | diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h |
15 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/altera_timer.c | 29 | --- a/include/hw/misc/npcm7xx_clk.h |
17 | +++ b/hw/timer/altera_timer.c | 30 | +++ b/include/hw/misc/npcm7xx_clk.h |
18 | @@ -XXX,XX +XXX,XX @@ | 31 | @@ -XXX,XX +XXX,XX @@ |
19 | */ | 32 | */ |
20 | 33 | #define NPCM7XX_CLK_NR_REGS (0x70 / sizeof(uint32_t)) | |
34 | |||
35 | +#define NPCM7XX_WATCHDOG_RESET_GPIO_IN "npcm7xx-clk-watchdog-reset-gpio-in" | ||
36 | + | ||
37 | typedef struct NPCM7xxCLKState { | ||
38 | SysBusDevice parent; | ||
39 | |||
40 | diff --git a/include/hw/timer/npcm7xx_timer.h b/include/hw/timer/npcm7xx_timer.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/include/hw/timer/npcm7xx_timer.h | ||
43 | +++ b/include/hw/timer/npcm7xx_timer.h | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | */ | ||
46 | #define NPCM7XX_TIMER_NR_REGS (0x54 / sizeof(uint32_t)) | ||
47 | |||
48 | +/* The basic watchdog timer period is 2^14 clock cycles. */ | ||
49 | +#define NPCM7XX_WATCHDOG_BASETIME_SHIFT 14 | ||
50 | + | ||
51 | +#define NPCM7XX_WATCHDOG_RESET_GPIO_OUT "npcm7xx-clk-watchdog-reset-gpio-out" | ||
52 | + | ||
53 | typedef struct NPCM7xxTimerCtrlState NPCM7xxTimerCtrlState; | ||
54 | |||
55 | /** | ||
56 | - * struct NPCM7xxTimer - Individual timer state. | ||
57 | - * @irq: GIC interrupt line to fire on expiration (if enabled). | ||
58 | + * struct NPCM7xxBaseTimer - Basic functionality that both regular timer and | ||
59 | + * watchdog timer use. | ||
60 | * @qtimer: QEMU timer that notifies us on expiration. | ||
61 | * @expires_ns: Absolute virtual expiration time. | ||
62 | * @remaining_ns: Remaining time until expiration if timer is paused. | ||
63 | + */ | ||
64 | +typedef struct NPCM7xxBaseTimer { | ||
65 | + QEMUTimer qtimer; | ||
66 | + int64_t expires_ns; | ||
67 | + int64_t remaining_ns; | ||
68 | +} NPCM7xxBaseTimer; | ||
69 | + | ||
70 | +/** | ||
71 | + * struct NPCM7xxTimer - Individual timer state. | ||
72 | + * @ctrl: The timer module that owns this timer. | ||
73 | + * @irq: GIC interrupt line to fire on expiration (if enabled). | ||
74 | + * @base_timer: The basic timer functionality for this timer. | ||
75 | * @tcsr: The Timer Control and Status Register. | ||
76 | * @ticr: The Timer Initial Count Register. | ||
77 | */ | ||
78 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxTimer { | ||
79 | NPCM7xxTimerCtrlState *ctrl; | ||
80 | |||
81 | qemu_irq irq; | ||
82 | - QEMUTimer qtimer; | ||
83 | - int64_t expires_ns; | ||
84 | - int64_t remaining_ns; | ||
85 | + NPCM7xxBaseTimer base_timer; | ||
86 | |||
87 | uint32_t tcsr; | ||
88 | uint32_t ticr; | ||
89 | } NPCM7xxTimer; | ||
90 | |||
91 | +/** | ||
92 | + * struct NPCM7xxWatchdogTimer - The watchdog timer state. | ||
93 | + * @ctrl: The timer module that owns this timer. | ||
94 | + * @irq: GIC interrupt line to fire on expiration (if enabled). | ||
95 | + * @reset_signal: The GPIO used to send a reset signal. | ||
96 | + * @base_timer: The basic timer functionality for this timer. | ||
97 | + * @wtcr: The Watchdog Timer Control Register. | ||
98 | + */ | ||
99 | +typedef struct NPCM7xxWatchdogTimer { | ||
100 | + NPCM7xxTimerCtrlState *ctrl; | ||
101 | + | ||
102 | + qemu_irq irq; | ||
103 | + qemu_irq reset_signal; | ||
104 | + NPCM7xxBaseTimer base_timer; | ||
105 | + | ||
106 | + uint32_t wtcr; | ||
107 | +} NPCM7xxWatchdogTimer; | ||
108 | + | ||
109 | /** | ||
110 | * struct NPCM7xxTimerCtrlState - Timer Module device state. | ||
111 | * @parent: System bus device. | ||
112 | * @iomem: Memory region through which registers are accessed. | ||
113 | + * @index: The index of this timer module. | ||
114 | * @tisr: The Timer Interrupt Status Register. | ||
115 | - * @wtcr: The Watchdog Timer Control Register. | ||
116 | * @timer: The five individual timers managed by this module. | ||
117 | + * @watchdog_timer: The watchdog timer managed by this module. | ||
118 | */ | ||
119 | struct NPCM7xxTimerCtrlState { | ||
120 | SysBusDevice parent; | ||
121 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxTimerCtrlState { | ||
122 | MemoryRegion iomem; | ||
123 | |||
124 | uint32_t tisr; | ||
125 | - uint32_t wtcr; | ||
126 | |||
127 | NPCM7xxTimer timer[NPCM7XX_TIMERS_PER_CTRL]; | ||
128 | + NPCM7xxWatchdogTimer watchdog_timer; | ||
129 | }; | ||
130 | |||
131 | #define TYPE_NPCM7XX_TIMER "npcm7xx-timer" | ||
132 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/npcm7xx.c | ||
135 | +++ b/hw/arm/npcm7xx.c | ||
136 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | ||
137 | NPCM7XX_TIMER12_IRQ, | ||
138 | NPCM7XX_TIMER13_IRQ, | ||
139 | NPCM7XX_TIMER14_IRQ, | ||
140 | + NPCM7XX_WDG0_IRQ = 47, /* Timer Module 0 Watchdog */ | ||
141 | + NPCM7XX_WDG1_IRQ, /* Timer Module 1 Watchdog */ | ||
142 | + NPCM7XX_WDG2_IRQ, /* Timer Module 2 Watchdog */ | ||
143 | }; | ||
144 | |||
145 | /* Total number of GIC interrupts, including internal Cortex-A9 interrupts. */ | ||
146 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
147 | qemu_irq irq = npcm7xx_irq(s, first_irq + j); | ||
148 | sysbus_connect_irq(sbd, j, irq); | ||
149 | } | ||
150 | + | ||
151 | + /* IRQ for watchdogs */ | ||
152 | + sysbus_connect_irq(sbd, NPCM7XX_TIMERS_PER_CTRL, | ||
153 | + npcm7xx_irq(s, NPCM7XX_WDG0_IRQ + i)); | ||
154 | + /* GPIO that connects clk module with watchdog */ | ||
155 | + qdev_connect_gpio_out_named(DEVICE(&s->tim[i]), | ||
156 | + NPCM7XX_WATCHDOG_RESET_GPIO_OUT, 0, | ||
157 | + qdev_get_gpio_in_named(DEVICE(&s->clk), | ||
158 | + NPCM7XX_WATCHDOG_RESET_GPIO_IN, i)); | ||
159 | } | ||
160 | |||
161 | /* UART0..3 (16550 compatible) */ | ||
162 | diff --git a/hw/misc/npcm7xx_clk.c b/hw/misc/npcm7xx_clk.c | ||
163 | index XXXXXXX..XXXXXXX 100644 | ||
164 | --- a/hw/misc/npcm7xx_clk.c | ||
165 | +++ b/hw/misc/npcm7xx_clk.c | ||
166 | @@ -XXX,XX +XXX,XX @@ | ||
21 | #include "qemu/osdep.h" | 167 | #include "qemu/osdep.h" |
22 | -#include "qemu/main-loop.h" | 168 | |
23 | #include "qemu/module.h" | 169 | #include "hw/misc/npcm7xx_clk.h" |
24 | #include "qapi/error.h" | 170 | +#include "hw/timer/npcm7xx_timer.h" |
25 | 171 | #include "migration/vmstate.h" | |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct AlteraTimer { | 172 | #include "qemu/error-report.h" |
27 | MemoryRegion mmio; | 173 | #include "qemu/log.h" |
28 | qemu_irq irq; | 174 | @@ -XXX,XX +XXX,XX @@ |
29 | uint32_t freq_hz; | 175 | #include "qemu/timer.h" |
30 | - QEMUBH *bh; | 176 | #include "qemu/units.h" |
31 | ptimer_state *ptimer; | 177 | #include "trace.h" |
32 | uint32_t regs[R_MAX]; | 178 | +#include "sysemu/watchdog.h" |
33 | } AlteraTimer; | 179 | |
34 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | 180 | #define PLLCON_LOKI BIT(31) |
181 | #define PLLCON_LOKS BIT(30) | ||
182 | @@ -XXX,XX +XXX,XX @@ static const uint32_t cold_reset_values[NPCM7XX_CLK_NR_REGS] = { | ||
183 | [NPCM7XX_CLK_AHBCKFI] = 0x000000c8, | ||
184 | }; | ||
185 | |||
186 | +/* Register Field Definitions */ | ||
187 | +#define NPCM7XX_CLK_WDRCR_CA9C BIT(0) /* Cortex A9 Cores */ | ||
188 | + | ||
189 | +/* The number of watchdogs that can trigger a reset. */ | ||
190 | +#define NPCM7XX_NR_WATCHDOGS (3) | ||
191 | + | ||
192 | static uint64_t npcm7xx_clk_read(void *opaque, hwaddr offset, unsigned size) | ||
193 | { | ||
194 | uint32_t reg = offset / sizeof(uint32_t); | ||
195 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_clk_write(void *opaque, hwaddr offset, | ||
196 | s->regs[reg] = value; | ||
197 | } | ||
198 | |||
199 | +/* Perform reset action triggered by a watchdog */ | ||
200 | +static void npcm7xx_clk_perform_watchdog_reset(void *opaque, int n, | ||
201 | + int level) | ||
202 | +{ | ||
203 | + NPCM7xxCLKState *clk = NPCM7XX_CLK(opaque); | ||
204 | + uint32_t rcr; | ||
205 | + | ||
206 | + g_assert(n >= 0 && n <= NPCM7XX_NR_WATCHDOGS); | ||
207 | + rcr = clk->regs[NPCM7XX_CLK_WD0RCR + n]; | ||
208 | + if (rcr & NPCM7XX_CLK_WDRCR_CA9C) { | ||
209 | + watchdog_perform_action(); | ||
210 | + } else { | ||
211 | + qemu_log_mask(LOG_UNIMP, | ||
212 | + "%s: only CPU reset is implemented. (requested 0x%" PRIx32")\n", | ||
213 | + __func__, rcr); | ||
214 | + } | ||
215 | +} | ||
216 | + | ||
217 | static const struct MemoryRegionOps npcm7xx_clk_ops = { | ||
218 | .read = npcm7xx_clk_read, | ||
219 | .write = npcm7xx_clk_write, | ||
220 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_clk_init(Object *obj) | ||
221 | memory_region_init_io(&s->iomem, obj, &npcm7xx_clk_ops, s, | ||
222 | TYPE_NPCM7XX_CLK, 4 * KiB); | ||
223 | sysbus_init_mmio(&s->parent, &s->iomem); | ||
224 | + qdev_init_gpio_in_named(DEVICE(s), npcm7xx_clk_perform_watchdog_reset, | ||
225 | + NPCM7XX_WATCHDOG_RESET_GPIO_IN, NPCM7XX_NR_WATCHDOGS); | ||
226 | } | ||
227 | |||
228 | static const VMStateDescription vmstate_npcm7xx_clk = { | ||
229 | diff --git a/hw/timer/npcm7xx_timer.c b/hw/timer/npcm7xx_timer.c | ||
230 | index XXXXXXX..XXXXXXX 100644 | ||
231 | --- a/hw/timer/npcm7xx_timer.c | ||
232 | +++ b/hw/timer/npcm7xx_timer.c | ||
233 | @@ -XXX,XX +XXX,XX @@ | ||
234 | #include "qemu/osdep.h" | ||
235 | |||
236 | #include "hw/irq.h" | ||
237 | +#include "hw/qdev-properties.h" | ||
238 | #include "hw/misc/npcm7xx_clk.h" | ||
239 | #include "hw/timer/npcm7xx_timer.h" | ||
240 | #include "migration/vmstate.h" | ||
241 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxTimerRegisters { | ||
242 | #define NPCM7XX_TCSR_PRESCALE_START 0 | ||
243 | #define NPCM7XX_TCSR_PRESCALE_LEN 8 | ||
244 | |||
245 | +#define NPCM7XX_WTCR_WTCLK(rv) extract32(rv, 10, 2) | ||
246 | +#define NPCM7XX_WTCR_FREEZE_EN BIT(9) | ||
247 | +#define NPCM7XX_WTCR_WTE BIT(7) | ||
248 | +#define NPCM7XX_WTCR_WTIE BIT(6) | ||
249 | +#define NPCM7XX_WTCR_WTIS(rv) extract32(rv, 4, 2) | ||
250 | +#define NPCM7XX_WTCR_WTIF BIT(3) | ||
251 | +#define NPCM7XX_WTCR_WTRF BIT(2) | ||
252 | +#define NPCM7XX_WTCR_WTRE BIT(1) | ||
253 | +#define NPCM7XX_WTCR_WTR BIT(0) | ||
254 | + | ||
255 | +/* | ||
256 | + * The number of clock cycles between interrupt and reset in watchdog, used | ||
257 | + * by the software to handle the interrupt before system is reset. | ||
258 | + */ | ||
259 | +#define NPCM7XX_WATCHDOG_INTERRUPT_TO_RESET_CYCLES 1024 | ||
260 | + | ||
261 | +/* Start or resume the timer. */ | ||
262 | +static void npcm7xx_timer_start(NPCM7xxBaseTimer *t) | ||
263 | +{ | ||
264 | + int64_t now; | ||
265 | + | ||
266 | + now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
267 | + t->expires_ns = now + t->remaining_ns; | ||
268 | + timer_mod(&t->qtimer, t->expires_ns); | ||
269 | +} | ||
270 | + | ||
271 | +/* Stop counting. Record the time remaining so we can continue later. */ | ||
272 | +static void npcm7xx_timer_pause(NPCM7xxBaseTimer *t) | ||
273 | +{ | ||
274 | + int64_t now; | ||
275 | + | ||
276 | + timer_del(&t->qtimer); | ||
277 | + now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
278 | + t->remaining_ns = t->expires_ns - now; | ||
279 | +} | ||
280 | + | ||
281 | +/* Delete the timer and reset it to default state. */ | ||
282 | +static void npcm7xx_timer_clear(NPCM7xxBaseTimer *t) | ||
283 | +{ | ||
284 | + timer_del(&t->qtimer); | ||
285 | + t->expires_ns = 0; | ||
286 | + t->remaining_ns = 0; | ||
287 | +} | ||
288 | + | ||
289 | /* | ||
290 | * Returns the index of timer in the tc->timer array. This can be used to | ||
291 | * locate the registers that belong to this timer. | ||
292 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_timer_ns_to_count(NPCM7xxTimer *t, int64_t ns) | ||
293 | return count; | ||
294 | } | ||
295 | |||
296 | +static uint32_t npcm7xx_watchdog_timer_prescaler(const NPCM7xxWatchdogTimer *t) | ||
297 | +{ | ||
298 | + switch (NPCM7XX_WTCR_WTCLK(t->wtcr)) { | ||
299 | + case 0: | ||
300 | + return 1; | ||
301 | + case 1: | ||
302 | + return 256; | ||
303 | + case 2: | ||
304 | + return 2048; | ||
305 | + case 3: | ||
306 | + return 65536; | ||
307 | + default: | ||
308 | + g_assert_not_reached(); | ||
309 | + } | ||
310 | +} | ||
311 | + | ||
312 | +static void npcm7xx_watchdog_timer_reset_cycles(NPCM7xxWatchdogTimer *t, | ||
313 | + int64_t cycles) | ||
314 | +{ | ||
315 | + uint32_t prescaler = npcm7xx_watchdog_timer_prescaler(t); | ||
316 | + int64_t ns = (NANOSECONDS_PER_SECOND / NPCM7XX_TIMER_REF_HZ) * cycles; | ||
317 | + | ||
318 | + /* | ||
319 | + * The reset function always clears the current timer. The caller of the | ||
320 | + * this needs to decide whether to start the watchdog timer based on | ||
321 | + * specific flag in WTCR. | ||
322 | + */ | ||
323 | + npcm7xx_timer_clear(&t->base_timer); | ||
324 | + | ||
325 | + ns *= prescaler; | ||
326 | + t->base_timer.remaining_ns = ns; | ||
327 | +} | ||
328 | + | ||
329 | +static void npcm7xx_watchdog_timer_reset(NPCM7xxWatchdogTimer *t) | ||
330 | +{ | ||
331 | + int64_t cycles = 1; | ||
332 | + uint32_t s = NPCM7XX_WTCR_WTIS(t->wtcr); | ||
333 | + | ||
334 | + g_assert(s <= 3); | ||
335 | + | ||
336 | + cycles <<= NPCM7XX_WATCHDOG_BASETIME_SHIFT; | ||
337 | + cycles <<= 2 * s; | ||
338 | + | ||
339 | + npcm7xx_watchdog_timer_reset_cycles(t, cycles); | ||
340 | +} | ||
341 | + | ||
342 | /* | ||
343 | * Raise the interrupt line if there's a pending interrupt and interrupts are | ||
344 | * enabled for this timer. If not, lower it. | ||
345 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_check_interrupt(NPCM7xxTimer *t) | ||
346 | trace_npcm7xx_timer_irq(DEVICE(tc)->canonical_path, index, pending); | ||
347 | } | ||
348 | |||
349 | -/* Start or resume the timer. */ | ||
350 | -static void npcm7xx_timer_start(NPCM7xxTimer *t) | ||
351 | -{ | ||
352 | - int64_t now; | ||
353 | - | ||
354 | - now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
355 | - t->expires_ns = now + t->remaining_ns; | ||
356 | - timer_mod(&t->qtimer, t->expires_ns); | ||
357 | -} | ||
358 | - | ||
359 | /* | ||
360 | * Called when the counter reaches zero. Sets the interrupt flag, and either | ||
361 | * restarts or disables the timer. | ||
362 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_reached_zero(NPCM7xxTimer *t) | ||
363 | tc->tisr |= BIT(index); | ||
364 | |||
365 | if (t->tcsr & NPCM7XX_TCSR_PERIODIC) { | ||
366 | - t->remaining_ns = npcm7xx_timer_count_to_ns(t, t->ticr); | ||
367 | + t->base_timer.remaining_ns = npcm7xx_timer_count_to_ns(t, t->ticr); | ||
368 | if (t->tcsr & NPCM7XX_TCSR_CEN) { | ||
369 | - npcm7xx_timer_start(t); | ||
370 | + npcm7xx_timer_start(&t->base_timer); | ||
371 | } | ||
372 | } else { | ||
373 | t->tcsr &= ~(NPCM7XX_TCSR_CEN | NPCM7XX_TCSR_CACT); | ||
374 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_reached_zero(NPCM7xxTimer *t) | ||
375 | npcm7xx_timer_check_interrupt(t); | ||
376 | } | ||
377 | |||
378 | -/* Stop counting. Record the time remaining so we can continue later. */ | ||
379 | -static void npcm7xx_timer_pause(NPCM7xxTimer *t) | ||
380 | -{ | ||
381 | - int64_t now; | ||
382 | - | ||
383 | - timer_del(&t->qtimer); | ||
384 | - now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
385 | - t->remaining_ns = t->expires_ns - now; | ||
386 | -} | ||
387 | |||
388 | /* | ||
389 | * Restart the timer from its initial value. If the timer was enabled and stays | ||
390 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_pause(NPCM7xxTimer *t) | ||
391 | */ | ||
392 | static void npcm7xx_timer_restart(NPCM7xxTimer *t, uint32_t old_tcsr) | ||
393 | { | ||
394 | - t->remaining_ns = npcm7xx_timer_count_to_ns(t, t->ticr); | ||
395 | + t->base_timer.remaining_ns = npcm7xx_timer_count_to_ns(t, t->ticr); | ||
396 | |||
397 | if (old_tcsr & t->tcsr & NPCM7XX_TCSR_CEN) { | ||
398 | - npcm7xx_timer_start(t); | ||
399 | + npcm7xx_timer_start(&t->base_timer); | ||
400 | } | ||
401 | } | ||
402 | |||
403 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_timer_read_tdr(NPCM7xxTimer *t) | ||
404 | if (t->tcsr & NPCM7XX_TCSR_CEN) { | ||
405 | int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
406 | |||
407 | - return npcm7xx_timer_ns_to_count(t, t->expires_ns - now); | ||
408 | + return npcm7xx_timer_ns_to_count(t, t->base_timer.expires_ns - now); | ||
409 | } | ||
410 | |||
411 | - return npcm7xx_timer_ns_to_count(t, t->remaining_ns); | ||
412 | + return npcm7xx_timer_ns_to_count(t, t->base_timer.remaining_ns); | ||
413 | } | ||
414 | |||
415 | static void npcm7xx_timer_write_tcsr(NPCM7xxTimer *t, uint32_t new_tcsr) | ||
416 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_write_tcsr(NPCM7xxTimer *t, uint32_t new_tcsr) | ||
417 | |||
418 | if (npcm7xx_tcsr_prescaler(old_tcsr) != npcm7xx_tcsr_prescaler(new_tcsr)) { | ||
419 | /* Recalculate time remaining based on the current TDR value. */ | ||
420 | - t->remaining_ns = npcm7xx_timer_count_to_ns(t, tdr); | ||
421 | + t->base_timer.remaining_ns = npcm7xx_timer_count_to_ns(t, tdr); | ||
422 | if (old_tcsr & t->tcsr & NPCM7XX_TCSR_CEN) { | ||
423 | - npcm7xx_timer_start(t); | ||
424 | + npcm7xx_timer_start(&t->base_timer); | ||
425 | } | ||
426 | } | ||
427 | |||
428 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_write_tcsr(NPCM7xxTimer *t, uint32_t new_tcsr) | ||
429 | if ((old_tcsr ^ new_tcsr) & NPCM7XX_TCSR_CEN) { | ||
430 | if (new_tcsr & NPCM7XX_TCSR_CEN) { | ||
431 | t->tcsr |= NPCM7XX_TCSR_CACT; | ||
432 | - npcm7xx_timer_start(t); | ||
433 | + npcm7xx_timer_start(&t->base_timer); | ||
434 | } else { | ||
435 | t->tcsr &= ~NPCM7XX_TCSR_CACT; | ||
436 | - npcm7xx_timer_pause(t); | ||
437 | - if (t->remaining_ns <= 0) { | ||
438 | + npcm7xx_timer_pause(&t->base_timer); | ||
439 | + if (t->base_timer.remaining_ns <= 0) { | ||
440 | npcm7xx_timer_reached_zero(t); | ||
441 | } | ||
442 | } | ||
443 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_write_tisr(NPCM7xxTimerCtrlState *s, uint32_t value) | ||
444 | if (value & (1U << i)) { | ||
445 | npcm7xx_timer_check_interrupt(&s->timer[i]); | ||
446 | } | ||
447 | + | ||
448 | } | ||
449 | } | ||
450 | |||
451 | +static void npcm7xx_timer_write_wtcr(NPCM7xxWatchdogTimer *t, uint32_t new_wtcr) | ||
452 | +{ | ||
453 | + uint32_t old_wtcr = t->wtcr; | ||
454 | + | ||
455 | + /* | ||
456 | + * WTIF and WTRF are cleared by writing 1. Writing 0 makes these bits | ||
457 | + * unchanged. | ||
458 | + */ | ||
459 | + if (new_wtcr & NPCM7XX_WTCR_WTIF) { | ||
460 | + new_wtcr &= ~NPCM7XX_WTCR_WTIF; | ||
461 | + } else if (old_wtcr & NPCM7XX_WTCR_WTIF) { | ||
462 | + new_wtcr |= NPCM7XX_WTCR_WTIF; | ||
463 | + } | ||
464 | + if (new_wtcr & NPCM7XX_WTCR_WTRF) { | ||
465 | + new_wtcr &= ~NPCM7XX_WTCR_WTRF; | ||
466 | + } else if (old_wtcr & NPCM7XX_WTCR_WTRF) { | ||
467 | + new_wtcr |= NPCM7XX_WTCR_WTRF; | ||
468 | + } | ||
469 | + | ||
470 | + t->wtcr = new_wtcr; | ||
471 | + | ||
472 | + if (new_wtcr & NPCM7XX_WTCR_WTR) { | ||
473 | + t->wtcr &= ~NPCM7XX_WTCR_WTR; | ||
474 | + npcm7xx_watchdog_timer_reset(t); | ||
475 | + if (new_wtcr & NPCM7XX_WTCR_WTE) { | ||
476 | + npcm7xx_timer_start(&t->base_timer); | ||
477 | + } | ||
478 | + } else if ((old_wtcr ^ new_wtcr) & NPCM7XX_WTCR_WTE) { | ||
479 | + if (new_wtcr & NPCM7XX_WTCR_WTE) { | ||
480 | + npcm7xx_timer_start(&t->base_timer); | ||
481 | + } else { | ||
482 | + npcm7xx_timer_pause(&t->base_timer); | ||
483 | + } | ||
484 | + } | ||
485 | + | ||
486 | +} | ||
487 | + | ||
488 | static hwaddr npcm7xx_tcsr_index(hwaddr reg) | ||
489 | { | ||
490 | switch (reg) { | ||
491 | @@ -XXX,XX +XXX,XX @@ static uint64_t npcm7xx_timer_read(void *opaque, hwaddr offset, unsigned size) | ||
35 | break; | 492 | break; |
36 | 493 | ||
37 | case R_CONTROL: | 494 | case NPCM7XX_TIMER_WTCR: |
38 | + ptimer_transaction_begin(t->ptimer); | 495 | - value = s->wtcr; |
39 | t->regs[R_CONTROL] = value & (CONTROL_ITO | CONTROL_CONT); | 496 | + value = s->watchdog_timer.wtcr; |
40 | if ((value & CONTROL_START) && | ||
41 | !(t->regs[R_STATUS] & STATUS_RUN)) { | ||
42 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | ||
43 | ptimer_stop(t->ptimer); | ||
44 | t->regs[R_STATUS] &= ~STATUS_RUN; | ||
45 | } | ||
46 | + ptimer_transaction_commit(t->ptimer); | ||
47 | break; | 497 | break; |
48 | 498 | ||
49 | case R_PERIODL: | 499 | default: |
50 | case R_PERIODH: | 500 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_write(void *opaque, hwaddr offset, |
51 | + ptimer_transaction_begin(t->ptimer); | 501 | return; |
52 | t->regs[addr] = value & 0xFFFF; | 502 | |
53 | if (t->regs[R_STATUS] & STATUS_RUN) { | 503 | case NPCM7XX_TIMER_WTCR: |
54 | ptimer_stop(t->ptimer); | 504 | - qemu_log_mask(LOG_UNIMP, "%s: WTCR write not implemented: 0x%08x\n", |
55 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | 505 | - __func__, value); |
56 | } | 506 | + npcm7xx_timer_write_wtcr(&s->watchdog_timer, value); |
57 | tvalue = (t->regs[R_PERIODH] << 16) | t->regs[R_PERIODL]; | ||
58 | ptimer_set_limit(t->ptimer, tvalue + 1, 1); | ||
59 | + ptimer_transaction_commit(t->ptimer); | ||
60 | break; | ||
61 | |||
62 | case R_SNAPL: | ||
63 | @@ -XXX,XX +XXX,XX @@ static void altera_timer_realize(DeviceState *dev, Error **errp) | ||
64 | return; | 507 | return; |
65 | } | 508 | } |
66 | 509 | ||
67 | - t->bh = qemu_bh_new(timer_hit, t); | 510 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_enter_reset(Object *obj, ResetType type) |
68 | - t->ptimer = ptimer_init_with_bh(t->bh, PTIMER_POLICY_DEFAULT); | 511 | for (i = 0; i < NPCM7XX_TIMERS_PER_CTRL; i++) { |
69 | + t->ptimer = ptimer_init(timer_hit, t, PTIMER_POLICY_DEFAULT); | 512 | NPCM7xxTimer *t = &s->timer[i]; |
70 | + ptimer_transaction_begin(t->ptimer); | 513 | |
71 | ptimer_set_freq(t->ptimer, t->freq_hz); | 514 | - timer_del(&t->qtimer); |
72 | + ptimer_transaction_commit(t->ptimer); | 515 | - t->expires_ns = 0; |
73 | 516 | - t->remaining_ns = 0; | |
74 | memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, | 517 | + npcm7xx_timer_clear(&t->base_timer); |
75 | TYPE_ALTERA_TIMER, R_MAX * sizeof(uint32_t)); | 518 | t->tcsr = 0x00000005; |
76 | @@ -XXX,XX +XXX,XX @@ static void altera_timer_reset(DeviceState *dev) | 519 | t->ticr = 0x00000000; |
77 | { | 520 | } |
78 | AlteraTimer *t = ALTERA_TIMER(dev); | 521 | |
79 | 522 | s->tisr = 0x00000000; | |
80 | + ptimer_transaction_begin(t->ptimer); | 523 | - s->wtcr = 0x00000400; |
81 | ptimer_stop(t->ptimer); | 524 | + /* |
82 | ptimer_set_limit(t->ptimer, 0xffffffff, 1); | 525 | + * Set WTCLK to 1(default) and reset all flags except WTRF. |
83 | + ptimer_transaction_commit(t->ptimer); | 526 | + * WTRF is not reset during a core domain reset. |
84 | memset(t->regs, 0, sizeof(t->regs)); | 527 | + */ |
528 | + s->watchdog_timer.wtcr = 0x00000400 | (s->watchdog_timer.wtcr & | ||
529 | + NPCM7XX_WTCR_WTRF); | ||
530 | +} | ||
531 | + | ||
532 | +static void npcm7xx_watchdog_timer_expired(void *opaque) | ||
533 | +{ | ||
534 | + NPCM7xxWatchdogTimer *t = opaque; | ||
535 | + | ||
536 | + if (t->wtcr & NPCM7XX_WTCR_WTE) { | ||
537 | + if (t->wtcr & NPCM7XX_WTCR_WTIF) { | ||
538 | + if (t->wtcr & NPCM7XX_WTCR_WTRE) { | ||
539 | + t->wtcr |= NPCM7XX_WTCR_WTRF; | ||
540 | + /* send reset signal to CLK module*/ | ||
541 | + qemu_irq_raise(t->reset_signal); | ||
542 | + } | ||
543 | + } else { | ||
544 | + t->wtcr |= NPCM7XX_WTCR_WTIF; | ||
545 | + if (t->wtcr & NPCM7XX_WTCR_WTIE) { | ||
546 | + /* send interrupt */ | ||
547 | + qemu_irq_raise(t->irq); | ||
548 | + } | ||
549 | + npcm7xx_watchdog_timer_reset_cycles(t, | ||
550 | + NPCM7XX_WATCHDOG_INTERRUPT_TO_RESET_CYCLES); | ||
551 | + npcm7xx_timer_start(&t->base_timer); | ||
552 | + } | ||
553 | + } | ||
85 | } | 554 | } |
86 | 555 | ||
556 | static void npcm7xx_timer_hold_reset(Object *obj) | ||
557 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_hold_reset(Object *obj) | ||
558 | for (i = 0; i < NPCM7XX_TIMERS_PER_CTRL; i++) { | ||
559 | qemu_irq_lower(s->timer[i].irq); | ||
560 | } | ||
561 | + qemu_irq_lower(s->watchdog_timer.irq); | ||
562 | } | ||
563 | |||
564 | static void npcm7xx_timer_realize(DeviceState *dev, Error **errp) | ||
565 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_realize(DeviceState *dev, Error **errp) | ||
566 | NPCM7xxTimerCtrlState *s = NPCM7XX_TIMER(dev); | ||
567 | SysBusDevice *sbd = &s->parent; | ||
568 | int i; | ||
569 | + NPCM7xxWatchdogTimer *w; | ||
570 | |||
571 | for (i = 0; i < NPCM7XX_TIMERS_PER_CTRL; i++) { | ||
572 | NPCM7xxTimer *t = &s->timer[i]; | ||
573 | t->ctrl = s; | ||
574 | - timer_init_ns(&t->qtimer, QEMU_CLOCK_VIRTUAL, npcm7xx_timer_expired, t); | ||
575 | + timer_init_ns(&t->base_timer.qtimer, QEMU_CLOCK_VIRTUAL, | ||
576 | + npcm7xx_timer_expired, t); | ||
577 | sysbus_init_irq(sbd, &t->irq); | ||
578 | } | ||
579 | |||
580 | + w = &s->watchdog_timer; | ||
581 | + w->ctrl = s; | ||
582 | + timer_init_ns(&w->base_timer.qtimer, QEMU_CLOCK_VIRTUAL, | ||
583 | + npcm7xx_watchdog_timer_expired, w); | ||
584 | + sysbus_init_irq(sbd, &w->irq); | ||
585 | + | ||
586 | memory_region_init_io(&s->iomem, OBJECT(s), &npcm7xx_timer_ops, s, | ||
587 | TYPE_NPCM7XX_TIMER, 4 * KiB); | ||
588 | sysbus_init_mmio(sbd, &s->iomem); | ||
589 | + qdev_init_gpio_out_named(dev, &w->reset_signal, | ||
590 | + NPCM7XX_WATCHDOG_RESET_GPIO_OUT, 1); | ||
591 | } | ||
592 | |||
593 | -static const VMStateDescription vmstate_npcm7xx_timer = { | ||
594 | - .name = "npcm7xx-timer", | ||
595 | +static const VMStateDescription vmstate_npcm7xx_base_timer = { | ||
596 | + .name = "npcm7xx-base-timer", | ||
597 | .version_id = 0, | ||
598 | .minimum_version_id = 0, | ||
599 | .fields = (VMStateField[]) { | ||
600 | - VMSTATE_TIMER(qtimer, NPCM7xxTimer), | ||
601 | - VMSTATE_INT64(expires_ns, NPCM7xxTimer), | ||
602 | - VMSTATE_INT64(remaining_ns, NPCM7xxTimer), | ||
603 | + VMSTATE_TIMER(qtimer, NPCM7xxBaseTimer), | ||
604 | + VMSTATE_INT64(expires_ns, NPCM7xxBaseTimer), | ||
605 | + VMSTATE_INT64(remaining_ns, NPCM7xxBaseTimer), | ||
606 | + VMSTATE_END_OF_LIST(), | ||
607 | + }, | ||
608 | +}; | ||
609 | + | ||
610 | +static const VMStateDescription vmstate_npcm7xx_timer = { | ||
611 | + .name = "npcm7xx-timer", | ||
612 | + .version_id = 1, | ||
613 | + .minimum_version_id = 1, | ||
614 | + .fields = (VMStateField[]) { | ||
615 | + VMSTATE_STRUCT(base_timer, NPCM7xxTimer, | ||
616 | + 0, vmstate_npcm7xx_base_timer, | ||
617 | + NPCM7xxBaseTimer), | ||
618 | VMSTATE_UINT32(tcsr, NPCM7xxTimer), | ||
619 | VMSTATE_UINT32(ticr, NPCM7xxTimer), | ||
620 | VMSTATE_END_OF_LIST(), | ||
621 | }, | ||
622 | }; | ||
623 | |||
624 | -static const VMStateDescription vmstate_npcm7xx_timer_ctrl = { | ||
625 | - .name = "npcm7xx-timer-ctrl", | ||
626 | +static const VMStateDescription vmstate_npcm7xx_watchdog_timer = { | ||
627 | + .name = "npcm7xx-watchdog-timer", | ||
628 | .version_id = 0, | ||
629 | .minimum_version_id = 0, | ||
630 | + .fields = (VMStateField[]) { | ||
631 | + VMSTATE_STRUCT(base_timer, NPCM7xxWatchdogTimer, | ||
632 | + 0, vmstate_npcm7xx_base_timer, | ||
633 | + NPCM7xxBaseTimer), | ||
634 | + VMSTATE_UINT32(wtcr, NPCM7xxWatchdogTimer), | ||
635 | + VMSTATE_END_OF_LIST(), | ||
636 | + }, | ||
637 | +}; | ||
638 | + | ||
639 | +static const VMStateDescription vmstate_npcm7xx_timer_ctrl = { | ||
640 | + .name = "npcm7xx-timer-ctrl", | ||
641 | + .version_id = 1, | ||
642 | + .minimum_version_id = 1, | ||
643 | .fields = (VMStateField[]) { | ||
644 | VMSTATE_UINT32(tisr, NPCM7xxTimerCtrlState), | ||
645 | - VMSTATE_UINT32(wtcr, NPCM7xxTimerCtrlState), | ||
646 | VMSTATE_STRUCT_ARRAY(timer, NPCM7xxTimerCtrlState, | ||
647 | NPCM7XX_TIMERS_PER_CTRL, 0, vmstate_npcm7xx_timer, | ||
648 | NPCM7xxTimer), | ||
649 | + VMSTATE_STRUCT(watchdog_timer, NPCM7xxTimerCtrlState, | ||
650 | + 0, vmstate_npcm7xx_watchdog_timer, | ||
651 | + NPCM7xxWatchdogTimer), | ||
652 | VMSTATE_END_OF_LIST(), | ||
653 | }, | ||
654 | }; | ||
655 | diff --git a/tests/qtest/npcm7xx_watchdog_timer-test.c b/tests/qtest/npcm7xx_watchdog_timer-test.c | ||
656 | new file mode 100644 | ||
657 | index XXXXXXX..XXXXXXX | ||
658 | --- /dev/null | ||
659 | +++ b/tests/qtest/npcm7xx_watchdog_timer-test.c | ||
660 | @@ -XXX,XX +XXX,XX @@ | ||
661 | +/* | ||
662 | + * QTests for Nuvoton NPCM7xx Timer Watchdog Modules. | ||
663 | + * | ||
664 | + * Copyright 2020 Google LLC | ||
665 | + * | ||
666 | + * This program is free software; you can redistribute it and/or modify it | ||
667 | + * under the terms of the GNU General Public License as published by the | ||
668 | + * Free Software Foundation; either version 2 of the License, or | ||
669 | + * (at your option) any later version. | ||
670 | + * | ||
671 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
672 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
673 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
674 | + * for more details. | ||
675 | + */ | ||
676 | + | ||
677 | +#include "qemu/osdep.h" | ||
678 | +#include "qemu/timer.h" | ||
679 | + | ||
680 | +#include "libqos/libqtest.h" | ||
681 | +#include "qapi/qmp/qdict.h" | ||
682 | + | ||
683 | +#define WTCR_OFFSET 0x1c | ||
684 | +#define REF_HZ (25000000) | ||
685 | + | ||
686 | +/* WTCR bit fields */ | ||
687 | +#define WTCLK(rv) ((rv) << 10) | ||
688 | +#define WTE BIT(7) | ||
689 | +#define WTIE BIT(6) | ||
690 | +#define WTIS(rv) ((rv) << 4) | ||
691 | +#define WTIF BIT(3) | ||
692 | +#define WTRF BIT(2) | ||
693 | +#define WTRE BIT(1) | ||
694 | +#define WTR BIT(0) | ||
695 | + | ||
696 | +typedef struct Watchdog { | ||
697 | + int irq; | ||
698 | + uint64_t base_addr; | ||
699 | +} Watchdog; | ||
700 | + | ||
701 | +static const Watchdog watchdog_list[] = { | ||
702 | + { | ||
703 | + .irq = 47, | ||
704 | + .base_addr = 0xf0008000 | ||
705 | + }, | ||
706 | + { | ||
707 | + .irq = 48, | ||
708 | + .base_addr = 0xf0009000 | ||
709 | + }, | ||
710 | + { | ||
711 | + .irq = 49, | ||
712 | + .base_addr = 0xf000a000 | ||
713 | + } | ||
714 | +}; | ||
715 | + | ||
716 | +static int watchdog_index(const Watchdog *wd) | ||
717 | +{ | ||
718 | + ptrdiff_t diff = wd - watchdog_list; | ||
719 | + | ||
720 | + g_assert(diff >= 0 && diff < ARRAY_SIZE(watchdog_list)); | ||
721 | + | ||
722 | + return diff; | ||
723 | +} | ||
724 | + | ||
725 | +static uint32_t watchdog_read_wtcr(QTestState *qts, const Watchdog *wd) | ||
726 | +{ | ||
727 | + return qtest_readl(qts, wd->base_addr + WTCR_OFFSET); | ||
728 | +} | ||
729 | + | ||
730 | +static void watchdog_write_wtcr(QTestState *qts, const Watchdog *wd, | ||
731 | + uint32_t value) | ||
732 | +{ | ||
733 | + qtest_writel(qts, wd->base_addr + WTCR_OFFSET, value); | ||
734 | +} | ||
735 | + | ||
736 | +static uint32_t watchdog_prescaler(QTestState *qts, const Watchdog *wd) | ||
737 | +{ | ||
738 | + switch (extract32(watchdog_read_wtcr(qts, wd), 10, 2)) { | ||
739 | + case 0: | ||
740 | + return 1; | ||
741 | + case 1: | ||
742 | + return 256; | ||
743 | + case 2: | ||
744 | + return 2048; | ||
745 | + case 3: | ||
746 | + return 65536; | ||
747 | + default: | ||
748 | + g_assert_not_reached(); | ||
749 | + } | ||
750 | +} | ||
751 | + | ||
752 | +static QDict *get_watchdog_action(QTestState *qts) | ||
753 | +{ | ||
754 | + QDict *ev = qtest_qmp_eventwait_ref(qts, "WATCHDOG"); | ||
755 | + QDict *data; | ||
756 | + | ||
757 | + data = qdict_get_qdict(ev, "data"); | ||
758 | + qobject_ref(data); | ||
759 | + qobject_unref(ev); | ||
760 | + return data; | ||
761 | +} | ||
762 | + | ||
763 | +#define RESET_CYCLES 1024 | ||
764 | +static uint32_t watchdog_interrupt_cycles(QTestState *qts, const Watchdog *wd) | ||
765 | +{ | ||
766 | + uint32_t wtis = extract32(watchdog_read_wtcr(qts, wd), 4, 2); | ||
767 | + return 1 << (14 + 2 * wtis); | ||
768 | +} | ||
769 | + | ||
770 | +static int64_t watchdog_calculate_steps(uint32_t count, uint32_t prescale) | ||
771 | +{ | ||
772 | + return (NANOSECONDS_PER_SECOND / REF_HZ) * count * prescale; | ||
773 | +} | ||
774 | + | ||
775 | +static int64_t watchdog_interrupt_steps(QTestState *qts, const Watchdog *wd) | ||
776 | +{ | ||
777 | + return watchdog_calculate_steps(watchdog_interrupt_cycles(qts, wd), | ||
778 | + watchdog_prescaler(qts, wd)); | ||
779 | +} | ||
780 | + | ||
781 | +/* Check wtcr can be reset to default value */ | ||
782 | +static void test_init(gconstpointer watchdog) | ||
783 | +{ | ||
784 | + const Watchdog *wd = watchdog; | ||
785 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
786 | + | ||
787 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
788 | + | ||
789 | + watchdog_write_wtcr(qts, wd, WTCLK(1) | WTRF | WTIF | WTR); | ||
790 | + g_assert_cmphex(watchdog_read_wtcr(qts, wd), ==, WTCLK(1)); | ||
791 | + | ||
792 | + qtest_quit(qts); | ||
793 | +} | ||
794 | + | ||
795 | +/* Check a watchdog can generate interrupt and reset actions */ | ||
796 | +static void test_reset_action(gconstpointer watchdog) | ||
797 | +{ | ||
798 | + const Watchdog *wd = watchdog; | ||
799 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
800 | + QDict *ad; | ||
801 | + | ||
802 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
803 | + | ||
804 | + watchdog_write_wtcr(qts, wd, | ||
805 | + WTCLK(0) | WTE | WTRF | WTRE | WTIF | WTIE | WTR); | ||
806 | + g_assert_cmphex(watchdog_read_wtcr(qts, wd), ==, | ||
807 | + WTCLK(0) | WTE | WTRE | WTIE); | ||
808 | + | ||
809 | + /* Check a watchdog can generate an interrupt */ | ||
810 | + qtest_clock_step(qts, watchdog_interrupt_steps(qts, wd)); | ||
811 | + g_assert_cmphex(watchdog_read_wtcr(qts, wd), ==, | ||
812 | + WTCLK(0) | WTE | WTIF | WTIE | WTRE); | ||
813 | + g_assert_true(qtest_get_irq(qts, wd->irq)); | ||
814 | + | ||
815 | + /* Check a watchdog can generate a reset signal */ | ||
816 | + qtest_clock_step(qts, watchdog_calculate_steps(RESET_CYCLES, | ||
817 | + watchdog_prescaler(qts, wd))); | ||
818 | + ad = get_watchdog_action(qts); | ||
819 | + /* The signal is a reset signal */ | ||
820 | + g_assert_false(strcmp(qdict_get_str(ad, "action"), "reset")); | ||
821 | + qobject_unref(ad); | ||
822 | + qtest_qmp_eventwait(qts, "RESET"); | ||
823 | + /* | ||
824 | + * Make sure WTCR is reset to default except for WTRF bit which shouldn't | ||
825 | + * be reset. | ||
826 | + */ | ||
827 | + g_assert_cmphex(watchdog_read_wtcr(qts, wd), ==, WTCLK(1) | WTRF); | ||
828 | + qtest_quit(qts); | ||
829 | +} | ||
830 | + | ||
831 | +/* Check a watchdog works with all possible WTCLK prescalers and WTIS cycles */ | ||
832 | +static void test_prescaler(gconstpointer watchdog) | ||
833 | +{ | ||
834 | + const Watchdog *wd = watchdog; | ||
835 | + | ||
836 | + for (int wtclk = 0; wtclk < 4; ++wtclk) { | ||
837 | + for (int wtis = 0; wtis < 4; ++wtis) { | ||
838 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
839 | + | ||
840 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
841 | + watchdog_write_wtcr(qts, wd, | ||
842 | + WTCLK(wtclk) | WTE | WTIF | WTIS(wtis) | WTIE | WTR); | ||
843 | + /* | ||
844 | + * The interrupt doesn't fire until watchdog_interrupt_steps() | ||
845 | + * cycles passed | ||
846 | + */ | ||
847 | + qtest_clock_step(qts, watchdog_interrupt_steps(qts, wd) - 1); | ||
848 | + g_assert_false(watchdog_read_wtcr(qts, wd) & WTIF); | ||
849 | + g_assert_false(qtest_get_irq(qts, wd->irq)); | ||
850 | + qtest_clock_step(qts, 1); | ||
851 | + g_assert_true(watchdog_read_wtcr(qts, wd) & WTIF); | ||
852 | + g_assert_true(qtest_get_irq(qts, wd->irq)); | ||
853 | + | ||
854 | + qtest_quit(qts); | ||
855 | + } | ||
856 | + } | ||
857 | +} | ||
858 | + | ||
859 | +/* | ||
860 | + * Check a watchdog doesn't fire if corresponding flags (WTIE and WTRE) are not | ||
861 | + * set. | ||
862 | + */ | ||
863 | +static void test_enabling_flags(gconstpointer watchdog) | ||
864 | +{ | ||
865 | + const Watchdog *wd = watchdog; | ||
866 | + QTestState *qts; | ||
867 | + | ||
868 | + /* Neither WTIE or WTRE is set, no interrupt or reset should happen */ | ||
869 | + qts = qtest_init("-machine quanta-gsj"); | ||
870 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
871 | + watchdog_write_wtcr(qts, wd, WTCLK(0) | WTE | WTIF | WTRF | WTR); | ||
872 | + qtest_clock_step(qts, watchdog_interrupt_steps(qts, wd)); | ||
873 | + g_assert_true(watchdog_read_wtcr(qts, wd) & WTIF); | ||
874 | + g_assert_false(qtest_get_irq(qts, wd->irq)); | ||
875 | + qtest_clock_step(qts, watchdog_calculate_steps(RESET_CYCLES, | ||
876 | + watchdog_prescaler(qts, wd))); | ||
877 | + g_assert_true(watchdog_read_wtcr(qts, wd) & WTIF); | ||
878 | + g_assert_false(watchdog_read_wtcr(qts, wd) & WTRF); | ||
879 | + qtest_quit(qts); | ||
880 | + | ||
881 | + /* Only WTIE is set, interrupt is triggered but reset should not happen */ | ||
882 | + qts = qtest_init("-machine quanta-gsj"); | ||
883 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
884 | + watchdog_write_wtcr(qts, wd, WTCLK(0) | WTE | WTIF | WTIE | WTRF | WTR); | ||
885 | + qtest_clock_step(qts, watchdog_interrupt_steps(qts, wd)); | ||
886 | + g_assert_true(watchdog_read_wtcr(qts, wd) & WTIF); | ||
887 | + g_assert_true(qtest_get_irq(qts, wd->irq)); | ||
888 | + qtest_clock_step(qts, watchdog_calculate_steps(RESET_CYCLES, | ||
889 | + watchdog_prescaler(qts, wd))); | ||
890 | + g_assert_true(watchdog_read_wtcr(qts, wd) & WTIF); | ||
891 | + g_assert_false(watchdog_read_wtcr(qts, wd) & WTRF); | ||
892 | + qtest_quit(qts); | ||
893 | + | ||
894 | + /* Only WTRE is set, interrupt is triggered but reset should not happen */ | ||
895 | + qts = qtest_init("-machine quanta-gsj"); | ||
896 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
897 | + watchdog_write_wtcr(qts, wd, WTCLK(0) | WTE | WTIF | WTRE | WTRF | WTR); | ||
898 | + qtest_clock_step(qts, watchdog_interrupt_steps(qts, wd)); | ||
899 | + g_assert_true(watchdog_read_wtcr(qts, wd) & WTIF); | ||
900 | + g_assert_false(qtest_get_irq(qts, wd->irq)); | ||
901 | + qtest_clock_step(qts, watchdog_calculate_steps(RESET_CYCLES, | ||
902 | + watchdog_prescaler(qts, wd))); | ||
903 | + g_assert_false(strcmp(qdict_get_str(get_watchdog_action(qts), "action"), | ||
904 | + "reset")); | ||
905 | + qtest_qmp_eventwait(qts, "RESET"); | ||
906 | + qtest_quit(qts); | ||
907 | + | ||
908 | + /* | ||
909 | + * The case when both flags are set is already tested in | ||
910 | + * test_reset_action(). | ||
911 | + */ | ||
912 | +} | ||
913 | + | ||
914 | +/* Check a watchdog can pause and resume by setting WTE bits */ | ||
915 | +static void test_pause(gconstpointer watchdog) | ||
916 | +{ | ||
917 | + const Watchdog *wd = watchdog; | ||
918 | + QTestState *qts; | ||
919 | + int64_t remaining_steps, steps; | ||
920 | + | ||
921 | + qts = qtest_init("-machine quanta-gsj"); | ||
922 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
923 | + watchdog_write_wtcr(qts, wd, WTCLK(0) | WTE | WTIF | WTIE | WTRF | WTR); | ||
924 | + remaining_steps = watchdog_interrupt_steps(qts, wd); | ||
925 | + g_assert_cmphex(watchdog_read_wtcr(qts, wd), ==, WTCLK(0) | WTE | WTIE); | ||
926 | + | ||
927 | + /* Run for half of the execution period. */ | ||
928 | + steps = remaining_steps / 2; | ||
929 | + remaining_steps -= steps; | ||
930 | + qtest_clock_step(qts, steps); | ||
931 | + | ||
932 | + /* Pause the watchdog */ | ||
933 | + watchdog_write_wtcr(qts, wd, WTCLK(0) | WTIE); | ||
934 | + g_assert_cmphex(watchdog_read_wtcr(qts, wd), ==, WTCLK(0) | WTIE); | ||
935 | + | ||
936 | + /* Run for a long period of time, the watchdog shouldn't fire */ | ||
937 | + qtest_clock_step(qts, steps << 4); | ||
938 | + g_assert_cmphex(watchdog_read_wtcr(qts, wd), ==, WTCLK(0) | WTIE); | ||
939 | + g_assert_false(qtest_get_irq(qts, wd->irq)); | ||
940 | + | ||
941 | + /* Resume the watchdog */ | ||
942 | + watchdog_write_wtcr(qts, wd, WTCLK(0) | WTE | WTIE); | ||
943 | + g_assert_cmphex(watchdog_read_wtcr(qts, wd), ==, WTCLK(0) | WTE | WTIE); | ||
944 | + | ||
945 | + /* Run for the reset of the execution period, the watchdog should fire */ | ||
946 | + qtest_clock_step(qts, remaining_steps); | ||
947 | + g_assert_cmphex(watchdog_read_wtcr(qts, wd), ==, | ||
948 | + WTCLK(0) | WTE | WTIF | WTIE); | ||
949 | + g_assert_true(qtest_get_irq(qts, wd->irq)); | ||
950 | + | ||
951 | + qtest_quit(qts); | ||
952 | +} | ||
953 | + | ||
954 | +static void watchdog_add_test(const char *name, const Watchdog* wd, | ||
955 | + GTestDataFunc fn) | ||
956 | +{ | ||
957 | + g_autofree char *full_name = g_strdup_printf( | ||
958 | + "npcm7xx_watchdog_timer[%d]/%s", watchdog_index(wd), name); | ||
959 | + qtest_add_data_func(full_name, wd, fn); | ||
960 | +} | ||
961 | +#define add_test(name, td) watchdog_add_test(#name, td, test_##name) | ||
962 | + | ||
963 | +int main(int argc, char **argv) | ||
964 | +{ | ||
965 | + g_test_init(&argc, &argv, NULL); | ||
966 | + g_test_set_nonfatal_assertions(); | ||
967 | + | ||
968 | + for (int i = 0; i < ARRAY_SIZE(watchdog_list); ++i) { | ||
969 | + const Watchdog *wd = &watchdog_list[i]; | ||
970 | + | ||
971 | + add_test(init, wd); | ||
972 | + add_test(reset_action, wd); | ||
973 | + add_test(prescaler, wd); | ||
974 | + add_test(enabling_flags, wd); | ||
975 | + add_test(pause, wd); | ||
976 | + } | ||
977 | + | ||
978 | + return g_test_run(); | ||
979 | +} | ||
980 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
981 | index XXXXXXX..XXXXXXX 100644 | ||
982 | --- a/MAINTAINERS | ||
983 | +++ b/MAINTAINERS | ||
984 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org | ||
985 | S: Supported | ||
986 | F: hw/*/npcm7xx* | ||
987 | F: include/hw/*/npcm7xx* | ||
988 | +F: tests/qtest/npcm7xx* | ||
989 | F: pc-bios/npcm7xx_bootrom.bin | ||
990 | F: roms/vbootrom | ||
991 | |||
992 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
993 | index XXXXXXX..XXXXXXX 100644 | ||
994 | --- a/tests/qtest/meson.build | ||
995 | +++ b/tests/qtest/meson.build | ||
996 | @@ -XXX,XX +XXX,XX @@ qtests_sparc64 = \ | ||
997 | (config_all_devices.has_key('CONFIG_ISA_TESTDEV') ? ['endianness-test'] : []) + \ | ||
998 | ['prom-env-test', 'boot-serial-test'] | ||
999 | |||
1000 | -qtests_npcm7xx = ['npcm7xx_timer-test'] | ||
1001 | +qtests_npcm7xx = ['npcm7xx_timer-test', 'npcm7xx_watchdog_timer-test'] | ||
1002 | qtests_arm = \ | ||
1003 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
1004 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
87 | -- | 1005 | -- |
88 | 2.20.1 | 1006 | 2.20.1 |
89 | 1007 | ||
90 | 1008 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Havard Skinnemoen <hskinnemoen@google.com> |
---|---|---|---|
2 | 2 | ||
3 | The Linux kernel access few S3C-specific registers [1] to set some | 3 | The RNG module returns a byte of randomness when the Data Valid bit is |
4 | clock. We don't care about this part for device emulation [2]. Add | 4 | set. |
5 | a dummy device to properly ignore these accesses, so we can focus | ||
6 | on the important registers missing. | ||
7 | 5 | ||
8 | [1] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c-regs.h?h=cc014f3 | 6 | This implementation ignores the prescaler setting, and loads a new value |
9 | [2] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/mmc/host/sdhci-s3c.c?h=v5.3#n263 | 7 | into RNGD every time RNGCS is read while the RNG is enabled and random |
8 | data is available. | ||
10 | 9 | ||
11 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | A qtest featuring some simple randomness tests is included. |
12 | Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org> | 11 | |
13 | Message-id: 20191005154748.21718-4-f4bug@amsat.org | 12 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Havard Skinnemoen <hskinnemoen@google.com> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 16 | --- |
16 | include/hw/sd/sdhci.h | 2 ++ | 17 | docs/system/arm/nuvoton.rst | 2 +- |
17 | hw/sd/sdhci.c | 65 +++++++++++++++++++++++++++++++++++++++++++ | 18 | include/hw/arm/npcm7xx.h | 2 + |
18 | 2 files changed, 67 insertions(+) | 19 | include/hw/misc/npcm7xx_rng.h | 34 ++++ |
20 | hw/arm/npcm7xx.c | 7 +- | ||
21 | hw/misc/npcm7xx_rng.c | 180 +++++++++++++++++++++ | ||
22 | tests/qtest/npcm7xx_rng-test.c | 278 +++++++++++++++++++++++++++++++++ | ||
23 | hw/misc/meson.build | 1 + | ||
24 | hw/misc/trace-events | 4 + | ||
25 | tests/qtest/meson.build | 5 +- | ||
26 | 9 files changed, 510 insertions(+), 3 deletions(-) | ||
27 | create mode 100644 include/hw/misc/npcm7xx_rng.h | ||
28 | create mode 100644 hw/misc/npcm7xx_rng.c | ||
29 | create mode 100644 tests/qtest/npcm7xx_rng-test.c | ||
19 | 30 | ||
20 | diff --git a/include/hw/sd/sdhci.h b/include/hw/sd/sdhci.h | 31 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst |
21 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/sd/sdhci.h | 33 | --- a/docs/system/arm/nuvoton.rst |
23 | +++ b/include/hw/sd/sdhci.h | 34 | +++ b/docs/system/arm/nuvoton.rst |
24 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | 35 | @@ -XXX,XX +XXX,XX @@ Supported devices |
25 | 36 | * DDR4 memory controller (dummy interface indicating memory training is done) | |
26 | #define TYPE_IMX_USDHC "imx-usdhc" | 37 | * OTP controllers (no protection features) |
27 | 38 | * Flash Interface Unit (FIU; no protection features) | |
28 | +#define TYPE_S3C_SDHCI "s3c-sdhci" | 39 | + * Random Number Generator (RNG) |
29 | + | 40 | |
30 | #endif /* SDHCI_H */ | 41 | Missing devices |
31 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | 42 | --------------- |
43 | @@ -XXX,XX +XXX,XX @@ Missing devices | ||
44 | * Peripheral SPI controller (PSPI) | ||
45 | * Analog to Digital Converter (ADC) | ||
46 | * SD/MMC host | ||
47 | - * Random Number Generator (RNG) | ||
48 | * PECI interface | ||
49 | * Pulse Width Modulation (PWM) | ||
50 | * Tachometer | ||
51 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | 52 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/hw/sd/sdhci.c | 53 | --- a/include/hw/arm/npcm7xx.h |
34 | +++ b/hw/sd/sdhci.c | 54 | +++ b/include/hw/arm/npcm7xx.h |
35 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo imx_usdhc_info = { | 55 | @@ -XXX,XX +XXX,XX @@ |
36 | .instance_init = imx_usdhc_init, | 56 | #include "hw/mem/npcm7xx_mc.h" |
37 | }; | 57 | #include "hw/misc/npcm7xx_clk.h" |
38 | 58 | #include "hw/misc/npcm7xx_gcr.h" | |
39 | +/* --- qdev Samsung s3c --- */ | 59 | +#include "hw/misc/npcm7xx_rng.h" |
40 | + | 60 | #include "hw/nvram/npcm7xx_otp.h" |
41 | +#define S3C_SDHCI_CONTROL2 0x80 | 61 | #include "hw/timer/npcm7xx_timer.h" |
42 | +#define S3C_SDHCI_CONTROL3 0x84 | 62 | #include "hw/ssi/npcm7xx_fiu.h" |
43 | +#define S3C_SDHCI_CONTROL4 0x8c | 63 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { |
44 | + | 64 | NPCM7xxOTPState key_storage; |
45 | +static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size) | 65 | NPCM7xxOTPState fuse_array; |
46 | +{ | 66 | NPCM7xxMCState mc; |
47 | + uint64_t ret; | 67 | + NPCM7xxRNGState rng; |
68 | NPCM7xxFIUState fiu[2]; | ||
69 | } NPCM7xxState; | ||
70 | |||
71 | diff --git a/include/hw/misc/npcm7xx_rng.h b/include/hw/misc/npcm7xx_rng.h | ||
72 | new file mode 100644 | ||
73 | index XXXXXXX..XXXXXXX | ||
74 | --- /dev/null | ||
75 | +++ b/include/hw/misc/npcm7xx_rng.h | ||
76 | @@ -XXX,XX +XXX,XX @@ | ||
77 | +/* | ||
78 | + * Nuvoton NPCM7xx Random Number Generator. | ||
79 | + * | ||
80 | + * Copyright 2020 Google LLC | ||
81 | + * | ||
82 | + * This program is free software; you can redistribute it and/or modify it | ||
83 | + * under the terms of the GNU General Public License as published by the | ||
84 | + * Free Software Foundation; either version 2 of the License, or | ||
85 | + * (at your option) any later version. | ||
86 | + * | ||
87 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
88 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
89 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
90 | + * for more details. | ||
91 | + */ | ||
92 | +#ifndef NPCM7XX_RNG_H | ||
93 | +#define NPCM7XX_RNG_H | ||
94 | + | ||
95 | +#include "hw/sysbus.h" | ||
96 | + | ||
97 | +typedef struct NPCM7xxRNGState { | ||
98 | + SysBusDevice parent; | ||
99 | + | ||
100 | + MemoryRegion iomem; | ||
101 | + | ||
102 | + uint8_t rngcs; | ||
103 | + uint8_t rngd; | ||
104 | + uint8_t rngmode; | ||
105 | +} NPCM7xxRNGState; | ||
106 | + | ||
107 | +#define TYPE_NPCM7XX_RNG "npcm7xx-rng" | ||
108 | +#define NPCM7XX_RNG(obj) OBJECT_CHECK(NPCM7xxRNGState, (obj), TYPE_NPCM7XX_RNG) | ||
109 | + | ||
110 | +#endif /* NPCM7XX_RNG_H */ | ||
111 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/hw/arm/npcm7xx.c | ||
114 | +++ b/hw/arm/npcm7xx.c | ||
115 | @@ -XXX,XX +XXX,XX @@ | ||
116 | #define NPCM7XX_GCR_BA (0xf0800000) | ||
117 | #define NPCM7XX_CLK_BA (0xf0801000) | ||
118 | #define NPCM7XX_MC_BA (0xf0824000) | ||
119 | +#define NPCM7XX_RNG_BA (0xf000b000) | ||
120 | |||
121 | /* Internal AHB SRAM */ | ||
122 | #define NPCM7XX_RAM3_BA (0xc0008000) | ||
123 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) | ||
124 | object_initialize_child(obj, "otp2", &s->fuse_array, | ||
125 | TYPE_NPCM7XX_FUSE_ARRAY); | ||
126 | object_initialize_child(obj, "mc", &s->mc, TYPE_NPCM7XX_MC); | ||
127 | + object_initialize_child(obj, "rng", &s->rng, TYPE_NPCM7XX_RNG); | ||
128 | |||
129 | for (i = 0; i < ARRAY_SIZE(s->tim); i++) { | ||
130 | object_initialize_child(obj, "tim[*]", &s->tim[i], TYPE_NPCM7XX_TIMER); | ||
131 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
132 | serial_hd(i), DEVICE_LITTLE_ENDIAN); | ||
133 | } | ||
134 | |||
135 | + /* Random Number Generator. Cannot fail. */ | ||
136 | + sysbus_realize(SYS_BUS_DEVICE(&s->rng), &error_abort); | ||
137 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rng), 0, NPCM7XX_RNG_BA); | ||
138 | + | ||
139 | /* | ||
140 | * Flash Interface Unit (FIU). Can fail if incorrect number of chip selects | ||
141 | * specified, but this is a programming error. | ||
142 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
143 | create_unimplemented_device("npcm7xx.vdmx", 0xe0800000, 4 * KiB); | ||
144 | create_unimplemented_device("npcm7xx.pcierc", 0xe1000000, 64 * KiB); | ||
145 | create_unimplemented_device("npcm7xx.kcs", 0xf0007000, 4 * KiB); | ||
146 | - create_unimplemented_device("npcm7xx.rng", 0xf000b000, 4 * KiB); | ||
147 | create_unimplemented_device("npcm7xx.adc", 0xf000c000, 4 * KiB); | ||
148 | create_unimplemented_device("npcm7xx.gfxi", 0xf000e000, 4 * KiB); | ||
149 | create_unimplemented_device("npcm7xx.gpio[0]", 0xf0010000, 4 * KiB); | ||
150 | diff --git a/hw/misc/npcm7xx_rng.c b/hw/misc/npcm7xx_rng.c | ||
151 | new file mode 100644 | ||
152 | index XXXXXXX..XXXXXXX | ||
153 | --- /dev/null | ||
154 | +++ b/hw/misc/npcm7xx_rng.c | ||
155 | @@ -XXX,XX +XXX,XX @@ | ||
156 | +/* | ||
157 | + * Nuvoton NPCM7xx Random Number Generator. | ||
158 | + * | ||
159 | + * Copyright 2020 Google LLC | ||
160 | + * | ||
161 | + * This program is free software; you can redistribute it and/or modify it | ||
162 | + * under the terms of the GNU General Public License as published by the | ||
163 | + * Free Software Foundation; either version 2 of the License, or | ||
164 | + * (at your option) any later version. | ||
165 | + * | ||
166 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
167 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
168 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
169 | + * for more details. | ||
170 | + */ | ||
171 | + | ||
172 | +#include "qemu/osdep.h" | ||
173 | + | ||
174 | +#include "hw/misc/npcm7xx_rng.h" | ||
175 | +#include "migration/vmstate.h" | ||
176 | +#include "qemu/bitops.h" | ||
177 | +#include "qemu/guest-random.h" | ||
178 | +#include "qemu/log.h" | ||
179 | +#include "qemu/module.h" | ||
180 | +#include "qemu/units.h" | ||
181 | + | ||
182 | +#include "trace.h" | ||
183 | + | ||
184 | +#define NPCM7XX_RNG_REGS_SIZE (4 * KiB) | ||
185 | + | ||
186 | +#define NPCM7XX_RNGCS (0x00) | ||
187 | +#define NPCM7XX_RNGCS_CLKP(rv) extract32(rv, 2, 4) | ||
188 | +#define NPCM7XX_RNGCS_DVALID BIT(1) | ||
189 | +#define NPCM7XX_RNGCS_RNGE BIT(0) | ||
190 | + | ||
191 | +#define NPCM7XX_RNGD (0x04) | ||
192 | +#define NPCM7XX_RNGMODE (0x08) | ||
193 | +#define NPCM7XX_RNGMODE_NORMAL (0x02) | ||
194 | + | ||
195 | +static bool npcm7xx_rng_is_enabled(NPCM7xxRNGState *s) | ||
196 | +{ | ||
197 | + return (s->rngcs & NPCM7XX_RNGCS_RNGE) && | ||
198 | + (s->rngmode == NPCM7XX_RNGMODE_NORMAL); | ||
199 | +} | ||
200 | + | ||
201 | +static uint64_t npcm7xx_rng_read(void *opaque, hwaddr offset, unsigned size) | ||
202 | +{ | ||
203 | + NPCM7xxRNGState *s = opaque; | ||
204 | + uint64_t value = 0; | ||
48 | + | 205 | + |
49 | + switch (offset) { | 206 | + switch (offset) { |
50 | + case S3C_SDHCI_CONTROL2: | 207 | + case NPCM7XX_RNGCS: |
51 | + case S3C_SDHCI_CONTROL3: | 208 | + /* |
52 | + case S3C_SDHCI_CONTROL4: | 209 | + * If the RNG is enabled, but we don't have any valid random data, try |
53 | + /* ignore */ | 210 | + * obtaining some and update the DVALID bit accordingly. |
54 | + ret = 0; | 211 | + */ |
55 | + break; | 212 | + if (!npcm7xx_rng_is_enabled(s)) { |
213 | + s->rngcs &= ~NPCM7XX_RNGCS_DVALID; | ||
214 | + } else if (!(s->rngcs & NPCM7XX_RNGCS_DVALID)) { | ||
215 | + uint8_t byte = 0; | ||
216 | + | ||
217 | + if (qemu_guest_getrandom(&byte, sizeof(byte), NULL) == 0) { | ||
218 | + s->rngd = byte; | ||
219 | + s->rngcs |= NPCM7XX_RNGCS_DVALID; | ||
220 | + } | ||
221 | + } | ||
222 | + value = s->rngcs; | ||
223 | + break; | ||
224 | + case NPCM7XX_RNGD: | ||
225 | + if (npcm7xx_rng_is_enabled(s) && s->rngcs & NPCM7XX_RNGCS_DVALID) { | ||
226 | + s->rngcs &= ~NPCM7XX_RNGCS_DVALID; | ||
227 | + value = s->rngd; | ||
228 | + s->rngd = 0; | ||
229 | + } | ||
230 | + break; | ||
231 | + case NPCM7XX_RNGMODE: | ||
232 | + value = s->rngmode; | ||
233 | + break; | ||
234 | + | ||
56 | + default: | 235 | + default: |
57 | + ret = sdhci_read(opaque, offset, size); | 236 | + qemu_log_mask(LOG_GUEST_ERROR, |
58 | + break; | 237 | + "%s: read from invalid offset 0x%" HWADDR_PRIx "\n", |
59 | + } | 238 | + DEVICE(s)->canonical_path, offset); |
60 | + | 239 | + break; |
61 | + return ret; | 240 | + } |
62 | +} | 241 | + |
63 | + | 242 | + trace_npcm7xx_rng_read(offset, value, size); |
64 | +static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val, | 243 | + |
65 | + unsigned size) | 244 | + return value; |
66 | +{ | 245 | +} |
246 | + | ||
247 | +static void npcm7xx_rng_write(void *opaque, hwaddr offset, uint64_t value, | ||
248 | + unsigned size) | ||
249 | +{ | ||
250 | + NPCM7xxRNGState *s = opaque; | ||
251 | + | ||
252 | + trace_npcm7xx_rng_write(offset, value, size); | ||
253 | + | ||
67 | + switch (offset) { | 254 | + switch (offset) { |
68 | + case S3C_SDHCI_CONTROL2: | 255 | + case NPCM7XX_RNGCS: |
69 | + case S3C_SDHCI_CONTROL3: | 256 | + s->rngcs &= NPCM7XX_RNGCS_DVALID; |
70 | + case S3C_SDHCI_CONTROL4: | 257 | + s->rngcs |= value & ~NPCM7XX_RNGCS_DVALID; |
71 | + /* ignore */ | 258 | + break; |
259 | + case NPCM7XX_RNGD: | ||
260 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
261 | + "%s: write to read-only register @ 0x%" HWADDR_PRIx "\n", | ||
262 | + DEVICE(s)->canonical_path, offset); | ||
263 | + break; | ||
264 | + case NPCM7XX_RNGMODE: | ||
265 | + s->rngmode = value; | ||
72 | + break; | 266 | + break; |
73 | + default: | 267 | + default: |
74 | + sdhci_write(opaque, offset, val, size); | 268 | + qemu_log_mask(LOG_GUEST_ERROR, |
75 | + break; | 269 | + "%s: write to invalid offset 0x%" HWADDR_PRIx "\n", |
76 | + } | 270 | + DEVICE(s)->canonical_path, offset); |
77 | +} | 271 | + break; |
78 | + | 272 | + } |
79 | +static const MemoryRegionOps sdhci_s3c_mmio_ops = { | 273 | +} |
80 | + .read = sdhci_s3c_read, | 274 | + |
81 | + .write = sdhci_s3c_write, | 275 | +static const MemoryRegionOps npcm7xx_rng_ops = { |
276 | + .read = npcm7xx_rng_read, | ||
277 | + .write = npcm7xx_rng_write, | ||
278 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
82 | + .valid = { | 279 | + .valid = { |
83 | + .min_access_size = 1, | 280 | + .min_access_size = 1, |
84 | + .max_access_size = 4, | 281 | + .max_access_size = 4, |
85 | + .unaligned = false | 282 | + .unaligned = false, |
86 | + }, | 283 | + }, |
87 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
88 | +}; | 284 | +}; |
89 | + | 285 | + |
90 | +static void sdhci_s3c_init(Object *obj) | 286 | +static void npcm7xx_rng_enter_reset(Object *obj, ResetType type) |
91 | +{ | 287 | +{ |
92 | + SDHCIState *s = SYSBUS_SDHCI(obj); | 288 | + NPCM7xxRNGState *s = NPCM7XX_RNG(obj); |
93 | + | 289 | + |
94 | + s->io_ops = &sdhci_s3c_mmio_ops; | 290 | + s->rngcs = 0; |
95 | +} | 291 | + s->rngd = 0; |
96 | + | 292 | + s->rngmode = 0; |
97 | +static const TypeInfo sdhci_s3c_info = { | 293 | +} |
98 | + .name = TYPE_S3C_SDHCI , | 294 | + |
99 | + .parent = TYPE_SYSBUS_SDHCI, | 295 | +static void npcm7xx_rng_init(Object *obj) |
100 | + .instance_init = sdhci_s3c_init, | 296 | +{ |
297 | + NPCM7xxRNGState *s = NPCM7XX_RNG(obj); | ||
298 | + | ||
299 | + memory_region_init_io(&s->iomem, obj, &npcm7xx_rng_ops, s, "regs", | ||
300 | + NPCM7XX_RNG_REGS_SIZE); | ||
301 | + sysbus_init_mmio(&s->parent, &s->iomem); | ||
302 | +} | ||
303 | + | ||
304 | +static const VMStateDescription vmstate_npcm7xx_rng = { | ||
305 | + .name = "npcm7xx-rng", | ||
306 | + .version_id = 0, | ||
307 | + .minimum_version_id = 0, | ||
308 | + .fields = (VMStateField[]) { | ||
309 | + VMSTATE_UINT8(rngcs, NPCM7xxRNGState), | ||
310 | + VMSTATE_UINT8(rngd, NPCM7xxRNGState), | ||
311 | + VMSTATE_UINT8(rngmode, NPCM7xxRNGState), | ||
312 | + VMSTATE_END_OF_LIST(), | ||
313 | + }, | ||
101 | +}; | 314 | +}; |
102 | + | 315 | + |
103 | static void sdhci_register_types(void) | 316 | +static void npcm7xx_rng_class_init(ObjectClass *klass, void *data) |
104 | { | 317 | +{ |
105 | type_register_static(&sdhci_sysbus_info); | 318 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
106 | type_register_static(&sdhci_bus_info); | 319 | + DeviceClass *dc = DEVICE_CLASS(klass); |
107 | type_register_static(&imx_usdhc_info); | 320 | + |
108 | + type_register_static(&sdhci_s3c_info); | 321 | + dc->desc = "NPCM7xx Random Number Generator"; |
109 | } | 322 | + dc->vmsd = &vmstate_npcm7xx_rng; |
110 | 323 | + rc->phases.enter = npcm7xx_rng_enter_reset; | |
111 | type_init(sdhci_register_types) | 324 | +} |
325 | + | ||
326 | +static const TypeInfo npcm7xx_rng_types[] = { | ||
327 | + { | ||
328 | + .name = TYPE_NPCM7XX_RNG, | ||
329 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
330 | + .instance_size = sizeof(NPCM7xxRNGState), | ||
331 | + .class_init = npcm7xx_rng_class_init, | ||
332 | + .instance_init = npcm7xx_rng_init, | ||
333 | + }, | ||
334 | +}; | ||
335 | +DEFINE_TYPES(npcm7xx_rng_types); | ||
336 | diff --git a/tests/qtest/npcm7xx_rng-test.c b/tests/qtest/npcm7xx_rng-test.c | ||
337 | new file mode 100644 | ||
338 | index XXXXXXX..XXXXXXX | ||
339 | --- /dev/null | ||
340 | +++ b/tests/qtest/npcm7xx_rng-test.c | ||
341 | @@ -XXX,XX +XXX,XX @@ | ||
342 | +/* | ||
343 | + * QTest testcase for the Nuvoton NPCM7xx Random Number Generator | ||
344 | + * | ||
345 | + * Copyright 2020 Google LLC | ||
346 | + * | ||
347 | + * This program is free software; you can redistribute it and/or modify it | ||
348 | + * under the terms of the GNU General Public License as published by the | ||
349 | + * Free Software Foundation; either version 2 of the License, or | ||
350 | + * (at your option) any later version. | ||
351 | + * | ||
352 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
353 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
354 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
355 | + * for more details. | ||
356 | + */ | ||
357 | + | ||
358 | +#include "qemu/osdep.h" | ||
359 | + | ||
360 | +#include <math.h> | ||
361 | + | ||
362 | +#include "libqtest-single.h" | ||
363 | +#include "qemu/bitops.h" | ||
364 | + | ||
365 | +#define RNG_BASE_ADDR 0xf000b000 | ||
366 | + | ||
367 | +/* Control and Status Register */ | ||
368 | +#define RNGCS 0x00 | ||
369 | +# define DVALID BIT(1) /* Data Valid */ | ||
370 | +# define RNGE BIT(0) /* RNG Enable */ | ||
371 | +/* Data Register */ | ||
372 | +#define RNGD 0x04 | ||
373 | +/* Mode Register */ | ||
374 | +#define RNGMODE 0x08 | ||
375 | +# define ROSEL_NORMAL (2) /* RNG only works in this mode */ | ||
376 | + | ||
377 | +/* Number of bits to collect for randomness tests. */ | ||
378 | +#define TEST_INPUT_BITS (128) | ||
379 | + | ||
380 | +static void rng_writeb(unsigned int offset, uint8_t value) | ||
381 | +{ | ||
382 | + writeb(RNG_BASE_ADDR + offset, value); | ||
383 | +} | ||
384 | + | ||
385 | +static uint8_t rng_readb(unsigned int offset) | ||
386 | +{ | ||
387 | + return readb(RNG_BASE_ADDR + offset); | ||
388 | +} | ||
389 | + | ||
390 | +/* Disable RNG and set normal ring oscillator mode. */ | ||
391 | +static void rng_reset(void) | ||
392 | +{ | ||
393 | + rng_writeb(RNGCS, 0); | ||
394 | + rng_writeb(RNGMODE, ROSEL_NORMAL); | ||
395 | +} | ||
396 | + | ||
397 | +/* Reset RNG and then enable it. */ | ||
398 | +static void rng_reset_enable(void) | ||
399 | +{ | ||
400 | + rng_reset(); | ||
401 | + rng_writeb(RNGCS, RNGE); | ||
402 | +} | ||
403 | + | ||
404 | +/* Wait until Data Valid bit is set. */ | ||
405 | +static bool rng_wait_ready(void) | ||
406 | +{ | ||
407 | + /* qemu_guest_getrandom may fail. Assume it won't fail 10 times in a row. */ | ||
408 | + int retries = 10; | ||
409 | + | ||
410 | + while (retries-- > 0) { | ||
411 | + if (rng_readb(RNGCS) & DVALID) { | ||
412 | + return true; | ||
413 | + } | ||
414 | + } | ||
415 | + | ||
416 | + return false; | ||
417 | +} | ||
418 | + | ||
419 | +/* | ||
420 | + * Perform a frequency (monobit) test, as defined by NIST SP 800-22, on the | ||
421 | + * sequence in buf and return the P-value. This represents the probability of a | ||
422 | + * truly random sequence having the same proportion of zeros and ones as the | ||
423 | + * sequence in buf. | ||
424 | + * | ||
425 | + * An RNG which always returns 0x00 or 0xff, or has some bits stuck at 0 or 1, | ||
426 | + * will fail this test. However, an RNG which always returns 0x55, 0xf0 or some | ||
427 | + * other value with an equal number of zeroes and ones will pass. | ||
428 | + */ | ||
429 | +static double calc_monobit_p(const uint8_t *buf, unsigned int len) | ||
430 | +{ | ||
431 | + unsigned int i; | ||
432 | + double s_obs; | ||
433 | + int sn = 0; | ||
434 | + | ||
435 | + for (i = 0; i < len; i++) { | ||
436 | + /* | ||
437 | + * Each 1 counts as 1, each 0 counts as -1. | ||
438 | + * s = cp - (8 - cp) = 2 * cp - 8 | ||
439 | + */ | ||
440 | + sn += 2 * ctpop8(buf[i]) - 8; | ||
441 | + } | ||
442 | + | ||
443 | + s_obs = abs(sn) / sqrt(len * BITS_PER_BYTE); | ||
444 | + | ||
445 | + return erfc(s_obs / sqrt(2)); | ||
446 | +} | ||
447 | + | ||
448 | +/* | ||
449 | + * Perform a runs test, as defined by NIST SP 800-22, and return the P-value. | ||
450 | + * This represents the probability of a truly random sequence having the same | ||
451 | + * number of runs (i.e. uninterrupted sequences of identical bits) as the | ||
452 | + * sequence in buf. | ||
453 | + */ | ||
454 | +static double calc_runs_p(const unsigned long *buf, unsigned int nr_bits) | ||
455 | +{ | ||
456 | + unsigned int j; | ||
457 | + unsigned int k; | ||
458 | + int nr_ones = 0; | ||
459 | + int vn_obs = 0; | ||
460 | + double pi; | ||
461 | + | ||
462 | + g_assert(nr_bits % BITS_PER_LONG == 0); | ||
463 | + | ||
464 | + for (j = 0; j < nr_bits / BITS_PER_LONG; j++) { | ||
465 | + nr_ones += __builtin_popcountl(buf[j]); | ||
466 | + } | ||
467 | + pi = (double)nr_ones / nr_bits; | ||
468 | + | ||
469 | + for (k = 0; k < nr_bits - 1; k++) { | ||
470 | + vn_obs += !(test_bit(k, buf) ^ test_bit(k + 1, buf)); | ||
471 | + } | ||
472 | + vn_obs += 1; | ||
473 | + | ||
474 | + return erfc(fabs(vn_obs - 2 * nr_bits * pi * (1.0 - pi)) | ||
475 | + / (2 * sqrt(2 * nr_bits) * pi * (1.0 - pi))); | ||
476 | +} | ||
477 | + | ||
478 | +/* | ||
479 | + * Verifies that DVALID is clear, and RNGD reads zero, when RNGE is cleared, | ||
480 | + * and DVALID eventually becomes set when RNGE is set. | ||
481 | + */ | ||
482 | +static void test_enable_disable(void) | ||
483 | +{ | ||
484 | + /* Disable: DVALID should not be set, and RNGD should read zero */ | ||
485 | + rng_reset(); | ||
486 | + g_assert_cmphex(rng_readb(RNGCS), ==, 0); | ||
487 | + g_assert_cmphex(rng_readb(RNGD), ==, 0); | ||
488 | + | ||
489 | + /* Enable: DVALID should be set, but we can't make assumptions about RNGD */ | ||
490 | + rng_writeb(RNGCS, RNGE); | ||
491 | + g_assert_true(rng_wait_ready()); | ||
492 | + g_assert_cmphex(rng_readb(RNGCS), ==, DVALID | RNGE); | ||
493 | + | ||
494 | + /* Disable: DVALID should not be set, and RNGD should read zero */ | ||
495 | + rng_writeb(RNGCS, 0); | ||
496 | + g_assert_cmphex(rng_readb(RNGCS), ==, 0); | ||
497 | + g_assert_cmphex(rng_readb(RNGD), ==, 0); | ||
498 | +} | ||
499 | + | ||
500 | +/* | ||
501 | + * Verifies that the RNG only produces data when RNGMODE is set to 'normal' | ||
502 | + * ring oscillator mode. | ||
503 | + */ | ||
504 | +static void test_rosel(void) | ||
505 | +{ | ||
506 | + rng_reset_enable(); | ||
507 | + g_assert_true(rng_wait_ready()); | ||
508 | + rng_writeb(RNGMODE, 0); | ||
509 | + g_assert_false(rng_wait_ready()); | ||
510 | + rng_writeb(RNGMODE, ROSEL_NORMAL); | ||
511 | + g_assert_true(rng_wait_ready()); | ||
512 | + rng_writeb(RNGMODE, 0); | ||
513 | + g_assert_false(rng_wait_ready()); | ||
514 | +} | ||
515 | + | ||
516 | +/* | ||
517 | + * Verifies that a continuous sequence of bits collected after enabling the RNG | ||
518 | + * satisfies a monobit test. | ||
519 | + */ | ||
520 | +static void test_continuous_monobit(void) | ||
521 | +{ | ||
522 | + uint8_t buf[TEST_INPUT_BITS / BITS_PER_BYTE]; | ||
523 | + unsigned int i; | ||
524 | + | ||
525 | + rng_reset_enable(); | ||
526 | + for (i = 0; i < sizeof(buf); i++) { | ||
527 | + g_assert_true(rng_wait_ready()); | ||
528 | + buf[i] = rng_readb(RNGD); | ||
529 | + } | ||
530 | + | ||
531 | + g_assert_cmpfloat(calc_monobit_p(buf, sizeof(buf)), >, 0.01); | ||
532 | +} | ||
533 | + | ||
534 | +/* | ||
535 | + * Verifies that a continuous sequence of bits collected after enabling the RNG | ||
536 | + * satisfies a runs test. | ||
537 | + */ | ||
538 | +static void test_continuous_runs(void) | ||
539 | +{ | ||
540 | + union { | ||
541 | + unsigned long l[TEST_INPUT_BITS / BITS_PER_LONG]; | ||
542 | + uint8_t c[TEST_INPUT_BITS / BITS_PER_BYTE]; | ||
543 | + } buf; | ||
544 | + unsigned int i; | ||
545 | + | ||
546 | + rng_reset_enable(); | ||
547 | + for (i = 0; i < sizeof(buf); i++) { | ||
548 | + g_assert_true(rng_wait_ready()); | ||
549 | + buf.c[i] = rng_readb(RNGD); | ||
550 | + } | ||
551 | + | ||
552 | + g_assert_cmpfloat(calc_runs_p(buf.l, sizeof(buf) * BITS_PER_BYTE), >, 0.01); | ||
553 | +} | ||
554 | + | ||
555 | +/* | ||
556 | + * Verifies that the first data byte collected after enabling the RNG satisfies | ||
557 | + * a monobit test. | ||
558 | + */ | ||
559 | +static void test_first_byte_monobit(void) | ||
560 | +{ | ||
561 | + /* Enable, collect one byte, disable. Repeat until we have 100 bits. */ | ||
562 | + uint8_t buf[TEST_INPUT_BITS / BITS_PER_BYTE]; | ||
563 | + unsigned int i; | ||
564 | + | ||
565 | + rng_reset(); | ||
566 | + for (i = 0; i < sizeof(buf); i++) { | ||
567 | + rng_writeb(RNGCS, RNGE); | ||
568 | + g_assert_true(rng_wait_ready()); | ||
569 | + buf[i] = rng_readb(RNGD); | ||
570 | + rng_writeb(RNGCS, 0); | ||
571 | + } | ||
572 | + | ||
573 | + g_assert_cmpfloat(calc_monobit_p(buf, sizeof(buf)), >, 0.01); | ||
574 | +} | ||
575 | + | ||
576 | +/* | ||
577 | + * Verifies that the first data byte collected after enabling the RNG satisfies | ||
578 | + * a runs test. | ||
579 | + */ | ||
580 | +static void test_first_byte_runs(void) | ||
581 | +{ | ||
582 | + /* Enable, collect one byte, disable. Repeat until we have 100 bits. */ | ||
583 | + union { | ||
584 | + unsigned long l[TEST_INPUT_BITS / BITS_PER_LONG]; | ||
585 | + uint8_t c[TEST_INPUT_BITS / BITS_PER_BYTE]; | ||
586 | + } buf; | ||
587 | + unsigned int i; | ||
588 | + | ||
589 | + rng_reset(); | ||
590 | + for (i = 0; i < sizeof(buf); i++) { | ||
591 | + rng_writeb(RNGCS, RNGE); | ||
592 | + g_assert_true(rng_wait_ready()); | ||
593 | + buf.c[i] = rng_readb(RNGD); | ||
594 | + rng_writeb(RNGCS, 0); | ||
595 | + } | ||
596 | + | ||
597 | + g_assert_cmpfloat(calc_runs_p(buf.l, sizeof(buf) * BITS_PER_BYTE), >, 0.01); | ||
598 | +} | ||
599 | + | ||
600 | +int main(int argc, char **argv) | ||
601 | +{ | ||
602 | + int ret; | ||
603 | + | ||
604 | + g_test_init(&argc, &argv, NULL); | ||
605 | + g_test_set_nonfatal_assertions(); | ||
606 | + | ||
607 | + qtest_add_func("npcm7xx_rng/enable_disable", test_enable_disable); | ||
608 | + qtest_add_func("npcm7xx_rng/rosel", test_rosel); | ||
609 | + qtest_add_func("npcm7xx_rng/continuous/monobit", test_continuous_monobit); | ||
610 | + qtest_add_func("npcm7xx_rng/continuous/runs", test_continuous_runs); | ||
611 | + qtest_add_func("npcm7xx_rng/first_byte/monobit", test_first_byte_monobit); | ||
612 | + qtest_add_func("npcm7xx_rng/first_byte/runs", test_first_byte_runs); | ||
613 | + | ||
614 | + qtest_start("-machine npcm750-evb"); | ||
615 | + ret = g_test_run(); | ||
616 | + qtest_end(); | ||
617 | + | ||
618 | + return ret; | ||
619 | +} | ||
620 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
621 | index XXXXXXX..XXXXXXX 100644 | ||
622 | --- a/hw/misc/meson.build | ||
623 | +++ b/hw/misc/meson.build | ||
624 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_MAINSTONE', if_true: files('mst_fpga.c')) | ||
625 | softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files( | ||
626 | 'npcm7xx_clk.c', | ||
627 | 'npcm7xx_gcr.c', | ||
628 | + 'npcm7xx_rng.c', | ||
629 | )) | ||
630 | softmmu_ss.add(when: 'CONFIG_OMAP', if_true: files( | ||
631 | 'omap_clk.c', | ||
632 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
633 | index XXXXXXX..XXXXXXX 100644 | ||
634 | --- a/hw/misc/trace-events | ||
635 | +++ b/hw/misc/trace-events | ||
636 | @@ -XXX,XX +XXX,XX @@ npcm7xx_clk_write(uint64_t offset, uint32_t value) "offset: 0x%04" PRIx64 " valu | ||
637 | npcm7xx_gcr_read(uint64_t offset, uint32_t value) " offset: 0x%04" PRIx64 " value: 0x%08" PRIx32 | ||
638 | npcm7xx_gcr_write(uint64_t offset, uint32_t value) "offset: 0x%04" PRIx64 " value: 0x%08" PRIx32 | ||
639 | |||
640 | +# npcm7xx_rng.c | ||
641 | +npcm7xx_rng_read(uint64_t offset, uint64_t value, unsigned size) "offset: 0x%04" PRIx64 " value: 0x%02" PRIx64 " size: %u" | ||
642 | +npcm7xx_rng_write(uint64_t offset, uint64_t value, unsigned size) "offset: 0x%04" PRIx64 " value: 0x%02" PRIx64 " size: %u" | ||
643 | + | ||
644 | # stm32f4xx_syscfg.c | ||
645 | stm32f4xx_syscfg_set_irq(int gpio, int line, int level) "Interupt: GPIO: %d, Line: %d; Level: %d" | ||
646 | stm32f4xx_pulse_exti(int irq) "Pulse EXTI: %d" | ||
647 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
648 | index XXXXXXX..XXXXXXX 100644 | ||
649 | --- a/tests/qtest/meson.build | ||
650 | +++ b/tests/qtest/meson.build | ||
651 | @@ -XXX,XX +XXX,XX @@ qtests_sparc64 = \ | ||
652 | (config_all_devices.has_key('CONFIG_ISA_TESTDEV') ? ['endianness-test'] : []) + \ | ||
653 | ['prom-env-test', 'boot-serial-test'] | ||
654 | |||
655 | -qtests_npcm7xx = ['npcm7xx_timer-test', 'npcm7xx_watchdog_timer-test'] | ||
656 | +qtests_npcm7xx = \ | ||
657 | + ['npcm7xx_rng-test', | ||
658 | + 'npcm7xx_timer-test', | ||
659 | + 'npcm7xx_watchdog_timer-test'] | ||
660 | qtests_arm = \ | ||
661 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
662 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
112 | -- | 663 | -- |
113 | 2.20.1 | 664 | 2.20.1 |
114 | 665 | ||
115 | 666 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Havard Skinnemoen <hskinnemoen@google.com> | ||
1 | 2 | ||
3 | The NPCM730 and NPCM750 chips have a single USB host port shared between | ||
4 | a USB 2.0 EHCI host controller and a USB 1.1 OHCI host controller. This | ||
5 | adds support for both of them. | ||
6 | |||
7 | Testing notes: | ||
8 | * With -device usb-kbd, qemu will automatically insert a full-speed | ||
9 | hub, and the keyboard becomes controlled by the OHCI controller. | ||
10 | * With -device usb-kbd,bus=usb-bus.0,port=1, the keyboard is directly | ||
11 | attached to the port without any hubs, and the device becomes | ||
12 | controlled by the EHCI controller since it's high speed capable. | ||
13 | * With -device usb-kbd,bus=usb-bus.0,port=1,usb_version=1, the | ||
14 | keyboard is directly attached to the port, but it only advertises | ||
15 | itself as full-speed capable, so it becomes controlled by the OHCI | ||
16 | controller. | ||
17 | |||
18 | In all cases, the keyboard device enumerates correctly. | ||
19 | |||
20 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> | ||
21 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> | ||
22 | Signed-off-by: Havard Skinnemoen <hskinnemoen@google.com> | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | --- | ||
25 | docs/system/arm/nuvoton.rst | 2 +- | ||
26 | hw/usb/hcd-ehci.h | 1 + | ||
27 | include/hw/arm/npcm7xx.h | 4 ++++ | ||
28 | hw/arm/npcm7xx.c | 27 +++++++++++++++++++++++++-- | ||
29 | hw/usb/hcd-ehci-sysbus.c | 19 +++++++++++++++++++ | ||
30 | 5 files changed, 50 insertions(+), 3 deletions(-) | ||
31 | |||
32 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/docs/system/arm/nuvoton.rst | ||
35 | +++ b/docs/system/arm/nuvoton.rst | ||
36 | @@ -XXX,XX +XXX,XX @@ Supported devices | ||
37 | * OTP controllers (no protection features) | ||
38 | * Flash Interface Unit (FIU; no protection features) | ||
39 | * Random Number Generator (RNG) | ||
40 | + * USB host (USBH) | ||
41 | |||
42 | Missing devices | ||
43 | --------------- | ||
44 | @@ -XXX,XX +XXX,XX @@ Missing devices | ||
45 | * eSPI slave interface | ||
46 | |||
47 | * Ethernet controllers (GMAC and EMC) | ||
48 | - * USB host (USBH) | ||
49 | * USB device (USBD) | ||
50 | * SMBus controller (SMBF) | ||
51 | * Peripheral SPI controller (PSPI) | ||
52 | diff --git a/hw/usb/hcd-ehci.h b/hw/usb/hcd-ehci.h | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/hw/usb/hcd-ehci.h | ||
55 | +++ b/hw/usb/hcd-ehci.h | ||
56 | @@ -XXX,XX +XXX,XX @@ struct EHCIPCIState { | ||
57 | #define TYPE_PLATFORM_EHCI "platform-ehci-usb" | ||
58 | #define TYPE_EXYNOS4210_EHCI "exynos4210-ehci-usb" | ||
59 | #define TYPE_AW_H3_EHCI "aw-h3-ehci-usb" | ||
60 | +#define TYPE_NPCM7XX_EHCI "npcm7xx-ehci-usb" | ||
61 | #define TYPE_TEGRA2_EHCI "tegra2-ehci-usb" | ||
62 | #define TYPE_PPC4xx_EHCI "ppc4xx-ehci-usb" | ||
63 | #define TYPE_FUSBH200_EHCI "fusbh200-ehci-usb" | ||
64 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/include/hw/arm/npcm7xx.h | ||
67 | +++ b/include/hw/arm/npcm7xx.h | ||
68 | @@ -XXX,XX +XXX,XX @@ | ||
69 | #include "hw/nvram/npcm7xx_otp.h" | ||
70 | #include "hw/timer/npcm7xx_timer.h" | ||
71 | #include "hw/ssi/npcm7xx_fiu.h" | ||
72 | +#include "hw/usb/hcd-ehci.h" | ||
73 | +#include "hw/usb/hcd-ohci.h" | ||
74 | #include "target/arm/cpu.h" | ||
75 | |||
76 | #define NPCM7XX_MAX_NUM_CPUS (2) | ||
77 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
78 | NPCM7xxOTPState fuse_array; | ||
79 | NPCM7xxMCState mc; | ||
80 | NPCM7xxRNGState rng; | ||
81 | + EHCISysBusState ehci; | ||
82 | + OHCISysBusState ohci; | ||
83 | NPCM7xxFIUState fiu[2]; | ||
84 | } NPCM7xxState; | ||
85 | |||
86 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/hw/arm/npcm7xx.c | ||
89 | +++ b/hw/arm/npcm7xx.c | ||
90 | @@ -XXX,XX +XXX,XX @@ | ||
91 | #define NPCM7XX_MC_BA (0xf0824000) | ||
92 | #define NPCM7XX_RNG_BA (0xf000b000) | ||
93 | |||
94 | +/* USB Host modules */ | ||
95 | +#define NPCM7XX_EHCI_BA (0xf0806000) | ||
96 | +#define NPCM7XX_OHCI_BA (0xf0807000) | ||
97 | + | ||
98 | /* Internal AHB SRAM */ | ||
99 | #define NPCM7XX_RAM3_BA (0xc0008000) | ||
100 | #define NPCM7XX_RAM3_SZ (4 * KiB) | ||
101 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | ||
102 | NPCM7XX_WDG0_IRQ = 47, /* Timer Module 0 Watchdog */ | ||
103 | NPCM7XX_WDG1_IRQ, /* Timer Module 1 Watchdog */ | ||
104 | NPCM7XX_WDG2_IRQ, /* Timer Module 2 Watchdog */ | ||
105 | + NPCM7XX_EHCI_IRQ = 61, | ||
106 | + NPCM7XX_OHCI_IRQ = 62, | ||
107 | }; | ||
108 | |||
109 | /* Total number of GIC interrupts, including internal Cortex-A9 interrupts. */ | ||
110 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) | ||
111 | object_initialize_child(obj, "tim[*]", &s->tim[i], TYPE_NPCM7XX_TIMER); | ||
112 | } | ||
113 | |||
114 | + object_initialize_child(obj, "ehci", &s->ehci, TYPE_NPCM7XX_EHCI); | ||
115 | + object_initialize_child(obj, "ohci", &s->ohci, TYPE_SYSBUS_OHCI); | ||
116 | + | ||
117 | QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_fiu) != ARRAY_SIZE(s->fiu)); | ||
118 | for (i = 0; i < ARRAY_SIZE(s->fiu); i++) { | ||
119 | object_initialize_child(obj, npcm7xx_fiu[i].name, &s->fiu[i], | ||
120 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
121 | sysbus_realize(SYS_BUS_DEVICE(&s->rng), &error_abort); | ||
122 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->rng), 0, NPCM7XX_RNG_BA); | ||
123 | |||
124 | + /* USB Host */ | ||
125 | + object_property_set_bool(OBJECT(&s->ehci), "companion-enable", true, | ||
126 | + &error_abort); | ||
127 | + sysbus_realize(SYS_BUS_DEVICE(&s->ehci), &error_abort); | ||
128 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci), 0, NPCM7XX_EHCI_BA); | ||
129 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci), 0, | ||
130 | + npcm7xx_irq(s, NPCM7XX_EHCI_IRQ)); | ||
131 | + | ||
132 | + object_property_set_str(OBJECT(&s->ohci), "masterbus", "usb-bus.0", | ||
133 | + &error_abort); | ||
134 | + object_property_set_uint(OBJECT(&s->ohci), "num-ports", 1, &error_abort); | ||
135 | + sysbus_realize(SYS_BUS_DEVICE(&s->ohci), &error_abort); | ||
136 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ohci), 0, NPCM7XX_OHCI_BA); | ||
137 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->ohci), 0, | ||
138 | + npcm7xx_irq(s, NPCM7XX_OHCI_IRQ)); | ||
139 | + | ||
140 | /* | ||
141 | * Flash Interface Unit (FIU). Can fail if incorrect number of chip selects | ||
142 | * specified, but this is a programming error. | ||
143 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
144 | create_unimplemented_device("npcm7xx.mcphy", 0xf05f0000, 64 * KiB); | ||
145 | create_unimplemented_device("npcm7xx.gmac1", 0xf0802000, 8 * KiB); | ||
146 | create_unimplemented_device("npcm7xx.gmac2", 0xf0804000, 8 * KiB); | ||
147 | - create_unimplemented_device("npcm7xx.ehci", 0xf0806000, 4 * KiB); | ||
148 | - create_unimplemented_device("npcm7xx.ohci", 0xf0807000, 4 * KiB); | ||
149 | create_unimplemented_device("npcm7xx.vcd", 0xf0810000, 64 * KiB); | ||
150 | create_unimplemented_device("npcm7xx.ece", 0xf0820000, 8 * KiB); | ||
151 | create_unimplemented_device("npcm7xx.vdma", 0xf0822000, 8 * KiB); | ||
152 | diff --git a/hw/usb/hcd-ehci-sysbus.c b/hw/usb/hcd-ehci-sysbus.c | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/hw/usb/hcd-ehci-sysbus.c | ||
155 | +++ b/hw/usb/hcd-ehci-sysbus.c | ||
156 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ehci_aw_h3_type_info = { | ||
157 | .class_init = ehci_aw_h3_class_init, | ||
158 | }; | ||
159 | |||
160 | +static void ehci_npcm7xx_class_init(ObjectClass *oc, void *data) | ||
161 | +{ | ||
162 | + SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc); | ||
163 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
164 | + | ||
165 | + sec->capsbase = 0x0; | ||
166 | + sec->opregbase = 0x10; | ||
167 | + sec->portscbase = 0x44; | ||
168 | + sec->portnr = 1; | ||
169 | + set_bit(DEVICE_CATEGORY_USB, dc->categories); | ||
170 | +} | ||
171 | + | ||
172 | +static const TypeInfo ehci_npcm7xx_type_info = { | ||
173 | + .name = TYPE_NPCM7XX_EHCI, | ||
174 | + .parent = TYPE_SYS_BUS_EHCI, | ||
175 | + .class_init = ehci_npcm7xx_class_init, | ||
176 | +}; | ||
177 | + | ||
178 | static void ehci_tegra2_class_init(ObjectClass *oc, void *data) | ||
179 | { | ||
180 | SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc); | ||
181 | @@ -XXX,XX +XXX,XX @@ static void ehci_sysbus_register_types(void) | ||
182 | type_register_static(&ehci_platform_type_info); | ||
183 | type_register_static(&ehci_exynos4210_type_info); | ||
184 | type_register_static(&ehci_aw_h3_type_info); | ||
185 | + type_register_static(&ehci_npcm7xx_type_info); | ||
186 | type_register_static(&ehci_tegra2_type_info); | ||
187 | type_register_static(&ehci_ppc4xx_type_info); | ||
188 | type_register_static(&ehci_fusbh200_type_info); | ||
189 | -- | ||
190 | 2.20.1 | ||
191 | |||
192 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Havard Skinnemoen <hskinnemoen@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_A64 bits | 3 | The NPCM7xx chips have multiple GPIO controllers that are mostly |
4 | that will be cached. For now, the env->hflags variable is not | 4 | identical except for some minor differences like the reset values of |
5 | used, and the results are fed back to cpu_get_tb_cpu_state. | 5 | some registers. Each controller controls up to 32 pins. |
6 | 6 | ||
7 | Note that not all BTI related flags are cached, so we have to | 7 | Each individual pin is modeled as a pair of unnamed GPIOs -- one for |
8 | test the BTI feature twice -- once for those bits moved out to | 8 | emitting the actual pin state, and one for driving the pin externally. |
9 | rebuild_hflags_a64 and once for those bits that remain in | 9 | Like the nRF51 GPIO controller, a gpio level may be negative, which |
10 | cpu_get_tb_cpu_state. | 10 | means the pin is not driven, or floating. |
11 | 11 | ||
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 12 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> |
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Signed-off-by: Havard Skinnemoen <hskinnemoen@google.com> |
14 | Message-id: 20191018174431.1784-3-richard.henderson@linaro.org | 14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 16 | --- |
17 | target/arm/helper.c | 131 +++++++++++++++++++++++--------------------- | 17 | docs/system/arm/nuvoton.rst | 2 +- |
18 | 1 file changed, 69 insertions(+), 62 deletions(-) | 18 | include/hw/arm/npcm7xx.h | 2 + |
19 | include/hw/gpio/npcm7xx_gpio.h | 55 +++++ | ||
20 | hw/arm/npcm7xx.c | 80 ++++++ | ||
21 | hw/gpio/npcm7xx_gpio.c | 424 ++++++++++++++++++++++++++++++++ | ||
22 | tests/qtest/npcm7xx_gpio-test.c | 385 +++++++++++++++++++++++++++++ | ||
23 | hw/gpio/meson.build | 1 + | ||
24 | hw/gpio/trace-events | 7 + | ||
25 | tests/qtest/meson.build | 3 +- | ||
26 | 9 files changed, 957 insertions(+), 2 deletions(-) | ||
27 | create mode 100644 include/hw/gpio/npcm7xx_gpio.h | ||
28 | create mode 100644 hw/gpio/npcm7xx_gpio.c | ||
29 | create mode 100644 tests/qtest/npcm7xx_gpio-test.c | ||
19 | 30 | ||
20 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 31 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst |
21 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper.c | 33 | --- a/docs/system/arm/nuvoton.rst |
23 | +++ b/target/arm/helper.c | 34 | +++ b/docs/system/arm/nuvoton.rst |
24 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 35 | @@ -XXX,XX +XXX,XX @@ Supported devices |
25 | return flags; | 36 | * Flash Interface Unit (FIU; no protection features) |
26 | } | 37 | * Random Number Generator (RNG) |
27 | 38 | * USB host (USBH) | |
28 | +static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 39 | + * GPIO controller |
29 | + ARMMMUIdx mmu_idx) | 40 | |
30 | +{ | 41 | Missing devices |
31 | + ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | 42 | --------------- |
32 | + ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | 43 | |
33 | + uint32_t flags = 0; | 44 | - * GPIO controller |
34 | + uint64_t sctlr; | 45 | * LPC/eSPI host-to-BMC interface, including |
35 | + int tbii, tbid; | 46 | |
36 | + | 47 | * Keyboard and mouse controller interface (KBCI) |
37 | + flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1); | 48 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h |
38 | + | 49 | index XXXXXXX..XXXXXXX 100644 |
39 | + /* FIXME: ARMv8.1-VHE S2 translation regime. */ | 50 | --- a/include/hw/arm/npcm7xx.h |
40 | + if (regime_el(env, stage1) < 2) { | 51 | +++ b/include/hw/arm/npcm7xx.h |
41 | + ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1); | 52 | @@ -XXX,XX +XXX,XX @@ |
42 | + tbid = (p1.tbi << 1) | p0.tbi; | 53 | |
43 | + tbii = tbid & ~((p1.tbid << 1) | p0.tbid); | 54 | #include "hw/boards.h" |
44 | + } else { | 55 | #include "hw/cpu/a9mpcore.h" |
45 | + tbid = p0.tbi; | 56 | +#include "hw/gpio/npcm7xx_gpio.h" |
46 | + tbii = tbid & !p0.tbid; | 57 | #include "hw/mem/npcm7xx_mc.h" |
58 | #include "hw/misc/npcm7xx_clk.h" | ||
59 | #include "hw/misc/npcm7xx_gcr.h" | ||
60 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
61 | NPCM7xxOTPState fuse_array; | ||
62 | NPCM7xxMCState mc; | ||
63 | NPCM7xxRNGState rng; | ||
64 | + NPCM7xxGPIOState gpio[8]; | ||
65 | EHCISysBusState ehci; | ||
66 | OHCISysBusState ohci; | ||
67 | NPCM7xxFIUState fiu[2]; | ||
68 | diff --git a/include/hw/gpio/npcm7xx_gpio.h b/include/hw/gpio/npcm7xx_gpio.h | ||
69 | new file mode 100644 | ||
70 | index XXXXXXX..XXXXXXX | ||
71 | --- /dev/null | ||
72 | +++ b/include/hw/gpio/npcm7xx_gpio.h | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | +/* | ||
75 | + * Nuvoton NPCM7xx General Purpose Input / Output (GPIO) | ||
76 | + * | ||
77 | + * Copyright 2020 Google LLC | ||
78 | + * | ||
79 | + * This program is free software; you can redistribute it and/or | ||
80 | + * modify it under the terms of the GNU General Public License | ||
81 | + * version 2 as published by the Free Software Foundation. | ||
82 | + * | ||
83 | + * This program is distributed in the hope that it will be useful, | ||
84 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
85 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
86 | + * GNU General Public License for more details. | ||
87 | + */ | ||
88 | +#ifndef NPCM7XX_GPIO_H | ||
89 | +#define NPCM7XX_GPIO_H | ||
90 | + | ||
91 | +#include "exec/memory.h" | ||
92 | +#include "hw/sysbus.h" | ||
93 | + | ||
94 | +/* Number of pins managed by each controller. */ | ||
95 | +#define NPCM7XX_GPIO_NR_PINS (32) | ||
96 | + | ||
97 | +/* | ||
98 | + * Number of registers in our device state structure. Don't change this without | ||
99 | + * incrementing the version_id in the vmstate. | ||
100 | + */ | ||
101 | +#define NPCM7XX_GPIO_NR_REGS (0x80 / sizeof(uint32_t)) | ||
102 | + | ||
103 | +typedef struct NPCM7xxGPIOState { | ||
104 | + SysBusDevice parent; | ||
105 | + | ||
106 | + /* Properties to be defined by the SoC */ | ||
107 | + uint32_t reset_pu; | ||
108 | + uint32_t reset_pd; | ||
109 | + uint32_t reset_osrc; | ||
110 | + uint32_t reset_odsc; | ||
111 | + | ||
112 | + MemoryRegion mmio; | ||
113 | + | ||
114 | + qemu_irq irq; | ||
115 | + qemu_irq output[NPCM7XX_GPIO_NR_PINS]; | ||
116 | + | ||
117 | + uint32_t pin_level; | ||
118 | + uint32_t ext_level; | ||
119 | + uint32_t ext_driven; | ||
120 | + | ||
121 | + uint32_t regs[NPCM7XX_GPIO_NR_REGS]; | ||
122 | +} NPCM7xxGPIOState; | ||
123 | + | ||
124 | +#define TYPE_NPCM7XX_GPIO "npcm7xx-gpio" | ||
125 | +#define NPCM7XX_GPIO(obj) \ | ||
126 | + OBJECT_CHECK(NPCM7xxGPIOState, (obj), TYPE_NPCM7XX_GPIO) | ||
127 | + | ||
128 | +#endif /* NPCM7XX_GPIO_H */ | ||
129 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/arm/npcm7xx.c | ||
132 | +++ b/hw/arm/npcm7xx.c | ||
133 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | ||
134 | NPCM7XX_WDG2_IRQ, /* Timer Module 2 Watchdog */ | ||
135 | NPCM7XX_EHCI_IRQ = 61, | ||
136 | NPCM7XX_OHCI_IRQ = 62, | ||
137 | + NPCM7XX_GPIO0_IRQ = 116, | ||
138 | + NPCM7XX_GPIO1_IRQ, | ||
139 | + NPCM7XX_GPIO2_IRQ, | ||
140 | + NPCM7XX_GPIO3_IRQ, | ||
141 | + NPCM7XX_GPIO4_IRQ, | ||
142 | + NPCM7XX_GPIO5_IRQ, | ||
143 | + NPCM7XX_GPIO6_IRQ, | ||
144 | + NPCM7XX_GPIO7_IRQ, | ||
145 | }; | ||
146 | |||
147 | /* Total number of GIC interrupts, including internal Cortex-A9 interrupts. */ | ||
148 | @@ -XXX,XX +XXX,XX @@ static const hwaddr npcm7xx_fiu3_flash_addr[] = { | ||
149 | 0xb8000000, /* CS3 */ | ||
150 | }; | ||
151 | |||
152 | +static const struct { | ||
153 | + hwaddr regs_addr; | ||
154 | + uint32_t unconnected_pins; | ||
155 | + uint32_t reset_pu; | ||
156 | + uint32_t reset_pd; | ||
157 | + uint32_t reset_osrc; | ||
158 | + uint32_t reset_odsc; | ||
159 | +} npcm7xx_gpio[] = { | ||
160 | + { | ||
161 | + .regs_addr = 0xf0010000, | ||
162 | + .reset_pu = 0xff03ffff, | ||
163 | + .reset_pd = 0x00fc0000, | ||
164 | + }, { | ||
165 | + .regs_addr = 0xf0011000, | ||
166 | + .unconnected_pins = 0x0000001e, | ||
167 | + .reset_pu = 0xfefffe07, | ||
168 | + .reset_pd = 0x010001e0, | ||
169 | + }, { | ||
170 | + .regs_addr = 0xf0012000, | ||
171 | + .reset_pu = 0x780fffff, | ||
172 | + .reset_pd = 0x07f00000, | ||
173 | + .reset_odsc = 0x00700000, | ||
174 | + }, { | ||
175 | + .regs_addr = 0xf0013000, | ||
176 | + .reset_pu = 0x00fc0000, | ||
177 | + .reset_pd = 0xff000000, | ||
178 | + }, { | ||
179 | + .regs_addr = 0xf0014000, | ||
180 | + .reset_pu = 0xffffffff, | ||
181 | + }, { | ||
182 | + .regs_addr = 0xf0015000, | ||
183 | + .reset_pu = 0xbf83f801, | ||
184 | + .reset_pd = 0x007c0000, | ||
185 | + .reset_osrc = 0x000000f1, | ||
186 | + .reset_odsc = 0x3f9f80f1, | ||
187 | + }, { | ||
188 | + .regs_addr = 0xf0016000, | ||
189 | + .reset_pu = 0xfc00f801, | ||
190 | + .reset_pd = 0x000007fe, | ||
191 | + .reset_odsc = 0x00000800, | ||
192 | + }, { | ||
193 | + .regs_addr = 0xf0017000, | ||
194 | + .unconnected_pins = 0xffffff00, | ||
195 | + .reset_pu = 0x0000007f, | ||
196 | + .reset_osrc = 0x0000007f, | ||
197 | + .reset_odsc = 0x0000007f, | ||
198 | + }, | ||
199 | +}; | ||
200 | + | ||
201 | static const struct { | ||
202 | const char *name; | ||
203 | hwaddr regs_addr; | ||
204 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) | ||
205 | object_initialize_child(obj, "tim[*]", &s->tim[i], TYPE_NPCM7XX_TIMER); | ||
206 | } | ||
207 | |||
208 | + for (i = 0; i < ARRAY_SIZE(s->gpio); i++) { | ||
209 | + object_initialize_child(obj, "gpio[*]", &s->gpio[i], TYPE_NPCM7XX_GPIO); | ||
47 | + } | 210 | + } |
48 | + | 211 | + |
49 | + flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii); | 212 | object_initialize_child(obj, "ehci", &s->ehci, TYPE_NPCM7XX_EHCI); |
50 | + flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid); | 213 | object_initialize_child(obj, "ohci", &s->ohci, TYPE_SYSBUS_OHCI); |
51 | + | 214 | |
52 | + if (cpu_isar_feature(aa64_sve, env_archcpu(env))) { | 215 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) |
53 | + int sve_el = sve_exception_el(env, el); | 216 | sysbus_realize(SYS_BUS_DEVICE(&s->rng), &error_abort); |
54 | + uint32_t zcr_len; | 217 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->rng), 0, NPCM7XX_RNG_BA); |
55 | + | 218 | |
56 | + /* | 219 | + /* GPIO modules. Cannot fail. */ |
57 | + * If SVE is disabled, but FP is enabled, | 220 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_gpio) != ARRAY_SIZE(s->gpio)); |
58 | + * then the effective len is 0. | 221 | + for (i = 0; i < ARRAY_SIZE(s->gpio); i++) { |
59 | + */ | 222 | + Object *obj = OBJECT(&s->gpio[i]); |
60 | + if (sve_el != 0 && fp_el == 0) { | 223 | + |
61 | + zcr_len = 0; | 224 | + object_property_set_uint(obj, "reset-pullup", |
62 | + } else { | 225 | + npcm7xx_gpio[i].reset_pu, &error_abort); |
63 | + zcr_len = sve_zcr_len_for_el(env, el); | 226 | + object_property_set_uint(obj, "reset-pulldown", |
64 | + } | 227 | + npcm7xx_gpio[i].reset_pd, &error_abort); |
65 | + flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el); | 228 | + object_property_set_uint(obj, "reset-osrc", |
66 | + flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); | 229 | + npcm7xx_gpio[i].reset_osrc, &error_abort); |
230 | + object_property_set_uint(obj, "reset-odsc", | ||
231 | + npcm7xx_gpio[i].reset_odsc, &error_abort); | ||
232 | + sysbus_realize(SYS_BUS_DEVICE(obj), &error_abort); | ||
233 | + sysbus_mmio_map(SYS_BUS_DEVICE(obj), 0, npcm7xx_gpio[i].regs_addr); | ||
234 | + sysbus_connect_irq(SYS_BUS_DEVICE(obj), 0, | ||
235 | + npcm7xx_irq(s, NPCM7XX_GPIO0_IRQ + i)); | ||
67 | + } | 236 | + } |
68 | + | 237 | + |
69 | + sctlr = arm_sctlr(env, el); | 238 | /* USB Host */ |
70 | + | 239 | object_property_set_bool(OBJECT(&s->ehci), "companion-enable", true, |
71 | + if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) { | 240 | &error_abort); |
72 | + /* | 241 | diff --git a/hw/gpio/npcm7xx_gpio.c b/hw/gpio/npcm7xx_gpio.c |
73 | + * In order to save space in flags, we record only whether | 242 | new file mode 100644 |
74 | + * pauth is "inactive", meaning all insns are implemented as | 243 | index XXXXXXX..XXXXXXX |
75 | + * a nop, or "active" when some action must be performed. | 244 | --- /dev/null |
76 | + * The decision of which action to take is left to a helper. | 245 | +++ b/hw/gpio/npcm7xx_gpio.c |
77 | + */ | 246 | @@ -XXX,XX +XXX,XX @@ |
78 | + if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) { | 247 | +/* |
79 | + flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1); | 248 | + * Nuvoton NPCM7xx General Purpose Input / Output (GPIO) |
249 | + * | ||
250 | + * Copyright 2020 Google LLC | ||
251 | + * | ||
252 | + * This program is free software; you can redistribute it and/or | ||
253 | + * modify it under the terms of the GNU General Public License | ||
254 | + * version 2 as published by the Free Software Foundation. | ||
255 | + * | ||
256 | + * This program is distributed in the hope that it will be useful, | ||
257 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
258 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
259 | + * GNU General Public License for more details. | ||
260 | + */ | ||
261 | + | ||
262 | +#include "qemu/osdep.h" | ||
263 | + | ||
264 | +#include "hw/gpio/npcm7xx_gpio.h" | ||
265 | +#include "hw/irq.h" | ||
266 | +#include "hw/qdev-properties.h" | ||
267 | +#include "migration/vmstate.h" | ||
268 | +#include "qapi/error.h" | ||
269 | +#include "qemu/log.h" | ||
270 | +#include "qemu/module.h" | ||
271 | +#include "qemu/units.h" | ||
272 | +#include "trace.h" | ||
273 | + | ||
274 | +/* 32-bit register indices. */ | ||
275 | +enum NPCM7xxGPIORegister { | ||
276 | + NPCM7XX_GPIO_TLOCK1, | ||
277 | + NPCM7XX_GPIO_DIN, | ||
278 | + NPCM7XX_GPIO_POL, | ||
279 | + NPCM7XX_GPIO_DOUT, | ||
280 | + NPCM7XX_GPIO_OE, | ||
281 | + NPCM7XX_GPIO_OTYP, | ||
282 | + NPCM7XX_GPIO_MP, | ||
283 | + NPCM7XX_GPIO_PU, | ||
284 | + NPCM7XX_GPIO_PD, | ||
285 | + NPCM7XX_GPIO_DBNC, | ||
286 | + NPCM7XX_GPIO_EVTYP, | ||
287 | + NPCM7XX_GPIO_EVBE, | ||
288 | + NPCM7XX_GPIO_OBL0, | ||
289 | + NPCM7XX_GPIO_OBL1, | ||
290 | + NPCM7XX_GPIO_OBL2, | ||
291 | + NPCM7XX_GPIO_OBL3, | ||
292 | + NPCM7XX_GPIO_EVEN, | ||
293 | + NPCM7XX_GPIO_EVENS, | ||
294 | + NPCM7XX_GPIO_EVENC, | ||
295 | + NPCM7XX_GPIO_EVST, | ||
296 | + NPCM7XX_GPIO_SPLCK, | ||
297 | + NPCM7XX_GPIO_MPLCK, | ||
298 | + NPCM7XX_GPIO_IEM, | ||
299 | + NPCM7XX_GPIO_OSRC, | ||
300 | + NPCM7XX_GPIO_ODSC, | ||
301 | + NPCM7XX_GPIO_DOS = 0x68 / sizeof(uint32_t), | ||
302 | + NPCM7XX_GPIO_DOC, | ||
303 | + NPCM7XX_GPIO_OES, | ||
304 | + NPCM7XX_GPIO_OEC, | ||
305 | + NPCM7XX_GPIO_TLOCK2 = 0x7c / sizeof(uint32_t), | ||
306 | + NPCM7XX_GPIO_REGS_END, | ||
307 | +}; | ||
308 | + | ||
309 | +#define NPCM7XX_GPIO_REGS_SIZE (4 * KiB) | ||
310 | + | ||
311 | +#define NPCM7XX_GPIO_LOCK_MAGIC1 (0xc0defa73) | ||
312 | +#define NPCM7XX_GPIO_LOCK_MAGIC2 (0xc0de1248) | ||
313 | + | ||
314 | +static void npcm7xx_gpio_update_events(NPCM7xxGPIOState *s, uint32_t din_diff) | ||
315 | +{ | ||
316 | + uint32_t din_new = s->regs[NPCM7XX_GPIO_DIN]; | ||
317 | + | ||
318 | + /* Trigger on high level */ | ||
319 | + s->regs[NPCM7XX_GPIO_EVST] |= din_new & ~s->regs[NPCM7XX_GPIO_EVTYP]; | ||
320 | + /* Trigger on both edges */ | ||
321 | + s->regs[NPCM7XX_GPIO_EVST] |= (din_diff & s->regs[NPCM7XX_GPIO_EVTYP] | ||
322 | + & s->regs[NPCM7XX_GPIO_EVBE]); | ||
323 | + /* Trigger on rising edge */ | ||
324 | + s->regs[NPCM7XX_GPIO_EVST] |= (din_diff & din_new | ||
325 | + & s->regs[NPCM7XX_GPIO_EVTYP]); | ||
326 | + | ||
327 | + trace_npcm7xx_gpio_update_events(DEVICE(s)->canonical_path, | ||
328 | + s->regs[NPCM7XX_GPIO_EVST], | ||
329 | + s->regs[NPCM7XX_GPIO_EVEN]); | ||
330 | + qemu_set_irq(s->irq, !!(s->regs[NPCM7XX_GPIO_EVST] | ||
331 | + & s->regs[NPCM7XX_GPIO_EVEN])); | ||
332 | +} | ||
333 | + | ||
334 | +static void npcm7xx_gpio_update_pins(NPCM7xxGPIOState *s, uint32_t diff) | ||
335 | +{ | ||
336 | + uint32_t drive_en; | ||
337 | + uint32_t drive_lvl; | ||
338 | + uint32_t not_driven; | ||
339 | + uint32_t undefined; | ||
340 | + uint32_t pin_diff; | ||
341 | + uint32_t din_old; | ||
342 | + | ||
343 | + /* Calculate level of each pin driven by GPIO controller. */ | ||
344 | + drive_lvl = s->regs[NPCM7XX_GPIO_DOUT] ^ s->regs[NPCM7XX_GPIO_POL]; | ||
345 | + /* If OTYP=1, only drive low (open drain) */ | ||
346 | + drive_en = s->regs[NPCM7XX_GPIO_OE] & ~(s->regs[NPCM7XX_GPIO_OTYP] | ||
347 | + & drive_lvl); | ||
348 | + /* | ||
349 | + * If a pin is driven to opposite levels by the GPIO controller and the | ||
350 | + * external driver, the result is undefined. | ||
351 | + */ | ||
352 | + undefined = drive_en & s->ext_driven & (drive_lvl ^ s->ext_level); | ||
353 | + if (undefined) { | ||
354 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
355 | + "%s: pins have multiple drivers: 0x%" PRIx32 "\n", | ||
356 | + DEVICE(s)->canonical_path, undefined); | ||
357 | + } | ||
358 | + | ||
359 | + not_driven = ~(drive_en | s->ext_driven); | ||
360 | + pin_diff = s->pin_level; | ||
361 | + | ||
362 | + /* Set pins to externally driven level. */ | ||
363 | + s->pin_level = s->ext_level & s->ext_driven; | ||
364 | + /* Set internally driven pins, ignoring any conflicts. */ | ||
365 | + s->pin_level |= drive_lvl & drive_en; | ||
366 | + /* Pull up undriven pins with internal pull-up enabled. */ | ||
367 | + s->pin_level |= not_driven & s->regs[NPCM7XX_GPIO_PU]; | ||
368 | + /* Pins not driven, pulled up or pulled down are undefined */ | ||
369 | + undefined |= not_driven & ~(s->regs[NPCM7XX_GPIO_PU] | ||
370 | + | s->regs[NPCM7XX_GPIO_PD]); | ||
371 | + | ||
372 | + /* If any pins changed state, update the outgoing GPIOs. */ | ||
373 | + pin_diff ^= s->pin_level; | ||
374 | + pin_diff |= undefined & diff; | ||
375 | + if (pin_diff) { | ||
376 | + int i; | ||
377 | + | ||
378 | + for (i = 0; i < NPCM7XX_GPIO_NR_PINS; i++) { | ||
379 | + uint32_t mask = BIT(i); | ||
380 | + if (pin_diff & mask) { | ||
381 | + int level = (undefined & mask) ? -1 : !!(s->pin_level & mask); | ||
382 | + trace_npcm7xx_gpio_set_output(DEVICE(s)->canonical_path, | ||
383 | + i, level); | ||
384 | + qemu_set_irq(s->output[i], level); | ||
385 | + } | ||
80 | + } | 386 | + } |
81 | + } | 387 | + } |
82 | + | 388 | + |
83 | + if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | 389 | + /* Calculate new value of DIN after masking and polarity setting. */ |
84 | + /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */ | 390 | + din_old = s->regs[NPCM7XX_GPIO_DIN]; |
85 | + if (sctlr & (el == 0 ? SCTLR_BT0 : SCTLR_BT1)) { | 391 | + s->regs[NPCM7XX_GPIO_DIN] = ((s->pin_level & s->regs[NPCM7XX_GPIO_IEM]) |
86 | + flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1); | 392 | + ^ s->regs[NPCM7XX_GPIO_POL]); |
393 | + | ||
394 | + /* See if any new events triggered because of all this. */ | ||
395 | + npcm7xx_gpio_update_events(s, din_old ^ s->regs[NPCM7XX_GPIO_DIN]); | ||
396 | +} | ||
397 | + | ||
398 | +static bool npcm7xx_gpio_is_locked(NPCM7xxGPIOState *s) | ||
399 | +{ | ||
400 | + return s->regs[NPCM7XX_GPIO_TLOCK1] == 1; | ||
401 | +} | ||
402 | + | ||
403 | +static uint64_t npcm7xx_gpio_regs_read(void *opaque, hwaddr addr, | ||
404 | + unsigned int size) | ||
405 | +{ | ||
406 | + hwaddr reg = addr / sizeof(uint32_t); | ||
407 | + NPCM7xxGPIOState *s = opaque; | ||
408 | + uint64_t value = 0; | ||
409 | + | ||
410 | + switch (reg) { | ||
411 | + case NPCM7XX_GPIO_TLOCK1 ... NPCM7XX_GPIO_EVEN: | ||
412 | + case NPCM7XX_GPIO_EVST ... NPCM7XX_GPIO_ODSC: | ||
413 | + value = s->regs[reg]; | ||
414 | + break; | ||
415 | + | ||
416 | + case NPCM7XX_GPIO_EVENS ... NPCM7XX_GPIO_EVENC: | ||
417 | + case NPCM7XX_GPIO_DOS ... NPCM7XX_GPIO_TLOCK2: | ||
418 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
419 | + "%s: read from write-only register 0x%" HWADDR_PRIx "\n", | ||
420 | + DEVICE(s)->canonical_path, addr); | ||
421 | + break; | ||
422 | + | ||
423 | + default: | ||
424 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
425 | + "%s: read from invalid offset 0x%" HWADDR_PRIx "\n", | ||
426 | + DEVICE(s)->canonical_path, addr); | ||
427 | + break; | ||
428 | + } | ||
429 | + | ||
430 | + trace_npcm7xx_gpio_read(DEVICE(s)->canonical_path, addr, value); | ||
431 | + | ||
432 | + return value; | ||
433 | +} | ||
434 | + | ||
435 | +static void npcm7xx_gpio_regs_write(void *opaque, hwaddr addr, uint64_t v, | ||
436 | + unsigned int size) | ||
437 | +{ | ||
438 | + hwaddr reg = addr / sizeof(uint32_t); | ||
439 | + NPCM7xxGPIOState *s = opaque; | ||
440 | + uint32_t value = v; | ||
441 | + uint32_t diff; | ||
442 | + | ||
443 | + trace_npcm7xx_gpio_write(DEVICE(s)->canonical_path, addr, v); | ||
444 | + | ||
445 | + if (npcm7xx_gpio_is_locked(s)) { | ||
446 | + switch (reg) { | ||
447 | + case NPCM7XX_GPIO_TLOCK1: | ||
448 | + if (s->regs[NPCM7XX_GPIO_TLOCK2] == NPCM7XX_GPIO_LOCK_MAGIC2 && | ||
449 | + value == NPCM7XX_GPIO_LOCK_MAGIC1) { | ||
450 | + s->regs[NPCM7XX_GPIO_TLOCK1] = 0; | ||
451 | + s->regs[NPCM7XX_GPIO_TLOCK2] = 0; | ||
452 | + } | ||
453 | + break; | ||
454 | + | ||
455 | + case NPCM7XX_GPIO_TLOCK2: | ||
456 | + s->regs[reg] = value; | ||
457 | + break; | ||
458 | + | ||
459 | + default: | ||
460 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
461 | + "%s: write to locked register @ 0x%" HWADDR_PRIx "\n", | ||
462 | + DEVICE(s)->canonical_path, addr); | ||
463 | + break; | ||
87 | + } | 464 | + } |
465 | + | ||
466 | + return; | ||
88 | + } | 467 | + } |
89 | + | 468 | + |
90 | + return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 469 | + diff = s->regs[reg] ^ value; |
91 | +} | 470 | + |
92 | + | 471 | + switch (reg) { |
93 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 472 | + case NPCM7XX_GPIO_TLOCK1: |
94 | target_ulong *cs_base, uint32_t *pflags) | 473 | + case NPCM7XX_GPIO_TLOCK2: |
95 | { | 474 | + s->regs[NPCM7XX_GPIO_TLOCK1] = 1; |
96 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 475 | + s->regs[NPCM7XX_GPIO_TLOCK2] = 0; |
97 | uint32_t flags = 0; | 476 | + break; |
98 | 477 | + | |
99 | if (is_a64(env)) { | 478 | + case NPCM7XX_GPIO_DIN: |
100 | - ARMCPU *cpu = env_archcpu(env); | 479 | + qemu_log_mask(LOG_GUEST_ERROR, |
101 | - uint64_t sctlr; | 480 | + "%s: write to read-only register @ 0x%" HWADDR_PRIx "\n", |
102 | - | 481 | + DEVICE(s)->canonical_path, addr); |
103 | *pc = env->pc; | 482 | + break; |
104 | - flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1); | 483 | + |
105 | - | 484 | + case NPCM7XX_GPIO_POL: |
106 | - /* Get control bits for tagged addresses. */ | 485 | + case NPCM7XX_GPIO_DOUT: |
107 | - { | 486 | + case NPCM7XX_GPIO_OE: |
108 | - ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | 487 | + case NPCM7XX_GPIO_OTYP: |
109 | - ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | 488 | + case NPCM7XX_GPIO_PU: |
110 | - int tbii, tbid; | 489 | + case NPCM7XX_GPIO_PD: |
111 | - | 490 | + case NPCM7XX_GPIO_IEM: |
112 | - /* FIXME: ARMv8.1-VHE S2 translation regime. */ | 491 | + s->regs[reg] = value; |
113 | - if (regime_el(env, stage1) < 2) { | 492 | + npcm7xx_gpio_update_pins(s, diff); |
114 | - ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1); | 493 | + break; |
115 | - tbid = (p1.tbi << 1) | p0.tbi; | 494 | + |
116 | - tbii = tbid & ~((p1.tbid << 1) | p0.tbid); | 495 | + case NPCM7XX_GPIO_DOS: |
117 | - } else { | 496 | + s->regs[NPCM7XX_GPIO_DOUT] |= value; |
118 | - tbid = p0.tbi; | 497 | + npcm7xx_gpio_update_pins(s, value); |
119 | - tbii = tbid & !p0.tbid; | 498 | + break; |
120 | - } | 499 | + case NPCM7XX_GPIO_DOC: |
121 | - | 500 | + s->regs[NPCM7XX_GPIO_DOUT] &= ~value; |
122 | - flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii); | 501 | + npcm7xx_gpio_update_pins(s, value); |
123 | - flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid); | 502 | + break; |
124 | - } | 503 | + case NPCM7XX_GPIO_OES: |
125 | - | 504 | + s->regs[NPCM7XX_GPIO_OE] |= value; |
126 | - if (cpu_isar_feature(aa64_sve, cpu)) { | 505 | + npcm7xx_gpio_update_pins(s, value); |
127 | - int sve_el = sve_exception_el(env, current_el); | 506 | + break; |
128 | - uint32_t zcr_len; | 507 | + case NPCM7XX_GPIO_OEC: |
129 | - | 508 | + s->regs[NPCM7XX_GPIO_OE] &= ~value; |
130 | - /* If SVE is disabled, but FP is enabled, | 509 | + npcm7xx_gpio_update_pins(s, value); |
131 | - * then the effective len is 0. | 510 | + break; |
132 | - */ | 511 | + |
133 | - if (sve_el != 0 && fp_el == 0) { | 512 | + case NPCM7XX_GPIO_EVTYP: |
134 | - zcr_len = 0; | 513 | + case NPCM7XX_GPIO_EVBE: |
135 | - } else { | 514 | + case NPCM7XX_GPIO_EVEN: |
136 | - zcr_len = sve_zcr_len_for_el(env, current_el); | 515 | + s->regs[reg] = value; |
137 | - } | 516 | + npcm7xx_gpio_update_events(s, 0); |
138 | - flags = FIELD_DP32(flags, TBFLAG_A64, SVEEXC_EL, sve_el); | 517 | + break; |
139 | - flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); | 518 | + |
140 | - } | 519 | + case NPCM7XX_GPIO_EVENS: |
141 | - | 520 | + s->regs[NPCM7XX_GPIO_EVEN] |= value; |
142 | - sctlr = arm_sctlr(env, current_el); | 521 | + npcm7xx_gpio_update_events(s, 0); |
143 | - | 522 | + break; |
144 | - if (cpu_isar_feature(aa64_pauth, cpu)) { | 523 | + case NPCM7XX_GPIO_EVENC: |
145 | - /* | 524 | + s->regs[NPCM7XX_GPIO_EVEN] &= ~value; |
146 | - * In order to save space in flags, we record only whether | 525 | + npcm7xx_gpio_update_events(s, 0); |
147 | - * pauth is "inactive", meaning all insns are implemented as | 526 | + break; |
148 | - * a nop, or "active" when some action must be performed. | 527 | + |
149 | - * The decision of which action to take is left to a helper. | 528 | + case NPCM7XX_GPIO_EVST: |
150 | - */ | 529 | + s->regs[reg] &= ~value; |
151 | - if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) { | 530 | + npcm7xx_gpio_update_events(s, 0); |
152 | - flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1); | 531 | + break; |
153 | - } | 532 | + |
154 | - } | 533 | + case NPCM7XX_GPIO_MP: |
155 | - | 534 | + case NPCM7XX_GPIO_DBNC: |
156 | - if (cpu_isar_feature(aa64_bti, cpu)) { | 535 | + case NPCM7XX_GPIO_OSRC: |
157 | - /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */ | 536 | + case NPCM7XX_GPIO_ODSC: |
158 | - if (sctlr & (current_el == 0 ? SCTLR_BT0 : SCTLR_BT1)) { | 537 | + /* Nothing to do; just store the value. */ |
159 | - flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1); | 538 | + s->regs[reg] = value; |
160 | - } | 539 | + break; |
161 | + flags = rebuild_hflags_a64(env, current_el, fp_el, mmu_idx); | 540 | + |
162 | + if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | 541 | + case NPCM7XX_GPIO_OBL0: |
163 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | 542 | + case NPCM7XX_GPIO_OBL1: |
164 | } | 543 | + case NPCM7XX_GPIO_OBL2: |
165 | } else { | 544 | + case NPCM7XX_GPIO_OBL3: |
166 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 545 | + s->regs[reg] = value; |
167 | flags = FIELD_DP32(flags, TBFLAG_A32, | 546 | + qemu_log_mask(LOG_UNIMP, "%s: Blinking is not implemented\n", |
168 | XSCALE_CPAR, env->cp15.c15_cpar); | 547 | + __func__); |
169 | } | 548 | + break; |
170 | - } | 549 | + |
171 | 550 | + case NPCM7XX_GPIO_SPLCK: | |
172 | - flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 551 | + case NPCM7XX_GPIO_MPLCK: |
173 | + flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 552 | + qemu_log_mask(LOG_UNIMP, "%s: Per-pin lock is not implemented\n", |
553 | + __func__); | ||
554 | + break; | ||
555 | + | ||
556 | + default: | ||
557 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
558 | + "%s: write to invalid offset 0x%" HWADDR_PRIx "\n", | ||
559 | + DEVICE(s)->canonical_path, addr); | ||
560 | + break; | ||
174 | + } | 561 | + } |
175 | 562 | +} | |
176 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 563 | + |
177 | * states defined in the ARM ARM for software singlestep: | 564 | +static const MemoryRegionOps npcm7xx_gpio_regs_ops = { |
565 | + .read = npcm7xx_gpio_regs_read, | ||
566 | + .write = npcm7xx_gpio_regs_write, | ||
567 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
568 | + .valid = { | ||
569 | + .min_access_size = 4, | ||
570 | + .max_access_size = 4, | ||
571 | + .unaligned = false, | ||
572 | + }, | ||
573 | +}; | ||
574 | + | ||
575 | +static void npcm7xx_gpio_set_input(void *opaque, int line, int level) | ||
576 | +{ | ||
577 | + NPCM7xxGPIOState *s = opaque; | ||
578 | + | ||
579 | + trace_npcm7xx_gpio_set_input(DEVICE(s)->canonical_path, line, level); | ||
580 | + | ||
581 | + g_assert(line >= 0 && line < NPCM7XX_GPIO_NR_PINS); | ||
582 | + | ||
583 | + s->ext_driven = deposit32(s->ext_driven, line, 1, level >= 0); | ||
584 | + s->ext_level = deposit32(s->ext_level, line, 1, level > 0); | ||
585 | + | ||
586 | + npcm7xx_gpio_update_pins(s, BIT(line)); | ||
587 | +} | ||
588 | + | ||
589 | +static void npcm7xx_gpio_enter_reset(Object *obj, ResetType type) | ||
590 | +{ | ||
591 | + NPCM7xxGPIOState *s = NPCM7XX_GPIO(obj); | ||
592 | + | ||
593 | + memset(s->regs, 0, sizeof(s->regs)); | ||
594 | + | ||
595 | + s->regs[NPCM7XX_GPIO_PU] = s->reset_pu; | ||
596 | + s->regs[NPCM7XX_GPIO_PD] = s->reset_pd; | ||
597 | + s->regs[NPCM7XX_GPIO_OSRC] = s->reset_osrc; | ||
598 | + s->regs[NPCM7XX_GPIO_ODSC] = s->reset_odsc; | ||
599 | +} | ||
600 | + | ||
601 | +static void npcm7xx_gpio_hold_reset(Object *obj) | ||
602 | +{ | ||
603 | + NPCM7xxGPIOState *s = NPCM7XX_GPIO(obj); | ||
604 | + | ||
605 | + npcm7xx_gpio_update_pins(s, -1); | ||
606 | +} | ||
607 | + | ||
608 | +static void npcm7xx_gpio_init(Object *obj) | ||
609 | +{ | ||
610 | + NPCM7xxGPIOState *s = NPCM7XX_GPIO(obj); | ||
611 | + DeviceState *dev = DEVICE(obj); | ||
612 | + | ||
613 | + memory_region_init_io(&s->mmio, obj, &npcm7xx_gpio_regs_ops, s, | ||
614 | + "regs", NPCM7XX_GPIO_REGS_SIZE); | ||
615 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio); | ||
616 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq); | ||
617 | + | ||
618 | + qdev_init_gpio_in(dev, npcm7xx_gpio_set_input, NPCM7XX_GPIO_NR_PINS); | ||
619 | + qdev_init_gpio_out(dev, s->output, NPCM7XX_GPIO_NR_PINS); | ||
620 | +} | ||
621 | + | ||
622 | +static const VMStateDescription vmstate_npcm7xx_gpio = { | ||
623 | + .name = "npcm7xx-gpio", | ||
624 | + .version_id = 0, | ||
625 | + .minimum_version_id = 0, | ||
626 | + .fields = (VMStateField[]) { | ||
627 | + VMSTATE_UINT32(pin_level, NPCM7xxGPIOState), | ||
628 | + VMSTATE_UINT32(ext_level, NPCM7xxGPIOState), | ||
629 | + VMSTATE_UINT32(ext_driven, NPCM7xxGPIOState), | ||
630 | + VMSTATE_UINT32_ARRAY(regs, NPCM7xxGPIOState, NPCM7XX_GPIO_NR_REGS), | ||
631 | + VMSTATE_END_OF_LIST(), | ||
632 | + }, | ||
633 | +}; | ||
634 | + | ||
635 | +static Property npcm7xx_gpio_properties[] = { | ||
636 | + /* Bit n set => pin n has pullup enabled by default. */ | ||
637 | + DEFINE_PROP_UINT32("reset-pullup", NPCM7xxGPIOState, reset_pu, 0), | ||
638 | + /* Bit n set => pin n has pulldown enabled by default. */ | ||
639 | + DEFINE_PROP_UINT32("reset-pulldown", NPCM7xxGPIOState, reset_pd, 0), | ||
640 | + /* Bit n set => pin n has high slew rate by default. */ | ||
641 | + DEFINE_PROP_UINT32("reset-osrc", NPCM7xxGPIOState, reset_osrc, 0), | ||
642 | + /* Bit n set => pin n has high drive strength by default. */ | ||
643 | + DEFINE_PROP_UINT32("reset-odsc", NPCM7xxGPIOState, reset_odsc, 0), | ||
644 | + DEFINE_PROP_END_OF_LIST(), | ||
645 | +}; | ||
646 | + | ||
647 | +static void npcm7xx_gpio_class_init(ObjectClass *klass, void *data) | ||
648 | +{ | ||
649 | + ResettableClass *reset = RESETTABLE_CLASS(klass); | ||
650 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
651 | + | ||
652 | + QEMU_BUILD_BUG_ON(NPCM7XX_GPIO_REGS_END > NPCM7XX_GPIO_NR_REGS); | ||
653 | + | ||
654 | + dc->desc = "NPCM7xx GPIO Controller"; | ||
655 | + dc->vmsd = &vmstate_npcm7xx_gpio; | ||
656 | + reset->phases.enter = npcm7xx_gpio_enter_reset; | ||
657 | + reset->phases.hold = npcm7xx_gpio_hold_reset; | ||
658 | + device_class_set_props(dc, npcm7xx_gpio_properties); | ||
659 | +} | ||
660 | + | ||
661 | +static const TypeInfo npcm7xx_gpio_types[] = { | ||
662 | + { | ||
663 | + .name = TYPE_NPCM7XX_GPIO, | ||
664 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
665 | + .instance_size = sizeof(NPCM7xxGPIOState), | ||
666 | + .class_init = npcm7xx_gpio_class_init, | ||
667 | + .instance_init = npcm7xx_gpio_init, | ||
668 | + }, | ||
669 | +}; | ||
670 | +DEFINE_TYPES(npcm7xx_gpio_types); | ||
671 | diff --git a/tests/qtest/npcm7xx_gpio-test.c b/tests/qtest/npcm7xx_gpio-test.c | ||
672 | new file mode 100644 | ||
673 | index XXXXXXX..XXXXXXX | ||
674 | --- /dev/null | ||
675 | +++ b/tests/qtest/npcm7xx_gpio-test.c | ||
676 | @@ -XXX,XX +XXX,XX @@ | ||
677 | +/* | ||
678 | + * QTest testcase for the Nuvoton NPCM7xx GPIO modules. | ||
679 | + * | ||
680 | + * Copyright 2020 Google LLC | ||
681 | + * | ||
682 | + * This program is free software; you can redistribute it and/or modify it | ||
683 | + * under the terms of the GNU General Public License as published by the | ||
684 | + * Free Software Foundation; either version 2 of the License, or | ||
685 | + * (at your option) any later version. | ||
686 | + * | ||
687 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
688 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
689 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
690 | + * for more details. | ||
691 | + */ | ||
692 | + | ||
693 | +#include "qemu/osdep.h" | ||
694 | +#include "libqtest-single.h" | ||
695 | + | ||
696 | +#define NR_GPIO_DEVICES (8) | ||
697 | +#define GPIO(x) (0xf0010000 + (x) * 0x1000) | ||
698 | +#define GPIO_IRQ(x) (116 + (x)) | ||
699 | + | ||
700 | +/* GPIO registers */ | ||
701 | +#define GP_N_TLOCK1 0x00 | ||
702 | +#define GP_N_DIN 0x04 /* Data IN */ | ||
703 | +#define GP_N_POL 0x08 /* Polarity */ | ||
704 | +#define GP_N_DOUT 0x0c /* Data OUT */ | ||
705 | +#define GP_N_OE 0x10 /* Output Enable */ | ||
706 | +#define GP_N_OTYP 0x14 | ||
707 | +#define GP_N_MP 0x18 | ||
708 | +#define GP_N_PU 0x1c /* Pull-up */ | ||
709 | +#define GP_N_PD 0x20 /* Pull-down */ | ||
710 | +#define GP_N_DBNC 0x24 /* Debounce */ | ||
711 | +#define GP_N_EVTYP 0x28 /* Event Type */ | ||
712 | +#define GP_N_EVBE 0x2c /* Event Both Edge */ | ||
713 | +#define GP_N_OBL0 0x30 | ||
714 | +#define GP_N_OBL1 0x34 | ||
715 | +#define GP_N_OBL2 0x38 | ||
716 | +#define GP_N_OBL3 0x3c | ||
717 | +#define GP_N_EVEN 0x40 /* Event Enable */ | ||
718 | +#define GP_N_EVENS 0x44 /* Event Set (enable) */ | ||
719 | +#define GP_N_EVENC 0x48 /* Event Clear (disable) */ | ||
720 | +#define GP_N_EVST 0x4c /* Event Status */ | ||
721 | +#define GP_N_SPLCK 0x50 | ||
722 | +#define GP_N_MPLCK 0x54 | ||
723 | +#define GP_N_IEM 0x58 /* Input Enable */ | ||
724 | +#define GP_N_OSRC 0x5c | ||
725 | +#define GP_N_ODSC 0x60 | ||
726 | +#define GP_N_DOS 0x68 /* Data OUT Set */ | ||
727 | +#define GP_N_DOC 0x6c /* Data OUT Clear */ | ||
728 | +#define GP_N_OES 0x70 /* Output Enable Set */ | ||
729 | +#define GP_N_OEC 0x74 /* Output Enable Clear */ | ||
730 | +#define GP_N_TLOCK2 0x7c | ||
731 | + | ||
732 | +static void gpio_unlock(int n) | ||
733 | +{ | ||
734 | + if (readl(GPIO(n) + GP_N_TLOCK1) != 0) { | ||
735 | + writel(GPIO(n) + GP_N_TLOCK2, 0xc0de1248); | ||
736 | + writel(GPIO(n) + GP_N_TLOCK1, 0xc0defa73); | ||
737 | + } | ||
738 | +} | ||
739 | + | ||
740 | +/* Restore the GPIO controller to a sensible default state. */ | ||
741 | +static void gpio_reset(int n) | ||
742 | +{ | ||
743 | + gpio_unlock(0); | ||
744 | + | ||
745 | + writel(GPIO(n) + GP_N_EVEN, 0x00000000); | ||
746 | + writel(GPIO(n) + GP_N_EVST, 0xffffffff); | ||
747 | + writel(GPIO(n) + GP_N_POL, 0x00000000); | ||
748 | + writel(GPIO(n) + GP_N_DOUT, 0x00000000); | ||
749 | + writel(GPIO(n) + GP_N_OE, 0x00000000); | ||
750 | + writel(GPIO(n) + GP_N_OTYP, 0x00000000); | ||
751 | + writel(GPIO(n) + GP_N_PU, 0xffffffff); | ||
752 | + writel(GPIO(n) + GP_N_PD, 0x00000000); | ||
753 | + writel(GPIO(n) + GP_N_IEM, 0xffffffff); | ||
754 | +} | ||
755 | + | ||
756 | +static void test_dout_to_din(void) | ||
757 | +{ | ||
758 | + gpio_reset(0); | ||
759 | + | ||
760 | + /* When output is enabled, DOUT should be reflected on DIN. */ | ||
761 | + writel(GPIO(0) + GP_N_OE, 0xffffffff); | ||
762 | + /* PU and PD shouldn't have any impact on DIN. */ | ||
763 | + writel(GPIO(0) + GP_N_PU, 0xffff0000); | ||
764 | + writel(GPIO(0) + GP_N_PD, 0x0000ffff); | ||
765 | + writel(GPIO(0) + GP_N_DOUT, 0x12345678); | ||
766 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DOUT), ==, 0x12345678); | ||
767 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DIN), ==, 0x12345678); | ||
768 | +} | ||
769 | + | ||
770 | +static void test_pullup_pulldown(void) | ||
771 | +{ | ||
772 | + gpio_reset(0); | ||
773 | + | ||
774 | + /* | ||
775 | + * When output is disabled, and PD is the inverse of PU, PU should be | ||
776 | + * reflected on DIN. If PD is not the inverse of PU, the state of DIN is | ||
777 | + * undefined, so we don't test that. | ||
778 | + */ | ||
779 | + writel(GPIO(0) + GP_N_OE, 0x00000000); | ||
780 | + /* DOUT shouldn't have any impact on DIN. */ | ||
781 | + writel(GPIO(0) + GP_N_DOUT, 0xffff0000); | ||
782 | + writel(GPIO(0) + GP_N_PU, 0x23456789); | ||
783 | + writel(GPIO(0) + GP_N_PD, ~0x23456789U); | ||
784 | + g_assert_cmphex(readl(GPIO(0) + GP_N_PU), ==, 0x23456789); | ||
785 | + g_assert_cmphex(readl(GPIO(0) + GP_N_PD), ==, ~0x23456789U); | ||
786 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DIN), ==, 0x23456789); | ||
787 | +} | ||
788 | + | ||
789 | +static void test_output_enable(void) | ||
790 | +{ | ||
791 | + gpio_reset(0); | ||
792 | + | ||
793 | + /* | ||
794 | + * With all pins weakly pulled down, and DOUT all-ones, OE should be | ||
795 | + * reflected on DIN. | ||
796 | + */ | ||
797 | + writel(GPIO(0) + GP_N_DOUT, 0xffffffff); | ||
798 | + writel(GPIO(0) + GP_N_PU, 0x00000000); | ||
799 | + writel(GPIO(0) + GP_N_PD, 0xffffffff); | ||
800 | + writel(GPIO(0) + GP_N_OE, 0x3456789a); | ||
801 | + g_assert_cmphex(readl(GPIO(0) + GP_N_OE), ==, 0x3456789a); | ||
802 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DIN), ==, 0x3456789a); | ||
803 | + | ||
804 | + writel(GPIO(0) + GP_N_OEC, 0x00030002); | ||
805 | + g_assert_cmphex(readl(GPIO(0) + GP_N_OE), ==, 0x34547898); | ||
806 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DIN), ==, 0x34547898); | ||
807 | + | ||
808 | + writel(GPIO(0) + GP_N_OES, 0x0000f001); | ||
809 | + g_assert_cmphex(readl(GPIO(0) + GP_N_OE), ==, 0x3454f899); | ||
810 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DIN), ==, 0x3454f899); | ||
811 | +} | ||
812 | + | ||
813 | +static void test_open_drain(void) | ||
814 | +{ | ||
815 | + gpio_reset(0); | ||
816 | + | ||
817 | + /* | ||
818 | + * Upper half of DOUT drives a 1 only if the corresponding bit in OTYP is | ||
819 | + * not set. If OTYP is set, DIN is determined by PU/PD. Lower half of | ||
820 | + * DOUT always drives a 0 regardless of OTYP; PU/PD have no effect. When | ||
821 | + * OE is 0, output is determined by PU/PD; OTYP has no effect. | ||
822 | + */ | ||
823 | + writel(GPIO(0) + GP_N_OTYP, 0x456789ab); | ||
824 | + writel(GPIO(0) + GP_N_OE, 0xf0f0f0f0); | ||
825 | + writel(GPIO(0) + GP_N_DOUT, 0xffff0000); | ||
826 | + writel(GPIO(0) + GP_N_PU, 0xff00ff00); | ||
827 | + writel(GPIO(0) + GP_N_PD, 0x00ff00ff); | ||
828 | + g_assert_cmphex(readl(GPIO(0) + GP_N_OTYP), ==, 0x456789ab); | ||
829 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DIN), ==, 0xff900f00); | ||
830 | +} | ||
831 | + | ||
832 | +static void test_polarity(void) | ||
833 | +{ | ||
834 | + gpio_reset(0); | ||
835 | + | ||
836 | + /* | ||
837 | + * In push-pull mode, DIN should reflect DOUT because the signal is | ||
838 | + * inverted in both directions. | ||
839 | + */ | ||
840 | + writel(GPIO(0) + GP_N_OTYP, 0x00000000); | ||
841 | + writel(GPIO(0) + GP_N_OE, 0xffffffff); | ||
842 | + writel(GPIO(0) + GP_N_DOUT, 0x56789abc); | ||
843 | + writel(GPIO(0) + GP_N_POL, 0x6789abcd); | ||
844 | + g_assert_cmphex(readl(GPIO(0) + GP_N_POL), ==, 0x6789abcd); | ||
845 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DIN), ==, 0x56789abc); | ||
846 | + | ||
847 | + /* | ||
848 | + * When turning off the drivers, DIN should reflect the inverse of the | ||
849 | + * pulled-up lines. | ||
850 | + */ | ||
851 | + writel(GPIO(0) + GP_N_OE, 0x00000000); | ||
852 | + writel(GPIO(0) + GP_N_POL, 0xffffffff); | ||
853 | + writel(GPIO(0) + GP_N_PU, 0x789abcde); | ||
854 | + writel(GPIO(0) + GP_N_PD, ~0x789abcdeU); | ||
855 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DIN), ==, ~0x789abcdeU); | ||
856 | + | ||
857 | + /* | ||
858 | + * In open-drain mode, DOUT=1 will appear to drive the pin high (since DIN | ||
859 | + * is inverted), while DOUT=0 will leave the pin floating. | ||
860 | + */ | ||
861 | + writel(GPIO(0) + GP_N_OTYP, 0xffffffff); | ||
862 | + writel(GPIO(0) + GP_N_OE, 0xffffffff); | ||
863 | + writel(GPIO(0) + GP_N_PU, 0xffff0000); | ||
864 | + writel(GPIO(0) + GP_N_PD, 0x0000ffff); | ||
865 | + writel(GPIO(0) + GP_N_DOUT, 0xff00ff00); | ||
866 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DIN), ==, 0xff00ffff); | ||
867 | +} | ||
868 | + | ||
869 | +static void test_input_mask(void) | ||
870 | +{ | ||
871 | + gpio_reset(0); | ||
872 | + | ||
873 | + /* IEM=0 forces the input to zero before polarity inversion. */ | ||
874 | + writel(GPIO(0) + GP_N_OE, 0xffffffff); | ||
875 | + writel(GPIO(0) + GP_N_DOUT, 0xff00ff00); | ||
876 | + writel(GPIO(0) + GP_N_POL, 0xffff0000); | ||
877 | + writel(GPIO(0) + GP_N_IEM, 0x87654321); | ||
878 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DIN), ==, 0xff9a4300); | ||
879 | +} | ||
880 | + | ||
881 | +static void test_temp_lock(void) | ||
882 | +{ | ||
883 | + gpio_reset(0); | ||
884 | + | ||
885 | + writel(GPIO(0) + GP_N_DOUT, 0x98765432); | ||
886 | + | ||
887 | + /* Make sure we're unlocked initially. */ | ||
888 | + g_assert_cmphex(readl(GPIO(0) + GP_N_TLOCK1), ==, 0); | ||
889 | + /* Writing any value to TLOCK1 will lock. */ | ||
890 | + writel(GPIO(0) + GP_N_TLOCK1, 0); | ||
891 | + g_assert_cmphex(readl(GPIO(0) + GP_N_TLOCK1), ==, 1); | ||
892 | + writel(GPIO(0) + GP_N_DOUT, 0xa9876543); | ||
893 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DOUT), ==, 0x98765432); | ||
894 | + /* Now, try to unlock. */ | ||
895 | + gpio_unlock(0); | ||
896 | + g_assert_cmphex(readl(GPIO(0) + GP_N_TLOCK1), ==, 0); | ||
897 | + writel(GPIO(0) + GP_N_DOUT, 0xa9876543); | ||
898 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DOUT), ==, 0xa9876543); | ||
899 | + | ||
900 | + /* Try it again, but write TLOCK2 to lock. */ | ||
901 | + writel(GPIO(0) + GP_N_TLOCK2, 0); | ||
902 | + g_assert_cmphex(readl(GPIO(0) + GP_N_TLOCK1), ==, 1); | ||
903 | + writel(GPIO(0) + GP_N_DOUT, 0x98765432); | ||
904 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DOUT), ==, 0xa9876543); | ||
905 | + /* Now, try to unlock. */ | ||
906 | + gpio_unlock(0); | ||
907 | + g_assert_cmphex(readl(GPIO(0) + GP_N_TLOCK1), ==, 0); | ||
908 | + writel(GPIO(0) + GP_N_DOUT, 0x98765432); | ||
909 | + g_assert_cmphex(readl(GPIO(0) + GP_N_DOUT), ==, 0x98765432); | ||
910 | +} | ||
911 | + | ||
912 | +static void test_events_level(void) | ||
913 | +{ | ||
914 | + gpio_reset(0); | ||
915 | + | ||
916 | + writel(GPIO(0) + GP_N_EVTYP, 0x00000000); | ||
917 | + writel(GPIO(0) + GP_N_DOUT, 0xba987654); | ||
918 | + writel(GPIO(0) + GP_N_OE, 0xffffffff); | ||
919 | + writel(GPIO(0) + GP_N_EVST, 0xffffffff); | ||
920 | + | ||
921 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0xba987654); | ||
922 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
923 | + writel(GPIO(0) + GP_N_DOUT, 0x00000000); | ||
924 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0xba987654); | ||
925 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
926 | + writel(GPIO(0) + GP_N_EVST, 0x00007654); | ||
927 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0xba980000); | ||
928 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
929 | + writel(GPIO(0) + GP_N_EVST, 0xba980000); | ||
930 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0x00000000); | ||
931 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
932 | +} | ||
933 | + | ||
934 | +static void test_events_rising_edge(void) | ||
935 | +{ | ||
936 | + gpio_reset(0); | ||
937 | + | ||
938 | + writel(GPIO(0) + GP_N_EVTYP, 0xffffffff); | ||
939 | + writel(GPIO(0) + GP_N_EVBE, 0x00000000); | ||
940 | + writel(GPIO(0) + GP_N_DOUT, 0xffff0000); | ||
941 | + writel(GPIO(0) + GP_N_OE, 0xffffffff); | ||
942 | + writel(GPIO(0) + GP_N_EVST, 0xffffffff); | ||
943 | + | ||
944 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0x00000000); | ||
945 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
946 | + writel(GPIO(0) + GP_N_DOUT, 0xff00ff00); | ||
947 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0x0000ff00); | ||
948 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
949 | + writel(GPIO(0) + GP_N_DOUT, 0x00ff0000); | ||
950 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0x00ffff00); | ||
951 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
952 | + writel(GPIO(0) + GP_N_EVST, 0x0000f000); | ||
953 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0x00ff0f00); | ||
954 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
955 | + writel(GPIO(0) + GP_N_EVST, 0x00ff0f00); | ||
956 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0x00000000); | ||
957 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
958 | +} | ||
959 | + | ||
960 | +static void test_events_both_edges(void) | ||
961 | +{ | ||
962 | + gpio_reset(0); | ||
963 | + | ||
964 | + writel(GPIO(0) + GP_N_EVTYP, 0xffffffff); | ||
965 | + writel(GPIO(0) + GP_N_EVBE, 0xffffffff); | ||
966 | + writel(GPIO(0) + GP_N_DOUT, 0xffff0000); | ||
967 | + writel(GPIO(0) + GP_N_OE, 0xffffffff); | ||
968 | + writel(GPIO(0) + GP_N_EVST, 0xffffffff); | ||
969 | + | ||
970 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0x00000000); | ||
971 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
972 | + writel(GPIO(0) + GP_N_DOUT, 0xff00ff00); | ||
973 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0x00ffff00); | ||
974 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
975 | + writel(GPIO(0) + GP_N_DOUT, 0xef00ff08); | ||
976 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0x10ffff08); | ||
977 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
978 | + writel(GPIO(0) + GP_N_EVST, 0x0000f000); | ||
979 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0x10ff0f08); | ||
980 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
981 | + writel(GPIO(0) + GP_N_EVST, 0x10ff0f08); | ||
982 | + g_assert_cmphex(readl(GPIO(0) + GP_N_EVST), ==, 0x00000000); | ||
983 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(0))); | ||
984 | +} | ||
985 | + | ||
986 | +static void test_gpion_irq(gconstpointer test_data) | ||
987 | +{ | ||
988 | + intptr_t n = (intptr_t)test_data; | ||
989 | + | ||
990 | + gpio_reset(n); | ||
991 | + | ||
992 | + writel(GPIO(n) + GP_N_EVTYP, 0x00000000); | ||
993 | + writel(GPIO(n) + GP_N_DOUT, 0x00000000); | ||
994 | + writel(GPIO(n) + GP_N_OE, 0xffffffff); | ||
995 | + writel(GPIO(n) + GP_N_EVST, 0xffffffff); | ||
996 | + writel(GPIO(n) + GP_N_EVEN, 0x00000000); | ||
997 | + | ||
998 | + /* Trigger an event; interrupts are masked. */ | ||
999 | + g_assert_cmphex(readl(GPIO(n) + GP_N_EVST), ==, 0x00000000); | ||
1000 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(n))); | ||
1001 | + writel(GPIO(n) + GP_N_DOS, 0x00008000); | ||
1002 | + g_assert_cmphex(readl(GPIO(n) + GP_N_EVST), ==, 0x00008000); | ||
1003 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(n))); | ||
1004 | + | ||
1005 | + /* Unmask all event interrupts; verify that the interrupt fired. */ | ||
1006 | + writel(GPIO(n) + GP_N_EVEN, 0xffffffff); | ||
1007 | + g_assert_true(qtest_get_irq(global_qtest, GPIO_IRQ(n))); | ||
1008 | + | ||
1009 | + /* Clear the current bit, set a new bit, irq stays asserted. */ | ||
1010 | + writel(GPIO(n) + GP_N_DOC, 0x00008000); | ||
1011 | + g_assert_true(qtest_get_irq(global_qtest, GPIO_IRQ(n))); | ||
1012 | + writel(GPIO(n) + GP_N_DOS, 0x00000200); | ||
1013 | + g_assert_true(qtest_get_irq(global_qtest, GPIO_IRQ(n))); | ||
1014 | + writel(GPIO(n) + GP_N_EVST, 0x00008000); | ||
1015 | + g_assert_true(qtest_get_irq(global_qtest, GPIO_IRQ(n))); | ||
1016 | + | ||
1017 | + /* Mask/unmask the event that's currently active. */ | ||
1018 | + writel(GPIO(n) + GP_N_EVENC, 0x00000200); | ||
1019 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(n))); | ||
1020 | + writel(GPIO(n) + GP_N_EVENS, 0x00000200); | ||
1021 | + g_assert_true(qtest_get_irq(global_qtest, GPIO_IRQ(n))); | ||
1022 | + | ||
1023 | + /* Clear the input and the status bit, irq is deasserted. */ | ||
1024 | + writel(GPIO(n) + GP_N_DOC, 0x00000200); | ||
1025 | + g_assert_true(qtest_get_irq(global_qtest, GPIO_IRQ(n))); | ||
1026 | + writel(GPIO(n) + GP_N_EVST, 0x00000200); | ||
1027 | + g_assert_false(qtest_get_irq(global_qtest, GPIO_IRQ(n))); | ||
1028 | +} | ||
1029 | + | ||
1030 | +int main(int argc, char **argv) | ||
1031 | +{ | ||
1032 | + int ret; | ||
1033 | + int i; | ||
1034 | + | ||
1035 | + g_test_init(&argc, &argv, NULL); | ||
1036 | + g_test_set_nonfatal_assertions(); | ||
1037 | + | ||
1038 | + qtest_add_func("/npcm7xx_gpio/dout_to_din", test_dout_to_din); | ||
1039 | + qtest_add_func("/npcm7xx_gpio/pullup_pulldown", test_pullup_pulldown); | ||
1040 | + qtest_add_func("/npcm7xx_gpio/output_enable", test_output_enable); | ||
1041 | + qtest_add_func("/npcm7xx_gpio/open_drain", test_open_drain); | ||
1042 | + qtest_add_func("/npcm7xx_gpio/polarity", test_polarity); | ||
1043 | + qtest_add_func("/npcm7xx_gpio/input_mask", test_input_mask); | ||
1044 | + qtest_add_func("/npcm7xx_gpio/temp_lock", test_temp_lock); | ||
1045 | + qtest_add_func("/npcm7xx_gpio/events/level", test_events_level); | ||
1046 | + qtest_add_func("/npcm7xx_gpio/events/rising_edge", test_events_rising_edge); | ||
1047 | + qtest_add_func("/npcm7xx_gpio/events/both_edges", test_events_both_edges); | ||
1048 | + | ||
1049 | + for (i = 0; i < NR_GPIO_DEVICES; i++) { | ||
1050 | + g_autofree char *test_name = | ||
1051 | + g_strdup_printf("/npcm7xx_gpio/gpio[%d]/irq", i); | ||
1052 | + qtest_add_data_func(test_name, (void *)(intptr_t)i, test_gpion_irq); | ||
1053 | + } | ||
1054 | + | ||
1055 | + qtest_start("-machine npcm750-evb"); | ||
1056 | + qtest_irq_intercept_in(global_qtest, "/machine/soc/a9mpcore/gic"); | ||
1057 | + ret = g_test_run(); | ||
1058 | + qtest_end(); | ||
1059 | + | ||
1060 | + return ret; | ||
1061 | +} | ||
1062 | diff --git a/hw/gpio/meson.build b/hw/gpio/meson.build | ||
1063 | index XXXXXXX..XXXXXXX 100644 | ||
1064 | --- a/hw/gpio/meson.build | ||
1065 | +++ b/hw/gpio/meson.build | ||
1066 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_PUV3', if_true: files('puv3_gpio.c')) | ||
1067 | softmmu_ss.add(when: 'CONFIG_ZAURUS', if_true: files('zaurus.c')) | ||
1068 | |||
1069 | softmmu_ss.add(when: 'CONFIG_IMX', if_true: files('imx_gpio.c')) | ||
1070 | +softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_gpio.c')) | ||
1071 | softmmu_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('nrf51_gpio.c')) | ||
1072 | softmmu_ss.add(when: 'CONFIG_OMAP', if_true: files('omap_gpio.c')) | ||
1073 | softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files('bcm2835_gpio.c')) | ||
1074 | diff --git a/hw/gpio/trace-events b/hw/gpio/trace-events | ||
1075 | index XXXXXXX..XXXXXXX 100644 | ||
1076 | --- a/hw/gpio/trace-events | ||
1077 | +++ b/hw/gpio/trace-events | ||
1078 | @@ -XXX,XX +XXX,XX @@ | ||
1079 | # See docs/devel/tracing.txt for syntax documentation. | ||
1080 | |||
1081 | +# npcm7xx_gpio.c | ||
1082 | +npcm7xx_gpio_read(const char *id, uint64_t offset, uint64_t value) " %s offset: 0x%04" PRIx64 " value 0x%08" PRIx64 | ||
1083 | +npcm7xx_gpio_write(const char *id, uint64_t offset, uint64_t value) "%s offset: 0x%04" PRIx64 " value 0x%08" PRIx64 | ||
1084 | +npcm7xx_gpio_set_input(const char *id, int32_t line, int32_t level) "%s line: %" PRIi32 " level: %" PRIi32 | ||
1085 | +npcm7xx_gpio_set_output(const char *id, int32_t line, int32_t level) "%s line: %" PRIi32 " level: %" PRIi32 | ||
1086 | +npcm7xx_gpio_update_events(const char *id, uint32_t evst, uint32_t even) "%s evst: 0x%08" PRIx32 " even: 0x%08" PRIx32 | ||
1087 | + | ||
1088 | # nrf51_gpio.c | ||
1089 | nrf51_gpio_read(uint64_t offset, uint64_t r) "offset 0x%" PRIx64 " value 0x%" PRIx64 | ||
1090 | nrf51_gpio_write(uint64_t offset, uint64_t value) "offset 0x%" PRIx64 " value 0x%" PRIx64 | ||
1091 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
1092 | index XXXXXXX..XXXXXXX 100644 | ||
1093 | --- a/tests/qtest/meson.build | ||
1094 | +++ b/tests/qtest/meson.build | ||
1095 | @@ -XXX,XX +XXX,XX @@ qtests_sparc64 = \ | ||
1096 | ['prom-env-test', 'boot-serial-test'] | ||
1097 | |||
1098 | qtests_npcm7xx = \ | ||
1099 | - ['npcm7xx_rng-test', | ||
1100 | + ['npcm7xx_gpio-test', | ||
1101 | + 'npcm7xx_rng-test', | ||
1102 | 'npcm7xx_timer-test', | ||
1103 | 'npcm7xx_watchdog_timer-test'] | ||
1104 | qtests_arm = \ | ||
178 | -- | 1105 | -- |
179 | 2.20.1 | 1106 | 2.20.1 |
180 | 1107 | ||
181 | 1108 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Zenghui Yu <yuzenghui@huawei.com> | ||
1 | 2 | ||
3 | Ensure the vSMMUv3 will be restored before all PCIe devices so that DMA | ||
4 | translation can work properly during migration. | ||
5 | |||
6 | Signed-off-by: Zenghui Yu <yuzenghui@huawei.com> | ||
7 | Message-id: 20201019091508.197-1-yuzenghui@huawei.com | ||
8 | Acked-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/smmuv3.c | 1 + | ||
12 | 1 file changed, 1 insertion(+) | ||
13 | |||
14 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/arm/smmuv3.c | ||
17 | +++ b/hw/arm/smmuv3.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_smmuv3 = { | ||
19 | .name = "smmuv3", | ||
20 | .version_id = 1, | ||
21 | .minimum_version_id = 1, | ||
22 | + .priority = MIG_PRI_IOMMU, | ||
23 | .fields = (VMStateField[]) { | ||
24 | VMSTATE_UINT32(features, SMMUv3State), | ||
25 | VMSTATE_UINT8(sid_size, SMMUv3State), | ||
26 | -- | ||
27 | 2.20.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The SDRAM is incorrectly created in the SA1110 SoC. | 3 | No code out of bcm2836.c uses (or requires) the BCM283XInfo |
4 | Move its creation in the board code, this will later allow the | 4 | declarations. Move it locally to the C source file. |
5 | board to have the QOM ownership of the RAM. | ||
6 | 5 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | Message-id: 20201024170127.3592182-2-f4bug@amsat.org |
10 | Message-id: 20191021190653.9511-4-philmd@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | hw/arm/strongarm.h | 4 +--- | 11 | include/hw/arm/bcm2836.h | 8 -------- |
14 | hw/arm/collie.c | 8 ++++++-- | 12 | hw/arm/bcm2836.c | 14 ++++++++++++++ |
15 | hw/arm/strongarm.c | 7 +------ | 13 | 2 files changed, 14 insertions(+), 8 deletions(-) |
16 | 3 files changed, 8 insertions(+), 11 deletions(-) | ||
17 | 14 | ||
18 | diff --git a/hw/arm/strongarm.h b/hw/arm/strongarm.h | 15 | diff --git a/include/hw/arm/bcm2836.h b/include/hw/arm/bcm2836.h |
19 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/strongarm.h | 17 | --- a/include/hw/arm/bcm2836.h |
21 | +++ b/hw/arm/strongarm.h | 18 | +++ b/include/hw/arm/bcm2836.h |
22 | @@ -XXX,XX +XXX,XX @@ enum { | 19 | @@ -XXX,XX +XXX,XX @@ struct BCM283XState { |
23 | 20 | BCM2835PeripheralState peripherals; | |
24 | typedef struct { | 21 | }; |
25 | ARMCPU *cpu; | 22 | |
26 | - MemoryRegion sdram; | 23 | -typedef struct BCM283XInfo BCM283XInfo; |
27 | DeviceState *pic; | 24 | - |
28 | DeviceState *gpio; | 25 | -struct BCM283XClass { |
29 | DeviceState *ppc; | 26 | - DeviceClass parent_class; |
30 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 27 | - const BCM283XInfo *info; |
31 | SSIBus *ssp_bus; | 28 | -}; |
32 | } StrongARMState; | 29 | - |
33 | 30 | - | |
34 | -StrongARMState *sa1110_init(MemoryRegion *sysmem, | 31 | #endif /* BCM2836_H */ |
35 | - unsigned int sdram_size, const char *rev); | 32 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c |
36 | +StrongARMState *sa1110_init(const char *cpu_type); | ||
37 | |||
38 | #endif | ||
39 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
41 | --- a/hw/arm/collie.c | 34 | --- a/hw/arm/bcm2836.c |
42 | +++ b/hw/arm/collie.c | 35 | +++ b/hw/arm/bcm2836.c |
43 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | 36 | @@ -XXX,XX +XXX,XX @@ |
44 | { | 37 | #include "hw/arm/raspi_platform.h" |
45 | StrongARMState *s; | 38 | #include "hw/sysbus.h" |
46 | DriveInfo *dinfo; | 39 | |
47 | - MemoryRegion *sysmem = get_system_memory(); | 40 | +typedef struct BCM283XInfo BCM283XInfo; |
48 | + MemoryRegion *sdram = g_new(MemoryRegion, 1); | ||
49 | |||
50 | - s = sa1110_init(sysmem, collie_binfo.ram_size, machine->cpu_type); | ||
51 | + s = sa1110_init(machine->cpu_type); | ||
52 | + | 41 | + |
53 | + memory_region_allocate_system_memory(sdram, NULL, "strongarm.sdram", | 42 | +typedef struct BCM283XClass { |
54 | + collie_binfo.ram_size); | 43 | + /*< private >*/ |
55 | + memory_region_add_subregion(get_system_memory(), SA_SDCS0, sdram); | 44 | + DeviceClass parent_class; |
56 | 45 | + /*< public >*/ | |
57 | dinfo = drive_get(IF_PFLASH, 0, 0); | 46 | + const BCM283XInfo *info; |
58 | pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, | 47 | +} BCM283XClass; |
59 | diff --git a/hw/arm/strongarm.c b/hw/arm/strongarm.c | 48 | + |
60 | index XXXXXXX..XXXXXXX 100644 | 49 | struct BCM283XInfo { |
61 | --- a/hw/arm/strongarm.c | 50 | const char *name; |
62 | +++ b/hw/arm/strongarm.c | 51 | const char *cpu_type; |
63 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo strongarm_ssp_info = { | 52 | @@ -XXX,XX +XXX,XX @@ struct BCM283XInfo { |
53 | int clusterid; | ||
64 | }; | 54 | }; |
65 | 55 | ||
66 | /* Main CPU functions */ | 56 | +#define BCM283X_CLASS(klass) \ |
67 | -StrongARMState *sa1110_init(MemoryRegion *sysmem, | 57 | + OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) |
68 | - unsigned int sdram_size, const char *cpu_type) | 58 | +#define BCM283X_GET_CLASS(obj) \ |
69 | +StrongARMState *sa1110_init(const char *cpu_type) | 59 | + OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) |
70 | { | 60 | + |
71 | StrongARMState *s; | 61 | static const BCM283XInfo bcm283x_socs[] = { |
72 | int i; | 62 | { |
73 | @@ -XXX,XX +XXX,XX @@ StrongARMState *sa1110_init(MemoryRegion *sysmem, | 63 | .name = TYPE_BCM2836, |
74 | |||
75 | s->cpu = ARM_CPU(cpu_create(cpu_type)); | ||
76 | |||
77 | - memory_region_allocate_system_memory(&s->sdram, NULL, "strongarm.sdram", | ||
78 | - sdram_size); | ||
79 | - memory_region_add_subregion(sysmem, SA_SDCS0, &s->sdram); | ||
80 | - | ||
81 | s->pic = sysbus_create_varargs("strongarm_pic", 0x90050000, | ||
82 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ), | ||
83 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ), | ||
84 | -- | 64 | -- |
85 | 2.20.1 | 65 | 2.20.1 |
86 | 66 | ||
87 | 67 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | By performing this store early, we avoid having to save and restore | 3 | Remove usage of TypeInfo::class_data. Instead fill the fields in |
4 | the register holding the address around any function calls. | 4 | the corresponding class_init(). |
5 | 5 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | So far all children use the same values for almost all fields, |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | but we are going to add the BCM2711/BCM2838 SoC for the raspi4 |
8 | Message-id: 20191018174431.1784-15-richard.henderson@linaro.org | 8 | machine which use different fields. |
9 | |||
10 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
11 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Message-id: 20201024170127.3592182-3-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | target/arm/helper.c | 2 +- | 15 | hw/arm/bcm2836.c | 108 ++++++++++++++++++++++------------------------- |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 16 | 1 file changed, 51 insertions(+), 57 deletions(-) |
13 | 17 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 20 | --- a/hw/arm/bcm2836.c |
17 | +++ b/target/arm/helper.c | 21 | +++ b/hw/arm/bcm2836.c |
18 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 22 | @@ -XXX,XX +XXX,XX @@ |
19 | { | 23 | #include "hw/arm/raspi_platform.h" |
20 | uint32_t flags, pstate_for_ss; | 24 | #include "hw/sysbus.h" |
21 | 25 | ||
22 | + *cs_base = 0; | 26 | -typedef struct BCM283XInfo BCM283XInfo; |
23 | flags = rebuild_hflags_internal(env); | 27 | - |
24 | 28 | typedef struct BCM283XClass { | |
25 | if (is_a64(env)) { | 29 | /*< private >*/ |
26 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 30 | DeviceClass parent_class; |
31 | /*< public >*/ | ||
32 | - const BCM283XInfo *info; | ||
33 | -} BCM283XClass; | ||
34 | - | ||
35 | -struct BCM283XInfo { | ||
36 | const char *name; | ||
37 | const char *cpu_type; | ||
38 | hwaddr peri_base; /* Peripheral base address seen by the CPU */ | ||
39 | hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */ | ||
40 | int clusterid; | ||
41 | -}; | ||
42 | +} BCM283XClass; | ||
43 | |||
44 | #define BCM283X_CLASS(klass) \ | ||
45 | OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) | ||
46 | #define BCM283X_GET_CLASS(obj) \ | ||
47 | OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) | ||
48 | |||
49 | -static const BCM283XInfo bcm283x_socs[] = { | ||
50 | - { | ||
51 | - .name = TYPE_BCM2836, | ||
52 | - .cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"), | ||
53 | - .peri_base = 0x3f000000, | ||
54 | - .ctrl_base = 0x40000000, | ||
55 | - .clusterid = 0xf, | ||
56 | - }, | ||
57 | -#ifdef TARGET_AARCH64 | ||
58 | - { | ||
59 | - .name = TYPE_BCM2837, | ||
60 | - .cpu_type = ARM_CPU_TYPE_NAME("cortex-a53"), | ||
61 | - .peri_base = 0x3f000000, | ||
62 | - .ctrl_base = 0x40000000, | ||
63 | - .clusterid = 0x0, | ||
64 | - }, | ||
65 | -#endif | ||
66 | -}; | ||
67 | - | ||
68 | static void bcm2836_init(Object *obj) | ||
69 | { | ||
70 | BCM283XState *s = BCM283X(obj); | ||
71 | BCM283XClass *bc = BCM283X_GET_CLASS(obj); | ||
72 | - const BCM283XInfo *info = bc->info; | ||
73 | int n; | ||
74 | |||
75 | for (n = 0; n < BCM283X_NCPUS; n++) { | ||
76 | object_initialize_child(obj, "cpu[*]", &s->cpu[n].core, | ||
77 | - info->cpu_type); | ||
78 | + bc->cpu_type); | ||
27 | } | 79 | } |
28 | 80 | ||
29 | *pflags = flags; | 81 | object_initialize_child(obj, "control", &s->control, TYPE_BCM2836_CONTROL); |
30 | - *cs_base = 0; | 82 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) |
83 | { | ||
84 | BCM283XState *s = BCM283X(dev); | ||
85 | BCM283XClass *bc = BCM283X_GET_CLASS(dev); | ||
86 | - const BCM283XInfo *info = bc->info; | ||
87 | Object *obj; | ||
88 | int n; | ||
89 | |||
90 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | ||
91 | "sd-bus"); | ||
92 | |||
93 | sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->peripherals), 0, | ||
94 | - info->peri_base, 1); | ||
95 | + bc->peri_base, 1); | ||
96 | |||
97 | /* bcm2836 interrupt controller (and mailboxes, etc.) */ | ||
98 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->control), errp)) { | ||
99 | return; | ||
100 | } | ||
101 | |||
102 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->control), 0, info->ctrl_base); | ||
103 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->control), 0, bc->ctrl_base); | ||
104 | |||
105 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 0, | ||
106 | qdev_get_gpio_in_named(DEVICE(&s->control), "gpu-irq", 0)); | ||
107 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | ||
108 | |||
109 | for (n = 0; n < BCM283X_NCPUS; n++) { | ||
110 | /* TODO: this should be converted to a property of ARM_CPU */ | ||
111 | - s->cpu[n].core.mp_affinity = (info->clusterid << 8) | n; | ||
112 | + s->cpu[n].core.mp_affinity = (bc->clusterid << 8) | n; | ||
113 | |||
114 | /* set periphbase/CBAR value for CPU-local registers */ | ||
115 | if (!object_property_set_int(OBJECT(&s->cpu[n].core), "reset-cbar", | ||
116 | - info->peri_base, errp)) { | ||
117 | + bc->peri_base, errp)) { | ||
118 | return; | ||
119 | } | ||
120 | |||
121 | @@ -XXX,XX +XXX,XX @@ static Property bcm2836_props[] = { | ||
122 | static void bcm283x_class_init(ObjectClass *oc, void *data) | ||
123 | { | ||
124 | DeviceClass *dc = DEVICE_CLASS(oc); | ||
125 | - BCM283XClass *bc = BCM283X_CLASS(oc); | ||
126 | |||
127 | - bc->info = data; | ||
128 | - dc->realize = bcm2836_realize; | ||
129 | - device_class_set_props(dc, bcm2836_props); | ||
130 | /* Reason: Must be wired up in code (see raspi_init() function) */ | ||
131 | dc->user_creatable = false; | ||
31 | } | 132 | } |
32 | 133 | ||
33 | #ifdef TARGET_AARCH64 | 134 | -static const TypeInfo bcm283x_type_info = { |
135 | - .name = TYPE_BCM283X, | ||
136 | - .parent = TYPE_DEVICE, | ||
137 | - .instance_size = sizeof(BCM283XState), | ||
138 | - .instance_init = bcm2836_init, | ||
139 | - .class_size = sizeof(BCM283XClass), | ||
140 | - .abstract = true, | ||
141 | +static void bcm2836_class_init(ObjectClass *oc, void *data) | ||
142 | +{ | ||
143 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
144 | + BCM283XClass *bc = BCM283X_CLASS(oc); | ||
145 | + | ||
146 | + bc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"); | ||
147 | + bc->peri_base = 0x3f000000; | ||
148 | + bc->ctrl_base = 0x40000000; | ||
149 | + bc->clusterid = 0xf; | ||
150 | + dc->realize = bcm2836_realize; | ||
151 | + device_class_set_props(dc, bcm2836_props); | ||
152 | }; | ||
153 | |||
154 | -static void bcm2836_register_types(void) | ||
155 | +#ifdef TARGET_AARCH64 | ||
156 | +static void bcm2837_class_init(ObjectClass *oc, void *data) | ||
157 | { | ||
158 | - int i; | ||
159 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
160 | + BCM283XClass *bc = BCM283X_CLASS(oc); | ||
161 | |||
162 | - type_register_static(&bcm283x_type_info); | ||
163 | - for (i = 0; i < ARRAY_SIZE(bcm283x_socs); i++) { | ||
164 | - TypeInfo ti = { | ||
165 | - .name = bcm283x_socs[i].name, | ||
166 | - .parent = TYPE_BCM283X, | ||
167 | - .class_init = bcm283x_class_init, | ||
168 | - .class_data = (void *) &bcm283x_socs[i], | ||
169 | - }; | ||
170 | - type_register(&ti); | ||
171 | + bc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a53"); | ||
172 | + bc->peri_base = 0x3f000000; | ||
173 | + bc->ctrl_base = 0x40000000; | ||
174 | + bc->clusterid = 0x0; | ||
175 | + dc->realize = bcm2836_realize; | ||
176 | + device_class_set_props(dc, bcm2836_props); | ||
177 | +}; | ||
178 | +#endif | ||
179 | + | ||
180 | +static const TypeInfo bcm283x_types[] = { | ||
181 | + { | ||
182 | + .name = TYPE_BCM2836, | ||
183 | + .parent = TYPE_BCM283X, | ||
184 | + .class_init = bcm2836_class_init, | ||
185 | +#ifdef TARGET_AARCH64 | ||
186 | + }, { | ||
187 | + .name = TYPE_BCM2837, | ||
188 | + .parent = TYPE_BCM283X, | ||
189 | + .class_init = bcm2837_class_init, | ||
190 | +#endif | ||
191 | + }, { | ||
192 | + .name = TYPE_BCM283X, | ||
193 | + .parent = TYPE_DEVICE, | ||
194 | + .instance_size = sizeof(BCM283XState), | ||
195 | + .instance_init = bcm2836_init, | ||
196 | + .class_size = sizeof(BCM283XClass), | ||
197 | + .class_init = bcm283x_class_init, | ||
198 | + .abstract = true, | ||
199 | } | ||
200 | -} | ||
201 | +}; | ||
202 | |||
203 | -type_init(bcm2836_register_types) | ||
204 | +DEFINE_TYPES(bcm283x_types) | ||
34 | -- | 205 | -- |
35 | 2.20.1 | 206 | 2.20.1 |
36 | 207 | ||
37 | 208 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | The BCM2835 has only one core. Introduce the core_count field to | ||
4 | be able to use values different than BCM283X_NCPUS (4). | ||
5 | |||
6 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20201024170127.3592182-4-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/bcm2836.c | 5 ++++- | ||
12 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
13 | |||
14 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/arm/bcm2836.c | ||
17 | +++ b/hw/arm/bcm2836.c | ||
18 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM283XClass { | ||
19 | /*< public >*/ | ||
20 | const char *name; | ||
21 | const char *cpu_type; | ||
22 | + unsigned core_count; | ||
23 | hwaddr peri_base; /* Peripheral base address seen by the CPU */ | ||
24 | hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */ | ||
25 | int clusterid; | ||
26 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_init(Object *obj) | ||
27 | BCM283XClass *bc = BCM283X_GET_CLASS(obj); | ||
28 | int n; | ||
29 | |||
30 | - for (n = 0; n < BCM283X_NCPUS; n++) { | ||
31 | + for (n = 0; n < bc->core_count; n++) { | ||
32 | object_initialize_child(obj, "cpu[*]", &s->cpu[n].core, | ||
33 | bc->cpu_type); | ||
34 | } | ||
35 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_class_init(ObjectClass *oc, void *data) | ||
36 | BCM283XClass *bc = BCM283X_CLASS(oc); | ||
37 | |||
38 | bc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"); | ||
39 | + bc->core_count = BCM283X_NCPUS; | ||
40 | bc->peri_base = 0x3f000000; | ||
41 | bc->ctrl_base = 0x40000000; | ||
42 | bc->clusterid = 0xf; | ||
43 | @@ -XXX,XX +XXX,XX @@ static void bcm2837_class_init(ObjectClass *oc, void *data) | ||
44 | BCM283XClass *bc = BCM283X_CLASS(oc); | ||
45 | |||
46 | bc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a53"); | ||
47 | + bc->core_count = BCM283X_NCPUS; | ||
48 | bc->peri_base = 0x3f000000; | ||
49 | bc->ctrl_base = 0x40000000; | ||
50 | bc->clusterid = 0x0; | ||
51 | -- | ||
52 | 2.20.1 | ||
53 | |||
54 | diff view generated by jsdifflib |
1 | In commit b01422622b we did an automated rename of the ptimer_init() | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | function to ptimer_init_with_bh(). Unfortunately this caught the | ||
3 | unrelated arm_mptimer_init() function. Undo that accidental | ||
4 | renaming. | ||
5 | 2 | ||
6 | Fixes: b01422622b7c7293196fdaf1dbb4f495af44ecf9 | 3 | It makes no sense to set enabled-cpus=0 on single core SoCs. |
4 | |||
5 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20201024170127.3592182-5-f4bug@amsat.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Message-id: 20191017133331.5901-1-peter.maydell@linaro.org | ||
11 | --- | 9 | --- |
12 | hw/timer/arm_mptimer.c | 4 ++-- | 10 | hw/arm/bcm2836.c | 15 +++++++-------- |
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | 11 | 1 file changed, 7 insertions(+), 8 deletions(-) |
14 | 12 | ||
15 | diff --git a/hw/timer/arm_mptimer.c b/hw/timer/arm_mptimer.c | 13 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/timer/arm_mptimer.c | 15 | --- a/hw/arm/bcm2836.c |
18 | +++ b/hw/timer/arm_mptimer.c | 16 | +++ b/hw/arm/bcm2836.c |
19 | @@ -XXX,XX +XXX,XX @@ static void arm_mptimer_reset(DeviceState *dev) | 17 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM283XClass { |
18 | #define BCM283X_GET_CLASS(obj) \ | ||
19 | OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) | ||
20 | |||
21 | +static Property bcm2836_enabled_cores_property = | ||
22 | + DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0); | ||
23 | + | ||
24 | static void bcm2836_init(Object *obj) | ||
25 | { | ||
26 | BCM283XState *s = BCM283X(obj); | ||
27 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_init(Object *obj) | ||
28 | object_initialize_child(obj, "cpu[*]", &s->cpu[n].core, | ||
29 | bc->cpu_type); | ||
30 | } | ||
31 | + if (bc->core_count > 1) { | ||
32 | + qdev_property_add_static(DEVICE(obj), &bcm2836_enabled_cores_property); | ||
33 | + qdev_prop_set_uint32(DEVICE(obj), "enabled-cpus", bc->core_count); | ||
34 | + } | ||
35 | |||
36 | object_initialize_child(obj, "control", &s->control, TYPE_BCM2836_CONTROL); | ||
37 | |||
38 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | ||
20 | } | 39 | } |
21 | } | 40 | } |
22 | 41 | ||
23 | -static void arm_mptimer_init_with_bh(Object *obj) | 42 | -static Property bcm2836_props[] = { |
24 | +static void arm_mptimer_init(Object *obj) | 43 | - DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, |
44 | - BCM283X_NCPUS), | ||
45 | - DEFINE_PROP_END_OF_LIST() | ||
46 | -}; | ||
47 | - | ||
48 | static void bcm283x_class_init(ObjectClass *oc, void *data) | ||
25 | { | 49 | { |
26 | ARMMPTimerState *s = ARM_MPTIMER(obj); | 50 | DeviceClass *dc = DEVICE_CLASS(oc); |
27 | 51 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_class_init(ObjectClass *oc, void *data) | |
28 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_mptimer_info = { | 52 | bc->ctrl_base = 0x40000000; |
29 | .name = TYPE_ARM_MPTIMER, | 53 | bc->clusterid = 0xf; |
30 | .parent = TYPE_SYS_BUS_DEVICE, | 54 | dc->realize = bcm2836_realize; |
31 | .instance_size = sizeof(ARMMPTimerState), | 55 | - device_class_set_props(dc, bcm2836_props); |
32 | - .instance_init = arm_mptimer_init_with_bh, | ||
33 | + .instance_init = arm_mptimer_init, | ||
34 | .class_init = arm_mptimer_class_init, | ||
35 | }; | 56 | }; |
57 | |||
58 | #ifdef TARGET_AARCH64 | ||
59 | @@ -XXX,XX +XXX,XX @@ static void bcm2837_class_init(ObjectClass *oc, void *data) | ||
60 | bc->ctrl_base = 0x40000000; | ||
61 | bc->clusterid = 0x0; | ||
62 | dc->realize = bcm2836_realize; | ||
63 | - device_class_set_props(dc, bcm2836_props); | ||
64 | }; | ||
65 | #endif | ||
36 | 66 | ||
37 | -- | 67 | -- |
38 | 2.20.1 | 68 | 2.20.1 |
39 | 69 | ||
40 | 70 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Hoist the variable load for PSTATE into the existing test vs is_a64. | 3 | The realize() function is clearly composed of two parts, |
4 | each described by a comment: | ||
4 | 5 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | void realize() |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | { |
7 | Message-id: 20191018174431.1784-11-richard.henderson@linaro.org | 8 | /* common peripherals from bcm2835 */ |
9 | ... | ||
10 | /* bcm2836 interrupt controller (and mailboxes, etc.) */ | ||
11 | ... | ||
12 | } | ||
13 | |||
14 | Split the two part, so we can reuse the common part with other | ||
15 | SoCs from this family. | ||
16 | |||
17 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
18 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Message-id: 20201024170127.3592182-6-f4bug@amsat.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 21 | --- |
10 | target/arm/helper.c | 20 ++++++++------------ | 22 | hw/arm/bcm2836.c | 22 ++++++++++++++++++---- |
11 | 1 file changed, 8 insertions(+), 12 deletions(-) | 23 | 1 file changed, 18 insertions(+), 4 deletions(-) |
12 | 24 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 25 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c |
14 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 27 | --- a/hw/arm/bcm2836.c |
16 | +++ b/target/arm/helper.c | 28 | +++ b/hw/arm/bcm2836.c |
17 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 29 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_init(Object *obj) |
18 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 30 | qdev_prop_set_uint32(DEVICE(obj), "enabled-cpus", bc->core_count); |
19 | int current_el = arm_current_el(env); | ||
20 | int fp_el = fp_exception_el(env, current_el); | ||
21 | - uint32_t flags; | ||
22 | + uint32_t flags, pstate_for_ss; | ||
23 | |||
24 | if (is_a64(env)) { | ||
25 | *pc = env->pc; | ||
26 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
27 | if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
28 | flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | ||
29 | } | ||
30 | + pstate_for_ss = env->pstate; | ||
31 | } else { | ||
32 | *pc = env->regs[15]; | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
35 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
36 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
37 | } | ||
38 | + pstate_for_ss = env->uncached_cpsr; | ||
39 | } | 31 | } |
40 | 32 | ||
41 | - /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 33 | - object_initialize_child(obj, "control", &s->control, TYPE_BCM2836_CONTROL); |
42 | + /* | 34 | + if (bc->ctrl_base) { |
43 | + * The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | 35 | + object_initialize_child(obj, "control", &s->control, |
44 | * states defined in the ARM ARM for software singlestep: | 36 | + TYPE_BCM2836_CONTROL); |
45 | * SS_ACTIVE PSTATE.SS State | 37 | + } |
46 | * 0 x Inactive (the TB flag for SS is always 0) | 38 | |
47 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 39 | object_initialize_child(obj, "peripherals", &s->peripherals, |
48 | * 1 1 Active-not-pending | 40 | TYPE_BCM2835_PERIPHERALS); |
49 | * SS_ACTIVE is set in hflags; PSTATE_SS is computed every TB. | 41 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_init(Object *obj) |
50 | */ | 42 | "vcram-size"); |
51 | - if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE)) { | 43 | } |
52 | - if (is_a64(env)) { | 44 | |
53 | - if (env->pstate & PSTATE_SS) { | 45 | -static void bcm2836_realize(DeviceState *dev, Error **errp) |
54 | - flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | 46 | +static bool bcm283x_common_realize(DeviceState *dev, Error **errp) |
55 | - } | 47 | { |
56 | - } else { | 48 | BCM283XState *s = BCM283X(dev); |
57 | - if (env->uncached_cpsr & PSTATE_SS) { | 49 | BCM283XClass *bc = BCM283X_GET_CLASS(dev); |
58 | - flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | 50 | Object *obj; |
59 | - } | 51 | - int n; |
60 | - } | 52 | |
61 | + if (FIELD_EX32(flags, TBFLAG_ANY, SS_ACTIVE) && | 53 | /* common peripherals from bcm2835 */ |
62 | + (pstate_for_ss & PSTATE_SS)) { | 54 | |
63 | + flags = FIELD_DP32(flags, TBFLAG_ANY, PSTATE_SS, 1); | 55 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) |
56 | object_property_add_const_link(OBJECT(&s->peripherals), "ram", obj); | ||
57 | |||
58 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->peripherals), errp)) { | ||
59 | - return; | ||
60 | + return false; | ||
64 | } | 61 | } |
65 | 62 | ||
66 | *pflags = flags; | 63 | object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->peripherals), |
64 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | ||
65 | |||
66 | sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->peripherals), 0, | ||
67 | bc->peri_base, 1); | ||
68 | + return true; | ||
69 | +} | ||
70 | + | ||
71 | +static void bcm2836_realize(DeviceState *dev, Error **errp) | ||
72 | +{ | ||
73 | + BCM283XState *s = BCM283X(dev); | ||
74 | + BCM283XClass *bc = BCM283X_GET_CLASS(dev); | ||
75 | + int n; | ||
76 | + | ||
77 | + if (!bcm283x_common_realize(dev, errp)) { | ||
78 | + return; | ||
79 | + } | ||
80 | |||
81 | /* bcm2836 interrupt controller (and mailboxes, etc.) */ | ||
82 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->control), errp)) { | ||
67 | -- | 83 | -- |
68 | 2.20.1 | 84 | 2.20.1 |
69 | 85 | ||
70 | 86 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Currently a trivial wrapper for rebuild_hflags_common_32. | 3 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
4 | 4 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Message-id: 20201024170127.3592182-7-f4bug@amsat.org |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20191018174431.1784-8-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 7 | --- |
10 | target/arm/helper.c | 8 +++++++- | 8 | include/hw/arm/bcm2836.h | 1 + |
11 | 1 file changed, 7 insertions(+), 1 deletion(-) | 9 | hw/arm/bcm2836.c | 34 ++++++++++++++++++++++++++++++++++ |
10 | hw/arm/raspi.c | 2 ++ | ||
11 | 3 files changed, 37 insertions(+) | ||
12 | 12 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/include/hw/arm/bcm2836.h b/include/hw/arm/bcm2836.h |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 15 | --- a/include/hw/arm/bcm2836.h |
16 | +++ b/target/arm/helper.c | 16 | +++ b/include/hw/arm/bcm2836.h |
17 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | 17 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(BCM283XState, BCM283XClass, BCM283X) |
18 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 18 | * them, code using these devices should always handle them via the |
19 | * BCM283x base class, so they have no BCM2836(obj) etc macros. | ||
20 | */ | ||
21 | +#define TYPE_BCM2835 "bcm2835" | ||
22 | #define TYPE_BCM2836 "bcm2836" | ||
23 | #define TYPE_BCM2837 "bcm2837" | ||
24 | |||
25 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/hw/arm/bcm2836.c | ||
28 | +++ b/hw/arm/bcm2836.c | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool bcm283x_common_realize(DeviceState *dev, Error **errp) | ||
30 | return true; | ||
19 | } | 31 | } |
20 | 32 | ||
21 | +static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el, | 33 | +static void bcm2835_realize(DeviceState *dev, Error **errp) |
22 | + ARMMMUIdx mmu_idx) | ||
23 | +{ | 34 | +{ |
24 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | 35 | + BCM283XState *s = BCM283X(dev); |
36 | + | ||
37 | + if (!bcm283x_common_realize(dev, errp)) { | ||
38 | + return; | ||
39 | + } | ||
40 | + | ||
41 | + if (!qdev_realize(DEVICE(&s->cpu[0].core), NULL, errp)) { | ||
42 | + return; | ||
43 | + } | ||
44 | + | ||
45 | + /* Connect irq/fiq outputs from the interrupt controller. */ | ||
46 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 0, | ||
47 | + qdev_get_gpio_in(DEVICE(&s->cpu[0].core), ARM_CPU_IRQ)); | ||
48 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 1, | ||
49 | + qdev_get_gpio_in(DEVICE(&s->cpu[0].core), ARM_CPU_FIQ)); | ||
25 | +} | 50 | +} |
26 | + | 51 | + |
27 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 52 | static void bcm2836_realize(DeviceState *dev, Error **errp) |
28 | ARMMMUIdx mmu_idx) | ||
29 | { | 53 | { |
30 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 54 | BCM283XState *s = BCM283X(dev); |
31 | flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | 55 | @@ -XXX,XX +XXX,XX @@ static void bcm283x_class_init(ObjectClass *oc, void *data) |
32 | } | 56 | dc->user_creatable = false; |
33 | } else { | 57 | } |
34 | - flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | 58 | |
35 | + flags = rebuild_hflags_a32(env, fp_el, mmu_idx); | 59 | +static void bcm2835_class_init(ObjectClass *oc, void *data) |
36 | } | 60 | +{ |
37 | 61 | + DeviceClass *dc = DEVICE_CLASS(oc); | |
38 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | 62 | + BCM283XClass *bc = BCM283X_CLASS(oc); |
63 | + | ||
64 | + bc->cpu_type = ARM_CPU_TYPE_NAME("arm1176"); | ||
65 | + bc->core_count = 1; | ||
66 | + bc->peri_base = 0x20000000; | ||
67 | + dc->realize = bcm2835_realize; | ||
68 | +}; | ||
69 | + | ||
70 | static void bcm2836_class_init(ObjectClass *oc, void *data) | ||
71 | { | ||
72 | DeviceClass *dc = DEVICE_CLASS(oc); | ||
73 | @@ -XXX,XX +XXX,XX @@ static void bcm2837_class_init(ObjectClass *oc, void *data) | ||
74 | |||
75 | static const TypeInfo bcm283x_types[] = { | ||
76 | { | ||
77 | + .name = TYPE_BCM2835, | ||
78 | + .parent = TYPE_BCM283X, | ||
79 | + .class_init = bcm2835_class_init, | ||
80 | + }, { | ||
81 | .name = TYPE_BCM2836, | ||
82 | .parent = TYPE_BCM283X, | ||
83 | .class_init = bcm2836_class_init, | ||
84 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/hw/arm/raspi.c | ||
87 | +++ b/hw/arm/raspi.c | ||
88 | @@ -XXX,XX +XXX,XX @@ FIELD(REV_CODE, MEMORY_SIZE, 20, 3); | ||
89 | FIELD(REV_CODE, STYLE, 23, 1); | ||
90 | |||
91 | typedef enum RaspiProcessorId { | ||
92 | + PROCESSOR_ID_BCM2835 = 0, | ||
93 | PROCESSOR_ID_BCM2836 = 1, | ||
94 | PROCESSOR_ID_BCM2837 = 2, | ||
95 | } RaspiProcessorId; | ||
96 | @@ -XXX,XX +XXX,XX @@ static const struct { | ||
97 | const char *type; | ||
98 | int cores_count; | ||
99 | } soc_property[] = { | ||
100 | + [PROCESSOR_ID_BCM2835] = {TYPE_BCM2835, 1}, | ||
101 | [PROCESSOR_ID_BCM2836] = {TYPE_BCM2836, BCM283X_NCPUS}, | ||
102 | [PROCESSOR_ID_BCM2837] = {TYPE_BCM2837, BCM283X_NCPUS}, | ||
103 | }; | ||
39 | -- | 104 | -- |
40 | 2.20.1 | 105 | 2.20.1 |
41 | 106 | ||
42 | 107 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The SDRAM is incorrectly created in the OMAP310 SoC. | 3 | The Pi A is almost the first machine released. |
4 | Move its creation in the board code, this will later allow the | 4 | It uses a BCM2835 SoC which includes a ARMv6Z core. |
5 | board to have the QOM ownership of the RAM. | ||
6 | 5 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Example booting the machine using content from [*] |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | (we use the device tree from the B model): |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | |
10 | Message-id: 20191021190653.9511-6-philmd@redhat.com | 9 | $ qemu-system-arm -M raspi1ap -serial stdio \ |
10 | -kernel raspberrypi/firmware/boot/kernel.img \ | ||
11 | -dtb raspberrypi/firmware/boot/bcm2708-rpi-b-plus.dtb \ | ||
12 | -append 'earlycon=pl011,0x20201000 console=ttyAMA0' | ||
13 | [ 0.000000] Booting Linux on physical CPU 0x0 | ||
14 | [ 0.000000] Linux version 4.19.118+ (dom@buildbot) (gcc version 4.9.3 (crosstool-NG crosstool-ng-1.22.0-88-g8460611)) #1311 Mon Apr 27 14:16:15 BST 2020 | ||
15 | [ 0.000000] CPU: ARMv6-compatible processor [410fb767] revision 7 (ARMv7), cr=00c5387d | ||
16 | [ 0.000000] CPU: VIPT aliasing data cache, unknown instruction cache | ||
17 | [ 0.000000] OF: fdt: Machine model: Raspberry Pi Model B+ | ||
18 | ... | ||
19 | |||
20 | [*] http://archive.raspberrypi.org/debian/pool/main/r/raspberrypi-firmware/raspberrypi-kernel_1.20200512-2_armhf.deb | ||
21 | |||
22 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
23 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
24 | Message-id: 20201024170127.3592182-8-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 26 | --- |
13 | include/hw/arm/omap.h | 6 ++---- | 27 | hw/arm/raspi.c | 13 +++++++++++++ |
14 | hw/arm/omap1.c | 12 +++++------- | 28 | 1 file changed, 13 insertions(+) |
15 | hw/arm/omap_sx1.c | 8 ++++++-- | ||
16 | hw/arm/palm.c | 8 ++++++-- | ||
17 | 4 files changed, 19 insertions(+), 15 deletions(-) | ||
18 | 29 | ||
19 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | 30 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c |
20 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/include/hw/arm/omap.h | 32 | --- a/hw/arm/raspi.c |
22 | +++ b/include/hw/arm/omap.h | 33 | +++ b/hw/arm/raspi.c |
23 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | 34 | @@ -XXX,XX +XXX,XX @@ static void raspi_machine_class_common_init(MachineClass *mc, |
24 | MemoryRegion mpui_io_iomem; | 35 | mc->default_ram_id = "ram"; |
25 | MemoryRegion tap_iomem; | ||
26 | MemoryRegion imif_ram; | ||
27 | - MemoryRegion emiff_ram; | ||
28 | MemoryRegion sram; | ||
29 | |||
30 | struct omap_dma_port_if_s { | ||
31 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | ||
32 | hwaddr addr); | ||
33 | } port[__omap_dma_port_last]; | ||
34 | |||
35 | - unsigned long sdram_size; | ||
36 | + uint64_t sdram_size; | ||
37 | unsigned long sram_size; | ||
38 | |||
39 | /* MPUI-TIPB peripherals */ | ||
40 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | ||
41 | }; | 36 | }; |
42 | 37 | ||
43 | /* omap1.c */ | 38 | +static void raspi1ap_machine_class_init(ObjectClass *oc, void *data) |
44 | -struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | 39 | +{ |
45 | - unsigned long sdram_size, | 40 | + MachineClass *mc = MACHINE_CLASS(oc); |
46 | +struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *sdram, | 41 | + RaspiMachineClass *rmc = RASPI_MACHINE_CLASS(oc); |
47 | const char *core); | 42 | + |
48 | 43 | + rmc->board_rev = 0x900021; /* Revision 1.1 */ | |
49 | /* omap2.c */ | 44 | + raspi_machine_class_common_init(mc, rmc->board_rev); |
50 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c | 45 | +}; |
51 | index XXXXXXX..XXXXXXX 100644 | 46 | + |
52 | --- a/hw/arm/omap1.c | 47 | static void raspi2b_machine_class_init(ObjectClass *oc, void *data) |
53 | +++ b/hw/arm/omap1.c | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | #include "qapi/error.h" | ||
56 | #include "qemu-common.h" | ||
57 | #include "cpu.h" | ||
58 | +#include "exec/address-spaces.h" | ||
59 | #include "hw/boards.h" | ||
60 | #include "hw/hw.h" | ||
61 | #include "hw/irq.h" | ||
62 | @@ -XXX,XX +XXX,XX @@ static int omap_validate_tipb_mpui_addr(struct omap_mpu_state_s *s, | ||
63 | return range_covers_byte(0xe1010000, 0xe1020004 - 0xe1010000, addr); | ||
64 | } | ||
65 | |||
66 | -struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
67 | - unsigned long sdram_size, | ||
68 | +struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *dram, | ||
69 | const char *cpu_type) | ||
70 | { | 48 | { |
71 | int i; | 49 | MachineClass *mc = MACHINE_CLASS(oc); |
72 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | 50 | @@ -XXX,XX +XXX,XX @@ static void raspi3b_machine_class_init(ObjectClass *oc, void *data) |
73 | qemu_irq dma_irqs[6]; | 51 | |
74 | DriveInfo *dinfo; | 52 | static const TypeInfo raspi_machine_types[] = { |
75 | SysBusDevice *busdev; | 53 | { |
76 | + MemoryRegion *system_memory = get_system_memory(); | 54 | + .name = MACHINE_TYPE_NAME("raspi1ap"), |
77 | 55 | + .parent = TYPE_RASPI_MACHINE, | |
78 | /* Core */ | 56 | + .class_init = raspi1ap_machine_class_init, |
79 | s->mpu_model = omap310; | 57 | + }, { |
80 | s->cpu = ARM_CPU(cpu_create(cpu_type)); | 58 | .name = MACHINE_TYPE_NAME("raspi2b"), |
81 | - s->sdram_size = sdram_size; | 59 | .parent = TYPE_RASPI_MACHINE, |
82 | + s->sdram_size = memory_region_size(dram); | 60 | .class_init = raspi2b_machine_class_init, |
83 | s->sram_size = OMAP15XX_SRAM_SIZE; | ||
84 | |||
85 | s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0); | ||
86 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
87 | omap_clk_init(s); | ||
88 | |||
89 | /* Memory-mapped stuff */ | ||
90 | - memory_region_allocate_system_memory(&s->emiff_ram, NULL, "omap1.dram", | ||
91 | - s->sdram_size); | ||
92 | - memory_region_add_subregion(system_memory, OMAP_EMIFF_BASE, &s->emiff_ram); | ||
93 | memory_region_init_ram(&s->imif_ram, NULL, "omap1.sram", s->sram_size, | ||
94 | &error_fatal); | ||
95 | memory_region_add_subregion(system_memory, OMAP_IMIF_BASE, &s->imif_ram); | ||
96 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | ||
97 | s->port[tipb_mpui].addr_valid = omap_validate_tipb_mpui_addr; | ||
98 | |||
99 | /* Register SDRAM and SRAM DMA ports for fast transfers. */ | ||
100 | - soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->emiff_ram), | ||
101 | + soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(dram), | ||
102 | OMAP_EMIFF_BASE, s->sdram_size); | ||
103 | soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->imif_ram), | ||
104 | OMAP_IMIF_BASE, s->sram_size); | ||
105 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/hw/arm/omap_sx1.c | ||
108 | +++ b/hw/arm/omap_sx1.c | ||
109 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
110 | { | ||
111 | struct omap_mpu_state_s *mpu; | ||
112 | MemoryRegion *address_space = get_system_memory(); | ||
113 | + MemoryRegion *dram = g_new(MemoryRegion, 1); | ||
114 | MemoryRegion *flash = g_new(MemoryRegion, 1); | ||
115 | MemoryRegion *cs = g_new(MemoryRegion, 4); | ||
116 | static uint32_t cs0val = 0x00213090; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
118 | flash_size = flash2_size; | ||
119 | } | ||
120 | |||
121 | - mpu = omap310_mpu_init(address_space, sx1_binfo.ram_size, | ||
122 | - machine->cpu_type); | ||
123 | + memory_region_allocate_system_memory(dram, NULL, "omap1.dram", | ||
124 | + sx1_binfo.ram_size); | ||
125 | + memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, dram); | ||
126 | + | ||
127 | + mpu = omap310_mpu_init(dram, machine->cpu_type); | ||
128 | |||
129 | /* External Flash (EMIFS) */ | ||
130 | memory_region_init_ram(flash, NULL, "omap_sx1.flash0-0", flash_size, | ||
131 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/arm/palm.c | ||
134 | +++ b/hw/arm/palm.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static void palmte_init(MachineState *machine) | ||
136 | MemoryRegion *address_space_mem = get_system_memory(); | ||
137 | struct omap_mpu_state_s *mpu; | ||
138 | int flash_size = 0x00800000; | ||
139 | - int sdram_size = palmte_binfo.ram_size; | ||
140 | static uint32_t cs0val = 0xffffffff; | ||
141 | static uint32_t cs1val = 0x0000e1a0; | ||
142 | static uint32_t cs2val = 0x0000e1a0; | ||
143 | static uint32_t cs3val = 0xe1a0e1a0; | ||
144 | int rom_size, rom_loaded = 0; | ||
145 | + MemoryRegion *dram = g_new(MemoryRegion, 1); | ||
146 | MemoryRegion *flash = g_new(MemoryRegion, 1); | ||
147 | MemoryRegion *cs = g_new(MemoryRegion, 4); | ||
148 | |||
149 | - mpu = omap310_mpu_init(address_space_mem, sdram_size, machine->cpu_type); | ||
150 | + memory_region_allocate_system_memory(dram, NULL, "omap1.dram", | ||
151 | + palmte_binfo.ram_size); | ||
152 | + memory_region_add_subregion(address_space_mem, OMAP_EMIFF_BASE, dram); | ||
153 | + | ||
154 | + mpu = omap310_mpu_init(dram, machine->cpu_type); | ||
155 | |||
156 | /* External Flash (EMIFS) */ | ||
157 | memory_region_init_ram(flash, NULL, "palmte.flash", flash_size, | ||
158 | -- | 61 | -- |
159 | 2.20.1 | 62 | 2.20.1 |
160 | 63 | ||
161 | 64 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The Exynos SoC has specific SDHCI registers. Use the s3c SDHCI | 3 | Similarly to the Pi A, the Pi Zero uses a BCM2835 SoC (ARMv6Z core). |
4 | model which handle these specific registers. | ||
5 | 4 | ||
6 | This silents the following "SDHC ... not implemented" warnings so | 5 | The only difference between the revision 1.2 and 1.3 is the latter |
7 | we can focus on the important registers missing: | 6 | exposes a CSI camera connector. As we do not implement the Unicam |
7 | peripheral, there is no point in exposing a camera connector :) | ||
8 | Therefore we choose to model the 1.2 revision. | ||
8 | 9 | ||
9 | $ qemu-system-arm ... -d unimp \ | 10 | Example booting the machine using content from [*]: |
10 | -append "... root=/dev/mmcblk0 rootfstype=ext4 rw rootwait" \ | ||
11 | -drive file=linux-build-test/rootfs/arm/rootfs-armv5.ext2,if=sd,format=raw | ||
12 | [...] | ||
13 | [ 25.744858] sdhci: Secure Digital Host Controller Interface driver | ||
14 | [ 25.745862] sdhci: Copyright(c) Pierre Ossman | ||
15 | [ 25.783188] s3c-sdhci 12530000.sdhci: clock source 2: mmc_busclk.2 (12000000 Hz) | ||
16 | SDHC rd_4b @0x80 not implemented | ||
17 | SDHC wr_4b @0x80 <- 0x00000020 not implemented | ||
18 | SDHC wr_4b @0x8c <- 0x00030000 not implemented | ||
19 | SDHC rd_4b @0x80 not implemented | ||
20 | SDHC wr_4b @0x80 <- 0xc0004100 not implemented | ||
21 | SDHC wr_4b @0x84 <- 0x80808080 not implemented | ||
22 | [ 26.013318] mmc0: SDHCI controller on samsung-hsmmc [12530000.sdhci] using ADMA | ||
23 | [ 26.032318] Synopsys Designware Multimedia Card Interface Driver | ||
24 | [ 42.024885] Waiting for root device /dev/mmcblk0... | ||
25 | 11 | ||
12 | $ qemu-system-arm -M raspi0 -serial stdio \ | ||
13 | -kernel raspberrypi/firmware/boot/kernel.img \ | ||
14 | -dtb raspberrypi/firmware/boot/bcm2708-rpi-zero.dtb \ | ||
15 | -append 'printk.time=0 earlycon=pl011,0x20201000 console=ttyAMA0' | ||
16 | [ 0.000000] Booting Linux on physical CPU 0x0 | ||
17 | [ 0.000000] Linux version 4.19.118+ (dom@buildbot) (gcc version 4.9.3 (crosstool-NG crosstool-ng-1.22.0-88-g8460611)) #1311 Mon Apr 27 14:16:15 BST 2020 | ||
18 | [ 0.000000] CPU: ARMv6-compatible processor [410fb767] revision 7 (ARMv7), cr=00c5387d | ||
19 | [ 0.000000] CPU: VIPT aliasing data cache, unknown instruction cache | ||
20 | [ 0.000000] OF: fdt: Machine model: Raspberry Pi Zero | ||
21 | ... | ||
22 | |||
23 | [*] http://archive.raspberrypi.org/debian/pool/main/r/raspberrypi-firmware/raspberrypi-kernel_1.20200512-2_armhf.deb | ||
24 | |||
25 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
26 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
26 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 27 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
27 | Reviewed-by: Krzysztof Kozlowski <krzk@kernel.org> | 28 | Message-id: 20201024170127.3592182-9-f4bug@amsat.org |
28 | Message-id: 20191005154748.21718-5-f4bug@amsat.org | ||
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
30 | --- | 30 | --- |
31 | hw/arm/exynos4210.c | 2 +- | 31 | hw/arm/raspi.c | 13 +++++++++++++ |
32 | 1 file changed, 1 insertion(+), 1 deletion(-) | 32 | 1 file changed, 13 insertions(+) |
33 | 33 | ||
34 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 34 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c |
35 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/hw/arm/exynos4210.c | 36 | --- a/hw/arm/raspi.c |
37 | +++ b/hw/arm/exynos4210.c | 37 | +++ b/hw/arm/raspi.c |
38 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 38 | @@ -XXX,XX +XXX,XX @@ static void raspi_machine_class_common_init(MachineClass *mc, |
39 | * public datasheet which is very similar (implementing | 39 | mc->default_ram_id = "ram"; |
40 | * MMC Specification Version 4.0 being the only difference noted) | 40 | }; |
41 | */ | 41 | |
42 | - dev = qdev_create(NULL, TYPE_SYSBUS_SDHCI); | 42 | +static void raspi0_machine_class_init(ObjectClass *oc, void *data) |
43 | + dev = qdev_create(NULL, TYPE_S3C_SDHCI); | 43 | +{ |
44 | qdev_prop_set_uint64(dev, "capareg", EXYNOS4210_SDHCI_CAPABILITIES); | 44 | + MachineClass *mc = MACHINE_CLASS(oc); |
45 | qdev_init_nofail(dev); | 45 | + RaspiMachineClass *rmc = RASPI_MACHINE_CLASS(oc); |
46 | 46 | + | |
47 | + rmc->board_rev = 0x920092; /* Revision 1.2 */ | ||
48 | + raspi_machine_class_common_init(mc, rmc->board_rev); | ||
49 | +}; | ||
50 | + | ||
51 | static void raspi1ap_machine_class_init(ObjectClass *oc, void *data) | ||
52 | { | ||
53 | MachineClass *mc = MACHINE_CLASS(oc); | ||
54 | @@ -XXX,XX +XXX,XX @@ static void raspi3b_machine_class_init(ObjectClass *oc, void *data) | ||
55 | |||
56 | static const TypeInfo raspi_machine_types[] = { | ||
57 | { | ||
58 | + .name = MACHINE_TYPE_NAME("raspi0"), | ||
59 | + .parent = TYPE_RASPI_MACHINE, | ||
60 | + .class_init = raspi0_machine_class_init, | ||
61 | + }, { | ||
62 | .name = MACHINE_TYPE_NAME("raspi1ap"), | ||
63 | .parent = TYPE_RASPI_MACHINE, | ||
64 | .class_init = raspi1ap_machine_class_init, | ||
47 | -- | 65 | -- |
48 | 2.20.1 | 66 | 2.20.1 |
49 | 67 | ||
50 | 68 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | This file keeps the various QDev blocks separated by comments. | 3 | The Pi 3A+ is a stripped down version of the 3B: |
4 | - 512 MiB of RAM instead of 1 GiB | ||
5 | - no on-board ethernet chipset | ||
4 | 6 | ||
7 | Add it as it is a closer match to what we model. | ||
8 | |||
9 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
6 | Reviewed-by: Cleber Rosa <crosa@redhat.com> | 11 | Message-id: 20201024170127.3592182-10-f4bug@amsat.org |
7 | Message-id: 20191005154748.21718-3-f4bug@amsat.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | hw/sd/sdhci.c | 3 ++- | 14 | hw/arm/raspi.c | 13 +++++++++++++ |
11 | 1 file changed, 2 insertions(+), 1 deletion(-) | 15 | 1 file changed, 13 insertions(+) |
12 | 16 | ||
13 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | 17 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/sd/sdhci.c | 19 | --- a/hw/arm/raspi.c |
16 | +++ b/hw/sd/sdhci.c | 20 | +++ b/hw/arm/raspi.c |
17 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo sdhci_bus_info = { | 21 | @@ -XXX,XX +XXX,XX @@ static void raspi2b_machine_class_init(ObjectClass *oc, void *data) |
18 | .class_init = sdhci_bus_class_init, | ||
19 | }; | 22 | }; |
20 | 23 | ||
21 | +/* --- qdev i.MX eSDHC --- */ | 24 | #ifdef TARGET_AARCH64 |
25 | +static void raspi3ap_machine_class_init(ObjectClass *oc, void *data) | ||
26 | +{ | ||
27 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
28 | + RaspiMachineClass *rmc = RASPI_MACHINE_CLASS(oc); | ||
22 | + | 29 | + |
23 | static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) | 30 | + rmc->board_rev = 0x9020e0; /* Revision 1.0 */ |
31 | + raspi_machine_class_common_init(mc, rmc->board_rev); | ||
32 | +}; | ||
33 | + | ||
34 | static void raspi3b_machine_class_init(ObjectClass *oc, void *data) | ||
24 | { | 35 | { |
25 | SDHCIState *s = SYSBUS_SDHCI(opaque); | 36 | MachineClass *mc = MACHINE_CLASS(oc); |
26 | @@ -XXX,XX +XXX,XX @@ usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) | 37 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo raspi_machine_types[] = { |
27 | } | 38 | .parent = TYPE_RASPI_MACHINE, |
28 | } | 39 | .class_init = raspi2b_machine_class_init, |
29 | 40 | #ifdef TARGET_AARCH64 | |
30 | - | 41 | + }, { |
31 | static const MemoryRegionOps usdhc_mmio_ops = { | 42 | + .name = MACHINE_TYPE_NAME("raspi3ap"), |
32 | .read = usdhc_read, | 43 | + .parent = TYPE_RASPI_MACHINE, |
33 | .write = usdhc_write, | 44 | + .class_init = raspi3ap_machine_class_init, |
45 | }, { | ||
46 | .name = MACHINE_TYPE_NAME("raspi3b"), | ||
47 | .parent = TYPE_RASPI_MACHINE, | ||
34 | -- | 48 | -- |
35 | 2.20.1 | 49 | 2.20.1 |
36 | 50 | ||
37 | 51 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: "Dr. David Alan Gilbert" <dgilbert@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | When booting a recent Linux kernel, the qemu message "Timer with delta | 3 | Use of 0x%d - make up our mind as 0x%x |
4 | zero, disabling" is seen, apparently because a ptimer is started before | ||
5 | being initialized. Fix the problem by initializing the offending ptimer | ||
6 | before starting it. | ||
7 | 4 | ||
8 | The bug is effectively harmless in the old QEMUBH setup | 5 | Signed-off-by: Dr. David Alan Gilbert <dgilbert@redhat.com> |
9 | because the sequence of events is: | 6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | * the delta zero means the timer expires immediately | 7 | Acked-by: Eric Auger <eric.auger@redhat.com> |
11 | * ptimer_reload() arranges for exynos4210_gfrc_event() to be called | 8 | Message-id: 20201014193355.53074-1-dgilbert@redhat.com |
12 | * ptimer_reload() notices the zero delta and disables the timer | ||
13 | * later, the QEMUBH runs, and exynos4210_gfrc_event() correctly | ||
14 | configures the timer and restarts it | ||
15 | |||
16 | In the new transaction based API the bug is still harmless, | ||
17 | but differences of when the callback function runs mean the | ||
18 | message is not printed any more: | ||
19 | * ptimer_run() does nothing as it's inside a transaction block | ||
20 | * ptimer_transaction_commit() sees it has work to do and | ||
21 | calls ptimer_reload() | ||
22 | * the zero delta means the timer expires immediately | ||
23 | * ptimer_reload() calls exynos4210_gfrc_event() directly | ||
24 | * exynos4210_gfrc_event() configures the timer | ||
25 | * the delta is no longer zero so ptimer_reload() doesn't complain | ||
26 | (the zero-delta test is after the trigger-callback in | ||
27 | the ptimer_reload() function) | ||
28 | |||
29 | Regardless, the behaviour here was not intentional, and we should | ||
30 | just program the ptimer correctly to start with. | ||
31 | |||
32 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
33 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
34 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
36 | Message-id: 20191018143149.9216-1-peter.maydell@linaro.org | ||
37 | [PMM: Expansion/clarification of the commit message: | ||
38 | the message is about a zero delta, not a zero period; | ||
39 | added detail to the commit message of the analysis of what | ||
40 | is happening and why the kernel boots even with the message; | ||
41 | added note that the message goes away with the new ptimer API] | ||
42 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
43 | --- | 10 | --- |
44 | hw/timer/exynos4210_mct.c | 2 +- | 11 | hw/arm/trace-events | 2 +- |
45 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
46 | 13 | ||
47 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | 14 | diff --git a/hw/arm/trace-events b/hw/arm/trace-events |
48 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
49 | --- a/hw/timer/exynos4210_mct.c | 16 | --- a/hw/arm/trace-events |
50 | +++ b/hw/timer/exynos4210_mct.c | 17 | +++ b/hw/arm/trace-events |
51 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | 18 | @@ -XXX,XX +XXX,XX @@ smmuv3_get_cd(uint64_t addr) "CD addr: 0x%"PRIx64 |
52 | /* Start FRC if transition from disabled to enabled */ | 19 | smmuv3_decode_cd(uint32_t oas) "oas=%d" |
53 | if ((value & G_TCON_TIMER_ENABLE) > (old_val & | 20 | smmuv3_decode_cd_tt(int i, uint32_t tsz, uint64_t ttb, uint32_t granule_sz, bool had) "TT[%d]:tsz:%d ttb:0x%"PRIx64" granule_sz:%d had:%d" |
54 | G_TCON_TIMER_ENABLE)) { | 21 | smmuv3_cmdq_cfgi_ste(int streamid) "streamid =%d" |
55 | - exynos4210_gfrc_start(&s->g_timer); | 22 | -smmuv3_cmdq_cfgi_ste_range(int start, int end) "start=0x%d - end=0x%d" |
56 | + exynos4210_gfrc_restart(s); | 23 | +smmuv3_cmdq_cfgi_ste_range(int start, int end) "start=0x%x - end=0x%x" |
57 | } | 24 | smmuv3_cmdq_cfgi_cd(uint32_t sid) "streamid = %d" |
58 | if ((value & G_TCON_TIMER_ENABLE) < (old_val & | 25 | smmuv3_config_cache_hit(uint32_t sid, uint32_t hits, uint32_t misses, uint32_t perc) "Config cache HIT for sid %d (hits=%d, misses=%d, hit rate=%d)" |
59 | G_TCON_TIMER_ENABLE)) { | 26 | smmuv3_config_cache_miss(uint32_t sid, uint32_t hits, uint32_t misses, uint32_t perc) "Config cache MISS for sid %d (hits=%d, misses=%d, hit rate=%d)" |
60 | -- | 27 | -- |
61 | 2.20.1 | 28 | 2.20.1 |
62 | 29 | ||
63 | 30 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Luc Michel <luc@lmichel.fr> | ||
1 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Damien Hedde <damien.hedde@greensocs.com> | ||
5 | Signed-off-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | include/hw/clock.h | 5 +++++ | ||
11 | 1 file changed, 5 insertions(+) | ||
12 | |||
13 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/hw/clock.h | ||
16 | +++ b/include/hw/clock.h | ||
17 | @@ -XXX,XX +XXX,XX @@ extern const VMStateDescription vmstate_clock; | ||
18 | VMSTATE_CLOCK_V(field, state, 0) | ||
19 | #define VMSTATE_CLOCK_V(field, state, version) \ | ||
20 | VMSTATE_STRUCT_POINTER_V(field, state, version, vmstate_clock, Clock) | ||
21 | +#define VMSTATE_ARRAY_CLOCK(field, state, num) \ | ||
22 | + VMSTATE_ARRAY_CLOCK_V(field, state, num, 0) | ||
23 | +#define VMSTATE_ARRAY_CLOCK_V(field, state, num, version) \ | ||
24 | + VMSTATE_ARRAY_OF_POINTER_TO_STRUCT(field, state, num, version, \ | ||
25 | + vmstate_clock, Clock) | ||
26 | |||
27 | /** | ||
28 | * clock_setup_canonical_path: | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | 3 | The nanosecond unit greatly limits the dynamic range we can display in |
4 | clock value traces, for values in the order of 1GHz and more. The | ||
5 | internal representation can go way beyond this value and it is quite | ||
6 | common for today's clocks to be within those ranges. | ||
4 | 7 | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | For example, a frequency between 500MHz+ and 1GHz will be displayed as |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | 1ns. Beyond 1GHz, it will show up as 0ns. |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 10 | |
8 | Message-id: 20191021190653.9511-3-philmd@redhat.com | 11 | Replace nanosecond periods traces with frequencies in the Hz unit |
12 | to have more dynamic range in the trace output. | ||
13 | |||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Damien Hedde <damien.hedde@greensocs.com> | ||
16 | Signed-off-by: Luc Michel <luc@lmichel.fr> | ||
17 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
18 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 20 | --- |
11 | hw/arm/mps2-tz.c | 3 ++- | 21 | hw/core/clock.c | 6 +++--- |
12 | hw/arm/mps2.c | 3 ++- | 22 | hw/core/trace-events | 4 ++-- |
13 | 2 files changed, 4 insertions(+), 2 deletions(-) | 23 | 2 files changed, 5 insertions(+), 5 deletions(-) |
14 | 24 | ||
15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 25 | diff --git a/hw/core/clock.c b/hw/core/clock.c |
16 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/mps2-tz.c | 27 | --- a/hw/core/clock.c |
18 | +++ b/hw/arm/mps2-tz.c | 28 | +++ b/hw/core/clock.c |
19 | @@ -XXX,XX +XXX,XX @@ | 29 | @@ -XXX,XX +XXX,XX @@ bool clock_set(Clock *clk, uint64_t period) |
20 | */ | 30 | if (clk->period == period) { |
21 | 31 | return false; | |
22 | #include "qemu/osdep.h" | 32 | } |
23 | +#include "qemu/units.h" | 33 | - trace_clock_set(CLOCK_PATH(clk), CLOCK_PERIOD_TO_NS(clk->period), |
24 | #include "qapi/error.h" | 34 | - CLOCK_PERIOD_TO_NS(period)); |
25 | #include "qemu/error-report.h" | 35 | + trace_clock_set(CLOCK_PATH(clk), CLOCK_PERIOD_TO_HZ(clk->period), |
26 | #include "hw/arm/boot.h" | 36 | + CLOCK_PERIOD_TO_HZ(period)); |
27 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 37 | clk->period = period; |
28 | * call the 16MB our "system memory", as it's the largest lump. | 38 | |
29 | */ | 39 | return true; |
30 | memory_region_allocate_system_memory(&mms->psram, | 40 | @@ -XXX,XX +XXX,XX @@ static void clock_propagate_period(Clock *clk, bool call_callbacks) |
31 | - NULL, "mps.ram", 0x01000000); | 41 | if (child->period != clk->period) { |
32 | + NULL, "mps.ram", 16 * MiB); | 42 | child->period = clk->period; |
33 | memory_region_add_subregion(system_memory, 0x80000000, &mms->psram); | 43 | trace_clock_update(CLOCK_PATH(child), CLOCK_PATH(clk), |
34 | 44 | - CLOCK_PERIOD_TO_NS(clk->period), | |
35 | /* The overflow IRQs for all UARTs are ORed together. | 45 | + CLOCK_PERIOD_TO_HZ(clk->period), |
36 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | 46 | call_callbacks); |
47 | if (call_callbacks && child->callback) { | ||
48 | child->callback(child->callback_opaque); | ||
49 | diff --git a/hw/core/trace-events b/hw/core/trace-events | ||
37 | index XXXXXXX..XXXXXXX 100644 | 50 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/hw/arm/mps2.c | 51 | --- a/hw/core/trace-events |
39 | +++ b/hw/arm/mps2.c | 52 | +++ b/hw/core/trace-events |
40 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ resettable_transitional_function(void *obj, const char *objtype) "obj=%p(%s)" |
41 | */ | 54 | # clock.c |
42 | 55 | clock_set_source(const char *clk, const char *src) "'%s', src='%s'" | |
43 | #include "qemu/osdep.h" | 56 | clock_disconnect(const char *clk) "'%s'" |
44 | +#include "qemu/units.h" | 57 | -clock_set(const char *clk, uint64_t old, uint64_t new) "'%s', ns=%"PRIu64"->%"PRIu64 |
45 | #include "qapi/error.h" | 58 | +clock_set(const char *clk, uint64_t old, uint64_t new) "'%s', %"PRIu64"Hz->%"PRIu64"Hz" |
46 | #include "qemu/error-report.h" | 59 | clock_propagate(const char *clk) "'%s'" |
47 | #include "hw/arm/boot.h" | 60 | -clock_update(const char *clk, const char *src, uint64_t val, int cb) "'%s', src='%s', ns=%"PRIu64", cb=%d" |
48 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 61 | +clock_update(const char *clk, const char *src, uint64_t hz, int cb) "'%s', src='%s', val=%"PRIu64"Hz cb=%d" |
49 | * zbt_boot_ctrl is always zero). | ||
50 | */ | ||
51 | memory_region_allocate_system_memory(&mms->psram, | ||
52 | - NULL, "mps.ram", 0x1000000); | ||
53 | + NULL, "mps.ram", 16 * MiB); | ||
54 | memory_region_add_subregion(system_memory, 0x21000000, &mms->psram); | ||
55 | |||
56 | switch (mmc->fpga_type) { | ||
57 | -- | 62 | -- |
58 | 2.20.1 | 63 | 2.20.1 |
59 | 64 | ||
60 | 65 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | 3 | The CPRMAN (clock controller) was mapped at the watchdog/power manager |
4 | address. It was also split into two unimplemented peripherals (CM and | ||
5 | A2W) but this is really the same one, as shown by this extract of the | ||
6 | Raspberry Pi 3 Linux device tree: | ||
4 | 7 | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | watchdog@7e100000 { |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | compatible = "brcm,bcm2835-pm\0brcm,bcm2835-pm-wdt"; |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 10 | [...] |
8 | Message-id: 20191021190653.9511-2-philmd@redhat.com | 11 | reg = <0x7e100000 0x114 0x7e00a000 0x24>; |
12 | [...] | ||
13 | }; | ||
14 | |||
15 | [...] | ||
16 | cprman@7e101000 { | ||
17 | compatible = "brcm,bcm2835-cprman"; | ||
18 | [...] | ||
19 | reg = <0x7e101000 0x2000>; | ||
20 | [...] | ||
21 | }; | ||
22 | |||
23 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
24 | Signed-off-by: Luc Michel <luc@lmichel.fr> | ||
25 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
26 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 28 | --- |
11 | hw/arm/xilinx_zynq.c | 3 ++- | 29 | include/hw/arm/bcm2835_peripherals.h | 2 +- |
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | 30 | include/hw/arm/raspi_platform.h | 5 ++--- |
31 | hw/arm/bcm2835_peripherals.c | 4 ++-- | ||
32 | 3 files changed, 5 insertions(+), 6 deletions(-) | ||
13 | 33 | ||
14 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | 34 | diff --git a/include/hw/arm/bcm2835_peripherals.h b/include/hw/arm/bcm2835_peripherals.h |
15 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/xilinx_zynq.c | 36 | --- a/include/hw/arm/bcm2835_peripherals.h |
17 | +++ b/hw/arm/xilinx_zynq.c | 37 | +++ b/include/hw/arm/bcm2835_peripherals.h |
38 | @@ -XXX,XX +XXX,XX @@ struct BCM2835PeripheralState { | ||
39 | BCM2835MphiState mphi; | ||
40 | UnimplementedDeviceState txp; | ||
41 | UnimplementedDeviceState armtmr; | ||
42 | + UnimplementedDeviceState powermgt; | ||
43 | UnimplementedDeviceState cprman; | ||
44 | - UnimplementedDeviceState a2w; | ||
45 | PL011State uart0; | ||
46 | BCM2835AuxState aux; | ||
47 | BCM2835FBState fb; | ||
48 | diff --git a/include/hw/arm/raspi_platform.h b/include/hw/arm/raspi_platform.h | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/include/hw/arm/raspi_platform.h | ||
51 | +++ b/include/hw/arm/raspi_platform.h | ||
18 | @@ -XXX,XX +XXX,XX @@ | 52 | @@ -XXX,XX +XXX,XX @@ |
19 | */ | 53 | #define ARMCTRL_TIMER0_1_OFFSET (ARM_OFFSET + 0x400) /* Timer 0 and 1 (SP804) */ |
20 | 54 | #define ARMCTRL_0_SBM_OFFSET (ARM_OFFSET + 0x800) /* User 0 (ARM) Semaphores | |
21 | #include "qemu/osdep.h" | 55 | * Doorbells & Mailboxes */ |
22 | +#include "qemu/units.h" | 56 | -#define CPRMAN_OFFSET 0x100000 /* Power Management, Watchdog */ |
23 | #include "qapi/error.h" | 57 | -#define CM_OFFSET 0x101000 /* Clock Management */ |
24 | #include "cpu.h" | 58 | -#define A2W_OFFSET 0x102000 /* Reset controller */ |
25 | #include "hw/sysbus.h" | 59 | +#define PM_OFFSET 0x100000 /* Power Management */ |
26 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | 60 | +#define CPRMAN_OFFSET 0x101000 /* Clock Management */ |
27 | memory_region_add_subregion(address_space_mem, 0, ext_ram); | 61 | #define AVS_OFFSET 0x103000 /* Audio Video Standard */ |
28 | 62 | #define RNG_OFFSET 0x104000 | |
29 | /* 256K of on-chip memory */ | 63 | #define GPIO_OFFSET 0x200000 |
30 | - memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10, | 64 | diff --git a/hw/arm/bcm2835_peripherals.c b/hw/arm/bcm2835_peripherals.c |
31 | + memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 * KiB, | 65 | index XXXXXXX..XXXXXXX 100644 |
32 | &error_fatal); | 66 | --- a/hw/arm/bcm2835_peripherals.c |
33 | memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram); | 67 | +++ b/hw/arm/bcm2835_peripherals.c |
34 | 68 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | |
69 | |||
70 | create_unimp(s, &s->txp, "bcm2835-txp", TXP_OFFSET, 0x1000); | ||
71 | create_unimp(s, &s->armtmr, "bcm2835-sp804", ARMCTRL_TIMER0_1_OFFSET, 0x40); | ||
72 | - create_unimp(s, &s->cprman, "bcm2835-cprman", CPRMAN_OFFSET, 0x1000); | ||
73 | - create_unimp(s, &s->a2w, "bcm2835-a2w", A2W_OFFSET, 0x1000); | ||
74 | + create_unimp(s, &s->powermgt, "bcm2835-powermgt", PM_OFFSET, 0x114); | ||
75 | + create_unimp(s, &s->cprman, "bcm2835-cprman", CPRMAN_OFFSET, 0x2000); | ||
76 | create_unimp(s, &s->i2s, "bcm2835-i2s", I2S_OFFSET, 0x100); | ||
77 | create_unimp(s, &s->smi, "bcm2835-smi", SMI_OFFSET, 0x100); | ||
78 | create_unimp(s, &s->spi[0], "bcm2835-spi0", SPI0_OFFSET, 0x20); | ||
35 | -- | 79 | -- |
36 | 2.20.1 | 80 | 2.20.1 |
37 | 81 | ||
38 | 82 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | 2 | ||
3 | Having the RAM creation code in a separate function is not | 3 | The BCM2835 CPRMAN is the clock manager of the SoC. It is composed of a |
4 | very helpful. Move this code directly inside the board_init() | 4 | main oscillator, and several sub-components (PLLs, multiplexers, ...) to |
5 | function, this will later allow the board to have the QOM | 5 | generate the BCM2835 clock tree. |
6 | ownership of the RAM. | 6 | |
7 | 7 | This commit adds a skeleton of the CPRMAN, with a dummy register | |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | read/write implementation. It embeds the main oscillator (xosc) from |
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | which all the clocks will be derived. |
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 10 | |
11 | Message-id: 20191021190653.9511-7-philmd@redhat.com | 11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
12 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Signed-off-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 16 | --- |
14 | hw/arm/digic_boards.c | 9 ++------- | 17 | include/hw/arm/bcm2835_peripherals.h | 3 +- |
15 | 1 file changed, 2 insertions(+), 7 deletions(-) | 18 | include/hw/misc/bcm2835_cprman.h | 37 +++++ |
16 | 19 | include/hw/misc/bcm2835_cprman_internals.h | 24 +++ | |
17 | diff --git a/hw/arm/digic_boards.c b/hw/arm/digic_boards.c | 20 | hw/arm/bcm2835_peripherals.c | 11 +- |
21 | hw/misc/bcm2835_cprman.c | 163 +++++++++++++++++++++ | ||
22 | hw/misc/meson.build | 1 + | ||
23 | hw/misc/trace-events | 5 + | ||
24 | 7 files changed, 242 insertions(+), 2 deletions(-) | ||
25 | create mode 100644 include/hw/misc/bcm2835_cprman.h | ||
26 | create mode 100644 include/hw/misc/bcm2835_cprman_internals.h | ||
27 | create mode 100644 hw/misc/bcm2835_cprman.c | ||
28 | |||
29 | diff --git a/include/hw/arm/bcm2835_peripherals.h b/include/hw/arm/bcm2835_peripherals.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/digic_boards.c | 31 | --- a/include/hw/arm/bcm2835_peripherals.h |
20 | +++ b/hw/arm/digic_boards.c | 32 | +++ b/include/hw/arm/bcm2835_peripherals.h |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct DigicBoard { | 33 | @@ -XXX,XX +XXX,XX @@ |
22 | const char *rom1_def_filename; | 34 | #include "hw/misc/bcm2835_mbox.h" |
23 | } DigicBoard; | 35 | #include "hw/misc/bcm2835_mphi.h" |
24 | 36 | #include "hw/misc/bcm2835_thermal.h" | |
25 | -static void digic4_board_setup_ram(DigicBoardState *s, hwaddr ram_size) | 37 | +#include "hw/misc/bcm2835_cprman.h" |
26 | -{ | 38 | #include "hw/sd/sdhci.h" |
27 | - memory_region_allocate_system_memory(&s->ram, NULL, "ram", ram_size); | 39 | #include "hw/sd/bcm2835_sdhost.h" |
28 | - memory_region_add_subregion(get_system_memory(), 0, &s->ram); | 40 | #include "hw/gpio/bcm2835_gpio.h" |
29 | -} | 41 | @@ -XXX,XX +XXX,XX @@ struct BCM2835PeripheralState { |
30 | - | 42 | UnimplementedDeviceState txp; |
31 | static void digic4_board_init(DigicBoard *board) | 43 | UnimplementedDeviceState armtmr; |
32 | { | 44 | UnimplementedDeviceState powermgt; |
33 | Error *err = NULL; | 45 | - UnimplementedDeviceState cprman; |
34 | @@ -XXX,XX +XXX,XX @@ static void digic4_board_init(DigicBoard *board) | 46 | + BCM2835CprmanState cprman; |
35 | exit(1); | 47 | PL011State uart0; |
48 | BCM2835AuxState aux; | ||
49 | BCM2835FBState fb; | ||
50 | diff --git a/include/hw/misc/bcm2835_cprman.h b/include/hw/misc/bcm2835_cprman.h | ||
51 | new file mode 100644 | ||
52 | index XXXXXXX..XXXXXXX | ||
53 | --- /dev/null | ||
54 | +++ b/include/hw/misc/bcm2835_cprman.h | ||
55 | @@ -XXX,XX +XXX,XX @@ | ||
56 | +/* | ||
57 | + * BCM2835 CPRMAN clock manager | ||
58 | + * | ||
59 | + * Copyright (c) 2020 Luc Michel <luc@lmichel.fr> | ||
60 | + * | ||
61 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
62 | + */ | ||
63 | + | ||
64 | +#ifndef HW_MISC_CPRMAN_H | ||
65 | +#define HW_MISC_CPRMAN_H | ||
66 | + | ||
67 | +#include "hw/sysbus.h" | ||
68 | +#include "hw/qdev-clock.h" | ||
69 | + | ||
70 | +#define TYPE_BCM2835_CPRMAN "bcm2835-cprman" | ||
71 | + | ||
72 | +typedef struct BCM2835CprmanState BCM2835CprmanState; | ||
73 | + | ||
74 | +DECLARE_INSTANCE_CHECKER(BCM2835CprmanState, CPRMAN, | ||
75 | + TYPE_BCM2835_CPRMAN) | ||
76 | + | ||
77 | +#define CPRMAN_NUM_REGS (0x2000 / sizeof(uint32_t)) | ||
78 | + | ||
79 | +struct BCM2835CprmanState { | ||
80 | + /*< private >*/ | ||
81 | + SysBusDevice parent_obj; | ||
82 | + | ||
83 | + /*< public >*/ | ||
84 | + MemoryRegion iomem; | ||
85 | + | ||
86 | + uint32_t regs[CPRMAN_NUM_REGS]; | ||
87 | + uint32_t xosc_freq; | ||
88 | + | ||
89 | + Clock *xosc; | ||
90 | +}; | ||
91 | + | ||
92 | +#endif | ||
93 | diff --git a/include/hw/misc/bcm2835_cprman_internals.h b/include/hw/misc/bcm2835_cprman_internals.h | ||
94 | new file mode 100644 | ||
95 | index XXXXXXX..XXXXXXX | ||
96 | --- /dev/null | ||
97 | +++ b/include/hw/misc/bcm2835_cprman_internals.h | ||
98 | @@ -XXX,XX +XXX,XX @@ | ||
99 | +/* | ||
100 | + * BCM2835 CPRMAN clock manager | ||
101 | + * | ||
102 | + * Copyright (c) 2020 Luc Michel <luc@lmichel.fr> | ||
103 | + * | ||
104 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
105 | + */ | ||
106 | + | ||
107 | +#ifndef HW_MISC_CPRMAN_INTERNALS_H | ||
108 | +#define HW_MISC_CPRMAN_INTERNALS_H | ||
109 | + | ||
110 | +#include "hw/registerfields.h" | ||
111 | +#include "hw/misc/bcm2835_cprman.h" | ||
112 | + | ||
113 | +/* Register map */ | ||
114 | + | ||
115 | +/* | ||
116 | + * This field is common to all registers. Each register write value must match | ||
117 | + * the CPRMAN_PASSWORD magic value in its 8 MSB. | ||
118 | + */ | ||
119 | +FIELD(CPRMAN, PASSWORD, 24, 8) | ||
120 | +#define CPRMAN_PASSWORD 0x5a | ||
121 | + | ||
122 | +#endif | ||
123 | diff --git a/hw/arm/bcm2835_peripherals.c b/hw/arm/bcm2835_peripherals.c | ||
124 | index XXXXXXX..XXXXXXX 100644 | ||
125 | --- a/hw/arm/bcm2835_peripherals.c | ||
126 | +++ b/hw/arm/bcm2835_peripherals.c | ||
127 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_init(Object *obj) | ||
128 | /* DWC2 */ | ||
129 | object_initialize_child(obj, "dwc2", &s->dwc2, TYPE_DWC2_USB); | ||
130 | |||
131 | + /* CPRMAN clock manager */ | ||
132 | + object_initialize_child(obj, "cprman", &s->cprman, TYPE_BCM2835_CPRMAN); | ||
133 | + | ||
134 | object_property_add_const_link(OBJECT(&s->dwc2), "dma-mr", | ||
135 | OBJECT(&s->gpu_bus_mr)); | ||
136 | } | ||
137 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | ||
138 | return; | ||
36 | } | 139 | } |
37 | 140 | ||
38 | - digic4_board_setup_ram(s, board->ram_size); | 141 | + /* CPRMAN clock manager */ |
39 | + memory_region_allocate_system_memory(&s->ram, NULL, "ram", board->ram_size); | 142 | + if (!sysbus_realize(SYS_BUS_DEVICE(&s->cprman), errp)) { |
40 | + memory_region_add_subregion(get_system_memory(), 0, &s->ram); | 143 | + return; |
41 | 144 | + } | |
42 | if (board->add_rom0) { | 145 | + memory_region_add_subregion(&s->peri_mr, CPRMAN_OFFSET, |
43 | board->add_rom0(s, DIGIC4_ROM0_BASE, board->rom0_def_filename); | 146 | + sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cprman), 0)); |
147 | + | ||
148 | memory_region_add_subregion(&s->peri_mr, ARMCTRL_IC_OFFSET, | ||
149 | sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->ic), 0)); | ||
150 | sysbus_pass_irq(SYS_BUS_DEVICE(s), SYS_BUS_DEVICE(&s->ic)); | ||
151 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | ||
152 | create_unimp(s, &s->txp, "bcm2835-txp", TXP_OFFSET, 0x1000); | ||
153 | create_unimp(s, &s->armtmr, "bcm2835-sp804", ARMCTRL_TIMER0_1_OFFSET, 0x40); | ||
154 | create_unimp(s, &s->powermgt, "bcm2835-powermgt", PM_OFFSET, 0x114); | ||
155 | - create_unimp(s, &s->cprman, "bcm2835-cprman", CPRMAN_OFFSET, 0x2000); | ||
156 | create_unimp(s, &s->i2s, "bcm2835-i2s", I2S_OFFSET, 0x100); | ||
157 | create_unimp(s, &s->smi, "bcm2835-smi", SMI_OFFSET, 0x100); | ||
158 | create_unimp(s, &s->spi[0], "bcm2835-spi0", SPI0_OFFSET, 0x20); | ||
159 | diff --git a/hw/misc/bcm2835_cprman.c b/hw/misc/bcm2835_cprman.c | ||
160 | new file mode 100644 | ||
161 | index XXXXXXX..XXXXXXX | ||
162 | --- /dev/null | ||
163 | +++ b/hw/misc/bcm2835_cprman.c | ||
164 | @@ -XXX,XX +XXX,XX @@ | ||
165 | +/* | ||
166 | + * BCM2835 CPRMAN clock manager | ||
167 | + * | ||
168 | + * Copyright (c) 2020 Luc Michel <luc@lmichel.fr> | ||
169 | + * | ||
170 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
171 | + */ | ||
172 | + | ||
173 | +/* | ||
174 | + * This peripheral is roughly divided into 3 main parts: | ||
175 | + * - the PLLs | ||
176 | + * - the PLL channels | ||
177 | + * - the clock muxes | ||
178 | + * | ||
179 | + * A main oscillator (xosc) feeds all the PLLs. Each PLLs has one or more | ||
180 | + * channels. Those channel are then connected to the clock muxes. Each mux has | ||
181 | + * multiples sources (usually the xosc, some of the PLL channels and some "test | ||
182 | + * debug" clocks). A mux is configured to select a given source through its | ||
183 | + * control register. Each mux has one output clock that also goes out of the | ||
184 | + * CPRMAN. This output clock usually connects to another peripheral in the SoC | ||
185 | + * (so a given mux is dedicated to a peripheral). | ||
186 | + * | ||
187 | + * At each level (PLL, channel and mux), the clock can be altered through | ||
188 | + * dividers (and multipliers in case of the PLLs), and can be disabled (in this | ||
189 | + * case, the next levels see no clock). | ||
190 | + * | ||
191 | + * This can be sum-up as follows (this is an example and not the actual BCM2835 | ||
192 | + * clock tree): | ||
193 | + * | ||
194 | + * /-->[PLL]-|->[PLL channel]--... [mux]--> to peripherals | ||
195 | + * | |->[PLL channel] muxes takes [mux] | ||
196 | + * | \->[PLL channel] inputs from [mux] | ||
197 | + * | some channels [mux] | ||
198 | + * [xosc]---|-->[PLL]-|->[PLL channel] and other srcs [mux] | ||
199 | + * | \->[PLL channel] ...-->[mux] | ||
200 | + * | [mux] | ||
201 | + * \-->[PLL]--->[PLL channel] [mux] | ||
202 | + * | ||
203 | + * The page at https://elinux.org/The_Undocumented_Pi gives the actual clock | ||
204 | + * tree configuration. | ||
205 | + */ | ||
206 | + | ||
207 | +#include "qemu/osdep.h" | ||
208 | +#include "qemu/log.h" | ||
209 | +#include "migration/vmstate.h" | ||
210 | +#include "hw/qdev-properties.h" | ||
211 | +#include "hw/misc/bcm2835_cprman.h" | ||
212 | +#include "hw/misc/bcm2835_cprman_internals.h" | ||
213 | +#include "trace.h" | ||
214 | + | ||
215 | +/* CPRMAN "top level" model */ | ||
216 | + | ||
217 | +static uint64_t cprman_read(void *opaque, hwaddr offset, | ||
218 | + unsigned size) | ||
219 | +{ | ||
220 | + BCM2835CprmanState *s = CPRMAN(opaque); | ||
221 | + uint64_t r = 0; | ||
222 | + size_t idx = offset / sizeof(uint32_t); | ||
223 | + | ||
224 | + switch (idx) { | ||
225 | + default: | ||
226 | + r = s->regs[idx]; | ||
227 | + } | ||
228 | + | ||
229 | + trace_bcm2835_cprman_read(offset, r); | ||
230 | + return r; | ||
231 | +} | ||
232 | + | ||
233 | +static void cprman_write(void *opaque, hwaddr offset, | ||
234 | + uint64_t value, unsigned size) | ||
235 | +{ | ||
236 | + BCM2835CprmanState *s = CPRMAN(opaque); | ||
237 | + size_t idx = offset / sizeof(uint32_t); | ||
238 | + | ||
239 | + if (FIELD_EX32(value, CPRMAN, PASSWORD) != CPRMAN_PASSWORD) { | ||
240 | + trace_bcm2835_cprman_write_invalid_magic(offset, value); | ||
241 | + return; | ||
242 | + } | ||
243 | + | ||
244 | + value &= ~R_CPRMAN_PASSWORD_MASK; | ||
245 | + | ||
246 | + trace_bcm2835_cprman_write(offset, value); | ||
247 | + s->regs[idx] = value; | ||
248 | + | ||
249 | +} | ||
250 | + | ||
251 | +static const MemoryRegionOps cprman_ops = { | ||
252 | + .read = cprman_read, | ||
253 | + .write = cprman_write, | ||
254 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
255 | + .valid = { | ||
256 | + /* | ||
257 | + * Although this hasn't been checked against real hardware, nor the | ||
258 | + * information can be found in a datasheet, it seems reasonable because | ||
259 | + * of the "PASSWORD" magic value found in every registers. | ||
260 | + */ | ||
261 | + .min_access_size = 4, | ||
262 | + .max_access_size = 4, | ||
263 | + .unaligned = false, | ||
264 | + }, | ||
265 | + .impl = { | ||
266 | + .max_access_size = 4, | ||
267 | + }, | ||
268 | +}; | ||
269 | + | ||
270 | +static void cprman_reset(DeviceState *dev) | ||
271 | +{ | ||
272 | + BCM2835CprmanState *s = CPRMAN(dev); | ||
273 | + | ||
274 | + memset(s->regs, 0, sizeof(s->regs)); | ||
275 | + | ||
276 | + clock_update_hz(s->xosc, s->xosc_freq); | ||
277 | +} | ||
278 | + | ||
279 | +static void cprman_init(Object *obj) | ||
280 | +{ | ||
281 | + BCM2835CprmanState *s = CPRMAN(obj); | ||
282 | + | ||
283 | + s->xosc = clock_new(obj, "xosc"); | ||
284 | + | ||
285 | + memory_region_init_io(&s->iomem, obj, &cprman_ops, | ||
286 | + s, "bcm2835-cprman", 0x2000); | ||
287 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | ||
288 | +} | ||
289 | + | ||
290 | +static const VMStateDescription cprman_vmstate = { | ||
291 | + .name = TYPE_BCM2835_CPRMAN, | ||
292 | + .version_id = 1, | ||
293 | + .minimum_version_id = 1, | ||
294 | + .fields = (VMStateField[]) { | ||
295 | + VMSTATE_UINT32_ARRAY(regs, BCM2835CprmanState, CPRMAN_NUM_REGS), | ||
296 | + VMSTATE_END_OF_LIST() | ||
297 | + } | ||
298 | +}; | ||
299 | + | ||
300 | +static Property cprman_properties[] = { | ||
301 | + DEFINE_PROP_UINT32("xosc-freq-hz", BCM2835CprmanState, xosc_freq, 19200000), | ||
302 | + DEFINE_PROP_END_OF_LIST() | ||
303 | +}; | ||
304 | + | ||
305 | +static void cprman_class_init(ObjectClass *klass, void *data) | ||
306 | +{ | ||
307 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
308 | + | ||
309 | + dc->reset = cprman_reset; | ||
310 | + dc->vmsd = &cprman_vmstate; | ||
311 | + device_class_set_props(dc, cprman_properties); | ||
312 | +} | ||
313 | + | ||
314 | +static const TypeInfo cprman_info = { | ||
315 | + .name = TYPE_BCM2835_CPRMAN, | ||
316 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
317 | + .instance_size = sizeof(BCM2835CprmanState), | ||
318 | + .class_init = cprman_class_init, | ||
319 | + .instance_init = cprman_init, | ||
320 | +}; | ||
321 | + | ||
322 | +static void cprman_register_types(void) | ||
323 | +{ | ||
324 | + type_register_static(&cprman_info); | ||
325 | +} | ||
326 | + | ||
327 | +type_init(cprman_register_types); | ||
328 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
329 | index XXXXXXX..XXXXXXX 100644 | ||
330 | --- a/hw/misc/meson.build | ||
331 | +++ b/hw/misc/meson.build | ||
332 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files( | ||
333 | 'bcm2835_property.c', | ||
334 | 'bcm2835_rng.c', | ||
335 | 'bcm2835_thermal.c', | ||
336 | + 'bcm2835_cprman.c', | ||
337 | )) | ||
338 | softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) | ||
339 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c', 'zynq-xadc.c')) | ||
340 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
341 | index XXXXXXX..XXXXXXX 100644 | ||
342 | --- a/hw/misc/trace-events | ||
343 | +++ b/hw/misc/trace-events | ||
344 | @@ -XXX,XX +XXX,XX @@ grlib_apb_pnp_read(uint64_t addr, uint32_t value) "APB PnP read addr:0x%03"PRIx6 | ||
345 | # pca9552.c | ||
346 | pca955x_gpio_status(const char *description, const char *buf) "%s GPIOs 0-15 [%s]" | ||
347 | pca955x_gpio_change(const char *description, unsigned id, unsigned prev_state, unsigned current_state) "%s GPIO id:%u status: %u -> %u" | ||
348 | + | ||
349 | +# bcm2835_cprman.c | ||
350 | +bcm2835_cprman_read(uint64_t offset, uint64_t value) "offset:0x%" PRIx64 " value:0x%" PRIx64 | ||
351 | +bcm2835_cprman_write(uint64_t offset, uint64_t value) "offset:0x%" PRIx64 " value:0x%" PRIx64 | ||
352 | +bcm2835_cprman_write_invalid_magic(uint64_t offset, uint64_t value) "offset:0x%" PRIx64 " value:0x%" PRIx64 | ||
44 | -- | 353 | -- |
45 | 2.20.1 | 354 | 2.20.1 |
46 | 355 | ||
47 | 356 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | There are 5 PLLs in the CPRMAN, namely PLL A, C, D, H and B. All of them |
4 | 4 | take the xosc clock as input and produce a new clock. | |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | This commit adds a skeleton implementation for the PLLs as sub-devices |
7 | Message-id: 20191018174431.1784-21-richard.henderson@linaro.org | 7 | of the CPRMAN. The PLLs are instantiated and connected internally to the |
8 | main oscillator. | ||
9 | |||
10 | Each PLL has 6 registers : CM, A2W_CTRL, A2W_ANA[0,1,2,3], A2W_FRAC. A | ||
11 | write to any of them triggers a call to the (not yet implemented) | ||
12 | pll_update function. | ||
13 | |||
14 | If the main oscillator changes frequency, an update is also triggered. | ||
15 | |||
16 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
18 | Signed-off-by: Luc Michel <luc@lmichel.fr> | ||
19 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 21 | --- |
10 | target/arm/m_helper.c | 6 ++++++ | 22 | include/hw/misc/bcm2835_cprman.h | 29 +++++ |
11 | target/arm/translate.c | 5 ++++- | 23 | include/hw/misc/bcm2835_cprman_internals.h | 144 +++++++++++++++++++++ |
12 | 2 files changed, 10 insertions(+), 1 deletion(-) | 24 | hw/misc/bcm2835_cprman.c | 108 ++++++++++++++++ |
13 | 25 | 3 files changed, 281 insertions(+) | |
14 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 26 | |
27 | diff --git a/include/hw/misc/bcm2835_cprman.h b/include/hw/misc/bcm2835_cprman.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/m_helper.c | 29 | --- a/include/hw/misc/bcm2835_cprman.h |
17 | +++ b/target/arm/m_helper.c | 30 | +++ b/include/hw/misc/bcm2835_cprman.h |
18 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | 31 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(BCM2835CprmanState, CPRMAN, |
19 | switch_v7m_security_state(env, dest & 1); | 32 | |
20 | env->thumb = 1; | 33 | #define CPRMAN_NUM_REGS (0x2000 / sizeof(uint32_t)) |
21 | env->regs[15] = dest & ~1; | 34 | |
22 | + arm_rebuild_hflags(env); | 35 | +typedef enum CprmanPll { |
36 | + CPRMAN_PLLA = 0, | ||
37 | + CPRMAN_PLLC, | ||
38 | + CPRMAN_PLLD, | ||
39 | + CPRMAN_PLLH, | ||
40 | + CPRMAN_PLLB, | ||
41 | + | ||
42 | + CPRMAN_NUM_PLL | ||
43 | +} CprmanPll; | ||
44 | + | ||
45 | +typedef struct CprmanPllState { | ||
46 | + /*< private >*/ | ||
47 | + DeviceState parent_obj; | ||
48 | + | ||
49 | + /*< public >*/ | ||
50 | + CprmanPll id; | ||
51 | + | ||
52 | + uint32_t *reg_cm; | ||
53 | + uint32_t *reg_a2w_ctrl; | ||
54 | + uint32_t *reg_a2w_ana; /* ANA[0] .. ANA[3] */ | ||
55 | + uint32_t prediv_mask; /* prediv bit in ana[1] */ | ||
56 | + uint32_t *reg_a2w_frac; | ||
57 | + | ||
58 | + Clock *xosc_in; | ||
59 | + Clock *out; | ||
60 | +} CprmanPllState; | ||
61 | + | ||
62 | struct BCM2835CprmanState { | ||
63 | /*< private >*/ | ||
64 | SysBusDevice parent_obj; | ||
65 | @@ -XXX,XX +XXX,XX @@ struct BCM2835CprmanState { | ||
66 | /*< public >*/ | ||
67 | MemoryRegion iomem; | ||
68 | |||
69 | + CprmanPllState plls[CPRMAN_NUM_PLL]; | ||
70 | + | ||
71 | uint32_t regs[CPRMAN_NUM_REGS]; | ||
72 | uint32_t xosc_freq; | ||
73 | |||
74 | diff --git a/include/hw/misc/bcm2835_cprman_internals.h b/include/hw/misc/bcm2835_cprman_internals.h | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/include/hw/misc/bcm2835_cprman_internals.h | ||
77 | +++ b/include/hw/misc/bcm2835_cprman_internals.h | ||
78 | @@ -XXX,XX +XXX,XX @@ | ||
79 | #include "hw/registerfields.h" | ||
80 | #include "hw/misc/bcm2835_cprman.h" | ||
81 | |||
82 | +#define TYPE_CPRMAN_PLL "bcm2835-cprman-pll" | ||
83 | + | ||
84 | +DECLARE_INSTANCE_CHECKER(CprmanPllState, CPRMAN_PLL, | ||
85 | + TYPE_CPRMAN_PLL) | ||
86 | + | ||
87 | /* Register map */ | ||
88 | |||
89 | +/* PLLs */ | ||
90 | +REG32(CM_PLLA, 0x104) | ||
91 | + FIELD(CM_PLLA, LOADDSI0, 0, 1) | ||
92 | + FIELD(CM_PLLA, HOLDDSI0, 1, 1) | ||
93 | + FIELD(CM_PLLA, LOADCCP2, 2, 1) | ||
94 | + FIELD(CM_PLLA, HOLDCCP2, 3, 1) | ||
95 | + FIELD(CM_PLLA, LOADCORE, 4, 1) | ||
96 | + FIELD(CM_PLLA, HOLDCORE, 5, 1) | ||
97 | + FIELD(CM_PLLA, LOADPER, 6, 1) | ||
98 | + FIELD(CM_PLLA, HOLDPER, 7, 1) | ||
99 | + FIELD(CM_PLLx, ANARST, 8, 1) | ||
100 | +REG32(CM_PLLC, 0x108) | ||
101 | + FIELD(CM_PLLC, LOADCORE0, 0, 1) | ||
102 | + FIELD(CM_PLLC, HOLDCORE0, 1, 1) | ||
103 | + FIELD(CM_PLLC, LOADCORE1, 2, 1) | ||
104 | + FIELD(CM_PLLC, HOLDCORE1, 3, 1) | ||
105 | + FIELD(CM_PLLC, LOADCORE2, 4, 1) | ||
106 | + FIELD(CM_PLLC, HOLDCORE2, 5, 1) | ||
107 | + FIELD(CM_PLLC, LOADPER, 6, 1) | ||
108 | + FIELD(CM_PLLC, HOLDPER, 7, 1) | ||
109 | +REG32(CM_PLLD, 0x10c) | ||
110 | + FIELD(CM_PLLD, LOADDSI0, 0, 1) | ||
111 | + FIELD(CM_PLLD, HOLDDSI0, 1, 1) | ||
112 | + FIELD(CM_PLLD, LOADDSI1, 2, 1) | ||
113 | + FIELD(CM_PLLD, HOLDDSI1, 3, 1) | ||
114 | + FIELD(CM_PLLD, LOADCORE, 4, 1) | ||
115 | + FIELD(CM_PLLD, HOLDCORE, 5, 1) | ||
116 | + FIELD(CM_PLLD, LOADPER, 6, 1) | ||
117 | + FIELD(CM_PLLD, HOLDPER, 7, 1) | ||
118 | +REG32(CM_PLLH, 0x110) | ||
119 | + FIELD(CM_PLLH, LOADPIX, 0, 1) | ||
120 | + FIELD(CM_PLLH, LOADAUX, 1, 1) | ||
121 | + FIELD(CM_PLLH, LOADRCAL, 2, 1) | ||
122 | +REG32(CM_PLLB, 0x170) | ||
123 | + FIELD(CM_PLLB, LOADARM, 0, 1) | ||
124 | + FIELD(CM_PLLB, HOLDARM, 1, 1) | ||
125 | + | ||
126 | +REG32(A2W_PLLA_CTRL, 0x1100) | ||
127 | + FIELD(A2W_PLLx_CTRL, NDIV, 0, 10) | ||
128 | + FIELD(A2W_PLLx_CTRL, PDIV, 12, 3) | ||
129 | + FIELD(A2W_PLLx_CTRL, PWRDN, 16, 1) | ||
130 | + FIELD(A2W_PLLx_CTRL, PRST_DISABLE, 17, 1) | ||
131 | +REG32(A2W_PLLC_CTRL, 0x1120) | ||
132 | +REG32(A2W_PLLD_CTRL, 0x1140) | ||
133 | +REG32(A2W_PLLH_CTRL, 0x1160) | ||
134 | +REG32(A2W_PLLB_CTRL, 0x11e0) | ||
135 | + | ||
136 | +REG32(A2W_PLLA_ANA0, 0x1010) | ||
137 | +REG32(A2W_PLLA_ANA1, 0x1014) | ||
138 | + FIELD(A2W_PLLx_ANA1, FB_PREDIV, 14, 1) | ||
139 | +REG32(A2W_PLLA_ANA2, 0x1018) | ||
140 | +REG32(A2W_PLLA_ANA3, 0x101c) | ||
141 | + | ||
142 | +REG32(A2W_PLLC_ANA0, 0x1030) | ||
143 | +REG32(A2W_PLLC_ANA1, 0x1034) | ||
144 | +REG32(A2W_PLLC_ANA2, 0x1038) | ||
145 | +REG32(A2W_PLLC_ANA3, 0x103c) | ||
146 | + | ||
147 | +REG32(A2W_PLLD_ANA0, 0x1050) | ||
148 | +REG32(A2W_PLLD_ANA1, 0x1054) | ||
149 | +REG32(A2W_PLLD_ANA2, 0x1058) | ||
150 | +REG32(A2W_PLLD_ANA3, 0x105c) | ||
151 | + | ||
152 | +REG32(A2W_PLLH_ANA0, 0x1070) | ||
153 | +REG32(A2W_PLLH_ANA1, 0x1074) | ||
154 | + FIELD(A2W_PLLH_ANA1, FB_PREDIV, 11, 1) | ||
155 | +REG32(A2W_PLLH_ANA2, 0x1078) | ||
156 | +REG32(A2W_PLLH_ANA3, 0x107c) | ||
157 | + | ||
158 | +REG32(A2W_PLLB_ANA0, 0x10f0) | ||
159 | +REG32(A2W_PLLB_ANA1, 0x10f4) | ||
160 | +REG32(A2W_PLLB_ANA2, 0x10f8) | ||
161 | +REG32(A2W_PLLB_ANA3, 0x10fc) | ||
162 | + | ||
163 | +REG32(A2W_PLLA_FRAC, 0x1200) | ||
164 | + FIELD(A2W_PLLx_FRAC, FRAC, 0, 20) | ||
165 | +REG32(A2W_PLLC_FRAC, 0x1220) | ||
166 | +REG32(A2W_PLLD_FRAC, 0x1240) | ||
167 | +REG32(A2W_PLLH_FRAC, 0x1260) | ||
168 | +REG32(A2W_PLLB_FRAC, 0x12e0) | ||
169 | + | ||
170 | /* | ||
171 | * This field is common to all registers. Each register write value must match | ||
172 | * the CPRMAN_PASSWORD magic value in its 8 MSB. | ||
173 | @@ -XXX,XX +XXX,XX @@ | ||
174 | FIELD(CPRMAN, PASSWORD, 24, 8) | ||
175 | #define CPRMAN_PASSWORD 0x5a | ||
176 | |||
177 | +/* PLL init info */ | ||
178 | +typedef struct PLLInitInfo { | ||
179 | + const char *name; | ||
180 | + size_t cm_offset; | ||
181 | + size_t a2w_ctrl_offset; | ||
182 | + size_t a2w_ana_offset; | ||
183 | + uint32_t prediv_mask; /* Prediv bit in ana[1] */ | ||
184 | + size_t a2w_frac_offset; | ||
185 | +} PLLInitInfo; | ||
186 | + | ||
187 | +#define FILL_PLL_INIT_INFO(pll_) \ | ||
188 | + .cm_offset = R_CM_ ## pll_, \ | ||
189 | + .a2w_ctrl_offset = R_A2W_ ## pll_ ## _CTRL, \ | ||
190 | + .a2w_ana_offset = R_A2W_ ## pll_ ## _ANA0, \ | ||
191 | + .a2w_frac_offset = R_A2W_ ## pll_ ## _FRAC | ||
192 | + | ||
193 | +static const PLLInitInfo PLL_INIT_INFO[] = { | ||
194 | + [CPRMAN_PLLA] = { | ||
195 | + .name = "plla", | ||
196 | + .prediv_mask = R_A2W_PLLx_ANA1_FB_PREDIV_MASK, | ||
197 | + FILL_PLL_INIT_INFO(PLLA), | ||
198 | + }, | ||
199 | + [CPRMAN_PLLC] = { | ||
200 | + .name = "pllc", | ||
201 | + .prediv_mask = R_A2W_PLLx_ANA1_FB_PREDIV_MASK, | ||
202 | + FILL_PLL_INIT_INFO(PLLC), | ||
203 | + }, | ||
204 | + [CPRMAN_PLLD] = { | ||
205 | + .name = "plld", | ||
206 | + .prediv_mask = R_A2W_PLLx_ANA1_FB_PREDIV_MASK, | ||
207 | + FILL_PLL_INIT_INFO(PLLD), | ||
208 | + }, | ||
209 | + [CPRMAN_PLLH] = { | ||
210 | + .name = "pllh", | ||
211 | + .prediv_mask = R_A2W_PLLH_ANA1_FB_PREDIV_MASK, | ||
212 | + FILL_PLL_INIT_INFO(PLLH), | ||
213 | + }, | ||
214 | + [CPRMAN_PLLB] = { | ||
215 | + .name = "pllb", | ||
216 | + .prediv_mask = R_A2W_PLLx_ANA1_FB_PREDIV_MASK, | ||
217 | + FILL_PLL_INIT_INFO(PLLB), | ||
218 | + }, | ||
219 | +}; | ||
220 | + | ||
221 | +#undef FILL_PLL_CHANNEL_INIT_INFO | ||
222 | + | ||
223 | +static inline void set_pll_init_info(BCM2835CprmanState *s, | ||
224 | + CprmanPllState *pll, | ||
225 | + CprmanPll id) | ||
226 | +{ | ||
227 | + pll->id = id; | ||
228 | + pll->reg_cm = &s->regs[PLL_INIT_INFO[id].cm_offset]; | ||
229 | + pll->reg_a2w_ctrl = &s->regs[PLL_INIT_INFO[id].a2w_ctrl_offset]; | ||
230 | + pll->reg_a2w_ana = &s->regs[PLL_INIT_INFO[id].a2w_ana_offset]; | ||
231 | + pll->prediv_mask = PLL_INIT_INFO[id].prediv_mask; | ||
232 | + pll->reg_a2w_frac = &s->regs[PLL_INIT_INFO[id].a2w_frac_offset]; | ||
233 | +} | ||
234 | + | ||
235 | #endif | ||
236 | diff --git a/hw/misc/bcm2835_cprman.c b/hw/misc/bcm2835_cprman.c | ||
237 | index XXXXXXX..XXXXXXX 100644 | ||
238 | --- a/hw/misc/bcm2835_cprman.c | ||
239 | +++ b/hw/misc/bcm2835_cprman.c | ||
240 | @@ -XXX,XX +XXX,XX @@ | ||
241 | #include "hw/misc/bcm2835_cprman_internals.h" | ||
242 | #include "trace.h" | ||
243 | |||
244 | +/* PLL */ | ||
245 | + | ||
246 | +static void pll_update(CprmanPllState *pll) | ||
247 | +{ | ||
248 | + clock_update(pll->out, 0); | ||
249 | +} | ||
250 | + | ||
251 | +static void pll_xosc_update(void *opaque) | ||
252 | +{ | ||
253 | + pll_update(CPRMAN_PLL(opaque)); | ||
254 | +} | ||
255 | + | ||
256 | +static void pll_init(Object *obj) | ||
257 | +{ | ||
258 | + CprmanPllState *s = CPRMAN_PLL(obj); | ||
259 | + | ||
260 | + s->xosc_in = qdev_init_clock_in(DEVICE(s), "xosc-in", pll_xosc_update, s); | ||
261 | + s->out = qdev_init_clock_out(DEVICE(s), "out"); | ||
262 | +} | ||
263 | + | ||
264 | +static const VMStateDescription pll_vmstate = { | ||
265 | + .name = TYPE_CPRMAN_PLL, | ||
266 | + .version_id = 1, | ||
267 | + .minimum_version_id = 1, | ||
268 | + .fields = (VMStateField[]) { | ||
269 | + VMSTATE_CLOCK(xosc_in, CprmanPllState), | ||
270 | + VMSTATE_END_OF_LIST() | ||
271 | + } | ||
272 | +}; | ||
273 | + | ||
274 | +static void pll_class_init(ObjectClass *klass, void *data) | ||
275 | +{ | ||
276 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
277 | + | ||
278 | + dc->vmsd = &pll_vmstate; | ||
279 | +} | ||
280 | + | ||
281 | +static const TypeInfo cprman_pll_info = { | ||
282 | + .name = TYPE_CPRMAN_PLL, | ||
283 | + .parent = TYPE_DEVICE, | ||
284 | + .instance_size = sizeof(CprmanPllState), | ||
285 | + .class_init = pll_class_init, | ||
286 | + .instance_init = pll_init, | ||
287 | +}; | ||
288 | + | ||
289 | + | ||
290 | /* CPRMAN "top level" model */ | ||
291 | |||
292 | static uint64_t cprman_read(void *opaque, hwaddr offset, | ||
293 | @@ -XXX,XX +XXX,XX @@ static uint64_t cprman_read(void *opaque, hwaddr offset, | ||
294 | return r; | ||
23 | } | 295 | } |
24 | 296 | ||
25 | void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | 297 | +#define CASE_PLL_REGS(pll_) \ |
26 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | 298 | + case R_CM_ ## pll_: \ |
27 | switch_v7m_security_state(env, 0); | 299 | + case R_A2W_ ## pll_ ## _CTRL: \ |
28 | env->thumb = 1; | 300 | + case R_A2W_ ## pll_ ## _ANA0: \ |
29 | env->regs[15] = dest; | 301 | + case R_A2W_ ## pll_ ## _ANA1: \ |
30 | + arm_rebuild_hflags(env); | 302 | + case R_A2W_ ## pll_ ## _ANA2: \ |
303 | + case R_A2W_ ## pll_ ## _ANA3: \ | ||
304 | + case R_A2W_ ## pll_ ## _FRAC | ||
305 | + | ||
306 | static void cprman_write(void *opaque, hwaddr offset, | ||
307 | uint64_t value, unsigned size) | ||
308 | { | ||
309 | @@ -XXX,XX +XXX,XX @@ static void cprman_write(void *opaque, hwaddr offset, | ||
310 | trace_bcm2835_cprman_write(offset, value); | ||
311 | s->regs[idx] = value; | ||
312 | |||
313 | + switch (idx) { | ||
314 | + CASE_PLL_REGS(PLLA) : | ||
315 | + pll_update(&s->plls[CPRMAN_PLLA]); | ||
316 | + break; | ||
317 | + | ||
318 | + CASE_PLL_REGS(PLLC) : | ||
319 | + pll_update(&s->plls[CPRMAN_PLLC]); | ||
320 | + break; | ||
321 | + | ||
322 | + CASE_PLL_REGS(PLLD) : | ||
323 | + pll_update(&s->plls[CPRMAN_PLLD]); | ||
324 | + break; | ||
325 | + | ||
326 | + CASE_PLL_REGS(PLLH) : | ||
327 | + pll_update(&s->plls[CPRMAN_PLLH]); | ||
328 | + break; | ||
329 | + | ||
330 | + CASE_PLL_REGS(PLLB) : | ||
331 | + pll_update(&s->plls[CPRMAN_PLLB]); | ||
332 | + break; | ||
333 | + } | ||
31 | } | 334 | } |
32 | 335 | ||
33 | static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | 336 | +#undef CASE_PLL_REGS |
34 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 337 | + |
35 | env->regs[14] = lr; | 338 | static const MemoryRegionOps cprman_ops = { |
36 | env->regs[15] = addr & 0xfffffffe; | 339 | .read = cprman_read, |
37 | env->thumb = addr & 1; | 340 | .write = cprman_write, |
38 | + arm_rebuild_hflags(env); | 341 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps cprman_ops = { |
342 | static void cprman_reset(DeviceState *dev) | ||
343 | { | ||
344 | BCM2835CprmanState *s = CPRMAN(dev); | ||
345 | + size_t i; | ||
346 | |||
347 | memset(s->regs, 0, sizeof(s->regs)); | ||
348 | |||
349 | + for (i = 0; i < CPRMAN_NUM_PLL; i++) { | ||
350 | + device_cold_reset(DEVICE(&s->plls[i])); | ||
351 | + } | ||
352 | + | ||
353 | clock_update_hz(s->xosc, s->xosc_freq); | ||
39 | } | 354 | } |
40 | 355 | ||
41 | static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | 356 | static void cprman_init(Object *obj) |
42 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 357 | { |
43 | 358 | BCM2835CprmanState *s = CPRMAN(obj); | |
44 | /* Otherwise, we have a successful exception exit. */ | 359 | + size_t i; |
45 | arm_clear_exclusive(env); | 360 | + |
46 | + arm_rebuild_hflags(env); | 361 | + for (i = 0; i < CPRMAN_NUM_PLL; i++) { |
47 | qemu_log_mask(CPU_LOG_INT, "...successful exception return\n"); | 362 | + object_initialize_child(obj, PLL_INIT_INFO[i].name, |
363 | + &s->plls[i], TYPE_CPRMAN_PLL); | ||
364 | + set_pll_init_info(s, &s->plls[i], i); | ||
365 | + } | ||
366 | |||
367 | s->xosc = clock_new(obj, "xosc"); | ||
368 | |||
369 | @@ -XXX,XX +XXX,XX @@ static void cprman_init(Object *obj) | ||
370 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | ||
48 | } | 371 | } |
49 | 372 | ||
50 | @@ -XXX,XX +XXX,XX @@ static bool do_v7m_function_return(ARMCPU *cpu) | 373 | +static void cprman_realize(DeviceState *dev, Error **errp) |
51 | xpsr_write(env, 0, XPSR_IT); | 374 | +{ |
52 | env->thumb = newpc & 1; | 375 | + BCM2835CprmanState *s = CPRMAN(dev); |
53 | env->regs[15] = newpc & ~1; | 376 | + size_t i; |
54 | + arm_rebuild_hflags(env); | 377 | + |
55 | 378 | + for (i = 0; i < CPRMAN_NUM_PLL; i++) { | |
56 | qemu_log_mask(CPU_LOG_INT, "...function return successful\n"); | 379 | + CprmanPllState *pll = &s->plls[i]; |
57 | return true; | 380 | + |
58 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | 381 | + clock_set_source(pll->xosc_in, s->xosc); |
59 | switch_v7m_security_state(env, true); | 382 | + |
60 | xpsr_write(env, 0, XPSR_IT); | 383 | + if (!qdev_realize(DEVICE(pll), NULL, errp)) { |
61 | env->regs[15] += 4; | 384 | + return; |
62 | + arm_rebuild_hflags(env); | 385 | + } |
63 | return true; | 386 | + } |
64 | 387 | +} | |
65 | gen_invep: | 388 | + |
66 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 389 | static const VMStateDescription cprman_vmstate = { |
67 | index XXXXXXX..XXXXXXX 100644 | 390 | .name = TYPE_BCM2835_CPRMAN, |
68 | --- a/target/arm/translate.c | 391 | .version_id = 1, |
69 | +++ b/target/arm/translate.c | 392 | @@ -XXX,XX +XXX,XX @@ static void cprman_class_init(ObjectClass *klass, void *data) |
70 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) | ||
71 | |||
72 | static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | ||
73 | { | 393 | { |
74 | - TCGv_i32 addr, reg; | 394 | DeviceClass *dc = DEVICE_CLASS(klass); |
75 | + TCGv_i32 addr, reg, el; | 395 | |
76 | 396 | + dc->realize = cprman_realize; | |
77 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | 397 | dc->reset = cprman_reset; |
78 | return false; | 398 | dc->vmsd = &cprman_vmstate; |
79 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | 399 | device_class_set_props(dc, cprman_properties); |
80 | gen_helper_v7m_msr(cpu_env, addr, reg); | 400 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo cprman_info = { |
81 | tcg_temp_free_i32(addr); | 401 | static void cprman_register_types(void) |
82 | tcg_temp_free_i32(reg); | 402 | { |
83 | + el = tcg_const_i32(s->current_el); | 403 | type_register_static(&cprman_info); |
84 | + gen_helper_rebuild_hflags_m32(cpu_env, el); | 404 | + type_register_static(&cprman_pll_info); |
85 | + tcg_temp_free_i32(el); | ||
86 | gen_lookup_tb(s); | ||
87 | return true; | ||
88 | } | 405 | } |
406 | |||
407 | type_init(cprman_register_types); | ||
89 | -- | 408 | -- |
90 | 2.20.1 | 409 | 2.20.1 |
91 | 410 | ||
92 | 411 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | 2 | ||
3 | Define the board with 1 GiB of RAM but some boards can have up to 2 | 3 | The CPRMAN PLLs generate a clock based on a prescaler, a multiplier and |
4 | GiB. | 4 | a divider. The prescaler doubles the parent (xosc) frequency, then the |
5 | multiplier/divider are applied. The multiplier has an integer and a | ||
6 | fractional part. | ||
5 | 7 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 8 | This commit also implements the CPRMAN CM_LOCK register. This register |
7 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 9 | reports which PLL is currently locked. We consider a PLL has being |
8 | Message-id: 20191016090745.15334-1-clg@kaod.org | 10 | locked as soon as it is enabled (on real hardware, there is a delay |
11 | after turning a PLL on, for it to stabilize). | ||
12 | |||
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Signed-off-by: Luc Michel <luc@lmichel.fr> | ||
16 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 18 | --- |
11 | include/hw/arm/aspeed.h | 1 + | 19 | include/hw/misc/bcm2835_cprman_internals.h | 8 +++ |
12 | hw/arm/aspeed.c | 23 +++++++++++++++++++++++ | 20 | hw/misc/bcm2835_cprman.c | 64 +++++++++++++++++++++- |
13 | 2 files changed, 24 insertions(+) | 21 | 2 files changed, 71 insertions(+), 1 deletion(-) |
14 | 22 | ||
15 | diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h | 23 | diff --git a/include/hw/misc/bcm2835_cprman_internals.h b/include/hw/misc/bcm2835_cprman_internals.h |
16 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/aspeed.h | 25 | --- a/include/hw/misc/bcm2835_cprman_internals.h |
18 | +++ b/include/hw/arm/aspeed.h | 26 | +++ b/include/hw/misc/bcm2835_cprman_internals.h |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardConfig { | 27 | @@ -XXX,XX +XXX,XX @@ REG32(A2W_PLLD_FRAC, 0x1240) |
20 | const char *desc; | 28 | REG32(A2W_PLLH_FRAC, 0x1260) |
21 | const char *soc_name; | 29 | REG32(A2W_PLLB_FRAC, 0x12e0) |
22 | uint32_t hw_strap1; | 30 | |
23 | + uint32_t hw_strap2; | 31 | +/* misc registers */ |
24 | const char *fmc_model; | 32 | +REG32(CM_LOCK, 0x114) |
25 | const char *spi_model; | 33 | + FIELD(CM_LOCK, FLOCKH, 12, 1) |
26 | uint32_t num_cs; | 34 | + FIELD(CM_LOCK, FLOCKD, 11, 1) |
27 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 35 | + FIELD(CM_LOCK, FLOCKC, 10, 1) |
28 | index XXXXXXX..XXXXXXX 100644 | 36 | + FIELD(CM_LOCK, FLOCKB, 9, 1) |
29 | --- a/hw/arm/aspeed.c | 37 | + FIELD(CM_LOCK, FLOCKA, 8, 1) |
30 | +++ b/hw/arm/aspeed.c | ||
31 | @@ -XXX,XX +XXX,XX @@ struct AspeedBoardState { | ||
32 | /* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */ | ||
33 | #define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1 | ||
34 | |||
35 | +/* AST2600 evb hardware value */ | ||
36 | +#define AST2600_EVB_HW_STRAP1 0x000000C0 | ||
37 | +#define AST2600_EVB_HW_STRAP2 0x00000003 | ||
38 | + | 38 | + |
39 | /* | 39 | /* |
40 | * The max ram region is for firmwares that scan the address space | 40 | * This field is common to all registers. Each register write value must match |
41 | * with load/store to guess how much RAM the SoC has. | 41 | * the CPRMAN_PASSWORD magic value in its 8 MSB. |
42 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | 42 | diff --git a/hw/misc/bcm2835_cprman.c b/hw/misc/bcm2835_cprman.c |
43 | &error_abort); | 43 | index XXXXXXX..XXXXXXX 100644 |
44 | object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap1, "hw-strap1", | 44 | --- a/hw/misc/bcm2835_cprman.c |
45 | &error_abort); | 45 | +++ b/hw/misc/bcm2835_cprman.c |
46 | + object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap2, "hw-strap2", | 46 | @@ -XXX,XX +XXX,XX @@ |
47 | + &error_abort); | 47 | |
48 | object_property_set_int(OBJECT(&bmc->soc), cfg->num_cs, "num-cs", | 48 | /* PLL */ |
49 | &error_abort); | 49 | |
50 | object_property_set_int(OBJECT(&bmc->soc), machine->smp.cpus, "num-cpus", | 50 | +static bool pll_is_locked(const CprmanPllState *pll) |
51 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
52 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
53 | } | ||
54 | |||
55 | +static void ast2600_evb_i2c_init(AspeedBoardState *bmc) | ||
56 | +{ | 51 | +{ |
57 | + /* Start with some devices on our I2C busses */ | 52 | + return !FIELD_EX32(*pll->reg_a2w_ctrl, A2W_PLLx_CTRL, PWRDN) |
58 | + ast2500_evb_i2c_init(bmc); | 53 | + && !FIELD_EX32(*pll->reg_cm, CM_PLLx, ANARST); |
59 | +} | 54 | +} |
60 | + | 55 | + |
61 | static void romulus_bmc_i2c_init(AspeedBoardState *bmc) | 56 | static void pll_update(CprmanPllState *pll) |
62 | { | 57 | { |
63 | AspeedSoCState *soc = &bmc->soc; | 58 | - clock_update(pll->out, 0); |
64 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | 59 | + uint64_t freq, ndiv, fdiv, pdiv; |
65 | .num_cs = 2, | 60 | + |
66 | .i2c_init = witherspoon_bmc_i2c_init, | 61 | + if (!pll_is_locked(pll)) { |
67 | .ram = 512 * MiB, | 62 | + clock_update(pll->out, 0); |
68 | + }, { | 63 | + return; |
69 | + .name = MACHINE_TYPE_NAME("ast2600-evb"), | 64 | + } |
70 | + .desc = "Aspeed AST2600 EVB (Cortex A7)", | 65 | + |
71 | + .soc_name = "ast2600-a0", | 66 | + pdiv = FIELD_EX32(*pll->reg_a2w_ctrl, A2W_PLLx_CTRL, PDIV); |
72 | + .hw_strap1 = AST2600_EVB_HW_STRAP1, | 67 | + |
73 | + .hw_strap2 = AST2600_EVB_HW_STRAP2, | 68 | + if (!pdiv) { |
74 | + .fmc_model = "w25q512jv", | 69 | + clock_update(pll->out, 0); |
75 | + .spi_model = "mx66u51235f", | 70 | + return; |
76 | + .num_cs = 1, | 71 | + } |
77 | + .i2c_init = ast2600_evb_i2c_init, | 72 | + |
78 | + .ram = 1 * GiB, | 73 | + ndiv = FIELD_EX32(*pll->reg_a2w_ctrl, A2W_PLLx_CTRL, NDIV); |
79 | }, | 74 | + fdiv = FIELD_EX32(*pll->reg_a2w_frac, A2W_PLLx_FRAC, FRAC); |
80 | }; | 75 | + |
81 | 76 | + if (pll->reg_a2w_ana[1] & pll->prediv_mask) { | |
77 | + /* The prescaler doubles the parent frequency */ | ||
78 | + ndiv *= 2; | ||
79 | + fdiv *= 2; | ||
80 | + } | ||
81 | + | ||
82 | + /* | ||
83 | + * We have a multiplier with an integer part (ndiv) and a fractional part | ||
84 | + * (fdiv), and a divider (pdiv). | ||
85 | + */ | ||
86 | + freq = clock_get_hz(pll->xosc_in) * | ||
87 | + ((ndiv << R_A2W_PLLx_FRAC_FRAC_LENGTH) + fdiv); | ||
88 | + freq /= pdiv; | ||
89 | + freq >>= R_A2W_PLLx_FRAC_FRAC_LENGTH; | ||
90 | + | ||
91 | + clock_update_hz(pll->out, freq); | ||
92 | } | ||
93 | |||
94 | static void pll_xosc_update(void *opaque) | ||
95 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo cprman_pll_info = { | ||
96 | |||
97 | /* CPRMAN "top level" model */ | ||
98 | |||
99 | +static uint32_t get_cm_lock(const BCM2835CprmanState *s) | ||
100 | +{ | ||
101 | + static const int CM_LOCK_MAPPING[CPRMAN_NUM_PLL] = { | ||
102 | + [CPRMAN_PLLA] = R_CM_LOCK_FLOCKA_SHIFT, | ||
103 | + [CPRMAN_PLLC] = R_CM_LOCK_FLOCKC_SHIFT, | ||
104 | + [CPRMAN_PLLD] = R_CM_LOCK_FLOCKD_SHIFT, | ||
105 | + [CPRMAN_PLLH] = R_CM_LOCK_FLOCKH_SHIFT, | ||
106 | + [CPRMAN_PLLB] = R_CM_LOCK_FLOCKB_SHIFT, | ||
107 | + }; | ||
108 | + | ||
109 | + uint32_t r = 0; | ||
110 | + size_t i; | ||
111 | + | ||
112 | + for (i = 0; i < CPRMAN_NUM_PLL; i++) { | ||
113 | + r |= pll_is_locked(&s->plls[i]) << CM_LOCK_MAPPING[i]; | ||
114 | + } | ||
115 | + | ||
116 | + return r; | ||
117 | +} | ||
118 | + | ||
119 | static uint64_t cprman_read(void *opaque, hwaddr offset, | ||
120 | unsigned size) | ||
121 | { | ||
122 | @@ -XXX,XX +XXX,XX @@ static uint64_t cprman_read(void *opaque, hwaddr offset, | ||
123 | size_t idx = offset / sizeof(uint32_t); | ||
124 | |||
125 | switch (idx) { | ||
126 | + case R_CM_LOCK: | ||
127 | + r = get_cm_lock(s); | ||
128 | + break; | ||
129 | + | ||
130 | default: | ||
131 | r = s->regs[idx]; | ||
132 | } | ||
82 | -- | 133 | -- |
83 | 2.20.1 | 134 | 2.20.1 |
84 | 135 | ||
85 | 136 | diff view generated by jsdifflib |
1 | Switch the mcf5208 code away from bottom-half based ptimers to | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | the new transaction-based ptimer API. This just requires adding | 2 | |
3 | begin/commit calls around the various places that modify the ptimer | 3 | PLLs are composed of multiple channels. Each channel outputs one clock |
4 | state, and using the new ptimer_init() function to create the timer. | 4 | signal. They are modeled as one device taking the PLL generated clock as |
5 | 5 | input, and outputting a new clock. | |
6 | |||
7 | A channel shares the CM register with its parent PLL, and has its own | ||
8 | A2W_CTRL register. A write to the CM register will trigger an update of | ||
9 | the PLL and all its channels, while a write to an A2W_CTRL channel | ||
10 | register will update the required channel only. | ||
11 | |||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Signed-off-by: Luc Michel <luc@lmichel.fr> | ||
15 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Tested-by: Thomas Huth <huth@tuxfamily.org> | ||
10 | Message-id: 20191017132905.5604-9-peter.maydell@linaro.org | ||
11 | --- | 17 | --- |
12 | hw/m68k/mcf5208.c | 9 +++++---- | 18 | include/hw/misc/bcm2835_cprman.h | 44 ++++++ |
13 | 1 file changed, 5 insertions(+), 4 deletions(-) | 19 | include/hw/misc/bcm2835_cprman_internals.h | 146 +++++++++++++++++++ |
14 | 20 | hw/misc/bcm2835_cprman.c | 155 +++++++++++++++++++-- | |
15 | diff --git a/hw/m68k/mcf5208.c b/hw/m68k/mcf5208.c | 21 | 3 files changed, 337 insertions(+), 8 deletions(-) |
22 | |||
23 | diff --git a/include/hw/misc/bcm2835_cprman.h b/include/hw/misc/bcm2835_cprman.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/m68k/mcf5208.c | 25 | --- a/include/hw/misc/bcm2835_cprman.h |
18 | +++ b/hw/m68k/mcf5208.c | 26 | +++ b/include/hw/misc/bcm2835_cprman.h |
27 | @@ -XXX,XX +XXX,XX @@ typedef enum CprmanPll { | ||
28 | CPRMAN_NUM_PLL | ||
29 | } CprmanPll; | ||
30 | |||
31 | +typedef enum CprmanPllChannel { | ||
32 | + CPRMAN_PLLA_CHANNEL_DSI0 = 0, | ||
33 | + CPRMAN_PLLA_CHANNEL_CORE, | ||
34 | + CPRMAN_PLLA_CHANNEL_PER, | ||
35 | + CPRMAN_PLLA_CHANNEL_CCP2, | ||
36 | + | ||
37 | + CPRMAN_PLLC_CHANNEL_CORE2, | ||
38 | + CPRMAN_PLLC_CHANNEL_CORE1, | ||
39 | + CPRMAN_PLLC_CHANNEL_PER, | ||
40 | + CPRMAN_PLLC_CHANNEL_CORE0, | ||
41 | + | ||
42 | + CPRMAN_PLLD_CHANNEL_DSI0, | ||
43 | + CPRMAN_PLLD_CHANNEL_CORE, | ||
44 | + CPRMAN_PLLD_CHANNEL_PER, | ||
45 | + CPRMAN_PLLD_CHANNEL_DSI1, | ||
46 | + | ||
47 | + CPRMAN_PLLH_CHANNEL_AUX, | ||
48 | + CPRMAN_PLLH_CHANNEL_RCAL, | ||
49 | + CPRMAN_PLLH_CHANNEL_PIX, | ||
50 | + | ||
51 | + CPRMAN_PLLB_CHANNEL_ARM, | ||
52 | + | ||
53 | + CPRMAN_NUM_PLL_CHANNEL, | ||
54 | +} CprmanPllChannel; | ||
55 | + | ||
56 | typedef struct CprmanPllState { | ||
57 | /*< private >*/ | ||
58 | DeviceState parent_obj; | ||
59 | @@ -XXX,XX +XXX,XX @@ typedef struct CprmanPllState { | ||
60 | Clock *out; | ||
61 | } CprmanPllState; | ||
62 | |||
63 | +typedef struct CprmanPllChannelState { | ||
64 | + /*< private >*/ | ||
65 | + DeviceState parent_obj; | ||
66 | + | ||
67 | + /*< public >*/ | ||
68 | + CprmanPllChannel id; | ||
69 | + CprmanPll parent; | ||
70 | + | ||
71 | + uint32_t *reg_cm; | ||
72 | + uint32_t hold_mask; | ||
73 | + uint32_t load_mask; | ||
74 | + uint32_t *reg_a2w_ctrl; | ||
75 | + int fixed_divider; | ||
76 | + | ||
77 | + Clock *pll_in; | ||
78 | + Clock *out; | ||
79 | +} CprmanPllChannelState; | ||
80 | + | ||
81 | struct BCM2835CprmanState { | ||
82 | /*< private >*/ | ||
83 | SysBusDevice parent_obj; | ||
84 | @@ -XXX,XX +XXX,XX @@ struct BCM2835CprmanState { | ||
85 | MemoryRegion iomem; | ||
86 | |||
87 | CprmanPllState plls[CPRMAN_NUM_PLL]; | ||
88 | + CprmanPllChannelState channels[CPRMAN_NUM_PLL_CHANNEL]; | ||
89 | |||
90 | uint32_t regs[CPRMAN_NUM_REGS]; | ||
91 | uint32_t xosc_freq; | ||
92 | diff --git a/include/hw/misc/bcm2835_cprman_internals.h b/include/hw/misc/bcm2835_cprman_internals.h | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/include/hw/misc/bcm2835_cprman_internals.h | ||
95 | +++ b/include/hw/misc/bcm2835_cprman_internals.h | ||
19 | @@ -XXX,XX +XXX,XX @@ | 96 | @@ -XXX,XX +XXX,XX @@ |
20 | #include "qemu/osdep.h" | 97 | #include "hw/misc/bcm2835_cprman.h" |
21 | #include "qemu/units.h" | 98 | |
22 | #include "qemu/error-report.h" | 99 | #define TYPE_CPRMAN_PLL "bcm2835-cprman-pll" |
23 | -#include "qemu/main-loop.h" | 100 | +#define TYPE_CPRMAN_PLL_CHANNEL "bcm2835-cprman-pll-channel" |
24 | #include "qapi/error.h" | 101 | |
25 | #include "qemu-common.h" | 102 | DECLARE_INSTANCE_CHECKER(CprmanPllState, CPRMAN_PLL, |
26 | #include "cpu.h" | 103 | TYPE_CPRMAN_PLL) |
27 | @@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset, | 104 | +DECLARE_INSTANCE_CHECKER(CprmanPllChannelState, CPRMAN_PLL_CHANNEL, |
105 | + TYPE_CPRMAN_PLL_CHANNEL) | ||
106 | |||
107 | /* Register map */ | ||
108 | |||
109 | @@ -XXX,XX +XXX,XX @@ REG32(A2W_PLLD_FRAC, 0x1240) | ||
110 | REG32(A2W_PLLH_FRAC, 0x1260) | ||
111 | REG32(A2W_PLLB_FRAC, 0x12e0) | ||
112 | |||
113 | +/* PLL channels */ | ||
114 | +REG32(A2W_PLLA_DSI0, 0x1300) | ||
115 | + FIELD(A2W_PLLx_CHANNELy, DIV, 0, 8) | ||
116 | + FIELD(A2W_PLLx_CHANNELy, DISABLE, 8, 1) | ||
117 | +REG32(A2W_PLLA_CORE, 0x1400) | ||
118 | +REG32(A2W_PLLA_PER, 0x1500) | ||
119 | +REG32(A2W_PLLA_CCP2, 0x1600) | ||
120 | + | ||
121 | +REG32(A2W_PLLC_CORE2, 0x1320) | ||
122 | +REG32(A2W_PLLC_CORE1, 0x1420) | ||
123 | +REG32(A2W_PLLC_PER, 0x1520) | ||
124 | +REG32(A2W_PLLC_CORE0, 0x1620) | ||
125 | + | ||
126 | +REG32(A2W_PLLD_DSI0, 0x1340) | ||
127 | +REG32(A2W_PLLD_CORE, 0x1440) | ||
128 | +REG32(A2W_PLLD_PER, 0x1540) | ||
129 | +REG32(A2W_PLLD_DSI1, 0x1640) | ||
130 | + | ||
131 | +REG32(A2W_PLLH_AUX, 0x1360) | ||
132 | +REG32(A2W_PLLH_RCAL, 0x1460) | ||
133 | +REG32(A2W_PLLH_PIX, 0x1560) | ||
134 | +REG32(A2W_PLLH_STS, 0x1660) | ||
135 | + | ||
136 | +REG32(A2W_PLLB_ARM, 0x13e0) | ||
137 | + | ||
138 | /* misc registers */ | ||
139 | REG32(CM_LOCK, 0x114) | ||
140 | FIELD(CM_LOCK, FLOCKH, 12, 1) | ||
141 | @@ -XXX,XX +XXX,XX @@ static inline void set_pll_init_info(BCM2835CprmanState *s, | ||
142 | pll->reg_a2w_frac = &s->regs[PLL_INIT_INFO[id].a2w_frac_offset]; | ||
143 | } | ||
144 | |||
145 | + | ||
146 | +/* PLL channel init info */ | ||
147 | +typedef struct PLLChannelInitInfo { | ||
148 | + const char *name; | ||
149 | + CprmanPll parent; | ||
150 | + size_t cm_offset; | ||
151 | + uint32_t cm_hold_mask; | ||
152 | + uint32_t cm_load_mask; | ||
153 | + size_t a2w_ctrl_offset; | ||
154 | + unsigned int fixed_divider; | ||
155 | +} PLLChannelInitInfo; | ||
156 | + | ||
157 | +#define FILL_PLL_CHANNEL_INIT_INFO_common(pll_, channel_) \ | ||
158 | + .parent = CPRMAN_ ## pll_, \ | ||
159 | + .cm_offset = R_CM_ ## pll_, \ | ||
160 | + .cm_load_mask = R_CM_ ## pll_ ## _ ## LOAD ## channel_ ## _MASK, \ | ||
161 | + .a2w_ctrl_offset = R_A2W_ ## pll_ ## _ ## channel_ | ||
162 | + | ||
163 | +#define FILL_PLL_CHANNEL_INIT_INFO(pll_, channel_) \ | ||
164 | + FILL_PLL_CHANNEL_INIT_INFO_common(pll_, channel_), \ | ||
165 | + .cm_hold_mask = R_CM_ ## pll_ ## _ ## HOLD ## channel_ ## _MASK, \ | ||
166 | + .fixed_divider = 1 | ||
167 | + | ||
168 | +#define FILL_PLL_CHANNEL_INIT_INFO_nohold(pll_, channel_) \ | ||
169 | + FILL_PLL_CHANNEL_INIT_INFO_common(pll_, channel_), \ | ||
170 | + .cm_hold_mask = 0 | ||
171 | + | ||
172 | +static PLLChannelInitInfo PLL_CHANNEL_INIT_INFO[] = { | ||
173 | + [CPRMAN_PLLA_CHANNEL_DSI0] = { | ||
174 | + .name = "plla-dsi0", | ||
175 | + FILL_PLL_CHANNEL_INIT_INFO(PLLA, DSI0), | ||
176 | + }, | ||
177 | + [CPRMAN_PLLA_CHANNEL_CORE] = { | ||
178 | + .name = "plla-core", | ||
179 | + FILL_PLL_CHANNEL_INIT_INFO(PLLA, CORE), | ||
180 | + }, | ||
181 | + [CPRMAN_PLLA_CHANNEL_PER] = { | ||
182 | + .name = "plla-per", | ||
183 | + FILL_PLL_CHANNEL_INIT_INFO(PLLA, PER), | ||
184 | + }, | ||
185 | + [CPRMAN_PLLA_CHANNEL_CCP2] = { | ||
186 | + .name = "plla-ccp2", | ||
187 | + FILL_PLL_CHANNEL_INIT_INFO(PLLA, CCP2), | ||
188 | + }, | ||
189 | + | ||
190 | + [CPRMAN_PLLC_CHANNEL_CORE2] = { | ||
191 | + .name = "pllc-core2", | ||
192 | + FILL_PLL_CHANNEL_INIT_INFO(PLLC, CORE2), | ||
193 | + }, | ||
194 | + [CPRMAN_PLLC_CHANNEL_CORE1] = { | ||
195 | + .name = "pllc-core1", | ||
196 | + FILL_PLL_CHANNEL_INIT_INFO(PLLC, CORE1), | ||
197 | + }, | ||
198 | + [CPRMAN_PLLC_CHANNEL_PER] = { | ||
199 | + .name = "pllc-per", | ||
200 | + FILL_PLL_CHANNEL_INIT_INFO(PLLC, PER), | ||
201 | + }, | ||
202 | + [CPRMAN_PLLC_CHANNEL_CORE0] = { | ||
203 | + .name = "pllc-core0", | ||
204 | + FILL_PLL_CHANNEL_INIT_INFO(PLLC, CORE0), | ||
205 | + }, | ||
206 | + | ||
207 | + [CPRMAN_PLLD_CHANNEL_DSI0] = { | ||
208 | + .name = "plld-dsi0", | ||
209 | + FILL_PLL_CHANNEL_INIT_INFO(PLLD, DSI0), | ||
210 | + }, | ||
211 | + [CPRMAN_PLLD_CHANNEL_CORE] = { | ||
212 | + .name = "plld-core", | ||
213 | + FILL_PLL_CHANNEL_INIT_INFO(PLLD, CORE), | ||
214 | + }, | ||
215 | + [CPRMAN_PLLD_CHANNEL_PER] = { | ||
216 | + .name = "plld-per", | ||
217 | + FILL_PLL_CHANNEL_INIT_INFO(PLLD, PER), | ||
218 | + }, | ||
219 | + [CPRMAN_PLLD_CHANNEL_DSI1] = { | ||
220 | + .name = "plld-dsi1", | ||
221 | + FILL_PLL_CHANNEL_INIT_INFO(PLLD, DSI1), | ||
222 | + }, | ||
223 | + | ||
224 | + [CPRMAN_PLLH_CHANNEL_AUX] = { | ||
225 | + .name = "pllh-aux", | ||
226 | + .fixed_divider = 1, | ||
227 | + FILL_PLL_CHANNEL_INIT_INFO_nohold(PLLH, AUX), | ||
228 | + }, | ||
229 | + [CPRMAN_PLLH_CHANNEL_RCAL] = { | ||
230 | + .name = "pllh-rcal", | ||
231 | + .fixed_divider = 10, | ||
232 | + FILL_PLL_CHANNEL_INIT_INFO_nohold(PLLH, RCAL), | ||
233 | + }, | ||
234 | + [CPRMAN_PLLH_CHANNEL_PIX] = { | ||
235 | + .name = "pllh-pix", | ||
236 | + .fixed_divider = 10, | ||
237 | + FILL_PLL_CHANNEL_INIT_INFO_nohold(PLLH, PIX), | ||
238 | + }, | ||
239 | + | ||
240 | + [CPRMAN_PLLB_CHANNEL_ARM] = { | ||
241 | + .name = "pllb-arm", | ||
242 | + FILL_PLL_CHANNEL_INIT_INFO(PLLB, ARM), | ||
243 | + }, | ||
244 | +}; | ||
245 | + | ||
246 | +#undef FILL_PLL_CHANNEL_INIT_INFO_nohold | ||
247 | +#undef FILL_PLL_CHANNEL_INIT_INFO | ||
248 | +#undef FILL_PLL_CHANNEL_INIT_INFO_common | ||
249 | + | ||
250 | +static inline void set_pll_channel_init_info(BCM2835CprmanState *s, | ||
251 | + CprmanPllChannelState *channel, | ||
252 | + CprmanPllChannel id) | ||
253 | +{ | ||
254 | + channel->id = id; | ||
255 | + channel->parent = PLL_CHANNEL_INIT_INFO[id].parent; | ||
256 | + channel->reg_cm = &s->regs[PLL_CHANNEL_INIT_INFO[id].cm_offset]; | ||
257 | + channel->hold_mask = PLL_CHANNEL_INIT_INFO[id].cm_hold_mask; | ||
258 | + channel->load_mask = PLL_CHANNEL_INIT_INFO[id].cm_load_mask; | ||
259 | + channel->reg_a2w_ctrl = &s->regs[PLL_CHANNEL_INIT_INFO[id].a2w_ctrl_offset]; | ||
260 | + channel->fixed_divider = PLL_CHANNEL_INIT_INFO[id].fixed_divider; | ||
261 | +} | ||
262 | + | ||
263 | #endif | ||
264 | diff --git a/hw/misc/bcm2835_cprman.c b/hw/misc/bcm2835_cprman.c | ||
265 | index XXXXXXX..XXXXXXX 100644 | ||
266 | --- a/hw/misc/bcm2835_cprman.c | ||
267 | +++ b/hw/misc/bcm2835_cprman.c | ||
268 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo cprman_pll_info = { | ||
269 | }; | ||
270 | |||
271 | |||
272 | +/* PLL channel */ | ||
273 | + | ||
274 | +static void pll_channel_update(CprmanPllChannelState *channel) | ||
275 | +{ | ||
276 | + clock_update(channel->out, 0); | ||
277 | +} | ||
278 | + | ||
279 | +/* Update a PLL and all its channels */ | ||
280 | +static void pll_update_all_channels(BCM2835CprmanState *s, | ||
281 | + CprmanPllState *pll) | ||
282 | +{ | ||
283 | + size_t i; | ||
284 | + | ||
285 | + pll_update(pll); | ||
286 | + | ||
287 | + for (i = 0; i < CPRMAN_NUM_PLL_CHANNEL; i++) { | ||
288 | + CprmanPllChannelState *channel = &s->channels[i]; | ||
289 | + if (channel->parent == pll->id) { | ||
290 | + pll_channel_update(channel); | ||
291 | + } | ||
292 | + } | ||
293 | +} | ||
294 | + | ||
295 | +static void pll_channel_pll_in_update(void *opaque) | ||
296 | +{ | ||
297 | + pll_channel_update(CPRMAN_PLL_CHANNEL(opaque)); | ||
298 | +} | ||
299 | + | ||
300 | +static void pll_channel_init(Object *obj) | ||
301 | +{ | ||
302 | + CprmanPllChannelState *s = CPRMAN_PLL_CHANNEL(obj); | ||
303 | + | ||
304 | + s->pll_in = qdev_init_clock_in(DEVICE(s), "pll-in", | ||
305 | + pll_channel_pll_in_update, s); | ||
306 | + s->out = qdev_init_clock_out(DEVICE(s), "out"); | ||
307 | +} | ||
308 | + | ||
309 | +static const VMStateDescription pll_channel_vmstate = { | ||
310 | + .name = TYPE_CPRMAN_PLL_CHANNEL, | ||
311 | + .version_id = 1, | ||
312 | + .minimum_version_id = 1, | ||
313 | + .fields = (VMStateField[]) { | ||
314 | + VMSTATE_CLOCK(pll_in, CprmanPllChannelState), | ||
315 | + VMSTATE_END_OF_LIST() | ||
316 | + } | ||
317 | +}; | ||
318 | + | ||
319 | +static void pll_channel_class_init(ObjectClass *klass, void *data) | ||
320 | +{ | ||
321 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
322 | + | ||
323 | + dc->vmsd = &pll_channel_vmstate; | ||
324 | +} | ||
325 | + | ||
326 | +static const TypeInfo cprman_pll_channel_info = { | ||
327 | + .name = TYPE_CPRMAN_PLL_CHANNEL, | ||
328 | + .parent = TYPE_DEVICE, | ||
329 | + .instance_size = sizeof(CprmanPllChannelState), | ||
330 | + .class_init = pll_channel_class_init, | ||
331 | + .instance_init = pll_channel_init, | ||
332 | +}; | ||
333 | + | ||
334 | + | ||
335 | /* CPRMAN "top level" model */ | ||
336 | |||
337 | static uint32_t get_cm_lock(const BCM2835CprmanState *s) | ||
338 | @@ -XXX,XX +XXX,XX @@ static uint64_t cprman_read(void *opaque, hwaddr offset, | ||
339 | return r; | ||
340 | } | ||
341 | |||
342 | -#define CASE_PLL_REGS(pll_) \ | ||
343 | - case R_CM_ ## pll_: \ | ||
344 | +static inline void update_pll_and_channels_from_cm(BCM2835CprmanState *s, | ||
345 | + size_t idx) | ||
346 | +{ | ||
347 | + size_t i; | ||
348 | + | ||
349 | + for (i = 0; i < CPRMAN_NUM_PLL; i++) { | ||
350 | + if (PLL_INIT_INFO[i].cm_offset == idx) { | ||
351 | + pll_update_all_channels(s, &s->plls[i]); | ||
352 | + return; | ||
353 | + } | ||
354 | + } | ||
355 | +} | ||
356 | + | ||
357 | +static inline void update_channel_from_a2w(BCM2835CprmanState *s, size_t idx) | ||
358 | +{ | ||
359 | + size_t i; | ||
360 | + | ||
361 | + for (i = 0; i < CPRMAN_NUM_PLL_CHANNEL; i++) { | ||
362 | + if (PLL_CHANNEL_INIT_INFO[i].a2w_ctrl_offset == idx) { | ||
363 | + pll_channel_update(&s->channels[i]); | ||
364 | + return; | ||
365 | + } | ||
366 | + } | ||
367 | +} | ||
368 | + | ||
369 | +#define CASE_PLL_A2W_REGS(pll_) \ | ||
370 | case R_A2W_ ## pll_ ## _CTRL: \ | ||
371 | case R_A2W_ ## pll_ ## _ANA0: \ | ||
372 | case R_A2W_ ## pll_ ## _ANA1: \ | ||
373 | @@ -XXX,XX +XXX,XX @@ static void cprman_write(void *opaque, hwaddr offset, | ||
374 | s->regs[idx] = value; | ||
375 | |||
376 | switch (idx) { | ||
377 | - CASE_PLL_REGS(PLLA) : | ||
378 | + case R_CM_PLLA ... R_CM_PLLH: | ||
379 | + case R_CM_PLLB: | ||
380 | + /* | ||
381 | + * A given CM_PLLx register is shared by both the PLL and the channels | ||
382 | + * of this PLL. | ||
383 | + */ | ||
384 | + update_pll_and_channels_from_cm(s, idx); | ||
385 | + break; | ||
386 | + | ||
387 | + CASE_PLL_A2W_REGS(PLLA) : | ||
388 | pll_update(&s->plls[CPRMAN_PLLA]); | ||
389 | break; | ||
390 | |||
391 | - CASE_PLL_REGS(PLLC) : | ||
392 | + CASE_PLL_A2W_REGS(PLLC) : | ||
393 | pll_update(&s->plls[CPRMAN_PLLC]); | ||
394 | break; | ||
395 | |||
396 | - CASE_PLL_REGS(PLLD) : | ||
397 | + CASE_PLL_A2W_REGS(PLLD) : | ||
398 | pll_update(&s->plls[CPRMAN_PLLD]); | ||
399 | break; | ||
400 | |||
401 | - CASE_PLL_REGS(PLLH) : | ||
402 | + CASE_PLL_A2W_REGS(PLLH) : | ||
403 | pll_update(&s->plls[CPRMAN_PLLH]); | ||
404 | break; | ||
405 | |||
406 | - CASE_PLL_REGS(PLLB) : | ||
407 | + CASE_PLL_A2W_REGS(PLLB) : | ||
408 | pll_update(&s->plls[CPRMAN_PLLB]); | ||
409 | break; | ||
410 | + | ||
411 | + case R_A2W_PLLA_DSI0: | ||
412 | + case R_A2W_PLLA_CORE: | ||
413 | + case R_A2W_PLLA_PER: | ||
414 | + case R_A2W_PLLA_CCP2: | ||
415 | + case R_A2W_PLLC_CORE2: | ||
416 | + case R_A2W_PLLC_CORE1: | ||
417 | + case R_A2W_PLLC_PER: | ||
418 | + case R_A2W_PLLC_CORE0: | ||
419 | + case R_A2W_PLLD_DSI0: | ||
420 | + case R_A2W_PLLD_CORE: | ||
421 | + case R_A2W_PLLD_PER: | ||
422 | + case R_A2W_PLLD_DSI1: | ||
423 | + case R_A2W_PLLH_AUX: | ||
424 | + case R_A2W_PLLH_RCAL: | ||
425 | + case R_A2W_PLLH_PIX: | ||
426 | + case R_A2W_PLLB_ARM: | ||
427 | + update_channel_from_a2w(s, idx); | ||
428 | + break; | ||
429 | } | ||
430 | } | ||
431 | |||
432 | -#undef CASE_PLL_REGS | ||
433 | +#undef CASE_PLL_A2W_REGS | ||
434 | |||
435 | static const MemoryRegionOps cprman_ops = { | ||
436 | .read = cprman_read, | ||
437 | @@ -XXX,XX +XXX,XX @@ static void cprman_reset(DeviceState *dev) | ||
438 | device_cold_reset(DEVICE(&s->plls[i])); | ||
439 | } | ||
440 | |||
441 | + for (i = 0; i < CPRMAN_NUM_PLL_CHANNEL; i++) { | ||
442 | + device_cold_reset(DEVICE(&s->channels[i])); | ||
443 | + } | ||
444 | + | ||
445 | clock_update_hz(s->xosc, s->xosc_freq); | ||
446 | } | ||
447 | |||
448 | @@ -XXX,XX +XXX,XX @@ static void cprman_init(Object *obj) | ||
449 | set_pll_init_info(s, &s->plls[i], i); | ||
450 | } | ||
451 | |||
452 | + for (i = 0; i < CPRMAN_NUM_PLL_CHANNEL; i++) { | ||
453 | + object_initialize_child(obj, PLL_CHANNEL_INIT_INFO[i].name, | ||
454 | + &s->channels[i], | ||
455 | + TYPE_CPRMAN_PLL_CHANNEL); | ||
456 | + set_pll_channel_init_info(s, &s->channels[i], i); | ||
457 | + } | ||
458 | + | ||
459 | s->xosc = clock_new(obj, "xosc"); | ||
460 | |||
461 | memory_region_init_io(&s->iomem, obj, &cprman_ops, | ||
462 | @@ -XXX,XX +XXX,XX @@ static void cprman_realize(DeviceState *dev, Error **errp) | ||
28 | return; | 463 | return; |
29 | } | 464 | } |
30 | 465 | } | |
31 | + ptimer_transaction_begin(s->timer); | 466 | + |
32 | if (s->pcsr & PCSR_EN) | 467 | + for (i = 0; i < CPRMAN_NUM_PLL_CHANNEL; i++) { |
33 | ptimer_stop(s->timer); | 468 | + CprmanPllChannelState *channel = &s->channels[i]; |
34 | 469 | + CprmanPll parent = PLL_CHANNEL_INIT_INFO[i].parent; | |
35 | @@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset, | 470 | + Clock *parent_clk = s->plls[parent].out; |
36 | 471 | + | |
37 | if (s->pcsr & PCSR_EN) | 472 | + clock_set_source(channel->pll_in, parent_clk); |
38 | ptimer_run(s->timer, 0); | 473 | + |
39 | + ptimer_transaction_commit(s->timer); | 474 | + if (!qdev_realize(DEVICE(channel), NULL, errp)) { |
40 | break; | 475 | + return; |
41 | case 2: | 476 | + } |
42 | + ptimer_transaction_begin(s->timer); | 477 | + } |
43 | s->pmr = value; | 478 | } |
44 | s->pcsr &= ~PCSR_PIF; | 479 | |
45 | if ((s->pcsr & PCSR_RLD) == 0) { | 480 | static const VMStateDescription cprman_vmstate = { |
46 | @@ -XXX,XX +XXX,XX @@ static void m5208_timer_write(void *opaque, hwaddr offset, | 481 | @@ -XXX,XX +XXX,XX @@ static void cprman_register_types(void) |
47 | } else { | ||
48 | ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW); | ||
49 | } | ||
50 | + ptimer_transaction_commit(s->timer); | ||
51 | break; | ||
52 | case 4: | ||
53 | break; | ||
54 | @@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic) | ||
55 | { | 482 | { |
56 | MemoryRegion *iomem = g_new(MemoryRegion, 1); | 483 | type_register_static(&cprman_info); |
57 | m5208_timer_state *s; | 484 | type_register_static(&cprman_pll_info); |
58 | - QEMUBH *bh; | 485 | + type_register_static(&cprman_pll_channel_info); |
59 | int i; | 486 | } |
60 | 487 | ||
61 | /* SDRAMC. */ | 488 | type_init(cprman_register_types); |
62 | @@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic) | ||
63 | /* Timers. */ | ||
64 | for (i = 0; i < 2; i++) { | ||
65 | s = g_new0(m5208_timer_state, 1); | ||
66 | - bh = qemu_bh_new(m5208_timer_trigger, s); | ||
67 | - s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
68 | + s->timer = ptimer_init(m5208_timer_trigger, s, PTIMER_POLICY_DEFAULT); | ||
69 | memory_region_init_io(&s->iomem, NULL, &m5208_timer_ops, s, | ||
70 | "m5208-timer", 0x00004000); | ||
71 | memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i, | ||
72 | -- | 489 | -- |
73 | 2.20.1 | 490 | 2.20.1 |
74 | 491 | ||
75 | 492 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | 2 | ||
3 | Avoid calling arm_current_el() twice. | 3 | A PLL channel is able to further divide the generated PLL frequency. |
4 | The divider is given in the CTRL_A2W register. Some channels have an | ||
5 | additional fixed divider which is always applied to the signal. | ||
4 | 6 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Luc Michel <luc@lmichel.fr> |
8 | Message-id: 20191018174431.1784-14-richard.henderson@linaro.org | 10 | Tested-by: Guenter Roeck <linux@roeck-us.net> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | target/arm/internals.h | 9 +++++++++ | 13 | hw/misc/bcm2835_cprman.c | 33 ++++++++++++++++++++++++++++++++- |
12 | target/arm/helper.c | 12 +++++++----- | 14 | 1 file changed, 32 insertions(+), 1 deletion(-) |
13 | 2 files changed, 16 insertions(+), 5 deletions(-) | ||
14 | 15 | ||
15 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 16 | diff --git a/hw/misc/bcm2835_cprman.c b/hw/misc/bcm2835_cprman.c |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/internals.h | 18 | --- a/hw/misc/bcm2835_cprman.c |
18 | +++ b/target/arm/internals.h | 19 | +++ b/hw/misc/bcm2835_cprman.c |
19 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_virq(ARMCPU *cpu); | 20 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo cprman_pll_info = { |
20 | */ | 21 | |
21 | void arm_cpu_update_vfiq(ARMCPU *cpu); | 22 | /* PLL channel */ |
22 | 23 | ||
23 | +/** | 24 | +static bool pll_channel_is_enabled(CprmanPllChannelState *channel) |
24 | + * arm_mmu_idx_el: | ||
25 | + * @env: The cpu environment | ||
26 | + * @el: The EL to use. | ||
27 | + * | ||
28 | + * Return the full ARMMMUIdx for the translation regime for EL. | ||
29 | + */ | ||
30 | +ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el); | ||
31 | + | ||
32 | /** | ||
33 | * arm_mmu_idx: | ||
34 | * @env: The cpu environment | ||
35 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/helper.c | ||
38 | +++ b/target/arm/helper.c | ||
39 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | ||
40 | } | ||
41 | #endif | ||
42 | |||
43 | -ARMMMUIdx arm_mmu_idx(CPUARMState *env) | ||
44 | +ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el) | ||
45 | { | ||
46 | - int el; | ||
47 | - | ||
48 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
49 | return arm_v7m_mmu_idx_for_secstate(env, env->v7m.secure); | ||
50 | } | ||
51 | |||
52 | - el = arm_current_el(env); | ||
53 | if (el < 2 && arm_is_secure_below_el3(env)) { | ||
54 | return ARMMMUIdx_S1SE0 + el; | ||
55 | } else { | ||
56 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx(CPUARMState *env) | ||
57 | } | ||
58 | } | ||
59 | |||
60 | +ARMMMUIdx arm_mmu_idx(CPUARMState *env) | ||
61 | +{ | 25 | +{ |
62 | + return arm_mmu_idx_el(env, arm_current_el(env)); | 26 | + /* |
27 | + * XXX I'm not sure of the purpose of the LOAD field. The Linux driver does | ||
28 | + * not set it when enabling the channel, but does clear it when disabling | ||
29 | + * it. | ||
30 | + */ | ||
31 | + return !FIELD_EX32(*channel->reg_a2w_ctrl, A2W_PLLx_CHANNELy, DISABLE) | ||
32 | + && !(*channel->reg_cm & channel->hold_mask); | ||
63 | +} | 33 | +} |
64 | + | 34 | + |
65 | int cpu_mmu_index(CPUARMState *env, bool ifetch) | 35 | static void pll_channel_update(CprmanPllChannelState *channel) |
66 | { | 36 | { |
67 | return arm_to_core_mmu_idx(arm_mmu_idx(env)); | 37 | - clock_update(channel->out, 0); |
68 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_internal(CPUARMState *env) | 38 | + uint64_t freq, div; |
69 | { | 39 | + |
70 | int el = arm_current_el(env); | 40 | + if (!pll_channel_is_enabled(channel)) { |
71 | int fp_el = fp_exception_el(env, el); | 41 | + clock_update(channel->out, 0); |
72 | - ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 42 | + return; |
73 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | 43 | + } |
74 | 44 | + | |
75 | if (is_a64(env)) { | 45 | + div = FIELD_EX32(*channel->reg_a2w_ctrl, A2W_PLLx_CHANNELy, DIV); |
76 | return rebuild_hflags_a64(env, el, fp_el, mmu_idx); | 46 | + |
47 | + if (!div) { | ||
48 | + /* | ||
49 | + * It seems that when the divider value is 0, it is considered as | ||
50 | + * being maximum by the hardware (see the Linux driver). | ||
51 | + */ | ||
52 | + div = R_A2W_PLLx_CHANNELy_DIV_MASK; | ||
53 | + } | ||
54 | + | ||
55 | + /* Some channels have an additional fixed divider */ | ||
56 | + freq = clock_get_hz(channel->pll_in) / (div * channel->fixed_divider); | ||
57 | + | ||
58 | + clock_update_hz(channel->out, freq); | ||
59 | } | ||
60 | |||
61 | /* Update a PLL and all its channels */ | ||
77 | -- | 62 | -- |
78 | 2.20.1 | 63 | 2.20.1 |
79 | 64 | ||
80 | 65 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | 2 | ||
3 | Set TBFLAG_ANY.BE_DATA in rebuild_hflags_common_32 and | 3 | The clock multiplexers are the last clock stage in the CPRMAN. Each mux |
4 | rebuild_hflags_a64 instead of rebuild_hflags_common, where we do | 4 | outputs one clock signal that goes out of the CPRMAN to the SoC |
5 | not need to re-test is_a64() nor re-compute the various inputs. | 5 | peripherals. |
6 | 6 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Each mux has at most 10 sources. The sources 0 to 3 are common to all |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | muxes. They are: |
9 | Message-id: 20191018174431.1784-5-richard.henderson@linaro.org | 9 | 0. ground (no clock signal) |
10 | 1. the main oscillator (xosc) | ||
11 | 2. "test debug 0" clock | ||
12 | 3. "test debug 1" clock | ||
13 | |||
14 | Test debug 0 and 1 are actual clock muxes that can be used as sources to | ||
15 | other muxes (for debug purpose). | ||
16 | |||
17 | Sources 4 to 9 are mux specific and can be unpopulated (grounded). Those | ||
18 | sources are fed by the PLL channels outputs. | ||
19 | |||
20 | One corner case exists for DSI0E and DSI0P muxes. They have their source | ||
21 | number 4 connected to an intermediate multiplexer that can select | ||
22 | between PLLA-DSI0 and PLLD-DSI0 channel. This multiplexer is called | ||
23 | DSI0HSCK and is not a clock mux as such. It is really a simple mux from | ||
24 | the hardware point of view (see https://elinux.org/The_Undocumented_Pi). | ||
25 | This mux is not implemented in this commit. | ||
26 | |||
27 | Note that there is some muxes for which sources are unknown (because of | ||
28 | a lack of documentation). For those cases all the sources are connected | ||
29 | to ground in this implementation. | ||
30 | |||
31 | Each clock mux output is exported by the CPRMAN at the qdev level, | ||
32 | adding the suffix '-out' to the mux name to form the output clock name. | ||
33 | (E.g. the 'uart' mux sees its output exported as 'uart-out' at the | ||
34 | CPRMAN level.) | ||
35 | |||
36 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
37 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
38 | Signed-off-by: Luc Michel <luc@lmichel.fr> | ||
39 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 40 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 41 | --- |
12 | target/arm/cpu.h | 49 +++++++++++++++++++++++++++------------------ | 42 | include/hw/misc/bcm2835_cprman.h | 85 +++++ |
13 | target/arm/helper.c | 16 +++++++++++---- | 43 | include/hw/misc/bcm2835_cprman_internals.h | 422 +++++++++++++++++++++ |
14 | 2 files changed, 42 insertions(+), 23 deletions(-) | 44 | hw/misc/bcm2835_cprman.c | 151 ++++++++ |
15 | 45 | 3 files changed, 658 insertions(+) | |
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 46 | |
47 | diff --git a/include/hw/misc/bcm2835_cprman.h b/include/hw/misc/bcm2835_cprman.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 49 | --- a/include/hw/misc/bcm2835_cprman.h |
19 | +++ b/target/arm/cpu.h | 50 | +++ b/include/hw/misc/bcm2835_cprman.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t arm_sctlr(CPUARMState *env, int el) | 51 | @@ -XXX,XX +XXX,XX @@ typedef enum CprmanPllChannel { |
52 | CPRMAN_PLLB_CHANNEL_ARM, | ||
53 | |||
54 | CPRMAN_NUM_PLL_CHANNEL, | ||
55 | + | ||
56 | + /* Special values used when connecting clock sources to clocks */ | ||
57 | + CPRMAN_CLOCK_SRC_NORMAL = -1, | ||
58 | + CPRMAN_CLOCK_SRC_FORCE_GROUND = -2, | ||
59 | + CPRMAN_CLOCK_SRC_DSI0HSCK = -3, | ||
60 | } CprmanPllChannel; | ||
61 | |||
62 | +typedef enum CprmanClockMux { | ||
63 | + CPRMAN_CLOCK_GNRIC, | ||
64 | + CPRMAN_CLOCK_VPU, | ||
65 | + CPRMAN_CLOCK_SYS, | ||
66 | + CPRMAN_CLOCK_PERIA, | ||
67 | + CPRMAN_CLOCK_PERII, | ||
68 | + CPRMAN_CLOCK_H264, | ||
69 | + CPRMAN_CLOCK_ISP, | ||
70 | + CPRMAN_CLOCK_V3D, | ||
71 | + CPRMAN_CLOCK_CAM0, | ||
72 | + CPRMAN_CLOCK_CAM1, | ||
73 | + CPRMAN_CLOCK_CCP2, | ||
74 | + CPRMAN_CLOCK_DSI0E, | ||
75 | + CPRMAN_CLOCK_DSI0P, | ||
76 | + CPRMAN_CLOCK_DPI, | ||
77 | + CPRMAN_CLOCK_GP0, | ||
78 | + CPRMAN_CLOCK_GP1, | ||
79 | + CPRMAN_CLOCK_GP2, | ||
80 | + CPRMAN_CLOCK_HSM, | ||
81 | + CPRMAN_CLOCK_OTP, | ||
82 | + CPRMAN_CLOCK_PCM, | ||
83 | + CPRMAN_CLOCK_PWM, | ||
84 | + CPRMAN_CLOCK_SLIM, | ||
85 | + CPRMAN_CLOCK_SMI, | ||
86 | + CPRMAN_CLOCK_TEC, | ||
87 | + CPRMAN_CLOCK_TD0, | ||
88 | + CPRMAN_CLOCK_TD1, | ||
89 | + CPRMAN_CLOCK_TSENS, | ||
90 | + CPRMAN_CLOCK_TIMER, | ||
91 | + CPRMAN_CLOCK_UART, | ||
92 | + CPRMAN_CLOCK_VEC, | ||
93 | + CPRMAN_CLOCK_PULSE, | ||
94 | + CPRMAN_CLOCK_SDC, | ||
95 | + CPRMAN_CLOCK_ARM, | ||
96 | + CPRMAN_CLOCK_AVEO, | ||
97 | + CPRMAN_CLOCK_EMMC, | ||
98 | + CPRMAN_CLOCK_EMMC2, | ||
99 | + | ||
100 | + CPRMAN_NUM_CLOCK_MUX | ||
101 | +} CprmanClockMux; | ||
102 | + | ||
103 | +typedef enum CprmanClockMuxSource { | ||
104 | + CPRMAN_CLOCK_SRC_GND = 0, | ||
105 | + CPRMAN_CLOCK_SRC_XOSC, | ||
106 | + CPRMAN_CLOCK_SRC_TD0, | ||
107 | + CPRMAN_CLOCK_SRC_TD1, | ||
108 | + CPRMAN_CLOCK_SRC_PLLA, | ||
109 | + CPRMAN_CLOCK_SRC_PLLC, | ||
110 | + CPRMAN_CLOCK_SRC_PLLD, | ||
111 | + CPRMAN_CLOCK_SRC_PLLH, | ||
112 | + CPRMAN_CLOCK_SRC_PLLC_CORE1, | ||
113 | + CPRMAN_CLOCK_SRC_PLLC_CORE2, | ||
114 | + | ||
115 | + CPRMAN_NUM_CLOCK_MUX_SRC | ||
116 | +} CprmanClockMuxSource; | ||
117 | + | ||
118 | typedef struct CprmanPllState { | ||
119 | /*< private >*/ | ||
120 | DeviceState parent_obj; | ||
121 | @@ -XXX,XX +XXX,XX @@ typedef struct CprmanPllChannelState { | ||
122 | Clock *out; | ||
123 | } CprmanPllChannelState; | ||
124 | |||
125 | +typedef struct CprmanClockMuxState { | ||
126 | + /*< private >*/ | ||
127 | + DeviceState parent_obj; | ||
128 | + | ||
129 | + /*< public >*/ | ||
130 | + CprmanClockMux id; | ||
131 | + | ||
132 | + uint32_t *reg_ctl; | ||
133 | + uint32_t *reg_div; | ||
134 | + int int_bits; | ||
135 | + int frac_bits; | ||
136 | + | ||
137 | + Clock *srcs[CPRMAN_NUM_CLOCK_MUX_SRC]; | ||
138 | + Clock *out; | ||
139 | + | ||
140 | + /* | ||
141 | + * Used by clock srcs update callback to retrieve both the clock and the | ||
142 | + * source number. | ||
143 | + */ | ||
144 | + struct CprmanClockMuxState *backref[CPRMAN_NUM_CLOCK_MUX_SRC]; | ||
145 | +} CprmanClockMuxState; | ||
146 | + | ||
147 | struct BCM2835CprmanState { | ||
148 | /*< private >*/ | ||
149 | SysBusDevice parent_obj; | ||
150 | @@ -XXX,XX +XXX,XX @@ struct BCM2835CprmanState { | ||
151 | |||
152 | CprmanPllState plls[CPRMAN_NUM_PLL]; | ||
153 | CprmanPllChannelState channels[CPRMAN_NUM_PLL_CHANNEL]; | ||
154 | + CprmanClockMuxState clock_muxes[CPRMAN_NUM_CLOCK_MUX]; | ||
155 | |||
156 | uint32_t regs[CPRMAN_NUM_REGS]; | ||
157 | uint32_t xosc_freq; | ||
158 | |||
159 | Clock *xosc; | ||
160 | + Clock *gnd; | ||
161 | }; | ||
162 | |||
163 | #endif | ||
164 | diff --git a/include/hw/misc/bcm2835_cprman_internals.h b/include/hw/misc/bcm2835_cprman_internals.h | ||
165 | index XXXXXXX..XXXXXXX 100644 | ||
166 | --- a/include/hw/misc/bcm2835_cprman_internals.h | ||
167 | +++ b/include/hw/misc/bcm2835_cprman_internals.h | ||
168 | @@ -XXX,XX +XXX,XX @@ | ||
169 | |||
170 | #define TYPE_CPRMAN_PLL "bcm2835-cprman-pll" | ||
171 | #define TYPE_CPRMAN_PLL_CHANNEL "bcm2835-cprman-pll-channel" | ||
172 | +#define TYPE_CPRMAN_CLOCK_MUX "bcm2835-cprman-clock-mux" | ||
173 | |||
174 | DECLARE_INSTANCE_CHECKER(CprmanPllState, CPRMAN_PLL, | ||
175 | TYPE_CPRMAN_PLL) | ||
176 | DECLARE_INSTANCE_CHECKER(CprmanPllChannelState, CPRMAN_PLL_CHANNEL, | ||
177 | TYPE_CPRMAN_PLL_CHANNEL) | ||
178 | +DECLARE_INSTANCE_CHECKER(CprmanClockMuxState, CPRMAN_CLOCK_MUX, | ||
179 | + TYPE_CPRMAN_CLOCK_MUX) | ||
180 | |||
181 | /* Register map */ | ||
182 | |||
183 | @@ -XXX,XX +XXX,XX @@ REG32(A2W_PLLH_STS, 0x1660) | ||
184 | |||
185 | REG32(A2W_PLLB_ARM, 0x13e0) | ||
186 | |||
187 | +/* Clock muxes */ | ||
188 | +REG32(CM_GNRICCTL, 0x000) | ||
189 | + FIELD(CM_CLOCKx_CTL, SRC, 0, 4) | ||
190 | + FIELD(CM_CLOCKx_CTL, ENABLE, 4, 1) | ||
191 | + FIELD(CM_CLOCKx_CTL, KILL, 5, 1) | ||
192 | + FIELD(CM_CLOCKx_CTL, GATE, 6, 1) | ||
193 | + FIELD(CM_CLOCKx_CTL, BUSY, 7, 1) | ||
194 | + FIELD(CM_CLOCKx_CTL, BUSYD, 8, 1) | ||
195 | + FIELD(CM_CLOCKx_CTL, MASH, 9, 2) | ||
196 | + FIELD(CM_CLOCKx_CTL, FLIP, 11, 1) | ||
197 | +REG32(CM_GNRICDIV, 0x004) | ||
198 | + FIELD(CM_CLOCKx_DIV, FRAC, 0, 12) | ||
199 | +REG32(CM_VPUCTL, 0x008) | ||
200 | +REG32(CM_VPUDIV, 0x00c) | ||
201 | +REG32(CM_SYSCTL, 0x010) | ||
202 | +REG32(CM_SYSDIV, 0x014) | ||
203 | +REG32(CM_PERIACTL, 0x018) | ||
204 | +REG32(CM_PERIADIV, 0x01c) | ||
205 | +REG32(CM_PERIICTL, 0x020) | ||
206 | +REG32(CM_PERIIDIV, 0x024) | ||
207 | +REG32(CM_H264CTL, 0x028) | ||
208 | +REG32(CM_H264DIV, 0x02c) | ||
209 | +REG32(CM_ISPCTL, 0x030) | ||
210 | +REG32(CM_ISPDIV, 0x034) | ||
211 | +REG32(CM_V3DCTL, 0x038) | ||
212 | +REG32(CM_V3DDIV, 0x03c) | ||
213 | +REG32(CM_CAM0CTL, 0x040) | ||
214 | +REG32(CM_CAM0DIV, 0x044) | ||
215 | +REG32(CM_CAM1CTL, 0x048) | ||
216 | +REG32(CM_CAM1DIV, 0x04c) | ||
217 | +REG32(CM_CCP2CTL, 0x050) | ||
218 | +REG32(CM_CCP2DIV, 0x054) | ||
219 | +REG32(CM_DSI0ECTL, 0x058) | ||
220 | +REG32(CM_DSI0EDIV, 0x05c) | ||
221 | +REG32(CM_DSI0PCTL, 0x060) | ||
222 | +REG32(CM_DSI0PDIV, 0x064) | ||
223 | +REG32(CM_DPICTL, 0x068) | ||
224 | +REG32(CM_DPIDIV, 0x06c) | ||
225 | +REG32(CM_GP0CTL, 0x070) | ||
226 | +REG32(CM_GP0DIV, 0x074) | ||
227 | +REG32(CM_GP1CTL, 0x078) | ||
228 | +REG32(CM_GP1DIV, 0x07c) | ||
229 | +REG32(CM_GP2CTL, 0x080) | ||
230 | +REG32(CM_GP2DIV, 0x084) | ||
231 | +REG32(CM_HSMCTL, 0x088) | ||
232 | +REG32(CM_HSMDIV, 0x08c) | ||
233 | +REG32(CM_OTPCTL, 0x090) | ||
234 | +REG32(CM_OTPDIV, 0x094) | ||
235 | +REG32(CM_PCMCTL, 0x098) | ||
236 | +REG32(CM_PCMDIV, 0x09c) | ||
237 | +REG32(CM_PWMCTL, 0x0a0) | ||
238 | +REG32(CM_PWMDIV, 0x0a4) | ||
239 | +REG32(CM_SLIMCTL, 0x0a8) | ||
240 | +REG32(CM_SLIMDIV, 0x0ac) | ||
241 | +REG32(CM_SMICTL, 0x0b0) | ||
242 | +REG32(CM_SMIDIV, 0x0b4) | ||
243 | +REG32(CM_TCNTCTL, 0x0c0) | ||
244 | +REG32(CM_TCNTCNT, 0x0c4) | ||
245 | +REG32(CM_TECCTL, 0x0c8) | ||
246 | +REG32(CM_TECDIV, 0x0cc) | ||
247 | +REG32(CM_TD0CTL, 0x0d0) | ||
248 | +REG32(CM_TD0DIV, 0x0d4) | ||
249 | +REG32(CM_TD1CTL, 0x0d8) | ||
250 | +REG32(CM_TD1DIV, 0x0dc) | ||
251 | +REG32(CM_TSENSCTL, 0x0e0) | ||
252 | +REG32(CM_TSENSDIV, 0x0e4) | ||
253 | +REG32(CM_TIMERCTL, 0x0e8) | ||
254 | +REG32(CM_TIMERDIV, 0x0ec) | ||
255 | +REG32(CM_UARTCTL, 0x0f0) | ||
256 | +REG32(CM_UARTDIV, 0x0f4) | ||
257 | +REG32(CM_VECCTL, 0x0f8) | ||
258 | +REG32(CM_VECDIV, 0x0fc) | ||
259 | +REG32(CM_PULSECTL, 0x190) | ||
260 | +REG32(CM_PULSEDIV, 0x194) | ||
261 | +REG32(CM_SDCCTL, 0x1a8) | ||
262 | +REG32(CM_SDCDIV, 0x1ac) | ||
263 | +REG32(CM_ARMCTL, 0x1b0) | ||
264 | +REG32(CM_AVEOCTL, 0x1b8) | ||
265 | +REG32(CM_AVEODIV, 0x1bc) | ||
266 | +REG32(CM_EMMCCTL, 0x1c0) | ||
267 | +REG32(CM_EMMCDIV, 0x1c4) | ||
268 | +REG32(CM_EMMC2CTL, 0x1d0) | ||
269 | +REG32(CM_EMMC2DIV, 0x1d4) | ||
270 | + | ||
271 | /* misc registers */ | ||
272 | REG32(CM_LOCK, 0x114) | ||
273 | FIELD(CM_LOCK, FLOCKH, 12, 1) | ||
274 | @@ -XXX,XX +XXX,XX @@ static inline void set_pll_channel_init_info(BCM2835CprmanState *s, | ||
275 | channel->fixed_divider = PLL_CHANNEL_INIT_INFO[id].fixed_divider; | ||
276 | } | ||
277 | |||
278 | +/* Clock mux init info */ | ||
279 | +typedef struct ClockMuxInitInfo { | ||
280 | + const char *name; | ||
281 | + size_t cm_offset; /* cm_offset[0]->CM_CTL, cm_offset[1]->CM_DIV */ | ||
282 | + int int_bits; | ||
283 | + int frac_bits; | ||
284 | + | ||
285 | + CprmanPllChannel src_mapping[CPRMAN_NUM_CLOCK_MUX_SRC]; | ||
286 | +} ClockMuxInitInfo; | ||
287 | + | ||
288 | +/* | ||
289 | + * Each clock mux can have up to 10 sources. Sources 0 to 3 are always the | ||
290 | + * same (ground, xosc, td0, td1). Sources 4 to 9 are mux specific, and are not | ||
291 | + * always populated. The following macros catch all those cases. | ||
292 | + */ | ||
293 | + | ||
294 | +/* Unknown mapping. Connect everything to ground */ | ||
295 | +#define SRC_MAPPING_INFO_unknown \ | ||
296 | + .src_mapping = { \ | ||
297 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, /* gnd */ \ | ||
298 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, /* xosc */ \ | ||
299 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, /* test debug 0 */ \ | ||
300 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, /* test debug 1 */ \ | ||
301 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, /* pll a */ \ | ||
302 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, /* pll c */ \ | ||
303 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, /* pll d */ \ | ||
304 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, /* pll h */ \ | ||
305 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, /* pll c, core1 */ \ | ||
306 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, /* pll c, core2 */ \ | ||
307 | + } | ||
308 | + | ||
309 | +/* Only the oscillator and the two test debug clocks */ | ||
310 | +#define SRC_MAPPING_INFO_xosc \ | ||
311 | + .src_mapping = { \ | ||
312 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
313 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
314 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
315 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
316 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
317 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
318 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
319 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
320 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
321 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
322 | + } | ||
323 | + | ||
324 | +/* All the PLL "core" channels */ | ||
325 | +#define SRC_MAPPING_INFO_core \ | ||
326 | + .src_mapping = { \ | ||
327 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
328 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
329 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
330 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
331 | + CPRMAN_PLLA_CHANNEL_CORE, \ | ||
332 | + CPRMAN_PLLC_CHANNEL_CORE0, \ | ||
333 | + CPRMAN_PLLD_CHANNEL_CORE, \ | ||
334 | + CPRMAN_PLLH_CHANNEL_AUX, \ | ||
335 | + CPRMAN_PLLC_CHANNEL_CORE1, \ | ||
336 | + CPRMAN_PLLC_CHANNEL_CORE2, \ | ||
337 | + } | ||
338 | + | ||
339 | +/* All the PLL "per" channels */ | ||
340 | +#define SRC_MAPPING_INFO_periph \ | ||
341 | + .src_mapping = { \ | ||
342 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
343 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
344 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
345 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
346 | + CPRMAN_PLLA_CHANNEL_PER, \ | ||
347 | + CPRMAN_PLLC_CHANNEL_PER, \ | ||
348 | + CPRMAN_PLLD_CHANNEL_PER, \ | ||
349 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
350 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
351 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
352 | + } | ||
353 | + | ||
354 | +/* | ||
355 | + * The DSI0 channels. This one got an intermediate mux between the PLL channels | ||
356 | + * and the clock input. | ||
357 | + */ | ||
358 | +#define SRC_MAPPING_INFO_dsi0 \ | ||
359 | + .src_mapping = { \ | ||
360 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
361 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
362 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
363 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
364 | + CPRMAN_CLOCK_SRC_DSI0HSCK, \ | ||
365 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
366 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
367 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
368 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
369 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
370 | + } | ||
371 | + | ||
372 | +/* The DSI1 channel */ | ||
373 | +#define SRC_MAPPING_INFO_dsi1 \ | ||
374 | + .src_mapping = { \ | ||
375 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
376 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
377 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
378 | + CPRMAN_CLOCK_SRC_NORMAL, \ | ||
379 | + CPRMAN_PLLD_CHANNEL_DSI1, \ | ||
380 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
381 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
382 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
383 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
384 | + CPRMAN_CLOCK_SRC_FORCE_GROUND, \ | ||
385 | + } | ||
386 | + | ||
387 | +#define FILL_CLOCK_MUX_SRC_MAPPING_INIT_INFO(kind_) \ | ||
388 | + SRC_MAPPING_INFO_ ## kind_ | ||
389 | + | ||
390 | +#define FILL_CLOCK_MUX_INIT_INFO(clock_, kind_) \ | ||
391 | + .cm_offset = R_CM_ ## clock_ ## CTL, \ | ||
392 | + FILL_CLOCK_MUX_SRC_MAPPING_INIT_INFO(kind_) | ||
393 | + | ||
394 | +static ClockMuxInitInfo CLOCK_MUX_INIT_INFO[] = { | ||
395 | + [CPRMAN_CLOCK_GNRIC] = { | ||
396 | + .name = "gnric", | ||
397 | + FILL_CLOCK_MUX_INIT_INFO(GNRIC, unknown), | ||
398 | + }, | ||
399 | + [CPRMAN_CLOCK_VPU] = { | ||
400 | + .name = "vpu", | ||
401 | + .int_bits = 12, | ||
402 | + .frac_bits = 8, | ||
403 | + FILL_CLOCK_MUX_INIT_INFO(VPU, core), | ||
404 | + }, | ||
405 | + [CPRMAN_CLOCK_SYS] = { | ||
406 | + .name = "sys", | ||
407 | + FILL_CLOCK_MUX_INIT_INFO(SYS, unknown), | ||
408 | + }, | ||
409 | + [CPRMAN_CLOCK_PERIA] = { | ||
410 | + .name = "peria", | ||
411 | + FILL_CLOCK_MUX_INIT_INFO(PERIA, unknown), | ||
412 | + }, | ||
413 | + [CPRMAN_CLOCK_PERII] = { | ||
414 | + .name = "perii", | ||
415 | + FILL_CLOCK_MUX_INIT_INFO(PERII, unknown), | ||
416 | + }, | ||
417 | + [CPRMAN_CLOCK_H264] = { | ||
418 | + .name = "h264", | ||
419 | + .int_bits = 4, | ||
420 | + .frac_bits = 8, | ||
421 | + FILL_CLOCK_MUX_INIT_INFO(H264, core), | ||
422 | + }, | ||
423 | + [CPRMAN_CLOCK_ISP] = { | ||
424 | + .name = "isp", | ||
425 | + .int_bits = 4, | ||
426 | + .frac_bits = 8, | ||
427 | + FILL_CLOCK_MUX_INIT_INFO(ISP, core), | ||
428 | + }, | ||
429 | + [CPRMAN_CLOCK_V3D] = { | ||
430 | + .name = "v3d", | ||
431 | + FILL_CLOCK_MUX_INIT_INFO(V3D, core), | ||
432 | + }, | ||
433 | + [CPRMAN_CLOCK_CAM0] = { | ||
434 | + .name = "cam0", | ||
435 | + .int_bits = 4, | ||
436 | + .frac_bits = 8, | ||
437 | + FILL_CLOCK_MUX_INIT_INFO(CAM0, periph), | ||
438 | + }, | ||
439 | + [CPRMAN_CLOCK_CAM1] = { | ||
440 | + .name = "cam1", | ||
441 | + .int_bits = 4, | ||
442 | + .frac_bits = 8, | ||
443 | + FILL_CLOCK_MUX_INIT_INFO(CAM1, periph), | ||
444 | + }, | ||
445 | + [CPRMAN_CLOCK_CCP2] = { | ||
446 | + .name = "ccp2", | ||
447 | + FILL_CLOCK_MUX_INIT_INFO(CCP2, unknown), | ||
448 | + }, | ||
449 | + [CPRMAN_CLOCK_DSI0E] = { | ||
450 | + .name = "dsi0e", | ||
451 | + .int_bits = 4, | ||
452 | + .frac_bits = 8, | ||
453 | + FILL_CLOCK_MUX_INIT_INFO(DSI0E, dsi0), | ||
454 | + }, | ||
455 | + [CPRMAN_CLOCK_DSI0P] = { | ||
456 | + .name = "dsi0p", | ||
457 | + .int_bits = 0, | ||
458 | + .frac_bits = 0, | ||
459 | + FILL_CLOCK_MUX_INIT_INFO(DSI0P, dsi0), | ||
460 | + }, | ||
461 | + [CPRMAN_CLOCK_DPI] = { | ||
462 | + .name = "dpi", | ||
463 | + .int_bits = 4, | ||
464 | + .frac_bits = 8, | ||
465 | + FILL_CLOCK_MUX_INIT_INFO(DPI, periph), | ||
466 | + }, | ||
467 | + [CPRMAN_CLOCK_GP0] = { | ||
468 | + .name = "gp0", | ||
469 | + .int_bits = 12, | ||
470 | + .frac_bits = 12, | ||
471 | + FILL_CLOCK_MUX_INIT_INFO(GP0, periph), | ||
472 | + }, | ||
473 | + [CPRMAN_CLOCK_GP1] = { | ||
474 | + .name = "gp1", | ||
475 | + .int_bits = 12, | ||
476 | + .frac_bits = 12, | ||
477 | + FILL_CLOCK_MUX_INIT_INFO(GP1, periph), | ||
478 | + }, | ||
479 | + [CPRMAN_CLOCK_GP2] = { | ||
480 | + .name = "gp2", | ||
481 | + .int_bits = 12, | ||
482 | + .frac_bits = 12, | ||
483 | + FILL_CLOCK_MUX_INIT_INFO(GP2, periph), | ||
484 | + }, | ||
485 | + [CPRMAN_CLOCK_HSM] = { | ||
486 | + .name = "hsm", | ||
487 | + .int_bits = 4, | ||
488 | + .frac_bits = 8, | ||
489 | + FILL_CLOCK_MUX_INIT_INFO(HSM, periph), | ||
490 | + }, | ||
491 | + [CPRMAN_CLOCK_OTP] = { | ||
492 | + .name = "otp", | ||
493 | + .int_bits = 4, | ||
494 | + .frac_bits = 0, | ||
495 | + FILL_CLOCK_MUX_INIT_INFO(OTP, xosc), | ||
496 | + }, | ||
497 | + [CPRMAN_CLOCK_PCM] = { | ||
498 | + .name = "pcm", | ||
499 | + .int_bits = 12, | ||
500 | + .frac_bits = 12, | ||
501 | + FILL_CLOCK_MUX_INIT_INFO(PCM, periph), | ||
502 | + }, | ||
503 | + [CPRMAN_CLOCK_PWM] = { | ||
504 | + .name = "pwm", | ||
505 | + .int_bits = 12, | ||
506 | + .frac_bits = 12, | ||
507 | + FILL_CLOCK_MUX_INIT_INFO(PWM, periph), | ||
508 | + }, | ||
509 | + [CPRMAN_CLOCK_SLIM] = { | ||
510 | + .name = "slim", | ||
511 | + .int_bits = 12, | ||
512 | + .frac_bits = 12, | ||
513 | + FILL_CLOCK_MUX_INIT_INFO(SLIM, periph), | ||
514 | + }, | ||
515 | + [CPRMAN_CLOCK_SMI] = { | ||
516 | + .name = "smi", | ||
517 | + .int_bits = 4, | ||
518 | + .frac_bits = 8, | ||
519 | + FILL_CLOCK_MUX_INIT_INFO(SMI, periph), | ||
520 | + }, | ||
521 | + [CPRMAN_CLOCK_TEC] = { | ||
522 | + .name = "tec", | ||
523 | + .int_bits = 6, | ||
524 | + .frac_bits = 0, | ||
525 | + FILL_CLOCK_MUX_INIT_INFO(TEC, xosc), | ||
526 | + }, | ||
527 | + [CPRMAN_CLOCK_TD0] = { | ||
528 | + .name = "td0", | ||
529 | + FILL_CLOCK_MUX_INIT_INFO(TD0, unknown), | ||
530 | + }, | ||
531 | + [CPRMAN_CLOCK_TD1] = { | ||
532 | + .name = "td1", | ||
533 | + FILL_CLOCK_MUX_INIT_INFO(TD1, unknown), | ||
534 | + }, | ||
535 | + [CPRMAN_CLOCK_TSENS] = { | ||
536 | + .name = "tsens", | ||
537 | + .int_bits = 5, | ||
538 | + .frac_bits = 0, | ||
539 | + FILL_CLOCK_MUX_INIT_INFO(TSENS, xosc), | ||
540 | + }, | ||
541 | + [CPRMAN_CLOCK_TIMER] = { | ||
542 | + .name = "timer", | ||
543 | + .int_bits = 6, | ||
544 | + .frac_bits = 12, | ||
545 | + FILL_CLOCK_MUX_INIT_INFO(TIMER, xosc), | ||
546 | + }, | ||
547 | + [CPRMAN_CLOCK_UART] = { | ||
548 | + .name = "uart", | ||
549 | + .int_bits = 10, | ||
550 | + .frac_bits = 12, | ||
551 | + FILL_CLOCK_MUX_INIT_INFO(UART, periph), | ||
552 | + }, | ||
553 | + [CPRMAN_CLOCK_VEC] = { | ||
554 | + .name = "vec", | ||
555 | + .int_bits = 4, | ||
556 | + .frac_bits = 0, | ||
557 | + FILL_CLOCK_MUX_INIT_INFO(VEC, periph), | ||
558 | + }, | ||
559 | + [CPRMAN_CLOCK_PULSE] = { | ||
560 | + .name = "pulse", | ||
561 | + FILL_CLOCK_MUX_INIT_INFO(PULSE, xosc), | ||
562 | + }, | ||
563 | + [CPRMAN_CLOCK_SDC] = { | ||
564 | + .name = "sdram", | ||
565 | + .int_bits = 6, | ||
566 | + .frac_bits = 0, | ||
567 | + FILL_CLOCK_MUX_INIT_INFO(SDC, core), | ||
568 | + }, | ||
569 | + [CPRMAN_CLOCK_ARM] = { | ||
570 | + .name = "arm", | ||
571 | + FILL_CLOCK_MUX_INIT_INFO(ARM, unknown), | ||
572 | + }, | ||
573 | + [CPRMAN_CLOCK_AVEO] = { | ||
574 | + .name = "aveo", | ||
575 | + .int_bits = 4, | ||
576 | + .frac_bits = 0, | ||
577 | + FILL_CLOCK_MUX_INIT_INFO(AVEO, periph), | ||
578 | + }, | ||
579 | + [CPRMAN_CLOCK_EMMC] = { | ||
580 | + .name = "emmc", | ||
581 | + .int_bits = 4, | ||
582 | + .frac_bits = 8, | ||
583 | + FILL_CLOCK_MUX_INIT_INFO(EMMC, periph), | ||
584 | + }, | ||
585 | + [CPRMAN_CLOCK_EMMC2] = { | ||
586 | + .name = "emmc2", | ||
587 | + .int_bits = 4, | ||
588 | + .frac_bits = 8, | ||
589 | + FILL_CLOCK_MUX_INIT_INFO(EMMC2, unknown), | ||
590 | + }, | ||
591 | +}; | ||
592 | + | ||
593 | +#undef FILL_CLOCK_MUX_INIT_INFO | ||
594 | +#undef FILL_CLOCK_MUX_SRC_MAPPING_INIT_INFO | ||
595 | +#undef SRC_MAPPING_INFO_dsi1 | ||
596 | +#undef SRC_MAPPING_INFO_dsi0 | ||
597 | +#undef SRC_MAPPING_INFO_periph | ||
598 | +#undef SRC_MAPPING_INFO_core | ||
599 | +#undef SRC_MAPPING_INFO_xosc | ||
600 | +#undef SRC_MAPPING_INFO_unknown | ||
601 | + | ||
602 | +static inline void set_clock_mux_init_info(BCM2835CprmanState *s, | ||
603 | + CprmanClockMuxState *mux, | ||
604 | + CprmanClockMux id) | ||
605 | +{ | ||
606 | + mux->id = id; | ||
607 | + mux->reg_ctl = &s->regs[CLOCK_MUX_INIT_INFO[id].cm_offset]; | ||
608 | + mux->reg_div = &s->regs[CLOCK_MUX_INIT_INFO[id].cm_offset + 1]; | ||
609 | + mux->int_bits = CLOCK_MUX_INIT_INFO[id].int_bits; | ||
610 | + mux->frac_bits = CLOCK_MUX_INIT_INFO[id].frac_bits; | ||
611 | +} | ||
612 | + | ||
613 | #endif | ||
614 | diff --git a/hw/misc/bcm2835_cprman.c b/hw/misc/bcm2835_cprman.c | ||
615 | index XXXXXXX..XXXXXXX 100644 | ||
616 | --- a/hw/misc/bcm2835_cprman.c | ||
617 | +++ b/hw/misc/bcm2835_cprman.c | ||
618 | @@ -XXX,XX +XXX,XX @@ | ||
619 | * | ||
620 | * The page at https://elinux.org/The_Undocumented_Pi gives the actual clock | ||
621 | * tree configuration. | ||
622 | + * | ||
623 | + * The CPRMAN exposes clock outputs with the name of the clock mux suffixed | ||
624 | + * with "-out" (e.g. "uart-out", "h264-out", ...). | ||
625 | */ | ||
626 | |||
627 | #include "qemu/osdep.h" | ||
628 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo cprman_pll_channel_info = { | ||
629 | }; | ||
630 | |||
631 | |||
632 | +/* clock mux */ | ||
633 | + | ||
634 | +static void clock_mux_update(CprmanClockMuxState *mux) | ||
635 | +{ | ||
636 | + clock_update(mux->out, 0); | ||
637 | +} | ||
638 | + | ||
639 | +static void clock_mux_src_update(void *opaque) | ||
640 | +{ | ||
641 | + CprmanClockMuxState **backref = opaque; | ||
642 | + CprmanClockMuxState *s = *backref; | ||
643 | + | ||
644 | + clock_mux_update(s); | ||
645 | +} | ||
646 | + | ||
647 | +static void clock_mux_init(Object *obj) | ||
648 | +{ | ||
649 | + CprmanClockMuxState *s = CPRMAN_CLOCK_MUX(obj); | ||
650 | + size_t i; | ||
651 | + | ||
652 | + for (i = 0; i < CPRMAN_NUM_CLOCK_MUX_SRC; i++) { | ||
653 | + char *name = g_strdup_printf("srcs[%zu]", i); | ||
654 | + s->backref[i] = s; | ||
655 | + s->srcs[i] = qdev_init_clock_in(DEVICE(s), name, | ||
656 | + clock_mux_src_update, | ||
657 | + &s->backref[i]); | ||
658 | + g_free(name); | ||
659 | + } | ||
660 | + | ||
661 | + s->out = qdev_init_clock_out(DEVICE(s), "out"); | ||
662 | +} | ||
663 | + | ||
664 | +static const VMStateDescription clock_mux_vmstate = { | ||
665 | + .name = TYPE_CPRMAN_CLOCK_MUX, | ||
666 | + .version_id = 1, | ||
667 | + .minimum_version_id = 1, | ||
668 | + .fields = (VMStateField[]) { | ||
669 | + VMSTATE_ARRAY_CLOCK(srcs, CprmanClockMuxState, | ||
670 | + CPRMAN_NUM_CLOCK_MUX_SRC), | ||
671 | + VMSTATE_END_OF_LIST() | ||
672 | + } | ||
673 | +}; | ||
674 | + | ||
675 | +static void clock_mux_class_init(ObjectClass *klass, void *data) | ||
676 | +{ | ||
677 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
678 | + | ||
679 | + dc->vmsd = &clock_mux_vmstate; | ||
680 | +} | ||
681 | + | ||
682 | +static const TypeInfo cprman_clock_mux_info = { | ||
683 | + .name = TYPE_CPRMAN_CLOCK_MUX, | ||
684 | + .parent = TYPE_DEVICE, | ||
685 | + .instance_size = sizeof(CprmanClockMuxState), | ||
686 | + .class_init = clock_mux_class_init, | ||
687 | + .instance_init = clock_mux_init, | ||
688 | +}; | ||
689 | + | ||
690 | + | ||
691 | /* CPRMAN "top level" model */ | ||
692 | |||
693 | static uint32_t get_cm_lock(const BCM2835CprmanState *s) | ||
694 | @@ -XXX,XX +XXX,XX @@ static inline void update_channel_from_a2w(BCM2835CprmanState *s, size_t idx) | ||
21 | } | 695 | } |
22 | } | 696 | } |
23 | 697 | ||
24 | +static inline bool arm_cpu_data_is_big_endian_a32(CPUARMState *env, | 698 | +static inline void update_mux_from_cm(BCM2835CprmanState *s, size_t idx) |
25 | + bool sctlr_b) | ||
26 | +{ | 699 | +{ |
27 | +#ifdef CONFIG_USER_ONLY | 700 | + size_t i; |
28 | + /* | 701 | + |
29 | + * In system mode, BE32 is modelled in line with the | 702 | + for (i = 0; i < CPRMAN_NUM_CLOCK_MUX; i++) { |
30 | + * architecture (as word-invariant big-endianness), where loads | 703 | + if ((CLOCK_MUX_INIT_INFO[i].cm_offset == idx) || |
31 | + * and stores are done little endian but from addresses which | 704 | + (CLOCK_MUX_INIT_INFO[i].cm_offset + 4 == idx)) { |
32 | + * are adjusted by XORing with the appropriate constant. So the | 705 | + /* matches CM_CTL or CM_DIV mux register */ |
33 | + * endianness to use for the raw data access is not affected by | 706 | + clock_mux_update(&s->clock_muxes[i]); |
34 | + * SCTLR.B. | 707 | + return; |
35 | + * In user mode, however, we model BE32 as byte-invariant | 708 | + } |
36 | + * big-endianness (because user-only code cannot tell the | 709 | + } |
37 | + * difference), and so we need to use a data access endianness | ||
38 | + * that depends on SCTLR.B. | ||
39 | + */ | ||
40 | + if (sctlr_b) { | ||
41 | + return true; | ||
42 | + } | ||
43 | +#endif | ||
44 | + /* In 32bit endianness is determined by looking at CPSR's E bit */ | ||
45 | + return env->uncached_cpsr & CPSR_E; | ||
46 | +} | 710 | +} |
47 | + | 711 | + |
48 | +static inline bool arm_cpu_data_is_big_endian_a64(int el, uint64_t sctlr) | 712 | #define CASE_PLL_A2W_REGS(pll_) \ |
49 | +{ | 713 | case R_A2W_ ## pll_ ## _CTRL: \ |
50 | + return sctlr & (el ? SCTLR_EE : SCTLR_E0E); | 714 | case R_A2W_ ## pll_ ## _ANA0: \ |
51 | +} | 715 | @@ -XXX,XX +XXX,XX @@ static void cprman_write(void *opaque, hwaddr offset, |
52 | 716 | case R_A2W_PLLB_ARM: | |
53 | /* Return true if the processor is in big-endian mode. */ | 717 | update_channel_from_a2w(s, idx); |
54 | static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | 718 | break; |
55 | { | 719 | + |
56 | - /* In 32bit endianness is determined by looking at CPSR's E bit */ | 720 | + case R_CM_GNRICCTL ... R_CM_SMIDIV: |
57 | if (!is_a64(env)) { | 721 | + case R_CM_TCNTCNT ... R_CM_VECDIV: |
58 | - return | 722 | + case R_CM_PULSECTL ... R_CM_PULSEDIV: |
59 | -#ifdef CONFIG_USER_ONLY | 723 | + case R_CM_SDCCTL ... R_CM_ARMCTL: |
60 | - /* In system mode, BE32 is modelled in line with the | 724 | + case R_CM_AVEOCTL ... R_CM_EMMCDIV: |
61 | - * architecture (as word-invariant big-endianness), where loads | 725 | + case R_CM_EMMC2CTL ... R_CM_EMMC2DIV: |
62 | - * and stores are done little endian but from addresses which | 726 | + update_mux_from_cm(s, idx); |
63 | - * are adjusted by XORing with the appropriate constant. So the | 727 | + break; |
64 | - * endianness to use for the raw data access is not affected by | ||
65 | - * SCTLR.B. | ||
66 | - * In user mode, however, we model BE32 as byte-invariant | ||
67 | - * big-endianness (because user-only code cannot tell the | ||
68 | - * difference), and so we need to use a data access endianness | ||
69 | - * that depends on SCTLR.B. | ||
70 | - */ | ||
71 | - arm_sctlr_b(env) || | ||
72 | -#endif | ||
73 | - ((env->uncached_cpsr & CPSR_E) ? 1 : 0); | ||
74 | + return arm_cpu_data_is_big_endian_a32(env, arm_sctlr_b(env)); | ||
75 | } else { | ||
76 | int cur_el = arm_current_el(env); | ||
77 | uint64_t sctlr = arm_sctlr(env, cur_el); | ||
78 | - | ||
79 | - return (sctlr & (cur_el ? SCTLR_EE : SCTLR_E0E)) != 0; | ||
80 | + return arm_cpu_data_is_big_endian_a64(cur_el, sctlr); | ||
81 | } | 728 | } |
82 | } | 729 | } |
83 | 730 | ||
84 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 731 | @@ -XXX,XX +XXX,XX @@ static void cprman_reset(DeviceState *dev) |
85 | index XXXXXXX..XXXXXXX 100644 | 732 | device_cold_reset(DEVICE(&s->channels[i])); |
86 | --- a/target/arm/helper.c | ||
87 | +++ b/target/arm/helper.c | ||
88 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | ||
89 | flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, | ||
90 | arm_to_core_mmu_idx(mmu_idx)); | ||
91 | |||
92 | - if (arm_cpu_data_is_big_endian(env)) { | ||
93 | - flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | ||
94 | - } | ||
95 | if (arm_singlestep_active(env)) { | ||
96 | flags = FIELD_DP32(flags, TBFLAG_ANY, SS_ACTIVE, 1); | ||
97 | } | 733 | } |
98 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 734 | |
99 | static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el, | 735 | + for (i = 0; i < CPRMAN_NUM_CLOCK_MUX; i++) { |
100 | ARMMMUIdx mmu_idx, uint32_t flags) | 736 | + device_cold_reset(DEVICE(&s->clock_muxes[i])); |
737 | + } | ||
738 | + | ||
739 | clock_update_hz(s->xosc, s->xosc_freq); | ||
740 | } | ||
741 | |||
742 | @@ -XXX,XX +XXX,XX @@ static void cprman_init(Object *obj) | ||
743 | set_pll_channel_init_info(s, &s->channels[i], i); | ||
744 | } | ||
745 | |||
746 | + for (i = 0; i < CPRMAN_NUM_CLOCK_MUX; i++) { | ||
747 | + char *alias; | ||
748 | + | ||
749 | + object_initialize_child(obj, CLOCK_MUX_INIT_INFO[i].name, | ||
750 | + &s->clock_muxes[i], | ||
751 | + TYPE_CPRMAN_CLOCK_MUX); | ||
752 | + set_clock_mux_init_info(s, &s->clock_muxes[i], i); | ||
753 | + | ||
754 | + /* Expose muxes output as CPRMAN outputs */ | ||
755 | + alias = g_strdup_printf("%s-out", CLOCK_MUX_INIT_INFO[i].name); | ||
756 | + qdev_alias_clock(DEVICE(&s->clock_muxes[i]), "out", DEVICE(obj), alias); | ||
757 | + g_free(alias); | ||
758 | + } | ||
759 | + | ||
760 | s->xosc = clock_new(obj, "xosc"); | ||
761 | + s->gnd = clock_new(obj, "gnd"); | ||
762 | + | ||
763 | + clock_set(s->gnd, 0); | ||
764 | |||
765 | memory_region_init_io(&s->iomem, obj, &cprman_ops, | ||
766 | s, "bcm2835-cprman", 0x2000); | ||
767 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | ||
768 | } | ||
769 | |||
770 | +static void connect_mux_sources(BCM2835CprmanState *s, | ||
771 | + CprmanClockMuxState *mux, | ||
772 | + const CprmanPllChannel *clk_mapping) | ||
773 | +{ | ||
774 | + size_t i; | ||
775 | + Clock *td0 = s->clock_muxes[CPRMAN_CLOCK_TD0].out; | ||
776 | + Clock *td1 = s->clock_muxes[CPRMAN_CLOCK_TD1].out; | ||
777 | + | ||
778 | + /* For sources from 0 to 3. Source 4 to 9 are mux specific */ | ||
779 | + Clock * const CLK_SRC_MAPPING[] = { | ||
780 | + [CPRMAN_CLOCK_SRC_GND] = s->gnd, | ||
781 | + [CPRMAN_CLOCK_SRC_XOSC] = s->xosc, | ||
782 | + [CPRMAN_CLOCK_SRC_TD0] = td0, | ||
783 | + [CPRMAN_CLOCK_SRC_TD1] = td1, | ||
784 | + }; | ||
785 | + | ||
786 | + for (i = 0; i < CPRMAN_NUM_CLOCK_MUX_SRC; i++) { | ||
787 | + CprmanPllChannel mapping = clk_mapping[i]; | ||
788 | + Clock *src; | ||
789 | + | ||
790 | + if (mapping == CPRMAN_CLOCK_SRC_FORCE_GROUND) { | ||
791 | + src = s->gnd; | ||
792 | + } else if (mapping == CPRMAN_CLOCK_SRC_DSI0HSCK) { | ||
793 | + src = s->gnd; /* TODO */ | ||
794 | + } else if (i < CPRMAN_CLOCK_SRC_PLLA) { | ||
795 | + src = CLK_SRC_MAPPING[i]; | ||
796 | + } else { | ||
797 | + src = s->channels[mapping].out; | ||
798 | + } | ||
799 | + | ||
800 | + clock_set_source(mux->srcs[i], src); | ||
801 | + } | ||
802 | +} | ||
803 | + | ||
804 | static void cprman_realize(DeviceState *dev, Error **errp) | ||
101 | { | 805 | { |
102 | - flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | 806 | BCM2835CprmanState *s = CPRMAN(dev); |
103 | + bool sctlr_b = arm_sctlr_b(env); | 807 | @@ -XXX,XX +XXX,XX @@ static void cprman_realize(DeviceState *dev, Error **errp) |
104 | + | 808 | return; |
105 | + if (sctlr_b) { | 809 | } |
106 | + flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, 1); | 810 | } |
107 | + } | 811 | + |
108 | + if (arm_cpu_data_is_big_endian_a32(env, sctlr_b)) { | 812 | + for (i = 0; i < CPRMAN_NUM_CLOCK_MUX; i++) { |
109 | + flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | 813 | + CprmanClockMuxState *clock_mux = &s->clock_muxes[i]; |
110 | + } | 814 | + |
111 | flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | 815 | + connect_mux_sources(s, clock_mux, CLOCK_MUX_INIT_INFO[i].src_mapping); |
112 | 816 | + | |
113 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 817 | + if (!qdev_realize(DEVICE(clock_mux), NULL, errp)) { |
114 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 818 | + return; |
115 | 819 | + } | |
116 | sctlr = arm_sctlr(env, el); | 820 | + } |
117 | 821 | } | |
118 | + if (arm_cpu_data_is_big_endian_a64(el, sctlr)) { | 822 | |
119 | + flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | 823 | static const VMStateDescription cprman_vmstate = { |
120 | + } | 824 | @@ -XXX,XX +XXX,XX @@ static void cprman_register_types(void) |
121 | + | 825 | type_register_static(&cprman_info); |
122 | if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) { | 826 | type_register_static(&cprman_pll_info); |
123 | /* | 827 | type_register_static(&cprman_pll_channel_info); |
124 | * In order to save space in flags, we record only whether | 828 | + type_register_static(&cprman_clock_mux_info); |
829 | } | ||
830 | |||
831 | type_init(cprman_register_types); | ||
125 | -- | 832 | -- |
126 | 2.20.1 | 833 | 2.20.1 |
127 | 834 | ||
128 | 835 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_ANY bits | 3 | A clock mux can be configured to select one of its 10 sources through |
4 | that will be cached, and are used by A-profile. | 4 | the CM_CTL register. It also embeds yet another clock divider, composed |
5 | of an integer part and a fractional part. The number of bits of each | ||
6 | part is mux dependent. | ||
5 | 7 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Luc Michel <luc@lmichel.fr> |
8 | Message-id: 20191018174431.1784-9-richard.henderson@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | target/arm/helper.c | 20 ++++++++++++-------- | 14 | hw/misc/bcm2835_cprman.c | 53 +++++++++++++++++++++++++++++++++++++++- |
12 | 1 file changed, 12 insertions(+), 8 deletions(-) | 15 | 1 file changed, 52 insertions(+), 1 deletion(-) |
13 | 16 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/hw/misc/bcm2835_cprman.c b/hw/misc/bcm2835_cprman.c |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 19 | --- a/hw/misc/bcm2835_cprman.c |
17 | +++ b/target/arm/helper.c | 20 | +++ b/hw/misc/bcm2835_cprman.c |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | 21 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo cprman_pll_channel_info = { |
19 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 22 | |
20 | } | 23 | /* clock mux */ |
21 | 24 | ||
22 | +static uint32_t rebuild_hflags_aprofile(CPUARMState *env) | 25 | +static bool clock_mux_is_enabled(CprmanClockMuxState *mux) |
23 | +{ | 26 | +{ |
24 | + int flags = 0; | 27 | + return FIELD_EX32(*mux->reg_ctl, CM_CLOCKx_CTL, ENABLE); |
25 | + | ||
26 | + flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL, | ||
27 | + arm_debug_target_el(env)); | ||
28 | + return flags; | ||
29 | +} | 28 | +} |
30 | + | 29 | + |
31 | static uint32_t rebuild_hflags_a32(CPUARMState *env, int fp_el, | 30 | static void clock_mux_update(CprmanClockMuxState *mux) |
32 | ARMMMUIdx mmu_idx) | ||
33 | { | 31 | { |
34 | - return rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | 32 | - clock_update(mux->out, 0); |
35 | + uint32_t flags = rebuild_hflags_aprofile(env); | 33 | + uint64_t freq; |
36 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | 34 | + uint32_t div, src = FIELD_EX32(*mux->reg_ctl, CM_CLOCKx_CTL, SRC); |
35 | + bool enabled = clock_mux_is_enabled(mux); | ||
36 | + | ||
37 | + *mux->reg_ctl = FIELD_DP32(*mux->reg_ctl, CM_CLOCKx_CTL, BUSY, enabled); | ||
38 | + | ||
39 | + if (!enabled) { | ||
40 | + clock_update(mux->out, 0); | ||
41 | + return; | ||
42 | + } | ||
43 | + | ||
44 | + freq = clock_get_hz(mux->srcs[src]); | ||
45 | + | ||
46 | + if (mux->int_bits == 0 && mux->frac_bits == 0) { | ||
47 | + clock_update_hz(mux->out, freq); | ||
48 | + return; | ||
49 | + } | ||
50 | + | ||
51 | + /* | ||
52 | + * The divider has an integer and a fractional part. The size of each part | ||
53 | + * varies with the muxes (int_bits and frac_bits). Both parts are | ||
54 | + * concatenated, with the integer part always starting at bit 12. | ||
55 | + * | ||
56 | + * 31 12 11 0 | ||
57 | + * ------------------------------ | ||
58 | + * CM_DIV | | int | frac | | | ||
59 | + * ------------------------------ | ||
60 | + * <-----> <------> | ||
61 | + * int_bits frac_bits | ||
62 | + */ | ||
63 | + div = extract32(*mux->reg_div, | ||
64 | + R_CM_CLOCKx_DIV_FRAC_LENGTH - mux->frac_bits, | ||
65 | + mux->int_bits + mux->frac_bits); | ||
66 | + | ||
67 | + if (!div) { | ||
68 | + clock_update(mux->out, 0); | ||
69 | + return; | ||
70 | + } | ||
71 | + | ||
72 | + freq = muldiv64(freq, 1 << mux->frac_bits, div); | ||
73 | + | ||
74 | + clock_update_hz(mux->out, freq); | ||
37 | } | 75 | } |
38 | 76 | ||
39 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 77 | static void clock_mux_src_update(void *opaque) |
40 | ARMMMUIdx mmu_idx) | ||
41 | { | 78 | { |
42 | + uint32_t flags = rebuild_hflags_aprofile(env); | 79 | CprmanClockMuxState **backref = opaque; |
43 | ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | 80 | CprmanClockMuxState *s = *backref; |
44 | ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | 81 | + CprmanClockMuxSource src = backref - s->backref; |
45 | - uint32_t flags = 0; | 82 | + |
46 | uint64_t sctlr; | 83 | + if (FIELD_EX32(*s->reg_ctl, CM_CLOCKx_CTL, SRC) != src) { |
47 | int tbii, tbid; | 84 | + return; |
48 | 85 | + } | |
49 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 86 | |
50 | } | 87 | clock_mux_update(s); |
51 | } | ||
52 | |||
53 | - if (!arm_feature(env, ARM_FEATURE_M)) { | ||
54 | - int target_el = arm_debug_target_el(env); | ||
55 | - | ||
56 | - flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL, target_el); | ||
57 | - } | ||
58 | - | ||
59 | *pflags = flags; | ||
60 | *cs_base = 0; | ||
61 | } | 88 | } |
62 | -- | 89 | -- |
63 | 2.20.1 | 90 | 2.20.1 |
64 | 91 | ||
65 | 92 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | 2 | ||
3 | Continue setting, but not relying upon, env->hflags. | 3 | This simple mux sits between the PLL channels and the DSI0E and DSI0P |
4 | 4 | clock muxes. This mux selects between PLLA-DSI0 and PLLD-DSI0 channel | |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | and outputs the selected signal to source number 4 of DSI0E/P clock |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | muxes. It is controlled by the cm_dsi0hsck register. |
7 | Message-id: 20191018174431.1784-19-richard.henderson@linaro.org | 7 | |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Signed-off-by: Luc Michel <luc@lmichel.fr> | ||
11 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | target/arm/op_helper.c | 3 +++ | 14 | include/hw/misc/bcm2835_cprman.h | 15 +++++ |
11 | 1 file changed, 3 insertions(+) | 15 | include/hw/misc/bcm2835_cprman_internals.h | 6 ++ |
12 | 16 | hw/misc/bcm2835_cprman.c | 74 +++++++++++++++++++++- | |
13 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 17 | 3 files changed, 94 insertions(+), 1 deletion(-) |
18 | |||
19 | diff --git a/include/hw/misc/bcm2835_cprman.h b/include/hw/misc/bcm2835_cprman.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/op_helper.c | 21 | --- a/include/hw/misc/bcm2835_cprman.h |
16 | +++ b/target/arm/op_helper.c | 22 | +++ b/include/hw/misc/bcm2835_cprman.h |
17 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(usat16)(CPUARMState *env, uint32_t x, uint32_t shift) | 23 | @@ -XXX,XX +XXX,XX @@ typedef struct CprmanClockMuxState { |
18 | void HELPER(setend)(CPUARMState *env) | 24 | struct CprmanClockMuxState *backref[CPRMAN_NUM_CLOCK_MUX_SRC]; |
19 | { | 25 | } CprmanClockMuxState; |
20 | env->uncached_cpsr ^= CPSR_E; | 26 | |
21 | + arm_rebuild_hflags(env); | 27 | +typedef struct CprmanDsi0HsckMuxState { |
28 | + /*< private >*/ | ||
29 | + DeviceState parent_obj; | ||
30 | + | ||
31 | + /*< public >*/ | ||
32 | + CprmanClockMux id; | ||
33 | + | ||
34 | + uint32_t *reg_cm; | ||
35 | + | ||
36 | + Clock *plla_in; | ||
37 | + Clock *plld_in; | ||
38 | + Clock *out; | ||
39 | +} CprmanDsi0HsckMuxState; | ||
40 | + | ||
41 | struct BCM2835CprmanState { | ||
42 | /*< private >*/ | ||
43 | SysBusDevice parent_obj; | ||
44 | @@ -XXX,XX +XXX,XX @@ struct BCM2835CprmanState { | ||
45 | CprmanPllState plls[CPRMAN_NUM_PLL]; | ||
46 | CprmanPllChannelState channels[CPRMAN_NUM_PLL_CHANNEL]; | ||
47 | CprmanClockMuxState clock_muxes[CPRMAN_NUM_CLOCK_MUX]; | ||
48 | + CprmanDsi0HsckMuxState dsi0hsck_mux; | ||
49 | |||
50 | uint32_t regs[CPRMAN_NUM_REGS]; | ||
51 | uint32_t xosc_freq; | ||
52 | diff --git a/include/hw/misc/bcm2835_cprman_internals.h b/include/hw/misc/bcm2835_cprman_internals.h | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/include/hw/misc/bcm2835_cprman_internals.h | ||
55 | +++ b/include/hw/misc/bcm2835_cprman_internals.h | ||
56 | @@ -XXX,XX +XXX,XX @@ | ||
57 | #define TYPE_CPRMAN_PLL "bcm2835-cprman-pll" | ||
58 | #define TYPE_CPRMAN_PLL_CHANNEL "bcm2835-cprman-pll-channel" | ||
59 | #define TYPE_CPRMAN_CLOCK_MUX "bcm2835-cprman-clock-mux" | ||
60 | +#define TYPE_CPRMAN_DSI0HSCK_MUX "bcm2835-cprman-dsi0hsck-mux" | ||
61 | |||
62 | DECLARE_INSTANCE_CHECKER(CprmanPllState, CPRMAN_PLL, | ||
63 | TYPE_CPRMAN_PLL) | ||
64 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(CprmanPllChannelState, CPRMAN_PLL_CHANNEL, | ||
65 | TYPE_CPRMAN_PLL_CHANNEL) | ||
66 | DECLARE_INSTANCE_CHECKER(CprmanClockMuxState, CPRMAN_CLOCK_MUX, | ||
67 | TYPE_CPRMAN_CLOCK_MUX) | ||
68 | +DECLARE_INSTANCE_CHECKER(CprmanDsi0HsckMuxState, CPRMAN_DSI0HSCK_MUX, | ||
69 | + TYPE_CPRMAN_DSI0HSCK_MUX) | ||
70 | |||
71 | /* Register map */ | ||
72 | |||
73 | @@ -XXX,XX +XXX,XX @@ REG32(CM_LOCK, 0x114) | ||
74 | FIELD(CM_LOCK, FLOCKB, 9, 1) | ||
75 | FIELD(CM_LOCK, FLOCKA, 8, 1) | ||
76 | |||
77 | +REG32(CM_DSI0HSCK, 0x120) | ||
78 | + FIELD(CM_DSI0HSCK, SELPLLD, 0, 1) | ||
79 | + | ||
80 | /* | ||
81 | * This field is common to all registers. Each register write value must match | ||
82 | * the CPRMAN_PASSWORD magic value in its 8 MSB. | ||
83 | diff --git a/hw/misc/bcm2835_cprman.c b/hw/misc/bcm2835_cprman.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/hw/misc/bcm2835_cprman.c | ||
86 | +++ b/hw/misc/bcm2835_cprman.c | ||
87 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo cprman_clock_mux_info = { | ||
88 | }; | ||
89 | |||
90 | |||
91 | +/* DSI0HSCK mux */ | ||
92 | + | ||
93 | +static void dsi0hsck_mux_update(CprmanDsi0HsckMuxState *s) | ||
94 | +{ | ||
95 | + bool src_is_plld = FIELD_EX32(*s->reg_cm, CM_DSI0HSCK, SELPLLD); | ||
96 | + Clock *src = src_is_plld ? s->plld_in : s->plla_in; | ||
97 | + | ||
98 | + clock_update(s->out, clock_get(src)); | ||
99 | +} | ||
100 | + | ||
101 | +static void dsi0hsck_mux_in_update(void *opaque) | ||
102 | +{ | ||
103 | + dsi0hsck_mux_update(CPRMAN_DSI0HSCK_MUX(opaque)); | ||
104 | +} | ||
105 | + | ||
106 | +static void dsi0hsck_mux_init(Object *obj) | ||
107 | +{ | ||
108 | + CprmanDsi0HsckMuxState *s = CPRMAN_DSI0HSCK_MUX(obj); | ||
109 | + DeviceState *dev = DEVICE(obj); | ||
110 | + | ||
111 | + s->plla_in = qdev_init_clock_in(dev, "plla-in", dsi0hsck_mux_in_update, s); | ||
112 | + s->plld_in = qdev_init_clock_in(dev, "plld-in", dsi0hsck_mux_in_update, s); | ||
113 | + s->out = qdev_init_clock_out(DEVICE(s), "out"); | ||
114 | +} | ||
115 | + | ||
116 | +static const VMStateDescription dsi0hsck_mux_vmstate = { | ||
117 | + .name = TYPE_CPRMAN_DSI0HSCK_MUX, | ||
118 | + .version_id = 1, | ||
119 | + .minimum_version_id = 1, | ||
120 | + .fields = (VMStateField[]) { | ||
121 | + VMSTATE_CLOCK(plla_in, CprmanDsi0HsckMuxState), | ||
122 | + VMSTATE_CLOCK(plld_in, CprmanDsi0HsckMuxState), | ||
123 | + VMSTATE_END_OF_LIST() | ||
124 | + } | ||
125 | +}; | ||
126 | + | ||
127 | +static void dsi0hsck_mux_class_init(ObjectClass *klass, void *data) | ||
128 | +{ | ||
129 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
130 | + | ||
131 | + dc->vmsd = &dsi0hsck_mux_vmstate; | ||
132 | +} | ||
133 | + | ||
134 | +static const TypeInfo cprman_dsi0hsck_mux_info = { | ||
135 | + .name = TYPE_CPRMAN_DSI0HSCK_MUX, | ||
136 | + .parent = TYPE_DEVICE, | ||
137 | + .instance_size = sizeof(CprmanDsi0HsckMuxState), | ||
138 | + .class_init = dsi0hsck_mux_class_init, | ||
139 | + .instance_init = dsi0hsck_mux_init, | ||
140 | +}; | ||
141 | + | ||
142 | + | ||
143 | /* CPRMAN "top level" model */ | ||
144 | |||
145 | static uint32_t get_cm_lock(const BCM2835CprmanState *s) | ||
146 | @@ -XXX,XX +XXX,XX @@ static void cprman_write(void *opaque, hwaddr offset, | ||
147 | case R_CM_EMMC2CTL ... R_CM_EMMC2DIV: | ||
148 | update_mux_from_cm(s, idx); | ||
149 | break; | ||
150 | + | ||
151 | + case R_CM_DSI0HSCK: | ||
152 | + dsi0hsck_mux_update(&s->dsi0hsck_mux); | ||
153 | + break; | ||
154 | } | ||
22 | } | 155 | } |
23 | 156 | ||
24 | /* Function checks whether WFx (WFI/WFE) instructions are set up to be trapped. | 157 | @@ -XXX,XX +XXX,XX @@ static void cprman_reset(DeviceState *dev) |
25 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(cpsr_read)(CPUARMState *env) | 158 | device_cold_reset(DEVICE(&s->channels[i])); |
26 | void HELPER(cpsr_write)(CPUARMState *env, uint32_t val, uint32_t mask) | 159 | } |
27 | { | 160 | |
28 | cpsr_write(env, val, mask, CPSRWriteByInstr); | 161 | + device_cold_reset(DEVICE(&s->dsi0hsck_mux)); |
29 | + /* TODO: Not all cpsr bits are relevant to hflags. */ | 162 | + |
30 | + arm_rebuild_hflags(env); | 163 | for (i = 0; i < CPRMAN_NUM_CLOCK_MUX; i++) { |
164 | device_cold_reset(DEVICE(&s->clock_muxes[i])); | ||
165 | } | ||
166 | @@ -XXX,XX +XXX,XX @@ static void cprman_init(Object *obj) | ||
167 | set_pll_channel_init_info(s, &s->channels[i], i); | ||
168 | } | ||
169 | |||
170 | + object_initialize_child(obj, "dsi0hsck-mux", | ||
171 | + &s->dsi0hsck_mux, TYPE_CPRMAN_DSI0HSCK_MUX); | ||
172 | + s->dsi0hsck_mux.reg_cm = &s->regs[R_CM_DSI0HSCK]; | ||
173 | + | ||
174 | for (i = 0; i < CPRMAN_NUM_CLOCK_MUX; i++) { | ||
175 | char *alias; | ||
176 | |||
177 | @@ -XXX,XX +XXX,XX @@ static void connect_mux_sources(BCM2835CprmanState *s, | ||
178 | if (mapping == CPRMAN_CLOCK_SRC_FORCE_GROUND) { | ||
179 | src = s->gnd; | ||
180 | } else if (mapping == CPRMAN_CLOCK_SRC_DSI0HSCK) { | ||
181 | - src = s->gnd; /* TODO */ | ||
182 | + src = s->dsi0hsck_mux.out; | ||
183 | } else if (i < CPRMAN_CLOCK_SRC_PLLA) { | ||
184 | src = CLK_SRC_MAPPING[i]; | ||
185 | } else { | ||
186 | @@ -XXX,XX +XXX,XX @@ static void cprman_realize(DeviceState *dev, Error **errp) | ||
187 | } | ||
188 | } | ||
189 | |||
190 | + clock_set_source(s->dsi0hsck_mux.plla_in, | ||
191 | + s->channels[CPRMAN_PLLA_CHANNEL_DSI0].out); | ||
192 | + clock_set_source(s->dsi0hsck_mux.plld_in, | ||
193 | + s->channels[CPRMAN_PLLD_CHANNEL_DSI0].out); | ||
194 | + | ||
195 | + if (!qdev_realize(DEVICE(&s->dsi0hsck_mux), NULL, errp)) { | ||
196 | + return; | ||
197 | + } | ||
198 | + | ||
199 | for (i = 0; i < CPRMAN_NUM_CLOCK_MUX; i++) { | ||
200 | CprmanClockMuxState *clock_mux = &s->clock_muxes[i]; | ||
201 | |||
202 | @@ -XXX,XX +XXX,XX @@ static void cprman_register_types(void) | ||
203 | type_register_static(&cprman_pll_info); | ||
204 | type_register_static(&cprman_pll_channel_info); | ||
205 | type_register_static(&cprman_clock_mux_info); | ||
206 | + type_register_static(&cprman_dsi0hsck_mux_info); | ||
31 | } | 207 | } |
32 | 208 | ||
33 | /* Write the CPSR for a 32-bit exception return */ | 209 | type_init(cprman_register_types); |
34 | -- | 210 | -- |
35 | 2.20.1 | 211 | 2.20.1 |
36 | 212 | ||
37 | 213 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | 2 | ||
3 | The SDRAM is incorrectly created in the OMAP2420 SoC. | 3 | Those reset values have been extracted from a Raspberry Pi 3 model B |
4 | Move its creation in the board code, this will later allow the | 4 | v1.2, using the 2020-08-20 version of raspios. The dump was done using |
5 | board to have the QOM ownership of the RAM. | 5 | the debugfs interface of the CPRMAN driver in Linux (under |
6 | 6 | '/sys/kernel/debug/clk'). Each exposed clock tree stage (PLLs, channels | |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | and muxes) can be observed by reading the 'regdump' file (e.g. |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | 'plla/regdump'). |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 9 | |
10 | Message-id: 20191021190653.9511-5-philmd@redhat.com | 10 | Those values are set by the Raspberry Pi firmware at boot time (Linux |
11 | expects them to be set when it boots up). | ||
12 | |||
13 | Some stages are not exposed by the Linux driver (e.g. the PLL B). For | ||
14 | those, the reset values are unknown and left to 0 which implies a | ||
15 | disabled output. | ||
16 | |||
17 | Once booted in QEMU, the final clock tree is very similar to the one | ||
18 | visible on real hardware. The differences come from some unimplemented | ||
19 | devices for which the driver simply disable the corresponding clock. | ||
20 | |||
21 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Signed-off-by: Luc Michel <luc@lmichel.fr> | ||
23 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
24 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 26 | --- |
13 | include/hw/arm/omap.h | 4 +--- | 27 | include/hw/misc/bcm2835_cprman_internals.h | 269 +++++++++++++++++++++ |
14 | hw/arm/nseries.c | 10 +++++++--- | 28 | hw/misc/bcm2835_cprman.c | 31 +++ |
15 | hw/arm/omap2.c | 13 +++++-------- | 29 | 2 files changed, 300 insertions(+) |
16 | 3 files changed, 13 insertions(+), 14 deletions(-) | 30 | |
17 | 31 | diff --git a/include/hw/misc/bcm2835_cprman_internals.h b/include/hw/misc/bcm2835_cprman_internals.h | |
18 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/omap.h | 33 | --- a/include/hw/misc/bcm2835_cprman_internals.h |
21 | +++ b/include/hw/arm/omap.h | 34 | +++ b/include/hw/misc/bcm2835_cprman_internals.h |
22 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s { | 35 | @@ -XXX,XX +XXX,XX @@ static inline void set_clock_mux_init_info(BCM2835CprmanState *s, |
23 | MemoryRegion tap_iomem; | 36 | mux->frac_bits = CLOCK_MUX_INIT_INFO[id].frac_bits; |
24 | MemoryRegion imif_ram; | 37 | } |
25 | MemoryRegion emiff_ram; | 38 | |
26 | - MemoryRegion sdram; | 39 | + |
27 | MemoryRegion sram; | 40 | +/* |
28 | 41 | + * Object reset info | |
29 | struct omap_dma_port_if_s { | 42 | + * Those values have been dumped from a Raspberry Pi 3 Model B v1.2 using the |
30 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory, | 43 | + * clk debugfs interface in Linux. |
31 | const char *core); | 44 | + */ |
32 | 45 | +typedef struct PLLResetInfo { | |
33 | /* omap2.c */ | 46 | + uint32_t cm; |
34 | -struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | 47 | + uint32_t a2w_ctrl; |
35 | - unsigned long sdram_size, | 48 | + uint32_t a2w_ana[4]; |
36 | +struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram, | 49 | + uint32_t a2w_frac; |
37 | const char *core); | 50 | +} PLLResetInfo; |
38 | 51 | + | |
39 | uint32_t omap_badwidth_read8(void *opaque, hwaddr addr); | 52 | +static const PLLResetInfo PLL_RESET_INFO[] = { |
40 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | 53 | + [CPRMAN_PLLA] = { |
54 | + .cm = 0x0000008a, | ||
55 | + .a2w_ctrl = 0x0002103a, | ||
56 | + .a2w_frac = 0x00098000, | ||
57 | + .a2w_ana = { 0x00000000, 0x00144000, 0x00000000, 0x00000100 } | ||
58 | + }, | ||
59 | + | ||
60 | + [CPRMAN_PLLC] = { | ||
61 | + .cm = 0x00000228, | ||
62 | + .a2w_ctrl = 0x0002103e, | ||
63 | + .a2w_frac = 0x00080000, | ||
64 | + .a2w_ana = { 0x00000000, 0x00144000, 0x00000000, 0x00000100 } | ||
65 | + }, | ||
66 | + | ||
67 | + [CPRMAN_PLLD] = { | ||
68 | + .cm = 0x0000020a, | ||
69 | + .a2w_ctrl = 0x00021034, | ||
70 | + .a2w_frac = 0x00015556, | ||
71 | + .a2w_ana = { 0x00000000, 0x00144000, 0x00000000, 0x00000100 } | ||
72 | + }, | ||
73 | + | ||
74 | + [CPRMAN_PLLH] = { | ||
75 | + .cm = 0x00000000, | ||
76 | + .a2w_ctrl = 0x0002102d, | ||
77 | + .a2w_frac = 0x00000000, | ||
78 | + .a2w_ana = { 0x00900000, 0x0000000c, 0x00000000, 0x00000000 } | ||
79 | + }, | ||
80 | + | ||
81 | + [CPRMAN_PLLB] = { | ||
82 | + /* unknown */ | ||
83 | + .cm = 0x00000000, | ||
84 | + .a2w_ctrl = 0x00000000, | ||
85 | + .a2w_frac = 0x00000000, | ||
86 | + .a2w_ana = { 0x00000000, 0x00000000, 0x00000000, 0x00000000 } | ||
87 | + } | ||
88 | +}; | ||
89 | + | ||
90 | +typedef struct PLLChannelResetInfo { | ||
91 | + /* | ||
92 | + * Even though a PLL channel has a CM register, it shares it with its | ||
93 | + * parent PLL. The parent already takes care of the reset value. | ||
94 | + */ | ||
95 | + uint32_t a2w_ctrl; | ||
96 | +} PLLChannelResetInfo; | ||
97 | + | ||
98 | +static const PLLChannelResetInfo PLL_CHANNEL_RESET_INFO[] = { | ||
99 | + [CPRMAN_PLLA_CHANNEL_DSI0] = { .a2w_ctrl = 0x00000100 }, | ||
100 | + [CPRMAN_PLLA_CHANNEL_CORE] = { .a2w_ctrl = 0x00000003 }, | ||
101 | + [CPRMAN_PLLA_CHANNEL_PER] = { .a2w_ctrl = 0x00000000 }, /* unknown */ | ||
102 | + [CPRMAN_PLLA_CHANNEL_CCP2] = { .a2w_ctrl = 0x00000100 }, | ||
103 | + | ||
104 | + [CPRMAN_PLLC_CHANNEL_CORE2] = { .a2w_ctrl = 0x00000100 }, | ||
105 | + [CPRMAN_PLLC_CHANNEL_CORE1] = { .a2w_ctrl = 0x00000100 }, | ||
106 | + [CPRMAN_PLLC_CHANNEL_PER] = { .a2w_ctrl = 0x00000002 }, | ||
107 | + [CPRMAN_PLLC_CHANNEL_CORE0] = { .a2w_ctrl = 0x00000002 }, | ||
108 | + | ||
109 | + [CPRMAN_PLLD_CHANNEL_DSI0] = { .a2w_ctrl = 0x00000100 }, | ||
110 | + [CPRMAN_PLLD_CHANNEL_CORE] = { .a2w_ctrl = 0x00000004 }, | ||
111 | + [CPRMAN_PLLD_CHANNEL_PER] = { .a2w_ctrl = 0x00000004 }, | ||
112 | + [CPRMAN_PLLD_CHANNEL_DSI1] = { .a2w_ctrl = 0x00000100 }, | ||
113 | + | ||
114 | + [CPRMAN_PLLH_CHANNEL_AUX] = { .a2w_ctrl = 0x00000004 }, | ||
115 | + [CPRMAN_PLLH_CHANNEL_RCAL] = { .a2w_ctrl = 0x00000000 }, | ||
116 | + [CPRMAN_PLLH_CHANNEL_PIX] = { .a2w_ctrl = 0x00000000 }, | ||
117 | + | ||
118 | + [CPRMAN_PLLB_CHANNEL_ARM] = { .a2w_ctrl = 0x00000000 }, /* unknown */ | ||
119 | +}; | ||
120 | + | ||
121 | +typedef struct ClockMuxResetInfo { | ||
122 | + uint32_t cm_ctl; | ||
123 | + uint32_t cm_div; | ||
124 | +} ClockMuxResetInfo; | ||
125 | + | ||
126 | +static const ClockMuxResetInfo CLOCK_MUX_RESET_INFO[] = { | ||
127 | + [CPRMAN_CLOCK_GNRIC] = { | ||
128 | + .cm_ctl = 0, /* unknown */ | ||
129 | + .cm_div = 0 | ||
130 | + }, | ||
131 | + | ||
132 | + [CPRMAN_CLOCK_VPU] = { | ||
133 | + .cm_ctl = 0x00000245, | ||
134 | + .cm_div = 0x00003000, | ||
135 | + }, | ||
136 | + | ||
137 | + [CPRMAN_CLOCK_SYS] = { | ||
138 | + .cm_ctl = 0, /* unknown */ | ||
139 | + .cm_div = 0 | ||
140 | + }, | ||
141 | + | ||
142 | + [CPRMAN_CLOCK_PERIA] = { | ||
143 | + .cm_ctl = 0, /* unknown */ | ||
144 | + .cm_div = 0 | ||
145 | + }, | ||
146 | + | ||
147 | + [CPRMAN_CLOCK_PERII] = { | ||
148 | + .cm_ctl = 0, /* unknown */ | ||
149 | + .cm_div = 0 | ||
150 | + }, | ||
151 | + | ||
152 | + [CPRMAN_CLOCK_H264] = { | ||
153 | + .cm_ctl = 0x00000244, | ||
154 | + .cm_div = 0x00003000, | ||
155 | + }, | ||
156 | + | ||
157 | + [CPRMAN_CLOCK_ISP] = { | ||
158 | + .cm_ctl = 0x00000244, | ||
159 | + .cm_div = 0x00003000, | ||
160 | + }, | ||
161 | + | ||
162 | + [CPRMAN_CLOCK_V3D] = { | ||
163 | + .cm_ctl = 0, /* unknown */ | ||
164 | + .cm_div = 0 | ||
165 | + }, | ||
166 | + | ||
167 | + [CPRMAN_CLOCK_CAM0] = { | ||
168 | + .cm_ctl = 0x00000000, | ||
169 | + .cm_div = 0x00000000, | ||
170 | + }, | ||
171 | + | ||
172 | + [CPRMAN_CLOCK_CAM1] = { | ||
173 | + .cm_ctl = 0x00000000, | ||
174 | + .cm_div = 0x00000000, | ||
175 | + }, | ||
176 | + | ||
177 | + [CPRMAN_CLOCK_CCP2] = { | ||
178 | + .cm_ctl = 0, /* unknown */ | ||
179 | + .cm_div = 0 | ||
180 | + }, | ||
181 | + | ||
182 | + [CPRMAN_CLOCK_DSI0E] = { | ||
183 | + .cm_ctl = 0x00000000, | ||
184 | + .cm_div = 0x00000000, | ||
185 | + }, | ||
186 | + | ||
187 | + [CPRMAN_CLOCK_DSI0P] = { | ||
188 | + .cm_ctl = 0x00000000, | ||
189 | + .cm_div = 0x00000000, | ||
190 | + }, | ||
191 | + | ||
192 | + [CPRMAN_CLOCK_DPI] = { | ||
193 | + .cm_ctl = 0x00000000, | ||
194 | + .cm_div = 0x00000000, | ||
195 | + }, | ||
196 | + | ||
197 | + [CPRMAN_CLOCK_GP0] = { | ||
198 | + .cm_ctl = 0x00000200, | ||
199 | + .cm_div = 0x00000000, | ||
200 | + }, | ||
201 | + | ||
202 | + [CPRMAN_CLOCK_GP1] = { | ||
203 | + .cm_ctl = 0x00000096, | ||
204 | + .cm_div = 0x00014000, | ||
205 | + }, | ||
206 | + | ||
207 | + [CPRMAN_CLOCK_GP2] = { | ||
208 | + .cm_ctl = 0x00000291, | ||
209 | + .cm_div = 0x00249f00, | ||
210 | + }, | ||
211 | + | ||
212 | + [CPRMAN_CLOCK_HSM] = { | ||
213 | + .cm_ctl = 0x00000000, | ||
214 | + .cm_div = 0x00000000, | ||
215 | + }, | ||
216 | + | ||
217 | + [CPRMAN_CLOCK_OTP] = { | ||
218 | + .cm_ctl = 0x00000091, | ||
219 | + .cm_div = 0x00004000, | ||
220 | + }, | ||
221 | + | ||
222 | + [CPRMAN_CLOCK_PCM] = { | ||
223 | + .cm_ctl = 0x00000200, | ||
224 | + .cm_div = 0x00000000, | ||
225 | + }, | ||
226 | + | ||
227 | + [CPRMAN_CLOCK_PWM] = { | ||
228 | + .cm_ctl = 0x00000200, | ||
229 | + .cm_div = 0x00000000, | ||
230 | + }, | ||
231 | + | ||
232 | + [CPRMAN_CLOCK_SLIM] = { | ||
233 | + .cm_ctl = 0x00000200, | ||
234 | + .cm_div = 0x00000000, | ||
235 | + }, | ||
236 | + | ||
237 | + [CPRMAN_CLOCK_SMI] = { | ||
238 | + .cm_ctl = 0x00000000, | ||
239 | + .cm_div = 0x00000000, | ||
240 | + }, | ||
241 | + | ||
242 | + [CPRMAN_CLOCK_TEC] = { | ||
243 | + .cm_ctl = 0x00000000, | ||
244 | + .cm_div = 0x00000000, | ||
245 | + }, | ||
246 | + | ||
247 | + [CPRMAN_CLOCK_TD0] = { | ||
248 | + .cm_ctl = 0, /* unknown */ | ||
249 | + .cm_div = 0 | ||
250 | + }, | ||
251 | + | ||
252 | + [CPRMAN_CLOCK_TD1] = { | ||
253 | + .cm_ctl = 0, /* unknown */ | ||
254 | + .cm_div = 0 | ||
255 | + }, | ||
256 | + | ||
257 | + [CPRMAN_CLOCK_TSENS] = { | ||
258 | + .cm_ctl = 0x00000091, | ||
259 | + .cm_div = 0x0000a000, | ||
260 | + }, | ||
261 | + | ||
262 | + [CPRMAN_CLOCK_TIMER] = { | ||
263 | + .cm_ctl = 0x00000291, | ||
264 | + .cm_div = 0x00013333, | ||
265 | + }, | ||
266 | + | ||
267 | + [CPRMAN_CLOCK_UART] = { | ||
268 | + .cm_ctl = 0x00000296, | ||
269 | + .cm_div = 0x0000a6ab, | ||
270 | + }, | ||
271 | + | ||
272 | + [CPRMAN_CLOCK_VEC] = { | ||
273 | + .cm_ctl = 0x00000097, | ||
274 | + .cm_div = 0x00002000, | ||
275 | + }, | ||
276 | + | ||
277 | + [CPRMAN_CLOCK_PULSE] = { | ||
278 | + .cm_ctl = 0, /* unknown */ | ||
279 | + .cm_div = 0 | ||
280 | + }, | ||
281 | + | ||
282 | + [CPRMAN_CLOCK_SDC] = { | ||
283 | + .cm_ctl = 0x00004006, | ||
284 | + .cm_div = 0x00003000, | ||
285 | + }, | ||
286 | + | ||
287 | + [CPRMAN_CLOCK_ARM] = { | ||
288 | + .cm_ctl = 0, /* unknown */ | ||
289 | + .cm_div = 0 | ||
290 | + }, | ||
291 | + | ||
292 | + [CPRMAN_CLOCK_AVEO] = { | ||
293 | + .cm_ctl = 0x00000000, | ||
294 | + .cm_div = 0x00000000, | ||
295 | + }, | ||
296 | + | ||
297 | + [CPRMAN_CLOCK_EMMC] = { | ||
298 | + .cm_ctl = 0x00000295, | ||
299 | + .cm_div = 0x00006000, | ||
300 | + }, | ||
301 | + | ||
302 | + [CPRMAN_CLOCK_EMMC2] = { | ||
303 | + .cm_ctl = 0, /* unknown */ | ||
304 | + .cm_div = 0 | ||
305 | + }, | ||
306 | +}; | ||
307 | + | ||
308 | #endif | ||
309 | diff --git a/hw/misc/bcm2835_cprman.c b/hw/misc/bcm2835_cprman.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | 310 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/hw/arm/nseries.c | 311 | --- a/hw/misc/bcm2835_cprman.c |
43 | +++ b/hw/arm/nseries.c | 312 | +++ b/hw/misc/bcm2835_cprman.c |
44 | @@ -XXX,XX +XXX,XX @@ | 313 | @@ -XXX,XX +XXX,XX @@ |
45 | 314 | ||
46 | /* Nokia N8x0 support */ | 315 | /* PLL */ |
47 | struct n800_s { | 316 | |
48 | + MemoryRegion sdram; | 317 | +static void pll_reset(DeviceState *dev) |
49 | struct omap_mpu_state_s *mpu; | 318 | +{ |
50 | 319 | + CprmanPllState *s = CPRMAN_PLL(dev); | |
51 | struct rfbi_chip_s blizzard; | 320 | + const PLLResetInfo *info = &PLL_RESET_INFO[s->id]; |
52 | @@ -XXX,XX +XXX,XX @@ static int n810_atag_setup(const struct arm_boot_info *info, void *p) | 321 | + |
53 | static void n8x0_init(MachineState *machine, | 322 | + *s->reg_cm = info->cm; |
54 | struct arm_boot_info *binfo, int model) | 323 | + *s->reg_a2w_ctrl = info->a2w_ctrl; |
55 | { | 324 | + memcpy(s->reg_a2w_ana, info->a2w_ana, sizeof(info->a2w_ana)); |
56 | - MemoryRegion *sysmem = get_system_memory(); | 325 | + *s->reg_a2w_frac = info->a2w_frac; |
57 | struct n800_s *s = (struct n800_s *) g_malloc0(sizeof(*s)); | 326 | +} |
58 | - int sdram_size = binfo->ram_size; | 327 | + |
59 | + uint64_t sdram_size = binfo->ram_size; | 328 | static bool pll_is_locked(const CprmanPllState *pll) |
60 | 329 | { | |
61 | - s->mpu = omap2420_mpu_init(sysmem, sdram_size, machine->cpu_type); | 330 | return !FIELD_EX32(*pll->reg_a2w_ctrl, A2W_PLLx_CTRL, PWRDN) |
62 | + memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram", | 331 | @@ -XXX,XX +XXX,XX @@ static void pll_class_init(ObjectClass *klass, void *data) |
63 | + sdram_size); | 332 | { |
64 | + memory_region_add_subregion(get_system_memory(), OMAP2_Q2_BASE, &s->sdram); | 333 | DeviceClass *dc = DEVICE_CLASS(klass); |
65 | + | 334 | |
66 | + s->mpu = omap2420_mpu_init(&s->sdram, machine->cpu_type); | 335 | + dc->reset = pll_reset; |
67 | 336 | dc->vmsd = &pll_vmstate; | |
68 | /* Setup peripherals | 337 | } |
69 | * | 338 | |
70 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | 339 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo cprman_pll_info = { |
71 | index XXXXXXX..XXXXXXX 100644 | 340 | |
72 | --- a/hw/arm/omap2.c | 341 | /* PLL channel */ |
73 | +++ b/hw/arm/omap2.c | 342 | |
74 | @@ -XXX,XX +XXX,XX @@ | 343 | +static void pll_channel_reset(DeviceState *dev) |
75 | #include "qemu/error-report.h" | 344 | +{ |
76 | #include "qapi/error.h" | 345 | + CprmanPllChannelState *s = CPRMAN_PLL_CHANNEL(dev); |
77 | #include "cpu.h" | 346 | + const PLLChannelResetInfo *info = &PLL_CHANNEL_RESET_INFO[s->id]; |
78 | +#include "exec/address-spaces.h" | 347 | + |
79 | #include "sysemu/blockdev.h" | 348 | + *s->reg_a2w_ctrl = info->a2w_ctrl; |
80 | #include "sysemu/qtest.h" | 349 | +} |
81 | #include "sysemu/reset.h" | 350 | + |
82 | @@ -XXX,XX +XXX,XX @@ static const struct dma_irq_map omap2_dma_irq_map[] = { | 351 | static bool pll_channel_is_enabled(CprmanPllChannelState *channel) |
83 | { 0, OMAP_INT_24XX_SDMA_IRQ3 }, | 352 | { |
84 | }; | 353 | /* |
85 | 354 | @@ -XXX,XX +XXX,XX @@ static void pll_channel_class_init(ObjectClass *klass, void *data) | |
86 | -struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | 355 | { |
87 | - unsigned long sdram_size, | 356 | DeviceClass *dc = DEVICE_CLASS(klass); |
88 | +struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram, | 357 | |
89 | const char *cpu_type) | 358 | + dc->reset = pll_channel_reset; |
90 | { | 359 | dc->vmsd = &pll_channel_vmstate; |
91 | struct omap_mpu_state_s *s = g_new0(struct omap_mpu_state_s, 1); | 360 | } |
92 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | 361 | |
93 | int i; | 362 | @@ -XXX,XX +XXX,XX @@ static void clock_mux_src_update(void *opaque) |
94 | SysBusDevice *busdev; | 363 | clock_mux_update(s); |
95 | struct omap_target_agent_s *ta; | 364 | } |
96 | + MemoryRegion *sysmem = get_system_memory(); | 365 | |
97 | 366 | +static void clock_mux_reset(DeviceState *dev) | |
98 | /* Core */ | 367 | +{ |
99 | s->mpu_model = omap2420; | 368 | + CprmanClockMuxState *clock = CPRMAN_CLOCK_MUX(dev); |
100 | s->cpu = ARM_CPU(cpu_create(cpu_type)); | 369 | + const ClockMuxResetInfo *info = &CLOCK_MUX_RESET_INFO[clock->id]; |
101 | - s->sdram_size = sdram_size; | 370 | + |
102 | s->sram_size = OMAP242X_SRAM_SIZE; | 371 | + *clock->reg_ctl = info->cm_ctl; |
103 | 372 | + *clock->reg_div = info->cm_div; | |
104 | s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0); | 373 | +} |
105 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | 374 | + |
106 | omap_clk_init(s); | 375 | static void clock_mux_init(Object *obj) |
107 | 376 | { | |
108 | /* Memory-mapped stuff */ | 377 | CprmanClockMuxState *s = CPRMAN_CLOCK_MUX(obj); |
109 | - memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram", | 378 | @@ -XXX,XX +XXX,XX @@ static void clock_mux_class_init(ObjectClass *klass, void *data) |
110 | - s->sdram_size); | 379 | { |
111 | - memory_region_add_subregion(sysmem, OMAP2_Q2_BASE, &s->sdram); | 380 | DeviceClass *dc = DEVICE_CLASS(klass); |
112 | memory_region_init_ram(&s->sram, NULL, "omap2.sram", s->sram_size, | 381 | |
113 | &error_fatal); | 382 | + dc->reset = clock_mux_reset; |
114 | memory_region_add_subregion(sysmem, OMAP2_SRAM_BASE, &s->sram); | 383 | dc->vmsd = &clock_mux_vmstate; |
115 | @@ -XXX,XX +XXX,XX @@ struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem, | 384 | } |
116 | s->port->addr_valid = omap2_validate_addr; | ||
117 | |||
118 | /* Register SDRAM and SRAM ports for fast DMA transfers. */ | ||
119 | - soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sdram), | ||
120 | - OMAP2_Q2_BASE, s->sdram_size); | ||
121 | + soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(sdram), | ||
122 | + OMAP2_Q2_BASE, memory_region_size(sdram)); | ||
123 | soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sram), | ||
124 | OMAP2_SRAM_BASE, s->sram_size); | ||
125 | 385 | ||
126 | -- | 386 | -- |
127 | 2.20.1 | 387 | 2.20.1 |
128 | 388 | ||
129 | 389 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | 2 | ||
3 | This functions are given the mode and el state of the cpu | 3 | Add a clock input to the PL011 UART so we can compute the current baud |
4 | and writes the computed value to env->hflags. | 4 | rate and trace it. This is intended for developers who wish to use QEMU |
5 | to e.g. debug their firmware or to figure out the baud rate configured | ||
6 | by an unknown/closed source binary. | ||
5 | 7 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Luc Michel <luc@lmichel.fr> |
8 | Message-id: 20191018174431.1784-16-richard.henderson@linaro.org | 10 | Tested-by: Guenter Roeck <linux@roeck-us.net> |
11 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | target/arm/helper.h | 4 ++++ | 14 | include/hw/char/pl011.h | 1 + |
12 | target/arm/helper.c | 24 ++++++++++++++++++++++++ | 15 | hw/char/pl011.c | 45 +++++++++++++++++++++++++++++++++++++++++ |
13 | 2 files changed, 28 insertions(+) | 16 | hw/char/trace-events | 1 + |
17 | 3 files changed, 47 insertions(+) | ||
14 | 18 | ||
15 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 19 | diff --git a/include/hw/char/pl011.h b/include/hw/char/pl011.h |
16 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.h | 21 | --- a/include/hw/char/pl011.h |
18 | +++ b/target/arm/helper.h | 22 | +++ b/include/hw/char/pl011.h |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(msr_banked, void, env, i32, i32, i32) | 23 | @@ -XXX,XX +XXX,XX @@ struct PL011State { |
20 | DEF_HELPER_2(get_user_reg, i32, env, i32) | 24 | int read_trigger; |
21 | DEF_HELPER_3(set_user_reg, void, env, i32, i32) | 25 | CharBackend chr; |
22 | 26 | qemu_irq irq[6]; | |
23 | +DEF_HELPER_FLAGS_2(rebuild_hflags_m32, TCG_CALL_NO_RWG, void, env, int) | 27 | + Clock *clk; |
24 | +DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int) | 28 | const unsigned char *id; |
25 | +DEF_HELPER_FLAGS_2(rebuild_hflags_a64, TCG_CALL_NO_RWG, void, env, int) | 29 | }; |
30 | |||
31 | diff --git a/hw/char/pl011.c b/hw/char/pl011.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/hw/char/pl011.c | ||
34 | +++ b/hw/char/pl011.c | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | #include "hw/char/pl011.h" | ||
37 | #include "hw/irq.h" | ||
38 | #include "hw/sysbus.h" | ||
39 | +#include "hw/qdev-clock.h" | ||
40 | #include "migration/vmstate.h" | ||
41 | #include "chardev/char-fe.h" | ||
42 | #include "qemu/log.h" | ||
43 | @@ -XXX,XX +XXX,XX @@ static void pl011_set_read_trigger(PL011State *s) | ||
44 | s->read_trigger = 1; | ||
45 | } | ||
46 | |||
47 | +static unsigned int pl011_get_baudrate(const PL011State *s) | ||
48 | +{ | ||
49 | + uint64_t clk; | ||
26 | + | 50 | + |
27 | DEF_HELPER_1(vfp_get_fpscr, i32, env) | 51 | + if (s->fbrd == 0) { |
28 | DEF_HELPER_2(vfp_set_fpscr, void, env, i32) | 52 | + return 0; |
29 | 53 | + } | |
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/helper.c | ||
33 | +++ b/target/arm/helper.c | ||
34 | @@ -XXX,XX +XXX,XX @@ void arm_rebuild_hflags(CPUARMState *env) | ||
35 | env->hflags = rebuild_hflags_internal(env); | ||
36 | } | ||
37 | |||
38 | +void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) | ||
39 | +{ | ||
40 | + int fp_el = fp_exception_el(env, el); | ||
41 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
42 | + | 54 | + |
43 | + env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); | 55 | + clk = clock_get_hz(s->clk); |
56 | + return (clk / ((s->ibrd << 6) + s->fbrd)) << 2; | ||
44 | +} | 57 | +} |
45 | + | 58 | + |
46 | +void HELPER(rebuild_hflags_a32)(CPUARMState *env, int el) | 59 | +static void pl011_trace_baudrate_change(const PL011State *s) |
47 | +{ | 60 | +{ |
48 | + int fp_el = fp_exception_el(env, el); | 61 | + trace_pl011_baudrate_change(pl011_get_baudrate(s), |
49 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | 62 | + clock_get_hz(s->clk), |
50 | + | 63 | + s->ibrd, s->fbrd); |
51 | + env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
52 | +} | 64 | +} |
53 | + | 65 | + |
54 | +void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el) | 66 | static void pl011_write(void *opaque, hwaddr offset, |
67 | uint64_t value, unsigned size) | ||
68 | { | ||
69 | @@ -XXX,XX +XXX,XX @@ static void pl011_write(void *opaque, hwaddr offset, | ||
70 | break; | ||
71 | case 9: /* UARTIBRD */ | ||
72 | s->ibrd = value; | ||
73 | + pl011_trace_baudrate_change(s); | ||
74 | break; | ||
75 | case 10: /* UARTFBRD */ | ||
76 | s->fbrd = value; | ||
77 | + pl011_trace_baudrate_change(s); | ||
78 | break; | ||
79 | case 11: /* UARTLCR_H */ | ||
80 | /* Reset the FIFO state on FIFO enable or disable */ | ||
81 | @@ -XXX,XX +XXX,XX @@ static void pl011_event(void *opaque, QEMUChrEvent event) | ||
82 | pl011_put_fifo(opaque, 0x400); | ||
83 | } | ||
84 | |||
85 | +static void pl011_clock_update(void *opaque) | ||
55 | +{ | 86 | +{ |
56 | + int fp_el = fp_exception_el(env, el); | 87 | + PL011State *s = PL011(opaque); |
57 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
58 | + | 88 | + |
59 | + env->hflags = rebuild_hflags_a64(env, el, fp_el, mmu_idx); | 89 | + pl011_trace_baudrate_change(s); |
60 | +} | 90 | +} |
61 | + | 91 | + |
62 | void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 92 | static const MemoryRegionOps pl011_ops = { |
63 | target_ulong *cs_base, uint32_t *pflags) | 93 | .read = pl011_read, |
64 | { | 94 | .write = pl011_write, |
95 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
96 | }; | ||
97 | |||
98 | +static const VMStateDescription vmstate_pl011_clock = { | ||
99 | + .name = "pl011/clock", | ||
100 | + .version_id = 1, | ||
101 | + .minimum_version_id = 1, | ||
102 | + .fields = (VMStateField[]) { | ||
103 | + VMSTATE_CLOCK(clk, PL011State), | ||
104 | + VMSTATE_END_OF_LIST() | ||
105 | + } | ||
106 | +}; | ||
107 | + | ||
108 | static const VMStateDescription vmstate_pl011 = { | ||
109 | .name = "pl011", | ||
110 | .version_id = 2, | ||
111 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pl011 = { | ||
112 | VMSTATE_INT32(read_count, PL011State), | ||
113 | VMSTATE_INT32(read_trigger, PL011State), | ||
114 | VMSTATE_END_OF_LIST() | ||
115 | + }, | ||
116 | + .subsections = (const VMStateDescription * []) { | ||
117 | + &vmstate_pl011_clock, | ||
118 | + NULL | ||
119 | } | ||
120 | }; | ||
121 | |||
122 | @@ -XXX,XX +XXX,XX @@ static void pl011_init(Object *obj) | ||
123 | sysbus_init_irq(sbd, &s->irq[i]); | ||
124 | } | ||
125 | |||
126 | + s->clk = qdev_init_clock_in(DEVICE(obj), "clk", pl011_clock_update, s); | ||
127 | + | ||
128 | s->read_trigger = 1; | ||
129 | s->ifl = 0x12; | ||
130 | s->cr = 0x300; | ||
131 | diff --git a/hw/char/trace-events b/hw/char/trace-events | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/char/trace-events | ||
134 | +++ b/hw/char/trace-events | ||
135 | @@ -XXX,XX +XXX,XX @@ pl011_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" | ||
136 | pl011_can_receive(uint32_t lcr, int read_count, int r) "LCR 0x%08x read_count %d returning %d" | ||
137 | pl011_put_fifo(uint32_t c, int read_count) "new char 0x%x read_count now %d" | ||
138 | pl011_put_fifo_full(void) "FIFO now full, RXFF set" | ||
139 | +pl011_baudrate_change(unsigned int baudrate, uint64_t clock, uint32_t ibrd, uint32_t fbrd) "new baudrate %u (clk: %" PRIu64 "hz, ibrd: %" PRIu32 ", fbrd: %" PRIu32 ")" | ||
140 | |||
141 | # cmsdk-apb-uart.c | ||
142 | cmsdk_apb_uart_read(uint64_t offset, uint64_t data, unsigned size) "CMSDK APB UART read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
65 | -- | 143 | -- |
66 | 2.20.1 | 144 | 2.20.1 |
67 | 145 | ||
68 | 146 | diff view generated by jsdifflib |
1 | Switch the sh_timer code away from bottom-half based ptimers to the | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 2 | ||
3 | Connect the 'uart-out' clock from the CPRMAN to the PL011 instance. | ||
4 | |||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Signed-off-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
8 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-3-peter.maydell@linaro.org | ||
10 | --- | 10 | --- |
11 | hw/timer/sh_timer.c | 13 +++++++++---- | 11 | hw/arm/bcm2835_peripherals.c | 2 ++ |
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | 12 | 1 file changed, 2 insertions(+) |
13 | 13 | ||
14 | diff --git a/hw/timer/sh_timer.c b/hw/timer/sh_timer.c | 14 | diff --git a/hw/arm/bcm2835_peripherals.c b/hw/arm/bcm2835_peripherals.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/sh_timer.c | 16 | --- a/hw/arm/bcm2835_peripherals.c |
17 | +++ b/hw/timer/sh_timer.c | 17 | +++ b/hw/arm/bcm2835_peripherals.c |
18 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) |
19 | #include "hw/irq.h" | ||
20 | #include "hw/sh4/sh.h" | ||
21 | #include "qemu/timer.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "hw/ptimer.h" | ||
24 | |||
25 | //#define DEBUG_TIMER | ||
26 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset, | ||
27 | switch (offset >> 2) { | ||
28 | case OFFSET_TCOR: | ||
29 | s->tcor = value; | ||
30 | + ptimer_transaction_begin(s->timer); | ||
31 | ptimer_set_limit(s->timer, s->tcor, 0); | ||
32 | + ptimer_transaction_commit(s->timer); | ||
33 | break; | ||
34 | case OFFSET_TCNT: | ||
35 | s->tcnt = value; | ||
36 | + ptimer_transaction_begin(s->timer); | ||
37 | ptimer_set_count(s->timer, s->tcnt); | ||
38 | + ptimer_transaction_commit(s->timer); | ||
39 | break; | ||
40 | case OFFSET_TCR: | ||
41 | + ptimer_transaction_begin(s->timer); | ||
42 | if (s->enabled) { | ||
43 | /* Pause the timer if it is running. This may cause some | ||
44 | inaccuracy dure to rounding, but avoids a whole lot of other | ||
45 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_write(void *opaque, hwaddr offset, | ||
46 | /* Restart the timer if still enabled. */ | ||
47 | ptimer_run(s->timer, 0); | ||
48 | } | ||
49 | + ptimer_transaction_commit(s->timer); | ||
50 | break; | ||
51 | case OFFSET_TCPR: | ||
52 | if (s->feat & TIMER_FEAT_CAPT) { | ||
53 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_start_stop(void *opaque, int enable) | ||
54 | printf("sh_timer_start_stop %d (%d)\n", enable, s->enabled); | ||
55 | #endif | ||
56 | |||
57 | + ptimer_transaction_begin(s->timer); | ||
58 | if (s->enabled && !enable) { | ||
59 | ptimer_stop(s->timer); | ||
60 | } | 19 | } |
61 | if (!s->enabled && enable) { | 20 | memory_region_add_subregion(&s->peri_mr, CPRMAN_OFFSET, |
62 | ptimer_run(s->timer, 0); | 21 | sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cprman), 0)); |
63 | } | 22 | + qdev_connect_clock_in(DEVICE(&s->uart0), "clk", |
64 | + ptimer_transaction_commit(s->timer); | 23 | + qdev_get_clock_out(DEVICE(&s->cprman), "uart-out")); |
65 | s->enabled = !!enable; | 24 | |
66 | 25 | memory_region_add_subregion(&s->peri_mr, ARMCTRL_IC_OFFSET, | |
67 | #ifdef DEBUG_TIMER | 26 | sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->ic), 0)); |
68 | @@ -XXX,XX +XXX,XX @@ static void sh_timer_tick(void *opaque) | ||
69 | static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq) | ||
70 | { | ||
71 | sh_timer_state *s; | ||
72 | - QEMUBH *bh; | ||
73 | |||
74 | s = (sh_timer_state *)g_malloc0(sizeof(sh_timer_state)); | ||
75 | s->freq = freq; | ||
76 | @@ -XXX,XX +XXX,XX @@ static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq) | ||
77 | s->enabled = 0; | ||
78 | s->irq = irq; | ||
79 | |||
80 | - bh = qemu_bh_new(sh_timer_tick, s); | ||
81 | - s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
82 | + s->timer = ptimer_init(sh_timer_tick, s, PTIMER_POLICY_DEFAULT); | ||
83 | |||
84 | sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor); | ||
85 | sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt); | ||
86 | -- | 27 | -- |
87 | 2.20.1 | 28 | 2.20.1 |
88 | 29 | ||
89 | 30 | diff view generated by jsdifflib |
1 | Switch the puv3_ost code away from bottom-half based ptimers to the | 1 | From: Shashi Mallela <shashi.mallela@linaro.org> |
---|---|---|---|
2 | new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 2 | ||
3 | Generic watchdog device model implementation as per ARM SBSA v6.0 | ||
4 | |||
5 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> | ||
6 | Message-id: 20201027015927.29495-2-shashi.mallela@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20191017132905.5604-2-peter.maydell@linaro.org | ||
10 | --- | 9 | --- |
11 | hw/timer/puv3_ost.c | 9 +++++---- | 10 | include/hw/watchdog/sbsa_gwdt.h | 79 +++++++++ |
12 | 1 file changed, 5 insertions(+), 4 deletions(-) | 11 | hw/watchdog/sbsa_gwdt.c | 293 ++++++++++++++++++++++++++++++++ |
12 | hw/arm/Kconfig | 1 + | ||
13 | hw/watchdog/Kconfig | 3 + | ||
14 | hw/watchdog/meson.build | 1 + | ||
15 | 5 files changed, 377 insertions(+) | ||
16 | create mode 100644 include/hw/watchdog/sbsa_gwdt.h | ||
17 | create mode 100644 hw/watchdog/sbsa_gwdt.c | ||
13 | 18 | ||
14 | diff --git a/hw/timer/puv3_ost.c b/hw/timer/puv3_ost.c | 19 | diff --git a/include/hw/watchdog/sbsa_gwdt.h b/include/hw/watchdog/sbsa_gwdt.h |
20 | new file mode 100644 | ||
21 | index XXXXXXX..XXXXXXX | ||
22 | --- /dev/null | ||
23 | +++ b/include/hw/watchdog/sbsa_gwdt.h | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | +/* | ||
26 | + * Copyright (c) 2020 Linaro Limited | ||
27 | + * | ||
28 | + * Authors: | ||
29 | + * Shashi Mallela <shashi.mallela@linaro.org> | ||
30 | + * | ||
31 | + * This work is licensed under the terms of the GNU GPL, version 2 or (at your | ||
32 | + * option) any later version. See the COPYING file in the top-level directory. | ||
33 | + * | ||
34 | + */ | ||
35 | + | ||
36 | +#ifndef WDT_SBSA_GWDT_H | ||
37 | +#define WDT_SBSA_GWDT_H | ||
38 | + | ||
39 | +#include "qemu/bitops.h" | ||
40 | +#include "hw/sysbus.h" | ||
41 | +#include "hw/irq.h" | ||
42 | + | ||
43 | +#define TYPE_WDT_SBSA "sbsa_gwdt" | ||
44 | +#define SBSA_GWDT(obj) \ | ||
45 | + OBJECT_CHECK(SBSA_GWDTState, (obj), TYPE_WDT_SBSA) | ||
46 | +#define SBSA_GWDT_CLASS(klass) \ | ||
47 | + OBJECT_CLASS_CHECK(SBSA_GWDTClass, (klass), TYPE_WDT_SBSA) | ||
48 | +#define SBSA_GWDT_GET_CLASS(obj) \ | ||
49 | + OBJECT_GET_CLASS(SBSA_GWDTClass, (obj), TYPE_WDT_SBSA) | ||
50 | + | ||
51 | +/* SBSA Generic Watchdog register definitions */ | ||
52 | +/* refresh frame */ | ||
53 | +#define SBSA_GWDT_WRR 0x000 | ||
54 | + | ||
55 | +/* control frame */ | ||
56 | +#define SBSA_GWDT_WCS 0x000 | ||
57 | +#define SBSA_GWDT_WOR 0x008 | ||
58 | +#define SBSA_GWDT_WORU 0x00C | ||
59 | +#define SBSA_GWDT_WCV 0x010 | ||
60 | +#define SBSA_GWDT_WCVU 0x014 | ||
61 | + | ||
62 | +/* Watchdog Interface Identification Register */ | ||
63 | +#define SBSA_GWDT_W_IIDR 0xFCC | ||
64 | + | ||
65 | +/* Watchdog Control and Status Register Bits */ | ||
66 | +#define SBSA_GWDT_WCS_EN BIT(0) | ||
67 | +#define SBSA_GWDT_WCS_WS0 BIT(1) | ||
68 | +#define SBSA_GWDT_WCS_WS1 BIT(2) | ||
69 | + | ||
70 | +#define SBSA_GWDT_WOR_MASK 0x0000FFFF | ||
71 | + | ||
72 | +/* | ||
73 | + * Watchdog Interface Identification Register definition | ||
74 | + * considering JEP106 code for ARM in Bits [11:0] | ||
75 | + */ | ||
76 | +#define SBSA_GWDT_ID 0x1043B | ||
77 | + | ||
78 | +/* 2 Separate memory regions for each of refresh & control register frames */ | ||
79 | +#define SBSA_GWDT_RMMIO_SIZE 0x1000 | ||
80 | +#define SBSA_GWDT_CMMIO_SIZE 0x1000 | ||
81 | + | ||
82 | +#define SBSA_TIMER_FREQ 62500000 /* Hz */ | ||
83 | + | ||
84 | +typedef struct SBSA_GWDTState { | ||
85 | + /* <private> */ | ||
86 | + SysBusDevice parent_obj; | ||
87 | + | ||
88 | + /*< public >*/ | ||
89 | + MemoryRegion rmmio; | ||
90 | + MemoryRegion cmmio; | ||
91 | + qemu_irq irq; | ||
92 | + | ||
93 | + QEMUTimer *timer; | ||
94 | + | ||
95 | + uint32_t id; | ||
96 | + uint32_t wcs; | ||
97 | + uint32_t worl; | ||
98 | + uint32_t woru; | ||
99 | + uint32_t wcvl; | ||
100 | + uint32_t wcvu; | ||
101 | +} SBSA_GWDTState; | ||
102 | + | ||
103 | +#endif /* WDT_SBSA_GWDT_H */ | ||
104 | diff --git a/hw/watchdog/sbsa_gwdt.c b/hw/watchdog/sbsa_gwdt.c | ||
105 | new file mode 100644 | ||
106 | index XXXXXXX..XXXXXXX | ||
107 | --- /dev/null | ||
108 | +++ b/hw/watchdog/sbsa_gwdt.c | ||
109 | @@ -XXX,XX +XXX,XX @@ | ||
110 | +/* | ||
111 | + * Generic watchdog device model for SBSA | ||
112 | + * | ||
113 | + * The watchdog device has been implemented as revision 1 variant of | ||
114 | + * the ARM SBSA specification v6.0 | ||
115 | + * (https://developer.arm.com/documentation/den0029/d?lang=en) | ||
116 | + * | ||
117 | + * Copyright Linaro.org 2020 | ||
118 | + * | ||
119 | + * Authors: | ||
120 | + * Shashi Mallela <shashi.mallela@linaro.org> | ||
121 | + * | ||
122 | + * This work is licensed under the terms of the GNU GPL, version 2 or (at your | ||
123 | + * option) any later version. See the COPYING file in the top-level directory. | ||
124 | + * | ||
125 | + */ | ||
126 | + | ||
127 | +#include "qemu/osdep.h" | ||
128 | +#include "sysemu/reset.h" | ||
129 | +#include "sysemu/watchdog.h" | ||
130 | +#include "hw/watchdog/sbsa_gwdt.h" | ||
131 | +#include "qemu/timer.h" | ||
132 | +#include "migration/vmstate.h" | ||
133 | +#include "qemu/log.h" | ||
134 | +#include "qemu/module.h" | ||
135 | + | ||
136 | +static WatchdogTimerModel model = { | ||
137 | + .wdt_name = TYPE_WDT_SBSA, | ||
138 | + .wdt_description = "SBSA-compliant generic watchdog device", | ||
139 | +}; | ||
140 | + | ||
141 | +static const VMStateDescription vmstate_sbsa_gwdt = { | ||
142 | + .name = "sbsa-gwdt", | ||
143 | + .version_id = 1, | ||
144 | + .minimum_version_id = 1, | ||
145 | + .fields = (VMStateField[]) { | ||
146 | + VMSTATE_TIMER_PTR(timer, SBSA_GWDTState), | ||
147 | + VMSTATE_UINT32(wcs, SBSA_GWDTState), | ||
148 | + VMSTATE_UINT32(worl, SBSA_GWDTState), | ||
149 | + VMSTATE_UINT32(woru, SBSA_GWDTState), | ||
150 | + VMSTATE_UINT32(wcvl, SBSA_GWDTState), | ||
151 | + VMSTATE_UINT32(wcvu, SBSA_GWDTState), | ||
152 | + VMSTATE_END_OF_LIST() | ||
153 | + } | ||
154 | +}; | ||
155 | + | ||
156 | +typedef enum WdtRefreshType { | ||
157 | + EXPLICIT_REFRESH = 0, | ||
158 | + TIMEOUT_REFRESH = 1, | ||
159 | +} WdtRefreshType; | ||
160 | + | ||
161 | +static uint64_t sbsa_gwdt_rread(void *opaque, hwaddr addr, unsigned int size) | ||
162 | +{ | ||
163 | + SBSA_GWDTState *s = SBSA_GWDT(opaque); | ||
164 | + uint32_t ret = 0; | ||
165 | + | ||
166 | + switch (addr) { | ||
167 | + case SBSA_GWDT_WRR: | ||
168 | + /* watch refresh read has no effect and returns 0 */ | ||
169 | + ret = 0; | ||
170 | + break; | ||
171 | + case SBSA_GWDT_W_IIDR: | ||
172 | + ret = s->id; | ||
173 | + break; | ||
174 | + default: | ||
175 | + qemu_log_mask(LOG_GUEST_ERROR, "bad address in refresh frame read :" | ||
176 | + " 0x%x\n", (int)addr); | ||
177 | + } | ||
178 | + return ret; | ||
179 | +} | ||
180 | + | ||
181 | +static uint64_t sbsa_gwdt_read(void *opaque, hwaddr addr, unsigned int size) | ||
182 | +{ | ||
183 | + SBSA_GWDTState *s = SBSA_GWDT(opaque); | ||
184 | + uint32_t ret = 0; | ||
185 | + | ||
186 | + switch (addr) { | ||
187 | + case SBSA_GWDT_WCS: | ||
188 | + ret = s->wcs; | ||
189 | + break; | ||
190 | + case SBSA_GWDT_WOR: | ||
191 | + ret = s->worl; | ||
192 | + break; | ||
193 | + case SBSA_GWDT_WORU: | ||
194 | + ret = s->woru; | ||
195 | + break; | ||
196 | + case SBSA_GWDT_WCV: | ||
197 | + ret = s->wcvl; | ||
198 | + break; | ||
199 | + case SBSA_GWDT_WCVU: | ||
200 | + ret = s->wcvu; | ||
201 | + break; | ||
202 | + case SBSA_GWDT_W_IIDR: | ||
203 | + ret = s->id; | ||
204 | + break; | ||
205 | + default: | ||
206 | + qemu_log_mask(LOG_GUEST_ERROR, "bad address in control frame read :" | ||
207 | + " 0x%x\n", (int)addr); | ||
208 | + } | ||
209 | + return ret; | ||
210 | +} | ||
211 | + | ||
212 | +static void sbsa_gwdt_update_timer(SBSA_GWDTState *s, WdtRefreshType rtype) | ||
213 | +{ | ||
214 | + uint64_t timeout = 0; | ||
215 | + | ||
216 | + timer_del(s->timer); | ||
217 | + | ||
218 | + if (s->wcs & SBSA_GWDT_WCS_EN) { | ||
219 | + /* | ||
220 | + * Extract the upper 16 bits from woru & 32 bits from worl | ||
221 | + * registers to construct the 48 bit offset value | ||
222 | + */ | ||
223 | + timeout = s->woru; | ||
224 | + timeout <<= 32; | ||
225 | + timeout |= s->worl; | ||
226 | + timeout = muldiv64(timeout, NANOSECONDS_PER_SECOND, SBSA_TIMER_FREQ); | ||
227 | + timeout += qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
228 | + | ||
229 | + if ((rtype == EXPLICIT_REFRESH) || ((rtype == TIMEOUT_REFRESH) && | ||
230 | + (!(s->wcs & SBSA_GWDT_WCS_WS0)))) { | ||
231 | + /* store the current timeout value into compare registers */ | ||
232 | + s->wcvu = timeout >> 32; | ||
233 | + s->wcvl = timeout; | ||
234 | + } | ||
235 | + timer_mod(s->timer, timeout); | ||
236 | + } | ||
237 | +} | ||
238 | + | ||
239 | +static void sbsa_gwdt_rwrite(void *opaque, hwaddr offset, uint64_t data, | ||
240 | + unsigned size) { | ||
241 | + SBSA_GWDTState *s = SBSA_GWDT(opaque); | ||
242 | + | ||
243 | + if (offset == SBSA_GWDT_WRR) { | ||
244 | + s->wcs &= ~(SBSA_GWDT_WCS_WS0 | SBSA_GWDT_WCS_WS1); | ||
245 | + | ||
246 | + sbsa_gwdt_update_timer(s, EXPLICIT_REFRESH); | ||
247 | + } else { | ||
248 | + qemu_log_mask(LOG_GUEST_ERROR, "bad address in refresh frame write :" | ||
249 | + " 0x%x\n", (int)offset); | ||
250 | + } | ||
251 | +} | ||
252 | + | ||
253 | +static void sbsa_gwdt_write(void *opaque, hwaddr offset, uint64_t data, | ||
254 | + unsigned size) { | ||
255 | + SBSA_GWDTState *s = SBSA_GWDT(opaque); | ||
256 | + | ||
257 | + switch (offset) { | ||
258 | + case SBSA_GWDT_WCS: | ||
259 | + s->wcs = data & SBSA_GWDT_WCS_EN; | ||
260 | + qemu_set_irq(s->irq, 0); | ||
261 | + sbsa_gwdt_update_timer(s, EXPLICIT_REFRESH); | ||
262 | + break; | ||
263 | + | ||
264 | + case SBSA_GWDT_WOR: | ||
265 | + s->worl = data; | ||
266 | + s->wcs &= ~(SBSA_GWDT_WCS_WS0 | SBSA_GWDT_WCS_WS1); | ||
267 | + qemu_set_irq(s->irq, 0); | ||
268 | + sbsa_gwdt_update_timer(s, EXPLICIT_REFRESH); | ||
269 | + break; | ||
270 | + | ||
271 | + case SBSA_GWDT_WORU: | ||
272 | + s->woru = data & SBSA_GWDT_WOR_MASK; | ||
273 | + s->wcs &= ~(SBSA_GWDT_WCS_WS0 | SBSA_GWDT_WCS_WS1); | ||
274 | + qemu_set_irq(s->irq, 0); | ||
275 | + sbsa_gwdt_update_timer(s, EXPLICIT_REFRESH); | ||
276 | + break; | ||
277 | + | ||
278 | + case SBSA_GWDT_WCV: | ||
279 | + s->wcvl = data; | ||
280 | + break; | ||
281 | + | ||
282 | + case SBSA_GWDT_WCVU: | ||
283 | + s->wcvu = data; | ||
284 | + break; | ||
285 | + | ||
286 | + default: | ||
287 | + qemu_log_mask(LOG_GUEST_ERROR, "bad address in control frame write :" | ||
288 | + " 0x%x\n", (int)offset); | ||
289 | + } | ||
290 | + return; | ||
291 | +} | ||
292 | + | ||
293 | +static void wdt_sbsa_gwdt_reset(DeviceState *dev) | ||
294 | +{ | ||
295 | + SBSA_GWDTState *s = SBSA_GWDT(dev); | ||
296 | + | ||
297 | + timer_del(s->timer); | ||
298 | + | ||
299 | + s->wcs = 0; | ||
300 | + s->wcvl = 0; | ||
301 | + s->wcvu = 0; | ||
302 | + s->worl = 0; | ||
303 | + s->woru = 0; | ||
304 | + s->id = SBSA_GWDT_ID; | ||
305 | +} | ||
306 | + | ||
307 | +static void sbsa_gwdt_timer_sysinterrupt(void *opaque) | ||
308 | +{ | ||
309 | + SBSA_GWDTState *s = SBSA_GWDT(opaque); | ||
310 | + | ||
311 | + if (!(s->wcs & SBSA_GWDT_WCS_WS0)) { | ||
312 | + s->wcs |= SBSA_GWDT_WCS_WS0; | ||
313 | + sbsa_gwdt_update_timer(s, TIMEOUT_REFRESH); | ||
314 | + qemu_set_irq(s->irq, 1); | ||
315 | + } else { | ||
316 | + s->wcs |= SBSA_GWDT_WCS_WS1; | ||
317 | + qemu_log_mask(CPU_LOG_RESET, "Watchdog timer expired.\n"); | ||
318 | + /* | ||
319 | + * Reset the watchdog only if the guest gets notified about | ||
320 | + * expiry. watchdog_perform_action() may temporarily relinquish | ||
321 | + * the BQL; reset before triggering the action to avoid races with | ||
322 | + * sbsa_gwdt instructions. | ||
323 | + */ | ||
324 | + switch (get_watchdog_action()) { | ||
325 | + case WATCHDOG_ACTION_DEBUG: | ||
326 | + case WATCHDOG_ACTION_NONE: | ||
327 | + case WATCHDOG_ACTION_PAUSE: | ||
328 | + break; | ||
329 | + default: | ||
330 | + wdt_sbsa_gwdt_reset(DEVICE(s)); | ||
331 | + } | ||
332 | + watchdog_perform_action(); | ||
333 | + } | ||
334 | +} | ||
335 | + | ||
336 | +static const MemoryRegionOps sbsa_gwdt_rops = { | ||
337 | + .read = sbsa_gwdt_rread, | ||
338 | + .write = sbsa_gwdt_rwrite, | ||
339 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
340 | + .valid.min_access_size = 4, | ||
341 | + .valid.max_access_size = 4, | ||
342 | + .valid.unaligned = false, | ||
343 | +}; | ||
344 | + | ||
345 | +static const MemoryRegionOps sbsa_gwdt_ops = { | ||
346 | + .read = sbsa_gwdt_read, | ||
347 | + .write = sbsa_gwdt_write, | ||
348 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
349 | + .valid.min_access_size = 4, | ||
350 | + .valid.max_access_size = 4, | ||
351 | + .valid.unaligned = false, | ||
352 | +}; | ||
353 | + | ||
354 | +static void wdt_sbsa_gwdt_realize(DeviceState *dev, Error **errp) | ||
355 | +{ | ||
356 | + SBSA_GWDTState *s = SBSA_GWDT(dev); | ||
357 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
358 | + | ||
359 | + memory_region_init_io(&s->rmmio, OBJECT(dev), | ||
360 | + &sbsa_gwdt_rops, s, | ||
361 | + "sbsa_gwdt.refresh", | ||
362 | + SBSA_GWDT_RMMIO_SIZE); | ||
363 | + | ||
364 | + memory_region_init_io(&s->cmmio, OBJECT(dev), | ||
365 | + &sbsa_gwdt_ops, s, | ||
366 | + "sbsa_gwdt.control", | ||
367 | + SBSA_GWDT_CMMIO_SIZE); | ||
368 | + | ||
369 | + sysbus_init_mmio(sbd, &s->rmmio); | ||
370 | + sysbus_init_mmio(sbd, &s->cmmio); | ||
371 | + | ||
372 | + sysbus_init_irq(sbd, &s->irq); | ||
373 | + | ||
374 | + s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sbsa_gwdt_timer_sysinterrupt, | ||
375 | + dev); | ||
376 | +} | ||
377 | + | ||
378 | +static void wdt_sbsa_gwdt_class_init(ObjectClass *klass, void *data) | ||
379 | +{ | ||
380 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
381 | + | ||
382 | + dc->realize = wdt_sbsa_gwdt_realize; | ||
383 | + dc->reset = wdt_sbsa_gwdt_reset; | ||
384 | + dc->hotpluggable = false; | ||
385 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
386 | + dc->vmsd = &vmstate_sbsa_gwdt; | ||
387 | +} | ||
388 | + | ||
389 | +static const TypeInfo wdt_sbsa_gwdt_info = { | ||
390 | + .class_init = wdt_sbsa_gwdt_class_init, | ||
391 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
392 | + .name = TYPE_WDT_SBSA, | ||
393 | + .instance_size = sizeof(SBSA_GWDTState), | ||
394 | +}; | ||
395 | + | ||
396 | +static void wdt_sbsa_gwdt_register_types(void) | ||
397 | +{ | ||
398 | + watchdog_add_model(&model); | ||
399 | + type_register_static(&wdt_sbsa_gwdt_info); | ||
400 | +} | ||
401 | + | ||
402 | +type_init(wdt_sbsa_gwdt_register_types) | ||
403 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
15 | index XXXXXXX..XXXXXXX 100644 | 404 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/puv3_ost.c | 405 | --- a/hw/arm/Kconfig |
17 | +++ b/hw/timer/puv3_ost.c | 406 | +++ b/hw/arm/Kconfig |
18 | @@ -XXX,XX +XXX,XX @@ | 407 | @@ -XXX,XX +XXX,XX @@ config SBSA_REF |
19 | #include "hw/sysbus.h" | 408 | select PL031 # RTC |
20 | #include "hw/irq.h" | 409 | select PL061 # GPIO |
21 | #include "hw/ptimer.h" | 410 | select USB_EHCI_SYSBUS |
22 | -#include "qemu/main-loop.h" | 411 | + select WDT_SBSA |
23 | #include "qemu/module.h" | 412 | |
24 | 413 | config SABRELITE | |
25 | #undef DEBUG_PUV3 | 414 | bool |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct PUV3OSTState { | 415 | diff --git a/hw/watchdog/Kconfig b/hw/watchdog/Kconfig |
27 | SysBusDevice parent_obj; | 416 | index XXXXXXX..XXXXXXX 100644 |
28 | 417 | --- a/hw/watchdog/Kconfig | |
29 | MemoryRegion iomem; | 418 | +++ b/hw/watchdog/Kconfig |
30 | - QEMUBH *bh; | 419 | @@ -XXX,XX +XXX,XX @@ config WDT_DIAG288 |
31 | qemu_irq irq; | 420 | |
32 | ptimer_state *ptimer; | 421 | config WDT_IMX2 |
33 | 422 | bool | |
34 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset, | 423 | + |
35 | DPRINTF("offset 0x%x, value 0x%x\n", offset, value); | 424 | +config WDT_SBSA |
36 | switch (offset) { | 425 | + bool |
37 | case 0x00: /* Match Register 0 */ | 426 | diff --git a/hw/watchdog/meson.build b/hw/watchdog/meson.build |
38 | + ptimer_transaction_begin(s->ptimer); | 427 | index XXXXXXX..XXXXXXX 100644 |
39 | s->reg_OSMR0 = value; | 428 | --- a/hw/watchdog/meson.build |
40 | if (s->reg_OSMR0 > s->reg_OSCR) { | 429 | +++ b/hw/watchdog/meson.build |
41 | ptimer_set_count(s->ptimer, s->reg_OSMR0 - s->reg_OSCR); | 430 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_WDT_IB700', if_true: files('wdt_ib700.c')) |
42 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_write(void *opaque, hwaddr offset, | 431 | softmmu_ss.add(when: 'CONFIG_WDT_DIAG288', if_true: files('wdt_diag288.c')) |
43 | (0xffffffff - s->reg_OSCR)); | 432 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('wdt_aspeed.c')) |
44 | } | 433 | softmmu_ss.add(when: 'CONFIG_WDT_IMX2', if_true: files('wdt_imx2.c')) |
45 | ptimer_run(s->ptimer, 2); | 434 | +softmmu_ss.add(when: 'CONFIG_WDT_SBSA', if_true: files('sbsa_gwdt.c')) |
46 | + ptimer_transaction_commit(s->ptimer); | ||
47 | break; | ||
48 | case 0x14: /* Status Register */ | ||
49 | assert(value == 0); | ||
50 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_realize(DeviceState *dev, Error **errp) | ||
51 | |||
52 | sysbus_init_irq(sbd, &s->irq); | ||
53 | |||
54 | - s->bh = qemu_bh_new(puv3_ost_tick, s); | ||
55 | - s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT); | ||
56 | + s->ptimer = ptimer_init(puv3_ost_tick, s, PTIMER_POLICY_DEFAULT); | ||
57 | + ptimer_transaction_begin(s->ptimer); | ||
58 | ptimer_set_freq(s->ptimer, 50 * 1000 * 1000); | ||
59 | + ptimer_transaction_commit(s->ptimer); | ||
60 | |||
61 | memory_region_init_io(&s->iomem, OBJECT(s), &puv3_ost_ops, s, "puv3_ost", | ||
62 | PUV3_REGS_OFFSET); | ||
63 | -- | 435 | -- |
64 | 2.20.1 | 436 | 2.20.1 |
65 | 437 | ||
66 | 438 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Shashi Mallela <shashi.mallela@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create a function to compute the values of the TBFLAG_A32 bits | 3 | Included the newly implemented SBSA generic watchdog device model into |
4 | that will be cached, and are used by all profiles. | 4 | SBSA platform |
5 | 5 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20191018174431.1784-4-richard.henderson@linaro.org | 8 | Message-id: 20201027015927.29495-3-shashi.mallela@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/helper.c | 16 +++++++++++----- | 11 | hw/arm/sbsa-ref.c | 23 +++++++++++++++++++++++ |
12 | 1 file changed, 11 insertions(+), 5 deletions(-) | 12 | 1 file changed, 23 insertions(+) |
13 | 13 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 16 | --- a/hw/arm/sbsa-ref.c |
17 | +++ b/target/arm/helper.c | 17 | +++ b/hw/arm/sbsa-ref.c |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_common(CPUARMState *env, int fp_el, | 18 | @@ -XXX,XX +XXX,XX @@ |
19 | return flags; | 19 | #include "hw/qdev-properties.h" |
20 | #include "hw/usb.h" | ||
21 | #include "hw/char/pl011.h" | ||
22 | +#include "hw/watchdog/sbsa_gwdt.h" | ||
23 | #include "net/net.h" | ||
24 | #include "qom/object.h" | ||
25 | |||
26 | @@ -XXX,XX +XXX,XX @@ enum { | ||
27 | SBSA_GIC_DIST, | ||
28 | SBSA_GIC_REDIST, | ||
29 | SBSA_SECURE_EC, | ||
30 | + SBSA_GWDT, | ||
31 | + SBSA_GWDT_REFRESH, | ||
32 | + SBSA_GWDT_CONTROL, | ||
33 | SBSA_SMMU, | ||
34 | SBSA_UART, | ||
35 | SBSA_RTC, | ||
36 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry sbsa_ref_memmap[] = { | ||
37 | [SBSA_GIC_DIST] = { 0x40060000, 0x00010000 }, | ||
38 | [SBSA_GIC_REDIST] = { 0x40080000, 0x04000000 }, | ||
39 | [SBSA_SECURE_EC] = { 0x50000000, 0x00001000 }, | ||
40 | + [SBSA_GWDT_REFRESH] = { 0x50010000, 0x00001000 }, | ||
41 | + [SBSA_GWDT_CONTROL] = { 0x50011000, 0x00001000 }, | ||
42 | [SBSA_UART] = { 0x60000000, 0x00001000 }, | ||
43 | [SBSA_RTC] = { 0x60010000, 0x00001000 }, | ||
44 | [SBSA_GPIO] = { 0x60020000, 0x00001000 }, | ||
45 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | ||
46 | [SBSA_AHCI] = 10, | ||
47 | [SBSA_EHCI] = 11, | ||
48 | [SBSA_SMMU] = 12, /* ... to 15 */ | ||
49 | + [SBSA_GWDT] = 16, | ||
50 | }; | ||
51 | |||
52 | static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx) | ||
53 | @@ -XXX,XX +XXX,XX @@ static void create_rtc(const SBSAMachineState *sms) | ||
54 | sysbus_create_simple("pl031", base, qdev_get_gpio_in(sms->gic, irq)); | ||
20 | } | 55 | } |
21 | 56 | ||
22 | +static uint32_t rebuild_hflags_common_32(CPUARMState *env, int fp_el, | 57 | +static void create_wdt(const SBSAMachineState *sms) |
23 | + ARMMMUIdx mmu_idx, uint32_t flags) | ||
24 | +{ | 58 | +{ |
25 | + flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | 59 | + hwaddr rbase = sbsa_ref_memmap[SBSA_GWDT_REFRESH].base; |
26 | + flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | 60 | + hwaddr cbase = sbsa_ref_memmap[SBSA_GWDT_CONTROL].base; |
61 | + DeviceState *dev = qdev_new(TYPE_WDT_SBSA); | ||
62 | + SysBusDevice *s = SYS_BUS_DEVICE(dev); | ||
63 | + int irq = sbsa_ref_irqmap[SBSA_GWDT]; | ||
27 | + | 64 | + |
28 | + return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | 65 | + sysbus_realize_and_unref(s, &error_fatal); |
66 | + sysbus_mmio_map(s, 0, rbase); | ||
67 | + sysbus_mmio_map(s, 1, cbase); | ||
68 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in(sms->gic, irq)); | ||
29 | +} | 69 | +} |
30 | + | 70 | + |
31 | static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 71 | static DeviceState *gpio_key_dev; |
32 | ARMMMUIdx mmu_idx) | 72 | static void sbsa_ref_powerdown_req(Notifier *n, void *opaque) |
33 | { | 73 | { |
34 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 74 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_init(MachineState *machine) |
35 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 75 | |
36 | int current_el = arm_current_el(env); | 76 | create_rtc(sms); |
37 | int fp_el = fp_exception_el(env, current_el); | 77 | |
38 | - uint32_t flags = 0; | 78 | + create_wdt(sms); |
39 | + uint32_t flags; | 79 | + |
40 | 80 | create_gpio(sms); | |
41 | if (is_a64(env)) { | 81 | |
42 | *pc = env->pc; | 82 | create_ahci(sms); |
43 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
44 | } | ||
45 | } else { | ||
46 | *pc = env->regs[15]; | ||
47 | + flags = rebuild_hflags_common_32(env, fp_el, mmu_idx, 0); | ||
48 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
49 | flags = FIELD_DP32(flags, TBFLAG_A32, VECLEN, env->vfp.vec_len); | ||
50 | flags = FIELD_DP32(flags, TBFLAG_A32, VECSTRIDE, env->vfp.vec_stride); | ||
51 | flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | ||
52 | - flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | ||
53 | - flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | ||
54 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
55 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
56 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
57 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
58 | flags = FIELD_DP32(flags, TBFLAG_A32, | ||
59 | XSCALE_CPAR, env->cp15.c15_cpar); | ||
60 | } | ||
61 | - | ||
62 | - flags = rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
63 | } | ||
64 | |||
65 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
66 | -- | 83 | -- |
67 | 2.20.1 | 84 | 2.20.1 |
68 | 85 | ||
69 | 86 | diff view generated by jsdifflib |
1 | Switch the etraxfs_timer code away from bottom-half based ptimers to | 1 | In ptimer_reload(), we call the callback function provided by the |
---|---|---|---|
2 | the new transaction-based ptimer API. This just requires adding | 2 | timer device that is using the ptimer. This callback might disable |
3 | begin/commit calls around the various places that modify the ptimer | 3 | the ptimer. The code mostly handles this correctly, except that |
4 | state, and using the new ptimer_init() function to create the timer. | 4 | we'll still print the warning about "Timer with delta zero, |
5 | disabling" if the now-disabled timer happened to be set such that it | ||
6 | would fire again immediately if it were enabled (eg because the | ||
7 | limit/reload value is zero). | ||
8 | |||
9 | Suppress the spurious warning message and the unnecessary | ||
10 | repeat-deletion of the underlying timer in this case. | ||
5 | 11 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
9 | Message-id: 20191017132905.5604-7-peter.maydell@linaro.org | 14 | Message-id: 20201015151829.14656-2-peter.maydell@linaro.org |
10 | --- | 15 | --- |
11 | hw/timer/etraxfs_timer.c | 23 +++++++++++++---------- | 16 | hw/core/ptimer.c | 4 ++++ |
12 | 1 file changed, 13 insertions(+), 10 deletions(-) | 17 | 1 file changed, 4 insertions(+) |
13 | 18 | ||
14 | diff --git a/hw/timer/etraxfs_timer.c b/hw/timer/etraxfs_timer.c | 19 | diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/etraxfs_timer.c | 21 | --- a/hw/core/ptimer.c |
17 | +++ b/hw/timer/etraxfs_timer.c | 22 | +++ b/hw/core/ptimer.c |
18 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ static void ptimer_reload(ptimer_state *s, int delta_adjust) |
19 | #include "hw/sysbus.h" | ||
20 | #include "sysemu/reset.h" | ||
21 | #include "sysemu/runstate.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "qemu/module.h" | ||
24 | #include "qemu/timer.h" | ||
25 | #include "hw/irq.h" | ||
26 | @@ -XXX,XX +XXX,XX @@ typedef struct ETRAXTimerState { | ||
27 | qemu_irq irq; | ||
28 | qemu_irq nmi; | ||
29 | |||
30 | - QEMUBH *bh_t0; | ||
31 | - QEMUBH *bh_t1; | ||
32 | - QEMUBH *bh_wd; | ||
33 | ptimer_state *ptimer_t0; | ||
34 | ptimer_state *ptimer_t1; | ||
35 | ptimer_state *ptimer_wd; | ||
36 | @@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum) | ||
37 | } | 24 | } |
38 | 25 | ||
39 | D(printf ("freq_hz=%d div=%d\n", freq_hz, div)); | 26 | if (delta == 0) { |
40 | + ptimer_transaction_begin(timer); | 27 | + if (s->enabled == 0) { |
41 | ptimer_set_freq(timer, freq_hz); | 28 | + /* trigger callback disabled the timer already */ |
42 | ptimer_set_limit(timer, div, 0); | 29 | + return; |
43 | 30 | + } | |
44 | @@ -XXX,XX +XXX,XX @@ static void update_ctrl(ETRAXTimerState *t, int tnum) | 31 | if (!qtest_enabled()) { |
45 | abort(); | 32 | fprintf(stderr, "Timer with delta zero, disabling\n"); |
46 | break; | 33 | } |
47 | } | ||
48 | + ptimer_transaction_commit(timer); | ||
49 | } | ||
50 | |||
51 | static void timer_update_irq(ETRAXTimerState *t) | ||
52 | @@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value) | ||
53 | |||
54 | t->wd_hits = 0; | ||
55 | |||
56 | + ptimer_transaction_begin(t->ptimer_wd); | ||
57 | ptimer_set_freq(t->ptimer_wd, 760); | ||
58 | if (wd_cnt == 0) | ||
59 | wd_cnt = 256; | ||
60 | @@ -XXX,XX +XXX,XX @@ static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value) | ||
61 | ptimer_stop(t->ptimer_wd); | ||
62 | |||
63 | t->rw_wd_ctrl = value; | ||
64 | + ptimer_transaction_commit(t->ptimer_wd); | ||
65 | } | ||
66 | |||
67 | static void | ||
68 | @@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_reset(void *opaque) | ||
69 | { | ||
70 | ETRAXTimerState *t = opaque; | ||
71 | |||
72 | + ptimer_transaction_begin(t->ptimer_t0); | ||
73 | ptimer_stop(t->ptimer_t0); | ||
74 | + ptimer_transaction_commit(t->ptimer_t0); | ||
75 | + ptimer_transaction_begin(t->ptimer_t1); | ||
76 | ptimer_stop(t->ptimer_t1); | ||
77 | + ptimer_transaction_commit(t->ptimer_t1); | ||
78 | + ptimer_transaction_begin(t->ptimer_wd); | ||
79 | ptimer_stop(t->ptimer_wd); | ||
80 | + ptimer_transaction_commit(t->ptimer_wd); | ||
81 | t->rw_wd_ctrl = 0; | ||
82 | t->r_intr = 0; | ||
83 | t->rw_intr_mask = 0; | ||
84 | @@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_realize(DeviceState *dev, Error **errp) | ||
85 | ETRAXTimerState *t = ETRAX_TIMER(dev); | ||
86 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
87 | |||
88 | - t->bh_t0 = qemu_bh_new(timer0_hit, t); | ||
89 | - t->bh_t1 = qemu_bh_new(timer1_hit, t); | ||
90 | - t->bh_wd = qemu_bh_new(watchdog_hit, t); | ||
91 | - t->ptimer_t0 = ptimer_init_with_bh(t->bh_t0, PTIMER_POLICY_DEFAULT); | ||
92 | - t->ptimer_t1 = ptimer_init_with_bh(t->bh_t1, PTIMER_POLICY_DEFAULT); | ||
93 | - t->ptimer_wd = ptimer_init_with_bh(t->bh_wd, PTIMER_POLICY_DEFAULT); | ||
94 | + t->ptimer_t0 = ptimer_init(timer0_hit, t, PTIMER_POLICY_DEFAULT); | ||
95 | + t->ptimer_t1 = ptimer_init(timer1_hit, t, PTIMER_POLICY_DEFAULT); | ||
96 | + t->ptimer_wd = ptimer_init(watchdog_hit, t, PTIMER_POLICY_DEFAULT); | ||
97 | |||
98 | sysbus_init_irq(sbd, &t->irq); | ||
99 | sysbus_init_irq(sbd, &t->nmi); | ||
100 | -- | 34 | -- |
101 | 2.20.1 | 35 | 2.20.1 |
102 | 36 | ||
103 | 37 | diff view generated by jsdifflib |
1 | Switch the lm32_timer code away from bottom-half based ptimers to the | 1 | The armv7m systick timer is a 24-bit decrementing, wrap-on-zero, |
---|---|---|---|
2 | new transaction-based ptimer API. This just requires adding | 2 | clear-on-write counter. Our current implementation has various |
3 | begin/commit calls around the various places that modify the ptimer | 3 | bugs and dubious workarounds in it (for instance see |
4 | state, and using the new ptimer_init() function to create the ytimer. | 4 | https://bugs.launchpad.net/qemu/+bug/1872237). |
5 | |||
6 | We have an implementation of a simple decrementing counter | ||
7 | and we put a lot of effort into making sure it handles the | ||
8 | interesting corner cases (like "spend a cycle at 0 before | ||
9 | reloading") -- ptimer. | ||
10 | |||
11 | Rewrite the systick timer to use a ptimer rather than | ||
12 | a raw QEMU timer. | ||
13 | |||
14 | Unfortunately this is a migration compatibility break, | ||
15 | which will affect all M-profile boards. | ||
16 | |||
17 | Among other bugs, this fixes | ||
18 | https://bugs.launchpad.net/qemu/+bug/1872237 : | ||
19 | now writes to SYST_CVR when the timer is enabled correctly | ||
20 | do nothing; when the timer is enabled via SYST_CSR.ENABLE, | ||
21 | the ptimer code will (because of POLICY_NO_IMMEDIATE_RELOAD) | ||
22 | arrange that after one timer tick the counter is reloaded | ||
23 | from SYST_RVR and then counts down from there, as the | ||
24 | architecture requires. | ||
5 | 25 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 27 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 28 | Message-id: 20201015151829.14656-3-peter.maydell@linaro.org |
9 | Message-id: 20191017132905.5604-4-peter.maydell@linaro.org | ||
10 | --- | 29 | --- |
11 | hw/timer/lm32_timer.c | 13 +++++++++---- | 30 | include/hw/timer/armv7m_systick.h | 3 +- |
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | 31 | hw/timer/armv7m_systick.c | 124 +++++++++++++----------------- |
13 | 32 | 2 files changed, 54 insertions(+), 73 deletions(-) | |
14 | diff --git a/hw/timer/lm32_timer.c b/hw/timer/lm32_timer.c | 33 | |
34 | diff --git a/include/hw/timer/armv7m_systick.h b/include/hw/timer/armv7m_systick.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/lm32_timer.c | 36 | --- a/include/hw/timer/armv7m_systick.h |
17 | +++ b/hw/timer/lm32_timer.c | 37 | +++ b/include/hw/timer/armv7m_systick.h |
18 | @@ -XXX,XX +XXX,XX @@ | 38 | @@ -XXX,XX +XXX,XX @@ |
19 | #include "hw/ptimer.h" | 39 | |
20 | #include "hw/qdev-properties.h" | 40 | #include "hw/sysbus.h" |
21 | #include "qemu/error-report.h" | 41 | #include "qom/object.h" |
22 | -#include "qemu/main-loop.h" | 42 | +#include "hw/ptimer.h" |
23 | #include "qemu/module.h" | 43 | |
24 | 44 | #define TYPE_SYSTICK "armv7m_systick" | |
25 | #define DEFAULT_FREQUENCY (50*1000000) | 45 | |
26 | @@ -XXX,XX +XXX,XX @@ struct LM32TimerState { | 46 | @@ -XXX,XX +XXX,XX @@ struct SysTickState { |
27 | 47 | uint32_t control; | |
48 | uint32_t reload; | ||
49 | int64_t tick; | ||
50 | - QEMUTimer *timer; | ||
51 | + ptimer_state *ptimer; | ||
28 | MemoryRegion iomem; | 52 | MemoryRegion iomem; |
29 | |||
30 | - QEMUBH *bh; | ||
31 | ptimer_state *ptimer; | ||
32 | |||
33 | qemu_irq irq; | 53 | qemu_irq irq; |
34 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | 54 | }; |
35 | s->regs[R_SR] &= ~SR_TO; | 55 | diff --git a/hw/timer/armv7m_systick.c b/hw/timer/armv7m_systick.c |
36 | break; | 56 | index XXXXXXX..XXXXXXX 100644 |
37 | case R_CR: | 57 | --- a/hw/timer/armv7m_systick.c |
58 | +++ b/hw/timer/armv7m_systick.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static inline int64_t systick_scale(SysTickState *s) | ||
60 | } | ||
61 | } | ||
62 | |||
63 | -static void systick_reload(SysTickState *s, int reset) | ||
64 | -{ | ||
65 | - /* The Cortex-M3 Devices Generic User Guide says that "When the | ||
66 | - * ENABLE bit is set to 1, the counter loads the RELOAD value from the | ||
67 | - * SYST RVR register and then counts down". So, we need to check the | ||
68 | - * ENABLE bit before reloading the value. | ||
69 | - */ | ||
70 | - trace_systick_reload(); | ||
71 | - | ||
72 | - if ((s->control & SYSTICK_ENABLE) == 0) { | ||
73 | - return; | ||
74 | - } | ||
75 | - | ||
76 | - if (reset) { | ||
77 | - s->tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
78 | - } | ||
79 | - s->tick += (s->reload + 1) * systick_scale(s); | ||
80 | - timer_mod(s->timer, s->tick); | ||
81 | -} | ||
82 | - | ||
83 | static void systick_timer_tick(void *opaque) | ||
84 | { | ||
85 | SysTickState *s = (SysTickState *)opaque; | ||
86 | @@ -XXX,XX +XXX,XX @@ static void systick_timer_tick(void *opaque) | ||
87 | /* Tell the NVIC to pend the SysTick exception */ | ||
88 | qemu_irq_pulse(s->irq); | ||
89 | } | ||
90 | - if (s->reload == 0) { | ||
91 | - s->control &= ~SYSTICK_ENABLE; | ||
92 | - } else { | ||
93 | - systick_reload(s, 0); | ||
94 | + if (ptimer_get_limit(s->ptimer) == 0) { | ||
95 | + /* | ||
96 | + * Timer expiry with SYST_RVR zero disables the timer | ||
97 | + * (but doesn't clear SYST_CSR.ENABLE) | ||
98 | + */ | ||
99 | + ptimer_stop(s->ptimer); | ||
100 | } | ||
101 | } | ||
102 | |||
103 | @@ -XXX,XX +XXX,XX @@ static MemTxResult systick_read(void *opaque, hwaddr addr, uint64_t *data, | ||
104 | s->control &= ~SYSTICK_COUNTFLAG; | ||
105 | break; | ||
106 | case 0x4: /* SysTick Reload Value. */ | ||
107 | - val = s->reload; | ||
108 | + val = ptimer_get_limit(s->ptimer); | ||
109 | break; | ||
110 | case 0x8: /* SysTick Current Value. */ | ||
111 | - { | ||
112 | - int64_t t; | ||
113 | - | ||
114 | - if ((s->control & SYSTICK_ENABLE) == 0) { | ||
115 | - val = 0; | ||
116 | - break; | ||
117 | - } | ||
118 | - t = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
119 | - if (t >= s->tick) { | ||
120 | - val = 0; | ||
121 | - break; | ||
122 | - } | ||
123 | - val = ((s->tick - (t + 1)) / systick_scale(s)) + 1; | ||
124 | - /* The interrupt in triggered when the timer reaches zero. | ||
125 | - However the counter is not reloaded until the next clock | ||
126 | - tick. This is a hack to return zero during the first tick. */ | ||
127 | - if (val > s->reload) { | ||
128 | - val = 0; | ||
129 | - } | ||
130 | + val = ptimer_get_count(s->ptimer); | ||
131 | break; | ||
132 | - } | ||
133 | case 0xc: /* SysTick Calibration Value. */ | ||
134 | val = 10000; | ||
135 | break; | ||
136 | @@ -XXX,XX +XXX,XX @@ static MemTxResult systick_write(void *opaque, hwaddr addr, | ||
137 | switch (addr) { | ||
138 | case 0x0: /* SysTick Control and Status. */ | ||
139 | { | ||
140 | - uint32_t oldval = s->control; | ||
141 | + uint32_t oldval; | ||
142 | |||
38 | + ptimer_transaction_begin(s->ptimer); | 143 | + ptimer_transaction_begin(s->ptimer); |
39 | s->regs[R_CR] = value; | 144 | + oldval = s->control; |
40 | if (s->regs[R_CR] & CR_START) { | 145 | s->control &= 0xfffffff8; |
41 | ptimer_run(s->ptimer, 1); | 146 | s->control |= value & 7; |
42 | @@ -XXX,XX +XXX,XX @@ static void timer_write(void *opaque, hwaddr addr, | 147 | + |
43 | if (s->regs[R_CR] & CR_STOP) { | 148 | if ((oldval ^ value) & SYSTICK_ENABLE) { |
44 | ptimer_stop(s->ptimer); | 149 | - int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
150 | if (value & SYSTICK_ENABLE) { | ||
151 | - if (s->tick) { | ||
152 | - s->tick += now; | ||
153 | - timer_mod(s->timer, s->tick); | ||
154 | - } else { | ||
155 | - systick_reload(s, 1); | ||
156 | - } | ||
157 | + /* | ||
158 | + * Always reload the period in case board code has | ||
159 | + * changed system_clock_scale. If we ever replace that | ||
160 | + * global with a more sensible API then we might be able | ||
161 | + * to set the period only when it actually changes. | ||
162 | + */ | ||
163 | + ptimer_set_period(s->ptimer, systick_scale(s)); | ||
164 | + ptimer_run(s->ptimer, 0); | ||
165 | } else { | ||
166 | - timer_del(s->timer); | ||
167 | - s->tick -= now; | ||
168 | - if (s->tick < 0) { | ||
169 | - s->tick = 0; | ||
170 | - } | ||
171 | + ptimer_stop(s->ptimer); | ||
172 | } | ||
173 | } else if ((oldval ^ value) & SYSTICK_CLKSOURCE) { | ||
174 | - /* This is a hack. Force the timer to be reloaded | ||
175 | - when the reference clock is changed. */ | ||
176 | - systick_reload(s, 1); | ||
177 | + ptimer_set_period(s->ptimer, systick_scale(s)); | ||
45 | } | 178 | } |
46 | + ptimer_transaction_commit(s->ptimer); | 179 | + ptimer_transaction_commit(s->ptimer); |
47 | break; | 180 | break; |
48 | case R_PERIOD: | 181 | } |
49 | s->regs[R_PERIOD] = value; | 182 | case 0x4: /* SysTick Reload Value. */ |
183 | - s->reload = value; | ||
50 | + ptimer_transaction_begin(s->ptimer); | 184 | + ptimer_transaction_begin(s->ptimer); |
51 | ptimer_set_count(s->ptimer, value); | 185 | + ptimer_set_limit(s->ptimer, value & 0xffffff, 0); |
52 | + ptimer_transaction_commit(s->ptimer); | 186 | + ptimer_transaction_commit(s->ptimer); |
53 | break; | 187 | break; |
54 | case R_SNAPSHOT: | 188 | - case 0x8: /* SysTick Current Value. Writes reload the timer. */ |
55 | error_report("lm32_timer: write access to read only register 0x" | 189 | - systick_reload(s, 1); |
56 | @@ -XXX,XX +XXX,XX @@ static void timer_reset(DeviceState *d) | 190 | + case 0x8: /* SysTick Current Value. */ |
57 | for (i = 0; i < R_MAX; i++) { | 191 | + /* |
58 | s->regs[i] = 0; | 192 | + * Writing any value clears SYST_CVR to zero and clears |
59 | } | 193 | + * SYST_CSR.COUNTFLAG. The counter will then reload from SYST_RVR |
194 | + * on the next clock edge unless SYST_RVR is zero. | ||
195 | + */ | ||
196 | + ptimer_transaction_begin(s->ptimer); | ||
197 | + if (ptimer_get_limit(s->ptimer) == 0) { | ||
198 | + ptimer_stop(s->ptimer); | ||
199 | + } | ||
200 | + ptimer_set_count(s->ptimer, 0); | ||
201 | s->control &= ~SYSTICK_COUNTFLAG; | ||
202 | + ptimer_transaction_commit(s->ptimer); | ||
203 | break; | ||
204 | default: | ||
205 | qemu_log_mask(LOG_GUEST_ERROR, | ||
206 | @@ -XXX,XX +XXX,XX @@ static void systick_reset(DeviceState *dev) | ||
207 | */ | ||
208 | assert(system_clock_scale != 0); | ||
209 | |||
60 | + ptimer_transaction_begin(s->ptimer); | 210 | + ptimer_transaction_begin(s->ptimer); |
61 | ptimer_stop(s->ptimer); | 211 | s->control = 0; |
212 | - s->reload = 0; | ||
213 | - s->tick = 0; | ||
214 | - timer_del(s->timer); | ||
215 | + ptimer_stop(s->ptimer); | ||
216 | + ptimer_set_count(s->ptimer, 0); | ||
217 | + ptimer_set_limit(s->ptimer, 0, 0); | ||
218 | + ptimer_set_period(s->ptimer, systick_scale(s)); | ||
62 | + ptimer_transaction_commit(s->ptimer); | 219 | + ptimer_transaction_commit(s->ptimer); |
63 | } | 220 | } |
64 | 221 | ||
65 | static void lm32_timer_init(Object *obj) | 222 | static void systick_instance_init(Object *obj) |
66 | @@ -XXX,XX +XXX,XX @@ static void lm32_timer_realize(DeviceState *dev, Error **errp) | 223 | @@ -XXX,XX +XXX,XX @@ static void systick_instance_init(Object *obj) |
224 | static void systick_realize(DeviceState *dev, Error **errp) | ||
67 | { | 225 | { |
68 | LM32TimerState *s = LM32_TIMER(dev); | 226 | SysTickState *s = SYSTICK(dev); |
69 | 227 | - s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, systick_timer_tick, s); | |
70 | - s->bh = qemu_bh_new(timer_hit, s); | 228 | + s->ptimer = ptimer_init(systick_timer_tick, s, |
71 | - s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT); | 229 | + PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD | |
72 | + s->ptimer = ptimer_init(timer_hit, s, PTIMER_POLICY_DEFAULT); | 230 | + PTIMER_POLICY_NO_COUNTER_ROUND_DOWN | |
73 | 231 | + PTIMER_POLICY_NO_IMMEDIATE_RELOAD | | |
74 | + ptimer_transaction_begin(s->ptimer); | 232 | + PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT); |
75 | ptimer_set_freq(s->ptimer, s->freq_hz); | 233 | } |
76 | + ptimer_transaction_commit(s->ptimer); | 234 | |
77 | } | 235 | static const VMStateDescription vmstate_systick = { |
78 | 236 | .name = "armv7m_systick", | |
79 | static const VMStateDescription vmstate_lm32_timer = { | 237 | - .version_id = 1, |
238 | - .minimum_version_id = 1, | ||
239 | + .version_id = 2, | ||
240 | + .minimum_version_id = 2, | ||
241 | .fields = (VMStateField[]) { | ||
242 | VMSTATE_UINT32(control, SysTickState), | ||
243 | - VMSTATE_UINT32(reload, SysTickState), | ||
244 | VMSTATE_INT64(tick, SysTickState), | ||
245 | - VMSTATE_TIMER_PTR(timer, SysTickState), | ||
246 | + VMSTATE_PTIMER(ptimer, SysTickState), | ||
247 | VMSTATE_END_OF_LIST() | ||
248 | } | ||
249 | }; | ||
80 | -- | 250 | -- |
81 | 2.20.1 | 251 | 2.20.1 |
82 | 252 | ||
83 | 253 | diff view generated by jsdifflib |