1 | A large arm pullreq, mostly because of 3 series: | 1 | The following changes since commit 3db29dcac23da85486704ef9e7a8e7217f7829cd: |
---|---|---|---|
2 | * aspeed 2600 support | ||
3 | * semihosting v2.0 support | ||
4 | * transaction-based ptimers | ||
5 | 2 | ||
6 | thanks | 3 | Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-01-12 13:51:36 +0000) |
7 | -- PMM | ||
8 | |||
9 | The following changes since commit 22dbfdecc3c52228d3489da3fe81da92b21197bf: | ||
10 | |||
11 | Merge remote-tracking branch 'remotes/awilliam/tags/vfio-update-20191010.0' into staging (2019-10-14 15:09:08 +0100) | ||
12 | 4 | ||
13 | are available in the Git repository at: | 5 | are available in the Git repository at: |
14 | 6 | ||
15 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20191014 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230113 |
16 | 8 | ||
17 | for you to fetch changes up to bca1936f8f66c5f8a111569ffd14969de208bf3b: | 9 | for you to fetch changes up to 08899b5c68a55a3780d707e2464073c8f2670d31: |
18 | 10 | ||
19 | hw/misc/bcm2835_mbox: Add trace events (2019-10-14 16:48:56 +0100) | 11 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled (2023-01-13 13:19:36 +0000) |
20 | 12 | ||
21 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
22 | target-arm queue: | 14 | target-arm queue: |
23 | * Add Aspeed AST2600 SoC and board support | 15 | hw/arm/stm32f405: correctly describe the memory layout |
24 | * aspeed/wdt: Check correct register for clock source | 16 | hw/arm: Add Olimex H405 board |
25 | * bcm2835: code cleanups, better logging, trace events | 17 | cubieboard: Support booting from an SD card image with u-boot on it |
26 | * implement v2.0 of the Arm semihosting specification | 18 | target/arm: Fix sve_probe_page |
27 | * provide new 'transaction-based' ptimer API and use it | 19 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
28 | for the Arm devices that use ptimers | 20 | various code cleanups |
29 | * ARM: KVM: support more than 256 CPUs | ||
30 | 21 | ||
31 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
32 | Amithash Prasad (1): | 23 | Evgeny Iakovlev (1): |
33 | aspeed/wdt: Check correct register for clock source | 24 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
34 | 25 | ||
35 | Cédric Le Goater (15): | 26 | Felipe Balbi (2): |
36 | aspeed/timer: Introduce an object class per SoC | 27 | hw/arm/stm32f405: correctly describe the memory layout |
37 | aspeed/timer: Add support for control register 3 | 28 | hw/arm: Add Olimex H405 |
38 | aspeed/timer: Add AST2600 support | ||
39 | aspeed/timer: Add support for IRQ status register on the AST2600 | ||
40 | aspeed/sdmc: Introduce an object class per SoC | ||
41 | watchdog/aspeed: Introduce an object class per SoC | ||
42 | aspeed/smc: Introduce segment operations | ||
43 | aspeed/smc: Add AST2600 support | ||
44 | aspeed/i2c: Introduce an object class per SoC | ||
45 | aspeed/i2c: Add AST2600 support | ||
46 | aspeed: Introduce an object class per SoC | ||
47 | aspeed/soc: Add AST2600 support | ||
48 | m25p80: Add support for w25q512jv | ||
49 | aspeed: Add an AST2600 eval board | ||
50 | aspeed: add support for the Aspeed MII controller of the AST2600 | ||
51 | 29 | ||
52 | Eddie James (1): | 30 | Philippe Mathieu-Daudé (27): |
53 | hw/sd/aspeed_sdhci: New device | 31 | hw/arm/pxa2xx: Simplify pxa255_init() |
32 | hw/arm/pxa2xx: Simplify pxa270_init() | ||
33 | hw/arm/collie: Use the IEC binary prefix definitions | ||
34 | hw/arm/collie: Simplify flash creation using for() loop | ||
35 | hw/arm/gumstix: Improve documentation | ||
36 | hw/arm/gumstix: Use the IEC binary prefix definitions | ||
37 | hw/arm/mainstone: Use the IEC binary prefix definitions | ||
38 | hw/arm/musicpal: Use the IEC binary prefix definitions | ||
39 | hw/arm/omap_sx1: Remove unused 'total_ram' definitions | ||
40 | hw/arm/omap_sx1: Use the IEC binary prefix definitions | ||
41 | hw/arm/z2: Use the IEC binary prefix definitions | ||
42 | hw/arm/vexpress: Remove dead code in vexpress_common_init() | ||
43 | hw/arm: Remove unreachable code calling pflash_cfi01_register() | ||
44 | hw/arm/pxa: Avoid forward-declaring PXA2xxI2CState | ||
45 | hw/gpio/omap_gpio: Add local variable to avoid embedded cast | ||
46 | hw/arm/omap: Drop useless casts from void * to pointer | ||
47 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP1_GPIO type name | ||
48 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP2_GPIO type name | ||
49 | hw/intc/omap_intc: Use CamelCase for TYPE_OMAP_INTC type name | ||
50 | hw/arm/stellaris: Drop useless casts from void * to pointer | ||
51 | hw/arm/stellaris: Use CamelCase for STELLARIS_ADC type name | ||
52 | hw/arm/bcm2836: Remove definitions generated by OBJECT_DECLARE_TYPE() | ||
53 | hw/arm/npcm7xx: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
54 | hw/misc/sbsa_ec: Rename TYPE_SBSA_EC -> TYPE_SBSA_SECURE_EC | ||
55 | hw/misc/sbsa_ec: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
56 | hw/intc/xilinx_intc: Use 'XpsIntc' typedef instead of 'struct xlx_pic' | ||
57 | hw/timer/xilinx_timer: Use XpsTimerState instead of 'struct timerblock' | ||
54 | 58 | ||
55 | Eric Auger (3): | 59 | Richard Henderson (1): |
56 | linux headers: update against v5.4-rc1 | 60 | target/arm: Fix sve_probe_page |
57 | intc/arm_gic: Support IRQ injection for more than 256 vpus | ||
58 | ARM: KVM: Check KVM_CAP_ARM_IRQ_LINE_LAYOUT_2 for smp_cpus > 256 | ||
59 | 61 | ||
60 | Joel Stanley (5): | 62 | Strahinja Jankovic (7): |
61 | hw: aspeed_scu: Add AST2600 support | 63 | hw/misc: Allwinner-A10 Clock Controller Module Emulation |
62 | aspeed/sdmc: Add AST2600 support | 64 | hw/misc: Allwinner A10 DRAM Controller Emulation |
63 | hw: wdt_aspeed: Add AST2600 support | 65 | {hw/i2c,docs/system/arm}: Allwinner TWI/I2C Emulation |
64 | aspeed: Parameterise number of MACs | 66 | hw/misc: AXP209 PMU Emulation |
65 | aspeed/soc: Add ASPEED Video stub | 67 | hw/arm: Add AXP209 to Cubieboard |
68 | hw/arm: Allwinner A10 enable SPL load from MMC | ||
69 | tests/avocado: Add SD boot test to Cubieboard | ||
66 | 70 | ||
67 | Peter Maydell (36): | 71 | docs/system/arm/cubieboard.rst | 1 + |
68 | ptimer: Rename ptimer_init() to ptimer_init_with_bh() | 72 | docs/system/arm/orangepi.rst | 1 + |
69 | ptimer: Provide new transaction-based API | 73 | docs/system/arm/stm32.rst | 1 + |
70 | tests/ptimer-test: Switch to transaction-based ptimer API | 74 | configs/devices/arm-softmmu/default.mak | 1 + |
71 | hw/timer/arm_timer.c: Switch to transaction-based ptimer API | 75 | include/hw/adc/npcm7xx_adc.h | 7 +- |
72 | hw/arm/musicpal.c: Switch to transaction-based ptimer API | 76 | include/hw/arm/allwinner-a10.h | 27 ++ |
73 | hw/timer/allwinner-a10-pit.c: Switch to transaction-based ptimer API | 77 | include/hw/arm/allwinner-h3.h | 3 + |
74 | hw/timer/arm_mptimer.c: Switch to transaction-based ptimer API | 78 | include/hw/arm/npcm7xx.h | 18 +- |
75 | hw/timer/cmsdk-apb-dualtimer.c: Switch to transaction-based ptimer API | 79 | include/hw/arm/omap.h | 24 +- |
76 | hw/timer/cmsdk-apb-timer.c: Switch to transaction-based ptimer API | 80 | include/hw/arm/pxa.h | 11 +- |
77 | hw/timer/digic-timer.c: Switch to transaction-based ptimer API | 81 | include/hw/arm/stm32f405_soc.h | 5 +- |
78 | hw/timer/exynos4210_mct.c: Switch GFRC to transaction-based ptimer API | 82 | include/hw/i2c/allwinner-i2c.h | 55 ++++ |
79 | hw/timer/exynos4210_mct.c: Switch LFRC to transaction-based ptimer API | 83 | include/hw/i2c/npcm7xx_smbus.h | 7 +- |
80 | hw/timer/exynos4210_mct.c: Switch ltick to transaction-based ptimer API | 84 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++ |
81 | hw/timer/exynos4210_pwm.c: Switch to transaction-based ptimer API | 85 | include/hw/misc/allwinner-a10-dramc.h | 68 +++++ |
82 | hw/timer/exynos4210_rtc.c: Switch 1Hz ptimer to transaction-based API | 86 | include/hw/misc/npcm7xx_clk.h | 2 +- |
83 | hw/timer/exynos4210_rtc.c: Switch main ptimer to transaction-based API | 87 | include/hw/misc/npcm7xx_gcr.h | 6 +- |
84 | hw/timer/imx_epit.c: Switch to transaction-based ptimer API | 88 | include/hw/misc/npcm7xx_mft.h | 7 +- |
85 | hw/timer/imx_gpt.c: Switch to transaction-based ptimer API | 89 | include/hw/misc/npcm7xx_pwm.h | 3 +- |
86 | hw/timer/mss-timerc: Switch to transaction-based ptimer API | 90 | include/hw/misc/npcm7xx_rng.h | 6 +- |
87 | hw/watchdog/cmsdk-apb-watchdog.c: Switch to transaction-based ptimer API | 91 | include/hw/net/npcm7xx_emc.h | 5 +- |
88 | hw/net/lan9118.c: Switch to transaction-based ptimer API | 92 | include/hw/sd/npcm7xx_sdhci.h | 4 +- |
89 | target/arm/arm-semi: Capture errno in softmmu version of set_swi_errno() | 93 | hw/arm/allwinner-a10.c | 40 +++ |
90 | target/arm/arm-semi: Always set some kind of errno for failed calls | 94 | hw/arm/allwinner-h3.c | 11 +- |
91 | target/arm/arm-semi: Correct comment about gdb syscall races | 95 | hw/arm/bcm2836.c | 9 +- |
92 | target/arm/arm-semi: Make semihosting code hand out its own file descriptors | 96 | hw/arm/collie.c | 25 +- |
93 | target/arm/arm-semi: Restrict use of TaskState* | 97 | hw/arm/cubieboard.c | 11 + |
94 | target/arm/arm-semi: Use set_swi_errno() in gdbstub callback functions | 98 | hw/arm/gumstix.c | 45 ++-- |
95 | target/arm/arm-semi: Factor out implementation of SYS_CLOSE | 99 | hw/arm/mainstone.c | 37 ++- |
96 | target/arm/arm-semi: Factor out implementation of SYS_WRITE | 100 | hw/arm/musicpal.c | 9 +- |
97 | target/arm/arm-semi: Factor out implementation of SYS_READ | 101 | hw/arm/olimex-stm32-h405.c | 69 +++++ |
98 | target/arm/arm-semi: Factor out implementation of SYS_ISTTY | 102 | hw/arm/omap1.c | 115 ++++---- |
99 | target/arm/arm-semi: Factor out implementation of SYS_SEEK | 103 | hw/arm/omap2.c | 40 ++- |
100 | target/arm/arm-semi: Factor out implementation of SYS_FLEN | 104 | hw/arm/omap_sx1.c | 53 ++-- |
101 | target/arm/arm-semi: Implement support for semihosting feature detection | 105 | hw/arm/palm.c | 2 +- |
102 | target/arm/arm-semi: Implement SH_EXT_EXIT_EXTENDED extension | 106 | hw/arm/pxa2xx.c | 8 +- |
103 | target/arm/arm-semi: Implement SH_EXT_STDOUT_STDERR extension | 107 | hw/arm/spitz.c | 6 +- |
108 | hw/arm/stellaris.c | 73 +++-- | ||
109 | hw/arm/stm32f405_soc.c | 8 + | ||
110 | hw/arm/tosa.c | 2 +- | ||
111 | hw/arm/versatilepb.c | 6 +- | ||
112 | hw/arm/vexpress.c | 10 +- | ||
113 | hw/arm/z2.c | 16 +- | ||
114 | hw/char/omap_uart.c | 7 +- | ||
115 | hw/display/omap_dss.c | 15 +- | ||
116 | hw/display/omap_lcdc.c | 9 +- | ||
117 | hw/dma/omap_dma.c | 15 +- | ||
118 | hw/gpio/omap_gpio.c | 48 ++-- | ||
119 | hw/i2c/allwinner-i2c.c | 459 ++++++++++++++++++++++++++++++++ | ||
120 | hw/intc/omap_intc.c | 38 +-- | ||
121 | hw/intc/xilinx_intc.c | 28 +- | ||
122 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++ | ||
123 | hw/misc/allwinner-a10-dramc.c | 179 +++++++++++++ | ||
124 | hw/misc/axp209.c | 238 +++++++++++++++++ | ||
125 | hw/misc/omap_gpmc.c | 12 +- | ||
126 | hw/misc/omap_l4.c | 7 +- | ||
127 | hw/misc/omap_sdrc.c | 7 +- | ||
128 | hw/misc/omap_tap.c | 5 +- | ||
129 | hw/misc/sbsa_ec.c | 12 +- | ||
130 | hw/sd/omap_mmc.c | 9 +- | ||
131 | hw/ssi/omap_spi.c | 7 +- | ||
132 | hw/timer/omap_gptimer.c | 22 +- | ||
133 | hw/timer/omap_synctimer.c | 4 +- | ||
134 | hw/timer/xilinx_timer.c | 27 +- | ||
135 | target/arm/helper.c | 3 + | ||
136 | target/arm/sve_helper.c | 14 +- | ||
137 | MAINTAINERS | 8 + | ||
138 | hw/arm/Kconfig | 9 + | ||
139 | hw/arm/meson.build | 1 + | ||
140 | hw/i2c/Kconfig | 4 + | ||
141 | hw/i2c/meson.build | 1 + | ||
142 | hw/i2c/trace-events | 5 + | ||
143 | hw/misc/Kconfig | 10 + | ||
144 | hw/misc/meson.build | 3 + | ||
145 | hw/misc/trace-events | 5 + | ||
146 | tests/avocado/boot_linux_console.py | 47 ++++ | ||
147 | 76 files changed, 1951 insertions(+), 455 deletions(-) | ||
148 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
149 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
150 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
151 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
152 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
153 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
154 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
155 | create mode 100644 hw/misc/axp209.c | ||
104 | 156 | ||
105 | Philippe Mathieu-Daudé (6): | ||
106 | hw/arm/raspi: Use the IEC binary prefix definitions | ||
107 | hw/arm/bcm2835_peripherals: Improve logging | ||
108 | hw/arm/bcm2835_peripherals: Name various address spaces | ||
109 | hw/arm/bcm2835: Rename some definitions | ||
110 | hw/arm/bcm2835: Add various unimplemented peripherals | ||
111 | hw/misc/bcm2835_mbox: Add trace events | ||
112 | |||
113 | Rashmica Gupta (1): | ||
114 | hw/gpio: Add in AST2600 specific implementation | ||
115 | |||
116 | hw/arm/Makefile.objs | 2 +- | ||
117 | hw/sd/Makefile.objs | 1 + | ||
118 | include/hw/arm/aspeed.h | 1 + | ||
119 | include/hw/arm/aspeed_soc.h | 29 +- | ||
120 | include/hw/arm/bcm2835_peripherals.h | 15 + | ||
121 | include/hw/arm/raspi_platform.h | 24 +- | ||
122 | include/hw/i2c/aspeed_i2c.h | 20 +- | ||
123 | include/hw/misc/aspeed_scu.h | 7 +- | ||
124 | include/hw/misc/aspeed_sdmc.h | 20 +- | ||
125 | include/hw/net/ftgmac100.h | 17 + | ||
126 | include/hw/ptimer.h | 83 ++- | ||
127 | include/hw/sd/aspeed_sdhci.h | 34 ++ | ||
128 | include/hw/ssi/aspeed_smc.h | 4 + | ||
129 | include/hw/timer/aspeed_timer.h | 18 + | ||
130 | include/hw/timer/mss-timer.h | 1 - | ||
131 | include/hw/watchdog/wdt_aspeed.h | 19 +- | ||
132 | include/standard-headers/asm-x86/bootparam.h | 2 + | ||
133 | include/standard-headers/asm-x86/kvm_para.h | 1 + | ||
134 | include/standard-headers/linux/ethtool.h | 24 + | ||
135 | include/standard-headers/linux/pci_regs.h | 19 +- | ||
136 | include/standard-headers/linux/virtio_fs.h | 19 + | ||
137 | include/standard-headers/linux/virtio_ids.h | 2 + | ||
138 | include/standard-headers/linux/virtio_iommu.h | 165 ++++++ | ||
139 | include/standard-headers/linux/virtio_pmem.h | 6 +- | ||
140 | linux-headers/asm-arm/kvm.h | 16 +- | ||
141 | linux-headers/asm-arm/unistd-common.h | 2 + | ||
142 | linux-headers/asm-arm64/kvm.h | 21 +- | ||
143 | linux-headers/asm-generic/mman-common.h | 18 +- | ||
144 | linux-headers/asm-generic/mman.h | 10 +- | ||
145 | linux-headers/asm-generic/unistd.h | 10 +- | ||
146 | linux-headers/asm-mips/mman.h | 3 + | ||
147 | linux-headers/asm-mips/unistd_n32.h | 1 + | ||
148 | linux-headers/asm-mips/unistd_n64.h | 1 + | ||
149 | linux-headers/asm-mips/unistd_o32.h | 1 + | ||
150 | linux-headers/asm-powerpc/mman.h | 6 +- | ||
151 | linux-headers/asm-powerpc/unistd_32.h | 2 + | ||
152 | linux-headers/asm-powerpc/unistd_64.h | 2 + | ||
153 | linux-headers/asm-s390/kvm.h | 6 + | ||
154 | linux-headers/asm-s390/unistd_32.h | 2 + | ||
155 | linux-headers/asm-s390/unistd_64.h | 2 + | ||
156 | linux-headers/asm-x86/kvm.h | 28 +- | ||
157 | linux-headers/asm-x86/unistd.h | 2 +- | ||
158 | linux-headers/asm-x86/unistd_32.h | 2 + | ||
159 | linux-headers/asm-x86/unistd_64.h | 2 + | ||
160 | linux-headers/asm-x86/unistd_x32.h | 2 + | ||
161 | linux-headers/linux/kvm.h | 12 +- | ||
162 | linux-headers/linux/psp-sev.h | 5 +- | ||
163 | linux-headers/linux/vfio.h | 71 ++- | ||
164 | target/arm/kvm_arm.h | 1 + | ||
165 | hw/arm/aspeed.c | 42 +- | ||
166 | hw/arm/aspeed_ast2600.c | 523 +++++++++++++++++++ | ||
167 | hw/arm/aspeed_soc.c | 199 +++++--- | ||
168 | hw/arm/bcm2835_peripherals.c | 38 +- | ||
169 | hw/arm/bcm2836.c | 2 +- | ||
170 | hw/arm/musicpal.c | 16 +- | ||
171 | hw/arm/raspi.c | 4 +- | ||
172 | hw/block/m25p80.c | 1 + | ||
173 | hw/char/bcm2835_aux.c | 5 +- | ||
174 | hw/core/ptimer.c | 154 +++++- | ||
175 | hw/display/bcm2835_fb.c | 2 +- | ||
176 | hw/dma/bcm2835_dma.c | 10 +- | ||
177 | hw/dma/xilinx_axidma.c | 2 +- | ||
178 | hw/gpio/aspeed_gpio.c | 142 +++++- | ||
179 | hw/i2c/aspeed_i2c.c | 106 +++- | ||
180 | hw/intc/arm_gic_kvm.c | 7 +- | ||
181 | hw/intc/bcm2836_control.c | 7 +- | ||
182 | hw/m68k/mcf5206.c | 2 +- | ||
183 | hw/m68k/mcf5208.c | 2 +- | ||
184 | hw/misc/aspeed_scu.c | 194 ++++++- | ||
185 | hw/misc/aspeed_sdmc.c | 250 ++++++--- | ||
186 | hw/misc/bcm2835_mbox.c | 14 +- | ||
187 | hw/misc/bcm2835_property.c | 20 +- | ||
188 | hw/net/fsl_etsec/etsec.c | 2 +- | ||
189 | hw/net/ftgmac100.c | 162 ++++++ | ||
190 | hw/net/lan9118.c | 11 +- | ||
191 | hw/sd/aspeed_sdhci.c | 198 ++++++++ | ||
192 | hw/ssi/aspeed_smc.c | 177 ++++++- | ||
193 | hw/timer/allwinner-a10-pit.c | 12 +- | ||
194 | hw/timer/altera_timer.c | 2 +- | ||
195 | hw/timer/arm_mptimer.c | 18 +- | ||
196 | hw/timer/arm_timer.c | 16 +- | ||
197 | hw/timer/aspeed_timer.c | 213 +++++++- | ||
198 | hw/timer/cmsdk-apb-dualtimer.c | 14 +- | ||
199 | hw/timer/cmsdk-apb-timer.c | 15 +- | ||
200 | hw/timer/digic-timer.c | 16 +- | ||
201 | hw/timer/etraxfs_timer.c | 6 +- | ||
202 | hw/timer/exynos4210_mct.c | 107 +++- | ||
203 | hw/timer/exynos4210_pwm.c | 17 +- | ||
204 | hw/timer/exynos4210_rtc.c | 22 +- | ||
205 | hw/timer/grlib_gptimer.c | 2 +- | ||
206 | hw/timer/imx_epit.c | 32 +- | ||
207 | hw/timer/imx_gpt.c | 21 +- | ||
208 | hw/timer/lm32_timer.c | 2 +- | ||
209 | hw/timer/milkymist-sysctl.c | 4 +- | ||
210 | hw/timer/mss-timer.c | 11 +- | ||
211 | hw/timer/puv3_ost.c | 2 +- | ||
212 | hw/timer/sh_timer.c | 2 +- | ||
213 | hw/timer/slavio_timer.c | 2 +- | ||
214 | hw/timer/xilinx_timer.c | 2 +- | ||
215 | hw/watchdog/cmsdk-apb-watchdog.c | 13 +- | ||
216 | hw/watchdog/wdt_aspeed.c | 153 +++--- | ||
217 | target/arm/arm-semi.c | 707 +++++++++++++++++++++----- | ||
218 | target/arm/cpu.c | 10 +- | ||
219 | target/arm/kvm.c | 22 +- | ||
220 | tests/ptimer-test.c | 106 +++- | ||
221 | hw/misc/trace-events | 6 + | ||
222 | 106 files changed, 3958 insertions(+), 650 deletions(-) | ||
223 | create mode 100644 include/hw/sd/aspeed_sdhci.h | ||
224 | create mode 100644 include/standard-headers/linux/virtio_fs.h | ||
225 | create mode 100644 include/standard-headers/linux/virtio_iommu.h | ||
226 | create mode 100644 hw/arm/aspeed_ast2600.c | ||
227 | create mode 100644 hw/sd/aspeed_sdhci.c | ||
228 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Felipe Balbi <balbi@kernel.org> |
---|---|---|---|
2 | 2 | ||
3 | Add trace events for read/write accesses and IRQ. | 3 | STM32F405 has 128K of SRAM and another 64K of CCM (Core-coupled |
4 | Memory) at a different base address. Correctly describe the memory | ||
5 | layout to give existing FW images a chance to run unmodified. | ||
4 | 6 | ||
5 | Properties are structures used for the ARM particular MBOX. | 7 | Reviewed-by: Alistair Francis <alistair@alistair23.me> |
6 | Since one call in bcm2835_property.c concerns the mbox block, | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | name this trace event in the same bcm2835_mbox* namespace. | 9 | Signed-off-by: Felipe Balbi <balbi@kernel.org> |
8 | 10 | Message-id: 20221230145733.200496-2-balbi@kernel.org | |
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Message-id: 20190926173428.10713-8-f4bug@amsat.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 12 | --- |
14 | hw/misc/bcm2835_mbox.c | 5 +++++ | 13 | include/hw/arm/stm32f405_soc.h | 5 ++++- |
15 | hw/misc/bcm2835_property.c | 2 ++ | 14 | hw/arm/stm32f405_soc.c | 8 ++++++++ |
16 | hw/misc/trace-events | 6 ++++++ | 15 | 2 files changed, 12 insertions(+), 1 deletion(-) |
17 | 3 files changed, 13 insertions(+) | ||
18 | 16 | ||
19 | diff --git a/hw/misc/bcm2835_mbox.c b/hw/misc/bcm2835_mbox.c | 17 | diff --git a/include/hw/arm/stm32f405_soc.h b/include/hw/arm/stm32f405_soc.h |
20 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/misc/bcm2835_mbox.c | 19 | --- a/include/hw/arm/stm32f405_soc.h |
22 | +++ b/hw/misc/bcm2835_mbox.c | 20 | +++ b/include/hw/arm/stm32f405_soc.h |
23 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(STM32F405State, STM32F405_SOC) |
24 | #include "migration/vmstate.h" | 22 | #define FLASH_BASE_ADDRESS 0x08000000 |
25 | #include "qemu/log.h" | 23 | #define FLASH_SIZE (1024 * 1024) |
26 | #include "qemu/module.h" | 24 | #define SRAM_BASE_ADDRESS 0x20000000 |
27 | +#include "trace.h" | 25 | -#define SRAM_SIZE (192 * 1024) |
28 | 26 | +#define SRAM_SIZE (128 * 1024) | |
29 | #define MAIL0_PEEK 0x90 | 27 | +#define CCM_BASE_ADDRESS 0x10000000 |
30 | #define MAIL0_SENDER 0x94 | 28 | +#define CCM_SIZE (64 * 1024) |
31 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_mbox_update(BCM2835MboxState *s) | 29 | |
32 | set = true; | 30 | struct STM32F405State { |
33 | } | 31 | /*< private >*/ |
32 | @@ -XXX,XX +XXX,XX @@ struct STM32F405State { | ||
33 | STM32F2XXADCState adc[STM_NUM_ADCS]; | ||
34 | STM32F2XXSPIState spi[STM_NUM_SPIS]; | ||
35 | |||
36 | + MemoryRegion ccm; | ||
37 | MemoryRegion sram; | ||
38 | MemoryRegion flash; | ||
39 | MemoryRegion flash_alias; | ||
40 | diff --git a/hw/arm/stm32f405_soc.c b/hw/arm/stm32f405_soc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/stm32f405_soc.c | ||
43 | +++ b/hw/arm/stm32f405_soc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void stm32f405_soc_realize(DeviceState *dev_soc, Error **errp) | ||
34 | } | 45 | } |
35 | + trace_bcm2835_mbox_irq(set); | 46 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram); |
36 | qemu_set_irq(s->arm_irq, set); | 47 | |
37 | } | 48 | + memory_region_init_ram(&s->ccm, NULL, "STM32F405.ccm", CCM_SIZE, |
38 | 49 | + &err); | |
39 | @@ -XXX,XX +XXX,XX @@ static uint64_t bcm2835_mbox_read(void *opaque, hwaddr offset, unsigned size) | 50 | + if (err != NULL) { |
40 | default: | 51 | + error_propagate(errp, err); |
41 | qemu_log_mask(LOG_UNIMP, "%s: Unsupported offset 0x%"HWADDR_PRIx"\n", | 52 | + return; |
42 | __func__, offset); | 53 | + } |
43 | + trace_bcm2835_mbox_read(size, offset, res); | 54 | + memory_region_add_subregion(system_memory, CCM_BASE_ADDRESS, &s->ccm); |
44 | return 0; | ||
45 | } | ||
46 | + trace_bcm2835_mbox_read(size, offset, res); | ||
47 | |||
48 | bcm2835_mbox_update(s); | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_mbox_write(void *opaque, hwaddr offset, | ||
51 | |||
52 | offset &= 0xff; | ||
53 | |||
54 | + trace_bcm2835_mbox_write(size, offset, value); | ||
55 | switch (offset) { | ||
56 | case MAIL0_SENDER: | ||
57 | break; | ||
58 | diff --git a/hw/misc/bcm2835_property.c b/hw/misc/bcm2835_property.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/hw/misc/bcm2835_property.c | ||
61 | +++ b/hw/misc/bcm2835_property.c | ||
62 | @@ -XXX,XX +XXX,XX @@ | ||
63 | #include "sysemu/dma.h" | ||
64 | #include "qemu/log.h" | ||
65 | #include "qemu/module.h" | ||
66 | +#include "trace.h" | ||
67 | |||
68 | /* https://github.com/raspberrypi/firmware/wiki/Mailbox-property-interface */ | ||
69 | |||
70 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_property_mbox_push(BCM2835PropertyState *s, uint32_t value) | ||
71 | break; | ||
72 | } | ||
73 | |||
74 | + trace_bcm2835_mbox_property(tag, bufsize, resplen); | ||
75 | if (tag == 0) { | ||
76 | break; | ||
77 | } | ||
78 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/misc/trace-events | ||
81 | +++ b/hw/misc/trace-events | ||
82 | @@ -XXX,XX +XXX,XX @@ armsse_mhu_write(uint64_t offset, uint64_t data, unsigned size) "SSE-200 MHU wri | ||
83 | |||
84 | # aspeed_xdma.c | ||
85 | aspeed_xdma_write(uint64_t offset, uint64_t data) "XDMA write: offset 0x%" PRIx64 " data 0x%" PRIx64 | ||
86 | + | 55 | + |
87 | +# bcm2835_mbox.c | 56 | armv7m = DEVICE(&s->armv7m); |
88 | +bcm2835_mbox_write(unsigned int size, uint64_t addr, uint64_t value) "mbox write sz:%u addr:0x%"PRIx64" data:0x%"PRIx64 | 57 | qdev_prop_set_uint32(armv7m, "num-irq", 96); |
89 | +bcm2835_mbox_read(unsigned int size, uint64_t addr, uint64_t value) "mbox read sz:%u addr:0x%"PRIx64" data:0x%"PRIx64 | 58 | qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); |
90 | +bcm2835_mbox_irq(unsigned level) "mbox irq:ARM level:%u" | ||
91 | +bcm2835_mbox_property(uint32_t tag, uint32_t bufsize, size_t resplen) "mbox property tag:0x%08x in_sz:%u out_sz:%zu" | ||
92 | -- | 59 | -- |
93 | 2.20.1 | 60 | 2.34.1 |
94 | 61 | ||
95 | 62 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Felipe Balbi <balbi@kernel.org> |
---|---|---|---|
2 | 2 | ||
3 | Update the headers against commit: | 3 | Olimex makes a series of low-cost STM32 boards. This commit introduces |
4 | 0f1a7b3fac05 ("timer-of: don't use conditional expression | 4 | the minimum setup to support SMT32-H405. See [1] for details |
5 | with mixed 'void' types") | ||
6 | 5 | ||
7 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 6 | [1] https://www.olimex.com/Products/ARM/ST/STM32-H405/ |
8 | Acked-by: Marc Zyngier <maz@kernel.org> | 7 | |
9 | Message-id: 20191003154640.22451-2-eric.auger@redhat.com | 8 | Signed-off-by: Felipe Balbi <balbi@kernel.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Message-id: 20221230145733.200496-3-balbi@kernel.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 13 | --- |
12 | include/standard-headers/asm-x86/bootparam.h | 2 + | 14 | docs/system/arm/stm32.rst | 1 + |
13 | include/standard-headers/asm-x86/kvm_para.h | 1 + | 15 | configs/devices/arm-softmmu/default.mak | 1 + |
14 | include/standard-headers/linux/ethtool.h | 24 +++ | 16 | hw/arm/olimex-stm32-h405.c | 69 +++++++++++++++++++++++++ |
15 | include/standard-headers/linux/pci_regs.h | 19 +- | 17 | MAINTAINERS | 6 +++ |
16 | include/standard-headers/linux/virtio_fs.h | 19 ++ | 18 | hw/arm/Kconfig | 4 ++ |
17 | include/standard-headers/linux/virtio_ids.h | 2 + | 19 | hw/arm/meson.build | 1 + |
18 | include/standard-headers/linux/virtio_iommu.h | 165 ++++++++++++++++++ | 20 | 6 files changed, 82 insertions(+) |
19 | include/standard-headers/linux/virtio_pmem.h | 6 +- | 21 | create mode 100644 hw/arm/olimex-stm32-h405.c |
20 | linux-headers/asm-arm/kvm.h | 16 +- | ||
21 | linux-headers/asm-arm/unistd-common.h | 2 + | ||
22 | linux-headers/asm-arm64/kvm.h | 21 ++- | ||
23 | linux-headers/asm-generic/mman-common.h | 18 +- | ||
24 | linux-headers/asm-generic/mman.h | 10 +- | ||
25 | linux-headers/asm-generic/unistd.h | 10 +- | ||
26 | linux-headers/asm-mips/mman.h | 3 + | ||
27 | linux-headers/asm-mips/unistd_n32.h | 1 + | ||
28 | linux-headers/asm-mips/unistd_n64.h | 1 + | ||
29 | linux-headers/asm-mips/unistd_o32.h | 1 + | ||
30 | linux-headers/asm-powerpc/mman.h | 6 +- | ||
31 | linux-headers/asm-powerpc/unistd_32.h | 2 + | ||
32 | linux-headers/asm-powerpc/unistd_64.h | 2 + | ||
33 | linux-headers/asm-s390/kvm.h | 6 + | ||
34 | linux-headers/asm-s390/unistd_32.h | 2 + | ||
35 | linux-headers/asm-s390/unistd_64.h | 2 + | ||
36 | linux-headers/asm-x86/kvm.h | 28 ++- | ||
37 | linux-headers/asm-x86/unistd.h | 2 +- | ||
38 | linux-headers/asm-x86/unistd_32.h | 2 + | ||
39 | linux-headers/asm-x86/unistd_64.h | 2 + | ||
40 | linux-headers/asm-x86/unistd_x32.h | 2 + | ||
41 | linux-headers/linux/kvm.h | 12 +- | ||
42 | linux-headers/linux/psp-sev.h | 5 +- | ||
43 | linux-headers/linux/vfio.h | 71 +++++--- | ||
44 | 32 files changed, 406 insertions(+), 59 deletions(-) | ||
45 | create mode 100644 include/standard-headers/linux/virtio_fs.h | ||
46 | create mode 100644 include/standard-headers/linux/virtio_iommu.h | ||
47 | 22 | ||
48 | diff --git a/include/standard-headers/asm-x86/bootparam.h b/include/standard-headers/asm-x86/bootparam.h | 23 | diff --git a/docs/system/arm/stm32.rst b/docs/system/arm/stm32.rst |
49 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
50 | --- a/include/standard-headers/asm-x86/bootparam.h | 25 | --- a/docs/system/arm/stm32.rst |
51 | +++ b/include/standard-headers/asm-x86/bootparam.h | 26 | +++ b/docs/system/arm/stm32.rst |
52 | @@ -XXX,XX +XXX,XX @@ | 27 | @@ -XXX,XX +XXX,XX @@ The STM32F4 series is based on ARM Cortex-M4F core. This series is pin-to-pin |
53 | #define XLF_EFI_HANDOVER_32 (1<<2) | 28 | compatible with STM32F2 series. The following machines are based on this chip : |
54 | #define XLF_EFI_HANDOVER_64 (1<<3) | 29 | |
55 | #define XLF_EFI_KEXEC (1<<4) | 30 | - ``netduinoplus2`` Netduino Plus 2 board with STM32F405RGT6 microcontroller |
56 | +#define XLF_5LEVEL (1<<5) | 31 | +- ``olimex-stm32-h405`` Olimex STM32 H405 board with STM32F405RGT6 microcontroller |
57 | +#define XLF_5LEVEL_ENABLED (1<<6) | 32 | |
58 | 33 | There are many other STM32 series that are currently not supported by QEMU. | |
59 | 34 | ||
60 | #endif /* _ASM_X86_BOOTPARAM_H */ | 35 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak |
61 | diff --git a/include/standard-headers/asm-x86/kvm_para.h b/include/standard-headers/asm-x86/kvm_para.h | ||
62 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
63 | --- a/include/standard-headers/asm-x86/kvm_para.h | 37 | --- a/configs/devices/arm-softmmu/default.mak |
64 | +++ b/include/standard-headers/asm-x86/kvm_para.h | 38 | +++ b/configs/devices/arm-softmmu/default.mak |
65 | @@ -XXX,XX +XXX,XX @@ | 39 | @@ -XXX,XX +XXX,XX @@ CONFIG_COLLIE=y |
66 | #define KVM_FEATURE_ASYNC_PF_VMEXIT 10 | 40 | CONFIG_ASPEED_SOC=y |
67 | #define KVM_FEATURE_PV_SEND_IPI 11 | 41 | CONFIG_NETDUINO2=y |
68 | #define KVM_FEATURE_POLL_CONTROL 12 | 42 | CONFIG_NETDUINOPLUS2=y |
69 | +#define KVM_FEATURE_PV_SCHED_YIELD 13 | 43 | +CONFIG_OLIMEX_STM32_H405=y |
70 | 44 | CONFIG_MPS2=y | |
71 | #define KVM_HINTS_REALTIME 0 | 45 | CONFIG_RASPI=y |
72 | 46 | CONFIG_DIGIC=y | |
73 | diff --git a/include/standard-headers/linux/ethtool.h b/include/standard-headers/linux/ethtool.h | 47 | diff --git a/hw/arm/olimex-stm32-h405.c b/hw/arm/olimex-stm32-h405.c |
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/include/standard-headers/linux/ethtool.h | ||
76 | +++ b/include/standard-headers/linux/ethtool.h | ||
77 | @@ -XXX,XX +XXX,XX @@ struct ethtool_tunable { | ||
78 | #define ETHTOOL_PHY_FAST_LINK_DOWN_ON 0 | ||
79 | #define ETHTOOL_PHY_FAST_LINK_DOWN_OFF 0xff | ||
80 | |||
81 | +/* Energy Detect Power Down (EDPD) is a feature supported by some PHYs, where | ||
82 | + * the PHY's RX & TX blocks are put into a low-power mode when there is no | ||
83 | + * link detected (typically cable is un-plugged). For RX, only a minimal | ||
84 | + * link-detection is available, and for TX the PHY wakes up to send link pulses | ||
85 | + * to avoid any lock-ups in case the peer PHY may also be running in EDPD mode. | ||
86 | + * | ||
87 | + * Some PHYs may support configuration of the wake-up interval for TX pulses, | ||
88 | + * and some PHYs may support only disabling TX pulses entirely. For the latter | ||
89 | + * a special value is required (ETHTOOL_PHY_EDPD_NO_TX) so that this can be | ||
90 | + * configured from userspace (should the user want it). | ||
91 | + * | ||
92 | + * The interval units for TX wake-up are in milliseconds, since this should | ||
93 | + * cover a reasonable range of intervals: | ||
94 | + * - from 1 millisecond, which does not sound like much of a power-saver | ||
95 | + * - to ~65 seconds which is quite a lot to wait for a link to come up when | ||
96 | + * plugging a cable | ||
97 | + */ | ||
98 | +#define ETHTOOL_PHY_EDPD_DFLT_TX_MSECS 0xffff | ||
99 | +#define ETHTOOL_PHY_EDPD_NO_TX 0xfffe | ||
100 | +#define ETHTOOL_PHY_EDPD_DISABLE 0 | ||
101 | + | ||
102 | enum phy_tunable_id { | ||
103 | ETHTOOL_PHY_ID_UNSPEC, | ||
104 | ETHTOOL_PHY_DOWNSHIFT, | ||
105 | ETHTOOL_PHY_FAST_LINK_DOWN, | ||
106 | + ETHTOOL_PHY_EDPD, | ||
107 | /* | ||
108 | * Add your fresh new phy tunable attribute above and remember to update | ||
109 | * phy_tunable_strings[] in net/core/ethtool.c | ||
110 | @@ -XXX,XX +XXX,XX @@ enum ethtool_link_mode_bit_indices { | ||
111 | ETHTOOL_LINK_MODE_200000baseLR4_ER4_FR4_Full_BIT = 64, | ||
112 | ETHTOOL_LINK_MODE_200000baseDR4_Full_BIT = 65, | ||
113 | ETHTOOL_LINK_MODE_200000baseCR4_Full_BIT = 66, | ||
114 | + ETHTOOL_LINK_MODE_100baseT1_Full_BIT = 67, | ||
115 | + ETHTOOL_LINK_MODE_1000baseT1_Full_BIT = 68, | ||
116 | |||
117 | /* must be last entry */ | ||
118 | __ETHTOOL_LINK_MODE_MASK_NBITS | ||
119 | diff --git a/include/standard-headers/linux/pci_regs.h b/include/standard-headers/linux/pci_regs.h | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/include/standard-headers/linux/pci_regs.h | ||
122 | +++ b/include/standard-headers/linux/pci_regs.h | ||
123 | @@ -XXX,XX +XXX,XX @@ | ||
124 | #define PCI_EXP_LNKCAP_SLS_5_0GB 0x00000002 /* LNKCAP2 SLS Vector bit 1 */ | ||
125 | #define PCI_EXP_LNKCAP_SLS_8_0GB 0x00000003 /* LNKCAP2 SLS Vector bit 2 */ | ||
126 | #define PCI_EXP_LNKCAP_SLS_16_0GB 0x00000004 /* LNKCAP2 SLS Vector bit 3 */ | ||
127 | +#define PCI_EXP_LNKCAP_SLS_32_0GB 0x00000005 /* LNKCAP2 SLS Vector bit 4 */ | ||
128 | #define PCI_EXP_LNKCAP_MLW 0x000003f0 /* Maximum Link Width */ | ||
129 | #define PCI_EXP_LNKCAP_ASPMS 0x00000c00 /* ASPM Support */ | ||
130 | #define PCI_EXP_LNKCAP_L0SEL 0x00007000 /* L0s Exit Latency */ | ||
131 | @@ -XXX,XX +XXX,XX @@ | ||
132 | #define PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 /* Current Link Speed 5.0GT/s */ | ||
133 | #define PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 /* Current Link Speed 8.0GT/s */ | ||
134 | #define PCI_EXP_LNKSTA_CLS_16_0GB 0x0004 /* Current Link Speed 16.0GT/s */ | ||
135 | +#define PCI_EXP_LNKSTA_CLS_32_0GB 0x0005 /* Current Link Speed 32.0GT/s */ | ||
136 | #define PCI_EXP_LNKSTA_NLW 0x03f0 /* Negotiated Link Width */ | ||
137 | #define PCI_EXP_LNKSTA_NLW_X1 0x0010 /* Current Link Width x1 */ | ||
138 | #define PCI_EXP_LNKSTA_NLW_X2 0x0020 /* Current Link Width x2 */ | ||
139 | @@ -XXX,XX +XXX,XX @@ | ||
140 | #define PCI_EXP_SLTCTL_CCIE 0x0010 /* Command Completed Interrupt Enable */ | ||
141 | #define PCI_EXP_SLTCTL_HPIE 0x0020 /* Hot-Plug Interrupt Enable */ | ||
142 | #define PCI_EXP_SLTCTL_AIC 0x00c0 /* Attention Indicator Control */ | ||
143 | +#define PCI_EXP_SLTCTL_ATTN_IND_SHIFT 6 /* Attention Indicator shift */ | ||
144 | #define PCI_EXP_SLTCTL_ATTN_IND_ON 0x0040 /* Attention Indicator on */ | ||
145 | #define PCI_EXP_SLTCTL_ATTN_IND_BLINK 0x0080 /* Attention Indicator blinking */ | ||
146 | #define PCI_EXP_SLTCTL_ATTN_IND_OFF 0x00c0 /* Attention Indicator off */ | ||
147 | @@ -XXX,XX +XXX,XX @@ | ||
148 | #define PCI_EXP_LNKCAP2_SLS_5_0GB 0x00000004 /* Supported Speed 5GT/s */ | ||
149 | #define PCI_EXP_LNKCAP2_SLS_8_0GB 0x00000008 /* Supported Speed 8GT/s */ | ||
150 | #define PCI_EXP_LNKCAP2_SLS_16_0GB 0x00000010 /* Supported Speed 16GT/s */ | ||
151 | +#define PCI_EXP_LNKCAP2_SLS_32_0GB 0x00000020 /* Supported Speed 32GT/s */ | ||
152 | #define PCI_EXP_LNKCAP2_CROSSLINK 0x00000100 /* Crosslink supported */ | ||
153 | #define PCI_EXP_LNKCTL2 48 /* Link Control 2 */ | ||
154 | #define PCI_EXP_LNKCTL2_TLS 0x000f | ||
155 | @@ -XXX,XX +XXX,XX @@ | ||
156 | #define PCI_EXP_LNKCTL2_TLS_5_0GT 0x0002 /* Supported Speed 5GT/s */ | ||
157 | #define PCI_EXP_LNKCTL2_TLS_8_0GT 0x0003 /* Supported Speed 8GT/s */ | ||
158 | #define PCI_EXP_LNKCTL2_TLS_16_0GT 0x0004 /* Supported Speed 16GT/s */ | ||
159 | +#define PCI_EXP_LNKCTL2_TLS_32_0GT 0x0005 /* Supported Speed 32GT/s */ | ||
160 | #define PCI_EXP_LNKSTA2 50 /* Link Status 2 */ | ||
161 | #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V2 52 /* v2 endpoints with link end here */ | ||
162 | #define PCI_EXP_SLTCAP2 52 /* Slot Capabilities 2 */ | ||
163 | @@ -XXX,XX +XXX,XX @@ | ||
164 | #define PCI_EXT_CAP_ID_DPC 0x1D /* Downstream Port Containment */ | ||
165 | #define PCI_EXT_CAP_ID_L1SS 0x1E /* L1 PM Substates */ | ||
166 | #define PCI_EXT_CAP_ID_PTM 0x1F /* Precision Time Measurement */ | ||
167 | -#define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PTM | ||
168 | +#define PCI_EXT_CAP_ID_DLF 0x25 /* Data Link Feature */ | ||
169 | +#define PCI_EXT_CAP_ID_PL_16GT 0x26 /* Physical Layer 16.0 GT/s */ | ||
170 | +#define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PL_16GT | ||
171 | |||
172 | #define PCI_EXT_CAP_DSN_SIZEOF 12 | ||
173 | #define PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF 40 | ||
174 | @@ -XXX,XX +XXX,XX @@ | ||
175 | #define PCI_L1SS_CTL1_LTR_L12_TH_SCALE 0xe0000000 /* LTR_L1.2_THRESHOLD_Scale */ | ||
176 | #define PCI_L1SS_CTL2 0x0c /* Control 2 Register */ | ||
177 | |||
178 | +/* Data Link Feature */ | ||
179 | +#define PCI_DLF_CAP 0x04 /* Capabilities Register */ | ||
180 | +#define PCI_DLF_EXCHANGE_ENABLE 0x80000000 /* Data Link Feature Exchange Enable */ | ||
181 | + | ||
182 | +/* Physical Layer 16.0 GT/s */ | ||
183 | +#define PCI_PL_16GT_LE_CTRL 0x20 /* Lane Equalization Control Register */ | ||
184 | +#define PCI_PL_16GT_LE_CTRL_DSP_TX_PRESET_MASK 0x0000000F | ||
185 | +#define PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_MASK 0x000000F0 | ||
186 | +#define PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_SHIFT 4 | ||
187 | + | ||
188 | #endif /* LINUX_PCI_REGS_H */ | ||
189 | diff --git a/include/standard-headers/linux/virtio_fs.h b/include/standard-headers/linux/virtio_fs.h | ||
190 | new file mode 100644 | 48 | new file mode 100644 |
191 | index XXXXXXX..XXXXXXX | 49 | index XXXXXXX..XXXXXXX |
192 | --- /dev/null | 50 | --- /dev/null |
193 | +++ b/include/standard-headers/linux/virtio_fs.h | 51 | +++ b/hw/arm/olimex-stm32-h405.c |
194 | @@ -XXX,XX +XXX,XX @@ | 52 | @@ -XXX,XX +XXX,XX @@ |
195 | +/* SPDX-License-Identifier: ((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) */ | ||
196 | + | ||
197 | +#ifndef _LINUX_VIRTIO_FS_H | ||
198 | +#define _LINUX_VIRTIO_FS_H | ||
199 | + | ||
200 | +#include "standard-headers/linux/types.h" | ||
201 | +#include "standard-headers/linux/virtio_ids.h" | ||
202 | +#include "standard-headers/linux/virtio_config.h" | ||
203 | +#include "standard-headers/linux/virtio_types.h" | ||
204 | + | ||
205 | +struct virtio_fs_config { | ||
206 | + /* Filesystem name (UTF-8, not NUL-terminated, padded with NULs) */ | ||
207 | + uint8_t tag[36]; | ||
208 | + | ||
209 | + /* Number of request queues */ | ||
210 | + uint32_t num_request_queues; | ||
211 | +} QEMU_PACKED; | ||
212 | + | ||
213 | +#endif /* _LINUX_VIRTIO_FS_H */ | ||
214 | diff --git a/include/standard-headers/linux/virtio_ids.h b/include/standard-headers/linux/virtio_ids.h | ||
215 | index XXXXXXX..XXXXXXX 100644 | ||
216 | --- a/include/standard-headers/linux/virtio_ids.h | ||
217 | +++ b/include/standard-headers/linux/virtio_ids.h | ||
218 | @@ -XXX,XX +XXX,XX @@ | ||
219 | #define VIRTIO_ID_INPUT 18 /* virtio input */ | ||
220 | #define VIRTIO_ID_VSOCK 19 /* virtio vsock transport */ | ||
221 | #define VIRTIO_ID_CRYPTO 20 /* virtio crypto */ | ||
222 | +#define VIRTIO_ID_IOMMU 23 /* virtio IOMMU */ | ||
223 | +#define VIRTIO_ID_FS 26 /* virtio filesystem */ | ||
224 | #define VIRTIO_ID_PMEM 27 /* virtio pmem */ | ||
225 | |||
226 | #endif /* _LINUX_VIRTIO_IDS_H */ | ||
227 | diff --git a/include/standard-headers/linux/virtio_iommu.h b/include/standard-headers/linux/virtio_iommu.h | ||
228 | new file mode 100644 | ||
229 | index XXXXXXX..XXXXXXX | ||
230 | --- /dev/null | ||
231 | +++ b/include/standard-headers/linux/virtio_iommu.h | ||
232 | @@ -XXX,XX +XXX,XX @@ | ||
233 | +/* SPDX-License-Identifier: BSD-3-Clause */ | ||
234 | +/* | 53 | +/* |
235 | + * Virtio-iommu definition v0.12 | 54 | + * ST STM32VLDISCOVERY machine |
55 | + * Olimex STM32-H405 machine | ||
236 | + * | 56 | + * |
237 | + * Copyright (C) 2019 Arm Ltd. | 57 | + * Copyright (c) 2022 Felipe Balbi <balbi@kernel.org> |
238 | + */ | 58 | + * |
239 | +#ifndef _LINUX_VIRTIO_IOMMU_H | 59 | + * Permission is hereby granted, free of charge, to any person obtaining a copy |
240 | +#define _LINUX_VIRTIO_IOMMU_H | 60 | + * of this software and associated documentation files (the "Software"), to deal |
241 | + | 61 | + * in the Software without restriction, including without limitation the rights |
242 | +#include "standard-headers/linux/types.h" | 62 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
243 | + | 63 | + * copies of the Software, and to permit persons to whom the Software is |
244 | +/* Feature bits */ | 64 | + * furnished to do so, subject to the following conditions: |
245 | +#define VIRTIO_IOMMU_F_INPUT_RANGE 0 | 65 | + * |
246 | +#define VIRTIO_IOMMU_F_DOMAIN_RANGE 1 | 66 | + * The above copyright notice and this permission notice shall be included in |
247 | +#define VIRTIO_IOMMU_F_MAP_UNMAP 2 | 67 | + * all copies or substantial portions of the Software. |
248 | +#define VIRTIO_IOMMU_F_BYPASS 3 | 68 | + * |
249 | +#define VIRTIO_IOMMU_F_PROBE 4 | 69 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
250 | +#define VIRTIO_IOMMU_F_MMIO 5 | 70 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
251 | + | 71 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
252 | +struct virtio_iommu_range_64 { | 72 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
253 | + uint64_t start; | 73 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
254 | + uint64_t end; | 74 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
255 | +}; | 75 | + * THE SOFTWARE. |
256 | + | ||
257 | +struct virtio_iommu_range_32 { | ||
258 | + uint32_t start; | ||
259 | + uint32_t end; | ||
260 | +}; | ||
261 | + | ||
262 | +struct virtio_iommu_config { | ||
263 | + /* Supported page sizes */ | ||
264 | + uint64_t page_size_mask; | ||
265 | + /* Supported IOVA range */ | ||
266 | + struct virtio_iommu_range_64 input_range; | ||
267 | + /* Max domain ID size */ | ||
268 | + struct virtio_iommu_range_32 domain_range; | ||
269 | + /* Probe buffer size */ | ||
270 | + uint32_t probe_size; | ||
271 | +}; | ||
272 | + | ||
273 | +/* Request types */ | ||
274 | +#define VIRTIO_IOMMU_T_ATTACH 0x01 | ||
275 | +#define VIRTIO_IOMMU_T_DETACH 0x02 | ||
276 | +#define VIRTIO_IOMMU_T_MAP 0x03 | ||
277 | +#define VIRTIO_IOMMU_T_UNMAP 0x04 | ||
278 | +#define VIRTIO_IOMMU_T_PROBE 0x05 | ||
279 | + | ||
280 | +/* Status types */ | ||
281 | +#define VIRTIO_IOMMU_S_OK 0x00 | ||
282 | +#define VIRTIO_IOMMU_S_IOERR 0x01 | ||
283 | +#define VIRTIO_IOMMU_S_UNSUPP 0x02 | ||
284 | +#define VIRTIO_IOMMU_S_DEVERR 0x03 | ||
285 | +#define VIRTIO_IOMMU_S_INVAL 0x04 | ||
286 | +#define VIRTIO_IOMMU_S_RANGE 0x05 | ||
287 | +#define VIRTIO_IOMMU_S_NOENT 0x06 | ||
288 | +#define VIRTIO_IOMMU_S_FAULT 0x07 | ||
289 | +#define VIRTIO_IOMMU_S_NOMEM 0x08 | ||
290 | + | ||
291 | +struct virtio_iommu_req_head { | ||
292 | + uint8_t type; | ||
293 | + uint8_t reserved[3]; | ||
294 | +}; | ||
295 | + | ||
296 | +struct virtio_iommu_req_tail { | ||
297 | + uint8_t status; | ||
298 | + uint8_t reserved[3]; | ||
299 | +}; | ||
300 | + | ||
301 | +struct virtio_iommu_req_attach { | ||
302 | + struct virtio_iommu_req_head head; | ||
303 | + uint32_t domain; | ||
304 | + uint32_t endpoint; | ||
305 | + uint8_t reserved[8]; | ||
306 | + struct virtio_iommu_req_tail tail; | ||
307 | +}; | ||
308 | + | ||
309 | +struct virtio_iommu_req_detach { | ||
310 | + struct virtio_iommu_req_head head; | ||
311 | + uint32_t domain; | ||
312 | + uint32_t endpoint; | ||
313 | + uint8_t reserved[8]; | ||
314 | + struct virtio_iommu_req_tail tail; | ||
315 | +}; | ||
316 | + | ||
317 | +#define VIRTIO_IOMMU_MAP_F_READ (1 << 0) | ||
318 | +#define VIRTIO_IOMMU_MAP_F_WRITE (1 << 1) | ||
319 | +#define VIRTIO_IOMMU_MAP_F_MMIO (1 << 2) | ||
320 | + | ||
321 | +#define VIRTIO_IOMMU_MAP_F_MASK (VIRTIO_IOMMU_MAP_F_READ | \ | ||
322 | + VIRTIO_IOMMU_MAP_F_WRITE | \ | ||
323 | + VIRTIO_IOMMU_MAP_F_MMIO) | ||
324 | + | ||
325 | +struct virtio_iommu_req_map { | ||
326 | + struct virtio_iommu_req_head head; | ||
327 | + uint32_t domain; | ||
328 | + uint64_t virt_start; | ||
329 | + uint64_t virt_end; | ||
330 | + uint64_t phys_start; | ||
331 | + uint32_t flags; | ||
332 | + struct virtio_iommu_req_tail tail; | ||
333 | +}; | ||
334 | + | ||
335 | +struct virtio_iommu_req_unmap { | ||
336 | + struct virtio_iommu_req_head head; | ||
337 | + uint32_t domain; | ||
338 | + uint64_t virt_start; | ||
339 | + uint64_t virt_end; | ||
340 | + uint8_t reserved[4]; | ||
341 | + struct virtio_iommu_req_tail tail; | ||
342 | +}; | ||
343 | + | ||
344 | +#define VIRTIO_IOMMU_PROBE_T_NONE 0 | ||
345 | +#define VIRTIO_IOMMU_PROBE_T_RESV_MEM 1 | ||
346 | + | ||
347 | +#define VIRTIO_IOMMU_PROBE_T_MASK 0xfff | ||
348 | + | ||
349 | +struct virtio_iommu_probe_property { | ||
350 | + uint16_t type; | ||
351 | + uint16_t length; | ||
352 | +}; | ||
353 | + | ||
354 | +#define VIRTIO_IOMMU_RESV_MEM_T_RESERVED 0 | ||
355 | +#define VIRTIO_IOMMU_RESV_MEM_T_MSI 1 | ||
356 | + | ||
357 | +struct virtio_iommu_probe_resv_mem { | ||
358 | + struct virtio_iommu_probe_property head; | ||
359 | + uint8_t subtype; | ||
360 | + uint8_t reserved[3]; | ||
361 | + uint64_t start; | ||
362 | + uint64_t end; | ||
363 | +}; | ||
364 | + | ||
365 | +struct virtio_iommu_req_probe { | ||
366 | + struct virtio_iommu_req_head head; | ||
367 | + uint32_t endpoint; | ||
368 | + uint8_t reserved[64]; | ||
369 | + | ||
370 | + uint8_t properties[]; | ||
371 | + | ||
372 | + /* | ||
373 | + * Tail follows the variable-length properties array. No padding, | ||
374 | + * property lengths are all aligned on 8 bytes. | ||
375 | + */ | ||
376 | +}; | ||
377 | + | ||
378 | +/* Fault types */ | ||
379 | +#define VIRTIO_IOMMU_FAULT_R_UNKNOWN 0 | ||
380 | +#define VIRTIO_IOMMU_FAULT_R_DOMAIN 1 | ||
381 | +#define VIRTIO_IOMMU_FAULT_R_MAPPING 2 | ||
382 | + | ||
383 | +#define VIRTIO_IOMMU_FAULT_F_READ (1 << 0) | ||
384 | +#define VIRTIO_IOMMU_FAULT_F_WRITE (1 << 1) | ||
385 | +#define VIRTIO_IOMMU_FAULT_F_EXEC (1 << 2) | ||
386 | +#define VIRTIO_IOMMU_FAULT_F_ADDRESS (1 << 8) | ||
387 | + | ||
388 | +struct virtio_iommu_fault { | ||
389 | + uint8_t reason; | ||
390 | + uint8_t reserved[3]; | ||
391 | + uint32_t flags; | ||
392 | + uint32_t endpoint; | ||
393 | + uint8_t reserved2[4]; | ||
394 | + uint64_t address; | ||
395 | +}; | ||
396 | + | ||
397 | +#endif | ||
398 | diff --git a/include/standard-headers/linux/virtio_pmem.h b/include/standard-headers/linux/virtio_pmem.h | ||
399 | index XXXXXXX..XXXXXXX 100644 | ||
400 | --- a/include/standard-headers/linux/virtio_pmem.h | ||
401 | +++ b/include/standard-headers/linux/virtio_pmem.h | ||
402 | @@ -XXX,XX +XXX,XX @@ | ||
403 | -/* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ | ||
404 | +/* SPDX-License-Identifier: (GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause */ | ||
405 | /* | ||
406 | * Definitions for virtio-pmem devices. | ||
407 | * | ||
408 | @@ -XXX,XX +XXX,XX @@ | ||
409 | * Author(s): Pankaj Gupta <pagupta@redhat.com> | ||
410 | */ | ||
411 | |||
412 | -#ifndef _UAPI_LINUX_VIRTIO_PMEM_H | ||
413 | -#define _UAPI_LINUX_VIRTIO_PMEM_H | ||
414 | +#ifndef _LINUX_VIRTIO_PMEM_H | ||
415 | +#define _LINUX_VIRTIO_PMEM_H | ||
416 | |||
417 | #include "standard-headers/linux/types.h" | ||
418 | #include "standard-headers/linux/virtio_ids.h" | ||
419 | diff --git a/linux-headers/asm-arm/kvm.h b/linux-headers/asm-arm/kvm.h | ||
420 | index XXXXXXX..XXXXXXX 100644 | ||
421 | --- a/linux-headers/asm-arm/kvm.h | ||
422 | +++ b/linux-headers/asm-arm/kvm.h | ||
423 | @@ -XXX,XX +XXX,XX @@ struct kvm_vcpu_events { | ||
424 | #define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM | KVM_REG_SIZE_U64 | \ | ||
425 | KVM_REG_ARM_FW | ((r) & 0xffff)) | ||
426 | #define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0) | ||
427 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1 KVM_REG_ARM_FW_REG(1) | ||
428 | + /* Higher values mean better protection. */ | ||
429 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_AVAIL 0 | ||
430 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_AVAIL 1 | ||
431 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_REQUIRED 2 | ||
432 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2 KVM_REG_ARM_FW_REG(2) | ||
433 | + /* Higher values mean better protection. */ | ||
434 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_AVAIL 0 | ||
435 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_UNKNOWN 1 | ||
436 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_AVAIL 2 | ||
437 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_REQUIRED 3 | ||
438 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_ENABLED (1U << 4) | ||
439 | |||
440 | /* Device Control API: ARM VGIC */ | ||
441 | #define KVM_DEV_ARM_VGIC_GRP_ADDR 0 | ||
442 | @@ -XXX,XX +XXX,XX @@ struct kvm_vcpu_events { | ||
443 | #define KVM_DEV_ARM_ITS_CTRL_RESET 4 | ||
444 | |||
445 | /* KVM_IRQ_LINE irq field index values */ | ||
446 | +#define KVM_ARM_IRQ_VCPU2_SHIFT 28 | ||
447 | +#define KVM_ARM_IRQ_VCPU2_MASK 0xf | ||
448 | #define KVM_ARM_IRQ_TYPE_SHIFT 24 | ||
449 | -#define KVM_ARM_IRQ_TYPE_MASK 0xff | ||
450 | +#define KVM_ARM_IRQ_TYPE_MASK 0xf | ||
451 | #define KVM_ARM_IRQ_VCPU_SHIFT 16 | ||
452 | #define KVM_ARM_IRQ_VCPU_MASK 0xff | ||
453 | #define KVM_ARM_IRQ_NUM_SHIFT 0 | ||
454 | diff --git a/linux-headers/asm-arm/unistd-common.h b/linux-headers/asm-arm/unistd-common.h | ||
455 | index XXXXXXX..XXXXXXX 100644 | ||
456 | --- a/linux-headers/asm-arm/unistd-common.h | ||
457 | +++ b/linux-headers/asm-arm/unistd-common.h | ||
458 | @@ -XXX,XX +XXX,XX @@ | ||
459 | #define __NR_fsconfig (__NR_SYSCALL_BASE + 431) | ||
460 | #define __NR_fsmount (__NR_SYSCALL_BASE + 432) | ||
461 | #define __NR_fspick (__NR_SYSCALL_BASE + 433) | ||
462 | +#define __NR_pidfd_open (__NR_SYSCALL_BASE + 434) | ||
463 | +#define __NR_clone3 (__NR_SYSCALL_BASE + 435) | ||
464 | |||
465 | #endif /* _ASM_ARM_UNISTD_COMMON_H */ | ||
466 | diff --git a/linux-headers/asm-arm64/kvm.h b/linux-headers/asm-arm64/kvm.h | ||
467 | index XXXXXXX..XXXXXXX 100644 | ||
468 | --- a/linux-headers/asm-arm64/kvm.h | ||
469 | +++ b/linux-headers/asm-arm64/kvm.h | ||
470 | @@ -XXX,XX +XXX,XX @@ struct kvm_vcpu_events { | ||
471 | #define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \ | ||
472 | KVM_REG_ARM_FW | ((r) & 0xffff)) | ||
473 | #define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0) | ||
474 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1 KVM_REG_ARM_FW_REG(1) | ||
475 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_AVAIL 0 | ||
476 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_AVAIL 1 | ||
477 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_REQUIRED 2 | ||
478 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2 KVM_REG_ARM_FW_REG(2) | ||
479 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_AVAIL 0 | ||
480 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_UNKNOWN 1 | ||
481 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_AVAIL 2 | ||
482 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_REQUIRED 3 | ||
483 | +#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_ENABLED (1U << 4) | ||
484 | |||
485 | /* SVE registers */ | ||
486 | #define KVM_REG_ARM64_SVE (0x15 << KVM_REG_ARM_COPROC_SHIFT) | ||
487 | @@ -XXX,XX +XXX,XX @@ struct kvm_vcpu_events { | ||
488 | KVM_REG_SIZE_U256 | \ | ||
489 | ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1))) | ||
490 | |||
491 | +/* | ||
492 | + * Register values for KVM_REG_ARM64_SVE_ZREG(), KVM_REG_ARM64_SVE_PREG() and | ||
493 | + * KVM_REG_ARM64_SVE_FFR() are represented in memory in an endianness- | ||
494 | + * invariant layout which differs from the layout used for the FPSIMD | ||
495 | + * V-registers on big-endian systems: see sigcontext.h for more explanation. | ||
496 | + */ | 76 | + */ |
497 | + | 77 | + |
498 | #define KVM_ARM64_SVE_VQ_MIN __SVE_VQ_MIN | 78 | +#include "qemu/osdep.h" |
499 | #define KVM_ARM64_SVE_VQ_MAX __SVE_VQ_MAX | 79 | +#include "qapi/error.h" |
500 | 80 | +#include "hw/boards.h" | |
501 | @@ -XXX,XX +XXX,XX @@ struct kvm_vcpu_events { | 81 | +#include "hw/qdev-properties.h" |
502 | #define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1 | 82 | +#include "hw/qdev-clock.h" |
503 | 83 | +#include "qemu/error-report.h" | |
504 | /* KVM_IRQ_LINE irq field index values */ | 84 | +#include "hw/arm/stm32f405_soc.h" |
505 | +#define KVM_ARM_IRQ_VCPU2_SHIFT 28 | 85 | +#include "hw/arm/boot.h" |
506 | +#define KVM_ARM_IRQ_VCPU2_MASK 0xf | 86 | + |
507 | #define KVM_ARM_IRQ_TYPE_SHIFT 24 | 87 | +/* olimex-stm32-h405 implementation is derived from netduinoplus2 */ |
508 | -#define KVM_ARM_IRQ_TYPE_MASK 0xff | 88 | + |
509 | +#define KVM_ARM_IRQ_TYPE_MASK 0xf | 89 | +/* Main SYSCLK frequency in Hz (168MHz) */ |
510 | #define KVM_ARM_IRQ_VCPU_SHIFT 16 | 90 | +#define SYSCLK_FRQ 168000000ULL |
511 | #define KVM_ARM_IRQ_VCPU_MASK 0xff | 91 | + |
512 | #define KVM_ARM_IRQ_NUM_SHIFT 0 | 92 | +static void olimex_stm32_h405_init(MachineState *machine) |
513 | diff --git a/linux-headers/asm-generic/mman-common.h b/linux-headers/asm-generic/mman-common.h | 93 | +{ |
94 | + DeviceState *dev; | ||
95 | + Clock *sysclk; | ||
96 | + | ||
97 | + /* This clock doesn't need migration because it is fixed-frequency */ | ||
98 | + sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
99 | + clock_set_hz(sysclk, SYSCLK_FRQ); | ||
100 | + | ||
101 | + dev = qdev_new(TYPE_STM32F405_SOC); | ||
102 | + qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4")); | ||
103 | + qdev_connect_clock_in(dev, "sysclk", sysclk); | ||
104 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
105 | + | ||
106 | + armv7m_load_kernel(ARM_CPU(first_cpu), | ||
107 | + machine->kernel_filename, | ||
108 | + 0, FLASH_SIZE); | ||
109 | +} | ||
110 | + | ||
111 | +static void olimex_stm32_h405_machine_init(MachineClass *mc) | ||
112 | +{ | ||
113 | + mc->desc = "Olimex STM32-H405 (Cortex-M4)"; | ||
114 | + mc->init = olimex_stm32_h405_init; | ||
115 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); | ||
116 | + | ||
117 | + /* SRAM pre-allocated as part of the SoC instantiation */ | ||
118 | + mc->default_ram_size = 0; | ||
119 | +} | ||
120 | + | ||
121 | +DEFINE_MACHINE("olimex-stm32-h405", olimex_stm32_h405_machine_init) | ||
122 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
514 | index XXXXXXX..XXXXXXX 100644 | 123 | index XXXXXXX..XXXXXXX 100644 |
515 | --- a/linux-headers/asm-generic/mman-common.h | 124 | --- a/MAINTAINERS |
516 | +++ b/linux-headers/asm-generic/mman-common.h | 125 | +++ b/MAINTAINERS |
517 | @@ -XXX,XX +XXX,XX @@ | 126 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org |
518 | #define MAP_TYPE 0x0f /* Mask for type of mapping */ | 127 | S: Maintained |
519 | #define MAP_FIXED 0x10 /* Interpret addr exactly */ | 128 | F: hw/arm/netduinoplus2.c |
520 | #define MAP_ANONYMOUS 0x20 /* don't use a file */ | 129 | |
521 | -#ifdef CONFIG_MMAP_ALLOW_UNINITIALIZED | 130 | +Olimex STM32 H405 |
522 | -# define MAP_UNINITIALIZED 0x4000000 /* For anonymous mmap, memory could be uninitialized */ | 131 | +M: Felipe Balbi <balbi@kernel.org> |
523 | -#else | 132 | +L: qemu-arm@nongnu.org |
524 | -# define MAP_UNINITIALIZED 0x0 /* Don't support this flag */ | 133 | +S: Maintained |
525 | -#endif | 134 | +F: hw/arm/olimex-stm32-h405.c |
526 | |||
527 | -/* 0x0100 - 0x80000 flags are defined in asm-generic/mman.h */ | ||
528 | +/* 0x0100 - 0x4000 flags are defined in asm-generic/mman.h */ | ||
529 | +#define MAP_POPULATE 0x008000 /* populate (prefault) pagetables */ | ||
530 | +#define MAP_NONBLOCK 0x010000 /* do not block on IO */ | ||
531 | +#define MAP_STACK 0x020000 /* give out an address that is best suited for process/thread stacks */ | ||
532 | +#define MAP_HUGETLB 0x040000 /* create a huge page mapping */ | ||
533 | +#define MAP_SYNC 0x080000 /* perform synchronous page faults for the mapping */ | ||
534 | #define MAP_FIXED_NOREPLACE 0x100000 /* MAP_FIXED which doesn't unmap underlying mapping */ | ||
535 | |||
536 | +#define MAP_UNINITIALIZED 0x4000000 /* For anonymous mmap, memory could be | ||
537 | + * uninitialized */ | ||
538 | + | 135 | + |
539 | /* | 136 | SmartFusion2 |
540 | * Flags for mlock | 137 | M: Subbaraya Sundeep <sundeep.lkml@gmail.com> |
541 | */ | 138 | M: Peter Maydell <peter.maydell@linaro.org> |
542 | @@ -XXX,XX +XXX,XX @@ | 139 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
543 | #define MADV_WIPEONFORK 18 /* Zero memory on fork, child only */ | 140 | index XXXXXXX..XXXXXXX 100644 |
544 | #define MADV_KEEPONFORK 19 /* Undo MADV_WIPEONFORK */ | 141 | --- a/hw/arm/Kconfig |
545 | 142 | +++ b/hw/arm/Kconfig | |
546 | +#define MADV_COLD 20 /* deactivate these pages */ | 143 | @@ -XXX,XX +XXX,XX @@ config NETDUINOPLUS2 |
547 | +#define MADV_PAGEOUT 21 /* reclaim these pages */ | 144 | bool |
145 | select STM32F405_SOC | ||
146 | |||
147 | +config OLIMEX_STM32_H405 | ||
148 | + bool | ||
149 | + select STM32F405_SOC | ||
548 | + | 150 | + |
549 | /* compatibility flags */ | 151 | config NSERIES |
550 | #define MAP_FILE 0 | 152 | bool |
551 | 153 | select OMAP | |
552 | diff --git a/linux-headers/asm-generic/mman.h b/linux-headers/asm-generic/mman.h | 154 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build |
553 | index XXXXXXX..XXXXXXX 100644 | 155 | index XXXXXXX..XXXXXXX 100644 |
554 | --- a/linux-headers/asm-generic/mman.h | 156 | --- a/hw/arm/meson.build |
555 | +++ b/linux-headers/asm-generic/mman.h | 157 | +++ b/hw/arm/meson.build |
556 | @@ -XXX,XX +XXX,XX @@ | 158 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) |
557 | #define MAP_EXECUTABLE 0x1000 /* mark it as an executable */ | 159 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) |
558 | #define MAP_LOCKED 0x2000 /* pages are locked */ | 160 | arm_ss.add(when: 'CONFIG_NETDUINO2', if_true: files('netduino2.c')) |
559 | #define MAP_NORESERVE 0x4000 /* don't check for reservations */ | 161 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) |
560 | -#define MAP_POPULATE 0x8000 /* populate (prefault) pagetables */ | 162 | +arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) |
561 | -#define MAP_NONBLOCK 0x10000 /* do not block on IO */ | 163 | arm_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx.c', 'npcm7xx_boards.c')) |
562 | -#define MAP_STACK 0x20000 /* give out an address that is best suited for process/thread stacks */ | 164 | arm_ss.add(when: 'CONFIG_NSERIES', if_true: files('nseries.c')) |
563 | -#define MAP_HUGETLB 0x40000 /* create a huge page mapping */ | 165 | arm_ss.add(when: 'CONFIG_SX1', if_true: files('omap_sx1.c')) |
564 | -#define MAP_SYNC 0x80000 /* perform synchronous page faults for the mapping */ | ||
565 | |||
566 | -/* Bits [26:31] are reserved, see mman-common.h for MAP_HUGETLB usage */ | ||
567 | +/* | ||
568 | + * Bits [26:31] are reserved, see asm-generic/hugetlb_encode.h | ||
569 | + * for MAP_HUGETLB usage | ||
570 | + */ | ||
571 | |||
572 | #define MCL_CURRENT 1 /* lock all current mappings */ | ||
573 | #define MCL_FUTURE 2 /* lock all future mappings */ | ||
574 | diff --git a/linux-headers/asm-generic/unistd.h b/linux-headers/asm-generic/unistd.h | ||
575 | index XXXXXXX..XXXXXXX 100644 | ||
576 | --- a/linux-headers/asm-generic/unistd.h | ||
577 | +++ b/linux-headers/asm-generic/unistd.h | ||
578 | @@ -XXX,XX +XXX,XX @@ __SYSCALL(__NR_semget, sys_semget) | ||
579 | __SC_COMP(__NR_semctl, sys_semctl, compat_sys_semctl) | ||
580 | #if defined(__ARCH_WANT_TIME32_SYSCALLS) || __BITS_PER_LONG != 32 | ||
581 | #define __NR_semtimedop 192 | ||
582 | -__SC_COMP(__NR_semtimedop, sys_semtimedop, sys_semtimedop_time32) | ||
583 | +__SC_3264(__NR_semtimedop, sys_semtimedop_time32, sys_semtimedop) | ||
584 | #endif | ||
585 | #define __NR_semop 193 | ||
586 | __SYSCALL(__NR_semop, sys_semop) | ||
587 | @@ -XXX,XX +XXX,XX @@ __SYSCALL(__NR_fsconfig, sys_fsconfig) | ||
588 | __SYSCALL(__NR_fsmount, sys_fsmount) | ||
589 | #define __NR_fspick 433 | ||
590 | __SYSCALL(__NR_fspick, sys_fspick) | ||
591 | +#define __NR_pidfd_open 434 | ||
592 | +__SYSCALL(__NR_pidfd_open, sys_pidfd_open) | ||
593 | +#ifdef __ARCH_WANT_SYS_CLONE3 | ||
594 | +#define __NR_clone3 435 | ||
595 | +__SYSCALL(__NR_clone3, sys_clone3) | ||
596 | +#endif | ||
597 | |||
598 | #undef __NR_syscalls | ||
599 | -#define __NR_syscalls 434 | ||
600 | +#define __NR_syscalls 436 | ||
601 | |||
602 | /* | ||
603 | * 32 bit systems traditionally used different | ||
604 | diff --git a/linux-headers/asm-mips/mman.h b/linux-headers/asm-mips/mman.h | ||
605 | index XXXXXXX..XXXXXXX 100644 | ||
606 | --- a/linux-headers/asm-mips/mman.h | ||
607 | +++ b/linux-headers/asm-mips/mman.h | ||
608 | @@ -XXX,XX +XXX,XX @@ | ||
609 | #define MADV_WIPEONFORK 18 /* Zero memory on fork, child only */ | ||
610 | #define MADV_KEEPONFORK 19 /* Undo MADV_WIPEONFORK */ | ||
611 | |||
612 | +#define MADV_COLD 20 /* deactivate these pages */ | ||
613 | +#define MADV_PAGEOUT 21 /* reclaim these pages */ | ||
614 | + | ||
615 | /* compatibility flags */ | ||
616 | #define MAP_FILE 0 | ||
617 | |||
618 | diff --git a/linux-headers/asm-mips/unistd_n32.h b/linux-headers/asm-mips/unistd_n32.h | ||
619 | index XXXXXXX..XXXXXXX 100644 | ||
620 | --- a/linux-headers/asm-mips/unistd_n32.h | ||
621 | +++ b/linux-headers/asm-mips/unistd_n32.h | ||
622 | @@ -XXX,XX +XXX,XX @@ | ||
623 | #define __NR_fsconfig (__NR_Linux + 431) | ||
624 | #define __NR_fsmount (__NR_Linux + 432) | ||
625 | #define __NR_fspick (__NR_Linux + 433) | ||
626 | +#define __NR_pidfd_open (__NR_Linux + 434) | ||
627 | |||
628 | |||
629 | #endif /* _ASM_MIPS_UNISTD_N32_H */ | ||
630 | diff --git a/linux-headers/asm-mips/unistd_n64.h b/linux-headers/asm-mips/unistd_n64.h | ||
631 | index XXXXXXX..XXXXXXX 100644 | ||
632 | --- a/linux-headers/asm-mips/unistd_n64.h | ||
633 | +++ b/linux-headers/asm-mips/unistd_n64.h | ||
634 | @@ -XXX,XX +XXX,XX @@ | ||
635 | #define __NR_fsconfig (__NR_Linux + 431) | ||
636 | #define __NR_fsmount (__NR_Linux + 432) | ||
637 | #define __NR_fspick (__NR_Linux + 433) | ||
638 | +#define __NR_pidfd_open (__NR_Linux + 434) | ||
639 | |||
640 | |||
641 | #endif /* _ASM_MIPS_UNISTD_N64_H */ | ||
642 | diff --git a/linux-headers/asm-mips/unistd_o32.h b/linux-headers/asm-mips/unistd_o32.h | ||
643 | index XXXXXXX..XXXXXXX 100644 | ||
644 | --- a/linux-headers/asm-mips/unistd_o32.h | ||
645 | +++ b/linux-headers/asm-mips/unistd_o32.h | ||
646 | @@ -XXX,XX +XXX,XX @@ | ||
647 | #define __NR_fsconfig (__NR_Linux + 431) | ||
648 | #define __NR_fsmount (__NR_Linux + 432) | ||
649 | #define __NR_fspick (__NR_Linux + 433) | ||
650 | +#define __NR_pidfd_open (__NR_Linux + 434) | ||
651 | |||
652 | |||
653 | #endif /* _ASM_MIPS_UNISTD_O32_H */ | ||
654 | diff --git a/linux-headers/asm-powerpc/mman.h b/linux-headers/asm-powerpc/mman.h | ||
655 | index XXXXXXX..XXXXXXX 100644 | ||
656 | --- a/linux-headers/asm-powerpc/mman.h | ||
657 | +++ b/linux-headers/asm-powerpc/mman.h | ||
658 | @@ -XXX,XX +XXX,XX @@ | ||
659 | #define MAP_DENYWRITE 0x0800 /* ETXTBSY */ | ||
660 | #define MAP_EXECUTABLE 0x1000 /* mark it as an executable */ | ||
661 | |||
662 | + | ||
663 | #define MCL_CURRENT 0x2000 /* lock all currently mapped pages */ | ||
664 | #define MCL_FUTURE 0x4000 /* lock all additions to address space */ | ||
665 | #define MCL_ONFAULT 0x8000 /* lock all pages that are faulted in */ | ||
666 | |||
667 | -#define MAP_POPULATE 0x8000 /* populate (prefault) pagetables */ | ||
668 | -#define MAP_NONBLOCK 0x10000 /* do not block on IO */ | ||
669 | -#define MAP_STACK 0x20000 /* give out an address that is best suited for process/thread stacks */ | ||
670 | -#define MAP_HUGETLB 0x40000 /* create a huge page mapping */ | ||
671 | - | ||
672 | /* Override any generic PKEY permission defines */ | ||
673 | #define PKEY_DISABLE_EXECUTE 0x4 | ||
674 | #undef PKEY_ACCESS_MASK | ||
675 | diff --git a/linux-headers/asm-powerpc/unistd_32.h b/linux-headers/asm-powerpc/unistd_32.h | ||
676 | index XXXXXXX..XXXXXXX 100644 | ||
677 | --- a/linux-headers/asm-powerpc/unistd_32.h | ||
678 | +++ b/linux-headers/asm-powerpc/unistd_32.h | ||
679 | @@ -XXX,XX +XXX,XX @@ | ||
680 | #define __NR_fsconfig 431 | ||
681 | #define __NR_fsmount 432 | ||
682 | #define __NR_fspick 433 | ||
683 | +#define __NR_pidfd_open 434 | ||
684 | +#define __NR_clone3 435 | ||
685 | |||
686 | |||
687 | #endif /* _ASM_POWERPC_UNISTD_32_H */ | ||
688 | diff --git a/linux-headers/asm-powerpc/unistd_64.h b/linux-headers/asm-powerpc/unistd_64.h | ||
689 | index XXXXXXX..XXXXXXX 100644 | ||
690 | --- a/linux-headers/asm-powerpc/unistd_64.h | ||
691 | +++ b/linux-headers/asm-powerpc/unistd_64.h | ||
692 | @@ -XXX,XX +XXX,XX @@ | ||
693 | #define __NR_fsconfig 431 | ||
694 | #define __NR_fsmount 432 | ||
695 | #define __NR_fspick 433 | ||
696 | +#define __NR_pidfd_open 434 | ||
697 | +#define __NR_clone3 435 | ||
698 | |||
699 | |||
700 | #endif /* _ASM_POWERPC_UNISTD_64_H */ | ||
701 | diff --git a/linux-headers/asm-s390/kvm.h b/linux-headers/asm-s390/kvm.h | ||
702 | index XXXXXXX..XXXXXXX 100644 | ||
703 | --- a/linux-headers/asm-s390/kvm.h | ||
704 | +++ b/linux-headers/asm-s390/kvm.h | ||
705 | @@ -XXX,XX +XXX,XX @@ struct kvm_guest_debug_arch { | ||
706 | #define KVM_SYNC_GSCB (1UL << 9) | ||
707 | #define KVM_SYNC_BPBC (1UL << 10) | ||
708 | #define KVM_SYNC_ETOKEN (1UL << 11) | ||
709 | + | ||
710 | +#define KVM_SYNC_S390_VALID_FIELDS \ | ||
711 | + (KVM_SYNC_PREFIX | KVM_SYNC_GPRS | KVM_SYNC_ACRS | KVM_SYNC_CRS | \ | ||
712 | + KVM_SYNC_ARCH0 | KVM_SYNC_PFAULT | KVM_SYNC_VRS | KVM_SYNC_RICCB | \ | ||
713 | + KVM_SYNC_FPRS | KVM_SYNC_GSCB | KVM_SYNC_BPBC | KVM_SYNC_ETOKEN) | ||
714 | + | ||
715 | /* length and alignment of the sdnx as a power of two */ | ||
716 | #define SDNXC 8 | ||
717 | #define SDNXL (1UL << SDNXC) | ||
718 | diff --git a/linux-headers/asm-s390/unistd_32.h b/linux-headers/asm-s390/unistd_32.h | ||
719 | index XXXXXXX..XXXXXXX 100644 | ||
720 | --- a/linux-headers/asm-s390/unistd_32.h | ||
721 | +++ b/linux-headers/asm-s390/unistd_32.h | ||
722 | @@ -XXX,XX +XXX,XX @@ | ||
723 | #define __NR_fsconfig 431 | ||
724 | #define __NR_fsmount 432 | ||
725 | #define __NR_fspick 433 | ||
726 | +#define __NR_pidfd_open 434 | ||
727 | +#define __NR_clone3 435 | ||
728 | |||
729 | #endif /* _ASM_S390_UNISTD_32_H */ | ||
730 | diff --git a/linux-headers/asm-s390/unistd_64.h b/linux-headers/asm-s390/unistd_64.h | ||
731 | index XXXXXXX..XXXXXXX 100644 | ||
732 | --- a/linux-headers/asm-s390/unistd_64.h | ||
733 | +++ b/linux-headers/asm-s390/unistd_64.h | ||
734 | @@ -XXX,XX +XXX,XX @@ | ||
735 | #define __NR_fsconfig 431 | ||
736 | #define __NR_fsmount 432 | ||
737 | #define __NR_fspick 433 | ||
738 | +#define __NR_pidfd_open 434 | ||
739 | +#define __NR_clone3 435 | ||
740 | |||
741 | #endif /* _ASM_S390_UNISTD_64_H */ | ||
742 | diff --git a/linux-headers/asm-x86/kvm.h b/linux-headers/asm-x86/kvm.h | ||
743 | index XXXXXXX..XXXXXXX 100644 | ||
744 | --- a/linux-headers/asm-x86/kvm.h | ||
745 | +++ b/linux-headers/asm-x86/kvm.h | ||
746 | @@ -XXX,XX +XXX,XX @@ struct kvm_sync_regs { | ||
747 | struct kvm_vcpu_events events; | ||
748 | }; | ||
749 | |||
750 | -#define KVM_X86_QUIRK_LINT0_REENABLED (1 << 0) | ||
751 | -#define KVM_X86_QUIRK_CD_NW_CLEARED (1 << 1) | ||
752 | -#define KVM_X86_QUIRK_LAPIC_MMIO_HOLE (1 << 2) | ||
753 | -#define KVM_X86_QUIRK_OUT_7E_INC_RIP (1 << 3) | ||
754 | +#define KVM_X86_QUIRK_LINT0_REENABLED (1 << 0) | ||
755 | +#define KVM_X86_QUIRK_CD_NW_CLEARED (1 << 1) | ||
756 | +#define KVM_X86_QUIRK_LAPIC_MMIO_HOLE (1 << 2) | ||
757 | +#define KVM_X86_QUIRK_OUT_7E_INC_RIP (1 << 3) | ||
758 | +#define KVM_X86_QUIRK_MISC_ENABLE_NO_MWAIT (1 << 4) | ||
759 | |||
760 | #define KVM_STATE_NESTED_FORMAT_VMX 0 | ||
761 | -#define KVM_STATE_NESTED_FORMAT_SVM 1 | ||
762 | +#define KVM_STATE_NESTED_FORMAT_SVM 1 /* unused */ | ||
763 | |||
764 | #define KVM_STATE_NESTED_GUEST_MODE 0x00000001 | ||
765 | #define KVM_STATE_NESTED_RUN_PENDING 0x00000002 | ||
766 | #define KVM_STATE_NESTED_EVMCS 0x00000004 | ||
767 | |||
768 | -#define KVM_STATE_NESTED_VMX_VMCS_SIZE 0x1000 | ||
769 | - | ||
770 | #define KVM_STATE_NESTED_SMM_GUEST_MODE 0x00000001 | ||
771 | #define KVM_STATE_NESTED_SMM_VMXON 0x00000002 | ||
772 | |||
773 | +#define KVM_STATE_NESTED_VMX_VMCS_SIZE 0x1000 | ||
774 | + | ||
775 | struct kvm_vmx_nested_state_data { | ||
776 | __u8 vmcs12[KVM_STATE_NESTED_VMX_VMCS_SIZE]; | ||
777 | __u8 shadow_vmcs12[KVM_STATE_NESTED_VMX_VMCS_SIZE]; | ||
778 | @@ -XXX,XX +XXX,XX @@ struct kvm_nested_state { | ||
779 | } data; | ||
780 | }; | ||
781 | |||
782 | +/* for KVM_CAP_PMU_EVENT_FILTER */ | ||
783 | +struct kvm_pmu_event_filter { | ||
784 | + __u32 action; | ||
785 | + __u32 nevents; | ||
786 | + __u32 fixed_counter_bitmap; | ||
787 | + __u32 flags; | ||
788 | + __u32 pad[4]; | ||
789 | + __u64 events[0]; | ||
790 | +}; | ||
791 | + | ||
792 | +#define KVM_PMU_EVENT_ALLOW 0 | ||
793 | +#define KVM_PMU_EVENT_DENY 1 | ||
794 | + | ||
795 | #endif /* _ASM_X86_KVM_H */ | ||
796 | diff --git a/linux-headers/asm-x86/unistd.h b/linux-headers/asm-x86/unistd.h | ||
797 | index XXXXXXX..XXXXXXX 100644 | ||
798 | --- a/linux-headers/asm-x86/unistd.h | ||
799 | +++ b/linux-headers/asm-x86/unistd.h | ||
800 | @@ -XXX,XX +XXX,XX @@ | ||
801 | #define _ASM_X86_UNISTD_H | ||
802 | |||
803 | /* x32 syscall flag bit */ | ||
804 | -#define __X32_SYSCALL_BIT 0x40000000 | ||
805 | +#define __X32_SYSCALL_BIT 0x40000000UL | ||
806 | |||
807 | # ifdef __i386__ | ||
808 | # include <asm/unistd_32.h> | ||
809 | diff --git a/linux-headers/asm-x86/unistd_32.h b/linux-headers/asm-x86/unistd_32.h | ||
810 | index XXXXXXX..XXXXXXX 100644 | ||
811 | --- a/linux-headers/asm-x86/unistd_32.h | ||
812 | +++ b/linux-headers/asm-x86/unistd_32.h | ||
813 | @@ -XXX,XX +XXX,XX @@ | ||
814 | #define __NR_fsconfig 431 | ||
815 | #define __NR_fsmount 432 | ||
816 | #define __NR_fspick 433 | ||
817 | +#define __NR_pidfd_open 434 | ||
818 | +#define __NR_clone3 435 | ||
819 | |||
820 | #endif /* _ASM_X86_UNISTD_32_H */ | ||
821 | diff --git a/linux-headers/asm-x86/unistd_64.h b/linux-headers/asm-x86/unistd_64.h | ||
822 | index XXXXXXX..XXXXXXX 100644 | ||
823 | --- a/linux-headers/asm-x86/unistd_64.h | ||
824 | +++ b/linux-headers/asm-x86/unistd_64.h | ||
825 | @@ -XXX,XX +XXX,XX @@ | ||
826 | #define __NR_fsconfig 431 | ||
827 | #define __NR_fsmount 432 | ||
828 | #define __NR_fspick 433 | ||
829 | +#define __NR_pidfd_open 434 | ||
830 | +#define __NR_clone3 435 | ||
831 | |||
832 | #endif /* _ASM_X86_UNISTD_64_H */ | ||
833 | diff --git a/linux-headers/asm-x86/unistd_x32.h b/linux-headers/asm-x86/unistd_x32.h | ||
834 | index XXXXXXX..XXXXXXX 100644 | ||
835 | --- a/linux-headers/asm-x86/unistd_x32.h | ||
836 | +++ b/linux-headers/asm-x86/unistd_x32.h | ||
837 | @@ -XXX,XX +XXX,XX @@ | ||
838 | #define __NR_fsconfig (__X32_SYSCALL_BIT + 431) | ||
839 | #define __NR_fsmount (__X32_SYSCALL_BIT + 432) | ||
840 | #define __NR_fspick (__X32_SYSCALL_BIT + 433) | ||
841 | +#define __NR_pidfd_open (__X32_SYSCALL_BIT + 434) | ||
842 | +#define __NR_clone3 (__X32_SYSCALL_BIT + 435) | ||
843 | #define __NR_rt_sigaction (__X32_SYSCALL_BIT + 512) | ||
844 | #define __NR_rt_sigreturn (__X32_SYSCALL_BIT + 513) | ||
845 | #define __NR_ioctl (__X32_SYSCALL_BIT + 514) | ||
846 | diff --git a/linux-headers/linux/kvm.h b/linux-headers/linux/kvm.h | ||
847 | index XXXXXXX..XXXXXXX 100644 | ||
848 | --- a/linux-headers/linux/kvm.h | ||
849 | +++ b/linux-headers/linux/kvm.h | ||
850 | @@ -XXX,XX +XXX,XX @@ struct kvm_irq_level { | ||
851 | * ACPI gsi notion of irq. | ||
852 | * For IA-64 (APIC model) IOAPIC0: irq 0-23; IOAPIC1: irq 24-47.. | ||
853 | * For X86 (standard AT mode) PIC0/1: irq 0-15. IOAPIC0: 0-23.. | ||
854 | - * For ARM: See Documentation/virtual/kvm/api.txt | ||
855 | + * For ARM: See Documentation/virt/kvm/api.txt | ||
856 | */ | ||
857 | union { | ||
858 | __u32 irq; | ||
859 | @@ -XXX,XX +XXX,XX @@ struct kvm_hyperv_exit { | ||
860 | #define KVM_INTERNAL_ERROR_SIMUL_EX 2 | ||
861 | /* Encounter unexpected vm-exit due to delivery event. */ | ||
862 | #define KVM_INTERNAL_ERROR_DELIVERY_EV 3 | ||
863 | +/* Encounter unexpected vm-exit reason */ | ||
864 | +#define KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON 4 | ||
865 | |||
866 | /* for KVM_RUN, returned by mmap(vcpu_fd, offset=0) */ | ||
867 | struct kvm_run { | ||
868 | @@ -XXX,XX +XXX,XX @@ struct kvm_ppc_resize_hpt { | ||
869 | #define KVM_CAP_ARM_SVE 170 | ||
870 | #define KVM_CAP_ARM_PTRAUTH_ADDRESS 171 | ||
871 | #define KVM_CAP_ARM_PTRAUTH_GENERIC 172 | ||
872 | +#define KVM_CAP_PMU_EVENT_FILTER 173 | ||
873 | +#define KVM_CAP_ARM_IRQ_LINE_LAYOUT_2 174 | ||
874 | +#define KVM_CAP_HYPERV_DIRECT_TLBFLUSH 175 | ||
875 | |||
876 | #ifdef KVM_CAP_IRQ_ROUTING | ||
877 | |||
878 | @@ -XXX,XX +XXX,XX @@ struct kvm_xen_hvm_config { | ||
879 | * | ||
880 | * KVM_IRQFD_FLAG_RESAMPLE indicates resamplefd is valid and specifies | ||
881 | * the irqfd to operate in resampling mode for level triggered interrupt | ||
882 | - * emulation. See Documentation/virtual/kvm/api.txt. | ||
883 | + * emulation. See Documentation/virt/kvm/api.txt. | ||
884 | */ | ||
885 | #define KVM_IRQFD_FLAG_RESAMPLE (1 << 1) | ||
886 | |||
887 | @@ -XXX,XX +XXX,XX @@ struct kvm_dirty_tlb { | ||
888 | #define KVM_REG_S390 0x5000000000000000ULL | ||
889 | #define KVM_REG_ARM64 0x6000000000000000ULL | ||
890 | #define KVM_REG_MIPS 0x7000000000000000ULL | ||
891 | +#define KVM_REG_RISCV 0x8000000000000000ULL | ||
892 | |||
893 | #define KVM_REG_SIZE_SHIFT 52 | ||
894 | #define KVM_REG_SIZE_MASK 0x00f0000000000000ULL | ||
895 | @@ -XXX,XX +XXX,XX @@ struct kvm_s390_ucas_mapping { | ||
896 | #define KVM_PPC_GET_RMMU_INFO _IOW(KVMIO, 0xb0, struct kvm_ppc_rmmu_info) | ||
897 | /* Available with KVM_CAP_PPC_GET_CPU_CHAR */ | ||
898 | #define KVM_PPC_GET_CPU_CHAR _IOR(KVMIO, 0xb1, struct kvm_ppc_cpu_char) | ||
899 | +/* Available with KVM_CAP_PMU_EVENT_FILTER */ | ||
900 | +#define KVM_SET_PMU_EVENT_FILTER _IOW(KVMIO, 0xb2, struct kvm_pmu_event_filter) | ||
901 | |||
902 | /* ioctl for vm fd */ | ||
903 | #define KVM_CREATE_DEVICE _IOWR(KVMIO, 0xe0, struct kvm_create_device) | ||
904 | diff --git a/linux-headers/linux/psp-sev.h b/linux-headers/linux/psp-sev.h | ||
905 | index XXXXXXX..XXXXXXX 100644 | ||
906 | --- a/linux-headers/linux/psp-sev.h | ||
907 | +++ b/linux-headers/linux/psp-sev.h | ||
908 | @@ -XXX,XX +XXX,XX @@ | ||
909 | +/* SPDX-License-Identifier: GPL-2.0-only WITH Linux-syscall-note */ | ||
910 | /* | ||
911 | * Userspace interface for AMD Secure Encrypted Virtualization (SEV) | ||
912 | * platform management commands. | ||
913 | @@ -XXX,XX +XXX,XX @@ | ||
914 | * Author: Brijesh Singh <brijesh.singh@amd.com> | ||
915 | * | ||
916 | * SEV API specification is available at: https://developer.amd.com/sev/ | ||
917 | - * | ||
918 | - * This program is free software; you can redistribute it and/or modify | ||
919 | - * it under the terms of the GNU General Public License version 2 as | ||
920 | - * published by the Free Software Foundation. | ||
921 | */ | ||
922 | |||
923 | #ifndef __PSP_SEV_USER_H__ | ||
924 | diff --git a/linux-headers/linux/vfio.h b/linux-headers/linux/vfio.h | ||
925 | index XXXXXXX..XXXXXXX 100644 | ||
926 | --- a/linux-headers/linux/vfio.h | ||
927 | +++ b/linux-headers/linux/vfio.h | ||
928 | @@ -XXX,XX +XXX,XX @@ struct vfio_region_info_cap_type { | ||
929 | __u32 subtype; /* type specific */ | ||
930 | }; | ||
931 | |||
932 | +/* | ||
933 | + * List of region types, global per bus driver. | ||
934 | + * If you introduce a new type, please add it here. | ||
935 | + */ | ||
936 | + | ||
937 | +/* PCI region type containing a PCI vendor part */ | ||
938 | #define VFIO_REGION_TYPE_PCI_VENDOR_TYPE (1 << 31) | ||
939 | #define VFIO_REGION_TYPE_PCI_VENDOR_MASK (0xffff) | ||
940 | +#define VFIO_REGION_TYPE_GFX (1) | ||
941 | +#define VFIO_REGION_TYPE_CCW (2) | ||
942 | |||
943 | -/* 8086 Vendor sub-types */ | ||
944 | +/* sub-types for VFIO_REGION_TYPE_PCI_* */ | ||
945 | + | ||
946 | +/* 8086 vendor PCI sub-types */ | ||
947 | #define VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION (1) | ||
948 | #define VFIO_REGION_SUBTYPE_INTEL_IGD_HOST_CFG (2) | ||
949 | #define VFIO_REGION_SUBTYPE_INTEL_IGD_LPC_CFG (3) | ||
950 | |||
951 | -#define VFIO_REGION_TYPE_GFX (1) | ||
952 | +/* 10de vendor PCI sub-types */ | ||
953 | +/* | ||
954 | + * NVIDIA GPU NVlink2 RAM is coherent RAM mapped onto the host address space. | ||
955 | + */ | ||
956 | +#define VFIO_REGION_SUBTYPE_NVIDIA_NVLINK2_RAM (1) | ||
957 | + | ||
958 | +/* 1014 vendor PCI sub-types */ | ||
959 | +/* | ||
960 | + * IBM NPU NVlink2 ATSD (Address Translation Shootdown) register of NPU | ||
961 | + * to do TLB invalidation on a GPU. | ||
962 | + */ | ||
963 | +#define VFIO_REGION_SUBTYPE_IBM_NVLINK2_ATSD (1) | ||
964 | + | ||
965 | +/* sub-types for VFIO_REGION_TYPE_GFX */ | ||
966 | #define VFIO_REGION_SUBTYPE_GFX_EDID (1) | ||
967 | |||
968 | /** | ||
969 | @@ -XXX,XX +XXX,XX @@ struct vfio_region_gfx_edid { | ||
970 | #define VFIO_DEVICE_GFX_LINK_STATE_DOWN 2 | ||
971 | }; | ||
972 | |||
973 | -#define VFIO_REGION_TYPE_CCW (2) | ||
974 | -/* ccw sub-types */ | ||
975 | +/* sub-types for VFIO_REGION_TYPE_CCW */ | ||
976 | #define VFIO_REGION_SUBTYPE_CCW_ASYNC_CMD (1) | ||
977 | |||
978 | -/* | ||
979 | - * 10de vendor sub-type | ||
980 | - * | ||
981 | - * NVIDIA GPU NVlink2 RAM is coherent RAM mapped onto the host address space. | ||
982 | - */ | ||
983 | -#define VFIO_REGION_SUBTYPE_NVIDIA_NVLINK2_RAM (1) | ||
984 | - | ||
985 | -/* | ||
986 | - * 1014 vendor sub-type | ||
987 | - * | ||
988 | - * IBM NPU NVlink2 ATSD (Address Translation Shootdown) register of NPU | ||
989 | - * to do TLB invalidation on a GPU. | ||
990 | - */ | ||
991 | -#define VFIO_REGION_SUBTYPE_IBM_NVLINK2_ATSD (1) | ||
992 | - | ||
993 | /* | ||
994 | * The MSIX mappable capability informs that MSIX data of a BAR can be mmapped | ||
995 | * which allows direct access to non-MSIX registers which happened to be within | ||
996 | @@ -XXX,XX +XXX,XX @@ struct vfio_iommu_type1_info { | ||
997 | __u32 argsz; | ||
998 | __u32 flags; | ||
999 | #define VFIO_IOMMU_INFO_PGSIZES (1 << 0) /* supported page sizes info */ | ||
1000 | - __u64 iova_pgsizes; /* Bitmap of supported page sizes */ | ||
1001 | +#define VFIO_IOMMU_INFO_CAPS (1 << 1) /* Info supports caps */ | ||
1002 | + __u64 iova_pgsizes; /* Bitmap of supported page sizes */ | ||
1003 | + __u32 cap_offset; /* Offset within info struct of first cap */ | ||
1004 | +}; | ||
1005 | + | ||
1006 | +/* | ||
1007 | + * The IOVA capability allows to report the valid IOVA range(s) | ||
1008 | + * excluding any non-relaxable reserved regions exposed by | ||
1009 | + * devices attached to the container. Any DMA map attempt | ||
1010 | + * outside the valid iova range will return error. | ||
1011 | + * | ||
1012 | + * The structures below define version 1 of this capability. | ||
1013 | + */ | ||
1014 | +#define VFIO_IOMMU_TYPE1_INFO_CAP_IOVA_RANGE 1 | ||
1015 | + | ||
1016 | +struct vfio_iova_range { | ||
1017 | + __u64 start; | ||
1018 | + __u64 end; | ||
1019 | +}; | ||
1020 | + | ||
1021 | +struct vfio_iommu_type1_info_cap_iova_range { | ||
1022 | + struct vfio_info_cap_header header; | ||
1023 | + __u32 nr_iovas; | ||
1024 | + __u32 reserved; | ||
1025 | + struct vfio_iova_range iova_ranges[]; | ||
1026 | }; | ||
1027 | |||
1028 | #define VFIO_IOMMU_GET_INFO _IO(VFIO_TYPE, VFIO_BASE + 12) | ||
1029 | -- | 166 | -- |
1030 | 2.20.1 | 167 | 2.34.1 |
1031 | 168 | ||
1032 | 169 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | The AST2600 SoC has an extra controller to set the PHY registers. | 3 | During SPL boot several Clock Controller Module (CCM) registers are |
4 | read, most important are PLL and Tuning, as well as divisor registers. | ||
4 | 5 | ||
5 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 6 | This patch adds these registers and initializes reset values from user's |
6 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 7 | guide. |
7 | Message-id: 20190925143248.10000-23-clg@kaod.org | 8 | |
9 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
10 | |||
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Message-id: 20221226220303.14420-2-strahinja.p.jankovic@gmail.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 14 | --- |
10 | include/hw/arm/aspeed_soc.h | 5 ++ | 15 | include/hw/arm/allwinner-a10.h | 2 + |
11 | include/hw/net/ftgmac100.h | 17 ++++ | 16 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++++++ |
12 | hw/arm/aspeed_ast2600.c | 20 +++++ | 17 | hw/arm/allwinner-a10.c | 7 + |
13 | hw/net/ftgmac100.c | 162 ++++++++++++++++++++++++++++++++++++ | 18 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++++++++++++++ |
14 | 4 files changed, 204 insertions(+) | 19 | hw/arm/Kconfig | 1 + |
20 | hw/misc/Kconfig | 3 + | ||
21 | hw/misc/meson.build | 1 + | ||
22 | 7 files changed, 305 insertions(+) | ||
23 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
24 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
15 | 25 | ||
16 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | 26 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
17 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/aspeed_soc.h | 28 | --- a/include/hw/arm/allwinner-a10.h |
19 | +++ b/include/hw/arm/aspeed_soc.h | 29 | +++ b/include/hw/arm/allwinner-a10.h |
20 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState { | 30 | @@ -XXX,XX +XXX,XX @@ |
21 | AspeedSDMCState sdmc; | 31 | #include "hw/usb/hcd-ohci.h" |
22 | AspeedWDTState wdt[ASPEED_WDTS_NUM]; | 32 | #include "hw/usb/hcd-ehci.h" |
23 | FTGMAC100State ftgmac100[ASPEED_MACS_NUM]; | 33 | #include "hw/rtc/allwinner-rtc.h" |
24 | + AspeedMiiState mii[ASPEED_MACS_NUM]; | 34 | +#include "hw/misc/allwinner-a10-ccm.h" |
25 | AspeedGPIOState gpio; | 35 | |
26 | AspeedGPIOState gpio_1_8v; | 36 | #include "target/arm/cpu.h" |
27 | AspeedSDHCIState sdhci; | 37 | #include "qom/object.h" |
28 | @@ -XXX,XX +XXX,XX @@ enum { | 38 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { |
29 | ASPEED_ETH2, | 39 | /*< public >*/ |
30 | ASPEED_ETH3, | 40 | |
31 | ASPEED_ETH4, | 41 | ARMCPU cpu; |
32 | + ASPEED_MII1, | 42 | + AwA10ClockCtlState ccm; |
33 | + ASPEED_MII2, | 43 | AwA10PITState timer; |
34 | + ASPEED_MII3, | 44 | AwA10PICState intc; |
35 | + ASPEED_MII4, | 45 | AwEmacState emac; |
36 | ASPEED_SDRAM, | 46 | diff --git a/include/hw/misc/allwinner-a10-ccm.h b/include/hw/misc/allwinner-a10-ccm.h |
37 | ASPEED_XDMA, | 47 | new file mode 100644 |
38 | }; | 48 | index XXXXXXX..XXXXXXX |
39 | diff --git a/include/hw/net/ftgmac100.h b/include/hw/net/ftgmac100.h | 49 | --- /dev/null |
40 | index XXXXXXX..XXXXXXX 100644 | 50 | +++ b/include/hw/misc/allwinner-a10-ccm.h |
41 | --- a/include/hw/net/ftgmac100.h | 51 | @@ -XXX,XX +XXX,XX @@ |
42 | +++ b/include/hw/net/ftgmac100.h | ||
43 | @@ -XXX,XX +XXX,XX @@ typedef struct FTGMAC100State { | ||
44 | uint32_t rxdes0_edorr; | ||
45 | } FTGMAC100State; | ||
46 | |||
47 | +#define TYPE_ASPEED_MII "aspeed-mmi" | ||
48 | +#define ASPEED_MII(obj) OBJECT_CHECK(AspeedMiiState, (obj), TYPE_ASPEED_MII) | ||
49 | + | ||
50 | +/* | 52 | +/* |
51 | + * AST2600 MII controller | 53 | + * Allwinner A10 Clock Control Module emulation |
54 | + * | ||
55 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
56 | + * | ||
57 | + * This file is derived from Allwinner H3 CCU, | ||
58 | + * by Niek Linnenbank. | ||
59 | + * | ||
60 | + * This program is free software: you can redistribute it and/or modify | ||
61 | + * it under the terms of the GNU General Public License as published by | ||
62 | + * the Free Software Foundation, either version 2 of the License, or | ||
63 | + * (at your option) any later version. | ||
64 | + * | ||
65 | + * This program is distributed in the hope that it will be useful, | ||
66 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
67 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
68 | + * GNU General Public License for more details. | ||
69 | + * | ||
70 | + * You should have received a copy of the GNU General Public License | ||
71 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
52 | + */ | 72 | + */ |
53 | +typedef struct AspeedMiiState { | 73 | + |
74 | +#ifndef HW_MISC_ALLWINNER_A10_CCM_H | ||
75 | +#define HW_MISC_ALLWINNER_A10_CCM_H | ||
76 | + | ||
77 | +#include "qom/object.h" | ||
78 | +#include "hw/sysbus.h" | ||
79 | + | ||
80 | +/** | ||
81 | + * @name Constants | ||
82 | + * @{ | ||
83 | + */ | ||
84 | + | ||
85 | +/** Size of register I/O address space used by CCM device */ | ||
86 | +#define AW_A10_CCM_IOSIZE (0x400) | ||
87 | + | ||
88 | +/** Total number of known registers */ | ||
89 | +#define AW_A10_CCM_REGS_NUM (AW_A10_CCM_IOSIZE / sizeof(uint32_t)) | ||
90 | + | ||
91 | +/** @} */ | ||
92 | + | ||
93 | +/** | ||
94 | + * @name Object model | ||
95 | + * @{ | ||
96 | + */ | ||
97 | + | ||
98 | +#define TYPE_AW_A10_CCM "allwinner-a10-ccm" | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10ClockCtlState, AW_A10_CCM) | ||
100 | + | ||
101 | +/** @} */ | ||
102 | + | ||
103 | +/** | ||
104 | + * Allwinner A10 CCM object instance state. | ||
105 | + */ | ||
106 | +struct AwA10ClockCtlState { | ||
54 | + /*< private >*/ | 107 | + /*< private >*/ |
55 | + SysBusDevice parent_obj; | 108 | + SysBusDevice parent_obj; |
56 | + | 109 | + /*< public >*/ |
57 | + FTGMAC100State *nic; | 110 | + |
58 | + | 111 | + /** Maps I/O registers in physical memory */ |
59 | + MemoryRegion iomem; | 112 | + MemoryRegion iomem; |
60 | + uint32_t phycr; | 113 | + |
61 | + uint32_t phydata; | 114 | + /** Array of hardware registers */ |
62 | +} AspeedMiiState; | 115 | + uint32_t regs[AW_A10_CCM_REGS_NUM]; |
63 | + | 116 | +}; |
64 | #endif | 117 | + |
65 | diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c | 118 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ |
119 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | 120 | index XXXXXXX..XXXXXXX 100644 |
67 | --- a/hw/arm/aspeed_ast2600.c | 121 | --- a/hw/arm/allwinner-a10.c |
68 | +++ b/hw/arm/aspeed_ast2600.c | 122 | +++ b/hw/arm/allwinner-a10.c |
69 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = { | ||
70 | [ASPEED_FMC] = 0x1E620000, | ||
71 | [ASPEED_SPI1] = 0x1E630000, | ||
72 | [ASPEED_SPI2] = 0x1E641000, | ||
73 | + [ASPEED_MII1] = 0x1E650000, | ||
74 | + [ASPEED_MII2] = 0x1E650008, | ||
75 | + [ASPEED_MII3] = 0x1E650010, | ||
76 | + [ASPEED_MII4] = 0x1E650018, | ||
77 | [ASPEED_ETH1] = 0x1E660000, | ||
78 | [ASPEED_ETH3] = 0x1E670000, | ||
79 | [ASPEED_ETH2] = 0x1E680000, | ||
80 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_init(Object *obj) | ||
81 | for (i = 0; i < sc->macs_num; i++) { | ||
82 | sysbus_init_child_obj(obj, "ftgmac100[*]", OBJECT(&s->ftgmac100[i]), | ||
83 | sizeof(s->ftgmac100[i]), TYPE_FTGMAC100); | ||
84 | + | ||
85 | + sysbus_init_child_obj(obj, "mii[*]", &s->mii[i], sizeof(s->mii[i]), | ||
86 | + TYPE_ASPEED_MII); | ||
87 | + object_property_add_const_link(OBJECT(&s->mii[i]), "nic", | ||
88 | + OBJECT(&s->ftgmac100[i]), | ||
89 | + &error_abort); | ||
90 | } | ||
91 | |||
92 | sysbus_init_child_obj(obj, "xdma", OBJECT(&s->xdma), sizeof(s->xdma), | ||
93 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp) | ||
94 | sc->memmap[ASPEED_ETH1 + i]); | ||
95 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, | ||
96 | aspeed_soc_get_irq(s, ASPEED_ETH1 + i)); | ||
97 | + | ||
98 | + object_property_set_bool(OBJECT(&s->mii[i]), true, "realized", | ||
99 | + &err); | ||
100 | + if (err) { | ||
101 | + error_propagate(errp, err); | ||
102 | + return; | ||
103 | + } | ||
104 | + | ||
105 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->mii[i]), 0, | ||
106 | + sc->memmap[ASPEED_MII1 + i]); | ||
107 | } | ||
108 | |||
109 | /* XDMA */ | ||
110 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | ||
111 | index XXXXXXX..XXXXXXX 100644 | ||
112 | --- a/hw/net/ftgmac100.c | ||
113 | +++ b/hw/net/ftgmac100.c | ||
114 | @@ -XXX,XX +XXX,XX @@ | 123 | @@ -XXX,XX +XXX,XX @@ |
115 | #include "hw/irq.h" | 124 | #include "hw/usb/hcd-ohci.h" |
116 | #include "hw/net/ftgmac100.h" | 125 | |
117 | #include "sysemu/dma.h" | 126 | #define AW_A10_MMC0_BASE 0x01c0f000 |
118 | +#include "qapi/error.h" | 127 | +#define AW_A10_CCM_BASE 0x01c20000 |
119 | #include "qemu/log.h" | 128 | #define AW_A10_PIC_REG_BASE 0x01c20400 |
120 | #include "qemu/module.h" | 129 | #define AW_A10_PIT_REG_BASE 0x01c20c00 |
121 | #include "net/checksum.h" | 130 | #define AW_A10_UART0_REG_BASE 0x01c28000 |
122 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ftgmac100_info = { | 131 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) |
123 | .class_init = ftgmac100_class_init, | 132 | |
124 | }; | 133 | object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); |
125 | 134 | ||
135 | + object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
136 | + | ||
137 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
138 | |||
139 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
141 | memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a); | ||
142 | create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB); | ||
143 | |||
144 | + /* Clock Control Module */ | ||
145 | + sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
146 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
147 | + | ||
148 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
149 | if (nd_table[0].used) { | ||
150 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
151 | diff --git a/hw/misc/allwinner-a10-ccm.c b/hw/misc/allwinner-a10-ccm.c | ||
152 | new file mode 100644 | ||
153 | index XXXXXXX..XXXXXXX | ||
154 | --- /dev/null | ||
155 | +++ b/hw/misc/allwinner-a10-ccm.c | ||
156 | @@ -XXX,XX +XXX,XX @@ | ||
126 | +/* | 157 | +/* |
127 | + * AST2600 MII controller | 158 | + * Allwinner A10 Clock Control Module emulation |
159 | + * | ||
160 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
161 | + * | ||
162 | + * This file is derived from Allwinner H3 CCU, | ||
163 | + * by Niek Linnenbank. | ||
164 | + * | ||
165 | + * This program is free software: you can redistribute it and/or modify | ||
166 | + * it under the terms of the GNU General Public License as published by | ||
167 | + * the Free Software Foundation, either version 2 of the License, or | ||
168 | + * (at your option) any later version. | ||
169 | + * | ||
170 | + * This program is distributed in the hope that it will be useful, | ||
171 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
172 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
173 | + * GNU General Public License for more details. | ||
174 | + * | ||
175 | + * You should have received a copy of the GNU General Public License | ||
176 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
128 | + */ | 177 | + */ |
129 | +#define ASPEED_MII_PHYCR_FIRE BIT(31) | 178 | + |
130 | +#define ASPEED_MII_PHYCR_ST_22 BIT(28) | 179 | +#include "qemu/osdep.h" |
131 | +#define ASPEED_MII_PHYCR_OP(x) ((x) & (ASPEED_MII_PHYCR_OP_WRITE | \ | 180 | +#include "qemu/units.h" |
132 | + ASPEED_MII_PHYCR_OP_READ)) | 181 | +#include "hw/sysbus.h" |
133 | +#define ASPEED_MII_PHYCR_OP_WRITE BIT(26) | 182 | +#include "migration/vmstate.h" |
134 | +#define ASPEED_MII_PHYCR_OP_READ BIT(27) | 183 | +#include "qemu/log.h" |
135 | +#define ASPEED_MII_PHYCR_DATA(x) (x & 0xffff) | 184 | +#include "qemu/module.h" |
136 | +#define ASPEED_MII_PHYCR_PHY(x) (((x) >> 21) & 0x1f) | 185 | +#include "hw/misc/allwinner-a10-ccm.h" |
137 | +#define ASPEED_MII_PHYCR_REG(x) (((x) >> 16) & 0x1f) | 186 | + |
138 | + | 187 | +/* CCM register offsets */ |
139 | +#define ASPEED_MII_PHYDATA_IDLE BIT(16) | 188 | +enum { |
140 | + | 189 | + REG_PLL1_CFG = 0x0000, /* PLL1 Control */ |
141 | +static void aspeed_mii_transition(AspeedMiiState *s, bool fire) | 190 | + REG_PLL1_TUN = 0x0004, /* PLL1 Tuning */ |
142 | +{ | 191 | + REG_PLL2_CFG = 0x0008, /* PLL2 Control */ |
143 | + if (fire) { | 192 | + REG_PLL2_TUN = 0x000C, /* PLL2 Tuning */ |
144 | + s->phycr |= ASPEED_MII_PHYCR_FIRE; | 193 | + REG_PLL3_CFG = 0x0010, /* PLL3 Control */ |
145 | + s->phydata &= ~ASPEED_MII_PHYDATA_IDLE; | 194 | + REG_PLL4_CFG = 0x0018, /* PLL4 Control */ |
146 | + } else { | 195 | + REG_PLL5_CFG = 0x0020, /* PLL5 Control */ |
147 | + s->phycr &= ~ASPEED_MII_PHYCR_FIRE; | 196 | + REG_PLL5_TUN = 0x0024, /* PLL5 Tuning */ |
148 | + s->phydata |= ASPEED_MII_PHYDATA_IDLE; | 197 | + REG_PLL6_CFG = 0x0028, /* PLL6 Control */ |
198 | + REG_PLL6_TUN = 0x002C, /* PLL6 Tuning */ | ||
199 | + REG_PLL7_CFG = 0x0030, /* PLL7 Control */ | ||
200 | + REG_PLL1_TUN2 = 0x0038, /* PLL1 Tuning2 */ | ||
201 | + REG_PLL5_TUN2 = 0x003C, /* PLL5 Tuning2 */ | ||
202 | + REG_PLL8_CFG = 0x0040, /* PLL8 Control */ | ||
203 | + REG_OSC24M_CFG = 0x0050, /* OSC24M Control */ | ||
204 | + REG_CPU_AHB_APB0_CFG = 0x0054, /* CPU, AHB and APB0 Divide Ratio */ | ||
205 | +}; | ||
206 | + | ||
207 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
208 | + | ||
209 | +/* CCM register reset values */ | ||
210 | +enum { | ||
211 | + REG_PLL1_CFG_RST = 0x21005000, | ||
212 | + REG_PLL1_TUN_RST = 0x0A101000, | ||
213 | + REG_PLL2_CFG_RST = 0x08100010, | ||
214 | + REG_PLL2_TUN_RST = 0x00000000, | ||
215 | + REG_PLL3_CFG_RST = 0x0010D063, | ||
216 | + REG_PLL4_CFG_RST = 0x21009911, | ||
217 | + REG_PLL5_CFG_RST = 0x11049280, | ||
218 | + REG_PLL5_TUN_RST = 0x14888000, | ||
219 | + REG_PLL6_CFG_RST = 0x21009911, | ||
220 | + REG_PLL6_TUN_RST = 0x00000000, | ||
221 | + REG_PLL7_CFG_RST = 0x0010D063, | ||
222 | + REG_PLL1_TUN2_RST = 0x00000000, | ||
223 | + REG_PLL5_TUN2_RST = 0x00000000, | ||
224 | + REG_PLL8_CFG_RST = 0x21009911, | ||
225 | + REG_OSC24M_CFG_RST = 0x00138013, | ||
226 | + REG_CPU_AHB_APB0_CFG_RST = 0x00010010, | ||
227 | +}; | ||
228 | + | ||
229 | +static uint64_t allwinner_a10_ccm_read(void *opaque, hwaddr offset, | ||
230 | + unsigned size) | ||
231 | +{ | ||
232 | + const AwA10ClockCtlState *s = AW_A10_CCM(opaque); | ||
233 | + const uint32_t idx = REG_INDEX(offset); | ||
234 | + | ||
235 | + switch (offset) { | ||
236 | + case REG_PLL1_CFG: | ||
237 | + case REG_PLL1_TUN: | ||
238 | + case REG_PLL2_CFG: | ||
239 | + case REG_PLL2_TUN: | ||
240 | + case REG_PLL3_CFG: | ||
241 | + case REG_PLL4_CFG: | ||
242 | + case REG_PLL5_CFG: | ||
243 | + case REG_PLL5_TUN: | ||
244 | + case REG_PLL6_CFG: | ||
245 | + case REG_PLL6_TUN: | ||
246 | + case REG_PLL7_CFG: | ||
247 | + case REG_PLL1_TUN2: | ||
248 | + case REG_PLL5_TUN2: | ||
249 | + case REG_PLL8_CFG: | ||
250 | + case REG_OSC24M_CFG: | ||
251 | + case REG_CPU_AHB_APB0_CFG: | ||
252 | + break; | ||
253 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
254 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
255 | + __func__, (uint32_t)offset); | ||
256 | + return 0; | ||
257 | + default: | ||
258 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", | ||
259 | + __func__, (uint32_t)offset); | ||
260 | + return 0; | ||
149 | + } | 261 | + } |
150 | +} | 262 | + |
151 | + | 263 | + return s->regs[idx]; |
152 | +static void aspeed_mii_do_phy_ctl(AspeedMiiState *s) | 264 | +} |
153 | +{ | 265 | + |
154 | + uint8_t reg; | 266 | +static void allwinner_a10_ccm_write(void *opaque, hwaddr offset, |
155 | + uint16_t data; | 267 | + uint64_t val, unsigned size) |
156 | + | 268 | +{ |
157 | + if (!(s->phycr & ASPEED_MII_PHYCR_ST_22)) { | 269 | + AwA10ClockCtlState *s = AW_A10_CCM(opaque); |
158 | + aspeed_mii_transition(s, !ASPEED_MII_PHYCR_FIRE); | 270 | + const uint32_t idx = REG_INDEX(offset); |
159 | + qemu_log_mask(LOG_UNIMP, "%s: unsupported ST code\n", __func__); | 271 | + |
160 | + return; | 272 | + switch (offset) { |
161 | + } | 273 | + case REG_PLL1_CFG: |
162 | + | 274 | + case REG_PLL1_TUN: |
163 | + /* Nothing to do */ | 275 | + case REG_PLL2_CFG: |
164 | + if (!(s->phycr & ASPEED_MII_PHYCR_FIRE)) { | 276 | + case REG_PLL2_TUN: |
165 | + return; | 277 | + case REG_PLL3_CFG: |
166 | + } | 278 | + case REG_PLL4_CFG: |
167 | + | 279 | + case REG_PLL5_CFG: |
168 | + reg = ASPEED_MII_PHYCR_REG(s->phycr); | 280 | + case REG_PLL5_TUN: |
169 | + data = ASPEED_MII_PHYCR_DATA(s->phycr); | 281 | + case REG_PLL6_CFG: |
170 | + | 282 | + case REG_PLL6_TUN: |
171 | + switch (ASPEED_MII_PHYCR_OP(s->phycr)) { | 283 | + case REG_PLL7_CFG: |
172 | + case ASPEED_MII_PHYCR_OP_WRITE: | 284 | + case REG_PLL1_TUN2: |
173 | + do_phy_write(s->nic, reg, data); | 285 | + case REG_PLL5_TUN2: |
286 | + case REG_PLL8_CFG: | ||
287 | + case REG_OSC24M_CFG: | ||
288 | + case REG_CPU_AHB_APB0_CFG: | ||
174 | + break; | 289 | + break; |
175 | + case ASPEED_MII_PHYCR_OP_READ: | 290 | + case 0x158 ... AW_A10_CCM_IOSIZE: |
176 | + s->phydata = (s->phydata & ~0xffff) | do_phy_read(s->nic, reg); | 291 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
292 | + __func__, (uint32_t)offset); | ||
177 | + break; | 293 | + break; |
178 | + default: | 294 | + default: |
179 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid OP code %08x\n", | 295 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", |
180 | + __func__, s->phycr); | 296 | + __func__, (uint32_t)offset); |
297 | + break; | ||
181 | + } | 298 | + } |
182 | + | 299 | + |
183 | + aspeed_mii_transition(s, !ASPEED_MII_PHYCR_FIRE); | 300 | + s->regs[idx] = (uint32_t) val; |
184 | +} | 301 | +} |
185 | + | 302 | + |
186 | +static uint64_t aspeed_mii_read(void *opaque, hwaddr addr, unsigned size) | 303 | +static const MemoryRegionOps allwinner_a10_ccm_ops = { |
187 | +{ | 304 | + .read = allwinner_a10_ccm_read, |
188 | + AspeedMiiState *s = ASPEED_MII(opaque); | 305 | + .write = allwinner_a10_ccm_write, |
189 | + | 306 | + .endianness = DEVICE_NATIVE_ENDIAN, |
190 | + switch (addr) { | 307 | + .valid = { |
191 | + case 0x0: | 308 | + .min_access_size = 4, |
192 | + return s->phycr; | 309 | + .max_access_size = 4, |
193 | + case 0x4: | 310 | + }, |
194 | + return s->phydata; | 311 | + .impl.min_access_size = 4, |
195 | + default: | 312 | +}; |
196 | + g_assert_not_reached(); | 313 | + |
197 | + } | 314 | +static void allwinner_a10_ccm_reset_enter(Object *obj, ResetType type) |
198 | +} | 315 | +{ |
199 | + | 316 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); |
200 | +static void aspeed_mii_write(void *opaque, hwaddr addr, | 317 | + |
201 | + uint64_t value, unsigned size) | 318 | + /* Set default values for registers */ |
202 | +{ | 319 | + s->regs[REG_INDEX(REG_PLL1_CFG)] = REG_PLL1_CFG_RST; |
203 | + AspeedMiiState *s = ASPEED_MII(opaque); | 320 | + s->regs[REG_INDEX(REG_PLL1_TUN)] = REG_PLL1_TUN_RST; |
204 | + | 321 | + s->regs[REG_INDEX(REG_PLL2_CFG)] = REG_PLL2_CFG_RST; |
205 | + switch (addr) { | 322 | + s->regs[REG_INDEX(REG_PLL2_TUN)] = REG_PLL2_TUN_RST; |
206 | + case 0x0: | 323 | + s->regs[REG_INDEX(REG_PLL3_CFG)] = REG_PLL3_CFG_RST; |
207 | + s->phycr = value & ~(s->phycr & ASPEED_MII_PHYCR_FIRE); | 324 | + s->regs[REG_INDEX(REG_PLL4_CFG)] = REG_PLL4_CFG_RST; |
208 | + break; | 325 | + s->regs[REG_INDEX(REG_PLL5_CFG)] = REG_PLL5_CFG_RST; |
209 | + case 0x4: | 326 | + s->regs[REG_INDEX(REG_PLL5_TUN)] = REG_PLL5_TUN_RST; |
210 | + s->phydata = value & ~(0xffff | ASPEED_MII_PHYDATA_IDLE); | 327 | + s->regs[REG_INDEX(REG_PLL6_CFG)] = REG_PLL6_CFG_RST; |
211 | + break; | 328 | + s->regs[REG_INDEX(REG_PLL6_TUN)] = REG_PLL6_TUN_RST; |
212 | + default: | 329 | + s->regs[REG_INDEX(REG_PLL7_CFG)] = REG_PLL7_CFG_RST; |
213 | + g_assert_not_reached(); | 330 | + s->regs[REG_INDEX(REG_PLL1_TUN2)] = REG_PLL1_TUN2_RST; |
214 | + } | 331 | + s->regs[REG_INDEX(REG_PLL5_TUN2)] = REG_PLL5_TUN2_RST; |
215 | + | 332 | + s->regs[REG_INDEX(REG_PLL8_CFG)] = REG_PLL8_CFG_RST; |
216 | + aspeed_mii_transition(s, !!(s->phycr & ASPEED_MII_PHYCR_FIRE)); | 333 | + s->regs[REG_INDEX(REG_OSC24M_CFG)] = REG_OSC24M_CFG_RST; |
217 | + aspeed_mii_do_phy_ctl(s); | 334 | + s->regs[REG_INDEX(REG_CPU_AHB_APB0_CFG)] = REG_CPU_AHB_APB0_CFG_RST; |
218 | +} | 335 | +} |
219 | + | 336 | + |
220 | +static const MemoryRegionOps aspeed_mii_ops = { | 337 | +static void allwinner_a10_ccm_init(Object *obj) |
221 | + .read = aspeed_mii_read, | 338 | +{ |
222 | + .write = aspeed_mii_write, | 339 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
223 | + .valid.min_access_size = 4, | 340 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); |
224 | + .valid.max_access_size = 4, | 341 | + |
225 | + .endianness = DEVICE_LITTLE_ENDIAN, | 342 | + /* Memory mapping */ |
226 | +}; | 343 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_ccm_ops, s, |
227 | + | 344 | + TYPE_AW_A10_CCM, AW_A10_CCM_IOSIZE); |
228 | +static void aspeed_mii_reset(DeviceState *dev) | ||
229 | +{ | ||
230 | + AspeedMiiState *s = ASPEED_MII(dev); | ||
231 | + | ||
232 | + s->phycr = 0; | ||
233 | + s->phydata = 0; | ||
234 | + | ||
235 | + aspeed_mii_transition(s, !!(s->phycr & ASPEED_MII_PHYCR_FIRE)); | ||
236 | +}; | ||
237 | + | ||
238 | +static void aspeed_mii_realize(DeviceState *dev, Error **errp) | ||
239 | +{ | ||
240 | + AspeedMiiState *s = ASPEED_MII(dev); | ||
241 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
242 | + Object *obj; | ||
243 | + Error *local_err = NULL; | ||
244 | + | ||
245 | + obj = object_property_get_link(OBJECT(dev), "nic", &local_err); | ||
246 | + if (!obj) { | ||
247 | + error_propagate(errp, local_err); | ||
248 | + error_prepend(errp, "required link 'nic' not found: "); | ||
249 | + return; | ||
250 | + } | ||
251 | + | ||
252 | + s->nic = FTGMAC100(obj); | ||
253 | + | ||
254 | + memory_region_init_io(&s->iomem, OBJECT(dev), &aspeed_mii_ops, s, | ||
255 | + TYPE_ASPEED_MII, 0x8); | ||
256 | + sysbus_init_mmio(sbd, &s->iomem); | 345 | + sysbus_init_mmio(sbd, &s->iomem); |
257 | +} | 346 | +} |
258 | + | 347 | + |
259 | +static const VMStateDescription vmstate_aspeed_mii = { | 348 | +static const VMStateDescription allwinner_a10_ccm_vmstate = { |
260 | + .name = TYPE_ASPEED_MII, | 349 | + .name = "allwinner-a10-ccm", |
261 | + .version_id = 1, | 350 | + .version_id = 1, |
262 | + .minimum_version_id = 1, | 351 | + .minimum_version_id = 1, |
263 | + .fields = (VMStateField[]) { | 352 | + .fields = (VMStateField[]) { |
264 | + VMSTATE_UINT32(phycr, FTGMAC100State), | 353 | + VMSTATE_UINT32_ARRAY(regs, AwA10ClockCtlState, AW_A10_CCM_REGS_NUM), |
265 | + VMSTATE_UINT32(phydata, FTGMAC100State), | ||
266 | + VMSTATE_END_OF_LIST() | 354 | + VMSTATE_END_OF_LIST() |
267 | + } | 355 | + } |
268 | +}; | 356 | +}; |
269 | +static void aspeed_mii_class_init(ObjectClass *klass, void *data) | 357 | + |
358 | +static void allwinner_a10_ccm_class_init(ObjectClass *klass, void *data) | ||
270 | +{ | 359 | +{ |
271 | + DeviceClass *dc = DEVICE_CLASS(klass); | 360 | + DeviceClass *dc = DEVICE_CLASS(klass); |
272 | + | 361 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
273 | + dc->vmsd = &vmstate_aspeed_mii; | 362 | + |
274 | + dc->reset = aspeed_mii_reset; | 363 | + rc->phases.enter = allwinner_a10_ccm_reset_enter; |
275 | + dc->realize = aspeed_mii_realize; | 364 | + dc->vmsd = &allwinner_a10_ccm_vmstate; |
276 | + dc->desc = "Aspeed MII controller"; | 365 | +} |
277 | +} | 366 | + |
278 | + | 367 | +static const TypeInfo allwinner_a10_ccm_info = { |
279 | +static const TypeInfo aspeed_mii_info = { | 368 | + .name = TYPE_AW_A10_CCM, |
280 | + .name = TYPE_ASPEED_MII, | 369 | + .parent = TYPE_SYS_BUS_DEVICE, |
281 | + .parent = TYPE_SYS_BUS_DEVICE, | 370 | + .instance_init = allwinner_a10_ccm_init, |
282 | + .instance_size = sizeof(AspeedMiiState), | 371 | + .instance_size = sizeof(AwA10ClockCtlState), |
283 | + .class_init = aspeed_mii_class_init, | 372 | + .class_init = allwinner_a10_ccm_class_init, |
284 | +}; | 373 | +}; |
285 | + | 374 | + |
286 | static void ftgmac100_register_types(void) | 375 | +static void allwinner_a10_ccm_register(void) |
287 | { | 376 | +{ |
288 | type_register_static(&ftgmac100_info); | 377 | + type_register_static(&allwinner_a10_ccm_info); |
289 | + type_register_static(&aspeed_mii_info); | 378 | +} |
290 | } | 379 | + |
291 | 380 | +type_init(allwinner_a10_ccm_register) | |
292 | type_init(ftgmac100_register_types) | 381 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
382 | index XXXXXXX..XXXXXXX 100644 | ||
383 | --- a/hw/arm/Kconfig | ||
384 | +++ b/hw/arm/Kconfig | ||
385 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
386 | select AHCI | ||
387 | select ALLWINNER_A10_PIT | ||
388 | select ALLWINNER_A10_PIC | ||
389 | + select ALLWINNER_A10_CCM | ||
390 | select ALLWINNER_EMAC | ||
391 | select SERIAL | ||
392 | select UNIMP | ||
393 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
394 | index XXXXXXX..XXXXXXX 100644 | ||
395 | --- a/hw/misc/Kconfig | ||
396 | +++ b/hw/misc/Kconfig | ||
397 | @@ -XXX,XX +XXX,XX @@ config VIRT_CTRL | ||
398 | config LASI | ||
399 | bool | ||
400 | |||
401 | +config ALLWINNER_A10_CCM | ||
402 | + bool | ||
403 | + | ||
404 | source macio/Kconfig | ||
405 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
406 | index XXXXXXX..XXXXXXX 100644 | ||
407 | --- a/hw/misc/meson.build | ||
408 | +++ b/hw/misc/meson.build | ||
409 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
410 | |||
411 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
412 | |||
413 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
414 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
415 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
416 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
293 | -- | 417 | -- |
294 | 2.20.1 | 418 | 2.34.1 |
295 | |||
296 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | The AST2600 SDMC controller is slightly different from its predecessor | 3 | During SPL boot several DRAM Controller registers are used. Most |
4 | (DRAM training). Max memory is now 2G on the AST2600. | 4 | important registers are those related to DRAM initialization and |
5 | 5 | calibration, where SPL initiates process and waits until certain bit is | |
6 | Signed-off-by: Joel Stanley <joel@jms.id.au> | 6 | set/cleared. |
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 7 | |
8 | Message-id: 20190925143248.10000-10-clg@kaod.org | 8 | This patch adds these registers, initializes reset values from user's |
9 | [clg: - improved commit log | 9 | guide and updates state of registers as SPL expects it. |
10 | - reworked model integration into new object class ] | 10 | |
11 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 11 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
12 | |||
13 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
14 | Message-id: 20221226220303.14420-3-strahinja.p.jankovic@gmail.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 16 | --- |
14 | include/hw/misc/aspeed_sdmc.h | 1 + | 17 | include/hw/arm/allwinner-a10.h | 2 + |
15 | hw/misc/aspeed_scu.c | 2 + | 18 | include/hw/misc/allwinner-a10-dramc.h | 68 ++++++++++ |
16 | hw/misc/aspeed_sdmc.c | 82 +++++++++++++++++++++++++++++++++++ | 19 | hw/arm/allwinner-a10.c | 7 + |
17 | 3 files changed, 85 insertions(+) | 20 | hw/misc/allwinner-a10-dramc.c | 179 ++++++++++++++++++++++++++ |
18 | 21 | hw/arm/Kconfig | 1 + | |
19 | diff --git a/include/hw/misc/aspeed_sdmc.h b/include/hw/misc/aspeed_sdmc.h | 22 | hw/misc/Kconfig | 3 + |
20 | index XXXXXXX..XXXXXXX 100644 | 23 | hw/misc/meson.build | 1 + |
21 | --- a/include/hw/misc/aspeed_sdmc.h | 24 | 7 files changed, 261 insertions(+) |
22 | +++ b/include/hw/misc/aspeed_sdmc.h | 25 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h |
26 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
27 | |||
28 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/include/hw/arm/allwinner-a10.h | ||
31 | +++ b/include/hw/arm/allwinner-a10.h | ||
23 | @@ -XXX,XX +XXX,XX @@ | 32 | @@ -XXX,XX +XXX,XX @@ |
24 | #define ASPEED_SDMC(obj) OBJECT_CHECK(AspeedSDMCState, (obj), TYPE_ASPEED_SDMC) | 33 | #include "hw/usb/hcd-ehci.h" |
25 | #define TYPE_ASPEED_2400_SDMC TYPE_ASPEED_SDMC "-ast2400" | 34 | #include "hw/rtc/allwinner-rtc.h" |
26 | #define TYPE_ASPEED_2500_SDMC TYPE_ASPEED_SDMC "-ast2500" | 35 | #include "hw/misc/allwinner-a10-ccm.h" |
27 | +#define TYPE_ASPEED_2600_SDMC TYPE_ASPEED_SDMC "-ast2600" | 36 | +#include "hw/misc/allwinner-a10-dramc.h" |
28 | 37 | ||
29 | #define ASPEED_SDMC_NR_REGS (0x174 >> 2) | 38 | #include "target/arm/cpu.h" |
30 | 39 | #include "qom/object.h" | |
31 | diff --git a/hw/misc/aspeed_scu.c b/hw/misc/aspeed_scu.c | 40 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { |
32 | index XXXXXXX..XXXXXXX 100644 | 41 | |
33 | --- a/hw/misc/aspeed_scu.c | 42 | ARMCPU cpu; |
34 | +++ b/hw/misc/aspeed_scu.c | 43 | AwA10ClockCtlState ccm; |
44 | + AwA10DramControllerState dramc; | ||
45 | AwA10PITState timer; | ||
46 | AwA10PICState intc; | ||
47 | AwEmacState emac; | ||
48 | diff --git a/include/hw/misc/allwinner-a10-dramc.h b/include/hw/misc/allwinner-a10-dramc.h | ||
49 | new file mode 100644 | ||
50 | index XXXXXXX..XXXXXXX | ||
51 | --- /dev/null | ||
52 | +++ b/include/hw/misc/allwinner-a10-dramc.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ |
36 | #define AST2600_CLK_STOP_CTRL_CLR TO_REG(0x84) | 54 | +/* |
37 | #define AST2600_CLK_STOP_CTRL2 TO_REG(0x90) | 55 | + * Allwinner A10 DRAM Controller emulation |
38 | #define AST2600_CLK_STOP_CTR2L_CLR TO_REG(0x94) | 56 | + * |
39 | +#define AST2600_SDRAM_HANDSHAKE TO_REG(0x100) | 57 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
40 | #define AST2600_HPLL_PARAM TO_REG(0x200) | 58 | + * |
41 | #define AST2600_HPLL_EXT TO_REG(0x204) | 59 | + * This file is derived from Allwinner H3 DRAMC, |
42 | #define AST2600_MPLL_EXT TO_REG(0x224) | 60 | + * by Niek Linnenbank. |
43 | @@ -XXX,XX +XXX,XX @@ static const uint32_t ast2600_a0_resets[ASPEED_AST2600_SCU_NR_REGS] = { | 61 | + * |
44 | [AST2600_SYS_RST_CTRL2] = 0xFFFFFFFC, | 62 | + * This program is free software: you can redistribute it and/or modify |
45 | [AST2600_CLK_STOP_CTRL] = 0xEFF43E8B, | 63 | + * it under the terms of the GNU General Public License as published by |
46 | [AST2600_CLK_STOP_CTRL2] = 0xFFF0FFF0, | 64 | + * the Free Software Foundation, either version 2 of the License, or |
47 | + [AST2600_SDRAM_HANDSHAKE] = 0x00000040, /* SoC completed DRAM init */ | 65 | + * (at your option) any later version. |
48 | [AST2600_HPLL_PARAM] = 0x1000405F, | 66 | + * |
49 | }; | 67 | + * This program is distributed in the hope that it will be useful, |
50 | 68 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
51 | diff --git a/hw/misc/aspeed_sdmc.c b/hw/misc/aspeed_sdmc.c | 69 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
52 | index XXXXXXX..XXXXXXX 100644 | 70 | + * GNU General Public License for more details. |
53 | --- a/hw/misc/aspeed_sdmc.c | 71 | + * |
54 | +++ b/hw/misc/aspeed_sdmc.c | 72 | + * You should have received a copy of the GNU General Public License |
73 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
74 | + */ | ||
75 | + | ||
76 | +#ifndef HW_MISC_ALLWINNER_A10_DRAMC_H | ||
77 | +#define HW_MISC_ALLWINNER_A10_DRAMC_H | ||
78 | + | ||
79 | +#include "qom/object.h" | ||
80 | +#include "hw/sysbus.h" | ||
81 | +#include "hw/register.h" | ||
82 | + | ||
83 | +/** | ||
84 | + * @name Constants | ||
85 | + * @{ | ||
86 | + */ | ||
87 | + | ||
88 | +/** Size of register I/O address space used by DRAMC device */ | ||
89 | +#define AW_A10_DRAMC_IOSIZE (0x1000) | ||
90 | + | ||
91 | +/** Total number of known registers */ | ||
92 | +#define AW_A10_DRAMC_REGS_NUM (AW_A10_DRAMC_IOSIZE / sizeof(uint32_t)) | ||
93 | + | ||
94 | +/** @} */ | ||
95 | + | ||
96 | +/** | ||
97 | + * @name Object model | ||
98 | + * @{ | ||
99 | + */ | ||
100 | + | ||
101 | +#define TYPE_AW_A10_DRAMC "allwinner-a10-dramc" | ||
102 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10DramControllerState, AW_A10_DRAMC) | ||
103 | + | ||
104 | +/** @} */ | ||
105 | + | ||
106 | +/** | ||
107 | + * Allwinner A10 DRAMC object instance state. | ||
108 | + */ | ||
109 | +struct AwA10DramControllerState { | ||
110 | + /*< private >*/ | ||
111 | + SysBusDevice parent_obj; | ||
112 | + /*< public >*/ | ||
113 | + | ||
114 | + /** Maps I/O registers in physical memory */ | ||
115 | + MemoryRegion iomem; | ||
116 | + | ||
117 | + /** Array of hardware registers */ | ||
118 | + uint32_t regs[AW_A10_DRAMC_REGS_NUM]; | ||
119 | +}; | ||
120 | + | ||
121 | +#endif /* HW_MISC_ALLWINNER_A10_DRAMC_H */ | ||
122 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/arm/allwinner-a10.c | ||
125 | +++ b/hw/arm/allwinner-a10.c | ||
55 | @@ -XXX,XX +XXX,XX @@ | 126 | @@ -XXX,XX +XXX,XX @@ |
56 | /* Control/Status Register #1 (ast2500) */ | 127 | #include "hw/boards.h" |
57 | #define R_STATUS1 (0x60 / 4) | 128 | #include "hw/usb/hcd-ohci.h" |
58 | #define PHY_BUSY_STATE BIT(0) | 129 | |
59 | +#define PHY_PLL_LOCK_STATUS BIT(4) | 130 | +#define AW_A10_DRAMC_BASE 0x01c01000 |
60 | 131 | #define AW_A10_MMC0_BASE 0x01c0f000 | |
61 | #define R_ECC_TEST_CTRL (0x70 / 4) | 132 | #define AW_A10_CCM_BASE 0x01c20000 |
62 | #define ECC_TEST_FINISHED BIT(12) | 133 | #define AW_A10_PIC_REG_BASE 0x01c20400 |
134 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
135 | |||
136 | object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
137 | |||
138 | + object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC); | ||
139 | + | ||
140 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
141 | |||
142 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
143 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
144 | sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
145 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
146 | |||
147 | + /* DRAM Control Module */ | ||
148 | + sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); | ||
149 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE); | ||
150 | + | ||
151 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
152 | if (nd_table[0].used) { | ||
153 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
154 | diff --git a/hw/misc/allwinner-a10-dramc.c b/hw/misc/allwinner-a10-dramc.c | ||
155 | new file mode 100644 | ||
156 | index XXXXXXX..XXXXXXX | ||
157 | --- /dev/null | ||
158 | +++ b/hw/misc/allwinner-a10-dramc.c | ||
63 | @@ -XXX,XX +XXX,XX @@ | 159 | @@ -XXX,XX +XXX,XX @@ |
64 | #define ASPEED_SDMC_AST2500_512MB 0x2 | 160 | +/* |
65 | #define ASPEED_SDMC_AST2500_1024MB 0x3 | 161 | + * Allwinner A10 DRAM Controller emulation |
66 | 162 | + * | |
67 | +#define ASPEED_SDMC_AST2600_256MB 0x0 | 163 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
68 | +#define ASPEED_SDMC_AST2600_512MB 0x1 | 164 | + * |
69 | +#define ASPEED_SDMC_AST2600_1024MB 0x2 | 165 | + * This file is derived from Allwinner H3 DRAMC, |
70 | +#define ASPEED_SDMC_AST2600_2048MB 0x3 | 166 | + * by Niek Linnenbank. |
71 | + | 167 | + * |
72 | #define ASPEED_SDMC_AST2500_READONLY_MASK \ | 168 | + * This program is free software: you can redistribute it and/or modify |
73 | (ASPEED_SDMC_HW_VERSION(0xf) | ASPEED_SDMC_CACHE_INITIAL_DONE | \ | 169 | + * it under the terms of the GNU General Public License as published by |
74 | ASPEED_SDMC_AST2500_RESERVED | ASPEED_SDMC_VGA_COMPAT | \ | 170 | + * the Free Software Foundation, either version 2 of the License, or |
75 | @@ -XXX,XX +XXX,XX @@ static int ast2500_rambits(AspeedSDMCState *s) | 171 | + * (at your option) any later version. |
76 | return ASPEED_SDMC_AST2500_512MB; | 172 | + * |
77 | } | 173 | + * This program is distributed in the hope that it will be useful, |
78 | 174 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
79 | +static int ast2600_rambits(AspeedSDMCState *s) | 175 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
80 | +{ | 176 | + * GNU General Public License for more details. |
81 | + switch (s->ram_size >> 20) { | 177 | + * |
82 | + case 256: | 178 | + * You should have received a copy of the GNU General Public License |
83 | + return ASPEED_SDMC_AST2600_256MB; | 179 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
84 | + case 512: | 180 | + */ |
85 | + return ASPEED_SDMC_AST2600_512MB; | 181 | + |
86 | + case 1024: | 182 | +#include "qemu/osdep.h" |
87 | + return ASPEED_SDMC_AST2600_1024MB; | 183 | +#include "qemu/units.h" |
88 | + case 2048: | 184 | +#include "hw/sysbus.h" |
89 | + return ASPEED_SDMC_AST2600_2048MB; | 185 | +#include "migration/vmstate.h" |
186 | +#include "qemu/log.h" | ||
187 | +#include "qemu/module.h" | ||
188 | +#include "hw/misc/allwinner-a10-dramc.h" | ||
189 | + | ||
190 | +/* DRAMC register offsets */ | ||
191 | +enum { | ||
192 | + REG_SDR_CCR = 0x0000, | ||
193 | + REG_SDR_ZQCR0 = 0x00a8, | ||
194 | + REG_SDR_ZQSR = 0x00b0 | ||
195 | +}; | ||
196 | + | ||
197 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
198 | + | ||
199 | +/* DRAMC register flags */ | ||
200 | +enum { | ||
201 | + REG_SDR_CCR_DATA_TRAINING = (1 << 30), | ||
202 | + REG_SDR_CCR_DRAM_INIT = (1 << 31), | ||
203 | +}; | ||
204 | +enum { | ||
205 | + REG_SDR_ZQSR_ZCAL = (1 << 31), | ||
206 | +}; | ||
207 | + | ||
208 | +/* DRAMC register reset values */ | ||
209 | +enum { | ||
210 | + REG_SDR_CCR_RESET = 0x80020000, | ||
211 | + REG_SDR_ZQCR0_RESET = 0x07b00000, | ||
212 | + REG_SDR_ZQSR_RESET = 0x80000000 | ||
213 | +}; | ||
214 | + | ||
215 | +static uint64_t allwinner_a10_dramc_read(void *opaque, hwaddr offset, | ||
216 | + unsigned size) | ||
217 | +{ | ||
218 | + const AwA10DramControllerState *s = AW_A10_DRAMC(opaque); | ||
219 | + const uint32_t idx = REG_INDEX(offset); | ||
220 | + | ||
221 | + switch (offset) { | ||
222 | + case REG_SDR_CCR: | ||
223 | + case REG_SDR_ZQCR0: | ||
224 | + case REG_SDR_ZQSR: | ||
225 | + break; | ||
226 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: | ||
227 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
228 | + __func__, (uint32_t)offset); | ||
229 | + return 0; | ||
90 | + default: | 230 | + default: |
91 | + break; | 231 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", |
232 | + __func__, (uint32_t)offset); | ||
233 | + return 0; | ||
92 | + } | 234 | + } |
93 | + | 235 | + |
94 | + /* use a common default */ | 236 | + return s->regs[idx]; |
95 | + warn_report("Invalid RAM size 0x%" PRIx64 ". Using default 512M", | 237 | +} |
96 | + s->ram_size); | 238 | + |
97 | + s->ram_size = 512 << 20; | 239 | +static void allwinner_a10_dramc_write(void *opaque, hwaddr offset, |
98 | + return ASPEED_SDMC_AST2600_512MB; | 240 | + uint64_t val, unsigned size) |
99 | +} | 241 | +{ |
100 | + | 242 | + AwA10DramControllerState *s = AW_A10_DRAMC(opaque); |
101 | static void aspeed_sdmc_reset(DeviceState *dev) | 243 | + const uint32_t idx = REG_INDEX(offset); |
102 | { | 244 | + |
103 | AspeedSDMCState *s = ASPEED_SDMC(dev); | 245 | + switch (offset) { |
104 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_2500_sdmc_info = { | 246 | + case REG_SDR_CCR: |
105 | .class_init = aspeed_2500_sdmc_class_init, | 247 | + if (val & REG_SDR_CCR_DRAM_INIT) { |
106 | }; | 248 | + /* Clear DRAM_INIT to indicate process is done. */ |
107 | 249 | + val &= ~REG_SDR_CCR_DRAM_INIT; | |
108 | +static uint32_t aspeed_2600_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) | 250 | + } |
109 | +{ | 251 | + if (val & REG_SDR_CCR_DATA_TRAINING) { |
110 | + uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(3) | | 252 | + /* Clear DATA_TRAINING to indicate process is done. */ |
111 | + ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | | 253 | + val &= ~REG_SDR_CCR_DATA_TRAINING; |
112 | + ASPEED_SDMC_DRAM_SIZE(ast2600_rambits(s)); | 254 | + } |
113 | + | 255 | + break; |
114 | + /* Make sure readonly bits are kept (use ast2500 mask) */ | 256 | + case REG_SDR_ZQCR0: |
115 | + data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; | 257 | + /* Set ZCAL in ZQSR to indicate calibration is done. */ |
116 | + | 258 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] |= REG_SDR_ZQSR_ZCAL; |
117 | + return data | fixed_conf; | 259 | + break; |
118 | +} | 260 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: |
119 | + | 261 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
120 | +static void aspeed_2600_sdmc_write(AspeedSDMCState *s, uint32_t reg, | 262 | + __func__, (uint32_t)offset); |
121 | + uint32_t data) | ||
122 | +{ | ||
123 | + switch (reg) { | ||
124 | + case R_CONF: | ||
125 | + data = aspeed_2600_sdmc_compute_conf(s, data); | ||
126 | + break; | ||
127 | + case R_STATUS1: | ||
128 | + /* Will never return 'busy'. 'lock status' is always set */ | ||
129 | + data &= ~PHY_BUSY_STATE; | ||
130 | + data |= PHY_PLL_LOCK_STATUS; | ||
131 | + break; | ||
132 | + case R_ECC_TEST_CTRL: | ||
133 | + /* Always done, always happy */ | ||
134 | + data |= ECC_TEST_FINISHED; | ||
135 | + data &= ~ECC_TEST_FAIL; | ||
136 | + break; | 263 | + break; |
137 | + default: | 264 | + default: |
265 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
266 | + __func__, (uint32_t)offset); | ||
138 | + break; | 267 | + break; |
139 | + } | 268 | + } |
140 | + | 269 | + |
141 | + s->regs[reg] = data; | 270 | + s->regs[idx] = (uint32_t) val; |
142 | +} | 271 | +} |
143 | + | 272 | + |
144 | +static void aspeed_2600_sdmc_class_init(ObjectClass *klass, void *data) | 273 | +static const MemoryRegionOps allwinner_a10_dramc_ops = { |
274 | + .read = allwinner_a10_dramc_read, | ||
275 | + .write = allwinner_a10_dramc_write, | ||
276 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
277 | + .valid = { | ||
278 | + .min_access_size = 4, | ||
279 | + .max_access_size = 4, | ||
280 | + }, | ||
281 | + .impl.min_access_size = 4, | ||
282 | +}; | ||
283 | + | ||
284 | +static void allwinner_a10_dramc_reset_enter(Object *obj, ResetType type) | ||
285 | +{ | ||
286 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
287 | + | ||
288 | + /* Set default values for registers */ | ||
289 | + s->regs[REG_INDEX(REG_SDR_CCR)] = REG_SDR_CCR_RESET; | ||
290 | + s->regs[REG_INDEX(REG_SDR_ZQCR0)] = REG_SDR_ZQCR0_RESET; | ||
291 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] = REG_SDR_ZQSR_RESET; | ||
292 | +} | ||
293 | + | ||
294 | +static void allwinner_a10_dramc_init(Object *obj) | ||
295 | +{ | ||
296 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
297 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
298 | + | ||
299 | + /* Memory mapping */ | ||
300 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_dramc_ops, s, | ||
301 | + TYPE_AW_A10_DRAMC, AW_A10_DRAMC_IOSIZE); | ||
302 | + sysbus_init_mmio(sbd, &s->iomem); | ||
303 | +} | ||
304 | + | ||
305 | +static const VMStateDescription allwinner_a10_dramc_vmstate = { | ||
306 | + .name = "allwinner-a10-dramc", | ||
307 | + .version_id = 1, | ||
308 | + .minimum_version_id = 1, | ||
309 | + .fields = (VMStateField[]) { | ||
310 | + VMSTATE_UINT32_ARRAY(regs, AwA10DramControllerState, | ||
311 | + AW_A10_DRAMC_REGS_NUM), | ||
312 | + VMSTATE_END_OF_LIST() | ||
313 | + } | ||
314 | +}; | ||
315 | + | ||
316 | +static void allwinner_a10_dramc_class_init(ObjectClass *klass, void *data) | ||
145 | +{ | 317 | +{ |
146 | + DeviceClass *dc = DEVICE_CLASS(klass); | 318 | + DeviceClass *dc = DEVICE_CLASS(klass); |
147 | + AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); | 319 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
148 | + | 320 | + |
149 | + dc->desc = "ASPEED 2600 SDRAM Memory Controller"; | 321 | + rc->phases.enter = allwinner_a10_dramc_reset_enter; |
150 | + asc->max_ram_size = 2048 << 20; | 322 | + dc->vmsd = &allwinner_a10_dramc_vmstate; |
151 | + asc->compute_conf = aspeed_2600_sdmc_compute_conf; | 323 | +} |
152 | + asc->write = aspeed_2600_sdmc_write; | 324 | + |
153 | +} | 325 | +static const TypeInfo allwinner_a10_dramc_info = { |
154 | + | 326 | + .name = TYPE_AW_A10_DRAMC, |
155 | +static const TypeInfo aspeed_2600_sdmc_info = { | 327 | + .parent = TYPE_SYS_BUS_DEVICE, |
156 | + .name = TYPE_ASPEED_2600_SDMC, | 328 | + .instance_init = allwinner_a10_dramc_init, |
157 | + .parent = TYPE_ASPEED_SDMC, | 329 | + .instance_size = sizeof(AwA10DramControllerState), |
158 | + .class_init = aspeed_2600_sdmc_class_init, | 330 | + .class_init = allwinner_a10_dramc_class_init, |
159 | +}; | 331 | +}; |
160 | + | 332 | + |
161 | static void aspeed_sdmc_register_types(void) | 333 | +static void allwinner_a10_dramc_register(void) |
162 | { | 334 | +{ |
163 | type_register_static(&aspeed_sdmc_info); | 335 | + type_register_static(&allwinner_a10_dramc_info); |
164 | type_register_static(&aspeed_2400_sdmc_info); | 336 | +} |
165 | type_register_static(&aspeed_2500_sdmc_info); | 337 | + |
166 | + type_register_static(&aspeed_2600_sdmc_info); | 338 | +type_init(allwinner_a10_dramc_register) |
167 | } | 339 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
168 | 340 | index XXXXXXX..XXXXXXX 100644 | |
169 | type_init(aspeed_sdmc_register_types); | 341 | --- a/hw/arm/Kconfig |
342 | +++ b/hw/arm/Kconfig | ||
343 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
344 | select ALLWINNER_A10_PIT | ||
345 | select ALLWINNER_A10_PIC | ||
346 | select ALLWINNER_A10_CCM | ||
347 | + select ALLWINNER_A10_DRAMC | ||
348 | select ALLWINNER_EMAC | ||
349 | select SERIAL | ||
350 | select UNIMP | ||
351 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
352 | index XXXXXXX..XXXXXXX 100644 | ||
353 | --- a/hw/misc/Kconfig | ||
354 | +++ b/hw/misc/Kconfig | ||
355 | @@ -XXX,XX +XXX,XX @@ config LASI | ||
356 | config ALLWINNER_A10_CCM | ||
357 | bool | ||
358 | |||
359 | +config ALLWINNER_A10_DRAMC | ||
360 | + bool | ||
361 | + | ||
362 | source macio/Kconfig | ||
363 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
364 | index XXXXXXX..XXXXXXX 100644 | ||
365 | --- a/hw/misc/meson.build | ||
366 | +++ b/hw/misc/meson.build | ||
367 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
368 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
369 | |||
370 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
371 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_DRAMC', if_true: files('allwinner-a10-dramc.c')) | ||
372 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
373 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
374 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
170 | -- | 375 | -- |
171 | 2.20.1 | 376 | 2.34.1 |
172 | |||
173 | diff view generated by jsdifflib |
1 | From: Eddie James <eajames@linux.ibm.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | The Aspeed SOCs have two SD/MMC controllers. Add a device that | 3 | This patch implements Allwinner TWI/I2C controller emulation. Only |
4 | encapsulates both of these controllers and models the Aspeed-specific | 4 | master-mode functionality is implemented. |
5 | registers and behavior. | ||
6 | 5 | ||
7 | Tested by reading from mmcblk0 in Linux: | 6 | The SPL boot for Cubieboard expects AXP209 PMIC on TWI0/I2C0 bus, so this is |
8 | qemu-system-arm -machine romulus-bmc -nographic \ | 7 | first part enabling the TWI/I2C bus operation. |
9 | -drive file=flash-romulus,format=raw,if=mtd \ | ||
10 | -device sd-card,drive=sd0 -drive file=_tmp/kernel,format=raw,if=sd,id=sd0 | ||
11 | 8 | ||
12 | Signed-off-by: Eddie James <eajames@linux.ibm.com> | 9 | Since both Allwinner A10 and H3 use the same module, it is added for |
13 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 10 | both boards. |
14 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 11 | |
15 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 12 | Docs are also updated for Cubieboard and Orangepi-PC board to indicate |
16 | Message-id: 20190925143248.10000-3-clg@kaod.org | 13 | I2C availability. |
17 | [clg: - changed the controller MMIO window size to 0x1000 | 14 | |
18 | - moved the MMIO mapping of the SDHCI slots at the SoC level | 15 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
19 | - merged code to add SD drives on the SD buses at the machine level ] | 16 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
20 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 17 | Message-id: 20221226220303.14420-4-strahinja.p.jankovic@gmail.com |
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 19 | --- |
23 | hw/sd/Makefile.objs | 1 + | 20 | docs/system/arm/cubieboard.rst | 1 + |
24 | include/hw/arm/aspeed_soc.h | 3 + | 21 | docs/system/arm/orangepi.rst | 1 + |
25 | include/hw/sd/aspeed_sdhci.h | 34 ++++++ | 22 | include/hw/arm/allwinner-a10.h | 2 + |
26 | hw/arm/aspeed.c | 15 ++- | 23 | include/hw/arm/allwinner-h3.h | 3 + |
27 | hw/arm/aspeed_soc.c | 23 ++++ | 24 | include/hw/i2c/allwinner-i2c.h | 55 ++++ |
28 | hw/sd/aspeed_sdhci.c | 198 +++++++++++++++++++++++++++++++++++ | 25 | hw/arm/allwinner-a10.c | 8 + |
29 | 6 files changed, 273 insertions(+), 1 deletion(-) | 26 | hw/arm/allwinner-h3.c | 11 +- |
30 | create mode 100644 include/hw/sd/aspeed_sdhci.h | 27 | hw/i2c/allwinner-i2c.c | 459 +++++++++++++++++++++++++++++++++ |
31 | create mode 100644 hw/sd/aspeed_sdhci.c | 28 | hw/arm/Kconfig | 2 + |
29 | hw/i2c/Kconfig | 4 + | ||
30 | hw/i2c/meson.build | 1 + | ||
31 | hw/i2c/trace-events | 5 + | ||
32 | 12 files changed, 551 insertions(+), 1 deletion(-) | ||
33 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
34 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
32 | 35 | ||
33 | diff --git a/hw/sd/Makefile.objs b/hw/sd/Makefile.objs | 36 | diff --git a/docs/system/arm/cubieboard.rst b/docs/system/arm/cubieboard.rst |
34 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/hw/sd/Makefile.objs | 38 | --- a/docs/system/arm/cubieboard.rst |
36 | +++ b/hw/sd/Makefile.objs | 39 | +++ b/docs/system/arm/cubieboard.rst |
37 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MILKYMIST) += milkymist-memcard.o | 40 | @@ -XXX,XX +XXX,XX @@ Emulated devices: |
38 | obj-$(CONFIG_OMAP) += omap_mmc.o | 41 | - SDHCI |
39 | obj-$(CONFIG_PXA2XX) += pxa2xx_mmci.o | 42 | - USB controller |
40 | obj-$(CONFIG_RASPI) += bcm2835_sdhost.o | 43 | - SATA controller |
41 | +obj-$(CONFIG_ASPEED_SOC) += aspeed_sdhci.o | 44 | +- TWI (I2C) controller |
42 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | 45 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst |
43 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/include/hw/arm/aspeed_soc.h | 47 | --- a/docs/system/arm/orangepi.rst |
45 | +++ b/include/hw/arm/aspeed_soc.h | 48 | +++ b/docs/system/arm/orangepi.rst |
49 | @@ -XXX,XX +XXX,XX @@ The Orange Pi PC machine supports the following devices: | ||
50 | * Clock Control Unit | ||
51 | * System Control module | ||
52 | * Security Identifier device | ||
53 | + * TWI (I2C) | ||
54 | |||
55 | Limitations | ||
56 | """"""""""" | ||
57 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/hw/arm/allwinner-a10.h | ||
60 | +++ b/include/hw/arm/allwinner-a10.h | ||
46 | @@ -XXX,XX +XXX,XX @@ | 61 | @@ -XXX,XX +XXX,XX @@ |
47 | #include "hw/net/ftgmac100.h" | 62 | #include "hw/rtc/allwinner-rtc.h" |
63 | #include "hw/misc/allwinner-a10-ccm.h" | ||
64 | #include "hw/misc/allwinner-a10-dramc.h" | ||
65 | +#include "hw/i2c/allwinner-i2c.h" | ||
66 | |||
48 | #include "target/arm/cpu.h" | 67 | #include "target/arm/cpu.h" |
49 | #include "hw/gpio/aspeed_gpio.h" | 68 | #include "qom/object.h" |
50 | +#include "hw/sd/aspeed_sdhci.h" | 69 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { |
51 | 70 | AwEmacState emac; | |
52 | #define ASPEED_SPIS_NUM 2 | 71 | AllwinnerAHCIState sata; |
53 | #define ASPEED_WDTS_NUM 3 | 72 | AwSdHostState mmc0; |
54 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState { | 73 | + AWI2CState i2c0; |
55 | AspeedWDTState wdt[ASPEED_WDTS_NUM]; | 74 | AwRtcState rtc; |
56 | FTGMAC100State ftgmac100[ASPEED_MACS_NUM]; | 75 | MemoryRegion sram_a; |
57 | AspeedGPIOState gpio; | 76 | EHCISysBusState ehci[AW_A10_NUM_USB]; |
58 | + AspeedSDHCIState sdhci; | 77 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
59 | } AspeedSoCState; | 78 | index XXXXXXX..XXXXXXX 100644 |
60 | 79 | --- a/include/hw/arm/allwinner-h3.h | |
61 | #define TYPE_ASPEED_SOC "aspeed-soc" | 80 | +++ b/include/hw/arm/allwinner-h3.h |
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "hw/sd/allwinner-sdhost.h" | ||
83 | #include "hw/net/allwinner-sun8i-emac.h" | ||
84 | #include "hw/rtc/allwinner-rtc.h" | ||
85 | +#include "hw/i2c/allwinner-i2c.h" | ||
86 | #include "target/arm/cpu.h" | ||
87 | #include "sysemu/block-backend.h" | ||
88 | |||
62 | @@ -XXX,XX +XXX,XX @@ enum { | 89 | @@ -XXX,XX +XXX,XX @@ enum { |
63 | ASPEED_SCU, | 90 | AW_H3_DEV_UART2, |
64 | ASPEED_ADC, | 91 | AW_H3_DEV_UART3, |
65 | ASPEED_SRAM, | 92 | AW_H3_DEV_EMAC, |
66 | + ASPEED_SDHCI, | 93 | + AW_H3_DEV_TWI0, |
67 | ASPEED_GPIO, | 94 | AW_H3_DEV_DRAMCOM, |
68 | ASPEED_RTC, | 95 | AW_H3_DEV_DRAMCTL, |
69 | ASPEED_TIMER1, | 96 | AW_H3_DEV_DRAMPHY, |
70 | diff --git a/include/hw/sd/aspeed_sdhci.h b/include/hw/sd/aspeed_sdhci.h | 97 | @@ -XXX,XX +XXX,XX @@ struct AwH3State { |
98 | AwH3SysCtrlState sysctrl; | ||
99 | AwSidState sid; | ||
100 | AwSdHostState mmc0; | ||
101 | + AWI2CState i2c0; | ||
102 | AwSun8iEmacState emac; | ||
103 | AwRtcState rtc; | ||
104 | GICState gic; | ||
105 | diff --git a/include/hw/i2c/allwinner-i2c.h b/include/hw/i2c/allwinner-i2c.h | ||
71 | new file mode 100644 | 106 | new file mode 100644 |
72 | index XXXXXXX..XXXXXXX | 107 | index XXXXXXX..XXXXXXX |
73 | --- /dev/null | 108 | --- /dev/null |
74 | +++ b/include/hw/sd/aspeed_sdhci.h | 109 | +++ b/include/hw/i2c/allwinner-i2c.h |
75 | @@ -XXX,XX +XXX,XX @@ | 110 | @@ -XXX,XX +XXX,XX @@ |
76 | +/* | 111 | +/* |
77 | + * Aspeed SD Host Controller | 112 | + * Allwinner I2C Bus Serial Interface registers definition |
78 | + * Eddie James <eajames@linux.ibm.com> | 113 | + * |
79 | + * | 114 | + * Copyright (C) 2022 Strahinja Jankovic. <strahinja.p.jankovic@gmail.com> |
80 | + * Copyright (C) 2019 IBM Corp | 115 | + * |
81 | + * SPDX-License-Identifer: GPL-2.0-or-later | 116 | + * This file is derived from IMX I2C controller, |
117 | + * by Jean-Christophe DUBOIS . | ||
118 | + * | ||
119 | + * This program is free software; you can redistribute it and/or modify it | ||
120 | + * under the terms of the GNU General Public License as published by the | ||
121 | + * Free Software Foundation; either version 2 of the License, or | ||
122 | + * (at your option) any later version. | ||
123 | + * | ||
124 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
125 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
126 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
127 | + * for more details. | ||
128 | + * | ||
129 | + * You should have received a copy of the GNU General Public License along | ||
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
131 | + * | ||
82 | + */ | 132 | + */ |
83 | + | 133 | + |
84 | +#ifndef ASPEED_SDHCI_H | 134 | +#ifndef ALLWINNER_I2C_H |
85 | +#define ASPEED_SDHCI_H | 135 | +#define ALLWINNER_I2C_H |
86 | + | 136 | + |
87 | +#include "hw/sd/sdhci.h" | 137 | +#include "hw/sysbus.h" |
88 | + | 138 | +#include "qom/object.h" |
89 | +#define TYPE_ASPEED_SDHCI "aspeed.sdhci" | 139 | + |
90 | +#define ASPEED_SDHCI(obj) OBJECT_CHECK(AspeedSDHCIState, (obj), \ | 140 | +#define TYPE_AW_I2C "allwinner.i2c" |
91 | + TYPE_ASPEED_SDHCI) | 141 | +OBJECT_DECLARE_SIMPLE_TYPE(AWI2CState, AW_I2C) |
92 | + | 142 | + |
93 | +#define ASPEED_SDHCI_CAPABILITIES 0x01E80080 | 143 | +#define AW_I2C_MEM_SIZE 0x24 |
94 | +#define ASPEED_SDHCI_NUM_SLOTS 2 | 144 | + |
95 | +#define ASPEED_SDHCI_NUM_REGS (ASPEED_SDHCI_REG_SIZE / sizeof(uint32_t)) | 145 | +struct AWI2CState { |
96 | +#define ASPEED_SDHCI_REG_SIZE 0x100 | 146 | + /*< private >*/ |
97 | + | 147 | + SysBusDevice parent_obj; |
98 | +typedef struct AspeedSDHCIState { | 148 | + |
99 | + SysBusDevice parent; | 149 | + /*< public >*/ |
100 | + | ||
101 | + SDHCIState slots[ASPEED_SDHCI_NUM_SLOTS]; | ||
102 | + | ||
103 | + MemoryRegion iomem; | 150 | + MemoryRegion iomem; |
151 | + I2CBus *bus; | ||
104 | + qemu_irq irq; | 152 | + qemu_irq irq; |
105 | + | 153 | + |
106 | + uint32_t regs[ASPEED_SDHCI_NUM_REGS]; | 154 | + uint8_t addr; |
107 | +} AspeedSDHCIState; | 155 | + uint8_t xaddr; |
108 | + | 156 | + uint8_t data; |
109 | +#endif /* ASPEED_SDHCI_H */ | 157 | + uint8_t cntr; |
110 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 158 | + uint8_t stat; |
111 | index XXXXXXX..XXXXXXX 100644 | 159 | + uint8_t ccr; |
112 | --- a/hw/arm/aspeed.c | 160 | + uint8_t srst; |
113 | +++ b/hw/arm/aspeed.c | 161 | + uint8_t efr; |
114 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | 162 | + uint8_t lcr; |
115 | AspeedSoCClass *sc; | 163 | +}; |
116 | DriveInfo *drive0 = drive_get(IF_MTD, 0, 0); | 164 | + |
117 | ram_addr_t max_ram_size; | 165 | +#endif /* ALLWINNER_I2C_H */ |
118 | + int i; | 166 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
119 | 167 | index XXXXXXX..XXXXXXX 100644 | |
120 | bmc = g_new0(AspeedBoardState, 1); | 168 | --- a/hw/arm/allwinner-a10.c |
121 | 169 | +++ b/hw/arm/allwinner-a10.c | |
122 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | 170 | @@ -XXX,XX +XXX,XX @@ |
123 | cfg->i2c_init(bmc); | 171 | #define AW_A10_OHCI_BASE 0x01c14400 |
124 | } | 172 | #define AW_A10_SATA_BASE 0x01c18000 |
125 | 173 | #define AW_A10_RTC_BASE 0x01c20d00 | |
126 | + for (i = 0; i < ARRAY_SIZE(bmc->soc.sdhci.slots); i++) { | 174 | +#define AW_A10_I2C0_BASE 0x01c2ac00 |
127 | + SDHCIState *sdhci = &bmc->soc.sdhci.slots[i]; | 175 | |
128 | + DriveInfo *dinfo = drive_get_next(IF_SD); | 176 | static void aw_a10_init(Object *obj) |
129 | + BlockBackend *blk; | 177 | { |
130 | + DeviceState *card; | 178 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) |
131 | + | 179 | |
132 | + blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; | 180 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); |
133 | + card = qdev_create(qdev_get_child_bus(DEVICE(sdhci), "sd-bus"), | 181 | |
134 | + TYPE_SD_CARD); | 182 | + object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C); |
135 | + qdev_prop_set_drive(card, "drive", blk, &error_fatal); | 183 | + |
136 | + object_property_set_bool(OBJECT(card), true, "realized", &error_fatal); | 184 | if (machine_usb(current_machine)) { |
137 | + } | 185 | int i; |
138 | + | 186 | |
139 | arm_load_kernel(ARM_CPU(first_cpu), machine, &aspeed_board_binfo); | 187 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) |
188 | /* RTC */ | ||
189 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
190 | sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
191 | + | ||
192 | + /* I2C */ | ||
193 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
194 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE); | ||
195 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7)); | ||
140 | } | 196 | } |
141 | 197 | ||
142 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_class_init(ObjectClass *oc, void *data) | 198 | static void aw_a10_class_init(ObjectClass *oc, void *data) |
143 | mc->desc = board->desc; | 199 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c |
144 | mc->init = aspeed_machine_init; | 200 | index XXXXXXX..XXXXXXX 100644 |
145 | mc->max_cpus = ASPEED_CPUS_NUM; | 201 | --- a/hw/arm/allwinner-h3.c |
146 | - mc->no_sdcard = 1; | 202 | +++ b/hw/arm/allwinner-h3.c |
147 | mc->no_floppy = 1; | 203 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
148 | mc->no_cdrom = 1; | 204 | [AW_H3_DEV_UART1] = 0x01c28400, |
149 | mc->no_parallel = 1; | 205 | [AW_H3_DEV_UART2] = 0x01c28800, |
150 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | 206 | [AW_H3_DEV_UART3] = 0x01c28c00, |
151 | index XXXXXXX..XXXXXXX 100644 | 207 | + [AW_H3_DEV_TWI0] = 0x01c2ac00, |
152 | --- a/hw/arm/aspeed_soc.c | 208 | [AW_H3_DEV_EMAC] = 0x01c30000, |
153 | +++ b/hw/arm/aspeed_soc.c | 209 | [AW_H3_DEV_DRAMCOM] = 0x01c62000, |
154 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2400_memmap[] = { | 210 | [AW_H3_DEV_DRAMCTL] = 0x01c63000, |
155 | [ASPEED_XDMA] = 0x1E6E7000, | 211 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { |
156 | [ASPEED_ADC] = 0x1E6E9000, | 212 | { "uart1", 0x01c28400, 1 * KiB }, |
157 | [ASPEED_SRAM] = 0x1E720000, | 213 | { "uart2", 0x01c28800, 1 * KiB }, |
158 | + [ASPEED_SDHCI] = 0x1E740000, | 214 | { "uart3", 0x01c28c00, 1 * KiB }, |
159 | [ASPEED_GPIO] = 0x1E780000, | 215 | - { "twi0", 0x01c2ac00, 1 * KiB }, |
160 | [ASPEED_RTC] = 0x1E781000, | 216 | { "twi1", 0x01c2b000, 1 * KiB }, |
161 | [ASPEED_TIMER1] = 0x1E782000, | 217 | { "twi2", 0x01c2b400, 1 * KiB }, |
162 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2500_memmap[] = { | 218 | { "scr", 0x01c2c400, 1 * KiB }, |
163 | [ASPEED_XDMA] = 0x1E6E7000, | 219 | @@ -XXX,XX +XXX,XX @@ enum { |
164 | [ASPEED_ADC] = 0x1E6E9000, | 220 | AW_H3_GIC_SPI_UART1 = 1, |
165 | [ASPEED_SRAM] = 0x1E720000, | 221 | AW_H3_GIC_SPI_UART2 = 2, |
166 | + [ASPEED_SDHCI] = 0x1E740000, | 222 | AW_H3_GIC_SPI_UART3 = 3, |
167 | [ASPEED_GPIO] = 0x1E780000, | 223 | + AW_H3_GIC_SPI_TWI0 = 6, |
168 | [ASPEED_RTC] = 0x1E781000, | 224 | AW_H3_GIC_SPI_TIMER0 = 18, |
169 | [ASPEED_TIMER1] = 0x1E782000, | 225 | AW_H3_GIC_SPI_TIMER1 = 19, |
170 | @@ -XXX,XX +XXX,XX @@ static const int aspeed_soc_ast2400_irqmap[] = { | 226 | AW_H3_GIC_SPI_MMC0 = 60, |
171 | [ASPEED_ETH1] = 2, | 227 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) |
172 | [ASPEED_ETH2] = 3, | 228 | "ram-size"); |
173 | [ASPEED_XDMA] = 6, | 229 | |
174 | + [ASPEED_SDHCI] = 26, | 230 | object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I); |
175 | }; | 231 | + |
176 | 232 | + object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C); | |
177 | #define aspeed_soc_ast2500_irqmap aspeed_soc_ast2400_irqmap | ||
178 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | ||
179 | snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname); | ||
180 | sysbus_init_child_obj(obj, "gpio", OBJECT(&s->gpio), sizeof(s->gpio), | ||
181 | typename); | ||
182 | + | ||
183 | + sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci), | ||
184 | + TYPE_ASPEED_SDHCI); | ||
185 | + | ||
186 | + /* Init sd card slot class here so that they're under the correct parent */ | ||
187 | + for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
188 | + sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]), | ||
189 | + sizeof(s->sdhci.slots[i]), TYPE_SYSBUS_SDHCI); | ||
190 | + } | ||
191 | } | 233 | } |
192 | 234 | ||
193 | static void aspeed_soc_realize(DeviceState *dev, Error **errp) | 235 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
194 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | 236 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
195 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->info->memmap[ASPEED_GPIO]); | 237 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); |
196 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0, | 238 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_DEV_RTC]); |
197 | aspeed_soc_get_irq(s, ASPEED_GPIO)); | 239 | |
198 | + | 240 | + /* I2C */ |
199 | + /* SDHCI */ | 241 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); |
200 | + object_property_set_bool(OBJECT(&s->sdhci), true, "realized", &err); | 242 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_H3_DEV_TWI0]); |
201 | + if (err) { | 243 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, |
202 | + error_propagate(errp, err); | 244 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0)); |
203 | + return; | 245 | + |
204 | + } | 246 | /* Unimplemented devices */ |
205 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0, | 247 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { |
206 | + sc->info->memmap[ASPEED_SDHCI]); | 248 | create_unimplemented_device(unimplemented[i].device_name, |
207 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, | 249 | diff --git a/hw/i2c/allwinner-i2c.c b/hw/i2c/allwinner-i2c.c |
208 | + aspeed_soc_get_irq(s, ASPEED_SDHCI)); | ||
209 | } | ||
210 | static Property aspeed_soc_properties[] = { | ||
211 | DEFINE_PROP_UINT32("num-cpus", AspeedSoCState, num_cpus, 0), | ||
212 | diff --git a/hw/sd/aspeed_sdhci.c b/hw/sd/aspeed_sdhci.c | ||
213 | new file mode 100644 | 250 | new file mode 100644 |
214 | index XXXXXXX..XXXXXXX | 251 | index XXXXXXX..XXXXXXX |
215 | --- /dev/null | 252 | --- /dev/null |
216 | +++ b/hw/sd/aspeed_sdhci.c | 253 | +++ b/hw/i2c/allwinner-i2c.c |
217 | @@ -XXX,XX +XXX,XX @@ | 254 | @@ -XXX,XX +XXX,XX @@ |
218 | +/* | 255 | +/* |
219 | + * Aspeed SD Host Controller | 256 | + * Allwinner I2C Bus Serial Interface Emulation |
220 | + * Eddie James <eajames@linux.ibm.com> | 257 | + * |
221 | + * | 258 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
222 | + * Copyright (C) 2019 IBM Corp | 259 | + * |
223 | + * SPDX-License-Identifer: GPL-2.0-or-later | 260 | + * This file is derived from IMX I2C controller, |
261 | + * by Jean-Christophe DUBOIS . | ||
262 | + * | ||
263 | + * This program is free software; you can redistribute it and/or modify it | ||
264 | + * under the terms of the GNU General Public License as published by the | ||
265 | + * Free Software Foundation; either version 2 of the License, or | ||
266 | + * (at your option) any later version. | ||
267 | + * | ||
268 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
269 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
270 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
271 | + * for more details. | ||
272 | + * | ||
273 | + * You should have received a copy of the GNU General Public License along | ||
274 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
275 | + * | ||
276 | + * SPDX-License-Identifier: MIT | ||
224 | + */ | 277 | + */ |
225 | + | 278 | + |
226 | +#include "qemu/osdep.h" | 279 | +#include "qemu/osdep.h" |
227 | +#include "qemu/log.h" | 280 | +#include "hw/i2c/allwinner-i2c.h" |
228 | +#include "qemu/error-report.h" | ||
229 | +#include "hw/sd/aspeed_sdhci.h" | ||
230 | +#include "qapi/error.h" | ||
231 | +#include "hw/irq.h" | 281 | +#include "hw/irq.h" |
232 | +#include "migration/vmstate.h" | 282 | +#include "migration/vmstate.h" |
233 | + | 283 | +#include "hw/i2c/i2c.h" |
234 | +#define ASPEED_SDHCI_INFO 0x00 | 284 | +#include "qemu/log.h" |
235 | +#define ASPEED_SDHCI_INFO_RESET 0x00030000 | 285 | +#include "trace.h" |
236 | +#define ASPEED_SDHCI_DEBOUNCE 0x04 | 286 | +#include "qemu/module.h" |
237 | +#define ASPEED_SDHCI_DEBOUNCE_RESET 0x00000005 | 287 | + |
238 | +#define ASPEED_SDHCI_BUS 0x08 | 288 | +/* Allwinner I2C memory map */ |
239 | +#define ASPEED_SDHCI_SDIO_140 0x10 | 289 | +#define TWI_ADDR_REG 0x00 /* slave address register */ |
240 | +#define ASPEED_SDHCI_SDIO_148 0x18 | 290 | +#define TWI_XADDR_REG 0x04 /* extended slave address register */ |
241 | +#define ASPEED_SDHCI_SDIO_240 0x20 | 291 | +#define TWI_DATA_REG 0x08 /* data register */ |
242 | +#define ASPEED_SDHCI_SDIO_248 0x28 | 292 | +#define TWI_CNTR_REG 0x0c /* control register */ |
243 | +#define ASPEED_SDHCI_WP_POL 0xec | 293 | +#define TWI_STAT_REG 0x10 /* status register */ |
244 | +#define ASPEED_SDHCI_CARD_DET 0xf0 | 294 | +#define TWI_CCR_REG 0x14 /* clock control register */ |
245 | +#define ASPEED_SDHCI_IRQ_STAT 0xfc | 295 | +#define TWI_SRST_REG 0x18 /* software reset register */ |
246 | + | 296 | +#define TWI_EFR_REG 0x1c /* enhance feature register */ |
247 | +#define TO_REG(addr) ((addr) / sizeof(uint32_t)) | 297 | +#define TWI_LCR_REG 0x20 /* line control register */ |
248 | + | 298 | + |
249 | +static uint64_t aspeed_sdhci_read(void *opaque, hwaddr addr, unsigned int size) | 299 | +/* Used only in slave mode, do not set */ |
250 | +{ | 300 | +#define TWI_ADDR_RESET 0 |
251 | + uint32_t val = 0; | 301 | +#define TWI_XADDR_RESET 0 |
252 | + AspeedSDHCIState *sdhci = opaque; | 302 | + |
253 | + | 303 | +/* Data register */ |
254 | + switch (addr) { | 304 | +#define TWI_DATA_MASK 0xFF |
255 | + case ASPEED_SDHCI_SDIO_140: | 305 | +#define TWI_DATA_RESET 0 |
256 | + val = (uint32_t)sdhci->slots[0].capareg; | 306 | + |
257 | + break; | 307 | +/* Control register */ |
258 | + case ASPEED_SDHCI_SDIO_148: | 308 | +#define TWI_CNTR_INT_EN (1 << 7) |
259 | + val = (uint32_t)sdhci->slots[0].maxcurr; | 309 | +#define TWI_CNTR_BUS_EN (1 << 6) |
260 | + break; | 310 | +#define TWI_CNTR_M_STA (1 << 5) |
261 | + case ASPEED_SDHCI_SDIO_240: | 311 | +#define TWI_CNTR_M_STP (1 << 4) |
262 | + val = (uint32_t)sdhci->slots[1].capareg; | 312 | +#define TWI_CNTR_INT_FLAG (1 << 3) |
263 | + break; | 313 | +#define TWI_CNTR_A_ACK (1 << 2) |
264 | + case ASPEED_SDHCI_SDIO_248: | 314 | +#define TWI_CNTR_MASK 0xFC |
265 | + val = (uint32_t)sdhci->slots[1].maxcurr; | 315 | +#define TWI_CNTR_RESET 0 |
266 | + break; | 316 | + |
317 | +/* Status register */ | ||
318 | +#define TWI_STAT_MASK 0xF8 | ||
319 | +#define TWI_STAT_RESET 0xF8 | ||
320 | + | ||
321 | +/* Clock register */ | ||
322 | +#define TWI_CCR_CLK_M_MASK 0x78 | ||
323 | +#define TWI_CCR_CLK_N_MASK 0x07 | ||
324 | +#define TWI_CCR_MASK 0x7F | ||
325 | +#define TWI_CCR_RESET 0 | ||
326 | + | ||
327 | +/* Soft reset */ | ||
328 | +#define TWI_SRST_MASK 0x01 | ||
329 | +#define TWI_SRST_RESET 0 | ||
330 | + | ||
331 | +/* Enhance feature */ | ||
332 | +#define TWI_EFR_MASK 0x03 | ||
333 | +#define TWI_EFR_RESET 0 | ||
334 | + | ||
335 | +/* Line control */ | ||
336 | +#define TWI_LCR_SCL_STATE (1 << 5) | ||
337 | +#define TWI_LCR_SDA_STATE (1 << 4) | ||
338 | +#define TWI_LCR_SCL_CTL (1 << 3) | ||
339 | +#define TWI_LCR_SCL_CTL_EN (1 << 2) | ||
340 | +#define TWI_LCR_SDA_CTL (1 << 1) | ||
341 | +#define TWI_LCR_SDA_CTL_EN (1 << 0) | ||
342 | +#define TWI_LCR_MASK 0x3F | ||
343 | +#define TWI_LCR_RESET 0x3A | ||
344 | + | ||
345 | +/* Status value in STAT register is shifted by 3 bits */ | ||
346 | +#define TWI_STAT_SHIFT 3 | ||
347 | +#define STAT_FROM_STA(x) ((x) << TWI_STAT_SHIFT) | ||
348 | +#define STAT_TO_STA(x) ((x) >> TWI_STAT_SHIFT) | ||
349 | + | ||
350 | +enum { | ||
351 | + STAT_BUS_ERROR = 0, | ||
352 | + /* Master mode */ | ||
353 | + STAT_M_STA_TX, | ||
354 | + STAT_M_RSTA_TX, | ||
355 | + STAT_M_ADDR_WR_ACK, | ||
356 | + STAT_M_ADDR_WR_NACK, | ||
357 | + STAT_M_DATA_TX_ACK, | ||
358 | + STAT_M_DATA_TX_NACK, | ||
359 | + STAT_M_ARB_LOST, | ||
360 | + STAT_M_ADDR_RD_ACK, | ||
361 | + STAT_M_ADDR_RD_NACK, | ||
362 | + STAT_M_DATA_RX_ACK, | ||
363 | + STAT_M_DATA_RX_NACK, | ||
364 | + /* Slave mode */ | ||
365 | + STAT_S_ADDR_WR_ACK, | ||
366 | + STAT_S_ARB_LOST_AW_ACK, | ||
367 | + STAT_S_GCA_ACK, | ||
368 | + STAT_S_ARB_LOST_GCA_ACK, | ||
369 | + STAT_S_DATA_RX_SA_ACK, | ||
370 | + STAT_S_DATA_RX_SA_NACK, | ||
371 | + STAT_S_DATA_RX_GCA_ACK, | ||
372 | + STAT_S_DATA_RX_GCA_NACK, | ||
373 | + STAT_S_STP_RSTA, | ||
374 | + STAT_S_ADDR_RD_ACK, | ||
375 | + STAT_S_ARB_LOST_AR_ACK, | ||
376 | + STAT_S_DATA_TX_ACK, | ||
377 | + STAT_S_DATA_TX_NACK, | ||
378 | + STAT_S_LB_TX_ACK, | ||
379 | + /* Master mode, 10-bit */ | ||
380 | + STAT_M_2ND_ADDR_WR_ACK, | ||
381 | + STAT_M_2ND_ADDR_WR_NACK, | ||
382 | + /* Idle */ | ||
383 | + STAT_IDLE = 0x1f | ||
384 | +} TWI_STAT_STA; | ||
385 | + | ||
386 | +static const char *allwinner_i2c_get_regname(unsigned offset) | ||
387 | +{ | ||
388 | + switch (offset) { | ||
389 | + case TWI_ADDR_REG: | ||
390 | + return "ADDR"; | ||
391 | + case TWI_XADDR_REG: | ||
392 | + return "XADDR"; | ||
393 | + case TWI_DATA_REG: | ||
394 | + return "DATA"; | ||
395 | + case TWI_CNTR_REG: | ||
396 | + return "CNTR"; | ||
397 | + case TWI_STAT_REG: | ||
398 | + return "STAT"; | ||
399 | + case TWI_CCR_REG: | ||
400 | + return "CCR"; | ||
401 | + case TWI_SRST_REG: | ||
402 | + return "SRST"; | ||
403 | + case TWI_EFR_REG: | ||
404 | + return "EFR"; | ||
405 | + case TWI_LCR_REG: | ||
406 | + return "LCR"; | ||
267 | + default: | 407 | + default: |
268 | + if (addr < ASPEED_SDHCI_REG_SIZE) { | 408 | + return "[?]"; |
269 | + val = sdhci->regs[TO_REG(addr)]; | 409 | + } |
270 | + } else { | 410 | +} |
271 | + qemu_log_mask(LOG_GUEST_ERROR, | 411 | + |
272 | + "%s: Out-of-bounds read at 0x%" HWADDR_PRIx "\n", | 412 | +static inline bool allwinner_i2c_is_reset(AWI2CState *s) |
273 | + __func__, addr); | 413 | +{ |
414 | + return s->srst & TWI_SRST_MASK; | ||
415 | +} | ||
416 | + | ||
417 | +static inline bool allwinner_i2c_bus_is_enabled(AWI2CState *s) | ||
418 | +{ | ||
419 | + return s->cntr & TWI_CNTR_BUS_EN; | ||
420 | +} | ||
421 | + | ||
422 | +static inline bool allwinner_i2c_interrupt_is_enabled(AWI2CState *s) | ||
423 | +{ | ||
424 | + return s->cntr & TWI_CNTR_INT_EN; | ||
425 | +} | ||
426 | + | ||
427 | +static void allwinner_i2c_reset_hold(Object *obj) | ||
428 | +{ | ||
429 | + AWI2CState *s = AW_I2C(obj); | ||
430 | + | ||
431 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
432 | + i2c_end_transfer(s->bus); | ||
433 | + } | ||
434 | + | ||
435 | + s->addr = TWI_ADDR_RESET; | ||
436 | + s->xaddr = TWI_XADDR_RESET; | ||
437 | + s->data = TWI_DATA_RESET; | ||
438 | + s->cntr = TWI_CNTR_RESET; | ||
439 | + s->stat = TWI_STAT_RESET; | ||
440 | + s->ccr = TWI_CCR_RESET; | ||
441 | + s->srst = TWI_SRST_RESET; | ||
442 | + s->efr = TWI_EFR_RESET; | ||
443 | + s->lcr = TWI_LCR_RESET; | ||
444 | +} | ||
445 | + | ||
446 | +static inline void allwinner_i2c_raise_interrupt(AWI2CState *s) | ||
447 | +{ | ||
448 | + /* | ||
449 | + * Raise an interrupt if the device is not reset and it is configured | ||
450 | + * to generate some interrupts. | ||
451 | + */ | ||
452 | + if (!allwinner_i2c_is_reset(s) && allwinner_i2c_bus_is_enabled(s)) { | ||
453 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
454 | + s->cntr |= TWI_CNTR_INT_FLAG; | ||
455 | + if (allwinner_i2c_interrupt_is_enabled(s)) { | ||
456 | + qemu_irq_raise(s->irq); | ||
457 | + } | ||
274 | + } | 458 | + } |
275 | + } | 459 | + } |
276 | + | 460 | +} |
277 | + return (uint64_t)val; | 461 | + |
278 | +} | 462 | +static uint64_t allwinner_i2c_read(void *opaque, hwaddr offset, |
279 | + | 463 | + unsigned size) |
280 | +static void aspeed_sdhci_write(void *opaque, hwaddr addr, uint64_t val, | 464 | +{ |
281 | + unsigned int size) | 465 | + uint16_t value; |
282 | +{ | 466 | + AWI2CState *s = AW_I2C(opaque); |
283 | + AspeedSDHCIState *sdhci = opaque; | 467 | + |
284 | + | 468 | + switch (offset) { |
285 | + switch (addr) { | 469 | + case TWI_ADDR_REG: |
286 | + case ASPEED_SDHCI_SDIO_140: | 470 | + value = s->addr; |
287 | + sdhci->slots[0].capareg = (uint64_t)(uint32_t)val; | 471 | + break; |
288 | + break; | 472 | + case TWI_XADDR_REG: |
289 | + case ASPEED_SDHCI_SDIO_148: | 473 | + value = s->xaddr; |
290 | + sdhci->slots[0].maxcurr = (uint64_t)(uint32_t)val; | 474 | + break; |
291 | + break; | 475 | + case TWI_DATA_REG: |
292 | + case ASPEED_SDHCI_SDIO_240: | 476 | + if ((STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) || |
293 | + sdhci->slots[1].capareg = (uint64_t)(uint32_t)val; | 477 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) || |
294 | + break; | 478 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK)) { |
295 | + case ASPEED_SDHCI_SDIO_248: | 479 | + /* Get the next byte */ |
296 | + sdhci->slots[1].maxcurr = (uint64_t)(uint32_t)val; | 480 | + s->data = i2c_recv(s->bus); |
481 | + | ||
482 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
483 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
484 | + } else { | ||
485 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
486 | + } | ||
487 | + allwinner_i2c_raise_interrupt(s); | ||
488 | + } | ||
489 | + value = s->data; | ||
490 | + break; | ||
491 | + case TWI_CNTR_REG: | ||
492 | + value = s->cntr; | ||
493 | + break; | ||
494 | + case TWI_STAT_REG: | ||
495 | + value = s->stat; | ||
496 | + /* | ||
497 | + * If polling when reading then change state to indicate data | ||
498 | + * is available | ||
499 | + */ | ||
500 | + if (STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) { | ||
501 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
502 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
503 | + } else { | ||
504 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
505 | + } | ||
506 | + allwinner_i2c_raise_interrupt(s); | ||
507 | + } | ||
508 | + break; | ||
509 | + case TWI_CCR_REG: | ||
510 | + value = s->ccr; | ||
511 | + break; | ||
512 | + case TWI_SRST_REG: | ||
513 | + value = s->srst; | ||
514 | + break; | ||
515 | + case TWI_EFR_REG: | ||
516 | + value = s->efr; | ||
517 | + break; | ||
518 | + case TWI_LCR_REG: | ||
519 | + value = s->lcr; | ||
297 | + break; | 520 | + break; |
298 | + default: | 521 | + default: |
299 | + if (addr < ASPEED_SDHCI_REG_SIZE) { | 522 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" |
300 | + sdhci->regs[TO_REG(addr)] = (uint32_t)val; | 523 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); |
301 | + } else { | 524 | + value = 0; |
302 | + qemu_log_mask(LOG_GUEST_ERROR, | 525 | + break; |
303 | + "%s: Out-of-bounds write at 0x%" HWADDR_PRIx "\n", | 526 | + } |
304 | + __func__, addr); | 527 | + |
528 | + trace_allwinner_i2c_read(allwinner_i2c_get_regname(offset), offset, value); | ||
529 | + | ||
530 | + return (uint64_t)value; | ||
531 | +} | ||
532 | + | ||
533 | +static void allwinner_i2c_write(void *opaque, hwaddr offset, | ||
534 | + uint64_t value, unsigned size) | ||
535 | +{ | ||
536 | + AWI2CState *s = AW_I2C(opaque); | ||
537 | + | ||
538 | + value &= 0xff; | ||
539 | + | ||
540 | + trace_allwinner_i2c_write(allwinner_i2c_get_regname(offset), offset, value); | ||
541 | + | ||
542 | + switch (offset) { | ||
543 | + case TWI_ADDR_REG: | ||
544 | + s->addr = (uint8_t)value; | ||
545 | + break; | ||
546 | + case TWI_XADDR_REG: | ||
547 | + s->xaddr = (uint8_t)value; | ||
548 | + break; | ||
549 | + case TWI_DATA_REG: | ||
550 | + /* If the device is in reset or not enabled, nothing to do */ | ||
551 | + if (allwinner_i2c_is_reset(s) || (!allwinner_i2c_bus_is_enabled(s))) { | ||
552 | + break; | ||
305 | + } | 553 | + } |
554 | + | ||
555 | + s->data = value & TWI_DATA_MASK; | ||
556 | + | ||
557 | + switch (STAT_TO_STA(s->stat)) { | ||
558 | + case STAT_M_STA_TX: | ||
559 | + case STAT_M_RSTA_TX: | ||
560 | + /* Send address */ | ||
561 | + if (i2c_start_transfer(s->bus, extract32(s->data, 1, 7), | ||
562 | + extract32(s->data, 0, 1))) { | ||
563 | + /* If non zero is returned, the address is not valid */ | ||
564 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_NACK); | ||
565 | + } else { | ||
566 | + /* Determine if read of write */ | ||
567 | + if (extract32(s->data, 0, 1)) { | ||
568 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_RD_ACK); | ||
569 | + } else { | ||
570 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_ACK); | ||
571 | + } | ||
572 | + allwinner_i2c_raise_interrupt(s); | ||
573 | + } | ||
574 | + break; | ||
575 | + case STAT_M_ADDR_WR_ACK: | ||
576 | + case STAT_M_DATA_TX_ACK: | ||
577 | + if (i2c_send(s->bus, s->data)) { | ||
578 | + /* If the target return non zero then end the transfer */ | ||
579 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_NACK); | ||
580 | + i2c_end_transfer(s->bus); | ||
581 | + } else { | ||
582 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_ACK); | ||
583 | + allwinner_i2c_raise_interrupt(s); | ||
584 | + } | ||
585 | + break; | ||
586 | + default: | ||
587 | + break; | ||
588 | + } | ||
589 | + break; | ||
590 | + case TWI_CNTR_REG: | ||
591 | + if (!allwinner_i2c_is_reset(s)) { | ||
592 | + /* Do something only if not in software reset */ | ||
593 | + s->cntr = value & TWI_CNTR_MASK; | ||
594 | + | ||
595 | + /* Check if start condition should be sent */ | ||
596 | + if (s->cntr & TWI_CNTR_M_STA) { | ||
597 | + /* Update status */ | ||
598 | + if (STAT_TO_STA(s->stat) == STAT_IDLE) { | ||
599 | + /* Send start condition */ | ||
600 | + s->stat = STAT_FROM_STA(STAT_M_STA_TX); | ||
601 | + } else { | ||
602 | + /* Send repeated start condition */ | ||
603 | + s->stat = STAT_FROM_STA(STAT_M_RSTA_TX); | ||
604 | + } | ||
605 | + /* Clear start condition */ | ||
606 | + s->cntr &= ~TWI_CNTR_M_STA; | ||
607 | + } | ||
608 | + if (s->cntr & TWI_CNTR_M_STP) { | ||
609 | + /* Update status */ | ||
610 | + i2c_end_transfer(s->bus); | ||
611 | + s->stat = STAT_FROM_STA(STAT_IDLE); | ||
612 | + s->cntr &= ~TWI_CNTR_M_STP; | ||
613 | + } | ||
614 | + if ((s->cntr & TWI_CNTR_INT_FLAG) == 0) { | ||
615 | + /* Interrupt flag cleared */ | ||
616 | + qemu_irq_lower(s->irq); | ||
617 | + } | ||
618 | + if ((s->cntr & TWI_CNTR_A_ACK) == 0) { | ||
619 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) { | ||
620 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
621 | + } | ||
622 | + } else { | ||
623 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK) { | ||
624 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
625 | + } | ||
626 | + } | ||
627 | + allwinner_i2c_raise_interrupt(s); | ||
628 | + | ||
629 | + } | ||
630 | + break; | ||
631 | + case TWI_CCR_REG: | ||
632 | + s->ccr = value & TWI_CCR_MASK; | ||
633 | + break; | ||
634 | + case TWI_SRST_REG: | ||
635 | + if (((value & TWI_SRST_MASK) == 0) && (s->srst & TWI_SRST_MASK)) { | ||
636 | + /* Perform reset */ | ||
637 | + allwinner_i2c_reset_hold(OBJECT(s)); | ||
638 | + } | ||
639 | + s->srst = value & TWI_SRST_MASK; | ||
640 | + break; | ||
641 | + case TWI_EFR_REG: | ||
642 | + s->efr = value & TWI_EFR_MASK; | ||
643 | + break; | ||
644 | + case TWI_LCR_REG: | ||
645 | + s->lcr = value & TWI_LCR_MASK; | ||
646 | + break; | ||
647 | + default: | ||
648 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
649 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
650 | + break; | ||
306 | + } | 651 | + } |
307 | +} | 652 | +} |
308 | + | 653 | + |
309 | +static const MemoryRegionOps aspeed_sdhci_ops = { | 654 | +static const MemoryRegionOps allwinner_i2c_ops = { |
310 | + .read = aspeed_sdhci_read, | 655 | + .read = allwinner_i2c_read, |
311 | + .write = aspeed_sdhci_write, | 656 | + .write = allwinner_i2c_write, |
657 | + .valid.min_access_size = 1, | ||
658 | + .valid.max_access_size = 4, | ||
312 | + .endianness = DEVICE_NATIVE_ENDIAN, | 659 | + .endianness = DEVICE_NATIVE_ENDIAN, |
313 | + .valid.min_access_size = 4, | ||
314 | + .valid.max_access_size = 4, | ||
315 | +}; | 660 | +}; |
316 | + | 661 | + |
317 | +static void aspeed_sdhci_set_irq(void *opaque, int n, int level) | 662 | +static const VMStateDescription allwinner_i2c_vmstate = { |
318 | +{ | 663 | + .name = TYPE_AW_I2C, |
319 | + AspeedSDHCIState *sdhci = opaque; | 664 | + .version_id = 1, |
320 | + | 665 | + .minimum_version_id = 1, |
321 | + if (level) { | 666 | + .fields = (VMStateField[]) { |
322 | + sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] |= BIT(n); | 667 | + VMSTATE_UINT8(addr, AWI2CState), |
323 | + | 668 | + VMSTATE_UINT8(xaddr, AWI2CState), |
324 | + qemu_irq_raise(sdhci->irq); | 669 | + VMSTATE_UINT8(data, AWI2CState), |
325 | + } else { | 670 | + VMSTATE_UINT8(cntr, AWI2CState), |
326 | + sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] &= ~BIT(n); | 671 | + VMSTATE_UINT8(ccr, AWI2CState), |
327 | + | 672 | + VMSTATE_UINT8(srst, AWI2CState), |
328 | + qemu_irq_lower(sdhci->irq); | 673 | + VMSTATE_UINT8(efr, AWI2CState), |
674 | + VMSTATE_UINT8(lcr, AWI2CState), | ||
675 | + VMSTATE_END_OF_LIST() | ||
329 | + } | 676 | + } |
330 | +} | ||
331 | + | ||
332 | +static void aspeed_sdhci_realize(DeviceState *dev, Error **errp) | ||
333 | +{ | ||
334 | + Error *err = NULL; | ||
335 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
336 | + AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev); | ||
337 | + | ||
338 | + /* Create input irqs for the slots */ | ||
339 | + qdev_init_gpio_in_named_with_opaque(DEVICE(sbd), aspeed_sdhci_set_irq, | ||
340 | + sdhci, NULL, ASPEED_SDHCI_NUM_SLOTS); | ||
341 | + | ||
342 | + sysbus_init_irq(sbd, &sdhci->irq); | ||
343 | + memory_region_init_io(&sdhci->iomem, OBJECT(sdhci), &aspeed_sdhci_ops, | ||
344 | + sdhci, TYPE_ASPEED_SDHCI, 0x1000); | ||
345 | + sysbus_init_mmio(sbd, &sdhci->iomem); | ||
346 | + | ||
347 | + for (int i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
348 | + Object *sdhci_slot = OBJECT(&sdhci->slots[i]); | ||
349 | + SysBusDevice *sbd_slot = SYS_BUS_DEVICE(&sdhci->slots[i]); | ||
350 | + | ||
351 | + object_property_set_int(sdhci_slot, 2, "sd-spec-version", &err); | ||
352 | + if (err) { | ||
353 | + error_propagate(errp, err); | ||
354 | + return; | ||
355 | + } | ||
356 | + | ||
357 | + object_property_set_uint(sdhci_slot, ASPEED_SDHCI_CAPABILITIES, | ||
358 | + "capareg", &err); | ||
359 | + if (err) { | ||
360 | + error_propagate(errp, err); | ||
361 | + return; | ||
362 | + } | ||
363 | + | ||
364 | + object_property_set_bool(sdhci_slot, true, "realized", &err); | ||
365 | + if (err) { | ||
366 | + error_propagate(errp, err); | ||
367 | + return; | ||
368 | + } | ||
369 | + | ||
370 | + sysbus_connect_irq(sbd_slot, 0, qdev_get_gpio_in(DEVICE(sbd), i)); | ||
371 | + memory_region_add_subregion(&sdhci->iomem, (i + 1) * 0x100, | ||
372 | + &sdhci->slots[i].iomem); | ||
373 | + } | ||
374 | +} | ||
375 | + | ||
376 | +static void aspeed_sdhci_reset(DeviceState *dev) | ||
377 | +{ | ||
378 | + AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev); | ||
379 | + | ||
380 | + memset(sdhci->regs, 0, ASPEED_SDHCI_REG_SIZE); | ||
381 | + sdhci->regs[TO_REG(ASPEED_SDHCI_INFO)] = ASPEED_SDHCI_INFO_RESET; | ||
382 | + sdhci->regs[TO_REG(ASPEED_SDHCI_DEBOUNCE)] = ASPEED_SDHCI_DEBOUNCE_RESET; | ||
383 | +} | ||
384 | + | ||
385 | +static const VMStateDescription vmstate_aspeed_sdhci = { | ||
386 | + .name = TYPE_ASPEED_SDHCI, | ||
387 | + .version_id = 1, | ||
388 | + .fields = (VMStateField[]) { | ||
389 | + VMSTATE_UINT32_ARRAY(regs, AspeedSDHCIState, ASPEED_SDHCI_NUM_REGS), | ||
390 | + VMSTATE_END_OF_LIST(), | ||
391 | + }, | ||
392 | +}; | 677 | +}; |
393 | + | 678 | + |
394 | +static void aspeed_sdhci_class_init(ObjectClass *classp, void *data) | 679 | +static void allwinner_i2c_realize(DeviceState *dev, Error **errp) |
395 | +{ | 680 | +{ |
396 | + DeviceClass *dc = DEVICE_CLASS(classp); | 681 | + AWI2CState *s = AW_I2C(dev); |
397 | + | 682 | + |
398 | + dc->realize = aspeed_sdhci_realize; | 683 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_i2c_ops, s, |
399 | + dc->reset = aspeed_sdhci_reset; | 684 | + TYPE_AW_I2C, AW_I2C_MEM_SIZE); |
400 | + dc->vmsd = &vmstate_aspeed_sdhci; | 685 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); |
401 | +} | 686 | + sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq); |
402 | + | 687 | + s->bus = i2c_init_bus(dev, "i2c"); |
403 | +static TypeInfo aspeed_sdhci_info = { | 688 | +} |
404 | + .name = TYPE_ASPEED_SDHCI, | 689 | + |
405 | + .parent = TYPE_SYS_BUS_DEVICE, | 690 | +static void allwinner_i2c_class_init(ObjectClass *klass, void *data) |
406 | + .instance_size = sizeof(AspeedSDHCIState), | 691 | +{ |
407 | + .class_init = aspeed_sdhci_class_init, | 692 | + DeviceClass *dc = DEVICE_CLASS(klass); |
693 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
694 | + | ||
695 | + rc->phases.hold = allwinner_i2c_reset_hold; | ||
696 | + dc->vmsd = &allwinner_i2c_vmstate; | ||
697 | + dc->realize = allwinner_i2c_realize; | ||
698 | + dc->desc = "Allwinner I2C Controller"; | ||
699 | +} | ||
700 | + | ||
701 | +static const TypeInfo allwinner_i2c_type_info = { | ||
702 | + .name = TYPE_AW_I2C, | ||
703 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
704 | + .instance_size = sizeof(AWI2CState), | ||
705 | + .class_init = allwinner_i2c_class_init, | ||
408 | +}; | 706 | +}; |
409 | + | 707 | + |
410 | +static void aspeed_sdhci_register_types(void) | 708 | +static void allwinner_i2c_register_types(void) |
411 | +{ | 709 | +{ |
412 | + type_register_static(&aspeed_sdhci_info); | 710 | + type_register_static(&allwinner_i2c_type_info); |
413 | +} | 711 | +} |
414 | + | 712 | + |
415 | +type_init(aspeed_sdhci_register_types) | 713 | +type_init(allwinner_i2c_register_types) |
714 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
715 | index XXXXXXX..XXXXXXX 100644 | ||
716 | --- a/hw/arm/Kconfig | ||
717 | +++ b/hw/arm/Kconfig | ||
718 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
719 | select ALLWINNER_A10_CCM | ||
720 | select ALLWINNER_A10_DRAMC | ||
721 | select ALLWINNER_EMAC | ||
722 | + select ALLWINNER_I2C | ||
723 | select SERIAL | ||
724 | select UNIMP | ||
725 | |||
726 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
727 | bool | ||
728 | select ALLWINNER_A10_PIT | ||
729 | select ALLWINNER_SUN8I_EMAC | ||
730 | + select ALLWINNER_I2C | ||
731 | select SERIAL | ||
732 | select ARM_TIMER | ||
733 | select ARM_GIC | ||
734 | diff --git a/hw/i2c/Kconfig b/hw/i2c/Kconfig | ||
735 | index XXXXXXX..XXXXXXX 100644 | ||
736 | --- a/hw/i2c/Kconfig | ||
737 | +++ b/hw/i2c/Kconfig | ||
738 | @@ -XXX,XX +XXX,XX @@ config MPC_I2C | ||
739 | bool | ||
740 | select I2C | ||
741 | |||
742 | +config ALLWINNER_I2C | ||
743 | + bool | ||
744 | + select I2C | ||
745 | + | ||
746 | config PCA954X | ||
747 | bool | ||
748 | select I2C | ||
749 | diff --git a/hw/i2c/meson.build b/hw/i2c/meson.build | ||
750 | index XXXXXXX..XXXXXXX 100644 | ||
751 | --- a/hw/i2c/meson.build | ||
752 | +++ b/hw/i2c/meson.build | ||
753 | @@ -XXX,XX +XXX,XX @@ i2c_ss.add(when: 'CONFIG_BITBANG_I2C', if_true: files('bitbang_i2c.c')) | ||
754 | i2c_ss.add(when: 'CONFIG_EXYNOS4', if_true: files('exynos4210_i2c.c')) | ||
755 | i2c_ss.add(when: 'CONFIG_IMX_I2C', if_true: files('imx_i2c.c')) | ||
756 | i2c_ss.add(when: 'CONFIG_MPC_I2C', if_true: files('mpc_i2c.c')) | ||
757 | +i2c_ss.add(when: 'CONFIG_ALLWINNER_I2C', if_true: files('allwinner-i2c.c')) | ||
758 | i2c_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('microbit_i2c.c')) | ||
759 | i2c_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_smbus.c')) | ||
760 | i2c_ss.add(when: 'CONFIG_SMBUS_EEPROM', if_true: files('smbus_eeprom.c')) | ||
761 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
762 | index XXXXXXX..XXXXXXX 100644 | ||
763 | --- a/hw/i2c/trace-events | ||
764 | +++ b/hw/i2c/trace-events | ||
765 | @@ -XXX,XX +XXX,XX @@ i2c_send_async(uint8_t address, uint8_t data) "send_async(addr:0x%02x) data:0x%0 | ||
766 | i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x" | ||
767 | i2c_ack(void) "" | ||
768 | |||
769 | +# allwinner_i2c.c | ||
770 | + | ||
771 | +allwinner_i2c_read(const char* reg_name, uint64_t offset, uint64_t value) "read %s [0x%" PRIx64 "]: -> 0x%" PRIx64 | ||
772 | +allwinner_i2c_write(const char* reg_name, uint64_t offset, uint64_t value) "write %s [0x%" PRIx64 "]: <- 0x%" PRIx64 | ||
773 | + | ||
774 | # aspeed_i2c.c | ||
775 | |||
776 | aspeed_i2c_bus_cmd(uint32_t cmd, const char *cmd_flags, uint32_t count, uint32_t intr_status) "handling cmd=0x%x %s count=%d intr=0x%x" | ||
416 | -- | 777 | -- |
417 | 2.20.1 | 778 | 2.34.1 |
418 | |||
419 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Initial definitions for a simple machine using an AST2600 SoC (Cortex | 3 | This patch adds minimal support for AXP-209 PMU. |
4 | CPU). | 4 | Most important is chip ID since U-Boot SPL expects version 0x1. Besides |
5 | the chip ID register, reset values for two more registers used by A10 | ||
6 | U-Boot SPL are covered. | ||
5 | 7 | ||
6 | The Cortex CPU and its interrupt controller are too complex to handle | 8 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
7 | in the common Aspeed SoC framework. We introduce a new Aspeed SoC | 9 | Message-id: 20221226220303.14420-5-strahinja.p.jankovic@gmail.com |
8 | class with instance_init and realize handlers to handle the differences | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | with the AST2400 and the AST2500 SoCs. This will add extra work to | ||
10 | keep in sync both models with future extensions but it makes the code | ||
11 | clearer. | ||
12 | |||
13 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
14 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
15 | Message-id: 20190925143248.10000-19-clg@kaod.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 12 | --- |
18 | hw/arm/Makefile.objs | 2 +- | 13 | hw/misc/axp209.c | 238 +++++++++++++++++++++++++++++++++++++++++++ |
19 | include/hw/arm/aspeed_soc.h | 4 + | 14 | MAINTAINERS | 2 + |
20 | hw/arm/aspeed_ast2600.c | 492 ++++++++++++++++++++++++++++++++++++ | 15 | hw/misc/Kconfig | 4 + |
21 | 3 files changed, 497 insertions(+), 1 deletion(-) | 16 | hw/misc/meson.build | 1 + |
22 | create mode 100644 hw/arm/aspeed_ast2600.c | 17 | hw/misc/trace-events | 5 + |
18 | 5 files changed, 250 insertions(+) | ||
19 | create mode 100644 hw/misc/axp209.c | ||
23 | 20 | ||
24 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 21 | diff --git a/hw/misc/axp209.c b/hw/misc/axp209.c |
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/hw/arm/Makefile.objs | ||
27 | +++ b/hw/arm/Makefile.objs | ||
28 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_XLNX_VERSAL) += xlnx-versal.o xlnx-versal-virt.o | ||
29 | obj-$(CONFIG_FSL_IMX25) += fsl-imx25.o imx25_pdk.o | ||
30 | obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | ||
31 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o | ||
32 | -obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | ||
33 | +obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o aspeed_ast2600.o | ||
34 | obj-$(CONFIG_MPS2) += mps2.o | ||
35 | obj-$(CONFIG_MPS2) += mps2-tz.o | ||
36 | obj-$(CONFIG_MSF2) += msf2-soc.o | ||
37 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/include/hw/arm/aspeed_soc.h | ||
40 | +++ b/include/hw/arm/aspeed_soc.h | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | #ifndef ASPEED_SOC_H | ||
43 | #define ASPEED_SOC_H | ||
44 | |||
45 | +#include "hw/cpu/a15mpcore.h" | ||
46 | #include "hw/intc/aspeed_vic.h" | ||
47 | #include "hw/misc/aspeed_scu.h" | ||
48 | #include "hw/misc/aspeed_sdmc.h" | ||
49 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState { | ||
50 | /*< public >*/ | ||
51 | ARMCPU cpu[ASPEED_CPUS_NUM]; | ||
52 | uint32_t num_cpus; | ||
53 | + A15MPPrivState a7mpcore; | ||
54 | MemoryRegion sram; | ||
55 | AspeedVICState vic; | ||
56 | AspeedRtcState rtc; | ||
57 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState { | ||
58 | AspeedWDTState wdt[ASPEED_WDTS_NUM]; | ||
59 | FTGMAC100State ftgmac100[ASPEED_MACS_NUM]; | ||
60 | AspeedGPIOState gpio; | ||
61 | + AspeedGPIOState gpio_1_8v; | ||
62 | AspeedSDHCIState sdhci; | ||
63 | } AspeedSoCState; | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ enum { | ||
66 | ASPEED_SRAM, | ||
67 | ASPEED_SDHCI, | ||
68 | ASPEED_GPIO, | ||
69 | + ASPEED_GPIO_1_8V, | ||
70 | ASPEED_RTC, | ||
71 | ASPEED_TIMER1, | ||
72 | ASPEED_TIMER2, | ||
73 | diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c | ||
74 | new file mode 100644 | 22 | new file mode 100644 |
75 | index XXXXXXX..XXXXXXX | 23 | index XXXXXXX..XXXXXXX |
76 | --- /dev/null | 24 | --- /dev/null |
77 | +++ b/hw/arm/aspeed_ast2600.c | 25 | +++ b/hw/misc/axp209.c |
78 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ |
79 | +/* | 27 | +/* |
80 | + * ASPEED SoC 2600 family | 28 | + * AXP-209 PMU Emulation |
81 | + * | 29 | + * |
82 | + * Copyright (c) 2016-2019, IBM Corporation. | 30 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
83 | + * | 31 | + * |
84 | + * This code is licensed under the GPL version 2 or later. See | 32 | + * Permission is hereby granted, free of charge, to any person obtaining a |
85 | + * the COPYING file in the top-level directory. | 33 | + * copy of this software and associated documentation files (the "Software"), |
34 | + * to deal in the Software without restriction, including without limitation | ||
35 | + * the rights to use, copy, modify, merge, publish, distribute, sublicense, | ||
36 | + * and/or sell copies of the Software, and to permit persons to whom the | ||
37 | + * Software is furnished to do so, subject to the following conditions: | ||
38 | + * | ||
39 | + * The above copyright notice and this permission notice shall be included in | ||
40 | + * all copies or substantial portions of the Software. | ||
41 | + * | ||
42 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
43 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
44 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE | ||
45 | + * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
46 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | ||
47 | + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER | ||
48 | + * DEALINGS IN THE SOFTWARE. | ||
49 | + * | ||
50 | + * SPDX-License-Identifier: MIT | ||
86 | + */ | 51 | + */ |
87 | + | 52 | + |
88 | +#include "qemu/osdep.h" | 53 | +#include "qemu/osdep.h" |
89 | +#include "qapi/error.h" | ||
90 | +#include "cpu.h" | ||
91 | +#include "exec/address-spaces.h" | ||
92 | +#include "hw/misc/unimp.h" | ||
93 | +#include "hw/arm/aspeed_soc.h" | ||
94 | +#include "hw/char/serial.h" | ||
95 | +#include "qemu/log.h" | 54 | +#include "qemu/log.h" |
96 | +#include "qemu/module.h" | 55 | +#include "trace.h" |
97 | +#include "qemu/error-report.h" | 56 | +#include "hw/i2c/i2c.h" |
98 | +#include "hw/i2c/aspeed_i2c.h" | 57 | +#include "migration/vmstate.h" |
99 | +#include "net/net.h" | 58 | + |
100 | +#include "sysemu/sysemu.h" | 59 | +#define TYPE_AXP209_PMU "axp209_pmu" |
101 | + | 60 | + |
102 | +#define ASPEED_SOC_IOMEM_SIZE 0x00200000 | 61 | +#define AXP209(obj) \ |
103 | + | 62 | + OBJECT_CHECK(AXP209I2CState, (obj), TYPE_AXP209_PMU) |
104 | +static const hwaddr aspeed_soc_ast2600_memmap[] = { | 63 | + |
105 | + [ASPEED_SRAM] = 0x10000000, | 64 | +/* registers */ |
106 | + /* 0x16000000 0x17FFFFFF : AHB BUS do LPC Bus bridge */ | 65 | +enum { |
107 | + [ASPEED_IOMEM] = 0x1E600000, | 66 | + REG_POWER_STATUS = 0x0u, |
108 | + [ASPEED_PWM] = 0x1E610000, | 67 | + REG_OPERATING_MODE, |
109 | + [ASPEED_FMC] = 0x1E620000, | 68 | + REG_OTG_VBUS_STATUS, |
110 | + [ASPEED_SPI1] = 0x1E630000, | 69 | + REG_CHIP_VERSION, |
111 | + [ASPEED_SPI2] = 0x1E641000, | 70 | + REG_DATA_CACHE_0, |
112 | + [ASPEED_ETH1] = 0x1E660000, | 71 | + REG_DATA_CACHE_1, |
113 | + [ASPEED_ETH2] = 0x1E680000, | 72 | + REG_DATA_CACHE_2, |
114 | + [ASPEED_VIC] = 0x1E6C0000, | 73 | + REG_DATA_CACHE_3, |
115 | + [ASPEED_SDMC] = 0x1E6E0000, | 74 | + REG_DATA_CACHE_4, |
116 | + [ASPEED_SCU] = 0x1E6E2000, | 75 | + REG_DATA_CACHE_5, |
117 | + [ASPEED_XDMA] = 0x1E6E7000, | 76 | + REG_DATA_CACHE_6, |
118 | + [ASPEED_ADC] = 0x1E6E9000, | 77 | + REG_DATA_CACHE_7, |
119 | + [ASPEED_SDHCI] = 0x1E740000, | 78 | + REG_DATA_CACHE_8, |
120 | + [ASPEED_GPIO] = 0x1E780000, | 79 | + REG_DATA_CACHE_9, |
121 | + [ASPEED_GPIO_1_8V] = 0x1E780800, | 80 | + REG_DATA_CACHE_A, |
122 | + [ASPEED_RTC] = 0x1E781000, | 81 | + REG_DATA_CACHE_B, |
123 | + [ASPEED_TIMER1] = 0x1E782000, | 82 | + REG_POWER_OUTPUT_CTRL = 0x12u, |
124 | + [ASPEED_WDT] = 0x1E785000, | 83 | + REG_DC_DC2_OUT_V_CTRL = 0x23u, |
125 | + [ASPEED_LPC] = 0x1E789000, | 84 | + REG_DC_DC2_DVS_CTRL = 0x25u, |
126 | + [ASPEED_IBT] = 0x1E789140, | 85 | + REG_DC_DC3_OUT_V_CTRL = 0x27u, |
127 | + [ASPEED_I2C] = 0x1E78A000, | 86 | + REG_LDO2_4_OUT_V_CTRL, |
128 | + [ASPEED_UART1] = 0x1E783000, | 87 | + REG_LDO3_OUT_V_CTRL, |
129 | + [ASPEED_UART5] = 0x1E784000, | 88 | + REG_VBUS_CH_MGMT = 0x30u, |
130 | + [ASPEED_VUART] = 0x1E787000, | 89 | + REG_SHUTDOWN_V_CTRL, |
131 | + [ASPEED_SDRAM] = 0x80000000, | 90 | + REG_SHUTDOWN_CTRL, |
91 | + REG_CHARGE_CTRL_1, | ||
92 | + REG_CHARGE_CTRL_2, | ||
93 | + REG_SPARE_CHARGE_CTRL, | ||
94 | + REG_PEK_KEY_CTRL, | ||
95 | + REG_DC_DC_FREQ_SET, | ||
96 | + REG_CHR_TEMP_TH_SET, | ||
97 | + REG_CHR_HIGH_TEMP_TH_CTRL, | ||
98 | + REG_IPSOUT_WARN_L1, | ||
99 | + REG_IPSOUT_WARN_L2, | ||
100 | + REG_DISCHR_TEMP_TH_SET, | ||
101 | + REG_DISCHR_HIGH_TEMP_TH_CTRL, | ||
102 | + REG_IRQ_BANK_1_CTRL = 0x40u, | ||
103 | + REG_IRQ_BANK_2_CTRL, | ||
104 | + REG_IRQ_BANK_3_CTRL, | ||
105 | + REG_IRQ_BANK_4_CTRL, | ||
106 | + REG_IRQ_BANK_5_CTRL, | ||
107 | + REG_IRQ_BANK_1_STAT = 0x48u, | ||
108 | + REG_IRQ_BANK_2_STAT, | ||
109 | + REG_IRQ_BANK_3_STAT, | ||
110 | + REG_IRQ_BANK_4_STAT, | ||
111 | + REG_IRQ_BANK_5_STAT, | ||
112 | + REG_ADC_ACIN_V_H = 0x56u, | ||
113 | + REG_ADC_ACIN_V_L, | ||
114 | + REG_ADC_ACIN_CURR_H, | ||
115 | + REG_ADC_ACIN_CURR_L, | ||
116 | + REG_ADC_VBUS_V_H, | ||
117 | + REG_ADC_VBUS_V_L, | ||
118 | + REG_ADC_VBUS_CURR_H, | ||
119 | + REG_ADC_VBUS_CURR_L, | ||
120 | + REG_ADC_INT_TEMP_H, | ||
121 | + REG_ADC_INT_TEMP_L, | ||
122 | + REG_ADC_TEMP_SENS_V_H = 0x62u, | ||
123 | + REG_ADC_TEMP_SENS_V_L, | ||
124 | + REG_ADC_BAT_V_H = 0x78u, | ||
125 | + REG_ADC_BAT_V_L, | ||
126 | + REG_ADC_BAT_DISCHR_CURR_H, | ||
127 | + REG_ADC_BAT_DISCHR_CURR_L, | ||
128 | + REG_ADC_BAT_CHR_CURR_H, | ||
129 | + REG_ADC_BAT_CHR_CURR_L, | ||
130 | + REG_ADC_IPSOUT_V_H, | ||
131 | + REG_ADC_IPSOUT_V_L, | ||
132 | + REG_DC_DC_MOD_SEL = 0x80u, | ||
133 | + REG_ADC_EN_1, | ||
134 | + REG_ADC_EN_2, | ||
135 | + REG_ADC_SR_CTRL, | ||
136 | + REG_ADC_IN_RANGE, | ||
137 | + REG_GPIO1_ADC_IRQ_RISING_TH, | ||
138 | + REG_GPIO1_ADC_IRQ_FALLING_TH, | ||
139 | + REG_TIMER_CTRL = 0x8au, | ||
140 | + REG_VBUS_CTRL_MON_SRP, | ||
141 | + REG_OVER_TEMP_SHUTDOWN = 0x8fu, | ||
142 | + REG_GPIO0_FEAT_SET, | ||
143 | + REG_GPIO_OUT_HIGH_SET, | ||
144 | + REG_GPIO1_FEAT_SET, | ||
145 | + REG_GPIO2_FEAT_SET, | ||
146 | + REG_GPIO_SIG_STATE_SET_MON, | ||
147 | + REG_GPIO3_SET, | ||
148 | + REG_COULOMB_CNTR_CTRL = 0xb8u, | ||
149 | + REG_POWER_MEAS_RES, | ||
150 | + NR_REGS | ||
132 | +}; | 151 | +}; |
133 | + | 152 | + |
134 | +#define ASPEED_A7MPCORE_ADDR 0x40460000 | 153 | +#define AXP209_CHIP_VERSION_ID (0x01) |
135 | + | 154 | +#define AXP209_DC_DC2_OUT_V_CTRL_RESET (0x16) |
136 | +#define ASPEED_SOC_AST2600_MAX_IRQ 128 | 155 | +#define AXP209_IRQ_BANK_1_CTRL_RESET (0xd8) |
137 | + | 156 | + |
138 | +static const int aspeed_soc_ast2600_irqmap[] = { | 157 | +/* A simple I2C slave which returns values of ID or CNT register. */ |
139 | + [ASPEED_UART1] = 47, | 158 | +typedef struct AXP209I2CState { |
140 | + [ASPEED_UART2] = 48, | 159 | + /*< private >*/ |
141 | + [ASPEED_UART3] = 49, | 160 | + I2CSlave i2c; |
142 | + [ASPEED_UART4] = 50, | 161 | + /*< public >*/ |
143 | + [ASPEED_UART5] = 8, | 162 | + uint8_t regs[NR_REGS]; /* peripheral registers */ |
144 | + [ASPEED_VUART] = 8, | 163 | + uint8_t ptr; /* current register index */ |
145 | + [ASPEED_FMC] = 39, | 164 | + uint8_t count; /* counter used for tx/rx */ |
146 | + [ASPEED_SDMC] = 0, | 165 | +} AXP209I2CState; |
147 | + [ASPEED_SCU] = 12, | 166 | + |
148 | + [ASPEED_ADC] = 78, | 167 | +/* Reset all counters and load ID register */ |
149 | + [ASPEED_XDMA] = 6, | 168 | +static void axp209_reset_enter(Object *obj, ResetType type) |
150 | + [ASPEED_SDHCI] = 43, | 169 | +{ |
151 | + [ASPEED_GPIO] = 40, | 170 | + AXP209I2CState *s = AXP209(obj); |
152 | + [ASPEED_GPIO_1_8V] = 11, | 171 | + |
153 | + [ASPEED_RTC] = 13, | 172 | + memset(s->regs, 0, NR_REGS); |
154 | + [ASPEED_TIMER1] = 16, | 173 | + s->ptr = 0; |
155 | + [ASPEED_TIMER2] = 17, | 174 | + s->count = 0; |
156 | + [ASPEED_TIMER3] = 18, | 175 | + s->regs[REG_CHIP_VERSION] = AXP209_CHIP_VERSION_ID; |
157 | + [ASPEED_TIMER4] = 19, | 176 | + s->regs[REG_DC_DC2_OUT_V_CTRL] = AXP209_DC_DC2_OUT_V_CTRL_RESET; |
158 | + [ASPEED_TIMER5] = 20, | 177 | + s->regs[REG_IRQ_BANK_1_CTRL] = AXP209_IRQ_BANK_1_CTRL_RESET; |
159 | + [ASPEED_TIMER6] = 21, | 178 | +} |
160 | + [ASPEED_TIMER7] = 22, | 179 | + |
161 | + [ASPEED_TIMER8] = 23, | 180 | +/* Handle events from master. */ |
162 | + [ASPEED_WDT] = 24, | 181 | +static int axp209_event(I2CSlave *i2c, enum i2c_event event) |
163 | + [ASPEED_PWM] = 44, | 182 | +{ |
164 | + [ASPEED_LPC] = 35, | 183 | + AXP209I2CState *s = AXP209(i2c); |
165 | + [ASPEED_IBT] = 35, /* LPC */ | 184 | + |
166 | + [ASPEED_I2C] = 110, /* 110 -> 125 */ | 185 | + s->count = 0; |
167 | + [ASPEED_ETH1] = 2, | 186 | + |
168 | + [ASPEED_ETH2] = 3, | 187 | + return 0; |
169 | +}; | 188 | +} |
170 | + | 189 | + |
171 | +static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl) | 190 | +/* Called when master requests read */ |
172 | +{ | 191 | +static uint8_t axp209_rx(I2CSlave *i2c) |
173 | + AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); | 192 | +{ |
174 | + | 193 | + AXP209I2CState *s = AXP209(i2c); |
175 | + return qdev_get_gpio_in(DEVICE(&s->a7mpcore), sc->irqmap[ctrl]); | 194 | + uint8_t ret = 0xff; |
176 | +} | 195 | + |
177 | + | 196 | + if (s->ptr < NR_REGS) { |
178 | +static void aspeed_soc_ast2600_init(Object *obj) | 197 | + ret = s->regs[s->ptr++]; |
179 | +{ | ||
180 | + AspeedSoCState *s = ASPEED_SOC(obj); | ||
181 | + AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); | ||
182 | + int i; | ||
183 | + char socname[8]; | ||
184 | + char typename[64]; | ||
185 | + | ||
186 | + if (sscanf(sc->name, "%7s", socname) != 1) { | ||
187 | + g_assert_not_reached(); | ||
188 | + } | 198 | + } |
189 | + | 199 | + |
190 | + for (i = 0; i < sc->num_cpus; i++) { | 200 | + trace_axp209_rx(s->ptr - 1, ret); |
191 | + object_initialize_child(obj, "cpu[*]", OBJECT(&s->cpu[i]), | 201 | + |
192 | + sizeof(s->cpu[i]), sc->cpu_type, | 202 | + return ret; |
193 | + &error_abort, NULL); | ||
194 | + } | ||
195 | + | ||
196 | + snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname); | ||
197 | + sysbus_init_child_obj(obj, "scu", OBJECT(&s->scu), sizeof(s->scu), | ||
198 | + typename); | ||
199 | + qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", | ||
200 | + sc->silicon_rev); | ||
201 | + object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), | ||
202 | + "hw-strap1", &error_abort); | ||
203 | + object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), | ||
204 | + "hw-strap2", &error_abort); | ||
205 | + object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu), | ||
206 | + "hw-prot-key", &error_abort); | ||
207 | + | ||
208 | + sysbus_init_child_obj(obj, "a7mpcore", &s->a7mpcore, | ||
209 | + sizeof(s->a7mpcore), TYPE_A15MPCORE_PRIV); | ||
210 | + | ||
211 | + sysbus_init_child_obj(obj, "rtc", OBJECT(&s->rtc), sizeof(s->rtc), | ||
212 | + TYPE_ASPEED_RTC); | ||
213 | + | ||
214 | + snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname); | ||
215 | + sysbus_init_child_obj(obj, "timerctrl", OBJECT(&s->timerctrl), | ||
216 | + sizeof(s->timerctrl), typename); | ||
217 | + object_property_add_const_link(OBJECT(&s->timerctrl), "scu", | ||
218 | + OBJECT(&s->scu), &error_abort); | ||
219 | + | ||
220 | + snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname); | ||
221 | + sysbus_init_child_obj(obj, "i2c", OBJECT(&s->i2c), sizeof(s->i2c), | ||
222 | + typename); | ||
223 | + | ||
224 | + snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname); | ||
225 | + sysbus_init_child_obj(obj, "fmc", OBJECT(&s->fmc), sizeof(s->fmc), | ||
226 | + typename); | ||
227 | + object_property_add_alias(obj, "num-cs", OBJECT(&s->fmc), "num-cs", | ||
228 | + &error_abort); | ||
229 | + object_property_add_alias(obj, "dram", OBJECT(&s->fmc), "dram", | ||
230 | + &error_abort); | ||
231 | + | ||
232 | + for (i = 0; i < sc->spis_num; i++) { | ||
233 | + snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname); | ||
234 | + sysbus_init_child_obj(obj, "spi[*]", OBJECT(&s->spi[i]), | ||
235 | + sizeof(s->spi[i]), typename); | ||
236 | + } | ||
237 | + | ||
238 | + snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname); | ||
239 | + sysbus_init_child_obj(obj, "sdmc", OBJECT(&s->sdmc), sizeof(s->sdmc), | ||
240 | + typename); | ||
241 | + object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc), | ||
242 | + "ram-size", &error_abort); | ||
243 | + object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc), | ||
244 | + "max-ram-size", &error_abort); | ||
245 | + | ||
246 | + for (i = 0; i < sc->wdts_num; i++) { | ||
247 | + snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname); | ||
248 | + sysbus_init_child_obj(obj, "wdt[*]", OBJECT(&s->wdt[i]), | ||
249 | + sizeof(s->wdt[i]), typename); | ||
250 | + object_property_add_const_link(OBJECT(&s->wdt[i]), "scu", | ||
251 | + OBJECT(&s->scu), &error_abort); | ||
252 | + } | ||
253 | + | ||
254 | + for (i = 0; i < ASPEED_MACS_NUM; i++) { | ||
255 | + sysbus_init_child_obj(obj, "ftgmac100[*]", OBJECT(&s->ftgmac100[i]), | ||
256 | + sizeof(s->ftgmac100[i]), TYPE_FTGMAC100); | ||
257 | + } | ||
258 | + | ||
259 | + sysbus_init_child_obj(obj, "xdma", OBJECT(&s->xdma), sizeof(s->xdma), | ||
260 | + TYPE_ASPEED_XDMA); | ||
261 | + | ||
262 | + snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname); | ||
263 | + sysbus_init_child_obj(obj, "gpio", OBJECT(&s->gpio), sizeof(s->gpio), | ||
264 | + typename); | ||
265 | + | ||
266 | + snprintf(typename, sizeof(typename), "aspeed.gpio-%s-1_8v", socname); | ||
267 | + sysbus_init_child_obj(obj, "gpio_1_8v", OBJECT(&s->gpio_1_8v), | ||
268 | + sizeof(s->gpio_1_8v), typename); | ||
269 | + | ||
270 | + sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci), | ||
271 | + TYPE_ASPEED_SDHCI); | ||
272 | + | ||
273 | + /* Init sd card slot class here so that they're under the correct parent */ | ||
274 | + for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
275 | + sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]), | ||
276 | + sizeof(s->sdhci.slots[i]), TYPE_SYSBUS_SDHCI); | ||
277 | + } | ||
278 | +} | 203 | +} |
279 | + | 204 | + |
280 | +/* | 205 | +/* |
281 | + * ASPEED ast2600 has 0xf as cluster ID | 206 | + * Called when master sends write. |
282 | + * | 207 | + * Update ptr with byte 0, then perform write with second byte. |
283 | + * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0388e/CIHEBGFG.html | ||
284 | + */ | 208 | + */ |
285 | +static uint64_t aspeed_calc_affinity(int cpu) | 209 | +static int axp209_tx(I2CSlave *i2c, uint8_t data) |
286 | +{ | 210 | +{ |
287 | + return (0xf << ARM_AFF1_SHIFT) | cpu; | 211 | + AXP209I2CState *s = AXP209(i2c); |
288 | +} | 212 | + |
289 | + | 213 | + if (s->count == 0) { |
290 | +static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp) | 214 | + /* Store register address */ |
291 | +{ | 215 | + s->ptr = data; |
292 | + int i; | 216 | + s->count++; |
293 | + AspeedSoCState *s = ASPEED_SOC(dev); | 217 | + trace_axp209_select(data); |
294 | + AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); | 218 | + } else { |
295 | + Error *err = NULL, *local_err = NULL; | 219 | + trace_axp209_tx(s->ptr, data); |
296 | + qemu_irq irq; | 220 | + if (s->ptr == REG_DC_DC2_OUT_V_CTRL) { |
297 | + | 221 | + s->regs[s->ptr++] = data; |
298 | + /* IO space */ | ||
299 | + create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_IOMEM], | ||
300 | + ASPEED_SOC_IOMEM_SIZE); | ||
301 | + | ||
302 | + if (s->num_cpus > sc->num_cpus) { | ||
303 | + warn_report("%s: invalid number of CPUs %d, using default %d", | ||
304 | + sc->name, s->num_cpus, sc->num_cpus); | ||
305 | + s->num_cpus = sc->num_cpus; | ||
306 | + } | ||
307 | + | ||
308 | + /* CPU */ | ||
309 | + for (i = 0; i < s->num_cpus; i++) { | ||
310 | + object_property_set_int(OBJECT(&s->cpu[i]), QEMU_PSCI_CONDUIT_SMC, | ||
311 | + "psci-conduit", &error_abort); | ||
312 | + if (s->num_cpus > 1) { | ||
313 | + object_property_set_int(OBJECT(&s->cpu[i]), | ||
314 | + ASPEED_A7MPCORE_ADDR, | ||
315 | + "reset-cbar", &error_abort); | ||
316 | + } | ||
317 | + object_property_set_int(OBJECT(&s->cpu[i]), aspeed_calc_affinity(i), | ||
318 | + "mp-affinity", &error_abort); | ||
319 | + | ||
320 | + /* | ||
321 | + * TODO: the secondary CPUs are started and a boot helper | ||
322 | + * is needed when using -kernel | ||
323 | + */ | ||
324 | + | ||
325 | + object_property_set_bool(OBJECT(&s->cpu[i]), true, "realized", &err); | ||
326 | + if (err) { | ||
327 | + error_propagate(errp, err); | ||
328 | + return; | ||
329 | + } | 222 | + } |
330 | + } | 223 | + } |
331 | + | 224 | + |
332 | + /* A7MPCORE */ | 225 | + return 0; |
333 | + object_property_set_int(OBJECT(&s->a7mpcore), s->num_cpus, "num-cpu", | 226 | +} |
334 | + &error_abort); | 227 | + |
335 | + object_property_set_int(OBJECT(&s->a7mpcore), | 228 | +static const VMStateDescription vmstate_axp209 = { |
336 | + ASPEED_SOC_AST2600_MAX_IRQ + GIC_INTERNAL, | 229 | + .name = TYPE_AXP209_PMU, |
337 | + "num-irq", &error_abort); | 230 | + .version_id = 1, |
338 | + | 231 | + .fields = (VMStateField[]) { |
339 | + object_property_set_bool(OBJECT(&s->a7mpcore), true, "realized", | 232 | + VMSTATE_UINT8_ARRAY(regs, AXP209I2CState, NR_REGS), |
340 | + &error_abort); | 233 | + VMSTATE_UINT8(count, AXP209I2CState), |
341 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, ASPEED_A7MPCORE_ADDR); | 234 | + VMSTATE_UINT8(ptr, AXP209I2CState), |
342 | + | 235 | + VMSTATE_END_OF_LIST() |
343 | + for (i = 0; i < s->num_cpus; i++) { | ||
344 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore); | ||
345 | + DeviceState *d = DEVICE(qemu_get_cpu(i)); | ||
346 | + | ||
347 | + irq = qdev_get_gpio_in(d, ARM_CPU_IRQ); | ||
348 | + sysbus_connect_irq(sbd, i, irq); | ||
349 | + irq = qdev_get_gpio_in(d, ARM_CPU_FIQ); | ||
350 | + sysbus_connect_irq(sbd, i + s->num_cpus, irq); | ||
351 | + irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ); | ||
352 | + sysbus_connect_irq(sbd, i + 2 * s->num_cpus, irq); | ||
353 | + irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ); | ||
354 | + sysbus_connect_irq(sbd, i + 3 * s->num_cpus, irq); | ||
355 | + } | 236 | + } |
356 | + | 237 | +}; |
357 | + /* SRAM */ | 238 | + |
358 | + memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram", | 239 | +static void axp209_class_init(ObjectClass *oc, void *data) |
359 | + sc->sram_size, &err); | ||
360 | + if (err) { | ||
361 | + error_propagate(errp, err); | ||
362 | + return; | ||
363 | + } | ||
364 | + memory_region_add_subregion(get_system_memory(), | ||
365 | + sc->memmap[ASPEED_SRAM], &s->sram); | ||
366 | + | ||
367 | + /* SCU */ | ||
368 | + object_property_set_bool(OBJECT(&s->scu), true, "realized", &err); | ||
369 | + if (err) { | ||
370 | + error_propagate(errp, err); | ||
371 | + return; | ||
372 | + } | ||
373 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_SCU]); | ||
374 | + | ||
375 | + /* RTC */ | ||
376 | + object_property_set_bool(OBJECT(&s->rtc), true, "realized", &err); | ||
377 | + if (err) { | ||
378 | + error_propagate(errp, err); | ||
379 | + return; | ||
380 | + } | ||
381 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_RTC]); | ||
382 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, | ||
383 | + aspeed_soc_get_irq(s, ASPEED_RTC)); | ||
384 | + | ||
385 | + /* Timer */ | ||
386 | + object_property_set_bool(OBJECT(&s->timerctrl), true, "realized", &err); | ||
387 | + if (err) { | ||
388 | + error_propagate(errp, err); | ||
389 | + return; | ||
390 | + } | ||
391 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, | ||
392 | + sc->memmap[ASPEED_TIMER1]); | ||
393 | + for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) { | ||
394 | + qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_TIMER1 + i); | ||
395 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); | ||
396 | + } | ||
397 | + | ||
398 | + /* UART - attach an 8250 to the IO space as our UART5 */ | ||
399 | + if (serial_hd(0)) { | ||
400 | + qemu_irq uart5 = aspeed_soc_get_irq(s, ASPEED_UART5); | ||
401 | + serial_mm_init(get_system_memory(), sc->memmap[ASPEED_UART5], 2, | ||
402 | + uart5, 38400, serial_hd(0), DEVICE_LITTLE_ENDIAN); | ||
403 | + } | ||
404 | + | ||
405 | + /* I2C */ | ||
406 | + object_property_set_bool(OBJECT(&s->i2c), true, "realized", &err); | ||
407 | + if (err) { | ||
408 | + error_propagate(errp, err); | ||
409 | + return; | ||
410 | + } | ||
411 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_I2C]); | ||
412 | + for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) { | ||
413 | + qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
414 | + sc->irqmap[ASPEED_I2C] + i); | ||
415 | + /* | ||
416 | + * The AST2600 SoC has one IRQ per I2C bus. Skip the common | ||
417 | + * IRQ (AST2400 and AST2500) and connect all bussses. | ||
418 | + */ | ||
419 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), i + 1, irq); | ||
420 | + } | ||
421 | + | ||
422 | + /* FMC, The number of CS is set at the board level */ | ||
423 | + object_property_set_int(OBJECT(&s->fmc), sc->memmap[ASPEED_SDRAM], | ||
424 | + "sdram-base", &err); | ||
425 | + if (err) { | ||
426 | + error_propagate(errp, err); | ||
427 | + return; | ||
428 | + } | ||
429 | + object_property_set_bool(OBJECT(&s->fmc), true, "realized", &err); | ||
430 | + if (err) { | ||
431 | + error_propagate(errp, err); | ||
432 | + return; | ||
433 | + } | ||
434 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_FMC]); | ||
435 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1, | ||
436 | + s->fmc.ctrl->flash_window_base); | ||
437 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, | ||
438 | + aspeed_soc_get_irq(s, ASPEED_FMC)); | ||
439 | + | ||
440 | + /* SPI */ | ||
441 | + for (i = 0; i < sc->spis_num; i++) { | ||
442 | + object_property_set_int(OBJECT(&s->spi[i]), 1, "num-cs", &err); | ||
443 | + object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", | ||
444 | + &local_err); | ||
445 | + error_propagate(&err, local_err); | ||
446 | + if (err) { | ||
447 | + error_propagate(errp, err); | ||
448 | + return; | ||
449 | + } | ||
450 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, | ||
451 | + sc->memmap[ASPEED_SPI1 + i]); | ||
452 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1, | ||
453 | + s->spi[i].ctrl->flash_window_base); | ||
454 | + } | ||
455 | + | ||
456 | + /* SDMC - SDRAM Memory Controller */ | ||
457 | + object_property_set_bool(OBJECT(&s->sdmc), true, "realized", &err); | ||
458 | + if (err) { | ||
459 | + error_propagate(errp, err); | ||
460 | + return; | ||
461 | + } | ||
462 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->memmap[ASPEED_SDMC]); | ||
463 | + | ||
464 | + /* Watch dog */ | ||
465 | + for (i = 0; i < sc->wdts_num; i++) { | ||
466 | + AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]); | ||
467 | + | ||
468 | + object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", &err); | ||
469 | + if (err) { | ||
470 | + error_propagate(errp, err); | ||
471 | + return; | ||
472 | + } | ||
473 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, | ||
474 | + sc->memmap[ASPEED_WDT] + i * awc->offset); | ||
475 | + } | ||
476 | + | ||
477 | + /* Net */ | ||
478 | + for (i = 0; i < nb_nics; i++) { | ||
479 | + qdev_set_nic_properties(DEVICE(&s->ftgmac100[i]), &nd_table[i]); | ||
480 | + object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "aspeed", | ||
481 | + &err); | ||
482 | + object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "realized", | ||
483 | + &local_err); | ||
484 | + error_propagate(&err, local_err); | ||
485 | + if (err) { | ||
486 | + error_propagate(errp, err); | ||
487 | + return; | ||
488 | + } | ||
489 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, | ||
490 | + sc->memmap[ASPEED_ETH1 + i]); | ||
491 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, | ||
492 | + aspeed_soc_get_irq(s, ASPEED_ETH1 + i)); | ||
493 | + } | ||
494 | + | ||
495 | + /* XDMA */ | ||
496 | + object_property_set_bool(OBJECT(&s->xdma), true, "realized", &err); | ||
497 | + if (err) { | ||
498 | + error_propagate(errp, err); | ||
499 | + return; | ||
500 | + } | ||
501 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->xdma), 0, | ||
502 | + sc->memmap[ASPEED_XDMA]); | ||
503 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0, | ||
504 | + aspeed_soc_get_irq(s, ASPEED_XDMA)); | ||
505 | + | ||
506 | + /* GPIO */ | ||
507 | + object_property_set_bool(OBJECT(&s->gpio), true, "realized", &err); | ||
508 | + if (err) { | ||
509 | + error_propagate(errp, err); | ||
510 | + return; | ||
511 | + } | ||
512 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->memmap[ASPEED_GPIO]); | ||
513 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0, | ||
514 | + aspeed_soc_get_irq(s, ASPEED_GPIO)); | ||
515 | + | ||
516 | + object_property_set_bool(OBJECT(&s->gpio_1_8v), true, "realized", &err); | ||
517 | + if (err) { | ||
518 | + error_propagate(errp, err); | ||
519 | + return; | ||
520 | + } | ||
521 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio_1_8v), 0, | ||
522 | + sc->memmap[ASPEED_GPIO_1_8V]); | ||
523 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio_1_8v), 0, | ||
524 | + aspeed_soc_get_irq(s, ASPEED_GPIO_1_8V)); | ||
525 | + | ||
526 | + /* SDHCI */ | ||
527 | + object_property_set_bool(OBJECT(&s->sdhci), true, "realized", &err); | ||
528 | + if (err) { | ||
529 | + error_propagate(errp, err); | ||
530 | + return; | ||
531 | + } | ||
532 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0, | ||
533 | + sc->memmap[ASPEED_SDHCI]); | ||
534 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, | ||
535 | + aspeed_soc_get_irq(s, ASPEED_SDHCI)); | ||
536 | +} | ||
537 | + | ||
538 | +static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data) | ||
539 | +{ | 240 | +{ |
540 | + DeviceClass *dc = DEVICE_CLASS(oc); | 241 | + DeviceClass *dc = DEVICE_CLASS(oc); |
541 | + AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); | 242 | + I2CSlaveClass *isc = I2C_SLAVE_CLASS(oc); |
542 | + | 243 | + ResettableClass *rc = RESETTABLE_CLASS(oc); |
543 | + dc->realize = aspeed_soc_ast2600_realize; | 244 | + |
544 | + | 245 | + rc->phases.enter = axp209_reset_enter; |
545 | + sc->name = "ast2600-a0"; | 246 | + dc->vmsd = &vmstate_axp209; |
546 | + sc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"); | 247 | + isc->event = axp209_event; |
547 | + sc->silicon_rev = AST2600_A0_SILICON_REV; | 248 | + isc->recv = axp209_rx; |
548 | + sc->sram_size = 0x10000; | 249 | + isc->send = axp209_tx; |
549 | + sc->spis_num = 2; | 250 | +} |
550 | + sc->wdts_num = 4; | 251 | + |
551 | + sc->irqmap = aspeed_soc_ast2600_irqmap; | 252 | +static const TypeInfo axp209_info = { |
552 | + sc->memmap = aspeed_soc_ast2600_memmap; | 253 | + .name = TYPE_AXP209_PMU, |
553 | + sc->num_cpus = 2; | 254 | + .parent = TYPE_I2C_SLAVE, |
554 | +} | 255 | + .instance_size = sizeof(AXP209I2CState), |
555 | + | 256 | + .class_init = axp209_class_init |
556 | +static const TypeInfo aspeed_soc_ast2600_type_info = { | ||
557 | + .name = "ast2600-a0", | ||
558 | + .parent = TYPE_ASPEED_SOC, | ||
559 | + .instance_size = sizeof(AspeedSoCState), | ||
560 | + .instance_init = aspeed_soc_ast2600_init, | ||
561 | + .class_init = aspeed_soc_ast2600_class_init, | ||
562 | + .class_size = sizeof(AspeedSoCClass), | ||
563 | +}; | 257 | +}; |
564 | + | 258 | + |
565 | +static void aspeed_soc_register_types(void) | 259 | +static void axp209_register_devices(void) |
566 | +{ | 260 | +{ |
567 | + type_register_static(&aspeed_soc_ast2600_type_info); | 261 | + type_register_static(&axp209_info); |
568 | +}; | 262 | +} |
569 | + | 263 | + |
570 | +type_init(aspeed_soc_register_types) | 264 | +type_init(axp209_register_devices); |
265 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
266 | index XXXXXXX..XXXXXXX 100644 | ||
267 | --- a/MAINTAINERS | ||
268 | +++ b/MAINTAINERS | ||
269 | @@ -XXX,XX +XXX,XX @@ ARM Machines | ||
270 | Allwinner-a10 | ||
271 | M: Beniamino Galvani <b.galvani@gmail.com> | ||
272 | M: Peter Maydell <peter.maydell@linaro.org> | ||
273 | +R: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
274 | L: qemu-arm@nongnu.org | ||
275 | S: Odd Fixes | ||
276 | F: hw/*/allwinner* | ||
277 | F: include/hw/*/allwinner* | ||
278 | F: hw/arm/cubieboard.c | ||
279 | F: docs/system/arm/cubieboard.rst | ||
280 | +F: hw/misc/axp209.c | ||
281 | |||
282 | Allwinner-h3 | ||
283 | M: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
284 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/hw/misc/Kconfig | ||
287 | +++ b/hw/misc/Kconfig | ||
288 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10_CCM | ||
289 | config ALLWINNER_A10_DRAMC | ||
290 | bool | ||
291 | |||
292 | +config AXP209_PMU | ||
293 | + bool | ||
294 | + depends on I2C | ||
295 | + | ||
296 | source macio/Kconfig | ||
297 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
298 | index XXXXXXX..XXXXXXX 100644 | ||
299 | --- a/hw/misc/meson.build | ||
300 | +++ b/hw/misc/meson.build | ||
301 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c' | ||
302 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
303 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c')) | ||
304 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c')) | ||
305 | +softmmu_ss.add(when: 'CONFIG_AXP209_PMU', if_true: files('axp209.c')) | ||
306 | softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c')) | ||
307 | softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c')) | ||
308 | softmmu_ss.add(when: 'CONFIG_ECCMEMCTL', if_true: files('eccmemctl.c')) | ||
309 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
310 | index XXXXXXX..XXXXXXX 100644 | ||
311 | --- a/hw/misc/trace-events | ||
312 | +++ b/hw/misc/trace-events | ||
313 | @@ -XXX,XX +XXX,XX @@ allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" | ||
314 | avr_power_read(uint8_t value) "power_reduc read value:%u" | ||
315 | avr_power_write(uint8_t value) "power_reduc write value:%u" | ||
316 | |||
317 | +# axp209.c | ||
318 | +axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
319 | +axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8 | ||
320 | +axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
321 | + | ||
322 | # eccmemctl.c | ||
323 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | ||
324 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
571 | -- | 325 | -- |
572 | 2.20.1 | 326 | 2.34.1 |
573 | |||
574 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Various logging improvements as once: | 3 | SPL Boot for Cubieboard expects AXP209 connected to I2C0 bus. |
4 | - Use 0x prefix for hex numbers | ||
5 | - Display value written during write accesses | ||
6 | - Move some logs from GUEST_ERROR to UNIMP | ||
7 | 4 | ||
8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | Reviewed-by: Cleber Rosa <crosa@redhat.com> | 8 | Message-id: 20221226220303.14420-6-strahinja.p.jankovic@gmail.com |
12 | Message-id: 20190926173428.10713-3-f4bug@amsat.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | hw/char/bcm2835_aux.c | 5 +++-- | 11 | hw/arm/cubieboard.c | 6 ++++++ |
16 | hw/dma/bcm2835_dma.c | 8 ++++---- | 12 | hw/arm/Kconfig | 1 + |
17 | hw/intc/bcm2836_control.c | 7 ++++--- | 13 | 2 files changed, 7 insertions(+) |
18 | hw/misc/bcm2835_mbox.c | 7 ++++--- | ||
19 | hw/misc/bcm2835_property.c | 16 ++++++++++------ | ||
20 | 5 files changed, 25 insertions(+), 18 deletions(-) | ||
21 | 14 | ||
22 | diff --git a/hw/char/bcm2835_aux.c b/hw/char/bcm2835_aux.c | 15 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c |
23 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/char/bcm2835_aux.c | 17 | --- a/hw/arm/cubieboard.c |
25 | +++ b/hw/char/bcm2835_aux.c | 18 | +++ b/hw/arm/cubieboard.c |
26 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_aux_write(void *opaque, hwaddr offset, uint64_t value, | 19 | @@ -XXX,XX +XXX,XX @@ |
27 | switch (offset) { | 20 | #include "hw/boards.h" |
28 | case AUX_ENABLES: | 21 | #include "hw/qdev-properties.h" |
29 | if (value != 1) { | 22 | #include "hw/arm/allwinner-a10.h" |
30 | - qemu_log_mask(LOG_UNIMP, "%s: unsupported attempt to enable SPI " | 23 | +#include "hw/i2c/i2c.h" |
31 | - "or disable UART\n", __func__); | 24 | |
32 | + qemu_log_mask(LOG_UNIMP, "%s: unsupported attempt to enable SPI" | 25 | static struct arm_boot_info cubieboard_binfo = { |
33 | + " or disable UART: 0x%"PRIx64"\n", | 26 | .loader_start = AW_A10_SDRAM_BASE, |
34 | + __func__, value); | 27 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) |
35 | } | 28 | BlockBackend *blk; |
36 | break; | 29 | BusState *bus; |
37 | 30 | DeviceState *carddev; | |
38 | diff --git a/hw/dma/bcm2835_dma.c b/hw/dma/bcm2835_dma.c | 31 | + I2CBus *i2c; |
32 | |||
33 | /* BIOS is not supported by this board */ | ||
34 | if (machine->firmware) { | ||
35 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
36 | exit(1); | ||
37 | } | ||
38 | |||
39 | + /* Connect AXP 209 */ | ||
40 | + i2c = I2C_BUS(qdev_get_child_bus(DEVICE(&a10->i2c0), "i2c")); | ||
41 | + i2c_slave_create_simple(i2c, "axp209_pmu", 0x34); | ||
42 | + | ||
43 | /* Retrieve SD bus */ | ||
44 | di = drive_get(IF_SD, 0, 0); | ||
45 | blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
46 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
39 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/hw/dma/bcm2835_dma.c | 48 | --- a/hw/arm/Kconfig |
41 | +++ b/hw/dma/bcm2835_dma.c | 49 | +++ b/hw/arm/Kconfig |
42 | @@ -XXX,XX +XXX,XX @@ static uint64_t bcm2835_dma_read(BCM2835DMAState *s, hwaddr offset, | 50 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
43 | res = ch->debug; | 51 | select ALLWINNER_A10_DRAMC |
44 | break; | 52 | select ALLWINNER_EMAC |
45 | default: | 53 | select ALLWINNER_I2C |
46 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", | 54 | + select AXP209_PMU |
47 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%"HWADDR_PRIx"\n", | 55 | select SERIAL |
48 | __func__, offset); | 56 | select UNIMP |
49 | break; | ||
50 | } | ||
51 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_dma_write(BCM2835DMAState *s, hwaddr offset, | ||
52 | ch->debug = value; | ||
53 | break; | ||
54 | default: | ||
55 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", | ||
56 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%"HWADDR_PRIx"\n", | ||
57 | __func__, offset); | ||
58 | break; | ||
59 | } | ||
60 | @@ -XXX,XX +XXX,XX @@ static uint64_t bcm2835_dma0_read(void *opaque, hwaddr offset, unsigned size) | ||
61 | case BCM2708_DMA_ENABLE: | ||
62 | return s->enable; | ||
63 | default: | ||
64 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", | ||
65 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%"HWADDR_PRIx"\n", | ||
66 | __func__, offset); | ||
67 | return 0; | ||
68 | } | ||
69 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_dma0_write(void *opaque, hwaddr offset, uint64_t value, | ||
70 | s->enable = (value & 0xffff); | ||
71 | break; | ||
72 | default: | ||
73 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", | ||
74 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%"HWADDR_PRIx"\n", | ||
75 | __func__, offset); | ||
76 | } | ||
77 | } | ||
78 | diff --git a/hw/intc/bcm2836_control.c b/hw/intc/bcm2836_control.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/intc/bcm2836_control.c | ||
81 | +++ b/hw/intc/bcm2836_control.c | ||
82 | @@ -XXX,XX +XXX,XX @@ static uint64_t bcm2836_control_read(void *opaque, hwaddr offset, unsigned size) | ||
83 | } else if (offset >= REG_MBOX0_RDCLR && offset < REG_LIMIT) { | ||
84 | return s->mailboxes[(offset - REG_MBOX0_RDCLR) >> 2]; | ||
85 | } else { | ||
86 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", | ||
87 | + qemu_log_mask(LOG_UNIMP, "%s: Unsupported offset 0x%"HWADDR_PRIx"\n", | ||
88 | __func__, offset); | ||
89 | return 0; | ||
90 | } | ||
91 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_control_write(void *opaque, hwaddr offset, | ||
92 | } else if (offset >= REG_MBOX0_RDCLR && offset < REG_LIMIT) { | ||
93 | s->mailboxes[(offset - REG_MBOX0_RDCLR) >> 2] &= ~val; | ||
94 | } else { | ||
95 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", | ||
96 | - __func__, offset); | ||
97 | + qemu_log_mask(LOG_UNIMP, "%s: Unsupported offset 0x%"HWADDR_PRIx | ||
98 | + " value 0x%"PRIx64"\n", | ||
99 | + __func__, offset, val); | ||
100 | return; | ||
101 | } | ||
102 | |||
103 | diff --git a/hw/misc/bcm2835_mbox.c b/hw/misc/bcm2835_mbox.c | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/hw/misc/bcm2835_mbox.c | ||
106 | +++ b/hw/misc/bcm2835_mbox.c | ||
107 | @@ -XXX,XX +XXX,XX @@ static uint64_t bcm2835_mbox_read(void *opaque, hwaddr offset, unsigned size) | ||
108 | break; | ||
109 | |||
110 | default: | ||
111 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", | ||
112 | + qemu_log_mask(LOG_UNIMP, "%s: Unsupported offset 0x%"HWADDR_PRIx"\n", | ||
113 | __func__, offset); | ||
114 | return 0; | ||
115 | } | ||
116 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_mbox_write(void *opaque, hwaddr offset, | ||
117 | break; | ||
118 | |||
119 | default: | ||
120 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", | ||
121 | - __func__, offset); | ||
122 | + qemu_log_mask(LOG_UNIMP, "%s: Unsupported offset 0x%"HWADDR_PRIx | ||
123 | + " value 0x%"PRIx64"\n", | ||
124 | + __func__, offset, value); | ||
125 | return; | ||
126 | } | ||
127 | |||
128 | diff --git a/hw/misc/bcm2835_property.c b/hw/misc/bcm2835_property.c | ||
129 | index XXXXXXX..XXXXXXX 100644 | ||
130 | --- a/hw/misc/bcm2835_property.c | ||
131 | +++ b/hw/misc/bcm2835_property.c | ||
132 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_property_mbox_push(BCM2835PropertyState *s, uint32_t value) | ||
133 | break; | ||
134 | case 0x00010001: /* Get board model */ | ||
135 | qemu_log_mask(LOG_UNIMP, | ||
136 | - "bcm2835_property: %x get board model NYI\n", tag); | ||
137 | + "bcm2835_property: 0x%08x get board model NYI\n", | ||
138 | + tag); | ||
139 | resplen = 4; | ||
140 | break; | ||
141 | case 0x00010002: /* Get board revision */ | ||
142 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_property_mbox_push(BCM2835PropertyState *s, uint32_t value) | ||
143 | break; | ||
144 | case 0x00010004: /* Get board serial */ | ||
145 | qemu_log_mask(LOG_UNIMP, | ||
146 | - "bcm2835_property: %x get board serial NYI\n", tag); | ||
147 | + "bcm2835_property: 0x%08x get board serial NYI\n", | ||
148 | + tag); | ||
149 | resplen = 8; | ||
150 | break; | ||
151 | case 0x00010005: /* Get ARM memory */ | ||
152 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_property_mbox_push(BCM2835PropertyState *s, uint32_t value) | ||
153 | |||
154 | case 0x00038001: /* Set clock state */ | ||
155 | qemu_log_mask(LOG_UNIMP, | ||
156 | - "bcm2835_property: %x set clock state NYI\n", tag); | ||
157 | + "bcm2835_property: 0x%08x set clock state NYI\n", | ||
158 | + tag); | ||
159 | resplen = 8; | ||
160 | break; | ||
161 | |||
162 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_property_mbox_push(BCM2835PropertyState *s, uint32_t value) | ||
163 | case 0x00038004: /* Set max clock rate */ | ||
164 | case 0x00038007: /* Set min clock rate */ | ||
165 | qemu_log_mask(LOG_UNIMP, | ||
166 | - "bcm2835_property: %x set clock rates NYI\n", tag); | ||
167 | + "bcm2835_property: 0x%08x set clock rate NYI\n", | ||
168 | + tag); | ||
169 | resplen = 8; | ||
170 | break; | ||
171 | |||
172 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_property_mbox_push(BCM2835PropertyState *s, uint32_t value) | ||
173 | break; | ||
174 | |||
175 | default: | ||
176 | - qemu_log_mask(LOG_GUEST_ERROR, | ||
177 | - "bcm2835_property: unhandled tag %08x\n", tag); | ||
178 | + qemu_log_mask(LOG_UNIMP, | ||
179 | + "bcm2835_property: unhandled tag 0x%08x\n", tag); | ||
180 | break; | ||
181 | } | ||
182 | 57 | ||
183 | -- | 58 | -- |
184 | 2.20.1 | 59 | 2.34.1 |
185 | 60 | ||
186 | 61 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | The SCU controller on the AST2600 SoC has extra registers. Increase | 3 | This patch enables copying of SPL from MMC if `-kernel` parameter is not |
4 | the number of regs of the model and introduce a new field in the class | 4 | passed when starting QEMU. SPL is copied to SRAM_A. |
5 | to customize the MemoryRegion operations depending on the SoC model. | ||
6 | 5 | ||
7 | Signed-off-by: Joel Stanley <joel@jms.id.au> | 6 | The approach is reused from Allwinner H3 implementation. |
8 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 7 | |
9 | Message-id: 20190925143248.10000-4-clg@kaod.org | 8 | Tested with Armbian and custom Yocto image. |
10 | [clg: - improved commit log | 9 | |
11 | - changed vmstate version | 10 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
12 | - reworked model integration into new object class | 11 | |
13 | - included AST2600_HPLL_PARAM value ] | 12 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
14 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 13 | Message-id: 20221226220303.14420-7-strahinja.p.jankovic@gmail.com |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 15 | --- |
17 | include/hw/misc/aspeed_scu.h | 7 +- | 16 | include/hw/arm/allwinner-a10.h | 21 +++++++++++++++++++++ |
18 | hw/misc/aspeed_scu.c | 192 +++++++++++++++++++++++++++++++++-- | 17 | hw/arm/allwinner-a10.c | 18 ++++++++++++++++++ |
19 | 2 files changed, 191 insertions(+), 8 deletions(-) | 18 | hw/arm/cubieboard.c | 5 +++++ |
19 | 3 files changed, 44 insertions(+) | ||
20 | 20 | ||
21 | diff --git a/include/hw/misc/aspeed_scu.h b/include/hw/misc/aspeed_scu.h | 21 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
22 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/misc/aspeed_scu.h | 23 | --- a/include/hw/arm/allwinner-a10.h |
24 | +++ b/include/hw/misc/aspeed_scu.h | 24 | +++ b/include/hw/arm/allwinner-a10.h |
25 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ |
26 | #define ASPEED_SCU(obj) OBJECT_CHECK(AspeedSCUState, (obj), TYPE_ASPEED_SCU) | 26 | #include "hw/misc/allwinner-a10-ccm.h" |
27 | #define TYPE_ASPEED_2400_SCU TYPE_ASPEED_SCU "-ast2400" | 27 | #include "hw/misc/allwinner-a10-dramc.h" |
28 | #define TYPE_ASPEED_2500_SCU TYPE_ASPEED_SCU "-ast2500" | 28 | #include "hw/i2c/allwinner-i2c.h" |
29 | +#define TYPE_ASPEED_2600_SCU TYPE_ASPEED_SCU "-ast2600" | 29 | +#include "sysemu/block-backend.h" |
30 | 30 | ||
31 | #define ASPEED_SCU_NR_REGS (0x1A8 >> 2) | 31 | #include "target/arm/cpu.h" |
32 | +#define ASPEED_AST2600_SCU_NR_REGS (0xE20 >> 2) | 32 | #include "qom/object.h" |
33 | 33 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | |
34 | typedef struct AspeedSCUState { | 34 | OHCISysBusState ohci[AW_A10_NUM_USB]; |
35 | /*< private >*/ | 35 | }; |
36 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSCUState { | 36 | |
37 | /*< public >*/ | 37 | +/** |
38 | MemoryRegion iomem; | 38 | + * Emulate Boot ROM firmware setup functionality. |
39 | 39 | + * | |
40 | - uint32_t regs[ASPEED_SCU_NR_REGS]; | 40 | + * A real Allwinner A10 SoC contains a Boot ROM |
41 | + uint32_t regs[ASPEED_AST2600_SCU_NR_REGS]; | 41 | + * which is the first code that runs right after |
42 | uint32_t silicon_rev; | 42 | + * the SoC is powered on. The Boot ROM is responsible |
43 | uint32_t hw_strap1; | 43 | + * for loading user code (e.g. a bootloader) from any |
44 | uint32_t hw_strap2; | 44 | + * of the supported external devices and writing the |
45 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSCUState { | 45 | + * downloaded code to internal SRAM. After loading the SoC |
46 | #define AST2400_A1_SILICON_REV 0x02010303U | 46 | + * begins executing the code written to SRAM. |
47 | #define AST2500_A0_SILICON_REV 0x04000303U | 47 | + * |
48 | #define AST2500_A1_SILICON_REV 0x04010303U | 48 | + * This function emulates the Boot ROM by copying 32 KiB |
49 | +#define AST2600_A0_SILICON_REV 0x05000303U | 49 | + * of data at offset 8 KiB from the given block device and writes it to |
50 | 50 | + * the start of the first internal SRAM memory. | |
51 | #define ASPEED_IS_AST2500(si_rev) ((((si_rev) >> 24) & 0xff) == 0x04) | 51 | + * |
52 | 52 | + * @s: Allwinner A10 state object pointer | |
53 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSCUClass { | 53 | + * @blk: Block backend device object pointer |
54 | const uint32_t *resets; | 54 | + */ |
55 | uint32_t (*calc_hpll)(AspeedSCUState *s, uint32_t hpll_reg); | 55 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk); |
56 | uint32_t apb_divider; | 56 | + |
57 | + uint32_t nr_regs; | 57 | #endif |
58 | + const MemoryRegionOps *ops; | 58 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
59 | } AspeedSCUClass; | ||
60 | |||
61 | #define ASPEED_SCU_PROT_KEY 0x1688A8A8 | ||
62 | diff --git a/hw/misc/aspeed_scu.c b/hw/misc/aspeed_scu.c | ||
63 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
64 | --- a/hw/misc/aspeed_scu.c | 60 | --- a/hw/arm/allwinner-a10.c |
65 | +++ b/hw/misc/aspeed_scu.c | 61 | +++ b/hw/arm/allwinner-a10.c |
66 | @@ -XXX,XX +XXX,XX @@ | 62 | @@ -XXX,XX +XXX,XX @@ |
67 | #define BMC_REV TO_REG(0x19C) | 63 | #include "sysemu/sysemu.h" |
68 | #define BMC_DEV_ID TO_REG(0x1A4) | 64 | #include "hw/boards.h" |
69 | 65 | #include "hw/usb/hcd-ohci.h" | |
70 | +#define AST2600_PROT_KEY TO_REG(0x00) | 66 | +#include "hw/loader.h" |
71 | +#define AST2600_SILICON_REV TO_REG(0x04) | 67 | |
72 | +#define AST2600_SILICON_REV2 TO_REG(0x14) | 68 | +#define AW_A10_SRAM_A_BASE 0x00000000 |
73 | +#define AST2600_SYS_RST_CTRL TO_REG(0x40) | 69 | #define AW_A10_DRAMC_BASE 0x01c01000 |
74 | +#define AST2600_SYS_RST_CTRL_CLR TO_REG(0x44) | 70 | #define AW_A10_MMC0_BASE 0x01c0f000 |
75 | +#define AST2600_SYS_RST_CTRL2 TO_REG(0x50) | 71 | #define AW_A10_CCM_BASE 0x01c20000 |
76 | +#define AST2600_SYS_RST_CTRL2_CLR TO_REG(0x54) | 72 | @@ -XXX,XX +XXX,XX @@ |
77 | +#define AST2600_CLK_STOP_CTRL TO_REG(0x80) | 73 | #define AW_A10_RTC_BASE 0x01c20d00 |
78 | +#define AST2600_CLK_STOP_CTRL_CLR TO_REG(0x84) | 74 | #define AW_A10_I2C0_BASE 0x01c2ac00 |
79 | +#define AST2600_CLK_STOP_CTRL2 TO_REG(0x90) | 75 | |
80 | +#define AST2600_CLK_STOP_CTR2L_CLR TO_REG(0x94) | 76 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk) |
81 | +#define AST2600_HPLL_PARAM TO_REG(0x200) | 77 | +{ |
82 | +#define AST2600_HPLL_EXT TO_REG(0x204) | 78 | + const int64_t rom_size = 32 * KiB; |
83 | +#define AST2600_MPLL_EXT TO_REG(0x224) | 79 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); |
84 | +#define AST2600_EPLL_EXT TO_REG(0x244) | ||
85 | +#define AST2600_CLK_SEL TO_REG(0x300) | ||
86 | +#define AST2600_CLK_SEL2 TO_REG(0x304) | ||
87 | +#define AST2600_CLK_SEL3 TO_REG(0x310) | ||
88 | +#define AST2600_HW_STRAP1 TO_REG(0x500) | ||
89 | +#define AST2600_HW_STRAP1_CLR TO_REG(0x504) | ||
90 | +#define AST2600_HW_STRAP1_PROT TO_REG(0x508) | ||
91 | +#define AST2600_HW_STRAP2 TO_REG(0x510) | ||
92 | +#define AST2600_HW_STRAP2_CLR TO_REG(0x514) | ||
93 | +#define AST2600_HW_STRAP2_PROT TO_REG(0x518) | ||
94 | +#define AST2600_RNG_CTRL TO_REG(0x524) | ||
95 | +#define AST2600_RNG_DATA TO_REG(0x540) | ||
96 | + | 80 | + |
97 | +#define AST2600_CLK TO_REG(0x40) | 81 | + if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { |
98 | + | 82 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", |
99 | #define SCU_IO_REGION_SIZE 0x1000 | 83 | + __func__); |
100 | |||
101 | static const uint32_t ast2400_a0_resets[ASPEED_SCU_NR_REGS] = { | ||
102 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_scu_read(void *opaque, hwaddr offset, unsigned size) | ||
103 | AspeedSCUState *s = ASPEED_SCU(opaque); | ||
104 | int reg = TO_REG(offset); | ||
105 | |||
106 | - if (reg >= ARRAY_SIZE(s->regs)) { | ||
107 | + if (reg >= ASPEED_SCU_NR_REGS) { | ||
108 | qemu_log_mask(LOG_GUEST_ERROR, | ||
109 | "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", | ||
110 | __func__, offset); | ||
111 | @@ -XXX,XX +XXX,XX @@ static void aspeed_scu_write(void *opaque, hwaddr offset, uint64_t data, | ||
112 | AspeedSCUState *s = ASPEED_SCU(opaque); | ||
113 | int reg = TO_REG(offset); | ||
114 | |||
115 | - if (reg >= ARRAY_SIZE(s->regs)) { | ||
116 | + if (reg >= ASPEED_SCU_NR_REGS) { | ||
117 | qemu_log_mask(LOG_GUEST_ERROR, | ||
118 | "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", | ||
119 | __func__, offset); | ||
120 | @@ -XXX,XX +XXX,XX @@ static void aspeed_scu_reset(DeviceState *dev) | ||
121 | AspeedSCUState *s = ASPEED_SCU(dev); | ||
122 | AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev); | ||
123 | |||
124 | - memcpy(s->regs, asc->resets, sizeof(s->regs)); | ||
125 | + memcpy(s->regs, asc->resets, asc->nr_regs * 4); | ||
126 | s->regs[SILICON_REV] = s->silicon_rev; | ||
127 | s->regs[HW_STRAP1] = s->hw_strap1; | ||
128 | s->regs[HW_STRAP2] = s->hw_strap2; | ||
129 | @@ -XXX,XX +XXX,XX @@ static uint32_t aspeed_silicon_revs[] = { | ||
130 | AST2400_A1_SILICON_REV, | ||
131 | AST2500_A0_SILICON_REV, | ||
132 | AST2500_A1_SILICON_REV, | ||
133 | + AST2600_A0_SILICON_REV, | ||
134 | }; | ||
135 | |||
136 | bool is_supported_silicon_rev(uint32_t silicon_rev) | ||
137 | @@ -XXX,XX +XXX,XX @@ static void aspeed_scu_realize(DeviceState *dev, Error **errp) | ||
138 | { | ||
139 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
140 | AspeedSCUState *s = ASPEED_SCU(dev); | ||
141 | + AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev); | ||
142 | |||
143 | if (!is_supported_silicon_rev(s->silicon_rev)) { | ||
144 | error_setg(errp, "Unknown silicon revision: 0x%" PRIx32, | ||
145 | @@ -XXX,XX +XXX,XX @@ static void aspeed_scu_realize(DeviceState *dev, Error **errp) | ||
146 | return; | ||
147 | } | ||
148 | |||
149 | - memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_scu_ops, s, | ||
150 | + memory_region_init_io(&s->iomem, OBJECT(s), asc->ops, s, | ||
151 | TYPE_ASPEED_SCU, SCU_IO_REGION_SIZE); | ||
152 | |||
153 | sysbus_init_mmio(sbd, &s->iomem); | ||
154 | @@ -XXX,XX +XXX,XX @@ static void aspeed_scu_realize(DeviceState *dev, Error **errp) | ||
155 | |||
156 | static const VMStateDescription vmstate_aspeed_scu = { | ||
157 | .name = "aspeed.scu", | ||
158 | - .version_id = 1, | ||
159 | - .minimum_version_id = 1, | ||
160 | + .version_id = 2, | ||
161 | + .minimum_version_id = 2, | ||
162 | .fields = (VMStateField[]) { | ||
163 | - VMSTATE_UINT32_ARRAY(regs, AspeedSCUState, ASPEED_SCU_NR_REGS), | ||
164 | + VMSTATE_UINT32_ARRAY(regs, AspeedSCUState, ASPEED_AST2600_SCU_NR_REGS), | ||
165 | VMSTATE_END_OF_LIST() | ||
166 | } | ||
167 | }; | ||
168 | @@ -XXX,XX +XXX,XX @@ static void aspeed_2400_scu_class_init(ObjectClass *klass, void *data) | ||
169 | asc->resets = ast2400_a0_resets; | ||
170 | asc->calc_hpll = aspeed_2400_scu_calc_hpll; | ||
171 | asc->apb_divider = 2; | ||
172 | + asc->nr_regs = ASPEED_SCU_NR_REGS; | ||
173 | + asc->ops = &aspeed_scu_ops; | ||
174 | } | ||
175 | |||
176 | static const TypeInfo aspeed_2400_scu_info = { | ||
177 | @@ -XXX,XX +XXX,XX @@ static void aspeed_2500_scu_class_init(ObjectClass *klass, void *data) | ||
178 | asc->resets = ast2500_a1_resets; | ||
179 | asc->calc_hpll = aspeed_2500_scu_calc_hpll; | ||
180 | asc->apb_divider = 4; | ||
181 | + asc->nr_regs = ASPEED_SCU_NR_REGS; | ||
182 | + asc->ops = &aspeed_scu_ops; | ||
183 | } | ||
184 | |||
185 | static const TypeInfo aspeed_2500_scu_info = { | ||
186 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_2500_scu_info = { | ||
187 | .class_init = aspeed_2500_scu_class_init, | ||
188 | }; | ||
189 | |||
190 | +static uint64_t aspeed_ast2600_scu_read(void *opaque, hwaddr offset, | ||
191 | + unsigned size) | ||
192 | +{ | ||
193 | + AspeedSCUState *s = ASPEED_SCU(opaque); | ||
194 | + int reg = TO_REG(offset); | ||
195 | + | ||
196 | + if (reg >= ASPEED_AST2600_SCU_NR_REGS) { | ||
197 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
198 | + "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", | ||
199 | + __func__, offset); | ||
200 | + return 0; | ||
201 | + } | ||
202 | + | ||
203 | + switch (reg) { | ||
204 | + case AST2600_HPLL_EXT: | ||
205 | + case AST2600_EPLL_EXT: | ||
206 | + case AST2600_MPLL_EXT: | ||
207 | + /* PLLs are always "locked" */ | ||
208 | + return s->regs[reg] | BIT(31); | ||
209 | + case AST2600_RNG_DATA: | ||
210 | + /* | ||
211 | + * On hardware, RNG_DATA works regardless of the state of the | ||
212 | + * enable bit in RNG_CTRL | ||
213 | + * | ||
214 | + * TODO: Check this is true for ast2600 | ||
215 | + */ | ||
216 | + s->regs[AST2600_RNG_DATA] = aspeed_scu_get_random(); | ||
217 | + break; | ||
218 | + } | ||
219 | + | ||
220 | + return s->regs[reg]; | ||
221 | +} | ||
222 | + | ||
223 | +static void aspeed_ast2600_scu_write(void *opaque, hwaddr offset, uint64_t data, | ||
224 | + unsigned size) | ||
225 | +{ | ||
226 | + AspeedSCUState *s = ASPEED_SCU(opaque); | ||
227 | + int reg = TO_REG(offset); | ||
228 | + | ||
229 | + if (reg >= ASPEED_AST2600_SCU_NR_REGS) { | ||
230 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
231 | + "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", | ||
232 | + __func__, offset); | ||
233 | + return; | 84 | + return; |
234 | + } | 85 | + } |
235 | + | 86 | + |
236 | + if (reg > PROT_KEY && !s->regs[PROT_KEY]) { | 87 | + rom_add_blob("allwinner-a10.bootrom", buffer, rom_size, |
237 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__); | 88 | + rom_size, AW_A10_SRAM_A_BASE, |
238 | + } | 89 | + NULL, NULL, NULL, NULL, false); |
239 | + | ||
240 | + trace_aspeed_scu_write(offset, size, data); | ||
241 | + | ||
242 | + switch (reg) { | ||
243 | + case AST2600_PROT_KEY: | ||
244 | + s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0; | ||
245 | + return; | ||
246 | + case AST2600_HW_STRAP1: | ||
247 | + case AST2600_HW_STRAP2: | ||
248 | + if (s->regs[reg + 2]) { | ||
249 | + return; | ||
250 | + } | ||
251 | + /* fall through */ | ||
252 | + case AST2600_SYS_RST_CTRL: | ||
253 | + case AST2600_SYS_RST_CTRL2: | ||
254 | + /* W1S (Write 1 to set) registers */ | ||
255 | + s->regs[reg] |= data; | ||
256 | + return; | ||
257 | + case AST2600_SYS_RST_CTRL_CLR: | ||
258 | + case AST2600_SYS_RST_CTRL2_CLR: | ||
259 | + case AST2600_HW_STRAP1_CLR: | ||
260 | + case AST2600_HW_STRAP2_CLR: | ||
261 | + /* W1C (Write 1 to clear) registers */ | ||
262 | + s->regs[reg] &= ~data; | ||
263 | + return; | ||
264 | + | ||
265 | + case AST2600_RNG_DATA: | ||
266 | + case AST2600_SILICON_REV: | ||
267 | + case AST2600_SILICON_REV2: | ||
268 | + /* Add read only registers here */ | ||
269 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
270 | + "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n", | ||
271 | + __func__, offset); | ||
272 | + return; | ||
273 | + } | ||
274 | + | ||
275 | + s->regs[reg] = data; | ||
276 | +} | 90 | +} |
277 | + | 91 | + |
278 | +static const MemoryRegionOps aspeed_ast2600_scu_ops = { | 92 | static void aw_a10_init(Object *obj) |
279 | + .read = aspeed_ast2600_scu_read, | ||
280 | + .write = aspeed_ast2600_scu_write, | ||
281 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
282 | + .valid.min_access_size = 4, | ||
283 | + .valid.max_access_size = 4, | ||
284 | + .valid.unaligned = false, | ||
285 | +}; | ||
286 | + | ||
287 | +static const uint32_t ast2600_a0_resets[ASPEED_AST2600_SCU_NR_REGS] = { | ||
288 | + [AST2600_SILICON_REV] = AST2600_SILICON_REV, | ||
289 | + [AST2600_SILICON_REV2] = AST2600_SILICON_REV, | ||
290 | + [AST2600_SYS_RST_CTRL] = 0xF7CFFEDC | 0x100, | ||
291 | + [AST2600_SYS_RST_CTRL2] = 0xFFFFFFFC, | ||
292 | + [AST2600_CLK_STOP_CTRL] = 0xEFF43E8B, | ||
293 | + [AST2600_CLK_STOP_CTRL2] = 0xFFF0FFF0, | ||
294 | + [AST2600_HPLL_PARAM] = 0x1000405F, | ||
295 | +}; | ||
296 | + | ||
297 | +static void aspeed_ast2600_scu_reset(DeviceState *dev) | ||
298 | +{ | ||
299 | + AspeedSCUState *s = ASPEED_SCU(dev); | ||
300 | + AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev); | ||
301 | + | ||
302 | + memcpy(s->regs, asc->resets, asc->nr_regs * 4); | ||
303 | + | ||
304 | + s->regs[AST2600_SILICON_REV] = s->silicon_rev; | ||
305 | + s->regs[AST2600_SILICON_REV2] = s->silicon_rev; | ||
306 | + s->regs[AST2600_HW_STRAP1] = s->hw_strap1; | ||
307 | + s->regs[AST2600_HW_STRAP2] = s->hw_strap2; | ||
308 | + s->regs[PROT_KEY] = s->hw_prot_key; | ||
309 | +} | ||
310 | + | ||
311 | +static void aspeed_2600_scu_class_init(ObjectClass *klass, void *data) | ||
312 | +{ | ||
313 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
314 | + AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass); | ||
315 | + | ||
316 | + dc->desc = "ASPEED 2600 System Control Unit"; | ||
317 | + dc->reset = aspeed_ast2600_scu_reset; | ||
318 | + asc->resets = ast2600_a0_resets; | ||
319 | + asc->calc_hpll = aspeed_2500_scu_calc_hpll; /* No change since AST2500 */ | ||
320 | + asc->apb_divider = 4; | ||
321 | + asc->nr_regs = ASPEED_AST2600_SCU_NR_REGS; | ||
322 | + asc->ops = &aspeed_ast2600_scu_ops; | ||
323 | +} | ||
324 | + | ||
325 | +static const TypeInfo aspeed_2600_scu_info = { | ||
326 | + .name = TYPE_ASPEED_2600_SCU, | ||
327 | + .parent = TYPE_ASPEED_SCU, | ||
328 | + .instance_size = sizeof(AspeedSCUState), | ||
329 | + .class_init = aspeed_2600_scu_class_init, | ||
330 | +}; | ||
331 | + | ||
332 | static void aspeed_scu_register_types(void) | ||
333 | { | 93 | { |
334 | type_register_static(&aspeed_scu_info); | 94 | AwA10State *s = AW_A10(obj); |
335 | type_register_static(&aspeed_2400_scu_info); | 95 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c |
336 | type_register_static(&aspeed_2500_scu_info); | 96 | index XXXXXXX..XXXXXXX 100644 |
337 | + type_register_static(&aspeed_2600_scu_info); | 97 | --- a/hw/arm/cubieboard.c |
338 | } | 98 | +++ b/hw/arm/cubieboard.c |
339 | 99 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | |
340 | type_init(aspeed_scu_register_types); | 100 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, |
101 | machine->ram); | ||
102 | |||
103 | + /* Load target kernel or start using BootROM */ | ||
104 | + if (!machine->kernel_filename && blk && blk_is_available(blk)) { | ||
105 | + /* Use Boot ROM to copy data from SD card to SRAM */ | ||
106 | + allwinner_a10_bootrom_setup(a10, blk); | ||
107 | + } | ||
108 | /* TODO create and connect IDE devices for ide_drive_get() */ | ||
109 | |||
110 | cubieboard_binfo.ram_size = machine->ram_size; | ||
341 | -- | 111 | -- |
342 | 2.20.1 | 112 | 2.34.1 |
343 | |||
344 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Base addresses and sizes taken from the "BCM2835 ARM Peripherals" | 3 | Cubieboard now can boot directly from SD card, without the need to pass |
4 | datasheet from February 06 2012: | 4 | `-kernel` parameter. Update Avocado tests to cover this functionality. |
5 | https://www.raspberrypi.org/app/uploads/2012/02/BCM2835-ARM-Peripherals.pdf | ||
6 | 5 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 9 | Message-id: 20221226220303.14420-8-strahinja.p.jankovic@gmail.com |
11 | Message-id: 20190926173428.10713-6-f4bug@amsat.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | include/hw/arm/bcm2835_peripherals.h | 15 ++++++++++++++ | 12 | tests/avocado/boot_linux_console.py | 47 +++++++++++++++++++++++++++++ |
15 | include/hw/arm/raspi_platform.h | 8 +++++++ | 13 | 1 file changed, 47 insertions(+) |
16 | hw/arm/bcm2835_peripherals.c | 31 ++++++++++++++++++++++++++++ | ||
17 | 3 files changed, 54 insertions(+) | ||
18 | 14 | ||
19 | diff --git a/include/hw/arm/bcm2835_peripherals.h b/include/hw/arm/bcm2835_peripherals.h | 15 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py |
20 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/include/hw/arm/bcm2835_peripherals.h | 17 | --- a/tests/avocado/boot_linux_console.py |
22 | +++ b/include/hw/arm/bcm2835_peripherals.h | 18 | +++ b/tests/avocado/boot_linux_console.py |
23 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ def test_arm_cubieboard_sata(self): |
24 | #include "hw/sd/sdhci.h" | 20 | 'sda') |
25 | #include "hw/sd/bcm2835_sdhost.h" | 21 | # cubieboard's reboot is not functioning; omit reboot test. |
26 | #include "hw/gpio/bcm2835_gpio.h" | 22 | |
27 | +#include "hw/misc/unimp.h" | 23 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') |
28 | 24 | + def test_arm_cubieboard_openwrt_22_03_2(self): | |
29 | #define TYPE_BCM2835_PERIPHERALS "bcm2835-peripherals" | 25 | + """ |
30 | #define BCM2835_PERIPHERALS(obj) \ | 26 | + :avocado: tags=arch:arm |
31 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM2835PeripheralState { | 27 | + :avocado: tags=machine:cubieboard |
32 | MemoryRegion ram_alias[4]; | 28 | + :avocado: tags=device:sd |
33 | qemu_irq irq, fiq; | 29 | + """ |
34 | |||
35 | + UnimplementedDeviceState systmr; | ||
36 | + UnimplementedDeviceState armtmr; | ||
37 | + UnimplementedDeviceState cprman; | ||
38 | + UnimplementedDeviceState a2w; | ||
39 | PL011State uart0; | ||
40 | BCM2835AuxState aux; | ||
41 | BCM2835FBState fb; | ||
42 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM2835PeripheralState { | ||
43 | SDHCIState sdhci; | ||
44 | BCM2835SDHostState sdhost; | ||
45 | BCM2835GpioState gpio; | ||
46 | + UnimplementedDeviceState i2s; | ||
47 | + UnimplementedDeviceState spi[1]; | ||
48 | + UnimplementedDeviceState i2c[3]; | ||
49 | + UnimplementedDeviceState otp; | ||
50 | + UnimplementedDeviceState dbus; | ||
51 | + UnimplementedDeviceState ave0; | ||
52 | + UnimplementedDeviceState bscsl; | ||
53 | + UnimplementedDeviceState smi; | ||
54 | + UnimplementedDeviceState dwc2; | ||
55 | + UnimplementedDeviceState sdramc; | ||
56 | } BCM2835PeripheralState; | ||
57 | |||
58 | #endif /* BCM2835_PERIPHERALS_H */ | ||
59 | diff --git a/include/hw/arm/raspi_platform.h b/include/hw/arm/raspi_platform.h | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/include/hw/arm/raspi_platform.h | ||
62 | +++ b/include/hw/arm/raspi_platform.h | ||
63 | @@ -XXX,XX +XXX,XX @@ | ||
64 | * Doorbells & Mailboxes */ | ||
65 | #define CPRMAN_OFFSET 0x100000 /* Power Management, Watchdog */ | ||
66 | #define CM_OFFSET 0x101000 /* Clock Management */ | ||
67 | +#define A2W_OFFSET 0x102000 /* Reset controller */ | ||
68 | +#define AVS_OFFSET 0x103000 /* Audio Video Standard */ | ||
69 | #define RNG_OFFSET 0x104000 | ||
70 | #define GPIO_OFFSET 0x200000 | ||
71 | #define UART0_OFFSET 0x201000 | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #define I2S_OFFSET 0x203000 | ||
74 | #define SPI0_OFFSET 0x204000 | ||
75 | #define BSC0_OFFSET 0x205000 /* BSC0 I2C/TWI */ | ||
76 | +#define OTP_OFFSET 0x20f000 | ||
77 | +#define BSC_SL_OFFSET 0x214000 /* SPI slave */ | ||
78 | #define AUX_OFFSET 0x215000 /* AUX: UART1/SPI1/SPI2 */ | ||
79 | #define EMMC1_OFFSET 0x300000 | ||
80 | #define SMI_OFFSET 0x600000 | ||
81 | #define BSC1_OFFSET 0x804000 /* BSC1 I2C/TWI */ | ||
82 | +#define BSC2_OFFSET 0x805000 /* BSC2 I2C/TWI */ | ||
83 | +#define DBUS_OFFSET 0x900000 | ||
84 | +#define AVE0_OFFSET 0x910000 | ||
85 | #define USB_OTG_OFFSET 0x980000 /* DTC_OTG USB controller */ | ||
86 | +#define SDRAMC_OFFSET 0xe00000 | ||
87 | #define DMA15_OFFSET 0xE05000 /* DMA controller, channel 15 */ | ||
88 | |||
89 | /* GPU interrupts */ | ||
90 | diff --git a/hw/arm/bcm2835_peripherals.c b/hw/arm/bcm2835_peripherals.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/hw/arm/bcm2835_peripherals.c | ||
93 | +++ b/hw/arm/bcm2835_peripherals.c | ||
94 | @@ -XXX,XX +XXX,XX @@ | ||
95 | /* Capabilities for SD controller: no DMA, high-speed, default clocks etc. */ | ||
96 | #define BCM2835_SDHC_CAPAREG 0x52134b4 | ||
97 | |||
98 | +static void create_unimp(BCM2835PeripheralState *ps, | ||
99 | + UnimplementedDeviceState *uds, | ||
100 | + const char *name, hwaddr ofs, hwaddr size) | ||
101 | +{ | ||
102 | + sysbus_init_child_obj(OBJECT(ps), name, uds, | ||
103 | + sizeof(UnimplementedDeviceState), | ||
104 | + TYPE_UNIMPLEMENTED_DEVICE); | ||
105 | + qdev_prop_set_string(DEVICE(uds), "name", name); | ||
106 | + qdev_prop_set_uint64(DEVICE(uds), "size", size); | ||
107 | + object_property_set_bool(OBJECT(uds), true, "realized", &error_fatal); | ||
108 | + memory_region_add_subregion_overlap(&ps->peri_mr, ofs, | ||
109 | + sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0), -1000); | ||
110 | +} | ||
111 | + | 30 | + |
112 | static void bcm2835_peripherals_init(Object *obj) | 31 | + # This test download a 7.5 MiB compressed image and expand it |
113 | { | 32 | + # to 126 MiB. |
114 | BCM2835PeripheralState *s = BCM2835_PERIPHERALS(obj); | 33 | + image_url = ('https://downloads.openwrt.org/releases/22.03.2/targets/' |
115 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | 34 | + 'sunxi/cortexa8/openwrt-22.03.2-sunxi-cortexa8-' |
116 | error_propagate(errp, err); | 35 | + 'cubietech_a10-cubieboard-ext4-sdcard.img.gz') |
117 | return; | 36 | + image_hash = ('94b5ecbfbc0b3b56276e5146b899eafa' |
118 | } | 37 | + '2ac5dc2d08733d6705af9f144f39f554') |
38 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash, | ||
39 | + algorithm='sha256') | ||
40 | + image_path = archive.extract(image_path_gz, self.workdir) | ||
41 | + image_pow2ceil_expand(image_path) | ||
119 | + | 42 | + |
120 | + create_unimp(s, &s->armtmr, "bcm2835-sp804", ARMCTRL_TIMER0_1_OFFSET, 0x40); | 43 | + self.vm.set_console() |
121 | + create_unimp(s, &s->systmr, "bcm2835-systimer", ST_OFFSET, 0x20); | 44 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', |
122 | + create_unimp(s, &s->cprman, "bcm2835-cprman", CPRMAN_OFFSET, 0x1000); | 45 | + '-nic', 'user', |
123 | + create_unimp(s, &s->a2w, "bcm2835-a2w", A2W_OFFSET, 0x1000); | 46 | + '-no-reboot') |
124 | + create_unimp(s, &s->i2s, "bcm2835-i2s", I2S_OFFSET, 0x100); | 47 | + self.vm.launch() |
125 | + create_unimp(s, &s->smi, "bcm2835-smi", SMI_OFFSET, 0x100); | 48 | + |
126 | + create_unimp(s, &s->spi[0], "bcm2835-spi0", SPI0_OFFSET, 0x20); | 49 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + |
127 | + create_unimp(s, &s->bscsl, "bcm2835-spis", BSC_SL_OFFSET, 0x100); | 50 | + 'usbcore.nousb ' |
128 | + create_unimp(s, &s->i2c[0], "bcm2835-i2c0", BSC0_OFFSET, 0x20); | 51 | + 'noreboot') |
129 | + create_unimp(s, &s->i2c[1], "bcm2835-i2c1", BSC1_OFFSET, 0x20); | 52 | + |
130 | + create_unimp(s, &s->i2c[2], "bcm2835-i2c2", BSC2_OFFSET, 0x20); | 53 | + self.wait_for_console_pattern('U-Boot SPL') |
131 | + create_unimp(s, &s->otp, "bcm2835-otp", OTP_OFFSET, 0x80); | 54 | + |
132 | + create_unimp(s, &s->dbus, "bcm2835-dbus", DBUS_OFFSET, 0x8000); | 55 | + interrupt_interactive_console_until_pattern( |
133 | + create_unimp(s, &s->ave0, "bcm2835-ave0", AVE0_OFFSET, 0x8000); | 56 | + self, 'Hit any key to stop autoboot:', '=>') |
134 | + create_unimp(s, &s->dwc2, "dwc-usb2", USB_OTG_OFFSET, 0x1000); | 57 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + |
135 | + create_unimp(s, &s->sdramc, "bcm2835-sdramc", SDRAMC_OFFSET, 0x100); | 58 | + kernel_command_line + "'", '=>') |
136 | } | 59 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); |
137 | 60 | + | |
138 | static void bcm2835_peripherals_class_init(ObjectClass *oc, void *data) | 61 | + self.wait_for_console_pattern( |
62 | + 'Please press Enter to activate this console.') | ||
63 | + | ||
64 | + exec_command_and_wait_for_pattern(self, ' ', 'root@') | ||
65 | + | ||
66 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
67 | + 'Allwinner sun4i/sun5i') | ||
68 | + # cubieboard's reboot is not functioning; omit reboot test. | ||
69 | + | ||
70 | @skipUnless(os.getenv('AVOCADO_TIMEOUT_EXPECTED'), 'Test might timeout') | ||
71 | def test_arm_quanta_gsj(self): | ||
72 | """ | ||
139 | -- | 73 | -- |
140 | 2.20.1 | 74 | 2.34.1 |
141 | |||
142 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | AST2600 will use a different encoding for the addresses defined in the | 3 | Don't dereference CPUTLBEntryFull until we verify that |
4 | Segment Register. | 4 | the page is valid. Move the other user-only info field |
5 | updates after the valid check to match. | ||
5 | 6 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 7 | Cc: qemu-stable@nongnu.org |
7 | Acked-by: Joel Stanley <joel@jms.id.au> | 8 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1412 |
8 | Message-id: 20190925143248.10000-13-clg@kaod.org | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 20230104190056.305143-1-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | include/hw/ssi/aspeed_smc.h | 4 ++++ | 14 | target/arm/sve_helper.c | 14 +++++++++----- |
12 | hw/ssi/aspeed_smc.c | 45 ++++++++++++++++++++++++------------- | 15 | 1 file changed, 9 insertions(+), 5 deletions(-) |
13 | 2 files changed, 34 insertions(+), 15 deletions(-) | ||
14 | 16 | ||
15 | diff --git a/include/hw/ssi/aspeed_smc.h b/include/hw/ssi/aspeed_smc.h | 17 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/ssi/aspeed_smc.h | 19 | --- a/target/arm/sve_helper.c |
18 | +++ b/include/hw/ssi/aspeed_smc.h | 20 | +++ b/target/arm/sve_helper.c |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSMCController { | 21 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, |
20 | hwaddr dma_flash_mask; | 22 | #ifdef CONFIG_USER_ONLY |
21 | hwaddr dma_dram_mask; | 23 | flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault, |
22 | uint32_t nregs; | 24 | &info->host, retaddr); |
23 | + uint32_t (*segment_to_reg)(const struct AspeedSMCState *s, | 25 | - memset(&info->attrs, 0, sizeof(info->attrs)); |
24 | + const AspeedSegments *seg); | 26 | - /* Require both ANON and MTE; see allocation_tag_mem(). */ |
25 | + void (*reg_to_segment)(const struct AspeedSMCState *s, uint32_t reg, | 27 | - info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); |
26 | + AspeedSegments *seg); | 28 | #else |
27 | } AspeedSMCController; | 29 | CPUTLBEntryFull *full; |
28 | 30 | flags = probe_access_full(env, addr, access_type, mmu_idx, nofault, | |
29 | typedef struct AspeedSMCFlash { | 31 | &info->host, &full, retaddr); |
30 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c | 32 | - info->attrs = full->attrs; |
31 | index XXXXXXX..XXXXXXX 100644 | 33 | - info->tagged = full->pte_attrs == 0xf0; |
32 | --- a/hw/ssi/aspeed_smc.c | 34 | #endif |
33 | +++ b/hw/ssi/aspeed_smc.c | 35 | info->flags = flags; |
34 | @@ -XXX,XX +XXX,XX @@ static const AspeedSegments aspeed_segments_ast2500_spi2[] = { | 36 | |
35 | { 0x38000000, 32 * 1024 * 1024 }, /* start address is readonly */ | 37 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, |
36 | { 0x3A000000, 96 * 1024 * 1024 }, /* end address is readonly */ | 38 | return false; |
37 | }; | ||
38 | +static uint32_t aspeed_smc_segment_to_reg(const AspeedSMCState *s, | ||
39 | + const AspeedSegments *seg); | ||
40 | +static void aspeed_smc_reg_to_segment(const AspeedSMCState *s, uint32_t reg, | ||
41 | + AspeedSegments *seg); | ||
42 | |||
43 | static const AspeedSMCController controllers[] = { | ||
44 | { | ||
45 | @@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = { | ||
46 | .flash_window_size = 0x6000000, | ||
47 | .has_dma = false, | ||
48 | .nregs = ASPEED_SMC_R_SMC_MAX, | ||
49 | + .segment_to_reg = aspeed_smc_segment_to_reg, | ||
50 | + .reg_to_segment = aspeed_smc_reg_to_segment, | ||
51 | }, { | ||
52 | .name = "aspeed.fmc-ast2400", | ||
53 | .r_conf = R_CONF, | ||
54 | @@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = { | ||
55 | .dma_flash_mask = 0x0FFFFFFC, | ||
56 | .dma_dram_mask = 0x1FFFFFFC, | ||
57 | .nregs = ASPEED_SMC_R_MAX, | ||
58 | + .segment_to_reg = aspeed_smc_segment_to_reg, | ||
59 | + .reg_to_segment = aspeed_smc_reg_to_segment, | ||
60 | }, { | ||
61 | .name = "aspeed.spi1-ast2400", | ||
62 | .r_conf = R_SPI_CONF, | ||
63 | @@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = { | ||
64 | .flash_window_size = 0x10000000, | ||
65 | .has_dma = false, | ||
66 | .nregs = ASPEED_SMC_R_SPI_MAX, | ||
67 | + .segment_to_reg = aspeed_smc_segment_to_reg, | ||
68 | + .reg_to_segment = aspeed_smc_reg_to_segment, | ||
69 | }, { | ||
70 | .name = "aspeed.fmc-ast2500", | ||
71 | .r_conf = R_CONF, | ||
72 | @@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = { | ||
73 | .dma_flash_mask = 0x0FFFFFFC, | ||
74 | .dma_dram_mask = 0x3FFFFFFC, | ||
75 | .nregs = ASPEED_SMC_R_MAX, | ||
76 | + .segment_to_reg = aspeed_smc_segment_to_reg, | ||
77 | + .reg_to_segment = aspeed_smc_reg_to_segment, | ||
78 | }, { | ||
79 | .name = "aspeed.spi1-ast2500", | ||
80 | .r_conf = R_CONF, | ||
81 | @@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = { | ||
82 | .flash_window_size = 0x8000000, | ||
83 | .has_dma = false, | ||
84 | .nregs = ASPEED_SMC_R_MAX, | ||
85 | + .segment_to_reg = aspeed_smc_segment_to_reg, | ||
86 | + .reg_to_segment = aspeed_smc_reg_to_segment, | ||
87 | }, { | ||
88 | .name = "aspeed.spi2-ast2500", | ||
89 | .r_conf = R_CONF, | ||
90 | @@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = { | ||
91 | .flash_window_size = 0x8000000, | ||
92 | .has_dma = false, | ||
93 | .nregs = ASPEED_SMC_R_MAX, | ||
94 | + .segment_to_reg = aspeed_smc_segment_to_reg, | ||
95 | + .reg_to_segment = aspeed_smc_reg_to_segment, | ||
96 | }, | ||
97 | }; | ||
98 | |||
99 | /* | ||
100 | - * The Segment Register uses a 8MB unit to encode the start address | ||
101 | - * and the end address of the mapping window of a flash SPI slave : | ||
102 | - * | ||
103 | - * | byte 1 | byte 2 | byte 3 | byte 4 | | ||
104 | - * +--------+--------+--------+--------+ | ||
105 | - * | end | start | 0 | 0 | | ||
106 | - * | ||
107 | + * The Segment Registers of the AST2400 and AST2500 have a 8MB | ||
108 | + * unit. The address range of a flash SPI slave is encoded with | ||
109 | + * absolute addresses which should be part of the overall controller | ||
110 | + * window. | ||
111 | */ | ||
112 | -static inline uint32_t aspeed_smc_segment_to_reg(const AspeedSegments *seg) | ||
113 | +static uint32_t aspeed_smc_segment_to_reg(const AspeedSMCState *s, | ||
114 | + const AspeedSegments *seg) | ||
115 | { | ||
116 | uint32_t reg = 0; | ||
117 | reg |= ((seg->addr >> 23) & SEG_START_MASK) << SEG_START_SHIFT; | ||
118 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aspeed_smc_segment_to_reg(const AspeedSegments *seg) | ||
119 | return reg; | ||
120 | } | ||
121 | |||
122 | -static inline void aspeed_smc_reg_to_segment(uint32_t reg, AspeedSegments *seg) | ||
123 | +static void aspeed_smc_reg_to_segment(const AspeedSMCState *s, | ||
124 | + uint32_t reg, AspeedSegments *seg) | ||
125 | { | ||
126 | seg->addr = ((reg >> SEG_START_SHIFT) & SEG_START_MASK) << 23; | ||
127 | seg->size = (((reg >> SEG_END_SHIFT) & SEG_END_MASK) << 23) - seg->addr; | ||
128 | @@ -XXX,XX +XXX,XX @@ static bool aspeed_smc_flash_overlap(const AspeedSMCState *s, | ||
129 | continue; | ||
130 | } | ||
131 | |||
132 | - aspeed_smc_reg_to_segment(s->regs[R_SEG_ADDR0 + i], &seg); | ||
133 | + s->ctrl->reg_to_segment(s, s->regs[R_SEG_ADDR0 + i], &seg); | ||
134 | |||
135 | if (new->addr + new->size > seg.addr && | ||
136 | new->addr < seg.addr + seg.size) { | ||
137 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs, | ||
138 | AspeedSMCFlash *fl = &s->flashes[cs]; | ||
139 | AspeedSegments seg; | ||
140 | |||
141 | - aspeed_smc_reg_to_segment(new, &seg); | ||
142 | + s->ctrl->reg_to_segment(s, new, &seg); | ||
143 | |||
144 | /* The start address of CS0 is read-only */ | ||
145 | if (cs == 0 && seg.addr != s->ctrl->flash_window_base) { | ||
146 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs, | ||
147 | "%s: Tried to change CS0 start address to 0x%" | ||
148 | HWADDR_PRIx "\n", s->ctrl->name, seg.addr); | ||
149 | seg.addr = s->ctrl->flash_window_base; | ||
150 | - new = aspeed_smc_segment_to_reg(&seg); | ||
151 | + new = s->ctrl->segment_to_reg(s, &seg); | ||
152 | } | 39 | } |
153 | 40 | ||
154 | /* | 41 | +#ifdef CONFIG_USER_ONLY |
155 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs, | 42 | + memset(&info->attrs, 0, sizeof(info->attrs)); |
156 | HWADDR_PRIx "\n", s->ctrl->name, cs, seg.addr + seg.size); | 43 | + /* Require both ANON and MTE; see allocation_tag_mem(). */ |
157 | seg.size = s->ctrl->segments[cs].addr + s->ctrl->segments[cs].size - | 44 | + info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); |
158 | seg.addr; | 45 | +#else |
159 | - new = aspeed_smc_segment_to_reg(&seg); | 46 | + info->attrs = full->attrs; |
160 | + new = s->ctrl->segment_to_reg(s, &seg); | 47 | + info->tagged = full->pte_attrs == 0xf0; |
161 | } | 48 | +#endif |
162 | 49 | + | |
163 | /* Keep the segment in the overall flash window */ | 50 | /* Ensure that info->host[] is relative to addr, not addr + mem_off. */ |
164 | @@ -XXX,XX +XXX,XX @@ static uint32_t aspeed_smc_check_segment_addr(const AspeedSMCFlash *fl, | 51 | info->host -= mem_off; |
165 | const AspeedSMCState *s = fl->controller; | 52 | return true; |
166 | AspeedSegments seg; | ||
167 | |||
168 | - aspeed_smc_reg_to_segment(s->regs[R_SEG_ADDR0 + fl->id], &seg); | ||
169 | + s->ctrl->reg_to_segment(s, s->regs[R_SEG_ADDR0 + fl->id], &seg); | ||
170 | if ((addr % seg.size) != addr) { | ||
171 | qemu_log_mask(LOG_GUEST_ERROR, | ||
172 | "%s: invalid address 0x%08x for CS%d segment : " | ||
173 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_reset(DeviceState *d) | ||
174 | /* setup default segment register values for all */ | ||
175 | for (i = 0; i < s->ctrl->max_slaves; ++i) { | ||
176 | s->regs[R_SEG_ADDR0 + i] = | ||
177 | - aspeed_smc_segment_to_reg(&s->ctrl->segments[i]); | ||
178 | + s->ctrl->segment_to_reg(s, &s->ctrl->segments[i]); | ||
179 | } | ||
180 | |||
181 | /* HW strapping flash type for FMC controllers */ | ||
182 | -- | 53 | -- |
183 | 2.20.1 | 54 | 2.34.1 |
184 | 55 | ||
185 | 56 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The AST2600 SoC SMC controller is a SPI only controller now and has a | 3 | Since pxa255_init() must map the device in the system memory, |
4 | few extensions which we will need to take into account when SW | 4 | there is no point in passing get_system_memory() by argument. |
5 | requires it. This is enough to support u-boot and Linux. | ||
6 | 5 | ||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Acked-by: Joel Stanley <joel@jms.id.au> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20190925143248.10000-14-clg@kaod.org | 8 | Message-id: 20230109115316.2235-2-philmd@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | hw/ssi/aspeed_smc.c | 132 ++++++++++++++++++++++++++++++++++++++++++-- | 11 | include/hw/arm/pxa.h | 2 +- |
13 | 1 file changed, 128 insertions(+), 4 deletions(-) | 12 | hw/arm/gumstix.c | 3 +-- |
13 | hw/arm/pxa2xx.c | 4 +++- | ||
14 | hw/arm/tosa.c | 2 +- | ||
15 | 4 files changed, 6 insertions(+), 5 deletions(-) | ||
14 | 16 | ||
15 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c | 17 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/ssi/aspeed_smc.c | 19 | --- a/include/hw/arm/pxa.h |
18 | +++ b/hw/ssi/aspeed_smc.c | 20 | +++ b/include/hw/arm/pxa.h |
21 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
22 | |||
23 | PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
24 | const char *revision); | ||
25 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size); | ||
26 | +PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
27 | |||
28 | #endif /* PXA_H */ | ||
29 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/gumstix.c | ||
32 | +++ b/hw/arm/gumstix.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
34 | { | ||
35 | PXA2xxState *cpu; | ||
36 | DriveInfo *dinfo; | ||
37 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
38 | |||
39 | uint32_t connex_rom = 0x01000000; | ||
40 | uint32_t connex_ram = 0x04000000; | ||
41 | |||
42 | - cpu = pxa255_init(address_space_mem, connex_ram); | ||
43 | + cpu = pxa255_init(connex_ram); | ||
44 | |||
45 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
46 | if (!dinfo && !qtest_enabled()) { | ||
47 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/pxa2xx.c | ||
50 | +++ b/hw/arm/pxa2xx.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | 51 | @@ -XXX,XX +XXX,XX @@ |
20 | #include "qemu/error-report.h" | 52 | #include "qemu/error-report.h" |
53 | #include "qemu/module.h" | ||
21 | #include "qapi/error.h" | 54 | #include "qapi/error.h" |
22 | #include "exec/address-spaces.h" | 55 | +#include "exec/address-spaces.h" |
23 | +#include "qemu/units.h" | 56 | #include "cpu.h" |
24 | 57 | #include "hw/sysbus.h" | |
25 | #include "hw/irq.h" | 58 | #include "migration/vmstate.h" |
26 | #include "hw/qdev-properties.h" | 59 | @@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa270_init(MemoryRegion *address_space, |
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | #define CONF_FLASH_TYPE0 0 | ||
29 | #define CONF_FLASH_TYPE_NOR 0x0 | ||
30 | #define CONF_FLASH_TYPE_NAND 0x1 | ||
31 | -#define CONF_FLASH_TYPE_SPI 0x2 | ||
32 | +#define CONF_FLASH_TYPE_SPI 0x2 /* AST2600 is SPI only */ | ||
33 | |||
34 | /* CE Control Register */ | ||
35 | #define R_CE_CTRL (0x04 / 4) | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | |||
38 | /* CEx Control Register */ | ||
39 | #define R_CTRL0 (0x10 / 4) | ||
40 | +#define CTRL_IO_QPI (1 << 31) | ||
41 | +#define CTRL_IO_QUAD_DATA (1 << 30) | ||
42 | #define CTRL_IO_DUAL_DATA (1 << 29) | ||
43 | #define CTRL_IO_DUAL_ADDR_DATA (1 << 28) /* Includes dummies */ | ||
44 | +#define CTRL_IO_QUAD_ADDR_DATA (1 << 28) /* Includes dummies */ | ||
45 | #define CTRL_CMD_SHIFT 16 | ||
46 | #define CTRL_CMD_MASK 0xff | ||
47 | #define CTRL_DUMMY_HIGH_SHIFT 14 | ||
48 | @@ -XXX,XX +XXX,XX @@ | ||
49 | /* Misc Control Register #2 */ | ||
50 | #define R_TIMINGS (0x94 / 4) | ||
51 | |||
52 | -/* SPI controller registers and bits */ | ||
53 | +/* SPI controller registers and bits (AST2400) */ | ||
54 | #define R_SPI_CONF (0x00 / 4) | ||
55 | #define SPI_CONF_ENABLE_W0 0 | ||
56 | #define R_SPI_CTRL0 (0x4 / 4) | ||
57 | @@ -XXX,XX +XXX,XX @@ static uint32_t aspeed_smc_segment_to_reg(const AspeedSMCState *s, | ||
58 | static void aspeed_smc_reg_to_segment(const AspeedSMCState *s, uint32_t reg, | ||
59 | AspeedSegments *seg); | ||
60 | |||
61 | +/* | ||
62 | + * AST2600 definitions | ||
63 | + */ | ||
64 | +#define ASPEED26_SOC_FMC_FLASH_BASE 0x20000000 | ||
65 | +#define ASPEED26_SOC_SPI_FLASH_BASE 0x30000000 | ||
66 | +#define ASPEED26_SOC_SPI2_FLASH_BASE 0x50000000 | ||
67 | + | ||
68 | +static const AspeedSegments aspeed_segments_ast2600_fmc[] = { | ||
69 | + { 0x0, 128 * MiB }, /* start address is readonly */ | ||
70 | + { 0x0, 0 }, /* disabled */ | ||
71 | + { 0x0, 0 }, /* disabled */ | ||
72 | +}; | ||
73 | + | ||
74 | +static const AspeedSegments aspeed_segments_ast2600_spi1[] = { | ||
75 | + { 0x0, 128 * MiB }, /* start address is readonly */ | ||
76 | + { 0x0, 0 }, /* disabled */ | ||
77 | +}; | ||
78 | + | ||
79 | +static const AspeedSegments aspeed_segments_ast2600_spi2[] = { | ||
80 | + { 0x0, 128 * MiB }, /* start address is readonly */ | ||
81 | + { 0x0, 0 }, /* disabled */ | ||
82 | + { 0x0, 0 }, /* disabled */ | ||
83 | +}; | ||
84 | + | ||
85 | +static uint32_t aspeed_2600_smc_segment_to_reg(const AspeedSMCState *s, | ||
86 | + const AspeedSegments *seg); | ||
87 | +static void aspeed_2600_smc_reg_to_segment(const AspeedSMCState *s, | ||
88 | + uint32_t reg, AspeedSegments *seg); | ||
89 | + | ||
90 | static const AspeedSMCController controllers[] = { | ||
91 | { | ||
92 | .name = "aspeed.smc-ast2400", | ||
93 | @@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = { | ||
94 | .nregs = ASPEED_SMC_R_MAX, | ||
95 | .segment_to_reg = aspeed_smc_segment_to_reg, | ||
96 | .reg_to_segment = aspeed_smc_reg_to_segment, | ||
97 | + }, { | ||
98 | + .name = "aspeed.fmc-ast2600", | ||
99 | + .r_conf = R_CONF, | ||
100 | + .r_ce_ctrl = R_CE_CTRL, | ||
101 | + .r_ctrl0 = R_CTRL0, | ||
102 | + .r_timings = R_TIMINGS, | ||
103 | + .conf_enable_w0 = CONF_ENABLE_W0, | ||
104 | + .max_slaves = 3, | ||
105 | + .segments = aspeed_segments_ast2600_fmc, | ||
106 | + .flash_window_base = ASPEED26_SOC_FMC_FLASH_BASE, | ||
107 | + .flash_window_size = 0x10000000, | ||
108 | + .has_dma = true, | ||
109 | + .nregs = ASPEED_SMC_R_MAX, | ||
110 | + .segment_to_reg = aspeed_2600_smc_segment_to_reg, | ||
111 | + .reg_to_segment = aspeed_2600_smc_reg_to_segment, | ||
112 | + }, { | ||
113 | + .name = "aspeed.spi1-ast2600", | ||
114 | + .r_conf = R_CONF, | ||
115 | + .r_ce_ctrl = R_CE_CTRL, | ||
116 | + .r_ctrl0 = R_CTRL0, | ||
117 | + .r_timings = R_TIMINGS, | ||
118 | + .conf_enable_w0 = CONF_ENABLE_W0, | ||
119 | + .max_slaves = 2, | ||
120 | + .segments = aspeed_segments_ast2600_spi1, | ||
121 | + .flash_window_base = ASPEED26_SOC_SPI_FLASH_BASE, | ||
122 | + .flash_window_size = 0x10000000, | ||
123 | + .has_dma = false, | ||
124 | + .nregs = ASPEED_SMC_R_MAX, | ||
125 | + .segment_to_reg = aspeed_2600_smc_segment_to_reg, | ||
126 | + .reg_to_segment = aspeed_2600_smc_reg_to_segment, | ||
127 | + }, { | ||
128 | + .name = "aspeed.spi2-ast2600", | ||
129 | + .r_conf = R_CONF, | ||
130 | + .r_ce_ctrl = R_CE_CTRL, | ||
131 | + .r_ctrl0 = R_CTRL0, | ||
132 | + .r_timings = R_TIMINGS, | ||
133 | + .conf_enable_w0 = CONF_ENABLE_W0, | ||
134 | + .max_slaves = 3, | ||
135 | + .segments = aspeed_segments_ast2600_spi2, | ||
136 | + .flash_window_base = ASPEED26_SOC_SPI2_FLASH_BASE, | ||
137 | + .flash_window_size = 0x10000000, | ||
138 | + .has_dma = false, | ||
139 | + .nregs = ASPEED_SMC_R_MAX, | ||
140 | + .segment_to_reg = aspeed_2600_smc_segment_to_reg, | ||
141 | + .reg_to_segment = aspeed_2600_smc_reg_to_segment, | ||
142 | }, | ||
143 | }; | ||
144 | |||
145 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_reg_to_segment(const AspeedSMCState *s, | ||
146 | seg->size = (((reg >> SEG_END_SHIFT) & SEG_END_MASK) << 23) - seg->addr; | ||
147 | } | 60 | } |
148 | 61 | ||
149 | +/* | 62 | /* Initialise a PXA255 integrated chip (ARM based core). */ |
150 | + * The Segment Registers of the AST2600 have a 1MB unit. The address | 63 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size) |
151 | + * range of a flash SPI slave is encoded with offsets in the overall | 64 | +PXA2xxState *pxa255_init(unsigned int sdram_size) |
152 | + * controller window. The previous SoC AST2400 and AST2500 used | 65 | { |
153 | + * absolute addresses. Only bits [27:20] are relevant and the end | 66 | + MemoryRegion *address_space = get_system_memory(); |
154 | + * address is an upper bound limit. | 67 | PXA2xxState *s; |
155 | + */ | 68 | int i; |
156 | +#define AST2600_SEG_ADDR_MASK 0x0ff00000 | 69 | DriveInfo *dinfo; |
157 | + | 70 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c |
158 | +static uint32_t aspeed_2600_smc_segment_to_reg(const AspeedSMCState *s, | 71 | index XXXXXXX..XXXXXXX 100644 |
159 | + const AspeedSegments *seg) | 72 | --- a/hw/arm/tosa.c |
160 | +{ | 73 | +++ b/hw/arm/tosa.c |
161 | + uint32_t reg = 0; | 74 | @@ -XXX,XX +XXX,XX @@ static void tosa_init(MachineState *machine) |
162 | + | 75 | TC6393xbState *tmio; |
163 | + /* Disabled segments have a nil register */ | 76 | DeviceState *scp0, *scp1; |
164 | + if (!seg->size) { | 77 | |
165 | + return 0; | 78 | - mpu = pxa255_init(address_space_mem, tosa_binfo.ram_size); |
166 | + } | 79 | + mpu = pxa255_init(tosa_binfo.ram_size); |
167 | + | 80 | |
168 | + reg |= (seg->addr & AST2600_SEG_ADDR_MASK) >> 16; /* start offset */ | 81 | memory_region_init_rom(rom, NULL, "tosa.rom", TOSA_ROM, &error_fatal); |
169 | + reg |= (seg->addr + seg->size - 1) & AST2600_SEG_ADDR_MASK; /* end offset */ | 82 | memory_region_add_subregion(address_space_mem, 0, rom); |
170 | + return reg; | ||
171 | +} | ||
172 | + | ||
173 | +static void aspeed_2600_smc_reg_to_segment(const AspeedSMCState *s, | ||
174 | + uint32_t reg, AspeedSegments *seg) | ||
175 | +{ | ||
176 | + uint32_t start_offset = (reg << 16) & AST2600_SEG_ADDR_MASK; | ||
177 | + uint32_t end_offset = reg & AST2600_SEG_ADDR_MASK; | ||
178 | + | ||
179 | + seg->addr = s->ctrl->flash_window_base + start_offset; | ||
180 | + seg->size = end_offset + MiB - start_offset; | ||
181 | +} | ||
182 | + | ||
183 | static bool aspeed_smc_flash_overlap(const AspeedSMCState *s, | ||
184 | const AspeedSegments *new, | ||
185 | int cs) | ||
186 | @@ -XXX,XX +XXX,XX @@ static inline int aspeed_smc_flash_cmd(const AspeedSMCFlash *fl) | ||
187 | const AspeedSMCState *s = fl->controller; | ||
188 | int cmd = (s->regs[s->r_ctrl0 + fl->id] >> CTRL_CMD_SHIFT) & CTRL_CMD_MASK; | ||
189 | |||
190 | - /* In read mode, the default SPI command is READ (0x3). In other | ||
191 | - * modes, the command should necessarily be defined */ | ||
192 | + /* | ||
193 | + * In read mode, the default SPI command is READ (0x3). In other | ||
194 | + * modes, the command should necessarily be defined | ||
195 | + * | ||
196 | + * TODO: add support for READ4 (0x13) on AST2600 | ||
197 | + */ | ||
198 | if (aspeed_smc_flash_mode(fl) == CTRL_READMODE) { | ||
199 | cmd = SPI_OP_READ; | ||
200 | } | ||
201 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_reset(DeviceState *d) | ||
202 | s->ctrl->segment_to_reg(s, &s->ctrl->segments[i]); | ||
203 | } | ||
204 | |||
205 | + /* HW strapping flash type for the AST2600 controllers */ | ||
206 | + if (s->ctrl->segments == aspeed_segments_ast2600_fmc) { | ||
207 | + /* flash type is fixed to SPI for all */ | ||
208 | + s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0); | ||
209 | + s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE1); | ||
210 | + s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE2); | ||
211 | + } | ||
212 | + | ||
213 | /* HW strapping flash type for FMC controllers */ | ||
214 | if (s->ctrl->segments == aspeed_segments_ast2500_fmc) { | ||
215 | /* flash type is fixed to SPI for CE0 and CE1 */ | ||
216 | -- | 83 | -- |
217 | 2.20.1 | 84 | 2.34.1 |
218 | 85 | ||
219 | 86 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Host kernels that expose the KVM_CAP_ARM_IRQ_LINE_LAYOUT_2 capability | 3 | Since pxa270_init() must map the device in the system memory, |
4 | allow injection of interrupts along with vcpu ids larger than 255. | 4 | there is no point in passing get_system_memory() by argument. |
5 | Let's encode the vpcu id on 12 bits according to the upgraded KVM_IRQ_LINE | ||
6 | ABI when needed. | ||
7 | 5 | ||
8 | Given that we have two callsites that need to assemble | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | the value for kvm_set_irq(), a new helper routine, kvm_arm_set_irq | ||
10 | is introduced. | ||
11 | |||
12 | Without that patch qemu exits with "kvm_set_irq: Invalid argument" | ||
13 | message. | ||
14 | |||
15 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
16 | Reported-by: Zenghui Yu <yuzenghui@huawei.com> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
18 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 8 | Message-id: 20230109115316.2235-3-philmd@linaro.org |
19 | Acked-by: Marc Zyngier <maz@kernel.org> | ||
20 | Message-id: 20191003154640.22451-3-eric.auger@redhat.com | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 10 | --- |
23 | target/arm/kvm_arm.h | 1 + | 11 | include/hw/arm/pxa.h | 3 +-- |
24 | hw/intc/arm_gic_kvm.c | 7 ++----- | 12 | hw/arm/gumstix.c | 3 +-- |
25 | target/arm/cpu.c | 10 ++++------ | 13 | hw/arm/mainstone.c | 10 ++++------ |
26 | target/arm/kvm.c | 12 ++++++++++++ | 14 | hw/arm/pxa2xx.c | 4 ++-- |
27 | 4 files changed, 19 insertions(+), 11 deletions(-) | 15 | hw/arm/spitz.c | 6 ++---- |
16 | hw/arm/z2.c | 3 +-- | ||
17 | 6 files changed, 11 insertions(+), 18 deletions(-) | ||
28 | 18 | ||
29 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 19 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
30 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/target/arm/kvm_arm.h | 21 | --- a/include/hw/arm/pxa.h |
32 | +++ b/target/arm/kvm_arm.h | 22 | +++ b/include/hw/arm/pxa.h |
33 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_vgic_probe(void); | 23 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { |
34 | 24 | ||
35 | void kvm_arm_pmu_set_irq(CPUState *cs, int irq); | 25 | # define PA_FMT "0x%08lx" |
36 | void kvm_arm_pmu_init(CPUState *cs); | 26 | |
37 | +int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level); | 27 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, |
38 | 28 | - const char *revision); | |
39 | #else | 29 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision); |
40 | 30 | PXA2xxState *pxa255_init(unsigned int sdram_size); | |
41 | diff --git a/hw/intc/arm_gic_kvm.c b/hw/intc/arm_gic_kvm.c | 31 | |
32 | #endif /* PXA_H */ | ||
33 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
43 | --- a/hw/intc/arm_gic_kvm.c | 35 | --- a/hw/arm/gumstix.c |
44 | +++ b/hw/intc/arm_gic_kvm.c | 36 | +++ b/hw/arm/gumstix.c |
45 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_gic_set_irq(uint32_t num_irq, int irq, int level) | 37 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
46 | * has separate fields in the irq number for type, | 38 | { |
47 | * CPU number and interrupt number. | 39 | PXA2xxState *cpu; |
48 | */ | 40 | DriveInfo *dinfo; |
49 | - int kvm_irq, irqtype, cpu; | 41 | - MemoryRegion *address_space_mem = get_system_memory(); |
50 | + int irqtype, cpu; | 42 | |
51 | 43 | uint32_t verdex_rom = 0x02000000; | |
52 | if (irq < (num_irq - GIC_INTERNAL)) { | 44 | uint32_t verdex_ram = 0x10000000; |
53 | /* External interrupt. The kernel numbers these like the GIC | 45 | |
54 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_gic_set_irq(uint32_t num_irq, int irq, int level) | 46 | - cpu = pxa270_init(address_space_mem, verdex_ram, machine->cpu_type); |
55 | cpu = irq / GIC_INTERNAL; | 47 | + cpu = pxa270_init(verdex_ram, machine->cpu_type); |
56 | irq %= GIC_INTERNAL; | 48 | |
57 | } | 49 | dinfo = drive_get(IF_PFLASH, 0, 0); |
58 | - kvm_irq = (irqtype << KVM_ARM_IRQ_TYPE_SHIFT) | 50 | if (!dinfo && !qtest_enabled()) { |
59 | - | (cpu << KVM_ARM_IRQ_VCPU_SHIFT) | irq; | 51 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c |
60 | - | 52 | index XXXXXXX..XXXXXXX 100644 |
61 | - kvm_set_irq(kvm_state, kvm_irq, !!level); | 53 | --- a/hw/arm/mainstone.c |
62 | + kvm_arm_set_irq(cpu, irqtype, irq, !!level); | 54 | +++ b/hw/arm/mainstone.c |
55 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info mainstone_binfo = { | ||
56 | .ram_size = 0x04000000, | ||
57 | }; | ||
58 | |||
59 | -static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
60 | - MachineState *machine, | ||
61 | +static void mainstone_common_init(MachineState *machine, | ||
62 | enum mainstone_model_e model, int arm_id) | ||
63 | { | ||
64 | uint32_t sector_len = 256 * 1024; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
66 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
67 | |||
68 | /* Setup CPU & memory */ | ||
69 | - mpu = pxa270_init(address_space_mem, mainstone_binfo.ram_size, | ||
70 | - machine->cpu_type); | ||
71 | + mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
72 | memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
73 | &error_fatal); | ||
74 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
75 | + memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
76 | |||
77 | /* There are two 32MiB flash devices on the board */ | ||
78 | for (i = 0; i < 2; i ++) { | ||
79 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
80 | |||
81 | static void mainstone_init(MachineState *machine) | ||
82 | { | ||
83 | - mainstone_common_init(get_system_memory(), machine, mainstone, 0x196); | ||
84 | + mainstone_common_init(machine, mainstone, 0x196); | ||
63 | } | 85 | } |
64 | 86 | ||
65 | static void kvm_arm_gicv2_set_irq(void *opaque, int irq, int level) | 87 | static void mainstone2_machine_init(MachineClass *mc) |
66 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 88 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c |
67 | index XXXXXXX..XXXXXXX 100644 | 89 | index XXXXXXX..XXXXXXX 100644 |
68 | --- a/target/arm/cpu.c | 90 | --- a/hw/arm/pxa2xx.c |
69 | +++ b/target/arm/cpu.c | 91 | +++ b/hw/arm/pxa2xx.c |
70 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) | 92 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_reset(void *opaque, int line, int level) |
71 | ARMCPU *cpu = opaque; | ||
72 | CPUARMState *env = &cpu->env; | ||
73 | CPUState *cs = CPU(cpu); | ||
74 | - int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT; | ||
75 | uint32_t linestate_bit; | ||
76 | + int irq_id; | ||
77 | |||
78 | switch (irq) { | ||
79 | case ARM_CPU_IRQ: | ||
80 | - kvm_irq |= KVM_ARM_IRQ_CPU_IRQ; | ||
81 | + irq_id = KVM_ARM_IRQ_CPU_IRQ; | ||
82 | linestate_bit = CPU_INTERRUPT_HARD; | ||
83 | break; | ||
84 | case ARM_CPU_FIQ: | ||
85 | - kvm_irq |= KVM_ARM_IRQ_CPU_FIQ; | ||
86 | + irq_id = KVM_ARM_IRQ_CPU_FIQ; | ||
87 | linestate_bit = CPU_INTERRUPT_FIQ; | ||
88 | break; | ||
89 | default: | ||
90 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) | ||
91 | } else { | ||
92 | env->irq_line_state &= ~linestate_bit; | ||
93 | } | ||
94 | - | ||
95 | - kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT; | ||
96 | - kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0); | ||
97 | + kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); | ||
98 | #endif | ||
99 | } | 93 | } |
100 | 94 | ||
101 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | 95 | /* Initialise a PXA270 integrated chip (ARM based core). */ |
96 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
97 | - unsigned int sdram_size, const char *cpu_type) | ||
98 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *cpu_type) | ||
99 | { | ||
100 | + MemoryRegion *address_space = get_system_memory(); | ||
101 | PXA2xxState *s; | ||
102 | int i; | ||
103 | DriveInfo *dinfo; | ||
104 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | ||
102 | index XXXXXXX..XXXXXXX 100644 | 105 | index XXXXXXX..XXXXXXX 100644 |
103 | --- a/target/arm/kvm.c | 106 | --- a/hw/arm/spitz.c |
104 | +++ b/target/arm/kvm.c | 107 | +++ b/hw/arm/spitz.c |
105 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_vgic_probe(void) | 108 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) |
106 | } | 109 | SpitzMachineState *sms = SPITZ_MACHINE(machine); |
107 | } | 110 | enum spitz_model_e model = smc->model; |
108 | 111 | PXA2xxState *mpu; | |
109 | +int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level) | 112 | - MemoryRegion *address_space_mem = get_system_memory(); |
110 | +{ | 113 | MemoryRegion *rom = g_new(MemoryRegion, 1); |
111 | + int kvm_irq = (irqtype << KVM_ARM_IRQ_TYPE_SHIFT) | irq; | 114 | |
112 | + int cpu_idx1 = cpu % 256; | 115 | /* Setup CPU & memory */ |
113 | + int cpu_idx2 = cpu / 256; | 116 | - mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, |
114 | + | 117 | - machine->cpu_type); |
115 | + kvm_irq |= (cpu_idx1 << KVM_ARM_IRQ_VCPU_SHIFT) | | 118 | + mpu = pxa270_init(spitz_binfo.ram_size, machine->cpu_type); |
116 | + (cpu_idx2 << KVM_ARM_IRQ_VCPU2_SHIFT); | 119 | sms->mpu = mpu; |
117 | + | 120 | |
118 | + return kvm_set_irq(kvm_state, kvm_irq, !!level); | 121 | sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M); |
119 | +} | 122 | |
120 | + | 123 | memory_region_init_rom(rom, NULL, "spitz.rom", SPITZ_ROM, &error_fatal); |
121 | int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route, | 124 | - memory_region_add_subregion(address_space_mem, 0, rom); |
122 | uint64_t address, uint32_t data, PCIDevice *dev) | 125 | + memory_region_add_subregion(get_system_memory(), 0, rom); |
126 | |||
127 | /* Setup peripherals */ | ||
128 | spitz_keyboard_register(mpu); | ||
129 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/arm/z2.c | ||
132 | +++ b/hw/arm/z2.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
134 | |||
135 | static void z2_init(MachineState *machine) | ||
123 | { | 136 | { |
137 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
138 | uint32_t sector_len = 0x10000; | ||
139 | PXA2xxState *mpu; | ||
140 | DriveInfo *dinfo; | ||
141 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
142 | DeviceState *wm; | ||
143 | |||
144 | /* Setup CPU & memory */ | ||
145 | - mpu = pxa270_init(address_space_mem, z2_binfo.ram_size, machine->cpu_type); | ||
146 | + mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
124 | -- | 150 | -- |
125 | 2.20.1 | 151 | 2.34.1 |
126 | 152 | ||
127 | 153 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The AST2600 has four watchdogs, and they each have a 0x40 of registers. | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | 4 | ||
5 | When running as part of an ast2600 system we must check a different | 5 | Add definitions for RAM / Flash / Flash blocksize. |
6 | offset for the system reset control register in the SCU. | ||
7 | 6 | ||
8 | Signed-off-by: Joel Stanley <joel@jms.id.au> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20190925143248.10000-12-clg@kaod.org | 9 | Message-id: 20230109115316.2235-4-philmd@linaro.org |
11 | [clg: - reworked model integration into new object class ] | ||
12 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 11 | --- |
15 | include/hw/arm/aspeed_soc.h | 2 +- | 12 | hw/arm/collie.c | 16 ++++++++++------ |
16 | include/hw/watchdog/wdt_aspeed.h | 1 + | 13 | 1 file changed, 10 insertions(+), 6 deletions(-) |
17 | hw/watchdog/wdt_aspeed.c | 29 +++++++++++++++++++++++++++++ | ||
18 | 3 files changed, 31 insertions(+), 1 deletion(-) | ||
19 | 14 | ||
20 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | 15 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c |
21 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/arm/aspeed_soc.h | 17 | --- a/hw/arm/collie.c |
23 | +++ b/include/hw/arm/aspeed_soc.h | 18 | +++ b/hw/arm/collie.c |
24 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
25 | #include "hw/sd/aspeed_sdhci.h" | 20 | #include "cpu.h" |
26 | 21 | #include "qom/object.h" | |
27 | #define ASPEED_SPIS_NUM 2 | 22 | |
28 | -#define ASPEED_WDTS_NUM 3 | 23 | +#define RAM_SIZE (512 * MiB) |
29 | +#define ASPEED_WDTS_NUM 4 | 24 | +#define FLASH_SIZE (32 * MiB) |
30 | #define ASPEED_CPUS_NUM 2 | 25 | +#define FLASH_SECTOR_SIZE (64 * KiB) |
31 | #define ASPEED_MACS_NUM 2 | ||
32 | |||
33 | diff --git a/include/hw/watchdog/wdt_aspeed.h b/include/hw/watchdog/wdt_aspeed.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/include/hw/watchdog/wdt_aspeed.h | ||
36 | +++ b/include/hw/watchdog/wdt_aspeed.h | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | OBJECT_CHECK(AspeedWDTState, (obj), TYPE_ASPEED_WDT) | ||
39 | #define TYPE_ASPEED_2400_WDT TYPE_ASPEED_WDT "-ast2400" | ||
40 | #define TYPE_ASPEED_2500_WDT TYPE_ASPEED_WDT "-ast2500" | ||
41 | +#define TYPE_ASPEED_2600_WDT TYPE_ASPEED_WDT "-ast2600" | ||
42 | |||
43 | #define ASPEED_WDT_REGS_MAX (0x20 / 4) | ||
44 | |||
45 | diff --git a/hw/watchdog/wdt_aspeed.c b/hw/watchdog/wdt_aspeed.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/watchdog/wdt_aspeed.c | ||
48 | +++ b/hw/watchdog/wdt_aspeed.c | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | #define WDT_DRIVE_TYPE_MASK (0xFF << 24) | ||
51 | #define WDT_PUSH_PULL_MAGIC (0xA8 << 24) | ||
52 | #define WDT_OPEN_DRAIN_MAGIC (0x8A << 24) | ||
53 | +#define WDT_RESET_MASK1 (0x1c / 4) | ||
54 | |||
55 | #define WDT_TIMEOUT_STATUS (0x10 / 4) | ||
56 | #define WDT_TIMEOUT_CLEAR (0x14 / 4) | ||
57 | |||
58 | #define WDT_RESTART_MAGIC 0x4755 | ||
59 | |||
60 | +#define AST2600_SCU_RESET_CONTROL1 (0x40 / 4) | ||
61 | #define SCU_RESET_CONTROL1 (0x04 / 4) | ||
62 | #define SCU_RESET_SDRAM BIT(0) | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_wdt_read(void *opaque, hwaddr offset, unsigned size) | ||
65 | return s->regs[WDT_CTRL]; | ||
66 | case WDT_RESET_WIDTH: | ||
67 | return s->regs[WDT_RESET_WIDTH]; | ||
68 | + case WDT_RESET_MASK1: | ||
69 | + return s->regs[WDT_RESET_MASK1]; | ||
70 | case WDT_TIMEOUT_STATUS: | ||
71 | case WDT_TIMEOUT_CLEAR: | ||
72 | qemu_log_mask(LOG_UNIMP, | ||
73 | @@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_write(void *opaque, hwaddr offset, uint64_t data, | ||
74 | s->regs[WDT_RESET_WIDTH] |= data & awc->ext_pulse_width_mask; | ||
75 | break; | ||
76 | |||
77 | + case WDT_RESET_MASK1: | ||
78 | + /* TODO: implement */ | ||
79 | + s->regs[WDT_RESET_MASK1] = data; | ||
80 | + break; | ||
81 | + | 26 | + |
82 | case WDT_TIMEOUT_STATUS: | 27 | struct CollieMachineState { |
83 | case WDT_TIMEOUT_CLEAR: | 28 | MachineState parent; |
84 | qemu_log_mask(LOG_UNIMP, | 29 | |
85 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_2500_wdt_info = { | 30 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CollieMachineState, COLLIE_MACHINE) |
86 | .class_init = aspeed_2500_wdt_class_init, | 31 | |
32 | static struct arm_boot_info collie_binfo = { | ||
33 | .loader_start = SA_SDCS0, | ||
34 | - .ram_size = 0x20000000, | ||
35 | + .ram_size = RAM_SIZE, | ||
87 | }; | 36 | }; |
88 | 37 | ||
89 | +static void aspeed_2600_wdt_class_init(ObjectClass *klass, void *data) | 38 | static void collie_init(MachineState *machine) |
90 | +{ | 39 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) |
91 | + DeviceClass *dc = DEVICE_CLASS(klass); | 40 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); |
92 | + AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); | 41 | |
93 | + | 42 | dinfo = drive_get(IF_PFLASH, 0, 0); |
94 | + dc->desc = "ASPEED 2600 Watchdog Controller"; | 43 | - pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, |
95 | + awc->offset = 0x40; | 44 | + pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, |
96 | + awc->ext_pulse_width_mask = 0xfffff; /* TODO */ | 45 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
97 | + awc->reset_ctrl_reg = AST2600_SCU_RESET_CONTROL1; | 46 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); |
98 | + awc->reset_pulse = aspeed_2500_wdt_reset_pulse; | 47 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
99 | +} | 48 | |
100 | + | 49 | dinfo = drive_get(IF_PFLASH, 0, 1); |
101 | +static const TypeInfo aspeed_2600_wdt_info = { | 50 | - pflash_cfi01_register(SA_CS1, "collie.fl2", 0x02000000, |
102 | + .name = TYPE_ASPEED_2600_WDT, | 51 | + pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, |
103 | + .parent = TYPE_ASPEED_WDT, | 52 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
104 | + .instance_size = sizeof(AspeedWDTState), | 53 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); |
105 | + .class_init = aspeed_2600_wdt_class_init, | 54 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
106 | +}; | 55 | |
107 | + | 56 | sysbus_create_simple("scoop", 0x40800000, NULL); |
108 | static void wdt_aspeed_register_types(void) | 57 | |
109 | { | 58 | @@ -XXX,XX +XXX,XX @@ static void collie_machine_class_init(ObjectClass *oc, void *data) |
110 | watchdog_add_model(&model); | 59 | mc->init = collie_init; |
111 | type_register_static(&aspeed_wdt_info); | 60 | mc->ignore_memory_transaction_failures = true; |
112 | type_register_static(&aspeed_2400_wdt_info); | 61 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("sa1110"); |
113 | type_register_static(&aspeed_2500_wdt_info); | 62 | - mc->default_ram_size = 0x20000000; |
114 | + type_register_static(&aspeed_2600_wdt_info); | 63 | + mc->default_ram_size = RAM_SIZE; |
64 | mc->default_ram_id = "strongarm.sdram"; | ||
115 | } | 65 | } |
116 | 66 | ||
117 | type_init(wdt_aspeed_register_types) | ||
118 | -- | 67 | -- |
119 | 2.20.1 | 68 | 2.34.1 |
120 | 69 | ||
121 | 70 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20190925143248.10000-21-clg@kaod.org | 5 | Message-id: 20230109115316.2235-5-philmd@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | include/hw/arm/aspeed.h | 1 + | 8 | hw/arm/collie.c | 17 +++++++---------- |
9 | hw/arm/aspeed.c | 23 +++++++++++++++++++++++ | 9 | 1 file changed, 7 insertions(+), 10 deletions(-) |
10 | 2 files changed, 24 insertions(+) | ||
11 | 10 | ||
12 | diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h | 11 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c |
13 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/arm/aspeed.h | 13 | --- a/hw/arm/collie.c |
15 | +++ b/include/hw/arm/aspeed.h | 14 | +++ b/hw/arm/collie.c |
16 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardConfig { | 15 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info collie_binfo = { |
17 | const char *desc; | 16 | |
18 | const char *soc_name; | 17 | static void collie_init(MachineState *machine) |
19 | uint32_t hw_strap1; | ||
20 | + uint32_t hw_strap2; | ||
21 | const char *fmc_model; | ||
22 | const char *spi_model; | ||
23 | uint32_t num_cs; | ||
24 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/hw/arm/aspeed.c | ||
27 | +++ b/hw/arm/aspeed.c | ||
28 | @@ -XXX,XX +XXX,XX @@ struct AspeedBoardState { | ||
29 | /* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */ | ||
30 | #define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1 | ||
31 | |||
32 | +/* AST2600 evb hardware value */ | ||
33 | +#define AST2600_EVB_HW_STRAP1 0x000000C0 | ||
34 | +#define AST2600_EVB_HW_STRAP2 0x00000003 | ||
35 | + | ||
36 | /* | ||
37 | * The max ram region is for firmwares that scan the address space | ||
38 | * with load/store to guess how much RAM the SoC has. | ||
39 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
40 | &error_abort); | ||
41 | object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap1, "hw-strap1", | ||
42 | &error_abort); | ||
43 | + object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap2, "hw-strap2", | ||
44 | + &error_abort); | ||
45 | object_property_set_int(OBJECT(&bmc->soc), cfg->num_cs, "num-cs", | ||
46 | &error_abort); | ||
47 | object_property_set_int(OBJECT(&bmc->soc), machine->smp.cpus, "num-cpus", | ||
48 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
49 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
50 | } | ||
51 | |||
52 | +static void ast2600_evb_i2c_init(AspeedBoardState *bmc) | ||
53 | +{ | ||
54 | + /* Start with some devices on our I2C busses */ | ||
55 | + ast2500_evb_i2c_init(bmc); | ||
56 | +} | ||
57 | + | ||
58 | static void romulus_bmc_i2c_init(AspeedBoardState *bmc) | ||
59 | { | 18 | { |
60 | AspeedSoCState *soc = &bmc->soc; | 19 | - DriveInfo *dinfo; |
61 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | 20 | MachineClass *mc = MACHINE_GET_CLASS(machine); |
62 | .num_cs = 2, | 21 | CollieMachineState *cms = COLLIE_MACHINE(machine); |
63 | .i2c_init = witherspoon_bmc_i2c_init, | 22 | |
64 | .ram = 512 * MiB, | 23 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) |
65 | + }, { | 24 | |
66 | + .name = MACHINE_TYPE_NAME("ast2600-evb"), | 25 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); |
67 | + .desc = "Aspeed AST2600 EVB (Cortex A7)", | 26 | |
68 | + .soc_name = "ast2600-a0", | 27 | - dinfo = drive_get(IF_PFLASH, 0, 0); |
69 | + .hw_strap1 = AST2600_EVB_HW_STRAP1, | 28 | - pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, |
70 | + .hw_strap2 = AST2600_EVB_HW_STRAP2, | 29 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
71 | + .fmc_model = "w25q512jv", | 30 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
72 | + .spi_model = "mx66u51235f", | 31 | - |
73 | + .num_cs = 1, | 32 | - dinfo = drive_get(IF_PFLASH, 0, 1); |
74 | + .i2c_init = ast2600_evb_i2c_init, | 33 | - pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, |
75 | + .ram = 2 * GiB, | 34 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
76 | }, | 35 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
77 | }; | 36 | + for (unsigned i = 0; i < 2; i++) { |
37 | + DriveInfo *dinfo = drive_get(IF_PFLASH, 0, i); | ||
38 | + pflash_cfi01_register(i ? SA_CS1 : SA_CS0, | ||
39 | + i ? "collie.fl2" : "collie.fl1", FLASH_SIZE, | ||
40 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
41 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
42 | + } | ||
43 | |||
44 | sysbus_create_simple("scoop", 0x40800000, NULL); | ||
78 | 45 | ||
79 | -- | 46 | -- |
80 | 2.20.1 | 47 | 2.34.1 |
81 | 48 | ||
82 | 49 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Various address spaces from the BCM2835 are reported as | 3 | Add a comment describing the Connex uses a Numonyx RC28F128J3F75 |
4 | 'anonymous' in memory tree: | 4 | flash, and the Verdex uses a Micron RC28F256P30TFA. |
5 | 5 | ||
6 | (qemu) info mtree | 6 | Correct the Verdex machine description (we model the 'Pro' board). |
7 | |||
8 | address-space: anonymous | ||
9 | 0000000000000000-000000000000008f (prio 0, i/o): bcm2835-mbox | ||
10 | 0000000000000010-000000000000001f (prio 0, i/o): bcm2835-fb | ||
11 | 0000000000000080-000000000000008f (prio 0, i/o): bcm2835-property | ||
12 | |||
13 | address-space: anonymous | ||
14 | 0000000000000000-00000000ffffffff (prio 0, i/o): bcm2835-gpu | ||
15 | 0000000000000000-000000003fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
16 | 0000000040000000-000000007fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
17 | 000000007e000000-000000007effffff (prio 1, i/o): alias bcm2835-peripherals @bcm2835-peripherals 0000000000000000-0000000000ffffff | ||
18 | 0000000080000000-00000000bfffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
19 | 00000000c0000000-00000000ffffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
20 | |||
21 | [...] | ||
22 | |||
23 | Since the address_space_init() function takes a 'name' argument, | ||
24 | set it to correctly describe each address space: | ||
25 | |||
26 | (qemu) info mtree | ||
27 | |||
28 | address-space: bcm2835-mbox-memory | ||
29 | 0000000000000000-000000000000008f (prio 0, i/o): bcm2835-mbox | ||
30 | 0000000000000010-000000000000001f (prio 0, i/o): bcm2835-fb | ||
31 | 0000000000000080-000000000000008f (prio 0, i/o): bcm2835-property | ||
32 | |||
33 | address-space: bcm2835-fb-memory | ||
34 | 0000000000000000-00000000ffffffff (prio 0, i/o): bcm2835-gpu | ||
35 | 0000000000000000-000000003fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
36 | 0000000040000000-000000007fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
37 | 000000007e000000-000000007effffff (prio 1, i/o): alias bcm2835-peripherals @bcm2835-peripherals 0000000000000000-0000000000ffffff | ||
38 | 0000000080000000-00000000bfffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
39 | 00000000c0000000-00000000ffffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
40 | |||
41 | address-space: bcm2835-property-memory | ||
42 | 0000000000000000-00000000ffffffff (prio 0, i/o): bcm2835-gpu | ||
43 | 0000000000000000-000000003fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
44 | 0000000040000000-000000007fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
45 | 000000007e000000-000000007effffff (prio 1, i/o): alias bcm2835-peripherals @bcm2835-peripherals 0000000000000000-0000000000ffffff | ||
46 | 0000000080000000-00000000bfffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
47 | 00000000c0000000-00000000ffffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
48 | |||
49 | address-space: bcm2835-dma-memory | ||
50 | 0000000000000000-00000000ffffffff (prio 0, i/o): bcm2835-gpu | ||
51 | 0000000000000000-000000003fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
52 | 0000000040000000-000000007fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
53 | 000000007e000000-000000007effffff (prio 1, i/o): alias bcm2835-peripherals @bcm2835-peripherals 0000000000000000-0000000000ffffff | ||
54 | 0000000080000000-00000000bfffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
55 | 00000000c0000000-00000000ffffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff | ||
56 | 7 | ||
57 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
58 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
59 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 10 | Message-id: 20230109115316.2235-6-philmd@linaro.org |
60 | Reviewed-by: Cleber Rosa <crosa@redhat.com> | 11 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> |
61 | Message-id: 20190926173428.10713-4-f4bug@amsat.org | ||
62 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
63 | --- | 13 | --- |
64 | hw/display/bcm2835_fb.c | 2 +- | 14 | hw/arm/gumstix.c | 6 ++++-- |
65 | hw/dma/bcm2835_dma.c | 2 +- | 15 | 1 file changed, 4 insertions(+), 2 deletions(-) |
66 | hw/misc/bcm2835_mbox.c | 2 +- | ||
67 | hw/misc/bcm2835_property.c | 2 +- | ||
68 | 4 files changed, 4 insertions(+), 4 deletions(-) | ||
69 | 16 | ||
70 | diff --git a/hw/display/bcm2835_fb.c b/hw/display/bcm2835_fb.c | 17 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
71 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
72 | --- a/hw/display/bcm2835_fb.c | 19 | --- a/hw/arm/gumstix.c |
73 | +++ b/hw/display/bcm2835_fb.c | 20 | +++ b/hw/arm/gumstix.c |
74 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_fb_realize(DeviceState *dev, Error **errp) | 21 | @@ -XXX,XX +XXX,XX @@ |
75 | s->initial_config.base = s->vcram_base + BCM2835_FB_OFFSET; | 22 | * Contributions after 2012-01-13 are licensed under the terms of the |
76 | 23 | * GNU GPL, version 2 or (at your option) any later version. | |
77 | s->dma_mr = MEMORY_REGION(obj); | 24 | */ |
78 | - address_space_init(&s->dma_as, s->dma_mr, NULL); | 25 | - |
79 | + address_space_init(&s->dma_as, s->dma_mr, TYPE_BCM2835_FB "-memory"); | 26 | + |
80 | 27 | /* | |
81 | bcm2835_fb_reset(dev); | 28 | * Example usage: |
82 | 29 | * | |
83 | diff --git a/hw/dma/bcm2835_dma.c b/hw/dma/bcm2835_dma.c | 30 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) |
84 | index XXXXXXX..XXXXXXX 100644 | 31 | exit(1); |
85 | --- a/hw/dma/bcm2835_dma.c | ||
86 | +++ b/hw/dma/bcm2835_dma.c | ||
87 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_dma_realize(DeviceState *dev, Error **errp) | ||
88 | } | 32 | } |
89 | 33 | ||
90 | s->dma_mr = MEMORY_REGION(obj); | 34 | + /* Numonyx RC28F128J3F75 */ |
91 | - address_space_init(&s->dma_as, s->dma_mr, NULL); | 35 | if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, |
92 | + address_space_init(&s->dma_as, s->dma_mr, TYPE_BCM2835_DMA "-memory"); | 36 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
93 | 37 | sector_len, 2, 0, 0, 0, 0, 0)) { | |
94 | bcm2835_dma_reset(dev); | 38 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
95 | } | 39 | exit(1); |
96 | diff --git a/hw/misc/bcm2835_mbox.c b/hw/misc/bcm2835_mbox.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/hw/misc/bcm2835_mbox.c | ||
99 | +++ b/hw/misc/bcm2835_mbox.c | ||
100 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_mbox_realize(DeviceState *dev, Error **errp) | ||
101 | } | 40 | } |
102 | 41 | ||
103 | s->mbox_mr = MEMORY_REGION(obj); | 42 | + /* Micron RC28F256P30TFA */ |
104 | - address_space_init(&s->mbox_as, s->mbox_mr, NULL); | 43 | if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, |
105 | + address_space_init(&s->mbox_as, s->mbox_mr, TYPE_BCM2835_MBOX "-memory"); | 44 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
106 | bcm2835_mbox_reset(dev); | 45 | sector_len, 2, 0, 0, 0, 0, 0)) { |
107 | } | 46 | @@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data) |
108 | 47 | { | |
109 | diff --git a/hw/misc/bcm2835_property.c b/hw/misc/bcm2835_property.c | 48 | MachineClass *mc = MACHINE_CLASS(oc); |
110 | index XXXXXXX..XXXXXXX 100644 | 49 | |
111 | --- a/hw/misc/bcm2835_property.c | 50 | - mc->desc = "Gumstix Verdex (PXA270)"; |
112 | +++ b/hw/misc/bcm2835_property.c | 51 | + mc->desc = "Gumstix Verdex Pro XL6P COMs (PXA270)"; |
113 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_property_realize(DeviceState *dev, Error **errp) | 52 | mc->init = verdex_init; |
114 | } | 53 | mc->ignore_memory_transaction_failures = true; |
115 | 54 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); | |
116 | s->dma_mr = MEMORY_REGION(obj); | ||
117 | - address_space_init(&s->dma_as, s->dma_mr, NULL); | ||
118 | + address_space_init(&s->dma_as, s->dma_mr, TYPE_BCM2835_PROPERTY "-memory"); | ||
119 | |||
120 | /* TODO: connect to MAC address of USB NIC device, once we emulate it */ | ||
121 | qemu_macaddr_default_if_unset(&s->macaddr); | ||
122 | -- | 55 | -- |
123 | 2.20.1 | 56 | 2.34.1 |
124 | 57 | ||
125 | 58 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | 4 | ||
5 | Add definitions for RAM / Flash / Flash blocksize. | ||
6 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 9 | Message-id: 20230109115316.2235-7-philmd@linaro.org |
8 | Reviewed-by: Cleber Rosa <crosa@redhat.com> | 10 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> |
9 | Message-id: 20190926173428.10713-2-f4bug@amsat.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | hw/arm/raspi.c | 4 ++-- | 13 | hw/arm/gumstix.c | 27 ++++++++++++++------------- |
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | 14 | 1 file changed, 14 insertions(+), 13 deletions(-) |
14 | 15 | ||
15 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | 16 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/raspi.c | 18 | --- a/hw/arm/gumstix.c |
18 | +++ b/hw/arm/raspi.c | 19 | +++ b/hw/arm/gumstix.c |
19 | @@ -XXX,XX +XXX,XX @@ static void raspi2_machine_init(MachineClass *mc) | 20 | @@ -XXX,XX +XXX,XX @@ |
20 | mc->max_cpus = BCM283X_NCPUS; | 21 | */ |
21 | mc->min_cpus = BCM283X_NCPUS; | 22 | |
22 | mc->default_cpus = BCM283X_NCPUS; | 23 | #include "qemu/osdep.h" |
23 | - mc->default_ram_size = 1024 * 1024 * 1024; | 24 | +#include "qemu/units.h" |
24 | + mc->default_ram_size = 1 * GiB; | 25 | #include "qemu/error-report.h" |
25 | mc->ignore_memory_transaction_failures = true; | 26 | #include "hw/arm/pxa.h" |
26 | }; | 27 | #include "net/net.h" |
27 | DEFINE_MACHINE("raspi2", raspi2_machine_init) | 28 | @@ -XXX,XX +XXX,XX @@ |
28 | @@ -XXX,XX +XXX,XX @@ static void raspi3_machine_init(MachineClass *mc) | 29 | #include "sysemu/qtest.h" |
29 | mc->max_cpus = BCM283X_NCPUS; | 30 | #include "cpu.h" |
30 | mc->min_cpus = BCM283X_NCPUS; | 31 | |
31 | mc->default_cpus = BCM283X_NCPUS; | 32 | -static const int sector_len = 128 * 1024; |
32 | - mc->default_ram_size = 1024 * 1024 * 1024; | 33 | +#define CONNEX_FLASH_SIZE (16 * MiB) |
33 | + mc->default_ram_size = 1 * GiB; | 34 | +#define CONNEX_RAM_SIZE (64 * MiB) |
34 | } | 35 | + |
35 | DEFINE_MACHINE("raspi3", raspi3_machine_init) | 36 | +#define VERDEX_FLASH_SIZE (32 * MiB) |
36 | #endif | 37 | +#define VERDEX_RAM_SIZE (256 * MiB) |
38 | + | ||
39 | +#define FLASH_SECTOR_SIZE (128 * KiB) | ||
40 | |||
41 | static void connex_init(MachineState *machine) | ||
42 | { | ||
43 | PXA2xxState *cpu; | ||
44 | DriveInfo *dinfo; | ||
45 | |||
46 | - uint32_t connex_rom = 0x01000000; | ||
47 | - uint32_t connex_ram = 0x04000000; | ||
48 | - | ||
49 | - cpu = pxa255_init(connex_ram); | ||
50 | + cpu = pxa255_init(CONNEX_RAM_SIZE); | ||
51 | |||
52 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
53 | if (!dinfo && !qtest_enabled()) { | ||
54 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
55 | } | ||
56 | |||
57 | /* Numonyx RC28F128J3F75 */ | ||
58 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, | ||
59 | + if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | ||
60 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
61 | - sector_len, 2, 0, 0, 0, 0, 0)) { | ||
62 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
63 | error_report("Error registering flash memory"); | ||
64 | exit(1); | ||
65 | } | ||
66 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
67 | PXA2xxState *cpu; | ||
68 | DriveInfo *dinfo; | ||
69 | |||
70 | - uint32_t verdex_rom = 0x02000000; | ||
71 | - uint32_t verdex_ram = 0x10000000; | ||
72 | - | ||
73 | - cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
74 | + cpu = pxa270_init(VERDEX_RAM_SIZE, machine->cpu_type); | ||
75 | |||
76 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
77 | if (!dinfo && !qtest_enabled()) { | ||
78 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
79 | } | ||
80 | |||
81 | /* Micron RC28F256P30TFA */ | ||
82 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | ||
83 | + if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
84 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
85 | - sector_len, 2, 0, 0, 0, 0, 0)) { | ||
86 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
87 | error_report("Error registering flash memory"); | ||
88 | exit(1); | ||
89 | } | ||
37 | -- | 90 | -- |
38 | 2.20.1 | 91 | 2.34.1 |
39 | 92 | ||
40 | 93 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 4 | |
5 | Message-id: 20190925143248.10000-20-clg@kaod.org | 5 | Add the FLASH_SECTOR_SIZE definition. |
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-8-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | hw/block/m25p80.c | 1 + | 12 | hw/arm/mainstone.c | 18 ++++++++++-------- |
9 | 1 file changed, 1 insertion(+) | 13 | 1 file changed, 10 insertions(+), 8 deletions(-) |
10 | 14 | ||
11 | diff --git a/hw/block/m25p80.c b/hw/block/m25p80.c | 15 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/block/m25p80.c | 17 | --- a/hw/arm/mainstone.c |
14 | +++ b/hw/block/m25p80.c | 18 | +++ b/hw/arm/mainstone.c |
15 | @@ -XXX,XX +XXX,XX @@ static const FlashPartInfo known_devices[] = { | 19 | @@ -XXX,XX +XXX,XX @@ |
16 | { INFO("w25q80", 0xef5014, 0, 64 << 10, 16, ER_4K) }, | 20 | * GNU GPL, version 2 or (at your option) any later version. |
17 | { INFO("w25q80bl", 0xef4014, 0, 64 << 10, 16, ER_4K) }, | 21 | */ |
18 | { INFO("w25q256", 0xef4019, 0, 64 << 10, 512, ER_4K) }, | 22 | #include "qemu/osdep.h" |
19 | + { INFO("w25q512jv", 0xef4020, 0, 64 << 10, 1024, ER_4K) }, | 23 | +#include "qemu/units.h" |
24 | #include "qemu/error-report.h" | ||
25 | #include "qapi/error.h" | ||
26 | #include "hw/arm/pxa.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const struct keymap map[0xE0] = { | ||
28 | |||
29 | enum mainstone_model_e { mainstone }; | ||
30 | |||
31 | -#define MAINSTONE_RAM 0x04000000 | ||
32 | -#define MAINSTONE_ROM 0x00800000 | ||
33 | -#define MAINSTONE_FLASH 0x02000000 | ||
34 | +#define MAINSTONE_RAM_SIZE (64 * MiB) | ||
35 | +#define MAINSTONE_ROM_SIZE (8 * MiB) | ||
36 | +#define MAINSTONE_FLASH_SIZE (32 * MiB) | ||
37 | |||
38 | static struct arm_boot_info mainstone_binfo = { | ||
39 | .loader_start = PXA2XX_SDRAM_BASE, | ||
40 | - .ram_size = 0x04000000, | ||
41 | + .ram_size = MAINSTONE_RAM_SIZE, | ||
20 | }; | 42 | }; |
21 | 43 | ||
22 | typedef enum { | 44 | +#define FLASH_SECTOR_SIZE (256 * KiB) |
45 | + | ||
46 | static void mainstone_common_init(MachineState *machine, | ||
47 | enum mainstone_model_e model, int arm_id) | ||
48 | { | ||
49 | - uint32_t sector_len = 256 * 1024; | ||
50 | hwaddr mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 }; | ||
51 | PXA2xxState *mpu; | ||
52 | DeviceState *mst_irq; | ||
53 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
54 | |||
55 | /* Setup CPU & memory */ | ||
56 | mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
57 | - memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
58 | + memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM_SIZE, | ||
59 | &error_fatal); | ||
60 | memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
63 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
64 | if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
65 | i ? "mainstone.flash1" : "mainstone.flash0", | ||
66 | - MAINSTONE_FLASH, | ||
67 | + MAINSTONE_FLASH_SIZE, | ||
68 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
70 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | error_report("Error registering flash memory"); | ||
72 | exit(1); | ||
73 | } | ||
23 | -- | 74 | -- |
24 | 2.20.1 | 75 | 2.34.1 |
25 | 76 | ||
26 | 77 | diff view generated by jsdifflib |
1 | Switch the musicpal code away from bottom-half based ptimers to | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-9-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191008171740.9679-6-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | hw/arm/musicpal.c | 16 ++++++++++------ | 12 | hw/arm/musicpal.c | 9 ++++++--- |
11 | 1 file changed, 10 insertions(+), 6 deletions(-) | 13 | 1 file changed, 6 insertions(+), 3 deletions(-) |
12 | 14 | ||
13 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | 15 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/musicpal.c | 17 | --- a/hw/arm/musicpal.c |
16 | +++ b/hw/arm/musicpal.c | 18 | +++ b/hw/arm/musicpal.c |
17 | @@ -XXX,XX +XXX,XX @@ static void mv88w8618_timer_tick(void *opaque) | 19 | @@ -XXX,XX +XXX,XX @@ |
18 | static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s, | 20 | */ |
19 | uint32_t freq) | 21 | |
20 | { | 22 | #include "qemu/osdep.h" |
21 | - QEMUBH *bh; | 23 | +#include "qemu/units.h" |
22 | - | 24 | #include "qapi/error.h" |
23 | sysbus_init_irq(dev, &s->irq); | 25 | #include "cpu.h" |
24 | s->freq = freq; | 26 | #include "hw/sysbus.h" |
25 | 27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo musicpal_key_info = { | |
26 | - bh = qemu_bh_new(mv88w8618_timer_tick, s); | 28 | .class_init = musicpal_key_class_init, |
27 | - s->ptimer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | 29 | }; |
28 | + s->ptimer = ptimer_init(mv88w8618_timer_tick, s, PTIMER_POLICY_DEFAULT); | 30 | |
29 | } | 31 | +#define FLASH_SECTOR_SIZE (64 * KiB) |
30 | 32 | + | |
31 | static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset, | 33 | static struct arm_boot_info musicpal_binfo = { |
32 | @@ -XXX,XX +XXX,XX @@ static void mv88w8618_pit_write(void *opaque, hwaddr offset, | 34 | .loader_start = 0x0, |
33 | case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH: | 35 | .board_id = 0x20e, |
34 | t = &s->timer[offset >> 2]; | 36 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) |
35 | t->limit = value; | 37 | BlockBackend *blk = blk_by_legacy_dinfo(dinfo); |
36 | + ptimer_transaction_begin(t->ptimer); | 38 | |
37 | if (t->limit > 0) { | 39 | flash_size = blk_getlength(blk); |
38 | ptimer_set_limit(t->ptimer, t->limit, 1); | 40 | - if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && |
39 | } else { | 41 | - flash_size != 32*1024*1024) { |
40 | ptimer_stop(t->ptimer); | 42 | + if (flash_size != 8 * MiB && flash_size != 16 * MiB && |
43 | + flash_size != 32 * MiB) { | ||
44 | error_report("Invalid flash image size"); | ||
45 | exit(1); | ||
41 | } | 46 | } |
42 | + ptimer_transaction_commit(t->ptimer); | 47 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) |
43 | break; | 48 | */ |
44 | 49 | pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX, | |
45 | case MP_PIT_CONTROL: | 50 | "musicpal.flash", flash_size, |
46 | for (i = 0; i < 4; i++) { | 51 | - blk, 0x10000, |
47 | t = &s->timer[i]; | 52 | + blk, FLASH_SECTOR_SIZE, |
48 | + ptimer_transaction_begin(t->ptimer); | 53 | MP_FLASH_SIZE_MAX / flash_size, |
49 | if (value & 0xf && t->limit > 0) { | 54 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, |
50 | ptimer_set_limit(t->ptimer, t->limit, 0); | 55 | 0x5555, 0x2AAA, 0); |
51 | ptimer_set_freq(t->ptimer, t->freq); | ||
52 | @@ -XXX,XX +XXX,XX @@ static void mv88w8618_pit_write(void *opaque, hwaddr offset, | ||
53 | } else { | ||
54 | ptimer_stop(t->ptimer); | ||
55 | } | ||
56 | + ptimer_transaction_commit(t->ptimer); | ||
57 | value >>= 4; | ||
58 | } | ||
59 | break; | ||
60 | @@ -XXX,XX +XXX,XX @@ static void mv88w8618_pit_reset(DeviceState *d) | ||
61 | int i; | ||
62 | |||
63 | for (i = 0; i < 4; i++) { | ||
64 | - ptimer_stop(s->timer[i].ptimer); | ||
65 | - s->timer[i].limit = 0; | ||
66 | + mv88w8618_timer_state *t = &s->timer[i]; | ||
67 | + ptimer_transaction_begin(t->ptimer); | ||
68 | + ptimer_stop(t->ptimer); | ||
69 | + ptimer_transaction_commit(t->ptimer); | ||
70 | + t->limit = 0; | ||
71 | } | ||
72 | } | ||
73 | |||
74 | -- | 56 | -- |
75 | 2.20.1 | 57 | 2.34.1 |
76 | 58 | ||
77 | 59 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Joel Stanley <joel@jms.id.au> | 3 | The total_ram_v1/total_ram_v2 definitions were never used. |
4 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 4 | |
5 | Message-id: 20190925143248.10000-24-clg@kaod.org | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109115316.2235-10-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 9 | --- |
8 | include/hw/arm/aspeed_soc.h | 1 + | 10 | hw/arm/omap_sx1.c | 2 -- |
9 | hw/arm/aspeed_ast2600.c | 5 +++++ | 11 | 1 file changed, 2 deletions(-) |
10 | hw/arm/aspeed_soc.c | 6 ++++++ | ||
11 | 3 files changed, 12 insertions(+) | ||
12 | 12 | ||
13 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | 13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/arm/aspeed_soc.h | 15 | --- a/hw/arm/omap_sx1.c |
16 | +++ b/include/hw/arm/aspeed_soc.h | 16 | +++ b/hw/arm/omap_sx1.c |
17 | @@ -XXX,XX +XXX,XX @@ enum { | 17 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { |
18 | ASPEED_SDMC, | 18 | #define flash0_size (16 * 1024 * 1024) |
19 | ASPEED_SCU, | 19 | #define flash1_size ( 8 * 1024 * 1024) |
20 | ASPEED_ADC, | 20 | #define flash2_size (32 * 1024 * 1024) |
21 | + ASPEED_VIDEO, | 21 | -#define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE) |
22 | ASPEED_SRAM, | 22 | -#define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE) |
23 | ASPEED_SDHCI, | 23 | |
24 | ASPEED_GPIO, | 24 | static struct arm_boot_info sx1_binfo = { |
25 | diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c | 25 | .loader_start = OMAP_EMIFF_BASE, |
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/hw/arm/aspeed_ast2600.c | ||
28 | +++ b/hw/arm/aspeed_ast2600.c | ||
29 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = { | ||
30 | [ASPEED_SCU] = 0x1E6E2000, | ||
31 | [ASPEED_XDMA] = 0x1E6E7000, | ||
32 | [ASPEED_ADC] = 0x1E6E9000, | ||
33 | + [ASPEED_VIDEO] = 0x1E700000, | ||
34 | [ASPEED_SDHCI] = 0x1E740000, | ||
35 | [ASPEED_GPIO] = 0x1E780000, | ||
36 | [ASPEED_GPIO_1_8V] = 0x1E780800, | ||
37 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp) | ||
38 | create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_IOMEM], | ||
39 | ASPEED_SOC_IOMEM_SIZE); | ||
40 | |||
41 | + /* Video engine stub */ | ||
42 | + create_unimplemented_device("aspeed.video", sc->memmap[ASPEED_VIDEO], | ||
43 | + 0x1000); | ||
44 | + | ||
45 | if (s->num_cpus > sc->num_cpus) { | ||
46 | warn_report("%s: invalid number of CPUs %d, using default %d", | ||
47 | sc->name, s->num_cpus, sc->num_cpus); | ||
48 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/arm/aspeed_soc.c | ||
51 | +++ b/hw/arm/aspeed_soc.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2400_memmap[] = { | ||
53 | [ASPEED_SDMC] = 0x1E6E0000, | ||
54 | [ASPEED_SCU] = 0x1E6E2000, | ||
55 | [ASPEED_XDMA] = 0x1E6E7000, | ||
56 | + [ASPEED_VIDEO] = 0x1E700000, | ||
57 | [ASPEED_ADC] = 0x1E6E9000, | ||
58 | [ASPEED_SRAM] = 0x1E720000, | ||
59 | [ASPEED_SDHCI] = 0x1E740000, | ||
60 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2500_memmap[] = { | ||
61 | [ASPEED_SCU] = 0x1E6E2000, | ||
62 | [ASPEED_XDMA] = 0x1E6E7000, | ||
63 | [ASPEED_ADC] = 0x1E6E9000, | ||
64 | + [ASPEED_VIDEO] = 0x1E700000, | ||
65 | [ASPEED_SRAM] = 0x1E720000, | ||
66 | [ASPEED_SDHCI] = 0x1E740000, | ||
67 | [ASPEED_GPIO] = 0x1E780000, | ||
68 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
69 | create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_IOMEM], | ||
70 | ASPEED_SOC_IOMEM_SIZE); | ||
71 | |||
72 | + /* Video engine stub */ | ||
73 | + create_unimplemented_device("aspeed.video", sc->memmap[ASPEED_VIDEO], | ||
74 | + 0x1000); | ||
75 | + | ||
76 | if (s->num_cpus > sc->num_cpus) { | ||
77 | warn_report("%s: invalid number of CPUs %d, using default %d", | ||
78 | sc->name, s->num_cpus, sc->num_cpus); | ||
79 | -- | 26 | -- |
80 | 2.20.1 | 27 | 2.34.1 |
81 | 28 | ||
82 | 29 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The AST2600 timer replaces control register 2 with a interrupt status | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | register. It is set by hardware when an IRQ occurs and cleared by | ||
5 | software. | ||
6 | 4 | ||
7 | Modify the vmstate version to take into account the new fields. | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | |
9 | Based on previous work from Joel Stanley. | 7 | Message-id: 20230109115316.2235-11-philmd@linaro.org |
10 | |||
11 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
13 | Message-id: 20190925143248.10000-8-clg@kaod.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 9 | --- |
16 | include/hw/timer/aspeed_timer.h | 1 + | 10 | hw/arm/omap_sx1.c | 33 +++++++++++++++++---------------- |
17 | hw/timer/aspeed_timer.c | 36 +++++++++++++++++++++++++-------- | 11 | 1 file changed, 17 insertions(+), 16 deletions(-) |
18 | 2 files changed, 29 insertions(+), 8 deletions(-) | ||
19 | 12 | ||
20 | diff --git a/include/hw/timer/aspeed_timer.h b/include/hw/timer/aspeed_timer.h | 13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c |
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/timer/aspeed_timer.h | 15 | --- a/hw/arm/omap_sx1.c |
23 | +++ b/include/hw/timer/aspeed_timer.h | 16 | +++ b/hw/arm/omap_sx1.c |
24 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedTimerCtrlState { | 17 | @@ -XXX,XX +XXX,XX @@ |
25 | uint32_t ctrl; | 18 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
26 | uint32_t ctrl2; | 19 | */ |
27 | uint32_t ctrl3; | 20 | #include "qemu/osdep.h" |
28 | + uint32_t irq_sts; | 21 | +#include "qemu/units.h" |
29 | AspeedTimer timers[ASPEED_TIMER_NR_TIMERS]; | 22 | #include "qapi/error.h" |
30 | 23 | #include "ui/console.h" | |
31 | AspeedSCUState *scu; | 24 | #include "hw/arm/omap.h" |
32 | diff --git a/hw/timer/aspeed_timer.c b/hw/timer/aspeed_timer.c | 25 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { |
33 | index XXXXXXX..XXXXXXX 100644 | 26 | .endianness = DEVICE_NATIVE_ENDIAN, |
34 | --- a/hw/timer/aspeed_timer.c | 27 | }; |
35 | +++ b/hw/timer/aspeed_timer.c | 28 | |
36 | @@ -XXX,XX +XXX,XX @@ static uint64_t calculate_next(struct AspeedTimer *t) | 29 | -#define sdram_size 0x02000000 |
37 | timer_del(&t->timer); | 30 | -#define sector_size (128 * 1024) |
38 | 31 | -#define flash0_size (16 * 1024 * 1024) | |
39 | if (timer_overflow_interrupt(t)) { | 32 | -#define flash1_size ( 8 * 1024 * 1024) |
40 | + AspeedTimerCtrlState *s = timer_to_ctrl(t); | 33 | -#define flash2_size (32 * 1024 * 1024) |
41 | t->level = !t->level; | 34 | +#define SDRAM_SIZE (32 * MiB) |
42 | + s->irq_sts |= BIT(t->id); | 35 | +#define SECTOR_SIZE (128 * KiB) |
43 | qemu_set_irq(t->irq, t->level); | 36 | +#define FLASH0_SIZE (16 * MiB) |
37 | +#define FLASH1_SIZE (8 * MiB) | ||
38 | +#define FLASH2_SIZE (32 * MiB) | ||
39 | |||
40 | static struct arm_boot_info sx1_binfo = { | ||
41 | .loader_start = OMAP_EMIFF_BASE, | ||
42 | - .ram_size = sdram_size, | ||
43 | + .ram_size = SDRAM_SIZE, | ||
44 | .board_id = 0x265, | ||
45 | }; | ||
46 | |||
47 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
48 | static uint32_t cs3val = 0x00001139; | ||
49 | DriveInfo *dinfo; | ||
50 | int fl_idx; | ||
51 | - uint32_t flash_size = flash0_size; | ||
52 | + uint32_t flash_size = FLASH0_SIZE; | ||
53 | |||
54 | if (machine->ram_size != mc->default_ram_size) { | ||
55 | char *sz = size_to_str(mc->default_ram_size); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
44 | } | 57 | } |
45 | 58 | ||
46 | @@ -XXX,XX +XXX,XX @@ static void aspeed_timer_expire(void *opaque) | 59 | if (version == 2) { |
60 | - flash_size = flash2_size; | ||
61 | + flash_size = FLASH2_SIZE; | ||
47 | } | 62 | } |
48 | 63 | ||
49 | if (interrupt) { | 64 | memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, machine->ram); |
50 | + AspeedTimerCtrlState *s = timer_to_ctrl(t); | 65 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
51 | t->level = !t->level; | 66 | if (!pflash_cfi01_register(OMAP_CS0_BASE, |
52 | + s->irq_sts |= BIT(t->id); | 67 | "omap_sx1.flash0-1", flash_size, |
53 | qemu_set_irq(t->irq, t->level); | 68 | blk_by_legacy_dinfo(dinfo), |
54 | } | 69 | - sector_size, 4, 0, 0, 0, 0, 0)) { |
55 | 70 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | |
56 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_timer_read(void *opaque, hwaddr offset, unsigned size) | 71 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
57 | case 0x30: /* Control Register */ | 72 | fl_idx); |
58 | value = s->ctrl; | 73 | } |
59 | break; | 74 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
60 | - case 0x34: /* Control Register 2 */ | 75 | (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { |
61 | - value = s->ctrl2; | 76 | MemoryRegion *flash_1 = g_new(MemoryRegion, 1); |
62 | - break; | 77 | memory_region_init_rom(flash_1, NULL, "omap_sx1.flash1-0", |
63 | case 0x00 ... 0x2c: /* Timers 1 - 4 */ | 78 | - flash1_size, &error_fatal); |
64 | value = aspeed_timer_get_value(&s->timers[(offset >> 4)], reg); | 79 | + FLASH1_SIZE, &error_fatal); |
65 | break; | 80 | memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1); |
66 | @@ -XXX,XX +XXX,XX @@ static void aspeed_timer_write(void *opaque, hwaddr offset, uint64_t value, | 81 | |
67 | case 0x30: | 82 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, |
68 | aspeed_timer_set_ctrl(s, tv); | 83 | - "sx1.cs1", OMAP_CS1_SIZE - flash1_size); |
69 | break; | 84 | + "sx1.cs1", OMAP_CS1_SIZE - FLASH1_SIZE); |
70 | - case 0x34: | 85 | memory_region_add_subregion(address_space, |
71 | - aspeed_timer_set_ctrl2(s, tv); | 86 | - OMAP_CS1_BASE + flash1_size, &cs[1]); |
72 | - break; | 87 | + OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); |
73 | /* Timer Registers */ | 88 | |
74 | case 0x00 ... 0x2c: | 89 | if (!pflash_cfi01_register(OMAP_CS1_BASE, |
75 | aspeed_timer_set_value(s, (offset >> TIMER_NR_REGS), reg, tv); | 90 | - "omap_sx1.flash1-1", flash1_size, |
76 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_2400_timer_read(AspeedTimerCtrlState *s, hwaddr offset) | 91 | + "omap_sx1.flash1-1", FLASH1_SIZE, |
77 | uint64_t value; | 92 | blk_by_legacy_dinfo(dinfo), |
78 | 93 | - sector_size, 4, 0, 0, 0, 0, 0)) { | |
79 | switch (offset) { | 94 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { |
80 | + case 0x34: | 95 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
81 | + value = s->ctrl2; | 96 | fl_idx); |
82 | + break; | 97 | } |
83 | case 0x38: | 98 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v2_class_init(ObjectClass *oc, void *data) |
84 | case 0x3C: | 99 | mc->init = sx1_init_v2; |
85 | default: | 100 | mc->ignore_memory_transaction_failures = true; |
86 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_2400_timer_read(AspeedTimerCtrlState *s, hwaddr offset) | 101 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); |
87 | static void aspeed_2400_timer_write(AspeedTimerCtrlState *s, hwaddr offset, | 102 | - mc->default_ram_size = sdram_size; |
88 | uint64_t value) | 103 | + mc->default_ram_size = SDRAM_SIZE; |
89 | { | 104 | mc->default_ram_id = "omap1.dram"; |
90 | + const uint32_t tv = (uint32_t)(value & 0xFFFFFFFF); | ||
91 | + | ||
92 | switch (offset) { | ||
93 | + case 0x34: | ||
94 | + aspeed_timer_set_ctrl2(s, tv); | ||
95 | + break; | ||
96 | case 0x38: | ||
97 | case 0x3C: | ||
98 | default: | ||
99 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_2500_timer_read(AspeedTimerCtrlState *s, hwaddr offset) | ||
100 | uint64_t value; | ||
101 | |||
102 | switch (offset) { | ||
103 | + case 0x34: | ||
104 | + value = s->ctrl2; | ||
105 | + break; | ||
106 | case 0x38: | ||
107 | value = s->ctrl3 & BIT(0); | ||
108 | break; | ||
109 | @@ -XXX,XX +XXX,XX @@ static void aspeed_2500_timer_write(AspeedTimerCtrlState *s, hwaddr offset, | ||
110 | uint8_t command; | ||
111 | |||
112 | switch (offset) { | ||
113 | + case 0x34: | ||
114 | + aspeed_timer_set_ctrl2(s, tv); | ||
115 | + break; | ||
116 | case 0x38: | ||
117 | command = (value >> 1) & 0xFF; | ||
118 | if (command == 0xAE) { | ||
119 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_2600_timer_read(AspeedTimerCtrlState *s, hwaddr offset) | ||
120 | uint64_t value; | ||
121 | |||
122 | switch (offset) { | ||
123 | + case 0x34: | ||
124 | + value = s->irq_sts; | ||
125 | + break; | ||
126 | case 0x38: | ||
127 | case 0x3C: | ||
128 | default: | ||
129 | @@ -XXX,XX +XXX,XX @@ static void aspeed_2600_timer_write(AspeedTimerCtrlState *s, hwaddr offset, | ||
130 | const uint32_t tv = (uint32_t)(value & 0xFFFFFFFF); | ||
131 | |||
132 | switch (offset) { | ||
133 | + case 0x34: | ||
134 | + s->irq_sts &= tv; | ||
135 | + break; | ||
136 | case 0x3C: | ||
137 | aspeed_timer_set_ctrl(s, s->ctrl & ~tv); | ||
138 | break; | ||
139 | @@ -XXX,XX +XXX,XX @@ static void aspeed_timer_reset(DeviceState *dev) | ||
140 | s->ctrl = 0; | ||
141 | s->ctrl2 = 0; | ||
142 | s->ctrl3 = 0; | ||
143 | + s->irq_sts = 0; | ||
144 | } | 105 | } |
145 | 106 | ||
146 | static const VMStateDescription vmstate_aspeed_timer = { | 107 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v1_class_init(ObjectClass *oc, void *data) |
147 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_aspeed_timer = { | 108 | mc->init = sx1_init_v1; |
148 | 109 | mc->ignore_memory_transaction_failures = true; | |
149 | static const VMStateDescription vmstate_aspeed_timer_state = { | 110 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); |
150 | .name = "aspeed.timerctrl", | 111 | - mc->default_ram_size = sdram_size; |
151 | - .version_id = 1, | 112 | + mc->default_ram_size = SDRAM_SIZE; |
152 | - .minimum_version_id = 1, | 113 | mc->default_ram_id = "omap1.dram"; |
153 | + .version_id = 2, | 114 | } |
154 | + .minimum_version_id = 2, | 115 | |
155 | .fields = (VMStateField[]) { | ||
156 | VMSTATE_UINT32(ctrl, AspeedTimerCtrlState), | ||
157 | VMSTATE_UINT32(ctrl2, AspeedTimerCtrlState), | ||
158 | VMSTATE_UINT32(ctrl3, AspeedTimerCtrlState), | ||
159 | + VMSTATE_UINT32(irq_sts, AspeedTimerCtrlState), | ||
160 | VMSTATE_STRUCT_ARRAY(timers, AspeedTimerCtrlState, | ||
161 | ASPEED_TIMER_NR_TIMERS, 1, vmstate_aspeed_timer, | ||
162 | AspeedTimer), | ||
163 | -- | 116 | -- |
164 | 2.20.1 | 117 | 2.34.1 |
165 | 118 | ||
166 | 119 | diff view generated by jsdifflib |
1 | Switch the mss-timer code away from bottom-half based ptimers to | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-12-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191008171740.9679-20-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | include/hw/timer/mss-timer.h | 1 - | 12 | hw/arm/z2.c | 6 ++++-- |
11 | hw/timer/mss-timer.c | 11 ++++++++--- | 13 | 1 file changed, 4 insertions(+), 2 deletions(-) |
12 | 2 files changed, 8 insertions(+), 4 deletions(-) | ||
13 | 14 | ||
14 | diff --git a/include/hw/timer/mss-timer.h b/include/hw/timer/mss-timer.h | 15 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/timer/mss-timer.h | 17 | --- a/hw/arm/z2.c |
17 | +++ b/include/hw/timer/mss-timer.h | 18 | +++ b/hw/arm/z2.c |
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #define R_TIM1_MAX 6 | ||
20 | |||
21 | struct Msf2Timer { | ||
22 | - QEMUBH *bh; | ||
23 | ptimer_state *ptimer; | ||
24 | |||
25 | uint32_t regs[R_TIM1_MAX]; | ||
26 | diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/hw/timer/mss-timer.c | ||
29 | +++ b/hw/timer/mss-timer.c | ||
30 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
31 | */ | 20 | */ |
32 | 21 | ||
33 | #include "qemu/osdep.h" | 22 | #include "qemu/osdep.h" |
34 | -#include "qemu/main-loop.h" | 23 | +#include "qemu/units.h" |
35 | #include "qemu/module.h" | 24 | #include "hw/arm/pxa.h" |
36 | #include "qemu/log.h" | 25 | #include "hw/arm/boot.h" |
37 | #include "hw/irq.h" | 26 | #include "hw/i2c/i2c.h" |
38 | @@ -XXX,XX +XXX,XX @@ static void timer_update_irq(struct Msf2Timer *st) | 27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { |
39 | qemu_set_irq(st->irq, (ier && isr)); | 28 | .class_init = aer915_class_init, |
40 | } | 29 | }; |
41 | 30 | ||
42 | +/* Must be called from within a ptimer_transaction_begin/commit block */ | 31 | +#define FLASH_SECTOR_SIZE (64 * KiB) |
43 | static void timer_update(struct Msf2Timer *st) | 32 | + |
33 | static void z2_init(MachineState *machine) | ||
44 | { | 34 | { |
45 | uint64_t count; | 35 | - uint32_t sector_len = 0x10000; |
46 | @@ -XXX,XX +XXX,XX @@ timer_write(void *opaque, hwaddr offset, | 36 | PXA2xxState *mpu; |
47 | switch (addr) { | 37 | DriveInfo *dinfo; |
48 | case R_TIM_CTRL: | 38 | void *z2_lcd; |
49 | st->regs[R_TIM_CTRL] = value; | 39 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) |
50 | + ptimer_transaction_begin(st->ptimer); | 40 | dinfo = drive_get(IF_PFLASH, 0, 0); |
51 | timer_update(st); | 41 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, |
52 | + ptimer_transaction_commit(st->ptimer); | 42 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
53 | break; | 43 | - sector_len, 4, 0, 0, 0, 0, 0)) { |
54 | 44 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | |
55 | case R_TIM_RIS: | 45 | error_report("Error registering flash memory"); |
56 | @@ -XXX,XX +XXX,XX @@ timer_write(void *opaque, hwaddr offset, | 46 | exit(1); |
57 | case R_TIM_LOADVAL: | ||
58 | st->regs[R_TIM_LOADVAL] = value; | ||
59 | if (st->regs[R_TIM_CTRL] & TIMER_CTRL_ENBL) { | ||
60 | + ptimer_transaction_begin(st->ptimer); | ||
61 | timer_update(st); | ||
62 | + ptimer_transaction_commit(st->ptimer); | ||
63 | } | ||
64 | break; | ||
65 | |||
66 | @@ -XXX,XX +XXX,XX @@ static void mss_timer_init(Object *obj) | ||
67 | for (i = 0; i < NUM_TIMERS; i++) { | ||
68 | struct Msf2Timer *st = &t->timers[i]; | ||
69 | |||
70 | - st->bh = qemu_bh_new(timer_hit, st); | ||
71 | - st->ptimer = ptimer_init_with_bh(st->bh, PTIMER_POLICY_DEFAULT); | ||
72 | + st->ptimer = ptimer_init(timer_hit, st, PTIMER_POLICY_DEFAULT); | ||
73 | + ptimer_transaction_begin(st->ptimer); | ||
74 | ptimer_set_freq(st->ptimer, t->freq_hz); | ||
75 | + ptimer_transaction_commit(st->ptimer); | ||
76 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &st->irq); | ||
77 | } | 47 | } |
78 | |||
79 | -- | 48 | -- |
80 | 2.20.1 | 49 | 2.34.1 |
81 | 50 | ||
82 | 51 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | To support the ast2600's four MACs allow SoCs to specify the number | 3 | Upon introduction in commit b8433303fb ("Set proper device-width |
4 | they have, and create that many. | 4 | for vexpress flash"), ve_pflash_cfi01_register() was calling |
5 | qdev_init_nofail() which can not fail. This call was later | ||
6 | converted with a script to use &error_fatal, still unable to | ||
7 | fail. Remove the unreachable code. | ||
5 | 8 | ||
6 | Signed-off-by: Joel Stanley <joel@jms.id.au> | 9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20190925143248.10000-22-clg@kaod.org | 11 | Message-id: 20230109115316.2235-13-philmd@linaro.org |
9 | [clg: - included a check on sc->macs_num when realizing the macs | ||
10 | - included interrupt definitions for the AST2600 ] | ||
11 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 13 | --- |
14 | include/hw/arm/aspeed_soc.h | 5 ++++- | 14 | hw/arm/vexpress.c | 10 +--------- |
15 | hw/arm/aspeed_ast2600.c | 10 ++++++++-- | 15 | 1 file changed, 1 insertion(+), 9 deletions(-) |
16 | hw/arm/aspeed_soc.c | 6 ++++-- | ||
17 | 3 files changed, 16 insertions(+), 5 deletions(-) | ||
18 | 16 | ||
19 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | 17 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c |
20 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/include/hw/arm/aspeed_soc.h | 19 | --- a/hw/arm/vexpress.c |
22 | +++ b/include/hw/arm/aspeed_soc.h | 20 | +++ b/hw/arm/vexpress.c |
23 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) |
24 | #define ASPEED_SPIS_NUM 2 | 22 | dinfo = drive_get(IF_PFLASH, 0, 0); |
25 | #define ASPEED_WDTS_NUM 4 | 23 | pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0", |
26 | #define ASPEED_CPUS_NUM 2 | 24 | dinfo); |
27 | -#define ASPEED_MACS_NUM 2 | 25 | - if (!pflash0) { |
28 | +#define ASPEED_MACS_NUM 4 | 26 | - error_report("vexpress: error registering flash 0"); |
29 | 27 | - exit(1); | |
30 | typedef struct AspeedSoCState { | 28 | - } |
31 | /*< private >*/ | 29 | |
32 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCClass { | 30 | if (map[VE_NORFLASHALIAS] != -1) { |
33 | uint64_t sram_size; | 31 | /* Map flash 0 as an alias into low memory */ |
34 | int spis_num; | 32 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) |
35 | int wdts_num; | ||
36 | + int macs_num; | ||
37 | const int *irqmap; | ||
38 | const hwaddr *memmap; | ||
39 | uint32_t num_cpus; | ||
40 | @@ -XXX,XX +XXX,XX @@ enum { | ||
41 | ASPEED_I2C, | ||
42 | ASPEED_ETH1, | ||
43 | ASPEED_ETH2, | ||
44 | + ASPEED_ETH3, | ||
45 | + ASPEED_ETH4, | ||
46 | ASPEED_SDRAM, | ||
47 | ASPEED_XDMA, | ||
48 | }; | ||
49 | diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/hw/arm/aspeed_ast2600.c | ||
52 | +++ b/hw/arm/aspeed_ast2600.c | ||
53 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = { | ||
54 | [ASPEED_SPI1] = 0x1E630000, | ||
55 | [ASPEED_SPI2] = 0x1E641000, | ||
56 | [ASPEED_ETH1] = 0x1E660000, | ||
57 | + [ASPEED_ETH3] = 0x1E670000, | ||
58 | [ASPEED_ETH2] = 0x1E680000, | ||
59 | + [ASPEED_ETH4] = 0x1E690000, | ||
60 | [ASPEED_VIC] = 0x1E6C0000, | ||
61 | [ASPEED_SDMC] = 0x1E6E0000, | ||
62 | [ASPEED_SCU] = 0x1E6E2000, | ||
63 | @@ -XXX,XX +XXX,XX @@ static const int aspeed_soc_ast2600_irqmap[] = { | ||
64 | [ASPEED_I2C] = 110, /* 110 -> 125 */ | ||
65 | [ASPEED_ETH1] = 2, | ||
66 | [ASPEED_ETH2] = 3, | ||
67 | + [ASPEED_ETH3] = 32, | ||
68 | + [ASPEED_ETH4] = 33, | ||
69 | + | ||
70 | }; | ||
71 | |||
72 | static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl) | ||
73 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_init(Object *obj) | ||
74 | OBJECT(&s->scu), &error_abort); | ||
75 | } | 33 | } |
76 | 34 | ||
77 | - for (i = 0; i < ASPEED_MACS_NUM; i++) { | 35 | dinfo = drive_get(IF_PFLASH, 0, 1); |
78 | + for (i = 0; i < sc->macs_num; i++) { | 36 | - if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", |
79 | sysbus_init_child_obj(obj, "ftgmac100[*]", OBJECT(&s->ftgmac100[i]), | 37 | - dinfo)) { |
80 | sizeof(s->ftgmac100[i]), TYPE_FTGMAC100); | 38 | - error_report("vexpress: error registering flash 1"); |
81 | } | 39 | - exit(1); |
82 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp) | 40 | - } |
83 | } | 41 | + ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); |
84 | 42 | ||
85 | /* Net */ | 43 | sram_size = 0x2000000; |
86 | - for (i = 0; i < nb_nics; i++) { | 44 | memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, |
87 | + for (i = 0; i < nb_nics && i < sc->macs_num; i++) { | ||
88 | qdev_set_nic_properties(DEVICE(&s->ftgmac100[i]), &nd_table[i]); | ||
89 | object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "aspeed", | ||
90 | &err); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data) | ||
92 | sc->sram_size = 0x10000; | ||
93 | sc->spis_num = 2; | ||
94 | sc->wdts_num = 4; | ||
95 | + sc->macs_num = 4; | ||
96 | sc->irqmap = aspeed_soc_ast2600_irqmap; | ||
97 | sc->memmap = aspeed_soc_ast2600_memmap; | ||
98 | sc->num_cpus = 2; | ||
99 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/hw/arm/aspeed_soc.c | ||
102 | +++ b/hw/arm/aspeed_soc.c | ||
103 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | ||
104 | OBJECT(&s->scu), &error_abort); | ||
105 | } | ||
106 | |||
107 | - for (i = 0; i < ASPEED_MACS_NUM; i++) { | ||
108 | + for (i = 0; i < sc->macs_num; i++) { | ||
109 | sysbus_init_child_obj(obj, "ftgmac100[*]", OBJECT(&s->ftgmac100[i]), | ||
110 | sizeof(s->ftgmac100[i]), TYPE_FTGMAC100); | ||
111 | } | ||
112 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
113 | } | ||
114 | |||
115 | /* Net */ | ||
116 | - for (i = 0; i < nb_nics; i++) { | ||
117 | + for (i = 0; i < nb_nics && i < sc->macs_num; i++) { | ||
118 | qdev_set_nic_properties(DEVICE(&s->ftgmac100[i]), &nd_table[i]); | ||
119 | object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "aspeed", | ||
120 | &err); | ||
121 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2400_class_init(ObjectClass *oc, void *data) | ||
122 | sc->sram_size = 0x8000; | ||
123 | sc->spis_num = 1; | ||
124 | sc->wdts_num = 2; | ||
125 | + sc->macs_num = 2; | ||
126 | sc->irqmap = aspeed_soc_ast2400_irqmap; | ||
127 | sc->memmap = aspeed_soc_ast2400_memmap; | ||
128 | sc->num_cpus = 1; | ||
129 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2500_class_init(ObjectClass *oc, void *data) | ||
130 | sc->sram_size = 0x9000; | ||
131 | sc->spis_num = 2; | ||
132 | sc->wdts_num = 3; | ||
133 | + sc->macs_num = 2; | ||
134 | sc->irqmap = aspeed_soc_ast2500_irqmap; | ||
135 | sc->memmap = aspeed_soc_ast2500_memmap; | ||
136 | sc->num_cpus = 1; | ||
137 | -- | 45 | -- |
138 | 2.20.1 | 46 | 2.34.1 |
139 | 47 | ||
140 | 48 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | It prepares ground for the AST2600. | 3 | Since its QOM'ification in commit 368a354f02 ("pflash_cfi0x: |
4 | QOMified") the pflash_cfi01_register() function does not fail. | ||
4 | 5 | ||
5 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 6 | This call was later converted with a script to use &error_fatal, |
6 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 7 | still unable to fail. Remove the unreachable code. |
7 | Message-id: 20190925143248.10000-18-clg@kaod.org | 8 | |
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230109115316.2235-14-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | include/hw/arm/aspeed_soc.h | 9 +-- | 14 | hw/arm/gumstix.c | 18 ++++++------------ |
11 | hw/arm/aspeed.c | 4 +- | 15 | hw/arm/mainstone.c | 13 +++++-------- |
12 | hw/arm/aspeed_soc.c | 148 +++++++++++++++++++----------------- | 16 | hw/arm/omap_sx1.c | 22 ++++++++-------------- |
13 | 3 files changed, 84 insertions(+), 77 deletions(-) | 17 | hw/arm/versatilepb.c | 6 ++---- |
18 | hw/arm/z2.c | 9 +++------ | ||
19 | 5 files changed, 24 insertions(+), 44 deletions(-) | ||
14 | 20 | ||
15 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | 21 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
16 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/aspeed_soc.h | 23 | --- a/hw/arm/gumstix.c |
18 | +++ b/include/hw/arm/aspeed_soc.h | 24 | +++ b/hw/arm/gumstix.c |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState { | 25 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) |
20 | #define TYPE_ASPEED_SOC "aspeed-soc" | 26 | } |
21 | #define ASPEED_SOC(obj) OBJECT_CHECK(AspeedSoCState, (obj), TYPE_ASPEED_SOC) | 27 | |
22 | 28 | /* Numonyx RC28F128J3F75 */ | |
23 | -typedef struct AspeedSoCInfo { | 29 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
24 | +typedef struct AspeedSoCClass { | 30 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
25 | + DeviceClass parent_class; | 31 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
26 | + | 32 | - error_report("Error registering flash memory"); |
27 | const char *name; | 33 | - exit(1); |
28 | const char *cpu_type; | 34 | - } |
29 | uint32_t silicon_rev; | 35 | + pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
30 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCInfo { | 36 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
31 | const int *irqmap; | 37 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); |
32 | const hwaddr *memmap; | 38 | |
33 | uint32_t num_cpus; | 39 | /* Interrupt line of NIC is connected to GPIO line 36 */ |
34 | -} AspeedSoCInfo; | 40 | smc91c111_init(&nd_table[0], 0x04000300, |
35 | - | 41 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
36 | -typedef struct AspeedSoCClass { | 42 | } |
37 | - DeviceClass parent_class; | 43 | |
38 | - AspeedSoCInfo *info; | 44 | /* Micron RC28F256P30TFA */ |
39 | } AspeedSoCClass; | 45 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, |
40 | 46 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | |
41 | #define ASPEED_SOC_CLASS(klass) \ | 47 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
42 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 48 | - error_report("Error registering flash memory"); |
49 | - exit(1); | ||
50 | - } | ||
51 | + pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
52 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
53 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
54 | |||
55 | /* Interrupt line of NIC is connected to GPIO line 99 */ | ||
56 | smc91c111_init(&nd_table[0], 0x04000300, | ||
57 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | 58 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/hw/arm/aspeed.c | 59 | --- a/hw/arm/mainstone.c |
45 | +++ b/hw/arm/aspeed.c | 60 | +++ b/hw/arm/mainstone.c |
46 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | 61 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, |
47 | memory_region_allocate_system_memory(&bmc->ram, NULL, "ram", ram_size); | 62 | /* There are two 32MiB flash devices on the board */ |
48 | memory_region_add_subregion(&bmc->ram_container, 0, &bmc->ram); | 63 | for (i = 0; i < 2; i ++) { |
49 | memory_region_add_subregion(get_system_memory(), | 64 | dinfo = drive_get(IF_PFLASH, 0, i); |
50 | - sc->info->memmap[ASPEED_SDRAM], | 65 | - if (!pflash_cfi01_register(mainstone_flash_base[i], |
51 | + sc->memmap[ASPEED_SDRAM], | 66 | - i ? "mainstone.flash1" : "mainstone.flash0", |
52 | &bmc->ram_container); | 67 | - MAINSTONE_FLASH_SIZE, |
53 | 68 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | |
54 | max_ram_size = object_property_get_uint(OBJECT(&bmc->soc), "max-ram-size", | 69 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { |
55 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | 70 | - error_report("Error registering flash memory"); |
71 | - exit(1); | ||
72 | - } | ||
73 | + pflash_cfi01_register(mainstone_flash_base[i], | ||
74 | + i ? "mainstone.flash1" : "mainstone.flash0", | ||
75 | + MAINSTONE_FLASH_SIZE, | ||
76 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
77 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
56 | } | 78 | } |
57 | 79 | ||
58 | aspeed_board_binfo.ram_size = ram_size; | 80 | mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS, |
59 | - aspeed_board_binfo.loader_start = sc->info->memmap[ASPEED_SDRAM]; | 81 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c |
60 | + aspeed_board_binfo.loader_start = sc->memmap[ASPEED_SDRAM]; | ||
61 | aspeed_board_binfo.nb_cpus = bmc->soc.num_cpus; | ||
62 | |||
63 | if (cfg->i2c_init) { | ||
64 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | 82 | index XXXXXXX..XXXXXXX 100644 |
66 | --- a/hw/arm/aspeed_soc.c | 83 | --- a/hw/arm/omap_sx1.c |
67 | +++ b/hw/arm/aspeed_soc.c | 84 | +++ b/hw/arm/omap_sx1.c |
68 | @@ -XXX,XX +XXX,XX @@ static const int aspeed_soc_ast2400_irqmap[] = { | 85 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
69 | 86 | ||
70 | #define aspeed_soc_ast2500_irqmap aspeed_soc_ast2400_irqmap | 87 | fl_idx = 0; |
71 | 88 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | |
72 | -static const AspeedSoCInfo aspeed_socs[] = { | 89 | - if (!pflash_cfi01_register(OMAP_CS0_BASE, |
73 | - { | 90 | - "omap_sx1.flash0-1", flash_size, |
74 | - .name = "ast2400-a1", | 91 | - blk_by_legacy_dinfo(dinfo), |
75 | - .cpu_type = ARM_CPU_TYPE_NAME("arm926"), | 92 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { |
76 | - .silicon_rev = AST2400_A1_SILICON_REV, | 93 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
77 | - .sram_size = 0x8000, | 94 | - fl_idx); |
78 | - .spis_num = 1, | 95 | - } |
79 | - .wdts_num = 2, | 96 | + pflash_cfi01_register(OMAP_CS0_BASE, |
80 | - .irqmap = aspeed_soc_ast2400_irqmap, | 97 | + "omap_sx1.flash0-1", flash_size, |
81 | - .memmap = aspeed_soc_ast2400_memmap, | 98 | + blk_by_legacy_dinfo(dinfo), |
82 | - .num_cpus = 1, | 99 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); |
83 | - }, { | 100 | fl_idx++; |
84 | - .name = "ast2500-a1", | ||
85 | - .cpu_type = ARM_CPU_TYPE_NAME("arm1176"), | ||
86 | - .silicon_rev = AST2500_A1_SILICON_REV, | ||
87 | - .sram_size = 0x9000, | ||
88 | - .spis_num = 2, | ||
89 | - .wdts_num = 3, | ||
90 | - .irqmap = aspeed_soc_ast2500_irqmap, | ||
91 | - .memmap = aspeed_soc_ast2500_memmap, | ||
92 | - .num_cpus = 1, | ||
93 | - }, | ||
94 | -}; | ||
95 | - | ||
96 | static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl) | ||
97 | { | ||
98 | AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); | ||
99 | |||
100 | - return qdev_get_gpio_in(DEVICE(&s->vic), sc->info->irqmap[ctrl]); | ||
101 | + return qdev_get_gpio_in(DEVICE(&s->vic), sc->irqmap[ctrl]); | ||
102 | } | ||
103 | |||
104 | static void aspeed_soc_init(Object *obj) | ||
105 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | ||
106 | char socname[8]; | ||
107 | char typename[64]; | ||
108 | |||
109 | - if (sscanf(sc->info->name, "%7s", socname) != 1) { | ||
110 | + if (sscanf(sc->name, "%7s", socname) != 1) { | ||
111 | g_assert_not_reached(); | ||
112 | } | 101 | } |
113 | 102 | ||
114 | - for (i = 0; i < sc->info->num_cpus; i++) { | 103 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
115 | + for (i = 0; i < sc->num_cpus; i++) { | 104 | memory_region_add_subregion(address_space, |
116 | object_initialize_child(obj, "cpu[*]", OBJECT(&s->cpu[i]), | 105 | OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); |
117 | - sizeof(s->cpu[i]), sc->info->cpu_type, | 106 | |
118 | + sizeof(s->cpu[i]), sc->cpu_type, | 107 | - if (!pflash_cfi01_register(OMAP_CS1_BASE, |
119 | &error_abort, NULL); | 108 | - "omap_sx1.flash1-1", FLASH1_SIZE, |
120 | } | 109 | - blk_by_legacy_dinfo(dinfo), |
121 | 110 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | |
122 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | 111 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
123 | sysbus_init_child_obj(obj, "scu", OBJECT(&s->scu), sizeof(s->scu), | 112 | - fl_idx); |
124 | typename); | 113 | - } |
125 | qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", | 114 | + pflash_cfi01_register(OMAP_CS1_BASE, |
126 | - sc->info->silicon_rev); | 115 | + "omap_sx1.flash1-1", FLASH1_SIZE, |
127 | + sc->silicon_rev); | 116 | + blk_by_legacy_dinfo(dinfo), |
128 | object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), | 117 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); |
129 | "hw-strap1", &error_abort); | 118 | fl_idx++; |
130 | object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), | 119 | } else { |
131 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | 120 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, |
132 | object_property_add_alias(obj, "dram", OBJECT(&s->fmc), "dram", | 121 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c |
133 | &error_abort); | 122 | index XXXXXXX..XXXXXXX 100644 |
134 | 123 | --- a/hw/arm/versatilepb.c | |
135 | - for (i = 0; i < sc->info->spis_num; i++) { | 124 | +++ b/hw/arm/versatilepb.c |
136 | + for (i = 0; i < sc->spis_num; i++) { | 125 | @@ -XXX,XX +XXX,XX @@ static void versatile_init(MachineState *machine, int board_id) |
137 | snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname); | 126 | /* 0x34000000 NOR Flash */ |
138 | sysbus_init_child_obj(obj, "spi[*]", OBJECT(&s->spi[i]), | 127 | |
139 | sizeof(s->spi[i]), typename); | 128 | dinfo = drive_get(IF_PFLASH, 0, 0); |
140 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | 129 | - if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", |
141 | object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc), | 130 | + pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", |
142 | "max-ram-size", &error_abort); | 131 | VERSATILE_FLASH_SIZE, |
143 | 132 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | |
144 | - for (i = 0; i < sc->info->wdts_num; i++) { | 133 | VERSATILE_FLASH_SECT_SIZE, |
145 | + for (i = 0; i < sc->wdts_num; i++) { | 134 | - 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) { |
146 | snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname); | 135 | - fprintf(stderr, "qemu: Error registering flash memory.\n"); |
147 | sysbus_init_child_obj(obj, "wdt[*]", OBJECT(&s->wdt[i]), | ||
148 | sizeof(s->wdt[i]), typename); | ||
149 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
150 | Error *err = NULL, *local_err = NULL; | ||
151 | |||
152 | /* IO space */ | ||
153 | - create_unimplemented_device("aspeed_soc.io", sc->info->memmap[ASPEED_IOMEM], | ||
154 | + create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_IOMEM], | ||
155 | ASPEED_SOC_IOMEM_SIZE); | ||
156 | |||
157 | - if (s->num_cpus > sc->info->num_cpus) { | ||
158 | + if (s->num_cpus > sc->num_cpus) { | ||
159 | warn_report("%s: invalid number of CPUs %d, using default %d", | ||
160 | - sc->info->name, s->num_cpus, sc->info->num_cpus); | ||
161 | - s->num_cpus = sc->info->num_cpus; | ||
162 | + sc->name, s->num_cpus, sc->num_cpus); | ||
163 | + s->num_cpus = sc->num_cpus; | ||
164 | } | ||
165 | |||
166 | /* CPU */ | ||
167 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
168 | |||
169 | /* SRAM */ | ||
170 | memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram", | ||
171 | - sc->info->sram_size, &err); | ||
172 | + sc->sram_size, &err); | ||
173 | if (err) { | ||
174 | error_propagate(errp, err); | ||
175 | return; | ||
176 | } | ||
177 | memory_region_add_subregion(get_system_memory(), | ||
178 | - sc->info->memmap[ASPEED_SRAM], &s->sram); | ||
179 | + sc->memmap[ASPEED_SRAM], &s->sram); | ||
180 | |||
181 | /* SCU */ | ||
182 | object_property_set_bool(OBJECT(&s->scu), true, "realized", &err); | ||
183 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
184 | error_propagate(errp, err); | ||
185 | return; | ||
186 | } | ||
187 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->info->memmap[ASPEED_SCU]); | ||
188 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_SCU]); | ||
189 | |||
190 | /* VIC */ | ||
191 | object_property_set_bool(OBJECT(&s->vic), true, "realized", &err); | ||
192 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
193 | error_propagate(errp, err); | ||
194 | return; | ||
195 | } | ||
196 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, sc->info->memmap[ASPEED_VIC]); | ||
197 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, sc->memmap[ASPEED_VIC]); | ||
198 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0, | ||
199 | qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ)); | ||
200 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1, | ||
201 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
202 | error_propagate(errp, err); | ||
203 | return; | ||
204 | } | ||
205 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->info->memmap[ASPEED_RTC]); | ||
206 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_RTC]); | ||
207 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, | ||
208 | aspeed_soc_get_irq(s, ASPEED_RTC)); | ||
209 | |||
210 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
211 | return; | ||
212 | } | ||
213 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, | ||
214 | - sc->info->memmap[ASPEED_TIMER1]); | ||
215 | + sc->memmap[ASPEED_TIMER1]); | ||
216 | for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) { | ||
217 | qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_TIMER1 + i); | ||
218 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); | ||
219 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
220 | /* UART - attach an 8250 to the IO space as our UART5 */ | ||
221 | if (serial_hd(0)) { | ||
222 | qemu_irq uart5 = aspeed_soc_get_irq(s, ASPEED_UART5); | ||
223 | - serial_mm_init(get_system_memory(), sc->info->memmap[ASPEED_UART5], 2, | ||
224 | + serial_mm_init(get_system_memory(), sc->memmap[ASPEED_UART5], 2, | ||
225 | uart5, 38400, serial_hd(0), DEVICE_LITTLE_ENDIAN); | ||
226 | } | ||
227 | |||
228 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
229 | error_propagate(errp, err); | ||
230 | return; | ||
231 | } | ||
232 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->info->memmap[ASPEED_I2C]); | ||
233 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_I2C]); | ||
234 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0, | ||
235 | aspeed_soc_get_irq(s, ASPEED_I2C)); | ||
236 | |||
237 | /* FMC, The number of CS is set at the board level */ | ||
238 | - object_property_set_int(OBJECT(&s->fmc), sc->info->memmap[ASPEED_SDRAM], | ||
239 | + object_property_set_int(OBJECT(&s->fmc), sc->memmap[ASPEED_SDRAM], | ||
240 | "sdram-base", &err); | ||
241 | if (err) { | ||
242 | error_propagate(errp, err); | ||
243 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
244 | error_propagate(errp, err); | ||
245 | return; | ||
246 | } | ||
247 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->info->memmap[ASPEED_FMC]); | ||
248 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_FMC]); | ||
249 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1, | ||
250 | s->fmc.ctrl->flash_window_base); | ||
251 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, | ||
252 | aspeed_soc_get_irq(s, ASPEED_FMC)); | ||
253 | |||
254 | /* SPI */ | ||
255 | - for (i = 0; i < sc->info->spis_num; i++) { | ||
256 | + for (i = 0; i < sc->spis_num; i++) { | ||
257 | object_property_set_int(OBJECT(&s->spi[i]), 1, "num-cs", &err); | ||
258 | object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", | ||
259 | &local_err); | ||
260 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
261 | return; | ||
262 | } | ||
263 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, | ||
264 | - sc->info->memmap[ASPEED_SPI1 + i]); | ||
265 | + sc->memmap[ASPEED_SPI1 + i]); | ||
266 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1, | ||
267 | s->spi[i].ctrl->flash_window_base); | ||
268 | } | ||
269 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
270 | error_propagate(errp, err); | ||
271 | return; | ||
272 | } | ||
273 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->info->memmap[ASPEED_SDMC]); | ||
274 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->memmap[ASPEED_SDMC]); | ||
275 | |||
276 | /* Watch dog */ | ||
277 | - for (i = 0; i < sc->info->wdts_num; i++) { | ||
278 | + for (i = 0; i < sc->wdts_num; i++) { | ||
279 | AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]); | ||
280 | |||
281 | object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", &err); | ||
282 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
283 | return; | ||
284 | } | ||
285 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, | ||
286 | - sc->info->memmap[ASPEED_WDT] + i * awc->offset); | ||
287 | + sc->memmap[ASPEED_WDT] + i * awc->offset); | ||
288 | } | ||
289 | |||
290 | /* Net */ | ||
291 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
292 | return; | ||
293 | } | ||
294 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, | ||
295 | - sc->info->memmap[ASPEED_ETH1 + i]); | ||
296 | + sc->memmap[ASPEED_ETH1 + i]); | ||
297 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, | ||
298 | aspeed_soc_get_irq(s, ASPEED_ETH1 + i)); | ||
299 | } | ||
300 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
301 | return; | ||
302 | } | ||
303 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->xdma), 0, | ||
304 | - sc->info->memmap[ASPEED_XDMA]); | ||
305 | + sc->memmap[ASPEED_XDMA]); | ||
306 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0, | ||
307 | aspeed_soc_get_irq(s, ASPEED_XDMA)); | ||
308 | |||
309 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
310 | error_propagate(errp, err); | ||
311 | return; | ||
312 | } | ||
313 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->info->memmap[ASPEED_GPIO]); | ||
314 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->memmap[ASPEED_GPIO]); | ||
315 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0, | ||
316 | aspeed_soc_get_irq(s, ASPEED_GPIO)); | ||
317 | |||
318 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
319 | return; | ||
320 | } | ||
321 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0, | ||
322 | - sc->info->memmap[ASPEED_SDHCI]); | ||
323 | + sc->memmap[ASPEED_SDHCI]); | ||
324 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, | ||
325 | aspeed_soc_get_irq(s, ASPEED_SDHCI)); | ||
326 | } | ||
327 | @@ -XXX,XX +XXX,XX @@ static Property aspeed_soc_properties[] = { | ||
328 | static void aspeed_soc_class_init(ObjectClass *oc, void *data) | ||
329 | { | ||
330 | DeviceClass *dc = DEVICE_CLASS(oc); | ||
331 | - AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); | ||
332 | |||
333 | - sc->info = (AspeedSoCInfo *) data; | ||
334 | dc->realize = aspeed_soc_realize; | ||
335 | /* Reason: Uses serial_hds and nd_table in realize() directly */ | ||
336 | dc->user_creatable = false; | ||
337 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_class_init(ObjectClass *oc, void *data) | ||
338 | static const TypeInfo aspeed_soc_type_info = { | ||
339 | .name = TYPE_ASPEED_SOC, | ||
340 | .parent = TYPE_DEVICE, | ||
341 | - .instance_init = aspeed_soc_init, | ||
342 | .instance_size = sizeof(AspeedSoCState), | ||
343 | .class_size = sizeof(AspeedSoCClass), | ||
344 | + .class_init = aspeed_soc_class_init, | ||
345 | .abstract = true, | ||
346 | }; | ||
347 | |||
348 | -static void aspeed_soc_register_types(void) | ||
349 | +static void aspeed_soc_ast2400_class_init(ObjectClass *oc, void *data) | ||
350 | { | ||
351 | - int i; | ||
352 | + AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); | ||
353 | |||
354 | - type_register_static(&aspeed_soc_type_info); | ||
355 | - for (i = 0; i < ARRAY_SIZE(aspeed_socs); ++i) { | ||
356 | - TypeInfo ti = { | ||
357 | - .name = aspeed_socs[i].name, | ||
358 | - .parent = TYPE_ASPEED_SOC, | ||
359 | - .class_init = aspeed_soc_class_init, | ||
360 | - .class_data = (void *) &aspeed_socs[i], | ||
361 | - }; | ||
362 | - type_register(&ti); | ||
363 | - } | 136 | - } |
364 | + sc->name = "ast2400-a1"; | 137 | + 4, 0x0089, 0x0018, 0x0000, 0x0, 0); |
365 | + sc->cpu_type = ARM_CPU_TYPE_NAME("arm926"); | 138 | |
366 | + sc->silicon_rev = AST2400_A1_SILICON_REV; | 139 | versatile_binfo.ram_size = machine->ram_size; |
367 | + sc->sram_size = 0x8000; | 140 | versatile_binfo.board_id = board_id; |
368 | + sc->spis_num = 1; | 141 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c |
369 | + sc->wdts_num = 2; | 142 | index XXXXXXX..XXXXXXX 100644 |
370 | + sc->irqmap = aspeed_soc_ast2400_irqmap; | 143 | --- a/hw/arm/z2.c |
371 | + sc->memmap = aspeed_soc_ast2400_memmap; | 144 | +++ b/hw/arm/z2.c |
372 | + sc->num_cpus = 1; | 145 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) |
373 | } | 146 | mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); |
374 | 147 | ||
375 | +static const TypeInfo aspeed_soc_ast2400_type_info = { | 148 | dinfo = drive_get(IF_PFLASH, 0, 0); |
376 | + .name = "ast2400-a1", | 149 | - if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, |
377 | + .parent = TYPE_ASPEED_SOC, | 150 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
378 | + .instance_init = aspeed_soc_init, | 151 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { |
379 | + .instance_size = sizeof(AspeedSoCState), | 152 | - error_report("Error registering flash memory"); |
380 | + .class_init = aspeed_soc_ast2400_class_init, | 153 | - exit(1); |
381 | +}; | 154 | - } |
382 | + | 155 | + pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, |
383 | +static void aspeed_soc_ast2500_class_init(ObjectClass *oc, void *data) | 156 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
384 | +{ | 157 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); |
385 | + AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); | 158 | |
386 | + | 159 | /* setup keypad */ |
387 | + sc->name = "ast2500-a1"; | 160 | pxa27x_register_keypad(mpu->kp, map, 0x100); |
388 | + sc->cpu_type = ARM_CPU_TYPE_NAME("arm1176"); | ||
389 | + sc->silicon_rev = AST2500_A1_SILICON_REV; | ||
390 | + sc->sram_size = 0x9000; | ||
391 | + sc->spis_num = 2; | ||
392 | + sc->wdts_num = 3; | ||
393 | + sc->irqmap = aspeed_soc_ast2500_irqmap; | ||
394 | + sc->memmap = aspeed_soc_ast2500_memmap; | ||
395 | + sc->num_cpus = 1; | ||
396 | +} | ||
397 | + | ||
398 | +static const TypeInfo aspeed_soc_ast2500_type_info = { | ||
399 | + .name = "ast2500-a1", | ||
400 | + .parent = TYPE_ASPEED_SOC, | ||
401 | + .instance_init = aspeed_soc_init, | ||
402 | + .instance_size = sizeof(AspeedSoCState), | ||
403 | + .class_init = aspeed_soc_ast2500_class_init, | ||
404 | +}; | ||
405 | +static void aspeed_soc_register_types(void) | ||
406 | +{ | ||
407 | + type_register_static(&aspeed_soc_type_info); | ||
408 | + type_register_static(&aspeed_soc_ast2400_type_info); | ||
409 | + type_register_static(&aspeed_soc_ast2500_type_info); | ||
410 | +}; | ||
411 | + | ||
412 | type_init(aspeed_soc_register_types) | ||
413 | -- | 161 | -- |
414 | 2.20.1 | 162 | 2.34.1 |
415 | 163 | ||
416 | 164 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | It prepares ground for register differences between SoCs. | 3 | To avoid forward-declaring PXA2xxI2CState, declare |
4 | PXA2XX_I2C before its use in pxa2xx_i2c_init() prototype. | ||
4 | 5 | ||
5 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20190925143248.10000-16-clg@kaod.org | 8 | Message-id: 20230109140306.23161-2-philmd@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | include/hw/i2c/aspeed_i2c.h | 15 ++++++++++ | 11 | include/hw/arm/pxa.h | 6 +++--- |
11 | hw/arm/aspeed_soc.c | 3 +- | 12 | 1 file changed, 3 insertions(+), 3 deletions(-) |
12 | hw/i2c/aspeed_i2c.c | 60 ++++++++++++++++++++++++++++++++----- | ||
13 | 3 files changed, 69 insertions(+), 9 deletions(-) | ||
14 | 13 | ||
15 | diff --git a/include/hw/i2c/aspeed_i2c.h b/include/hw/i2c/aspeed_i2c.h | 14 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/i2c/aspeed_i2c.h | 16 | --- a/include/hw/arm/pxa.h |
18 | +++ b/include/hw/i2c/aspeed_i2c.h | 17 | +++ b/include/hw/arm/pxa.h |
19 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ void pxa27x_register_keypad(PXA2xxKeyPadState *kp, |
20 | #include "hw/sysbus.h" | 19 | const struct keymap *map, int size); |
21 | 20 | ||
22 | #define TYPE_ASPEED_I2C "aspeed.i2c" | 21 | /* pxa2xx.c */ |
23 | +#define TYPE_ASPEED_2400_I2C TYPE_ASPEED_I2C "-ast2400" | 22 | -typedef struct PXA2xxI2CState PXA2xxI2CState; |
24 | +#define TYPE_ASPEED_2500_I2C TYPE_ASPEED_I2C "-ast2500" | 23 | +#define TYPE_PXA2XX_I2C "pxa2xx_i2c" |
25 | #define ASPEED_I2C(obj) \ | 24 | +OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) |
26 | OBJECT_CHECK(AspeedI2CState, (obj), TYPE_ASPEED_I2C) | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedI2CState { | ||
29 | AspeedI2CBus busses[ASPEED_I2C_NR_BUSSES]; | ||
30 | } AspeedI2CState; | ||
31 | |||
32 | +#define ASPEED_I2C_CLASS(klass) \ | ||
33 | + OBJECT_CLASS_CHECK(AspeedI2CClass, (klass), TYPE_ASPEED_I2C) | ||
34 | +#define ASPEED_I2C_GET_CLASS(obj) \ | ||
35 | + OBJECT_GET_CLASS(AspeedI2CClass, (obj), TYPE_ASPEED_I2C) | ||
36 | + | 25 | + |
37 | +typedef struct AspeedI2CClass { | 26 | PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base, |
38 | + SysBusDeviceClass parent_class; | 27 | qemu_irq irq, uint32_t page_size); |
39 | + | 28 | I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s); |
40 | + uint8_t num_busses; | 29 | |
41 | + uint8_t reg_size; | 30 | -#define TYPE_PXA2XX_I2C "pxa2xx_i2c" |
42 | + uint8_t gap; | 31 | typedef struct PXA2xxI2SState PXA2xxI2SState; |
43 | +} AspeedI2CClass; | 32 | -OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) |
44 | + | 33 | |
45 | I2CBus *aspeed_i2c_get_bus(DeviceState *dev, int busnr); | 34 | #define TYPE_PXA2XX_FIR "pxa2xx-fir" |
46 | 35 | OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxFIrState, PXA2XX_FIR) | |
47 | #endif /* ASPEED_I2C_H */ | ||
48 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/arm/aspeed_soc.c | ||
51 | +++ b/hw/arm/aspeed_soc.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | ||
53 | object_property_add_const_link(OBJECT(&s->timerctrl), "scu", | ||
54 | OBJECT(&s->scu), &error_abort); | ||
55 | |||
56 | + snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname); | ||
57 | sysbus_init_child_obj(obj, "i2c", OBJECT(&s->i2c), sizeof(s->i2c), | ||
58 | - TYPE_ASPEED_I2C); | ||
59 | + typename); | ||
60 | |||
61 | snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname); | ||
62 | sysbus_init_child_obj(obj, "fmc", OBJECT(&s->fmc), sizeof(s->fmc), | ||
63 | diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/hw/i2c/aspeed_i2c.c | ||
66 | +++ b/hw/i2c/aspeed_i2c.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_reset(DeviceState *dev) | ||
68 | { | ||
69 | int i; | ||
70 | AspeedI2CState *s = ASPEED_I2C(dev); | ||
71 | + AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s); | ||
72 | |||
73 | s->intr_status = 0; | ||
74 | |||
75 | - for (i = 0; i < ASPEED_I2C_NR_BUSSES; i++) { | ||
76 | + for (i = 0; i < aic->num_busses; i++) { | ||
77 | s->busses[i].intr_ctrl = 0; | ||
78 | s->busses[i].intr_status = 0; | ||
79 | s->busses[i].cmd = 0; | ||
80 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_reset(DeviceState *dev) | ||
81 | } | ||
82 | |||
83 | /* | ||
84 | - * Address Definitions | ||
85 | + * Address Definitions (AST2400 and AST2500) | ||
86 | * | ||
87 | * 0x000 ... 0x03F: Global Register | ||
88 | * 0x040 ... 0x07F: Device 1 | ||
89 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_realize(DeviceState *dev, Error **errp) | ||
90 | int i; | ||
91 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
92 | AspeedI2CState *s = ASPEED_I2C(dev); | ||
93 | + AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s); | ||
94 | |||
95 | sysbus_init_irq(sbd, &s->irq); | ||
96 | memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_i2c_ctrl_ops, s, | ||
97 | "aspeed.i2c", 0x1000); | ||
98 | sysbus_init_mmio(sbd, &s->iomem); | ||
99 | |||
100 | - for (i = 0; i < ASPEED_I2C_NR_BUSSES; i++) { | ||
101 | - char name[16]; | ||
102 | - int offset = i < 7 ? 1 : 5; | ||
103 | + for (i = 0; i < aic->num_busses; i++) { | ||
104 | + char name[32]; | ||
105 | + int offset = i < aic->gap ? 1 : 5; | ||
106 | snprintf(name, sizeof(name), "aspeed.i2c.%d", i); | ||
107 | s->busses[i].controller = s; | ||
108 | s->busses[i].id = i; | ||
109 | s->busses[i].bus = i2c_init_bus(dev, name); | ||
110 | memory_region_init_io(&s->busses[i].mr, OBJECT(dev), | ||
111 | - &aspeed_i2c_bus_ops, &s->busses[i], name, 0x40); | ||
112 | - memory_region_add_subregion(&s->iomem, 0x40 * (i + offset), | ||
113 | + &aspeed_i2c_bus_ops, &s->busses[i], name, | ||
114 | + aic->reg_size); | ||
115 | + memory_region_add_subregion(&s->iomem, aic->reg_size * (i + offset), | ||
116 | &s->busses[i].mr); | ||
117 | } | ||
118 | } | ||
119 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_i2c_info = { | ||
120 | .parent = TYPE_SYS_BUS_DEVICE, | ||
121 | .instance_size = sizeof(AspeedI2CState), | ||
122 | .class_init = aspeed_i2c_class_init, | ||
123 | + .class_size = sizeof(AspeedI2CClass), | ||
124 | + .abstract = true, | ||
125 | +}; | ||
126 | + | ||
127 | +static void aspeed_2400_i2c_class_init(ObjectClass *klass, void *data) | ||
128 | +{ | ||
129 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
130 | + AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass); | ||
131 | + | ||
132 | + dc->desc = "ASPEED 2400 I2C Controller"; | ||
133 | + | ||
134 | + aic->num_busses = 14; | ||
135 | + aic->reg_size = 0x40; | ||
136 | + aic->gap = 7; | ||
137 | +} | ||
138 | + | ||
139 | +static const TypeInfo aspeed_2400_i2c_info = { | ||
140 | + .name = TYPE_ASPEED_2400_I2C, | ||
141 | + .parent = TYPE_ASPEED_I2C, | ||
142 | + .class_init = aspeed_2400_i2c_class_init, | ||
143 | +}; | ||
144 | + | ||
145 | +static void aspeed_2500_i2c_class_init(ObjectClass *klass, void *data) | ||
146 | +{ | ||
147 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
148 | + AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass); | ||
149 | + | ||
150 | + dc->desc = "ASPEED 2500 I2C Controller"; | ||
151 | + | ||
152 | + aic->num_busses = 14; | ||
153 | + aic->reg_size = 0x40; | ||
154 | + aic->gap = 7; | ||
155 | +} | ||
156 | + | ||
157 | +static const TypeInfo aspeed_2500_i2c_info = { | ||
158 | + .name = TYPE_ASPEED_2500_I2C, | ||
159 | + .parent = TYPE_ASPEED_I2C, | ||
160 | + .class_init = aspeed_2500_i2c_class_init, | ||
161 | }; | ||
162 | |||
163 | static void aspeed_i2c_register_types(void) | ||
164 | { | ||
165 | type_register_static(&aspeed_i2c_info); | ||
166 | + type_register_static(&aspeed_2400_i2c_info); | ||
167 | + type_register_static(&aspeed_2500_i2c_info); | ||
168 | } | ||
169 | |||
170 | type_init(aspeed_i2c_register_types) | ||
171 | @@ -XXX,XX +XXX,XX @@ type_init(aspeed_i2c_register_types) | ||
172 | I2CBus *aspeed_i2c_get_bus(DeviceState *dev, int busnr) | ||
173 | { | ||
174 | AspeedI2CState *s = ASPEED_I2C(dev); | ||
175 | + AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s); | ||
176 | I2CBus *bus = NULL; | ||
177 | |||
178 | - if (busnr >= 0 && busnr < ASPEED_I2C_NR_BUSSES) { | ||
179 | + if (busnr >= 0 && busnr < aic->num_busses) { | ||
180 | bus = s->busses[busnr].bus; | ||
181 | } | ||
182 | |||
183 | -- | 36 | -- |
184 | 2.20.1 | 37 | 2.34.1 |
185 | 38 | ||
186 | 39 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The AST2500 timer has a third control register that is used to | 3 | Add a local 'struct omap_gpif_s *' variable to improve readability. |
4 | implement a set-to-clear feature for the main control register. | 4 | (This also eases next commit conversion). |
5 | 5 | ||
6 | This models the behaviour expected by the AST2500 while maintaining | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | the same behaviour for the AST2400. | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | 8 | Message-id: 20230109140306.23161-3-philmd@linaro.org | |
9 | The vmstate version is not increased yet because the structure is | ||
10 | modified again in the following patches. | ||
11 | |||
12 | Based on previous work from Joel Stanley. | ||
13 | |||
14 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
16 | Message-id: 20190925143248.10000-6-clg@kaod.org | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 10 | --- |
19 | include/hw/timer/aspeed_timer.h | 1 + | 11 | hw/gpio/omap_gpio.c | 3 ++- |
20 | hw/timer/aspeed_timer.c | 19 +++++++++++++++++++ | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
21 | 2 files changed, 20 insertions(+) | ||
22 | 13 | ||
23 | diff --git a/include/hw/timer/aspeed_timer.h b/include/hw/timer/aspeed_timer.h | 14 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c |
24 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/timer/aspeed_timer.h | 16 | --- a/hw/gpio/omap_gpio.c |
26 | +++ b/include/hw/timer/aspeed_timer.h | 17 | +++ b/hw/gpio/omap_gpio.c |
27 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedTimerCtrlState { | 18 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { |
28 | 19 | /* General-Purpose I/O of OMAP1 */ | |
29 | uint32_t ctrl; | 20 | static void omap_gpio_set(void *opaque, int line, int level) |
30 | uint32_t ctrl2; | ||
31 | + uint32_t ctrl3; | ||
32 | AspeedTimer timers[ASPEED_TIMER_NR_TIMERS]; | ||
33 | |||
34 | AspeedSCUState *scu; | ||
35 | diff --git a/hw/timer/aspeed_timer.c b/hw/timer/aspeed_timer.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/hw/timer/aspeed_timer.c | ||
38 | +++ b/hw/timer/aspeed_timer.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_2500_timer_read(AspeedTimerCtrlState *s, hwaddr offset) | ||
40 | |||
41 | switch (offset) { | ||
42 | case 0x38: | ||
43 | + value = s->ctrl3 & BIT(0); | ||
44 | + break; | ||
45 | case 0x3C: | ||
46 | default: | ||
47 | qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n", | ||
48 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_2500_timer_read(AspeedTimerCtrlState *s, hwaddr offset) | ||
49 | static void aspeed_2500_timer_write(AspeedTimerCtrlState *s, hwaddr offset, | ||
50 | uint64_t value) | ||
51 | { | 21 | { |
52 | + const uint32_t tv = (uint32_t)(value & 0xFFFFFFFF); | 22 | - struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1; |
53 | + uint8_t command; | 23 | + struct omap_gpif_s *p = opaque; |
54 | + | 24 | + struct omap_gpio_s *s = &p->omap1; |
55 | switch (offset) { | 25 | uint16_t prev = s->inputs; |
56 | case 0x38: | 26 | |
57 | + command = (value >> 1) & 0xFF; | 27 | if (level) |
58 | + if (command == 0xAE) { | ||
59 | + s->ctrl3 = 0x1; | ||
60 | + } else if (command == 0xEA) { | ||
61 | + s->ctrl3 = 0x0; | ||
62 | + } | ||
63 | + break; | ||
64 | case 0x3C: | ||
65 | + if (s->ctrl3 & BIT(0)) { | ||
66 | + aspeed_timer_set_ctrl(s, s->ctrl & ~tv); | ||
67 | + } | ||
68 | + break; | ||
69 | + | ||
70 | default: | ||
71 | qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n", | ||
72 | __func__, offset); | ||
73 | @@ -XXX,XX +XXX,XX @@ static void aspeed_timer_reset(DeviceState *dev) | ||
74 | } | ||
75 | s->ctrl = 0; | ||
76 | s->ctrl2 = 0; | ||
77 | + s->ctrl3 = 0; | ||
78 | } | ||
79 | |||
80 | static const VMStateDescription vmstate_aspeed_timer = { | ||
81 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_aspeed_timer_state = { | ||
82 | .fields = (VMStateField[]) { | ||
83 | VMSTATE_UINT32(ctrl, AspeedTimerCtrlState), | ||
84 | VMSTATE_UINT32(ctrl2, AspeedTimerCtrlState), | ||
85 | + VMSTATE_UINT32(ctrl3, AspeedTimerCtrlState), | ||
86 | VMSTATE_STRUCT_ARRAY(timers, AspeedTimerCtrlState, | ||
87 | ASPEED_TIMER_NR_TIMERS, 1, vmstate_aspeed_timer, | ||
88 | AspeedTimer), | ||
89 | -- | 28 | -- |
90 | 2.20.1 | 29 | 2.34.1 |
91 | 30 | ||
92 | 31 | diff view generated by jsdifflib |
1 | Switch the allwinner-a10-pit code away from bottom-half based ptimers to | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109140306.23161-4-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191008171740.9679-7-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | hw/timer/allwinner-a10-pit.c | 12 ++++++++---- | 8 | hw/arm/omap1.c | 115 ++++++++++++++++++-------------------- |
11 | 1 file changed, 8 insertions(+), 4 deletions(-) | 9 | hw/arm/omap2.c | 40 ++++++------- |
10 | hw/arm/omap_sx1.c | 2 +- | ||
11 | hw/arm/palm.c | 2 +- | ||
12 | hw/char/omap_uart.c | 7 +-- | ||
13 | hw/display/omap_dss.c | 15 +++-- | ||
14 | hw/display/omap_lcdc.c | 9 ++- | ||
15 | hw/dma/omap_dma.c | 15 +++-- | ||
16 | hw/gpio/omap_gpio.c | 15 +++-- | ||
17 | hw/intc/omap_intc.c | 12 ++-- | ||
18 | hw/misc/omap_gpmc.c | 12 ++-- | ||
19 | hw/misc/omap_l4.c | 7 +-- | ||
20 | hw/misc/omap_sdrc.c | 7 +-- | ||
21 | hw/misc/omap_tap.c | 5 +- | ||
22 | hw/sd/omap_mmc.c | 9 ++- | ||
23 | hw/ssi/omap_spi.c | 7 +-- | ||
24 | hw/timer/omap_gptimer.c | 22 ++++---- | ||
25 | hw/timer/omap_synctimer.c | 4 +- | ||
26 | 18 files changed, 142 insertions(+), 163 deletions(-) | ||
12 | 27 | ||
13 | diff --git a/hw/timer/allwinner-a10-pit.c b/hw/timer/allwinner-a10-pit.c | 28 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c |
14 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/timer/allwinner-a10-pit.c | 30 | --- a/hw/arm/omap1.c |
16 | +++ b/hw/timer/allwinner-a10-pit.c | 31 | +++ b/hw/arm/omap1.c |
32 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_fire(void *opaque) | ||
33 | |||
34 | static void omap_timer_tick(void *opaque) | ||
35 | { | ||
36 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
37 | + struct omap_mpu_timer_s *timer = opaque; | ||
38 | |||
39 | omap_timer_sync(timer); | ||
40 | omap_timer_fire(timer); | ||
41 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_tick(void *opaque) | ||
42 | |||
43 | static void omap_timer_clk_update(void *opaque, int line, int on) | ||
44 | { | ||
45 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
46 | + struct omap_mpu_timer_s *timer = opaque; | ||
47 | |||
48 | omap_timer_sync(timer); | ||
49 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
50 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer) | ||
51 | static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
52 | unsigned size) | ||
53 | { | ||
54 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
55 | + struct omap_mpu_timer_s *s = opaque; | ||
56 | |||
57 | if (size != 4) { | ||
58 | return omap_badwidth_read32(opaque, addr); | ||
59 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
60 | static void omap_mpu_timer_write(void *opaque, hwaddr addr, | ||
61 | uint64_t value, unsigned size) | ||
62 | { | ||
63 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
64 | + struct omap_mpu_timer_s *s = opaque; | ||
65 | |||
66 | if (size != 4) { | ||
67 | omap_badwidth_write32(opaque, addr, value); | ||
68 | @@ -XXX,XX +XXX,XX @@ struct omap_watchdog_timer_s { | ||
69 | static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
70 | unsigned size) | ||
71 | { | ||
72 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
73 | + struct omap_watchdog_timer_s *s = opaque; | ||
74 | |||
75 | if (size != 2) { | ||
76 | return omap_badwidth_read16(opaque, addr); | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
78 | static void omap_wd_timer_write(void *opaque, hwaddr addr, | ||
79 | uint64_t value, unsigned size) | ||
80 | { | ||
81 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
82 | + struct omap_watchdog_timer_s *s = opaque; | ||
83 | |||
84 | if (size != 2) { | ||
85 | omap_badwidth_write16(opaque, addr, value); | ||
86 | @@ -XXX,XX +XXX,XX @@ struct omap_32khz_timer_s { | ||
87 | static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
88 | unsigned size) | ||
89 | { | ||
90 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
91 | + struct omap_32khz_timer_s *s = opaque; | ||
92 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
93 | |||
94 | if (size != 4) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
96 | static void omap_os_timer_write(void *opaque, hwaddr addr, | ||
97 | uint64_t value, unsigned size) | ||
98 | { | ||
99 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
100 | + struct omap_32khz_timer_s *s = opaque; | ||
101 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
102 | |||
103 | if (size != 4) { | ||
104 | @@ -XXX,XX +XXX,XX @@ static struct omap_32khz_timer_s *omap_os_timer_init(MemoryRegion *memory, | ||
105 | static uint64_t omap_ulpd_pm_read(void *opaque, hwaddr addr, | ||
106 | unsigned size) | ||
107 | { | ||
108 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
109 | + struct omap_mpu_state_s *s = opaque; | ||
110 | uint16_t ret; | ||
111 | |||
112 | if (size != 2) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s, | ||
114 | static void omap_ulpd_pm_write(void *opaque, hwaddr addr, | ||
115 | uint64_t value, unsigned size) | ||
116 | { | ||
117 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
118 | + struct omap_mpu_state_s *s = opaque; | ||
119 | int64_t now, ticks; | ||
120 | int div, mult; | ||
121 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
122 | @@ -XXX,XX +XXX,XX @@ static void omap_ulpd_pm_init(MemoryRegion *system_memory, | ||
123 | static uint64_t omap_pin_cfg_read(void *opaque, hwaddr addr, | ||
124 | unsigned size) | ||
125 | { | ||
126 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
127 | + struct omap_mpu_state_s *s = opaque; | ||
128 | |||
129 | if (size != 4) { | ||
130 | return omap_badwidth_read32(opaque, addr); | ||
131 | @@ -XXX,XX +XXX,XX @@ static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s, | ||
132 | static void omap_pin_cfg_write(void *opaque, hwaddr addr, | ||
133 | uint64_t value, unsigned size) | ||
134 | { | ||
135 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
136 | + struct omap_mpu_state_s *s = opaque; | ||
137 | uint32_t diff; | ||
138 | |||
139 | if (size != 4) { | ||
140 | @@ -XXX,XX +XXX,XX @@ static void omap_pin_cfg_init(MemoryRegion *system_memory, | ||
141 | static uint64_t omap_id_read(void *opaque, hwaddr addr, | ||
142 | unsigned size) | ||
143 | { | ||
144 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
145 | + struct omap_mpu_state_s *s = opaque; | ||
146 | |||
147 | if (size != 4) { | ||
148 | return omap_badwidth_read32(opaque, addr); | ||
149 | @@ -XXX,XX +XXX,XX @@ static void omap_id_init(MemoryRegion *memory, struct omap_mpu_state_s *mpu) | ||
150 | static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
151 | unsigned size) | ||
152 | { | ||
153 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
154 | + struct omap_mpu_state_s *s = opaque; | ||
155 | |||
156 | if (size != 4) { | ||
157 | return omap_badwidth_read32(opaque, addr); | ||
158 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
159 | static void omap_mpui_write(void *opaque, hwaddr addr, | ||
160 | uint64_t value, unsigned size) | ||
161 | { | ||
162 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
163 | + struct omap_mpu_state_s *s = opaque; | ||
164 | |||
165 | if (size != 4) { | ||
166 | omap_badwidth_write32(opaque, addr, value); | ||
167 | @@ -XXX,XX +XXX,XX @@ struct omap_tipb_bridge_s { | ||
168 | static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
169 | unsigned size) | ||
170 | { | ||
171 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
172 | + struct omap_tipb_bridge_s *s = opaque; | ||
173 | |||
174 | if (size < 2) { | ||
175 | return omap_badwidth_read16(opaque, addr); | ||
176 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
177 | static void omap_tipb_bridge_write(void *opaque, hwaddr addr, | ||
178 | uint64_t value, unsigned size) | ||
179 | { | ||
180 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
181 | + struct omap_tipb_bridge_s *s = opaque; | ||
182 | |||
183 | if (size < 2) { | ||
184 | omap_badwidth_write16(opaque, addr, value); | ||
185 | @@ -XXX,XX +XXX,XX @@ static struct omap_tipb_bridge_s *omap_tipb_bridge_init( | ||
186 | static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
187 | unsigned size) | ||
188 | { | ||
189 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
190 | + struct omap_mpu_state_s *s = opaque; | ||
191 | uint32_t ret; | ||
192 | |||
193 | if (size != 4) { | ||
194 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
195 | static void omap_tcmi_write(void *opaque, hwaddr addr, | ||
196 | uint64_t value, unsigned size) | ||
197 | { | ||
198 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
199 | + struct omap_mpu_state_s *s = opaque; | ||
200 | |||
201 | if (size != 4) { | ||
202 | omap_badwidth_write32(opaque, addr, value); | ||
203 | @@ -XXX,XX +XXX,XX @@ struct dpll_ctl_s { | ||
204 | static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
205 | unsigned size) | ||
206 | { | ||
207 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
208 | + struct dpll_ctl_s *s = opaque; | ||
209 | |||
210 | if (size != 2) { | ||
211 | return omap_badwidth_read16(opaque, addr); | ||
212 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
213 | static void omap_dpll_write(void *opaque, hwaddr addr, | ||
214 | uint64_t value, unsigned size) | ||
215 | { | ||
216 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
217 | + struct dpll_ctl_s *s = opaque; | ||
218 | uint16_t diff; | ||
219 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
220 | int div, mult; | ||
221 | @@ -XXX,XX +XXX,XX @@ static struct dpll_ctl_s *omap_dpll_init(MemoryRegion *memory, | ||
222 | static uint64_t omap_clkm_read(void *opaque, hwaddr addr, | ||
223 | unsigned size) | ||
224 | { | ||
225 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
226 | + struct omap_mpu_state_s *s = opaque; | ||
227 | |||
228 | if (size != 2) { | ||
229 | return omap_badwidth_read16(opaque, addr); | ||
230 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s, | ||
231 | static void omap_clkm_write(void *opaque, hwaddr addr, | ||
232 | uint64_t value, unsigned size) | ||
233 | { | ||
234 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
235 | + struct omap_mpu_state_s *s = opaque; | ||
236 | uint16_t diff; | ||
237 | omap_clk clk; | ||
238 | static const char *clkschemename[8] = { | ||
239 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_clkm_ops = { | ||
240 | static uint64_t omap_clkdsp_read(void *opaque, hwaddr addr, | ||
241 | unsigned size) | ||
242 | { | ||
243 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
244 | + struct omap_mpu_state_s *s = opaque; | ||
245 | CPUState *cpu = CPU(s->cpu); | ||
246 | |||
247 | if (size != 2) { | ||
248 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s, | ||
249 | static void omap_clkdsp_write(void *opaque, hwaddr addr, | ||
250 | uint64_t value, unsigned size) | ||
251 | { | ||
252 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
253 | + struct omap_mpu_state_s *s = opaque; | ||
254 | uint16_t diff; | ||
255 | |||
256 | if (size != 2) { | ||
257 | @@ -XXX,XX +XXX,XX @@ struct omap_mpuio_s { | ||
258 | |||
259 | static void omap_mpuio_set(void *opaque, int line, int level) | ||
260 | { | ||
261 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
262 | + struct omap_mpuio_s *s = opaque; | ||
263 | uint16_t prev = s->inputs; | ||
264 | |||
265 | if (level) | ||
266 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_kbd_update(struct omap_mpuio_s *s) | ||
267 | static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
268 | unsigned size) | ||
269 | { | ||
270 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
271 | + struct omap_mpuio_s *s = opaque; | ||
272 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
273 | uint16_t ret; | ||
274 | |||
275 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
276 | static void omap_mpuio_write(void *opaque, hwaddr addr, | ||
277 | uint64_t value, unsigned size) | ||
278 | { | ||
279 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
280 | + struct omap_mpuio_s *s = opaque; | ||
281 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
282 | uint16_t diff; | ||
283 | int ln; | ||
284 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_reset(struct omap_mpuio_s *s) | ||
285 | |||
286 | static void omap_mpuio_onoff(void *opaque, int line, int on) | ||
287 | { | ||
288 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
289 | + struct omap_mpuio_s *s = opaque; | ||
290 | |||
291 | s->clk = on; | ||
292 | if (on) | ||
293 | @@ -XXX,XX +XXX,XX @@ static void omap_uwire_transfer_start(struct omap_uwire_s *s) | ||
294 | } | ||
295 | } | ||
296 | |||
297 | -static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | ||
298 | - unsigned size) | ||
299 | +static uint64_t omap_uwire_read(void *opaque, hwaddr addr, unsigned size) | ||
300 | { | ||
301 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | ||
302 | + struct omap_uwire_s *s = opaque; | ||
303 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
304 | |||
305 | if (size != 2) { | ||
306 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | ||
307 | static void omap_uwire_write(void *opaque, hwaddr addr, | ||
308 | uint64_t value, unsigned size) | ||
309 | { | ||
310 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | ||
311 | + struct omap_uwire_s *s = opaque; | ||
312 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
313 | |||
314 | if (size != 2) { | ||
315 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_update(struct omap_pwl_s *s) | ||
316 | } | ||
317 | } | ||
318 | |||
319 | -static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | ||
320 | - unsigned size) | ||
321 | +static uint64_t omap_pwl_read(void *opaque, hwaddr addr, unsigned size) | ||
322 | { | ||
323 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
324 | + struct omap_pwl_s *s = opaque; | ||
325 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
326 | |||
327 | if (size != 1) { | ||
328 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | ||
329 | static void omap_pwl_write(void *opaque, hwaddr addr, | ||
330 | uint64_t value, unsigned size) | ||
331 | { | ||
332 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
333 | + struct omap_pwl_s *s = opaque; | ||
334 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
335 | |||
336 | if (size != 1) { | ||
337 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_reset(struct omap_pwl_s *s) | ||
338 | |||
339 | static void omap_pwl_clk_update(void *opaque, int line, int on) | ||
340 | { | ||
341 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
342 | + struct omap_pwl_s *s = opaque; | ||
343 | |||
344 | s->clk = on; | ||
345 | omap_pwl_update(s); | ||
346 | @@ -XXX,XX +XXX,XX @@ struct omap_pwt_s { | ||
347 | omap_clk clk; | ||
348 | }; | ||
349 | |||
350 | -static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
351 | - unsigned size) | ||
352 | +static uint64_t omap_pwt_read(void *opaque, hwaddr addr, unsigned size) | ||
353 | { | ||
354 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
355 | + struct omap_pwt_s *s = opaque; | ||
356 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
357 | |||
358 | if (size != 1) { | ||
359 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
360 | static void omap_pwt_write(void *opaque, hwaddr addr, | ||
361 | uint64_t value, unsigned size) | ||
362 | { | ||
363 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
364 | + struct omap_pwt_s *s = opaque; | ||
365 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
366 | |||
367 | if (size != 1) { | ||
368 | @@ -XXX,XX +XXX,XX @@ static void omap_rtc_alarm_update(struct omap_rtc_s *s) | ||
369 | printf("%s: conversion failed\n", __func__); | ||
370 | } | ||
371 | |||
372 | -static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
373 | - unsigned size) | ||
374 | +static uint64_t omap_rtc_read(void *opaque, hwaddr addr, unsigned size) | ||
375 | { | ||
376 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
377 | + struct omap_rtc_s *s = opaque; | ||
378 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
379 | uint8_t i; | ||
380 | |||
381 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
382 | static void omap_rtc_write(void *opaque, hwaddr addr, | ||
383 | uint64_t value, unsigned size) | ||
384 | { | ||
385 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
386 | + struct omap_rtc_s *s = opaque; | ||
387 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
388 | struct tm new_tm; | ||
389 | time_t ti[2]; | ||
390 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s) | ||
391 | |||
392 | static void omap_mcbsp_source_tick(void *opaque) | ||
393 | { | ||
394 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
395 | + struct omap_mcbsp_s *s = opaque; | ||
396 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
397 | |||
398 | if (!s->rx_rate) | ||
399 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s) | ||
400 | |||
401 | static void omap_mcbsp_sink_tick(void *opaque) | ||
402 | { | ||
403 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
404 | + struct omap_mcbsp_s *s = opaque; | ||
405 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
406 | |||
407 | if (!s->tx_rate) | ||
408 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_req_update(struct omap_mcbsp_s *s) | ||
409 | static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
410 | unsigned size) | ||
411 | { | ||
412 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
413 | + struct omap_mcbsp_s *s = opaque; | ||
414 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
415 | uint16_t ret; | ||
416 | |||
417 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
418 | static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
419 | uint32_t value) | ||
420 | { | ||
421 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
422 | + struct omap_mcbsp_s *s = opaque; | ||
423 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
424 | |||
425 | switch (offset) { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
427 | static void omap_mcbsp_writew(void *opaque, hwaddr addr, | ||
428 | uint32_t value) | ||
429 | { | ||
430 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
431 | + struct omap_mcbsp_s *s = opaque; | ||
432 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
433 | |||
434 | if (offset == 0x04) { /* DXR */ | ||
435 | @@ -XXX,XX +XXX,XX @@ static struct omap_mcbsp_s *omap_mcbsp_init(MemoryRegion *system_memory, | ||
436 | |||
437 | static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
438 | { | ||
439 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
440 | + struct omap_mcbsp_s *s = opaque; | ||
441 | |||
442 | if (s->rx_rate) { | ||
443 | s->rx_req = s->codec->in.len; | ||
444 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
445 | |||
446 | static void omap_mcbsp_i2s_start(void *opaque, int line, int level) | ||
447 | { | ||
448 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
449 | + struct omap_mcbsp_s *s = opaque; | ||
450 | |||
451 | if (s->tx_rate) { | ||
452 | s->tx_req = s->codec->out.size; | ||
453 | @@ -XXX,XX +XXX,XX @@ static void omap_lpg_reset(struct omap_lpg_s *s) | ||
454 | omap_lpg_update(s); | ||
455 | } | ||
456 | |||
457 | -static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
458 | - unsigned size) | ||
459 | +static uint64_t omap_lpg_read(void *opaque, hwaddr addr, unsigned size) | ||
460 | { | ||
461 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
462 | + struct omap_lpg_s *s = opaque; | ||
463 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
464 | |||
465 | if (size != 1) { | ||
466 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
467 | static void omap_lpg_write(void *opaque, hwaddr addr, | ||
468 | uint64_t value, unsigned size) | ||
469 | { | ||
470 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
471 | + struct omap_lpg_s *s = opaque; | ||
472 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
473 | |||
474 | if (size != 1) { | ||
475 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_lpg_ops = { | ||
476 | |||
477 | static void omap_lpg_clk_update(void *opaque, int line, int on) | ||
478 | { | ||
479 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
480 | + struct omap_lpg_s *s = opaque; | ||
481 | |||
482 | s->clk = on; | ||
483 | omap_lpg_update(s); | ||
484 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_mpui_io(MemoryRegion *system_memory, | ||
485 | /* General chip reset */ | ||
486 | static void omap1_mpu_reset(void *opaque) | ||
487 | { | ||
488 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
489 | + struct omap_mpu_state_s *mpu = opaque; | ||
490 | |||
491 | omap_dma_reset(mpu->dma); | ||
492 | omap_mpu_timer_reset(mpu->timer[0]); | ||
493 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_dsp_mapping(MemoryRegion *system_memory, | ||
494 | |||
495 | void omap_mpu_wakeup(void *opaque, int irq, int req) | ||
496 | { | ||
497 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
498 | + struct omap_mpu_state_s *mpu = opaque; | ||
499 | CPUState *cpu = CPU(mpu->cpu); | ||
500 | |||
501 | if (cpu->halted) { | ||
502 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | ||
503 | index XXXXXXX..XXXXXXX 100644 | ||
504 | --- a/hw/arm/omap2.c | ||
505 | +++ b/hw/arm/omap2.c | ||
506 | @@ -XXX,XX +XXX,XX @@ static inline void omap_eac_out_empty(struct omap_eac_s *s) | ||
507 | |||
508 | static void omap_eac_in_cb(void *opaque, int avail_b) | ||
509 | { | ||
510 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
511 | + struct omap_eac_s *s = opaque; | ||
512 | |||
513 | s->codec.rxavail = avail_b >> 2; | ||
514 | omap_eac_in_refill(s); | ||
515 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_in_cb(void *opaque, int avail_b) | ||
516 | |||
517 | static void omap_eac_out_cb(void *opaque, int free_b) | ||
518 | { | ||
519 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
520 | + struct omap_eac_s *s = opaque; | ||
521 | |||
522 | s->codec.txavail = free_b >> 2; | ||
523 | if (s->codec.txlen) | ||
524 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_reset(struct omap_eac_s *s) | ||
525 | omap_eac_interrupt_update(s); | ||
526 | } | ||
527 | |||
528 | -static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
529 | - unsigned size) | ||
530 | +static uint64_t omap_eac_read(void *opaque, hwaddr addr, unsigned size) | ||
531 | { | ||
532 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
533 | + struct omap_eac_s *s = opaque; | ||
534 | uint32_t ret; | ||
535 | |||
536 | if (size != 2) { | ||
537 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
538 | static void omap_eac_write(void *opaque, hwaddr addr, | ||
539 | uint64_t value, unsigned size) | ||
540 | { | ||
541 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
542 | + struct omap_eac_s *s = opaque; | ||
543 | |||
544 | if (size != 2) { | ||
545 | omap_badwidth_write16(opaque, addr, value); | ||
546 | @@ -XXX,XX +XXX,XX @@ static void omap_sti_reset(struct omap_sti_s *s) | ||
547 | static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
548 | unsigned size) | ||
549 | { | ||
550 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
551 | + struct omap_sti_s *s = opaque; | ||
552 | |||
553 | if (size != 4) { | ||
554 | return omap_badwidth_read32(opaque, addr); | ||
555 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
556 | static void omap_sti_write(void *opaque, hwaddr addr, | ||
557 | uint64_t value, unsigned size) | ||
558 | { | ||
559 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
560 | + struct omap_sti_s *s = opaque; | ||
561 | |||
562 | if (size != 4) { | ||
563 | omap_badwidth_write32(opaque, addr, value); | ||
564 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_sti_ops = { | ||
565 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
566 | }; | ||
567 | |||
568 | -static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
569 | - unsigned size) | ||
570 | +static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, unsigned size) | ||
571 | { | ||
572 | OMAP_BAD_REG(addr); | ||
573 | return 0; | ||
574 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
575 | static void omap_sti_fifo_write(void *opaque, hwaddr addr, | ||
576 | uint64_t value, unsigned size) | ||
577 | { | ||
578 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
579 | + struct omap_sti_s *s = opaque; | ||
580 | int ch = addr >> 6; | ||
581 | uint8_t byte = value; | ||
582 | |||
583 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_int_update(struct omap_prcm_s *s, int dom) | ||
584 | static uint64_t omap_prcm_read(void *opaque, hwaddr addr, | ||
585 | unsigned size) | ||
586 | { | ||
587 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
588 | + struct omap_prcm_s *s = opaque; | ||
589 | uint32_t ret; | ||
590 | |||
591 | if (size != 4) { | ||
592 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_dpll_update(struct omap_prcm_s *s) | ||
593 | static void omap_prcm_write(void *opaque, hwaddr addr, | ||
594 | uint64_t value, unsigned size) | ||
595 | { | ||
596 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
597 | + struct omap_prcm_s *s = opaque; | ||
598 | |||
599 | if (size != 4) { | ||
600 | omap_badwidth_write32(opaque, addr, value); | ||
601 | @@ -XXX,XX +XXX,XX @@ struct omap_sysctl_s { | ||
602 | static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
603 | { | ||
604 | |||
605 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
606 | + struct omap_sysctl_s *s = opaque; | ||
607 | int pad_offset, byte_offset; | ||
608 | int value; | ||
609 | |||
610 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
611 | |||
612 | static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
613 | { | ||
614 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
615 | + struct omap_sysctl_s *s = opaque; | ||
616 | |||
617 | switch (addr) { | ||
618 | case 0x000: /* CONTROL_REVISION */ | ||
619 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
620 | return 0; | ||
621 | } | ||
622 | |||
623 | -static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
624 | - uint32_t value) | ||
625 | +static void omap_sysctl_write8(void *opaque, hwaddr addr, uint32_t value) | ||
626 | { | ||
627 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
628 | + struct omap_sysctl_s *s = opaque; | ||
629 | int pad_offset, byte_offset; | ||
630 | int prev_value; | ||
631 | |||
632 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
633 | } | ||
634 | } | ||
635 | |||
636 | -static void omap_sysctl_write(void *opaque, hwaddr addr, | ||
637 | - uint32_t value) | ||
638 | +static void omap_sysctl_write(void *opaque, hwaddr addr, uint32_t value) | ||
639 | { | ||
640 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
641 | + struct omap_sysctl_s *s = opaque; | ||
642 | |||
643 | switch (addr) { | ||
644 | case 0x000: /* CONTROL_REVISION */ | ||
645 | @@ -XXX,XX +XXX,XX @@ static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta, | ||
646 | /* General chip reset */ | ||
647 | static void omap2_mpu_reset(void *opaque) | ||
648 | { | ||
649 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
650 | + struct omap_mpu_state_s *mpu = opaque; | ||
651 | |||
652 | omap_dma_reset(mpu->dma); | ||
653 | omap_prcm_reset(mpu->prcm); | ||
654 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
655 | index XXXXXXX..XXXXXXX 100644 | ||
656 | --- a/hw/arm/omap_sx1.c | ||
657 | +++ b/hw/arm/omap_sx1.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | 658 | @@ -XXX,XX +XXX,XX @@ |
18 | #include "hw/timer/allwinner-a10-pit.h" | 659 | static uint64_t static_read(void *opaque, hwaddr offset, |
19 | #include "migration/vmstate.h" | 660 | unsigned size) |
20 | #include "qemu/log.h" | 661 | { |
21 | -#include "qemu/main-loop.h" | 662 | - uint32_t *val = (uint32_t *) opaque; |
22 | #include "qemu/module.h" | 663 | + uint32_t *val = opaque; |
23 | 664 | uint32_t mask = (4 / size) - 1; | |
24 | static void a10_pit_update_irq(AwA10PITState *s) | 665 | |
25 | @@ -XXX,XX +XXX,XX @@ static uint64_t a10_pit_read(void *opaque, hwaddr offset, unsigned size) | 666 | return *val >> ((offset & mask) << 3); |
667 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
668 | index XXXXXXX..XXXXXXX 100644 | ||
669 | --- a/hw/arm/palm.c | ||
670 | +++ b/hw/arm/palm.c | ||
671 | @@ -XXX,XX +XXX,XX @@ static struct { | ||
672 | |||
673 | static void palmte_button_event(void *opaque, int keycode) | ||
674 | { | ||
675 | - struct omap_mpu_state_s *cpu = (struct omap_mpu_state_s *) opaque; | ||
676 | + struct omap_mpu_state_s *cpu = opaque; | ||
677 | |||
678 | if (palmte_keymap[keycode & 0x7f].row != -1) | ||
679 | omap_mpuio_key(cpu->mpuio, | ||
680 | diff --git a/hw/char/omap_uart.c b/hw/char/omap_uart.c | ||
681 | index XXXXXXX..XXXXXXX 100644 | ||
682 | --- a/hw/char/omap_uart.c | ||
683 | +++ b/hw/char/omap_uart.c | ||
684 | @@ -XXX,XX +XXX,XX @@ struct omap_uart_s *omap_uart_init(hwaddr base, | ||
685 | return s; | ||
686 | } | ||
687 | |||
688 | -static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
689 | - unsigned size) | ||
690 | +static uint64_t omap_uart_read(void *opaque, hwaddr addr, unsigned size) | ||
691 | { | ||
692 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
693 | + struct omap_uart_s *s = opaque; | ||
694 | |||
695 | if (size == 4) { | ||
696 | return omap_badwidth_read8(opaque, addr); | ||
697 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
698 | static void omap_uart_write(void *opaque, hwaddr addr, | ||
699 | uint64_t value, unsigned size) | ||
700 | { | ||
701 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
702 | + struct omap_uart_s *s = opaque; | ||
703 | |||
704 | if (size == 4) { | ||
705 | omap_badwidth_write8(opaque, addr, value); | ||
706 | diff --git a/hw/display/omap_dss.c b/hw/display/omap_dss.c | ||
707 | index XXXXXXX..XXXXXXX 100644 | ||
708 | --- a/hw/display/omap_dss.c | ||
709 | +++ b/hw/display/omap_dss.c | ||
710 | @@ -XXX,XX +XXX,XX @@ void omap_dss_reset(struct omap_dss_s *s) | ||
711 | static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
712 | unsigned size) | ||
713 | { | ||
714 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
715 | + struct omap_dss_s *s = opaque; | ||
716 | |||
717 | if (size != 4) { | ||
718 | return omap_badwidth_read32(opaque, addr); | ||
719 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
720 | static void omap_diss_write(void *opaque, hwaddr addr, | ||
721 | uint64_t value, unsigned size) | ||
722 | { | ||
723 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
724 | + struct omap_dss_s *s = opaque; | ||
725 | |||
726 | if (size != 4) { | ||
727 | omap_badwidth_write32(opaque, addr, value); | ||
728 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_diss_ops = { | ||
729 | static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
730 | unsigned size) | ||
731 | { | ||
732 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
733 | + struct omap_dss_s *s = opaque; | ||
734 | |||
735 | if (size != 4) { | ||
736 | return omap_badwidth_read32(opaque, addr); | ||
737 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
738 | static void omap_disc_write(void *opaque, hwaddr addr, | ||
739 | uint64_t value, unsigned size) | ||
740 | { | ||
741 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
742 | + struct omap_dss_s *s = opaque; | ||
743 | |||
744 | if (size != 4) { | ||
745 | omap_badwidth_write32(opaque, addr, value); | ||
746 | @@ -XXX,XX +XXX,XX @@ static void omap_rfbi_transfer_start(struct omap_dss_s *s) | ||
747 | omap_dispc_interrupt_update(s); | ||
748 | } | ||
749 | |||
750 | -static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
751 | - unsigned size) | ||
752 | +static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, unsigned size) | ||
753 | { | ||
754 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
755 | + struct omap_dss_s *s = opaque; | ||
756 | |||
757 | if (size != 4) { | ||
758 | return omap_badwidth_read32(opaque, addr); | ||
759 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
760 | static void omap_rfbi_write(void *opaque, hwaddr addr, | ||
761 | uint64_t value, unsigned size) | ||
762 | { | ||
763 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
764 | + struct omap_dss_s *s = opaque; | ||
765 | |||
766 | if (size != 4) { | ||
767 | omap_badwidth_write32(opaque, addr, value); | ||
768 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
769 | index XXXXXXX..XXXXXXX 100644 | ||
770 | --- a/hw/display/omap_lcdc.c | ||
771 | +++ b/hw/display/omap_lcdc.c | ||
772 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
773 | |||
774 | static void omap_update_display(void *opaque) | ||
775 | { | ||
776 | - struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | ||
777 | + struct omap_lcd_panel_s *omap_lcd = opaque; | ||
778 | DisplaySurface *surface; | ||
779 | drawfn draw_line; | ||
780 | int size, height, first, last; | ||
781 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_update(struct omap_lcd_panel_s *s) { | ||
782 | } | ||
783 | } | ||
784 | |||
785 | -static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
786 | - unsigned size) | ||
787 | +static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, unsigned size) | ||
788 | { | ||
789 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
790 | + struct omap_lcd_panel_s *s = opaque; | ||
791 | |||
792 | switch (addr) { | ||
793 | case 0x00: /* LCD_CONTROL */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
795 | static void omap_lcdc_write(void *opaque, hwaddr addr, | ||
796 | uint64_t value, unsigned size) | ||
797 | { | ||
798 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
799 | + struct omap_lcd_panel_s *s = opaque; | ||
800 | |||
801 | switch (addr) { | ||
802 | case 0x00: /* LCD_CONTROL */ | ||
803 | diff --git a/hw/dma/omap_dma.c b/hw/dma/omap_dma.c | ||
804 | index XXXXXXX..XXXXXXX 100644 | ||
805 | --- a/hw/dma/omap_dma.c | ||
806 | +++ b/hw/dma/omap_dma.c | ||
807 | @@ -XXX,XX +XXX,XX @@ static int omap_dma_sys_read(struct omap_dma_s *s, int offset, | ||
26 | return 0; | 808 | return 0; |
27 | } | 809 | } |
28 | 810 | ||
29 | +/* Must be called inside a ptimer transaction block for s->timer[index] */ | 811 | -static uint64_t omap_dma_read(void *opaque, hwaddr addr, |
30 | static void a10_pit_set_freq(AwA10PITState *s, int index) | 812 | - unsigned size) |
31 | { | 813 | +static uint64_t omap_dma_read(void *opaque, hwaddr addr, unsigned size) |
32 | uint32_t prescaler, source, source_freq; | 814 | { |
33 | @@ -XXX,XX +XXX,XX @@ static void a10_pit_write(void *opaque, hwaddr offset, uint64_t value, | 815 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; |
34 | switch (offset & 0x0f) { | 816 | + struct omap_dma_s *s = opaque; |
35 | case AW_A10_PIT_TIMER_CONTROL: | 817 | int reg, ch; |
36 | s->control[index] = value; | 818 | uint16_t ret; |
37 | + ptimer_transaction_begin(s->timer[index]); | 819 | |
38 | a10_pit_set_freq(s, index); | 820 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma_read(void *opaque, hwaddr addr, |
39 | if (s->control[index] & AW_A10_PIT_TIMER_RELOAD) { | 821 | static void omap_dma_write(void *opaque, hwaddr addr, |
40 | ptimer_set_count(s->timer[index], s->interval[index]); | 822 | uint64_t value, unsigned size) |
41 | @@ -XXX,XX +XXX,XX @@ static void a10_pit_write(void *opaque, hwaddr offset, uint64_t value, | 823 | { |
42 | } else { | 824 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; |
43 | ptimer_stop(s->timer[index]); | 825 | + struct omap_dma_s *s = opaque; |
44 | } | 826 | int reg, ch; |
45 | + ptimer_transaction_commit(s->timer[index]); | 827 | |
46 | break; | 828 | if (size != 2) { |
47 | case AW_A10_PIT_TIMER_INTERVAL: | 829 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_dma_ops = { |
48 | s->interval[index] = value; | 830 | |
49 | + ptimer_transaction_begin(s->timer[index]); | 831 | static void omap_dma_request(void *opaque, int drq, int req) |
50 | ptimer_set_limit(s->timer[index], s->interval[index], 1); | 832 | { |
51 | + ptimer_transaction_commit(s->timer[index]); | 833 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; |
52 | break; | 834 | + struct omap_dma_s *s = opaque; |
53 | case AW_A10_PIT_TIMER_COUNT: | 835 | /* The request pins are level triggered in QEMU. */ |
54 | s->count[index] = value; | 836 | if (req) { |
55 | @@ -XXX,XX +XXX,XX @@ static void a10_pit_reset(DeviceState *dev) | 837 | if (~s->dma->drqbmp & (1ULL << drq)) { |
56 | s->control[i] = AW_A10_PIT_DEFAULT_CLOCK; | 838 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_request(void *opaque, int drq, int req) |
57 | s->interval[i] = 0; | 839 | /* XXX: this won't be needed once soc_dma knows about clocks. */ |
58 | s->count[i] = 0; | 840 | static void omap_dma_clk_update(void *opaque, int line, int on) |
59 | + ptimer_transaction_begin(s->timer[i]); | 841 | { |
60 | ptimer_stop(s->timer[i]); | 842 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; |
61 | a10_pit_set_freq(s, i); | 843 | + struct omap_dma_s *s = opaque; |
62 | + ptimer_transaction_commit(s->timer[i]); | 844 | int i; |
845 | |||
846 | s->dma->freq = omap_clk_getrate(s->clk); | ||
847 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_interrupts_4_update(struct omap_dma_s *s) | ||
848 | static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
849 | unsigned size) | ||
850 | { | ||
851 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
852 | + struct omap_dma_s *s = opaque; | ||
853 | int irqn = 0, chnum; | ||
854 | struct omap_dma_channel_s *ch; | ||
855 | |||
856 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
857 | static void omap_dma4_write(void *opaque, hwaddr addr, | ||
858 | uint64_t value, unsigned size) | ||
859 | { | ||
860 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
861 | + struct omap_dma_s *s = opaque; | ||
862 | int chnum, irqn = 0; | ||
863 | struct omap_dma_channel_s *ch; | ||
864 | |||
865 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
866 | index XXXXXXX..XXXXXXX 100644 | ||
867 | --- a/hw/gpio/omap_gpio.c | ||
868 | +++ b/hw/gpio/omap_gpio.c | ||
869 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_set(void *opaque, int line, int level) | ||
870 | static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
871 | unsigned size) | ||
872 | { | ||
873 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
874 | + struct omap_gpio_s *s = opaque; | ||
875 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
876 | |||
877 | if (size != 2) { | ||
878 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
879 | static void omap_gpio_write(void *opaque, hwaddr addr, | ||
880 | uint64_t value, unsigned size) | ||
881 | { | ||
882 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
883 | + struct omap_gpio_s *s = opaque; | ||
884 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
885 | uint16_t diff; | ||
886 | int ln; | ||
887 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_reset(struct omap2_gpio_s *s) | ||
888 | |||
889 | static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
890 | { | ||
891 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
892 | + struct omap2_gpio_s *s = opaque; | ||
893 | |||
894 | switch (addr) { | ||
895 | case 0x00: /* GPIO_REVISION */ | ||
896 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
897 | static void omap2_gpio_module_write(void *opaque, hwaddr addr, | ||
898 | uint32_t value) | ||
899 | { | ||
900 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
901 | + struct omap2_gpio_s *s = opaque; | ||
902 | uint32_t diff; | ||
903 | int ln; | ||
904 | |||
905 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
906 | s->gpo = 0; | ||
907 | } | ||
908 | |||
909 | -static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
910 | - unsigned size) | ||
911 | +static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
912 | { | ||
913 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
914 | + struct omap2_gpif_s *s = opaque; | ||
915 | |||
916 | switch (addr) { | ||
917 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
918 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
919 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
920 | uint64_t value, unsigned size) | ||
921 | { | ||
922 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
923 | + struct omap2_gpif_s *s = opaque; | ||
924 | |||
925 | switch (addr) { | ||
926 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
927 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
928 | index XXXXXXX..XXXXXXX 100644 | ||
929 | --- a/hw/intc/omap_intc.c | ||
930 | +++ b/hw/intc/omap_intc.c | ||
931 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
932 | |||
933 | static void omap_set_intr(void *opaque, int irq, int req) | ||
934 | { | ||
935 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
936 | + struct omap_intr_handler_s *ih = opaque; | ||
937 | uint32_t rise; | ||
938 | |||
939 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
940 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
941 | /* Simplified version with no edge detection */ | ||
942 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
943 | { | ||
944 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
945 | + struct omap_intr_handler_s *ih = opaque; | ||
946 | uint32_t rise; | ||
947 | |||
948 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
949 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
950 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
951 | unsigned size) | ||
952 | { | ||
953 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
954 | + struct omap_intr_handler_s *s = opaque; | ||
955 | int i, offset = addr; | ||
956 | int bank_no = offset >> 8; | ||
957 | int line_no; | ||
958 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
959 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
960 | uint64_t value, unsigned size) | ||
961 | { | ||
962 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
963 | + struct omap_intr_handler_s *s = opaque; | ||
964 | int i, offset = addr; | ||
965 | int bank_no = offset >> 8; | ||
966 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
967 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
968 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
969 | unsigned size) | ||
970 | { | ||
971 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
972 | + struct omap_intr_handler_s *s = opaque; | ||
973 | int offset = addr; | ||
974 | int bank_no, line_no; | ||
975 | struct omap_intr_handler_bank_s *bank = NULL; | ||
976 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
977 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
978 | uint64_t value, unsigned size) | ||
979 | { | ||
980 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
981 | + struct omap_intr_handler_s *s = opaque; | ||
982 | int offset = addr; | ||
983 | int bank_no, line_no; | ||
984 | struct omap_intr_handler_bank_s *bank = NULL; | ||
985 | diff --git a/hw/misc/omap_gpmc.c b/hw/misc/omap_gpmc.c | ||
986 | index XXXXXXX..XXXXXXX 100644 | ||
987 | --- a/hw/misc/omap_gpmc.c | ||
988 | +++ b/hw/misc/omap_gpmc.c | ||
989 | @@ -XXX,XX +XXX,XX @@ static void omap_gpmc_dma_update(struct omap_gpmc_s *s, int value) | ||
990 | static uint64_t omap_nand_read(void *opaque, hwaddr addr, | ||
991 | unsigned size) | ||
992 | { | ||
993 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
994 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
995 | uint64_t v; | ||
996 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
997 | switch (omap_gpmc_devsize(f)) { | ||
998 | @@ -XXX,XX +XXX,XX @@ static void omap_nand_setio(DeviceState *dev, uint64_t value, | ||
999 | static void omap_nand_write(void *opaque, hwaddr addr, | ||
1000 | uint64_t value, unsigned size) | ||
1001 | { | ||
1002 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
1003 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
1004 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
1005 | omap_nand_setio(f->dev, value, omap_gpmc_devsize(f), size); | ||
1006 | } | ||
1007 | @@ -XXX,XX +XXX,XX @@ static void fill_prefetch_fifo(struct omap_gpmc_s *s) | ||
1008 | static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1009 | unsigned size) | ||
1010 | { | ||
1011 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1012 | + struct omap_gpmc_s *s = opaque; | ||
1013 | uint32_t data; | ||
1014 | if (s->prefetch.config1 & 1) { | ||
1015 | /* The TRM doesn't define the behaviour if you read from the | ||
1016 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1017 | static void omap_gpmc_prefetch_write(void *opaque, hwaddr addr, | ||
1018 | uint64_t value, unsigned size) | ||
1019 | { | ||
1020 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1021 | + struct omap_gpmc_s *s = opaque; | ||
1022 | int cs = prefetch_cs(s->prefetch.config1); | ||
1023 | if ((s->prefetch.config1 & 1) == 0) { | ||
1024 | /* The TRM doesn't define the behaviour of writing to the | ||
1025 | @@ -XXX,XX +XXX,XX @@ static int gpmc_wordaccess_only(hwaddr addr) | ||
1026 | static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1027 | unsigned size) | ||
1028 | { | ||
1029 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1030 | + struct omap_gpmc_s *s = opaque; | ||
1031 | int cs; | ||
1032 | struct omap_gpmc_cs_file_s *f; | ||
1033 | |||
1034 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1035 | static void omap_gpmc_write(void *opaque, hwaddr addr, | ||
1036 | uint64_t value, unsigned size) | ||
1037 | { | ||
1038 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1039 | + struct omap_gpmc_s *s = opaque; | ||
1040 | int cs; | ||
1041 | struct omap_gpmc_cs_file_s *f; | ||
1042 | |||
1043 | diff --git a/hw/misc/omap_l4.c b/hw/misc/omap_l4.c | ||
1044 | index XXXXXXX..XXXXXXX 100644 | ||
1045 | --- a/hw/misc/omap_l4.c | ||
1046 | +++ b/hw/misc/omap_l4.c | ||
1047 | @@ -XXX,XX +XXX,XX @@ hwaddr omap_l4_region_size(struct omap_target_agent_s *ta, | ||
1048 | return ta->start[region].size; | ||
1049 | } | ||
1050 | |||
1051 | -static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1052 | - unsigned size) | ||
1053 | +static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, unsigned size) | ||
1054 | { | ||
1055 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1056 | + struct omap_target_agent_s *s = opaque; | ||
1057 | |||
1058 | if (size != 2) { | ||
1059 | return omap_badwidth_read16(opaque, addr); | ||
1060 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1061 | static void omap_l4ta_write(void *opaque, hwaddr addr, | ||
1062 | uint64_t value, unsigned size) | ||
1063 | { | ||
1064 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1065 | + struct omap_target_agent_s *s = opaque; | ||
1066 | |||
1067 | if (size != 4) { | ||
1068 | omap_badwidth_write32(opaque, addr, value); | ||
1069 | diff --git a/hw/misc/omap_sdrc.c b/hw/misc/omap_sdrc.c | ||
1070 | index XXXXXXX..XXXXXXX 100644 | ||
1071 | --- a/hw/misc/omap_sdrc.c | ||
1072 | +++ b/hw/misc/omap_sdrc.c | ||
1073 | @@ -XXX,XX +XXX,XX @@ void omap_sdrc_reset(struct omap_sdrc_s *s) | ||
1074 | s->config = 0x10; | ||
1075 | } | ||
1076 | |||
1077 | -static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1078 | - unsigned size) | ||
1079 | +static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, unsigned size) | ||
1080 | { | ||
1081 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1082 | + struct omap_sdrc_s *s = opaque; | ||
1083 | |||
1084 | if (size != 4) { | ||
1085 | return omap_badwidth_read32(opaque, addr); | ||
1086 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1087 | static void omap_sdrc_write(void *opaque, hwaddr addr, | ||
1088 | uint64_t value, unsigned size) | ||
1089 | { | ||
1090 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1091 | + struct omap_sdrc_s *s = opaque; | ||
1092 | |||
1093 | if (size != 4) { | ||
1094 | omap_badwidth_write32(opaque, addr, value); | ||
1095 | diff --git a/hw/misc/omap_tap.c b/hw/misc/omap_tap.c | ||
1096 | index XXXXXXX..XXXXXXX 100644 | ||
1097 | --- a/hw/misc/omap_tap.c | ||
1098 | +++ b/hw/misc/omap_tap.c | ||
1099 | @@ -XXX,XX +XXX,XX @@ | ||
1100 | #include "hw/arm/omap.h" | ||
1101 | |||
1102 | /* TEST-Chip-level TAP */ | ||
1103 | -static uint64_t omap_tap_read(void *opaque, hwaddr addr, | ||
1104 | - unsigned size) | ||
1105 | +static uint64_t omap_tap_read(void *opaque, hwaddr addr, unsigned size) | ||
1106 | { | ||
1107 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
1108 | + struct omap_mpu_state_s *s = opaque; | ||
1109 | |||
1110 | if (size != 4) { | ||
1111 | return omap_badwidth_read32(opaque, addr); | ||
1112 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | ||
1113 | index XXXXXXX..XXXXXXX 100644 | ||
1114 | --- a/hw/sd/omap_mmc.c | ||
1115 | +++ b/hw/sd/omap_mmc.c | ||
1116 | @@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host) | ||
1117 | device_cold_reset(DEVICE(host->card)); | ||
1118 | } | ||
1119 | |||
1120 | -static uint64_t omap_mmc_read(void *opaque, hwaddr offset, | ||
1121 | - unsigned size) | ||
1122 | +static uint64_t omap_mmc_read(void *opaque, hwaddr offset, unsigned size) | ||
1123 | { | ||
1124 | uint16_t i; | ||
1125 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1126 | + struct omap_mmc_s *s = opaque; | ||
1127 | |||
1128 | if (size != 2) { | ||
1129 | return omap_badwidth_read16(opaque, offset); | ||
1130 | @@ -XXX,XX +XXX,XX @@ static void omap_mmc_write(void *opaque, hwaddr offset, | ||
1131 | uint64_t value, unsigned size) | ||
1132 | { | ||
1133 | int i; | ||
1134 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1135 | + struct omap_mmc_s *s = opaque; | ||
1136 | |||
1137 | if (size != 2) { | ||
1138 | omap_badwidth_write16(opaque, offset, value); | ||
1139 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_mmc_ops = { | ||
1140 | |||
1141 | static void omap_mmc_cover_cb(void *opaque, int line, int level) | ||
1142 | { | ||
1143 | - struct omap_mmc_s *host = (struct omap_mmc_s *) opaque; | ||
1144 | + struct omap_mmc_s *host = opaque; | ||
1145 | |||
1146 | if (!host->cdet_state && level) { | ||
1147 | host->status |= 0x0002; | ||
1148 | diff --git a/hw/ssi/omap_spi.c b/hw/ssi/omap_spi.c | ||
1149 | index XXXXXXX..XXXXXXX 100644 | ||
1150 | --- a/hw/ssi/omap_spi.c | ||
1151 | +++ b/hw/ssi/omap_spi.c | ||
1152 | @@ -XXX,XX +XXX,XX @@ void omap_mcspi_reset(struct omap_mcspi_s *s) | ||
1153 | omap_mcspi_interrupt_update(s); | ||
1154 | } | ||
1155 | |||
1156 | -static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1157 | - unsigned size) | ||
1158 | +static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, unsigned size) | ||
1159 | { | ||
1160 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1161 | + struct omap_mcspi_s *s = opaque; | ||
1162 | int ch = 0; | ||
1163 | uint32_t ret; | ||
1164 | |||
1165 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1166 | static void omap_mcspi_write(void *opaque, hwaddr addr, | ||
1167 | uint64_t value, unsigned size) | ||
1168 | { | ||
1169 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1170 | + struct omap_mcspi_s *s = opaque; | ||
1171 | int ch = 0; | ||
1172 | |||
1173 | if (size != 4) { | ||
1174 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | ||
1175 | index XXXXXXX..XXXXXXX 100644 | ||
1176 | --- a/hw/timer/omap_gptimer.c | ||
1177 | +++ b/hw/timer/omap_gptimer.c | ||
1178 | @@ -XXX,XX +XXX,XX @@ static inline void omap_gp_timer_trigger(struct omap_gp_timer_s *timer) | ||
1179 | |||
1180 | static void omap_gp_timer_tick(void *opaque) | ||
1181 | { | ||
1182 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1183 | + struct omap_gp_timer_s *timer = opaque; | ||
1184 | |||
1185 | if (!timer->ar) { | ||
1186 | timer->st = 0; | ||
1187 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_tick(void *opaque) | ||
1188 | |||
1189 | static void omap_gp_timer_match(void *opaque) | ||
1190 | { | ||
1191 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1192 | + struct omap_gp_timer_s *timer = opaque; | ||
1193 | |||
1194 | if (timer->trigger == gpt_trigger_both) | ||
1195 | omap_gp_timer_trigger(timer); | ||
1196 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_match(void *opaque) | ||
1197 | |||
1198 | static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1199 | { | ||
1200 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1201 | + struct omap_gp_timer_s *s = opaque; | ||
1202 | int trigger; | ||
1203 | |||
1204 | switch (s->capture) { | ||
1205 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1206 | |||
1207 | static void omap_gp_timer_clk_update(void *opaque, int line, int on) | ||
1208 | { | ||
1209 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1210 | + struct omap_gp_timer_s *timer = opaque; | ||
1211 | |||
1212 | omap_gp_timer_sync(timer); | ||
1213 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
1214 | @@ -XXX,XX +XXX,XX @@ void omap_gp_timer_reset(struct omap_gp_timer_s *s) | ||
1215 | |||
1216 | static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1217 | { | ||
1218 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1219 | + struct omap_gp_timer_s *s = opaque; | ||
1220 | |||
1221 | switch (addr) { | ||
1222 | case 0x00: /* TIDR */ | ||
1223 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1224 | |||
1225 | static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1226 | { | ||
1227 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1228 | + struct omap_gp_timer_s *s = opaque; | ||
1229 | uint32_t ret; | ||
1230 | |||
1231 | if (addr & 2) | ||
1232 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
63 | } | 1233 | } |
64 | s->watch_dog_mode = 0; | 1234 | } |
65 | s->watch_dog_control = 0; | 1235 | |
66 | @@ -XXX,XX +XXX,XX @@ static void a10_pit_init(Object *obj) | 1236 | -static void omap_gp_timer_write(void *opaque, hwaddr addr, |
67 | { | 1237 | - uint32_t value) |
68 | AwA10PITState *s = AW_A10_PIT(obj); | 1238 | +static void omap_gp_timer_write(void *opaque, hwaddr addr, uint32_t value) |
69 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 1239 | { |
70 | - QEMUBH * bh[AW_A10_PIT_TIMER_NR]; | 1240 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; |
71 | uint8_t i; | 1241 | + struct omap_gp_timer_s *s = opaque; |
72 | 1242 | ||
73 | for (i = 0; i < AW_A10_PIT_TIMER_NR; i++) { | 1243 | switch (addr) { |
74 | @@ -XXX,XX +XXX,XX @@ static void a10_pit_init(Object *obj) | 1244 | case 0x00: /* TIDR */ |
75 | 1245 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_write(void *opaque, hwaddr addr, | |
76 | tc->container = s; | ||
77 | tc->index = i; | ||
78 | - bh[i] = qemu_bh_new(a10_pit_timer_cb, tc); | ||
79 | - s->timer[i] = ptimer_init_with_bh(bh[i], PTIMER_POLICY_DEFAULT); | ||
80 | + s->timer[i] = ptimer_init(a10_pit_timer_cb, tc, PTIMER_POLICY_DEFAULT); | ||
81 | } | 1246 | } |
82 | } | 1247 | } |
83 | 1248 | ||
1249 | -static void omap_gp_timer_writeh(void *opaque, hwaddr addr, | ||
1250 | - uint32_t value) | ||
1251 | +static void omap_gp_timer_writeh(void *opaque, hwaddr addr, uint32_t value) | ||
1252 | { | ||
1253 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1254 | + struct omap_gp_timer_s *s = opaque; | ||
1255 | |||
1256 | if (addr & 2) | ||
1257 | omap_gp_timer_write(opaque, addr, (value << 16) | s->writeh); | ||
1258 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c | ||
1259 | index XXXXXXX..XXXXXXX 100644 | ||
1260 | --- a/hw/timer/omap_synctimer.c | ||
1261 | +++ b/hw/timer/omap_synctimer.c | ||
1262 | @@ -XXX,XX +XXX,XX @@ void omap_synctimer_reset(struct omap_synctimer_s *s) | ||
1263 | |||
1264 | static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1265 | { | ||
1266 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1267 | + struct omap_synctimer_s *s = opaque; | ||
1268 | |||
1269 | switch (addr) { | ||
1270 | case 0x00: /* 32KSYNCNT_REV */ | ||
1271 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1272 | |||
1273 | static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) | ||
1274 | { | ||
1275 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1276 | + struct omap_synctimer_s *s = opaque; | ||
1277 | uint32_t ret; | ||
1278 | |||
1279 | if (addr & 2) | ||
84 | -- | 1280 | -- |
85 | 2.20.1 | 1281 | 2.34.1 |
86 | 1282 | ||
87 | 1283 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | It cleanups the current models for the Aspeed AST2400 and AST2500 SoCs | 3 | Following docs/devel/style.rst guidelines, rename omap_gpif_s -> |
4 | and prepares ground for future SoCs. | 4 | Omap1GpioState. This also remove a use of 'struct' in the |
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
5 | 6 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20190925143248.10000-11-clg@kaod.org | 9 | Message-id: 20230109140306.23161-5-philmd@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | include/hw/watchdog/wdt_aspeed.h | 18 ++++- | 12 | include/hw/arm/omap.h | 6 +++--- |
12 | hw/arm/aspeed_soc.c | 9 ++- | 13 | hw/gpio/omap_gpio.c | 16 ++++++++-------- |
13 | hw/watchdog/wdt_aspeed.c | 122 ++++++++++++++++--------------- | 14 | 2 files changed, 11 insertions(+), 11 deletions(-) |
14 | 3 files changed, 86 insertions(+), 63 deletions(-) | ||
15 | 15 | ||
16 | diff --git a/include/hw/watchdog/wdt_aspeed.h b/include/hw/watchdog/wdt_aspeed.h | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/watchdog/wdt_aspeed.h | 18 | --- a/include/hw/arm/omap.h |
19 | +++ b/include/hw/watchdog/wdt_aspeed.h | 19 | +++ b/include/hw/arm/omap.h |
20 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ void omap_i2c_set_fclk(OMAPI2CState *i2c, omap_clk clk); |
21 | #define TYPE_ASPEED_WDT "aspeed.wdt" | 21 | |
22 | #define ASPEED_WDT(obj) \ | 22 | /* omap_gpio.c */ |
23 | OBJECT_CHECK(AspeedWDTState, (obj), TYPE_ASPEED_WDT) | 23 | #define TYPE_OMAP1_GPIO "omap-gpio" |
24 | +#define TYPE_ASPEED_2400_WDT TYPE_ASPEED_WDT "-ast2400" | 24 | -DECLARE_INSTANCE_CHECKER(struct omap_gpif_s, OMAP1_GPIO, |
25 | +#define TYPE_ASPEED_2500_WDT TYPE_ASPEED_WDT "-ast2500" | 25 | +typedef struct Omap1GpioState Omap1GpioState; |
26 | 26 | +DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, | |
27 | #define ASPEED_WDT_REGS_MAX (0x20 / 4) | 27 | TYPE_OMAP1_GPIO) |
28 | 28 | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedWDTState { | 29 | #define TYPE_OMAP2_GPIO "omap2-gpio" |
30 | 30 | DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, | |
31 | AspeedSCUState *scu; | 31 | TYPE_OMAP2_GPIO) |
32 | uint32_t pclk_freq; | 32 | |
33 | - uint32_t silicon_rev; | 33 | -typedef struct omap_gpif_s omap_gpif; |
34 | - uint32_t ext_pulse_width_mask; | 34 | typedef struct omap2_gpif_s omap2_gpif; |
35 | } AspeedWDTState; | 35 | |
36 | 36 | /* TODO: clock framework (see above) */ | |
37 | +#define ASPEED_WDT_CLASS(klass) \ | 37 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk); |
38 | + OBJECT_CLASS_CHECK(AspeedWDTClass, (klass), TYPE_ASPEED_WDT) | 38 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); |
39 | +#define ASPEED_WDT_GET_CLASS(obj) \ | 39 | |
40 | + OBJECT_GET_CLASS(AspeedWDTClass, (obj), TYPE_ASPEED_WDT) | 40 | void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); |
41 | + | 41 | void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); |
42 | +typedef struct AspeedWDTClass { | 42 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c |
43 | + SysBusDeviceClass parent_class; | ||
44 | + | ||
45 | + uint32_t offset; | ||
46 | + uint32_t ext_pulse_width_mask; | ||
47 | + uint32_t reset_ctrl_reg; | ||
48 | + void (*reset_pulse)(AspeedWDTState *s, uint32_t property); | ||
49 | +} AspeedWDTClass; | ||
50 | + | ||
51 | #endif /* WDT_ASPEED_H */ | ||
52 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/hw/arm/aspeed_soc.c | 44 | --- a/hw/gpio/omap_gpio.c |
55 | +++ b/hw/arm/aspeed_soc.c | 45 | +++ b/hw/gpio/omap_gpio.c |
56 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | 46 | @@ -XXX,XX +XXX,XX @@ struct omap_gpio_s { |
57 | "max-ram-size", &error_abort); | 47 | uint16_t pins; |
58 | 48 | }; | |
59 | for (i = 0; i < sc->info->wdts_num; i++) { | 49 | |
60 | + snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname); | 50 | -struct omap_gpif_s { |
61 | sysbus_init_child_obj(obj, "wdt[*]", OBJECT(&s->wdt[i]), | 51 | +struct Omap1GpioState { |
62 | - sizeof(s->wdt[i]), TYPE_ASPEED_WDT); | 52 | SysBusDevice parent_obj; |
63 | - qdev_prop_set_uint32(DEVICE(&s->wdt[i]), "silicon-rev", | 53 | |
64 | - sc->info->silicon_rev); | 54 | MemoryRegion iomem; |
65 | + sizeof(s->wdt[i]), typename); | 55 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { |
66 | object_property_add_const_link(OBJECT(&s->wdt[i]), "scu", | 56 | /* General-Purpose I/O of OMAP1 */ |
67 | OBJECT(&s->scu), &error_abort); | 57 | static void omap_gpio_set(void *opaque, int line, int level) |
58 | { | ||
59 | - struct omap_gpif_s *p = opaque; | ||
60 | + Omap1GpioState *p = opaque; | ||
61 | struct omap_gpio_s *s = &p->omap1; | ||
62 | uint16_t prev = s->inputs; | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpio_module_ops = { | ||
65 | |||
66 | static void omap_gpif_reset(DeviceState *dev) | ||
67 | { | ||
68 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
69 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
70 | |||
71 | omap_gpio_reset(&s->omap1); | ||
72 | } | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpif_top_ops = { | ||
74 | static void omap_gpio_init(Object *obj) | ||
75 | { | ||
76 | DeviceState *dev = DEVICE(obj); | ||
77 | - struct omap_gpif_s *s = OMAP1_GPIO(obj); | ||
78 | + Omap1GpioState *s = OMAP1_GPIO(obj); | ||
79 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
80 | |||
81 | qdev_init_gpio_in(dev, omap_gpio_set, 16); | ||
82 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_init(Object *obj) | ||
83 | |||
84 | static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
87 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
88 | |||
89 | if (!s->clk) { | ||
90 | error_setg(errp, "omap-gpio: clk not connected"); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
68 | } | 92 | } |
69 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
70 | |||
71 | /* Watch dog */ | ||
72 | for (i = 0; i < sc->info->wdts_num; i++) { | ||
73 | + AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]); | ||
74 | + | ||
75 | object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", &err); | ||
76 | if (err) { | ||
77 | error_propagate(errp, err); | ||
78 | return; | ||
79 | } | ||
80 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, | ||
81 | - sc->info->memmap[ASPEED_WDT] + i * 0x20); | ||
82 | + sc->info->memmap[ASPEED_WDT] + i * awc->offset); | ||
83 | } | ||
84 | |||
85 | /* Net */ | ||
86 | diff --git a/hw/watchdog/wdt_aspeed.c b/hw/watchdog/wdt_aspeed.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/hw/watchdog/wdt_aspeed.c | ||
89 | +++ b/hw/watchdog/wdt_aspeed.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static bool aspeed_wdt_is_enabled(const AspeedWDTState *s) | ||
91 | return s->regs[WDT_CTRL] & WDT_CTRL_ENABLE; | ||
92 | } | 93 | } |
93 | 94 | ||
94 | -static bool is_ast2500(const AspeedWDTState *s) | 95 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk) |
95 | -{ | 96 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk) |
96 | - switch (s->silicon_rev) { | ||
97 | - case AST2500_A0_SILICON_REV: | ||
98 | - case AST2500_A1_SILICON_REV: | ||
99 | - return true; | ||
100 | - case AST2400_A0_SILICON_REV: | ||
101 | - case AST2400_A1_SILICON_REV: | ||
102 | - default: | ||
103 | - break; | ||
104 | - } | ||
105 | - | ||
106 | - return false; | ||
107 | -} | ||
108 | - | ||
109 | static uint64_t aspeed_wdt_read(void *opaque, hwaddr offset, unsigned size) | ||
110 | { | 97 | { |
111 | AspeedWDTState *s = ASPEED_WDT(opaque); | 98 | gpio->clk = clk; |
112 | @@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_write(void *opaque, hwaddr offset, uint64_t data, | ||
113 | unsigned size) | ||
114 | { | ||
115 | AspeedWDTState *s = ASPEED_WDT(opaque); | ||
116 | + AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(s); | ||
117 | bool enable = data & WDT_CTRL_ENABLE; | ||
118 | |||
119 | offset >>= 2; | ||
120 | @@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_write(void *opaque, hwaddr offset, uint64_t data, | ||
121 | } | ||
122 | break; | ||
123 | case WDT_RESET_WIDTH: | ||
124 | - { | ||
125 | - uint32_t property = data & WDT_POLARITY_MASK; | ||
126 | - | ||
127 | - if (property && is_ast2500(s)) { | ||
128 | - if (property == WDT_ACTIVE_HIGH_MAGIC) { | ||
129 | - s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_ACTIVE_HIGH; | ||
130 | - } else if (property == WDT_ACTIVE_LOW_MAGIC) { | ||
131 | - s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_ACTIVE_HIGH; | ||
132 | - } else if (property == WDT_PUSH_PULL_MAGIC) { | ||
133 | - s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_PUSH_PULL; | ||
134 | - } else if (property == WDT_OPEN_DRAIN_MAGIC) { | ||
135 | - s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_PUSH_PULL; | ||
136 | - } | ||
137 | + if (awc->reset_pulse) { | ||
138 | + awc->reset_pulse(s, data & WDT_POLARITY_MASK); | ||
139 | } | ||
140 | - s->regs[WDT_RESET_WIDTH] &= ~s->ext_pulse_width_mask; | ||
141 | - s->regs[WDT_RESET_WIDTH] |= data & s->ext_pulse_width_mask; | ||
142 | + s->regs[WDT_RESET_WIDTH] &= ~awc->ext_pulse_width_mask; | ||
143 | + s->regs[WDT_RESET_WIDTH] |= data & awc->ext_pulse_width_mask; | ||
144 | break; | ||
145 | - } | ||
146 | + | ||
147 | case WDT_TIMEOUT_STATUS: | ||
148 | case WDT_TIMEOUT_CLEAR: | ||
149 | qemu_log_mask(LOG_UNIMP, | ||
150 | @@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_reset(DeviceState *dev) | ||
151 | static void aspeed_wdt_timer_expired(void *dev) | ||
152 | { | ||
153 | AspeedWDTState *s = ASPEED_WDT(dev); | ||
154 | + uint32_t reset_ctrl_reg = ASPEED_WDT_GET_CLASS(s)->reset_ctrl_reg; | ||
155 | |||
156 | /* Do not reset on SDRAM controller reset */ | ||
157 | - if (s->scu->regs[SCU_RESET_CONTROL1] & SCU_RESET_SDRAM) { | ||
158 | + if (s->scu->regs[reset_ctrl_reg] & SCU_RESET_SDRAM) { | ||
159 | timer_del(s->timer); | ||
160 | s->regs[WDT_CTRL] = 0; | ||
161 | return; | ||
162 | @@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_realize(DeviceState *dev, Error **errp) | ||
163 | } | ||
164 | s->scu = ASPEED_SCU(obj); | ||
165 | |||
166 | - if (!is_supported_silicon_rev(s->silicon_rev)) { | ||
167 | - error_setg(errp, "Unknown silicon revision: 0x%" PRIx32, | ||
168 | - s->silicon_rev); | ||
169 | - return; | ||
170 | - } | ||
171 | - | ||
172 | - switch (s->silicon_rev) { | ||
173 | - case AST2400_A0_SILICON_REV: | ||
174 | - case AST2400_A1_SILICON_REV: | ||
175 | - s->ext_pulse_width_mask = 0xff; | ||
176 | - break; | ||
177 | - case AST2500_A0_SILICON_REV: | ||
178 | - case AST2500_A1_SILICON_REV: | ||
179 | - s->ext_pulse_width_mask = 0xfffff; | ||
180 | - break; | ||
181 | - default: | ||
182 | - g_assert_not_reached(); | ||
183 | - } | ||
184 | - | ||
185 | s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, aspeed_wdt_timer_expired, dev); | ||
186 | |||
187 | /* FIXME: This setting should be derived from the SCU hw strapping | ||
188 | @@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_realize(DeviceState *dev, Error **errp) | ||
189 | sysbus_init_mmio(sbd, &s->iomem); | ||
190 | } | 99 | } |
191 | 100 | ||
192 | -static Property aspeed_wdt_properties[] = { | 101 | static Property omap_gpio_properties[] = { |
193 | - DEFINE_PROP_UINT32("silicon-rev", AspeedWDTState, silicon_rev, 0), | 102 | - DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0), |
194 | - DEFINE_PROP_END_OF_LIST(), | 103 | + DEFINE_PROP_INT32("mpu_model", Omap1GpioState, mpu_model, 0), |
195 | -}; | 104 | DEFINE_PROP_END_OF_LIST(), |
196 | - | ||
197 | static void aspeed_wdt_class_init(ObjectClass *klass, void *data) | ||
198 | { | ||
199 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
200 | |||
201 | + dc->desc = "ASPEED Watchdog Controller"; | ||
202 | dc->realize = aspeed_wdt_realize; | ||
203 | dc->reset = aspeed_wdt_reset; | ||
204 | set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
205 | dc->vmsd = &vmstate_aspeed_wdt; | ||
206 | - dc->props = aspeed_wdt_properties; | ||
207 | } | ||
208 | |||
209 | static const TypeInfo aspeed_wdt_info = { | ||
210 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_wdt_info = { | ||
211 | .name = TYPE_ASPEED_WDT, | ||
212 | .instance_size = sizeof(AspeedWDTState), | ||
213 | .class_init = aspeed_wdt_class_init, | ||
214 | + .class_size = sizeof(AspeedWDTClass), | ||
215 | + .abstract = true, | ||
216 | +}; | ||
217 | + | ||
218 | +static void aspeed_2400_wdt_class_init(ObjectClass *klass, void *data) | ||
219 | +{ | ||
220 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
221 | + AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); | ||
222 | + | ||
223 | + dc->desc = "ASPEED 2400 Watchdog Controller"; | ||
224 | + awc->offset = 0x20; | ||
225 | + awc->ext_pulse_width_mask = 0xff; | ||
226 | + awc->reset_ctrl_reg = SCU_RESET_CONTROL1; | ||
227 | +} | ||
228 | + | ||
229 | +static const TypeInfo aspeed_2400_wdt_info = { | ||
230 | + .name = TYPE_ASPEED_2400_WDT, | ||
231 | + .parent = TYPE_ASPEED_WDT, | ||
232 | + .instance_size = sizeof(AspeedWDTState), | ||
233 | + .class_init = aspeed_2400_wdt_class_init, | ||
234 | +}; | ||
235 | + | ||
236 | +static void aspeed_2500_wdt_reset_pulse(AspeedWDTState *s, uint32_t property) | ||
237 | +{ | ||
238 | + if (property) { | ||
239 | + if (property == WDT_ACTIVE_HIGH_MAGIC) { | ||
240 | + s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_ACTIVE_HIGH; | ||
241 | + } else if (property == WDT_ACTIVE_LOW_MAGIC) { | ||
242 | + s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_ACTIVE_HIGH; | ||
243 | + } else if (property == WDT_PUSH_PULL_MAGIC) { | ||
244 | + s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_PUSH_PULL; | ||
245 | + } else if (property == WDT_OPEN_DRAIN_MAGIC) { | ||
246 | + s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_PUSH_PULL; | ||
247 | + } | ||
248 | + } | ||
249 | +} | ||
250 | + | ||
251 | +static void aspeed_2500_wdt_class_init(ObjectClass *klass, void *data) | ||
252 | +{ | ||
253 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
254 | + AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); | ||
255 | + | ||
256 | + dc->desc = "ASPEED 2500 Watchdog Controller"; | ||
257 | + awc->offset = 0x20; | ||
258 | + awc->ext_pulse_width_mask = 0xfffff; | ||
259 | + awc->reset_ctrl_reg = SCU_RESET_CONTROL1; | ||
260 | + awc->reset_pulse = aspeed_2500_wdt_reset_pulse; | ||
261 | +} | ||
262 | + | ||
263 | +static const TypeInfo aspeed_2500_wdt_info = { | ||
264 | + .name = TYPE_ASPEED_2500_WDT, | ||
265 | + .parent = TYPE_ASPEED_WDT, | ||
266 | + .instance_size = sizeof(AspeedWDTState), | ||
267 | + .class_init = aspeed_2500_wdt_class_init, | ||
268 | }; | 105 | }; |
269 | 106 | ||
270 | static void wdt_aspeed_register_types(void) | 107 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_class_init(ObjectClass *klass, void *data) |
271 | { | 108 | static const TypeInfo omap_gpio_info = { |
272 | watchdog_add_model(&model); | 109 | .name = TYPE_OMAP1_GPIO, |
273 | type_register_static(&aspeed_wdt_info); | 110 | .parent = TYPE_SYS_BUS_DEVICE, |
274 | + type_register_static(&aspeed_2400_wdt_info); | 111 | - .instance_size = sizeof(struct omap_gpif_s), |
275 | + type_register_static(&aspeed_2500_wdt_info); | 112 | + .instance_size = sizeof(Omap1GpioState), |
276 | } | 113 | .instance_init = omap_gpio_init, |
277 | 114 | .class_init = omap_gpio_class_init, | |
278 | type_init(wdt_aspeed_register_types) | 115 | }; |
279 | -- | 116 | -- |
280 | 2.20.1 | 117 | 2.34.1 |
281 | 118 | ||
282 | 119 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The I2C controller of the AST2400 and AST2500 SoCs have one IRQ shared | 3 | Following docs/devel/style.rst guidelines, rename omap2_gpif_s -> |
4 | by all I2C busses. The AST2600 SoC I2C controller has one IRQ per bus | 4 | Omap2GpioState. This also remove a use of 'struct' in the |
5 | and 16 busses. | 5 | DECLARE_INSTANCE_CHECKER() macro call. |
6 | 6 | ||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20190925143248.10000-17-clg@kaod.org | 9 | Message-id: 20230109140306.23161-6-philmd@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | include/hw/i2c/aspeed_i2c.h | 5 +++- | 12 | include/hw/arm/omap.h | 9 ++++----- |
13 | hw/i2c/aspeed_i2c.c | 46 +++++++++++++++++++++++++++++++++++-- | 13 | hw/gpio/omap_gpio.c | 20 ++++++++++---------- |
14 | 2 files changed, 48 insertions(+), 3 deletions(-) | 14 | 2 files changed, 14 insertions(+), 15 deletions(-) |
15 | 15 | ||
16 | diff --git a/include/hw/i2c/aspeed_i2c.h b/include/hw/i2c/aspeed_i2c.h | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/i2c/aspeed_i2c.h | 18 | --- a/include/hw/arm/omap.h |
19 | +++ b/include/hw/i2c/aspeed_i2c.h | 19 | +++ b/include/hw/arm/omap.h |
20 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, |
21 | #define TYPE_ASPEED_I2C "aspeed.i2c" | 21 | TYPE_OMAP1_GPIO) |
22 | #define TYPE_ASPEED_2400_I2C TYPE_ASPEED_I2C "-ast2400" | 22 | |
23 | #define TYPE_ASPEED_2500_I2C TYPE_ASPEED_I2C "-ast2500" | 23 | #define TYPE_OMAP2_GPIO "omap2-gpio" |
24 | +#define TYPE_ASPEED_2600_I2C TYPE_ASPEED_I2C "-ast2600" | 24 | -DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, |
25 | #define ASPEED_I2C(obj) \ | 25 | +typedef struct Omap2GpioState Omap2GpioState; |
26 | OBJECT_CHECK(AspeedI2CState, (obj), TYPE_ASPEED_I2C) | 26 | +DECLARE_INSTANCE_CHECKER(Omap2GpioState, OMAP2_GPIO, |
27 | 27 | TYPE_OMAP2_GPIO) | |
28 | -#define ASPEED_I2C_NR_BUSSES 14 | 28 | |
29 | +#define ASPEED_I2C_NR_BUSSES 16 | 29 | -typedef struct omap2_gpif_s omap2_gpif; |
30 | 30 | - | |
31 | struct AspeedI2CState; | 31 | /* TODO: clock framework (see above) */ |
32 | 32 | void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | |
33 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedI2CBus { | 33 | |
34 | 34 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | |
35 | I2CBus *bus; | 35 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); |
36 | uint8_t id; | 36 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk); |
37 | + qemu_irq irq; | 37 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk); |
38 | 38 | ||
39 | uint32_t ctrl; | 39 | /* OMAP2 l4 Interconnect */ |
40 | uint32_t timing[2]; | 40 | struct omap_l4_s; |
41 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedI2CClass { | 41 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c |
42 | uint8_t num_busses; | ||
43 | uint8_t reg_size; | ||
44 | uint8_t gap; | ||
45 | + qemu_irq (*bus_get_irq)(AspeedI2CBus *); | ||
46 | } AspeedI2CClass; | ||
47 | |||
48 | I2CBus *aspeed_i2c_get_bus(DeviceState *dev, int busnr); | ||
49 | diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
51 | --- a/hw/i2c/aspeed_i2c.c | 43 | --- a/hw/gpio/omap_gpio.c |
52 | +++ b/hw/i2c/aspeed_i2c.c | 44 | +++ b/hw/gpio/omap_gpio.c |
53 | @@ -XXX,XX +XXX,XX @@ static inline bool aspeed_i2c_bus_is_enabled(AspeedI2CBus *bus) | 45 | @@ -XXX,XX +XXX,XX @@ struct omap2_gpio_s { |
54 | 46 | uint8_t delay; | |
55 | static inline void aspeed_i2c_bus_raise_interrupt(AspeedI2CBus *bus) | 47 | }; |
48 | |||
49 | -struct omap2_gpif_s { | ||
50 | +struct Omap2GpioState { | ||
51 | SysBusDevice parent_obj; | ||
52 | |||
53 | MemoryRegion iomem; | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line) | ||
55 | |||
56 | static void omap2_gpio_set(void *opaque, int line, int level) | ||
56 | { | 57 | { |
57 | + AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller); | 58 | - struct omap2_gpif_s *p = opaque; |
58 | + | 59 | + Omap2GpioState *p = opaque; |
59 | bus->intr_status &= bus->intr_ctrl; | 60 | struct omap2_gpio_s *s = &p->modules[line >> 5]; |
60 | if (bus->intr_status) { | 61 | |
61 | bus->controller->intr_status |= 1 << bus->id; | 62 | line &= 31; |
62 | - qemu_irq_raise(bus->controller->irq); | 63 | @@ -XXX,XX +XXX,XX @@ static void omap_gpif_reset(DeviceState *dev) |
63 | + qemu_irq_raise(aic->bus_get_irq(bus)); | 64 | |
64 | } | 65 | static void omap2_gpif_reset(DeviceState *dev) |
65 | } | 66 | { |
66 | 67 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | |
67 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_write(void *opaque, hwaddr offset, | 68 | + Omap2GpioState *s = OMAP2_GPIO(dev); |
69 | int i; | ||
70 | |||
71 | for (i = 0; i < s->modulecount; i++) { | ||
72 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
73 | |||
74 | static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
75 | { | ||
76 | - struct omap2_gpif_s *s = opaque; | ||
77 | + Omap2GpioState *s = opaque; | ||
78 | |||
79 | switch (addr) { | ||
80 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
81 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
82 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
68 | uint64_t value, unsigned size) | 83 | uint64_t value, unsigned size) |
69 | { | 84 | { |
70 | AspeedI2CBus *bus = opaque; | 85 | - struct omap2_gpif_s *s = opaque; |
71 | + AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller); | 86 | + Omap2GpioState *s = opaque; |
72 | bool handle_rx; | 87 | |
73 | 88 | switch (addr) { | |
74 | switch (offset) { | 89 | case 0x00: /* IPGENERICOCPSPL_REVISION */ |
75 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_write(void *opaque, hwaddr offset, | 90 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_realize(DeviceState *dev, Error **errp) |
76 | bus->intr_status &= ~(value & 0x7FFF); | 91 | |
77 | if (!bus->intr_status) { | 92 | static void omap2_gpio_realize(DeviceState *dev, Error **errp) |
78 | bus->controller->intr_status &= ~(1 << bus->id); | 93 | { |
79 | - qemu_irq_lower(bus->controller->irq); | 94 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); |
80 | + qemu_irq_lower(aic->bus_get_irq(bus)); | 95 | + Omap2GpioState *s = OMAP2_GPIO(dev); |
81 | } | 96 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
82 | if (handle_rx && (bus->cmd & (I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST))) { | 97 | int i; |
83 | aspeed_i2c_handle_rx_cmd(bus); | 98 | |
84 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_realize(DeviceState *dev, Error **errp) | 99 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_gpio_info = { |
85 | for (i = 0; i < aic->num_busses; i++) { | 100 | .class_init = omap_gpio_class_init, |
86 | char name[32]; | ||
87 | int offset = i < aic->gap ? 1 : 5; | ||
88 | + | ||
89 | + sysbus_init_irq(sbd, &s->busses[i].irq); | ||
90 | snprintf(name, sizeof(name), "aspeed.i2c.%d", i); | ||
91 | s->busses[i].controller = s; | ||
92 | s->busses[i].id = i; | ||
93 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_i2c_info = { | ||
94 | .abstract = true, | ||
95 | }; | 101 | }; |
96 | 102 | ||
97 | +static qemu_irq aspeed_2400_i2c_bus_get_irq(AspeedI2CBus *bus) | 103 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk) |
98 | +{ | 104 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk) |
99 | + return bus->controller->irq; | ||
100 | +} | ||
101 | + | ||
102 | static void aspeed_2400_i2c_class_init(ObjectClass *klass, void *data) | ||
103 | { | 105 | { |
104 | DeviceClass *dc = DEVICE_CLASS(klass); | 106 | gpio->iclk = clk; |
105 | @@ -XXX,XX +XXX,XX @@ static void aspeed_2400_i2c_class_init(ObjectClass *klass, void *data) | ||
106 | aic->num_busses = 14; | ||
107 | aic->reg_size = 0x40; | ||
108 | aic->gap = 7; | ||
109 | + aic->bus_get_irq = aspeed_2400_i2c_bus_get_irq; | ||
110 | } | 107 | } |
111 | 108 | ||
112 | static const TypeInfo aspeed_2400_i2c_info = { | 109 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk) |
113 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_2400_i2c_info = { | 110 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk) |
114 | .class_init = aspeed_2400_i2c_class_init, | 111 | { |
112 | assert(i <= 5); | ||
113 | gpio->fclk[i] = clk; | ||
114 | } | ||
115 | |||
116 | static Property omap2_gpio_properties[] = { | ||
117 | - DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0), | ||
118 | + DEFINE_PROP_INT32("mpu_model", Omap2GpioState, mpu_model, 0), | ||
119 | DEFINE_PROP_END_OF_LIST(), | ||
115 | }; | 120 | }; |
116 | 121 | ||
117 | +static qemu_irq aspeed_2500_i2c_bus_get_irq(AspeedI2CBus *bus) | 122 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_class_init(ObjectClass *klass, void *data) |
118 | +{ | 123 | static const TypeInfo omap2_gpio_info = { |
119 | + return bus->controller->irq; | 124 | .name = TYPE_OMAP2_GPIO, |
120 | +} | 125 | .parent = TYPE_SYS_BUS_DEVICE, |
121 | + | 126 | - .instance_size = sizeof(struct omap2_gpif_s), |
122 | static void aspeed_2500_i2c_class_init(ObjectClass *klass, void *data) | 127 | + .instance_size = sizeof(Omap2GpioState), |
123 | { | 128 | .class_init = omap2_gpio_class_init, |
124 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
125 | @@ -XXX,XX +XXX,XX @@ static void aspeed_2500_i2c_class_init(ObjectClass *klass, void *data) | ||
126 | aic->num_busses = 14; | ||
127 | aic->reg_size = 0x40; | ||
128 | aic->gap = 7; | ||
129 | + aic->bus_get_irq = aspeed_2500_i2c_bus_get_irq; | ||
130 | } | ||
131 | |||
132 | static const TypeInfo aspeed_2500_i2c_info = { | ||
133 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_2500_i2c_info = { | ||
134 | .class_init = aspeed_2500_i2c_class_init, | ||
135 | }; | 129 | }; |
136 | 130 | ||
137 | +static qemu_irq aspeed_2600_i2c_bus_get_irq(AspeedI2CBus *bus) | ||
138 | +{ | ||
139 | + return bus->irq; | ||
140 | +} | ||
141 | + | ||
142 | +static void aspeed_2600_i2c_class_init(ObjectClass *klass, void *data) | ||
143 | +{ | ||
144 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
145 | + AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass); | ||
146 | + | ||
147 | + dc->desc = "ASPEED 2600 I2C Controller"; | ||
148 | + | ||
149 | + aic->num_busses = 16; | ||
150 | + aic->reg_size = 0x80; | ||
151 | + aic->gap = -1; /* no gap */ | ||
152 | + aic->bus_get_irq = aspeed_2600_i2c_bus_get_irq; | ||
153 | +} | ||
154 | + | ||
155 | +static const TypeInfo aspeed_2600_i2c_info = { | ||
156 | + .name = TYPE_ASPEED_2600_I2C, | ||
157 | + .parent = TYPE_ASPEED_I2C, | ||
158 | + .class_init = aspeed_2600_i2c_class_init, | ||
159 | +}; | ||
160 | + | ||
161 | static void aspeed_i2c_register_types(void) | ||
162 | { | ||
163 | type_register_static(&aspeed_i2c_info); | ||
164 | type_register_static(&aspeed_2400_i2c_info); | ||
165 | type_register_static(&aspeed_2500_i2c_info); | ||
166 | + type_register_static(&aspeed_2600_i2c_info); | ||
167 | } | ||
168 | |||
169 | type_init(aspeed_i2c_register_types) | ||
170 | -- | 131 | -- |
171 | 2.20.1 | 132 | 2.34.1 |
172 | 133 | ||
173 | 134 | diff view generated by jsdifflib |
1 | Switch the exynos MCT LFRC timers over to the ptimer transaction API. | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename | ||
4 | omap_intr_handler_s -> OMAPIntcState. This also remove a | ||
5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-7-philmd@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20191008171740.9679-13-peter.maydell@linaro.org | ||
6 | --- | 11 | --- |
7 | hw/timer/exynos4210_mct.c | 27 +++++++++++++++++++++++---- | 12 | include/hw/arm/omap.h | 9 ++++----- |
8 | 1 file changed, 23 insertions(+), 4 deletions(-) | 13 | hw/intc/omap_intc.c | 38 +++++++++++++++++++------------------- |
9 | 14 | 2 files changed, 23 insertions(+), 24 deletions(-) | |
10 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | 15 | |
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
11 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/timer/exynos4210_mct.c | 18 | --- a/include/hw/arm/omap.h |
13 | +++ b/hw/timer/exynos4210_mct.c | 19 | +++ b/include/hw/arm/omap.h |
14 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_lfrc_get_count(Exynos4210MCTLT *s) | 20 | @@ -XXX,XX +XXX,XX @@ void omap_clk_reparent(omap_clk clk, omap_clk parent); |
21 | |||
22 | /* omap_intc.c */ | ||
23 | #define TYPE_OMAP_INTC "common-omap-intc" | ||
24 | -typedef struct omap_intr_handler_s omap_intr_handler; | ||
25 | -DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
26 | - TYPE_OMAP_INTC) | ||
27 | +typedef struct OMAPIntcState OMAPIntcState; | ||
28 | +DECLARE_INSTANCE_CHECKER(OMAPIntcState, OMAP_INTC, TYPE_OMAP_INTC) | ||
29 | |||
15 | 30 | ||
16 | /* | 31 | /* |
17 | * Set counter of FRC local timer. | 32 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, |
18 | + * Must be called from within exynos4210_lfrc_tx_begin/commit block. | 33 | * (ie the struct omap_mpu_state_s*) to do the clockname to pointer |
34 | * translation.) | ||
19 | */ | 35 | */ |
20 | static void exynos4210_lfrc_update_count(Exynos4210MCTLT *s) | 36 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk); |
21 | { | 37 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk); |
22 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_lfrc_update_count(Exynos4210MCTLT *s) | 38 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk); |
23 | 39 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk); | |
24 | /* | 40 | |
25 | * Start local FRC timer | 41 | /* omap_i2c.c */ |
26 | + * Must be called from within exynos4210_lfrc_tx_begin/commit block. | 42 | #define TYPE_OMAP_I2C "omap_i2c" |
27 | */ | 43 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c |
28 | static void exynos4210_lfrc_start(Exynos4210MCTLT *s) | 44 | index XXXXXXX..XXXXXXX 100644 |
29 | { | 45 | --- a/hw/intc/omap_intc.c |
30 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_lfrc_start(Exynos4210MCTLT *s) | 46 | +++ b/hw/intc/omap_intc.c |
31 | 47 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_bank_s { | |
32 | /* | 48 | unsigned char priority[32]; |
33 | * Stop local FRC timer | 49 | }; |
34 | + * Must be called from within exynos4210_lfrc_tx_begin/commit block. | 50 | |
35 | */ | 51 | -struct omap_intr_handler_s { |
36 | static void exynos4210_lfrc_stop(Exynos4210MCTLT *s) | 52 | +struct OMAPIntcState { |
37 | { | 53 | SysBusDevice parent_obj; |
38 | ptimer_stop(s->ptimer_frc); | 54 | |
39 | } | 55 | qemu_irq *pins; |
40 | 56 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_s { | |
41 | +/* Start ptimer transaction for local FRC timer */ | 57 | struct omap_intr_handler_bank_s bank[3]; |
42 | +static void exynos4210_lfrc_tx_begin(Exynos4210MCTLT *s) | 58 | }; |
43 | +{ | 59 | |
44 | + ptimer_transaction_begin(s->ptimer_frc); | 60 | -static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) |
45 | +} | 61 | +static void omap_inth_sir_update(OMAPIntcState *s, int is_fiq) |
46 | + | 62 | { |
47 | +/* Commit ptimer transaction for local FRC timer */ | 63 | int i, j, sir_intr, p_intr, p; |
48 | +static void exynos4210_lfrc_tx_commit(Exynos4210MCTLT *s) | 64 | uint32_t level; |
49 | +{ | 65 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) |
50 | + ptimer_transaction_commit(s->ptimer_frc); | 66 | s->sir_intr[is_fiq] = sir_intr; |
51 | +} | 67 | } |
52 | + | 68 | |
53 | /* | 69 | -static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) |
54 | * Local timer free running counter tick handler | 70 | +static inline void omap_inth_update(OMAPIntcState *s, int is_fiq) |
55 | */ | 71 | { |
56 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_update_freq(Exynos4210MCTState *s) | 72 | int i; |
57 | 73 | uint32_t has_intr = 0; | |
58 | /* local timer */ | 74 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) |
59 | ptimer_set_freq(s->l_timer[0].tick_timer.ptimer_tick, s->freq); | 75 | |
60 | - ptimer_set_freq(s->l_timer[0].ptimer_frc, s->freq); | 76 | static void omap_set_intr(void *opaque, int irq, int req) |
61 | + tx_ptimer_set_freq(s->l_timer[0].ptimer_frc, s->freq); | 77 | { |
62 | ptimer_set_freq(s->l_timer[1].tick_timer.ptimer_tick, s->freq); | 78 | - struct omap_intr_handler_s *ih = opaque; |
63 | - ptimer_set_freq(s->l_timer[1].ptimer_frc, s->freq); | 79 | + OMAPIntcState *ih = opaque; |
64 | + tx_ptimer_set_freq(s->l_timer[1].ptimer_frc, s->freq); | 80 | uint32_t rise; |
81 | |||
82 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
83 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
84 | /* Simplified version with no edge detection */ | ||
85 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
86 | { | ||
87 | - struct omap_intr_handler_s *ih = opaque; | ||
88 | + OMAPIntcState *ih = opaque; | ||
89 | uint32_t rise; | ||
90 | |||
91 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
92 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
93 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
94 | unsigned size) | ||
95 | { | ||
96 | - struct omap_intr_handler_s *s = opaque; | ||
97 | + OMAPIntcState *s = opaque; | ||
98 | int i, offset = addr; | ||
99 | int bank_no = offset >> 8; | ||
100 | int line_no; | ||
101 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
102 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
103 | uint64_t value, unsigned size) | ||
104 | { | ||
105 | - struct omap_intr_handler_s *s = opaque; | ||
106 | + OMAPIntcState *s = opaque; | ||
107 | int i, offset = addr; | ||
108 | int bank_no = offset >> 8; | ||
109 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
110 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_inth_mem_ops = { | ||
111 | |||
112 | static void omap_inth_reset(DeviceState *dev) | ||
113 | { | ||
114 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
115 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
116 | int i; | ||
117 | |||
118 | for (i = 0; i < s->nbanks; ++i){ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_reset(DeviceState *dev) | ||
120 | static void omap_intc_init(Object *obj) | ||
121 | { | ||
122 | DeviceState *dev = DEVICE(obj); | ||
123 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
124 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
125 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
126 | |||
127 | s->nbanks = 1; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void omap_intc_init(Object *obj) | ||
129 | |||
130 | static void omap_intc_realize(DeviceState *dev, Error **errp) | ||
131 | { | ||
132 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
133 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
134 | |||
135 | if (!s->iclk) { | ||
136 | error_setg(errp, "omap-intc: clk not connected"); | ||
65 | } | 137 | } |
66 | } | 138 | } |
67 | 139 | ||
68 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_reset(DeviceState *d) | 140 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk) |
69 | s->l_timer[i].tick_timer.count = 0; | 141 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk) |
70 | s->l_timer[i].tick_timer.distance = 0; | 142 | { |
71 | s->l_timer[i].tick_timer.progress = 0; | 143 | intc->iclk = clk; |
72 | + exynos4210_lfrc_tx_begin(&s->l_timer[i]); | 144 | } |
73 | ptimer_stop(s->l_timer[i].ptimer_frc); | 145 | |
74 | + exynos4210_lfrc_tx_commit(&s->l_timer[i]); | 146 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk) |
75 | 147 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk) | |
76 | exynos4210_ltick_timer_init(&s->l_timer[i].tick_timer); | 148 | { |
77 | } | 149 | intc->fclk = clk; |
78 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | 150 | } |
79 | } | 151 | |
80 | 152 | static Property omap_intc_properties[] = { | |
81 | /* Start or Stop local FRC if TCON changed */ | 153 | - DEFINE_PROP_UINT32("size", struct omap_intr_handler_s, size, 0x100), |
82 | + exynos4210_lfrc_tx_begin(&s->l_timer[lt_i]); | 154 | + DEFINE_PROP_UINT32("size", OMAPIntcState, size, 0x100), |
83 | if ((value & L_TCON_FRC_START) > | 155 | DEFINE_PROP_END_OF_LIST(), |
84 | (s->l_timer[lt_i].reg.tcon & L_TCON_FRC_START)) { | 156 | }; |
85 | DPRINTF("local timer[%d] start frc\n", lt_i); | 157 | |
86 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | 158 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { |
87 | DPRINTF("local timer[%d] stop frc\n", lt_i); | 159 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, |
88 | exynos4210_lfrc_stop(&s->l_timer[lt_i]); | 160 | unsigned size) |
89 | } | 161 | { |
90 | + exynos4210_lfrc_tx_commit(&s->l_timer[lt_i]); | 162 | - struct omap_intr_handler_s *s = opaque; |
91 | break; | 163 | + OMAPIntcState *s = opaque; |
92 | 164 | int offset = addr; | |
93 | case L0_TCNTB: case L1_TCNTB: | 165 | int bank_no, line_no; |
94 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj) | 166 | struct omap_intr_handler_bank_s *bank = NULL; |
95 | /* Local timers */ | 167 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, |
96 | for (i = 0; i < 2; i++) { | 168 | static void omap2_inth_write(void *opaque, hwaddr addr, |
97 | bh[0] = qemu_bh_new(exynos4210_ltick_event, &s->l_timer[i]); | 169 | uint64_t value, unsigned size) |
98 | - bh[1] = qemu_bh_new(exynos4210_lfrc_event, &s->l_timer[i]); | 170 | { |
99 | s->l_timer[i].tick_timer.ptimer_tick = | 171 | - struct omap_intr_handler_s *s = opaque; |
100 | ptimer_init_with_bh(bh[0], PTIMER_POLICY_DEFAULT); | 172 | + OMAPIntcState *s = opaque; |
101 | s->l_timer[i].ptimer_frc = | 173 | int offset = addr; |
102 | - ptimer_init_with_bh(bh[1], PTIMER_POLICY_DEFAULT); | 174 | int bank_no, line_no; |
103 | + ptimer_init(exynos4210_lfrc_event, &s->l_timer[i], | 175 | struct omap_intr_handler_bank_s *bank = NULL; |
104 | + PTIMER_POLICY_DEFAULT); | 176 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_inth_mem_ops = { |
105 | s->l_timer[i].id = i; | 177 | static void omap2_intc_init(Object *obj) |
106 | } | 178 | { |
179 | DeviceState *dev = DEVICE(obj); | ||
180 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
181 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
182 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
183 | |||
184 | s->level_only = 1; | ||
185 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_init(Object *obj) | ||
186 | |||
187 | static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
188 | { | ||
189 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
190 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
191 | |||
192 | if (!s->iclk) { | ||
193 | error_setg(errp, "omap2-intc: iclk not connected"); | ||
194 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
195 | } | ||
196 | |||
197 | static Property omap2_intc_properties[] = { | ||
198 | - DEFINE_PROP_UINT8("revision", struct omap_intr_handler_s, | ||
199 | + DEFINE_PROP_UINT8("revision", OMAPIntcState, | ||
200 | revision, 0x21), | ||
201 | DEFINE_PROP_END_OF_LIST(), | ||
202 | }; | ||
203 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap2_intc_info = { | ||
204 | static const TypeInfo omap_intc_type_info = { | ||
205 | .name = TYPE_OMAP_INTC, | ||
206 | .parent = TYPE_SYS_BUS_DEVICE, | ||
207 | - .instance_size = sizeof(omap_intr_handler), | ||
208 | + .instance_size = sizeof(OMAPIntcState), | ||
209 | .abstract = true, | ||
210 | }; | ||
107 | 211 | ||
108 | -- | 212 | -- |
109 | 2.20.1 | 213 | 2.34.1 |
110 | 214 | ||
111 | 215 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The most important changes will be on the register range 0x34 - 0x3C | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | memops. Introduce class read/write operations to handle the | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | differences between SoCs. | 5 | Message-id: 20230109140306.23161-8-philmd@linaro.org |
6 | |||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
8 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
9 | Message-id: 20190925143248.10000-5-clg@kaod.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 7 | --- |
12 | include/hw/timer/aspeed_timer.h | 15 +++++ | 8 | hw/arm/stellaris.c | 6 +++--- |
13 | hw/arm/aspeed_soc.c | 3 +- | 9 | 1 file changed, 3 insertions(+), 3 deletions(-) |
14 | hw/timer/aspeed_timer.c | 107 ++++++++++++++++++++++++++++---- | ||
15 | 3 files changed, 113 insertions(+), 12 deletions(-) | ||
16 | 10 | ||
17 | diff --git a/include/hw/timer/aspeed_timer.h b/include/hw/timer/aspeed_timer.h | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
18 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/timer/aspeed_timer.h | 13 | --- a/hw/arm/stellaris.c |
20 | +++ b/include/hw/timer/aspeed_timer.h | 14 | +++ b/hw/arm/stellaris.c |
21 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) |
22 | #define ASPEED_TIMER(obj) \ | 16 | |
23 | OBJECT_CHECK(AspeedTimerCtrlState, (obj), TYPE_ASPEED_TIMER); | 17 | static void stellaris_adc_trigger(void *opaque, int irq, int level) |
24 | #define TYPE_ASPEED_TIMER "aspeed.timer" | ||
25 | +#define TYPE_ASPEED_2400_TIMER TYPE_ASPEED_TIMER "-ast2400" | ||
26 | +#define TYPE_ASPEED_2500_TIMER TYPE_ASPEED_TIMER "-ast2500" | ||
27 | + | ||
28 | #define ASPEED_TIMER_NR_TIMERS 8 | ||
29 | |||
30 | typedef struct AspeedTimer { | ||
31 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedTimerCtrlState { | ||
32 | AspeedSCUState *scu; | ||
33 | } AspeedTimerCtrlState; | ||
34 | |||
35 | +#define ASPEED_TIMER_CLASS(klass) \ | ||
36 | + OBJECT_CLASS_CHECK(AspeedTimerClass, (klass), TYPE_ASPEED_TIMER) | ||
37 | +#define ASPEED_TIMER_GET_CLASS(obj) \ | ||
38 | + OBJECT_GET_CLASS(AspeedTimerClass, (obj), TYPE_ASPEED_TIMER) | ||
39 | + | ||
40 | +typedef struct AspeedTimerClass { | ||
41 | + SysBusDeviceClass parent_class; | ||
42 | + | ||
43 | + uint64_t (*read)(AspeedTimerCtrlState *s, hwaddr offset); | ||
44 | + void (*write)(AspeedTimerCtrlState *s, hwaddr offset, uint64_t value); | ||
45 | +} AspeedTimerClass; | ||
46 | + | ||
47 | #endif /* ASPEED_TIMER_H */ | ||
48 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/arm/aspeed_soc.c | ||
51 | +++ b/hw/arm/aspeed_soc.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | ||
53 | sysbus_init_child_obj(obj, "rtc", OBJECT(&s->rtc), sizeof(s->rtc), | ||
54 | TYPE_ASPEED_RTC); | ||
55 | |||
56 | + snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname); | ||
57 | sysbus_init_child_obj(obj, "timerctrl", OBJECT(&s->timerctrl), | ||
58 | - sizeof(s->timerctrl), TYPE_ASPEED_TIMER); | ||
59 | + sizeof(s->timerctrl), typename); | ||
60 | object_property_add_const_link(OBJECT(&s->timerctrl), "scu", | ||
61 | OBJECT(&s->scu), &error_abort); | ||
62 | |||
63 | diff --git a/hw/timer/aspeed_timer.c b/hw/timer/aspeed_timer.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/hw/timer/aspeed_timer.c | ||
66 | +++ b/hw/timer/aspeed_timer.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_timer_read(void *opaque, hwaddr offset, unsigned size) | ||
68 | case 0x40 ... 0x8c: /* Timers 5 - 8 */ | ||
69 | value = aspeed_timer_get_value(&s->timers[(offset >> 4) - 1], reg); | ||
70 | break; | ||
71 | - /* Illegal */ | ||
72 | - case 0x38: | ||
73 | - case 0x3C: | ||
74 | default: | ||
75 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n", | ||
76 | - __func__, offset); | ||
77 | - value = 0; | ||
78 | + value = ASPEED_TIMER_GET_CLASS(s)->read(s, offset); | ||
79 | break; | ||
80 | } | ||
81 | trace_aspeed_timer_read(offset, size, value); | ||
82 | @@ -XXX,XX +XXX,XX @@ static void aspeed_timer_write(void *opaque, hwaddr offset, uint64_t value, | ||
83 | case 0x40 ... 0x8c: | ||
84 | aspeed_timer_set_value(s, (offset >> TIMER_NR_REGS) - 1, reg, tv); | ||
85 | break; | ||
86 | - /* Illegal */ | ||
87 | - case 0x38: | ||
88 | - case 0x3C: | ||
89 | default: | ||
90 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n", | ||
91 | - __func__, offset); | ||
92 | + ASPEED_TIMER_GET_CLASS(s)->write(s, offset, value); | ||
93 | break; | ||
94 | } | ||
95 | } | ||
96 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps aspeed_timer_ops = { | ||
97 | .valid.unaligned = false, | ||
98 | }; | ||
99 | |||
100 | +static uint64_t aspeed_2400_timer_read(AspeedTimerCtrlState *s, hwaddr offset) | ||
101 | +{ | ||
102 | + uint64_t value; | ||
103 | + | ||
104 | + switch (offset) { | ||
105 | + case 0x38: | ||
106 | + case 0x3C: | ||
107 | + default: | ||
108 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n", | ||
109 | + __func__, offset); | ||
110 | + value = 0; | ||
111 | + break; | ||
112 | + } | ||
113 | + return value; | ||
114 | +} | ||
115 | + | ||
116 | +static void aspeed_2400_timer_write(AspeedTimerCtrlState *s, hwaddr offset, | ||
117 | + uint64_t value) | ||
118 | +{ | ||
119 | + switch (offset) { | ||
120 | + case 0x38: | ||
121 | + case 0x3C: | ||
122 | + default: | ||
123 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n", | ||
124 | + __func__, offset); | ||
125 | + break; | ||
126 | + } | ||
127 | +} | ||
128 | + | ||
129 | +static uint64_t aspeed_2500_timer_read(AspeedTimerCtrlState *s, hwaddr offset) | ||
130 | +{ | ||
131 | + uint64_t value; | ||
132 | + | ||
133 | + switch (offset) { | ||
134 | + case 0x38: | ||
135 | + case 0x3C: | ||
136 | + default: | ||
137 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n", | ||
138 | + __func__, offset); | ||
139 | + value = 0; | ||
140 | + break; | ||
141 | + } | ||
142 | + return value; | ||
143 | +} | ||
144 | + | ||
145 | +static void aspeed_2500_timer_write(AspeedTimerCtrlState *s, hwaddr offset, | ||
146 | + uint64_t value) | ||
147 | +{ | ||
148 | + switch (offset) { | ||
149 | + case 0x38: | ||
150 | + case 0x3C: | ||
151 | + default: | ||
152 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n", | ||
153 | + __func__, offset); | ||
154 | + break; | ||
155 | + } | ||
156 | +} | ||
157 | + | ||
158 | static void aspeed_init_one_timer(AspeedTimerCtrlState *s, uint8_t id) | ||
159 | { | 18 | { |
160 | AspeedTimer *t = &s->timers[id]; | 19 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; |
161 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_timer_info = { | 20 | + stellaris_adc_state *s = opaque; |
162 | .parent = TYPE_SYS_BUS_DEVICE, | 21 | int n; |
163 | .instance_size = sizeof(AspeedTimerCtrlState), | 22 | |
164 | .class_init = timer_class_init, | 23 | for (n = 0; n < 4; n++) { |
165 | + .class_size = sizeof(AspeedTimerClass), | 24 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) |
166 | + .abstract = true, | 25 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
167 | +}; | 26 | unsigned size) |
168 | + | ||
169 | +static void aspeed_2400_timer_class_init(ObjectClass *klass, void *data) | ||
170 | +{ | ||
171 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
172 | + AspeedTimerClass *awc = ASPEED_TIMER_CLASS(klass); | ||
173 | + | ||
174 | + dc->desc = "ASPEED 2400 Timer"; | ||
175 | + awc->read = aspeed_2400_timer_read; | ||
176 | + awc->write = aspeed_2400_timer_write; | ||
177 | +} | ||
178 | + | ||
179 | +static const TypeInfo aspeed_2400_timer_info = { | ||
180 | + .name = TYPE_ASPEED_2400_TIMER, | ||
181 | + .parent = TYPE_ASPEED_TIMER, | ||
182 | + .class_init = aspeed_2400_timer_class_init, | ||
183 | +}; | ||
184 | + | ||
185 | +static void aspeed_2500_timer_class_init(ObjectClass *klass, void *data) | ||
186 | +{ | ||
187 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
188 | + AspeedTimerClass *awc = ASPEED_TIMER_CLASS(klass); | ||
189 | + | ||
190 | + dc->desc = "ASPEED 2500 Timer"; | ||
191 | + awc->read = aspeed_2500_timer_read; | ||
192 | + awc->write = aspeed_2500_timer_write; | ||
193 | +} | ||
194 | + | ||
195 | +static const TypeInfo aspeed_2500_timer_info = { | ||
196 | + .name = TYPE_ASPEED_2500_TIMER, | ||
197 | + .parent = TYPE_ASPEED_TIMER, | ||
198 | + .class_init = aspeed_2500_timer_class_init, | ||
199 | }; | ||
200 | |||
201 | static void aspeed_timer_register_types(void) | ||
202 | { | 27 | { |
203 | type_register_static(&aspeed_timer_info); | 28 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; |
204 | + type_register_static(&aspeed_2400_timer_info); | 29 | + stellaris_adc_state *s = opaque; |
205 | + type_register_static(&aspeed_2500_timer_info); | 30 | |
206 | } | 31 | /* TODO: Implement this. */ |
207 | 32 | if (offset >= 0x40 && offset < 0xc0) { | |
208 | type_init(aspeed_timer_register_types) | 33 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
34 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
35 | uint64_t value, unsigned size) | ||
36 | { | ||
37 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
38 | + stellaris_adc_state *s = opaque; | ||
39 | |||
40 | /* TODO: Implement this. */ | ||
41 | if (offset >= 0x40 && offset < 0xc0) { | ||
209 | -- | 42 | -- |
210 | 2.20.1 | 43 | 2.34.1 |
211 | 44 | ||
212 | 45 | diff view generated by jsdifflib |
1 | Provide the new transaction-based API. If a ptimer is created | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | using ptimer_init() rather than ptimer_init_with_bh(), then | ||
3 | instead of providing a QEMUBH, it provides a pointer to the | ||
4 | callback function directly, and has opted into the transaction | ||
5 | API. All calls to functions which modify ptimer state: | ||
6 | - ptimer_set_period() | ||
7 | - ptimer_set_freq() | ||
8 | - ptimer_set_limit() | ||
9 | - ptimer_set_count() | ||
10 | - ptimer_run() | ||
11 | - ptimer_stop() | ||
12 | must be between matched calls to ptimer_transaction_begin() | ||
13 | and ptimer_transaction_commit(). When ptimer_transaction_commit() | ||
14 | is called it will evaluate the state of the timer after all the | ||
15 | changes in the transaction, and call the callback if necessary. | ||
16 | 2 | ||
17 | In the old API the individual update functions generally would | 3 | Following docs/devel/style.rst guidelines, rename |
18 | call ptimer_trigger() immediately, which would schedule the QEMUBH. | 4 | stellaris_adc_state -> StellarisADCState. This also remove a |
19 | In the new API the update functions will instead defer the | 5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. |
20 | "set s->next_event and call ptimer_reload()" work to | ||
21 | ptimer_transaction_commit(). | ||
22 | 6 | ||
23 | Because ptimer_trigger() can now immediately call into the | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
24 | device code which may then call other ptimer functions that | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
25 | update ptimer_state fields, we must be more careful in | 9 | Message-id: 20230109140306.23161-9-philmd@linaro.org |
26 | ptimer_reload() not to cache fields from ptimer_state across | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | the ptimer_trigger() call. (This was harmless with the QEMUBH | 11 | --- |
28 | mechanism as the BH would not be invoked until much later.) | 12 | hw/arm/stellaris.c | 73 +++++++++++++++++++++++----------------------- |
13 | 1 file changed, 36 insertions(+), 37 deletions(-) | ||
29 | 14 | ||
30 | We use assertions to check that: | 15 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
31 | * the functions modifying ptimer state are not called outside | ||
32 | a transaction block | ||
33 | * ptimer_transaction_begin() and _commit() calls are paired | ||
34 | * the transaction API is not used with a QEMUBH ptimer | ||
35 | |||
36 | There is some slight repetition of code: | ||
37 | * most of the set functions have similar looking "if s->bh | ||
38 | call ptimer_reload, otherwise set s->need_reload" code | ||
39 | * ptimer_init() and ptimer_init_with_bh() have similar code | ||
40 | We deliberately don't try to avoid this repetition, because | ||
41 | it will all be deleted when the QEMUBH version of the API | ||
42 | is removed. | ||
43 | |||
44 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
45 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
46 | Message-id: 20191008171740.9679-3-peter.maydell@linaro.org | ||
47 | --- | ||
48 | include/hw/ptimer.h | 72 +++++++++++++++++++++ | ||
49 | hw/core/ptimer.c | 152 +++++++++++++++++++++++++++++++++++++++----- | ||
50 | 2 files changed, 209 insertions(+), 15 deletions(-) | ||
51 | |||
52 | diff --git a/include/hw/ptimer.h b/include/hw/ptimer.h | ||
53 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/include/hw/ptimer.h | 17 | --- a/hw/arm/stellaris.c |
55 | +++ b/include/hw/ptimer.h | 18 | +++ b/hw/arm/stellaris.c |
56 | @@ -XXX,XX +XXX,XX @@ typedef void (*ptimer_cb)(void *opaque); | 19 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) |
57 | */ | 20 | #define STELLARIS_ADC_FIFO_FULL 0x1000 |
58 | ptimer_state *ptimer_init_with_bh(QEMUBH *bh, uint8_t policy_mask); | 21 | |
59 | 22 | #define TYPE_STELLARIS_ADC "stellaris-adc" | |
60 | +/** | 23 | -typedef struct StellarisADCState stellaris_adc_state; |
61 | + * ptimer_init - Allocate and return a new ptimer | 24 | -DECLARE_INSTANCE_CHECKER(stellaris_adc_state, STELLARIS_ADC, |
62 | + * @callback: function to call on ptimer expiry | 25 | - TYPE_STELLARIS_ADC) |
63 | + * @callback_opaque: opaque pointer passed to @callback | 26 | +typedef struct StellarisADCState StellarisADCState; |
64 | + * @policy: PTIMER_POLICY_* bits specifying behaviour | 27 | +DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC) |
65 | + * | 28 | |
66 | + * The ptimer returned must be freed using ptimer_free(). | 29 | struct StellarisADCState { |
67 | + * | 30 | SysBusDevice parent_obj; |
68 | + * If a ptimer is created using this API then will use the | 31 | @@ -XXX,XX +XXX,XX @@ struct StellarisADCState { |
69 | + * transaction-based API for modifying ptimer state: all calls | 32 | qemu_irq irq[4]; |
70 | + * to functions which modify ptimer state: | ||
71 | + * - ptimer_set_period() | ||
72 | + * - ptimer_set_freq() | ||
73 | + * - ptimer_set_limit() | ||
74 | + * - ptimer_set_count() | ||
75 | + * - ptimer_run() | ||
76 | + * - ptimer_stop() | ||
77 | + * must be between matched calls to ptimer_transaction_begin() | ||
78 | + * and ptimer_transaction_commit(). When ptimer_transaction_commit() | ||
79 | + * is called it will evaluate the state of the timer after all the | ||
80 | + * changes in the transaction, and call the callback if necessary. | ||
81 | + * | ||
82 | + * The callback function is always called from within a transaction | ||
83 | + * begin/commit block, so the callback should not call the | ||
84 | + * ptimer_transaction_begin() function itself. If the callback changes | ||
85 | + * the ptimer state such that another ptimer expiry is triggered, then | ||
86 | + * the callback will be called a second time after the first call returns. | ||
87 | + */ | ||
88 | +ptimer_state *ptimer_init(ptimer_cb callback, | ||
89 | + void *callback_opaque, | ||
90 | + uint8_t policy_mask); | ||
91 | + | ||
92 | /** | ||
93 | * ptimer_free - Free a ptimer | ||
94 | * @s: timer to free | ||
95 | @@ -XXX,XX +XXX,XX @@ ptimer_state *ptimer_init_with_bh(QEMUBH *bh, uint8_t policy_mask); | ||
96 | */ | ||
97 | void ptimer_free(ptimer_state *s); | ||
98 | |||
99 | +/** | ||
100 | + * ptimer_transaction_begin() - Start a ptimer modification transaction | ||
101 | + * | ||
102 | + * This function must be called before making any calls to functions | ||
103 | + * which modify the ptimer's state (see the ptimer_init() documentation | ||
104 | + * for a list of these), and must always have a matched call to | ||
105 | + * ptimer_transaction_commit(). | ||
106 | + * It is an error to call this function for a BH-based ptimer; | ||
107 | + * attempting to do this will trigger an assert. | ||
108 | + */ | ||
109 | +void ptimer_transaction_begin(ptimer_state *s); | ||
110 | + | ||
111 | +/** | ||
112 | + * ptimer_transaction_commit() - Commit a ptimer modification transaction | ||
113 | + * | ||
114 | + * This function must be called after calls to functions which modify | ||
115 | + * the ptimer's state, and completes the update of the ptimer. If the | ||
116 | + * ptimer state now means that we should trigger the timer expiry | ||
117 | + * callback, it will be called directly. | ||
118 | + */ | ||
119 | +void ptimer_transaction_commit(ptimer_state *s); | ||
120 | + | ||
121 | /** | ||
122 | * ptimer_set_period - Set counter increment interval in nanoseconds | ||
123 | * @s: ptimer to configure | ||
124 | @@ -XXX,XX +XXX,XX @@ void ptimer_free(ptimer_state *s); | ||
125 | * Note that if your counter behaviour is specified as having a | ||
126 | * particular frequency rather than a period then ptimer_set_freq() | ||
127 | * may be more appropriate. | ||
128 | + * | ||
129 | + * This function will assert if it is called outside a | ||
130 | + * ptimer_transaction_begin/commit block, unless this is a bottom-half ptimer. | ||
131 | */ | ||
132 | void ptimer_set_period(ptimer_state *s, int64_t period); | ||
133 | |||
134 | @@ -XXX,XX +XXX,XX @@ void ptimer_set_period(ptimer_state *s, int64_t period); | ||
135 | * as setting the frequency then this function is more appropriate, | ||
136 | * because it allows specifying an effective period which is | ||
137 | * precise to fractions of a nanosecond, avoiding rounding errors. | ||
138 | + * | ||
139 | + * This function will assert if it is called outside a | ||
140 | + * ptimer_transaction_begin/commit block, unless this is a bottom-half ptimer. | ||
141 | */ | ||
142 | void ptimer_set_freq(ptimer_state *s, uint32_t freq); | ||
143 | |||
144 | @@ -XXX,XX +XXX,XX @@ uint64_t ptimer_get_limit(ptimer_state *s); | ||
145 | * Set the limit value of the down-counter. The @reload flag can | ||
146 | * be used to emulate the behaviour of timers which immediately | ||
147 | * reload the counter when their reload register is written to. | ||
148 | + * | ||
149 | + * This function will assert if it is called outside a | ||
150 | + * ptimer_transaction_begin/commit block, unless this is a bottom-half ptimer. | ||
151 | */ | ||
152 | void ptimer_set_limit(ptimer_state *s, uint64_t limit, int reload); | ||
153 | |||
154 | @@ -XXX,XX +XXX,XX @@ uint64_t ptimer_get_count(ptimer_state *s); | ||
155 | * Set the value of the down-counter. If the counter is currently | ||
156 | * enabled this will arrange for a timer callback at the appropriate | ||
157 | * point in the future. | ||
158 | + * | ||
159 | + * This function will assert if it is called outside a | ||
160 | + * ptimer_transaction_begin/commit block, unless this is a bottom-half ptimer. | ||
161 | */ | ||
162 | void ptimer_set_count(ptimer_state *s, uint64_t count); | ||
163 | |||
164 | @@ -XXX,XX +XXX,XX @@ void ptimer_set_count(ptimer_state *s, uint64_t count); | ||
165 | * the counter value will then be reloaded from the limit and it will | ||
166 | * start counting down again. If @oneshot is non-zero, then the counter | ||
167 | * will disable itself when it reaches zero. | ||
168 | + * | ||
169 | + * This function will assert if it is called outside a | ||
170 | + * ptimer_transaction_begin/commit block, unless this is a bottom-half ptimer. | ||
171 | */ | ||
172 | void ptimer_run(ptimer_state *s, int oneshot); | ||
173 | |||
174 | @@ -XXX,XX +XXX,XX @@ void ptimer_run(ptimer_state *s, int oneshot); | ||
175 | * | ||
176 | * Note that this can cause it to "lose" time, even if it is immediately | ||
177 | * restarted. | ||
178 | + * | ||
179 | + * This function will assert if it is called outside a | ||
180 | + * ptimer_transaction_begin/commit block, unless this is a bottom-half ptimer. | ||
181 | */ | ||
182 | void ptimer_stop(ptimer_state *s); | ||
183 | |||
184 | diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c | ||
185 | index XXXXXXX..XXXXXXX 100644 | ||
186 | --- a/hw/core/ptimer.c | ||
187 | +++ b/hw/core/ptimer.c | ||
188 | @@ -XXX,XX +XXX,XX @@ struct ptimer_state | ||
189 | uint8_t policy_mask; | ||
190 | QEMUBH *bh; | ||
191 | QEMUTimer *timer; | ||
192 | + ptimer_cb callback; | ||
193 | + void *callback_opaque; | ||
194 | + /* | ||
195 | + * These track whether we're in a transaction block, and if we | ||
196 | + * need to do a timer reload when the block finishes. They don't | ||
197 | + * need to be migrated because migration can never happen in the | ||
198 | + * middle of a transaction block. | ||
199 | + */ | ||
200 | + bool in_transaction; | ||
201 | + bool need_reload; | ||
202 | }; | 33 | }; |
203 | 34 | ||
204 | /* Use a bottom-half routine to avoid reentrancy issues. */ | 35 | -static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) |
205 | @@ -XXX,XX +XXX,XX @@ static void ptimer_trigger(ptimer_state *s) | 36 | +static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n) |
206 | if (s->bh) { | 37 | { |
207 | replay_bh_schedule_event(s->bh); | 38 | int tail; |
208 | } | 39 | |
209 | + if (s->callback) { | 40 | @@ -XXX,XX +XXX,XX @@ static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) |
210 | + s->callback(s->callback_opaque); | 41 | return s->fifo[n].data[tail]; |
211 | + } | ||
212 | } | 42 | } |
213 | 43 | ||
214 | static void ptimer_reload(ptimer_state *s, int delta_adjust) | 44 | -static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, |
45 | +static void stellaris_adc_fifo_write(StellarisADCState *s, int n, | ||
46 | uint32_t value) | ||
215 | { | 47 | { |
216 | - uint32_t period_frac = s->period_frac; | 48 | int head; |
217 | - uint64_t period = s->period; | 49 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, |
218 | - uint64_t delta = s->delta; | 50 | s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; |
219 | + uint32_t period_frac; | ||
220 | + uint64_t period; | ||
221 | + uint64_t delta; | ||
222 | bool suppress_trigger = false; | ||
223 | |||
224 | /* | ||
225 | @@ -XXX,XX +XXX,XX @@ static void ptimer_reload(ptimer_state *s, int delta_adjust) | ||
226 | (s->policy_mask & PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT)) { | ||
227 | suppress_trigger = true; | ||
228 | } | ||
229 | - if (delta == 0 && !(s->policy_mask & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER) | ||
230 | + if (s->delta == 0 && !(s->policy_mask & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER) | ||
231 | && !suppress_trigger) { | ||
232 | ptimer_trigger(s); | ||
233 | } | ||
234 | |||
235 | + /* | ||
236 | + * Note that ptimer_trigger() might call the device callback function, | ||
237 | + * which can then modify timer state, so we must not cache any fields | ||
238 | + * from ptimer_state until after we have called it. | ||
239 | + */ | ||
240 | + delta = s->delta; | ||
241 | + period = s->period; | ||
242 | + period_frac = s->period_frac; | ||
243 | + | ||
244 | if (delta == 0 && !(s->policy_mask & PTIMER_POLICY_NO_IMMEDIATE_RELOAD)) { | ||
245 | delta = s->delta = s->limit; | ||
246 | } | ||
247 | @@ -XXX,XX +XXX,XX @@ static void ptimer_tick(void *opaque) | ||
248 | ptimer_state *s = (ptimer_state *)opaque; | ||
249 | bool trigger = true; | ||
250 | |||
251 | + /* | ||
252 | + * We perform all the tick actions within a begin/commit block | ||
253 | + * because the callback function that ptimer_trigger() calls | ||
254 | + * might make calls into the ptimer APIs that provoke another | ||
255 | + * trigger, and we want that to cause the callback function | ||
256 | + * to be called iteratively, not recursively. | ||
257 | + */ | ||
258 | + ptimer_transaction_begin(s); | ||
259 | + | ||
260 | if (s->enabled == 2) { | ||
261 | s->delta = 0; | ||
262 | s->enabled = 0; | ||
263 | @@ -XXX,XX +XXX,XX @@ static void ptimer_tick(void *opaque) | ||
264 | if (trigger) { | ||
265 | ptimer_trigger(s); | ||
266 | } | ||
267 | + | ||
268 | + ptimer_transaction_commit(s); | ||
269 | } | 51 | } |
270 | 52 | ||
271 | uint64_t ptimer_get_count(ptimer_state *s) | 53 | -static void stellaris_adc_update(stellaris_adc_state *s) |
272 | @@ -XXX,XX +XXX,XX @@ uint64_t ptimer_get_count(ptimer_state *s) | 54 | +static void stellaris_adc_update(StellarisADCState *s) |
273 | |||
274 | void ptimer_set_count(ptimer_state *s, uint64_t count) | ||
275 | { | 55 | { |
276 | + assert(s->in_transaction || !s->callback); | 56 | int level; |
277 | s->delta = count; | 57 | int n; |
278 | if (s->enabled) { | 58 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) |
279 | - s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 59 | |
280 | - ptimer_reload(s, 0); | 60 | static void stellaris_adc_trigger(void *opaque, int irq, int level) |
281 | + if (!s->callback) { | 61 | { |
282 | + s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 62 | - stellaris_adc_state *s = opaque; |
283 | + ptimer_reload(s, 0); | 63 | + StellarisADCState *s = opaque; |
284 | + } else { | 64 | int n; |
285 | + s->need_reload = true; | 65 | |
286 | + } | 66 | for (n = 0; n < 4; n++) { |
67 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
287 | } | 68 | } |
288 | } | 69 | } |
289 | 70 | ||
290 | @@ -XXX,XX +XXX,XX @@ void ptimer_run(ptimer_state *s, int oneshot) | 71 | -static void stellaris_adc_reset(stellaris_adc_state *s) |
72 | +static void stellaris_adc_reset(StellarisADCState *s) | ||
291 | { | 73 | { |
292 | bool was_disabled = !s->enabled; | 74 | int n; |
293 | 75 | ||
294 | + assert(s->in_transaction || !s->callback); | 76 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) |
295 | + | 77 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
296 | if (was_disabled && s->period == 0) { | 78 | unsigned size) |
297 | if (!qtest_enabled()) { | 79 | { |
298 | fprintf(stderr, "Timer with period zero, disabling\n"); | 80 | - stellaris_adc_state *s = opaque; |
299 | @@ -XXX,XX +XXX,XX @@ void ptimer_run(ptimer_state *s, int oneshot) | 81 | + StellarisADCState *s = opaque; |
82 | |||
83 | /* TODO: Implement this. */ | ||
84 | if (offset >= 0x40 && offset < 0xc0) { | ||
85 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
86 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
87 | uint64_t value, unsigned size) | ||
88 | { | ||
89 | - stellaris_adc_state *s = opaque; | ||
90 | + StellarisADCState *s = opaque; | ||
91 | |||
92 | /* TODO: Implement this. */ | ||
93 | if (offset >= 0x40 && offset < 0xc0) { | ||
94 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
95 | .version_id = 1, | ||
96 | .minimum_version_id = 1, | ||
97 | .fields = (VMStateField[]) { | ||
98 | - VMSTATE_UINT32(actss, stellaris_adc_state), | ||
99 | - VMSTATE_UINT32(ris, stellaris_adc_state), | ||
100 | - VMSTATE_UINT32(im, stellaris_adc_state), | ||
101 | - VMSTATE_UINT32(emux, stellaris_adc_state), | ||
102 | - VMSTATE_UINT32(ostat, stellaris_adc_state), | ||
103 | - VMSTATE_UINT32(ustat, stellaris_adc_state), | ||
104 | - VMSTATE_UINT32(sspri, stellaris_adc_state), | ||
105 | - VMSTATE_UINT32(sac, stellaris_adc_state), | ||
106 | - VMSTATE_UINT32(fifo[0].state, stellaris_adc_state), | ||
107 | - VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16), | ||
108 | - VMSTATE_UINT32(ssmux[0], stellaris_adc_state), | ||
109 | - VMSTATE_UINT32(ssctl[0], stellaris_adc_state), | ||
110 | - VMSTATE_UINT32(fifo[1].state, stellaris_adc_state), | ||
111 | - VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16), | ||
112 | - VMSTATE_UINT32(ssmux[1], stellaris_adc_state), | ||
113 | - VMSTATE_UINT32(ssctl[1], stellaris_adc_state), | ||
114 | - VMSTATE_UINT32(fifo[2].state, stellaris_adc_state), | ||
115 | - VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16), | ||
116 | - VMSTATE_UINT32(ssmux[2], stellaris_adc_state), | ||
117 | - VMSTATE_UINT32(ssctl[2], stellaris_adc_state), | ||
118 | - VMSTATE_UINT32(fifo[3].state, stellaris_adc_state), | ||
119 | - VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16), | ||
120 | - VMSTATE_UINT32(ssmux[3], stellaris_adc_state), | ||
121 | - VMSTATE_UINT32(ssctl[3], stellaris_adc_state), | ||
122 | - VMSTATE_UINT32(noise, stellaris_adc_state), | ||
123 | + VMSTATE_UINT32(actss, StellarisADCState), | ||
124 | + VMSTATE_UINT32(ris, StellarisADCState), | ||
125 | + VMSTATE_UINT32(im, StellarisADCState), | ||
126 | + VMSTATE_UINT32(emux, StellarisADCState), | ||
127 | + VMSTATE_UINT32(ostat, StellarisADCState), | ||
128 | + VMSTATE_UINT32(ustat, StellarisADCState), | ||
129 | + VMSTATE_UINT32(sspri, StellarisADCState), | ||
130 | + VMSTATE_UINT32(sac, StellarisADCState), | ||
131 | + VMSTATE_UINT32(fifo[0].state, StellarisADCState), | ||
132 | + VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16), | ||
133 | + VMSTATE_UINT32(ssmux[0], StellarisADCState), | ||
134 | + VMSTATE_UINT32(ssctl[0], StellarisADCState), | ||
135 | + VMSTATE_UINT32(fifo[1].state, StellarisADCState), | ||
136 | + VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16), | ||
137 | + VMSTATE_UINT32(ssmux[1], StellarisADCState), | ||
138 | + VMSTATE_UINT32(ssctl[1], StellarisADCState), | ||
139 | + VMSTATE_UINT32(fifo[2].state, StellarisADCState), | ||
140 | + VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16), | ||
141 | + VMSTATE_UINT32(ssmux[2], StellarisADCState), | ||
142 | + VMSTATE_UINT32(ssctl[2], StellarisADCState), | ||
143 | + VMSTATE_UINT32(fifo[3].state, StellarisADCState), | ||
144 | + VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16), | ||
145 | + VMSTATE_UINT32(ssmux[3], StellarisADCState), | ||
146 | + VMSTATE_UINT32(ssctl[3], StellarisADCState), | ||
147 | + VMSTATE_UINT32(noise, StellarisADCState), | ||
148 | VMSTATE_END_OF_LIST() | ||
300 | } | 149 | } |
301 | s->enabled = oneshot ? 2 : 1; | 150 | }; |
302 | if (was_disabled) { | 151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { |
303 | - s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 152 | static void stellaris_adc_init(Object *obj) |
304 | - ptimer_reload(s, 0); | ||
305 | + if (!s->callback) { | ||
306 | + s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
307 | + ptimer_reload(s, 0); | ||
308 | + } else { | ||
309 | + s->need_reload = true; | ||
310 | + } | ||
311 | } | ||
312 | } | ||
313 | |||
314 | @@ -XXX,XX +XXX,XX @@ void ptimer_run(ptimer_state *s, int oneshot) | ||
315 | is immediately restarted. */ | ||
316 | void ptimer_stop(ptimer_state *s) | ||
317 | { | 153 | { |
318 | + assert(s->in_transaction || !s->callback); | 154 | DeviceState *dev = DEVICE(obj); |
319 | + | 155 | - stellaris_adc_state *s = STELLARIS_ADC(obj); |
320 | if (!s->enabled) | 156 | + StellarisADCState *s = STELLARIS_ADC(obj); |
321 | return; | 157 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
322 | 158 | int n; | |
323 | s->delta = ptimer_get_count(s); | 159 | |
324 | timer_del(s->timer); | 160 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_class_init(ObjectClass *klass, void *data) |
325 | s->enabled = 0; | 161 | static const TypeInfo stellaris_adc_info = { |
326 | + if (s->callback) { | 162 | .name = TYPE_STELLARIS_ADC, |
327 | + s->need_reload = false; | 163 | .parent = TYPE_SYS_BUS_DEVICE, |
328 | + } | 164 | - .instance_size = sizeof(stellaris_adc_state), |
329 | } | 165 | + .instance_size = sizeof(StellarisADCState), |
330 | 166 | .instance_init = stellaris_adc_init, | |
331 | /* Set counter increment interval in nanoseconds. */ | 167 | .class_init = stellaris_adc_class_init, |
332 | void ptimer_set_period(ptimer_state *s, int64_t period) | 168 | }; |
333 | { | ||
334 | + assert(s->in_transaction || !s->callback); | ||
335 | s->delta = ptimer_get_count(s); | ||
336 | s->period = period; | ||
337 | s->period_frac = 0; | ||
338 | if (s->enabled) { | ||
339 | - s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
340 | - ptimer_reload(s, 0); | ||
341 | + if (!s->callback) { | ||
342 | + s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
343 | + ptimer_reload(s, 0); | ||
344 | + } else { | ||
345 | + s->need_reload = true; | ||
346 | + } | ||
347 | } | ||
348 | } | ||
349 | |||
350 | /* Set counter frequency in Hz. */ | ||
351 | void ptimer_set_freq(ptimer_state *s, uint32_t freq) | ||
352 | { | ||
353 | + assert(s->in_transaction || !s->callback); | ||
354 | s->delta = ptimer_get_count(s); | ||
355 | s->period = 1000000000ll / freq; | ||
356 | s->period_frac = (1000000000ll << 32) / freq; | ||
357 | if (s->enabled) { | ||
358 | - s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
359 | - ptimer_reload(s, 0); | ||
360 | + if (!s->callback) { | ||
361 | + s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
362 | + ptimer_reload(s, 0); | ||
363 | + } else { | ||
364 | + s->need_reload = true; | ||
365 | + } | ||
366 | } | ||
367 | } | ||
368 | |||
369 | @@ -XXX,XX +XXX,XX @@ void ptimer_set_freq(ptimer_state *s, uint32_t freq) | ||
370 | count = limit. */ | ||
371 | void ptimer_set_limit(ptimer_state *s, uint64_t limit, int reload) | ||
372 | { | ||
373 | + assert(s->in_transaction || !s->callback); | ||
374 | s->limit = limit; | ||
375 | if (reload) | ||
376 | s->delta = limit; | ||
377 | if (s->enabled && reload) { | ||
378 | - s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
379 | - ptimer_reload(s, 0); | ||
380 | + if (!s->callback) { | ||
381 | + s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
382 | + ptimer_reload(s, 0); | ||
383 | + } else { | ||
384 | + s->need_reload = true; | ||
385 | + } | ||
386 | } | ||
387 | } | ||
388 | |||
389 | @@ -XXX,XX +XXX,XX @@ uint64_t ptimer_get_limit(ptimer_state *s) | ||
390 | return s->limit; | ||
391 | } | ||
392 | |||
393 | +void ptimer_transaction_begin(ptimer_state *s) | ||
394 | +{ | ||
395 | + assert(!s->in_transaction || !s->callback); | ||
396 | + s->in_transaction = true; | ||
397 | + s->need_reload = false; | ||
398 | +} | ||
399 | + | ||
400 | +void ptimer_transaction_commit(ptimer_state *s) | ||
401 | +{ | ||
402 | + assert(s->in_transaction); | ||
403 | + /* | ||
404 | + * We must loop here because ptimer_reload() can call the callback | ||
405 | + * function, which might then update ptimer state in a way that | ||
406 | + * means we need to do another reload and possibly another callback. | ||
407 | + * A disabled timer never needs reloading (and if we don't check | ||
408 | + * this then we loop forever if ptimer_reload() disables the timer). | ||
409 | + */ | ||
410 | + while (s->need_reload && s->enabled) { | ||
411 | + s->need_reload = false; | ||
412 | + s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
413 | + ptimer_reload(s, 0); | ||
414 | + } | ||
415 | + /* Now we've finished reload we can leave the transaction block. */ | ||
416 | + s->in_transaction = false; | ||
417 | +} | ||
418 | + | ||
419 | const VMStateDescription vmstate_ptimer = { | ||
420 | .name = "ptimer", | ||
421 | .version_id = 1, | ||
422 | @@ -XXX,XX +XXX,XX @@ ptimer_state *ptimer_init_with_bh(QEMUBH *bh, uint8_t policy_mask) | ||
423 | return s; | ||
424 | } | ||
425 | |||
426 | +ptimer_state *ptimer_init(ptimer_cb callback, void *callback_opaque, | ||
427 | + uint8_t policy_mask) | ||
428 | +{ | ||
429 | + ptimer_state *s; | ||
430 | + | ||
431 | + /* | ||
432 | + * The callback function is mandatory; so we use it to distinguish | ||
433 | + * old-style QEMUBH ptimers from new transaction API ptimers. | ||
434 | + * (ptimer_init_with_bh() allows a NULL bh pointer and at least | ||
435 | + * one device (digic-timer) passes NULL, so it's not the case | ||
436 | + * that either s->bh != NULL or s->callback != NULL.) | ||
437 | + */ | ||
438 | + assert(callback); | ||
439 | + | ||
440 | + s = g_new0(ptimer_state, 1); | ||
441 | + s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, ptimer_tick, s); | ||
442 | + s->policy_mask = policy_mask; | ||
443 | + s->callback = callback; | ||
444 | + s->callback_opaque = callback_opaque; | ||
445 | + | ||
446 | + /* | ||
447 | + * These two policies are incompatible -- trigger-on-decrement implies | ||
448 | + * a timer trigger when the count becomes 0, but no-immediate-trigger | ||
449 | + * implies a trigger when the count stops being 0. | ||
450 | + */ | ||
451 | + assert(!((policy_mask & PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT) && | ||
452 | + (policy_mask & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER))); | ||
453 | + return s; | ||
454 | +} | ||
455 | + | ||
456 | void ptimer_free(ptimer_state *s) | ||
457 | { | ||
458 | - qemu_bh_delete(s->bh); | ||
459 | + if (s->bh) { | ||
460 | + qemu_bh_delete(s->bh); | ||
461 | + } | ||
462 | timer_free(s->timer); | ||
463 | g_free(s); | ||
464 | } | ||
465 | -- | 169 | -- |
466 | 2.20.1 | 170 | 2.34.1 |
467 | 171 | ||
468 | 172 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The UART1 is part of the AUX peripheral, | 3 | The typedef and definitions are generated by the OBJECT_DECLARE_TYPE |
4 | the PCM_CLOCK (yet unimplemented) is part of the CPRMAN. | 4 | macro in "hw/arm/bcm2836.h": |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | 20 #define TYPE_BCM283X "bcm283x" |
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | 21 OBJECT_DECLARE_TYPE(BCM283XState, BCM283XClass, BCM283X) |
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | |
9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 9 | The script ran in commit a489d1951c ("Use OBJECT_DECLARE_TYPE when |
10 | Message-id: 20190926173428.10713-5-f4bug@amsat.org | 10 | possible") missed them because they are declared in a different |
11 | file unit. Remove them. | ||
12 | |||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20230109140306.23161-10-philmd@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 17 | --- |
13 | include/hw/arm/raspi_platform.h | 16 +++++++--------- | 18 | hw/arm/bcm2836.c | 9 ++------- |
14 | hw/arm/bcm2835_peripherals.c | 7 ++++--- | 19 | 1 file changed, 2 insertions(+), 7 deletions(-) |
15 | hw/arm/bcm2836.c | 2 +- | ||
16 | 3 files changed, 12 insertions(+), 13 deletions(-) | ||
17 | 20 | ||
18 | diff --git a/include/hw/arm/raspi_platform.h b/include/hw/arm/raspi_platform.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/include/hw/arm/raspi_platform.h | ||
21 | +++ b/include/hw/arm/raspi_platform.h | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | #ifndef HW_ARM_RASPI_PLATFORM_H | ||
24 | #define HW_ARM_RASPI_PLATFORM_H | ||
25 | |||
26 | -#define MCORE_OFFSET 0x0000 /* Fake frame buffer device | ||
27 | - * (the multicore sync block) */ | ||
28 | +#define MSYNC_OFFSET 0x0000 /* Multicore Sync Block */ | ||
29 | #define IC0_OFFSET 0x2000 | ||
30 | #define ST_OFFSET 0x3000 /* System Timer */ | ||
31 | #define MPHI_OFFSET 0x6000 /* Message-based Parallel Host Intf. */ | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | #define ARMCTRL_TIMER0_1_OFFSET (ARM_OFFSET + 0x400) /* Timer 0 and 1 */ | ||
34 | #define ARMCTRL_0_SBM_OFFSET (ARM_OFFSET + 0x800) /* User 0 (ARM) Semaphores | ||
35 | * Doorbells & Mailboxes */ | ||
36 | -#define PM_OFFSET 0x100000 /* Power Management, Reset controller | ||
37 | - * and Watchdog registers */ | ||
38 | -#define PCM_CLOCK_OFFSET 0x101098 | ||
39 | +#define CPRMAN_OFFSET 0x100000 /* Power Management, Watchdog */ | ||
40 | +#define CM_OFFSET 0x101000 /* Clock Management */ | ||
41 | #define RNG_OFFSET 0x104000 | ||
42 | #define GPIO_OFFSET 0x200000 | ||
43 | #define UART0_OFFSET 0x201000 | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | #define I2S_OFFSET 0x203000 | ||
46 | #define SPI0_OFFSET 0x204000 | ||
47 | #define BSC0_OFFSET 0x205000 /* BSC0 I2C/TWI */ | ||
48 | -#define UART1_OFFSET 0x215000 | ||
49 | -#define EMMC_OFFSET 0x300000 | ||
50 | +#define AUX_OFFSET 0x215000 /* AUX: UART1/SPI1/SPI2 */ | ||
51 | +#define EMMC1_OFFSET 0x300000 | ||
52 | #define SMI_OFFSET 0x600000 | ||
53 | #define BSC1_OFFSET 0x804000 /* BSC1 I2C/TWI */ | ||
54 | -#define USB_OFFSET 0x980000 /* DTC_OTG USB controller */ | ||
55 | +#define USB_OTG_OFFSET 0x980000 /* DTC_OTG USB controller */ | ||
56 | #define DMA15_OFFSET 0xE05000 /* DMA controller, channel 15 */ | ||
57 | |||
58 | /* GPU interrupts */ | ||
59 | @@ -XXX,XX +XXX,XX @@ | ||
60 | #define INTERRUPT_SPI 54 | ||
61 | #define INTERRUPT_I2SPCM 55 | ||
62 | #define INTERRUPT_SDIO 56 | ||
63 | -#define INTERRUPT_UART 57 | ||
64 | +#define INTERRUPT_UART0 57 | ||
65 | #define INTERRUPT_SLIMBUS 58 | ||
66 | #define INTERRUPT_VEC 59 | ||
67 | #define INTERRUPT_CPG 60 | ||
68 | diff --git a/hw/arm/bcm2835_peripherals.c b/hw/arm/bcm2835_peripherals.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/arm/bcm2835_peripherals.c | ||
71 | +++ b/hw/arm/bcm2835_peripherals.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | ||
73 | sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart0), 0)); | ||
74 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart0), 0, | ||
75 | qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, | ||
76 | - INTERRUPT_UART)); | ||
77 | + INTERRUPT_UART0)); | ||
78 | + | ||
79 | /* AUX / UART1 */ | ||
80 | qdev_prop_set_chr(DEVICE(&s->aux), "chardev", serial_hd(1)); | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | ||
83 | return; | ||
84 | } | ||
85 | |||
86 | - memory_region_add_subregion(&s->peri_mr, UART1_OFFSET, | ||
87 | + memory_region_add_subregion(&s->peri_mr, AUX_OFFSET, | ||
88 | sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->aux), 0)); | ||
89 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->aux), 0, | ||
90 | qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, | ||
91 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | ||
92 | return; | ||
93 | } | ||
94 | |||
95 | - memory_region_add_subregion(&s->peri_mr, EMMC_OFFSET, | ||
96 | + memory_region_add_subregion(&s->peri_mr, EMMC1_OFFSET, | ||
97 | sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->sdhci), 0)); | ||
98 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, | ||
99 | qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, | ||
100 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c | 21 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c |
101 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
102 | --- a/hw/arm/bcm2836.c | 23 | --- a/hw/arm/bcm2836.c |
103 | +++ b/hw/arm/bcm2836.c | 24 | +++ b/hw/arm/bcm2836.c |
104 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | 25 | @@ -XXX,XX +XXX,XX @@ |
105 | 26 | #include "hw/arm/raspi_platform.h" | |
106 | /* set periphbase/CBAR value for CPU-local registers */ | 27 | #include "hw/sysbus.h" |
107 | object_property_set_int(OBJECT(&s->cpus[n]), | 28 | |
108 | - BCM2836_PERI_BASE + MCORE_OFFSET, | 29 | -typedef struct BCM283XClass { |
109 | + BCM2836_PERI_BASE + MSYNC_OFFSET, | 30 | +struct BCM283XClass { |
110 | "reset-cbar", &err); | 31 | /*< private >*/ |
111 | if (err) { | 32 | DeviceClass parent_class; |
112 | error_propagate(errp, err); | 33 | /*< public >*/ |
34 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM283XClass { | ||
35 | hwaddr peri_base; /* Peripheral base address seen by the CPU */ | ||
36 | hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */ | ||
37 | int clusterid; | ||
38 | -} BCM283XClass; | ||
39 | - | ||
40 | -#define BCM283X_CLASS(klass) \ | ||
41 | - OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) | ||
42 | -#define BCM283X_GET_CLASS(obj) \ | ||
43 | - OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) | ||
44 | +}; | ||
45 | |||
46 | static Property bcm2836_enabled_cores_property = | ||
47 | DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0); | ||
113 | -- | 48 | -- |
114 | 2.20.1 | 49 | 2.34.1 |
115 | 50 | ||
116 | 51 | diff view generated by jsdifflib |
1 | From: Rashmica Gupta <rashmica.g@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The AST2600 has the same sets of 3.6v gpios as the AST2400 plus an | 3 | NPCM7XX models have been commited after the conversion from |
4 | addtional two sets of 1.8V gpios. | 4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). |
5 | 5 | Manually convert them. | |
6 | Signed-off-by: Rashmica Gupta <rashmica.g@gmail.com> | 6 | |
7 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Acked-by: Joel Stanley <joel@jms.id.au> | 9 | Message-id: 20230109140306.23161-11-philmd@linaro.org |
10 | Message-id: 20190925143248.10000-15-clg@kaod.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | hw/gpio/aspeed_gpio.c | 142 ++++++++++++++++++++++++++++++++++++++++-- | 12 | include/hw/adc/npcm7xx_adc.h | 7 +++---- |
14 | 1 file changed, 137 insertions(+), 5 deletions(-) | 13 | include/hw/arm/npcm7xx.h | 18 ++++++------------ |
15 | 14 | include/hw/i2c/npcm7xx_smbus.h | 7 +++---- | |
16 | diff --git a/hw/gpio/aspeed_gpio.c b/hw/gpio/aspeed_gpio.c | 15 | include/hw/misc/npcm7xx_clk.h | 2 +- |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | include/hw/misc/npcm7xx_gcr.h | 6 +++--- |
18 | --- a/hw/gpio/aspeed_gpio.c | 17 | include/hw/misc/npcm7xx_mft.h | 7 +++---- |
19 | +++ b/hw/gpio/aspeed_gpio.c | 18 | include/hw/misc/npcm7xx_pwm.h | 3 +-- |
20 | @@ -XXX,XX +XXX,XX @@ | 19 | include/hw/misc/npcm7xx_rng.h | 6 +++--- |
21 | #define GPIO_3_6V_MEM_SIZE 0x1F0 | 20 | include/hw/net/npcm7xx_emc.h | 5 +---- |
22 | #define GPIO_3_6V_REG_ARRAY_SIZE (GPIO_3_6V_MEM_SIZE >> 2) | 21 | include/hw/sd/npcm7xx_sdhci.h | 4 ++-- |
23 | 22 | 10 files changed, 26 insertions(+), 39 deletions(-) | |
24 | +/* AST2600 only - 1.8V gpios */ | 23 | |
25 | +/* | 24 | diff --git a/include/hw/adc/npcm7xx_adc.h b/include/hw/adc/npcm7xx_adc.h |
26 | + * The AST2600 has same 3.6V gpios as the AST2400 (memory offsets 0x0-0x198) | 25 | index XXXXXXX..XXXXXXX 100644 |
27 | + * and addtional 1.8V gpios (memory offsets 0x800-0x9D4). | 26 | --- a/include/hw/adc/npcm7xx_adc.h |
28 | + */ | 27 | +++ b/include/hw/adc/npcm7xx_adc.h |
29 | +#define GPIO_1_8V_REG_OFFSET 0x800 | 28 | @@ -XXX,XX +XXX,XX @@ |
30 | +#define GPIO_1_8V_ABCD_DATA_VALUE ((0x800 - GPIO_1_8V_REG_OFFSET) >> 2) | 29 | * @iref: The internal reference voltage, initialized at launch time. |
31 | +#define GPIO_1_8V_ABCD_DIRECTION ((0x804 - GPIO_1_8V_REG_OFFSET) >> 2) | 30 | * @rv: The calibrated output values of 0.5V and 1.5V for the ADC. |
32 | +#define GPIO_1_8V_ABCD_INT_ENABLE ((0x808 - GPIO_1_8V_REG_OFFSET) >> 2) | 31 | */ |
33 | +#define GPIO_1_8V_ABCD_INT_SENS_0 ((0x80C - GPIO_1_8V_REG_OFFSET) >> 2) | 32 | -typedef struct { |
34 | +#define GPIO_1_8V_ABCD_INT_SENS_1 ((0x810 - GPIO_1_8V_REG_OFFSET) >> 2) | 33 | +struct NPCM7xxADCState { |
35 | +#define GPIO_1_8V_ABCD_INT_SENS_2 ((0x814 - GPIO_1_8V_REG_OFFSET) >> 2) | 34 | SysBusDevice parent; |
36 | +#define GPIO_1_8V_ABCD_INT_STATUS ((0x818 - GPIO_1_8V_REG_OFFSET) >> 2) | 35 | |
37 | +#define GPIO_1_8V_ABCD_RESET_TOLERANT ((0x81C - GPIO_1_8V_REG_OFFSET) >> 2) | 36 | MemoryRegion iomem; |
38 | +#define GPIO_1_8V_E_DATA_VALUE ((0x820 - GPIO_1_8V_REG_OFFSET) >> 2) | 37 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
39 | +#define GPIO_1_8V_E_DIRECTION ((0x824 - GPIO_1_8V_REG_OFFSET) >> 2) | 38 | uint32_t iref; |
40 | +#define GPIO_1_8V_E_INT_ENABLE ((0x828 - GPIO_1_8V_REG_OFFSET) >> 2) | 39 | |
41 | +#define GPIO_1_8V_E_INT_SENS_0 ((0x82C - GPIO_1_8V_REG_OFFSET) >> 2) | 40 | uint16_t calibration_r_values[NPCM7XX_ADC_NUM_CALIB]; |
42 | +#define GPIO_1_8V_E_INT_SENS_1 ((0x830 - GPIO_1_8V_REG_OFFSET) >> 2) | 41 | -} NPCM7xxADCState; |
43 | +#define GPIO_1_8V_E_INT_SENS_2 ((0x834 - GPIO_1_8V_REG_OFFSET) >> 2) | 42 | +}; |
44 | +#define GPIO_1_8V_E_INT_STATUS ((0x838 - GPIO_1_8V_REG_OFFSET) >> 2) | 43 | |
45 | +#define GPIO_1_8V_E_RESET_TOLERANT ((0x83C - GPIO_1_8V_REG_OFFSET) >> 2) | 44 | #define TYPE_NPCM7XX_ADC "npcm7xx-adc" |
46 | +#define GPIO_1_8V_ABCD_DEBOUNCE_1 ((0x840 - GPIO_1_8V_REG_OFFSET) >> 2) | 45 | -#define NPCM7XX_ADC(obj) \ |
47 | +#define GPIO_1_8V_ABCD_DEBOUNCE_2 ((0x844 - GPIO_1_8V_REG_OFFSET) >> 2) | 46 | - OBJECT_CHECK(NPCM7xxADCState, (obj), TYPE_NPCM7XX_ADC) |
48 | +#define GPIO_1_8V_E_DEBOUNCE_1 ((0x848 - GPIO_1_8V_REG_OFFSET) >> 2) | 47 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxADCState, NPCM7XX_ADC) |
49 | +#define GPIO_1_8V_E_DEBOUNCE_2 ((0x84C - GPIO_1_8V_REG_OFFSET) >> 2) | 48 | |
50 | +#define GPIO_1_8V_DEBOUNCE_TIME_1 ((0x850 - GPIO_1_8V_REG_OFFSET) >> 2) | 49 | #endif /* NPCM7XX_ADC_H */ |
51 | +#define GPIO_1_8V_DEBOUNCE_TIME_2 ((0x854 - GPIO_1_8V_REG_OFFSET) >> 2) | 50 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h |
52 | +#define GPIO_1_8V_DEBOUNCE_TIME_3 ((0x858 - GPIO_1_8V_REG_OFFSET) >> 2) | 51 | index XXXXXXX..XXXXXXX 100644 |
53 | +#define GPIO_1_8V_ABCD_COMMAND_SRC_0 ((0x860 - GPIO_1_8V_REG_OFFSET) >> 2) | 52 | --- a/include/hw/arm/npcm7xx.h |
54 | +#define GPIO_1_8V_ABCD_COMMAND_SRC_1 ((0x864 - GPIO_1_8V_REG_OFFSET) >> 2) | 53 | +++ b/include/hw/arm/npcm7xx.h |
55 | +#define GPIO_1_8V_E_COMMAND_SRC_0 ((0x868 - GPIO_1_8V_REG_OFFSET) >> 2) | 54 | @@ -XXX,XX +XXX,XX @@ |
56 | +#define GPIO_1_8V_E_COMMAND_SRC_1 ((0x86C - GPIO_1_8V_REG_OFFSET) >> 2) | 55 | |
57 | +#define GPIO_1_8V_ABCD_DATA_READ ((0x8C0 - GPIO_1_8V_REG_OFFSET) >> 2) | 56 | #define NPCM7XX_NR_PWM_MODULES 2 |
58 | +#define GPIO_1_8V_E_DATA_READ ((0x8C4 - GPIO_1_8V_REG_OFFSET) >> 2) | 57 | |
59 | +#define GPIO_1_8V_ABCD_INPUT_MASK ((0x9D0 - GPIO_1_8V_REG_OFFSET) >> 2) | 58 | -typedef struct NPCM7xxMachine { |
60 | +#define GPIO_1_8V_E_INPUT_MASK ((0x9D4 - GPIO_1_8V_REG_OFFSET) >> 2) | 59 | +struct NPCM7xxMachine { |
61 | +#define GPIO_1_8V_MEM_SIZE 0x9D8 | 60 | MachineState parent; |
62 | +#define GPIO_1_8V_REG_ARRAY_SIZE ((GPIO_1_8V_MEM_SIZE - \ | 61 | /* |
63 | + GPIO_1_8V_REG_OFFSET) >> 2) | 62 | * PWM fan splitter. each splitter connects to one PWM output and |
64 | +#define GPIO_MAX_MEM_SIZE MAX(GPIO_3_6V_MEM_SIZE, GPIO_1_8V_MEM_SIZE) | 63 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachine { |
65 | + | 64 | */ |
66 | static int aspeed_evaluate_irq(GPIOSets *regs, int gpio_prev_high, int gpio) | 65 | SplitIRQ fan_splitter[NPCM7XX_NR_PWM_MODULES * |
67 | { | 66 | NPCM7XX_PWM_PER_MODULE]; |
68 | uint32_t falling_edge = 0, rising_edge = 0; | 67 | -} NPCM7xxMachine; |
69 | @@ -XXX,XX +XXX,XX @@ static const AspeedGPIOReg aspeed_3_6v_gpios[GPIO_3_6V_REG_ARRAY_SIZE] = { | 68 | +}; |
70 | [GPIO_AC_INPUT_MASK] = { 7, gpio_reg_input_mask }, | 69 | |
70 | #define TYPE_NPCM7XX_MACHINE MACHINE_TYPE_NAME("npcm7xx") | ||
71 | -#define NPCM7XX_MACHINE(obj) \ | ||
72 | - OBJECT_CHECK(NPCM7xxMachine, (obj), TYPE_NPCM7XX_MACHINE) | ||
73 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMachine, NPCM7XX_MACHINE) | ||
74 | |||
75 | typedef struct NPCM7xxMachineClass { | ||
76 | MachineClass parent; | ||
77 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachineClass { | ||
78 | #define NPCM7XX_MACHINE_GET_CLASS(obj) \ | ||
79 | OBJECT_GET_CLASS(NPCM7xxMachineClass, (obj), TYPE_NPCM7XX_MACHINE) | ||
80 | |||
81 | -typedef struct NPCM7xxState { | ||
82 | +struct NPCM7xxState { | ||
83 | DeviceState parent; | ||
84 | |||
85 | ARMCPU cpu[NPCM7XX_MAX_NUM_CPUS]; | ||
86 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
87 | NPCM7xxFIUState fiu[2]; | ||
88 | NPCM7xxEMCState emc[2]; | ||
89 | NPCM7xxSDHCIState mmc; | ||
90 | -} NPCM7xxState; | ||
91 | +}; | ||
92 | |||
93 | #define TYPE_NPCM7XX "npcm7xx" | ||
94 | -#define NPCM7XX(obj) OBJECT_CHECK(NPCM7xxState, (obj), TYPE_NPCM7XX) | ||
95 | +OBJECT_DECLARE_TYPE(NPCM7xxState, NPCM7xxClass, NPCM7XX) | ||
96 | |||
97 | #define TYPE_NPCM730 "npcm730" | ||
98 | #define TYPE_NPCM750 "npcm750" | ||
99 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxClass { | ||
100 | uint32_t num_cpus; | ||
101 | } NPCM7xxClass; | ||
102 | |||
103 | -#define NPCM7XX_CLASS(klass) \ | ||
104 | - OBJECT_CLASS_CHECK(NPCM7xxClass, (klass), TYPE_NPCM7XX) | ||
105 | -#define NPCM7XX_GET_CLASS(obj) \ | ||
106 | - OBJECT_GET_CLASS(NPCM7xxClass, (obj), TYPE_NPCM7XX) | ||
107 | - | ||
108 | /** | ||
109 | * npcm7xx_load_kernel - Loads memory with everything needed to boot | ||
110 | * @machine - The machine containing the SoC to be booted. | ||
111 | diff --git a/include/hw/i2c/npcm7xx_smbus.h b/include/hw/i2c/npcm7xx_smbus.h | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/include/hw/i2c/npcm7xx_smbus.h | ||
114 | +++ b/include/hw/i2c/npcm7xx_smbus.h | ||
115 | @@ -XXX,XX +XXX,XX @@ typedef enum NPCM7xxSMBusStatus { | ||
116 | * @rx_cur: The current position of rx_fifo. | ||
117 | * @status: The current status of the SMBus. | ||
118 | */ | ||
119 | -typedef struct NPCM7xxSMBusState { | ||
120 | +struct NPCM7xxSMBusState { | ||
121 | SysBusDevice parent; | ||
122 | |||
123 | MemoryRegion iomem; | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSMBusState { | ||
125 | uint8_t rx_cur; | ||
126 | |||
127 | NPCM7xxSMBusStatus status; | ||
128 | -} NPCM7xxSMBusState; | ||
129 | +}; | ||
130 | |||
131 | #define TYPE_NPCM7XX_SMBUS "npcm7xx-smbus" | ||
132 | -#define NPCM7XX_SMBUS(obj) OBJECT_CHECK(NPCM7xxSMBusState, (obj), \ | ||
133 | - TYPE_NPCM7XX_SMBUS) | ||
134 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxSMBusState, NPCM7XX_SMBUS) | ||
135 | |||
136 | #endif /* NPCM7XX_SMBUS_H */ | ||
137 | diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/include/hw/misc/npcm7xx_clk.h | ||
140 | +++ b/include/hw/misc/npcm7xx_clk.h | ||
141 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxCLKState { | ||
71 | }; | 142 | }; |
72 | 143 | ||
73 | +static const AspeedGPIOReg aspeed_1_8v_gpios[GPIO_1_8V_REG_ARRAY_SIZE] = { | 144 | #define TYPE_NPCM7XX_CLK "npcm7xx-clk" |
74 | + /* 1.8V Set ABCD */ | 145 | -#define NPCM7XX_CLK(obj) OBJECT_CHECK(NPCM7xxCLKState, (obj), TYPE_NPCM7XX_CLK) |
75 | + [GPIO_1_8V_ABCD_DATA_VALUE] = {0, gpio_reg_data_value}, | 146 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxCLKState, NPCM7XX_CLK) |
76 | + [GPIO_1_8V_ABCD_DIRECTION] = {0, gpio_reg_direction}, | 147 | |
77 | + [GPIO_1_8V_ABCD_INT_ENABLE] = {0, gpio_reg_int_enable}, | 148 | #endif /* NPCM7XX_CLK_H */ |
78 | + [GPIO_1_8V_ABCD_INT_SENS_0] = {0, gpio_reg_int_sens_0}, | 149 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h |
79 | + [GPIO_1_8V_ABCD_INT_SENS_1] = {0, gpio_reg_int_sens_1}, | 150 | index XXXXXXX..XXXXXXX 100644 |
80 | + [GPIO_1_8V_ABCD_INT_SENS_2] = {0, gpio_reg_int_sens_2}, | 151 | --- a/include/hw/misc/npcm7xx_gcr.h |
81 | + [GPIO_1_8V_ABCD_INT_STATUS] = {0, gpio_reg_int_status}, | 152 | +++ b/include/hw/misc/npcm7xx_gcr.h |
82 | + [GPIO_1_8V_ABCD_RESET_TOLERANT] = {0, gpio_reg_reset_tolerant}, | 153 | @@ -XXX,XX +XXX,XX @@ |
83 | + [GPIO_1_8V_ABCD_DEBOUNCE_1] = {0, gpio_reg_debounce_1}, | 154 | */ |
84 | + [GPIO_1_8V_ABCD_DEBOUNCE_2] = {0, gpio_reg_debounce_2}, | 155 | #define NPCM7XX_GCR_NR_REGS (0x148 / sizeof(uint32_t)) |
85 | + [GPIO_1_8V_ABCD_COMMAND_SRC_0] = {0, gpio_reg_cmd_source_0}, | 156 | |
86 | + [GPIO_1_8V_ABCD_COMMAND_SRC_1] = {0, gpio_reg_cmd_source_1}, | 157 | -typedef struct NPCM7xxGCRState { |
87 | + [GPIO_1_8V_ABCD_DATA_READ] = {0, gpio_reg_data_read}, | 158 | +struct NPCM7xxGCRState { |
88 | + [GPIO_1_8V_ABCD_INPUT_MASK] = {0, gpio_reg_input_mask}, | 159 | SysBusDevice parent; |
89 | + /* 1.8V Set E */ | 160 | |
90 | + [GPIO_1_8V_E_DATA_VALUE] = {1, gpio_reg_data_value}, | 161 | MemoryRegion iomem; |
91 | + [GPIO_1_8V_E_DIRECTION] = {1, gpio_reg_direction}, | 162 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxGCRState { |
92 | + [GPIO_1_8V_E_INT_ENABLE] = {1, gpio_reg_int_enable}, | 163 | uint32_t reset_pwron; |
93 | + [GPIO_1_8V_E_INT_SENS_0] = {1, gpio_reg_int_sens_0}, | 164 | uint32_t reset_mdlr; |
94 | + [GPIO_1_8V_E_INT_SENS_1] = {1, gpio_reg_int_sens_1}, | 165 | uint32_t reset_intcr3; |
95 | + [GPIO_1_8V_E_INT_SENS_2] = {1, gpio_reg_int_sens_2}, | 166 | -} NPCM7xxGCRState; |
96 | + [GPIO_1_8V_E_INT_STATUS] = {1, gpio_reg_int_status}, | 167 | +}; |
97 | + [GPIO_1_8V_E_RESET_TOLERANT] = {1, gpio_reg_reset_tolerant}, | 168 | |
98 | + [GPIO_1_8V_E_DEBOUNCE_1] = {1, gpio_reg_debounce_1}, | 169 | #define TYPE_NPCM7XX_GCR "npcm7xx-gcr" |
99 | + [GPIO_1_8V_E_DEBOUNCE_2] = {1, gpio_reg_debounce_2}, | 170 | -#define NPCM7XX_GCR(obj) OBJECT_CHECK(NPCM7xxGCRState, (obj), TYPE_NPCM7XX_GCR) |
100 | + [GPIO_1_8V_E_COMMAND_SRC_0] = {1, gpio_reg_cmd_source_0}, | 171 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxGCRState, NPCM7XX_GCR) |
101 | + [GPIO_1_8V_E_COMMAND_SRC_1] = {1, gpio_reg_cmd_source_1}, | 172 | |
102 | + [GPIO_1_8V_E_DATA_READ] = {1, gpio_reg_data_read}, | 173 | #endif /* NPCM7XX_GCR_H */ |
103 | + [GPIO_1_8V_E_INPUT_MASK] = {1, gpio_reg_input_mask}, | 174 | diff --git a/include/hw/misc/npcm7xx_mft.h b/include/hw/misc/npcm7xx_mft.h |
104 | +}; | 175 | index XXXXXXX..XXXXXXX 100644 |
105 | + | 176 | --- a/include/hw/misc/npcm7xx_mft.h |
106 | static uint64_t aspeed_gpio_read(void *opaque, hwaddr offset, uint32_t size) | 177 | +++ b/include/hw/misc/npcm7xx_mft.h |
107 | { | 178 | @@ -XXX,XX +XXX,XX @@ |
108 | AspeedGPIOState *s = ASPEED_GPIO(opaque); | 179 | * @max_rpm: The maximum rpm for fans. Order: A0, B0, A1, B1. |
109 | @@ -XXX,XX +XXX,XX @@ static void aspeed_gpio_get_pin(Object *obj, Visitor *v, const char *name, | 180 | * @duty: The duty cycles for fans, relative to NPCM7XX_PWM_MAX_DUTY. |
110 | int set_idx, group_idx = 0; | 181 | */ |
111 | 182 | -typedef struct NPCM7xxMFTState { | |
112 | if (sscanf(name, "gpio%2[A-Z]%1d", group, &pin) != 2) { | 183 | +struct NPCM7xxMFTState { |
113 | - error_setg(errp, "%s: error reading %s", __func__, name); | 184 | SysBusDevice parent; |
114 | - return; | 185 | |
115 | + /* 1.8V gpio */ | 186 | MemoryRegion iomem; |
116 | + if (sscanf(name, "gpio%3s%1d", group, &pin) != 2) { | 187 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMFTState { |
117 | + error_setg(errp, "%s: error reading %s", __func__, name); | 188 | |
118 | + return; | 189 | uint32_t max_rpm[NPCM7XX_MFT_FANIN_COUNT]; |
119 | + } | 190 | uint32_t duty[NPCM7XX_MFT_FANIN_COUNT]; |
120 | } | 191 | -} NPCM7xxMFTState; |
121 | set_idx = get_set_idx(s, group, &group_idx); | 192 | +}; |
122 | if (set_idx == -1) { | 193 | |
123 | @@ -XXX,XX +XXX,XX @@ static void aspeed_gpio_set_pin(Object *obj, Visitor *v, const char *name, | 194 | #define TYPE_NPCM7XX_MFT "npcm7xx-mft" |
124 | return; | 195 | -#define NPCM7XX_MFT(obj) \ |
125 | } | 196 | - OBJECT_CHECK(NPCM7xxMFTState, (obj), TYPE_NPCM7XX_MFT) |
126 | if (sscanf(name, "gpio%2[A-Z]%1d", group, &pin) != 2) { | 197 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMFTState, NPCM7XX_MFT) |
127 | - error_setg(errp, "%s: error reading %s", __func__, name); | 198 | |
128 | - return; | 199 | #endif /* NPCM7XX_MFT_H */ |
129 | + /* 1.8V gpio */ | 200 | diff --git a/include/hw/misc/npcm7xx_pwm.h b/include/hw/misc/npcm7xx_pwm.h |
130 | + if (sscanf(name, "gpio%3s%1d", group, &pin) != 2) { | 201 | index XXXXXXX..XXXXXXX 100644 |
131 | + error_setg(errp, "%s: error reading %s", __func__, name); | 202 | --- a/include/hw/misc/npcm7xx_pwm.h |
132 | + return; | 203 | +++ b/include/hw/misc/npcm7xx_pwm.h |
133 | + } | 204 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxPWMState { |
134 | } | ||
135 | set_idx = get_set_idx(s, group, &group_idx); | ||
136 | if (set_idx == -1) { | ||
137 | @@ -XXX,XX +XXX,XX @@ static const GPIOSetProperties ast2500_set_props[] = { | ||
138 | [7] = {0x000000ff, 0x000000ff, {"AC"} }, | ||
139 | }; | 205 | }; |
140 | 206 | ||
141 | +static GPIOSetProperties ast2600_3_6v_set_props[] = { | 207 | #define TYPE_NPCM7XX_PWM "npcm7xx-pwm" |
142 | + [0] = {0xffffffff, 0xffffffff, {"A", "B", "C", "D"} }, | 208 | -#define NPCM7XX_PWM(obj) \ |
143 | + [1] = {0xffffffff, 0xffffffff, {"E", "F", "G", "H"} }, | 209 | - OBJECT_CHECK(NPCM7xxPWMState, (obj), TYPE_NPCM7XX_PWM) |
144 | + [2] = {0xffffffff, 0xffffffff, {"I", "J", "K", "L"} }, | 210 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxPWMState, NPCM7XX_PWM) |
145 | + [3] = {0xffffffff, 0xffffffff, {"M", "N", "O", "P"} }, | 211 | |
146 | + [4] = {0xffffffff, 0xffffffff, {"Q", "R", "S", "T"} }, | 212 | #endif /* NPCM7XX_PWM_H */ |
147 | + [5] = {0xffffffff, 0x0000ffff, {"U", "V", "W", "X"} }, | 213 | diff --git a/include/hw/misc/npcm7xx_rng.h b/include/hw/misc/npcm7xx_rng.h |
148 | + [6] = {0xffff0000, 0x0fff0000, {"Y", "Z", "", ""} }, | 214 | index XXXXXXX..XXXXXXX 100644 |
149 | +}; | 215 | --- a/include/hw/misc/npcm7xx_rng.h |
150 | + | 216 | +++ b/include/hw/misc/npcm7xx_rng.h |
151 | +static GPIOSetProperties ast2600_1_8v_set_props[] = { | 217 | @@ -XXX,XX +XXX,XX @@ |
152 | + [0] = {0xffffffff, 0xffffffff, {"18A", "18B", "18C", "18D"} }, | 218 | |
153 | + [1] = {0x0000000f, 0x0000000f, {"18E"} }, | 219 | #include "hw/sysbus.h" |
154 | +}; | 220 | |
155 | + | 221 | -typedef struct NPCM7xxRNGState { |
156 | static const MemoryRegionOps aspeed_gpio_ops = { | 222 | +struct NPCM7xxRNGState { |
157 | .read = aspeed_gpio_read, | 223 | SysBusDevice parent; |
158 | .write = aspeed_gpio_write, | 224 | |
159 | @@ -XXX,XX +XXX,XX @@ static void aspeed_gpio_realize(DeviceState *dev, Error **errp) | 225 | MemoryRegion iomem; |
160 | } | 226 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRNGState { |
161 | 227 | uint8_t rngcs; | |
162 | memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_gpio_ops, s, | 228 | uint8_t rngd; |
163 | - TYPE_ASPEED_GPIO, GPIO_3_6V_MEM_SIZE); | 229 | uint8_t rngmode; |
164 | + TYPE_ASPEED_GPIO, GPIO_MAX_MEM_SIZE); | 230 | -} NPCM7xxRNGState; |
165 | 231 | +}; | |
166 | sysbus_init_mmio(sbd, &s->iomem); | 232 | |
167 | } | 233 | #define TYPE_NPCM7XX_RNG "npcm7xx-rng" |
168 | @@ -XXX,XX +XXX,XX @@ static void aspeed_gpio_2500_class_init(ObjectClass *klass, void *data) | 234 | -#define NPCM7XX_RNG(obj) OBJECT_CHECK(NPCM7xxRNGState, (obj), TYPE_NPCM7XX_RNG) |
169 | agc->reg_table = aspeed_3_6v_gpios; | 235 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxRNGState, NPCM7XX_RNG) |
170 | } | 236 | |
171 | 237 | #endif /* NPCM7XX_RNG_H */ | |
172 | +static void aspeed_gpio_ast2600_3_6v_class_init(ObjectClass *klass, void *data) | 238 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h |
173 | +{ | 239 | index XXXXXXX..XXXXXXX 100644 |
174 | + AspeedGPIOClass *agc = ASPEED_GPIO_CLASS(klass); | 240 | --- a/include/hw/net/npcm7xx_emc.h |
175 | + | 241 | +++ b/include/hw/net/npcm7xx_emc.h |
176 | + agc->props = ast2600_3_6v_set_props; | 242 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxEMCState { |
177 | + agc->nr_gpio_pins = 208; | 243 | bool rx_active; |
178 | + agc->nr_gpio_sets = 7; | ||
179 | + agc->reg_table = aspeed_3_6v_gpios; | ||
180 | +} | ||
181 | + | ||
182 | +static void aspeed_gpio_ast2600_1_8v_class_init(ObjectClass *klass, void *data) | ||
183 | +{ | ||
184 | + AspeedGPIOClass *agc = ASPEED_GPIO_CLASS(klass); | ||
185 | + | ||
186 | + agc->props = ast2600_1_8v_set_props; | ||
187 | + agc->nr_gpio_pins = 36; | ||
188 | + agc->nr_gpio_sets = 2; | ||
189 | + agc->reg_table = aspeed_1_8v_gpios; | ||
190 | +} | ||
191 | + | ||
192 | static const TypeInfo aspeed_gpio_info = { | ||
193 | .name = TYPE_ASPEED_GPIO, | ||
194 | .parent = TYPE_SYS_BUS_DEVICE, | ||
195 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_gpio_ast2500_info = { | ||
196 | .instance_init = aspeed_gpio_init, | ||
197 | }; | 244 | }; |
198 | 245 | ||
199 | +static const TypeInfo aspeed_gpio_ast2600_3_6v_info = { | 246 | -typedef struct NPCM7xxEMCState NPCM7xxEMCState; |
200 | + .name = TYPE_ASPEED_GPIO "-ast2600", | 247 | - |
201 | + .parent = TYPE_ASPEED_GPIO, | 248 | #define TYPE_NPCM7XX_EMC "npcm7xx-emc" |
202 | + .class_init = aspeed_gpio_ast2600_3_6v_class_init, | 249 | -#define NPCM7XX_EMC(obj) \ |
203 | + .instance_init = aspeed_gpio_init, | 250 | - OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) |
204 | +}; | 251 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxEMCState, NPCM7XX_EMC) |
205 | + | 252 | |
206 | +static const TypeInfo aspeed_gpio_ast2600_1_8v_info = { | 253 | #endif /* NPCM7XX_EMC_H */ |
207 | + .name = TYPE_ASPEED_GPIO "-ast2600-1_8v", | 254 | diff --git a/include/hw/sd/npcm7xx_sdhci.h b/include/hw/sd/npcm7xx_sdhci.h |
208 | + .parent = TYPE_ASPEED_GPIO, | 255 | index XXXXXXX..XXXXXXX 100644 |
209 | + .class_init = aspeed_gpio_ast2600_1_8v_class_init, | 256 | --- a/include/hw/sd/npcm7xx_sdhci.h |
210 | + .instance_init = aspeed_gpio_init, | 257 | +++ b/include/hw/sd/npcm7xx_sdhci.h |
211 | +}; | 258 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRegs { |
212 | + | 259 | uint32_t boottoctrl; |
213 | static void aspeed_gpio_register_types(void) | 260 | } NPCM7xxRegisters; |
214 | { | 261 | |
215 | type_register_static(&aspeed_gpio_info); | 262 | -typedef struct NPCM7xxSDHCIState { |
216 | type_register_static(&aspeed_gpio_ast2400_info); | 263 | +struct NPCM7xxSDHCIState { |
217 | type_register_static(&aspeed_gpio_ast2500_info); | 264 | SysBusDevice parent; |
218 | + type_register_static(&aspeed_gpio_ast2600_3_6v_info); | 265 | |
219 | + type_register_static(&aspeed_gpio_ast2600_1_8v_info); | 266 | MemoryRegion container; |
220 | } | 267 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSDHCIState { |
221 | 268 | NPCM7xxRegisters regs; | |
222 | type_init(aspeed_gpio_register_types); | 269 | |
270 | SDHCIState sdhci; | ||
271 | -} NPCM7xxSDHCIState; | ||
272 | +}; | ||
273 | |||
274 | #endif /* NPCM7XX_SDHCI_H */ | ||
223 | -- | 275 | -- |
224 | 2.20.1 | 276 | 2.34.1 |
225 | 277 | ||
226 | 278 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The AST2600 timer has a third control register that is used to | 3 | The structure is named SECUREECState. Rename the type accordingly. |
4 | implement a set-to-clear feature for the main control register. | ||
5 | 4 | ||
6 | On the AST2600, it is not configurable via 0x38 (control register 3) | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | as it is on the AST2500. | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | 7 | Message-id: 20230109140306.23161-12-philmd@linaro.org | |
9 | Based on previous work from Joel Stanley. | ||
10 | |||
11 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
13 | Message-id: 20190925143248.10000-7-clg@kaod.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 9 | --- |
16 | include/hw/timer/aspeed_timer.h | 1 + | 10 | hw/misc/sbsa_ec.c | 13 +++++++------ |
17 | hw/timer/aspeed_timer.c | 51 +++++++++++++++++++++++++++++++++ | 11 | 1 file changed, 7 insertions(+), 6 deletions(-) |
18 | 2 files changed, 52 insertions(+) | ||
19 | 12 | ||
20 | diff --git a/include/hw/timer/aspeed_timer.h b/include/hw/timer/aspeed_timer.h | 13 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c |
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/timer/aspeed_timer.h | 15 | --- a/hw/misc/sbsa_ec.c |
23 | +++ b/include/hw/timer/aspeed_timer.h | 16 | +++ b/hw/misc/sbsa_ec.c |
24 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ |
25 | #define TYPE_ASPEED_TIMER "aspeed.timer" | 18 | #include "hw/sysbus.h" |
26 | #define TYPE_ASPEED_2400_TIMER TYPE_ASPEED_TIMER "-ast2400" | 19 | #include "sysemu/runstate.h" |
27 | #define TYPE_ASPEED_2500_TIMER TYPE_ASPEED_TIMER "-ast2500" | 20 | |
28 | +#define TYPE_ASPEED_2600_TIMER TYPE_ASPEED_TIMER "-ast2600" | 21 | -typedef struct { |
29 | 22 | +typedef struct SECUREECState { | |
30 | #define ASPEED_TIMER_NR_TIMERS 8 | 23 | SysBusDevice parent_obj; |
31 | 24 | MemoryRegion iomem; | |
32 | diff --git a/hw/timer/aspeed_timer.c b/hw/timer/aspeed_timer.c | 25 | } SECUREECState; |
33 | index XXXXXXX..XXXXXXX 100644 | 26 | |
34 | --- a/hw/timer/aspeed_timer.c | 27 | -#define TYPE_SBSA_EC "sbsa-ec" |
35 | +++ b/hw/timer/aspeed_timer.c | 28 | -#define SECURE_EC(obj) OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_EC) |
36 | @@ -XXX,XX +XXX,XX @@ static void aspeed_2500_timer_write(AspeedTimerCtrlState *s, hwaddr offset, | 29 | +#define TYPE_SBSA_SECURE_EC "sbsa-ec" |
37 | } | 30 | +#define SBSA_SECURE_EC(obj) \ |
31 | + OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) | ||
32 | |||
33 | enum sbsa_ec_powerstates { | ||
34 | SBSA_EC_CMD_POWEROFF = 0x01, | ||
35 | @@ -XXX,XX +XXX,XX @@ static uint64_t sbsa_ec_read(void *opaque, hwaddr offset, unsigned size) | ||
38 | } | 36 | } |
39 | 37 | ||
40 | +static uint64_t aspeed_2600_timer_read(AspeedTimerCtrlState *s, hwaddr offset) | 38 | static void sbsa_ec_write(void *opaque, hwaddr offset, |
41 | +{ | 39 | - uint64_t value, unsigned size) |
42 | + uint64_t value; | 40 | + uint64_t value, unsigned size) |
43 | + | ||
44 | + switch (offset) { | ||
45 | + case 0x38: | ||
46 | + case 0x3C: | ||
47 | + default: | ||
48 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n", | ||
49 | + __func__, offset); | ||
50 | + value = 0; | ||
51 | + break; | ||
52 | + } | ||
53 | + return value; | ||
54 | +} | ||
55 | + | ||
56 | +static void aspeed_2600_timer_write(AspeedTimerCtrlState *s, hwaddr offset, | ||
57 | + uint64_t value) | ||
58 | +{ | ||
59 | + const uint32_t tv = (uint32_t)(value & 0xFFFFFFFF); | ||
60 | + | ||
61 | + switch (offset) { | ||
62 | + case 0x3C: | ||
63 | + aspeed_timer_set_ctrl(s, s->ctrl & ~tv); | ||
64 | + break; | ||
65 | + | ||
66 | + case 0x38: | ||
67 | + default: | ||
68 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n", | ||
69 | + __func__, offset); | ||
70 | + break; | ||
71 | + } | ||
72 | +} | ||
73 | + | ||
74 | static void aspeed_init_one_timer(AspeedTimerCtrlState *s, uint8_t id) | ||
75 | { | 41 | { |
76 | AspeedTimer *t = &s->timers[id]; | 42 | if (offset == 0) { /* PSCI machine power command register */ |
77 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_2500_timer_info = { | 43 | switch (value) { |
78 | .class_init = aspeed_2500_timer_class_init, | 44 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps sbsa_ec_ops = { |
79 | }; | 45 | |
80 | 46 | static void sbsa_ec_init(Object *obj) | |
81 | +static void aspeed_2600_timer_class_init(ObjectClass *klass, void *data) | ||
82 | +{ | ||
83 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
84 | + AspeedTimerClass *awc = ASPEED_TIMER_CLASS(klass); | ||
85 | + | ||
86 | + dc->desc = "ASPEED 2600 Timer"; | ||
87 | + awc->read = aspeed_2600_timer_read; | ||
88 | + awc->write = aspeed_2600_timer_write; | ||
89 | +} | ||
90 | + | ||
91 | +static const TypeInfo aspeed_2600_timer_info = { | ||
92 | + .name = TYPE_ASPEED_2600_TIMER, | ||
93 | + .parent = TYPE_ASPEED_TIMER, | ||
94 | + .class_init = aspeed_2600_timer_class_init, | ||
95 | +}; | ||
96 | + | ||
97 | static void aspeed_timer_register_types(void) | ||
98 | { | 47 | { |
99 | type_register_static(&aspeed_timer_info); | 48 | - SECUREECState *s = SECURE_EC(obj); |
100 | type_register_static(&aspeed_2400_timer_info); | 49 | + SECUREECState *s = SBSA_SECURE_EC(obj); |
101 | type_register_static(&aspeed_2500_timer_info); | 50 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
102 | + type_register_static(&aspeed_2600_timer_info); | 51 | |
52 | memory_region_init_io(&s->iomem, obj, &sbsa_ec_ops, s, "sbsa-ec", | ||
53 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ec_class_init(ObjectClass *klass, void *data) | ||
103 | } | 54 | } |
104 | 55 | ||
105 | type_init(aspeed_timer_register_types) | 56 | static const TypeInfo sbsa_ec_info = { |
57 | - .name = TYPE_SBSA_EC, | ||
58 | + .name = TYPE_SBSA_SECURE_EC, | ||
59 | .parent = TYPE_SYS_BUS_DEVICE, | ||
60 | .instance_size = sizeof(SECUREECState), | ||
61 | .instance_init = sbsa_ec_init, | ||
106 | -- | 62 | -- |
107 | 2.20.1 | 63 | 2.34.1 |
108 | 64 | ||
109 | 65 | diff view generated by jsdifflib |
1 | From: Amithash Prasad <amithash@fb.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When WDT_RESTART is written, the data is not the contents | 3 | This model was merged few days before the QOM cleanup from |
4 | of the WDT_CTRL register. Hence ensure we are looking at | 4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible") |
5 | WDT_CTRL to check if bit WDT_CTRL_1MHZ_CLK is set or not. | 5 | was pulled and merged. Manually adapt. |
6 | 6 | ||
7 | Signed-off-by: Amithash Prasad <amithash@fb.com> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 9 | Message-id: 20230109140306.23161-13-philmd@linaro.org |
10 | Message-id: 20190925143248.10000-2-clg@kaod.org | ||
11 | [clg: improved Suject prefix ] | ||
12 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
13 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
14 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 11 | --- |
17 | hw/watchdog/wdt_aspeed.c | 2 +- | 12 | hw/misc/sbsa_ec.c | 3 +-- |
18 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 1 insertion(+), 2 deletions(-) |
19 | 14 | ||
20 | diff --git a/hw/watchdog/wdt_aspeed.c b/hw/watchdog/wdt_aspeed.c | 15 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c |
21 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/watchdog/wdt_aspeed.c | 17 | --- a/hw/misc/sbsa_ec.c |
23 | +++ b/hw/watchdog/wdt_aspeed.c | 18 | +++ b/hw/misc/sbsa_ec.c |
24 | @@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_write(void *opaque, hwaddr offset, uint64_t data, | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct SECUREECState { |
25 | case WDT_RESTART: | 20 | } SECUREECState; |
26 | if ((data & 0xFFFF) == WDT_RESTART_MAGIC) { | 21 | |
27 | s->regs[WDT_STATUS] = s->regs[WDT_RELOAD_VALUE]; | 22 | #define TYPE_SBSA_SECURE_EC "sbsa-ec" |
28 | - aspeed_wdt_reload(s, !(data & WDT_CTRL_1MHZ_CLK)); | 23 | -#define SBSA_SECURE_EC(obj) \ |
29 | + aspeed_wdt_reload(s, !(s->regs[WDT_CTRL] & WDT_CTRL_1MHZ_CLK)); | 24 | - OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) |
30 | } | 25 | +OBJECT_DECLARE_SIMPLE_TYPE(SECUREECState, SBSA_SECURE_EC) |
31 | break; | 26 | |
32 | case WDT_CTRL: | 27 | enum sbsa_ec_powerstates { |
28 | SBSA_EC_CMD_POWEROFF = 0x01, | ||
33 | -- | 29 | -- |
34 | 2.20.1 | 30 | 2.34.1 |
35 | 31 | ||
36 | 32 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Use class handlers and class constants to differentiate the | 3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() |
4 | characteristics of the memory controller and remove the 'silicon_rev' | 4 | macro call, to avoid after a QOM refactor: |
5 | property. | ||
6 | 5 | ||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 6 | hw/intc/xilinx_intc.c:45:1: error: declaration of anonymous struct must be a definition |
8 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 7 | DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, |
9 | Message-id: 20190925143248.10000-9-clg@kaod.org | 8 | ^ |
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-14-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 15 | --- |
12 | include/hw/misc/aspeed_sdmc.h | 19 +++- | 16 | hw/intc/xilinx_intc.c | 28 +++++++++++++--------------- |
13 | hw/arm/aspeed_soc.c | 5 +- | 17 | 1 file changed, 13 insertions(+), 15 deletions(-) |
14 | hw/misc/aspeed_sdmc.c | 168 +++++++++++++++++++++------------- | ||
15 | 3 files changed, 122 insertions(+), 70 deletions(-) | ||
16 | 18 | ||
17 | diff --git a/include/hw/misc/aspeed_sdmc.h b/include/hw/misc/aspeed_sdmc.h | 19 | diff --git a/hw/intc/xilinx_intc.c b/hw/intc/xilinx_intc.c |
18 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/misc/aspeed_sdmc.h | 21 | --- a/hw/intc/xilinx_intc.c |
20 | +++ b/include/hw/misc/aspeed_sdmc.h | 22 | +++ b/hw/intc/xilinx_intc.c |
21 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ |
22 | 24 | #define R_MAX 8 | |
23 | #define TYPE_ASPEED_SDMC "aspeed.sdmc" | 25 | |
24 | #define ASPEED_SDMC(obj) OBJECT_CHECK(AspeedSDMCState, (obj), TYPE_ASPEED_SDMC) | 26 | #define TYPE_XILINX_INTC "xlnx.xps-intc" |
25 | +#define TYPE_ASPEED_2400_SDMC TYPE_ASPEED_SDMC "-ast2400" | 27 | -DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, |
26 | +#define TYPE_ASPEED_2500_SDMC TYPE_ASPEED_SDMC "-ast2500" | 28 | - TYPE_XILINX_INTC) |
27 | 29 | +typedef struct XpsIntc XpsIntc; | |
28 | #define ASPEED_SDMC_NR_REGS (0x174 >> 2) | 30 | +DECLARE_INSTANCE_CHECKER(XpsIntc, XILINX_INTC, TYPE_XILINX_INTC) |
29 | 31 | ||
30 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSDMCState { | 32 | -struct xlx_pic |
31 | MemoryRegion iomem; | 33 | +struct XpsIntc |
32 | |||
33 | uint32_t regs[ASPEED_SDMC_NR_REGS]; | ||
34 | - uint32_t silicon_rev; | ||
35 | - uint32_t ram_bits; | ||
36 | uint64_t ram_size; | ||
37 | uint64_t max_ram_size; | ||
38 | - uint32_t fixed_conf; | ||
39 | - | ||
40 | } AspeedSDMCState; | ||
41 | |||
42 | +#define ASPEED_SDMC_CLASS(klass) \ | ||
43 | + OBJECT_CLASS_CHECK(AspeedSDMCClass, (klass), TYPE_ASPEED_SDMC) | ||
44 | +#define ASPEED_SDMC_GET_CLASS(obj) \ | ||
45 | + OBJECT_GET_CLASS(AspeedSDMCClass, (obj), TYPE_ASPEED_SDMC) | ||
46 | + | ||
47 | +typedef struct AspeedSDMCClass { | ||
48 | + SysBusDeviceClass parent_class; | ||
49 | + | ||
50 | + uint64_t max_ram_size; | ||
51 | + uint32_t (*compute_conf)(AspeedSDMCState *s, uint32_t data); | ||
52 | + void (*write)(AspeedSDMCState *s, uint32_t reg, uint32_t data); | ||
53 | +} AspeedSDMCClass; | ||
54 | + | ||
55 | #endif /* ASPEED_SDMC_H */ | ||
56 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/arm/aspeed_soc.c | ||
59 | +++ b/hw/arm/aspeed_soc.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | ||
61 | sizeof(s->spi[i]), typename); | ||
62 | } | ||
63 | |||
64 | + snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname); | ||
65 | sysbus_init_child_obj(obj, "sdmc", OBJECT(&s->sdmc), sizeof(s->sdmc), | ||
66 | - TYPE_ASPEED_SDMC); | ||
67 | - qdev_prop_set_uint32(DEVICE(&s->sdmc), "silicon-rev", | ||
68 | - sc->info->silicon_rev); | ||
69 | + typename); | ||
70 | object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc), | ||
71 | "ram-size", &error_abort); | ||
72 | object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc), | ||
73 | diff --git a/hw/misc/aspeed_sdmc.c b/hw/misc/aspeed_sdmc.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/hw/misc/aspeed_sdmc.c | ||
76 | +++ b/hw/misc/aspeed_sdmc.c | ||
77 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, | ||
78 | unsigned int size) | ||
79 | { | 34 | { |
80 | AspeedSDMCState *s = ASPEED_SDMC(opaque); | 35 | SysBusDevice parent_obj; |
81 | + AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); | 36 | |
37 | @@ -XXX,XX +XXX,XX @@ struct xlx_pic | ||
38 | uint32_t irq_pin_state; | ||
39 | }; | ||
40 | |||
41 | -static void update_irq(struct xlx_pic *p) | ||
42 | +static void update_irq(XpsIntc *p) | ||
43 | { | ||
44 | uint32_t i; | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static void update_irq(struct xlx_pic *p) | ||
47 | qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]); | ||
48 | } | ||
49 | |||
50 | -static uint64_t | ||
51 | -pic_read(void *opaque, hwaddr addr, unsigned int size) | ||
52 | +static uint64_t pic_read(void *opaque, hwaddr addr, unsigned int size) | ||
53 | { | ||
54 | - struct xlx_pic *p = opaque; | ||
55 | + XpsIntc *p = opaque; | ||
56 | uint32_t r = 0; | ||
82 | 57 | ||
83 | addr >>= 2; | 58 | addr >>= 2; |
84 | 59 | @@ -XXX,XX +XXX,XX @@ pic_read(void *opaque, hwaddr addr, unsigned int size) | |
85 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, | 60 | return r; |
86 | return; | ||
87 | } | ||
88 | |||
89 | - if (addr == R_CONF) { | ||
90 | - /* Make sure readonly bits are kept */ | ||
91 | - switch (s->silicon_rev) { | ||
92 | - case AST2400_A0_SILICON_REV: | ||
93 | - case AST2400_A1_SILICON_REV: | ||
94 | - data &= ~ASPEED_SDMC_READONLY_MASK; | ||
95 | - data |= s->fixed_conf; | ||
96 | - break; | ||
97 | - case AST2500_A0_SILICON_REV: | ||
98 | - case AST2500_A1_SILICON_REV: | ||
99 | - data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; | ||
100 | - data |= s->fixed_conf; | ||
101 | - break; | ||
102 | - default: | ||
103 | - g_assert_not_reached(); | ||
104 | - } | ||
105 | - } | ||
106 | - if (s->silicon_rev == AST2500_A0_SILICON_REV || | ||
107 | - s->silicon_rev == AST2500_A1_SILICON_REV) { | ||
108 | - switch (addr) { | ||
109 | - case R_STATUS1: | ||
110 | - /* Will never return 'busy' */ | ||
111 | - data &= ~PHY_BUSY_STATE; | ||
112 | - break; | ||
113 | - case R_ECC_TEST_CTRL: | ||
114 | - /* Always done, always happy */ | ||
115 | - data |= ECC_TEST_FINISHED; | ||
116 | - data &= ~ECC_TEST_FAIL; | ||
117 | - break; | ||
118 | - default: | ||
119 | - break; | ||
120 | - } | ||
121 | - } | ||
122 | - | ||
123 | - s->regs[addr] = data; | ||
124 | + asc->write(s, addr, data); | ||
125 | } | 61 | } |
126 | 62 | ||
127 | static const MemoryRegionOps aspeed_sdmc_ops = { | 63 | -static void |
128 | @@ -XXX,XX +XXX,XX @@ static int ast2500_rambits(AspeedSDMCState *s) | 64 | -pic_write(void *opaque, hwaddr addr, |
129 | static void aspeed_sdmc_reset(DeviceState *dev) | 65 | - uint64_t val64, unsigned int size) |
66 | +static void pic_write(void *opaque, hwaddr addr, | ||
67 | + uint64_t val64, unsigned int size) | ||
130 | { | 68 | { |
131 | AspeedSDMCState *s = ASPEED_SDMC(dev); | 69 | - struct xlx_pic *p = opaque; |
132 | + AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); | 70 | + XpsIntc *p = opaque; |
133 | 71 | uint32_t value = val64; | |
134 | memset(s->regs, 0, sizeof(s->regs)); | 72 | |
135 | 73 | addr >>= 2; | |
136 | /* Set ram size bit and defaults values */ | 74 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps pic_ops = { |
137 | - s->regs[R_CONF] = s->fixed_conf; | 75 | |
138 | + s->regs[R_CONF] = asc->compute_conf(s, 0); | 76 | static void irq_handler(void *opaque, int irq, int level) |
77 | { | ||
78 | - struct xlx_pic *p = opaque; | ||
79 | + XpsIntc *p = opaque; | ||
80 | |||
81 | /* edge triggered interrupt */ | ||
82 | if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) { | ||
83 | @@ -XXX,XX +XXX,XX @@ static void irq_handler(void *opaque, int irq, int level) | ||
84 | |||
85 | static void xilinx_intc_init(Object *obj) | ||
86 | { | ||
87 | - struct xlx_pic *p = XILINX_INTC(obj); | ||
88 | + XpsIntc *p = XILINX_INTC(obj); | ||
89 | |||
90 | qdev_init_gpio_in(DEVICE(obj), irq_handler, 32); | ||
91 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_init(Object *obj) | ||
139 | } | 93 | } |
140 | 94 | ||
141 | static void aspeed_sdmc_realize(DeviceState *dev, Error **errp) | 95 | static Property xilinx_intc_properties[] = { |
142 | { | 96 | - DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0), |
143 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 97 | + DEFINE_PROP_UINT32("kind-of-intr", XpsIntc, c_kind_of_intr, 0), |
144 | AspeedSDMCState *s = ASPEED_SDMC(dev); | 98 | DEFINE_PROP_END_OF_LIST(), |
145 | + AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s); | ||
146 | |||
147 | - if (!is_supported_silicon_rev(s->silicon_rev)) { | ||
148 | - error_setg(errp, "Unknown silicon revision: 0x%" PRIx32, | ||
149 | - s->silicon_rev); | ||
150 | - return; | ||
151 | - } | ||
152 | - | ||
153 | - switch (s->silicon_rev) { | ||
154 | - case AST2400_A0_SILICON_REV: | ||
155 | - case AST2400_A1_SILICON_REV: | ||
156 | - s->ram_bits = ast2400_rambits(s); | ||
157 | - s->max_ram_size = 512 << 20; | ||
158 | - s->fixed_conf = ASPEED_SDMC_VGA_COMPAT | | ||
159 | - ASPEED_SDMC_DRAM_SIZE(s->ram_bits); | ||
160 | - break; | ||
161 | - case AST2500_A0_SILICON_REV: | ||
162 | - case AST2500_A1_SILICON_REV: | ||
163 | - s->ram_bits = ast2500_rambits(s); | ||
164 | - s->max_ram_size = 1024 << 20; | ||
165 | - s->fixed_conf = ASPEED_SDMC_HW_VERSION(1) | | ||
166 | - ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | | ||
167 | - ASPEED_SDMC_CACHE_INITIAL_DONE | | ||
168 | - ASPEED_SDMC_DRAM_SIZE(s->ram_bits); | ||
169 | - break; | ||
170 | - default: | ||
171 | - g_assert_not_reached(); | ||
172 | - } | ||
173 | + s->max_ram_size = asc->max_ram_size; | ||
174 | |||
175 | memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_sdmc_ops, s, | ||
176 | TYPE_ASPEED_SDMC, 0x1000); | ||
177 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_aspeed_sdmc = { | ||
178 | }; | 99 | }; |
179 | 100 | ||
180 | static Property aspeed_sdmc_properties[] = { | 101 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_class_init(ObjectClass *klass, void *data) |
181 | - DEFINE_PROP_UINT32("silicon-rev", AspeedSDMCState, silicon_rev, 0), | 102 | static const TypeInfo xilinx_intc_info = { |
182 | DEFINE_PROP_UINT64("ram-size", AspeedSDMCState, ram_size, 0), | 103 | .name = TYPE_XILINX_INTC, |
183 | DEFINE_PROP_UINT64("max-ram-size", AspeedSDMCState, max_ram_size, 0), | 104 | .parent = TYPE_SYS_BUS_DEVICE, |
184 | DEFINE_PROP_END_OF_LIST(), | 105 | - .instance_size = sizeof(struct xlx_pic), |
185 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_sdmc_info = { | 106 | + .instance_size = sizeof(XpsIntc), |
186 | .parent = TYPE_SYS_BUS_DEVICE, | 107 | .instance_init = xilinx_intc_init, |
187 | .instance_size = sizeof(AspeedSDMCState), | 108 | .class_init = xilinx_intc_class_init, |
188 | .class_init = aspeed_sdmc_class_init, | ||
189 | + .class_size = sizeof(AspeedSDMCClass), | ||
190 | + .abstract = true, | ||
191 | +}; | ||
192 | + | ||
193 | +static uint32_t aspeed_2400_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) | ||
194 | +{ | ||
195 | + uint32_t fixed_conf = ASPEED_SDMC_VGA_COMPAT | | ||
196 | + ASPEED_SDMC_DRAM_SIZE(ast2400_rambits(s)); | ||
197 | + | ||
198 | + /* Make sure readonly bits are kept */ | ||
199 | + data &= ~ASPEED_SDMC_READONLY_MASK; | ||
200 | + | ||
201 | + return data | fixed_conf; | ||
202 | +} | ||
203 | + | ||
204 | +static void aspeed_2400_sdmc_write(AspeedSDMCState *s, uint32_t reg, | ||
205 | + uint32_t data) | ||
206 | +{ | ||
207 | + switch (reg) { | ||
208 | + case R_CONF: | ||
209 | + data = aspeed_2400_sdmc_compute_conf(s, data); | ||
210 | + break; | ||
211 | + default: | ||
212 | + break; | ||
213 | + } | ||
214 | + | ||
215 | + s->regs[reg] = data; | ||
216 | +} | ||
217 | + | ||
218 | +static void aspeed_2400_sdmc_class_init(ObjectClass *klass, void *data) | ||
219 | +{ | ||
220 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
221 | + AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); | ||
222 | + | ||
223 | + dc->desc = "ASPEED 2400 SDRAM Memory Controller"; | ||
224 | + asc->max_ram_size = 512 << 20; | ||
225 | + asc->compute_conf = aspeed_2400_sdmc_compute_conf; | ||
226 | + asc->write = aspeed_2400_sdmc_write; | ||
227 | +} | ||
228 | + | ||
229 | +static const TypeInfo aspeed_2400_sdmc_info = { | ||
230 | + .name = TYPE_ASPEED_2400_SDMC, | ||
231 | + .parent = TYPE_ASPEED_SDMC, | ||
232 | + .class_init = aspeed_2400_sdmc_class_init, | ||
233 | +}; | ||
234 | + | ||
235 | +static uint32_t aspeed_2500_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data) | ||
236 | +{ | ||
237 | + uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(1) | | ||
238 | + ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | | ||
239 | + ASPEED_SDMC_CACHE_INITIAL_DONE | | ||
240 | + ASPEED_SDMC_DRAM_SIZE(ast2500_rambits(s)); | ||
241 | + | ||
242 | + /* Make sure readonly bits are kept */ | ||
243 | + data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; | ||
244 | + | ||
245 | + return data | fixed_conf; | ||
246 | +} | ||
247 | + | ||
248 | +static void aspeed_2500_sdmc_write(AspeedSDMCState *s, uint32_t reg, | ||
249 | + uint32_t data) | ||
250 | +{ | ||
251 | + switch (reg) { | ||
252 | + case R_CONF: | ||
253 | + data = aspeed_2500_sdmc_compute_conf(s, data); | ||
254 | + break; | ||
255 | + case R_STATUS1: | ||
256 | + /* Will never return 'busy' */ | ||
257 | + data &= ~PHY_BUSY_STATE; | ||
258 | + break; | ||
259 | + case R_ECC_TEST_CTRL: | ||
260 | + /* Always done, always happy */ | ||
261 | + data |= ECC_TEST_FINISHED; | ||
262 | + data &= ~ECC_TEST_FAIL; | ||
263 | + break; | ||
264 | + default: | ||
265 | + break; | ||
266 | + } | ||
267 | + | ||
268 | + s->regs[reg] = data; | ||
269 | +} | ||
270 | + | ||
271 | +static void aspeed_2500_sdmc_class_init(ObjectClass *klass, void *data) | ||
272 | +{ | ||
273 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
274 | + AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass); | ||
275 | + | ||
276 | + dc->desc = "ASPEED 2500 SDRAM Memory Controller"; | ||
277 | + asc->max_ram_size = 1024 << 20; | ||
278 | + asc->compute_conf = aspeed_2500_sdmc_compute_conf; | ||
279 | + asc->write = aspeed_2500_sdmc_write; | ||
280 | +} | ||
281 | + | ||
282 | +static const TypeInfo aspeed_2500_sdmc_info = { | ||
283 | + .name = TYPE_ASPEED_2500_SDMC, | ||
284 | + .parent = TYPE_ASPEED_SDMC, | ||
285 | + .class_init = aspeed_2500_sdmc_class_init, | ||
286 | }; | 109 | }; |
287 | |||
288 | static void aspeed_sdmc_register_types(void) | ||
289 | { | ||
290 | type_register_static(&aspeed_sdmc_info); | ||
291 | + type_register_static(&aspeed_2400_sdmc_info); | ||
292 | + type_register_static(&aspeed_2500_sdmc_info); | ||
293 | } | ||
294 | |||
295 | type_init(aspeed_sdmc_register_types); | ||
296 | -- | 110 | -- |
297 | 2.20.1 | 111 | 2.34.1 |
298 | 112 | ||
299 | 113 | diff view generated by jsdifflib |
1 | Currently the ptimer design uses a QEMU bottom-half as its | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | mechanism for calling back into the device model using the | ||
3 | ptimer when the timer has expired. Unfortunately this design | ||
4 | is fatally flawed, because it means that there is a lag | ||
5 | between the ptimer updating its own state and the device | ||
6 | callback function updating device state, and guest accesses | ||
7 | to device registers between the two can return inconsistent | ||
8 | device state. | ||
9 | 2 | ||
10 | We want to replace the bottom-half design with one where | 3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() |
11 | the guest device's callback is called either immediately | 4 | macro call, to avoid after a QOM refactor: |
12 | (when the ptimer triggers by timeout) or when the device | ||
13 | model code closes a transaction-begin/end section (when the | ||
14 | ptimer triggers because the device model changed the | ||
15 | ptimer's count value or other state). As the first step, | ||
16 | rename ptimer_init() to ptimer_init_with_bh(), to free up | ||
17 | the ptimer_init() name for the new API. We can then convert | ||
18 | all the ptimer users away from ptimer_init_with_bh() before | ||
19 | removing it entirely. | ||
20 | 5 | ||
21 | (Commit created with | 6 | hw/timer/xilinx_timer.c:65:1: error: declaration of anonymous struct must be a definition |
22 | git grep -l ptimer_init | xargs sed -i -e 's/ptimer_init/ptimer_init_with_bh/' | 7 | DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, |
23 | and three overlong lines folded by hand.) | 8 | ^ |
24 | 9 | ||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-15-philmd@linaro.org | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Message-id: 20191008171740.9679-2-peter.maydell@linaro.org | ||
28 | --- | 15 | --- |
29 | include/hw/ptimer.h | 11 ++++++----- | 16 | hw/timer/xilinx_timer.c | 27 +++++++++++++-------------- |
30 | hw/arm/musicpal.c | 2 +- | 17 | 1 file changed, 13 insertions(+), 14 deletions(-) |
31 | hw/core/ptimer.c | 2 +- | ||
32 | hw/dma/xilinx_axidma.c | 2 +- | ||
33 | hw/m68k/mcf5206.c | 2 +- | ||
34 | hw/m68k/mcf5208.c | 2 +- | ||
35 | hw/net/fsl_etsec/etsec.c | 2 +- | ||
36 | hw/net/lan9118.c | 2 +- | ||
37 | hw/timer/allwinner-a10-pit.c | 2 +- | ||
38 | hw/timer/altera_timer.c | 2 +- | ||
39 | hw/timer/arm_mptimer.c | 6 +++--- | ||
40 | hw/timer/arm_timer.c | 2 +- | ||
41 | hw/timer/cmsdk-apb-dualtimer.c | 2 +- | ||
42 | hw/timer/cmsdk-apb-timer.c | 2 +- | ||
43 | hw/timer/digic-timer.c | 2 +- | ||
44 | hw/timer/etraxfs_timer.c | 6 +++--- | ||
45 | hw/timer/exynos4210_mct.c | 7 ++++--- | ||
46 | hw/timer/exynos4210_pwm.c | 2 +- | ||
47 | hw/timer/exynos4210_rtc.c | 4 ++-- | ||
48 | hw/timer/grlib_gptimer.c | 2 +- | ||
49 | hw/timer/imx_epit.c | 4 ++-- | ||
50 | hw/timer/imx_gpt.c | 2 +- | ||
51 | hw/timer/lm32_timer.c | 2 +- | ||
52 | hw/timer/milkymist-sysctl.c | 4 ++-- | ||
53 | hw/timer/mss-timer.c | 2 +- | ||
54 | hw/timer/puv3_ost.c | 2 +- | ||
55 | hw/timer/sh_timer.c | 2 +- | ||
56 | hw/timer/slavio_timer.c | 2 +- | ||
57 | hw/timer/xilinx_timer.c | 2 +- | ||
58 | hw/watchdog/cmsdk-apb-watchdog.c | 2 +- | ||
59 | tests/ptimer-test.c | 22 +++++++++++----------- | ||
60 | 31 files changed, 56 insertions(+), 54 deletions(-) | ||
61 | 18 | ||
62 | diff --git a/include/hw/ptimer.h b/include/hw/ptimer.h | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/include/hw/ptimer.h | ||
65 | +++ b/include/hw/ptimer.h | ||
66 | @@ -XXX,XX +XXX,XX @@ | ||
67 | * ptimer_set_count() or ptimer_set_limit() will not trigger the timer | ||
68 | * (though it will cause a reload). Only a counter decrement to "0" | ||
69 | * will cause a trigger. Not compatible with NO_IMMEDIATE_TRIGGER; | ||
70 | - * ptimer_init() will assert() that you don't set both. | ||
71 | + * ptimer_init_with_bh() will assert() that you don't set both. | ||
72 | */ | ||
73 | #define PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT (1 << 5) | ||
74 | |||
75 | @@ -XXX,XX +XXX,XX @@ typedef struct ptimer_state ptimer_state; | ||
76 | typedef void (*ptimer_cb)(void *opaque); | ||
77 | |||
78 | /** | ||
79 | - * ptimer_init - Allocate and return a new ptimer | ||
80 | + * ptimer_init_with_bh - Allocate and return a new ptimer | ||
81 | * @bh: QEMU bottom half which is run on timer expiry | ||
82 | * @policy: PTIMER_POLICY_* bits specifying behaviour | ||
83 | * | ||
84 | @@ -XXX,XX +XXX,XX @@ typedef void (*ptimer_cb)(void *opaque); | ||
85 | * The ptimer takes ownership of @bh and will delete it | ||
86 | * when the ptimer is eventually freed. | ||
87 | */ | ||
88 | -ptimer_state *ptimer_init(QEMUBH *bh, uint8_t policy_mask); | ||
89 | +ptimer_state *ptimer_init_with_bh(QEMUBH *bh, uint8_t policy_mask); | ||
90 | |||
91 | /** | ||
92 | * ptimer_free - Free a ptimer | ||
93 | * @s: timer to free | ||
94 | * | ||
95 | - * Free a ptimer created using ptimer_init() (including | ||
96 | + * Free a ptimer created using ptimer_init_with_bh() (including | ||
97 | * deleting the bottom half which it is using). | ||
98 | */ | ||
99 | void ptimer_free(ptimer_state *s); | ||
100 | @@ -XXX,XX +XXX,XX @@ void ptimer_set_count(ptimer_state *s, uint64_t count); | ||
101 | * @oneshot: non-zero if this timer should only count down once | ||
102 | * | ||
103 | * Start a ptimer counting down; when it reaches zero the bottom half | ||
104 | - * passed to ptimer_init() will be invoked. If the @oneshot argument is zero, | ||
105 | + * passed to ptimer_init_with_bh() will be invoked. | ||
106 | + * If the @oneshot argument is zero, | ||
107 | * the counter value will then be reloaded from the limit and it will | ||
108 | * start counting down again. If @oneshot is non-zero, then the counter | ||
109 | * will disable itself when it reaches zero. | ||
110 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | ||
111 | index XXXXXXX..XXXXXXX 100644 | ||
112 | --- a/hw/arm/musicpal.c | ||
113 | +++ b/hw/arm/musicpal.c | ||
114 | @@ -XXX,XX +XXX,XX @@ static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s, | ||
115 | s->freq = freq; | ||
116 | |||
117 | bh = qemu_bh_new(mv88w8618_timer_tick, s); | ||
118 | - s->ptimer = ptimer_init(bh, PTIMER_POLICY_DEFAULT); | ||
119 | + s->ptimer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
120 | } | ||
121 | |||
122 | static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset, | ||
123 | diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c | ||
124 | index XXXXXXX..XXXXXXX 100644 | ||
125 | --- a/hw/core/ptimer.c | ||
126 | +++ b/hw/core/ptimer.c | ||
127 | @@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_ptimer = { | ||
128 | } | ||
129 | }; | ||
130 | |||
131 | -ptimer_state *ptimer_init(QEMUBH *bh, uint8_t policy_mask) | ||
132 | +ptimer_state *ptimer_init_with_bh(QEMUBH *bh, uint8_t policy_mask) | ||
133 | { | ||
134 | ptimer_state *s; | ||
135 | |||
136 | diff --git a/hw/dma/xilinx_axidma.c b/hw/dma/xilinx_axidma.c | ||
137 | index XXXXXXX..XXXXXXX 100644 | ||
138 | --- a/hw/dma/xilinx_axidma.c | ||
139 | +++ b/hw/dma/xilinx_axidma.c | ||
140 | @@ -XXX,XX +XXX,XX @@ static void xilinx_axidma_realize(DeviceState *dev, Error **errp) | ||
141 | |||
142 | st->nr = i; | ||
143 | st->bh = qemu_bh_new(timer_hit, st); | ||
144 | - st->ptimer = ptimer_init(st->bh, PTIMER_POLICY_DEFAULT); | ||
145 | + st->ptimer = ptimer_init_with_bh(st->bh, PTIMER_POLICY_DEFAULT); | ||
146 | ptimer_set_freq(st->ptimer, s->freqhz); | ||
147 | } | ||
148 | return; | ||
149 | diff --git a/hw/m68k/mcf5206.c b/hw/m68k/mcf5206.c | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/hw/m68k/mcf5206.c | ||
152 | +++ b/hw/m68k/mcf5206.c | ||
153 | @@ -XXX,XX +XXX,XX @@ static m5206_timer_state *m5206_timer_init(qemu_irq irq) | ||
154 | |||
155 | s = g_new0(m5206_timer_state, 1); | ||
156 | bh = qemu_bh_new(m5206_timer_trigger, s); | ||
157 | - s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT); | ||
158 | + s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
159 | s->irq = irq; | ||
160 | m5206_timer_reset(s); | ||
161 | return s; | ||
162 | diff --git a/hw/m68k/mcf5208.c b/hw/m68k/mcf5208.c | ||
163 | index XXXXXXX..XXXXXXX 100644 | ||
164 | --- a/hw/m68k/mcf5208.c | ||
165 | +++ b/hw/m68k/mcf5208.c | ||
166 | @@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic) | ||
167 | for (i = 0; i < 2; i++) { | ||
168 | s = g_new0(m5208_timer_state, 1); | ||
169 | bh = qemu_bh_new(m5208_timer_trigger, s); | ||
170 | - s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT); | ||
171 | + s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
172 | memory_region_init_io(&s->iomem, NULL, &m5208_timer_ops, s, | ||
173 | "m5208-timer", 0x00004000); | ||
174 | memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i, | ||
175 | diff --git a/hw/net/fsl_etsec/etsec.c b/hw/net/fsl_etsec/etsec.c | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/net/fsl_etsec/etsec.c | ||
178 | +++ b/hw/net/fsl_etsec/etsec.c | ||
179 | @@ -XXX,XX +XXX,XX @@ static void etsec_realize(DeviceState *dev, Error **errp) | ||
180 | |||
181 | |||
182 | etsec->bh = qemu_bh_new(etsec_timer_hit, etsec); | ||
183 | - etsec->ptimer = ptimer_init(etsec->bh, PTIMER_POLICY_DEFAULT); | ||
184 | + etsec->ptimer = ptimer_init_with_bh(etsec->bh, PTIMER_POLICY_DEFAULT); | ||
185 | ptimer_set_freq(etsec->ptimer, 100); | ||
186 | } | ||
187 | |||
188 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
189 | index XXXXXXX..XXXXXXX 100644 | ||
190 | --- a/hw/net/lan9118.c | ||
191 | +++ b/hw/net/lan9118.c | ||
192 | @@ -XXX,XX +XXX,XX @@ static void lan9118_realize(DeviceState *dev, Error **errp) | ||
193 | s->txp = &s->tx_packet; | ||
194 | |||
195 | bh = qemu_bh_new(lan9118_tick, s); | ||
196 | - s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT); | ||
197 | + s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
198 | ptimer_set_freq(s->timer, 10000); | ||
199 | ptimer_set_limit(s->timer, 0xffff, 1); | ||
200 | } | ||
201 | diff --git a/hw/timer/allwinner-a10-pit.c b/hw/timer/allwinner-a10-pit.c | ||
202 | index XXXXXXX..XXXXXXX 100644 | ||
203 | --- a/hw/timer/allwinner-a10-pit.c | ||
204 | +++ b/hw/timer/allwinner-a10-pit.c | ||
205 | @@ -XXX,XX +XXX,XX @@ static void a10_pit_init(Object *obj) | ||
206 | tc->container = s; | ||
207 | tc->index = i; | ||
208 | bh[i] = qemu_bh_new(a10_pit_timer_cb, tc); | ||
209 | - s->timer[i] = ptimer_init(bh[i], PTIMER_POLICY_DEFAULT); | ||
210 | + s->timer[i] = ptimer_init_with_bh(bh[i], PTIMER_POLICY_DEFAULT); | ||
211 | } | ||
212 | } | ||
213 | |||
214 | diff --git a/hw/timer/altera_timer.c b/hw/timer/altera_timer.c | ||
215 | index XXXXXXX..XXXXXXX 100644 | ||
216 | --- a/hw/timer/altera_timer.c | ||
217 | +++ b/hw/timer/altera_timer.c | ||
218 | @@ -XXX,XX +XXX,XX @@ static void altera_timer_realize(DeviceState *dev, Error **errp) | ||
219 | } | ||
220 | |||
221 | t->bh = qemu_bh_new(timer_hit, t); | ||
222 | - t->ptimer = ptimer_init(t->bh, PTIMER_POLICY_DEFAULT); | ||
223 | + t->ptimer = ptimer_init_with_bh(t->bh, PTIMER_POLICY_DEFAULT); | ||
224 | ptimer_set_freq(t->ptimer, t->freq_hz); | ||
225 | |||
226 | memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, | ||
227 | diff --git a/hw/timer/arm_mptimer.c b/hw/timer/arm_mptimer.c | ||
228 | index XXXXXXX..XXXXXXX 100644 | ||
229 | --- a/hw/timer/arm_mptimer.c | ||
230 | +++ b/hw/timer/arm_mptimer.c | ||
231 | @@ -XXX,XX +XXX,XX @@ static void arm_mptimer_reset(DeviceState *dev) | ||
232 | } | ||
233 | } | ||
234 | |||
235 | -static void arm_mptimer_init(Object *obj) | ||
236 | +static void arm_mptimer_init_with_bh(Object *obj) | ||
237 | { | ||
238 | ARMMPTimerState *s = ARM_MPTIMER(obj); | ||
239 | |||
240 | @@ -XXX,XX +XXX,XX @@ static void arm_mptimer_realize(DeviceState *dev, Error **errp) | ||
241 | for (i = 0; i < s->num_cpu; i++) { | ||
242 | TimerBlock *tb = &s->timerblock[i]; | ||
243 | QEMUBH *bh = qemu_bh_new(timerblock_tick, tb); | ||
244 | - tb->timer = ptimer_init(bh, PTIMER_POLICY); | ||
245 | + tb->timer = ptimer_init_with_bh(bh, PTIMER_POLICY); | ||
246 | sysbus_init_irq(sbd, &tb->irq); | ||
247 | memory_region_init_io(&tb->iomem, OBJECT(s), &timerblock_ops, tb, | ||
248 | "arm_mptimer_timerblock", 0x20); | ||
249 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_mptimer_info = { | ||
250 | .name = TYPE_ARM_MPTIMER, | ||
251 | .parent = TYPE_SYS_BUS_DEVICE, | ||
252 | .instance_size = sizeof(ARMMPTimerState), | ||
253 | - .instance_init = arm_mptimer_init, | ||
254 | + .instance_init = arm_mptimer_init_with_bh, | ||
255 | .class_init = arm_mptimer_class_init, | ||
256 | }; | ||
257 | |||
258 | diff --git a/hw/timer/arm_timer.c b/hw/timer/arm_timer.c | ||
259 | index XXXXXXX..XXXXXXX 100644 | ||
260 | --- a/hw/timer/arm_timer.c | ||
261 | +++ b/hw/timer/arm_timer.c | ||
262 | @@ -XXX,XX +XXX,XX @@ static arm_timer_state *arm_timer_init(uint32_t freq) | ||
263 | s->control = TIMER_CTRL_IE; | ||
264 | |||
265 | bh = qemu_bh_new(arm_timer_tick, s); | ||
266 | - s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT); | ||
267 | + s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
268 | vmstate_register(NULL, -1, &vmstate_arm_timer, s); | ||
269 | return s; | ||
270 | } | ||
271 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
272 | index XXXXXXX..XXXXXXX 100644 | ||
273 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
274 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
275 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | ||
276 | QEMUBH *bh = qemu_bh_new(cmsdk_dualtimermod_tick, m); | ||
277 | |||
278 | m->parent = s; | ||
279 | - m->timer = ptimer_init(bh, | ||
280 | + m->timer = ptimer_init_with_bh(bh, | ||
281 | PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD | | ||
282 | PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT | | ||
283 | PTIMER_POLICY_NO_IMMEDIATE_RELOAD | | ||
284 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/hw/timer/cmsdk-apb-timer.c | ||
287 | +++ b/hw/timer/cmsdk-apb-timer.c | ||
288 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
289 | } | ||
290 | |||
291 | bh = qemu_bh_new(cmsdk_apb_timer_tick, s); | ||
292 | - s->timer = ptimer_init(bh, | ||
293 | + s->timer = ptimer_init_with_bh(bh, | ||
294 | PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD | | ||
295 | PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT | | ||
296 | PTIMER_POLICY_NO_IMMEDIATE_RELOAD | | ||
297 | diff --git a/hw/timer/digic-timer.c b/hw/timer/digic-timer.c | ||
298 | index XXXXXXX..XXXXXXX 100644 | ||
299 | --- a/hw/timer/digic-timer.c | ||
300 | +++ b/hw/timer/digic-timer.c | ||
301 | @@ -XXX,XX +XXX,XX @@ static void digic_timer_init(Object *obj) | ||
302 | { | ||
303 | DigicTimerState *s = DIGIC_TIMER(obj); | ||
304 | |||
305 | - s->ptimer = ptimer_init(NULL, PTIMER_POLICY_DEFAULT); | ||
306 | + s->ptimer = ptimer_init_with_bh(NULL, PTIMER_POLICY_DEFAULT); | ||
307 | |||
308 | /* | ||
309 | * FIXME: there is no documentation on Digic timer | ||
310 | diff --git a/hw/timer/etraxfs_timer.c b/hw/timer/etraxfs_timer.c | ||
311 | index XXXXXXX..XXXXXXX 100644 | ||
312 | --- a/hw/timer/etraxfs_timer.c | ||
313 | +++ b/hw/timer/etraxfs_timer.c | ||
314 | @@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_realize(DeviceState *dev, Error **errp) | ||
315 | t->bh_t0 = qemu_bh_new(timer0_hit, t); | ||
316 | t->bh_t1 = qemu_bh_new(timer1_hit, t); | ||
317 | t->bh_wd = qemu_bh_new(watchdog_hit, t); | ||
318 | - t->ptimer_t0 = ptimer_init(t->bh_t0, PTIMER_POLICY_DEFAULT); | ||
319 | - t->ptimer_t1 = ptimer_init(t->bh_t1, PTIMER_POLICY_DEFAULT); | ||
320 | - t->ptimer_wd = ptimer_init(t->bh_wd, PTIMER_POLICY_DEFAULT); | ||
321 | + t->ptimer_t0 = ptimer_init_with_bh(t->bh_t0, PTIMER_POLICY_DEFAULT); | ||
322 | + t->ptimer_t1 = ptimer_init_with_bh(t->bh_t1, PTIMER_POLICY_DEFAULT); | ||
323 | + t->ptimer_wd = ptimer_init_with_bh(t->bh_wd, PTIMER_POLICY_DEFAULT); | ||
324 | |||
325 | sysbus_init_irq(sbd, &t->irq); | ||
326 | sysbus_init_irq(sbd, &t->nmi); | ||
327 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | ||
328 | index XXXXXXX..XXXXXXX 100644 | ||
329 | --- a/hw/timer/exynos4210_mct.c | ||
330 | +++ b/hw/timer/exynos4210_mct.c | ||
331 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj) | ||
332 | |||
333 | /* Global timer */ | ||
334 | bh[0] = qemu_bh_new(exynos4210_gfrc_event, s); | ||
335 | - s->g_timer.ptimer_frc = ptimer_init(bh[0], PTIMER_POLICY_DEFAULT); | ||
336 | + s->g_timer.ptimer_frc = ptimer_init_with_bh(bh[0], PTIMER_POLICY_DEFAULT); | ||
337 | memset(&s->g_timer.reg, 0, sizeof(struct gregs)); | ||
338 | |||
339 | /* Local timers */ | ||
340 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj) | ||
341 | bh[0] = qemu_bh_new(exynos4210_ltick_event, &s->l_timer[i]); | ||
342 | bh[1] = qemu_bh_new(exynos4210_lfrc_event, &s->l_timer[i]); | ||
343 | s->l_timer[i].tick_timer.ptimer_tick = | ||
344 | - ptimer_init(bh[0], PTIMER_POLICY_DEFAULT); | ||
345 | - s->l_timer[i].ptimer_frc = ptimer_init(bh[1], PTIMER_POLICY_DEFAULT); | ||
346 | + ptimer_init_with_bh(bh[0], PTIMER_POLICY_DEFAULT); | ||
347 | + s->l_timer[i].ptimer_frc = | ||
348 | + ptimer_init_with_bh(bh[1], PTIMER_POLICY_DEFAULT); | ||
349 | s->l_timer[i].id = i; | ||
350 | } | ||
351 | |||
352 | diff --git a/hw/timer/exynos4210_pwm.c b/hw/timer/exynos4210_pwm.c | ||
353 | index XXXXXXX..XXXXXXX 100644 | ||
354 | --- a/hw/timer/exynos4210_pwm.c | ||
355 | +++ b/hw/timer/exynos4210_pwm.c | ||
356 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_init(Object *obj) | ||
357 | for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) { | ||
358 | bh = qemu_bh_new(exynos4210_pwm_tick, &s->timer[i]); | ||
359 | sysbus_init_irq(dev, &s->timer[i].irq); | ||
360 | - s->timer[i].ptimer = ptimer_init(bh, PTIMER_POLICY_DEFAULT); | ||
361 | + s->timer[i].ptimer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
362 | s->timer[i].id = i; | ||
363 | s->timer[i].parent = s; | ||
364 | } | ||
365 | diff --git a/hw/timer/exynos4210_rtc.c b/hw/timer/exynos4210_rtc.c | ||
366 | index XXXXXXX..XXXXXXX 100644 | ||
367 | --- a/hw/timer/exynos4210_rtc.c | ||
368 | +++ b/hw/timer/exynos4210_rtc.c | ||
369 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_init(Object *obj) | ||
370 | QEMUBH *bh; | ||
371 | |||
372 | bh = qemu_bh_new(exynos4210_rtc_tick, s); | ||
373 | - s->ptimer = ptimer_init(bh, PTIMER_POLICY_DEFAULT); | ||
374 | + s->ptimer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
375 | ptimer_set_freq(s->ptimer, RTC_BASE_FREQ); | ||
376 | exynos4210_rtc_update_freq(s, 0); | ||
377 | |||
378 | bh = qemu_bh_new(exynos4210_rtc_1Hz_tick, s); | ||
379 | - s->ptimer_1Hz = ptimer_init(bh, PTIMER_POLICY_DEFAULT); | ||
380 | + s->ptimer_1Hz = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
381 | ptimer_set_freq(s->ptimer_1Hz, RTC_BASE_FREQ); | ||
382 | |||
383 | sysbus_init_irq(dev, &s->alm_irq); | ||
384 | diff --git a/hw/timer/grlib_gptimer.c b/hw/timer/grlib_gptimer.c | ||
385 | index XXXXXXX..XXXXXXX 100644 | ||
386 | --- a/hw/timer/grlib_gptimer.c | ||
387 | +++ b/hw/timer/grlib_gptimer.c | ||
388 | @@ -XXX,XX +XXX,XX @@ static void grlib_gptimer_realize(DeviceState *dev, Error **errp) | ||
389 | |||
390 | timer->unit = unit; | ||
391 | timer->bh = qemu_bh_new(grlib_gptimer_hit, timer); | ||
392 | - timer->ptimer = ptimer_init(timer->bh, PTIMER_POLICY_DEFAULT); | ||
393 | + timer->ptimer = ptimer_init_with_bh(timer->bh, PTIMER_POLICY_DEFAULT); | ||
394 | timer->id = i; | ||
395 | |||
396 | /* One IRQ line for each timer */ | ||
397 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
398 | index XXXXXXX..XXXXXXX 100644 | ||
399 | --- a/hw/timer/imx_epit.c | ||
400 | +++ b/hw/timer/imx_epit.c | ||
401 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) | ||
402 | 0x00001000); | ||
403 | sysbus_init_mmio(sbd, &s->iomem); | ||
404 | |||
405 | - s->timer_reload = ptimer_init(NULL, PTIMER_POLICY_DEFAULT); | ||
406 | + s->timer_reload = ptimer_init_with_bh(NULL, PTIMER_POLICY_DEFAULT); | ||
407 | |||
408 | bh = qemu_bh_new(imx_epit_cmp, s); | ||
409 | - s->timer_cmp = ptimer_init(bh, PTIMER_POLICY_DEFAULT); | ||
410 | + s->timer_cmp = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
411 | } | ||
412 | |||
413 | static void imx_epit_class_init(ObjectClass *klass, void *data) | ||
414 | diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c | ||
415 | index XXXXXXX..XXXXXXX 100644 | ||
416 | --- a/hw/timer/imx_gpt.c | ||
417 | +++ b/hw/timer/imx_gpt.c | ||
418 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_realize(DeviceState *dev, Error **errp) | ||
419 | sysbus_init_mmio(sbd, &s->iomem); | ||
420 | |||
421 | bh = qemu_bh_new(imx_gpt_timeout, s); | ||
422 | - s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT); | ||
423 | + s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
424 | } | ||
425 | |||
426 | static void imx_gpt_class_init(ObjectClass *klass, void *data) | ||
427 | diff --git a/hw/timer/lm32_timer.c b/hw/timer/lm32_timer.c | ||
428 | index XXXXXXX..XXXXXXX 100644 | ||
429 | --- a/hw/timer/lm32_timer.c | ||
430 | +++ b/hw/timer/lm32_timer.c | ||
431 | @@ -XXX,XX +XXX,XX @@ static void lm32_timer_realize(DeviceState *dev, Error **errp) | ||
432 | LM32TimerState *s = LM32_TIMER(dev); | ||
433 | |||
434 | s->bh = qemu_bh_new(timer_hit, s); | ||
435 | - s->ptimer = ptimer_init(s->bh, PTIMER_POLICY_DEFAULT); | ||
436 | + s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT); | ||
437 | |||
438 | ptimer_set_freq(s->ptimer, s->freq_hz); | ||
439 | } | ||
440 | diff --git a/hw/timer/milkymist-sysctl.c b/hw/timer/milkymist-sysctl.c | ||
441 | index XXXXXXX..XXXXXXX 100644 | ||
442 | --- a/hw/timer/milkymist-sysctl.c | ||
443 | +++ b/hw/timer/milkymist-sysctl.c | ||
444 | @@ -XXX,XX +XXX,XX @@ static void milkymist_sysctl_realize(DeviceState *dev, Error **errp) | ||
445 | |||
446 | s->bh0 = qemu_bh_new(timer0_hit, s); | ||
447 | s->bh1 = qemu_bh_new(timer1_hit, s); | ||
448 | - s->ptimer0 = ptimer_init(s->bh0, PTIMER_POLICY_DEFAULT); | ||
449 | - s->ptimer1 = ptimer_init(s->bh1, PTIMER_POLICY_DEFAULT); | ||
450 | + s->ptimer0 = ptimer_init_with_bh(s->bh0, PTIMER_POLICY_DEFAULT); | ||
451 | + s->ptimer1 = ptimer_init_with_bh(s->bh1, PTIMER_POLICY_DEFAULT); | ||
452 | |||
453 | ptimer_set_freq(s->ptimer0, s->freq_hz); | ||
454 | ptimer_set_freq(s->ptimer1, s->freq_hz); | ||
455 | diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c | ||
456 | index XXXXXXX..XXXXXXX 100644 | ||
457 | --- a/hw/timer/mss-timer.c | ||
458 | +++ b/hw/timer/mss-timer.c | ||
459 | @@ -XXX,XX +XXX,XX @@ static void mss_timer_init(Object *obj) | ||
460 | struct Msf2Timer *st = &t->timers[i]; | ||
461 | |||
462 | st->bh = qemu_bh_new(timer_hit, st); | ||
463 | - st->ptimer = ptimer_init(st->bh, PTIMER_POLICY_DEFAULT); | ||
464 | + st->ptimer = ptimer_init_with_bh(st->bh, PTIMER_POLICY_DEFAULT); | ||
465 | ptimer_set_freq(st->ptimer, t->freq_hz); | ||
466 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &st->irq); | ||
467 | } | ||
468 | diff --git a/hw/timer/puv3_ost.c b/hw/timer/puv3_ost.c | ||
469 | index XXXXXXX..XXXXXXX 100644 | ||
470 | --- a/hw/timer/puv3_ost.c | ||
471 | +++ b/hw/timer/puv3_ost.c | ||
472 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_realize(DeviceState *dev, Error **errp) | ||
473 | sysbus_init_irq(sbd, &s->irq); | ||
474 | |||
475 | s->bh = qemu_bh_new(puv3_ost_tick, s); | ||
476 | - s->ptimer = ptimer_init(s->bh, PTIMER_POLICY_DEFAULT); | ||
477 | + s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT); | ||
478 | ptimer_set_freq(s->ptimer, 50 * 1000 * 1000); | ||
479 | |||
480 | memory_region_init_io(&s->iomem, OBJECT(s), &puv3_ost_ops, s, "puv3_ost", | ||
481 | diff --git a/hw/timer/sh_timer.c b/hw/timer/sh_timer.c | ||
482 | index XXXXXXX..XXXXXXX 100644 | ||
483 | --- a/hw/timer/sh_timer.c | ||
484 | +++ b/hw/timer/sh_timer.c | ||
485 | @@ -XXX,XX +XXX,XX @@ static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq) | ||
486 | s->irq = irq; | ||
487 | |||
488 | bh = qemu_bh_new(sh_timer_tick, s); | ||
489 | - s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT); | ||
490 | + s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
491 | |||
492 | sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor); | ||
493 | sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt); | ||
494 | diff --git a/hw/timer/slavio_timer.c b/hw/timer/slavio_timer.c | ||
495 | index XXXXXXX..XXXXXXX 100644 | ||
496 | --- a/hw/timer/slavio_timer.c | ||
497 | +++ b/hw/timer/slavio_timer.c | ||
498 | @@ -XXX,XX +XXX,XX @@ static void slavio_timer_init(Object *obj) | ||
499 | tc->timer_index = i; | ||
500 | |||
501 | bh = qemu_bh_new(slavio_timer_irq, tc); | ||
502 | - s->cputimer[i].timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT); | ||
503 | + s->cputimer[i].timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
504 | ptimer_set_period(s->cputimer[i].timer, TIMER_PERIOD); | ||
505 | |||
506 | size = i == 0 ? SYS_TIMER_SIZE : CPU_TIMER_SIZE; | ||
507 | diff --git a/hw/timer/xilinx_timer.c b/hw/timer/xilinx_timer.c | 19 | diff --git a/hw/timer/xilinx_timer.c b/hw/timer/xilinx_timer.c |
508 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
509 | --- a/hw/timer/xilinx_timer.c | 21 | --- a/hw/timer/xilinx_timer.c |
510 | +++ b/hw/timer/xilinx_timer.c | 22 | +++ b/hw/timer/xilinx_timer.c |
23 | @@ -XXX,XX +XXX,XX @@ struct xlx_timer | ||
24 | }; | ||
25 | |||
26 | #define TYPE_XILINX_TIMER "xlnx.xps-timer" | ||
27 | -DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, | ||
28 | - TYPE_XILINX_TIMER) | ||
29 | +typedef struct XpsTimerState XpsTimerState; | ||
30 | +DECLARE_INSTANCE_CHECKER(XpsTimerState, XILINX_TIMER, TYPE_XILINX_TIMER) | ||
31 | |||
32 | -struct timerblock | ||
33 | +struct XpsTimerState | ||
34 | { | ||
35 | SysBusDevice parent_obj; | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ struct timerblock | ||
38 | struct xlx_timer *timers; | ||
39 | }; | ||
40 | |||
41 | -static inline unsigned int num_timers(struct timerblock *t) | ||
42 | +static inline unsigned int num_timers(XpsTimerState *t) | ||
43 | { | ||
44 | return 2 - t->one_timer_only; | ||
45 | } | ||
46 | @@ -XXX,XX +XXX,XX @@ static inline unsigned int timer_from_addr(hwaddr addr) | ||
47 | return addr >> 2; | ||
48 | } | ||
49 | |||
50 | -static void timer_update_irq(struct timerblock *t) | ||
51 | +static void timer_update_irq(XpsTimerState *t) | ||
52 | { | ||
53 | unsigned int i, irq = 0; | ||
54 | uint32_t csr; | ||
55 | @@ -XXX,XX +XXX,XX @@ static void timer_update_irq(struct timerblock *t) | ||
56 | static uint64_t | ||
57 | timer_read(void *opaque, hwaddr addr, unsigned int size) | ||
58 | { | ||
59 | - struct timerblock *t = opaque; | ||
60 | + XpsTimerState *t = opaque; | ||
61 | struct xlx_timer *xt; | ||
62 | uint32_t r = 0; | ||
63 | unsigned int timer; | ||
64 | @@ -XXX,XX +XXX,XX @@ static void | ||
65 | timer_write(void *opaque, hwaddr addr, | ||
66 | uint64_t val64, unsigned int size) | ||
67 | { | ||
68 | - struct timerblock *t = opaque; | ||
69 | + XpsTimerState *t = opaque; | ||
70 | struct xlx_timer *xt; | ||
71 | unsigned int timer; | ||
72 | uint32_t value = val64; | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps timer_ops = { | ||
74 | static void timer_hit(void *opaque) | ||
75 | { | ||
76 | struct xlx_timer *xt = opaque; | ||
77 | - struct timerblock *t = xt->parent; | ||
78 | + XpsTimerState *t = xt->parent; | ||
79 | D(fprintf(stderr, "%s %d\n", __func__, xt->nr)); | ||
80 | xt->regs[R_TCSR] |= TCSR_TINT; | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void timer_hit(void *opaque) | ||
83 | |||
84 | static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct timerblock *t = XILINX_TIMER(dev); | ||
87 | + XpsTimerState *t = XILINX_TIMER(dev); | ||
88 | unsigned int i; | ||
89 | |||
90 | /* Init all the ptimers. */ | ||
511 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_realize(DeviceState *dev, Error **errp) | 91 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_realize(DeviceState *dev, Error **errp) |
512 | xt->parent = t; | 92 | |
513 | xt->nr = i; | 93 | static void xilinx_timer_init(Object *obj) |
514 | xt->bh = qemu_bh_new(timer_hit, xt); | ||
515 | - xt->ptimer = ptimer_init(xt->bh, PTIMER_POLICY_DEFAULT); | ||
516 | + xt->ptimer = ptimer_init_with_bh(xt->bh, PTIMER_POLICY_DEFAULT); | ||
517 | ptimer_set_freq(xt->ptimer, t->freq_hz); | ||
518 | } | ||
519 | |||
520 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
521 | index XXXXXXX..XXXXXXX 100644 | ||
522 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | ||
523 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | ||
524 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
525 | } | ||
526 | |||
527 | bh = qemu_bh_new(cmsdk_apb_watchdog_tick, s); | ||
528 | - s->timer = ptimer_init(bh, | ||
529 | + s->timer = ptimer_init_with_bh(bh, | ||
530 | PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD | | ||
531 | PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT | | ||
532 | PTIMER_POLICY_NO_IMMEDIATE_RELOAD | | ||
533 | diff --git a/tests/ptimer-test.c b/tests/ptimer-test.c | ||
534 | index XXXXXXX..XXXXXXX 100644 | ||
535 | --- a/tests/ptimer-test.c | ||
536 | +++ b/tests/ptimer-test.c | ||
537 | @@ -XXX,XX +XXX,XX @@ static void check_set_count(gconstpointer arg) | ||
538 | { | 94 | { |
539 | const uint8_t *policy = arg; | 95 | - struct timerblock *t = XILINX_TIMER(obj); |
540 | QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | 96 | + XpsTimerState *t = XILINX_TIMER(obj); |
541 | - ptimer_state *ptimer = ptimer_init(bh, *policy); | 97 | |
542 | + ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | 98 | /* All timers share a single irq line. */ |
543 | 99 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq); | |
544 | triggered = false; | 100 | } |
545 | 101 | ||
546 | @@ -XXX,XX +XXX,XX @@ static void check_set_limit(gconstpointer arg) | 102 | static Property xilinx_timer_properties[] = { |
547 | { | 103 | - DEFINE_PROP_UINT32("clock-frequency", struct timerblock, freq_hz, |
548 | const uint8_t *policy = arg; | 104 | - 62 * 1000000), |
549 | QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | 105 | - DEFINE_PROP_UINT8("one-timer-only", struct timerblock, one_timer_only, 0), |
550 | - ptimer_state *ptimer = ptimer_init(bh, *policy); | 106 | + DEFINE_PROP_UINT32("clock-frequency", XpsTimerState, freq_hz, 62 * 1000000), |
551 | + ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | 107 | + DEFINE_PROP_UINT8("one-timer-only", XpsTimerState, one_timer_only, 0), |
552 | 108 | DEFINE_PROP_END_OF_LIST(), | |
553 | triggered = false; | 109 | }; |
554 | 110 | ||
555 | @@ -XXX,XX +XXX,XX @@ static void check_oneshot(gconstpointer arg) | 111 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_class_init(ObjectClass *klass, void *data) |
556 | { | 112 | static const TypeInfo xilinx_timer_info = { |
557 | const uint8_t *policy = arg; | 113 | .name = TYPE_XILINX_TIMER, |
558 | QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | 114 | .parent = TYPE_SYS_BUS_DEVICE, |
559 | - ptimer_state *ptimer = ptimer_init(bh, *policy); | 115 | - .instance_size = sizeof(struct timerblock), |
560 | + ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | 116 | + .instance_size = sizeof(XpsTimerState), |
561 | bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | 117 | .instance_init = xilinx_timer_init, |
562 | 118 | .class_init = xilinx_timer_class_init, | |
563 | triggered = false; | 119 | }; |
564 | @@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg) | ||
565 | { | ||
566 | const uint8_t *policy = arg; | ||
567 | QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
568 | - ptimer_state *ptimer = ptimer_init(bh, *policy); | ||
569 | + ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
570 | bool wrap_policy = (*policy & PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD); | ||
571 | bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER); | ||
572 | bool no_immediate_reload = (*policy & PTIMER_POLICY_NO_IMMEDIATE_RELOAD); | ||
573 | @@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_mode_change(gconstpointer arg) | ||
574 | { | ||
575 | const uint8_t *policy = arg; | ||
576 | QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
577 | - ptimer_state *ptimer = ptimer_init(bh, *policy); | ||
578 | + ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
579 | bool wrap_policy = (*policy & PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD); | ||
580 | bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
581 | |||
582 | @@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_period_change(gconstpointer arg) | ||
583 | { | ||
584 | const uint8_t *policy = arg; | ||
585 | QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
586 | - ptimer_state *ptimer = ptimer_init(bh, *policy); | ||
587 | + ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
588 | bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
589 | |||
590 | triggered = false; | ||
591 | @@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_freq_change(gconstpointer arg) | ||
592 | { | ||
593 | const uint8_t *policy = arg; | ||
594 | QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
595 | - ptimer_state *ptimer = ptimer_init(bh, *policy); | ||
596 | + ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
597 | bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
598 | |||
599 | triggered = false; | ||
600 | @@ -XXX,XX +XXX,XX @@ static void check_run_with_period_0(gconstpointer arg) | ||
601 | { | ||
602 | const uint8_t *policy = arg; | ||
603 | QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
604 | - ptimer_state *ptimer = ptimer_init(bh, *policy); | ||
605 | + ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
606 | |||
607 | triggered = false; | ||
608 | |||
609 | @@ -XXX,XX +XXX,XX @@ static void check_run_with_delta_0(gconstpointer arg) | ||
610 | { | ||
611 | const uint8_t *policy = arg; | ||
612 | QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
613 | - ptimer_state *ptimer = ptimer_init(bh, *policy); | ||
614 | + ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
615 | bool wrap_policy = (*policy & PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD); | ||
616 | bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER); | ||
617 | bool no_immediate_reload = (*policy & PTIMER_POLICY_NO_IMMEDIATE_RELOAD); | ||
618 | @@ -XXX,XX +XXX,XX @@ static void check_periodic_with_load_0(gconstpointer arg) | ||
619 | { | ||
620 | const uint8_t *policy = arg; | ||
621 | QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
622 | - ptimer_state *ptimer = ptimer_init(bh, *policy); | ||
623 | + ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
624 | bool continuous_trigger = (*policy & PTIMER_POLICY_CONTINUOUS_TRIGGER); | ||
625 | bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER); | ||
626 | bool trig_only_on_dec = (*policy & PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT); | ||
627 | @@ -XXX,XX +XXX,XX @@ static void check_oneshot_with_load_0(gconstpointer arg) | ||
628 | { | ||
629 | const uint8_t *policy = arg; | ||
630 | QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
631 | - ptimer_state *ptimer = ptimer_init(bh, *policy); | ||
632 | + ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
633 | bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER); | ||
634 | bool trig_only_on_dec = (*policy & PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT); | ||
635 | |||
636 | -- | 120 | -- |
637 | 2.20.1 | 121 | 2.34.1 |
638 | 122 | ||
639 | 123 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
---|---|---|---|
2 | 2 | ||
3 | Host kernel within [4.18, 5.3] report an erroneous KVM_MAX_VCPUS=512 | 3 | ARM trusted firmware, when built with FEAT_HCX support, sets SCR_EL3.HXEn bit |
4 | for ARM. The actual capability to instantiate more than 256 vcpus | 4 | to allow EL2 to modify HCRX_EL2 register without trapping it in EL3. Qemu |
5 | was fixed in 5.4 with the upgrade of the KVM_IRQ_LINE ABI to support | 5 | uses a valid mask to clear unsupported SCR_EL3 bits when emulating SCR_EL3 |
6 | vcpu id encoded on 12 bits instead of 8 and a redistributor consuming | 6 | write, and that mask doesn't include SCR_EL3.HXEn bit even if FEAT_HCX is |
7 | a single KVM IO device instead of 2. | 7 | enabled and exposed to the guest. As a result EL3 writes of that bit are |
8 | ignored. | ||
8 | 9 | ||
9 | So let's check this capability when attempting to use more than 256 | 10 | Cc: qemu-stable@nongnu.org |
10 | vcpus within any ARM kvm accelerated machine. | 11 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
11 | 12 | Message-id: 20230105221251.17896-4-eiakovlev@linux.microsoft.com | |
12 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
15 | Acked-by: Marc Zyngier <maz@kernel.org> | ||
16 | Message-id: 20191003154640.22451-4-eric.auger@redhat.com | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 15 | --- |
19 | target/arm/kvm.c | 10 +++++++++- | 16 | target/arm/helper.c | 3 +++ |
20 | 1 file changed, 9 insertions(+), 1 deletion(-) | 17 | 1 file changed, 3 insertions(+) |
21 | 18 | ||
22 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | 19 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
23 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/kvm.c | 21 | --- a/target/arm/helper.c |
25 | +++ b/target/arm/kvm.c | 22 | +++ b/target/arm/helper.c |
26 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_get_max_vm_ipa_size(MachineState *ms) | 23 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
27 | 24 | if (cpu_isar_feature(aa64_sme, cpu)) { | |
28 | int kvm_arch_init(MachineState *ms, KVMState *s) | 25 | valid_mask |= SCR_ENTP2; |
29 | { | 26 | } |
30 | + int ret = 0; | 27 | + if (cpu_isar_feature(aa64_hcx, cpu)) { |
31 | /* For ARM interrupt delivery is always asynchronous, | 28 | + valid_mask |= SCR_HXEN; |
32 | * whether we are using an in-kernel VGIC or not. | 29 | + } |
33 | */ | 30 | } else { |
34 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init(MachineState *ms, KVMState *s) | 31 | valid_mask &= ~(SCR_RW | SCR_ST); |
35 | 32 | if (cpu_isar_feature(aa32_ras, cpu)) { | |
36 | cap_has_mp_state = kvm_check_extension(s, KVM_CAP_MP_STATE); | ||
37 | |||
38 | - return 0; | ||
39 | + if (ms->smp.cpus > 256 && | ||
40 | + !kvm_check_extension(s, KVM_CAP_ARM_IRQ_LINE_LAYOUT_2)) { | ||
41 | + error_report("Using more than 256 vcpus requires a host kernel " | ||
42 | + "with KVM_CAP_ARM_IRQ_LINE_LAYOUT_2"); | ||
43 | + ret = -EINVAL; | ||
44 | + } | ||
45 | + | ||
46 | + return ret; | ||
47 | } | ||
48 | |||
49 | unsigned long kvm_arch_vcpu_id(CPUState *cpu) | ||
50 | -- | 33 | -- |
51 | 2.20.1 | 34 | 2.34.1 |
52 | |||
53 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the ptimer test cases to the transaction-based ptimer API, | ||
2 | by changing to ptimer_init(), dropping the now-unused QEMUBH | ||
3 | variables, and surrounding each set of changes to the ptimer | ||
4 | state in ptimer_transaction_begin/commit calls. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191008171740.9679-4-peter.maydell@linaro.org | ||
9 | --- | ||
10 | tests/ptimer-test.c | 106 +++++++++++++++++++++++++++++++++++--------- | ||
11 | 1 file changed, 84 insertions(+), 22 deletions(-) | ||
12 | |||
13 | diff --git a/tests/ptimer-test.c b/tests/ptimer-test.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/tests/ptimer-test.c | ||
16 | +++ b/tests/ptimer-test.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void qemu_clock_step(uint64_t ns) | ||
18 | static void check_set_count(gconstpointer arg) | ||
19 | { | ||
20 | const uint8_t *policy = arg; | ||
21 | - QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
22 | - ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
23 | + ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy); | ||
24 | |||
25 | triggered = false; | ||
26 | |||
27 | + ptimer_transaction_begin(ptimer); | ||
28 | ptimer_set_count(ptimer, 1000); | ||
29 | + ptimer_transaction_commit(ptimer); | ||
30 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, 1000); | ||
31 | g_assert_false(triggered); | ||
32 | ptimer_free(ptimer); | ||
33 | @@ -XXX,XX +XXX,XX @@ static void check_set_count(gconstpointer arg) | ||
34 | static void check_set_limit(gconstpointer arg) | ||
35 | { | ||
36 | const uint8_t *policy = arg; | ||
37 | - QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
38 | - ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
39 | + ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy); | ||
40 | |||
41 | triggered = false; | ||
42 | |||
43 | + ptimer_transaction_begin(ptimer); | ||
44 | ptimer_set_limit(ptimer, 1000, 0); | ||
45 | + ptimer_transaction_commit(ptimer); | ||
46 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, 0); | ||
47 | g_assert_cmpuint(ptimer_get_limit(ptimer), ==, 1000); | ||
48 | g_assert_false(triggered); | ||
49 | |||
50 | + ptimer_transaction_begin(ptimer); | ||
51 | ptimer_set_limit(ptimer, 2000, 1); | ||
52 | + ptimer_transaction_commit(ptimer); | ||
53 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, 2000); | ||
54 | g_assert_cmpuint(ptimer_get_limit(ptimer), ==, 2000); | ||
55 | g_assert_false(triggered); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void check_set_limit(gconstpointer arg) | ||
57 | static void check_oneshot(gconstpointer arg) | ||
58 | { | ||
59 | const uint8_t *policy = arg; | ||
60 | - QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
61 | - ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
62 | + ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy); | ||
63 | bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
64 | |||
65 | triggered = false; | ||
66 | |||
67 | + ptimer_transaction_begin(ptimer); | ||
68 | ptimer_set_period(ptimer, 2000000); | ||
69 | ptimer_set_count(ptimer, 10); | ||
70 | ptimer_run(ptimer, 1); | ||
71 | + ptimer_transaction_commit(ptimer); | ||
72 | |||
73 | qemu_clock_step(2000000 * 2 + 1); | ||
74 | |||
75 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 8 : 7); | ||
76 | g_assert_false(triggered); | ||
77 | |||
78 | + ptimer_transaction_begin(ptimer); | ||
79 | ptimer_stop(ptimer); | ||
80 | + ptimer_transaction_commit(ptimer); | ||
81 | |||
82 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 8 : 7); | ||
83 | g_assert_false(triggered); | ||
84 | @@ -XXX,XX +XXX,XX @@ static void check_oneshot(gconstpointer arg) | ||
85 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 8 : 7); | ||
86 | g_assert_false(triggered); | ||
87 | |||
88 | + ptimer_transaction_begin(ptimer); | ||
89 | ptimer_run(ptimer, 1); | ||
90 | + ptimer_transaction_commit(ptimer); | ||
91 | |||
92 | qemu_clock_step(2000000 * 7 + 1); | ||
93 | |||
94 | @@ -XXX,XX +XXX,XX @@ static void check_oneshot(gconstpointer arg) | ||
95 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, 0); | ||
96 | g_assert_false(triggered); | ||
97 | |||
98 | + ptimer_transaction_begin(ptimer); | ||
99 | ptimer_set_count(ptimer, 10); | ||
100 | + ptimer_transaction_commit(ptimer); | ||
101 | |||
102 | qemu_clock_step(20000000 + 1); | ||
103 | |||
104 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, 10); | ||
105 | g_assert_false(triggered); | ||
106 | |||
107 | + ptimer_transaction_begin(ptimer); | ||
108 | ptimer_set_limit(ptimer, 9, 1); | ||
109 | + ptimer_transaction_commit(ptimer); | ||
110 | |||
111 | qemu_clock_step(20000000 + 1); | ||
112 | |||
113 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, 9); | ||
114 | g_assert_false(triggered); | ||
115 | |||
116 | + ptimer_transaction_begin(ptimer); | ||
117 | ptimer_run(ptimer, 1); | ||
118 | + ptimer_transaction_commit(ptimer); | ||
119 | |||
120 | qemu_clock_step(2000000 + 1); | ||
121 | |||
122 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 8 : 7); | ||
123 | g_assert_false(triggered); | ||
124 | |||
125 | + ptimer_transaction_begin(ptimer); | ||
126 | ptimer_set_count(ptimer, 20); | ||
127 | + ptimer_transaction_commit(ptimer); | ||
128 | |||
129 | qemu_clock_step(2000000 * 19 + 1); | ||
130 | |||
131 | @@ -XXX,XX +XXX,XX @@ static void check_oneshot(gconstpointer arg) | ||
132 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, 0); | ||
133 | g_assert_true(triggered); | ||
134 | |||
135 | + ptimer_transaction_begin(ptimer); | ||
136 | ptimer_stop(ptimer); | ||
137 | + ptimer_transaction_commit(ptimer); | ||
138 | |||
139 | triggered = false; | ||
140 | |||
141 | @@ -XXX,XX +XXX,XX @@ static void check_oneshot(gconstpointer arg) | ||
142 | static void check_periodic(gconstpointer arg) | ||
143 | { | ||
144 | const uint8_t *policy = arg; | ||
145 | - QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
146 | - ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
147 | + ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy); | ||
148 | bool wrap_policy = (*policy & PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD); | ||
149 | bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER); | ||
150 | bool no_immediate_reload = (*policy & PTIMER_POLICY_NO_IMMEDIATE_RELOAD); | ||
151 | @@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg) | ||
152 | |||
153 | triggered = false; | ||
154 | |||
155 | + ptimer_transaction_begin(ptimer); | ||
156 | ptimer_set_period(ptimer, 2000000); | ||
157 | ptimer_set_limit(ptimer, 10, 1); | ||
158 | ptimer_run(ptimer, 0); | ||
159 | + ptimer_transaction_commit(ptimer); | ||
160 | |||
161 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, 10); | ||
162 | g_assert_false(triggered); | ||
163 | @@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg) | ||
164 | (no_round_down ? 9 : 8) + (wrap_policy ? 1 : 0)); | ||
165 | g_assert_false(triggered); | ||
166 | |||
167 | + ptimer_transaction_begin(ptimer); | ||
168 | ptimer_set_count(ptimer, 20); | ||
169 | + ptimer_transaction_commit(ptimer); | ||
170 | |||
171 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, 20); | ||
172 | g_assert_false(triggered); | ||
173 | @@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg) | ||
174 | |||
175 | triggered = false; | ||
176 | |||
177 | + ptimer_transaction_begin(ptimer); | ||
178 | ptimer_set_count(ptimer, 3); | ||
179 | + ptimer_transaction_commit(ptimer); | ||
180 | |||
181 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, 3); | ||
182 | g_assert_false(triggered); | ||
183 | @@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg) | ||
184 | (no_round_down ? 9 : 8) + (wrap_policy ? 1 : 0)); | ||
185 | g_assert_true(triggered); | ||
186 | |||
187 | + ptimer_transaction_begin(ptimer); | ||
188 | ptimer_stop(ptimer); | ||
189 | + ptimer_transaction_commit(ptimer); | ||
190 | triggered = false; | ||
191 | |||
192 | qemu_clock_step(2000000); | ||
193 | @@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg) | ||
194 | (no_round_down ? 9 : 8) + (wrap_policy ? 1 : 0)); | ||
195 | g_assert_false(triggered); | ||
196 | |||
197 | + ptimer_transaction_begin(ptimer); | ||
198 | ptimer_set_count(ptimer, 3); | ||
199 | ptimer_run(ptimer, 0); | ||
200 | + ptimer_transaction_commit(ptimer); | ||
201 | |||
202 | qemu_clock_step(2000000 * 3 + 1); | ||
203 | |||
204 | @@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg) | ||
205 | (no_round_down ? 9 : 8) + (wrap_policy ? 1 : 0)); | ||
206 | g_assert_false(triggered); | ||
207 | |||
208 | + ptimer_transaction_begin(ptimer); | ||
209 | ptimer_set_count(ptimer, 0); | ||
210 | + ptimer_transaction_commit(ptimer); | ||
211 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, | ||
212 | no_immediate_reload ? 0 : 10); | ||
213 | |||
214 | @@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg) | ||
215 | (no_round_down ? 8 : 7) + (wrap_policy ? 1 : 0)); | ||
216 | g_assert_true(triggered); | ||
217 | |||
218 | + ptimer_transaction_begin(ptimer); | ||
219 | ptimer_stop(ptimer); | ||
220 | + ptimer_transaction_commit(ptimer); | ||
221 | |||
222 | triggered = false; | ||
223 | |||
224 | @@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg) | ||
225 | (no_round_down ? 8 : 7) + (wrap_policy ? 1 : 0)); | ||
226 | g_assert_false(triggered); | ||
227 | |||
228 | + ptimer_transaction_begin(ptimer); | ||
229 | ptimer_run(ptimer, 0); | ||
230 | + ptimer_transaction_commit(ptimer); | ||
231 | + | ||
232 | + ptimer_transaction_begin(ptimer); | ||
233 | ptimer_set_period(ptimer, 0); | ||
234 | + ptimer_transaction_commit(ptimer); | ||
235 | |||
236 | qemu_clock_step(2000000 + 1); | ||
237 | |||
238 | @@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg) | ||
239 | static void check_on_the_fly_mode_change(gconstpointer arg) | ||
240 | { | ||
241 | const uint8_t *policy = arg; | ||
242 | - QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
243 | - ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
244 | + ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy); | ||
245 | bool wrap_policy = (*policy & PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD); | ||
246 | bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
247 | |||
248 | triggered = false; | ||
249 | |||
250 | + ptimer_transaction_begin(ptimer); | ||
251 | ptimer_set_period(ptimer, 2000000); | ||
252 | ptimer_set_limit(ptimer, 10, 1); | ||
253 | ptimer_run(ptimer, 1); | ||
254 | + ptimer_transaction_commit(ptimer); | ||
255 | |||
256 | qemu_clock_step(2000000 * 9 + 1); | ||
257 | |||
258 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 1 : 0); | ||
259 | g_assert_false(triggered); | ||
260 | |||
261 | + ptimer_transaction_begin(ptimer); | ||
262 | ptimer_run(ptimer, 0); | ||
263 | + ptimer_transaction_commit(ptimer); | ||
264 | |||
265 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 1 : 0); | ||
266 | g_assert_false(triggered); | ||
267 | @@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_mode_change(gconstpointer arg) | ||
268 | |||
269 | qemu_clock_step(2000000 * 9); | ||
270 | |||
271 | + ptimer_transaction_begin(ptimer); | ||
272 | ptimer_run(ptimer, 1); | ||
273 | + ptimer_transaction_commit(ptimer); | ||
274 | |||
275 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, | ||
276 | (no_round_down ? 1 : 0) + (wrap_policy ? 1 : 0)); | ||
277 | @@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_mode_change(gconstpointer arg) | ||
278 | static void check_on_the_fly_period_change(gconstpointer arg) | ||
279 | { | ||
280 | const uint8_t *policy = arg; | ||
281 | - QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
282 | - ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
283 | + ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy); | ||
284 | bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
285 | |||
286 | triggered = false; | ||
287 | |||
288 | + ptimer_transaction_begin(ptimer); | ||
289 | ptimer_set_period(ptimer, 2000000); | ||
290 | ptimer_set_limit(ptimer, 8, 1); | ||
291 | ptimer_run(ptimer, 1); | ||
292 | + ptimer_transaction_commit(ptimer); | ||
293 | |||
294 | qemu_clock_step(2000000 * 4 + 1); | ||
295 | |||
296 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 4 : 3); | ||
297 | g_assert_false(triggered); | ||
298 | |||
299 | + ptimer_transaction_begin(ptimer); | ||
300 | ptimer_set_period(ptimer, 4000000); | ||
301 | + ptimer_transaction_commit(ptimer); | ||
302 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 4 : 3); | ||
303 | |||
304 | qemu_clock_step(4000000 * 2 + 1); | ||
305 | @@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_period_change(gconstpointer arg) | ||
306 | static void check_on_the_fly_freq_change(gconstpointer arg) | ||
307 | { | ||
308 | const uint8_t *policy = arg; | ||
309 | - QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
310 | - ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
311 | + ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy); | ||
312 | bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
313 | |||
314 | triggered = false; | ||
315 | |||
316 | + ptimer_transaction_begin(ptimer); | ||
317 | ptimer_set_freq(ptimer, 500); | ||
318 | ptimer_set_limit(ptimer, 8, 1); | ||
319 | ptimer_run(ptimer, 1); | ||
320 | + ptimer_transaction_commit(ptimer); | ||
321 | |||
322 | qemu_clock_step(2000000 * 4 + 1); | ||
323 | |||
324 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 4 : 3); | ||
325 | g_assert_false(triggered); | ||
326 | |||
327 | + ptimer_transaction_begin(ptimer); | ||
328 | ptimer_set_freq(ptimer, 250); | ||
329 | + ptimer_transaction_commit(ptimer); | ||
330 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 4 : 3); | ||
331 | |||
332 | qemu_clock_step(2000000 * 4 + 1); | ||
333 | @@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_freq_change(gconstpointer arg) | ||
334 | static void check_run_with_period_0(gconstpointer arg) | ||
335 | { | ||
336 | const uint8_t *policy = arg; | ||
337 | - QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
338 | - ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
339 | + ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy); | ||
340 | |||
341 | triggered = false; | ||
342 | |||
343 | + ptimer_transaction_begin(ptimer); | ||
344 | ptimer_set_count(ptimer, 99); | ||
345 | ptimer_run(ptimer, 1); | ||
346 | + ptimer_transaction_commit(ptimer); | ||
347 | |||
348 | qemu_clock_step(10 * NANOSECONDS_PER_SECOND); | ||
349 | |||
350 | @@ -XXX,XX +XXX,XX @@ static void check_run_with_period_0(gconstpointer arg) | ||
351 | static void check_run_with_delta_0(gconstpointer arg) | ||
352 | { | ||
353 | const uint8_t *policy = arg; | ||
354 | - QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
355 | - ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
356 | + ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy); | ||
357 | bool wrap_policy = (*policy & PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD); | ||
358 | bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER); | ||
359 | bool no_immediate_reload = (*policy & PTIMER_POLICY_NO_IMMEDIATE_RELOAD); | ||
360 | @@ -XXX,XX +XXX,XX @@ static void check_run_with_delta_0(gconstpointer arg) | ||
361 | |||
362 | triggered = false; | ||
363 | |||
364 | + ptimer_transaction_begin(ptimer); | ||
365 | ptimer_set_period(ptimer, 2000000); | ||
366 | ptimer_set_limit(ptimer, 99, 0); | ||
367 | ptimer_run(ptimer, 1); | ||
368 | + ptimer_transaction_commit(ptimer); | ||
369 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, | ||
370 | no_immediate_reload ? 0 : 99); | ||
371 | |||
372 | @@ -XXX,XX +XXX,XX @@ static void check_run_with_delta_0(gconstpointer arg) | ||
373 | g_assert_false(triggered); | ||
374 | } | ||
375 | |||
376 | + ptimer_transaction_begin(ptimer); | ||
377 | ptimer_set_count(ptimer, 99); | ||
378 | ptimer_run(ptimer, 1); | ||
379 | + ptimer_transaction_commit(ptimer); | ||
380 | } | ||
381 | |||
382 | qemu_clock_step(2000000 + 1); | ||
383 | @@ -XXX,XX +XXX,XX @@ static void check_run_with_delta_0(gconstpointer arg) | ||
384 | |||
385 | triggered = false; | ||
386 | |||
387 | + ptimer_transaction_begin(ptimer); | ||
388 | ptimer_set_count(ptimer, 0); | ||
389 | ptimer_run(ptimer, 0); | ||
390 | + ptimer_transaction_commit(ptimer); | ||
391 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, | ||
392 | no_immediate_reload ? 0 : 99); | ||
393 | |||
394 | @@ -XXX,XX +XXX,XX @@ static void check_run_with_delta_0(gconstpointer arg) | ||
395 | wrap_policy ? 0 : (no_round_down ? 99 : 98)); | ||
396 | g_assert_true(triggered); | ||
397 | |||
398 | + ptimer_transaction_begin(ptimer); | ||
399 | ptimer_stop(ptimer); | ||
400 | + ptimer_transaction_commit(ptimer); | ||
401 | ptimer_free(ptimer); | ||
402 | } | ||
403 | |||
404 | static void check_periodic_with_load_0(gconstpointer arg) | ||
405 | { | ||
406 | const uint8_t *policy = arg; | ||
407 | - QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
408 | - ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
409 | + ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy); | ||
410 | bool continuous_trigger = (*policy & PTIMER_POLICY_CONTINUOUS_TRIGGER); | ||
411 | bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER); | ||
412 | bool trig_only_on_dec = (*policy & PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT); | ||
413 | |||
414 | triggered = false; | ||
415 | |||
416 | + ptimer_transaction_begin(ptimer); | ||
417 | ptimer_set_period(ptimer, 2000000); | ||
418 | ptimer_run(ptimer, 0); | ||
419 | + ptimer_transaction_commit(ptimer); | ||
420 | |||
421 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, 0); | ||
422 | |||
423 | @@ -XXX,XX +XXX,XX @@ static void check_periodic_with_load_0(gconstpointer arg) | ||
424 | |||
425 | triggered = false; | ||
426 | |||
427 | + ptimer_transaction_begin(ptimer); | ||
428 | ptimer_set_count(ptimer, 10); | ||
429 | ptimer_run(ptimer, 0); | ||
430 | + ptimer_transaction_commit(ptimer); | ||
431 | |||
432 | qemu_clock_step(2000000 * 10 + 1); | ||
433 | |||
434 | @@ -XXX,XX +XXX,XX @@ static void check_periodic_with_load_0(gconstpointer arg) | ||
435 | g_assert_false(triggered); | ||
436 | } | ||
437 | |||
438 | + ptimer_transaction_begin(ptimer); | ||
439 | ptimer_stop(ptimer); | ||
440 | + ptimer_transaction_commit(ptimer); | ||
441 | ptimer_free(ptimer); | ||
442 | } | ||
443 | |||
444 | static void check_oneshot_with_load_0(gconstpointer arg) | ||
445 | { | ||
446 | const uint8_t *policy = arg; | ||
447 | - QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL); | ||
448 | - ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy); | ||
449 | + ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy); | ||
450 | bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER); | ||
451 | bool trig_only_on_dec = (*policy & PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT); | ||
452 | |||
453 | triggered = false; | ||
454 | |||
455 | + ptimer_transaction_begin(ptimer); | ||
456 | ptimer_set_period(ptimer, 2000000); | ||
457 | ptimer_run(ptimer, 1); | ||
458 | + ptimer_transaction_commit(ptimer); | ||
459 | |||
460 | g_assert_cmpuint(ptimer_get_count(ptimer), ==, 0); | ||
461 | |||
462 | -- | ||
463 | 2.20.1 | ||
464 | |||
465 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the arm_timer.c code away from bottom-half based ptimers | ||
2 | to the new transaction-based ptimer API. This just requires | ||
3 | adding begin/commit calls around the various arms of | ||
4 | arm_timer_write() that modify the ptimer state, and using the | ||
5 | new ptimer_init() function to create the timer. | ||
6 | 1 | ||
7 | Fixes: https://bugs.launchpad.net/qemu/+bug/1777777 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20191008171740.9679-5-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/timer/arm_timer.c | 16 +++++++++++----- | ||
13 | 1 file changed, 11 insertions(+), 5 deletions(-) | ||
14 | |||
15 | diff --git a/hw/timer/arm_timer.c b/hw/timer/arm_timer.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/timer/arm_timer.c | ||
18 | +++ b/hw/timer/arm_timer.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "hw/irq.h" | ||
21 | #include "hw/ptimer.h" | ||
22 | #include "hw/qdev-properties.h" | ||
23 | -#include "qemu/main-loop.h" | ||
24 | #include "qemu/module.h" | ||
25 | #include "qemu/log.h" | ||
26 | |||
27 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_timer_read(void *opaque, hwaddr offset) | ||
28 | } | ||
29 | } | ||
30 | |||
31 | -/* Reset the timer limit after settings have changed. */ | ||
32 | +/* | ||
33 | + * Reset the timer limit after settings have changed. | ||
34 | + * May only be called from inside a ptimer transaction block. | ||
35 | + */ | ||
36 | static void arm_timer_recalibrate(arm_timer_state *s, int reload) | ||
37 | { | ||
38 | uint32_t limit; | ||
39 | @@ -XXX,XX +XXX,XX @@ static void arm_timer_write(void *opaque, hwaddr offset, | ||
40 | switch (offset >> 2) { | ||
41 | case 0: /* TimerLoad */ | ||
42 | s->limit = value; | ||
43 | + ptimer_transaction_begin(s->timer); | ||
44 | arm_timer_recalibrate(s, 1); | ||
45 | + ptimer_transaction_commit(s->timer); | ||
46 | break; | ||
47 | case 1: /* TimerValue */ | ||
48 | /* ??? Linux seems to want to write to this readonly register. | ||
49 | Ignore it. */ | ||
50 | break; | ||
51 | case 2: /* TimerControl */ | ||
52 | + ptimer_transaction_begin(s->timer); | ||
53 | if (s->control & TIMER_CTRL_ENABLE) { | ||
54 | /* Pause the timer if it is running. This may cause some | ||
55 | inaccuracy dure to rounding, but avoids a whole lot of other | ||
56 | @@ -XXX,XX +XXX,XX @@ static void arm_timer_write(void *opaque, hwaddr offset, | ||
57 | /* Restart the timer if still enabled. */ | ||
58 | ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0); | ||
59 | } | ||
60 | + ptimer_transaction_commit(s->timer); | ||
61 | break; | ||
62 | case 3: /* TimerIntClr */ | ||
63 | s->int_level = 0; | ||
64 | break; | ||
65 | case 6: /* TimerBGLoad */ | ||
66 | s->limit = value; | ||
67 | + ptimer_transaction_begin(s->timer); | ||
68 | arm_timer_recalibrate(s, 0); | ||
69 | + ptimer_transaction_commit(s->timer); | ||
70 | break; | ||
71 | default: | ||
72 | qemu_log_mask(LOG_GUEST_ERROR, | ||
73 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_arm_timer = { | ||
74 | static arm_timer_state *arm_timer_init(uint32_t freq) | ||
75 | { | ||
76 | arm_timer_state *s; | ||
77 | - QEMUBH *bh; | ||
78 | |||
79 | s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state)); | ||
80 | s->freq = freq; | ||
81 | s->control = TIMER_CTRL_IE; | ||
82 | |||
83 | - bh = qemu_bh_new(arm_timer_tick, s); | ||
84 | - s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
85 | + s->timer = ptimer_init(arm_timer_tick, s, PTIMER_POLICY_DEFAULT); | ||
86 | vmstate_register(NULL, -1, &vmstate_arm_timer, s); | ||
87 | return s; | ||
88 | } | ||
89 | -- | ||
90 | 2.20.1 | ||
91 | |||
92 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the arm_mptimer.c code away from bottom-half based ptimers to | ||
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191008171740.9679-8-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/timer/arm_mptimer.c | 14 +++++++++++--- | ||
11 | 1 file changed, 11 insertions(+), 3 deletions(-) | ||
12 | |||
13 | diff --git a/hw/timer/arm_mptimer.c b/hw/timer/arm_mptimer.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/timer/arm_mptimer.c | ||
16 | +++ b/hw/timer/arm_mptimer.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "hw/timer/arm_mptimer.h" | ||
19 | #include "migration/vmstate.h" | ||
20 | #include "qapi/error.h" | ||
21 | -#include "qemu/main-loop.h" | ||
22 | #include "qemu/module.h" | ||
23 | #include "hw/core/cpu.h" | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t timerblock_scale(uint32_t control) | ||
26 | return (((control >> 8) & 0xff) + 1) * 10; | ||
27 | } | ||
28 | |||
29 | +/* Must be called within a ptimer transaction block */ | ||
30 | static inline void timerblock_set_count(struct ptimer_state *timer, | ||
31 | uint32_t control, uint64_t *count) | ||
32 | { | ||
33 | @@ -XXX,XX +XXX,XX @@ static inline void timerblock_set_count(struct ptimer_state *timer, | ||
34 | ptimer_set_count(timer, *count); | ||
35 | } | ||
36 | |||
37 | +/* Must be called within a ptimer transaction block */ | ||
38 | static inline void timerblock_run(struct ptimer_state *timer, | ||
39 | uint32_t control, uint32_t load) | ||
40 | { | ||
41 | @@ -XXX,XX +XXX,XX @@ static void timerblock_write(void *opaque, hwaddr addr, | ||
42 | uint32_t control = tb->control; | ||
43 | switch (addr) { | ||
44 | case 0: /* Load */ | ||
45 | + ptimer_transaction_begin(tb->timer); | ||
46 | /* Setting load to 0 stops the timer without doing the tick if | ||
47 | * prescaler = 0. | ||
48 | */ | ||
49 | @@ -XXX,XX +XXX,XX @@ static void timerblock_write(void *opaque, hwaddr addr, | ||
50 | } | ||
51 | ptimer_set_limit(tb->timer, value, 1); | ||
52 | timerblock_run(tb->timer, control, value); | ||
53 | + ptimer_transaction_commit(tb->timer); | ||
54 | break; | ||
55 | case 4: /* Counter. */ | ||
56 | + ptimer_transaction_begin(tb->timer); | ||
57 | /* Setting counter to 0 stops the one-shot timer, or periodic with | ||
58 | * load = 0, without doing the tick if prescaler = 0. | ||
59 | */ | ||
60 | @@ -XXX,XX +XXX,XX @@ static void timerblock_write(void *opaque, hwaddr addr, | ||
61 | } | ||
62 | timerblock_set_count(tb->timer, control, &value); | ||
63 | timerblock_run(tb->timer, control, value); | ||
64 | + ptimer_transaction_commit(tb->timer); | ||
65 | break; | ||
66 | case 8: /* Control. */ | ||
67 | + ptimer_transaction_begin(tb->timer); | ||
68 | if ((control & 3) != (value & 3)) { | ||
69 | ptimer_stop(tb->timer); | ||
70 | } | ||
71 | @@ -XXX,XX +XXX,XX @@ static void timerblock_write(void *opaque, hwaddr addr, | ||
72 | timerblock_run(tb->timer, value, count); | ||
73 | } | ||
74 | tb->control = value; | ||
75 | + ptimer_transaction_commit(tb->timer); | ||
76 | break; | ||
77 | case 12: /* Interrupt status. */ | ||
78 | tb->status &= ~value; | ||
79 | @@ -XXX,XX +XXX,XX @@ static void timerblock_reset(TimerBlock *tb) | ||
80 | tb->control = 0; | ||
81 | tb->status = 0; | ||
82 | if (tb->timer) { | ||
83 | + ptimer_transaction_begin(tb->timer); | ||
84 | ptimer_stop(tb->timer); | ||
85 | ptimer_set_limit(tb->timer, 0, 1); | ||
86 | ptimer_set_period(tb->timer, timerblock_scale(0)); | ||
87 | + ptimer_transaction_commit(tb->timer); | ||
88 | } | ||
89 | } | ||
90 | |||
91 | @@ -XXX,XX +XXX,XX @@ static void arm_mptimer_realize(DeviceState *dev, Error **errp) | ||
92 | */ | ||
93 | for (i = 0; i < s->num_cpu; i++) { | ||
94 | TimerBlock *tb = &s->timerblock[i]; | ||
95 | - QEMUBH *bh = qemu_bh_new(timerblock_tick, tb); | ||
96 | - tb->timer = ptimer_init_with_bh(bh, PTIMER_POLICY); | ||
97 | + tb->timer = ptimer_init(timerblock_tick, tb, PTIMER_POLICY); | ||
98 | sysbus_init_irq(sbd, &tb->irq); | ||
99 | memory_region_init_io(&tb->iomem, OBJECT(s), &timerblock_ops, tb, | ||
100 | "arm_mptimer_timerblock", 0x20); | ||
101 | -- | ||
102 | 2.20.1 | ||
103 | |||
104 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the cmsdk-apb-dualtimer code away from bottom-half based | ||
2 | ptimers to the new transaction-based ptimer API. This just requires | ||
3 | adding begin/commit calls around the various places that modify the | ||
4 | ptimer state, and using the new ptimer_init() function to create the | ||
5 | timer. | ||
6 | 1 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20191008171740.9679-9-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/timer/cmsdk-apb-dualtimer.c | 14 +++++++++++--- | ||
12 | 1 file changed, 11 insertions(+), 3 deletions(-) | ||
13 | |||
14 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
17 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "qemu/log.h" | ||
20 | #include "trace.h" | ||
21 | #include "qapi/error.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "qemu/module.h" | ||
24 | #include "hw/sysbus.h" | ||
25 | #include "hw/irq.h" | ||
26 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | ||
27 | /* Handle a write to the CONTROL register */ | ||
28 | uint32_t changed; | ||
29 | |||
30 | + ptimer_transaction_begin(m->timer); | ||
31 | + | ||
32 | newctrl &= R_CONTROL_VALID_MASK; | ||
33 | |||
34 | changed = m->control ^ newctrl; | ||
35 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | ||
36 | } | ||
37 | |||
38 | m->control = newctrl; | ||
39 | + | ||
40 | + ptimer_transaction_commit(m->timer); | ||
41 | } | ||
42 | |||
43 | static uint64_t cmsdk_apb_dualtimer_read(void *opaque, hwaddr offset, | ||
44 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_write(void *opaque, hwaddr offset, | ||
45 | if (!(m->control & R_CONTROL_SIZE_MASK)) { | ||
46 | value &= 0xffff; | ||
47 | } | ||
48 | + ptimer_transaction_begin(m->timer); | ||
49 | if (!(m->control & R_CONTROL_MODE_MASK)) { | ||
50 | /* | ||
51 | * In free-running mode this won't set the limit but will | ||
52 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_write(void *opaque, hwaddr offset, | ||
53 | ptimer_run(m->timer, 1); | ||
54 | } | ||
55 | } | ||
56 | + ptimer_transaction_commit(m->timer); | ||
57 | break; | ||
58 | case A_TIMER1BGLOAD: | ||
59 | /* Set the limit, but not the current count */ | ||
60 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_write(void *opaque, hwaddr offset, | ||
61 | if (!(m->control & R_CONTROL_SIZE_MASK)) { | ||
62 | value &= 0xffff; | ||
63 | } | ||
64 | + ptimer_transaction_begin(m->timer); | ||
65 | ptimer_set_limit(m->timer, value, 0); | ||
66 | + ptimer_transaction_commit(m->timer); | ||
67 | break; | ||
68 | case A_TIMER1CONTROL: | ||
69 | cmsdk_dualtimermod_write_control(m, value); | ||
70 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m) | ||
71 | m->intstatus = 0; | ||
72 | m->load = 0; | ||
73 | m->value = 0xffffffff; | ||
74 | + ptimer_transaction_begin(m->timer); | ||
75 | ptimer_stop(m->timer); | ||
76 | /* | ||
77 | * We start in free-running mode, with VALUE at 0xffffffff, and | ||
78 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m) | ||
79 | */ | ||
80 | ptimer_set_limit(m->timer, 0xffff, 1); | ||
81 | ptimer_set_freq(m->timer, m->parent->pclk_frq); | ||
82 | + ptimer_transaction_commit(m->timer); | ||
83 | } | ||
84 | |||
85 | static void cmsdk_apb_dualtimer_reset(DeviceState *dev) | ||
86 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | ||
87 | |||
88 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | ||
89 | CMSDKAPBDualTimerModule *m = &s->timermod[i]; | ||
90 | - QEMUBH *bh = qemu_bh_new(cmsdk_dualtimermod_tick, m); | ||
91 | |||
92 | m->parent = s; | ||
93 | - m->timer = ptimer_init_with_bh(bh, | ||
94 | + m->timer = ptimer_init(cmsdk_dualtimermod_tick, m, | ||
95 | PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD | | ||
96 | PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT | | ||
97 | PTIMER_POLICY_NO_IMMEDIATE_RELOAD | | ||
98 | -- | ||
99 | 2.20.1 | ||
100 | |||
101 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the cmsdk-apb-timer code away from bottom-half based ptimers | ||
2 | to the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191008171740.9679-10-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/timer/cmsdk-apb-timer.c | 15 +++++++++++---- | ||
11 | 1 file changed, 11 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/timer/cmsdk-apb-timer.c | ||
16 | +++ b/hw/timer/cmsdk-apb-timer.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | |||
19 | #include "qemu/osdep.h" | ||
20 | #include "qemu/log.h" | ||
21 | -#include "qemu/main-loop.h" | ||
22 | #include "qemu/module.h" | ||
23 | #include "qapi/error.h" | ||
24 | #include "trace.h" | ||
25 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value, | ||
26 | "CMSDK APB timer: EXTIN input not supported\n"); | ||
27 | } | ||
28 | s->ctrl = value & 0xf; | ||
29 | + ptimer_transaction_begin(s->timer); | ||
30 | if (s->ctrl & R_CTRL_EN_MASK) { | ||
31 | ptimer_run(s->timer, ptimer_get_limit(s->timer) == 0); | ||
32 | } else { | ||
33 | ptimer_stop(s->timer); | ||
34 | } | ||
35 | + ptimer_transaction_commit(s->timer); | ||
36 | break; | ||
37 | case A_RELOAD: | ||
38 | /* Writing to reload also sets the current timer value */ | ||
39 | + ptimer_transaction_begin(s->timer); | ||
40 | if (!value) { | ||
41 | ptimer_stop(s->timer); | ||
42 | } | ||
43 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value, | ||
44 | */ | ||
45 | ptimer_run(s->timer, 0); | ||
46 | } | ||
47 | + ptimer_transaction_commit(s->timer); | ||
48 | break; | ||
49 | case A_VALUE: | ||
50 | + ptimer_transaction_begin(s->timer); | ||
51 | if (!value && !ptimer_get_limit(s->timer)) { | ||
52 | ptimer_stop(s->timer); | ||
53 | } | ||
54 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value, | ||
55 | if (value && (s->ctrl & R_CTRL_EN_MASK)) { | ||
56 | ptimer_run(s->timer, ptimer_get_limit(s->timer) == 0); | ||
57 | } | ||
58 | + ptimer_transaction_commit(s->timer); | ||
59 | break; | ||
60 | case A_INTSTATUS: | ||
61 | /* Just one bit, which is W1C. */ | ||
62 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) | ||
63 | trace_cmsdk_apb_timer_reset(); | ||
64 | s->ctrl = 0; | ||
65 | s->intstatus = 0; | ||
66 | + ptimer_transaction_begin(s->timer); | ||
67 | ptimer_stop(s->timer); | ||
68 | /* Set the limit and the count */ | ||
69 | ptimer_set_limit(s->timer, 0, 1); | ||
70 | + ptimer_transaction_commit(s->timer); | ||
71 | } | ||
72 | |||
73 | static void cmsdk_apb_timer_init(Object *obj) | ||
74 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | ||
75 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
76 | { | ||
77 | CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | ||
78 | - QEMUBH *bh; | ||
79 | |||
80 | if (s->pclk_frq == 0) { | ||
81 | error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | ||
82 | return; | ||
83 | } | ||
84 | |||
85 | - bh = qemu_bh_new(cmsdk_apb_timer_tick, s); | ||
86 | - s->timer = ptimer_init_with_bh(bh, | ||
87 | + s->timer = ptimer_init(cmsdk_apb_timer_tick, s, | ||
88 | PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD | | ||
89 | PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT | | ||
90 | PTIMER_POLICY_NO_IMMEDIATE_RELOAD | | ||
91 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
92 | |||
93 | + ptimer_transaction_begin(s->timer); | ||
94 | ptimer_set_freq(s->timer, s->pclk_frq); | ||
95 | + ptimer_transaction_commit(s->timer); | ||
96 | } | ||
97 | |||
98 | static const VMStateDescription cmsdk_apb_timer_vmstate = { | ||
99 | -- | ||
100 | 2.20.1 | ||
101 | |||
102 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the digic-timer.c code away from bottom-half based ptimers to | ||
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191008171740.9679-11-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/timer/digic-timer.c | 16 ++++++++++++++-- | ||
11 | 1 file changed, 14 insertions(+), 2 deletions(-) | ||
12 | |||
13 | diff --git a/hw/timer/digic-timer.c b/hw/timer/digic-timer.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/timer/digic-timer.c | ||
16 | +++ b/hw/timer/digic-timer.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "qemu/osdep.h" | ||
19 | #include "hw/sysbus.h" | ||
20 | #include "hw/ptimer.h" | ||
21 | -#include "qemu/main-loop.h" | ||
22 | #include "qemu/module.h" | ||
23 | #include "qemu/log.h" | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ static void digic_timer_reset(DeviceState *dev) | ||
26 | { | ||
27 | DigicTimerState *s = DIGIC_TIMER(dev); | ||
28 | |||
29 | + ptimer_transaction_begin(s->ptimer); | ||
30 | ptimer_stop(s->ptimer); | ||
31 | + ptimer_transaction_commit(s->ptimer); | ||
32 | s->control = 0; | ||
33 | s->relvalue = 0; | ||
34 | } | ||
35 | @@ -XXX,XX +XXX,XX @@ static void digic_timer_write(void *opaque, hwaddr offset, | ||
36 | break; | ||
37 | } | ||
38 | |||
39 | + ptimer_transaction_begin(s->ptimer); | ||
40 | if (value & DIGIC_TIMER_CONTROL_EN) { | ||
41 | ptimer_run(s->ptimer, 0); | ||
42 | } | ||
43 | |||
44 | s->control = (uint32_t)value; | ||
45 | + ptimer_transaction_commit(s->ptimer); | ||
46 | break; | ||
47 | |||
48 | case DIGIC_TIMER_RELVALUE: | ||
49 | s->relvalue = extract32(value, 0, 16); | ||
50 | + ptimer_transaction_begin(s->ptimer); | ||
51 | ptimer_set_limit(s->ptimer, s->relvalue, 1); | ||
52 | + ptimer_transaction_commit(s->ptimer); | ||
53 | break; | ||
54 | |||
55 | case DIGIC_TIMER_VALUE: | ||
56 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps digic_timer_ops = { | ||
57 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
58 | }; | ||
59 | |||
60 | +static void digic_timer_tick(void *opaque) | ||
61 | +{ | ||
62 | + /* Nothing to do on timer rollover */ | ||
63 | +} | ||
64 | + | ||
65 | static void digic_timer_init(Object *obj) | ||
66 | { | ||
67 | DigicTimerState *s = DIGIC_TIMER(obj); | ||
68 | |||
69 | - s->ptimer = ptimer_init_with_bh(NULL, PTIMER_POLICY_DEFAULT); | ||
70 | + s->ptimer = ptimer_init(digic_timer_tick, NULL, PTIMER_POLICY_DEFAULT); | ||
71 | |||
72 | /* | ||
73 | * FIXME: there is no documentation on Digic timer | ||
74 | * frequency setup so let it always run at 1 MHz | ||
75 | */ | ||
76 | + ptimer_transaction_begin(s->ptimer); | ||
77 | ptimer_set_freq(s->ptimer, 1 * 1000 * 1000); | ||
78 | + ptimer_transaction_commit(s->ptimer); | ||
79 | |||
80 | memory_region_init_io(&s->iomem, OBJECT(s), &digic_timer_ops, s, | ||
81 | TYPE_DIGIC_TIMER, 0x100); | ||
82 | -- | ||
83 | 2.20.1 | ||
84 | |||
85 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | We want to switch the exynos MCT code away from bottom-half based ptimers to | ||
2 | the new transaction-based ptimer API. The MCT is complicated | ||
3 | and uses multiple different ptimers, so it's clearer to switch | ||
4 | it a piece at a time. Here we change over only the GFRC. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191008171740.9679-12-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/timer/exynos4210_mct.c | 48 ++++++++++++++++++++++++++++++++++++--- | ||
11 | 1 file changed, 45 insertions(+), 3 deletions(-) | ||
12 | |||
13 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/timer/exynos4210_mct.c | ||
16 | +++ b/hw/timer/exynos4210_mct.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_update_freq(Exynos4210MCTState *s); | ||
18 | |||
19 | /* | ||
20 | * Set counter of FRC global timer. | ||
21 | + * Must be called within exynos4210_gfrc_tx_begin/commit block. | ||
22 | */ | ||
23 | static void exynos4210_gfrc_set_count(Exynos4210MCTGT *s, uint64_t count) | ||
24 | { | ||
25 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_gfrc_get_count(Exynos4210MCTGT *s) | ||
26 | |||
27 | /* | ||
28 | * Stop global FRC timer | ||
29 | + * Must be called within exynos4210_gfrc_tx_begin/commit block. | ||
30 | */ | ||
31 | static void exynos4210_gfrc_stop(Exynos4210MCTGT *s) | ||
32 | { | ||
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gfrc_stop(Exynos4210MCTGT *s) | ||
34 | |||
35 | /* | ||
36 | * Start global FRC timer | ||
37 | + * Must be called within exynos4210_gfrc_tx_begin/commit block. | ||
38 | */ | ||
39 | static void exynos4210_gfrc_start(Exynos4210MCTGT *s) | ||
40 | { | ||
41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gfrc_start(Exynos4210MCTGT *s) | ||
42 | ptimer_run(s->ptimer_frc, 1); | ||
43 | } | ||
44 | |||
45 | +/* | ||
46 | + * Start ptimer transaction for global FRC timer; this is just for | ||
47 | + * consistency with the way we wrap operations like stop and run. | ||
48 | + */ | ||
49 | +static void exynos4210_gfrc_tx_begin(Exynos4210MCTGT *s) | ||
50 | +{ | ||
51 | + ptimer_transaction_begin(s->ptimer_frc); | ||
52 | +} | ||
53 | + | ||
54 | +/* Commit ptimer transaction for global FRC timer. */ | ||
55 | +static void exynos4210_gfrc_tx_commit(Exynos4210MCTGT *s) | ||
56 | +{ | ||
57 | + ptimer_transaction_commit(s->ptimer_frc); | ||
58 | +} | ||
59 | + | ||
60 | /* | ||
61 | * Find next nearest Comparator. If current Comparator value equals to other | ||
62 | * Comparator value, skip them both | ||
63 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_gcomp_get_distance(Exynos4210MCTState *s, int32_t id) | ||
64 | |||
65 | /* | ||
66 | * Restart global FRC timer | ||
67 | + * Must be called within exynos4210_gfrc_tx_begin/commit block. | ||
68 | */ | ||
69 | static void exynos4210_gfrc_restart(Exynos4210MCTState *s) | ||
70 | { | ||
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_ltick_event(void *opaque) | ||
72 | exynos4210_ltick_int_start(&s->tick_timer); | ||
73 | } | ||
74 | |||
75 | +static void tx_ptimer_set_freq(ptimer_state *s, uint32_t freq) | ||
76 | +{ | ||
77 | + /* | ||
78 | + * callers of exynos4210_mct_update_freq() never do anything | ||
79 | + * else that needs to be in the same ptimer transaction, so | ||
80 | + * to avoid a lot of repetition we have a convenience function | ||
81 | + * for begin/set_freq/commit. | ||
82 | + */ | ||
83 | + ptimer_transaction_begin(s); | ||
84 | + ptimer_set_freq(s, freq); | ||
85 | + ptimer_transaction_commit(s); | ||
86 | +} | ||
87 | + | ||
88 | /* update timer frequency */ | ||
89 | static void exynos4210_mct_update_freq(Exynos4210MCTState *s) | ||
90 | { | ||
91 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_update_freq(Exynos4210MCTState *s) | ||
92 | DPRINTF("freq=%dHz\n", s->freq); | ||
93 | |||
94 | /* global timer */ | ||
95 | - ptimer_set_freq(s->g_timer.ptimer_frc, s->freq); | ||
96 | + tx_ptimer_set_freq(s->g_timer.ptimer_frc, s->freq); | ||
97 | |||
98 | /* local timer */ | ||
99 | ptimer_set_freq(s->l_timer[0].tick_timer.ptimer_tick, s->freq); | ||
100 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_reset(DeviceState *d) | ||
101 | |||
102 | /* global timer */ | ||
103 | memset(&s->g_timer.reg, 0, sizeof(s->g_timer.reg)); | ||
104 | + exynos4210_gfrc_tx_begin(&s->g_timer); | ||
105 | exynos4210_gfrc_stop(&s->g_timer); | ||
106 | + exynos4210_gfrc_tx_commit(&s->g_timer); | ||
107 | |||
108 | /* local timer */ | ||
109 | memset(s->l_timer[0].reg.cnt, 0, sizeof(s->l_timer[0].reg.cnt)); | ||
110 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | ||
111 | } | ||
112 | |||
113 | s->g_timer.reg.cnt = new_frc; | ||
114 | + exynos4210_gfrc_tx_begin(&s->g_timer); | ||
115 | exynos4210_gfrc_restart(s); | ||
116 | + exynos4210_gfrc_tx_commit(&s->g_timer); | ||
117 | break; | ||
118 | |||
119 | case G_CNT_WSTAT: | ||
120 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | ||
121 | s->g_timer.reg.wstat |= G_WSTAT_COMP_L(index); | ||
122 | } | ||
123 | |||
124 | + exynos4210_gfrc_tx_begin(&s->g_timer); | ||
125 | exynos4210_gfrc_restart(s); | ||
126 | + exynos4210_gfrc_tx_commit(&s->g_timer); | ||
127 | break; | ||
128 | |||
129 | case G_TCON: | ||
130 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | ||
131 | |||
132 | DPRINTF("global timer write to reg.g_tcon %llx\n", value); | ||
133 | |||
134 | + exynos4210_gfrc_tx_begin(&s->g_timer); | ||
135 | + | ||
136 | /* Start FRC if transition from disabled to enabled */ | ||
137 | if ((value & G_TCON_TIMER_ENABLE) > (old_val & | ||
138 | G_TCON_TIMER_ENABLE)) { | ||
139 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | ||
140 | exynos4210_gfrc_restart(s); | ||
141 | } | ||
142 | } | ||
143 | + | ||
144 | + exynos4210_gfrc_tx_commit(&s->g_timer); | ||
145 | break; | ||
146 | |||
147 | case G_INT_CSTAT: | ||
148 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj) | ||
149 | QEMUBH *bh[2]; | ||
150 | |||
151 | /* Global timer */ | ||
152 | - bh[0] = qemu_bh_new(exynos4210_gfrc_event, s); | ||
153 | - s->g_timer.ptimer_frc = ptimer_init_with_bh(bh[0], PTIMER_POLICY_DEFAULT); | ||
154 | + s->g_timer.ptimer_frc = ptimer_init(exynos4210_gfrc_event, s, | ||
155 | + PTIMER_POLICY_DEFAULT); | ||
156 | memset(&s->g_timer.reg, 0, sizeof(struct gregs)); | ||
157 | |||
158 | /* Local timers */ | ||
159 | -- | ||
160 | 2.20.1 | ||
161 | |||
162 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the ltick ptimer over to the ptimer transaction API. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20191008171740.9679-14-peter.maydell@linaro.org | ||
6 | --- | ||
7 | hw/timer/exynos4210_mct.c | 31 +++++++++++++++++++++++++------ | ||
8 | 1 file changed, 25 insertions(+), 6 deletions(-) | ||
9 | |||
10 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/hw/timer/exynos4210_mct.c | ||
13 | +++ b/hw/timer/exynos4210_mct.c | ||
14 | @@ -XXX,XX +XXX,XX @@ | ||
15 | #include "hw/sysbus.h" | ||
16 | #include "migration/vmstate.h" | ||
17 | #include "qemu/timer.h" | ||
18 | -#include "qemu/main-loop.h" | ||
19 | #include "qemu/module.h" | ||
20 | #include "hw/ptimer.h" | ||
21 | |||
22 | @@ -XXX,XX +XXX,XX @@ static uint32_t exynos4210_ltick_int_get_cnto(struct tick_timer *s) | ||
23 | |||
24 | /* | ||
25 | * Start local tick cnt timer. | ||
26 | + * Must be called within exynos4210_ltick_tx_begin/commit block. | ||
27 | */ | ||
28 | static void exynos4210_ltick_cnt_start(struct tick_timer *s) | ||
29 | { | ||
30 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_ltick_cnt_start(struct tick_timer *s) | ||
31 | |||
32 | /* | ||
33 | * Stop local tick cnt timer. | ||
34 | + * Must be called within exynos4210_ltick_tx_begin/commit block. | ||
35 | */ | ||
36 | static void exynos4210_ltick_cnt_stop(struct tick_timer *s) | ||
37 | { | ||
38 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_ltick_cnt_stop(struct tick_timer *s) | ||
39 | } | ||
40 | } | ||
41 | |||
42 | +/* Start ptimer transaction for local tick timer */ | ||
43 | +static void exynos4210_ltick_tx_begin(struct tick_timer *s) | ||
44 | +{ | ||
45 | + ptimer_transaction_begin(s->ptimer_tick); | ||
46 | +} | ||
47 | + | ||
48 | +/* Commit ptimer transaction for local tick timer */ | ||
49 | +static void exynos4210_ltick_tx_commit(struct tick_timer *s) | ||
50 | +{ | ||
51 | + ptimer_transaction_commit(s->ptimer_tick); | ||
52 | +} | ||
53 | + | ||
54 | /* | ||
55 | * Get counter for CNT timer | ||
56 | */ | ||
57 | @@ -XXX,XX +XXX,XX @@ static uint32_t exynos4210_ltick_cnt_get_cnto(struct tick_timer *s) | ||
58 | |||
59 | /* | ||
60 | * Set new values of counters for CNT and INT timers | ||
61 | + * Must be called within exynos4210_ltick_tx_begin/commit block. | ||
62 | */ | ||
63 | static void exynos4210_ltick_set_cntb(struct tick_timer *s, uint32_t new_cnt, | ||
64 | uint32_t new_int) | ||
65 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_ltick_recalc_count(struct tick_timer *s) | ||
66 | static void exynos4210_ltick_timer_init(struct tick_timer *s) | ||
67 | { | ||
68 | exynos4210_ltick_int_stop(s); | ||
69 | + exynos4210_ltick_tx_begin(s); | ||
70 | exynos4210_ltick_cnt_stop(s); | ||
71 | + exynos4210_ltick_tx_commit(s); | ||
72 | |||
73 | s->count = 0; | ||
74 | s->distance = 0; | ||
75 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_update_freq(Exynos4210MCTState *s) | ||
76 | tx_ptimer_set_freq(s->g_timer.ptimer_frc, s->freq); | ||
77 | |||
78 | /* local timer */ | ||
79 | - ptimer_set_freq(s->l_timer[0].tick_timer.ptimer_tick, s->freq); | ||
80 | + tx_ptimer_set_freq(s->l_timer[0].tick_timer.ptimer_tick, s->freq); | ||
81 | tx_ptimer_set_freq(s->l_timer[0].ptimer_frc, s->freq); | ||
82 | - ptimer_set_freq(s->l_timer[1].tick_timer.ptimer_tick, s->freq); | ||
83 | + tx_ptimer_set_freq(s->l_timer[1].tick_timer.ptimer_tick, s->freq); | ||
84 | tx_ptimer_set_freq(s->l_timer[1].ptimer_frc, s->freq); | ||
85 | } | ||
86 | } | ||
87 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | ||
88 | s->l_timer[lt_i].reg.wstat |= L_WSTAT_TCON_WRITE; | ||
89 | s->l_timer[lt_i].reg.tcon = value; | ||
90 | |||
91 | + exynos4210_ltick_tx_begin(&s->l_timer[lt_i].tick_timer); | ||
92 | /* Stop local CNT */ | ||
93 | if ((value & L_TCON_TICK_START) < | ||
94 | (old_val & L_TCON_TICK_START)) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | ||
96 | DPRINTF("local timer[%d] start int\n", lt_i); | ||
97 | exynos4210_ltick_int_start(&s->l_timer[lt_i].tick_timer); | ||
98 | } | ||
99 | + exynos4210_ltick_tx_commit(&s->l_timer[lt_i].tick_timer); | ||
100 | |||
101 | /* Start or Stop local FRC if TCON changed */ | ||
102 | exynos4210_lfrc_tx_begin(&s->l_timer[lt_i]); | ||
103 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | ||
104 | * Due to this we should reload timer to nearest moment when CNT is | ||
105 | * expired and then in event handler update tcntb to new TCNTB value. | ||
106 | */ | ||
107 | + exynos4210_ltick_tx_begin(&s->l_timer[lt_i].tick_timer); | ||
108 | exynos4210_ltick_set_cntb(&s->l_timer[lt_i].tick_timer, value, | ||
109 | s->l_timer[lt_i].tick_timer.icntb); | ||
110 | + exynos4210_ltick_tx_commit(&s->l_timer[lt_i].tick_timer); | ||
111 | |||
112 | s->l_timer[lt_i].reg.wstat |= L_WSTAT_TCNTB_WRITE; | ||
113 | s->l_timer[lt_i].reg.cnt[L_REG_CNT_TCNTB] = value; | ||
114 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj) | ||
115 | int i; | ||
116 | Exynos4210MCTState *s = EXYNOS4210_MCT(obj); | ||
117 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | ||
118 | - QEMUBH *bh[2]; | ||
119 | |||
120 | /* Global timer */ | ||
121 | s->g_timer.ptimer_frc = ptimer_init(exynos4210_gfrc_event, s, | ||
122 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj) | ||
123 | |||
124 | /* Local timers */ | ||
125 | for (i = 0; i < 2; i++) { | ||
126 | - bh[0] = qemu_bh_new(exynos4210_ltick_event, &s->l_timer[i]); | ||
127 | s->l_timer[i].tick_timer.ptimer_tick = | ||
128 | - ptimer_init_with_bh(bh[0], PTIMER_POLICY_DEFAULT); | ||
129 | + ptimer_init(exynos4210_ltick_event, &s->l_timer[i], | ||
130 | + PTIMER_POLICY_DEFAULT); | ||
131 | s->l_timer[i].ptimer_frc = | ||
132 | ptimer_init(exynos4210_lfrc_event, &s->l_timer[i], | ||
133 | PTIMER_POLICY_DEFAULT); | ||
134 | -- | ||
135 | 2.20.1 | ||
136 | |||
137 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the exynos4210_pwm code away from bottom-half based ptimers to | ||
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191008171740.9679-15-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/timer/exynos4210_pwm.c | 17 ++++++++++++----- | ||
11 | 1 file changed, 12 insertions(+), 5 deletions(-) | ||
12 | |||
13 | diff --git a/hw/timer/exynos4210_pwm.c b/hw/timer/exynos4210_pwm.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/timer/exynos4210_pwm.c | ||
16 | +++ b/hw/timer/exynos4210_pwm.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "hw/sysbus.h" | ||
19 | #include "migration/vmstate.h" | ||
20 | #include "qemu/timer.h" | ||
21 | -#include "qemu/main-loop.h" | ||
22 | #include "qemu/module.h" | ||
23 | #include "hw/ptimer.h" | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_exynos4210_pwm_state = { | ||
26 | }; | ||
27 | |||
28 | /* | ||
29 | - * PWM update frequency | ||
30 | + * PWM update frequency. | ||
31 | + * Must be called within a ptimer_transaction_begin/commit block | ||
32 | + * for s->timer[id].ptimer. | ||
33 | */ | ||
34 | static void exynos4210_pwm_update_freq(Exynos4210PWMState *s, uint32_t id) | ||
35 | { | ||
36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_write(void *opaque, hwaddr offset, | ||
37 | |||
38 | /* update timers frequencies */ | ||
39 | for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) { | ||
40 | + ptimer_transaction_begin(s->timer[i].ptimer); | ||
41 | exynos4210_pwm_update_freq(s, s->timer[i].id); | ||
42 | + ptimer_transaction_commit(s->timer[i].ptimer); | ||
43 | } | ||
44 | break; | ||
45 | |||
46 | case TCON: | ||
47 | for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) { | ||
48 | + ptimer_transaction_begin(s->timer[i].ptimer); | ||
49 | if ((value & TCON_TIMER_MANUAL_UPD(i)) > | ||
50 | (s->reg_tcon & TCON_TIMER_MANUAL_UPD(i))) { | ||
51 | /* | ||
52 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_write(void *opaque, hwaddr offset, | ||
53 | ptimer_stop(s->timer[i].ptimer); | ||
54 | DPRINTF("stop timer %d\n", i); | ||
55 | } | ||
56 | + ptimer_transaction_commit(s->timer[i].ptimer); | ||
57 | } | ||
58 | s->reg_tcon = value; | ||
59 | break; | ||
60 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_reset(DeviceState *d) | ||
61 | s->timer[i].reg_tcmpb = 0; | ||
62 | s->timer[i].reg_tcntb = 0; | ||
63 | |||
64 | + ptimer_transaction_begin(s->timer[i].ptimer); | ||
65 | exynos4210_pwm_update_freq(s, s->timer[i].id); | ||
66 | ptimer_stop(s->timer[i].ptimer); | ||
67 | + ptimer_transaction_commit(s->timer[i].ptimer); | ||
68 | } | ||
69 | } | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_init(Object *obj) | ||
72 | Exynos4210PWMState *s = EXYNOS4210_PWM(obj); | ||
73 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | ||
74 | int i; | ||
75 | - QEMUBH *bh; | ||
76 | |||
77 | for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) { | ||
78 | - bh = qemu_bh_new(exynos4210_pwm_tick, &s->timer[i]); | ||
79 | sysbus_init_irq(dev, &s->timer[i].irq); | ||
80 | - s->timer[i].ptimer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
81 | + s->timer[i].ptimer = ptimer_init(exynos4210_pwm_tick, | ||
82 | + &s->timer[i], | ||
83 | + PTIMER_POLICY_DEFAULT); | ||
84 | s->timer[i].id = i; | ||
85 | s->timer[i].parent = s; | ||
86 | } | ||
87 | -- | ||
88 | 2.20.1 | ||
89 | |||
90 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the exynos41210_rtc 1Hz ptimer over to the transaction-based | ||
2 | API. (We will switch the other ptimer used by this device in a | ||
3 | separate commit.) | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20191008171740.9679-16-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/timer/exynos4210_rtc.c | 10 ++++++++-- | ||
10 | 1 file changed, 8 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/hw/timer/exynos4210_rtc.c b/hw/timer/exynos4210_rtc.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/hw/timer/exynos4210_rtc.c | ||
15 | +++ b/hw/timer/exynos4210_rtc.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset, | ||
17 | } | ||
18 | break; | ||
19 | case RTCCON: | ||
20 | + ptimer_transaction_begin(s->ptimer_1Hz); | ||
21 | if (value & RTC_ENABLE) { | ||
22 | exynos4210_rtc_update_freq(s, value); | ||
23 | } | ||
24 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset, | ||
25 | ptimer_stop(s->ptimer); | ||
26 | } | ||
27 | } | ||
28 | + ptimer_transaction_commit(s->ptimer_1Hz); | ||
29 | s->reg_rtccon = value; | ||
30 | break; | ||
31 | case TICCNT: | ||
32 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_reset(DeviceState *d) | ||
33 | |||
34 | exynos4210_rtc_update_freq(s, s->reg_rtccon); | ||
35 | ptimer_stop(s->ptimer); | ||
36 | + ptimer_transaction_begin(s->ptimer_1Hz); | ||
37 | ptimer_stop(s->ptimer_1Hz); | ||
38 | + ptimer_transaction_commit(s->ptimer_1Hz); | ||
39 | } | ||
40 | |||
41 | static const MemoryRegionOps exynos4210_rtc_ops = { | ||
42 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_init(Object *obj) | ||
43 | ptimer_set_freq(s->ptimer, RTC_BASE_FREQ); | ||
44 | exynos4210_rtc_update_freq(s, 0); | ||
45 | |||
46 | - bh = qemu_bh_new(exynos4210_rtc_1Hz_tick, s); | ||
47 | - s->ptimer_1Hz = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
48 | + s->ptimer_1Hz = ptimer_init(exynos4210_rtc_1Hz_tick, | ||
49 | + s, PTIMER_POLICY_DEFAULT); | ||
50 | + ptimer_transaction_begin(s->ptimer_1Hz); | ||
51 | ptimer_set_freq(s->ptimer_1Hz, RTC_BASE_FREQ); | ||
52 | + ptimer_transaction_commit(s->ptimer_1Hz); | ||
53 | |||
54 | sysbus_init_irq(dev, &s->alm_irq); | ||
55 | sysbus_init_irq(dev, &s->tick_irq); | ||
56 | -- | ||
57 | 2.20.1 | ||
58 | |||
59 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the exynos41210_rtc main ptimer over to the transaction-based | ||
2 | API, completing the transition for this device. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20191008171740.9679-17-peter.maydell@linaro.org | ||
7 | --- | ||
8 | hw/timer/exynos4210_rtc.c | 12 ++++++++---- | ||
9 | 1 file changed, 8 insertions(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/hw/timer/exynos4210_rtc.c b/hw/timer/exynos4210_rtc.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/timer/exynos4210_rtc.c | ||
14 | +++ b/hw/timer/exynos4210_rtc.c | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | #include "qemu/osdep.h" | ||
17 | #include "qemu-common.h" | ||
18 | #include "qemu/log.h" | ||
19 | -#include "qemu/main-loop.h" | ||
20 | #include "qemu/module.h" | ||
21 | #include "hw/sysbus.h" | ||
22 | #include "migration/vmstate.h" | ||
23 | @@ -XXX,XX +XXX,XX @@ static void check_alarm_raise(Exynos4210RTCState *s) | ||
24 | * RTC update frequency | ||
25 | * Parameters: | ||
26 | * reg_value - current RTCCON register or his new value | ||
27 | + * Must be called within a ptimer_transaction_begin/commit block for s->ptimer. | ||
28 | */ | ||
29 | static void exynos4210_rtc_update_freq(Exynos4210RTCState *s, | ||
30 | uint32_t reg_value) | ||
31 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset, | ||
32 | break; | ||
33 | case RTCCON: | ||
34 | ptimer_transaction_begin(s->ptimer_1Hz); | ||
35 | + ptimer_transaction_begin(s->ptimer); | ||
36 | if (value & RTC_ENABLE) { | ||
37 | exynos4210_rtc_update_freq(s, value); | ||
38 | } | ||
39 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset, | ||
40 | } | ||
41 | } | ||
42 | ptimer_transaction_commit(s->ptimer_1Hz); | ||
43 | + ptimer_transaction_commit(s->ptimer); | ||
44 | s->reg_rtccon = value; | ||
45 | break; | ||
46 | case TICCNT: | ||
47 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_reset(DeviceState *d) | ||
48 | |||
49 | s->reg_curticcnt = 0; | ||
50 | |||
51 | + ptimer_transaction_begin(s->ptimer); | ||
52 | exynos4210_rtc_update_freq(s, s->reg_rtccon); | ||
53 | ptimer_stop(s->ptimer); | ||
54 | + ptimer_transaction_commit(s->ptimer); | ||
55 | ptimer_transaction_begin(s->ptimer_1Hz); | ||
56 | ptimer_stop(s->ptimer_1Hz); | ||
57 | ptimer_transaction_commit(s->ptimer_1Hz); | ||
58 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_init(Object *obj) | ||
59 | { | ||
60 | Exynos4210RTCState *s = EXYNOS4210_RTC(obj); | ||
61 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | ||
62 | - QEMUBH *bh; | ||
63 | |||
64 | - bh = qemu_bh_new(exynos4210_rtc_tick, s); | ||
65 | - s->ptimer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
66 | + s->ptimer = ptimer_init(exynos4210_rtc_tick, s, PTIMER_POLICY_DEFAULT); | ||
67 | + ptimer_transaction_begin(s->ptimer); | ||
68 | ptimer_set_freq(s->ptimer, RTC_BASE_FREQ); | ||
69 | exynos4210_rtc_update_freq(s, 0); | ||
70 | + ptimer_transaction_commit(s->ptimer); | ||
71 | |||
72 | s->ptimer_1Hz = ptimer_init(exynos4210_rtc_1Hz_tick, | ||
73 | s, PTIMER_POLICY_DEFAULT); | ||
74 | -- | ||
75 | 2.20.1 | ||
76 | |||
77 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the imx_epit.c code away from bottom-half based ptimers to | ||
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191008171740.9679-18-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/timer/imx_epit.c | 32 +++++++++++++++++++++++++++----- | ||
11 | 1 file changed, 27 insertions(+), 5 deletions(-) | ||
12 | |||
13 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/timer/imx_epit.c | ||
16 | +++ b/hw/timer/imx_epit.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "migration/vmstate.h" | ||
19 | #include "hw/irq.h" | ||
20 | #include "hw/misc/imx_ccm.h" | ||
21 | -#include "qemu/main-loop.h" | ||
22 | #include "qemu/module.h" | ||
23 | #include "qemu/log.h" | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_update_int(IMXEPITState *s) | ||
26 | } | ||
27 | } | ||
28 | |||
29 | +/* | ||
30 | + * Must be called from within a ptimer_transaction_begin/commit block | ||
31 | + * for both s->timer_cmp and s->timer_reload. | ||
32 | + */ | ||
33 | static void imx_epit_set_freq(IMXEPITState *s) | ||
34 | { | ||
35 | uint32_t clksrc; | ||
36 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reset(DeviceState *dev) | ||
37 | s->lr = EPIT_TIMER_MAX; | ||
38 | s->cmp = 0; | ||
39 | s->cnt = 0; | ||
40 | + ptimer_transaction_begin(s->timer_cmp); | ||
41 | + ptimer_transaction_begin(s->timer_reload); | ||
42 | /* stop both timers */ | ||
43 | ptimer_stop(s->timer_cmp); | ||
44 | ptimer_stop(s->timer_reload); | ||
45 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reset(DeviceState *dev) | ||
46 | /* if the timer is still enabled, restart it */ | ||
47 | ptimer_run(s->timer_reload, 0); | ||
48 | } | ||
49 | + ptimer_transaction_commit(s->timer_cmp); | ||
50 | + ptimer_transaction_commit(s->timer_reload); | ||
51 | } | ||
52 | |||
53 | static uint32_t imx_epit_update_count(IMXEPITState *s) | ||
54 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) | ||
55 | return reg_value; | ||
56 | } | ||
57 | |||
58 | +/* Must be called from ptimer_transaction_begin/commit block for s->timer_cmp */ | ||
59 | static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
60 | { | ||
61 | if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) { | ||
62 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
63 | |||
64 | switch (offset >> 2) { | ||
65 | case 0: /* CR */ | ||
66 | + ptimer_transaction_begin(s->timer_cmp); | ||
67 | + ptimer_transaction_begin(s->timer_reload); | ||
68 | |||
69 | oldcr = s->cr; | ||
70 | s->cr = value & 0x03ffffff; | ||
71 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
72 | } else { | ||
73 | ptimer_stop(s->timer_cmp); | ||
74 | } | ||
75 | + | ||
76 | + ptimer_transaction_commit(s->timer_cmp); | ||
77 | + ptimer_transaction_commit(s->timer_reload); | ||
78 | break; | ||
79 | |||
80 | case 1: /* SR - ACK*/ | ||
81 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
82 | case 2: /* LR - set ticks */ | ||
83 | s->lr = value; | ||
84 | |||
85 | + ptimer_transaction_begin(s->timer_cmp); | ||
86 | + ptimer_transaction_begin(s->timer_reload); | ||
87 | if (s->cr & CR_RLD) { | ||
88 | /* Also set the limit if the LRD bit is set */ | ||
89 | /* If IOVW bit is set then set the timer value */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
91 | } | ||
92 | |||
93 | imx_epit_reload_compare_timer(s); | ||
94 | + ptimer_transaction_commit(s->timer_cmp); | ||
95 | + ptimer_transaction_commit(s->timer_reload); | ||
96 | break; | ||
97 | |||
98 | case 3: /* CMP */ | ||
99 | s->cmp = value; | ||
100 | |||
101 | + ptimer_transaction_begin(s->timer_cmp); | ||
102 | imx_epit_reload_compare_timer(s); | ||
103 | + ptimer_transaction_commit(s->timer_cmp); | ||
104 | |||
105 | break; | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque) | ||
108 | imx_epit_update_int(s); | ||
109 | } | ||
110 | |||
111 | +static void imx_epit_reload(void *opaque) | ||
112 | +{ | ||
113 | + /* No action required on rollover of timer_reload */ | ||
114 | +} | ||
115 | + | ||
116 | static const MemoryRegionOps imx_epit_ops = { | ||
117 | .read = imx_epit_read, | ||
118 | .write = imx_epit_write, | ||
119 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) | ||
120 | { | ||
121 | IMXEPITState *s = IMX_EPIT(dev); | ||
122 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
123 | - QEMUBH *bh; | ||
124 | |||
125 | DPRINTF("\n"); | ||
126 | |||
127 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) | ||
128 | 0x00001000); | ||
129 | sysbus_init_mmio(sbd, &s->iomem); | ||
130 | |||
131 | - s->timer_reload = ptimer_init_with_bh(NULL, PTIMER_POLICY_DEFAULT); | ||
132 | + s->timer_reload = ptimer_init(imx_epit_reload, s, PTIMER_POLICY_DEFAULT); | ||
133 | |||
134 | - bh = qemu_bh_new(imx_epit_cmp, s); | ||
135 | - s->timer_cmp = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
136 | + s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_DEFAULT); | ||
137 | } | ||
138 | |||
139 | static void imx_epit_class_init(ObjectClass *klass, void *data) | ||
140 | -- | ||
141 | 2.20.1 | ||
142 | |||
143 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the imx_epit.c code away from bottom-half based ptimers to | ||
2 | the new transaction-based ptimer API. This just requires adding | ||
3 | begin/commit calls around the various places that modify the ptimer | ||
4 | state, and using the new ptimer_init() function to create the timer. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20191008171740.9679-19-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/timer/imx_gpt.c | 21 +++++++++++++++++---- | ||
11 | 1 file changed, 17 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/timer/imx_gpt.c | ||
16 | +++ b/hw/timer/imx_gpt.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "hw/irq.h" | ||
19 | #include "hw/timer/imx_gpt.h" | ||
20 | #include "migration/vmstate.h" | ||
21 | -#include "qemu/main-loop.h" | ||
22 | #include "qemu/module.h" | ||
23 | #include "qemu/log.h" | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx7_gpt_clocks[] = { | ||
26 | CLK_NONE, /* 111 not defined */ | ||
27 | }; | ||
28 | |||
29 | +/* Must be called from within ptimer_transaction_begin/commit block */ | ||
30 | static void imx_gpt_set_freq(IMXGPTState *s) | ||
31 | { | ||
32 | uint32_t clksrc = extract32(s->cr, GPT_CR_CLKSRC_SHIFT, 3); | ||
33 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t imx_gpt_find_limit(uint32_t count, uint32_t reg, | ||
34 | return timeout; | ||
35 | } | ||
36 | |||
37 | +/* Must be called from within ptimer_transaction_begin/commit block */ | ||
38 | static void imx_gpt_compute_next_timeout(IMXGPTState *s, bool event) | ||
39 | { | ||
40 | uint32_t timeout = GPT_TIMER_MAX; | ||
41 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_gpt_read(void *opaque, hwaddr offset, unsigned size) | ||
42 | |||
43 | static void imx_gpt_reset_common(IMXGPTState *s, bool is_soft_reset) | ||
44 | { | ||
45 | + ptimer_transaction_begin(s->timer); | ||
46 | /* stop timer */ | ||
47 | ptimer_stop(s->timer); | ||
48 | |||
49 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_reset_common(IMXGPTState *s, bool is_soft_reset) | ||
50 | if (s->freq && (s->cr & GPT_CR_EN)) { | ||
51 | ptimer_run(s->timer, 1); | ||
52 | } | ||
53 | + ptimer_transaction_commit(s->timer); | ||
54 | } | ||
55 | |||
56 | static void imx_gpt_soft_reset(DeviceState *dev) | ||
57 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value, | ||
58 | imx_gpt_soft_reset(DEVICE(s)); | ||
59 | } else { | ||
60 | /* set our freq, as the source might have changed */ | ||
61 | + ptimer_transaction_begin(s->timer); | ||
62 | imx_gpt_set_freq(s); | ||
63 | |||
64 | if ((oldreg ^ s->cr) & GPT_CR_EN) { | ||
65 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value, | ||
66 | ptimer_stop(s->timer); | ||
67 | } | ||
68 | } | ||
69 | + ptimer_transaction_commit(s->timer); | ||
70 | } | ||
71 | break; | ||
72 | |||
73 | case 1: /* Prescaler */ | ||
74 | s->pr = value & 0xfff; | ||
75 | + ptimer_transaction_begin(s->timer); | ||
76 | imx_gpt_set_freq(s); | ||
77 | + ptimer_transaction_commit(s->timer); | ||
78 | break; | ||
79 | |||
80 | case 2: /* SR */ | ||
81 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value, | ||
82 | s->ir = value & 0x3f; | ||
83 | imx_gpt_update_int(s); | ||
84 | |||
85 | + ptimer_transaction_begin(s->timer); | ||
86 | imx_gpt_compute_next_timeout(s, false); | ||
87 | + ptimer_transaction_commit(s->timer); | ||
88 | |||
89 | break; | ||
90 | |||
91 | case 4: /* OCR1 -- output compare register */ | ||
92 | s->ocr1 = value; | ||
93 | |||
94 | + ptimer_transaction_begin(s->timer); | ||
95 | /* In non-freerun mode, reset count when this register is written */ | ||
96 | if (!(s->cr & GPT_CR_FRR)) { | ||
97 | s->next_timeout = GPT_TIMER_MAX; | ||
98 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value, | ||
99 | |||
100 | /* compute the new timeout */ | ||
101 | imx_gpt_compute_next_timeout(s, false); | ||
102 | + ptimer_transaction_commit(s->timer); | ||
103 | |||
104 | break; | ||
105 | |||
106 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value, | ||
107 | s->ocr2 = value; | ||
108 | |||
109 | /* compute the new timeout */ | ||
110 | + ptimer_transaction_begin(s->timer); | ||
111 | imx_gpt_compute_next_timeout(s, false); | ||
112 | + ptimer_transaction_commit(s->timer); | ||
113 | |||
114 | break; | ||
115 | |||
116 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value, | ||
117 | s->ocr3 = value; | ||
118 | |||
119 | /* compute the new timeout */ | ||
120 | + ptimer_transaction_begin(s->timer); | ||
121 | imx_gpt_compute_next_timeout(s, false); | ||
122 | + ptimer_transaction_commit(s->timer); | ||
123 | |||
124 | break; | ||
125 | |||
126 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_realize(DeviceState *dev, Error **errp) | ||
127 | { | ||
128 | IMXGPTState *s = IMX_GPT(dev); | ||
129 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
130 | - QEMUBH *bh; | ||
131 | |||
132 | sysbus_init_irq(sbd, &s->irq); | ||
133 | memory_region_init_io(&s->iomem, OBJECT(s), &imx_gpt_ops, s, TYPE_IMX_GPT, | ||
134 | 0x00001000); | ||
135 | sysbus_init_mmio(sbd, &s->iomem); | ||
136 | |||
137 | - bh = qemu_bh_new(imx_gpt_timeout, s); | ||
138 | - s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
139 | + s->timer = ptimer_init(imx_gpt_timeout, s, PTIMER_POLICY_DEFAULT); | ||
140 | } | ||
141 | |||
142 | static void imx_gpt_class_init(ObjectClass *klass, void *data) | ||
143 | -- | ||
144 | 2.20.1 | ||
145 | |||
146 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the cmsdk-apb-watchdog code away from bottom-half based | ||
2 | ptimers to the new transaction-based ptimer API. This just requires | ||
3 | adding begin/commit calls around the various places that modify the | ||
4 | ptimer state, and using the new ptimer_init() function to create the | ||
5 | timer. | ||
6 | 1 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20191008171740.9679-21-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/watchdog/cmsdk-apb-watchdog.c | 13 +++++++++---- | ||
12 | 1 file changed, 9 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | ||
17 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "qemu/log.h" | ||
20 | #include "trace.h" | ||
21 | #include "qapi/error.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "qemu/module.h" | ||
24 | #include "sysemu/watchdog.h" | ||
25 | #include "hw/sysbus.h" | ||
26 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset, | ||
27 | * Reset the load value and the current count, and make sure | ||
28 | * we're counting. | ||
29 | */ | ||
30 | + ptimer_transaction_begin(s->timer); | ||
31 | ptimer_set_limit(s->timer, value, 1); | ||
32 | ptimer_run(s->timer, 0); | ||
33 | + ptimer_transaction_commit(s->timer); | ||
34 | break; | ||
35 | case A_WDOGCONTROL: | ||
36 | if (s->is_luminary && 0 != (R_WDOGCONTROL_INTEN_MASK & s->control)) { | ||
37 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset, | ||
38 | break; | ||
39 | case A_WDOGINTCLR: | ||
40 | s->intstatus = 0; | ||
41 | + ptimer_transaction_begin(s->timer); | ||
42 | ptimer_set_count(s->timer, ptimer_get_limit(s->timer)); | ||
43 | + ptimer_transaction_commit(s->timer); | ||
44 | cmsdk_apb_watchdog_update(s); | ||
45 | break; | ||
46 | case A_WDOGLOCK: | ||
47 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_reset(DeviceState *dev) | ||
48 | s->itop = 0; | ||
49 | s->resetstatus = 0; | ||
50 | /* Set the limit and the count */ | ||
51 | + ptimer_transaction_begin(s->timer); | ||
52 | ptimer_set_limit(s->timer, 0xffffffff, 1); | ||
53 | ptimer_run(s->timer, 0); | ||
54 | + ptimer_transaction_commit(s->timer); | ||
55 | } | ||
56 | |||
57 | static void cmsdk_apb_watchdog_init(Object *obj) | ||
58 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | ||
59 | static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
60 | { | ||
61 | CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(dev); | ||
62 | - QEMUBH *bh; | ||
63 | |||
64 | if (s->wdogclk_frq == 0) { | ||
65 | error_setg(errp, | ||
66 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
67 | return; | ||
68 | } | ||
69 | |||
70 | - bh = qemu_bh_new(cmsdk_apb_watchdog_tick, s); | ||
71 | - s->timer = ptimer_init_with_bh(bh, | ||
72 | + s->timer = ptimer_init(cmsdk_apb_watchdog_tick, s, | ||
73 | PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD | | ||
74 | PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT | | ||
75 | PTIMER_POLICY_NO_IMMEDIATE_RELOAD | | ||
76 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
77 | |||
78 | + ptimer_transaction_begin(s->timer); | ||
79 | ptimer_set_freq(s->timer, s->wdogclk_frq); | ||
80 | + ptimer_transaction_commit(s->timer); | ||
81 | } | ||
82 | |||
83 | static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | ||
84 | -- | ||
85 | 2.20.1 | ||
86 | |||
87 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Switch the cmsdk-apb-watchdog code away from bottom-half based | ||
2 | ptimers to the new transaction-based ptimer API. This just requires | ||
3 | adding begin/commit calls around the various places that modify the | ||
4 | ptimer state, and using the new ptimer_init() function to create the | ||
5 | timer. | ||
6 | 1 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20191008171740.9679-22-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/net/lan9118.c | 11 +++++++---- | ||
12 | 1 file changed, 7 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/net/lan9118.c | ||
17 | +++ b/hw/net/lan9118.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/ptimer.h" | ||
20 | #include "hw/qdev-properties.h" | ||
21 | #include "qemu/log.h" | ||
22 | -#include "qemu/main-loop.h" | ||
23 | #include "qemu/module.h" | ||
24 | /* For crc32 */ | ||
25 | #include <zlib.h> | ||
26 | @@ -XXX,XX +XXX,XX @@ static void lan9118_reset(DeviceState *d) | ||
27 | s->e2p_data = 0; | ||
28 | s->free_timer_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / 40; | ||
29 | |||
30 | + ptimer_transaction_begin(s->timer); | ||
31 | ptimer_stop(s->timer); | ||
32 | ptimer_set_count(s->timer, 0xffff); | ||
33 | + ptimer_transaction_commit(s->timer); | ||
34 | s->gpt_cfg = 0xffff; | ||
35 | |||
36 | s->mac_cr = MAC_CR_PRMS; | ||
37 | @@ -XXX,XX +XXX,XX @@ static void lan9118_writel(void *opaque, hwaddr offset, | ||
38 | break; | ||
39 | case CSR_GPT_CFG: | ||
40 | if ((s->gpt_cfg ^ val) & GPT_TIMER_EN) { | ||
41 | + ptimer_transaction_begin(s->timer); | ||
42 | if (val & GPT_TIMER_EN) { | ||
43 | ptimer_set_count(s->timer, val & 0xffff); | ||
44 | ptimer_run(s->timer, 0); | ||
45 | @@ -XXX,XX +XXX,XX @@ static void lan9118_writel(void *opaque, hwaddr offset, | ||
46 | ptimer_stop(s->timer); | ||
47 | ptimer_set_count(s->timer, 0xffff); | ||
48 | } | ||
49 | + ptimer_transaction_commit(s->timer); | ||
50 | } | ||
51 | s->gpt_cfg = val & (GPT_TIMER_EN | 0xffff); | ||
52 | break; | ||
53 | @@ -XXX,XX +XXX,XX @@ static void lan9118_realize(DeviceState *dev, Error **errp) | ||
54 | { | ||
55 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
56 | lan9118_state *s = LAN9118(dev); | ||
57 | - QEMUBH *bh; | ||
58 | int i; | ||
59 | const MemoryRegionOps *mem_ops = | ||
60 | s->mode_16bit ? &lan9118_16bit_mem_ops : &lan9118_mem_ops; | ||
61 | @@ -XXX,XX +XXX,XX @@ static void lan9118_realize(DeviceState *dev, Error **errp) | ||
62 | s->pmt_ctrl = 1; | ||
63 | s->txp = &s->tx_packet; | ||
64 | |||
65 | - bh = qemu_bh_new(lan9118_tick, s); | ||
66 | - s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT); | ||
67 | + s->timer = ptimer_init(lan9118_tick, s, PTIMER_POLICY_DEFAULT); | ||
68 | + ptimer_transaction_begin(s->timer); | ||
69 | ptimer_set_freq(s->timer, 10000); | ||
70 | ptimer_set_limit(s->timer, 0xffff, 1); | ||
71 | + ptimer_transaction_commit(s->timer); | ||
72 | } | ||
73 | |||
74 | static Property lan9118_properties[] = { | ||
75 | -- | ||
76 | 2.20.1 | ||
77 | |||
78 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The set_swi_errno() function is called to capture the errno | ||
2 | from a host system call, so that we can return -1 from the | ||
3 | semihosting function and later allow the guest to get a more | ||
4 | specific error code with the SYS_ERRNO function. It comes in | ||
5 | two versions, one for user-only and one for softmmu. We forgot | ||
6 | to capture the errno in the softmmu version; fix the error. | ||
7 | 1 | ||
8 | (Semihosting calls directed to gdb are unaffected because | ||
9 | they go through a different code path that captures the | ||
10 | error return from the gdbstub call in arm_semi_cb() or | ||
11 | arm_semi_flen_cb().) | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | Message-id: 20190916141544.17540-2-peter.maydell@linaro.org | ||
17 | --- | ||
18 | target/arm/arm-semi.c | 9 +++++---- | ||
19 | 1 file changed, 5 insertions(+), 4 deletions(-) | ||
20 | |||
21 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/target/arm/arm-semi.c | ||
24 | +++ b/target/arm/arm-semi.c | ||
25 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t set_swi_errno(TaskState *ts, uint32_t code) | ||
26 | return code; | ||
27 | } | ||
28 | #else | ||
29 | +static target_ulong syscall_err; | ||
30 | + | ||
31 | static inline uint32_t set_swi_errno(CPUARMState *env, uint32_t code) | ||
32 | { | ||
33 | + if (code == (uint32_t)-1) { | ||
34 | + syscall_err = errno; | ||
35 | + } | ||
36 | return code; | ||
37 | } | ||
38 | |||
39 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t set_swi_errno(CPUARMState *env, uint32_t code) | ||
40 | |||
41 | static target_ulong arm_semi_syscall_len; | ||
42 | |||
43 | -#if !defined(CONFIG_USER_ONLY) | ||
44 | -static target_ulong syscall_err; | ||
45 | -#endif | ||
46 | - | ||
47 | static void arm_semi_cb(CPUState *cs, target_ulong ret, target_ulong err) | ||
48 | { | ||
49 | ARMCPU *cpu = ARM_CPU(cs); | ||
50 | -- | ||
51 | 2.20.1 | ||
52 | |||
53 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | If we fail a semihosting call we should always set the | ||
2 | semihosting errno to something; we were failing to do | ||
3 | this for some of the "check inputs for sanity" cases. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190916141544.17540-3-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/arm-semi.c | 45 ++++++++++++++++++++++++++----------------- | ||
12 | 1 file changed, 27 insertions(+), 18 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/arm-semi.c | ||
17 | +++ b/target/arm/arm-semi.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb, | ||
19 | #define GET_ARG(n) do { \ | ||
20 | if (is_a64(env)) { \ | ||
21 | if (get_user_u64(arg ## n, args + (n) * 8)) { \ | ||
22 | - return -1; \ | ||
23 | + errno = EFAULT; \ | ||
24 | + return set_swi_errno(ts, -1); \ | ||
25 | } \ | ||
26 | } else { \ | ||
27 | if (get_user_u32(arg ## n, args + (n) * 4)) { \ | ||
28 | - return -1; \ | ||
29 | + errno = EFAULT; \ | ||
30 | + return set_swi_errno(ts, -1); \ | ||
31 | } \ | ||
32 | } \ | ||
33 | } while (0) | ||
34 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
35 | GET_ARG(2); | ||
36 | s = lock_user_string(arg0); | ||
37 | if (!s) { | ||
38 | - /* FIXME - should this error code be -TARGET_EFAULT ? */ | ||
39 | - return (uint32_t)-1; | ||
40 | + errno = EFAULT; | ||
41 | + return set_swi_errno(ts, -1); | ||
42 | } | ||
43 | if (arg1 >= 12) { | ||
44 | unlock_user(s, arg0, 0); | ||
45 | - return (uint32_t)-1; | ||
46 | + errno = EINVAL; | ||
47 | + return set_swi_errno(ts, -1); | ||
48 | } | ||
49 | if (strcmp(s, ":tt") == 0) { | ||
50 | int result_fileno = arg1 < 4 ? STDIN_FILENO : STDOUT_FILENO; | ||
51 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
52 | } else { | ||
53 | s = lock_user_string(arg0); | ||
54 | if (!s) { | ||
55 | - /* FIXME - should this error code be -TARGET_EFAULT ? */ | ||
56 | - return (uint32_t)-1; | ||
57 | + errno = EFAULT; | ||
58 | + return set_swi_errno(ts, -1); | ||
59 | } | ||
60 | ret = set_swi_errno(ts, remove(s)); | ||
61 | unlock_user(s, arg0, 0); | ||
62 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
63 | char *s2; | ||
64 | s = lock_user_string(arg0); | ||
65 | s2 = lock_user_string(arg2); | ||
66 | - if (!s || !s2) | ||
67 | - /* FIXME - should this error code be -TARGET_EFAULT ? */ | ||
68 | - ret = (uint32_t)-1; | ||
69 | - else | ||
70 | + if (!s || !s2) { | ||
71 | + errno = EFAULT; | ||
72 | + ret = set_swi_errno(ts, -1); | ||
73 | + } else { | ||
74 | ret = set_swi_errno(ts, rename(s, s2)); | ||
75 | + } | ||
76 | if (s2) | ||
77 | unlock_user(s2, arg2, 0); | ||
78 | if (s) | ||
79 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
80 | } else { | ||
81 | s = lock_user_string(arg0); | ||
82 | if (!s) { | ||
83 | - /* FIXME - should this error code be -TARGET_EFAULT ? */ | ||
84 | - return (uint32_t)-1; | ||
85 | + errno = EFAULT; | ||
86 | + return set_swi_errno(ts, -1); | ||
87 | } | ||
88 | ret = set_swi_errno(ts, system(s)); | ||
89 | unlock_user(s, arg0, 0); | ||
90 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
91 | |||
92 | if (output_size > input_size) { | ||
93 | /* Not enough space to store command-line arguments. */ | ||
94 | - return -1; | ||
95 | + errno = E2BIG; | ||
96 | + return set_swi_errno(ts, -1); | ||
97 | } | ||
98 | |||
99 | /* Adjust the command-line length. */ | ||
100 | if (SET_ARG(1, output_size - 1)) { | ||
101 | /* Couldn't write back to argument block */ | ||
102 | - return -1; | ||
103 | + errno = EFAULT; | ||
104 | + return set_swi_errno(ts, -1); | ||
105 | } | ||
106 | |||
107 | /* Lock the buffer on the ARM side. */ | ||
108 | output_buffer = lock_user(VERIFY_WRITE, arg0, output_size, 0); | ||
109 | if (!output_buffer) { | ||
110 | - return -1; | ||
111 | + errno = EFAULT; | ||
112 | + return set_swi_errno(ts, -1); | ||
113 | } | ||
114 | |||
115 | /* Copy the command-line arguments. */ | ||
116 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
117 | |||
118 | if (copy_from_user(output_buffer, ts->info->arg_start, | ||
119 | output_size)) { | ||
120 | - status = -1; | ||
121 | + errno = EFAULT; | ||
122 | + status = set_swi_errno(ts, -1); | ||
123 | goto out; | ||
124 | } | ||
125 | |||
126 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
127 | |||
128 | if (fail) { | ||
129 | /* Couldn't write back to argument block */ | ||
130 | - return -1; | ||
131 | + errno = EFAULT; | ||
132 | + return set_swi_errno(ts, -1); | ||
133 | } | ||
134 | } | ||
135 | return 0; | ||
136 | -- | ||
137 | 2.20.1 | ||
138 | |||
139 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In arm_gdb_syscall() we have a comment suggesting a race | ||
2 | because the syscall completion callback might not happen | ||
3 | before the gdb_do_syscallv() call returns. The comment is | ||
4 | correct that the callback may not happen but incorrect about | ||
5 | the effects. Correct it and note the important caveat that | ||
6 | callers must never do any work of any kind after return from | ||
7 | arm_gdb_syscall() that depends on its return value. | ||
8 | 1 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20190916141544.17540-4-peter.maydell@linaro.org | ||
12 | --- | ||
13 | target/arm/arm-semi.c | 19 +++++++++++++++---- | ||
14 | 1 file changed, 15 insertions(+), 4 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/arm-semi.c | ||
19 | +++ b/target/arm/arm-semi.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb, | ||
21 | gdb_do_syscallv(cb, fmt, va); | ||
22 | va_end(va); | ||
23 | |||
24 | - /* FIXME: we are implicitly relying on the syscall completing | ||
25 | - * before this point, which is not guaranteed. We should | ||
26 | - * put in an explicit synchronization between this and | ||
27 | - * the callback function. | ||
28 | + /* | ||
29 | + * FIXME: in softmmu mode, the gdbstub will schedule our callback | ||
30 | + * to occur, but will not actually call it to complete the syscall | ||
31 | + * until after this function has returned and we are back in the | ||
32 | + * CPU main loop. Therefore callers to this function must not | ||
33 | + * do anything with its return value, because it is not necessarily | ||
34 | + * the result of the syscall, but could just be the old value of X0. | ||
35 | + * The only thing safe to do with this is that the callers of | ||
36 | + * do_arm_semihosting() will write it straight back into X0. | ||
37 | + * (In linux-user mode, the callback will have happened before | ||
38 | + * gdb_do_syscallv() returns.) | ||
39 | + * | ||
40 | + * We should tidy this up so neither this function nor | ||
41 | + * do_arm_semihosting() return a value, so the mistake of | ||
42 | + * doing something with the return value is not possible to make. | ||
43 | */ | ||
44 | |||
45 | return is_a64(env) ? env->xregs[0] : env->regs[0]; | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Currently the Arm semihosting code returns the guest file descriptors | ||
2 | (handles) which are simply the fd values from the host OS or the | ||
3 | remote gdbstub. Part of the semihosting 2.0 specification requires | ||
4 | that we implement special handling of opening a ":semihosting-features" | ||
5 | filename. Guest fds which result from opening the special file | ||
6 | won't correspond to host fds, so to ensure that we don't end up | ||
7 | with duplicate fds we need to have QEMU code control the allocation | ||
8 | of the fd values we give the guest. | ||
9 | 1 | ||
10 | Add in an abstraction layer which lets us allocate new guest FD | ||
11 | values, and translate from a guest FD value back to the host one. | ||
12 | This also fixes an odd hole where a semihosting guest could | ||
13 | use the semihosting API to read, write or close file descriptors | ||
14 | that it had never allocated but which were being used by QEMU itself. | ||
15 | (This isn't a security hole, because enabling semihosting permits | ||
16 | the guest to do arbitrary file access to the whole host filesystem, | ||
17 | and so should only be done if the guest is completely trusted.) | ||
18 | |||
19 | Currently the only kind of guest fd is one which maps to a | ||
20 | host fd, but in a following commit we will add one which maps | ||
21 | to the :semihosting-features magic data. | ||
22 | |||
23 | If the guest is migrated with an open semihosting file descriptor | ||
24 | then subsequent attempts to use the fd will all fail; this is | ||
25 | not a change from the previous situation (where the host fd | ||
26 | being used on the source end would not be re-opened on the | ||
27 | destination end). | ||
28 | |||
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
30 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
31 | Message-id: 20190916141544.17540-5-peter.maydell@linaro.org | ||
32 | --- | ||
33 | target/arm/arm-semi.c | 232 +++++++++++++++++++++++++++++++++++++++--- | ||
34 | 1 file changed, 216 insertions(+), 16 deletions(-) | ||
35 | |||
36 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/arm-semi.c | ||
39 | +++ b/target/arm/arm-semi.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static int open_modeflags[12] = { | ||
41 | O_RDWR | O_CREAT | O_APPEND | O_BINARY | ||
42 | }; | ||
43 | |||
44 | +typedef enum GuestFDType { | ||
45 | + GuestFDUnused = 0, | ||
46 | + GuestFDHost = 1, | ||
47 | +} GuestFDType; | ||
48 | + | ||
49 | +/* | ||
50 | + * Guest file descriptors are integer indexes into an array of | ||
51 | + * these structures (we will dynamically resize as necessary). | ||
52 | + */ | ||
53 | +typedef struct GuestFD { | ||
54 | + GuestFDType type; | ||
55 | + int hostfd; | ||
56 | +} GuestFD; | ||
57 | + | ||
58 | +static GArray *guestfd_array; | ||
59 | + | ||
60 | +/* | ||
61 | + * Allocate a new guest file descriptor and return it; if we | ||
62 | + * couldn't allocate a new fd then return -1. | ||
63 | + * This is a fairly simplistic implementation because we don't | ||
64 | + * expect that most semihosting guest programs will make very | ||
65 | + * heavy use of opening and closing fds. | ||
66 | + */ | ||
67 | +static int alloc_guestfd(void) | ||
68 | +{ | ||
69 | + guint i; | ||
70 | + | ||
71 | + if (!guestfd_array) { | ||
72 | + /* New entries zero-initialized, i.e. type GuestFDUnused */ | ||
73 | + guestfd_array = g_array_new(FALSE, TRUE, sizeof(GuestFD)); | ||
74 | + } | ||
75 | + | ||
76 | + for (i = 0; i < guestfd_array->len; i++) { | ||
77 | + GuestFD *gf = &g_array_index(guestfd_array, GuestFD, i); | ||
78 | + | ||
79 | + if (gf->type == GuestFDUnused) { | ||
80 | + return i; | ||
81 | + } | ||
82 | + } | ||
83 | + | ||
84 | + /* All elements already in use: expand the array */ | ||
85 | + g_array_set_size(guestfd_array, i + 1); | ||
86 | + return i; | ||
87 | +} | ||
88 | + | ||
89 | +/* | ||
90 | + * Look up the guestfd in the data structure; return NULL | ||
91 | + * for out of bounds, but don't check whether the slot is unused. | ||
92 | + * This is used internally by the other guestfd functions. | ||
93 | + */ | ||
94 | +static GuestFD *do_get_guestfd(int guestfd) | ||
95 | +{ | ||
96 | + if (!guestfd_array) { | ||
97 | + return NULL; | ||
98 | + } | ||
99 | + | ||
100 | + if (guestfd < 0 || guestfd >= guestfd_array->len) { | ||
101 | + return NULL; | ||
102 | + } | ||
103 | + | ||
104 | + return &g_array_index(guestfd_array, GuestFD, guestfd); | ||
105 | +} | ||
106 | + | ||
107 | +/* | ||
108 | + * Associate the specified guest fd (which must have been | ||
109 | + * allocated via alloc_fd() and not previously used) with | ||
110 | + * the specified host fd. | ||
111 | + */ | ||
112 | +static void associate_guestfd(int guestfd, int hostfd) | ||
113 | +{ | ||
114 | + GuestFD *gf = do_get_guestfd(guestfd); | ||
115 | + | ||
116 | + assert(gf); | ||
117 | + gf->type = GuestFDHost; | ||
118 | + gf->hostfd = hostfd; | ||
119 | +} | ||
120 | + | ||
121 | +/* | ||
122 | + * Deallocate the specified guest file descriptor. This doesn't | ||
123 | + * close the host fd, it merely undoes the work of alloc_fd(). | ||
124 | + */ | ||
125 | +static void dealloc_guestfd(int guestfd) | ||
126 | +{ | ||
127 | + GuestFD *gf = do_get_guestfd(guestfd); | ||
128 | + | ||
129 | + assert(gf); | ||
130 | + gf->type = GuestFDUnused; | ||
131 | +} | ||
132 | + | ||
133 | +/* | ||
134 | + * Given a guest file descriptor, get the associated struct. | ||
135 | + * If the fd is not valid, return NULL. This is the function | ||
136 | + * used by the various semihosting calls to validate a handle | ||
137 | + * from the guest. | ||
138 | + * Note: calling alloc_guestfd() or dealloc_guestfd() will | ||
139 | + * invalidate any GuestFD* obtained by calling this function. | ||
140 | + */ | ||
141 | +static GuestFD *get_guestfd(int guestfd) | ||
142 | +{ | ||
143 | + GuestFD *gf = do_get_guestfd(guestfd); | ||
144 | + | ||
145 | + if (!gf || gf->type == GuestFDUnused) { | ||
146 | + return NULL; | ||
147 | + } | ||
148 | + return gf; | ||
149 | +} | ||
150 | + | ||
151 | #ifdef CONFIG_USER_ONLY | ||
152 | static inline uint32_t set_swi_errno(TaskState *ts, uint32_t code) | ||
153 | { | ||
154 | @@ -XXX,XX +XXX,XX @@ static void arm_semi_flen_cb(CPUState *cs, target_ulong ret, target_ulong err) | ||
155 | #endif | ||
156 | } | ||
157 | |||
158 | +static int arm_semi_open_guestfd; | ||
159 | + | ||
160 | +static void arm_semi_open_cb(CPUState *cs, target_ulong ret, target_ulong err) | ||
161 | +{ | ||
162 | + ARMCPU *cpu = ARM_CPU(cs); | ||
163 | + CPUARMState *env = &cpu->env; | ||
164 | +#ifdef CONFIG_USER_ONLY | ||
165 | + TaskState *ts = cs->opaque; | ||
166 | +#endif | ||
167 | + if (ret == (target_ulong)-1) { | ||
168 | +#ifdef CONFIG_USER_ONLY | ||
169 | + ts->swi_errno = err; | ||
170 | +#else | ||
171 | + syscall_err = err; | ||
172 | +#endif | ||
173 | + dealloc_guestfd(arm_semi_open_guestfd); | ||
174 | + } else { | ||
175 | + associate_guestfd(arm_semi_open_guestfd, ret); | ||
176 | + ret = arm_semi_open_guestfd; | ||
177 | + } | ||
178 | + | ||
179 | + if (is_a64(env)) { | ||
180 | + env->xregs[0] = ret; | ||
181 | + } else { | ||
182 | + env->regs[0] = ret; | ||
183 | + } | ||
184 | +} | ||
185 | + | ||
186 | static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb, | ||
187 | const char *fmt, ...) | ||
188 | { | ||
189 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
190 | #else | ||
191 | CPUARMState *ts = env; | ||
192 | #endif | ||
193 | + GuestFD *gf; | ||
194 | |||
195 | if (is_a64(env)) { | ||
196 | /* Note that the syscall number is in W0, not X0 */ | ||
197 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
198 | |||
199 | switch (nr) { | ||
200 | case TARGET_SYS_OPEN: | ||
201 | + { | ||
202 | + int guestfd; | ||
203 | + | ||
204 | GET_ARG(0); | ||
205 | GET_ARG(1); | ||
206 | GET_ARG(2); | ||
207 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
208 | errno = EINVAL; | ||
209 | return set_swi_errno(ts, -1); | ||
210 | } | ||
211 | + | ||
212 | + guestfd = alloc_guestfd(); | ||
213 | + if (guestfd < 0) { | ||
214 | + unlock_user(s, arg0, 0); | ||
215 | + errno = EMFILE; | ||
216 | + return set_swi_errno(ts, -1); | ||
217 | + } | ||
218 | + | ||
219 | if (strcmp(s, ":tt") == 0) { | ||
220 | int result_fileno = arg1 < 4 ? STDIN_FILENO : STDOUT_FILENO; | ||
221 | + associate_guestfd(guestfd, result_fileno); | ||
222 | unlock_user(s, arg0, 0); | ||
223 | - return result_fileno; | ||
224 | + return guestfd; | ||
225 | } | ||
226 | if (use_gdb_syscalls()) { | ||
227 | - ret = arm_gdb_syscall(cpu, arm_semi_cb, "open,%s,%x,1a4", arg0, | ||
228 | + arm_semi_open_guestfd = guestfd; | ||
229 | + ret = arm_gdb_syscall(cpu, arm_semi_open_cb, "open,%s,%x,1a4", arg0, | ||
230 | (int)arg2+1, gdb_open_modeflags[arg1]); | ||
231 | } else { | ||
232 | ret = set_swi_errno(ts, open(s, open_modeflags[arg1], 0644)); | ||
233 | + if (ret == (uint32_t)-1) { | ||
234 | + dealloc_guestfd(guestfd); | ||
235 | + } else { | ||
236 | + associate_guestfd(guestfd, ret); | ||
237 | + ret = guestfd; | ||
238 | + } | ||
239 | } | ||
240 | unlock_user(s, arg0, 0); | ||
241 | return ret; | ||
242 | + } | ||
243 | case TARGET_SYS_CLOSE: | ||
244 | GET_ARG(0); | ||
245 | - if (use_gdb_syscalls()) { | ||
246 | - return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", arg0); | ||
247 | - } else { | ||
248 | - return set_swi_errno(ts, close(arg0)); | ||
249 | + | ||
250 | + gf = get_guestfd(arg0); | ||
251 | + if (!gf) { | ||
252 | + errno = EBADF; | ||
253 | + return set_swi_errno(ts, -1); | ||
254 | } | ||
255 | + | ||
256 | + if (use_gdb_syscalls()) { | ||
257 | + ret = arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd); | ||
258 | + } else { | ||
259 | + ret = set_swi_errno(ts, close(gf->hostfd)); | ||
260 | + } | ||
261 | + dealloc_guestfd(arg0); | ||
262 | + return ret; | ||
263 | case TARGET_SYS_WRITEC: | ||
264 | qemu_semihosting_console_outc(env, args); | ||
265 | return 0xdeadbeef; | ||
266 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
267 | GET_ARG(1); | ||
268 | GET_ARG(2); | ||
269 | len = arg2; | ||
270 | + | ||
271 | + gf = get_guestfd(arg0); | ||
272 | + if (!gf) { | ||
273 | + errno = EBADF; | ||
274 | + return set_swi_errno(ts, -1); | ||
275 | + } | ||
276 | + | ||
277 | if (use_gdb_syscalls()) { | ||
278 | arm_semi_syscall_len = len; | ||
279 | return arm_gdb_syscall(cpu, arm_semi_cb, "write,%x,%x,%x", | ||
280 | - arg0, arg1, len); | ||
281 | + gf->hostfd, arg1, len); | ||
282 | } else { | ||
283 | s = lock_user(VERIFY_READ, arg1, len, 1); | ||
284 | if (!s) { | ||
285 | /* Return bytes not written on error */ | ||
286 | return len; | ||
287 | } | ||
288 | - ret = set_swi_errno(ts, write(arg0, s, len)); | ||
289 | + ret = set_swi_errno(ts, write(gf->hostfd, s, len)); | ||
290 | unlock_user(s, arg1, 0); | ||
291 | if (ret == (uint32_t)-1) { | ||
292 | ret = 0; | ||
293 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
294 | GET_ARG(1); | ||
295 | GET_ARG(2); | ||
296 | len = arg2; | ||
297 | + | ||
298 | + gf = get_guestfd(arg0); | ||
299 | + if (!gf) { | ||
300 | + errno = EBADF; | ||
301 | + return set_swi_errno(ts, -1); | ||
302 | + } | ||
303 | + | ||
304 | if (use_gdb_syscalls()) { | ||
305 | arm_semi_syscall_len = len; | ||
306 | return arm_gdb_syscall(cpu, arm_semi_cb, "read,%x,%x,%x", | ||
307 | - arg0, arg1, len); | ||
308 | + gf->hostfd, arg1, len); | ||
309 | } else { | ||
310 | s = lock_user(VERIFY_WRITE, arg1, len, 0); | ||
311 | if (!s) { | ||
312 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
313 | return len; | ||
314 | } | ||
315 | do { | ||
316 | - ret = set_swi_errno(ts, read(arg0, s, len)); | ||
317 | + ret = set_swi_errno(ts, read(gf->hostfd, s, len)); | ||
318 | } while (ret == -1 && errno == EINTR); | ||
319 | unlock_user(s, arg1, len); | ||
320 | if (ret == (uint32_t)-1) { | ||
321 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
322 | return 0; | ||
323 | case TARGET_SYS_ISTTY: | ||
324 | GET_ARG(0); | ||
325 | + | ||
326 | + gf = get_guestfd(arg0); | ||
327 | + if (!gf) { | ||
328 | + errno = EBADF; | ||
329 | + return set_swi_errno(ts, -1); | ||
330 | + } | ||
331 | + | ||
332 | if (use_gdb_syscalls()) { | ||
333 | - return arm_gdb_syscall(cpu, arm_semi_cb, "isatty,%x", arg0); | ||
334 | + return arm_gdb_syscall(cpu, arm_semi_cb, "isatty,%x", gf->hostfd); | ||
335 | } else { | ||
336 | - return isatty(arg0); | ||
337 | + return isatty(gf->hostfd); | ||
338 | } | ||
339 | case TARGET_SYS_SEEK: | ||
340 | GET_ARG(0); | ||
341 | GET_ARG(1); | ||
342 | + | ||
343 | + gf = get_guestfd(arg0); | ||
344 | + if (!gf) { | ||
345 | + errno = EBADF; | ||
346 | + return set_swi_errno(ts, -1); | ||
347 | + } | ||
348 | + | ||
349 | if (use_gdb_syscalls()) { | ||
350 | return arm_gdb_syscall(cpu, arm_semi_cb, "lseek,%x,%x,0", | ||
351 | - arg0, arg1); | ||
352 | + gf->hostfd, arg1); | ||
353 | } else { | ||
354 | - ret = set_swi_errno(ts, lseek(arg0, arg1, SEEK_SET)); | ||
355 | + ret = set_swi_errno(ts, lseek(gf->hostfd, arg1, SEEK_SET)); | ||
356 | if (ret == (uint32_t)-1) | ||
357 | return -1; | ||
358 | return 0; | ||
359 | } | ||
360 | case TARGET_SYS_FLEN: | ||
361 | GET_ARG(0); | ||
362 | + | ||
363 | + gf = get_guestfd(arg0); | ||
364 | + if (!gf) { | ||
365 | + errno = EBADF; | ||
366 | + return set_swi_errno(ts, -1); | ||
367 | + } | ||
368 | + | ||
369 | if (use_gdb_syscalls()) { | ||
370 | return arm_gdb_syscall(cpu, arm_semi_flen_cb, "fstat,%x,%x", | ||
371 | - arg0, arm_flen_buf(cpu)); | ||
372 | + gf->hostfd, arm_flen_buf(cpu)); | ||
373 | } else { | ||
374 | struct stat buf; | ||
375 | - ret = set_swi_errno(ts, fstat(arg0, &buf)); | ||
376 | + ret = set_swi_errno(ts, fstat(gf->hostfd, &buf)); | ||
377 | if (ret == (uint32_t)-1) | ||
378 | return -1; | ||
379 | return buf.st_size; | ||
380 | -- | ||
381 | 2.20.1 | ||
382 | |||
383 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The semihosting code needs accuss to the linux-user only | ||
2 | TaskState pointer so it can set the semihosting errno per-thread | ||
3 | for linux-user mode. At the moment we do this by having some | ||
4 | ifdefs so that we define a 'ts' local in do_arm_semihosting() | ||
5 | which is either a real TaskState * or just a CPUARMState *, | ||
6 | depending on which mode we're compiling for. | ||
7 | 1 | ||
8 | This is awkward if we want to refactor do_arm_semihosting() | ||
9 | into other functions which might need to be passed the TaskState. | ||
10 | Restrict usage of the TaskState local by: | ||
11 | * making set_swi_errno() always take the CPUARMState pointer | ||
12 | and (for the linux-user version) get TaskState from that | ||
13 | * creating a new get_swi_errno() which reads the errno | ||
14 | * having the two semihosting calls which need the TaskState | ||
15 | for other purposes (SYS_GET_CMDLINE and SYS_HEAPINFO) | ||
16 | define a variable with scope restricted to just that code | ||
17 | |||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Message-id: 20190916141544.17540-6-peter.maydell@linaro.org | ||
21 | --- | ||
22 | target/arm/arm-semi.c | 111 ++++++++++++++++++++++++------------------ | ||
23 | 1 file changed, 63 insertions(+), 48 deletions(-) | ||
24 | |||
25 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/arm-semi.c | ||
28 | +++ b/target/arm/arm-semi.c | ||
29 | @@ -XXX,XX +XXX,XX @@ static GuestFD *get_guestfd(int guestfd) | ||
30 | return gf; | ||
31 | } | ||
32 | |||
33 | -#ifdef CONFIG_USER_ONLY | ||
34 | -static inline uint32_t set_swi_errno(TaskState *ts, uint32_t code) | ||
35 | -{ | ||
36 | - if (code == (uint32_t)-1) | ||
37 | - ts->swi_errno = errno; | ||
38 | - return code; | ||
39 | -} | ||
40 | -#else | ||
41 | +/* | ||
42 | + * The semihosting API has no concept of its errno being thread-safe, | ||
43 | + * as the API design predates SMP CPUs and was intended as a simple | ||
44 | + * real-hardware set of debug functionality. For QEMU, we make the | ||
45 | + * errno be per-thread in linux-user mode; in softmmu it is a simple | ||
46 | + * global, and we assume that the guest takes care of avoiding any races. | ||
47 | + */ | ||
48 | +#ifndef CONFIG_USER_ONLY | ||
49 | static target_ulong syscall_err; | ||
50 | |||
51 | +#include "exec/softmmu-semi.h" | ||
52 | +#endif | ||
53 | + | ||
54 | static inline uint32_t set_swi_errno(CPUARMState *env, uint32_t code) | ||
55 | { | ||
56 | if (code == (uint32_t)-1) { | ||
57 | +#ifdef CONFIG_USER_ONLY | ||
58 | + CPUState *cs = env_cpu(env); | ||
59 | + TaskState *ts = cs->opaque; | ||
60 | + | ||
61 | + ts->swi_errno = errno; | ||
62 | +#else | ||
63 | syscall_err = errno; | ||
64 | +#endif | ||
65 | } | ||
66 | return code; | ||
67 | } | ||
68 | |||
69 | -#include "exec/softmmu-semi.h" | ||
70 | +static inline uint32_t get_swi_errno(CPUARMState *env) | ||
71 | +{ | ||
72 | +#ifdef CONFIG_USER_ONLY | ||
73 | + CPUState *cs = env_cpu(env); | ||
74 | + TaskState *ts = cs->opaque; | ||
75 | + | ||
76 | + return ts->swi_errno; | ||
77 | +#else | ||
78 | + return syscall_err; | ||
79 | #endif | ||
80 | +} | ||
81 | |||
82 | static target_ulong arm_semi_syscall_len; | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb, | ||
85 | if (is_a64(env)) { \ | ||
86 | if (get_user_u64(arg ## n, args + (n) * 8)) { \ | ||
87 | errno = EFAULT; \ | ||
88 | - return set_swi_errno(ts, -1); \ | ||
89 | + return set_swi_errno(env, -1); \ | ||
90 | } \ | ||
91 | } else { \ | ||
92 | if (get_user_u32(arg ## n, args + (n) * 4)) { \ | ||
93 | errno = EFAULT; \ | ||
94 | - return set_swi_errno(ts, -1); \ | ||
95 | + return set_swi_errno(env, -1); \ | ||
96 | } \ | ||
97 | } \ | ||
98 | } while (0) | ||
99 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
100 | int nr; | ||
101 | uint32_t ret; | ||
102 | uint32_t len; | ||
103 | -#ifdef CONFIG_USER_ONLY | ||
104 | - TaskState *ts = cs->opaque; | ||
105 | -#else | ||
106 | - CPUARMState *ts = env; | ||
107 | -#endif | ||
108 | GuestFD *gf; | ||
109 | |||
110 | if (is_a64(env)) { | ||
111 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
112 | s = lock_user_string(arg0); | ||
113 | if (!s) { | ||
114 | errno = EFAULT; | ||
115 | - return set_swi_errno(ts, -1); | ||
116 | + return set_swi_errno(env, -1); | ||
117 | } | ||
118 | if (arg1 >= 12) { | ||
119 | unlock_user(s, arg0, 0); | ||
120 | errno = EINVAL; | ||
121 | - return set_swi_errno(ts, -1); | ||
122 | + return set_swi_errno(env, -1); | ||
123 | } | ||
124 | |||
125 | guestfd = alloc_guestfd(); | ||
126 | if (guestfd < 0) { | ||
127 | unlock_user(s, arg0, 0); | ||
128 | errno = EMFILE; | ||
129 | - return set_swi_errno(ts, -1); | ||
130 | + return set_swi_errno(env, -1); | ||
131 | } | ||
132 | |||
133 | if (strcmp(s, ":tt") == 0) { | ||
134 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
135 | ret = arm_gdb_syscall(cpu, arm_semi_open_cb, "open,%s,%x,1a4", arg0, | ||
136 | (int)arg2+1, gdb_open_modeflags[arg1]); | ||
137 | } else { | ||
138 | - ret = set_swi_errno(ts, open(s, open_modeflags[arg1], 0644)); | ||
139 | + ret = set_swi_errno(env, open(s, open_modeflags[arg1], 0644)); | ||
140 | if (ret == (uint32_t)-1) { | ||
141 | dealloc_guestfd(guestfd); | ||
142 | } else { | ||
143 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
144 | gf = get_guestfd(arg0); | ||
145 | if (!gf) { | ||
146 | errno = EBADF; | ||
147 | - return set_swi_errno(ts, -1); | ||
148 | + return set_swi_errno(env, -1); | ||
149 | } | ||
150 | |||
151 | if (use_gdb_syscalls()) { | ||
152 | ret = arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd); | ||
153 | } else { | ||
154 | - ret = set_swi_errno(ts, close(gf->hostfd)); | ||
155 | + ret = set_swi_errno(env, close(gf->hostfd)); | ||
156 | } | ||
157 | dealloc_guestfd(arg0); | ||
158 | return ret; | ||
159 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
160 | gf = get_guestfd(arg0); | ||
161 | if (!gf) { | ||
162 | errno = EBADF; | ||
163 | - return set_swi_errno(ts, -1); | ||
164 | + return set_swi_errno(env, -1); | ||
165 | } | ||
166 | |||
167 | if (use_gdb_syscalls()) { | ||
168 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
169 | /* Return bytes not written on error */ | ||
170 | return len; | ||
171 | } | ||
172 | - ret = set_swi_errno(ts, write(gf->hostfd, s, len)); | ||
173 | + ret = set_swi_errno(env, write(gf->hostfd, s, len)); | ||
174 | unlock_user(s, arg1, 0); | ||
175 | if (ret == (uint32_t)-1) { | ||
176 | ret = 0; | ||
177 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
178 | gf = get_guestfd(arg0); | ||
179 | if (!gf) { | ||
180 | errno = EBADF; | ||
181 | - return set_swi_errno(ts, -1); | ||
182 | + return set_swi_errno(env, -1); | ||
183 | } | ||
184 | |||
185 | if (use_gdb_syscalls()) { | ||
186 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
187 | return len; | ||
188 | } | ||
189 | do { | ||
190 | - ret = set_swi_errno(ts, read(gf->hostfd, s, len)); | ||
191 | + ret = set_swi_errno(env, read(gf->hostfd, s, len)); | ||
192 | } while (ret == -1 && errno == EINTR); | ||
193 | unlock_user(s, arg1, len); | ||
194 | if (ret == (uint32_t)-1) { | ||
195 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
196 | gf = get_guestfd(arg0); | ||
197 | if (!gf) { | ||
198 | errno = EBADF; | ||
199 | - return set_swi_errno(ts, -1); | ||
200 | + return set_swi_errno(env, -1); | ||
201 | } | ||
202 | |||
203 | if (use_gdb_syscalls()) { | ||
204 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
205 | gf = get_guestfd(arg0); | ||
206 | if (!gf) { | ||
207 | errno = EBADF; | ||
208 | - return set_swi_errno(ts, -1); | ||
209 | + return set_swi_errno(env, -1); | ||
210 | } | ||
211 | |||
212 | if (use_gdb_syscalls()) { | ||
213 | return arm_gdb_syscall(cpu, arm_semi_cb, "lseek,%x,%x,0", | ||
214 | gf->hostfd, arg1); | ||
215 | } else { | ||
216 | - ret = set_swi_errno(ts, lseek(gf->hostfd, arg1, SEEK_SET)); | ||
217 | + ret = set_swi_errno(env, lseek(gf->hostfd, arg1, SEEK_SET)); | ||
218 | if (ret == (uint32_t)-1) | ||
219 | return -1; | ||
220 | return 0; | ||
221 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
222 | gf = get_guestfd(arg0); | ||
223 | if (!gf) { | ||
224 | errno = EBADF; | ||
225 | - return set_swi_errno(ts, -1); | ||
226 | + return set_swi_errno(env, -1); | ||
227 | } | ||
228 | |||
229 | if (use_gdb_syscalls()) { | ||
230 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
231 | gf->hostfd, arm_flen_buf(cpu)); | ||
232 | } else { | ||
233 | struct stat buf; | ||
234 | - ret = set_swi_errno(ts, fstat(gf->hostfd, &buf)); | ||
235 | + ret = set_swi_errno(env, fstat(gf->hostfd, &buf)); | ||
236 | if (ret == (uint32_t)-1) | ||
237 | return -1; | ||
238 | return buf.st_size; | ||
239 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
240 | s = lock_user_string(arg0); | ||
241 | if (!s) { | ||
242 | errno = EFAULT; | ||
243 | - return set_swi_errno(ts, -1); | ||
244 | + return set_swi_errno(env, -1); | ||
245 | } | ||
246 | - ret = set_swi_errno(ts, remove(s)); | ||
247 | + ret = set_swi_errno(env, remove(s)); | ||
248 | unlock_user(s, arg0, 0); | ||
249 | } | ||
250 | return ret; | ||
251 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
252 | s2 = lock_user_string(arg2); | ||
253 | if (!s || !s2) { | ||
254 | errno = EFAULT; | ||
255 | - ret = set_swi_errno(ts, -1); | ||
256 | + ret = set_swi_errno(env, -1); | ||
257 | } else { | ||
258 | - ret = set_swi_errno(ts, rename(s, s2)); | ||
259 | + ret = set_swi_errno(env, rename(s, s2)); | ||
260 | } | ||
261 | if (s2) | ||
262 | unlock_user(s2, arg2, 0); | ||
263 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
264 | case TARGET_SYS_CLOCK: | ||
265 | return clock() / (CLOCKS_PER_SEC / 100); | ||
266 | case TARGET_SYS_TIME: | ||
267 | - return set_swi_errno(ts, time(NULL)); | ||
268 | + return set_swi_errno(env, time(NULL)); | ||
269 | case TARGET_SYS_SYSTEM: | ||
270 | GET_ARG(0); | ||
271 | GET_ARG(1); | ||
272 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
273 | s = lock_user_string(arg0); | ||
274 | if (!s) { | ||
275 | errno = EFAULT; | ||
276 | - return set_swi_errno(ts, -1); | ||
277 | + return set_swi_errno(env, -1); | ||
278 | } | ||
279 | - ret = set_swi_errno(ts, system(s)); | ||
280 | + ret = set_swi_errno(env, system(s)); | ||
281 | unlock_user(s, arg0, 0); | ||
282 | return ret; | ||
283 | } | ||
284 | case TARGET_SYS_ERRNO: | ||
285 | -#ifdef CONFIG_USER_ONLY | ||
286 | - return ts->swi_errno; | ||
287 | -#else | ||
288 | - return syscall_err; | ||
289 | -#endif | ||
290 | + return get_swi_errno(env); | ||
291 | case TARGET_SYS_GET_CMDLINE: | ||
292 | { | ||
293 | /* Build a command-line from the original argv. | ||
294 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
295 | int status = 0; | ||
296 | #if !defined(CONFIG_USER_ONLY) | ||
297 | const char *cmdline; | ||
298 | +#else | ||
299 | + TaskState *ts = cs->opaque; | ||
300 | #endif | ||
301 | GET_ARG(0); | ||
302 | GET_ARG(1); | ||
303 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
304 | if (output_size > input_size) { | ||
305 | /* Not enough space to store command-line arguments. */ | ||
306 | errno = E2BIG; | ||
307 | - return set_swi_errno(ts, -1); | ||
308 | + return set_swi_errno(env, -1); | ||
309 | } | ||
310 | |||
311 | /* Adjust the command-line length. */ | ||
312 | if (SET_ARG(1, output_size - 1)) { | ||
313 | /* Couldn't write back to argument block */ | ||
314 | errno = EFAULT; | ||
315 | - return set_swi_errno(ts, -1); | ||
316 | + return set_swi_errno(env, -1); | ||
317 | } | ||
318 | |||
319 | /* Lock the buffer on the ARM side. */ | ||
320 | output_buffer = lock_user(VERIFY_WRITE, arg0, output_size, 0); | ||
321 | if (!output_buffer) { | ||
322 | errno = EFAULT; | ||
323 | - return set_swi_errno(ts, -1); | ||
324 | + return set_swi_errno(env, -1); | ||
325 | } | ||
326 | |||
327 | /* Copy the command-line arguments. */ | ||
328 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
329 | if (copy_from_user(output_buffer, ts->info->arg_start, | ||
330 | output_size)) { | ||
331 | errno = EFAULT; | ||
332 | - status = set_swi_errno(ts, -1); | ||
333 | + status = set_swi_errno(env, -1); | ||
334 | goto out; | ||
335 | } | ||
336 | |||
337 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
338 | target_ulong retvals[4]; | ||
339 | target_ulong limit; | ||
340 | int i; | ||
341 | +#ifdef CONFIG_USER_ONLY | ||
342 | + TaskState *ts = cs->opaque; | ||
343 | +#endif | ||
344 | |||
345 | GET_ARG(0); | ||
346 | |||
347 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
348 | if (fail) { | ||
349 | /* Couldn't write back to argument block */ | ||
350 | errno = EFAULT; | ||
351 | - return set_swi_errno(ts, -1); | ||
352 | + return set_swi_errno(env, -1); | ||
353 | } | ||
354 | } | ||
355 | return 0; | ||
356 | -- | ||
357 | 2.20.1 | ||
358 | |||
359 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | When we are routing semihosting operations through the gdbstub, the | ||
2 | work of sorting out the return value and setting errno if necessary | ||
3 | is done by callback functions which are invoked by the gdbstub code. | ||
4 | Clean up some ifdeffery in those functions by having them call | ||
5 | set_swi_errno() to set the semihosting errno. | ||
6 | 1 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20190916141544.17540-7-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/arm/arm-semi.c | 27 ++++++--------------------- | ||
13 | 1 file changed, 6 insertions(+), 21 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/arm-semi.c | ||
18 | +++ b/target/arm/arm-semi.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void arm_semi_cb(CPUState *cs, target_ulong ret, target_ulong err) | ||
20 | { | ||
21 | ARMCPU *cpu = ARM_CPU(cs); | ||
22 | CPUARMState *env = &cpu->env; | ||
23 | -#ifdef CONFIG_USER_ONLY | ||
24 | - TaskState *ts = cs->opaque; | ||
25 | -#endif | ||
26 | target_ulong reg0 = is_a64(env) ? env->xregs[0] : env->regs[0]; | ||
27 | |||
28 | if (ret == (target_ulong)-1) { | ||
29 | -#ifdef CONFIG_USER_ONLY | ||
30 | - ts->swi_errno = err; | ||
31 | -#else | ||
32 | - syscall_err = err; | ||
33 | -#endif | ||
34 | + errno = err; | ||
35 | + set_swi_errno(env, -1); | ||
36 | reg0 = ret; | ||
37 | } else { | ||
38 | /* Fixup syscalls that use nonstardard return conventions. */ | ||
39 | @@ -XXX,XX +XXX,XX @@ static void arm_semi_flen_cb(CPUState *cs, target_ulong ret, target_ulong err) | ||
40 | } else { | ||
41 | env->regs[0] = size; | ||
42 | } | ||
43 | -#ifdef CONFIG_USER_ONLY | ||
44 | - ((TaskState *)cs->opaque)->swi_errno = err; | ||
45 | -#else | ||
46 | - syscall_err = err; | ||
47 | -#endif | ||
48 | + errno = err; | ||
49 | + set_swi_errno(env, -1); | ||
50 | } | ||
51 | |||
52 | static int arm_semi_open_guestfd; | ||
53 | @@ -XXX,XX +XXX,XX @@ static void arm_semi_open_cb(CPUState *cs, target_ulong ret, target_ulong err) | ||
54 | { | ||
55 | ARMCPU *cpu = ARM_CPU(cs); | ||
56 | CPUARMState *env = &cpu->env; | ||
57 | -#ifdef CONFIG_USER_ONLY | ||
58 | - TaskState *ts = cs->opaque; | ||
59 | -#endif | ||
60 | if (ret == (target_ulong)-1) { | ||
61 | -#ifdef CONFIG_USER_ONLY | ||
62 | - ts->swi_errno = err; | ||
63 | -#else | ||
64 | - syscall_err = err; | ||
65 | -#endif | ||
66 | + errno = err; | ||
67 | + set_swi_errno(env, -1); | ||
68 | dealloc_guestfd(arm_semi_open_guestfd); | ||
69 | } else { | ||
70 | associate_guestfd(arm_semi_open_guestfd, ret); | ||
71 | -- | ||
72 | 2.20.1 | ||
73 | |||
74 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Currently for the semihosting calls which take a file descriptor | ||
2 | (SYS_CLOSE, SYS_WRITE, SYS_READ, SYS_ISTTY, SYS_SEEK, SYS_FLEN) | ||
3 | we have effectively two implementations, one for real host files | ||
4 | and one for when we indirect via the gdbstub. We want to add a | ||
5 | third one to deal with the magic :semihosting-features file. | ||
6 | 1 | ||
7 | Instead of having a three-way if statement in each of these | ||
8 | cases, factor out the implementation of the calls to separate | ||
9 | functions which we dispatch to via function pointers selected | ||
10 | via the GuestFDType for the guest fd. | ||
11 | |||
12 | In this commit, we set up the framework for the dispatch, | ||
13 | and convert the SYS_CLOSE call to use it. | ||
14 | |||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20190916141544.17540-8-peter.maydell@linaro.org | ||
19 | --- | ||
20 | target/arm/arm-semi.c | 44 ++++++++++++++++++++++++++++++++++++------- | ||
21 | 1 file changed, 37 insertions(+), 7 deletions(-) | ||
22 | |||
23 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/arm/arm-semi.c | ||
26 | +++ b/target/arm/arm-semi.c | ||
27 | @@ -XXX,XX +XXX,XX @@ static int open_modeflags[12] = { | ||
28 | typedef enum GuestFDType { | ||
29 | GuestFDUnused = 0, | ||
30 | GuestFDHost = 1, | ||
31 | + GuestFDGDB = 2, | ||
32 | } GuestFDType; | ||
33 | |||
34 | /* | ||
35 | @@ -XXX,XX +XXX,XX @@ static GuestFD *do_get_guestfd(int guestfd) | ||
36 | /* | ||
37 | * Associate the specified guest fd (which must have been | ||
38 | * allocated via alloc_fd() and not previously used) with | ||
39 | - * the specified host fd. | ||
40 | + * the specified host/gdb fd. | ||
41 | */ | ||
42 | static void associate_guestfd(int guestfd, int hostfd) | ||
43 | { | ||
44 | GuestFD *gf = do_get_guestfd(guestfd); | ||
45 | |||
46 | assert(gf); | ||
47 | - gf->type = GuestFDHost; | ||
48 | + gf->type = use_gdb_syscalls() ? GuestFDGDB : GuestFDHost; | ||
49 | gf->hostfd = hostfd; | ||
50 | } | ||
51 | |||
52 | @@ -XXX,XX +XXX,XX @@ static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb, | ||
53 | return is_a64(env) ? env->xregs[0] : env->regs[0]; | ||
54 | } | ||
55 | |||
56 | +/* | ||
57 | + * Types for functions implementing various semihosting calls | ||
58 | + * for specific types of guest file descriptor. These must all | ||
59 | + * do the work and return the required return value for the guest, | ||
60 | + * setting the guest errno if appropriate. | ||
61 | + */ | ||
62 | +typedef uint32_t sys_closefn(ARMCPU *cpu, GuestFD *gf); | ||
63 | + | ||
64 | +static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf) | ||
65 | +{ | ||
66 | + CPUARMState *env = &cpu->env; | ||
67 | + | ||
68 | + return set_swi_errno(env, close(gf->hostfd)); | ||
69 | +} | ||
70 | + | ||
71 | +static uint32_t gdb_closefn(ARMCPU *cpu, GuestFD *gf) | ||
72 | +{ | ||
73 | + return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd); | ||
74 | +} | ||
75 | + | ||
76 | +typedef struct GuestFDFunctions { | ||
77 | + sys_closefn *closefn; | ||
78 | +} GuestFDFunctions; | ||
79 | + | ||
80 | +static const GuestFDFunctions guestfd_fns[] = { | ||
81 | + [GuestFDHost] = { | ||
82 | + .closefn = host_closefn, | ||
83 | + }, | ||
84 | + [GuestFDGDB] = { | ||
85 | + .closefn = gdb_closefn, | ||
86 | + }, | ||
87 | +}; | ||
88 | + | ||
89 | /* Read the input value from the argument block; fail the semihosting | ||
90 | * call if the memory read fails. | ||
91 | */ | ||
92 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
93 | return set_swi_errno(env, -1); | ||
94 | } | ||
95 | |||
96 | - if (use_gdb_syscalls()) { | ||
97 | - ret = arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd); | ||
98 | - } else { | ||
99 | - ret = set_swi_errno(env, close(gf->hostfd)); | ||
100 | - } | ||
101 | + ret = guestfd_fns[gf->type].closefn(cpu, gf); | ||
102 | dealloc_guestfd(arg0); | ||
103 | return ret; | ||
104 | case TARGET_SYS_WRITEC: | ||
105 | -- | ||
106 | 2.20.1 | ||
107 | |||
108 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Factor out the implementation of SYS_WRITE via the | ||
2 | new function tables. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20190916141544.17540-9-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/arm-semi.c | 51 ++++++++++++++++++++++++++++--------------- | ||
10 | 1 file changed, 33 insertions(+), 18 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/arm-semi.c | ||
15 | +++ b/target/arm/arm-semi.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb, | ||
17 | * setting the guest errno if appropriate. | ||
18 | */ | ||
19 | typedef uint32_t sys_closefn(ARMCPU *cpu, GuestFD *gf); | ||
20 | +typedef uint32_t sys_writefn(ARMCPU *cpu, GuestFD *gf, | ||
21 | + target_ulong buf, uint32_t len); | ||
22 | |||
23 | static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf) | ||
24 | { | ||
25 | @@ -XXX,XX +XXX,XX @@ static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf) | ||
26 | return set_swi_errno(env, close(gf->hostfd)); | ||
27 | } | ||
28 | |||
29 | +static uint32_t host_writefn(ARMCPU *cpu, GuestFD *gf, | ||
30 | + target_ulong buf, uint32_t len) | ||
31 | +{ | ||
32 | + uint32_t ret; | ||
33 | + CPUARMState *env = &cpu->env; | ||
34 | + char *s = lock_user(VERIFY_READ, buf, len, 1); | ||
35 | + if (!s) { | ||
36 | + /* Return bytes not written on error */ | ||
37 | + return len; | ||
38 | + } | ||
39 | + ret = set_swi_errno(env, write(gf->hostfd, s, len)); | ||
40 | + unlock_user(s, buf, 0); | ||
41 | + if (ret == (uint32_t)-1) { | ||
42 | + ret = 0; | ||
43 | + } | ||
44 | + /* Return bytes not written */ | ||
45 | + return len - ret; | ||
46 | +} | ||
47 | + | ||
48 | static uint32_t gdb_closefn(ARMCPU *cpu, GuestFD *gf) | ||
49 | { | ||
50 | return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd); | ||
51 | } | ||
52 | |||
53 | +static uint32_t gdb_writefn(ARMCPU *cpu, GuestFD *gf, | ||
54 | + target_ulong buf, uint32_t len) | ||
55 | +{ | ||
56 | + arm_semi_syscall_len = len; | ||
57 | + return arm_gdb_syscall(cpu, arm_semi_cb, "write,%x,%x,%x", | ||
58 | + gf->hostfd, buf, len); | ||
59 | +} | ||
60 | + | ||
61 | typedef struct GuestFDFunctions { | ||
62 | sys_closefn *closefn; | ||
63 | + sys_writefn *writefn; | ||
64 | } GuestFDFunctions; | ||
65 | |||
66 | static const GuestFDFunctions guestfd_fns[] = { | ||
67 | [GuestFDHost] = { | ||
68 | .closefn = host_closefn, | ||
69 | + .writefn = host_writefn, | ||
70 | }, | ||
71 | [GuestFDGDB] = { | ||
72 | .closefn = gdb_closefn, | ||
73 | + .writefn = gdb_writefn, | ||
74 | }, | ||
75 | }; | ||
76 | |||
77 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
78 | return set_swi_errno(env, -1); | ||
79 | } | ||
80 | |||
81 | - if (use_gdb_syscalls()) { | ||
82 | - arm_semi_syscall_len = len; | ||
83 | - return arm_gdb_syscall(cpu, arm_semi_cb, "write,%x,%x,%x", | ||
84 | - gf->hostfd, arg1, len); | ||
85 | - } else { | ||
86 | - s = lock_user(VERIFY_READ, arg1, len, 1); | ||
87 | - if (!s) { | ||
88 | - /* Return bytes not written on error */ | ||
89 | - return len; | ||
90 | - } | ||
91 | - ret = set_swi_errno(env, write(gf->hostfd, s, len)); | ||
92 | - unlock_user(s, arg1, 0); | ||
93 | - if (ret == (uint32_t)-1) { | ||
94 | - ret = 0; | ||
95 | - } | ||
96 | - /* Return bytes not written */ | ||
97 | - return len - ret; | ||
98 | - } | ||
99 | + return guestfd_fns[gf->type].writefn(cpu, gf, arg1, len); | ||
100 | case TARGET_SYS_READ: | ||
101 | GET_ARG(0); | ||
102 | GET_ARG(1); | ||
103 | -- | ||
104 | 2.20.1 | ||
105 | |||
106 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Factor out the implementation of SYS_READ via the | ||
2 | new function tables. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Message-id: 20190916141544.17540-10-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/arm-semi.c | 55 +++++++++++++++++++++++++++---------------- | ||
9 | 1 file changed, 35 insertions(+), 20 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/arm-semi.c | ||
14 | +++ b/target/arm/arm-semi.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb, | ||
16 | typedef uint32_t sys_closefn(ARMCPU *cpu, GuestFD *gf); | ||
17 | typedef uint32_t sys_writefn(ARMCPU *cpu, GuestFD *gf, | ||
18 | target_ulong buf, uint32_t len); | ||
19 | +typedef uint32_t sys_readfn(ARMCPU *cpu, GuestFD *gf, | ||
20 | + target_ulong buf, uint32_t len); | ||
21 | |||
22 | static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf) | ||
23 | { | ||
24 | @@ -XXX,XX +XXX,XX @@ static uint32_t host_writefn(ARMCPU *cpu, GuestFD *gf, | ||
25 | return len - ret; | ||
26 | } | ||
27 | |||
28 | +static uint32_t host_readfn(ARMCPU *cpu, GuestFD *gf, | ||
29 | + target_ulong buf, uint32_t len) | ||
30 | +{ | ||
31 | + uint32_t ret; | ||
32 | + CPUARMState *env = &cpu->env; | ||
33 | + char *s = lock_user(VERIFY_WRITE, buf, len, 0); | ||
34 | + if (!s) { | ||
35 | + /* return bytes not read */ | ||
36 | + return len; | ||
37 | + } | ||
38 | + do { | ||
39 | + ret = set_swi_errno(env, read(gf->hostfd, s, len)); | ||
40 | + } while (ret == -1 && errno == EINTR); | ||
41 | + unlock_user(s, buf, len); | ||
42 | + if (ret == (uint32_t)-1) { | ||
43 | + ret = 0; | ||
44 | + } | ||
45 | + /* Return bytes not read */ | ||
46 | + return len - ret; | ||
47 | +} | ||
48 | + | ||
49 | static uint32_t gdb_closefn(ARMCPU *cpu, GuestFD *gf) | ||
50 | { | ||
51 | return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd); | ||
52 | @@ -XXX,XX +XXX,XX @@ static uint32_t gdb_writefn(ARMCPU *cpu, GuestFD *gf, | ||
53 | gf->hostfd, buf, len); | ||
54 | } | ||
55 | |||
56 | +static uint32_t gdb_readfn(ARMCPU *cpu, GuestFD *gf, | ||
57 | + target_ulong buf, uint32_t len) | ||
58 | +{ | ||
59 | + arm_semi_syscall_len = len; | ||
60 | + return arm_gdb_syscall(cpu, arm_semi_cb, "read,%x,%x,%x", | ||
61 | + gf->hostfd, buf, len); | ||
62 | +} | ||
63 | + | ||
64 | typedef struct GuestFDFunctions { | ||
65 | sys_closefn *closefn; | ||
66 | sys_writefn *writefn; | ||
67 | + sys_readfn *readfn; | ||
68 | } GuestFDFunctions; | ||
69 | |||
70 | static const GuestFDFunctions guestfd_fns[] = { | ||
71 | [GuestFDHost] = { | ||
72 | .closefn = host_closefn, | ||
73 | .writefn = host_writefn, | ||
74 | + .readfn = host_readfn, | ||
75 | }, | ||
76 | [GuestFDGDB] = { | ||
77 | .closefn = gdb_closefn, | ||
78 | .writefn = gdb_writefn, | ||
79 | + .readfn = gdb_readfn, | ||
80 | }, | ||
81 | }; | ||
82 | |||
83 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
84 | return set_swi_errno(env, -1); | ||
85 | } | ||
86 | |||
87 | - if (use_gdb_syscalls()) { | ||
88 | - arm_semi_syscall_len = len; | ||
89 | - return arm_gdb_syscall(cpu, arm_semi_cb, "read,%x,%x,%x", | ||
90 | - gf->hostfd, arg1, len); | ||
91 | - } else { | ||
92 | - s = lock_user(VERIFY_WRITE, arg1, len, 0); | ||
93 | - if (!s) { | ||
94 | - /* return bytes not read */ | ||
95 | - return len; | ||
96 | - } | ||
97 | - do { | ||
98 | - ret = set_swi_errno(env, read(gf->hostfd, s, len)); | ||
99 | - } while (ret == -1 && errno == EINTR); | ||
100 | - unlock_user(s, arg1, len); | ||
101 | - if (ret == (uint32_t)-1) { | ||
102 | - ret = 0; | ||
103 | - } | ||
104 | - /* Return bytes not read */ | ||
105 | - return len - ret; | ||
106 | - } | ||
107 | + return guestfd_fns[gf->type].readfn(cpu, gf, arg1, len); | ||
108 | case TARGET_SYS_READC: | ||
109 | qemu_log_mask(LOG_UNIMP, "%s: SYS_READC not implemented", __func__); | ||
110 | return 0; | ||
111 | -- | ||
112 | 2.20.1 | ||
113 | |||
114 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Factor out the implementation of SYS_ISTTY via the new function | ||
2 | tables. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Message-id: 20190916141544.17540-11-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/arm-semi.c | 20 +++++++++++++++----- | ||
9 | 1 file changed, 15 insertions(+), 5 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/arm-semi.c | ||
14 | +++ b/target/arm/arm-semi.c | ||
15 | @@ -XXX,XX +XXX,XX @@ typedef uint32_t sys_writefn(ARMCPU *cpu, GuestFD *gf, | ||
16 | target_ulong buf, uint32_t len); | ||
17 | typedef uint32_t sys_readfn(ARMCPU *cpu, GuestFD *gf, | ||
18 | target_ulong buf, uint32_t len); | ||
19 | +typedef uint32_t sys_isattyfn(ARMCPU *cpu, GuestFD *gf); | ||
20 | |||
21 | static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf) | ||
22 | { | ||
23 | @@ -XXX,XX +XXX,XX @@ static uint32_t host_readfn(ARMCPU *cpu, GuestFD *gf, | ||
24 | return len - ret; | ||
25 | } | ||
26 | |||
27 | +static uint32_t host_isattyfn(ARMCPU *cpu, GuestFD *gf) | ||
28 | +{ | ||
29 | + return isatty(gf->hostfd); | ||
30 | +} | ||
31 | + | ||
32 | static uint32_t gdb_closefn(ARMCPU *cpu, GuestFD *gf) | ||
33 | { | ||
34 | return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd); | ||
35 | @@ -XXX,XX +XXX,XX @@ static uint32_t gdb_readfn(ARMCPU *cpu, GuestFD *gf, | ||
36 | gf->hostfd, buf, len); | ||
37 | } | ||
38 | |||
39 | +static uint32_t gdb_isattyfn(ARMCPU *cpu, GuestFD *gf) | ||
40 | +{ | ||
41 | + return arm_gdb_syscall(cpu, arm_semi_cb, "isatty,%x", gf->hostfd); | ||
42 | +} | ||
43 | + | ||
44 | typedef struct GuestFDFunctions { | ||
45 | sys_closefn *closefn; | ||
46 | sys_writefn *writefn; | ||
47 | sys_readfn *readfn; | ||
48 | + sys_isattyfn *isattyfn; | ||
49 | } GuestFDFunctions; | ||
50 | |||
51 | static const GuestFDFunctions guestfd_fns[] = { | ||
52 | @@ -XXX,XX +XXX,XX @@ static const GuestFDFunctions guestfd_fns[] = { | ||
53 | .closefn = host_closefn, | ||
54 | .writefn = host_writefn, | ||
55 | .readfn = host_readfn, | ||
56 | + .isattyfn = host_isattyfn, | ||
57 | }, | ||
58 | [GuestFDGDB] = { | ||
59 | .closefn = gdb_closefn, | ||
60 | .writefn = gdb_writefn, | ||
61 | .readfn = gdb_readfn, | ||
62 | + .isattyfn = gdb_isattyfn, | ||
63 | }, | ||
64 | }; | ||
65 | |||
66 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
67 | return set_swi_errno(env, -1); | ||
68 | } | ||
69 | |||
70 | - if (use_gdb_syscalls()) { | ||
71 | - return arm_gdb_syscall(cpu, arm_semi_cb, "isatty,%x", gf->hostfd); | ||
72 | - } else { | ||
73 | - return isatty(gf->hostfd); | ||
74 | - } | ||
75 | + return guestfd_fns[gf->type].isattyfn(cpu, gf); | ||
76 | case TARGET_SYS_SEEK: | ||
77 | GET_ARG(0); | ||
78 | GET_ARG(1); | ||
79 | -- | ||
80 | 2.20.1 | ||
81 | |||
82 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Factor out the implementation of SYS_SEEK via the new function | ||
2 | tables. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Message-id: 20190916141544.17540-12-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/arm-semi.c | 31 ++++++++++++++++++++++--------- | ||
9 | 1 file changed, 22 insertions(+), 9 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/arm-semi.c | ||
14 | +++ b/target/arm/arm-semi.c | ||
15 | @@ -XXX,XX +XXX,XX @@ typedef uint32_t sys_writefn(ARMCPU *cpu, GuestFD *gf, | ||
16 | typedef uint32_t sys_readfn(ARMCPU *cpu, GuestFD *gf, | ||
17 | target_ulong buf, uint32_t len); | ||
18 | typedef uint32_t sys_isattyfn(ARMCPU *cpu, GuestFD *gf); | ||
19 | +typedef uint32_t sys_seekfn(ARMCPU *cpu, GuestFD *gf, | ||
20 | + target_ulong offset); | ||
21 | |||
22 | static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf) | ||
23 | { | ||
24 | @@ -XXX,XX +XXX,XX @@ static uint32_t host_isattyfn(ARMCPU *cpu, GuestFD *gf) | ||
25 | return isatty(gf->hostfd); | ||
26 | } | ||
27 | |||
28 | +static uint32_t host_seekfn(ARMCPU *cpu, GuestFD *gf, target_ulong offset) | ||
29 | +{ | ||
30 | + CPUARMState *env = &cpu->env; | ||
31 | + uint32_t ret = set_swi_errno(env, lseek(gf->hostfd, offset, SEEK_SET)); | ||
32 | + if (ret == (uint32_t)-1) { | ||
33 | + return -1; | ||
34 | + } | ||
35 | + return 0; | ||
36 | +} | ||
37 | + | ||
38 | static uint32_t gdb_closefn(ARMCPU *cpu, GuestFD *gf) | ||
39 | { | ||
40 | return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd); | ||
41 | @@ -XXX,XX +XXX,XX @@ static uint32_t gdb_isattyfn(ARMCPU *cpu, GuestFD *gf) | ||
42 | return arm_gdb_syscall(cpu, arm_semi_cb, "isatty,%x", gf->hostfd); | ||
43 | } | ||
44 | |||
45 | +static uint32_t gdb_seekfn(ARMCPU *cpu, GuestFD *gf, target_ulong offset) | ||
46 | +{ | ||
47 | + return arm_gdb_syscall(cpu, arm_semi_cb, "lseek,%x,%x,0", | ||
48 | + gf->hostfd, offset); | ||
49 | +} | ||
50 | + | ||
51 | typedef struct GuestFDFunctions { | ||
52 | sys_closefn *closefn; | ||
53 | sys_writefn *writefn; | ||
54 | sys_readfn *readfn; | ||
55 | sys_isattyfn *isattyfn; | ||
56 | + sys_seekfn *seekfn; | ||
57 | } GuestFDFunctions; | ||
58 | |||
59 | static const GuestFDFunctions guestfd_fns[] = { | ||
60 | @@ -XXX,XX +XXX,XX @@ static const GuestFDFunctions guestfd_fns[] = { | ||
61 | .writefn = host_writefn, | ||
62 | .readfn = host_readfn, | ||
63 | .isattyfn = host_isattyfn, | ||
64 | + .seekfn = host_seekfn, | ||
65 | }, | ||
66 | [GuestFDGDB] = { | ||
67 | .closefn = gdb_closefn, | ||
68 | .writefn = gdb_writefn, | ||
69 | .readfn = gdb_readfn, | ||
70 | .isattyfn = gdb_isattyfn, | ||
71 | + .seekfn = gdb_seekfn, | ||
72 | }, | ||
73 | }; | ||
74 | |||
75 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
76 | return set_swi_errno(env, -1); | ||
77 | } | ||
78 | |||
79 | - if (use_gdb_syscalls()) { | ||
80 | - return arm_gdb_syscall(cpu, arm_semi_cb, "lseek,%x,%x,0", | ||
81 | - gf->hostfd, arg1); | ||
82 | - } else { | ||
83 | - ret = set_swi_errno(env, lseek(gf->hostfd, arg1, SEEK_SET)); | ||
84 | - if (ret == (uint32_t)-1) | ||
85 | - return -1; | ||
86 | - return 0; | ||
87 | - } | ||
88 | + return guestfd_fns[gf->type].seekfn(cpu, gf, arg1); | ||
89 | case TARGET_SYS_FLEN: | ||
90 | GET_ARG(0); | ||
91 | |||
92 | -- | ||
93 | 2.20.1 | ||
94 | |||
95 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Factor out the implementation of SYS_FLEN via the new | ||
2 | function tables. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Message-id: 20190916141544.17540-13-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/arm-semi.c | 32 ++++++++++++++++++++++---------- | ||
9 | 1 file changed, 22 insertions(+), 10 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/arm-semi.c | ||
14 | +++ b/target/arm/arm-semi.c | ||
15 | @@ -XXX,XX +XXX,XX @@ typedef uint32_t sys_readfn(ARMCPU *cpu, GuestFD *gf, | ||
16 | typedef uint32_t sys_isattyfn(ARMCPU *cpu, GuestFD *gf); | ||
17 | typedef uint32_t sys_seekfn(ARMCPU *cpu, GuestFD *gf, | ||
18 | target_ulong offset); | ||
19 | +typedef uint32_t sys_flenfn(ARMCPU *cpu, GuestFD *gf); | ||
20 | |||
21 | static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf) | ||
22 | { | ||
23 | @@ -XXX,XX +XXX,XX @@ static uint32_t host_seekfn(ARMCPU *cpu, GuestFD *gf, target_ulong offset) | ||
24 | return 0; | ||
25 | } | ||
26 | |||
27 | +static uint32_t host_flenfn(ARMCPU *cpu, GuestFD *gf) | ||
28 | +{ | ||
29 | + CPUARMState *env = &cpu->env; | ||
30 | + struct stat buf; | ||
31 | + uint32_t ret = set_swi_errno(env, fstat(gf->hostfd, &buf)); | ||
32 | + if (ret == (uint32_t)-1) { | ||
33 | + return -1; | ||
34 | + } | ||
35 | + return buf.st_size; | ||
36 | +} | ||
37 | + | ||
38 | static uint32_t gdb_closefn(ARMCPU *cpu, GuestFD *gf) | ||
39 | { | ||
40 | return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd); | ||
41 | @@ -XXX,XX +XXX,XX @@ static uint32_t gdb_seekfn(ARMCPU *cpu, GuestFD *gf, target_ulong offset) | ||
42 | gf->hostfd, offset); | ||
43 | } | ||
44 | |||
45 | +static uint32_t gdb_flenfn(ARMCPU *cpu, GuestFD *gf) | ||
46 | +{ | ||
47 | + return arm_gdb_syscall(cpu, arm_semi_flen_cb, "fstat,%x,%x", | ||
48 | + gf->hostfd, arm_flen_buf(cpu)); | ||
49 | +} | ||
50 | + | ||
51 | typedef struct GuestFDFunctions { | ||
52 | sys_closefn *closefn; | ||
53 | sys_writefn *writefn; | ||
54 | sys_readfn *readfn; | ||
55 | sys_isattyfn *isattyfn; | ||
56 | sys_seekfn *seekfn; | ||
57 | + sys_flenfn *flenfn; | ||
58 | } GuestFDFunctions; | ||
59 | |||
60 | static const GuestFDFunctions guestfd_fns[] = { | ||
61 | @@ -XXX,XX +XXX,XX @@ static const GuestFDFunctions guestfd_fns[] = { | ||
62 | .readfn = host_readfn, | ||
63 | .isattyfn = host_isattyfn, | ||
64 | .seekfn = host_seekfn, | ||
65 | + .flenfn = host_flenfn, | ||
66 | }, | ||
67 | [GuestFDGDB] = { | ||
68 | .closefn = gdb_closefn, | ||
69 | @@ -XXX,XX +XXX,XX @@ static const GuestFDFunctions guestfd_fns[] = { | ||
70 | .readfn = gdb_readfn, | ||
71 | .isattyfn = gdb_isattyfn, | ||
72 | .seekfn = gdb_seekfn, | ||
73 | + .flenfn = gdb_flenfn, | ||
74 | }, | ||
75 | }; | ||
76 | |||
77 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
78 | return set_swi_errno(env, -1); | ||
79 | } | ||
80 | |||
81 | - if (use_gdb_syscalls()) { | ||
82 | - return arm_gdb_syscall(cpu, arm_semi_flen_cb, "fstat,%x,%x", | ||
83 | - gf->hostfd, arm_flen_buf(cpu)); | ||
84 | - } else { | ||
85 | - struct stat buf; | ||
86 | - ret = set_swi_errno(env, fstat(gf->hostfd, &buf)); | ||
87 | - if (ret == (uint32_t)-1) | ||
88 | - return -1; | ||
89 | - return buf.st_size; | ||
90 | - } | ||
91 | + return guestfd_fns[gf->type].flenfn(cpu, gf); | ||
92 | case TARGET_SYS_TMPNAM: | ||
93 | qemu_log_mask(LOG_UNIMP, "%s: SYS_TMPNAM not implemented", __func__); | ||
94 | return -1; | ||
95 | -- | ||
96 | 2.20.1 | ||
97 | |||
98 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Version 2.0 of the semihosting specification added support for | ||
2 | allowing a guest to detect whether the implementation supported | ||
3 | particular features. This works by the guest opening a magic | ||
4 | file ":semihosting-features", which contains a fixed set of | ||
5 | data with some magic numbers followed by a sequence of bytes | ||
6 | with feature flags. The file is expected to behave sensibly | ||
7 | for the various semihosting calls which operate on files | ||
8 | (SYS_FLEN, SYS_SEEK, etc). | ||
9 | 1 | ||
10 | Implement this as another kind of guest FD using our function | ||
11 | table dispatch mechanism. Initially we report no extended | ||
12 | features, so we have just one feature flag byte which is zero. | ||
13 | |||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
16 | Message-id: 20190916141544.17540-14-peter.maydell@linaro.org | ||
17 | --- | ||
18 | target/arm/arm-semi.c | 109 +++++++++++++++++++++++++++++++++++++++++- | ||
19 | 1 file changed, 108 insertions(+), 1 deletion(-) | ||
20 | |||
21 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/target/arm/arm-semi.c | ||
24 | +++ b/target/arm/arm-semi.c | ||
25 | @@ -XXX,XX +XXX,XX @@ typedef enum GuestFDType { | ||
26 | GuestFDUnused = 0, | ||
27 | GuestFDHost = 1, | ||
28 | GuestFDGDB = 2, | ||
29 | + GuestFDFeatureFile = 3, | ||
30 | } GuestFDType; | ||
31 | |||
32 | /* | ||
33 | @@ -XXX,XX +XXX,XX @@ typedef enum GuestFDType { | ||
34 | */ | ||
35 | typedef struct GuestFD { | ||
36 | GuestFDType type; | ||
37 | - int hostfd; | ||
38 | + union { | ||
39 | + int hostfd; | ||
40 | + target_ulong featurefile_offset; | ||
41 | + }; | ||
42 | } GuestFD; | ||
43 | |||
44 | static GArray *guestfd_array; | ||
45 | @@ -XXX,XX +XXX,XX @@ static uint32_t gdb_flenfn(ARMCPU *cpu, GuestFD *gf) | ||
46 | gf->hostfd, arm_flen_buf(cpu)); | ||
47 | } | ||
48 | |||
49 | +#define SHFB_MAGIC_0 0x53 | ||
50 | +#define SHFB_MAGIC_1 0x48 | ||
51 | +#define SHFB_MAGIC_2 0x46 | ||
52 | +#define SHFB_MAGIC_3 0x42 | ||
53 | + | ||
54 | +static const uint8_t featurefile_data[] = { | ||
55 | + SHFB_MAGIC_0, | ||
56 | + SHFB_MAGIC_1, | ||
57 | + SHFB_MAGIC_2, | ||
58 | + SHFB_MAGIC_3, | ||
59 | + 0, /* Feature byte 0 */ | ||
60 | +}; | ||
61 | + | ||
62 | +static void init_featurefile_guestfd(int guestfd) | ||
63 | +{ | ||
64 | + GuestFD *gf = do_get_guestfd(guestfd); | ||
65 | + | ||
66 | + assert(gf); | ||
67 | + gf->type = GuestFDFeatureFile; | ||
68 | + gf->featurefile_offset = 0; | ||
69 | +} | ||
70 | + | ||
71 | +static uint32_t featurefile_closefn(ARMCPU *cpu, GuestFD *gf) | ||
72 | +{ | ||
73 | + /* Nothing to do */ | ||
74 | + return 0; | ||
75 | +} | ||
76 | + | ||
77 | +static uint32_t featurefile_writefn(ARMCPU *cpu, GuestFD *gf, | ||
78 | + target_ulong buf, uint32_t len) | ||
79 | +{ | ||
80 | + /* This fd can never be open for writing */ | ||
81 | + CPUARMState *env = &cpu->env; | ||
82 | + | ||
83 | + errno = EBADF; | ||
84 | + return set_swi_errno(env, -1); | ||
85 | +} | ||
86 | + | ||
87 | +static uint32_t featurefile_readfn(ARMCPU *cpu, GuestFD *gf, | ||
88 | + target_ulong buf, uint32_t len) | ||
89 | +{ | ||
90 | + uint32_t i; | ||
91 | +#ifndef CONFIG_USER_ONLY | ||
92 | + CPUARMState *env = &cpu->env; | ||
93 | +#endif | ||
94 | + char *s; | ||
95 | + | ||
96 | + s = lock_user(VERIFY_WRITE, buf, len, 0); | ||
97 | + if (!s) { | ||
98 | + return len; | ||
99 | + } | ||
100 | + | ||
101 | + for (i = 0; i < len; i++) { | ||
102 | + if (gf->featurefile_offset >= sizeof(featurefile_data)) { | ||
103 | + break; | ||
104 | + } | ||
105 | + s[i] = featurefile_data[gf->featurefile_offset]; | ||
106 | + gf->featurefile_offset++; | ||
107 | + } | ||
108 | + | ||
109 | + unlock_user(s, buf, len); | ||
110 | + | ||
111 | + /* Return number of bytes not read */ | ||
112 | + return len - i; | ||
113 | +} | ||
114 | + | ||
115 | +static uint32_t featurefile_isattyfn(ARMCPU *cpu, GuestFD *gf) | ||
116 | +{ | ||
117 | + return 0; | ||
118 | +} | ||
119 | + | ||
120 | +static uint32_t featurefile_seekfn(ARMCPU *cpu, GuestFD *gf, | ||
121 | + target_ulong offset) | ||
122 | +{ | ||
123 | + gf->featurefile_offset = offset; | ||
124 | + return 0; | ||
125 | +} | ||
126 | + | ||
127 | +static uint32_t featurefile_flenfn(ARMCPU *cpu, GuestFD *gf) | ||
128 | +{ | ||
129 | + return sizeof(featurefile_data); | ||
130 | +} | ||
131 | + | ||
132 | typedef struct GuestFDFunctions { | ||
133 | sys_closefn *closefn; | ||
134 | sys_writefn *writefn; | ||
135 | @@ -XXX,XX +XXX,XX @@ static const GuestFDFunctions guestfd_fns[] = { | ||
136 | .seekfn = gdb_seekfn, | ||
137 | .flenfn = gdb_flenfn, | ||
138 | }, | ||
139 | + [GuestFDFeatureFile] = { | ||
140 | + .closefn = featurefile_closefn, | ||
141 | + .writefn = featurefile_writefn, | ||
142 | + .readfn = featurefile_readfn, | ||
143 | + .isattyfn = featurefile_isattyfn, | ||
144 | + .seekfn = featurefile_seekfn, | ||
145 | + .flenfn = featurefile_flenfn, | ||
146 | + }, | ||
147 | }; | ||
148 | |||
149 | /* Read the input value from the argument block; fail the semihosting | ||
150 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
151 | unlock_user(s, arg0, 0); | ||
152 | return guestfd; | ||
153 | } | ||
154 | + if (strcmp(s, ":semihosting-features") == 0) { | ||
155 | + unlock_user(s, arg0, 0); | ||
156 | + /* We must fail opens for modes other than 0 ('r') or 1 ('rb') */ | ||
157 | + if (arg1 != 0 && arg1 != 1) { | ||
158 | + dealloc_guestfd(guestfd); | ||
159 | + errno = EACCES; | ||
160 | + return set_swi_errno(env, -1); | ||
161 | + } | ||
162 | + init_featurefile_guestfd(guestfd); | ||
163 | + return guestfd; | ||
164 | + } | ||
165 | + | ||
166 | if (use_gdb_syscalls()) { | ||
167 | arm_semi_open_guestfd = guestfd; | ||
168 | ret = arm_gdb_syscall(cpu, arm_semi_open_cb, "open,%s,%x,1a4", arg0, | ||
169 | -- | ||
170 | 2.20.1 | ||
171 | |||
172 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | SH_EXT_EXIT_EXTENDED is a v2.0 semihosting extension: it | ||
2 | indicates that the implementation supports the SYS_EXIT_EXTENDED | ||
3 | function. This function allows both A64 and A32/T32 guests to | ||
4 | exit with a specified exit status, unlike the older SYS_EXIT | ||
5 | function which only allowed this for A64 guests. Implement | ||
6 | this extension. | ||
7 | 1 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
10 | Message-id: 20190916141544.17540-15-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/arm/arm-semi.c | 19 ++++++++++++++----- | ||
13 | 1 file changed, 14 insertions(+), 5 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/arm-semi.c | ||
18 | +++ b/target/arm/arm-semi.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #define TARGET_SYS_HEAPINFO 0x16 | ||
21 | #define TARGET_SYS_EXIT 0x18 | ||
22 | #define TARGET_SYS_SYNCCACHE 0x19 | ||
23 | +#define TARGET_SYS_EXIT_EXTENDED 0x20 | ||
24 | |||
25 | /* ADP_Stopped_ApplicationExit is used for exit(0), | ||
26 | * anything else is implemented as exit(1) */ | ||
27 | @@ -XXX,XX +XXX,XX @@ static uint32_t gdb_flenfn(ARMCPU *cpu, GuestFD *gf) | ||
28 | #define SHFB_MAGIC_2 0x46 | ||
29 | #define SHFB_MAGIC_3 0x42 | ||
30 | |||
31 | +/* Feature bits reportable in feature byte 0 */ | ||
32 | +#define SH_EXT_EXIT_EXTENDED (1 << 0) | ||
33 | + | ||
34 | static const uint8_t featurefile_data[] = { | ||
35 | SHFB_MAGIC_0, | ||
36 | SHFB_MAGIC_1, | ||
37 | SHFB_MAGIC_2, | ||
38 | SHFB_MAGIC_3, | ||
39 | - 0, /* Feature byte 0 */ | ||
40 | + SH_EXT_EXIT_EXTENDED, /* Feature byte 0 */ | ||
41 | }; | ||
42 | |||
43 | static void init_featurefile_guestfd(int guestfd) | ||
44 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
45 | return 0; | ||
46 | } | ||
47 | case TARGET_SYS_EXIT: | ||
48 | - if (is_a64(env)) { | ||
49 | + case TARGET_SYS_EXIT_EXTENDED: | ||
50 | + if (nr == TARGET_SYS_EXIT_EXTENDED || is_a64(env)) { | ||
51 | /* | ||
52 | - * The A64 version of this call takes a parameter block, | ||
53 | + * The A64 version of SYS_EXIT takes a parameter block, | ||
54 | * so the application-exit type can return a subcode which | ||
55 | * is the exit status code from the application. | ||
56 | + * SYS_EXIT_EXTENDED is an a new-in-v2.0 optional function | ||
57 | + * which allows A32/T32 guests to also provide a status code. | ||
58 | */ | ||
59 | GET_ARG(0); | ||
60 | GET_ARG(1); | ||
61 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
62 | } | ||
63 | } else { | ||
64 | /* | ||
65 | - * ARM specifies only Stopped_ApplicationExit as normal | ||
66 | - * exit, everything else is considered an error | ||
67 | + * The A32/T32 version of SYS_EXIT specifies only | ||
68 | + * Stopped_ApplicationExit as normal exit, but does not | ||
69 | + * allow the guest to specify the exit status code. | ||
70 | + * Everything else is considered an error. | ||
71 | */ | ||
72 | ret = (args == ADP_Stopped_ApplicationExit) ? 0 : 1; | ||
73 | } | ||
74 | -- | ||
75 | 2.20.1 | ||
76 | |||
77 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | SH_EXT_STDOUT_STDERR is a v2.0 semihosting extension: the guest | ||
2 | can open ":tt" with a file mode requesting append access in | ||
3 | order to open stderr, in addition to the existing "open for | ||
4 | read for stdin or write for stdout". Implement this and | ||
5 | report it via the :semihosting-features data. | ||
6 | 1 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20190916141544.17540-16-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/arm-semi.c | 19 +++++++++++++++++-- | ||
12 | 1 file changed, 17 insertions(+), 2 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/arm-semi.c | ||
17 | +++ b/target/arm/arm-semi.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t gdb_flenfn(ARMCPU *cpu, GuestFD *gf) | ||
19 | |||
20 | /* Feature bits reportable in feature byte 0 */ | ||
21 | #define SH_EXT_EXIT_EXTENDED (1 << 0) | ||
22 | +#define SH_EXT_STDOUT_STDERR (1 << 1) | ||
23 | |||
24 | static const uint8_t featurefile_data[] = { | ||
25 | SHFB_MAGIC_0, | ||
26 | SHFB_MAGIC_1, | ||
27 | SHFB_MAGIC_2, | ||
28 | SHFB_MAGIC_3, | ||
29 | - SH_EXT_EXIT_EXTENDED, /* Feature byte 0 */ | ||
30 | + SH_EXT_EXIT_EXTENDED | SH_EXT_STDOUT_STDERR, /* Feature byte 0 */ | ||
31 | }; | ||
32 | |||
33 | static void init_featurefile_guestfd(int guestfd) | ||
34 | @@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env) | ||
35 | } | ||
36 | |||
37 | if (strcmp(s, ":tt") == 0) { | ||
38 | - int result_fileno = arg1 < 4 ? STDIN_FILENO : STDOUT_FILENO; | ||
39 | + int result_fileno; | ||
40 | + | ||
41 | + /* | ||
42 | + * We implement SH_EXT_STDOUT_STDERR, so: | ||
43 | + * open for read == stdin | ||
44 | + * open for write == stdout | ||
45 | + * open for append == stderr | ||
46 | + */ | ||
47 | + if (arg1 < 4) { | ||
48 | + result_fileno = STDIN_FILENO; | ||
49 | + } else if (arg1 < 8) { | ||
50 | + result_fileno = STDOUT_FILENO; | ||
51 | + } else { | ||
52 | + result_fileno = STDERR_FILENO; | ||
53 | + } | ||
54 | associate_guestfd(guestfd, result_fileno); | ||
55 | unlock_user(s, arg0, 0); | ||
56 | return guestfd; | ||
57 | -- | ||
58 | 2.20.1 | ||
59 | |||
60 | diff view generated by jsdifflib |