1
target-arm queue: nothing major here, but no point
1
arm pullreq for rc1. All minor bugfixes, except for the sve-default-vector-length
2
sitting on them waiting for more stuff to come along.
2
patches, which are somewhere between a bugfix and a new feature.
3
3
4
thanks
4
thanks
5
-- PMM
5
-- PMM
6
6
7
The following changes since commit 1329132d28bf14b9508f7a1f04a2c63422bc3f99:
7
The following changes since commit c08ccd1b53f488ac86c1f65cf7623dc91acc249a:
8
8
9
Merge remote-tracking branch 'remotes/mst/tags/for_upstream' into staging (2019-09-26 16:14:03 +0100)
9
Merge remote-tracking branch 'remotes/rth-gitlab/tags/pull-tcg-20210726' into staging (2021-07-27 08:35:01 +0100)
10
10
11
are available in the Git repository at:
11
are available in the Git repository at:
12
12
13
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190927
13
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210727
14
14
15
for you to fetch changes up to e4e34855e658b78ecac50a651cc847662ff02cfd:
15
for you to fetch changes up to e229a179a503f2aee43a76888cf12fbdfe8a3749:
16
16
17
hw/arm/boot: Use the IEC binary prefix definitions (2019-09-27 11:44:39 +0100)
17
hw: aspeed_gpio: Fix memory size (2021-07-27 11:00:00 +0100)
18
18
19
----------------------------------------------------------------
19
----------------------------------------------------------------
20
target-arm queue:
20
target-arm queue:
21
* Fix the CBAR register implementation for Cortex-A53,
21
* hw/arm/smmuv3: Check 31st bit to see if CD is valid
22
Cortex-A57, Cortex-A72
22
* qemu-options.hx: Fix formatting of -machine memory-backend option
23
* Fix direct booting of Linux kernels on emulated CPUs
23
* hw: aspeed_gpio: Fix memory size
24
which have an AArch32 EL3 (incorrect NSACR settings
24
* hw/arm/nseries: Display hexadecimal value with '0x' prefix
25
meant they could not access the FPU)
25
* Add sve-default-vector-length cpu property
26
* semihosting cleanup: do more work at translate time
26
* docs: Update path that mentions deprecated.rst
27
and less work at runtime
27
* hw/intc/armv7m_nvic: for v8.1M VECTPENDING hides S exceptions from NS
28
* hw/intc/armv7m_nvic: Correct size of ICSR.VECTPENDING
29
* hw/intc/armv7m_nvic: ISCR.ISRPENDING is set for non-enabled pending interrupts
30
* target/arm: Report M-profile alignment faults correctly to the guest
31
* target/arm: Add missing 'return's after calling v7m_exception_taken()
32
* target/arm: Enforce that M-profile SP low 2 bits are always zero
28
33
29
----------------------------------------------------------------
34
----------------------------------------------------------------
30
Alex Bennée (6):
35
Joe Komlodi (1):
31
tests/tcg: clean-up some comments after the de-tangling
36
hw/arm/smmuv3: Check 31st bit to see if CD is valid
32
target/arm: handle M-profile semihosting at translate time
33
target/arm: handle A-profile semihosting at translate time
34
target/arm: remove run time semihosting checks
35
target/arm: remove run-time semihosting checks for linux-user
36
tests/tcg: add linux-user semihosting smoke test for ARM
37
37
38
Luc Michel (1):
38
Joel Stanley (1):
39
target/arm: fix CBAR register for AArch64 CPUs
39
hw: aspeed_gpio: Fix memory size
40
40
41
Peter Maydell (1):
41
Mao Zhongyi (1):
42
hw/arm/boot.c: Set NSACR.{CP11,CP10} for NS kernel boots
42
docs: Update path that mentions deprecated.rst
43
44
Peter Maydell (7):
45
qemu-options.hx: Fix formatting of -machine memory-backend option
46
target/arm: Enforce that M-profile SP low 2 bits are always zero
47
target/arm: Add missing 'return's after calling v7m_exception_taken()
48
target/arm: Report M-profile alignment faults correctly to the guest
49
hw/intc/armv7m_nvic: ISCR.ISRPENDING is set for non-enabled pending interrupts
50
hw/intc/armv7m_nvic: Correct size of ICSR.VECTPENDING
51
hw/intc/armv7m_nvic: for v8.1M VECTPENDING hides S exceptions from NS
43
52
44
Philippe Mathieu-Daudé (1):
53
Philippe Mathieu-Daudé (1):
45
hw/arm/boot: Use the IEC binary prefix definitions
54
hw/arm/nseries: Display hexadecimal value with '0x' prefix
46
55
47
tests/tcg/Makefile.target | 7 ++-
56
Richard Henderson (3):
48
tests/tcg/aarch64/Makefile.target | 8 ++-
57
target/arm: Correctly bound length in sve_zcr_get_valid_len
49
tests/tcg/arm/Makefile.target | 20 ++++---
58
target/arm: Export aarch64_sve_zcr_get_valid_len
50
linux-user/arm/target_syscall.h | 3 -
59
target/arm: Add sve-default-vector-length cpu property
51
hw/arm/boot.c | 12 ++--
52
linux-user/arm/cpu_loop.c | 3 -
53
target/arm/helper.c | 115 +++++++++++++-------------------------
54
target/arm/m_helper.c | 18 ++----
55
target/arm/translate.c | 30 ++++++++--
56
tests/tcg/arm/semihosting.c | 45 +++++++++++++++
57
10 files changed, 146 insertions(+), 115 deletions(-)
58
create mode 100644 tests/tcg/arm/semihosting.c
59
60
61
docs/system/arm/cpu-features.rst | 15 ++++++++++
62
configure | 2 +-
63
hw/arm/smmuv3-internal.h | 2 +-
64
target/arm/cpu.h | 5 ++++
65
target/arm/internals.h | 10 +++++++
66
hw/arm/nseries.c | 2 +-
67
hw/gpio/aspeed_gpio.c | 3 +-
68
hw/intc/armv7m_nvic.c | 40 +++++++++++++++++++--------
69
target/arm/cpu.c | 14 ++++++++--
70
target/arm/cpu64.c | 60 ++++++++++++++++++++++++++++++++++++++++
71
target/arm/gdbstub.c | 4 +++
72
target/arm/helper.c | 8 ++++--
73
target/arm/m_helper.c | 24 ++++++++++++----
74
target/arm/translate.c | 3 ++
75
target/i386/cpu.c | 2 +-
76
MAINTAINERS | 2 +-
77
qemu-options.hx | 30 +++++++++++---------
78
17 files changed, 183 insertions(+), 43 deletions(-)
79
diff view generated by jsdifflib
1
From: Alex Bennée <alex.bennee@linaro.org>
1
From: Joe Komlodi <joe.komlodi@xilinx.com>
2
2
3
Now we do all our checking at translate time we can make cpu_loop a
3
The bit to see if a CD is valid is the last bit of the first word of the CD.
4
little bit simpler. We also introduce a simple linux-user semihosting
5
test case to defend the functionality. The out-of-tree softmmu based
6
semihosting tests are still more comprehensive.
7
4
8
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
5
Signed-off-by: Joe Komlodi <joe.komlodi@xilinx.com>
9
Message-id: 20190913151845.12582-6-alex.bennee@linaro.org
6
Message-id: 1626728232-134665-2-git-send-email-joe.komlodi@xilinx.com
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
9
---
13
linux-user/arm/target_syscall.h | 3 ---
10
hw/arm/smmuv3-internal.h | 2 +-
14
linux-user/arm/cpu_loop.c | 3 ---
11
1 file changed, 1 insertion(+), 1 deletion(-)
15
2 files changed, 6 deletions(-)
16
12
17
diff --git a/linux-user/arm/target_syscall.h b/linux-user/arm/target_syscall.h
13
diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h
18
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
19
--- a/linux-user/arm/target_syscall.h
15
--- a/hw/arm/smmuv3-internal.h
20
+++ b/linux-user/arm/target_syscall.h
16
+++ b/hw/arm/smmuv3-internal.h
21
@@ -XXX,XX +XXX,XX @@ struct target_pt_regs {
17
@@ -XXX,XX +XXX,XX @@ static inline int pa_range(STE *ste)
22
#define ARM_NR_set_tls     (ARM_NR_BASE + 5)
18
23
#define ARM_NR_get_tls (ARM_NR_BASE + 6)
19
/* CD fields */
24
20
25
-#define ARM_NR_semihosting     0x123456
21
-#define CD_VALID(x) extract32((x)->word[0], 30, 1)
26
-#define ARM_NR_thumb_semihosting 0xAB
22
+#define CD_VALID(x) extract32((x)->word[0], 31, 1)
27
-
23
#define CD_ASID(x) extract32((x)->word[1], 16, 16)
28
#if defined(TARGET_WORDS_BIGENDIAN)
24
#define CD_TTB(x, sel) \
29
#define UNAME_MACHINE "armv5teb"
25
({ \
30
#else
31
diff --git a/linux-user/arm/cpu_loop.c b/linux-user/arm/cpu_loop.c
32
index XXXXXXX..XXXXXXX 100644
33
--- a/linux-user/arm/cpu_loop.c
34
+++ b/linux-user/arm/cpu_loop.c
35
@@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env)
36
37
if (n == ARM_NR_cacheflush) {
38
/* nop */
39
- } else if (n == ARM_NR_semihosting
40
- || n == ARM_NR_thumb_semihosting) {
41
- env->regs[0] = do_arm_semihosting (env);
42
} else if (n == 0 || n >= ARM_SYSCALL_BASE || env->thumb) {
43
/* linux syscall */
44
if (env->thumb || n == 0) {
45
--
26
--
46
2.20.1
27
2.20.1
47
28
48
29
diff view generated by jsdifflib
New patch
1
The documentation of the -machine memory-backend has some minor
2
formatting errors:
3
* Misindentation of the initial line meant that the whole option
4
section is incorrectly indented in the HTML output compared to
5
the other -machine options
6
* The examples weren't indented, which meant that they were formatted
7
as plain run-on text including outputting the "::" as text.
8
* The a) b) list has no rst-format markup so it is rendered as
9
a single run-on paragraph
1
10
11
Fix the formatting.
12
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Igor Mammedov <imammedo@redhat.com>
15
Message-id: 20210719105257.3599-1-peter.maydell@linaro.org
16
---
17
qemu-options.hx | 30 +++++++++++++++++-------------
18
1 file changed, 17 insertions(+), 13 deletions(-)
19
20
diff --git a/qemu-options.hx b/qemu-options.hx
21
index XXXXXXX..XXXXXXX 100644
22
--- a/qemu-options.hx
23
+++ b/qemu-options.hx
24
@@ -XXX,XX +XXX,XX @@ SRST
25
Enables or disables ACPI Heterogeneous Memory Attribute Table
26
(HMAT) support. The default is off.
27
28
- ``memory-backend='id'``
29
+ ``memory-backend='id'``
30
An alternative to legacy ``-mem-path`` and ``mem-prealloc`` options.
31
Allows to use a memory backend as main RAM.
32
33
For example:
34
::
35
- -object memory-backend-file,id=pc.ram,size=512M,mem-path=/hugetlbfs,prealloc=on,share=on
36
- -machine memory-backend=pc.ram
37
- -m 512M
38
+
39
+ -object memory-backend-file,id=pc.ram,size=512M,mem-path=/hugetlbfs,prealloc=on,share=on
40
+ -machine memory-backend=pc.ram
41
+ -m 512M
42
43
Migration compatibility note:
44
- a) as backend id one shall use value of 'default-ram-id', advertised by
45
- machine type (available via ``query-machines`` QMP command), if migration
46
- to/from old QEMU (<5.0) is expected.
47
- b) for machine types 4.0 and older, user shall
48
- use ``x-use-canonical-path-for-ramblock-id=off`` backend option
49
- if migration to/from old QEMU (<5.0) is expected.
50
+
51
+ * as backend id one shall use value of 'default-ram-id', advertised by
52
+ machine type (available via ``query-machines`` QMP command), if migration
53
+ to/from old QEMU (<5.0) is expected.
54
+ * for machine types 4.0 and older, user shall
55
+ use ``x-use-canonical-path-for-ramblock-id=off`` backend option
56
+ if migration to/from old QEMU (<5.0) is expected.
57
+
58
For example:
59
::
60
- -object memory-backend-ram,id=pc.ram,size=512M,x-use-canonical-path-for-ramblock-id=off
61
- -machine memory-backend=pc.ram
62
- -m 512M
63
+
64
+ -object memory-backend-ram,id=pc.ram,size=512M,x-use-canonical-path-for-ramblock-id=off
65
+ -machine memory-backend=pc.ram
66
+ -m 512M
67
ERST
68
69
HXCOMM Deprecated by -machine
70
--
71
2.20.1
72
73
diff view generated by jsdifflib
1
From: Alex Bennée <alex.bennee@linaro.org>
1
For M-profile, unlike A-profile, the low 2 bits of SP are defined to be
2
RES0H, which is to say that they must be hardwired to zero so that
3
guest attempts to write non-zero values to them are ignored.
2
4
3
We do this for other semihosting calls so we might as well do it for
5
Implement this behaviour by masking out the low bits:
4
M-profile as well.
6
* for writes to r13 by the gdbstub
7
* for writes to any of the various flavours of SP via MSR
8
* for writes to r13 via store_reg() in generated code
5
9
6
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
10
Note that all the direct uses of cpu_R[] in translate.c are in places
11
where the register is definitely not r13 (usually because that has
12
been checked for as an UNDEFINED or UNPREDICTABLE case and handled as
13
UNDEF).
14
15
All the other writes to regs[13] in C code are either:
16
* A-profile only code
17
* writes of values we can guarantee to be aligned, such as
18
- writes of previous-SP-value plus or minus a 4-aligned constant
19
- writes of the value in an SP limit register (which we already
20
enforce to be aligned)
21
22
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
23
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20190913151845.12582-3-alex.bennee@linaro.org
24
Message-id: 20210723162146.5167-2-peter.maydell@linaro.org
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
25
---
12
target/arm/m_helper.c | 18 ++++++------------
26
target/arm/gdbstub.c | 4 ++++
13
target/arm/translate.c | 11 ++++++++++-
27
target/arm/m_helper.c | 14 ++++++++------
14
2 files changed, 16 insertions(+), 13 deletions(-)
28
target/arm/translate.c | 3 +++
29
3 files changed, 15 insertions(+), 6 deletions(-)
15
30
31
diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c
32
index XXXXXXX..XXXXXXX 100644
33
--- a/target/arm/gdbstub.c
34
+++ b/target/arm/gdbstub.c
35
@@ -XXX,XX +XXX,XX @@ int arm_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)
36
37
if (n < 16) {
38
/* Core integer register. */
39
+ if (n == 13 && arm_feature(env, ARM_FEATURE_M)) {
40
+ /* M profile SP low bits are always 0 */
41
+ tmp &= ~3;
42
+ }
43
env->regs[n] = tmp;
44
return 4;
45
}
16
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
46
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
17
index XXXXXXX..XXXXXXX 100644
47
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/m_helper.c
48
--- a/target/arm/m_helper.c
19
+++ b/target/arm/m_helper.c
49
+++ b/target/arm/m_helper.c
20
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
50
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val)
21
break;
51
if (!env->v7m.secure) {
52
return;
53
}
54
- env->v7m.other_ss_msp = val;
55
+ env->v7m.other_ss_msp = val & ~3;
56
return;
57
case 0x89: /* PSP_NS */
58
if (!env->v7m.secure) {
59
return;
60
}
61
- env->v7m.other_ss_psp = val;
62
+ env->v7m.other_ss_psp = val & ~3;
63
return;
64
case 0x8a: /* MSPLIM_NS */
65
if (!env->v7m.secure) {
66
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val)
67
68
limit = is_psp ? env->v7m.psplim[false] : env->v7m.msplim[false];
69
70
+ val &= ~0x3;
71
+
72
if (val < limit) {
73
raise_exception_ra(env, EXCP_STKOF, 0, 1, GETPC());
74
}
75
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val)
76
break;
77
case 8: /* MSP */
78
if (v7m_using_psp(env)) {
79
- env->v7m.other_sp = val;
80
+ env->v7m.other_sp = val & ~3;
81
} else {
82
- env->regs[13] = val;
83
+ env->regs[13] = val & ~3;
22
}
84
}
23
break;
85
break;
24
+ case EXCP_SEMIHOST:
86
case 9: /* PSP */
25
+ qemu_log_mask(CPU_LOG_INT,
87
if (v7m_using_psp(env)) {
26
+ "...handling as semihosting call 0x%x\n",
88
- env->regs[13] = val;
27
+ env->regs[0]);
89
+ env->regs[13] = val & ~3;
28
+ env->regs[0] = do_arm_semihosting(env);
90
} else {
29
+ return;
91
- env->v7m.other_sp = val;
30
case EXCP_BKPT:
92
+ env->v7m.other_sp = val & ~3;
31
- if (semihosting_enabled()) {
93
}
32
- int nr;
33
- nr = arm_lduw_code(env, env->regs[15], arm_sctlr_b(env)) & 0xff;
34
- if (nr == 0xab) {
35
- env->regs[15] += 2;
36
- qemu_log_mask(CPU_LOG_INT,
37
- "...handling as semihosting call 0x%x\n",
38
- env->regs[0]);
39
- env->regs[0] = do_arm_semihosting(env);
40
- return;
41
- }
42
- }
43
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_DEBUG, false);
44
break;
94
break;
45
case EXCP_IRQ:
95
case 10: /* MSPLIM */
46
diff --git a/target/arm/translate.c b/target/arm/translate.c
96
diff --git a/target/arm/translate.c b/target/arm/translate.c
47
index XXXXXXX..XXXXXXX 100644
97
index XXXXXXX..XXXXXXX 100644
48
--- a/target/arm/translate.c
98
--- a/target/arm/translate.c
49
+++ b/target/arm/translate.c
99
+++ b/target/arm/translate.c
50
@@ -XXX,XX +XXX,XX @@ static bool trans_BKPT(DisasContext *s, arg_BKPT *a)
100
@@ -XXX,XX +XXX,XX @@ void store_reg(DisasContext *s, int reg, TCGv_i32 var)
51
if (!ENABLE_ARCH_5) {
101
*/
52
return false;
102
tcg_gen_andi_i32(var, var, s->thumb ? ~1 : ~3);
103
s->base.is_jmp = DISAS_JUMP;
104
+ } else if (reg == 13 && arm_dc_feature(s, ARM_FEATURE_M)) {
105
+ /* For M-profile SP bits [1:0] are always zero */
106
+ tcg_gen_andi_i32(var, var, ~3);
53
}
107
}
54
- gen_exception_bkpt_insn(s, syn_aa32_bkpt(a->imm, false));
108
tcg_gen_mov_i32(cpu_R[reg], var);
55
+ if (arm_dc_feature(s, ARM_FEATURE_M) &&
109
tcg_temp_free_i32(var);
56
+ semihosting_enabled() &&
57
+#ifndef CONFIG_USER_ONLY
58
+ !IS_USER(s) &&
59
+#endif
60
+ (a->imm == 0xab)) {
61
+ gen_exception_internal_insn(s, s->base.pc_next, EXCP_SEMIHOST);
62
+ } else {
63
+ gen_exception_bkpt_insn(s, syn_aa32_bkpt(a->imm, false));
64
+ }
65
return true;
66
}
67
68
--
110
--
69
2.20.1
111
2.20.1
70
112
71
113
diff view generated by jsdifflib
1
If we're booting a Linux kernel directly into Non-Secure
1
In do_v7m_exception_exit(), we perform various checks as part of
2
state on a CPU which has Secure state, then make sure we
2
performing the exception return. If one of these checks fails, the
3
set the NSACR CP11 and CP10 bits, so that Non-Secure is allowed
3
architecture requires that we take an appropriate exception on the
4
to access the FPU. Otherwise an AArch32 kernel will UNDEF as
4
existing stackframe. We implement this by calling
5
soon as it tries to use the FPU.
5
v7m_exception_taken() to set up to take the new exception, and then
6
immediately returning from do_v7m_exception_exit() without proceeding
7
any further with the unstack-and-exception-return process.
6
8
7
It used to not matter that we didn't do this until commit
9
In a couple of checks that are new in v8.1M, we forgot the "return"
8
fc1120a7f5f2d4b6, where we implemented actually honouring
10
statement, with the effect that if bad code in the guest tripped over
9
these NSACR bits.
11
these checks we would set up to take a UsageFault exception but then
12
blunder on trying to also unstack and return from the original
13
exception, with the probable result that the guest would crash.
10
14
11
The problem only exists for CPUs where EL3 is AArch32; the
15
Add the missing return statements.
12
equivalent AArch64 trap bits are in CPTR_EL3 and are "0 to
13
not trap, 1 to trap", so the reset value of the register
14
permits NS access, unlike NSACR.
15
16
16
Fixes: fc1120a7f5
17
Fixes: https://bugs.launchpad.net/qemu/+bug/1844597
18
Cc: qemu-stable@nongnu.org
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
18
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
21
Message-id: 20190920174039.3916-1-peter.maydell@linaro.org
19
Message-id: 20210723162146.5167-3-peter.maydell@linaro.org
22
---
20
---
23
hw/arm/boot.c | 2 ++
21
target/arm/m_helper.c | 2 ++
24
1 file changed, 2 insertions(+)
22
1 file changed, 2 insertions(+)
25
23
26
diff --git a/hw/arm/boot.c b/hw/arm/boot.c
24
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
27
index XXXXXXX..XXXXXXX 100644
25
index XXXXXXX..XXXXXXX 100644
28
--- a/hw/arm/boot.c
26
--- a/target/arm/m_helper.c
29
+++ b/hw/arm/boot.c
27
+++ b/target/arm/m_helper.c
30
@@ -XXX,XX +XXX,XX @@ static void do_cpu_reset(void *opaque)
28
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
31
(cs != first_cpu || !info->secure_board_setup)) {
29
qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing "
32
/* Linux expects non-secure state */
30
"stackframe: NSACR prevents clearing FPU registers\n");
33
env->cp15.scr_el3 |= SCR_NS;
31
v7m_exception_taken(cpu, excret, true, false);
34
+ /* Set NSACR.{CP11,CP10} so NS can access the FPU */
32
+ return;
35
+ env->cp15.nsacr |= 3 << 10;
33
} else if (!cpacr_pass) {
34
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE,
35
exc_secure);
36
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
37
qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing "
38
"stackframe: CPACR prevents clearing FPU registers\n");
39
v7m_exception_taken(cpu, excret, true, false);
40
+ return;
36
}
41
}
37
}
42
}
38
43
/* Clear s0..s15, FPSCR and VPR */
39
--
44
--
40
2.20.1
45
2.20.1
41
46
42
47
diff view generated by jsdifflib
New patch
1
For M-profile, we weren't reporting alignment faults triggered by the
2
generic TCG code correctly to the guest. These get passed into
3
arm_v7m_cpu_do_interrupt() as an EXCP_DATA_ABORT with an A-profile
4
style exception.fsr value of 1. We didn't check for this, and so
5
they fell through into the default of "assume this is an MPU fault"
6
and were reported to the guest as a data access violation MPU fault.
1
7
8
Report these alignment faults as UsageFaults which set the UNALIGNED
9
bit in the UFSR.
10
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
13
Message-id: 20210723162146.5167-4-peter.maydell@linaro.org
14
---
15
target/arm/m_helper.c | 8 ++++++++
16
1 file changed, 8 insertions(+)
17
18
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
19
index XXXXXXX..XXXXXXX 100644
20
--- a/target/arm/m_helper.c
21
+++ b/target/arm/m_helper.c
22
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
23
env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK;
24
break;
25
case EXCP_UNALIGNED:
26
+ /* Unaligned faults reported by M-profile aware code */
27
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure);
28
env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNALIGNED_MASK;
29
break;
30
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
31
}
32
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false);
33
break;
34
+ case 0x1: /* Alignment fault reported by generic code */
35
+ qemu_log_mask(CPU_LOG_INT,
36
+ "...really UsageFault with UFSR.UNALIGNED\n");
37
+ env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNALIGNED_MASK;
38
+ armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE,
39
+ env->v7m.secure);
40
+ break;
41
default:
42
/*
43
* All other FSR values are either MPU faults or "can't happen
44
--
45
2.20.1
46
47
diff view generated by jsdifflib
New patch
1
The ISCR.ISRPENDING bit is set when an external interrupt is pending.
2
This is true whether that external interrupt is enabled or not.
3
This means that we can't use 's->vectpending == 0' as a shortcut to
4
"ISRPENDING is zero", because s->vectpending indicates only the
5
highest priority pending enabled interrupt.
1
6
7
Remove the incorrect optimization so that if there is no pending
8
enabled interrupt we fall through to scanning through the whole
9
interrupt array.
10
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
13
Message-id: 20210723162146.5167-5-peter.maydell@linaro.org
14
---
15
hw/intc/armv7m_nvic.c | 9 ++++-----
16
1 file changed, 4 insertions(+), 5 deletions(-)
17
18
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
19
index XXXXXXX..XXXXXXX 100644
20
--- a/hw/intc/armv7m_nvic.c
21
+++ b/hw/intc/armv7m_nvic.c
22
@@ -XXX,XX +XXX,XX @@ static bool nvic_isrpending(NVICState *s)
23
{
24
int irq;
25
26
- /* We can shortcut if the highest priority pending interrupt
27
- * happens to be external or if there is nothing pending.
28
+ /*
29
+ * We can shortcut if the highest priority pending interrupt
30
+ * happens to be external; if not we need to check the whole
31
+ * vectors[] array.
32
*/
33
if (s->vectpending > NVIC_FIRST_IRQ) {
34
return true;
35
}
36
- if (s->vectpending == 0) {
37
- return false;
38
- }
39
40
for (irq = NVIC_FIRST_IRQ; irq < s->num_irq; irq++) {
41
if (s->vectors[irq].pending) {
42
--
43
2.20.1
44
45
diff view generated by jsdifflib
New patch
1
The VECTPENDING field in the ICSR is 9 bits wide, in bits [20:12] of
2
the register. We were incorrectly masking it to 8 bits, so it would
3
report the wrong value if the pending exception was greater than 256.
4
Fix the bug.
1
5
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20210723162146.5167-6-peter.maydell@linaro.org
9
---
10
hw/intc/armv7m_nvic.c | 2 +-
11
1 file changed, 1 insertion(+), 1 deletion(-)
12
13
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/intc/armv7m_nvic.c
16
+++ b/hw/intc/armv7m_nvic.c
17
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
18
/* VECTACTIVE */
19
val = cpu->env.v7m.exception;
20
/* VECTPENDING */
21
- val |= (s->vectpending & 0xff) << 12;
22
+ val |= (s->vectpending & 0x1ff) << 12;
23
/* ISRPENDING - set if any external IRQ is pending */
24
if (nvic_isrpending(s)) {
25
val |= (1 << 22);
26
--
27
2.20.1
28
29
diff view generated by jsdifflib
New patch
1
In Arm v8.1M the VECTPENDING field in the ICSR has new behaviour: if
2
the register is accessed NonSecure and the highest priority pending
3
enabled exception (that would be returned in the VECTPENDING field)
4
targets Secure, then the VECTPENDING field must read 1 rather than
5
the exception number of the pending exception. Implement this.
1
6
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20210723162146.5167-7-peter.maydell@linaro.org
10
---
11
hw/intc/armv7m_nvic.c | 31 ++++++++++++++++++++++++-------
12
1 file changed, 24 insertions(+), 7 deletions(-)
13
14
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/intc/armv7m_nvic.c
17
+++ b/hw/intc/armv7m_nvic.c
18
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque)
19
nvic_irq_update(s);
20
}
21
22
+static bool vectpending_targets_secure(NVICState *s)
23
+{
24
+ /* Return true if s->vectpending targets Secure state */
25
+ if (s->vectpending_is_s_banked) {
26
+ return true;
27
+ }
28
+ return !exc_is_banked(s->vectpending) &&
29
+ exc_targets_secure(s, s->vectpending);
30
+}
31
+
32
void armv7m_nvic_get_pending_irq_info(void *opaque,
33
int *pirq, bool *ptargets_secure)
34
{
35
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_get_pending_irq_info(void *opaque,
36
37
assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq);
38
39
- if (s->vectpending_is_s_banked) {
40
- targets_secure = true;
41
- } else {
42
- targets_secure = !exc_is_banked(pending) &&
43
- exc_targets_secure(s, pending);
44
- }
45
+ targets_secure = vectpending_targets_secure(s);
46
47
trace_nvic_get_pending_irq_info(pending, targets_secure);
48
49
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
50
/* VECTACTIVE */
51
val = cpu->env.v7m.exception;
52
/* VECTPENDING */
53
- val |= (s->vectpending & 0x1ff) << 12;
54
+ if (s->vectpending) {
55
+ /*
56
+ * From v8.1M VECTPENDING must read as 1 if accessed as
57
+ * NonSecure and the highest priority pending and enabled
58
+ * exception targets Secure.
59
+ */
60
+ int vp = s->vectpending;
61
+ if (!attrs.secure && arm_feature(&cpu->env, ARM_FEATURE_V8_1M) &&
62
+ vectpending_targets_secure(s)) {
63
+ vp = 1;
64
+ }
65
+ val |= (vp & 0x1ff) << 12;
66
+ }
67
/* ISRPENDING - set if any external IRQ is pending */
68
if (nvic_isrpending(s)) {
69
val |= (1 << 22);
70
--
71
2.20.1
72
73
diff view generated by jsdifflib
1
From: Alex Bennée <alex.bennee@linaro.org>
1
From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com>
2
2
3
These were missed in the recent de-tangling so have been updated to be
3
Missed in commit f3478392 "docs: Move deprecation, build
4
more actuate. I've also built up ARM_TESTS in a manner similar to
4
and license info out of system/"
5
AARCH64_TESTS for better consistency.
6
5
7
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
6
Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com>
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Message-id: 20190913151845.12582-2-alex.bennee@linaro.org
8
Message-id: 20210723065828.1336760-1-maozhongyi@cmss.chinamobile.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
10
---
12
tests/tcg/Makefile.target | 7 +++++--
11
configure | 2 +-
13
tests/tcg/aarch64/Makefile.target | 3 ++-
12
target/i386/cpu.c | 2 +-
14
tests/tcg/arm/Makefile.target | 15 ++++++++-------
13
MAINTAINERS | 2 +-
15
3 files changed, 15 insertions(+), 10 deletions(-)
14
3 files changed, 3 insertions(+), 3 deletions(-)
16
15
17
diff --git a/tests/tcg/Makefile.target b/tests/tcg/Makefile.target
16
diff --git a/configure b/configure
17
index XXXXXXX..XXXXXXX 100755
18
--- a/configure
19
+++ b/configure
20
@@ -XXX,XX +XXX,XX @@ fi
21
22
if test -n "${deprecated_features}"; then
23
echo "Warning, deprecated features enabled."
24
- echo "Please see docs/system/deprecated.rst"
25
+ echo "Please see docs/about/deprecated.rst"
26
echo " features: ${deprecated_features}"
27
fi
28
29
diff --git a/target/i386/cpu.c b/target/i386/cpu.c
18
index XXXXXXX..XXXXXXX 100644
30
index XXXXXXX..XXXXXXX 100644
19
--- a/tests/tcg/Makefile.target
31
--- a/target/i386/cpu.c
20
+++ b/tests/tcg/Makefile.target
32
+++ b/target/i386/cpu.c
21
@@ -XXX,XX +XXX,XX @@ TIMEOUT=15
33
@@ -XXX,XX +XXX,XX @@ static const X86CPUDefinition builtin_x86_defs[] = {
22
endif
34
* none", but this is just for compatibility while libvirt isn't
23
35
* adapted to resolve CPU model versions before creating VMs.
24
ifdef CONFIG_USER_ONLY
36
* See "Runnability guarantee of CPU models" at
25
-# The order we include is important. We include multiarch, base arch
37
- * docs/system/deprecated.rst.
26
-# and finally arch if it's not the same as base arch.
38
+ * docs/about/deprecated.rst.
27
+# The order we include is important. We include multiarch first and
39
*/
28
+# then the target. If there are common tests shared between
40
X86CPUVersion default_cpu_version = 1;
29
+# sub-targets (e.g. ARM & AArch64) then it is up to
41
30
+# $(TARGET_NAME)/Makefile.target to include the common parent
42
diff --git a/MAINTAINERS b/MAINTAINERS
31
+# architecture in its VPATH.
32
-include $(SRC_PATH)/tests/tcg/multiarch/Makefile.target
33
-include $(SRC_PATH)/tests/tcg/$(TARGET_NAME)/Makefile.target
34
35
diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target
36
index XXXXXXX..XXXXXXX 100644
43
index XXXXXXX..XXXXXXX 100644
37
--- a/tests/tcg/aarch64/Makefile.target
44
--- a/MAINTAINERS
38
+++ b/tests/tcg/aarch64/Makefile.target
45
+++ b/MAINTAINERS
39
@@ -XXX,XX +XXX,XX @@ VPATH         += $(ARM_SRC)
46
@@ -XXX,XX +XXX,XX @@ F: contrib/gitdm/*
40
AARCH64_SRC=$(SRC_PATH)/tests/tcg/aarch64
47
41
VPATH         += $(AARCH64_SRC)
48
Incompatible changes
42
49
R: libvir-list@redhat.com
43
-# we don't build any other ARM test
50
-F: docs/system/deprecated.rst
44
+# Float-convert Tests
51
+F: docs/about/deprecated.rst
45
AARCH64_TESTS=fcvt
52
46
53
Build System
47
fcvt: LDFLAGS+=-lm
54
------------
48
@@ -XXX,XX +XXX,XX @@ run-fcvt: fcvt
49
    $(call run-test,$<,$(QEMU) $<, "$< on $(TARGET_NAME)")
50
    $(call diff-out,$<,$(AARCH64_SRC)/fcvt.ref)
51
52
+# Pauth Tests
53
AARCH64_TESTS += pauth-1 pauth-2
54
run-pauth-%: QEMU_OPTS += -cpu max
55
56
diff --git a/tests/tcg/arm/Makefile.target b/tests/tcg/arm/Makefile.target
57
index XXXXXXX..XXXXXXX 100644
58
--- a/tests/tcg/arm/Makefile.target
59
+++ b/tests/tcg/arm/Makefile.target
60
@@ -XXX,XX +XXX,XX @@ ARM_SRC=$(SRC_PATH)/tests/tcg/arm
61
# Set search path for all sources
62
VPATH         += $(ARM_SRC)
63
64
-ARM_TESTS=hello-arm test-arm-iwmmxt
65
-
66
-TESTS += $(ARM_TESTS) fcvt
67
-
68
+# Basic Hello World
69
+ARM_TESTS = hello-arm
70
hello-arm: CFLAGS+=-marm -ffreestanding
71
hello-arm: LDFLAGS+=-nostdlib
72
73
+# IWMXT floating point extensions
74
+ARM_TESTS += test-arm-iwmmxt
75
test-arm-iwmmxt: CFLAGS+=-marm -march=iwmmxt -mabi=aapcs -mfpu=fpv4-sp-d16
76
test-arm-iwmmxt: test-arm-iwmmxt.S
77
    $(CC) $(CFLAGS) $< -o $@ $(LDFLAGS)
78
79
-ifeq ($(TARGET_NAME), arm)
80
+# Float-convert Tests
81
+ARM_TESTS += fcvt
82
fcvt: LDFLAGS+=-lm
83
# fcvt: CFLAGS+=-march=armv8.2-a+fp16 -mfpu=neon-fp-armv8
84
-
85
run-fcvt: fcvt
86
    $(call run-test,fcvt,$(QEMU) $<,"$< on $(TARGET_NAME)")
87
    $(call diff-out,fcvt,$(ARM_SRC)/fcvt.ref)
88
-endif
89
+
90
+TESTS += $(ARM_TESTS)
91
92
# On ARM Linux only supports 4k pages
93
EXTRA_RUNS+=run-test-mmap-4096
94
--
55
--
95
2.20.1
56
2.20.1
96
57
97
58
diff view generated by jsdifflib
1
From: Luc Michel <luc.michel@greensocs.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
For AArch64 CPUs with a CBAR register, we have two views for it:
3
Currently, our only caller is sve_zcr_len_for_el, which has
4
- in AArch64 state, the CBAR_EL1 register (S3_1_C15_C3_0), returns the
4
already masked the length extracted from ZCR_ELx, so the
5
full 64 bits CBAR value
5
masking done here is a nop. But we will shortly have uses
6
- in AArch32 state, the CBAR register (cp15, opc1=1, CRn=15, CRm=3, opc2=0)
6
from other locations, where the length will be unmasked.
7
returns a 32 bits view such that:
8
CBAR = CBAR_EL1[31:18] 0..0 CBAR_EL1[43:32]
9
7
10
This commit fixes the current implementation where:
8
Saturate the length to ARM_MAX_VQ instead of truncating to
11
- CBAR_EL1 was returning the 32 bits view instead of the full 64 bits
9
the low 4 bits.
12
value,
13
- CBAR was returning a truncated 32 bits version of the full 64 bits
14
one, instead of the 32 bits view
15
- CBAR was declared as cp15, opc1=4, CRn=15, CRm=0, opc2=0, which is
16
the CBAR register found in the ARMv7 Cortex-Ax CPUs, but not in
17
ARMv8 CPUs.
18
10
19
Signed-off-by: Luc Michel <luc.michel@greensocs.com>
11
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
20
Message-id: 20190912110103.1417887-1-luc.michel@greensocs.com
21
[PMM: Added a comment about the two different kinds of CBAR]
22
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
13
Message-id: 20210723203344.968563-2-richard.henderson@linaro.org
23
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
24
---
15
---
25
target/arm/helper.c | 19 ++++++++++++++++---
16
target/arm/helper.c | 4 +++-
26
1 file changed, 16 insertions(+), 3 deletions(-)
17
1 file changed, 3 insertions(+), 1 deletion(-)
27
18
28
diff --git a/target/arm/helper.c b/target/arm/helper.c
19
diff --git a/target/arm/helper.c b/target/arm/helper.c
29
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
30
--- a/target/arm/helper.c
21
--- a/target/arm/helper.c
31
+++ b/target/arm/helper.c
22
+++ b/target/arm/helper.c
32
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
23
@@ -XXX,XX +XXX,XX @@ static uint32_t sve_zcr_get_valid_len(ARMCPU *cpu, uint32_t start_len)
33
}
24
{
34
25
uint32_t end_len;
35
if (arm_feature(env, ARM_FEATURE_CBAR)) {
26
36
+ /*
27
- end_len = start_len &= 0xf;
37
+ * CBAR is IMPDEF, but common on Arm Cortex-A implementations.
28
+ start_len = MIN(start_len, ARM_MAX_VQ - 1);
38
+ * There are two flavours:
29
+ end_len = start_len;
39
+ * (1) older 32-bit only cores have a simple 32-bit CBAR
30
+
40
+ * (2) 64-bit cores have a 64-bit CBAR visible to AArch64, plus a
31
if (!test_bit(start_len, cpu->sve_vq_map)) {
41
+ * 32-bit register visible to AArch32 at a different encoding
32
end_len = find_last_bit(cpu->sve_vq_map, start_len);
42
+ * to the "flavour 1" register and with the bits rearranged to
33
assert(end_len < start_len);
43
+ * be able to squash a 64-bit address into the 32-bit view.
44
+ * We distinguish the two via the ARM_FEATURE_AARCH64 flag, but
45
+ * in future if we support AArch32-only configs of some of the
46
+ * AArch64 cores we might need to add a specific feature flag
47
+ * to indicate cores with "flavour 2" CBAR.
48
+ */
49
if (arm_feature(env, ARM_FEATURE_AARCH64)) {
50
/* 32 bit view is [31:18] 0...0 [43:32]. */
51
uint32_t cbar32 = (extract64(cpu->reset_cbar, 18, 14) << 18)
52
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
53
ARMCPRegInfo cbar_reginfo[] = {
54
{ .name = "CBAR",
55
.type = ARM_CP_CONST,
56
- .cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0,
57
- .access = PL1_R, .resetvalue = cpu->reset_cbar },
58
+ .cp = 15, .crn = 15, .crm = 3, .opc1 = 1, .opc2 = 0,
59
+ .access = PL1_R, .resetvalue = cbar32 },
60
{ .name = "CBAR_EL1", .state = ARM_CP_STATE_AA64,
61
.type = ARM_CP_CONST,
62
.opc0 = 3, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 0,
63
- .access = PL1_R, .resetvalue = cbar32 },
64
+ .access = PL1_R, .resetvalue = cpu->reset_cbar },
65
REGINFO_SENTINEL
66
};
67
/* We don't implement a r/w 64 bit CBAR currently */
68
--
34
--
69
2.20.1
35
2.20.1
70
36
71
37
diff view generated by jsdifflib
1
From: Alex Bennée <alex.bennee@linaro.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Now we do all our checking and use a common EXCP_SEMIHOST for
3
Rename from sve_zcr_get_valid_len and make accessible
4
semihosting operations we can make helper code a lot simpler.
4
from outside of helper.c.
5
5
6
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Message-id: 20190913151845.12582-5-alex.bennee@linaro.org
8
Message-id: 20210723203344.968563-3-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
10
---
11
target/arm/helper.c | 96 +++++++++++----------------------------------
11
target/arm/internals.h | 10 ++++++++++
12
1 file changed, 22 insertions(+), 74 deletions(-)
12
target/arm/helper.c | 4 ++--
13
2 files changed, 12 insertions(+), 2 deletions(-)
13
14
15
diff --git a/target/arm/internals.h b/target/arm/internals.h
16
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/internals.h
18
+++ b/target/arm/internals.h
19
@@ -XXX,XX +XXX,XX @@ void arm_translate_init(void);
20
void arm_cpu_synchronize_from_tb(CPUState *cs, const TranslationBlock *tb);
21
#endif /* CONFIG_TCG */
22
23
+/**
24
+ * aarch64_sve_zcr_get_valid_len:
25
+ * @cpu: cpu context
26
+ * @start_len: maximum len to consider
27
+ *
28
+ * Return the maximum supported sve vector length <= @start_len.
29
+ * Note that both @start_len and the return value are in units
30
+ * of ZCR_ELx.LEN, so the vector bit length is (x + 1) * 128.
31
+ */
32
+uint32_t aarch64_sve_zcr_get_valid_len(ARMCPU *cpu, uint32_t start_len);
33
34
enum arm_fprounding {
35
FPROUNDING_TIEEVEN,
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
36
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
index XXXXXXX..XXXXXXX 100644
37
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
38
--- a/target/arm/helper.c
17
+++ b/target/arm/helper.c
39
+++ b/target/arm/helper.c
18
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs)
40
@@ -XXX,XX +XXX,XX @@ int sve_exception_el(CPUARMState *env, int el)
19
new_el, env->pc, pstate_read(env));
41
return 0;
20
}
42
}
21
43
22
-static inline bool check_for_semihosting(CPUState *cs)
44
-static uint32_t sve_zcr_get_valid_len(ARMCPU *cpu, uint32_t start_len)
23
-{
45
+uint32_t aarch64_sve_zcr_get_valid_len(ARMCPU *cpu, uint32_t start_len)
24
+/*
46
{
25
+ * Do semihosting call and set the appropriate return value. All the
47
uint32_t end_len;
26
+ * permission and validity checks have been done at translate time.
48
27
+ *
49
@@ -XXX,XX +XXX,XX @@ uint32_t sve_zcr_len_for_el(CPUARMState *env, int el)
28
+ * We only see semihosting exceptions in TCG only as they are not
50
zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[3]);
29
+ * trapped to the hypervisor in KVM.
30
+ */
31
#ifdef CONFIG_TCG
32
- /* Check whether this exception is a semihosting call; if so
33
- * then handle it and return true; otherwise return false.
34
- */
35
+static void handle_semihosting(CPUState *cs)
36
+{
37
ARMCPU *cpu = ARM_CPU(cs);
38
CPUARMState *env = &cpu->env;
39
40
if (is_a64(env)) {
41
- if (cs->exception_index == EXCP_SEMIHOST) {
42
- /* This is always the 64-bit semihosting exception.
43
- * The "is this usermode" and "is semihosting enabled"
44
- * checks have been done at translate time.
45
- */
46
- qemu_log_mask(CPU_LOG_INT,
47
- "...handling as semihosting call 0x%" PRIx64 "\n",
48
- env->xregs[0]);
49
- env->xregs[0] = do_arm_semihosting(env);
50
- return true;
51
- }
52
- return false;
53
+ qemu_log_mask(CPU_LOG_INT,
54
+ "...handling as semihosting call 0x%" PRIx64 "\n",
55
+ env->xregs[0]);
56
+ env->xregs[0] = do_arm_semihosting(env);
57
} else {
58
- uint32_t imm;
59
-
60
- /* Only intercept calls from privileged modes, to provide some
61
- * semblance of security.
62
- */
63
- if (cs->exception_index != EXCP_SEMIHOST &&
64
- (!semihosting_enabled() ||
65
- ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR))) {
66
- return false;
67
- }
68
-
69
- switch (cs->exception_index) {
70
- case EXCP_SEMIHOST:
71
- /* This is always a semihosting call; the "is this usermode"
72
- * and "is semihosting enabled" checks have been done at
73
- * translate time.
74
- */
75
- break;
76
- case EXCP_SWI:
77
- /* Check for semihosting interrupt. */
78
- if (env->thumb) {
79
- imm = arm_lduw_code(env, env->regs[15] - 2, arm_sctlr_b(env))
80
- & 0xff;
81
- if (imm == 0xab) {
82
- break;
83
- }
84
- } else {
85
- imm = arm_ldl_code(env, env->regs[15] - 4, arm_sctlr_b(env))
86
- & 0xffffff;
87
- if (imm == 0x123456) {
88
- break;
89
- }
90
- }
91
- return false;
92
- case EXCP_BKPT:
93
- /* See if this is a semihosting syscall. */
94
- if (env->thumb) {
95
- imm = arm_lduw_code(env, env->regs[15], arm_sctlr_b(env))
96
- & 0xff;
97
- if (imm == 0xab) {
98
- env->regs[15] += 2;
99
- break;
100
- }
101
- }
102
- return false;
103
- default:
104
- return false;
105
- }
106
-
107
qemu_log_mask(CPU_LOG_INT,
108
"...handling as semihosting call 0x%x\n",
109
env->regs[0]);
110
env->regs[0] = do_arm_semihosting(env);
111
- return true;
112
}
51
}
113
-#else
52
114
- return false;
53
- return sve_zcr_get_valid_len(cpu, zcr_len);
115
-#endif
54
+ return aarch64_sve_zcr_get_valid_len(cpu, zcr_len);
116
}
55
}
117
+#endif
56
118
57
static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
119
/* Handle a CPU exception for A and R profile CPUs.
120
* Do any appropriate logging, handle PSCI calls, and then hand off
121
@@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs)
122
return;
123
}
124
125
- /* Semihosting semantics depend on the register width of the
126
- * code that caused the exception, not the target exception level,
127
- * so must be handled here.
128
+ /*
129
+ * Semihosting semantics depend on the register width of the code
130
+ * that caused the exception, not the target exception level, so
131
+ * must be handled here.
132
*/
133
- if (check_for_semihosting(cs)) {
134
+#ifdef CONFIG_TCG
135
+ if (cs->exception_index == EXCP_SEMIHOST) {
136
+ handle_semihosting(cs);
137
return;
138
}
139
+#endif
140
141
/* Hooks may change global state so BQL should be held, also the
142
* BQL needs to be held for any modification of
143
--
58
--
144
2.20.1
59
2.20.1
145
60
146
61
diff view generated by jsdifflib
1
From: Alex Bennée <alex.bennee@linaro.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
We already use semihosting for the system stuff so this is a simple
3
Mirror the behavour of /proc/sys/abi/sve_default_vector_length
4
smoke test to ensure we are working OK on linux-user.
4
under the real linux kernel. We have no way of passing along
5
a real default across exec like the kernel can, but this is a
6
decent way of adjusting the startup vector length of a process.
5
7
6
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
8
Resolves: https://gitlab.com/qemu-project/qemu/-/issues/482
7
Message-id: 20190913151845.12582-7-alex.bennee@linaro.org
9
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Message-id: 20210723203344.968563-4-richard.henderson@linaro.org
12
[PMM: tweaked docs formatting, document -1 special-case,
13
added fixup patch from RTH mentioning QEMU's maximum veclen.]
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
15
---
11
tests/tcg/aarch64/Makefile.target | 5 ++++
16
docs/system/arm/cpu-features.rst | 15 ++++++++
12
tests/tcg/arm/Makefile.target | 5 ++++
17
target/arm/cpu.h | 5 +++
13
tests/tcg/arm/semihosting.c | 45 +++++++++++++++++++++++++++++++
18
target/arm/cpu.c | 14 ++++++--
14
3 files changed, 55 insertions(+)
19
target/arm/cpu64.c | 60 ++++++++++++++++++++++++++++++++
15
create mode 100644 tests/tcg/arm/semihosting.c
20
4 files changed, 92 insertions(+), 2 deletions(-)
16
21
17
diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target
22
diff --git a/docs/system/arm/cpu-features.rst b/docs/system/arm/cpu-features.rst
18
index XXXXXXX..XXXXXXX 100644
23
index XXXXXXX..XXXXXXX 100644
19
--- a/tests/tcg/aarch64/Makefile.target
24
--- a/docs/system/arm/cpu-features.rst
20
+++ b/tests/tcg/aarch64/Makefile.target
25
+++ b/docs/system/arm/cpu-features.rst
21
@@ -XXX,XX +XXX,XX @@ run-fcvt: fcvt
26
@@ -XXX,XX +XXX,XX @@ verbose command lines. However, the recommended way to select vector
22
AARCH64_TESTS += pauth-1 pauth-2
27
lengths is to explicitly enable each desired length. Therefore only
23
run-pauth-%: QEMU_OPTS += -cpu max
28
example's (1), (4), and (6) exhibit recommended uses of the properties.
24
29
25
+# Semihosting smoke test for linux-user
30
+SVE User-mode Default Vector Length Property
26
+AARCH64_TESTS += semihosting
31
+--------------------------------------------
27
+run-semihosting: semihosting
28
+    $(call run-test,$<,$(QEMU) $< 2> $<.err, "$< on $(TARGET_NAME)")
29
+
32
+
30
TESTS += $(AARCH64_TESTS)
33
+For qemu-aarch64, the cpu property ``sve-default-vector-length=N`` is
31
diff --git a/tests/tcg/arm/Makefile.target b/tests/tcg/arm/Makefile.target
34
+defined to mirror the Linux kernel parameter file
35
+``/proc/sys/abi/sve_default_vector_length``. The default length, ``N``,
36
+is in units of bytes and must be between 16 and 8192.
37
+If not specified, the default vector length is 64.
38
+
39
+If the default length is larger than the maximum vector length enabled,
40
+the actual vector length will be reduced. Note that the maximum vector
41
+length supported by QEMU is 256.
42
+
43
+If this property is set to ``-1`` then the default vector length
44
+is set to the maximum possible length.
45
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
32
index XXXXXXX..XXXXXXX 100644
46
index XXXXXXX..XXXXXXX 100644
33
--- a/tests/tcg/arm/Makefile.target
47
--- a/target/arm/cpu.h
34
+++ b/tests/tcg/arm/Makefile.target
48
+++ b/target/arm/cpu.h
35
@@ -XXX,XX +XXX,XX @@ run-fcvt: fcvt
49
@@ -XXX,XX +XXX,XX @@ struct ARMCPU {
36
    $(call run-test,fcvt,$(QEMU) $<,"$< on $(TARGET_NAME)")
50
/* Used to set the maximum vector length the cpu will support. */
37
    $(call diff-out,fcvt,$(ARM_SRC)/fcvt.ref)
51
uint32_t sve_max_vq;
38
52
39
+# Semihosting smoke test for linux-user
53
+#ifdef CONFIG_USER_ONLY
40
+ARM_TESTS += semihosting
54
+ /* Used to set the default vector length at process start. */
41
+run-semihosting: semihosting
55
+ uint32_t sve_default_vq;
42
+    $(call run-test,$<,$(QEMU) $< 2> $<.err, "$< on $(TARGET_NAME)")
56
+#endif
43
+
57
+
44
TESTS += $(ARM_TESTS)
58
/*
45
59
* In sve_vq_map each set bit is a supported vector length of
46
# On ARM Linux only supports 4k pages
60
* (bit-number + 1) * 16 bytes, i.e. each bit number + 1 is the vector
47
diff --git a/tests/tcg/arm/semihosting.c b/tests/tcg/arm/semihosting.c
61
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
48
new file mode 100644
62
index XXXXXXX..XXXXXXX 100644
49
index XXXXXXX..XXXXXXX
63
--- a/target/arm/cpu.c
50
--- /dev/null
64
+++ b/target/arm/cpu.c
51
+++ b/tests/tcg/arm/semihosting.c
65
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev)
52
@@ -XXX,XX +XXX,XX @@
66
env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3);
53
+/*
67
/* with reasonable vector length */
54
+ * linux-user semihosting checks
68
if (cpu_isar_feature(aa64_sve, cpu)) {
55
+ *
69
- env->vfp.zcr_el[1] = MIN(cpu->sve_max_vq - 1, 3);
56
+ * Copyright (c) 2019
70
+ env->vfp.zcr_el[1] =
57
+ * Written by Alex Bennée <alex.bennee@linaro.org>
71
+ aarch64_sve_zcr_get_valid_len(cpu, cpu->sve_default_vq - 1);
58
+ *
72
}
59
+ * SPDX-License-Identifier: GPL-3.0-or-later
73
/*
60
+ */
74
* Enable TBI0 but not TBI1.
75
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_initfn(Object *obj)
76
QLIST_INIT(&cpu->pre_el_change_hooks);
77
QLIST_INIT(&cpu->el_change_hooks);
78
79
-#ifndef CONFIG_USER_ONLY
80
+#ifdef CONFIG_USER_ONLY
81
+# ifdef TARGET_AARCH64
82
+ /*
83
+ * The linux kernel defaults to 512-bit vectors, when sve is supported.
84
+ * See documentation for /proc/sys/abi/sve_default_vector_length, and
85
+ * our corresponding sve-default-vector-length cpu property.
86
+ */
87
+ cpu->sve_default_vq = 4;
88
+# endif
89
+#else
90
/* Our inbound IRQ and FIQ lines */
91
if (kvm_enabled()) {
92
/* VIRQ and VFIQ are unused with KVM but we add them to maintain
93
diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c
94
index XXXXXXX..XXXXXXX 100644
95
--- a/target/arm/cpu64.c
96
+++ b/target/arm/cpu64.c
97
@@ -XXX,XX +XXX,XX @@ static void cpu_arm_set_sve(Object *obj, bool value, Error **errp)
98
cpu->isar.id_aa64pfr0 = t;
99
}
100
101
+#ifdef CONFIG_USER_ONLY
102
+/* Mirror linux /proc/sys/abi/sve_default_vector_length. */
103
+static void cpu_arm_set_sve_default_vec_len(Object *obj, Visitor *v,
104
+ const char *name, void *opaque,
105
+ Error **errp)
106
+{
107
+ ARMCPU *cpu = ARM_CPU(obj);
108
+ int32_t default_len, default_vq, remainder;
61
+
109
+
62
+#include <stdint.h>
110
+ if (!visit_type_int32(v, name, &default_len, errp)) {
111
+ return;
112
+ }
63
+
113
+
64
+#define SYS_WRITE0 0x04
114
+ /* Undocumented, but the kernel allows -1 to indicate "maximum". */
65
+#define SYS_REPORTEXC 0x18
115
+ if (default_len == -1) {
116
+ cpu->sve_default_vq = ARM_MAX_VQ;
117
+ return;
118
+ }
66
+
119
+
67
+void __semi_call(uintptr_t type, uintptr_t arg0)
120
+ default_vq = default_len / 16;
68
+{
121
+ remainder = default_len % 16;
69
+#if defined(__arm__)
122
+
70
+ register uintptr_t t asm("r0") = type;
123
+ /*
71
+ register uintptr_t a0 asm("r1") = arg0;
124
+ * Note that the 512 max comes from include/uapi/asm/sve_context.h
72
+ asm("svc 0xab"
125
+ * and is the maximum architectural width of ZCR_ELx.LEN.
73
+ : /* no return */
126
+ */
74
+ : "r" (t), "r" (a0));
127
+ if (remainder || default_vq < 1 || default_vq > 512) {
75
+#else
128
+ error_setg(errp, "cannot set sve-default-vector-length");
76
+ register uintptr_t t asm("x0") = type;
129
+ if (remainder) {
77
+ register uintptr_t a0 asm("x1") = arg0;
130
+ error_append_hint(errp, "Vector length not a multiple of 16\n");
78
+ asm("hlt 0xf000"
131
+ } else if (default_vq < 1) {
79
+ : /* no return */
132
+ error_append_hint(errp, "Vector length smaller than 16\n");
80
+ : "r" (t), "r" (a0));
133
+ } else {
81
+#endif
134
+ error_append_hint(errp, "Vector length larger than %d\n",
135
+ 512 * 16);
136
+ }
137
+ return;
138
+ }
139
+
140
+ cpu->sve_default_vq = default_vq;
82
+}
141
+}
83
+
142
+
84
+int main(int argc, char *argv[argc])
143
+static void cpu_arm_get_sve_default_vec_len(Object *obj, Visitor *v,
144
+ const char *name, void *opaque,
145
+ Error **errp)
85
+{
146
+{
86
+#if defined(__arm__)
147
+ ARMCPU *cpu = ARM_CPU(obj);
87
+ uintptr_t exit_code = 0x20026;
148
+ int32_t value = cpu->sve_default_vq * 16;
88
+#else
149
+
89
+ uintptr_t exit_block[2] = {0x20026, 0};
150
+ visit_type_int32(v, name, &value, errp);
90
+ uintptr_t exit_code = (uintptr_t) &exit_block;
151
+}
91
+#endif
152
+#endif
92
+
153
+
93
+ __semi_call(SYS_WRITE0, (uintptr_t) "Hello World");
154
void aarch64_add_sve_properties(Object *obj)
94
+ __semi_call(SYS_REPORTEXC, exit_code);
155
{
95
+ /* if we get here we failed */
156
uint32_t vq;
96
+ return -1;
157
@@ -XXX,XX +XXX,XX @@ void aarch64_add_sve_properties(Object *obj)
97
+}
158
object_property_add(obj, name, "bool", cpu_arm_get_sve_vq,
159
cpu_arm_set_sve_vq, NULL, NULL);
160
}
161
+
162
+#ifdef CONFIG_USER_ONLY
163
+ /* Mirror linux /proc/sys/abi/sve_default_vector_length. */
164
+ object_property_add(obj, "sve-default-vector-length", "int32",
165
+ cpu_arm_get_sve_default_vec_len,
166
+ cpu_arm_set_sve_default_vec_len, NULL, NULL);
167
+#endif
168
}
169
170
void arm_cpu_pauth_finalize(ARMCPU *cpu, Error **errp)
98
--
171
--
99
2.20.1
172
2.20.1
100
173
101
174
diff view generated by jsdifflib
1
From: Alex Bennée <alex.bennee@linaro.org>
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
2
2
3
As for the other semihosting calls we can resolve this at translate
3
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
4
time.
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
5
Message-id: 20210726150953.1218690-1-f4bug@amsat.org
6
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Message-id: 20190913151845.12582-4-alex.bennee@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
7
---
11
target/arm/translate.c | 19 +++++++++++++++----
8
hw/arm/nseries.c | 2 +-
12
1 file changed, 15 insertions(+), 4 deletions(-)
9
1 file changed, 1 insertion(+), 1 deletion(-)
13
10
14
diff --git a/target/arm/translate.c b/target/arm/translate.c
11
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
15
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/translate.c
13
--- a/hw/arm/nseries.c
17
+++ b/target/arm/translate.c
14
+++ b/hw/arm/nseries.c
18
@@ -XXX,XX +XXX,XX @@ static bool trans_CBZ(DisasContext *s, arg_CBZ *a)
15
@@ -XXX,XX +XXX,XX @@ static uint32_t mipid_txrx(void *opaque, uint32_t cmd, int len)
19
}
16
default:
20
17
bad_cmd:
21
/*
18
qemu_log_mask(LOG_GUEST_ERROR,
22
- * Supervisor call
19
- "%s: unknown command %02x\n", __func__, s->cmd);
23
+ * Supervisor call - both T32 & A32 come here so we need to check
20
+ "%s: unknown command 0x%02x\n", __func__, s->cmd);
24
+ * which mode we are in when checking for semihosting.
21
break;
25
*/
22
}
26
27
static bool trans_SVC(DisasContext *s, arg_SVC *a)
28
{
29
- gen_set_pc_im(s, s->base.pc_next);
30
- s->svc_imm = a->imm;
31
- s->base.is_jmp = DISAS_SWI;
32
+ const uint32_t semihost_imm = s->thumb ? 0xab : 0x123456;
33
+
34
+ if (!arm_dc_feature(s, ARM_FEATURE_M) && semihosting_enabled() &&
35
+#ifndef CONFIG_USER_ONLY
36
+ !IS_USER(s) &&
37
+#endif
38
+ (a->imm == semihost_imm)) {
39
+ gen_exception_internal_insn(s, s->base.pc_next, EXCP_SEMIHOST);
40
+ } else {
41
+ gen_set_pc_im(s, s->base.pc_next);
42
+ s->svc_imm = a->imm;
43
+ s->base.is_jmp = DISAS_SWI;
44
+ }
45
return true;
46
}
47
23
48
--
24
--
49
2.20.1
25
2.20.1
50
26
51
27
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Joel Stanley <joel@jms.id.au>
2
2
3
IEC binary prefixes ease code review: the unit is explicit.
3
The macro used to calculate the maximum memory size of the MMIO region
4
had a mistake, causing all GPIO models to create a mapping of 0x9D8.
5
The intent was to have it be 0x9D8 - 0x800.
4
6
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
This extra size doesn't matter on ast2400 and ast2500, which have a 4KB
6
Reviewed-by: Stefano Garzarella <sgarzare@redhat.com>
8
region set aside for the GPIO controller.
7
Reviewed-by: Thomas Huth <thuth@redhat.com>
9
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
10
On the ast2600 the 3.3V and 1.8V GPIO controllers are 2KB apart, so the
9
Message-id: 20190923131108.21459-1-philmd@redhat.com
11
regions would overlap. Worse was the 1.8V controller would map over the
12
top of the following peripheral, which happens to be the RTC.
13
14
The mmio region used by each device is a maximum of 2KB, so avoid the
15
calculations and hard code this as the maximum.
16
17
Fixes: 36d737ee82b2 ("hw/gpio: Add in AST2600 specific implementation")
18
Signed-off-by: Joel Stanley <joel@jms.id.au>
19
Reviewed-by: Rashmica Gupta <rashmica.g@gmail.com>
20
Reviewed-by: Cédric Le Goater <clg@kaod.org>
21
Message-id: 20210713065854.134634-2-joel@jms.id.au
22
[PMM: fix autocorrect error in commit message]
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
23
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
24
---
12
hw/arm/boot.c | 10 +++++-----
25
hw/gpio/aspeed_gpio.c | 3 +--
13
1 file changed, 5 insertions(+), 5 deletions(-)
26
1 file changed, 1 insertion(+), 2 deletions(-)
14
27
15
diff --git a/hw/arm/boot.c b/hw/arm/boot.c
28
diff --git a/hw/gpio/aspeed_gpio.c b/hw/gpio/aspeed_gpio.c
16
index XXXXXXX..XXXXXXX 100644
29
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/arm/boot.c
30
--- a/hw/gpio/aspeed_gpio.c
18
+++ b/hw/arm/boot.c
31
+++ b/hw/gpio/aspeed_gpio.c
19
@@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo,
32
@@ -XXX,XX +XXX,XX @@
20
goto fail;
33
#define GPIO_1_8V_MEM_SIZE 0x9D8
34
#define GPIO_1_8V_REG_ARRAY_SIZE ((GPIO_1_8V_MEM_SIZE - \
35
GPIO_1_8V_REG_OFFSET) >> 2)
36
-#define GPIO_MAX_MEM_SIZE MAX(GPIO_3_6V_MEM_SIZE, GPIO_1_8V_MEM_SIZE)
37
38
static int aspeed_evaluate_irq(GPIOSets *regs, int gpio_prev_high, int gpio)
39
{
40
@@ -XXX,XX +XXX,XX @@ static void aspeed_gpio_realize(DeviceState *dev, Error **errp)
21
}
41
}
22
42
23
- if (scells < 2 && binfo->ram_size >= (1ULL << 32)) {
43
memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_gpio_ops, s,
24
+ if (scells < 2 && binfo->ram_size >= 4 * GiB) {
44
- TYPE_ASPEED_GPIO, GPIO_MAX_MEM_SIZE);
25
/* This is user error so deserves a friendlier error message
45
+ TYPE_ASPEED_GPIO, 0x800);
26
* than the failure of setprop_sized_cells would provide
46
27
*/
47
sysbus_init_mmio(sbd, &s->iomem);
28
@@ -XXX,XX +XXX,XX @@ static void arm_setup_direct_kernel_boot(ARMCPU *cpu,
48
}
29
* we might still make a bad choice here.
30
*/
31
info->initrd_start = info->loader_start +
32
- MIN(info->ram_size / 2, 128 * 1024 * 1024);
33
+ MIN(info->ram_size / 2, 128 * MiB);
34
if (image_high_addr) {
35
info->initrd_start = MAX(info->initrd_start, image_high_addr);
36
}
37
@@ -XXX,XX +XXX,XX @@ static void arm_setup_direct_kernel_boot(ARMCPU *cpu,
38
*
39
* Let's play safe and prealign it to 2MB to give us some space.
40
*/
41
- align = 2 * 1024 * 1024;
42
+ align = 2 * MiB;
43
} else {
44
/*
45
* Some 32bit kernels will trash anything in the 4K page the
46
* initrd ends in, so make sure the DTB isn't caught up in that.
47
*/
48
- align = 4096;
49
+ align = 4 * KiB;
50
}
51
52
/* Place the DTB after the initrd in memory with alignment. */
53
@@ -XXX,XX +XXX,XX @@ static void arm_setup_direct_kernel_boot(ARMCPU *cpu,
54
info->loader_start + KERNEL_ARGS_ADDR;
55
fixupcontext[FIXUP_ARGPTR_HI] =
56
(info->loader_start + KERNEL_ARGS_ADDR) >> 32;
57
- if (info->ram_size >= (1ULL << 32)) {
58
+ if (info->ram_size >= 4 * GiB) {
59
error_report("RAM size must be less than 4GB to boot"
60
" Linux kernel using ATAGS (try passing a device tree"
61
" using -dtb)");
62
--
49
--
63
2.20.1
50
2.20.1
64
51
65
52
diff view generated by jsdifflib