1 | First arm pullreq of 4.2... | 1 | I don't have anything else queued up at the moment, so this is just |
---|---|---|---|
2 | Richard's SME patches. | ||
2 | 3 | ||
3 | thanks | ||
4 | -- PMM | 4 | -- PMM |
5 | 5 | ||
6 | The following changes since commit 27608c7c66bd923eb5e5faab80e795408cbe2b51: | 6 | The following changes since commit 63b38f6c85acd312c2cab68554abf33adf4ee2b3: |
7 | 7 | ||
8 | Merge remote-tracking branch 'remotes/dgilbert/tags/pull-migration-20190814a' into staging (2019-08-16 12:00:18 +0100) | 8 | Merge tag 'pull-target-arm-20220707' of https://git.linaro.org/people/pmaydell/qemu-arm into staging (2022-07-08 06:17:11 +0530) |
9 | 9 | ||
10 | are available in the Git repository at: | 10 | are available in the Git repository at: |
11 | 11 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190816 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220711 |
13 | 13 | ||
14 | for you to fetch changes up to 664b7e3b97d6376f3329986c465b3782458b0f8b: | 14 | for you to fetch changes up to f9982ceaf26df27d15547a3a7990a95019e9e3a8: |
15 | 15 | ||
16 | target/arm: Use tcg_gen_extrh_i64_i32 to extract the high word (2019-08-16 14:02:53 +0100) | 16 | linux-user/aarch64: Add SME related hwcap entries (2022-07-11 13:43:52 +0100) |
17 | 17 | ||
18 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
19 | target-arm queue: | 19 | target-arm: |
20 | * target/arm: generate a custom MIDR for -cpu max | 20 | * Implement SME emulation, for both system and linux-user |
21 | * hw/misc/zynq_slcr: refactor to use standard register definition | ||
22 | * Set ENET_BD_BDU in I.MX FEC controller | ||
23 | * target/arm: Fix routing of singlestep exceptions | ||
24 | * refactor a32/t32 decoder handling of PC | ||
25 | * minor optimisations/cleanups of some a32/t32 codegen | ||
26 | * target/arm/cpu64: Ensure kvm really supports aarch64=off | ||
27 | * target/arm/cpu: Ensure we can use the pmu with kvm | ||
28 | * target/arm: Minor cleanups preparatory to KVM SVE support | ||
29 | 21 | ||
30 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
31 | Aaron Hill (1): | 23 | Richard Henderson (45): |
32 | Set ENET_BD_BDU in I.MX FEC controller | 24 | target/arm: Handle SME in aarch64_cpu_dump_state |
25 | target/arm: Add infrastructure for disas_sme | ||
26 | target/arm: Trap non-streaming usage when Streaming SVE is active | ||
27 | target/arm: Mark ADR as non-streaming | ||
28 | target/arm: Mark RDFFR, WRFFR, SETFFR as non-streaming | ||
29 | target/arm: Mark BDEP, BEXT, BGRP, COMPACT, FEXPA, FTSSEL as non-streaming | ||
30 | target/arm: Mark PMULL, FMMLA as non-streaming | ||
31 | target/arm: Mark FTSMUL, FTMAD, FADDA as non-streaming | ||
32 | target/arm: Mark SMMLA, UMMLA, USMMLA as non-streaming | ||
33 | target/arm: Mark string/histo/crypto as non-streaming | ||
34 | target/arm: Mark gather/scatter load/store as non-streaming | ||
35 | target/arm: Mark gather prefetch as non-streaming | ||
36 | target/arm: Mark LDFF1 and LDNF1 as non-streaming | ||
37 | target/arm: Mark LD1RO as non-streaming | ||
38 | target/arm: Add SME enablement checks | ||
39 | target/arm: Handle SME in sve_access_check | ||
40 | target/arm: Implement SME RDSVL, ADDSVL, ADDSPL | ||
41 | target/arm: Implement SME ZERO | ||
42 | target/arm: Implement SME MOVA | ||
43 | target/arm: Implement SME LD1, ST1 | ||
44 | target/arm: Export unpredicated ld/st from translate-sve.c | ||
45 | target/arm: Implement SME LDR, STR | ||
46 | target/arm: Implement SME ADDHA, ADDVA | ||
47 | target/arm: Implement FMOPA, FMOPS (non-widening) | ||
48 | target/arm: Implement BFMOPA, BFMOPS | ||
49 | target/arm: Implement FMOPA, FMOPS (widening) | ||
50 | target/arm: Implement SME integer outer product | ||
51 | target/arm: Implement PSEL | ||
52 | target/arm: Implement REVD | ||
53 | target/arm: Implement SCLAMP, UCLAMP | ||
54 | target/arm: Reset streaming sve state on exception boundaries | ||
55 | target/arm: Enable SME for -cpu max | ||
56 | linux-user/aarch64: Clear tpidr2_el0 if CLONE_SETTLS | ||
57 | linux-user/aarch64: Reset PSTATE.SM on syscalls | ||
58 | linux-user/aarch64: Add SM bit to SVE signal context | ||
59 | linux-user/aarch64: Tidy target_restore_sigframe error return | ||
60 | linux-user/aarch64: Do not allow duplicate or short sve records | ||
61 | linux-user/aarch64: Verify extra record lock succeeded | ||
62 | linux-user/aarch64: Move sve record checks into restore | ||
63 | linux-user/aarch64: Implement SME signal handling | ||
64 | linux-user: Rename sve prctls | ||
65 | linux-user/aarch64: Implement PR_SME_GET_VL, PR_SME_SET_VL | ||
66 | target/arm: Only set ZEN in reset if SVE present | ||
67 | target/arm: Enable SME for user-only | ||
68 | linux-user/aarch64: Add SME related hwcap entries | ||
33 | 69 | ||
34 | Alex Bennée (1): | 70 | docs/system/arm/emulation.rst | 4 + |
35 | target/arm: generate a custom MIDR for -cpu max | 71 | linux-user/aarch64/target_cpu.h | 5 +- |
36 | 72 | linux-user/aarch64/target_prctl.h | 62 +- | |
37 | Andrew Jones (6): | 73 | target/arm/cpu.h | 7 + |
38 | target/arm/cpu64: Ensure kvm really supports aarch64=off | 74 | target/arm/helper-sme.h | 126 ++++ |
39 | target/arm/cpu: Ensure we can use the pmu with kvm | 75 | target/arm/helper-sve.h | 4 + |
40 | target/arm/helper: zcr: Add build bug next to value range assumption | 76 | target/arm/helper.h | 18 + |
41 | target/arm/cpu: Use div-round-up to determine predicate register array size | 77 | target/arm/translate-a64.h | 45 ++ |
42 | target/arm/kvm64: Fix error returns | 78 | target/arm/translate.h | 16 + |
43 | target/arm/kvm64: Move the get/put of fpsimd registers out | 79 | target/arm/sme-fa64.decode | 60 ++ |
44 | 80 | target/arm/sme.decode | 88 +++ | |
45 | Damien Hedde (1): | 81 | target/arm/sve.decode | 41 +- |
46 | hw/misc/zynq_slcr: use standard register definition | 82 | linux-user/aarch64/cpu_loop.c | 9 + |
47 | 83 | linux-user/aarch64/signal.c | 243 ++++++-- | |
48 | Peter Maydell (2): | 84 | linux-user/elfload.c | 20 + |
49 | target/arm: Factor out 'generate singlestep exception' function | 85 | linux-user/syscall.c | 28 +- |
50 | target/arm: Fix routing of singlestep exceptions | 86 | target/arm/cpu.c | 35 +- |
51 | 87 | target/arm/cpu64.c | 11 + | |
52 | Richard Henderson (18): | 88 | target/arm/helper.c | 56 +- |
53 | target/arm: Pass in pc to thumb_insn_is_16bit | 89 | target/arm/sme_helper.c | 1140 +++++++++++++++++++++++++++++++++++++ |
54 | target/arm: Introduce pc_curr | 90 | target/arm/sve_helper.c | 28 + |
55 | target/arm: Introduce read_pc | 91 | target/arm/translate-a64.c | 103 +++- |
56 | target/arm: Introduce add_reg_for_lit | 92 | target/arm/translate-sme.c | 373 ++++++++++++ |
57 | target/arm: Remove redundant s->pc & ~1 | 93 | target/arm/translate-sve.c | 393 ++++++++++--- |
58 | target/arm: Replace s->pc with s->base.pc_next | 94 | target/arm/translate-vfp.c | 12 + |
59 | target/arm: Replace offset with pc in gen_exception_insn | 95 | target/arm/translate.c | 2 + |
60 | target/arm: Replace offset with pc in gen_exception_internal_insn | 96 | target/arm/vec_helper.c | 24 + |
61 | target/arm: Remove offset argument to gen_exception_bkpt_insn | 97 | target/arm/meson.build | 3 + |
62 | target/arm: Use unallocated_encoding for aarch32 | 98 | 28 files changed, 2821 insertions(+), 135 deletions(-) |
63 | target/arm: Remove helper_double_saturate | 99 | create mode 100644 target/arm/sme-fa64.decode |
64 | target/arm: Use tcg_gen_extract_i32 for shifter_out_im | 100 | create mode 100644 target/arm/sme.decode |
65 | target/arm: Use tcg_gen_deposit_i32 for PKHBT, PKHTB | 101 | create mode 100644 target/arm/translate-sme.c |
66 | target/arm: Remove redundant shift tests | ||
67 | target/arm: Use ror32 instead of open-coding the operation | ||
68 | target/arm: Use tcg_gen_rotri_i32 for gen_swap_half | ||
69 | target/arm: Simplify SMMLA, SMMLAR, SMMLS, SMMLSR | ||
70 | target/arm: Use tcg_gen_extrh_i64_i32 to extract the high word | ||
71 | |||
72 | target/arm/cpu.h | 13 +- | ||
73 | target/arm/helper.h | 1 - | ||
74 | target/arm/kvm_arm.h | 28 ++ | ||
75 | target/arm/translate-a64.h | 4 +- | ||
76 | target/arm/translate.h | 39 ++- | ||
77 | hw/misc/zynq_slcr.c | 450 ++++++++++++++++---------------- | ||
78 | hw/net/imx_fec.c | 4 + | ||
79 | target/arm/cpu.c | 30 ++- | ||
80 | target/arm/cpu64.c | 31 ++- | ||
81 | target/arm/helper.c | 7 + | ||
82 | target/arm/kvm.c | 7 + | ||
83 | target/arm/kvm64.c | 161 +++++++----- | ||
84 | target/arm/op_helper.c | 15 -- | ||
85 | target/arm/translate-a64.c | 130 ++++------ | ||
86 | target/arm/translate-vfp.inc.c | 45 +--- | ||
87 | target/arm/translate.c | 572 +++++++++++++++++------------------------ | ||
88 | 16 files changed, 771 insertions(+), 766 deletions(-) | ||
89 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Dump SVCR, plus use the correct access check for Streaming Mode. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220708151540.18136-2-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/cpu.c | 17 ++++++++++++++++- | ||
11 | 1 file changed, 16 insertions(+), 1 deletion(-) | ||
12 | |||
13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/cpu.c | ||
16 | +++ b/target/arm/cpu.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) | ||
18 | int i; | ||
19 | int el = arm_current_el(env); | ||
20 | const char *ns_status; | ||
21 | + bool sve; | ||
22 | |||
23 | qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); | ||
24 | for (i = 0; i < 32; i++) { | ||
25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) | ||
26 | el, | ||
27 | psr & PSTATE_SP ? 'h' : 't'); | ||
28 | |||
29 | + if (cpu_isar_feature(aa64_sme, cpu)) { | ||
30 | + qemu_fprintf(f, " SVCR=%08" PRIx64 " %c%c", | ||
31 | + env->svcr, | ||
32 | + (FIELD_EX64(env->svcr, SVCR, ZA) ? 'Z' : '-'), | ||
33 | + (FIELD_EX64(env->svcr, SVCR, SM) ? 'S' : '-')); | ||
34 | + } | ||
35 | if (cpu_isar_feature(aa64_bti, cpu)) { | ||
36 | qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); | ||
37 | } | ||
38 | @@ -XXX,XX +XXX,XX @@ static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) | ||
39 | qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", | ||
40 | vfp_get_fpcr(env), vfp_get_fpsr(env)); | ||
41 | |||
42 | - if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { | ||
43 | + if (cpu_isar_feature(aa64_sme, cpu) && FIELD_EX64(env->svcr, SVCR, SM)) { | ||
44 | + sve = sme_exception_el(env, el) == 0; | ||
45 | + } else if (cpu_isar_feature(aa64_sve, cpu)) { | ||
46 | + sve = sve_exception_el(env, el) == 0; | ||
47 | + } else { | ||
48 | + sve = false; | ||
49 | + } | ||
50 | + | ||
51 | + if (sve) { | ||
52 | int j, zcr_len = sve_vqm1_for_el(env, el); | ||
53 | |||
54 | for (i = 0; i <= FFR_PRED_NUM; i++) { | ||
55 | -- | ||
56 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The offset is variable depending on the instruction set. | 3 | This includes the build rules for the decoder, and the |
4 | Passing in the actual value is clearer in intent. | 4 | new file for translation, but excludes any instructions. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-3-richard.henderson@linaro.org |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190807045335.1361-9-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/translate-a64.c | 8 ++++---- | 11 | target/arm/translate-a64.h | 1 + |
13 | target/arm/translate.c | 8 ++++---- | 12 | target/arm/sme.decode | 20 ++++++++++++++++++++ |
14 | 2 files changed, 8 insertions(+), 8 deletions(-) | 13 | target/arm/translate-a64.c | 7 ++++++- |
14 | target/arm/translate-sme.c | 35 +++++++++++++++++++++++++++++++++++ | ||
15 | target/arm/meson.build | 2 ++ | ||
16 | 5 files changed, 64 insertions(+), 1 deletion(-) | ||
17 | create mode 100644 target/arm/sme.decode | ||
18 | create mode 100644 target/arm/translate-sme.c | ||
15 | 19 | ||
20 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/translate-a64.h | ||
23 | +++ b/target/arm/translate-a64.h | ||
24 | @@ -XXX,XX +XXX,XX @@ static inline int pred_gvec_reg_size(DisasContext *s) | ||
25 | } | ||
26 | |||
27 | bool disas_sve(DisasContext *, uint32_t); | ||
28 | +bool disas_sme(DisasContext *, uint32_t); | ||
29 | |||
30 | void gen_gvec_rax1(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
31 | uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
32 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode | ||
33 | new file mode 100644 | ||
34 | index XXXXXXX..XXXXXXX | ||
35 | --- /dev/null | ||
36 | +++ b/target/arm/sme.decode | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | +# AArch64 SME instruction descriptions | ||
39 | +# | ||
40 | +# Copyright (c) 2022 Linaro, Ltd | ||
41 | +# | ||
42 | +# This library is free software; you can redistribute it and/or | ||
43 | +# modify it under the terms of the GNU Lesser General Public | ||
44 | +# License as published by the Free Software Foundation; either | ||
45 | +# version 2.1 of the License, or (at your option) any later version. | ||
46 | +# | ||
47 | +# This library is distributed in the hope that it will be useful, | ||
48 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
49 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
50 | +# Lesser General Public License for more details. | ||
51 | +# | ||
52 | +# You should have received a copy of the GNU Lesser General Public | ||
53 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
54 | + | ||
55 | +# | ||
56 | +# This file is processed by scripts/decodetree.py | ||
57 | +# | ||
16 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 58 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
17 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-a64.c | 60 | --- a/target/arm/translate-a64.c |
19 | +++ b/target/arm/translate-a64.c | 61 | +++ b/target/arm/translate-a64.c |
20 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal(int excp) | 62 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
21 | tcg_temp_free_i32(tcg_excp); | 63 | } |
22 | } | 64 | |
23 | 65 | switch (extract32(insn, 25, 4)) { | |
24 | -static void gen_exception_internal_insn(DisasContext *s, int offset, int excp) | 66 | - case 0x0: case 0x1: case 0x3: /* UNALLOCATED */ |
25 | +static void gen_exception_internal_insn(DisasContext *s, uint64_t pc, int excp) | 67 | + case 0x0: |
26 | { | 68 | + if (!extract32(insn, 31, 1) || !disas_sme(s, insn)) { |
27 | - gen_a64_set_pc_im(s->base.pc_next - offset); | 69 | + unallocated_encoding(s); |
28 | + gen_a64_set_pc_im(pc); | 70 | + } |
29 | gen_exception_internal(excp); | 71 | + break; |
30 | s->base.is_jmp = DISAS_NORETURN; | 72 | + case 0x1: case 0x3: /* UNALLOCATED */ |
31 | } | 73 | unallocated_encoding(s); |
32 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | 74 | break; |
33 | break; | 75 | case 0x2: |
34 | } | 76 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c |
35 | #endif | 77 | new file mode 100644 |
36 | - gen_exception_internal_insn(s, 0, EXCP_SEMIHOST); | 78 | index XXXXXXX..XXXXXXX |
37 | + gen_exception_internal_insn(s, s->base.pc_next, EXCP_SEMIHOST); | 79 | --- /dev/null |
38 | } else { | 80 | +++ b/target/arm/translate-sme.c |
39 | unsupported_encoding(s, insn); | 81 | @@ -XXX,XX +XXX,XX @@ |
40 | } | 82 | +/* |
41 | @@ -XXX,XX +XXX,XX @@ static bool aarch64_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cpu, | 83 | + * AArch64 SME translation |
42 | /* End the TB early; it likely won't be executed */ | 84 | + * |
43 | dc->base.is_jmp = DISAS_TOO_MANY; | 85 | + * Copyright (c) 2022 Linaro, Ltd |
44 | } else { | 86 | + * |
45 | - gen_exception_internal_insn(dc, 0, EXCP_DEBUG); | 87 | + * This library is free software; you can redistribute it and/or |
46 | + gen_exception_internal_insn(dc, dc->base.pc_next, EXCP_DEBUG); | 88 | + * modify it under the terms of the GNU Lesser General Public |
47 | /* The address covered by the breakpoint must be | 89 | + * License as published by the Free Software Foundation; either |
48 | included in [tb->pc, tb->pc + tb->size) in order | 90 | + * version 2.1 of the License, or (at your option) any later version. |
49 | to for it to be properly cleared -- thus we | 91 | + * |
50 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 92 | + * This library is distributed in the hope that it will be useful, |
93 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
94 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
95 | + * Lesser General Public License for more details. | ||
96 | + * | ||
97 | + * You should have received a copy of the GNU Lesser General Public | ||
98 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
99 | + */ | ||
100 | + | ||
101 | +#include "qemu/osdep.h" | ||
102 | +#include "cpu.h" | ||
103 | +#include "tcg/tcg-op.h" | ||
104 | +#include "tcg/tcg-op-gvec.h" | ||
105 | +#include "tcg/tcg-gvec-desc.h" | ||
106 | +#include "translate.h" | ||
107 | +#include "exec/helper-gen.h" | ||
108 | +#include "translate-a64.h" | ||
109 | +#include "fpu/softfloat.h" | ||
110 | + | ||
111 | + | ||
112 | +/* | ||
113 | + * Include the generated decoder. | ||
114 | + */ | ||
115 | + | ||
116 | +#include "decode-sme.c.inc" | ||
117 | diff --git a/target/arm/meson.build b/target/arm/meson.build | ||
51 | index XXXXXXX..XXXXXXX 100644 | 118 | index XXXXXXX..XXXXXXX 100644 |
52 | --- a/target/arm/translate.c | 119 | --- a/target/arm/meson.build |
53 | +++ b/target/arm/translate.c | 120 | +++ b/target/arm/meson.build |
54 | @@ -XXX,XX +XXX,XX @@ static inline void gen_smc(DisasContext *s) | 121 | @@ -XXX,XX +XXX,XX @@ |
55 | s->base.is_jmp = DISAS_SMC; | 122 | gen = [ |
56 | } | 123 | decodetree.process('sve.decode', extra_args: '--decode=disas_sve'), |
57 | 124 | + decodetree.process('sme.decode', extra_args: '--decode=disas_sme'), | |
58 | -static void gen_exception_internal_insn(DisasContext *s, int offset, int excp) | 125 | decodetree.process('neon-shared.decode', extra_args: '--decode=disas_neon_shared'), |
59 | +static void gen_exception_internal_insn(DisasContext *s, uint32_t pc, int excp) | 126 | decodetree.process('neon-dp.decode', extra_args: '--decode=disas_neon_dp'), |
60 | { | 127 | decodetree.process('neon-ls.decode', extra_args: '--decode=disas_neon_ls'), |
61 | gen_set_condexec(s); | 128 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'TARGET_AARCH64', if_true: files( |
62 | - gen_set_pc_im(s, s->base.pc_next - offset); | 129 | 'sme_helper.c', |
63 | + gen_set_pc_im(s, pc); | 130 | 'translate-a64.c', |
64 | gen_exception_internal(excp); | 131 | 'translate-sve.c', |
65 | s->base.is_jmp = DISAS_NORETURN; | 132 | + 'translate-sme.c', |
66 | } | 133 | )) |
67 | @@ -XXX,XX +XXX,XX @@ static inline void gen_hlt(DisasContext *s, int imm) | 134 | |
68 | s->current_el != 0 && | 135 | arm_softmmu_ss = ss.source_set() |
69 | #endif | ||
70 | (imm == (s->thumb ? 0x3c : 0xf000))) { | ||
71 | - gen_exception_internal_insn(s, 0, EXCP_SEMIHOST); | ||
72 | + gen_exception_internal_insn(s, s->base.pc_next, EXCP_SEMIHOST); | ||
73 | return; | ||
74 | } | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ static bool arm_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cpu, | ||
77 | /* End the TB early; it's likely not going to be executed */ | ||
78 | dc->base.is_jmp = DISAS_TOO_MANY; | ||
79 | } else { | ||
80 | - gen_exception_internal_insn(dc, 0, EXCP_DEBUG); | ||
81 | + gen_exception_internal_insn(dc, dc->base.pc_next, EXCP_DEBUG); | ||
82 | /* The address covered by the breakpoint must be | ||
83 | included in [tb->pc, tb->pc + tb->size) in order | ||
84 | to for it to be properly cleared -- thus we | ||
85 | -- | 136 | -- |
86 | 2.20.1 | 137 | 2.25.1 |
87 | |||
88 | diff view generated by jsdifflib |
1 | When generating an architectural single-step exception we were | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | routing it to the "default exception level", which is to say | 2 | |
3 | the same exception level we execute at except that EL0 exceptions | 3 | This new behaviour is in the ARM pseudocode function |
4 | go to EL1. This is incorrect because the debug exception level | 4 | AArch64.CheckFPAdvSIMDEnabled, which applies to AArch32 |
5 | can be configured by the guest for situations such as single | 5 | via AArch32.CheckAdvSIMDOrFPEnabled when the EL to which |
6 | stepping of EL0 and EL1 code by EL2. | 6 | the trap would be delivered is in AArch64 mode. |
7 | 7 | ||
8 | We have to track the target debug exception level in the TB | 8 | Given that ARMv9 drops support for AArch32 outside EL0, the trap EL |
9 | flags, because it is dependent on CPU state like HCR_EL2.TGE | 9 | detection ought to be trivially true, but the pseudocode still contains |
10 | and MDCR_EL2.TDE. (That we were previously calling the | 10 | a number of conditions, and QEMU has not yet committed to dropping A32 |
11 | arm_debug_target_el() function to determine dc->ss_same_el | 11 | support for EL[12] when v9 features are present. |
12 | is itself a bug, though one that would only have manifested | 12 | |
13 | as incorrect syndrome information.) Since we are out of TB | 13 | Since the computation of SME_TRAP_NONSTREAMING is necessarily different |
14 | flag bits unless we want to expand into the cs_base field, | 14 | for the two modes, we might as well preserve bits within TBFLAG_ANY and |
15 | we share some bits with the M-profile only HANDLER and | 15 | allocate separate bits within TBFLAG_A32 and TBFLAG_A64 instead. |
16 | STACKCHECK bits, since only A-profile has this singlestep. | 16 | |
17 | 17 | Note that DDI0616A.a has typos for bits [22:21] of LD1RO in the table | |
18 | Fixes: https://bugs.launchpad.net/qemu/+bug/1838913 | 18 | of instructions illegal in streaming mode. |
19 | |||
20 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
22 | Message-id: 20220708151540.18136-4-richard.henderson@linaro.org | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
21 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
22 | Message-id: 20190805130952.4415-3-peter.maydell@linaro.org | ||
23 | --- | 24 | --- |
24 | target/arm/cpu.h | 5 +++++ | 25 | target/arm/cpu.h | 7 +++ |
25 | target/arm/translate.h | 15 +++++++++++---- | 26 | target/arm/translate.h | 4 ++ |
26 | target/arm/helper.c | 6 ++++++ | 27 | target/arm/sme-fa64.decode | 90 ++++++++++++++++++++++++++++++++++++++ |
27 | target/arm/translate-a64.c | 2 +- | 28 | target/arm/helper.c | 41 +++++++++++++++++ |
28 | target/arm/translate.c | 4 +++- | 29 | target/arm/translate-a64.c | 40 ++++++++++++++++- |
29 | 5 files changed, 26 insertions(+), 6 deletions(-) | 30 | target/arm/translate-vfp.c | 12 +++++ |
31 | target/arm/translate.c | 2 + | ||
32 | target/arm/meson.build | 1 + | ||
33 | 8 files changed, 195 insertions(+), 2 deletions(-) | ||
34 | create mode 100644 target/arm/sme-fa64.decode | ||
30 | 35 | ||
31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 36 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
32 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/cpu.h | 38 | --- a/target/arm/cpu.h |
34 | +++ b/target/arm/cpu.h | 39 | +++ b/target/arm/cpu.h |
35 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) | 40 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, HSTR_ACTIVE, 9, 1) |
36 | /* Target EL if we take a floating-point-disabled exception */ | 41 | * the same thing as the current security state of the processor! |
37 | FIELD(TBFLAG_ANY, FPEXC_EL, 24, 2) | 42 | */ |
38 | FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | 43 | FIELD(TBFLAG_A32, NS, 10, 1) |
39 | +/* | 44 | +/* |
40 | + * For A-profile only, target EL for debug exceptions. | 45 | + * Indicates that SME Streaming mode is active, and SMCR_ELx.FA64 is not. |
41 | + * Note that this overlaps with the M-profile-only HANDLER and STACKCHECK bits. | 46 | + * This requires an SME trap from AArch32 mode when using NEON. |
42 | + */ | 47 | + */ |
43 | +FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 21, 2) | 48 | +FIELD(TBFLAG_A32, SME_TRAP_NONSTREAMING, 11, 1) |
44 | 49 | ||
45 | /* Bit usage when in AArch32 state: */ | 50 | /* |
46 | FIELD(TBFLAG_A32, THUMB, 0, 1) | 51 | * Bit usage when in AArch32 state, for M-profile only. |
52 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, SMEEXC_EL, 20, 2) | ||
53 | FIELD(TBFLAG_A64, PSTATE_SM, 22, 1) | ||
54 | FIELD(TBFLAG_A64, PSTATE_ZA, 23, 1) | ||
55 | FIELD(TBFLAG_A64, SVL, 24, 4) | ||
56 | +/* Indicates that SME Streaming mode is active, and SMCR_ELx.FA64 is not. */ | ||
57 | +FIELD(TBFLAG_A64, SME_TRAP_NONSTREAMING, 28, 1) | ||
58 | |||
59 | /* | ||
60 | * Helpers for using the above. | ||
47 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 61 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
48 | index XXXXXXX..XXXXXXX 100644 | 62 | index XXXXXXX..XXXXXXX 100644 |
49 | --- a/target/arm/translate.h | 63 | --- a/target/arm/translate.h |
50 | +++ b/target/arm/translate.h | 64 | +++ b/target/arm/translate.h |
51 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 65 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
52 | uint32_t svc_imm; | 66 | bool pstate_sm; |
53 | int aarch64; | 67 | /* True if PSTATE.ZA is set. */ |
54 | int current_el; | 68 | bool pstate_za; |
55 | + /* Debug target exception level for single-step exceptions */ | 69 | + /* True if non-streaming insns should raise an SME Streaming exception. */ |
56 | + int debug_target_el; | 70 | + bool sme_trap_nonstreaming; |
57 | GHashTable *cp_regs; | 71 | + /* True if the current instruction is non-streaming. */ |
58 | uint64_t features; /* CPU features bits */ | 72 | + bool is_nonstreaming; |
59 | /* Because unallocated encodings generate different exception syndrome | 73 | /* True if MVE insns are definitely not predicated by VPR or LTPSIZE */ |
60 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 74 | bool mve_no_pred; |
61 | * ie A64 LDX*, LDAX*, A32/T32 LDREX*, LDAEX*. | 75 | /* |
62 | */ | 76 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode |
63 | bool is_ldex; | 77 | new file mode 100644 |
64 | - /* True if a single-step exception will be taken to the current EL */ | 78 | index XXXXXXX..XXXXXXX |
65 | - bool ss_same_el; | 79 | --- /dev/null |
66 | /* True if v8.3-PAuth is active. */ | 80 | +++ b/target/arm/sme-fa64.decode |
67 | bool pauth_active; | 81 | @@ -XXX,XX +XXX,XX @@ |
68 | /* True with v8.5-BTI and SCTLR_ELx.BT* set. */ | 82 | +# AArch64 SME allowed instruction decoding |
69 | @@ -XXX,XX +XXX,XX @@ static inline void gen_exception(int excp, uint32_t syndrome, | 83 | +# |
70 | /* Generate an architectural singlestep exception */ | 84 | +# Copyright (c) 2022 Linaro, Ltd |
71 | static inline void gen_swstep_exception(DisasContext *s, int isv, int ex) | 85 | +# |
72 | { | 86 | +# This library is free software; you can redistribute it and/or |
73 | - gen_exception(EXCP_UDEF, syn_swstep(s->ss_same_el, isv, ex), | 87 | +# modify it under the terms of the GNU Lesser General Public |
74 | - default_exception_el(s)); | 88 | +# License as published by the Free Software Foundation; either |
75 | + bool same_el = (s->debug_target_el == s->current_el); | 89 | +# version 2.1 of the License, or (at your option) any later version. |
76 | + | 90 | +# |
77 | + /* | 91 | +# This library is distributed in the hope that it will be useful, |
78 | + * If singlestep is targeting a lower EL than the current one, | 92 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of |
79 | + * then s->ss_active must be false and we can never get here. | 93 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
80 | + */ | 94 | +# Lesser General Public License for more details. |
81 | + assert(s->debug_target_el >= s->current_el); | 95 | +# |
82 | + | 96 | +# You should have received a copy of the GNU Lesser General Public |
83 | + gen_exception(EXCP_UDEF, syn_swstep(same_el, isv, ex), s->debug_target_el); | 97 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. |
84 | } | 98 | + |
85 | 99 | +# | |
86 | /* | 100 | +# This file is processed by scripts/decodetree.py |
101 | +# | ||
102 | + | ||
103 | +# These patterns are taken from Appendix E1.1 of DDI0616 A.a, | ||
104 | +# Arm Architecture Reference Manual Supplement, | ||
105 | +# The Scalable Matrix Extension (SME), for Armv9-A | ||
106 | + | ||
107 | +{ | ||
108 | + [ | ||
109 | + OK 0-00 1110 0000 0001 0010 11-- ---- ---- # SMOV W|Xd,Vn.B[0] | ||
110 | + OK 0-00 1110 0000 0010 0010 11-- ---- ---- # SMOV W|Xd,Vn.H[0] | ||
111 | + OK 0100 1110 0000 0100 0010 11-- ---- ---- # SMOV Xd,Vn.S[0] | ||
112 | + OK 0000 1110 0000 0001 0011 11-- ---- ---- # UMOV Wd,Vn.B[0] | ||
113 | + OK 0000 1110 0000 0010 0011 11-- ---- ---- # UMOV Wd,Vn.H[0] | ||
114 | + OK 0000 1110 0000 0100 0011 11-- ---- ---- # UMOV Wd,Vn.S[0] | ||
115 | + OK 0100 1110 0000 1000 0011 11-- ---- ---- # UMOV Xd,Vn.D[0] | ||
116 | + ] | ||
117 | + FAIL 0--0 111- ---- ---- ---- ---- ---- ---- # Advanced SIMD vector operations | ||
118 | +} | ||
119 | + | ||
120 | +{ | ||
121 | + [ | ||
122 | + OK 0101 1110 --1- ---- 11-1 11-- ---- ---- # FMULX/FRECPS/FRSQRTS (scalar) | ||
123 | + OK 0101 1110 -10- ---- 00-1 11-- ---- ---- # FMULX/FRECPS/FRSQRTS (scalar, FP16) | ||
124 | + OK 01-1 1110 1-10 0001 11-1 10-- ---- ---- # FRECPE/FRSQRTE/FRECPX (scalar) | ||
125 | + OK 01-1 1110 1111 1001 11-1 10-- ---- ---- # FRECPE/FRSQRTE/FRECPX (scalar, FP16) | ||
126 | + ] | ||
127 | + FAIL 01-1 111- ---- ---- ---- ---- ---- ---- # Advanced SIMD single-element operations | ||
128 | +} | ||
129 | + | ||
130 | +FAIL 0-00 110- ---- ---- ---- ---- ---- ---- # Advanced SIMD structure load/store | ||
131 | +FAIL 1100 1110 ---- ---- ---- ---- ---- ---- # Advanced SIMD cryptography extensions | ||
132 | +FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
133 | + | ||
134 | +# These are the "avoidance of doubt" final table of Illegal Advanced SIMD instructions | ||
135 | +# We don't actually need to include these, as the default is OK. | ||
136 | +# -001 111- ---- ---- ---- ---- ---- ---- # Scalar floating-point operations | ||
137 | +# --10 110- ---- ---- ---- ---- ---- ---- # Load/store pair of FP registers | ||
138 | +# --01 1100 ---- ---- ---- ---- ---- ---- # Load FP register (PC-relative literal) | ||
139 | +# --11 1100 --0- ---- ---- ---- ---- ---- # Load/store FP register (unscaled imm) | ||
140 | +# --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
141 | +# --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
142 | + | ||
143 | +FAIL 0000 0100 --1- ---- 1010 ---- ---- ---- # ADR | ||
144 | +FAIL 0000 0100 --1- ---- 1011 -0-- ---- ---- # FTSSEL, FEXPA | ||
145 | +FAIL 0000 0101 --10 0001 100- ---- ---- ---- # COMPACT | ||
146 | +FAIL 0010 0101 --01 100- 1111 000- ---0 ---- # RDFFR, RDFFRS | ||
147 | +FAIL 0010 0101 --10 1--- 1001 ---- ---- ---- # WRFFR, SETFFR | ||
148 | +FAIL 0100 0101 --0- ---- 1011 ---- ---- ---- # BDEP, BEXT, BGRP | ||
149 | +FAIL 0100 0101 000- ---- 0110 1--- ---- ---- # PMULLB, PMULLT (128b result) | ||
150 | +FAIL 0110 0100 --1- ---- 1110 01-- ---- ---- # FMMLA, BFMMLA | ||
151 | +FAIL 0110 0101 --0- ---- 0000 11-- ---- ---- # FTSMUL | ||
152 | +FAIL 0110 0101 --01 0--- 100- ---- ---- ---- # FTMAD | ||
153 | +FAIL 0110 0101 --01 1--- 001- ---- ---- ---- # FADDA | ||
154 | +FAIL 0100 0101 --0- ---- 1001 10-- ---- ---- # SMMLA, UMMLA, USMMLA | ||
155 | +FAIL 0100 0101 --1- ---- 1--- ---- ---- ---- # SVE2 string/histo/crypto instructions | ||
156 | +FAIL 1000 010- -00- ---- 10-- ---- ---- ---- # SVE2 32-bit gather NT load (vector+scalar) | ||
157 | +FAIL 1000 010- -00- ---- 111- ---- ---- ---- # SVE 32-bit gather prefetch (vector+imm) | ||
158 | +FAIL 1000 0100 0-1- ---- 0--- ---- ---- ---- # SVE 32-bit gather prefetch (scalar+vector) | ||
159 | +FAIL 1000 010- -01- ---- 1--- ---- ---- ---- # SVE 32-bit gather load (vector+imm) | ||
160 | +FAIL 1000 0100 0-0- ---- 0--- ---- ---- ---- # SVE 32-bit gather load byte (scalar+vector) | ||
161 | +FAIL 1000 0100 1--- ---- 0--- ---- ---- ---- # SVE 32-bit gather load half (scalar+vector) | ||
162 | +FAIL 1000 0101 0--- ---- 0--- ---- ---- ---- # SVE 32-bit gather load word (scalar+vector) | ||
163 | +FAIL 1010 010- ---- ---- 011- ---- ---- ---- # SVE contiguous FF load (scalar+scalar) | ||
164 | +FAIL 1010 010- ---1 ---- 101- ---- ---- ---- # SVE contiguous NF load (scalar+imm) | ||
165 | +FAIL 1010 010- -01- ---- 000- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+scalar) | ||
166 | +FAIL 1010 010- -010 ---- 001- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+imm) | ||
167 | +FAIL 1100 010- ---- ---- ---- ---- ---- ---- # SVE 64-bit gather load/prefetch | ||
168 | +FAIL 1110 010- -00- ---- 001- ---- ---- ---- # SVE2 64-bit scatter NT store (vector+scalar) | ||
169 | +FAIL 1110 010- -10- ---- 001- ---- ---- ---- # SVE2 32-bit scatter NT store (vector+scalar) | ||
170 | +FAIL 1110 010- ---- ---- 1-0- ---- ---- ---- # SVE scatter store (scalar+32-bit vector) | ||
171 | +FAIL 1110 010- ---- ---- 101- ---- ---- ---- # SVE scatter store (misc) | ||
87 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 172 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
88 | index XXXXXXX..XXXXXXX 100644 | 173 | index XXXXXXX..XXXXXXX 100644 |
89 | --- a/target/arm/helper.c | 174 | --- a/target/arm/helper.c |
90 | +++ b/target/arm/helper.c | 175 | +++ b/target/arm/helper.c |
91 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 176 | @@ -XXX,XX +XXX,XX @@ int sme_exception_el(CPUARMState *env, int el) |
177 | return 0; | ||
178 | } | ||
179 | |||
180 | +/* This corresponds to the ARM pseudocode function IsFullA64Enabled(). */ | ||
181 | +static bool sme_fa64(CPUARMState *env, int el) | ||
182 | +{ | ||
183 | + if (!cpu_isar_feature(aa64_sme_fa64, env_archcpu(env))) { | ||
184 | + return false; | ||
185 | + } | ||
186 | + | ||
187 | + if (el <= 1 && !el_is_in_host(env, el)) { | ||
188 | + if (!FIELD_EX64(env->vfp.smcr_el[1], SMCR, FA64)) { | ||
189 | + return false; | ||
190 | + } | ||
191 | + } | ||
192 | + if (el <= 2 && arm_is_el2_enabled(env)) { | ||
193 | + if (!FIELD_EX64(env->vfp.smcr_el[2], SMCR, FA64)) { | ||
194 | + return false; | ||
195 | + } | ||
196 | + } | ||
197 | + if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
198 | + if (!FIELD_EX64(env->vfp.smcr_el[3], SMCR, FA64)) { | ||
199 | + return false; | ||
200 | + } | ||
201 | + } | ||
202 | + | ||
203 | + return true; | ||
204 | +} | ||
205 | + | ||
206 | /* | ||
207 | * Given that SVE is enabled, return the vector length for EL. | ||
208 | */ | ||
209 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el, | ||
210 | DP_TBFLAG_ANY(flags, PSTATE__IL, 1); | ||
211 | } | ||
212 | |||
213 | + /* | ||
214 | + * The SME exception we are testing for is raised via | ||
215 | + * AArch64.CheckFPAdvSIMDEnabled(), as called from | ||
216 | + * AArch32.CheckAdvSIMDOrFPEnabled(). | ||
217 | + */ | ||
218 | + if (el == 0 | ||
219 | + && FIELD_EX64(env->svcr, SVCR, SM) | ||
220 | + && (!arm_is_el2_enabled(env) | ||
221 | + || (arm_el_is_aa64(env, 2) && !(env->cp15.hcr_el2 & HCR_TGE))) | ||
222 | + && arm_el_is_aa64(env, 1) | ||
223 | + && !sme_fa64(env, el)) { | ||
224 | + DP_TBFLAG_A32(flags, SME_TRAP_NONSTREAMING, 1); | ||
225 | + } | ||
226 | + | ||
227 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
228 | } | ||
229 | |||
230 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
92 | } | 231 | } |
93 | } | 232 | if (FIELD_EX64(env->svcr, SVCR, SM)) { |
94 | 233 | DP_TBFLAG_A64(flags, PSTATE_SM, 1); | |
95 | + if (!arm_feature(env, ARM_FEATURE_M)) { | 234 | + DP_TBFLAG_A64(flags, SME_TRAP_NONSTREAMING, !sme_fa64(env, el)); |
96 | + int target_el = arm_debug_target_el(env); | 235 | } |
97 | + | 236 | DP_TBFLAG_A64(flags, PSTATE_ZA, FIELD_EX64(env->svcr, SVCR, ZA)); |
98 | + flags = FIELD_DP32(flags, TBFLAG_ANY, DEBUG_TARGET_EL, target_el); | 237 | } |
99 | + } | ||
100 | + | ||
101 | *pflags = flags; | ||
102 | *cs_base = 0; | ||
103 | } | ||
104 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 238 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
105 | index XXXXXXX..XXXXXXX 100644 | 239 | index XXXXXXX..XXXXXXX 100644 |
106 | --- a/target/arm/translate-a64.c | 240 | --- a/target/arm/translate-a64.c |
107 | +++ b/target/arm/translate-a64.c | 241 | +++ b/target/arm/translate-a64.c |
242 | @@ -XXX,XX +XXX,XX @@ static void do_vec_ld(DisasContext *s, int destidx, int element, | ||
243 | * unallocated-encoding checks (otherwise the syndrome information | ||
244 | * for the resulting exception will be incorrect). | ||
245 | */ | ||
246 | -static bool fp_access_check(DisasContext *s) | ||
247 | +static bool fp_access_check_only(DisasContext *s) | ||
248 | { | ||
249 | if (s->fp_excp_el) { | ||
250 | assert(!s->fp_access_checked); | ||
251 | @@ -XXX,XX +XXX,XX @@ static bool fp_access_check(DisasContext *s) | ||
252 | return true; | ||
253 | } | ||
254 | |||
255 | +static bool fp_access_check(DisasContext *s) | ||
256 | +{ | ||
257 | + if (!fp_access_check_only(s)) { | ||
258 | + return false; | ||
259 | + } | ||
260 | + if (s->sme_trap_nonstreaming && s->is_nonstreaming) { | ||
261 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
262 | + syn_smetrap(SME_ET_Streaming, false)); | ||
263 | + return false; | ||
264 | + } | ||
265 | + return true; | ||
266 | +} | ||
267 | + | ||
268 | /* Check that SVE access is enabled. If it is, return true. | ||
269 | * If not, emit code to generate an appropriate exception and return false. | ||
270 | */ | ||
271 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
272 | default: | ||
273 | g_assert_not_reached(); | ||
274 | } | ||
275 | - if ((ri->type & ARM_CP_FPU) && !fp_access_check(s)) { | ||
276 | + if ((ri->type & ARM_CP_FPU) && !fp_access_check_only(s)) { | ||
277 | return; | ||
278 | } else if ((ri->type & ARM_CP_SVE) && !sve_access_check(s)) { | ||
279 | return; | ||
280 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_simd_fp(DisasContext *s, uint32_t insn) | ||
281 | } | ||
282 | } | ||
283 | |||
284 | +/* | ||
285 | + * Include the generated SME FA64 decoder. | ||
286 | + */ | ||
287 | + | ||
288 | +#include "decode-sme-fa64.c.inc" | ||
289 | + | ||
290 | +static bool trans_OK(DisasContext *s, arg_OK *a) | ||
291 | +{ | ||
292 | + return true; | ||
293 | +} | ||
294 | + | ||
295 | +static bool trans_FAIL(DisasContext *s, arg_OK *a) | ||
296 | +{ | ||
297 | + s->is_nonstreaming = true; | ||
298 | + return true; | ||
299 | +} | ||
300 | + | ||
301 | /** | ||
302 | * is_guarded_page: | ||
303 | * @env: The cpu environment | ||
108 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | 304 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
109 | dc->ss_active = FIELD_EX32(tb_flags, TBFLAG_ANY, SS_ACTIVE); | 305 | dc->mte_active[1] = EX_TBFLAG_A64(tb_flags, MTE0_ACTIVE); |
110 | dc->pstate_ss = FIELD_EX32(tb_flags, TBFLAG_ANY, PSTATE_SS); | 306 | dc->pstate_sm = EX_TBFLAG_A64(tb_flags, PSTATE_SM); |
111 | dc->is_ldex = false; | 307 | dc->pstate_za = EX_TBFLAG_A64(tb_flags, PSTATE_ZA); |
112 | - dc->ss_same_el = (arm_debug_target_el(env) == dc->current_el); | 308 | + dc->sme_trap_nonstreaming = EX_TBFLAG_A64(tb_flags, SME_TRAP_NONSTREAMING); |
113 | + dc->debug_target_el = FIELD_EX32(tb_flags, TBFLAG_ANY, DEBUG_TARGET_EL); | 309 | dc->vec_len = 0; |
114 | 310 | dc->vec_stride = 0; | |
115 | /* Bound the number of insns to execute to those left on the page. */ | 311 | dc->cp_regs = arm_cpu->cp_regs; |
116 | bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; | 312 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
313 | } | ||
314 | } | ||
315 | |||
316 | + s->is_nonstreaming = false; | ||
317 | + if (s->sme_trap_nonstreaming) { | ||
318 | + disas_sme_fa64(s, insn); | ||
319 | + } | ||
320 | + | ||
321 | switch (extract32(insn, 25, 4)) { | ||
322 | case 0x0: | ||
323 | if (!extract32(insn, 31, 1) || !disas_sme(s, insn)) { | ||
324 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | ||
325 | index XXXXXXX..XXXXXXX 100644 | ||
326 | --- a/target/arm/translate-vfp.c | ||
327 | +++ b/target/arm/translate-vfp.c | ||
328 | @@ -XXX,XX +XXX,XX @@ static bool vfp_access_check_a(DisasContext *s, bool ignore_vfp_enabled) | ||
329 | return false; | ||
330 | } | ||
331 | |||
332 | + /* | ||
333 | + * Note that rebuild_hflags_a32 has already accounted for being in EL0 | ||
334 | + * and the higher EL in A64 mode, etc. Unlike A64 mode, there do not | ||
335 | + * appear to be any insns which touch VFP which are allowed. | ||
336 | + */ | ||
337 | + if (s->sme_trap_nonstreaming) { | ||
338 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
339 | + syn_smetrap(SME_ET_Streaming, | ||
340 | + s->base.pc_next - s->pc_curr == 2)); | ||
341 | + return false; | ||
342 | + } | ||
343 | + | ||
344 | if (!s->vfp_enabled && !ignore_vfp_enabled) { | ||
345 | assert(!arm_dc_feature(s, ARM_FEATURE_M)); | ||
346 | unallocated_encoding(s); | ||
117 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 347 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
118 | index XXXXXXX..XXXXXXX 100644 | 348 | index XXXXXXX..XXXXXXX 100644 |
119 | --- a/target/arm/translate.c | 349 | --- a/target/arm/translate.c |
120 | +++ b/target/arm/translate.c | 350 | +++ b/target/arm/translate.c |
121 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | 351 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) |
122 | dc->ss_active = FIELD_EX32(tb_flags, TBFLAG_ANY, SS_ACTIVE); | 352 | dc->vec_len = EX_TBFLAG_A32(tb_flags, VECLEN); |
123 | dc->pstate_ss = FIELD_EX32(tb_flags, TBFLAG_ANY, PSTATE_SS); | 353 | dc->vec_stride = EX_TBFLAG_A32(tb_flags, VECSTRIDE); |
124 | dc->is_ldex = false; | 354 | } |
125 | - dc->ss_same_el = false; /* Can't be true since EL_d must be AArch64 */ | 355 | + dc->sme_trap_nonstreaming = |
126 | + if (!arm_feature(env, ARM_FEATURE_M)) { | 356 | + EX_TBFLAG_A32(tb_flags, SME_TRAP_NONSTREAMING); |
127 | + dc->debug_target_el = FIELD_EX32(tb_flags, TBFLAG_ANY, DEBUG_TARGET_EL); | 357 | } |
128 | + } | 358 | dc->cp_regs = cpu->cp_regs; |
129 | 359 | dc->features = env->features; | |
130 | dc->page_start = dc->base.pc_first & TARGET_PAGE_MASK; | 360 | diff --git a/target/arm/meson.build b/target/arm/meson.build |
131 | 361 | index XXXXXXX..XXXXXXX 100644 | |
362 | --- a/target/arm/meson.build | ||
363 | +++ b/target/arm/meson.build | ||
364 | @@ -XXX,XX +XXX,XX @@ | ||
365 | gen = [ | ||
366 | decodetree.process('sve.decode', extra_args: '--decode=disas_sve'), | ||
367 | decodetree.process('sme.decode', extra_args: '--decode=disas_sme'), | ||
368 | + decodetree.process('sme-fa64.decode', extra_args: '--static-decode=disas_sme_fa64'), | ||
369 | decodetree.process('neon-shared.decode', extra_args: '--decode=disas_neon_shared'), | ||
370 | decodetree.process('neon-dp.decode', extra_args: '--decode=disas_neon_dp'), | ||
371 | decodetree.process('neon-ls.decode', extra_args: '--decode=disas_neon_ls'), | ||
132 | -- | 372 | -- |
133 | 2.20.1 | 373 | 2.25.1 |
134 | |||
135 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We must update s->base.pc_next when we return from the translate_insn | 3 | Mark ADR as a non-streaming instruction, which should trap |
4 | hook to the main translator loop. By incrementing s->base.pc_next | 4 | if full a64 support is not enabled in streaming mode. |
5 | immediately after reading the insn word, "pc_next" contains the address | ||
6 | of the next instruction throughout translation. | ||
7 | 5 | ||
8 | All remaining uses of s->pc are referencing the address of the next insn, | 6 | Removing entries from sme-fa64.decode is an easy way to see |
9 | so this is now a simple global replacement. Remove the "s->pc" field. | 7 | what remains to be done. |
10 | 8 | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Message-id: 20220708151540.18136-5-richard.henderson@linaro.org |
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Message-id: 20190807045335.1361-7-richard.henderson@linaro.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 13 | --- |
17 | target/arm/translate.h | 1 - | 14 | target/arm/translate.h | 7 +++++++ |
18 | target/arm/translate-a64.c | 51 +++++++++--------- | 15 | target/arm/sme-fa64.decode | 1 - |
19 | target/arm/translate.c | 103 ++++++++++++++++++------------------- | 16 | target/arm/translate-sve.c | 8 ++++---- |
20 | 3 files changed, 72 insertions(+), 83 deletions(-) | 17 | 3 files changed, 11 insertions(+), 5 deletions(-) |
21 | 18 | ||
22 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 19 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
23 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/translate.h | 21 | --- a/target/arm/translate.h |
25 | +++ b/target/arm/translate.h | 22 | +++ b/target/arm/translate.h |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 23 | @@ -XXX,XX +XXX,XX @@ uint64_t asimd_imm_const(uint32_t imm, int cmode, int op); |
27 | DisasContextBase base; | 24 | static bool trans_##NAME(DisasContext *s, arg_##NAME *a) \ |
28 | const ARMISARegisters *isar; | 25 | { return dc_isar_feature(FEAT, s) && FUNC(s, __VA_ARGS__); } |
29 | 26 | ||
30 | - target_ulong pc; | 27 | +#define TRANS_FEAT_NONSTREAMING(NAME, FEAT, FUNC, ...) \ |
31 | /* The address of the current instruction being translated. */ | 28 | + static bool trans_##NAME(DisasContext *s, arg_##NAME *a) \ |
32 | target_ulong pc_curr; | 29 | + { \ |
33 | target_ulong page_start; | 30 | + s->is_nonstreaming = true; \ |
34 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 31 | + return dc_isar_feature(FEAT, s) && FUNC(s, __VA_ARGS__); \ |
32 | + } | ||
33 | + | ||
34 | #endif /* TARGET_ARM_TRANSLATE_H */ | ||
35 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
35 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/target/arm/translate-a64.c | 37 | --- a/target/arm/sme-fa64.decode |
37 | +++ b/target/arm/translate-a64.c | 38 | +++ b/target/arm/sme-fa64.decode |
38 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal(int excp) | 39 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS |
39 | 40 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | |
40 | static void gen_exception_internal_insn(DisasContext *s, int offset, int excp) | 41 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) |
41 | { | 42 | |
42 | - gen_a64_set_pc_im(s->pc - offset); | 43 | -FAIL 0000 0100 --1- ---- 1010 ---- ---- ---- # ADR |
43 | + gen_a64_set_pc_im(s->base.pc_next - offset); | 44 | FAIL 0000 0100 --1- ---- 1011 -0-- ---- ---- # FTSSEL, FEXPA |
44 | gen_exception_internal(excp); | 45 | FAIL 0000 0101 --10 0001 100- ---- ---- ---- # COMPACT |
45 | s->base.is_jmp = DISAS_NORETURN; | 46 | FAIL 0010 0101 --01 100- 1111 000- ---0 ---- # RDFFR, RDFFRS |
47 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/translate-sve.c | ||
50 | +++ b/target/arm/translate-sve.c | ||
51 | @@ -XXX,XX +XXX,XX @@ static bool do_adr(DisasContext *s, arg_rrri *a, gen_helper_gvec_3 *fn) | ||
52 | return gen_gvec_ool_zzz(s, fn, a->rd, a->rn, a->rm, a->imm); | ||
46 | } | 53 | } |
47 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal_insn(DisasContext *s, int offset, int excp) | 54 | |
48 | static void gen_exception_insn(DisasContext *s, int offset, int excp, | 55 | -TRANS_FEAT(ADR_p32, aa64_sve, do_adr, a, gen_helper_sve_adr_p32) |
49 | uint32_t syndrome, uint32_t target_el) | 56 | -TRANS_FEAT(ADR_p64, aa64_sve, do_adr, a, gen_helper_sve_adr_p64) |
50 | { | 57 | -TRANS_FEAT(ADR_s32, aa64_sve, do_adr, a, gen_helper_sve_adr_s32) |
51 | - gen_a64_set_pc_im(s->pc - offset); | 58 | -TRANS_FEAT(ADR_u32, aa64_sve, do_adr, a, gen_helper_sve_adr_u32) |
52 | + gen_a64_set_pc_im(s->base.pc_next - offset); | 59 | +TRANS_FEAT_NONSTREAMING(ADR_p32, aa64_sve, do_adr, a, gen_helper_sve_adr_p32) |
53 | gen_exception(excp, syndrome, target_el); | 60 | +TRANS_FEAT_NONSTREAMING(ADR_p64, aa64_sve, do_adr, a, gen_helper_sve_adr_p64) |
54 | s->base.is_jmp = DISAS_NORETURN; | 61 | +TRANS_FEAT_NONSTREAMING(ADR_s32, aa64_sve, do_adr, a, gen_helper_sve_adr_s32) |
55 | } | 62 | +TRANS_FEAT_NONSTREAMING(ADR_u32, aa64_sve, do_adr, a, gen_helper_sve_adr_u32) |
56 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_bkpt_insn(DisasContext *s, int offset, | 63 | |
57 | { | 64 | /* |
58 | TCGv_i32 tcg_syn; | 65 | *** SVE Integer Misc - Unpredicated Group |
59 | |||
60 | - gen_a64_set_pc_im(s->pc - offset); | ||
61 | + gen_a64_set_pc_im(s->base.pc_next - offset); | ||
62 | tcg_syn = tcg_const_i32(syndrome); | ||
63 | gen_helper_exception_bkpt_insn(cpu_env, tcg_syn); | ||
64 | tcg_temp_free_i32(tcg_syn); | ||
65 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_imm(DisasContext *s, uint32_t insn) | ||
66 | |||
67 | if (insn & (1U << 31)) { | ||
68 | /* BL Branch with link */ | ||
69 | - tcg_gen_movi_i64(cpu_reg(s, 30), s->pc); | ||
70 | + tcg_gen_movi_i64(cpu_reg(s, 30), s->base.pc_next); | ||
71 | } | ||
72 | |||
73 | /* B Branch / BL Branch with link */ | ||
74 | @@ -XXX,XX +XXX,XX @@ static void disas_comp_b_imm(DisasContext *s, uint32_t insn) | ||
75 | tcg_gen_brcondi_i64(op ? TCG_COND_NE : TCG_COND_EQ, | ||
76 | tcg_cmp, 0, label_match); | ||
77 | |||
78 | - gen_goto_tb(s, 0, s->pc); | ||
79 | + gen_goto_tb(s, 0, s->base.pc_next); | ||
80 | gen_set_label(label_match); | ||
81 | gen_goto_tb(s, 1, addr); | ||
82 | } | ||
83 | @@ -XXX,XX +XXX,XX @@ static void disas_test_b_imm(DisasContext *s, uint32_t insn) | ||
84 | tcg_gen_brcondi_i64(op ? TCG_COND_NE : TCG_COND_EQ, | ||
85 | tcg_cmp, 0, label_match); | ||
86 | tcg_temp_free_i64(tcg_cmp); | ||
87 | - gen_goto_tb(s, 0, s->pc); | ||
88 | + gen_goto_tb(s, 0, s->base.pc_next); | ||
89 | gen_set_label(label_match); | ||
90 | gen_goto_tb(s, 1, addr); | ||
91 | } | ||
92 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_b_imm(DisasContext *s, uint32_t insn) | ||
93 | /* genuinely conditional branches */ | ||
94 | TCGLabel *label_match = gen_new_label(); | ||
95 | arm_gen_test_cc(cond, label_match); | ||
96 | - gen_goto_tb(s, 0, s->pc); | ||
97 | + gen_goto_tb(s, 0, s->base.pc_next); | ||
98 | gen_set_label(label_match); | ||
99 | gen_goto_tb(s, 1, addr); | ||
100 | } else { | ||
101 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | ||
102 | * any pending interrupts immediately. | ||
103 | */ | ||
104 | reset_btype(s); | ||
105 | - gen_goto_tb(s, 0, s->pc); | ||
106 | + gen_goto_tb(s, 0, s->base.pc_next); | ||
107 | return; | ||
108 | |||
109 | case 7: /* SB */ | ||
110 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | ||
111 | * MB and end the TB instead. | ||
112 | */ | ||
113 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | ||
114 | - gen_goto_tb(s, 0, s->pc); | ||
115 | + gen_goto_tb(s, 0, s->base.pc_next); | ||
116 | return; | ||
117 | |||
118 | default: | ||
119 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
120 | gen_a64_set_pc(s, dst); | ||
121 | /* BLR also needs to load return address */ | ||
122 | if (opc == 1) { | ||
123 | - tcg_gen_movi_i64(cpu_reg(s, 30), s->pc); | ||
124 | + tcg_gen_movi_i64(cpu_reg(s, 30), s->base.pc_next); | ||
125 | } | ||
126 | break; | ||
127 | |||
128 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
129 | gen_a64_set_pc(s, dst); | ||
130 | /* BLRAA also needs to load return address */ | ||
131 | if (opc == 9) { | ||
132 | - tcg_gen_movi_i64(cpu_reg(s, 30), s->pc); | ||
133 | + tcg_gen_movi_i64(cpu_reg(s, 30), s->base.pc_next); | ||
134 | } | ||
135 | break; | ||
136 | |||
137 | @@ -XXX,XX +XXX,XX @@ static void disas_a64_insn(CPUARMState *env, DisasContext *s) | ||
138 | { | ||
139 | uint32_t insn; | ||
140 | |||
141 | - s->pc_curr = s->pc; | ||
142 | - insn = arm_ldl_code(env, s->pc, s->sctlr_b); | ||
143 | + s->pc_curr = s->base.pc_next; | ||
144 | + insn = arm_ldl_code(env, s->base.pc_next, s->sctlr_b); | ||
145 | s->insn = insn; | ||
146 | - s->pc += 4; | ||
147 | + s->base.pc_next += 4; | ||
148 | |||
149 | s->fp_access_checked = false; | ||
150 | |||
151 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
152 | int bound, core_mmu_idx; | ||
153 | |||
154 | dc->isar = &arm_cpu->isar; | ||
155 | - dc->pc = dc->base.pc_first; | ||
156 | dc->condjmp = 0; | ||
157 | |||
158 | dc->aarch64 = 1; | ||
159 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu) | ||
160 | { | ||
161 | DisasContext *dc = container_of(dcbase, DisasContext, base); | ||
162 | |||
163 | - tcg_gen_insn_start(dc->pc, 0, 0); | ||
164 | + tcg_gen_insn_start(dc->base.pc_next, 0, 0); | ||
165 | dc->insn_start = tcg_last_op(); | ||
166 | } | ||
167 | |||
168 | @@ -XXX,XX +XXX,XX @@ static bool aarch64_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cpu, | ||
169 | DisasContext *dc = container_of(dcbase, DisasContext, base); | ||
170 | |||
171 | if (bp->flags & BP_CPU) { | ||
172 | - gen_a64_set_pc_im(dc->pc); | ||
173 | + gen_a64_set_pc_im(dc->base.pc_next); | ||
174 | gen_helper_check_breakpoints(cpu_env); | ||
175 | /* End the TB early; it likely won't be executed */ | ||
176 | dc->base.is_jmp = DISAS_TOO_MANY; | ||
177 | @@ -XXX,XX +XXX,XX @@ static bool aarch64_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cpu, | ||
178 | to for it to be properly cleared -- thus we | ||
179 | increment the PC here so that the logic setting | ||
180 | tb->size below does the right thing. */ | ||
181 | - dc->pc += 4; | ||
182 | + dc->base.pc_next += 4; | ||
183 | dc->base.is_jmp = DISAS_NORETURN; | ||
184 | } | ||
185 | |||
186 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
187 | disas_a64_insn(env, dc); | ||
188 | } | ||
189 | |||
190 | - dc->base.pc_next = dc->pc; | ||
191 | translator_loop_temp_check(&dc->base); | ||
192 | } | ||
193 | |||
194 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
195 | */ | ||
196 | switch (dc->base.is_jmp) { | ||
197 | default: | ||
198 | - gen_a64_set_pc_im(dc->pc); | ||
199 | + gen_a64_set_pc_im(dc->base.pc_next); | ||
200 | /* fall through */ | ||
201 | case DISAS_EXIT: | ||
202 | case DISAS_JUMP: | ||
203 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
204 | switch (dc->base.is_jmp) { | ||
205 | case DISAS_NEXT: | ||
206 | case DISAS_TOO_MANY: | ||
207 | - gen_goto_tb(dc, 1, dc->pc); | ||
208 | + gen_goto_tb(dc, 1, dc->base.pc_next); | ||
209 | break; | ||
210 | default: | ||
211 | case DISAS_UPDATE: | ||
212 | - gen_a64_set_pc_im(dc->pc); | ||
213 | + gen_a64_set_pc_im(dc->base.pc_next); | ||
214 | /* fall through */ | ||
215 | case DISAS_EXIT: | ||
216 | tcg_gen_exit_tb(NULL, 0); | ||
217 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
218 | case DISAS_SWI: | ||
219 | break; | ||
220 | case DISAS_WFE: | ||
221 | - gen_a64_set_pc_im(dc->pc); | ||
222 | + gen_a64_set_pc_im(dc->base.pc_next); | ||
223 | gen_helper_wfe(cpu_env); | ||
224 | break; | ||
225 | case DISAS_YIELD: | ||
226 | - gen_a64_set_pc_im(dc->pc); | ||
227 | + gen_a64_set_pc_im(dc->base.pc_next); | ||
228 | gen_helper_yield(cpu_env); | ||
229 | break; | ||
230 | case DISAS_WFI: | ||
231 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
232 | */ | ||
233 | TCGv_i32 tmp = tcg_const_i32(4); | ||
234 | |||
235 | - gen_a64_set_pc_im(dc->pc); | ||
236 | + gen_a64_set_pc_im(dc->base.pc_next); | ||
237 | gen_helper_wfi(cpu_env, tmp); | ||
238 | tcg_temp_free_i32(tmp); | ||
239 | /* The helper doesn't necessarily throw an exception, but we | ||
240 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
241 | } | ||
242 | } | ||
243 | } | ||
244 | - | ||
245 | - /* Functions above can change dc->pc, so re-align db->pc_next */ | ||
246 | - dc->base.pc_next = dc->pc; | ||
247 | } | ||
248 | |||
249 | static void aarch64_tr_disas_log(const DisasContextBase *dcbase, | ||
250 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
251 | index XXXXXXX..XXXXXXX 100644 | ||
252 | --- a/target/arm/translate.c | ||
253 | +++ b/target/arm/translate.c | ||
254 | @@ -XXX,XX +XXX,XX @@ static inline void gen_blxns(DisasContext *s, int rm) | ||
255 | * We do however need to set the PC, because the blxns helper reads it. | ||
256 | * The blxns helper may throw an exception. | ||
257 | */ | ||
258 | - gen_set_pc_im(s, s->pc); | ||
259 | + gen_set_pc_im(s, s->base.pc_next); | ||
260 | gen_helper_v7m_blxns(cpu_env, var); | ||
261 | tcg_temp_free_i32(var); | ||
262 | s->base.is_jmp = DISAS_EXIT; | ||
263 | @@ -XXX,XX +XXX,XX @@ static inline void gen_hvc(DisasContext *s, int imm16) | ||
264 | * for single stepping.) | ||
265 | */ | ||
266 | s->svc_imm = imm16; | ||
267 | - gen_set_pc_im(s, s->pc); | ||
268 | + gen_set_pc_im(s, s->base.pc_next); | ||
269 | s->base.is_jmp = DISAS_HVC; | ||
270 | } | ||
271 | |||
272 | @@ -XXX,XX +XXX,XX @@ static inline void gen_smc(DisasContext *s) | ||
273 | tmp = tcg_const_i32(syn_aa32_smc()); | ||
274 | gen_helper_pre_smc(cpu_env, tmp); | ||
275 | tcg_temp_free_i32(tmp); | ||
276 | - gen_set_pc_im(s, s->pc); | ||
277 | + gen_set_pc_im(s, s->base.pc_next); | ||
278 | s->base.is_jmp = DISAS_SMC; | ||
279 | } | ||
280 | |||
281 | static void gen_exception_internal_insn(DisasContext *s, int offset, int excp) | ||
282 | { | ||
283 | gen_set_condexec(s); | ||
284 | - gen_set_pc_im(s, s->pc - offset); | ||
285 | + gen_set_pc_im(s, s->base.pc_next - offset); | ||
286 | gen_exception_internal(excp); | ||
287 | s->base.is_jmp = DISAS_NORETURN; | ||
288 | } | ||
289 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_insn(DisasContext *s, int offset, int excp, | ||
290 | int syn, uint32_t target_el) | ||
291 | { | ||
292 | gen_set_condexec(s); | ||
293 | - gen_set_pc_im(s, s->pc - offset); | ||
294 | + gen_set_pc_im(s, s->base.pc_next - offset); | ||
295 | gen_exception(excp, syn, target_el); | ||
296 | s->base.is_jmp = DISAS_NORETURN; | ||
297 | } | ||
298 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_bkpt_insn(DisasContext *s, int offset, uint32_t syn) | ||
299 | TCGv_i32 tcg_syn; | ||
300 | |||
301 | gen_set_condexec(s); | ||
302 | - gen_set_pc_im(s, s->pc - offset); | ||
303 | + gen_set_pc_im(s, s->base.pc_next - offset); | ||
304 | tcg_syn = tcg_const_i32(syn); | ||
305 | gen_helper_exception_bkpt_insn(cpu_env, tcg_syn); | ||
306 | tcg_temp_free_i32(tcg_syn); | ||
307 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_bkpt_insn(DisasContext *s, int offset, uint32_t syn) | ||
308 | /* Force a TB lookup after an instruction that changes the CPU state. */ | ||
309 | static inline void gen_lookup_tb(DisasContext *s) | ||
310 | { | ||
311 | - tcg_gen_movi_i32(cpu_R[15], s->pc); | ||
312 | + tcg_gen_movi_i32(cpu_R[15], s->base.pc_next); | ||
313 | s->base.is_jmp = DISAS_EXIT; | ||
314 | } | ||
315 | |||
316 | @@ -XXX,XX +XXX,XX @@ static inline bool use_goto_tb(DisasContext *s, target_ulong dest) | ||
317 | { | ||
318 | #ifndef CONFIG_USER_ONLY | ||
319 | return (s->base.tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) || | ||
320 | - ((s->pc - 1) & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); | ||
321 | + ((s->base.pc_next - 1) & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); | ||
322 | #else | ||
323 | return true; | ||
324 | #endif | ||
325 | @@ -XXX,XX +XXX,XX @@ static void gen_nop_hint(DisasContext *s, int val) | ||
326 | */ | ||
327 | case 1: /* yield */ | ||
328 | if (!(tb_cflags(s->base.tb) & CF_PARALLEL)) { | ||
329 | - gen_set_pc_im(s, s->pc); | ||
330 | + gen_set_pc_im(s, s->base.pc_next); | ||
331 | s->base.is_jmp = DISAS_YIELD; | ||
332 | } | ||
333 | break; | ||
334 | case 3: /* wfi */ | ||
335 | - gen_set_pc_im(s, s->pc); | ||
336 | + gen_set_pc_im(s, s->base.pc_next); | ||
337 | s->base.is_jmp = DISAS_WFI; | ||
338 | break; | ||
339 | case 2: /* wfe */ | ||
340 | if (!(tb_cflags(s->base.tb) & CF_PARALLEL)) { | ||
341 | - gen_set_pc_im(s, s->pc); | ||
342 | + gen_set_pc_im(s, s->base.pc_next); | ||
343 | s->base.is_jmp = DISAS_WFE; | ||
344 | } | ||
345 | break; | ||
346 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
347 | if (isread) { | ||
348 | return 1; | ||
349 | } | ||
350 | - gen_set_pc_im(s, s->pc); | ||
351 | + gen_set_pc_im(s, s->base.pc_next); | ||
352 | s->base.is_jmp = DISAS_WFI; | ||
353 | return 0; | ||
354 | default: | ||
355 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
356 | * self-modifying code correctly and also to take | ||
357 | * any pending interrupts immediately. | ||
358 | */ | ||
359 | - gen_goto_tb(s, 0, s->pc); | ||
360 | + gen_goto_tb(s, 0, s->base.pc_next); | ||
361 | return; | ||
362 | case 7: /* sb */ | ||
363 | if ((insn & 0xf) || !dc_isar_feature(aa32_sb, s)) { | ||
364 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
365 | * for TCG; MB and end the TB instead. | ||
366 | */ | ||
367 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | ||
368 | - gen_goto_tb(s, 0, s->pc); | ||
369 | + gen_goto_tb(s, 0, s->base.pc_next); | ||
370 | return; | ||
371 | default: | ||
372 | goto illegal_op; | ||
373 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
374 | int32_t offset; | ||
375 | |||
376 | tmp = tcg_temp_new_i32(); | ||
377 | - tcg_gen_movi_i32(tmp, s->pc); | ||
378 | + tcg_gen_movi_i32(tmp, s->base.pc_next); | ||
379 | store_reg(s, 14, tmp); | ||
380 | /* Sign-extend the 24-bit offset */ | ||
381 | offset = (((int32_t)insn) << 8) >> 8; | ||
382 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
383 | /* branch link/exchange thumb (blx) */ | ||
384 | tmp = load_reg(s, rm); | ||
385 | tmp2 = tcg_temp_new_i32(); | ||
386 | - tcg_gen_movi_i32(tmp2, s->pc); | ||
387 | + tcg_gen_movi_i32(tmp2, s->base.pc_next); | ||
388 | store_reg(s, 14, tmp2); | ||
389 | gen_bx(s, tmp); | ||
390 | break; | ||
391 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
392 | /* branch (and link) */ | ||
393 | if (insn & (1 << 24)) { | ||
394 | tmp = tcg_temp_new_i32(); | ||
395 | - tcg_gen_movi_i32(tmp, s->pc); | ||
396 | + tcg_gen_movi_i32(tmp, s->base.pc_next); | ||
397 | store_reg(s, 14, tmp); | ||
398 | } | ||
399 | offset = sextract32(insn << 2, 0, 26); | ||
400 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
401 | break; | ||
402 | case 0xf: | ||
403 | /* swi */ | ||
404 | - gen_set_pc_im(s, s->pc); | ||
405 | + gen_set_pc_im(s, s->base.pc_next); | ||
406 | s->svc_imm = extract32(insn, 0, 24); | ||
407 | s->base.is_jmp = DISAS_SWI; | ||
408 | break; | ||
409 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
410 | |||
411 | if (insn & (1 << 14)) { | ||
412 | /* Branch and link. */ | ||
413 | - tcg_gen_movi_i32(cpu_R[14], s->pc | 1); | ||
414 | + tcg_gen_movi_i32(cpu_R[14], s->base.pc_next | 1); | ||
415 | } | ||
416 | |||
417 | offset += read_pc(s); | ||
418 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
419 | * and also to take any pending interrupts | ||
420 | * immediately. | ||
421 | */ | ||
422 | - gen_goto_tb(s, 0, s->pc); | ||
423 | + gen_goto_tb(s, 0, s->base.pc_next); | ||
424 | break; | ||
425 | case 7: /* sb */ | ||
426 | if ((insn & 0xf) || !dc_isar_feature(aa32_sb, s)) { | ||
427 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
428 | * for TCG; MB and end the TB instead. | ||
429 | */ | ||
430 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | ||
431 | - gen_goto_tb(s, 0, s->pc); | ||
432 | + gen_goto_tb(s, 0, s->base.pc_next); | ||
433 | break; | ||
434 | default: | ||
435 | goto illegal_op; | ||
436 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
437 | /* BLX/BX */ | ||
438 | tmp = load_reg(s, rm); | ||
439 | if (link) { | ||
440 | - val = (uint32_t)s->pc | 1; | ||
441 | + val = (uint32_t)s->base.pc_next | 1; | ||
442 | tmp2 = tcg_temp_new_i32(); | ||
443 | tcg_gen_movi_i32(tmp2, val); | ||
444 | store_reg(s, 14, tmp2); | ||
445 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
446 | |||
447 | if (cond == 0xf) { | ||
448 | /* swi */ | ||
449 | - gen_set_pc_im(s, s->pc); | ||
450 | + gen_set_pc_im(s, s->base.pc_next); | ||
451 | s->svc_imm = extract32(insn, 0, 8); | ||
452 | s->base.is_jmp = DISAS_SWI; | ||
453 | break; | ||
454 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
455 | tcg_gen_andi_i32(tmp, tmp, 0xfffffffc); | ||
456 | |||
457 | tmp2 = tcg_temp_new_i32(); | ||
458 | - tcg_gen_movi_i32(tmp2, s->pc | 1); | ||
459 | + tcg_gen_movi_i32(tmp2, s->base.pc_next | 1); | ||
460 | store_reg(s, 14, tmp2); | ||
461 | gen_bx(s, tmp); | ||
462 | break; | ||
463 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
464 | tcg_gen_addi_i32(tmp, tmp, offset); | ||
465 | |||
466 | tmp2 = tcg_temp_new_i32(); | ||
467 | - tcg_gen_movi_i32(tmp2, s->pc | 1); | ||
468 | + tcg_gen_movi_i32(tmp2, s->base.pc_next | 1); | ||
469 | store_reg(s, 14, tmp2); | ||
470 | gen_bx(s, tmp); | ||
471 | } else { | ||
472 | @@ -XXX,XX +XXX,XX @@ undef: | ||
473 | |||
474 | static bool insn_crosses_page(CPUARMState *env, DisasContext *s) | ||
475 | { | ||
476 | - /* Return true if the insn at dc->pc might cross a page boundary. | ||
477 | + /* Return true if the insn at dc->base.pc_next might cross a page boundary. | ||
478 | * (False positives are OK, false negatives are not.) | ||
479 | * We know this is a Thumb insn, and our caller ensures we are | ||
480 | - * only called if dc->pc is less than 4 bytes from the page | ||
481 | + * only called if dc->base.pc_next is less than 4 bytes from the page | ||
482 | * boundary, so we cross the page if the first 16 bits indicate | ||
483 | * that this is a 32 bit insn. | ||
484 | */ | ||
485 | - uint16_t insn = arm_lduw_code(env, s->pc, s->sctlr_b); | ||
486 | + uint16_t insn = arm_lduw_code(env, s->base.pc_next, s->sctlr_b); | ||
487 | |||
488 | - return !thumb_insn_is_16bit(s, s->pc, insn); | ||
489 | + return !thumb_insn_is_16bit(s, s->base.pc_next, insn); | ||
490 | } | ||
491 | |||
492 | static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
493 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
494 | uint32_t condexec, core_mmu_idx; | ||
495 | |||
496 | dc->isar = &cpu->isar; | ||
497 | - dc->pc = dc->base.pc_first; | ||
498 | dc->condjmp = 0; | ||
499 | |||
500 | dc->aarch64 = 0; | ||
501 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu) | ||
502 | { | ||
503 | DisasContext *dc = container_of(dcbase, DisasContext, base); | ||
504 | |||
505 | - tcg_gen_insn_start(dc->pc, | ||
506 | + tcg_gen_insn_start(dc->base.pc_next, | ||
507 | (dc->condexec_cond << 4) | (dc->condexec_mask >> 1), | ||
508 | 0); | ||
509 | dc->insn_start = tcg_last_op(); | ||
510 | @@ -XXX,XX +XXX,XX @@ static bool arm_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cpu, | ||
511 | |||
512 | if (bp->flags & BP_CPU) { | ||
513 | gen_set_condexec(dc); | ||
514 | - gen_set_pc_im(dc, dc->pc); | ||
515 | + gen_set_pc_im(dc, dc->base.pc_next); | ||
516 | gen_helper_check_breakpoints(cpu_env); | ||
517 | /* End the TB early; it's likely not going to be executed */ | ||
518 | dc->base.is_jmp = DISAS_TOO_MANY; | ||
519 | @@ -XXX,XX +XXX,XX @@ static bool arm_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cpu, | ||
520 | tb->size below does the right thing. */ | ||
521 | /* TODO: Advance PC by correct instruction length to | ||
522 | * avoid disassembler error messages */ | ||
523 | - dc->pc += 2; | ||
524 | + dc->base.pc_next += 2; | ||
525 | dc->base.is_jmp = DISAS_NORETURN; | ||
526 | } | ||
527 | |||
528 | @@ -XXX,XX +XXX,XX @@ static bool arm_pre_translate_insn(DisasContext *dc) | ||
529 | { | ||
530 | #ifdef CONFIG_USER_ONLY | ||
531 | /* Intercept jump to the magic kernel page. */ | ||
532 | - if (dc->pc >= 0xffff0000) { | ||
533 | + if (dc->base.pc_next >= 0xffff0000) { | ||
534 | /* We always get here via a jump, so know we are not in a | ||
535 | conditional execution block. */ | ||
536 | gen_exception_internal(EXCP_KERNEL_TRAP); | ||
537 | @@ -XXX,XX +XXX,XX @@ static void arm_post_translate_insn(DisasContext *dc) | ||
538 | gen_set_label(dc->condlabel); | ||
539 | dc->condjmp = 0; | ||
540 | } | ||
541 | - dc->base.pc_next = dc->pc; | ||
542 | translator_loop_temp_check(&dc->base); | ||
543 | } | ||
544 | |||
545 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
546 | return; | ||
547 | } | ||
548 | |||
549 | - dc->pc_curr = dc->pc; | ||
550 | - insn = arm_ldl_code(env, dc->pc, dc->sctlr_b); | ||
551 | + dc->pc_curr = dc->base.pc_next; | ||
552 | + insn = arm_ldl_code(env, dc->base.pc_next, dc->sctlr_b); | ||
553 | dc->insn = insn; | ||
554 | - dc->pc += 4; | ||
555 | + dc->base.pc_next += 4; | ||
556 | disas_arm_insn(dc, insn); | ||
557 | |||
558 | arm_post_translate_insn(dc); | ||
559 | @@ -XXX,XX +XXX,XX @@ static void thumb_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
560 | return; | ||
561 | } | ||
562 | |||
563 | - dc->pc_curr = dc->pc; | ||
564 | - insn = arm_lduw_code(env, dc->pc, dc->sctlr_b); | ||
565 | - is_16bit = thumb_insn_is_16bit(dc, dc->pc, insn); | ||
566 | - dc->pc += 2; | ||
567 | + dc->pc_curr = dc->base.pc_next; | ||
568 | + insn = arm_lduw_code(env, dc->base.pc_next, dc->sctlr_b); | ||
569 | + is_16bit = thumb_insn_is_16bit(dc, dc->base.pc_next, insn); | ||
570 | + dc->base.pc_next += 2; | ||
571 | if (!is_16bit) { | ||
572 | - uint32_t insn2 = arm_lduw_code(env, dc->pc, dc->sctlr_b); | ||
573 | + uint32_t insn2 = arm_lduw_code(env, dc->base.pc_next, dc->sctlr_b); | ||
574 | |||
575 | insn = insn << 16 | insn2; | ||
576 | - dc->pc += 2; | ||
577 | + dc->base.pc_next += 2; | ||
578 | } | ||
579 | dc->insn = insn; | ||
580 | |||
581 | @@ -XXX,XX +XXX,XX @@ static void thumb_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
582 | * but isn't very efficient). | ||
583 | */ | ||
584 | if (dc->base.is_jmp == DISAS_NEXT | ||
585 | - && (dc->pc - dc->page_start >= TARGET_PAGE_SIZE | ||
586 | - || (dc->pc - dc->page_start >= TARGET_PAGE_SIZE - 3 | ||
587 | + && (dc->base.pc_next - dc->page_start >= TARGET_PAGE_SIZE | ||
588 | + || (dc->base.pc_next - dc->page_start >= TARGET_PAGE_SIZE - 3 | ||
589 | && insn_crosses_page(env, dc)))) { | ||
590 | dc->base.is_jmp = DISAS_TOO_MANY; | ||
591 | } | ||
592 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
593 | case DISAS_NEXT: | ||
594 | case DISAS_TOO_MANY: | ||
595 | case DISAS_UPDATE: | ||
596 | - gen_set_pc_im(dc, dc->pc); | ||
597 | + gen_set_pc_im(dc, dc->base.pc_next); | ||
598 | /* fall through */ | ||
599 | default: | ||
600 | /* FIXME: Single stepping a WFI insn will not halt the CPU. */ | ||
601 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
602 | switch(dc->base.is_jmp) { | ||
603 | case DISAS_NEXT: | ||
604 | case DISAS_TOO_MANY: | ||
605 | - gen_goto_tb(dc, 1, dc->pc); | ||
606 | + gen_goto_tb(dc, 1, dc->base.pc_next); | ||
607 | break; | ||
608 | case DISAS_JUMP: | ||
609 | gen_goto_ptr(); | ||
610 | break; | ||
611 | case DISAS_UPDATE: | ||
612 | - gen_set_pc_im(dc, dc->pc); | ||
613 | + gen_set_pc_im(dc, dc->base.pc_next); | ||
614 | /* fall through */ | ||
615 | default: | ||
616 | /* indicate that the hash table must be used to find the next TB */ | ||
617 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
618 | gen_set_label(dc->condlabel); | ||
619 | gen_set_condexec(dc); | ||
620 | if (unlikely(is_singlestepping(dc))) { | ||
621 | - gen_set_pc_im(dc, dc->pc); | ||
622 | + gen_set_pc_im(dc, dc->base.pc_next); | ||
623 | gen_singlestep_exception(dc); | ||
624 | } else { | ||
625 | - gen_goto_tb(dc, 1, dc->pc); | ||
626 | + gen_goto_tb(dc, 1, dc->base.pc_next); | ||
627 | } | ||
628 | } | ||
629 | - | ||
630 | - /* Functions above can change dc->pc, so re-align db->pc_next */ | ||
631 | - dc->base.pc_next = dc->pc; | ||
632 | } | ||
633 | |||
634 | static void arm_tr_disas_log(const DisasContextBase *dcbase, CPUState *cpu) | ||
635 | -- | 66 | -- |
636 | 2.20.1 | 67 | 2.25.1 |
637 | |||
638 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Extract is a compact combination of shift + and. | 3 | Mark these as a non-streaming instructions, which should trap |
4 | if full a64 support is not enabled in streaming mode. | ||
4 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20190808202616.13782-2-richard.henderson@linaro.org | 8 | Message-id: 20220708151540.18136-6-richard.henderson@linaro.org |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/translate.c | 9 +-------- | 11 | target/arm/sme-fa64.decode | 2 -- |
11 | 1 file changed, 1 insertion(+), 8 deletions(-) | 12 | target/arm/translate-sve.c | 9 ++++++--- |
13 | 2 files changed, 6 insertions(+), 5 deletions(-) | ||
12 | 14 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 17 | --- a/target/arm/sme-fa64.decode |
16 | +++ b/target/arm/translate.c | 18 | +++ b/target/arm/sme-fa64.decode |
17 | @@ -XXX,XX +XXX,XX @@ static void gen_sar(TCGv_i32 dest, TCGv_i32 t0, TCGv_i32 t1) | 19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS |
18 | 20 | ||
19 | static void shifter_out_im(TCGv_i32 var, int shift) | 21 | FAIL 0000 0100 --1- ---- 1011 -0-- ---- ---- # FTSSEL, FEXPA |
20 | { | 22 | FAIL 0000 0101 --10 0001 100- ---- ---- ---- # COMPACT |
21 | - if (shift == 0) { | 23 | -FAIL 0010 0101 --01 100- 1111 000- ---0 ---- # RDFFR, RDFFRS |
22 | - tcg_gen_andi_i32(cpu_CF, var, 1); | 24 | -FAIL 0010 0101 --10 1--- 1001 ---- ---- ---- # WRFFR, SETFFR |
23 | - } else { | 25 | FAIL 0100 0101 --0- ---- 1011 ---- ---- ---- # BDEP, BEXT, BGRP |
24 | - tcg_gen_shri_i32(cpu_CF, var, shift); | 26 | FAIL 0100 0101 000- ---- 0110 1--- ---- ---- # PMULLB, PMULLT (128b result) |
25 | - if (shift != 31) { | 27 | FAIL 0110 0100 --1- ---- 1110 01-- ---- ---- # FMMLA, BFMMLA |
26 | - tcg_gen_andi_i32(cpu_CF, cpu_CF, 1); | 28 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
27 | - } | 29 | index XXXXXXX..XXXXXXX 100644 |
28 | - } | 30 | --- a/target/arm/translate-sve.c |
29 | + tcg_gen_extract_i32(cpu_CF, var, shift, 1); | 31 | +++ b/target/arm/translate-sve.c |
32 | @@ -XXX,XX +XXX,XX @@ static bool do_predset(DisasContext *s, int esz, int rd, int pat, bool setflag) | ||
33 | TRANS_FEAT(PTRUE, aa64_sve, do_predset, a->esz, a->rd, a->pat, a->s) | ||
34 | |||
35 | /* Note pat == 31 is #all, to set all elements. */ | ||
36 | -TRANS_FEAT(SETFFR, aa64_sve, do_predset, 0, FFR_PRED_NUM, 31, false) | ||
37 | +TRANS_FEAT_NONSTREAMING(SETFFR, aa64_sve, | ||
38 | + do_predset, 0, FFR_PRED_NUM, 31, false) | ||
39 | |||
40 | /* Note pat == 32 is #unimp, to set no elements. */ | ||
41 | TRANS_FEAT(PFALSE, aa64_sve, do_predset, 0, a->rd, 32, false) | ||
42 | @@ -XXX,XX +XXX,XX @@ static bool trans_RDFFR_p(DisasContext *s, arg_RDFFR_p *a) | ||
43 | .rd = a->rd, .pg = a->pg, .s = a->s, | ||
44 | .rn = FFR_PRED_NUM, .rm = FFR_PRED_NUM, | ||
45 | }; | ||
46 | + | ||
47 | + s->is_nonstreaming = true; | ||
48 | return trans_AND_pppp(s, &alt_a); | ||
30 | } | 49 | } |
31 | 50 | ||
32 | /* Shift by immediate. Includes special handling for shift == 0. */ | 51 | -TRANS_FEAT(RDFFR, aa64_sve, do_mov_p, a->rd, FFR_PRED_NUM) |
52 | -TRANS_FEAT(WRFFR, aa64_sve, do_mov_p, FFR_PRED_NUM, a->rn) | ||
53 | +TRANS_FEAT_NONSTREAMING(RDFFR, aa64_sve, do_mov_p, a->rd, FFR_PRED_NUM) | ||
54 | +TRANS_FEAT_NONSTREAMING(WRFFR, aa64_sve, do_mov_p, FFR_PRED_NUM, a->rn) | ||
55 | |||
56 | static bool do_pfirst_pnext(DisasContext *s, arg_rr_esz *a, | ||
57 | void (*gen_fn)(TCGv_i32, TCGv_ptr, | ||
33 | -- | 58 | -- |
34 | 2.20.1 | 59 | 2.25.1 |
35 | |||
36 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220708151540.18136-7-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/sme-fa64.decode | 3 --- | ||
12 | target/arm/translate-sve.c | 22 ++++++++++++---------- | ||
13 | 2 files changed, 12 insertions(+), 13 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
22 | |||
23 | -FAIL 0000 0100 --1- ---- 1011 -0-- ---- ---- # FTSSEL, FEXPA | ||
24 | -FAIL 0000 0101 --10 0001 100- ---- ---- ---- # COMPACT | ||
25 | -FAIL 0100 0101 --0- ---- 1011 ---- ---- ---- # BDEP, BEXT, BGRP | ||
26 | FAIL 0100 0101 000- ---- 0110 1--- ---- ---- # PMULLB, PMULLT (128b result) | ||
27 | FAIL 0110 0100 --1- ---- 1110 01-- ---- ---- # FMMLA, BFMMLA | ||
28 | FAIL 0110 0101 --0- ---- 0000 11-- ---- ---- # FTSMUL | ||
29 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/translate-sve.c | ||
32 | +++ b/target/arm/translate-sve.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_2 * const fexpa_fns[4] = { | ||
34 | NULL, gen_helper_sve_fexpa_h, | ||
35 | gen_helper_sve_fexpa_s, gen_helper_sve_fexpa_d, | ||
36 | }; | ||
37 | -TRANS_FEAT(FEXPA, aa64_sve, gen_gvec_ool_zz, | ||
38 | - fexpa_fns[a->esz], a->rd, a->rn, 0) | ||
39 | +TRANS_FEAT_NONSTREAMING(FEXPA, aa64_sve, gen_gvec_ool_zz, | ||
40 | + fexpa_fns[a->esz], a->rd, a->rn, 0) | ||
41 | |||
42 | static gen_helper_gvec_3 * const ftssel_fns[4] = { | ||
43 | NULL, gen_helper_sve_ftssel_h, | ||
44 | gen_helper_sve_ftssel_s, gen_helper_sve_ftssel_d, | ||
45 | }; | ||
46 | -TRANS_FEAT(FTSSEL, aa64_sve, gen_gvec_ool_arg_zzz, ftssel_fns[a->esz], a, 0) | ||
47 | +TRANS_FEAT_NONSTREAMING(FTSSEL, aa64_sve, gen_gvec_ool_arg_zzz, | ||
48 | + ftssel_fns[a->esz], a, 0) | ||
49 | |||
50 | /* | ||
51 | *** SVE Predicate Logical Operations Group | ||
52 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(TRN2_q, aa64_sve_f64mm, gen_gvec_ool_arg_zzz, | ||
53 | static gen_helper_gvec_3 * const compact_fns[4] = { | ||
54 | NULL, NULL, gen_helper_sve_compact_s, gen_helper_sve_compact_d | ||
55 | }; | ||
56 | -TRANS_FEAT(COMPACT, aa64_sve, gen_gvec_ool_arg_zpz, compact_fns[a->esz], a, 0) | ||
57 | +TRANS_FEAT_NONSTREAMING(COMPACT, aa64_sve, gen_gvec_ool_arg_zpz, | ||
58 | + compact_fns[a->esz], a, 0) | ||
59 | |||
60 | /* Call the helper that computes the ARM LastActiveElement pseudocode | ||
61 | * function, scaled by the element size. This includes the not found | ||
62 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3 * const bext_fns[4] = { | ||
63 | gen_helper_sve2_bext_b, gen_helper_sve2_bext_h, | ||
64 | gen_helper_sve2_bext_s, gen_helper_sve2_bext_d, | ||
65 | }; | ||
66 | -TRANS_FEAT(BEXT, aa64_sve2_bitperm, gen_gvec_ool_arg_zzz, | ||
67 | - bext_fns[a->esz], a, 0) | ||
68 | +TRANS_FEAT_NONSTREAMING(BEXT, aa64_sve2_bitperm, gen_gvec_ool_arg_zzz, | ||
69 | + bext_fns[a->esz], a, 0) | ||
70 | |||
71 | static gen_helper_gvec_3 * const bdep_fns[4] = { | ||
72 | gen_helper_sve2_bdep_b, gen_helper_sve2_bdep_h, | ||
73 | gen_helper_sve2_bdep_s, gen_helper_sve2_bdep_d, | ||
74 | }; | ||
75 | -TRANS_FEAT(BDEP, aa64_sve2_bitperm, gen_gvec_ool_arg_zzz, | ||
76 | - bdep_fns[a->esz], a, 0) | ||
77 | +TRANS_FEAT_NONSTREAMING(BDEP, aa64_sve2_bitperm, gen_gvec_ool_arg_zzz, | ||
78 | + bdep_fns[a->esz], a, 0) | ||
79 | |||
80 | static gen_helper_gvec_3 * const bgrp_fns[4] = { | ||
81 | gen_helper_sve2_bgrp_b, gen_helper_sve2_bgrp_h, | ||
82 | gen_helper_sve2_bgrp_s, gen_helper_sve2_bgrp_d, | ||
83 | }; | ||
84 | -TRANS_FEAT(BGRP, aa64_sve2_bitperm, gen_gvec_ool_arg_zzz, | ||
85 | - bgrp_fns[a->esz], a, 0) | ||
86 | +TRANS_FEAT_NONSTREAMING(BGRP, aa64_sve2_bitperm, gen_gvec_ool_arg_zzz, | ||
87 | + bgrp_fns[a->esz], a, 0) | ||
88 | |||
89 | static gen_helper_gvec_3 * const cadd_fns[4] = { | ||
90 | gen_helper_sve2_cadd_b, gen_helper_sve2_cadd_h, | ||
91 | -- | ||
92 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220708151540.18136-8-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/sme-fa64.decode | 2 -- | ||
12 | target/arm/translate-sve.c | 24 +++++++++++++++--------- | ||
13 | 2 files changed, 15 insertions(+), 11 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
22 | |||
23 | -FAIL 0100 0101 000- ---- 0110 1--- ---- ---- # PMULLB, PMULLT (128b result) | ||
24 | -FAIL 0110 0100 --1- ---- 1110 01-- ---- ---- # FMMLA, BFMMLA | ||
25 | FAIL 0110 0101 --0- ---- 0000 11-- ---- ---- # FTSMUL | ||
26 | FAIL 0110 0101 --01 0--- 100- ---- ---- ---- # FTMAD | ||
27 | FAIL 0110 0101 --01 1--- 001- ---- ---- ---- # FADDA | ||
28 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/translate-sve.c | ||
31 | +++ b/target/arm/translate-sve.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static bool do_trans_pmull(DisasContext *s, arg_rrr_esz *a, bool sel) | ||
33 | gen_helper_gvec_pmull_q, gen_helper_sve2_pmull_h, | ||
34 | NULL, gen_helper_sve2_pmull_d, | ||
35 | }; | ||
36 | - if (a->esz == 0 | ||
37 | - ? !dc_isar_feature(aa64_sve2_pmull128, s) | ||
38 | - : !dc_isar_feature(aa64_sve, s)) { | ||
39 | + | ||
40 | + if (a->esz == 0) { | ||
41 | + if (!dc_isar_feature(aa64_sve2_pmull128, s)) { | ||
42 | + return false; | ||
43 | + } | ||
44 | + s->is_nonstreaming = true; | ||
45 | + } else if (!dc_isar_feature(aa64_sve, s)) { | ||
46 | return false; | ||
47 | } | ||
48 | return gen_gvec_ool_arg_zzz(s, fns[a->esz], a, sel); | ||
49 | @@ -XXX,XX +XXX,XX @@ DO_ZPZZ_FP(FMINP, aa64_sve2, sve2_fminp_zpzz) | ||
50 | * SVE Integer Multiply-Add (unpredicated) | ||
51 | */ | ||
52 | |||
53 | -TRANS_FEAT(FMMLA_s, aa64_sve_f32mm, gen_gvec_fpst_zzzz, gen_helper_fmmla_s, | ||
54 | - a->rd, a->rn, a->rm, a->ra, 0, FPST_FPCR) | ||
55 | -TRANS_FEAT(FMMLA_d, aa64_sve_f64mm, gen_gvec_fpst_zzzz, gen_helper_fmmla_d, | ||
56 | - a->rd, a->rn, a->rm, a->ra, 0, FPST_FPCR) | ||
57 | +TRANS_FEAT_NONSTREAMING(FMMLA_s, aa64_sve_f32mm, gen_gvec_fpst_zzzz, | ||
58 | + gen_helper_fmmla_s, a->rd, a->rn, a->rm, a->ra, | ||
59 | + 0, FPST_FPCR) | ||
60 | +TRANS_FEAT_NONSTREAMING(FMMLA_d, aa64_sve_f64mm, gen_gvec_fpst_zzzz, | ||
61 | + gen_helper_fmmla_d, a->rd, a->rn, a->rm, a->ra, | ||
62 | + 0, FPST_FPCR) | ||
63 | |||
64 | static gen_helper_gvec_4 * const sqdmlal_zzzw_fns[] = { | ||
65 | NULL, gen_helper_sve2_sqdmlal_zzzw_h, | ||
66 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(BFDOT_zzzz, aa64_sve_bf16, gen_gvec_ool_arg_zzzz, | ||
67 | TRANS_FEAT(BFDOT_zzxz, aa64_sve_bf16, gen_gvec_ool_arg_zzxz, | ||
68 | gen_helper_gvec_bfdot_idx, a) | ||
69 | |||
70 | -TRANS_FEAT(BFMMLA, aa64_sve_bf16, gen_gvec_ool_arg_zzzz, | ||
71 | - gen_helper_gvec_bfmmla, a, 0) | ||
72 | +TRANS_FEAT_NONSTREAMING(BFMMLA, aa64_sve_bf16, gen_gvec_ool_arg_zzzz, | ||
73 | + gen_helper_gvec_bfmmla, a, 0) | ||
74 | |||
75 | static bool do_BFMLAL_zzzw(DisasContext *s, arg_rrrr_esz *a, bool sel) | ||
76 | { | ||
77 | -- | ||
78 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220708151540.18136-9-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/sme-fa64.decode | 3 --- | ||
12 | target/arm/translate-sve.c | 15 +++++++++++---- | ||
13 | 2 files changed, 11 insertions(+), 7 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
22 | |||
23 | -FAIL 0110 0101 --0- ---- 0000 11-- ---- ---- # FTSMUL | ||
24 | -FAIL 0110 0101 --01 0--- 100- ---- ---- ---- # FTMAD | ||
25 | -FAIL 0110 0101 --01 1--- 001- ---- ---- ---- # FADDA | ||
26 | FAIL 0100 0101 --0- ---- 1001 10-- ---- ---- # SMMLA, UMMLA, USMMLA | ||
27 | FAIL 0100 0101 --1- ---- 1--- ---- ---- ---- # SVE2 string/histo/crypto instructions | ||
28 | FAIL 1000 010- -00- ---- 10-- ---- ---- ---- # SVE2 32-bit gather NT load (vector+scalar) | ||
29 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/translate-sve.c | ||
32 | +++ b/target/arm/translate-sve.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const ftmad_fns[4] = { | ||
34 | NULL, gen_helper_sve_ftmad_h, | ||
35 | gen_helper_sve_ftmad_s, gen_helper_sve_ftmad_d, | ||
36 | }; | ||
37 | -TRANS_FEAT(FTMAD, aa64_sve, gen_gvec_fpst_zzz, | ||
38 | - ftmad_fns[a->esz], a->rd, a->rn, a->rm, a->imm, | ||
39 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
40 | +TRANS_FEAT_NONSTREAMING(FTMAD, aa64_sve, gen_gvec_fpst_zzz, | ||
41 | + ftmad_fns[a->esz], a->rd, a->rn, a->rm, a->imm, | ||
42 | + a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
43 | |||
44 | /* | ||
45 | *** SVE Floating Point Accumulating Reduction Group | ||
46 | @@ -XXX,XX +XXX,XX @@ static bool trans_FADDA(DisasContext *s, arg_rprr_esz *a) | ||
47 | if (a->esz == 0 || !dc_isar_feature(aa64_sve, s)) { | ||
48 | return false; | ||
49 | } | ||
50 | + s->is_nonstreaming = true; | ||
51 | if (!sve_access_check(s)) { | ||
52 | return true; | ||
53 | } | ||
54 | @@ -XXX,XX +XXX,XX @@ static bool trans_FADDA(DisasContext *s, arg_rprr_esz *a) | ||
55 | DO_FP3(FADD_zzz, fadd) | ||
56 | DO_FP3(FSUB_zzz, fsub) | ||
57 | DO_FP3(FMUL_zzz, fmul) | ||
58 | -DO_FP3(FTSMUL, ftsmul) | ||
59 | DO_FP3(FRECPS, recps) | ||
60 | DO_FP3(FRSQRTS, rsqrts) | ||
61 | |||
62 | #undef DO_FP3 | ||
63 | |||
64 | +static gen_helper_gvec_3_ptr * const ftsmul_fns[4] = { | ||
65 | + NULL, gen_helper_gvec_ftsmul_h, | ||
66 | + gen_helper_gvec_ftsmul_s, gen_helper_gvec_ftsmul_d | ||
67 | +}; | ||
68 | +TRANS_FEAT_NONSTREAMING(FTSMUL, aa64_sve, gen_gvec_fpst_arg_zzz, | ||
69 | + ftsmul_fns[a->esz], a, 0) | ||
70 | + | ||
71 | /* | ||
72 | *** SVE Floating Point Arithmetic - Predicated Group | ||
73 | */ | ||
74 | -- | ||
75 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220708151540.18136-10-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/sme-fa64.decode | 1 - | ||
12 | target/arm/translate-sve.c | 12 ++++++------ | ||
13 | 2 files changed, 6 insertions(+), 7 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
22 | |||
23 | -FAIL 0100 0101 --0- ---- 1001 10-- ---- ---- # SMMLA, UMMLA, USMMLA | ||
24 | FAIL 0100 0101 --1- ---- 1--- ---- ---- ---- # SVE2 string/histo/crypto instructions | ||
25 | FAIL 1000 010- -00- ---- 10-- ---- ---- ---- # SVE2 32-bit gather NT load (vector+scalar) | ||
26 | FAIL 1000 010- -00- ---- 111- ---- ---- ---- # SVE 32-bit gather prefetch (vector+imm) | ||
27 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-sve.c | ||
30 | +++ b/target/arm/translate-sve.c | ||
31 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(FMLALT_zzxw, aa64_sve2, do_FMLAL_zzxw, a, false, true) | ||
32 | TRANS_FEAT(FMLSLB_zzxw, aa64_sve2, do_FMLAL_zzxw, a, true, false) | ||
33 | TRANS_FEAT(FMLSLT_zzxw, aa64_sve2, do_FMLAL_zzxw, a, true, true) | ||
34 | |||
35 | -TRANS_FEAT(SMMLA, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, | ||
36 | - gen_helper_gvec_smmla_b, a, 0) | ||
37 | -TRANS_FEAT(USMMLA, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, | ||
38 | - gen_helper_gvec_usmmla_b, a, 0) | ||
39 | -TRANS_FEAT(UMMLA, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, | ||
40 | - gen_helper_gvec_ummla_b, a, 0) | ||
41 | +TRANS_FEAT_NONSTREAMING(SMMLA, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, | ||
42 | + gen_helper_gvec_smmla_b, a, 0) | ||
43 | +TRANS_FEAT_NONSTREAMING(USMMLA, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, | ||
44 | + gen_helper_gvec_usmmla_b, a, 0) | ||
45 | +TRANS_FEAT_NONSTREAMING(UMMLA, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, | ||
46 | + gen_helper_gvec_ummla_b, a, 0) | ||
47 | |||
48 | TRANS_FEAT(BFDOT_zzzz, aa64_sve_bf16, gen_gvec_ool_arg_zzzz, | ||
49 | gen_helper_gvec_bfdot, a, 0) | ||
50 | -- | ||
51 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Mark these as non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220708151540.18136-11-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/sme-fa64.decode | 1 - | ||
12 | target/arm/translate-sve.c | 35 ++++++++++++++++++----------------- | ||
13 | 2 files changed, 18 insertions(+), 18 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
22 | |||
23 | -FAIL 0100 0101 --1- ---- 1--- ---- ---- ---- # SVE2 string/histo/crypto instructions | ||
24 | FAIL 1000 010- -00- ---- 10-- ---- ---- ---- # SVE2 32-bit gather NT load (vector+scalar) | ||
25 | FAIL 1000 010- -00- ---- 111- ---- ---- ---- # SVE 32-bit gather prefetch (vector+imm) | ||
26 | FAIL 1000 0100 0-1- ---- 0--- ---- ---- ---- # SVE 32-bit gather prefetch (scalar+vector) | ||
27 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-sve.c | ||
30 | +++ b/target/arm/translate-sve.c | ||
31 | @@ -XXX,XX +XXX,XX @@ DO_SVE2_ZZZ_NARROW(RSUBHNT, rsubhnt) | ||
32 | static gen_helper_gvec_flags_4 * const match_fns[4] = { | ||
33 | gen_helper_sve2_match_ppzz_b, gen_helper_sve2_match_ppzz_h, NULL, NULL | ||
34 | }; | ||
35 | -TRANS_FEAT(MATCH, aa64_sve2, do_ppzz_flags, a, match_fns[a->esz]) | ||
36 | +TRANS_FEAT_NONSTREAMING(MATCH, aa64_sve2, do_ppzz_flags, a, match_fns[a->esz]) | ||
37 | |||
38 | static gen_helper_gvec_flags_4 * const nmatch_fns[4] = { | ||
39 | gen_helper_sve2_nmatch_ppzz_b, gen_helper_sve2_nmatch_ppzz_h, NULL, NULL | ||
40 | }; | ||
41 | -TRANS_FEAT(NMATCH, aa64_sve2, do_ppzz_flags, a, nmatch_fns[a->esz]) | ||
42 | +TRANS_FEAT_NONSTREAMING(NMATCH, aa64_sve2, do_ppzz_flags, a, nmatch_fns[a->esz]) | ||
43 | |||
44 | static gen_helper_gvec_4 * const histcnt_fns[4] = { | ||
45 | NULL, NULL, gen_helper_sve2_histcnt_s, gen_helper_sve2_histcnt_d | ||
46 | }; | ||
47 | -TRANS_FEAT(HISTCNT, aa64_sve2, gen_gvec_ool_arg_zpzz, | ||
48 | - histcnt_fns[a->esz], a, 0) | ||
49 | +TRANS_FEAT_NONSTREAMING(HISTCNT, aa64_sve2, gen_gvec_ool_arg_zpzz, | ||
50 | + histcnt_fns[a->esz], a, 0) | ||
51 | |||
52 | -TRANS_FEAT(HISTSEG, aa64_sve2, gen_gvec_ool_arg_zzz, | ||
53 | - a->esz == 0 ? gen_helper_sve2_histseg : NULL, a, 0) | ||
54 | +TRANS_FEAT_NONSTREAMING(HISTSEG, aa64_sve2, gen_gvec_ool_arg_zzz, | ||
55 | + a->esz == 0 ? gen_helper_sve2_histseg : NULL, a, 0) | ||
56 | |||
57 | DO_ZPZZ_FP(FADDP, aa64_sve2, sve2_faddp_zpzz) | ||
58 | DO_ZPZZ_FP(FMAXNMP, aa64_sve2, sve2_fmaxnmp_zpzz) | ||
59 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(SQRDCMLAH_zzzz, aa64_sve2, gen_gvec_ool_zzzz, | ||
60 | TRANS_FEAT(USDOT_zzzz, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, | ||
61 | a->esz == 2 ? gen_helper_gvec_usdot_b : NULL, a, 0) | ||
62 | |||
63 | -TRANS_FEAT(AESMC, aa64_sve2_aes, gen_gvec_ool_zz, | ||
64 | - gen_helper_crypto_aesmc, a->rd, a->rd, a->decrypt) | ||
65 | +TRANS_FEAT_NONSTREAMING(AESMC, aa64_sve2_aes, gen_gvec_ool_zz, | ||
66 | + gen_helper_crypto_aesmc, a->rd, a->rd, a->decrypt) | ||
67 | |||
68 | -TRANS_FEAT(AESE, aa64_sve2_aes, gen_gvec_ool_arg_zzz, | ||
69 | - gen_helper_crypto_aese, a, false) | ||
70 | -TRANS_FEAT(AESD, aa64_sve2_aes, gen_gvec_ool_arg_zzz, | ||
71 | - gen_helper_crypto_aese, a, true) | ||
72 | +TRANS_FEAT_NONSTREAMING(AESE, aa64_sve2_aes, gen_gvec_ool_arg_zzz, | ||
73 | + gen_helper_crypto_aese, a, false) | ||
74 | +TRANS_FEAT_NONSTREAMING(AESD, aa64_sve2_aes, gen_gvec_ool_arg_zzz, | ||
75 | + gen_helper_crypto_aese, a, true) | ||
76 | |||
77 | -TRANS_FEAT(SM4E, aa64_sve2_sm4, gen_gvec_ool_arg_zzz, | ||
78 | - gen_helper_crypto_sm4e, a, 0) | ||
79 | -TRANS_FEAT(SM4EKEY, aa64_sve2_sm4, gen_gvec_ool_arg_zzz, | ||
80 | - gen_helper_crypto_sm4ekey, a, 0) | ||
81 | +TRANS_FEAT_NONSTREAMING(SM4E, aa64_sve2_sm4, gen_gvec_ool_arg_zzz, | ||
82 | + gen_helper_crypto_sm4e, a, 0) | ||
83 | +TRANS_FEAT_NONSTREAMING(SM4EKEY, aa64_sve2_sm4, gen_gvec_ool_arg_zzz, | ||
84 | + gen_helper_crypto_sm4ekey, a, 0) | ||
85 | |||
86 | -TRANS_FEAT(RAX1, aa64_sve2_sha3, gen_gvec_fn_arg_zzz, gen_gvec_rax1, a) | ||
87 | +TRANS_FEAT_NONSTREAMING(RAX1, aa64_sve2_sha3, gen_gvec_fn_arg_zzz, | ||
88 | + gen_gvec_rax1, a) | ||
89 | |||
90 | TRANS_FEAT(FCVTNT_sh, aa64_sve2, gen_gvec_fpst_arg_zpz, | ||
91 | gen_helper_sve2_fcvtnt_sh, a, 0, FPST_FPCR) | ||
92 | -- | ||
93 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Provide a common routine for the places that require ALIGN(PC, 4) | 3 | Mark these as a non-streaming instructions, which should trap |
4 | as the base address as opposed to plain PC. The two are always | 4 | if full a64 support is not enabled in streaming mode. |
5 | the same for A32, but the difference is meaningful for thumb mode. | ||
6 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-12-richard.henderson@linaro.org |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Message-id: 20190807045335.1361-5-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | target/arm/translate-vfp.inc.c | 38 ++------ | 11 | target/arm/sme-fa64.decode | 9 --------- |
14 | target/arm/translate.c | 166 +++++++++++++++------------------ | 12 | target/arm/translate-sve.c | 6 ++++++ |
15 | 2 files changed, 82 insertions(+), 122 deletions(-) | 13 | 2 files changed, 6 insertions(+), 9 deletions(-) |
16 | 14 | ||
17 | diff --git a/target/arm/translate-vfp.inc.c b/target/arm/translate-vfp.inc.c | 15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/translate-vfp.inc.c | 17 | --- a/target/arm/sme-fa64.decode |
20 | +++ b/target/arm/translate-vfp.inc.c | 18 | +++ b/target/arm/sme-fa64.decode |
21 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_sp(DisasContext *s, arg_VLDR_VSTR_sp *a) | 19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS |
22 | offset = -offset; | 20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) |
21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
22 | |||
23 | -FAIL 1000 010- -00- ---- 10-- ---- ---- ---- # SVE2 32-bit gather NT load (vector+scalar) | ||
24 | FAIL 1000 010- -00- ---- 111- ---- ---- ---- # SVE 32-bit gather prefetch (vector+imm) | ||
25 | FAIL 1000 0100 0-1- ---- 0--- ---- ---- ---- # SVE 32-bit gather prefetch (scalar+vector) | ||
26 | -FAIL 1000 010- -01- ---- 1--- ---- ---- ---- # SVE 32-bit gather load (vector+imm) | ||
27 | -FAIL 1000 0100 0-0- ---- 0--- ---- ---- ---- # SVE 32-bit gather load byte (scalar+vector) | ||
28 | -FAIL 1000 0100 1--- ---- 0--- ---- ---- ---- # SVE 32-bit gather load half (scalar+vector) | ||
29 | -FAIL 1000 0101 0--- ---- 0--- ---- ---- ---- # SVE 32-bit gather load word (scalar+vector) | ||
30 | FAIL 1010 010- ---- ---- 011- ---- ---- ---- # SVE contiguous FF load (scalar+scalar) | ||
31 | FAIL 1010 010- ---1 ---- 101- ---- ---- ---- # SVE contiguous NF load (scalar+imm) | ||
32 | FAIL 1010 010- -01- ---- 000- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+scalar) | ||
33 | FAIL 1010 010- -010 ---- 001- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+imm) | ||
34 | FAIL 1100 010- ---- ---- ---- ---- ---- ---- # SVE 64-bit gather load/prefetch | ||
35 | -FAIL 1110 010- -00- ---- 001- ---- ---- ---- # SVE2 64-bit scatter NT store (vector+scalar) | ||
36 | -FAIL 1110 010- -10- ---- 001- ---- ---- ---- # SVE2 32-bit scatter NT store (vector+scalar) | ||
37 | -FAIL 1110 010- ---- ---- 1-0- ---- ---- ---- # SVE scatter store (scalar+32-bit vector) | ||
38 | -FAIL 1110 010- ---- ---- 101- ---- ---- ---- # SVE scatter store (misc) | ||
39 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/translate-sve.c | ||
42 | +++ b/target/arm/translate-sve.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zprz(DisasContext *s, arg_LD1_zprz *a) | ||
44 | if (!dc_isar_feature(aa64_sve, s)) { | ||
45 | return false; | ||
23 | } | 46 | } |
24 | 47 | + s->is_nonstreaming = true; | |
25 | - if (s->thumb && a->rn == 15) { | 48 | if (!sve_access_check(s)) { |
26 | - /* This is actually UNPREDICTABLE */ | ||
27 | - addr = tcg_temp_new_i32(); | ||
28 | - tcg_gen_movi_i32(addr, s->pc & ~2); | ||
29 | - } else { | ||
30 | - addr = load_reg(s, a->rn); | ||
31 | - } | ||
32 | - tcg_gen_addi_i32(addr, addr, offset); | ||
33 | + /* For thumb, use of PC is UNPREDICTABLE. */ | ||
34 | + addr = add_reg_for_lit(s, a->rn, offset); | ||
35 | tmp = tcg_temp_new_i32(); | ||
36 | if (a->l) { | ||
37 | gen_aa32_ld32u(s, tmp, addr, get_mem_index(s)); | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_dp(DisasContext *s, arg_VLDR_VSTR_dp *a) | ||
39 | offset = -offset; | ||
40 | } | ||
41 | |||
42 | - if (s->thumb && a->rn == 15) { | ||
43 | - /* This is actually UNPREDICTABLE */ | ||
44 | - addr = tcg_temp_new_i32(); | ||
45 | - tcg_gen_movi_i32(addr, s->pc & ~2); | ||
46 | - } else { | ||
47 | - addr = load_reg(s, a->rn); | ||
48 | - } | ||
49 | - tcg_gen_addi_i32(addr, addr, offset); | ||
50 | + /* For thumb, use of PC is UNPREDICTABLE. */ | ||
51 | + addr = add_reg_for_lit(s, a->rn, offset); | ||
52 | tmp = tcg_temp_new_i64(); | ||
53 | if (a->l) { | ||
54 | gen_aa32_ld64(s, tmp, addr, get_mem_index(s)); | ||
55 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDM_VSTM_sp(DisasContext *s, arg_VLDM_VSTM_sp *a) | ||
56 | return true; | 49 | return true; |
57 | } | 50 | } |
58 | 51 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) | |
59 | - if (s->thumb && a->rn == 15) { | 52 | if (!dc_isar_feature(aa64_sve, s)) { |
60 | - /* This is actually UNPREDICTABLE */ | 53 | return false; |
61 | - addr = tcg_temp_new_i32(); | 54 | } |
62 | - tcg_gen_movi_i32(addr, s->pc & ~2); | 55 | + s->is_nonstreaming = true; |
63 | - } else { | 56 | if (!sve_access_check(s)) { |
64 | - addr = load_reg(s, a->rn); | ||
65 | - } | ||
66 | + /* For thumb, use of PC is UNPREDICTABLE. */ | ||
67 | + addr = add_reg_for_lit(s, a->rn, 0); | ||
68 | if (a->p) { | ||
69 | /* pre-decrement */ | ||
70 | tcg_gen_addi_i32(addr, addr, -(a->imm << 2)); | ||
71 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDM_VSTM_dp(DisasContext *s, arg_VLDM_VSTM_dp *a) | ||
72 | return true; | 57 | return true; |
73 | } | 58 | } |
74 | 59 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDNT1_zprz(DisasContext *s, arg_LD1_zprz *a) | |
75 | - if (s->thumb && a->rn == 15) { | 60 | if (!dc_isar_feature(aa64_sve2, s)) { |
76 | - /* This is actually UNPREDICTABLE */ | 61 | return false; |
77 | - addr = tcg_temp_new_i32(); | 62 | } |
78 | - tcg_gen_movi_i32(addr, s->pc & ~2); | 63 | + s->is_nonstreaming = true; |
79 | - } else { | 64 | if (!sve_access_check(s)) { |
80 | - addr = load_reg(s, a->rn); | 65 | return true; |
81 | - } | 66 | } |
82 | + /* For thumb, use of PC is UNPREDICTABLE. */ | 67 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zprz(DisasContext *s, arg_ST1_zprz *a) |
83 | + addr = add_reg_for_lit(s, a->rn, 0); | 68 | if (!dc_isar_feature(aa64_sve, s)) { |
84 | if (a->p) { | 69 | return false; |
85 | /* pre-decrement */ | 70 | } |
86 | tcg_gen_addi_i32(addr, addr, -(a->imm << 2)); | 71 | + s->is_nonstreaming = true; |
87 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 72 | if (!sve_access_check(s)) { |
88 | index XXXXXXX..XXXXXXX 100644 | 73 | return true; |
89 | --- a/target/arm/translate.c | 74 | } |
90 | +++ b/target/arm/translate.c | 75 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) |
91 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i32 load_reg(DisasContext *s, int reg) | 76 | if (!dc_isar_feature(aa64_sve, s)) { |
92 | return tmp; | 77 | return false; |
93 | } | 78 | } |
94 | 79 | + s->is_nonstreaming = true; | |
95 | +/* | 80 | if (!sve_access_check(s)) { |
96 | + * Create a new temp, REG + OFS, except PC is ALIGN(PC, 4). | 81 | return true; |
97 | + * This is used for load/store for which use of PC implies (literal), | 82 | } |
98 | + * or ADD that implies ADR. | 83 | @@ -XXX,XX +XXX,XX @@ static bool trans_STNT1_zprz(DisasContext *s, arg_ST1_zprz *a) |
99 | + */ | 84 | if (!dc_isar_feature(aa64_sve2, s)) { |
100 | +static TCGv_i32 add_reg_for_lit(DisasContext *s, int reg, int ofs) | 85 | return false; |
101 | +{ | 86 | } |
102 | + TCGv_i32 tmp = tcg_temp_new_i32(); | 87 | + s->is_nonstreaming = true; |
103 | + | 88 | if (!sve_access_check(s)) { |
104 | + if (reg == 15) { | 89 | return true; |
105 | + tcg_gen_movi_i32(tmp, (read_pc(s) & ~3) + ofs); | 90 | } |
106 | + } else { | ||
107 | + tcg_gen_addi_i32(tmp, cpu_R[reg], ofs); | ||
108 | + } | ||
109 | + return tmp; | ||
110 | +} | ||
111 | + | ||
112 | /* Set a CPU register. The source must be a temporary and will be | ||
113 | marked as dead. */ | ||
114 | static void store_reg(DisasContext *s, int reg, TCGv_i32 var) | ||
115 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
116 | */ | ||
117 | bool wback = extract32(insn, 21, 1); | ||
118 | |||
119 | - if (rn == 15) { | ||
120 | - if (insn & (1 << 21)) { | ||
121 | - /* UNPREDICTABLE */ | ||
122 | - goto illegal_op; | ||
123 | - } | ||
124 | - addr = tcg_temp_new_i32(); | ||
125 | - tcg_gen_movi_i32(addr, s->pc & ~3); | ||
126 | - } else { | ||
127 | - addr = load_reg(s, rn); | ||
128 | + if (rn == 15 && (insn & (1 << 21))) { | ||
129 | + /* UNPREDICTABLE */ | ||
130 | + goto illegal_op; | ||
131 | } | ||
132 | + | ||
133 | + addr = add_reg_for_lit(s, rn, 0); | ||
134 | offset = (insn & 0xff) * 4; | ||
135 | if ((insn & (1 << 23)) == 0) { | ||
136 | offset = -offset; | ||
137 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
138 | store_reg(s, rd, tmp); | ||
139 | } else { | ||
140 | /* Add/sub 12-bit immediate. */ | ||
141 | - if (rn == 15) { | ||
142 | - offset = s->pc & ~(uint32_t)3; | ||
143 | - if (insn & (1 << 23)) | ||
144 | - offset -= imm; | ||
145 | - else | ||
146 | - offset += imm; | ||
147 | - tmp = tcg_temp_new_i32(); | ||
148 | - tcg_gen_movi_i32(tmp, offset); | ||
149 | - store_reg(s, rd, tmp); | ||
150 | + if (insn & (1 << 23)) { | ||
151 | + imm = -imm; | ||
152 | + } | ||
153 | + tmp = add_reg_for_lit(s, rn, imm); | ||
154 | + if (rn == 13 && rd == 13) { | ||
155 | + /* ADD SP, SP, imm or SUB SP, SP, imm */ | ||
156 | + store_sp_checked(s, tmp); | ||
157 | } else { | ||
158 | - tmp = load_reg(s, rn); | ||
159 | - if (insn & (1 << 23)) | ||
160 | - tcg_gen_subi_i32(tmp, tmp, imm); | ||
161 | - else | ||
162 | - tcg_gen_addi_i32(tmp, tmp, imm); | ||
163 | - if (rn == 13 && rd == 13) { | ||
164 | - /* ADD SP, SP, imm or SUB SP, SP, imm */ | ||
165 | - store_sp_checked(s, tmp); | ||
166 | - } else { | ||
167 | - store_reg(s, rd, tmp); | ||
168 | - } | ||
169 | + store_reg(s, rd, tmp); | ||
170 | } | ||
171 | } | ||
172 | } | ||
173 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
174 | } | ||
175 | } | ||
176 | memidx = get_mem_index(s); | ||
177 | - if (rn == 15) { | ||
178 | - addr = tcg_temp_new_i32(); | ||
179 | - /* PC relative. */ | ||
180 | - /* s->pc has already been incremented by 4. */ | ||
181 | - imm = s->pc & 0xfffffffc; | ||
182 | - if (insn & (1 << 23)) | ||
183 | - imm += insn & 0xfff; | ||
184 | - else | ||
185 | - imm -= insn & 0xfff; | ||
186 | - tcg_gen_movi_i32(addr, imm); | ||
187 | + imm = insn & 0xfff; | ||
188 | + if (insn & (1 << 23)) { | ||
189 | + /* PC relative or Positive offset. */ | ||
190 | + addr = add_reg_for_lit(s, rn, imm); | ||
191 | + } else if (rn == 15) { | ||
192 | + /* PC relative with negative offset. */ | ||
193 | + addr = add_reg_for_lit(s, rn, -imm); | ||
194 | } else { | ||
195 | addr = load_reg(s, rn); | ||
196 | - if (insn & (1 << 23)) { | ||
197 | - /* Positive offset. */ | ||
198 | - imm = insn & 0xfff; | ||
199 | - tcg_gen_addi_i32(addr, addr, imm); | ||
200 | - } else { | ||
201 | - imm = insn & 0xff; | ||
202 | - switch ((insn >> 8) & 0xf) { | ||
203 | - case 0x0: /* Shifted Register. */ | ||
204 | - shift = (insn >> 4) & 0xf; | ||
205 | - if (shift > 3) { | ||
206 | - tcg_temp_free_i32(addr); | ||
207 | - goto illegal_op; | ||
208 | - } | ||
209 | - tmp = load_reg(s, rm); | ||
210 | - if (shift) | ||
211 | - tcg_gen_shli_i32(tmp, tmp, shift); | ||
212 | - tcg_gen_add_i32(addr, addr, tmp); | ||
213 | - tcg_temp_free_i32(tmp); | ||
214 | - break; | ||
215 | - case 0xc: /* Negative offset. */ | ||
216 | - tcg_gen_addi_i32(addr, addr, -imm); | ||
217 | - break; | ||
218 | - case 0xe: /* User privilege. */ | ||
219 | - tcg_gen_addi_i32(addr, addr, imm); | ||
220 | - memidx = get_a32_user_mem_index(s); | ||
221 | - break; | ||
222 | - case 0x9: /* Post-decrement. */ | ||
223 | - imm = -imm; | ||
224 | - /* Fall through. */ | ||
225 | - case 0xb: /* Post-increment. */ | ||
226 | - postinc = 1; | ||
227 | - writeback = 1; | ||
228 | - break; | ||
229 | - case 0xd: /* Pre-decrement. */ | ||
230 | - imm = -imm; | ||
231 | - /* Fall through. */ | ||
232 | - case 0xf: /* Pre-increment. */ | ||
233 | - writeback = 1; | ||
234 | - break; | ||
235 | - default: | ||
236 | + imm = insn & 0xff; | ||
237 | + switch ((insn >> 8) & 0xf) { | ||
238 | + case 0x0: /* Shifted Register. */ | ||
239 | + shift = (insn >> 4) & 0xf; | ||
240 | + if (shift > 3) { | ||
241 | tcg_temp_free_i32(addr); | ||
242 | goto illegal_op; | ||
243 | } | ||
244 | + tmp = load_reg(s, rm); | ||
245 | + if (shift) { | ||
246 | + tcg_gen_shli_i32(tmp, tmp, shift); | ||
247 | + } | ||
248 | + tcg_gen_add_i32(addr, addr, tmp); | ||
249 | + tcg_temp_free_i32(tmp); | ||
250 | + break; | ||
251 | + case 0xc: /* Negative offset. */ | ||
252 | + tcg_gen_addi_i32(addr, addr, -imm); | ||
253 | + break; | ||
254 | + case 0xe: /* User privilege. */ | ||
255 | + tcg_gen_addi_i32(addr, addr, imm); | ||
256 | + memidx = get_a32_user_mem_index(s); | ||
257 | + break; | ||
258 | + case 0x9: /* Post-decrement. */ | ||
259 | + imm = -imm; | ||
260 | + /* Fall through. */ | ||
261 | + case 0xb: /* Post-increment. */ | ||
262 | + postinc = 1; | ||
263 | + writeback = 1; | ||
264 | + break; | ||
265 | + case 0xd: /* Pre-decrement. */ | ||
266 | + imm = -imm; | ||
267 | + /* Fall through. */ | ||
268 | + case 0xf: /* Pre-increment. */ | ||
269 | + writeback = 1; | ||
270 | + break; | ||
271 | + default: | ||
272 | + tcg_temp_free_i32(addr); | ||
273 | + goto illegal_op; | ||
274 | } | ||
275 | } | ||
276 | |||
277 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
278 | if (insn & (1 << 11)) { | ||
279 | rd = (insn >> 8) & 7; | ||
280 | /* load pc-relative. Bit 1 of PC is ignored. */ | ||
281 | - val = read_pc(s) + ((insn & 0xff) * 4); | ||
282 | - val &= ~(uint32_t)2; | ||
283 | - addr = tcg_temp_new_i32(); | ||
284 | - tcg_gen_movi_i32(addr, val); | ||
285 | + addr = add_reg_for_lit(s, 15, (insn & 0xff) * 4); | ||
286 | tmp = tcg_temp_new_i32(); | ||
287 | gen_aa32_ld32u_iss(s, tmp, addr, get_mem_index(s), | ||
288 | rd | ISSIs16Bit); | ||
289 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
290 | * - Add PC/SP (immediate) | ||
291 | */ | ||
292 | rd = (insn >> 8) & 7; | ||
293 | - if (insn & (1 << 11)) { | ||
294 | - /* SP */ | ||
295 | - tmp = load_reg(s, 13); | ||
296 | - } else { | ||
297 | - /* PC. bit 1 is ignored. */ | ||
298 | - tmp = tcg_temp_new_i32(); | ||
299 | - tcg_gen_movi_i32(tmp, read_pc(s) & ~(uint32_t)2); | ||
300 | - } | ||
301 | val = (insn & 0xff) * 4; | ||
302 | - tcg_gen_addi_i32(tmp, tmp, val); | ||
303 | + tmp = add_reg_for_lit(s, insn & (1 << 11) ? 13 : 15, val); | ||
304 | store_reg(s, rd, tmp); | ||
305 | break; | ||
306 | |||
307 | -- | 91 | -- |
308 | 2.20.1 | 92 | 2.25.1 |
309 | |||
310 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | All of the inputs to these instructions are 32-bits. Rather than | 3 | Mark these as a non-streaming instructions, which should trap if full |
4 | extend each input to 64-bits and then extract the high 32-bits of | 4 | a64 support is not enabled in streaming mode. In this case, introduce |
5 | the output, use tcg_gen_muls2_i32 and other 32-bit generator functions. | 5 | PRF_ns (prefetch non-streaming) to handle the checks. |
6 | 6 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20190808202616.13782-7-richard.henderson@linaro.org | 9 | Message-id: 20220708151540.18136-13-richard.henderson@linaro.org |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/translate.c | 72 +++++++++++++++--------------------------- | 12 | target/arm/sme-fa64.decode | 3 --- |
13 | 1 file changed, 26 insertions(+), 46 deletions(-) | 13 | target/arm/sve.decode | 10 +++++----- |
14 | target/arm/translate-sve.c | 11 +++++++++++ | ||
15 | 3 files changed, 16 insertions(+), 8 deletions(-) | ||
14 | 16 | ||
15 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 17 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate.c | 19 | --- a/target/arm/sme-fa64.decode |
18 | +++ b/target/arm/translate.c | 20 | +++ b/target/arm/sme-fa64.decode |
19 | @@ -XXX,XX +XXX,XX @@ static void gen_revsh(TCGv_i32 var) | 21 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS |
20 | tcg_gen_ext16s_i32(var, var); | 22 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) |
23 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
24 | |||
25 | -FAIL 1000 010- -00- ---- 111- ---- ---- ---- # SVE 32-bit gather prefetch (vector+imm) | ||
26 | -FAIL 1000 0100 0-1- ---- 0--- ---- ---- ---- # SVE 32-bit gather prefetch (scalar+vector) | ||
27 | FAIL 1010 010- ---- ---- 011- ---- ---- ---- # SVE contiguous FF load (scalar+scalar) | ||
28 | FAIL 1010 010- ---1 ---- 101- ---- ---- ---- # SVE contiguous NF load (scalar+imm) | ||
29 | FAIL 1010 010- -01- ---- 000- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+scalar) | ||
30 | FAIL 1010 010- -010 ---- 001- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+imm) | ||
31 | -FAIL 1100 010- ---- ---- ---- ---- ---- ---- # SVE 64-bit gather load/prefetch | ||
32 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/sve.decode | ||
35 | +++ b/target/arm/sve.decode | ||
36 | @@ -XXX,XX +XXX,XX @@ LD1RO_zpri 1010010 .. 01 0.... 001 ... ..... ..... \ | ||
37 | @rpri_load_msz nreg=0 | ||
38 | |||
39 | # SVE 32-bit gather prefetch (scalar plus 32-bit scaled offsets) | ||
40 | -PRF 1000010 00 -1 ----- 0-- --- ----- 0 ---- | ||
41 | +PRF_ns 1000010 00 -1 ----- 0-- --- ----- 0 ---- | ||
42 | |||
43 | # SVE 32-bit gather prefetch (vector plus immediate) | ||
44 | -PRF 1000010 -- 00 ----- 111 --- ----- 0 ---- | ||
45 | +PRF_ns 1000010 -- 00 ----- 111 --- ----- 0 ---- | ||
46 | |||
47 | # SVE contiguous prefetch (scalar plus immediate) | ||
48 | PRF 1000010 11 1- ----- 0-- --- ----- 0 ---- | ||
49 | @@ -XXX,XX +XXX,XX @@ LD1_zpiz 1100010 .. 01 ..... 1.. ... ..... ..... \ | ||
50 | @rpri_g_load esz=3 | ||
51 | |||
52 | # SVE 64-bit gather prefetch (scalar plus 64-bit scaled offsets) | ||
53 | -PRF 1100010 00 11 ----- 1-- --- ----- 0 ---- | ||
54 | +PRF_ns 1100010 00 11 ----- 1-- --- ----- 0 ---- | ||
55 | |||
56 | # SVE 64-bit gather prefetch (scalar plus unpacked 32-bit scaled offsets) | ||
57 | -PRF 1100010 00 -1 ----- 0-- --- ----- 0 ---- | ||
58 | +PRF_ns 1100010 00 -1 ----- 0-- --- ----- 0 ---- | ||
59 | |||
60 | # SVE 64-bit gather prefetch (vector plus immediate) | ||
61 | -PRF 1100010 -- 00 ----- 111 --- ----- 0 ---- | ||
62 | +PRF_ns 1100010 -- 00 ----- 111 --- ----- 0 ---- | ||
63 | |||
64 | ### SVE Memory Store Group | ||
65 | |||
66 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/translate-sve.c | ||
69 | +++ b/target/arm/translate-sve.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static bool trans_PRF_rr(DisasContext *s, arg_PRF_rr *a) | ||
71 | return true; | ||
21 | } | 72 | } |
22 | 73 | ||
23 | -/* Return (b << 32) + a. Mark inputs as dead */ | 74 | +static bool trans_PRF_ns(DisasContext *s, arg_PRF_ns *a) |
24 | -static TCGv_i64 gen_addq_msw(TCGv_i64 a, TCGv_i32 b) | 75 | +{ |
25 | -{ | 76 | + if (!dc_isar_feature(aa64_sve, s)) { |
26 | - TCGv_i64 tmp64 = tcg_temp_new_i64(); | 77 | + return false; |
27 | - | 78 | + } |
28 | - tcg_gen_extu_i32_i64(tmp64, b); | 79 | + /* Prefetch is a nop within QEMU. */ |
29 | - tcg_temp_free_i32(b); | 80 | + s->is_nonstreaming = true; |
30 | - tcg_gen_shli_i64(tmp64, tmp64, 32); | 81 | + (void)sve_access_check(s); |
31 | - tcg_gen_add_i64(a, tmp64, a); | 82 | + return true; |
32 | - | 83 | +} |
33 | - tcg_temp_free_i64(tmp64); | 84 | + |
34 | - return a; | 85 | /* |
35 | -} | 86 | * Move Prefix |
36 | - | 87 | * |
37 | -/* Return (b << 32) - a. Mark inputs as dead. */ | ||
38 | -static TCGv_i64 gen_subq_msw(TCGv_i64 a, TCGv_i32 b) | ||
39 | -{ | ||
40 | - TCGv_i64 tmp64 = tcg_temp_new_i64(); | ||
41 | - | ||
42 | - tcg_gen_extu_i32_i64(tmp64, b); | ||
43 | - tcg_temp_free_i32(b); | ||
44 | - tcg_gen_shli_i64(tmp64, tmp64, 32); | ||
45 | - tcg_gen_sub_i64(a, tmp64, a); | ||
46 | - | ||
47 | - tcg_temp_free_i64(tmp64); | ||
48 | - return a; | ||
49 | -} | ||
50 | - | ||
51 | /* 32x32->64 multiply. Marks inputs as dead. */ | ||
52 | static TCGv_i64 gen_mulu_i64_i32(TCGv_i32 a, TCGv_i32 b) | ||
53 | { | ||
54 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
55 | (SMMUL, SMMLA, SMMLS) */ | ||
56 | tmp = load_reg(s, rm); | ||
57 | tmp2 = load_reg(s, rs); | ||
58 | - tmp64 = gen_muls_i64_i32(tmp, tmp2); | ||
59 | + tcg_gen_muls2_i32(tmp2, tmp, tmp, tmp2); | ||
60 | |||
61 | if (rd != 15) { | ||
62 | - tmp = load_reg(s, rd); | ||
63 | + tmp3 = load_reg(s, rd); | ||
64 | if (insn & (1 << 6)) { | ||
65 | - tmp64 = gen_subq_msw(tmp64, tmp); | ||
66 | + tcg_gen_sub_i32(tmp, tmp, tmp3); | ||
67 | } else { | ||
68 | - tmp64 = gen_addq_msw(tmp64, tmp); | ||
69 | + tcg_gen_add_i32(tmp, tmp, tmp3); | ||
70 | } | ||
71 | + tcg_temp_free_i32(tmp3); | ||
72 | } | ||
73 | if (insn & (1 << 5)) { | ||
74 | - tcg_gen_addi_i64(tmp64, tmp64, 0x80000000u); | ||
75 | + /* | ||
76 | + * Adding 0x80000000 to the 64-bit quantity | ||
77 | + * means that we have carry in to the high | ||
78 | + * word when the low word has the high bit set. | ||
79 | + */ | ||
80 | + tcg_gen_shri_i32(tmp2, tmp2, 31); | ||
81 | + tcg_gen_add_i32(tmp, tmp, tmp2); | ||
82 | } | ||
83 | - tcg_gen_shri_i64(tmp64, tmp64, 32); | ||
84 | - tmp = tcg_temp_new_i32(); | ||
85 | - tcg_gen_extrl_i64_i32(tmp, tmp64); | ||
86 | - tcg_temp_free_i64(tmp64); | ||
87 | + tcg_temp_free_i32(tmp2); | ||
88 | store_reg(s, rn, tmp); | ||
89 | break; | ||
90 | case 0: | ||
91 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
92 | } | ||
93 | break; | ||
94 | case 5: case 6: /* 32 * 32 -> 32msb (SMMUL, SMMLA, SMMLS) */ | ||
95 | - tmp64 = gen_muls_i64_i32(tmp, tmp2); | ||
96 | + tcg_gen_muls2_i32(tmp2, tmp, tmp, tmp2); | ||
97 | if (rs != 15) { | ||
98 | - tmp = load_reg(s, rs); | ||
99 | + tmp3 = load_reg(s, rs); | ||
100 | if (insn & (1 << 20)) { | ||
101 | - tmp64 = gen_addq_msw(tmp64, tmp); | ||
102 | + tcg_gen_add_i32(tmp, tmp, tmp3); | ||
103 | } else { | ||
104 | - tmp64 = gen_subq_msw(tmp64, tmp); | ||
105 | + tcg_gen_sub_i32(tmp, tmp, tmp3); | ||
106 | } | ||
107 | + tcg_temp_free_i32(tmp3); | ||
108 | } | ||
109 | if (insn & (1 << 4)) { | ||
110 | - tcg_gen_addi_i64(tmp64, tmp64, 0x80000000u); | ||
111 | + /* | ||
112 | + * Adding 0x80000000 to the 64-bit quantity | ||
113 | + * means that we have carry in to the high | ||
114 | + * word when the low word has the high bit set. | ||
115 | + */ | ||
116 | + tcg_gen_shri_i32(tmp2, tmp2, 31); | ||
117 | + tcg_gen_add_i32(tmp, tmp, tmp2); | ||
118 | } | ||
119 | - tcg_gen_shri_i64(tmp64, tmp64, 32); | ||
120 | - tmp = tcg_temp_new_i32(); | ||
121 | - tcg_gen_extrl_i64_i32(tmp, tmp64); | ||
122 | - tcg_temp_free_i64(tmp64); | ||
123 | + tcg_temp_free_i32(tmp2); | ||
124 | break; | ||
125 | case 7: /* Unsigned sum of absolute differences. */ | ||
126 | gen_helper_usad8(tmp, tmp, tmp2); | ||
127 | -- | 88 | -- |
128 | 2.20.1 | 89 | 2.25.1 |
129 | |||
130 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220708151540.18136-14-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/sme-fa64.decode | 2 -- | ||
12 | target/arm/translate-sve.c | 2 ++ | ||
13 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
22 | |||
23 | -FAIL 1010 010- ---- ---- 011- ---- ---- ---- # SVE contiguous FF load (scalar+scalar) | ||
24 | -FAIL 1010 010- ---1 ---- 101- ---- ---- ---- # SVE contiguous NF load (scalar+imm) | ||
25 | FAIL 1010 010- -01- ---- 000- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+scalar) | ||
26 | FAIL 1010 010- -010 ---- 001- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+imm) | ||
27 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-sve.c | ||
30 | +++ b/target/arm/translate-sve.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDFF1_zprr(DisasContext *s, arg_rprr_load *a) | ||
32 | if (!dc_isar_feature(aa64_sve, s)) { | ||
33 | return false; | ||
34 | } | ||
35 | + s->is_nonstreaming = true; | ||
36 | if (sve_access_check(s)) { | ||
37 | TCGv_i64 addr = new_tmp_a64(s); | ||
38 | tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), dtype_msz(a->dtype)); | ||
39 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDNF1_zpri(DisasContext *s, arg_rpri_load *a) | ||
40 | if (!dc_isar_feature(aa64_sve, s)) { | ||
41 | return false; | ||
42 | } | ||
43 | + s->is_nonstreaming = true; | ||
44 | if (sve_access_check(s)) { | ||
45 | int vsz = vec_full_reg_size(s); | ||
46 | int elements = vsz >> dtype_esz[a->dtype]; | ||
47 | -- | ||
48 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220708151540.18136-15-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/sme-fa64.decode | 3 --- | ||
12 | target/arm/translate-sve.c | 2 ++ | ||
13 | 2 files changed, 2 insertions(+), 3 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | # --11 1100 --0- ---- ---- ---- ---- ---- # Load/store FP register (unscaled imm) | ||
21 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
22 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
23 | - | ||
24 | -FAIL 1010 010- -01- ---- 000- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+scalar) | ||
25 | -FAIL 1010 010- -010 ---- 001- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+imm) | ||
26 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/translate-sve.c | ||
29 | +++ b/target/arm/translate-sve.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1RO_zprr(DisasContext *s, arg_rprr_load *a) | ||
31 | if (a->rm == 31) { | ||
32 | return false; | ||
33 | } | ||
34 | + s->is_nonstreaming = true; | ||
35 | if (sve_access_check(s)) { | ||
36 | TCGv_i64 addr = new_tmp_a64(s); | ||
37 | tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), dtype_msz(a->dtype)); | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1RO_zpri(DisasContext *s, arg_rpri_load *a) | ||
39 | if (!dc_isar_feature(aa64_sve_f64mm, s)) { | ||
40 | return false; | ||
41 | } | ||
42 | + s->is_nonstreaming = true; | ||
43 | if (sve_access_check(s)) { | ||
44 | TCGv_i64 addr = new_tmp_a64(s); | ||
45 | tcg_gen_addi_i64(addr, cpu_reg_sp(s, a->rn), a->imm * 32); | ||
46 | -- | ||
47 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Promote this function from aarch64 to fully general use. | 3 | These functions will be used to verify that the cpu |
4 | Use it to unify the code sequences for generating illegal | 4 | is in the correct state for a given instruction. |
5 | opcode exceptions. | ||
6 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-16-richard.henderson@linaro.org |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Message-id: 20190807045335.1361-11-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | target/arm/translate-a64.h | 2 -- | 11 | target/arm/translate-a64.h | 21 +++++++++++++++++++++ |
14 | target/arm/translate.h | 2 ++ | 12 | target/arm/translate-a64.c | 34 ++++++++++++++++++++++++++++++++++ |
15 | target/arm/translate-a64.c | 7 ------- | 13 | 2 files changed, 55 insertions(+) |
16 | target/arm/translate-vfp.inc.c | 3 +-- | ||
17 | target/arm/translate.c | 22 ++++++++++++---------- | ||
18 | 5 files changed, 15 insertions(+), 21 deletions(-) | ||
19 | 14 | ||
20 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | 15 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h |
21 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/translate-a64.h | 17 | --- a/target/arm/translate-a64.h |
23 | +++ b/target/arm/translate-a64.h | 18 | +++ b/target/arm/translate-a64.h |
24 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ void write_fp_dreg(DisasContext *s, int reg, TCGv_i64 v); |
25 | #ifndef TARGET_ARM_TRANSLATE_A64_H | 20 | bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, |
26 | #define TARGET_ARM_TRANSLATE_A64_H | 21 | unsigned int imms, unsigned int immr); |
27 | 22 | bool sve_access_check(DisasContext *s); | |
28 | -void unallocated_encoding(DisasContext *s); | 23 | +bool sme_enabled_check(DisasContext *s); |
29 | - | 24 | +bool sme_enabled_check_with_svcr(DisasContext *s, unsigned); |
30 | #define unsupported_encoding(s, insn) \ | ||
31 | do { \ | ||
32 | qemu_log_mask(LOG_UNIMP, \ | ||
33 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/translate.h | ||
36 | +++ b/target/arm/translate.h | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasCompare { | ||
38 | bool value_global; | ||
39 | } DisasCompare; | ||
40 | |||
41 | +void unallocated_encoding(DisasContext *s); | ||
42 | + | 25 | + |
43 | /* Share the TCG temporaries common between 32 and 64 bit modes. */ | 26 | +/* This function corresponds to CheckStreamingSVEEnabled. */ |
44 | extern TCGv_i32 cpu_NF, cpu_ZF, cpu_CF, cpu_VF; | 27 | +static inline bool sme_sm_enabled_check(DisasContext *s) |
45 | extern TCGv_i64 cpu_exclusive_addr; | 28 | +{ |
29 | + return sme_enabled_check_with_svcr(s, R_SVCR_SM_MASK); | ||
30 | +} | ||
31 | + | ||
32 | +/* This function corresponds to CheckSMEAndZAEnabled. */ | ||
33 | +static inline bool sme_za_enabled_check(DisasContext *s) | ||
34 | +{ | ||
35 | + return sme_enabled_check_with_svcr(s, R_SVCR_ZA_MASK); | ||
36 | +} | ||
37 | + | ||
38 | +/* Note that this function corresponds to CheckStreamingSVEAndZAEnabled. */ | ||
39 | +static inline bool sme_smza_enabled_check(DisasContext *s) | ||
40 | +{ | ||
41 | + return sme_enabled_check_with_svcr(s, R_SVCR_SM_MASK | R_SVCR_ZA_MASK); | ||
42 | +} | ||
43 | + | ||
44 | TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr); | ||
45 | TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
46 | bool tag_checked, int log2_size); | ||
46 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 47 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
47 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/translate-a64.c | 49 | --- a/target/arm/translate-a64.c |
49 | +++ b/target/arm/translate-a64.c | 50 | +++ b/target/arm/translate-a64.c |
50 | @@ -XXX,XX +XXX,XX @@ static inline void gen_goto_tb(DisasContext *s, int n, uint64_t dest) | 51 | @@ -XXX,XX +XXX,XX @@ static bool sme_access_check(DisasContext *s) |
51 | } | 52 | return true; |
52 | } | 53 | } |
53 | 54 | ||
54 | -void unallocated_encoding(DisasContext *s) | 55 | +/* This function corresponds to CheckSMEEnabled. */ |
55 | -{ | 56 | +bool sme_enabled_check(DisasContext *s) |
56 | - /* Unallocated and reserved encodings are uncategorized */ | ||
57 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
58 | - default_exception_el(s)); | ||
59 | -} | ||
60 | - | ||
61 | static void init_tmp_a64_array(DisasContext *s) | ||
62 | { | ||
63 | #ifdef CONFIG_DEBUG_TCG | ||
64 | diff --git a/target/arm/translate-vfp.inc.c b/target/arm/translate-vfp.inc.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/translate-vfp.inc.c | ||
67 | +++ b/target/arm/translate-vfp.inc.c | ||
68 | @@ -XXX,XX +XXX,XX @@ static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) | ||
69 | |||
70 | if (!s->vfp_enabled && !ignore_vfp_enabled) { | ||
71 | assert(!arm_dc_feature(s, ARM_FEATURE_M)); | ||
72 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
73 | - default_exception_el(s)); | ||
74 | + unallocated_encoding(s); | ||
75 | return false; | ||
76 | } | ||
77 | |||
78 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/target/arm/translate.c | ||
81 | +++ b/target/arm/translate.c | ||
82 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syn) | ||
83 | s->base.is_jmp = DISAS_NORETURN; | ||
84 | } | ||
85 | |||
86 | +void unallocated_encoding(DisasContext *s) | ||
87 | +{ | 57 | +{ |
88 | + /* Unallocated and reserved encodings are uncategorized */ | 58 | + /* |
89 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | 59 | + * Note that unlike sve_excp_el, we have not constrained sme_excp_el |
90 | + default_exception_el(s)); | 60 | + * to be zero when fp_excp_el has priority. This is because we need |
61 | + * sme_excp_el by itself for cpregs access checks. | ||
62 | + */ | ||
63 | + if (!s->fp_excp_el || s->sme_excp_el < s->fp_excp_el) { | ||
64 | + s->fp_access_checked = true; | ||
65 | + return sme_access_check(s); | ||
66 | + } | ||
67 | + return fp_access_check_only(s); | ||
91 | +} | 68 | +} |
92 | + | 69 | + |
93 | /* Force a TB lookup after an instruction that changes the CPU state. */ | 70 | +/* Common subroutine for CheckSMEAnd*Enabled. */ |
94 | static inline void gen_lookup_tb(DisasContext *s) | 71 | +bool sme_enabled_check_with_svcr(DisasContext *s, unsigned req) |
95 | { | 72 | +{ |
96 | @@ -XXX,XX +XXX,XX @@ static inline void gen_hlt(DisasContext *s, int imm) | 73 | + if (!sme_enabled_check(s)) { |
97 | return; | 74 | + return false; |
98 | } | 75 | + } |
99 | 76 | + if (FIELD_EX64(req, SVCR, SM) && !s->pstate_sm) { | |
100 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | 77 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, |
101 | - default_exception_el(s)); | 78 | + syn_smetrap(SME_ET_NotStreaming, false)); |
102 | + unallocated_encoding(s); | 79 | + return false; |
103 | } | 80 | + } |
104 | 81 | + if (FIELD_EX64(req, SVCR, ZA) && !s->pstate_za) { | |
105 | static inline void gen_add_data_offset(DisasContext *s, unsigned int insn, | 82 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, |
106 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | 83 | + syn_smetrap(SME_ET_InactiveZA, false)); |
107 | } | 84 | + return false; |
108 | 85 | + } | |
109 | if (undef) { | 86 | + return true; |
110 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | 87 | +} |
111 | - default_exception_el(s)); | 88 | + |
112 | + unallocated_encoding(s); | 89 | /* |
113 | return; | 90 | * This utility function is for doing register extension with an |
114 | } | 91 | * optional shift. You will likely want to pass a temporary for the |
115 | |||
116 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
117 | break; | ||
118 | default: | ||
119 | illegal_op: | ||
120 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
121 | - default_exception_el(s)); | ||
122 | + unallocated_encoding(s); | ||
123 | break; | ||
124 | } | ||
125 | } | ||
126 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
127 | } | ||
128 | return; | ||
129 | illegal_op: | ||
130 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
131 | - default_exception_el(s)); | ||
132 | + unallocated_encoding(s); | ||
133 | } | ||
134 | |||
135 | static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
136 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
137 | return; | ||
138 | illegal_op: | ||
139 | undef: | ||
140 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
141 | - default_exception_el(s)); | ||
142 | + unallocated_encoding(s); | ||
143 | } | ||
144 | |||
145 | static bool insn_crosses_page(CPUARMState *env, DisasContext *s) | ||
146 | -- | 92 | -- |
147 | 2.20.1 | 93 | 2.25.1 |
148 | |||
149 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The offset is variable depending on the instruction set, whereas | 3 | The pseudocode for CheckSVEEnabled gains a check for Streaming |
4 | we have stored values for the current pc and the next pc. Passing | 4 | SVE mode, and for SME present but SVE absent. |
5 | in the actual value is clearer in intent. | ||
6 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-17-richard.henderson@linaro.org |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Message-id: 20190807045335.1361-8-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | target/arm/translate-a64.c | 25 ++++++++++++++----------- | 11 | target/arm/translate-a64.c | 22 ++++++++++++++++------ |
14 | target/arm/translate-vfp.inc.c | 6 +++--- | 12 | 1 file changed, 16 insertions(+), 6 deletions(-) |
15 | target/arm/translate.c | 31 ++++++++++++++++--------------- | ||
16 | 3 files changed, 33 insertions(+), 29 deletions(-) | ||
17 | 13 | ||
18 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/translate-a64.c | 16 | --- a/target/arm/translate-a64.c |
21 | +++ b/target/arm/translate-a64.c | 17 | +++ b/target/arm/translate-a64.c |
22 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal_insn(DisasContext *s, int offset, int excp) | 18 | @@ -XXX,XX +XXX,XX @@ static bool fp_access_check(DisasContext *s) |
23 | s->base.is_jmp = DISAS_NORETURN; | 19 | return true; |
24 | } | 20 | } |
25 | 21 | ||
26 | -static void gen_exception_insn(DisasContext *s, int offset, int excp, | 22 | -/* Check that SVE access is enabled. If it is, return true. |
27 | +static void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, | 23 | +/* |
28 | uint32_t syndrome, uint32_t target_el) | 24 | + * Check that SVE access is enabled. If it is, return true. |
29 | { | 25 | * If not, emit code to generate an appropriate exception and return false. |
30 | - gen_a64_set_pc_im(s->base.pc_next - offset); | 26 | + * This function corresponds to CheckSVEEnabled(). |
31 | + gen_a64_set_pc_im(pc); | 27 | */ |
32 | gen_exception(excp, syndrome, target_el); | ||
33 | s->base.is_jmp = DISAS_NORETURN; | ||
34 | } | ||
35 | @@ -XXX,XX +XXX,XX @@ static inline void gen_goto_tb(DisasContext *s, int n, uint64_t dest) | ||
36 | void unallocated_encoding(DisasContext *s) | ||
37 | { | ||
38 | /* Unallocated and reserved encodings are uncategorized */ | ||
39 | - gen_exception_insn(s, 4, EXCP_UDEF, syn_uncategorized(), | ||
40 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
41 | default_exception_el(s)); | ||
42 | } | ||
43 | |||
44 | @@ -XXX,XX +XXX,XX @@ static inline bool fp_access_check(DisasContext *s) | ||
45 | return true; | ||
46 | } | ||
47 | |||
48 | - gen_exception_insn(s, 4, EXCP_UDEF, syn_fp_access_trap(1, 0xe, false), | ||
49 | - s->fp_excp_el); | ||
50 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
51 | + syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
52 | return false; | ||
53 | } | ||
54 | |||
55 | @@ -XXX,XX +XXX,XX @@ static inline bool fp_access_check(DisasContext *s) | ||
56 | bool sve_access_check(DisasContext *s) | 28 | bool sve_access_check(DisasContext *s) |
57 | { | 29 | { |
58 | if (s->sve_excp_el) { | 30 | - if (s->sve_excp_el) { |
59 | - gen_exception_insn(s, 4, EXCP_UDEF, syn_sve_access_trap(), | 31 | - assert(!s->sve_access_checked); |
60 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_sve_access_trap(), | 32 | - s->sve_access_checked = true; |
61 | s->sve_excp_el); | 33 | - |
62 | return false; | 34 | + if (s->pstate_sm || !dc_isar_feature(aa64_sve, s)) { |
35 | + assert(dc_isar_feature(aa64_sme, s)); | ||
36 | + if (!sme_sm_enabled_check(s)) { | ||
37 | + goto fail_exit; | ||
38 | + } | ||
39 | + } else if (s->sve_excp_el) { | ||
40 | gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, | ||
41 | syn_sve_access_trap(), s->sve_excp_el); | ||
42 | - return false; | ||
43 | + goto fail_exit; | ||
63 | } | 44 | } |
64 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | 45 | s->sve_access_checked = true; |
65 | switch (op2_ll) { | 46 | return fp_access_check(s); |
66 | case 1: /* SVC */ | 47 | + |
67 | gen_ss_advance(s); | 48 | + fail_exit: |
68 | - gen_exception_insn(s, 0, EXCP_SWI, syn_aa64_svc(imm16), | 49 | + /* Assert that we only raise one exception per instruction. */ |
69 | - default_exception_el(s)); | 50 | + assert(!s->sve_access_checked); |
70 | + gen_exception_insn(s, s->base.pc_next, EXCP_SWI, | 51 | + s->sve_access_checked = true; |
71 | + syn_aa64_svc(imm16), default_exception_el(s)); | 52 | + return false; |
72 | break; | ||
73 | case 2: /* HVC */ | ||
74 | if (s->current_el == 0) { | ||
75 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
76 | gen_a64_set_pc_im(s->pc_curr); | ||
77 | gen_helper_pre_hvc(cpu_env); | ||
78 | gen_ss_advance(s); | ||
79 | - gen_exception_insn(s, 0, EXCP_HVC, syn_aa64_hvc(imm16), 2); | ||
80 | + gen_exception_insn(s, s->base.pc_next, EXCP_HVC, | ||
81 | + syn_aa64_hvc(imm16), 2); | ||
82 | break; | ||
83 | case 3: /* SMC */ | ||
84 | if (s->current_el == 0) { | ||
85 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
86 | gen_helper_pre_smc(cpu_env, tmp); | ||
87 | tcg_temp_free_i32(tmp); | ||
88 | gen_ss_advance(s); | ||
89 | - gen_exception_insn(s, 0, EXCP_SMC, syn_aa64_smc(imm16), 3); | ||
90 | + gen_exception_insn(s, s->base.pc_next, EXCP_SMC, | ||
91 | + syn_aa64_smc(imm16), 3); | ||
92 | break; | ||
93 | default: | ||
94 | unallocated_encoding(s); | ||
95 | @@ -XXX,XX +XXX,XX @@ static void disas_a64_insn(CPUARMState *env, DisasContext *s) | ||
96 | if (s->btype != 0 | ||
97 | && s->guarded_page | ||
98 | && !btype_destination_ok(insn, s->bt, s->btype)) { | ||
99 | - gen_exception_insn(s, 4, EXCP_UDEF, syn_btitrap(s->btype), | ||
100 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
101 | + syn_btitrap(s->btype), | ||
102 | default_exception_el(s)); | ||
103 | return; | ||
104 | } | ||
105 | diff --git a/target/arm/translate-vfp.inc.c b/target/arm/translate-vfp.inc.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/target/arm/translate-vfp.inc.c | ||
108 | +++ b/target/arm/translate-vfp.inc.c | ||
109 | @@ -XXX,XX +XXX,XX @@ static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) | ||
110 | { | ||
111 | if (s->fp_excp_el) { | ||
112 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
113 | - gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | ||
114 | + gen_exception_insn(s, s->pc_curr, EXCP_NOCP, syn_uncategorized(), | ||
115 | s->fp_excp_el); | ||
116 | } else { | ||
117 | - gen_exception_insn(s, 4, EXCP_UDEF, | ||
118 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
119 | syn_fp_access_trap(1, 0xe, false), | ||
120 | s->fp_excp_el); | ||
121 | } | ||
122 | @@ -XXX,XX +XXX,XX @@ static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) | ||
123 | |||
124 | if (!s->vfp_enabled && !ignore_vfp_enabled) { | ||
125 | assert(!arm_dc_feature(s, ARM_FEATURE_M)); | ||
126 | - gen_exception_insn(s, 4, EXCP_UDEF, syn_uncategorized(), | ||
127 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
128 | default_exception_el(s)); | ||
129 | return false; | ||
130 | } | ||
131 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/target/arm/translate.c | ||
134 | +++ b/target/arm/translate.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal_insn(DisasContext *s, int offset, int excp) | ||
136 | s->base.is_jmp = DISAS_NORETURN; | ||
137 | } | 53 | } |
138 | 54 | ||
139 | -static void gen_exception_insn(DisasContext *s, int offset, int excp, | 55 | /* |
140 | +static void gen_exception_insn(DisasContext *s, uint32_t pc, int excp, | ||
141 | int syn, uint32_t target_el) | ||
142 | { | ||
143 | gen_set_condexec(s); | ||
144 | - gen_set_pc_im(s, s->base.pc_next - offset); | ||
145 | + gen_set_pc_im(s, pc); | ||
146 | gen_exception(excp, syn, target_el); | ||
147 | s->base.is_jmp = DISAS_NORETURN; | ||
148 | } | ||
149 | @@ -XXX,XX +XXX,XX @@ static inline void gen_hlt(DisasContext *s, int imm) | ||
150 | return; | ||
151 | } | ||
152 | |||
153 | - gen_exception_insn(s, s->thumb ? 2 : 4, EXCP_UDEF, syn_uncategorized(), | ||
154 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
155 | default_exception_el(s)); | ||
156 | } | ||
157 | |||
158 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, | ||
159 | |||
160 | undef: | ||
161 | /* If we get here then some access check did not pass */ | ||
162 | - gen_exception_insn(s, 4, EXCP_UDEF, syn_uncategorized(), exc_target); | ||
163 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
164 | + syn_uncategorized(), exc_target); | ||
165 | return false; | ||
166 | } | ||
167 | |||
168 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
169 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
170 | */ | ||
171 | if (s->fp_excp_el) { | ||
172 | - gen_exception_insn(s, 4, EXCP_UDEF, | ||
173 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
174 | syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
175 | return 0; | ||
176 | } | ||
177 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
178 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
179 | */ | ||
180 | if (s->fp_excp_el) { | ||
181 | - gen_exception_insn(s, 4, EXCP_UDEF, | ||
182 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
183 | syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
184 | return 0; | ||
185 | } | ||
186 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
187 | } | ||
188 | |||
189 | if (s->fp_excp_el) { | ||
190 | - gen_exception_insn(s, 4, EXCP_UDEF, | ||
191 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
192 | syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
193 | return 0; | ||
194 | } | ||
195 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
196 | off_rm = vfp_reg_offset(0, rm); | ||
197 | } | ||
198 | if (s->fp_excp_el) { | ||
199 | - gen_exception_insn(s, 4, EXCP_UDEF, | ||
200 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
201 | syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
202 | return 0; | ||
203 | } | ||
204 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
205 | * For the UNPREDICTABLE cases we choose to UNDEF. | ||
206 | */ | ||
207 | if (s->current_el == 1 && !s->ns && mode == ARM_CPU_MODE_MON) { | ||
208 | - gen_exception_insn(s, 4, EXCP_UDEF, syn_uncategorized(), 3); | ||
209 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), 3); | ||
210 | return; | ||
211 | } | ||
212 | |||
213 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
214 | } | ||
215 | |||
216 | if (undef) { | ||
217 | - gen_exception_insn(s, 4, EXCP_UDEF, syn_uncategorized(), | ||
218 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
219 | default_exception_el(s)); | ||
220 | return; | ||
221 | } | ||
222 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
223 | * UsageFault exception. | ||
224 | */ | ||
225 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
226 | - gen_exception_insn(s, 4, EXCP_INVSTATE, syn_uncategorized(), | ||
227 | + gen_exception_insn(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
228 | default_exception_el(s)); | ||
229 | return; | ||
230 | } | ||
231 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
232 | break; | ||
233 | default: | ||
234 | illegal_op: | ||
235 | - gen_exception_insn(s, 4, EXCP_UDEF, syn_uncategorized(), | ||
236 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
237 | default_exception_el(s)); | ||
238 | break; | ||
239 | } | ||
240 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
241 | } | ||
242 | |||
243 | /* All other insns: NOCP */ | ||
244 | - gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | ||
245 | + gen_exception_insn(s, s->pc_curr, EXCP_NOCP, syn_uncategorized(), | ||
246 | default_exception_el(s)); | ||
247 | break; | ||
248 | } | ||
249 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
250 | } | ||
251 | return; | ||
252 | illegal_op: | ||
253 | - gen_exception_insn(s, 4, EXCP_UDEF, syn_uncategorized(), | ||
254 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
255 | default_exception_el(s)); | ||
256 | } | ||
257 | |||
258 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
259 | return; | ||
260 | illegal_op: | ||
261 | undef: | ||
262 | - gen_exception_insn(s, 2, EXCP_UDEF, syn_uncategorized(), | ||
263 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
264 | default_exception_el(s)); | ||
265 | } | ||
266 | |||
267 | -- | 56 | -- |
268 | 2.20.1 | 57 | 2.25.1 |
269 | |||
270 | diff view generated by jsdifflib |
1 | Factor out code to 'generate a singlestep exception', which is | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | currently repeated in four places. | ||
3 | 2 | ||
4 | To do this we need to also pull the identical copies of the | 3 | These SME instructions are nominally within the SVE decode space, |
5 | gen-exception() function out of translate-a64.c and translate.c | 4 | so we add them to sve.decode and translate-sve.c. |
6 | into translate.h. | ||
7 | 5 | ||
8 | (There is a bug in the code: we're taking the exception to the wrong | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | target EL. This will be simpler to fix if there's only one place to | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | do it.) | 8 | Message-id: 20220708151540.18136-18-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate-a64.h | 12 ++++++++++++ | ||
12 | target/arm/sve.decode | 5 ++++- | ||
13 | target/arm/translate-sve.c | 38 ++++++++++++++++++++++++++++++++++++++ | ||
14 | 3 files changed, 54 insertions(+), 1 deletion(-) | ||
11 | 15 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h |
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
15 | Message-id: 20190805130952.4415-2-peter.maydell@linaro.org | ||
16 | --- | ||
17 | target/arm/translate.h | 23 +++++++++++++++++++++++ | ||
18 | target/arm/translate-a64.c | 19 ++----------------- | ||
19 | target/arm/translate.c | 20 ++------------------ | ||
20 | 3 files changed, 27 insertions(+), 35 deletions(-) | ||
21 | |||
22 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/translate.h | 18 | --- a/target/arm/translate-a64.h |
25 | +++ b/target/arm/translate.h | 19 | +++ b/target/arm/translate-a64.h |
26 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static inline int vec_full_reg_size(DisasContext *s) |
27 | #define TARGET_ARM_TRANSLATE_H | 21 | return s->vl; |
28 | |||
29 | #include "exec/translator.h" | ||
30 | +#include "internals.h" | ||
31 | |||
32 | |||
33 | /* internal defines */ | ||
34 | @@ -XXX,XX +XXX,XX @@ static inline void gen_ss_advance(DisasContext *s) | ||
35 | } | ||
36 | } | 22 | } |
37 | 23 | ||
38 | +static inline void gen_exception(int excp, uint32_t syndrome, | 24 | +/* Return the byte size of the vector register, SVL / 8. */ |
39 | + uint32_t target_el) | 25 | +static inline int streaming_vec_reg_size(DisasContext *s) |
40 | +{ | 26 | +{ |
41 | + TCGv_i32 tcg_excp = tcg_const_i32(excp); | 27 | + return s->svl; |
42 | + TCGv_i32 tcg_syn = tcg_const_i32(syndrome); | ||
43 | + TCGv_i32 tcg_el = tcg_const_i32(target_el); | ||
44 | + | ||
45 | + gen_helper_exception_with_syndrome(cpu_env, tcg_excp, | ||
46 | + tcg_syn, tcg_el); | ||
47 | + | ||
48 | + tcg_temp_free_i32(tcg_el); | ||
49 | + tcg_temp_free_i32(tcg_syn); | ||
50 | + tcg_temp_free_i32(tcg_excp); | ||
51 | +} | ||
52 | + | ||
53 | +/* Generate an architectural singlestep exception */ | ||
54 | +static inline void gen_swstep_exception(DisasContext *s, int isv, int ex) | ||
55 | +{ | ||
56 | + gen_exception(EXCP_UDEF, syn_swstep(s->ss_same_el, isv, ex), | ||
57 | + default_exception_el(s)); | ||
58 | +} | 28 | +} |
59 | + | 29 | + |
60 | /* | 30 | /* |
61 | * Given a VFP floating point constant encoded into an 8 bit immediate in an | 31 | * Return the offset info CPUARMState of the predicate vector register Pn. |
62 | * instruction, expand it to the actual constant value of the specified | 32 | * Note for this purpose, FFR is P16. |
63 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 33 | @@ -XXX,XX +XXX,XX @@ static inline int pred_full_reg_size(DisasContext *s) |
34 | return s->vl >> 3; | ||
35 | } | ||
36 | |||
37 | +/* Return the byte size of the predicate register, SVL / 64. */ | ||
38 | +static inline int streaming_pred_reg_size(DisasContext *s) | ||
39 | +{ | ||
40 | + return s->svl >> 3; | ||
41 | +} | ||
42 | + | ||
43 | /* | ||
44 | * Round up the size of a register to a size allowed by | ||
45 | * the tcg vector infrastructure. Any operation which uses this | ||
46 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
64 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
65 | --- a/target/arm/translate-a64.c | 48 | --- a/target/arm/sve.decode |
66 | +++ b/target/arm/translate-a64.c | 49 | +++ b/target/arm/sve.decode |
67 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal(int excp) | 50 | @@ -XXX,XX +XXX,XX @@ INDEX_ri 00000100 esz:2 1 imm:s5 010001 rn:5 rd:5 |
68 | tcg_temp_free_i32(tcg_excp); | 51 | # SVE index generation (register start, register increment) |
52 | INDEX_rr 00000100 .. 1 ..... 010011 ..... ..... @rd_rn_rm | ||
53 | |||
54 | -### SVE Stack Allocation Group | ||
55 | +### SVE / Streaming SVE Stack Allocation Group | ||
56 | |||
57 | # SVE stack frame adjustment | ||
58 | ADDVL 00000100 001 ..... 01010 ...... ..... @rd_rn_i6 | ||
59 | +ADDSVL 00000100 001 ..... 01011 ...... ..... @rd_rn_i6 | ||
60 | ADDPL 00000100 011 ..... 01010 ...... ..... @rd_rn_i6 | ||
61 | +ADDSPL 00000100 011 ..... 01011 ...... ..... @rd_rn_i6 | ||
62 | |||
63 | # SVE stack frame size | ||
64 | RDVL 00000100 101 11111 01010 imm:s6 rd:5 | ||
65 | +RDSVL 00000100 101 11111 01011 imm:s6 rd:5 | ||
66 | |||
67 | ### SVE Bitwise Shift - Unpredicated Group | ||
68 | |||
69 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/target/arm/translate-sve.c | ||
72 | +++ b/target/arm/translate-sve.c | ||
73 | @@ -XXX,XX +XXX,XX @@ static bool trans_ADDVL(DisasContext *s, arg_ADDVL *a) | ||
74 | return true; | ||
69 | } | 75 | } |
70 | 76 | ||
71 | -static void gen_exception(int excp, uint32_t syndrome, uint32_t target_el) | 77 | +static bool trans_ADDSVL(DisasContext *s, arg_ADDSVL *a) |
72 | -{ | 78 | +{ |
73 | - TCGv_i32 tcg_excp = tcg_const_i32(excp); | 79 | + if (!dc_isar_feature(aa64_sme, s)) { |
74 | - TCGv_i32 tcg_syn = tcg_const_i32(syndrome); | 80 | + return false; |
75 | - TCGv_i32 tcg_el = tcg_const_i32(target_el); | 81 | + } |
76 | - | 82 | + if (sme_enabled_check(s)) { |
77 | - gen_helper_exception_with_syndrome(cpu_env, tcg_excp, | 83 | + TCGv_i64 rd = cpu_reg_sp(s, a->rd); |
78 | - tcg_syn, tcg_el); | 84 | + TCGv_i64 rn = cpu_reg_sp(s, a->rn); |
79 | - tcg_temp_free_i32(tcg_el); | 85 | + tcg_gen_addi_i64(rd, rn, a->imm * streaming_vec_reg_size(s)); |
80 | - tcg_temp_free_i32(tcg_syn); | 86 | + } |
81 | - tcg_temp_free_i32(tcg_excp); | 87 | + return true; |
82 | -} | 88 | +} |
83 | - | 89 | + |
84 | static void gen_exception_internal_insn(DisasContext *s, int offset, int excp) | 90 | static bool trans_ADDPL(DisasContext *s, arg_ADDPL *a) |
85 | { | 91 | { |
86 | gen_a64_set_pc_im(s->pc - offset); | 92 | if (!dc_isar_feature(aa64_sve, s)) { |
87 | @@ -XXX,XX +XXX,XX @@ static void gen_step_complete_exception(DisasContext *s) | 93 | @@ -XXX,XX +XXX,XX @@ static bool trans_ADDPL(DisasContext *s, arg_ADDPL *a) |
88 | * of the exception, and our syndrome information is always correct. | 94 | return true; |
89 | */ | ||
90 | gen_ss_advance(s); | ||
91 | - gen_exception(EXCP_UDEF, syn_swstep(s->ss_same_el, 1, s->is_ldex), | ||
92 | - default_exception_el(s)); | ||
93 | + gen_swstep_exception(s, 1, s->is_ldex); | ||
94 | s->base.is_jmp = DISAS_NORETURN; | ||
95 | } | 95 | } |
96 | 96 | ||
97 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | 97 | +static bool trans_ADDSPL(DisasContext *s, arg_ADDSPL *a) |
98 | * bits should be zero. | 98 | +{ |
99 | */ | 99 | + if (!dc_isar_feature(aa64_sme, s)) { |
100 | assert(dc->base.num_insns == 1); | 100 | + return false; |
101 | - gen_exception(EXCP_UDEF, syn_swstep(dc->ss_same_el, 0, 0), | 101 | + } |
102 | - default_exception_el(dc)); | 102 | + if (sme_enabled_check(s)) { |
103 | + gen_swstep_exception(dc, 0, 0); | 103 | + TCGv_i64 rd = cpu_reg_sp(s, a->rd); |
104 | dc->base.is_jmp = DISAS_NORETURN; | 104 | + TCGv_i64 rn = cpu_reg_sp(s, a->rn); |
105 | } else { | 105 | + tcg_gen_addi_i64(rd, rn, a->imm * streaming_pred_reg_size(s)); |
106 | disas_a64_insn(env, dc); | 106 | + } |
107 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 107 | + return true; |
108 | index XXXXXXX..XXXXXXX 100644 | 108 | +} |
109 | --- a/target/arm/translate.c | 109 | + |
110 | +++ b/target/arm/translate.c | 110 | static bool trans_RDVL(DisasContext *s, arg_RDVL *a) |
111 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal(int excp) | 111 | { |
112 | tcg_temp_free_i32(tcg_excp); | 112 | if (!dc_isar_feature(aa64_sve, s)) { |
113 | @@ -XXX,XX +XXX,XX @@ static bool trans_RDVL(DisasContext *s, arg_RDVL *a) | ||
114 | return true; | ||
113 | } | 115 | } |
114 | 116 | ||
115 | -static void gen_exception(int excp, uint32_t syndrome, uint32_t target_el) | 117 | +static bool trans_RDSVL(DisasContext *s, arg_RDSVL *a) |
116 | -{ | 118 | +{ |
117 | - TCGv_i32 tcg_excp = tcg_const_i32(excp); | 119 | + if (!dc_isar_feature(aa64_sme, s)) { |
118 | - TCGv_i32 tcg_syn = tcg_const_i32(syndrome); | 120 | + return false; |
119 | - TCGv_i32 tcg_el = tcg_const_i32(target_el); | 121 | + } |
120 | - | 122 | + if (sme_enabled_check(s)) { |
121 | - gen_helper_exception_with_syndrome(cpu_env, tcg_excp, | 123 | + TCGv_i64 reg = cpu_reg(s, a->rd); |
122 | - tcg_syn, tcg_el); | 124 | + tcg_gen_movi_i64(reg, a->imm * streaming_vec_reg_size(s)); |
123 | - | 125 | + } |
124 | - tcg_temp_free_i32(tcg_el); | 126 | + return true; |
125 | - tcg_temp_free_i32(tcg_syn); | 127 | +} |
126 | - tcg_temp_free_i32(tcg_excp); | 128 | + |
127 | -} | 129 | /* |
128 | - | 130 | *** SVE Compute Vector Address Group |
129 | static void gen_step_complete_exception(DisasContext *s) | 131 | */ |
130 | { | ||
131 | /* We just completed step of an insn. Move from Active-not-pending | ||
132 | @@ -XXX,XX +XXX,XX @@ static void gen_step_complete_exception(DisasContext *s) | ||
133 | * of the exception, and our syndrome information is always correct. | ||
134 | */ | ||
135 | gen_ss_advance(s); | ||
136 | - gen_exception(EXCP_UDEF, syn_swstep(s->ss_same_el, 1, s->is_ldex), | ||
137 | - default_exception_el(s)); | ||
138 | + gen_swstep_exception(s, 1, s->is_ldex); | ||
139 | s->base.is_jmp = DISAS_NORETURN; | ||
140 | } | ||
141 | |||
142 | @@ -XXX,XX +XXX,XX @@ static bool arm_pre_translate_insn(DisasContext *dc) | ||
143 | * bits should be zero. | ||
144 | */ | ||
145 | assert(dc->base.num_insns == 1); | ||
146 | - gen_exception(EXCP_UDEF, syn_swstep(dc->ss_same_el, 0, 0), | ||
147 | - default_exception_el(dc)); | ||
148 | + gen_swstep_exception(dc, 0, 0); | ||
149 | dc->base.is_jmp = DISAS_NORETURN; | ||
150 | return true; | ||
151 | } | ||
152 | -- | 132 | -- |
153 | 2.20.1 | 133 | 2.25.1 |
154 | |||
155 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220708151540.18136-19-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sme.h | 2 ++ | ||
9 | target/arm/sme.decode | 4 ++++ | ||
10 | target/arm/sme_helper.c | 25 +++++++++++++++++++++++++ | ||
11 | target/arm/translate-sme.c | 13 +++++++++++++ | ||
12 | 4 files changed, 44 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-sme.h | ||
17 | +++ b/target/arm/helper-sme.h | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | |||
20 | DEF_HELPER_FLAGS_2(set_pstate_sm, TCG_CALL_NO_RWG, void, env, i32) | ||
21 | DEF_HELPER_FLAGS_2(set_pstate_za, TCG_CALL_NO_RWG, void, env, i32) | ||
22 | + | ||
23 | +DEF_HELPER_FLAGS_3(sme_zero, TCG_CALL_NO_RWG, void, env, i32, i32) | ||
24 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/sme.decode | ||
27 | +++ b/target/arm/sme.decode | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | # | ||
30 | # This file is processed by scripts/decodetree.py | ||
31 | # | ||
32 | + | ||
33 | +### SME Misc | ||
34 | + | ||
35 | +ZERO 11000000 00 001 00000000000 imm:8 | ||
36 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/sme_helper.c | ||
39 | +++ b/target/arm/sme_helper.c | ||
40 | @@ -XXX,XX +XXX,XX @@ void helper_set_pstate_za(CPUARMState *env, uint32_t i) | ||
41 | memset(env->zarray, 0, sizeof(env->zarray)); | ||
42 | } | ||
43 | } | ||
44 | + | ||
45 | +void helper_sme_zero(CPUARMState *env, uint32_t imm, uint32_t svl) | ||
46 | +{ | ||
47 | + uint32_t i; | ||
48 | + | ||
49 | + /* | ||
50 | + * Special case clearing the entire ZA space. | ||
51 | + * This falls into the CONSTRAINED UNPREDICTABLE zeroing of any | ||
52 | + * parts of the ZA storage outside of SVL. | ||
53 | + */ | ||
54 | + if (imm == 0xff) { | ||
55 | + memset(env->zarray, 0, sizeof(env->zarray)); | ||
56 | + return; | ||
57 | + } | ||
58 | + | ||
59 | + /* | ||
60 | + * Recall that ZAnH.D[m] is spread across ZA[n+8*m], | ||
61 | + * so each row is discontiguous within ZA[]. | ||
62 | + */ | ||
63 | + for (i = 0; i < svl; i++) { | ||
64 | + if (imm & (1 << (i % 8))) { | ||
65 | + memset(&env->zarray[i], 0, svl); | ||
66 | + } | ||
67 | + } | ||
68 | +} | ||
69 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/target/arm/translate-sme.c | ||
72 | +++ b/target/arm/translate-sme.c | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | */ | ||
75 | |||
76 | #include "decode-sme.c.inc" | ||
77 | + | ||
78 | + | ||
79 | +static bool trans_ZERO(DisasContext *s, arg_ZERO *a) | ||
80 | +{ | ||
81 | + if (!dc_isar_feature(aa64_sme, s)) { | ||
82 | + return false; | ||
83 | + } | ||
84 | + if (sme_za_enabled_check(s)) { | ||
85 | + gen_helper_sme_zero(cpu_env, tcg_constant_i32(a->imm), | ||
86 | + tcg_constant_i32(streaming_vec_reg_size(s))); | ||
87 | + } | ||
88 | + return true; | ||
89 | +} | ||
90 | -- | ||
91 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add a new field to retain the address of the instruction currently | 3 | We can reuse the SVE functions for implementing moves to/from |
4 | being translated. The 32-bit uses are all within subroutines used | 4 | horizontal tile slices, but we need new ones for moves to/from |
5 | by a32 and t32. This will become less obvious when t16 support is | 5 | vertical tile slices. |
6 | merged with a32+t32, and having a clear definition will help. | ||
7 | 6 | ||
8 | Convert aarch64 as well for consistency. Note that there is one | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | instance of a pre-assert fprintf that used the wrong value for the | ||
10 | address of the current instruction. | ||
11 | |||
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20220708151540.18136-20-richard.henderson@linaro.org |
14 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
15 | Message-id: 20190807045335.1361-3-richard.henderson@linaro.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 11 | --- |
18 | target/arm/translate-a64.h | 2 +- | 12 | target/arm/helper-sme.h | 12 +++ |
19 | target/arm/translate.h | 2 ++ | 13 | target/arm/helper-sve.h | 2 + |
20 | target/arm/translate-a64.c | 21 +++++++++++---------- | 14 | target/arm/translate-a64.h | 8 ++ |
21 | target/arm/translate.c | 14 ++++++++------ | 15 | target/arm/translate.h | 5 ++ |
22 | 4 files changed, 22 insertions(+), 17 deletions(-) | 16 | target/arm/sme.decode | 15 ++++ |
17 | target/arm/sme_helper.c | 151 ++++++++++++++++++++++++++++++++++++- | ||
18 | target/arm/sve_helper.c | 12 +++ | ||
19 | target/arm/translate-sme.c | 127 +++++++++++++++++++++++++++++++ | ||
20 | 8 files changed, 331 insertions(+), 1 deletion(-) | ||
23 | 21 | ||
22 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/helper-sme.h | ||
25 | +++ b/target/arm/helper-sme.h | ||
26 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(set_pstate_sm, TCG_CALL_NO_RWG, void, env, i32) | ||
27 | DEF_HELPER_FLAGS_2(set_pstate_za, TCG_CALL_NO_RWG, void, env, i32) | ||
28 | |||
29 | DEF_HELPER_FLAGS_3(sme_zero, TCG_CALL_NO_RWG, void, env, i32, i32) | ||
30 | + | ||
31 | +/* Move to/from vertical array slices, i.e. columns, so 'c'. */ | ||
32 | +DEF_HELPER_FLAGS_4(sme_mova_cz_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_4(sme_mova_zc_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_4(sme_mova_cz_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
35 | +DEF_HELPER_FLAGS_4(sme_mova_zc_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
36 | +DEF_HELPER_FLAGS_4(sme_mova_cz_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
37 | +DEF_HELPER_FLAGS_4(sme_mova_zc_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_4(sme_mova_cz_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
39 | +DEF_HELPER_FLAGS_4(sme_mova_zc_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_4(sme_mova_cz_q, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
41 | +DEF_HELPER_FLAGS_4(sme_mova_zc_q, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
42 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/helper-sve.h | ||
45 | +++ b/target/arm/helper-sve.h | ||
46 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sve_sel_zpzz_s, TCG_CALL_NO_RWG, | ||
47 | void, ptr, ptr, ptr, ptr, i32) | ||
48 | DEF_HELPER_FLAGS_5(sve_sel_zpzz_d, TCG_CALL_NO_RWG, | ||
49 | void, ptr, ptr, ptr, ptr, i32) | ||
50 | +DEF_HELPER_FLAGS_5(sve_sel_zpzz_q, TCG_CALL_NO_RWG, | ||
51 | + void, ptr, ptr, ptr, ptr, i32) | ||
52 | |||
53 | DEF_HELPER_FLAGS_5(sve2_addp_zpzz_b, TCG_CALL_NO_RWG, | ||
54 | void, ptr, ptr, ptr, ptr, i32) | ||
24 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | 55 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h |
25 | index XXXXXXX..XXXXXXX 100644 | 56 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/translate-a64.h | 57 | --- a/target/arm/translate-a64.h |
27 | +++ b/target/arm/translate-a64.h | 58 | +++ b/target/arm/translate-a64.h |
28 | @@ -XXX,XX +XXX,XX @@ void unallocated_encoding(DisasContext *s); | 59 | @@ -XXX,XX +XXX,XX @@ static inline int pred_gvec_reg_size(DisasContext *s) |
29 | qemu_log_mask(LOG_UNIMP, \ | 60 | return size_for_gvec(pred_full_reg_size(s)); |
30 | "%s:%d: unsupported instruction encoding 0x%08x " \ | 61 | } |
31 | "at pc=%016" PRIx64 "\n", \ | 62 | |
32 | - __FILE__, __LINE__, insn, s->pc - 4); \ | 63 | +/* Return a newly allocated pointer to the predicate register. */ |
33 | + __FILE__, __LINE__, insn, s->pc_curr); \ | 64 | +static inline TCGv_ptr pred_full_reg_ptr(DisasContext *s, int regno) |
34 | unallocated_encoding(s); \ | 65 | +{ |
35 | } while (0) | 66 | + TCGv_ptr ret = tcg_temp_new_ptr(); |
67 | + tcg_gen_addi_ptr(ret, cpu_env, pred_full_reg_offset(s, regno)); | ||
68 | + return ret; | ||
69 | +} | ||
70 | + | ||
71 | bool disas_sve(DisasContext *, uint32_t); | ||
72 | bool disas_sme(DisasContext *, uint32_t); | ||
36 | 73 | ||
37 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 74 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
38 | index XXXXXXX..XXXXXXX 100644 | 75 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/target/arm/translate.h | 76 | --- a/target/arm/translate.h |
40 | +++ b/target/arm/translate.h | 77 | +++ b/target/arm/translate.h |
41 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 78 | @@ -XXX,XX +XXX,XX @@ static inline int plus_2(DisasContext *s, int x) |
42 | const ARMISARegisters *isar; | 79 | return x + 2; |
43 | 80 | } | |
44 | target_ulong pc; | 81 | |
45 | + /* The address of the current instruction being translated. */ | 82 | +static inline int plus_12(DisasContext *s, int x) |
46 | + target_ulong pc_curr; | 83 | +{ |
47 | target_ulong page_start; | 84 | + return x + 12; |
48 | uint32_t insn; | 85 | +} |
49 | /* Nonzero if this instruction has been conditionally skipped. */ | 86 | + |
50 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 87 | static inline int times_2(DisasContext *s, int x) |
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/translate-a64.c | ||
53 | +++ b/target/arm/translate-a64.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline AArch64DecodeFn *lookup_disas_fn(const AArch64DecodeTable *table, | ||
55 | */ | ||
56 | static void disas_uncond_b_imm(DisasContext *s, uint32_t insn) | ||
57 | { | 88 | { |
58 | - uint64_t addr = s->pc + sextract32(insn, 0, 26) * 4 - 4; | 89 | return x * 2; |
59 | + uint64_t addr = s->pc_curr + sextract32(insn, 0, 26) * 4; | 90 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode |
60 | 91 | index XXXXXXX..XXXXXXX 100644 | |
61 | if (insn & (1U << 31)) { | 92 | --- a/target/arm/sme.decode |
62 | /* BL Branch with link */ | 93 | +++ b/target/arm/sme.decode |
63 | @@ -XXX,XX +XXX,XX @@ static void disas_comp_b_imm(DisasContext *s, uint32_t insn) | 94 | @@ -XXX,XX +XXX,XX @@ |
64 | sf = extract32(insn, 31, 1); | 95 | ### SME Misc |
65 | op = extract32(insn, 24, 1); /* 0: CBZ; 1: CBNZ */ | 96 | |
66 | rt = extract32(insn, 0, 5); | 97 | ZERO 11000000 00 001 00000000000 imm:8 |
67 | - addr = s->pc + sextract32(insn, 5, 19) * 4 - 4; | 98 | + |
68 | + addr = s->pc_curr + sextract32(insn, 5, 19) * 4; | 99 | +### SME Move into/from Array |
69 | 100 | + | |
70 | tcg_cmp = read_cpu_reg(s, rt, sf); | 101 | +%mova_rs 13:2 !function=plus_12 |
71 | label_match = gen_new_label(); | 102 | +&mova esz rs pg zr za_imm v:bool to_vec:bool |
72 | @@ -XXX,XX +XXX,XX @@ static void disas_test_b_imm(DisasContext *s, uint32_t insn) | 103 | + |
73 | 104 | +MOVA 11000000 esz:2 00000 0 v:1 .. pg:3 zr:5 0 za_imm:4 \ | |
74 | bit_pos = (extract32(insn, 31, 1) << 5) | extract32(insn, 19, 5); | 105 | + &mova to_vec=0 rs=%mova_rs |
75 | op = extract32(insn, 24, 1); /* 0: TBZ; 1: TBNZ */ | 106 | +MOVA 11000000 11 00000 1 v:1 .. pg:3 zr:5 0 za_imm:4 \ |
76 | - addr = s->pc + sextract32(insn, 5, 14) * 4 - 4; | 107 | + &mova to_vec=0 rs=%mova_rs esz=4 |
77 | + addr = s->pc_curr + sextract32(insn, 5, 14) * 4; | 108 | + |
78 | rt = extract32(insn, 0, 5); | 109 | +MOVA 11000000 esz:2 00001 0 v:1 .. pg:3 0 za_imm:4 zr:5 \ |
79 | 110 | + &mova to_vec=1 rs=%mova_rs | |
80 | tcg_cmp = tcg_temp_new_i64(); | 111 | +MOVA 11000000 11 00001 1 v:1 .. pg:3 0 za_imm:4 zr:5 \ |
81 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_b_imm(DisasContext *s, uint32_t insn) | 112 | + &mova to_vec=1 rs=%mova_rs esz=4 |
82 | unallocated_encoding(s); | 113 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c |
83 | return; | 114 | index XXXXXXX..XXXXXXX 100644 |
115 | --- a/target/arm/sme_helper.c | ||
116 | +++ b/target/arm/sme_helper.c | ||
117 | @@ -XXX,XX +XXX,XX @@ | ||
118 | |||
119 | #include "qemu/osdep.h" | ||
120 | #include "cpu.h" | ||
121 | -#include "internals.h" | ||
122 | +#include "tcg/tcg-gvec-desc.h" | ||
123 | #include "exec/helper-proto.h" | ||
124 | +#include "qemu/int128.h" | ||
125 | +#include "vec_internal.h" | ||
126 | |||
127 | /* ResetSVEState */ | ||
128 | void arm_reset_sve_state(CPUARMState *env) | ||
129 | @@ -XXX,XX +XXX,XX @@ void helper_sme_zero(CPUARMState *env, uint32_t imm, uint32_t svl) | ||
130 | } | ||
84 | } | 131 | } |
85 | - addr = s->pc + sextract32(insn, 5, 19) * 4 - 4; | 132 | } |
86 | + addr = s->pc_curr + sextract32(insn, 5, 19) * 4; | 133 | + |
87 | cond = extract32(insn, 0, 4); | 134 | + |
88 | 135 | +/* | |
89 | reset_btype(s); | 136 | + * When considering the ZA storage as an array of elements of |
90 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | 137 | + * type T, the index within that array of the Nth element of |
91 | TCGv_i32 tcg_syn, tcg_isread; | 138 | + * a vertical slice of a tile can be calculated like this, |
92 | uint32_t syndrome; | 139 | + * regardless of the size of type T. This is because the tiles |
93 | 140 | + * are interleaved, so if type T is size N bytes then row 1 of | |
94 | - gen_a64_set_pc_im(s->pc - 4); | 141 | + * the tile is N rows away from row 0. The division by N to |
95 | + gen_a64_set_pc_im(s->pc_curr); | 142 | + * convert a byte offset into an array index and the multiplication |
96 | tmpptr = tcg_const_ptr(ri); | 143 | + * by N to convert from vslice-index-within-the-tile to |
97 | syndrome = syn_aa64_sysregtrap(op0, op1, op2, crn, crm, rt, isread); | 144 | + * the index within the ZA storage cancel out. |
98 | tcg_syn = tcg_const_i32(syndrome); | 145 | + */ |
99 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | 146 | +#define tile_vslice_index(i) ((i) * sizeof(ARMVectorReg)) |
100 | /* The pre HVC helper handles cases when HVC gets trapped | 147 | + |
101 | * as an undefined insn by runtime configuration. | 148 | +/* |
102 | */ | 149 | + * When doing byte arithmetic on the ZA storage, the element |
103 | - gen_a64_set_pc_im(s->pc - 4); | 150 | + * byteoff bytes away in a tile vertical slice is always this |
104 | + gen_a64_set_pc_im(s->pc_curr); | 151 | + * many bytes away in the ZA storage, regardless of the |
105 | gen_helper_pre_hvc(cpu_env); | 152 | + * size of the tile element, assuming that byteoff is a multiple |
106 | gen_ss_advance(s); | 153 | + * of the element size. Again this is because of the interleaving |
107 | gen_exception_insn(s, 0, EXCP_HVC, syn_aa64_hvc(imm16), 2); | 154 | + * of the tiles. For instance if we have 1 byte per element then |
108 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | 155 | + * each row of the ZA storage has one byte of the vslice data, |
109 | unallocated_encoding(s); | 156 | + * and (counting from 0) byte 8 goes in row 8 of the storage |
110 | break; | 157 | + * at offset (8 * row-size-in-bytes). |
111 | } | 158 | + * If we have 8 bytes per element then each row of the ZA storage |
112 | - gen_a64_set_pc_im(s->pc - 4); | 159 | + * has 8 bytes of the data, but there are 8 interleaved tiles and |
113 | + gen_a64_set_pc_im(s->pc_curr); | 160 | + * so byte 8 of the data goes into row 1 of the tile, |
114 | tmp = tcg_const_i32(syn_aa64_smc(imm16)); | 161 | + * which is again row 8 of the storage, so the offset is still |
115 | gen_helper_pre_smc(cpu_env, tmp); | 162 | + * (8 * row-size-in-bytes). Similarly for other element sizes. |
116 | tcg_temp_free_i32(tmp); | 163 | + */ |
117 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | 164 | +#define tile_vslice_offset(byteoff) ((byteoff) * sizeof(ARMVectorReg)) |
118 | 165 | + | |
119 | tcg_rt = cpu_reg(s, rt); | 166 | + |
120 | 167 | +/* | |
121 | - clean_addr = tcg_const_i64((s->pc - 4) + imm); | 168 | + * Move Zreg vector to ZArray column. |
122 | + clean_addr = tcg_const_i64(s->pc_curr + imm); | 169 | + */ |
123 | if (is_vector) { | 170 | +#define DO_MOVA_C(NAME, TYPE, H) \ |
124 | do_fp_ld(s, rt, clean_addr, size); | 171 | +void HELPER(NAME)(void *za, void *vn, void *vg, uint32_t desc) \ |
125 | } else { | 172 | +{ \ |
126 | @@ -XXX,XX +XXX,XX @@ static void disas_pc_rel_adr(DisasContext *s, uint32_t insn) | 173 | + int i, oprsz = simd_oprsz(desc); \ |
127 | offset = sextract64(insn, 5, 19); | 174 | + for (i = 0; i < oprsz; ) { \ |
128 | offset = offset << 2 | extract32(insn, 29, 2); | 175 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ |
129 | rd = extract32(insn, 0, 5); | 176 | + do { \ |
130 | - base = s->pc - 4; | 177 | + if (pg & 1) { \ |
131 | + base = s->pc_curr; | 178 | + *(TYPE *)(za + tile_vslice_offset(i)) = *(TYPE *)(vn + H(i)); \ |
132 | 179 | + } \ | |
133 | if (page) { | 180 | + i += sizeof(TYPE); \ |
134 | /* ADRP (page based) */ | 181 | + pg >>= sizeof(TYPE); \ |
135 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | 182 | + } while (i & 15); \ |
136 | break; | 183 | + } \ |
137 | default: | 184 | +} |
138 | fprintf(stderr, "%s: insn %#04x, fpop %#2x @ %#" PRIx64 "\n", | 185 | + |
139 | - __func__, insn, fpopcode, s->pc); | 186 | +DO_MOVA_C(sme_mova_cz_b, uint8_t, H1) |
140 | + __func__, insn, fpopcode, s->pc_curr); | 187 | +DO_MOVA_C(sme_mova_cz_h, uint16_t, H1_2) |
141 | g_assert_not_reached(); | 188 | +DO_MOVA_C(sme_mova_cz_s, uint32_t, H1_4) |
142 | } | 189 | + |
143 | 190 | +void HELPER(sme_mova_cz_d)(void *za, void *vn, void *vg, uint32_t desc) | |
144 | @@ -XXX,XX +XXX,XX @@ static void disas_a64_insn(CPUARMState *env, DisasContext *s) | 191 | +{ |
192 | + int i, oprsz = simd_oprsz(desc) / 8; | ||
193 | + uint8_t *pg = vg; | ||
194 | + uint64_t *n = vn; | ||
195 | + uint64_t *a = za; | ||
196 | + | ||
197 | + for (i = 0; i < oprsz; i++) { | ||
198 | + if (pg[H1(i)] & 1) { | ||
199 | + a[tile_vslice_index(i)] = n[i]; | ||
200 | + } | ||
201 | + } | ||
202 | +} | ||
203 | + | ||
204 | +void HELPER(sme_mova_cz_q)(void *za, void *vn, void *vg, uint32_t desc) | ||
205 | +{ | ||
206 | + int i, oprsz = simd_oprsz(desc) / 16; | ||
207 | + uint16_t *pg = vg; | ||
208 | + Int128 *n = vn; | ||
209 | + Int128 *a = za; | ||
210 | + | ||
211 | + /* | ||
212 | + * Int128 is used here simply to copy 16 bytes, and to simplify | ||
213 | + * the address arithmetic. | ||
214 | + */ | ||
215 | + for (i = 0; i < oprsz; i++) { | ||
216 | + if (pg[H2(i)] & 1) { | ||
217 | + a[tile_vslice_index(i)] = n[i]; | ||
218 | + } | ||
219 | + } | ||
220 | +} | ||
221 | + | ||
222 | +#undef DO_MOVA_C | ||
223 | + | ||
224 | +/* | ||
225 | + * Move ZArray column to Zreg vector. | ||
226 | + */ | ||
227 | +#define DO_MOVA_Z(NAME, TYPE, H) \ | ||
228 | +void HELPER(NAME)(void *vd, void *za, void *vg, uint32_t desc) \ | ||
229 | +{ \ | ||
230 | + int i, oprsz = simd_oprsz(desc); \ | ||
231 | + for (i = 0; i < oprsz; ) { \ | ||
232 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
233 | + do { \ | ||
234 | + if (pg & 1) { \ | ||
235 | + *(TYPE *)(vd + H(i)) = *(TYPE *)(za + tile_vslice_offset(i)); \ | ||
236 | + } \ | ||
237 | + i += sizeof(TYPE); \ | ||
238 | + pg >>= sizeof(TYPE); \ | ||
239 | + } while (i & 15); \ | ||
240 | + } \ | ||
241 | +} | ||
242 | + | ||
243 | +DO_MOVA_Z(sme_mova_zc_b, uint8_t, H1) | ||
244 | +DO_MOVA_Z(sme_mova_zc_h, uint16_t, H1_2) | ||
245 | +DO_MOVA_Z(sme_mova_zc_s, uint32_t, H1_4) | ||
246 | + | ||
247 | +void HELPER(sme_mova_zc_d)(void *vd, void *za, void *vg, uint32_t desc) | ||
248 | +{ | ||
249 | + int i, oprsz = simd_oprsz(desc) / 8; | ||
250 | + uint8_t *pg = vg; | ||
251 | + uint64_t *d = vd; | ||
252 | + uint64_t *a = za; | ||
253 | + | ||
254 | + for (i = 0; i < oprsz; i++) { | ||
255 | + if (pg[H1(i)] & 1) { | ||
256 | + d[i] = a[tile_vslice_index(i)]; | ||
257 | + } | ||
258 | + } | ||
259 | +} | ||
260 | + | ||
261 | +void HELPER(sme_mova_zc_q)(void *vd, void *za, void *vg, uint32_t desc) | ||
262 | +{ | ||
263 | + int i, oprsz = simd_oprsz(desc) / 16; | ||
264 | + uint16_t *pg = vg; | ||
265 | + Int128 *d = vd; | ||
266 | + Int128 *a = za; | ||
267 | + | ||
268 | + /* | ||
269 | + * Int128 is used here simply to copy 16 bytes, and to simplify | ||
270 | + * the address arithmetic. | ||
271 | + */ | ||
272 | + for (i = 0; i < oprsz; i++, za += sizeof(ARMVectorReg)) { | ||
273 | + if (pg[H2(i)] & 1) { | ||
274 | + d[i] = a[tile_vslice_index(i)]; | ||
275 | + } | ||
276 | + } | ||
277 | +} | ||
278 | + | ||
279 | +#undef DO_MOVA_Z | ||
280 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
281 | index XXXXXXX..XXXXXXX 100644 | ||
282 | --- a/target/arm/sve_helper.c | ||
283 | +++ b/target/arm/sve_helper.c | ||
284 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve_sel_zpzz_d)(void *vd, void *vn, void *vm, | ||
285 | } | ||
286 | } | ||
287 | |||
288 | +void HELPER(sve_sel_zpzz_q)(void *vd, void *vn, void *vm, | ||
289 | + void *vg, uint32_t desc) | ||
290 | +{ | ||
291 | + intptr_t i, opr_sz = simd_oprsz(desc) / 16; | ||
292 | + Int128 *d = vd, *n = vn, *m = vm; | ||
293 | + uint16_t *pg = vg; | ||
294 | + | ||
295 | + for (i = 0; i < opr_sz; i += 1) { | ||
296 | + d[i] = (pg[H2(i)] & 1 ? n : m)[i]; | ||
297 | + } | ||
298 | +} | ||
299 | + | ||
300 | /* Two operand comparison controlled by a predicate. | ||
301 | * ??? It is very tempting to want to be able to expand this inline | ||
302 | * with x86 instructions, e.g. | ||
303 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
304 | index XXXXXXX..XXXXXXX 100644 | ||
305 | --- a/target/arm/translate-sme.c | ||
306 | +++ b/target/arm/translate-sme.c | ||
307 | @@ -XXX,XX +XXX,XX @@ | ||
308 | #include "decode-sme.c.inc" | ||
309 | |||
310 | |||
311 | +/* | ||
312 | + * Resolve tile.size[index] to a host pointer, where tile and index | ||
313 | + * are always decoded together, dependent on the element size. | ||
314 | + */ | ||
315 | +static TCGv_ptr get_tile_rowcol(DisasContext *s, int esz, int rs, | ||
316 | + int tile_index, bool vertical) | ||
317 | +{ | ||
318 | + int tile = tile_index >> (4 - esz); | ||
319 | + int index = esz == MO_128 ? 0 : extract32(tile_index, 0, 4 - esz); | ||
320 | + int pos, len, offset; | ||
321 | + TCGv_i32 tmp; | ||
322 | + TCGv_ptr addr; | ||
323 | + | ||
324 | + /* Compute the final index, which is Rs+imm. */ | ||
325 | + tmp = tcg_temp_new_i32(); | ||
326 | + tcg_gen_trunc_tl_i32(tmp, cpu_reg(s, rs)); | ||
327 | + tcg_gen_addi_i32(tmp, tmp, index); | ||
328 | + | ||
329 | + /* Prepare a power-of-two modulo via extraction of @len bits. */ | ||
330 | + len = ctz32(streaming_vec_reg_size(s)) - esz; | ||
331 | + | ||
332 | + if (vertical) { | ||
333 | + /* | ||
334 | + * Compute the byte offset of the index within the tile: | ||
335 | + * (index % (svl / size)) * size | ||
336 | + * = (index % (svl >> esz)) << esz | ||
337 | + * Perform the power-of-two modulo via extraction of the low @len bits. | ||
338 | + * Perform the multiply by shifting left by @pos bits. | ||
339 | + * Perform these operations simultaneously via deposit into zero. | ||
340 | + */ | ||
341 | + pos = esz; | ||
342 | + tcg_gen_deposit_z_i32(tmp, tmp, pos, len); | ||
343 | + | ||
344 | + /* | ||
345 | + * For big-endian, adjust the indexed column byte offset within | ||
346 | + * the uint64_t host words that make up env->zarray[]. | ||
347 | + */ | ||
348 | + if (HOST_BIG_ENDIAN && esz < MO_64) { | ||
349 | + tcg_gen_xori_i32(tmp, tmp, 8 - (1 << esz)); | ||
350 | + } | ||
351 | + } else { | ||
352 | + /* | ||
353 | + * Compute the byte offset of the index within the tile: | ||
354 | + * (index % (svl / size)) * (size * sizeof(row)) | ||
355 | + * = (index % (svl >> esz)) << (esz + log2(sizeof(row))) | ||
356 | + */ | ||
357 | + pos = esz + ctz32(sizeof(ARMVectorReg)); | ||
358 | + tcg_gen_deposit_z_i32(tmp, tmp, pos, len); | ||
359 | + | ||
360 | + /* Row slices are always aligned and need no endian adjustment. */ | ||
361 | + } | ||
362 | + | ||
363 | + /* The tile byte offset within env->zarray is the row. */ | ||
364 | + offset = tile * sizeof(ARMVectorReg); | ||
365 | + | ||
366 | + /* Include the byte offset of zarray to make this relative to env. */ | ||
367 | + offset += offsetof(CPUARMState, zarray); | ||
368 | + tcg_gen_addi_i32(tmp, tmp, offset); | ||
369 | + | ||
370 | + /* Add the byte offset to env to produce the final pointer. */ | ||
371 | + addr = tcg_temp_new_ptr(); | ||
372 | + tcg_gen_ext_i32_ptr(addr, tmp); | ||
373 | + tcg_temp_free_i32(tmp); | ||
374 | + tcg_gen_add_ptr(addr, addr, cpu_env); | ||
375 | + | ||
376 | + return addr; | ||
377 | +} | ||
378 | + | ||
379 | static bool trans_ZERO(DisasContext *s, arg_ZERO *a) | ||
145 | { | 380 | { |
146 | uint32_t insn; | 381 | if (!dc_isar_feature(aa64_sme, s)) { |
147 | 382 | @@ -XXX,XX +XXX,XX @@ static bool trans_ZERO(DisasContext *s, arg_ZERO *a) | |
148 | + s->pc_curr = s->pc; | ||
149 | insn = arm_ldl_code(env, s->pc, s->sctlr_b); | ||
150 | s->insn = insn; | ||
151 | s->pc += 4; | ||
152 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/target/arm/translate.c | ||
155 | +++ b/target/arm/translate.c | ||
156 | @@ -XXX,XX +XXX,XX @@ static inline void gen_hvc(DisasContext *s, int imm16) | ||
157 | * as an undefined insn by runtime configuration (ie before | ||
158 | * the insn really executes). | ||
159 | */ | ||
160 | - gen_set_pc_im(s, s->pc - 4); | ||
161 | + gen_set_pc_im(s, s->pc_curr); | ||
162 | gen_helper_pre_hvc(cpu_env); | ||
163 | /* Otherwise we will treat this as a real exception which | ||
164 | * happens after execution of the insn. (The distinction matters | ||
165 | @@ -XXX,XX +XXX,XX @@ static inline void gen_smc(DisasContext *s) | ||
166 | */ | ||
167 | TCGv_i32 tmp; | ||
168 | |||
169 | - gen_set_pc_im(s, s->pc - 4); | ||
170 | + gen_set_pc_im(s, s->pc_curr); | ||
171 | tmp = tcg_const_i32(syn_aa32_smc()); | ||
172 | gen_helper_pre_smc(cpu_env, tmp); | ||
173 | tcg_temp_free_i32(tmp); | ||
174 | @@ -XXX,XX +XXX,XX @@ static void gen_msr_banked(DisasContext *s, int r, int sysm, int rn) | ||
175 | |||
176 | /* Sync state because msr_banked() can raise exceptions */ | ||
177 | gen_set_condexec(s); | ||
178 | - gen_set_pc_im(s, s->pc - 4); | ||
179 | + gen_set_pc_im(s, s->pc_curr); | ||
180 | tcg_reg = load_reg(s, rn); | ||
181 | tcg_tgtmode = tcg_const_i32(tgtmode); | ||
182 | tcg_regno = tcg_const_i32(regno); | ||
183 | @@ -XXX,XX +XXX,XX @@ static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) | ||
184 | |||
185 | /* Sync state because mrs_banked() can raise exceptions */ | ||
186 | gen_set_condexec(s); | ||
187 | - gen_set_pc_im(s, s->pc - 4); | ||
188 | + gen_set_pc_im(s, s->pc_curr); | ||
189 | tcg_reg = tcg_temp_new_i32(); | ||
190 | tcg_tgtmode = tcg_const_i32(tgtmode); | ||
191 | tcg_regno = tcg_const_i32(regno); | ||
192 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
193 | } | ||
194 | |||
195 | gen_set_condexec(s); | ||
196 | - gen_set_pc_im(s, s->pc - 4); | ||
197 | + gen_set_pc_im(s, s->pc_curr); | ||
198 | tmpptr = tcg_const_ptr(ri); | ||
199 | tcg_syn = tcg_const_i32(syndrome); | ||
200 | tcg_isread = tcg_const_i32(isread); | ||
201 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
202 | tmp = tcg_const_i32(mode); | ||
203 | /* get_r13_banked() will raise an exception if called from System mode */ | ||
204 | gen_set_condexec(s); | ||
205 | - gen_set_pc_im(s, s->pc - 4); | ||
206 | + gen_set_pc_im(s, s->pc_curr); | ||
207 | gen_helper_get_r13_banked(addr, cpu_env, tmp); | ||
208 | tcg_temp_free_i32(tmp); | ||
209 | switch (amode) { | ||
210 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
211 | return; | ||
212 | } | 383 | } |
213 | 384 | return true; | |
214 | + dc->pc_curr = dc->pc; | 385 | } |
215 | insn = arm_ldl_code(env, dc->pc, dc->sctlr_b); | 386 | + |
216 | dc->insn = insn; | 387 | +static bool trans_MOVA(DisasContext *s, arg_MOVA *a) |
217 | dc->pc += 4; | 388 | +{ |
218 | @@ -XXX,XX +XXX,XX @@ static void thumb_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | 389 | + static gen_helper_gvec_4 * const h_fns[5] = { |
219 | return; | 390 | + gen_helper_sve_sel_zpzz_b, gen_helper_sve_sel_zpzz_h, |
220 | } | 391 | + gen_helper_sve_sel_zpzz_s, gen_helper_sve_sel_zpzz_d, |
221 | 392 | + gen_helper_sve_sel_zpzz_q | |
222 | + dc->pc_curr = dc->pc; | 393 | + }; |
223 | insn = arm_lduw_code(env, dc->pc, dc->sctlr_b); | 394 | + static gen_helper_gvec_3 * const cz_fns[5] = { |
224 | is_16bit = thumb_insn_is_16bit(dc, dc->pc, insn); | 395 | + gen_helper_sme_mova_cz_b, gen_helper_sme_mova_cz_h, |
225 | dc->pc += 2; | 396 | + gen_helper_sme_mova_cz_s, gen_helper_sme_mova_cz_d, |
397 | + gen_helper_sme_mova_cz_q, | ||
398 | + }; | ||
399 | + static gen_helper_gvec_3 * const zc_fns[5] = { | ||
400 | + gen_helper_sme_mova_zc_b, gen_helper_sme_mova_zc_h, | ||
401 | + gen_helper_sme_mova_zc_s, gen_helper_sme_mova_zc_d, | ||
402 | + gen_helper_sme_mova_zc_q, | ||
403 | + }; | ||
404 | + | ||
405 | + TCGv_ptr t_za, t_zr, t_pg; | ||
406 | + TCGv_i32 t_desc; | ||
407 | + int svl; | ||
408 | + | ||
409 | + if (!dc_isar_feature(aa64_sme, s)) { | ||
410 | + return false; | ||
411 | + } | ||
412 | + if (!sme_smza_enabled_check(s)) { | ||
413 | + return true; | ||
414 | + } | ||
415 | + | ||
416 | + t_za = get_tile_rowcol(s, a->esz, a->rs, a->za_imm, a->v); | ||
417 | + t_zr = vec_full_reg_ptr(s, a->zr); | ||
418 | + t_pg = pred_full_reg_ptr(s, a->pg); | ||
419 | + | ||
420 | + svl = streaming_vec_reg_size(s); | ||
421 | + t_desc = tcg_constant_i32(simd_desc(svl, svl, 0)); | ||
422 | + | ||
423 | + if (a->v) { | ||
424 | + /* Vertical slice -- use sme mova helpers. */ | ||
425 | + if (a->to_vec) { | ||
426 | + zc_fns[a->esz](t_zr, t_za, t_pg, t_desc); | ||
427 | + } else { | ||
428 | + cz_fns[a->esz](t_za, t_zr, t_pg, t_desc); | ||
429 | + } | ||
430 | + } else { | ||
431 | + /* Horizontal slice -- reuse sve sel helpers. */ | ||
432 | + if (a->to_vec) { | ||
433 | + h_fns[a->esz](t_zr, t_za, t_zr, t_pg, t_desc); | ||
434 | + } else { | ||
435 | + h_fns[a->esz](t_za, t_zr, t_za, t_pg, t_desc); | ||
436 | + } | ||
437 | + } | ||
438 | + | ||
439 | + tcg_temp_free_ptr(t_za); | ||
440 | + tcg_temp_free_ptr(t_zr); | ||
441 | + tcg_temp_free_ptr(t_pg); | ||
442 | + | ||
443 | + return true; | ||
444 | +} | ||
226 | -- | 445 | -- |
227 | 2.20.1 | 446 | 2.25.1 |
228 | |||
229 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The thumb bit has already been removed from s->pc, and is always even. | 3 | We cannot reuse the SVE functions for LD[1-4] and ST[1-4], |
4 | because those functions accept only a Zreg register number. | ||
5 | For SME, we want to pass a pointer into ZA storage. | ||
4 | 6 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20220708151540.18136-21-richard.henderson@linaro.org |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190807045335.1361-6-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | target/arm/translate.c | 10 +++++----- | 12 | target/arm/helper-sme.h | 82 +++++ |
12 | 1 file changed, 5 insertions(+), 5 deletions(-) | 13 | target/arm/sme.decode | 9 + |
14 | target/arm/sme_helper.c | 595 +++++++++++++++++++++++++++++++++++++ | ||
15 | target/arm/translate-sme.c | 70 +++++ | ||
16 | 4 files changed, 756 insertions(+) | ||
13 | 17 | ||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 18 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 20 | --- a/target/arm/helper-sme.h |
17 | +++ b/target/arm/translate.c | 21 | +++ b/target/arm/helper-sme.h |
18 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_bkpt_insn(DisasContext *s, int offset, uint32_t syn) | 22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sme_mova_cz_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
19 | /* Force a TB lookup after an instruction that changes the CPU state. */ | 23 | DEF_HELPER_FLAGS_4(sme_mova_zc_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
20 | static inline void gen_lookup_tb(DisasContext *s) | 24 | DEF_HELPER_FLAGS_4(sme_mova_cz_q, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
21 | { | 25 | DEF_HELPER_FLAGS_4(sme_mova_zc_q, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
22 | - tcg_gen_movi_i32(cpu_R[15], s->pc & ~1); | 26 | + |
23 | + tcg_gen_movi_i32(cpu_R[15], s->pc); | 27 | +DEF_HELPER_FLAGS_5(sme_ld1b_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
24 | s->base.is_jmp = DISAS_EXIT; | 28 | +DEF_HELPER_FLAGS_5(sme_ld1b_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
29 | +DEF_HELPER_FLAGS_5(sme_ld1b_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
30 | +DEF_HELPER_FLAGS_5(sme_ld1b_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
31 | + | ||
32 | +DEF_HELPER_FLAGS_5(sme_ld1h_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
33 | +DEF_HELPER_FLAGS_5(sme_ld1h_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
34 | +DEF_HELPER_FLAGS_5(sme_ld1h_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
35 | +DEF_HELPER_FLAGS_5(sme_ld1h_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
36 | +DEF_HELPER_FLAGS_5(sme_ld1h_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
37 | +DEF_HELPER_FLAGS_5(sme_ld1h_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
38 | +DEF_HELPER_FLAGS_5(sme_ld1h_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
39 | +DEF_HELPER_FLAGS_5(sme_ld1h_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
40 | + | ||
41 | +DEF_HELPER_FLAGS_5(sme_ld1s_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
42 | +DEF_HELPER_FLAGS_5(sme_ld1s_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
43 | +DEF_HELPER_FLAGS_5(sme_ld1s_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
44 | +DEF_HELPER_FLAGS_5(sme_ld1s_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
45 | +DEF_HELPER_FLAGS_5(sme_ld1s_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
46 | +DEF_HELPER_FLAGS_5(sme_ld1s_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
47 | +DEF_HELPER_FLAGS_5(sme_ld1s_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
48 | +DEF_HELPER_FLAGS_5(sme_ld1s_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
49 | + | ||
50 | +DEF_HELPER_FLAGS_5(sme_ld1d_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
51 | +DEF_HELPER_FLAGS_5(sme_ld1d_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
52 | +DEF_HELPER_FLAGS_5(sme_ld1d_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
53 | +DEF_HELPER_FLAGS_5(sme_ld1d_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
54 | +DEF_HELPER_FLAGS_5(sme_ld1d_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
55 | +DEF_HELPER_FLAGS_5(sme_ld1d_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
56 | +DEF_HELPER_FLAGS_5(sme_ld1d_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
57 | +DEF_HELPER_FLAGS_5(sme_ld1d_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
58 | + | ||
59 | +DEF_HELPER_FLAGS_5(sme_ld1q_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
60 | +DEF_HELPER_FLAGS_5(sme_ld1q_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
61 | +DEF_HELPER_FLAGS_5(sme_ld1q_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
62 | +DEF_HELPER_FLAGS_5(sme_ld1q_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
63 | +DEF_HELPER_FLAGS_5(sme_ld1q_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
64 | +DEF_HELPER_FLAGS_5(sme_ld1q_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
65 | +DEF_HELPER_FLAGS_5(sme_ld1q_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
66 | +DEF_HELPER_FLAGS_5(sme_ld1q_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
67 | + | ||
68 | +DEF_HELPER_FLAGS_5(sme_st1b_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
69 | +DEF_HELPER_FLAGS_5(sme_st1b_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
70 | +DEF_HELPER_FLAGS_5(sme_st1b_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
71 | +DEF_HELPER_FLAGS_5(sme_st1b_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
72 | + | ||
73 | +DEF_HELPER_FLAGS_5(sme_st1h_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
74 | +DEF_HELPER_FLAGS_5(sme_st1h_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
75 | +DEF_HELPER_FLAGS_5(sme_st1h_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
76 | +DEF_HELPER_FLAGS_5(sme_st1h_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
77 | +DEF_HELPER_FLAGS_5(sme_st1h_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
78 | +DEF_HELPER_FLAGS_5(sme_st1h_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
79 | +DEF_HELPER_FLAGS_5(sme_st1h_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
80 | +DEF_HELPER_FLAGS_5(sme_st1h_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
81 | + | ||
82 | +DEF_HELPER_FLAGS_5(sme_st1s_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
83 | +DEF_HELPER_FLAGS_5(sme_st1s_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
84 | +DEF_HELPER_FLAGS_5(sme_st1s_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
85 | +DEF_HELPER_FLAGS_5(sme_st1s_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
86 | +DEF_HELPER_FLAGS_5(sme_st1s_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
87 | +DEF_HELPER_FLAGS_5(sme_st1s_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
88 | +DEF_HELPER_FLAGS_5(sme_st1s_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
89 | +DEF_HELPER_FLAGS_5(sme_st1s_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
90 | + | ||
91 | +DEF_HELPER_FLAGS_5(sme_st1d_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
92 | +DEF_HELPER_FLAGS_5(sme_st1d_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
93 | +DEF_HELPER_FLAGS_5(sme_st1d_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
94 | +DEF_HELPER_FLAGS_5(sme_st1d_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
95 | +DEF_HELPER_FLAGS_5(sme_st1d_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
96 | +DEF_HELPER_FLAGS_5(sme_st1d_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
97 | +DEF_HELPER_FLAGS_5(sme_st1d_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
98 | +DEF_HELPER_FLAGS_5(sme_st1d_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
99 | + | ||
100 | +DEF_HELPER_FLAGS_5(sme_st1q_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
101 | +DEF_HELPER_FLAGS_5(sme_st1q_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
102 | +DEF_HELPER_FLAGS_5(sme_st1q_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
103 | +DEF_HELPER_FLAGS_5(sme_st1q_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
104 | +DEF_HELPER_FLAGS_5(sme_st1q_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
105 | +DEF_HELPER_FLAGS_5(sme_st1q_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
106 | +DEF_HELPER_FLAGS_5(sme_st1q_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
107 | +DEF_HELPER_FLAGS_5(sme_st1q_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
108 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode | ||
109 | index XXXXXXX..XXXXXXX 100644 | ||
110 | --- a/target/arm/sme.decode | ||
111 | +++ b/target/arm/sme.decode | ||
112 | @@ -XXX,XX +XXX,XX @@ MOVA 11000000 esz:2 00001 0 v:1 .. pg:3 0 za_imm:4 zr:5 \ | ||
113 | &mova to_vec=1 rs=%mova_rs | ||
114 | MOVA 11000000 11 00001 1 v:1 .. pg:3 0 za_imm:4 zr:5 \ | ||
115 | &mova to_vec=1 rs=%mova_rs esz=4 | ||
116 | + | ||
117 | +### SME Memory | ||
118 | + | ||
119 | +&ldst esz rs pg rn rm za_imm v:bool st:bool | ||
120 | + | ||
121 | +LDST1 1110000 0 esz:2 st:1 rm:5 v:1 .. pg:3 rn:5 0 za_imm:4 \ | ||
122 | + &ldst rs=%mova_rs | ||
123 | +LDST1 1110000 111 st:1 rm:5 v:1 .. pg:3 rn:5 0 za_imm:4 \ | ||
124 | + &ldst esz=4 rs=%mova_rs | ||
125 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/target/arm/sme_helper.c | ||
128 | +++ b/target/arm/sme_helper.c | ||
129 | @@ -XXX,XX +XXX,XX @@ | ||
130 | |||
131 | #include "qemu/osdep.h" | ||
132 | #include "cpu.h" | ||
133 | +#include "internals.h" | ||
134 | #include "tcg/tcg-gvec-desc.h" | ||
135 | #include "exec/helper-proto.h" | ||
136 | +#include "exec/cpu_ldst.h" | ||
137 | +#include "exec/exec-all.h" | ||
138 | #include "qemu/int128.h" | ||
139 | #include "vec_internal.h" | ||
140 | +#include "sve_ldst_internal.h" | ||
141 | |||
142 | /* ResetSVEState */ | ||
143 | void arm_reset_sve_state(CPUARMState *env) | ||
144 | @@ -XXX,XX +XXX,XX @@ void HELPER(sme_mova_zc_q)(void *vd, void *za, void *vg, uint32_t desc) | ||
25 | } | 145 | } |
26 | 146 | ||
27 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 147 | #undef DO_MOVA_Z |
28 | * self-modifying code correctly and also to take | 148 | + |
29 | * any pending interrupts immediately. | 149 | +/* |
30 | */ | 150 | + * Clear elements in a tile slice comprising len bytes. |
31 | - gen_goto_tb(s, 0, s->pc & ~1); | 151 | + */ |
32 | + gen_goto_tb(s, 0, s->pc); | 152 | + |
33 | return; | 153 | +typedef void ClearFn(void *ptr, size_t off, size_t len); |
34 | case 7: /* sb */ | 154 | + |
35 | if ((insn & 0xf) || !dc_isar_feature(aa32_sb, s)) { | 155 | +static void clear_horizontal(void *ptr, size_t off, size_t len) |
36 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 156 | +{ |
37 | * for TCG; MB and end the TB instead. | 157 | + memset(ptr + off, 0, len); |
38 | */ | 158 | +} |
39 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | 159 | + |
40 | - gen_goto_tb(s, 0, s->pc & ~1); | 160 | +static void clear_vertical_b(void *vptr, size_t off, size_t len) |
41 | + gen_goto_tb(s, 0, s->pc); | 161 | +{ |
42 | return; | 162 | + for (size_t i = 0; i < len; ++i) { |
43 | default: | 163 | + *(uint8_t *)(vptr + tile_vslice_offset(i + off)) = 0; |
44 | goto illegal_op; | 164 | + } |
45 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 165 | +} |
46 | * and also to take any pending interrupts | 166 | + |
47 | * immediately. | 167 | +static void clear_vertical_h(void *vptr, size_t off, size_t len) |
48 | */ | 168 | +{ |
49 | - gen_goto_tb(s, 0, s->pc & ~1); | 169 | + for (size_t i = 0; i < len; i += 2) { |
50 | + gen_goto_tb(s, 0, s->pc); | 170 | + *(uint16_t *)(vptr + tile_vslice_offset(i + off)) = 0; |
51 | break; | 171 | + } |
52 | case 7: /* sb */ | 172 | +} |
53 | if ((insn & 0xf) || !dc_isar_feature(aa32_sb, s)) { | 173 | + |
54 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 174 | +static void clear_vertical_s(void *vptr, size_t off, size_t len) |
55 | * for TCG; MB and end the TB instead. | 175 | +{ |
56 | */ | 176 | + for (size_t i = 0; i < len; i += 4) { |
57 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | 177 | + *(uint32_t *)(vptr + tile_vslice_offset(i + off)) = 0; |
58 | - gen_goto_tb(s, 0, s->pc & ~1); | 178 | + } |
59 | + gen_goto_tb(s, 0, s->pc); | 179 | +} |
60 | break; | 180 | + |
61 | default: | 181 | +static void clear_vertical_d(void *vptr, size_t off, size_t len) |
62 | goto illegal_op; | 182 | +{ |
183 | + for (size_t i = 0; i < len; i += 8) { | ||
184 | + *(uint64_t *)(vptr + tile_vslice_offset(i + off)) = 0; | ||
185 | + } | ||
186 | +} | ||
187 | + | ||
188 | +static void clear_vertical_q(void *vptr, size_t off, size_t len) | ||
189 | +{ | ||
190 | + for (size_t i = 0; i < len; i += 16) { | ||
191 | + memset(vptr + tile_vslice_offset(i + off), 0, 16); | ||
192 | + } | ||
193 | +} | ||
194 | + | ||
195 | +/* | ||
196 | + * Copy elements from an array into a tile slice comprising len bytes. | ||
197 | + */ | ||
198 | + | ||
199 | +typedef void CopyFn(void *dst, const void *src, size_t len); | ||
200 | + | ||
201 | +static void copy_horizontal(void *dst, const void *src, size_t len) | ||
202 | +{ | ||
203 | + memcpy(dst, src, len); | ||
204 | +} | ||
205 | + | ||
206 | +static void copy_vertical_b(void *vdst, const void *vsrc, size_t len) | ||
207 | +{ | ||
208 | + const uint8_t *src = vsrc; | ||
209 | + uint8_t *dst = vdst; | ||
210 | + size_t i; | ||
211 | + | ||
212 | + for (i = 0; i < len; ++i) { | ||
213 | + dst[tile_vslice_index(i)] = src[i]; | ||
214 | + } | ||
215 | +} | ||
216 | + | ||
217 | +static void copy_vertical_h(void *vdst, const void *vsrc, size_t len) | ||
218 | +{ | ||
219 | + const uint16_t *src = vsrc; | ||
220 | + uint16_t *dst = vdst; | ||
221 | + size_t i; | ||
222 | + | ||
223 | + for (i = 0; i < len / 2; ++i) { | ||
224 | + dst[tile_vslice_index(i)] = src[i]; | ||
225 | + } | ||
226 | +} | ||
227 | + | ||
228 | +static void copy_vertical_s(void *vdst, const void *vsrc, size_t len) | ||
229 | +{ | ||
230 | + const uint32_t *src = vsrc; | ||
231 | + uint32_t *dst = vdst; | ||
232 | + size_t i; | ||
233 | + | ||
234 | + for (i = 0; i < len / 4; ++i) { | ||
235 | + dst[tile_vslice_index(i)] = src[i]; | ||
236 | + } | ||
237 | +} | ||
238 | + | ||
239 | +static void copy_vertical_d(void *vdst, const void *vsrc, size_t len) | ||
240 | +{ | ||
241 | + const uint64_t *src = vsrc; | ||
242 | + uint64_t *dst = vdst; | ||
243 | + size_t i; | ||
244 | + | ||
245 | + for (i = 0; i < len / 8; ++i) { | ||
246 | + dst[tile_vslice_index(i)] = src[i]; | ||
247 | + } | ||
248 | +} | ||
249 | + | ||
250 | +static void copy_vertical_q(void *vdst, const void *vsrc, size_t len) | ||
251 | +{ | ||
252 | + for (size_t i = 0; i < len; i += 16) { | ||
253 | + memcpy(vdst + tile_vslice_offset(i), vsrc + i, 16); | ||
254 | + } | ||
255 | +} | ||
256 | + | ||
257 | +/* | ||
258 | + * Host and TLB primitives for vertical tile slice addressing. | ||
259 | + */ | ||
260 | + | ||
261 | +#define DO_LD(NAME, TYPE, HOST, TLB) \ | ||
262 | +static inline void sme_##NAME##_v_host(void *za, intptr_t off, void *host) \ | ||
263 | +{ \ | ||
264 | + TYPE val = HOST(host); \ | ||
265 | + *(TYPE *)(za + tile_vslice_offset(off)) = val; \ | ||
266 | +} \ | ||
267 | +static inline void sme_##NAME##_v_tlb(CPUARMState *env, void *za, \ | ||
268 | + intptr_t off, target_ulong addr, uintptr_t ra) \ | ||
269 | +{ \ | ||
270 | + TYPE val = TLB(env, useronly_clean_ptr(addr), ra); \ | ||
271 | + *(TYPE *)(za + tile_vslice_offset(off)) = val; \ | ||
272 | +} | ||
273 | + | ||
274 | +#define DO_ST(NAME, TYPE, HOST, TLB) \ | ||
275 | +static inline void sme_##NAME##_v_host(void *za, intptr_t off, void *host) \ | ||
276 | +{ \ | ||
277 | + TYPE val = *(TYPE *)(za + tile_vslice_offset(off)); \ | ||
278 | + HOST(host, val); \ | ||
279 | +} \ | ||
280 | +static inline void sme_##NAME##_v_tlb(CPUARMState *env, void *za, \ | ||
281 | + intptr_t off, target_ulong addr, uintptr_t ra) \ | ||
282 | +{ \ | ||
283 | + TYPE val = *(TYPE *)(za + tile_vslice_offset(off)); \ | ||
284 | + TLB(env, useronly_clean_ptr(addr), val, ra); \ | ||
285 | +} | ||
286 | + | ||
287 | +/* | ||
288 | + * The ARMVectorReg elements are stored in host-endian 64-bit units. | ||
289 | + * For 128-bit quantities, the sequence defined by the Elem[] pseudocode | ||
290 | + * corresponds to storing the two 64-bit pieces in little-endian order. | ||
291 | + */ | ||
292 | +#define DO_LDQ(HNAME, VNAME, BE, HOST, TLB) \ | ||
293 | +static inline void HNAME##_host(void *za, intptr_t off, void *host) \ | ||
294 | +{ \ | ||
295 | + uint64_t val0 = HOST(host), val1 = HOST(host + 8); \ | ||
296 | + uint64_t *ptr = za + off; \ | ||
297 | + ptr[0] = BE ? val1 : val0, ptr[1] = BE ? val0 : val1; \ | ||
298 | +} \ | ||
299 | +static inline void VNAME##_v_host(void *za, intptr_t off, void *host) \ | ||
300 | +{ \ | ||
301 | + HNAME##_host(za, tile_vslice_offset(off), host); \ | ||
302 | +} \ | ||
303 | +static inline void HNAME##_tlb(CPUARMState *env, void *za, intptr_t off, \ | ||
304 | + target_ulong addr, uintptr_t ra) \ | ||
305 | +{ \ | ||
306 | + uint64_t val0 = TLB(env, useronly_clean_ptr(addr), ra); \ | ||
307 | + uint64_t val1 = TLB(env, useronly_clean_ptr(addr + 8), ra); \ | ||
308 | + uint64_t *ptr = za + off; \ | ||
309 | + ptr[0] = BE ? val1 : val0, ptr[1] = BE ? val0 : val1; \ | ||
310 | +} \ | ||
311 | +static inline void VNAME##_v_tlb(CPUARMState *env, void *za, intptr_t off, \ | ||
312 | + target_ulong addr, uintptr_t ra) \ | ||
313 | +{ \ | ||
314 | + HNAME##_tlb(env, za, tile_vslice_offset(off), addr, ra); \ | ||
315 | +} | ||
316 | + | ||
317 | +#define DO_STQ(HNAME, VNAME, BE, HOST, TLB) \ | ||
318 | +static inline void HNAME##_host(void *za, intptr_t off, void *host) \ | ||
319 | +{ \ | ||
320 | + uint64_t *ptr = za + off; \ | ||
321 | + HOST(host, ptr[BE]); \ | ||
322 | + HOST(host + 1, ptr[!BE]); \ | ||
323 | +} \ | ||
324 | +static inline void VNAME##_v_host(void *za, intptr_t off, void *host) \ | ||
325 | +{ \ | ||
326 | + HNAME##_host(za, tile_vslice_offset(off), host); \ | ||
327 | +} \ | ||
328 | +static inline void HNAME##_tlb(CPUARMState *env, void *za, intptr_t off, \ | ||
329 | + target_ulong addr, uintptr_t ra) \ | ||
330 | +{ \ | ||
331 | + uint64_t *ptr = za + off; \ | ||
332 | + TLB(env, useronly_clean_ptr(addr), ptr[BE], ra); \ | ||
333 | + TLB(env, useronly_clean_ptr(addr + 8), ptr[!BE], ra); \ | ||
334 | +} \ | ||
335 | +static inline void VNAME##_v_tlb(CPUARMState *env, void *za, intptr_t off, \ | ||
336 | + target_ulong addr, uintptr_t ra) \ | ||
337 | +{ \ | ||
338 | + HNAME##_tlb(env, za, tile_vslice_offset(off), addr, ra); \ | ||
339 | +} | ||
340 | + | ||
341 | +DO_LD(ld1b, uint8_t, ldub_p, cpu_ldub_data_ra) | ||
342 | +DO_LD(ld1h_be, uint16_t, lduw_be_p, cpu_lduw_be_data_ra) | ||
343 | +DO_LD(ld1h_le, uint16_t, lduw_le_p, cpu_lduw_le_data_ra) | ||
344 | +DO_LD(ld1s_be, uint32_t, ldl_be_p, cpu_ldl_be_data_ra) | ||
345 | +DO_LD(ld1s_le, uint32_t, ldl_le_p, cpu_ldl_le_data_ra) | ||
346 | +DO_LD(ld1d_be, uint64_t, ldq_be_p, cpu_ldq_be_data_ra) | ||
347 | +DO_LD(ld1d_le, uint64_t, ldq_le_p, cpu_ldq_le_data_ra) | ||
348 | + | ||
349 | +DO_LDQ(sve_ld1qq_be, sme_ld1q_be, 1, ldq_be_p, cpu_ldq_be_data_ra) | ||
350 | +DO_LDQ(sve_ld1qq_le, sme_ld1q_le, 0, ldq_le_p, cpu_ldq_le_data_ra) | ||
351 | + | ||
352 | +DO_ST(st1b, uint8_t, stb_p, cpu_stb_data_ra) | ||
353 | +DO_ST(st1h_be, uint16_t, stw_be_p, cpu_stw_be_data_ra) | ||
354 | +DO_ST(st1h_le, uint16_t, stw_le_p, cpu_stw_le_data_ra) | ||
355 | +DO_ST(st1s_be, uint32_t, stl_be_p, cpu_stl_be_data_ra) | ||
356 | +DO_ST(st1s_le, uint32_t, stl_le_p, cpu_stl_le_data_ra) | ||
357 | +DO_ST(st1d_be, uint64_t, stq_be_p, cpu_stq_be_data_ra) | ||
358 | +DO_ST(st1d_le, uint64_t, stq_le_p, cpu_stq_le_data_ra) | ||
359 | + | ||
360 | +DO_STQ(sve_st1qq_be, sme_st1q_be, 1, stq_be_p, cpu_stq_be_data_ra) | ||
361 | +DO_STQ(sve_st1qq_le, sme_st1q_le, 0, stq_le_p, cpu_stq_le_data_ra) | ||
362 | + | ||
363 | +#undef DO_LD | ||
364 | +#undef DO_ST | ||
365 | +#undef DO_LDQ | ||
366 | +#undef DO_STQ | ||
367 | + | ||
368 | +/* | ||
369 | + * Common helper for all contiguous predicated loads. | ||
370 | + */ | ||
371 | + | ||
372 | +static inline QEMU_ALWAYS_INLINE | ||
373 | +void sme_ld1(CPUARMState *env, void *za, uint64_t *vg, | ||
374 | + const target_ulong addr, uint32_t desc, const uintptr_t ra, | ||
375 | + const int esz, uint32_t mtedesc, bool vertical, | ||
376 | + sve_ldst1_host_fn *host_fn, | ||
377 | + sve_ldst1_tlb_fn *tlb_fn, | ||
378 | + ClearFn *clr_fn, | ||
379 | + CopyFn *cpy_fn) | ||
380 | +{ | ||
381 | + const intptr_t reg_max = simd_oprsz(desc); | ||
382 | + const intptr_t esize = 1 << esz; | ||
383 | + intptr_t reg_off, reg_last; | ||
384 | + SVEContLdSt info; | ||
385 | + void *host; | ||
386 | + int flags; | ||
387 | + | ||
388 | + /* Find the active elements. */ | ||
389 | + if (!sve_cont_ldst_elements(&info, addr, vg, reg_max, esz, esize)) { | ||
390 | + /* The entire predicate was false; no load occurs. */ | ||
391 | + clr_fn(za, 0, reg_max); | ||
392 | + return; | ||
393 | + } | ||
394 | + | ||
395 | + /* Probe the page(s). Exit with exception for any invalid page. */ | ||
396 | + sve_cont_ldst_pages(&info, FAULT_ALL, env, addr, MMU_DATA_LOAD, ra); | ||
397 | + | ||
398 | + /* Handle watchpoints for all active elements. */ | ||
399 | + sve_cont_ldst_watchpoints(&info, env, vg, addr, esize, esize, | ||
400 | + BP_MEM_READ, ra); | ||
401 | + | ||
402 | + /* | ||
403 | + * Handle mte checks for all active elements. | ||
404 | + * Since TBI must be set for MTE, !mtedesc => !mte_active. | ||
405 | + */ | ||
406 | + if (mtedesc) { | ||
407 | + sve_cont_ldst_mte_check(&info, env, vg, addr, esize, esize, | ||
408 | + mtedesc, ra); | ||
409 | + } | ||
410 | + | ||
411 | + flags = info.page[0].flags | info.page[1].flags; | ||
412 | + if (unlikely(flags != 0)) { | ||
413 | +#ifdef CONFIG_USER_ONLY | ||
414 | + g_assert_not_reached(); | ||
415 | +#else | ||
416 | + /* | ||
417 | + * At least one page includes MMIO. | ||
418 | + * Any bus operation can fail with cpu_transaction_failed, | ||
419 | + * which for ARM will raise SyncExternal. Perform the load | ||
420 | + * into scratch memory to preserve register state until the end. | ||
421 | + */ | ||
422 | + ARMVectorReg scratch = { }; | ||
423 | + | ||
424 | + reg_off = info.reg_off_first[0]; | ||
425 | + reg_last = info.reg_off_last[1]; | ||
426 | + if (reg_last < 0) { | ||
427 | + reg_last = info.reg_off_split; | ||
428 | + if (reg_last < 0) { | ||
429 | + reg_last = info.reg_off_last[0]; | ||
430 | + } | ||
431 | + } | ||
432 | + | ||
433 | + do { | ||
434 | + uint64_t pg = vg[reg_off >> 6]; | ||
435 | + do { | ||
436 | + if ((pg >> (reg_off & 63)) & 1) { | ||
437 | + tlb_fn(env, &scratch, reg_off, addr + reg_off, ra); | ||
438 | + } | ||
439 | + reg_off += esize; | ||
440 | + } while (reg_off & 63); | ||
441 | + } while (reg_off <= reg_last); | ||
442 | + | ||
443 | + cpy_fn(za, &scratch, reg_max); | ||
444 | + return; | ||
445 | +#endif | ||
446 | + } | ||
447 | + | ||
448 | + /* The entire operation is in RAM, on valid pages. */ | ||
449 | + | ||
450 | + reg_off = info.reg_off_first[0]; | ||
451 | + reg_last = info.reg_off_last[0]; | ||
452 | + host = info.page[0].host; | ||
453 | + | ||
454 | + if (!vertical) { | ||
455 | + memset(za, 0, reg_max); | ||
456 | + } else if (reg_off) { | ||
457 | + clr_fn(za, 0, reg_off); | ||
458 | + } | ||
459 | + | ||
460 | + while (reg_off <= reg_last) { | ||
461 | + uint64_t pg = vg[reg_off >> 6]; | ||
462 | + do { | ||
463 | + if ((pg >> (reg_off & 63)) & 1) { | ||
464 | + host_fn(za, reg_off, host + reg_off); | ||
465 | + } else if (vertical) { | ||
466 | + clr_fn(za, reg_off, esize); | ||
467 | + } | ||
468 | + reg_off += esize; | ||
469 | + } while (reg_off <= reg_last && (reg_off & 63)); | ||
470 | + } | ||
471 | + | ||
472 | + /* | ||
473 | + * Use the slow path to manage the cross-page misalignment. | ||
474 | + * But we know this is RAM and cannot trap. | ||
475 | + */ | ||
476 | + reg_off = info.reg_off_split; | ||
477 | + if (unlikely(reg_off >= 0)) { | ||
478 | + tlb_fn(env, za, reg_off, addr + reg_off, ra); | ||
479 | + } | ||
480 | + | ||
481 | + reg_off = info.reg_off_first[1]; | ||
482 | + if (unlikely(reg_off >= 0)) { | ||
483 | + reg_last = info.reg_off_last[1]; | ||
484 | + host = info.page[1].host; | ||
485 | + | ||
486 | + do { | ||
487 | + uint64_t pg = vg[reg_off >> 6]; | ||
488 | + do { | ||
489 | + if ((pg >> (reg_off & 63)) & 1) { | ||
490 | + host_fn(za, reg_off, host + reg_off); | ||
491 | + } else if (vertical) { | ||
492 | + clr_fn(za, reg_off, esize); | ||
493 | + } | ||
494 | + reg_off += esize; | ||
495 | + } while (reg_off & 63); | ||
496 | + } while (reg_off <= reg_last); | ||
497 | + } | ||
498 | +} | ||
499 | + | ||
500 | +static inline QEMU_ALWAYS_INLINE | ||
501 | +void sme_ld1_mte(CPUARMState *env, void *za, uint64_t *vg, | ||
502 | + target_ulong addr, uint32_t desc, uintptr_t ra, | ||
503 | + const int esz, bool vertical, | ||
504 | + sve_ldst1_host_fn *host_fn, | ||
505 | + sve_ldst1_tlb_fn *tlb_fn, | ||
506 | + ClearFn *clr_fn, | ||
507 | + CopyFn *cpy_fn) | ||
508 | +{ | ||
509 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
510 | + int bit55 = extract64(addr, 55, 1); | ||
511 | + | ||
512 | + /* Remove mtedesc from the normal sve descriptor. */ | ||
513 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
514 | + | ||
515 | + /* Perform gross MTE suppression early. */ | ||
516 | + if (!tbi_check(desc, bit55) || | ||
517 | + tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
518 | + mtedesc = 0; | ||
519 | + } | ||
520 | + | ||
521 | + sme_ld1(env, za, vg, addr, desc, ra, esz, mtedesc, vertical, | ||
522 | + host_fn, tlb_fn, clr_fn, cpy_fn); | ||
523 | +} | ||
524 | + | ||
525 | +#define DO_LD(L, END, ESZ) \ | ||
526 | +void HELPER(sme_ld1##L##END##_h)(CPUARMState *env, void *za, void *vg, \ | ||
527 | + target_ulong addr, uint32_t desc) \ | ||
528 | +{ \ | ||
529 | + sme_ld1(env, za, vg, addr, desc, GETPC(), ESZ, 0, false, \ | ||
530 | + sve_ld1##L##L##END##_host, sve_ld1##L##L##END##_tlb, \ | ||
531 | + clear_horizontal, copy_horizontal); \ | ||
532 | +} \ | ||
533 | +void HELPER(sme_ld1##L##END##_v)(CPUARMState *env, void *za, void *vg, \ | ||
534 | + target_ulong addr, uint32_t desc) \ | ||
535 | +{ \ | ||
536 | + sme_ld1(env, za, vg, addr, desc, GETPC(), ESZ, 0, true, \ | ||
537 | + sme_ld1##L##END##_v_host, sme_ld1##L##END##_v_tlb, \ | ||
538 | + clear_vertical_##L, copy_vertical_##L); \ | ||
539 | +} \ | ||
540 | +void HELPER(sme_ld1##L##END##_h_mte)(CPUARMState *env, void *za, void *vg, \ | ||
541 | + target_ulong addr, uint32_t desc) \ | ||
542 | +{ \ | ||
543 | + sme_ld1_mte(env, za, vg, addr, desc, GETPC(), ESZ, false, \ | ||
544 | + sve_ld1##L##L##END##_host, sve_ld1##L##L##END##_tlb, \ | ||
545 | + clear_horizontal, copy_horizontal); \ | ||
546 | +} \ | ||
547 | +void HELPER(sme_ld1##L##END##_v_mte)(CPUARMState *env, void *za, void *vg, \ | ||
548 | + target_ulong addr, uint32_t desc) \ | ||
549 | +{ \ | ||
550 | + sme_ld1_mte(env, za, vg, addr, desc, GETPC(), ESZ, true, \ | ||
551 | + sme_ld1##L##END##_v_host, sme_ld1##L##END##_v_tlb, \ | ||
552 | + clear_vertical_##L, copy_vertical_##L); \ | ||
553 | +} | ||
554 | + | ||
555 | +DO_LD(b, , MO_8) | ||
556 | +DO_LD(h, _be, MO_16) | ||
557 | +DO_LD(h, _le, MO_16) | ||
558 | +DO_LD(s, _be, MO_32) | ||
559 | +DO_LD(s, _le, MO_32) | ||
560 | +DO_LD(d, _be, MO_64) | ||
561 | +DO_LD(d, _le, MO_64) | ||
562 | +DO_LD(q, _be, MO_128) | ||
563 | +DO_LD(q, _le, MO_128) | ||
564 | + | ||
565 | +#undef DO_LD | ||
566 | + | ||
567 | +/* | ||
568 | + * Common helper for all contiguous predicated stores. | ||
569 | + */ | ||
570 | + | ||
571 | +static inline QEMU_ALWAYS_INLINE | ||
572 | +void sme_st1(CPUARMState *env, void *za, uint64_t *vg, | ||
573 | + const target_ulong addr, uint32_t desc, const uintptr_t ra, | ||
574 | + const int esz, uint32_t mtedesc, bool vertical, | ||
575 | + sve_ldst1_host_fn *host_fn, | ||
576 | + sve_ldst1_tlb_fn *tlb_fn) | ||
577 | +{ | ||
578 | + const intptr_t reg_max = simd_oprsz(desc); | ||
579 | + const intptr_t esize = 1 << esz; | ||
580 | + intptr_t reg_off, reg_last; | ||
581 | + SVEContLdSt info; | ||
582 | + void *host; | ||
583 | + int flags; | ||
584 | + | ||
585 | + /* Find the active elements. */ | ||
586 | + if (!sve_cont_ldst_elements(&info, addr, vg, reg_max, esz, esize)) { | ||
587 | + /* The entire predicate was false; no store occurs. */ | ||
588 | + return; | ||
589 | + } | ||
590 | + | ||
591 | + /* Probe the page(s). Exit with exception for any invalid page. */ | ||
592 | + sve_cont_ldst_pages(&info, FAULT_ALL, env, addr, MMU_DATA_STORE, ra); | ||
593 | + | ||
594 | + /* Handle watchpoints for all active elements. */ | ||
595 | + sve_cont_ldst_watchpoints(&info, env, vg, addr, esize, esize, | ||
596 | + BP_MEM_WRITE, ra); | ||
597 | + | ||
598 | + /* | ||
599 | + * Handle mte checks for all active elements. | ||
600 | + * Since TBI must be set for MTE, !mtedesc => !mte_active. | ||
601 | + */ | ||
602 | + if (mtedesc) { | ||
603 | + sve_cont_ldst_mte_check(&info, env, vg, addr, esize, esize, | ||
604 | + mtedesc, ra); | ||
605 | + } | ||
606 | + | ||
607 | + flags = info.page[0].flags | info.page[1].flags; | ||
608 | + if (unlikely(flags != 0)) { | ||
609 | +#ifdef CONFIG_USER_ONLY | ||
610 | + g_assert_not_reached(); | ||
611 | +#else | ||
612 | + /* | ||
613 | + * At least one page includes MMIO. | ||
614 | + * Any bus operation can fail with cpu_transaction_failed, | ||
615 | + * which for ARM will raise SyncExternal. We cannot avoid | ||
616 | + * this fault and will leave with the store incomplete. | ||
617 | + */ | ||
618 | + reg_off = info.reg_off_first[0]; | ||
619 | + reg_last = info.reg_off_last[1]; | ||
620 | + if (reg_last < 0) { | ||
621 | + reg_last = info.reg_off_split; | ||
622 | + if (reg_last < 0) { | ||
623 | + reg_last = info.reg_off_last[0]; | ||
624 | + } | ||
625 | + } | ||
626 | + | ||
627 | + do { | ||
628 | + uint64_t pg = vg[reg_off >> 6]; | ||
629 | + do { | ||
630 | + if ((pg >> (reg_off & 63)) & 1) { | ||
631 | + tlb_fn(env, za, reg_off, addr + reg_off, ra); | ||
632 | + } | ||
633 | + reg_off += esize; | ||
634 | + } while (reg_off & 63); | ||
635 | + } while (reg_off <= reg_last); | ||
636 | + return; | ||
637 | +#endif | ||
638 | + } | ||
639 | + | ||
640 | + reg_off = info.reg_off_first[0]; | ||
641 | + reg_last = info.reg_off_last[0]; | ||
642 | + host = info.page[0].host; | ||
643 | + | ||
644 | + while (reg_off <= reg_last) { | ||
645 | + uint64_t pg = vg[reg_off >> 6]; | ||
646 | + do { | ||
647 | + if ((pg >> (reg_off & 63)) & 1) { | ||
648 | + host_fn(za, reg_off, host + reg_off); | ||
649 | + } | ||
650 | + reg_off += 1 << esz; | ||
651 | + } while (reg_off <= reg_last && (reg_off & 63)); | ||
652 | + } | ||
653 | + | ||
654 | + /* | ||
655 | + * Use the slow path to manage the cross-page misalignment. | ||
656 | + * But we know this is RAM and cannot trap. | ||
657 | + */ | ||
658 | + reg_off = info.reg_off_split; | ||
659 | + if (unlikely(reg_off >= 0)) { | ||
660 | + tlb_fn(env, za, reg_off, addr + reg_off, ra); | ||
661 | + } | ||
662 | + | ||
663 | + reg_off = info.reg_off_first[1]; | ||
664 | + if (unlikely(reg_off >= 0)) { | ||
665 | + reg_last = info.reg_off_last[1]; | ||
666 | + host = info.page[1].host; | ||
667 | + | ||
668 | + do { | ||
669 | + uint64_t pg = vg[reg_off >> 6]; | ||
670 | + do { | ||
671 | + if ((pg >> (reg_off & 63)) & 1) { | ||
672 | + host_fn(za, reg_off, host + reg_off); | ||
673 | + } | ||
674 | + reg_off += 1 << esz; | ||
675 | + } while (reg_off & 63); | ||
676 | + } while (reg_off <= reg_last); | ||
677 | + } | ||
678 | +} | ||
679 | + | ||
680 | +static inline QEMU_ALWAYS_INLINE | ||
681 | +void sme_st1_mte(CPUARMState *env, void *za, uint64_t *vg, target_ulong addr, | ||
682 | + uint32_t desc, uintptr_t ra, int esz, bool vertical, | ||
683 | + sve_ldst1_host_fn *host_fn, | ||
684 | + sve_ldst1_tlb_fn *tlb_fn) | ||
685 | +{ | ||
686 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
687 | + int bit55 = extract64(addr, 55, 1); | ||
688 | + | ||
689 | + /* Remove mtedesc from the normal sve descriptor. */ | ||
690 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
691 | + | ||
692 | + /* Perform gross MTE suppression early. */ | ||
693 | + if (!tbi_check(desc, bit55) || | ||
694 | + tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
695 | + mtedesc = 0; | ||
696 | + } | ||
697 | + | ||
698 | + sme_st1(env, za, vg, addr, desc, ra, esz, mtedesc, | ||
699 | + vertical, host_fn, tlb_fn); | ||
700 | +} | ||
701 | + | ||
702 | +#define DO_ST(L, END, ESZ) \ | ||
703 | +void HELPER(sme_st1##L##END##_h)(CPUARMState *env, void *za, void *vg, \ | ||
704 | + target_ulong addr, uint32_t desc) \ | ||
705 | +{ \ | ||
706 | + sme_st1(env, za, vg, addr, desc, GETPC(), ESZ, 0, false, \ | ||
707 | + sve_st1##L##L##END##_host, sve_st1##L##L##END##_tlb); \ | ||
708 | +} \ | ||
709 | +void HELPER(sme_st1##L##END##_v)(CPUARMState *env, void *za, void *vg, \ | ||
710 | + target_ulong addr, uint32_t desc) \ | ||
711 | +{ \ | ||
712 | + sme_st1(env, za, vg, addr, desc, GETPC(), ESZ, 0, true, \ | ||
713 | + sme_st1##L##END##_v_host, sme_st1##L##END##_v_tlb); \ | ||
714 | +} \ | ||
715 | +void HELPER(sme_st1##L##END##_h_mte)(CPUARMState *env, void *za, void *vg, \ | ||
716 | + target_ulong addr, uint32_t desc) \ | ||
717 | +{ \ | ||
718 | + sme_st1_mte(env, za, vg, addr, desc, GETPC(), ESZ, false, \ | ||
719 | + sve_st1##L##L##END##_host, sve_st1##L##L##END##_tlb); \ | ||
720 | +} \ | ||
721 | +void HELPER(sme_st1##L##END##_v_mte)(CPUARMState *env, void *za, void *vg, \ | ||
722 | + target_ulong addr, uint32_t desc) \ | ||
723 | +{ \ | ||
724 | + sme_st1_mte(env, za, vg, addr, desc, GETPC(), ESZ, true, \ | ||
725 | + sme_st1##L##END##_v_host, sme_st1##L##END##_v_tlb); \ | ||
726 | +} | ||
727 | + | ||
728 | +DO_ST(b, , MO_8) | ||
729 | +DO_ST(h, _be, MO_16) | ||
730 | +DO_ST(h, _le, MO_16) | ||
731 | +DO_ST(s, _be, MO_32) | ||
732 | +DO_ST(s, _le, MO_32) | ||
733 | +DO_ST(d, _be, MO_64) | ||
734 | +DO_ST(d, _le, MO_64) | ||
735 | +DO_ST(q, _be, MO_128) | ||
736 | +DO_ST(q, _le, MO_128) | ||
737 | + | ||
738 | +#undef DO_ST | ||
739 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
740 | index XXXXXXX..XXXXXXX 100644 | ||
741 | --- a/target/arm/translate-sme.c | ||
742 | +++ b/target/arm/translate-sme.c | ||
743 | @@ -XXX,XX +XXX,XX @@ static bool trans_MOVA(DisasContext *s, arg_MOVA *a) | ||
744 | |||
745 | return true; | ||
746 | } | ||
747 | + | ||
748 | +static bool trans_LDST1(DisasContext *s, arg_LDST1 *a) | ||
749 | +{ | ||
750 | + typedef void GenLdSt1(TCGv_env, TCGv_ptr, TCGv_ptr, TCGv, TCGv_i32); | ||
751 | + | ||
752 | + /* | ||
753 | + * Indexed by [esz][be][v][mte][st], which is (except for load/store) | ||
754 | + * also the order in which the elements appear in the function names, | ||
755 | + * and so how we must concatenate the pieces. | ||
756 | + */ | ||
757 | + | ||
758 | +#define FN_LS(F) { gen_helper_sme_ld1##F, gen_helper_sme_st1##F } | ||
759 | +#define FN_MTE(F) { FN_LS(F), FN_LS(F##_mte) } | ||
760 | +#define FN_HV(F) { FN_MTE(F##_h), FN_MTE(F##_v) } | ||
761 | +#define FN_END(L, B) { FN_HV(L), FN_HV(B) } | ||
762 | + | ||
763 | + static GenLdSt1 * const fns[5][2][2][2][2] = { | ||
764 | + FN_END(b, b), | ||
765 | + FN_END(h_le, h_be), | ||
766 | + FN_END(s_le, s_be), | ||
767 | + FN_END(d_le, d_be), | ||
768 | + FN_END(q_le, q_be), | ||
769 | + }; | ||
770 | + | ||
771 | +#undef FN_LS | ||
772 | +#undef FN_MTE | ||
773 | +#undef FN_HV | ||
774 | +#undef FN_END | ||
775 | + | ||
776 | + TCGv_ptr t_za, t_pg; | ||
777 | + TCGv_i64 addr; | ||
778 | + int svl, desc = 0; | ||
779 | + bool be = s->be_data == MO_BE; | ||
780 | + bool mte = s->mte_active[0]; | ||
781 | + | ||
782 | + if (!dc_isar_feature(aa64_sme, s)) { | ||
783 | + return false; | ||
784 | + } | ||
785 | + if (!sme_smza_enabled_check(s)) { | ||
786 | + return true; | ||
787 | + } | ||
788 | + | ||
789 | + t_za = get_tile_rowcol(s, a->esz, a->rs, a->za_imm, a->v); | ||
790 | + t_pg = pred_full_reg_ptr(s, a->pg); | ||
791 | + addr = tcg_temp_new_i64(); | ||
792 | + | ||
793 | + tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), a->esz); | ||
794 | + tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
795 | + | ||
796 | + if (mte) { | ||
797 | + desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
798 | + desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
799 | + desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
800 | + desc = FIELD_DP32(desc, MTEDESC, WRITE, a->st); | ||
801 | + desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << a->esz) - 1); | ||
802 | + desc <<= SVE_MTEDESC_SHIFT; | ||
803 | + } else { | ||
804 | + addr = clean_data_tbi(s, addr); | ||
805 | + } | ||
806 | + svl = streaming_vec_reg_size(s); | ||
807 | + desc = simd_desc(svl, svl, desc); | ||
808 | + | ||
809 | + fns[a->esz][be][a->v][mte][a->st](cpu_env, t_za, t_pg, addr, | ||
810 | + tcg_constant_i32(desc)); | ||
811 | + | ||
812 | + tcg_temp_free_ptr(t_za); | ||
813 | + tcg_temp_free_ptr(t_pg); | ||
814 | + tcg_temp_free_i64(addr); | ||
815 | + return true; | ||
816 | +} | ||
63 | -- | 817 | -- |
64 | 2.20.1 | 818 | 2.25.1 |
65 | |||
66 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Replace the zynq_slcr registers enum and macros using the | 3 | Add a TCGv_ptr base argument, which will be cpu_env for SVE. |
4 | hw/registerfields.h macros. | 4 | We will reuse this for SME save and restore array insns. |
5 | 5 | ||
6 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | Message-id: 20220708151540.18136-22-richard.henderson@linaro.org |
9 | Message-id: 20190729145654.14644-30-damien.hedde@greensocs.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | hw/misc/zynq_slcr.c | 450 ++++++++++++++++++++++---------------------- | 11 | target/arm/translate-a64.h | 3 +++ |
13 | 1 file changed, 225 insertions(+), 225 deletions(-) | 12 | target/arm/translate-sve.c | 48 ++++++++++++++++++++++++++++---------- |
13 | 2 files changed, 39 insertions(+), 12 deletions(-) | ||
14 | 14 | ||
15 | diff --git a/hw/misc/zynq_slcr.c b/hw/misc/zynq_slcr.c | 15 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/misc/zynq_slcr.c | 17 | --- a/target/arm/translate-a64.h |
18 | +++ b/hw/misc/zynq_slcr.c | 18 | +++ b/target/arm/translate-a64.h |
19 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_xar(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
20 | #include "sysemu/sysemu.h" | 20 | uint32_t rm_ofs, int64_t shift, |
21 | #include "qemu/log.h" | 21 | uint32_t opr_sz, uint32_t max_sz); |
22 | #include "qemu/module.h" | 22 | |
23 | +#include "hw/registerfields.h" | 23 | +void gen_sve_ldr(DisasContext *s, TCGv_ptr, int vofs, int len, int rn, int imm); |
24 | 24 | +void gen_sve_str(DisasContext *s, TCGv_ptr, int vofs, int len, int rn, int imm); | |
25 | #ifndef ZYNQ_SLCR_ERR_DEBUG | 25 | + |
26 | #define ZYNQ_SLCR_ERR_DEBUG 0 | 26 | #endif /* TARGET_ARM_TRANSLATE_A64_H */ |
27 | @@ -XXX,XX +XXX,XX @@ | 27 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
28 | #define XILINX_LOCK_KEY 0x767b | 28 | index XXXXXXX..XXXXXXX 100644 |
29 | #define XILINX_UNLOCK_KEY 0xdf0d | 29 | --- a/target/arm/translate-sve.c |
30 | 30 | +++ b/target/arm/translate-sve.c | |
31 | -#define R_PSS_RST_CTRL_SOFT_RST 0x1 | 31 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(UCVTF_dd, aa64_sve, gen_gvec_fpst_arg_zpz, |
32 | +REG32(SCL, 0x000) | 32 | * The load should begin at the address Rn + IMM. |
33 | +REG32(LOCK, 0x004) | 33 | */ |
34 | +REG32(UNLOCK, 0x008) | 34 | |
35 | +REG32(LOCKSTA, 0x00c) | 35 | -static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
36 | 36 | +void gen_sve_ldr(DisasContext *s, TCGv_ptr base, int vofs, | |
37 | -enum { | 37 | + int len, int rn, int imm) |
38 | - SCL = 0x000 / 4, | 38 | { |
39 | - LOCK, | 39 | int len_align = QEMU_ALIGN_DOWN(len, 8); |
40 | - UNLOCK, | 40 | int len_remain = len % 8; |
41 | - LOCKSTA, | 41 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
42 | +REG32(ARM_PLL_CTRL, 0x100) | 42 | t0 = tcg_temp_new_i64(); |
43 | +REG32(DDR_PLL_CTRL, 0x104) | 43 | for (i = 0; i < len_align; i += 8) { |
44 | +REG32(IO_PLL_CTRL, 0x108) | 44 | tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEUQ); |
45 | +REG32(PLL_STATUS, 0x10c) | 45 | - tcg_gen_st_i64(t0, cpu_env, vofs + i); |
46 | +REG32(ARM_PLL_CFG, 0x110) | 46 | + tcg_gen_st_i64(t0, base, vofs + i); |
47 | +REG32(DDR_PLL_CFG, 0x114) | 47 | tcg_gen_addi_i64(clean_addr, clean_addr, 8); |
48 | +REG32(IO_PLL_CFG, 0x118) | 48 | } |
49 | 49 | tcg_temp_free_i64(t0); | |
50 | - ARM_PLL_CTRL = 0x100 / 4, | 50 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
51 | - DDR_PLL_CTRL, | 51 | clean_addr = new_tmp_a64_local(s); |
52 | - IO_PLL_CTRL, | 52 | tcg_gen_mov_i64(clean_addr, t0); |
53 | - PLL_STATUS, | 53 | |
54 | - ARM_PLL_CFG, | 54 | + if (base != cpu_env) { |
55 | - DDR_PLL_CFG, | 55 | + TCGv_ptr b = tcg_temp_local_new_ptr(); |
56 | - IO_PLL_CFG, | 56 | + tcg_gen_mov_ptr(b, base); |
57 | - | 57 | + base = b; |
58 | - ARM_CLK_CTRL = 0x120 / 4, | 58 | + } |
59 | - DDR_CLK_CTRL, | 59 | + |
60 | - DCI_CLK_CTRL, | 60 | gen_set_label(loop); |
61 | - APER_CLK_CTRL, | 61 | |
62 | - USB0_CLK_CTRL, | 62 | t0 = tcg_temp_new_i64(); |
63 | - USB1_CLK_CTRL, | 63 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
64 | - GEM0_RCLK_CTRL, | 64 | tcg_gen_addi_i64(clean_addr, clean_addr, 8); |
65 | - GEM1_RCLK_CTRL, | 65 | |
66 | - GEM0_CLK_CTRL, | 66 | tp = tcg_temp_new_ptr(); |
67 | - GEM1_CLK_CTRL, | 67 | - tcg_gen_add_ptr(tp, cpu_env, i); |
68 | - SMC_CLK_CTRL, | 68 | + tcg_gen_add_ptr(tp, base, i); |
69 | - LQSPI_CLK_CTRL, | 69 | tcg_gen_addi_ptr(i, i, 8); |
70 | - SDIO_CLK_CTRL, | 70 | tcg_gen_st_i64(t0, tp, vofs); |
71 | - UART_CLK_CTRL, | 71 | tcg_temp_free_ptr(tp); |
72 | - SPI_CLK_CTRL, | 72 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
73 | - CAN_CLK_CTRL, | 73 | |
74 | - CAN_MIOCLK_CTRL, | 74 | tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); |
75 | - DBG_CLK_CTRL, | 75 | tcg_temp_free_ptr(i); |
76 | - PCAP_CLK_CTRL, | 76 | + |
77 | - TOPSW_CLK_CTRL, | 77 | + if (base != cpu_env) { |
78 | +REG32(ARM_CLK_CTRL, 0x120) | 78 | + tcg_temp_free_ptr(base); |
79 | +REG32(DDR_CLK_CTRL, 0x124) | 79 | + assert(len_remain == 0); |
80 | +REG32(DCI_CLK_CTRL, 0x128) | 80 | + } |
81 | +REG32(APER_CLK_CTRL, 0x12c) | ||
82 | +REG32(USB0_CLK_CTRL, 0x130) | ||
83 | +REG32(USB1_CLK_CTRL, 0x134) | ||
84 | +REG32(GEM0_RCLK_CTRL, 0x138) | ||
85 | +REG32(GEM1_RCLK_CTRL, 0x13c) | ||
86 | +REG32(GEM0_CLK_CTRL, 0x140) | ||
87 | +REG32(GEM1_CLK_CTRL, 0x144) | ||
88 | +REG32(SMC_CLK_CTRL, 0x148) | ||
89 | +REG32(LQSPI_CLK_CTRL, 0x14c) | ||
90 | +REG32(SDIO_CLK_CTRL, 0x150) | ||
91 | +REG32(UART_CLK_CTRL, 0x154) | ||
92 | +REG32(SPI_CLK_CTRL, 0x158) | ||
93 | +REG32(CAN_CLK_CTRL, 0x15c) | ||
94 | +REG32(CAN_MIOCLK_CTRL, 0x160) | ||
95 | +REG32(DBG_CLK_CTRL, 0x164) | ||
96 | +REG32(PCAP_CLK_CTRL, 0x168) | ||
97 | +REG32(TOPSW_CLK_CTRL, 0x16c) | ||
98 | |||
99 | #define FPGA_CTRL_REGS(n, start) \ | ||
100 | - FPGA ## n ## _CLK_CTRL = (start) / 4, \ | ||
101 | - FPGA ## n ## _THR_CTRL, \ | ||
102 | - FPGA ## n ## _THR_CNT, \ | ||
103 | - FPGA ## n ## _THR_STA, | ||
104 | - FPGA_CTRL_REGS(0, 0x170) | ||
105 | - FPGA_CTRL_REGS(1, 0x180) | ||
106 | - FPGA_CTRL_REGS(2, 0x190) | ||
107 | - FPGA_CTRL_REGS(3, 0x1a0) | ||
108 | + REG32(FPGA ## n ## _CLK_CTRL, (start)) \ | ||
109 | + REG32(FPGA ## n ## _THR_CTRL, (start) + 0x4)\ | ||
110 | + REG32(FPGA ## n ## _THR_CNT, (start) + 0x8)\ | ||
111 | + REG32(FPGA ## n ## _THR_STA, (start) + 0xc) | ||
112 | +FPGA_CTRL_REGS(0, 0x170) | ||
113 | +FPGA_CTRL_REGS(1, 0x180) | ||
114 | +FPGA_CTRL_REGS(2, 0x190) | ||
115 | +FPGA_CTRL_REGS(3, 0x1a0) | ||
116 | |||
117 | - BANDGAP_TRIP = 0x1b8 / 4, | ||
118 | - PLL_PREDIVISOR = 0x1c0 / 4, | ||
119 | - CLK_621_TRUE, | ||
120 | +REG32(BANDGAP_TRIP, 0x1b8) | ||
121 | +REG32(PLL_PREDIVISOR, 0x1c0) | ||
122 | +REG32(CLK_621_TRUE, 0x1c4) | ||
123 | |||
124 | - PSS_RST_CTRL = 0x200 / 4, | ||
125 | - DDR_RST_CTRL, | ||
126 | - TOPSW_RESET_CTRL, | ||
127 | - DMAC_RST_CTRL, | ||
128 | - USB_RST_CTRL, | ||
129 | - GEM_RST_CTRL, | ||
130 | - SDIO_RST_CTRL, | ||
131 | - SPI_RST_CTRL, | ||
132 | - CAN_RST_CTRL, | ||
133 | - I2C_RST_CTRL, | ||
134 | - UART_RST_CTRL, | ||
135 | - GPIO_RST_CTRL, | ||
136 | - LQSPI_RST_CTRL, | ||
137 | - SMC_RST_CTRL, | ||
138 | - OCM_RST_CTRL, | ||
139 | - FPGA_RST_CTRL = 0x240 / 4, | ||
140 | - A9_CPU_RST_CTRL, | ||
141 | +REG32(PSS_RST_CTRL, 0x200) | ||
142 | + FIELD(PSS_RST_CTRL, SOFT_RST, 0, 1) | ||
143 | +REG32(DDR_RST_CTRL, 0x204) | ||
144 | +REG32(TOPSW_RESET_CTRL, 0x208) | ||
145 | +REG32(DMAC_RST_CTRL, 0x20c) | ||
146 | +REG32(USB_RST_CTRL, 0x210) | ||
147 | +REG32(GEM_RST_CTRL, 0x214) | ||
148 | +REG32(SDIO_RST_CTRL, 0x218) | ||
149 | +REG32(SPI_RST_CTRL, 0x21c) | ||
150 | +REG32(CAN_RST_CTRL, 0x220) | ||
151 | +REG32(I2C_RST_CTRL, 0x224) | ||
152 | +REG32(UART_RST_CTRL, 0x228) | ||
153 | +REG32(GPIO_RST_CTRL, 0x22c) | ||
154 | +REG32(LQSPI_RST_CTRL, 0x230) | ||
155 | +REG32(SMC_RST_CTRL, 0x234) | ||
156 | +REG32(OCM_RST_CTRL, 0x238) | ||
157 | +REG32(FPGA_RST_CTRL, 0x240) | ||
158 | +REG32(A9_CPU_RST_CTRL, 0x244) | ||
159 | |||
160 | - RS_AWDT_CTRL = 0x24c / 4, | ||
161 | - RST_REASON, | ||
162 | +REG32(RS_AWDT_CTRL, 0x24c) | ||
163 | +REG32(RST_REASON, 0x250) | ||
164 | |||
165 | - REBOOT_STATUS = 0x258 / 4, | ||
166 | - BOOT_MODE, | ||
167 | +REG32(REBOOT_STATUS, 0x258) | ||
168 | +REG32(BOOT_MODE, 0x25c) | ||
169 | |||
170 | - APU_CTRL = 0x300 / 4, | ||
171 | - WDT_CLK_SEL, | ||
172 | +REG32(APU_CTRL, 0x300) | ||
173 | +REG32(WDT_CLK_SEL, 0x304) | ||
174 | |||
175 | - TZ_DMA_NS = 0x440 / 4, | ||
176 | - TZ_DMA_IRQ_NS, | ||
177 | - TZ_DMA_PERIPH_NS, | ||
178 | +REG32(TZ_DMA_NS, 0x440) | ||
179 | +REG32(TZ_DMA_IRQ_NS, 0x444) | ||
180 | +REG32(TZ_DMA_PERIPH_NS, 0x448) | ||
181 | |||
182 | - PSS_IDCODE = 0x530 / 4, | ||
183 | +REG32(PSS_IDCODE, 0x530) | ||
184 | |||
185 | - DDR_URGENT = 0x600 / 4, | ||
186 | - DDR_CAL_START = 0x60c / 4, | ||
187 | - DDR_REF_START = 0x614 / 4, | ||
188 | - DDR_CMD_STA, | ||
189 | - DDR_URGENT_SEL, | ||
190 | - DDR_DFI_STATUS, | ||
191 | +REG32(DDR_URGENT, 0x600) | ||
192 | +REG32(DDR_CAL_START, 0x60c) | ||
193 | +REG32(DDR_REF_START, 0x614) | ||
194 | +REG32(DDR_CMD_STA, 0x618) | ||
195 | +REG32(DDR_URGENT_SEL, 0x61c) | ||
196 | +REG32(DDR_DFI_STATUS, 0x620) | ||
197 | |||
198 | - MIO = 0x700 / 4, | ||
199 | +REG32(MIO, 0x700) | ||
200 | #define MIO_LENGTH 54 | ||
201 | |||
202 | - MIO_LOOPBACK = 0x804 / 4, | ||
203 | - MIO_MST_TRI0, | ||
204 | - MIO_MST_TRI1, | ||
205 | +REG32(MIO_LOOPBACK, 0x804) | ||
206 | +REG32(MIO_MST_TRI0, 0x808) | ||
207 | +REG32(MIO_MST_TRI1, 0x80c) | ||
208 | |||
209 | - SD0_WP_CD_SEL = 0x830 / 4, | ||
210 | - SD1_WP_CD_SEL, | ||
211 | +REG32(SD0_WP_CD_SEL, 0x830) | ||
212 | +REG32(SD1_WP_CD_SEL, 0x834) | ||
213 | |||
214 | - LVL_SHFTR_EN = 0x900 / 4, | ||
215 | - OCM_CFG = 0x910 / 4, | ||
216 | +REG32(LVL_SHFTR_EN, 0x900) | ||
217 | +REG32(OCM_CFG, 0x910) | ||
218 | |||
219 | - CPU_RAM = 0xa00 / 4, | ||
220 | +REG32(CPU_RAM, 0xa00) | ||
221 | |||
222 | - IOU = 0xa30 / 4, | ||
223 | +REG32(IOU, 0xa30) | ||
224 | |||
225 | - DMAC_RAM = 0xa50 / 4, | ||
226 | +REG32(DMAC_RAM, 0xa50) | ||
227 | |||
228 | - AFI0 = 0xa60 / 4, | ||
229 | - AFI1 = AFI0 + 3, | ||
230 | - AFI2 = AFI1 + 3, | ||
231 | - AFI3 = AFI2 + 3, | ||
232 | +REG32(AFI0, 0xa60) | ||
233 | +REG32(AFI1, 0xa6c) | ||
234 | +REG32(AFI2, 0xa78) | ||
235 | +REG32(AFI3, 0xa84) | ||
236 | #define AFI_LENGTH 3 | ||
237 | |||
238 | - OCM = 0xa90 / 4, | ||
239 | +REG32(OCM, 0xa90) | ||
240 | |||
241 | - DEVCI_RAM = 0xaa0 / 4, | ||
242 | +REG32(DEVCI_RAM, 0xaa0) | ||
243 | |||
244 | - CSG_RAM = 0xab0 / 4, | ||
245 | +REG32(CSG_RAM, 0xab0) | ||
246 | |||
247 | - GPIOB_CTRL = 0xb00 / 4, | ||
248 | - GPIOB_CFG_CMOS18, | ||
249 | - GPIOB_CFG_CMOS25, | ||
250 | - GPIOB_CFG_CMOS33, | ||
251 | - GPIOB_CFG_HSTL = 0xb14 / 4, | ||
252 | - GPIOB_DRVR_BIAS_CTRL, | ||
253 | +REG32(GPIOB_CTRL, 0xb00) | ||
254 | +REG32(GPIOB_CFG_CMOS18, 0xb04) | ||
255 | +REG32(GPIOB_CFG_CMOS25, 0xb08) | ||
256 | +REG32(GPIOB_CFG_CMOS33, 0xb0c) | ||
257 | +REG32(GPIOB_CFG_HSTL, 0xb14) | ||
258 | +REG32(GPIOB_DRVR_BIAS_CTRL, 0xb18) | ||
259 | |||
260 | - DDRIOB = 0xb40 / 4, | ||
261 | +REG32(DDRIOB, 0xb40) | ||
262 | #define DDRIOB_LENGTH 14 | ||
263 | -}; | ||
264 | |||
265 | #define ZYNQ_SLCR_MMIO_SIZE 0x1000 | ||
266 | #define ZYNQ_SLCR_NUM_REGS (ZYNQ_SLCR_MMIO_SIZE / 4) | ||
267 | @@ -XXX,XX +XXX,XX @@ static void zynq_slcr_reset(DeviceState *d) | ||
268 | |||
269 | DB_PRINT("RESET\n"); | ||
270 | |||
271 | - s->regs[LOCKSTA] = 1; | ||
272 | + s->regs[R_LOCKSTA] = 1; | ||
273 | /* 0x100 - 0x11C */ | ||
274 | - s->regs[ARM_PLL_CTRL] = 0x0001A008; | ||
275 | - s->regs[DDR_PLL_CTRL] = 0x0001A008; | ||
276 | - s->regs[IO_PLL_CTRL] = 0x0001A008; | ||
277 | - s->regs[PLL_STATUS] = 0x0000003F; | ||
278 | - s->regs[ARM_PLL_CFG] = 0x00014000; | ||
279 | - s->regs[DDR_PLL_CFG] = 0x00014000; | ||
280 | - s->regs[IO_PLL_CFG] = 0x00014000; | ||
281 | + s->regs[R_ARM_PLL_CTRL] = 0x0001A008; | ||
282 | + s->regs[R_DDR_PLL_CTRL] = 0x0001A008; | ||
283 | + s->regs[R_IO_PLL_CTRL] = 0x0001A008; | ||
284 | + s->regs[R_PLL_STATUS] = 0x0000003F; | ||
285 | + s->regs[R_ARM_PLL_CFG] = 0x00014000; | ||
286 | + s->regs[R_DDR_PLL_CFG] = 0x00014000; | ||
287 | + s->regs[R_IO_PLL_CFG] = 0x00014000; | ||
288 | |||
289 | /* 0x120 - 0x16C */ | ||
290 | - s->regs[ARM_CLK_CTRL] = 0x1F000400; | ||
291 | - s->regs[DDR_CLK_CTRL] = 0x18400003; | ||
292 | - s->regs[DCI_CLK_CTRL] = 0x01E03201; | ||
293 | - s->regs[APER_CLK_CTRL] = 0x01FFCCCD; | ||
294 | - s->regs[USB0_CLK_CTRL] = s->regs[USB1_CLK_CTRL] = 0x00101941; | ||
295 | - s->regs[GEM0_RCLK_CTRL] = s->regs[GEM1_RCLK_CTRL] = 0x00000001; | ||
296 | - s->regs[GEM0_CLK_CTRL] = s->regs[GEM1_CLK_CTRL] = 0x00003C01; | ||
297 | - s->regs[SMC_CLK_CTRL] = 0x00003C01; | ||
298 | - s->regs[LQSPI_CLK_CTRL] = 0x00002821; | ||
299 | - s->regs[SDIO_CLK_CTRL] = 0x00001E03; | ||
300 | - s->regs[UART_CLK_CTRL] = 0x00003F03; | ||
301 | - s->regs[SPI_CLK_CTRL] = 0x00003F03; | ||
302 | - s->regs[CAN_CLK_CTRL] = 0x00501903; | ||
303 | - s->regs[DBG_CLK_CTRL] = 0x00000F03; | ||
304 | - s->regs[PCAP_CLK_CTRL] = 0x00000F01; | ||
305 | + s->regs[R_ARM_CLK_CTRL] = 0x1F000400; | ||
306 | + s->regs[R_DDR_CLK_CTRL] = 0x18400003; | ||
307 | + s->regs[R_DCI_CLK_CTRL] = 0x01E03201; | ||
308 | + s->regs[R_APER_CLK_CTRL] = 0x01FFCCCD; | ||
309 | + s->regs[R_USB0_CLK_CTRL] = s->regs[R_USB1_CLK_CTRL] = 0x00101941; | ||
310 | + s->regs[R_GEM0_RCLK_CTRL] = s->regs[R_GEM1_RCLK_CTRL] = 0x00000001; | ||
311 | + s->regs[R_GEM0_CLK_CTRL] = s->regs[R_GEM1_CLK_CTRL] = 0x00003C01; | ||
312 | + s->regs[R_SMC_CLK_CTRL] = 0x00003C01; | ||
313 | + s->regs[R_LQSPI_CLK_CTRL] = 0x00002821; | ||
314 | + s->regs[R_SDIO_CLK_CTRL] = 0x00001E03; | ||
315 | + s->regs[R_UART_CLK_CTRL] = 0x00003F03; | ||
316 | + s->regs[R_SPI_CLK_CTRL] = 0x00003F03; | ||
317 | + s->regs[R_CAN_CLK_CTRL] = 0x00501903; | ||
318 | + s->regs[R_DBG_CLK_CTRL] = 0x00000F03; | ||
319 | + s->regs[R_PCAP_CLK_CTRL] = 0x00000F01; | ||
320 | |||
321 | /* 0x170 - 0x1AC */ | ||
322 | - s->regs[FPGA0_CLK_CTRL] = s->regs[FPGA1_CLK_CTRL] = s->regs[FPGA2_CLK_CTRL] | ||
323 | - = s->regs[FPGA3_CLK_CTRL] = 0x00101800; | ||
324 | - s->regs[FPGA0_THR_STA] = s->regs[FPGA1_THR_STA] = s->regs[FPGA2_THR_STA] | ||
325 | - = s->regs[FPGA3_THR_STA] = 0x00010000; | ||
326 | + s->regs[R_FPGA0_CLK_CTRL] = s->regs[R_FPGA1_CLK_CTRL] | ||
327 | + = s->regs[R_FPGA2_CLK_CTRL] | ||
328 | + = s->regs[R_FPGA3_CLK_CTRL] = 0x00101800; | ||
329 | + s->regs[R_FPGA0_THR_STA] = s->regs[R_FPGA1_THR_STA] | ||
330 | + = s->regs[R_FPGA2_THR_STA] | ||
331 | + = s->regs[R_FPGA3_THR_STA] = 0x00010000; | ||
332 | |||
333 | /* 0x1B0 - 0x1D8 */ | ||
334 | - s->regs[BANDGAP_TRIP] = 0x0000001F; | ||
335 | - s->regs[PLL_PREDIVISOR] = 0x00000001; | ||
336 | - s->regs[CLK_621_TRUE] = 0x00000001; | ||
337 | + s->regs[R_BANDGAP_TRIP] = 0x0000001F; | ||
338 | + s->regs[R_PLL_PREDIVISOR] = 0x00000001; | ||
339 | + s->regs[R_CLK_621_TRUE] = 0x00000001; | ||
340 | |||
341 | /* 0x200 - 0x25C */ | ||
342 | - s->regs[FPGA_RST_CTRL] = 0x01F33F0F; | ||
343 | - s->regs[RST_REASON] = 0x00000040; | ||
344 | + s->regs[R_FPGA_RST_CTRL] = 0x01F33F0F; | ||
345 | + s->regs[R_RST_REASON] = 0x00000040; | ||
346 | |||
347 | - s->regs[BOOT_MODE] = 0x00000001; | ||
348 | + s->regs[R_BOOT_MODE] = 0x00000001; | ||
349 | |||
350 | /* 0x700 - 0x7D4 */ | ||
351 | for (i = 0; i < 54; i++) { | ||
352 | - s->regs[MIO + i] = 0x00001601; | ||
353 | + s->regs[R_MIO + i] = 0x00001601; | ||
354 | } | 81 | } |
355 | for (i = 2; i <= 8; i++) { | 82 | |
356 | - s->regs[MIO + i] = 0x00000601; | 83 | /* |
357 | + s->regs[R_MIO + i] = 0x00000601; | 84 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
85 | default: | ||
86 | g_assert_not_reached(); | ||
87 | } | ||
88 | - tcg_gen_st_i64(t0, cpu_env, vofs + len_align); | ||
89 | + tcg_gen_st_i64(t0, base, vofs + len_align); | ||
90 | tcg_temp_free_i64(t0); | ||
358 | } | 91 | } |
359 | |||
360 | - s->regs[MIO_MST_TRI0] = s->regs[MIO_MST_TRI1] = 0xFFFFFFFF; | ||
361 | + s->regs[R_MIO_MST_TRI0] = s->regs[R_MIO_MST_TRI1] = 0xFFFFFFFF; | ||
362 | |||
363 | - s->regs[CPU_RAM + 0] = s->regs[CPU_RAM + 1] = s->regs[CPU_RAM + 3] | ||
364 | - = s->regs[CPU_RAM + 4] = s->regs[CPU_RAM + 7] | ||
365 | - = 0x00010101; | ||
366 | - s->regs[CPU_RAM + 2] = s->regs[CPU_RAM + 5] = 0x01010101; | ||
367 | - s->regs[CPU_RAM + 6] = 0x00000001; | ||
368 | + s->regs[R_CPU_RAM + 0] = s->regs[R_CPU_RAM + 1] = s->regs[R_CPU_RAM + 3] | ||
369 | + = s->regs[R_CPU_RAM + 4] = s->regs[R_CPU_RAM + 7] | ||
370 | + = 0x00010101; | ||
371 | + s->regs[R_CPU_RAM + 2] = s->regs[R_CPU_RAM + 5] = 0x01010101; | ||
372 | + s->regs[R_CPU_RAM + 6] = 0x00000001; | ||
373 | |||
374 | - s->regs[IOU + 0] = s->regs[IOU + 1] = s->regs[IOU + 2] = s->regs[IOU + 3] | ||
375 | - = 0x09090909; | ||
376 | - s->regs[IOU + 4] = s->regs[IOU + 5] = 0x00090909; | ||
377 | - s->regs[IOU + 6] = 0x00000909; | ||
378 | + s->regs[R_IOU + 0] = s->regs[R_IOU + 1] = s->regs[R_IOU + 2] | ||
379 | + = s->regs[R_IOU + 3] = 0x09090909; | ||
380 | + s->regs[R_IOU + 4] = s->regs[R_IOU + 5] = 0x00090909; | ||
381 | + s->regs[R_IOU + 6] = 0x00000909; | ||
382 | |||
383 | - s->regs[DMAC_RAM] = 0x00000009; | ||
384 | + s->regs[R_DMAC_RAM] = 0x00000009; | ||
385 | |||
386 | - s->regs[AFI0 + 0] = s->regs[AFI0 + 1] = 0x09090909; | ||
387 | - s->regs[AFI1 + 0] = s->regs[AFI1 + 1] = 0x09090909; | ||
388 | - s->regs[AFI2 + 0] = s->regs[AFI2 + 1] = 0x09090909; | ||
389 | - s->regs[AFI3 + 0] = s->regs[AFI3 + 1] = 0x09090909; | ||
390 | - s->regs[AFI0 + 2] = s->regs[AFI1 + 2] = s->regs[AFI2 + 2] | ||
391 | - = s->regs[AFI3 + 2] = 0x00000909; | ||
392 | + s->regs[R_AFI0 + 0] = s->regs[R_AFI0 + 1] = 0x09090909; | ||
393 | + s->regs[R_AFI1 + 0] = s->regs[R_AFI1 + 1] = 0x09090909; | ||
394 | + s->regs[R_AFI2 + 0] = s->regs[R_AFI2 + 1] = 0x09090909; | ||
395 | + s->regs[R_AFI3 + 0] = s->regs[R_AFI3 + 1] = 0x09090909; | ||
396 | + s->regs[R_AFI0 + 2] = s->regs[R_AFI1 + 2] = s->regs[R_AFI2 + 2] | ||
397 | + = s->regs[R_AFI3 + 2] = 0x00000909; | ||
398 | |||
399 | - s->regs[OCM + 0] = 0x01010101; | ||
400 | - s->regs[OCM + 1] = s->regs[OCM + 2] = 0x09090909; | ||
401 | + s->regs[R_OCM + 0] = 0x01010101; | ||
402 | + s->regs[R_OCM + 1] = s->regs[R_OCM + 2] = 0x09090909; | ||
403 | |||
404 | - s->regs[DEVCI_RAM] = 0x00000909; | ||
405 | - s->regs[CSG_RAM] = 0x00000001; | ||
406 | + s->regs[R_DEVCI_RAM] = 0x00000909; | ||
407 | + s->regs[R_CSG_RAM] = 0x00000001; | ||
408 | |||
409 | - s->regs[DDRIOB + 0] = s->regs[DDRIOB + 1] = s->regs[DDRIOB + 2] | ||
410 | - = s->regs[DDRIOB + 3] = 0x00000e00; | ||
411 | - s->regs[DDRIOB + 4] = s->regs[DDRIOB + 5] = s->regs[DDRIOB + 6] | ||
412 | - = 0x00000e00; | ||
413 | - s->regs[DDRIOB + 12] = 0x00000021; | ||
414 | + s->regs[R_DDRIOB + 0] = s->regs[R_DDRIOB + 1] = s->regs[R_DDRIOB + 2] | ||
415 | + = s->regs[R_DDRIOB + 3] = 0x00000e00; | ||
416 | + s->regs[R_DDRIOB + 4] = s->regs[R_DDRIOB + 5] = s->regs[R_DDRIOB + 6] | ||
417 | + = 0x00000e00; | ||
418 | + s->regs[R_DDRIOB + 12] = 0x00000021; | ||
419 | } | 92 | } |
420 | 93 | ||
421 | 94 | /* Similarly for stores. */ | |
422 | static bool zynq_slcr_check_offset(hwaddr offset, bool rnw) | 95 | -static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
96 | +void gen_sve_str(DisasContext *s, TCGv_ptr base, int vofs, | ||
97 | + int len, int rn, int imm) | ||
423 | { | 98 | { |
424 | switch (offset) { | 99 | int len_align = QEMU_ALIGN_DOWN(len, 8); |
425 | - case LOCK: | 100 | int len_remain = len % 8; |
426 | - case UNLOCK: | 101 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
427 | - case DDR_CAL_START: | 102 | |
428 | - case DDR_REF_START: | 103 | t0 = tcg_temp_new_i64(); |
429 | + case R_LOCK: | 104 | for (i = 0; i < len_align; i += 8) { |
430 | + case R_UNLOCK: | 105 | - tcg_gen_ld_i64(t0, cpu_env, vofs + i); |
431 | + case R_DDR_CAL_START: | 106 | + tcg_gen_ld_i64(t0, base, vofs + i); |
432 | + case R_DDR_REF_START: | 107 | tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUQ); |
433 | return !rnw; /* Write only */ | 108 | tcg_gen_addi_i64(clean_addr, clean_addr, 8); |
434 | - case LOCKSTA: | 109 | } |
435 | - case FPGA0_THR_STA: | 110 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
436 | - case FPGA1_THR_STA: | 111 | clean_addr = new_tmp_a64_local(s); |
437 | - case FPGA2_THR_STA: | 112 | tcg_gen_mov_i64(clean_addr, t0); |
438 | - case FPGA3_THR_STA: | 113 | |
439 | - case BOOT_MODE: | 114 | + if (base != cpu_env) { |
440 | - case PSS_IDCODE: | 115 | + TCGv_ptr b = tcg_temp_local_new_ptr(); |
441 | - case DDR_CMD_STA: | 116 | + tcg_gen_mov_ptr(b, base); |
442 | - case DDR_DFI_STATUS: | 117 | + base = b; |
443 | - case PLL_STATUS: | 118 | + } |
444 | + case R_LOCKSTA: | 119 | + |
445 | + case R_FPGA0_THR_STA: | 120 | gen_set_label(loop); |
446 | + case R_FPGA1_THR_STA: | 121 | |
447 | + case R_FPGA2_THR_STA: | 122 | t0 = tcg_temp_new_i64(); |
448 | + case R_FPGA3_THR_STA: | 123 | tp = tcg_temp_new_ptr(); |
449 | + case R_BOOT_MODE: | 124 | - tcg_gen_add_ptr(tp, cpu_env, i); |
450 | + case R_PSS_IDCODE: | 125 | + tcg_gen_add_ptr(tp, base, i); |
451 | + case R_DDR_CMD_STA: | 126 | tcg_gen_ld_i64(t0, tp, vofs); |
452 | + case R_DDR_DFI_STATUS: | 127 | tcg_gen_addi_ptr(i, i, 8); |
453 | + case R_PLL_STATUS: | 128 | tcg_temp_free_ptr(tp); |
454 | return rnw;/* read only */ | 129 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
455 | - case SCL: | 130 | |
456 | - case ARM_PLL_CTRL ... IO_PLL_CTRL: | 131 | tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); |
457 | - case ARM_PLL_CFG ... IO_PLL_CFG: | 132 | tcg_temp_free_ptr(i); |
458 | - case ARM_CLK_CTRL ... TOPSW_CLK_CTRL: | 133 | + |
459 | - case FPGA0_CLK_CTRL ... FPGA0_THR_CNT: | 134 | + if (base != cpu_env) { |
460 | - case FPGA1_CLK_CTRL ... FPGA1_THR_CNT: | 135 | + tcg_temp_free_ptr(base); |
461 | - case FPGA2_CLK_CTRL ... FPGA2_THR_CNT: | 136 | + assert(len_remain == 0); |
462 | - case FPGA3_CLK_CTRL ... FPGA3_THR_CNT: | 137 | + } |
463 | - case BANDGAP_TRIP: | ||
464 | - case PLL_PREDIVISOR: | ||
465 | - case CLK_621_TRUE: | ||
466 | - case PSS_RST_CTRL ... A9_CPU_RST_CTRL: | ||
467 | - case RS_AWDT_CTRL: | ||
468 | - case RST_REASON: | ||
469 | - case REBOOT_STATUS: | ||
470 | - case APU_CTRL: | ||
471 | - case WDT_CLK_SEL: | ||
472 | - case TZ_DMA_NS ... TZ_DMA_PERIPH_NS: | ||
473 | - case DDR_URGENT: | ||
474 | - case DDR_URGENT_SEL: | ||
475 | - case MIO ... MIO + MIO_LENGTH - 1: | ||
476 | - case MIO_LOOPBACK ... MIO_MST_TRI1: | ||
477 | - case SD0_WP_CD_SEL: | ||
478 | - case SD1_WP_CD_SEL: | ||
479 | - case LVL_SHFTR_EN: | ||
480 | - case OCM_CFG: | ||
481 | - case CPU_RAM: | ||
482 | - case IOU: | ||
483 | - case DMAC_RAM: | ||
484 | - case AFI0 ... AFI3 + AFI_LENGTH - 1: | ||
485 | - case OCM: | ||
486 | - case DEVCI_RAM: | ||
487 | - case CSG_RAM: | ||
488 | - case GPIOB_CTRL ... GPIOB_CFG_CMOS33: | ||
489 | - case GPIOB_CFG_HSTL: | ||
490 | - case GPIOB_DRVR_BIAS_CTRL: | ||
491 | - case DDRIOB ... DDRIOB + DDRIOB_LENGTH - 1: | ||
492 | + case R_SCL: | ||
493 | + case R_ARM_PLL_CTRL ... R_IO_PLL_CTRL: | ||
494 | + case R_ARM_PLL_CFG ... R_IO_PLL_CFG: | ||
495 | + case R_ARM_CLK_CTRL ... R_TOPSW_CLK_CTRL: | ||
496 | + case R_FPGA0_CLK_CTRL ... R_FPGA0_THR_CNT: | ||
497 | + case R_FPGA1_CLK_CTRL ... R_FPGA1_THR_CNT: | ||
498 | + case R_FPGA2_CLK_CTRL ... R_FPGA2_THR_CNT: | ||
499 | + case R_FPGA3_CLK_CTRL ... R_FPGA3_THR_CNT: | ||
500 | + case R_BANDGAP_TRIP: | ||
501 | + case R_PLL_PREDIVISOR: | ||
502 | + case R_CLK_621_TRUE: | ||
503 | + case R_PSS_RST_CTRL ... R_A9_CPU_RST_CTRL: | ||
504 | + case R_RS_AWDT_CTRL: | ||
505 | + case R_RST_REASON: | ||
506 | + case R_REBOOT_STATUS: | ||
507 | + case R_APU_CTRL: | ||
508 | + case R_WDT_CLK_SEL: | ||
509 | + case R_TZ_DMA_NS ... R_TZ_DMA_PERIPH_NS: | ||
510 | + case R_DDR_URGENT: | ||
511 | + case R_DDR_URGENT_SEL: | ||
512 | + case R_MIO ... R_MIO + MIO_LENGTH - 1: | ||
513 | + case R_MIO_LOOPBACK ... R_MIO_MST_TRI1: | ||
514 | + case R_SD0_WP_CD_SEL: | ||
515 | + case R_SD1_WP_CD_SEL: | ||
516 | + case R_LVL_SHFTR_EN: | ||
517 | + case R_OCM_CFG: | ||
518 | + case R_CPU_RAM: | ||
519 | + case R_IOU: | ||
520 | + case R_DMAC_RAM: | ||
521 | + case R_AFI0 ... R_AFI3 + AFI_LENGTH - 1: | ||
522 | + case R_OCM: | ||
523 | + case R_DEVCI_RAM: | ||
524 | + case R_CSG_RAM: | ||
525 | + case R_GPIOB_CTRL ... R_GPIOB_CFG_CMOS33: | ||
526 | + case R_GPIOB_CFG_HSTL: | ||
527 | + case R_GPIOB_DRVR_BIAS_CTRL: | ||
528 | + case R_DDRIOB ... R_DDRIOB + DDRIOB_LENGTH - 1: | ||
529 | return true; | ||
530 | default: | ||
531 | return false; | ||
532 | @@ -XXX,XX +XXX,XX @@ static void zynq_slcr_write(void *opaque, hwaddr offset, | ||
533 | } | 138 | } |
534 | 139 | ||
535 | switch (offset) { | 140 | /* Predicate register stores can be any multiple of 2. */ |
536 | - case SCL: | 141 | if (len_remain) { |
537 | - s->regs[SCL] = val & 0x1; | 142 | t0 = tcg_temp_new_i64(); |
538 | + case R_SCL: | 143 | - tcg_gen_ld_i64(t0, cpu_env, vofs + len_align); |
539 | + s->regs[R_SCL] = val & 0x1; | 144 | + tcg_gen_ld_i64(t0, base, vofs + len_align); |
540 | return; | 145 | |
541 | - case LOCK: | 146 | switch (len_remain) { |
542 | + case R_LOCK: | 147 | case 2: |
543 | if ((val & 0xFFFF) == XILINX_LOCK_KEY) { | 148 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDR_zri(DisasContext *s, arg_rri *a) |
544 | DB_PRINT("XILINX LOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset, | 149 | if (sve_access_check(s)) { |
545 | (unsigned)val & 0xFFFF); | 150 | int size = vec_full_reg_size(s); |
546 | - s->regs[LOCKSTA] = 1; | 151 | int off = vec_full_reg_offset(s, a->rd); |
547 | + s->regs[R_LOCKSTA] = 1; | 152 | - do_ldr(s, off, size, a->rn, a->imm * size); |
548 | } else { | 153 | + gen_sve_ldr(s, cpu_env, off, size, a->rn, a->imm * size); |
549 | DB_PRINT("WRONG XILINX LOCK KEY 0xF8000000 + 0x%x <= 0x%x\n", | ||
550 | (int)offset, (unsigned)val & 0xFFFF); | ||
551 | } | ||
552 | return; | ||
553 | - case UNLOCK: | ||
554 | + case R_UNLOCK: | ||
555 | if ((val & 0xFFFF) == XILINX_UNLOCK_KEY) { | ||
556 | DB_PRINT("XILINX UNLOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset, | ||
557 | (unsigned)val & 0xFFFF); | ||
558 | - s->regs[LOCKSTA] = 0; | ||
559 | + s->regs[R_LOCKSTA] = 0; | ||
560 | } else { | ||
561 | DB_PRINT("WRONG XILINX UNLOCK KEY 0xF8000000 + 0x%x <= 0x%x\n", | ||
562 | (int)offset, (unsigned)val & 0xFFFF); | ||
563 | @@ -XXX,XX +XXX,XX @@ static void zynq_slcr_write(void *opaque, hwaddr offset, | ||
564 | return; | ||
565 | } | 154 | } |
566 | 155 | return true; | |
567 | - if (s->regs[LOCKSTA]) { | 156 | } |
568 | + if (s->regs[R_LOCKSTA]) { | 157 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDR_pri(DisasContext *s, arg_rri *a) |
569 | qemu_log_mask(LOG_GUEST_ERROR, | 158 | if (sve_access_check(s)) { |
570 | "SCLR registers are locked. Unlock them first\n"); | 159 | int size = pred_full_reg_size(s); |
571 | return; | 160 | int off = pred_full_reg_offset(s, a->rd); |
572 | @@ -XXX,XX +XXX,XX @@ static void zynq_slcr_write(void *opaque, hwaddr offset, | 161 | - do_ldr(s, off, size, a->rn, a->imm * size); |
573 | s->regs[offset] = val; | 162 | + gen_sve_ldr(s, cpu_env, off, size, a->rn, a->imm * size); |
574 | 163 | } | |
575 | switch (offset) { | 164 | return true; |
576 | - case PSS_RST_CTRL: | 165 | } |
577 | - if (val & R_PSS_RST_CTRL_SOFT_RST) { | 166 | @@ -XXX,XX +XXX,XX @@ static bool trans_STR_zri(DisasContext *s, arg_rri *a) |
578 | + case R_PSS_RST_CTRL: | 167 | if (sve_access_check(s)) { |
579 | + if (FIELD_EX32(val, PSS_RST_CTRL, SOFT_RST)) { | 168 | int size = vec_full_reg_size(s); |
580 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); | 169 | int off = vec_full_reg_offset(s, a->rd); |
581 | } | 170 | - do_str(s, off, size, a->rn, a->imm * size); |
582 | break; | 171 | + gen_sve_str(s, cpu_env, off, size, a->rn, a->imm * size); |
172 | } | ||
173 | return true; | ||
174 | } | ||
175 | @@ -XXX,XX +XXX,XX @@ static bool trans_STR_pri(DisasContext *s, arg_rri *a) | ||
176 | if (sve_access_check(s)) { | ||
177 | int size = pred_full_reg_size(s); | ||
178 | int off = pred_full_reg_offset(s, a->rd); | ||
179 | - do_str(s, off, size, a->rn, a->imm * size); | ||
180 | + gen_sve_str(s, cpu_env, off, size, a->rn, a->imm * size); | ||
181 | } | ||
182 | return true; | ||
183 | } | ||
583 | -- | 184 | -- |
584 | 2.20.1 | 185 | 2.25.1 |
585 | |||
586 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | We can reuse the SVE functions for LDR and STR, passing in the | ||
4 | base of the ZA vector and a zero offset. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220708151540.18136-23-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/sme.decode | 7 +++++++ | ||
12 | target/arm/translate-sme.c | 24 ++++++++++++++++++++++++ | ||
13 | 2 files changed, 31 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme.decode | ||
18 | +++ b/target/arm/sme.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ LDST1 1110000 0 esz:2 st:1 rm:5 v:1 .. pg:3 rn:5 0 za_imm:4 \ | ||
20 | &ldst rs=%mova_rs | ||
21 | LDST1 1110000 111 st:1 rm:5 v:1 .. pg:3 rn:5 0 za_imm:4 \ | ||
22 | &ldst esz=4 rs=%mova_rs | ||
23 | + | ||
24 | +&ldstr rv rn imm | ||
25 | +@ldstr ....... ... . ...... .. ... rn:5 . imm:4 \ | ||
26 | + &ldstr rv=%mova_rs | ||
27 | + | ||
28 | +LDR 1110000 100 0 000000 .. 000 ..... 0 .... @ldstr | ||
29 | +STR 1110000 100 1 000000 .. 000 ..... 0 .... @ldstr | ||
30 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/translate-sme.c | ||
33 | +++ b/target/arm/translate-sme.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDST1(DisasContext *s, arg_LDST1 *a) | ||
35 | tcg_temp_free_i64(addr); | ||
36 | return true; | ||
37 | } | ||
38 | + | ||
39 | +typedef void GenLdStR(DisasContext *, TCGv_ptr, int, int, int, int); | ||
40 | + | ||
41 | +static bool do_ldst_r(DisasContext *s, arg_ldstr *a, GenLdStR *fn) | ||
42 | +{ | ||
43 | + int svl = streaming_vec_reg_size(s); | ||
44 | + int imm = a->imm; | ||
45 | + TCGv_ptr base; | ||
46 | + | ||
47 | + if (!sme_za_enabled_check(s)) { | ||
48 | + return true; | ||
49 | + } | ||
50 | + | ||
51 | + /* ZA[n] equates to ZA0H.B[n]. */ | ||
52 | + base = get_tile_rowcol(s, MO_8, a->rv, imm, false); | ||
53 | + | ||
54 | + fn(s, base, 0, svl, a->rn, imm * svl); | ||
55 | + | ||
56 | + tcg_temp_free_ptr(base); | ||
57 | + return true; | ||
58 | +} | ||
59 | + | ||
60 | +TRANS_FEAT(LDR, aa64_sme, do_ldst_r, a, gen_sve_ldr) | ||
61 | +TRANS_FEAT(STR, aa64_sme, do_ldst_r, a, gen_sve_str) | ||
62 | -- | ||
63 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We first convert the pmu property from a static property to one with | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | its own accessors. Then we use the set accessor to check if the PMU is | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | supported when using KVM. Indeed a 32-bit KVM host does not support | 5 | Message-id: 20220708151540.18136-24-richard.henderson@linaro.org |
6 | the PMU, so this check will catch an attempt to use it at property-set | ||
7 | time. | ||
8 | |||
9 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 7 | --- |
13 | target/arm/kvm_arm.h | 14 ++++++++++++++ | 8 | target/arm/helper-sme.h | 5 +++ |
14 | target/arm/cpu.c | 30 +++++++++++++++++++++++++----- | 9 | target/arm/sme.decode | 11 +++++ |
15 | target/arm/kvm.c | 7 +++++++ | 10 | target/arm/sme_helper.c | 90 ++++++++++++++++++++++++++++++++++++++ |
16 | 3 files changed, 46 insertions(+), 5 deletions(-) | 11 | target/arm/translate-sme.c | 31 +++++++++++++ |
12 | 4 files changed, 137 insertions(+) | ||
17 | 13 | ||
18 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 14 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/kvm_arm.h | 16 | --- a/target/arm/helper-sme.h |
21 | +++ b/target/arm/kvm_arm.h | 17 | +++ b/target/arm/helper-sme.h |
22 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu); | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sme_st1q_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i |
23 | */ | 19 | DEF_HELPER_FLAGS_5(sme_st1q_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
24 | bool kvm_arm_aarch32_supported(CPUState *cs); | 20 | DEF_HELPER_FLAGS_5(sme_st1q_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
25 | 21 | DEF_HELPER_FLAGS_5(sme_st1q_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | |
26 | +/** | ||
27 | + * bool kvm_arm_pmu_supported: | ||
28 | + * @cs: CPUState | ||
29 | + * | ||
30 | + * Returns: true if the KVM VCPU can enable its PMU | ||
31 | + * and false otherwise. | ||
32 | + */ | ||
33 | +bool kvm_arm_pmu_supported(CPUState *cs); | ||
34 | + | 22 | + |
35 | /** | 23 | +DEF_HELPER_FLAGS_5(sme_addha_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
36 | * kvm_arm_get_max_vm_ipa_size - Returns the number of bits in the | 24 | +DEF_HELPER_FLAGS_5(sme_addva_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
37 | * IPA address space supported by KVM | 25 | +DEF_HELPER_FLAGS_5(sme_addha_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
38 | @@ -XXX,XX +XXX,XX @@ static inline bool kvm_arm_aarch32_supported(CPUState *cs) | 26 | +DEF_HELPER_FLAGS_5(sme_addva_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
39 | return false; | 27 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode |
40 | } | 28 | index XXXXXXX..XXXXXXX 100644 |
41 | 29 | --- a/target/arm/sme.decode | |
42 | +static inline bool kvm_arm_pmu_supported(CPUState *cs) | 30 | +++ b/target/arm/sme.decode |
31 | @@ -XXX,XX +XXX,XX @@ LDST1 1110000 111 st:1 rm:5 v:1 .. pg:3 rn:5 0 za_imm:4 \ | ||
32 | |||
33 | LDR 1110000 100 0 000000 .. 000 ..... 0 .... @ldstr | ||
34 | STR 1110000 100 1 000000 .. 000 ..... 0 .... @ldstr | ||
35 | + | ||
36 | +### SME Add Vector to Array | ||
37 | + | ||
38 | +&adda zad zn pm pn | ||
39 | +@adda_32 ........ .. ..... . pm:3 pn:3 zn:5 ... zad:2 &adda | ||
40 | +@adda_64 ........ .. ..... . pm:3 pn:3 zn:5 .. zad:3 &adda | ||
41 | + | ||
42 | +ADDHA_s 11000000 10 01000 0 ... ... ..... 000 .. @adda_32 | ||
43 | +ADDVA_s 11000000 10 01000 1 ... ... ..... 000 .. @adda_32 | ||
44 | +ADDHA_d 11000000 11 01000 0 ... ... ..... 00 ... @adda_64 | ||
45 | +ADDVA_d 11000000 11 01000 1 ... ... ..... 00 ... @adda_64 | ||
46 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/sme_helper.c | ||
49 | +++ b/target/arm/sme_helper.c | ||
50 | @@ -XXX,XX +XXX,XX @@ DO_ST(q, _be, MO_128) | ||
51 | DO_ST(q, _le, MO_128) | ||
52 | |||
53 | #undef DO_ST | ||
54 | + | ||
55 | +void HELPER(sme_addha_s)(void *vzda, void *vzn, void *vpn, | ||
56 | + void *vpm, uint32_t desc) | ||
43 | +{ | 57 | +{ |
44 | + return false; | 58 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 4; |
59 | + uint64_t *pn = vpn, *pm = vpm; | ||
60 | + uint32_t *zda = vzda, *zn = vzn; | ||
61 | + | ||
62 | + for (row = 0; row < oprsz; ) { | ||
63 | + uint64_t pa = pn[row >> 4]; | ||
64 | + do { | ||
65 | + if (pa & 1) { | ||
66 | + for (col = 0; col < oprsz; ) { | ||
67 | + uint64_t pb = pm[col >> 4]; | ||
68 | + do { | ||
69 | + if (pb & 1) { | ||
70 | + zda[tile_vslice_index(row) + H4(col)] += zn[H4(col)]; | ||
71 | + } | ||
72 | + pb >>= 4; | ||
73 | + } while (++col & 15); | ||
74 | + } | ||
75 | + } | ||
76 | + pa >>= 4; | ||
77 | + } while (++row & 15); | ||
78 | + } | ||
45 | +} | 79 | +} |
46 | + | 80 | + |
47 | static inline int kvm_arm_get_max_vm_ipa_size(MachineState *ms) | 81 | +void HELPER(sme_addha_d)(void *vzda, void *vzn, void *vpn, |
48 | { | 82 | + void *vpm, uint32_t desc) |
49 | return -ENOENT; | ||
50 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/cpu.c | ||
53 | +++ b/target/arm/cpu.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static Property arm_cpu_has_el3_property = | ||
55 | static Property arm_cpu_cfgend_property = | ||
56 | DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); | ||
57 | |||
58 | -/* use property name "pmu" to match other archs and virt tools */ | ||
59 | -static Property arm_cpu_has_pmu_property = | ||
60 | - DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true); | ||
61 | - | ||
62 | static Property arm_cpu_has_vfp_property = | ||
63 | DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ static Property arm_cpu_pmsav7_dregion_property = | ||
66 | pmsav7_dregion, | ||
67 | qdev_prop_uint32, uint32_t); | ||
68 | |||
69 | +static bool arm_get_pmu(Object *obj, Error **errp) | ||
70 | +{ | 83 | +{ |
71 | + ARMCPU *cpu = ARM_CPU(obj); | 84 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 8; |
85 | + uint8_t *pn = vpn, *pm = vpm; | ||
86 | + uint64_t *zda = vzda, *zn = vzn; | ||
72 | + | 87 | + |
73 | + return cpu->has_pmu; | 88 | + for (row = 0; row < oprsz; ++row) { |
89 | + if (pn[H1(row)] & 1) { | ||
90 | + for (col = 0; col < oprsz; ++col) { | ||
91 | + if (pm[H1(col)] & 1) { | ||
92 | + zda[tile_vslice_index(row) + col] += zn[col]; | ||
93 | + } | ||
94 | + } | ||
95 | + } | ||
96 | + } | ||
74 | +} | 97 | +} |
75 | + | 98 | + |
76 | +static void arm_set_pmu(Object *obj, bool value, Error **errp) | 99 | +void HELPER(sme_addva_s)(void *vzda, void *vzn, void *vpn, |
100 | + void *vpm, uint32_t desc) | ||
77 | +{ | 101 | +{ |
78 | + ARMCPU *cpu = ARM_CPU(obj); | 102 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 4; |
103 | + uint64_t *pn = vpn, *pm = vpm; | ||
104 | + uint32_t *zda = vzda, *zn = vzn; | ||
79 | + | 105 | + |
80 | + if (value) { | 106 | + for (row = 0; row < oprsz; ) { |
81 | + if (kvm_enabled() && !kvm_arm_pmu_supported(CPU(cpu))) { | 107 | + uint64_t pa = pn[row >> 4]; |
82 | + error_setg(errp, "'pmu' feature not supported by KVM on this host"); | 108 | + do { |
83 | + return; | 109 | + if (pa & 1) { |
84 | + } | 110 | + uint32_t zn_row = zn[H4(row)]; |
85 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | 111 | + for (col = 0; col < oprsz; ) { |
86 | + } else { | 112 | + uint64_t pb = pm[col >> 4]; |
87 | + unset_feature(&cpu->env, ARM_FEATURE_PMU); | 113 | + do { |
114 | + if (pb & 1) { | ||
115 | + zda[tile_vslice_index(row) + H4(col)] += zn_row; | ||
116 | + } | ||
117 | + pb >>= 4; | ||
118 | + } while (++col & 15); | ||
119 | + } | ||
120 | + } | ||
121 | + pa >>= 4; | ||
122 | + } while (++row & 15); | ||
88 | + } | 123 | + } |
89 | + cpu->has_pmu = value; | ||
90 | +} | 124 | +} |
91 | + | 125 | + |
92 | static void arm_get_init_svtor(Object *obj, Visitor *v, const char *name, | 126 | +void HELPER(sme_addva_d)(void *vzda, void *vzn, void *vpn, |
93 | void *opaque, Error **errp) | 127 | + void *vpm, uint32_t desc) |
94 | { | 128 | +{ |
95 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) | 129 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 8; |
96 | } | 130 | + uint8_t *pn = vpn, *pm = vpm; |
97 | 131 | + uint64_t *zda = vzda, *zn = vzn; | |
98 | if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { | 132 | + |
99 | - qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property, | 133 | + for (row = 0; row < oprsz; ++row) { |
100 | + cpu->has_pmu = true; | 134 | + if (pn[H1(row)] & 1) { |
101 | + object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu, | 135 | + uint64_t zn_row = zn[row]; |
102 | &error_abort); | 136 | + for (col = 0; col < oprsz; ++col) { |
103 | } | 137 | + if (pm[H1(col)] & 1) { |
104 | 138 | + zda[tile_vslice_index(row) + col] += zn_row; | |
105 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | 139 | + } |
140 | + } | ||
141 | + } | ||
142 | + } | ||
143 | +} | ||
144 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | 145 | index XXXXXXX..XXXXXXX 100644 |
107 | --- a/target/arm/kvm.c | 146 | --- a/target/arm/translate-sme.c |
108 | +++ b/target/arm/kvm.c | 147 | +++ b/target/arm/translate-sme.c |
109 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | 148 | @@ -XXX,XX +XXX,XX @@ static bool do_ldst_r(DisasContext *s, arg_ldstr *a, GenLdStR *fn) |
110 | env->features = arm_host_cpu_features.features; | 149 | |
111 | } | 150 | TRANS_FEAT(LDR, aa64_sme, do_ldst_r, a, gen_sve_ldr) |
112 | 151 | TRANS_FEAT(STR, aa64_sme, do_ldst_r, a, gen_sve_str) | |
113 | +bool kvm_arm_pmu_supported(CPUState *cpu) | 152 | + |
153 | +static bool do_adda(DisasContext *s, arg_adda *a, MemOp esz, | ||
154 | + gen_helper_gvec_4 *fn) | ||
114 | +{ | 155 | +{ |
115 | + KVMState *s = KVM_STATE(current_machine->accelerator); | 156 | + int svl = streaming_vec_reg_size(s); |
157 | + uint32_t desc = simd_desc(svl, svl, 0); | ||
158 | + TCGv_ptr za, zn, pn, pm; | ||
116 | + | 159 | + |
117 | + return kvm_check_extension(s, KVM_CAP_ARM_PMU_V3); | 160 | + if (!sme_smza_enabled_check(s)) { |
161 | + return true; | ||
162 | + } | ||
163 | + | ||
164 | + /* Sum XZR+zad to find ZAd. */ | ||
165 | + za = get_tile_rowcol(s, esz, 31, a->zad, false); | ||
166 | + zn = vec_full_reg_ptr(s, a->zn); | ||
167 | + pn = pred_full_reg_ptr(s, a->pn); | ||
168 | + pm = pred_full_reg_ptr(s, a->pm); | ||
169 | + | ||
170 | + fn(za, zn, pn, pm, tcg_constant_i32(desc)); | ||
171 | + | ||
172 | + tcg_temp_free_ptr(za); | ||
173 | + tcg_temp_free_ptr(zn); | ||
174 | + tcg_temp_free_ptr(pn); | ||
175 | + tcg_temp_free_ptr(pm); | ||
176 | + return true; | ||
118 | +} | 177 | +} |
119 | + | 178 | + |
120 | int kvm_arm_get_max_vm_ipa_size(MachineState *ms) | 179 | +TRANS_FEAT(ADDHA_s, aa64_sme, do_adda, a, MO_32, gen_helper_sme_addha_s) |
121 | { | 180 | +TRANS_FEAT(ADDVA_s, aa64_sme, do_adda, a, MO_32, gen_helper_sme_addva_s) |
122 | KVMState *s = KVM_STATE(ms->accelerator); | 181 | +TRANS_FEAT(ADDHA_d, aa64_sme_i16i64, do_adda, a, MO_64, gen_helper_sme_addha_d) |
182 | +TRANS_FEAT(ADDVA_d, aa64_sme_i16i64, do_adda, a, MO_64, gen_helper_sme_addva_d) | ||
123 | -- | 183 | -- |
124 | 2.20.1 | 184 | 2.25.1 |
125 | |||
126 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Message-id: 20220708151540.18136-25-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sme.h | 5 +++ | ||
9 | target/arm/sme.decode | 9 +++++ | ||
10 | target/arm/sme_helper.c | 69 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-sme.c | 32 ++++++++++++++++++ | ||
12 | 4 files changed, 115 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-sme.h | ||
17 | +++ b/target/arm/helper-sme.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sme_addha_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
19 | DEF_HELPER_FLAGS_5(sme_addva_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
20 | DEF_HELPER_FLAGS_5(sme_addha_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
21 | DEF_HELPER_FLAGS_5(sme_addva_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
22 | + | ||
23 | +DEF_HELPER_FLAGS_7(sme_fmopa_s, TCG_CALL_NO_RWG, | ||
24 | + void, ptr, ptr, ptr, ptr, ptr, ptr, i32) | ||
25 | +DEF_HELPER_FLAGS_7(sme_fmopa_d, TCG_CALL_NO_RWG, | ||
26 | + void, ptr, ptr, ptr, ptr, ptr, ptr, i32) | ||
27 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/sme.decode | ||
30 | +++ b/target/arm/sme.decode | ||
31 | @@ -XXX,XX +XXX,XX @@ ADDHA_s 11000000 10 01000 0 ... ... ..... 000 .. @adda_32 | ||
32 | ADDVA_s 11000000 10 01000 1 ... ... ..... 000 .. @adda_32 | ||
33 | ADDHA_d 11000000 11 01000 0 ... ... ..... 00 ... @adda_64 | ||
34 | ADDVA_d 11000000 11 01000 1 ... ... ..... 00 ... @adda_64 | ||
35 | + | ||
36 | +### SME Outer Product | ||
37 | + | ||
38 | +&op zad zn zm pm pn sub:bool | ||
39 | +@op_32 ........ ... zm:5 pm:3 pn:3 zn:5 sub:1 .. zad:2 &op | ||
40 | +@op_64 ........ ... zm:5 pm:3 pn:3 zn:5 sub:1 . zad:3 &op | ||
41 | + | ||
42 | +FMOPA_s 10000000 100 ..... ... ... ..... . 00 .. @op_32 | ||
43 | +FMOPA_d 10000000 110 ..... ... ... ..... . 0 ... @op_64 | ||
44 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/sme_helper.c | ||
47 | +++ b/target/arm/sme_helper.c | ||
48 | @@ -XXX,XX +XXX,XX @@ | ||
49 | #include "exec/cpu_ldst.h" | ||
50 | #include "exec/exec-all.h" | ||
51 | #include "qemu/int128.h" | ||
52 | +#include "fpu/softfloat.h" | ||
53 | #include "vec_internal.h" | ||
54 | #include "sve_ldst_internal.h" | ||
55 | |||
56 | @@ -XXX,XX +XXX,XX @@ void HELPER(sme_addva_d)(void *vzda, void *vzn, void *vpn, | ||
57 | } | ||
58 | } | ||
59 | } | ||
60 | + | ||
61 | +void HELPER(sme_fmopa_s)(void *vza, void *vzn, void *vzm, void *vpn, | ||
62 | + void *vpm, void *vst, uint32_t desc) | ||
63 | +{ | ||
64 | + intptr_t row, col, oprsz = simd_maxsz(desc); | ||
65 | + uint32_t neg = simd_data(desc) << 31; | ||
66 | + uint16_t *pn = vpn, *pm = vpm; | ||
67 | + float_status fpst; | ||
68 | + | ||
69 | + /* | ||
70 | + * Make a copy of float_status because this operation does not | ||
71 | + * update the cumulative fp exception status. It also produces | ||
72 | + * default nans. | ||
73 | + */ | ||
74 | + fpst = *(float_status *)vst; | ||
75 | + set_default_nan_mode(true, &fpst); | ||
76 | + | ||
77 | + for (row = 0; row < oprsz; ) { | ||
78 | + uint16_t pa = pn[H2(row >> 4)]; | ||
79 | + do { | ||
80 | + if (pa & 1) { | ||
81 | + void *vza_row = vza + tile_vslice_offset(row); | ||
82 | + uint32_t n = *(uint32_t *)(vzn + H1_4(row)) ^ neg; | ||
83 | + | ||
84 | + for (col = 0; col < oprsz; ) { | ||
85 | + uint16_t pb = pm[H2(col >> 4)]; | ||
86 | + do { | ||
87 | + if (pb & 1) { | ||
88 | + uint32_t *a = vza_row + H1_4(col); | ||
89 | + uint32_t *m = vzm + H1_4(col); | ||
90 | + *a = float32_muladd(n, *m, *a, 0, vst); | ||
91 | + } | ||
92 | + col += 4; | ||
93 | + pb >>= 4; | ||
94 | + } while (col & 15); | ||
95 | + } | ||
96 | + } | ||
97 | + row += 4; | ||
98 | + pa >>= 4; | ||
99 | + } while (row & 15); | ||
100 | + } | ||
101 | +} | ||
102 | + | ||
103 | +void HELPER(sme_fmopa_d)(void *vza, void *vzn, void *vzm, void *vpn, | ||
104 | + void *vpm, void *vst, uint32_t desc) | ||
105 | +{ | ||
106 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 8; | ||
107 | + uint64_t neg = (uint64_t)simd_data(desc) << 63; | ||
108 | + uint64_t *za = vza, *zn = vzn, *zm = vzm; | ||
109 | + uint8_t *pn = vpn, *pm = vpm; | ||
110 | + float_status fpst = *(float_status *)vst; | ||
111 | + | ||
112 | + set_default_nan_mode(true, &fpst); | ||
113 | + | ||
114 | + for (row = 0; row < oprsz; ++row) { | ||
115 | + if (pn[H1(row)] & 1) { | ||
116 | + uint64_t *za_row = &za[tile_vslice_index(row)]; | ||
117 | + uint64_t n = zn[row] ^ neg; | ||
118 | + | ||
119 | + for (col = 0; col < oprsz; ++col) { | ||
120 | + if (pm[H1(col)] & 1) { | ||
121 | + uint64_t *a = &za_row[col]; | ||
122 | + *a = float64_muladd(n, zm[col], *a, 0, &fpst); | ||
123 | + } | ||
124 | + } | ||
125 | + } | ||
126 | + } | ||
127 | +} | ||
128 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
129 | index XXXXXXX..XXXXXXX 100644 | ||
130 | --- a/target/arm/translate-sme.c | ||
131 | +++ b/target/arm/translate-sme.c | ||
132 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(ADDHA_s, aa64_sme, do_adda, a, MO_32, gen_helper_sme_addha_s) | ||
133 | TRANS_FEAT(ADDVA_s, aa64_sme, do_adda, a, MO_32, gen_helper_sme_addva_s) | ||
134 | TRANS_FEAT(ADDHA_d, aa64_sme_i16i64, do_adda, a, MO_64, gen_helper_sme_addha_d) | ||
135 | TRANS_FEAT(ADDVA_d, aa64_sme_i16i64, do_adda, a, MO_64, gen_helper_sme_addva_d) | ||
136 | + | ||
137 | +static bool do_outprod_fpst(DisasContext *s, arg_op *a, MemOp esz, | ||
138 | + gen_helper_gvec_5_ptr *fn) | ||
139 | +{ | ||
140 | + int svl = streaming_vec_reg_size(s); | ||
141 | + uint32_t desc = simd_desc(svl, svl, a->sub); | ||
142 | + TCGv_ptr za, zn, zm, pn, pm, fpst; | ||
143 | + | ||
144 | + if (!sme_smza_enabled_check(s)) { | ||
145 | + return true; | ||
146 | + } | ||
147 | + | ||
148 | + /* Sum XZR+zad to find ZAd. */ | ||
149 | + za = get_tile_rowcol(s, esz, 31, a->zad, false); | ||
150 | + zn = vec_full_reg_ptr(s, a->zn); | ||
151 | + zm = vec_full_reg_ptr(s, a->zm); | ||
152 | + pn = pred_full_reg_ptr(s, a->pn); | ||
153 | + pm = pred_full_reg_ptr(s, a->pm); | ||
154 | + fpst = fpstatus_ptr(FPST_FPCR); | ||
155 | + | ||
156 | + fn(za, zn, zm, pn, pm, fpst, tcg_constant_i32(desc)); | ||
157 | + | ||
158 | + tcg_temp_free_ptr(za); | ||
159 | + tcg_temp_free_ptr(zn); | ||
160 | + tcg_temp_free_ptr(pn); | ||
161 | + tcg_temp_free_ptr(pm); | ||
162 | + tcg_temp_free_ptr(fpst); | ||
163 | + return true; | ||
164 | +} | ||
165 | + | ||
166 | +TRANS_FEAT(FMOPA_s, aa64_sme, do_outprod_fpst, a, MO_32, gen_helper_sme_fmopa_s) | ||
167 | +TRANS_FEAT(FMOPA_d, aa64_sme_f64f64, do_outprod_fpst, a, MO_64, gen_helper_sme_fmopa_d) | ||
168 | -- | ||
169 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Message-id: 20220708151540.18136-26-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sme.h | 2 ++ | ||
9 | target/arm/sme.decode | 2 ++ | ||
10 | target/arm/sme_helper.c | 56 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-sme.c | 30 ++++++++++++++++++++ | ||
12 | 4 files changed, 90 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-sme.h | ||
17 | +++ b/target/arm/helper-sme.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_7(sme_fmopa_s, TCG_CALL_NO_RWG, | ||
19 | void, ptr, ptr, ptr, ptr, ptr, ptr, i32) | ||
20 | DEF_HELPER_FLAGS_7(sme_fmopa_d, TCG_CALL_NO_RWG, | ||
21 | void, ptr, ptr, ptr, ptr, ptr, ptr, i32) | ||
22 | +DEF_HELPER_FLAGS_6(sme_bfmopa, TCG_CALL_NO_RWG, | ||
23 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
24 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/sme.decode | ||
27 | +++ b/target/arm/sme.decode | ||
28 | @@ -XXX,XX +XXX,XX @@ ADDVA_d 11000000 11 01000 1 ... ... ..... 00 ... @adda_64 | ||
29 | |||
30 | FMOPA_s 10000000 100 ..... ... ... ..... . 00 .. @op_32 | ||
31 | FMOPA_d 10000000 110 ..... ... ... ..... . 0 ... @op_64 | ||
32 | + | ||
33 | +BFMOPA 10000001 100 ..... ... ... ..... . 00 .. @op_32 | ||
34 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/sme_helper.c | ||
37 | +++ b/target/arm/sme_helper.c | ||
38 | @@ -XXX,XX +XXX,XX @@ void HELPER(sme_fmopa_d)(void *vza, void *vzn, void *vzm, void *vpn, | ||
39 | } | ||
40 | } | ||
41 | } | ||
42 | + | ||
43 | +/* | ||
44 | + * Alter PAIR as needed for controlling predicates being false, | ||
45 | + * and for NEG on an enabled row element. | ||
46 | + */ | ||
47 | +static inline uint32_t f16mop_adj_pair(uint32_t pair, uint32_t pg, uint32_t neg) | ||
48 | +{ | ||
49 | + /* | ||
50 | + * The pseudocode uses a conditional negate after the conditional zero. | ||
51 | + * It is simpler here to unconditionally negate before conditional zero. | ||
52 | + */ | ||
53 | + pair ^= neg; | ||
54 | + if (!(pg & 1)) { | ||
55 | + pair &= 0xffff0000u; | ||
56 | + } | ||
57 | + if (!(pg & 4)) { | ||
58 | + pair &= 0x0000ffffu; | ||
59 | + } | ||
60 | + return pair; | ||
61 | +} | ||
62 | + | ||
63 | +void HELPER(sme_bfmopa)(void *vza, void *vzn, void *vzm, void *vpn, | ||
64 | + void *vpm, uint32_t desc) | ||
65 | +{ | ||
66 | + intptr_t row, col, oprsz = simd_maxsz(desc); | ||
67 | + uint32_t neg = simd_data(desc) * 0x80008000u; | ||
68 | + uint16_t *pn = vpn, *pm = vpm; | ||
69 | + | ||
70 | + for (row = 0; row < oprsz; ) { | ||
71 | + uint16_t prow = pn[H2(row >> 4)]; | ||
72 | + do { | ||
73 | + void *vza_row = vza + tile_vslice_offset(row); | ||
74 | + uint32_t n = *(uint32_t *)(vzn + H1_4(row)); | ||
75 | + | ||
76 | + n = f16mop_adj_pair(n, prow, neg); | ||
77 | + | ||
78 | + for (col = 0; col < oprsz; ) { | ||
79 | + uint16_t pcol = pm[H2(col >> 4)]; | ||
80 | + do { | ||
81 | + if (prow & pcol & 0b0101) { | ||
82 | + uint32_t *a = vza_row + H1_4(col); | ||
83 | + uint32_t m = *(uint32_t *)(vzm + H1_4(col)); | ||
84 | + | ||
85 | + m = f16mop_adj_pair(m, pcol, 0); | ||
86 | + *a = bfdotadd(*a, n, m); | ||
87 | + | ||
88 | + col += 4; | ||
89 | + pcol >>= 4; | ||
90 | + } | ||
91 | + } while (col & 15); | ||
92 | + } | ||
93 | + row += 4; | ||
94 | + prow >>= 4; | ||
95 | + } while (row & 15); | ||
96 | + } | ||
97 | +} | ||
98 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/target/arm/translate-sme.c | ||
101 | +++ b/target/arm/translate-sme.c | ||
102 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(ADDVA_s, aa64_sme, do_adda, a, MO_32, gen_helper_sme_addva_s) | ||
103 | TRANS_FEAT(ADDHA_d, aa64_sme_i16i64, do_adda, a, MO_64, gen_helper_sme_addha_d) | ||
104 | TRANS_FEAT(ADDVA_d, aa64_sme_i16i64, do_adda, a, MO_64, gen_helper_sme_addva_d) | ||
105 | |||
106 | +static bool do_outprod(DisasContext *s, arg_op *a, MemOp esz, | ||
107 | + gen_helper_gvec_5 *fn) | ||
108 | +{ | ||
109 | + int svl = streaming_vec_reg_size(s); | ||
110 | + uint32_t desc = simd_desc(svl, svl, a->sub); | ||
111 | + TCGv_ptr za, zn, zm, pn, pm; | ||
112 | + | ||
113 | + if (!sme_smza_enabled_check(s)) { | ||
114 | + return true; | ||
115 | + } | ||
116 | + | ||
117 | + /* Sum XZR+zad to find ZAd. */ | ||
118 | + za = get_tile_rowcol(s, esz, 31, a->zad, false); | ||
119 | + zn = vec_full_reg_ptr(s, a->zn); | ||
120 | + zm = vec_full_reg_ptr(s, a->zm); | ||
121 | + pn = pred_full_reg_ptr(s, a->pn); | ||
122 | + pm = pred_full_reg_ptr(s, a->pm); | ||
123 | + | ||
124 | + fn(za, zn, zm, pn, pm, tcg_constant_i32(desc)); | ||
125 | + | ||
126 | + tcg_temp_free_ptr(za); | ||
127 | + tcg_temp_free_ptr(zn); | ||
128 | + tcg_temp_free_ptr(pn); | ||
129 | + tcg_temp_free_ptr(pm); | ||
130 | + return true; | ||
131 | +} | ||
132 | + | ||
133 | static bool do_outprod_fpst(DisasContext *s, arg_op *a, MemOp esz, | ||
134 | gen_helper_gvec_5_ptr *fn) | ||
135 | { | ||
136 | @@ -XXX,XX +XXX,XX @@ static bool do_outprod_fpst(DisasContext *s, arg_op *a, MemOp esz, | ||
137 | |||
138 | TRANS_FEAT(FMOPA_s, aa64_sme, do_outprod_fpst, a, MO_32, gen_helper_sme_fmopa_s) | ||
139 | TRANS_FEAT(FMOPA_d, aa64_sme_f64f64, do_outprod_fpst, a, MO_64, gen_helper_sme_fmopa_d) | ||
140 | + | ||
141 | +/* TODO: FEAT_EBF16 */ | ||
142 | +TRANS_FEAT(BFMOPA, aa64_sme, do_outprod, a, MO_32, gen_helper_sme_bfmopa) | ||
143 | -- | ||
144 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Unlike the other more generic gen_exception{,_internal}_insn | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | interfaces, breakpoints always refer to the current instruction. | 4 | Message-id: 20220708151540.18136-27-richard.henderson@linaro.org |
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sme.h | 2 ++ | ||
9 | target/arm/sme.decode | 1 + | ||
10 | target/arm/sme_helper.c | 74 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-sme.c | 1 + | ||
12 | 4 files changed, 78 insertions(+) | ||
5 | 13 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190807045335.1361-10-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-a64.c | 7 +++---- | ||
13 | target/arm/translate.c | 8 ++++---- | ||
14 | 2 files changed, 7 insertions(+), 8 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-a64.c | 16 | --- a/target/arm/helper-sme.h |
19 | +++ b/target/arm/translate-a64.c | 17 | +++ b/target/arm/helper-sme.h |
20 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sme_addva_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
21 | s->base.is_jmp = DISAS_NORETURN; | 19 | DEF_HELPER_FLAGS_5(sme_addha_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
20 | DEF_HELPER_FLAGS_5(sme_addva_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
21 | |||
22 | +DEF_HELPER_FLAGS_7(sme_fmopa_h, TCG_CALL_NO_RWG, | ||
23 | + void, ptr, ptr, ptr, ptr, ptr, ptr, i32) | ||
24 | DEF_HELPER_FLAGS_7(sme_fmopa_s, TCG_CALL_NO_RWG, | ||
25 | void, ptr, ptr, ptr, ptr, ptr, ptr, i32) | ||
26 | DEF_HELPER_FLAGS_7(sme_fmopa_d, TCG_CALL_NO_RWG, | ||
27 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/sme.decode | ||
30 | +++ b/target/arm/sme.decode | ||
31 | @@ -XXX,XX +XXX,XX @@ FMOPA_s 10000000 100 ..... ... ... ..... . 00 .. @op_32 | ||
32 | FMOPA_d 10000000 110 ..... ... ... ..... . 0 ... @op_64 | ||
33 | |||
34 | BFMOPA 10000001 100 ..... ... ... ..... . 00 .. @op_32 | ||
35 | +FMOPA_h 10000001 101 ..... ... ... ..... . 00 .. @op_32 | ||
36 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/sme_helper.c | ||
39 | +++ b/target/arm/sme_helper.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t f16mop_adj_pair(uint32_t pair, uint32_t pg, uint32_t neg) | ||
41 | return pair; | ||
22 | } | 42 | } |
23 | 43 | ||
24 | -static void gen_exception_bkpt_insn(DisasContext *s, int offset, | 44 | +static float32 f16_dotadd(float32 sum, uint32_t e1, uint32_t e2, |
25 | - uint32_t syndrome) | 45 | + float_status *s_std, float_status *s_odd) |
26 | +static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syndrome) | 46 | +{ |
47 | + float64 e1r = float16_to_float64(e1 & 0xffff, true, s_std); | ||
48 | + float64 e1c = float16_to_float64(e1 >> 16, true, s_std); | ||
49 | + float64 e2r = float16_to_float64(e2 & 0xffff, true, s_std); | ||
50 | + float64 e2c = float16_to_float64(e2 >> 16, true, s_std); | ||
51 | + float64 t64; | ||
52 | + float32 t32; | ||
53 | + | ||
54 | + /* | ||
55 | + * The ARM pseudocode function FPDot performs both multiplies | ||
56 | + * and the add with a single rounding operation. Emulate this | ||
57 | + * by performing the first multiply in round-to-odd, then doing | ||
58 | + * the second multiply as fused multiply-add, and rounding to | ||
59 | + * float32 all in one step. | ||
60 | + */ | ||
61 | + t64 = float64_mul(e1r, e2r, s_odd); | ||
62 | + t64 = float64r32_muladd(e1c, e2c, t64, 0, s_std); | ||
63 | + | ||
64 | + /* This conversion is exact, because we've already rounded. */ | ||
65 | + t32 = float64_to_float32(t64, s_std); | ||
66 | + | ||
67 | + /* The final accumulation step is not fused. */ | ||
68 | + return float32_add(sum, t32, s_std); | ||
69 | +} | ||
70 | + | ||
71 | +void HELPER(sme_fmopa_h)(void *vza, void *vzn, void *vzm, void *vpn, | ||
72 | + void *vpm, void *vst, uint32_t desc) | ||
73 | +{ | ||
74 | + intptr_t row, col, oprsz = simd_maxsz(desc); | ||
75 | + uint32_t neg = simd_data(desc) * 0x80008000u; | ||
76 | + uint16_t *pn = vpn, *pm = vpm; | ||
77 | + float_status fpst_odd, fpst_std; | ||
78 | + | ||
79 | + /* | ||
80 | + * Make a copy of float_status because this operation does not | ||
81 | + * update the cumulative fp exception status. It also produces | ||
82 | + * default nans. Make a second copy with round-to-odd -- see above. | ||
83 | + */ | ||
84 | + fpst_std = *(float_status *)vst; | ||
85 | + set_default_nan_mode(true, &fpst_std); | ||
86 | + fpst_odd = fpst_std; | ||
87 | + set_float_rounding_mode(float_round_to_odd, &fpst_odd); | ||
88 | + | ||
89 | + for (row = 0; row < oprsz; ) { | ||
90 | + uint16_t prow = pn[H2(row >> 4)]; | ||
91 | + do { | ||
92 | + void *vza_row = vza + tile_vslice_offset(row); | ||
93 | + uint32_t n = *(uint32_t *)(vzn + H1_4(row)); | ||
94 | + | ||
95 | + n = f16mop_adj_pair(n, prow, neg); | ||
96 | + | ||
97 | + for (col = 0; col < oprsz; ) { | ||
98 | + uint16_t pcol = pm[H2(col >> 4)]; | ||
99 | + do { | ||
100 | + if (prow & pcol & 0b0101) { | ||
101 | + uint32_t *a = vza_row + H1_4(col); | ||
102 | + uint32_t m = *(uint32_t *)(vzm + H1_4(col)); | ||
103 | + | ||
104 | + m = f16mop_adj_pair(m, pcol, 0); | ||
105 | + *a = f16_dotadd(*a, n, m, &fpst_std, &fpst_odd); | ||
106 | + | ||
107 | + col += 4; | ||
108 | + pcol >>= 4; | ||
109 | + } | ||
110 | + } while (col & 15); | ||
111 | + } | ||
112 | + row += 4; | ||
113 | + prow >>= 4; | ||
114 | + } while (row & 15); | ||
115 | + } | ||
116 | +} | ||
117 | + | ||
118 | void HELPER(sme_bfmopa)(void *vza, void *vzn, void *vzm, void *vpn, | ||
119 | void *vpm, uint32_t desc) | ||
27 | { | 120 | { |
28 | TCGv_i32 tcg_syn; | 121 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c |
29 | |||
30 | - gen_a64_set_pc_im(s->base.pc_next - offset); | ||
31 | + gen_a64_set_pc_im(s->pc_curr); | ||
32 | tcg_syn = tcg_const_i32(syndrome); | ||
33 | gen_helper_exception_bkpt_insn(cpu_env, tcg_syn); | ||
34 | tcg_temp_free_i32(tcg_syn); | ||
35 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
36 | break; | ||
37 | } | ||
38 | /* BRK */ | ||
39 | - gen_exception_bkpt_insn(s, 4, syn_aa64_bkpt(imm16)); | ||
40 | + gen_exception_bkpt_insn(s, syn_aa64_bkpt(imm16)); | ||
41 | break; | ||
42 | case 2: | ||
43 | if (op2_ll != 0) { | ||
44 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | 122 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/target/arm/translate.c | 123 | --- a/target/arm/translate-sme.c |
47 | +++ b/target/arm/translate.c | 124 | +++ b/target/arm/translate-sme.c |
48 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_insn(DisasContext *s, uint32_t pc, int excp, | 125 | @@ -XXX,XX +XXX,XX @@ static bool do_outprod_fpst(DisasContext *s, arg_op *a, MemOp esz, |
49 | s->base.is_jmp = DISAS_NORETURN; | 126 | return true; |
50 | } | 127 | } |
51 | 128 | ||
52 | -static void gen_exception_bkpt_insn(DisasContext *s, int offset, uint32_t syn) | 129 | +TRANS_FEAT(FMOPA_h, aa64_sme, do_outprod_fpst, a, MO_32, gen_helper_sme_fmopa_h) |
53 | +static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syn) | 130 | TRANS_FEAT(FMOPA_s, aa64_sme, do_outprod_fpst, a, MO_32, gen_helper_sme_fmopa_s) |
54 | { | 131 | TRANS_FEAT(FMOPA_d, aa64_sme_f64f64, do_outprod_fpst, a, MO_64, gen_helper_sme_fmopa_d) |
55 | TCGv_i32 tcg_syn; | ||
56 | |||
57 | gen_set_condexec(s); | ||
58 | - gen_set_pc_im(s, s->base.pc_next - offset); | ||
59 | + gen_set_pc_im(s, s->pc_curr); | ||
60 | tcg_syn = tcg_const_i32(syn); | ||
61 | gen_helper_exception_bkpt_insn(cpu_env, tcg_syn); | ||
62 | tcg_temp_free_i32(tcg_syn); | ||
63 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
64 | case 1: | ||
65 | /* bkpt */ | ||
66 | ARCH(5); | ||
67 | - gen_exception_bkpt_insn(s, 4, syn_aa32_bkpt(imm16, false)); | ||
68 | + gen_exception_bkpt_insn(s, syn_aa32_bkpt(imm16, false)); | ||
69 | break; | ||
70 | case 2: | ||
71 | /* Hypervisor call (v7) */ | ||
72 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
73 | { | ||
74 | int imm8 = extract32(insn, 0, 8); | ||
75 | ARCH(5); | ||
76 | - gen_exception_bkpt_insn(s, 2, syn_aa32_bkpt(imm8, true)); | ||
77 | + gen_exception_bkpt_insn(s, syn_aa32_bkpt(imm8, true)); | ||
78 | break; | ||
79 | } | ||
80 | 132 | ||
81 | -- | 133 | -- |
82 | 2.20.1 | 134 | 2.25.1 |
83 | |||
84 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We currently have 3 different ways of computing the architectural | 3 | This is SMOPA, SUMOPA, USMOPA_s, UMOPA, for both Int8 and Int16. |
4 | value of "PC" as seen in the ARM ARM. | ||
5 | 4 | ||
6 | The value of s->pc has been incremented past the current insn, | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | but that is all. Thus for a32, PC = s->pc + 4; for t32, PC = s->pc; | ||
8 | for t16, PC = s->pc + 2. These differing computations make it | ||
9 | impossible at present to unify the various code paths. | ||
10 | |||
11 | With the newly introduced s->pc_curr, we can compute the correct | ||
12 | value for all cases, using the formula given in the ARM ARM. | ||
13 | |||
14 | This changes the behaviour for load_reg() and load_reg_var() | ||
15 | when called with reg==15 from a 32-bit Thumb instruction: | ||
16 | previously they would have returned the incorrect value | ||
17 | of pc_curr + 6, and now they will return the architecturally | ||
18 | correct value of PC, which is pc_curr + 4. This will not | ||
19 | affect well-behaved guest software, because all of the places | ||
20 | we call these functions from T32 code are instructions where | ||
21 | using r15 is UNPREDICTABLE. Using the architectural PC value | ||
22 | here is more consistent with the T16 and A32 behaviour. | ||
23 | |||
24 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Message-id: 20220708151540.18136-28-richard.henderson@linaro.org |
26 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
27 | Message-id: 20190807045335.1361-4-richard.henderson@linaro.org | ||
28 | [PMM: added commit message note about UNPREDICTABLE T32 cases] | ||
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
30 | --- | 9 | --- |
31 | target/arm/translate.c | 59 ++++++++++++++++-------------------------- | 10 | target/arm/helper-sme.h | 16 ++++++++ |
32 | 1 file changed, 23 insertions(+), 36 deletions(-) | 11 | target/arm/sme.decode | 10 +++++ |
12 | target/arm/sme_helper.c | 82 ++++++++++++++++++++++++++++++++++++++ | ||
13 | target/arm/translate-sme.c | 10 +++++ | ||
14 | 4 files changed, 118 insertions(+) | ||
33 | 15 | ||
34 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 16 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h |
35 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/target/arm/translate.c | 18 | --- a/target/arm/helper-sme.h |
37 | +++ b/target/arm/translate.c | 19 | +++ b/target/arm/helper-sme.h |
38 | @@ -XXX,XX +XXX,XX @@ static inline void store_cpu_offset(TCGv_i32 var, int offset) | 20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_7(sme_fmopa_d, TCG_CALL_NO_RWG, |
39 | #define store_cpu_field(var, name) \ | 21 | void, ptr, ptr, ptr, ptr, ptr, ptr, i32) |
40 | store_cpu_offset(var, offsetof(CPUARMState, name)) | 22 | DEF_HELPER_FLAGS_6(sme_bfmopa, TCG_CALL_NO_RWG, |
41 | 23 | void, ptr, ptr, ptr, ptr, ptr, i32) | |
42 | +/* The architectural value of PC. */ | 24 | +DEF_HELPER_FLAGS_6(sme_smopa_s, TCG_CALL_NO_RWG, |
43 | +static uint32_t read_pc(DisasContext *s) | 25 | + void, ptr, ptr, ptr, ptr, ptr, i32) |
26 | +DEF_HELPER_FLAGS_6(sme_umopa_s, TCG_CALL_NO_RWG, | ||
27 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_6(sme_sumopa_s, TCG_CALL_NO_RWG, | ||
29 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_6(sme_usmopa_s, TCG_CALL_NO_RWG, | ||
31 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_6(sme_smopa_d, TCG_CALL_NO_RWG, | ||
33 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_6(sme_umopa_d, TCG_CALL_NO_RWG, | ||
35 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
36 | +DEF_HELPER_FLAGS_6(sme_sumopa_d, TCG_CALL_NO_RWG, | ||
37 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_6(sme_usmopa_d, TCG_CALL_NO_RWG, | ||
39 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
40 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/sme.decode | ||
43 | +++ b/target/arm/sme.decode | ||
44 | @@ -XXX,XX +XXX,XX @@ FMOPA_d 10000000 110 ..... ... ... ..... . 0 ... @op_64 | ||
45 | |||
46 | BFMOPA 10000001 100 ..... ... ... ..... . 00 .. @op_32 | ||
47 | FMOPA_h 10000001 101 ..... ... ... ..... . 00 .. @op_32 | ||
48 | + | ||
49 | +SMOPA_s 1010000 0 10 0 ..... ... ... ..... . 00 .. @op_32 | ||
50 | +SUMOPA_s 1010000 0 10 1 ..... ... ... ..... . 00 .. @op_32 | ||
51 | +USMOPA_s 1010000 1 10 0 ..... ... ... ..... . 00 .. @op_32 | ||
52 | +UMOPA_s 1010000 1 10 1 ..... ... ... ..... . 00 .. @op_32 | ||
53 | + | ||
54 | +SMOPA_d 1010000 0 11 0 ..... ... ... ..... . 0 ... @op_64 | ||
55 | +SUMOPA_d 1010000 0 11 1 ..... ... ... ..... . 0 ... @op_64 | ||
56 | +USMOPA_d 1010000 1 11 0 ..... ... ... ..... . 0 ... @op_64 | ||
57 | +UMOPA_d 1010000 1 11 1 ..... ... ... ..... . 0 ... @op_64 | ||
58 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/sme_helper.c | ||
61 | +++ b/target/arm/sme_helper.c | ||
62 | @@ -XXX,XX +XXX,XX @@ void HELPER(sme_bfmopa)(void *vza, void *vzn, void *vzm, void *vpn, | ||
63 | } while (row & 15); | ||
64 | } | ||
65 | } | ||
66 | + | ||
67 | +typedef uint64_t IMOPFn(uint64_t, uint64_t, uint64_t, uint8_t, bool); | ||
68 | + | ||
69 | +static inline void do_imopa(uint64_t *za, uint64_t *zn, uint64_t *zm, | ||
70 | + uint8_t *pn, uint8_t *pm, | ||
71 | + uint32_t desc, IMOPFn *fn) | ||
44 | +{ | 72 | +{ |
45 | + return s->pc_curr + (s->thumb ? 4 : 8); | 73 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 8; |
74 | + bool neg = simd_data(desc); | ||
75 | + | ||
76 | + for (row = 0; row < oprsz; ++row) { | ||
77 | + uint8_t pa = pn[H1(row)]; | ||
78 | + uint64_t *za_row = &za[tile_vslice_index(row)]; | ||
79 | + uint64_t n = zn[row]; | ||
80 | + | ||
81 | + for (col = 0; col < oprsz; ++col) { | ||
82 | + uint8_t pb = pm[H1(col)]; | ||
83 | + uint64_t *a = &za_row[col]; | ||
84 | + | ||
85 | + *a = fn(n, zm[col], *a, pa & pb, neg); | ||
86 | + } | ||
87 | + } | ||
46 | +} | 88 | +} |
47 | + | 89 | + |
48 | /* Set a variable to the value of a CPU register. */ | 90 | +#define DEF_IMOP_32(NAME, NTYPE, MTYPE) \ |
49 | static void load_reg_var(DisasContext *s, TCGv_i32 var, int reg) | 91 | +static uint64_t NAME(uint64_t n, uint64_t m, uint64_t a, uint8_t p, bool neg) \ |
50 | { | 92 | +{ \ |
51 | if (reg == 15) { | 93 | + uint32_t sum0 = 0, sum1 = 0; \ |
52 | - uint32_t addr; | 94 | + /* Apply P to N as a mask, making the inactive elements 0. */ \ |
53 | - /* normally, since we updated PC, we need only to add one insn */ | 95 | + n &= expand_pred_b(p); \ |
54 | - if (s->thumb) | 96 | + sum0 += (NTYPE)(n >> 0) * (MTYPE)(m >> 0); \ |
55 | - addr = (long)s->pc + 2; | 97 | + sum0 += (NTYPE)(n >> 8) * (MTYPE)(m >> 8); \ |
56 | - else | 98 | + sum0 += (NTYPE)(n >> 16) * (MTYPE)(m >> 16); \ |
57 | - addr = (long)s->pc + 4; | 99 | + sum0 += (NTYPE)(n >> 24) * (MTYPE)(m >> 24); \ |
58 | - tcg_gen_movi_i32(var, addr); | 100 | + sum1 += (NTYPE)(n >> 32) * (MTYPE)(m >> 32); \ |
59 | + tcg_gen_movi_i32(var, read_pc(s)); | 101 | + sum1 += (NTYPE)(n >> 40) * (MTYPE)(m >> 40); \ |
60 | } else { | 102 | + sum1 += (NTYPE)(n >> 48) * (MTYPE)(m >> 48); \ |
61 | tcg_gen_mov_i32(var, cpu_R[reg]); | 103 | + sum1 += (NTYPE)(n >> 56) * (MTYPE)(m >> 56); \ |
62 | } | 104 | + if (neg) { \ |
63 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 105 | + sum0 = (uint32_t)a - sum0, sum1 = (uint32_t)(a >> 32) - sum1; \ |
64 | /* branch link and change to thumb (blx <offset>) */ | 106 | + } else { \ |
65 | int32_t offset; | 107 | + sum0 = (uint32_t)a + sum0, sum1 = (uint32_t)(a >> 32) + sum1; \ |
66 | 108 | + } \ | |
67 | - val = (uint32_t)s->pc; | 109 | + return ((uint64_t)sum1 << 32) | sum0; \ |
68 | tmp = tcg_temp_new_i32(); | 110 | +} |
69 | - tcg_gen_movi_i32(tmp, val); | 111 | + |
70 | + tcg_gen_movi_i32(tmp, s->pc); | 112 | +#define DEF_IMOP_64(NAME, NTYPE, MTYPE) \ |
71 | store_reg(s, 14, tmp); | 113 | +static uint64_t NAME(uint64_t n, uint64_t m, uint64_t a, uint8_t p, bool neg) \ |
72 | /* Sign-extend the 24-bit offset */ | 114 | +{ \ |
73 | offset = (((int32_t)insn) << 8) >> 8; | 115 | + uint64_t sum = 0; \ |
74 | + val = read_pc(s); | 116 | + /* Apply P to N as a mask, making the inactive elements 0. */ \ |
75 | /* offset * 4 + bit24 * 2 + (thumb bit) */ | 117 | + n &= expand_pred_h(p); \ |
76 | val += (offset << 2) | ((insn >> 23) & 2) | 1; | 118 | + sum += (NTYPE)(n >> 0) * (MTYPE)(m >> 0); \ |
77 | - /* pipeline offset */ | 119 | + sum += (NTYPE)(n >> 16) * (MTYPE)(m >> 16); \ |
78 | - val += 4; | 120 | + sum += (NTYPE)(n >> 32) * (MTYPE)(m >> 32); \ |
79 | /* protected by ARCH(5); above, near the start of uncond block */ | 121 | + sum += (NTYPE)(n >> 48) * (MTYPE)(m >> 48); \ |
80 | gen_bx_im(s, val); | 122 | + return neg ? a - sum : a + sum; \ |
81 | return; | 123 | +} |
82 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 124 | + |
83 | } else { | 125 | +DEF_IMOP_32(smopa_s, int8_t, int8_t) |
84 | /* store */ | 126 | +DEF_IMOP_32(umopa_s, uint8_t, uint8_t) |
85 | if (i == 15) { | 127 | +DEF_IMOP_32(sumopa_s, int8_t, uint8_t) |
86 | - /* special case: r15 = PC + 8 */ | 128 | +DEF_IMOP_32(usmopa_s, uint8_t, int8_t) |
87 | - val = (long)s->pc + 4; | 129 | + |
88 | tmp = tcg_temp_new_i32(); | 130 | +DEF_IMOP_64(smopa_d, int16_t, int16_t) |
89 | - tcg_gen_movi_i32(tmp, val); | 131 | +DEF_IMOP_64(umopa_d, uint16_t, uint16_t) |
90 | + tcg_gen_movi_i32(tmp, read_pc(s)); | 132 | +DEF_IMOP_64(sumopa_d, int16_t, uint16_t) |
91 | } else if (user) { | 133 | +DEF_IMOP_64(usmopa_d, uint16_t, int16_t) |
92 | tmp = tcg_temp_new_i32(); | 134 | + |
93 | tmp2 = tcg_const_i32(i); | 135 | +#define DEF_IMOPH(NAME) \ |
94 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 136 | + void HELPER(sme_##NAME)(void *vza, void *vzn, void *vzm, void *vpn, \ |
95 | int32_t offset; | 137 | + void *vpm, uint32_t desc) \ |
96 | 138 | + { do_imopa(vza, vzn, vzm, vpn, vpm, desc, NAME); } | |
97 | /* branch (and link) */ | 139 | + |
98 | - val = (int32_t)s->pc; | 140 | +DEF_IMOPH(smopa_s) |
99 | if (insn & (1 << 24)) { | 141 | +DEF_IMOPH(umopa_s) |
100 | tmp = tcg_temp_new_i32(); | 142 | +DEF_IMOPH(sumopa_s) |
101 | - tcg_gen_movi_i32(tmp, val); | 143 | +DEF_IMOPH(usmopa_s) |
102 | + tcg_gen_movi_i32(tmp, s->pc); | 144 | +DEF_IMOPH(smopa_d) |
103 | store_reg(s, 14, tmp); | 145 | +DEF_IMOPH(umopa_d) |
104 | } | 146 | +DEF_IMOPH(sumopa_d) |
105 | offset = sextract32(insn << 2, 0, 26); | 147 | +DEF_IMOPH(usmopa_d) |
106 | - val += offset + 4; | 148 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c |
107 | - gen_jmp(s, val); | 149 | index XXXXXXX..XXXXXXX 100644 |
108 | + gen_jmp(s, read_pc(s) + offset); | 150 | --- a/target/arm/translate-sme.c |
109 | } | 151 | +++ b/target/arm/translate-sme.c |
110 | break; | 152 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(FMOPA_d, aa64_sme_f64f64, do_outprod_fpst, a, MO_64, gen_helper_sme_f |
111 | case 0xc: | 153 | |
112 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 154 | /* TODO: FEAT_EBF16 */ |
113 | tcg_temp_free_i32(addr); | 155 | TRANS_FEAT(BFMOPA, aa64_sme, do_outprod, a, MO_32, gen_helper_sme_bfmopa) |
114 | } else if ((insn & (7 << 5)) == 0) { | 156 | + |
115 | /* Table Branch. */ | 157 | +TRANS_FEAT(SMOPA_s, aa64_sme, do_outprod, a, MO_32, gen_helper_sme_smopa_s) |
116 | - if (rn == 15) { | 158 | +TRANS_FEAT(UMOPA_s, aa64_sme, do_outprod, a, MO_32, gen_helper_sme_umopa_s) |
117 | - addr = tcg_temp_new_i32(); | 159 | +TRANS_FEAT(SUMOPA_s, aa64_sme, do_outprod, a, MO_32, gen_helper_sme_sumopa_s) |
118 | - tcg_gen_movi_i32(addr, s->pc); | 160 | +TRANS_FEAT(USMOPA_s, aa64_sme, do_outprod, a, MO_32, gen_helper_sme_usmopa_s) |
119 | - } else { | 161 | + |
120 | - addr = load_reg(s, rn); | 162 | +TRANS_FEAT(SMOPA_d, aa64_sme_i16i64, do_outprod, a, MO_64, gen_helper_sme_smopa_d) |
121 | - } | 163 | +TRANS_FEAT(UMOPA_d, aa64_sme_i16i64, do_outprod, a, MO_64, gen_helper_sme_umopa_d) |
122 | + addr = load_reg(s, rn); | 164 | +TRANS_FEAT(SUMOPA_d, aa64_sme_i16i64, do_outprod, a, MO_64, gen_helper_sme_sumopa_d) |
123 | tmp = load_reg(s, rm); | 165 | +TRANS_FEAT(USMOPA_d, aa64_sme_i16i64, do_outprod, a, MO_64, gen_helper_sme_usmopa_d) |
124 | tcg_gen_add_i32(addr, addr, tmp); | ||
125 | if (insn & (1 << 4)) { | ||
126 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
127 | } | ||
128 | tcg_temp_free_i32(addr); | ||
129 | tcg_gen_shli_i32(tmp, tmp, 1); | ||
130 | - tcg_gen_addi_i32(tmp, tmp, s->pc); | ||
131 | + tcg_gen_addi_i32(tmp, tmp, read_pc(s)); | ||
132 | store_reg(s, 15, tmp); | ||
133 | } else { | ||
134 | bool is_lasr = false; | ||
135 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
136 | tcg_gen_movi_i32(cpu_R[14], s->pc | 1); | ||
137 | } | ||
138 | |||
139 | - offset += s->pc; | ||
140 | + offset += read_pc(s); | ||
141 | if (insn & (1 << 12)) { | ||
142 | /* b/bl */ | ||
143 | gen_jmp(s, offset); | ||
144 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
145 | offset |= (insn & (1 << 11)) << 8; | ||
146 | |||
147 | /* jump to the offset */ | ||
148 | - gen_jmp(s, s->pc + offset); | ||
149 | + gen_jmp(s, read_pc(s) + offset); | ||
150 | } | ||
151 | } else { | ||
152 | /* | ||
153 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
154 | if (insn & (1 << 11)) { | ||
155 | rd = (insn >> 8) & 7; | ||
156 | /* load pc-relative. Bit 1 of PC is ignored. */ | ||
157 | - val = s->pc + 2 + ((insn & 0xff) * 4); | ||
158 | + val = read_pc(s) + ((insn & 0xff) * 4); | ||
159 | val &= ~(uint32_t)2; | ||
160 | addr = tcg_temp_new_i32(); | ||
161 | tcg_gen_movi_i32(addr, val); | ||
162 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
163 | } else { | ||
164 | /* PC. bit 1 is ignored. */ | ||
165 | tmp = tcg_temp_new_i32(); | ||
166 | - tcg_gen_movi_i32(tmp, (s->pc + 2) & ~(uint32_t)2); | ||
167 | + tcg_gen_movi_i32(tmp, read_pc(s) & ~(uint32_t)2); | ||
168 | } | ||
169 | val = (insn & 0xff) * 4; | ||
170 | tcg_gen_addi_i32(tmp, tmp, val); | ||
171 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
172 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, s->condlabel); | ||
173 | tcg_temp_free_i32(tmp); | ||
174 | offset = ((insn & 0xf8) >> 2) | (insn & 0x200) >> 3; | ||
175 | - val = (uint32_t)s->pc + 2; | ||
176 | - val += offset; | ||
177 | - gen_jmp(s, val); | ||
178 | + gen_jmp(s, read_pc(s) + offset); | ||
179 | break; | ||
180 | |||
181 | case 15: /* IT, nop-hint. */ | ||
182 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
183 | arm_skip_unless(s, cond); | ||
184 | |||
185 | /* jump to the offset */ | ||
186 | - val = (uint32_t)s->pc + 2; | ||
187 | + val = read_pc(s); | ||
188 | offset = ((int32_t)insn << 24) >> 24; | ||
189 | val += offset << 1; | ||
190 | gen_jmp(s, val); | ||
191 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
192 | break; | ||
193 | } | ||
194 | /* unconditional branch */ | ||
195 | - val = (uint32_t)s->pc; | ||
196 | + val = read_pc(s); | ||
197 | offset = ((int32_t)insn << 21) >> 21; | ||
198 | - val += (offset << 1) + 2; | ||
199 | + val += offset << 1; | ||
200 | gen_jmp(s, val); | ||
201 | break; | ||
202 | |||
203 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(DisasContext *s, uint32_t insn) | ||
204 | /* 0b1111_0xxx_xxxx_xxxx : BL/BLX prefix */ | ||
205 | uint32_t uoffset = ((int32_t)insn << 21) >> 9; | ||
206 | |||
207 | - tcg_gen_movi_i32(cpu_R[14], s->pc + 2 + uoffset); | ||
208 | + tcg_gen_movi_i32(cpu_R[14], read_pc(s) + uoffset); | ||
209 | } | ||
210 | break; | ||
211 | } | ||
212 | -- | 166 | -- |
213 | 2.20.1 | 167 | 2.25.1 |
214 | |||
215 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Move the getting/putting of the fpsimd registers out of | 3 | This is an SVE instruction that operates using the SVE vector |
4 | kvm_arch_get/put_registers() into their own helper functions | 4 | length but that it is present only if SME is implemented. |
5 | to prepare for alternatively getting/putting SVE registers. | ||
6 | 5 | ||
7 | No functional change. | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
9 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 8 | Message-id: 20220708151540.18136-29-richard.henderson@linaro.org |
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 10 | --- |
14 | target/arm/kvm64.c | 148 +++++++++++++++++++++++++++------------------ | 11 | target/arm/sve.decode | 20 +++++++++++++ |
15 | 1 file changed, 88 insertions(+), 60 deletions(-) | 12 | target/arm/translate-sve.c | 57 ++++++++++++++++++++++++++++++++++++++ |
13 | 2 files changed, 77 insertions(+) | ||
16 | 14 | ||
17 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 15 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/kvm64.c | 17 | --- a/target/arm/sve.decode |
20 | +++ b/target/arm/kvm64.c | 18 | +++ b/target/arm/sve.decode |
21 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_cpreg_level(uint64_t regidx) | 19 | @@ -XXX,XX +XXX,XX @@ BFMLALT_zzxw 01100100 11 1 ..... 0100.1 ..... ..... @rrxr_3a esz=2 |
22 | #define AARCH64_SIMD_CTRL_REG(x) (KVM_REG_ARM64 | KVM_REG_SIZE_U32 | \ | 20 | |
23 | KVM_REG_ARM_CORE | KVM_REG_ARM_CORE_REG(x)) | 21 | ### SVE2 floating-point bfloat16 dot-product (indexed) |
24 | 22 | BFDOT_zzxz 01100100 01 1 ..... 010000 ..... ..... @rrxr_2 esz=2 | |
25 | +static int kvm_arch_put_fpsimd(CPUState *cs) | 23 | + |
24 | +### SVE broadcast predicate element | ||
25 | + | ||
26 | +&psel esz pd pn pm rv imm | ||
27 | +%psel_rv 16:2 !function=plus_12 | ||
28 | +%psel_imm_b 22:2 19:2 | ||
29 | +%psel_imm_h 22:2 20:1 | ||
30 | +%psel_imm_s 22:2 | ||
31 | +%psel_imm_d 23:1 | ||
32 | +@psel ........ .. . ... .. .. pn:4 . pm:4 . pd:4 \ | ||
33 | + &psel rv=%psel_rv | ||
34 | + | ||
35 | +PSEL 00100101 .. 1 ..1 .. 01 .... 0 .... 0 .... \ | ||
36 | + @psel esz=0 imm=%psel_imm_b | ||
37 | +PSEL 00100101 .. 1 .10 .. 01 .... 0 .... 0 .... \ | ||
38 | + @psel esz=1 imm=%psel_imm_h | ||
39 | +PSEL 00100101 .. 1 100 .. 01 .... 0 .... 0 .... \ | ||
40 | + @psel esz=2 imm=%psel_imm_s | ||
41 | +PSEL 00100101 .1 1 000 .. 01 .... 0 .... 0 .... \ | ||
42 | + @psel esz=3 imm=%psel_imm_d | ||
43 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/translate-sve.c | ||
46 | +++ b/target/arm/translate-sve.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static bool do_BFMLAL_zzxw(DisasContext *s, arg_rrxr_esz *a, bool sel) | ||
48 | |||
49 | TRANS_FEAT(BFMLALB_zzxw, aa64_sve_bf16, do_BFMLAL_zzxw, a, false) | ||
50 | TRANS_FEAT(BFMLALT_zzxw, aa64_sve_bf16, do_BFMLAL_zzxw, a, true) | ||
51 | + | ||
52 | +static bool trans_PSEL(DisasContext *s, arg_psel *a) | ||
26 | +{ | 53 | +{ |
27 | + ARMCPU *cpu = ARM_CPU(cs); | 54 | + int vl = vec_full_reg_size(s); |
28 | + CPUARMState *env = &cpu->env; | 55 | + int pl = pred_gvec_reg_size(s); |
29 | + struct kvm_one_reg reg; | 56 | + int elements = vl >> a->esz; |
30 | + uint32_t fpr; | 57 | + TCGv_i64 tmp, didx, dbit; |
31 | + int i, ret; | 58 | + TCGv_ptr ptr; |
32 | + | 59 | + |
33 | + for (i = 0; i < 32; i++) { | 60 | + if (!dc_isar_feature(aa64_sme, s)) { |
34 | + uint64_t *q = aa64_vfp_qreg(env, i); | 61 | + return false; |
35 | +#ifdef HOST_WORDS_BIGENDIAN | 62 | + } |
36 | + uint64_t fp_val[2] = { q[1], q[0] }; | 63 | + if (!sve_access_check(s)) { |
37 | + reg.addr = (uintptr_t)fp_val; | 64 | + return true; |
38 | +#else | ||
39 | + reg.addr = (uintptr_t)q; | ||
40 | +#endif | ||
41 | + reg.id = AARCH64_SIMD_CORE_REG(fp_regs.vregs[i]); | ||
42 | + ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
43 | + if (ret) { | ||
44 | + return ret; | ||
45 | + } | ||
46 | + } | 65 | + } |
47 | + | 66 | + |
48 | + reg.addr = (uintptr_t)(&fpr); | 67 | + tmp = tcg_temp_new_i64(); |
49 | + fpr = vfp_get_fpsr(env); | 68 | + dbit = tcg_temp_new_i64(); |
50 | + reg.id = AARCH64_SIMD_CTRL_REG(fp_regs.fpsr); | 69 | + didx = tcg_temp_new_i64(); |
51 | + ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | 70 | + ptr = tcg_temp_new_ptr(); |
52 | + if (ret) { | 71 | + |
53 | + return ret; | 72 | + /* Compute the predicate element. */ |
73 | + tcg_gen_addi_i64(tmp, cpu_reg(s, a->rv), a->imm); | ||
74 | + if (is_power_of_2(elements)) { | ||
75 | + tcg_gen_andi_i64(tmp, tmp, elements - 1); | ||
76 | + } else { | ||
77 | + tcg_gen_remu_i64(tmp, tmp, tcg_constant_i64(elements)); | ||
54 | + } | 78 | + } |
55 | + | 79 | + |
56 | + reg.addr = (uintptr_t)(&fpr); | 80 | + /* Extract the predicate byte and bit indices. */ |
57 | + fpr = vfp_get_fpcr(env); | 81 | + tcg_gen_shli_i64(tmp, tmp, a->esz); |
58 | + reg.id = AARCH64_SIMD_CTRL_REG(fp_regs.fpcr); | 82 | + tcg_gen_andi_i64(dbit, tmp, 7); |
59 | + ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | 83 | + tcg_gen_shri_i64(didx, tmp, 3); |
60 | + if (ret) { | 84 | + if (HOST_BIG_ENDIAN) { |
61 | + return ret; | 85 | + tcg_gen_xori_i64(didx, didx, 7); |
62 | + } | 86 | + } |
63 | + | 87 | + |
64 | + return 0; | 88 | + /* Load the predicate word. */ |
89 | + tcg_gen_trunc_i64_ptr(ptr, didx); | ||
90 | + tcg_gen_add_ptr(ptr, ptr, cpu_env); | ||
91 | + tcg_gen_ld8u_i64(tmp, ptr, pred_full_reg_offset(s, a->pm)); | ||
92 | + | ||
93 | + /* Extract the predicate bit and replicate to MO_64. */ | ||
94 | + tcg_gen_shr_i64(tmp, tmp, dbit); | ||
95 | + tcg_gen_andi_i64(tmp, tmp, 1); | ||
96 | + tcg_gen_neg_i64(tmp, tmp); | ||
97 | + | ||
98 | + /* Apply to either copy the source, or write zeros. */ | ||
99 | + tcg_gen_gvec_ands(MO_64, pred_full_reg_offset(s, a->pd), | ||
100 | + pred_full_reg_offset(s, a->pn), tmp, pl, pl); | ||
101 | + | ||
102 | + tcg_temp_free_i64(tmp); | ||
103 | + tcg_temp_free_i64(dbit); | ||
104 | + tcg_temp_free_i64(didx); | ||
105 | + tcg_temp_free_ptr(ptr); | ||
106 | + return true; | ||
65 | +} | 107 | +} |
66 | + | ||
67 | int kvm_arch_put_registers(CPUState *cs, int level) | ||
68 | { | ||
69 | struct kvm_one_reg reg; | ||
70 | - uint32_t fpr; | ||
71 | uint64_t val; | ||
72 | - int i; | ||
73 | - int ret; | ||
74 | + int i, ret; | ||
75 | unsigned int el; | ||
76 | |||
77 | ARMCPU *cpu = ARM_CPU(cs); | ||
78 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
79 | } | ||
80 | } | ||
81 | |||
82 | - /* Advanced SIMD and FP registers. */ | ||
83 | - for (i = 0; i < 32; i++) { | ||
84 | - uint64_t *q = aa64_vfp_qreg(env, i); | ||
85 | -#ifdef HOST_WORDS_BIGENDIAN | ||
86 | - uint64_t fp_val[2] = { q[1], q[0] }; | ||
87 | - reg.addr = (uintptr_t)fp_val; | ||
88 | -#else | ||
89 | - reg.addr = (uintptr_t)q; | ||
90 | -#endif | ||
91 | - reg.id = AARCH64_SIMD_CORE_REG(fp_regs.vregs[i]); | ||
92 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
93 | - if (ret) { | ||
94 | - return ret; | ||
95 | - } | ||
96 | - } | ||
97 | - | ||
98 | - reg.addr = (uintptr_t)(&fpr); | ||
99 | - fpr = vfp_get_fpsr(env); | ||
100 | - reg.id = AARCH64_SIMD_CTRL_REG(fp_regs.fpsr); | ||
101 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
102 | - if (ret) { | ||
103 | - return ret; | ||
104 | - } | ||
105 | - | ||
106 | - fpr = vfp_get_fpcr(env); | ||
107 | - reg.id = AARCH64_SIMD_CTRL_REG(fp_regs.fpcr); | ||
108 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
109 | + ret = kvm_arch_put_fpsimd(cs); | ||
110 | if (ret) { | ||
111 | return ret; | ||
112 | } | ||
113 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
114 | return ret; | ||
115 | } | ||
116 | |||
117 | +static int kvm_arch_get_fpsimd(CPUState *cs) | ||
118 | +{ | ||
119 | + ARMCPU *cpu = ARM_CPU(cs); | ||
120 | + CPUARMState *env = &cpu->env; | ||
121 | + struct kvm_one_reg reg; | ||
122 | + uint32_t fpr; | ||
123 | + int i, ret; | ||
124 | + | ||
125 | + for (i = 0; i < 32; i++) { | ||
126 | + uint64_t *q = aa64_vfp_qreg(env, i); | ||
127 | + reg.id = AARCH64_SIMD_CORE_REG(fp_regs.vregs[i]); | ||
128 | + reg.addr = (uintptr_t)q; | ||
129 | + ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
130 | + if (ret) { | ||
131 | + return ret; | ||
132 | + } else { | ||
133 | +#ifdef HOST_WORDS_BIGENDIAN | ||
134 | + uint64_t t; | ||
135 | + t = q[0], q[0] = q[1], q[1] = t; | ||
136 | +#endif | ||
137 | + } | ||
138 | + } | ||
139 | + | ||
140 | + reg.addr = (uintptr_t)(&fpr); | ||
141 | + reg.id = AARCH64_SIMD_CTRL_REG(fp_regs.fpsr); | ||
142 | + ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
143 | + if (ret) { | ||
144 | + return ret; | ||
145 | + } | ||
146 | + vfp_set_fpsr(env, fpr); | ||
147 | + | ||
148 | + reg.addr = (uintptr_t)(&fpr); | ||
149 | + reg.id = AARCH64_SIMD_CTRL_REG(fp_regs.fpcr); | ||
150 | + ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
151 | + if (ret) { | ||
152 | + return ret; | ||
153 | + } | ||
154 | + vfp_set_fpcr(env, fpr); | ||
155 | + | ||
156 | + return 0; | ||
157 | +} | ||
158 | + | ||
159 | int kvm_arch_get_registers(CPUState *cs) | ||
160 | { | ||
161 | struct kvm_one_reg reg; | ||
162 | uint64_t val; | ||
163 | - uint32_t fpr; | ||
164 | unsigned int el; | ||
165 | - int i; | ||
166 | - int ret; | ||
167 | + int i, ret; | ||
168 | |||
169 | ARMCPU *cpu = ARM_CPU(cs); | ||
170 | CPUARMState *env = &cpu->env; | ||
171 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_get_registers(CPUState *cs) | ||
172 | env->spsr = env->banked_spsr[i]; | ||
173 | } | ||
174 | |||
175 | - /* Advanced SIMD and FP registers */ | ||
176 | - for (i = 0; i < 32; i++) { | ||
177 | - uint64_t *q = aa64_vfp_qreg(env, i); | ||
178 | - reg.id = AARCH64_SIMD_CORE_REG(fp_regs.vregs[i]); | ||
179 | - reg.addr = (uintptr_t)q; | ||
180 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
181 | - if (ret) { | ||
182 | - return ret; | ||
183 | - } else { | ||
184 | -#ifdef HOST_WORDS_BIGENDIAN | ||
185 | - uint64_t t; | ||
186 | - t = q[0], q[0] = q[1], q[1] = t; | ||
187 | -#endif | ||
188 | - } | ||
189 | - } | ||
190 | - | ||
191 | - reg.addr = (uintptr_t)(&fpr); | ||
192 | - reg.id = AARCH64_SIMD_CTRL_REG(fp_regs.fpsr); | ||
193 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
194 | + ret = kvm_arch_get_fpsimd(cs); | ||
195 | if (ret) { | ||
196 | return ret; | ||
197 | } | ||
198 | - vfp_set_fpsr(env, fpr); | ||
199 | - | ||
200 | - reg.id = AARCH64_SIMD_CTRL_REG(fp_regs.fpcr); | ||
201 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
202 | - if (ret) { | ||
203 | - return ret; | ||
204 | - } | ||
205 | - vfp_set_fpcr(env, fpr); | ||
206 | |||
207 | ret = kvm_get_vcpu_events(cpu); | ||
208 | if (ret) { | ||
209 | -- | 108 | -- |
210 | 2.20.1 | 109 | 2.25.1 |
211 | |||
212 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Separate shift + extract low will result in one extra insn | 3 | This is an SVE instruction that operates using the SVE vector |
4 | for hosts like RISC-V, MIPS, and Sparc. | 4 | length but that it is present only if SME is implemented. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20190808202616.13782-8-richard.henderson@linaro.org | 8 | Message-id: 20220708151540.18136-30-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/translate.c | 18 ++++++------------ | 11 | target/arm/helper-sve.h | 2 ++ |
12 | 1 file changed, 6 insertions(+), 12 deletions(-) | 12 | target/arm/sve.decode | 1 + |
13 | target/arm/sve_helper.c | 16 ++++++++++++++++ | ||
14 | target/arm/translate-sve.c | 2 ++ | ||
15 | 4 files changed, 21 insertions(+) | ||
13 | 16 | ||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 17 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 19 | --- a/target/arm/helper-sve.h |
17 | +++ b/target/arm/translate.c | 20 | +++ b/target/arm/helper-sve.h |
18 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_revh_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
19 | if (insn & ARM_CP_RW_BIT) { /* TMRRC */ | 22 | |
20 | iwmmxt_load_reg(cpu_V0, wrd); | 23 | DEF_HELPER_FLAGS_4(sve_revw_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
21 | tcg_gen_extrl_i64_i32(cpu_R[rdlo], cpu_V0); | 24 | |
22 | - tcg_gen_shri_i64(cpu_V0, cpu_V0, 32); | 25 | +DEF_HELPER_FLAGS_4(sme_revd_q, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
23 | - tcg_gen_extrl_i64_i32(cpu_R[rdhi], cpu_V0); | 26 | + |
24 | + tcg_gen_extrh_i64_i32(cpu_R[rdhi], cpu_V0); | 27 | DEF_HELPER_FLAGS_4(sve_rbit_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
25 | } else { /* TMCRR */ | 28 | DEF_HELPER_FLAGS_4(sve_rbit_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
26 | tcg_gen_concat_i32_i64(cpu_V0, cpu_R[rdlo], cpu_R[rdhi]); | 29 | DEF_HELPER_FLAGS_4(sve_rbit_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
27 | iwmmxt_store_reg(cpu_V0, wrd); | 30 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode |
28 | @@ -XXX,XX +XXX,XX @@ static int disas_dsp_insn(DisasContext *s, uint32_t insn) | 31 | index XXXXXXX..XXXXXXX 100644 |
29 | if (insn & ARM_CP_RW_BIT) { /* MRA */ | 32 | --- a/target/arm/sve.decode |
30 | iwmmxt_load_reg(cpu_V0, acc); | 33 | +++ b/target/arm/sve.decode |
31 | tcg_gen_extrl_i64_i32(cpu_R[rdlo], cpu_V0); | 34 | @@ -XXX,XX +XXX,XX @@ REVB 00000101 .. 1001 00 100 ... ..... ..... @rd_pg_rn |
32 | - tcg_gen_shri_i64(cpu_V0, cpu_V0, 32); | 35 | REVH 00000101 .. 1001 01 100 ... ..... ..... @rd_pg_rn |
33 | - tcg_gen_extrl_i64_i32(cpu_R[rdhi], cpu_V0); | 36 | REVW 00000101 .. 1001 10 100 ... ..... ..... @rd_pg_rn |
34 | + tcg_gen_extrh_i64_i32(cpu_R[rdhi], cpu_V0); | 37 | RBIT 00000101 .. 1001 11 100 ... ..... ..... @rd_pg_rn |
35 | tcg_gen_andi_i32(cpu_R[rdhi], cpu_R[rdhi], (1 << (40 - 32)) - 1); | 38 | +REVD 00000101 00 1011 10 100 ... ..... ..... @rd_pg_rn_e0 |
36 | } else { /* MAR */ | 39 | |
37 | tcg_gen_concat_i32_i64(cpu_V0, cpu_R[rdlo], cpu_R[rdhi]); | 40 | # SVE vector splice (predicated, destructive) |
38 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 41 | SPLICE 00000101 .. 101 100 100 ... ..... ..... @rdn_pg_rm |
39 | gen_helper_neon_narrow_high_u16(tmp, cpu_V0); | 42 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c |
40 | break; | 43 | index XXXXXXX..XXXXXXX 100644 |
41 | case 2: | 44 | --- a/target/arm/sve_helper.c |
42 | - tcg_gen_shri_i64(cpu_V0, cpu_V0, 32); | 45 | +++ b/target/arm/sve_helper.c |
43 | - tcg_gen_extrl_i64_i32(tmp, cpu_V0); | 46 | @@ -XXX,XX +XXX,XX @@ DO_ZPZ_D(sve_revh_d, uint64_t, hswap64) |
44 | + tcg_gen_extrh_i64_i32(tmp, cpu_V0); | 47 | |
45 | break; | 48 | DO_ZPZ_D(sve_revw_d, uint64_t, wswap64) |
46 | default: abort(); | 49 | |
47 | } | 50 | +void HELPER(sme_revd_q)(void *vd, void *vn, void *vg, uint32_t desc) |
48 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 51 | +{ |
49 | break; | 52 | + intptr_t i, opr_sz = simd_oprsz(desc) / 8; |
50 | case 2: | 53 | + uint64_t *d = vd, *n = vn; |
51 | tcg_gen_addi_i64(cpu_V0, cpu_V0, 1u << 31); | 54 | + uint8_t *pg = vg; |
52 | - tcg_gen_shri_i64(cpu_V0, cpu_V0, 32); | 55 | + |
53 | - tcg_gen_extrl_i64_i32(tmp, cpu_V0); | 56 | + for (i = 0; i < opr_sz; i += 2) { |
54 | + tcg_gen_extrh_i64_i32(tmp, cpu_V0); | 57 | + if (pg[H1(i)] & 1) { |
55 | break; | 58 | + uint64_t n0 = n[i + 0]; |
56 | default: abort(); | 59 | + uint64_t n1 = n[i + 1]; |
57 | } | 60 | + d[i + 0] = n1; |
58 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | 61 | + d[i + 1] = n0; |
59 | tmp = tcg_temp_new_i32(); | 62 | + } |
60 | tcg_gen_extrl_i64_i32(tmp, tmp64); | 63 | + } |
61 | store_reg(s, rt, tmp); | 64 | +} |
62 | - tcg_gen_shri_i64(tmp64, tmp64, 32); | 65 | + |
63 | tmp = tcg_temp_new_i32(); | 66 | DO_ZPZ(sve_rbit_b, uint8_t, H1, revbit8) |
64 | - tcg_gen_extrl_i64_i32(tmp, tmp64); | 67 | DO_ZPZ(sve_rbit_h, uint16_t, H1_2, revbit16) |
65 | + tcg_gen_extrh_i64_i32(tmp, tmp64); | 68 | DO_ZPZ(sve_rbit_s, uint32_t, H1_4, revbit32) |
66 | tcg_temp_free_i64(tmp64); | 69 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
67 | store_reg(s, rt2, tmp); | 70 | index XXXXXXX..XXXXXXX 100644 |
68 | } else { | 71 | --- a/target/arm/translate-sve.c |
69 | @@ -XXX,XX +XXX,XX @@ static void gen_storeq_reg(DisasContext *s, int rlow, int rhigh, TCGv_i64 val) | 72 | +++ b/target/arm/translate-sve.c |
70 | tcg_gen_extrl_i64_i32(tmp, val); | 73 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(REVH, aa64_sve, gen_gvec_ool_arg_zpz, revh_fns[a->esz], a, 0) |
71 | store_reg(s, rlow, tmp); | 74 | TRANS_FEAT(REVW, aa64_sve, gen_gvec_ool_arg_zpz, |
72 | tmp = tcg_temp_new_i32(); | 75 | a->esz == 3 ? gen_helper_sve_revw_d : NULL, a, 0) |
73 | - tcg_gen_shri_i64(val, val, 32); | 76 | |
74 | - tcg_gen_extrl_i64_i32(tmp, val); | 77 | +TRANS_FEAT(REVD, aa64_sme, gen_gvec_ool_arg_zpz, gen_helper_sme_revd_q, a, 0) |
75 | + tcg_gen_extrh_i64_i32(tmp, val); | 78 | + |
76 | store_reg(s, rhigh, tmp); | 79 | TRANS_FEAT(SPLICE, aa64_sve, gen_gvec_ool_arg_zpzz, |
77 | } | 80 | gen_helper_sve_splice, a, a->esz) |
78 | 81 | ||
79 | -- | 82 | -- |
80 | 2.20.1 | 83 | 2.25.1 |
81 | |||
82 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Replace x = double_saturate(y) with x = add_saturate(y, y). | 3 | This is an SVE instruction that operates using the SVE vector |
4 | There is no need for a separate more specialized helper. | 4 | length but that it is present only if SME is implemented. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-31-richard.henderson@linaro.org |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190807045335.1361-12-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/helper.h | 1 - | 11 | target/arm/helper.h | 18 +++++++ |
13 | target/arm/op_helper.c | 15 --------------- | 12 | target/arm/sve.decode | 5 ++ |
14 | target/arm/translate.c | 4 ++-- | 13 | target/arm/translate-sve.c | 102 +++++++++++++++++++++++++++++++++++++ |
15 | 3 files changed, 2 insertions(+), 18 deletions(-) | 14 | target/arm/vec_helper.c | 24 +++++++++ |
15 | 4 files changed, 149 insertions(+) | ||
16 | 16 | ||
17 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 17 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
18 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/helper.h | 19 | --- a/target/arm/helper.h |
20 | +++ b/target/arm/helper.h | 20 | +++ b/target/arm/helper.h |
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(add_saturate, i32, env, i32, i32) | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(gvec_bfmlal, TCG_CALL_NO_RWG, |
22 | DEF_HELPER_3(sub_saturate, i32, env, i32, i32) | 22 | DEF_HELPER_FLAGS_6(gvec_bfmlal_idx, TCG_CALL_NO_RWG, |
23 | DEF_HELPER_3(add_usaturate, i32, env, i32, i32) | 23 | void, ptr, ptr, ptr, ptr, ptr, i32) |
24 | DEF_HELPER_3(sub_usaturate, i32, env, i32, i32) | 24 | |
25 | -DEF_HELPER_2(double_saturate, i32, env, s32) | 25 | +DEF_HELPER_FLAGS_5(gvec_sclamp_b, TCG_CALL_NO_RWG, |
26 | DEF_HELPER_FLAGS_2(sdiv, TCG_CALL_NO_RWG_SE, s32, s32, s32) | 26 | + void, ptr, ptr, ptr, ptr, i32) |
27 | DEF_HELPER_FLAGS_2(udiv, TCG_CALL_NO_RWG_SE, i32, i32, i32) | 27 | +DEF_HELPER_FLAGS_5(gvec_sclamp_h, TCG_CALL_NO_RWG, |
28 | DEF_HELPER_FLAGS_1(rbit, TCG_CALL_NO_RWG_SE, i32, i32) | 28 | + void, ptr, ptr, ptr, ptr, i32) |
29 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 29 | +DEF_HELPER_FLAGS_5(gvec_sclamp_s, TCG_CALL_NO_RWG, |
30 | index XXXXXXX..XXXXXXX 100644 | 30 | + void, ptr, ptr, ptr, ptr, i32) |
31 | --- a/target/arm/op_helper.c | 31 | +DEF_HELPER_FLAGS_5(gvec_sclamp_d, TCG_CALL_NO_RWG, |
32 | +++ b/target/arm/op_helper.c | 32 | + void, ptr, ptr, ptr, ptr, i32) |
33 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sub_saturate)(CPUARMState *env, uint32_t a, uint32_t b) | 33 | + |
34 | return res; | 34 | +DEF_HELPER_FLAGS_5(gvec_uclamp_b, TCG_CALL_NO_RWG, |
35 | + void, ptr, ptr, ptr, ptr, i32) | ||
36 | +DEF_HELPER_FLAGS_5(gvec_uclamp_h, TCG_CALL_NO_RWG, | ||
37 | + void, ptr, ptr, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_5(gvec_uclamp_s, TCG_CALL_NO_RWG, | ||
39 | + void, ptr, ptr, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_5(gvec_uclamp_d, TCG_CALL_NO_RWG, | ||
41 | + void, ptr, ptr, ptr, ptr, i32) | ||
42 | + | ||
43 | #ifdef TARGET_AARCH64 | ||
44 | #include "helper-a64.h" | ||
45 | #include "helper-sve.h" | ||
46 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/sve.decode | ||
49 | +++ b/target/arm/sve.decode | ||
50 | @@ -XXX,XX +XXX,XX @@ PSEL 00100101 .. 1 100 .. 01 .... 0 .... 0 .... \ | ||
51 | @psel esz=2 imm=%psel_imm_s | ||
52 | PSEL 00100101 .1 1 000 .. 01 .... 0 .... 0 .... \ | ||
53 | @psel esz=3 imm=%psel_imm_d | ||
54 | + | ||
55 | +### SVE clamp | ||
56 | + | ||
57 | +SCLAMP 01000100 .. 0 ..... 110000 ..... ..... @rda_rn_rm | ||
58 | +UCLAMP 01000100 .. 0 ..... 110001 ..... ..... @rda_rn_rm | ||
59 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/target/arm/translate-sve.c | ||
62 | +++ b/target/arm/translate-sve.c | ||
63 | @@ -XXX,XX +XXX,XX @@ static bool trans_PSEL(DisasContext *s, arg_psel *a) | ||
64 | tcg_temp_free_ptr(ptr); | ||
65 | return true; | ||
35 | } | 66 | } |
36 | 67 | + | |
37 | -uint32_t HELPER(double_saturate)(CPUARMState *env, int32_t val) | 68 | +static void gen_sclamp_i32(TCGv_i32 d, TCGv_i32 n, TCGv_i32 m, TCGv_i32 a) |
38 | -{ | 69 | +{ |
39 | - uint32_t res; | 70 | + tcg_gen_smax_i32(d, a, n); |
40 | - if (val >= 0x40000000) { | 71 | + tcg_gen_smin_i32(d, d, m); |
41 | - res = ~SIGNBIT; | 72 | +} |
42 | - env->QF = 1; | 73 | + |
43 | - } else if (val <= (int32_t)0xc0000000) { | 74 | +static void gen_sclamp_i64(TCGv_i64 d, TCGv_i64 n, TCGv_i64 m, TCGv_i64 a) |
44 | - res = SIGNBIT; | 75 | +{ |
45 | - env->QF = 1; | 76 | + tcg_gen_smax_i64(d, a, n); |
46 | - } else { | 77 | + tcg_gen_smin_i64(d, d, m); |
47 | - res = val << 1; | 78 | +} |
48 | - } | 79 | + |
49 | - return res; | 80 | +static void gen_sclamp_vec(unsigned vece, TCGv_vec d, TCGv_vec n, |
50 | -} | 81 | + TCGv_vec m, TCGv_vec a) |
51 | - | 82 | +{ |
52 | uint32_t HELPER(add_usaturate)(CPUARMState *env, uint32_t a, uint32_t b) | 83 | + tcg_gen_smax_vec(vece, d, a, n); |
53 | { | 84 | + tcg_gen_smin_vec(vece, d, d, m); |
54 | uint32_t res = a + b; | 85 | +} |
55 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 86 | + |
56 | index XXXXXXX..XXXXXXX 100644 | 87 | +static void gen_sclamp(unsigned vece, uint32_t d, uint32_t n, uint32_t m, |
57 | --- a/target/arm/translate.c | 88 | + uint32_t a, uint32_t oprsz, uint32_t maxsz) |
58 | +++ b/target/arm/translate.c | 89 | +{ |
59 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 90 | + static const TCGOpcode vecop[] = { |
60 | tmp = load_reg(s, rm); | 91 | + INDEX_op_smin_vec, INDEX_op_smax_vec, 0 |
61 | tmp2 = load_reg(s, rn); | 92 | + }; |
62 | if (op1 & 2) | 93 | + static const GVecGen4 ops[4] = { |
63 | - gen_helper_double_saturate(tmp2, cpu_env, tmp2); | 94 | + { .fniv = gen_sclamp_vec, |
64 | + gen_helper_add_saturate(tmp2, cpu_env, tmp2, tmp2); | 95 | + .fno = gen_helper_gvec_sclamp_b, |
65 | if (op1 & 1) | 96 | + .opt_opc = vecop, |
66 | gen_helper_sub_saturate(tmp, cpu_env, tmp, tmp2); | 97 | + .vece = MO_8 }, |
67 | else | 98 | + { .fniv = gen_sclamp_vec, |
68 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 99 | + .fno = gen_helper_gvec_sclamp_h, |
69 | tmp = load_reg(s, rn); | 100 | + .opt_opc = vecop, |
70 | tmp2 = load_reg(s, rm); | 101 | + .vece = MO_16 }, |
71 | if (op & 1) | 102 | + { .fni4 = gen_sclamp_i32, |
72 | - gen_helper_double_saturate(tmp, cpu_env, tmp); | 103 | + .fniv = gen_sclamp_vec, |
73 | + gen_helper_add_saturate(tmp, cpu_env, tmp, tmp); | 104 | + .fno = gen_helper_gvec_sclamp_s, |
74 | if (op & 2) | 105 | + .opt_opc = vecop, |
75 | gen_helper_sub_saturate(tmp, cpu_env, tmp2, tmp); | 106 | + .vece = MO_32 }, |
76 | else | 107 | + { .fni8 = gen_sclamp_i64, |
108 | + .fniv = gen_sclamp_vec, | ||
109 | + .fno = gen_helper_gvec_sclamp_d, | ||
110 | + .opt_opc = vecop, | ||
111 | + .vece = MO_64, | ||
112 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64 } | ||
113 | + }; | ||
114 | + tcg_gen_gvec_4(d, n, m, a, oprsz, maxsz, &ops[vece]); | ||
115 | +} | ||
116 | + | ||
117 | +TRANS_FEAT(SCLAMP, aa64_sme, gen_gvec_fn_arg_zzzz, gen_sclamp, a) | ||
118 | + | ||
119 | +static void gen_uclamp_i32(TCGv_i32 d, TCGv_i32 n, TCGv_i32 m, TCGv_i32 a) | ||
120 | +{ | ||
121 | + tcg_gen_umax_i32(d, a, n); | ||
122 | + tcg_gen_umin_i32(d, d, m); | ||
123 | +} | ||
124 | + | ||
125 | +static void gen_uclamp_i64(TCGv_i64 d, TCGv_i64 n, TCGv_i64 m, TCGv_i64 a) | ||
126 | +{ | ||
127 | + tcg_gen_umax_i64(d, a, n); | ||
128 | + tcg_gen_umin_i64(d, d, m); | ||
129 | +} | ||
130 | + | ||
131 | +static void gen_uclamp_vec(unsigned vece, TCGv_vec d, TCGv_vec n, | ||
132 | + TCGv_vec m, TCGv_vec a) | ||
133 | +{ | ||
134 | + tcg_gen_umax_vec(vece, d, a, n); | ||
135 | + tcg_gen_umin_vec(vece, d, d, m); | ||
136 | +} | ||
137 | + | ||
138 | +static void gen_uclamp(unsigned vece, uint32_t d, uint32_t n, uint32_t m, | ||
139 | + uint32_t a, uint32_t oprsz, uint32_t maxsz) | ||
140 | +{ | ||
141 | + static const TCGOpcode vecop[] = { | ||
142 | + INDEX_op_umin_vec, INDEX_op_umax_vec, 0 | ||
143 | + }; | ||
144 | + static const GVecGen4 ops[4] = { | ||
145 | + { .fniv = gen_uclamp_vec, | ||
146 | + .fno = gen_helper_gvec_uclamp_b, | ||
147 | + .opt_opc = vecop, | ||
148 | + .vece = MO_8 }, | ||
149 | + { .fniv = gen_uclamp_vec, | ||
150 | + .fno = gen_helper_gvec_uclamp_h, | ||
151 | + .opt_opc = vecop, | ||
152 | + .vece = MO_16 }, | ||
153 | + { .fni4 = gen_uclamp_i32, | ||
154 | + .fniv = gen_uclamp_vec, | ||
155 | + .fno = gen_helper_gvec_uclamp_s, | ||
156 | + .opt_opc = vecop, | ||
157 | + .vece = MO_32 }, | ||
158 | + { .fni8 = gen_uclamp_i64, | ||
159 | + .fniv = gen_uclamp_vec, | ||
160 | + .fno = gen_helper_gvec_uclamp_d, | ||
161 | + .opt_opc = vecop, | ||
162 | + .vece = MO_64, | ||
163 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64 } | ||
164 | + }; | ||
165 | + tcg_gen_gvec_4(d, n, m, a, oprsz, maxsz, &ops[vece]); | ||
166 | +} | ||
167 | + | ||
168 | +TRANS_FEAT(UCLAMP, aa64_sme, gen_gvec_fn_arg_zzzz, gen_uclamp, a) | ||
169 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
170 | index XXXXXXX..XXXXXXX 100644 | ||
171 | --- a/target/arm/vec_helper.c | ||
172 | +++ b/target/arm/vec_helper.c | ||
173 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_bfmlal_idx)(void *vd, void *vn, void *vm, | ||
174 | } | ||
175 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
176 | } | ||
177 | + | ||
178 | +#define DO_CLAMP(NAME, TYPE) \ | ||
179 | +void HELPER(NAME)(void *d, void *n, void *m, void *a, uint32_t desc) \ | ||
180 | +{ \ | ||
181 | + intptr_t i, opr_sz = simd_oprsz(desc); \ | ||
182 | + for (i = 0; i < opr_sz; i += sizeof(TYPE)) { \ | ||
183 | + TYPE aa = *(TYPE *)(a + i); \ | ||
184 | + TYPE nn = *(TYPE *)(n + i); \ | ||
185 | + TYPE mm = *(TYPE *)(m + i); \ | ||
186 | + TYPE dd = MIN(MAX(aa, nn), mm); \ | ||
187 | + *(TYPE *)(d + i) = dd; \ | ||
188 | + } \ | ||
189 | + clear_tail(d, opr_sz, simd_maxsz(desc)); \ | ||
190 | +} | ||
191 | + | ||
192 | +DO_CLAMP(gvec_sclamp_b, int8_t) | ||
193 | +DO_CLAMP(gvec_sclamp_h, int16_t) | ||
194 | +DO_CLAMP(gvec_sclamp_s, int32_t) | ||
195 | +DO_CLAMP(gvec_sclamp_d, int64_t) | ||
196 | + | ||
197 | +DO_CLAMP(gvec_uclamp_b, uint8_t) | ||
198 | +DO_CLAMP(gvec_uclamp_h, uint16_t) | ||
199 | +DO_CLAMP(gvec_uclamp_s, uint32_t) | ||
200 | +DO_CLAMP(gvec_uclamp_d, uint64_t) | ||
77 | -- | 201 | -- |
78 | 2.20.1 | 202 | 2.25.1 |
79 | |||
80 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The current implementation of ZCR_ELx matches the architecture, only | 3 | We can handle both exception entry and exception return by |
4 | implementing the lower four bits, with the rest RAZ/WI. This puts | 4 | hooking into aarch64_sve_change_el. |
5 | a strict limit on ARM_MAX_VQ of 16. Make sure we don't let ARM_MAX_VQ | ||
6 | grow without a corresponding update here. | ||
7 | 5 | ||
8 | Suggested-by: Dave Martin <Dave.Martin@arm.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Message-id: 20220708151540.18136-32-richard.henderson@linaro.org |
11 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 10 | --- |
14 | target/arm/helper.c | 1 + | 11 | target/arm/helper.c | 15 +++++++++++++-- |
15 | 1 file changed, 1 insertion(+) | 12 | 1 file changed, 13 insertions(+), 2 deletions(-) |
16 | 13 | ||
17 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
20 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
21 | @@ -XXX,XX +XXX,XX @@ static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 18 | @@ -XXX,XX +XXX,XX @@ void aarch64_sve_change_el(CPUARMState *env, int old_el, |
22 | int new_len; | 19 | return; |
23 | 20 | } | |
24 | /* Bits other than [3:0] are RAZ/WI. */ | 21 | |
25 | + QEMU_BUILD_BUG_ON(ARM_MAX_VQ > 16); | 22 | + old_a64 = old_el ? arm_el_is_aa64(env, old_el) : el0_a64; |
26 | raw_write(env, ri, value & 0xf); | 23 | + new_a64 = new_el ? arm_el_is_aa64(env, new_el) : el0_a64; |
27 | 24 | + | |
25 | + /* | ||
26 | + * Both AArch64.TakeException and AArch64.ExceptionReturn | ||
27 | + * invoke ResetSVEState when taking an exception from, or | ||
28 | + * returning to, AArch32 state when PSTATE.SM is enabled. | ||
29 | + */ | ||
30 | + if (old_a64 != new_a64 && FIELD_EX64(env->svcr, SVCR, SM)) { | ||
31 | + arm_reset_sve_state(env); | ||
32 | + return; | ||
33 | + } | ||
34 | + | ||
28 | /* | 35 | /* |
36 | * DDI0584A.d sec 3.2: "If SVE instructions are disabled or trapped | ||
37 | * at ELx, or not available because the EL is in AArch32 state, then | ||
38 | @@ -XXX,XX +XXX,XX @@ void aarch64_sve_change_el(CPUARMState *env, int old_el, | ||
39 | * we already have the correct register contents when encountering the | ||
40 | * vq0->vq0 transition between EL0->EL1. | ||
41 | */ | ||
42 | - old_a64 = old_el ? arm_el_is_aa64(env, old_el) : el0_a64; | ||
43 | old_len = (old_a64 && !sve_exception_el(env, old_el) | ||
44 | ? sve_vqm1_for_el(env, old_el) : 0); | ||
45 | - new_a64 = new_el ? arm_el_is_aa64(env, new_el) : el0_a64; | ||
46 | new_len = (new_a64 && !sve_exception_el(env, new_el) | ||
47 | ? sve_vqm1_for_el(env, new_el) : 0); | ||
48 | |||
29 | -- | 49 | -- |
30 | 2.20.1 | 50 | 2.25.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | While most features are now detected by probing the ID_* registers | 3 | Note that SME remains effectively disabled for user-only, |
4 | kernels can (and do) use MIDR_EL1 for working out of they have to | 4 | because we do not yet set CPACR_EL1.SMEN. This needs to |
5 | apply errata. This can trip up warnings in the kernel as it tries to | 5 | wait until the kernel ABI is implemented. |
6 | work out if it should apply workarounds to features that don't | ||
7 | actually exist in the reported CPU type. | ||
8 | 6 | ||
9 | Avoid this problem by synthesising our own MIDR value. | ||
10 | |||
11 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 20190726113950.7499-1-alex.bennee@linaro.org | 9 | Message-id: 20220708151540.18136-33-richard.henderson@linaro.org |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 11 | --- |
17 | target/arm/cpu.h | 6 ++++++ | 12 | docs/system/arm/emulation.rst | 4 ++++ |
18 | target/arm/cpu64.c | 19 +++++++++++++++++++ | 13 | target/arm/cpu64.c | 11 +++++++++++ |
19 | 2 files changed, 25 insertions(+) | 14 | 2 files changed, 15 insertions(+) |
20 | 15 | ||
21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
22 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.h | 18 | --- a/docs/system/arm/emulation.rst |
24 | +++ b/target/arm/cpu.h | 19 | +++ b/docs/system/arm/emulation.rst |
25 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_FPCCR, ASPEN, 31, 1) | 20 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
26 | /* | 21 | - FEAT_SHA512 (Advanced SIMD SHA512 instructions) |
27 | * System register ID fields. | 22 | - FEAT_SM3 (Advanced SIMD SM3 instructions) |
28 | */ | 23 | - FEAT_SM4 (Advanced SIMD SM4 instructions) |
29 | +FIELD(MIDR_EL1, REVISION, 0, 4) | 24 | +- FEAT_SME (Scalable Matrix Extension) |
30 | +FIELD(MIDR_EL1, PARTNUM, 4, 12) | 25 | +- FEAT_SME_FA64 (Full A64 instruction set in Streaming SVE mode) |
31 | +FIELD(MIDR_EL1, ARCHITECTURE, 16, 4) | 26 | +- FEAT_SME_F64F64 (Double-precision floating-point outer product instructions) |
32 | +FIELD(MIDR_EL1, VARIANT, 20, 4) | 27 | +- FEAT_SME_I16I64 (16-bit to 64-bit integer widening outer product instructions) |
33 | +FIELD(MIDR_EL1, IMPLEMENTER, 24, 8) | 28 | - FEAT_SPECRES (Speculation restriction instructions) |
34 | + | 29 | - FEAT_SSBS (Speculative Store Bypass Safe) |
35 | FIELD(ID_ISAR0, SWAP, 0, 4) | 30 | - FEAT_TLBIOS (TLB invalidate instructions in Outer Shareable domain) |
36 | FIELD(ID_ISAR0, BITCOUNT, 4, 4) | ||
37 | FIELD(ID_ISAR0, BITFIELD, 8, 4) | ||
38 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 31 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
39 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/target/arm/cpu64.c | 33 | --- a/target/arm/cpu64.c |
41 | +++ b/target/arm/cpu64.c | 34 | +++ b/target/arm/cpu64.c |
42 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 35 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
43 | uint32_t u; | 36 | */ |
44 | aarch64_a57_initfn(obj); | 37 | t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); /* FEAT_MTE3 */ |
45 | 38 | t = FIELD_DP64(t, ID_AA64PFR1, RAS_FRAC, 0); /* FEAT_RASv1p1 + FEAT_DoubleFault */ | |
46 | + /* | 39 | + t = FIELD_DP64(t, ID_AA64PFR1, SME, 1); /* FEAT_SME */ |
47 | + * Reset MIDR so the guest doesn't mistake our 'max' CPU type for a real | 40 | t = FIELD_DP64(t, ID_AA64PFR1, CSV2_FRAC, 0); /* FEAT_CSV2_2 */ |
48 | + * one and try to apply errata workarounds or use impdef features we | 41 | cpu->isar.id_aa64pfr1 = t; |
49 | + * don't provide. | 42 | |
50 | + * An IMPLEMENTER field of 0 means "reserved for software use"; | 43 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
51 | + * ARCHITECTURE must be 0xf indicating "v7 or later, check ID registers | 44 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ |
52 | + * to see which features are present"; | 45 | cpu->isar.id_aa64dfr0 = t; |
53 | + * the VARIANT, PARTNUM and REVISION fields are all implementation | 46 | |
54 | + * defined and we choose to define PARTNUM just in case guest | 47 | + t = cpu->isar.id_aa64smfr0; |
55 | + * code needs to distinguish this QEMU CPU from other software | 48 | + t = FIELD_DP64(t, ID_AA64SMFR0, F32F32, 1); /* FEAT_SME */ |
56 | + * implementations, though this shouldn't be needed. | 49 | + t = FIELD_DP64(t, ID_AA64SMFR0, B16F32, 1); /* FEAT_SME */ |
57 | + */ | 50 | + t = FIELD_DP64(t, ID_AA64SMFR0, F16F32, 1); /* FEAT_SME */ |
58 | + t = FIELD_DP64(0, MIDR_EL1, IMPLEMENTER, 0); | 51 | + t = FIELD_DP64(t, ID_AA64SMFR0, I8I32, 0xf); /* FEAT_SME */ |
59 | + t = FIELD_DP64(t, MIDR_EL1, ARCHITECTURE, 0xf); | 52 | + t = FIELD_DP64(t, ID_AA64SMFR0, F64F64, 1); /* FEAT_SME_F64F64 */ |
60 | + t = FIELD_DP64(t, MIDR_EL1, PARTNUM, 'Q'); | 53 | + t = FIELD_DP64(t, ID_AA64SMFR0, I16I64, 0xf); /* FEAT_SME_I16I64 */ |
61 | + t = FIELD_DP64(t, MIDR_EL1, VARIANT, 0); | 54 | + t = FIELD_DP64(t, ID_AA64SMFR0, FA64, 1); /* FEAT_SME_FA64 */ |
62 | + t = FIELD_DP64(t, MIDR_EL1, REVISION, 0); | 55 | + cpu->isar.id_aa64smfr0 = t; |
63 | + cpu->midr = t; | ||
64 | + | 56 | + |
65 | t = cpu->isar.id_aa64isar0; | 57 | /* Replicate the same data to the 32-bit id registers. */ |
66 | t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* AES + PMULL */ | 58 | aa32_max_features(cpu); |
67 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); | 59 | |
68 | -- | 60 | -- |
69 | 2.20.1 | 61 | 2.25.1 |
70 | |||
71 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Rotate is the more compact and obvious way to swap 16-bit | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | elements of a 32-bit word. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20190808202616.13782-6-richard.henderson@linaro.org | 5 | Message-id: 20220708151540.18136-34-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | target/arm/translate.c | 6 +----- | 8 | linux-user/aarch64/target_cpu.h | 5 ++++- |
12 | 1 file changed, 1 insertion(+), 5 deletions(-) | 9 | 1 file changed, 4 insertions(+), 1 deletion(-) |
13 | 10 | ||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/linux-user/aarch64/target_cpu.h b/linux-user/aarch64/target_cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 13 | --- a/linux-user/aarch64/target_cpu.h |
17 | +++ b/target/arm/translate.c | 14 | +++ b/linux-user/aarch64/target_cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 gen_muls_i64_i32(TCGv_i32 a, TCGv_i32 b) | 15 | @@ -XXX,XX +XXX,XX @@ static inline void cpu_clone_regs_parent(CPUARMState *env, unsigned flags) |
19 | /* Swap low and high halfwords. */ | 16 | |
20 | static void gen_swap_half(TCGv_i32 var) | 17 | static inline void cpu_set_tls(CPUARMState *env, target_ulong newtls) |
21 | { | 18 | { |
22 | - TCGv_i32 tmp = tcg_temp_new_i32(); | 19 | - /* Note that AArch64 Linux keeps the TLS pointer in TPIDR; this is |
23 | - tcg_gen_shri_i32(tmp, var, 16); | 20 | + /* |
24 | - tcg_gen_shli_i32(var, var, 16); | 21 | + * Note that AArch64 Linux keeps the TLS pointer in TPIDR; this is |
25 | - tcg_gen_or_i32(var, var, tmp); | 22 | * different from AArch32 Linux, which uses TPIDRRO. |
26 | - tcg_temp_free_i32(tmp); | 23 | */ |
27 | + tcg_gen_rotri_i32(var, var, 16); | 24 | env->cp15.tpidr_el[0] = newtls; |
25 | + /* TPIDR2_EL0 is cleared with CLONE_SETTLS. */ | ||
26 | + env->cp15.tpidr2_el0 = 0; | ||
28 | } | 27 | } |
29 | 28 | ||
30 | /* Dual 16-bit add. Result placed in t0 and t1 is marked as dead. | 29 | static inline abi_ulong get_sp_from_cpustate(CPUARMState *state) |
31 | -- | 30 | -- |
32 | 2.20.1 | 31 | 2.25.1 |
33 | |||
34 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220708151540.18136-35-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | linux-user/aarch64/cpu_loop.c | 9 +++++++++ | ||
9 | 1 file changed, 9 insertions(+) | ||
10 | |||
11 | diff --git a/linux-user/aarch64/cpu_loop.c b/linux-user/aarch64/cpu_loop.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/linux-user/aarch64/cpu_loop.c | ||
14 | +++ b/linux-user/aarch64/cpu_loop.c | ||
15 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) | ||
16 | |||
17 | switch (trapnr) { | ||
18 | case EXCP_SWI: | ||
19 | + /* | ||
20 | + * On syscall, PSTATE.ZA is preserved, along with the ZA matrix. | ||
21 | + * PSTATE.SM is cleared, per SMSTOP, which does ResetSVEState. | ||
22 | + */ | ||
23 | + if (FIELD_EX64(env->svcr, SVCR, SM)) { | ||
24 | + env->svcr = FIELD_DP64(env->svcr, SVCR, SM, 0); | ||
25 | + arm_rebuild_hflags(env); | ||
26 | + arm_reset_sve_state(env); | ||
27 | + } | ||
28 | ret = do_syscall(env, | ||
29 | env->xregs[8], | ||
30 | env->xregs[0], | ||
31 | -- | ||
32 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Make sure to zero the currently reserved fields. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220708151540.18136-36-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | linux-user/aarch64/signal.c | 9 ++++++++- | ||
11 | 1 file changed, 8 insertions(+), 1 deletion(-) | ||
12 | |||
13 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/linux-user/aarch64/signal.c | ||
16 | +++ b/linux-user/aarch64/signal.c | ||
17 | @@ -XXX,XX +XXX,XX @@ struct target_extra_context { | ||
18 | struct target_sve_context { | ||
19 | struct target_aarch64_ctx head; | ||
20 | uint16_t vl; | ||
21 | - uint16_t reserved[3]; | ||
22 | + uint16_t flags; | ||
23 | + uint16_t reserved[2]; | ||
24 | /* The actual SVE data immediately follows. It is laid out | ||
25 | * according to TARGET_SVE_SIG_{Z,P}REG_OFFSET, based off of | ||
26 | * the original struct pointer. | ||
27 | @@ -XXX,XX +XXX,XX @@ struct target_sve_context { | ||
28 | #define TARGET_SVE_SIG_CONTEXT_SIZE(VQ) \ | ||
29 | (TARGET_SVE_SIG_PREG_OFFSET(VQ, 17)) | ||
30 | |||
31 | +#define TARGET_SVE_SIG_FLAG_SM 1 | ||
32 | + | ||
33 | struct target_rt_sigframe { | ||
34 | struct target_siginfo info; | ||
35 | struct target_ucontext uc; | ||
36 | @@ -XXX,XX +XXX,XX @@ static void target_setup_sve_record(struct target_sve_context *sve, | ||
37 | { | ||
38 | int i, j; | ||
39 | |||
40 | + memset(sve, 0, sizeof(*sve)); | ||
41 | __put_user(TARGET_SVE_MAGIC, &sve->head.magic); | ||
42 | __put_user(size, &sve->head.size); | ||
43 | __put_user(vq * TARGET_SVE_VQ_BYTES, &sve->vl); | ||
44 | + if (FIELD_EX64(env->svcr, SVCR, SM)) { | ||
45 | + __put_user(TARGET_SVE_SIG_FLAG_SM, &sve->flags); | ||
46 | + } | ||
47 | |||
48 | /* Note that SVE regs are stored as a byte stream, with each byte element | ||
49 | * at a subsequent address. This corresponds to a little-endian store | ||
50 | -- | ||
51 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | A couple return -EINVAL's forgot their '-'s. | 3 | Fold the return value setting into the goto, so each |
4 | point of failure need not do both. | ||
4 | 5 | ||
5 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Message-id: 20220708151540.18136-37-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/kvm64.c | 4 ++-- | 11 | linux-user/aarch64/signal.c | 26 +++++++++++--------------- |
11 | 1 file changed, 2 insertions(+), 2 deletions(-) | 12 | 1 file changed, 11 insertions(+), 15 deletions(-) |
12 | 13 | ||
13 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 14 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/kvm64.c | 16 | --- a/linux-user/aarch64/signal.c |
16 | +++ b/target/arm/kvm64.c | 17 | +++ b/linux-user/aarch64/signal.c |
17 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | 18 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, |
18 | write_cpustate_to_list(cpu, true); | 19 | struct target_sve_context *sve = NULL; |
19 | 20 | uint64_t extra_datap = 0; | |
20 | if (!write_list_to_kvmstate(cpu, level)) { | 21 | bool used_extra = false; |
21 | - return EINVAL; | 22 | - bool err = false; |
22 | + return -EINVAL; | 23 | int vq = 0, sve_size = 0; |
24 | |||
25 | target_restore_general_frame(env, sf); | ||
26 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
27 | switch (magic) { | ||
28 | case 0: | ||
29 | if (size != 0) { | ||
30 | - err = true; | ||
31 | - goto exit; | ||
32 | + goto err; | ||
33 | } | ||
34 | if (used_extra) { | ||
35 | ctx = NULL; | ||
36 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
37 | |||
38 | case TARGET_FPSIMD_MAGIC: | ||
39 | if (fpsimd || size != sizeof(struct target_fpsimd_context)) { | ||
40 | - err = true; | ||
41 | - goto exit; | ||
42 | + goto err; | ||
43 | } | ||
44 | fpsimd = (struct target_fpsimd_context *)ctx; | ||
45 | break; | ||
46 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
47 | break; | ||
48 | } | ||
49 | } | ||
50 | - err = true; | ||
51 | - goto exit; | ||
52 | + goto err; | ||
53 | |||
54 | case TARGET_EXTRA_MAGIC: | ||
55 | if (extra || size != sizeof(struct target_extra_context)) { | ||
56 | - err = true; | ||
57 | - goto exit; | ||
58 | + goto err; | ||
59 | } | ||
60 | __get_user(extra_datap, | ||
61 | &((struct target_extra_context *)ctx)->datap); | ||
62 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
63 | /* Unknown record -- we certainly didn't generate it. | ||
64 | * Did we in fact get out of sync? | ||
65 | */ | ||
66 | - err = true; | ||
67 | - goto exit; | ||
68 | + goto err; | ||
69 | } | ||
70 | ctx = (void *)ctx + size; | ||
23 | } | 71 | } |
24 | 72 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | |
25 | kvm_arm_sync_mpstate_to_kvm(cpu); | 73 | if (fpsimd) { |
26 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_get_registers(CPUState *cs) | 74 | target_restore_fpsimd_record(env, fpsimd); |
75 | } else { | ||
76 | - err = true; | ||
77 | + goto err; | ||
27 | } | 78 | } |
28 | 79 | ||
29 | if (!write_kvmstate_to_list(cpu)) { | 80 | /* SVE data, if present, overwrites FPSIMD data. */ |
30 | - return EINVAL; | 81 | if (sve) { |
31 | + return -EINVAL; | 82 | target_restore_sve_record(env, sve, vq); |
32 | } | 83 | } |
33 | /* Note that it's OK to have registers which aren't in CPUState, | 84 | - |
34 | * so we can ignore a failure return here. | 85 | - exit: |
86 | unlock_user(extra, extra_datap, 0); | ||
87 | - return err; | ||
88 | + return 0; | ||
89 | + | ||
90 | + err: | ||
91 | + unlock_user(extra, extra_datap, 0); | ||
92 | + return 1; | ||
93 | } | ||
94 | |||
95 | static abi_ulong get_sigframe(struct target_sigaction *ka, | ||
35 | -- | 96 | -- |
36 | 2.20.1 | 97 | 2.25.1 |
37 | |||
38 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | In parse_user_sigframe, the kernel rejects duplicate sve records, | ||
4 | or records that are smaller than the header. We were silently | ||
5 | allowing these cases to pass, dropping the record. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220708151540.18136-38-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | linux-user/aarch64/signal.c | 5 ++++- | ||
13 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/linux-user/aarch64/signal.c | ||
18 | +++ b/linux-user/aarch64/signal.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
20 | break; | ||
21 | |||
22 | case TARGET_SVE_MAGIC: | ||
23 | + if (sve || size < sizeof(struct target_sve_context)) { | ||
24 | + goto err; | ||
25 | + } | ||
26 | if (cpu_isar_feature(aa64_sve, env_archcpu(env))) { | ||
27 | vq = sve_vq(env); | ||
28 | sve_size = QEMU_ALIGN_UP(TARGET_SVE_SIG_CONTEXT_SIZE(vq), 16); | ||
29 | - if (!sve && size == sve_size) { | ||
30 | + if (size == sve_size) { | ||
31 | sve = (struct target_sve_context *)ctx; | ||
32 | break; | ||
33 | } | ||
34 | -- | ||
35 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220708151540.18136-39-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | linux-user/aarch64/signal.c | 3 +++ | ||
9 | 1 file changed, 3 insertions(+) | ||
10 | |||
11 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/linux-user/aarch64/signal.c | ||
14 | +++ b/linux-user/aarch64/signal.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
16 | __get_user(extra_size, | ||
17 | &((struct target_extra_context *)ctx)->size); | ||
18 | extra = lock_user(VERIFY_READ, extra_datap, extra_size, 0); | ||
19 | + if (!extra) { | ||
20 | + return 1; | ||
21 | + } | ||
22 | break; | ||
23 | |||
24 | default: | ||
25 | -- | ||
26 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This function is used in two different contexts, and it will be | 3 | Move the checks out of the parsing loop and into the |
4 | clearer if the function is given the address to which it applies. | 4 | restore function. This more closely mirrors the code |
5 | structure in the kernel, and is slightly clearer. | ||
5 | 6 | ||
7 | Reject rather than silently skip incorrect VL and SVE record sizes, | ||
8 | bringing our checks in to line with those the kernel does. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Message-id: 20220708151540.18136-40-richard.henderson@linaro.org |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190807045335.1361-2-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 14 | --- |
12 | target/arm/translate.c | 14 +++++++------- | 15 | linux-user/aarch64/signal.c | 51 +++++++++++++++++++++++++------------ |
13 | 1 file changed, 7 insertions(+), 7 deletions(-) | 16 | 1 file changed, 35 insertions(+), 16 deletions(-) |
14 | 17 | ||
15 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 18 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate.c | 20 | --- a/linux-user/aarch64/signal.c |
18 | +++ b/target/arm/translate.c | 21 | +++ b/linux-user/aarch64/signal.c |
19 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 22 | @@ -XXX,XX +XXX,XX @@ static void target_restore_fpsimd_record(CPUARMState *env, |
20 | } | 23 | } |
21 | } | 24 | } |
22 | 25 | ||
23 | -static bool thumb_insn_is_16bit(DisasContext *s, uint32_t insn) | 26 | -static void target_restore_sve_record(CPUARMState *env, |
24 | +static bool thumb_insn_is_16bit(DisasContext *s, uint32_t pc, uint32_t insn) | 27 | - struct target_sve_context *sve, int vq) |
28 | +static bool target_restore_sve_record(CPUARMState *env, | ||
29 | + struct target_sve_context *sve, | ||
30 | + int size) | ||
25 | { | 31 | { |
26 | - /* Return true if this is a 16 bit instruction. We must be precise | 32 | - int i, j; |
27 | - * about this (matching the decode). We assume that s->pc still | 33 | + int i, j, vl, vq; |
28 | - * points to the first 16 bits of the insn. | 34 | |
35 | - /* Note that SVE regs are stored as a byte stream, with each byte element | ||
36 | + if (!cpu_isar_feature(aa64_sve, env_archcpu(env))) { | ||
37 | + return false; | ||
38 | + } | ||
39 | + | ||
40 | + __get_user(vl, &sve->vl); | ||
41 | + vq = sve_vq(env); | ||
42 | + | ||
43 | + /* Reject mismatched VL. */ | ||
44 | + if (vl != vq * TARGET_SVE_VQ_BYTES) { | ||
45 | + return false; | ||
46 | + } | ||
47 | + | ||
48 | + /* Accept empty record -- used to clear PSTATE.SM. */ | ||
49 | + if (size <= sizeof(*sve)) { | ||
50 | + return true; | ||
51 | + } | ||
52 | + | ||
53 | + /* Reject non-empty but incomplete record. */ | ||
54 | + if (size < TARGET_SVE_SIG_CONTEXT_SIZE(vq)) { | ||
55 | + return false; | ||
56 | + } | ||
57 | + | ||
29 | + /* | 58 | + /* |
30 | + * Return true if this is a 16 bit instruction. We must be precise | 59 | + * Note that SVE regs are stored as a byte stream, with each byte element |
31 | + * about this (matching the decode). | 60 | * at a subsequent address. This corresponds to a little-endian load |
61 | * of our 64-bit hunks. | ||
32 | */ | 62 | */ |
33 | if ((insn >> 11) < 0x1d) { | 63 | @@ -XXX,XX +XXX,XX @@ static void target_restore_sve_record(CPUARMState *env, |
34 | /* Definitely a 16-bit instruction */ | 64 | } |
35 | @@ -XXX,XX +XXX,XX @@ static bool thumb_insn_is_16bit(DisasContext *s, uint32_t insn) | 65 | } |
36 | return false; | ||
37 | } | 66 | } |
38 | 67 | + return true; | |
39 | - if ((insn >> 11) == 0x1e && s->pc - s->page_start < TARGET_PAGE_SIZE - 3) { | ||
40 | + if ((insn >> 11) == 0x1e && pc - s->page_start < TARGET_PAGE_SIZE - 3) { | ||
41 | /* 0b1111_0xxx_xxxx_xxxx : BL/BLX prefix, and the suffix | ||
42 | * is not on the next page; we merge this into a 32-bit | ||
43 | * insn. | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool insn_crosses_page(CPUARMState *env, DisasContext *s) | ||
45 | */ | ||
46 | uint16_t insn = arm_lduw_code(env, s->pc, s->sctlr_b); | ||
47 | |||
48 | - return !thumb_insn_is_16bit(s, insn); | ||
49 | + return !thumb_insn_is_16bit(s, s->pc, insn); | ||
50 | } | 68 | } |
51 | 69 | ||
52 | static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | 70 | static int target_restore_sigframe(CPUARMState *env, |
53 | @@ -XXX,XX +XXX,XX @@ static void thumb_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | 71 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, |
72 | struct target_sve_context *sve = NULL; | ||
73 | uint64_t extra_datap = 0; | ||
74 | bool used_extra = false; | ||
75 | - int vq = 0, sve_size = 0; | ||
76 | + int sve_size = 0; | ||
77 | |||
78 | target_restore_general_frame(env, sf); | ||
79 | |||
80 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
81 | if (sve || size < sizeof(struct target_sve_context)) { | ||
82 | goto err; | ||
83 | } | ||
84 | - if (cpu_isar_feature(aa64_sve, env_archcpu(env))) { | ||
85 | - vq = sve_vq(env); | ||
86 | - sve_size = QEMU_ALIGN_UP(TARGET_SVE_SIG_CONTEXT_SIZE(vq), 16); | ||
87 | - if (size == sve_size) { | ||
88 | - sve = (struct target_sve_context *)ctx; | ||
89 | - break; | ||
90 | - } | ||
91 | - } | ||
92 | - goto err; | ||
93 | + sve = (struct target_sve_context *)ctx; | ||
94 | + sve_size = size; | ||
95 | + break; | ||
96 | |||
97 | case TARGET_EXTRA_MAGIC: | ||
98 | if (extra || size != sizeof(struct target_extra_context)) { | ||
99 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
54 | } | 100 | } |
55 | 101 | ||
56 | insn = arm_lduw_code(env, dc->pc, dc->sctlr_b); | 102 | /* SVE data, if present, overwrites FPSIMD data. */ |
57 | - is_16bit = thumb_insn_is_16bit(dc, insn); | 103 | - if (sve) { |
58 | + is_16bit = thumb_insn_is_16bit(dc, dc->pc, insn); | 104 | - target_restore_sve_record(env, sve, vq); |
59 | dc->pc += 2; | 105 | + if (sve && !target_restore_sve_record(env, sve, sve_size)) { |
60 | if (!is_16bit) { | 106 | + goto err; |
61 | uint32_t insn2 = arm_lduw_code(env, dc->pc, dc->sctlr_b); | 107 | } |
108 | unlock_user(extra, extra_datap, 0); | ||
109 | return 0; | ||
62 | -- | 110 | -- |
63 | 2.20.1 | 111 | 2.25.1 |
64 | |||
65 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | If -cpu <cpu>,aarch64=off is used then KVM must also be used, and it | 3 | Set the SM bit in the SVE record on signal delivery, create the ZA record. |
4 | and the host must support running the vcpu in 32-bit mode. Also, if | 4 | Restore SM and ZA state according to the records present on return. |
5 | -cpu <cpu>,aarch64=on is used, then it doesn't matter if kvm is | ||
6 | enabled or not. | ||
7 | 5 | ||
8 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20220708151540.18136-41-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/kvm_arm.h | 14 ++++++++++++++ | 11 | linux-user/aarch64/signal.c | 167 +++++++++++++++++++++++++++++++++--- |
13 | target/arm/cpu64.c | 12 ++++++------ | 12 | 1 file changed, 154 insertions(+), 13 deletions(-) |
14 | target/arm/kvm64.c | 9 +++++++++ | ||
15 | 3 files changed, 29 insertions(+), 6 deletions(-) | ||
16 | 13 | ||
17 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 14 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/kvm_arm.h | 16 | --- a/linux-user/aarch64/signal.c |
20 | +++ b/target/arm/kvm_arm.h | 17 | +++ b/linux-user/aarch64/signal.c |
21 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf); | 18 | @@ -XXX,XX +XXX,XX @@ struct target_sve_context { |
22 | */ | 19 | |
23 | void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu); | 20 | #define TARGET_SVE_SIG_FLAG_SM 1 |
24 | 21 | ||
25 | +/** | 22 | +#define TARGET_ZA_MAGIC 0x54366345 |
26 | + * kvm_arm_aarch32_supported: | 23 | + |
27 | + * @cs: CPUState | 24 | +struct target_za_context { |
28 | + * | 25 | + struct target_aarch64_ctx head; |
29 | + * Returns: true if the KVM VCPU can enable AArch32 mode | 26 | + uint16_t vl; |
30 | + * and false otherwise. | 27 | + uint16_t reserved[3]; |
31 | + */ | 28 | + /* The actual ZA data immediately follows. */ |
32 | +bool kvm_arm_aarch32_supported(CPUState *cs); | 29 | +}; |
33 | + | 30 | + |
34 | /** | 31 | +#define TARGET_ZA_SIG_REGS_OFFSET \ |
35 | * kvm_arm_get_max_vm_ipa_size - Returns the number of bits in the | 32 | + QEMU_ALIGN_UP(sizeof(struct target_za_context), TARGET_SVE_VQ_BYTES) |
36 | * IPA address space supported by KVM | 33 | +#define TARGET_ZA_SIG_ZAV_OFFSET(VQ, N) \ |
37 | @@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | 34 | + (TARGET_ZA_SIG_REGS_OFFSET + (VQ) * TARGET_SVE_VQ_BYTES * (N)) |
38 | cpu->host_cpu_probe_failed = true; | 35 | +#define TARGET_ZA_SIG_CONTEXT_SIZE(VQ) \ |
36 | + TARGET_ZA_SIG_ZAV_OFFSET(VQ, VQ * TARGET_SVE_VQ_BYTES) | ||
37 | + | ||
38 | struct target_rt_sigframe { | ||
39 | struct target_siginfo info; | ||
40 | struct target_ucontext uc; | ||
41 | @@ -XXX,XX +XXX,XX @@ static void target_setup_end_record(struct target_aarch64_ctx *end) | ||
39 | } | 42 | } |
40 | 43 | ||
41 | +static inline bool kvm_arm_aarch32_supported(CPUState *cs) | 44 | static void target_setup_sve_record(struct target_sve_context *sve, |
45 | - CPUARMState *env, int vq, int size) | ||
46 | + CPUARMState *env, int size) | ||
47 | { | ||
48 | - int i, j; | ||
49 | + int i, j, vq = sve_vq(env); | ||
50 | |||
51 | memset(sve, 0, sizeof(*sve)); | ||
52 | __put_user(TARGET_SVE_MAGIC, &sve->head.magic); | ||
53 | @@ -XXX,XX +XXX,XX @@ static void target_setup_sve_record(struct target_sve_context *sve, | ||
54 | } | ||
55 | } | ||
56 | |||
57 | +static void target_setup_za_record(struct target_za_context *za, | ||
58 | + CPUARMState *env, int size) | ||
42 | +{ | 59 | +{ |
43 | + return false; | 60 | + int vq = sme_vq(env); |
61 | + int vl = vq * TARGET_SVE_VQ_BYTES; | ||
62 | + int i, j; | ||
63 | + | ||
64 | + memset(za, 0, sizeof(*za)); | ||
65 | + __put_user(TARGET_ZA_MAGIC, &za->head.magic); | ||
66 | + __put_user(size, &za->head.size); | ||
67 | + __put_user(vl, &za->vl); | ||
68 | + | ||
69 | + if (size == TARGET_ZA_SIG_CONTEXT_SIZE(0)) { | ||
70 | + return; | ||
71 | + } | ||
72 | + assert(size == TARGET_ZA_SIG_CONTEXT_SIZE(vq)); | ||
73 | + | ||
74 | + /* | ||
75 | + * Note that ZA vectors are stored as a byte stream, | ||
76 | + * with each byte element at a subsequent address. | ||
77 | + */ | ||
78 | + for (i = 0; i < vl; ++i) { | ||
79 | + uint64_t *z = (void *)za + TARGET_ZA_SIG_ZAV_OFFSET(vq, i); | ||
80 | + for (j = 0; j < vq * 2; ++j) { | ||
81 | + __put_user_e(env->zarray[i].d[j], z + j, le); | ||
82 | + } | ||
83 | + } | ||
44 | +} | 84 | +} |
45 | + | 85 | + |
46 | static inline int kvm_arm_get_max_vm_ipa_size(MachineState *ms) | 86 | static void target_restore_general_frame(CPUARMState *env, |
47 | { | 87 | struct target_rt_sigframe *sf) |
48 | return -ENOENT; | 88 | { |
49 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 89 | @@ -XXX,XX +XXX,XX @@ static void target_restore_fpsimd_record(CPUARMState *env, |
50 | index XXXXXXX..XXXXXXX 100644 | 90 | |
51 | --- a/target/arm/cpu64.c | 91 | static bool target_restore_sve_record(CPUARMState *env, |
52 | +++ b/target/arm/cpu64.c | 92 | struct target_sve_context *sve, |
53 | @@ -XXX,XX +XXX,XX @@ static void aarch64_cpu_set_aarch64(Object *obj, bool value, Error **errp) | 93 | - int size) |
54 | * restriction allows us to avoid fixing up functionality that assumes a | 94 | + int size, int *svcr) |
55 | * uniform execution state like do_interrupt. | 95 | { |
56 | */ | 96 | - int i, j, vl, vq; |
57 | - if (!kvm_enabled()) { | 97 | + int i, j, vl, vq, flags; |
58 | - error_setg(errp, "'aarch64' feature cannot be disabled " | 98 | + bool sm; |
59 | - "unless KVM is enabled"); | 99 | |
60 | - return; | 100 | - if (!cpu_isar_feature(aa64_sve, env_archcpu(env))) { |
61 | - } | 101 | + __get_user(vl, &sve->vl); |
62 | - | 102 | + __get_user(flags, &sve->flags); |
63 | if (value == false) { | 103 | + |
64 | + if (!kvm_enabled() || !kvm_arm_aarch32_supported(CPU(cpu))) { | 104 | + sm = flags & TARGET_SVE_SIG_FLAG_SM; |
65 | + error_setg(errp, "'aarch64' feature cannot be disabled " | 105 | + |
66 | + "unless KVM is enabled and 32-bit EL1 " | 106 | + /* The cpu must support Streaming or Non-streaming SVE. */ |
67 | + "is supported"); | 107 | + if (sm |
68 | + return; | 108 | + ? !cpu_isar_feature(aa64_sme, env_archcpu(env)) |
69 | + } | 109 | + : !cpu_isar_feature(aa64_sve, env_archcpu(env))) { |
70 | unset_feature(&cpu->env, ARM_FEATURE_AARCH64); | 110 | return false; |
71 | } else { | 111 | } |
72 | set_feature(&cpu->env, ARM_FEATURE_AARCH64); | 112 | |
73 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 113 | - __get_user(vl, &sve->vl); |
74 | index XXXXXXX..XXXXXXX 100644 | 114 | - vq = sve_vq(env); |
75 | --- a/target/arm/kvm64.c | 115 | + /* |
76 | +++ b/target/arm/kvm64.c | 116 | + * Note that we cannot use sve_vq() because that depends on the |
77 | @@ -XXX,XX +XXX,XX @@ | 117 | + * current setting of PSTATE.SM, not the state to be restored. |
78 | #include "exec/gdbstub.h" | 118 | + */ |
79 | #include "sysemu/sysemu.h" | 119 | + vq = sve_vqm1_for_el_sm(env, 0, sm) + 1; |
80 | #include "sysemu/kvm.h" | 120 | |
81 | +#include "sysemu/kvm_int.h" | 121 | /* Reject mismatched VL. */ |
82 | #include "kvm_arm.h" | 122 | if (vl != vq * TARGET_SVE_VQ_BYTES) { |
83 | +#include "hw/boards.h" | 123 | @@ -XXX,XX +XXX,XX @@ static bool target_restore_sve_record(CPUARMState *env, |
84 | #include "internals.h" | 124 | return false; |
85 | 125 | } | |
86 | static bool have_guest_debug; | 126 | |
87 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | 127 | + *svcr = FIELD_DP64(*svcr, SVCR, SM, sm); |
128 | + | ||
129 | /* | ||
130 | * Note that SVE regs are stored as a byte stream, with each byte element | ||
131 | * at a subsequent address. This corresponds to a little-endian load | ||
132 | @@ -XXX,XX +XXX,XX @@ static bool target_restore_sve_record(CPUARMState *env, | ||
88 | return true; | 133 | return true; |
89 | } | 134 | } |
90 | 135 | ||
91 | +bool kvm_arm_aarch32_supported(CPUState *cpu) | 136 | +static bool target_restore_za_record(CPUARMState *env, |
137 | + struct target_za_context *za, | ||
138 | + int size, int *svcr) | ||
92 | +{ | 139 | +{ |
93 | + KVMState *s = KVM_STATE(current_machine->accelerator); | 140 | + int i, j, vl, vq; |
94 | + | 141 | + |
95 | + return kvm_check_extension(s, KVM_CAP_ARM_EL1_32BIT); | 142 | + if (!cpu_isar_feature(aa64_sme, env_archcpu(env))) { |
143 | + return false; | ||
144 | + } | ||
145 | + | ||
146 | + __get_user(vl, &za->vl); | ||
147 | + vq = sme_vq(env); | ||
148 | + | ||
149 | + /* Reject mismatched VL. */ | ||
150 | + if (vl != vq * TARGET_SVE_VQ_BYTES) { | ||
151 | + return false; | ||
152 | + } | ||
153 | + | ||
154 | + /* Accept empty record -- used to clear PSTATE.ZA. */ | ||
155 | + if (size <= TARGET_ZA_SIG_CONTEXT_SIZE(0)) { | ||
156 | + return true; | ||
157 | + } | ||
158 | + | ||
159 | + /* Reject non-empty but incomplete record. */ | ||
160 | + if (size < TARGET_ZA_SIG_CONTEXT_SIZE(vq)) { | ||
161 | + return false; | ||
162 | + } | ||
163 | + | ||
164 | + *svcr = FIELD_DP64(*svcr, SVCR, ZA, 1); | ||
165 | + | ||
166 | + for (i = 0; i < vl; ++i) { | ||
167 | + uint64_t *z = (void *)za + TARGET_ZA_SIG_ZAV_OFFSET(vq, i); | ||
168 | + for (j = 0; j < vq * 2; ++j) { | ||
169 | + __get_user_e(env->zarray[i].d[j], z + j, le); | ||
170 | + } | ||
171 | + } | ||
172 | + return true; | ||
96 | +} | 173 | +} |
97 | + | 174 | + |
98 | #define ARM_CPU_ID_MPIDR 3, 0, 0, 0, 5 | 175 | static int target_restore_sigframe(CPUARMState *env, |
99 | 176 | struct target_rt_sigframe *sf) | |
100 | int kvm_arch_init_vcpu(CPUState *cs) | 177 | { |
178 | struct target_aarch64_ctx *ctx, *extra = NULL; | ||
179 | struct target_fpsimd_context *fpsimd = NULL; | ||
180 | struct target_sve_context *sve = NULL; | ||
181 | + struct target_za_context *za = NULL; | ||
182 | uint64_t extra_datap = 0; | ||
183 | bool used_extra = false; | ||
184 | int sve_size = 0; | ||
185 | + int za_size = 0; | ||
186 | + int svcr = 0; | ||
187 | |||
188 | target_restore_general_frame(env, sf); | ||
189 | |||
190 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
191 | sve_size = size; | ||
192 | break; | ||
193 | |||
194 | + case TARGET_ZA_MAGIC: | ||
195 | + if (za || size < sizeof(struct target_za_context)) { | ||
196 | + goto err; | ||
197 | + } | ||
198 | + za = (struct target_za_context *)ctx; | ||
199 | + za_size = size; | ||
200 | + break; | ||
201 | + | ||
202 | case TARGET_EXTRA_MAGIC: | ||
203 | if (extra || size != sizeof(struct target_extra_context)) { | ||
204 | goto err; | ||
205 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
206 | } | ||
207 | |||
208 | /* SVE data, if present, overwrites FPSIMD data. */ | ||
209 | - if (sve && !target_restore_sve_record(env, sve, sve_size)) { | ||
210 | + if (sve && !target_restore_sve_record(env, sve, sve_size, &svcr)) { | ||
211 | goto err; | ||
212 | } | ||
213 | + if (za && !target_restore_za_record(env, za, za_size, &svcr)) { | ||
214 | + goto err; | ||
215 | + } | ||
216 | + if (env->svcr != svcr) { | ||
217 | + env->svcr = svcr; | ||
218 | + arm_rebuild_hflags(env); | ||
219 | + } | ||
220 | unlock_user(extra, extra_datap, 0); | ||
221 | return 0; | ||
222 | |||
223 | @@ -XXX,XX +XXX,XX @@ static void target_setup_frame(int usig, struct target_sigaction *ka, | ||
224 | .total_size = offsetof(struct target_rt_sigframe, | ||
225 | uc.tuc_mcontext.__reserved), | ||
226 | }; | ||
227 | - int fpsimd_ofs, fr_ofs, sve_ofs = 0, vq = 0, sve_size = 0; | ||
228 | + int fpsimd_ofs, fr_ofs, sve_ofs = 0, za_ofs = 0; | ||
229 | + int sve_size = 0, za_size = 0; | ||
230 | struct target_rt_sigframe *frame; | ||
231 | struct target_rt_frame_record *fr; | ||
232 | abi_ulong frame_addr, return_addr; | ||
233 | @@ -XXX,XX +XXX,XX @@ static void target_setup_frame(int usig, struct target_sigaction *ka, | ||
234 | &layout); | ||
235 | |||
236 | /* SVE state needs saving only if it exists. */ | ||
237 | - if (cpu_isar_feature(aa64_sve, env_archcpu(env))) { | ||
238 | - vq = sve_vq(env); | ||
239 | - sve_size = QEMU_ALIGN_UP(TARGET_SVE_SIG_CONTEXT_SIZE(vq), 16); | ||
240 | + if (cpu_isar_feature(aa64_sve, env_archcpu(env)) || | ||
241 | + cpu_isar_feature(aa64_sme, env_archcpu(env))) { | ||
242 | + sve_size = QEMU_ALIGN_UP(TARGET_SVE_SIG_CONTEXT_SIZE(sve_vq(env)), 16); | ||
243 | sve_ofs = alloc_sigframe_space(sve_size, &layout); | ||
244 | } | ||
245 | + if (cpu_isar_feature(aa64_sme, env_archcpu(env))) { | ||
246 | + /* ZA state needs saving only if it is enabled. */ | ||
247 | + if (FIELD_EX64(env->svcr, SVCR, ZA)) { | ||
248 | + za_size = TARGET_ZA_SIG_CONTEXT_SIZE(sme_vq(env)); | ||
249 | + } else { | ||
250 | + za_size = TARGET_ZA_SIG_CONTEXT_SIZE(0); | ||
251 | + } | ||
252 | + za_ofs = alloc_sigframe_space(za_size, &layout); | ||
253 | + } | ||
254 | |||
255 | if (layout.extra_ofs) { | ||
256 | /* Reserve space for the extra end marker. The standard end marker | ||
257 | @@ -XXX,XX +XXX,XX @@ static void target_setup_frame(int usig, struct target_sigaction *ka, | ||
258 | target_setup_end_record((void *)frame + layout.extra_end_ofs); | ||
259 | } | ||
260 | if (sve_ofs) { | ||
261 | - target_setup_sve_record((void *)frame + sve_ofs, env, vq, sve_size); | ||
262 | + target_setup_sve_record((void *)frame + sve_ofs, env, sve_size); | ||
263 | + } | ||
264 | + if (za_ofs) { | ||
265 | + target_setup_za_record((void *)frame + za_ofs, env, za_size); | ||
266 | } | ||
267 | |||
268 | /* Set up the stack frame for unwinding. */ | ||
269 | @@ -XXX,XX +XXX,XX @@ static void target_setup_frame(int usig, struct target_sigaction *ka, | ||
270 | env->btype = 2; | ||
271 | } | ||
272 | |||
273 | + /* | ||
274 | + * Invoke the signal handler with both SM and ZA disabled. | ||
275 | + * When clearing SM, ResetSVEState, per SMSTOP. | ||
276 | + */ | ||
277 | + if (FIELD_EX64(env->svcr, SVCR, SM)) { | ||
278 | + arm_reset_sve_state(env); | ||
279 | + } | ||
280 | + if (env->svcr) { | ||
281 | + env->svcr = 0; | ||
282 | + arm_rebuild_hflags(env); | ||
283 | + } | ||
284 | + | ||
285 | if (info) { | ||
286 | tswap_siginfo(&frame->info, info); | ||
287 | env->xregs[1] = frame_addr + offsetof(struct target_rt_sigframe, info); | ||
101 | -- | 288 | -- |
102 | 2.20.1 | 289 | 2.25.1 |
103 | |||
104 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The helper function is more documentary, and also already | 3 | Add "sve" to the sve prctl functions, to distinguish |
4 | handles the case of rotate by zero. | 4 | them from the coming "sme" prctls with similar names. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20190808202616.13782-5-richard.henderson@linaro.org | 8 | Message-id: 20220708151540.18136-42-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/translate.c | 7 ++----- | 11 | linux-user/aarch64/target_prctl.h | 8 ++++---- |
12 | 1 file changed, 2 insertions(+), 5 deletions(-) | 12 | linux-user/syscall.c | 12 ++++++------ |
13 | 2 files changed, 10 insertions(+), 10 deletions(-) | ||
13 | 14 | ||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 15 | diff --git a/linux-user/aarch64/target_prctl.h b/linux-user/aarch64/target_prctl.h |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 17 | --- a/linux-user/aarch64/target_prctl.h |
17 | +++ b/target/arm/translate.c | 18 | +++ b/linux-user/aarch64/target_prctl.h |
18 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 19 | @@ -XXX,XX +XXX,XX @@ |
19 | /* CPSR = immediate */ | 20 | #ifndef AARCH64_TARGET_PRCTL_H |
20 | val = insn & 0xff; | 21 | #define AARCH64_TARGET_PRCTL_H |
21 | shift = ((insn >> 8) & 0xf) * 2; | 22 | |
22 | - if (shift) | 23 | -static abi_long do_prctl_get_vl(CPUArchState *env) |
23 | - val = (val >> shift) | (val << (32 - shift)); | 24 | +static abi_long do_prctl_sve_get_vl(CPUArchState *env) |
24 | + val = ror32(val, shift); | 25 | { |
25 | i = ((insn & (1 << 22)) != 0); | 26 | ARMCPU *cpu = env_archcpu(env); |
26 | if (gen_set_psr_im(s, msr_mask(s, (insn >> 16) & 0xf, i), | 27 | if (cpu_isar_feature(aa64_sve, cpu)) { |
27 | i, val)) { | 28 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_get_vl(CPUArchState *env) |
28 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 29 | } |
29 | /* immediate operand */ | 30 | return -TARGET_EINVAL; |
30 | val = insn & 0xff; | 31 | } |
31 | shift = ((insn >> 8) & 0xf) * 2; | 32 | -#define do_prctl_get_vl do_prctl_get_vl |
32 | - if (shift) { | 33 | +#define do_prctl_sve_get_vl do_prctl_sve_get_vl |
33 | - val = (val >> shift) | (val << (32 - shift)); | 34 | |
34 | - } | 35 | -static abi_long do_prctl_set_vl(CPUArchState *env, abi_long arg2) |
35 | + val = ror32(val, shift); | 36 | +static abi_long do_prctl_sve_set_vl(CPUArchState *env, abi_long arg2) |
36 | tmp2 = tcg_temp_new_i32(); | 37 | { |
37 | tcg_gen_movi_i32(tmp2, val); | 38 | /* |
38 | if (logic_cc && shift) { | 39 | * We cannot support either PR_SVE_SET_VL_ONEXEC or PR_SVE_VL_INHERIT. |
40 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_set_vl(CPUArchState *env, abi_long arg2) | ||
41 | } | ||
42 | return -TARGET_EINVAL; | ||
43 | } | ||
44 | -#define do_prctl_set_vl do_prctl_set_vl | ||
45 | +#define do_prctl_sve_set_vl do_prctl_sve_set_vl | ||
46 | |||
47 | static abi_long do_prctl_reset_keys(CPUArchState *env, abi_long arg2) | ||
48 | { | ||
49 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/linux-user/syscall.c | ||
52 | +++ b/linux-user/syscall.c | ||
53 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_inval1(CPUArchState *env, abi_long arg2) | ||
54 | #ifndef do_prctl_set_fp_mode | ||
55 | #define do_prctl_set_fp_mode do_prctl_inval1 | ||
56 | #endif | ||
57 | -#ifndef do_prctl_get_vl | ||
58 | -#define do_prctl_get_vl do_prctl_inval0 | ||
59 | +#ifndef do_prctl_sve_get_vl | ||
60 | +#define do_prctl_sve_get_vl do_prctl_inval0 | ||
61 | #endif | ||
62 | -#ifndef do_prctl_set_vl | ||
63 | -#define do_prctl_set_vl do_prctl_inval1 | ||
64 | +#ifndef do_prctl_sve_set_vl | ||
65 | +#define do_prctl_sve_set_vl do_prctl_inval1 | ||
66 | #endif | ||
67 | #ifndef do_prctl_reset_keys | ||
68 | #define do_prctl_reset_keys do_prctl_inval1 | ||
69 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl(CPUArchState *env, abi_long option, abi_long arg2, | ||
70 | case PR_SET_FP_MODE: | ||
71 | return do_prctl_set_fp_mode(env, arg2); | ||
72 | case PR_SVE_GET_VL: | ||
73 | - return do_prctl_get_vl(env); | ||
74 | + return do_prctl_sve_get_vl(env); | ||
75 | case PR_SVE_SET_VL: | ||
76 | - return do_prctl_set_vl(env, arg2); | ||
77 | + return do_prctl_sve_set_vl(env, arg2); | ||
78 | case PR_PAC_RESET_KEYS: | ||
79 | if (arg3 || arg4 || arg5) { | ||
80 | return -TARGET_EINVAL; | ||
39 | -- | 81 | -- |
40 | 2.20.1 | 82 | 2.25.1 |
41 | |||
42 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The immediate shift generator functions already test for, | 3 | These prctl set the Streaming SVE vector length, which may |
4 | and eliminate, the case of a shift by zero. | 4 | be completely different from the Normal SVE vector length. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20190808202616.13782-4-richard.henderson@linaro.org | 8 | Message-id: 20220708151540.18136-43-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/translate.c | 19 +++++++------------ | 11 | linux-user/aarch64/target_prctl.h | 54 +++++++++++++++++++++++++++++++ |
12 | 1 file changed, 7 insertions(+), 12 deletions(-) | 12 | linux-user/syscall.c | 16 +++++++++ |
13 | 2 files changed, 70 insertions(+) | ||
13 | 14 | ||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 15 | diff --git a/linux-user/aarch64/target_prctl.h b/linux-user/aarch64/target_prctl.h |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 17 | --- a/linux-user/aarch64/target_prctl.h |
17 | +++ b/target/arm/translate.c | 18 | +++ b/linux-user/aarch64/target_prctl.h |
18 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 19 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_sve_get_vl(CPUArchState *env) |
19 | shift = (insn >> 10) & 3; | 20 | { |
20 | /* ??? In many cases it's not necessary to do a | 21 | ARMCPU *cpu = env_archcpu(env); |
21 | rotate, a shift is sufficient. */ | 22 | if (cpu_isar_feature(aa64_sve, cpu)) { |
22 | - if (shift != 0) | 23 | + /* PSTATE.SM is always unset on syscall entry. */ |
23 | - tcg_gen_rotri_i32(tmp, tmp, shift * 8); | 24 | return sve_vq(env) * 16; |
24 | + tcg_gen_rotri_i32(tmp, tmp, shift * 8); | 25 | } |
25 | op1 = (insn >> 20) & 7; | 26 | return -TARGET_EINVAL; |
26 | switch (op1) { | 27 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_sve_set_vl(CPUArchState *env, abi_long arg2) |
27 | case 0: gen_sxtb16(tmp); break; | 28 | && arg2 >= 0 && arg2 <= 512 * 16 && !(arg2 & 15)) { |
28 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 29 | uint32_t vq, old_vq; |
29 | shift = (insn >> 4) & 3; | 30 | |
30 | /* ??? In many cases it's not necessary to do a | 31 | + /* PSTATE.SM is always unset on syscall entry. */ |
31 | rotate, a shift is sufficient. */ | 32 | old_vq = sve_vq(env); |
32 | - if (shift != 0) | 33 | |
33 | - tcg_gen_rotri_i32(tmp, tmp, shift * 8); | 34 | /* |
34 | + tcg_gen_rotri_i32(tmp, tmp, shift * 8); | 35 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_sve_set_vl(CPUArchState *env, abi_long arg2) |
35 | op = (insn >> 20) & 7; | 36 | } |
36 | switch (op) { | 37 | #define do_prctl_sve_set_vl do_prctl_sve_set_vl |
37 | case 0: gen_sxth(tmp); break; | 38 | |
38 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 39 | +static abi_long do_prctl_sme_get_vl(CPUArchState *env) |
39 | case 7: | 40 | +{ |
40 | goto illegal_op; | 41 | + ARMCPU *cpu = env_archcpu(env); |
41 | default: /* Saturate. */ | 42 | + if (cpu_isar_feature(aa64_sme, cpu)) { |
42 | - if (shift) { | 43 | + return sme_vq(env) * 16; |
43 | - if (op & 1) | 44 | + } |
44 | - tcg_gen_sari_i32(tmp, tmp, shift); | 45 | + return -TARGET_EINVAL; |
45 | - else | 46 | +} |
46 | - tcg_gen_shli_i32(tmp, tmp, shift); | 47 | +#define do_prctl_sme_get_vl do_prctl_sme_get_vl |
47 | + if (op & 1) { | 48 | + |
48 | + tcg_gen_sari_i32(tmp, tmp, shift); | 49 | +static abi_long do_prctl_sme_set_vl(CPUArchState *env, abi_long arg2) |
49 | + } else { | 50 | +{ |
50 | + tcg_gen_shli_i32(tmp, tmp, shift); | 51 | + /* |
51 | } | 52 | + * We cannot support either PR_SME_SET_VL_ONEXEC or PR_SME_VL_INHERIT. |
52 | tmp2 = tcg_const_i32(imm); | 53 | + * Note the kernel definition of sve_vl_valid allows for VQ=512, |
53 | if (op & 4) { | 54 | + * i.e. VL=8192, even though the architectural maximum is VQ=16. |
54 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 55 | + */ |
55 | goto illegal_op; | 56 | + if (cpu_isar_feature(aa64_sme, env_archcpu(env)) |
56 | } | 57 | + && arg2 >= 0 && arg2 <= 512 * 16 && !(arg2 & 15)) { |
57 | tmp = load_reg(s, rm); | 58 | + int vq, old_vq; |
58 | - if (shift) { | 59 | + |
59 | - tcg_gen_shli_i32(tmp, tmp, shift); | 60 | + old_vq = sme_vq(env); |
60 | - } | 61 | + |
61 | + tcg_gen_shli_i32(tmp, tmp, shift); | 62 | + /* |
62 | tcg_gen_add_i32(addr, addr, tmp); | 63 | + * Bound the value of vq, so that we know that it fits into |
63 | tcg_temp_free_i32(tmp); | 64 | + * the 4-bit field in SMCR_EL1. Because PSTATE.SM is cleared |
64 | break; | 65 | + * on syscall entry, we are not modifying the current SVE |
66 | + * vector length. | ||
67 | + */ | ||
68 | + vq = MAX(arg2 / 16, 1); | ||
69 | + vq = MIN(vq, 16); | ||
70 | + env->vfp.smcr_el[1] = | ||
71 | + FIELD_DP64(env->vfp.smcr_el[1], SMCR, LEN, vq - 1); | ||
72 | + | ||
73 | + /* Delay rebuilding hflags until we know if ZA must change. */ | ||
74 | + vq = sve_vqm1_for_el_sm(env, 0, true) + 1; | ||
75 | + | ||
76 | + if (vq != old_vq) { | ||
77 | + /* | ||
78 | + * PSTATE.ZA state is cleared on any change to SVL. | ||
79 | + * We need not call arm_rebuild_hflags because PSTATE.SM was | ||
80 | + * cleared on syscall entry, so this hasn't changed VL. | ||
81 | + */ | ||
82 | + env->svcr = FIELD_DP64(env->svcr, SVCR, ZA, 0); | ||
83 | + arm_rebuild_hflags(env); | ||
84 | + } | ||
85 | + return vq * 16; | ||
86 | + } | ||
87 | + return -TARGET_EINVAL; | ||
88 | +} | ||
89 | +#define do_prctl_sme_set_vl do_prctl_sme_set_vl | ||
90 | + | ||
91 | static abi_long do_prctl_reset_keys(CPUArchState *env, abi_long arg2) | ||
92 | { | ||
93 | ARMCPU *cpu = env_archcpu(env); | ||
94 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
95 | index XXXXXXX..XXXXXXX 100644 | ||
96 | --- a/linux-user/syscall.c | ||
97 | +++ b/linux-user/syscall.c | ||
98 | @@ -XXX,XX +XXX,XX @@ abi_long do_arch_prctl(CPUX86State *env, int code, abi_ulong addr) | ||
99 | #ifndef PR_SET_SYSCALL_USER_DISPATCH | ||
100 | # define PR_SET_SYSCALL_USER_DISPATCH 59 | ||
101 | #endif | ||
102 | +#ifndef PR_SME_SET_VL | ||
103 | +# define PR_SME_SET_VL 63 | ||
104 | +# define PR_SME_GET_VL 64 | ||
105 | +# define PR_SME_VL_LEN_MASK 0xffff | ||
106 | +# define PR_SME_VL_INHERIT (1 << 17) | ||
107 | +#endif | ||
108 | |||
109 | #include "target_prctl.h" | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_inval1(CPUArchState *env, abi_long arg2) | ||
112 | #ifndef do_prctl_set_unalign | ||
113 | #define do_prctl_set_unalign do_prctl_inval1 | ||
114 | #endif | ||
115 | +#ifndef do_prctl_sme_get_vl | ||
116 | +#define do_prctl_sme_get_vl do_prctl_inval0 | ||
117 | +#endif | ||
118 | +#ifndef do_prctl_sme_set_vl | ||
119 | +#define do_prctl_sme_set_vl do_prctl_inval1 | ||
120 | +#endif | ||
121 | |||
122 | static abi_long do_prctl(CPUArchState *env, abi_long option, abi_long arg2, | ||
123 | abi_long arg3, abi_long arg4, abi_long arg5) | ||
124 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl(CPUArchState *env, abi_long option, abi_long arg2, | ||
125 | return do_prctl_sve_get_vl(env); | ||
126 | case PR_SVE_SET_VL: | ||
127 | return do_prctl_sve_set_vl(env, arg2); | ||
128 | + case PR_SME_GET_VL: | ||
129 | + return do_prctl_sme_get_vl(env); | ||
130 | + case PR_SME_SET_VL: | ||
131 | + return do_prctl_sme_set_vl(env, arg2); | ||
132 | case PR_PAC_RESET_KEYS: | ||
133 | if (arg3 || arg4 || arg5) { | ||
134 | return -TARGET_EINVAL; | ||
65 | -- | 135 | -- |
66 | 2.20.1 | 136 | 2.25.1 |
67 | |||
68 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Use deposit as the composit operation to merge the | 3 | There's no reason to set CPACR_EL1.ZEN if SVE disabled. |
4 | bits from the two inputs. | ||
5 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20190808202616.13782-3-richard.henderson@linaro.org | 7 | Message-id: 20220708151540.18136-44-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | target/arm/translate.c | 26 ++++++++++---------------- | 10 | target/arm/cpu.c | 7 +++---- |
12 | 1 file changed, 10 insertions(+), 16 deletions(-) | 11 | 1 file changed, 3 insertions(+), 4 deletions(-) |
13 | 12 | ||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 15 | --- a/target/arm/cpu.c |
17 | +++ b/target/arm/translate.c | 16 | +++ b/target/arm/cpu.c |
18 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 17 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
19 | shift = (insn >> 7) & 0x1f; | 18 | /* and to the FP/Neon instructions */ |
20 | if (insn & (1 << 6)) { | 19 | env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, |
21 | /* pkhtb */ | 20 | CPACR_EL1, FPEN, 3); |
22 | - if (shift == 0) | 21 | - /* and to the SVE instructions */ |
23 | + if (shift == 0) { | 22 | - env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, |
24 | shift = 31; | 23 | - CPACR_EL1, ZEN, 3); |
25 | + } | 24 | - /* with reasonable vector length */ |
26 | tcg_gen_sari_i32(tmp2, tmp2, shift); | 25 | + /* and to the SVE instructions, with default vector length */ |
27 | - tcg_gen_andi_i32(tmp, tmp, 0xffff0000); | 26 | if (cpu_isar_feature(aa64_sve, cpu)) { |
28 | - tcg_gen_ext16u_i32(tmp2, tmp2); | 27 | + env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, |
29 | + tcg_gen_deposit_i32(tmp, tmp, tmp2, 0, 16); | 28 | + CPACR_EL1, ZEN, 3); |
30 | } else { | 29 | env->vfp.zcr_el[1] = cpu->sve_default_vq - 1; |
31 | /* pkhbt */ | 30 | } |
32 | - if (shift) | 31 | /* |
33 | - tcg_gen_shli_i32(tmp2, tmp2, shift); | ||
34 | - tcg_gen_ext16u_i32(tmp, tmp); | ||
35 | - tcg_gen_andi_i32(tmp2, tmp2, 0xffff0000); | ||
36 | + tcg_gen_shli_i32(tmp2, tmp2, shift); | ||
37 | + tcg_gen_deposit_i32(tmp, tmp2, tmp, 0, 16); | ||
38 | } | ||
39 | - tcg_gen_or_i32(tmp, tmp, tmp2); | ||
40 | tcg_temp_free_i32(tmp2); | ||
41 | store_reg(s, rd, tmp); | ||
42 | } else if ((insn & 0x00200020) == 0x00200000) { | ||
43 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
44 | shift = ((insn >> 10) & 0x1c) | ((insn >> 6) & 0x3); | ||
45 | if (insn & (1 << 5)) { | ||
46 | /* pkhtb */ | ||
47 | - if (shift == 0) | ||
48 | + if (shift == 0) { | ||
49 | shift = 31; | ||
50 | + } | ||
51 | tcg_gen_sari_i32(tmp2, tmp2, shift); | ||
52 | - tcg_gen_andi_i32(tmp, tmp, 0xffff0000); | ||
53 | - tcg_gen_ext16u_i32(tmp2, tmp2); | ||
54 | + tcg_gen_deposit_i32(tmp, tmp, tmp2, 0, 16); | ||
55 | } else { | ||
56 | /* pkhbt */ | ||
57 | - if (shift) | ||
58 | - tcg_gen_shli_i32(tmp2, tmp2, shift); | ||
59 | - tcg_gen_ext16u_i32(tmp, tmp); | ||
60 | - tcg_gen_andi_i32(tmp2, tmp2, 0xffff0000); | ||
61 | + tcg_gen_shli_i32(tmp2, tmp2, shift); | ||
62 | + tcg_gen_deposit_i32(tmp, tmp2, tmp, 0, 16); | ||
63 | } | ||
64 | - tcg_gen_or_i32(tmp, tmp, tmp2); | ||
65 | tcg_temp_free_i32(tmp2); | ||
66 | store_reg(s, rd, tmp); | ||
67 | } else { | ||
68 | -- | 32 | -- |
69 | 2.20.1 | 33 | 2.25.1 |
70 | |||
71 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Unless we're guaranteed to always increase ARM_MAX_VQ by a multiple of | 3 | Enable SME, TPIDR2_EL0, and FA64 if supported by the cpu. |
4 | four, then we should use DIV_ROUND_UP to ensure we get an appropriate | ||
5 | array size. | ||
6 | 4 | ||
7 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20220708151540.18136-45-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | target/arm/cpu.h | 2 +- | 10 | target/arm/cpu.c | 11 +++++++++++ |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 11 | 1 file changed, 11 insertions(+) |
13 | 12 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 15 | --- a/target/arm/cpu.c |
17 | +++ b/target/arm/cpu.h | 16 | +++ b/target/arm/cpu.c |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMVectorReg { | 17 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
19 | #ifdef TARGET_AARCH64 | 18 | CPACR_EL1, ZEN, 3); |
20 | /* In AArch32 mode, predicate registers do not exist at all. */ | 19 | env->vfp.zcr_el[1] = cpu->sve_default_vq - 1; |
21 | typedef struct ARMPredicateReg { | 20 | } |
22 | - uint64_t p[2 * ARM_MAX_VQ / 8] QEMU_ALIGNED(16); | 21 | + /* and for SME instructions, with default vector length, and TPIDR2 */ |
23 | + uint64_t p[DIV_ROUND_UP(2 * ARM_MAX_VQ, 8)] QEMU_ALIGNED(16); | 22 | + if (cpu_isar_feature(aa64_sme, cpu)) { |
24 | } ARMPredicateReg; | 23 | + env->cp15.sctlr_el[1] |= SCTLR_EnTP2; |
25 | 24 | + env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, | |
26 | /* In AArch32 mode, PAC keys do not exist at all. */ | 25 | + CPACR_EL1, SMEN, 3); |
26 | + env->vfp.smcr_el[1] = cpu->sme_default_vq - 1; | ||
27 | + if (cpu_isar_feature(aa64_sme_fa64, cpu)) { | ||
28 | + env->vfp.smcr_el[1] = FIELD_DP64(env->vfp.smcr_el[1], | ||
29 | + SMCR, FA64, 1); | ||
30 | + } | ||
31 | + } | ||
32 | /* | ||
33 | * Enable 48-bit address space (TODO: take reserved_va into account). | ||
34 | * Enable TBI0 but not TBI1. | ||
27 | -- | 35 | -- |
28 | 2.20.1 | 36 | 2.25.1 |
29 | |||
30 | diff view generated by jsdifflib |
1 | From: Aaron Hill <aa1ronham@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This commit properly sets the ENET_BD_BDU flag once the emulated FEC controller | ||
4 | has finished processing the last descriptor. This is done for both transmit | ||
5 | and receive descriptors. | ||
6 | |||
7 | This allows the QNX 7.0.0 BSP for the Sabrelite board (which can be | ||
8 | found at http://blackberry.qnx.com/en/developers/bsp) to properly | ||
9 | control the FEC. Without this patch, the BSP ethernet driver will never | ||
10 | re-use FEC descriptors, as the unset ENET_BD_BDU flag will cause | ||
11 | it to believe that the descriptors are still in use by the NIC. | ||
12 | |||
13 | Note that Linux does not appear to use this field at all, and is | ||
14 | unaffected by this patch. | ||
15 | |||
16 | Without this patch, QNX will think that the NIC is still processing its | ||
17 | transaction descriptors, and won't send any more data over the network. | ||
18 | |||
19 | For reference: | ||
20 | |||
21 | On page 1192 of the I.MX 6DQ reference manual revision (Rev. 5, 06/2018), | ||
22 | which can be found at https://www.nxp.com/products/processors-and-microcontrollers/arm-based-processors-and-mcus/i.mx-applications-processors/i.mx-6-processors/i.mx-6quad-processors-high-performance-3d-graphics-hd-video-arm-cortex-a9-core:i.MX6Q?&tab=Documentation_Tab&linkline=Application-Note | ||
23 | |||
24 | the 'BDU' field is described as follows for the 'Enhanced transmit | ||
25 | buffer descriptor': | ||
26 | |||
27 | 'Last buffer descriptor update done. Indicates that the last BD data has been updated by | ||
28 | uDMA. This field is written by the user (=0) and uDMA (=1).' | ||
29 | |||
30 | The same description is used for the receive buffer descriptor. | ||
31 | |||
32 | Signed-off-by: Aaron Hill <aa1ronham@gmail.com> | ||
33 | Message-id: 20190805142417.10433-1-aaron.hill@alertinnovation.com | ||
34 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220708151540.18136-46-richard.henderson@linaro.org | ||
35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
36 | --- | 7 | --- |
37 | hw/net/imx_fec.c | 4 ++++ | 8 | linux-user/elfload.c | 20 ++++++++++++++++++++ |
38 | 1 file changed, 4 insertions(+) | 9 | 1 file changed, 20 insertions(+) |
39 | 10 | ||
40 | diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c | 11 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c |
41 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/hw/net/imx_fec.c | 13 | --- a/linux-user/elfload.c |
43 | +++ b/hw/net/imx_fec.c | 14 | +++ b/linux-user/elfload.c |
44 | @@ -XXX,XX +XXX,XX @@ static void imx_enet_do_tx(IMXFECState *s, uint32_t index) | 15 | @@ -XXX,XX +XXX,XX @@ enum { |
45 | if (bd.option & ENET_BD_TX_INT) { | 16 | ARM_HWCAP2_A64_RNG = 1 << 16, |
46 | s->regs[ENET_EIR] |= int_txf; | 17 | ARM_HWCAP2_A64_BTI = 1 << 17, |
47 | } | 18 | ARM_HWCAP2_A64_MTE = 1 << 18, |
48 | + /* Indicate that we've updated the last buffer descriptor. */ | 19 | + ARM_HWCAP2_A64_ECV = 1 << 19, |
49 | + bd.last_buffer = ENET_BD_BDU; | 20 | + ARM_HWCAP2_A64_AFP = 1 << 20, |
50 | } | 21 | + ARM_HWCAP2_A64_RPRES = 1 << 21, |
51 | if (bd.option & ENET_BD_TX_INT) { | 22 | + ARM_HWCAP2_A64_MTE3 = 1 << 22, |
52 | s->regs[ENET_EIR] |= int_txb; | 23 | + ARM_HWCAP2_A64_SME = 1 << 23, |
53 | @@ -XXX,XX +XXX,XX @@ static ssize_t imx_enet_receive(NetClientState *nc, const uint8_t *buf, | 24 | + ARM_HWCAP2_A64_SME_I16I64 = 1 << 24, |
54 | /* Last buffer in frame. */ | 25 | + ARM_HWCAP2_A64_SME_F64F64 = 1 << 25, |
55 | bd.flags |= flags | ENET_BD_L; | 26 | + ARM_HWCAP2_A64_SME_I8I32 = 1 << 26, |
56 | FEC_PRINTF("rx frame flags %04x\n", bd.flags); | 27 | + ARM_HWCAP2_A64_SME_F16F32 = 1 << 27, |
57 | + /* Indicate that we've updated the last buffer descriptor. */ | 28 | + ARM_HWCAP2_A64_SME_B16F32 = 1 << 28, |
58 | + bd.last_buffer = ENET_BD_BDU; | 29 | + ARM_HWCAP2_A64_SME_F32F32 = 1 << 29, |
59 | if (bd.option & ENET_BD_RX_INT) { | 30 | + ARM_HWCAP2_A64_SME_FA64 = 1 << 30, |
60 | s->regs[ENET_EIR] |= ENET_INT_RXF; | 31 | }; |
61 | } | 32 | |
33 | #define ELF_HWCAP get_elf_hwcap() | ||
34 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap2(void) | ||
35 | GET_FEATURE_ID(aa64_rndr, ARM_HWCAP2_A64_RNG); | ||
36 | GET_FEATURE_ID(aa64_bti, ARM_HWCAP2_A64_BTI); | ||
37 | GET_FEATURE_ID(aa64_mte, ARM_HWCAP2_A64_MTE); | ||
38 | + GET_FEATURE_ID(aa64_sme, (ARM_HWCAP2_A64_SME | | ||
39 | + ARM_HWCAP2_A64_SME_F32F32 | | ||
40 | + ARM_HWCAP2_A64_SME_B16F32 | | ||
41 | + ARM_HWCAP2_A64_SME_F16F32 | | ||
42 | + ARM_HWCAP2_A64_SME_I8I32)); | ||
43 | + GET_FEATURE_ID(aa64_sme_f64f64, ARM_HWCAP2_A64_SME_F64F64); | ||
44 | + GET_FEATURE_ID(aa64_sme_i16i64, ARM_HWCAP2_A64_SME_I16I64); | ||
45 | + GET_FEATURE_ID(aa64_sme_fa64, ARM_HWCAP2_A64_SME_FA64); | ||
46 | |||
47 | return hwcaps; | ||
48 | } | ||
62 | -- | 49 | -- |
63 | 2.20.1 | 50 | 2.25.1 |
64 | |||
65 | diff view generated by jsdifflib |