1
target-arm queue for rc1 -- these are all bug fixes.
1
Hi; here's a target-arm pull for rc2. Four arm-related fixes,
2
and a couple of bug fixes for other areas of the codebase
3
that seemed like they'd fallen through the cracks.
2
4
3
thanks
5
thanks
4
-- PMM
6
-- PMM
5
7
6
The following changes since commit b9404bf592e7ba74180e1a54ed7a266ec6ee67f2:
8
The following changes since commit ccb86f079a9e4d94918086a9df18c1844347aff8:
7
9
8
Merge remote-tracking branch 'remotes/dgilbert/tags/pull-hmp-20190715' into staging (2019-07-15 12:22:07 +0100)
10
Merge tag 'pull-nbd-2023-07-28' of https://repo.or.cz/qemu/ericb into staging (2023-07-28 09:56:57 -0700)
9
11
10
are available in the Git repository at:
12
are available in the Git repository at:
11
13
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190715
14
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230731
13
15
14
for you to fetch changes up to 51c9122e92b776a3f16af0b9282f1dc5012e2a19:
16
for you to fetch changes up to 108e8180c6b0c315711aa54e914030a313505c17:
15
17
16
target/arm: NS BusFault on vector table fetch escalates to NS HardFault (2019-07-15 14:17:04 +0100)
18
gdbstub: Fix client Ctrl-C handling (2023-07-31 14:57:32 +0100)
17
19
18
----------------------------------------------------------------
20
----------------------------------------------------------------
19
target-arm queue:
21
target-arm queue:
20
* report ARMv8-A FP support for AArch32 -cpu max
22
* Don't build AArch64 decodetree files for qemu-system-arm
21
* hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory
23
* Fix TCG assert in v8.1M CSEL etc
22
* hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[]
24
* Fix MemOp for STGP
23
* hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO
25
* gdbstub: Fix client Ctrl-C handling
24
* hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO
26
* kvm: Fix crash due to access uninitialized kvm_state
25
* hw/arm/virt: Fix non-secure flash mode
27
* elf2dmp: Don't abandon when Prcb is set to 0
26
* pl031: Correctly migrate state when using -rtc clock=host
27
* fix regression that meant arm926 and arm1026 lost VFP
28
double-precision support
29
* v8M: NS BusFault on vector table fetch escalates to NS HardFault
30
28
31
----------------------------------------------------------------
29
----------------------------------------------------------------
32
Alex Bennée (1):
30
Akihiko Odaki (1):
33
target/arm: report ARMv8-A FP support for AArch32 -cpu max
31
elf2dmp: Don't abandon when Prcb is set to 0
34
32
35
David Engraf (1):
33
Gavin Shan (1):
36
hw/arm/virt: Fix non-secure flash mode
34
kvm: Fix crash due to access uninitialized kvm_state
37
35
38
Peter Maydell (3):
36
Nicholas Piggin (1):
39
pl031: Correctly migrate state when using -rtc clock=host
37
gdbstub: Fix client Ctrl-C handling
40
target/arm: Set VFP-related MVFR0 fields for arm926 and arm1026
41
target/arm: NS BusFault on vector table fetch escalates to NS HardFault
42
38
43
Philippe Mathieu-Daudé (5):
39
Peter Maydell (2):
44
hw/ssi/xilinx_spips: Convert lqspi_read() to read_with_attrs
40
target/arm: Avoid writing to constant TCGv in trans_CSEL()
45
hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory
41
target/arm/tcg: Don't build AArch64 decodetree files for qemu-system-arm
46
hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[]
47
hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO
48
hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO
49
42
50
include/hw/timer/pl031.h | 2 ++
43
Richard Henderson (1):
51
hw/arm/virt.c | 2 +-
44
target/arm: Fix MemOp for STGP
52
hw/core/machine.c | 1 +
53
hw/display/xlnx_dp.c | 15 +++++---
54
hw/ssi/mss-spi.c | 8 ++++-
55
hw/ssi/xilinx_spips.c | 43 +++++++++++++++-------
56
hw/timer/pl031.c | 92 +++++++++++++++++++++++++++++++++++++++++++++---
57
target/arm/cpu.c | 16 +++++++++
58
target/arm/m_helper.c | 21 ++++++++---
59
9 files changed, 174 insertions(+), 26 deletions(-)
60
45
46
accel/kvm/kvm-all.c | 2 +-
47
contrib/elf2dmp/main.c | 5 +++++
48
gdbstub/gdbstub.c | 13 +++++++++++--
49
target/arm/tcg/translate-a64.c | 21 ++++++++++++++++++---
50
target/arm/tcg/translate.c | 15 ++++++++-------
51
target/arm/tcg/meson.build | 10 +++++++---
52
6 files changed, 50 insertions(+), 16 deletions(-)
diff view generated by jsdifflib
1
From: Alex Bennée <alex.bennee@linaro.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
When we converted to using feature bits in 602f6e42cfbf we missed out
3
When converting to decodetree, the code to rebuild mop for the pair
4
the fact (dp && arm_dc_feature(s, ARM_FEATURE_V8)) was supported for
4
only made it into trans_STP and not into trans_STGP.
5
-cpu max configurations. This caused a regression in the GCC test
6
suite. Fix this by setting the appropriate bits in mvfr1.FPHP to
7
report ARMv8-A with FP support (but not ARMv8.2-FP16).
8
5
9
Fixes: https://bugs.launchpad.net/qemu/+bug/1836078
6
Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1790
10
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
7
Fixes: 8c212eb6594 ("target/arm: Convert load/store-pair to decodetree")
11
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
12
Message-id: 20190711103737.10017-1-alex.bennee@linaro.org
9
Message-id: 20230726165416.309624-1-richard.henderson@linaro.org
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
---
12
---
15
target/arm/cpu.c | 4 ++++
13
target/arm/tcg/translate-a64.c | 21 ++++++++++++++++++---
16
1 file changed, 4 insertions(+)
14
1 file changed, 18 insertions(+), 3 deletions(-)
17
15
18
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
16
diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c
19
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
20
--- a/target/arm/cpu.c
18
--- a/target/arm/tcg/translate-a64.c
21
+++ b/target/arm/cpu.c
19
+++ b/target/arm/tcg/translate-a64.c
22
@@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj)
20
@@ -XXX,XX +XXX,XX @@ static bool trans_STGP(DisasContext *s, arg_ldstpair *a)
23
t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1);
21
MemOp mop;
24
cpu->isar.id_isar6 = t;
22
TCGv_i128 tmp;
25
23
26
+ t = cpu->isar.mvfr1;
24
+ /* STGP only comes in one size. */
27
+ t = FIELD_DP32(t, MVFR1, FPHP, 2); /* v8.0 FP support */
25
+ tcg_debug_assert(a->sz == MO_64);
28
+ cpu->isar.mvfr1 = t;
29
+
26
+
30
t = cpu->isar.mvfr2;
27
if (!dc_isar_feature(aa64_mte_insn_reg, s)) {
31
t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */
28
return false;
32
t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */
29
}
30
@@ -XXX,XX +XXX,XX @@ static bool trans_STGP(DisasContext *s, arg_ldstpair *a)
31
gen_helper_stg(cpu_env, dirty_addr, dirty_addr);
32
}
33
34
- mop = finalize_memop(s, a->sz);
35
- clean_addr = gen_mte_checkN(s, dirty_addr, true, false, 2 << a->sz, mop);
36
+ mop = finalize_memop(s, MO_64);
37
+ clean_addr = gen_mte_checkN(s, dirty_addr, true, false, 2 << MO_64, mop);
38
39
tcg_rt = cpu_reg(s, a->rt);
40
tcg_rt2 = cpu_reg(s, a->rt2);
41
42
- assert(a->sz == 3);
43
+ /*
44
+ * STGP is defined as two 8-byte memory operations and one tag operation.
45
+ * We implement it as one single 16-byte memory operation for convenience.
46
+ * Rebuild mop as for STP.
47
+ * TODO: The atomicity with LSE2 is stronger than required.
48
+ * Need a form of MO_ATOM_WITHIN16_PAIR that never requires
49
+ * 16-byte atomicity.
50
+ */
51
+ mop = MO_128;
52
+ if (s->align_mem) {
53
+ mop |= MO_ALIGN_8;
54
+ }
55
+ mop = finalize_memop_pair(s, mop);
56
57
tmp = tcg_temp_new_i128();
58
if (s->be_data == MO_LE) {
33
--
59
--
34
2.20.1
60
2.34.1
35
36
diff view generated by jsdifflib
Deleted patch
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
2
1
3
In the next commit we will implement the write_with_attrs()
4
handler. To avoid using different APIs, convert the read()
5
handler first.
6
7
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
8
Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com>
9
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
hw/ssi/xilinx_spips.c | 23 +++++++++++------------
13
1 file changed, 11 insertions(+), 12 deletions(-)
14
15
diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c
16
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/ssi/xilinx_spips.c
18
+++ b/hw/ssi/xilinx_spips.c
19
@@ -XXX,XX +XXX,XX @@ static void lqspi_load_cache(void *opaque, hwaddr addr)
20
}
21
}
22
23
-static uint64_t
24
-lqspi_read(void *opaque, hwaddr addr, unsigned int size)
25
+static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value,
26
+ unsigned size, MemTxAttrs attrs)
27
{
28
- XilinxQSPIPS *q = opaque;
29
- uint32_t ret;
30
+ XilinxQSPIPS *q = XILINX_QSPIPS(opaque);
31
32
if (addr >= q->lqspi_cached_addr &&
33
addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
34
uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr];
35
- ret = cpu_to_le32(*(uint32_t *)retp);
36
- DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr,
37
- (unsigned)ret);
38
- return ret;
39
- } else {
40
- lqspi_load_cache(opaque, addr);
41
- return lqspi_read(opaque, addr, size);
42
+ *value = cpu_to_le32(*(uint32_t *)retp);
43
+ DB_PRINT_L(1, "addr: %08" HWADDR_PRIx ", data: %08" PRIx64 "\n",
44
+ addr, *value);
45
+ return MEMTX_OK;
46
}
47
+
48
+ lqspi_load_cache(opaque, addr);
49
+ return lqspi_read(opaque, addr, value, size, attrs);
50
}
51
52
static const MemoryRegionOps lqspi_ops = {
53
- .read = lqspi_read,
54
+ .read_with_attrs = lqspi_read,
55
.endianness = DEVICE_NATIVE_ENDIAN,
56
.valid = {
57
.min_access_size = 1,
58
--
59
2.20.1
60
61
diff view generated by jsdifflib
Deleted patch
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
2
1
3
Lei Sun found while auditing the code that a CPU write would
4
trigger a NULL pointer dereference.
5
6
>From UG1085 datasheet [*] AXI writes in this region are ignored
7
and generates an AXI Slave Error (SLVERR).
8
9
Fix by implementing the write_with_attrs() handler.
10
Return MEMTX_ERROR when the region is accessed (this error maps
11
to an AXI slave error).
12
13
[*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf
14
15
Reported-by: Lei Sun <slei.casper@gmail.com>
16
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
17
Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com>
18
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
---
21
hw/ssi/xilinx_spips.c | 16 ++++++++++++++++
22
1 file changed, 16 insertions(+)
23
24
diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c
25
index XXXXXXX..XXXXXXX 100644
26
--- a/hw/ssi/xilinx_spips.c
27
+++ b/hw/ssi/xilinx_spips.c
28
@@ -XXX,XX +XXX,XX @@ static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value,
29
return lqspi_read(opaque, addr, value, size, attrs);
30
}
31
32
+static MemTxResult lqspi_write(void *opaque, hwaddr offset, uint64_t value,
33
+ unsigned size, MemTxAttrs attrs)
34
+{
35
+ /*
36
+ * From UG1085, Chapter 24 (Quad-SPI controllers):
37
+ * - Writes are ignored
38
+ * - AXI writes generate an external AXI slave error (SLVERR)
39
+ */
40
+ qemu_log_mask(LOG_GUEST_ERROR, "%s Unexpected %u-bit access to 0x%" PRIx64
41
+ " (value: 0x%" PRIx64 "\n",
42
+ __func__, size << 3, offset, value);
43
+
44
+ return MEMTX_ERROR;
45
+}
46
+
47
static const MemoryRegionOps lqspi_ops = {
48
.read_with_attrs = lqspi_read,
49
+ .write_with_attrs = lqspi_write,
50
.endianness = DEVICE_NATIVE_ENDIAN,
51
.valid = {
52
.min_access_size = 1,
53
--
54
2.20.1
55
56
diff view generated by jsdifflib
Deleted patch
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
2
1
3
Both lqspi_read() and lqspi_load_cache() expect a 32-bit
4
aligned address.
5
6
>From UG1085 datasheet [*] chapter on 'Quad-SPI Controller':
7
8
Transfer Size Limitations
9
10
Because of the 32-bit wide TX, RX, and generic FIFO, all
11
APB/AXI transfers must be an integer multiple of 4-bytes.
12
Shorter transfers are not possible.
13
14
Set MemoryRegionOps.impl values to force 32-bit accesses,
15
this way we are sure we do not access the lqspi_buf[] array
16
out of bound.
17
18
[*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf
19
20
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
21
Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com>
22
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
23
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
24
---
25
hw/ssi/xilinx_spips.c | 4 ++++
26
1 file changed, 4 insertions(+)
27
28
diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c
29
index XXXXXXX..XXXXXXX 100644
30
--- a/hw/ssi/xilinx_spips.c
31
+++ b/hw/ssi/xilinx_spips.c
32
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps lqspi_ops = {
33
.read_with_attrs = lqspi_read,
34
.write_with_attrs = lqspi_write,
35
.endianness = DEVICE_NATIVE_ENDIAN,
36
+ .impl = {
37
+ .min_access_size = 4,
38
+ .max_access_size = 4,
39
+ },
40
.valid = {
41
.min_access_size = 1,
42
.max_access_size = 4
43
--
44
2.20.1
45
46
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
2
2
3
In the previous commit we fixed a crash when the guest read a
3
Prcb may be set to 0 for some CPUs if the dump was taken before they
4
register that pop from an empty FIFO.
4
start. The dump may still contain valuable information for started CPUs
5
By auditing the repository, we found another similar use with
5
so don't abandon conversion in such a case.
6
an easy way to reproduce:
7
6
8
$ qemu-system-aarch64 -M xlnx-zcu102 -monitor stdio -S
7
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
9
QEMU 4.0.50 monitor - type 'help' for more information
8
Reviewed-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
10
(qemu) xp/b 0xfd4a0134
9
Message-id: 20230611033434.14659-1-akihiko.odaki@daynix.com
11
Aborted (core dumped)
12
13
(gdb) bt
14
#0 0x00007f6936dea57f in raise () at /lib64/libc.so.6
15
#1 0x00007f6936dd4895 in abort () at /lib64/libc.so.6
16
#2 0x0000561ad32975ec in xlnx_dp_aux_pop_rx_fifo (s=0x7f692babee70) at hw/display/xlnx_dp.c:431
17
#3 0x0000561ad3297dc0 in xlnx_dp_read (opaque=0x7f692babee70, offset=77, size=4) at hw/display/xlnx_dp.c:667
18
#4 0x0000561ad321b896 in memory_region_read_accessor (mr=0x7f692babf620, addr=308, value=0x7ffe05c1db88, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439
19
#5 0x0000561ad321bd70 in access_with_adjusted_size (addr=308, value=0x7ffe05c1db88, size=1, access_size_min=4, access_size_max=4, access_fn=0x561ad321b858 <memory_region_read_accessor>, mr=0x7f692babf620, attrs=...) at memory.c:569
20
#6 0x0000561ad321e9d5 in memory_region_dispatch_read1 (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1420
21
#7 0x0000561ad321ea9d in memory_region_dispatch_read (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1447
22
#8 0x0000561ad31bd742 in flatview_read_continue (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1, addr1=308, l=1, mr=0x7f692babf620) at exec.c:3385
23
#9 0x0000561ad31bd895 in flatview_read (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3423
24
#10 0x0000561ad31bd90b in address_space_read_full (as=0x561ad5bb3020, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3436
25
#11 0x0000561ad33b1c42 in address_space_read (len=1, buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", attrs=..., addr=4249485620, as=0x561ad5bb3020) at include/exec/memory.h:2131
26
#12 0x0000561ad33b1c42 in memory_dump (mon=0x561ad59c4530, count=1, format=120, wsize=1, addr=4249485620, is_physical=1) at monitor/misc.c:723
27
#13 0x0000561ad33b1fc1 in hmp_physical_memory_dump (mon=0x561ad59c4530, qdict=0x561ad6c6fd00) at monitor/misc.c:795
28
#14 0x0000561ad37b4a9f in handle_hmp_command (mon=0x561ad59c4530, cmdline=0x561ad59d0f22 "/b 0x00000000fd4a0134") at monitor/hmp.c:1082
29
30
Fix by checking the FIFO is not empty before popping from it.
31
32
The datasheet is not clear about the reset value of this register,
33
we choose to return '0'.
34
35
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
36
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
37
Message-id: 20190709113715.7761-4-philmd@redhat.com
38
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
39
---
11
---
40
hw/display/xlnx_dp.c | 15 +++++++++++----
12
contrib/elf2dmp/main.c | 5 +++++
41
1 file changed, 11 insertions(+), 4 deletions(-)
13
1 file changed, 5 insertions(+)
42
14
43
diff --git a/hw/display/xlnx_dp.c b/hw/display/xlnx_dp.c
15
diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c
44
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
45
--- a/hw/display/xlnx_dp.c
17
--- a/contrib/elf2dmp/main.c
46
+++ b/hw/display/xlnx_dp.c
18
+++ b/contrib/elf2dmp/main.c
47
@@ -XXX,XX +XXX,XX @@ static uint8_t xlnx_dp_aux_pop_rx_fifo(XlnxDPState *s)
19
@@ -XXX,XX +XXX,XX @@ static int fill_context(KDDEBUGGER_DATA64 *kdbg,
48
uint8_t ret;
20
return 1;
49
21
}
50
if (fifo8_is_empty(&s->rx_fifo)) {
22
51
- DPRINTF("rx_fifo underflow..\n");
23
+ if (!Prcb) {
52
- abort();
24
+ eprintf("Context for CPU #%d is missing\n", i);
53
+ qemu_log_mask(LOG_GUEST_ERROR,
25
+ continue;
54
+ "%s: Reading empty RX_FIFO\n",
26
+ }
55
+ __func__);
27
+
56
+ /*
28
if (va_space_rw(vs, Prcb + kdbg->OffsetPrcbContext,
57
+ * The datasheet is not clear about the reset value, it seems
29
&Context, sizeof(Context), 0)) {
58
+ * to be unspecified. We choose to return '0'.
30
eprintf("Failed to read CPU #%d ContextFrame location\n", i);
59
+ */
60
+ ret = 0;
61
+ } else {
62
+ ret = fifo8_pop(&s->rx_fifo);
63
+ DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret);
64
}
65
- ret = fifo8_pop(&s->rx_fifo);
66
- DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret);
67
return ret;
68
}
69
70
--
31
--
71
2.20.1
32
2.34.1
72
73
diff view generated by jsdifflib
1
The ARMv5 architecture didn't specify detailed per-feature ID
1
In commit 0b188ea05acb5 we changed the implementation of
2
registers. Now that we're using the MVFR0 register fields to
2
trans_CSEL() to use tcg_constant_i32(). However, this change
3
gate the existence of VFP instructions, we need to set up
3
was incorrect, because the implementation of the function
4
the correct values in the cpu->isar structure so that we still
4
sets up the TCGv_i32 rn and rm to be either zero or else
5
provide an FPU to the guest.
5
a TCG temp created in load_reg(), and these TCG temps are
6
then in both cases written to by the emitted TCG ops.
7
The result is that we hit a TCG assertion:
6
8
7
This fixes a regression in the arm926 and arm1026 CPUs, which
9
qemu-system-arm: ../../tcg/tcg.c:4455: tcg_reg_alloc_mov: Assertion `!temp_readonly(ots)' failed.
8
are the only ones that both have VFP and are ARMv5 or earlier.
9
This regression was introduced by the VFP refactoring, and more
10
specifically by commits 1120827fa182f0e76 and 266bd25c485597c,
11
which accidentally disabled VFP short-vector support and
12
double-precision support on these CPUs.
13
10
14
Fixes: 1120827fa182f0e
11
(or on a non-debug build, just produce a garbage result)
15
Fixes: 266bd25c485597c
12
16
Fixes: https://bugs.launchpad.net/qemu/+bug/1836192
13
Adjust the code so that rn and rm are always writeable
17
Reported-by: Christophe Lyon <christophe.lyon@linaro.org>
14
temporaries whether the instruction is using the special
15
case "0" or a normal register as input.
16
17
Cc: qemu-stable@nongnu.org
18
Fixes: 0b188ea05acb5 ("target/arm: Use tcg_constant in trans_CSEL")
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
20
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
20
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
21
Message-id: 20230727103906.2641264-1-peter.maydell@linaro.org
21
Tested-by: Christophe Lyon <christophe.lyon@linaro.org>
22
Message-id: 20190711131241.22231-1-peter.maydell@linaro.org
23
---
22
---
24
target/arm/cpu.c | 12 ++++++++++++
23
target/arm/tcg/translate.c | 15 ++++++++-------
25
1 file changed, 12 insertions(+)
24
1 file changed, 8 insertions(+), 7 deletions(-)
26
25
27
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
26
diff --git a/target/arm/tcg/translate.c b/target/arm/tcg/translate.c
28
index XXXXXXX..XXXXXXX 100644
27
index XXXXXXX..XXXXXXX 100644
29
--- a/target/arm/cpu.c
28
--- a/target/arm/tcg/translate.c
30
+++ b/target/arm/cpu.c
29
+++ b/target/arm/tcg/translate.c
31
@@ -XXX,XX +XXX,XX @@ static void arm926_initfn(Object *obj)
30
@@ -XXX,XX +XXX,XX @@ static bool trans_IT(DisasContext *s, arg_IT *a)
32
* set the field to indicate Jazelle support within QEMU.
31
/* v8.1M CSEL/CSINC/CSNEG/CSINV */
33
*/
32
static bool trans_CSEL(DisasContext *s, arg_CSEL *a)
34
cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
33
{
35
+ /*
34
- TCGv_i32 rn, rm, zero;
36
+ * Similarly, we need to set MVFR0 fields to enable double precision
35
+ TCGv_i32 rn, rm;
37
+ * and short vector support even though ARMv5 doesn't have this register.
36
DisasCompare c;
38
+ */
37
39
+ cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
38
if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) {
40
+ cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1);
39
@@ -XXX,XX +XXX,XX @@ static bool trans_CSEL(DisasContext *s, arg_CSEL *a)
41
}
40
}
42
41
43
static void arm946_initfn(Object *obj)
42
/* In this insn input reg fields of 0b1111 mean "zero", not "PC" */
44
@@ -XXX,XX +XXX,XX @@ static void arm1026_initfn(Object *obj)
43
- zero = tcg_constant_i32(0);
45
* set the field to indicate Jazelle support within QEMU.
44
+ rn = tcg_temp_new_i32();
46
*/
45
+ rm = tcg_temp_new_i32();
47
cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
46
if (a->rn == 15) {
48
+ /*
47
- rn = zero;
49
+ * Similarly, we need to set MVFR0 fields to enable double precision
48
+ tcg_gen_movi_i32(rn, 0);
50
+ * and short vector support even though ARMv5 doesn't have this register.
49
} else {
51
+ */
50
- rn = load_reg(s, a->rn);
52
+ cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
51
+ load_reg_var(s, rn, a->rn);
53
+ cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1);
52
}
54
53
if (a->rm == 15) {
55
{
54
- rm = zero;
56
/* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
55
+ tcg_gen_movi_i32(rm, 0);
56
} else {
57
- rm = load_reg(s, a->rm);
58
+ load_reg_var(s, rm, a->rm);
59
}
60
61
switch (a->op) {
62
@@ -XXX,XX +XXX,XX @@ static bool trans_CSEL(DisasContext *s, arg_CSEL *a)
63
}
64
65
arm_test_cc(&c, a->fcond);
66
- tcg_gen_movcond_i32(c.cond, rn, c.value, zero, rn, rm);
67
+ tcg_gen_movcond_i32(c.cond, rn, c.value, tcg_constant_i32(0), rn, rm);
68
69
store_reg(s, a->rd, rn);
70
return true;
57
--
71
--
58
2.20.1
72
2.34.1
59
60
diff view generated by jsdifflib
1
In the M-profile architecture, when we do a vector table fetch and it
1
Currently we list all the Arm decodetree files together and add them
2
fails, we need to report a HardFault. Whether this is a Secure HF or
2
unconditionally to arm_ss. This means we build them for both
3
a NonSecure HF depends on several things. If AIRCR.BFHFNMINS is 0
3
qemu-system-aarch64 and qemu-system-arm. However, some of them are
4
then HF is always Secure, because there is no NonSecure HardFault.
4
AArch64-specific, so there is no need to build them for
5
Otherwise, the answer depends on whether the 'underlying exception'
5
qemu-system-arm. (Meson is smart enough to notice that the generated
6
(MemManage, BusFault, SecureFault) targets Secure or NonSecure. (In
6
.c.inc file is not used by any objects that go into qemu-system-arm,
7
the pseudocode, this is handled in the Vector() function: the final
7
so we only unnecessarily run decodetree, not anything more
8
exc.isSecure is calculated by looking at the exc.isSecure from the
8
heavyweight like a recompile or relink, but it's still unnecessary
9
exception returned from the memory access, not the isSecure input
9
work.)
10
argument.)
11
10
12
We weren't doing this correctly, because we were looking at
11
Split gen into gen_a32 and gen_a64, and only add gen_a64 for
13
the target security domain of the exception we were trying to
12
TARGET_AARCH64 compiles.
14
load the vector table entry for. This produces errors of two kinds:
15
* a load from the NS vector table which hits the "NS access
16
to S memory" SecureFault should end up as a Secure HardFault,
17
but we were raising an NS HardFault
18
* a load from the S vector table which causes a BusFault
19
should raise an NS HardFault if BFHFNMINS == 1 (because
20
in that case all BusFaults are NonSecure), but we were raising
21
a Secure HardFault
22
23
Correct the logic.
24
25
We also fix a comment error where we claimed that we might
26
be escalating MemManage to HardFault, and forgot about SecureFault.
27
(Vector loads can never hit MPU access faults, because they're
28
always aligned and always use the default address map.)
29
13
30
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
31
Message-id: 20190705094823.28905-1-peter.maydell@linaro.org
15
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
16
Message-id: 20230718104628.1137734-1-peter.maydell@linaro.org
32
---
17
---
33
target/arm/m_helper.c | 21 +++++++++++++++++----
18
target/arm/tcg/meson.build | 10 +++++++---
34
1 file changed, 17 insertions(+), 4 deletions(-)
19
1 file changed, 7 insertions(+), 3 deletions(-)
35
20
36
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
21
diff --git a/target/arm/tcg/meson.build b/target/arm/tcg/meson.build
37
index XXXXXXX..XXXXXXX 100644
22
index XXXXXXX..XXXXXXX 100644
38
--- a/target/arm/m_helper.c
23
--- a/target/arm/tcg/meson.build
39
+++ b/target/arm/m_helper.c
24
+++ b/target/arm/tcg/meson.build
40
@@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure,
25
@@ -XXX,XX +XXX,XX @@
41
if (sattrs.ns) {
26
-gen = [
42
attrs.secure = false;
27
+gen_a64 = [
43
} else if (!targets_secure) {
28
+ decodetree.process('a64.decode', extra_args: ['--static-decode=disas_a64']),
44
- /* NS access to S memory */
29
decodetree.process('sve.decode', extra_args: '--decode=disas_sve'),
45
+ /*
30
decodetree.process('sme.decode', extra_args: '--decode=disas_sme'),
46
+ * NS access to S memory: the underlying exception which we escalate
31
decodetree.process('sme-fa64.decode', extra_args: '--static-decode=disas_sme_fa64'),
47
+ * to HardFault is SecureFault, which always targets Secure.
32
+]
48
+ */
33
+
49
+ exc_secure = true;
34
+gen_a32 = [
50
goto load_fail;
35
decodetree.process('neon-shared.decode', extra_args: '--decode=disas_neon_shared'),
51
}
36
decodetree.process('neon-dp.decode', extra_args: '--decode=disas_neon_dp'),
52
}
37
decodetree.process('neon-ls.decode', extra_args: '--decode=disas_neon_ls'),
53
@@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure,
38
@@ -XXX,XX +XXX,XX @@ gen = [
54
vector_entry = address_space_ldl(arm_addressspace(cs, attrs), addr,
39
decodetree.process('a32-uncond.decode', extra_args: '--static-decode=disas_a32_uncond'),
55
attrs, &result);
40
decodetree.process('t32.decode', extra_args: '--static-decode=disas_t32'),
56
if (result != MEMTX_OK) {
41
decodetree.process('t16.decode', extra_args: ['-w', '16', '--static-decode=disas_t16']),
57
+ /*
42
- decodetree.process('a64.decode', extra_args: ['--static-decode=disas_a64']),
58
+ * Underlying exception is BusFault: its target security state
43
]
59
+ * depends on BFHFNMINS.
44
60
+ */
45
-arm_ss.add(gen)
61
+ exc_secure = !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK);
46
+arm_ss.add(gen_a32)
62
goto load_fail;
47
+arm_ss.add(when: 'TARGET_AARCH64', if_true: gen_a64)
63
}
48
64
*pvec = vector_entry;
49
arm_ss.add(files(
65
@@ -XXX,XX +XXX,XX @@ load_fail:
50
'cpu32.c',
66
/*
67
* All vector table fetch fails are reported as HardFault, with
68
* HFSR.VECTTBL and .FORCED set. (FORCED is set because
69
- * technically the underlying exception is a MemManage or BusFault
70
+ * technically the underlying exception is a SecureFault or BusFault
71
* that is escalated to HardFault.) This is a terminal exception,
72
* so we will either take the HardFault immediately or else enter
73
* lockup (the latter case is handled in armv7m_nvic_set_pending_derived()).
74
+ * The HardFault is Secure if BFHFNMINS is 0 (meaning that all HFs are
75
+ * secure); otherwise it targets the same security state as the
76
+ * underlying exception.
77
*/
78
- exc_secure = targets_secure ||
79
- !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK);
80
+ if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) {
81
+ exc_secure = true;
82
+ }
83
env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK;
84
armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure);
85
return false;
86
--
51
--
87
2.20.1
52
2.34.1
88
53
89
54
diff view generated by jsdifflib
1
From: David Engraf <david.engraf@sysgo.com>
1
From: Gavin Shan <gshan@redhat.com>
2
2
3
Using the whole 128 MiB flash in non-secure mode is not working because
3
Runs into core dump on arm64 and the backtrace extracted from the
4
virt_flash_fdt() expects the same address for secure_sysmem and sysmem.
4
core dump is shown as below. It's caused by accessing uninitialized
5
This is not correctly handled by caller because it forwards NULL for
5
@kvm_state in kvm_flush_coalesced_mmio_buffer() due to commit 176d073029
6
secure_sysmem in non-secure flash mode.
6
("hw/arm/virt: Use machine_memory_devices_init()"), where the machine's
7
memory region is added earlier than before.
7
8
8
Fixed by using sysmem when secure_sysmem is NULL.
9
main
10
qemu_init
11
configure_accelerators
12
qemu_opts_foreach
13
do_configure_accelerator
14
accel_init_machine
15
kvm_init
16
virt_kvm_type
17
virt_set_memmap
18
machine_memory_devices_init
19
memory_region_add_subregion
20
memory_region_add_subregion_common
21
memory_region_update_container_subregions
22
memory_region_transaction_begin
23
qemu_flush_coalesced_mmio_buffer
24
kvm_flush_coalesced_mmio_buffer
9
25
10
Signed-off-by: David Engraf <david.engraf@sysgo.com>
26
Fix it by bailing early in kvm_flush_coalesced_mmio_buffer() on the
11
Message-id: 20190712075002.14326-1-david.engraf@sysgo.com
27
uninitialized @kvm_state. With this applied, no crash is observed on
12
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
28
arm64.
29
30
Fixes: 176d073029 ("hw/arm/virt: Use machine_memory_devices_init()")
31
Signed-off-by: Gavin Shan <gshan@redhat.com>
32
Reviewed-by: David Hildenbrand <david@redhat.com>
33
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
34
Message-id: 20230731125946.2038742-1-gshan@redhat.com
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
35
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
---
36
---
15
hw/arm/virt.c | 2 +-
37
accel/kvm/kvm-all.c | 2 +-
16
1 file changed, 1 insertion(+), 1 deletion(-)
38
1 file changed, 1 insertion(+), 1 deletion(-)
17
39
18
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
40
diff --git a/accel/kvm/kvm-all.c b/accel/kvm/kvm-all.c
19
index XXXXXXX..XXXXXXX 100644
41
index XXXXXXX..XXXXXXX 100644
20
--- a/hw/arm/virt.c
42
--- a/accel/kvm/kvm-all.c
21
+++ b/hw/arm/virt.c
43
+++ b/accel/kvm/kvm-all.c
22
@@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine)
44
@@ -XXX,XX +XXX,XX @@ void kvm_flush_coalesced_mmio_buffer(void)
23
&machine->device_memory->mr);
45
{
46
KVMState *s = kvm_state;
47
48
- if (s->coalesced_flush_in_progress) {
49
+ if (!s || s->coalesced_flush_in_progress) {
50
return;
24
}
51
}
25
52
26
- virt_flash_fdt(vms, sysmem, secure_sysmem);
27
+ virt_flash_fdt(vms, sysmem, secure_sysmem ?: sysmem);
28
29
create_gic(vms, pic);
30
31
--
53
--
32
2.20.1
54
2.34.1
33
55
34
56
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Nicholas Piggin <npiggin@gmail.com>
2
2
3
Reading the RX_DATA register when the RX_FIFO is empty triggers
3
The gdb remote protocol has a special interrupt character (0x03) that is
4
an abort. This can be easily reproduced:
4
transmitted outside the regular packet processing, and represents a
5
Ctrl-C pressed in the client. Despite not being a regular packet, it
6
does expect a regular stop response if the stub successfully stops the
7
running program.
5
8
6
$ qemu-system-arm -M emcraft-sf2 -monitor stdio -S
9
See: https://sourceware.org/gdb/onlinedocs/gdb/Interrupts.html
7
QEMU 4.0.50 monitor - type 'help' for more information
8
(qemu) x 0x40001010
9
Aborted (core dumped)
10
10
11
(gdb) bt
11
Inhibiting the stop reply packet can lead to gdb client hang. So permit
12
#1 0x00007f035874f895 in abort () at /lib64/libc.so.6
12
a stop response when receiving a character from gdb that stops the vm.
13
#2 0x00005628686591ff in fifo8_pop (fifo=0x56286a9a4c68) at util/fifo8.c:66
13
Additionally, add a warning if that was not a 0x03 character, because
14
#3 0x00005628683e0b8e in fifo32_pop (fifo=0x56286a9a4c68) at include/qemu/fifo32.h:137
14
the gdb session is likely to end up getting confused if this happens.
15
#4 0x00005628683e0efb in spi_read (opaque=0x56286a9a4850, addr=4, size=4) at hw/ssi/mss-spi.c:168
16
#5 0x0000562867f96801 in memory_region_read_accessor (mr=0x56286a9a4b60, addr=16, value=0x7ffeecb0c5c8, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439
17
#6 0x0000562867f96cdb in access_with_adjusted_size (addr=16, value=0x7ffeecb0c5c8, size=4, access_size_min=1, access_size_max=4, access_fn=0x562867f967c3 <memory_region_read_accessor>, mr=0x56286a9a4b60, attrs=...) at memory.c:569
18
#7 0x0000562867f99940 in memory_region_dispatch_read1 (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1420
19
#8 0x0000562867f99a08 in memory_region_dispatch_read (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1447
20
#9 0x0000562867f38721 in flatview_read_continue (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, addr1=16, l=4, mr=0x56286a9a4b60) at exec.c:3385
21
#10 0x0000562867f38874 in flatview_read (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3423
22
#11 0x0000562867f388ea in address_space_read_full (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3436
23
#12 0x0000562867f389c5 in address_space_rw (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=false) at exec.c:3466
24
#13 0x0000562867f3bdd7 in cpu_memory_rw_debug (cpu=0x56286aa19d00, addr=1073745936, buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=0) at exec.c:3976
25
#14 0x000056286811ed51 in memory_dump (mon=0x56286a8c32d0, count=1, format=120, wsize=4, addr=1073745936, is_physical=0) at monitor/misc.c:730
26
#15 0x000056286811eff1 in hmp_memory_dump (mon=0x56286a8c32d0, qdict=0x56286b15c400) at monitor/misc.c:785
27
#16 0x00005628684740ee in handle_hmp_command (mon=0x56286a8c32d0, cmdline=0x56286a8caeb2 "0x40001010") at monitor/hmp.c:1082
28
15
29
From the datasheet "Actel SmartFusion Microcontroller Subsystem
16
Cc: qemu-stable@nongnu.org
30
User's Guide" Rev.1, Table 13-3 "SPI Register Summary", this
17
Fixes: 758370052fb ("gdbstub: only send stop-reply packets when allowed to")
31
register has a reset value of 0.
18
Reported-by: Frederic Barrat <fbarrat@linux.ibm.com>
32
19
Signed-off-by: Nicholas Piggin <npiggin@gmail.com>
33
Check the FIFO is not empty before accessing it, else log an
20
Tested-by: Joel Stanley <joel@jms.id.au>
34
error message.
21
Message-id: 20230711085903.304496-1-npiggin@gmail.com
35
22
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
36
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
37
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
38
Message-id: 20190709113715.7761-3-philmd@redhat.com
39
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
23
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
40
---
24
---
41
hw/ssi/mss-spi.c | 8 +++++++-
25
gdbstub/gdbstub.c | 13 +++++++++++--
42
1 file changed, 7 insertions(+), 1 deletion(-)
26
1 file changed, 11 insertions(+), 2 deletions(-)
43
27
44
diff --git a/hw/ssi/mss-spi.c b/hw/ssi/mss-spi.c
28
diff --git a/gdbstub/gdbstub.c b/gdbstub/gdbstub.c
45
index XXXXXXX..XXXXXXX 100644
29
index XXXXXXX..XXXXXXX 100644
46
--- a/hw/ssi/mss-spi.c
30
--- a/gdbstub/gdbstub.c
47
+++ b/hw/ssi/mss-spi.c
31
+++ b/gdbstub/gdbstub.c
48
@@ -XXX,XX +XXX,XX @@ spi_read(void *opaque, hwaddr addr, unsigned int size)
32
@@ -XXX,XX +XXX,XX @@ void gdb_read_byte(uint8_t ch)
49
case R_SPI_RX:
33
return;
50
s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL;
34
}
51
s->regs[R_SPI_STATUS] &= ~S_RXCHOVRF;
35
if (runstate_is_running()) {
52
- ret = fifo32_pop(&s->rx_fifo);
36
- /* when the CPU is running, we cannot do anything except stop
53
+ if (fifo32_is_empty(&s->rx_fifo)) {
37
- it when receiving a char */
54
+ qemu_log_mask(LOG_GUEST_ERROR,
38
+ /*
55
+ "%s: Reading empty RX_FIFO\n",
39
+ * When the CPU is running, we cannot do anything except stop
56
+ __func__);
40
+ * it when receiving a char. This is expected on a Ctrl-C in the
57
+ } else {
41
+ * gdb client. Because we are in all-stop mode, gdb sends a
58
+ ret = fifo32_pop(&s->rx_fifo);
42
+ * 0x03 byte which is not a usual packet, so we handle it specially
43
+ * here, but it does expect a stop reply.
44
+ */
45
+ if (ch != 0x03) {
46
+ warn_report("gdbstub: client sent packet while target running\n");
59
+ }
47
+ }
60
if (fifo32_is_empty(&s->rx_fifo)) {
48
+ gdbserver_state.allow_stop_reply = true;
61
s->regs[R_SPI_STATUS] |= S_RXFIFOEMP;
49
vm_stop(RUN_STATE_PAUSED);
62
}
50
} else
51
#endif
63
--
52
--
64
2.20.1
53
2.34.1
65
66
diff view generated by jsdifflib
Deleted patch
1
The PL031 RTC tracks the difference between the guest RTC
2
and the host RTC using a tick_offset field. For migration,
3
however, we currently always migrate the offset between
4
the guest and the vm_clock, even if the RTC clock is not
5
the same as the vm_clock; this was an attempt to retain
6
migration backwards compatibility.
7
1
8
Unfortunately this results in the RTC behaving oddly across
9
a VM state save and restore -- since the VM clock stands still
10
across save-then-restore, regardless of how much real world
11
time has elapsed, the guest RTC ends up out of sync with the
12
host RTC in the restored VM.
13
14
Fix this by migrating the raw tick_offset. To retain migration
15
compatibility as far as possible, we have a new property
16
migrate-tick-offset; by default this is 'true' and we will
17
migrate the true tick offset in a new subsection; if the
18
incoming data has no subsection we fall back to the old
19
vm_clock-based offset information, so old->new migration
20
compatibility is preserved. For complete new->old migration
21
compatibility, the property is set to 'false' for 4.0 and
22
earlier machine types (this will only affect 'virt-4.0'
23
and below, as none of the other pl031-using machines are
24
versioned).
25
26
Reported-by: Russell King <rmk@armlinux.org.uk>
27
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
28
Reviewed-by: Dr. David Alan Gilbert <dgilbert@redhat.com>
29
Message-id: 20190709143912.28905-1-peter.maydell@linaro.org
30
---
31
include/hw/timer/pl031.h | 2 +
32
hw/core/machine.c | 1 +
33
hw/timer/pl031.c | 92 ++++++++++++++++++++++++++++++++++++++--
34
3 files changed, 91 insertions(+), 4 deletions(-)
35
36
diff --git a/include/hw/timer/pl031.h b/include/hw/timer/pl031.h
37
index XXXXXXX..XXXXXXX 100644
38
--- a/include/hw/timer/pl031.h
39
+++ b/include/hw/timer/pl031.h
40
@@ -XXX,XX +XXX,XX @@ typedef struct PL031State {
41
*/
42
uint32_t tick_offset_vmstate;
43
uint32_t tick_offset;
44
+ bool tick_offset_migrated;
45
+ bool migrate_tick_offset;
46
47
uint32_t mr;
48
uint32_t lr;
49
diff --git a/hw/core/machine.c b/hw/core/machine.c
50
index XXXXXXX..XXXXXXX 100644
51
--- a/hw/core/machine.c
52
+++ b/hw/core/machine.c
53
@@ -XXX,XX +XXX,XX @@ GlobalProperty hw_compat_4_0[] = {
54
{ "virtio-gpu-pci", "edid", "false" },
55
{ "virtio-device", "use-started", "false" },
56
{ "virtio-balloon-device", "qemu-4-0-config-size", "true" },
57
+ { "pl031", "migrate-tick-offset", "false" },
58
};
59
const size_t hw_compat_4_0_len = G_N_ELEMENTS(hw_compat_4_0);
60
61
diff --git a/hw/timer/pl031.c b/hw/timer/pl031.c
62
index XXXXXXX..XXXXXXX 100644
63
--- a/hw/timer/pl031.c
64
+++ b/hw/timer/pl031.c
65
@@ -XXX,XX +XXX,XX @@ static int pl031_pre_save(void *opaque)
66
{
67
PL031State *s = opaque;
68
69
- /* tick_offset is base_time - rtc_clock base time. Instead, we want to
70
- * store the base time relative to the QEMU_CLOCK_VIRTUAL for backwards-compatibility. */
71
+ /*
72
+ * The PL031 device model code uses the tick_offset field, which is
73
+ * the offset between what the guest RTC should read and what the
74
+ * QEMU rtc_clock reads:
75
+ * guest_rtc = rtc_clock + tick_offset
76
+ * and so
77
+ * tick_offset = guest_rtc - rtc_clock
78
+ *
79
+ * We want to migrate this offset, which sounds straightforward.
80
+ * Unfortunately older versions of QEMU migrated a conversion of this
81
+ * offset into an offset from the vm_clock. (This was in turn an
82
+ * attempt to be compatible with even older QEMU versions, but it
83
+ * has incorrect behaviour if the rtc_clock is not the same as the
84
+ * vm_clock.) So we put the actual tick_offset into a migration
85
+ * subsection, and the backwards-compatible time-relative-to-vm_clock
86
+ * in the main migration state.
87
+ *
88
+ * Calculate base time relative to QEMU_CLOCK_VIRTUAL:
89
+ */
90
int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
91
s->tick_offset_vmstate = s->tick_offset + delta / NANOSECONDS_PER_SECOND;
92
93
return 0;
94
}
95
96
+static int pl031_pre_load(void *opaque)
97
+{
98
+ PL031State *s = opaque;
99
+
100
+ s->tick_offset_migrated = false;
101
+ return 0;
102
+}
103
+
104
static int pl031_post_load(void *opaque, int version_id)
105
{
106
PL031State *s = opaque;
107
108
- int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
109
- s->tick_offset = s->tick_offset_vmstate - delta / NANOSECONDS_PER_SECOND;
110
+ /*
111
+ * If we got the tick_offset subsection, then we can just use
112
+ * the value in that. Otherwise the source is an older QEMU and
113
+ * has given us the offset from the vm_clock; convert it back to
114
+ * an offset from the rtc_clock. This will cause time to incorrectly
115
+ * go backwards compared to the host RTC, but this is unavoidable.
116
+ */
117
+
118
+ if (!s->tick_offset_migrated) {
119
+ int64_t delta = qemu_clock_get_ns(rtc_clock) -
120
+ qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
121
+ s->tick_offset = s->tick_offset_vmstate -
122
+ delta / NANOSECONDS_PER_SECOND;
123
+ }
124
pl031_set_alarm(s);
125
return 0;
126
}
127
128
+static int pl031_tick_offset_post_load(void *opaque, int version_id)
129
+{
130
+ PL031State *s = opaque;
131
+
132
+ s->tick_offset_migrated = true;
133
+ return 0;
134
+}
135
+
136
+static bool pl031_tick_offset_needed(void *opaque)
137
+{
138
+ PL031State *s = opaque;
139
+
140
+ return s->migrate_tick_offset;
141
+}
142
+
143
+static const VMStateDescription vmstate_pl031_tick_offset = {
144
+ .name = "pl031/tick-offset",
145
+ .version_id = 1,
146
+ .minimum_version_id = 1,
147
+ .needed = pl031_tick_offset_needed,
148
+ .post_load = pl031_tick_offset_post_load,
149
+ .fields = (VMStateField[]) {
150
+ VMSTATE_UINT32(tick_offset, PL031State),
151
+ VMSTATE_END_OF_LIST()
152
+ }
153
+};
154
+
155
static const VMStateDescription vmstate_pl031 = {
156
.name = "pl031",
157
.version_id = 1,
158
.minimum_version_id = 1,
159
.pre_save = pl031_pre_save,
160
+ .pre_load = pl031_pre_load,
161
.post_load = pl031_post_load,
162
.fields = (VMStateField[]) {
163
VMSTATE_UINT32(tick_offset_vmstate, PL031State),
164
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pl031 = {
165
VMSTATE_UINT32(im, PL031State),
166
VMSTATE_UINT32(is, PL031State),
167
VMSTATE_END_OF_LIST()
168
+ },
169
+ .subsections = (const VMStateDescription*[]) {
170
+ &vmstate_pl031_tick_offset,
171
+ NULL
172
}
173
};
174
175
+static Property pl031_properties[] = {
176
+ /*
177
+ * True to correctly migrate the tick offset of the RTC. False to
178
+ * obtain backward migration compatibility with older QEMU versions,
179
+ * at the expense of the guest RTC going backwards compared with the
180
+ * host RTC when the VM is saved/restored if using -rtc host.
181
+ * (Even if set to 'true' older QEMU can migrate forward to newer QEMU;
182
+ * 'false' also permits newer QEMU to migrate to older QEMU.)
183
+ */
184
+ DEFINE_PROP_BOOL("migrate-tick-offset",
185
+ PL031State, migrate_tick_offset, true),
186
+ DEFINE_PROP_END_OF_LIST()
187
+};
188
+
189
static void pl031_class_init(ObjectClass *klass, void *data)
190
{
191
DeviceClass *dc = DEVICE_CLASS(klass);
192
193
dc->vmsd = &vmstate_pl031;
194
+ dc->props = pl031_properties;
195
}
196
197
static const TypeInfo pl031_info = {
198
--
199
2.20.1
200
201
diff view generated by jsdifflib