1
target-arm queue for rc1 -- these are all bug fixes.
1
Some small arm bug fixes for rc3.
2
2
3
thanks
4
-- PMM
3
-- PMM
5
4
6
The following changes since commit b9404bf592e7ba74180e1a54ed7a266ec6ee67f2:
5
The following changes since commit 9b617b1bb4056e60b39be4c33be20c10928a6a5c:
7
6
8
Merge remote-tracking branch 'remotes/dgilbert/tags/pull-hmp-20190715' into staging (2019-07-15 12:22:07 +0100)
7
Merge tag 'trivial-branch-for-7.0-pull-request' of https://gitlab.com/laurent_vivier/qemu into staging (2022-04-01 10:23:27 +0100)
9
8
10
are available in the Git repository at:
9
are available in the Git repository at:
11
10
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190715
11
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220401
13
12
14
for you to fetch changes up to 51c9122e92b776a3f16af0b9282f1dc5012e2a19:
13
for you to fetch changes up to a5b1e1ab662aa6dc42d5a913080fccbb8bf82e9b:
15
14
16
target/arm: NS BusFault on vector table fetch escalates to NS HardFault (2019-07-15 14:17:04 +0100)
15
target/arm: Don't use DISAS_NORETURN in STXP !HAVE_CMPXCHG128 codegen (2022-04-01 15:35:49 +0100)
17
16
18
----------------------------------------------------------------
17
----------------------------------------------------------------
19
target-arm queue:
18
target-arm queue:
20
* report ARMv8-A FP support for AArch32 -cpu max
19
* target/arm: Fix some bugs in secure EL2 handling
21
* hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory
20
* target/arm: Fix assert when !HAVE_CMPXCHG128
22
* hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[]
21
* MAINTAINERS: change Fred Konrad's email address
23
* hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO
24
* hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO
25
* hw/arm/virt: Fix non-secure flash mode
26
* pl031: Correctly migrate state when using -rtc clock=host
27
* fix regression that meant arm926 and arm1026 lost VFP
28
double-precision support
29
* v8M: NS BusFault on vector table fetch escalates to NS HardFault
30
22
31
----------------------------------------------------------------
23
----------------------------------------------------------------
32
Alex Bennée (1):
24
Frederic Konrad (1):
33
target/arm: report ARMv8-A FP support for AArch32 -cpu max
25
MAINTAINERS: change Fred Konrad's email address
34
26
35
David Engraf (1):
27
Idan Horowitz (4):
36
hw/arm/virt: Fix non-secure flash mode
28
target/arm: Fix MTE access checks for disabled SEL2
29
target/arm: Check VSTCR.SW when assigning the stage 2 output PA space
30
target/arm: Take VSTCR.SW, VTCR.NSW into account in final stage 2 walk
31
target/arm: Determine final stage 2 output PA space based on original IPA
37
32
38
Peter Maydell (3):
33
Peter Maydell (1):
39
pl031: Correctly migrate state when using -rtc clock=host
34
target/arm: Don't use DISAS_NORETURN in STXP !HAVE_CMPXCHG128 codegen
40
target/arm: Set VFP-related MVFR0 fields for arm926 and arm1026
41
target/arm: NS BusFault on vector table fetch escalates to NS HardFault
42
35
43
Philippe Mathieu-Daudé (5):
36
target/arm/internals.h | 2 +-
44
hw/ssi/xilinx_spips: Convert lqspi_read() to read_with_attrs
37
target/arm/helper.c | 18 +++++++++++++++---
45
hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory
38
target/arm/translate-a64.c | 7 ++++++-
46
hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[]
39
.mailmap | 3 ++-
47
hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO
40
MAINTAINERS | 2 +-
48
hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO
41
5 files changed, 25 insertions(+), 7 deletions(-)
49
50
include/hw/timer/pl031.h | 2 ++
51
hw/arm/virt.c | 2 +-
52
hw/core/machine.c | 1 +
53
hw/display/xlnx_dp.c | 15 +++++---
54
hw/ssi/mss-spi.c | 8 ++++-
55
hw/ssi/xilinx_spips.c | 43 +++++++++++++++-------
56
hw/timer/pl031.c | 92 +++++++++++++++++++++++++++++++++++++++++++++---
57
target/arm/cpu.c | 16 +++++++++
58
target/arm/m_helper.c | 21 ++++++++---
59
9 files changed, 174 insertions(+), 26 deletions(-)
60
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Idan Horowitz <idan.horowitz@gmail.com>
2
2
3
Reading the RX_DATA register when the RX_FIFO is empty triggers
3
While not mentioned anywhere in the actual specification text, the
4
an abort. This can be easily reproduced:
4
HCR_EL2.ATA bit is treated as '1' when EL2 is disabled at the current
5
security state. This can be observed in the psuedo-code implementation
6
of AArch64.AllocationTagAccessIsEnabled().
5
7
6
$ qemu-system-arm -M emcraft-sf2 -monitor stdio -S
8
Signed-off-by: Idan Horowitz <idan.horowitz@gmail.com>
7
QEMU 4.0.50 monitor - type 'help' for more information
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
(qemu) x 0x40001010
10
Message-id: 20220328173107.311267-1-idan.horowitz@gmail.com
9
Aborted (core dumped)
10
11
(gdb) bt
12
#1 0x00007f035874f895 in abort () at /lib64/libc.so.6
13
#2 0x00005628686591ff in fifo8_pop (fifo=0x56286a9a4c68) at util/fifo8.c:66
14
#3 0x00005628683e0b8e in fifo32_pop (fifo=0x56286a9a4c68) at include/qemu/fifo32.h:137
15
#4 0x00005628683e0efb in spi_read (opaque=0x56286a9a4850, addr=4, size=4) at hw/ssi/mss-spi.c:168
16
#5 0x0000562867f96801 in memory_region_read_accessor (mr=0x56286a9a4b60, addr=16, value=0x7ffeecb0c5c8, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439
17
#6 0x0000562867f96cdb in access_with_adjusted_size (addr=16, value=0x7ffeecb0c5c8, size=4, access_size_min=1, access_size_max=4, access_fn=0x562867f967c3 <memory_region_read_accessor>, mr=0x56286a9a4b60, attrs=...) at memory.c:569
18
#7 0x0000562867f99940 in memory_region_dispatch_read1 (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1420
19
#8 0x0000562867f99a08 in memory_region_dispatch_read (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1447
20
#9 0x0000562867f38721 in flatview_read_continue (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, addr1=16, l=4, mr=0x56286a9a4b60) at exec.c:3385
21
#10 0x0000562867f38874 in flatview_read (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3423
22
#11 0x0000562867f388ea in address_space_read_full (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3436
23
#12 0x0000562867f389c5 in address_space_rw (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=false) at exec.c:3466
24
#13 0x0000562867f3bdd7 in cpu_memory_rw_debug (cpu=0x56286aa19d00, addr=1073745936, buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=0) at exec.c:3976
25
#14 0x000056286811ed51 in memory_dump (mon=0x56286a8c32d0, count=1, format=120, wsize=4, addr=1073745936, is_physical=0) at monitor/misc.c:730
26
#15 0x000056286811eff1 in hmp_memory_dump (mon=0x56286a8c32d0, qdict=0x56286b15c400) at monitor/misc.c:785
27
#16 0x00005628684740ee in handle_hmp_command (mon=0x56286a8c32d0, cmdline=0x56286a8caeb2 "0x40001010") at monitor/hmp.c:1082
28
29
From the datasheet "Actel SmartFusion Microcontroller Subsystem
30
User's Guide" Rev.1, Table 13-3 "SPI Register Summary", this
31
register has a reset value of 0.
32
33
Check the FIFO is not empty before accessing it, else log an
34
error message.
35
36
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
37
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
38
Message-id: 20190709113715.7761-3-philmd@redhat.com
39
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
40
---
12
---
41
hw/ssi/mss-spi.c | 8 +++++++-
13
target/arm/internals.h | 2 +-
42
1 file changed, 7 insertions(+), 1 deletion(-)
14
target/arm/helper.c | 2 +-
15
2 files changed, 2 insertions(+), 2 deletions(-)
43
16
44
diff --git a/hw/ssi/mss-spi.c b/hw/ssi/mss-spi.c
17
diff --git a/target/arm/internals.h b/target/arm/internals.h
45
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
46
--- a/hw/ssi/mss-spi.c
19
--- a/target/arm/internals.h
47
+++ b/hw/ssi/mss-spi.c
20
+++ b/target/arm/internals.h
48
@@ -XXX,XX +XXX,XX @@ spi_read(void *opaque, hwaddr addr, unsigned int size)
21
@@ -XXX,XX +XXX,XX @@ static inline bool allocation_tag_access_enabled(CPUARMState *env, int el,
49
case R_SPI_RX:
22
&& !(env->cp15.scr_el3 & SCR_ATA)) {
50
s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL;
23
return false;
51
s->regs[R_SPI_STATUS] &= ~S_RXCHOVRF;
24
}
52
- ret = fifo32_pop(&s->rx_fifo);
25
- if (el < 2 && arm_feature(env, ARM_FEATURE_EL2)) {
53
+ if (fifo32_is_empty(&s->rx_fifo)) {
26
+ if (el < 2 && arm_is_el2_enabled(env)) {
54
+ qemu_log_mask(LOG_GUEST_ERROR,
27
uint64_t hcr = arm_hcr_el2_eff(env);
55
+ "%s: Reading empty RX_FIFO\n",
28
if (!(hcr & HCR_ATA) && (!(hcr & HCR_E2H) || !(hcr & HCR_TGE))) {
56
+ __func__);
29
return false;
57
+ } else {
30
diff --git a/target/arm/helper.c b/target/arm/helper.c
58
+ ret = fifo32_pop(&s->rx_fifo);
31
index XXXXXXX..XXXXXXX 100644
59
+ }
32
--- a/target/arm/helper.c
60
if (fifo32_is_empty(&s->rx_fifo)) {
33
+++ b/target/arm/helper.c
61
s->regs[R_SPI_STATUS] |= S_RXFIFOEMP;
34
@@ -XXX,XX +XXX,XX @@ static CPAccessResult access_mte(CPUARMState *env, const ARMCPRegInfo *ri,
62
}
35
{
36
int el = arm_current_el(env);
37
38
- if (el < 2 && arm_feature(env, ARM_FEATURE_EL2)) {
39
+ if (el < 2 && arm_is_el2_enabled(env)) {
40
uint64_t hcr = arm_hcr_el2_eff(env);
41
if (!(hcr & HCR_ATA) && (!(hcr & HCR_E2H) || !(hcr & HCR_TGE))) {
42
return CP_ACCESS_TRAP_EL2;
63
--
43
--
64
2.20.1
44
2.25.1
65
66
diff view generated by jsdifflib
1
From: David Engraf <david.engraf@sysgo.com>
1
From: Idan Horowitz <idan.horowitz@gmail.com>
2
2
3
Using the whole 128 MiB flash in non-secure mode is not working because
3
As per the AArch64.SS2OutputPASpace() psuedo-code in the ARMv8 ARM when the
4
virt_flash_fdt() expects the same address for secure_sysmem and sysmem.
4
PA space of the IPA is non secure, the output PA space is secure if and only
5
This is not correctly handled by caller because it forwards NULL for
5
if all of the bits VTCR.<NSW, NSA>, VSTCR.<SW, SA> are not set.
6
secure_sysmem in non-secure flash mode.
7
6
8
Fixed by using sysmem when secure_sysmem is NULL.
7
Signed-off-by: Idan Horowitz <idan.horowitz@gmail.com>
9
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Signed-off-by: David Engraf <david.engraf@sysgo.com>
9
Message-id: 20220327093427.1548629-2-idan.horowitz@gmail.com
11
Message-id: 20190712075002.14326-1-david.engraf@sysgo.com
12
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
---
11
---
15
hw/arm/virt.c | 2 +-
12
target/arm/helper.c | 2 +-
16
1 file changed, 1 insertion(+), 1 deletion(-)
13
1 file changed, 1 insertion(+), 1 deletion(-)
17
14
18
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
15
diff --git a/target/arm/helper.c b/target/arm/helper.c
19
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
20
--- a/hw/arm/virt.c
17
--- a/target/arm/helper.c
21
+++ b/hw/arm/virt.c
18
+++ b/target/arm/helper.c
22
@@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine)
19
@@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address,
23
&machine->device_memory->mr);
20
} else {
24
}
21
attrs->secure =
25
22
!((env->cp15.vtcr_el2.raw_tcr & (VTCR_NSA | VTCR_NSW))
26
- virt_flash_fdt(vms, sysmem, secure_sysmem);
23
- || (env->cp15.vstcr_el2.raw_tcr & VSTCR_SA));
27
+ virt_flash_fdt(vms, sysmem, secure_sysmem ?: sysmem);
24
+ || (env->cp15.vstcr_el2.raw_tcr & (VSTCR_SA | VSTCR_SW)));
28
25
}
29
create_gic(vms, pic);
26
}
30
27
return 0;
31
--
28
--
32
2.20.1
29
2.25.1
33
34
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Idan Horowitz <idan.horowitz@gmail.com>
2
2
3
In the previous commit we fixed a crash when the guest read a
3
As per the AArch64.SS2InitialTTWState() psuedo-code in the ARMv8 ARM the
4
register that pop from an empty FIFO.
4
initial PA space used for stage 2 table walks is assigned based on the SW
5
By auditing the repository, we found another similar use with
5
and NSW bits of the VSTCR and VTCR registers.
6
an easy way to reproduce:
6
This was already implemented for the recursive stage 2 page table walks
7
in S1_ptw_translate(), but was missing for the final stage 2 walk.
7
8
8
$ qemu-system-aarch64 -M xlnx-zcu102 -monitor stdio -S
9
Signed-off-by: Idan Horowitz <idan.horowitz@gmail.com>
9
QEMU 4.0.50 monitor - type 'help' for more information
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
(qemu) xp/b 0xfd4a0134
11
Message-id: 20220327093427.1548629-3-idan.horowitz@gmail.com
11
Aborted (core dumped)
12
13
(gdb) bt
14
#0 0x00007f6936dea57f in raise () at /lib64/libc.so.6
15
#1 0x00007f6936dd4895 in abort () at /lib64/libc.so.6
16
#2 0x0000561ad32975ec in xlnx_dp_aux_pop_rx_fifo (s=0x7f692babee70) at hw/display/xlnx_dp.c:431
17
#3 0x0000561ad3297dc0 in xlnx_dp_read (opaque=0x7f692babee70, offset=77, size=4) at hw/display/xlnx_dp.c:667
18
#4 0x0000561ad321b896 in memory_region_read_accessor (mr=0x7f692babf620, addr=308, value=0x7ffe05c1db88, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439
19
#5 0x0000561ad321bd70 in access_with_adjusted_size (addr=308, value=0x7ffe05c1db88, size=1, access_size_min=4, access_size_max=4, access_fn=0x561ad321b858 <memory_region_read_accessor>, mr=0x7f692babf620, attrs=...) at memory.c:569
20
#6 0x0000561ad321e9d5 in memory_region_dispatch_read1 (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1420
21
#7 0x0000561ad321ea9d in memory_region_dispatch_read (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1447
22
#8 0x0000561ad31bd742 in flatview_read_continue (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1, addr1=308, l=1, mr=0x7f692babf620) at exec.c:3385
23
#9 0x0000561ad31bd895 in flatview_read (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3423
24
#10 0x0000561ad31bd90b in address_space_read_full (as=0x561ad5bb3020, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3436
25
#11 0x0000561ad33b1c42 in address_space_read (len=1, buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", attrs=..., addr=4249485620, as=0x561ad5bb3020) at include/exec/memory.h:2131
26
#12 0x0000561ad33b1c42 in memory_dump (mon=0x561ad59c4530, count=1, format=120, wsize=1, addr=4249485620, is_physical=1) at monitor/misc.c:723
27
#13 0x0000561ad33b1fc1 in hmp_physical_memory_dump (mon=0x561ad59c4530, qdict=0x561ad6c6fd00) at monitor/misc.c:795
28
#14 0x0000561ad37b4a9f in handle_hmp_command (mon=0x561ad59c4530, cmdline=0x561ad59d0f22 "/b 0x00000000fd4a0134") at monitor/hmp.c:1082
29
30
Fix by checking the FIFO is not empty before popping from it.
31
32
The datasheet is not clear about the reset value of this register,
33
we choose to return '0'.
34
35
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
36
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
37
Message-id: 20190709113715.7761-4-philmd@redhat.com
38
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
39
---
13
---
40
hw/display/xlnx_dp.c | 15 +++++++++++----
14
target/arm/helper.c | 10 ++++++++++
41
1 file changed, 11 insertions(+), 4 deletions(-)
15
1 file changed, 10 insertions(+)
42
16
43
diff --git a/hw/display/xlnx_dp.c b/hw/display/xlnx_dp.c
17
diff --git a/target/arm/helper.c b/target/arm/helper.c
44
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
45
--- a/hw/display/xlnx_dp.c
19
--- a/target/arm/helper.c
46
+++ b/hw/display/xlnx_dp.c
20
+++ b/target/arm/helper.c
47
@@ -XXX,XX +XXX,XX @@ static uint8_t xlnx_dp_aux_pop_rx_fifo(XlnxDPState *s)
21
@@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address,
48
uint8_t ret;
22
return ret;
49
23
}
50
if (fifo8_is_empty(&s->rx_fifo)) {
24
51
- DPRINTF("rx_fifo underflow..\n");
25
+ if (arm_is_secure_below_el3(env)) {
52
- abort();
26
+ if (attrs->secure) {
53
+ qemu_log_mask(LOG_GUEST_ERROR,
27
+ attrs->secure = !(env->cp15.vstcr_el2.raw_tcr & VSTCR_SW);
54
+ "%s: Reading empty RX_FIFO\n",
28
+ } else {
55
+ __func__);
29
+ attrs->secure = !(env->cp15.vtcr_el2.raw_tcr & VTCR_NSW);
56
+ /*
30
+ }
57
+ * The datasheet is not clear about the reset value, it seems
31
+ } else {
58
+ * to be unspecified. We choose to return '0'.
32
+ assert(!attrs->secure);
59
+ */
33
+ }
60
+ ret = 0;
34
+
61
+ } else {
35
s2_mmu_idx = attrs->secure ? ARMMMUIdx_Stage2_S : ARMMMUIdx_Stage2;
62
+ ret = fifo8_pop(&s->rx_fifo);
36
is_el0 = mmu_idx == ARMMMUIdx_E10_0 || mmu_idx == ARMMMUIdx_SE10_0;
63
+ DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret);
64
}
65
- ret = fifo8_pop(&s->rx_fifo);
66
- DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret);
67
return ret;
68
}
69
37
70
--
38
--
71
2.20.1
39
2.25.1
72
73
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Idan Horowitz <idan.horowitz@gmail.com>
2
2
3
In the next commit we will implement the write_with_attrs()
3
As per the AArch64.S2Walk() pseudo-code in the ARMv8 ARM, the final
4
handler. To avoid using different APIs, convert the read()
4
decision as to the output address's PA space based on the SA/SW/NSA/NSW
5
handler first.
5
bits needs to take the input IPA's PA space into account, and not the
6
PA space of the result of the stage 2 walk itself.
6
7
7
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
8
Signed-off-by: Idan Horowitz <idan.horowitz@gmail.com>
8
Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com>
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
10
Message-id: 20220327093427.1548629-4-idan.horowitz@gmail.com
11
[PMM: fixed commit message typo]
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
13
---
12
hw/ssi/xilinx_spips.c | 23 +++++++++++------------
14
target/arm/helper.c | 8 +++++---
13
1 file changed, 11 insertions(+), 12 deletions(-)
15
1 file changed, 5 insertions(+), 3 deletions(-)
14
16
15
diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c
17
diff --git a/target/arm/helper.c b/target/arm/helper.c
16
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/ssi/xilinx_spips.c
19
--- a/target/arm/helper.c
18
+++ b/hw/ssi/xilinx_spips.c
20
+++ b/target/arm/helper.c
19
@@ -XXX,XX +XXX,XX @@ static void lqspi_load_cache(void *opaque, hwaddr addr)
21
@@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address,
20
}
22
hwaddr ipa;
21
}
23
int s2_prot;
22
24
int ret;
23
-static uint64_t
25
+ bool ipa_secure;
24
-lqspi_read(void *opaque, hwaddr addr, unsigned int size)
26
ARMCacheAttrs cacheattrs2 = {};
25
+static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value,
27
ARMMMUIdx s2_mmu_idx;
26
+ unsigned size, MemTxAttrs attrs)
28
bool is_el0;
27
{
29
@@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address,
28
- XilinxQSPIPS *q = opaque;
30
return ret;
29
- uint32_t ret;
31
}
30
+ XilinxQSPIPS *q = XILINX_QSPIPS(opaque);
32
31
33
+ ipa_secure = attrs->secure;
32
if (addr >= q->lqspi_cached_addr &&
34
if (arm_is_secure_below_el3(env)) {
33
addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
35
- if (attrs->secure) {
34
uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr];
36
+ if (ipa_secure) {
35
- ret = cpu_to_le32(*(uint32_t *)retp);
37
attrs->secure = !(env->cp15.vstcr_el2.raw_tcr & VSTCR_SW);
36
- DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr,
38
} else {
37
- (unsigned)ret);
39
attrs->secure = !(env->cp15.vtcr_el2.raw_tcr & VTCR_NSW);
38
- return ret;
40
}
39
- } else {
41
} else {
40
- lqspi_load_cache(opaque, addr);
42
- assert(!attrs->secure);
41
- return lqspi_read(opaque, addr, size);
43
+ assert(!ipa_secure);
42
+ *value = cpu_to_le32(*(uint32_t *)retp);
44
}
43
+ DB_PRINT_L(1, "addr: %08" HWADDR_PRIx ", data: %08" PRIx64 "\n",
45
44
+ addr, *value);
46
s2_mmu_idx = attrs->secure ? ARMMMUIdx_Stage2_S : ARMMMUIdx_Stage2;
45
+ return MEMTX_OK;
47
@@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address,
46
}
48
47
+
49
/* Check if IPA translates to secure or non-secure PA space. */
48
+ lqspi_load_cache(opaque, addr);
50
if (arm_is_secure_below_el3(env)) {
49
+ return lqspi_read(opaque, addr, value, size, attrs);
51
- if (attrs->secure) {
50
}
52
+ if (ipa_secure) {
51
53
attrs->secure =
52
static const MemoryRegionOps lqspi_ops = {
54
!(env->cp15.vstcr_el2.raw_tcr & (VSTCR_SA | VSTCR_SW));
53
- .read = lqspi_read,
55
} else {
54
+ .read_with_attrs = lqspi_read,
55
.endianness = DEVICE_NATIVE_ENDIAN,
56
.valid = {
57
.min_access_size = 1,
58
--
56
--
59
2.20.1
57
2.25.1
60
61
diff view generated by jsdifflib
1
From: Alex Bennée <alex.bennee@linaro.org>
1
From: Frederic Konrad <konrad@adacore.com>
2
2
3
When we converted to using feature bits in 602f6e42cfbf we missed out
3
frederic.konrad@adacore.com and konrad@adacore.com will stop working starting
4
the fact (dp && arm_dc_feature(s, ARM_FEATURE_V8)) was supported for
4
2022-04-01.
5
-cpu max configurations. This caused a regression in the GCC test
6
suite. Fix this by setting the appropriate bits in mvfr1.FPHP to
7
report ARMv8-A with FP support (but not ARMv8.2-FP16).
8
5
9
Fixes: https://bugs.launchpad.net/qemu/+bug/1836078
6
Use my personal email instead.
10
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
7
11
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Signed-off-by: Frederic Konrad <frederic.konrad@adacore.com>
12
Message-id: 20190711103737.10017-1-alex.bennee@linaro.org
9
Reviewed-by: Fabien Chouteau <chouteau@adacore.com <clg@kaod.org>>
10
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Message-id: 1648643217-15811-1-git-send-email-frederic.konrad@adacore.com
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
---
13
---
15
target/arm/cpu.c | 4 ++++
14
.mailmap | 3 ++-
16
1 file changed, 4 insertions(+)
15
MAINTAINERS | 2 +-
16
2 files changed, 3 insertions(+), 2 deletions(-)
17
17
18
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
18
diff --git a/.mailmap b/.mailmap
19
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
20
--- a/target/arm/cpu.c
20
--- a/.mailmap
21
+++ b/target/arm/cpu.c
21
+++ b/.mailmap
22
@@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj)
22
@@ -XXX,XX +XXX,XX @@ Alexander Graf <agraf@csgraf.de> <agraf@suse.de>
23
t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1);
23
Anthony Liguori <anthony@codemonkey.ws> Anthony Liguori <aliguori@us.ibm.com>
24
cpu->isar.id_isar6 = t;
24
Christian Borntraeger <borntraeger@linux.ibm.com> <borntraeger@de.ibm.com>
25
25
Filip Bozuta <filip.bozuta@syrmia.com> <filip.bozuta@rt-rk.com.com>
26
+ t = cpu->isar.mvfr1;
26
-Frederic Konrad <konrad@adacore.com> <fred.konrad@greensocs.com>
27
+ t = FIELD_DP32(t, MVFR1, FPHP, 2); /* v8.0 FP support */
27
+Frederic Konrad <konrad.frederic@yahoo.fr> <fred.konrad@greensocs.com>
28
+ cpu->isar.mvfr1 = t;
28
+Frederic Konrad <konrad.frederic@yahoo.fr> <konrad@adacore.com>
29
+
29
Greg Kurz <groug@kaod.org> <gkurz@linux.vnet.ibm.com>
30
t = cpu->isar.mvfr2;
30
Huacai Chen <chenhuacai@kernel.org> <chenhc@lemote.com>
31
t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */
31
Huacai Chen <chenhuacai@kernel.org> <chenhuacai@loongson.cn>
32
t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */
32
diff --git a/MAINTAINERS b/MAINTAINERS
33
index XXXXXXX..XXXXXXX 100644
34
--- a/MAINTAINERS
35
+++ b/MAINTAINERS
36
@@ -XXX,XX +XXX,XX @@ F: include/hw/rtc/sun4v-rtc.h
37
38
Leon3
39
M: Fabien Chouteau <chouteau@adacore.com>
40
-M: KONRAD Frederic <frederic.konrad@adacore.com>
41
+M: Frederic Konrad <konrad.frederic@yahoo.fr>
42
S: Maintained
43
F: hw/sparc/leon3.c
44
F: hw/*/grlib*
33
--
45
--
34
2.20.1
46
2.25.1
35
47
36
48
diff view generated by jsdifflib
Deleted patch
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
2
1
3
Lei Sun found while auditing the code that a CPU write would
4
trigger a NULL pointer dereference.
5
6
>From UG1085 datasheet [*] AXI writes in this region are ignored
7
and generates an AXI Slave Error (SLVERR).
8
9
Fix by implementing the write_with_attrs() handler.
10
Return MEMTX_ERROR when the region is accessed (this error maps
11
to an AXI slave error).
12
13
[*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf
14
15
Reported-by: Lei Sun <slei.casper@gmail.com>
16
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
17
Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com>
18
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
---
21
hw/ssi/xilinx_spips.c | 16 ++++++++++++++++
22
1 file changed, 16 insertions(+)
23
24
diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c
25
index XXXXXXX..XXXXXXX 100644
26
--- a/hw/ssi/xilinx_spips.c
27
+++ b/hw/ssi/xilinx_spips.c
28
@@ -XXX,XX +XXX,XX @@ static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value,
29
return lqspi_read(opaque, addr, value, size, attrs);
30
}
31
32
+static MemTxResult lqspi_write(void *opaque, hwaddr offset, uint64_t value,
33
+ unsigned size, MemTxAttrs attrs)
34
+{
35
+ /*
36
+ * From UG1085, Chapter 24 (Quad-SPI controllers):
37
+ * - Writes are ignored
38
+ * - AXI writes generate an external AXI slave error (SLVERR)
39
+ */
40
+ qemu_log_mask(LOG_GUEST_ERROR, "%s Unexpected %u-bit access to 0x%" PRIx64
41
+ " (value: 0x%" PRIx64 "\n",
42
+ __func__, size << 3, offset, value);
43
+
44
+ return MEMTX_ERROR;
45
+}
46
+
47
static const MemoryRegionOps lqspi_ops = {
48
.read_with_attrs = lqspi_read,
49
+ .write_with_attrs = lqspi_write,
50
.endianness = DEVICE_NATIVE_ENDIAN,
51
.valid = {
52
.min_access_size = 1,
53
--
54
2.20.1
55
56
diff view generated by jsdifflib
Deleted patch
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
2
1
3
Both lqspi_read() and lqspi_load_cache() expect a 32-bit
4
aligned address.
5
6
>From UG1085 datasheet [*] chapter on 'Quad-SPI Controller':
7
8
Transfer Size Limitations
9
10
Because of the 32-bit wide TX, RX, and generic FIFO, all
11
APB/AXI transfers must be an integer multiple of 4-bytes.
12
Shorter transfers are not possible.
13
14
Set MemoryRegionOps.impl values to force 32-bit accesses,
15
this way we are sure we do not access the lqspi_buf[] array
16
out of bound.
17
18
[*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf
19
20
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
21
Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com>
22
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
23
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
24
---
25
hw/ssi/xilinx_spips.c | 4 ++++
26
1 file changed, 4 insertions(+)
27
28
diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c
29
index XXXXXXX..XXXXXXX 100644
30
--- a/hw/ssi/xilinx_spips.c
31
+++ b/hw/ssi/xilinx_spips.c
32
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps lqspi_ops = {
33
.read_with_attrs = lqspi_read,
34
.write_with_attrs = lqspi_write,
35
.endianness = DEVICE_NATIVE_ENDIAN,
36
+ .impl = {
37
+ .min_access_size = 4,
38
+ .max_access_size = 4,
39
+ },
40
.valid = {
41
.min_access_size = 1,
42
.max_access_size = 4
43
--
44
2.20.1
45
46
diff view generated by jsdifflib
Deleted patch
1
The PL031 RTC tracks the difference between the guest RTC
2
and the host RTC using a tick_offset field. For migration,
3
however, we currently always migrate the offset between
4
the guest and the vm_clock, even if the RTC clock is not
5
the same as the vm_clock; this was an attempt to retain
6
migration backwards compatibility.
7
1
8
Unfortunately this results in the RTC behaving oddly across
9
a VM state save and restore -- since the VM clock stands still
10
across save-then-restore, regardless of how much real world
11
time has elapsed, the guest RTC ends up out of sync with the
12
host RTC in the restored VM.
13
14
Fix this by migrating the raw tick_offset. To retain migration
15
compatibility as far as possible, we have a new property
16
migrate-tick-offset; by default this is 'true' and we will
17
migrate the true tick offset in a new subsection; if the
18
incoming data has no subsection we fall back to the old
19
vm_clock-based offset information, so old->new migration
20
compatibility is preserved. For complete new->old migration
21
compatibility, the property is set to 'false' for 4.0 and
22
earlier machine types (this will only affect 'virt-4.0'
23
and below, as none of the other pl031-using machines are
24
versioned).
25
26
Reported-by: Russell King <rmk@armlinux.org.uk>
27
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
28
Reviewed-by: Dr. David Alan Gilbert <dgilbert@redhat.com>
29
Message-id: 20190709143912.28905-1-peter.maydell@linaro.org
30
---
31
include/hw/timer/pl031.h | 2 +
32
hw/core/machine.c | 1 +
33
hw/timer/pl031.c | 92 ++++++++++++++++++++++++++++++++++++++--
34
3 files changed, 91 insertions(+), 4 deletions(-)
35
36
diff --git a/include/hw/timer/pl031.h b/include/hw/timer/pl031.h
37
index XXXXXXX..XXXXXXX 100644
38
--- a/include/hw/timer/pl031.h
39
+++ b/include/hw/timer/pl031.h
40
@@ -XXX,XX +XXX,XX @@ typedef struct PL031State {
41
*/
42
uint32_t tick_offset_vmstate;
43
uint32_t tick_offset;
44
+ bool tick_offset_migrated;
45
+ bool migrate_tick_offset;
46
47
uint32_t mr;
48
uint32_t lr;
49
diff --git a/hw/core/machine.c b/hw/core/machine.c
50
index XXXXXXX..XXXXXXX 100644
51
--- a/hw/core/machine.c
52
+++ b/hw/core/machine.c
53
@@ -XXX,XX +XXX,XX @@ GlobalProperty hw_compat_4_0[] = {
54
{ "virtio-gpu-pci", "edid", "false" },
55
{ "virtio-device", "use-started", "false" },
56
{ "virtio-balloon-device", "qemu-4-0-config-size", "true" },
57
+ { "pl031", "migrate-tick-offset", "false" },
58
};
59
const size_t hw_compat_4_0_len = G_N_ELEMENTS(hw_compat_4_0);
60
61
diff --git a/hw/timer/pl031.c b/hw/timer/pl031.c
62
index XXXXXXX..XXXXXXX 100644
63
--- a/hw/timer/pl031.c
64
+++ b/hw/timer/pl031.c
65
@@ -XXX,XX +XXX,XX @@ static int pl031_pre_save(void *opaque)
66
{
67
PL031State *s = opaque;
68
69
- /* tick_offset is base_time - rtc_clock base time. Instead, we want to
70
- * store the base time relative to the QEMU_CLOCK_VIRTUAL for backwards-compatibility. */
71
+ /*
72
+ * The PL031 device model code uses the tick_offset field, which is
73
+ * the offset between what the guest RTC should read and what the
74
+ * QEMU rtc_clock reads:
75
+ * guest_rtc = rtc_clock + tick_offset
76
+ * and so
77
+ * tick_offset = guest_rtc - rtc_clock
78
+ *
79
+ * We want to migrate this offset, which sounds straightforward.
80
+ * Unfortunately older versions of QEMU migrated a conversion of this
81
+ * offset into an offset from the vm_clock. (This was in turn an
82
+ * attempt to be compatible with even older QEMU versions, but it
83
+ * has incorrect behaviour if the rtc_clock is not the same as the
84
+ * vm_clock.) So we put the actual tick_offset into a migration
85
+ * subsection, and the backwards-compatible time-relative-to-vm_clock
86
+ * in the main migration state.
87
+ *
88
+ * Calculate base time relative to QEMU_CLOCK_VIRTUAL:
89
+ */
90
int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
91
s->tick_offset_vmstate = s->tick_offset + delta / NANOSECONDS_PER_SECOND;
92
93
return 0;
94
}
95
96
+static int pl031_pre_load(void *opaque)
97
+{
98
+ PL031State *s = opaque;
99
+
100
+ s->tick_offset_migrated = false;
101
+ return 0;
102
+}
103
+
104
static int pl031_post_load(void *opaque, int version_id)
105
{
106
PL031State *s = opaque;
107
108
- int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
109
- s->tick_offset = s->tick_offset_vmstate - delta / NANOSECONDS_PER_SECOND;
110
+ /*
111
+ * If we got the tick_offset subsection, then we can just use
112
+ * the value in that. Otherwise the source is an older QEMU and
113
+ * has given us the offset from the vm_clock; convert it back to
114
+ * an offset from the rtc_clock. This will cause time to incorrectly
115
+ * go backwards compared to the host RTC, but this is unavoidable.
116
+ */
117
+
118
+ if (!s->tick_offset_migrated) {
119
+ int64_t delta = qemu_clock_get_ns(rtc_clock) -
120
+ qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
121
+ s->tick_offset = s->tick_offset_vmstate -
122
+ delta / NANOSECONDS_PER_SECOND;
123
+ }
124
pl031_set_alarm(s);
125
return 0;
126
}
127
128
+static int pl031_tick_offset_post_load(void *opaque, int version_id)
129
+{
130
+ PL031State *s = opaque;
131
+
132
+ s->tick_offset_migrated = true;
133
+ return 0;
134
+}
135
+
136
+static bool pl031_tick_offset_needed(void *opaque)
137
+{
138
+ PL031State *s = opaque;
139
+
140
+ return s->migrate_tick_offset;
141
+}
142
+
143
+static const VMStateDescription vmstate_pl031_tick_offset = {
144
+ .name = "pl031/tick-offset",
145
+ .version_id = 1,
146
+ .minimum_version_id = 1,
147
+ .needed = pl031_tick_offset_needed,
148
+ .post_load = pl031_tick_offset_post_load,
149
+ .fields = (VMStateField[]) {
150
+ VMSTATE_UINT32(tick_offset, PL031State),
151
+ VMSTATE_END_OF_LIST()
152
+ }
153
+};
154
+
155
static const VMStateDescription vmstate_pl031 = {
156
.name = "pl031",
157
.version_id = 1,
158
.minimum_version_id = 1,
159
.pre_save = pl031_pre_save,
160
+ .pre_load = pl031_pre_load,
161
.post_load = pl031_post_load,
162
.fields = (VMStateField[]) {
163
VMSTATE_UINT32(tick_offset_vmstate, PL031State),
164
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pl031 = {
165
VMSTATE_UINT32(im, PL031State),
166
VMSTATE_UINT32(is, PL031State),
167
VMSTATE_END_OF_LIST()
168
+ },
169
+ .subsections = (const VMStateDescription*[]) {
170
+ &vmstate_pl031_tick_offset,
171
+ NULL
172
}
173
};
174
175
+static Property pl031_properties[] = {
176
+ /*
177
+ * True to correctly migrate the tick offset of the RTC. False to
178
+ * obtain backward migration compatibility with older QEMU versions,
179
+ * at the expense of the guest RTC going backwards compared with the
180
+ * host RTC when the VM is saved/restored if using -rtc host.
181
+ * (Even if set to 'true' older QEMU can migrate forward to newer QEMU;
182
+ * 'false' also permits newer QEMU to migrate to older QEMU.)
183
+ */
184
+ DEFINE_PROP_BOOL("migrate-tick-offset",
185
+ PL031State, migrate_tick_offset, true),
186
+ DEFINE_PROP_END_OF_LIST()
187
+};
188
+
189
static void pl031_class_init(ObjectClass *klass, void *data)
190
{
191
DeviceClass *dc = DEVICE_CLASS(klass);
192
193
dc->vmsd = &vmstate_pl031;
194
+ dc->props = pl031_properties;
195
}
196
197
static const TypeInfo pl031_info = {
198
--
199
2.20.1
200
201
diff view generated by jsdifflib
1
The ARMv5 architecture didn't specify detailed per-feature ID
1
In gen_store_exclusive(), if the host does not have a cmpxchg128
2
registers. Now that we're using the MVFR0 register fields to
2
primitive then we generate bad code for STXP for storing two 64-bit
3
gate the existence of VFP instructions, we need to set up
3
values. We generate a call to the exit_atomic helper, which never
4
the correct values in the cpu->isar structure so that we still
4
returns, and set is_jmp to DISAS_NORETURN. However, this is
5
provide an FPU to the guest.
5
forgetting that we have already emitted a brcond that jumps over this
6
call for the case where we don't hold the exclusive. The effect is
7
that we don't generate any code to end the TB for the
8
exclusive-not-held execution path, which falls into the "exit with
9
TB_EXIT_REQUESTED" code that gen_tb_end() emits. This then causes an
10
assert at runtime when cpu_loop_exec_tb() sees an EXIT_REQUESTED TB
11
return that wasn't for an interrupt or icount.
6
12
7
This fixes a regression in the arm926 and arm1026 CPUs, which
13
In particular, you can hit this case when using the clang sanitizers
8
are the only ones that both have VFP and are ARMv5 or earlier.
14
and trying to run the xlnx-versal-virt acceptance test in 'make
9
This regression was introduced by the VFP refactoring, and more
15
check-acceptance'. This bug was masked until commit 848126d11e93ff
10
specifically by commits 1120827fa182f0e76 and 266bd25c485597c,
16
("meson: move int128 checks from configure") because we used to set
11
which accidentally disabled VFP short-vector support and
17
CONFIG_CMPXCHG128=1 and avoid the buggy codepath, but after that we
12
double-precision support on these CPUs.
18
do not.
13
19
14
Fixes: 1120827fa182f0e
20
Fix the bug by not setting is_jmp. The code after the exit_atomic
15
Fixes: 266bd25c485597c
21
call up to the fail_label is dead, but TCG is smart enough to
16
Fixes: https://bugs.launchpad.net/qemu/+bug/1836192
22
eliminate it. We do need to set 'tmp' to some valid value, though
17
Reported-by: Christophe Lyon <christophe.lyon@linaro.org>
23
(in the same way the exit_atomic-using code in tcg/tcg-op.c does).
24
25
Resolves: https://gitlab.com/qemu-project/qemu/-/issues/953
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
26
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
27
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
20
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
28
Message-id: 20220331150858.96348-1-peter.maydell@linaro.org
21
Tested-by: Christophe Lyon <christophe.lyon@linaro.org>
22
Message-id: 20190711131241.22231-1-peter.maydell@linaro.org
23
---
29
---
24
target/arm/cpu.c | 12 ++++++++++++
30
target/arm/translate-a64.c | 7 ++++++-
25
1 file changed, 12 insertions(+)
31
1 file changed, 6 insertions(+), 1 deletion(-)
26
32
27
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
33
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
28
index XXXXXXX..XXXXXXX 100644
34
index XXXXXXX..XXXXXXX 100644
29
--- a/target/arm/cpu.c
35
--- a/target/arm/translate-a64.c
30
+++ b/target/arm/cpu.c
36
+++ b/target/arm/translate-a64.c
31
@@ -XXX,XX +XXX,XX @@ static void arm926_initfn(Object *obj)
37
@@ -XXX,XX +XXX,XX @@ static void gen_store_exclusive(DisasContext *s, int rd, int rt, int rt2,
32
* set the field to indicate Jazelle support within QEMU.
38
} else if (tb_cflags(s->base.tb) & CF_PARALLEL) {
33
*/
39
if (!HAVE_CMPXCHG128) {
34
cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
40
gen_helper_exit_atomic(cpu_env);
35
+ /*
41
- s->base.is_jmp = DISAS_NORETURN;
36
+ * Similarly, we need to set MVFR0 fields to enable double precision
42
+ /*
37
+ * and short vector support even though ARMv5 doesn't have this register.
43
+ * Produce a result so we have a well-formed opcode
38
+ */
44
+ * stream when the following (dead) code uses 'tmp'.
39
+ cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
45
+ * TCG will remove the dead ops for us.
40
+ cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1);
46
+ */
41
}
47
+ tcg_gen_movi_i64(tmp, 0);
42
48
} else if (s->be_data == MO_LE) {
43
static void arm946_initfn(Object *obj)
49
gen_helper_paired_cmpxchg64_le_parallel(tmp, cpu_env,
44
@@ -XXX,XX +XXX,XX @@ static void arm1026_initfn(Object *obj)
50
cpu_exclusive_addr,
45
* set the field to indicate Jazelle support within QEMU.
46
*/
47
cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
48
+ /*
49
+ * Similarly, we need to set MVFR0 fields to enable double precision
50
+ * and short vector support even though ARMv5 doesn't have this register.
51
+ */
52
+ cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
53
+ cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1);
54
55
{
56
/* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
57
--
51
--
58
2.20.1
52
2.25.1
59
60
diff view generated by jsdifflib
Deleted patch
1
In the M-profile architecture, when we do a vector table fetch and it
2
fails, we need to report a HardFault. Whether this is a Secure HF or
3
a NonSecure HF depends on several things. If AIRCR.BFHFNMINS is 0
4
then HF is always Secure, because there is no NonSecure HardFault.
5
Otherwise, the answer depends on whether the 'underlying exception'
6
(MemManage, BusFault, SecureFault) targets Secure or NonSecure. (In
7
the pseudocode, this is handled in the Vector() function: the final
8
exc.isSecure is calculated by looking at the exc.isSecure from the
9
exception returned from the memory access, not the isSecure input
10
argument.)
11
1
12
We weren't doing this correctly, because we were looking at
13
the target security domain of the exception we were trying to
14
load the vector table entry for. This produces errors of two kinds:
15
* a load from the NS vector table which hits the "NS access
16
to S memory" SecureFault should end up as a Secure HardFault,
17
but we were raising an NS HardFault
18
* a load from the S vector table which causes a BusFault
19
should raise an NS HardFault if BFHFNMINS == 1 (because
20
in that case all BusFaults are NonSecure), but we were raising
21
a Secure HardFault
22
23
Correct the logic.
24
25
We also fix a comment error where we claimed that we might
26
be escalating MemManage to HardFault, and forgot about SecureFault.
27
(Vector loads can never hit MPU access faults, because they're
28
always aligned and always use the default address map.)
29
30
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
31
Message-id: 20190705094823.28905-1-peter.maydell@linaro.org
32
---
33
target/arm/m_helper.c | 21 +++++++++++++++++----
34
1 file changed, 17 insertions(+), 4 deletions(-)
35
36
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
37
index XXXXXXX..XXXXXXX 100644
38
--- a/target/arm/m_helper.c
39
+++ b/target/arm/m_helper.c
40
@@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure,
41
if (sattrs.ns) {
42
attrs.secure = false;
43
} else if (!targets_secure) {
44
- /* NS access to S memory */
45
+ /*
46
+ * NS access to S memory: the underlying exception which we escalate
47
+ * to HardFault is SecureFault, which always targets Secure.
48
+ */
49
+ exc_secure = true;
50
goto load_fail;
51
}
52
}
53
@@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure,
54
vector_entry = address_space_ldl(arm_addressspace(cs, attrs), addr,
55
attrs, &result);
56
if (result != MEMTX_OK) {
57
+ /*
58
+ * Underlying exception is BusFault: its target security state
59
+ * depends on BFHFNMINS.
60
+ */
61
+ exc_secure = !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK);
62
goto load_fail;
63
}
64
*pvec = vector_entry;
65
@@ -XXX,XX +XXX,XX @@ load_fail:
66
/*
67
* All vector table fetch fails are reported as HardFault, with
68
* HFSR.VECTTBL and .FORCED set. (FORCED is set because
69
- * technically the underlying exception is a MemManage or BusFault
70
+ * technically the underlying exception is a SecureFault or BusFault
71
* that is escalated to HardFault.) This is a terminal exception,
72
* so we will either take the HardFault immediately or else enter
73
* lockup (the latter case is handled in armv7m_nvic_set_pending_derived()).
74
+ * The HardFault is Secure if BFHFNMINS is 0 (meaning that all HFs are
75
+ * secure); otherwise it targets the same security state as the
76
+ * underlying exception.
77
*/
78
- exc_secure = targets_secure ||
79
- !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK);
80
+ if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) {
81
+ exc_secure = true;
82
+ }
83
env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK;
84
armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure);
85
return false;
86
--
87
2.20.1
88
89
diff view generated by jsdifflib