1 | target-arm queue for rc1 -- these are all bug fixes. | 1 | Mostly straightforward bugfixes. The new Xilinx devices are |
---|---|---|---|
2 | arguably 'new feature', but they're fixing a regression where | ||
3 | our changes to PSCI in commit 3f37979bf mean that EL3 guest | ||
4 | code now needs to talk to a proper emulated power-controller | ||
5 | device to turn on secondary CPUs; and it's not yet rc1 and | ||
6 | they only affect the Xilinx board, so it seems OK to me. | ||
2 | 7 | ||
3 | thanks | 8 | thanks |
4 | -- PMM | 9 | -- PMM |
5 | 10 | ||
6 | The following changes since commit b9404bf592e7ba74180e1a54ed7a266ec6ee67f2: | 11 | The following changes since commit 1d60bb4b14601e38ed17384277aa4c30c57925d3: |
7 | 12 | ||
8 | Merge remote-tracking branch 'remotes/dgilbert/tags/pull-hmp-20190715' into staging (2019-07-15 12:22:07 +0100) | 13 | Merge tag 'pull-request-2022-03-15v2' of https://gitlab.com/thuth/qemu into staging (2022-03-16 10:43:58 +0000) |
9 | 14 | ||
10 | are available in the Git repository at: | 15 | are available in the Git repository at: |
11 | 16 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190715 | 17 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220318 |
13 | 18 | ||
14 | for you to fetch changes up to 51c9122e92b776a3f16af0b9282f1dc5012e2a19: | 19 | for you to fetch changes up to 79d54c9eac04c554e3c081589542f801ace71797: |
15 | 20 | ||
16 | target/arm: NS BusFault on vector table fetch escalates to NS HardFault (2019-07-15 14:17:04 +0100) | 21 | util/osdep: Remove some early cruft (2022-03-18 11:32:13 +0000) |
17 | 22 | ||
18 | ---------------------------------------------------------------- | 23 | ---------------------------------------------------------------- |
19 | target-arm queue: | 24 | target-arm queue: |
20 | * report ARMv8-A FP support for AArch32 -cpu max | 25 | * Fix sve2 ldnt1 and stnt1 |
21 | * hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory | 26 | * Fix pauth_check_trap vs SEL2 |
22 | * hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[] | 27 | * Fix handling of LPAE block descriptors |
23 | * hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO | 28 | * hw/dma/xlnx_csu_dma: Set TYPE_XLNX_CSU_DMA class_size |
24 | * hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO | 29 | * hw/misc/npcm7xx_clk: Don't leak string in npcm7xx_clk_sel_init() |
25 | * hw/arm/virt: Fix non-secure flash mode | 30 | * nsis installer: List emulators in alphabetical order |
26 | * pl031: Correctly migrate state when using -rtc clock=host | 31 | * nsis installer: Suppress "ANSI targets are deprecated" warning |
27 | * fix regression that meant arm926 and arm1026 lost VFP | 32 | * nsis installer: Fix mouse-over descriptions for emulators |
28 | double-precision support | 33 | * hw/arm/virt: Fix gic-version=max when CONFIG_ARM_GICV3_TCG is unset |
29 | * v8M: NS BusFault on vector table fetch escalates to NS HardFault | 34 | * Improve M-profile vector table access logging |
35 | * Xilinx ZynqMP: model CRF and APU control | ||
36 | * Fix compile issues on modern Solaris | ||
30 | 37 | ||
31 | ---------------------------------------------------------------- | 38 | ---------------------------------------------------------------- |
32 | Alex Bennée (1): | 39 | Andrew Deason (3): |
33 | target/arm: report ARMv8-A FP support for AArch32 -cpu max | 40 | util/osdep: Avoid madvise proto on modern Solaris |
41 | hw/i386/acpi-build: Avoid 'sun' identifier | ||
42 | util/osdep: Remove some early cruft | ||
34 | 43 | ||
35 | David Engraf (1): | 44 | Edgar E. Iglesias (6): |
36 | hw/arm/virt: Fix non-secure flash mode | 45 | hw/arm/xlnx-zynqmp: Add an unimplemented SERDES area |
46 | target/arm: Make rvbar settable after realize | ||
47 | hw/misc: Add a model of the Xilinx ZynqMP CRF | ||
48 | hw/arm/xlnx-zynqmp: Connect the ZynqMP CRF | ||
49 | hw/misc: Add a model of the Xilinx ZynqMP APU Control | ||
50 | hw/arm/xlnx-zynqmp: Connect the ZynqMP APU Control | ||
37 | 51 | ||
38 | Peter Maydell (3): | 52 | Eric Auger (2): |
39 | pl031: Correctly migrate state when using -rtc clock=host | 53 | hw/intc: Rename CONFIG_ARM_GIC_TCG into CONFIG_ARM_GICV3_TCG |
40 | target/arm: Set VFP-related MVFR0 fields for arm926 and arm1026 | 54 | hw/arm/virt: Fix gic-version=max when CONFIG_ARM_GICV3_TCG is unset |
41 | target/arm: NS BusFault on vector table fetch escalates to NS HardFault | ||
42 | 55 | ||
43 | Philippe Mathieu-Daudé (5): | 56 | Peter Maydell (8): |
44 | hw/ssi/xilinx_spips: Convert lqspi_read() to read_with_attrs | 57 | target/arm: Fix handling of LPAE block descriptors |
45 | hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory | 58 | hw/dma/xlnx_csu_dma: Set TYPE_XLNX_CSU_DMA class_size |
46 | hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[] | 59 | hw/misc/npcm7xx_clk: Don't leak string in npcm7xx_clk_sel_init() |
47 | hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO | 60 | nsis installer: List emulators in alphabetical order |
48 | hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO | 61 | nsis installer: Suppress "ANSI targets are deprecated" warning |
62 | nsis installer: Fix mouse-over descriptions for emulators | ||
63 | target/arm: Log M-profile vector table accesses | ||
64 | target/arm: Log fault address for M-profile faults | ||
49 | 65 | ||
50 | include/hw/timer/pl031.h | 2 ++ | 66 | Richard Henderson (2): |
51 | hw/arm/virt.c | 2 +- | 67 | target/arm: Fix sve2 ldnt1 and stnt1 |
52 | hw/core/machine.c | 1 + | 68 | target/arm: Fix pauth_check_trap vs SEL2 |
53 | hw/display/xlnx_dp.c | 15 +++++--- | ||
54 | hw/ssi/mss-spi.c | 8 ++++- | ||
55 | hw/ssi/xilinx_spips.c | 43 +++++++++++++++------- | ||
56 | hw/timer/pl031.c | 92 +++++++++++++++++++++++++++++++++++++++++++++--- | ||
57 | target/arm/cpu.c | 16 +++++++++ | ||
58 | target/arm/m_helper.c | 21 ++++++++--- | ||
59 | 9 files changed, 174 insertions(+), 26 deletions(-) | ||
60 | 69 | ||
70 | meson.build | 23 ++- | ||
71 | include/hw/arm/xlnx-zynqmp.h | 4 + | ||
72 | include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 93 ++++++++++++ | ||
73 | include/hw/misc/xlnx-zynqmp-crf.h | 211 ++++++++++++++++++++++++++ | ||
74 | include/qemu/osdep.h | 8 + | ||
75 | target/arm/cpu.h | 3 +- | ||
76 | target/arm/sve.decode | 5 +- | ||
77 | hw/arm/virt.c | 7 +- | ||
78 | hw/arm/xlnx-zynqmp.c | 46 +++++- | ||
79 | hw/dma/xlnx_csu_dma.c | 1 + | ||
80 | hw/i386/acpi-build.c | 4 +- | ||
81 | hw/misc/npcm7xx_clk.c | 4 +- | ||
82 | hw/misc/xlnx-zynqmp-apu-ctrl.c | 253 +++++++++++++++++++++++++++++++ | ||
83 | hw/misc/xlnx-zynqmp-crf.c | 266 +++++++++++++++++++++++++++++++++ | ||
84 | target/arm/cpu.c | 17 ++- | ||
85 | target/arm/helper.c | 20 ++- | ||
86 | target/arm/m_helper.c | 11 ++ | ||
87 | target/arm/pauth_helper.c | 2 +- | ||
88 | target/arm/translate-sve.c | 51 ++++++- | ||
89 | tests/tcg/aarch64/test-826.c | 50 +++++++ | ||
90 | util/osdep.c | 10 -- | ||
91 | hw/intc/Kconfig | 2 +- | ||
92 | hw/intc/meson.build | 4 +- | ||
93 | hw/misc/meson.build | 2 + | ||
94 | qemu.nsi | 8 +- | ||
95 | scripts/nsis.py | 17 ++- | ||
96 | tests/tcg/aarch64/Makefile.target | 4 + | ||
97 | tests/tcg/configure.sh | 4 + | ||
98 | 28 files changed, 1084 insertions(+), 46 deletions(-) | ||
99 | create mode 100644 include/hw/misc/xlnx-zynqmp-apu-ctrl.h | ||
100 | create mode 100644 include/hw/misc/xlnx-zynqmp-crf.h | ||
101 | create mode 100644 hw/misc/xlnx-zynqmp-apu-ctrl.c | ||
102 | create mode 100644 hw/misc/xlnx-zynqmp-crf.c | ||
103 | create mode 100644 tests/tcg/aarch64/test-826.c | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | For both ldnt1 and stnt1, the meaning of the Rn and Rm are different | ||
4 | from ld1 and st1: the vector and integer registers are reversed, and | ||
5 | the integer register 31 refers to XZR instead of SP. | ||
6 | |||
7 | Secondly, the 64-bit version of ldnt1 was being interpreted as | ||
8 | 32-bit unpacked unscaled offset instead of 64-bit unscaled offset, | ||
9 | which discarded the upper 32 bits of the address coming from | ||
10 | the vector argument. | ||
11 | |||
12 | Thirdly, validate that the memory element size is in range for the | ||
13 | vector element size for ldnt1. For ld1, we do this via independent | ||
14 | decode patterns, but for ldnt1 we need to do it manually. | ||
15 | |||
16 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/826 | ||
17 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Message-id: 20220308031655.240710-1-richard.henderson@linaro.org | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | --- | ||
22 | target/arm/sve.decode | 5 ++- | ||
23 | target/arm/translate-sve.c | 51 +++++++++++++++++++++++++++++-- | ||
24 | tests/tcg/aarch64/test-826.c | 50 ++++++++++++++++++++++++++++++ | ||
25 | tests/tcg/aarch64/Makefile.target | 4 +++ | ||
26 | tests/tcg/configure.sh | 4 +++ | ||
27 | 5 files changed, 109 insertions(+), 5 deletions(-) | ||
28 | create mode 100644 tests/tcg/aarch64/test-826.c | ||
29 | |||
30 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/sve.decode | ||
33 | +++ b/target/arm/sve.decode | ||
34 | @@ -XXX,XX +XXX,XX @@ USDOT_zzzz 01000100 .. 0 ..... 011 110 ..... ..... @rda_rn_rm | ||
35 | |||
36 | ### SVE2 Memory Gather Load Group | ||
37 | |||
38 | -# SVE2 64-bit gather non-temporal load | ||
39 | -# (scalar plus unpacked 32-bit unscaled offsets) | ||
40 | +# SVE2 64-bit gather non-temporal load (scalar plus 64-bit unscaled offsets) | ||
41 | LDNT1_zprz 1100010 msz:2 00 rm:5 1 u:1 0 pg:3 rn:5 rd:5 \ | ||
42 | - &rprr_gather_load xs=0 esz=3 scale=0 ff=0 | ||
43 | + &rprr_gather_load xs=2 esz=3 scale=0 ff=0 | ||
44 | |||
45 | # SVE2 32-bit gather non-temporal load (scalar plus 32-bit unscaled offsets) | ||
46 | LDNT1_zprz 1000010 msz:2 00 rm:5 10 u:1 pg:3 rn:5 rd:5 \ | ||
47 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/translate-sve.c | ||
50 | +++ b/target/arm/translate-sve.c | ||
51 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) | ||
52 | |||
53 | static bool trans_LDNT1_zprz(DisasContext *s, arg_LD1_zprz *a) | ||
54 | { | ||
55 | + gen_helper_gvec_mem_scatter *fn = NULL; | ||
56 | + bool be = s->be_data == MO_BE; | ||
57 | + bool mte = s->mte_active[0]; | ||
58 | + | ||
59 | + if (a->esz < a->msz + !a->u) { | ||
60 | + return false; | ||
61 | + } | ||
62 | if (!dc_isar_feature(aa64_sve2, s)) { | ||
63 | return false; | ||
64 | } | ||
65 | - return trans_LD1_zprz(s, a); | ||
66 | + if (!sve_access_check(s)) { | ||
67 | + return true; | ||
68 | + } | ||
69 | + | ||
70 | + switch (a->esz) { | ||
71 | + case MO_32: | ||
72 | + fn = gather_load_fn32[mte][be][0][0][a->u][a->msz]; | ||
73 | + break; | ||
74 | + case MO_64: | ||
75 | + fn = gather_load_fn64[mte][be][0][2][a->u][a->msz]; | ||
76 | + break; | ||
77 | + } | ||
78 | + assert(fn != NULL); | ||
79 | + | ||
80 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, | ||
81 | + cpu_reg(s, a->rm), a->msz, false, fn); | ||
82 | + return true; | ||
83 | } | ||
84 | |||
85 | /* Indexed by [mte][be][xs][msz]. */ | ||
86 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) | ||
87 | |||
88 | static bool trans_STNT1_zprz(DisasContext *s, arg_ST1_zprz *a) | ||
89 | { | ||
90 | + gen_helper_gvec_mem_scatter *fn; | ||
91 | + bool be = s->be_data == MO_BE; | ||
92 | + bool mte = s->mte_active[0]; | ||
93 | + | ||
94 | + if (a->esz < a->msz) { | ||
95 | + return false; | ||
96 | + } | ||
97 | if (!dc_isar_feature(aa64_sve2, s)) { | ||
98 | return false; | ||
99 | } | ||
100 | - return trans_ST1_zprz(s, a); | ||
101 | + if (!sve_access_check(s)) { | ||
102 | + return true; | ||
103 | + } | ||
104 | + | ||
105 | + switch (a->esz) { | ||
106 | + case MO_32: | ||
107 | + fn = scatter_store_fn32[mte][be][0][a->msz]; | ||
108 | + break; | ||
109 | + case MO_64: | ||
110 | + fn = scatter_store_fn64[mte][be][2][a->msz]; | ||
111 | + break; | ||
112 | + default: | ||
113 | + g_assert_not_reached(); | ||
114 | + } | ||
115 | + | ||
116 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, | ||
117 | + cpu_reg(s, a->rm), a->msz, true, fn); | ||
118 | + return true; | ||
119 | } | ||
120 | |||
121 | /* | ||
122 | diff --git a/tests/tcg/aarch64/test-826.c b/tests/tcg/aarch64/test-826.c | ||
123 | new file mode 100644 | ||
124 | index XXXXXXX..XXXXXXX | ||
125 | --- /dev/null | ||
126 | +++ b/tests/tcg/aarch64/test-826.c | ||
127 | @@ -XXX,XX +XXX,XX @@ | ||
128 | +#include <sys/mman.h> | ||
129 | +#include <unistd.h> | ||
130 | +#include <signal.h> | ||
131 | +#include <stdlib.h> | ||
132 | +#include <stdio.h> | ||
133 | +#include <assert.h> | ||
134 | + | ||
135 | +static void *expected; | ||
136 | + | ||
137 | +void sigsegv(int sig, siginfo_t *info, void *vuc) | ||
138 | +{ | ||
139 | + ucontext_t *uc = vuc; | ||
140 | + | ||
141 | + assert(info->si_addr == expected); | ||
142 | + uc->uc_mcontext.pc += 4; | ||
143 | +} | ||
144 | + | ||
145 | +int main() | ||
146 | +{ | ||
147 | + struct sigaction sa = { | ||
148 | + .sa_sigaction = sigsegv, | ||
149 | + .sa_flags = SA_SIGINFO | ||
150 | + }; | ||
151 | + | ||
152 | + void *page; | ||
153 | + long ofs; | ||
154 | + | ||
155 | + if (sigaction(SIGSEGV, &sa, NULL) < 0) { | ||
156 | + perror("sigaction"); | ||
157 | + return EXIT_FAILURE; | ||
158 | + } | ||
159 | + | ||
160 | + page = mmap(0, getpagesize(), PROT_NONE, MAP_PRIVATE | MAP_ANON, -1, 0); | ||
161 | + if (page == MAP_FAILED) { | ||
162 | + perror("mmap"); | ||
163 | + return EXIT_FAILURE; | ||
164 | + } | ||
165 | + | ||
166 | + ofs = 0x124; | ||
167 | + expected = page + ofs; | ||
168 | + | ||
169 | + asm("ptrue p0.d, vl1\n\t" | ||
170 | + "dup z0.d, %0\n\t" | ||
171 | + "ldnt1h {z1.d}, p0/z, [z0.d, %1]\n\t" | ||
172 | + "dup z1.d, %1\n\t" | ||
173 | + "ldnt1h {z0.d}, p0/z, [z1.d, %0]" | ||
174 | + : : "r"(page), "r"(ofs) : "v0", "v1"); | ||
175 | + | ||
176 | + return EXIT_SUCCESS; | ||
177 | +} | ||
178 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target | ||
179 | index XXXXXXX..XXXXXXX 100644 | ||
180 | --- a/tests/tcg/aarch64/Makefile.target | ||
181 | +++ b/tests/tcg/aarch64/Makefile.target | ||
182 | @@ -XXX,XX +XXX,XX @@ run-gdbstub-sve-ioctls: sve-ioctls | ||
183 | |||
184 | EXTRA_RUNS += run-gdbstub-sysregs run-gdbstub-sve-ioctls | ||
185 | endif | ||
186 | +endif | ||
187 | |||
188 | +ifneq ($(DOCKER_IMAGE)$(CROSS_CC_HAS_SVE2),) | ||
189 | +AARCH64_TESTS += test-826 | ||
190 | +test-826: CFLAGS+=-march=armv8.1-a+sve2 | ||
191 | endif | ||
192 | |||
193 | TESTS += $(AARCH64_TESTS) | ||
194 | diff --git a/tests/tcg/configure.sh b/tests/tcg/configure.sh | ||
195 | index XXXXXXX..XXXXXXX 100755 | ||
196 | --- a/tests/tcg/configure.sh | ||
197 | +++ b/tests/tcg/configure.sh | ||
198 | @@ -XXX,XX +XXX,XX @@ for target in $target_list; do | ||
199 | -march=armv8.1-a+sve -o $TMPE $TMPC; then | ||
200 | echo "CROSS_CC_HAS_SVE=y" >> $config_target_mak | ||
201 | fi | ||
202 | + if do_compiler "$target_compiler" $target_compiler_cflags \ | ||
203 | + -march=armv8.1-a+sve2 -o $TMPE $TMPC; then | ||
204 | + echo "CROSS_CC_HAS_SVE2=y" >> $config_target_mak | ||
205 | + fi | ||
206 | if do_compiler "$target_compiler" $target_compiler_cflags \ | ||
207 | -march=armv8.3-a -o $TMPE $TMPC; then | ||
208 | echo "CROSS_CC_HAS_ARMV8_3=y" >> $config_target_mak | ||
209 | -- | ||
210 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reading the RX_DATA register when the RX_FIFO is empty triggers | 3 | When arm_is_el2_enabled was introduced, we missed |
4 | an abort. This can be easily reproduced: | 4 | updating pauth_check_trap. |
5 | 5 | ||
6 | $ qemu-system-arm -M emcraft-sf2 -monitor stdio -S | 6 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/788 |
7 | QEMU 4.0.50 monitor - type 'help' for more information | 7 | Fixes: e6ef0169264b ("target/arm: use arm_is_el2_enabled() where applicable") |
8 | (qemu) x 0x40001010 | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Aborted (core dumped) | 9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | 10 | Message-id: 20220315021205.342768-1-richard.henderson@linaro.org | |
11 | (gdb) bt | ||
12 | #1 0x00007f035874f895 in abort () at /lib64/libc.so.6 | ||
13 | #2 0x00005628686591ff in fifo8_pop (fifo=0x56286a9a4c68) at util/fifo8.c:66 | ||
14 | #3 0x00005628683e0b8e in fifo32_pop (fifo=0x56286a9a4c68) at include/qemu/fifo32.h:137 | ||
15 | #4 0x00005628683e0efb in spi_read (opaque=0x56286a9a4850, addr=4, size=4) at hw/ssi/mss-spi.c:168 | ||
16 | #5 0x0000562867f96801 in memory_region_read_accessor (mr=0x56286a9a4b60, addr=16, value=0x7ffeecb0c5c8, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439 | ||
17 | #6 0x0000562867f96cdb in access_with_adjusted_size (addr=16, value=0x7ffeecb0c5c8, size=4, access_size_min=1, access_size_max=4, access_fn=0x562867f967c3 <memory_region_read_accessor>, mr=0x56286a9a4b60, attrs=...) at memory.c:569 | ||
18 | #7 0x0000562867f99940 in memory_region_dispatch_read1 (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1420 | ||
19 | #8 0x0000562867f99a08 in memory_region_dispatch_read (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1447 | ||
20 | #9 0x0000562867f38721 in flatview_read_continue (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, addr1=16, l=4, mr=0x56286a9a4b60) at exec.c:3385 | ||
21 | #10 0x0000562867f38874 in flatview_read (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3423 | ||
22 | #11 0x0000562867f388ea in address_space_read_full (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3436 | ||
23 | #12 0x0000562867f389c5 in address_space_rw (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=false) at exec.c:3466 | ||
24 | #13 0x0000562867f3bdd7 in cpu_memory_rw_debug (cpu=0x56286aa19d00, addr=1073745936, buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=0) at exec.c:3976 | ||
25 | #14 0x000056286811ed51 in memory_dump (mon=0x56286a8c32d0, count=1, format=120, wsize=4, addr=1073745936, is_physical=0) at monitor/misc.c:730 | ||
26 | #15 0x000056286811eff1 in hmp_memory_dump (mon=0x56286a8c32d0, qdict=0x56286b15c400) at monitor/misc.c:785 | ||
27 | #16 0x00005628684740ee in handle_hmp_command (mon=0x56286a8c32d0, cmdline=0x56286a8caeb2 "0x40001010") at monitor/hmp.c:1082 | ||
28 | |||
29 | From the datasheet "Actel SmartFusion Microcontroller Subsystem | ||
30 | User's Guide" Rev.1, Table 13-3 "SPI Register Summary", this | ||
31 | register has a reset value of 0. | ||
32 | |||
33 | Check the FIFO is not empty before accessing it, else log an | ||
34 | error message. | ||
35 | |||
36 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
37 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
38 | Message-id: 20190709113715.7761-3-philmd@redhat.com | ||
39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
40 | --- | 12 | --- |
41 | hw/ssi/mss-spi.c | 8 +++++++- | 13 | target/arm/pauth_helper.c | 2 +- |
42 | 1 file changed, 7 insertions(+), 1 deletion(-) | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
43 | 15 | ||
44 | diff --git a/hw/ssi/mss-spi.c b/hw/ssi/mss-spi.c | 16 | diff --git a/target/arm/pauth_helper.c b/target/arm/pauth_helper.c |
45 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/hw/ssi/mss-spi.c | 18 | --- a/target/arm/pauth_helper.c |
47 | +++ b/hw/ssi/mss-spi.c | 19 | +++ b/target/arm/pauth_helper.c |
48 | @@ -XXX,XX +XXX,XX @@ spi_read(void *opaque, hwaddr addr, unsigned int size) | 20 | @@ -XXX,XX +XXX,XX @@ static void QEMU_NORETURN pauth_trap(CPUARMState *env, int target_el, |
49 | case R_SPI_RX: | 21 | |
50 | s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL; | 22 | static void pauth_check_trap(CPUARMState *env, int el, uintptr_t ra) |
51 | s->regs[R_SPI_STATUS] &= ~S_RXCHOVRF; | 23 | { |
52 | - ret = fifo32_pop(&s->rx_fifo); | 24 | - if (el < 2 && arm_feature(env, ARM_FEATURE_EL2)) { |
53 | + if (fifo32_is_empty(&s->rx_fifo)) { | 25 | + if (el < 2 && arm_is_el2_enabled(env)) { |
54 | + qemu_log_mask(LOG_GUEST_ERROR, | 26 | uint64_t hcr = arm_hcr_el2_eff(env); |
55 | + "%s: Reading empty RX_FIFO\n", | 27 | bool trap = !(hcr & HCR_API); |
56 | + __func__); | 28 | if (el == 0) { |
57 | + } else { | ||
58 | + ret = fifo32_pop(&s->rx_fifo); | ||
59 | + } | ||
60 | if (fifo32_is_empty(&s->rx_fifo)) { | ||
61 | s->regs[R_SPI_STATUS] |= S_RXFIFOEMP; | ||
62 | } | ||
63 | -- | 29 | -- |
64 | 2.20.1 | 30 | 2.25.1 |
65 | 31 | ||
66 | 32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | LPAE descriptors come in three forms: | ||
1 | 2 | ||
3 | * table descriptors, giving the address of the next level page table | ||
4 | * page descriptors, which occur only at level 3 and describe the | ||
5 | mapping of one page (which might be 4K, 16K or 64K) | ||
6 | * block descriptors, which occur at higher page table levels, and | ||
7 | describe the mapping of huge pages | ||
8 | |||
9 | QEMU's page-table-walk code treats block and page entries | ||
10 | identically, simply ORing in a number of bits from the input virtual | ||
11 | address that depends on the level of the page table that we stopped | ||
12 | at; we depend on the previous masking of descaddr with descaddrmask | ||
13 | to have already cleared out the low bits of the descriptor word. | ||
14 | |||
15 | This is not quite right: the address field in a block descriptor is | ||
16 | smaller, and so there are bits which are valid address bits in a page | ||
17 | descriptor or a table descriptor but which are not supposed to be | ||
18 | part of the address in a block descriptor, and descaddrmask does not | ||
19 | clear them. We previously mostly got away with this because those | ||
20 | descriptor bits are RES0; however with FEAT_BBM (part of Armv8.4) | ||
21 | block descriptor bit 16 is defined to be the nT bit. No emulated | ||
22 | QEMU CPU has FEAT_BBM yet, but if the host CPU has it then we might | ||
23 | see it when using KVM or hvf. | ||
24 | |||
25 | Explicitly zero out all the descaddr bits we're about to OR vaddr | ||
26 | bits into. | ||
27 | |||
28 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/790 | ||
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
30 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
31 | Message-id: 20220304165628.2345765-1-peter.maydell@linaro.org | ||
32 | --- | ||
33 | target/arm/helper.c | 10 ++++++++-- | ||
34 | 1 file changed, 8 insertions(+), 2 deletions(-) | ||
35 | |||
36 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/helper.c | ||
39 | +++ b/target/arm/helper.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
41 | indexmask = indexmask_grainsize; | ||
42 | continue; | ||
43 | } | ||
44 | - /* Block entry at level 1 or 2, or page entry at level 3. | ||
45 | + /* | ||
46 | + * Block entry at level 1 or 2, or page entry at level 3. | ||
47 | * These are basically the same thing, although the number | ||
48 | - * of bits we pull in from the vaddr varies. | ||
49 | + * of bits we pull in from the vaddr varies. Note that although | ||
50 | + * descaddrmask masks enough of the low bits of the descriptor | ||
51 | + * to give a correct page or table address, the address field | ||
52 | + * in a block descriptor is smaller; so we need to explicitly | ||
53 | + * clear the lower bits here before ORing in the low vaddr bits. | ||
54 | */ | ||
55 | page_size = (1ULL << ((stride * (4 - level)) + 3)); | ||
56 | + descaddr &= ~(page_size - 1); | ||
57 | descaddr |= (address & (page_size - 1)); | ||
58 | /* Extract attributes from the descriptor */ | ||
59 | attrs = extract64(descriptor, 2, 10) | ||
60 | -- | ||
61 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | In commit 00f05c02f9e7342f we gave the TYPE_XLNX_CSU_DMA object its |
---|---|---|---|
2 | own class struct, but forgot to update the TypeInfo::class_size | ||
3 | accordingly. This meant that not enough memory was allocated for the | ||
4 | class struct, and the initialization of xcdc->read in the class init | ||
5 | function wrote off the end of the memory. Add the missing line. | ||
2 | 6 | ||
3 | Both lqspi_read() and lqspi_load_cache() expect a 32-bit | 7 | Found by running 'check-qtest-aarch64' with a clang |
4 | aligned address. | 8 | address-sanitizer build, which complains: |
5 | 9 | ||
6 | >From UG1085 datasheet [*] chapter on 'Quad-SPI Controller': | 10 | ==2542634==ERROR: AddressSanitizer: heap-buffer-overflow on address 0x61000000ab00 at pc 0x559a20aebc29 bp 0x7fff97df74d0 sp 0x7fff97df74c8 |
11 | WRITE of size 8 at 0x61000000ab00 thread T0 | ||
12 | #0 0x559a20aebc28 in xlnx_csu_dma_class_init /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../hw/dma/xlnx_csu_dma.c:722:16 | ||
13 | #1 0x559a21bf297c in type_initialize /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../qom/object.c:365:9 | ||
14 | #2 0x559a21bf3442 in object_class_foreach_tramp /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../qom/object.c:1070:5 | ||
15 | #3 0x7f09bcb641b7 in g_hash_table_foreach (/usr/lib/x86_64-linux-gnu/libglib-2.0.so.0+0x401b7) | ||
16 | #4 0x559a21bf3c27 in object_class_foreach /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../qom/object.c:1092:5 | ||
17 | #5 0x559a21bf3c27 in object_class_get_list /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../qom/object.c:1149:5 | ||
18 | #6 0x559a2081a2fd in select_machine /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../softmmu/vl.c:1661:24 | ||
19 | #7 0x559a2081a2fd in qemu_create_machine /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../softmmu/vl.c:2146:35 | ||
20 | #8 0x559a2081a2fd in qemu_init /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../softmmu/vl.c:3706:5 | ||
21 | #9 0x559a20720ed5 in main /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../softmmu/main.c:49:5 | ||
22 | #10 0x7f09baec00b2 in __libc_start_main /build/glibc-sMfBJT/glibc-2.31/csu/../csu/libc-start.c:308:16 | ||
23 | #11 0x559a2067673d in _start (/mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/qemu-system-aarch64+0xf4b73d) | ||
7 | 24 | ||
8 | Transfer Size Limitations | 25 | 0x61000000ab00 is located 0 bytes to the right of 192-byte region [0x61000000aa40,0x61000000ab00) |
26 | allocated by thread T0 here: | ||
27 | #0 0x559a206eeff2 in calloc (/mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/qemu-system-aarch64+0xfc3ff2) | ||
28 | #1 0x7f09bcb7bef0 in g_malloc0 (/usr/lib/x86_64-linux-gnu/libglib-2.0.so.0+0x57ef0) | ||
29 | #2 0x559a21bf3442 in object_class_foreach_tramp /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../qom/object.c:1070:5 | ||
9 | 30 | ||
10 | Because of the 32-bit wide TX, RX, and generic FIFO, all | 31 | Fixes: 00f05c02f9e7342f ("hw/dma/xlnx_csu_dma: Support starting a read transfer through a class method") |
11 | APB/AXI transfers must be an integer multiple of 4-bytes. | 32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Shorter transfers are not possible. | 33 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> |
34 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
35 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
36 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
37 | Message-id: 20220308150207.2546272-1-peter.maydell@linaro.org | ||
38 | --- | ||
39 | hw/dma/xlnx_csu_dma.c | 1 + | ||
40 | 1 file changed, 1 insertion(+) | ||
13 | 41 | ||
14 | Set MemoryRegionOps.impl values to force 32-bit accesses, | 42 | diff --git a/hw/dma/xlnx_csu_dma.c b/hw/dma/xlnx_csu_dma.c |
15 | this way we are sure we do not access the lqspi_buf[] array | ||
16 | out of bound. | ||
17 | |||
18 | [*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf | ||
19 | |||
20 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
21 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
22 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | --- | ||
25 | hw/ssi/xilinx_spips.c | 4 ++++ | ||
26 | 1 file changed, 4 insertions(+) | ||
27 | |||
28 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/ssi/xilinx_spips.c | 44 | --- a/hw/dma/xlnx_csu_dma.c |
31 | +++ b/hw/ssi/xilinx_spips.c | 45 | +++ b/hw/dma/xlnx_csu_dma.c |
32 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps lqspi_ops = { | 46 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo xlnx_csu_dma_info = { |
33 | .read_with_attrs = lqspi_read, | 47 | .parent = TYPE_SYS_BUS_DEVICE, |
34 | .write_with_attrs = lqspi_write, | 48 | .instance_size = sizeof(XlnxCSUDMA), |
35 | .endianness = DEVICE_NATIVE_ENDIAN, | 49 | .class_init = xlnx_csu_dma_class_init, |
36 | + .impl = { | 50 | + .class_size = sizeof(XlnxCSUDMAClass), |
37 | + .min_access_size = 4, | 51 | .instance_init = xlnx_csu_dma_init, |
38 | + .max_access_size = 4, | 52 | .interfaces = (InterfaceInfo[]) { |
39 | + }, | 53 | { TYPE_STREAM_SINK }, |
40 | .valid = { | ||
41 | .min_access_size = 1, | ||
42 | .max_access_size = 4 | ||
43 | -- | 54 | -- |
44 | 2.20.1 | 55 | 2.25.1 |
45 | 56 | ||
46 | 57 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In npcm7xx_clk_sel_init() we allocate a string with g_strdup_printf(). | ||
2 | Use g_autofree so we free it rather than leaking it. | ||
1 | 3 | ||
4 | (Detected with the clang leak sanitizer.) | ||
5 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20220308170302.2582820-1-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/misc/npcm7xx_clk.c | 4 ++-- | ||
12 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
13 | |||
14 | diff --git a/hw/misc/npcm7xx_clk.c b/hw/misc/npcm7xx_clk.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/misc/npcm7xx_clk.c | ||
17 | +++ b/hw/misc/npcm7xx_clk.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_clk_sel_init(Object *obj) | ||
19 | NPCM7xxClockSELState *sel = NPCM7XX_CLOCK_SEL(obj); | ||
20 | |||
21 | for (i = 0; i < NPCM7XX_CLK_SEL_MAX_INPUT; ++i) { | ||
22 | - sel->clock_in[i] = qdev_init_clock_in(DEVICE(sel), | ||
23 | - g_strdup_printf("clock-in[%d]", i), | ||
24 | + g_autofree char *s = g_strdup_printf("clock-in[%d]", i); | ||
25 | + sel->clock_in[i] = qdev_init_clock_in(DEVICE(sel), s, | ||
26 | npcm7xx_clk_update_sel_cb, sel, ClockUpdate); | ||
27 | } | ||
28 | sel->clock_out = qdev_init_clock_out(DEVICE(sel), "clock-out"); | ||
29 | -- | ||
30 | 2.25.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We currently list the emulators in the Windows installer's dialog | ||
2 | in an essentially random order (it's whatever glob.glob() returns | ||
3 | them to, which is filesystem-implementation-dependent). Add a | ||
4 | call to sorted() so they appear in alphabetical order. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Stefan Weil <sw@weilnetz.de> | ||
9 | Reviewed-by: John Snow <jsnow@redhat.com> | ||
10 | Message-id: 20220305105743.2384766-2-peter.maydell@linaro.org | ||
11 | --- | ||
12 | scripts/nsis.py | 4 ++-- | ||
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/scripts/nsis.py b/scripts/nsis.py | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/scripts/nsis.py | ||
18 | +++ b/scripts/nsis.py | ||
19 | @@ -XXX,XX +XXX,XX @@ def main(): | ||
20 | with open( | ||
21 | os.path.join(destdir + args.prefix, "system-emulations.nsh"), "w" | ||
22 | ) as nsh: | ||
23 | - for exe in glob.glob( | ||
24 | + for exe in sorted(glob.glob( | ||
25 | os.path.join(destdir + args.prefix, "qemu-system-*.exe") | ||
26 | - ): | ||
27 | + )): | ||
28 | exe = os.path.basename(exe) | ||
29 | arch = exe[12:-4] | ||
30 | nsh.write( | ||
31 | -- | ||
32 | 2.25.1 | ||
33 | |||
34 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | When we build our Windows installer, it emits the warning: | ||
1 | 2 | ||
3 | warning 7998: ANSI targets are deprecated | ||
4 | |||
5 | Fix this by making our installer a Unicode installer instead. These | ||
6 | won't work on Win95/98/ME, but we already do not support those. | ||
7 | |||
8 | See | ||
9 | https://nsis.sourceforge.io/Docs/Chapter4.html#aunicodetarget | ||
10 | for the documentation of the Unicode directive. | ||
11 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Reviewed-by: Stefan Weil <sw@weilnetz.de> | ||
15 | Message-id: 20220305105743.2384766-3-peter.maydell@linaro.org | ||
16 | --- | ||
17 | qemu.nsi | 3 +++ | ||
18 | 1 file changed, 3 insertions(+) | ||
19 | |||
20 | diff --git a/qemu.nsi b/qemu.nsi | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/qemu.nsi | ||
23 | +++ b/qemu.nsi | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | !define OUTFILE "qemu-setup.exe" | ||
26 | !endif | ||
27 | |||
28 | +; Build a unicode installer | ||
29 | +Unicode true | ||
30 | + | ||
31 | ; Use maximum compression. | ||
32 | SetCompressor /SOLID lzma | ||
33 | |||
34 | -- | ||
35 | 2.25.1 | ||
36 | |||
37 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We use the nsis.py script to write out an installer script Section | ||
2 | for each emulator executable, so the exact set of Sections depends on | ||
3 | which executables were built. However the part of qemu.nsi which | ||
4 | specifies mouse-over descriptions for each Section still has a | ||
5 | hard-coded and very outdated list (with just i386 and alpha). This | ||
6 | causes two problems. Firstly, if you build the installer for a | ||
7 | configuration where you didn't build the i386 binaries you get | ||
8 | warnings like this: | ||
9 | warning 6000: unknown variable/constant "{Section_i386}" detected, ignoring (macro:_==:1) | ||
10 | warning 6000: unknown variable/constant "{Section_i386w}" detected, ignoring (macro:_==:1) | ||
11 | (this happens in our gitlab CI jobs, for instance). | ||
12 | Secondly, most of the emulators in the generated installer don't have | ||
13 | any mouseover text. | ||
1 | 14 | ||
15 | Make nsis.py generate a second output file which has the necessary | ||
16 | MUI_DESCRIPTION_TEXT lines for each Section it creates, so we can | ||
17 | include that at the right point in qemu.nsi to set the mouse-over | ||
18 | text. | ||
19 | |||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Reviewed-by: John Snow <jsnow@redhat.com> | ||
23 | Message-id: 20220305105743.2384766-4-peter.maydell@linaro.org | ||
24 | --- | ||
25 | qemu.nsi | 5 +---- | ||
26 | scripts/nsis.py | 13 ++++++++++++- | ||
27 | 2 files changed, 13 insertions(+), 5 deletions(-) | ||
28 | |||
29 | diff --git a/qemu.nsi b/qemu.nsi | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/qemu.nsi | ||
32 | +++ b/qemu.nsi | ||
33 | @@ -XXX,XX +XXX,XX @@ SectionEnd | ||
34 | ; Descriptions (mouse-over). | ||
35 | !insertmacro MUI_FUNCTION_DESCRIPTION_BEGIN | ||
36 | !insertmacro MUI_DESCRIPTION_TEXT ${SectionSystem} "System emulation." | ||
37 | - !insertmacro MUI_DESCRIPTION_TEXT ${Section_alpha} "Alpha system emulation." | ||
38 | - !insertmacro MUI_DESCRIPTION_TEXT ${Section_alphaw} "Alpha system emulation (GUI)." | ||
39 | - !insertmacro MUI_DESCRIPTION_TEXT ${Section_i386} "PC i386 system emulation." | ||
40 | - !insertmacro MUI_DESCRIPTION_TEXT ${Section_i386w} "PC i386 system emulation (GUI)." | ||
41 | +!include "${BINDIR}\system-mui-text.nsh" | ||
42 | !insertmacro MUI_DESCRIPTION_TEXT ${SectionTools} "Tools." | ||
43 | !ifdef DLLDIR | ||
44 | !insertmacro MUI_DESCRIPTION_TEXT ${SectionDll} "Runtime Libraries (DLL)." | ||
45 | diff --git a/scripts/nsis.py b/scripts/nsis.py | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/scripts/nsis.py | ||
48 | +++ b/scripts/nsis.py | ||
49 | @@ -XXX,XX +XXX,XX @@ def main(): | ||
50 | subprocess.run(["make", "install", "DESTDIR=" + destdir + os.path.sep]) | ||
51 | with open( | ||
52 | os.path.join(destdir + args.prefix, "system-emulations.nsh"), "w" | ||
53 | - ) as nsh: | ||
54 | + ) as nsh, open( | ||
55 | + os.path.join(destdir + args.prefix, "system-mui-text.nsh"), "w" | ||
56 | + ) as muinsh: | ||
57 | for exe in sorted(glob.glob( | ||
58 | os.path.join(destdir + args.prefix, "qemu-system-*.exe") | ||
59 | )): | ||
60 | @@ -XXX,XX +XXX,XX @@ def main(): | ||
61 | arch, exe | ||
62 | ) | ||
63 | ) | ||
64 | + if arch.endswith('w'): | ||
65 | + desc = arch[:-1] + " emulation (GUI)." | ||
66 | + else: | ||
67 | + desc = arch + " emulation." | ||
68 | + | ||
69 | + muinsh.write( | ||
70 | + """ | ||
71 | + !insertmacro MUI_DESCRIPTION_TEXT ${{Section_{0}}} "{1}" | ||
72 | + """.format(arch, desc)) | ||
73 | |||
74 | for exe in glob.glob(os.path.join(destdir + args.prefix, "*.exe")): | ||
75 | signcode(exe) | ||
76 | -- | ||
77 | 2.25.1 | ||
78 | |||
79 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Eric Auger <eric.auger@redhat.com> | ||
1 | 2 | ||
3 | CONFIG_ARM_GIC_TCG actually guards the compilation of TCG GICv3 | ||
4 | specific files. So let's rename it into CONFIG_ARM_GICV3_TCG | ||
5 | |||
6 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
7 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
8 | Message-id: 20220308182452.223473-2-eric.auger@redhat.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/intc/Kconfig | 2 +- | ||
13 | hw/intc/meson.build | 4 ++-- | ||
14 | 2 files changed, 3 insertions(+), 3 deletions(-) | ||
15 | |||
16 | diff --git a/hw/intc/Kconfig b/hw/intc/Kconfig | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/intc/Kconfig | ||
19 | +++ b/hw/intc/Kconfig | ||
20 | @@ -XXX,XX +XXX,XX @@ config APIC | ||
21 | select MSI_NONBROKEN | ||
22 | select I8259 | ||
23 | |||
24 | -config ARM_GIC_TCG | ||
25 | +config ARM_GICV3_TCG | ||
26 | bool | ||
27 | default y | ||
28 | depends on ARM_GIC && TCG | ||
29 | diff --git a/hw/intc/meson.build b/hw/intc/meson.build | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/intc/meson.build | ||
32 | +++ b/hw/intc/meson.build | ||
33 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ARM_GIC', if_true: files( | ||
34 | 'arm_gicv3_common.c', | ||
35 | 'arm_gicv3_its_common.c', | ||
36 | )) | ||
37 | -softmmu_ss.add(when: 'CONFIG_ARM_GIC_TCG', if_true: files( | ||
38 | +softmmu_ss.add(when: 'CONFIG_ARM_GICV3_TCG', if_true: files( | ||
39 | 'arm_gicv3.c', | ||
40 | 'arm_gicv3_dist.c', | ||
41 | 'arm_gicv3_its.c', | ||
42 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_PMU', if_true: files('xlnx-pmu-iomod-in | ||
43 | specific_ss.add(when: 'CONFIG_ALLWINNER_A10_PIC', if_true: files('allwinner-a10-pic.c')) | ||
44 | specific_ss.add(when: 'CONFIG_APIC', if_true: files('apic.c', 'apic_common.c')) | ||
45 | specific_ss.add(when: 'CONFIG_ARM_GIC', if_true: files('arm_gicv3_cpuif_common.c')) | ||
46 | -specific_ss.add(when: 'CONFIG_ARM_GIC_TCG', if_true: files('arm_gicv3_cpuif.c')) | ||
47 | +specific_ss.add(when: 'CONFIG_ARM_GICV3_TCG', if_true: files('arm_gicv3_cpuif.c')) | ||
48 | specific_ss.add(when: 'CONFIG_ARM_GIC_KVM', if_true: files('arm_gic_kvm.c')) | ||
49 | specific_ss.add(when: ['CONFIG_ARM_GIC_KVM', 'TARGET_AARCH64'], if_true: files('arm_gicv3_kvm.c', 'arm_gicv3_its_kvm.c')) | ||
50 | specific_ss.add(when: 'CONFIG_ARM_V7M', if_true: files('armv7m_nvic.c')) | ||
51 | -- | ||
52 | 2.25.1 | diff view generated by jsdifflib |
1 | From: David Engraf <david.engraf@sysgo.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Using the whole 128 MiB flash in non-secure mode is not working because | 3 | In TCG mode, if gic-version=max we always select GICv3 even if |
4 | virt_flash_fdt() expects the same address for secure_sysmem and sysmem. | 4 | CONFIG_ARM_GICV3_TCG is unset. We shall rather select GICv2. |
5 | This is not correctly handled by caller because it forwards NULL for | 5 | This also brings the benefit of fixing qos tests errors for tests |
6 | secure_sysmem in non-secure flash mode. | 6 | using gic-version=max with CONFIG_ARM_GICV3_TCG unset. |
7 | 7 | ||
8 | Fixed by using sysmem when secure_sysmem is NULL. | 8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
9 | 9 | Reviewed-by: Andrew Jones <drjones@redhat.com> | |
10 | Signed-off-by: David Engraf <david.engraf@sysgo.com> | 10 | Message-id: 20220308182452.223473-3-eric.auger@redhat.com |
11 | Message-id: 20190712075002.14326-1-david.engraf@sysgo.com | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 13 | --- |
15 | hw/arm/virt.c | 2 +- | 14 | hw/arm/virt.c | 7 ++++++- |
16 | 1 file changed, 1 insertion(+), 1 deletion(-) | 15 | 1 file changed, 6 insertions(+), 1 deletion(-) |
17 | 16 | ||
18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 17 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
19 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/virt.c | 19 | --- a/hw/arm/virt.c |
21 | +++ b/hw/arm/virt.c | 20 | +++ b/hw/arm/virt.c |
22 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 21 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) |
23 | &machine->device_memory->mr); | 22 | vms->gic_version = VIRT_GIC_VERSION_2; |
24 | } | 23 | break; |
25 | 24 | case VIRT_GIC_VERSION_MAX: | |
26 | - virt_flash_fdt(vms, sysmem, secure_sysmem); | 25 | - vms->gic_version = VIRT_GIC_VERSION_3; |
27 | + virt_flash_fdt(vms, sysmem, secure_sysmem ?: sysmem); | 26 | + if (module_object_class_by_name("arm-gicv3")) { |
28 | 27 | + /* CONFIG_ARM_GICV3_TCG was set */ | |
29 | create_gic(vms, pic); | 28 | + vms->gic_version = VIRT_GIC_VERSION_3; |
30 | 29 | + } else { | |
30 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
31 | + } | ||
32 | break; | ||
33 | case VIRT_GIC_VERSION_HOST: | ||
34 | error_report("gic-version=host requires KVM"); | ||
31 | -- | 35 | -- |
32 | 2.20.1 | 36 | 2.25.1 |
33 | |||
34 | diff view generated by jsdifflib |
1 | The ARMv5 architecture didn't specify detailed per-feature ID | 1 | Currently the CPU_LOG_INT logging misses some useful information |
---|---|---|---|
2 | registers. Now that we're using the MVFR0 register fields to | 2 | about loads from the vector table. Add logging where we load vector |
3 | gate the existence of VFP instructions, we need to set up | 3 | table entries. This is particularly helpful for cases where the user |
4 | the correct values in the cpu->isar structure so that we still | 4 | has accidentally not put a vector table in their image at all, which |
5 | provide an FPU to the guest. | 5 | can result in confusing guest crashes at startup. |
6 | 6 | ||
7 | This fixes a regression in the arm926 and arm1026 CPUs, which | 7 | Here's an example of the new logging for a case where |
8 | are the only ones that both have VFP and are ARMv5 or earlier. | 8 | the vector table contains garbage: |
9 | This regression was introduced by the VFP refactoring, and more | ||
10 | specifically by commits 1120827fa182f0e76 and 266bd25c485597c, | ||
11 | which accidentally disabled VFP short-vector support and | ||
12 | double-precision support on these CPUs. | ||
13 | 9 | ||
14 | Fixes: 1120827fa182f0e | 10 | Loaded reset SP 0x0 PC 0x0 from vector table |
15 | Fixes: 266bd25c485597c | 11 | Loaded reset SP 0xd008f8df PC 0xf000bf00 from vector table |
16 | Fixes: https://bugs.launchpad.net/qemu/+bug/1836192 | 12 | Taking exception 3 [Prefetch Abort] on CPU 0 |
17 | Reported-by: Christophe Lyon <christophe.lyon@linaro.org> | 13 | ...with CFSR.IACCVIOL |
14 | ...BusFault with BFSR.STKERR | ||
15 | ...taking pending nonsecure exception 3 | ||
16 | ...loading from element 3 of non-secure vector table at 0xc | ||
17 | ...loaded new PC 0x20000558 | ||
18 | ---------------- | ||
19 | IN: | ||
20 | 0x20000558: 08000079 stmdaeq r0, {r0, r3, r4, r5, r6} | ||
21 | |||
22 | (The double reset logging is the result of our long-standing | ||
23 | "CPUs all get reset twice" weirdness; it looks a bit ugly | ||
24 | but it'll go away if we ever fix that :-)) | ||
25 | |||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 28 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
20 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 29 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
21 | Tested-by: Christophe Lyon <christophe.lyon@linaro.org> | 30 | Message-id: 20220315204306.2797684-2-peter.maydell@linaro.org |
22 | Message-id: 20190711131241.22231-1-peter.maydell@linaro.org | ||
23 | --- | 31 | --- |
24 | target/arm/cpu.c | 12 ++++++++++++ | 32 | target/arm/cpu.c | 5 +++++ |
25 | 1 file changed, 12 insertions(+) | 33 | target/arm/m_helper.c | 5 +++++ |
34 | 2 files changed, 10 insertions(+) | ||
26 | 35 | ||
27 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 36 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
28 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/cpu.c | 38 | --- a/target/arm/cpu.c |
30 | +++ b/target/arm/cpu.c | 39 | +++ b/target/arm/cpu.c |
31 | @@ -XXX,XX +XXX,XX @@ static void arm926_initfn(Object *obj) | 40 | @@ -XXX,XX +XXX,XX @@ |
32 | * set the field to indicate Jazelle support within QEMU. | 41 | #include "qemu/osdep.h" |
33 | */ | 42 | #include "qemu/qemu-print.h" |
34 | cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); | 43 | #include "qemu/timer.h" |
35 | + /* | 44 | +#include "qemu/log.h" |
36 | + * Similarly, we need to set MVFR0 fields to enable double precision | 45 | #include "qemu-common.h" |
37 | + * and short vector support even though ARMv5 doesn't have this register. | 46 | #include "target/arm/idau.h" |
38 | + */ | 47 | #include "qemu/module.h" |
39 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | 48 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
40 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1); | 49 | initial_pc = ldl_phys(s->as, vecbase + 4); |
41 | } | 50 | } |
42 | 51 | ||
43 | static void arm946_initfn(Object *obj) | 52 | + qemu_log_mask(CPU_LOG_INT, |
44 | @@ -XXX,XX +XXX,XX @@ static void arm1026_initfn(Object *obj) | 53 | + "Loaded reset SP 0x%x PC 0x%x from vector table\n", |
45 | * set the field to indicate Jazelle support within QEMU. | 54 | + initial_msp, initial_pc); |
46 | */ | 55 | + |
47 | cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); | 56 | env->regs[13] = initial_msp & 0xFFFFFFFC; |
48 | + /* | 57 | env->regs[15] = initial_pc & ~1; |
49 | + * Similarly, we need to set MVFR0 fields to enable double precision | 58 | env->thumb = initial_pc & 1; |
50 | + * and short vector support even though ARMv5 doesn't have this register. | 59 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
51 | + */ | 60 | index XXXXXXX..XXXXXXX 100644 |
52 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | 61 | --- a/target/arm/m_helper.c |
53 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1); | 62 | +++ b/target/arm/m_helper.c |
54 | 63 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | |
55 | { | 64 | ARMMMUIdx mmu_idx; |
56 | /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */ | 65 | bool exc_secure; |
66 | |||
67 | + qemu_log_mask(CPU_LOG_INT, | ||
68 | + "...loading from element %d of %s vector table at 0x%x\n", | ||
69 | + exc, targets_secure ? "secure" : "non-secure", addr); | ||
70 | + | ||
71 | mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, targets_secure, true); | ||
72 | |||
73 | /* | ||
74 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | ||
75 | goto load_fail; | ||
76 | } | ||
77 | *pvec = vector_entry; | ||
78 | + qemu_log_mask(CPU_LOG_INT, "...loaded new PC 0x%x\n", *pvec); | ||
79 | return true; | ||
80 | |||
81 | load_fail: | ||
57 | -- | 82 | -- |
58 | 2.20.1 | 83 | 2.25.1 |
59 | 84 | ||
60 | 85 | diff view generated by jsdifflib |
1 | In the M-profile architecture, when we do a vector table fetch and it | 1 | For M-profile, the fault address is not always exposed to the guest |
---|---|---|---|
2 | fails, we need to report a HardFault. Whether this is a Secure HF or | 2 | in a fault register (for instance the BFAR bus fault address register |
3 | a NonSecure HF depends on several things. If AIRCR.BFHFNMINS is 0 | 3 | is only updated for bus faults on data accesses, not instruction |
4 | then HF is always Secure, because there is no NonSecure HardFault. | 4 | accesses). Currently we log the address only if we're putting it |
5 | Otherwise, the answer depends on whether the 'underlying exception' | 5 | into a particular guest-visible register. Since we always have it, |
6 | (MemManage, BusFault, SecureFault) targets Secure or NonSecure. (In | 6 | log it generically, to make logs of i-side faults a bit clearer. |
7 | the pseudocode, this is handled in the Vector() function: the final | ||
8 | exc.isSecure is calculated by looking at the exc.isSecure from the | ||
9 | exception returned from the memory access, not the isSecure input | ||
10 | argument.) | ||
11 | |||
12 | We weren't doing this correctly, because we were looking at | ||
13 | the target security domain of the exception we were trying to | ||
14 | load the vector table entry for. This produces errors of two kinds: | ||
15 | * a load from the NS vector table which hits the "NS access | ||
16 | to S memory" SecureFault should end up as a Secure HardFault, | ||
17 | but we were raising an NS HardFault | ||
18 | * a load from the S vector table which causes a BusFault | ||
19 | should raise an NS HardFault if BFHFNMINS == 1 (because | ||
20 | in that case all BusFaults are NonSecure), but we were raising | ||
21 | a Secure HardFault | ||
22 | |||
23 | Correct the logic. | ||
24 | |||
25 | We also fix a comment error where we claimed that we might | ||
26 | be escalating MemManage to HardFault, and forgot about SecureFault. | ||
27 | (Vector loads can never hit MPU access faults, because they're | ||
28 | always aligned and always use the default address map.) | ||
29 | 7 | ||
30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
31 | Message-id: 20190705094823.28905-1-peter.maydell@linaro.org | 9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
12 | Message-id: 20220315204306.2797684-3-peter.maydell@linaro.org | ||
32 | --- | 13 | --- |
33 | target/arm/m_helper.c | 21 +++++++++++++++++---- | 14 | target/arm/m_helper.c | 6 ++++++ |
34 | 1 file changed, 17 insertions(+), 4 deletions(-) | 15 | 1 file changed, 6 insertions(+) |
35 | 16 | ||
36 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 17 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
37 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/target/arm/m_helper.c | 19 | --- a/target/arm/m_helper.c |
39 | +++ b/target/arm/m_helper.c | 20 | +++ b/target/arm/m_helper.c |
40 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | 21 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) |
41 | if (sattrs.ns) { | 22 | * Note that for M profile we don't have a guest facing FSR, but |
42 | attrs.secure = false; | 23 | * the env->exception.fsr will be populated by the code that |
43 | } else if (!targets_secure) { | 24 | * raises the fault, in the A profile short-descriptor format. |
44 | - /* NS access to S memory */ | 25 | + * |
45 | + /* | 26 | + * Log the exception.vaddress now regardless of subtype, because |
46 | + * NS access to S memory: the underlying exception which we escalate | 27 | + * logging below only logs it when it goes into a guest visible |
47 | + * to HardFault is SecureFault, which always targets Secure. | 28 | + * register. |
48 | + */ | 29 | */ |
49 | + exc_secure = true; | 30 | + qemu_log_mask(CPU_LOG_INT, "...at fault address 0x%x\n", |
50 | goto load_fail; | 31 | + (uint32_t)env->exception.vaddress); |
51 | } | 32 | switch (env->exception.fsr & 0xf) { |
52 | } | 33 | case M_FAKE_FSR_NSC_EXEC: |
53 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | 34 | /* |
54 | vector_entry = address_space_ldl(arm_addressspace(cs, attrs), addr, | ||
55 | attrs, &result); | ||
56 | if (result != MEMTX_OK) { | ||
57 | + /* | ||
58 | + * Underlying exception is BusFault: its target security state | ||
59 | + * depends on BFHFNMINS. | ||
60 | + */ | ||
61 | + exc_secure = !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
62 | goto load_fail; | ||
63 | } | ||
64 | *pvec = vector_entry; | ||
65 | @@ -XXX,XX +XXX,XX @@ load_fail: | ||
66 | /* | ||
67 | * All vector table fetch fails are reported as HardFault, with | ||
68 | * HFSR.VECTTBL and .FORCED set. (FORCED is set because | ||
69 | - * technically the underlying exception is a MemManage or BusFault | ||
70 | + * technically the underlying exception is a SecureFault or BusFault | ||
71 | * that is escalated to HardFault.) This is a terminal exception, | ||
72 | * so we will either take the HardFault immediately or else enter | ||
73 | * lockup (the latter case is handled in armv7m_nvic_set_pending_derived()). | ||
74 | + * The HardFault is Secure if BFHFNMINS is 0 (meaning that all HFs are | ||
75 | + * secure); otherwise it targets the same security state as the | ||
76 | + * underlying exception. | ||
77 | */ | ||
78 | - exc_secure = targets_secure || | ||
79 | - !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
80 | + if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
81 | + exc_secure = true; | ||
82 | + } | ||
83 | env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK; | ||
84 | armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure); | ||
85 | return false; | ||
86 | -- | 35 | -- |
87 | 2.20.1 | 36 | 2.25.1 |
88 | 37 | ||
89 | 38 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | In the previous commit we fixed a crash when the guest read a | 3 | Add an unimplemented SERDES (Serializer/Deserializer) area. |
4 | register that pop from an empty FIFO. | ||
5 | By auditing the repository, we found another similar use with | ||
6 | an easy way to reproduce: | ||
7 | 4 | ||
8 | $ qemu-system-aarch64 -M xlnx-zcu102 -monitor stdio -S | 5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | QEMU 4.0.50 monitor - type 'help' for more information | 6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> |
10 | (qemu) xp/b 0xfd4a0134 | 7 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
11 | Aborted (core dumped) | 8 | Message-id: 20220316164645.2303510-2-edgar.iglesias@gmail.com |
12 | |||
13 | (gdb) bt | ||
14 | #0 0x00007f6936dea57f in raise () at /lib64/libc.so.6 | ||
15 | #1 0x00007f6936dd4895 in abort () at /lib64/libc.so.6 | ||
16 | #2 0x0000561ad32975ec in xlnx_dp_aux_pop_rx_fifo (s=0x7f692babee70) at hw/display/xlnx_dp.c:431 | ||
17 | #3 0x0000561ad3297dc0 in xlnx_dp_read (opaque=0x7f692babee70, offset=77, size=4) at hw/display/xlnx_dp.c:667 | ||
18 | #4 0x0000561ad321b896 in memory_region_read_accessor (mr=0x7f692babf620, addr=308, value=0x7ffe05c1db88, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439 | ||
19 | #5 0x0000561ad321bd70 in access_with_adjusted_size (addr=308, value=0x7ffe05c1db88, size=1, access_size_min=4, access_size_max=4, access_fn=0x561ad321b858 <memory_region_read_accessor>, mr=0x7f692babf620, attrs=...) at memory.c:569 | ||
20 | #6 0x0000561ad321e9d5 in memory_region_dispatch_read1 (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1420 | ||
21 | #7 0x0000561ad321ea9d in memory_region_dispatch_read (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1447 | ||
22 | #8 0x0000561ad31bd742 in flatview_read_continue (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1, addr1=308, l=1, mr=0x7f692babf620) at exec.c:3385 | ||
23 | #9 0x0000561ad31bd895 in flatview_read (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3423 | ||
24 | #10 0x0000561ad31bd90b in address_space_read_full (as=0x561ad5bb3020, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3436 | ||
25 | #11 0x0000561ad33b1c42 in address_space_read (len=1, buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", attrs=..., addr=4249485620, as=0x561ad5bb3020) at include/exec/memory.h:2131 | ||
26 | #12 0x0000561ad33b1c42 in memory_dump (mon=0x561ad59c4530, count=1, format=120, wsize=1, addr=4249485620, is_physical=1) at monitor/misc.c:723 | ||
27 | #13 0x0000561ad33b1fc1 in hmp_physical_memory_dump (mon=0x561ad59c4530, qdict=0x561ad6c6fd00) at monitor/misc.c:795 | ||
28 | #14 0x0000561ad37b4a9f in handle_hmp_command (mon=0x561ad59c4530, cmdline=0x561ad59d0f22 "/b 0x00000000fd4a0134") at monitor/hmp.c:1082 | ||
29 | |||
30 | Fix by checking the FIFO is not empty before popping from it. | ||
31 | |||
32 | The datasheet is not clear about the reset value of this register, | ||
33 | we choose to return '0'. | ||
34 | |||
35 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
36 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
37 | Message-id: 20190709113715.7761-4-philmd@redhat.com | ||
38 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
39 | --- | 10 | --- |
40 | hw/display/xlnx_dp.c | 15 +++++++++++---- | 11 | include/hw/arm/xlnx-zynqmp.h | 2 +- |
41 | 1 file changed, 11 insertions(+), 4 deletions(-) | 12 | hw/arm/xlnx-zynqmp.c | 5 +++++ |
13 | 2 files changed, 6 insertions(+), 1 deletion(-) | ||
42 | 14 | ||
43 | diff --git a/hw/display/xlnx_dp.c b/hw/display/xlnx_dp.c | 15 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
44 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
45 | --- a/hw/display/xlnx_dp.c | 17 | --- a/include/hw/arm/xlnx-zynqmp.h |
46 | +++ b/hw/display/xlnx_dp.c | 18 | +++ b/include/hw/arm/xlnx-zynqmp.h |
47 | @@ -XXX,XX +XXX,XX @@ static uint8_t xlnx_dp_aux_pop_rx_fifo(XlnxDPState *s) | 19 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) |
48 | uint8_t ret; | 20 | /* |
49 | 21 | * Unimplemented mmio regions needed to boot some images. | |
50 | if (fifo8_is_empty(&s->rx_fifo)) { | 22 | */ |
51 | - DPRINTF("rx_fifo underflow..\n"); | 23 | -#define XLNX_ZYNQMP_NUM_UNIMP_AREAS 1 |
52 | - abort(); | 24 | +#define XLNX_ZYNQMP_NUM_UNIMP_AREAS 2 |
53 | + qemu_log_mask(LOG_GUEST_ERROR, | 25 | |
54 | + "%s: Reading empty RX_FIFO\n", | 26 | struct XlnxZynqMPState { |
55 | + __func__); | 27 | /*< private >*/ |
56 | + /* | 28 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c |
57 | + * The datasheet is not clear about the reset value, it seems | 29 | index XXXXXXX..XXXXXXX 100644 |
58 | + * to be unspecified. We choose to return '0'. | 30 | --- a/hw/arm/xlnx-zynqmp.c |
59 | + */ | 31 | +++ b/hw/arm/xlnx-zynqmp.c |
60 | + ret = 0; | 32 | @@ -XXX,XX +XXX,XX @@ |
61 | + } else { | 33 | #define QSPI_DMA_ADDR 0xff0f0800 |
62 | + ret = fifo8_pop(&s->rx_fifo); | 34 | #define NUM_QSPI_IRQ_LINES 2 |
63 | + DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret); | 35 | |
64 | } | 36 | +/* Serializer/Deserializer. */ |
65 | - ret = fifo8_pop(&s->rx_fifo); | 37 | +#define SERDES_ADDR 0xfd400000 |
66 | - DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret); | 38 | +#define SERDES_SIZE 0x20000 |
67 | return ret; | 39 | + |
68 | } | 40 | #define DP_ADDR 0xfd4a0000 |
41 | #define DP_IRQ 113 | ||
42 | |||
43 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) | ||
44 | hwaddr size; | ||
45 | } unimp_areas[ARRAY_SIZE(s->mr_unimp)] = { | ||
46 | { .name = "apu", APU_ADDR, APU_SIZE }, | ||
47 | + { .name = "serdes", SERDES_ADDR, SERDES_SIZE }, | ||
48 | }; | ||
49 | unsigned int nr; | ||
69 | 50 | ||
70 | -- | 51 | -- |
71 | 2.20.1 | 52 | 2.25.1 |
72 | 53 | ||
73 | 54 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | When we converted to using feature bits in 602f6e42cfbf we missed out | 3 | Make the rvbar property settable after realize. This is done |
4 | the fact (dp && arm_dc_feature(s, ARM_FEATURE_V8)) was supported for | 4 | in preparation to model the ZynqMP's runtime configurable rvbar. |
5 | -cpu max configurations. This caused a regression in the GCC test | ||
6 | suite. Fix this by setting the appropriate bits in mvfr1.FPHP to | ||
7 | report ARMv8-A with FP support (but not ARMv8.2-FP16). | ||
8 | 5 | ||
9 | Fixes: https://bugs.launchpad.net/qemu/+bug/1836078 | 6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
10 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Message-id: 20220316164645.2303510-3-edgar.iglesias@gmail.com |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Message-id: 20190711103737.10017-1-alex.bennee@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | target/arm/cpu.c | 4 ++++ | 11 | target/arm/cpu.h | 3 ++- |
16 | 1 file changed, 4 insertions(+) | 12 | target/arm/cpu.c | 12 +++++++----- |
13 | target/arm/helper.c | 10 +++++++--- | ||
14 | 3 files changed, 16 insertions(+), 9 deletions(-) | ||
17 | 15 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/cpu.h | ||
19 | +++ b/target/arm/cpu.h | ||
20 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
21 | uint64_t vbar_el[4]; | ||
22 | }; | ||
23 | uint32_t mvbar; /* (monitor) vector base address register */ | ||
24 | + uint64_t rvbar; /* rvbar sampled from rvbar property at reset */ | ||
25 | struct { /* FCSE PID. */ | ||
26 | uint32_t fcseidr_ns; | ||
27 | uint32_t fcseidr_s; | ||
28 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { | ||
29 | |||
30 | /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */ | ||
31 | uint32_t dcz_blocksize; | ||
32 | - uint64_t rvbar; | ||
33 | + uint64_t rvbar_prop; /* Property/input signals. */ | ||
34 | |||
35 | /* Configurable aspects of GIC cpu interface (which is part of the CPU) */ | ||
36 | int gic_num_lrs; /* number of list registers */ | ||
18 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 37 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
19 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.c | 39 | --- a/target/arm/cpu.c |
21 | +++ b/target/arm/cpu.c | 40 | +++ b/target/arm/cpu.c |
22 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 41 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
23 | t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | 42 | } else { |
24 | cpu->isar.id_isar6 = t; | 43 | env->pstate = PSTATE_MODE_EL1h; |
25 | 44 | } | |
26 | + t = cpu->isar.mvfr1; | 45 | - env->pc = cpu->rvbar; |
27 | + t = FIELD_DP32(t, MVFR1, FPHP, 2); /* v8.0 FP support */ | ||
28 | + cpu->isar.mvfr1 = t; | ||
29 | + | 46 | + |
30 | t = cpu->isar.mvfr2; | 47 | + /* Sample rvbar at reset. */ |
31 | t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | 48 | + env->cp15.rvbar = cpu->rvbar_prop; |
32 | t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | 49 | + env->pc = env->cp15.rvbar; |
50 | #endif | ||
51 | } else { | ||
52 | #if defined(CONFIG_USER_ONLY) | ||
53 | @@ -XXX,XX +XXX,XX @@ static Property arm_cpu_reset_cbar_property = | ||
54 | static Property arm_cpu_reset_hivecs_property = | ||
55 | DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); | ||
56 | |||
57 | -static Property arm_cpu_rvbar_property = | ||
58 | - DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); | ||
59 | - | ||
60 | #ifndef CONFIG_USER_ONLY | ||
61 | static Property arm_cpu_has_el2_property = | ||
62 | DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); | ||
63 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) | ||
64 | } | ||
65 | |||
66 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
67 | - qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property); | ||
68 | + object_property_add_uint64_ptr(obj, "rvbar", | ||
69 | + &cpu->rvbar_prop, | ||
70 | + OBJ_PROP_FLAG_READWRITE); | ||
71 | } | ||
72 | |||
73 | #ifndef CONFIG_USER_ONLY | ||
74 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/helper.c | ||
77 | +++ b/target/arm/helper.c | ||
78 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
79 | ARMCPRegInfo rvbar = { | ||
80 | .name = "RVBAR_EL1", .state = ARM_CP_STATE_AA64, | ||
81 | .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, | ||
82 | - .type = ARM_CP_CONST, .access = PL1_R, .resetvalue = cpu->rvbar | ||
83 | + .access = PL1_R, | ||
84 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
85 | }; | ||
86 | define_one_arm_cp_reg(cpu, &rvbar); | ||
87 | } | ||
88 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
89 | ARMCPRegInfo rvbar = { | ||
90 | .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64, | ||
91 | .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1, | ||
92 | - .type = ARM_CP_CONST, .access = PL2_R, .resetvalue = cpu->rvbar | ||
93 | + .access = PL2_R, | ||
94 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
95 | }; | ||
96 | define_one_arm_cp_reg(cpu, &rvbar); | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
99 | ARMCPRegInfo el3_regs[] = { | ||
100 | { .name = "RVBAR_EL3", .state = ARM_CP_STATE_AA64, | ||
101 | .opc0 = 3, .opc1 = 6, .crn = 12, .crm = 0, .opc2 = 1, | ||
102 | - .type = ARM_CP_CONST, .access = PL3_R, .resetvalue = cpu->rvbar }, | ||
103 | + .access = PL3_R, | ||
104 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
105 | + }, | ||
106 | { .name = "SCTLR_EL3", .state = ARM_CP_STATE_AA64, | ||
107 | .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 0, .opc2 = 0, | ||
108 | .access = PL3_RW, | ||
33 | -- | 109 | -- |
34 | 2.20.1 | 110 | 2.25.1 |
35 | |||
36 | diff view generated by jsdifflib |
1 | The PL031 RTC tracks the difference between the guest RTC | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | and the host RTC using a tick_offset field. For migration, | ||
3 | however, we currently always migrate the offset between | ||
4 | the guest and the vm_clock, even if the RTC clock is not | ||
5 | the same as the vm_clock; this was an attempt to retain | ||
6 | migration backwards compatibility. | ||
7 | 2 | ||
8 | Unfortunately this results in the RTC behaving oddly across | 3 | Add a model of the Xilinx ZynqMP CRF. At the moment this |
9 | a VM state save and restore -- since the VM clock stands still | 4 | is mostly a stub model. |
10 | across save-then-restore, regardless of how much real world | ||
11 | time has elapsed, the guest RTC ends up out of sync with the | ||
12 | host RTC in the restored VM. | ||
13 | 5 | ||
14 | Fix this by migrating the raw tick_offset. To retain migration | 6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
15 | compatibility as far as possible, we have a new property | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | migrate-tick-offset; by default this is 'true' and we will | 8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
17 | migrate the true tick offset in a new subsection; if the | 9 | Message-id: 20220316164645.2303510-4-edgar.iglesias@gmail.com |
18 | incoming data has no subsection we fall back to the old | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | vm_clock-based offset information, so old->new migration | 11 | --- |
20 | compatibility is preserved. For complete new->old migration | 12 | include/hw/misc/xlnx-zynqmp-crf.h | 211 ++++++++++++++++++++++++ |
21 | compatibility, the property is set to 'false' for 4.0 and | 13 | hw/misc/xlnx-zynqmp-crf.c | 266 ++++++++++++++++++++++++++++++ |
22 | earlier machine types (this will only affect 'virt-4.0' | 14 | hw/misc/meson.build | 1 + |
23 | and below, as none of the other pl031-using machines are | 15 | 3 files changed, 478 insertions(+) |
24 | versioned). | 16 | create mode 100644 include/hw/misc/xlnx-zynqmp-crf.h |
17 | create mode 100644 hw/misc/xlnx-zynqmp-crf.c | ||
25 | 18 | ||
26 | Reported-by: Russell King <rmk@armlinux.org.uk> | 19 | diff --git a/include/hw/misc/xlnx-zynqmp-crf.h b/include/hw/misc/xlnx-zynqmp-crf.h |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | new file mode 100644 |
28 | Reviewed-by: Dr. David Alan Gilbert <dgilbert@redhat.com> | 21 | index XXXXXXX..XXXXXXX |
29 | Message-id: 20190709143912.28905-1-peter.maydell@linaro.org | 22 | --- /dev/null |
30 | --- | 23 | +++ b/include/hw/misc/xlnx-zynqmp-crf.h |
31 | include/hw/timer/pl031.h | 2 + | 24 | @@ -XXX,XX +XXX,XX @@ |
32 | hw/core/machine.c | 1 + | 25 | +/* |
33 | hw/timer/pl031.c | 92 ++++++++++++++++++++++++++++++++++++++-- | 26 | + * QEMU model of the CRF - Clock Reset FPD. |
34 | 3 files changed, 91 insertions(+), 4 deletions(-) | 27 | + * |
35 | 28 | + * Copyright (c) 2022 Xilinx Inc. | |
36 | diff --git a/include/hw/timer/pl031.h b/include/hw/timer/pl031.h | 29 | + * SPDX-License-Identifier: GPL-2.0-or-later |
37 | index XXXXXXX..XXXXXXX 100644 | 30 | + * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
38 | --- a/include/hw/timer/pl031.h | 31 | + */ |
39 | +++ b/include/hw/timer/pl031.h | 32 | +#ifndef HW_MISC_XLNX_ZYNQMP_CRF_H |
40 | @@ -XXX,XX +XXX,XX @@ typedef struct PL031State { | 33 | +#define HW_MISC_XLNX_ZYNQMP_CRF_H |
41 | */ | 34 | + |
42 | uint32_t tick_offset_vmstate; | 35 | +#include "hw/sysbus.h" |
43 | uint32_t tick_offset; | 36 | +#include "hw/register.h" |
44 | + bool tick_offset_migrated; | 37 | + |
45 | + bool migrate_tick_offset; | 38 | +#define TYPE_XLNX_ZYNQMP_CRF "xlnx.zynqmp_crf" |
46 | 39 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPCRF, XLNX_ZYNQMP_CRF) | |
47 | uint32_t mr; | 40 | + |
48 | uint32_t lr; | 41 | +REG32(ERR_CTRL, 0x0) |
49 | diff --git a/hw/core/machine.c b/hw/core/machine.c | 42 | + FIELD(ERR_CTRL, SLVERR_ENABLE, 0, 1) |
50 | index XXXXXXX..XXXXXXX 100644 | 43 | +REG32(IR_STATUS, 0x4) |
51 | --- a/hw/core/machine.c | 44 | + FIELD(IR_STATUS, ADDR_DECODE_ERR, 0, 1) |
52 | +++ b/hw/core/machine.c | 45 | +REG32(IR_MASK, 0x8) |
53 | @@ -XXX,XX +XXX,XX @@ GlobalProperty hw_compat_4_0[] = { | 46 | + FIELD(IR_MASK, ADDR_DECODE_ERR, 0, 1) |
54 | { "virtio-gpu-pci", "edid", "false" }, | 47 | +REG32(IR_ENABLE, 0xc) |
55 | { "virtio-device", "use-started", "false" }, | 48 | + FIELD(IR_ENABLE, ADDR_DECODE_ERR, 0, 1) |
56 | { "virtio-balloon-device", "qemu-4-0-config-size", "true" }, | 49 | +REG32(IR_DISABLE, 0x10) |
57 | + { "pl031", "migrate-tick-offset", "false" }, | 50 | + FIELD(IR_DISABLE, ADDR_DECODE_ERR, 0, 1) |
58 | }; | 51 | +REG32(CRF_WPROT, 0x1c) |
59 | const size_t hw_compat_4_0_len = G_N_ELEMENTS(hw_compat_4_0); | 52 | + FIELD(CRF_WPROT, ACTIVE, 0, 1) |
60 | 53 | +REG32(APLL_CTRL, 0x20) | |
61 | diff --git a/hw/timer/pl031.c b/hw/timer/pl031.c | 54 | + FIELD(APLL_CTRL, POST_SRC, 24, 3) |
62 | index XXXXXXX..XXXXXXX 100644 | 55 | + FIELD(APLL_CTRL, PRE_SRC, 20, 3) |
63 | --- a/hw/timer/pl031.c | 56 | + FIELD(APLL_CTRL, CLKOUTDIV, 17, 1) |
64 | +++ b/hw/timer/pl031.c | 57 | + FIELD(APLL_CTRL, DIV2, 16, 1) |
65 | @@ -XXX,XX +XXX,XX @@ static int pl031_pre_save(void *opaque) | 58 | + FIELD(APLL_CTRL, FBDIV, 8, 7) |
66 | { | 59 | + FIELD(APLL_CTRL, BYPASS, 3, 1) |
67 | PL031State *s = opaque; | 60 | + FIELD(APLL_CTRL, RESET, 0, 1) |
68 | 61 | +REG32(APLL_CFG, 0x24) | |
69 | - /* tick_offset is base_time - rtc_clock base time. Instead, we want to | 62 | + FIELD(APLL_CFG, LOCK_DLY, 25, 7) |
70 | - * store the base time relative to the QEMU_CLOCK_VIRTUAL for backwards-compatibility. */ | 63 | + FIELD(APLL_CFG, LOCK_CNT, 13, 10) |
71 | + /* | 64 | + FIELD(APLL_CFG, LFHF, 10, 2) |
72 | + * The PL031 device model code uses the tick_offset field, which is | 65 | + FIELD(APLL_CFG, CP, 5, 4) |
73 | + * the offset between what the guest RTC should read and what the | 66 | + FIELD(APLL_CFG, RES, 0, 4) |
74 | + * QEMU rtc_clock reads: | 67 | +REG32(APLL_FRAC_CFG, 0x28) |
75 | + * guest_rtc = rtc_clock + tick_offset | 68 | + FIELD(APLL_FRAC_CFG, ENABLED, 31, 1) |
76 | + * and so | 69 | + FIELD(APLL_FRAC_CFG, SEED, 22, 3) |
77 | + * tick_offset = guest_rtc - rtc_clock | 70 | + FIELD(APLL_FRAC_CFG, ALGRTHM, 19, 1) |
78 | + * | 71 | + FIELD(APLL_FRAC_CFG, ORDER, 18, 1) |
79 | + * We want to migrate this offset, which sounds straightforward. | 72 | + FIELD(APLL_FRAC_CFG, DATA, 0, 16) |
80 | + * Unfortunately older versions of QEMU migrated a conversion of this | 73 | +REG32(DPLL_CTRL, 0x2c) |
81 | + * offset into an offset from the vm_clock. (This was in turn an | 74 | + FIELD(DPLL_CTRL, POST_SRC, 24, 3) |
82 | + * attempt to be compatible with even older QEMU versions, but it | 75 | + FIELD(DPLL_CTRL, PRE_SRC, 20, 3) |
83 | + * has incorrect behaviour if the rtc_clock is not the same as the | 76 | + FIELD(DPLL_CTRL, CLKOUTDIV, 17, 1) |
84 | + * vm_clock.) So we put the actual tick_offset into a migration | 77 | + FIELD(DPLL_CTRL, DIV2, 16, 1) |
85 | + * subsection, and the backwards-compatible time-relative-to-vm_clock | 78 | + FIELD(DPLL_CTRL, FBDIV, 8, 7) |
86 | + * in the main migration state. | 79 | + FIELD(DPLL_CTRL, BYPASS, 3, 1) |
87 | + * | 80 | + FIELD(DPLL_CTRL, RESET, 0, 1) |
88 | + * Calculate base time relative to QEMU_CLOCK_VIRTUAL: | 81 | +REG32(DPLL_CFG, 0x30) |
89 | + */ | 82 | + FIELD(DPLL_CFG, LOCK_DLY, 25, 7) |
90 | int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 83 | + FIELD(DPLL_CFG, LOCK_CNT, 13, 10) |
91 | s->tick_offset_vmstate = s->tick_offset + delta / NANOSECONDS_PER_SECOND; | 84 | + FIELD(DPLL_CFG, LFHF, 10, 2) |
92 | 85 | + FIELD(DPLL_CFG, CP, 5, 4) | |
93 | return 0; | 86 | + FIELD(DPLL_CFG, RES, 0, 4) |
94 | } | 87 | +REG32(DPLL_FRAC_CFG, 0x34) |
95 | 88 | + FIELD(DPLL_FRAC_CFG, ENABLED, 31, 1) | |
96 | +static int pl031_pre_load(void *opaque) | 89 | + FIELD(DPLL_FRAC_CFG, SEED, 22, 3) |
97 | +{ | 90 | + FIELD(DPLL_FRAC_CFG, ALGRTHM, 19, 1) |
98 | + PL031State *s = opaque; | 91 | + FIELD(DPLL_FRAC_CFG, ORDER, 18, 1) |
99 | + | 92 | + FIELD(DPLL_FRAC_CFG, DATA, 0, 16) |
100 | + s->tick_offset_migrated = false; | 93 | +REG32(VPLL_CTRL, 0x38) |
94 | + FIELD(VPLL_CTRL, POST_SRC, 24, 3) | ||
95 | + FIELD(VPLL_CTRL, PRE_SRC, 20, 3) | ||
96 | + FIELD(VPLL_CTRL, CLKOUTDIV, 17, 1) | ||
97 | + FIELD(VPLL_CTRL, DIV2, 16, 1) | ||
98 | + FIELD(VPLL_CTRL, FBDIV, 8, 7) | ||
99 | + FIELD(VPLL_CTRL, BYPASS, 3, 1) | ||
100 | + FIELD(VPLL_CTRL, RESET, 0, 1) | ||
101 | +REG32(VPLL_CFG, 0x3c) | ||
102 | + FIELD(VPLL_CFG, LOCK_DLY, 25, 7) | ||
103 | + FIELD(VPLL_CFG, LOCK_CNT, 13, 10) | ||
104 | + FIELD(VPLL_CFG, LFHF, 10, 2) | ||
105 | + FIELD(VPLL_CFG, CP, 5, 4) | ||
106 | + FIELD(VPLL_CFG, RES, 0, 4) | ||
107 | +REG32(VPLL_FRAC_CFG, 0x40) | ||
108 | + FIELD(VPLL_FRAC_CFG, ENABLED, 31, 1) | ||
109 | + FIELD(VPLL_FRAC_CFG, SEED, 22, 3) | ||
110 | + FIELD(VPLL_FRAC_CFG, ALGRTHM, 19, 1) | ||
111 | + FIELD(VPLL_FRAC_CFG, ORDER, 18, 1) | ||
112 | + FIELD(VPLL_FRAC_CFG, DATA, 0, 16) | ||
113 | +REG32(PLL_STATUS, 0x44) | ||
114 | + FIELD(PLL_STATUS, VPLL_STABLE, 5, 1) | ||
115 | + FIELD(PLL_STATUS, DPLL_STABLE, 4, 1) | ||
116 | + FIELD(PLL_STATUS, APLL_STABLE, 3, 1) | ||
117 | + FIELD(PLL_STATUS, VPLL_LOCK, 2, 1) | ||
118 | + FIELD(PLL_STATUS, DPLL_LOCK, 1, 1) | ||
119 | + FIELD(PLL_STATUS, APLL_LOCK, 0, 1) | ||
120 | +REG32(APLL_TO_LPD_CTRL, 0x48) | ||
121 | + FIELD(APLL_TO_LPD_CTRL, DIVISOR0, 8, 6) | ||
122 | +REG32(DPLL_TO_LPD_CTRL, 0x4c) | ||
123 | + FIELD(DPLL_TO_LPD_CTRL, DIVISOR0, 8, 6) | ||
124 | +REG32(VPLL_TO_LPD_CTRL, 0x50) | ||
125 | + FIELD(VPLL_TO_LPD_CTRL, DIVISOR0, 8, 6) | ||
126 | +REG32(ACPU_CTRL, 0x60) | ||
127 | + FIELD(ACPU_CTRL, CLKACT_HALF, 25, 1) | ||
128 | + FIELD(ACPU_CTRL, CLKACT_FULL, 24, 1) | ||
129 | + FIELD(ACPU_CTRL, DIVISOR0, 8, 6) | ||
130 | + FIELD(ACPU_CTRL, SRCSEL, 0, 3) | ||
131 | +REG32(DBG_TRACE_CTRL, 0x64) | ||
132 | + FIELD(DBG_TRACE_CTRL, CLKACT, 24, 1) | ||
133 | + FIELD(DBG_TRACE_CTRL, DIVISOR0, 8, 6) | ||
134 | + FIELD(DBG_TRACE_CTRL, SRCSEL, 0, 3) | ||
135 | +REG32(DBG_FPD_CTRL, 0x68) | ||
136 | + FIELD(DBG_FPD_CTRL, CLKACT, 24, 1) | ||
137 | + FIELD(DBG_FPD_CTRL, DIVISOR0, 8, 6) | ||
138 | + FIELD(DBG_FPD_CTRL, SRCSEL, 0, 3) | ||
139 | +REG32(DP_VIDEO_REF_CTRL, 0x70) | ||
140 | + FIELD(DP_VIDEO_REF_CTRL, CLKACT, 24, 1) | ||
141 | + FIELD(DP_VIDEO_REF_CTRL, DIVISOR1, 16, 6) | ||
142 | + FIELD(DP_VIDEO_REF_CTRL, DIVISOR0, 8, 6) | ||
143 | + FIELD(DP_VIDEO_REF_CTRL, SRCSEL, 0, 3) | ||
144 | +REG32(DP_AUDIO_REF_CTRL, 0x74) | ||
145 | + FIELD(DP_AUDIO_REF_CTRL, CLKACT, 24, 1) | ||
146 | + FIELD(DP_AUDIO_REF_CTRL, DIVISOR1, 16, 6) | ||
147 | + FIELD(DP_AUDIO_REF_CTRL, DIVISOR0, 8, 6) | ||
148 | + FIELD(DP_AUDIO_REF_CTRL, SRCSEL, 0, 3) | ||
149 | +REG32(DP_STC_REF_CTRL, 0x7c) | ||
150 | + FIELD(DP_STC_REF_CTRL, CLKACT, 24, 1) | ||
151 | + FIELD(DP_STC_REF_CTRL, DIVISOR1, 16, 6) | ||
152 | + FIELD(DP_STC_REF_CTRL, DIVISOR0, 8, 6) | ||
153 | + FIELD(DP_STC_REF_CTRL, SRCSEL, 0, 3) | ||
154 | +REG32(DDR_CTRL, 0x80) | ||
155 | + FIELD(DDR_CTRL, CLKACT, 24, 1) | ||
156 | + FIELD(DDR_CTRL, DIVISOR0, 8, 6) | ||
157 | + FIELD(DDR_CTRL, SRCSEL, 0, 3) | ||
158 | +REG32(GPU_REF_CTRL, 0x84) | ||
159 | + FIELD(GPU_REF_CTRL, PP1_CLKACT, 26, 1) | ||
160 | + FIELD(GPU_REF_CTRL, PP0_CLKACT, 25, 1) | ||
161 | + FIELD(GPU_REF_CTRL, CLKACT, 24, 1) | ||
162 | + FIELD(GPU_REF_CTRL, DIVISOR0, 8, 6) | ||
163 | + FIELD(GPU_REF_CTRL, SRCSEL, 0, 3) | ||
164 | +REG32(SATA_REF_CTRL, 0xa0) | ||
165 | + FIELD(SATA_REF_CTRL, CLKACT, 24, 1) | ||
166 | + FIELD(SATA_REF_CTRL, DIVISOR0, 8, 6) | ||
167 | + FIELD(SATA_REF_CTRL, SRCSEL, 0, 3) | ||
168 | +REG32(PCIE_REF_CTRL, 0xb4) | ||
169 | + FIELD(PCIE_REF_CTRL, CLKACT, 24, 1) | ||
170 | + FIELD(PCIE_REF_CTRL, DIVISOR0, 8, 6) | ||
171 | + FIELD(PCIE_REF_CTRL, SRCSEL, 0, 3) | ||
172 | +REG32(GDMA_REF_CTRL, 0xb8) | ||
173 | + FIELD(GDMA_REF_CTRL, CLKACT, 24, 1) | ||
174 | + FIELD(GDMA_REF_CTRL, DIVISOR0, 8, 6) | ||
175 | + FIELD(GDMA_REF_CTRL, SRCSEL, 0, 3) | ||
176 | +REG32(DPDMA_REF_CTRL, 0xbc) | ||
177 | + FIELD(DPDMA_REF_CTRL, CLKACT, 24, 1) | ||
178 | + FIELD(DPDMA_REF_CTRL, DIVISOR0, 8, 6) | ||
179 | + FIELD(DPDMA_REF_CTRL, SRCSEL, 0, 3) | ||
180 | +REG32(TOPSW_MAIN_CTRL, 0xc0) | ||
181 | + FIELD(TOPSW_MAIN_CTRL, CLKACT, 24, 1) | ||
182 | + FIELD(TOPSW_MAIN_CTRL, DIVISOR0, 8, 6) | ||
183 | + FIELD(TOPSW_MAIN_CTRL, SRCSEL, 0, 3) | ||
184 | +REG32(TOPSW_LSBUS_CTRL, 0xc4) | ||
185 | + FIELD(TOPSW_LSBUS_CTRL, CLKACT, 24, 1) | ||
186 | + FIELD(TOPSW_LSBUS_CTRL, DIVISOR0, 8, 6) | ||
187 | + FIELD(TOPSW_LSBUS_CTRL, SRCSEL, 0, 3) | ||
188 | +REG32(DBG_TSTMP_CTRL, 0xf8) | ||
189 | + FIELD(DBG_TSTMP_CTRL, DIVISOR0, 8, 6) | ||
190 | + FIELD(DBG_TSTMP_CTRL, SRCSEL, 0, 3) | ||
191 | +REG32(RST_FPD_TOP, 0x100) | ||
192 | + FIELD(RST_FPD_TOP, PCIE_CFG_RESET, 19, 1) | ||
193 | + FIELD(RST_FPD_TOP, PCIE_BRIDGE_RESET, 18, 1) | ||
194 | + FIELD(RST_FPD_TOP, PCIE_CTRL_RESET, 17, 1) | ||
195 | + FIELD(RST_FPD_TOP, DP_RESET, 16, 1) | ||
196 | + FIELD(RST_FPD_TOP, SWDT_RESET, 15, 1) | ||
197 | + FIELD(RST_FPD_TOP, AFI_FM5_RESET, 12, 1) | ||
198 | + FIELD(RST_FPD_TOP, AFI_FM4_RESET, 11, 1) | ||
199 | + FIELD(RST_FPD_TOP, AFI_FM3_RESET, 10, 1) | ||
200 | + FIELD(RST_FPD_TOP, AFI_FM2_RESET, 9, 1) | ||
201 | + FIELD(RST_FPD_TOP, AFI_FM1_RESET, 8, 1) | ||
202 | + FIELD(RST_FPD_TOP, AFI_FM0_RESET, 7, 1) | ||
203 | + FIELD(RST_FPD_TOP, GDMA_RESET, 6, 1) | ||
204 | + FIELD(RST_FPD_TOP, GPU_PP1_RESET, 5, 1) | ||
205 | + FIELD(RST_FPD_TOP, GPU_PP0_RESET, 4, 1) | ||
206 | + FIELD(RST_FPD_TOP, GPU_RESET, 3, 1) | ||
207 | + FIELD(RST_FPD_TOP, GT_RESET, 2, 1) | ||
208 | + FIELD(RST_FPD_TOP, SATA_RESET, 1, 1) | ||
209 | +REG32(RST_FPD_APU, 0x104) | ||
210 | + FIELD(RST_FPD_APU, ACPU3_PWRON_RESET, 13, 1) | ||
211 | + FIELD(RST_FPD_APU, ACPU2_PWRON_RESET, 12, 1) | ||
212 | + FIELD(RST_FPD_APU, ACPU1_PWRON_RESET, 11, 1) | ||
213 | + FIELD(RST_FPD_APU, ACPU0_PWRON_RESET, 10, 1) | ||
214 | + FIELD(RST_FPD_APU, APU_L2_RESET, 8, 1) | ||
215 | + FIELD(RST_FPD_APU, ACPU3_RESET, 3, 1) | ||
216 | + FIELD(RST_FPD_APU, ACPU2_RESET, 2, 1) | ||
217 | + FIELD(RST_FPD_APU, ACPU1_RESET, 1, 1) | ||
218 | + FIELD(RST_FPD_APU, ACPU0_RESET, 0, 1) | ||
219 | +REG32(RST_DDR_SS, 0x108) | ||
220 | + FIELD(RST_DDR_SS, DDR_RESET, 3, 1) | ||
221 | + FIELD(RST_DDR_SS, APM_RESET, 2, 1) | ||
222 | + | ||
223 | +#define CRF_R_MAX (R_RST_DDR_SS + 1) | ||
224 | + | ||
225 | +struct XlnxZynqMPCRF { | ||
226 | + SysBusDevice parent_obj; | ||
227 | + MemoryRegion iomem; | ||
228 | + qemu_irq irq_ir; | ||
229 | + | ||
230 | + RegisterInfoArray *reg_array; | ||
231 | + uint32_t regs[CRF_R_MAX]; | ||
232 | + RegisterInfo regs_info[CRF_R_MAX]; | ||
233 | +}; | ||
234 | + | ||
235 | +#endif | ||
236 | diff --git a/hw/misc/xlnx-zynqmp-crf.c b/hw/misc/xlnx-zynqmp-crf.c | ||
237 | new file mode 100644 | ||
238 | index XXXXXXX..XXXXXXX | ||
239 | --- /dev/null | ||
240 | +++ b/hw/misc/xlnx-zynqmp-crf.c | ||
241 | @@ -XXX,XX +XXX,XX @@ | ||
242 | +/* | ||
243 | + * QEMU model of the CRF - Clock Reset FPD. | ||
244 | + * | ||
245 | + * Copyright (c) 2022 Xilinx Inc. | ||
246 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
247 | + * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
248 | + */ | ||
249 | + | ||
250 | +#include "qemu/osdep.h" | ||
251 | +#include "hw/sysbus.h" | ||
252 | +#include "hw/register.h" | ||
253 | +#include "qemu/bitops.h" | ||
254 | +#include "qemu/log.h" | ||
255 | +#include "migration/vmstate.h" | ||
256 | +#include "hw/irq.h" | ||
257 | +#include "hw/misc/xlnx-zynqmp-crf.h" | ||
258 | +#include "target/arm/arm-powerctl.h" | ||
259 | + | ||
260 | +#ifndef XLNX_ZYNQMP_CRF_ERR_DEBUG | ||
261 | +#define XLNX_ZYNQMP_CRF_ERR_DEBUG 0 | ||
262 | +#endif | ||
263 | + | ||
264 | +#define CRF_MAX_CPU 4 | ||
265 | + | ||
266 | +static void ir_update_irq(XlnxZynqMPCRF *s) | ||
267 | +{ | ||
268 | + bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK]; | ||
269 | + qemu_set_irq(s->irq_ir, pending); | ||
270 | +} | ||
271 | + | ||
272 | +static void ir_status_postw(RegisterInfo *reg, uint64_t val64) | ||
273 | +{ | ||
274 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(reg->opaque); | ||
275 | + ir_update_irq(s); | ||
276 | +} | ||
277 | + | ||
278 | +static uint64_t ir_enable_prew(RegisterInfo *reg, uint64_t val64) | ||
279 | +{ | ||
280 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(reg->opaque); | ||
281 | + uint32_t val = val64; | ||
282 | + | ||
283 | + s->regs[R_IR_MASK] &= ~val; | ||
284 | + ir_update_irq(s); | ||
101 | + return 0; | 285 | + return 0; |
102 | +} | 286 | +} |
103 | + | 287 | + |
104 | static int pl031_post_load(void *opaque, int version_id) | 288 | +static uint64_t ir_disable_prew(RegisterInfo *reg, uint64_t val64) |
105 | { | 289 | +{ |
106 | PL031State *s = opaque; | 290 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(reg->opaque); |
107 | 291 | + uint32_t val = val64; | |
108 | - int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 292 | + |
109 | - s->tick_offset = s->tick_offset_vmstate - delta / NANOSECONDS_PER_SECOND; | 293 | + s->regs[R_IR_MASK] |= val; |
110 | + /* | 294 | + ir_update_irq(s); |
111 | + * If we got the tick_offset subsection, then we can just use | 295 | + return 0; |
112 | + * the value in that. Otherwise the source is an older QEMU and | 296 | +} |
113 | + * has given us the offset from the vm_clock; convert it back to | 297 | + |
114 | + * an offset from the rtc_clock. This will cause time to incorrectly | 298 | +static uint64_t rst_fpd_apu_prew(RegisterInfo *reg, uint64_t val64) |
115 | + * go backwards compared to the host RTC, but this is unavoidable. | 299 | +{ |
116 | + */ | 300 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(reg->opaque); |
117 | + | 301 | + uint32_t val = val64; |
118 | + if (!s->tick_offset_migrated) { | 302 | + uint32_t val_old = s->regs[R_RST_FPD_APU]; |
119 | + int64_t delta = qemu_clock_get_ns(rtc_clock) - | 303 | + unsigned int i; |
120 | + qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 304 | + |
121 | + s->tick_offset = s->tick_offset_vmstate - | 305 | + for (i = 0; i < CRF_MAX_CPU; i++) { |
122 | + delta / NANOSECONDS_PER_SECOND; | 306 | + uint32_t mask = (1 << (R_RST_FPD_APU_ACPU0_RESET_SHIFT + i)); |
307 | + | ||
308 | + if ((val ^ val_old) & mask) { | ||
309 | + if (val & mask) { | ||
310 | + arm_set_cpu_off(i); | ||
311 | + } else { | ||
312 | + arm_set_cpu_on_and_reset(i); | ||
313 | + } | ||
314 | + } | ||
123 | + } | 315 | + } |
124 | pl031_set_alarm(s); | 316 | + return val64; |
125 | return 0; | 317 | +} |
126 | } | 318 | + |
127 | 319 | +static const RegisterAccessInfo crf_regs_info[] = { | |
128 | +static int pl031_tick_offset_post_load(void *opaque, int version_id) | 320 | + { .name = "ERR_CTRL", .addr = A_ERR_CTRL, |
129 | +{ | 321 | + },{ .name = "IR_STATUS", .addr = A_IR_STATUS, |
130 | + PL031State *s = opaque; | 322 | + .w1c = 0x1, |
131 | + | 323 | + .post_write = ir_status_postw, |
132 | + s->tick_offset_migrated = true; | 324 | + },{ .name = "IR_MASK", .addr = A_IR_MASK, |
133 | + return 0; | 325 | + .reset = 0x1, |
134 | +} | 326 | + .ro = 0x1, |
135 | + | 327 | + },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE, |
136 | +static bool pl031_tick_offset_needed(void *opaque) | 328 | + .pre_write = ir_enable_prew, |
137 | +{ | 329 | + },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE, |
138 | + PL031State *s = opaque; | 330 | + .pre_write = ir_disable_prew, |
139 | + | 331 | + },{ .name = "CRF_WPROT", .addr = A_CRF_WPROT, |
140 | + return s->migrate_tick_offset; | 332 | + },{ .name = "APLL_CTRL", .addr = A_APLL_CTRL, |
141 | +} | 333 | + .reset = 0x12c09, |
142 | + | 334 | + .rsvd = 0xf88c80f6, |
143 | +static const VMStateDescription vmstate_pl031_tick_offset = { | 335 | + },{ .name = "APLL_CFG", .addr = A_APLL_CFG, |
144 | + .name = "pl031/tick-offset", | 336 | + .rsvd = 0x1801210, |
337 | + },{ .name = "APLL_FRAC_CFG", .addr = A_APLL_FRAC_CFG, | ||
338 | + .rsvd = 0x7e330000, | ||
339 | + },{ .name = "DPLL_CTRL", .addr = A_DPLL_CTRL, | ||
340 | + .reset = 0x2c09, | ||
341 | + .rsvd = 0xf88c80f6, | ||
342 | + },{ .name = "DPLL_CFG", .addr = A_DPLL_CFG, | ||
343 | + .rsvd = 0x1801210, | ||
344 | + },{ .name = "DPLL_FRAC_CFG", .addr = A_DPLL_FRAC_CFG, | ||
345 | + .rsvd = 0x7e330000, | ||
346 | + },{ .name = "VPLL_CTRL", .addr = A_VPLL_CTRL, | ||
347 | + .reset = 0x12809, | ||
348 | + .rsvd = 0xf88c80f6, | ||
349 | + },{ .name = "VPLL_CFG", .addr = A_VPLL_CFG, | ||
350 | + .rsvd = 0x1801210, | ||
351 | + },{ .name = "VPLL_FRAC_CFG", .addr = A_VPLL_FRAC_CFG, | ||
352 | + .rsvd = 0x7e330000, | ||
353 | + },{ .name = "PLL_STATUS", .addr = A_PLL_STATUS, | ||
354 | + .reset = 0x3f, | ||
355 | + .rsvd = 0xc0, | ||
356 | + .ro = 0x3f, | ||
357 | + },{ .name = "APLL_TO_LPD_CTRL", .addr = A_APLL_TO_LPD_CTRL, | ||
358 | + .reset = 0x400, | ||
359 | + .rsvd = 0xc0ff, | ||
360 | + },{ .name = "DPLL_TO_LPD_CTRL", .addr = A_DPLL_TO_LPD_CTRL, | ||
361 | + .reset = 0x400, | ||
362 | + .rsvd = 0xc0ff, | ||
363 | + },{ .name = "VPLL_TO_LPD_CTRL", .addr = A_VPLL_TO_LPD_CTRL, | ||
364 | + .reset = 0x400, | ||
365 | + .rsvd = 0xc0ff, | ||
366 | + },{ .name = "ACPU_CTRL", .addr = A_ACPU_CTRL, | ||
367 | + .reset = 0x3000400, | ||
368 | + .rsvd = 0xfcffc0f8, | ||
369 | + },{ .name = "DBG_TRACE_CTRL", .addr = A_DBG_TRACE_CTRL, | ||
370 | + .reset = 0x2500, | ||
371 | + .rsvd = 0xfeffc0f8, | ||
372 | + },{ .name = "DBG_FPD_CTRL", .addr = A_DBG_FPD_CTRL, | ||
373 | + .reset = 0x1002500, | ||
374 | + .rsvd = 0xfeffc0f8, | ||
375 | + },{ .name = "DP_VIDEO_REF_CTRL", .addr = A_DP_VIDEO_REF_CTRL, | ||
376 | + .reset = 0x1002300, | ||
377 | + .rsvd = 0xfec0c0f8, | ||
378 | + },{ .name = "DP_AUDIO_REF_CTRL", .addr = A_DP_AUDIO_REF_CTRL, | ||
379 | + .reset = 0x1032300, | ||
380 | + .rsvd = 0xfec0c0f8, | ||
381 | + },{ .name = "DP_STC_REF_CTRL", .addr = A_DP_STC_REF_CTRL, | ||
382 | + .reset = 0x1203200, | ||
383 | + .rsvd = 0xfec0c0f8, | ||
384 | + },{ .name = "DDR_CTRL", .addr = A_DDR_CTRL, | ||
385 | + .reset = 0x1000500, | ||
386 | + .rsvd = 0xfeffc0f8, | ||
387 | + },{ .name = "GPU_REF_CTRL", .addr = A_GPU_REF_CTRL, | ||
388 | + .reset = 0x1500, | ||
389 | + .rsvd = 0xf8ffc0f8, | ||
390 | + },{ .name = "SATA_REF_CTRL", .addr = A_SATA_REF_CTRL, | ||
391 | + .reset = 0x1001600, | ||
392 | + .rsvd = 0xfeffc0f8, | ||
393 | + },{ .name = "PCIE_REF_CTRL", .addr = A_PCIE_REF_CTRL, | ||
394 | + .reset = 0x1500, | ||
395 | + .rsvd = 0xfeffc0f8, | ||
396 | + },{ .name = "GDMA_REF_CTRL", .addr = A_GDMA_REF_CTRL, | ||
397 | + .reset = 0x1000500, | ||
398 | + .rsvd = 0xfeffc0f8, | ||
399 | + },{ .name = "DPDMA_REF_CTRL", .addr = A_DPDMA_REF_CTRL, | ||
400 | + .reset = 0x1000500, | ||
401 | + .rsvd = 0xfeffc0f8, | ||
402 | + },{ .name = "TOPSW_MAIN_CTRL", .addr = A_TOPSW_MAIN_CTRL, | ||
403 | + .reset = 0x1000400, | ||
404 | + .rsvd = 0xfeffc0f8, | ||
405 | + },{ .name = "TOPSW_LSBUS_CTRL", .addr = A_TOPSW_LSBUS_CTRL, | ||
406 | + .reset = 0x1000800, | ||
407 | + .rsvd = 0xfeffc0f8, | ||
408 | + },{ .name = "DBG_TSTMP_CTRL", .addr = A_DBG_TSTMP_CTRL, | ||
409 | + .reset = 0xa00, | ||
410 | + .rsvd = 0xffffc0f8, | ||
411 | + }, | ||
412 | + { .name = "RST_FPD_TOP", .addr = A_RST_FPD_TOP, | ||
413 | + .reset = 0xf9ffe, | ||
414 | + .rsvd = 0xf06001, | ||
415 | + },{ .name = "RST_FPD_APU", .addr = A_RST_FPD_APU, | ||
416 | + .reset = 0x3d0f, | ||
417 | + .rsvd = 0xc2f0, | ||
418 | + .pre_write = rst_fpd_apu_prew, | ||
419 | + },{ .name = "RST_DDR_SS", .addr = A_RST_DDR_SS, | ||
420 | + .reset = 0xf, | ||
421 | + .rsvd = 0xf3, | ||
422 | + } | ||
423 | +}; | ||
424 | + | ||
425 | +static void crf_reset_enter(Object *obj, ResetType type) | ||
426 | +{ | ||
427 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(obj); | ||
428 | + unsigned int i; | ||
429 | + | ||
430 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
431 | + register_reset(&s->regs_info[i]); | ||
432 | + } | ||
433 | +} | ||
434 | + | ||
435 | +static void crf_reset_hold(Object *obj) | ||
436 | +{ | ||
437 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(obj); | ||
438 | + ir_update_irq(s); | ||
439 | +} | ||
440 | + | ||
441 | +static const MemoryRegionOps crf_ops = { | ||
442 | + .read = register_read_memory, | ||
443 | + .write = register_write_memory, | ||
444 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
445 | + .valid = { | ||
446 | + .min_access_size = 4, | ||
447 | + .max_access_size = 4, | ||
448 | + }, | ||
449 | +}; | ||
450 | + | ||
451 | +static void crf_init(Object *obj) | ||
452 | +{ | ||
453 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(obj); | ||
454 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
455 | + | ||
456 | + s->reg_array = | ||
457 | + register_init_block32(DEVICE(obj), crf_regs_info, | ||
458 | + ARRAY_SIZE(crf_regs_info), | ||
459 | + s->regs_info, s->regs, | ||
460 | + &crf_ops, | ||
461 | + XLNX_ZYNQMP_CRF_ERR_DEBUG, | ||
462 | + CRF_R_MAX * 4); | ||
463 | + sysbus_init_mmio(sbd, &s->reg_array->mem); | ||
464 | + sysbus_init_irq(sbd, &s->irq_ir); | ||
465 | +} | ||
466 | + | ||
467 | +static void crf_finalize(Object *obj) | ||
468 | +{ | ||
469 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(obj); | ||
470 | + register_finalize_block(s->reg_array); | ||
471 | +} | ||
472 | + | ||
473 | +static const VMStateDescription vmstate_crf = { | ||
474 | + .name = TYPE_XLNX_ZYNQMP_CRF, | ||
145 | + .version_id = 1, | 475 | + .version_id = 1, |
146 | + .minimum_version_id = 1, | 476 | + .minimum_version_id = 1, |
147 | + .needed = pl031_tick_offset_needed, | ||
148 | + .post_load = pl031_tick_offset_post_load, | ||
149 | + .fields = (VMStateField[]) { | 477 | + .fields = (VMStateField[]) { |
150 | + VMSTATE_UINT32(tick_offset, PL031State), | 478 | + VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPCRF, CRF_R_MAX), |
151 | + VMSTATE_END_OF_LIST() | 479 | + VMSTATE_END_OF_LIST(), |
152 | + } | 480 | + } |
153 | +}; | 481 | +}; |
154 | + | 482 | + |
155 | static const VMStateDescription vmstate_pl031 = { | 483 | +static void crf_class_init(ObjectClass *klass, void *data) |
156 | .name = "pl031", | 484 | +{ |
157 | .version_id = 1, | 485 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
158 | .minimum_version_id = 1, | 486 | + DeviceClass *dc = DEVICE_CLASS(klass); |
159 | .pre_save = pl031_pre_save, | 487 | + |
160 | + .pre_load = pl031_pre_load, | 488 | + dc->vmsd = &vmstate_crf; |
161 | .post_load = pl031_post_load, | 489 | + rc->phases.enter = crf_reset_enter; |
162 | .fields = (VMStateField[]) { | 490 | + rc->phases.hold = crf_reset_hold; |
163 | VMSTATE_UINT32(tick_offset_vmstate, PL031State), | 491 | +} |
164 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pl031 = { | 492 | + |
165 | VMSTATE_UINT32(im, PL031State), | 493 | +static const TypeInfo crf_info = { |
166 | VMSTATE_UINT32(is, PL031State), | 494 | + .name = TYPE_XLNX_ZYNQMP_CRF, |
167 | VMSTATE_END_OF_LIST() | 495 | + .parent = TYPE_SYS_BUS_DEVICE, |
168 | + }, | 496 | + .instance_size = sizeof(XlnxZynqMPCRF), |
169 | + .subsections = (const VMStateDescription*[]) { | 497 | + .class_init = crf_class_init, |
170 | + &vmstate_pl031_tick_offset, | 498 | + .instance_init = crf_init, |
171 | + NULL | 499 | + .instance_finalize = crf_finalize, |
172 | } | ||
173 | }; | ||
174 | |||
175 | +static Property pl031_properties[] = { | ||
176 | + /* | ||
177 | + * True to correctly migrate the tick offset of the RTC. False to | ||
178 | + * obtain backward migration compatibility with older QEMU versions, | ||
179 | + * at the expense of the guest RTC going backwards compared with the | ||
180 | + * host RTC when the VM is saved/restored if using -rtc host. | ||
181 | + * (Even if set to 'true' older QEMU can migrate forward to newer QEMU; | ||
182 | + * 'false' also permits newer QEMU to migrate to older QEMU.) | ||
183 | + */ | ||
184 | + DEFINE_PROP_BOOL("migrate-tick-offset", | ||
185 | + PL031State, migrate_tick_offset, true), | ||
186 | + DEFINE_PROP_END_OF_LIST() | ||
187 | +}; | 500 | +}; |
188 | + | 501 | + |
189 | static void pl031_class_init(ObjectClass *klass, void *data) | 502 | +static void crf_register_types(void) |
190 | { | 503 | +{ |
191 | DeviceClass *dc = DEVICE_CLASS(klass); | 504 | + type_register_static(&crf_info); |
192 | 505 | +} | |
193 | dc->vmsd = &vmstate_pl031; | 506 | + |
194 | + dc->props = pl031_properties; | 507 | +type_init(crf_register_types) |
195 | } | 508 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
196 | 509 | index XXXXXXX..XXXXXXX 100644 | |
197 | static const TypeInfo pl031_info = { | 510 | --- a/hw/misc/meson.build |
511 | +++ b/hw/misc/meson.build | ||
512 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files( | ||
513 | )) | ||
514 | softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) | ||
515 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) | ||
516 | +specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | ||
517 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( | ||
518 | 'xlnx-versal-xramc.c', | ||
519 | 'xlnx-versal-pmc-iou-slcr.c', | ||
198 | -- | 520 | -- |
199 | 2.20.1 | 521 | 2.25.1 |
200 | 522 | ||
201 | 523 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | In the next commit we will implement the write_with_attrs() | 3 | Connect the ZynqMP CRF - Clock Reset FPD device. |
4 | handler. To avoid using different APIs, convert the read() | ||
5 | handler first. | ||
6 | 4 | ||
7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> |
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
9 | Message-id: 20220316164645.2303510-5-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | hw/ssi/xilinx_spips.c | 23 +++++++++++------------ | 12 | include/hw/arm/xlnx-zynqmp.h | 2 ++ |
13 | 1 file changed, 11 insertions(+), 12 deletions(-) | 13 | hw/arm/xlnx-zynqmp.c | 16 ++++++++++++++++ |
14 | 2 files changed, 18 insertions(+) | ||
14 | 15 | ||
15 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | 16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/ssi/xilinx_spips.c | 18 | --- a/include/hw/arm/xlnx-zynqmp.h |
18 | +++ b/hw/ssi/xilinx_spips.c | 19 | +++ b/include/hw/arm/xlnx-zynqmp.h |
19 | @@ -XXX,XX +XXX,XX @@ static void lqspi_load_cache(void *opaque, hwaddr addr) | 20 | @@ -XXX,XX +XXX,XX @@ |
20 | } | 21 | #include "hw/nvram/xlnx-bbram.h" |
22 | #include "hw/nvram/xlnx-zynqmp-efuse.h" | ||
23 | #include "hw/or-irq.h" | ||
24 | +#include "hw/misc/xlnx-zynqmp-crf.h" | ||
25 | |||
26 | #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" | ||
27 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
28 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
29 | XlnxZDMA adma[XLNX_ZYNQMP_NUM_ADMA_CH]; | ||
30 | XlnxCSUDMA qspi_dma; | ||
31 | qemu_or_irq qspi_irq_orgate; | ||
32 | + XlnxZynqMPCRF crf; | ||
33 | |||
34 | char *boot_cpu; | ||
35 | ARMCPU *boot_cpu_ptr; | ||
36 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/hw/arm/xlnx-zynqmp.c | ||
39 | +++ b/hw/arm/xlnx-zynqmp.c | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | #define QSPI_DMA_ADDR 0xff0f0800 | ||
42 | #define NUM_QSPI_IRQ_LINES 2 | ||
43 | |||
44 | +#define CRF_ADDR 0xfd1a0000 | ||
45 | +#define CRF_IRQ 120 | ||
46 | + | ||
47 | /* Serializer/Deserializer. */ | ||
48 | #define SERDES_ADDR 0xfd400000 | ||
49 | #define SERDES_SIZE 0x20000 | ||
50 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_efuse(XlnxZynqMPState *s, qemu_irq *gic) | ||
51 | sysbus_connect_irq(sbd, 0, gic[EFUSE_IRQ]); | ||
21 | } | 52 | } |
22 | 53 | ||
23 | -static uint64_t | 54 | +static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic) |
24 | -lqspi_read(void *opaque, hwaddr addr, unsigned int size) | 55 | +{ |
25 | +static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value, | 56 | + SysBusDevice *sbd; |
26 | + unsigned size, MemTxAttrs attrs) | 57 | + |
58 | + object_initialize_child(OBJECT(s), "crf", &s->crf, TYPE_XLNX_ZYNQMP_CRF); | ||
59 | + sbd = SYS_BUS_DEVICE(&s->crf); | ||
60 | + | ||
61 | + sysbus_realize(sbd, &error_fatal); | ||
62 | + sysbus_mmio_map(sbd, 0, CRF_ADDR); | ||
63 | + sysbus_connect_irq(sbd, 0, gic[CRF_IRQ]); | ||
64 | +} | ||
65 | + | ||
66 | static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) | ||
27 | { | 67 | { |
28 | - XilinxQSPIPS *q = opaque; | 68 | static const struct UnimpInfo { |
29 | - uint32_t ret; | 69 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) |
30 | + XilinxQSPIPS *q = XILINX_QSPIPS(opaque); | 70 | |
31 | 71 | xlnx_zynqmp_create_bbram(s, gic_spi); | |
32 | if (addr >= q->lqspi_cached_addr && | 72 | xlnx_zynqmp_create_efuse(s, gic_spi); |
33 | addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { | 73 | + xlnx_zynqmp_create_crf(s, gic_spi); |
34 | uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr]; | 74 | xlnx_zynqmp_create_unimp_mmio(s); |
35 | - ret = cpu_to_le32(*(uint32_t *)retp); | 75 | |
36 | - DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr, | 76 | for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { |
37 | - (unsigned)ret); | ||
38 | - return ret; | ||
39 | - } else { | ||
40 | - lqspi_load_cache(opaque, addr); | ||
41 | - return lqspi_read(opaque, addr, size); | ||
42 | + *value = cpu_to_le32(*(uint32_t *)retp); | ||
43 | + DB_PRINT_L(1, "addr: %08" HWADDR_PRIx ", data: %08" PRIx64 "\n", | ||
44 | + addr, *value); | ||
45 | + return MEMTX_OK; | ||
46 | } | ||
47 | + | ||
48 | + lqspi_load_cache(opaque, addr); | ||
49 | + return lqspi_read(opaque, addr, value, size, attrs); | ||
50 | } | ||
51 | |||
52 | static const MemoryRegionOps lqspi_ops = { | ||
53 | - .read = lqspi_read, | ||
54 | + .read_with_attrs = lqspi_read, | ||
55 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
56 | .valid = { | ||
57 | .min_access_size = 1, | ||
58 | -- | 77 | -- |
59 | 2.20.1 | 78 | 2.25.1 |
60 | 79 | ||
61 | 80 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Add a model of the Xilinx ZynqMP APU Control. | ||
4 | |||
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Message-id: 20220316164645.2303510-6-edgar.iglesias@gmail.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 93 +++++++++ | ||
11 | hw/misc/xlnx-zynqmp-apu-ctrl.c | 253 +++++++++++++++++++++++++ | ||
12 | hw/misc/meson.build | 1 + | ||
13 | 3 files changed, 347 insertions(+) | ||
14 | create mode 100644 include/hw/misc/xlnx-zynqmp-apu-ctrl.h | ||
15 | create mode 100644 hw/misc/xlnx-zynqmp-apu-ctrl.c | ||
16 | |||
17 | diff --git a/include/hw/misc/xlnx-zynqmp-apu-ctrl.h b/include/hw/misc/xlnx-zynqmp-apu-ctrl.h | ||
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/include/hw/misc/xlnx-zynqmp-apu-ctrl.h | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QEMU model of ZynqMP APU Control. | ||
25 | + * | ||
26 | + * Copyright (c) 2013-2022 Xilinx Inc | ||
27 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
28 | + * | ||
29 | + * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> and | ||
30 | + * Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
31 | + * | ||
32 | + */ | ||
33 | +#ifndef HW_MISC_XLNX_ZYNQMP_APU_CTRL_H | ||
34 | +#define HW_MISC_XLNX_ZYNQMP_APU_CTRL_H | ||
35 | + | ||
36 | +#include "hw/sysbus.h" | ||
37 | +#include "hw/register.h" | ||
38 | +#include "target/arm/cpu.h" | ||
39 | + | ||
40 | +#define TYPE_XLNX_ZYNQMP_APU_CTRL "xlnx.apu-ctrl" | ||
41 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPAPUCtrl, XLNX_ZYNQMP_APU_CTRL) | ||
42 | + | ||
43 | +REG32(APU_ERR_CTRL, 0x0) | ||
44 | + FIELD(APU_ERR_CTRL, PSLVERR, 0, 1) | ||
45 | +REG32(ISR, 0x10) | ||
46 | + FIELD(ISR, INV_APB, 0, 1) | ||
47 | +REG32(IMR, 0x14) | ||
48 | + FIELD(IMR, INV_APB, 0, 1) | ||
49 | +REG32(IEN, 0x18) | ||
50 | + FIELD(IEN, INV_APB, 0, 1) | ||
51 | +REG32(IDS, 0x1c) | ||
52 | + FIELD(IDS, INV_APB, 0, 1) | ||
53 | +REG32(CONFIG_0, 0x20) | ||
54 | + FIELD(CONFIG_0, CFGTE, 24, 4) | ||
55 | + FIELD(CONFIG_0, CFGEND, 16, 4) | ||
56 | + FIELD(CONFIG_0, VINITHI, 8, 4) | ||
57 | + FIELD(CONFIG_0, AA64NAA32, 0, 4) | ||
58 | +REG32(CONFIG_1, 0x24) | ||
59 | + FIELD(CONFIG_1, L2RSTDISABLE, 29, 1) | ||
60 | + FIELD(CONFIG_1, L1RSTDISABLE, 28, 1) | ||
61 | + FIELD(CONFIG_1, CP15DISABLE, 0, 4) | ||
62 | +REG32(RVBARADDR0L, 0x40) | ||
63 | + FIELD(RVBARADDR0L, ADDR, 2, 30) | ||
64 | +REG32(RVBARADDR0H, 0x44) | ||
65 | + FIELD(RVBARADDR0H, ADDR, 0, 8) | ||
66 | +REG32(RVBARADDR1L, 0x48) | ||
67 | + FIELD(RVBARADDR1L, ADDR, 2, 30) | ||
68 | +REG32(RVBARADDR1H, 0x4c) | ||
69 | + FIELD(RVBARADDR1H, ADDR, 0, 8) | ||
70 | +REG32(RVBARADDR2L, 0x50) | ||
71 | + FIELD(RVBARADDR2L, ADDR, 2, 30) | ||
72 | +REG32(RVBARADDR2H, 0x54) | ||
73 | + FIELD(RVBARADDR2H, ADDR, 0, 8) | ||
74 | +REG32(RVBARADDR3L, 0x58) | ||
75 | + FIELD(RVBARADDR3L, ADDR, 2, 30) | ||
76 | +REG32(RVBARADDR3H, 0x5c) | ||
77 | + FIELD(RVBARADDR3H, ADDR, 0, 8) | ||
78 | +REG32(ACE_CTRL, 0x60) | ||
79 | + FIELD(ACE_CTRL, AWQOS, 16, 4) | ||
80 | + FIELD(ACE_CTRL, ARQOS, 0, 4) | ||
81 | +REG32(SNOOP_CTRL, 0x80) | ||
82 | + FIELD(SNOOP_CTRL, ACE_INACT, 4, 1) | ||
83 | + FIELD(SNOOP_CTRL, ACP_INACT, 0, 1) | ||
84 | +REG32(PWRCTL, 0x90) | ||
85 | + FIELD(PWRCTL, CLREXMONREQ, 17, 1) | ||
86 | + FIELD(PWRCTL, L2FLUSHREQ, 16, 1) | ||
87 | + FIELD(PWRCTL, CPUPWRDWNREQ, 0, 4) | ||
88 | +REG32(PWRSTAT, 0x94) | ||
89 | + FIELD(PWRSTAT, CLREXMONACK, 17, 1) | ||
90 | + FIELD(PWRSTAT, L2FLUSHDONE, 16, 1) | ||
91 | + FIELD(PWRSTAT, DBGNOPWRDWN, 0, 4) | ||
92 | + | ||
93 | +#define APU_R_MAX ((R_PWRSTAT) + 1) | ||
94 | + | ||
95 | +#define APU_MAX_CPU 4 | ||
96 | + | ||
97 | +struct XlnxZynqMPAPUCtrl { | ||
98 | + SysBusDevice busdev; | ||
99 | + | ||
100 | + ARMCPU *cpus[APU_MAX_CPU]; | ||
101 | + /* WFIs towards PMU. */ | ||
102 | + qemu_irq wfi_out[4]; | ||
103 | + /* CPU Power status towards INTC Redirect. */ | ||
104 | + qemu_irq cpu_power_status[4]; | ||
105 | + qemu_irq irq_imr; | ||
106 | + | ||
107 | + uint8_t cpu_pwrdwn_req; | ||
108 | + uint8_t cpu_in_wfi; | ||
109 | + | ||
110 | + RegisterInfoArray *reg_array; | ||
111 | + uint32_t regs[APU_R_MAX]; | ||
112 | + RegisterInfo regs_info[APU_R_MAX]; | ||
113 | +}; | ||
114 | + | ||
115 | +#endif | ||
116 | diff --git a/hw/misc/xlnx-zynqmp-apu-ctrl.c b/hw/misc/xlnx-zynqmp-apu-ctrl.c | ||
117 | new file mode 100644 | ||
118 | index XXXXXXX..XXXXXXX | ||
119 | --- /dev/null | ||
120 | +++ b/hw/misc/xlnx-zynqmp-apu-ctrl.c | ||
121 | @@ -XXX,XX +XXX,XX @@ | ||
122 | +/* | ||
123 | + * QEMU model of the ZynqMP APU Control. | ||
124 | + * | ||
125 | + * Copyright (c) 2013-2022 Xilinx Inc | ||
126 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
127 | + * | ||
128 | + * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> and | ||
129 | + * Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
130 | + */ | ||
131 | + | ||
132 | +#include "qemu/osdep.h" | ||
133 | +#include "qapi/error.h" | ||
134 | +#include "qemu/log.h" | ||
135 | +#include "migration/vmstate.h" | ||
136 | +#include "hw/qdev-properties.h" | ||
137 | +#include "hw/sysbus.h" | ||
138 | +#include "hw/irq.h" | ||
139 | +#include "hw/register.h" | ||
140 | + | ||
141 | +#include "qemu/bitops.h" | ||
142 | +#include "qapi/qmp/qerror.h" | ||
143 | + | ||
144 | +#include "hw/misc/xlnx-zynqmp-apu-ctrl.h" | ||
145 | + | ||
146 | +#ifndef XILINX_ZYNQMP_APU_ERR_DEBUG | ||
147 | +#define XILINX_ZYNQMP_APU_ERR_DEBUG 0 | ||
148 | +#endif | ||
149 | + | ||
150 | +static void update_wfi_out(void *opaque) | ||
151 | +{ | ||
152 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(opaque); | ||
153 | + unsigned int i, wfi_pending; | ||
154 | + | ||
155 | + wfi_pending = s->cpu_pwrdwn_req & s->cpu_in_wfi; | ||
156 | + for (i = 0; i < APU_MAX_CPU; i++) { | ||
157 | + qemu_set_irq(s->wfi_out[i], !!(wfi_pending & (1 << i))); | ||
158 | + } | ||
159 | +} | ||
160 | + | ||
161 | +static void zynqmp_apu_rvbar_post_write(RegisterInfo *reg, uint64_t val) | ||
162 | +{ | ||
163 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque); | ||
164 | + int i; | ||
165 | + | ||
166 | + for (i = 0; i < APU_MAX_CPU; ++i) { | ||
167 | + uint64_t rvbar = s->regs[R_RVBARADDR0L + 2 * i] + | ||
168 | + ((uint64_t)s->regs[R_RVBARADDR0H + 2 * i] << 32); | ||
169 | + if (s->cpus[i]) { | ||
170 | + object_property_set_int(OBJECT(s->cpus[i]), "rvbar", rvbar, | ||
171 | + &error_abort); | ||
172 | + } | ||
173 | + } | ||
174 | +} | ||
175 | + | ||
176 | +static void zynqmp_apu_pwrctl_post_write(RegisterInfo *reg, uint64_t val) | ||
177 | +{ | ||
178 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque); | ||
179 | + unsigned int i, new; | ||
180 | + | ||
181 | + for (i = 0; i < APU_MAX_CPU; i++) { | ||
182 | + new = val & (1 << i); | ||
183 | + /* Check if CPU's CPUPWRDNREQ has changed. If yes, update GPIOs. */ | ||
184 | + if (new != (s->cpu_pwrdwn_req & (1 << i))) { | ||
185 | + qemu_set_irq(s->cpu_power_status[i], !!new); | ||
186 | + } | ||
187 | + s->cpu_pwrdwn_req &= ~(1 << i); | ||
188 | + s->cpu_pwrdwn_req |= new; | ||
189 | + } | ||
190 | + update_wfi_out(s); | ||
191 | +} | ||
192 | + | ||
193 | +static void imr_update_irq(XlnxZynqMPAPUCtrl *s) | ||
194 | +{ | ||
195 | + bool pending = s->regs[R_ISR] & ~s->regs[R_IMR]; | ||
196 | + qemu_set_irq(s->irq_imr, pending); | ||
197 | +} | ||
198 | + | ||
199 | +static void isr_postw(RegisterInfo *reg, uint64_t val64) | ||
200 | +{ | ||
201 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque); | ||
202 | + imr_update_irq(s); | ||
203 | +} | ||
204 | + | ||
205 | +static uint64_t ien_prew(RegisterInfo *reg, uint64_t val64) | ||
206 | +{ | ||
207 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque); | ||
208 | + uint32_t val = val64; | ||
209 | + | ||
210 | + s->regs[R_IMR] &= ~val; | ||
211 | + imr_update_irq(s); | ||
212 | + return 0; | ||
213 | +} | ||
214 | + | ||
215 | +static uint64_t ids_prew(RegisterInfo *reg, uint64_t val64) | ||
216 | +{ | ||
217 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque); | ||
218 | + uint32_t val = val64; | ||
219 | + | ||
220 | + s->regs[R_IMR] |= val; | ||
221 | + imr_update_irq(s); | ||
222 | + return 0; | ||
223 | +} | ||
224 | + | ||
225 | +static const RegisterAccessInfo zynqmp_apu_regs_info[] = { | ||
226 | +#define RVBAR_REGDEF(n) \ | ||
227 | + { .name = "RVBAR CPU " #n " Low", .addr = A_RVBARADDR ## n ## L, \ | ||
228 | + .reset = 0xffff0000ul, \ | ||
229 | + .post_write = zynqmp_apu_rvbar_post_write, \ | ||
230 | + },{ .name = "RVBAR CPU " #n " High", .addr = A_RVBARADDR ## n ## H, \ | ||
231 | + .post_write = zynqmp_apu_rvbar_post_write, \ | ||
232 | + } | ||
233 | + { .name = "ERR_CTRL", .addr = A_APU_ERR_CTRL, | ||
234 | + },{ .name = "ISR", .addr = A_ISR, | ||
235 | + .w1c = 0x1, | ||
236 | + .post_write = isr_postw, | ||
237 | + },{ .name = "IMR", .addr = A_IMR, | ||
238 | + .reset = 0x1, | ||
239 | + .ro = 0x1, | ||
240 | + },{ .name = "IEN", .addr = A_IEN, | ||
241 | + .pre_write = ien_prew, | ||
242 | + },{ .name = "IDS", .addr = A_IDS, | ||
243 | + .pre_write = ids_prew, | ||
244 | + },{ .name = "CONFIG_0", .addr = A_CONFIG_0, | ||
245 | + .reset = 0xf0f, | ||
246 | + },{ .name = "CONFIG_1", .addr = A_CONFIG_1, | ||
247 | + }, | ||
248 | + RVBAR_REGDEF(0), | ||
249 | + RVBAR_REGDEF(1), | ||
250 | + RVBAR_REGDEF(2), | ||
251 | + RVBAR_REGDEF(3), | ||
252 | + { .name = "ACE_CTRL", .addr = A_ACE_CTRL, | ||
253 | + .reset = 0xf000f, | ||
254 | + },{ .name = "SNOOP_CTRL", .addr = A_SNOOP_CTRL, | ||
255 | + },{ .name = "PWRCTL", .addr = A_PWRCTL, | ||
256 | + .post_write = zynqmp_apu_pwrctl_post_write, | ||
257 | + },{ .name = "PWRSTAT", .addr = A_PWRSTAT, | ||
258 | + .ro = 0x3000f, | ||
259 | + } | ||
260 | +}; | ||
261 | + | ||
262 | +static void zynqmp_apu_reset_enter(Object *obj, ResetType type) | ||
263 | +{ | ||
264 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(obj); | ||
265 | + int i; | ||
266 | + | ||
267 | + for (i = 0; i < APU_R_MAX; ++i) { | ||
268 | + register_reset(&s->regs_info[i]); | ||
269 | + } | ||
270 | + | ||
271 | + s->cpu_pwrdwn_req = 0; | ||
272 | + s->cpu_in_wfi = 0; | ||
273 | +} | ||
274 | + | ||
275 | +static void zynqmp_apu_reset_hold(Object *obj) | ||
276 | +{ | ||
277 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(obj); | ||
278 | + | ||
279 | + update_wfi_out(s); | ||
280 | + imr_update_irq(s); | ||
281 | +} | ||
282 | + | ||
283 | +static const MemoryRegionOps zynqmp_apu_ops = { | ||
284 | + .read = register_read_memory, | ||
285 | + .write = register_write_memory, | ||
286 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
287 | + .valid = { | ||
288 | + .min_access_size = 4, | ||
289 | + .max_access_size = 4, | ||
290 | + } | ||
291 | +}; | ||
292 | + | ||
293 | +static void zynqmp_apu_handle_wfi(void *opaque, int irq, int level) | ||
294 | +{ | ||
295 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(opaque); | ||
296 | + | ||
297 | + s->cpu_in_wfi = deposit32(s->cpu_in_wfi, irq, 1, level); | ||
298 | + update_wfi_out(s); | ||
299 | +} | ||
300 | + | ||
301 | +static void zynqmp_apu_init(Object *obj) | ||
302 | +{ | ||
303 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(obj); | ||
304 | + int i; | ||
305 | + | ||
306 | + s->reg_array = | ||
307 | + register_init_block32(DEVICE(obj), zynqmp_apu_regs_info, | ||
308 | + ARRAY_SIZE(zynqmp_apu_regs_info), | ||
309 | + s->regs_info, s->regs, | ||
310 | + &zynqmp_apu_ops, | ||
311 | + XILINX_ZYNQMP_APU_ERR_DEBUG, | ||
312 | + APU_R_MAX * 4); | ||
313 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->reg_array->mem); | ||
314 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq_imr); | ||
315 | + | ||
316 | + for (i = 0; i < APU_MAX_CPU; ++i) { | ||
317 | + g_autofree gchar *prop_name = g_strdup_printf("cpu%d", i); | ||
318 | + object_property_add_link(obj, prop_name, TYPE_ARM_CPU, | ||
319 | + (Object **)&s->cpus[i], | ||
320 | + qdev_prop_allow_set_link_before_realize, | ||
321 | + OBJ_PROP_LINK_STRONG); | ||
322 | + } | ||
323 | + | ||
324 | + /* wfi_out is used to connect to PMU GPIs. */ | ||
325 | + qdev_init_gpio_out_named(DEVICE(obj), s->wfi_out, "wfi_out", 4); | ||
326 | + /* CPU_POWER_STATUS is used to connect to INTC redirect. */ | ||
327 | + qdev_init_gpio_out_named(DEVICE(obj), s->cpu_power_status, | ||
328 | + "CPU_POWER_STATUS", 4); | ||
329 | + /* wfi_in is used as input from CPUs as wfi request. */ | ||
330 | + qdev_init_gpio_in_named(DEVICE(obj), zynqmp_apu_handle_wfi, "wfi_in", 4); | ||
331 | +} | ||
332 | + | ||
333 | +static void zynqmp_apu_finalize(Object *obj) | ||
334 | +{ | ||
335 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(obj); | ||
336 | + register_finalize_block(s->reg_array); | ||
337 | +} | ||
338 | + | ||
339 | +static const VMStateDescription vmstate_zynqmp_apu = { | ||
340 | + .name = TYPE_XLNX_ZYNQMP_APU_CTRL, | ||
341 | + .version_id = 1, | ||
342 | + .minimum_version_id = 1, | ||
343 | + .fields = (VMStateField[]) { | ||
344 | + VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPAPUCtrl, APU_R_MAX), | ||
345 | + VMSTATE_END_OF_LIST(), | ||
346 | + } | ||
347 | +}; | ||
348 | + | ||
349 | +static void zynqmp_apu_class_init(ObjectClass *klass, void *data) | ||
350 | +{ | ||
351 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
352 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
353 | + | ||
354 | + dc->vmsd = &vmstate_zynqmp_apu; | ||
355 | + | ||
356 | + rc->phases.enter = zynqmp_apu_reset_enter; | ||
357 | + rc->phases.hold = zynqmp_apu_reset_hold; | ||
358 | +} | ||
359 | + | ||
360 | +static const TypeInfo zynqmp_apu_info = { | ||
361 | + .name = TYPE_XLNX_ZYNQMP_APU_CTRL, | ||
362 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
363 | + .instance_size = sizeof(XlnxZynqMPAPUCtrl), | ||
364 | + .class_init = zynqmp_apu_class_init, | ||
365 | + .instance_init = zynqmp_apu_init, | ||
366 | + .instance_finalize = zynqmp_apu_finalize, | ||
367 | +}; | ||
368 | + | ||
369 | +static void zynqmp_apu_register_types(void) | ||
370 | +{ | ||
371 | + type_register_static(&zynqmp_apu_info); | ||
372 | +} | ||
373 | + | ||
374 | +type_init(zynqmp_apu_register_types) | ||
375 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
376 | index XXXXXXX..XXXXXXX 100644 | ||
377 | --- a/hw/misc/meson.build | ||
378 | +++ b/hw/misc/meson.build | ||
379 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files( | ||
380 | softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) | ||
381 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) | ||
382 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | ||
383 | +specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | ||
384 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( | ||
385 | 'xlnx-versal-xramc.c', | ||
386 | 'xlnx-versal-pmc-iou-slcr.c', | ||
387 | -- | ||
388 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Lei Sun found while auditing the code that a CPU write would | 3 | Connect the ZynqMP APU Control device. |
4 | trigger a NULL pointer dereference. | ||
5 | 4 | ||
6 | >From UG1085 datasheet [*] AXI writes in this region are ignored | 5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | and generates an AXI Slave Error (SLVERR). | 6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> |
8 | 7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | |
9 | Fix by implementing the write_with_attrs() handler. | 8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
10 | Return MEMTX_ERROR when the region is accessed (this error maps | 9 | Message-id: 20220316164645.2303510-7-edgar.iglesias@gmail.com |
11 | to an AXI slave error). | ||
12 | |||
13 | [*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf | ||
14 | |||
15 | Reported-by: Lei Sun <slei.casper@gmail.com> | ||
16 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
17 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
18 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 11 | --- |
21 | hw/ssi/xilinx_spips.c | 16 ++++++++++++++++ | 12 | include/hw/arm/xlnx-zynqmp.h | 4 +++- |
22 | 1 file changed, 16 insertions(+) | 13 | hw/arm/xlnx-zynqmp.c | 25 +++++++++++++++++++++++-- |
14 | 2 files changed, 26 insertions(+), 3 deletions(-) | ||
23 | 15 | ||
24 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | 16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
25 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/ssi/xilinx_spips.c | 18 | --- a/include/hw/arm/xlnx-zynqmp.h |
27 | +++ b/hw/ssi/xilinx_spips.c | 19 | +++ b/include/hw/arm/xlnx-zynqmp.h |
28 | @@ -XXX,XX +XXX,XX @@ static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value, | 20 | @@ -XXX,XX +XXX,XX @@ |
29 | return lqspi_read(opaque, addr, value, size, attrs); | 21 | #include "hw/nvram/xlnx-bbram.h" |
22 | #include "hw/nvram/xlnx-zynqmp-efuse.h" | ||
23 | #include "hw/or-irq.h" | ||
24 | +#include "hw/misc/xlnx-zynqmp-apu-ctrl.h" | ||
25 | #include "hw/misc/xlnx-zynqmp-crf.h" | ||
26 | |||
27 | #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" | ||
28 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
29 | /* | ||
30 | * Unimplemented mmio regions needed to boot some images. | ||
31 | */ | ||
32 | -#define XLNX_ZYNQMP_NUM_UNIMP_AREAS 2 | ||
33 | +#define XLNX_ZYNQMP_NUM_UNIMP_AREAS 1 | ||
34 | |||
35 | struct XlnxZynqMPState { | ||
36 | /*< private >*/ | ||
37 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
38 | XlnxZDMA adma[XLNX_ZYNQMP_NUM_ADMA_CH]; | ||
39 | XlnxCSUDMA qspi_dma; | ||
40 | qemu_or_irq qspi_irq_orgate; | ||
41 | + XlnxZynqMPAPUCtrl apu_ctrl; | ||
42 | XlnxZynqMPCRF crf; | ||
43 | |||
44 | char *boot_cpu; | ||
45 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/arm/xlnx-zynqmp.c | ||
48 | +++ b/hw/arm/xlnx-zynqmp.c | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | #define DPDMA_IRQ 116 | ||
51 | |||
52 | #define APU_ADDR 0xfd5c0000 | ||
53 | -#define APU_SIZE 0x100 | ||
54 | +#define APU_IRQ 153 | ||
55 | |||
56 | #define IPI_ADDR 0xFF300000 | ||
57 | #define IPI_IRQ 64 | ||
58 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_efuse(XlnxZynqMPState *s, qemu_irq *gic) | ||
59 | sysbus_connect_irq(sbd, 0, gic[EFUSE_IRQ]); | ||
30 | } | 60 | } |
31 | 61 | ||
32 | +static MemTxResult lqspi_write(void *opaque, hwaddr offset, uint64_t value, | 62 | +static void xlnx_zynqmp_create_apu_ctrl(XlnxZynqMPState *s, qemu_irq *gic) |
33 | + unsigned size, MemTxAttrs attrs) | ||
34 | +{ | 63 | +{ |
35 | + /* | 64 | + SysBusDevice *sbd; |
36 | + * From UG1085, Chapter 24 (Quad-SPI controllers): | 65 | + int i; |
37 | + * - Writes are ignored | ||
38 | + * - AXI writes generate an external AXI slave error (SLVERR) | ||
39 | + */ | ||
40 | + qemu_log_mask(LOG_GUEST_ERROR, "%s Unexpected %u-bit access to 0x%" PRIx64 | ||
41 | + " (value: 0x%" PRIx64 "\n", | ||
42 | + __func__, size << 3, offset, value); | ||
43 | + | 66 | + |
44 | + return MEMTX_ERROR; | 67 | + object_initialize_child(OBJECT(s), "apu-ctrl", &s->apu_ctrl, |
68 | + TYPE_XLNX_ZYNQMP_APU_CTRL); | ||
69 | + sbd = SYS_BUS_DEVICE(&s->apu_ctrl); | ||
70 | + | ||
71 | + for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { | ||
72 | + g_autofree gchar *name = g_strdup_printf("cpu%d", i); | ||
73 | + | ||
74 | + object_property_set_link(OBJECT(&s->apu_ctrl), name, | ||
75 | + OBJECT(&s->apu_cpu[i]), &error_abort); | ||
76 | + } | ||
77 | + | ||
78 | + sysbus_realize(sbd, &error_fatal); | ||
79 | + sysbus_mmio_map(sbd, 0, APU_ADDR); | ||
80 | + sysbus_connect_irq(sbd, 0, gic[APU_IRQ]); | ||
45 | +} | 81 | +} |
46 | + | 82 | + |
47 | static const MemoryRegionOps lqspi_ops = { | 83 | static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic) |
48 | .read_with_attrs = lqspi_read, | 84 | { |
49 | + .write_with_attrs = lqspi_write, | 85 | SysBusDevice *sbd; |
50 | .endianness = DEVICE_NATIVE_ENDIAN, | 86 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) |
51 | .valid = { | 87 | hwaddr base; |
52 | .min_access_size = 1, | 88 | hwaddr size; |
89 | } unimp_areas[ARRAY_SIZE(s->mr_unimp)] = { | ||
90 | - { .name = "apu", APU_ADDR, APU_SIZE }, | ||
91 | { .name = "serdes", SERDES_ADDR, SERDES_SIZE }, | ||
92 | }; | ||
93 | unsigned int nr; | ||
94 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | ||
95 | |||
96 | xlnx_zynqmp_create_bbram(s, gic_spi); | ||
97 | xlnx_zynqmp_create_efuse(s, gic_spi); | ||
98 | + xlnx_zynqmp_create_apu_ctrl(s, gic_spi); | ||
99 | xlnx_zynqmp_create_crf(s, gic_spi); | ||
100 | xlnx_zynqmp_create_unimp_mmio(s); | ||
101 | |||
53 | -- | 102 | -- |
54 | 2.20.1 | 103 | 2.25.1 |
55 | 104 | ||
56 | 105 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Andrew Deason <adeason@sinenomine.net> | ||
1 | 2 | ||
3 | On older Solaris releases (before Solaris 11), we didn't get a | ||
4 | prototype for madvise, and so util/osdep.c provides its own prototype. | ||
5 | Some time between the public Solaris 11.4 release and Solaris 11.4.42 | ||
6 | CBE, we started getting an madvise prototype that looks like this: | ||
7 | |||
8 | extern int madvise(void *, size_t, int); | ||
9 | |||
10 | which conflicts with the prototype in util/osdeps.c. Instead of always | ||
11 | declaring this prototype, check if we're missing the madvise() | ||
12 | prototype, and only declare it ourselves if the prototype is missing. | ||
13 | Move the prototype to include/qemu/osdep.h, the normal place to handle | ||
14 | platform-specific header quirks. | ||
15 | |||
16 | The 'missing_madvise_proto' meson check contains an obviously wrong | ||
17 | prototype for madvise. So if that code compiles and links, we must be | ||
18 | missing the actual prototype for madvise. | ||
19 | |||
20 | Signed-off-by: Andrew Deason <adeason@sinenomine.net> | ||
21 | Message-id: 20220316035227.3702-2-adeason@sinenomine.net | ||
22 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | --- | ||
25 | meson.build | 23 +++++++++++++++++++++-- | ||
26 | include/qemu/osdep.h | 8 ++++++++ | ||
27 | util/osdep.c | 3 --- | ||
28 | 3 files changed, 29 insertions(+), 5 deletions(-) | ||
29 | |||
30 | diff --git a/meson.build b/meson.build | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/meson.build | ||
33 | +++ b/meson.build | ||
34 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('CONFIG_FDATASYNC', cc.links(gnu_source_prefix + ''' | ||
35 | #error Not supported | ||
36 | #endif | ||
37 | }''')) | ||
38 | -config_host_data.set('CONFIG_MADVISE', cc.links(gnu_source_prefix + ''' | ||
39 | + | ||
40 | +has_madvise = cc.links(gnu_source_prefix + ''' | ||
41 | #include <sys/types.h> | ||
42 | #include <sys/mman.h> | ||
43 | #include <stddef.h> | ||
44 | - int main(void) { return madvise(NULL, 0, MADV_DONTNEED); }''')) | ||
45 | + int main(void) { return madvise(NULL, 0, MADV_DONTNEED); }''') | ||
46 | +missing_madvise_proto = false | ||
47 | +if has_madvise | ||
48 | + # Some platforms (illumos and Solaris before Solaris 11) provide madvise() | ||
49 | + # but forget to prototype it. In this case, has_madvise will be true (the | ||
50 | + # test program links despite a compile warning). To detect the | ||
51 | + # missing-prototype case, we try again with a definitely-bogus prototype. | ||
52 | + # This will only compile if the system headers don't provide the prototype; | ||
53 | + # otherwise the conflicting prototypes will cause a compiler error. | ||
54 | + missing_madvise_proto = cc.links(gnu_source_prefix + ''' | ||
55 | + #include <sys/types.h> | ||
56 | + #include <sys/mman.h> | ||
57 | + #include <stddef.h> | ||
58 | + extern int madvise(int); | ||
59 | + int main(void) { return madvise(0); }''') | ||
60 | +endif | ||
61 | +config_host_data.set('CONFIG_MADVISE', has_madvise) | ||
62 | +config_host_data.set('HAVE_MADVISE_WITHOUT_PROTOTYPE', missing_madvise_proto) | ||
63 | + | ||
64 | config_host_data.set('CONFIG_MEMFD', cc.links(gnu_source_prefix + ''' | ||
65 | #include <sys/mman.h> | ||
66 | int main(void) { return memfd_create("foo", MFD_ALLOW_SEALING); }''')) | ||
67 | diff --git a/include/qemu/osdep.h b/include/qemu/osdep.h | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/include/qemu/osdep.h | ||
70 | +++ b/include/qemu/osdep.h | ||
71 | @@ -XXX,XX +XXX,XX @@ void qemu_anon_ram_free(void *ptr, size_t size); | ||
72 | #define SIGIO SIGPOLL | ||
73 | #endif | ||
74 | |||
75 | +#ifdef HAVE_MADVISE_WITHOUT_PROTOTYPE | ||
76 | +/* | ||
77 | + * See MySQL bug #7156 (http://bugs.mysql.com/bug.php?id=7156) for discussion | ||
78 | + * about Solaris missing the madvise() prototype. | ||
79 | + */ | ||
80 | +extern int madvise(char *, size_t, int); | ||
81 | +#endif | ||
82 | + | ||
83 | #if defined(CONFIG_LINUX) | ||
84 | #ifndef BUS_MCEERR_AR | ||
85 | #define BUS_MCEERR_AR 4 | ||
86 | diff --git a/util/osdep.c b/util/osdep.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/util/osdep.c | ||
89 | +++ b/util/osdep.c | ||
90 | @@ -XXX,XX +XXX,XX @@ | ||
91 | |||
92 | #ifdef CONFIG_SOLARIS | ||
93 | #include <sys/statvfs.h> | ||
94 | -/* See MySQL bug #7156 (http://bugs.mysql.com/bug.php?id=7156) for | ||
95 | - discussion about Solaris header problems */ | ||
96 | -extern int madvise(char *, size_t, int); | ||
97 | #endif | ||
98 | |||
99 | #include "qemu-common.h" | ||
100 | -- | ||
101 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Andrew Deason <adeason@sinenomine.net> | ||
1 | 2 | ||
3 | On Solaris, 'sun' is #define'd to 1, which causes errors if a variable | ||
4 | is named 'sun'. Slightly change the name of the var for the Slot User | ||
5 | Number so we can build on Solaris. | ||
6 | |||
7 | Reviewed-by: Ani Sinha <ani@anisinha.ca> | ||
8 | Signed-off-by: Andrew Deason <adeason@sinenomine.net> | ||
9 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
10 | Message-id: 20220316035227.3702-3-adeason@sinenomine.net | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/i386/acpi-build.c | 4 ++-- | ||
14 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
15 | |||
16 | diff --git a/hw/i386/acpi-build.c b/hw/i386/acpi-build.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/i386/acpi-build.c | ||
19 | +++ b/hw/i386/acpi-build.c | ||
20 | @@ -XXX,XX +XXX,XX @@ Aml *aml_pci_device_dsm(void) | ||
21 | Aml *bnum = aml_arg(4); | ||
22 | Aml *func = aml_arg(2); | ||
23 | Aml *rev = aml_arg(1); | ||
24 | - Aml *sun = aml_arg(5); | ||
25 | + Aml *sunum = aml_arg(5); | ||
26 | |||
27 | method = aml_method("PDSM", 6, AML_SERIALIZED); | ||
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ Aml *aml_pci_device_dsm(void) | ||
30 | UUID = aml_touuid("E5C937D0-3553-4D7A-9117-EA4D19C3434D"); | ||
31 | ifctx = aml_if(aml_equal(aml_arg(0), UUID)); | ||
32 | { | ||
33 | - aml_append(ifctx, aml_store(aml_call2("AIDX", bnum, sun), acpi_index)); | ||
34 | + aml_append(ifctx, aml_store(aml_call2("AIDX", bnum, sunum), acpi_index)); | ||
35 | ifctx1 = aml_if(aml_equal(func, zero)); | ||
36 | { | ||
37 | uint8_t byte_list[1]; | ||
38 | -- | ||
39 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Andrew Deason <adeason@sinenomine.net> | ||
1 | 2 | ||
3 | The include for statvfs.h has not been needed since all statvfs calls | ||
4 | were removed in commit 4a1418e07bdc ("Unbreak large mem support by | ||
5 | removing kqemu"). | ||
6 | |||
7 | The comment mentioning CONFIG_BSD hasn't made sense since an include | ||
8 | for config-host.h was removed in commit aafd75841001 ("util: Clean up | ||
9 | includes"). | ||
10 | |||
11 | Remove this cruft. | ||
12 | |||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Andrew Deason <adeason@sinenomine.net> | ||
15 | Message-id: 20220316035227.3702-4-adeason@sinenomine.net | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | util/osdep.c | 7 ------- | ||
19 | 1 file changed, 7 deletions(-) | ||
20 | |||
21 | diff --git a/util/osdep.c b/util/osdep.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/util/osdep.c | ||
24 | +++ b/util/osdep.c | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | */ | ||
27 | #include "qemu/osdep.h" | ||
28 | #include "qapi/error.h" | ||
29 | - | ||
30 | -/* Needed early for CONFIG_BSD etc. */ | ||
31 | - | ||
32 | -#ifdef CONFIG_SOLARIS | ||
33 | -#include <sys/statvfs.h> | ||
34 | -#endif | ||
35 | - | ||
36 | #include "qemu-common.h" | ||
37 | #include "qemu/cutils.h" | ||
38 | #include "qemu/sockets.h" | ||
39 | -- | ||
40 | 2.25.1 | diff view generated by jsdifflib |