1 | target-arm queue for rc1 -- these are all bug fixes. | 1 | A collection of bug fixes for rc2... |
---|---|---|---|
2 | 2 | ||
3 | thanks | 3 | The following changes since commit 146aa0f104bb3bf88e43c4082a0bfc4bbda4fbd8: |
4 | -- PMM | ||
5 | 4 | ||
6 | The following changes since commit b9404bf592e7ba74180e1a54ed7a266ec6ee67f2: | 5 | Merge remote-tracking branch 'remotes/stefanha/tags/block-pull-request' into staging (2020-04-03 15:30:11 +0100) |
7 | |||
8 | Merge remote-tracking branch 'remotes/dgilbert/tags/pull-hmp-20190715' into staging (2019-07-15 12:22:07 +0100) | ||
9 | 6 | ||
10 | are available in the Git repository at: | 7 | are available in the Git repository at: |
11 | 8 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190715 | 9 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200406 |
13 | 10 | ||
14 | for you to fetch changes up to 51c9122e92b776a3f16af0b9282f1dc5012e2a19: | 11 | for you to fetch changes up to 8893790966d9c964557ad01be4a68ef50696ace8: |
15 | 12 | ||
16 | target/arm: NS BusFault on vector table fetch escalates to NS HardFault (2019-07-15 14:17:04 +0100) | 13 | dma/xlnx-zdma: Reorg to fix CUR_DSCR (2020-04-06 10:59:56 +0100) |
17 | 14 | ||
18 | ---------------------------------------------------------------- | 15 | ---------------------------------------------------------------- |
19 | target-arm queue: | 16 | target-arm queue: |
20 | * report ARMv8-A FP support for AArch32 -cpu max | 17 | * don't expose "ieee_half" via gdbstub (prevents gdb crashes or errors |
21 | * hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory | 18 | with older GDB versions) |
22 | * hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[] | 19 | * hw/arm/collie: Put StrongARMState* into a CollieMachineState struct |
23 | * hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO | 20 | * PSTATE.PAN should not clear exec bits |
24 | * hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO | 21 | * hw/gpio/aspeed_gpio.c: Don't directly include assert.h |
25 | * hw/arm/virt: Fix non-secure flash mode | 22 | (fixes compilation on some Windows build scenarios) |
26 | * pl031: Correctly migrate state when using -rtc clock=host | 23 | * dump: Fix writing of ELF section |
27 | * fix regression that meant arm926 and arm1026 lost VFP | 24 | * dma/xlnx-zdma: various bug fixes |
28 | double-precision support | 25 | * target/arm/helperc. delete obsolete TODO comment |
29 | * v8M: NS BusFault on vector table fetch escalates to NS HardFault | ||
30 | 26 | ||
31 | ---------------------------------------------------------------- | 27 | ---------------------------------------------------------------- |
32 | Alex Bennée (1): | 28 | Alex Bennée (1): |
33 | target/arm: report ARMv8-A FP support for AArch32 -cpu max | 29 | target/arm: don't expose "ieee_half" via gdbstub |
34 | 30 | ||
35 | David Engraf (1): | 31 | Edgar E. Iglesias (5): |
36 | hw/arm/virt: Fix non-secure flash mode | 32 | dma/xlnx-zdma: Remove comment |
33 | dma/xlnx-zdma: Populate DBG0.CMN_BUF_FREE | ||
34 | dma/xlnx-zdma: Clear DMA_DONE when halting | ||
35 | dma/xlnx-zdma: Advance the descriptor address when stopping | ||
36 | dma/xlnx-zdma: Reorg to fix CUR_DSCR | ||
37 | 37 | ||
38 | Peter Maydell (3): | 38 | Peter Maydell (5): |
39 | pl031: Correctly migrate state when using -rtc clock=host | 39 | hw/arm/collie: Put StrongARMState* into a CollieMachineState struct |
40 | target/arm: Set VFP-related MVFR0 fields for arm926 and arm1026 | 40 | target/arm: PSTATE.PAN should not clear exec bits |
41 | target/arm: NS BusFault on vector table fetch escalates to NS HardFault | 41 | target/arm: Remove obsolete TODO note from get_phys_addr_lpae() |
42 | hw/gpio/aspeed_gpio.c: Don't directly include assert.h | ||
43 | dump: Fix writing of ELF section | ||
42 | 44 | ||
43 | Philippe Mathieu-Daudé (5): | 45 | dump/dump.c | 2 +- |
44 | hw/ssi/xilinx_spips: Convert lqspi_read() to read_with_attrs | 46 | hw/arm/collie.c | 33 +++++++++++++++++++++++++----- |
45 | hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory | 47 | hw/dma/xlnx-zdma.c | 56 ++++++++++++++++++++++++++------------------------- |
46 | hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[] | 48 | hw/gpio/aspeed_gpio.c | 2 -- |
47 | hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO | 49 | target/arm/gdbstub.c | 7 ++++++- |
48 | hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO | 50 | target/arm/helper.c | 13 +++++------- |
51 | 6 files changed, 69 insertions(+), 44 deletions(-) | ||
49 | 52 | ||
50 | include/hw/timer/pl031.h | 2 ++ | ||
51 | hw/arm/virt.c | 2 +- | ||
52 | hw/core/machine.c | 1 + | ||
53 | hw/display/xlnx_dp.c | 15 +++++--- | ||
54 | hw/ssi/mss-spi.c | 8 ++++- | ||
55 | hw/ssi/xilinx_spips.c | 43 +++++++++++++++------- | ||
56 | hw/timer/pl031.c | 92 +++++++++++++++++++++++++++++++++++++++++++++--- | ||
57 | target/arm/cpu.c | 16 +++++++++ | ||
58 | target/arm/m_helper.c | 21 ++++++++--- | ||
59 | 9 files changed, 174 insertions(+), 26 deletions(-) | ||
60 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When we converted to using feature bits in 602f6e42cfbf we missed out | 3 | While support for parsing ieee_half in the XML description was added |
4 | the fact (dp && arm_dc_feature(s, ARM_FEATURE_V8)) was supported for | 4 | to gdb in 2019 (a6d0f249) there is no easy way for the gdbstub to know |
5 | -cpu max configurations. This caused a regression in the GCC test | 5 | if the gdb end will understand it. Disable it for now and allow older |
6 | suite. Fix this by setting the appropriate bits in mvfr1.FPHP to | 6 | gdbs to successfully connect to the default -cpu max SVE enabled |
7 | report ARMv8-A with FP support (but not ARMv8.2-FP16). | 7 | QEMUs. |
8 | 8 | ||
9 | Fixes: https://bugs.launchpad.net/qemu/+bug/1836078 | ||
10 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 9 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 20190711103737.10017-1-alex.bennee@linaro.org | 11 | Message-id: 20200402143913.24005-1-alex.bennee@linaro.org |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 13 | --- |
15 | target/arm/cpu.c | 4 ++++ | 14 | target/arm/gdbstub.c | 7 ++++++- |
16 | 1 file changed, 4 insertions(+) | 15 | 1 file changed, 6 insertions(+), 1 deletion(-) |
17 | 16 | ||
18 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 17 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c |
19 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.c | 19 | --- a/target/arm/gdbstub.c |
21 | +++ b/target/arm/cpu.c | 20 | +++ b/target/arm/gdbstub.c |
22 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 21 | @@ -XXX,XX +XXX,XX @@ static const struct TypeSize vec_lanes[] = { |
23 | t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | 22 | /* 16 bit */ |
24 | cpu->isar.id_isar6 = t; | 23 | { "uint16", 16, 'h', 'u' }, |
25 | 24 | { "int16", 16, 'h', 's' }, | |
26 | + t = cpu->isar.mvfr1; | 25 | - { "ieee_half", 16, 'h', 'f' }, |
27 | + t = FIELD_DP32(t, MVFR1, FPHP, 2); /* v8.0 FP support */ | 26 | + /* |
28 | + cpu->isar.mvfr1 = t; | 27 | + * TODO: currently there is no reliable way of telling |
29 | + | 28 | + * if the remote gdb actually understands ieee_half so |
30 | t = cpu->isar.mvfr2; | 29 | + * we don't expose it in the target description for now. |
31 | t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | 30 | + * { "ieee_half", 16, 'h', 'f' }, |
32 | t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | 31 | + */ |
32 | /* bytes */ | ||
33 | { "uint8", 8, 'b', 'u' }, | ||
34 | { "int8", 8, 'b', 's' }, | ||
33 | -- | 35 | -- |
34 | 2.20.1 | 36 | 2.20.1 |
35 | 37 | ||
36 | 38 | diff view generated by jsdifflib |
1 | The PL031 RTC tracks the difference between the guest RTC | 1 | Coverity complains that the collie_init() function leaks the memory |
---|---|---|---|
2 | and the host RTC using a tick_offset field. For migration, | 2 | allocated in sa1110_init(). This is true but not significant since |
3 | however, we currently always migrate the offset between | 3 | the function is called only once on machine init and the memory must |
4 | the guest and the vm_clock, even if the RTC clock is not | 4 | remain in existence until QEMU exits anyway. |
5 | the same as the vm_clock; this was an attempt to retain | ||
6 | migration backwards compatibility. | ||
7 | 5 | ||
8 | Unfortunately this results in the RTC behaving oddly across | 6 | Still, we can avoid the technical memory leak by keeping the pointer |
9 | a VM state save and restore -- since the VM clock stands still | 7 | to the StrongARMState inside the machine state struct. Switch from |
10 | across save-then-restore, regardless of how much real world | 8 | the simple DEFINE_MACHINE() style to defining a subclass of |
11 | time has elapsed, the guest RTC ends up out of sync with the | 9 | TYPE_MACHINE which extends the MachineState struct, and keep the |
12 | host RTC in the restored VM. | 10 | pointer there. |
13 | 11 | ||
14 | Fix this by migrating the raw tick_offset. To retain migration | 12 | Fixes: CID 1421921 |
15 | compatibility as far as possible, we have a new property | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | migrate-tick-offset; by default this is 'true' and we will | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
17 | migrate the true tick offset in a new subsection; if the | 15 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
18 | incoming data has no subsection we fall back to the old | 16 | Message-id: 20200326204919.22006-1-peter.maydell@linaro.org |
19 | vm_clock-based offset information, so old->new migration | 17 | --- |
20 | compatibility is preserved. For complete new->old migration | 18 | hw/arm/collie.c | 33 ++++++++++++++++++++++++++++----- |
21 | compatibility, the property is set to 'false' for 4.0 and | 19 | 1 file changed, 28 insertions(+), 5 deletions(-) |
22 | earlier machine types (this will only affect 'virt-4.0' | ||
23 | and below, as none of the other pl031-using machines are | ||
24 | versioned). | ||
25 | 20 | ||
26 | Reported-by: Russell King <rmk@armlinux.org.uk> | 21 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
28 | Reviewed-by: Dr. David Alan Gilbert <dgilbert@redhat.com> | ||
29 | Message-id: 20190709143912.28905-1-peter.maydell@linaro.org | ||
30 | --- | ||
31 | include/hw/timer/pl031.h | 2 + | ||
32 | hw/core/machine.c | 1 + | ||
33 | hw/timer/pl031.c | 92 ++++++++++++++++++++++++++++++++++++++-- | ||
34 | 3 files changed, 91 insertions(+), 4 deletions(-) | ||
35 | |||
36 | diff --git a/include/hw/timer/pl031.h b/include/hw/timer/pl031.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/include/hw/timer/pl031.h | 23 | --- a/hw/arm/collie.c |
39 | +++ b/include/hw/timer/pl031.h | 24 | +++ b/hw/arm/collie.c |
40 | @@ -XXX,XX +XXX,XX @@ typedef struct PL031State { | 25 | @@ -XXX,XX +XXX,XX @@ |
41 | */ | 26 | #include "exec/address-spaces.h" |
42 | uint32_t tick_offset_vmstate; | 27 | #include "cpu.h" |
43 | uint32_t tick_offset; | 28 | |
44 | + bool tick_offset_migrated; | 29 | +typedef struct { |
45 | + bool migrate_tick_offset; | 30 | + MachineState parent; |
46 | 31 | + | |
47 | uint32_t mr; | 32 | + StrongARMState *sa1110; |
48 | uint32_t lr; | 33 | +} CollieMachineState; |
49 | diff --git a/hw/core/machine.c b/hw/core/machine.c | 34 | + |
50 | index XXXXXXX..XXXXXXX 100644 | 35 | +#define TYPE_COLLIE_MACHINE MACHINE_TYPE_NAME("collie") |
51 | --- a/hw/core/machine.c | 36 | +#define COLLIE_MACHINE(obj) \ |
52 | +++ b/hw/core/machine.c | 37 | + OBJECT_CHECK(CollieMachineState, obj, TYPE_COLLIE_MACHINE) |
53 | @@ -XXX,XX +XXX,XX @@ GlobalProperty hw_compat_4_0[] = { | 38 | + |
54 | { "virtio-gpu-pci", "edid", "false" }, | 39 | static struct arm_boot_info collie_binfo = { |
55 | { "virtio-device", "use-started", "false" }, | 40 | .loader_start = SA_SDCS0, |
56 | { "virtio-balloon-device", "qemu-4-0-config-size", "true" }, | 41 | .ram_size = 0x20000000, |
57 | + { "pl031", "migrate-tick-offset", "false" }, | 42 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info collie_binfo = { |
58 | }; | 43 | |
59 | const size_t hw_compat_4_0_len = G_N_ELEMENTS(hw_compat_4_0); | 44 | static void collie_init(MachineState *machine) |
60 | |||
61 | diff --git a/hw/timer/pl031.c b/hw/timer/pl031.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/timer/pl031.c | ||
64 | +++ b/hw/timer/pl031.c | ||
65 | @@ -XXX,XX +XXX,XX @@ static int pl031_pre_save(void *opaque) | ||
66 | { | 45 | { |
67 | PL031State *s = opaque; | 46 | - StrongARMState *s; |
68 | 47 | DriveInfo *dinfo; | |
69 | - /* tick_offset is base_time - rtc_clock base time. Instead, we want to | 48 | MachineClass *mc = MACHINE_GET_CLASS(machine); |
70 | - * store the base time relative to the QEMU_CLOCK_VIRTUAL for backwards-compatibility. */ | 49 | + CollieMachineState *cms = COLLIE_MACHINE(machine); |
71 | + /* | 50 | |
72 | + * The PL031 device model code uses the tick_offset field, which is | 51 | if (machine->ram_size != mc->default_ram_size) { |
73 | + * the offset between what the guest RTC should read and what the | 52 | char *sz = size_to_str(mc->default_ram_size); |
74 | + * QEMU rtc_clock reads: | 53 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) |
75 | + * guest_rtc = rtc_clock + tick_offset | 54 | exit(EXIT_FAILURE); |
76 | + * and so | 55 | } |
77 | + * tick_offset = guest_rtc - rtc_clock | 56 | |
78 | + * | 57 | - s = sa1110_init(machine->cpu_type); |
79 | + * We want to migrate this offset, which sounds straightforward. | 58 | + cms->sa1110 = sa1110_init(machine->cpu_type); |
80 | + * Unfortunately older versions of QEMU migrated a conversion of this | 59 | |
81 | + * offset into an offset from the vm_clock. (This was in turn an | 60 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); |
82 | + * attempt to be compatible with even older QEMU versions, but it | 61 | |
83 | + * has incorrect behaviour if the rtc_clock is not the same as the | 62 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) |
84 | + * vm_clock.) So we put the actual tick_offset into a migration | 63 | sysbus_create_simple("scoop", 0x40800000, NULL); |
85 | + * subsection, and the backwards-compatible time-relative-to-vm_clock | 64 | |
86 | + * in the main migration state. | 65 | collie_binfo.board_id = 0x208; |
87 | + * | 66 | - arm_load_kernel(s->cpu, machine, &collie_binfo); |
88 | + * Calculate base time relative to QEMU_CLOCK_VIRTUAL: | 67 | + arm_load_kernel(cms->sa1110->cpu, machine, &collie_binfo); |
89 | + */ | ||
90 | int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
91 | s->tick_offset_vmstate = s->tick_offset + delta / NANOSECONDS_PER_SECOND; | ||
92 | |||
93 | return 0; | ||
94 | } | 68 | } |
95 | 69 | ||
96 | +static int pl031_pre_load(void *opaque) | 70 | -static void collie_machine_init(MachineClass *mc) |
97 | +{ | 71 | +static void collie_machine_class_init(ObjectClass *oc, void *data) |
98 | + PL031State *s = opaque; | 72 | { |
73 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
99 | + | 74 | + |
100 | + s->tick_offset_migrated = false; | 75 | mc->desc = "Sharp SL-5500 (Collie) PDA (SA-1110)"; |
101 | + return 0; | 76 | mc->init = collie_init; |
102 | +} | 77 | mc->ignore_memory_transaction_failures = true; |
103 | + | 78 | @@ -XXX,XX +XXX,XX @@ static void collie_machine_init(MachineClass *mc) |
104 | static int pl031_post_load(void *opaque, int version_id) | 79 | mc->default_ram_id = "strongarm.sdram"; |
105 | { | ||
106 | PL031State *s = opaque; | ||
107 | |||
108 | - int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
109 | - s->tick_offset = s->tick_offset_vmstate - delta / NANOSECONDS_PER_SECOND; | ||
110 | + /* | ||
111 | + * If we got the tick_offset subsection, then we can just use | ||
112 | + * the value in that. Otherwise the source is an older QEMU and | ||
113 | + * has given us the offset from the vm_clock; convert it back to | ||
114 | + * an offset from the rtc_clock. This will cause time to incorrectly | ||
115 | + * go backwards compared to the host RTC, but this is unavoidable. | ||
116 | + */ | ||
117 | + | ||
118 | + if (!s->tick_offset_migrated) { | ||
119 | + int64_t delta = qemu_clock_get_ns(rtc_clock) - | ||
120 | + qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
121 | + s->tick_offset = s->tick_offset_vmstate - | ||
122 | + delta / NANOSECONDS_PER_SECOND; | ||
123 | + } | ||
124 | pl031_set_alarm(s); | ||
125 | return 0; | ||
126 | } | 80 | } |
127 | 81 | ||
128 | +static int pl031_tick_offset_post_load(void *opaque, int version_id) | 82 | -DEFINE_MACHINE("collie", collie_machine_init) |
129 | +{ | 83 | +static const TypeInfo collie_machine_typeinfo = { |
130 | + PL031State *s = opaque; | 84 | + .name = TYPE_COLLIE_MACHINE, |
131 | + | 85 | + .parent = TYPE_MACHINE, |
132 | + s->tick_offset_migrated = true; | 86 | + .class_init = collie_machine_class_init, |
133 | + return 0; | 87 | + .instance_size = sizeof(CollieMachineState), |
134 | +} | ||
135 | + | ||
136 | +static bool pl031_tick_offset_needed(void *opaque) | ||
137 | +{ | ||
138 | + PL031State *s = opaque; | ||
139 | + | ||
140 | + return s->migrate_tick_offset; | ||
141 | +} | ||
142 | + | ||
143 | +static const VMStateDescription vmstate_pl031_tick_offset = { | ||
144 | + .name = "pl031/tick-offset", | ||
145 | + .version_id = 1, | ||
146 | + .minimum_version_id = 1, | ||
147 | + .needed = pl031_tick_offset_needed, | ||
148 | + .post_load = pl031_tick_offset_post_load, | ||
149 | + .fields = (VMStateField[]) { | ||
150 | + VMSTATE_UINT32(tick_offset, PL031State), | ||
151 | + VMSTATE_END_OF_LIST() | ||
152 | + } | ||
153 | +}; | 88 | +}; |
154 | + | 89 | + |
155 | static const VMStateDescription vmstate_pl031 = { | 90 | +static void collie_machine_register_types(void) |
156 | .name = "pl031", | 91 | +{ |
157 | .version_id = 1, | 92 | + type_register_static(&collie_machine_typeinfo); |
158 | .minimum_version_id = 1, | 93 | +} |
159 | .pre_save = pl031_pre_save, | 94 | +type_init(collie_machine_register_types); |
160 | + .pre_load = pl031_pre_load, | ||
161 | .post_load = pl031_post_load, | ||
162 | .fields = (VMStateField[]) { | ||
163 | VMSTATE_UINT32(tick_offset_vmstate, PL031State), | ||
164 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pl031 = { | ||
165 | VMSTATE_UINT32(im, PL031State), | ||
166 | VMSTATE_UINT32(is, PL031State), | ||
167 | VMSTATE_END_OF_LIST() | ||
168 | + }, | ||
169 | + .subsections = (const VMStateDescription*[]) { | ||
170 | + &vmstate_pl031_tick_offset, | ||
171 | + NULL | ||
172 | } | ||
173 | }; | ||
174 | |||
175 | +static Property pl031_properties[] = { | ||
176 | + /* | ||
177 | + * True to correctly migrate the tick offset of the RTC. False to | ||
178 | + * obtain backward migration compatibility with older QEMU versions, | ||
179 | + * at the expense of the guest RTC going backwards compared with the | ||
180 | + * host RTC when the VM is saved/restored if using -rtc host. | ||
181 | + * (Even if set to 'true' older QEMU can migrate forward to newer QEMU; | ||
182 | + * 'false' also permits newer QEMU to migrate to older QEMU.) | ||
183 | + */ | ||
184 | + DEFINE_PROP_BOOL("migrate-tick-offset", | ||
185 | + PL031State, migrate_tick_offset, true), | ||
186 | + DEFINE_PROP_END_OF_LIST() | ||
187 | +}; | ||
188 | + | ||
189 | static void pl031_class_init(ObjectClass *klass, void *data) | ||
190 | { | ||
191 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
192 | |||
193 | dc->vmsd = &vmstate_pl031; | ||
194 | + dc->props = pl031_properties; | ||
195 | } | ||
196 | |||
197 | static const TypeInfo pl031_info = { | ||
198 | -- | 95 | -- |
199 | 2.20.1 | 96 | 2.20.1 |
200 | 97 | ||
201 | 98 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Our implementation of the PSTATE.PAN bit incorrectly cleared all | ||
2 | access permission bits for privileged access to memory which is | ||
3 | user-accessible. It should only affect the privileged read and write | ||
4 | permissions; execute permission is dealt with via XN/PXN instead. | ||
1 | 5 | ||
6 | Fixes: 81636b70c226dc27d7ebc8d | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200330170651.20901-1-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper.c | 6 ++++-- | ||
12 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static int get_S1prot(CPUARMState *env, ARMMMUIdx mmu_idx, bool is_aa64, | ||
19 | prot_rw = user_rw; | ||
20 | } else { | ||
21 | if (user_rw && regime_is_pan(env, mmu_idx)) { | ||
22 | - return 0; | ||
23 | + /* PAN forbids data accesses but doesn't affect insn fetch */ | ||
24 | + prot_rw = 0; | ||
25 | + } else { | ||
26 | + prot_rw = simple_ap_to_rw_prot_is_user(ap, false); | ||
27 | } | ||
28 | - prot_rw = simple_ap_to_rw_prot_is_user(ap, false); | ||
29 | } | ||
30 | |||
31 | if (ns && arm_is_secure(env) && (env->cp15.scr_el3 & SCR_SIF)) { | ||
32 | -- | ||
33 | 2.20.1 | ||
34 | |||
35 | diff view generated by jsdifflib |
1 | The ARMv5 architecture didn't specify detailed per-feature ID | 1 | An old comment in get_phys_addr_lpae() claims that the code does not |
---|---|---|---|
2 | registers. Now that we're using the MVFR0 register fields to | 2 | support the different format TCR for VTCR_EL2. This used to be true |
3 | gate the existence of VFP instructions, we need to set up | 3 | but it is not true now (in particular the aa64_va_parameters() and |
4 | the correct values in the cpu->isar structure so that we still | 4 | aa32_va_parameters() functions correctly handle the different |
5 | provide an FPU to the guest. | 5 | register format by checking whether the mmu_idx is Stage2). |
6 | Remove the out of date parts of the comment. | ||
6 | 7 | ||
7 | This fixes a regression in the arm926 and arm1026 CPUs, which | ||
8 | are the only ones that both have VFP and are ARMv5 or earlier. | ||
9 | This regression was introduced by the VFP refactoring, and more | ||
10 | specifically by commits 1120827fa182f0e76 and 266bd25c485597c, | ||
11 | which accidentally disabled VFP short-vector support and | ||
12 | double-precision support on these CPUs. | ||
13 | |||
14 | Fixes: 1120827fa182f0e | ||
15 | Fixes: 266bd25c485597c | ||
16 | Fixes: https://bugs.launchpad.net/qemu/+bug/1836192 | ||
17 | Reported-by: Christophe Lyon <christophe.lyon@linaro.org> | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
20 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 10 | Message-id: 20200331143407.3186-1-peter.maydell@linaro.org |
21 | Tested-by: Christophe Lyon <christophe.lyon@linaro.org> | ||
22 | Message-id: 20190711131241.22231-1-peter.maydell@linaro.org | ||
23 | --- | 11 | --- |
24 | target/arm/cpu.c | 12 ++++++++++++ | 12 | target/arm/helper.c | 7 +------ |
25 | 1 file changed, 12 insertions(+) | 13 | 1 file changed, 1 insertion(+), 6 deletions(-) |
26 | 14 | ||
27 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
28 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/cpu.c | 17 | --- a/target/arm/helper.c |
30 | +++ b/target/arm/cpu.c | 18 | +++ b/target/arm/helper.c |
31 | @@ -XXX,XX +XXX,XX @@ static void arm926_initfn(Object *obj) | 19 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, |
32 | * set the field to indicate Jazelle support within QEMU. | 20 | bool aarch64 = arm_el_is_aa64(env, el); |
33 | */ | 21 | bool guarded = false; |
34 | cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); | 22 | |
35 | + /* | 23 | - /* TODO: |
36 | + * Similarly, we need to set MVFR0 fields to enable double precision | 24 | - * This code does not handle the different format TCR for VTCR_EL2. |
37 | + * and short vector support even though ARMv5 doesn't have this register. | 25 | - * This code also does not support shareability levels. |
38 | + */ | 26 | - * Attribute and permission bit handling should also be checked when adding |
39 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | 27 | - * support for those page table walks. |
40 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1); | 28 | - */ |
41 | } | 29 | + /* TODO: This code does not support shareability levels. */ |
42 | 30 | if (aarch64) { | |
43 | static void arm946_initfn(Object *obj) | 31 | param = aa64_va_parameters(env, address, mmu_idx, |
44 | @@ -XXX,XX +XXX,XX @@ static void arm1026_initfn(Object *obj) | 32 | access_type != MMU_INST_FETCH); |
45 | * set the field to indicate Jazelle support within QEMU. | ||
46 | */ | ||
47 | cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); | ||
48 | + /* | ||
49 | + * Similarly, we need to set MVFR0 fields to enable double precision | ||
50 | + * and short vector support even though ARMv5 doesn't have this register. | ||
51 | + */ | ||
52 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | ||
53 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1); | ||
54 | |||
55 | { | ||
56 | /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */ | ||
57 | -- | 33 | -- |
58 | 2.20.1 | 34 | 2.20.1 |
59 | 35 | ||
60 | 36 | diff view generated by jsdifflib |
1 | In the M-profile architecture, when we do a vector table fetch and it | 1 | Remove a direct include of assert.h -- this is already |
---|---|---|---|
2 | fails, we need to report a HardFault. Whether this is a Secure HF or | 2 | provided by qemu/osdep.h, and it breaks our rule that the |
3 | a NonSecure HF depends on several things. If AIRCR.BFHFNMINS is 0 | 3 | first include must always be osdep.h. |
4 | then HF is always Secure, because there is no NonSecure HardFault. | ||
5 | Otherwise, the answer depends on whether the 'underlying exception' | ||
6 | (MemManage, BusFault, SecureFault) targets Secure or NonSecure. (In | ||
7 | the pseudocode, this is handled in the Vector() function: the final | ||
8 | exc.isSecure is calculated by looking at the exc.isSecure from the | ||
9 | exception returned from the memory access, not the isSecure input | ||
10 | argument.) | ||
11 | 4 | ||
12 | We weren't doing this correctly, because we were looking at | 5 | In particular we must get the assert() macro via osdep.h |
13 | the target security domain of the exception we were trying to | 6 | to avoid compile failures on mingw (see the comment in |
14 | load the vector table entry for. This produces errors of two kinds: | 7 | osdep.h where we redefine assert() for that platform). |
15 | * a load from the NS vector table which hits the "NS access | ||
16 | to S memory" SecureFault should end up as a Secure HardFault, | ||
17 | but we were raising an NS HardFault | ||
18 | * a load from the S vector table which causes a BusFault | ||
19 | should raise an NS HardFault if BFHFNMINS == 1 (because | ||
20 | in that case all BusFaults are NonSecure), but we were raising | ||
21 | a Secure HardFault | ||
22 | |||
23 | Correct the logic. | ||
24 | |||
25 | We also fix a comment error where we claimed that we might | ||
26 | be escalating MemManage to HardFault, and forgot about SecureFault. | ||
27 | (Vector loads can never hit MPU access faults, because they're | ||
28 | always aligned and always use the default address map.) | ||
29 | 8 | ||
30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
31 | Message-id: 20190705094823.28905-1-peter.maydell@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
11 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Message-id: 20200403124712.24826-1-peter.maydell@linaro.org | ||
32 | --- | 13 | --- |
33 | target/arm/m_helper.c | 21 +++++++++++++++++---- | 14 | hw/gpio/aspeed_gpio.c | 2 -- |
34 | 1 file changed, 17 insertions(+), 4 deletions(-) | 15 | 1 file changed, 2 deletions(-) |
35 | 16 | ||
36 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 17 | diff --git a/hw/gpio/aspeed_gpio.c b/hw/gpio/aspeed_gpio.c |
37 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/target/arm/m_helper.c | 19 | --- a/hw/gpio/aspeed_gpio.c |
39 | +++ b/target/arm/m_helper.c | 20 | +++ b/hw/gpio/aspeed_gpio.c |
40 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | 21 | @@ -XXX,XX +XXX,XX @@ |
41 | if (sattrs.ns) { | 22 | * SPDX-License-Identifier: GPL-2.0-or-later |
42 | attrs.secure = false; | 23 | */ |
43 | } else if (!targets_secure) { | 24 | |
44 | - /* NS access to S memory */ | 25 | -#include <assert.h> |
45 | + /* | 26 | - |
46 | + * NS access to S memory: the underlying exception which we escalate | 27 | #include "qemu/osdep.h" |
47 | + * to HardFault is SecureFault, which always targets Secure. | 28 | #include "qemu/host-utils.h" |
48 | + */ | 29 | #include "qemu/log.h" |
49 | + exc_secure = true; | ||
50 | goto load_fail; | ||
51 | } | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | ||
54 | vector_entry = address_space_ldl(arm_addressspace(cs, attrs), addr, | ||
55 | attrs, &result); | ||
56 | if (result != MEMTX_OK) { | ||
57 | + /* | ||
58 | + * Underlying exception is BusFault: its target security state | ||
59 | + * depends on BFHFNMINS. | ||
60 | + */ | ||
61 | + exc_secure = !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
62 | goto load_fail; | ||
63 | } | ||
64 | *pvec = vector_entry; | ||
65 | @@ -XXX,XX +XXX,XX @@ load_fail: | ||
66 | /* | ||
67 | * All vector table fetch fails are reported as HardFault, with | ||
68 | * HFSR.VECTTBL and .FORCED set. (FORCED is set because | ||
69 | - * technically the underlying exception is a MemManage or BusFault | ||
70 | + * technically the underlying exception is a SecureFault or BusFault | ||
71 | * that is escalated to HardFault.) This is a terminal exception, | ||
72 | * so we will either take the HardFault immediately or else enter | ||
73 | * lockup (the latter case is handled in armv7m_nvic_set_pending_derived()). | ||
74 | + * The HardFault is Secure if BFHFNMINS is 0 (meaning that all HFs are | ||
75 | + * secure); otherwise it targets the same security state as the | ||
76 | + * underlying exception. | ||
77 | */ | ||
78 | - exc_secure = targets_secure || | ||
79 | - !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
80 | + if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
81 | + exc_secure = true; | ||
82 | + } | ||
83 | env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK; | ||
84 | armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure); | ||
85 | return false; | ||
86 | -- | 30 | -- |
87 | 2.20.1 | 31 | 2.20.1 |
88 | 32 | ||
89 | 33 | diff view generated by jsdifflib |
1 | From: David Engraf <david.engraf@sysgo.com> | 1 | In write_elf_section() we set the 'shdr' pointer to point to local |
---|---|---|---|
2 | structures shdr32 or shdr64, which we fill in to be written out to | ||
3 | the ELF dump. Unfortunately the address we pass to fd_write_vmcore() | ||
4 | has a spurious '&' operator, so instead of writing out the section | ||
5 | header we write out the literal pointer value followed by whatever is | ||
6 | on the stack after the 'shdr' local variable. | ||
2 | 7 | ||
3 | Using the whole 128 MiB flash in non-secure mode is not working because | 8 | Pass the correct address into fd_write_vmcore(). |
4 | virt_flash_fdt() expects the same address for secure_sysmem and sysmem. | ||
5 | This is not correctly handled by caller because it forwards NULL for | ||
6 | secure_sysmem in non-secure flash mode. | ||
7 | 9 | ||
8 | Fixed by using sysmem when secure_sysmem is NULL. | 10 | Spotted by Coverity: CID 1421970. |
9 | 11 | ||
10 | Signed-off-by: David Engraf <david.engraf@sysgo.com> | 12 | Cc: qemu-stable@nongnu.org |
11 | Message-id: 20190712075002.14326-1-david.engraf@sysgo.com | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
16 | Message-id: 20200324173630.12221-1-peter.maydell@linaro.org | ||
14 | --- | 17 | --- |
15 | hw/arm/virt.c | 2 +- | 18 | dump/dump.c | 2 +- |
16 | 1 file changed, 1 insertion(+), 1 deletion(-) | 19 | 1 file changed, 1 insertion(+), 1 deletion(-) |
17 | 20 | ||
18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 21 | diff --git a/dump/dump.c b/dump/dump.c |
19 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/virt.c | 23 | --- a/dump/dump.c |
21 | +++ b/hw/arm/virt.c | 24 | +++ b/dump/dump.c |
22 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 25 | @@ -XXX,XX +XXX,XX @@ static void write_elf_section(DumpState *s, int type, Error **errp) |
23 | &machine->device_memory->mr); | 26 | shdr = &shdr64; |
24 | } | 27 | } |
25 | 28 | ||
26 | - virt_flash_fdt(vms, sysmem, secure_sysmem); | 29 | - ret = fd_write_vmcore(&shdr, shdr_size, s); |
27 | + virt_flash_fdt(vms, sysmem, secure_sysmem ?: sysmem); | 30 | + ret = fd_write_vmcore(shdr, shdr_size, s); |
28 | 31 | if (ret < 0) { | |
29 | create_gic(vms, pic); | 32 | error_setg_errno(errp, -ret, |
30 | 33 | "dump: failed to write section header table"); | |
31 | -- | 34 | -- |
32 | 2.20.1 | 35 | 2.20.1 |
33 | 36 | ||
34 | 37 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | In the previous commit we fixed a crash when the guest read a | 3 | Remove comment. |
4 | register that pop from an empty FIFO. | ||
5 | By auditing the repository, we found another similar use with | ||
6 | an easy way to reproduce: | ||
7 | 4 | ||
8 | $ qemu-system-aarch64 -M xlnx-zcu102 -monitor stdio -S | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
9 | QEMU 4.0.50 monitor - type 'help' for more information | ||
10 | (qemu) xp/b 0xfd4a0134 | ||
11 | Aborted (core dumped) | ||
12 | |||
13 | (gdb) bt | ||
14 | #0 0x00007f6936dea57f in raise () at /lib64/libc.so.6 | ||
15 | #1 0x00007f6936dd4895 in abort () at /lib64/libc.so.6 | ||
16 | #2 0x0000561ad32975ec in xlnx_dp_aux_pop_rx_fifo (s=0x7f692babee70) at hw/display/xlnx_dp.c:431 | ||
17 | #3 0x0000561ad3297dc0 in xlnx_dp_read (opaque=0x7f692babee70, offset=77, size=4) at hw/display/xlnx_dp.c:667 | ||
18 | #4 0x0000561ad321b896 in memory_region_read_accessor (mr=0x7f692babf620, addr=308, value=0x7ffe05c1db88, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439 | ||
19 | #5 0x0000561ad321bd70 in access_with_adjusted_size (addr=308, value=0x7ffe05c1db88, size=1, access_size_min=4, access_size_max=4, access_fn=0x561ad321b858 <memory_region_read_accessor>, mr=0x7f692babf620, attrs=...) at memory.c:569 | ||
20 | #6 0x0000561ad321e9d5 in memory_region_dispatch_read1 (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1420 | ||
21 | #7 0x0000561ad321ea9d in memory_region_dispatch_read (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1447 | ||
22 | #8 0x0000561ad31bd742 in flatview_read_continue (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1, addr1=308, l=1, mr=0x7f692babf620) at exec.c:3385 | ||
23 | #9 0x0000561ad31bd895 in flatview_read (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3423 | ||
24 | #10 0x0000561ad31bd90b in address_space_read_full (as=0x561ad5bb3020, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3436 | ||
25 | #11 0x0000561ad33b1c42 in address_space_read (len=1, buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", attrs=..., addr=4249485620, as=0x561ad5bb3020) at include/exec/memory.h:2131 | ||
26 | #12 0x0000561ad33b1c42 in memory_dump (mon=0x561ad59c4530, count=1, format=120, wsize=1, addr=4249485620, is_physical=1) at monitor/misc.c:723 | ||
27 | #13 0x0000561ad33b1fc1 in hmp_physical_memory_dump (mon=0x561ad59c4530, qdict=0x561ad6c6fd00) at monitor/misc.c:795 | ||
28 | #14 0x0000561ad37b4a9f in handle_hmp_command (mon=0x561ad59c4530, cmdline=0x561ad59d0f22 "/b 0x00000000fd4a0134") at monitor/hmp.c:1082 | ||
29 | |||
30 | Fix by checking the FIFO is not empty before popping from it. | ||
31 | |||
32 | The datasheet is not clear about the reset value of this register, | ||
33 | we choose to return '0'. | ||
34 | |||
35 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
36 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
37 | Message-id: 20190709113715.7761-4-philmd@redhat.com | 7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
8 | Message-id: 20200402134721.27863-2-edgar.iglesias@gmail.com | ||
38 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
39 | --- | 10 | --- |
40 | hw/display/xlnx_dp.c | 15 +++++++++++---- | 11 | hw/dma/xlnx-zdma.c | 1 - |
41 | 1 file changed, 11 insertions(+), 4 deletions(-) | 12 | 1 file changed, 1 deletion(-) |
42 | 13 | ||
43 | diff --git a/hw/display/xlnx_dp.c b/hw/display/xlnx_dp.c | 14 | diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c |
44 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
45 | --- a/hw/display/xlnx_dp.c | 16 | --- a/hw/dma/xlnx-zdma.c |
46 | +++ b/hw/display/xlnx_dp.c | 17 | +++ b/hw/dma/xlnx-zdma.c |
47 | @@ -XXX,XX +XXX,XX @@ static uint8_t xlnx_dp_aux_pop_rx_fifo(XlnxDPState *s) | 18 | @@ -XXX,XX +XXX,XX @@ static void zdma_process_descr(XlnxZDMA *s) |
48 | uint8_t ret; | 19 | zdma_src_done(s); |
49 | |||
50 | if (fifo8_is_empty(&s->rx_fifo)) { | ||
51 | - DPRINTF("rx_fifo underflow..\n"); | ||
52 | - abort(); | ||
53 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
54 | + "%s: Reading empty RX_FIFO\n", | ||
55 | + __func__); | ||
56 | + /* | ||
57 | + * The datasheet is not clear about the reset value, it seems | ||
58 | + * to be unspecified. We choose to return '0'. | ||
59 | + */ | ||
60 | + ret = 0; | ||
61 | + } else { | ||
62 | + ret = fifo8_pop(&s->rx_fifo); | ||
63 | + DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret); | ||
64 | } | 20 | } |
65 | - ret = fifo8_pop(&s->rx_fifo); | 21 | |
66 | - DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret); | 22 | - /* Load next descriptor. */ |
67 | return ret; | 23 | if (ptype == PT_REG || src_cmd == CMD_STOP) { |
68 | } | 24 | ARRAY_FIELD_DP32(s->regs, ZDMA_CH_CTRL2, EN, 0); |
69 | 25 | zdma_set_state(s, DISABLED); | |
70 | -- | 26 | -- |
71 | 2.20.1 | 27 | 2.20.1 |
72 | 28 | ||
73 | 29 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Reading the RX_DATA register when the RX_FIFO is empty triggers | 3 | Populate DBG0.CMN_BUF_FREE so that SW can see some free space. |
4 | an abort. This can be easily reproduced: | ||
5 | 4 | ||
6 | $ qemu-system-arm -M emcraft-sf2 -monitor stdio -S | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | QEMU 4.0.50 monitor - type 'help' for more information | ||
8 | (qemu) x 0x40001010 | ||
9 | Aborted (core dumped) | ||
10 | |||
11 | (gdb) bt | ||
12 | #1 0x00007f035874f895 in abort () at /lib64/libc.so.6 | ||
13 | #2 0x00005628686591ff in fifo8_pop (fifo=0x56286a9a4c68) at util/fifo8.c:66 | ||
14 | #3 0x00005628683e0b8e in fifo32_pop (fifo=0x56286a9a4c68) at include/qemu/fifo32.h:137 | ||
15 | #4 0x00005628683e0efb in spi_read (opaque=0x56286a9a4850, addr=4, size=4) at hw/ssi/mss-spi.c:168 | ||
16 | #5 0x0000562867f96801 in memory_region_read_accessor (mr=0x56286a9a4b60, addr=16, value=0x7ffeecb0c5c8, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439 | ||
17 | #6 0x0000562867f96cdb in access_with_adjusted_size (addr=16, value=0x7ffeecb0c5c8, size=4, access_size_min=1, access_size_max=4, access_fn=0x562867f967c3 <memory_region_read_accessor>, mr=0x56286a9a4b60, attrs=...) at memory.c:569 | ||
18 | #7 0x0000562867f99940 in memory_region_dispatch_read1 (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1420 | ||
19 | #8 0x0000562867f99a08 in memory_region_dispatch_read (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1447 | ||
20 | #9 0x0000562867f38721 in flatview_read_continue (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, addr1=16, l=4, mr=0x56286a9a4b60) at exec.c:3385 | ||
21 | #10 0x0000562867f38874 in flatview_read (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3423 | ||
22 | #11 0x0000562867f388ea in address_space_read_full (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3436 | ||
23 | #12 0x0000562867f389c5 in address_space_rw (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=false) at exec.c:3466 | ||
24 | #13 0x0000562867f3bdd7 in cpu_memory_rw_debug (cpu=0x56286aa19d00, addr=1073745936, buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=0) at exec.c:3976 | ||
25 | #14 0x000056286811ed51 in memory_dump (mon=0x56286a8c32d0, count=1, format=120, wsize=4, addr=1073745936, is_physical=0) at monitor/misc.c:730 | ||
26 | #15 0x000056286811eff1 in hmp_memory_dump (mon=0x56286a8c32d0, qdict=0x56286b15c400) at monitor/misc.c:785 | ||
27 | #16 0x00005628684740ee in handle_hmp_command (mon=0x56286a8c32d0, cmdline=0x56286a8caeb2 "0x40001010") at monitor/hmp.c:1082 | ||
28 | |||
29 | From the datasheet "Actel SmartFusion Microcontroller Subsystem | ||
30 | User's Guide" Rev.1, Table 13-3 "SPI Register Summary", this | ||
31 | register has a reset value of 0. | ||
32 | |||
33 | Check the FIFO is not empty before accessing it, else log an | ||
34 | error message. | ||
35 | |||
36 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
37 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
38 | Message-id: 20190709113715.7761-3-philmd@redhat.com | 7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
8 | Message-id: 20200402134721.27863-3-edgar.iglesias@gmail.com | ||
39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
40 | --- | 10 | --- |
41 | hw/ssi/mss-spi.c | 8 +++++++- | 11 | hw/dma/xlnx-zdma.c | 6 ++++++ |
42 | 1 file changed, 7 insertions(+), 1 deletion(-) | 12 | 1 file changed, 6 insertions(+) |
43 | 13 | ||
44 | diff --git a/hw/ssi/mss-spi.c b/hw/ssi/mss-spi.c | 14 | diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c |
45 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/hw/ssi/mss-spi.c | 16 | --- a/hw/dma/xlnx-zdma.c |
47 | +++ b/hw/ssi/mss-spi.c | 17 | +++ b/hw/dma/xlnx-zdma.c |
48 | @@ -XXX,XX +XXX,XX @@ spi_read(void *opaque, hwaddr addr, unsigned int size) | 18 | @@ -XXX,XX +XXX,XX @@ static RegisterAccessInfo zdma_regs_info[] = { |
49 | case R_SPI_RX: | 19 | },{ .name = "ZDMA_CH_DBG0", .addr = A_ZDMA_CH_DBG0, |
50 | s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL; | 20 | .rsvd = 0xfffffe00, |
51 | s->regs[R_SPI_STATUS] &= ~S_RXCHOVRF; | 21 | .ro = 0x1ff, |
52 | - ret = fifo32_pop(&s->rx_fifo); | 22 | + |
53 | + if (fifo32_is_empty(&s->rx_fifo)) { | 23 | + /* |
54 | + qemu_log_mask(LOG_GUEST_ERROR, | 24 | + * There's SW out there that will check the debug regs for free space. |
55 | + "%s: Reading empty RX_FIFO\n", | 25 | + * Claim that we always have 0x100 free. |
56 | + __func__); | 26 | + */ |
57 | + } else { | 27 | + .reset = 0x100 |
58 | + ret = fifo32_pop(&s->rx_fifo); | 28 | },{ .name = "ZDMA_CH_DBG1", .addr = A_ZDMA_CH_DBG1, |
59 | + } | 29 | .rsvd = 0xfffffe00, |
60 | if (fifo32_is_empty(&s->rx_fifo)) { | 30 | .ro = 0x1ff, |
61 | s->regs[R_SPI_STATUS] |= S_RXFIFOEMP; | ||
62 | } | ||
63 | -- | 31 | -- |
64 | 2.20.1 | 32 | 2.20.1 |
65 | 33 | ||
66 | 34 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Both lqspi_read() and lqspi_load_cache() expect a 32-bit | 3 | Clear DMA_DONE when halting the DMA channel. |
4 | aligned address. | ||
5 | 4 | ||
6 | >From UG1085 datasheet [*] chapter on 'Quad-SPI Controller': | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | |||
8 | Transfer Size Limitations | ||
9 | |||
10 | Because of the 32-bit wide TX, RX, and generic FIFO, all | ||
11 | APB/AXI transfers must be an integer multiple of 4-bytes. | ||
12 | Shorter transfers are not possible. | ||
13 | |||
14 | Set MemoryRegionOps.impl values to force 32-bit accesses, | ||
15 | this way we are sure we do not access the lqspi_buf[] array | ||
16 | out of bound. | ||
17 | |||
18 | [*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf | ||
19 | |||
20 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 6 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
21 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 7 | Acked-by: Alistair Francis <alistair.francis@wdc.com> |
22 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Message-id: 20200402134721.27863-4-edgar.iglesias@gmail.com |
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
24 | --- | 10 | --- |
25 | hw/ssi/xilinx_spips.c | 4 ++++ | 11 | hw/dma/xlnx-zdma.c | 1 + |
26 | 1 file changed, 4 insertions(+) | 12 | 1 file changed, 1 insertion(+) |
27 | 13 | ||
28 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | 14 | diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c |
29 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/ssi/xilinx_spips.c | 16 | --- a/hw/dma/xlnx-zdma.c |
31 | +++ b/hw/ssi/xilinx_spips.c | 17 | +++ b/hw/dma/xlnx-zdma.c |
32 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps lqspi_ops = { | 18 | @@ -XXX,XX +XXX,XX @@ static void zdma_process_descr(XlnxZDMA *s) |
33 | .read_with_attrs = lqspi_read, | 19 | if (src_cmd == CMD_HALT) { |
34 | .write_with_attrs = lqspi_write, | 20 | zdma_set_state(s, PAUSED); |
35 | .endianness = DEVICE_NATIVE_ENDIAN, | 21 | ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, DMA_PAUSE, 1); |
36 | + .impl = { | 22 | + ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, DMA_DONE, false); |
37 | + .min_access_size = 4, | 23 | zdma_ch_imr_update_irq(s); |
38 | + .max_access_size = 4, | 24 | return; |
39 | + }, | 25 | } |
40 | .valid = { | ||
41 | .min_access_size = 1, | ||
42 | .max_access_size = 4 | ||
43 | -- | 26 | -- |
44 | 2.20.1 | 27 | 2.20.1 |
45 | 28 | ||
46 | 29 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Lei Sun found while auditing the code that a CPU write would | 3 | Advance the descriptor address when stopping the channel. |
4 | trigger a NULL pointer dereference. | ||
5 | 4 | ||
6 | >From UG1085 datasheet [*] AXI writes in this region are ignored | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | and generates an AXI Slave Error (SLVERR). | ||
8 | |||
9 | Fix by implementing the write_with_attrs() handler. | ||
10 | Return MEMTX_ERROR when the region is accessed (this error maps | ||
11 | to an AXI slave error). | ||
12 | |||
13 | [*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf | ||
14 | |||
15 | Reported-by: Lei Sun <slei.casper@gmail.com> | ||
16 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 6 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
17 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 7 | Acked-by: Alistair Francis <alistair.francis@wdc.com> |
18 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Message-id: 20200402134721.27863-5-edgar.iglesias@gmail.com |
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 10 | --- |
21 | hw/ssi/xilinx_spips.c | 16 ++++++++++++++++ | 11 | hw/dma/xlnx-zdma.c | 1 - |
22 | 1 file changed, 16 insertions(+) | 12 | 1 file changed, 1 deletion(-) |
23 | 13 | ||
24 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | 14 | diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c |
25 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/ssi/xilinx_spips.c | 16 | --- a/hw/dma/xlnx-zdma.c |
27 | +++ b/hw/ssi/xilinx_spips.c | 17 | +++ b/hw/dma/xlnx-zdma.c |
28 | @@ -XXX,XX +XXX,XX @@ static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value, | 18 | @@ -XXX,XX +XXX,XX @@ static void zdma_process_descr(XlnxZDMA *s) |
29 | return lqspi_read(opaque, addr, value, size, attrs); | 19 | if (ptype == PT_REG || src_cmd == CMD_STOP) { |
30 | } | 20 | ARRAY_FIELD_DP32(s->regs, ZDMA_CH_CTRL2, EN, 0); |
31 | 21 | zdma_set_state(s, DISABLED); | |
32 | +static MemTxResult lqspi_write(void *opaque, hwaddr offset, uint64_t value, | 22 | - return; |
33 | + unsigned size, MemTxAttrs attrs) | 23 | } |
34 | +{ | 24 | |
35 | + /* | 25 | if (src_cmd == CMD_HALT) { |
36 | + * From UG1085, Chapter 24 (Quad-SPI controllers): | ||
37 | + * - Writes are ignored | ||
38 | + * - AXI writes generate an external AXI slave error (SLVERR) | ||
39 | + */ | ||
40 | + qemu_log_mask(LOG_GUEST_ERROR, "%s Unexpected %u-bit access to 0x%" PRIx64 | ||
41 | + " (value: 0x%" PRIx64 "\n", | ||
42 | + __func__, size << 3, offset, value); | ||
43 | + | ||
44 | + return MEMTX_ERROR; | ||
45 | +} | ||
46 | + | ||
47 | static const MemoryRegionOps lqspi_ops = { | ||
48 | .read_with_attrs = lqspi_read, | ||
49 | + .write_with_attrs = lqspi_write, | ||
50 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
51 | .valid = { | ||
52 | .min_access_size = 1, | ||
53 | -- | 26 | -- |
54 | 2.20.1 | 27 | 2.20.1 |
55 | 28 | ||
56 | 29 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | In the next commit we will implement the write_with_attrs() | 3 | Reorganize the descriptor handling so that CUR_DSCR always |
4 | handler. To avoid using different APIs, convert the read() | 4 | points to the next descriptor to be processed. |
5 | handler first. | ||
6 | 5 | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
8 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 9 | Message-id: 20200402134721.27863-6-edgar.iglesias@gmail.com |
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | hw/ssi/xilinx_spips.c | 23 +++++++++++------------ | 12 | hw/dma/xlnx-zdma.c | 47 ++++++++++++++++++++++------------------------ |
13 | 1 file changed, 11 insertions(+), 12 deletions(-) | 13 | 1 file changed, 22 insertions(+), 25 deletions(-) |
14 | 14 | ||
15 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | 15 | diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/ssi/xilinx_spips.c | 17 | --- a/hw/dma/xlnx-zdma.c |
18 | +++ b/hw/ssi/xilinx_spips.c | 18 | +++ b/hw/dma/xlnx-zdma.c |
19 | @@ -XXX,XX +XXX,XX @@ static void lqspi_load_cache(void *opaque, hwaddr addr) | 19 | @@ -XXX,XX +XXX,XX @@ static void zdma_load_src_descriptor(XlnxZDMA *s) |
20 | } | 20 | } |
21 | } | 21 | } |
22 | 22 | ||
23 | -static uint64_t | 23 | +static void zdma_update_descr_addr(XlnxZDMA *s, bool type, |
24 | -lqspi_read(void *opaque, hwaddr addr, unsigned int size) | 24 | + unsigned int basereg) |
25 | +static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value, | 25 | +{ |
26 | + unsigned size, MemTxAttrs attrs) | 26 | + uint64_t addr, next; |
27 | + | ||
28 | + if (type == DTYPE_LINEAR) { | ||
29 | + addr = zdma_get_regaddr64(s, basereg); | ||
30 | + next = addr + sizeof(s->dsc_dst); | ||
31 | + } else { | ||
32 | + addr = zdma_get_regaddr64(s, basereg); | ||
33 | + addr += sizeof(s->dsc_dst); | ||
34 | + address_space_read(s->dma_as, addr, s->attr, (void *) &next, 8); | ||
35 | + } | ||
36 | + | ||
37 | + zdma_put_regaddr64(s, basereg, next); | ||
38 | +} | ||
39 | + | ||
40 | static void zdma_load_dst_descriptor(XlnxZDMA *s) | ||
27 | { | 41 | { |
28 | - XilinxQSPIPS *q = opaque; | 42 | uint64_t dst_addr; |
29 | - uint32_t ret; | 43 | unsigned int ptype = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL0, POINT_TYPE); |
30 | + XilinxQSPIPS *q = XILINX_QSPIPS(opaque); | 44 | + bool dst_type; |
31 | 45 | ||
32 | if (addr >= q->lqspi_cached_addr && | 46 | if (ptype == PT_REG) { |
33 | addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { | 47 | memcpy(&s->dsc_dst, &s->regs[R_ZDMA_CH_DST_DSCR_WORD0], |
34 | uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr]; | 48 | @@ -XXX,XX +XXX,XX @@ static void zdma_load_dst_descriptor(XlnxZDMA *s) |
35 | - ret = cpu_to_le32(*(uint32_t *)retp); | 49 | if (!zdma_load_descriptor(s, dst_addr, &s->dsc_dst)) { |
36 | - DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr, | 50 | ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, AXI_RD_DST_DSCR, true); |
37 | - (unsigned)ret); | 51 | } |
38 | - return ret; | 52 | -} |
53 | |||
54 | -static uint64_t zdma_update_descr_addr(XlnxZDMA *s, bool type, | ||
55 | - unsigned int basereg) | ||
56 | -{ | ||
57 | - uint64_t addr, next; | ||
58 | - | ||
59 | - if (type == DTYPE_LINEAR) { | ||
60 | - next = zdma_get_regaddr64(s, basereg); | ||
61 | - next += sizeof(s->dsc_dst); | ||
62 | - zdma_put_regaddr64(s, basereg, next); | ||
39 | - } else { | 63 | - } else { |
40 | - lqspi_load_cache(opaque, addr); | 64 | - addr = zdma_get_regaddr64(s, basereg); |
41 | - return lqspi_read(opaque, addr, size); | 65 | - addr += sizeof(s->dsc_dst); |
42 | + *value = cpu_to_le32(*(uint32_t *)retp); | 66 | - address_space_read(s->dma_as, addr, s->attr, &next, 8); |
43 | + DB_PRINT_L(1, "addr: %08" HWADDR_PRIx ", data: %08" PRIx64 "\n", | 67 | - zdma_put_regaddr64(s, basereg, next); |
44 | + addr, *value); | 68 | - } |
45 | + return MEMTX_OK; | 69 | - return next; |
46 | } | 70 | + /* Advance the descriptor pointer. */ |
47 | + | 71 | + dst_type = FIELD_EX32(s->dsc_dst.words[3], ZDMA_CH_DST_DSCR_WORD3, TYPE); |
48 | + lqspi_load_cache(opaque, addr); | 72 | + zdma_update_descr_addr(s, dst_type, R_ZDMA_CH_DST_CUR_DSCR_LSB); |
49 | + return lqspi_read(opaque, addr, value, size, attrs); | ||
50 | } | 73 | } |
51 | 74 | ||
52 | static const MemoryRegionOps lqspi_ops = { | 75 | static void zdma_write_dst(XlnxZDMA *s, uint8_t *buf, uint32_t len) |
53 | - .read = lqspi_read, | 76 | @@ -XXX,XX +XXX,XX @@ static void zdma_write_dst(XlnxZDMA *s, uint8_t *buf, uint32_t len) |
54 | + .read_with_attrs = lqspi_read, | 77 | dst_size = FIELD_EX32(s->dsc_dst.words[2], ZDMA_CH_DST_DSCR_WORD2, |
55 | .endianness = DEVICE_NATIVE_ENDIAN, | 78 | SIZE); |
56 | .valid = { | 79 | if (dst_size == 0 && ptype == PT_MEM) { |
57 | .min_access_size = 1, | 80 | - uint64_t next; |
81 | - bool dst_type = FIELD_EX32(s->dsc_dst.words[3], | ||
82 | - ZDMA_CH_DST_DSCR_WORD3, | ||
83 | - TYPE); | ||
84 | - | ||
85 | - next = zdma_update_descr_addr(s, dst_type, | ||
86 | - R_ZDMA_CH_DST_CUR_DSCR_LSB); | ||
87 | - zdma_load_descriptor(s, next, &s->dsc_dst); | ||
88 | + zdma_load_dst_descriptor(s); | ||
89 | dst_size = FIELD_EX32(s->dsc_dst.words[2], ZDMA_CH_DST_DSCR_WORD2, | ||
90 | SIZE); | ||
91 | } | ||
58 | -- | 92 | -- |
59 | 2.20.1 | 93 | 2.20.1 |
60 | 94 | ||
61 | 95 | diff view generated by jsdifflib |