[Qemu-devel] [PULL v2 00/47] target-arm queue

Only 0 patches received!
There is a newer version of this series
target/arm/Makefile.objs          |   13 +
tests/tcg/aarch64/Makefile.target |    2 +-
target/arm/cpu.h                  |   11 +
target/arm/translate-a64.h        |    2 +
target/arm/translate.h            |    3 -
hw/arm/smmuv3.c                   |    2 +-
hw/core/bus.c                     |   21 +-
target/arm/cpu.c                  |    6 +
target/arm/helper.c               |   75 +-
target/arm/pauth_helper.c         |    4 +-
target/arm/translate-a64.c        |   15 +-
target/arm/translate-vfp.inc.c    | 2672 +++++++++++++++++++++++++++++++++++++
target/arm/translate.c            | 1581 +---------------------
tests/tcg/aarch64/pauth-2.c       |   61 +
scripts/decodetree.py             |    2 +-
target/arm/vfp-uncond.decode      |   63 +
target/arm/vfp.decode             |  242 ++++
17 files changed, 3203 insertions(+), 1572 deletions(-)
create mode 100644 target/arm/translate-vfp.inc.c
create mode 100644 tests/tcg/aarch64/pauth-2.c
create mode 100644 target/arm/vfp-uncond.decode
create mode 100644 target/arm/vfp.decode
[Qemu-devel] [PULL v2 00/47] target-arm queue
Posted by Peter Maydell 4 years, 10 months ago
v2: dropped USHL/SSHL patch

The following changes since commit 785a602eae7ad97076b9794ebaba072ad4a9f74f:

  Merge remote-tracking branch 'remotes/kraxel/tags/vga-20190613-pull-request' into staging (2019-06-13 13:25:25 +0100)

are available in the Git repository at:

  https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190613-1

for you to fetch changes up to 18cf951af9a27ae573a6fa17f9d0c103f7b7679b:

  target/arm: Fix short-vector increment behaviour (2019-06-13 15:14:06 +0100)

----------------------------------------------------------------
target-arm queue:
 * convert aarch32 VFP decoder to decodetree
   (includes tightening up decode in a few places)
 * fix minor bugs in VFP short-vector handling
 * hw/core/bus.c: Only the main system bus can have no parent
 * smmuv3: Fix decoding of ID register range
 * Implement NSACR gating of floating point
 * Use tcg_gen_gvec_bitsel

----------------------------------------------------------------
Peter Maydell (44):
      target/arm: Implement NSACR gating of floating point
      hw/arm/smmuv3: Fix decoding of ID register range
      hw/core/bus.c: Only the main system bus can have no parent
      target/arm: Add stubs for AArch32 VFP decodetree
      target/arm: Factor out VFP access checking code
      target/arm: Fix Cortex-R5F MVFR values
      target/arm: Explicitly enable VFP short-vectors for aarch32 -cpu max
      target/arm: Convert the VSEL instructions to decodetree
      target/arm: Convert VMINNM, VMAXNM to decodetree
      target/arm: Convert VRINTA/VRINTN/VRINTP/VRINTM to decodetree
      target/arm: Convert VCVTA/VCVTN/VCVTP/VCVTM to decodetree
      target/arm: Move the VFP trans_* functions to translate-vfp.inc.c
      target/arm: Add helpers for VFP register loads and stores
      target/arm: Convert "double-precision" register moves to decodetree
      target/arm: Convert "single-precision" register moves to decodetree
      target/arm: Convert VFP two-register transfer insns to decodetree
      target/arm: Convert VFP VLDR and VSTR to decodetree
      target/arm: Convert the VFP load/store multiple insns to decodetree
      target/arm: Remove VLDR/VSTR/VLDM/VSTM use of cpu_F0s and cpu_F0d
      target/arm: Convert VFP VMLA to decodetree
      target/arm: Convert VFP VMLS to decodetree
      target/arm: Convert VFP VNMLS to decodetree
      target/arm: Convert VFP VNMLA to decodetree
      target/arm: Convert VMUL to decodetree
      target/arm: Convert VNMUL to decodetree
      target/arm: Convert VADD to decodetree
      target/arm: Convert VSUB to decodetree
      target/arm: Convert VDIV to decodetree
      target/arm: Convert VFP fused multiply-add insns to decodetree
      target/arm: Convert VMOV (imm) to decodetree
      target/arm: Convert VABS to decodetree
      target/arm: Convert VNEG to decodetree
      target/arm: Convert VSQRT to decodetree
      target/arm: Convert VMOV (register) to decodetree
      target/arm: Convert VFP comparison insns to decodetree
      target/arm: Convert the VCVT-from-f16 insns to decodetree
      target/arm: Convert the VCVT-to-f16 insns to decodetree
      target/arm: Convert VFP round insns to decodetree
      target/arm: Convert double-single precision conversion insns to decodetree
      target/arm: Convert integer-to-float insns to decodetree
      target/arm: Convert VJCVT to decodetree
      target/arm: Convert VCVT fp/fixed-point conversion insns to decodetree
      target/arm: Convert float-to-integer VCVT insns to decodetree
      target/arm: Fix short-vector increment behaviour

Richard Henderson (3):
      target/arm: Use tcg_gen_gvec_bitsel
      target/arm: Fix output of PAuth Auth
      decodetree: Fix comparison of Field

 target/arm/Makefile.objs          |   13 +
 tests/tcg/aarch64/Makefile.target |    2 +-
 target/arm/cpu.h                  |   11 +
 target/arm/translate-a64.h        |    2 +
 target/arm/translate.h            |    3 -
 hw/arm/smmuv3.c                   |    2 +-
 hw/core/bus.c                     |   21 +-
 target/arm/cpu.c                  |    6 +
 target/arm/helper.c               |   75 +-
 target/arm/pauth_helper.c         |    4 +-
 target/arm/translate-a64.c        |   15 +-
 target/arm/translate-vfp.inc.c    | 2672 +++++++++++++++++++++++++++++++++++++
 target/arm/translate.c            | 1581 +---------------------
 tests/tcg/aarch64/pauth-2.c       |   61 +
 scripts/decodetree.py             |    2 +-
 target/arm/vfp-uncond.decode      |   63 +
 target/arm/vfp.decode             |  242 ++++
 17 files changed, 3203 insertions(+), 1572 deletions(-)
 create mode 100644 target/arm/translate-vfp.inc.c
 create mode 100644 tests/tcg/aarch64/pauth-2.c
 create mode 100644 target/arm/vfp-uncond.decode
 create mode 100644 target/arm/vfp.decode

Re: [Qemu-devel] [PULL v2 00/47] target-arm queue
Posted by Peter Maydell 4 years, 10 months ago
On Thu, 13 Jun 2019 at 15:16, Peter Maydell <peter.maydell@linaro.org> wrote:
>
> v2: dropped USHL/SSHL patch
>
> The following changes since commit 785a602eae7ad97076b9794ebaba072ad4a9f74f:
>
>   Merge remote-tracking branch 'remotes/kraxel/tags/vga-20190613-pull-request' into staging (2019-06-13 13:25:25 +0100)
>
> are available in the Git repository at:
>
>   https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190613-1
>
> for you to fetch changes up to 18cf951af9a27ae573a6fa17f9d0c103f7b7679b:
>
>   target/arm: Fix short-vector increment behaviour (2019-06-13 15:14:06 +0100)
>
> ----------------------------------------------------------------
> target-arm queue:
>  * convert aarch32 VFP decoder to decodetree
>    (includes tightening up decode in a few places)
>  * fix minor bugs in VFP short-vector handling
>  * hw/core/bus.c: Only the main system bus can have no parent
>  * smmuv3: Fix decoding of ID register range
>  * Implement NSACR gating of floating point
>  * Use tcg_gen_gvec_bitsel
>

Applied, thanks.

Please update the changelog at https://wiki.qemu.org/ChangeLog/4.1
for any user-visible changes.

-- PMM