1 | Not very much here, but several people have fallen over | 1 | This is mostly RTH's tcg_constant refactoring work, plus a few |
---|---|---|---|
2 | the vector operation segfault bug, so let's get the fix | 2 | other things. |
3 | into master. | ||
4 | 3 | ||
5 | thanks | 4 | thanks |
6 | -- PMM | 5 | -- PMM |
7 | 6 | ||
8 | The following changes since commit d418238dca7b4e0b124135827ead3076233052b1: | 7 | The following changes since commit cf6f26d6f9b2015ee12b4604b79359e76784163a: |
9 | 8 | ||
10 | Merge remote-tracking branch 'remotes/rth/tags/pull-rng-20190522' into staging (2019-05-23 12:57:17 +0100) | 9 | Merge tag 'kraxel-20220427-pull-request' of git://git.kraxel.org/qemu into staging (2022-04-27 10:49:28 -0700) |
11 | 10 | ||
12 | are available in the Git repository at: | 11 | are available in the Git repository at: |
13 | 12 | ||
14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190523 | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220428 |
15 | 14 | ||
16 | for you to fetch changes up to 98e4f4fdb8ea05d840f51f47125924c2bb9df2df: | 15 | for you to fetch changes up to f8e7163d9e6740b5cef02bf73a17a59d0bef8bdb: |
17 | 16 | ||
18 | hw/arm/exynos4210: QOM'ify the Exynos4210 SoC (2019-05-23 14:47:44 +0100) | 17 | hw/arm/smmuv3: Advertise support for SMMUv3.2-BBML2 (2022-04-28 13:59:23 +0100) |
19 | 18 | ||
20 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
21 | target-arm queue: | 20 | target-arm queue: |
22 | * exynos4210: QOM'ify the Exynos4210 SoC | 21 | * refactor to use tcg_constant where appropriate |
23 | * exynos4210: Add DMA support for the Exynos4210 | 22 | * Advertise support for FEAT_TTL and FEAT_BBM level 2 |
24 | * arm_gicv3: Fix writes to ICC_CTLR_EL3 | 23 | * smmuv3: Cache event fault record |
25 | * arm_gicv3: Fix write of ICH_VMCR_EL2.{VBPR0, VBPR1} | 24 | * smmuv3: Add space in guest error message |
26 | * target/arm: Fix vector operation segfault | 25 | * smmuv3: Advertise support for SMMUv3.2-BBML2 |
27 | * target/arm: Minor improvements to BFXIL, EXTR | ||
28 | 26 | ||
29 | ---------------------------------------------------------------- | 27 | ---------------------------------------------------------------- |
30 | Alistair Francis (1): | 28 | Damien Hedde (1): |
31 | target/arm: Fix vector operation segfault | 29 | target/arm: Disable cryptographic instructions when neon is disabled |
32 | 30 | ||
33 | Guenter Roeck (1): | 31 | Jean-Philippe Brucker (2): |
34 | hw/arm/exynos4210: Add DMA support for the Exynos4210 | 32 | hw/arm/smmuv3: Cache event fault record |
33 | hw/arm/smmuv3: Add space in guest error message | ||
35 | 34 | ||
36 | Peter Maydell (5): | 35 | Peter Maydell (3): |
37 | arm: Move system_clock_scale to armv7m_systick.h | 36 | target/arm: Advertise support for FEAT_TTL |
38 | arm: Remove unnecessary includes of hw/arm/arm.h | 37 | target/arm: Advertise support for FEAT_BBM level 2 |
39 | arm: Rename hw/arm/arm.h to hw/arm/boot.h | 38 | hw/arm/smmuv3: Advertise support for SMMUv3.2-BBML2 |
40 | hw/intc/arm_gicv3: Fix write of ICH_VMCR_EL2.{VBPR0, VBPR1} | ||
41 | hw/intc/arm_gicv3: Fix writes to ICC_CTLR_EL3 | ||
42 | 39 | ||
43 | Philippe Mathieu-Daudé (3): | 40 | Richard Henderson (48): |
44 | hw/arm/exynos4: Remove unuseful debug code | 41 | target/arm: Use tcg_constant in gen_probe_access |
45 | hw/arm/exynos4: Use the IEC binary prefix definitions | 42 | target/arm: Use tcg_constant in gen_mte_check* |
46 | hw/arm/exynos4210: QOM'ify the Exynos4210 SoC | 43 | target/arm: Use tcg_constant in gen_exception* |
44 | target/arm: Use tcg_constant in gen_adc_CC | ||
45 | target/arm: Use tcg_constant in handle_msr_i | ||
46 | target/arm: Use tcg_constant in handle_sys | ||
47 | target/arm: Use tcg_constant in disas_exc | ||
48 | target/arm: Use tcg_constant in gen_compare_and_swap_pair | ||
49 | target/arm: Use tcg_constant in disas_ld_lit | ||
50 | target/arm: Use tcg_constant in disas_ldst_* | ||
51 | target/arm: Use tcg_constant in disas_add_sum_imm* | ||
52 | target/arm: Use tcg_constant in disas_movw_imm | ||
53 | target/arm: Use tcg_constant in shift_reg_imm | ||
54 | target/arm: Use tcg_constant in disas_cond_select | ||
55 | target/arm: Use tcg_constant in handle_{rev16,crc32} | ||
56 | target/arm: Use tcg_constant in disas_data_proc_2src | ||
57 | target/arm: Use tcg_constant in disas_fp* | ||
58 | target/arm: Use tcg_constant in simd shift expanders | ||
59 | target/arm: Use tcg_constant in simd fp/int conversion | ||
60 | target/arm: Use tcg_constant in 2misc expanders | ||
61 | target/arm: Use tcg_constant in balance of translate-a64.c | ||
62 | target/arm: Use tcg_constant for aa32 exceptions | ||
63 | target/arm: Use tcg_constant for disas_iwmmxt_insn | ||
64 | target/arm: Use tcg_constant for gen_{msr,mrs} | ||
65 | target/arm: Use tcg_constant for vector shift expanders | ||
66 | target/arm: Use tcg_constant for do_coproc_insn | ||
67 | target/arm: Use tcg_constant for gen_srs | ||
68 | target/arm: Use tcg_constant for op_s_{rri,rxi}_rot | ||
69 | target/arm: Use tcg_constant for MOVW, UMAAL, CRC32 | ||
70 | target/arm: Use tcg_constant for v7m MRS, MSR | ||
71 | target/arm: Use tcg_constant for TT, SAT, SMMLA | ||
72 | target/arm: Use tcg_constant in LDM, STM | ||
73 | target/arm: Use tcg_constant in CLRM, DLS, WLS, LE | ||
74 | target/arm: Use tcg_constant in trans_CPS_v7m | ||
75 | target/arm: Use tcg_constant in trans_CSEL | ||
76 | target/arm: Use tcg_constant for trans_INDEX_* | ||
77 | target/arm: Use tcg_constant in SINCDEC, INCDEC | ||
78 | target/arm: Use tcg_constant in FCPY, CPY | ||
79 | target/arm: Use tcg_constant in {incr, wrap}_last_active | ||
80 | target/arm: Use tcg_constant in do_clast_scalar | ||
81 | target/arm: Use tcg_constant in WHILE | ||
82 | target/arm: Use tcg_constant in LD1, ST1 | ||
83 | target/arm: Use tcg_constant in SUBR | ||
84 | target/arm: Use tcg_constant in do_zzi_{sat, ool}, do_fp_imm | ||
85 | target/arm: Use tcg_constant for predicate descriptors | ||
86 | target/arm: Use tcg_constant for do_brk{2,3} | ||
87 | target/arm: Use tcg_constant for vector descriptor | ||
88 | target/arm: Use field names for accessing DBGWCRn | ||
47 | 89 | ||
48 | Richard Henderson (2): | 90 | docs/system/arm/emulation.rst | 2 + |
49 | target/arm: Use extract2 for EXTR | 91 | hw/arm/smmuv3-internal.h | 2 +- |
50 | target/arm: Simplify BFXIL expansion | 92 | include/hw/arm/smmu-common.h | 1 + |
51 | 93 | target/arm/internals.h | 12 ++ | |
52 | include/hw/arm/allwinner-a10.h | 2 +- | 94 | hw/arm/smmuv3.c | 17 +-- |
53 | include/hw/arm/aspeed_soc.h | 1 - | 95 | target/arm/cpu.c | 9 ++ |
54 | include/hw/arm/bcm2836.h | 1 - | 96 | target/arm/cpu64.c | 2 + |
55 | include/hw/arm/{arm.h => boot.h} | 12 +++------ | 97 | target/arm/debug_helper.c | 10 +- |
56 | include/hw/arm/exynos4210.h | 9 +++++-- | 98 | target/arm/helper.c | 8 +- |
57 | include/hw/arm/fsl-imx25.h | 2 +- | 99 | target/arm/kvm64.c | 14 +- |
58 | include/hw/arm/fsl-imx31.h | 2 +- | 100 | target/arm/translate-a64.c | 301 +++++++++++++----------------------------- |
59 | include/hw/arm/fsl-imx6.h | 2 +- | 101 | target/arm/translate-sve.c | 202 ++++++++++------------------ |
60 | include/hw/arm/fsl-imx6ul.h | 2 +- | 102 | target/arm/translate.c | 244 ++++++++++++---------------------- |
61 | include/hw/arm/fsl-imx7.h | 2 +- | 103 | 13 files changed, 293 insertions(+), 531 deletions(-) |
62 | include/hw/arm/virt.h | 2 +- | ||
63 | include/hw/arm/xlnx-versal.h | 2 +- | ||
64 | include/hw/arm/xlnx-zynqmp.h | 2 +- | ||
65 | include/hw/timer/armv7m_systick.h | 22 ++++++++++++++++ | ||
66 | hw/arm/armsse.c | 2 +- | ||
67 | hw/arm/armv7m.c | 2 +- | ||
68 | hw/arm/aspeed.c | 2 +- | ||
69 | hw/arm/boot.c | 2 +- | ||
70 | hw/arm/collie.c | 2 +- | ||
71 | hw/arm/exynos4210.c | 54 ++++++++++++++++++++++++++++++++++++--- | ||
72 | hw/arm/exynos4_boards.c | 40 ++++++++--------------------- | ||
73 | hw/arm/highbank.c | 2 +- | ||
74 | hw/arm/integratorcp.c | 2 +- | ||
75 | hw/arm/mainstone.c | 2 +- | ||
76 | hw/arm/microbit.c | 2 +- | ||
77 | hw/arm/mps2-tz.c | 2 +- | ||
78 | hw/arm/mps2.c | 2 +- | ||
79 | hw/arm/msf2-soc.c | 1 - | ||
80 | hw/arm/msf2-som.c | 2 +- | ||
81 | hw/arm/musca.c | 2 +- | ||
82 | hw/arm/musicpal.c | 2 +- | ||
83 | hw/arm/netduino2.c | 2 +- | ||
84 | hw/arm/nrf51_soc.c | 2 +- | ||
85 | hw/arm/nseries.c | 2 +- | ||
86 | hw/arm/omap1.c | 2 +- | ||
87 | hw/arm/omap2.c | 2 +- | ||
88 | hw/arm/omap_sx1.c | 2 +- | ||
89 | hw/arm/palm.c | 2 +- | ||
90 | hw/arm/raspi.c | 2 +- | ||
91 | hw/arm/realview.c | 2 +- | ||
92 | hw/arm/spitz.c | 2 +- | ||
93 | hw/arm/stellaris.c | 2 +- | ||
94 | hw/arm/stm32f205_soc.c | 2 +- | ||
95 | hw/arm/strongarm.c | 2 +- | ||
96 | hw/arm/tosa.c | 2 +- | ||
97 | hw/arm/versatilepb.c | 2 +- | ||
98 | hw/arm/vexpress.c | 2 +- | ||
99 | hw/arm/virt.c | 2 +- | ||
100 | hw/arm/xilinx_zynq.c | 2 +- | ||
101 | hw/arm/xlnx-versal.c | 2 +- | ||
102 | hw/arm/z2.c | 2 +- | ||
103 | hw/intc/arm_gicv3_cpuif.c | 6 ++--- | ||
104 | hw/intc/armv7m_nvic.c | 1 - | ||
105 | target/arm/arm-semi.c | 1 - | ||
106 | target/arm/cpu.c | 1 - | ||
107 | target/arm/cpu64.c | 1 - | ||
108 | target/arm/kvm.c | 1 - | ||
109 | target/arm/kvm32.c | 1 - | ||
110 | target/arm/kvm64.c | 1 - | ||
111 | target/arm/translate-a64.c | 44 ++++++++++++++++--------------- | ||
112 | target/arm/translate.c | 4 +-- | ||
113 | 61 files changed, 164 insertions(+), 123 deletions(-) | ||
114 | rename include/hw/arm/{arm.h => boot.h} (96%) | ||
115 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-2-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 12 ++++-------- | ||
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void gen_address_with_allocation_tag0(TCGv_i64 dst, TCGv_i64 src) | ||
16 | static void gen_probe_access(DisasContext *s, TCGv_i64 ptr, | ||
17 | MMUAccessType acc, int log2_size) | ||
18 | { | ||
19 | - TCGv_i32 t_acc = tcg_const_i32(acc); | ||
20 | - TCGv_i32 t_idx = tcg_const_i32(get_mem_index(s)); | ||
21 | - TCGv_i32 t_size = tcg_const_i32(1 << log2_size); | ||
22 | - | ||
23 | - gen_helper_probe_access(cpu_env, ptr, t_acc, t_idx, t_size); | ||
24 | - tcg_temp_free_i32(t_acc); | ||
25 | - tcg_temp_free_i32(t_idx); | ||
26 | - tcg_temp_free_i32(t_size); | ||
27 | + gen_helper_probe_access(cpu_env, ptr, | ||
28 | + tcg_constant_i32(acc), | ||
29 | + tcg_constant_i32(get_mem_index(s)), | ||
30 | + tcg_constant_i32(1 << log2_size)); | ||
31 | } | ||
32 | |||
33 | /* | ||
34 | -- | ||
35 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-3-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 10 ++-------- | ||
9 | 1 file changed, 2 insertions(+), 8 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, | ||
16 | int core_idx) | ||
17 | { | ||
18 | if (tag_checked && s->mte_active[is_unpriv]) { | ||
19 | - TCGv_i32 tcg_desc; | ||
20 | TCGv_i64 ret; | ||
21 | int desc = 0; | ||
22 | |||
23 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, | ||
24 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
25 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
26 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << log2_size) - 1); | ||
27 | - tcg_desc = tcg_const_i32(desc); | ||
28 | |||
29 | ret = new_tmp_a64(s); | ||
30 | - gen_helper_mte_check(ret, cpu_env, tcg_desc, addr); | ||
31 | - tcg_temp_free_i32(tcg_desc); | ||
32 | + gen_helper_mte_check(ret, cpu_env, tcg_constant_i32(desc), addr); | ||
33 | |||
34 | return ret; | ||
35 | } | ||
36 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
37 | bool tag_checked, int size) | ||
38 | { | ||
39 | if (tag_checked && s->mte_active[0]) { | ||
40 | - TCGv_i32 tcg_desc; | ||
41 | TCGv_i64 ret; | ||
42 | int desc = 0; | ||
43 | |||
44 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
45 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
46 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
47 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, size - 1); | ||
48 | - tcg_desc = tcg_const_i32(desc); | ||
49 | |||
50 | ret = new_tmp_a64(s); | ||
51 | - gen_helper_mte_check(ret, cpu_env, tcg_desc, addr); | ||
52 | - tcg_temp_free_i32(tcg_desc); | ||
53 | + gen_helper_mte_check(ret, cpu_env, tcg_constant_i32(desc), addr); | ||
54 | |||
55 | return ret; | ||
56 | } | ||
57 | -- | ||
58 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-4-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 11 ++--------- | ||
9 | 1 file changed, 2 insertions(+), 9 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void gen_rebuild_hflags(DisasContext *s) | ||
16 | |||
17 | static void gen_exception_internal(int excp) | ||
18 | { | ||
19 | - TCGv_i32 tcg_excp = tcg_const_i32(excp); | ||
20 | - | ||
21 | assert(excp_is_internal(excp)); | ||
22 | - gen_helper_exception_internal(cpu_env, tcg_excp); | ||
23 | - tcg_temp_free_i32(tcg_excp); | ||
24 | + gen_helper_exception_internal(cpu_env, tcg_constant_i32(excp)); | ||
25 | } | ||
26 | |||
27 | static void gen_exception_internal_insn(DisasContext *s, uint64_t pc, int excp) | ||
28 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal_insn(DisasContext *s, uint64_t pc, int excp) | ||
29 | |||
30 | static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syndrome) | ||
31 | { | ||
32 | - TCGv_i32 tcg_syn; | ||
33 | - | ||
34 | gen_a64_set_pc_im(s->pc_curr); | ||
35 | - tcg_syn = tcg_const_i32(syndrome); | ||
36 | - gen_helper_exception_bkpt_insn(cpu_env, tcg_syn); | ||
37 | - tcg_temp_free_i32(tcg_syn); | ||
38 | + gen_helper_exception_bkpt_insn(cpu_env, tcg_constant_i32(syndrome)); | ||
39 | s->base.is_jmp = DISAS_NORETURN; | ||
40 | } | ||
41 | |||
42 | -- | ||
43 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Note that tmp was doing double-duty as zero | ||
4 | and then later as a temporary in its own right. | ||
5 | Split the use of 0 to a new variable 'zero'. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20220426163043.100432-5-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-a64.c | 26 +++++++++++++------------- | ||
13 | 1 file changed, 13 insertions(+), 13 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate-a64.c | ||
18 | +++ b/target/arm/translate-a64.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void gen_adc(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
20 | static void gen_adc_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
21 | { | ||
22 | if (sf) { | ||
23 | - TCGv_i64 result, cf_64, vf_64, tmp; | ||
24 | - result = tcg_temp_new_i64(); | ||
25 | - cf_64 = tcg_temp_new_i64(); | ||
26 | - vf_64 = tcg_temp_new_i64(); | ||
27 | - tmp = tcg_const_i64(0); | ||
28 | + TCGv_i64 result = tcg_temp_new_i64(); | ||
29 | + TCGv_i64 cf_64 = tcg_temp_new_i64(); | ||
30 | + TCGv_i64 vf_64 = tcg_temp_new_i64(); | ||
31 | + TCGv_i64 tmp = tcg_temp_new_i64(); | ||
32 | + TCGv_i64 zero = tcg_constant_i64(0); | ||
33 | |||
34 | tcg_gen_extu_i32_i64(cf_64, cpu_CF); | ||
35 | - tcg_gen_add2_i64(result, cf_64, t0, tmp, cf_64, tmp); | ||
36 | - tcg_gen_add2_i64(result, cf_64, result, cf_64, t1, tmp); | ||
37 | + tcg_gen_add2_i64(result, cf_64, t0, zero, cf_64, zero); | ||
38 | + tcg_gen_add2_i64(result, cf_64, result, cf_64, t1, zero); | ||
39 | tcg_gen_extrl_i64_i32(cpu_CF, cf_64); | ||
40 | gen_set_NZ64(result); | ||
41 | |||
42 | @@ -XXX,XX +XXX,XX @@ static void gen_adc_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
43 | tcg_temp_free_i64(cf_64); | ||
44 | tcg_temp_free_i64(result); | ||
45 | } else { | ||
46 | - TCGv_i32 t0_32, t1_32, tmp; | ||
47 | - t0_32 = tcg_temp_new_i32(); | ||
48 | - t1_32 = tcg_temp_new_i32(); | ||
49 | - tmp = tcg_const_i32(0); | ||
50 | + TCGv_i32 t0_32 = tcg_temp_new_i32(); | ||
51 | + TCGv_i32 t1_32 = tcg_temp_new_i32(); | ||
52 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
53 | + TCGv_i32 zero = tcg_constant_i32(0); | ||
54 | |||
55 | tcg_gen_extrl_i64_i32(t0_32, t0); | ||
56 | tcg_gen_extrl_i64_i32(t1_32, t1); | ||
57 | - tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, tmp, cpu_CF, tmp); | ||
58 | - tcg_gen_add2_i32(cpu_NF, cpu_CF, cpu_NF, cpu_CF, t1_32, tmp); | ||
59 | + tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, zero, cpu_CF, zero); | ||
60 | + tcg_gen_add2_i32(cpu_NF, cpu_CF, cpu_NF, cpu_CF, t1_32, zero); | ||
61 | |||
62 | tcg_gen_mov_i32(cpu_ZF, cpu_NF); | ||
63 | tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32); | ||
64 | -- | ||
65 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-6-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 13 +++---------- | ||
9 | 1 file changed, 3 insertions(+), 10 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void gen_axflag(void) | ||
16 | static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
17 | unsigned int op1, unsigned int op2, unsigned int crm) | ||
18 | { | ||
19 | - TCGv_i32 t1; | ||
20 | int op = op1 << 3 | op2; | ||
21 | |||
22 | /* End the TB by default, chaining is ok. */ | ||
23 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
24 | if (s->current_el == 0) { | ||
25 | goto do_unallocated; | ||
26 | } | ||
27 | - t1 = tcg_const_i32(crm & PSTATE_SP); | ||
28 | - gen_helper_msr_i_spsel(cpu_env, t1); | ||
29 | - tcg_temp_free_i32(t1); | ||
30 | + gen_helper_msr_i_spsel(cpu_env, tcg_constant_i32(crm & PSTATE_SP)); | ||
31 | break; | ||
32 | |||
33 | case 0x19: /* SSBS */ | ||
34 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
35 | break; | ||
36 | |||
37 | case 0x1e: /* DAIFSet */ | ||
38 | - t1 = tcg_const_i32(crm); | ||
39 | - gen_helper_msr_i_daifset(cpu_env, t1); | ||
40 | - tcg_temp_free_i32(t1); | ||
41 | + gen_helper_msr_i_daifset(cpu_env, tcg_constant_i32(crm)); | ||
42 | break; | ||
43 | |||
44 | case 0x1f: /* DAIFClear */ | ||
45 | - t1 = tcg_const_i32(crm); | ||
46 | - gen_helper_msr_i_daifclear(cpu_env, t1); | ||
47 | - tcg_temp_free_i32(t1); | ||
48 | + gen_helper_msr_i_daifclear(cpu_env, tcg_constant_i32(crm)); | ||
49 | /* For DAIFClear, exit the cpu loop to re-evaluate pending IRQs. */ | ||
50 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
51 | break; | ||
52 | -- | ||
53 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-7-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 31 +++++++++---------------------- | ||
9 | 1 file changed, 9 insertions(+), 22 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
16 | /* Emit code to perform further access permissions checks at | ||
17 | * runtime; this may result in an exception. | ||
18 | */ | ||
19 | - TCGv_ptr tmpptr; | ||
20 | - TCGv_i32 tcg_syn, tcg_isread; | ||
21 | uint32_t syndrome; | ||
22 | |||
23 | - gen_a64_set_pc_im(s->pc_curr); | ||
24 | - tmpptr = tcg_const_ptr(ri); | ||
25 | syndrome = syn_aa64_sysregtrap(op0, op1, op2, crn, crm, rt, isread); | ||
26 | - tcg_syn = tcg_const_i32(syndrome); | ||
27 | - tcg_isread = tcg_const_i32(isread); | ||
28 | - gen_helper_access_check_cp_reg(cpu_env, tmpptr, tcg_syn, tcg_isread); | ||
29 | - tcg_temp_free_ptr(tmpptr); | ||
30 | - tcg_temp_free_i32(tcg_syn); | ||
31 | - tcg_temp_free_i32(tcg_isread); | ||
32 | + gen_a64_set_pc_im(s->pc_curr); | ||
33 | + gen_helper_access_check_cp_reg(cpu_env, | ||
34 | + tcg_constant_ptr(ri), | ||
35 | + tcg_constant_i32(syndrome), | ||
36 | + tcg_constant_i32(isread)); | ||
37 | } else if (ri->type & ARM_CP_RAISES_EXC) { | ||
38 | /* | ||
39 | * The readfn or writefn might raise an exception; | ||
40 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
41 | case ARM_CP_DC_ZVA: | ||
42 | /* Writes clear the aligned block of memory which rt points into. */ | ||
43 | if (s->mte_active[0]) { | ||
44 | - TCGv_i32 t_desc; | ||
45 | int desc = 0; | ||
46 | |||
47 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
48 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
49 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
50 | - t_desc = tcg_const_i32(desc); | ||
51 | |||
52 | tcg_rt = new_tmp_a64(s); | ||
53 | - gen_helper_mte_check_zva(tcg_rt, cpu_env, t_desc, cpu_reg(s, rt)); | ||
54 | - tcg_temp_free_i32(t_desc); | ||
55 | + gen_helper_mte_check_zva(tcg_rt, cpu_env, | ||
56 | + tcg_constant_i32(desc), cpu_reg(s, rt)); | ||
57 | } else { | ||
58 | tcg_rt = clean_data_tbi(s, cpu_reg(s, rt)); | ||
59 | } | ||
60 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
61 | if (ri->type & ARM_CP_CONST) { | ||
62 | tcg_gen_movi_i64(tcg_rt, ri->resetvalue); | ||
63 | } else if (ri->readfn) { | ||
64 | - TCGv_ptr tmpptr; | ||
65 | - tmpptr = tcg_const_ptr(ri); | ||
66 | - gen_helper_get_cp_reg64(tcg_rt, cpu_env, tmpptr); | ||
67 | - tcg_temp_free_ptr(tmpptr); | ||
68 | + gen_helper_get_cp_reg64(tcg_rt, cpu_env, tcg_constant_ptr(ri)); | ||
69 | } else { | ||
70 | tcg_gen_ld_i64(tcg_rt, cpu_env, ri->fieldoffset); | ||
71 | } | ||
72 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
73 | /* If not forbidden by access permissions, treat as WI */ | ||
74 | return; | ||
75 | } else if (ri->writefn) { | ||
76 | - TCGv_ptr tmpptr; | ||
77 | - tmpptr = tcg_const_ptr(ri); | ||
78 | - gen_helper_set_cp_reg64(cpu_env, tmpptr, tcg_rt); | ||
79 | - tcg_temp_free_ptr(tmpptr); | ||
80 | + gen_helper_set_cp_reg64(cpu_env, tcg_constant_ptr(ri), tcg_rt); | ||
81 | } else { | ||
82 | tcg_gen_st_i64(tcg_rt, cpu_env, ri->fieldoffset); | ||
83 | } | ||
84 | -- | ||
85 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-8-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 5 +---- | ||
9 | 1 file changed, 1 insertion(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
16 | int opc = extract32(insn, 21, 3); | ||
17 | int op2_ll = extract32(insn, 0, 5); | ||
18 | int imm16 = extract32(insn, 5, 16); | ||
19 | - TCGv_i32 tmp; | ||
20 | |||
21 | switch (opc) { | ||
22 | case 0: | ||
23 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
24 | break; | ||
25 | } | ||
26 | gen_a64_set_pc_im(s->pc_curr); | ||
27 | - tmp = tcg_const_i32(syn_aa64_smc(imm16)); | ||
28 | - gen_helper_pre_smc(cpu_env, tmp); | ||
29 | - tcg_temp_free_i32(tmp); | ||
30 | + gen_helper_pre_smc(cpu_env, tcg_constant_i32(syn_aa64_smc(imm16))); | ||
31 | gen_ss_advance(s); | ||
32 | gen_exception_insn(s, s->base.pc_next, EXCP_SMC, | ||
33 | syn_aa64_smc(imm16), 3); | ||
34 | -- | ||
35 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-9-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 6 ++---- | ||
9 | 1 file changed, 2 insertions(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
16 | tcg_temp_free_i64(cmp); | ||
17 | } else if (tb_cflags(s->base.tb) & CF_PARALLEL) { | ||
18 | if (HAVE_CMPXCHG128) { | ||
19 | - TCGv_i32 tcg_rs = tcg_const_i32(rs); | ||
20 | + TCGv_i32 tcg_rs = tcg_constant_i32(rs); | ||
21 | if (s->be_data == MO_LE) { | ||
22 | gen_helper_casp_le_parallel(cpu_env, tcg_rs, | ||
23 | clean_addr, t1, t2); | ||
24 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
25 | gen_helper_casp_be_parallel(cpu_env, tcg_rs, | ||
26 | clean_addr, t1, t2); | ||
27 | } | ||
28 | - tcg_temp_free_i32(tcg_rs); | ||
29 | } else { | ||
30 | gen_helper_exit_atomic(cpu_env); | ||
31 | s->base.is_jmp = DISAS_NORETURN; | ||
32 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
33 | TCGv_i64 a2 = tcg_temp_new_i64(); | ||
34 | TCGv_i64 c1 = tcg_temp_new_i64(); | ||
35 | TCGv_i64 c2 = tcg_temp_new_i64(); | ||
36 | - TCGv_i64 zero = tcg_const_i64(0); | ||
37 | + TCGv_i64 zero = tcg_constant_i64(0); | ||
38 | |||
39 | /* Load the two words, in memory order. */ | ||
40 | tcg_gen_qemu_ld_i64(d1, clean_addr, memidx, | ||
41 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
42 | tcg_temp_free_i64(a2); | ||
43 | tcg_temp_free_i64(c1); | ||
44 | tcg_temp_free_i64(c2); | ||
45 | - tcg_temp_free_i64(zero); | ||
46 | |||
47 | /* Write back the data from memory to Rs. */ | ||
48 | tcg_gen_mov_i64(s1, d1); | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-10-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 3 +-- | ||
9 | 1 file changed, 1 insertion(+), 2 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
16 | |||
17 | tcg_rt = cpu_reg(s, rt); | ||
18 | |||
19 | - clean_addr = tcg_const_i64(s->pc_curr + imm); | ||
20 | + clean_addr = tcg_constant_i64(s->pc_curr + imm); | ||
21 | if (is_vector) { | ||
22 | do_fp_ld(s, rt, clean_addr, size); | ||
23 | } else { | ||
24 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
25 | do_gpr_ld(s, tcg_rt, clean_addr, size + is_signed * MO_SIGN, | ||
26 | false, true, rt, iss_sf, false); | ||
27 | } | ||
28 | - tcg_temp_free_i64(clean_addr); | ||
29 | } | ||
30 | |||
31 | /* | ||
32 | -- | ||
33 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is, after all, how we implement extract2 in tcg/aarch64. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20220426163043.100432-11-richard.henderson@linaro.org |
7 | Message-id: 20190514011129.11330-2-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 7 | --- |
10 | target/arm/translate-a64.c | 38 ++++++++++++++++++++------------------ | 8 | target/arm/translate-a64.c | 9 +++------ |
11 | 1 file changed, 20 insertions(+), 18 deletions(-) | 9 | 1 file changed, 3 insertions(+), 6 deletions(-) |
12 | 10 | ||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-a64.c | 13 | --- a/target/arm/translate-a64.c |
16 | +++ b/target/arm/translate-a64.c | 14 | +++ b/target/arm/translate-a64.c |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) |
18 | } else { | 16 | mop = endian | size | align; |
19 | tcg_gen_ext32u_i64(tcg_rd, cpu_reg(s, rm)); | 17 | |
20 | } | 18 | elements = (is_q ? 16 : 8) >> size; |
21 | - } else if (rm == rn) { /* ROR */ | 19 | - tcg_ebytes = tcg_const_i64(1 << size); |
22 | - tcg_rm = cpu_reg(s, rm); | 20 | + tcg_ebytes = tcg_constant_i64(1 << size); |
23 | - if (sf) { | 21 | for (r = 0; r < rpt; r++) { |
24 | - tcg_gen_rotri_i64(tcg_rd, tcg_rm, imm); | 22 | int e; |
25 | - } else { | 23 | for (e = 0; e < elements; e++) { |
26 | - TCGv_i32 tmp = tcg_temp_new_i32(); | 24 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) |
27 | - tcg_gen_extrl_i64_i32(tmp, tcg_rm); | ||
28 | - tcg_gen_rotri_i32(tmp, tmp, imm); | ||
29 | - tcg_gen_extu_i32_i64(tcg_rd, tmp); | ||
30 | - tcg_temp_free_i32(tmp); | ||
31 | - } | ||
32 | } else { | ||
33 | - tcg_rm = read_cpu_reg(s, rm, sf); | ||
34 | - tcg_rn = read_cpu_reg(s, rn, sf); | ||
35 | - tcg_gen_shri_i64(tcg_rm, tcg_rm, imm); | ||
36 | - tcg_gen_shli_i64(tcg_rn, tcg_rn, bitsize - imm); | ||
37 | - tcg_gen_or_i64(tcg_rd, tcg_rm, tcg_rn); | ||
38 | - if (!sf) { | ||
39 | - tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
40 | + tcg_rm = cpu_reg(s, rm); | ||
41 | + tcg_rn = cpu_reg(s, rn); | ||
42 | + | ||
43 | + if (sf) { | ||
44 | + /* Specialization to ROR happens in EXTRACT2. */ | ||
45 | + tcg_gen_extract2_i64(tcg_rd, tcg_rm, tcg_rn, imm); | ||
46 | + } else { | ||
47 | + TCGv_i32 t0 = tcg_temp_new_i32(); | ||
48 | + | ||
49 | + tcg_gen_extrl_i64_i32(t0, tcg_rm); | ||
50 | + if (rm == rn) { | ||
51 | + tcg_gen_rotri_i32(t0, t0, imm); | ||
52 | + } else { | ||
53 | + TCGv_i32 t1 = tcg_temp_new_i32(); | ||
54 | + tcg_gen_extrl_i64_i32(t1, tcg_rn); | ||
55 | + tcg_gen_extract2_i32(t0, t0, t1, imm); | ||
56 | + tcg_temp_free_i32(t1); | ||
57 | + } | ||
58 | + tcg_gen_extu_i32_i64(tcg_rd, t0); | ||
59 | + tcg_temp_free_i32(t0); | ||
60 | } | 25 | } |
61 | } | 26 | } |
62 | } | 27 | } |
28 | - tcg_temp_free_i64(tcg_ebytes); | ||
29 | |||
30 | if (!is_store) { | ||
31 | /* For non-quad operations, setting a slice of the low | ||
32 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
33 | total); | ||
34 | mop = finalize_memop(s, scale); | ||
35 | |||
36 | - tcg_ebytes = tcg_const_i64(1 << scale); | ||
37 | + tcg_ebytes = tcg_constant_i64(1 << scale); | ||
38 | for (xs = 0; xs < selem; xs++) { | ||
39 | if (replicate) { | ||
40 | /* Load and replicate to all elements */ | ||
41 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
42 | tcg_gen_add_i64(clean_addr, clean_addr, tcg_ebytes); | ||
43 | rt = (rt + 1) % 32; | ||
44 | } | ||
45 | - tcg_temp_free_i64(tcg_ebytes); | ||
46 | |||
47 | if (is_postidx) { | ||
48 | if (rm == 31) { | ||
49 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
50 | |||
51 | if (is_zero) { | ||
52 | TCGv_i64 clean_addr = clean_data_tbi(s, addr); | ||
53 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
54 | + TCGv_i64 tcg_zero = tcg_constant_i64(0); | ||
55 | int mem_index = get_mem_index(s); | ||
56 | int i, n = (1 + is_pair) << LOG2_TAG_GRANULE; | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
59 | tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
60 | tcg_gen_qemu_st_i64(tcg_zero, clean_addr, mem_index, MO_UQ); | ||
61 | } | ||
62 | - tcg_temp_free_i64(tcg_zero); | ||
63 | } | ||
64 | |||
65 | if (index != 0) { | ||
63 | -- | 66 | -- |
64 | 2.20.1 | 67 | 2.25.1 |
65 | |||
66 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-12-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 12 ++++-------- | ||
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_imm(DisasContext *s, uint32_t insn) | ||
16 | tcg_gen_addi_i64(tcg_result, tcg_rn, imm); | ||
17 | } | ||
18 | } else { | ||
19 | - TCGv_i64 tcg_imm = tcg_const_i64(imm); | ||
20 | + TCGv_i64 tcg_imm = tcg_constant_i64(imm); | ||
21 | if (sub_op) { | ||
22 | gen_sub_CC(is_64bit, tcg_result, tcg_rn, tcg_imm); | ||
23 | } else { | ||
24 | gen_add_CC(is_64bit, tcg_result, tcg_rn, tcg_imm); | ||
25 | } | ||
26 | - tcg_temp_free_i64(tcg_imm); | ||
27 | } | ||
28 | |||
29 | if (is_64bit) { | ||
30 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_imm_with_tags(DisasContext *s, uint32_t insn) | ||
31 | tcg_rd = cpu_reg_sp(s, rd); | ||
32 | |||
33 | if (s->ata) { | ||
34 | - TCGv_i32 offset = tcg_const_i32(imm); | ||
35 | - TCGv_i32 tag_offset = tcg_const_i32(uimm4); | ||
36 | - | ||
37 | - gen_helper_addsubg(tcg_rd, cpu_env, tcg_rn, offset, tag_offset); | ||
38 | - tcg_temp_free_i32(tag_offset); | ||
39 | - tcg_temp_free_i32(offset); | ||
40 | + gen_helper_addsubg(tcg_rd, cpu_env, tcg_rn, | ||
41 | + tcg_constant_i32(imm), | ||
42 | + tcg_constant_i32(uimm4)); | ||
43 | } else { | ||
44 | tcg_gen_addi_i64(tcg_rd, tcg_rn, imm); | ||
45 | gen_address_with_allocation_tag0(tcg_rd, tcg_rd); | ||
46 | -- | ||
47 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-13-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 5 +---- | ||
9 | 1 file changed, 1 insertion(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_movw_imm(DisasContext *s, uint32_t insn) | ||
16 | int opc = extract32(insn, 29, 2); | ||
17 | int pos = extract32(insn, 21, 2) << 4; | ||
18 | TCGv_i64 tcg_rd = cpu_reg(s, rd); | ||
19 | - TCGv_i64 tcg_imm; | ||
20 | |||
21 | if (!sf && (pos >= 32)) { | ||
22 | unallocated_encoding(s); | ||
23 | @@ -XXX,XX +XXX,XX @@ static void disas_movw_imm(DisasContext *s, uint32_t insn) | ||
24 | tcg_gen_movi_i64(tcg_rd, imm); | ||
25 | break; | ||
26 | case 3: /* MOVK */ | ||
27 | - tcg_imm = tcg_const_i64(imm); | ||
28 | - tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_imm, pos, 16); | ||
29 | - tcg_temp_free_i64(tcg_imm); | ||
30 | + tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_constant_i64(imm), pos, 16); | ||
31 | if (!sf) { | ||
32 | tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
33 | } | ||
34 | -- | ||
35 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-14-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 6 +----- | ||
9 | 1 file changed, 1 insertion(+), 5 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void shift_reg_imm(TCGv_i64 dst, TCGv_i64 src, int sf, | ||
16 | if (shift_i == 0) { | ||
17 | tcg_gen_mov_i64(dst, src); | ||
18 | } else { | ||
19 | - TCGv_i64 shift_const; | ||
20 | - | ||
21 | - shift_const = tcg_const_i64(shift_i); | ||
22 | - shift_reg(dst, src, sf, shift_type, shift_const); | ||
23 | - tcg_temp_free_i64(shift_const); | ||
24 | + shift_reg(dst, src, sf, shift_type, tcg_constant_i64(shift_i)); | ||
25 | } | ||
26 | } | ||
27 | |||
28 | -- | ||
29 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The mask implied by the extract is redundant with the one | ||
4 | implied by the deposit. Also, fix spelling of BFXIL. | ||
5 | |||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20190514011129.11330-3-richard.henderson@linaro.org | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-15-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | target/arm/translate-a64.c | 6 +++--- | 8 | target/arm/translate-a64.c | 3 +-- |
12 | 1 file changed, 3 insertions(+), 3 deletions(-) | 9 | 1 file changed, 1 insertion(+), 2 deletions(-) |
13 | 10 | ||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-a64.c | 13 | --- a/target/arm/translate-a64.c |
17 | +++ b/target/arm/translate-a64.c | 14 | +++ b/target/arm/translate-a64.c |
18 | @@ -XXX,XX +XXX,XX @@ static void disas_bitfield(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_select(DisasContext *s, uint32_t insn) |
19 | tcg_gen_extract_i64(tcg_rd, tcg_tmp, ri, len); | 16 | tcg_rd = cpu_reg(s, rd); |
20 | return; | 17 | |
21 | } | 18 | a64_test_cc(&c, cond); |
22 | - /* opc == 1, BXFIL fall through to deposit */ | 19 | - zero = tcg_const_i64(0); |
23 | - tcg_gen_extract_i64(tcg_tmp, tcg_tmp, ri, len); | 20 | + zero = tcg_constant_i64(0); |
24 | + /* opc == 1, BFXIL fall through to deposit */ | 21 | |
25 | + tcg_gen_shri_i64(tcg_tmp, tcg_tmp, ri); | 22 | if (rn == 31 && rm == 31 && (else_inc ^ else_inv)) { |
26 | pos = 0; | 23 | /* CSET & CSETM. */ |
27 | } else { | 24 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_select(DisasContext *s, uint32_t insn) |
28 | /* Handle the ri > si case with a deposit | 25 | tcg_gen_movcond_i64(c.cond, tcg_rd, c.value, zero, t_true, t_false); |
29 | @@ -XXX,XX +XXX,XX @@ static void disas_bitfield(DisasContext *s, uint32_t insn) | ||
30 | len = ri; | ||
31 | } | 26 | } |
32 | 27 | ||
33 | - if (opc == 1) { /* BFM, BXFIL */ | 28 | - tcg_temp_free_i64(zero); |
34 | + if (opc == 1) { /* BFM, BFXIL */ | 29 | a64_free_cc(&c); |
35 | tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_tmp, pos, len); | 30 | |
36 | } else { | 31 | if (!sf) { |
37 | /* SBFM or UBFM: We start with zero, and we haven't modified | ||
38 | -- | 32 | -- |
39 | 2.20.1 | 33 | 2.25.1 |
40 | |||
41 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-16-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 7 ++----- | ||
9 | 1 file changed, 2 insertions(+), 5 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void handle_rev16(DisasContext *s, unsigned int sf, | ||
16 | TCGv_i64 tcg_rd = cpu_reg(s, rd); | ||
17 | TCGv_i64 tcg_tmp = tcg_temp_new_i64(); | ||
18 | TCGv_i64 tcg_rn = read_cpu_reg(s, rn, sf); | ||
19 | - TCGv_i64 mask = tcg_const_i64(sf ? 0x00ff00ff00ff00ffull : 0x00ff00ff); | ||
20 | + TCGv_i64 mask = tcg_constant_i64(sf ? 0x00ff00ff00ff00ffull : 0x00ff00ff); | ||
21 | |||
22 | tcg_gen_shri_i64(tcg_tmp, tcg_rn, 8); | ||
23 | tcg_gen_and_i64(tcg_rd, tcg_rn, mask); | ||
24 | @@ -XXX,XX +XXX,XX @@ static void handle_rev16(DisasContext *s, unsigned int sf, | ||
25 | tcg_gen_shli_i64(tcg_rd, tcg_rd, 8); | ||
26 | tcg_gen_or_i64(tcg_rd, tcg_rd, tcg_tmp); | ||
27 | |||
28 | - tcg_temp_free_i64(mask); | ||
29 | tcg_temp_free_i64(tcg_tmp); | ||
30 | } | ||
31 | |||
32 | @@ -XXX,XX +XXX,XX @@ static void handle_crc32(DisasContext *s, | ||
33 | } | ||
34 | |||
35 | tcg_acc = cpu_reg(s, rn); | ||
36 | - tcg_bytes = tcg_const_i32(1 << sz); | ||
37 | + tcg_bytes = tcg_constant_i32(1 << sz); | ||
38 | |||
39 | if (crc32c) { | ||
40 | gen_helper_crc32c_64(cpu_reg(s, rd), tcg_acc, tcg_val, tcg_bytes); | ||
41 | } else { | ||
42 | gen_helper_crc32_64(cpu_reg(s, rd), tcg_acc, tcg_val, tcg_bytes); | ||
43 | } | ||
44 | - | ||
45 | - tcg_temp_free_i32(tcg_bytes); | ||
46 | } | ||
47 | |||
48 | /* Data-processing (2 source) | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Existing temp usage treats t1 as both zero and as a | ||
4 | temporary. Rearrange to only require one temporary, | ||
5 | so remove t1 and rename t2. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20220426163043.100432-17-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-a64.c | 12 +++++------- | ||
13 | 1 file changed, 5 insertions(+), 7 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate-a64.c | ||
18 | +++ b/target/arm/translate-a64.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) | ||
20 | if (sf == 0 || !dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
21 | goto do_unallocated; | ||
22 | } else { | ||
23 | - TCGv_i64 t1 = tcg_const_i64(1); | ||
24 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
25 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
26 | |||
27 | - tcg_gen_extract_i64(t2, cpu_reg_sp(s, rn), 56, 4); | ||
28 | - tcg_gen_shl_i64(t1, t1, t2); | ||
29 | - tcg_gen_or_i64(cpu_reg(s, rd), cpu_reg(s, rm), t1); | ||
30 | + tcg_gen_extract_i64(t, cpu_reg_sp(s, rn), 56, 4); | ||
31 | + tcg_gen_shl_i64(t, tcg_constant_i64(1), t); | ||
32 | + tcg_gen_or_i64(cpu_reg(s, rd), cpu_reg(s, rm), t); | ||
33 | |||
34 | - tcg_temp_free_i64(t1); | ||
35 | - tcg_temp_free_i64(t2); | ||
36 | + tcg_temp_free_i64(t); | ||
37 | } | ||
38 | break; | ||
39 | case 8: /* LSLV */ | ||
40 | -- | ||
41 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-18-richard.henderson@linaro.org | ||
6 | [PMM: Restore incorrectly removed free of t_false in disas_fp_csel()] | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/translate-a64.c | 23 +++++++---------------- | ||
10 | 1 file changed, 7 insertions(+), 16 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/translate-a64.c | ||
15 | +++ b/target/arm/translate-a64.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, int size, | ||
17 | |||
18 | tcg_vn = read_fp_dreg(s, rn); | ||
19 | if (cmp_with_zero) { | ||
20 | - tcg_vm = tcg_const_i64(0); | ||
21 | + tcg_vm = tcg_constant_i64(0); | ||
22 | } else { | ||
23 | tcg_vm = read_fp_dreg(s, rm); | ||
24 | } | ||
25 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_compare(DisasContext *s, uint32_t insn) | ||
26 | static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
27 | { | ||
28 | unsigned int mos, type, rm, cond, rn, op, nzcv; | ||
29 | - TCGv_i64 tcg_flags; | ||
30 | TCGLabel *label_continue = NULL; | ||
31 | int size; | ||
32 | |||
33 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
34 | label_continue = gen_new_label(); | ||
35 | arm_gen_test_cc(cond, label_match); | ||
36 | /* nomatch: */ | ||
37 | - tcg_flags = tcg_const_i64(nzcv << 28); | ||
38 | - gen_set_nzcv(tcg_flags); | ||
39 | - tcg_temp_free_i64(tcg_flags); | ||
40 | + gen_set_nzcv(tcg_constant_i64(nzcv << 28)); | ||
41 | tcg_gen_br(label_continue); | ||
42 | gen_set_label(label_match); | ||
43 | } | ||
44 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
45 | static void disas_fp_csel(DisasContext *s, uint32_t insn) | ||
46 | { | ||
47 | unsigned int mos, type, rm, cond, rn, rd; | ||
48 | - TCGv_i64 t_true, t_false, t_zero; | ||
49 | + TCGv_i64 t_true, t_false; | ||
50 | DisasCompare64 c; | ||
51 | MemOp sz; | ||
52 | |||
53 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | ||
54 | read_vec_element(s, t_false, rm, 0, sz); | ||
55 | |||
56 | a64_test_cc(&c, cond); | ||
57 | - t_zero = tcg_const_i64(0); | ||
58 | - tcg_gen_movcond_i64(c.cond, t_true, c.value, t_zero, t_true, t_false); | ||
59 | - tcg_temp_free_i64(t_zero); | ||
60 | + tcg_gen_movcond_i64(c.cond, t_true, c.value, tcg_constant_i64(0), | ||
61 | + t_true, t_false); | ||
62 | tcg_temp_free_i64(t_false); | ||
63 | a64_free_cc(&c); | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_imm(DisasContext *s, uint32_t insn) | ||
66 | int type = extract32(insn, 22, 2); | ||
67 | int mos = extract32(insn, 29, 3); | ||
68 | uint64_t imm; | ||
69 | - TCGv_i64 tcg_res; | ||
70 | MemOp sz; | ||
71 | |||
72 | if (mos || imm5) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_imm(DisasContext *s, uint32_t insn) | ||
74 | } | ||
75 | |||
76 | imm = vfp_expand_imm(sz, imm8); | ||
77 | - | ||
78 | - tcg_res = tcg_const_i64(imm); | ||
79 | - write_fp_dreg(s, rd, tcg_res); | ||
80 | - tcg_temp_free_i64(tcg_res); | ||
81 | + write_fp_dreg(s, rd, tcg_constant_i64(imm)); | ||
82 | } | ||
83 | |||
84 | /* Handle floating point <=> fixed point conversions. Note that we can | ||
85 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
86 | |||
87 | tcg_fpstatus = fpstatus_ptr(type == 3 ? FPST_FPCR_F16 : FPST_FPCR); | ||
88 | |||
89 | - tcg_shift = tcg_const_i32(64 - scale); | ||
90 | + tcg_shift = tcg_constant_i32(64 - scale); | ||
91 | |||
92 | if (itof) { | ||
93 | TCGv_i64 tcg_int = cpu_reg(s, rn); | ||
94 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
95 | } | ||
96 | |||
97 | tcg_temp_free_ptr(tcg_fpstatus); | ||
98 | - tcg_temp_free_i32(tcg_shift); | ||
99 | } | ||
100 | |||
101 | /* Floating point <-> fixed point conversions | ||
102 | -- | ||
103 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-19-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 21 +++++---------------- | ||
9 | 1 file changed, 5 insertions(+), 16 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void handle_shri_with_rndacc(TCGv_i64 tcg_res, TCGv_i64 tcg_src, | ||
16 | /* Deal with the rounding step */ | ||
17 | if (round) { | ||
18 | if (extended_result) { | ||
19 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
20 | + TCGv_i64 tcg_zero = tcg_constant_i64(0); | ||
21 | if (!is_u) { | ||
22 | /* take care of sign extending tcg_res */ | ||
23 | tcg_gen_sari_i64(tcg_src_hi, tcg_src, 63); | ||
24 | @@ -XXX,XX +XXX,XX @@ static void handle_shri_with_rndacc(TCGv_i64 tcg_res, TCGv_i64 tcg_src, | ||
25 | tcg_src, tcg_zero, | ||
26 | tcg_rnd, tcg_zero); | ||
27 | } | ||
28 | - tcg_temp_free_i64(tcg_zero); | ||
29 | } else { | ||
30 | tcg_gen_add_i64(tcg_src, tcg_src, tcg_rnd); | ||
31 | } | ||
32 | @@ -XXX,XX +XXX,XX @@ static void handle_scalar_simd_shri(DisasContext *s, | ||
33 | } | ||
34 | |||
35 | if (round) { | ||
36 | - uint64_t round_const = 1ULL << (shift - 1); | ||
37 | - tcg_round = tcg_const_i64(round_const); | ||
38 | + tcg_round = tcg_constant_i64(1ULL << (shift - 1)); | ||
39 | } else { | ||
40 | tcg_round = NULL; | ||
41 | } | ||
42 | @@ -XXX,XX +XXX,XX @@ static void handle_scalar_simd_shri(DisasContext *s, | ||
43 | |||
44 | tcg_temp_free_i64(tcg_rn); | ||
45 | tcg_temp_free_i64(tcg_rd); | ||
46 | - if (round) { | ||
47 | - tcg_temp_free_i64(tcg_round); | ||
48 | - } | ||
49 | } | ||
50 | |||
51 | /* SHL/SLI - Scalar shift left */ | ||
52 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_sqshrn(DisasContext *s, bool is_scalar, bool is_q, | ||
53 | tcg_final = tcg_const_i64(0); | ||
54 | |||
55 | if (round) { | ||
56 | - uint64_t round_const = 1ULL << (shift - 1); | ||
57 | - tcg_round = tcg_const_i64(round_const); | ||
58 | + tcg_round = tcg_constant_i64(1ULL << (shift - 1)); | ||
59 | } else { | ||
60 | tcg_round = NULL; | ||
61 | } | ||
62 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_sqshrn(DisasContext *s, bool is_scalar, bool is_q, | ||
63 | write_vec_element(s, tcg_final, rd, 1, MO_64); | ||
64 | } | ||
65 | |||
66 | - if (round) { | ||
67 | - tcg_temp_free_i64(tcg_round); | ||
68 | - } | ||
69 | tcg_temp_free_i64(tcg_rn); | ||
70 | tcg_temp_free_i64(tcg_rd); | ||
71 | tcg_temp_free_i32(tcg_rd_narrowed); | ||
72 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | ||
73 | } | ||
74 | |||
75 | if (size == 3) { | ||
76 | - TCGv_i64 tcg_shift = tcg_const_i64(shift); | ||
77 | + TCGv_i64 tcg_shift = tcg_constant_i64(shift); | ||
78 | static NeonGenTwo64OpEnvFn * const fns[2][2] = { | ||
79 | { gen_helper_neon_qshl_s64, gen_helper_neon_qshlu_s64 }, | ||
80 | { NULL, gen_helper_neon_qshl_u64 }, | ||
81 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | ||
82 | |||
83 | tcg_temp_free_i64(tcg_op); | ||
84 | } | ||
85 | - tcg_temp_free_i64(tcg_shift); | ||
86 | clear_vec_high(s, is_q, rd); | ||
87 | } else { | ||
88 | - TCGv_i32 tcg_shift = tcg_const_i32(shift); | ||
89 | + TCGv_i32 tcg_shift = tcg_constant_i32(shift); | ||
90 | static NeonGenTwoOpEnvFn * const fns[2][2][3] = { | ||
91 | { | ||
92 | { gen_helper_neon_qshl_s8, | ||
93 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | ||
94 | |||
95 | tcg_temp_free_i32(tcg_op); | ||
96 | } | ||
97 | - tcg_temp_free_i32(tcg_shift); | ||
98 | |||
99 | if (!scalar) { | ||
100 | clear_vec_high(s, is_q, rd); | ||
101 | -- | ||
102 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-20-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 26 ++++++-------------------- | ||
9 | 1 file changed, 6 insertions(+), 20 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn, | ||
16 | int pass; | ||
17 | |||
18 | if (fracbits || size == MO_64) { | ||
19 | - tcg_shift = tcg_const_i32(fracbits); | ||
20 | + tcg_shift = tcg_constant_i32(fracbits); | ||
21 | } | ||
22 | |||
23 | if (size == MO_64) { | ||
24 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn, | ||
25 | } | ||
26 | |||
27 | tcg_temp_free_ptr(tcg_fpst); | ||
28 | - if (tcg_shift) { | ||
29 | - tcg_temp_free_i32(tcg_shift); | ||
30 | - } | ||
31 | |||
32 | clear_vec_high(s, elements << size == 16, rd); | ||
33 | } | ||
34 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | ||
35 | tcg_fpstatus = fpstatus_ptr(size == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
36 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
37 | fracbits = (16 << size) - immhb; | ||
38 | - tcg_shift = tcg_const_i32(fracbits); | ||
39 | + tcg_shift = tcg_constant_i32(fracbits); | ||
40 | |||
41 | if (size == MO_64) { | ||
42 | int maxpass = is_scalar ? 1 : 2; | ||
43 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | ||
44 | } | ||
45 | } | ||
46 | |||
47 | - tcg_temp_free_i32(tcg_shift); | ||
48 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
49 | tcg_temp_free_ptr(tcg_fpstatus); | ||
50 | tcg_temp_free_i32(tcg_rmode); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_64(DisasContext *s, int opcode, bool u, | ||
52 | case 0x1c: /* FCVTAS */ | ||
53 | case 0x3a: /* FCVTPS */ | ||
54 | case 0x3b: /* FCVTZS */ | ||
55 | - { | ||
56 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
57 | - gen_helper_vfp_tosqd(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | ||
58 | - tcg_temp_free_i32(tcg_shift); | ||
59 | + gen_helper_vfp_tosqd(tcg_rd, tcg_rn, tcg_constant_i32(0), tcg_fpstatus); | ||
60 | break; | ||
61 | - } | ||
62 | case 0x5a: /* FCVTNU */ | ||
63 | case 0x5b: /* FCVTMU */ | ||
64 | case 0x5c: /* FCVTAU */ | ||
65 | case 0x7a: /* FCVTPU */ | ||
66 | case 0x7b: /* FCVTZU */ | ||
67 | - { | ||
68 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
69 | - gen_helper_vfp_touqd(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | ||
70 | - tcg_temp_free_i32(tcg_shift); | ||
71 | + gen_helper_vfp_touqd(tcg_rd, tcg_rn, tcg_constant_i32(0), tcg_fpstatus); | ||
72 | break; | ||
73 | - } | ||
74 | case 0x18: /* FRINTN */ | ||
75 | case 0x19: /* FRINTM */ | ||
76 | case 0x38: /* FRINTP */ | ||
77 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
78 | |||
79 | if (is_double) { | ||
80 | TCGv_i64 tcg_op = tcg_temp_new_i64(); | ||
81 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
82 | + TCGv_i64 tcg_zero = tcg_constant_i64(0); | ||
83 | TCGv_i64 tcg_res = tcg_temp_new_i64(); | ||
84 | NeonGenTwoDoubleOpFn *genfn; | ||
85 | bool swap = false; | ||
86 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
87 | write_vec_element(s, tcg_res, rd, pass, MO_64); | ||
88 | } | ||
89 | tcg_temp_free_i64(tcg_res); | ||
90 | - tcg_temp_free_i64(tcg_zero); | ||
91 | tcg_temp_free_i64(tcg_op); | ||
92 | |||
93 | clear_vec_high(s, !is_scalar, rd); | ||
94 | } else { | ||
95 | TCGv_i32 tcg_op = tcg_temp_new_i32(); | ||
96 | - TCGv_i32 tcg_zero = tcg_const_i32(0); | ||
97 | + TCGv_i32 tcg_zero = tcg_constant_i32(0); | ||
98 | TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
99 | NeonGenTwoSingleOpFn *genfn; | ||
100 | bool swap = false; | ||
101 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
102 | } | ||
103 | } | ||
104 | tcg_temp_free_i32(tcg_res); | ||
105 | - tcg_temp_free_i32(tcg_zero); | ||
106 | tcg_temp_free_i32(tcg_op); | ||
107 | if (!is_scalar) { | ||
108 | clear_vec_high(s, is_q, rd); | ||
109 | -- | ||
110 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-21-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 40 ++++++++++---------------------------- | ||
9 | 1 file changed, 10 insertions(+), 30 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_narrow(DisasContext *s, bool scalar, | ||
16 | int passes = scalar ? 1 : 2; | ||
17 | |||
18 | if (scalar) { | ||
19 | - tcg_res[1] = tcg_const_i32(0); | ||
20 | + tcg_res[1] = tcg_constant_i32(0); | ||
21 | } | ||
22 | |||
23 | for (pass = 0; pass < passes; pass++) { | ||
24 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_satacc(DisasContext *s, bool is_scalar, bool is_u, | ||
25 | } | ||
26 | |||
27 | if (is_scalar) { | ||
28 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
29 | - write_vec_element(s, tcg_zero, rd, 0, MO_64); | ||
30 | - tcg_temp_free_i64(tcg_zero); | ||
31 | + write_vec_element(s, tcg_constant_i64(0), rd, 0, MO_64); | ||
32 | } | ||
33 | write_vec_element_i32(s, tcg_rd, rd, pass, MO_32); | ||
34 | } | ||
35 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_two_reg_misc(DisasContext *s, uint32_t insn) | ||
36 | case 0x1c: /* FCVTAS */ | ||
37 | case 0x3a: /* FCVTPS */ | ||
38 | case 0x3b: /* FCVTZS */ | ||
39 | - { | ||
40 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
41 | - gen_helper_vfp_tosls(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | ||
42 | - tcg_temp_free_i32(tcg_shift); | ||
43 | + gen_helper_vfp_tosls(tcg_rd, tcg_rn, tcg_constant_i32(0), | ||
44 | + tcg_fpstatus); | ||
45 | break; | ||
46 | - } | ||
47 | case 0x5a: /* FCVTNU */ | ||
48 | case 0x5b: /* FCVTMU */ | ||
49 | case 0x5c: /* FCVTAU */ | ||
50 | case 0x7a: /* FCVTPU */ | ||
51 | case 0x7b: /* FCVTZU */ | ||
52 | - { | ||
53 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
54 | - gen_helper_vfp_touls(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | ||
55 | - tcg_temp_free_i32(tcg_shift); | ||
56 | + gen_helper_vfp_touls(tcg_rd, tcg_rn, tcg_constant_i32(0), | ||
57 | + tcg_fpstatus); | ||
58 | break; | ||
59 | - } | ||
60 | default: | ||
61 | g_assert_not_reached(); | ||
62 | } | ||
63 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
64 | read_vec_element(s, tcg_final, rd, is_q ? 1 : 0, MO_64); | ||
65 | |||
66 | if (round) { | ||
67 | - uint64_t round_const = 1ULL << (shift - 1); | ||
68 | - tcg_round = tcg_const_i64(round_const); | ||
69 | + tcg_round = tcg_constant_i64(1ULL << (shift - 1)); | ||
70 | } else { | ||
71 | tcg_round = NULL; | ||
72 | } | ||
73 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
74 | } else { | ||
75 | write_vec_element(s, tcg_final, rd, 1, MO_64); | ||
76 | } | ||
77 | - if (round) { | ||
78 | - tcg_temp_free_i64(tcg_round); | ||
79 | - } | ||
80 | tcg_temp_free_i64(tcg_rn); | ||
81 | tcg_temp_free_i64(tcg_rd); | ||
82 | tcg_temp_free_i64(tcg_final); | ||
83 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_pairwise(DisasContext *s, int opcode, bool u, | ||
84 | } | ||
85 | } | ||
86 | if (!is_q) { | ||
87 | - tcg_res[1] = tcg_const_i64(0); | ||
88 | + tcg_res[1] = tcg_constant_i64(0); | ||
89 | } | ||
90 | for (pass = 0; pass < 2; pass++) { | ||
91 | write_vec_element(s, tcg_res[pass], rd, pass, MO_64); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
93 | case 0x1c: /* FCVTAS */ | ||
94 | case 0x3a: /* FCVTPS */ | ||
95 | case 0x3b: /* FCVTZS */ | ||
96 | - { | ||
97 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
98 | gen_helper_vfp_tosls(tcg_res, tcg_op, | ||
99 | - tcg_shift, tcg_fpstatus); | ||
100 | - tcg_temp_free_i32(tcg_shift); | ||
101 | + tcg_constant_i32(0), tcg_fpstatus); | ||
102 | break; | ||
103 | - } | ||
104 | case 0x5a: /* FCVTNU */ | ||
105 | case 0x5b: /* FCVTMU */ | ||
106 | case 0x5c: /* FCVTAU */ | ||
107 | case 0x7a: /* FCVTPU */ | ||
108 | case 0x7b: /* FCVTZU */ | ||
109 | - { | ||
110 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
111 | gen_helper_vfp_touls(tcg_res, tcg_op, | ||
112 | - tcg_shift, tcg_fpstatus); | ||
113 | - tcg_temp_free_i32(tcg_shift); | ||
114 | + tcg_constant_i32(0), tcg_fpstatus); | ||
115 | break; | ||
116 | - } | ||
117 | case 0x18: /* FRINTN */ | ||
118 | case 0x19: /* FRINTM */ | ||
119 | case 0x38: /* FRINTP */ | ||
120 | -- | ||
121 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Finish conversion of the file to tcg_constant_*. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20220426163043.100432-22-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-a64.c | 20 ++++++++------------ | ||
11 | 1 file changed, 8 insertions(+), 12 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-a64.c | ||
16 | +++ b/target/arm/translate-a64.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
18 | } | ||
19 | |||
20 | if (is_scalar) { | ||
21 | - tcg_res[1] = tcg_const_i64(0); | ||
22 | + tcg_res[1] = tcg_constant_i64(0); | ||
23 | } | ||
24 | |||
25 | for (pass = 0; pass < 2; pass++) { | ||
26 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
27 | tcg_op2 = tcg_temp_new_i32(); | ||
28 | tcg_op3 = tcg_temp_new_i32(); | ||
29 | tcg_res = tcg_temp_new_i32(); | ||
30 | - tcg_zero = tcg_const_i32(0); | ||
31 | + tcg_zero = tcg_constant_i32(0); | ||
32 | |||
33 | read_vec_element_i32(s, tcg_op1, rn, 3, MO_32); | ||
34 | read_vec_element_i32(s, tcg_op2, rm, 3, MO_32); | ||
35 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
36 | tcg_temp_free_i32(tcg_op2); | ||
37 | tcg_temp_free_i32(tcg_op3); | ||
38 | tcg_temp_free_i32(tcg_res); | ||
39 | - tcg_temp_free_i32(tcg_zero); | ||
40 | } | ||
41 | } | ||
42 | |||
43 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
44 | gen_helper_yield(cpu_env); | ||
45 | break; | ||
46 | case DISAS_WFI: | ||
47 | - { | ||
48 | - /* This is a special case because we don't want to just halt the CPU | ||
49 | - * if trying to debug across a WFI. | ||
50 | + /* | ||
51 | + * This is a special case because we don't want to just halt | ||
52 | + * the CPU if trying to debug across a WFI. | ||
53 | */ | ||
54 | - TCGv_i32 tmp = tcg_const_i32(4); | ||
55 | - | ||
56 | gen_a64_set_pc_im(dc->base.pc_next); | ||
57 | - gen_helper_wfi(cpu_env, tmp); | ||
58 | - tcg_temp_free_i32(tmp); | ||
59 | - /* The helper doesn't necessarily throw an exception, but we | ||
60 | + gen_helper_wfi(cpu_env, tcg_constant_i32(4)); | ||
61 | + /* | ||
62 | + * The helper doesn't necessarily throw an exception, but we | ||
63 | * must go back to the main loop to check for interrupts anyway. | ||
64 | */ | ||
65 | tcg_gen_exit_tb(NULL, 0); | ||
66 | break; | ||
67 | } | ||
68 | - } | ||
69 | } | ||
70 | } | ||
71 | |||
72 | -- | ||
73 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-23-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 32 +++++++------------------------- | ||
9 | 1 file changed, 7 insertions(+), 25 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void store_sp_checked(DisasContext *s, TCGv_i32 var) | ||
16 | |||
17 | void gen_set_cpsr(TCGv_i32 var, uint32_t mask) | ||
18 | { | ||
19 | - TCGv_i32 tmp_mask = tcg_const_i32(mask); | ||
20 | - gen_helper_cpsr_write(cpu_env, var, tmp_mask); | ||
21 | - tcg_temp_free_i32(tmp_mask); | ||
22 | + gen_helper_cpsr_write(cpu_env, var, tcg_constant_i32(mask)); | ||
23 | } | ||
24 | |||
25 | static void gen_rebuild_hflags(DisasContext *s, bool new_el) | ||
26 | @@ -XXX,XX +XXX,XX @@ static void gen_rebuild_hflags(DisasContext *s, bool new_el) | ||
27 | |||
28 | static void gen_exception_internal(int excp) | ||
29 | { | ||
30 | - TCGv_i32 tcg_excp = tcg_const_i32(excp); | ||
31 | - | ||
32 | assert(excp_is_internal(excp)); | ||
33 | - gen_helper_exception_internal(cpu_env, tcg_excp); | ||
34 | - tcg_temp_free_i32(tcg_excp); | ||
35 | + gen_helper_exception_internal(cpu_env, tcg_constant_i32(excp)); | ||
36 | } | ||
37 | |||
38 | static void gen_singlestep_exception(DisasContext *s) | ||
39 | @@ -XXX,XX +XXX,XX @@ static inline void gen_smc(DisasContext *s) | ||
40 | /* As with HVC, we may take an exception either before or after | ||
41 | * the insn executes. | ||
42 | */ | ||
43 | - TCGv_i32 tmp; | ||
44 | - | ||
45 | gen_set_pc_im(s, s->pc_curr); | ||
46 | - tmp = tcg_const_i32(syn_aa32_smc()); | ||
47 | - gen_helper_pre_smc(cpu_env, tmp); | ||
48 | - tcg_temp_free_i32(tmp); | ||
49 | + gen_helper_pre_smc(cpu_env, tcg_constant_i32(syn_aa32_smc())); | ||
50 | gen_set_pc_im(s, s->base.pc_next); | ||
51 | s->base.is_jmp = DISAS_SMC; | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, | ||
54 | |||
55 | static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syn) | ||
56 | { | ||
57 | - TCGv_i32 tcg_syn; | ||
58 | - | ||
59 | gen_set_condexec(s); | ||
60 | gen_set_pc_im(s, s->pc_curr); | ||
61 | - tcg_syn = tcg_const_i32(syn); | ||
62 | - gen_helper_exception_bkpt_insn(cpu_env, tcg_syn); | ||
63 | - tcg_temp_free_i32(tcg_syn); | ||
64 | + gen_helper_exception_bkpt_insn(cpu_env, tcg_constant_i32(syn)); | ||
65 | s->base.is_jmp = DISAS_NORETURN; | ||
66 | } | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ void unallocated_encoding(DisasContext *s) | ||
69 | static void gen_exception_el(DisasContext *s, int excp, uint32_t syn, | ||
70 | TCGv_i32 tcg_el) | ||
71 | { | ||
72 | - TCGv_i32 tcg_excp; | ||
73 | - TCGv_i32 tcg_syn; | ||
74 | - | ||
75 | gen_set_condexec(s); | ||
76 | gen_set_pc_im(s, s->pc_curr); | ||
77 | - tcg_excp = tcg_const_i32(excp); | ||
78 | - tcg_syn = tcg_const_i32(syn); | ||
79 | - gen_helper_exception_with_syndrome(cpu_env, tcg_excp, tcg_syn, tcg_el); | ||
80 | - tcg_temp_free_i32(tcg_syn); | ||
81 | - tcg_temp_free_i32(tcg_excp); | ||
82 | + gen_helper_exception_with_syndrome(cpu_env, | ||
83 | + tcg_constant_i32(excp), | ||
84 | + tcg_constant_i32(syn), tcg_el); | ||
85 | s->base.is_jmp = DISAS_NORETURN; | ||
86 | } | ||
87 | |||
88 | -- | ||
89 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-24-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 25 ++++++++++--------------- | ||
9 | 1 file changed, 10 insertions(+), 15 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) | ||
16 | gen_op_iwmmxt_movq_M0_wRn(wrd); | ||
17 | switch ((insn >> 6) & 3) { | ||
18 | case 0: | ||
19 | - tmp2 = tcg_const_i32(0xff); | ||
20 | - tmp3 = tcg_const_i32((insn & 7) << 3); | ||
21 | + tmp2 = tcg_constant_i32(0xff); | ||
22 | + tmp3 = tcg_constant_i32((insn & 7) << 3); | ||
23 | break; | ||
24 | case 1: | ||
25 | - tmp2 = tcg_const_i32(0xffff); | ||
26 | - tmp3 = tcg_const_i32((insn & 3) << 4); | ||
27 | + tmp2 = tcg_constant_i32(0xffff); | ||
28 | + tmp3 = tcg_constant_i32((insn & 3) << 4); | ||
29 | break; | ||
30 | case 2: | ||
31 | - tmp2 = tcg_const_i32(0xffffffff); | ||
32 | - tmp3 = tcg_const_i32((insn & 1) << 5); | ||
33 | + tmp2 = tcg_constant_i32(0xffffffff); | ||
34 | + tmp3 = tcg_constant_i32((insn & 1) << 5); | ||
35 | break; | ||
36 | default: | ||
37 | - tmp2 = NULL; | ||
38 | - tmp3 = NULL; | ||
39 | + g_assert_not_reached(); | ||
40 | } | ||
41 | gen_helper_iwmmxt_insr(cpu_M0, cpu_M0, tmp, tmp2, tmp3); | ||
42 | - tcg_temp_free_i32(tmp3); | ||
43 | - tcg_temp_free_i32(tmp2); | ||
44 | tcg_temp_free_i32(tmp); | ||
45 | gen_op_iwmmxt_movq_wRn_M0(wrd); | ||
46 | gen_op_iwmmxt_set_mup(); | ||
47 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) | ||
48 | rd0 = (insn >> 16) & 0xf; | ||
49 | rd1 = (insn >> 0) & 0xf; | ||
50 | gen_op_iwmmxt_movq_M0_wRn(rd0); | ||
51 | - tmp = tcg_const_i32((insn >> 20) & 3); | ||
52 | iwmmxt_load_reg(cpu_V1, rd1); | ||
53 | - gen_helper_iwmmxt_align(cpu_M0, cpu_M0, cpu_V1, tmp); | ||
54 | - tcg_temp_free_i32(tmp); | ||
55 | + gen_helper_iwmmxt_align(cpu_M0, cpu_M0, cpu_V1, | ||
56 | + tcg_constant_i32((insn >> 20) & 3)); | ||
57 | gen_op_iwmmxt_movq_wRn_M0(wrd); | ||
58 | gen_op_iwmmxt_set_mup(); | ||
59 | break; | ||
60 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) | ||
61 | wrd = (insn >> 12) & 0xf; | ||
62 | rd0 = (insn >> 16) & 0xf; | ||
63 | gen_op_iwmmxt_movq_M0_wRn(rd0); | ||
64 | - tmp = tcg_const_i32(((insn >> 16) & 0xf0) | (insn & 0x0f)); | ||
65 | + tmp = tcg_constant_i32(((insn >> 16) & 0xf0) | (insn & 0x0f)); | ||
66 | gen_helper_iwmmxt_shufh(cpu_M0, cpu_env, cpu_M0, tmp); | ||
67 | - tcg_temp_free_i32(tmp); | ||
68 | gen_op_iwmmxt_movq_wRn_M0(wrd); | ||
69 | gen_op_iwmmxt_set_mup(); | ||
70 | gen_op_iwmmxt_set_cup(); | ||
71 | -- | ||
72 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-25-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 22 +++++++++------------- | ||
9 | 1 file changed, 9 insertions(+), 13 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, | ||
16 | tcg_gen_sextract_i32(tcg_el, tcg_el, ctz32(SCR_EEL2), 1); | ||
17 | tcg_gen_addi_i32(tcg_el, tcg_el, 3); | ||
18 | } else { | ||
19 | - tcg_el = tcg_const_i32(3); | ||
20 | + tcg_el = tcg_constant_i32(3); | ||
21 | } | ||
22 | |||
23 | gen_exception_el(s, EXCP_UDEF, syn_uncategorized(), tcg_el); | ||
24 | @@ -XXX,XX +XXX,XX @@ undef: | ||
25 | |||
26 | static void gen_msr_banked(DisasContext *s, int r, int sysm, int rn) | ||
27 | { | ||
28 | - TCGv_i32 tcg_reg, tcg_tgtmode, tcg_regno; | ||
29 | + TCGv_i32 tcg_reg; | ||
30 | int tgtmode = 0, regno = 0; | ||
31 | |||
32 | if (!msr_banked_access_decode(s, r, sysm, rn, &tgtmode, ®no)) { | ||
33 | @@ -XXX,XX +XXX,XX @@ static void gen_msr_banked(DisasContext *s, int r, int sysm, int rn) | ||
34 | gen_set_condexec(s); | ||
35 | gen_set_pc_im(s, s->pc_curr); | ||
36 | tcg_reg = load_reg(s, rn); | ||
37 | - tcg_tgtmode = tcg_const_i32(tgtmode); | ||
38 | - tcg_regno = tcg_const_i32(regno); | ||
39 | - gen_helper_msr_banked(cpu_env, tcg_reg, tcg_tgtmode, tcg_regno); | ||
40 | - tcg_temp_free_i32(tcg_tgtmode); | ||
41 | - tcg_temp_free_i32(tcg_regno); | ||
42 | + gen_helper_msr_banked(cpu_env, tcg_reg, | ||
43 | + tcg_constant_i32(tgtmode), | ||
44 | + tcg_constant_i32(regno)); | ||
45 | tcg_temp_free_i32(tcg_reg); | ||
46 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
47 | } | ||
48 | |||
49 | static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) | ||
50 | { | ||
51 | - TCGv_i32 tcg_reg, tcg_tgtmode, tcg_regno; | ||
52 | + TCGv_i32 tcg_reg; | ||
53 | int tgtmode = 0, regno = 0; | ||
54 | |||
55 | if (!msr_banked_access_decode(s, r, sysm, rn, &tgtmode, ®no)) { | ||
56 | @@ -XXX,XX +XXX,XX @@ static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) | ||
57 | gen_set_condexec(s); | ||
58 | gen_set_pc_im(s, s->pc_curr); | ||
59 | tcg_reg = tcg_temp_new_i32(); | ||
60 | - tcg_tgtmode = tcg_const_i32(tgtmode); | ||
61 | - tcg_regno = tcg_const_i32(regno); | ||
62 | - gen_helper_mrs_banked(tcg_reg, cpu_env, tcg_tgtmode, tcg_regno); | ||
63 | - tcg_temp_free_i32(tcg_tgtmode); | ||
64 | - tcg_temp_free_i32(tcg_regno); | ||
65 | + gen_helper_mrs_banked(tcg_reg, cpu_env, | ||
66 | + tcg_constant_i32(tgtmode), | ||
67 | + tcg_constant_i32(regno)); | ||
68 | store_reg(s, rn, tcg_reg); | ||
69 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
70 | } | ||
71 | -- | ||
72 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-26-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 27 +++++++++------------------ | ||
9 | 1 file changed, 9 insertions(+), 18 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_sqrdmlsh_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
16 | } \ | ||
17 | static void gen_##NAME##0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) \ | ||
18 | { \ | ||
19 | - TCGv_vec zero = tcg_const_zeros_vec_matching(d); \ | ||
20 | + TCGv_vec zero = tcg_constant_vec_matching(d, vece, 0); \ | ||
21 | tcg_gen_cmp_vec(COND, vece, d, a, zero); \ | ||
22 | - tcg_temp_free_vec(zero); \ | ||
23 | } \ | ||
24 | void gen_gvec_##NAME##0(unsigned vece, uint32_t d, uint32_t m, \ | ||
25 | uint32_t opr_sz, uint32_t max_sz) \ | ||
26 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) | ||
27 | TCGv_i32 rval = tcg_temp_new_i32(); | ||
28 | TCGv_i32 lsh = tcg_temp_new_i32(); | ||
29 | TCGv_i32 rsh = tcg_temp_new_i32(); | ||
30 | - TCGv_i32 zero = tcg_const_i32(0); | ||
31 | - TCGv_i32 max = tcg_const_i32(32); | ||
32 | + TCGv_i32 zero = tcg_constant_i32(0); | ||
33 | + TCGv_i32 max = tcg_constant_i32(32); | ||
34 | |||
35 | /* | ||
36 | * Rely on the TCG guarantee that out of range shifts produce | ||
37 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) | ||
38 | tcg_temp_free_i32(rval); | ||
39 | tcg_temp_free_i32(lsh); | ||
40 | tcg_temp_free_i32(rsh); | ||
41 | - tcg_temp_free_i32(zero); | ||
42 | - tcg_temp_free_i32(max); | ||
43 | } | ||
44 | |||
45 | void gen_ushl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | ||
46 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | ||
47 | TCGv_i64 rval = tcg_temp_new_i64(); | ||
48 | TCGv_i64 lsh = tcg_temp_new_i64(); | ||
49 | TCGv_i64 rsh = tcg_temp_new_i64(); | ||
50 | - TCGv_i64 zero = tcg_const_i64(0); | ||
51 | - TCGv_i64 max = tcg_const_i64(64); | ||
52 | + TCGv_i64 zero = tcg_constant_i64(0); | ||
53 | + TCGv_i64 max = tcg_constant_i64(64); | ||
54 | |||
55 | /* | ||
56 | * Rely on the TCG guarantee that out of range shifts produce | ||
57 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | ||
58 | tcg_temp_free_i64(rval); | ||
59 | tcg_temp_free_i64(lsh); | ||
60 | tcg_temp_free_i64(rsh); | ||
61 | - tcg_temp_free_i64(zero); | ||
62 | - tcg_temp_free_i64(max); | ||
63 | } | ||
64 | |||
65 | static void gen_ushl_vec(unsigned vece, TCGv_vec dst, | ||
66 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) | ||
67 | TCGv_i32 rval = tcg_temp_new_i32(); | ||
68 | TCGv_i32 lsh = tcg_temp_new_i32(); | ||
69 | TCGv_i32 rsh = tcg_temp_new_i32(); | ||
70 | - TCGv_i32 zero = tcg_const_i32(0); | ||
71 | - TCGv_i32 max = tcg_const_i32(31); | ||
72 | + TCGv_i32 zero = tcg_constant_i32(0); | ||
73 | + TCGv_i32 max = tcg_constant_i32(31); | ||
74 | |||
75 | /* | ||
76 | * Rely on the TCG guarantee that out of range shifts produce | ||
77 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) | ||
78 | tcg_temp_free_i32(rval); | ||
79 | tcg_temp_free_i32(lsh); | ||
80 | tcg_temp_free_i32(rsh); | ||
81 | - tcg_temp_free_i32(zero); | ||
82 | - tcg_temp_free_i32(max); | ||
83 | } | ||
84 | |||
85 | void gen_sshl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | ||
86 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | ||
87 | TCGv_i64 rval = tcg_temp_new_i64(); | ||
88 | TCGv_i64 lsh = tcg_temp_new_i64(); | ||
89 | TCGv_i64 rsh = tcg_temp_new_i64(); | ||
90 | - TCGv_i64 zero = tcg_const_i64(0); | ||
91 | - TCGv_i64 max = tcg_const_i64(63); | ||
92 | + TCGv_i64 zero = tcg_constant_i64(0); | ||
93 | + TCGv_i64 max = tcg_constant_i64(63); | ||
94 | |||
95 | /* | ||
96 | * Rely on the TCG guarantee that out of range shifts produce | ||
97 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | ||
98 | tcg_temp_free_i64(rval); | ||
99 | tcg_temp_free_i64(lsh); | ||
100 | tcg_temp_free_i64(rsh); | ||
101 | - tcg_temp_free_i64(zero); | ||
102 | - tcg_temp_free_i64(max); | ||
103 | } | ||
104 | |||
105 | static void gen_sshl_vec(unsigned vece, TCGv_vec dst, | ||
106 | -- | ||
107 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-27-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 43 +++++++++++++----------------------------- | ||
9 | 1 file changed, 13 insertions(+), 30 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
16 | * Note that on XScale all cp0..c13 registers do an access check | ||
17 | * call in order to handle c15_cpar. | ||
18 | */ | ||
19 | - TCGv_ptr tmpptr; | ||
20 | - TCGv_i32 tcg_syn, tcg_isread; | ||
21 | uint32_t syndrome; | ||
22 | |||
23 | /* Note that since we are an implementation which takes an | ||
24 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
25 | |||
26 | gen_set_condexec(s); | ||
27 | gen_set_pc_im(s, s->pc_curr); | ||
28 | - tmpptr = tcg_const_ptr(ri); | ||
29 | - tcg_syn = tcg_const_i32(syndrome); | ||
30 | - tcg_isread = tcg_const_i32(isread); | ||
31 | - gen_helper_access_check_cp_reg(cpu_env, tmpptr, tcg_syn, | ||
32 | - tcg_isread); | ||
33 | - tcg_temp_free_ptr(tmpptr); | ||
34 | - tcg_temp_free_i32(tcg_syn); | ||
35 | - tcg_temp_free_i32(tcg_isread); | ||
36 | + gen_helper_access_check_cp_reg(cpu_env, | ||
37 | + tcg_constant_ptr(ri), | ||
38 | + tcg_constant_i32(syndrome), | ||
39 | + tcg_constant_i32(isread)); | ||
40 | } else if (ri->type & ARM_CP_RAISES_EXC) { | ||
41 | /* | ||
42 | * The readfn or writefn might raise an exception; | ||
43 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
44 | TCGv_i64 tmp64; | ||
45 | TCGv_i32 tmp; | ||
46 | if (ri->type & ARM_CP_CONST) { | ||
47 | - tmp64 = tcg_const_i64(ri->resetvalue); | ||
48 | + tmp64 = tcg_constant_i64(ri->resetvalue); | ||
49 | } else if (ri->readfn) { | ||
50 | - TCGv_ptr tmpptr; | ||
51 | tmp64 = tcg_temp_new_i64(); | ||
52 | - tmpptr = tcg_const_ptr(ri); | ||
53 | - gen_helper_get_cp_reg64(tmp64, cpu_env, tmpptr); | ||
54 | - tcg_temp_free_ptr(tmpptr); | ||
55 | + gen_helper_get_cp_reg64(tmp64, cpu_env, | ||
56 | + tcg_constant_ptr(ri)); | ||
57 | } else { | ||
58 | tmp64 = tcg_temp_new_i64(); | ||
59 | tcg_gen_ld_i64(tmp64, cpu_env, ri->fieldoffset); | ||
60 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
61 | } else { | ||
62 | TCGv_i32 tmp; | ||
63 | if (ri->type & ARM_CP_CONST) { | ||
64 | - tmp = tcg_const_i32(ri->resetvalue); | ||
65 | + tmp = tcg_constant_i32(ri->resetvalue); | ||
66 | } else if (ri->readfn) { | ||
67 | - TCGv_ptr tmpptr; | ||
68 | tmp = tcg_temp_new_i32(); | ||
69 | - tmpptr = tcg_const_ptr(ri); | ||
70 | - gen_helper_get_cp_reg(tmp, cpu_env, tmpptr); | ||
71 | - tcg_temp_free_ptr(tmpptr); | ||
72 | + gen_helper_get_cp_reg(tmp, cpu_env, tcg_constant_ptr(ri)); | ||
73 | } else { | ||
74 | tmp = load_cpu_offset(ri->fieldoffset); | ||
75 | } | ||
76 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
77 | tcg_temp_free_i32(tmplo); | ||
78 | tcg_temp_free_i32(tmphi); | ||
79 | if (ri->writefn) { | ||
80 | - TCGv_ptr tmpptr = tcg_const_ptr(ri); | ||
81 | - gen_helper_set_cp_reg64(cpu_env, tmpptr, tmp64); | ||
82 | - tcg_temp_free_ptr(tmpptr); | ||
83 | + gen_helper_set_cp_reg64(cpu_env, tcg_constant_ptr(ri), | ||
84 | + tmp64); | ||
85 | } else { | ||
86 | tcg_gen_st_i64(tmp64, cpu_env, ri->fieldoffset); | ||
87 | } | ||
88 | tcg_temp_free_i64(tmp64); | ||
89 | } else { | ||
90 | + TCGv_i32 tmp = load_reg(s, rt); | ||
91 | if (ri->writefn) { | ||
92 | - TCGv_i32 tmp; | ||
93 | - TCGv_ptr tmpptr; | ||
94 | - tmp = load_reg(s, rt); | ||
95 | - tmpptr = tcg_const_ptr(ri); | ||
96 | - gen_helper_set_cp_reg(cpu_env, tmpptr, tmp); | ||
97 | - tcg_temp_free_ptr(tmpptr); | ||
98 | + gen_helper_set_cp_reg(cpu_env, tcg_constant_ptr(ri), tmp); | ||
99 | tcg_temp_free_i32(tmp); | ||
100 | } else { | ||
101 | - TCGv_i32 tmp = load_reg(s, rt); | ||
102 | store_cpu_offset(tmp, ri->fieldoffset, 4); | ||
103 | } | ||
104 | } | ||
105 | -- | ||
106 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-28-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 8 ++------ | ||
9 | 1 file changed, 2 insertions(+), 6 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
16 | } | ||
17 | |||
18 | addr = tcg_temp_new_i32(); | ||
19 | - tmp = tcg_const_i32(mode); | ||
20 | /* get_r13_banked() will raise an exception if called from System mode */ | ||
21 | gen_set_condexec(s); | ||
22 | gen_set_pc_im(s, s->pc_curr); | ||
23 | - gen_helper_get_r13_banked(addr, cpu_env, tmp); | ||
24 | - tcg_temp_free_i32(tmp); | ||
25 | + gen_helper_get_r13_banked(addr, cpu_env, tcg_constant_i32(mode)); | ||
26 | switch (amode) { | ||
27 | case 0: /* DA */ | ||
28 | offset = -4; | ||
29 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
30 | abort(); | ||
31 | } | ||
32 | tcg_gen_addi_i32(addr, addr, offset); | ||
33 | - tmp = tcg_const_i32(mode); | ||
34 | - gen_helper_set_r13_banked(cpu_env, tmp, addr); | ||
35 | - tcg_temp_free_i32(tmp); | ||
36 | + gen_helper_set_r13_banked(cpu_env, tcg_constant_i32(mode), addr); | ||
37 | } | ||
38 | tcg_temp_free_i32(addr); | ||
39 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
40 | -- | ||
41 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-29-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 11 +++++------ | ||
9 | 1 file changed, 5 insertions(+), 6 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool op_s_rri_rot(DisasContext *s, arg_s_rri_rot *a, | ||
16 | void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32), | ||
17 | int logic_cc, StoreRegKind kind) | ||
18 | { | ||
19 | - TCGv_i32 tmp1, tmp2; | ||
20 | + TCGv_i32 tmp1; | ||
21 | uint32_t imm; | ||
22 | |||
23 | imm = ror32(a->imm, a->rot); | ||
24 | if (logic_cc && a->rot) { | ||
25 | tcg_gen_movi_i32(cpu_CF, imm >> 31); | ||
26 | } | ||
27 | - tmp2 = tcg_const_i32(imm); | ||
28 | tmp1 = load_reg(s, a->rn); | ||
29 | |||
30 | - gen(tmp1, tmp1, tmp2); | ||
31 | - tcg_temp_free_i32(tmp2); | ||
32 | + gen(tmp1, tmp1, tcg_constant_i32(imm)); | ||
33 | |||
34 | if (logic_cc) { | ||
35 | gen_logic_CC(tmp1); | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool op_s_rxi_rot(DisasContext *s, arg_s_rri_rot *a, | ||
37 | if (logic_cc && a->rot) { | ||
38 | tcg_gen_movi_i32(cpu_CF, imm >> 31); | ||
39 | } | ||
40 | - tmp = tcg_const_i32(imm); | ||
41 | |||
42 | - gen(tmp, tmp); | ||
43 | + tmp = tcg_temp_new_i32(); | ||
44 | + gen(tmp, tcg_constant_i32(imm)); | ||
45 | + | ||
46 | if (logic_cc) { | ||
47 | gen_logic_CC(tmp); | ||
48 | } | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | QEMU already supports pl330. Instantiate it for Exynos4210. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | |||
5 | Relevant part of Linux arch/arm/boot/dts/exynos4.dtsi: | ||
6 | |||
7 | / { | ||
8 | soc: soc { | ||
9 | amba { | ||
10 | pdma0: pdma@12680000 { | ||
11 | compatible = "arm,pl330", "arm,primecell"; | ||
12 | reg = <0x12680000 0x1000>; | ||
13 | interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; | ||
14 | clocks = <&clock CLK_PDMA0>; | ||
15 | clock-names = "apb_pclk"; | ||
16 | #dma-cells = <1>; | ||
17 | #dma-channels = <8>; | ||
18 | #dma-requests = <32>; | ||
19 | }; | ||
20 | pdma1: pdma@12690000 { | ||
21 | compatible = "arm,pl330", "arm,primecell"; | ||
22 | reg = <0x12690000 0x1000>; | ||
23 | interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; | ||
24 | clocks = <&clock CLK_PDMA1>; | ||
25 | clock-names = "apb_pclk"; | ||
26 | #dma-cells = <1>; | ||
27 | #dma-channels = <8>; | ||
28 | #dma-requests = <32>; | ||
29 | }; | ||
30 | mdma1: mdma@12850000 { | ||
31 | compatible = "arm,pl330", "arm,primecell"; | ||
32 | reg = <0x12850000 0x1000>; | ||
33 | interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; | ||
34 | clocks = <&clock CLK_MDMA>; | ||
35 | clock-names = "apb_pclk"; | ||
36 | #dma-cells = <1>; | ||
37 | #dma-channels = <8>; | ||
38 | #dma-requests = <1>; | ||
39 | }; | ||
40 | }; | ||
41 | }; | ||
42 | }; | ||
43 | |||
44 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
45 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
46 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
47 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
48 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | Message-id: 20220426163043.100432-30-richard.henderson@linaro.org |
49 | Message-id: 20190520214342.13709-4-philmd@redhat.com | ||
50 | [PMD: Do not set default qdev properties, create the controllers in the SoC | ||
51 | rather than the board (Peter Maydell), add dtsi in commit message] | ||
52 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
53 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
54 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
55 | --- | 7 | --- |
56 | hw/arm/exynos4210.c | 26 ++++++++++++++++++++++++++ | 8 | target/arm/translate.c | 11 +++-------- |
57 | 1 file changed, 26 insertions(+) | 9 | 1 file changed, 3 insertions(+), 8 deletions(-) |
58 | 10 | ||
59 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
60 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
61 | --- a/hw/arm/exynos4210.c | 13 | --- a/target/arm/translate.c |
62 | +++ b/hw/arm/exynos4210.c | 14 | +++ b/target/arm/translate.c |
63 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_ADR(DisasContext *s, arg_ri *a) |
64 | /* EHCI */ | 16 | |
65 | #define EXYNOS4210_EHCI_BASE_ADDR 0x12580000 | 17 | static bool trans_MOVW(DisasContext *s, arg_MOVW *a) |
66 | 18 | { | |
67 | +/* DMA */ | 19 | - TCGv_i32 tmp; |
68 | +#define EXYNOS4210_PL330_BASE0_ADDR 0x12680000 | 20 | - |
69 | +#define EXYNOS4210_PL330_BASE1_ADDR 0x12690000 | 21 | if (!ENABLE_ARCH_6T2) { |
70 | +#define EXYNOS4210_PL330_BASE2_ADDR 0x12850000 | 22 | return false; |
71 | + | 23 | } |
72 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, | 24 | |
73 | 0x09, 0x00, 0x00, 0x00 }; | 25 | - tmp = tcg_const_i32(a->imm); |
74 | 26 | - store_reg(s, a->rd, tmp); | |
75 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_calc_affinity(int cpu) | 27 | + store_reg(s, a->rd, tcg_constant_i32(a->imm)); |
76 | return (0x9 << ARM_AFF1_SHIFT) | cpu; | 28 | return true; |
77 | } | 29 | } |
78 | 30 | ||
79 | +static void pl330_create(uint32_t base, qemu_irq irq, int nreq) | 31 | @@ -XXX,XX +XXX,XX @@ static bool trans_UMAAL(DisasContext *s, arg_UMAAL *a) |
80 | +{ | 32 | t0 = load_reg(s, a->rm); |
81 | + SysBusDevice *busdev; | 33 | t1 = load_reg(s, a->rn); |
82 | + DeviceState *dev; | 34 | tcg_gen_mulu2_i32(t0, t1, t0, t1); |
83 | + | 35 | - zero = tcg_const_i32(0); |
84 | + dev = qdev_create(NULL, "pl330"); | 36 | + zero = tcg_constant_i32(0); |
85 | + qdev_prop_set_uint8(dev, "num_periph_req", nreq); | 37 | t2 = load_reg(s, a->ra); |
86 | + qdev_init_nofail(dev); | 38 | tcg_gen_add2_i32(t0, t1, t0, t1, t2, zero); |
87 | + busdev = SYS_BUS_DEVICE(dev); | 39 | tcg_temp_free_i32(t2); |
88 | + sysbus_mmio_map(busdev, 0, base); | 40 | t2 = load_reg(s, a->rd); |
89 | + sysbus_connect_irq(busdev, 0, irq); | 41 | tcg_gen_add2_i32(t0, t1, t0, t1, t2, zero); |
90 | +} | 42 | tcg_temp_free_i32(t2); |
91 | + | 43 | - tcg_temp_free_i32(zero); |
92 | Exynos4210State *exynos4210_init(MemoryRegion *system_mem) | 44 | store_reg(s, a->ra, t0); |
93 | { | 45 | store_reg(s, a->rd, t1); |
94 | Exynos4210State *s = g_new0(Exynos4210State, 1); | 46 | return true; |
95 | @@ -XXX,XX +XXX,XX @@ Exynos4210State *exynos4210_init(MemoryRegion *system_mem) | 47 | @@ -XXX,XX +XXX,XX @@ static bool op_crc32(DisasContext *s, arg_rrr *a, bool c, MemOp sz) |
96 | sysbus_create_simple(TYPE_EXYNOS4210_EHCI, EXYNOS4210_EHCI_BASE_ADDR, | 48 | default: |
97 | s->irq_table[exynos4210_get_irq(28, 3)]); | 49 | g_assert_not_reached(); |
98 | 50 | } | |
99 | + /*** DMA controllers ***/ | 51 | - t3 = tcg_const_i32(1 << sz); |
100 | + pl330_create(EXYNOS4210_PL330_BASE0_ADDR, | 52 | + t3 = tcg_constant_i32(1 << sz); |
101 | + qemu_irq_invert(s->irq_table[exynos4210_get_irq(35, 1)]), 32); | 53 | if (c) { |
102 | + pl330_create(EXYNOS4210_PL330_BASE1_ADDR, | 54 | gen_helper_crc32c(t1, t1, t2, t3); |
103 | + qemu_irq_invert(s->irq_table[exynos4210_get_irq(36, 1)]), 32); | 55 | } else { |
104 | + pl330_create(EXYNOS4210_PL330_BASE2_ADDR, | 56 | gen_helper_crc32(t1, t1, t2, t3); |
105 | + qemu_irq_invert(s->irq_table[exynos4210_get_irq(34, 1)]), 1); | 57 | } |
106 | + | 58 | tcg_temp_free_i32(t2); |
107 | return s; | 59 | - tcg_temp_free_i32(t3); |
60 | store_reg(s, a->rd, t1); | ||
61 | return true; | ||
108 | } | 62 | } |
109 | -- | 63 | -- |
110 | 2.20.1 | 64 | 2.25.1 |
111 | |||
112 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-31-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 7 +++---- | ||
9 | 1 file changed, 3 insertions(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) | ||
16 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | ||
17 | return false; | ||
18 | } | ||
19 | - tmp = tcg_const_i32(a->sysm); | ||
20 | - gen_helper_v7m_mrs(tmp, cpu_env, tmp); | ||
21 | + tmp = tcg_temp_new_i32(); | ||
22 | + gen_helper_v7m_mrs(tmp, cpu_env, tcg_constant_i32(a->sysm)); | ||
23 | store_reg(s, a->rd, tmp); | ||
24 | return true; | ||
25 | } | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | ||
27 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | ||
28 | return false; | ||
29 | } | ||
30 | - addr = tcg_const_i32((a->mask << 10) | a->sysm); | ||
31 | + addr = tcg_constant_i32((a->mask << 10) | a->sysm); | ||
32 | reg = load_reg(s, a->rn); | ||
33 | gen_helper_v7m_msr(cpu_env, addr, reg); | ||
34 | - tcg_temp_free_i32(addr); | ||
35 | tcg_temp_free_i32(reg); | ||
36 | /* If we wrote to CONTROL, the EL might have changed */ | ||
37 | gen_rebuild_hflags(s, true); | ||
38 | -- | ||
39 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-32-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 14 +++++--------- | ||
9 | 1 file changed, 5 insertions(+), 9 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_TT(DisasContext *s, arg_TT *a) | ||
16 | } | ||
17 | |||
18 | addr = load_reg(s, a->rn); | ||
19 | - tmp = tcg_const_i32((a->A << 1) | a->T); | ||
20 | - gen_helper_v7m_tt(tmp, cpu_env, addr, tmp); | ||
21 | + tmp = tcg_temp_new_i32(); | ||
22 | + gen_helper_v7m_tt(tmp, cpu_env, addr, tcg_constant_i32((a->A << 1) | a->T)); | ||
23 | tcg_temp_free_i32(addr); | ||
24 | store_reg(s, a->rd, tmp); | ||
25 | return true; | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_PKH(DisasContext *s, arg_PKH *a) | ||
27 | static bool op_sat(DisasContext *s, arg_sat *a, | ||
28 | void (*gen)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) | ||
29 | { | ||
30 | - TCGv_i32 tmp, satimm; | ||
31 | + TCGv_i32 tmp; | ||
32 | int shift = a->imm; | ||
33 | |||
34 | if (!ENABLE_ARCH_6) { | ||
35 | @@ -XXX,XX +XXX,XX @@ static bool op_sat(DisasContext *s, arg_sat *a, | ||
36 | tcg_gen_shli_i32(tmp, tmp, shift); | ||
37 | } | ||
38 | |||
39 | - satimm = tcg_const_i32(a->satimm); | ||
40 | - gen(tmp, cpu_env, tmp, satimm); | ||
41 | - tcg_temp_free_i32(satimm); | ||
42 | + gen(tmp, cpu_env, tmp, tcg_constant_i32(a->satimm)); | ||
43 | |||
44 | store_reg(s, a->rd, tmp); | ||
45 | return true; | ||
46 | @@ -XXX,XX +XXX,XX @@ static bool op_smmla(DisasContext *s, arg_rrrr *a, bool round, bool sub) | ||
47 | * a non-zero multiplicand lowpart, and the correct result | ||
48 | * lowpart for rounding. | ||
49 | */ | ||
50 | - TCGv_i32 zero = tcg_const_i32(0); | ||
51 | - tcg_gen_sub2_i32(t2, t1, zero, t3, t2, t1); | ||
52 | - tcg_temp_free_i32(zero); | ||
53 | + tcg_gen_sub2_i32(t2, t1, tcg_constant_i32(0), t3, t2, t1); | ||
54 | } else { | ||
55 | tcg_gen_add_i32(t1, t1, t3); | ||
56 | } | ||
57 | -- | ||
58 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-33-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 12 ++++-------- | ||
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool op_stm(DisasContext *s, arg_ldst_block *a, int min_n) | ||
16 | { | ||
17 | int i, j, n, list, mem_idx; | ||
18 | bool user = a->u; | ||
19 | - TCGv_i32 addr, tmp, tmp2; | ||
20 | + TCGv_i32 addr, tmp; | ||
21 | |||
22 | if (user) { | ||
23 | /* STM (user) */ | ||
24 | @@ -XXX,XX +XXX,XX @@ static bool op_stm(DisasContext *s, arg_ldst_block *a, int min_n) | ||
25 | |||
26 | if (user && i != 15) { | ||
27 | tmp = tcg_temp_new_i32(); | ||
28 | - tmp2 = tcg_const_i32(i); | ||
29 | - gen_helper_get_user_reg(tmp, cpu_env, tmp2); | ||
30 | - tcg_temp_free_i32(tmp2); | ||
31 | + gen_helper_get_user_reg(tmp, cpu_env, tcg_constant_i32(i)); | ||
32 | } else { | ||
33 | tmp = load_reg(s, i); | ||
34 | } | ||
35 | @@ -XXX,XX +XXX,XX @@ static bool do_ldm(DisasContext *s, arg_ldst_block *a, int min_n) | ||
36 | bool loaded_base; | ||
37 | bool user = a->u; | ||
38 | bool exc_return = false; | ||
39 | - TCGv_i32 addr, tmp, tmp2, loaded_var; | ||
40 | + TCGv_i32 addr, tmp, loaded_var; | ||
41 | |||
42 | if (user) { | ||
43 | /* LDM (user), LDM (exception return) */ | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool do_ldm(DisasContext *s, arg_ldst_block *a, int min_n) | ||
45 | tmp = tcg_temp_new_i32(); | ||
46 | gen_aa32_ld_i32(s, tmp, addr, mem_idx, MO_UL | MO_ALIGN); | ||
47 | if (user) { | ||
48 | - tmp2 = tcg_const_i32(i); | ||
49 | - gen_helper_set_user_reg(cpu_env, tmp2, tmp); | ||
50 | - tcg_temp_free_i32(tmp2); | ||
51 | + gen_helper_set_user_reg(cpu_env, tcg_constant_i32(i), tmp); | ||
52 | tcg_temp_free_i32(tmp); | ||
53 | } else if (i == a->rn) { | ||
54 | loaded_var = tmp; | ||
55 | -- | ||
56 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-34-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 16 +++++----------- | ||
9 | 1 file changed, 5 insertions(+), 11 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CLRM(DisasContext *s, arg_CLRM *a) | ||
16 | |||
17 | s->eci_handled = true; | ||
18 | |||
19 | - zero = tcg_const_i32(0); | ||
20 | + zero = tcg_constant_i32(0); | ||
21 | for (i = 0; i < 15; i++) { | ||
22 | if (extract32(a->list, i, 1)) { | ||
23 | /* Clear R[i] */ | ||
24 | @@ -XXX,XX +XXX,XX @@ static bool trans_CLRM(DisasContext *s, arg_CLRM *a) | ||
25 | * Clear APSR (by calling the MSR helper with the same argument | ||
26 | * as for "MSR APSR_nzcvqg, Rn": mask = 0b1100, SYSM=0) | ||
27 | */ | ||
28 | - TCGv_i32 maskreg = tcg_const_i32(0xc << 8); | ||
29 | - gen_helper_v7m_msr(cpu_env, maskreg, zero); | ||
30 | - tcg_temp_free_i32(maskreg); | ||
31 | + gen_helper_v7m_msr(cpu_env, tcg_constant_i32(0xc00), zero); | ||
32 | } | ||
33 | - tcg_temp_free_i32(zero); | ||
34 | clear_eci_state(s); | ||
35 | return true; | ||
36 | } | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_DLS(DisasContext *s, arg_DLS *a) | ||
38 | store_reg(s, 14, tmp); | ||
39 | if (a->size != 4) { | ||
40 | /* DLSTP: set FPSCR.LTPSIZE */ | ||
41 | - tmp = tcg_const_i32(a->size); | ||
42 | - store_cpu_field(tmp, v7m.ltpsize); | ||
43 | + store_cpu_field(tcg_constant_i32(a->size), v7m.ltpsize); | ||
44 | s->base.is_jmp = DISAS_UPDATE_NOCHAIN; | ||
45 | } | ||
46 | return true; | ||
47 | @@ -XXX,XX +XXX,XX @@ static bool trans_WLS(DisasContext *s, arg_WLS *a) | ||
48 | */ | ||
49 | bool ok = vfp_access_check(s); | ||
50 | assert(ok); | ||
51 | - tmp = tcg_const_i32(a->size); | ||
52 | - store_cpu_field(tmp, v7m.ltpsize); | ||
53 | + store_cpu_field(tcg_constant_i32(a->size), v7m.ltpsize); | ||
54 | /* | ||
55 | * LTPSIZE updated, but MVE_NO_PRED will always be the same thing (0) | ||
56 | * when we take this upcoming exit from this TB, so gen_jmp_tb() is OK. | ||
57 | @@ -XXX,XX +XXX,XX @@ static bool trans_LE(DisasContext *s, arg_LE *a) | ||
58 | gen_set_label(loopend); | ||
59 | if (a->tp) { | ||
60 | /* Exits from tail-pred loops must reset LTPSIZE to 4 */ | ||
61 | - tmp = tcg_const_i32(4); | ||
62 | - store_cpu_field(tmp, v7m.ltpsize); | ||
63 | + store_cpu_field(tcg_constant_i32(4), v7m.ltpsize); | ||
64 | } | ||
65 | /* End TB, continuing to following insn */ | ||
66 | gen_jmp_tb(s, s->base.pc_next, 1); | ||
67 | -- | ||
68 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-35-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 9 +++------ | ||
9 | 1 file changed, 3 insertions(+), 6 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) | ||
16 | return true; | ||
17 | } | ||
18 | |||
19 | - tmp = tcg_const_i32(a->im); | ||
20 | + tmp = tcg_constant_i32(a->im); | ||
21 | /* FAULTMASK */ | ||
22 | if (a->F) { | ||
23 | - addr = tcg_const_i32(19); | ||
24 | + addr = tcg_constant_i32(19); | ||
25 | gen_helper_v7m_msr(cpu_env, addr, tmp); | ||
26 | - tcg_temp_free_i32(addr); | ||
27 | } | ||
28 | /* PRIMASK */ | ||
29 | if (a->I) { | ||
30 | - addr = tcg_const_i32(16); | ||
31 | + addr = tcg_constant_i32(16); | ||
32 | gen_helper_v7m_msr(cpu_env, addr, tmp); | ||
33 | - tcg_temp_free_i32(addr); | ||
34 | } | ||
35 | gen_rebuild_hflags(s, false); | ||
36 | - tcg_temp_free_i32(tmp); | ||
37 | gen_lookup_tb(s); | ||
38 | return true; | ||
39 | } | ||
40 | -- | ||
41 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@wdc.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Commit 89e68b575 "target/arm: Use vector operations for saturation" | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | causes this abort() when booting QEMU ARM with a Cortex-A15: | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | 5 | Message-id: 20220426163043.100432-36-richard.henderson@linaro.org | |
6 | 0 0x00007ffff4c2382f in raise () at /usr/lib/libc.so.6 | ||
7 | 1 0x00007ffff4c0e672 in abort () at /usr/lib/libc.so.6 | ||
8 | 2 0x00005555559c1839 in disas_neon_data_insn (insn=<optimized out>, s=<optimized out>) at ./target/arm/translate.c:6673 | ||
9 | 3 0x00005555559c1839 in disas_neon_data_insn (s=<optimized out>, insn=<optimized out>) at ./target/arm/translate.c:6386 | ||
10 | 4 0x00005555559cd8a4 in disas_arm_insn (insn=4081107068, s=0x7fffe59a9510) at ./target/arm/translate.c:9289 | ||
11 | 5 0x00005555559cd8a4 in arm_tr_translate_insn (dcbase=0x7fffe59a9510, cpu=<optimized out>) at ./target/arm/translate.c:13612 | ||
12 | 6 0x00005555558d1d39 in translator_loop (ops=0x5555561cc580 <arm_translator_ops>, db=0x7fffe59a9510, cpu=0x55555686a2f0, tb=<optimized out>, max_insns=<optimized out>) at ./accel/tcg/translator.c:96 | ||
13 | 7 0x00005555559d10d4 in gen_intermediate_code (cpu=cpu@entry=0x55555686a2f0, tb=tb@entry=0x7fffd7840080 <code_gen_buffer+126091347>, max_insns=max_insns@entry=512) at ./target/arm/translate.c:13901 | ||
14 | 8 0x00005555558d06b9 in tb_gen_code (cpu=cpu@entry=0x55555686a2f0, pc=3067096216, cs_base=0, flags=192, cflags=-16252928, cflags@entry=524288) at ./accel/tcg/translate-all.c:1736 | ||
15 | 9 0x00005555558ce467 in tb_find (cf_mask=524288, tb_exit=1, last_tb=0x7fffd783e640 <code_gen_buffer+126084627>, cpu=0x1) at ./accel/tcg/cpu-exec.c:407 | ||
16 | 10 0x00005555558ce467 in cpu_exec (cpu=cpu@entry=0x55555686a2f0) at ./accel/tcg/cpu-exec.c:728 | ||
17 | 11 0x000055555588b0cf in tcg_cpu_exec (cpu=0x55555686a2f0) at ./cpus.c:1431 | ||
18 | 12 0x000055555588d223 in qemu_tcg_cpu_thread_fn (arg=0x55555686a2f0) at ./cpus.c:1735 | ||
19 | 13 0x000055555588d223 in qemu_tcg_cpu_thread_fn (arg=arg@entry=0x55555686a2f0) at ./cpus.c:1709 | ||
20 | 14 0x0000555555d2629a in qemu_thread_start (args=<optimized out>) at ./util/qemu-thread-posix.c:502 | ||
21 | 15 0x00007ffff4db8a92 in start_thread () at /usr/lib/libpthread. | ||
22 | |||
23 | This patch ensures that we don't hit the abort() in the second switch | ||
24 | case in disas_neon_data_insn() as we will return from the first case. | ||
25 | |||
26 | Signed-off-by: Alistair Francis <alistair.francis@wdc.com> | ||
27 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
28 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
29 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
30 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
31 | Message-id: ad91b397f360b2fc7f4087e476f7df5b04d42ddb.1558021877.git.alistair.francis@wdc.com | ||
32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
33 | --- | 7 | --- |
34 | target/arm/translate.c | 4 ++-- | 8 | target/arm/translate.c | 7 +++---- |
35 | 1 file changed, 2 insertions(+), 2 deletions(-) | 9 | 1 file changed, 3 insertions(+), 4 deletions(-) |
36 | 10 | ||
37 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
38 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/target/arm/translate.c | 13 | --- a/target/arm/translate.c |
40 | +++ b/target/arm/translate.c | 14 | +++ b/target/arm/translate.c |
41 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CSEL(DisasContext *s, arg_CSEL *a) |
42 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | 16 | } |
43 | rn_ofs, rm_ofs, vec_size, vec_size, | 17 | |
44 | (u ? uqadd_op : sqadd_op) + size); | 18 | /* In this insn input reg fields of 0b1111 mean "zero", not "PC" */ |
45 | - break; | 19 | + zero = tcg_constant_i32(0); |
46 | + return 0; | 20 | if (a->rn == 15) { |
47 | 21 | - rn = tcg_const_i32(0); | |
48 | case NEON_3R_VQSUB: | 22 | + rn = zero; |
49 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | 23 | } else { |
50 | rn_ofs, rm_ofs, vec_size, vec_size, | 24 | rn = load_reg(s, a->rn); |
51 | (u ? uqsub_op : sqsub_op) + size); | 25 | } |
52 | - break; | 26 | if (a->rm == 15) { |
53 | + return 0; | 27 | - rm = tcg_const_i32(0); |
54 | 28 | + rm = zero; | |
55 | case NEON_3R_VMUL: /* VMUL */ | 29 | } else { |
56 | if (u) { | 30 | rm = load_reg(s, a->rm); |
31 | } | ||
32 | @@ -XXX,XX +XXX,XX @@ static bool trans_CSEL(DisasContext *s, arg_CSEL *a) | ||
33 | } | ||
34 | |||
35 | arm_test_cc(&c, a->fcond); | ||
36 | - zero = tcg_const_i32(0); | ||
37 | tcg_gen_movcond_i32(c.cond, rn, c.value, zero, rn, rm); | ||
38 | arm_free_cc(&c); | ||
39 | - tcg_temp_free_i32(zero); | ||
40 | |||
41 | store_reg(s, a->rd, rn); | ||
42 | tcg_temp_free_i32(rm); | ||
57 | -- | 43 | -- |
58 | 2.20.1 | 44 | 2.25.1 |
59 | |||
60 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-37-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 12 ++++-------- | ||
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-sve.c | ||
14 | +++ b/target/arm/translate-sve.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void do_index(DisasContext *s, int esz, int rd, | ||
16 | static bool trans_INDEX_ii(DisasContext *s, arg_INDEX_ii *a) | ||
17 | { | ||
18 | if (sve_access_check(s)) { | ||
19 | - TCGv_i64 start = tcg_const_i64(a->imm1); | ||
20 | - TCGv_i64 incr = tcg_const_i64(a->imm2); | ||
21 | + TCGv_i64 start = tcg_constant_i64(a->imm1); | ||
22 | + TCGv_i64 incr = tcg_constant_i64(a->imm2); | ||
23 | do_index(s, a->esz, a->rd, start, incr); | ||
24 | - tcg_temp_free_i64(start); | ||
25 | - tcg_temp_free_i64(incr); | ||
26 | } | ||
27 | return true; | ||
28 | } | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_INDEX_ii(DisasContext *s, arg_INDEX_ii *a) | ||
30 | static bool trans_INDEX_ir(DisasContext *s, arg_INDEX_ir *a) | ||
31 | { | ||
32 | if (sve_access_check(s)) { | ||
33 | - TCGv_i64 start = tcg_const_i64(a->imm); | ||
34 | + TCGv_i64 start = tcg_constant_i64(a->imm); | ||
35 | TCGv_i64 incr = cpu_reg(s, a->rm); | ||
36 | do_index(s, a->esz, a->rd, start, incr); | ||
37 | - tcg_temp_free_i64(start); | ||
38 | } | ||
39 | return true; | ||
40 | } | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool trans_INDEX_ri(DisasContext *s, arg_INDEX_ri *a) | ||
42 | { | ||
43 | if (sve_access_check(s)) { | ||
44 | TCGv_i64 start = cpu_reg(s, a->rn); | ||
45 | - TCGv_i64 incr = tcg_const_i64(a->imm); | ||
46 | + TCGv_i64 incr = tcg_constant_i64(a->imm); | ||
47 | do_index(s, a->esz, a->rd, start, incr); | ||
48 | - tcg_temp_free_i64(incr); | ||
49 | } | ||
50 | return true; | ||
51 | } | ||
52 | -- | ||
53 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-38-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 18 ++++++------------ | ||
9 | 1 file changed, 6 insertions(+), 12 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-sve.c | ||
14 | +++ b/target/arm/translate-sve.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_SINCDEC_r_32(DisasContext *s, arg_incdec_cnt *a) | ||
16 | tcg_gen_ext32s_i64(reg, reg); | ||
17 | } | ||
18 | } else { | ||
19 | - TCGv_i64 t = tcg_const_i64(inc); | ||
20 | - do_sat_addsub_32(reg, t, a->u, a->d); | ||
21 | - tcg_temp_free_i64(t); | ||
22 | + do_sat_addsub_32(reg, tcg_constant_i64(inc), a->u, a->d); | ||
23 | } | ||
24 | return true; | ||
25 | } | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_SINCDEC_r_64(DisasContext *s, arg_incdec_cnt *a) | ||
27 | TCGv_i64 reg = cpu_reg(s, a->rd); | ||
28 | |||
29 | if (inc != 0) { | ||
30 | - TCGv_i64 t = tcg_const_i64(inc); | ||
31 | - do_sat_addsub_64(reg, t, a->u, a->d); | ||
32 | - tcg_temp_free_i64(t); | ||
33 | + do_sat_addsub_64(reg, tcg_constant_i64(inc), a->u, a->d); | ||
34 | } | ||
35 | return true; | ||
36 | } | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_INCDEC_v(DisasContext *s, arg_incdec2_cnt *a) | ||
38 | |||
39 | if (inc != 0) { | ||
40 | if (sve_access_check(s)) { | ||
41 | - TCGv_i64 t = tcg_const_i64(a->d ? -inc : inc); | ||
42 | tcg_gen_gvec_adds(a->esz, vec_full_reg_offset(s, a->rd), | ||
43 | vec_full_reg_offset(s, a->rn), | ||
44 | - t, fullsz, fullsz); | ||
45 | - tcg_temp_free_i64(t); | ||
46 | + tcg_constant_i64(a->d ? -inc : inc), | ||
47 | + fullsz, fullsz); | ||
48 | } | ||
49 | } else { | ||
50 | do_mov_z(s, a->rd, a->rn); | ||
51 | @@ -XXX,XX +XXX,XX @@ static bool trans_SINCDEC_v(DisasContext *s, arg_incdec2_cnt *a) | ||
52 | |||
53 | if (inc != 0) { | ||
54 | if (sve_access_check(s)) { | ||
55 | - TCGv_i64 t = tcg_const_i64(inc); | ||
56 | - do_sat_addsub_vec(s, a->esz, a->rd, a->rn, t, a->u, a->d); | ||
57 | - tcg_temp_free_i64(t); | ||
58 | + do_sat_addsub_vec(s, a->esz, a->rd, a->rn, | ||
59 | + tcg_constant_i64(inc), a->u, a->d); | ||
60 | } | ||
61 | } else { | ||
62 | do_mov_z(s, a->rd, a->rn); | ||
63 | -- | ||
64 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-39-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 13 ++++--------- | ||
9 | 1 file changed, 4 insertions(+), 9 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-sve.c | ||
14 | +++ b/target/arm/translate-sve.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCPY(DisasContext *s, arg_FCPY *a) | ||
16 | if (sve_access_check(s)) { | ||
17 | /* Decode the VFP immediate. */ | ||
18 | uint64_t imm = vfp_expand_imm(a->esz, a->imm); | ||
19 | - TCGv_i64 t_imm = tcg_const_i64(imm); | ||
20 | - do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, t_imm); | ||
21 | - tcg_temp_free_i64(t_imm); | ||
22 | + do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, tcg_constant_i64(imm)); | ||
23 | } | ||
24 | return true; | ||
25 | } | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPY_m_i(DisasContext *s, arg_rpri_esz *a) | ||
27 | return false; | ||
28 | } | ||
29 | if (sve_access_check(s)) { | ||
30 | - TCGv_i64 t_imm = tcg_const_i64(a->imm); | ||
31 | - do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, t_imm); | ||
32 | - tcg_temp_free_i64(t_imm); | ||
33 | + do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, tcg_constant_i64(a->imm)); | ||
34 | } | ||
35 | return true; | ||
36 | } | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPY_z_i(DisasContext *s, arg_CPY_z_i *a) | ||
38 | } | ||
39 | if (sve_access_check(s)) { | ||
40 | unsigned vsz = vec_full_reg_size(s); | ||
41 | - TCGv_i64 t_imm = tcg_const_i64(a->imm); | ||
42 | tcg_gen_gvec_2i_ool(vec_full_reg_offset(s, a->rd), | ||
43 | pred_full_reg_offset(s, a->pg), | ||
44 | - t_imm, vsz, vsz, 0, fns[a->esz]); | ||
45 | - tcg_temp_free_i64(t_imm); | ||
46 | + tcg_constant_i64(a->imm), | ||
47 | + vsz, vsz, 0, fns[a->esz]); | ||
48 | } | ||
49 | return true; | ||
50 | } | ||
51 | -- | ||
52 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-40-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 12 ++++-------- | ||
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-sve.c | ||
14 | +++ b/target/arm/translate-sve.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void incr_last_active(DisasContext *s, TCGv_i32 last, int esz) | ||
16 | if (is_power_of_2(vsz)) { | ||
17 | tcg_gen_andi_i32(last, last, vsz - 1); | ||
18 | } else { | ||
19 | - TCGv_i32 max = tcg_const_i32(vsz); | ||
20 | - TCGv_i32 zero = tcg_const_i32(0); | ||
21 | + TCGv_i32 max = tcg_constant_i32(vsz); | ||
22 | + TCGv_i32 zero = tcg_constant_i32(0); | ||
23 | tcg_gen_movcond_i32(TCG_COND_GEU, last, last, max, zero, last); | ||
24 | - tcg_temp_free_i32(max); | ||
25 | - tcg_temp_free_i32(zero); | ||
26 | } | ||
27 | } | ||
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ static void wrap_last_active(DisasContext *s, TCGv_i32 last, int esz) | ||
30 | if (is_power_of_2(vsz)) { | ||
31 | tcg_gen_andi_i32(last, last, vsz - 1); | ||
32 | } else { | ||
33 | - TCGv_i32 max = tcg_const_i32(vsz - (1 << esz)); | ||
34 | - TCGv_i32 zero = tcg_const_i32(0); | ||
35 | + TCGv_i32 max = tcg_constant_i32(vsz - (1 << esz)); | ||
36 | + TCGv_i32 zero = tcg_constant_i32(0); | ||
37 | tcg_gen_movcond_i32(TCG_COND_LT, last, last, zero, max, last); | ||
38 | - tcg_temp_free_i32(max); | ||
39 | - tcg_temp_free_i32(zero); | ||
40 | } | ||
41 | } | ||
42 | |||
43 | -- | ||
44 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-41-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 7 +++---- | ||
9 | 1 file changed, 3 insertions(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-sve.c | ||
14 | +++ b/target/arm/translate-sve.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void do_clast_scalar(DisasContext *s, int esz, int pg, int rm, | ||
16 | bool before, TCGv_i64 reg_val) | ||
17 | { | ||
18 | TCGv_i32 last = tcg_temp_new_i32(); | ||
19 | - TCGv_i64 ele, cmp, zero; | ||
20 | + TCGv_i64 ele, cmp; | ||
21 | |||
22 | find_last_active(s, last, esz, pg); | ||
23 | |||
24 | @@ -XXX,XX +XXX,XX @@ static void do_clast_scalar(DisasContext *s, int esz, int pg, int rm, | ||
25 | ele = load_last_active(s, last, rm, esz); | ||
26 | tcg_temp_free_i32(last); | ||
27 | |||
28 | - zero = tcg_const_i64(0); | ||
29 | - tcg_gen_movcond_i64(TCG_COND_GE, reg_val, cmp, zero, ele, reg_val); | ||
30 | + tcg_gen_movcond_i64(TCG_COND_GE, reg_val, cmp, tcg_constant_i64(0), | ||
31 | + ele, reg_val); | ||
32 | |||
33 | - tcg_temp_free_i64(zero); | ||
34 | tcg_temp_free_i64(cmp); | ||
35 | tcg_temp_free_i64(ele); | ||
36 | } | ||
37 | -- | ||
38 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-42-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 20 +++++++------------- | ||
9 | 1 file changed, 7 insertions(+), 13 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-sve.c | ||
14 | +++ b/target/arm/translate-sve.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CTERM(DisasContext *s, arg_CTERM *a) | ||
16 | static bool trans_WHILE(DisasContext *s, arg_WHILE *a) | ||
17 | { | ||
18 | TCGv_i64 op0, op1, t0, t1, tmax; | ||
19 | - TCGv_i32 t2, t3; | ||
20 | + TCGv_i32 t2; | ||
21 | TCGv_ptr ptr; | ||
22 | unsigned vsz = vec_full_reg_size(s); | ||
23 | unsigned desc = 0; | ||
24 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE(DisasContext *s, arg_WHILE *a) | ||
25 | } | ||
26 | } | ||
27 | |||
28 | - tmax = tcg_const_i64(vsz >> a->esz); | ||
29 | + tmax = tcg_constant_i64(vsz >> a->esz); | ||
30 | if (eq) { | ||
31 | /* Equality means one more iteration. */ | ||
32 | tcg_gen_addi_i64(t0, t0, 1); | ||
33 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE(DisasContext *s, arg_WHILE *a) | ||
34 | |||
35 | /* Bound to the maximum. */ | ||
36 | tcg_gen_umin_i64(t0, t0, tmax); | ||
37 | - tcg_temp_free_i64(tmax); | ||
38 | |||
39 | /* Set the count to zero if the condition is false. */ | ||
40 | tcg_gen_movi_i64(t1, 0); | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE(DisasContext *s, arg_WHILE *a) | ||
42 | |||
43 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz / 8); | ||
44 | desc = FIELD_DP32(desc, PREDDESC, ESZ, a->esz); | ||
45 | - t3 = tcg_const_i32(desc); | ||
46 | |||
47 | ptr = tcg_temp_new_ptr(); | ||
48 | tcg_gen_addi_ptr(ptr, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
49 | |||
50 | if (a->lt) { | ||
51 | - gen_helper_sve_whilel(t2, ptr, t2, t3); | ||
52 | + gen_helper_sve_whilel(t2, ptr, t2, tcg_constant_i32(desc)); | ||
53 | } else { | ||
54 | - gen_helper_sve_whileg(t2, ptr, t2, t3); | ||
55 | + gen_helper_sve_whileg(t2, ptr, t2, tcg_constant_i32(desc)); | ||
56 | } | ||
57 | do_pred_flags(t2); | ||
58 | |||
59 | tcg_temp_free_ptr(ptr); | ||
60 | tcg_temp_free_i32(t2); | ||
61 | - tcg_temp_free_i32(t3); | ||
62 | return true; | ||
63 | } | ||
64 | |||
65 | static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
66 | { | ||
67 | TCGv_i64 op0, op1, diff, t1, tmax; | ||
68 | - TCGv_i32 t2, t3; | ||
69 | + TCGv_i32 t2; | ||
70 | TCGv_ptr ptr; | ||
71 | unsigned vsz = vec_full_reg_size(s); | ||
72 | unsigned desc = 0; | ||
73 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
74 | op0 = read_cpu_reg(s, a->rn, 1); | ||
75 | op1 = read_cpu_reg(s, a->rm, 1); | ||
76 | |||
77 | - tmax = tcg_const_i64(vsz); | ||
78 | + tmax = tcg_constant_i64(vsz); | ||
79 | diff = tcg_temp_new_i64(); | ||
80 | |||
81 | if (a->rw) { | ||
82 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
83 | |||
84 | /* Bound to the maximum. */ | ||
85 | tcg_gen_umin_i64(diff, diff, tmax); | ||
86 | - tcg_temp_free_i64(tmax); | ||
87 | |||
88 | /* Since we're bounded, pass as a 32-bit type. */ | ||
89 | t2 = tcg_temp_new_i32(); | ||
90 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
91 | |||
92 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz / 8); | ||
93 | desc = FIELD_DP32(desc, PREDDESC, ESZ, a->esz); | ||
94 | - t3 = tcg_const_i32(desc); | ||
95 | |||
96 | ptr = tcg_temp_new_ptr(); | ||
97 | tcg_gen_addi_ptr(ptr, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
98 | |||
99 | - gen_helper_sve_whilel(t2, ptr, t2, t3); | ||
100 | + gen_helper_sve_whilel(t2, ptr, t2, tcg_constant_i32(desc)); | ||
101 | do_pred_flags(t2); | ||
102 | |||
103 | tcg_temp_free_ptr(ptr); | ||
104 | tcg_temp_free_i32(t2); | ||
105 | - tcg_temp_free_i32(t3); | ||
106 | return true; | ||
107 | } | ||
108 | |||
109 | -- | ||
110 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20190520214342.13709-5-philmd@redhat.com | 5 | Message-id: 20220426163043.100432-43-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | include/hw/arm/exynos4210.h | 9 +++++++-- | 8 | target/arm/translate-sve.c | 12 ++++-------- |
9 | hw/arm/exynos4210.c | 28 ++++++++++++++++++++++++---- | 9 | 1 file changed, 4 insertions(+), 8 deletions(-) |
10 | hw/arm/exynos4_boards.c | 9 ++++++--- | ||
11 | 3 files changed, 37 insertions(+), 9 deletions(-) | ||
12 | 10 | ||
13 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/arm/exynos4210.h | 13 | --- a/target/arm/translate-sve.c |
16 | +++ b/include/hw/arm/exynos4210.h | 14 | +++ b/target/arm/translate-sve.c |
17 | @@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210Irq { | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) |
18 | } Exynos4210Irq; | 16 | gen_helper_gvec_mem_scatter *fn = NULL; |
19 | 17 | bool be = s->be_data == MO_BE; | |
20 | typedef struct Exynos4210State { | 18 | bool mte = s->mte_active[0]; |
21 | + /*< private >*/ | 19 | - TCGv_i64 imm; |
22 | + SysBusDevice parent_obj; | 20 | |
23 | + /*< public >*/ | 21 | if (a->esz < a->msz || (a->esz == a->msz && !a->u)) { |
24 | ARMCPU *cpu[EXYNOS4210_NCPUS]; | 22 | return false; |
25 | Exynos4210Irq irqs; | 23 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) |
26 | qemu_irq *irq_table; | 24 | /* Treat LD1_zpiz (zn[x] + imm) the same way as LD1_zprz (rn + zm[x]) |
27 | @@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210State { | 25 | * by loading the immediate into the scalar parameter. |
28 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; | 26 | */ |
29 | } Exynos4210State; | 27 | - imm = tcg_const_i64(a->imm << a->msz); |
30 | 28 | - do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, false, fn); | |
31 | +#define TYPE_EXYNOS4210_SOC "exynos4210" | 29 | - tcg_temp_free_i64(imm); |
32 | +#define EXYNOS4210_SOC(obj) \ | 30 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, |
33 | + OBJECT_CHECK(Exynos4210State, obj, TYPE_EXYNOS4210_SOC) | 31 | + tcg_constant_i64(a->imm << a->msz), a->msz, false, fn); |
34 | + | 32 | return true; |
35 | void exynos4210_write_secondary(ARMCPU *cpu, | ||
36 | const struct arm_boot_info *info); | ||
37 | |||
38 | -Exynos4210State *exynos4210_init(MemoryRegion *system_mem); | ||
39 | - | ||
40 | /* Initialize exynos4210 IRQ subsystem stub */ | ||
41 | qemu_irq *exynos4210_init_irq(Exynos4210Irq *env); | ||
42 | |||
43 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/arm/exynos4210.c | ||
46 | +++ b/hw/arm/exynos4210.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void pl330_create(uint32_t base, qemu_irq irq, int nreq) | ||
48 | sysbus_connect_irq(busdev, 0, irq); | ||
49 | } | 33 | } |
50 | 34 | ||
51 | -Exynos4210State *exynos4210_init(MemoryRegion *system_mem) | 35 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) |
52 | +static void exynos4210_realize(DeviceState *socdev, Error **errp) | 36 | gen_helper_gvec_mem_scatter *fn = NULL; |
53 | { | 37 | bool be = s->be_data == MO_BE; |
54 | - Exynos4210State *s = g_new0(Exynos4210State, 1); | 38 | bool mte = s->mte_active[0]; |
55 | + Exynos4210State *s = EXYNOS4210_SOC(socdev); | 39 | - TCGv_i64 imm; |
56 | + MemoryRegion *system_mem = get_system_memory(); | 40 | |
57 | qemu_irq gate_irq[EXYNOS4210_NCPUS][EXYNOS4210_IRQ_GATE_NINPUTS]; | 41 | if (a->esz < a->msz) { |
58 | SysBusDevice *busdev; | 42 | return false; |
59 | DeviceState *dev; | 43 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) |
60 | @@ -XXX,XX +XXX,XX @@ Exynos4210State *exynos4210_init(MemoryRegion *system_mem) | 44 | /* Treat ST1_zpiz (zn[x] + imm) the same way as ST1_zprz (rn + zm[x]) |
61 | qemu_irq_invert(s->irq_table[exynos4210_get_irq(36, 1)]), 32); | 45 | * by loading the immediate into the scalar parameter. |
62 | pl330_create(EXYNOS4210_PL330_BASE2_ADDR, | 46 | */ |
63 | qemu_irq_invert(s->irq_table[exynos4210_get_irq(34, 1)]), 1); | 47 | - imm = tcg_const_i64(a->imm << a->msz); |
64 | - | 48 | - do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, true, fn); |
65 | - return s; | 49 | - tcg_temp_free_i64(imm); |
50 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, | ||
51 | + tcg_constant_i64(a->imm << a->msz), a->msz, true, fn); | ||
52 | return true; | ||
66 | } | 53 | } |
67 | + | ||
68 | +static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
69 | +{ | ||
70 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
71 | + | ||
72 | + dc->realize = exynos4210_realize; | ||
73 | +} | ||
74 | + | ||
75 | +static const TypeInfo exynos4210_info = { | ||
76 | + .name = TYPE_EXYNOS4210_SOC, | ||
77 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
78 | + .instance_size = sizeof(Exynos4210State), | ||
79 | + .class_init = exynos4210_class_init, | ||
80 | +}; | ||
81 | + | ||
82 | +static void exynos4210_register_types(void) | ||
83 | +{ | ||
84 | + type_register_static(&exynos4210_info); | ||
85 | +} | ||
86 | + | ||
87 | +type_init(exynos4210_register_types) | ||
88 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/hw/arm/exynos4_boards.c | ||
91 | +++ b/hw/arm/exynos4_boards.c | ||
92 | @@ -XXX,XX +XXX,XX @@ typedef enum Exynos4BoardType { | ||
93 | } Exynos4BoardType; | ||
94 | |||
95 | typedef struct Exynos4BoardState { | ||
96 | - Exynos4210State *soc; | ||
97 | + Exynos4210State soc; | ||
98 | MemoryRegion dram0_mem; | ||
99 | MemoryRegion dram1_mem; | ||
100 | } Exynos4BoardState; | ||
101 | @@ -XXX,XX +XXX,XX @@ exynos4_boards_init_common(MachineState *machine, | ||
102 | exynos4_boards_init_ram(s, get_system_memory(), | ||
103 | exynos4_board_ram_size[board_type]); | ||
104 | |||
105 | - s->soc = exynos4210_init(get_system_memory()); | ||
106 | + object_initialize(&s->soc, sizeof(s->soc), TYPE_EXYNOS4210_SOC); | ||
107 | + qdev_set_parent_bus(DEVICE(&s->soc), sysbus_get_default()); | ||
108 | + object_property_set_bool(OBJECT(&s->soc), true, "realized", | ||
109 | + &error_fatal); | ||
110 | |||
111 | return s; | ||
112 | } | ||
113 | @@ -XXX,XX +XXX,XX @@ static void smdkc210_init(MachineState *machine) | ||
114 | EXYNOS4_BOARD_SMDKC210); | ||
115 | |||
116 | lan9215_init(SMDK_LAN9118_BASE_ADDR, | ||
117 | - qemu_irq_invert(s->soc->irq_table[exynos4210_get_irq(37, 1)])); | ||
118 | + qemu_irq_invert(s->soc.irq_table[exynos4210_get_irq(37, 1)])); | ||
119 | arm_load_kernel(ARM_CPU(first_cpu), &exynos4_board_binfo); | ||
120 | } | ||
121 | 54 | ||
122 | -- | 55 | -- |
123 | 2.20.1 | 56 | 2.25.1 |
124 | |||
125 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-44-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 4 +--- | ||
9 | 1 file changed, 1 insertion(+), 3 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-sve.c | ||
14 | +++ b/target/arm/translate-sve.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_SUBR_zzi(DisasContext *s, arg_rri_esz *a) | ||
16 | } | ||
17 | if (sve_access_check(s)) { | ||
18 | unsigned vsz = vec_full_reg_size(s); | ||
19 | - TCGv_i64 c = tcg_const_i64(a->imm); | ||
20 | tcg_gen_gvec_2s(vec_full_reg_offset(s, a->rd), | ||
21 | vec_full_reg_offset(s, a->rn), | ||
22 | - vsz, vsz, c, &op[a->esz]); | ||
23 | - tcg_temp_free_i64(c); | ||
24 | + vsz, vsz, tcg_constant_i64(a->imm), &op[a->esz]); | ||
25 | } | ||
26 | return true; | ||
27 | } | ||
28 | -- | ||
29 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-45-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 15 +++++---------- | ||
9 | 1 file changed, 5 insertions(+), 10 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-sve.c | ||
14 | +++ b/target/arm/translate-sve.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool do_zzi_sat(DisasContext *s, arg_rri_esz *a, bool u, bool d) | ||
16 | return false; | ||
17 | } | ||
18 | if (sve_access_check(s)) { | ||
19 | - TCGv_i64 val = tcg_const_i64(a->imm); | ||
20 | - do_sat_addsub_vec(s, a->esz, a->rd, a->rn, val, u, d); | ||
21 | - tcg_temp_free_i64(val); | ||
22 | + do_sat_addsub_vec(s, a->esz, a->rd, a->rn, | ||
23 | + tcg_constant_i64(a->imm), u, d); | ||
24 | } | ||
25 | return true; | ||
26 | } | ||
27 | @@ -XXX,XX +XXX,XX @@ static bool do_zzi_ool(DisasContext *s, arg_rri_esz *a, gen_helper_gvec_2i *fn) | ||
28 | { | ||
29 | if (sve_access_check(s)) { | ||
30 | unsigned vsz = vec_full_reg_size(s); | ||
31 | - TCGv_i64 c = tcg_const_i64(a->imm); | ||
32 | - | ||
33 | tcg_gen_gvec_2i_ool(vec_full_reg_offset(s, a->rd), | ||
34 | vec_full_reg_offset(s, a->rn), | ||
35 | - c, vsz, vsz, 0, fn); | ||
36 | - tcg_temp_free_i64(c); | ||
37 | + tcg_constant_i64(a->imm), vsz, vsz, 0, fn); | ||
38 | } | ||
39 | return true; | ||
40 | } | ||
41 | @@ -XXX,XX +XXX,XX @@ static void do_fp_scalar(DisasContext *s, int zd, int zn, int pg, bool is_fp16, | ||
42 | static void do_fp_imm(DisasContext *s, arg_rpri_esz *a, uint64_t imm, | ||
43 | gen_helper_sve_fp2scalar *fn) | ||
44 | { | ||
45 | - TCGv_i64 temp = tcg_const_i64(imm); | ||
46 | - do_fp_scalar(s, a->rd, a->rn, a->pg, a->esz == MO_16, temp, fn); | ||
47 | - tcg_temp_free_i64(temp); | ||
48 | + do_fp_scalar(s, a->rd, a->rn, a->pg, a->esz == MO_16, | ||
49 | + tcg_constant_i64(imm), fn); | ||
50 | } | ||
51 | |||
52 | #define DO_FP_IMM(NAME, name, const0, const1) \ | ||
53 | -- | ||
54 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | In these cases, 't' did double-duty as zero source and | ||
4 | temporary destination. Split the two uses. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20220426163043.100432-46-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate-sve.c | 17 ++++++++--------- | ||
12 | 1 file changed, 8 insertions(+), 9 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/translate-sve.c | ||
17 | +++ b/target/arm/translate-sve.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void do_predtest(DisasContext *s, int dofs, int gofs, int words) | ||
19 | { | ||
20 | TCGv_ptr dptr = tcg_temp_new_ptr(); | ||
21 | TCGv_ptr gptr = tcg_temp_new_ptr(); | ||
22 | - TCGv_i32 t; | ||
23 | + TCGv_i32 t = tcg_temp_new_i32(); | ||
24 | |||
25 | tcg_gen_addi_ptr(dptr, cpu_env, dofs); | ||
26 | tcg_gen_addi_ptr(gptr, cpu_env, gofs); | ||
27 | - t = tcg_const_i32(words); | ||
28 | |||
29 | - gen_helper_sve_predtest(t, dptr, gptr, t); | ||
30 | + gen_helper_sve_predtest(t, dptr, gptr, tcg_constant_i32(words)); | ||
31 | tcg_temp_free_ptr(dptr); | ||
32 | tcg_temp_free_ptr(gptr); | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ static bool do_pfirst_pnext(DisasContext *s, arg_rr_esz *a, | ||
35 | |||
36 | tcg_gen_addi_ptr(t_pd, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
37 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, a->rn)); | ||
38 | - t = tcg_const_i32(desc); | ||
39 | + t = tcg_temp_new_i32(); | ||
40 | |||
41 | - gen_fn(t, t_pd, t_pg, t); | ||
42 | + gen_fn(t, t_pd, t_pg, tcg_constant_i32(desc)); | ||
43 | tcg_temp_free_ptr(t_pd); | ||
44 | tcg_temp_free_ptr(t_pg); | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzz_flags(DisasContext *s, arg_rprr_esz *a, | ||
47 | } | ||
48 | |||
49 | vsz = vec_full_reg_size(s); | ||
50 | - t = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
51 | + t = tcg_temp_new_i32(); | ||
52 | pd = tcg_temp_new_ptr(); | ||
53 | zn = tcg_temp_new_ptr(); | ||
54 | zm = tcg_temp_new_ptr(); | ||
55 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzz_flags(DisasContext *s, arg_rprr_esz *a, | ||
56 | tcg_gen_addi_ptr(zm, cpu_env, vec_full_reg_offset(s, a->rm)); | ||
57 | tcg_gen_addi_ptr(pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
58 | |||
59 | - gen_fn(t, pd, zn, zm, pg, t); | ||
60 | + gen_fn(t, pd, zn, zm, pg, tcg_constant_i32(simd_desc(vsz, vsz, 0))); | ||
61 | |||
62 | tcg_temp_free_ptr(pd); | ||
63 | tcg_temp_free_ptr(zn); | ||
64 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzi_flags(DisasContext *s, arg_rpri_esz *a, | ||
65 | } | ||
66 | |||
67 | vsz = vec_full_reg_size(s); | ||
68 | - t = tcg_const_i32(simd_desc(vsz, vsz, a->imm)); | ||
69 | + t = tcg_temp_new_i32(); | ||
70 | pd = tcg_temp_new_ptr(); | ||
71 | zn = tcg_temp_new_ptr(); | ||
72 | pg = tcg_temp_new_ptr(); | ||
73 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzi_flags(DisasContext *s, arg_rpri_esz *a, | ||
74 | tcg_gen_addi_ptr(zn, cpu_env, vec_full_reg_offset(s, a->rn)); | ||
75 | tcg_gen_addi_ptr(pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
76 | |||
77 | - gen_fn(t, pd, zn, pg, t); | ||
78 | + gen_fn(t, pd, zn, pg, tcg_constant_i32(simd_desc(vsz, vsz, a->imm))); | ||
79 | |||
80 | tcg_temp_free_ptr(pd); | ||
81 | tcg_temp_free_ptr(zn); | ||
82 | -- | ||
83 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 3 | In these cases, 't' did double-duty as zero source and |
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 4 | temporary destination. Split the two uses and narrow |
5 | Message-id: 20190520214342.13709-2-philmd@redhat.com | 5 | the scope of the temp. |
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20220426163043.100432-47-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | hw/arm/exynos4_boards.c | 24 ------------------------ | 12 | target/arm/translate-sve.c | 18 ++++++++++-------- |
9 | 1 file changed, 24 deletions(-) | 13 | 1 file changed, 10 insertions(+), 8 deletions(-) |
10 | 14 | ||
11 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | 15 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/exynos4_boards.c | 17 | --- a/target/arm/translate-sve.c |
14 | +++ b/hw/arm/exynos4_boards.c | 18 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ static bool do_brk3(DisasContext *s, arg_rprr_s *a, |
16 | #include "hw/net/lan9118.h" | 20 | TCGv_ptr n = tcg_temp_new_ptr(); |
17 | #include "hw/boards.h" | 21 | TCGv_ptr m = tcg_temp_new_ptr(); |
18 | 22 | TCGv_ptr g = tcg_temp_new_ptr(); | |
19 | -#undef DEBUG | 23 | - TCGv_i32 t = tcg_const_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); |
20 | - | 24 | + TCGv_i32 desc = tcg_constant_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); |
21 | -//#define DEBUG | 25 | |
22 | - | 26 | tcg_gen_addi_ptr(d, cpu_env, pred_full_reg_offset(s, a->rd)); |
23 | -#ifdef DEBUG | 27 | tcg_gen_addi_ptr(n, cpu_env, pred_full_reg_offset(s, a->rn)); |
24 | - #undef PRINT_DEBUG | 28 | @@ -XXX,XX +XXX,XX @@ static bool do_brk3(DisasContext *s, arg_rprr_s *a, |
25 | - #define PRINT_DEBUG(fmt, args...) \ | 29 | tcg_gen_addi_ptr(g, cpu_env, pred_full_reg_offset(s, a->pg)); |
26 | - do { \ | 30 | |
27 | - fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \ | 31 | if (a->s) { |
28 | - } while (0) | 32 | - fn_s(t, d, n, m, g, t); |
29 | -#else | 33 | + TCGv_i32 t = tcg_temp_new_i32(); |
30 | - #define PRINT_DEBUG(fmt, args...) do {} while (0) | 34 | + fn_s(t, d, n, m, g, desc); |
31 | -#endif | 35 | do_pred_flags(t); |
32 | - | 36 | + tcg_temp_free_i32(t); |
33 | #define SMDK_LAN9118_BASE_ADDR 0x05000000 | 37 | } else { |
34 | 38 | - fn(d, n, m, g, t); | |
35 | typedef enum Exynos4BoardType { | 39 | + fn(d, n, m, g, desc); |
36 | @@ -XXX,XX +XXX,XX @@ exynos4_boards_init_common(MachineState *machine, | 40 | } |
37 | exynos4_board_binfo.gic_cpu_if_addr = | 41 | tcg_temp_free_ptr(d); |
38 | EXYNOS4210_SMP_PRIVATE_BASE_ADDR + 0x100; | 42 | tcg_temp_free_ptr(n); |
39 | 43 | tcg_temp_free_ptr(m); | |
40 | - PRINT_DEBUG("\n ram_size: %luMiB [0x%08lx]\n" | 44 | tcg_temp_free_ptr(g); |
41 | - " kernel_filename: %s\n" | 45 | - tcg_temp_free_i32(t); |
42 | - " kernel_cmdline: %s\n" | 46 | return true; |
43 | - " initrd_filename: %s\n", | 47 | } |
44 | - exynos4_board_ram_size[board_type] / 1048576, | 48 | |
45 | - exynos4_board_ram_size[board_type], | 49 | @@ -XXX,XX +XXX,XX @@ static bool do_brk2(DisasContext *s, arg_rpr_s *a, |
46 | - machine->kernel_filename, | 50 | TCGv_ptr d = tcg_temp_new_ptr(); |
47 | - machine->kernel_cmdline, | 51 | TCGv_ptr n = tcg_temp_new_ptr(); |
48 | - machine->initrd_filename); | 52 | TCGv_ptr g = tcg_temp_new_ptr(); |
49 | - | 53 | - TCGv_i32 t = tcg_const_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); |
50 | exynos4_boards_init_ram(s, get_system_memory(), | 54 | + TCGv_i32 desc = tcg_constant_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); |
51 | exynos4_board_ram_size[board_type]); | 55 | |
56 | tcg_gen_addi_ptr(d, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
57 | tcg_gen_addi_ptr(n, cpu_env, pred_full_reg_offset(s, a->rn)); | ||
58 | tcg_gen_addi_ptr(g, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
59 | |||
60 | if (a->s) { | ||
61 | - fn_s(t, d, n, g, t); | ||
62 | + TCGv_i32 t = tcg_temp_new_i32(); | ||
63 | + fn_s(t, d, n, g, desc); | ||
64 | do_pred_flags(t); | ||
65 | + tcg_temp_free_i32(t); | ||
66 | } else { | ||
67 | - fn(d, n, g, t); | ||
68 | + fn(d, n, g, desc); | ||
69 | } | ||
70 | tcg_temp_free_ptr(d); | ||
71 | tcg_temp_free_ptr(n); | ||
72 | tcg_temp_free_ptr(g); | ||
73 | - tcg_temp_free_i32(t); | ||
74 | return true; | ||
75 | } | ||
52 | 76 | ||
53 | -- | 77 | -- |
54 | 2.20.1 | 78 | 2.25.1 |
55 | |||
56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-48-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 54 ++++++++++---------------------------- | ||
9 | 1 file changed, 14 insertions(+), 40 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-sve.c | ||
14 | +++ b/target/arm/translate-sve.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool do_vpz_ool(DisasContext *s, arg_rpr_esz *a, | ||
16 | return true; | ||
17 | } | ||
18 | |||
19 | - desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
20 | + desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
21 | temp = tcg_temp_new_i64(); | ||
22 | t_zn = tcg_temp_new_ptr(); | ||
23 | t_pg = tcg_temp_new_ptr(); | ||
24 | @@ -XXX,XX +XXX,XX @@ static bool do_vpz_ool(DisasContext *s, arg_rpr_esz *a, | ||
25 | fn(temp, t_zn, t_pg, desc); | ||
26 | tcg_temp_free_ptr(t_zn); | ||
27 | tcg_temp_free_ptr(t_pg); | ||
28 | - tcg_temp_free_i32(desc); | ||
29 | |||
30 | write_fp_dreg(s, a->rd, temp); | ||
31 | tcg_temp_free_i64(temp); | ||
32 | @@ -XXX,XX +XXX,XX @@ static void do_index(DisasContext *s, int esz, int rd, | ||
33 | TCGv_i64 start, TCGv_i64 incr) | ||
34 | { | ||
35 | unsigned vsz = vec_full_reg_size(s); | ||
36 | - TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
37 | + TCGv_i32 desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
38 | TCGv_ptr t_zd = tcg_temp_new_ptr(); | ||
39 | |||
40 | tcg_gen_addi_ptr(t_zd, cpu_env, vec_full_reg_offset(s, rd)); | ||
41 | @@ -XXX,XX +XXX,XX @@ static void do_index(DisasContext *s, int esz, int rd, | ||
42 | tcg_temp_free_i32(i32); | ||
43 | } | ||
44 | tcg_temp_free_ptr(t_zd); | ||
45 | - tcg_temp_free_i32(desc); | ||
46 | } | ||
47 | |||
48 | static bool trans_INDEX_ii(DisasContext *s, arg_INDEX_ii *a) | ||
49 | @@ -XXX,XX +XXX,XX @@ static void do_sat_addsub_vec(DisasContext *s, int esz, int rd, int rn, | ||
50 | nptr = tcg_temp_new_ptr(); | ||
51 | tcg_gen_addi_ptr(dptr, cpu_env, vec_full_reg_offset(s, rd)); | ||
52 | tcg_gen_addi_ptr(nptr, cpu_env, vec_full_reg_offset(s, rn)); | ||
53 | - desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
54 | + desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
55 | |||
56 | switch (esz) { | ||
57 | case MO_8: | ||
58 | @@ -XXX,XX +XXX,XX @@ static void do_sat_addsub_vec(DisasContext *s, int esz, int rd, int rn, | ||
59 | |||
60 | tcg_temp_free_ptr(dptr); | ||
61 | tcg_temp_free_ptr(nptr); | ||
62 | - tcg_temp_free_i32(desc); | ||
63 | } | ||
64 | |||
65 | static bool trans_CNT_r(DisasContext *s, arg_CNT_r *a) | ||
66 | @@ -XXX,XX +XXX,XX @@ static void do_cpy_m(DisasContext *s, int esz, int rd, int rn, int pg, | ||
67 | gen_helper_sve_cpy_m_s, gen_helper_sve_cpy_m_d, | ||
68 | }; | ||
69 | unsigned vsz = vec_full_reg_size(s); | ||
70 | - TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
71 | + TCGv_i32 desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
72 | TCGv_ptr t_zd = tcg_temp_new_ptr(); | ||
73 | TCGv_ptr t_zn = tcg_temp_new_ptr(); | ||
74 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
75 | @@ -XXX,XX +XXX,XX @@ static void do_cpy_m(DisasContext *s, int esz, int rd, int rn, int pg, | ||
76 | tcg_temp_free_ptr(t_zd); | ||
77 | tcg_temp_free_ptr(t_zn); | ||
78 | tcg_temp_free_ptr(t_pg); | ||
79 | - tcg_temp_free_i32(desc); | ||
80 | } | ||
81 | |||
82 | static bool trans_FCPY(DisasContext *s, arg_FCPY *a) | ||
83 | @@ -XXX,XX +XXX,XX @@ static void do_insr_i64(DisasContext *s, arg_rrr_esz *a, TCGv_i64 val) | ||
84 | gen_helper_sve_insr_s, gen_helper_sve_insr_d, | ||
85 | }; | ||
86 | unsigned vsz = vec_full_reg_size(s); | ||
87 | - TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
88 | + TCGv_i32 desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
89 | TCGv_ptr t_zd = tcg_temp_new_ptr(); | ||
90 | TCGv_ptr t_zn = tcg_temp_new_ptr(); | ||
91 | |||
92 | @@ -XXX,XX +XXX,XX @@ static void do_insr_i64(DisasContext *s, arg_rrr_esz *a, TCGv_i64 val) | ||
93 | |||
94 | tcg_temp_free_ptr(t_zd); | ||
95 | tcg_temp_free_ptr(t_zn); | ||
96 | - tcg_temp_free_i32(desc); | ||
97 | } | ||
98 | |||
99 | static bool trans_INSR_f(DisasContext *s, arg_rrr_esz *a) | ||
100 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred3(DisasContext *s, arg_rrr_esz *a, bool high_odd, | ||
101 | TCGv_ptr t_d = tcg_temp_new_ptr(); | ||
102 | TCGv_ptr t_n = tcg_temp_new_ptr(); | ||
103 | TCGv_ptr t_m = tcg_temp_new_ptr(); | ||
104 | - TCGv_i32 t_desc; | ||
105 | uint32_t desc = 0; | ||
106 | |||
107 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz); | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred3(DisasContext *s, arg_rrr_esz *a, bool high_odd, | ||
109 | tcg_gen_addi_ptr(t_d, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
110 | tcg_gen_addi_ptr(t_n, cpu_env, pred_full_reg_offset(s, a->rn)); | ||
111 | tcg_gen_addi_ptr(t_m, cpu_env, pred_full_reg_offset(s, a->rm)); | ||
112 | - t_desc = tcg_const_i32(desc); | ||
113 | |||
114 | - fn(t_d, t_n, t_m, t_desc); | ||
115 | + fn(t_d, t_n, t_m, tcg_constant_i32(desc)); | ||
116 | |||
117 | tcg_temp_free_ptr(t_d); | ||
118 | tcg_temp_free_ptr(t_n); | ||
119 | tcg_temp_free_ptr(t_m); | ||
120 | - tcg_temp_free_i32(t_desc); | ||
121 | return true; | ||
122 | } | ||
123 | |||
124 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred2(DisasContext *s, arg_rr_esz *a, bool high_odd, | ||
125 | unsigned vsz = pred_full_reg_size(s); | ||
126 | TCGv_ptr t_d = tcg_temp_new_ptr(); | ||
127 | TCGv_ptr t_n = tcg_temp_new_ptr(); | ||
128 | - TCGv_i32 t_desc; | ||
129 | uint32_t desc = 0; | ||
130 | |||
131 | tcg_gen_addi_ptr(t_d, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
132 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred2(DisasContext *s, arg_rr_esz *a, bool high_odd, | ||
133 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz); | ||
134 | desc = FIELD_DP32(desc, PREDDESC, ESZ, a->esz); | ||
135 | desc = FIELD_DP32(desc, PREDDESC, DATA, high_odd); | ||
136 | - t_desc = tcg_const_i32(desc); | ||
137 | |||
138 | - fn(t_d, t_n, t_desc); | ||
139 | + fn(t_d, t_n, tcg_constant_i32(desc)); | ||
140 | |||
141 | - tcg_temp_free_i32(t_desc); | ||
142 | tcg_temp_free_ptr(t_d); | ||
143 | tcg_temp_free_ptr(t_n); | ||
144 | return true; | ||
145 | @@ -XXX,XX +XXX,XX @@ static void find_last_active(DisasContext *s, TCGv_i32 ret, int esz, int pg) | ||
146 | * round up, as we do elsewhere, because we need the exact size. | ||
147 | */ | ||
148 | TCGv_ptr t_p = tcg_temp_new_ptr(); | ||
149 | - TCGv_i32 t_desc; | ||
150 | unsigned desc = 0; | ||
151 | |||
152 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, pred_full_reg_size(s)); | ||
153 | desc = FIELD_DP32(desc, PREDDESC, ESZ, esz); | ||
154 | |||
155 | tcg_gen_addi_ptr(t_p, cpu_env, pred_full_reg_offset(s, pg)); | ||
156 | - t_desc = tcg_const_i32(desc); | ||
157 | |||
158 | - gen_helper_sve_last_active_element(ret, t_p, t_desc); | ||
159 | + gen_helper_sve_last_active_element(ret, t_p, tcg_constant_i32(desc)); | ||
160 | |||
161 | - tcg_temp_free_i32(t_desc); | ||
162 | tcg_temp_free_ptr(t_p); | ||
163 | } | ||
164 | |||
165 | @@ -XXX,XX +XXX,XX @@ static void do_cntp(DisasContext *s, TCGv_i64 val, int esz, int pn, int pg) | ||
166 | TCGv_ptr t_pn = tcg_temp_new_ptr(); | ||
167 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
168 | unsigned desc = 0; | ||
169 | - TCGv_i32 t_desc; | ||
170 | |||
171 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, psz); | ||
172 | desc = FIELD_DP32(desc, PREDDESC, ESZ, esz); | ||
173 | |||
174 | tcg_gen_addi_ptr(t_pn, cpu_env, pred_full_reg_offset(s, pn)); | ||
175 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
176 | - t_desc = tcg_const_i32(desc); | ||
177 | |||
178 | - gen_helper_sve_cntp(val, t_pn, t_pg, t_desc); | ||
179 | + gen_helper_sve_cntp(val, t_pn, t_pg, tcg_constant_i32(desc)); | ||
180 | tcg_temp_free_ptr(t_pn); | ||
181 | tcg_temp_free_ptr(t_pg); | ||
182 | - tcg_temp_free_i32(t_desc); | ||
183 | } | ||
184 | } | ||
185 | |||
186 | @@ -XXX,XX +XXX,XX @@ static void do_reduce(DisasContext *s, arg_rpr_esz *a, | ||
187 | { | ||
188 | unsigned vsz = vec_full_reg_size(s); | ||
189 | unsigned p2vsz = pow2ceil(vsz); | ||
190 | - TCGv_i32 t_desc = tcg_const_i32(simd_desc(vsz, vsz, p2vsz)); | ||
191 | + TCGv_i32 t_desc = tcg_constant_i32(simd_desc(vsz, vsz, p2vsz)); | ||
192 | TCGv_ptr t_zn, t_pg, status; | ||
193 | TCGv_i64 temp; | ||
194 | |||
195 | @@ -XXX,XX +XXX,XX @@ static void do_reduce(DisasContext *s, arg_rpr_esz *a, | ||
196 | tcg_temp_free_ptr(t_zn); | ||
197 | tcg_temp_free_ptr(t_pg); | ||
198 | tcg_temp_free_ptr(status); | ||
199 | - tcg_temp_free_i32(t_desc); | ||
200 | |||
201 | write_fp_dreg(s, a->rd, temp); | ||
202 | tcg_temp_free_i64(temp); | ||
203 | @@ -XXX,XX +XXX,XX @@ static bool trans_FADDA(DisasContext *s, arg_rprr_esz *a) | ||
204 | tcg_gen_addi_ptr(t_rm, cpu_env, vec_full_reg_offset(s, a->rm)); | ||
205 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
206 | t_fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
207 | - t_desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
208 | + t_desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
209 | |||
210 | fns[a->esz - 1](t_val, t_val, t_rm, t_pg, t_fpst, t_desc); | ||
211 | |||
212 | - tcg_temp_free_i32(t_desc); | ||
213 | tcg_temp_free_ptr(t_fpst); | ||
214 | tcg_temp_free_ptr(t_pg); | ||
215 | tcg_temp_free_ptr(t_rm); | ||
216 | @@ -XXX,XX +XXX,XX @@ static void do_fp_scalar(DisasContext *s, int zd, int zn, int pg, bool is_fp16, | ||
217 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
218 | |||
219 | status = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
220 | - desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
221 | + desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
222 | fn(t_zd, t_zn, t_pg, scalar, status, desc); | ||
223 | |||
224 | - tcg_temp_free_i32(desc); | ||
225 | tcg_temp_free_ptr(status); | ||
226 | tcg_temp_free_ptr(t_pg); | ||
227 | tcg_temp_free_ptr(t_zn); | ||
228 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
229 | { | ||
230 | unsigned vsz = vec_full_reg_size(s); | ||
231 | TCGv_ptr t_pg; | ||
232 | - TCGv_i32 t_desc; | ||
233 | int desc = 0; | ||
234 | |||
235 | /* | ||
236 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
237 | } | ||
238 | |||
239 | desc = simd_desc(vsz, vsz, zt | desc); | ||
240 | - t_desc = tcg_const_i32(desc); | ||
241 | t_pg = tcg_temp_new_ptr(); | ||
242 | |||
243 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
244 | - fn(cpu_env, t_pg, addr, t_desc); | ||
245 | + fn(cpu_env, t_pg, addr, tcg_constant_i32(desc)); | ||
246 | |||
247 | tcg_temp_free_ptr(t_pg); | ||
248 | - tcg_temp_free_i32(t_desc); | ||
249 | } | ||
250 | |||
251 | /* Indexed by [mte][be][dtype][nreg] */ | ||
252 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
253 | TCGv_ptr t_zm = tcg_temp_new_ptr(); | ||
254 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
255 | TCGv_ptr t_zt = tcg_temp_new_ptr(); | ||
256 | - TCGv_i32 t_desc; | ||
257 | int desc = 0; | ||
258 | |||
259 | if (s->mte_active[0]) { | ||
260 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
261 | desc <<= SVE_MTEDESC_SHIFT; | ||
262 | } | ||
263 | desc = simd_desc(vsz, vsz, desc | scale); | ||
264 | - t_desc = tcg_const_i32(desc); | ||
265 | |||
266 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
267 | tcg_gen_addi_ptr(t_zm, cpu_env, vec_full_reg_offset(s, zm)); | ||
268 | tcg_gen_addi_ptr(t_zt, cpu_env, vec_full_reg_offset(s, zt)); | ||
269 | - fn(cpu_env, t_zt, t_pg, t_zm, scalar, t_desc); | ||
270 | + fn(cpu_env, t_zt, t_pg, t_zm, scalar, tcg_constant_i32(desc)); | ||
271 | |||
272 | tcg_temp_free_ptr(t_zt); | ||
273 | tcg_temp_free_ptr(t_zm); | ||
274 | tcg_temp_free_ptr(t_pg); | ||
275 | - tcg_temp_free_i32(t_desc); | ||
276 | } | ||
277 | |||
278 | /* Indexed by [mte][be][ff][xs][u][msz]. */ | ||
279 | -- | ||
280 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Damien Hedde <damien.hedde@greensocs.com> | ||
1 | 2 | ||
3 | As of now, cryptographic instructions ISAR fields are never cleared so | ||
4 | we can end up with a cpu with cryptographic instructions but no | ||
5 | floating-point/neon instructions which is not a possible configuration | ||
6 | according to Arm specifications. | ||
7 | |||
8 | In QEMU, we have 3 kinds of cpus regarding cryptographic instructions: | ||
9 | + no support | ||
10 | + cortex-a57/a72: cryptographic extension is optional, | ||
11 | floating-point/neon is not. | ||
12 | + cortex-a53: crytographic extension is optional as well as | ||
13 | floating-point/neon. But cryptographic requires | ||
14 | floating-point/neon support. | ||
15 | |||
16 | Therefore we can safely clear the ISAR fields when neon is disabled. | ||
17 | |||
18 | Note that other Arm cpus seem to follow this. For example cortex-a55 is | ||
19 | like cortex-a53 and cortex-a76/cortex-a710 are like cortex-a57/a72. | ||
20 | |||
21 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20220427090117.6954-1-damien.hedde@greensocs.com | ||
24 | [PMM: fixed commit message typos] | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
26 | --- | ||
27 | target/arm/cpu.c | 9 +++++++++ | ||
28 | 1 file changed, 9 insertions(+) | ||
29 | |||
30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/cpu.c | ||
33 | +++ b/target/arm/cpu.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
35 | unset_feature(env, ARM_FEATURE_NEON); | ||
36 | |||
37 | t = cpu->isar.id_aa64isar0; | ||
38 | + t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0); | ||
39 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0); | ||
40 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0); | ||
41 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0); | ||
42 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0); | ||
43 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0); | ||
44 | t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); | ||
45 | cpu->isar.id_aa64isar0 = t; | ||
46 | |||
47 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
48 | cpu->isar.id_aa64pfr0 = t; | ||
49 | |||
50 | u = cpu->isar.id_isar5; | ||
51 | + u = FIELD_DP32(u, ID_ISAR5, AES, 0); | ||
52 | + u = FIELD_DP32(u, ID_ISAR5, SHA1, 0); | ||
53 | + u = FIELD_DP32(u, ID_ISAR5, SHA2, 0); | ||
54 | u = FIELD_DP32(u, ID_ISAR5, RDM, 0); | ||
55 | u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); | ||
56 | cpu->isar.id_isar5 = u; | ||
57 | -- | ||
58 | 2.25.1 | diff view generated by jsdifflib |
1 | The ICC_CTLR_EL3 register includes some bits which are aliases | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | of bits in the ICC_CTLR_EL1(S) and (NS) registers. QEMU chooses | ||
3 | to keep those bits in the cs->icc_ctlr_el1[] struct fields. | ||
4 | Unfortunately a missing '~' in the code to update the bits | ||
5 | in those fields meant that writing to ICC_CTLR_EL3 would corrupt | ||
6 | the ICC_CLTR_EL1 register values. | ||
7 | 2 | ||
3 | While defining these names, use the correct field width of 5 not 4 for | ||
4 | DBGWCR.MASK. This typo prevented setting a watchpoint larger than 32k. | ||
5 | |||
6 | Reported-by: Chris Howard <cvz185@web.de> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20220427051926.295223-1-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Message-id: 20190520162809.2677-5-peter.maydell@linaro.org | ||
11 | --- | 11 | --- |
12 | hw/intc/arm_gicv3_cpuif.c | 4 ++-- | 12 | target/arm/internals.h | 12 ++++++++++++ |
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | 13 | target/arm/debug_helper.c | 10 +++++----- |
14 | target/arm/helper.c | 8 ++++---- | ||
15 | target/arm/kvm64.c | 14 +++++++------- | ||
16 | 4 files changed, 28 insertions(+), 16 deletions(-) | ||
14 | 17 | ||
15 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 18 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/intc/arm_gicv3_cpuif.c | 20 | --- a/target/arm/internals.h |
18 | +++ b/hw/intc/arm_gicv3_cpuif.c | 21 | +++ b/target/arm/internals.h |
19 | @@ -XXX,XX +XXX,XX @@ static void icc_ctlr_el3_write(CPUARMState *env, const ARMCPRegInfo *ri, | 22 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_EXCRET, RES1, 7, 25) /* including the must-be-1 prefix */ |
20 | trace_gicv3_icc_ctlr_el3_write(gicv3_redist_affid(cs), value); | 23 | */ |
21 | 24 | #define FNC_RETURN_MIN_MAGIC 0xfefffffe | |
22 | /* *_EL1NS and *_EL1S bits are aliases into the ICC_CTLR_EL1 bits. */ | 25 | |
23 | - cs->icc_ctlr_el1[GICV3_NS] &= (ICC_CTLR_EL1_CBPR | ICC_CTLR_EL1_EOIMODE); | 26 | +/* Bit definitions for DBGWCRn and DBGWCRn_EL1 */ |
24 | + cs->icc_ctlr_el1[GICV3_NS] &= ~(ICC_CTLR_EL1_CBPR | ICC_CTLR_EL1_EOIMODE); | 27 | +FIELD(DBGWCR, E, 0, 1) |
25 | if (value & ICC_CTLR_EL3_EOIMODE_EL1NS) { | 28 | +FIELD(DBGWCR, PAC, 1, 2) |
26 | cs->icc_ctlr_el1[GICV3_NS] |= ICC_CTLR_EL1_EOIMODE; | 29 | +FIELD(DBGWCR, LSC, 3, 2) |
30 | +FIELD(DBGWCR, BAS, 5, 8) | ||
31 | +FIELD(DBGWCR, HMC, 13, 1) | ||
32 | +FIELD(DBGWCR, SSC, 14, 2) | ||
33 | +FIELD(DBGWCR, LBN, 16, 4) | ||
34 | +FIELD(DBGWCR, WT, 20, 1) | ||
35 | +FIELD(DBGWCR, MASK, 24, 5) | ||
36 | +FIELD(DBGWCR, SSCE, 29, 1) | ||
37 | + | ||
38 | /* We use a few fake FSR values for internal purposes in M profile. | ||
39 | * M profile cores don't have A/R format FSRs, but currently our | ||
40 | * get_phys_addr() code assumes A/R profile and reports failures via | ||
41 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/debug_helper.c | ||
44 | +++ b/target/arm/debug_helper.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static bool bp_wp_matches(ARMCPU *cpu, int n, bool is_wp) | ||
46 | * Non-Secure to simplify the code slightly compared to the full | ||
47 | * table in the ARM ARM. | ||
48 | */ | ||
49 | - pac = extract64(cr, 1, 2); | ||
50 | - hmc = extract64(cr, 13, 1); | ||
51 | - ssc = extract64(cr, 14, 2); | ||
52 | + pac = FIELD_EX64(cr, DBGWCR, PAC); | ||
53 | + hmc = FIELD_EX64(cr, DBGWCR, HMC); | ||
54 | + ssc = FIELD_EX64(cr, DBGWCR, SSC); | ||
55 | |||
56 | switch (ssc) { | ||
57 | case 0: | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool bp_wp_matches(ARMCPU *cpu, int n, bool is_wp) | ||
59 | g_assert_not_reached(); | ||
27 | } | 60 | } |
28 | @@ -XXX,XX +XXX,XX @@ static void icc_ctlr_el3_write(CPUARMState *env, const ARMCPRegInfo *ri, | 61 | |
29 | cs->icc_ctlr_el1[GICV3_NS] |= ICC_CTLR_EL1_CBPR; | 62 | - wt = extract64(cr, 20, 1); |
63 | - lbn = extract64(cr, 16, 4); | ||
64 | + wt = FIELD_EX64(cr, DBGWCR, WT); | ||
65 | + lbn = FIELD_EX64(cr, DBGWCR, LBN); | ||
66 | |||
67 | if (wt && !linked_bp_matches(cpu, lbn)) { | ||
68 | return false; | ||
69 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/target/arm/helper.c | ||
72 | +++ b/target/arm/helper.c | ||
73 | @@ -XXX,XX +XXX,XX @@ void hw_watchpoint_update(ARMCPU *cpu, int n) | ||
74 | env->cpu_watchpoint[n] = NULL; | ||
30 | } | 75 | } |
31 | 76 | ||
32 | - cs->icc_ctlr_el1[GICV3_S] &= (ICC_CTLR_EL1_CBPR | ICC_CTLR_EL1_EOIMODE); | 77 | - if (!extract64(wcr, 0, 1)) { |
33 | + cs->icc_ctlr_el1[GICV3_S] &= ~(ICC_CTLR_EL1_CBPR | ICC_CTLR_EL1_EOIMODE); | 78 | + if (!FIELD_EX64(wcr, DBGWCR, E)) { |
34 | if (value & ICC_CTLR_EL3_EOIMODE_EL1S) { | 79 | /* E bit clear : watchpoint disabled */ |
35 | cs->icc_ctlr_el1[GICV3_S] |= ICC_CTLR_EL1_EOIMODE; | 80 | return; |
36 | } | 81 | } |
82 | |||
83 | - switch (extract64(wcr, 3, 2)) { | ||
84 | + switch (FIELD_EX64(wcr, DBGWCR, LSC)) { | ||
85 | case 0: | ||
86 | /* LSC 00 is reserved and must behave as if the wp is disabled */ | ||
87 | return; | ||
88 | @@ -XXX,XX +XXX,XX @@ void hw_watchpoint_update(ARMCPU *cpu, int n) | ||
89 | * CONSTRAINED UNPREDICTABLE; we opt to ignore BAS in this case, | ||
90 | * thus generating a watchpoint for every byte in the masked region. | ||
91 | */ | ||
92 | - mask = extract64(wcr, 24, 4); | ||
93 | + mask = FIELD_EX64(wcr, DBGWCR, MASK); | ||
94 | if (mask == 1 || mask == 2) { | ||
95 | /* Reserved values of MASK; we must act as if the mask value was | ||
96 | * some non-reserved value, or as if the watchpoint were disabled. | ||
97 | @@ -XXX,XX +XXX,XX @@ void hw_watchpoint_update(ARMCPU *cpu, int n) | ||
98 | wvr &= ~(len - 1); | ||
99 | } else { | ||
100 | /* Watchpoint covers bytes defined by the byte address select bits */ | ||
101 | - int bas = extract64(wcr, 5, 8); | ||
102 | + int bas = FIELD_EX64(wcr, DBGWCR, BAS); | ||
103 | int basstart; | ||
104 | |||
105 | if (extract64(wvr, 2, 1)) { | ||
106 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/target/arm/kvm64.c | ||
109 | +++ b/target/arm/kvm64.c | ||
110 | @@ -XXX,XX +XXX,XX @@ static int insert_hw_watchpoint(target_ulong addr, | ||
111 | target_ulong len, int type) | ||
112 | { | ||
113 | HWWatchpoint wp = { | ||
114 | - .wcr = 1, /* E=1, enable */ | ||
115 | + .wcr = R_DBGWCR_E_MASK, /* E=1, enable */ | ||
116 | .wvr = addr & (~0x7ULL), | ||
117 | .details = { .vaddr = addr, .len = len } | ||
118 | }; | ||
119 | @@ -XXX,XX +XXX,XX @@ static int insert_hw_watchpoint(target_ulong addr, | ||
120 | * HMC=0 SSC=0 PAC=3 will hit EL0 or EL1, any security state, | ||
121 | * valid whether EL3 is implemented or not | ||
122 | */ | ||
123 | - wp.wcr = deposit32(wp.wcr, 1, 2, 3); | ||
124 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, PAC, 3); | ||
125 | |||
126 | switch (type) { | ||
127 | case GDB_WATCHPOINT_READ: | ||
128 | - wp.wcr = deposit32(wp.wcr, 3, 2, 1); | ||
129 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 1); | ||
130 | wp.details.flags = BP_MEM_READ; | ||
131 | break; | ||
132 | case GDB_WATCHPOINT_WRITE: | ||
133 | - wp.wcr = deposit32(wp.wcr, 3, 2, 2); | ||
134 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 2); | ||
135 | wp.details.flags = BP_MEM_WRITE; | ||
136 | break; | ||
137 | case GDB_WATCHPOINT_ACCESS: | ||
138 | - wp.wcr = deposit32(wp.wcr, 3, 2, 3); | ||
139 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 3); | ||
140 | wp.details.flags = BP_MEM_ACCESS; | ||
141 | break; | ||
142 | default: | ||
143 | @@ -XXX,XX +XXX,XX @@ static int insert_hw_watchpoint(target_ulong addr, | ||
144 | int bits = ctz64(len); | ||
145 | |||
146 | wp.wvr &= ~((1 << bits) - 1); | ||
147 | - wp.wcr = deposit32(wp.wcr, 24, 4, bits); | ||
148 | - wp.wcr = deposit32(wp.wcr, 5, 8, 0xff); | ||
149 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, MASK, bits); | ||
150 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, BAS, 0xff); | ||
151 | } else { | ||
152 | return -ENOBUFS; | ||
153 | } | ||
37 | -- | 154 | -- |
38 | 2.20.1 | 155 | 2.25.1 |
39 | 156 | ||
40 | 157 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | It eases code review, unit is explicit. | 3 | The Record bit in the Context Descriptor tells the SMMU to report fault |
4 | events to the event queue. Since we don't cache the Record bit at the | ||
5 | moment, access faults from a cached Context Descriptor are never | ||
6 | reported. Store the Record bit in the cached SMMUTransCfg. | ||
4 | 7 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Fixes: 9bde7f0674fe ("hw/arm/smmuv3: Implement translate callback") |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 9 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
7 | Message-id: 20190520214342.13709-3-philmd@redhat.com | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
12 | Message-id: 20220427111543.124620-1-jean-philippe@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 14 | --- |
10 | hw/arm/exynos4_boards.c | 5 +++-- | 15 | hw/arm/smmuv3-internal.h | 1 - |
11 | 1 file changed, 3 insertions(+), 2 deletions(-) | 16 | include/hw/arm/smmu-common.h | 1 + |
17 | hw/arm/smmuv3.c | 14 +++++++------- | ||
18 | 3 files changed, 8 insertions(+), 8 deletions(-) | ||
12 | 19 | ||
13 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | 20 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/exynos4_boards.c | 22 | --- a/hw/arm/smmuv3-internal.h |
16 | +++ b/hw/arm/exynos4_boards.c | 23 | +++ b/hw/arm/smmuv3-internal.h |
17 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUEventInfo { |
18 | */ | 25 | SMMUEventType type; |
19 | 26 | uint32_t sid; | |
20 | #include "qemu/osdep.h" | 27 | bool recorded; |
21 | +#include "qemu/units.h" | 28 | - bool record_trans_faults; |
22 | #include "qapi/error.h" | 29 | bool inval_ste_allowed; |
23 | #include "qemu/error-report.h" | 30 | union { |
24 | #include "qemu-common.h" | 31 | struct { |
25 | @@ -XXX,XX +XXX,XX @@ static int exynos4_board_smp_bootreg_addr[EXYNOS4_NUM_OF_BOARDS] = { | 32 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
26 | }; | 33 | index XXXXXXX..XXXXXXX 100644 |
27 | 34 | --- a/include/hw/arm/smmu-common.h | |
28 | static unsigned long exynos4_board_ram_size[EXYNOS4_NUM_OF_BOARDS] = { | 35 | +++ b/include/hw/arm/smmu-common.h |
29 | - [EXYNOS4_BOARD_NURI] = 0x40000000, | 36 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUTransCfg { |
30 | - [EXYNOS4_BOARD_SMDKC210] = 0x40000000, | 37 | bool disabled; /* smmu is disabled */ |
31 | + [EXYNOS4_BOARD_NURI] = 1 * GiB, | 38 | bool bypassed; /* translation is bypassed */ |
32 | + [EXYNOS4_BOARD_SMDKC210] = 1 * GiB, | 39 | bool aborted; /* translation is aborted */ |
33 | }; | 40 | + bool record_faults; /* record fault events */ |
34 | 41 | uint64_t ttb; /* TT base address */ | |
35 | static struct arm_boot_info exynos4_board_binfo = { | 42 | uint8_t oas; /* output address width */ |
43 | uint8_t tbi; /* Top Byte Ignore */ | ||
44 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/smmuv3.c | ||
47 | +++ b/hw/arm/smmuv3.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event) | ||
49 | trace_smmuv3_decode_cd_tt(i, tt->tsz, tt->ttb, tt->granule_sz, tt->had); | ||
50 | } | ||
51 | |||
52 | - event->record_trans_faults = CD_R(cd); | ||
53 | + cfg->record_faults = CD_R(cd); | ||
54 | |||
55 | return 0; | ||
56 | |||
57 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, | ||
58 | |||
59 | tt = select_tt(cfg, addr); | ||
60 | if (!tt) { | ||
61 | - if (event.record_trans_faults) { | ||
62 | + if (cfg->record_faults) { | ||
63 | event.type = SMMU_EVT_F_TRANSLATION; | ||
64 | event.u.f_translation.addr = addr; | ||
65 | event.u.f_translation.rnw = flag & 0x1; | ||
66 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, | ||
67 | if (cached_entry) { | ||
68 | if ((flag & IOMMU_WO) && !(cached_entry->entry.perm & IOMMU_WO)) { | ||
69 | status = SMMU_TRANS_ERROR; | ||
70 | - if (event.record_trans_faults) { | ||
71 | + if (cfg->record_faults) { | ||
72 | event.type = SMMU_EVT_F_PERMISSION; | ||
73 | event.u.f_permission.addr = addr; | ||
74 | event.u.f_permission.rnw = flag & 0x1; | ||
75 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, | ||
76 | event.u.f_walk_eabt.addr2 = ptw_info.addr; | ||
77 | break; | ||
78 | case SMMU_PTW_ERR_TRANSLATION: | ||
79 | - if (event.record_trans_faults) { | ||
80 | + if (cfg->record_faults) { | ||
81 | event.type = SMMU_EVT_F_TRANSLATION; | ||
82 | event.u.f_translation.addr = addr; | ||
83 | event.u.f_translation.rnw = flag & 0x1; | ||
84 | } | ||
85 | break; | ||
86 | case SMMU_PTW_ERR_ADDR_SIZE: | ||
87 | - if (event.record_trans_faults) { | ||
88 | + if (cfg->record_faults) { | ||
89 | event.type = SMMU_EVT_F_ADDR_SIZE; | ||
90 | event.u.f_addr_size.addr = addr; | ||
91 | event.u.f_addr_size.rnw = flag & 0x1; | ||
92 | } | ||
93 | break; | ||
94 | case SMMU_PTW_ERR_ACCESS: | ||
95 | - if (event.record_trans_faults) { | ||
96 | + if (cfg->record_faults) { | ||
97 | event.type = SMMU_EVT_F_ACCESS; | ||
98 | event.u.f_access.addr = addr; | ||
99 | event.u.f_access.rnw = flag & 0x1; | ||
100 | } | ||
101 | break; | ||
102 | case SMMU_PTW_ERR_PERMISSION: | ||
103 | - if (event.record_trans_faults) { | ||
104 | + if (cfg->record_faults) { | ||
105 | event.type = SMMU_EVT_F_PERMISSION; | ||
106 | event.u.f_permission.addr = addr; | ||
107 | event.u.f_permission.rnw = flag & 0x1; | ||
36 | -- | 108 | -- |
37 | 2.20.1 | 109 | 2.25.1 |
38 | |||
39 | diff view generated by jsdifflib |
1 | In ich_vmcr_write() we enforce "writes of BPR fields to less than | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | their minimum sets them to the minimum" by doing a "read vbpr and | ||
3 | write it back" operation. A typo here meant that we weren't handling | ||
4 | writes to these fields correctly, because we were reading from VBPR0 | ||
5 | but writing to VBPR1. | ||
6 | 2 | ||
3 | Make the translation error message prettier by adding a missing space | ||
4 | before the parenthesis. | ||
5 | |||
6 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Message-id: 20220427111543.124620-2-jean-philippe@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190520162809.2677-4-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | hw/intc/arm_gicv3_cpuif.c | 2 +- | 12 | hw/arm/smmuv3.c | 2 +- |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 14 | ||
14 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 15 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/arm_gicv3_cpuif.c | 17 | --- a/hw/arm/smmuv3.c |
17 | +++ b/hw/intc/arm_gicv3_cpuif.c | 18 | +++ b/hw/arm/smmuv3.c |
18 | @@ -XXX,XX +XXX,XX @@ static void ich_vmcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 19 | @@ -XXX,XX +XXX,XX @@ epilogue: |
19 | /* Enforce "writing BPRs to less than minimum sets them to the minimum" | 20 | break; |
20 | * by reading and writing back the fields. | 21 | case SMMU_TRANS_ERROR: |
21 | */ | 22 | qemu_log_mask(LOG_GUEST_ERROR, |
22 | - write_vbpr(cs, GICV3_G1, read_vbpr(cs, GICV3_G0)); | 23 | - "%s translation failed for iova=0x%"PRIx64"(%s)\n", |
23 | + write_vbpr(cs, GICV3_G0, read_vbpr(cs, GICV3_G0)); | 24 | + "%s translation failed for iova=0x%"PRIx64" (%s)\n", |
24 | write_vbpr(cs, GICV3_G1, read_vbpr(cs, GICV3_G1)); | 25 | mr->parent_obj.name, addr, smmu_event_string(event.type)); |
25 | 26 | smmuv3_record_event(s, &event); | |
26 | gicv3_cpuif_virt_update(cs); | 27 | break; |
27 | -- | 28 | -- |
28 | 2.20.1 | 29 | 2.25.1 |
29 | |||
30 | diff view generated by jsdifflib |
1 | The header file hw/arm/arm.h now includes only declarations | 1 | The Arm FEAT_TTL architectural feature allows the guest to provide an |
---|---|---|---|
2 | relating to hw/arm/boot.c functionality. Rename it accordingly, | 2 | optional hint in an AArch64 TLB invalidate operation about which |
3 | and adjust its header comment. | 3 | translation table level holds the leaf entry for the address being |
4 | 4 | invalidated. QEMU's TLB implementation doesn't need that hint, and | |
5 | The bulk of this commit was created via | 5 | we correctly ignore the (previously RES0) bits in TLB invalidate |
6 | perl -pi -e 's|hw/arm/arm.h|hw/arm/boot.h|' hw/arm/*.c include/hw/arm/*.h | 6 | operation values that are now used for the TTL field. So we can |
7 | 7 | simply advertise support for it in our 'max' CPU. | |
8 | In a few cases we can just delete the #include: | ||
9 | hw/arm/msf2-soc.c, include/hw/arm/aspeed_soc.h and | ||
10 | include/hw/arm/bcm2836.h did not require it. | ||
11 | 8 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 11 | Message-id: 20220426160422.2353158-2-peter.maydell@linaro.org |
15 | Message-id: 20190516163857.6430-4-peter.maydell@linaro.org | ||
16 | --- | 12 | --- |
17 | include/hw/arm/allwinner-a10.h | 2 +- | 13 | docs/system/arm/emulation.rst | 1 + |
18 | include/hw/arm/aspeed_soc.h | 1 - | 14 | target/arm/cpu64.c | 1 + |
19 | include/hw/arm/bcm2836.h | 1 - | 15 | 2 files changed, 2 insertions(+) |
20 | include/hw/arm/{arm.h => boot.h} | 8 ++++---- | ||
21 | include/hw/arm/fsl-imx25.h | 2 +- | ||
22 | include/hw/arm/fsl-imx31.h | 2 +- | ||
23 | include/hw/arm/fsl-imx6.h | 2 +- | ||
24 | include/hw/arm/fsl-imx6ul.h | 2 +- | ||
25 | include/hw/arm/fsl-imx7.h | 2 +- | ||
26 | include/hw/arm/virt.h | 2 +- | ||
27 | include/hw/arm/xlnx-versal.h | 2 +- | ||
28 | include/hw/arm/xlnx-zynqmp.h | 2 +- | ||
29 | hw/arm/armsse.c | 2 +- | ||
30 | hw/arm/armv7m.c | 2 +- | ||
31 | hw/arm/aspeed.c | 2 +- | ||
32 | hw/arm/boot.c | 2 +- | ||
33 | hw/arm/collie.c | 2 +- | ||
34 | hw/arm/exynos4210.c | 2 +- | ||
35 | hw/arm/exynos4_boards.c | 2 +- | ||
36 | hw/arm/highbank.c | 2 +- | ||
37 | hw/arm/integratorcp.c | 2 +- | ||
38 | hw/arm/mainstone.c | 2 +- | ||
39 | hw/arm/microbit.c | 2 +- | ||
40 | hw/arm/mps2-tz.c | 2 +- | ||
41 | hw/arm/mps2.c | 2 +- | ||
42 | hw/arm/msf2-soc.c | 1 - | ||
43 | hw/arm/msf2-som.c | 2 +- | ||
44 | hw/arm/musca.c | 2 +- | ||
45 | hw/arm/musicpal.c | 2 +- | ||
46 | hw/arm/netduino2.c | 2 +- | ||
47 | hw/arm/nrf51_soc.c | 2 +- | ||
48 | hw/arm/nseries.c | 2 +- | ||
49 | hw/arm/omap1.c | 2 +- | ||
50 | hw/arm/omap2.c | 2 +- | ||
51 | hw/arm/omap_sx1.c | 2 +- | ||
52 | hw/arm/palm.c | 2 +- | ||
53 | hw/arm/raspi.c | 2 +- | ||
54 | hw/arm/realview.c | 2 +- | ||
55 | hw/arm/spitz.c | 2 +- | ||
56 | hw/arm/stellaris.c | 2 +- | ||
57 | hw/arm/stm32f205_soc.c | 2 +- | ||
58 | hw/arm/strongarm.c | 2 +- | ||
59 | hw/arm/tosa.c | 2 +- | ||
60 | hw/arm/versatilepb.c | 2 +- | ||
61 | hw/arm/vexpress.c | 2 +- | ||
62 | hw/arm/virt.c | 2 +- | ||
63 | hw/arm/xilinx_zynq.c | 2 +- | ||
64 | hw/arm/xlnx-versal.c | 2 +- | ||
65 | hw/arm/z2.c | 2 +- | ||
66 | 49 files changed, 49 insertions(+), 52 deletions(-) | ||
67 | rename include/hw/arm/{arm.h => boot.h} (98%) | ||
68 | 16 | ||
69 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 17 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
70 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
71 | --- a/include/hw/arm/allwinner-a10.h | 19 | --- a/docs/system/arm/emulation.rst |
72 | +++ b/include/hw/arm/allwinner-a10.h | 20 | +++ b/docs/system/arm/emulation.rst |
73 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
74 | #include "qemu-common.h" | 22 | - FEAT_TLBIOS (TLB invalidate instructions in Outer Shareable domain) |
75 | #include "qemu/error-report.h" | 23 | - FEAT_TLBIRANGE (TLB invalidate range instructions) |
76 | #include "hw/char/serial.h" | 24 | - FEAT_TTCNP (Translation table Common not private translations) |
77 | -#include "hw/arm/arm.h" | 25 | +- FEAT_TTL (Translation Table Level) |
78 | +#include "hw/arm/boot.h" | 26 | - FEAT_TTST (Small translation tables) |
79 | #include "hw/timer/allwinner-a10-pit.h" | 27 | - FEAT_UAO (Unprivileged Access Override control) |
80 | #include "hw/intc/allwinner-a10-pic.h" | 28 | - FEAT_VHE (Virtualization Host Extensions) |
81 | #include "hw/net/allwinner_emac.h" | 29 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
82 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | ||
83 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
84 | --- a/include/hw/arm/aspeed_soc.h | 31 | --- a/target/arm/cpu64.c |
85 | +++ b/include/hw/arm/aspeed_soc.h | 32 | +++ b/target/arm/cpu64.c |
86 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
87 | #ifndef ASPEED_SOC_H | 34 | t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* TTCNP */ |
88 | #define ASPEED_SOC_H | 35 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ |
89 | 36 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | |
90 | -#include "hw/arm/arm.h" | 37 | + t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ |
91 | #include "hw/intc/aspeed_vic.h" | 38 | cpu->isar.id_aa64mmfr2 = t; |
92 | #include "hw/misc/aspeed_scu.h" | 39 | |
93 | #include "hw/misc/aspeed_sdmc.h" | 40 | t = cpu->isar.id_aa64zfr0; |
94 | diff --git a/include/hw/arm/bcm2836.h b/include/hw/arm/bcm2836.h | ||
95 | index XXXXXXX..XXXXXXX 100644 | ||
96 | --- a/include/hw/arm/bcm2836.h | ||
97 | +++ b/include/hw/arm/bcm2836.h | ||
98 | @@ -XXX,XX +XXX,XX @@ | ||
99 | #ifndef BCM2836_H | ||
100 | #define BCM2836_H | ||
101 | |||
102 | -#include "hw/arm/arm.h" | ||
103 | #include "hw/arm/bcm2835_peripherals.h" | ||
104 | #include "hw/intc/bcm2836_control.h" | ||
105 | |||
106 | diff --git a/include/hw/arm/arm.h b/include/hw/arm/boot.h | ||
107 | similarity index 98% | ||
108 | rename from include/hw/arm/arm.h | ||
109 | rename to include/hw/arm/boot.h | ||
110 | index XXXXXXX..XXXXXXX 100644 | ||
111 | --- a/include/hw/arm/arm.h | ||
112 | +++ b/include/hw/arm/boot.h | ||
113 | @@ -XXX,XX +XXX,XX @@ | ||
114 | /* | ||
115 | - * Misc ARM declarations | ||
116 | + * ARM kernel loader. | ||
117 | * | ||
118 | * Copyright (c) 2006 CodeSourcery. | ||
119 | * Written by Paul Brook | ||
120 | @@ -XXX,XX +XXX,XX @@ | ||
121 | * | ||
122 | */ | ||
123 | |||
124 | -#ifndef HW_ARM_H | ||
125 | -#define HW_ARM_H | ||
126 | +#ifndef HW_ARM_BOOT_H | ||
127 | +#define HW_ARM_BOOT_H | ||
128 | |||
129 | #include "exec/memory.h" | ||
130 | #include "target/arm/cpu-qom.h" | ||
131 | @@ -XXX,XX +XXX,XX @@ void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu, | ||
132 | const struct arm_boot_info *info, | ||
133 | hwaddr mvbar_addr); | ||
134 | |||
135 | -#endif /* HW_ARM_H */ | ||
136 | +#endif /* HW_ARM_BOOT_H */ | ||
137 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/include/hw/arm/fsl-imx25.h | ||
140 | +++ b/include/hw/arm/fsl-imx25.h | ||
141 | @@ -XXX,XX +XXX,XX @@ | ||
142 | #ifndef FSL_IMX25_H | ||
143 | #define FSL_IMX25_H | ||
144 | |||
145 | -#include "hw/arm/arm.h" | ||
146 | +#include "hw/arm/boot.h" | ||
147 | #include "hw/intc/imx_avic.h" | ||
148 | #include "hw/misc/imx25_ccm.h" | ||
149 | #include "hw/char/imx_serial.h" | ||
150 | diff --git a/include/hw/arm/fsl-imx31.h b/include/hw/arm/fsl-imx31.h | ||
151 | index XXXXXXX..XXXXXXX 100644 | ||
152 | --- a/include/hw/arm/fsl-imx31.h | ||
153 | +++ b/include/hw/arm/fsl-imx31.h | ||
154 | @@ -XXX,XX +XXX,XX @@ | ||
155 | #ifndef FSL_IMX31_H | ||
156 | #define FSL_IMX31_H | ||
157 | |||
158 | -#include "hw/arm/arm.h" | ||
159 | +#include "hw/arm/boot.h" | ||
160 | #include "hw/intc/imx_avic.h" | ||
161 | #include "hw/misc/imx31_ccm.h" | ||
162 | #include "hw/char/imx_serial.h" | ||
163 | diff --git a/include/hw/arm/fsl-imx6.h b/include/hw/arm/fsl-imx6.h | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/include/hw/arm/fsl-imx6.h | ||
166 | +++ b/include/hw/arm/fsl-imx6.h | ||
167 | @@ -XXX,XX +XXX,XX @@ | ||
168 | #ifndef FSL_IMX6_H | ||
169 | #define FSL_IMX6_H | ||
170 | |||
171 | -#include "hw/arm/arm.h" | ||
172 | +#include "hw/arm/boot.h" | ||
173 | #include "hw/cpu/a9mpcore.h" | ||
174 | #include "hw/misc/imx6_ccm.h" | ||
175 | #include "hw/misc/imx6_src.h" | ||
176 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h | ||
177 | index XXXXXXX..XXXXXXX 100644 | ||
178 | --- a/include/hw/arm/fsl-imx6ul.h | ||
179 | +++ b/include/hw/arm/fsl-imx6ul.h | ||
180 | @@ -XXX,XX +XXX,XX @@ | ||
181 | #ifndef FSL_IMX6UL_H | ||
182 | #define FSL_IMX6UL_H | ||
183 | |||
184 | -#include "hw/arm/arm.h" | ||
185 | +#include "hw/arm/boot.h" | ||
186 | #include "hw/cpu/a15mpcore.h" | ||
187 | #include "hw/misc/imx6ul_ccm.h" | ||
188 | #include "hw/misc/imx6_src.h" | ||
189 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | ||
190 | index XXXXXXX..XXXXXXX 100644 | ||
191 | --- a/include/hw/arm/fsl-imx7.h | ||
192 | +++ b/include/hw/arm/fsl-imx7.h | ||
193 | @@ -XXX,XX +XXX,XX @@ | ||
194 | #ifndef FSL_IMX7_H | ||
195 | #define FSL_IMX7_H | ||
196 | |||
197 | -#include "hw/arm/arm.h" | ||
198 | +#include "hw/arm/boot.h" | ||
199 | #include "hw/cpu/a15mpcore.h" | ||
200 | #include "hw/intc/imx_gpcv2.h" | ||
201 | #include "hw/misc/imx7_ccm.h" | ||
202 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
203 | index XXXXXXX..XXXXXXX 100644 | ||
204 | --- a/include/hw/arm/virt.h | ||
205 | +++ b/include/hw/arm/virt.h | ||
206 | @@ -XXX,XX +XXX,XX @@ | ||
207 | #include "exec/hwaddr.h" | ||
208 | #include "qemu/notify.h" | ||
209 | #include "hw/boards.h" | ||
210 | -#include "hw/arm/arm.h" | ||
211 | +#include "hw/arm/boot.h" | ||
212 | #include "hw/block/flash.h" | ||
213 | #include "sysemu/kvm.h" | ||
214 | #include "hw/intc/arm_gicv3_common.h" | ||
215 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
216 | index XXXXXXX..XXXXXXX 100644 | ||
217 | --- a/include/hw/arm/xlnx-versal.h | ||
218 | +++ b/include/hw/arm/xlnx-versal.h | ||
219 | @@ -XXX,XX +XXX,XX @@ | ||
220 | #define XLNX_VERSAL_H | ||
221 | |||
222 | #include "hw/sysbus.h" | ||
223 | -#include "hw/arm/arm.h" | ||
224 | +#include "hw/arm/boot.h" | ||
225 | #include "hw/intc/arm_gicv3.h" | ||
226 | |||
227 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
228 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | ||
229 | index XXXXXXX..XXXXXXX 100644 | ||
230 | --- a/include/hw/arm/xlnx-zynqmp.h | ||
231 | +++ b/include/hw/arm/xlnx-zynqmp.h | ||
232 | @@ -XXX,XX +XXX,XX @@ | ||
233 | #ifndef XLNX_ZYNQMP_H | ||
234 | |||
235 | #include "qemu-common.h" | ||
236 | -#include "hw/arm/arm.h" | ||
237 | +#include "hw/arm/boot.h" | ||
238 | #include "hw/intc/arm_gic.h" | ||
239 | #include "hw/net/cadence_gem.h" | ||
240 | #include "hw/char/cadence_uart.h" | ||
241 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
242 | index XXXXXXX..XXXXXXX 100644 | ||
243 | --- a/hw/arm/armsse.c | ||
244 | +++ b/hw/arm/armsse.c | ||
245 | @@ -XXX,XX +XXX,XX @@ | ||
246 | #include "hw/sysbus.h" | ||
247 | #include "hw/registerfields.h" | ||
248 | #include "hw/arm/armsse.h" | ||
249 | -#include "hw/arm/arm.h" | ||
250 | +#include "hw/arm/boot.h" | ||
251 | |||
252 | /* Format of the System Information block SYS_CONFIG register */ | ||
253 | typedef enum SysConfigFormat { | ||
254 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
255 | index XXXXXXX..XXXXXXX 100644 | ||
256 | --- a/hw/arm/armv7m.c | ||
257 | +++ b/hw/arm/armv7m.c | ||
258 | @@ -XXX,XX +XXX,XX @@ | ||
259 | #include "qemu-common.h" | ||
260 | #include "cpu.h" | ||
261 | #include "hw/sysbus.h" | ||
262 | -#include "hw/arm/arm.h" | ||
263 | +#include "hw/arm/boot.h" | ||
264 | #include "hw/loader.h" | ||
265 | #include "elf.h" | ||
266 | #include "sysemu/qtest.h" | ||
267 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
268 | index XXXXXXX..XXXXXXX 100644 | ||
269 | --- a/hw/arm/aspeed.c | ||
270 | +++ b/hw/arm/aspeed.c | ||
271 | @@ -XXX,XX +XXX,XX @@ | ||
272 | #include "qemu-common.h" | ||
273 | #include "cpu.h" | ||
274 | #include "exec/address-spaces.h" | ||
275 | -#include "hw/arm/arm.h" | ||
276 | +#include "hw/arm/boot.h" | ||
277 | #include "hw/arm/aspeed.h" | ||
278 | #include "hw/arm/aspeed_soc.h" | ||
279 | #include "hw/boards.h" | ||
280 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
281 | index XXXXXXX..XXXXXXX 100644 | ||
282 | --- a/hw/arm/boot.c | ||
283 | +++ b/hw/arm/boot.c | ||
284 | @@ -XXX,XX +XXX,XX @@ | ||
285 | #include "qapi/error.h" | ||
286 | #include <libfdt.h> | ||
287 | #include "hw/hw.h" | ||
288 | -#include "hw/arm/arm.h" | ||
289 | +#include "hw/arm/boot.h" | ||
290 | #include "hw/arm/linux-boot-if.h" | ||
291 | #include "sysemu/kvm.h" | ||
292 | #include "sysemu/sysemu.h" | ||
293 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
294 | index XXXXXXX..XXXXXXX 100644 | ||
295 | --- a/hw/arm/collie.c | ||
296 | +++ b/hw/arm/collie.c | ||
297 | @@ -XXX,XX +XXX,XX @@ | ||
298 | #include "hw/sysbus.h" | ||
299 | #include "hw/boards.h" | ||
300 | #include "strongarm.h" | ||
301 | -#include "hw/arm/arm.h" | ||
302 | +#include "hw/arm/boot.h" | ||
303 | #include "hw/block/flash.h" | ||
304 | #include "exec/address-spaces.h" | ||
305 | #include "cpu.h" | ||
306 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
307 | index XXXXXXX..XXXXXXX 100644 | ||
308 | --- a/hw/arm/exynos4210.c | ||
309 | +++ b/hw/arm/exynos4210.c | ||
310 | @@ -XXX,XX +XXX,XX @@ | ||
311 | #include "hw/boards.h" | ||
312 | #include "sysemu/sysemu.h" | ||
313 | #include "hw/sysbus.h" | ||
314 | -#include "hw/arm/arm.h" | ||
315 | +#include "hw/arm/boot.h" | ||
316 | #include "hw/loader.h" | ||
317 | #include "hw/arm/exynos4210.h" | ||
318 | #include "hw/sd/sdhci.h" | ||
319 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | ||
320 | index XXXXXXX..XXXXXXX 100644 | ||
321 | --- a/hw/arm/exynos4_boards.c | ||
322 | +++ b/hw/arm/exynos4_boards.c | ||
323 | @@ -XXX,XX +XXX,XX @@ | ||
324 | #include "sysemu/sysemu.h" | ||
325 | #include "hw/sysbus.h" | ||
326 | #include "net/net.h" | ||
327 | -#include "hw/arm/arm.h" | ||
328 | +#include "hw/arm/boot.h" | ||
329 | #include "exec/address-spaces.h" | ||
330 | #include "hw/arm/exynos4210.h" | ||
331 | #include "hw/net/lan9118.h" | ||
332 | diff --git a/hw/arm/highbank.c b/hw/arm/highbank.c | ||
333 | index XXXXXXX..XXXXXXX 100644 | ||
334 | --- a/hw/arm/highbank.c | ||
335 | +++ b/hw/arm/highbank.c | ||
336 | @@ -XXX,XX +XXX,XX @@ | ||
337 | #include "qemu/osdep.h" | ||
338 | #include "qapi/error.h" | ||
339 | #include "hw/sysbus.h" | ||
340 | -#include "hw/arm/arm.h" | ||
341 | +#include "hw/arm/boot.h" | ||
342 | #include "hw/loader.h" | ||
343 | #include "net/net.h" | ||
344 | #include "sysemu/kvm.h" | ||
345 | diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c | ||
346 | index XXXXXXX..XXXXXXX 100644 | ||
347 | --- a/hw/arm/integratorcp.c | ||
348 | +++ b/hw/arm/integratorcp.c | ||
349 | @@ -XXX,XX +XXX,XX @@ | ||
350 | #include "cpu.h" | ||
351 | #include "hw/sysbus.h" | ||
352 | #include "hw/boards.h" | ||
353 | -#include "hw/arm/arm.h" | ||
354 | +#include "hw/arm/boot.h" | ||
355 | #include "hw/misc/arm_integrator_debug.h" | ||
356 | #include "hw/net/smc91c111.h" | ||
357 | #include "net/net.h" | ||
358 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
359 | index XXXXXXX..XXXXXXX 100644 | ||
360 | --- a/hw/arm/mainstone.c | ||
361 | +++ b/hw/arm/mainstone.c | ||
362 | @@ -XXX,XX +XXX,XX @@ | ||
363 | #include "qapi/error.h" | ||
364 | #include "hw/hw.h" | ||
365 | #include "hw/arm/pxa.h" | ||
366 | -#include "hw/arm/arm.h" | ||
367 | +#include "hw/arm/boot.h" | ||
368 | #include "net/net.h" | ||
369 | #include "hw/net/smc91c111.h" | ||
370 | #include "hw/boards.h" | ||
371 | diff --git a/hw/arm/microbit.c b/hw/arm/microbit.c | ||
372 | index XXXXXXX..XXXXXXX 100644 | ||
373 | --- a/hw/arm/microbit.c | ||
374 | +++ b/hw/arm/microbit.c | ||
375 | @@ -XXX,XX +XXX,XX @@ | ||
376 | #include "qemu/osdep.h" | ||
377 | #include "qapi/error.h" | ||
378 | #include "hw/boards.h" | ||
379 | -#include "hw/arm/arm.h" | ||
380 | +#include "hw/arm/boot.h" | ||
381 | #include "sysemu/sysemu.h" | ||
382 | #include "exec/address-spaces.h" | ||
383 | |||
384 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
385 | index XXXXXXX..XXXXXXX 100644 | ||
386 | --- a/hw/arm/mps2-tz.c | ||
387 | +++ b/hw/arm/mps2-tz.c | ||
388 | @@ -XXX,XX +XXX,XX @@ | ||
389 | #include "qemu/osdep.h" | ||
390 | #include "qapi/error.h" | ||
391 | #include "qemu/error-report.h" | ||
392 | -#include "hw/arm/arm.h" | ||
393 | +#include "hw/arm/boot.h" | ||
394 | #include "hw/arm/armv7m.h" | ||
395 | #include "hw/or-irq.h" | ||
396 | #include "hw/boards.h" | ||
397 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
398 | index XXXXXXX..XXXXXXX 100644 | ||
399 | --- a/hw/arm/mps2.c | ||
400 | +++ b/hw/arm/mps2.c | ||
401 | @@ -XXX,XX +XXX,XX @@ | ||
402 | #include "qemu/osdep.h" | ||
403 | #include "qapi/error.h" | ||
404 | #include "qemu/error-report.h" | ||
405 | -#include "hw/arm/arm.h" | ||
406 | +#include "hw/arm/boot.h" | ||
407 | #include "hw/arm/armv7m.h" | ||
408 | #include "hw/or-irq.h" | ||
409 | #include "hw/boards.h" | ||
410 | diff --git a/hw/arm/msf2-soc.c b/hw/arm/msf2-soc.c | ||
411 | index XXXXXXX..XXXXXXX 100644 | ||
412 | --- a/hw/arm/msf2-soc.c | ||
413 | +++ b/hw/arm/msf2-soc.c | ||
414 | @@ -XXX,XX +XXX,XX @@ | ||
415 | #include "qemu/units.h" | ||
416 | #include "qapi/error.h" | ||
417 | #include "qemu-common.h" | ||
418 | -#include "hw/arm/arm.h" | ||
419 | #include "exec/address-spaces.h" | ||
420 | #include "hw/char/serial.h" | ||
421 | #include "hw/boards.h" | ||
422 | diff --git a/hw/arm/msf2-som.c b/hw/arm/msf2-som.c | ||
423 | index XXXXXXX..XXXXXXX 100644 | ||
424 | --- a/hw/arm/msf2-som.c | ||
425 | +++ b/hw/arm/msf2-som.c | ||
426 | @@ -XXX,XX +XXX,XX @@ | ||
427 | #include "qapi/error.h" | ||
428 | #include "qemu/error-report.h" | ||
429 | #include "hw/boards.h" | ||
430 | -#include "hw/arm/arm.h" | ||
431 | +#include "hw/arm/boot.h" | ||
432 | #include "exec/address-spaces.h" | ||
433 | #include "hw/arm/msf2-soc.h" | ||
434 | #include "cpu.h" | ||
435 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
436 | index XXXXXXX..XXXXXXX 100644 | ||
437 | --- a/hw/arm/musca.c | ||
438 | +++ b/hw/arm/musca.c | ||
439 | @@ -XXX,XX +XXX,XX @@ | ||
440 | #include "qapi/error.h" | ||
441 | #include "exec/address-spaces.h" | ||
442 | #include "sysemu/sysemu.h" | ||
443 | -#include "hw/arm/arm.h" | ||
444 | +#include "hw/arm/boot.h" | ||
445 | #include "hw/arm/armsse.h" | ||
446 | #include "hw/boards.h" | ||
447 | #include "hw/char/pl011.h" | ||
448 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | ||
449 | index XXXXXXX..XXXXXXX 100644 | ||
450 | --- a/hw/arm/musicpal.c | ||
451 | +++ b/hw/arm/musicpal.c | ||
452 | @@ -XXX,XX +XXX,XX @@ | ||
453 | #include "qemu-common.h" | ||
454 | #include "cpu.h" | ||
455 | #include "hw/sysbus.h" | ||
456 | -#include "hw/arm/arm.h" | ||
457 | +#include "hw/arm/boot.h" | ||
458 | #include "net/net.h" | ||
459 | #include "sysemu/sysemu.h" | ||
460 | #include "hw/boards.h" | ||
461 | diff --git a/hw/arm/netduino2.c b/hw/arm/netduino2.c | ||
462 | index XXXXXXX..XXXXXXX 100644 | ||
463 | --- a/hw/arm/netduino2.c | ||
464 | +++ b/hw/arm/netduino2.c | ||
465 | @@ -XXX,XX +XXX,XX @@ | ||
466 | #include "hw/boards.h" | ||
467 | #include "qemu/error-report.h" | ||
468 | #include "hw/arm/stm32f205_soc.h" | ||
469 | -#include "hw/arm/arm.h" | ||
470 | +#include "hw/arm/boot.h" | ||
471 | |||
472 | static void netduino2_init(MachineState *machine) | ||
473 | { | ||
474 | diff --git a/hw/arm/nrf51_soc.c b/hw/arm/nrf51_soc.c | ||
475 | index XXXXXXX..XXXXXXX 100644 | ||
476 | --- a/hw/arm/nrf51_soc.c | ||
477 | +++ b/hw/arm/nrf51_soc.c | ||
478 | @@ -XXX,XX +XXX,XX @@ | ||
479 | #include "qemu/osdep.h" | ||
480 | #include "qapi/error.h" | ||
481 | #include "qemu-common.h" | ||
482 | -#include "hw/arm/arm.h" | ||
483 | +#include "hw/arm/boot.h" | ||
484 | #include "hw/sysbus.h" | ||
485 | #include "hw/boards.h" | ||
486 | #include "hw/misc/unimp.h" | ||
487 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
488 | index XXXXXXX..XXXXXXX 100644 | ||
489 | --- a/hw/arm/nseries.c | ||
490 | +++ b/hw/arm/nseries.c | ||
491 | @@ -XXX,XX +XXX,XX @@ | ||
492 | #include "qemu/bswap.h" | ||
493 | #include "sysemu/sysemu.h" | ||
494 | #include "hw/arm/omap.h" | ||
495 | -#include "hw/arm/arm.h" | ||
496 | +#include "hw/arm/boot.h" | ||
497 | #include "hw/irq.h" | ||
498 | #include "ui/console.h" | ||
499 | #include "hw/boards.h" | ||
500 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c | ||
501 | index XXXXXXX..XXXXXXX 100644 | ||
502 | --- a/hw/arm/omap1.c | ||
503 | +++ b/hw/arm/omap1.c | ||
504 | @@ -XXX,XX +XXX,XX @@ | ||
505 | #include "cpu.h" | ||
506 | #include "hw/boards.h" | ||
507 | #include "hw/hw.h" | ||
508 | -#include "hw/arm/arm.h" | ||
509 | +#include "hw/arm/boot.h" | ||
510 | #include "hw/arm/omap.h" | ||
511 | #include "sysemu/sysemu.h" | ||
512 | #include "hw/arm/soc_dma.h" | ||
513 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | ||
514 | index XXXXXXX..XXXXXXX 100644 | ||
515 | --- a/hw/arm/omap2.c | ||
516 | +++ b/hw/arm/omap2.c | ||
517 | @@ -XXX,XX +XXX,XX @@ | ||
518 | #include "sysemu/qtest.h" | ||
519 | #include "hw/boards.h" | ||
520 | #include "hw/hw.h" | ||
521 | -#include "hw/arm/arm.h" | ||
522 | +#include "hw/arm/boot.h" | ||
523 | #include "hw/arm/omap.h" | ||
524 | #include "sysemu/sysemu.h" | ||
525 | #include "qemu/timer.h" | ||
526 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
527 | index XXXXXXX..XXXXXXX 100644 | ||
528 | --- a/hw/arm/omap_sx1.c | ||
529 | +++ b/hw/arm/omap_sx1.c | ||
530 | @@ -XXX,XX +XXX,XX @@ | ||
531 | #include "ui/console.h" | ||
532 | #include "hw/arm/omap.h" | ||
533 | #include "hw/boards.h" | ||
534 | -#include "hw/arm/arm.h" | ||
535 | +#include "hw/arm/boot.h" | ||
536 | #include "hw/block/flash.h" | ||
537 | #include "sysemu/qtest.h" | ||
538 | #include "exec/address-spaces.h" | ||
539 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
540 | index XXXXXXX..XXXXXXX 100644 | ||
541 | --- a/hw/arm/palm.c | ||
542 | +++ b/hw/arm/palm.c | ||
543 | @@ -XXX,XX +XXX,XX @@ | ||
544 | #include "ui/console.h" | ||
545 | #include "hw/arm/omap.h" | ||
546 | #include "hw/boards.h" | ||
547 | -#include "hw/arm/arm.h" | ||
548 | +#include "hw/arm/boot.h" | ||
549 | #include "hw/input/tsc2xxx.h" | ||
550 | #include "hw/loader.h" | ||
551 | #include "exec/address-spaces.h" | ||
552 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | ||
553 | index XXXXXXX..XXXXXXX 100644 | ||
554 | --- a/hw/arm/raspi.c | ||
555 | +++ b/hw/arm/raspi.c | ||
556 | @@ -XXX,XX +XXX,XX @@ | ||
557 | #include "qemu/error-report.h" | ||
558 | #include "hw/boards.h" | ||
559 | #include "hw/loader.h" | ||
560 | -#include "hw/arm/arm.h" | ||
561 | +#include "hw/arm/boot.h" | ||
562 | #include "sysemu/sysemu.h" | ||
563 | |||
564 | #define SMPBOOT_ADDR 0x300 /* this should leave enough space for ATAGS */ | ||
565 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | ||
566 | index XXXXXXX..XXXXXXX 100644 | ||
567 | --- a/hw/arm/realview.c | ||
568 | +++ b/hw/arm/realview.c | ||
569 | @@ -XXX,XX +XXX,XX @@ | ||
570 | #include "qemu-common.h" | ||
571 | #include "cpu.h" | ||
572 | #include "hw/sysbus.h" | ||
573 | -#include "hw/arm/arm.h" | ||
574 | +#include "hw/arm/boot.h" | ||
575 | #include "hw/arm/primecell.h" | ||
576 | #include "hw/net/lan9118.h" | ||
577 | #include "hw/net/smc91c111.h" | ||
578 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | ||
579 | index XXXXXXX..XXXXXXX 100644 | ||
580 | --- a/hw/arm/spitz.c | ||
581 | +++ b/hw/arm/spitz.c | ||
582 | @@ -XXX,XX +XXX,XX @@ | ||
583 | #include "qapi/error.h" | ||
584 | #include "hw/hw.h" | ||
585 | #include "hw/arm/pxa.h" | ||
586 | -#include "hw/arm/arm.h" | ||
587 | +#include "hw/arm/boot.h" | ||
588 | #include "sysemu/sysemu.h" | ||
589 | #include "hw/pcmcia.h" | ||
590 | #include "hw/i2c/i2c.h" | ||
591 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
592 | index XXXXXXX..XXXXXXX 100644 | ||
593 | --- a/hw/arm/stellaris.c | ||
594 | +++ b/hw/arm/stellaris.c | ||
595 | @@ -XXX,XX +XXX,XX @@ | ||
596 | #include "qapi/error.h" | ||
597 | #include "hw/sysbus.h" | ||
598 | #include "hw/ssi/ssi.h" | ||
599 | -#include "hw/arm/arm.h" | ||
600 | +#include "hw/arm/boot.h" | ||
601 | #include "qemu/timer.h" | ||
602 | #include "hw/i2c/i2c.h" | ||
603 | #include "net/net.h" | ||
604 | diff --git a/hw/arm/stm32f205_soc.c b/hw/arm/stm32f205_soc.c | ||
605 | index XXXXXXX..XXXXXXX 100644 | ||
606 | --- a/hw/arm/stm32f205_soc.c | ||
607 | +++ b/hw/arm/stm32f205_soc.c | ||
608 | @@ -XXX,XX +XXX,XX @@ | ||
609 | #include "qemu/osdep.h" | ||
610 | #include "qapi/error.h" | ||
611 | #include "qemu-common.h" | ||
612 | -#include "hw/arm/arm.h" | ||
613 | +#include "hw/arm/boot.h" | ||
614 | #include "exec/address-spaces.h" | ||
615 | #include "hw/arm/stm32f205_soc.h" | ||
616 | |||
617 | diff --git a/hw/arm/strongarm.c b/hw/arm/strongarm.c | ||
618 | index XXXXXXX..XXXXXXX 100644 | ||
619 | --- a/hw/arm/strongarm.c | ||
620 | +++ b/hw/arm/strongarm.c | ||
621 | @@ -XXX,XX +XXX,XX @@ | ||
622 | #include "hw/sysbus.h" | ||
623 | #include "strongarm.h" | ||
624 | #include "qemu/error-report.h" | ||
625 | -#include "hw/arm/arm.h" | ||
626 | +#include "hw/arm/boot.h" | ||
627 | #include "chardev/char-fe.h" | ||
628 | #include "chardev/char-serial.h" | ||
629 | #include "sysemu/sysemu.h" | ||
630 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
631 | index XXXXXXX..XXXXXXX 100644 | ||
632 | --- a/hw/arm/tosa.c | ||
633 | +++ b/hw/arm/tosa.c | ||
634 | @@ -XXX,XX +XXX,XX @@ | ||
635 | #include "qapi/error.h" | ||
636 | #include "hw/hw.h" | ||
637 | #include "hw/arm/pxa.h" | ||
638 | -#include "hw/arm/arm.h" | ||
639 | +#include "hw/arm/boot.h" | ||
640 | #include "hw/arm/sharpsl.h" | ||
641 | #include "hw/pcmcia.h" | ||
642 | #include "hw/boards.h" | ||
643 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
644 | index XXXXXXX..XXXXXXX 100644 | ||
645 | --- a/hw/arm/versatilepb.c | ||
646 | +++ b/hw/arm/versatilepb.c | ||
647 | @@ -XXX,XX +XXX,XX @@ | ||
648 | #include "qemu-common.h" | ||
649 | #include "cpu.h" | ||
650 | #include "hw/sysbus.h" | ||
651 | -#include "hw/arm/arm.h" | ||
652 | +#include "hw/arm/boot.h" | ||
653 | #include "hw/net/smc91c111.h" | ||
654 | #include "net/net.h" | ||
655 | #include "sysemu/sysemu.h" | ||
656 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | ||
657 | index XXXXXXX..XXXXXXX 100644 | ||
658 | --- a/hw/arm/vexpress.c | ||
659 | +++ b/hw/arm/vexpress.c | ||
660 | @@ -XXX,XX +XXX,XX @@ | ||
661 | #include "qemu-common.h" | ||
662 | #include "cpu.h" | ||
663 | #include "hw/sysbus.h" | ||
664 | -#include "hw/arm/arm.h" | ||
665 | +#include "hw/arm/boot.h" | ||
666 | #include "hw/arm/primecell.h" | ||
667 | #include "hw/net/lan9118.h" | ||
668 | #include "hw/i2c/i2c.h" | ||
669 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
670 | index XXXXXXX..XXXXXXX 100644 | ||
671 | --- a/hw/arm/virt.c | ||
672 | +++ b/hw/arm/virt.c | ||
673 | @@ -XXX,XX +XXX,XX @@ | ||
674 | #include "qemu/option.h" | ||
675 | #include "qapi/error.h" | ||
676 | #include "hw/sysbus.h" | ||
677 | -#include "hw/arm/arm.h" | ||
678 | +#include "hw/arm/boot.h" | ||
679 | #include "hw/arm/primecell.h" | ||
680 | #include "hw/arm/virt.h" | ||
681 | #include "hw/block/flash.h" | ||
682 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | ||
683 | index XXXXXXX..XXXXXXX 100644 | ||
684 | --- a/hw/arm/xilinx_zynq.c | ||
685 | +++ b/hw/arm/xilinx_zynq.c | ||
686 | @@ -XXX,XX +XXX,XX @@ | ||
687 | #include "qemu-common.h" | ||
688 | #include "cpu.h" | ||
689 | #include "hw/sysbus.h" | ||
690 | -#include "hw/arm/arm.h" | ||
691 | +#include "hw/arm/boot.h" | ||
692 | #include "net/net.h" | ||
693 | #include "exec/address-spaces.h" | ||
694 | #include "sysemu/sysemu.h" | ||
695 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
696 | index XXXXXXX..XXXXXXX 100644 | ||
697 | --- a/hw/arm/xlnx-versal.c | ||
698 | +++ b/hw/arm/xlnx-versal.c | ||
699 | @@ -XXX,XX +XXX,XX @@ | ||
700 | #include "net/net.h" | ||
701 | #include "sysemu/sysemu.h" | ||
702 | #include "sysemu/kvm.h" | ||
703 | -#include "hw/arm/arm.h" | ||
704 | +#include "hw/arm/boot.h" | ||
705 | #include "kvm_arm.h" | ||
706 | #include "hw/misc/unimp.h" | ||
707 | #include "hw/intc/arm_gicv3_common.h" | ||
708 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
709 | index XXXXXXX..XXXXXXX 100644 | ||
710 | --- a/hw/arm/z2.c | ||
711 | +++ b/hw/arm/z2.c | ||
712 | @@ -XXX,XX +XXX,XX @@ | ||
713 | #include "qemu/osdep.h" | ||
714 | #include "hw/hw.h" | ||
715 | #include "hw/arm/pxa.h" | ||
716 | -#include "hw/arm/arm.h" | ||
717 | +#include "hw/arm/boot.h" | ||
718 | #include "hw/i2c/i2c.h" | ||
719 | #include "hw/ssi/ssi.h" | ||
720 | #include "hw/boards.h" | ||
721 | -- | 41 | -- |
722 | 2.20.1 | 42 | 2.25.1 |
723 | |||
724 | diff view generated by jsdifflib |
1 | The hw/arm/arm.h header now only includes declarations relating | 1 | The description in the Arm ARM of the requirements of FEAT_BBM is |
---|---|---|---|
2 | to boot.c code, so it is only needed by Arm board or SoC code. | 2 | admirably clear on the guarantees it provides software, but slightly |
3 | Remove some unnecessary inclusions of it from target/arm files | 3 | more obscure on what that means for implementations. The description |
4 | and from hw/intc/armv7m_nvic.c. | 4 | of the equivalent SMMU feature in the SMMU specification (IHI0070D.b |
5 | section 3.21.1) is perhaps a bit more detailed and includes some | ||
6 | example valid implementation choices. (The SMMU version of this | ||
7 | feature is slightly tighter than the CPU version: the CPU is permitted | ||
8 | to raise TLB Conflict aborts in some situations that the SMMU may | ||
9 | not. This doesn't matter for QEMU because we don't want to do TLB | ||
10 | Conflict aborts anyway.) | ||
11 | |||
12 | The informal summary of FEAT_BBM is that it is about permitting an OS | ||
13 | to switch a range of memory between "covered by a huge page" and | ||
14 | "covered by a sequence of normal pages" without having to engage in | ||
15 | the 'break-before-make' dance that has traditionally been | ||
16 | necessary. The 'break-before-make' sequence is: | ||
17 | |||
18 | * replace the old translation table entry with an invalid entry | ||
19 | * execute a DSB insn | ||
20 | * execute a broadcast TLB invalidate insn | ||
21 | * execute a DSB insn | ||
22 | * write the new translation table entry | ||
23 | * execute a DSB insn | ||
24 | |||
25 | The point of this is to ensure that no TLB can simultaneously contain | ||
26 | TLB entries for the old and the new entry, which would traditionally | ||
27 | be UNPREDICTABLE (allowing the CPU to generate a TLB Conflict fault | ||
28 | or to use a random mishmash of values from the old and the new | ||
29 | entry). FEAT_BBM level 2 says "for the specific case where the only | ||
30 | thing that changed is the size of the block, the TLB is guaranteed | ||
31 | not to do weird things even if there are multiple entries for an | ||
32 | address", which means that software can now do: | ||
33 | |||
34 | * replace old translation table entry with new entry | ||
35 | * DSB | ||
36 | * broadcast TLB invalidate | ||
37 | * DSB | ||
38 | |||
39 | As the SMMU spec notes, valid ways to do this include: | ||
40 | |||
41 | * if there are multiple entries in the TLB for an address, | ||
42 | choose one of them and use it, ignoring the others | ||
43 | * if there are multiple entries in the TLB for an address, | ||
44 | throw them all out and do a page table walk to get a new one | ||
45 | |||
46 | QEMU's page table walk implementation for Arm CPUs already meets the | ||
47 | requirements for FEAT_BBM level 2. When we cache an entry in our TCG | ||
48 | TLB, we do so only for the specific (non-huge) page that the address | ||
49 | is in, and there is no way for the TLB data structure to ever have | ||
50 | more than one TLB entry for that page. (We handle huge pages only in | ||
51 | that we track what part of the address space is covered by huge pages | ||
52 | so that a TLB invalidate operation for an address in a huge page | ||
53 | results in an invalidation of the whole TLB.) We ignore the Contiguous | ||
54 | bit in page table entries, so we don't have to do anything for the | ||
55 | parts of FEAT_BBM that deal with changis to the Contiguous bit. | ||
56 | |||
57 | FEAT_BBM level 2 also requires that the nT bit in block descriptors | ||
58 | must be ignored; since commit 39a1fd25287f5dece5 we do this. | ||
59 | |||
60 | It's therefore safe for QEMU to advertise FEAT_BBM level 2 by | ||
61 | setting ID_AA64MMFR2_EL1.BBM to 2. | ||
5 | 62 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 63 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 64 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 65 | Message-id: 20220426160422.2353158-3-peter.maydell@linaro.org |
9 | Message-id: 20190516163857.6430-3-peter.maydell@linaro.org | ||
10 | --- | 66 | --- |
11 | hw/intc/armv7m_nvic.c | 1 - | 67 | docs/system/arm/emulation.rst | 1 + |
12 | target/arm/arm-semi.c | 1 - | 68 | target/arm/cpu64.c | 1 + |
13 | target/arm/cpu.c | 1 - | 69 | 2 files changed, 2 insertions(+) |
14 | target/arm/cpu64.c | 1 - | ||
15 | target/arm/kvm.c | 1 - | ||
16 | target/arm/kvm32.c | 1 - | ||
17 | target/arm/kvm64.c | 1 - | ||
18 | 7 files changed, 7 deletions(-) | ||
19 | 70 | ||
20 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 71 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
21 | index XXXXXXX..XXXXXXX 100644 | 72 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/intc/armv7m_nvic.c | 73 | --- a/docs/system/arm/emulation.rst |
23 | +++ b/hw/intc/armv7m_nvic.c | 74 | +++ b/docs/system/arm/emulation.rst |
24 | @@ -XXX,XX +XXX,XX @@ | 75 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
25 | #include "cpu.h" | 76 | - FEAT_AA32HPD (AArch32 hierarchical permission disables) |
26 | #include "hw/sysbus.h" | 77 | - FEAT_AA32I8MM (AArch32 Int8 matrix multiplication instructions) |
27 | #include "qemu/timer.h" | 78 | - FEAT_AES (AESD and AESE instructions) |
28 | -#include "hw/arm/arm.h" | 79 | +- FEAT_BBM at level 2 (Translation table break-before-make levels) |
29 | #include "hw/intc/armv7m_nvic.h" | 80 | - FEAT_BF16 (AArch64 BFloat16 instructions) |
30 | #include "target/arm/cpu.h" | 81 | - FEAT_BTI (Branch Target Identification) |
31 | #include "exec/exec-all.h" | 82 | - FEAT_DIT (Data Independent Timing instructions) |
32 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/arm-semi.c | ||
35 | +++ b/target/arm/arm-semi.c | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | #else | ||
38 | #include "qemu-common.h" | ||
39 | #include "exec/gdbstub.h" | ||
40 | -#include "hw/arm/arm.h" | ||
41 | #include "qemu/cutils.h" | ||
42 | #endif | ||
43 | |||
44 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/cpu.c | ||
47 | +++ b/target/arm/cpu.c | ||
48 | @@ -XXX,XX +XXX,XX @@ | ||
49 | #if !defined(CONFIG_USER_ONLY) | ||
50 | #include "hw/loader.h" | ||
51 | #endif | ||
52 | -#include "hw/arm/arm.h" | ||
53 | #include "sysemu/sysemu.h" | ||
54 | #include "sysemu/hw_accel.h" | ||
55 | #include "kvm_arm.h" | ||
56 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 83 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
57 | index XXXXXXX..XXXXXXX 100644 | 84 | index XXXXXXX..XXXXXXX 100644 |
58 | --- a/target/arm/cpu64.c | 85 | --- a/target/arm/cpu64.c |
59 | +++ b/target/arm/cpu64.c | 86 | +++ b/target/arm/cpu64.c |
60 | @@ -XXX,XX +XXX,XX @@ | 87 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
61 | #if !defined(CONFIG_USER_ONLY) | 88 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ |
62 | #include "hw/loader.h" | 89 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ |
63 | #endif | 90 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ |
64 | -#include "hw/arm/arm.h" | 91 | + t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ |
65 | #include "sysemu/sysemu.h" | 92 | cpu->isar.id_aa64mmfr2 = t; |
66 | #include "sysemu/kvm.h" | 93 | |
67 | #include "kvm_arm.h" | 94 | t = cpu->isar.id_aa64zfr0; |
68 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/kvm.c | ||
71 | +++ b/target/arm/kvm.c | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #include "cpu.h" | ||
74 | #include "trace.h" | ||
75 | #include "internals.h" | ||
76 | -#include "hw/arm/arm.h" | ||
77 | #include "hw/pci/pci.h" | ||
78 | #include "exec/memattrs.h" | ||
79 | #include "exec/address-spaces.h" | ||
80 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/target/arm/kvm32.c | ||
83 | +++ b/target/arm/kvm32.c | ||
84 | @@ -XXX,XX +XXX,XX @@ | ||
85 | #include "sysemu/kvm.h" | ||
86 | #include "kvm_arm.h" | ||
87 | #include "internals.h" | ||
88 | -#include "hw/arm/arm.h" | ||
89 | #include "qemu/log.h" | ||
90 | |||
91 | static inline void set_feature(uint64_t *features, int feature) | ||
92 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/kvm64.c | ||
95 | +++ b/target/arm/kvm64.c | ||
96 | @@ -XXX,XX +XXX,XX @@ | ||
97 | #include "sysemu/kvm.h" | ||
98 | #include "kvm_arm.h" | ||
99 | #include "internals.h" | ||
100 | -#include "hw/arm/arm.h" | ||
101 | |||
102 | static bool have_guest_debug; | ||
103 | |||
104 | -- | 95 | -- |
105 | 2.20.1 | 96 | 2.25.1 |
106 | |||
107 | diff view generated by jsdifflib |
1 | The system_clock_scale global is used only by the armv7m systick | 1 | The Arm SMMUv3 includes an optional feature equivalent to the CPU |
---|---|---|---|
2 | device; move the extern declaration to the armv7m_systick.h header, | 2 | FEAT_BBM, which permits an OS to switch a range of memory between |
3 | and expand the comment to explain what it is and that it should | 3 | "covered by a huge page" and "covered by a sequence of normal pages" |
4 | ideally be replaced with a different approach. | 4 | without having to engage in the traditional 'break-before-make' |
5 | dance. (This is particularly important for the SMMU, because devices | ||
6 | performing I/O through an SMMU are less likely to be able to cope with | ||
7 | the window in the sequence where an access results in a translation | ||
8 | fault.) The SMMU spec explicitly notes that one of the valid ways to | ||
9 | be a BBM level 2 compliant implementation is: | ||
10 | * if there are multiple entries in the TLB for an address, | ||
11 | choose one of them and use it, ignoring the others | ||
12 | |||
13 | Our SMMU TLB implementation (unlike our CPU TLB) does allow multiple | ||
14 | TLB entries for an address, because the translation table level is | ||
15 | part of the SMMUIOTLBKey, and so our IOTLB hashtable can include | ||
16 | entries for the same address where the leaf was at different levels | ||
17 | (i.e. both hugepage and normal page). Our TLB lookup implementation in | ||
18 | smmu_iotlb_lookup() will always find the entry with the lowest level | ||
19 | (i.e. it prefers the hugepage over the normal page) and ignore any | ||
20 | others. TLB invalidation correctly removes all TLB entries matching | ||
21 | the specified address or address range (unless the guest specifies the | ||
22 | leaf level explicitly, in which case it gets what it asked for). So we | ||
23 | can validly advertise support for BBML level 2. | ||
24 | |||
25 | Note that we still can't yet advertise ourselves as an SMMU v3.2, | ||
26 | because v3.2 requires support for the S2FWB feature, which we don't | ||
27 | yet implement. | ||
5 | 28 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 30 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 31 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
9 | Message-id: 20190516163857.6430-2-peter.maydell@linaro.org | 32 | Message-id: 20220426160422.2353158-4-peter.maydell@linaro.org |
10 | --- | 33 | --- |
11 | include/hw/arm/arm.h | 4 ---- | 34 | hw/arm/smmuv3-internal.h | 1 + |
12 | include/hw/timer/armv7m_systick.h | 22 ++++++++++++++++++++++ | 35 | hw/arm/smmuv3.c | 1 + |
13 | 2 files changed, 22 insertions(+), 4 deletions(-) | 36 | 2 files changed, 2 insertions(+) |
14 | 37 | ||
15 | diff --git a/include/hw/arm/arm.h b/include/hw/arm/arm.h | 38 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
16 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/arm.h | 40 | --- a/hw/arm/smmuv3-internal.h |
18 | +++ b/include/hw/arm/arm.h | 41 | +++ b/hw/arm/smmuv3-internal.h |
19 | @@ -XXX,XX +XXX,XX @@ void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu, | 42 | @@ -XXX,XX +XXX,XX @@ REG32(IDR2, 0x8) |
20 | const struct arm_boot_info *info, | 43 | REG32(IDR3, 0xc) |
21 | hwaddr mvbar_addr); | 44 | FIELD(IDR3, HAD, 2, 1); |
22 | 45 | FIELD(IDR3, RIL, 10, 1); | |
23 | -/* Multiplication factor to convert from system clock ticks to qemu timer | 46 | + FIELD(IDR3, BBML, 11, 2); |
24 | - ticks. */ | 47 | REG32(IDR4, 0x10) |
25 | -extern int system_clock_scale; | 48 | REG32(IDR5, 0x14) |
26 | - | 49 | FIELD(IDR5, OAS, 0, 3); |
27 | #endif /* HW_ARM_H */ | 50 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
28 | diff --git a/include/hw/timer/armv7m_systick.h b/include/hw/timer/armv7m_systick.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | 51 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/timer/armv7m_systick.h | 52 | --- a/hw/arm/smmuv3.c |
31 | +++ b/include/hw/timer/armv7m_systick.h | 53 | +++ b/hw/arm/smmuv3.c |
32 | @@ -XXX,XX +XXX,XX @@ typedef struct SysTickState { | 54 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_init_regs(SMMUv3State *s) |
33 | qemu_irq irq; | 55 | |
34 | } SysTickState; | 56 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, RIL, 1); |
35 | 57 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, HAD, 1); | |
36 | +/* | 58 | + s->idr[3] = FIELD_DP32(s->idr[3], IDR3, BBML, 2); |
37 | + * Multiplication factor to convert from system clock ticks to qemu timer | 59 | |
38 | + * ticks. This should be set (by board code, usually) to a value | 60 | /* 4K, 16K and 64K granule support */ |
39 | + * equal to NANOSECONDS_PER_SECOND / frq, where frq is the clock frequency | 61 | s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN4K, 1); |
40 | + * in Hz of the CPU. | ||
41 | + * | ||
42 | + * This value is used by the systick device when it is running in | ||
43 | + * its "use the CPU clock" mode (ie when SYST_CSR.CLKSOURCE == 1) to | ||
44 | + * set how fast the timer should tick. | ||
45 | + * | ||
46 | + * TODO: we should refactor this so that rather than using a global | ||
47 | + * we use a device property or something similar. This is complicated | ||
48 | + * because (a) the property would need to be plumbed through from the | ||
49 | + * board code down through various layers to the systick device | ||
50 | + * and (b) the property needs to be modifiable after realize, because | ||
51 | + * the stellaris board uses this to implement the behaviour where the | ||
52 | + * guest can reprogram the PLL registers to downclock the CPU, and the | ||
53 | + * systick device needs to react accordingly. Possibly this should | ||
54 | + * be deferred until we have a good API for modelling clock trees. | ||
55 | + */ | ||
56 | +extern int system_clock_scale; | ||
57 | + | ||
58 | #endif | ||
59 | -- | 62 | -- |
60 | 2.20.1 | 63 | 2.25.1 |
61 | |||
62 | diff view generated by jsdifflib |