1 | Not very much here, but several people have fallen over | 1 | Nothing earth-shaking in here, just a lot of refactoring and cleanup |
---|---|---|---|
2 | the vector operation segfault bug, so let's get the fix | 2 | and a few bugfixes. I suspect I'll have another pullreq to come in |
3 | into master. | 3 | the early part of next week... |
4 | 4 | ||
5 | thanks | 5 | The following changes since commit 19591e9e0938ea5066984553c256a043bd5d822f: |
6 | -- PMM | ||
7 | 6 | ||
8 | The following changes since commit d418238dca7b4e0b124135827ead3076233052b1: | 7 | Merge remote-tracking branch 'remotes/mst/tags/for_upstream' into staging (2020-08-27 16:59:02 +0100) |
9 | |||
10 | Merge remote-tracking branch 'remotes/rth/tags/pull-rng-20190522' into staging (2019-05-23 12:57:17 +0100) | ||
11 | 8 | ||
12 | are available in the Git repository at: | 9 | are available in the Git repository at: |
13 | 10 | ||
14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190523 | 11 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200828 |
15 | 12 | ||
16 | for you to fetch changes up to 98e4f4fdb8ea05d840f51f47125924c2bb9df2df: | 13 | for you to fetch changes up to ed78849d9711805bda37ee026018d6ee7a606d0e: |
17 | 14 | ||
18 | hw/arm/exynos4210: QOM'ify the Exynos4210 SoC (2019-05-23 14:47:44 +0100) | 15 | target/arm: Convert sq{, r}dmulh to gvec for aa64 advsimd (2020-08-28 10:02:50 +0100) |
19 | 16 | ||
20 | ---------------------------------------------------------------- | 17 | ---------------------------------------------------------------- |
21 | target-arm queue: | 18 | target-arm queue: |
22 | * exynos4210: QOM'ify the Exynos4210 SoC | 19 | * target/arm: Cleanup and refactoring preparatory to SVE2 |
23 | * exynos4210: Add DMA support for the Exynos4210 | 20 | * armsse: Define ARMSSEClass correctly |
24 | * arm_gicv3: Fix writes to ICC_CTLR_EL3 | 21 | * hw/misc/unimp: Improve information provided in log messages |
25 | * arm_gicv3: Fix write of ICH_VMCR_EL2.{VBPR0, VBPR1} | 22 | * hw/qdev-clock: Avoid calling qdev_connect_clock_in after DeviceRealize |
26 | * target/arm: Fix vector operation segfault | 23 | * hw/arm/xilinx_zynq: Call qdev_connect_clock_in() before DeviceRealize |
27 | * target/arm: Minor improvements to BFXIL, EXTR | 24 | * hw/net/allwinner-sun8i-emac: Use AddressSpace for DMA transfers |
25 | * hw/sd/allwinner-sdhost: Use AddressSpace for DMA transfers | ||
26 | * target/arm: Fill in the WnR syndrome bit in mte_check_fail | ||
27 | * target/arm: Clarify HCR_EL2 ARMCPRegInfo type | ||
28 | * hw/arm/musicpal: Use AddressSpace for DMA transfers | ||
29 | * hw/clock: Minor cleanups | ||
30 | * hw/arm/sbsa-ref: fix typo breaking PCIe IRQs | ||
28 | 31 | ||
29 | ---------------------------------------------------------------- | 32 | ---------------------------------------------------------------- |
30 | Alistair Francis (1): | 33 | Eduardo Habkost (1): |
31 | target/arm: Fix vector operation segfault | 34 | armsse: Define ARMSSEClass correctly |
32 | 35 | ||
33 | Guenter Roeck (1): | 36 | Graeme Gregory (1): |
34 | hw/arm/exynos4210: Add DMA support for the Exynos4210 | 37 | hw/arm/sbsa-ref: fix typo breaking PCIe IRQs |
35 | 38 | ||
36 | Peter Maydell (5): | 39 | Philippe Mathieu-Daudé (14): |
37 | arm: Move system_clock_scale to armv7m_systick.h | 40 | hw/clock: Remove unused clock_init*() functions |
38 | arm: Remove unnecessary includes of hw/arm/arm.h | 41 | hw/clock: Let clock_set() return boolean value |
39 | arm: Rename hw/arm/arm.h to hw/arm/boot.h | 42 | hw/clock: Only propagate clock changes if the clock is changed |
40 | hw/intc/arm_gicv3: Fix write of ICH_VMCR_EL2.{VBPR0, VBPR1} | 43 | hw/arm/musicpal: Use AddressSpace for DMA transfers |
41 | hw/intc/arm_gicv3: Fix writes to ICC_CTLR_EL3 | 44 | target/arm: Clarify HCR_EL2 ARMCPRegInfo type |
45 | hw/sd/allwinner-sdhost: Use AddressSpace for DMA transfers | ||
46 | hw/net/allwinner-sun8i-emac: Use AddressSpace for DMA transfers | ||
47 | hw/arm/xilinx_zynq: Uninline cadence_uart_create() | ||
48 | hw/arm/xilinx_zynq: Call qdev_connect_clock_in() before DeviceRealize | ||
49 | hw/qdev-clock: Uninline qdev_connect_clock_in() | ||
50 | hw/qdev-clock: Avoid calling qdev_connect_clock_in after DeviceRealize | ||
51 | hw/misc/unimp: Display value after offset | ||
52 | hw/misc/unimp: Display the value with width of the access size | ||
53 | hw/misc/unimp: Display the offset with width of the region size | ||
42 | 54 | ||
43 | Philippe Mathieu-Daudé (3): | 55 | Richard Henderson (19): |
44 | hw/arm/exynos4: Remove unuseful debug code | 56 | target/arm: Pass the entire mte descriptor to mte_check_fail |
45 | hw/arm/exynos4: Use the IEC binary prefix definitions | 57 | target/arm: Fill in the WnR syndrome bit in mte_check_fail |
46 | hw/arm/exynos4210: QOM'ify the Exynos4210 SoC | 58 | qemu/int128: Add int128_lshift |
59 | target/arm: Split out gen_gvec_fn_zz | ||
60 | target/arm: Split out gen_gvec_fn_zzz, do_zzz_fn | ||
61 | target/arm: Rearrange {sve,fp}_check_access assert | ||
62 | target/arm: Merge do_vector2_p into do_mov_p | ||
63 | target/arm: Clean up 4-operand predicate expansion | ||
64 | target/arm: Use tcg_gen_gvec_bitsel for trans_SEL_pppp | ||
65 | target/arm: Split out gen_gvec_ool_zzzp | ||
66 | target/arm: Merge helper_sve_clr_* and helper_sve_movz_* | ||
67 | target/arm: Split out gen_gvec_ool_zzp | ||
68 | target/arm: Split out gen_gvec_ool_zzz | ||
69 | target/arm: Split out gen_gvec_ool_zz | ||
70 | target/arm: Tidy SVE tszimm shift formats | ||
71 | target/arm: Generalize inl_qrdmlah_* helper functions | ||
72 | target/arm: Convert integer multiply (indexed) to gvec for aa64 advsimd | ||
73 | target/arm: Convert integer multiply-add (indexed) to gvec for aa64 advsimd | ||
74 | target/arm: Convert sq{, r}dmulh to gvec for aa64 advsimd | ||
47 | 75 | ||
48 | Richard Henderson (2): | 76 | include/hw/arm/armsse.h | 2 +- |
49 | target/arm: Use extract2 for EXTR | 77 | include/hw/char/cadence_uart.h | 17 -- |
50 | target/arm: Simplify BFXIL expansion | 78 | include/hw/clock.h | 30 +-- |
79 | include/hw/misc/unimp.h | 1 + | ||
80 | include/hw/net/allwinner-sun8i-emac.h | 6 + | ||
81 | include/hw/qdev-clock.h | 8 +- | ||
82 | include/hw/sd/allwinner-sdhost.h | 6 + | ||
83 | include/qemu/int128.h | 16 ++ | ||
84 | target/arm/helper-sve.h | 5 - | ||
85 | target/arm/helper.h | 28 +++ | ||
86 | target/arm/translate.h | 1 + | ||
87 | target/arm/sve.decode | 35 ++- | ||
88 | hw/arm/allwinner-a10.c | 2 + | ||
89 | hw/arm/allwinner-h3.c | 4 + | ||
90 | hw/arm/armsse.c | 1 + | ||
91 | hw/arm/musicpal.c | 45 ++-- | ||
92 | hw/arm/sbsa-ref.c | 2 +- | ||
93 | hw/arm/xilinx_zynq.c | 24 +- | ||
94 | hw/core/clock.c | 7 +- | ||
95 | hw/core/qdev-clock.c | 6 + | ||
96 | hw/misc/unimp.c | 14 +- | ||
97 | hw/net/allwinner-sun8i-emac.c | 46 ++-- | ||
98 | hw/sd/allwinner-sdhost.c | 37 +++- | ||
99 | target/arm/helper.c | 1 - | ||
100 | target/arm/mte_helper.c | 19 +- | ||
101 | target/arm/sve_helper.c | 70 ++---- | ||
102 | target/arm/translate-a64.c | 110 ++++++++-- | ||
103 | target/arm/translate-sve.c | 399 ++++++++++++++-------------------- | ||
104 | target/arm/vec_helper.c | 182 +++++++++++----- | ||
105 | 29 files changed, 629 insertions(+), 495 deletions(-) | ||
51 | 106 | ||
52 | include/hw/arm/allwinner-a10.h | 2 +- | ||
53 | include/hw/arm/aspeed_soc.h | 1 - | ||
54 | include/hw/arm/bcm2836.h | 1 - | ||
55 | include/hw/arm/{arm.h => boot.h} | 12 +++------ | ||
56 | include/hw/arm/exynos4210.h | 9 +++++-- | ||
57 | include/hw/arm/fsl-imx25.h | 2 +- | ||
58 | include/hw/arm/fsl-imx31.h | 2 +- | ||
59 | include/hw/arm/fsl-imx6.h | 2 +- | ||
60 | include/hw/arm/fsl-imx6ul.h | 2 +- | ||
61 | include/hw/arm/fsl-imx7.h | 2 +- | ||
62 | include/hw/arm/virt.h | 2 +- | ||
63 | include/hw/arm/xlnx-versal.h | 2 +- | ||
64 | include/hw/arm/xlnx-zynqmp.h | 2 +- | ||
65 | include/hw/timer/armv7m_systick.h | 22 ++++++++++++++++ | ||
66 | hw/arm/armsse.c | 2 +- | ||
67 | hw/arm/armv7m.c | 2 +- | ||
68 | hw/arm/aspeed.c | 2 +- | ||
69 | hw/arm/boot.c | 2 +- | ||
70 | hw/arm/collie.c | 2 +- | ||
71 | hw/arm/exynos4210.c | 54 ++++++++++++++++++++++++++++++++++++--- | ||
72 | hw/arm/exynos4_boards.c | 40 ++++++++--------------------- | ||
73 | hw/arm/highbank.c | 2 +- | ||
74 | hw/arm/integratorcp.c | 2 +- | ||
75 | hw/arm/mainstone.c | 2 +- | ||
76 | hw/arm/microbit.c | 2 +- | ||
77 | hw/arm/mps2-tz.c | 2 +- | ||
78 | hw/arm/mps2.c | 2 +- | ||
79 | hw/arm/msf2-soc.c | 1 - | ||
80 | hw/arm/msf2-som.c | 2 +- | ||
81 | hw/arm/musca.c | 2 +- | ||
82 | hw/arm/musicpal.c | 2 +- | ||
83 | hw/arm/netduino2.c | 2 +- | ||
84 | hw/arm/nrf51_soc.c | 2 +- | ||
85 | hw/arm/nseries.c | 2 +- | ||
86 | hw/arm/omap1.c | 2 +- | ||
87 | hw/arm/omap2.c | 2 +- | ||
88 | hw/arm/omap_sx1.c | 2 +- | ||
89 | hw/arm/palm.c | 2 +- | ||
90 | hw/arm/raspi.c | 2 +- | ||
91 | hw/arm/realview.c | 2 +- | ||
92 | hw/arm/spitz.c | 2 +- | ||
93 | hw/arm/stellaris.c | 2 +- | ||
94 | hw/arm/stm32f205_soc.c | 2 +- | ||
95 | hw/arm/strongarm.c | 2 +- | ||
96 | hw/arm/tosa.c | 2 +- | ||
97 | hw/arm/versatilepb.c | 2 +- | ||
98 | hw/arm/vexpress.c | 2 +- | ||
99 | hw/arm/virt.c | 2 +- | ||
100 | hw/arm/xilinx_zynq.c | 2 +- | ||
101 | hw/arm/xlnx-versal.c | 2 +- | ||
102 | hw/arm/z2.c | 2 +- | ||
103 | hw/intc/arm_gicv3_cpuif.c | 6 ++--- | ||
104 | hw/intc/armv7m_nvic.c | 1 - | ||
105 | target/arm/arm-semi.c | 1 - | ||
106 | target/arm/cpu.c | 1 - | ||
107 | target/arm/cpu64.c | 1 - | ||
108 | target/arm/kvm.c | 1 - | ||
109 | target/arm/kvm32.c | 1 - | ||
110 | target/arm/kvm64.c | 1 - | ||
111 | target/arm/translate-a64.c | 44 ++++++++++++++++--------------- | ||
112 | target/arm/translate.c | 4 +-- | ||
113 | 61 files changed, 164 insertions(+), 123 deletions(-) | ||
114 | rename include/hw/arm/{arm.h => boot.h} (96%) | ||
115 | diff view generated by jsdifflib |
1 | In ich_vmcr_write() we enforce "writes of BPR fields to less than | 1 | From: Graeme Gregory <graeme@nuviainc.com> |
---|---|---|---|
2 | their minimum sets them to the minimum" by doing a "read vbpr and | ||
3 | write it back" operation. A typo here meant that we weren't handling | ||
4 | writes to these fields correctly, because we were reading from VBPR0 | ||
5 | but writing to VBPR1. | ||
6 | 2 | ||
3 | Fixing a typo in a previous patch that translated an "i" to a 1 | ||
4 | and therefore breaking the allocation of PCIe interrupts. This was | ||
5 | discovered when virtio-net-pci devices ceased to function correctly. | ||
6 | |||
7 | Cc: qemu-stable@nongnu.org | ||
8 | Fixes: 48ba18e6d3f3 ("hw/arm/sbsa-ref: Simplify by moving the gic in the machine state") | ||
9 | Signed-off-by: Graeme Gregory <graeme@nuviainc.com> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20200821083853.356490-1-graeme@nuviainc.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190520162809.2677-4-peter.maydell@linaro.org | ||
10 | --- | 13 | --- |
11 | hw/intc/arm_gicv3_cpuif.c | 2 +- | 14 | hw/arm/sbsa-ref.c | 2 +- |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 15 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 16 | ||
14 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 17 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/arm_gicv3_cpuif.c | 19 | --- a/hw/arm/sbsa-ref.c |
17 | +++ b/hw/intc/arm_gicv3_cpuif.c | 20 | +++ b/hw/arm/sbsa-ref.c |
18 | @@ -XXX,XX +XXX,XX @@ static void ich_vmcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 21 | @@ -XXX,XX +XXX,XX @@ static void create_pcie(SBSAMachineState *sms) |
19 | /* Enforce "writing BPRs to less than minimum sets them to the minimum" | 22 | |
20 | * by reading and writing back the fields. | 23 | for (i = 0; i < GPEX_NUM_IRQS; i++) { |
21 | */ | 24 | sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, |
22 | - write_vbpr(cs, GICV3_G1, read_vbpr(cs, GICV3_G0)); | 25 | - qdev_get_gpio_in(sms->gic, irq + 1)); |
23 | + write_vbpr(cs, GICV3_G0, read_vbpr(cs, GICV3_G0)); | 26 | + qdev_get_gpio_in(sms->gic, irq + i)); |
24 | write_vbpr(cs, GICV3_G1, read_vbpr(cs, GICV3_G1)); | 27 | gpex_set_irq_num(GPEX_HOST(dev), i, irq + i); |
25 | 28 | } | |
26 | gicv3_cpuif_virt_update(cs); | 29 | |
27 | -- | 30 | -- |
28 | 2.20.1 | 31 | 2.20.1 |
29 | 32 | ||
30 | 33 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | clock_init*() inlined funtions are simple wrappers around | ||
4 | clock_set*() and are not used. Remove them in favor of clock_set*(). | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200806123858.30058-2-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/clock.h | 13 ------------- | ||
12 | 1 file changed, 13 deletions(-) | ||
13 | |||
14 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/include/hw/clock.h | ||
17 | +++ b/include/hw/clock.h | ||
18 | @@ -XXX,XX +XXX,XX @@ static inline bool clock_is_enabled(const Clock *clk) | ||
19 | return clock_get(clk) != 0; | ||
20 | } | ||
21 | |||
22 | -static inline void clock_init(Clock *clk, uint64_t value) | ||
23 | -{ | ||
24 | - clock_set(clk, value); | ||
25 | -} | ||
26 | -static inline void clock_init_hz(Clock *clk, uint64_t value) | ||
27 | -{ | ||
28 | - clock_set_hz(clk, value); | ||
29 | -} | ||
30 | -static inline void clock_init_ns(Clock *clk, uint64_t value) | ||
31 | -{ | ||
32 | - clock_set_ns(clk, value); | ||
33 | -} | ||
34 | - | ||
35 | #endif /* QEMU_HW_CLOCK_H */ | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | Let clock_set() return a boolean value whether the clock | ||
4 | has been updated or not. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200806123858.30058-3-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/clock.h | 12 +++++++----- | ||
12 | hw/core/clock.c | 7 ++++++- | ||
13 | 2 files changed, 13 insertions(+), 6 deletions(-) | ||
14 | |||
15 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/include/hw/clock.h | ||
18 | +++ b/include/hw/clock.h | ||
19 | @@ -XXX,XX +XXX,XX @@ void clock_set_source(Clock *clk, Clock *src); | ||
20 | * @value: the clock's value, 0 means unclocked | ||
21 | * | ||
22 | * Set the local cached period value of @clk to @value. | ||
23 | + * | ||
24 | + * @return: true if the clock is changed. | ||
25 | */ | ||
26 | -void clock_set(Clock *clk, uint64_t value); | ||
27 | +bool clock_set(Clock *clk, uint64_t value); | ||
28 | |||
29 | -static inline void clock_set_hz(Clock *clk, unsigned hz) | ||
30 | +static inline bool clock_set_hz(Clock *clk, unsigned hz) | ||
31 | { | ||
32 | - clock_set(clk, CLOCK_PERIOD_FROM_HZ(hz)); | ||
33 | + return clock_set(clk, CLOCK_PERIOD_FROM_HZ(hz)); | ||
34 | } | ||
35 | |||
36 | -static inline void clock_set_ns(Clock *clk, unsigned ns) | ||
37 | +static inline bool clock_set_ns(Clock *clk, unsigned ns) | ||
38 | { | ||
39 | - clock_set(clk, CLOCK_PERIOD_FROM_NS(ns)); | ||
40 | + return clock_set(clk, CLOCK_PERIOD_FROM_NS(ns)); | ||
41 | } | ||
42 | |||
43 | /** | ||
44 | diff --git a/hw/core/clock.c b/hw/core/clock.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/core/clock.c | ||
47 | +++ b/hw/core/clock.c | ||
48 | @@ -XXX,XX +XXX,XX @@ void clock_clear_callback(Clock *clk) | ||
49 | clock_set_callback(clk, NULL, NULL); | ||
50 | } | ||
51 | |||
52 | -void clock_set(Clock *clk, uint64_t period) | ||
53 | +bool clock_set(Clock *clk, uint64_t period) | ||
54 | { | ||
55 | + if (clk->period == period) { | ||
56 | + return false; | ||
57 | + } | ||
58 | trace_clock_set(CLOCK_PATH(clk), CLOCK_PERIOD_TO_NS(clk->period), | ||
59 | CLOCK_PERIOD_TO_NS(period)); | ||
60 | clk->period = period; | ||
61 | + | ||
62 | + return true; | ||
63 | } | ||
64 | |||
65 | static void clock_propagate_period(Clock *clk, bool call_callbacks) | ||
66 | -- | ||
67 | 2.20.1 | ||
68 | |||
69 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | Avoid propagating the clock change when the clock does not change. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200806123858.30058-4-f4bug@amsat.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | include/hw/clock.h | 5 +++-- | ||
11 | 1 file changed, 3 insertions(+), 2 deletions(-) | ||
12 | |||
13 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/hw/clock.h | ||
16 | +++ b/include/hw/clock.h | ||
17 | @@ -XXX,XX +XXX,XX @@ void clock_propagate(Clock *clk); | ||
18 | */ | ||
19 | static inline void clock_update(Clock *clk, uint64_t value) | ||
20 | { | ||
21 | - clock_set(clk, value); | ||
22 | - clock_propagate(clk); | ||
23 | + if (clock_set(clk, value)) { | ||
24 | + clock_propagate(clk); | ||
25 | + } | ||
26 | } | ||
27 | |||
28 | static inline void clock_update_hz(Clock *clk, unsigned hz) | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
1 | The header file hw/arm/arm.h now includes only declarations | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | relating to hw/arm/boot.c functionality. Rename it accordingly, | ||
3 | and adjust its header comment. | ||
4 | 2 | ||
5 | The bulk of this commit was created via | 3 | Allow the device to execute the DMA transfers in a different |
6 | perl -pi -e 's|hw/arm/arm.h|hw/arm/boot.h|' hw/arm/*.c include/hw/arm/*.h | 4 | AddressSpace. |
7 | 5 | ||
8 | In a few cases we can just delete the #include: | 6 | We keep using the system_memory address space, but via the |
9 | hw/arm/msf2-soc.c, include/hw/arm/aspeed_soc.h and | 7 | proper dma_memory_access() API. |
10 | include/hw/arm/bcm2836.h did not require it. | ||
11 | 8 | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20200814125533.4047-1-f4bug@amsat.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
15 | Message-id: 20190516163857.6430-4-peter.maydell@linaro.org | ||
16 | --- | 13 | --- |
17 | include/hw/arm/allwinner-a10.h | 2 +- | 14 | hw/arm/musicpal.c | 45 +++++++++++++++++++++++++++++++-------------- |
18 | include/hw/arm/aspeed_soc.h | 1 - | 15 | 1 file changed, 31 insertions(+), 14 deletions(-) |
19 | include/hw/arm/bcm2836.h | 1 - | ||
20 | include/hw/arm/{arm.h => boot.h} | 8 ++++---- | ||
21 | include/hw/arm/fsl-imx25.h | 2 +- | ||
22 | include/hw/arm/fsl-imx31.h | 2 +- | ||
23 | include/hw/arm/fsl-imx6.h | 2 +- | ||
24 | include/hw/arm/fsl-imx6ul.h | 2 +- | ||
25 | include/hw/arm/fsl-imx7.h | 2 +- | ||
26 | include/hw/arm/virt.h | 2 +- | ||
27 | include/hw/arm/xlnx-versal.h | 2 +- | ||
28 | include/hw/arm/xlnx-zynqmp.h | 2 +- | ||
29 | hw/arm/armsse.c | 2 +- | ||
30 | hw/arm/armv7m.c | 2 +- | ||
31 | hw/arm/aspeed.c | 2 +- | ||
32 | hw/arm/boot.c | 2 +- | ||
33 | hw/arm/collie.c | 2 +- | ||
34 | hw/arm/exynos4210.c | 2 +- | ||
35 | hw/arm/exynos4_boards.c | 2 +- | ||
36 | hw/arm/highbank.c | 2 +- | ||
37 | hw/arm/integratorcp.c | 2 +- | ||
38 | hw/arm/mainstone.c | 2 +- | ||
39 | hw/arm/microbit.c | 2 +- | ||
40 | hw/arm/mps2-tz.c | 2 +- | ||
41 | hw/arm/mps2.c | 2 +- | ||
42 | hw/arm/msf2-soc.c | 1 - | ||
43 | hw/arm/msf2-som.c | 2 +- | ||
44 | hw/arm/musca.c | 2 +- | ||
45 | hw/arm/musicpal.c | 2 +- | ||
46 | hw/arm/netduino2.c | 2 +- | ||
47 | hw/arm/nrf51_soc.c | 2 +- | ||
48 | hw/arm/nseries.c | 2 +- | ||
49 | hw/arm/omap1.c | 2 +- | ||
50 | hw/arm/omap2.c | 2 +- | ||
51 | hw/arm/omap_sx1.c | 2 +- | ||
52 | hw/arm/palm.c | 2 +- | ||
53 | hw/arm/raspi.c | 2 +- | ||
54 | hw/arm/realview.c | 2 +- | ||
55 | hw/arm/spitz.c | 2 +- | ||
56 | hw/arm/stellaris.c | 2 +- | ||
57 | hw/arm/stm32f205_soc.c | 2 +- | ||
58 | hw/arm/strongarm.c | 2 +- | ||
59 | hw/arm/tosa.c | 2 +- | ||
60 | hw/arm/versatilepb.c | 2 +- | ||
61 | hw/arm/vexpress.c | 2 +- | ||
62 | hw/arm/virt.c | 2 +- | ||
63 | hw/arm/xilinx_zynq.c | 2 +- | ||
64 | hw/arm/xlnx-versal.c | 2 +- | ||
65 | hw/arm/z2.c | 2 +- | ||
66 | 49 files changed, 49 insertions(+), 52 deletions(-) | ||
67 | rename include/hw/arm/{arm.h => boot.h} (98%) | ||
68 | 16 | ||
69 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/include/hw/arm/allwinner-a10.h | ||
72 | +++ b/include/hw/arm/allwinner-a10.h | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | #include "qemu-common.h" | ||
75 | #include "qemu/error-report.h" | ||
76 | #include "hw/char/serial.h" | ||
77 | -#include "hw/arm/arm.h" | ||
78 | +#include "hw/arm/boot.h" | ||
79 | #include "hw/timer/allwinner-a10-pit.h" | ||
80 | #include "hw/intc/allwinner-a10-pic.h" | ||
81 | #include "hw/net/allwinner_emac.h" | ||
82 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/include/hw/arm/aspeed_soc.h | ||
85 | +++ b/include/hw/arm/aspeed_soc.h | ||
86 | @@ -XXX,XX +XXX,XX @@ | ||
87 | #ifndef ASPEED_SOC_H | ||
88 | #define ASPEED_SOC_H | ||
89 | |||
90 | -#include "hw/arm/arm.h" | ||
91 | #include "hw/intc/aspeed_vic.h" | ||
92 | #include "hw/misc/aspeed_scu.h" | ||
93 | #include "hw/misc/aspeed_sdmc.h" | ||
94 | diff --git a/include/hw/arm/bcm2836.h b/include/hw/arm/bcm2836.h | ||
95 | index XXXXXXX..XXXXXXX 100644 | ||
96 | --- a/include/hw/arm/bcm2836.h | ||
97 | +++ b/include/hw/arm/bcm2836.h | ||
98 | @@ -XXX,XX +XXX,XX @@ | ||
99 | #ifndef BCM2836_H | ||
100 | #define BCM2836_H | ||
101 | |||
102 | -#include "hw/arm/arm.h" | ||
103 | #include "hw/arm/bcm2835_peripherals.h" | ||
104 | #include "hw/intc/bcm2836_control.h" | ||
105 | |||
106 | diff --git a/include/hw/arm/arm.h b/include/hw/arm/boot.h | ||
107 | similarity index 98% | ||
108 | rename from include/hw/arm/arm.h | ||
109 | rename to include/hw/arm/boot.h | ||
110 | index XXXXXXX..XXXXXXX 100644 | ||
111 | --- a/include/hw/arm/arm.h | ||
112 | +++ b/include/hw/arm/boot.h | ||
113 | @@ -XXX,XX +XXX,XX @@ | ||
114 | /* | ||
115 | - * Misc ARM declarations | ||
116 | + * ARM kernel loader. | ||
117 | * | ||
118 | * Copyright (c) 2006 CodeSourcery. | ||
119 | * Written by Paul Brook | ||
120 | @@ -XXX,XX +XXX,XX @@ | ||
121 | * | ||
122 | */ | ||
123 | |||
124 | -#ifndef HW_ARM_H | ||
125 | -#define HW_ARM_H | ||
126 | +#ifndef HW_ARM_BOOT_H | ||
127 | +#define HW_ARM_BOOT_H | ||
128 | |||
129 | #include "exec/memory.h" | ||
130 | #include "target/arm/cpu-qom.h" | ||
131 | @@ -XXX,XX +XXX,XX @@ void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu, | ||
132 | const struct arm_boot_info *info, | ||
133 | hwaddr mvbar_addr); | ||
134 | |||
135 | -#endif /* HW_ARM_H */ | ||
136 | +#endif /* HW_ARM_BOOT_H */ | ||
137 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/include/hw/arm/fsl-imx25.h | ||
140 | +++ b/include/hw/arm/fsl-imx25.h | ||
141 | @@ -XXX,XX +XXX,XX @@ | ||
142 | #ifndef FSL_IMX25_H | ||
143 | #define FSL_IMX25_H | ||
144 | |||
145 | -#include "hw/arm/arm.h" | ||
146 | +#include "hw/arm/boot.h" | ||
147 | #include "hw/intc/imx_avic.h" | ||
148 | #include "hw/misc/imx25_ccm.h" | ||
149 | #include "hw/char/imx_serial.h" | ||
150 | diff --git a/include/hw/arm/fsl-imx31.h b/include/hw/arm/fsl-imx31.h | ||
151 | index XXXXXXX..XXXXXXX 100644 | ||
152 | --- a/include/hw/arm/fsl-imx31.h | ||
153 | +++ b/include/hw/arm/fsl-imx31.h | ||
154 | @@ -XXX,XX +XXX,XX @@ | ||
155 | #ifndef FSL_IMX31_H | ||
156 | #define FSL_IMX31_H | ||
157 | |||
158 | -#include "hw/arm/arm.h" | ||
159 | +#include "hw/arm/boot.h" | ||
160 | #include "hw/intc/imx_avic.h" | ||
161 | #include "hw/misc/imx31_ccm.h" | ||
162 | #include "hw/char/imx_serial.h" | ||
163 | diff --git a/include/hw/arm/fsl-imx6.h b/include/hw/arm/fsl-imx6.h | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/include/hw/arm/fsl-imx6.h | ||
166 | +++ b/include/hw/arm/fsl-imx6.h | ||
167 | @@ -XXX,XX +XXX,XX @@ | ||
168 | #ifndef FSL_IMX6_H | ||
169 | #define FSL_IMX6_H | ||
170 | |||
171 | -#include "hw/arm/arm.h" | ||
172 | +#include "hw/arm/boot.h" | ||
173 | #include "hw/cpu/a9mpcore.h" | ||
174 | #include "hw/misc/imx6_ccm.h" | ||
175 | #include "hw/misc/imx6_src.h" | ||
176 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h | ||
177 | index XXXXXXX..XXXXXXX 100644 | ||
178 | --- a/include/hw/arm/fsl-imx6ul.h | ||
179 | +++ b/include/hw/arm/fsl-imx6ul.h | ||
180 | @@ -XXX,XX +XXX,XX @@ | ||
181 | #ifndef FSL_IMX6UL_H | ||
182 | #define FSL_IMX6UL_H | ||
183 | |||
184 | -#include "hw/arm/arm.h" | ||
185 | +#include "hw/arm/boot.h" | ||
186 | #include "hw/cpu/a15mpcore.h" | ||
187 | #include "hw/misc/imx6ul_ccm.h" | ||
188 | #include "hw/misc/imx6_src.h" | ||
189 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | ||
190 | index XXXXXXX..XXXXXXX 100644 | ||
191 | --- a/include/hw/arm/fsl-imx7.h | ||
192 | +++ b/include/hw/arm/fsl-imx7.h | ||
193 | @@ -XXX,XX +XXX,XX @@ | ||
194 | #ifndef FSL_IMX7_H | ||
195 | #define FSL_IMX7_H | ||
196 | |||
197 | -#include "hw/arm/arm.h" | ||
198 | +#include "hw/arm/boot.h" | ||
199 | #include "hw/cpu/a15mpcore.h" | ||
200 | #include "hw/intc/imx_gpcv2.h" | ||
201 | #include "hw/misc/imx7_ccm.h" | ||
202 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
203 | index XXXXXXX..XXXXXXX 100644 | ||
204 | --- a/include/hw/arm/virt.h | ||
205 | +++ b/include/hw/arm/virt.h | ||
206 | @@ -XXX,XX +XXX,XX @@ | ||
207 | #include "exec/hwaddr.h" | ||
208 | #include "qemu/notify.h" | ||
209 | #include "hw/boards.h" | ||
210 | -#include "hw/arm/arm.h" | ||
211 | +#include "hw/arm/boot.h" | ||
212 | #include "hw/block/flash.h" | ||
213 | #include "sysemu/kvm.h" | ||
214 | #include "hw/intc/arm_gicv3_common.h" | ||
215 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
216 | index XXXXXXX..XXXXXXX 100644 | ||
217 | --- a/include/hw/arm/xlnx-versal.h | ||
218 | +++ b/include/hw/arm/xlnx-versal.h | ||
219 | @@ -XXX,XX +XXX,XX @@ | ||
220 | #define XLNX_VERSAL_H | ||
221 | |||
222 | #include "hw/sysbus.h" | ||
223 | -#include "hw/arm/arm.h" | ||
224 | +#include "hw/arm/boot.h" | ||
225 | #include "hw/intc/arm_gicv3.h" | ||
226 | |||
227 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
228 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | ||
229 | index XXXXXXX..XXXXXXX 100644 | ||
230 | --- a/include/hw/arm/xlnx-zynqmp.h | ||
231 | +++ b/include/hw/arm/xlnx-zynqmp.h | ||
232 | @@ -XXX,XX +XXX,XX @@ | ||
233 | #ifndef XLNX_ZYNQMP_H | ||
234 | |||
235 | #include "qemu-common.h" | ||
236 | -#include "hw/arm/arm.h" | ||
237 | +#include "hw/arm/boot.h" | ||
238 | #include "hw/intc/arm_gic.h" | ||
239 | #include "hw/net/cadence_gem.h" | ||
240 | #include "hw/char/cadence_uart.h" | ||
241 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
242 | index XXXXXXX..XXXXXXX 100644 | ||
243 | --- a/hw/arm/armsse.c | ||
244 | +++ b/hw/arm/armsse.c | ||
245 | @@ -XXX,XX +XXX,XX @@ | ||
246 | #include "hw/sysbus.h" | ||
247 | #include "hw/registerfields.h" | ||
248 | #include "hw/arm/armsse.h" | ||
249 | -#include "hw/arm/arm.h" | ||
250 | +#include "hw/arm/boot.h" | ||
251 | |||
252 | /* Format of the System Information block SYS_CONFIG register */ | ||
253 | typedef enum SysConfigFormat { | ||
254 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
255 | index XXXXXXX..XXXXXXX 100644 | ||
256 | --- a/hw/arm/armv7m.c | ||
257 | +++ b/hw/arm/armv7m.c | ||
258 | @@ -XXX,XX +XXX,XX @@ | ||
259 | #include "qemu-common.h" | ||
260 | #include "cpu.h" | ||
261 | #include "hw/sysbus.h" | ||
262 | -#include "hw/arm/arm.h" | ||
263 | +#include "hw/arm/boot.h" | ||
264 | #include "hw/loader.h" | ||
265 | #include "elf.h" | ||
266 | #include "sysemu/qtest.h" | ||
267 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
268 | index XXXXXXX..XXXXXXX 100644 | ||
269 | --- a/hw/arm/aspeed.c | ||
270 | +++ b/hw/arm/aspeed.c | ||
271 | @@ -XXX,XX +XXX,XX @@ | ||
272 | #include "qemu-common.h" | ||
273 | #include "cpu.h" | ||
274 | #include "exec/address-spaces.h" | ||
275 | -#include "hw/arm/arm.h" | ||
276 | +#include "hw/arm/boot.h" | ||
277 | #include "hw/arm/aspeed.h" | ||
278 | #include "hw/arm/aspeed_soc.h" | ||
279 | #include "hw/boards.h" | ||
280 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
281 | index XXXXXXX..XXXXXXX 100644 | ||
282 | --- a/hw/arm/boot.c | ||
283 | +++ b/hw/arm/boot.c | ||
284 | @@ -XXX,XX +XXX,XX @@ | ||
285 | #include "qapi/error.h" | ||
286 | #include <libfdt.h> | ||
287 | #include "hw/hw.h" | ||
288 | -#include "hw/arm/arm.h" | ||
289 | +#include "hw/arm/boot.h" | ||
290 | #include "hw/arm/linux-boot-if.h" | ||
291 | #include "sysemu/kvm.h" | ||
292 | #include "sysemu/sysemu.h" | ||
293 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
294 | index XXXXXXX..XXXXXXX 100644 | ||
295 | --- a/hw/arm/collie.c | ||
296 | +++ b/hw/arm/collie.c | ||
297 | @@ -XXX,XX +XXX,XX @@ | ||
298 | #include "hw/sysbus.h" | ||
299 | #include "hw/boards.h" | ||
300 | #include "strongarm.h" | ||
301 | -#include "hw/arm/arm.h" | ||
302 | +#include "hw/arm/boot.h" | ||
303 | #include "hw/block/flash.h" | ||
304 | #include "exec/address-spaces.h" | ||
305 | #include "cpu.h" | ||
306 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
307 | index XXXXXXX..XXXXXXX 100644 | ||
308 | --- a/hw/arm/exynos4210.c | ||
309 | +++ b/hw/arm/exynos4210.c | ||
310 | @@ -XXX,XX +XXX,XX @@ | ||
311 | #include "hw/boards.h" | ||
312 | #include "sysemu/sysemu.h" | ||
313 | #include "hw/sysbus.h" | ||
314 | -#include "hw/arm/arm.h" | ||
315 | +#include "hw/arm/boot.h" | ||
316 | #include "hw/loader.h" | ||
317 | #include "hw/arm/exynos4210.h" | ||
318 | #include "hw/sd/sdhci.h" | ||
319 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | ||
320 | index XXXXXXX..XXXXXXX 100644 | ||
321 | --- a/hw/arm/exynos4_boards.c | ||
322 | +++ b/hw/arm/exynos4_boards.c | ||
323 | @@ -XXX,XX +XXX,XX @@ | ||
324 | #include "sysemu/sysemu.h" | ||
325 | #include "hw/sysbus.h" | ||
326 | #include "net/net.h" | ||
327 | -#include "hw/arm/arm.h" | ||
328 | +#include "hw/arm/boot.h" | ||
329 | #include "exec/address-spaces.h" | ||
330 | #include "hw/arm/exynos4210.h" | ||
331 | #include "hw/net/lan9118.h" | ||
332 | diff --git a/hw/arm/highbank.c b/hw/arm/highbank.c | ||
333 | index XXXXXXX..XXXXXXX 100644 | ||
334 | --- a/hw/arm/highbank.c | ||
335 | +++ b/hw/arm/highbank.c | ||
336 | @@ -XXX,XX +XXX,XX @@ | ||
337 | #include "qemu/osdep.h" | ||
338 | #include "qapi/error.h" | ||
339 | #include "hw/sysbus.h" | ||
340 | -#include "hw/arm/arm.h" | ||
341 | +#include "hw/arm/boot.h" | ||
342 | #include "hw/loader.h" | ||
343 | #include "net/net.h" | ||
344 | #include "sysemu/kvm.h" | ||
345 | diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c | ||
346 | index XXXXXXX..XXXXXXX 100644 | ||
347 | --- a/hw/arm/integratorcp.c | ||
348 | +++ b/hw/arm/integratorcp.c | ||
349 | @@ -XXX,XX +XXX,XX @@ | ||
350 | #include "cpu.h" | ||
351 | #include "hw/sysbus.h" | ||
352 | #include "hw/boards.h" | ||
353 | -#include "hw/arm/arm.h" | ||
354 | +#include "hw/arm/boot.h" | ||
355 | #include "hw/misc/arm_integrator_debug.h" | ||
356 | #include "hw/net/smc91c111.h" | ||
357 | #include "net/net.h" | ||
358 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
359 | index XXXXXXX..XXXXXXX 100644 | ||
360 | --- a/hw/arm/mainstone.c | ||
361 | +++ b/hw/arm/mainstone.c | ||
362 | @@ -XXX,XX +XXX,XX @@ | ||
363 | #include "qapi/error.h" | ||
364 | #include "hw/hw.h" | ||
365 | #include "hw/arm/pxa.h" | ||
366 | -#include "hw/arm/arm.h" | ||
367 | +#include "hw/arm/boot.h" | ||
368 | #include "net/net.h" | ||
369 | #include "hw/net/smc91c111.h" | ||
370 | #include "hw/boards.h" | ||
371 | diff --git a/hw/arm/microbit.c b/hw/arm/microbit.c | ||
372 | index XXXXXXX..XXXXXXX 100644 | ||
373 | --- a/hw/arm/microbit.c | ||
374 | +++ b/hw/arm/microbit.c | ||
375 | @@ -XXX,XX +XXX,XX @@ | ||
376 | #include "qemu/osdep.h" | ||
377 | #include "qapi/error.h" | ||
378 | #include "hw/boards.h" | ||
379 | -#include "hw/arm/arm.h" | ||
380 | +#include "hw/arm/boot.h" | ||
381 | #include "sysemu/sysemu.h" | ||
382 | #include "exec/address-spaces.h" | ||
383 | |||
384 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
385 | index XXXXXXX..XXXXXXX 100644 | ||
386 | --- a/hw/arm/mps2-tz.c | ||
387 | +++ b/hw/arm/mps2-tz.c | ||
388 | @@ -XXX,XX +XXX,XX @@ | ||
389 | #include "qemu/osdep.h" | ||
390 | #include "qapi/error.h" | ||
391 | #include "qemu/error-report.h" | ||
392 | -#include "hw/arm/arm.h" | ||
393 | +#include "hw/arm/boot.h" | ||
394 | #include "hw/arm/armv7m.h" | ||
395 | #include "hw/or-irq.h" | ||
396 | #include "hw/boards.h" | ||
397 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
398 | index XXXXXXX..XXXXXXX 100644 | ||
399 | --- a/hw/arm/mps2.c | ||
400 | +++ b/hw/arm/mps2.c | ||
401 | @@ -XXX,XX +XXX,XX @@ | ||
402 | #include "qemu/osdep.h" | ||
403 | #include "qapi/error.h" | ||
404 | #include "qemu/error-report.h" | ||
405 | -#include "hw/arm/arm.h" | ||
406 | +#include "hw/arm/boot.h" | ||
407 | #include "hw/arm/armv7m.h" | ||
408 | #include "hw/or-irq.h" | ||
409 | #include "hw/boards.h" | ||
410 | diff --git a/hw/arm/msf2-soc.c b/hw/arm/msf2-soc.c | ||
411 | index XXXXXXX..XXXXXXX 100644 | ||
412 | --- a/hw/arm/msf2-soc.c | ||
413 | +++ b/hw/arm/msf2-soc.c | ||
414 | @@ -XXX,XX +XXX,XX @@ | ||
415 | #include "qemu/units.h" | ||
416 | #include "qapi/error.h" | ||
417 | #include "qemu-common.h" | ||
418 | -#include "hw/arm/arm.h" | ||
419 | #include "exec/address-spaces.h" | ||
420 | #include "hw/char/serial.h" | ||
421 | #include "hw/boards.h" | ||
422 | diff --git a/hw/arm/msf2-som.c b/hw/arm/msf2-som.c | ||
423 | index XXXXXXX..XXXXXXX 100644 | ||
424 | --- a/hw/arm/msf2-som.c | ||
425 | +++ b/hw/arm/msf2-som.c | ||
426 | @@ -XXX,XX +XXX,XX @@ | ||
427 | #include "qapi/error.h" | ||
428 | #include "qemu/error-report.h" | ||
429 | #include "hw/boards.h" | ||
430 | -#include "hw/arm/arm.h" | ||
431 | +#include "hw/arm/boot.h" | ||
432 | #include "exec/address-spaces.h" | ||
433 | #include "hw/arm/msf2-soc.h" | ||
434 | #include "cpu.h" | ||
435 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
436 | index XXXXXXX..XXXXXXX 100644 | ||
437 | --- a/hw/arm/musca.c | ||
438 | +++ b/hw/arm/musca.c | ||
439 | @@ -XXX,XX +XXX,XX @@ | ||
440 | #include "qapi/error.h" | ||
441 | #include "exec/address-spaces.h" | ||
442 | #include "sysemu/sysemu.h" | ||
443 | -#include "hw/arm/arm.h" | ||
444 | +#include "hw/arm/boot.h" | ||
445 | #include "hw/arm/armsse.h" | ||
446 | #include "hw/boards.h" | ||
447 | #include "hw/char/pl011.h" | ||
448 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | 17 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c |
449 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
450 | --- a/hw/arm/musicpal.c | 19 | --- a/hw/arm/musicpal.c |
451 | +++ b/hw/arm/musicpal.c | 20 | +++ b/hw/arm/musicpal.c |
452 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ |
453 | #include "qemu-common.h" | 22 | #include "hw/audio/wm8750.h" |
454 | #include "cpu.h" | 23 | #include "sysemu/block-backend.h" |
455 | #include "hw/sysbus.h" | 24 | #include "sysemu/runstate.h" |
456 | -#include "hw/arm/arm.h" | 25 | +#include "sysemu/dma.h" |
457 | +#include "hw/arm/boot.h" | 26 | #include "exec/address-spaces.h" |
458 | #include "net/net.h" | 27 | #include "ui/pixel_ops.h" |
459 | #include "sysemu/sysemu.h" | 28 | #include "qemu/cutils.h" |
460 | #include "hw/boards.h" | 29 | @@ -XXX,XX +XXX,XX @@ typedef struct mv88w8618_eth_state { |
461 | diff --git a/hw/arm/netduino2.c b/hw/arm/netduino2.c | 30 | |
462 | index XXXXXXX..XXXXXXX 100644 | 31 | MemoryRegion iomem; |
463 | --- a/hw/arm/netduino2.c | 32 | qemu_irq irq; |
464 | +++ b/hw/arm/netduino2.c | 33 | + MemoryRegion *dma_mr; |
465 | @@ -XXX,XX +XXX,XX @@ | 34 | + AddressSpace dma_as; |
466 | #include "hw/boards.h" | 35 | uint32_t smir; |
467 | #include "qemu/error-report.h" | 36 | uint32_t icr; |
468 | #include "hw/arm/stm32f205_soc.h" | 37 | uint32_t imr; |
469 | -#include "hw/arm/arm.h" | 38 | @@ -XXX,XX +XXX,XX @@ typedef struct mv88w8618_eth_state { |
470 | +#include "hw/arm/boot.h" | 39 | NICConf conf; |
471 | 40 | } mv88w8618_eth_state; | |
472 | static void netduino2_init(MachineState *machine) | 41 | |
42 | -static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc) | ||
43 | +static void eth_rx_desc_put(AddressSpace *dma_as, uint32_t addr, | ||
44 | + mv88w8618_rx_desc *desc) | ||
473 | { | 45 | { |
474 | diff --git a/hw/arm/nrf51_soc.c b/hw/arm/nrf51_soc.c | 46 | cpu_to_le32s(&desc->cmdstat); |
475 | index XXXXXXX..XXXXXXX 100644 | 47 | cpu_to_le16s(&desc->bytes); |
476 | --- a/hw/arm/nrf51_soc.c | 48 | cpu_to_le16s(&desc->buffer_size); |
477 | +++ b/hw/arm/nrf51_soc.c | 49 | cpu_to_le32s(&desc->buffer); |
478 | @@ -XXX,XX +XXX,XX @@ | 50 | cpu_to_le32s(&desc->next); |
479 | #include "qemu/osdep.h" | 51 | - cpu_physical_memory_write(addr, desc, sizeof(*desc)); |
480 | #include "qapi/error.h" | 52 | + dma_memory_write(dma_as, addr, desc, sizeof(*desc)); |
481 | #include "qemu-common.h" | 53 | } |
482 | -#include "hw/arm/arm.h" | 54 | |
483 | +#include "hw/arm/boot.h" | 55 | -static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc) |
484 | #include "hw/sysbus.h" | 56 | +static void eth_rx_desc_get(AddressSpace *dma_as, uint32_t addr, |
485 | #include "hw/boards.h" | 57 | + mv88w8618_rx_desc *desc) |
486 | #include "hw/misc/unimp.h" | 58 | { |
487 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | 59 | - cpu_physical_memory_read(addr, desc, sizeof(*desc)); |
488 | index XXXXXXX..XXXXXXX 100644 | 60 | + dma_memory_read(dma_as, addr, desc, sizeof(*desc)); |
489 | --- a/hw/arm/nseries.c | 61 | le32_to_cpus(&desc->cmdstat); |
490 | +++ b/hw/arm/nseries.c | 62 | le16_to_cpus(&desc->bytes); |
491 | @@ -XXX,XX +XXX,XX @@ | 63 | le16_to_cpus(&desc->buffer_size); |
492 | #include "qemu/bswap.h" | 64 | @@ -XXX,XX +XXX,XX @@ static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size) |
493 | #include "sysemu/sysemu.h" | 65 | continue; |
494 | #include "hw/arm/omap.h" | 66 | } |
495 | -#include "hw/arm/arm.h" | 67 | do { |
496 | +#include "hw/arm/boot.h" | 68 | - eth_rx_desc_get(desc_addr, &desc); |
497 | #include "hw/irq.h" | 69 | + eth_rx_desc_get(&s->dma_as, desc_addr, &desc); |
498 | #include "ui/console.h" | 70 | if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) { |
499 | #include "hw/boards.h" | 71 | - cpu_physical_memory_write(desc.buffer + s->vlan_header, |
500 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c | 72 | + dma_memory_write(&s->dma_as, desc.buffer + s->vlan_header, |
501 | index XXXXXXX..XXXXXXX 100644 | 73 | buf, size); |
502 | --- a/hw/arm/omap1.c | 74 | desc.bytes = size + s->vlan_header; |
503 | +++ b/hw/arm/omap1.c | 75 | desc.cmdstat &= ~MP_ETH_RX_OWN; |
504 | @@ -XXX,XX +XXX,XX @@ | 76 | @@ -XXX,XX +XXX,XX @@ static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size) |
505 | #include "cpu.h" | 77 | if (s->icr & s->imr) { |
506 | #include "hw/boards.h" | 78 | qemu_irq_raise(s->irq); |
507 | #include "hw/hw.h" | 79 | } |
508 | -#include "hw/arm/arm.h" | 80 | - eth_rx_desc_put(desc_addr, &desc); |
509 | +#include "hw/arm/boot.h" | 81 | + eth_rx_desc_put(&s->dma_as, desc_addr, &desc); |
510 | #include "hw/arm/omap.h" | 82 | return size; |
511 | #include "sysemu/sysemu.h" | 83 | } |
512 | #include "hw/arm/soc_dma.h" | 84 | desc_addr = desc.next; |
513 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | 85 | @@ -XXX,XX +XXX,XX @@ static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size) |
514 | index XXXXXXX..XXXXXXX 100644 | 86 | return size; |
515 | --- a/hw/arm/omap2.c | 87 | } |
516 | +++ b/hw/arm/omap2.c | 88 | |
517 | @@ -XXX,XX +XXX,XX @@ | 89 | -static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc) |
518 | #include "sysemu/qtest.h" | 90 | +static void eth_tx_desc_put(AddressSpace *dma_as, uint32_t addr, |
519 | #include "hw/boards.h" | 91 | + mv88w8618_tx_desc *desc) |
520 | #include "hw/hw.h" | 92 | { |
521 | -#include "hw/arm/arm.h" | 93 | cpu_to_le32s(&desc->cmdstat); |
522 | +#include "hw/arm/boot.h" | 94 | cpu_to_le16s(&desc->res); |
523 | #include "hw/arm/omap.h" | 95 | cpu_to_le16s(&desc->bytes); |
524 | #include "sysemu/sysemu.h" | 96 | cpu_to_le32s(&desc->buffer); |
525 | #include "qemu/timer.h" | 97 | cpu_to_le32s(&desc->next); |
526 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | 98 | - cpu_physical_memory_write(addr, desc, sizeof(*desc)); |
527 | index XXXXXXX..XXXXXXX 100644 | 99 | + dma_memory_write(dma_as, addr, desc, sizeof(*desc)); |
528 | --- a/hw/arm/omap_sx1.c | 100 | } |
529 | +++ b/hw/arm/omap_sx1.c | 101 | |
530 | @@ -XXX,XX +XXX,XX @@ | 102 | -static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc) |
531 | #include "ui/console.h" | 103 | +static void eth_tx_desc_get(AddressSpace *dma_as, uint32_t addr, |
532 | #include "hw/arm/omap.h" | 104 | + mv88w8618_tx_desc *desc) |
533 | #include "hw/boards.h" | 105 | { |
534 | -#include "hw/arm/arm.h" | 106 | - cpu_physical_memory_read(addr, desc, sizeof(*desc)); |
535 | +#include "hw/arm/boot.h" | 107 | + dma_memory_read(dma_as, addr, desc, sizeof(*desc)); |
536 | #include "hw/block/flash.h" | 108 | le32_to_cpus(&desc->cmdstat); |
537 | #include "sysemu/qtest.h" | 109 | le16_to_cpus(&desc->res); |
538 | #include "exec/address-spaces.h" | 110 | le16_to_cpus(&desc->bytes); |
539 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | 111 | @@ -XXX,XX +XXX,XX @@ static void eth_send(mv88w8618_eth_state *s, int queue_index) |
540 | index XXXXXXX..XXXXXXX 100644 | 112 | int len; |
541 | --- a/hw/arm/palm.c | 113 | |
542 | +++ b/hw/arm/palm.c | 114 | do { |
543 | @@ -XXX,XX +XXX,XX @@ | 115 | - eth_tx_desc_get(desc_addr, &desc); |
544 | #include "ui/console.h" | 116 | + eth_tx_desc_get(&s->dma_as, desc_addr, &desc); |
545 | #include "hw/arm/omap.h" | 117 | next_desc = desc.next; |
546 | #include "hw/boards.h" | 118 | if (desc.cmdstat & MP_ETH_TX_OWN) { |
547 | -#include "hw/arm/arm.h" | 119 | len = desc.bytes; |
548 | +#include "hw/arm/boot.h" | 120 | if (len < 2048) { |
549 | #include "hw/input/tsc2xxx.h" | 121 | - cpu_physical_memory_read(desc.buffer, buf, len); |
550 | #include "hw/loader.h" | 122 | + dma_memory_read(&s->dma_as, desc.buffer, buf, len); |
551 | #include "exec/address-spaces.h" | 123 | qemu_send_packet(qemu_get_queue(s->nic), buf, len); |
552 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | 124 | } |
553 | index XXXXXXX..XXXXXXX 100644 | 125 | desc.cmdstat &= ~MP_ETH_TX_OWN; |
554 | --- a/hw/arm/raspi.c | 126 | s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index); |
555 | +++ b/hw/arm/raspi.c | 127 | - eth_tx_desc_put(desc_addr, &desc); |
556 | @@ -XXX,XX +XXX,XX @@ | 128 | + eth_tx_desc_put(&s->dma_as, desc_addr, &desc); |
557 | #include "qemu/error-report.h" | 129 | } |
558 | #include "hw/boards.h" | 130 | desc_addr = next_desc; |
559 | #include "hw/loader.h" | 131 | } while (desc_addr != s->tx_queue[queue_index]); |
560 | -#include "hw/arm/arm.h" | 132 | @@ -XXX,XX +XXX,XX @@ static void mv88w8618_eth_realize(DeviceState *dev, Error **errp) |
561 | +#include "hw/arm/boot.h" | 133 | { |
562 | #include "sysemu/sysemu.h" | 134 | mv88w8618_eth_state *s = MV88W8618_ETH(dev); |
563 | 135 | ||
564 | #define SMPBOOT_ADDR 0x300 /* this should leave enough space for ATAGS */ | 136 | + if (!s->dma_mr) { |
565 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | 137 | + error_setg(errp, TYPE_MV88W8618_ETH " 'dma-memory' link not set"); |
566 | index XXXXXXX..XXXXXXX 100644 | 138 | + return; |
567 | --- a/hw/arm/realview.c | 139 | + } |
568 | +++ b/hw/arm/realview.c | 140 | + |
569 | @@ -XXX,XX +XXX,XX @@ | 141 | + address_space_init(&s->dma_as, s->dma_mr, "emac-dma"); |
570 | #include "qemu-common.h" | 142 | s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf, |
571 | #include "cpu.h" | 143 | object_get_typename(OBJECT(dev)), dev->id, s); |
572 | #include "hw/sysbus.h" | 144 | } |
573 | -#include "hw/arm/arm.h" | 145 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mv88w8618_eth_vmsd = { |
574 | +#include "hw/arm/boot.h" | 146 | |
575 | #include "hw/arm/primecell.h" | 147 | static Property mv88w8618_eth_properties[] = { |
576 | #include "hw/net/lan9118.h" | 148 | DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf), |
577 | #include "hw/net/smc91c111.h" | 149 | + DEFINE_PROP_LINK("dma-memory", mv88w8618_eth_state, dma_mr, |
578 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | 150 | + TYPE_MEMORY_REGION, MemoryRegion *), |
579 | index XXXXXXX..XXXXXXX 100644 | 151 | DEFINE_PROP_END_OF_LIST(), |
580 | --- a/hw/arm/spitz.c | 152 | }; |
581 | +++ b/hw/arm/spitz.c | 153 | |
582 | @@ -XXX,XX +XXX,XX @@ | 154 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) |
583 | #include "qapi/error.h" | 155 | qemu_check_nic_model(&nd_table[0], "mv88w8618"); |
584 | #include "hw/hw.h" | 156 | dev = qdev_new(TYPE_MV88W8618_ETH); |
585 | #include "hw/arm/pxa.h" | 157 | qdev_set_nic_properties(dev, &nd_table[0]); |
586 | -#include "hw/arm/arm.h" | 158 | + object_property_set_link(OBJECT(dev), "dma-memory", |
587 | +#include "hw/arm/boot.h" | 159 | + OBJECT(get_system_memory()), &error_fatal); |
588 | #include "sysemu/sysemu.h" | 160 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); |
589 | #include "hw/pcmcia.h" | 161 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE); |
590 | #include "hw/i2c/i2c.h" | 162 | sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]); |
591 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
592 | index XXXXXXX..XXXXXXX 100644 | ||
593 | --- a/hw/arm/stellaris.c | ||
594 | +++ b/hw/arm/stellaris.c | ||
595 | @@ -XXX,XX +XXX,XX @@ | ||
596 | #include "qapi/error.h" | ||
597 | #include "hw/sysbus.h" | ||
598 | #include "hw/ssi/ssi.h" | ||
599 | -#include "hw/arm/arm.h" | ||
600 | +#include "hw/arm/boot.h" | ||
601 | #include "qemu/timer.h" | ||
602 | #include "hw/i2c/i2c.h" | ||
603 | #include "net/net.h" | ||
604 | diff --git a/hw/arm/stm32f205_soc.c b/hw/arm/stm32f205_soc.c | ||
605 | index XXXXXXX..XXXXXXX 100644 | ||
606 | --- a/hw/arm/stm32f205_soc.c | ||
607 | +++ b/hw/arm/stm32f205_soc.c | ||
608 | @@ -XXX,XX +XXX,XX @@ | ||
609 | #include "qemu/osdep.h" | ||
610 | #include "qapi/error.h" | ||
611 | #include "qemu-common.h" | ||
612 | -#include "hw/arm/arm.h" | ||
613 | +#include "hw/arm/boot.h" | ||
614 | #include "exec/address-spaces.h" | ||
615 | #include "hw/arm/stm32f205_soc.h" | ||
616 | |||
617 | diff --git a/hw/arm/strongarm.c b/hw/arm/strongarm.c | ||
618 | index XXXXXXX..XXXXXXX 100644 | ||
619 | --- a/hw/arm/strongarm.c | ||
620 | +++ b/hw/arm/strongarm.c | ||
621 | @@ -XXX,XX +XXX,XX @@ | ||
622 | #include "hw/sysbus.h" | ||
623 | #include "strongarm.h" | ||
624 | #include "qemu/error-report.h" | ||
625 | -#include "hw/arm/arm.h" | ||
626 | +#include "hw/arm/boot.h" | ||
627 | #include "chardev/char-fe.h" | ||
628 | #include "chardev/char-serial.h" | ||
629 | #include "sysemu/sysemu.h" | ||
630 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
631 | index XXXXXXX..XXXXXXX 100644 | ||
632 | --- a/hw/arm/tosa.c | ||
633 | +++ b/hw/arm/tosa.c | ||
634 | @@ -XXX,XX +XXX,XX @@ | ||
635 | #include "qapi/error.h" | ||
636 | #include "hw/hw.h" | ||
637 | #include "hw/arm/pxa.h" | ||
638 | -#include "hw/arm/arm.h" | ||
639 | +#include "hw/arm/boot.h" | ||
640 | #include "hw/arm/sharpsl.h" | ||
641 | #include "hw/pcmcia.h" | ||
642 | #include "hw/boards.h" | ||
643 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
644 | index XXXXXXX..XXXXXXX 100644 | ||
645 | --- a/hw/arm/versatilepb.c | ||
646 | +++ b/hw/arm/versatilepb.c | ||
647 | @@ -XXX,XX +XXX,XX @@ | ||
648 | #include "qemu-common.h" | ||
649 | #include "cpu.h" | ||
650 | #include "hw/sysbus.h" | ||
651 | -#include "hw/arm/arm.h" | ||
652 | +#include "hw/arm/boot.h" | ||
653 | #include "hw/net/smc91c111.h" | ||
654 | #include "net/net.h" | ||
655 | #include "sysemu/sysemu.h" | ||
656 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | ||
657 | index XXXXXXX..XXXXXXX 100644 | ||
658 | --- a/hw/arm/vexpress.c | ||
659 | +++ b/hw/arm/vexpress.c | ||
660 | @@ -XXX,XX +XXX,XX @@ | ||
661 | #include "qemu-common.h" | ||
662 | #include "cpu.h" | ||
663 | #include "hw/sysbus.h" | ||
664 | -#include "hw/arm/arm.h" | ||
665 | +#include "hw/arm/boot.h" | ||
666 | #include "hw/arm/primecell.h" | ||
667 | #include "hw/net/lan9118.h" | ||
668 | #include "hw/i2c/i2c.h" | ||
669 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
670 | index XXXXXXX..XXXXXXX 100644 | ||
671 | --- a/hw/arm/virt.c | ||
672 | +++ b/hw/arm/virt.c | ||
673 | @@ -XXX,XX +XXX,XX @@ | ||
674 | #include "qemu/option.h" | ||
675 | #include "qapi/error.h" | ||
676 | #include "hw/sysbus.h" | ||
677 | -#include "hw/arm/arm.h" | ||
678 | +#include "hw/arm/boot.h" | ||
679 | #include "hw/arm/primecell.h" | ||
680 | #include "hw/arm/virt.h" | ||
681 | #include "hw/block/flash.h" | ||
682 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | ||
683 | index XXXXXXX..XXXXXXX 100644 | ||
684 | --- a/hw/arm/xilinx_zynq.c | ||
685 | +++ b/hw/arm/xilinx_zynq.c | ||
686 | @@ -XXX,XX +XXX,XX @@ | ||
687 | #include "qemu-common.h" | ||
688 | #include "cpu.h" | ||
689 | #include "hw/sysbus.h" | ||
690 | -#include "hw/arm/arm.h" | ||
691 | +#include "hw/arm/boot.h" | ||
692 | #include "net/net.h" | ||
693 | #include "exec/address-spaces.h" | ||
694 | #include "sysemu/sysemu.h" | ||
695 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
696 | index XXXXXXX..XXXXXXX 100644 | ||
697 | --- a/hw/arm/xlnx-versal.c | ||
698 | +++ b/hw/arm/xlnx-versal.c | ||
699 | @@ -XXX,XX +XXX,XX @@ | ||
700 | #include "net/net.h" | ||
701 | #include "sysemu/sysemu.h" | ||
702 | #include "sysemu/kvm.h" | ||
703 | -#include "hw/arm/arm.h" | ||
704 | +#include "hw/arm/boot.h" | ||
705 | #include "kvm_arm.h" | ||
706 | #include "hw/misc/unimp.h" | ||
707 | #include "hw/intc/arm_gicv3_common.h" | ||
708 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
709 | index XXXXXXX..XXXXXXX 100644 | ||
710 | --- a/hw/arm/z2.c | ||
711 | +++ b/hw/arm/z2.c | ||
712 | @@ -XXX,XX +XXX,XX @@ | ||
713 | #include "qemu/osdep.h" | ||
714 | #include "hw/hw.h" | ||
715 | #include "hw/arm/pxa.h" | ||
716 | -#include "hw/arm/arm.h" | ||
717 | +#include "hw/arm/boot.h" | ||
718 | #include "hw/i2c/i2c.h" | ||
719 | #include "hw/ssi/ssi.h" | ||
720 | #include "hw/boards.h" | ||
721 | -- | 163 | -- |
722 | 2.20.1 | 164 | 2.20.1 |
723 | 165 | ||
724 | 166 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | In commit ce4afed839 ("target/arm: Implement AArch32 HCR and HCR2") | ||
4 | the HCR_EL2 register has been changed from type NO_RAW (no underlying | ||
5 | state and does not support raw access for state saving/loading) to | ||
6 | type CONST (TCG can assume the value to be constant), removing the | ||
7 | read/write accessors. | ||
8 | We forgot to remove the previous type ARM_CP_NO_RAW. This is not | ||
9 | really a problem since the field is overwritten. However it makes | ||
10 | code review confuse, so remove it. | ||
11 | |||
12 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20200812111223.7787-1-f4bug@amsat.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | target/arm/helper.c | 1 - | ||
19 | 1 file changed, 1 deletion(-) | ||
20 | |||
21 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/target/arm/helper.c | ||
24 | +++ b/target/arm/helper.c | ||
25 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = { | ||
26 | .access = PL2_RW, | ||
27 | .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore }, | ||
28 | { .name = "HCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
29 | - .type = ARM_CP_NO_RAW, | ||
30 | .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0, | ||
31 | .access = PL2_RW, | ||
32 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
33 | -- | ||
34 | 2.20.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | We need more information than just the mmu_idx in order | ||
4 | to create the proper exception syndrome. Only change the | ||
5 | function signature so far. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200813200816.3037186-2-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/mte_helper.c | 10 +++++----- | ||
13 | 1 file changed, 5 insertions(+), 5 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/mte_helper.c | ||
18 | +++ b/target/arm/mte_helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
20 | } | ||
21 | |||
22 | /* Record a tag check failure. */ | ||
23 | -static void mte_check_fail(CPUARMState *env, int mmu_idx, | ||
24 | +static void mte_check_fail(CPUARMState *env, uint32_t desc, | ||
25 | uint64_t dirty_ptr, uintptr_t ra) | ||
26 | { | ||
27 | + int mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | ||
28 | ARMMMUIdx arm_mmu_idx = core_to_aa64_mmu_idx(mmu_idx); | ||
29 | int el, reg_el, tcf, select; | ||
30 | uint64_t sctlr; | ||
31 | @@ -XXX,XX +XXX,XX @@ uint64_t mte_check1(CPUARMState *env, uint32_t desc, | ||
32 | } | ||
33 | |||
34 | if (unlikely(!mte_probe1_int(env, desc, ptr, ra, bit55))) { | ||
35 | - int mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | ||
36 | - mte_check_fail(env, mmu_idx, ptr, ra); | ||
37 | + mte_check_fail(env, desc, ptr, ra); | ||
38 | } | ||
39 | |||
40 | return useronly_clean_ptr(ptr); | ||
41 | @@ -XXX,XX +XXX,XX @@ uint64_t mte_checkN(CPUARMState *env, uint32_t desc, | ||
42 | |||
43 | fail_ofs = tag_first + n * TAG_GRANULE - ptr; | ||
44 | fail_ofs = ROUND_UP(fail_ofs, esize); | ||
45 | - mte_check_fail(env, mmu_idx, ptr + fail_ofs, ra); | ||
46 | + mte_check_fail(env, desc, ptr + fail_ofs, ra); | ||
47 | } | ||
48 | |||
49 | done: | ||
50 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(mte_check_zva)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
51 | fail: | ||
52 | /* Locate the first nibble that differs. */ | ||
53 | i = ctz64(mem_tag ^ ptr_tag) >> 4; | ||
54 | - mte_check_fail(env, mmu_idx, align_ptr + i * TAG_GRANULE, ra); | ||
55 | + mte_check_fail(env, desc, align_ptr + i * TAG_GRANULE, ra); | ||
56 | |||
57 | done: | ||
58 | return useronly_clean_ptr(ptr); | ||
59 | -- | ||
60 | 2.20.1 | ||
61 | |||
62 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | According to AArch64.TagCheckFault, none of the other ISS values are | ||
4 | provided, so we do not need to go so far as merge_syn_data_abort. | ||
5 | But we were missing the WnR bit. | ||
6 | |||
7 | Tested-by: Andrey Konovalov <andreyknvl@google.com> | ||
8 | Reported-by: Andrey Konovalov <andreyknvl@google.com> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200813200816.3037186-3-richard.henderson@linaro.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/mte_helper.c | 9 +++++---- | ||
15 | 1 file changed, 5 insertions(+), 4 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/mte_helper.c | ||
20 | +++ b/target/arm/mte_helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | ||
22 | { | ||
23 | int mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | ||
24 | ARMMMUIdx arm_mmu_idx = core_to_aa64_mmu_idx(mmu_idx); | ||
25 | - int el, reg_el, tcf, select; | ||
26 | + int el, reg_el, tcf, select, is_write, syn; | ||
27 | uint64_t sctlr; | ||
28 | |||
29 | reg_el = regime_el(env, arm_mmu_idx); | ||
30 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | ||
31 | */ | ||
32 | cpu_restore_state(env_cpu(env), ra, true); | ||
33 | env->exception.vaddress = dirty_ptr; | ||
34 | - raise_exception(env, EXCP_DATA_ABORT, | ||
35 | - syn_data_abort_no_iss(el != 0, 0, 0, 0, 0, 0, 0x11), | ||
36 | - exception_target_el(env)); | ||
37 | + | ||
38 | + is_write = FIELD_EX32(desc, MTEDESC, WRITE); | ||
39 | + syn = syn_data_abort_no_iss(el != 0, 0, 0, 0, 0, is_write, 0x11); | ||
40 | + raise_exception(env, EXCP_DATA_ABORT, syn, exception_target_el(env)); | ||
41 | /* noreturn, but fall through to the assert anyway */ | ||
42 | |||
43 | case 0: | ||
44 | -- | ||
45 | 2.20.1 | ||
46 | |||
47 | diff view generated by jsdifflib |
1 | The ICC_CTLR_EL3 register includes some bits which are aliases | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | of bits in the ICC_CTLR_EL1(S) and (NS) registers. QEMU chooses | ||
3 | to keep those bits in the cs->icc_ctlr_el1[] struct fields. | ||
4 | Unfortunately a missing '~' in the code to update the bits | ||
5 | in those fields meant that writing to ICC_CTLR_EL3 would corrupt | ||
6 | the ICC_CLTR_EL1 register values. | ||
7 | 2 | ||
3 | Allow the device to execute the DMA transfers in a different | ||
4 | AddressSpace. | ||
5 | |||
6 | The A10 and H3 SoC keep using the system_memory address space, | ||
7 | but via the proper dma_memory_access() API. | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Message-id: 20200814110057.307-1-f4bug@amsat.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Message-id: 20190520162809.2677-5-peter.maydell@linaro.org | ||
11 | --- | 14 | --- |
12 | hw/intc/arm_gicv3_cpuif.c | 4 ++-- | 15 | include/hw/sd/allwinner-sdhost.h | 6 ++++++ |
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | 16 | hw/arm/allwinner-a10.c | 2 ++ |
17 | hw/arm/allwinner-h3.c | 2 ++ | ||
18 | hw/sd/allwinner-sdhost.c | 37 ++++++++++++++++++++++++++------ | ||
19 | 4 files changed, 41 insertions(+), 6 deletions(-) | ||
14 | 20 | ||
15 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 21 | diff --git a/include/hw/sd/allwinner-sdhost.h b/include/hw/sd/allwinner-sdhost.h |
16 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/intc/arm_gicv3_cpuif.c | 23 | --- a/include/hw/sd/allwinner-sdhost.h |
18 | +++ b/hw/intc/arm_gicv3_cpuif.c | 24 | +++ b/include/hw/sd/allwinner-sdhost.h |
19 | @@ -XXX,XX +XXX,XX @@ static void icc_ctlr_el3_write(CPUARMState *env, const ARMCPRegInfo *ri, | 25 | @@ -XXX,XX +XXX,XX @@ typedef struct AwSdHostState { |
20 | trace_gicv3_icc_ctlr_el3_write(gicv3_redist_affid(cs), value); | 26 | /** Interrupt output signal to notify CPU */ |
21 | 27 | qemu_irq irq; | |
22 | /* *_EL1NS and *_EL1S bits are aliases into the ICC_CTLR_EL1 bits. */ | 28 | |
23 | - cs->icc_ctlr_el1[GICV3_NS] &= (ICC_CTLR_EL1_CBPR | ICC_CTLR_EL1_EOIMODE); | 29 | + /** Memory region where DMA transfers are done */ |
24 | + cs->icc_ctlr_el1[GICV3_NS] &= ~(ICC_CTLR_EL1_CBPR | ICC_CTLR_EL1_EOIMODE); | 30 | + MemoryRegion *dma_mr; |
25 | if (value & ICC_CTLR_EL3_EOIMODE_EL1NS) { | 31 | + |
26 | cs->icc_ctlr_el1[GICV3_NS] |= ICC_CTLR_EL1_EOIMODE; | 32 | + /** Address space used internally for DMA transfers */ |
33 | + AddressSpace dma_as; | ||
34 | + | ||
35 | /** Number of bytes left in current DMA transfer */ | ||
36 | uint32_t transfer_cnt; | ||
37 | |||
38 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/allwinner-a10.c | ||
41 | +++ b/hw/arm/allwinner-a10.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
27 | } | 43 | } |
28 | @@ -XXX,XX +XXX,XX @@ static void icc_ctlr_el3_write(CPUARMState *env, const ARMCPRegInfo *ri, | 44 | |
29 | cs->icc_ctlr_el1[GICV3_NS] |= ICC_CTLR_EL1_CBPR; | 45 | /* SD/MMC */ |
46 | + object_property_set_link(OBJECT(&s->mmc0), "dma-memory", | ||
47 | + OBJECT(get_system_memory()), &error_fatal); | ||
48 | sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal); | ||
49 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE); | ||
50 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); | ||
51 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/allwinner-h3.c | ||
54 | +++ b/hw/arm/allwinner-h3.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
56 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); | ||
57 | |||
58 | /* SD/MMC */ | ||
59 | + object_property_set_link(OBJECT(&s->mmc0), "dma-memory", | ||
60 | + OBJECT(get_system_memory()), &error_fatal); | ||
61 | sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal); | ||
62 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, s->memmap[AW_H3_MMC0]); | ||
63 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, | ||
64 | diff --git a/hw/sd/allwinner-sdhost.c b/hw/sd/allwinner-sdhost.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/hw/sd/allwinner-sdhost.c | ||
67 | +++ b/hw/sd/allwinner-sdhost.c | ||
68 | @@ -XXX,XX +XXX,XX @@ | ||
69 | #include "qemu/log.h" | ||
70 | #include "qemu/module.h" | ||
71 | #include "qemu/units.h" | ||
72 | +#include "qapi/error.h" | ||
73 | #include "sysemu/blockdev.h" | ||
74 | +#include "sysemu/dma.h" | ||
75 | +#include "hw/qdev-properties.h" | ||
76 | #include "hw/irq.h" | ||
77 | #include "hw/sd/allwinner-sdhost.h" | ||
78 | #include "migration/vmstate.h" | ||
79 | @@ -XXX,XX +XXX,XX @@ static uint32_t allwinner_sdhost_process_desc(AwSdHostState *s, | ||
80 | uint8_t buf[1024]; | ||
81 | |||
82 | /* Read descriptor */ | ||
83 | - cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | ||
84 | + dma_memory_read(&s->dma_as, desc_addr, desc, sizeof(*desc)); | ||
85 | if (desc->size == 0) { | ||
86 | desc->size = klass->max_desc_size; | ||
87 | } else if (desc->size > klass->max_desc_size) { | ||
88 | @@ -XXX,XX +XXX,XX @@ static uint32_t allwinner_sdhost_process_desc(AwSdHostState *s, | ||
89 | |||
90 | /* Write to SD bus */ | ||
91 | if (is_write) { | ||
92 | - cpu_physical_memory_read((desc->addr & DESC_SIZE_MASK) + num_done, | ||
93 | - buf, buf_bytes); | ||
94 | + dma_memory_read(&s->dma_as, | ||
95 | + (desc->addr & DESC_SIZE_MASK) + num_done, | ||
96 | + buf, buf_bytes); | ||
97 | sdbus_write_data(&s->sdbus, buf, buf_bytes); | ||
98 | |||
99 | /* Read from SD bus */ | ||
100 | } else { | ||
101 | sdbus_read_data(&s->sdbus, buf, buf_bytes); | ||
102 | - cpu_physical_memory_write((desc->addr & DESC_SIZE_MASK) + num_done, | ||
103 | - buf, buf_bytes); | ||
104 | + dma_memory_write(&s->dma_as, | ||
105 | + (desc->addr & DESC_SIZE_MASK) + num_done, | ||
106 | + buf, buf_bytes); | ||
107 | } | ||
108 | num_done += buf_bytes; | ||
30 | } | 109 | } |
31 | 110 | ||
32 | - cs->icc_ctlr_el1[GICV3_S] &= (ICC_CTLR_EL1_CBPR | ICC_CTLR_EL1_EOIMODE); | 111 | /* Clear hold flag and flush descriptor */ |
33 | + cs->icc_ctlr_el1[GICV3_S] &= ~(ICC_CTLR_EL1_CBPR | ICC_CTLR_EL1_EOIMODE); | 112 | desc->status &= ~DESC_STATUS_HOLD; |
34 | if (value & ICC_CTLR_EL3_EOIMODE_EL1S) { | 113 | - cpu_physical_memory_write(desc_addr, desc, sizeof(*desc)); |
35 | cs->icc_ctlr_el1[GICV3_S] |= ICC_CTLR_EL1_EOIMODE; | 114 | + dma_memory_write(&s->dma_as, desc_addr, desc, sizeof(*desc)); |
115 | |||
116 | return num_done; | ||
117 | } | ||
118 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_allwinner_sdhost = { | ||
36 | } | 119 | } |
120 | }; | ||
121 | |||
122 | +static Property allwinner_sdhost_properties[] = { | ||
123 | + DEFINE_PROP_LINK("dma-memory", AwSdHostState, dma_mr, | ||
124 | + TYPE_MEMORY_REGION, MemoryRegion *), | ||
125 | + DEFINE_PROP_END_OF_LIST(), | ||
126 | +}; | ||
127 | + | ||
128 | static void allwinner_sdhost_init(Object *obj) | ||
129 | { | ||
130 | AwSdHostState *s = AW_SDHOST(obj); | ||
131 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sdhost_init(Object *obj) | ||
132 | sysbus_init_irq(SYS_BUS_DEVICE(s), &s->irq); | ||
133 | } | ||
134 | |||
135 | +static void allwinner_sdhost_realize(DeviceState *dev, Error **errp) | ||
136 | +{ | ||
137 | + AwSdHostState *s = AW_SDHOST(dev); | ||
138 | + | ||
139 | + if (!s->dma_mr) { | ||
140 | + error_setg(errp, TYPE_AW_SDHOST " 'dma-memory' link not set"); | ||
141 | + return; | ||
142 | + } | ||
143 | + | ||
144 | + address_space_init(&s->dma_as, s->dma_mr, "sdhost-dma"); | ||
145 | +} | ||
146 | + | ||
147 | static void allwinner_sdhost_reset(DeviceState *dev) | ||
148 | { | ||
149 | AwSdHostState *s = AW_SDHOST(dev); | ||
150 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sdhost_class_init(ObjectClass *klass, void *data) | ||
151 | |||
152 | dc->reset = allwinner_sdhost_reset; | ||
153 | dc->vmsd = &vmstate_allwinner_sdhost; | ||
154 | + dc->realize = allwinner_sdhost_realize; | ||
155 | + device_class_set_props(dc, allwinner_sdhost_properties); | ||
156 | } | ||
157 | |||
158 | static void allwinner_sdhost_sun4i_class_init(ObjectClass *klass, void *data) | ||
37 | -- | 159 | -- |
38 | 2.20.1 | 160 | 2.20.1 |
39 | 161 | ||
40 | 162 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | It eases code review, unit is explicit. | 3 | Allow the device to execute the DMA transfers in a different |
4 | 4 | AddressSpace. | |
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | The H3 SoC keeps using the system_memory address space, |
7 | Message-id: 20190520214342.13709-3-philmd@redhat.com | 7 | but via the proper dma_memory_access() API. |
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
13 | Message-id: 20200814122907.27732-1-f4bug@amsat.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 15 | --- |
10 | hw/arm/exynos4_boards.c | 5 +++-- | 16 | include/hw/net/allwinner-sun8i-emac.h | 6 ++++ |
11 | 1 file changed, 3 insertions(+), 2 deletions(-) | 17 | hw/arm/allwinner-h3.c | 2 ++ |
12 | 18 | hw/net/allwinner-sun8i-emac.c | 46 +++++++++++++++++---------- | |
13 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | 19 | 3 files changed, 38 insertions(+), 16 deletions(-) |
20 | |||
21 | diff --git a/include/hw/net/allwinner-sun8i-emac.h b/include/hw/net/allwinner-sun8i-emac.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/exynos4_boards.c | 23 | --- a/include/hw/net/allwinner-sun8i-emac.h |
16 | +++ b/hw/arm/exynos4_boards.c | 24 | +++ b/include/hw/net/allwinner-sun8i-emac.h |
25 | @@ -XXX,XX +XXX,XX @@ typedef struct AwSun8iEmacState { | ||
26 | /** Interrupt output signal to notify CPU */ | ||
27 | qemu_irq irq; | ||
28 | |||
29 | + /** Memory region where DMA transfers are done */ | ||
30 | + MemoryRegion *dma_mr; | ||
31 | + | ||
32 | + /** Address space used internally for DMA transfers */ | ||
33 | + AddressSpace dma_as; | ||
34 | + | ||
35 | /** Generic Network Interface Controller (NIC) for networking API */ | ||
36 | NICState *nic; | ||
37 | |||
38 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/allwinner-h3.c | ||
41 | +++ b/hw/arm/allwinner-h3.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
43 | qemu_check_nic_model(&nd_table[0], TYPE_AW_SUN8I_EMAC); | ||
44 | qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]); | ||
45 | } | ||
46 | + object_property_set_link(OBJECT(&s->emac), "dma-memory", | ||
47 | + OBJECT(get_system_memory()), &error_fatal); | ||
48 | sysbus_realize(SYS_BUS_DEVICE(&s->emac), &error_fatal); | ||
49 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_H3_EMAC]); | ||
50 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0, | ||
51 | diff --git a/hw/net/allwinner-sun8i-emac.c b/hw/net/allwinner-sun8i-emac.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/net/allwinner-sun8i-emac.c | ||
54 | +++ b/hw/net/allwinner-sun8i-emac.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | 55 | @@ -XXX,XX +XXX,XX @@ |
18 | */ | ||
19 | 56 | ||
20 | #include "qemu/osdep.h" | 57 | #include "qemu/osdep.h" |
21 | +#include "qemu/units.h" | 58 | #include "qemu/units.h" |
22 | #include "qapi/error.h" | 59 | +#include "qapi/error.h" |
23 | #include "qemu/error-report.h" | 60 | #include "hw/sysbus.h" |
24 | #include "qemu-common.h" | 61 | #include "migration/vmstate.h" |
25 | @@ -XXX,XX +XXX,XX @@ static int exynos4_board_smp_bootreg_addr[EXYNOS4_NUM_OF_BOARDS] = { | 62 | #include "net/net.h" |
63 | @@ -XXX,XX +XXX,XX @@ | ||
64 | #include "net/checksum.h" | ||
65 | #include "qemu/module.h" | ||
66 | #include "exec/cpu-common.h" | ||
67 | +#include "sysemu/dma.h" | ||
68 | #include "hw/net/allwinner-sun8i-emac.h" | ||
69 | |||
70 | /* EMAC register offsets */ | ||
71 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sun8i_emac_update_irq(AwSun8iEmacState *s) | ||
72 | qemu_set_irq(s->irq, (s->int_sta & s->int_en) != 0); | ||
73 | } | ||
74 | |||
75 | -static uint32_t allwinner_sun8i_emac_next_desc(FrameDescriptor *desc, | ||
76 | +static uint32_t allwinner_sun8i_emac_next_desc(AwSun8iEmacState *s, | ||
77 | + FrameDescriptor *desc, | ||
78 | size_t min_size) | ||
79 | { | ||
80 | uint32_t paddr = desc->next; | ||
81 | |||
82 | - cpu_physical_memory_read(paddr, desc, sizeof(*desc)); | ||
83 | + dma_memory_read(&s->dma_as, paddr, desc, sizeof(*desc)); | ||
84 | |||
85 | if ((desc->status & DESC_STATUS_CTL) && | ||
86 | (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
87 | @@ -XXX,XX +XXX,XX @@ static uint32_t allwinner_sun8i_emac_next_desc(FrameDescriptor *desc, | ||
88 | } | ||
89 | } | ||
90 | |||
91 | -static uint32_t allwinner_sun8i_emac_get_desc(FrameDescriptor *desc, | ||
92 | +static uint32_t allwinner_sun8i_emac_get_desc(AwSun8iEmacState *s, | ||
93 | + FrameDescriptor *desc, | ||
94 | uint32_t start_addr, | ||
95 | size_t min_size) | ||
96 | { | ||
97 | @@ -XXX,XX +XXX,XX @@ static uint32_t allwinner_sun8i_emac_get_desc(FrameDescriptor *desc, | ||
98 | |||
99 | /* Note that the list is a cycle. Last entry points back to the head. */ | ||
100 | while (desc_addr != 0) { | ||
101 | - cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | ||
102 | + dma_memory_read(&s->dma_as, desc_addr, desc, sizeof(*desc)); | ||
103 | |||
104 | if ((desc->status & DESC_STATUS_CTL) && | ||
105 | (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
106 | @@ -XXX,XX +XXX,XX @@ static uint32_t allwinner_sun8i_emac_rx_desc(AwSun8iEmacState *s, | ||
107 | FrameDescriptor *desc, | ||
108 | size_t min_size) | ||
109 | { | ||
110 | - return allwinner_sun8i_emac_get_desc(desc, s->rx_desc_curr, min_size); | ||
111 | + return allwinner_sun8i_emac_get_desc(s, desc, s->rx_desc_curr, min_size); | ||
112 | } | ||
113 | |||
114 | static uint32_t allwinner_sun8i_emac_tx_desc(AwSun8iEmacState *s, | ||
115 | FrameDescriptor *desc, | ||
116 | size_t min_size) | ||
117 | { | ||
118 | - return allwinner_sun8i_emac_get_desc(desc, s->tx_desc_head, min_size); | ||
119 | + return allwinner_sun8i_emac_get_desc(s, desc, s->tx_desc_head, min_size); | ||
120 | } | ||
121 | |||
122 | -static void allwinner_sun8i_emac_flush_desc(FrameDescriptor *desc, | ||
123 | +static void allwinner_sun8i_emac_flush_desc(AwSun8iEmacState *s, | ||
124 | + FrameDescriptor *desc, | ||
125 | uint32_t phys_addr) | ||
126 | { | ||
127 | - cpu_physical_memory_write(phys_addr, desc, sizeof(*desc)); | ||
128 | + dma_memory_write(&s->dma_as, phys_addr, desc, sizeof(*desc)); | ||
129 | } | ||
130 | |||
131 | static bool allwinner_sun8i_emac_can_receive(NetClientState *nc) | ||
132 | @@ -XXX,XX +XXX,XX @@ static ssize_t allwinner_sun8i_emac_receive(NetClientState *nc, | ||
133 | << RX_DESC_STATUS_FRM_LEN_SHIFT; | ||
134 | } | ||
135 | |||
136 | - cpu_physical_memory_write(desc.addr, buf, desc_bytes); | ||
137 | - allwinner_sun8i_emac_flush_desc(&desc, s->rx_desc_curr); | ||
138 | + dma_memory_write(&s->dma_as, desc.addr, buf, desc_bytes); | ||
139 | + allwinner_sun8i_emac_flush_desc(s, &desc, s->rx_desc_curr); | ||
140 | trace_allwinner_sun8i_emac_receive(s->rx_desc_curr, desc.addr, | ||
141 | desc_bytes); | ||
142 | |||
143 | @@ -XXX,XX +XXX,XX @@ static ssize_t allwinner_sun8i_emac_receive(NetClientState *nc, | ||
144 | bytes_left -= desc_bytes; | ||
145 | |||
146 | /* Move to the next descriptor */ | ||
147 | - s->rx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 64); | ||
148 | + s->rx_desc_curr = allwinner_sun8i_emac_next_desc(s, &desc, 64); | ||
149 | if (!s->rx_desc_curr) { | ||
150 | /* Not enough buffer space available */ | ||
151 | s->int_sta |= INT_STA_RX_BUF_UA; | ||
152 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sun8i_emac_transmit(AwSun8iEmacState *s) | ||
153 | desc.status |= TX_DESC_STATUS_LENGTH_ERR; | ||
154 | break; | ||
155 | } | ||
156 | - cpu_physical_memory_read(desc.addr, packet_buf + packet_bytes, bytes); | ||
157 | + dma_memory_read(&s->dma_as, desc.addr, packet_buf + packet_bytes, bytes); | ||
158 | packet_bytes += bytes; | ||
159 | desc.status &= ~DESC_STATUS_CTL; | ||
160 | - allwinner_sun8i_emac_flush_desc(&desc, s->tx_desc_curr); | ||
161 | + allwinner_sun8i_emac_flush_desc(s, &desc, s->tx_desc_curr); | ||
162 | |||
163 | /* After the last descriptor, send the packet */ | ||
164 | if (desc.status2 & TX_DESC_STATUS2_LAST_DESC) { | ||
165 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sun8i_emac_transmit(AwSun8iEmacState *s) | ||
166 | packet_bytes = 0; | ||
167 | transmitted++; | ||
168 | } | ||
169 | - s->tx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 0); | ||
170 | + s->tx_desc_curr = allwinner_sun8i_emac_next_desc(s, &desc, 0); | ||
171 | } | ||
172 | |||
173 | /* Raise transmit completed interrupt */ | ||
174 | @@ -XXX,XX +XXX,XX @@ static uint64_t allwinner_sun8i_emac_read(void *opaque, hwaddr offset, | ||
175 | break; | ||
176 | case REG_TX_CUR_BUF: /* Transmit Current Buffer */ | ||
177 | if (s->tx_desc_curr != 0) { | ||
178 | - cpu_physical_memory_read(s->tx_desc_curr, &desc, sizeof(desc)); | ||
179 | + dma_memory_read(&s->dma_as, s->tx_desc_curr, &desc, sizeof(desc)); | ||
180 | value = desc.addr; | ||
181 | } else { | ||
182 | value = 0; | ||
183 | @@ -XXX,XX +XXX,XX @@ static uint64_t allwinner_sun8i_emac_read(void *opaque, hwaddr offset, | ||
184 | break; | ||
185 | case REG_RX_CUR_BUF: /* Receive Current Buffer */ | ||
186 | if (s->rx_desc_curr != 0) { | ||
187 | - cpu_physical_memory_read(s->rx_desc_curr, &desc, sizeof(desc)); | ||
188 | + dma_memory_read(&s->dma_as, s->rx_desc_curr, &desc, sizeof(desc)); | ||
189 | value = desc.addr; | ||
190 | } else { | ||
191 | value = 0; | ||
192 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sun8i_emac_realize(DeviceState *dev, Error **errp) | ||
193 | { | ||
194 | AwSun8iEmacState *s = AW_SUN8I_EMAC(dev); | ||
195 | |||
196 | + if (!s->dma_mr) { | ||
197 | + error_setg(errp, TYPE_AW_SUN8I_EMAC " 'dma-memory' link not set"); | ||
198 | + return; | ||
199 | + } | ||
200 | + | ||
201 | + address_space_init(&s->dma_as, s->dma_mr, "emac-dma"); | ||
202 | + | ||
203 | qemu_macaddr_default_if_unset(&s->conf.macaddr); | ||
204 | s->nic = qemu_new_nic(&net_allwinner_sun8i_emac_info, &s->conf, | ||
205 | object_get_typename(OBJECT(dev)), dev->id, s); | ||
206 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sun8i_emac_realize(DeviceState *dev, Error **errp) | ||
207 | static Property allwinner_sun8i_emac_properties[] = { | ||
208 | DEFINE_NIC_PROPERTIES(AwSun8iEmacState, conf), | ||
209 | DEFINE_PROP_UINT8("phy-addr", AwSun8iEmacState, mii_phy_addr, 0), | ||
210 | + DEFINE_PROP_LINK("dma-memory", AwSun8iEmacState, dma_mr, | ||
211 | + TYPE_MEMORY_REGION, MemoryRegion *), | ||
212 | DEFINE_PROP_END_OF_LIST(), | ||
26 | }; | 213 | }; |
27 | 214 | ||
28 | static unsigned long exynos4_board_ram_size[EXYNOS4_NUM_OF_BOARDS] = { | ||
29 | - [EXYNOS4_BOARD_NURI] = 0x40000000, | ||
30 | - [EXYNOS4_BOARD_SMDKC210] = 0x40000000, | ||
31 | + [EXYNOS4_BOARD_NURI] = 1 * GiB, | ||
32 | + [EXYNOS4_BOARD_SMDKC210] = 1 * GiB, | ||
33 | }; | ||
34 | |||
35 | static struct arm_boot_info exynos4_board_binfo = { | ||
36 | -- | 215 | -- |
37 | 2.20.1 | 216 | 2.20.1 |
38 | 217 | ||
39 | 218 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 3 | As we want to call qdev_connect_clock_in() before the device |
4 | is realized, we need to uninline cadence_uart_create() first. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
5 | Message-id: 20190520214342.13709-2-philmd@redhat.com | 8 | Message-id: 20200803105647.22223-2-f4bug@amsat.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | hw/arm/exynos4_boards.c | 24 ------------------------ | 11 | include/hw/char/cadence_uart.h | 17 ----------------- |
9 | 1 file changed, 24 deletions(-) | 12 | hw/arm/xilinx_zynq.c | 14 ++++++++++++-- |
13 | 2 files changed, 12 insertions(+), 19 deletions(-) | ||
10 | 14 | ||
11 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | 15 | diff --git a/include/hw/char/cadence_uart.h b/include/hw/char/cadence_uart.h |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/exynos4_boards.c | 17 | --- a/include/hw/char/cadence_uart.h |
14 | +++ b/hw/arm/exynos4_boards.c | 18 | +++ b/include/hw/char/cadence_uart.h |
15 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
16 | #include "hw/net/lan9118.h" | 20 | Clock *refclk; |
17 | #include "hw/boards.h" | 21 | } CadenceUARTState; |
18 | 22 | ||
19 | -#undef DEBUG | 23 | -static inline DeviceState *cadence_uart_create(hwaddr addr, |
24 | - qemu_irq irq, | ||
25 | - Chardev *chr) | ||
26 | -{ | ||
27 | - DeviceState *dev; | ||
28 | - SysBusDevice *s; | ||
20 | - | 29 | - |
21 | -//#define DEBUG | 30 | - dev = qdev_new(TYPE_CADENCE_UART); |
31 | - s = SYS_BUS_DEVICE(dev); | ||
32 | - qdev_prop_set_chr(dev, "chardev", chr); | ||
33 | - sysbus_realize_and_unref(s, &error_fatal); | ||
34 | - sysbus_mmio_map(s, 0, addr); | ||
35 | - sysbus_connect_irq(s, 0, irq); | ||
22 | - | 36 | - |
23 | -#ifdef DEBUG | 37 | - return dev; |
24 | - #undef PRINT_DEBUG | 38 | -} |
25 | - #define PRINT_DEBUG(fmt, args...) \ | ||
26 | - do { \ | ||
27 | - fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \ | ||
28 | - } while (0) | ||
29 | -#else | ||
30 | - #define PRINT_DEBUG(fmt, args...) do {} while (0) | ||
31 | -#endif | ||
32 | - | 39 | - |
33 | #define SMDK_LAN9118_BASE_ADDR 0x05000000 | 40 | #endif |
34 | 41 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | |
35 | typedef enum Exynos4BoardType { | 42 | index XXXXXXX..XXXXXXX 100644 |
36 | @@ -XXX,XX +XXX,XX @@ exynos4_boards_init_common(MachineState *machine, | 43 | --- a/hw/arm/xilinx_zynq.c |
37 | exynos4_board_binfo.gic_cpu_if_addr = | 44 | +++ b/hw/arm/xilinx_zynq.c |
38 | EXYNOS4210_SMP_PRIVATE_BASE_ADDR + 0x100; | 45 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) |
39 | 46 | sysbus_create_simple(TYPE_CHIPIDEA, 0xE0002000, pic[53 - IRQ_OFFSET]); | |
40 | - PRINT_DEBUG("\n ram_size: %luMiB [0x%08lx]\n" | 47 | sysbus_create_simple(TYPE_CHIPIDEA, 0xE0003000, pic[76 - IRQ_OFFSET]); |
41 | - " kernel_filename: %s\n" | 48 | |
42 | - " kernel_cmdline: %s\n" | 49 | - dev = cadence_uart_create(0xE0000000, pic[59 - IRQ_OFFSET], serial_hd(0)); |
43 | - " initrd_filename: %s\n", | 50 | + dev = qdev_new(TYPE_CADENCE_UART); |
44 | - exynos4_board_ram_size[board_type] / 1048576, | 51 | + busdev = SYS_BUS_DEVICE(dev); |
45 | - exynos4_board_ram_size[board_type], | 52 | + qdev_prop_set_chr(dev, "chardev", serial_hd(0)); |
46 | - machine->kernel_filename, | 53 | + sysbus_realize_and_unref(busdev, &error_fatal); |
47 | - machine->kernel_cmdline, | 54 | + sysbus_mmio_map(busdev, 0, 0xE0000000); |
48 | - machine->initrd_filename); | 55 | + sysbus_connect_irq(busdev, 0, pic[59 - IRQ_OFFSET]); |
49 | - | 56 | qdev_connect_clock_in(dev, "refclk", |
50 | exynos4_boards_init_ram(s, get_system_memory(), | 57 | qdev_get_clock_out(slcr, "uart0_ref_clk")); |
51 | exynos4_board_ram_size[board_type]); | 58 | - dev = cadence_uart_create(0xE0001000, pic[82 - IRQ_OFFSET], serial_hd(1)); |
59 | + dev = qdev_new(TYPE_CADENCE_UART); | ||
60 | + busdev = SYS_BUS_DEVICE(dev); | ||
61 | + qdev_prop_set_chr(dev, "chardev", serial_hd(1)); | ||
62 | + sysbus_realize_and_unref(busdev, &error_fatal); | ||
63 | + sysbus_mmio_map(busdev, 0, 0xE0001000); | ||
64 | + sysbus_connect_irq(busdev, 0, pic[82 - IRQ_OFFSET]); | ||
65 | qdev_connect_clock_in(dev, "refclk", | ||
66 | qdev_get_clock_out(slcr, "uart1_ref_clk")); | ||
52 | 67 | ||
53 | -- | 68 | -- |
54 | 2.20.1 | 69 | 2.20.1 |
55 | 70 | ||
56 | 71 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | Clock canonical name is set in device_set_realized (see the block | ||
4 | added to hw/core/qdev.c in commit 0e6934f264). | ||
5 | If we connect a clock after the device is realized, this code is | ||
6 | not executed. This is currently not a problem as this name is only | ||
7 | used for trace events, however this disrupt tracing. | ||
8 | |||
9 | Fix by calling qdev_connect_clock_in() before realizing. | ||
10 | |||
11 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
13 | Message-id: 20200803105647.22223-3-f4bug@amsat.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | hw/arm/xilinx_zynq.c | 18 +++++++++--------- | ||
17 | 1 file changed, 9 insertions(+), 9 deletions(-) | ||
18 | |||
19 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/hw/arm/xilinx_zynq.c | ||
22 | +++ b/hw/arm/xilinx_zynq.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | ||
24 | 1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa, | ||
25 | 0); | ||
26 | |||
27 | - /* Create slcr, keep a pointer to connect clocks */ | ||
28 | - slcr = qdev_new("xilinx,zynq_slcr"); | ||
29 | - sysbus_realize_and_unref(SYS_BUS_DEVICE(slcr), &error_fatal); | ||
30 | - sysbus_mmio_map(SYS_BUS_DEVICE(slcr), 0, 0xF8000000); | ||
31 | - | ||
32 | /* Create the main clock source, and feed slcr with it */ | ||
33 | zynq_machine->ps_clk = CLOCK(object_new(TYPE_CLOCK)); | ||
34 | object_property_add_child(OBJECT(zynq_machine), "ps_clk", | ||
35 | OBJECT(zynq_machine->ps_clk)); | ||
36 | object_unref(OBJECT(zynq_machine->ps_clk)); | ||
37 | clock_set_hz(zynq_machine->ps_clk, PS_CLK_FREQUENCY); | ||
38 | + | ||
39 | + /* Create slcr, keep a pointer to connect clocks */ | ||
40 | + slcr = qdev_new("xilinx,zynq_slcr"); | ||
41 | qdev_connect_clock_in(slcr, "ps_clk", zynq_machine->ps_clk); | ||
42 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(slcr), &error_fatal); | ||
43 | + sysbus_mmio_map(SYS_BUS_DEVICE(slcr), 0, 0xF8000000); | ||
44 | |||
45 | dev = qdev_new(TYPE_A9MPCORE_PRIV); | ||
46 | qdev_prop_set_uint32(dev, "num-cpu", 1); | ||
47 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | ||
48 | dev = qdev_new(TYPE_CADENCE_UART); | ||
49 | busdev = SYS_BUS_DEVICE(dev); | ||
50 | qdev_prop_set_chr(dev, "chardev", serial_hd(0)); | ||
51 | + qdev_connect_clock_in(dev, "refclk", | ||
52 | + qdev_get_clock_out(slcr, "uart0_ref_clk")); | ||
53 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
54 | sysbus_mmio_map(busdev, 0, 0xE0000000); | ||
55 | sysbus_connect_irq(busdev, 0, pic[59 - IRQ_OFFSET]); | ||
56 | - qdev_connect_clock_in(dev, "refclk", | ||
57 | - qdev_get_clock_out(slcr, "uart0_ref_clk")); | ||
58 | dev = qdev_new(TYPE_CADENCE_UART); | ||
59 | busdev = SYS_BUS_DEVICE(dev); | ||
60 | qdev_prop_set_chr(dev, "chardev", serial_hd(1)); | ||
61 | + qdev_connect_clock_in(dev, "refclk", | ||
62 | + qdev_get_clock_out(slcr, "uart1_ref_clk")); | ||
63 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
64 | sysbus_mmio_map(busdev, 0, 0xE0001000); | ||
65 | sysbus_connect_irq(busdev, 0, pic[82 - IRQ_OFFSET]); | ||
66 | - qdev_connect_clock_in(dev, "refclk", | ||
67 | - qdev_get_clock_out(slcr, "uart1_ref_clk")); | ||
68 | |||
69 | sysbus_create_varargs("cadence_ttc", 0xF8001000, | ||
70 | pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL); | ||
71 | -- | ||
72 | 2.20.1 | ||
73 | |||
74 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | We want to assert the device is not realized. To avoid overloading | ||
4 | this header including "hw/qdev-core.h", uninline the function first. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Message-id: 20200803105647.22223-4-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/qdev-clock.h | 6 +----- | ||
12 | hw/core/qdev-clock.c | 5 +++++ | ||
13 | 2 files changed, 6 insertions(+), 5 deletions(-) | ||
14 | |||
15 | diff --git a/include/hw/qdev-clock.h b/include/hw/qdev-clock.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/include/hw/qdev-clock.h | ||
18 | +++ b/include/hw/qdev-clock.h | ||
19 | @@ -XXX,XX +XXX,XX @@ Clock *qdev_get_clock_out(DeviceState *dev, const char *name); | ||
20 | * Set the source clock of input clock @name of device @dev to @source. | ||
21 | * @source period update will be propagated to @name clock. | ||
22 | */ | ||
23 | -static inline void qdev_connect_clock_in(DeviceState *dev, const char *name, | ||
24 | - Clock *source) | ||
25 | -{ | ||
26 | - clock_set_source(qdev_get_clock_in(dev, name), source); | ||
27 | -} | ||
28 | +void qdev_connect_clock_in(DeviceState *dev, const char *name, Clock *source); | ||
29 | |||
30 | /** | ||
31 | * qdev_alias_clock: | ||
32 | diff --git a/hw/core/qdev-clock.c b/hw/core/qdev-clock.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/core/qdev-clock.c | ||
35 | +++ b/hw/core/qdev-clock.c | ||
36 | @@ -XXX,XX +XXX,XX @@ Clock *qdev_alias_clock(DeviceState *dev, const char *name, | ||
37 | |||
38 | return ncl->clock; | ||
39 | } | ||
40 | + | ||
41 | +void qdev_connect_clock_in(DeviceState *dev, const char *name, Clock *source) | ||
42 | +{ | ||
43 | + clock_set_source(qdev_get_clock_in(dev, name), source); | ||
44 | +} | ||
45 | -- | ||
46 | 2.20.1 | ||
47 | |||
48 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | Clock canonical name is set in device_set_realized (see the block | ||
4 | added to hw/core/qdev.c in commit 0e6934f264). | ||
5 | If we connect a clock after the device is realized, this code is | ||
6 | not executed. This is currently not a problem as this name is only | ||
7 | used for trace events, however this disrupt tracing. | ||
8 | |||
9 | Add a comment to document qdev_connect_clock_in() must be called | ||
10 | before the device is realized, and assert this condition. | ||
11 | |||
12 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
14 | Message-id: 20200803105647.22223-5-f4bug@amsat.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | include/hw/qdev-clock.h | 2 ++ | ||
18 | hw/core/qdev-clock.c | 1 + | ||
19 | 2 files changed, 3 insertions(+) | ||
20 | |||
21 | diff --git a/include/hw/qdev-clock.h b/include/hw/qdev-clock.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/include/hw/qdev-clock.h | ||
24 | +++ b/include/hw/qdev-clock.h | ||
25 | @@ -XXX,XX +XXX,XX @@ Clock *qdev_get_clock_out(DeviceState *dev, const char *name); | ||
26 | * | ||
27 | * Set the source clock of input clock @name of device @dev to @source. | ||
28 | * @source period update will be propagated to @name clock. | ||
29 | + * | ||
30 | + * Must be called before @dev is realized. | ||
31 | */ | ||
32 | void qdev_connect_clock_in(DeviceState *dev, const char *name, Clock *source); | ||
33 | |||
34 | diff --git a/hw/core/qdev-clock.c b/hw/core/qdev-clock.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/hw/core/qdev-clock.c | ||
37 | +++ b/hw/core/qdev-clock.c | ||
38 | @@ -XXX,XX +XXX,XX @@ Clock *qdev_alias_clock(DeviceState *dev, const char *name, | ||
39 | |||
40 | void qdev_connect_clock_in(DeviceState *dev, const char *name, Clock *source) | ||
41 | { | ||
42 | + assert(!dev->realized); | ||
43 | clock_set_source(qdev_get_clock_in(dev, name), source); | ||
44 | } | ||
45 | -- | ||
46 | 2.20.1 | ||
47 | |||
48 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | To better align the read/write accesses, display the value after | ||
4 | the offset (read accesses only display the offset). | ||
5 | |||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20200812190206.31595-2-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/misc/unimp.c | 8 ++++---- | ||
12 | 1 file changed, 4 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/hw/misc/unimp.c b/hw/misc/unimp.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/misc/unimp.c | ||
17 | +++ b/hw/misc/unimp.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static uint64_t unimp_read(void *opaque, hwaddr offset, unsigned size) | ||
19 | { | ||
20 | UnimplementedDeviceState *s = UNIMPLEMENTED_DEVICE(opaque); | ||
21 | |||
22 | - qemu_log_mask(LOG_UNIMP, "%s: unimplemented device read " | ||
23 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented device read " | ||
24 | "(size %d, offset 0x%" HWADDR_PRIx ")\n", | ||
25 | s->name, size, offset); | ||
26 | return 0; | ||
27 | @@ -XXX,XX +XXX,XX @@ static void unimp_write(void *opaque, hwaddr offset, | ||
28 | UnimplementedDeviceState *s = UNIMPLEMENTED_DEVICE(opaque); | ||
29 | |||
30 | qemu_log_mask(LOG_UNIMP, "%s: unimplemented device write " | ||
31 | - "(size %d, value 0x%" PRIx64 | ||
32 | - ", offset 0x%" HWADDR_PRIx ")\n", | ||
33 | - s->name, size, value, offset); | ||
34 | + "(size %d, offset 0x%" HWADDR_PRIx | ||
35 | + ", value 0x%" PRIx64 ")\n", | ||
36 | + s->name, size, offset, value); | ||
37 | } | ||
38 | |||
39 | static const MemoryRegionOps unimp_ops = { | ||
40 | -- | ||
41 | 2.20.1 | ||
42 | |||
43 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@wdc.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Commit 89e68b575 "target/arm: Use vector operations for saturation" | 3 | To quickly notice the access size, display the value with the |
4 | causes this abort() when booting QEMU ARM with a Cortex-A15: | 4 | width of the access (i.e. 16-bit access is displayed 0x0000, |
5 | while 8-bit access 0x00). | ||
5 | 6 | ||
6 | 0 0x00007ffff4c2382f in raise () at /usr/lib/libc.so.6 | ||
7 | 1 0x00007ffff4c0e672 in abort () at /usr/lib/libc.so.6 | ||
8 | 2 0x00005555559c1839 in disas_neon_data_insn (insn=<optimized out>, s=<optimized out>) at ./target/arm/translate.c:6673 | ||
9 | 3 0x00005555559c1839 in disas_neon_data_insn (s=<optimized out>, insn=<optimized out>) at ./target/arm/translate.c:6386 | ||
10 | 4 0x00005555559cd8a4 in disas_arm_insn (insn=4081107068, s=0x7fffe59a9510) at ./target/arm/translate.c:9289 | ||
11 | 5 0x00005555559cd8a4 in arm_tr_translate_insn (dcbase=0x7fffe59a9510, cpu=<optimized out>) at ./target/arm/translate.c:13612 | ||
12 | 6 0x00005555558d1d39 in translator_loop (ops=0x5555561cc580 <arm_translator_ops>, db=0x7fffe59a9510, cpu=0x55555686a2f0, tb=<optimized out>, max_insns=<optimized out>) at ./accel/tcg/translator.c:96 | ||
13 | 7 0x00005555559d10d4 in gen_intermediate_code (cpu=cpu@entry=0x55555686a2f0, tb=tb@entry=0x7fffd7840080 <code_gen_buffer+126091347>, max_insns=max_insns@entry=512) at ./target/arm/translate.c:13901 | ||
14 | 8 0x00005555558d06b9 in tb_gen_code (cpu=cpu@entry=0x55555686a2f0, pc=3067096216, cs_base=0, flags=192, cflags=-16252928, cflags@entry=524288) at ./accel/tcg/translate-all.c:1736 | ||
15 | 9 0x00005555558ce467 in tb_find (cf_mask=524288, tb_exit=1, last_tb=0x7fffd783e640 <code_gen_buffer+126084627>, cpu=0x1) at ./accel/tcg/cpu-exec.c:407 | ||
16 | 10 0x00005555558ce467 in cpu_exec (cpu=cpu@entry=0x55555686a2f0) at ./accel/tcg/cpu-exec.c:728 | ||
17 | 11 0x000055555588b0cf in tcg_cpu_exec (cpu=0x55555686a2f0) at ./cpus.c:1431 | ||
18 | 12 0x000055555588d223 in qemu_tcg_cpu_thread_fn (arg=0x55555686a2f0) at ./cpus.c:1735 | ||
19 | 13 0x000055555588d223 in qemu_tcg_cpu_thread_fn (arg=arg@entry=0x55555686a2f0) at ./cpus.c:1709 | ||
20 | 14 0x0000555555d2629a in qemu_thread_start (args=<optimized out>) at ./util/qemu-thread-posix.c:502 | ||
21 | 15 0x00007ffff4db8a92 in start_thread () at /usr/lib/libpthread. | ||
22 | |||
23 | This patch ensures that we don't hit the abort() in the second switch | ||
24 | case in disas_neon_data_insn() as we will return from the first case. | ||
25 | |||
26 | Signed-off-by: Alistair Francis <alistair.francis@wdc.com> | ||
27 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
28 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
29 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 9 | Message-id: 20200812190206.31595-3-f4bug@amsat.org |
30 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
31 | Message-id: ad91b397f360b2fc7f4087e476f7df5b04d42ddb.1558021877.git.alistair.francis@wdc.com | ||
32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
33 | --- | 11 | --- |
34 | target/arm/translate.c | 4 ++-- | 12 | hw/misc/unimp.c | 4 ++-- |
35 | 1 file changed, 2 insertions(+), 2 deletions(-) | 13 | 1 file changed, 2 insertions(+), 2 deletions(-) |
36 | 14 | ||
37 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 15 | diff --git a/hw/misc/unimp.c b/hw/misc/unimp.c |
38 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/target/arm/translate.c | 17 | --- a/hw/misc/unimp.c |
40 | +++ b/target/arm/translate.c | 18 | +++ b/hw/misc/unimp.c |
41 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 19 | @@ -XXX,XX +XXX,XX @@ static void unimp_write(void *opaque, hwaddr offset, |
42 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | 20 | |
43 | rn_ofs, rm_ofs, vec_size, vec_size, | 21 | qemu_log_mask(LOG_UNIMP, "%s: unimplemented device write " |
44 | (u ? uqadd_op : sqadd_op) + size); | 22 | "(size %d, offset 0x%" HWADDR_PRIx |
45 | - break; | 23 | - ", value 0x%" PRIx64 ")\n", |
46 | + return 0; | 24 | - s->name, size, offset, value); |
47 | 25 | + ", value 0x%0*" PRIx64 ")\n", | |
48 | case NEON_3R_VQSUB: | 26 | + s->name, size, offset, size << 1, value); |
49 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | 27 | } |
50 | rn_ofs, rm_ofs, vec_size, vec_size, | 28 | |
51 | (u ? uqsub_op : sqsub_op) + size); | 29 | static const MemoryRegionOps unimp_ops = { |
52 | - break; | ||
53 | + return 0; | ||
54 | |||
55 | case NEON_3R_VMUL: /* VMUL */ | ||
56 | if (u) { | ||
57 | -- | 30 | -- |
58 | 2.20.1 | 31 | 2.20.1 |
59 | 32 | ||
60 | 33 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | To have a better idea of how big is the region where the offset | ||
4 | belongs, display the value with the width of the region size | ||
5 | (i.e. a region of 0x1000 bytes uses 0x000 format). | ||
6 | |||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20200812190206.31595-4-f4bug@amsat.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/misc/unimp.h | 1 + | ||
13 | hw/misc/unimp.c | 10 ++++++---- | ||
14 | 2 files changed, 7 insertions(+), 4 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/misc/unimp.h b/include/hw/misc/unimp.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/misc/unimp.h | ||
19 | +++ b/include/hw/misc/unimp.h | ||
20 | @@ -XXX,XX +XXX,XX @@ | ||
21 | typedef struct { | ||
22 | SysBusDevice parent_obj; | ||
23 | MemoryRegion iomem; | ||
24 | + unsigned offset_fmt_width; | ||
25 | char *name; | ||
26 | uint64_t size; | ||
27 | } UnimplementedDeviceState; | ||
28 | diff --git a/hw/misc/unimp.c b/hw/misc/unimp.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/misc/unimp.c | ||
31 | +++ b/hw/misc/unimp.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static uint64_t unimp_read(void *opaque, hwaddr offset, unsigned size) | ||
33 | UnimplementedDeviceState *s = UNIMPLEMENTED_DEVICE(opaque); | ||
34 | |||
35 | qemu_log_mask(LOG_UNIMP, "%s: unimplemented device read " | ||
36 | - "(size %d, offset 0x%" HWADDR_PRIx ")\n", | ||
37 | - s->name, size, offset); | ||
38 | + "(size %d, offset 0x%0*" HWADDR_PRIx ")\n", | ||
39 | + s->name, size, s->offset_fmt_width, offset); | ||
40 | return 0; | ||
41 | } | ||
42 | |||
43 | @@ -XXX,XX +XXX,XX @@ static void unimp_write(void *opaque, hwaddr offset, | ||
44 | UnimplementedDeviceState *s = UNIMPLEMENTED_DEVICE(opaque); | ||
45 | |||
46 | qemu_log_mask(LOG_UNIMP, "%s: unimplemented device write " | ||
47 | - "(size %d, offset 0x%" HWADDR_PRIx | ||
48 | + "(size %d, offset 0x%0*" HWADDR_PRIx | ||
49 | ", value 0x%0*" PRIx64 ")\n", | ||
50 | - s->name, size, offset, size << 1, value); | ||
51 | + s->name, size, s->offset_fmt_width, offset, size << 1, value); | ||
52 | } | ||
53 | |||
54 | static const MemoryRegionOps unimp_ops = { | ||
55 | @@ -XXX,XX +XXX,XX @@ static void unimp_realize(DeviceState *dev, Error **errp) | ||
56 | return; | ||
57 | } | ||
58 | |||
59 | + s->offset_fmt_width = DIV_ROUND_UP(64 - clz64(s->size - 1), 4); | ||
60 | + | ||
61 | memory_region_init_io(&s->iomem, OBJECT(s), &unimp_ops, s, | ||
62 | s->name, s->size); | ||
63 | sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); | ||
64 | -- | ||
65 | 2.20.1 | ||
66 | |||
67 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Eduardo Habkost <ehabkost@redhat.com> | ||
1 | 2 | ||
3 | TYPE_ARM_SSE is a TYPE_SYS_BUS_DEVICE subclass, but | ||
4 | ARMSSEClass::parent_class is declared as DeviceClass. | ||
5 | |||
6 | It never caused any problems by pure luck: | ||
7 | |||
8 | We were not setting class_size for TYPE_ARM_SSE, so class_size of | ||
9 | TYPE_SYS_BUS_DEVICE was being used (sizeof(SysBusDeviceClass)). | ||
10 | This made the system allocate enough memory for TYPE_ARM_SSE | ||
11 | devices even though ARMSSEClass was too small for a sysbus | ||
12 | device. | ||
13 | |||
14 | Additionally, the ARMSSEClass::info field ended up at the same | ||
15 | offset as SysBusDeviceClass::explicit_ofw_unit_address. This | ||
16 | would make sysbus_get_fw_dev_path() crash for the device. | ||
17 | Luckily, sysbus_get_fw_dev_path() never gets called for | ||
18 | TYPE_ARM_SSE devices, because qdev_get_fw_dev_path() is only used | ||
19 | by the boot device code, and TYPE_ARM_SSE devices don't appear at | ||
20 | the fw_boot_order list. | ||
21 | |||
22 | Signed-off-by: Eduardo Habkost <ehabkost@redhat.com> | ||
23 | Message-id: 20200826181006.4097163-1-ehabkost@redhat.com | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
26 | --- | ||
27 | include/hw/arm/armsse.h | 2 +- | ||
28 | hw/arm/armsse.c | 1 + | ||
29 | 2 files changed, 2 insertions(+), 1 deletion(-) | ||
30 | |||
31 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/include/hw/arm/armsse.h | ||
34 | +++ b/include/hw/arm/armsse.h | ||
35 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMSSE { | ||
36 | typedef struct ARMSSEInfo ARMSSEInfo; | ||
37 | |||
38 | typedef struct ARMSSEClass { | ||
39 | - DeviceClass parent_class; | ||
40 | + SysBusDeviceClass parent_class; | ||
41 | const ARMSSEInfo *info; | ||
42 | } ARMSSEClass; | ||
43 | |||
44 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/armsse.c | ||
47 | +++ b/hw/arm/armsse.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo armsse_info = { | ||
49 | .name = TYPE_ARMSSE, | ||
50 | .parent = TYPE_SYS_BUS_DEVICE, | ||
51 | .instance_size = sizeof(ARMSSE), | ||
52 | + .class_size = sizeof(ARMSSEClass), | ||
53 | .instance_init = armsse_init, | ||
54 | .abstract = true, | ||
55 | .interfaces = (InterfaceInfo[]) { | ||
56 | -- | ||
57 | 2.20.1 | ||
58 | |||
59 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Add left-shift to match the existing right-shift. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20200815013145.539409-2-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | include/qemu/int128.h | 16 ++++++++++++++++ | ||
11 | 1 file changed, 16 insertions(+) | ||
12 | |||
13 | diff --git a/include/qemu/int128.h b/include/qemu/int128.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/qemu/int128.h | ||
16 | +++ b/include/qemu/int128.h | ||
17 | @@ -XXX,XX +XXX,XX @@ static inline Int128 int128_rshift(Int128 a, int n) | ||
18 | return a >> n; | ||
19 | } | ||
20 | |||
21 | +static inline Int128 int128_lshift(Int128 a, int n) | ||
22 | +{ | ||
23 | + return a << n; | ||
24 | +} | ||
25 | + | ||
26 | static inline Int128 int128_add(Int128 a, Int128 b) | ||
27 | { | ||
28 | return a + b; | ||
29 | @@ -XXX,XX +XXX,XX @@ static inline Int128 int128_rshift(Int128 a, int n) | ||
30 | } | ||
31 | } | ||
32 | |||
33 | +static inline Int128 int128_lshift(Int128 a, int n) | ||
34 | +{ | ||
35 | + uint64_t l = a.lo << (n & 63); | ||
36 | + if (n >= 64) { | ||
37 | + return int128_make128(0, l); | ||
38 | + } else if (n > 0) { | ||
39 | + return int128_make128(l, (a.hi << n) | (a.lo >> (64 - n))); | ||
40 | + } | ||
41 | + return a; | ||
42 | +} | ||
43 | + | ||
44 | static inline Int128 int128_add(Int128 a, Int128 b) | ||
45 | { | ||
46 | uint64_t lo = a.lo + b.lo; | ||
47 | -- | ||
48 | 2.20.1 | ||
49 | |||
50 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Model the new function on gen_gvec_fn2 in translate-a64.c, but | ||
4 | indicating which kind of register and in which order. Since there | ||
5 | is only one user of do_vector2_z, fold it into do_mov_z. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20200815013145.539409-3-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-sve.c | 19 ++++++++++--------- | ||
13 | 1 file changed, 10 insertions(+), 9 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate-sve.c | ||
18 | +++ b/target/arm/translate-sve.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static int pred_gvec_reg_size(DisasContext *s) | ||
20 | } | ||
21 | |||
22 | /* Invoke a vector expander on two Zregs. */ | ||
23 | -static bool do_vector2_z(DisasContext *s, GVecGen2Fn *gvec_fn, | ||
24 | - int esz, int rd, int rn) | ||
25 | + | ||
26 | +static void gen_gvec_fn_zz(DisasContext *s, GVecGen2Fn *gvec_fn, | ||
27 | + int esz, int rd, int rn) | ||
28 | { | ||
29 | - if (sve_access_check(s)) { | ||
30 | - unsigned vsz = vec_full_reg_size(s); | ||
31 | - gvec_fn(esz, vec_full_reg_offset(s, rd), | ||
32 | - vec_full_reg_offset(s, rn), vsz, vsz); | ||
33 | - } | ||
34 | - return true; | ||
35 | + unsigned vsz = vec_full_reg_size(s); | ||
36 | + gvec_fn(esz, vec_full_reg_offset(s, rd), | ||
37 | + vec_full_reg_offset(s, rn), vsz, vsz); | ||
38 | } | ||
39 | |||
40 | /* Invoke a vector expander on three Zregs. */ | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool do_vector3_z(DisasContext *s, GVecGen3Fn *gvec_fn, | ||
42 | /* Invoke a vector move on two Zregs. */ | ||
43 | static bool do_mov_z(DisasContext *s, int rd, int rn) | ||
44 | { | ||
45 | - return do_vector2_z(s, tcg_gen_gvec_mov, 0, rd, rn); | ||
46 | + if (sve_access_check(s)) { | ||
47 | + gen_gvec_fn_zz(s, tcg_gen_gvec_mov, MO_8, rd, rn); | ||
48 | + } | ||
49 | + return true; | ||
50 | } | ||
51 | |||
52 | /* Initialize a Zreg with replications of a 64-bit immediate. */ | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Model gen_gvec_fn_zzz on gen_gvec_fn3 in translate-a64.c, but | ||
4 | indicating which kind of register and in which order. | ||
5 | |||
6 | Model do_zzz_fn on the other do_foo functions that take an | ||
7 | argument set and verify sve enabled. | ||
8 | |||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Message-id: 20200815013145.539409-4-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/translate-sve.c | 43 +++++++++++++++++++++----------------- | ||
15 | 1 file changed, 24 insertions(+), 19 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/translate-sve.c | ||
20 | +++ b/target/arm/translate-sve.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_fn_zz(DisasContext *s, GVecGen2Fn *gvec_fn, | ||
22 | } | ||
23 | |||
24 | /* Invoke a vector expander on three Zregs. */ | ||
25 | -static bool do_vector3_z(DisasContext *s, GVecGen3Fn *gvec_fn, | ||
26 | - int esz, int rd, int rn, int rm) | ||
27 | +static void gen_gvec_fn_zzz(DisasContext *s, GVecGen3Fn *gvec_fn, | ||
28 | + int esz, int rd, int rn, int rm) | ||
29 | { | ||
30 | - if (sve_access_check(s)) { | ||
31 | - unsigned vsz = vec_full_reg_size(s); | ||
32 | - gvec_fn(esz, vec_full_reg_offset(s, rd), | ||
33 | - vec_full_reg_offset(s, rn), | ||
34 | - vec_full_reg_offset(s, rm), vsz, vsz); | ||
35 | - } | ||
36 | - return true; | ||
37 | + unsigned vsz = vec_full_reg_size(s); | ||
38 | + gvec_fn(esz, vec_full_reg_offset(s, rd), | ||
39 | + vec_full_reg_offset(s, rn), | ||
40 | + vec_full_reg_offset(s, rm), vsz, vsz); | ||
41 | } | ||
42 | |||
43 | /* Invoke a vector move on two Zregs. */ | ||
44 | @@ -XXX,XX +XXX,XX @@ const uint64_t pred_esz_masks[4] = { | ||
45 | *** SVE Logical - Unpredicated Group | ||
46 | */ | ||
47 | |||
48 | +static bool do_zzz_fn(DisasContext *s, arg_rrr_esz *a, GVecGen3Fn *gvec_fn) | ||
49 | +{ | ||
50 | + if (sve_access_check(s)) { | ||
51 | + gen_gvec_fn_zzz(s, gvec_fn, a->esz, a->rd, a->rn, a->rm); | ||
52 | + } | ||
53 | + return true; | ||
54 | +} | ||
55 | + | ||
56 | static bool trans_AND_zzz(DisasContext *s, arg_rrr_esz *a) | ||
57 | { | ||
58 | - return do_vector3_z(s, tcg_gen_gvec_and, 0, a->rd, a->rn, a->rm); | ||
59 | + return do_zzz_fn(s, a, tcg_gen_gvec_and); | ||
60 | } | ||
61 | |||
62 | static bool trans_ORR_zzz(DisasContext *s, arg_rrr_esz *a) | ||
63 | { | ||
64 | - return do_vector3_z(s, tcg_gen_gvec_or, 0, a->rd, a->rn, a->rm); | ||
65 | + return do_zzz_fn(s, a, tcg_gen_gvec_or); | ||
66 | } | ||
67 | |||
68 | static bool trans_EOR_zzz(DisasContext *s, arg_rrr_esz *a) | ||
69 | { | ||
70 | - return do_vector3_z(s, tcg_gen_gvec_xor, 0, a->rd, a->rn, a->rm); | ||
71 | + return do_zzz_fn(s, a, tcg_gen_gvec_xor); | ||
72 | } | ||
73 | |||
74 | static bool trans_BIC_zzz(DisasContext *s, arg_rrr_esz *a) | ||
75 | { | ||
76 | - return do_vector3_z(s, tcg_gen_gvec_andc, 0, a->rd, a->rn, a->rm); | ||
77 | + return do_zzz_fn(s, a, tcg_gen_gvec_andc); | ||
78 | } | ||
79 | |||
80 | /* | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool trans_BIC_zzz(DisasContext *s, arg_rrr_esz *a) | ||
82 | |||
83 | static bool trans_ADD_zzz(DisasContext *s, arg_rrr_esz *a) | ||
84 | { | ||
85 | - return do_vector3_z(s, tcg_gen_gvec_add, a->esz, a->rd, a->rn, a->rm); | ||
86 | + return do_zzz_fn(s, a, tcg_gen_gvec_add); | ||
87 | } | ||
88 | |||
89 | static bool trans_SUB_zzz(DisasContext *s, arg_rrr_esz *a) | ||
90 | { | ||
91 | - return do_vector3_z(s, tcg_gen_gvec_sub, a->esz, a->rd, a->rn, a->rm); | ||
92 | + return do_zzz_fn(s, a, tcg_gen_gvec_sub); | ||
93 | } | ||
94 | |||
95 | static bool trans_SQADD_zzz(DisasContext *s, arg_rrr_esz *a) | ||
96 | { | ||
97 | - return do_vector3_z(s, tcg_gen_gvec_ssadd, a->esz, a->rd, a->rn, a->rm); | ||
98 | + return do_zzz_fn(s, a, tcg_gen_gvec_ssadd); | ||
99 | } | ||
100 | |||
101 | static bool trans_SQSUB_zzz(DisasContext *s, arg_rrr_esz *a) | ||
102 | { | ||
103 | - return do_vector3_z(s, tcg_gen_gvec_sssub, a->esz, a->rd, a->rn, a->rm); | ||
104 | + return do_zzz_fn(s, a, tcg_gen_gvec_sssub); | ||
105 | } | ||
106 | |||
107 | static bool trans_UQADD_zzz(DisasContext *s, arg_rrr_esz *a) | ||
108 | { | ||
109 | - return do_vector3_z(s, tcg_gen_gvec_usadd, a->esz, a->rd, a->rn, a->rm); | ||
110 | + return do_zzz_fn(s, a, tcg_gen_gvec_usadd); | ||
111 | } | ||
112 | |||
113 | static bool trans_UQSUB_zzz(DisasContext *s, arg_rrr_esz *a) | ||
114 | { | ||
115 | - return do_vector3_z(s, tcg_gen_gvec_ussub, a->esz, a->rd, a->rn, a->rm); | ||
116 | + return do_zzz_fn(s, a, tcg_gen_gvec_ussub); | ||
117 | } | ||
118 | |||
119 | /* | ||
120 | -- | ||
121 | 2.20.1 | ||
122 | |||
123 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | We want to ensure that access is checked by the time we ask | ||
4 | for a specific fp/vector register. We want to ensure that | ||
5 | we do not emit two lots of code to raise an exception. | ||
6 | |||
7 | But sometimes it's difficult to cleanly organize the code | ||
8 | such that we never pass through sve_check_access exactly once. | ||
9 | Allow multiple calls so long as the result is true, that is, | ||
10 | no exception to be raised. | ||
11 | |||
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Message-id: 20200815013145.539409-5-richard.henderson@linaro.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | target/arm/translate.h | 1 + | ||
18 | target/arm/translate-a64.c | 27 ++++++++++++++++----------- | ||
19 | 2 files changed, 17 insertions(+), 11 deletions(-) | ||
20 | |||
21 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/target/arm/translate.h | ||
24 | +++ b/target/arm/translate.h | ||
25 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
26 | * that it is set at the point where we actually touch the FP regs. | ||
27 | */ | ||
28 | bool fp_access_checked; | ||
29 | + bool sve_access_checked; | ||
30 | /* ARMv8 single-step state (this is distinct from the QEMU gdbstub | ||
31 | * single-step support). | ||
32 | */ | ||
33 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/translate-a64.c | ||
36 | +++ b/target/arm/translate-a64.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static void do_vec_ld(DisasContext *s, int destidx, int element, | ||
38 | * unallocated-encoding checks (otherwise the syndrome information | ||
39 | * for the resulting exception will be incorrect). | ||
40 | */ | ||
41 | -static inline bool fp_access_check(DisasContext *s) | ||
42 | +static bool fp_access_check(DisasContext *s) | ||
43 | { | ||
44 | - assert(!s->fp_access_checked); | ||
45 | - s->fp_access_checked = true; | ||
46 | + if (s->fp_excp_el) { | ||
47 | + assert(!s->fp_access_checked); | ||
48 | + s->fp_access_checked = true; | ||
49 | |||
50 | - if (!s->fp_excp_el) { | ||
51 | - return true; | ||
52 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
53 | + syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
54 | + return false; | ||
55 | } | ||
56 | - | ||
57 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
58 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
59 | - return false; | ||
60 | + s->fp_access_checked = true; | ||
61 | + return true; | ||
62 | } | ||
63 | |||
64 | /* Check that SVE access is enabled. If it is, return true. | ||
65 | @@ -XXX,XX +XXX,XX @@ static inline bool fp_access_check(DisasContext *s) | ||
66 | bool sve_access_check(DisasContext *s) | ||
67 | { | ||
68 | if (s->sve_excp_el) { | ||
69 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_sve_access_trap(), | ||
70 | - s->sve_excp_el); | ||
71 | + assert(!s->sve_access_checked); | ||
72 | + s->sve_access_checked = true; | ||
73 | + | ||
74 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
75 | + syn_sve_access_trap(), s->sve_excp_el); | ||
76 | return false; | ||
77 | } | ||
78 | + s->sve_access_checked = true; | ||
79 | return fp_access_check(s); | ||
80 | } | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void disas_a64_insn(CPUARMState *env, DisasContext *s) | ||
83 | s->base.pc_next += 4; | ||
84 | |||
85 | s->fp_access_checked = false; | ||
86 | + s->sve_access_checked = false; | ||
87 | |||
88 | if (dc_isar_feature(aa64_bti, s)) { | ||
89 | if (s->base.num_insns == 1) { | ||
90 | -- | ||
91 | 2.20.1 | ||
92 | |||
93 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | This is the only user of the function. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20200815013145.539409-6-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-sve.c | 19 ++++++------------- | ||
11 | 1 file changed, 6 insertions(+), 13 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-sve.c | ||
16 | +++ b/target/arm/translate-sve.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void do_dupi_z(DisasContext *s, int rd, uint64_t word) | ||
18 | tcg_gen_gvec_dup_imm(MO_64, vec_full_reg_offset(s, rd), vsz, vsz, word); | ||
19 | } | ||
20 | |||
21 | -/* Invoke a vector expander on two Pregs. */ | ||
22 | -static bool do_vector2_p(DisasContext *s, GVecGen2Fn *gvec_fn, | ||
23 | - int esz, int rd, int rn) | ||
24 | -{ | ||
25 | - if (sve_access_check(s)) { | ||
26 | - unsigned psz = pred_gvec_reg_size(s); | ||
27 | - gvec_fn(esz, pred_full_reg_offset(s, rd), | ||
28 | - pred_full_reg_offset(s, rn), psz, psz); | ||
29 | - } | ||
30 | - return true; | ||
31 | -} | ||
32 | - | ||
33 | /* Invoke a vector expander on three Pregs. */ | ||
34 | static bool do_vector3_p(DisasContext *s, GVecGen3Fn *gvec_fn, | ||
35 | int esz, int rd, int rn, int rm) | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool do_vecop4_p(DisasContext *s, const GVecGen4 *gvec_op, | ||
37 | /* Invoke a vector move on two Pregs. */ | ||
38 | static bool do_mov_p(DisasContext *s, int rd, int rn) | ||
39 | { | ||
40 | - return do_vector2_p(s, tcg_gen_gvec_mov, 0, rd, rn); | ||
41 | + if (sve_access_check(s)) { | ||
42 | + unsigned psz = pred_gvec_reg_size(s); | ||
43 | + tcg_gen_gvec_mov(MO_8, pred_full_reg_offset(s, rd), | ||
44 | + pred_full_reg_offset(s, rn), psz, psz); | ||
45 | + } | ||
46 | + return true; | ||
47 | } | ||
48 | |||
49 | /* Set the cpu flags as per a return from an SVE helper. */ | ||
50 | -- | ||
51 | 2.20.1 | ||
52 | |||
53 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Move the check for !S into do_pppp_flags, which allows to merge in | ||
4 | do_vecop4_p. Split out gen_gvec_fn_ppp without sve_access_check, | ||
5 | to mirror gen_gvec_fn_zzz. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20200815013145.539409-7-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-sve.c | 111 ++++++++++++++----------------------- | ||
13 | 1 file changed, 43 insertions(+), 68 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate-sve.c | ||
18 | +++ b/target/arm/translate-sve.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void do_dupi_z(DisasContext *s, int rd, uint64_t word) | ||
20 | } | ||
21 | |||
22 | /* Invoke a vector expander on three Pregs. */ | ||
23 | -static bool do_vector3_p(DisasContext *s, GVecGen3Fn *gvec_fn, | ||
24 | - int esz, int rd, int rn, int rm) | ||
25 | +static void gen_gvec_fn_ppp(DisasContext *s, GVecGen3Fn *gvec_fn, | ||
26 | + int rd, int rn, int rm) | ||
27 | { | ||
28 | - if (sve_access_check(s)) { | ||
29 | - unsigned psz = pred_gvec_reg_size(s); | ||
30 | - gvec_fn(esz, pred_full_reg_offset(s, rd), | ||
31 | - pred_full_reg_offset(s, rn), | ||
32 | - pred_full_reg_offset(s, rm), psz, psz); | ||
33 | - } | ||
34 | - return true; | ||
35 | -} | ||
36 | - | ||
37 | -/* Invoke a vector operation on four Pregs. */ | ||
38 | -static bool do_vecop4_p(DisasContext *s, const GVecGen4 *gvec_op, | ||
39 | - int rd, int rn, int rm, int rg) | ||
40 | -{ | ||
41 | - if (sve_access_check(s)) { | ||
42 | - unsigned psz = pred_gvec_reg_size(s); | ||
43 | - tcg_gen_gvec_4(pred_full_reg_offset(s, rd), | ||
44 | - pred_full_reg_offset(s, rn), | ||
45 | - pred_full_reg_offset(s, rm), | ||
46 | - pred_full_reg_offset(s, rg), | ||
47 | - psz, psz, gvec_op); | ||
48 | - } | ||
49 | - return true; | ||
50 | + unsigned psz = pred_gvec_reg_size(s); | ||
51 | + gvec_fn(MO_64, pred_full_reg_offset(s, rd), | ||
52 | + pred_full_reg_offset(s, rn), | ||
53 | + pred_full_reg_offset(s, rm), psz, psz); | ||
54 | } | ||
55 | |||
56 | /* Invoke a vector move on two Pregs. */ | ||
57 | @@ -XXX,XX +XXX,XX @@ static bool do_pppp_flags(DisasContext *s, arg_rprr_s *a, | ||
58 | int mofs = pred_full_reg_offset(s, a->rm); | ||
59 | int gofs = pred_full_reg_offset(s, a->pg); | ||
60 | |||
61 | + if (!a->s) { | ||
62 | + tcg_gen_gvec_4(dofs, nofs, mofs, gofs, psz, psz, gvec_op); | ||
63 | + return true; | ||
64 | + } | ||
65 | + | ||
66 | if (psz == 8) { | ||
67 | /* Do the operation and the flags generation in temps. */ | ||
68 | TCGv_i64 pd = tcg_temp_new_i64(); | ||
69 | @@ -XXX,XX +XXX,XX @@ static bool trans_AND_pppp(DisasContext *s, arg_rprr_s *a) | ||
70 | .fno = gen_helper_sve_and_pppp, | ||
71 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
72 | }; | ||
73 | - if (a->s) { | ||
74 | - return do_pppp_flags(s, a, &op); | ||
75 | - } else if (a->rn == a->rm) { | ||
76 | - if (a->pg == a->rn) { | ||
77 | - return do_mov_p(s, a->rd, a->rn); | ||
78 | - } else { | ||
79 | - return do_vector3_p(s, tcg_gen_gvec_and, 0, a->rd, a->rn, a->pg); | ||
80 | + | ||
81 | + if (!a->s) { | ||
82 | + if (!sve_access_check(s)) { | ||
83 | + return true; | ||
84 | + } | ||
85 | + if (a->rn == a->rm) { | ||
86 | + if (a->pg == a->rn) { | ||
87 | + do_mov_p(s, a->rd, a->rn); | ||
88 | + } else { | ||
89 | + gen_gvec_fn_ppp(s, tcg_gen_gvec_and, a->rd, a->rn, a->pg); | ||
90 | + } | ||
91 | + return true; | ||
92 | + } else if (a->pg == a->rn || a->pg == a->rm) { | ||
93 | + gen_gvec_fn_ppp(s, tcg_gen_gvec_and, a->rd, a->rn, a->rm); | ||
94 | + return true; | ||
95 | } | ||
96 | - } else if (a->pg == a->rn || a->pg == a->rm) { | ||
97 | - return do_vector3_p(s, tcg_gen_gvec_and, 0, a->rd, a->rn, a->rm); | ||
98 | - } else { | ||
99 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
100 | } | ||
101 | + return do_pppp_flags(s, a, &op); | ||
102 | } | ||
103 | |||
104 | static void gen_bic_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
105 | @@ -XXX,XX +XXX,XX @@ static bool trans_BIC_pppp(DisasContext *s, arg_rprr_s *a) | ||
106 | .fno = gen_helper_sve_bic_pppp, | ||
107 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
108 | }; | ||
109 | - if (a->s) { | ||
110 | - return do_pppp_flags(s, a, &op); | ||
111 | - } else if (a->pg == a->rn) { | ||
112 | - return do_vector3_p(s, tcg_gen_gvec_andc, 0, a->rd, a->rn, a->rm); | ||
113 | - } else { | ||
114 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
115 | + | ||
116 | + if (!a->s && a->pg == a->rn) { | ||
117 | + if (sve_access_check(s)) { | ||
118 | + gen_gvec_fn_ppp(s, tcg_gen_gvec_andc, a->rd, a->rn, a->rm); | ||
119 | + } | ||
120 | + return true; | ||
121 | } | ||
122 | + return do_pppp_flags(s, a, &op); | ||
123 | } | ||
124 | |||
125 | static void gen_eor_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
126 | @@ -XXX,XX +XXX,XX @@ static bool trans_EOR_pppp(DisasContext *s, arg_rprr_s *a) | ||
127 | .fno = gen_helper_sve_eor_pppp, | ||
128 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
129 | }; | ||
130 | - if (a->s) { | ||
131 | - return do_pppp_flags(s, a, &op); | ||
132 | - } else { | ||
133 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
134 | - } | ||
135 | + return do_pppp_flags(s, a, &op); | ||
136 | } | ||
137 | |||
138 | static void gen_sel_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
139 | @@ -XXX,XX +XXX,XX @@ static bool trans_SEL_pppp(DisasContext *s, arg_rprr_s *a) | ||
140 | .fno = gen_helper_sve_sel_pppp, | ||
141 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
142 | }; | ||
143 | + | ||
144 | if (a->s) { | ||
145 | return false; | ||
146 | - } else { | ||
147 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
148 | } | ||
149 | + return do_pppp_flags(s, a, &op); | ||
150 | } | ||
151 | |||
152 | static void gen_orr_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
153 | @@ -XXX,XX +XXX,XX @@ static bool trans_ORR_pppp(DisasContext *s, arg_rprr_s *a) | ||
154 | .fno = gen_helper_sve_orr_pppp, | ||
155 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
156 | }; | ||
157 | - if (a->s) { | ||
158 | - return do_pppp_flags(s, a, &op); | ||
159 | - } else if (a->pg == a->rn && a->rn == a->rm) { | ||
160 | + | ||
161 | + if (!a->s && a->pg == a->rn && a->rn == a->rm) { | ||
162 | return do_mov_p(s, a->rd, a->rn); | ||
163 | - } else { | ||
164 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
165 | } | ||
166 | + return do_pppp_flags(s, a, &op); | ||
167 | } | ||
168 | |||
169 | static void gen_orn_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
170 | @@ -XXX,XX +XXX,XX @@ static bool trans_ORN_pppp(DisasContext *s, arg_rprr_s *a) | ||
171 | .fno = gen_helper_sve_orn_pppp, | ||
172 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
173 | }; | ||
174 | - if (a->s) { | ||
175 | - return do_pppp_flags(s, a, &op); | ||
176 | - } else { | ||
177 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
178 | - } | ||
179 | + return do_pppp_flags(s, a, &op); | ||
180 | } | ||
181 | |||
182 | static void gen_nor_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
183 | @@ -XXX,XX +XXX,XX @@ static bool trans_NOR_pppp(DisasContext *s, arg_rprr_s *a) | ||
184 | .fno = gen_helper_sve_nor_pppp, | ||
185 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
186 | }; | ||
187 | - if (a->s) { | ||
188 | - return do_pppp_flags(s, a, &op); | ||
189 | - } else { | ||
190 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
191 | - } | ||
192 | + return do_pppp_flags(s, a, &op); | ||
193 | } | ||
194 | |||
195 | static void gen_nand_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
196 | @@ -XXX,XX +XXX,XX @@ static bool trans_NAND_pppp(DisasContext *s, arg_rprr_s *a) | ||
197 | .fno = gen_helper_sve_nand_pppp, | ||
198 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
199 | }; | ||
200 | - if (a->s) { | ||
201 | - return do_pppp_flags(s, a, &op); | ||
202 | - } else { | ||
203 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
204 | - } | ||
205 | + return do_pppp_flags(s, a, &op); | ||
206 | } | ||
207 | |||
208 | /* | ||
209 | -- | ||
210 | 2.20.1 | ||
211 | |||
212 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | The gvec operation was added after the initial implementation | ||
4 | of the SEL instruction and was missed in the conversion. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20200815013145.539409-8-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate-sve.c | 31 ++++++++----------------------- | ||
12 | 1 file changed, 8 insertions(+), 23 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/translate-sve.c | ||
17 | +++ b/target/arm/translate-sve.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static bool trans_EOR_pppp(DisasContext *s, arg_rprr_s *a) | ||
19 | return do_pppp_flags(s, a, &op); | ||
20 | } | ||
21 | |||
22 | -static void gen_sel_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
23 | -{ | ||
24 | - tcg_gen_and_i64(pn, pn, pg); | ||
25 | - tcg_gen_andc_i64(pm, pm, pg); | ||
26 | - tcg_gen_or_i64(pd, pn, pm); | ||
27 | -} | ||
28 | - | ||
29 | -static void gen_sel_pg_vec(unsigned vece, TCGv_vec pd, TCGv_vec pn, | ||
30 | - TCGv_vec pm, TCGv_vec pg) | ||
31 | -{ | ||
32 | - tcg_gen_and_vec(vece, pn, pn, pg); | ||
33 | - tcg_gen_andc_vec(vece, pm, pm, pg); | ||
34 | - tcg_gen_or_vec(vece, pd, pn, pm); | ||
35 | -} | ||
36 | - | ||
37 | static bool trans_SEL_pppp(DisasContext *s, arg_rprr_s *a) | ||
38 | { | ||
39 | - static const GVecGen4 op = { | ||
40 | - .fni8 = gen_sel_pg_i64, | ||
41 | - .fniv = gen_sel_pg_vec, | ||
42 | - .fno = gen_helper_sve_sel_pppp, | ||
43 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
44 | - }; | ||
45 | - | ||
46 | if (a->s) { | ||
47 | return false; | ||
48 | } | ||
49 | - return do_pppp_flags(s, a, &op); | ||
50 | + if (sve_access_check(s)) { | ||
51 | + unsigned psz = pred_gvec_reg_size(s); | ||
52 | + tcg_gen_gvec_bitsel(MO_8, pred_full_reg_offset(s, a->rd), | ||
53 | + pred_full_reg_offset(s, a->pg), | ||
54 | + pred_full_reg_offset(s, a->rn), | ||
55 | + pred_full_reg_offset(s, a->rm), psz, psz); | ||
56 | + } | ||
57 | + return true; | ||
58 | } | ||
59 | |||
60 | static void gen_orr_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
61 | -- | ||
62 | 2.20.1 | ||
63 | |||
64 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Model after gen_gvec_fn_zzz et al. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20200815013145.539409-9-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-sve.c | 35 ++++++++++++++++------------------- | ||
11 | 1 file changed, 16 insertions(+), 19 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-sve.c | ||
16 | +++ b/target/arm/translate-sve.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static int pred_gvec_reg_size(DisasContext *s) | ||
18 | return size_for_gvec(pred_full_reg_size(s)); | ||
19 | } | ||
20 | |||
21 | -/* Invoke a vector expander on two Zregs. */ | ||
22 | +/* Invoke an out-of-line helper on 3 Zregs and a predicate. */ | ||
23 | +static void gen_gvec_ool_zzzp(DisasContext *s, gen_helper_gvec_4 *fn, | ||
24 | + int rd, int rn, int rm, int pg, int data) | ||
25 | +{ | ||
26 | + unsigned vsz = vec_full_reg_size(s); | ||
27 | + tcg_gen_gvec_4_ool(vec_full_reg_offset(s, rd), | ||
28 | + vec_full_reg_offset(s, rn), | ||
29 | + vec_full_reg_offset(s, rm), | ||
30 | + pred_full_reg_offset(s, pg), | ||
31 | + vsz, vsz, data, fn); | ||
32 | +} | ||
33 | |||
34 | +/* Invoke a vector expander on two Zregs. */ | ||
35 | static void gen_gvec_fn_zz(DisasContext *s, GVecGen2Fn *gvec_fn, | ||
36 | int esz, int rd, int rn) | ||
37 | { | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_UQSUB_zzz(DisasContext *s, arg_rrr_esz *a) | ||
39 | |||
40 | static bool do_zpzz_ool(DisasContext *s, arg_rprr_esz *a, gen_helper_gvec_4 *fn) | ||
41 | { | ||
42 | - unsigned vsz = vec_full_reg_size(s); | ||
43 | if (fn == NULL) { | ||
44 | return false; | ||
45 | } | ||
46 | if (sve_access_check(s)) { | ||
47 | - tcg_gen_gvec_4_ool(vec_full_reg_offset(s, a->rd), | ||
48 | - vec_full_reg_offset(s, a->rn), | ||
49 | - vec_full_reg_offset(s, a->rm), | ||
50 | - pred_full_reg_offset(s, a->pg), | ||
51 | - vsz, vsz, 0, fn); | ||
52 | + gen_gvec_ool_zzzp(s, fn, a->rd, a->rn, a->rm, a->pg, 0); | ||
53 | } | ||
54 | return true; | ||
55 | } | ||
56 | @@ -XXX,XX +XXX,XX @@ static void do_sel_z(DisasContext *s, int rd, int rn, int rm, int pg, int esz) | ||
57 | gen_helper_sve_sel_zpzz_b, gen_helper_sve_sel_zpzz_h, | ||
58 | gen_helper_sve_sel_zpzz_s, gen_helper_sve_sel_zpzz_d | ||
59 | }; | ||
60 | - unsigned vsz = vec_full_reg_size(s); | ||
61 | - tcg_gen_gvec_4_ool(vec_full_reg_offset(s, rd), | ||
62 | - vec_full_reg_offset(s, rn), | ||
63 | - vec_full_reg_offset(s, rm), | ||
64 | - pred_full_reg_offset(s, pg), | ||
65 | - vsz, vsz, 0, fns[esz]); | ||
66 | + gen_gvec_ool_zzzp(s, fns[esz], rd, rn, rm, pg, 0); | ||
67 | } | ||
68 | |||
69 | #define DO_ZPZZ(NAME, name) \ | ||
70 | @@ -XXX,XX +XXX,XX @@ static bool trans_RBIT(DisasContext *s, arg_rpr_esz *a) | ||
71 | static bool trans_SPLICE(DisasContext *s, arg_rprr_esz *a) | ||
72 | { | ||
73 | if (sve_access_check(s)) { | ||
74 | - unsigned vsz = vec_full_reg_size(s); | ||
75 | - tcg_gen_gvec_4_ool(vec_full_reg_offset(s, a->rd), | ||
76 | - vec_full_reg_offset(s, a->rn), | ||
77 | - vec_full_reg_offset(s, a->rm), | ||
78 | - pred_full_reg_offset(s, a->pg), | ||
79 | - vsz, vsz, a->esz, gen_helper_sve_splice); | ||
80 | + gen_gvec_ool_zzzp(s, gen_helper_sve_splice, | ||
81 | + a->rd, a->rn, a->rm, a->pg, 0); | ||
82 | } | ||
83 | return true; | ||
84 | } | ||
85 | -- | ||
86 | 2.20.1 | ||
87 | |||
88 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | The existing clr functions have only one vector argument, and so | ||
4 | can only clear in place. The existing movz functions have two | ||
5 | vector arguments, and so can clear while moving. Merge them, with | ||
6 | a flag that controls the sense of active vs inactive elements | ||
7 | being cleared. | ||
8 | |||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Message-id: 20200815013145.539409-10-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/helper-sve.h | 5 --- | ||
15 | target/arm/sve_helper.c | 70 ++++++++------------------------------ | ||
16 | target/arm/translate-sve.c | 53 +++++++++++------------------ | ||
17 | 3 files changed, 34 insertions(+), 94 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper-sve.h | ||
22 | +++ b/target/arm/helper-sve.h | ||
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(sve_uminv_h, TCG_CALL_NO_RWG, i64, ptr, ptr, i32) | ||
24 | DEF_HELPER_FLAGS_3(sve_uminv_s, TCG_CALL_NO_RWG, i64, ptr, ptr, i32) | ||
25 | DEF_HELPER_FLAGS_3(sve_uminv_d, TCG_CALL_NO_RWG, i64, ptr, ptr, i32) | ||
26 | |||
27 | -DEF_HELPER_FLAGS_3(sve_clr_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
28 | -DEF_HELPER_FLAGS_3(sve_clr_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
29 | -DEF_HELPER_FLAGS_3(sve_clr_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
30 | -DEF_HELPER_FLAGS_3(sve_clr_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
31 | - | ||
32 | DEF_HELPER_FLAGS_4(sve_movz_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
33 | DEF_HELPER_FLAGS_4(sve_movz_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
34 | DEF_HELPER_FLAGS_4(sve_movz_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
35 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/sve_helper.c | ||
38 | +++ b/target/arm/sve_helper.c | ||
39 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sve_pnext)(void *vd, void *vg, uint32_t pred_desc) | ||
40 | return flags; | ||
41 | } | ||
42 | |||
43 | -/* Store zero into every active element of Zd. We will use this for two | ||
44 | - * and three-operand predicated instructions for which logic dictates a | ||
45 | - * zero result. In particular, logical shift by element size, which is | ||
46 | - * otherwise undefined on the host. | ||
47 | - * | ||
48 | - * For element sizes smaller than uint64_t, we use tables to expand | ||
49 | - * the N bits of the controlling predicate to a byte mask, and clear | ||
50 | - * those bytes. | ||
51 | +/* | ||
52 | + * Copy Zn into Zd, and store zero into inactive elements. | ||
53 | + * If inv, store zeros into the active elements. | ||
54 | */ | ||
55 | -void HELPER(sve_clr_b)(void *vd, void *vg, uint32_t desc) | ||
56 | -{ | ||
57 | - intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
58 | - uint64_t *d = vd; | ||
59 | - uint8_t *pg = vg; | ||
60 | - for (i = 0; i < opr_sz; i += 1) { | ||
61 | - d[i] &= ~expand_pred_b(pg[H1(i)]); | ||
62 | - } | ||
63 | -} | ||
64 | - | ||
65 | -void HELPER(sve_clr_h)(void *vd, void *vg, uint32_t desc) | ||
66 | -{ | ||
67 | - intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
68 | - uint64_t *d = vd; | ||
69 | - uint8_t *pg = vg; | ||
70 | - for (i = 0; i < opr_sz; i += 1) { | ||
71 | - d[i] &= ~expand_pred_h(pg[H1(i)]); | ||
72 | - } | ||
73 | -} | ||
74 | - | ||
75 | -void HELPER(sve_clr_s)(void *vd, void *vg, uint32_t desc) | ||
76 | -{ | ||
77 | - intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
78 | - uint64_t *d = vd; | ||
79 | - uint8_t *pg = vg; | ||
80 | - for (i = 0; i < opr_sz; i += 1) { | ||
81 | - d[i] &= ~expand_pred_s(pg[H1(i)]); | ||
82 | - } | ||
83 | -} | ||
84 | - | ||
85 | -void HELPER(sve_clr_d)(void *vd, void *vg, uint32_t desc) | ||
86 | -{ | ||
87 | - intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
88 | - uint64_t *d = vd; | ||
89 | - uint8_t *pg = vg; | ||
90 | - for (i = 0; i < opr_sz; i += 1) { | ||
91 | - if (pg[H1(i)] & 1) { | ||
92 | - d[i] = 0; | ||
93 | - } | ||
94 | - } | ||
95 | -} | ||
96 | - | ||
97 | -/* Copy Zn into Zd, and store zero into inactive elements. */ | ||
98 | void HELPER(sve_movz_b)(void *vd, void *vn, void *vg, uint32_t desc) | ||
99 | { | ||
100 | intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
101 | + uint64_t inv = -(uint64_t)(simd_data(desc) & 1); | ||
102 | uint64_t *d = vd, *n = vn; | ||
103 | uint8_t *pg = vg; | ||
104 | + | ||
105 | for (i = 0; i < opr_sz; i += 1) { | ||
106 | - d[i] = n[i] & expand_pred_b(pg[H1(i)]); | ||
107 | + d[i] = n[i] & (expand_pred_b(pg[H1(i)]) ^ inv); | ||
108 | } | ||
109 | } | ||
110 | |||
111 | void HELPER(sve_movz_h)(void *vd, void *vn, void *vg, uint32_t desc) | ||
112 | { | ||
113 | intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
114 | + uint64_t inv = -(uint64_t)(simd_data(desc) & 1); | ||
115 | uint64_t *d = vd, *n = vn; | ||
116 | uint8_t *pg = vg; | ||
117 | + | ||
118 | for (i = 0; i < opr_sz; i += 1) { | ||
119 | - d[i] = n[i] & expand_pred_h(pg[H1(i)]); | ||
120 | + d[i] = n[i] & (expand_pred_h(pg[H1(i)]) ^ inv); | ||
121 | } | ||
122 | } | ||
123 | |||
124 | void HELPER(sve_movz_s)(void *vd, void *vn, void *vg, uint32_t desc) | ||
125 | { | ||
126 | intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
127 | + uint64_t inv = -(uint64_t)(simd_data(desc) & 1); | ||
128 | uint64_t *d = vd, *n = vn; | ||
129 | uint8_t *pg = vg; | ||
130 | + | ||
131 | for (i = 0; i < opr_sz; i += 1) { | ||
132 | - d[i] = n[i] & expand_pred_s(pg[H1(i)]); | ||
133 | + d[i] = n[i] & (expand_pred_s(pg[H1(i)]) ^ inv); | ||
134 | } | ||
135 | } | ||
136 | |||
137 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve_movz_d)(void *vd, void *vn, void *vg, uint32_t desc) | ||
138 | intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
139 | uint64_t *d = vd, *n = vn; | ||
140 | uint8_t *pg = vg; | ||
141 | + uint8_t inv = simd_data(desc); | ||
142 | + | ||
143 | for (i = 0; i < opr_sz; i += 1) { | ||
144 | - d[i] = n[i] & -(uint64_t)(pg[H1(i)] & 1); | ||
145 | + d[i] = n[i] & -(uint64_t)((pg[H1(i)] ^ inv) & 1); | ||
146 | } | ||
147 | } | ||
148 | |||
149 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/target/arm/translate-sve.c | ||
152 | +++ b/target/arm/translate-sve.c | ||
153 | @@ -XXX,XX +XXX,XX @@ static bool trans_SADDV(DisasContext *s, arg_rpr_esz *a) | ||
154 | *** SVE Shift by Immediate - Predicated Group | ||
155 | */ | ||
156 | |||
157 | -/* Store zero into every active element of Zd. We will use this for two | ||
158 | - * and three-operand predicated instructions for which logic dictates a | ||
159 | - * zero result. | ||
160 | +/* | ||
161 | + * Copy Zn into Zd, storing zeros into inactive elements. | ||
162 | + * If invert, store zeros into the active elements. | ||
163 | */ | ||
164 | -static bool do_clr_zp(DisasContext *s, int rd, int pg, int esz) | ||
165 | -{ | ||
166 | - static gen_helper_gvec_2 * const fns[4] = { | ||
167 | - gen_helper_sve_clr_b, gen_helper_sve_clr_h, | ||
168 | - gen_helper_sve_clr_s, gen_helper_sve_clr_d, | ||
169 | - }; | ||
170 | - if (sve_access_check(s)) { | ||
171 | - unsigned vsz = vec_full_reg_size(s); | ||
172 | - tcg_gen_gvec_2_ool(vec_full_reg_offset(s, rd), | ||
173 | - pred_full_reg_offset(s, pg), | ||
174 | - vsz, vsz, 0, fns[esz]); | ||
175 | - } | ||
176 | - return true; | ||
177 | -} | ||
178 | - | ||
179 | -/* Copy Zn into Zd, storing zeros into inactive elements. */ | ||
180 | -static void do_movz_zpz(DisasContext *s, int rd, int rn, int pg, int esz) | ||
181 | +static bool do_movz_zpz(DisasContext *s, int rd, int rn, int pg, | ||
182 | + int esz, bool invert) | ||
183 | { | ||
184 | static gen_helper_gvec_3 * const fns[4] = { | ||
185 | gen_helper_sve_movz_b, gen_helper_sve_movz_h, | ||
186 | gen_helper_sve_movz_s, gen_helper_sve_movz_d, | ||
187 | }; | ||
188 | - unsigned vsz = vec_full_reg_size(s); | ||
189 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | ||
190 | - vec_full_reg_offset(s, rn), | ||
191 | - pred_full_reg_offset(s, pg), | ||
192 | - vsz, vsz, 0, fns[esz]); | ||
193 | + | ||
194 | + if (sve_access_check(s)) { | ||
195 | + unsigned vsz = vec_full_reg_size(s); | ||
196 | + tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | ||
197 | + vec_full_reg_offset(s, rn), | ||
198 | + pred_full_reg_offset(s, pg), | ||
199 | + vsz, vsz, invert, fns[esz]); | ||
200 | + } | ||
201 | + return true; | ||
202 | } | ||
203 | |||
204 | static bool do_zpzi_ool(DisasContext *s, arg_rpri_esz *a, | ||
205 | @@ -XXX,XX +XXX,XX @@ static bool trans_LSR_zpzi(DisasContext *s, arg_rpri_esz *a) | ||
206 | /* Shift by element size is architecturally valid. | ||
207 | For logical shifts, it is a zeroing operation. */ | ||
208 | if (a->imm >= (8 << a->esz)) { | ||
209 | - return do_clr_zp(s, a->rd, a->pg, a->esz); | ||
210 | + return do_movz_zpz(s, a->rd, a->rd, a->pg, a->esz, true); | ||
211 | } else { | ||
212 | return do_zpzi_ool(s, a, fns[a->esz]); | ||
213 | } | ||
214 | @@ -XXX,XX +XXX,XX @@ static bool trans_LSL_zpzi(DisasContext *s, arg_rpri_esz *a) | ||
215 | /* Shift by element size is architecturally valid. | ||
216 | For logical shifts, it is a zeroing operation. */ | ||
217 | if (a->imm >= (8 << a->esz)) { | ||
218 | - return do_clr_zp(s, a->rd, a->pg, a->esz); | ||
219 | + return do_movz_zpz(s, a->rd, a->rd, a->pg, a->esz, true); | ||
220 | } else { | ||
221 | return do_zpzi_ool(s, a, fns[a->esz]); | ||
222 | } | ||
223 | @@ -XXX,XX +XXX,XX @@ static bool trans_ASRD(DisasContext *s, arg_rpri_esz *a) | ||
224 | /* Shift by element size is architecturally valid. For arithmetic | ||
225 | right shift for division, it is a zeroing operation. */ | ||
226 | if (a->imm >= (8 << a->esz)) { | ||
227 | - return do_clr_zp(s, a->rd, a->pg, a->esz); | ||
228 | + return do_movz_zpz(s, a->rd, a->rd, a->pg, a->esz, true); | ||
229 | } else { | ||
230 | return do_zpzi_ool(s, a, fns[a->esz]); | ||
231 | } | ||
232 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a) | ||
233 | |||
234 | /* Zero the inactive elements. */ | ||
235 | gen_set_label(over); | ||
236 | - do_movz_zpz(s, a->rd, a->rd, a->pg, esz); | ||
237 | - return true; | ||
238 | + return do_movz_zpz(s, a->rd, a->rd, a->pg, esz, false); | ||
239 | } | ||
240 | |||
241 | static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
242 | @@ -XXX,XX +XXX,XX @@ static bool trans_MOVPRFX_m(DisasContext *s, arg_rpr_esz *a) | ||
243 | |||
244 | static bool trans_MOVPRFX_z(DisasContext *s, arg_rpr_esz *a) | ||
245 | { | ||
246 | - if (sve_access_check(s)) { | ||
247 | - do_movz_zpz(s, a->rd, a->rn, a->pg, a->esz); | ||
248 | - } | ||
249 | - return true; | ||
250 | + return do_movz_zpz(s, a->rd, a->rn, a->pg, a->esz, false); | ||
251 | } | ||
252 | -- | ||
253 | 2.20.1 | ||
254 | |||
255 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Model after gen_gvec_fn_zzz et al. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20200815013145.539409-11-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-sve.c | 29 ++++++++++++++--------------- | ||
11 | 1 file changed, 14 insertions(+), 15 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-sve.c | ||
16 | +++ b/target/arm/translate-sve.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static int pred_gvec_reg_size(DisasContext *s) | ||
18 | return size_for_gvec(pred_full_reg_size(s)); | ||
19 | } | ||
20 | |||
21 | +/* Invoke an out-of-line helper on 2 Zregs and a predicate. */ | ||
22 | +static void gen_gvec_ool_zzp(DisasContext *s, gen_helper_gvec_3 *fn, | ||
23 | + int rd, int rn, int pg, int data) | ||
24 | +{ | ||
25 | + unsigned vsz = vec_full_reg_size(s); | ||
26 | + tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | ||
27 | + vec_full_reg_offset(s, rn), | ||
28 | + pred_full_reg_offset(s, pg), | ||
29 | + vsz, vsz, data, fn); | ||
30 | +} | ||
31 | + | ||
32 | /* Invoke an out-of-line helper on 3 Zregs and a predicate. */ | ||
33 | static void gen_gvec_ool_zzzp(DisasContext *s, gen_helper_gvec_4 *fn, | ||
34 | int rd, int rn, int rm, int pg, int data) | ||
35 | @@ -XXX,XX +XXX,XX @@ static bool do_zpz_ool(DisasContext *s, arg_rpr_esz *a, gen_helper_gvec_3 *fn) | ||
36 | return false; | ||
37 | } | ||
38 | if (sve_access_check(s)) { | ||
39 | - unsigned vsz = vec_full_reg_size(s); | ||
40 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
41 | - vec_full_reg_offset(s, a->rn), | ||
42 | - pred_full_reg_offset(s, a->pg), | ||
43 | - vsz, vsz, 0, fn); | ||
44 | + gen_gvec_ool_zzp(s, fn, a->rd, a->rn, a->pg, 0); | ||
45 | } | ||
46 | return true; | ||
47 | } | ||
48 | @@ -XXX,XX +XXX,XX @@ static bool do_movz_zpz(DisasContext *s, int rd, int rn, int pg, | ||
49 | }; | ||
50 | |||
51 | if (sve_access_check(s)) { | ||
52 | - unsigned vsz = vec_full_reg_size(s); | ||
53 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | ||
54 | - vec_full_reg_offset(s, rn), | ||
55 | - pred_full_reg_offset(s, pg), | ||
56 | - vsz, vsz, invert, fns[esz]); | ||
57 | + gen_gvec_ool_zzp(s, fns[esz], rd, rn, pg, invert); | ||
58 | } | ||
59 | return true; | ||
60 | } | ||
61 | @@ -XXX,XX +XXX,XX @@ static bool do_zpzi_ool(DisasContext *s, arg_rpri_esz *a, | ||
62 | gen_helper_gvec_3 *fn) | ||
63 | { | ||
64 | if (sve_access_check(s)) { | ||
65 | - unsigned vsz = vec_full_reg_size(s); | ||
66 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
67 | - vec_full_reg_offset(s, a->rn), | ||
68 | - pred_full_reg_offset(s, a->pg), | ||
69 | - vsz, vsz, a->imm, fn); | ||
70 | + gen_gvec_ool_zzp(s, fn, a->rd, a->rn, a->pg, a->imm); | ||
71 | } | ||
72 | return true; | ||
73 | } | ||
74 | -- | ||
75 | 2.20.1 | ||
76 | |||
77 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20200815013145.539409-12-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 53 +++++++++++++------------------------- | ||
9 | 1 file changed, 18 insertions(+), 35 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-sve.c | ||
14 | +++ b/target/arm/translate-sve.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static int pred_gvec_reg_size(DisasContext *s) | ||
16 | return size_for_gvec(pred_full_reg_size(s)); | ||
17 | } | ||
18 | |||
19 | +/* Invoke an out-of-line helper on 3 Zregs. */ | ||
20 | +static void gen_gvec_ool_zzz(DisasContext *s, gen_helper_gvec_3 *fn, | ||
21 | + int rd, int rn, int rm, int data) | ||
22 | +{ | ||
23 | + unsigned vsz = vec_full_reg_size(s); | ||
24 | + tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | ||
25 | + vec_full_reg_offset(s, rn), | ||
26 | + vec_full_reg_offset(s, rm), | ||
27 | + vsz, vsz, data, fn); | ||
28 | +} | ||
29 | + | ||
30 | /* Invoke an out-of-line helper on 2 Zregs and a predicate. */ | ||
31 | static void gen_gvec_ool_zzp(DisasContext *s, gen_helper_gvec_3 *fn, | ||
32 | int rd, int rn, int pg, int data) | ||
33 | @@ -XXX,XX +XXX,XX @@ static bool do_zzw_ool(DisasContext *s, arg_rrr_esz *a, gen_helper_gvec_3 *fn) | ||
34 | return false; | ||
35 | } | ||
36 | if (sve_access_check(s)) { | ||
37 | - unsigned vsz = vec_full_reg_size(s); | ||
38 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
39 | - vec_full_reg_offset(s, a->rn), | ||
40 | - vec_full_reg_offset(s, a->rm), | ||
41 | - vsz, vsz, 0, fn); | ||
42 | + gen_gvec_ool_zzz(s, fn, a->rd, a->rn, a->rm, 0); | ||
43 | } | ||
44 | return true; | ||
45 | } | ||
46 | @@ -XXX,XX +XXX,XX @@ static bool trans_RDVL(DisasContext *s, arg_RDVL *a) | ||
47 | static bool do_adr(DisasContext *s, arg_rrri *a, gen_helper_gvec_3 *fn) | ||
48 | { | ||
49 | if (sve_access_check(s)) { | ||
50 | - unsigned vsz = vec_full_reg_size(s); | ||
51 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
52 | - vec_full_reg_offset(s, a->rn), | ||
53 | - vec_full_reg_offset(s, a->rm), | ||
54 | - vsz, vsz, a->imm, fn); | ||
55 | + gen_gvec_ool_zzz(s, fn, a->rd, a->rn, a->rm, a->imm); | ||
56 | } | ||
57 | return true; | ||
58 | } | ||
59 | @@ -XXX,XX +XXX,XX @@ static bool trans_FTSSEL(DisasContext *s, arg_rrr_esz *a) | ||
60 | return false; | ||
61 | } | ||
62 | if (sve_access_check(s)) { | ||
63 | - unsigned vsz = vec_full_reg_size(s); | ||
64 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
65 | - vec_full_reg_offset(s, a->rn), | ||
66 | - vec_full_reg_offset(s, a->rm), | ||
67 | - vsz, vsz, 0, fns[a->esz]); | ||
68 | + gen_gvec_ool_zzz(s, fns[a->esz], a->rd, a->rn, a->rm, 0); | ||
69 | } | ||
70 | return true; | ||
71 | } | ||
72 | @@ -XXX,XX +XXX,XX @@ static bool trans_TBL(DisasContext *s, arg_rrr_esz *a) | ||
73 | }; | ||
74 | |||
75 | if (sve_access_check(s)) { | ||
76 | - unsigned vsz = vec_full_reg_size(s); | ||
77 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
78 | - vec_full_reg_offset(s, a->rn), | ||
79 | - vec_full_reg_offset(s, a->rm), | ||
80 | - vsz, vsz, 0, fns[a->esz]); | ||
81 | + gen_gvec_ool_zzz(s, fns[a->esz], a->rd, a->rn, a->rm, 0); | ||
82 | } | ||
83 | return true; | ||
84 | } | ||
85 | @@ -XXX,XX +XXX,XX @@ static bool do_zzz_data_ool(DisasContext *s, arg_rrr_esz *a, int data, | ||
86 | gen_helper_gvec_3 *fn) | ||
87 | { | ||
88 | if (sve_access_check(s)) { | ||
89 | - unsigned vsz = vec_full_reg_size(s); | ||
90 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
91 | - vec_full_reg_offset(s, a->rn), | ||
92 | - vec_full_reg_offset(s, a->rm), | ||
93 | - vsz, vsz, data, fn); | ||
94 | + gen_gvec_ool_zzz(s, fn, a->rd, a->rn, a->rm, data); | ||
95 | } | ||
96 | return true; | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ static bool trans_DOT_zzz(DisasContext *s, arg_DOT_zzz *a) | ||
99 | }; | ||
100 | |||
101 | if (sve_access_check(s)) { | ||
102 | - unsigned vsz = vec_full_reg_size(s); | ||
103 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
104 | - vec_full_reg_offset(s, a->rn), | ||
105 | - vec_full_reg_offset(s, a->rm), | ||
106 | - vsz, vsz, 0, fns[a->u][a->sz]); | ||
107 | + gen_gvec_ool_zzz(s, fns[a->u][a->sz], a->rd, a->rn, a->rm, 0); | ||
108 | } | ||
109 | return true; | ||
110 | } | ||
111 | @@ -XXX,XX +XXX,XX @@ static bool trans_DOT_zzx(DisasContext *s, arg_DOT_zzx *a) | ||
112 | }; | ||
113 | |||
114 | if (sve_access_check(s)) { | ||
115 | - unsigned vsz = vec_full_reg_size(s); | ||
116 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
117 | - vec_full_reg_offset(s, a->rn), | ||
118 | - vec_full_reg_offset(s, a->rm), | ||
119 | - vsz, vsz, a->index, fns[a->u][a->sz]); | ||
120 | + gen_gvec_ool_zzz(s, fns[a->u][a->sz], a->rd, a->rn, a->rm, a->index); | ||
121 | } | ||
122 | return true; | ||
123 | } | ||
124 | -- | ||
125 | 2.20.1 | ||
126 | |||
127 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | QEMU already supports pl330. Instantiate it for Exynos4210. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | |||
5 | Relevant part of Linux arch/arm/boot/dts/exynos4.dtsi: | ||
6 | |||
7 | / { | ||
8 | soc: soc { | ||
9 | amba { | ||
10 | pdma0: pdma@12680000 { | ||
11 | compatible = "arm,pl330", "arm,primecell"; | ||
12 | reg = <0x12680000 0x1000>; | ||
13 | interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; | ||
14 | clocks = <&clock CLK_PDMA0>; | ||
15 | clock-names = "apb_pclk"; | ||
16 | #dma-cells = <1>; | ||
17 | #dma-channels = <8>; | ||
18 | #dma-requests = <32>; | ||
19 | }; | ||
20 | pdma1: pdma@12690000 { | ||
21 | compatible = "arm,pl330", "arm,primecell"; | ||
22 | reg = <0x12690000 0x1000>; | ||
23 | interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; | ||
24 | clocks = <&clock CLK_PDMA1>; | ||
25 | clock-names = "apb_pclk"; | ||
26 | #dma-cells = <1>; | ||
27 | #dma-channels = <8>; | ||
28 | #dma-requests = <32>; | ||
29 | }; | ||
30 | mdma1: mdma@12850000 { | ||
31 | compatible = "arm,pl330", "arm,primecell"; | ||
32 | reg = <0x12850000 0x1000>; | ||
33 | interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; | ||
34 | clocks = <&clock CLK_MDMA>; | ||
35 | clock-names = "apb_pclk"; | ||
36 | #dma-cells = <1>; | ||
37 | #dma-channels = <8>; | ||
38 | #dma-requests = <1>; | ||
39 | }; | ||
40 | }; | ||
41 | }; | ||
42 | }; | ||
43 | |||
44 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
45 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
46 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
47 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
48 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | Message-id: 20200815013145.539409-13-richard.henderson@linaro.org |
49 | Message-id: 20190520214342.13709-4-philmd@redhat.com | ||
50 | [PMD: Do not set default qdev properties, create the controllers in the SoC | ||
51 | rather than the board (Peter Maydell), add dtsi in commit message] | ||
52 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
53 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
54 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
55 | --- | 7 | --- |
56 | hw/arm/exynos4210.c | 26 ++++++++++++++++++++++++++ | 8 | target/arm/translate-sve.c | 20 ++++++++++++-------- |
57 | 1 file changed, 26 insertions(+) | 9 | 1 file changed, 12 insertions(+), 8 deletions(-) |
58 | 10 | ||
59 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
60 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
61 | --- a/hw/arm/exynos4210.c | 13 | --- a/target/arm/translate-sve.c |
62 | +++ b/hw/arm/exynos4210.c | 14 | +++ b/target/arm/translate-sve.c |
63 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static int pred_gvec_reg_size(DisasContext *s) |
64 | /* EHCI */ | 16 | return size_for_gvec(pred_full_reg_size(s)); |
65 | #define EXYNOS4210_EHCI_BASE_ADDR 0x12580000 | ||
66 | |||
67 | +/* DMA */ | ||
68 | +#define EXYNOS4210_PL330_BASE0_ADDR 0x12680000 | ||
69 | +#define EXYNOS4210_PL330_BASE1_ADDR 0x12690000 | ||
70 | +#define EXYNOS4210_PL330_BASE2_ADDR 0x12850000 | ||
71 | + | ||
72 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, | ||
73 | 0x09, 0x00, 0x00, 0x00 }; | ||
74 | |||
75 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_calc_affinity(int cpu) | ||
76 | return (0x9 << ARM_AFF1_SHIFT) | cpu; | ||
77 | } | 17 | } |
78 | 18 | ||
79 | +static void pl330_create(uint32_t base, qemu_irq irq, int nreq) | 19 | +/* Invoke an out-of-line helper on 2 Zregs. */ |
20 | +static void gen_gvec_ool_zz(DisasContext *s, gen_helper_gvec_2 *fn, | ||
21 | + int rd, int rn, int data) | ||
80 | +{ | 22 | +{ |
81 | + SysBusDevice *busdev; | 23 | + unsigned vsz = vec_full_reg_size(s); |
82 | + DeviceState *dev; | 24 | + tcg_gen_gvec_2_ool(vec_full_reg_offset(s, rd), |
83 | + | 25 | + vec_full_reg_offset(s, rn), |
84 | + dev = qdev_create(NULL, "pl330"); | 26 | + vsz, vsz, data, fn); |
85 | + qdev_prop_set_uint8(dev, "num_periph_req", nreq); | ||
86 | + qdev_init_nofail(dev); | ||
87 | + busdev = SYS_BUS_DEVICE(dev); | ||
88 | + sysbus_mmio_map(busdev, 0, base); | ||
89 | + sysbus_connect_irq(busdev, 0, irq); | ||
90 | +} | 27 | +} |
91 | + | 28 | + |
92 | Exynos4210State *exynos4210_init(MemoryRegion *system_mem) | 29 | /* Invoke an out-of-line helper on 3 Zregs. */ |
93 | { | 30 | static void gen_gvec_ool_zzz(DisasContext *s, gen_helper_gvec_3 *fn, |
94 | Exynos4210State *s = g_new0(Exynos4210State, 1); | 31 | int rd, int rn, int rm, int data) |
95 | @@ -XXX,XX +XXX,XX @@ Exynos4210State *exynos4210_init(MemoryRegion *system_mem) | 32 | @@ -XXX,XX +XXX,XX @@ static bool trans_FEXPA(DisasContext *s, arg_rr_esz *a) |
96 | sysbus_create_simple(TYPE_EXYNOS4210_EHCI, EXYNOS4210_EHCI_BASE_ADDR, | 33 | return false; |
97 | s->irq_table[exynos4210_get_irq(28, 3)]); | 34 | } |
98 | 35 | if (sve_access_check(s)) { | |
99 | + /*** DMA controllers ***/ | 36 | - unsigned vsz = vec_full_reg_size(s); |
100 | + pl330_create(EXYNOS4210_PL330_BASE0_ADDR, | 37 | - tcg_gen_gvec_2_ool(vec_full_reg_offset(s, a->rd), |
101 | + qemu_irq_invert(s->irq_table[exynos4210_get_irq(35, 1)]), 32); | 38 | - vec_full_reg_offset(s, a->rn), |
102 | + pl330_create(EXYNOS4210_PL330_BASE1_ADDR, | 39 | - vsz, vsz, 0, fns[a->esz]); |
103 | + qemu_irq_invert(s->irq_table[exynos4210_get_irq(36, 1)]), 32); | 40 | + gen_gvec_ool_zz(s, fns[a->esz], a->rd, a->rn, 0); |
104 | + pl330_create(EXYNOS4210_PL330_BASE2_ADDR, | 41 | } |
105 | + qemu_irq_invert(s->irq_table[exynos4210_get_irq(34, 1)]), 1); | 42 | return true; |
106 | + | 43 | } |
107 | return s; | 44 | @@ -XXX,XX +XXX,XX @@ static bool trans_REV_v(DisasContext *s, arg_rr_esz *a) |
45 | }; | ||
46 | |||
47 | if (sve_access_check(s)) { | ||
48 | - unsigned vsz = vec_full_reg_size(s); | ||
49 | - tcg_gen_gvec_2_ool(vec_full_reg_offset(s, a->rd), | ||
50 | - vec_full_reg_offset(s, a->rn), | ||
51 | - vsz, vsz, 0, fns[a->esz]); | ||
52 | + gen_gvec_ool_zz(s, fns[a->esz], a->rd, a->rn, 0); | ||
53 | } | ||
54 | return true; | ||
108 | } | 55 | } |
109 | -- | 56 | -- |
110 | 2.20.1 | 57 | 2.20.1 |
111 | 58 | ||
112 | 59 | diff view generated by jsdifflib |
1 | The system_clock_scale global is used only by the armv7m systick | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | device; move the extern declaration to the armv7m_systick.h header, | ||
3 | and expand the comment to explain what it is and that it should | ||
4 | ideally be replaced with a different approach. | ||
5 | 2 | ||
3 | Rather than require the user to fill in the immediate (shl or shr), | ||
4 | create full formats that include the immediate. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20200815013145.539409-14-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190516163857.6430-2-peter.maydell@linaro.org | ||
10 | --- | 10 | --- |
11 | include/hw/arm/arm.h | 4 ---- | 11 | target/arm/sve.decode | 35 ++++++++++++++++------------------- |
12 | include/hw/timer/armv7m_systick.h | 22 ++++++++++++++++++++++ | 12 | 1 file changed, 16 insertions(+), 19 deletions(-) |
13 | 2 files changed, 22 insertions(+), 4 deletions(-) | ||
14 | 13 | ||
15 | diff --git a/include/hw/arm/arm.h b/include/hw/arm/arm.h | 14 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/arm.h | 16 | --- a/target/arm/sve.decode |
18 | +++ b/include/hw/arm/arm.h | 17 | +++ b/target/arm/sve.decode |
19 | @@ -XXX,XX +XXX,XX @@ void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu, | 18 | @@ -XXX,XX +XXX,XX @@ |
20 | const struct arm_boot_info *info, | 19 | @rd_rn_i6 ........ ... rn:5 ..... imm:s6 rd:5 &rri |
21 | hwaddr mvbar_addr); | 20 | |
22 | 21 | # Two register operand, one immediate operand, with predicate, | |
23 | -/* Multiplication factor to convert from system clock ticks to qemu timer | 22 | -# element size encoded as TSZHL. User must fill in imm. |
24 | - ticks. */ | 23 | -@rdn_pg_tszimm ........ .. ... ... ... pg:3 ..... rd:5 \ |
25 | -extern int system_clock_scale; | 24 | - &rpri_esz rn=%reg_movprfx esz=%tszimm_esz |
26 | - | 25 | +# element size encoded as TSZHL. |
27 | #endif /* HW_ARM_H */ | 26 | +@rdn_pg_tszimm_shl ........ .. ... ... ... pg:3 ..... rd:5 \ |
28 | diff --git a/include/hw/timer/armv7m_systick.h b/include/hw/timer/armv7m_systick.h | 27 | + &rpri_esz rn=%reg_movprfx esz=%tszimm_esz imm=%tszimm_shl |
29 | index XXXXXXX..XXXXXXX 100644 | 28 | +@rdn_pg_tszimm_shr ........ .. ... ... ... pg:3 ..... rd:5 \ |
30 | --- a/include/hw/timer/armv7m_systick.h | 29 | + &rpri_esz rn=%reg_movprfx esz=%tszimm_esz imm=%tszimm_shr |
31 | +++ b/include/hw/timer/armv7m_systick.h | 30 | |
32 | @@ -XXX,XX +XXX,XX @@ typedef struct SysTickState { | 31 | # Similarly without predicate. |
33 | qemu_irq irq; | 32 | -@rd_rn_tszimm ........ .. ... ... ...... rn:5 rd:5 \ |
34 | } SysTickState; | 33 | - &rri_esz esz=%tszimm16_esz |
35 | 34 | +@rd_rn_tszimm_shl ........ .. ... ... ...... rn:5 rd:5 \ | |
36 | +/* | 35 | + &rri_esz esz=%tszimm16_esz imm=%tszimm16_shl |
37 | + * Multiplication factor to convert from system clock ticks to qemu timer | 36 | +@rd_rn_tszimm_shr ........ .. ... ... ...... rn:5 rd:5 \ |
38 | + * ticks. This should be set (by board code, usually) to a value | 37 | + &rri_esz esz=%tszimm16_esz imm=%tszimm16_shr |
39 | + * equal to NANOSECONDS_PER_SECOND / frq, where frq is the clock frequency | 38 | |
40 | + * in Hz of the CPU. | 39 | # Two register operand, one immediate operand, with 4-bit predicate. |
41 | + * | 40 | # User must fill in imm. |
42 | + * This value is used by the systick device when it is running in | 41 | @@ -XXX,XX +XXX,XX @@ UMINV 00000100 .. 001 011 001 ... ..... ..... @rd_pg_rn |
43 | + * its "use the CPU clock" mode (ie when SYST_CSR.CLKSOURCE == 1) to | 42 | ### SVE Shift by Immediate - Predicated Group |
44 | + * set how fast the timer should tick. | 43 | |
45 | + * | 44 | # SVE bitwise shift by immediate (predicated) |
46 | + * TODO: we should refactor this so that rather than using a global | 45 | -ASR_zpzi 00000100 .. 000 000 100 ... .. ... ..... \ |
47 | + * we use a device property or something similar. This is complicated | 46 | - @rdn_pg_tszimm imm=%tszimm_shr |
48 | + * because (a) the property would need to be plumbed through from the | 47 | -LSR_zpzi 00000100 .. 000 001 100 ... .. ... ..... \ |
49 | + * board code down through various layers to the systick device | 48 | - @rdn_pg_tszimm imm=%tszimm_shr |
50 | + * and (b) the property needs to be modifiable after realize, because | 49 | -LSL_zpzi 00000100 .. 000 011 100 ... .. ... ..... \ |
51 | + * the stellaris board uses this to implement the behaviour where the | 50 | - @rdn_pg_tszimm imm=%tszimm_shl |
52 | + * guest can reprogram the PLL registers to downclock the CPU, and the | 51 | -ASRD 00000100 .. 000 100 100 ... .. ... ..... \ |
53 | + * systick device needs to react accordingly. Possibly this should | 52 | - @rdn_pg_tszimm imm=%tszimm_shr |
54 | + * be deferred until we have a good API for modelling clock trees. | 53 | +ASR_zpzi 00000100 .. 000 000 100 ... .. ... ..... @rdn_pg_tszimm_shr |
55 | + */ | 54 | +LSR_zpzi 00000100 .. 000 001 100 ... .. ... ..... @rdn_pg_tszimm_shr |
56 | +extern int system_clock_scale; | 55 | +LSL_zpzi 00000100 .. 000 011 100 ... .. ... ..... @rdn_pg_tszimm_shl |
57 | + | 56 | +ASRD 00000100 .. 000 100 100 ... .. ... ..... @rdn_pg_tszimm_shr |
58 | #endif | 57 | |
58 | # SVE bitwise shift by vector (predicated) | ||
59 | ASR_zpzz 00000100 .. 010 000 100 ... ..... ..... @rdn_pg_rm | ||
60 | @@ -XXX,XX +XXX,XX @@ RDVL 00000100 101 11111 01010 imm:s6 rd:5 | ||
61 | ### SVE Bitwise Shift - Unpredicated Group | ||
62 | |||
63 | # SVE bitwise shift by immediate (unpredicated) | ||
64 | -ASR_zzi 00000100 .. 1 ..... 1001 00 ..... ..... \ | ||
65 | - @rd_rn_tszimm imm=%tszimm16_shr | ||
66 | -LSR_zzi 00000100 .. 1 ..... 1001 01 ..... ..... \ | ||
67 | - @rd_rn_tszimm imm=%tszimm16_shr | ||
68 | -LSL_zzi 00000100 .. 1 ..... 1001 11 ..... ..... \ | ||
69 | - @rd_rn_tszimm imm=%tszimm16_shl | ||
70 | +ASR_zzi 00000100 .. 1 ..... 1001 00 ..... ..... @rd_rn_tszimm_shr | ||
71 | +LSR_zzi 00000100 .. 1 ..... 1001 01 ..... ..... @rd_rn_tszimm_shr | ||
72 | +LSL_zzi 00000100 .. 1 ..... 1001 11 ..... ..... @rd_rn_tszimm_shl | ||
73 | |||
74 | # SVE bitwise shift by wide elements (unpredicated) | ||
75 | # Note esz != 3 | ||
59 | -- | 76 | -- |
60 | 2.20.1 | 77 | 2.20.1 |
61 | 78 | ||
62 | 79 | diff view generated by jsdifflib |
1 | The hw/arm/arm.h header now only includes declarations relating | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | to boot.c code, so it is only needed by Arm board or SoC code. | ||
3 | Remove some unnecessary inclusions of it from target/arm files | ||
4 | and from hw/intc/armv7m_nvic.c. | ||
5 | 2 | ||
3 | Unify add/sub helpers and add a parameter for rounding. | ||
4 | This will allow saturating non-rounding to reuse this code. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | [PMM: fixed accidental use of '=' rather than '+=' in do_sqrdmlah_s] | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20200815013145.539409-15-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190516163857.6430-3-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | hw/intc/armv7m_nvic.c | 1 - | 12 | target/arm/vec_helper.c | 80 +++++++++++++++-------------------------- |
12 | target/arm/arm-semi.c | 1 - | 13 | 1 file changed, 29 insertions(+), 51 deletions(-) |
13 | target/arm/cpu.c | 1 - | ||
14 | target/arm/cpu64.c | 1 - | ||
15 | target/arm/kvm.c | 1 - | ||
16 | target/arm/kvm32.c | 1 - | ||
17 | target/arm/kvm64.c | 1 - | ||
18 | 7 files changed, 7 deletions(-) | ||
19 | 14 | ||
20 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 15 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c |
21 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/intc/armv7m_nvic.c | 17 | --- a/target/arm/vec_helper.c |
23 | +++ b/hw/intc/armv7m_nvic.c | 18 | +++ b/target/arm/vec_helper.c |
24 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
25 | #include "cpu.h" | ||
26 | #include "hw/sysbus.h" | ||
27 | #include "qemu/timer.h" | ||
28 | -#include "hw/arm/arm.h" | ||
29 | #include "hw/intc/armv7m_nvic.h" | ||
30 | #include "target/arm/cpu.h" | ||
31 | #include "exec/exec-all.h" | ||
32 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/arm-semi.c | ||
35 | +++ b/target/arm/arm-semi.c | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | #else | ||
38 | #include "qemu-common.h" | ||
39 | #include "exec/gdbstub.h" | ||
40 | -#include "hw/arm/arm.h" | ||
41 | #include "qemu/cutils.h" | ||
42 | #endif | 20 | #endif |
43 | 21 | ||
44 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 22 | /* Signed saturating rounding doubling multiply-accumulate high half, 16-bit */ |
45 | index XXXXXXX..XXXXXXX 100644 | 23 | -static int16_t inl_qrdmlah_s16(int16_t src1, int16_t src2, |
46 | --- a/target/arm/cpu.c | 24 | - int16_t src3, uint32_t *sat) |
47 | +++ b/target/arm/cpu.c | 25 | +static int16_t do_sqrdmlah_h(int16_t src1, int16_t src2, int16_t src3, |
48 | @@ -XXX,XX +XXX,XX @@ | 26 | + bool neg, bool round, uint32_t *sat) |
49 | #if !defined(CONFIG_USER_ONLY) | 27 | { |
50 | #include "hw/loader.h" | 28 | - /* Simplify: |
51 | #endif | 29 | + /* |
52 | -#include "hw/arm/arm.h" | 30 | + * Simplify: |
53 | #include "sysemu/sysemu.h" | 31 | * = ((a3 << 16) + ((e1 * e2) << 1) + (1 << 15)) >> 16 |
54 | #include "sysemu/hw_accel.h" | 32 | * = ((a3 << 15) + (e1 * e2) + (1 << 14)) >> 15 |
55 | #include "kvm_arm.h" | 33 | */ |
56 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 34 | int32_t ret = (int32_t)src1 * src2; |
57 | index XXXXXXX..XXXXXXX 100644 | 35 | - ret = ((int32_t)src3 << 15) + ret + (1 << 14); |
58 | --- a/target/arm/cpu64.c | 36 | + if (neg) { |
59 | +++ b/target/arm/cpu64.c | 37 | + ret = -ret; |
60 | @@ -XXX,XX +XXX,XX @@ | 38 | + } |
61 | #if !defined(CONFIG_USER_ONLY) | 39 | + ret += ((int32_t)src3 << 15) + (round << 14); |
62 | #include "hw/loader.h" | 40 | ret >>= 15; |
63 | #endif | 41 | + |
64 | -#include "hw/arm/arm.h" | 42 | if (ret != (int16_t)ret) { |
65 | #include "sysemu/sysemu.h" | 43 | *sat = 1; |
66 | #include "sysemu/kvm.h" | 44 | - ret = (ret < 0 ? -0x8000 : 0x7fff); |
67 | #include "kvm_arm.h" | 45 | + ret = (ret < 0 ? INT16_MIN : INT16_MAX); |
68 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | 46 | } |
69 | index XXXXXXX..XXXXXXX 100644 | 47 | return ret; |
70 | --- a/target/arm/kvm.c | 48 | } |
71 | +++ b/target/arm/kvm.c | 49 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlah_s16)(CPUARMState *env, uint32_t src1, |
72 | @@ -XXX,XX +XXX,XX @@ | 50 | uint32_t src2, uint32_t src3) |
73 | #include "cpu.h" | 51 | { |
74 | #include "trace.h" | 52 | uint32_t *sat = &env->vfp.qc[0]; |
75 | #include "internals.h" | 53 | - uint16_t e1 = inl_qrdmlah_s16(src1, src2, src3, sat); |
76 | -#include "hw/arm/arm.h" | 54 | - uint16_t e2 = inl_qrdmlah_s16(src1 >> 16, src2 >> 16, src3 >> 16, sat); |
77 | #include "hw/pci/pci.h" | 55 | + uint16_t e1 = do_sqrdmlah_h(src1, src2, src3, false, true, sat); |
78 | #include "exec/memattrs.h" | 56 | + uint16_t e2 = do_sqrdmlah_h(src1 >> 16, src2 >> 16, src3 >> 16, |
79 | #include "exec/address-spaces.h" | 57 | + false, true, sat); |
80 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | 58 | return deposit32(e1, 16, 16, e2); |
81 | index XXXXXXX..XXXXXXX 100644 | 59 | } |
82 | --- a/target/arm/kvm32.c | 60 | |
83 | +++ b/target/arm/kvm32.c | 61 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlah_s16)(void *vd, void *vn, void *vm, |
84 | @@ -XXX,XX +XXX,XX @@ | 62 | uintptr_t i; |
85 | #include "sysemu/kvm.h" | 63 | |
86 | #include "kvm_arm.h" | 64 | for (i = 0; i < opr_sz / 2; ++i) { |
87 | #include "internals.h" | 65 | - d[i] = inl_qrdmlah_s16(n[i], m[i], d[i], vq); |
88 | -#include "hw/arm/arm.h" | 66 | + d[i] = do_sqrdmlah_h(n[i], m[i], d[i], false, true, vq); |
89 | #include "qemu/log.h" | 67 | } |
90 | 68 | clear_tail(d, opr_sz, simd_maxsz(desc)); | |
91 | static inline void set_feature(uint64_t *features, int feature) | 69 | } |
92 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 70 | |
93 | index XXXXXXX..XXXXXXX 100644 | 71 | -/* Signed saturating rounding doubling multiply-subtract high half, 16-bit */ |
94 | --- a/target/arm/kvm64.c | 72 | -static int16_t inl_qrdmlsh_s16(int16_t src1, int16_t src2, |
95 | +++ b/target/arm/kvm64.c | 73 | - int16_t src3, uint32_t *sat) |
96 | @@ -XXX,XX +XXX,XX @@ | 74 | -{ |
97 | #include "sysemu/kvm.h" | 75 | - /* Similarly, using subtraction: |
98 | #include "kvm_arm.h" | 76 | - * = ((a3 << 16) - ((e1 * e2) << 1) + (1 << 15)) >> 16 |
99 | #include "internals.h" | 77 | - * = ((a3 << 15) - (e1 * e2) + (1 << 14)) >> 15 |
100 | -#include "hw/arm/arm.h" | 78 | - */ |
101 | 79 | - int32_t ret = (int32_t)src1 * src2; | |
102 | static bool have_guest_debug; | 80 | - ret = ((int32_t)src3 << 15) - ret + (1 << 14); |
103 | 81 | - ret >>= 15; | |
82 | - if (ret != (int16_t)ret) { | ||
83 | - *sat = 1; | ||
84 | - ret = (ret < 0 ? -0x8000 : 0x7fff); | ||
85 | - } | ||
86 | - return ret; | ||
87 | -} | ||
88 | - | ||
89 | uint32_t HELPER(neon_qrdmlsh_s16)(CPUARMState *env, uint32_t src1, | ||
90 | uint32_t src2, uint32_t src3) | ||
91 | { | ||
92 | uint32_t *sat = &env->vfp.qc[0]; | ||
93 | - uint16_t e1 = inl_qrdmlsh_s16(src1, src2, src3, sat); | ||
94 | - uint16_t e2 = inl_qrdmlsh_s16(src1 >> 16, src2 >> 16, src3 >> 16, sat); | ||
95 | + uint16_t e1 = do_sqrdmlah_h(src1, src2, src3, true, true, sat); | ||
96 | + uint16_t e2 = do_sqrdmlah_h(src1 >> 16, src2 >> 16, src3 >> 16, | ||
97 | + true, true, sat); | ||
98 | return deposit32(e1, 16, 16, e2); | ||
99 | } | ||
100 | |||
101 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlsh_s16)(void *vd, void *vn, void *vm, | ||
102 | uintptr_t i; | ||
103 | |||
104 | for (i = 0; i < opr_sz / 2; ++i) { | ||
105 | - d[i] = inl_qrdmlsh_s16(n[i], m[i], d[i], vq); | ||
106 | + d[i] = do_sqrdmlah_h(n[i], m[i], d[i], true, true, vq); | ||
107 | } | ||
108 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
109 | } | ||
110 | |||
111 | /* Signed saturating rounding doubling multiply-accumulate high half, 32-bit */ | ||
112 | -static int32_t inl_qrdmlah_s32(int32_t src1, int32_t src2, | ||
113 | - int32_t src3, uint32_t *sat) | ||
114 | +static int32_t do_sqrdmlah_s(int32_t src1, int32_t src2, int32_t src3, | ||
115 | + bool neg, bool round, uint32_t *sat) | ||
116 | { | ||
117 | /* Simplify similarly to int_qrdmlah_s16 above. */ | ||
118 | int64_t ret = (int64_t)src1 * src2; | ||
119 | - ret = ((int64_t)src3 << 31) + ret + (1 << 30); | ||
120 | + if (neg) { | ||
121 | + ret = -ret; | ||
122 | + } | ||
123 | + ret += ((int64_t)src3 << 31) + (round << 30); | ||
124 | ret >>= 31; | ||
125 | + | ||
126 | if (ret != (int32_t)ret) { | ||
127 | *sat = 1; | ||
128 | ret = (ret < 0 ? INT32_MIN : INT32_MAX); | ||
129 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | ||
130 | int32_t src2, int32_t src3) | ||
131 | { | ||
132 | uint32_t *sat = &env->vfp.qc[0]; | ||
133 | - return inl_qrdmlah_s32(src1, src2, src3, sat); | ||
134 | + return do_sqrdmlah_s(src1, src2, src3, false, true, sat); | ||
135 | } | ||
136 | |||
137 | void HELPER(gvec_qrdmlah_s32)(void *vd, void *vn, void *vm, | ||
138 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlah_s32)(void *vd, void *vn, void *vm, | ||
139 | uintptr_t i; | ||
140 | |||
141 | for (i = 0; i < opr_sz / 4; ++i) { | ||
142 | - d[i] = inl_qrdmlah_s32(n[i], m[i], d[i], vq); | ||
143 | + d[i] = do_sqrdmlah_s(n[i], m[i], d[i], false, true, vq); | ||
144 | } | ||
145 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
146 | } | ||
147 | |||
148 | -/* Signed saturating rounding doubling multiply-subtract high half, 32-bit */ | ||
149 | -static int32_t inl_qrdmlsh_s32(int32_t src1, int32_t src2, | ||
150 | - int32_t src3, uint32_t *sat) | ||
151 | -{ | ||
152 | - /* Simplify similarly to int_qrdmlsh_s16 above. */ | ||
153 | - int64_t ret = (int64_t)src1 * src2; | ||
154 | - ret = ((int64_t)src3 << 31) - ret + (1 << 30); | ||
155 | - ret >>= 31; | ||
156 | - if (ret != (int32_t)ret) { | ||
157 | - *sat = 1; | ||
158 | - ret = (ret < 0 ? INT32_MIN : INT32_MAX); | ||
159 | - } | ||
160 | - return ret; | ||
161 | -} | ||
162 | - | ||
163 | uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | ||
164 | int32_t src2, int32_t src3) | ||
165 | { | ||
166 | uint32_t *sat = &env->vfp.qc[0]; | ||
167 | - return inl_qrdmlsh_s32(src1, src2, src3, sat); | ||
168 | + return do_sqrdmlah_s(src1, src2, src3, true, true, sat); | ||
169 | } | ||
170 | |||
171 | void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
172 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
173 | uintptr_t i; | ||
174 | |||
175 | for (i = 0; i < opr_sz / 4; ++i) { | ||
176 | - d[i] = inl_qrdmlsh_s32(n[i], m[i], d[i], vq); | ||
177 | + d[i] = do_sqrdmlah_s(n[i], m[i], d[i], true, true, vq); | ||
178 | } | ||
179 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
180 | } | ||
104 | -- | 181 | -- |
105 | 2.20.1 | 182 | 2.20.1 |
106 | 183 | ||
107 | 184 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is, after all, how we implement extract2 in tcg/aarch64. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20200815013145.539409-19-richard.henderson@linaro.org |
7 | Message-id: 20190514011129.11330-2-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 7 | --- |
10 | target/arm/translate-a64.c | 38 ++++++++++++++++++++------------------ | 8 | target/arm/helper.h | 4 ++++ |
11 | 1 file changed, 20 insertions(+), 18 deletions(-) | 9 | target/arm/translate-a64.c | 16 ++++++++++++++++ |
10 | target/arm/vec_helper.c | 29 +++++++++++++++++++++++++---- | ||
11 | 3 files changed, 45 insertions(+), 4 deletions(-) | ||
12 | 12 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.h | ||
16 | +++ b/target/arm/helper.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_uaba_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
18 | DEF_HELPER_FLAGS_4(gvec_uaba_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
19 | DEF_HELPER_FLAGS_4(gvec_uaba_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_4(gvec_mul_idx_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
22 | +DEF_HELPER_FLAGS_4(gvec_mul_idx_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
23 | +DEF_HELPER_FLAGS_4(gvec_mul_idx_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
24 | + | ||
25 | #ifdef TARGET_AARCH64 | ||
26 | #include "helper-a64.h" | ||
27 | #include "helper-sve.h" | ||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 28 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
14 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-a64.c | 30 | --- a/target/arm/translate-a64.c |
16 | +++ b/target/arm/translate-a64.c | 31 | +++ b/target/arm/translate-a64.c |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | 32 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) |
18 | } else { | 33 | data, gen_helper_gvec_fmlal_idx_a64); |
19 | tcg_gen_ext32u_i64(tcg_rd, cpu_reg(s, rm)); | 34 | } |
20 | } | 35 | return; |
21 | - } else if (rm == rn) { /* ROR */ | ||
22 | - tcg_rm = cpu_reg(s, rm); | ||
23 | - if (sf) { | ||
24 | - tcg_gen_rotri_i64(tcg_rd, tcg_rm, imm); | ||
25 | - } else { | ||
26 | - TCGv_i32 tmp = tcg_temp_new_i32(); | ||
27 | - tcg_gen_extrl_i64_i32(tmp, tcg_rm); | ||
28 | - tcg_gen_rotri_i32(tmp, tmp, imm); | ||
29 | - tcg_gen_extu_i32_i64(tcg_rd, tmp); | ||
30 | - tcg_temp_free_i32(tmp); | ||
31 | - } | ||
32 | } else { | ||
33 | - tcg_rm = read_cpu_reg(s, rm, sf); | ||
34 | - tcg_rn = read_cpu_reg(s, rn, sf); | ||
35 | - tcg_gen_shri_i64(tcg_rm, tcg_rm, imm); | ||
36 | - tcg_gen_shli_i64(tcg_rn, tcg_rn, bitsize - imm); | ||
37 | - tcg_gen_or_i64(tcg_rd, tcg_rm, tcg_rn); | ||
38 | - if (!sf) { | ||
39 | - tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
40 | + tcg_rm = cpu_reg(s, rm); | ||
41 | + tcg_rn = cpu_reg(s, rn); | ||
42 | + | 36 | + |
43 | + if (sf) { | 37 | + case 0x08: /* MUL */ |
44 | + /* Specialization to ROR happens in EXTRACT2. */ | 38 | + if (!is_long && !is_scalar) { |
45 | + tcg_gen_extract2_i64(tcg_rd, tcg_rm, tcg_rn, imm); | 39 | + static gen_helper_gvec_3 * const fns[3] = { |
46 | + } else { | 40 | + gen_helper_gvec_mul_idx_h, |
47 | + TCGv_i32 t0 = tcg_temp_new_i32(); | 41 | + gen_helper_gvec_mul_idx_s, |
42 | + gen_helper_gvec_mul_idx_d, | ||
43 | + }; | ||
44 | + tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | ||
45 | + vec_full_reg_offset(s, rn), | ||
46 | + vec_full_reg_offset(s, rm), | ||
47 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
48 | + index, fns[size - 1]); | ||
49 | + return; | ||
50 | + } | ||
51 | + break; | ||
52 | } | ||
53 | |||
54 | if (size == 3) { | ||
55 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/target/arm/vec_helper.c | ||
58 | +++ b/target/arm/vec_helper.c | ||
59 | @@ -XXX,XX +XXX,XX @@ DO_3OP(gvec_rsqrts_d, helper_rsqrtsf_f64, float64) | ||
60 | */ | ||
61 | |||
62 | #define DO_MUL_IDX(NAME, TYPE, H) \ | ||
63 | +void HELPER(NAME)(void *vd, void *vn, void *vm, uint32_t desc) \ | ||
64 | +{ \ | ||
65 | + intptr_t i, j, oprsz = simd_oprsz(desc), segment = 16 / sizeof(TYPE); \ | ||
66 | + intptr_t idx = simd_data(desc); \ | ||
67 | + TYPE *d = vd, *n = vn, *m = vm; \ | ||
68 | + for (i = 0; i < oprsz / sizeof(TYPE); i += segment) { \ | ||
69 | + TYPE mm = m[H(i + idx)]; \ | ||
70 | + for (j = 0; j < segment; j++) { \ | ||
71 | + d[i + j] = n[i + j] * mm; \ | ||
72 | + } \ | ||
73 | + } \ | ||
74 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | ||
75 | +} | ||
48 | + | 76 | + |
49 | + tcg_gen_extrl_i64_i32(t0, tcg_rm); | 77 | +DO_MUL_IDX(gvec_mul_idx_h, uint16_t, H2) |
50 | + if (rm == rn) { | 78 | +DO_MUL_IDX(gvec_mul_idx_s, uint32_t, H4) |
51 | + tcg_gen_rotri_i32(t0, t0, imm); | 79 | +DO_MUL_IDX(gvec_mul_idx_d, uint64_t, ) |
52 | + } else { | 80 | + |
53 | + TCGv_i32 t1 = tcg_temp_new_i32(); | 81 | +#undef DO_MUL_IDX |
54 | + tcg_gen_extrl_i64_i32(t1, tcg_rn); | 82 | + |
55 | + tcg_gen_extract2_i32(t0, t0, t1, imm); | 83 | +#define DO_FMUL_IDX(NAME, TYPE, H) \ |
56 | + tcg_temp_free_i32(t1); | 84 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ |
57 | + } | 85 | { \ |
58 | + tcg_gen_extu_i32_i64(tcg_rd, t0); | 86 | intptr_t i, j, oprsz = simd_oprsz(desc), segment = 16 / sizeof(TYPE); \ |
59 | + tcg_temp_free_i32(t0); | 87 | @@ -XXX,XX +XXX,XX @@ void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ |
60 | } | 88 | clear_tail(d, oprsz, simd_maxsz(desc)); \ |
61 | } | 89 | } |
62 | } | 90 | |
91 | -DO_MUL_IDX(gvec_fmul_idx_h, float16, H2) | ||
92 | -DO_MUL_IDX(gvec_fmul_idx_s, float32, H4) | ||
93 | -DO_MUL_IDX(gvec_fmul_idx_d, float64, ) | ||
94 | +DO_FMUL_IDX(gvec_fmul_idx_h, float16, H2) | ||
95 | +DO_FMUL_IDX(gvec_fmul_idx_s, float32, H4) | ||
96 | +DO_FMUL_IDX(gvec_fmul_idx_d, float64, ) | ||
97 | |||
98 | -#undef DO_MUL_IDX | ||
99 | +#undef DO_FMUL_IDX | ||
100 | |||
101 | #define DO_FMLA_IDX(NAME, TYPE, H) \ | ||
102 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *va, \ | ||
63 | -- | 103 | -- |
64 | 2.20.1 | 104 | 2.20.1 |
65 | 105 | ||
66 | 106 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The mask implied by the extract is redundant with the one | ||
4 | implied by the deposit. Also, fix spelling of BFXIL. | ||
5 | |||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20190514011129.11330-3-richard.henderson@linaro.org | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20200815013145.539409-20-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | target/arm/translate-a64.c | 6 +++--- | 8 | target/arm/helper.h | 14 ++++++++++++++ |
12 | 1 file changed, 3 insertions(+), 3 deletions(-) | 9 | target/arm/translate-a64.c | 34 ++++++++++++++++++++++++++++++++++ |
10 | target/arm/vec_helper.c | 25 +++++++++++++++++++++++++ | ||
11 | 3 files changed, 73 insertions(+) | ||
13 | 12 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.h | ||
16 | +++ b/target/arm/helper.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_mul_idx_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
18 | DEF_HELPER_FLAGS_4(gvec_mul_idx_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
19 | DEF_HELPER_FLAGS_4(gvec_mul_idx_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_5(gvec_mla_idx_h, TCG_CALL_NO_RWG, | ||
22 | + void, ptr, ptr, ptr, ptr, i32) | ||
23 | +DEF_HELPER_FLAGS_5(gvec_mla_idx_s, TCG_CALL_NO_RWG, | ||
24 | + void, ptr, ptr, ptr, ptr, i32) | ||
25 | +DEF_HELPER_FLAGS_5(gvec_mla_idx_d, TCG_CALL_NO_RWG, | ||
26 | + void, ptr, ptr, ptr, ptr, i32) | ||
27 | + | ||
28 | +DEF_HELPER_FLAGS_5(gvec_mls_idx_h, TCG_CALL_NO_RWG, | ||
29 | + void, ptr, ptr, ptr, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_5(gvec_mls_idx_s, TCG_CALL_NO_RWG, | ||
31 | + void, ptr, ptr, ptr, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_5(gvec_mls_idx_d, TCG_CALL_NO_RWG, | ||
33 | + void, ptr, ptr, ptr, ptr, i32) | ||
34 | + | ||
35 | #ifdef TARGET_AARCH64 | ||
36 | #include "helper-a64.h" | ||
37 | #include "helper-sve.h" | ||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 38 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-a64.c | 40 | --- a/target/arm/translate-a64.c |
17 | +++ b/target/arm/translate-a64.c | 41 | +++ b/target/arm/translate-a64.c |
18 | @@ -XXX,XX +XXX,XX @@ static void disas_bitfield(DisasContext *s, uint32_t insn) | 42 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) |
19 | tcg_gen_extract_i64(tcg_rd, tcg_tmp, ri, len); | ||
20 | return; | 43 | return; |
21 | } | 44 | } |
22 | - /* opc == 1, BXFIL fall through to deposit */ | 45 | break; |
23 | - tcg_gen_extract_i64(tcg_tmp, tcg_tmp, ri, len); | 46 | + |
24 | + /* opc == 1, BFXIL fall through to deposit */ | 47 | + case 0x10: /* MLA */ |
25 | + tcg_gen_shri_i64(tcg_tmp, tcg_tmp, ri); | 48 | + if (!is_long && !is_scalar) { |
26 | pos = 0; | 49 | + static gen_helper_gvec_4 * const fns[3] = { |
27 | } else { | 50 | + gen_helper_gvec_mla_idx_h, |
28 | /* Handle the ri > si case with a deposit | 51 | + gen_helper_gvec_mla_idx_s, |
29 | @@ -XXX,XX +XXX,XX @@ static void disas_bitfield(DisasContext *s, uint32_t insn) | 52 | + gen_helper_gvec_mla_idx_d, |
30 | len = ri; | 53 | + }; |
54 | + tcg_gen_gvec_4_ool(vec_full_reg_offset(s, rd), | ||
55 | + vec_full_reg_offset(s, rn), | ||
56 | + vec_full_reg_offset(s, rm), | ||
57 | + vec_full_reg_offset(s, rd), | ||
58 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
59 | + index, fns[size - 1]); | ||
60 | + return; | ||
61 | + } | ||
62 | + break; | ||
63 | + | ||
64 | + case 0x14: /* MLS */ | ||
65 | + if (!is_long && !is_scalar) { | ||
66 | + static gen_helper_gvec_4 * const fns[3] = { | ||
67 | + gen_helper_gvec_mls_idx_h, | ||
68 | + gen_helper_gvec_mls_idx_s, | ||
69 | + gen_helper_gvec_mls_idx_d, | ||
70 | + }; | ||
71 | + tcg_gen_gvec_4_ool(vec_full_reg_offset(s, rd), | ||
72 | + vec_full_reg_offset(s, rn), | ||
73 | + vec_full_reg_offset(s, rm), | ||
74 | + vec_full_reg_offset(s, rd), | ||
75 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
76 | + index, fns[size - 1]); | ||
77 | + return; | ||
78 | + } | ||
79 | + break; | ||
31 | } | 80 | } |
32 | 81 | ||
33 | - if (opc == 1) { /* BFM, BXFIL */ | 82 | if (size == 3) { |
34 | + if (opc == 1) { /* BFM, BFXIL */ | 83 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c |
35 | tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_tmp, pos, len); | 84 | index XXXXXXX..XXXXXXX 100644 |
36 | } else { | 85 | --- a/target/arm/vec_helper.c |
37 | /* SBFM or UBFM: We start with zero, and we haven't modified | 86 | +++ b/target/arm/vec_helper.c |
87 | @@ -XXX,XX +XXX,XX @@ DO_MUL_IDX(gvec_mul_idx_d, uint64_t, ) | ||
88 | |||
89 | #undef DO_MUL_IDX | ||
90 | |||
91 | +#define DO_MLA_IDX(NAME, TYPE, OP, H) \ | ||
92 | +void HELPER(NAME)(void *vd, void *vn, void *vm, void *va, uint32_t desc) \ | ||
93 | +{ \ | ||
94 | + intptr_t i, j, oprsz = simd_oprsz(desc), segment = 16 / sizeof(TYPE); \ | ||
95 | + intptr_t idx = simd_data(desc); \ | ||
96 | + TYPE *d = vd, *n = vn, *m = vm, *a = va; \ | ||
97 | + for (i = 0; i < oprsz / sizeof(TYPE); i += segment) { \ | ||
98 | + TYPE mm = m[H(i + idx)]; \ | ||
99 | + for (j = 0; j < segment; j++) { \ | ||
100 | + d[i + j] = a[i + j] OP n[i + j] * mm; \ | ||
101 | + } \ | ||
102 | + } \ | ||
103 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | ||
104 | +} | ||
105 | + | ||
106 | +DO_MLA_IDX(gvec_mla_idx_h, uint16_t, +, H2) | ||
107 | +DO_MLA_IDX(gvec_mla_idx_s, uint32_t, +, H4) | ||
108 | +DO_MLA_IDX(gvec_mla_idx_d, uint64_t, +, ) | ||
109 | + | ||
110 | +DO_MLA_IDX(gvec_mls_idx_h, uint16_t, -, H2) | ||
111 | +DO_MLA_IDX(gvec_mls_idx_s, uint32_t, -, H4) | ||
112 | +DO_MLA_IDX(gvec_mls_idx_d, uint64_t, -, ) | ||
113 | + | ||
114 | +#undef DO_MLA_IDX | ||
115 | + | ||
116 | #define DO_FMUL_IDX(NAME, TYPE, H) \ | ||
117 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
118 | { \ | ||
38 | -- | 119 | -- |
39 | 2.20.1 | 120 | 2.20.1 |
40 | 121 | ||
41 | 122 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20190520214342.13709-5-philmd@redhat.com | 5 | Message-id: 20200815013145.539409-21-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | include/hw/arm/exynos4210.h | 9 +++++++-- | 8 | target/arm/helper.h | 10 ++++++++ |
9 | hw/arm/exynos4210.c | 28 ++++++++++++++++++++++++---- | 9 | target/arm/translate-a64.c | 33 ++++++++++++++++++-------- |
10 | hw/arm/exynos4_boards.c | 9 ++++++--- | 10 | target/arm/vec_helper.c | 48 ++++++++++++++++++++++++++++++++++++++ |
11 | 3 files changed, 37 insertions(+), 9 deletions(-) | 11 | 3 files changed, 81 insertions(+), 10 deletions(-) |
12 | 12 | ||
13 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 13 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/arm/exynos4210.h | 15 | --- a/target/arm/helper.h |
16 | +++ b/include/hw/arm/exynos4210.h | 16 | +++ b/target/arm/helper.h |
17 | @@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210Irq { | 17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_mls_idx_s, TCG_CALL_NO_RWG, |
18 | } Exynos4210Irq; | 18 | DEF_HELPER_FLAGS_5(gvec_mls_idx_d, TCG_CALL_NO_RWG, |
19 | 19 | void, ptr, ptr, ptr, ptr, i32) | |
20 | typedef struct Exynos4210State { | 20 | |
21 | + /*< private >*/ | 21 | +DEF_HELPER_FLAGS_5(neon_sqdmulh_h, TCG_CALL_NO_RWG, |
22 | + SysBusDevice parent_obj; | 22 | + void, ptr, ptr, ptr, ptr, i32) |
23 | + /*< public >*/ | 23 | +DEF_HELPER_FLAGS_5(neon_sqdmulh_s, TCG_CALL_NO_RWG, |
24 | ARMCPU *cpu[EXYNOS4210_NCPUS]; | 24 | + void, ptr, ptr, ptr, ptr, i32) |
25 | Exynos4210Irq irqs; | ||
26 | qemu_irq *irq_table; | ||
27 | @@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210State { | ||
28 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; | ||
29 | } Exynos4210State; | ||
30 | |||
31 | +#define TYPE_EXYNOS4210_SOC "exynos4210" | ||
32 | +#define EXYNOS4210_SOC(obj) \ | ||
33 | + OBJECT_CHECK(Exynos4210State, obj, TYPE_EXYNOS4210_SOC) | ||
34 | + | 25 | + |
35 | void exynos4210_write_secondary(ARMCPU *cpu, | 26 | +DEF_HELPER_FLAGS_5(neon_sqrdmulh_h, TCG_CALL_NO_RWG, |
36 | const struct arm_boot_info *info); | 27 | + void, ptr, ptr, ptr, ptr, i32) |
37 | 28 | +DEF_HELPER_FLAGS_5(neon_sqrdmulh_s, TCG_CALL_NO_RWG, | |
38 | -Exynos4210State *exynos4210_init(MemoryRegion *system_mem); | 29 | + void, ptr, ptr, ptr, ptr, i32) |
39 | - | 30 | + |
40 | /* Initialize exynos4210 IRQ subsystem stub */ | 31 | #ifdef TARGET_AARCH64 |
41 | qemu_irq *exynos4210_init_irq(Exynos4210Irq *env); | 32 | #include "helper-a64.h" |
42 | 33 | #include "helper-sve.h" | |
43 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 34 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
44 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
45 | --- a/hw/arm/exynos4210.c | 36 | --- a/target/arm/translate-a64.c |
46 | +++ b/hw/arm/exynos4210.c | 37 | +++ b/target/arm/translate-a64.c |
47 | @@ -XXX,XX +XXX,XX @@ static void pl330_create(uint32_t base, qemu_irq irq, int nreq) | 38 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op3_fpst(DisasContext *s, bool is_q, int rd, int rn, |
48 | sysbus_connect_irq(busdev, 0, irq); | 39 | tcg_temp_free_ptr(fpst); |
49 | } | 40 | } |
50 | 41 | ||
51 | -Exynos4210State *exynos4210_init(MemoryRegion *system_mem) | 42 | +/* Expand a 3-operand + qc + operation using an out-of-line helper. */ |
52 | +static void exynos4210_realize(DeviceState *socdev, Error **errp) | 43 | +static void gen_gvec_op3_qc(DisasContext *s, bool is_q, int rd, int rn, |
53 | { | 44 | + int rm, gen_helper_gvec_3_ptr *fn) |
54 | - Exynos4210State *s = g_new0(Exynos4210State, 1); | 45 | +{ |
55 | + Exynos4210State *s = EXYNOS4210_SOC(socdev); | 46 | + TCGv_ptr qc_ptr = tcg_temp_new_ptr(); |
56 | + MemoryRegion *system_mem = get_system_memory(); | ||
57 | qemu_irq gate_irq[EXYNOS4210_NCPUS][EXYNOS4210_IRQ_GATE_NINPUTS]; | ||
58 | SysBusDevice *busdev; | ||
59 | DeviceState *dev; | ||
60 | @@ -XXX,XX +XXX,XX @@ Exynos4210State *exynos4210_init(MemoryRegion *system_mem) | ||
61 | qemu_irq_invert(s->irq_table[exynos4210_get_irq(36, 1)]), 32); | ||
62 | pl330_create(EXYNOS4210_PL330_BASE2_ADDR, | ||
63 | qemu_irq_invert(s->irq_table[exynos4210_get_irq(34, 1)]), 1); | ||
64 | - | ||
65 | - return s; | ||
66 | } | ||
67 | + | 47 | + |
68 | +static void exynos4210_class_init(ObjectClass *klass, void *data) | 48 | + tcg_gen_addi_ptr(qc_ptr, cpu_env, offsetof(CPUARMState, vfp.qc)); |
69 | +{ | 49 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), |
70 | + DeviceClass *dc = DEVICE_CLASS(klass); | 50 | + vec_full_reg_offset(s, rn), |
71 | + | 51 | + vec_full_reg_offset(s, rm), qc_ptr, |
72 | + dc->realize = exynos4210_realize; | 52 | + is_q ? 16 : 8, vec_full_reg_size(s), 0, fn); |
53 | + tcg_temp_free_ptr(qc_ptr); | ||
73 | +} | 54 | +} |
74 | + | 55 | + |
75 | +static const TypeInfo exynos4210_info = { | 56 | /* Set ZF and NF based on a 64 bit result. This is alas fiddlier |
76 | + .name = TYPE_EXYNOS4210_SOC, | 57 | * than the 32 bit equivalent. |
77 | + .parent = TYPE_SYS_BUS_DEVICE, | 58 | */ |
78 | + .instance_size = sizeof(Exynos4210State), | 59 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) |
79 | + .class_init = exynos4210_class_init, | 60 | gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_mla, size); |
80 | +}; | 61 | } |
62 | return; | ||
63 | + case 0x16: /* SQDMULH, SQRDMULH */ | ||
64 | + { | ||
65 | + static gen_helper_gvec_3_ptr * const fns[2][2] = { | ||
66 | + { gen_helper_neon_sqdmulh_h, gen_helper_neon_sqrdmulh_h }, | ||
67 | + { gen_helper_neon_sqdmulh_s, gen_helper_neon_sqrdmulh_s }, | ||
68 | + }; | ||
69 | + gen_gvec_op3_qc(s, is_q, rd, rn, rm, fns[size - 1][u]); | ||
70 | + } | ||
71 | + return; | ||
72 | case 0x11: | ||
73 | if (!u) { /* CMTST */ | ||
74 | gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_cmtst, size); | ||
75 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
76 | genenvfn = fns[size][u]; | ||
77 | break; | ||
78 | } | ||
79 | - case 0x16: /* SQDMULH, SQRDMULH */ | ||
80 | - { | ||
81 | - static NeonGenTwoOpEnvFn * const fns[2][2] = { | ||
82 | - { gen_helper_neon_qdmulh_s16, gen_helper_neon_qrdmulh_s16 }, | ||
83 | - { gen_helper_neon_qdmulh_s32, gen_helper_neon_qrdmulh_s32 }, | ||
84 | - }; | ||
85 | - assert(size == 1 || size == 2); | ||
86 | - genenvfn = fns[size - 1][u]; | ||
87 | - break; | ||
88 | - } | ||
89 | default: | ||
90 | g_assert_not_reached(); | ||
91 | } | ||
92 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/vec_helper.c | ||
95 | +++ b/target/arm/vec_helper.c | ||
96 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlsh_s16)(void *vd, void *vn, void *vm, | ||
97 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
98 | } | ||
99 | |||
100 | +void HELPER(neon_sqdmulh_h)(void *vd, void *vn, void *vm, | ||
101 | + void *vq, uint32_t desc) | ||
102 | +{ | ||
103 | + intptr_t i, opr_sz = simd_oprsz(desc); | ||
104 | + int16_t *d = vd, *n = vn, *m = vm; | ||
81 | + | 105 | + |
82 | +static void exynos4210_register_types(void) | 106 | + for (i = 0; i < opr_sz / 2; ++i) { |
83 | +{ | 107 | + d[i] = do_sqrdmlah_h(n[i], m[i], 0, false, false, vq); |
84 | + type_register_static(&exynos4210_info); | 108 | + } |
109 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
85 | +} | 110 | +} |
86 | + | 111 | + |
87 | +type_init(exynos4210_register_types) | 112 | +void HELPER(neon_sqrdmulh_h)(void *vd, void *vn, void *vm, |
88 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | 113 | + void *vq, uint32_t desc) |
89 | index XXXXXXX..XXXXXXX 100644 | 114 | +{ |
90 | --- a/hw/arm/exynos4_boards.c | 115 | + intptr_t i, opr_sz = simd_oprsz(desc); |
91 | +++ b/hw/arm/exynos4_boards.c | 116 | + int16_t *d = vd, *n = vn, *m = vm; |
92 | @@ -XXX,XX +XXX,XX @@ typedef enum Exynos4BoardType { | 117 | + |
93 | } Exynos4BoardType; | 118 | + for (i = 0; i < opr_sz / 2; ++i) { |
94 | 119 | + d[i] = do_sqrdmlah_h(n[i], m[i], 0, false, true, vq); | |
95 | typedef struct Exynos4BoardState { | 120 | + } |
96 | - Exynos4210State *soc; | 121 | + clear_tail(d, opr_sz, simd_maxsz(desc)); |
97 | + Exynos4210State soc; | 122 | +} |
98 | MemoryRegion dram0_mem; | 123 | + |
99 | MemoryRegion dram1_mem; | 124 | /* Signed saturating rounding doubling multiply-accumulate high half, 32-bit */ |
100 | } Exynos4BoardState; | 125 | static int32_t do_sqrdmlah_s(int32_t src1, int32_t src2, int32_t src3, |
101 | @@ -XXX,XX +XXX,XX @@ exynos4_boards_init_common(MachineState *machine, | 126 | bool neg, bool round, uint32_t *sat) |
102 | exynos4_boards_init_ram(s, get_system_memory(), | 127 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, |
103 | exynos4_board_ram_size[board_type]); | 128 | clear_tail(d, opr_sz, simd_maxsz(desc)); |
104 | |||
105 | - s->soc = exynos4210_init(get_system_memory()); | ||
106 | + object_initialize(&s->soc, sizeof(s->soc), TYPE_EXYNOS4210_SOC); | ||
107 | + qdev_set_parent_bus(DEVICE(&s->soc), sysbus_get_default()); | ||
108 | + object_property_set_bool(OBJECT(&s->soc), true, "realized", | ||
109 | + &error_fatal); | ||
110 | |||
111 | return s; | ||
112 | } | 129 | } |
113 | @@ -XXX,XX +XXX,XX @@ static void smdkc210_init(MachineState *machine) | 130 | |
114 | EXYNOS4_BOARD_SMDKC210); | 131 | +void HELPER(neon_sqdmulh_s)(void *vd, void *vn, void *vm, |
115 | 132 | + void *vq, uint32_t desc) | |
116 | lan9215_init(SMDK_LAN9118_BASE_ADDR, | 133 | +{ |
117 | - qemu_irq_invert(s->soc->irq_table[exynos4210_get_irq(37, 1)])); | 134 | + intptr_t i, opr_sz = simd_oprsz(desc); |
118 | + qemu_irq_invert(s->soc.irq_table[exynos4210_get_irq(37, 1)])); | 135 | + int32_t *d = vd, *n = vn, *m = vm; |
119 | arm_load_kernel(ARM_CPU(first_cpu), &exynos4_board_binfo); | 136 | + |
120 | } | 137 | + for (i = 0; i < opr_sz / 4; ++i) { |
121 | 138 | + d[i] = do_sqrdmlah_s(n[i], m[i], 0, false, false, vq); | |
139 | + } | ||
140 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
141 | +} | ||
142 | + | ||
143 | +void HELPER(neon_sqrdmulh_s)(void *vd, void *vn, void *vm, | ||
144 | + void *vq, uint32_t desc) | ||
145 | +{ | ||
146 | + intptr_t i, opr_sz = simd_oprsz(desc); | ||
147 | + int32_t *d = vd, *n = vn, *m = vm; | ||
148 | + | ||
149 | + for (i = 0; i < opr_sz / 4; ++i) { | ||
150 | + d[i] = do_sqrdmlah_s(n[i], m[i], 0, false, true, vq); | ||
151 | + } | ||
152 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
153 | +} | ||
154 | + | ||
155 | /* Integer 8 and 16-bit dot-product. | ||
156 | * | ||
157 | * Note that for the loops herein, host endianness does not matter | ||
122 | -- | 158 | -- |
123 | 2.20.1 | 159 | 2.20.1 |
124 | 160 | ||
125 | 161 | diff view generated by jsdifflib |