1 | First pullreq for arm of the 4.1 series, since I'm back from | 1 | Hi; this pullreq contains mainly a chunk of RTH's refactoring |
---|---|---|---|
2 | holiday now. This is mostly my M-profile FPU series and Philippe's | 2 | of the Arm pagetable walk code, plus a series from me fixing |
3 | devices.h cleanup. I have a pile of other patchsets to work through | 3 | configure checkpatch warnings, and some old patches to various |
4 | in my to-review folder, but 42 patches is definitely quite | 4 | files all over the tree getting rid of dynamic stack allocation. |
5 | big enough to send now... | ||
6 | 5 | ||
7 | thanks | 6 | thanks |
8 | -- PMM | 7 | -- PMM |
9 | 8 | ||
10 | The following changes since commit 413a99a92c13ec408dcf2adaa87918dc81e890c8: | 9 | The following changes since commit 6338c30111d596d955e6bc933a82184a0b910c43: |
11 | 10 | ||
12 | Add Nios II semihosting support. (2019-04-29 16:09:51 +0100) | 11 | Merge tag 'm68k-for-7.2-pull-request' of https://github.com/vivier/qemu-m68k into staging (2022-09-21 13:12:36 -0400) |
13 | 12 | ||
14 | are available in the Git repository at: | 13 | are available in the Git repository at: |
15 | 14 | ||
16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190429 | 15 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220922 |
17 | 16 | ||
18 | for you to fetch changes up to 437cc27ddfded3bbab6afd5ac1761e0e195edba7: | 17 | for you to fetch changes up to b3b5472db0ab7a53499441c1fe1dedec05b1e285: |
19 | 18 | ||
20 | hw/devices: Move SMSC 91C111 declaration into a new header (2019-04-29 17:57:21 +0100) | 19 | configure: Avoid use of 'local' as it is non-POSIX (2022-09-22 16:38:29 +0100) |
21 | 20 | ||
22 | ---------------------------------------------------------------- | 21 | ---------------------------------------------------------------- |
23 | target-arm queue: | 22 | target-arm queue: |
24 | * remove "bag of random stuff" hw/devices.h header | 23 | * hw/net/can: fix Xilinx ZynqMP CAN RX FIFO logic |
25 | * implement FPU for Cortex-M and enable it for Cortex-M4 and -M33 | 24 | * Fix alignment for Neon VLD4.32 |
26 | * hw/dma: Compile the bcm2835_dma device as common object | 25 | * Refactoring of page-table-walk code |
27 | * configure: Remove --source-path option | 26 | * hw/acpi: Add ospm_status hook implementation for acpi-ged |
28 | * hw/ssi/xilinx_spips: Avoid variable length array | 27 | * hw/net/lan9118: Signal TSFL_INT flag when TX FIFO reaches specified level |
29 | * hw/arm/smmuv3: Remove SMMUNotifierNode | 28 | * chardev/baum: avoid variable-length arrays |
29 | * io/channel-websock: avoid variable-length arrays | ||
30 | * hw/net/e1000e_core: Use definition to avoid dynamic stack allocation | ||
31 | * hw/ppc/pnv: Avoid dynamic stack allocation | ||
32 | * hw/intc/xics: Avoid dynamic stack allocation | ||
33 | * hw/i386/multiboot: Avoid dynamic stack allocation | ||
34 | * hw/usb/hcd-ohci: Use definition to avoid dynamic stack allocation | ||
35 | * ui/curses: Avoid dynamic stack allocation | ||
36 | * tests/unit/test-vmstate: Avoid dynamic stack allocation | ||
37 | * configure: fix various shellcheck-spotted issues and nits | ||
30 | 38 | ||
31 | ---------------------------------------------------------------- | 39 | ---------------------------------------------------------------- |
32 | Eric Auger (1): | 40 | Anton Kochkov (1): |
33 | hw/arm/smmuv3: Remove SMMUNotifierNode | 41 | hw/net/can: fix Xilinx ZynqMP CAN RX FIFO logic |
34 | 42 | ||
35 | Peter Maydell (28): | 43 | Clément Chigot (1): |
36 | hw/ssi/xilinx_spips: Avoid variable length array | 44 | target/arm: Fix alignment for VLD4.32 |
37 | configure: Remove --source-path option | ||
38 | target/arm: Make sure M-profile FPSCR RES0 bits are not settable | ||
39 | hw/intc/armv7m_nvic: Allow reading of M-profile MVFR* registers | ||
40 | target/arm: Implement dummy versions of M-profile FP-related registers | ||
41 | target/arm: Disable most VFP sysregs for M-profile | ||
42 | target/arm: Honour M-profile FP enable bits | ||
43 | target/arm: Decode FP instructions for M profile | ||
44 | target/arm: Clear CONTROL_S.SFPA in SG insn if FPU present | ||
45 | target/arm: Handle SFPA and FPCA bits in reads and writes of CONTROL | ||
46 | target/arm/helper: don't return early for STKOF faults during stacking | ||
47 | target/arm: Handle floating point registers in exception entry | ||
48 | target/arm: Implement v7m_update_fpccr() | ||
49 | target/arm: Clear CONTROL.SFPA in BXNS and BLXNS | ||
50 | target/arm: Clean excReturn bits when tail chaining | ||
51 | target/arm: Allow for floating point in callee stack integrity check | ||
52 | target/arm: Handle floating point registers in exception return | ||
53 | target/arm: Move NS TBFLAG from bit 19 to bit 6 | ||
54 | target/arm: Overlap VECSTRIDE and XSCALE_CPAR TB flags | ||
55 | target/arm: Set FPCCR.S when executing M-profile floating point insns | ||
56 | target/arm: Activate M-profile floating point context when FPCCR.ASPEN is set | ||
57 | target/arm: New helper function arm_v7m_mmu_idx_all() | ||
58 | target/arm: New function armv7m_nvic_set_pending_lazyfp() | ||
59 | target/arm: Add lazy-FP-stacking support to v7m_stack_write() | ||
60 | target/arm: Implement M-profile lazy FP state preservation | ||
61 | target/arm: Implement VLSTM for v7M CPUs with an FPU | ||
62 | target/arm: Implement VLLDM for v7M CPUs with an FPU | ||
63 | target/arm: Enable FPU for Cortex-M4 and Cortex-M33 | ||
64 | 45 | ||
65 | Philippe Mathieu-Daudé (13): | 46 | Keqian Zhu (1): |
66 | hw/dma: Compile the bcm2835_dma device as common object | 47 | hw/acpi: Add ospm_status hook implementation for acpi-ged |
67 | hw/arm/aspeed: Use TYPE_TMP105/TYPE_PCA9552 instead of hardcoded string | ||
68 | hw/arm/nseries: Use TYPE_TMP105 instead of hardcoded string | ||
69 | hw/display/tc6393xb: Remove unused functions | ||
70 | hw/devices: Move TC6393XB declarations into a new header | ||
71 | hw/devices: Move Blizzard declarations into a new header | ||
72 | hw/devices: Move CBus declarations into a new header | ||
73 | hw/devices: Move Gamepad declarations into a new header | ||
74 | hw/devices: Move TI touchscreen declarations into a new header | ||
75 | hw/devices: Move LAN9118 declarations into a new header | ||
76 | hw/net/ne2000-isa: Add guards to the header | ||
77 | hw/net/lan9118: Export TYPE_LAN9118 and use it instead of hardcoded string | ||
78 | hw/devices: Move SMSC 91C111 declaration into a new header | ||
79 | 48 | ||
80 | configure | 10 +- | 49 | Lucas Dietrich (1): |
81 | hw/dma/Makefile.objs | 2 +- | 50 | hw/net/lan9118: Signal TSFL_INT flag when TX FIFO reaches specified level |
82 | include/hw/arm/omap.h | 6 +- | ||
83 | include/hw/arm/smmu-common.h | 8 +- | ||
84 | include/hw/devices.h | 62 --- | ||
85 | include/hw/display/blizzard.h | 22 ++ | ||
86 | include/hw/display/tc6393xb.h | 24 ++ | ||
87 | include/hw/input/gamepad.h | 19 + | ||
88 | include/hw/input/tsc2xxx.h | 36 ++ | ||
89 | include/hw/misc/cbus.h | 32 ++ | ||
90 | include/hw/net/lan9118.h | 21 + | ||
91 | include/hw/net/ne2000-isa.h | 6 + | ||
92 | include/hw/net/smc91c111.h | 19 + | ||
93 | include/qemu/typedefs.h | 1 - | ||
94 | target/arm/cpu.h | 95 ++++- | ||
95 | target/arm/helper.h | 5 + | ||
96 | target/arm/translate.h | 3 + | ||
97 | hw/arm/aspeed.c | 13 +- | ||
98 | hw/arm/exynos4_boards.c | 3 +- | ||
99 | hw/arm/gumstix.c | 2 +- | ||
100 | hw/arm/integratorcp.c | 2 +- | ||
101 | hw/arm/kzm.c | 2 +- | ||
102 | hw/arm/mainstone.c | 2 +- | ||
103 | hw/arm/mps2-tz.c | 3 +- | ||
104 | hw/arm/mps2.c | 2 +- | ||
105 | hw/arm/nseries.c | 7 +- | ||
106 | hw/arm/palm.c | 2 +- | ||
107 | hw/arm/realview.c | 3 +- | ||
108 | hw/arm/smmu-common.c | 6 +- | ||
109 | hw/arm/smmuv3.c | 28 +- | ||
110 | hw/arm/stellaris.c | 2 +- | ||
111 | hw/arm/tosa.c | 2 +- | ||
112 | hw/arm/versatilepb.c | 2 +- | ||
113 | hw/arm/vexpress.c | 2 +- | ||
114 | hw/display/blizzard.c | 2 +- | ||
115 | hw/display/tc6393xb.c | 18 +- | ||
116 | hw/input/stellaris_input.c | 2 +- | ||
117 | hw/input/tsc2005.c | 2 +- | ||
118 | hw/input/tsc210x.c | 4 +- | ||
119 | hw/intc/armv7m_nvic.c | 261 +++++++++++++ | ||
120 | hw/misc/cbus.c | 2 +- | ||
121 | hw/net/lan9118.c | 3 +- | ||
122 | hw/net/smc91c111.c | 2 +- | ||
123 | hw/ssi/xilinx_spips.c | 6 +- | ||
124 | target/arm/cpu.c | 20 + | ||
125 | target/arm/helper.c | 873 +++++++++++++++++++++++++++++++++++++++--- | ||
126 | target/arm/machine.c | 16 + | ||
127 | target/arm/translate.c | 150 +++++++- | ||
128 | target/arm/vfp_helper.c | 8 + | ||
129 | MAINTAINERS | 7 + | ||
130 | 50 files changed, 1595 insertions(+), 235 deletions(-) | ||
131 | delete mode 100644 include/hw/devices.h | ||
132 | create mode 100644 include/hw/display/blizzard.h | ||
133 | create mode 100644 include/hw/display/tc6393xb.h | ||
134 | create mode 100644 include/hw/input/gamepad.h | ||
135 | create mode 100644 include/hw/input/tsc2xxx.h | ||
136 | create mode 100644 include/hw/misc/cbus.h | ||
137 | create mode 100644 include/hw/net/lan9118.h | ||
138 | create mode 100644 include/hw/net/smc91c111.h | ||
139 | 51 | ||
52 | Peter Maydell (7): | ||
53 | configure: Remove unused python_version variable | ||
54 | configure: Remove unused meson_args variable | ||
55 | configure: Add missing quoting for some easy cases | ||
56 | configure: Add './' on front of glob of */config-devices.mak.d | ||
57 | configure: Remove use of backtick `...` syntax | ||
58 | configure: Check mkdir result directly, not via $? | ||
59 | configure: Avoid use of 'local' as it is non-POSIX | ||
60 | |||
61 | Philippe Mathieu-Daudé (11): | ||
62 | chardev/baum: Replace magic values by X_MAX / Y_MAX definitions | ||
63 | chardev/baum: Use definitions to avoid dynamic stack allocation | ||
64 | chardev/baum: Avoid dynamic stack allocation | ||
65 | io/channel-websock: Replace strlen(const_str) by sizeof(const_str) - 1 | ||
66 | hw/net/e1000e_core: Use definition to avoid dynamic stack allocation | ||
67 | hw/ppc/pnv: Avoid dynamic stack allocation | ||
68 | hw/intc/xics: Avoid dynamic stack allocation | ||
69 | hw/i386/multiboot: Avoid dynamic stack allocation | ||
70 | hw/usb/hcd-ohci: Use definition to avoid dynamic stack allocation | ||
71 | ui/curses: Avoid dynamic stack allocation | ||
72 | tests/unit/test-vmstate: Avoid dynamic stack allocation | ||
73 | |||
74 | Richard Henderson (17): | ||
75 | target/arm: Create GetPhysAddrResult | ||
76 | target/arm: Use GetPhysAddrResult in get_phys_addr_lpae | ||
77 | target/arm: Use GetPhysAddrResult in get_phys_addr_v6 | ||
78 | target/arm: Use GetPhysAddrResult in get_phys_addr_v5 | ||
79 | target/arm: Use GetPhysAddrResult in get_phys_addr_pmsav5 | ||
80 | target/arm: Use GetPhysAddrResult in get_phys_addr_pmsav7 | ||
81 | target/arm: Use GetPhysAddrResult in get_phys_addr_pmsav8 | ||
82 | target/arm: Use GetPhysAddrResult in pmsav8_mpu_lookup | ||
83 | target/arm: Remove is_subpage argument to pmsav8_mpu_lookup | ||
84 | target/arm: Add is_secure parameter to v8m_security_lookup | ||
85 | target/arm: Add secure parameter to pmsav8_mpu_lookup | ||
86 | target/arm: Add is_secure parameter to get_phys_addr_v5 | ||
87 | target/arm: Add is_secure parameter to get_phys_addr_v6 | ||
88 | target/arm: Add secure parameter to get_phys_addr_pmsav8 | ||
89 | target/arm: Add is_secure parameter to pmsav7_use_background_region | ||
90 | target/arm: Add secure parameter to get_phys_addr_pmsav7 | ||
91 | target/arm: Add is_secure parameter to get_phys_addr_pmsav5 | ||
92 | |||
93 | configure | 82 +++++----- | ||
94 | target/arm/internals.h | 26 +-- | ||
95 | chardev/baum.c | 22 ++- | ||
96 | hw/acpi/generic_event_device.c | 8 + | ||
97 | hw/i386/multiboot.c | 5 +- | ||
98 | hw/intc/xics.c | 2 +- | ||
99 | hw/net/can/xlnx-zynqmp-can.c | 32 ++-- | ||
100 | hw/net/e1000e_core.c | 7 +- | ||
101 | hw/net/lan9118.c | 8 + | ||
102 | hw/ppc/pnv.c | 4 +- | ||
103 | hw/ppc/spapr.c | 8 +- | ||
104 | hw/ppc/spapr_pci_nvlink2.c | 2 +- | ||
105 | hw/usb/hcd-ohci.c | 7 +- | ||
106 | io/channel-websock.c | 2 +- | ||
107 | target/arm/helper.c | 27 ++- | ||
108 | target/arm/m_helper.c | 78 ++++----- | ||
109 | target/arm/ptw.c | 364 +++++++++++++++++++---------------------- | ||
110 | target/arm/tlb_helper.c | 22 +-- | ||
111 | target/arm/translate-neon.c | 6 +- | ||
112 | tests/unit/test-vmstate.c | 7 +- | ||
113 | ui/curses.c | 2 +- | ||
114 | 21 files changed, 347 insertions(+), 374 deletions(-) | ||
115 | diff view generated by jsdifflib |
1 | Enable the FPU by default for the Cortex-M4 and Cortex-M33. | 1 | From: Anton Kochkov <anton.kochkov@proton.me> |
---|---|---|---|
2 | 2 | ||
3 | For consistency, function "update_rx_fifo()" should use the RX FIFO | ||
4 | register field names, not the TX FIFO ones, even if they refer to the | ||
5 | same bit positions in the register. | ||
6 | |||
7 | Signed-off-by: Anton Kochkov <anton.kochkov@proton.me> | ||
8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
9 | Message-id: 20220817141754.2105981-1-anton.kochkov@proton.me | ||
10 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1123 | ||
11 | [PMM: tweaked commit message] | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190416125744.27770-27-peter.maydell@linaro.org | ||
6 | --- | 13 | --- |
7 | target/arm/cpu.c | 8 ++++++++ | 14 | hw/net/can/xlnx-zynqmp-can.c | 32 ++++++++++++++++---------------- |
8 | 1 file changed, 8 insertions(+) | 15 | 1 file changed, 16 insertions(+), 16 deletions(-) |
9 | 16 | ||
10 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 17 | diff --git a/hw/net/can/xlnx-zynqmp-can.c b/hw/net/can/xlnx-zynqmp-can.c |
11 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/target/arm/cpu.c | 19 | --- a/hw/net/can/xlnx-zynqmp-can.c |
13 | +++ b/target/arm/cpu.c | 20 | +++ b/hw/net/can/xlnx-zynqmp-can.c |
14 | @@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj) | 21 | @@ -XXX,XX +XXX,XX @@ static void update_rx_fifo(XlnxZynqMPCANState *s, const qemu_can_frame *frame) |
15 | set_feature(&cpu->env, ARM_FEATURE_M); | 22 | timestamp)); |
16 | set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | 23 | |
17 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | 24 | /* First 32 bit of the data. */ |
18 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); | 25 | - fifo32_push(&s->rx_fifo, deposit32(0, R_TXFIFO_DATA1_DB3_SHIFT, |
19 | cpu->midr = 0x410fc240; /* r0p0 */ | 26 | - R_TXFIFO_DATA1_DB3_LENGTH, |
20 | cpu->pmsav7_dregion = 8; | 27 | + fifo32_push(&s->rx_fifo, deposit32(0, R_RXFIFO_DATA1_DB3_SHIFT, |
21 | + cpu->isar.mvfr0 = 0x10110021; | 28 | + R_RXFIFO_DATA1_DB3_LENGTH, |
22 | + cpu->isar.mvfr1 = 0x11000011; | 29 | frame->data[0]) | |
23 | + cpu->isar.mvfr2 = 0x00000000; | 30 | - deposit32(0, R_TXFIFO_DATA1_DB2_SHIFT, |
24 | cpu->id_pfr0 = 0x00000030; | 31 | - R_TXFIFO_DATA1_DB2_LENGTH, |
25 | cpu->id_pfr1 = 0x00000200; | 32 | + deposit32(0, R_RXFIFO_DATA1_DB2_SHIFT, |
26 | cpu->id_dfr0 = 0x00100000; | 33 | + R_RXFIFO_DATA1_DB2_LENGTH, |
27 | @@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj) | 34 | frame->data[1]) | |
28 | set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | 35 | - deposit32(0, R_TXFIFO_DATA1_DB1_SHIFT, |
29 | set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | 36 | - R_TXFIFO_DATA1_DB1_LENGTH, |
30 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | 37 | + deposit32(0, R_RXFIFO_DATA1_DB1_SHIFT, |
31 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); | 38 | + R_RXFIFO_DATA1_DB1_LENGTH, |
32 | cpu->midr = 0x410fd213; /* r0p3 */ | 39 | frame->data[2]) | |
33 | cpu->pmsav7_dregion = 16; | 40 | - deposit32(0, R_TXFIFO_DATA1_DB0_SHIFT, |
34 | cpu->sau_sregion = 8; | 41 | - R_TXFIFO_DATA1_DB0_LENGTH, |
35 | + cpu->isar.mvfr0 = 0x10110021; | 42 | + deposit32(0, R_RXFIFO_DATA1_DB0_SHIFT, |
36 | + cpu->isar.mvfr1 = 0x11000011; | 43 | + R_RXFIFO_DATA1_DB0_LENGTH, |
37 | + cpu->isar.mvfr2 = 0x00000040; | 44 | frame->data[3])); |
38 | cpu->id_pfr0 = 0x00000030; | 45 | /* Last 32 bit of the data. */ |
39 | cpu->id_pfr1 = 0x00000210; | 46 | - fifo32_push(&s->rx_fifo, deposit32(0, R_TXFIFO_DATA2_DB7_SHIFT, |
40 | cpu->id_dfr0 = 0x00200000; | 47 | - R_TXFIFO_DATA2_DB7_LENGTH, |
48 | + fifo32_push(&s->rx_fifo, deposit32(0, R_RXFIFO_DATA2_DB7_SHIFT, | ||
49 | + R_RXFIFO_DATA2_DB7_LENGTH, | ||
50 | frame->data[4]) | | ||
51 | - deposit32(0, R_TXFIFO_DATA2_DB6_SHIFT, | ||
52 | - R_TXFIFO_DATA2_DB6_LENGTH, | ||
53 | + deposit32(0, R_RXFIFO_DATA2_DB6_SHIFT, | ||
54 | + R_RXFIFO_DATA2_DB6_LENGTH, | ||
55 | frame->data[5]) | | ||
56 | - deposit32(0, R_TXFIFO_DATA2_DB5_SHIFT, | ||
57 | - R_TXFIFO_DATA2_DB5_LENGTH, | ||
58 | + deposit32(0, R_RXFIFO_DATA2_DB5_SHIFT, | ||
59 | + R_RXFIFO_DATA2_DB5_LENGTH, | ||
60 | frame->data[6]) | | ||
61 | - deposit32(0, R_TXFIFO_DATA2_DB4_SHIFT, | ||
62 | - R_TXFIFO_DATA2_DB4_LENGTH, | ||
63 | + deposit32(0, R_RXFIFO_DATA2_DB4_SHIFT, | ||
64 | + R_RXFIFO_DATA2_DB4_LENGTH, | ||
65 | frame->data[7])); | ||
66 | |||
67 | ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 1); | ||
41 | -- | 68 | -- |
42 | 2.20.1 | 69 | 2.25.1 |
43 | |||
44 | diff view generated by jsdifflib |
1 | Implement the VLLDM instruction for v7M for the FPU present cas. | 1 | From: Clément Chigot <chigot@adacore.com> |
---|---|---|---|
2 | 2 | ||
3 | When requested, the alignment for VLD4.32 is 8 and not 16. | ||
4 | |||
5 | See ARM documentation about VLD4 encoding: | ||
6 | ebytes = 1 << UInt(size); | ||
7 | if size == '10' then | ||
8 | alignment = if a == '0' then 1 else 8; | ||
9 | else | ||
10 | alignment = if a == '0' then 1 else 4*ebytes; | ||
11 | |||
12 | Signed-off-by: Clément Chigot <chigot@adacore.com> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20220914105058.2787404-1-chigot@adacore.com | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190416125744.27770-26-peter.maydell@linaro.org | ||
6 | --- | 16 | --- |
7 | target/arm/helper.h | 1 + | 17 | target/arm/translate-neon.c | 6 +++++- |
8 | target/arm/helper.c | 54 ++++++++++++++++++++++++++++++++++++++++++ | 18 | 1 file changed, 5 insertions(+), 1 deletion(-) |
9 | target/arm/translate.c | 2 +- | ||
10 | 3 files changed, 56 insertions(+), 1 deletion(-) | ||
11 | 19 | ||
12 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 20 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c |
13 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/helper.h | 22 | --- a/target/arm/translate-neon.c |
15 | +++ b/target/arm/helper.h | 23 | +++ b/target/arm/translate-neon.c |
16 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32) | 24 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) |
17 | DEF_HELPER_1(v7m_preserve_fp_state, void, env) | 25 | case 3: |
18 | 26 | return false; | |
19 | DEF_HELPER_2(v7m_vlstm, void, env, i32) | 27 | case 4: |
20 | +DEF_HELPER_2(v7m_vlldm, void, env, i32) | 28 | - align = pow2_align(size + 2); |
21 | 29 | + if (size == 2) { | |
22 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | 30 | + align = pow2_align(3); |
23 | 31 | + } else { | |
24 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 32 | + align = pow2_align(size + 2); |
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/helper.c | ||
27 | +++ b/target/arm/helper.c | ||
28 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
29 | g_assert_not_reached(); | ||
30 | } | ||
31 | |||
32 | +void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) | ||
33 | +{ | ||
34 | + /* translate.c should never generate calls here in user-only mode */ | ||
35 | + g_assert_not_reached(); | ||
36 | +} | ||
37 | + | ||
38 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
39 | { | ||
40 | /* The TT instructions can be used by unprivileged code, but in | ||
41 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
42 | env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
43 | } | ||
44 | |||
45 | +void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) | ||
46 | +{ | ||
47 | + /* fptr is the value of Rn, the frame pointer we load the FP regs from */ | ||
48 | + assert(env->v7m.secure); | ||
49 | + | ||
50 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
51 | + return; | ||
52 | + } | ||
53 | + | ||
54 | + /* Check access to the coprocessor is permitted */ | ||
55 | + if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) { | ||
56 | + raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC()); | ||
57 | + } | ||
58 | + | ||
59 | + if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) { | ||
60 | + /* State in FP is still valid */ | ||
61 | + env->v7m.fpccr[M_REG_S] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
62 | + } else { | ||
63 | + bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK; | ||
64 | + int i; | ||
65 | + uint32_t fpscr; | ||
66 | + | ||
67 | + if (fptr & 7) { | ||
68 | + raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC()); | ||
69 | + } | ||
70 | + | ||
71 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
72 | + uint32_t slo, shi; | ||
73 | + uint64_t dn; | ||
74 | + uint32_t faddr = fptr + 4 * i; | ||
75 | + | ||
76 | + if (i >= 16) { | ||
77 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
78 | + } | 33 | + } |
79 | + | 34 | break; |
80 | + slo = cpu_ldl_data(env, faddr); | 35 | default: |
81 | + shi = cpu_ldl_data(env, faddr + 4); | 36 | g_assert_not_reached(); |
82 | + | ||
83 | + dn = (uint64_t) shi << 32 | slo; | ||
84 | + *aa32_vfp_dreg(env, i / 2) = dn; | ||
85 | + } | ||
86 | + fpscr = cpu_ldl_data(env, fptr + 0x40); | ||
87 | + vfp_set_fpscr(env, fpscr); | ||
88 | + } | ||
89 | + | ||
90 | + env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; | ||
91 | +} | ||
92 | + | ||
93 | static bool v7m_push_stack(ARMCPU *cpu) | ||
94 | { | ||
95 | /* Do the "set up stack frame" part of exception entry, | ||
96 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/target/arm/translate.c | ||
99 | +++ b/target/arm/translate.c | ||
100 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
101 | TCGv_i32 fptr = load_reg(s, rn); | ||
102 | |||
103 | if (extract32(insn, 20, 1)) { | ||
104 | - /* VLLDM */ | ||
105 | + gen_helper_v7m_vlldm(cpu_env, fptr); | ||
106 | } else { | ||
107 | gen_helper_v7m_vlstm(cpu_env, fptr); | ||
108 | } | ||
109 | -- | 37 | -- |
110 | 2.20.1 | 38 | 2.25.1 |
111 | 39 | ||
112 | 40 | diff view generated by jsdifflib |
1 | Pushing registers to the stack for v7M needs to handle three cases: | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | * the "normal" case where we pend exceptions | ||
3 | * an "ignore faults" case where we set FSR bits but | ||
4 | do not pend exceptions (this is used when we are | ||
5 | handling some kinds of derived exception on exception entry) | ||
6 | * a "lazy FP stacking" case, where different FSR bits | ||
7 | are set and the exception is pended differently | ||
8 | 2 | ||
9 | Implement this by changing the existing flag argument that | 3 | Combine 5 output pointer arguments from get_phys_addr |
10 | tells us whether to ignore faults or not into an enum that | 4 | into a single struct. Adjust all callers. |
11 | specifies which of the 3 modes we should handle. | ||
12 | 5 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220822152741.1617527-2-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20190416125744.27770-23-peter.maydell@linaro.org | ||
16 | --- | 10 | --- |
17 | target/arm/helper.c | 118 +++++++++++++++++++++++++++++--------------- | 11 | target/arm/internals.h | 13 ++++- |
18 | 1 file changed, 79 insertions(+), 39 deletions(-) | 12 | target/arm/helper.c | 27 ++++----- |
13 | target/arm/m_helper.c | 52 ++++++----------- | ||
14 | target/arm/ptw.c | 120 +++++++++++++++++++++------------------- | ||
15 | target/arm/tlb_helper.c | 22 +++----- | ||
16 | 5 files changed, 109 insertions(+), 125 deletions(-) | ||
19 | 17 | ||
18 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/internals.h | ||
21 | +++ b/target/arm/internals.h | ||
22 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMCacheAttrs { | ||
23 | bool is_s2_format:1; | ||
24 | } ARMCacheAttrs; | ||
25 | |||
26 | +/* Fields that are valid upon success. */ | ||
27 | +typedef struct GetPhysAddrResult { | ||
28 | + hwaddr phys; | ||
29 | + target_ulong page_size; | ||
30 | + int prot; | ||
31 | + MemTxAttrs attrs; | ||
32 | + ARMCacheAttrs cacheattrs; | ||
33 | +} GetPhysAddrResult; | ||
34 | + | ||
35 | bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
36 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
37 | - hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot, | ||
38 | - target_ulong *page_size, | ||
39 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
40 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
41 | __attribute__((nonnull)); | ||
42 | |||
43 | void arm_log_exception(CPUState *cs); | ||
20 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 44 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
21 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper.c | 46 | --- a/target/arm/helper.c |
23 | +++ b/target/arm/helper.c | 47 | +++ b/target/arm/helper.c |
24 | @@ -XXX,XX +XXX,XX @@ static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) | 48 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri, |
25 | } | 49 | static uint64_t do_ats_write(CPUARMState *env, uint64_t value, |
26 | } | 50 | MMUAccessType access_type, ARMMMUIdx mmu_idx) |
27 | 51 | { | |
28 | +/* | 52 | - hwaddr phys_addr; |
29 | + * What kind of stack write are we doing? This affects how exceptions | 53 | - target_ulong page_size; |
30 | + * generated during the stacking are treated. | 54 | - int prot; |
31 | + */ | 55 | bool ret; |
32 | +typedef enum StackingMode { | 56 | uint64_t par64; |
33 | + STACK_NORMAL, | 57 | bool format64 = false; |
34 | + STACK_IGNFAULTS, | 58 | - MemTxAttrs attrs = {}; |
35 | + STACK_LAZYFP, | 59 | ARMMMUFaultInfo fi = {}; |
36 | +} StackingMode; | 60 | - ARMCacheAttrs cacheattrs = {}; |
37 | + | 61 | + GetPhysAddrResult res = {}; |
38 | static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | 62 | |
39 | - ARMMMUIdx mmu_idx, bool ignfault) | 63 | - ret = get_phys_addr(env, value, access_type, mmu_idx, &phys_addr, &attrs, |
40 | + ARMMMUIdx mmu_idx, StackingMode mode) | 64 | - &prot, &page_size, &fi, &cacheattrs); |
65 | + ret = get_phys_addr(env, value, access_type, mmu_idx, &res, &fi); | ||
66 | |||
67 | /* | ||
68 | * ATS operations only do S1 or S1+S2 translations, so we never | ||
69 | * have to deal with the ARMCacheAttrs format for S2 only. | ||
70 | */ | ||
71 | - assert(!cacheattrs.is_s2_format); | ||
72 | + assert(!res.cacheattrs.is_s2_format); | ||
73 | |||
74 | if (ret) { | ||
75 | /* | ||
76 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | ||
77 | /* Create a 64-bit PAR */ | ||
78 | par64 = (1 << 11); /* LPAE bit always set */ | ||
79 | if (!ret) { | ||
80 | - par64 |= phys_addr & ~0xfffULL; | ||
81 | - if (!attrs.secure) { | ||
82 | + par64 |= res.phys & ~0xfffULL; | ||
83 | + if (!res.attrs.secure) { | ||
84 | par64 |= (1 << 9); /* NS */ | ||
85 | } | ||
86 | - par64 |= (uint64_t)cacheattrs.attrs << 56; /* ATTR */ | ||
87 | - par64 |= cacheattrs.shareability << 7; /* SH */ | ||
88 | + par64 |= (uint64_t)res.cacheattrs.attrs << 56; /* ATTR */ | ||
89 | + par64 |= res.cacheattrs.shareability << 7; /* SH */ | ||
90 | } else { | ||
91 | uint32_t fsr = arm_fi_to_lfsc(&fi); | ||
92 | |||
93 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | ||
94 | */ | ||
95 | if (!ret) { | ||
96 | /* We do not set any attribute bits in the PAR */ | ||
97 | - if (page_size == (1 << 24) | ||
98 | + if (res.page_size == (1 << 24) | ||
99 | && arm_feature(env, ARM_FEATURE_V7)) { | ||
100 | - par64 = (phys_addr & 0xff000000) | (1 << 1); | ||
101 | + par64 = (res.phys & 0xff000000) | (1 << 1); | ||
102 | } else { | ||
103 | - par64 = phys_addr & 0xfffff000; | ||
104 | + par64 = res.phys & 0xfffff000; | ||
105 | } | ||
106 | - if (!attrs.secure) { | ||
107 | + if (!res.attrs.secure) { | ||
108 | par64 |= (1 << 9); /* NS */ | ||
109 | } | ||
110 | } else { | ||
111 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/target/arm/m_helper.c | ||
114 | +++ b/target/arm/m_helper.c | ||
115 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
41 | { | 116 | { |
42 | CPUState *cs = CPU(cpu); | 117 | CPUState *cs = CPU(cpu); |
43 | CPUARMState *env = &cpu->env; | 118 | CPUARMState *env = &cpu->env; |
44 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | 119 | - MemTxAttrs attrs = {}; |
45 | &attrs, &prot, &page_size, &fi, NULL)) { | 120 | MemTxResult txres; |
121 | - target_ulong page_size; | ||
122 | - hwaddr physaddr; | ||
123 | - int prot; | ||
124 | + GetPhysAddrResult res = {}; | ||
125 | ARMMMUFaultInfo fi = {}; | ||
126 | - ARMCacheAttrs cacheattrs = {}; | ||
127 | bool secure = mmu_idx & ARM_MMU_IDX_M_S; | ||
128 | int exc; | ||
129 | bool exc_secure; | ||
130 | |||
131 | - if (get_phys_addr(env, addr, MMU_DATA_STORE, mmu_idx, &physaddr, | ||
132 | - &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
133 | + if (get_phys_addr(env, addr, MMU_DATA_STORE, mmu_idx, &res, &fi)) { | ||
46 | /* MPU/SAU lookup failed */ | 134 | /* MPU/SAU lookup failed */ |
47 | if (fi.type == ARMFault_QEMU_SFault) { | 135 | if (fi.type == ARMFault_QEMU_SFault) { |
48 | - qemu_log_mask(CPU_LOG_INT, | 136 | if (mode == STACK_LAZYFP) { |
49 | - "...SecureFault with SFSR.AUVIOL during stacking\n"); | ||
50 | - env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
51 | + if (mode == STACK_LAZYFP) { | ||
52 | + qemu_log_mask(CPU_LOG_INT, | ||
53 | + "...SecureFault with SFSR.LSPERR " | ||
54 | + "during lazy stacking\n"); | ||
55 | + env->v7m.sfsr |= R_V7M_SFSR_LSPERR_MASK; | ||
56 | + } else { | ||
57 | + qemu_log_mask(CPU_LOG_INT, | ||
58 | + "...SecureFault with SFSR.AUVIOL " | ||
59 | + "during stacking\n"); | ||
60 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK; | ||
61 | + } | ||
62 | + env->v7m.sfsr |= R_V7M_SFSR_SFARVALID_MASK; | ||
63 | env->v7m.sfar = addr; | ||
64 | exc = ARMV7M_EXCP_SECURE; | ||
65 | exc_secure = false; | ||
66 | } else { | ||
67 | - qemu_log_mask(CPU_LOG_INT, "...MemManageFault with CFSR.MSTKERR\n"); | ||
68 | - env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
69 | + if (mode == STACK_LAZYFP) { | ||
70 | + qemu_log_mask(CPU_LOG_INT, | ||
71 | + "...MemManageFault with CFSR.MLSPERR\n"); | ||
72 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MLSPERR_MASK; | ||
73 | + } else { | ||
74 | + qemu_log_mask(CPU_LOG_INT, | ||
75 | + "...MemManageFault with CFSR.MSTKERR\n"); | ||
76 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
77 | + } | ||
78 | exc = ARMV7M_EXCP_MEM; | ||
79 | exc_secure = secure; | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | 137 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, |
82 | attrs, &txres); | 138 | } |
139 | goto pend_fault; | ||
140 | } | ||
141 | - address_space_stl_le(arm_addressspace(cs, attrs), physaddr, value, | ||
142 | - attrs, &txres); | ||
143 | + address_space_stl_le(arm_addressspace(cs, res.attrs), res.phys, value, | ||
144 | + res.attrs, &txres); | ||
83 | if (txres != MEMTX_OK) { | 145 | if (txres != MEMTX_OK) { |
84 | /* BusFault trying to write the data */ | 146 | /* BusFault trying to write the data */ |
85 | - qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | 147 | if (mode == STACK_LAZYFP) { |
86 | - env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | 148 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr, |
87 | + if (mode == STACK_LAZYFP) { | 149 | { |
88 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.LSPERR\n"); | 150 | CPUState *cs = CPU(cpu); |
89 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_LSPERR_MASK; | 151 | CPUARMState *env = &cpu->env; |
90 | + } else { | 152 | - MemTxAttrs attrs = {}; |
91 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | 153 | MemTxResult txres; |
92 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | 154 | - target_ulong page_size; |
93 | + } | 155 | - hwaddr physaddr; |
94 | exc = ARMV7M_EXCP_BUS; | 156 | - int prot; |
95 | exc_secure = false; | 157 | + GetPhysAddrResult res = {}; |
158 | ARMMMUFaultInfo fi = {}; | ||
159 | - ARMCacheAttrs cacheattrs = {}; | ||
160 | bool secure = mmu_idx & ARM_MMU_IDX_M_S; | ||
161 | int exc; | ||
162 | bool exc_secure; | ||
163 | uint32_t value; | ||
164 | |||
165 | - if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr, | ||
166 | - &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
167 | + if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &res, &fi)) { | ||
168 | /* MPU/SAU lookup failed */ | ||
169 | if (fi.type == ARMFault_QEMU_SFault) { | ||
170 | qemu_log_mask(CPU_LOG_INT, | ||
171 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr, | ||
96 | goto pend_fault; | 172 | goto pend_fault; |
97 | @@ -XXX,XX +XXX,XX @@ pend_fault: | 173 | } |
98 | * later if we have two derived exceptions. | 174 | |
99 | * The only case when we must not pend the exception but instead | 175 | - value = address_space_ldl(arm_addressspace(cs, attrs), physaddr, |
100 | * throw it away is if we are doing the push of the callee registers | 176 | - attrs, &txres); |
101 | - * and we've already generated a derived exception. Even in this | 177 | + value = address_space_ldl(arm_addressspace(cs, res.attrs), res.phys, |
102 | - * case we will still update the fault status registers. | 178 | + res.attrs, &txres); |
103 | + * and we've already generated a derived exception (this is indicated | 179 | if (txres != MEMTX_OK) { |
104 | + * by the caller passing STACK_IGNFAULTS). Even in this case we will | 180 | /* BusFault trying to read the data */ |
105 | + * still update the fault status registers. | 181 | qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.UNSTKERR\n"); |
182 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
183 | CPUState *cs = CPU(cpu); | ||
184 | CPUARMState *env = &cpu->env; | ||
185 | V8M_SAttributes sattrs = {}; | ||
186 | - MemTxAttrs attrs = {}; | ||
187 | + GetPhysAddrResult res = {}; | ||
188 | ARMMMUFaultInfo fi = {}; | ||
189 | - ARMCacheAttrs cacheattrs = {}; | ||
190 | MemTxResult txres; | ||
191 | - target_ulong page_size; | ||
192 | - hwaddr physaddr; | ||
193 | - int prot; | ||
194 | |||
195 | v8m_security_lookup(env, addr, MMU_INST_FETCH, mmu_idx, &sattrs); | ||
196 | if (!sattrs.nsc || sattrs.ns) { | ||
197 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
198 | "...really SecureFault with SFSR.INVEP\n"); | ||
199 | return false; | ||
200 | } | ||
201 | - if (get_phys_addr(env, addr, MMU_INST_FETCH, mmu_idx, &physaddr, | ||
202 | - &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
203 | + if (get_phys_addr(env, addr, MMU_INST_FETCH, mmu_idx, &res, &fi)) { | ||
204 | /* the MPU lookup failed */ | ||
205 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_IACCVIOL_MASK; | ||
206 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM, env->v7m.secure); | ||
207 | qemu_log_mask(CPU_LOG_INT, "...really MemManage with CFSR.IACCVIOL\n"); | ||
208 | return false; | ||
209 | } | ||
210 | - *insn = address_space_lduw_le(arm_addressspace(cs, attrs), physaddr, | ||
211 | - attrs, &txres); | ||
212 | + *insn = address_space_lduw_le(arm_addressspace(cs, res.attrs), res.phys, | ||
213 | + res.attrs, &txres); | ||
214 | if (txres != MEMTX_OK) { | ||
215 | env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_IBUSERR_MASK; | ||
216 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false); | ||
217 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_sg_stack_word(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
106 | */ | 218 | */ |
107 | - if (!ignfault) { | 219 | CPUState *cs = CPU(cpu); |
108 | + switch (mode) { | 220 | CPUARMState *env = &cpu->env; |
109 | + case STACK_NORMAL: | 221 | - MemTxAttrs attrs = {}; |
110 | armv7m_nvic_set_pending_derived(env->nvic, exc, exc_secure); | 222 | MemTxResult txres; |
111 | + break; | 223 | - target_ulong page_size; |
112 | + case STACK_LAZYFP: | 224 | - hwaddr physaddr; |
113 | + armv7m_nvic_set_pending_lazyfp(env->nvic, exc, exc_secure); | 225 | - int prot; |
114 | + break; | 226 | + GetPhysAddrResult res = {}; |
115 | + case STACK_IGNFAULTS: | 227 | ARMMMUFaultInfo fi = {}; |
116 | + break; | 228 | - ARMCacheAttrs cacheattrs = {}; |
117 | } | 229 | uint32_t value; |
118 | return false; | 230 | |
231 | - if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr, | ||
232 | - &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
233 | + if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &res, &fi)) { | ||
234 | /* MPU/SAU lookup failed */ | ||
235 | if (fi.type == ARMFault_QEMU_SFault) { | ||
236 | qemu_log_mask(CPU_LOG_INT, | ||
237 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_sg_stack_word(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
238 | } | ||
239 | return false; | ||
240 | } | ||
241 | - value = address_space_ldl(arm_addressspace(cs, attrs), physaddr, | ||
242 | - attrs, &txres); | ||
243 | + value = address_space_ldl(arm_addressspace(cs, res.attrs), res.phys, | ||
244 | + res.attrs, &txres); | ||
245 | if (txres != MEMTX_OK) { | ||
246 | /* BusFault trying to read the data */ | ||
247 | qemu_log_mask(CPU_LOG_INT, | ||
248 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
249 | index XXXXXXX..XXXXXXX 100644 | ||
250 | --- a/target/arm/ptw.c | ||
251 | +++ b/target/arm/ptw.c | ||
252 | @@ -XXX,XX +XXX,XX @@ static ARMCacheAttrs combine_cacheattrs(CPUARMState *env, | ||
253 | * @address: virtual address to get physical address for | ||
254 | * @access_type: 0 for read, 1 for write, 2 for execute | ||
255 | * @mmu_idx: MMU index indicating required translation regime | ||
256 | - * @phys_ptr: set to the physical address corresponding to the virtual address | ||
257 | - * @attrs: set to the memory transaction attributes to use | ||
258 | - * @prot: set to the permissions for the page containing phys_ptr | ||
259 | - * @page_size: set to the size of the page containing phys_ptr | ||
260 | + * @result: set on translation success. | ||
261 | * @fi: set to fault info if the translation fails | ||
262 | - * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes | ||
263 | */ | ||
264 | bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
265 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
266 | - hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot, | ||
267 | - target_ulong *page_size, | ||
268 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
269 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
270 | { | ||
271 | ARMMMUIdx s1_mmu_idx = stage_1_mmu_idx(mmu_idx); | ||
272 | |||
273 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
274 | */ | ||
275 | if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
276 | hwaddr ipa; | ||
277 | - int s2_prot; | ||
278 | + int s1_prot; | ||
279 | int ret; | ||
280 | bool ipa_secure; | ||
281 | - ARMCacheAttrs cacheattrs2 = {}; | ||
282 | + ARMCacheAttrs cacheattrs1; | ||
283 | ARMMMUIdx s2_mmu_idx; | ||
284 | bool is_el0; | ||
285 | |||
286 | - ret = get_phys_addr(env, address, access_type, s1_mmu_idx, &ipa, | ||
287 | - attrs, prot, page_size, fi, cacheattrs); | ||
288 | + ret = get_phys_addr(env, address, access_type, s1_mmu_idx, | ||
289 | + result, fi); | ||
290 | |||
291 | /* If S1 fails or S2 is disabled, return early. */ | ||
292 | if (ret || regime_translation_disabled(env, ARMMMUIdx_Stage2)) { | ||
293 | - *phys_ptr = ipa; | ||
294 | return ret; | ||
295 | } | ||
296 | |||
297 | - ipa_secure = attrs->secure; | ||
298 | + ipa = result->phys; | ||
299 | + ipa_secure = result->attrs.secure; | ||
300 | if (arm_is_secure_below_el3(env)) { | ||
301 | if (ipa_secure) { | ||
302 | - attrs->secure = !(env->cp15.vstcr_el2 & VSTCR_SW); | ||
303 | + result->attrs.secure = !(env->cp15.vstcr_el2 & VSTCR_SW); | ||
304 | } else { | ||
305 | - attrs->secure = !(env->cp15.vtcr_el2 & VTCR_NSW); | ||
306 | + result->attrs.secure = !(env->cp15.vtcr_el2 & VTCR_NSW); | ||
307 | } | ||
308 | } else { | ||
309 | assert(!ipa_secure); | ||
310 | } | ||
311 | |||
312 | - s2_mmu_idx = attrs->secure ? ARMMMUIdx_Stage2_S : ARMMMUIdx_Stage2; | ||
313 | + s2_mmu_idx = (result->attrs.secure | ||
314 | + ? ARMMMUIdx_Stage2_S : ARMMMUIdx_Stage2); | ||
315 | is_el0 = mmu_idx == ARMMMUIdx_E10_0 || mmu_idx == ARMMMUIdx_SE10_0; | ||
316 | |||
317 | - /* S1 is done. Now do S2 translation. */ | ||
318 | + /* | ||
319 | + * S1 is done, now do S2 translation. | ||
320 | + * Save the stage1 results so that we may merge | ||
321 | + * prot and cacheattrs later. | ||
322 | + */ | ||
323 | + s1_prot = result->prot; | ||
324 | + cacheattrs1 = result->cacheattrs; | ||
325 | + memset(result, 0, sizeof(*result)); | ||
326 | + | ||
327 | ret = get_phys_addr_lpae(env, ipa, access_type, s2_mmu_idx, is_el0, | ||
328 | - phys_ptr, attrs, &s2_prot, | ||
329 | - page_size, fi, &cacheattrs2); | ||
330 | + &result->phys, &result->attrs, | ||
331 | + &result->prot, &result->page_size, | ||
332 | + fi, &result->cacheattrs); | ||
333 | fi->s2addr = ipa; | ||
334 | + | ||
335 | /* Combine the S1 and S2 perms. */ | ||
336 | - *prot &= s2_prot; | ||
337 | + result->prot &= s1_prot; | ||
338 | |||
339 | /* If S2 fails, return early. */ | ||
340 | if (ret) { | ||
341 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
342 | * Outer Write-Back Read-Allocate Write-Allocate. | ||
343 | * Do not overwrite Tagged within attrs. | ||
344 | */ | ||
345 | - if (cacheattrs->attrs != 0xf0) { | ||
346 | - cacheattrs->attrs = 0xff; | ||
347 | + if (cacheattrs1.attrs != 0xf0) { | ||
348 | + cacheattrs1.attrs = 0xff; | ||
349 | } | ||
350 | - cacheattrs->shareability = 0; | ||
351 | + cacheattrs1.shareability = 0; | ||
352 | } | ||
353 | - *cacheattrs = combine_cacheattrs(env, *cacheattrs, cacheattrs2); | ||
354 | + result->cacheattrs = combine_cacheattrs(env, cacheattrs1, | ||
355 | + result->cacheattrs); | ||
356 | |||
357 | /* Check if IPA translates to secure or non-secure PA space. */ | ||
358 | if (arm_is_secure_below_el3(env)) { | ||
359 | if (ipa_secure) { | ||
360 | - attrs->secure = | ||
361 | + result->attrs.secure = | ||
362 | !(env->cp15.vstcr_el2 & (VSTCR_SA | VSTCR_SW)); | ||
363 | } else { | ||
364 | - attrs->secure = | ||
365 | + result->attrs.secure = | ||
366 | !((env->cp15.vtcr_el2 & (VTCR_NSA | VTCR_NSW)) | ||
367 | || (env->cp15.vstcr_el2 & (VSTCR_SA | VSTCR_SW))); | ||
368 | } | ||
369 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
370 | * cannot upgrade an non-secure translation regime's attributes | ||
371 | * to secure. | ||
372 | */ | ||
373 | - attrs->secure = regime_is_secure(env, mmu_idx); | ||
374 | - attrs->user = regime_is_user(env, mmu_idx); | ||
375 | + result->attrs.secure = regime_is_secure(env, mmu_idx); | ||
376 | + result->attrs.user = regime_is_user(env, mmu_idx); | ||
377 | |||
378 | /* | ||
379 | * Fast Context Switch Extension. This doesn't exist at all in v8. | ||
380 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
381 | |||
382 | if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
383 | bool ret; | ||
384 | - *page_size = TARGET_PAGE_SIZE; | ||
385 | + result->page_size = TARGET_PAGE_SIZE; | ||
386 | |||
387 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
388 | /* PMSAv8 */ | ||
389 | ret = get_phys_addr_pmsav8(env, address, access_type, mmu_idx, | ||
390 | - phys_ptr, attrs, prot, page_size, fi); | ||
391 | + &result->phys, &result->attrs, | ||
392 | + &result->prot, &result->page_size, fi); | ||
393 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
394 | /* PMSAv7 */ | ||
395 | ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
396 | - phys_ptr, prot, page_size, fi); | ||
397 | + &result->phys, &result->prot, | ||
398 | + &result->page_size, fi); | ||
399 | } else { | ||
400 | /* Pre-v7 MPU */ | ||
401 | ret = get_phys_addr_pmsav5(env, address, access_type, mmu_idx, | ||
402 | - phys_ptr, prot, fi); | ||
403 | + &result->phys, &result->prot, fi); | ||
404 | } | ||
405 | qemu_log_mask(CPU_LOG_MMU, "PMSA MPU lookup for %s at 0x%08" PRIx32 | ||
406 | " mmu_idx %u -> %s (prot %c%c%c)\n", | ||
407 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
408 | (access_type == MMU_DATA_STORE ? "writing" : "execute"), | ||
409 | (uint32_t)address, mmu_idx, | ||
410 | ret ? "Miss" : "Hit", | ||
411 | - *prot & PAGE_READ ? 'r' : '-', | ||
412 | - *prot & PAGE_WRITE ? 'w' : '-', | ||
413 | - *prot & PAGE_EXEC ? 'x' : '-'); | ||
414 | + result->prot & PAGE_READ ? 'r' : '-', | ||
415 | + result->prot & PAGE_WRITE ? 'w' : '-', | ||
416 | + result->prot & PAGE_EXEC ? 'x' : '-'); | ||
417 | |||
418 | return ret; | ||
419 | } | ||
420 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
421 | address = extract64(address, 0, 52); | ||
422 | } | ||
423 | } | ||
424 | - *phys_ptr = address; | ||
425 | - *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
426 | - *page_size = TARGET_PAGE_SIZE; | ||
427 | + result->phys = address; | ||
428 | + result->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
429 | + result->page_size = TARGET_PAGE_SIZE; | ||
430 | |||
431 | /* Fill in cacheattr a-la AArch64.TranslateAddressS1Off. */ | ||
432 | hcr = arm_hcr_el2_eff(env); | ||
433 | - cacheattrs->shareability = 0; | ||
434 | - cacheattrs->is_s2_format = false; | ||
435 | + result->cacheattrs.shareability = 0; | ||
436 | + result->cacheattrs.is_s2_format = false; | ||
437 | if (hcr & HCR_DC) { | ||
438 | if (hcr & HCR_DCT) { | ||
439 | memattr = 0xf0; /* Tagged, Normal, WB, RWA */ | ||
440 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
441 | } else { | ||
442 | memattr = 0x44; /* Normal, NC, No */ | ||
443 | } | ||
444 | - cacheattrs->shareability = 2; /* outer sharable */ | ||
445 | + result->cacheattrs.shareability = 2; /* outer sharable */ | ||
446 | } else { | ||
447 | memattr = 0x00; /* Device, nGnRnE */ | ||
448 | } | ||
449 | - cacheattrs->attrs = memattr; | ||
450 | + result->cacheattrs.attrs = memattr; | ||
451 | return 0; | ||
452 | } | ||
453 | |||
454 | if (regime_using_lpae_format(env, mmu_idx)) { | ||
455 | return get_phys_addr_lpae(env, address, access_type, mmu_idx, false, | ||
456 | - phys_ptr, attrs, prot, page_size, | ||
457 | - fi, cacheattrs); | ||
458 | + &result->phys, &result->attrs, | ||
459 | + &result->prot, &result->page_size, | ||
460 | + fi, &result->cacheattrs); | ||
461 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
462 | return get_phys_addr_v6(env, address, access_type, mmu_idx, | ||
463 | - phys_ptr, attrs, prot, page_size, fi); | ||
464 | + &result->phys, &result->attrs, | ||
465 | + &result->prot, &result->page_size, fi); | ||
466 | } else { | ||
467 | return get_phys_addr_v5(env, address, access_type, mmu_idx, | ||
468 | - phys_ptr, prot, page_size, fi); | ||
469 | + &result->phys, &result->prot, | ||
470 | + &result->page_size, fi); | ||
471 | } | ||
119 | } | 472 | } |
120 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 473 | |
121 | uint32_t limit; | 474 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, |
122 | bool want_psp; | 475 | { |
123 | uint32_t sig; | 476 | ARMCPU *cpu = ARM_CPU(cs); |
124 | + StackingMode smode = ignore_faults ? STACK_IGNFAULTS : STACK_NORMAL; | 477 | CPUARMState *env = &cpu->env; |
125 | 478 | - hwaddr phys_addr; | |
126 | if (dotailchain) { | 479 | - target_ulong page_size; |
127 | bool mode = lr & R_V7M_EXCRET_MODE_MASK; | 480 | - int prot; |
128 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 481 | - bool ret; |
482 | + GetPhysAddrResult res = {}; | ||
483 | ARMMMUFaultInfo fi = {}; | ||
484 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
485 | - ARMCacheAttrs cacheattrs = {}; | ||
486 | + bool ret; | ||
487 | |||
488 | - *attrs = (MemTxAttrs) {}; | ||
489 | - | ||
490 | - ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &phys_addr, | ||
491 | - attrs, &prot, &page_size, &fi, &cacheattrs); | ||
492 | + ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &res, &fi); | ||
493 | + *attrs = res.attrs; | ||
494 | |||
495 | if (ret) { | ||
496 | return -1; | ||
497 | } | ||
498 | - return phys_addr; | ||
499 | + return res.phys; | ||
500 | } | ||
501 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | ||
502 | index XXXXXXX..XXXXXXX 100644 | ||
503 | --- a/target/arm/tlb_helper.c | ||
504 | +++ b/target/arm/tlb_helper.c | ||
505 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
506 | { | ||
507 | ARMCPU *cpu = ARM_CPU(cs); | ||
508 | ARMMMUFaultInfo fi = {}; | ||
509 | - hwaddr phys_addr; | ||
510 | - target_ulong page_size; | ||
511 | - int prot, ret; | ||
512 | - MemTxAttrs attrs = {}; | ||
513 | - ARMCacheAttrs cacheattrs = {}; | ||
514 | + GetPhysAddrResult res = {}; | ||
515 | + int ret; | ||
516 | |||
517 | /* | ||
518 | * Walk the page table and (if the mapping exists) add the page | ||
519 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
129 | */ | 520 | */ |
130 | sig = v7m_integrity_sig(env, lr); | 521 | ret = get_phys_addr(&cpu->env, address, access_type, |
131 | stacked_ok = | 522 | core_to_arm_mmu_idx(&cpu->env, mmu_idx), |
132 | - v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) && | 523 | - &phys_addr, &attrs, &prot, &page_size, |
133 | - v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, | 524 | - &fi, &cacheattrs); |
134 | - ignore_faults) && | 525 | + &res, &fi); |
135 | - v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | 526 | if (likely(!ret)) { |
136 | - ignore_faults) && | 527 | /* |
137 | - v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, | 528 | * Map a single [sub]page. Regions smaller than our declared |
138 | - ignore_faults) && | 529 | * target page size are handled specially, so for those we |
139 | - v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, | 530 | * pass in the exact addresses. |
140 | - ignore_faults) && | 531 | */ |
141 | - v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, | 532 | - if (page_size >= TARGET_PAGE_SIZE) { |
142 | - ignore_faults) && | 533 | - phys_addr &= TARGET_PAGE_MASK; |
143 | - v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, | 534 | + if (res.page_size >= TARGET_PAGE_SIZE) { |
144 | - ignore_faults) && | 535 | + res.phys &= TARGET_PAGE_MASK; |
145 | - v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, | 536 | address &= TARGET_PAGE_MASK; |
146 | - ignore_faults) && | 537 | } |
147 | - v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, | 538 | /* Notice and record tagged memory. */ |
148 | - ignore_faults); | 539 | - if (cpu_isar_feature(aa64_mte, cpu) && cacheattrs.attrs == 0xf0) { |
149 | + v7m_stack_write(cpu, frameptr, sig, mmu_idx, smode) && | 540 | - arm_tlb_mte_tagged(&attrs) = true; |
150 | + v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, smode) && | 541 | + if (cpu_isar_feature(aa64_mte, cpu) && res.cacheattrs.attrs == 0xf0) { |
151 | + v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, smode) && | 542 | + arm_tlb_mte_tagged(&res.attrs) = true; |
152 | + v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, smode) && | 543 | } |
153 | + v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, smode) && | 544 | |
154 | + v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, smode) && | 545 | - tlb_set_page_with_attrs(cs, address, phys_addr, attrs, |
155 | + v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, smode) && | 546 | - prot, mmu_idx, page_size); |
156 | + v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, smode) && | 547 | + tlb_set_page_with_attrs(cs, address, res.phys, res.attrs, |
157 | + v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, smode); | 548 | + res.prot, mmu_idx, res.page_size); |
158 | 549 | return true; | |
159 | /* Update SP regardless of whether any of the stack accesses failed. */ | 550 | } else if (probe) { |
160 | *frame_sp_p = frameptr; | 551 | return false; |
161 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
162 | * if it has higher priority). | ||
163 | */ | ||
164 | stacked_ok = stacked_ok && | ||
165 | - v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | ||
166 | - v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | ||
167 | - v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | ||
168 | - v7m_stack_write(cpu, frameptr + 12, env->regs[3], mmu_idx, false) && | ||
169 | - v7m_stack_write(cpu, frameptr + 16, env->regs[12], mmu_idx, false) && | ||
170 | - v7m_stack_write(cpu, frameptr + 20, env->regs[14], mmu_idx, false) && | ||
171 | - v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
172 | - v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
173 | + v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, STACK_NORMAL) && | ||
174 | + v7m_stack_write(cpu, frameptr + 4, env->regs[1], | ||
175 | + mmu_idx, STACK_NORMAL) && | ||
176 | + v7m_stack_write(cpu, frameptr + 8, env->regs[2], | ||
177 | + mmu_idx, STACK_NORMAL) && | ||
178 | + v7m_stack_write(cpu, frameptr + 12, env->regs[3], | ||
179 | + mmu_idx, STACK_NORMAL) && | ||
180 | + v7m_stack_write(cpu, frameptr + 16, env->regs[12], | ||
181 | + mmu_idx, STACK_NORMAL) && | ||
182 | + v7m_stack_write(cpu, frameptr + 20, env->regs[14], | ||
183 | + mmu_idx, STACK_NORMAL) && | ||
184 | + v7m_stack_write(cpu, frameptr + 24, env->regs[15], | ||
185 | + mmu_idx, STACK_NORMAL) && | ||
186 | + v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, STACK_NORMAL); | ||
187 | |||
188 | if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) { | ||
189 | /* FPU is active, try to save its registers */ | ||
190 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
191 | faddr += 8; /* skip the slot for the FPSCR */ | ||
192 | } | ||
193 | stacked_ok = stacked_ok && | ||
194 | - v7m_stack_write(cpu, faddr, slo, mmu_idx, false) && | ||
195 | - v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false); | ||
196 | + v7m_stack_write(cpu, faddr, slo, | ||
197 | + mmu_idx, STACK_NORMAL) && | ||
198 | + v7m_stack_write(cpu, faddr + 4, shi, | ||
199 | + mmu_idx, STACK_NORMAL); | ||
200 | } | ||
201 | stacked_ok = stacked_ok && | ||
202 | v7m_stack_write(cpu, frameptr + 0x60, | ||
203 | - vfp_get_fpscr(env), mmu_idx, false); | ||
204 | + vfp_get_fpscr(env), mmu_idx, STACK_NORMAL); | ||
205 | if (cpacr_pass) { | ||
206 | for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
207 | *aa32_vfp_dreg(env, i / 2) = 0; | ||
208 | -- | 552 | -- |
209 | 2.20.1 | 553 | 2.25.1 |
210 | |||
211 | diff view generated by jsdifflib |
1 | We are close to running out of TB flags for AArch32; we could | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | start using the cs_base word, but before we do that we can | ||
3 | economise on our usage by sharing the same bits for the VFP | ||
4 | VECSTRIDE field and the XScale XSCALE_CPAR field. This | ||
5 | works because no XScale CPU ever had VFP. | ||
6 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220822152741.1617527-4-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-18-peter.maydell@linaro.org | ||
10 | --- | 8 | --- |
11 | target/arm/cpu.h | 10 ++++++---- | 9 | target/arm/ptw.c | 69 ++++++++++++++++++------------------------------ |
12 | target/arm/cpu.c | 7 +++++++ | 10 | 1 file changed, 26 insertions(+), 43 deletions(-) |
13 | target/arm/helper.c | 6 +++++- | ||
14 | target/arm/translate.c | 9 +++++++-- | ||
15 | 4 files changed, 25 insertions(+), 7 deletions(-) | ||
16 | 11 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 12 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
18 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 14 | --- a/target/arm/ptw.c |
20 | +++ b/target/arm/cpu.h | 15 | +++ b/target/arm/ptw.c |
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | 16 | @@ -XXX,XX +XXX,XX @@ |
22 | FIELD(TBFLAG_A32, THUMB, 0, 1) | 17 | |
23 | FIELD(TBFLAG_A32, VECLEN, 1, 3) | 18 | static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, |
24 | FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | 19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
25 | +/* | 20 | - bool s1_is_el0, hwaddr *phys_ptr, |
26 | + * We store the bottom two bits of the CPAR as TB flags and handle | 21 | - MemTxAttrs *txattrs, int *prot, |
27 | + * checks on the other bits at runtime. This shares the same bits as | 22 | - target_ulong *page_size_ptr, |
28 | + * VECSTRIDE, which is OK as no XScale CPU has VFP. | 23 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) |
29 | + */ | 24 | + bool s1_is_el0, GetPhysAddrResult *result, |
30 | +FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | 25 | + ARMMMUFaultInfo *fi) |
31 | /* | 26 | __attribute__((nonnull)); |
32 | * Indicates whether cp register reads and writes by guest code should access | 27 | |
33 | * the secure or nonsecure bank of banked registers; note that this is not | 28 | /* This mapping is common between ID_AA64MMFR0.PARANGE and TCR_ELx.{I}PS. */ |
34 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | 29 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, |
35 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | 30 | { |
36 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | 31 | if (arm_mmu_idx_is_stage1_of_2(mmu_idx) && |
37 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 32 | !regime_translation_disabled(env, ARMMMUIdx_Stage2)) { |
38 | -/* We store the bottom two bits of the CPAR as TB flags and handle | 33 | - target_ulong s2size; |
39 | - * checks on the other bits at runtime | 34 | - hwaddr s2pa; |
40 | - */ | 35 | - int s2prot; |
41 | -FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2) | 36 | - int ret; |
42 | /* For M profile only, Handler (ie not Thread) mode */ | 37 | ARMMMUIdx s2_mmu_idx = *is_secure ? ARMMMUIdx_Stage2_S |
43 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | 38 | : ARMMMUIdx_Stage2; |
44 | /* For M profile only, whether we should generate stack-limit checks */ | 39 | - ARMCacheAttrs cacheattrs = {}; |
45 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 40 | - MemTxAttrs txattrs = {}; |
46 | index XXXXXXX..XXXXXXX 100644 | 41 | + GetPhysAddrResult s2 = {}; |
47 | --- a/target/arm/cpu.c | 42 | + int ret; |
48 | +++ b/target/arm/cpu.c | 43 | |
49 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 44 | ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, s2_mmu_idx, false, |
50 | set_feature(env, ARM_FEATURE_THUMB_DSP); | 45 | - &s2pa, &txattrs, &s2prot, &s2size, fi, |
46 | - &cacheattrs); | ||
47 | + &s2, fi); | ||
48 | if (ret) { | ||
49 | assert(fi->type != ARMFault_None); | ||
50 | fi->s2addr = addr; | ||
51 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
52 | return ~0; | ||
53 | } | ||
54 | if ((arm_hcr_el2_eff(env) & HCR_PTW) && | ||
55 | - ptw_attrs_are_device(env, cacheattrs)) { | ||
56 | + ptw_attrs_are_device(env, s2.cacheattrs)) { | ||
57 | /* | ||
58 | * PTW set and S1 walk touched S2 Device memory: | ||
59 | * generate Permission fault. | ||
60 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
61 | assert(!*is_secure); | ||
62 | } | ||
63 | |||
64 | - addr = s2pa; | ||
65 | + addr = s2.phys; | ||
51 | } | 66 | } |
52 | 67 | return addr; | |
53 | + /* | 68 | } |
54 | + * We rely on no XScale CPU having VFP so we can use the same bits in the | 69 | @@ -XXX,XX +XXX,XX @@ static bool check_s2_mmu_setup(ARMCPU *cpu, bool is_aa64, int level, |
55 | + * TB flags field for VECSTRIDE and XSCALE_CPAR. | 70 | * table walk), must be true if this is stage 2 of a stage 1+2 |
56 | + */ | 71 | * walk for an EL0 access. If @mmu_idx is anything else, |
57 | + assert(!(arm_feature(env, ARM_FEATURE_VFP) && | 72 | * @s1_is_el0 is ignored. |
58 | + arm_feature(env, ARM_FEATURE_XSCALE))); | 73 | - * @phys_ptr: set to the physical address corresponding to the virtual address |
59 | + | 74 | - * @attrs: set to the memory transaction attributes to use |
60 | if (arm_feature(env, ARM_FEATURE_V7) && | 75 | - * @prot: set to the permissions for the page containing phys_ptr |
61 | !arm_feature(env, ARM_FEATURE_M) && | 76 | - * @page_size_ptr: set to the size of the page containing phys_ptr |
62 | !arm_feature(env, ARM_FEATURE_PMSA)) { | 77 | + * @result: set on translation success, |
63 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 78 | * @fi: set to fault info if the translation fails |
64 | index XXXXXXX..XXXXXXX 100644 | 79 | - * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes |
65 | --- a/target/arm/helper.c | 80 | */ |
66 | +++ b/target/arm/helper.c | 81 | static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, |
67 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 82 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
68 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | 83 | - bool s1_is_el0, hwaddr *phys_ptr, |
69 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | 84 | - MemTxAttrs *txattrs, int *prot, |
70 | } | 85 | - target_ulong *page_size_ptr, |
71 | - flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar); | 86 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) |
72 | + /* Note that XSCALE_CPAR shares bits with VECSTRIDE */ | 87 | + bool s1_is_el0, GetPhysAddrResult *result, |
73 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | 88 | + ARMMMUFaultInfo *fi) |
74 | + flags = FIELD_DP32(flags, TBFLAG_A32, | 89 | { |
75 | + XSCALE_CPAR, env->cp15.c15_cpar); | 90 | ARMCPU *cpu = env_archcpu(env); |
76 | + } | 91 | /* Read an LPAE long-descriptor translation table. */ |
92 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
93 | if (mmu_idx == ARMMMUIdx_Stage2 || mmu_idx == ARMMMUIdx_Stage2_S) { | ||
94 | ns = mmu_idx == ARMMMUIdx_Stage2; | ||
95 | xn = extract32(attrs, 11, 2); | ||
96 | - *prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
97 | + result->prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
98 | } else { | ||
99 | ns = extract32(attrs, 3, 1); | ||
100 | xn = extract32(attrs, 12, 1); | ||
101 | pxn = extract32(attrs, 11, 1); | ||
102 | - *prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn); | ||
103 | + result->prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn); | ||
77 | } | 104 | } |
78 | 105 | ||
79 | flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx)); | 106 | fault_type = ARMFault_Permission; |
80 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 107 | - if (!(*prot & (1 << access_type))) { |
81 | index XXXXXXX..XXXXXXX 100644 | 108 | + if (!(result->prot & (1 << access_type))) { |
82 | --- a/target/arm/translate.c | 109 | goto do_fault; |
83 | +++ b/target/arm/translate.c | 110 | } |
84 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | 111 | |
85 | dc->fp_excp_el = FIELD_EX32(tb_flags, TBFLAG_ANY, FPEXC_EL); | 112 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, |
86 | dc->vfp_enabled = FIELD_EX32(tb_flags, TBFLAG_A32, VFPEN); | 113 | * the CPU doesn't support TZ or this is a non-secure translation |
87 | dc->vec_len = FIELD_EX32(tb_flags, TBFLAG_A32, VECLEN); | 114 | * regime, because the attribute will already be non-secure. |
88 | - dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); | 115 | */ |
89 | - dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); | 116 | - txattrs->secure = false; |
90 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | 117 | + result->attrs.secure = false; |
91 | + dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); | 118 | } |
92 | + dc->vec_stride = 0; | 119 | /* When in aarch64 mode, and BTI is enabled, remember GP in the IOTLB. */ |
93 | + } else { | 120 | if (aarch64 && guarded && cpu_isar_feature(aa64_bti, cpu)) { |
94 | + dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); | 121 | - arm_tlb_bti_gp(txattrs) = true; |
95 | + dc->c15_cpar = 0; | 122 | + arm_tlb_bti_gp(&result->attrs) = true; |
96 | + } | 123 | } |
97 | dc->v7m_handler_mode = FIELD_EX32(tb_flags, TBFLAG_A32, HANDLER); | 124 | |
98 | dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && | 125 | if (mmu_idx == ARMMMUIdx_Stage2 || mmu_idx == ARMMMUIdx_Stage2_S) { |
99 | regime_is_secure(env, dc->mmu_idx); | 126 | - cacheattrs->is_s2_format = true; |
127 | - cacheattrs->attrs = extract32(attrs, 0, 4); | ||
128 | + result->cacheattrs.is_s2_format = true; | ||
129 | + result->cacheattrs.attrs = extract32(attrs, 0, 4); | ||
130 | } else { | ||
131 | /* Index into MAIR registers for cache attributes */ | ||
132 | uint8_t attrindx = extract32(attrs, 0, 3); | ||
133 | uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)]; | ||
134 | assert(attrindx <= 7); | ||
135 | - cacheattrs->is_s2_format = false; | ||
136 | - cacheattrs->attrs = extract64(mair, attrindx * 8, 8); | ||
137 | + result->cacheattrs.is_s2_format = false; | ||
138 | + result->cacheattrs.attrs = extract64(mair, attrindx * 8, 8); | ||
139 | } | ||
140 | |||
141 | /* | ||
142 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
143 | * that case comes from TCR_ELx, which we extracted earlier. | ||
144 | */ | ||
145 | if (param.ds) { | ||
146 | - cacheattrs->shareability = param.sh; | ||
147 | + result->cacheattrs.shareability = param.sh; | ||
148 | } else { | ||
149 | - cacheattrs->shareability = extract32(attrs, 6, 2); | ||
150 | + result->cacheattrs.shareability = extract32(attrs, 6, 2); | ||
151 | } | ||
152 | |||
153 | - *phys_ptr = descaddr; | ||
154 | - *page_size_ptr = page_size; | ||
155 | + result->phys = descaddr; | ||
156 | + result->page_size = page_size; | ||
157 | return false; | ||
158 | |||
159 | do_fault: | ||
160 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
161 | cacheattrs1 = result->cacheattrs; | ||
162 | memset(result, 0, sizeof(*result)); | ||
163 | |||
164 | - ret = get_phys_addr_lpae(env, ipa, access_type, s2_mmu_idx, is_el0, | ||
165 | - &result->phys, &result->attrs, | ||
166 | - &result->prot, &result->page_size, | ||
167 | - fi, &result->cacheattrs); | ||
168 | + ret = get_phys_addr_lpae(env, ipa, access_type, s2_mmu_idx, | ||
169 | + is_el0, result, fi); | ||
170 | fi->s2addr = ipa; | ||
171 | |||
172 | /* Combine the S1 and S2 perms. */ | ||
173 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
174 | |||
175 | if (regime_using_lpae_format(env, mmu_idx)) { | ||
176 | return get_phys_addr_lpae(env, address, access_type, mmu_idx, false, | ||
177 | - &result->phys, &result->attrs, | ||
178 | - &result->prot, &result->page_size, | ||
179 | - fi, &result->cacheattrs); | ||
180 | + result, fi); | ||
181 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
182 | return get_phys_addr_v6(env, address, access_type, mmu_idx, | ||
183 | &result->phys, &result->attrs, | ||
100 | -- | 184 | -- |
101 | 2.20.1 | 185 | 2.25.1 |
102 | 186 | ||
103 | 187 | diff view generated by jsdifflib |
1 | Move the NS TBFLAG down from bit 19 to bit 6, which has not | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | been used since commit c1e3781090b9d36c60 in 2015, when we | ||
3 | started passing the entire MMU index in the TB flags rather | ||
4 | than just a 'privilege level' bit. | ||
5 | 2 | ||
6 | This rearrangement is not strictly necessary, but means that | 3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
7 | we can put M-profile-only bits next to each other rather | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | than scattered across the flag word. | 5 | Message-id: 20220822152741.1617527-5-richard.henderson@linaro.org |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/ptw.c | 30 ++++++++++++++---------------- | ||
10 | 1 file changed, 14 insertions(+), 16 deletions(-) | ||
9 | 11 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20190416125744.27770-17-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/cpu.h | 11 ++++++----- | ||
15 | 1 file changed, 6 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 14 | --- a/target/arm/ptw.c |
20 | +++ b/target/arm/cpu.h | 15 | +++ b/target/arm/ptw.c |
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | 16 | @@ -XXX,XX +XXX,XX @@ do_fault: |
22 | FIELD(TBFLAG_A32, THUMB, 0, 1) | 17 | |
23 | FIELD(TBFLAG_A32, VECLEN, 1, 3) | 18 | static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, |
24 | FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | 19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
25 | +/* | 20 | - hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot, |
26 | + * Indicates whether cp register reads and writes by guest code should access | 21 | - target_ulong *page_size, ARMMMUFaultInfo *fi) |
27 | + * the secure or nonsecure bank of banked registers; note that this is not | 22 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi) |
28 | + * the same thing as the current security state of the processor! | 23 | { |
29 | + */ | 24 | ARMCPU *cpu = env_archcpu(env); |
30 | +FIELD(TBFLAG_A32, NS, 6, 1) | 25 | int level = 1; |
31 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | 26 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, |
32 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | 27 | phys_addr = (desc & 0xff000000) | (address & 0x00ffffff); |
33 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 28 | phys_addr |= (uint64_t)extract32(desc, 20, 4) << 32; |
34 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 29 | phys_addr |= (uint64_t)extract32(desc, 5, 4) << 36; |
35 | * checks on the other bits at runtime | 30 | - *page_size = 0x1000000; |
36 | */ | 31 | + result->page_size = 0x1000000; |
37 | FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2) | 32 | } else { |
38 | -/* Indicates whether cp register reads and writes by guest code should access | 33 | /* Section. */ |
39 | - * the secure or nonsecure bank of banked registers; note that this is not | 34 | phys_addr = (desc & 0xfff00000) | (address & 0x000fffff); |
40 | - * the same thing as the current security state of the processor! | 35 | - *page_size = 0x100000; |
41 | - */ | 36 | + result->page_size = 0x100000; |
42 | -FIELD(TBFLAG_A32, NS, 19, 1) | 37 | } |
43 | /* For M profile only, Handler (ie not Thread) mode */ | 38 | ap = ((desc >> 10) & 3) | ((desc >> 13) & 4); |
44 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | 39 | xn = desc & (1 << 4); |
45 | /* For M profile only, whether we should generate stack-limit checks */ | 40 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, |
41 | case 1: /* 64k page. */ | ||
42 | phys_addr = (desc & 0xffff0000) | (address & 0xffff); | ||
43 | xn = desc & (1 << 15); | ||
44 | - *page_size = 0x10000; | ||
45 | + result->page_size = 0x10000; | ||
46 | break; | ||
47 | case 2: case 3: /* 4k page. */ | ||
48 | phys_addr = (desc & 0xfffff000) | (address & 0xfff); | ||
49 | xn = desc & 1; | ||
50 | - *page_size = 0x1000; | ||
51 | + result->page_size = 0x1000; | ||
52 | break; | ||
53 | default: | ||
54 | /* Never happens, but compiler isn't smart enough to tell. */ | ||
55 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
56 | } | ||
57 | } | ||
58 | if (domain_prot == 3) { | ||
59 | - *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
60 | + result->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
61 | } else { | ||
62 | if (pxn && !regime_is_user(env, mmu_idx)) { | ||
63 | xn = 1; | ||
64 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
65 | fi->type = ARMFault_AccessFlag; | ||
66 | goto do_fault; | ||
67 | } | ||
68 | - *prot = simple_ap_to_rw_prot(env, mmu_idx, ap >> 1); | ||
69 | + result->prot = simple_ap_to_rw_prot(env, mmu_idx, ap >> 1); | ||
70 | } else { | ||
71 | - *prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot); | ||
72 | + result->prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot); | ||
73 | } | ||
74 | - if (*prot && !xn) { | ||
75 | - *prot |= PAGE_EXEC; | ||
76 | + if (result->prot && !xn) { | ||
77 | + result->prot |= PAGE_EXEC; | ||
78 | } | ||
79 | - if (!(*prot & (1 << access_type))) { | ||
80 | + if (!(result->prot & (1 << access_type))) { | ||
81 | /* Access permission fault. */ | ||
82 | fi->type = ARMFault_Permission; | ||
83 | goto do_fault; | ||
84 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
85 | * the CPU doesn't support TZ or this is a non-secure translation | ||
86 | * regime, because the attribute will already be non-secure. | ||
87 | */ | ||
88 | - attrs->secure = false; | ||
89 | + result->attrs.secure = false; | ||
90 | } | ||
91 | - *phys_ptr = phys_addr; | ||
92 | + result->phys = phys_addr; | ||
93 | return false; | ||
94 | do_fault: | ||
95 | fi->domain = domain; | ||
96 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
97 | result, fi); | ||
98 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
99 | return get_phys_addr_v6(env, address, access_type, mmu_idx, | ||
100 | - &result->phys, &result->attrs, | ||
101 | - &result->prot, &result->page_size, fi); | ||
102 | + result, fi); | ||
103 | } else { | ||
104 | return get_phys_addr_v5(env, address, access_type, mmu_idx, | ||
105 | &result->phys, &result->prot, | ||
46 | -- | 106 | -- |
47 | 2.20.1 | 107 | 2.25.1 |
48 | 108 | ||
49 | 109 | diff view generated by jsdifflib |
1 | Implement the code which updates the FPCCR register on an | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | exception entry where we are going to use lazy FP stacking. | ||
3 | We have to defer to the NVIC to determine whether the | ||
4 | various exceptions are currently ready or not. | ||
5 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220822152741.1617527-6-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20190416125744.27770-12-peter.maydell@linaro.org | ||
8 | --- | 8 | --- |
9 | target/arm/cpu.h | 14 +++++++++ | 9 | target/arm/ptw.c | 25 +++++++++++-------------- |
10 | hw/intc/armv7m_nvic.c | 34 ++++++++++++++++++++++ | 10 | 1 file changed, 11 insertions(+), 14 deletions(-) |
11 | target/arm/helper.c | 67 ++++++++++++++++++++++++++++++++++++++++++- | ||
12 | 3 files changed, 114 insertions(+), 1 deletion(-) | ||
13 | 11 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 12 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
15 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 14 | --- a/target/arm/ptw.c |
17 | +++ b/target/arm/cpu.h | 15 | +++ b/target/arm/ptw.c |
18 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque); | 16 | @@ -XXX,XX +XXX,XX @@ static int simple_ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx, int ap) |
19 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | 17 | |
20 | */ | 18 | static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, |
21 | int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); | 19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
22 | +/** | 20 | - hwaddr *phys_ptr, int *prot, |
23 | + * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | 21 | - target_ulong *page_size, |
24 | + * @opaque: the NVIC | 22 | - ARMMMUFaultInfo *fi) |
25 | + * @irq: the exception number to mark pending | 23 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi) |
26 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
27 | + * version of a banked exception, true for the secure version of a banked | ||
28 | + * exception. | ||
29 | + * | ||
30 | + * Return whether an exception is "ready", i.e. whether the exception is | ||
31 | + * enabled and is configured at a priority which would allow it to | ||
32 | + * interrupt the current execution priority. This controls whether the | ||
33 | + * RDY bit for it in the FPCCR is set. | ||
34 | + */ | ||
35 | +bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure); | ||
36 | /** | ||
37 | * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
38 | * @opaque: the NVIC | ||
39 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/intc/armv7m_nvic.c | ||
42 | +++ b/hw/intc/armv7m_nvic.c | ||
43 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
44 | return ret; | ||
45 | } | ||
46 | |||
47 | +bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
48 | +{ | ||
49 | + /* | ||
50 | + * Return whether an exception is "ready", i.e. it is enabled and is | ||
51 | + * configured at a priority which would allow it to interrupt the | ||
52 | + * current execution priority. | ||
53 | + * | ||
54 | + * irq and secure have the same semantics as for armv7m_nvic_set_pending(): | ||
55 | + * for non-banked exceptions secure is always false; for banked exceptions | ||
56 | + * it indicates which of the exceptions is required. | ||
57 | + */ | ||
58 | + NVICState *s = (NVICState *)opaque; | ||
59 | + bool banked = exc_is_banked(irq); | ||
60 | + VecInfo *vec; | ||
61 | + int running = nvic_exec_prio(s); | ||
62 | + | ||
63 | + assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
64 | + assert(!secure || banked); | ||
65 | + | ||
66 | + /* | ||
67 | + * HardFault is an odd special case: we always check against -1, | ||
68 | + * even if we're secure and HardFault has priority -3; we never | ||
69 | + * need to check for enabled state. | ||
70 | + */ | ||
71 | + if (irq == ARMV7M_EXCP_HARD) { | ||
72 | + return running > -1; | ||
73 | + } | ||
74 | + | ||
75 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | ||
76 | + | ||
77 | + return vec->enabled && | ||
78 | + exc_group_prio(s, vec->prio, secure) < running; | ||
79 | +} | ||
80 | + | ||
81 | /* callback when external interrupt line is changed */ | ||
82 | static void set_irq_level(void *opaque, int n, int level) | ||
83 | { | 24 | { |
84 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 25 | int level = 1; |
85 | index XXXXXXX..XXXXXXX 100644 | 26 | uint32_t table; |
86 | --- a/target/arm/helper.c | 27 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, |
87 | +++ b/target/arm/helper.c | 28 | /* 1Mb section. */ |
88 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 29 | phys_addr = (desc & 0xfff00000) | (address & 0x000fffff); |
89 | env->thumb = addr & 1; | 30 | ap = (desc >> 10) & 3; |
90 | } | 31 | - *page_size = 1024 * 1024; |
91 | 32 | + result->page_size = 1024 * 1024; | |
92 | +static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | 33 | } else { |
93 | + bool apply_splim) | 34 | /* Lookup l2 entry. */ |
94 | +{ | 35 | if (type == 1) { |
95 | + /* | 36 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, |
96 | + * Like the pseudocode UpdateFPCCR: save state in FPCAR and FPCCR | 37 | case 1: /* 64k page. */ |
97 | + * that we will need later in order to do lazy FP reg stacking. | 38 | phys_addr = (desc & 0xffff0000) | (address & 0xffff); |
98 | + */ | 39 | ap = (desc >> (4 + ((address >> 13) & 6))) & 3; |
99 | + bool is_secure = env->v7m.secure; | 40 | - *page_size = 0x10000; |
100 | + void *nvic = env->nvic; | 41 | + result->page_size = 0x10000; |
101 | + /* | 42 | break; |
102 | + * Some bits are unbanked and live always in fpccr[M_REG_S]; some bits | 43 | case 2: /* 4k page. */ |
103 | + * are banked and we want to update the bit in the bank for the | 44 | phys_addr = (desc & 0xfffff000) | (address & 0xfff); |
104 | + * current security state; and in one case we want to specifically | 45 | ap = (desc >> (4 + ((address >> 9) & 6))) & 3; |
105 | + * update the NS banked version of a bit even if we are secure. | 46 | - *page_size = 0x1000; |
106 | + */ | 47 | + result->page_size = 0x1000; |
107 | + uint32_t *fpccr_s = &env->v7m.fpccr[M_REG_S]; | 48 | break; |
108 | + uint32_t *fpccr_ns = &env->v7m.fpccr[M_REG_NS]; | 49 | case 3: /* 1k page, or ARMv6/XScale "extended small (4k) page" */ |
109 | + uint32_t *fpccr = &env->v7m.fpccr[is_secure]; | 50 | if (type == 1) { |
110 | + bool hfrdy, bfrdy, mmrdy, ns_ufrdy, s_ufrdy, sfrdy, monrdy; | 51 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, |
111 | + | 52 | if (arm_feature(env, ARM_FEATURE_XSCALE) |
112 | + env->v7m.fpcar[is_secure] = frameptr & ~0x7; | 53 | || arm_feature(env, ARM_FEATURE_V6)) { |
113 | + | 54 | phys_addr = (desc & 0xfffff000) | (address & 0xfff); |
114 | + if (apply_splim && arm_feature(env, ARM_FEATURE_V8)) { | 55 | - *page_size = 0x1000; |
115 | + bool splimviol; | 56 | + result->page_size = 0x1000; |
116 | + uint32_t splim = v7m_sp_limit(env); | 57 | } else { |
117 | + bool ign = armv7m_nvic_neg_prio_requested(nvic, is_secure) && | 58 | /* |
118 | + (env->v7m.ccr[is_secure] & R_V7M_CCR_STKOFHFNMIGN_MASK); | 59 | * UNPREDICTABLE in ARMv5; we choose to take a |
119 | + | 60 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, |
120 | + splimviol = !ign && frameptr < splim; | ||
121 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, SPLIMVIOL, splimviol); | ||
122 | + } | ||
123 | + | ||
124 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, LSPACT, 1); | ||
125 | + | ||
126 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, S, is_secure); | ||
127 | + | ||
128 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, USER, arm_current_el(env) == 0); | ||
129 | + | ||
130 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, THREAD, | ||
131 | + !arm_v7m_is_handler_mode(env)); | ||
132 | + | ||
133 | + hfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_HARD, false); | ||
134 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, HFRDY, hfrdy); | ||
135 | + | ||
136 | + bfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_BUS, false); | ||
137 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, BFRDY, bfrdy); | ||
138 | + | ||
139 | + mmrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_MEM, is_secure); | ||
140 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, MMRDY, mmrdy); | ||
141 | + | ||
142 | + ns_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, false); | ||
143 | + *fpccr_ns = FIELD_DP32(*fpccr_ns, V7M_FPCCR, UFRDY, ns_ufrdy); | ||
144 | + | ||
145 | + monrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_DEBUG, false); | ||
146 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, MONRDY, monrdy); | ||
147 | + | ||
148 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
149 | + s_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, true); | ||
150 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, UFRDY, s_ufrdy); | ||
151 | + | ||
152 | + sfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_SECURE, false); | ||
153 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, SFRDY, sfrdy); | ||
154 | + } | ||
155 | +} | ||
156 | + | ||
157 | static bool v7m_push_stack(ARMCPU *cpu) | ||
158 | { | ||
159 | /* Do the "set up stack frame" part of exception entry, | ||
160 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
161 | } | 61 | } |
162 | } else { | 62 | } else { |
163 | /* Lazy stacking enabled, save necessary info to stack later */ | 63 | phys_addr = (desc & 0xfffffc00) | (address & 0x3ff); |
164 | - /* TODO : equivalent of UpdateFPCCR() pseudocode */ | 64 | - *page_size = 0x400; |
165 | + v7m_update_fpccr(env, frameptr + 0x20, true); | 65 | + result->page_size = 0x400; |
166 | } | 66 | } |
67 | ap = (desc >> 4) & 3; | ||
68 | break; | ||
69 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | ||
70 | g_assert_not_reached(); | ||
167 | } | 71 | } |
168 | } | 72 | } |
73 | - *prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot); | ||
74 | - *prot |= *prot ? PAGE_EXEC : 0; | ||
75 | - if (!(*prot & (1 << access_type))) { | ||
76 | + result->prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot); | ||
77 | + result->prot |= result->prot ? PAGE_EXEC : 0; | ||
78 | + if (!(result->prot & (1 << access_type))) { | ||
79 | /* Access permission fault. */ | ||
80 | fi->type = ARMFault_Permission; | ||
81 | goto do_fault; | ||
82 | } | ||
83 | - *phys_ptr = phys_addr; | ||
84 | + result->phys = phys_addr; | ||
85 | return false; | ||
86 | do_fault: | ||
87 | fi->domain = domain; | ||
88 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
89 | result, fi); | ||
90 | } else { | ||
91 | return get_phys_addr_v5(env, address, access_type, mmu_idx, | ||
92 | - &result->phys, &result->prot, | ||
93 | - &result->page_size, fi); | ||
94 | + result, fi); | ||
95 | } | ||
96 | } | ||
97 | |||
169 | -- | 98 | -- |
170 | 2.20.1 | 99 | 2.25.1 |
171 | 100 | ||
172 | 101 | diff view generated by jsdifflib |
1 | The magic value pushed onto the callee stack as an integrity | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | check is different if floating point is present. | ||
3 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220822152741.1617527-7-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20190416125744.27770-15-peter.maydell@linaro.org | ||
7 | --- | 8 | --- |
8 | target/arm/helper.c | 22 +++++++++++++++++++--- | 9 | target/arm/ptw.c | 24 ++++++++++++------------ |
9 | 1 file changed, 19 insertions(+), 3 deletions(-) | 10 | 1 file changed, 12 insertions(+), 12 deletions(-) |
10 | 11 | ||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 12 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.c | 14 | --- a/target/arm/ptw.c |
14 | +++ b/target/arm/helper.c | 15 | +++ b/target/arm/ptw.c |
15 | @@ -XXX,XX +XXX,XX @@ load_fail: | 16 | @@ -XXX,XX +XXX,XX @@ do_fault: |
17 | |||
18 | static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, | ||
19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
20 | - hwaddr *phys_ptr, int *prot, | ||
21 | + GetPhysAddrResult *result, | ||
22 | ARMMMUFaultInfo *fi) | ||
23 | { | ||
24 | int n; | ||
25 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, | ||
26 | |||
27 | if (regime_translation_disabled(env, mmu_idx)) { | ||
28 | /* MPU disabled. */ | ||
29 | - *phys_ptr = address; | ||
30 | - *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
31 | + result->phys = address; | ||
32 | + result->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
33 | return false; | ||
34 | } | ||
35 | |||
36 | - *phys_ptr = address; | ||
37 | + result->phys = address; | ||
38 | for (n = 7; n >= 0; n--) { | ||
39 | base = env->cp15.c6_region[n]; | ||
40 | if ((base & 1) == 0) { | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, | ||
42 | fi->level = 1; | ||
43 | return true; | ||
44 | } | ||
45 | - *prot = PAGE_READ | PAGE_WRITE; | ||
46 | + result->prot = PAGE_READ | PAGE_WRITE; | ||
47 | break; | ||
48 | case 2: | ||
49 | - *prot = PAGE_READ; | ||
50 | + result->prot = PAGE_READ; | ||
51 | if (!is_user) { | ||
52 | - *prot |= PAGE_WRITE; | ||
53 | + result->prot |= PAGE_WRITE; | ||
54 | } | ||
55 | break; | ||
56 | case 3: | ||
57 | - *prot = PAGE_READ | PAGE_WRITE; | ||
58 | + result->prot = PAGE_READ | PAGE_WRITE; | ||
59 | break; | ||
60 | case 5: | ||
61 | if (is_user) { | ||
62 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, | ||
63 | fi->level = 1; | ||
64 | return true; | ||
65 | } | ||
66 | - *prot = PAGE_READ; | ||
67 | + result->prot = PAGE_READ; | ||
68 | break; | ||
69 | case 6: | ||
70 | - *prot = PAGE_READ; | ||
71 | + result->prot = PAGE_READ; | ||
72 | break; | ||
73 | default: | ||
74 | /* Bad permission. */ | ||
75 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, | ||
76 | fi->level = 1; | ||
77 | return true; | ||
78 | } | ||
79 | - *prot |= PAGE_EXEC; | ||
80 | + result->prot |= PAGE_EXEC; | ||
16 | return false; | 81 | return false; |
17 | } | 82 | } |
18 | 83 | ||
19 | +static uint32_t v7m_integrity_sig(CPUARMState *env, uint32_t lr) | 84 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
20 | +{ | 85 | } else { |
21 | + /* | 86 | /* Pre-v7 MPU */ |
22 | + * Return the integrity signature value for the callee-saves | 87 | ret = get_phys_addr_pmsav5(env, address, access_type, mmu_idx, |
23 | + * stack frame section. @lr is the exception return payload/LR value | 88 | - &result->phys, &result->prot, fi); |
24 | + * whose FType bit forms bit 0 of the signature if FP is present. | 89 | + result, fi); |
25 | + */ | 90 | } |
26 | + uint32_t sig = 0xfefa125a; | 91 | qemu_log_mask(CPU_LOG_MMU, "PMSA MPU lookup for %s at 0x%08" PRIx32 |
27 | + | 92 | " mmu_idx %u -> %s (prot %c%c%c)\n", |
28 | + if (!arm_feature(env, ARM_FEATURE_VFP) || (lr & R_V7M_EXCRET_FTYPE_MASK)) { | ||
29 | + sig |= 1; | ||
30 | + } | ||
31 | + return sig; | ||
32 | +} | ||
33 | + | ||
34 | static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
35 | bool ignore_faults) | ||
36 | { | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
38 | bool stacked_ok; | ||
39 | uint32_t limit; | ||
40 | bool want_psp; | ||
41 | + uint32_t sig; | ||
42 | |||
43 | if (dotailchain) { | ||
44 | bool mode = lr & R_V7M_EXCRET_MODE_MASK; | ||
45 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
46 | /* Write as much of the stack frame as we can. A write failure may | ||
47 | * cause us to pend a derived exception. | ||
48 | */ | ||
49 | + sig = v7m_integrity_sig(env, lr); | ||
50 | stacked_ok = | ||
51 | - v7m_stack_write(cpu, frameptr, 0xfefa125b, mmu_idx, ignore_faults) && | ||
52 | + v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) && | ||
53 | v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, | ||
54 | ignore_faults) && | ||
55 | v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | ||
56 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
57 | if (return_to_secure && | ||
58 | ((excret & R_V7M_EXCRET_ES_MASK) == 0 || | ||
59 | (excret & R_V7M_EXCRET_DCRS_MASK) == 0)) { | ||
60 | - uint32_t expected_sig = 0xfefa125b; | ||
61 | uint32_t actual_sig; | ||
62 | |||
63 | pop_ok = v7m_stack_read(cpu, &actual_sig, frameptr, mmu_idx); | ||
64 | |||
65 | - if (pop_ok && expected_sig != actual_sig) { | ||
66 | + if (pop_ok && v7m_integrity_sig(env, excret) != actual_sig) { | ||
67 | /* Take a SecureFault on the current stack */ | ||
68 | env->v7m.sfsr |= R_V7M_SFSR_INVIS_MASK; | ||
69 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
70 | -- | 93 | -- |
71 | 2.20.1 | 94 | 2.25.1 |
72 | 95 | ||
73 | 96 | diff view generated by jsdifflib |
1 | The M-profile FPCCR.S bit indicates the security status of | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | the floating point context. In the pseudocode ExecuteFPCheck() | ||
3 | function it is unconditionally set to match the current | ||
4 | security state whenever a floating point instruction is | ||
5 | executed. | ||
6 | 2 | ||
7 | Implement this by adding a new TB flag which tracks whether | 3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
8 | FPCCR.S is different from the current security state, so | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | that we only need to emit the code to update it in the | 5 | Message-id: 20220822152741.1617527-8-richard.henderson@linaro.org |
10 | less-common case when it is not already set correctly. | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/ptw.c | 36 +++++++++++++++++------------------- | ||
10 | 1 file changed, 17 insertions(+), 19 deletions(-) | ||
11 | 11 | ||
12 | Note that we will add the handling for the other work done | 12 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
13 | by ExecuteFPCheck() in later commits. | ||
14 | |||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20190416125744.27770-19-peter.maydell@linaro.org | ||
18 | --- | ||
19 | target/arm/cpu.h | 2 ++ | ||
20 | target/arm/translate.h | 1 + | ||
21 | target/arm/helper.c | 5 +++++ | ||
22 | target/arm/translate.c | 20 ++++++++++++++++++++ | ||
23 | 4 files changed, 28 insertions(+) | ||
24 | |||
25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/cpu.h | 14 | --- a/target/arm/ptw.c |
28 | +++ b/target/arm/cpu.h | 15 | +++ b/target/arm/ptw.c |
29 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | 16 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
30 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | 17 | |
31 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | 18 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
32 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
33 | +/* For M profile only, set if FPCCR.S does not match current security state */ | 20 | - hwaddr *phys_ptr, int *prot, |
34 | +FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) | 21 | - target_ulong *page_size, |
35 | /* For M profile only, Handler (ie not Thread) mode */ | 22 | + GetPhysAddrResult *result, |
36 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | 23 | ARMMMUFaultInfo *fi) |
37 | /* For M profile only, whether we should generate stack-limit checks */ | 24 | { |
38 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 25 | ARMCPU *cpu = env_archcpu(env); |
39 | index XXXXXXX..XXXXXXX 100644 | 26 | int n; |
40 | --- a/target/arm/translate.h | 27 | bool is_user = regime_is_user(env, mmu_idx); |
41 | +++ b/target/arm/translate.h | 28 | |
42 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 29 | - *phys_ptr = address; |
43 | bool v7m_handler_mode; | 30 | - *page_size = TARGET_PAGE_SIZE; |
44 | bool v8m_secure; /* true if v8M and we're in Secure mode */ | 31 | - *prot = 0; |
45 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | 32 | + result->phys = address; |
46 | + bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ | 33 | + result->page_size = TARGET_PAGE_SIZE; |
47 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | 34 | + result->prot = 0; |
48 | * so that top level loop can generate correct syndrome information. | 35 | |
49 | */ | 36 | if (regime_translation_disabled(env, mmu_idx) || |
50 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 37 | m_is_ppb_region(env, address)) { |
51 | index XXXXXXX..XXXXXXX 100644 | 38 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
52 | --- a/target/arm/helper.c | 39 | * which always does a direct read using address_space_ldl(), rather |
53 | +++ b/target/arm/helper.c | 40 | * than going via this function, so we don't need to check that here. |
54 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 41 | */ |
55 | flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | 42 | - get_phys_addr_pmsav7_default(env, mmu_idx, address, prot); |
56 | } | 43 | + get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->prot); |
57 | 44 | } else { /* MPU enabled */ | |
58 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | 45 | for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) { |
59 | + FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | 46 | /* region search */ |
60 | + flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | 47 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
61 | + } | 48 | if (ranges_overlap(base, rmask, |
62 | + | 49 | address & TARGET_PAGE_MASK, |
63 | *pflags = flags; | 50 | TARGET_PAGE_SIZE)) { |
64 | *cs_base = 0; | 51 | - *page_size = 1; |
65 | } | 52 | + result->page_size = 1; |
66 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 53 | } |
67 | index XXXXXXX..XXXXXXX 100644 | 54 | continue; |
68 | --- a/target/arm/translate.c | 55 | } |
69 | +++ b/target/arm/translate.c | 56 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
70 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 57 | continue; |
58 | } | ||
59 | if (rsize < TARGET_PAGE_BITS) { | ||
60 | - *page_size = 1 << rsize; | ||
61 | + result->page_size = 1 << rsize; | ||
62 | } | ||
63 | break; | ||
64 | } | ||
65 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
66 | fi->type = ARMFault_Background; | ||
67 | return true; | ||
68 | } | ||
69 | - get_phys_addr_pmsav7_default(env, mmu_idx, address, prot); | ||
70 | + get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->prot); | ||
71 | } else { /* a MPU hit! */ | ||
72 | uint32_t ap = extract32(env->pmsav7.dracr[n], 8, 3); | ||
73 | uint32_t xn = extract32(env->pmsav7.dracr[n], 12, 1); | ||
74 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
75 | case 5: | ||
76 | break; /* no access */ | ||
77 | case 3: | ||
78 | - *prot |= PAGE_WRITE; | ||
79 | + result->prot |= PAGE_WRITE; | ||
80 | /* fall through */ | ||
81 | case 2: | ||
82 | case 6: | ||
83 | - *prot |= PAGE_READ | PAGE_EXEC; | ||
84 | + result->prot |= PAGE_READ | PAGE_EXEC; | ||
85 | break; | ||
86 | case 7: | ||
87 | /* for v7M, same as 6; for R profile a reserved value */ | ||
88 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
89 | - *prot |= PAGE_READ | PAGE_EXEC; | ||
90 | + result->prot |= PAGE_READ | PAGE_EXEC; | ||
91 | break; | ||
92 | } | ||
93 | /* fall through */ | ||
94 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
95 | case 1: | ||
96 | case 2: | ||
97 | case 3: | ||
98 | - *prot |= PAGE_WRITE; | ||
99 | + result->prot |= PAGE_WRITE; | ||
100 | /* fall through */ | ||
101 | case 5: | ||
102 | case 6: | ||
103 | - *prot |= PAGE_READ | PAGE_EXEC; | ||
104 | + result->prot |= PAGE_READ | PAGE_EXEC; | ||
105 | break; | ||
106 | case 7: | ||
107 | /* for v7M, same as 6; for R profile a reserved value */ | ||
108 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
109 | - *prot |= PAGE_READ | PAGE_EXEC; | ||
110 | + result->prot |= PAGE_READ | PAGE_EXEC; | ||
111 | break; | ||
112 | } | ||
113 | /* fall through */ | ||
114 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
115 | |||
116 | /* execute never */ | ||
117 | if (xn) { | ||
118 | - *prot &= ~PAGE_EXEC; | ||
119 | + result->prot &= ~PAGE_EXEC; | ||
120 | } | ||
71 | } | 121 | } |
72 | } | 122 | } |
73 | 123 | ||
74 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | 124 | fi->type = ARMFault_Permission; |
75 | + /* Handle M-profile lazy FP state mechanics */ | 125 | fi->level = 1; |
76 | + | 126 | - return !(*prot & (1 << access_type)); |
77 | + /* Update ownership of FP context: set FPCCR.S to match current state */ | 127 | + return !(result->prot & (1 << access_type)); |
78 | + if (s->v8m_fpccr_s_wrong) { | 128 | } |
79 | + TCGv_i32 tmp; | 129 | |
80 | + | 130 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
81 | + tmp = load_cpu_field(v7m.fpccr[M_REG_S]); | 131 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
82 | + if (s->v8m_secure) { | 132 | } else if (arm_feature(env, ARM_FEATURE_V7)) { |
83 | + tcg_gen_ori_i32(tmp, tmp, R_V7M_FPCCR_S_MASK); | 133 | /* PMSAv7 */ |
84 | + } else { | 134 | ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, |
85 | + tcg_gen_andi_i32(tmp, tmp, ~R_V7M_FPCCR_S_MASK); | 135 | - &result->phys, &result->prot, |
86 | + } | 136 | - &result->page_size, fi); |
87 | + store_cpu_field(tmp, v7m.fpccr[M_REG_S]); | 137 | + result, fi); |
88 | + /* Don't need to do this for any further FP insns in this TB */ | 138 | } else { |
89 | + s->v8m_fpccr_s_wrong = false; | 139 | /* Pre-v7 MPU */ |
90 | + } | 140 | ret = get_phys_addr_pmsav5(env, address, access_type, mmu_idx, |
91 | + } | ||
92 | + | ||
93 | if (extract32(insn, 28, 4) == 0xf) { | ||
94 | /* | ||
95 | * Encodings with T=1 (Thumb) or unconditional (ARM): | ||
96 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
97 | dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
98 | regime_is_secure(env, dc->mmu_idx); | ||
99 | dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); | ||
100 | + dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
101 | dc->cp_regs = cpu->cp_regs; | ||
102 | dc->features = env->features; | ||
103 | |||
104 | -- | 141 | -- |
105 | 2.20.1 | 142 | 2.25.1 |
106 | 143 | ||
107 | 144 | diff view generated by jsdifflib |
1 | Handle floating point registers in exception return. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | This corresponds to pseudocode functions ValidateExceptionReturn(), | ||
3 | ExceptionReturn(), PopStack() and ConsumeExcStackFrame(). | ||
4 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220822152741.1617527-9-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20190416125744.27770-16-peter.maydell@linaro.org | ||
8 | --- | 8 | --- |
9 | target/arm/helper.c | 142 +++++++++++++++++++++++++++++++++++++++++++- | 9 | target/arm/ptw.c | 28 ++++++++++++++-------------- |
10 | 1 file changed, 141 insertions(+), 1 deletion(-) | 10 | 1 file changed, 14 insertions(+), 14 deletions(-) |
11 | 11 | ||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 12 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
13 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/helper.c | 14 | --- a/target/arm/ptw.c |
15 | +++ b/target/arm/helper.c | 15 | +++ b/target/arm/ptw.c |
16 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 16 | @@ -XXX,XX +XXX,XX @@ void v8m_security_lookup(CPUARMState *env, uint32_t address, |
17 | bool rettobase = false; | 17 | |
18 | bool exc_secure = false; | 18 | static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, |
19 | bool return_to_secure; | 19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
20 | + bool ftype; | 20 | - hwaddr *phys_ptr, MemTxAttrs *txattrs, |
21 | + bool restore_s16_s31; | 21 | - int *prot, target_ulong *page_size, |
22 | 22 | + GetPhysAddrResult *result, | |
23 | /* If we're not in Handler mode then jumps to magic exception-exit | 23 | ARMMMUFaultInfo *fi) |
24 | * addresses don't have magic behaviour. However for the v8M | 24 | { |
25 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 25 | uint32_t secure = regime_is_secure(env, mmu_idx); |
26 | excret); | 26 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, |
27 | } | 27 | } else { |
28 | 28 | fi->type = ARMFault_QEMU_SFault; | |
29 | + ftype = excret & R_V7M_EXCRET_FTYPE_MASK; | 29 | } |
30 | + | 30 | - *page_size = sattrs.subpage ? 1 : TARGET_PAGE_SIZE; |
31 | + if (!arm_feature(env, ARM_FEATURE_VFP) && !ftype) { | 31 | - *phys_ptr = address; |
32 | + qemu_log_mask(LOG_GUEST_ERROR, "M profile: zero FTYPE in exception " | 32 | - *prot = 0; |
33 | + "exit PC value 0x%" PRIx32 " is UNPREDICTABLE " | 33 | + result->page_size = sattrs.subpage ? 1 : TARGET_PAGE_SIZE; |
34 | + "if FPU not present\n", | 34 | + result->phys = address; |
35 | + excret); | 35 | + result->prot = 0; |
36 | + ftype = true; | 36 | return true; |
37 | + } | 37 | } |
38 | + | 38 | } else { |
39 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 39 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, |
40 | /* EXC_RETURN.ES validation check (R_SMFL). We must do this before | 40 | * might downgrade a secure access to nonsecure. |
41 | * we pick which FAULTMASK to clear. | 41 | */ |
42 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 42 | if (sattrs.ns) { |
43 | */ | 43 | - txattrs->secure = false; |
44 | write_v7m_control_spsel_for_secstate(env, return_to_sp_process, exc_secure); | 44 | + result->attrs.secure = false; |
45 | 45 | } else if (!secure) { | |
46 | + /* | 46 | /* |
47 | + * Clear scratch FP values left in caller saved registers; this | 47 | * NS access to S memory must fault. |
48 | + * must happen before any kind of tail chaining. | 48 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, |
49 | + */ | 49 | * for M_FAKE_FSR_SFAULT in arm_v7m_cpu_do_interrupt(). |
50 | + if ((env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_CLRONRET_MASK) && | 50 | */ |
51 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) { | 51 | fi->type = ARMFault_QEMU_SFault; |
52 | + if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) { | 52 | - *page_size = sattrs.subpage ? 1 : TARGET_PAGE_SIZE; |
53 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | 53 | - *phys_ptr = address; |
54 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | 54 | - *prot = 0; |
55 | + qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing " | 55 | + result->page_size = sattrs.subpage ? 1 : TARGET_PAGE_SIZE; |
56 | + "stackframe: error during lazy state deactivation\n"); | 56 | + result->phys = address; |
57 | + v7m_exception_taken(cpu, excret, true, false); | 57 | + result->prot = 0; |
58 | + return; | 58 | return true; |
59 | + } else { | ||
60 | + /* Clear s0..s15 and FPSCR */ | ||
61 | + int i; | ||
62 | + | ||
63 | + for (i = 0; i < 16; i += 2) { | ||
64 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
65 | + } | ||
66 | + vfp_set_fpscr(env, 0); | ||
67 | + } | ||
68 | + } | ||
69 | + | ||
70 | if (sfault) { | ||
71 | env->v7m.sfsr |= R_V7M_SFSR_INVER_MASK; | ||
72 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
73 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
74 | } | 59 | } |
75 | } | 60 | } |
76 | |||
77 | + if (!ftype) { | ||
78 | + /* FP present and we need to handle it */ | ||
79 | + if (!return_to_secure && | ||
80 | + (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK)) { | ||
81 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
82 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
83 | + qemu_log_mask(CPU_LOG_INT, | ||
84 | + "...taking SecureFault on existing stackframe: " | ||
85 | + "Secure LSPACT set but exception return is " | ||
86 | + "not to secure state\n"); | ||
87 | + v7m_exception_taken(cpu, excret, true, false); | ||
88 | + return; | ||
89 | + } | ||
90 | + | ||
91 | + restore_s16_s31 = return_to_secure && | ||
92 | + (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK); | ||
93 | + | ||
94 | + if (env->v7m.fpccr[return_to_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
95 | + /* State in FPU is still valid, just clear LSPACT */ | ||
96 | + env->v7m.fpccr[return_to_secure] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
97 | + } else { | ||
98 | + int i; | ||
99 | + uint32_t fpscr; | ||
100 | + bool cpacr_pass, nsacr_pass; | ||
101 | + | ||
102 | + cpacr_pass = v7m_cpacr_pass(env, return_to_secure, | ||
103 | + return_to_priv); | ||
104 | + nsacr_pass = return_to_secure || | ||
105 | + extract32(env->v7m.nsacr, 10, 1); | ||
106 | + | ||
107 | + if (!cpacr_pass) { | ||
108 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
109 | + return_to_secure); | ||
110 | + env->v7m.cfsr[return_to_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
111 | + qemu_log_mask(CPU_LOG_INT, | ||
112 | + "...taking UsageFault on existing " | ||
113 | + "stackframe: CPACR.CP10 prevents unstacking " | ||
114 | + "FP regs\n"); | ||
115 | + v7m_exception_taken(cpu, excret, true, false); | ||
116 | + return; | ||
117 | + } else if (!nsacr_pass) { | ||
118 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, true); | ||
119 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_INVPC_MASK; | ||
120 | + qemu_log_mask(CPU_LOG_INT, | ||
121 | + "...taking Secure UsageFault on existing " | ||
122 | + "stackframe: NSACR.CP10 prevents unstacking " | ||
123 | + "FP regs\n"); | ||
124 | + v7m_exception_taken(cpu, excret, true, false); | ||
125 | + return; | ||
126 | + } | ||
127 | + | ||
128 | + for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) { | ||
129 | + uint32_t slo, shi; | ||
130 | + uint64_t dn; | ||
131 | + uint32_t faddr = frameptr + 0x20 + 4 * i; | ||
132 | + | ||
133 | + if (i >= 16) { | ||
134 | + faddr += 8; /* Skip the slot for the FPSCR */ | ||
135 | + } | ||
136 | + | ||
137 | + pop_ok = pop_ok && | ||
138 | + v7m_stack_read(cpu, &slo, faddr, mmu_idx) && | ||
139 | + v7m_stack_read(cpu, &shi, faddr + 4, mmu_idx); | ||
140 | + | ||
141 | + if (!pop_ok) { | ||
142 | + break; | ||
143 | + } | ||
144 | + | ||
145 | + dn = (uint64_t)shi << 32 | slo; | ||
146 | + *aa32_vfp_dreg(env, i / 2) = dn; | ||
147 | + } | ||
148 | + pop_ok = pop_ok && | ||
149 | + v7m_stack_read(cpu, &fpscr, frameptr + 0x60, mmu_idx); | ||
150 | + if (pop_ok) { | ||
151 | + vfp_set_fpscr(env, fpscr); | ||
152 | + } | ||
153 | + if (!pop_ok) { | ||
154 | + /* | ||
155 | + * These regs are 0 if security extension present; | ||
156 | + * otherwise merely UNKNOWN. We zero always. | ||
157 | + */ | ||
158 | + for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) { | ||
159 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
160 | + } | ||
161 | + vfp_set_fpscr(env, 0); | ||
162 | + } | ||
163 | + } | ||
164 | + } | ||
165 | + env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S], | ||
166 | + V7M_CONTROL, FPCA, !ftype); | ||
167 | + | ||
168 | /* Commit to consuming the stack frame */ | ||
169 | frameptr += 0x20; | ||
170 | + if (!ftype) { | ||
171 | + frameptr += 0x48; | ||
172 | + if (restore_s16_s31) { | ||
173 | + frameptr += 0x40; | ||
174 | + } | ||
175 | + } | ||
176 | /* Undo stack alignment (the SPREALIGN bit indicates that the original | ||
177 | * pre-exception SP was not 8-aligned and we added a padding word to | ||
178 | * align it, so we undo this by ORing in the bit that increases it | ||
179 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
180 | *frame_sp_p = frameptr; | ||
181 | } | 61 | } |
182 | /* This xpsr_write() will invalidate frame_sp_p as it may switch stack */ | 62 | |
183 | - xpsr_write(env, xpsr, ~XPSR_SPREALIGN); | 63 | - ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, phys_ptr, |
184 | + xpsr_write(env, xpsr, ~(XPSR_SPREALIGN | XPSR_SFPA)); | 64 | - txattrs, prot, &mpu_is_subpage, fi, NULL); |
185 | + | 65 | - *page_size = sattrs.subpage || mpu_is_subpage ? 1 : TARGET_PAGE_SIZE; |
186 | + if (env->v7m.secure) { | 66 | + ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, |
187 | + bool sfpa = xpsr & XPSR_SFPA; | 67 | + &result->phys, &result->attrs, &result->prot, |
188 | + | 68 | + &mpu_is_subpage, fi, NULL); |
189 | + env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S], | 69 | + result->page_size = |
190 | + V7M_CONTROL, SFPA, sfpa); | 70 | + sattrs.subpage || mpu_is_subpage ? 1 : TARGET_PAGE_SIZE; |
191 | + } | 71 | return ret; |
192 | 72 | } | |
193 | /* The restored xPSR exception field will be zero if we're | 73 | |
194 | * resuming in Thread mode. If that doesn't match what the | 74 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
75 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
76 | /* PMSAv8 */ | ||
77 | ret = get_phys_addr_pmsav8(env, address, access_type, mmu_idx, | ||
78 | - &result->phys, &result->attrs, | ||
79 | - &result->prot, &result->page_size, fi); | ||
80 | + result, fi); | ||
81 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
82 | /* PMSAv7 */ | ||
83 | ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
195 | -- | 84 | -- |
196 | 2.20.1 | 85 | 2.25.1 |
197 | 86 | ||
198 | 87 | diff view generated by jsdifflib |
1 | The M-profile architecture floating point system supports | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | lazy FP state preservation, where FP registers are not | ||
3 | pushed to the stack when an exception occurs but are instead | ||
4 | only saved if and when the first FP instruction in the exception | ||
5 | handler is executed. Implement this in QEMU, corresponding | ||
6 | to the check of LSPACT in the pseudocode ExecuteFPCheck(). | ||
7 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220822152741.1617527-10-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20190416125744.27770-24-peter.maydell@linaro.org | ||
11 | --- | 8 | --- |
12 | target/arm/cpu.h | 3 ++ | 9 | target/arm/internals.h | 11 +++++------ |
13 | target/arm/helper.h | 2 + | 10 | target/arm/m_helper.c | 16 +++++++--------- |
14 | target/arm/translate.h | 1 + | 11 | target/arm/ptw.c | 20 +++++++++----------- |
15 | target/arm/helper.c | 112 +++++++++++++++++++++++++++++++++++++++++ | 12 | 3 files changed, 21 insertions(+), 26 deletions(-) |
16 | target/arm/translate.c | 22 ++++++++ | ||
17 | 5 files changed, 140 insertions(+) | ||
18 | 13 | ||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
20 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/internals.h |
22 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/internals.h |
23 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ void v8m_security_lookup(CPUARMState *env, uint32_t address, |
24 | #define EXCP_NOCP 17 /* v7M NOCP UsageFault */ | 19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
25 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ | 20 | V8M_SAttributes *sattrs); |
26 | #define EXCP_STKOF 19 /* v8M STKOF UsageFault */ | 21 | |
27 | +#define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ | 22 | -bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
28 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | 23 | - MMUAccessType access_type, ARMMMUIdx mmu_idx, |
29 | 24 | - hwaddr *phys_ptr, MemTxAttrs *txattrs, | |
30 | #define ARMV7M_EXCP_RESET 1 | 25 | - int *prot, bool *is_subpage, |
31 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | 26 | - ARMMMUFaultInfo *fi, uint32_t *mregion); |
32 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | 27 | - |
33 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | 28 | /* Cacheability and shareability attributes for a memory access */ |
34 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 29 | typedef struct ARMCacheAttrs { |
35 | +/* For M profile only, set if FPCCR.LSPACT is set */ | 30 | /* |
36 | +FIELD(TBFLAG_A32, LSPACT, 18, 1) | 31 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
37 | /* For M profile only, set if we must create a new FP context */ | 32 | GetPhysAddrResult *result, ARMMMUFaultInfo *fi) |
38 | FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) | 33 | __attribute__((nonnull)); |
39 | /* For M profile only, set if FPCCR.S does not match current security state */ | 34 | |
40 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 35 | +bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
36 | + MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
37 | + GetPhysAddrResult *result, bool *is_subpage, | ||
38 | + ARMMMUFaultInfo *fi, uint32_t *mregion); | ||
39 | + | ||
40 | void arm_log_exception(CPUState *cs); | ||
41 | |||
42 | #endif /* !CONFIG_USER_ONLY */ | ||
43 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/target/arm/helper.h | 45 | --- a/target/arm/m_helper.c |
43 | +++ b/target/arm/helper.h | 46 | +++ b/target/arm/m_helper.c |
44 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(v7m_blxns, void, env, i32) | 47 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) |
45 | 48 | V8M_SAttributes sattrs = {}; | |
46 | DEF_HELPER_3(v7m_tt, i32, env, i32, i32) | 49 | uint32_t tt_resp; |
47 | 50 | bool r, rw, nsr, nsrw, mrvalid; | |
48 | +DEF_HELPER_1(v7m_preserve_fp_state, void, env) | 51 | - int prot; |
52 | - ARMMMUFaultInfo fi = {}; | ||
53 | - MemTxAttrs attrs = {}; | ||
54 | - hwaddr phys_addr; | ||
55 | ARMMMUIdx mmu_idx; | ||
56 | uint32_t mregion; | ||
57 | bool targetpriv; | ||
58 | bool targetsec = env->v7m.secure; | ||
59 | - bool is_subpage; | ||
60 | |||
61 | /* | ||
62 | * Work out what the security state and privilege level we're | ||
63 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
64 | * inspecting the other MPU state. | ||
65 | */ | ||
66 | if (arm_current_el(env) != 0 || alt) { | ||
67 | + GetPhysAddrResult res = {}; | ||
68 | + ARMMMUFaultInfo fi = {}; | ||
69 | + bool is_subpage; | ||
49 | + | 70 | + |
50 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | 71 | /* We can ignore the return value as prot is always set */ |
51 | 72 | pmsav8_mpu_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, | |
52 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) | 73 | - &phys_addr, &attrs, &prot, &is_subpage, |
53 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 74 | - &fi, &mregion); |
75 | + &res, &is_subpage, &fi, &mregion); | ||
76 | if (mregion == -1) { | ||
77 | mrvalid = false; | ||
78 | mregion = 0; | ||
79 | } else { | ||
80 | mrvalid = true; | ||
81 | } | ||
82 | - r = prot & PAGE_READ; | ||
83 | - rw = prot & PAGE_WRITE; | ||
84 | + r = res.prot & PAGE_READ; | ||
85 | + rw = res.prot & PAGE_WRITE; | ||
86 | } else { | ||
87 | r = false; | ||
88 | rw = false; | ||
89 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | 90 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/target/arm/translate.h | 91 | --- a/target/arm/ptw.c |
56 | +++ b/target/arm/translate.h | 92 | +++ b/target/arm/ptw.c |
57 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 93 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
58 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | 94 | |
59 | bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ | 95 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
60 | bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */ | 96 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
61 | + bool v7m_lspact; /* FPCCR.LSPACT set */ | 97 | - hwaddr *phys_ptr, MemTxAttrs *txattrs, |
62 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | 98 | - int *prot, bool *is_subpage, |
63 | * so that top level loop can generate correct syndrome information. | 99 | + GetPhysAddrResult *result, bool *is_subpage, |
64 | */ | 100 | ARMMMUFaultInfo *fi, uint32_t *mregion) |
65 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 101 | { |
66 | index XXXXXXX..XXXXXXX 100644 | 102 | /* |
67 | --- a/target/arm/helper.c | 103 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
68 | +++ b/target/arm/helper.c | 104 | uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1); |
69 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | 105 | |
70 | g_assert_not_reached(); | 106 | *is_subpage = false; |
107 | - *phys_ptr = address; | ||
108 | - *prot = 0; | ||
109 | + result->phys = address; | ||
110 | + result->prot = 0; | ||
111 | if (mregion) { | ||
112 | *mregion = -1; | ||
113 | } | ||
114 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
115 | |||
116 | if (matchregion == -1) { | ||
117 | /* hit using the background region */ | ||
118 | - get_phys_addr_pmsav7_default(env, mmu_idx, address, prot); | ||
119 | + get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->prot); | ||
120 | } else { | ||
121 | uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2); | ||
122 | uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1); | ||
123 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
124 | xn = 1; | ||
125 | } | ||
126 | |||
127 | - *prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
128 | - if (*prot && !xn && !(pxn && !is_user)) { | ||
129 | - *prot |= PAGE_EXEC; | ||
130 | + result->prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
131 | + if (result->prot && !xn && !(pxn && !is_user)) { | ||
132 | + result->prot |= PAGE_EXEC; | ||
133 | } | ||
134 | /* | ||
135 | * We don't need to look the attribute up in the MAIR0/MAIR1 | ||
136 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
137 | |||
138 | fi->type = ARMFault_Permission; | ||
139 | fi->level = 1; | ||
140 | - return !(*prot & (1 << access_type)); | ||
141 | + return !(result->prot & (1 << access_type)); | ||
71 | } | 142 | } |
72 | 143 | ||
73 | +void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | 144 | static bool v8m_is_sau_exempt(CPUARMState *env, |
74 | +{ | 145 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, |
75 | + /* translate.c should never generate calls here in user-only mode */ | ||
76 | + g_assert_not_reached(); | ||
77 | +} | ||
78 | + | ||
79 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
80 | { | ||
81 | /* The TT instructions can be used by unprivileged code, but in | ||
82 | @@ -XXX,XX +XXX,XX @@ pend_fault: | ||
83 | return false; | ||
84 | } | ||
85 | |||
86 | +void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
87 | +{ | ||
88 | + /* | ||
89 | + * Preserve FP state (because LSPACT was set and we are about | ||
90 | + * to execute an FP instruction). This corresponds to the | ||
91 | + * PreserveFPState() pseudocode. | ||
92 | + * We may throw an exception if the stacking fails. | ||
93 | + */ | ||
94 | + ARMCPU *cpu = arm_env_get_cpu(env); | ||
95 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
96 | + bool negpri = !(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_HFRDY_MASK); | ||
97 | + bool is_priv = !(env->v7m.fpccr[is_secure] & R_V7M_FPCCR_USER_MASK); | ||
98 | + bool splimviol = env->v7m.fpccr[is_secure] & R_V7M_FPCCR_SPLIMVIOL_MASK; | ||
99 | + uint32_t fpcar = env->v7m.fpcar[is_secure]; | ||
100 | + bool stacked_ok = true; | ||
101 | + bool ts = is_secure && (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK); | ||
102 | + bool take_exception; | ||
103 | + | ||
104 | + /* Take the iothread lock as we are going to touch the NVIC */ | ||
105 | + qemu_mutex_lock_iothread(); | ||
106 | + | ||
107 | + /* Check the background context had access to the FPU */ | ||
108 | + if (!v7m_cpacr_pass(env, is_secure, is_priv)) { | ||
109 | + armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, is_secure); | ||
110 | + env->v7m.cfsr[is_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
111 | + stacked_ok = false; | ||
112 | + } else if (!is_secure && !extract32(env->v7m.nsacr, 10, 1)) { | ||
113 | + armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S); | ||
114 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
115 | + stacked_ok = false; | ||
116 | + } | ||
117 | + | ||
118 | + if (!splimviol && stacked_ok) { | ||
119 | + /* We only stack if the stack limit wasn't violated */ | ||
120 | + int i; | ||
121 | + ARMMMUIdx mmu_idx; | ||
122 | + | ||
123 | + mmu_idx = arm_v7m_mmu_idx_all(env, is_secure, is_priv, negpri); | ||
124 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
125 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
126 | + uint32_t faddr = fpcar + 4 * i; | ||
127 | + uint32_t slo = extract64(dn, 0, 32); | ||
128 | + uint32_t shi = extract64(dn, 32, 32); | ||
129 | + | ||
130 | + if (i >= 16) { | ||
131 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
132 | + } | ||
133 | + stacked_ok = stacked_ok && | ||
134 | + v7m_stack_write(cpu, faddr, slo, mmu_idx, STACK_LAZYFP) && | ||
135 | + v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, STACK_LAZYFP); | ||
136 | + } | ||
137 | + | ||
138 | + stacked_ok = stacked_ok && | ||
139 | + v7m_stack_write(cpu, fpcar + 0x40, | ||
140 | + vfp_get_fpscr(env), mmu_idx, STACK_LAZYFP); | ||
141 | + } | ||
142 | + | ||
143 | + /* | ||
144 | + * We definitely pended an exception, but it's possible that it | ||
145 | + * might not be able to be taken now. If its priority permits us | ||
146 | + * to take it now, then we must not update the LSPACT or FP regs, | ||
147 | + * but instead jump out to take the exception immediately. | ||
148 | + * If it's just pending and won't be taken until the current | ||
149 | + * handler exits, then we do update LSPACT and the FP regs. | ||
150 | + */ | ||
151 | + take_exception = !stacked_ok && | ||
152 | + armv7m_nvic_can_take_pending_exception(env->nvic); | ||
153 | + | ||
154 | + qemu_mutex_unlock_iothread(); | ||
155 | + | ||
156 | + if (take_exception) { | ||
157 | + raise_exception_ra(env, EXCP_LAZYFP, 0, 1, GETPC()); | ||
158 | + } | ||
159 | + | ||
160 | + env->v7m.fpccr[is_secure] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
161 | + | ||
162 | + if (ts) { | ||
163 | + /* Clear s0 to s31 and the FPSCR */ | ||
164 | + int i; | ||
165 | + | ||
166 | + for (i = 0; i < 32; i += 2) { | ||
167 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
168 | + } | ||
169 | + vfp_set_fpscr(env, 0); | ||
170 | + } | ||
171 | + /* | ||
172 | + * Otherwise s0 to s15 and FPSCR are UNKNOWN; we choose to leave them | ||
173 | + * unchanged. | ||
174 | + */ | ||
175 | +} | ||
176 | + | ||
177 | /* Write to v7M CONTROL.SPSEL bit for the specified security bank. | ||
178 | * This may change the current stack pointer between Main and Process | ||
179 | * stack pointers if it is done for the CONTROL register for the current | ||
180 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) | ||
181 | [EXCP_NOCP] = "v7M NOCP UsageFault", | ||
182 | [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | ||
183 | [EXCP_STKOF] = "v8M STKOF UsageFault", | ||
184 | + [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", | ||
185 | }; | ||
186 | |||
187 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
188 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
189 | return; | ||
190 | } | ||
191 | break; | ||
192 | + case EXCP_LAZYFP: | ||
193 | + /* | ||
194 | + * We already pended the specific exception in the NVIC in the | ||
195 | + * v7m_preserve_fp_state() helper function. | ||
196 | + */ | ||
197 | + break; | ||
198 | default: | ||
199 | cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); | ||
200 | return; /* Never happens. Keep compiler happy. */ | ||
201 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
202 | flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
203 | } | 146 | } |
204 | 147 | ||
205 | + if (arm_feature(env, ARM_FEATURE_M)) { | 148 | ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, |
206 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | 149 | - &result->phys, &result->attrs, &result->prot, |
207 | + | 150 | - &mpu_is_subpage, fi, NULL); |
208 | + if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | 151 | + result, &mpu_is_subpage, fi, NULL); |
209 | + flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | 152 | result->page_size = |
210 | + } | 153 | sattrs.subpage || mpu_is_subpage ? 1 : TARGET_PAGE_SIZE; |
211 | + } | 154 | return ret; |
212 | + | ||
213 | *pflags = flags; | ||
214 | *cs_base = 0; | ||
215 | } | ||
216 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
217 | index XXXXXXX..XXXXXXX 100644 | ||
218 | --- a/target/arm/translate.c | ||
219 | +++ b/target/arm/translate.c | ||
220 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
221 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
222 | /* Handle M-profile lazy FP state mechanics */ | ||
223 | |||
224 | + /* Trigger lazy-state preservation if necessary */ | ||
225 | + if (s->v7m_lspact) { | ||
226 | + /* | ||
227 | + * Lazy state saving affects external memory and also the NVIC, | ||
228 | + * so we must mark it as an IO operation for icount. | ||
229 | + */ | ||
230 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
231 | + gen_io_start(); | ||
232 | + } | ||
233 | + gen_helper_v7m_preserve_fp_state(cpu_env); | ||
234 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
235 | + gen_io_end(); | ||
236 | + } | ||
237 | + /* | ||
238 | + * If the preserve_fp_state helper doesn't throw an exception | ||
239 | + * then it will clear LSPACT; we don't need to repeat this for | ||
240 | + * any further FP insns in this TB. | ||
241 | + */ | ||
242 | + s->v7m_lspact = false; | ||
243 | + } | ||
244 | + | ||
245 | /* Update ownership of FP context: set FPCCR.S to match current state */ | ||
246 | if (s->v8m_fpccr_s_wrong) { | ||
247 | TCGv_i32 tmp; | ||
248 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
249 | dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
250 | dc->v7m_new_fp_ctxt_needed = | ||
251 | FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); | ||
252 | + dc->v7m_lspact = FIELD_EX32(tb_flags, TBFLAG_A32, LSPACT); | ||
253 | dc->cp_regs = cpu->cp_regs; | ||
254 | dc->features = env->features; | ||
255 | |||
256 | -- | 155 | -- |
257 | 2.20.1 | 156 | 2.25.1 |
258 | 157 | ||
259 | 158 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Suggested-by: Markus Armbruster <armbru@redhat.com> | 3 | This can be made redundant with result->page_size, by moving the basic |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | set of page_size from get_phys_addr_pmsav8. We still need to overwrite |
5 | Message-id: 20190412165416.7977-3-philmd@redhat.com | 5 | page_size when v8m_security_lookup signals a subpage. |
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220822152741.1617527-11-richard.henderson@linaro.org | ||
9 | [PMM: Update a comment that used to refer to is_subpage] | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 12 | --- |
9 | hw/arm/nseries.c | 3 ++- | 13 | target/arm/internals.h | 4 ++-- |
10 | 1 file changed, 2 insertions(+), 1 deletion(-) | 14 | target/arm/m_helper.c | 3 +-- |
15 | target/arm/ptw.c | 23 ++++++++++++----------- | ||
16 | 3 files changed, 15 insertions(+), 15 deletions(-) | ||
11 | 17 | ||
12 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | 18 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
13 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/nseries.c | 20 | --- a/target/arm/internals.h |
15 | +++ b/hw/arm/nseries.c | 21 | +++ b/target/arm/internals.h |
16 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
17 | #include "hw/boards.h" | 23 | |
18 | #include "hw/i2c/i2c.h" | 24 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
19 | #include "hw/devices.h" | 25 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
20 | +#include "hw/misc/tmp105.h" | 26 | - GetPhysAddrResult *result, bool *is_subpage, |
21 | #include "hw/block/flash.h" | 27 | - ARMMMUFaultInfo *fi, uint32_t *mregion); |
22 | #include "hw/hw.h" | 28 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi, |
23 | #include "hw/bt.h" | 29 | + uint32_t *mregion); |
24 | @@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s) | 30 | |
25 | qemu_register_powerdown_notifier(&n8x0_system_powerdown_notifier); | 31 | void arm_log_exception(CPUState *cs); |
26 | 32 | ||
27 | /* Attach a TMP105 PM chip (A0 wired to ground) */ | 33 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
28 | - dev = i2c_create_slave(i2c, "tmp105", N8X0_TMP105_ADDR); | 34 | index XXXXXXX..XXXXXXX 100644 |
29 | + dev = i2c_create_slave(i2c, TYPE_TMP105, N8X0_TMP105_ADDR); | 35 | --- a/target/arm/m_helper.c |
30 | qdev_connect_gpio_out(dev, 0, tmp_irq); | 36 | +++ b/target/arm/m_helper.c |
37 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
38 | if (arm_current_el(env) != 0 || alt) { | ||
39 | GetPhysAddrResult res = {}; | ||
40 | ARMMMUFaultInfo fi = {}; | ||
41 | - bool is_subpage; | ||
42 | |||
43 | /* We can ignore the return value as prot is always set */ | ||
44 | pmsav8_mpu_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, | ||
45 | - &res, &is_subpage, &fi, &mregion); | ||
46 | + &res, &fi, &mregion); | ||
47 | if (mregion == -1) { | ||
48 | mrvalid = false; | ||
49 | mregion = 0; | ||
50 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/ptw.c | ||
53 | +++ b/target/arm/ptw.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
55 | |||
56 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
57 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
58 | - GetPhysAddrResult *result, bool *is_subpage, | ||
59 | - ARMMMUFaultInfo *fi, uint32_t *mregion) | ||
60 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi, | ||
61 | + uint32_t *mregion) | ||
62 | { | ||
63 | /* | ||
64 | * Perform a PMSAv8 MPU lookup (without also doing the SAU check | ||
65 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
66 | * mregion is (if not NULL) set to the region number which matched, | ||
67 | * or -1 if no region number is returned (MPU off, address did not | ||
68 | * hit a region, address hit in multiple regions). | ||
69 | - * We set is_subpage to true if the region hit doesn't cover the | ||
70 | - * entire TARGET_PAGE the address is within. | ||
71 | + * If the region hit doesn't cover the entire TARGET_PAGE the address | ||
72 | + * is within, then we set the result page_size to 1 to force the | ||
73 | + * memory system to use a subpage. | ||
74 | */ | ||
75 | ARMCPU *cpu = env_archcpu(env); | ||
76 | bool is_user = regime_is_user(env, mmu_idx); | ||
77 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
78 | uint32_t addr_page_base = address & TARGET_PAGE_MASK; | ||
79 | uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1); | ||
80 | |||
81 | - *is_subpage = false; | ||
82 | + result->page_size = TARGET_PAGE_SIZE; | ||
83 | result->phys = address; | ||
84 | result->prot = 0; | ||
85 | if (mregion) { | ||
86 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
87 | ranges_overlap(base, limit - base + 1, | ||
88 | addr_page_base, | ||
89 | TARGET_PAGE_SIZE)) { | ||
90 | - *is_subpage = true; | ||
91 | + result->page_size = 1; | ||
92 | } | ||
93 | continue; | ||
94 | } | ||
95 | |||
96 | if (base > addr_page_base || limit < addr_page_limit) { | ||
97 | - *is_subpage = true; | ||
98 | + result->page_size = 1; | ||
99 | } | ||
100 | |||
101 | if (matchregion != -1) { | ||
102 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
103 | uint32_t secure = regime_is_secure(env, mmu_idx); | ||
104 | V8M_SAttributes sattrs = {}; | ||
105 | bool ret; | ||
106 | - bool mpu_is_subpage; | ||
107 | |||
108 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
109 | v8m_security_lookup(env, address, access_type, mmu_idx, &sattrs); | ||
110 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
111 | } | ||
112 | |||
113 | ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, | ||
114 | - result, &mpu_is_subpage, fi, NULL); | ||
115 | - result->page_size = | ||
116 | - sattrs.subpage || mpu_is_subpage ? 1 : TARGET_PAGE_SIZE; | ||
117 | + result, fi, NULL); | ||
118 | + if (sattrs.subpage) { | ||
119 | + result->page_size = 1; | ||
120 | + } | ||
121 | return ret; | ||
31 | } | 122 | } |
32 | 123 | ||
33 | -- | 124 | -- |
34 | 2.20.1 | 125 | 2.25.1 |
35 | |||
36 | diff view generated by jsdifflib |
1 | The M-profile CONTROL register has two bits -- SFPA and FPCA -- | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | which relate to floating-point support, and should be RES0 otherwise. | ||
3 | Handle them correctly in the MSR/MRS register access code. | ||
4 | Neither is banked between security states, so they are stored | ||
5 | in v7m.control[M_REG_S] regardless of current security state. | ||
6 | 2 | ||
3 | Remove the use of regime_is_secure from v8m_security_lookup, | ||
4 | passing the new parameter to the lookup instead. | ||
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220822152741.1617527-12-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-9-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | target/arm/helper.c | 57 ++++++++++++++++++++++++++++++++++++++------- | 12 | target/arm/internals.h | 2 +- |
12 | 1 file changed, 49 insertions(+), 8 deletions(-) | 13 | target/arm/m_helper.c | 9 ++++++--- |
14 | target/arm/ptw.c | 9 +++++---- | ||
15 | 3 files changed, 12 insertions(+), 8 deletions(-) | ||
13 | 16 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 19 | --- a/target/arm/internals.h |
17 | +++ b/target/arm/helper.c | 20 | +++ b/target/arm/internals.h |
18 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 21 | @@ -XXX,XX +XXX,XX @@ typedef struct V8M_SAttributes { |
19 | return xpsr_read(env) & mask; | 22 | |
20 | break; | 23 | void v8m_security_lookup(CPUARMState *env, uint32_t address, |
21 | case 20: /* CONTROL */ | 24 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
22 | - return env->v7m.control[env->v7m.secure]; | 25 | - V8M_SAttributes *sattrs); |
23 | + { | 26 | + bool secure, V8M_SAttributes *sattrs); |
24 | + uint32_t value = env->v7m.control[env->v7m.secure]; | 27 | |
25 | + if (!env->v7m.secure) { | 28 | /* Cacheability and shareability attributes for a memory access */ |
26 | + /* SFPA is RAZ/WI from NS; FPCA is stored in the M_REG_S bank */ | 29 | typedef struct ARMCacheAttrs { |
27 | + value |= env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK; | 30 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
28 | + } | 31 | index XXXXXXX..XXXXXXX 100644 |
29 | + return value; | 32 | --- a/target/arm/m_helper.c |
30 | + } | 33 | +++ b/target/arm/m_helper.c |
31 | case 0x94: /* CONTROL_NS */ | 34 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, |
32 | /* We have to handle this here because unprivileged Secure code | 35 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { |
33 | * can read the NS CONTROL register. | 36 | V8M_SAttributes sattrs = {}; |
34 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 37 | |
35 | if (!env->v7m.secure) { | 38 | - v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, &sattrs); |
36 | return 0; | 39 | + v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, |
37 | } | 40 | + targets_secure, &sattrs); |
38 | - return env->v7m.control[M_REG_NS]; | 41 | if (sattrs.ns) { |
39 | + return env->v7m.control[M_REG_NS] | | 42 | attrs.secure = false; |
40 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK); | 43 | } else if (!targets_secure) { |
44 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
45 | ARMMMUFaultInfo fi = {}; | ||
46 | MemTxResult txres; | ||
47 | |||
48 | - v8m_security_lookup(env, addr, MMU_INST_FETCH, mmu_idx, &sattrs); | ||
49 | + v8m_security_lookup(env, addr, MMU_INST_FETCH, mmu_idx, | ||
50 | + regime_is_secure(env, mmu_idx), &sattrs); | ||
51 | if (!sattrs.nsc || sattrs.ns) { | ||
52 | /* | ||
53 | * This must be the second half of the insn, and it straddles a | ||
54 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
41 | } | 55 | } |
42 | 56 | ||
43 | if (el == 0) { | 57 | if (env->v7m.secure) { |
44 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 58 | - v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, &sattrs); |
45 | */ | 59 | + v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, |
46 | uint32_t mask = extract32(maskreg, 8, 4); | 60 | + targetsec, &sattrs); |
47 | uint32_t reg = extract32(maskreg, 0, 8); | 61 | nsr = sattrs.ns && r; |
48 | + int cur_el = arm_current_el(env); | 62 | nsrw = sattrs.ns && rw; |
49 | 63 | } else { | |
50 | - if (arm_current_el(env) == 0 && reg > 7) { | 64 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
51 | - /* only xPSR sub-fields may be written by unprivileged */ | 65 | index XXXXXXX..XXXXXXX 100644 |
52 | + if (cur_el == 0 && reg > 7 && reg != 20) { | 66 | --- a/target/arm/ptw.c |
53 | + /* | 67 | +++ b/target/arm/ptw.c |
54 | + * only xPSR sub-fields and CONTROL.SFPA may be written by | 68 | @@ -XXX,XX +XXX,XX @@ static bool v8m_is_sau_exempt(CPUARMState *env, |
55 | + * unprivileged code | 69 | } |
56 | + */ | 70 | |
71 | void v8m_security_lookup(CPUARMState *env, uint32_t address, | ||
72 | - MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
73 | - V8M_SAttributes *sattrs) | ||
74 | + MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
75 | + bool is_secure, V8M_SAttributes *sattrs) | ||
76 | { | ||
77 | /* | ||
78 | * Look up the security attributes for this address. Compare the | ||
79 | @@ -XXX,XX +XXX,XX @@ void v8m_security_lookup(CPUARMState *env, uint32_t address, | ||
80 | } | ||
81 | |||
82 | if (idau_exempt || v8m_is_sau_exempt(env, address, access_type)) { | ||
83 | - sattrs->ns = !regime_is_secure(env, mmu_idx); | ||
84 | + sattrs->ns = !is_secure; | ||
57 | return; | 85 | return; |
58 | } | 86 | } |
59 | 87 | ||
60 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 88 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, |
61 | env->v7m.control[M_REG_NS] &= ~R_V7M_CONTROL_NPRIV_MASK; | 89 | bool ret; |
62 | env->v7m.control[M_REG_NS] |= val & R_V7M_CONTROL_NPRIV_MASK; | 90 | |
63 | } | 91 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { |
64 | + /* | 92 | - v8m_security_lookup(env, address, access_type, mmu_idx, &sattrs); |
65 | + * SFPA is RAZ/WI from NS. FPCA is RO if NSACR.CP10 == 0, | 93 | + v8m_security_lookup(env, address, access_type, mmu_idx, |
66 | + * RES0 if the FPU is not present, and is stored in the S bank | 94 | + secure, &sattrs); |
67 | + */ | 95 | if (access_type == MMU_INST_FETCH) { |
68 | + if (arm_feature(env, ARM_FEATURE_VFP) && | 96 | /* |
69 | + extract32(env->v7m.nsacr, 10, 1)) { | 97 | * Instruction fetches always use the MMU bank and the |
70 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
71 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK; | ||
72 | + } | ||
73 | return; | ||
74 | case 0x98: /* SP_NS */ | ||
75 | { | ||
76 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
77 | env->v7m.faultmask[env->v7m.secure] = val & 1; | ||
78 | break; | ||
79 | case 20: /* CONTROL */ | ||
80 | - /* Writing to the SPSEL bit only has an effect if we are in | ||
81 | + /* | ||
82 | + * Writing to the SPSEL bit only has an effect if we are in | ||
83 | * thread mode; other bits can be updated by any privileged code. | ||
84 | * write_v7m_control_spsel() deals with updating the SPSEL bit in | ||
85 | * env->v7m.control, so we only need update the others. | ||
86 | * For v7M, we must just ignore explicit writes to SPSEL in handler | ||
87 | * mode; for v8M the write is permitted but will have no effect. | ||
88 | + * All these bits are writes-ignored from non-privileged code, | ||
89 | + * except for SFPA. | ||
90 | */ | ||
91 | - if (arm_feature(env, ARM_FEATURE_V8) || | ||
92 | - !arm_v7m_is_handler_mode(env)) { | ||
93 | + if (cur_el > 0 && (arm_feature(env, ARM_FEATURE_V8) || | ||
94 | + !arm_v7m_is_handler_mode(env))) { | ||
95 | write_v7m_control_spsel(env, (val & R_V7M_CONTROL_SPSEL_MASK) != 0); | ||
96 | } | ||
97 | - if (arm_feature(env, ARM_FEATURE_M_MAIN)) { | ||
98 | + if (cur_el > 0 && arm_feature(env, ARM_FEATURE_M_MAIN)) { | ||
99 | env->v7m.control[env->v7m.secure] &= ~R_V7M_CONTROL_NPRIV_MASK; | ||
100 | env->v7m.control[env->v7m.secure] |= val & R_V7M_CONTROL_NPRIV_MASK; | ||
101 | } | ||
102 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
103 | + /* | ||
104 | + * SFPA is RAZ/WI from NS or if no FPU. | ||
105 | + * FPCA is RO if NSACR.CP10 == 0, RES0 if the FPU is not present. | ||
106 | + * Both are stored in the S bank. | ||
107 | + */ | ||
108 | + if (env->v7m.secure) { | ||
109 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
110 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_SFPA_MASK; | ||
111 | + } | ||
112 | + if (cur_el > 0 && | ||
113 | + (env->v7m.secure || !arm_feature(env, ARM_FEATURE_M_SECURITY) || | ||
114 | + extract32(env->v7m.nsacr, 10, 1))) { | ||
115 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
116 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK; | ||
117 | + } | ||
118 | + } | ||
119 | break; | ||
120 | default: | ||
121 | bad_reg: | ||
122 | -- | 98 | -- |
123 | 2.20.1 | 99 | 2.25.1 |
124 | 100 | ||
125 | 101 | diff view generated by jsdifflib |
1 | Currently the code in v7m_push_stack() which detects a violation | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | of the v8M stack limit simply returns early if it does so. This | ||
3 | is OK for the current integer-only code, but won't work for the | ||
4 | floating point handling we're about to add. We need to continue | ||
5 | executing the rest of the function so that we check for other | ||
6 | exceptions like not having permission to use the FPU and so | ||
7 | that we correctly set the FPCCR state if we are doing lazy | ||
8 | stacking. Refactor to avoid the early return. | ||
9 | 2 | ||
3 | Remove the use of regime_is_secure from pmsav8_mpu_lookup, | ||
4 | passing the new parameter to the lookup instead. | ||
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220822152741.1617527-13-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20190416125744.27770-10-peter.maydell@linaro.org | ||
13 | --- | 11 | --- |
14 | target/arm/helper.c | 23 ++++++++++++++++++----- | 12 | target/arm/internals.h | 4 ++-- |
15 | 1 file changed, 18 insertions(+), 5 deletions(-) | 13 | target/arm/m_helper.c | 2 +- |
14 | target/arm/ptw.c | 7 +++---- | ||
15 | 3 files changed, 6 insertions(+), 7 deletions(-) | ||
16 | 16 | ||
17 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
18 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/helper.c | 19 | --- a/target/arm/internals.h |
20 | +++ b/target/arm/helper.c | 20 | +++ b/target/arm/internals.h |
21 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 21 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
22 | * should ignore further stack faults trying to process | 22 | |
23 | * that derived exception.) | 23 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
24 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
25 | - GetPhysAddrResult *result, ARMMMUFaultInfo *fi, | ||
26 | - uint32_t *mregion); | ||
27 | + bool is_secure, GetPhysAddrResult *result, | ||
28 | + ARMMMUFaultInfo *fi, uint32_t *mregion); | ||
29 | |||
30 | void arm_log_exception(CPUState *cs); | ||
31 | |||
32 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/m_helper.c | ||
35 | +++ b/target/arm/m_helper.c | ||
36 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
37 | ARMMMUFaultInfo fi = {}; | ||
38 | |||
39 | /* We can ignore the return value as prot is always set */ | ||
40 | - pmsav8_mpu_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, | ||
41 | + pmsav8_mpu_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, targetsec, | ||
42 | &res, &fi, &mregion); | ||
43 | if (mregion == -1) { | ||
44 | mrvalid = false; | ||
45 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/ptw.c | ||
48 | +++ b/target/arm/ptw.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
50 | |||
51 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
52 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
53 | - GetPhysAddrResult *result, ARMMMUFaultInfo *fi, | ||
54 | - uint32_t *mregion) | ||
55 | + bool secure, GetPhysAddrResult *result, | ||
56 | + ARMMMUFaultInfo *fi, uint32_t *mregion) | ||
57 | { | ||
58 | /* | ||
59 | * Perform a PMSAv8 MPU lookup (without also doing the SAU check | ||
60 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
24 | */ | 61 | */ |
25 | - bool stacked_ok; | 62 | ARMCPU *cpu = env_archcpu(env); |
26 | + bool stacked_ok = true, limitviol = false; | 63 | bool is_user = regime_is_user(env, mmu_idx); |
27 | CPUARMState *env = &cpu->env; | 64 | - uint32_t secure = regime_is_secure(env, mmu_idx); |
28 | uint32_t xpsr = xpsr_read(env); | 65 | int n; |
29 | uint32_t frameptr = env->regs[13]; | 66 | int matchregion = -1; |
30 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 67 | bool hit = false; |
31 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | 68 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, |
32 | env->v7m.secure); | ||
33 | env->regs[13] = limit; | ||
34 | - return true; | ||
35 | + /* | ||
36 | + * We won't try to perform any further memory accesses but | ||
37 | + * we must continue through the following code to check for | ||
38 | + * permission faults during FPU state preservation, and we | ||
39 | + * must update FPCCR if lazy stacking is enabled. | ||
40 | + */ | ||
41 | + limitviol = true; | ||
42 | + stacked_ok = false; | ||
43 | } | 69 | } |
44 | } | 70 | } |
45 | 71 | ||
46 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 72 | - ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, |
47 | * (which may be taken in preference to the one we started with | 73 | + ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, secure, |
48 | * if it has higher priority). | 74 | result, fi, NULL); |
49 | */ | 75 | if (sattrs.subpage) { |
50 | - stacked_ok = | 76 | result->page_size = 1; |
51 | + stacked_ok = stacked_ok && | ||
52 | v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | ||
53 | v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | ||
54 | v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | ||
55 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
56 | v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
57 | v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
58 | |||
59 | - /* Update SP regardless of whether any of the stack accesses failed. */ | ||
60 | - env->regs[13] = frameptr; | ||
61 | + /* | ||
62 | + * If we broke a stack limit then SP was already updated earlier; | ||
63 | + * otherwise we update SP regardless of whether any of the stack | ||
64 | + * accesses failed or we took some other kind of fault. | ||
65 | + */ | ||
66 | + if (!limitviol) { | ||
67 | + env->regs[13] = frameptr; | ||
68 | + } | ||
69 | |||
70 | return !stacked_ok; | ||
71 | } | ||
72 | -- | 77 | -- |
73 | 2.20.1 | 78 | 2.25.1 |
74 | 79 | ||
75 | 80 | diff view generated by jsdifflib |
1 | Implement the VLSTM instruction for v7M for the FPU present case. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Remove the use of regime_is_secure from get_phys_addr_v5, | ||
4 | passing the new parameter to the lookup instead. | ||
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | [PMM: Folded in definition of local is_secure in get_phys_addr(), | ||
9 | since I dropped the earlier patch that would have provided it] | ||
10 | Message-id: 20220822152741.1617527-14-richard.henderson@linaro.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190416125744.27770-25-peter.maydell@linaro.org | ||
6 | --- | 13 | --- |
7 | target/arm/cpu.h | 2 + | 14 | target/arm/ptw.c | 14 +++++++------- |
8 | target/arm/helper.h | 2 + | 15 | 1 file changed, 7 insertions(+), 7 deletions(-) |
9 | target/arm/helper.c | 84 ++++++++++++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 15 +++++++- | ||
11 | 4 files changed, 102 insertions(+), 1 deletion(-) | ||
12 | 16 | ||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/ptw.c |
16 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/ptw.c |
17 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ static int simple_ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx, int ap) |
18 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ | 22 | |
19 | #define EXCP_STKOF 19 /* v8M STKOF UsageFault */ | 23 | static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, |
20 | #define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ | 24 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
21 | +#define EXCP_LSERR 21 /* v8M LSERR SecureFault */ | 25 | - GetPhysAddrResult *result, ARMMMUFaultInfo *fi) |
22 | +#define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ | 26 | + bool is_secure, GetPhysAddrResult *result, |
23 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | 27 | + ARMMMUFaultInfo *fi) |
24 | |||
25 | #define ARMV7M_EXCP_RESET 1 | ||
26 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/helper.h | ||
29 | +++ b/target/arm/helper.h | ||
30 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32) | ||
31 | |||
32 | DEF_HELPER_1(v7m_preserve_fp_state, void, env) | ||
33 | |||
34 | +DEF_HELPER_2(v7m_vlstm, void, env, i32) | ||
35 | + | ||
36 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | ||
37 | |||
38 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) | ||
39 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/helper.c | ||
42 | +++ b/target/arm/helper.c | ||
43 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
44 | g_assert_not_reached(); | ||
45 | } | ||
46 | |||
47 | +void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
48 | +{ | ||
49 | + /* translate.c should never generate calls here in user-only mode */ | ||
50 | + g_assert_not_reached(); | ||
51 | +} | ||
52 | + | ||
53 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
54 | { | 28 | { |
55 | /* The TT instructions can be used by unprivileged code, but in | 29 | int level = 1; |
56 | @@ -XXX,XX +XXX,XX @@ static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | 30 | uint32_t table; |
31 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | ||
32 | fi->type = ARMFault_Translation; | ||
33 | goto do_fault; | ||
34 | } | ||
35 | - desc = arm_ldl_ptw(env, table, regime_is_secure(env, mmu_idx), | ||
36 | - mmu_idx, fi); | ||
37 | + desc = arm_ldl_ptw(env, table, is_secure, mmu_idx, fi); | ||
38 | if (fi->type != ARMFault_None) { | ||
39 | goto do_fault; | ||
40 | } | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | ||
42 | /* Fine pagetable. */ | ||
43 | table = (desc & 0xfffff000) | ((address >> 8) & 0xffc); | ||
44 | } | ||
45 | - desc = arm_ldl_ptw(env, table, regime_is_secure(env, mmu_idx), | ||
46 | - mmu_idx, fi); | ||
47 | + desc = arm_ldl_ptw(env, table, is_secure, mmu_idx, fi); | ||
48 | if (fi->type != ARMFault_None) { | ||
49 | goto do_fault; | ||
50 | } | ||
51 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
52 | GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
53 | { | ||
54 | ARMMMUIdx s1_mmu_idx = stage_1_mmu_idx(mmu_idx); | ||
55 | + bool is_secure = regime_is_secure(env, mmu_idx); | ||
56 | |||
57 | if (mmu_idx != s1_mmu_idx) { | ||
58 | /* | ||
59 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
60 | * cannot upgrade an non-secure translation regime's attributes | ||
61 | * to secure. | ||
62 | */ | ||
63 | - result->attrs.secure = regime_is_secure(env, mmu_idx); | ||
64 | + result->attrs.secure = is_secure; | ||
65 | result->attrs.user = regime_is_user(env, mmu_idx); | ||
66 | |||
67 | /* | ||
68 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
69 | result, fi); | ||
70 | } else { | ||
71 | return get_phys_addr_v5(env, address, access_type, mmu_idx, | ||
72 | - result, fi); | ||
73 | + is_secure, result, fi); | ||
57 | } | 74 | } |
58 | } | 75 | } |
59 | 76 | ||
60 | +void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
61 | +{ | ||
62 | + /* fptr is the value of Rn, the frame pointer we store the FP regs to */ | ||
63 | + bool s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
64 | + bool lspact = env->v7m.fpccr[s] & R_V7M_FPCCR_LSPACT_MASK; | ||
65 | + | ||
66 | + assert(env->v7m.secure); | ||
67 | + | ||
68 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
69 | + return; | ||
70 | + } | ||
71 | + | ||
72 | + /* Check access to the coprocessor is permitted */ | ||
73 | + if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) { | ||
74 | + raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC()); | ||
75 | + } | ||
76 | + | ||
77 | + if (lspact) { | ||
78 | + /* LSPACT should not be active when there is active FP state */ | ||
79 | + raise_exception_ra(env, EXCP_LSERR, 0, 1, GETPC()); | ||
80 | + } | ||
81 | + | ||
82 | + if (fptr & 7) { | ||
83 | + raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC()); | ||
84 | + } | ||
85 | + | ||
86 | + /* | ||
87 | + * Note that we do not use v7m_stack_write() here, because the | ||
88 | + * accesses should not set the FSR bits for stacking errors if they | ||
89 | + * fail. (In pseudocode terms, they are AccType_NORMAL, not AccType_STACK | ||
90 | + * or AccType_LAZYFP). Faults in cpu_stl_data() will throw exceptions | ||
91 | + * and longjmp out. | ||
92 | + */ | ||
93 | + if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) { | ||
94 | + bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK; | ||
95 | + int i; | ||
96 | + | ||
97 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
98 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
99 | + uint32_t faddr = fptr + 4 * i; | ||
100 | + uint32_t slo = extract64(dn, 0, 32); | ||
101 | + uint32_t shi = extract64(dn, 32, 32); | ||
102 | + | ||
103 | + if (i >= 16) { | ||
104 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
105 | + } | ||
106 | + cpu_stl_data(env, faddr, slo); | ||
107 | + cpu_stl_data(env, faddr + 4, shi); | ||
108 | + } | ||
109 | + cpu_stl_data(env, fptr + 0x40, vfp_get_fpscr(env)); | ||
110 | + | ||
111 | + /* | ||
112 | + * If TS is 0 then s0 to s15 and FPSCR are UNKNOWN; we choose to | ||
113 | + * leave them unchanged, matching our choice in v7m_preserve_fp_state. | ||
114 | + */ | ||
115 | + if (ts) { | ||
116 | + for (i = 0; i < 32; i += 2) { | ||
117 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
118 | + } | ||
119 | + vfp_set_fpscr(env, 0); | ||
120 | + } | ||
121 | + } else { | ||
122 | + v7m_update_fpccr(env, fptr, false); | ||
123 | + } | ||
124 | + | ||
125 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
126 | +} | ||
127 | + | ||
128 | static bool v7m_push_stack(ARMCPU *cpu) | ||
129 | { | ||
130 | /* Do the "set up stack frame" part of exception entry, | ||
131 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) | ||
132 | [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | ||
133 | [EXCP_STKOF] = "v8M STKOF UsageFault", | ||
134 | [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", | ||
135 | + [EXCP_LSERR] = "v8M LSERR UsageFault", | ||
136 | + [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", | ||
137 | }; | ||
138 | |||
139 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
140 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
141 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
142 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_STKOF_MASK; | ||
143 | break; | ||
144 | + case EXCP_LSERR: | ||
145 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
146 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
147 | + break; | ||
148 | + case EXCP_UNALIGNED: | ||
149 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
150 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNALIGNED_MASK; | ||
151 | + break; | ||
152 | case EXCP_SWI: | ||
153 | /* The PC already points to the next instruction. */ | ||
154 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure); | ||
155 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/target/arm/translate.c | ||
158 | +++ b/target/arm/translate.c | ||
159 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
160 | if (!s->v8m_secure || (insn & 0x0040f0ff)) { | ||
161 | goto illegal_op; | ||
162 | } | ||
163 | - /* Just NOP since FP support is not implemented */ | ||
164 | + | ||
165 | + if (arm_dc_feature(s, ARM_FEATURE_VFP)) { | ||
166 | + TCGv_i32 fptr = load_reg(s, rn); | ||
167 | + | ||
168 | + if (extract32(insn, 20, 1)) { | ||
169 | + /* VLLDM */ | ||
170 | + } else { | ||
171 | + gen_helper_v7m_vlstm(cpu_env, fptr); | ||
172 | + } | ||
173 | + tcg_temp_free_i32(fptr); | ||
174 | + | ||
175 | + /* End the TB, because we have updated FP control bits */ | ||
176 | + s->base.is_jmp = DISAS_UPDATE; | ||
177 | + } | ||
178 | break; | ||
179 | } | ||
180 | if (arm_dc_feature(s, ARM_FEATURE_VFP) && | ||
181 | -- | 77 | -- |
182 | 2.20.1 | 78 | 2.25.1 |
183 | 79 | ||
184 | 80 | diff view generated by jsdifflib |
1 | The TailChain() pseudocode specifies that a tail chaining | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | exception should sanitize the excReturn all-ones bits and | ||
3 | (if there is no FPU) the excReturn FType bits; we weren't | ||
4 | doing this. | ||
5 | 2 | ||
3 | Remove the use of regime_is_secure from get_phys_addr_v6, | ||
4 | passing the new parameter to the lookup instead. | ||
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220822152741.1617527-15-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-14-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | target/arm/helper.c | 8 ++++++++ | 12 | target/arm/ptw.c | 11 +++++------ |
11 | 1 file changed, 8 insertions(+) | 13 | 1 file changed, 5 insertions(+), 6 deletions(-) |
12 | 14 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 17 | --- a/target/arm/ptw.c |
16 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/ptw.c |
17 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 19 | @@ -XXX,XX +XXX,XX @@ do_fault: |
18 | qemu_log_mask(CPU_LOG_INT, "...taking pending %s exception %d\n", | 20 | |
19 | targets_secure ? "secure" : "nonsecure", exc); | 21 | static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, |
20 | 22 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | |
21 | + if (dotailchain) { | 23 | - GetPhysAddrResult *result, ARMMMUFaultInfo *fi) |
22 | + /* Sanitize LR FType and PREFIX bits */ | 24 | + bool is_secure, GetPhysAddrResult *result, |
23 | + if (!arm_feature(env, ARM_FEATURE_VFP)) { | 25 | + ARMMMUFaultInfo *fi) |
24 | + lr |= R_V7M_EXCRET_FTYPE_MASK; | 26 | { |
25 | + } | 27 | ARMCPU *cpu = env_archcpu(env); |
26 | + lr = deposit32(lr, 24, 8, 0xff); | 28 | int level = 1; |
27 | + } | 29 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, |
28 | + | 30 | fi->type = ARMFault_Translation; |
29 | if (arm_feature(env, ARM_FEATURE_V8)) { | 31 | goto do_fault; |
30 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | 32 | } |
31 | (lr & R_V7M_EXCRET_S_MASK)) { | 33 | - desc = arm_ldl_ptw(env, table, regime_is_secure(env, mmu_idx), |
34 | - mmu_idx, fi); | ||
35 | + desc = arm_ldl_ptw(env, table, is_secure, mmu_idx, fi); | ||
36 | if (fi->type != ARMFault_None) { | ||
37 | goto do_fault; | ||
38 | } | ||
39 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
40 | ns = extract32(desc, 3, 1); | ||
41 | /* Lookup l2 entry. */ | ||
42 | table = (desc & 0xfffffc00) | ((address >> 10) & 0x3fc); | ||
43 | - desc = arm_ldl_ptw(env, table, regime_is_secure(env, mmu_idx), | ||
44 | - mmu_idx, fi); | ||
45 | + desc = arm_ldl_ptw(env, table, is_secure, mmu_idx, fi); | ||
46 | if (fi->type != ARMFault_None) { | ||
47 | goto do_fault; | ||
48 | } | ||
49 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
50 | result, fi); | ||
51 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
52 | return get_phys_addr_v6(env, address, access_type, mmu_idx, | ||
53 | - result, fi); | ||
54 | + is_secure, result, fi); | ||
55 | } else { | ||
56 | return get_phys_addr_v5(env, address, access_type, mmu_idx, | ||
57 | is_secure, result, fi); | ||
32 | -- | 58 | -- |
33 | 2.20.1 | 59 | 2.25.1 |
34 | 60 | ||
35 | 61 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This commit finally deletes "hw/devices.h". | 3 | Remove the use of regime_is_secure from get_phys_addr_pmsav8. |
4 | Since we already had a local variable named secure, use that. | ||
4 | 5 | ||
5 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20190412165416.7977-13-philmd@redhat.com | 8 | Message-id: 20220822152741.1617527-16-richard.henderson@linaro.org |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | include/hw/devices.h | 11 ----------- | 12 | target/arm/ptw.c | 5 ++--- |
11 | include/hw/net/smc91c111.h | 19 +++++++++++++++++++ | 13 | 1 file changed, 2 insertions(+), 3 deletions(-) |
12 | hw/arm/gumstix.c | 2 +- | ||
13 | hw/arm/integratorcp.c | 2 +- | ||
14 | hw/arm/mainstone.c | 2 +- | ||
15 | hw/arm/realview.c | 2 +- | ||
16 | hw/arm/versatilepb.c | 2 +- | ||
17 | hw/net/smc91c111.c | 2 +- | ||
18 | 8 files changed, 25 insertions(+), 17 deletions(-) | ||
19 | delete mode 100644 include/hw/devices.h | ||
20 | create mode 100644 include/hw/net/smc91c111.h | ||
21 | 14 | ||
22 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 15 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
23 | deleted file mode 100644 | ||
24 | index XXXXXXX..XXXXXXX | ||
25 | --- a/include/hw/devices.h | ||
26 | +++ /dev/null | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | -#ifndef QEMU_DEVICES_H | ||
29 | -#define QEMU_DEVICES_H | ||
30 | - | ||
31 | -/* Devices that have nowhere better to go. */ | ||
32 | - | ||
33 | -#include "hw/hw.h" | ||
34 | - | ||
35 | -/* smc91c111.c */ | ||
36 | -void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
37 | - | ||
38 | -#endif | ||
39 | diff --git a/include/hw/net/smc91c111.h b/include/hw/net/smc91c111.h | ||
40 | new file mode 100644 | ||
41 | index XXXXXXX..XXXXXXX | ||
42 | --- /dev/null | ||
43 | +++ b/include/hw/net/smc91c111.h | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | +/* | ||
46 | + * SMSC 91C111 Ethernet interface emulation | ||
47 | + * | ||
48 | + * Copyright (c) 2005 CodeSourcery, LLC. | ||
49 | + * Written by Paul Brook | ||
50 | + * | ||
51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
52 | + * See the COPYING file in the top-level directory. | ||
53 | + */ | ||
54 | + | ||
55 | +#ifndef HW_NET_SMC91C111_H | ||
56 | +#define HW_NET_SMC91C111_H | ||
57 | + | ||
58 | +#include "hw/irq.h" | ||
59 | +#include "net/net.h" | ||
60 | + | ||
61 | +void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
62 | + | ||
63 | +#endif | ||
64 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
66 | --- a/hw/arm/gumstix.c | 17 | --- a/target/arm/ptw.c |
67 | +++ b/hw/arm/gumstix.c | 18 | +++ b/target/arm/ptw.c |
68 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ void v8m_security_lookup(CPUARMState *env, uint32_t address, |
69 | #include "hw/arm/pxa.h" | 20 | |
70 | #include "net/net.h" | 21 | static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, |
71 | #include "hw/block/flash.h" | 22 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
72 | -#include "hw/devices.h" | 23 | - GetPhysAddrResult *result, |
73 | +#include "hw/net/smc91c111.h" | 24 | + bool secure, GetPhysAddrResult *result, |
74 | #include "hw/boards.h" | 25 | ARMMMUFaultInfo *fi) |
75 | #include "exec/address-spaces.h" | 26 | { |
76 | #include "sysemu/qtest.h" | 27 | - uint32_t secure = regime_is_secure(env, mmu_idx); |
77 | diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c | 28 | V8M_SAttributes sattrs = {}; |
78 | index XXXXXXX..XXXXXXX 100644 | 29 | bool ret; |
79 | --- a/hw/arm/integratorcp.c | 30 | |
80 | +++ b/hw/arm/integratorcp.c | 31 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
81 | @@ -XXX,XX +XXX,XX @@ | 32 | if (arm_feature(env, ARM_FEATURE_V8)) { |
82 | #include "qemu-common.h" | 33 | /* PMSAv8 */ |
83 | #include "cpu.h" | 34 | ret = get_phys_addr_pmsav8(env, address, access_type, mmu_idx, |
84 | #include "hw/sysbus.h" | 35 | - result, fi); |
85 | -#include "hw/devices.h" | 36 | + is_secure, result, fi); |
86 | #include "hw/boards.h" | 37 | } else if (arm_feature(env, ARM_FEATURE_V7)) { |
87 | #include "hw/arm/arm.h" | 38 | /* PMSAv7 */ |
88 | #include "hw/misc/arm_integrator_debug.h" | 39 | ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, |
89 | +#include "hw/net/smc91c111.h" | ||
90 | #include "net/net.h" | ||
91 | #include "exec/address-spaces.h" | ||
92 | #include "sysemu/sysemu.h" | ||
93 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/hw/arm/mainstone.c | ||
96 | +++ b/hw/arm/mainstone.c | ||
97 | @@ -XXX,XX +XXX,XX @@ | ||
98 | #include "hw/arm/pxa.h" | ||
99 | #include "hw/arm/arm.h" | ||
100 | #include "net/net.h" | ||
101 | -#include "hw/devices.h" | ||
102 | +#include "hw/net/smc91c111.h" | ||
103 | #include "hw/boards.h" | ||
104 | #include "hw/block/flash.h" | ||
105 | #include "hw/sysbus.h" | ||
106 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/hw/arm/realview.c | ||
109 | +++ b/hw/arm/realview.c | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | #include "hw/sysbus.h" | ||
112 | #include "hw/arm/arm.h" | ||
113 | #include "hw/arm/primecell.h" | ||
114 | -#include "hw/devices.h" | ||
115 | #include "hw/net/lan9118.h" | ||
116 | +#include "hw/net/smc91c111.h" | ||
117 | #include "hw/pci/pci.h" | ||
118 | #include "net/net.h" | ||
119 | #include "sysemu/sysemu.h" | ||
120 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/hw/arm/versatilepb.c | ||
123 | +++ b/hw/arm/versatilepb.c | ||
124 | @@ -XXX,XX +XXX,XX @@ | ||
125 | #include "cpu.h" | ||
126 | #include "hw/sysbus.h" | ||
127 | #include "hw/arm/arm.h" | ||
128 | -#include "hw/devices.h" | ||
129 | +#include "hw/net/smc91c111.h" | ||
130 | #include "net/net.h" | ||
131 | #include "sysemu/sysemu.h" | ||
132 | #include "hw/pci/pci.h" | ||
133 | diff --git a/hw/net/smc91c111.c b/hw/net/smc91c111.c | ||
134 | index XXXXXXX..XXXXXXX 100644 | ||
135 | --- a/hw/net/smc91c111.c | ||
136 | +++ b/hw/net/smc91c111.c | ||
137 | @@ -XXX,XX +XXX,XX @@ | ||
138 | #include "qemu/osdep.h" | ||
139 | #include "hw/sysbus.h" | ||
140 | #include "net/net.h" | ||
141 | -#include "hw/devices.h" | ||
142 | +#include "hw/net/smc91c111.h" | ||
143 | #include "qemu/log.h" | ||
144 | /* For crc32 */ | ||
145 | #include <zlib.h> | ||
146 | -- | 40 | -- |
147 | 2.20.1 | 41 | 2.25.1 |
148 | 42 | ||
149 | 43 | diff view generated by jsdifflib |
1 | Like AArch64, M-profile floating point has no FPEXC enable | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | bit to gate floating point; so always set the VFPEN TB flag. | ||
3 | 2 | ||
4 | M-profile also has CPACR and NSACR similar to A-profile; | 3 | Remove the use of regime_is_secure from pmsav7_use_background_region, |
5 | they behave slightly differently: | 4 | using the new parameter instead. |
6 | * the CPACR is banked between Secure and Non-Secure | ||
7 | * if the NSACR forces a trap then this is taken to | ||
8 | the Secure state, not the Non-Secure state | ||
9 | 5 | ||
10 | Honour the CPACR and NSACR settings. The NSACR handling | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
11 | requires us to borrow the exception.target_el field | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | (usually meaningless for M profile) to distinguish the | 8 | Message-id: 20220822152741.1617527-17-richard.henderson@linaro.org |
13 | NOCP UsageFault taken to Secure state from the more | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | usual fault taken to the current security state. | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | ||
12 | target/arm/ptw.c | 10 +++++----- | ||
13 | 1 file changed, 5 insertions(+), 5 deletions(-) | ||
15 | 14 | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20190416125744.27770-6-peter.maydell@linaro.org | ||
19 | --- | ||
20 | target/arm/helper.c | 55 +++++++++++++++++++++++++++++++++++++++--- | ||
21 | target/arm/translate.c | 10 ++++++-- | ||
22 | 2 files changed, 60 insertions(+), 5 deletions(-) | ||
23 | |||
24 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/helper.c | 17 | --- a/target/arm/ptw.c |
27 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/ptw.c |
28 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | 19 | @@ -XXX,XX +XXX,XX @@ static bool m_is_system_region(CPUARMState *env, uint32_t address) |
29 | return target_el; | ||
30 | } | 20 | } |
31 | 21 | ||
32 | +/* | 22 | static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
33 | + * Return true if the v7M CPACR permits access to the FPU for the specified | 23 | - bool is_user) |
34 | + * security state and privilege level. | 24 | + bool is_secure, bool is_user) |
35 | + */ | ||
36 | +static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) | ||
37 | +{ | ||
38 | + switch (extract32(env->v7m.cpacr[is_secure], 20, 2)) { | ||
39 | + case 0: | ||
40 | + case 2: /* UNPREDICTABLE: we treat like 0 */ | ||
41 | + return false; | ||
42 | + case 1: | ||
43 | + return is_priv; | ||
44 | + case 3: | ||
45 | + return true; | ||
46 | + default: | ||
47 | + g_assert_not_reached(); | ||
48 | + } | ||
49 | +} | ||
50 | + | ||
51 | static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
52 | ARMMMUIdx mmu_idx, bool ignfault) | ||
53 | { | 25 | { |
54 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 26 | /* |
55 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK; | 27 | * Return true if we should use the default memory map as a |
56 | break; | 28 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
57 | case EXCP_NOCP: | ||
58 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
59 | - env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | ||
60 | + { | ||
61 | + /* | ||
62 | + * NOCP might be directed to something other than the current | ||
63 | + * security state if this fault is because of NSACR; we indicate | ||
64 | + * the target security state using exception.target_el. | ||
65 | + */ | ||
66 | + int target_secstate; | ||
67 | + | ||
68 | + if (env->exception.target_el == 3) { | ||
69 | + target_secstate = M_REG_S; | ||
70 | + } else { | ||
71 | + target_secstate = env->v7m.secure; | ||
72 | + } | ||
73 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, target_secstate); | ||
74 | + env->v7m.cfsr[target_secstate] |= R_V7M_CFSR_NOCP_MASK; | ||
75 | break; | ||
76 | + } | ||
77 | case EXCP_INVSTATE: | ||
78 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
79 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK; | ||
80 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
81 | return 0; | ||
82 | } | 29 | } |
83 | 30 | ||
84 | + if (arm_feature(env, ARM_FEATURE_M)) { | 31 | if (arm_feature(env, ARM_FEATURE_M)) { |
85 | + /* CPACR can cause a NOCP UsageFault taken to current security state */ | 32 | - return env->v7m.mpu_ctrl[regime_is_secure(env, mmu_idx)] |
86 | + if (!v7m_cpacr_pass(env, env->v7m.secure, cur_el != 0)) { | 33 | - & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; |
87 | + return 1; | 34 | + return env->v7m.mpu_ctrl[is_secure] & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; |
88 | + } | 35 | } else { |
89 | + | 36 | return regime_sctlr(env, mmu_idx) & SCTLR_BR; |
90 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && !env->v7m.secure) { | 37 | } |
91 | + if (!extract32(env->v7m.nsacr, 10, 1)) { | 38 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
92 | + /* FP insns cause a NOCP UsageFault taken to Secure */ | 39 | { |
93 | + return 3; | 40 | ARMCPU *cpu = env_archcpu(env); |
94 | + } | 41 | int n; |
95 | + } | 42 | + bool secure = regime_is_secure(env, mmu_idx); |
96 | + | 43 | bool is_user = regime_is_user(env, mmu_idx); |
97 | + return 0; | 44 | |
98 | + } | 45 | result->phys = address; |
99 | + | 46 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
100 | /* The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
101 | * 0, 2 : trap EL0 and EL1/PL1 accesses | ||
102 | * 1 : trap only EL0 accesses | ||
103 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
104 | flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | ||
105 | flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | ||
106 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
107 | - || arm_el_is_aa64(env, 1)) { | ||
108 | + || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
109 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
110 | } | 47 | } |
111 | flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar); | 48 | |
112 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 49 | if (n == -1) { /* no hits */ |
113 | index XXXXXXX..XXXXXXX 100644 | 50 | - if (!pmsav7_use_background_region(cpu, mmu_idx, is_user)) { |
114 | --- a/target/arm/translate.c | 51 | + if (!pmsav7_use_background_region(cpu, mmu_idx, secure, is_user)) { |
115 | +++ b/target/arm/translate.c | 52 | /* background fault */ |
116 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 53 | fi->type = ARMFault_Background; |
117 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | 54 | return true; |
118 | */ | 55 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
119 | if (s->fp_excp_el) { | 56 | } else if (m_is_ppb_region(env, address)) { |
120 | - gen_exception_insn(s, 4, EXCP_UDEF, | 57 | hit = true; |
121 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | 58 | } else { |
122 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | 59 | - if (pmsav7_use_background_region(cpu, mmu_idx, is_user)) { |
123 | + gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | 60 | + if (pmsav7_use_background_region(cpu, mmu_idx, secure, is_user)) { |
124 | + s->fp_excp_el); | 61 | hit = true; |
125 | + } else { | 62 | } |
126 | + gen_exception_insn(s, 4, EXCP_UDEF, | ||
127 | + syn_fp_access_trap(1, 0xe, false), | ||
128 | + s->fp_excp_el); | ||
129 | + } | ||
130 | return 0; | ||
131 | } | ||
132 | 63 | ||
133 | -- | 64 | -- |
134 | 2.20.1 | 65 | 2.25.1 |
135 | 66 | ||
136 | 67 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 3 | Remove the use of regime_is_secure from get_phys_addr_pmsav7, |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | using the new parameter instead. |
5 | Message-id: 20190412165416.7977-12-philmd@redhat.com | 5 | |
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220822152741.1617527-19-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | include/hw/net/lan9118.h | 2 ++ | 12 | target/arm/ptw.c | 5 ++--- |
9 | hw/arm/exynos4_boards.c | 3 ++- | 13 | 1 file changed, 2 insertions(+), 3 deletions(-) |
10 | hw/arm/mps2-tz.c | 3 ++- | ||
11 | hw/net/lan9118.c | 1 - | ||
12 | 4 files changed, 6 insertions(+), 3 deletions(-) | ||
13 | 14 | ||
14 | diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h | 15 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/net/lan9118.h | 17 | --- a/target/arm/ptw.c |
17 | +++ b/include/hw/net/lan9118.h | 18 | +++ b/target/arm/ptw.c |
18 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
19 | #include "hw/irq.h" | 20 | |
20 | #include "net/net.h" | 21 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
21 | 22 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | |
22 | +#define TYPE_LAN9118 "lan9118" | 23 | - GetPhysAddrResult *result, |
23 | + | 24 | + bool secure, GetPhysAddrResult *result, |
24 | void lan9118_init(NICInfo *, uint32_t, qemu_irq); | 25 | ARMMMUFaultInfo *fi) |
25 | 26 | { | |
26 | #endif | 27 | ARMCPU *cpu = env_archcpu(env); |
27 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | 28 | int n; |
28 | index XXXXXXX..XXXXXXX 100644 | 29 | - bool secure = regime_is_secure(env, mmu_idx); |
29 | --- a/hw/arm/exynos4_boards.c | 30 | bool is_user = regime_is_user(env, mmu_idx); |
30 | +++ b/hw/arm/exynos4_boards.c | 31 | |
31 | @@ -XXX,XX +XXX,XX @@ | 32 | result->phys = address; |
32 | #include "hw/arm/arm.h" | 33 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
33 | #include "exec/address-spaces.h" | 34 | } else if (arm_feature(env, ARM_FEATURE_V7)) { |
34 | #include "hw/arm/exynos4210.h" | 35 | /* PMSAv7 */ |
35 | +#include "hw/net/lan9118.h" | 36 | ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, |
36 | #include "hw/boards.h" | 37 | - result, fi); |
37 | 38 | + is_secure, result, fi); | |
38 | #undef DEBUG | 39 | } else { |
39 | @@ -XXX,XX +XXX,XX @@ static void lan9215_init(uint32_t base, qemu_irq irq) | 40 | /* Pre-v7 MPU */ |
40 | /* This should be a 9215 but the 9118 is close enough */ | 41 | ret = get_phys_addr_pmsav5(env, address, access_type, mmu_idx, |
41 | if (nd_table[0].used) { | ||
42 | qemu_check_nic_model(&nd_table[0], "lan9118"); | ||
43 | - dev = qdev_create(NULL, "lan9118"); | ||
44 | + dev = qdev_create(NULL, TYPE_LAN9118); | ||
45 | qdev_set_nic_properties(dev, &nd_table[0]); | ||
46 | qdev_prop_set_uint32(dev, "mode_16bit", 1); | ||
47 | qdev_init_nofail(dev); | ||
48 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/arm/mps2-tz.c | ||
51 | +++ b/hw/arm/mps2-tz.c | ||
52 | @@ -XXX,XX +XXX,XX @@ | ||
53 | #include "hw/arm/armsse.h" | ||
54 | #include "hw/dma/pl080.h" | ||
55 | #include "hw/ssi/pl022.h" | ||
56 | +#include "hw/net/lan9118.h" | ||
57 | #include "net/net.h" | ||
58 | #include "hw/core/split-irq.h" | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
61 | * except that it doesn't support the checksum-offload feature. | ||
62 | */ | ||
63 | qemu_check_nic_model(nd, "lan9118"); | ||
64 | - mms->lan9118 = qdev_create(NULL, "lan9118"); | ||
65 | + mms->lan9118 = qdev_create(NULL, TYPE_LAN9118); | ||
66 | qdev_set_nic_properties(mms->lan9118, nd); | ||
67 | qdev_init_nofail(mms->lan9118); | ||
68 | |||
69 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/hw/net/lan9118.c | ||
72 | +++ b/hw/net/lan9118.c | ||
73 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118_packet = { | ||
74 | } | ||
75 | }; | ||
76 | |||
77 | -#define TYPE_LAN9118 "lan9118" | ||
78 | #define LAN9118(obj) OBJECT_CHECK(lan9118_state, (obj), TYPE_LAN9118) | ||
79 | |||
80 | typedef struct { | ||
81 | -- | 42 | -- |
82 | 2.20.1 | 43 | 2.25.1 |
83 | 44 | ||
84 | 45 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | No code used the tc6393xb_gpio_in_get() and tc6393xb_gpio_out_set() | 3 | Remove the use of regime_is_secure from get_phys_addr_pmsav5. |
4 | functions since their introduction in commit 88d2c950b002. Time to | ||
5 | remove them. | ||
6 | 4 | ||
7 | Suggested-by: Markus Armbruster <armbru@redhat.com> | 5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20190412165416.7977-4-philmd@redhat.com | 7 | Message-id: 20220822152741.1617527-21-richard.henderson@linaro.org |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | include/hw/devices.h | 3 --- | 11 | target/arm/ptw.c | 4 ++-- |
14 | hw/display/tc6393xb.c | 16 ---------------- | 12 | 1 file changed, 2 insertions(+), 2 deletions(-) |
15 | 2 files changed, 19 deletions(-) | ||
16 | 13 | ||
17 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 14 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/devices.h | 16 | --- a/target/arm/ptw.c |
20 | +++ b/include/hw/devices.h | 17 | +++ b/target/arm/ptw.c |
21 | @@ -XXX,XX +XXX,XX @@ void retu_key_event(void *retu, int state); | 18 | @@ -XXX,XX +XXX,XX @@ do_fault: |
22 | typedef struct TC6393xbState TC6393xbState; | 19 | |
23 | TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | 20 | static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, |
24 | uint32_t base, qemu_irq irq); | 21 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
25 | -void tc6393xb_gpio_out_set(TC6393xbState *s, int line, | 22 | - GetPhysAddrResult *result, |
26 | - qemu_irq handler); | 23 | + bool is_secure, GetPhysAddrResult *result, |
27 | -qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s); | 24 | ARMMMUFaultInfo *fi) |
28 | qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | ||
29 | |||
30 | #endif | ||
31 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/hw/display/tc6393xb.c | ||
34 | +++ b/hw/display/tc6393xb.c | ||
35 | @@ -XXX,XX +XXX,XX @@ struct TC6393xbState { | ||
36 | blanked : 1; | ||
37 | }; | ||
38 | |||
39 | -qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s) | ||
40 | -{ | ||
41 | - return s->gpio_in; | ||
42 | -} | ||
43 | - | ||
44 | static void tc6393xb_gpio_set(void *opaque, int line, int level) | ||
45 | { | 25 | { |
46 | // TC6393xbState *s = opaque; | 26 | int n; |
47 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_gpio_set(void *opaque, int line, int level) | 27 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
48 | // FIXME: how does the chip reflect the GPIO input level change? | 28 | } else { |
49 | } | 29 | /* Pre-v7 MPU */ |
50 | 30 | ret = get_phys_addr_pmsav5(env, address, access_type, mmu_idx, | |
51 | -void tc6393xb_gpio_out_set(TC6393xbState *s, int line, | 31 | - result, fi); |
52 | - qemu_irq handler) | 32 | + is_secure, result, fi); |
53 | -{ | 33 | } |
54 | - if (line >= TC6393XB_GPIOS) { | 34 | qemu_log_mask(CPU_LOG_MMU, "PMSA MPU lookup for %s at 0x%08" PRIx32 |
55 | - fprintf(stderr, "TC6393xb: no GPIO pin %d\n", line); | 35 | " mmu_idx %u -> %s (prot %c%c%c)\n", |
56 | - return; | ||
57 | - } | ||
58 | - | ||
59 | - s->handler[line] = handler; | ||
60 | -} | ||
61 | - | ||
62 | static void tc6393xb_gpio_handler_update(TC6393xbState *s) | ||
63 | { | ||
64 | uint32_t level, diff; | ||
65 | -- | 36 | -- |
66 | 2.20.1 | 37 | 2.25.1 |
67 | 38 | ||
68 | 39 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Keqian Zhu <zhukeqian1@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | The SMMUNotifierNode struct is not necessary and brings extra | 3 | Setup an ARM virtual machine of machine virt and execute qmp "query-acpi-ospm-status" |
4 | complexity so let's remove it. We now directly track the SMMUDevices | 4 | causes segmentation fault with following dumpstack: |
5 | which have registered IOMMU MR notifiers. | 5 | #1 0x0000aaaaab64235c in qmp_query_acpi_ospm_status (errp=errp@entry=0xfffffffff030) at ../monitor/qmp-cmds.c:312 |
6 | #2 0x0000aaaaabfc4e20 in qmp_marshal_query_acpi_ospm_status (args=<optimized out>, ret=0xffffea4ffe90, errp=0xffffea4ffe88) at qapi/qapi-commands-acpi.c:63 | ||
7 | #3 0x0000aaaaabff8ba0 in do_qmp_dispatch_bh (opaque=0xffffea4ffe98) at ../qapi/qmp-dispatch.c:128 | ||
8 | #4 0x0000aaaaac02e594 in aio_bh_call (bh=0xffffe0004d80) at ../util/async.c:150 | ||
9 | #5 aio_bh_poll (ctx=ctx@entry=0xaaaaad0f6040) at ../util/async.c:178 | ||
10 | #6 0x0000aaaaac00bd40 in aio_dispatch (ctx=ctx@entry=0xaaaaad0f6040) at ../util/aio-posix.c:421 | ||
11 | #7 0x0000aaaaac02e010 in aio_ctx_dispatch (source=0xaaaaad0f6040, callback=<optimized out>, user_data=<optimized out>) at ../util/async.c:320 | ||
12 | #8 0x0000fffff76f6884 in g_main_context_dispatch () at /usr/lib64/libglib-2.0.so.0 | ||
13 | #9 0x0000aaaaac0452d4 in glib_pollfds_poll () at ../util/main-loop.c:297 | ||
14 | #10 os_host_main_loop_wait (timeout=0) at ../util/main-loop.c:320 | ||
15 | #11 main_loop_wait (nonblocking=nonblocking@entry=0) at ../util/main-loop.c:596 | ||
16 | #12 0x0000aaaaab5c9e50 in qemu_main_loop () at ../softmmu/runstate.c:734 | ||
17 | #13 0x0000aaaaab185370 in qemu_main (argc=argc@entry=47, argv=argv@entry=0xfffffffff518, envp=envp@entry=0x0) at ../softmmu/main.c:38 | ||
18 | #14 0x0000aaaaab16f99c in main (argc=47, argv=0xfffffffff518) at ../softmmu/main.c:47 | ||
6 | 19 | ||
7 | This is inspired from the same transformation on intel-iommu | 20 | Fixes: ebb62075021a ("hw/acpi: Add ACPI Generic Event Device Support") |
8 | done in commit b4a4ba0d68f50f218ee3957b6638dbee32a5eeef | 21 | Signed-off-by: Keqian Zhu <zhukeqian1@huawei.com> |
9 | ("intel-iommu: remove IntelIOMMUNotifierNode") | 22 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> |
10 | 23 | Message-id: 20220816094957.31700-1-zhukeqian1@huawei.com | |
11 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
12 | Reviewed-by: Peter Xu <peterx@redhat.com> | ||
13 | Message-id: 20190409160219.19026-1-eric.auger@redhat.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 25 | --- |
16 | include/hw/arm/smmu-common.h | 8 ++------ | 26 | hw/acpi/generic_event_device.c | 8 ++++++++ |
17 | hw/arm/smmu-common.c | 6 +++--- | 27 | 1 file changed, 8 insertions(+) |
18 | hw/arm/smmuv3.c | 28 +++++++--------------------- | ||
19 | 3 files changed, 12 insertions(+), 30 deletions(-) | ||
20 | 28 | ||
21 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h | 29 | diff --git a/hw/acpi/generic_event_device.c b/hw/acpi/generic_event_device.c |
22 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/arm/smmu-common.h | 31 | --- a/hw/acpi/generic_event_device.c |
24 | +++ b/include/hw/arm/smmu-common.h | 32 | +++ b/hw/acpi/generic_event_device.c |
25 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUDevice { | 33 | @@ -XXX,XX +XXX,XX @@ static void acpi_ged_unplug_cb(HotplugHandler *hotplug_dev, |
26 | AddressSpace as; | ||
27 | uint32_t cfg_cache_hits; | ||
28 | uint32_t cfg_cache_misses; | ||
29 | + QLIST_ENTRY(SMMUDevice) next; | ||
30 | } SMMUDevice; | ||
31 | |||
32 | -typedef struct SMMUNotifierNode { | ||
33 | - SMMUDevice *sdev; | ||
34 | - QLIST_ENTRY(SMMUNotifierNode) next; | ||
35 | -} SMMUNotifierNode; | ||
36 | - | ||
37 | typedef struct SMMUPciBus { | ||
38 | PCIBus *bus; | ||
39 | SMMUDevice *pbdev[0]; /* Parent array is sparse, so dynamically alloc */ | ||
40 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUState { | ||
41 | GHashTable *iotlb; | ||
42 | SMMUPciBus *smmu_pcibus_by_bus_num[SMMU_PCI_BUS_MAX]; | ||
43 | PCIBus *pci_bus; | ||
44 | - QLIST_HEAD(, SMMUNotifierNode) notifiers_list; | ||
45 | + QLIST_HEAD(, SMMUDevice) devices_with_notifiers; | ||
46 | uint8_t bus_num; | ||
47 | PCIBus *primary_bus; | ||
48 | } SMMUState; | ||
49 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/hw/arm/smmu-common.c | ||
52 | +++ b/hw/arm/smmu-common.c | ||
53 | @@ -XXX,XX +XXX,XX @@ inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) | ||
54 | /* Unmap all notifiers of all mr's */ | ||
55 | void smmu_inv_notifiers_all(SMMUState *s) | ||
56 | { | ||
57 | - SMMUNotifierNode *node; | ||
58 | + SMMUDevice *sdev; | ||
59 | |||
60 | - QLIST_FOREACH(node, &s->notifiers_list, next) { | ||
61 | - smmu_inv_notifiers_mr(&node->sdev->iommu); | ||
62 | + QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { | ||
63 | + smmu_inv_notifiers_mr(&sdev->iommu); | ||
64 | } | 34 | } |
65 | } | 35 | } |
66 | 36 | ||
67 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | 37 | +static void acpi_ged_ospm_status(AcpiDeviceIf *adev, ACPIOSTInfoList ***list) |
68 | index XXXXXXX..XXXXXXX 100644 | 38 | +{ |
69 | --- a/hw/arm/smmuv3.c | 39 | + AcpiGedState *s = ACPI_GED(adev); |
70 | +++ b/hw/arm/smmuv3.c | 40 | + |
71 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, | 41 | + acpi_memory_ospm_status(&s->memhp_state, list); |
72 | /* invalidate an asid/iova tuple in all mr's */ | 42 | +} |
73 | static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova) | 43 | + |
44 | static void acpi_ged_send_event(AcpiDeviceIf *adev, AcpiEventStatusBits ev) | ||
74 | { | 45 | { |
75 | - SMMUNotifierNode *node; | 46 | AcpiGedState *s = ACPI_GED(adev); |
76 | + SMMUDevice *sdev; | 47 | @@ -XXX,XX +XXX,XX @@ static void acpi_ged_class_init(ObjectClass *class, void *data) |
77 | 48 | hc->unplug_request = acpi_ged_unplug_request_cb; | |
78 | - QLIST_FOREACH(node, &s->notifiers_list, next) { | 49 | hc->unplug = acpi_ged_unplug_cb; |
79 | - IOMMUMemoryRegion *mr = &node->sdev->iommu; | 50 | |
80 | + QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { | 51 | + adevc->ospm_status = acpi_ged_ospm_status; |
81 | + IOMMUMemoryRegion *mr = &sdev->iommu; | 52 | adevc->send_event = acpi_ged_send_event; |
82 | IOMMUNotifier *n; | ||
83 | |||
84 | trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova); | ||
85 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, | ||
86 | SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu); | ||
87 | SMMUv3State *s3 = sdev->smmu; | ||
88 | SMMUState *s = &(s3->smmu_state); | ||
89 | - SMMUNotifierNode *node = NULL; | ||
90 | - SMMUNotifierNode *next_node = NULL; | ||
91 | |||
92 | if (new & IOMMU_NOTIFIER_MAP) { | ||
93 | int bus_num = pci_bus_num(sdev->bus); | ||
94 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, | ||
95 | |||
96 | if (old == IOMMU_NOTIFIER_NONE) { | ||
97 | trace_smmuv3_notify_flag_add(iommu->parent_obj.name); | ||
98 | - node = g_malloc0(sizeof(*node)); | ||
99 | - node->sdev = sdev; | ||
100 | - QLIST_INSERT_HEAD(&s->notifiers_list, node, next); | ||
101 | - return; | ||
102 | - } | ||
103 | - | ||
104 | - /* update notifier node with new flags */ | ||
105 | - QLIST_FOREACH_SAFE(node, &s->notifiers_list, next, next_node) { | ||
106 | - if (node->sdev == sdev) { | ||
107 | - if (new == IOMMU_NOTIFIER_NONE) { | ||
108 | - trace_smmuv3_notify_flag_del(iommu->parent_obj.name); | ||
109 | - QLIST_REMOVE(node, next); | ||
110 | - g_free(node); | ||
111 | - } | ||
112 | - return; | ||
113 | - } | ||
114 | + QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next); | ||
115 | + } else if (new == IOMMU_NOTIFIER_NONE) { | ||
116 | + trace_smmuv3_notify_flag_del(iommu->parent_obj.name); | ||
117 | + QLIST_REMOVE(sdev, next); | ||
118 | } | ||
119 | } | 53 | } |
120 | 54 | ||
121 | -- | 55 | -- |
122 | 2.20.1 | 56 | 2.25.1 |
123 | |||
124 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In the stripe8() function we use a variable length array; however | ||
2 | we know that the maximum length required is MAX_NUM_BUSSES. Use | ||
3 | a fixed-length array and an assert instead. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
9 | Reviewed-by: Stefano Garzarella <sgarzare@redhat.com> | ||
10 | Message-id: 20190328152635.2794-1-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/ssi/xilinx_spips.c | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/ssi/xilinx_spips.c | ||
18 | +++ b/hw/ssi/xilinx_spips.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_qspips_reset(DeviceState *d) | ||
20 | |||
21 | static inline void stripe8(uint8_t *x, int num, bool dir) | ||
22 | { | ||
23 | - uint8_t r[num]; | ||
24 | - memset(r, 0, sizeof(uint8_t) * num); | ||
25 | + uint8_t r[MAX_NUM_BUSSES]; | ||
26 | int idx[2] = {0, 0}; | ||
27 | int bit[2] = {0, 7}; | ||
28 | int d = dir; | ||
29 | |||
30 | + assert(num <= MAX_NUM_BUSSES); | ||
31 | + memset(r, 0, sizeof(uint8_t) * num); | ||
32 | + | ||
33 | for (idx[0] = 0; idx[0] < num; ++idx[0]) { | ||
34 | for (bit[0] = 7; bit[0] >= 0; bit[0]--) { | ||
35 | r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0; | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Lucas Dietrich <ld.adecy@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 3 | The LAN9118 allows the guest to specify a level for both the TX and |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | RX FIFOs at which an interrupt will be generated. We implement the |
5 | Message-id: 20190412165416.7977-10-philmd@redhat.com | 5 | RSFL_INT interrupt for the RX FIFO but are missing the handling of |
6 | the equivalent TSFL_INT for the TX FIFO. Add the missing test to set | ||
7 | the interrupt if the TX FIFO has exceeded the guest-specified level. | ||
8 | |||
9 | This flag is required for Micrium lan911x ethernet driver to work. | ||
10 | |||
11 | Signed-off-by: Lucas Dietrich <ld.adecy@gmail.com> | ||
12 | [PMM: Tweaked commit message and comment] | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 15 | --- |
8 | include/hw/devices.h | 3 --- | 16 | hw/net/lan9118.c | 8 ++++++++ |
9 | include/hw/net/lan9118.h | 19 +++++++++++++++++++ | 17 | 1 file changed, 8 insertions(+) |
10 | hw/arm/kzm.c | 2 +- | ||
11 | hw/arm/mps2.c | 2 +- | ||
12 | hw/arm/realview.c | 1 + | ||
13 | hw/arm/vexpress.c | 2 +- | ||
14 | hw/net/lan9118.c | 2 +- | ||
15 | 7 files changed, 24 insertions(+), 7 deletions(-) | ||
16 | create mode 100644 include/hw/net/lan9118.h | ||
17 | 18 | ||
18 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/include/hw/devices.h | ||
21 | +++ b/include/hw/devices.h | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | /* smc91c111.c */ | ||
24 | void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
25 | |||
26 | -/* lan9118.c */ | ||
27 | -void lan9118_init(NICInfo *, uint32_t, qemu_irq); | ||
28 | - | ||
29 | #endif | ||
30 | diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h | ||
31 | new file mode 100644 | ||
32 | index XXXXXXX..XXXXXXX | ||
33 | --- /dev/null | ||
34 | +++ b/include/hw/net/lan9118.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | +/* | ||
37 | + * SMSC LAN9118 Ethernet interface emulation | ||
38 | + * | ||
39 | + * Copyright (c) 2009 CodeSourcery, LLC. | ||
40 | + * Written by Paul Brook | ||
41 | + * | ||
42 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
43 | + * See the COPYING file in the top-level directory. | ||
44 | + */ | ||
45 | + | ||
46 | +#ifndef HW_NET_LAN9118_H | ||
47 | +#define HW_NET_LAN9118_H | ||
48 | + | ||
49 | +#include "hw/irq.h" | ||
50 | +#include "net/net.h" | ||
51 | + | ||
52 | +void lan9118_init(NICInfo *, uint32_t, qemu_irq); | ||
53 | + | ||
54 | +#endif | ||
55 | diff --git a/hw/arm/kzm.c b/hw/arm/kzm.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/arm/kzm.c | ||
58 | +++ b/hw/arm/kzm.c | ||
59 | @@ -XXX,XX +XXX,XX @@ | ||
60 | #include "qemu/error-report.h" | ||
61 | #include "exec/address-spaces.h" | ||
62 | #include "net/net.h" | ||
63 | -#include "hw/devices.h" | ||
64 | +#include "hw/net/lan9118.h" | ||
65 | #include "hw/char/serial.h" | ||
66 | #include "sysemu/qtest.h" | ||
67 | |||
68 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/arm/mps2.c | ||
71 | +++ b/hw/arm/mps2.c | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #include "hw/timer/cmsdk-apb-timer.h" | ||
74 | #include "hw/timer/cmsdk-apb-dualtimer.h" | ||
75 | #include "hw/misc/mps2-scc.h" | ||
76 | -#include "hw/devices.h" | ||
77 | +#include "hw/net/lan9118.h" | ||
78 | #include "net/net.h" | ||
79 | |||
80 | typedef enum MPS2FPGAType { | ||
81 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/hw/arm/realview.c | ||
84 | +++ b/hw/arm/realview.c | ||
85 | @@ -XXX,XX +XXX,XX @@ | ||
86 | #include "hw/arm/arm.h" | ||
87 | #include "hw/arm/primecell.h" | ||
88 | #include "hw/devices.h" | ||
89 | +#include "hw/net/lan9118.h" | ||
90 | #include "hw/pci/pci.h" | ||
91 | #include "net/net.h" | ||
92 | #include "sysemu/sysemu.h" | ||
93 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/hw/arm/vexpress.c | ||
96 | +++ b/hw/arm/vexpress.c | ||
97 | @@ -XXX,XX +XXX,XX @@ | ||
98 | #include "hw/sysbus.h" | ||
99 | #include "hw/arm/arm.h" | ||
100 | #include "hw/arm/primecell.h" | ||
101 | -#include "hw/devices.h" | ||
102 | +#include "hw/net/lan9118.h" | ||
103 | #include "hw/i2c/i2c.h" | ||
104 | #include "net/net.h" | ||
105 | #include "sysemu/sysemu.h" | ||
106 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | 19 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c |
107 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
108 | --- a/hw/net/lan9118.c | 21 | --- a/hw/net/lan9118.c |
109 | +++ b/hw/net/lan9118.c | 22 | +++ b/hw/net/lan9118.c |
110 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ static void do_tx_packet(lan9118_state *s) |
111 | #include "hw/sysbus.h" | 24 | n = (s->tx_status_fifo_head + s->tx_status_fifo_used) & 511; |
112 | #include "net/net.h" | 25 | s->tx_status_fifo[n] = status; |
113 | #include "net/eth.h" | 26 | s->tx_status_fifo_used++; |
114 | -#include "hw/devices.h" | 27 | + |
115 | +#include "hw/net/lan9118.h" | 28 | + /* |
116 | #include "sysemu/sysemu.h" | 29 | + * Generate TSFL interrupt if TX FIFO level exceeds the level |
117 | #include "hw/ptimer.h" | 30 | + * specified in the FIFO_INT TX Status Level field. |
118 | #include "qemu/log.h" | 31 | + */ |
32 | + if (s->tx_status_fifo_used > ((s->fifo_int >> 16) & 0xff)) { | ||
33 | + s->int_sts |= TSFL_INT; | ||
34 | + } | ||
35 | if (s->tx_status_fifo_used == 512) { | ||
36 | s->int_sts |= TSFF_INT; | ||
37 | /* TODO: Stop transmission. */ | ||
119 | -- | 38 | -- |
120 | 2.20.1 | 39 | 2.25.1 |
121 | |||
122 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | 3 | Replace '84' magic value by the X_MAX definition, and '1' by Y_MAX. |
4 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 4 | |
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
6 | Message-id: 20190412165416.7977-11-philmd@redhat.com | 6 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
7 | Reviewed-by: Samuel Thibault <samuel.thibault@ens-lyon.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Message-id: 20220819153931.3147384-2-peter.maydell@linaro.org | ||
8 | --- | 10 | --- |
9 | include/hw/net/ne2000-isa.h | 6 ++++++ | 11 | chardev/baum.c | 11 +++++++---- |
10 | 1 file changed, 6 insertions(+) | 12 | 1 file changed, 7 insertions(+), 4 deletions(-) |
11 | 13 | ||
12 | diff --git a/include/hw/net/ne2000-isa.h b/include/hw/net/ne2000-isa.h | 14 | diff --git a/chardev/baum.c b/chardev/baum.c |
13 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/net/ne2000-isa.h | 16 | --- a/chardev/baum.c |
15 | +++ b/include/hw/net/ne2000-isa.h | 17 | +++ b/chardev/baum.c |
16 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ |
17 | * This work is licensed under the terms of the GNU GPL, version 2 or later. | 19 | |
18 | * See the COPYING file in the top-level directory. | 20 | #define BUF_SIZE 256 |
19 | */ | 21 | |
22 | +#define X_MAX 84 | ||
23 | +#define Y_MAX 1 | ||
20 | + | 24 | + |
21 | +#ifndef HW_NET_NE2K_ISA_H | 25 | struct BaumChardev { |
22 | +#define HW_NET_NE2K_ISA_H | 26 | Chardev parent; |
23 | + | 27 | |
24 | #include "hw/hw.h" | 28 | @@ -XXX,XX +XXX,XX @@ static int baum_deferred_init(BaumChardev *baum) |
25 | #include "hw/qdev.h" | 29 | brlapi_perror("baum: brlapi__getDisplaySize"); |
26 | #include "hw/isa/isa.h" | 30 | return 0; |
27 | @@ -XXX,XX +XXX,XX @@ static inline ISADevice *isa_ne2000_init(ISABus *bus, int base, int irq, | ||
28 | } | 31 | } |
29 | return d; | 32 | - if (baum->y > 1) { |
30 | } | 33 | - baum->y = 1; |
31 | + | 34 | + if (baum->y > Y_MAX) { |
32 | +#endif | 35 | + baum->y = Y_MAX; |
36 | } | ||
37 | - if (baum->x > 84) { | ||
38 | - baum->x = 84; | ||
39 | + if (baum->x > X_MAX) { | ||
40 | + baum->x = X_MAX; | ||
41 | } | ||
42 | |||
43 | con = qemu_console_lookup_by_index(0); | ||
33 | -- | 44 | -- |
34 | 2.20.1 | 45 | 2.25.1 |
35 | 46 | ||
36 | 47 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Since uWireSlave is only used in this new header, there is no | 3 | We know 'x * y' will be at most 'X_MAX * Y_MAX' (which is not |
4 | need to expose it via "qemu/typedefs.h". | 4 | a big value, it is actually 84). Instead of having the compiler |
5 | use variable-length array, declare an array able to hold the | ||
6 | maximum 'x * y'. | ||
5 | 7 | ||
6 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | Message-id: 20190412165416.7977-9-philmd@redhat.com | 9 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
10 | Reviewed-by: Samuel Thibault <samuel.thibault@ens-lyon.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Message-id: 20220819153931.3147384-3-peter.maydell@linaro.org | ||
10 | --- | 13 | --- |
11 | include/hw/arm/omap.h | 6 +----- | 14 | chardev/baum.c | 8 ++++---- |
12 | include/hw/devices.h | 15 --------------- | 15 | 1 file changed, 4 insertions(+), 4 deletions(-) |
13 | include/hw/input/tsc2xxx.h | 36 ++++++++++++++++++++++++++++++++++++ | ||
14 | include/qemu/typedefs.h | 1 - | ||
15 | hw/arm/nseries.c | 2 +- | ||
16 | hw/arm/palm.c | 2 +- | ||
17 | hw/input/tsc2005.c | 2 +- | ||
18 | hw/input/tsc210x.c | 4 ++-- | ||
19 | MAINTAINERS | 2 ++ | ||
20 | 9 files changed, 44 insertions(+), 26 deletions(-) | ||
21 | create mode 100644 include/hw/input/tsc2xxx.h | ||
22 | 16 | ||
23 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | 17 | diff --git a/chardev/baum.c b/chardev/baum.c |
24 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/arm/omap.h | 19 | --- a/chardev/baum.c |
26 | +++ b/include/hw/arm/omap.h | 20 | +++ b/chardev/baum.c |
27 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ static int baum_eat_packet(BaumChardev *baum, const uint8_t *buf, int len) |
28 | #include "exec/memory.h" | 22 | switch (req) { |
29 | # define hw_omap_h "omap.h" | 23 | case BAUM_REQ_DisplayData: |
30 | #include "hw/irq.h" | 24 | { |
31 | +#include "hw/input/tsc2xxx.h" | 25 | - uint8_t cells[baum->x * baum->y], c; |
32 | #include "target/arm/cpu-qom.h" | 26 | - uint8_t text[baum->x * baum->y]; |
33 | #include "qemu/log.h" | 27 | - uint8_t zero[baum->x * baum->y]; |
34 | 28 | + uint8_t cells[X_MAX * Y_MAX], c; | |
35 | @@ -XXX,XX +XXX,XX @@ qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s); | 29 | + uint8_t text[X_MAX * Y_MAX]; |
36 | void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler); | 30 | + uint8_t zero[X_MAX * Y_MAX]; |
37 | void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down); | 31 | int cursor = BRLAPI_CURSOR_OFF; |
38 | 32 | int i; | |
39 | -struct uWireSlave { | 33 | |
40 | - uint16_t (*receive)(void *opaque); | 34 | @@ -XXX,XX +XXX,XX @@ static int baum_eat_packet(BaumChardev *baum, const uint8_t *buf, int len) |
41 | - void (*send)(void *opaque, uint16_t data); | 35 | } |
42 | - void *opaque; | 36 | timer_del(baum->cellCount_timer); |
43 | -}; | 37 | |
44 | struct omap_uwire_s; | 38 | - memset(zero, 0, sizeof(zero)); |
45 | void omap_uwire_attach(struct omap_uwire_s *s, | 39 | + memset(zero, 0, baum->x * baum->y); |
46 | uWireSlave *slave, int chipselect); | 40 | |
47 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 41 | brlapi_writeArguments_t wa = { |
48 | index XXXXXXX..XXXXXXX 100644 | 42 | .displayNumber = BRLAPI_DISPLAY_DEFAULT, |
49 | --- a/include/hw/devices.h | ||
50 | +++ b/include/hw/devices.h | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | /* Devices that have nowhere better to go. */ | ||
53 | |||
54 | #include "hw/hw.h" | ||
55 | -#include "ui/console.h" | ||
56 | |||
57 | /* smc91c111.c */ | ||
58 | void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
59 | @@ -XXX,XX +XXX,XX @@ void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
60 | /* lan9118.c */ | ||
61 | void lan9118_init(NICInfo *, uint32_t, qemu_irq); | ||
62 | |||
63 | -/* tsc210x.c */ | ||
64 | -uWireSlave *tsc2102_init(qemu_irq pint); | ||
65 | -uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | ||
66 | -I2SCodec *tsc210x_codec(uWireSlave *chip); | ||
67 | -uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | ||
68 | -void tsc210x_set_transform(uWireSlave *chip, | ||
69 | - MouseTransformInfo *info); | ||
70 | -void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
71 | - | ||
72 | -/* tsc2005.c */ | ||
73 | -void *tsc2005_init(qemu_irq pintdav); | ||
74 | -uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
75 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
76 | - | ||
77 | #endif | ||
78 | diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h | ||
79 | new file mode 100644 | ||
80 | index XXXXXXX..XXXXXXX | ||
81 | --- /dev/null | ||
82 | +++ b/include/hw/input/tsc2xxx.h | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | +/* | ||
85 | + * TI touchscreen controller | ||
86 | + * | ||
87 | + * Copyright (c) 2006 Andrzej Zaborowski | ||
88 | + * Copyright (C) 2008 Nokia Corporation | ||
89 | + * | ||
90 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
91 | + * See the COPYING file in the top-level directory. | ||
92 | + */ | ||
93 | + | ||
94 | +#ifndef HW_INPUT_TSC2XXX_H | ||
95 | +#define HW_INPUT_TSC2XXX_H | ||
96 | + | ||
97 | +#include "hw/irq.h" | ||
98 | +#include "ui/console.h" | ||
99 | + | ||
100 | +typedef struct uWireSlave { | ||
101 | + uint16_t (*receive)(void *opaque); | ||
102 | + void (*send)(void *opaque, uint16_t data); | ||
103 | + void *opaque; | ||
104 | +} uWireSlave; | ||
105 | + | ||
106 | +/* tsc210x.c */ | ||
107 | +uWireSlave *tsc2102_init(qemu_irq pint); | ||
108 | +uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | ||
109 | +I2SCodec *tsc210x_codec(uWireSlave *chip); | ||
110 | +uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | ||
111 | +void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info); | ||
112 | +void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
113 | + | ||
114 | +/* tsc2005.c */ | ||
115 | +void *tsc2005_init(qemu_irq pintdav); | ||
116 | +uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
117 | +void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
118 | + | ||
119 | +#endif | ||
120 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/include/qemu/typedefs.h | ||
123 | +++ b/include/qemu/typedefs.h | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMBlock RAMBlock; | ||
125 | typedef struct Range Range; | ||
126 | typedef struct SHPCDevice SHPCDevice; | ||
127 | typedef struct SSIBus SSIBus; | ||
128 | -typedef struct uWireSlave uWireSlave; | ||
129 | typedef struct VirtIODevice VirtIODevice; | ||
130 | typedef struct Visitor Visitor; | ||
131 | typedef void SaveStateHandler(QEMUFile *f, void *opaque); | ||
132 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/nseries.c | ||
135 | +++ b/hw/arm/nseries.c | ||
136 | @@ -XXX,XX +XXX,XX @@ | ||
137 | #include "ui/console.h" | ||
138 | #include "hw/boards.h" | ||
139 | #include "hw/i2c/i2c.h" | ||
140 | -#include "hw/devices.h" | ||
141 | #include "hw/display/blizzard.h" | ||
142 | +#include "hw/input/tsc2xxx.h" | ||
143 | #include "hw/misc/cbus.h" | ||
144 | #include "hw/misc/tmp105.h" | ||
145 | #include "hw/block/flash.h" | ||
146 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/hw/arm/palm.c | ||
149 | +++ b/hw/arm/palm.c | ||
150 | @@ -XXX,XX +XXX,XX @@ | ||
151 | #include "hw/arm/omap.h" | ||
152 | #include "hw/boards.h" | ||
153 | #include "hw/arm/arm.h" | ||
154 | -#include "hw/devices.h" | ||
155 | +#include "hw/input/tsc2xxx.h" | ||
156 | #include "hw/loader.h" | ||
157 | #include "exec/address-spaces.h" | ||
158 | #include "cpu.h" | ||
159 | diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/hw/input/tsc2005.c | ||
162 | +++ b/hw/input/tsc2005.c | ||
163 | @@ -XXX,XX +XXX,XX @@ | ||
164 | #include "hw/hw.h" | ||
165 | #include "qemu/timer.h" | ||
166 | #include "ui/console.h" | ||
167 | -#include "hw/devices.h" | ||
168 | +#include "hw/input/tsc2xxx.h" | ||
169 | #include "trace.h" | ||
170 | |||
171 | #define TSC_CUT_RESOLUTION(value, p) ((value) >> (16 - (p ? 12 : 10))) | ||
172 | diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c | ||
173 | index XXXXXXX..XXXXXXX 100644 | ||
174 | --- a/hw/input/tsc210x.c | ||
175 | +++ b/hw/input/tsc210x.c | ||
176 | @@ -XXX,XX +XXX,XX @@ | ||
177 | #include "audio/audio.h" | ||
178 | #include "qemu/timer.h" | ||
179 | #include "ui/console.h" | ||
180 | -#include "hw/arm/omap.h" /* For I2SCodec and uWireSlave */ | ||
181 | -#include "hw/devices.h" | ||
182 | +#include "hw/arm/omap.h" /* For I2SCodec */ | ||
183 | +#include "hw/input/tsc2xxx.h" | ||
184 | |||
185 | #define TSC_DATA_REGISTERS_PAGE 0x0 | ||
186 | #define TSC_CONTROL_REGISTERS_PAGE 0x1 | ||
187 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
188 | index XXXXXXX..XXXXXXX 100644 | ||
189 | --- a/MAINTAINERS | ||
190 | +++ b/MAINTAINERS | ||
191 | @@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c | ||
192 | F: hw/misc/cbus.c | ||
193 | F: hw/timer/twl92230.c | ||
194 | F: include/hw/display/blizzard.h | ||
195 | +F: include/hw/input/tsc2xxx.h | ||
196 | F: include/hw/misc/cbus.h | ||
197 | |||
198 | Palm | ||
199 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org | ||
200 | S: Odd Fixes | ||
201 | F: hw/arm/palm.c | ||
202 | F: hw/input/tsc210x.c | ||
203 | +F: include/hw/input/tsc2xxx.h | ||
204 | |||
205 | Raspberry Pi | ||
206 | M: Peter Maydell <peter.maydell@linaro.org> | ||
207 | -- | 43 | -- |
208 | 2.20.1 | 44 | 2.25.1 |
209 | 45 | ||
210 | 46 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add an entries the Blizzard device in MAINTAINERS. | 3 | Use autofree heap allocation instead of variable-length |
4 | array on the stack. | ||
4 | 5 | ||
5 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
6 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | Message-id: 20190412165416.7977-6-philmd@redhat.com | 7 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
8 | Reviewed-by: Samuel Thibault <samuel.thibault@ens-lyon.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Message-id: 20220819153931.3147384-4-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | include/hw/devices.h | 7 ------- | 12 | chardev/baum.c | 3 ++- |
12 | include/hw/display/blizzard.h | 22 ++++++++++++++++++++++ | 13 | 1 file changed, 2 insertions(+), 1 deletion(-) |
13 | hw/arm/nseries.c | 1 + | ||
14 | hw/display/blizzard.c | 2 +- | ||
15 | MAINTAINERS | 2 ++ | ||
16 | 5 files changed, 26 insertions(+), 8 deletions(-) | ||
17 | create mode 100644 include/hw/display/blizzard.h | ||
18 | 14 | ||
19 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 15 | diff --git a/chardev/baum.c b/chardev/baum.c |
20 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/include/hw/devices.h | 17 | --- a/chardev/baum.c |
22 | +++ b/include/hw/devices.h | 18 | +++ b/chardev/baum.c |
23 | @@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | 19 | @@ -XXX,XX +XXX,XX @@ static void baum_chr_accept_input(struct Chardev *chr) |
24 | /* stellaris_input.c */ | 20 | static void baum_write_packet(BaumChardev *baum, const uint8_t *buf, int len) |
25 | void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | 21 | { |
26 | 22 | Chardev *chr = CHARDEV(baum); | |
27 | -/* blizzard.c */ | 23 | - uint8_t io_buf[1 + 2 * len], *cur = io_buf; |
28 | -void *s1d13745_init(qemu_irq gpio_int); | 24 | + g_autofree uint8_t *io_buf = g_malloc(1 + 2 * len); |
29 | -void s1d13745_write(void *opaque, int dc, uint16_t value); | 25 | + uint8_t *cur = io_buf; |
30 | -void s1d13745_write_block(void *opaque, int dc, | 26 | int room; |
31 | - void *buf, size_t len, int pitch); | 27 | *cur++ = ESC; |
32 | -uint16_t s1d13745_read(void *opaque, int dc); | 28 | while (len--) |
33 | - | ||
34 | /* cbus.c */ | ||
35 | typedef struct { | ||
36 | qemu_irq clk; | ||
37 | diff --git a/include/hw/display/blizzard.h b/include/hw/display/blizzard.h | ||
38 | new file mode 100644 | ||
39 | index XXXXXXX..XXXXXXX | ||
40 | --- /dev/null | ||
41 | +++ b/include/hw/display/blizzard.h | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | +/* | ||
44 | + * Epson S1D13744/S1D13745 (Blizzard/Hailstorm/Tornado) LCD/TV controller. | ||
45 | + * | ||
46 | + * Copyright (C) 2008 Nokia Corporation | ||
47 | + * Written by Andrzej Zaborowski | ||
48 | + * | ||
49 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
50 | + * See the COPYING file in the top-level directory. | ||
51 | + */ | ||
52 | + | ||
53 | +#ifndef HW_DISPLAY_BLIZZARD_H | ||
54 | +#define HW_DISPLAY_BLIZZARD_H | ||
55 | + | ||
56 | +#include "hw/irq.h" | ||
57 | + | ||
58 | +void *s1d13745_init(qemu_irq gpio_int); | ||
59 | +void s1d13745_write(void *opaque, int dc, uint16_t value); | ||
60 | +void s1d13745_write_block(void *opaque, int dc, | ||
61 | + void *buf, size_t len, int pitch); | ||
62 | +uint16_t s1d13745_read(void *opaque, int dc); | ||
63 | + | ||
64 | +#endif | ||
65 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/hw/arm/nseries.c | ||
68 | +++ b/hw/arm/nseries.c | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | #include "hw/boards.h" | ||
71 | #include "hw/i2c/i2c.h" | ||
72 | #include "hw/devices.h" | ||
73 | +#include "hw/display/blizzard.h" | ||
74 | #include "hw/misc/tmp105.h" | ||
75 | #include "hw/block/flash.h" | ||
76 | #include "hw/hw.h" | ||
77 | diff --git a/hw/display/blizzard.c b/hw/display/blizzard.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/hw/display/blizzard.c | ||
80 | +++ b/hw/display/blizzard.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qemu/osdep.h" | ||
83 | #include "qemu-common.h" | ||
84 | #include "ui/console.h" | ||
85 | -#include "hw/devices.h" | ||
86 | +#include "hw/display/blizzard.h" | ||
87 | #include "ui/pixel_ops.h" | ||
88 | |||
89 | typedef void (*blizzard_fn_t)(uint8_t *, const uint8_t *, unsigned int); | ||
90 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/MAINTAINERS | ||
93 | +++ b/MAINTAINERS | ||
94 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | ||
95 | L: qemu-arm@nongnu.org | ||
96 | S: Odd Fixes | ||
97 | F: hw/arm/nseries.c | ||
98 | +F: hw/display/blizzard.c | ||
99 | F: hw/input/lm832x.c | ||
100 | F: hw/input/tsc2005.c | ||
101 | F: hw/misc/cbus.c | ||
102 | F: hw/timer/twl92230.c | ||
103 | +F: include/hw/display/blizzard.h | ||
104 | |||
105 | Palm | ||
106 | M: Andrzej Zaborowski <balrogg@gmail.com> | ||
107 | -- | 29 | -- |
108 | 2.20.1 | 30 | 2.25.1 |
109 | 31 | ||
110 | 32 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 3 | The combined_key[... QIO_CHANNEL_WEBSOCK_GUID_LEN ...] array in |
4 | qio_channel_websock_handshake_send_res_ok() expands to a call | ||
5 | to strlen(QIO_CHANNEL_WEBSOCK_GUID), and the compiler doesn't | ||
6 | realize the string is const, so consider combined_key[] being | ||
7 | a variable-length array. | ||
8 | |||
9 | To remove the variable-length array, we provide it a hint to | ||
10 | the compiler by using sizeof() - 1 instead of strlen(). | ||
11 | |||
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 12 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
5 | Message-id: 20190412165416.7977-8-philmd@redhat.com | 13 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Message-id: 20220819153931.3147384-5-peter.maydell@linaro.org | ||
7 | --- | 16 | --- |
8 | include/hw/devices.h | 3 --- | 17 | io/channel-websock.c | 2 +- |
9 | include/hw/input/gamepad.h | 19 +++++++++++++++++++ | 18 | 1 file changed, 1 insertion(+), 1 deletion(-) |
10 | hw/arm/stellaris.c | 2 +- | ||
11 | hw/input/stellaris_input.c | 2 +- | ||
12 | MAINTAINERS | 1 + | ||
13 | 5 files changed, 22 insertions(+), 5 deletions(-) | ||
14 | create mode 100644 include/hw/input/gamepad.h | ||
15 | 19 | ||
16 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 20 | diff --git a/io/channel-websock.c b/io/channel-websock.c |
17 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/devices.h | 22 | --- a/io/channel-websock.c |
19 | +++ b/include/hw/devices.h | 23 | +++ b/io/channel-websock.c |
20 | @@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav); | ||
21 | uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
22 | void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
23 | |||
24 | -/* stellaris_input.c */ | ||
25 | -void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | ||
26 | - | ||
27 | #endif | ||
28 | diff --git a/include/hw/input/gamepad.h b/include/hw/input/gamepad.h | ||
29 | new file mode 100644 | ||
30 | index XXXXXXX..XXXXXXX | ||
31 | --- /dev/null | ||
32 | +++ b/include/hw/input/gamepad.h | ||
33 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
34 | +/* | 25 | |
35 | + * Gamepad style buttons connected to IRQ/GPIO lines | 26 | #define QIO_CHANNEL_WEBSOCK_CLIENT_KEY_LEN 24 |
36 | + * | 27 | #define QIO_CHANNEL_WEBSOCK_GUID "258EAFA5-E914-47DA-95CA-C5AB0DC85B11" |
37 | + * Copyright (c) 2007 CodeSourcery. | 28 | -#define QIO_CHANNEL_WEBSOCK_GUID_LEN strlen(QIO_CHANNEL_WEBSOCK_GUID) |
38 | + * Written by Paul Brook | 29 | +#define QIO_CHANNEL_WEBSOCK_GUID_LEN (sizeof(QIO_CHANNEL_WEBSOCK_GUID) - 1) |
39 | + * | 30 | |
40 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 31 | #define QIO_CHANNEL_WEBSOCK_HEADER_PROTOCOL "sec-websocket-protocol" |
41 | + * See the COPYING file in the top-level directory. | 32 | #define QIO_CHANNEL_WEBSOCK_HEADER_VERSION "sec-websocket-version" |
42 | + */ | ||
43 | + | ||
44 | +#ifndef HW_INPUT_GAMEPAD_H | ||
45 | +#define HW_INPUT_GAMEPAD_H | ||
46 | + | ||
47 | +#include "hw/irq.h" | ||
48 | + | ||
49 | +/* stellaris_input.c */ | ||
50 | +void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | ||
51 | + | ||
52 | +#endif | ||
53 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/hw/arm/stellaris.c | ||
56 | +++ b/hw/arm/stellaris.c | ||
57 | @@ -XXX,XX +XXX,XX @@ | ||
58 | #include "hw/sysbus.h" | ||
59 | #include "hw/ssi/ssi.h" | ||
60 | #include "hw/arm/arm.h" | ||
61 | -#include "hw/devices.h" | ||
62 | #include "qemu/timer.h" | ||
63 | #include "hw/i2c/i2c.h" | ||
64 | #include "net/net.h" | ||
65 | @@ -XXX,XX +XXX,XX @@ | ||
66 | #include "sysemu/sysemu.h" | ||
67 | #include "hw/arm/armv7m.h" | ||
68 | #include "hw/char/pl011.h" | ||
69 | +#include "hw/input/gamepad.h" | ||
70 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
71 | #include "hw/misc/unimp.h" | ||
72 | #include "cpu.h" | ||
73 | diff --git a/hw/input/stellaris_input.c b/hw/input/stellaris_input.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/hw/input/stellaris_input.c | ||
76 | +++ b/hw/input/stellaris_input.c | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | */ | ||
79 | #include "qemu/osdep.h" | ||
80 | #include "hw/hw.h" | ||
81 | -#include "hw/devices.h" | ||
82 | +#include "hw/input/gamepad.h" | ||
83 | #include "ui/console.h" | ||
84 | |||
85 | typedef struct { | ||
86 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/MAINTAINERS | ||
89 | +++ b/MAINTAINERS | ||
90 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | ||
91 | L: qemu-arm@nongnu.org | ||
92 | S: Maintained | ||
93 | F: hw/*/stellaris* | ||
94 | +F: include/hw/input/gamepad.h | ||
95 | |||
96 | Versatile Express | ||
97 | M: Peter Maydell <peter.maydell@linaro.org> | ||
98 | -- | 33 | -- |
99 | 2.20.1 | 34 | 2.25.1 |
100 | 35 | ||
101 | 36 | diff view generated by jsdifflib |
1 | Add a new helper function which returns the MMU index to use | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | for v7M, where the caller specifies all of the security | ||
3 | state, privilege level and whether the execution priority | ||
4 | is negative, and reimplement the existing | ||
5 | arm_v7m_mmu_idx_for_secstate_and_priv() in terms of it. | ||
6 | 2 | ||
7 | We are going to need this for the lazy-FP-stacking code. | 3 | The compiler isn't clever enough to figure 'min_buf_size' |
4 | is a constant, so help it by using a definitions instead. | ||
8 | 5 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Acked-by: Jason Wang <jasowang@redhat.com> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Message-id: 20220819153931.3147384-6-peter.maydell@linaro.org |
11 | Message-id: 20190416125744.27770-21-peter.maydell@linaro.org | ||
12 | --- | 11 | --- |
13 | target/arm/cpu.h | 7 +++++++ | 12 | hw/net/e1000e_core.c | 7 ++++--- |
14 | target/arm/helper.c | 14 +++++++++++--- | 13 | 1 file changed, 4 insertions(+), 3 deletions(-) |
15 | 2 files changed, 18 insertions(+), 3 deletions(-) | ||
16 | 14 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/hw/net/e1000e_core.c b/hw/net/e1000e_core.c |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 17 | --- a/hw/net/e1000e_core.c |
20 | +++ b/target/arm/cpu.h | 18 | +++ b/hw/net/e1000e_core.c |
21 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | 19 | @@ -XXX,XX +XXX,XX @@ e1000e_rx_fix_l4_csum(E1000ECore *core, struct NetRxPkt *pkt) |
22 | } | 20 | } |
23 | } | 21 | } |
24 | 22 | ||
25 | +/* | 23 | +/* Min. octets in an ethernet frame sans FCS */ |
26 | + * Return the MMU index for a v7M CPU with all relevant information | 24 | +#define MIN_BUF_SIZE 60 |
27 | + * manually specified. | ||
28 | + */ | ||
29 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
30 | + bool secstate, bool priv, bool negpri); | ||
31 | + | 25 | + |
32 | /* Return the MMU index for a v7M CPU in the specified security and | 26 | ssize_t |
33 | * privilege state. | 27 | e1000e_receive_iov(E1000ECore *core, const struct iovec *iov, int iovcnt) |
34 | */ | ||
35 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/helper.c | ||
38 | +++ b/target/arm/helper.c | ||
39 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
40 | return 0; | ||
41 | } | ||
42 | |||
43 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
44 | - bool secstate, bool priv) | ||
45 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
46 | + bool secstate, bool priv, bool negpri) | ||
47 | { | 28 | { |
48 | ARMMMUIdx mmu_idx = ARM_MMU_IDX_M; | 29 | static const int maximum_ethernet_hdr_len = (14 + 4); |
49 | 30 | - /* Min. octets in an ethernet frame sans FCS */ | |
50 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | 31 | - static const int min_buf_size = 60; |
51 | mmu_idx |= ARM_MMU_IDX_M_PRIV; | 32 | |
52 | } | 33 | uint32_t n = 0; |
53 | 34 | - uint8_t min_buf[min_buf_size]; | |
54 | - if (armv7m_nvic_neg_prio_requested(env->nvic, secstate)) { | 35 | + uint8_t min_buf[MIN_BUF_SIZE]; |
55 | + if (negpri) { | 36 | struct iovec min_iov; |
56 | mmu_idx |= ARM_MMU_IDX_M_NEGPRI; | 37 | uint8_t *filter_buf; |
57 | } | 38 | size_t size, orig_size; |
58 | |||
59 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
60 | return mmu_idx; | ||
61 | } | ||
62 | |||
63 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
64 | + bool secstate, bool priv) | ||
65 | +{ | ||
66 | + bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate); | ||
67 | + | ||
68 | + return arm_v7m_mmu_idx_all(env, secstate, priv, negpri); | ||
69 | +} | ||
70 | + | ||
71 | /* Return the MMU index for a v7M CPU in the specified security state */ | ||
72 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | ||
73 | { | ||
74 | -- | 39 | -- |
75 | 2.20.1 | 40 | 2.25.1 |
76 | 41 | ||
77 | 42 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | 3 | Use autofree heap allocation instead of variable-length |
4 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 4 | array on the stack. |
5 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 5 | |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
7 | Message-id: 20190412165416.7977-2-philmd@redhat.com | 7 | Acked-by: David Gibson <david@gibson.dropbear.id.au> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Daniel Henrique Barboza <danielhb413@gmail.com> | ||
11 | Message-id: 20220819153931.3147384-7-peter.maydell@linaro.org | ||
9 | --- | 12 | --- |
10 | hw/arm/aspeed.c | 13 +++++++++---- | 13 | hw/ppc/pnv.c | 4 ++-- |
11 | 1 file changed, 9 insertions(+), 4 deletions(-) | 14 | hw/ppc/spapr.c | 8 ++++---- |
15 | hw/ppc/spapr_pci_nvlink2.c | 2 +- | ||
16 | 3 files changed, 7 insertions(+), 7 deletions(-) | ||
12 | 17 | ||
13 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 18 | diff --git a/hw/ppc/pnv.c b/hw/ppc/pnv.c |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/aspeed.c | 20 | --- a/hw/ppc/pnv.c |
16 | +++ b/hw/arm/aspeed.c | 21 | +++ b/hw/ppc/pnv.c |
17 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ static void pnv_dt_core(PnvChip *chip, PnvCore *pc, void *fdt) |
18 | #include "hw/arm/aspeed_soc.h" | 23 | int smt_threads = CPU_CORE(pc)->nr_threads; |
19 | #include "hw/boards.h" | 24 | CPUPPCState *env = &cpu->env; |
20 | #include "hw/i2c/smbus_eeprom.h" | 25 | PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs); |
21 | +#include "hw/misc/pca9552.h" | 26 | - uint32_t servers_prop[smt_threads]; |
22 | +#include "hw/misc/tmp105.h" | 27 | + g_autofree uint32_t *servers_prop = g_new(uint32_t, smt_threads); |
23 | #include "qemu/log.h" | 28 | int i; |
24 | #include "sysemu/block-backend.h" | 29 | uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40), |
25 | #include "hw/loader.h" | 30 | 0xffffffff, 0xffffffff}; |
26 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | 31 | @@ -XXX,XX +XXX,XX @@ static void pnv_dt_core(PnvChip *chip, PnvCore *pc, void *fdt) |
27 | eeprom_buf); | 32 | servers_prop[i] = cpu_to_be32(pc->pir + i); |
28 | 33 | } | |
29 | /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | 34 | _FDT((fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s", |
30 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | 35 | - servers_prop, sizeof(servers_prop)))); |
31 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), | 36 | + servers_prop, sizeof(*servers_prop) * smt_threads))); |
32 | + TYPE_TMP105, 0x4d); | ||
33 | |||
34 | /* The AST2500 EVB does not have an RTC. Let's pretend that one is | ||
35 | * plugged on the I2C bus header */ | ||
36 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
37 | AspeedSoCState *soc = &bmc->soc; | ||
38 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
39 | |||
40 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), "pca9552", 0x60); | ||
41 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), TYPE_PCA9552, | ||
42 | + 0x60); | ||
43 | |||
44 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
45 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
46 | |||
47 | /* The Witherspoon expects a TMP275 but a TMP105 is compatible */ | ||
48 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a); | ||
49 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), TYPE_TMP105, | ||
50 | + 0x4a); | ||
51 | |||
52 | /* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is | ||
53 | * good enough */ | ||
54 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
55 | |||
56 | smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | ||
57 | eeprom_buf); | ||
58 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "pca9552", | ||
59 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), TYPE_PCA9552, | ||
60 | 0x60); | ||
61 | } | 37 | } |
62 | 38 | ||
39 | static void pnv_dt_icp(PnvChip *chip, void *fdt, uint32_t pir, | ||
40 | diff --git a/hw/ppc/spapr.c b/hw/ppc/spapr.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/ppc/spapr.c | ||
43 | +++ b/hw/ppc/spapr.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu, | ||
45 | int smt_threads) | ||
46 | { | ||
47 | int i, ret = 0; | ||
48 | - uint32_t servers_prop[smt_threads]; | ||
49 | - uint32_t gservers_prop[smt_threads * 2]; | ||
50 | + g_autofree uint32_t *servers_prop = g_new(uint32_t, smt_threads); | ||
51 | + g_autofree uint32_t *gservers_prop = g_new(uint32_t, smt_threads * 2); | ||
52 | int index = spapr_get_vcpu_id(cpu); | ||
53 | |||
54 | if (cpu->compat_pvr) { | ||
55 | @@ -XXX,XX +XXX,XX @@ static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu, | ||
56 | gservers_prop[i*2 + 1] = 0; | ||
57 | } | ||
58 | ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s", | ||
59 | - servers_prop, sizeof(servers_prop)); | ||
60 | + servers_prop, sizeof(*servers_prop) * smt_threads); | ||
61 | if (ret < 0) { | ||
62 | return ret; | ||
63 | } | ||
64 | ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s", | ||
65 | - gservers_prop, sizeof(gservers_prop)); | ||
66 | + gservers_prop, sizeof(*gservers_prop) * smt_threads * 2); | ||
67 | |||
68 | return ret; | ||
69 | } | ||
70 | diff --git a/hw/ppc/spapr_pci_nvlink2.c b/hw/ppc/spapr_pci_nvlink2.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/ppc/spapr_pci_nvlink2.c | ||
73 | +++ b/hw/ppc/spapr_pci_nvlink2.c | ||
74 | @@ -XXX,XX +XXX,XX @@ void spapr_phb_nvgpu_populate_pcidev_dt(PCIDevice *dev, void *fdt, int offset, | ||
75 | continue; | ||
76 | } | ||
77 | if (dev == nvslot->gpdev) { | ||
78 | - uint32_t npus[nvslot->linknum]; | ||
79 | + g_autofree uint32_t *npus = g_new(uint32_t, nvslot->linknum); | ||
80 | |||
81 | for (j = 0; j < nvslot->linknum; ++j) { | ||
82 | PCIDevice *npdev = nvslot->links[j].npdev; | ||
63 | -- | 83 | -- |
64 | 2.20.1 | 84 | 2.25.1 |
65 | 85 | ||
66 | 86 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | 3 | Use autofree heap allocation instead of variable-length |
4 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 4 | array on the stack. |
5 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
6 | Message-id: 20190412165416.7977-7-philmd@redhat.com | 7 | Acked-by: David Gibson <david@gibson.dropbear.id.au> |
8 | Reviewed-by: Greg Kurz <groug@kaod.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Message-id: 20220819153931.3147384-8-peter.maydell@linaro.org | ||
8 | --- | 11 | --- |
9 | include/hw/devices.h | 14 -------------- | 12 | hw/intc/xics.c | 2 +- |
10 | include/hw/misc/cbus.h | 32 ++++++++++++++++++++++++++++++++ | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
11 | hw/arm/nseries.c | 1 + | ||
12 | hw/misc/cbus.c | 2 +- | ||
13 | MAINTAINERS | 1 + | ||
14 | 5 files changed, 35 insertions(+), 15 deletions(-) | ||
15 | create mode 100644 include/hw/misc/cbus.h | ||
16 | 14 | ||
17 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 15 | diff --git a/hw/intc/xics.c b/hw/intc/xics.c |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/devices.h | 17 | --- a/hw/intc/xics.c |
20 | +++ b/include/hw/devices.h | 18 | +++ b/hw/intc/xics.c |
21 | @@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | 19 | @@ -XXX,XX +XXX,XX @@ static void ics_reset_irq(ICSIRQState *irq) |
22 | /* stellaris_input.c */ | 20 | static void ics_reset(DeviceState *dev) |
23 | void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | 21 | { |
24 | 22 | ICSState *ics = ICS(dev); | |
25 | -/* cbus.c */ | 23 | + g_autofree uint8_t *flags = g_malloc(ics->nr_irqs); |
26 | -typedef struct { | 24 | int i; |
27 | - qemu_irq clk; | 25 | - uint8_t flags[ics->nr_irqs]; |
28 | - qemu_irq dat; | 26 | |
29 | - qemu_irq sel; | 27 | for (i = 0; i < ics->nr_irqs; i++) { |
30 | -} CBus; | 28 | flags[i] = ics->irqs[i].flags; |
31 | -CBus *cbus_init(qemu_irq dat_out); | ||
32 | -void cbus_attach(CBus *bus, void *slave_opaque); | ||
33 | - | ||
34 | -void *retu_init(qemu_irq irq, int vilma); | ||
35 | -void *tahvo_init(qemu_irq irq, int betty); | ||
36 | - | ||
37 | -void retu_key_event(void *retu, int state); | ||
38 | - | ||
39 | #endif | ||
40 | diff --git a/include/hw/misc/cbus.h b/include/hw/misc/cbus.h | ||
41 | new file mode 100644 | ||
42 | index XXXXXXX..XXXXXXX | ||
43 | --- /dev/null | ||
44 | +++ b/include/hw/misc/cbus.h | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | +/* | ||
47 | + * CBUS three-pin bus and the Retu / Betty / Tahvo / Vilma / Avilma / | ||
48 | + * Hinku / Vinku / Ahne / Pihi chips used in various Nokia platforms. | ||
49 | + * Based on reverse-engineering of a linux driver. | ||
50 | + * | ||
51 | + * Copyright (C) 2008 Nokia Corporation | ||
52 | + * Written by Andrzej Zaborowski | ||
53 | + * | ||
54 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
55 | + * See the COPYING file in the top-level directory. | ||
56 | + */ | ||
57 | + | ||
58 | +#ifndef HW_MISC_CBUS_H | ||
59 | +#define HW_MISC_CBUS_H | ||
60 | + | ||
61 | +#include "hw/irq.h" | ||
62 | + | ||
63 | +typedef struct { | ||
64 | + qemu_irq clk; | ||
65 | + qemu_irq dat; | ||
66 | + qemu_irq sel; | ||
67 | +} CBus; | ||
68 | + | ||
69 | +CBus *cbus_init(qemu_irq dat_out); | ||
70 | +void cbus_attach(CBus *bus, void *slave_opaque); | ||
71 | + | ||
72 | +void *retu_init(qemu_irq irq, int vilma); | ||
73 | +void *tahvo_init(qemu_irq irq, int betty); | ||
74 | + | ||
75 | +void retu_key_event(void *retu, int state); | ||
76 | + | ||
77 | +#endif | ||
78 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/arm/nseries.c | ||
81 | +++ b/hw/arm/nseries.c | ||
82 | @@ -XXX,XX +XXX,XX @@ | ||
83 | #include "hw/i2c/i2c.h" | ||
84 | #include "hw/devices.h" | ||
85 | #include "hw/display/blizzard.h" | ||
86 | +#include "hw/misc/cbus.h" | ||
87 | #include "hw/misc/tmp105.h" | ||
88 | #include "hw/block/flash.h" | ||
89 | #include "hw/hw.h" | ||
90 | diff --git a/hw/misc/cbus.c b/hw/misc/cbus.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/hw/misc/cbus.c | ||
93 | +++ b/hw/misc/cbus.c | ||
94 | @@ -XXX,XX +XXX,XX @@ | ||
95 | #include "qemu/osdep.h" | ||
96 | #include "hw/hw.h" | ||
97 | #include "hw/irq.h" | ||
98 | -#include "hw/devices.h" | ||
99 | +#include "hw/misc/cbus.h" | ||
100 | #include "sysemu/sysemu.h" | ||
101 | |||
102 | //#define DEBUG | ||
103 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/MAINTAINERS | ||
106 | +++ b/MAINTAINERS | ||
107 | @@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c | ||
108 | F: hw/misc/cbus.c | ||
109 | F: hw/timer/twl92230.c | ||
110 | F: include/hw/display/blizzard.h | ||
111 | +F: include/hw/misc/cbus.h | ||
112 | |||
113 | Palm | ||
114 | M: Andrzej Zaborowski <balrogg@gmail.com> | ||
115 | -- | 29 | -- |
116 | 2.20.1 | 30 | 2.25.1 |
117 | 31 | ||
118 | 32 | diff view generated by jsdifflib |
1 | Enforce that for M-profile various FPSCR bits which are RES0 there | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | but have defined meanings on A-profile are never settable. This | ||
3 | ensures that M-profile code can't enable the A-profile behaviour | ||
4 | (notably vector length/stride handling) by accident. | ||
5 | 2 | ||
3 | Use autofree heap allocation instead of variable-length array on | ||
4 | the stack. Replace the snprintf() call by g_strdup_printf(). | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Message-id: 20220819153931.3147384-9-peter.maydell@linaro.org |
8 | Message-id: 20190416125744.27770-2-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | target/arm/vfp_helper.c | 8 ++++++++ | 11 | hw/i386/multiboot.c | 5 ++--- |
11 | 1 file changed, 8 insertions(+) | 12 | 1 file changed, 2 insertions(+), 3 deletions(-) |
12 | 13 | ||
13 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | 14 | diff --git a/hw/i386/multiboot.c b/hw/i386/multiboot.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/vfp_helper.c | 16 | --- a/hw/i386/multiboot.c |
16 | +++ b/target/arm/vfp_helper.c | 17 | +++ b/hw/i386/multiboot.c |
17 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | 18 | @@ -XXX,XX +XXX,XX @@ int load_multiboot(X86MachineState *x86ms, |
18 | val &= ~FPCR_FZ16; | 19 | uint8_t *mb_bootinfo_data; |
20 | uint32_t cmdline_len; | ||
21 | GList *mods = NULL; | ||
22 | + g_autofree char *kcmdline = NULL; | ||
23 | |||
24 | /* Ok, let's see if it is a multiboot image. | ||
25 | The header is 12x32bit long, so the latest entry may be 8192 - 48. */ | ||
26 | @@ -XXX,XX +XXX,XX @@ int load_multiboot(X86MachineState *x86ms, | ||
19 | } | 27 | } |
20 | 28 | ||
21 | + if (arm_feature(env, ARM_FEATURE_M)) { | 29 | /* Commandline support */ |
22 | + /* | 30 | - char kcmdline[strlen(kernel_filename) + strlen(kernel_cmdline) + 2]; |
23 | + * M profile FPSCR is RES0 for the QC, STRIDE, FZ16, LEN bits | 31 | - snprintf(kcmdline, sizeof(kcmdline), "%s %s", |
24 | + * and also for the trapped-exception-handling bits IxE. | 32 | - kernel_filename, kernel_cmdline); |
25 | + */ | 33 | + kcmdline = g_strdup_printf("%s %s", kernel_filename, kernel_cmdline); |
26 | + val &= 0xf7c0009f; | 34 | stl_p(bootinfo + MBI_CMDLINE, mb_add_cmdline(&mbs, kcmdline)); |
27 | + } | 35 | |
28 | + | 36 | stl_p(bootinfo + MBI_BOOTLOADER, mb_add_bootloader(&mbs, bootloader_name)); |
29 | /* | ||
30 | * We don't implement trapped exception handling, so the | ||
31 | * trap enable bits, IDE|IXE|UFE|OFE|DZE|IOE are all RAZ/WI (not RES0!) | ||
32 | -- | 37 | -- |
33 | 2.20.1 | 38 | 2.25.1 |
34 | 39 | ||
35 | 40 | diff view generated by jsdifflib |
1 | Handle floating point registers in exception entry. | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | This corresponds to the FP-specific parts of the pseudocode | ||
3 | functions ActivateException() and PushStack(). | ||
4 | 2 | ||
5 | We defer the code corresponding to UpdateFPCCR() to a later patch. | 3 | The compiler isn't clever enough to figure 'width' is a constant, |
4 | so help it by using a definitions instead. | ||
6 | 5 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Message-id: 20220819153931.3147384-10-peter.maydell@linaro.org |
9 | Message-id: 20190416125744.27770-11-peter.maydell@linaro.org | ||
10 | --- | 10 | --- |
11 | target/arm/helper.c | 98 +++++++++++++++++++++++++++++++++++++++++++-- | 11 | hw/usb/hcd-ohci.c | 7 ++++--- |
12 | 1 file changed, 95 insertions(+), 3 deletions(-) | 12 | 1 file changed, 4 insertions(+), 3 deletions(-) |
13 | 13 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/hw/usb/hcd-ohci.c b/hw/usb/hcd-ohci.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 16 | --- a/hw/usb/hcd-ohci.c |
17 | +++ b/target/arm/helper.c | 17 | +++ b/hw/usb/hcd-ohci.c |
18 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 18 | @@ -XXX,XX +XXX,XX @@ static int ohci_service_iso_td(OHCIState *ohci, struct ohci_ed *ed) |
19 | switch_v7m_security_state(env, targets_secure); | 19 | return 1; |
20 | write_v7m_control_spsel(env, 0); | 20 | } |
21 | arm_clear_exclusive(env); | 21 | |
22 | + /* Clear SFPA and FPCA (has no effect if no FPU) */ | 22 | +#define HEX_CHAR_PER_LINE 16 |
23 | + env->v7m.control[M_REG_S] &= | ||
24 | + ~(R_V7M_CONTROL_FPCA_MASK | R_V7M_CONTROL_SFPA_MASK); | ||
25 | /* Clear IT bits */ | ||
26 | env->condexec_bits = 0; | ||
27 | env->regs[14] = lr; | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
29 | uint32_t xpsr = xpsr_read(env); | ||
30 | uint32_t frameptr = env->regs[13]; | ||
31 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
32 | + uint32_t framesize; | ||
33 | + bool nsacr_cp10 = extract32(env->v7m.nsacr, 10, 1); | ||
34 | + | 23 | + |
35 | + if ((env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) && | 24 | static void ohci_td_pkt(const char *msg, const uint8_t *buf, size_t len) |
36 | + (env->v7m.secure || nsacr_cp10)) { | 25 | { |
37 | + if (env->v7m.secure && | 26 | bool print16; |
38 | + env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK) { | 27 | bool printall; |
39 | + framesize = 0xa8; | 28 | - const int width = 16; |
40 | + } else { | 29 | int i; |
41 | + framesize = 0x68; | 30 | - char tmp[3 * width + 1]; |
42 | + } | 31 | + char tmp[3 * HEX_CHAR_PER_LINE + 1]; |
43 | + } else { | 32 | char *p = tmp; |
44 | + framesize = 0x20; | 33 | |
45 | + } | 34 | print16 = !!trace_event_get_state_backends(TRACE_USB_OHCI_TD_PKT_SHORT); |
46 | 35 | @@ -XXX,XX +XXX,XX @@ static void ohci_td_pkt(const char *msg, const uint8_t *buf, size_t len) | |
47 | /* Align stack pointer if the guest wants that */ | ||
48 | if ((frameptr & 4) && | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
50 | xpsr |= XPSR_SPREALIGN; | ||
51 | } | 36 | } |
52 | 37 | ||
53 | - frameptr -= 0x20; | 38 | for (i = 0; ; i++) { |
54 | + xpsr &= ~XPSR_SFPA; | 39 | - if (i && (!(i % width) || (i == len))) { |
55 | + if (env->v7m.secure && | 40 | + if (i && (!(i % HEX_CHAR_PER_LINE) || (i == len))) { |
56 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | 41 | if (!printall) { |
57 | + xpsr |= XPSR_SFPA; | 42 | trace_usb_ohci_td_pkt_short(msg, tmp); |
58 | + } | 43 | break; |
59 | + | ||
60 | + frameptr -= framesize; | ||
61 | |||
62 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
63 | uint32_t limit = v7m_sp_limit(env); | ||
64 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
65 | v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
66 | v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
67 | |||
68 | + if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) { | ||
69 | + /* FPU is active, try to save its registers */ | ||
70 | + bool fpccr_s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
71 | + bool lspact = env->v7m.fpccr[fpccr_s] & R_V7M_FPCCR_LSPACT_MASK; | ||
72 | + | ||
73 | + if (lspact && arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
74 | + qemu_log_mask(CPU_LOG_INT, | ||
75 | + "...SecureFault because LSPACT and FPCA both set\n"); | ||
76 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
77 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
78 | + } else if (!env->v7m.secure && !nsacr_cp10) { | ||
79 | + qemu_log_mask(CPU_LOG_INT, | ||
80 | + "...Secure UsageFault with CFSR.NOCP because " | ||
81 | + "NSACR.CP10 prevents stacking FP regs\n"); | ||
82 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S); | ||
83 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
84 | + } else { | ||
85 | + if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) { | ||
86 | + /* Lazy stacking disabled, save registers now */ | ||
87 | + int i; | ||
88 | + bool cpacr_pass = v7m_cpacr_pass(env, env->v7m.secure, | ||
89 | + arm_current_el(env) != 0); | ||
90 | + | ||
91 | + if (stacked_ok && !cpacr_pass) { | ||
92 | + /* | ||
93 | + * Take UsageFault if CPACR forbids access. The pseudocode | ||
94 | + * here does a full CheckCPEnabled() but we know the NSACR | ||
95 | + * check can never fail as we have already handled that. | ||
96 | + */ | ||
97 | + qemu_log_mask(CPU_LOG_INT, | ||
98 | + "...UsageFault with CFSR.NOCP because " | ||
99 | + "CPACR.CP10 prevents stacking FP regs\n"); | ||
100 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
101 | + env->v7m.secure); | ||
102 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | ||
103 | + stacked_ok = false; | ||
104 | + } | ||
105 | + | ||
106 | + for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
107 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
108 | + uint32_t faddr = frameptr + 0x20 + 4 * i; | ||
109 | + uint32_t slo = extract64(dn, 0, 32); | ||
110 | + uint32_t shi = extract64(dn, 32, 32); | ||
111 | + | ||
112 | + if (i >= 16) { | ||
113 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
114 | + } | ||
115 | + stacked_ok = stacked_ok && | ||
116 | + v7m_stack_write(cpu, faddr, slo, mmu_idx, false) && | ||
117 | + v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false); | ||
118 | + } | ||
119 | + stacked_ok = stacked_ok && | ||
120 | + v7m_stack_write(cpu, frameptr + 0x60, | ||
121 | + vfp_get_fpscr(env), mmu_idx, false); | ||
122 | + if (cpacr_pass) { | ||
123 | + for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
124 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
125 | + } | ||
126 | + vfp_set_fpscr(env, 0); | ||
127 | + } | ||
128 | + } else { | ||
129 | + /* Lazy stacking enabled, save necessary info to stack later */ | ||
130 | + /* TODO : equivalent of UpdateFPCCR() pseudocode */ | ||
131 | + } | ||
132 | + } | ||
133 | + } | ||
134 | + | ||
135 | /* | ||
136 | * If we broke a stack limit then SP was already updated earlier; | ||
137 | * otherwise we update SP regardless of whether any of the stack | ||
138 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
139 | |||
140 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
141 | lr = R_V7M_EXCRET_RES1_MASK | | ||
142 | - R_V7M_EXCRET_DCRS_MASK | | ||
143 | - R_V7M_EXCRET_FTYPE_MASK; | ||
144 | + R_V7M_EXCRET_DCRS_MASK; | ||
145 | /* The S bit indicates whether we should return to Secure | ||
146 | * or NonSecure (ie our current state). | ||
147 | * The ES bit indicates whether we're taking this exception | ||
148 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
149 | if (env->v7m.secure) { | ||
150 | lr |= R_V7M_EXCRET_S_MASK; | ||
151 | } | ||
152 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) { | ||
153 | + lr |= R_V7M_EXCRET_FTYPE_MASK; | ||
154 | + } | ||
155 | } else { | ||
156 | lr = R_V7M_EXCRET_RES1_MASK | | ||
157 | R_V7M_EXCRET_S_MASK | | ||
158 | -- | 44 | -- |
159 | 2.20.1 | 45 | 2.25.1 |
160 | 46 | ||
161 | 47 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This device is used by both ARM (BCM2836, for raspi2) and AArch64 | 3 | Use autofree heap allocation instead of variable-length |
4 | (BCM2837, for raspi3) targets, and is not CPU-specific. | 4 | array on the stack. |
5 | Move it to common object, so we build it once for all targets. | ||
6 | 5 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | Message-id: 20190427133028.12874-1-philmd@redhat.com | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Message-id: 20220819153931.3147384-11-peter.maydell@linaro.org | ||
11 | --- | 10 | --- |
12 | hw/dma/Makefile.objs | 2 +- | 11 | ui/curses.c | 2 +- |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 13 | ||
15 | diff --git a/hw/dma/Makefile.objs b/hw/dma/Makefile.objs | 14 | diff --git a/ui/curses.c b/ui/curses.c |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/dma/Makefile.objs | 16 | --- a/ui/curses.c |
18 | +++ b/hw/dma/Makefile.objs | 17 | +++ b/ui/curses.c |
19 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XLNX_ZYNQMP_ARM) += xlnx-zdma.o | 18 | @@ -XXX,XX +XXX,XX @@ static void curses_update(DisplayChangeListener *dcl, |
20 | 19 | int x, int y, int w, int h) | |
21 | obj-$(CONFIG_OMAP) += omap_dma.o soc_dma.o | 20 | { |
22 | obj-$(CONFIG_PXA2XX) += pxa2xx_dma.o | 21 | console_ch_t *line; |
23 | -obj-$(CONFIG_RASPI) += bcm2835_dma.o | 22 | - cchar_t curses_line[width]; |
24 | +common-obj-$(CONFIG_RASPI) += bcm2835_dma.o | 23 | + g_autofree cchar_t *curses_line = g_new(cchar_t, width); |
24 | wchar_t wch[CCHARW_MAX]; | ||
25 | attr_t attrs; | ||
26 | short colors; | ||
25 | -- | 27 | -- |
26 | 2.20.1 | 28 | 2.25.1 |
27 | 29 | ||
28 | 30 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 3 | Use autofree heap allocation instead of variable-length |
4 | array on the stack. | ||
5 | |||
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
5 | Message-id: 20190412165416.7977-5-philmd@redhat.com | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Message-id: 20220819153931.3147384-12-peter.maydell@linaro.org | ||
7 | --- | 10 | --- |
8 | include/hw/devices.h | 6 ------ | 11 | tests/unit/test-vmstate.c | 7 +++---- |
9 | include/hw/display/tc6393xb.h | 24 ++++++++++++++++++++++++ | 12 | 1 file changed, 3 insertions(+), 4 deletions(-) |
10 | hw/arm/tosa.c | 2 +- | ||
11 | hw/display/tc6393xb.c | 2 +- | ||
12 | MAINTAINERS | 1 + | ||
13 | 5 files changed, 27 insertions(+), 8 deletions(-) | ||
14 | create mode 100644 include/hw/display/tc6393xb.h | ||
15 | 13 | ||
16 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 14 | diff --git a/tests/unit/test-vmstate.c b/tests/unit/test-vmstate.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/devices.h | 16 | --- a/tests/unit/test-vmstate.c |
19 | +++ b/include/hw/devices.h | 17 | +++ b/tests/unit/test-vmstate.c |
20 | @@ -XXX,XX +XXX,XX @@ void *tahvo_init(qemu_irq irq, int betty); | 18 | @@ -XXX,XX +XXX,XX @@ static void save_buffer(const uint8_t *buf, size_t buf_size) |
21 | 19 | static void compare_vmstate(const uint8_t *wire, size_t size) | |
22 | void retu_key_event(void *retu, int state); | 20 | { |
23 | 21 | QEMUFile *f = open_test_file(false); | |
24 | -/* tc6393xb.c */ | 22 | - uint8_t result[size]; |
25 | -typedef struct TC6393xbState TC6393xbState; | 23 | + g_autofree uint8_t *result = g_malloc(size); |
26 | -TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | 24 | |
27 | - uint32_t base, qemu_irq irq); | 25 | /* read back as binary */ |
28 | -qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | 26 | |
29 | - | 27 | - g_assert_cmpint(qemu_get_buffer(f, result, sizeof(result)), ==, |
30 | #endif | 28 | - sizeof(result)); |
31 | diff --git a/include/hw/display/tc6393xb.h b/include/hw/display/tc6393xb.h | 29 | + g_assert_cmpint(qemu_get_buffer(f, result, size), ==, size); |
32 | new file mode 100644 | 30 | g_assert(!qemu_file_get_error(f)); |
33 | index XXXXXXX..XXXXXXX | 31 | |
34 | --- /dev/null | 32 | /* Compare that what is on the file is the same that what we |
35 | +++ b/include/hw/display/tc6393xb.h | 33 | expected to be there */ |
36 | @@ -XXX,XX +XXX,XX @@ | 34 | - SUCCESS(memcmp(result, wire, sizeof(result))); |
37 | +/* | 35 | + SUCCESS(memcmp(result, wire, size)); |
38 | + * Toshiba TC6393XB I/O Controller. | 36 | |
39 | + * Found in Sharp Zaurus SL-6000 (tosa) or some | 37 | /* Must reach EOF */ |
40 | + * Toshiba e-Series PDAs. | 38 | qemu_get_byte(f); |
41 | + * | ||
42 | + * Copyright (c) 2007 Hervé Poussineau | ||
43 | + * | ||
44 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
45 | + * See the COPYING file in the top-level directory. | ||
46 | + */ | ||
47 | + | ||
48 | +#ifndef HW_DISPLAY_TC6393XB_H | ||
49 | +#define HW_DISPLAY_TC6393XB_H | ||
50 | + | ||
51 | +#include "exec/memory.h" | ||
52 | +#include "hw/irq.h" | ||
53 | + | ||
54 | +typedef struct TC6393xbState TC6393xbState; | ||
55 | + | ||
56 | +TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | ||
57 | + uint32_t base, qemu_irq irq); | ||
58 | +qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | ||
59 | + | ||
60 | +#endif | ||
61 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/arm/tosa.c | ||
64 | +++ b/hw/arm/tosa.c | ||
65 | @@ -XXX,XX +XXX,XX @@ | ||
66 | #include "hw/hw.h" | ||
67 | #include "hw/arm/pxa.h" | ||
68 | #include "hw/arm/arm.h" | ||
69 | -#include "hw/devices.h" | ||
70 | #include "hw/arm/sharpsl.h" | ||
71 | #include "hw/pcmcia.h" | ||
72 | #include "hw/boards.h" | ||
73 | +#include "hw/display/tc6393xb.h" | ||
74 | #include "hw/i2c/i2c.h" | ||
75 | #include "hw/ssi/ssi.h" | ||
76 | #include "hw/sysbus.h" | ||
77 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/hw/display/tc6393xb.c | ||
80 | +++ b/hw/display/tc6393xb.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qapi/error.h" | ||
83 | #include "qemu/host-utils.h" | ||
84 | #include "hw/hw.h" | ||
85 | -#include "hw/devices.h" | ||
86 | +#include "hw/display/tc6393xb.h" | ||
87 | #include "hw/block/flash.h" | ||
88 | #include "ui/console.h" | ||
89 | #include "ui/pixel_ops.h" | ||
90 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/MAINTAINERS | ||
93 | +++ b/MAINTAINERS | ||
94 | @@ -XXX,XX +XXX,XX @@ F: hw/misc/mst_fpga.c | ||
95 | F: hw/misc/max111x.c | ||
96 | F: include/hw/arm/pxa.h | ||
97 | F: include/hw/arm/sharpsl.h | ||
98 | +F: include/hw/display/tc6393xb.h | ||
99 | |||
100 | SABRELITE / i.MX6 | ||
101 | M: Peter Maydell <peter.maydell@linaro.org> | ||
102 | -- | 39 | -- |
103 | 2.20.1 | 40 | 2.25.1 |
104 | 41 | ||
105 | 42 | diff view generated by jsdifflib |
1 | The M-profile FPCCR.ASPEN bit indicates that automatic floating-point | 1 | Shellcheck correctly reports that we set python_version and never use |
---|---|---|---|
2 | context preservation is enabled. Before executing any floating-point | 2 | it. This is a leftover from commit f9332757898a7: we used to use |
3 | instruction, if FPCCR.ASPEN is set and the CONTROL FPCA/SFPA bits | 3 | python_version purely to as part of the summary information printed |
4 | indicate that there is no active floating point context then we | 4 | at the end of a configure run, and that commit changed to printing |
5 | must create a new context (by initializing FPSCR and setting | 5 | the information from meson (which looks up the python version |
6 | FPCA/SFPA to indicate that the context is now active). In the | 6 | itself). Remove the unused variable. |
7 | pseudocode this is handled by ExecuteFPCheck(). | ||
8 | |||
9 | Implement this with a new TB flag which tracks whether we | ||
10 | need to create a new FP context. | ||
11 | 7 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
14 | Message-id: 20190416125744.27770-20-peter.maydell@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Message-id: 20220825150703.4074125-2-peter.maydell@linaro.org | ||
15 | --- | 12 | --- |
16 | target/arm/cpu.h | 2 ++ | 13 | configure | 3 --- |
17 | target/arm/translate.h | 1 + | 14 | 1 file changed, 3 deletions(-) |
18 | target/arm/helper.c | 13 +++++++++++++ | ||
19 | target/arm/translate.c | 29 +++++++++++++++++++++++++++++ | ||
20 | 4 files changed, 45 insertions(+) | ||
21 | 15 | ||
22 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/configure b/configure |
23 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100755 |
24 | --- a/target/arm/cpu.h | 18 | --- a/configure |
25 | +++ b/target/arm/cpu.h | 19 | +++ b/configure |
26 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | 20 | @@ -XXX,XX +XXX,XX @@ if ! $python -c 'import sys; sys.exit(sys.version_info < (3,6))'; then |
27 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | 21 | "Use --python=/path/to/python to specify a supported Python." |
28 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | 22 | fi |
29 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 23 | |
30 | +/* For M profile only, set if we must create a new FP context */ | 24 | -# Preserve python version since some functionality is dependent on it |
31 | +FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) | 25 | -python_version=$($python -c 'import sys; print("%d.%d.%d" % (sys.version_info[0], sys.version_info[1], sys.version_info[2]))' 2>/dev/null) |
32 | /* For M profile only, set if FPCCR.S does not match current security state */ | 26 | - |
33 | FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) | 27 | # Suppress writing compiled files |
34 | /* For M profile only, Handler (ie not Thread) mode */ | 28 | python="$python -B" |
35 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/translate.h | ||
38 | +++ b/target/arm/translate.h | ||
39 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
40 | bool v8m_secure; /* true if v8M and we're in Secure mode */ | ||
41 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | ||
42 | bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ | ||
43 | + bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */ | ||
44 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | ||
45 | * so that top level loop can generate correct syndrome information. | ||
46 | */ | ||
47 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/helper.c | ||
50 | +++ b/target/arm/helper.c | ||
51 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
52 | flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
53 | } | ||
54 | |||
55 | + if (arm_feature(env, ARM_FEATURE_M) && | ||
56 | + (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | ||
57 | + (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | ||
58 | + (env->v7m.secure && | ||
59 | + !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | ||
60 | + /* | ||
61 | + * ASPEN is set, but FPCA/SFPA indicate that there is no active | ||
62 | + * FP context; we must create a new FP context before executing | ||
63 | + * any FP insn. | ||
64 | + */ | ||
65 | + flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
66 | + } | ||
67 | + | ||
68 | *pflags = flags; | ||
69 | *cs_base = 0; | ||
70 | } | ||
71 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/translate.c | ||
74 | +++ b/target/arm/translate.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
76 | /* Don't need to do this for any further FP insns in this TB */ | ||
77 | s->v8m_fpccr_s_wrong = false; | ||
78 | } | ||
79 | + | ||
80 | + if (s->v7m_new_fp_ctxt_needed) { | ||
81 | + /* | ||
82 | + * Create new FP context by updating CONTROL.FPCA, CONTROL.SFPA | ||
83 | + * and the FPSCR. | ||
84 | + */ | ||
85 | + TCGv_i32 control, fpscr; | ||
86 | + uint32_t bits = R_V7M_CONTROL_FPCA_MASK; | ||
87 | + | ||
88 | + fpscr = load_cpu_field(v7m.fpdscr[s->v8m_secure]); | ||
89 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
90 | + tcg_temp_free_i32(fpscr); | ||
91 | + /* | ||
92 | + * We don't need to arrange to end the TB, because the only | ||
93 | + * parts of FPSCR which we cache in the TB flags are the VECLEN | ||
94 | + * and VECSTRIDE, and those don't exist for M-profile. | ||
95 | + */ | ||
96 | + | ||
97 | + if (s->v8m_secure) { | ||
98 | + bits |= R_V7M_CONTROL_SFPA_MASK; | ||
99 | + } | ||
100 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
101 | + tcg_gen_ori_i32(control, control, bits); | ||
102 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
103 | + /* Don't need to do this for any further FP insns in this TB */ | ||
104 | + s->v7m_new_fp_ctxt_needed = false; | ||
105 | + } | ||
106 | } | ||
107 | |||
108 | if (extract32(insn, 28, 4) == 0xf) { | ||
109 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
110 | regime_is_secure(env, dc->mmu_idx); | ||
111 | dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); | ||
112 | dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
113 | + dc->v7m_new_fp_ctxt_needed = | ||
114 | + FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); | ||
115 | dc->cp_regs = cpu->cp_regs; | ||
116 | dc->features = env->features; | ||
117 | 29 | ||
118 | -- | 30 | -- |
119 | 2.20.1 | 31 | 2.25.1 |
120 | 32 | ||
121 | 33 | diff view generated by jsdifflib |
1 | For v8M floating point support, transitions from Secure | 1 | The meson_args variable was added in commit 3b4da13293482134b, but |
---|---|---|---|
2 | to Non-secure state via BLNS and BLXNS must clear the | 2 | was not used in that commit and isn't used today. Delete the |
3 | CONTROL.SFPA bit. (This corresponds to the pseudocode | 3 | unnecessary assignment. |
4 | BranchToNS() function.) | ||
5 | 4 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
8 | Message-id: 20190416125744.27770-13-peter.maydell@linaro.org | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 20220825150703.4074125-3-peter.maydell@linaro.org | ||
9 | --- | 9 | --- |
10 | target/arm/helper.c | 4 ++++ | 10 | configure | 1 - |
11 | 1 file changed, 4 insertions(+) | 11 | 1 file changed, 1 deletion(-) |
12 | 12 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/configure b/configure |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100755 |
15 | --- a/target/arm/helper.c | 15 | --- a/configure |
16 | +++ b/target/arm/helper.c | 16 | +++ b/configure |
17 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | 17 | @@ -XXX,XX +XXX,XX @@ pie="" |
18 | /* translate.c should have made BXNS UNDEF unless we're secure */ | 18 | coroutine="" |
19 | assert(env->v7m.secure); | 19 | plugins="$default_feature" |
20 | 20 | meson="" | |
21 | + if (!(dest & 1)) { | 21 | -meson_args="" |
22 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | 22 | ninja="" |
23 | + } | 23 | bindir="bin" |
24 | switch_v7m_security_state(env, dest & 1); | 24 | skip_meson=no |
25 | env->thumb = 1; | ||
26 | env->regs[15] = dest & ~1; | ||
27 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
28 | */ | ||
29 | write_v7m_exception(env, 1); | ||
30 | } | ||
31 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
32 | switch_v7m_security_state(env, 0); | ||
33 | env->thumb = 1; | ||
34 | env->regs[15] = dest; | ||
35 | -- | 25 | -- |
36 | 2.20.1 | 26 | 2.25.1 |
37 | 27 | ||
38 | 28 | diff view generated by jsdifflib |
1 | In the v7M architecture, if an exception is generated in the process | 1 | This commit adds quotes in some places which: |
---|---|---|---|
2 | of doing the lazy stacking of FP registers, the handling of | 2 | * are spotted by shellcheck |
3 | possible escalation to HardFault is treated differently to the normal | 3 | * are obviously incorrect |
4 | approach: it works based on the saved information about exception | 4 | * are easy to fix just by adding the quotes |
5 | readiness that was stored in the FPCCR when the stack frame was | 5 | |
6 | created. Provide a new function armv7m_nvic_set_pending_lazyfp() | 6 | It doesn't attempt fix all of the places shellcheck finds errors, |
7 | which pends exceptions during lazy stacking, and implements | 7 | or even all the ones which are easy to fix. It's just a random |
8 | this logic. | 8 | sampling which is hopefully easy to review and which cuts |
9 | 9 | down the size of the problem for next time somebody wants to | |
10 | This corresponds to the pseudocode TakePreserveFPException(). | 10 | try to look at shellcheck errors. |
11 | 11 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
14 | Message-id: 20190416125744.27770-22-peter.maydell@linaro.org | 14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
15 | Message-id: 20220825150703.4074125-4-peter.maydell@linaro.org | ||
15 | --- | 16 | --- |
16 | target/arm/cpu.h | 12 ++++++ | 17 | configure | 64 +++++++++++++++++++++++++++---------------------------- |
17 | hw/intc/armv7m_nvic.c | 96 +++++++++++++++++++++++++++++++++++++++++++ | 18 | 1 file changed, 32 insertions(+), 32 deletions(-) |
18 | 2 files changed, 108 insertions(+) | 19 | |
19 | 20 | diff --git a/configure b/configure | |
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 21 | index XXXXXXX..XXXXXXX 100755 |
21 | index XXXXXXX..XXXXXXX 100644 | 22 | --- a/configure |
22 | --- a/target/arm/cpu.h | 23 | +++ b/configure |
23 | +++ b/target/arm/cpu.h | 24 | @@ -XXX,XX +XXX,XX @@ GNUmakefile: ; |
24 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 25 | |
25 | * a different exception). | 26 | EOF |
26 | */ | 27 | cd build |
27 | void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | 28 | - exec $source_path/configure "$@" |
28 | +/** | 29 | + exec "$source_path/configure" "$@" |
29 | + * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending | 30 | fi |
30 | + * @opaque: the NVIC | 31 | |
31 | + * @irq: the exception number to mark pending | 32 | # Temporary directory used for files created while |
32 | + * @secure: false for non-banked exceptions or for the nonsecure | 33 | @@ -XXX,XX +XXX,XX @@ meson_option_build_array() { |
33 | + * version of a banked exception, true for the secure version of a banked | 34 | printf ']\n' |
34 | + * exception. | ||
35 | + * | ||
36 | + * Similar to armv7m_nvic_set_pending(), but specifically for exceptions | ||
37 | + * generated in the course of lazy stacking of FP registers. | ||
38 | + */ | ||
39 | +void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure); | ||
40 | /** | ||
41 | * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
42 | * exception, and whether it targets Secure state | ||
43 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/intc/armv7m_nvic.c | ||
46 | +++ b/hw/intc/armv7m_nvic.c | ||
47 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | ||
48 | do_armv7m_nvic_set_pending(opaque, irq, secure, true); | ||
49 | } | 35 | } |
50 | 36 | ||
51 | +void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) | 37 | -. $source_path/scripts/meson-buildoptions.sh |
52 | +{ | 38 | +. "$source_path/scripts/meson-buildoptions.sh" |
53 | + /* | 39 | |
54 | + * Pend an exception during lazy FP stacking. This differs | 40 | meson_options= |
55 | + * from the usual exception pending because the logic for | 41 | meson_option_add() { |
56 | + * whether we should escalate depends on the saved context | 42 | @@ -XXX,XX +XXX,XX @@ for opt do |
57 | + * in the FPCCR register, not on the current state of the CPU/NVIC. | 43 | case "$opt" in |
58 | + */ | 44 | --help|-h) show_help=yes |
59 | + NVICState *s = (NVICState *)opaque; | 45 | ;; |
60 | + bool banked = exc_is_banked(irq); | 46 | - --version|-V) exec cat $source_path/VERSION |
61 | + VecInfo *vec; | 47 | + --version|-V) exec cat "$source_path/VERSION" |
62 | + bool targets_secure; | 48 | ;; |
63 | + bool escalate = false; | 49 | --prefix=*) prefix="$optarg" |
64 | + /* | 50 | ;; |
65 | + * We will only look at bits in fpccr if this is a banked exception | 51 | @@ -XXX,XX +XXX,XX @@ default_target_list="" |
66 | + * (in which case 'secure' tells us whether it is the S or NS version). | 52 | mak_wilds="" |
67 | + * All the bits for the non-banked exceptions are in fpccr_s. | 53 | |
68 | + */ | 54 | if [ "$linux_user" != no ]; then |
69 | + uint32_t fpccr_s = s->cpu->env.v7m.fpccr[M_REG_S]; | 55 | - if [ "$targetos" = linux ] && [ -d $source_path/linux-user/include/host/$cpu ]; then |
70 | + uint32_t fpccr = s->cpu->env.v7m.fpccr[secure]; | 56 | + if [ "$targetos" = linux ] && [ -d "$source_path/linux-user/include/host/$cpu" ]; then |
71 | + | 57 | linux_user=yes |
72 | + assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | 58 | elif [ "$linux_user" = yes ]; then |
73 | + assert(!secure || banked); | 59 | error_exit "linux-user not supported on this architecture" |
74 | + | 60 | @@ -XXX,XX +XXX,XX @@ if [ "$bsd_user" != no ]; then |
75 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | 61 | if [ "$bsd_user" = "" ]; then |
76 | + | 62 | test $targetos = freebsd && bsd_user=yes |
77 | + targets_secure = banked ? secure : exc_targets_secure(s, irq); | 63 | fi |
78 | + | 64 | - if [ "$bsd_user" = yes ] && ! [ -d $source_path/bsd-user/$targetos ]; then |
79 | + switch (irq) { | 65 | + if [ "$bsd_user" = yes ] && ! [ -d "$source_path/bsd-user/$targetos" ]; then |
80 | + case ARMV7M_EXCP_DEBUG: | 66 | error_exit "bsd-user not supported on this host OS" |
81 | + if (!(fpccr_s & R_V7M_FPCCR_MONRDY_MASK)) { | 67 | fi |
82 | + /* Ignore DebugMonitor exception */ | 68 | fi |
83 | + return; | 69 | @@ -XXX,XX +XXX,XX @@ python="$python -B" |
84 | + } | 70 | if test -z "$meson"; then |
85 | + break; | 71 | if test "$explicit_python" = no && has meson && version_ge "$(meson --version)" 0.59.3; then |
86 | + case ARMV7M_EXCP_MEM: | 72 | meson=meson |
87 | + escalate = !(fpccr & R_V7M_FPCCR_MMRDY_MASK); | 73 | - elif test $git_submodules_action != 'ignore' ; then |
88 | + break; | 74 | + elif test "$git_submodules_action" != 'ignore' ; then |
89 | + case ARMV7M_EXCP_USAGE: | 75 | meson=git |
90 | + escalate = !(fpccr & R_V7M_FPCCR_UFRDY_MASK); | 76 | elif test -e "${source_path}/meson/meson.py" ; then |
91 | + break; | 77 | meson=internal |
92 | + case ARMV7M_EXCP_BUS: | 78 | @@ -XXX,XX +XXX,XX @@ esac |
93 | + escalate = !(fpccr_s & R_V7M_FPCCR_BFRDY_MASK); | 79 | container="no" |
94 | + break; | 80 | if test $use_containers = "yes"; then |
95 | + case ARMV7M_EXCP_SECURE: | 81 | if has "docker" || has "podman"; then |
96 | + escalate = !(fpccr_s & R_V7M_FPCCR_SFRDY_MASK); | 82 | - container=$($python $source_path/tests/docker/docker.py probe) |
97 | + break; | 83 | + container=$($python "$source_path"/tests/docker/docker.py probe) |
98 | + default: | 84 | fi |
99 | + g_assert_not_reached(); | 85 | fi |
100 | + } | 86 | |
101 | + | 87 | @@ -XXX,XX +XXX,XX @@ if test "$QEMU_GA_DISTRO" = ""; then |
102 | + if (escalate) { | 88 | QEMU_GA_DISTRO=Linux |
103 | + /* | 89 | fi |
104 | + * Escalate to HardFault: faults that initially targeted Secure | 90 | if test "$QEMU_GA_VERSION" = ""; then |
105 | + * continue to do so, even if HF normally targets NonSecure. | 91 | - QEMU_GA_VERSION=$(cat $source_path/VERSION) |
106 | + */ | 92 | + QEMU_GA_VERSION=$(cat "$source_path"/VERSION) |
107 | + irq = ARMV7M_EXCP_HARD; | 93 | fi |
108 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && | 94 | |
109 | + (targets_secure || | 95 | |
110 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK))) { | 96 | @@ -XXX,XX +XXX,XX @@ fi |
111 | + vec = &s->sec_vectors[irq]; | 97 | for target in $target_list; do |
112 | + } else { | 98 | target_dir="$target" |
113 | + vec = &s->vectors[irq]; | 99 | target_name=$(echo $target | cut -d '-' -f 1)$EXESUF |
114 | + } | 100 | - mkdir -p $target_dir |
115 | + } | 101 | + mkdir -p "$target_dir" |
116 | + | 102 | case $target in |
117 | + if (!vec->enabled || | 103 | *-user) symlink "../qemu-$target_name" "$target_dir/qemu-$target_name" ;; |
118 | + nvic_exec_prio(s) <= exc_group_prio(s, vec->prio, secure)) { | 104 | *) symlink "../qemu-system-$target_name" "$target_dir/qemu-system-$target_name" ;; |
119 | + if (!(fpccr_s & R_V7M_FPCCR_HFRDY_MASK)) { | 105 | @@ -XXX,XX +XXX,XX @@ for target in $target_list; do |
120 | + /* | 106 | config_target_mak=tests/tcg/config-$target.mak |
121 | + * We want to escalate to HardFault but the context the | 107 | |
122 | + * FP state belongs to prevents the exception pre-empting. | 108 | echo "# Automatically generated by configure - do not modify" > $config_target_mak |
123 | + */ | 109 | - echo "TARGET_NAME=$arch" >> $config_target_mak |
124 | + cpu_abort(&s->cpu->parent_obj, | 110 | + echo "TARGET_NAME=$arch" >> "$config_target_mak" |
125 | + "Lockup: can't escalate to HardFault during " | 111 | case $target in |
126 | + "lazy FP register stacking\n"); | 112 | xtensa*-linux-user) |
127 | + } | 113 | # the toolchain is not complete with headers, only build softmmu tests |
128 | + } | 114 | continue |
129 | + | 115 | ;; |
130 | + if (escalate) { | 116 | *-softmmu) |
131 | + s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | 117 | - test -f $source_path/tests/tcg/$arch/Makefile.softmmu-target || continue |
132 | + } | 118 | + test -f "$source_path/tests/tcg/$arch/Makefile.softmmu-target" || continue |
133 | + if (!vec->pending) { | 119 | qemu="qemu-system-$arch" |
134 | + vec->pending = 1; | 120 | ;; |
135 | + /* | 121 | *-linux-user|*-bsd-user) |
136 | + * We do not call nvic_irq_update(), because we know our caller | 122 | @@ -XXX,XX +XXX,XX @@ for target in $target_list; do |
137 | + * is going to handle causing us to take the exception by | 123 | # compilers is a requirememt for adding a new test that needs a |
138 | + * raising EXCP_LAZYFP, so raising the IRQ line would be | 124 | # compiler feature. |
139 | + * pointless extra work. We just need to recompute the | 125 | |
140 | + * priorities so that armv7m_nvic_can_take_pending_exception() | 126 | - echo "BUILD_STATIC=$build_static" >> $config_target_mak |
141 | + * returns the right answer. | 127 | - write_target_makefile >> $config_target_mak |
142 | + */ | 128 | + echo "BUILD_STATIC=$build_static" >> "$config_target_mak" |
143 | + nvic_recompute_state(s); | 129 | + write_target_makefile >> "$config_target_mak" |
144 | + } | 130 | case $target in |
145 | +} | 131 | aarch64-*) |
146 | + | 132 | if do_compiler "$target_cc" $target_cflags \ |
147 | /* Make pending IRQ active. */ | 133 | -march=armv8.1-a+sve -o $TMPE $TMPC; then |
148 | void armv7m_nvic_acknowledge_irq(void *opaque) | 134 | - echo "CROSS_CC_HAS_SVE=y" >> $config_target_mak |
149 | { | 135 | + echo "CROSS_CC_HAS_SVE=y" >> "$config_target_mak" |
136 | fi | ||
137 | if do_compiler "$target_cc" $target_cflags \ | ||
138 | -march=armv8.1-a+sve2 -o $TMPE $TMPC; then | ||
139 | - echo "CROSS_CC_HAS_SVE2=y" >> $config_target_mak | ||
140 | + echo "CROSS_CC_HAS_SVE2=y" >> "$config_target_mak" | ||
141 | fi | ||
142 | if do_compiler "$target_cc" $target_cflags \ | ||
143 | -march=armv8.3-a -o $TMPE $TMPC; then | ||
144 | - echo "CROSS_CC_HAS_ARMV8_3=y" >> $config_target_mak | ||
145 | + echo "CROSS_CC_HAS_ARMV8_3=y" >> "$config_target_mak" | ||
146 | fi | ||
147 | if do_compiler "$target_cc" $target_cflags \ | ||
148 | -mbranch-protection=standard -o $TMPE $TMPC; then | ||
149 | - echo "CROSS_CC_HAS_ARMV8_BTI=y" >> $config_target_mak | ||
150 | + echo "CROSS_CC_HAS_ARMV8_BTI=y" >> "$config_target_mak" | ||
151 | fi | ||
152 | if do_compiler "$target_cc" $target_cflags \ | ||
153 | -march=armv8.5-a+memtag -o $TMPE $TMPC; then | ||
154 | - echo "CROSS_CC_HAS_ARMV8_MTE=y" >> $config_target_mak | ||
155 | + echo "CROSS_CC_HAS_ARMV8_MTE=y" >> "$config_target_mak" | ||
156 | fi | ||
157 | ;; | ||
158 | ppc*) | ||
159 | if do_compiler "$target_cc" $target_cflags \ | ||
160 | -mpower8-vector -o $TMPE $TMPC; then | ||
161 | - echo "CROSS_CC_HAS_POWER8_VECTOR=y" >> $config_target_mak | ||
162 | + echo "CROSS_CC_HAS_POWER8_VECTOR=y" >> "$config_target_mak" | ||
163 | fi | ||
164 | if do_compiler "$target_cc" $target_cflags \ | ||
165 | -mpower10 -o $TMPE $TMPC; then | ||
166 | - echo "CROSS_CC_HAS_POWER10=y" >> $config_target_mak | ||
167 | + echo "CROSS_CC_HAS_POWER10=y" >> "$config_target_mak" | ||
168 | fi | ||
169 | ;; | ||
170 | i386-linux-user) | ||
171 | if do_compiler "$target_cc" $target_cflags \ | ||
172 | -Werror -fno-pie -o $TMPE $TMPC; then | ||
173 | - echo "CROSS_CC_HAS_I386_NOPIE=y" >> $config_target_mak | ||
174 | + echo "CROSS_CC_HAS_I386_NOPIE=y" >> "$config_target_mak" | ||
175 | fi | ||
176 | ;; | ||
177 | esac | ||
178 | elif test -n "$container_image"; then | ||
179 | echo "build-tcg-tests-$target: docker-image-$container_image" >> $makefile | ||
180 | - echo "BUILD_STATIC=y" >> $config_target_mak | ||
181 | - write_container_target_makefile >> $config_target_mak | ||
182 | + echo "BUILD_STATIC=y" >> "$config_target_mak" | ||
183 | + write_container_target_makefile >> "$config_target_mak" | ||
184 | case $target in | ||
185 | aarch64-*) | ||
186 | - echo "CROSS_CC_HAS_SVE=y" >> $config_target_mak | ||
187 | - echo "CROSS_CC_HAS_SVE2=y" >> $config_target_mak | ||
188 | - echo "CROSS_CC_HAS_ARMV8_3=y" >> $config_target_mak | ||
189 | - echo "CROSS_CC_HAS_ARMV8_BTI=y" >> $config_target_mak | ||
190 | - echo "CROSS_CC_HAS_ARMV8_MTE=y" >> $config_target_mak | ||
191 | + echo "CROSS_CC_HAS_SVE=y" >> "$config_target_mak" | ||
192 | + echo "CROSS_CC_HAS_SVE2=y" >> "$config_target_mak" | ||
193 | + echo "CROSS_CC_HAS_ARMV8_3=y" >> "$config_target_mak" | ||
194 | + echo "CROSS_CC_HAS_ARMV8_BTI=y" >> "$config_target_mak" | ||
195 | + echo "CROSS_CC_HAS_ARMV8_MTE=y" >> "$config_target_mak" | ||
196 | ;; | ||
197 | ppc*) | ||
198 | - echo "CROSS_CC_HAS_POWER8_VECTOR=y" >> $config_target_mak | ||
199 | - echo "CROSS_CC_HAS_POWER10=y" >> $config_target_mak | ||
200 | + echo "CROSS_CC_HAS_POWER8_VECTOR=y" >> "$config_target_mak" | ||
201 | + echo "CROSS_CC_HAS_POWER10=y" >> "$config_target_mak" | ||
202 | ;; | ||
203 | i386-linux-user) | ||
204 | - echo "CROSS_CC_HAS_I386_NOPIE=y" >> $config_target_mak | ||
205 | + echo "CROSS_CC_HAS_I386_NOPIE=y" >> "$config_target_mak" | ||
206 | ;; | ||
207 | esac | ||
208 | got_cross_cc=yes | ||
209 | fi | ||
210 | if test $got_cross_cc = yes; then | ||
211 | mkdir -p tests/tcg/$target | ||
212 | - echo "QEMU=$PWD/$qemu" >> $config_target_mak | ||
213 | + echo "QEMU=$PWD/$qemu" >> "$config_target_mak" | ||
214 | echo "run-tcg-tests-$target: $qemu\$(EXESUF)" >> $makefile | ||
215 | tcg_tests_targets="$tcg_tests_targets $target" | ||
216 | fi | ||
150 | -- | 217 | -- |
151 | 2.20.1 | 218 | 2.25.1 |
152 | 219 | ||
153 | 220 | diff view generated by jsdifflib |
1 | Normally configure identifies the source path by looking | 1 | Shellcheck warns that in |
---|---|---|---|
2 | at the location where the configure script itself exists. | 2 | rm -f */config-devices.mak.d |
3 | We also provide a --source-path option which lets the user | 3 | the glob might expand to something with a '-' in it, which would |
4 | manually override this. | 4 | then be misinterpreted as an option to rm. Fix this by adding './'. |
5 | |||
6 | There isn't really an obvious use case for the --source-path | ||
7 | option, and in commit 927128222b0a91f56c13a in 2017 we | ||
8 | accidentally added some logic that looks at $source_path | ||
9 | before the command line option that overrides it has been | ||
10 | processed. | ||
11 | |||
12 | The fact that nobody complained suggests that there isn't | ||
13 | any use of this option and we aren't testing it either; | ||
14 | remove it. This allows us to move the "make $source_path | ||
15 | absolute" logic up so that there is no window in the script | ||
16 | where $source_path is set but not yet absolute. | ||
17 | 5 | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | 7 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
20 | Message-id: 20190318134019.23729-1-peter.maydell@linaro.org | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Message-id: 20220825150703.4074125-5-peter.maydell@linaro.org | ||
21 | --- | 10 | --- |
22 | configure | 10 ++-------- | 11 | configure | 2 +- |
23 | 1 file changed, 2 insertions(+), 8 deletions(-) | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
24 | 13 | ||
25 | diff --git a/configure b/configure | 14 | diff --git a/configure b/configure |
26 | index XXXXXXX..XXXXXXX 100755 | 15 | index XXXXXXX..XXXXXXX 100755 |
27 | --- a/configure | 16 | --- a/configure |
28 | +++ b/configure | 17 | +++ b/configure |
29 | @@ -XXX,XX +XXX,XX @@ ld_has() { | 18 | @@ -XXX,XX +XXX,XX @@ exit 0 |
30 | |||
31 | # default parameters | ||
32 | source_path=$(dirname "$0") | ||
33 | +# make source path absolute | ||
34 | +source_path=$(cd "$source_path"; pwd) | ||
35 | cpu="" | ||
36 | iasl="iasl" | ||
37 | interp_prefix="/usr/gnemul/qemu-%M" | ||
38 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
39 | ;; | ||
40 | --cxx=*) CXX="$optarg" | ||
41 | ;; | ||
42 | - --source-path=*) source_path="$optarg" | ||
43 | - ;; | ||
44 | --cpu=*) cpu="$optarg" | ||
45 | ;; | ||
46 | --extra-cflags=*) QEMU_CFLAGS="$QEMU_CFLAGS $optarg" | ||
47 | @@ -XXX,XX +XXX,XX @@ if test "$debug_info" = "yes"; then | ||
48 | LDFLAGS="-g $LDFLAGS" | ||
49 | fi | 19 | fi |
50 | 20 | ||
51 | -# make source path absolute | 21 | # Remove old dependency files to make sure that they get properly regenerated |
52 | -source_path=$(cd "$source_path"; pwd) | 22 | -rm -f */config-devices.mak.d |
53 | - | 23 | +rm -f ./*/config-devices.mak.d |
54 | # running configure in the source tree? | 24 | |
55 | # we know that's the case if configure is there. | 25 | if test -z "$python" |
56 | if test -f "./configure"; then | 26 | then |
57 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
58 | ;; | ||
59 | --interp-prefix=*) interp_prefix="$optarg" | ||
60 | ;; | ||
61 | - --source-path=*) | ||
62 | - ;; | ||
63 | --cross-prefix=*) | ||
64 | ;; | ||
65 | --cc=*) | ||
66 | @@ -XXX,XX +XXX,XX @@ $(echo Available targets: $default_target_list | \ | ||
67 | --target-list-exclude=LIST exclude a set of targets from the default target-list | ||
68 | |||
69 | Advanced options (experts only): | ||
70 | - --source-path=PATH path of source code [$source_path] | ||
71 | --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | ||
72 | --cc=CC use C compiler CC [$cc] | ||
73 | --iasl=IASL use ACPI compiler IASL [$iasl] | ||
74 | -- | 27 | -- |
75 | 2.20.1 | 28 | 2.25.1 |
76 | 29 | ||
77 | 30 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For M-profile the MVFR* ID registers are memory mapped, in the | ||
2 | range we implement via the NVIC. Allow them to be read. | ||
3 | (If the CPU has no FPU, these registers are defined to be RAZ.) | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20190416125744.27770-3-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/intc/armv7m_nvic.c | 6 ++++++ | ||
10 | 1 file changed, 6 insertions(+) | ||
11 | |||
12 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/hw/intc/armv7m_nvic.c | ||
15 | +++ b/hw/intc/armv7m_nvic.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
17 | return 0; | ||
18 | } | ||
19 | return cpu->env.v7m.sfar; | ||
20 | + case 0xf40: /* MVFR0 */ | ||
21 | + return cpu->isar.mvfr0; | ||
22 | + case 0xf44: /* MVFR1 */ | ||
23 | + return cpu->isar.mvfr1; | ||
24 | + case 0xf48: /* MVFR2 */ | ||
25 | + return cpu->isar.mvfr2; | ||
26 | default: | ||
27 | bad_offset: | ||
28 | qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset); | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The M-profile floating point support has three associated config | ||
2 | registers: FPCAR, FPCCR and FPDSCR. It also makes the registers | ||
3 | CPACR and NSACR have behaviour other than reads-as-zero. | ||
4 | Add support for all of these as simple reads-as-written registers. | ||
5 | We will hook up actual functionality later. | ||
6 | 1 | ||
7 | The main complexity here is handling the FPCCR register, which | ||
8 | has a mix of banked and unbanked bits. | ||
9 | |||
10 | Note that we don't share storage with the A-profile | ||
11 | cpu->cp15.nsacr and cpu->cp15.cpacr_el1, though the behaviour | ||
12 | is quite similar, for two reasons: | ||
13 | * the M profile CPACR is banked between security states | ||
14 | * it preserves the invariant that M profile uses no state | ||
15 | inside the cp15 substruct | ||
16 | |||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20190416125744.27770-4-peter.maydell@linaro.org | ||
20 | --- | ||
21 | target/arm/cpu.h | 34 ++++++++++++ | ||
22 | hw/intc/armv7m_nvic.c | 125 ++++++++++++++++++++++++++++++++++++++++++ | ||
23 | target/arm/cpu.c | 5 ++ | ||
24 | target/arm/machine.c | 16 ++++++ | ||
25 | 4 files changed, 180 insertions(+) | ||
26 | |||
27 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu.h | ||
30 | +++ b/target/arm/cpu.h | ||
31 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
32 | uint32_t scr[M_REG_NUM_BANKS]; | ||
33 | uint32_t msplim[M_REG_NUM_BANKS]; | ||
34 | uint32_t psplim[M_REG_NUM_BANKS]; | ||
35 | + uint32_t fpcar[M_REG_NUM_BANKS]; | ||
36 | + uint32_t fpccr[M_REG_NUM_BANKS]; | ||
37 | + uint32_t fpdscr[M_REG_NUM_BANKS]; | ||
38 | + uint32_t cpacr[M_REG_NUM_BANKS]; | ||
39 | + uint32_t nsacr; | ||
40 | } v7m; | ||
41 | |||
42 | /* Information associated with an exception about to be taken: | ||
43 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CSSELR, LEVEL, 1, 3) | ||
44 | */ | ||
45 | FIELD(V7M_CSSELR, INDEX, 0, 4) | ||
46 | |||
47 | +/* v7M FPCCR bits */ | ||
48 | +FIELD(V7M_FPCCR, LSPACT, 0, 1) | ||
49 | +FIELD(V7M_FPCCR, USER, 1, 1) | ||
50 | +FIELD(V7M_FPCCR, S, 2, 1) | ||
51 | +FIELD(V7M_FPCCR, THREAD, 3, 1) | ||
52 | +FIELD(V7M_FPCCR, HFRDY, 4, 1) | ||
53 | +FIELD(V7M_FPCCR, MMRDY, 5, 1) | ||
54 | +FIELD(V7M_FPCCR, BFRDY, 6, 1) | ||
55 | +FIELD(V7M_FPCCR, SFRDY, 7, 1) | ||
56 | +FIELD(V7M_FPCCR, MONRDY, 8, 1) | ||
57 | +FIELD(V7M_FPCCR, SPLIMVIOL, 9, 1) | ||
58 | +FIELD(V7M_FPCCR, UFRDY, 10, 1) | ||
59 | +FIELD(V7M_FPCCR, RES0, 11, 15) | ||
60 | +FIELD(V7M_FPCCR, TS, 26, 1) | ||
61 | +FIELD(V7M_FPCCR, CLRONRETS, 27, 1) | ||
62 | +FIELD(V7M_FPCCR, CLRONRET, 28, 1) | ||
63 | +FIELD(V7M_FPCCR, LSPENS, 29, 1) | ||
64 | +FIELD(V7M_FPCCR, LSPEN, 30, 1) | ||
65 | +FIELD(V7M_FPCCR, ASPEN, 31, 1) | ||
66 | +/* These bits are banked. Others are non-banked and live in the M_REG_S bank */ | ||
67 | +#define R_V7M_FPCCR_BANKED_MASK \ | ||
68 | + (R_V7M_FPCCR_LSPACT_MASK | \ | ||
69 | + R_V7M_FPCCR_USER_MASK | \ | ||
70 | + R_V7M_FPCCR_THREAD_MASK | \ | ||
71 | + R_V7M_FPCCR_MMRDY_MASK | \ | ||
72 | + R_V7M_FPCCR_SPLIMVIOL_MASK | \ | ||
73 | + R_V7M_FPCCR_UFRDY_MASK | \ | ||
74 | + R_V7M_FPCCR_ASPEN_MASK) | ||
75 | + | ||
76 | /* | ||
77 | * System register ID fields. | ||
78 | */ | ||
79 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/intc/armv7m_nvic.c | ||
82 | +++ b/hw/intc/armv7m_nvic.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
84 | } | ||
85 | case 0xd84: /* CSSELR */ | ||
86 | return cpu->env.v7m.csselr[attrs.secure]; | ||
87 | + case 0xd88: /* CPACR */ | ||
88 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
89 | + return 0; | ||
90 | + } | ||
91 | + return cpu->env.v7m.cpacr[attrs.secure]; | ||
92 | + case 0xd8c: /* NSACR */ | ||
93 | + if (!attrs.secure || !arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
94 | + return 0; | ||
95 | + } | ||
96 | + return cpu->env.v7m.nsacr; | ||
97 | /* TODO: Implement debug registers. */ | ||
98 | case 0xd90: /* MPU_TYPE */ | ||
99 | /* Unified MPU; if the MPU is not present this value is zero */ | ||
100 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
101 | return 0; | ||
102 | } | ||
103 | return cpu->env.v7m.sfar; | ||
104 | + case 0xf34: /* FPCCR */ | ||
105 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
106 | + return 0; | ||
107 | + } | ||
108 | + if (attrs.secure) { | ||
109 | + return cpu->env.v7m.fpccr[M_REG_S]; | ||
110 | + } else { | ||
111 | + /* | ||
112 | + * NS can read LSPEN, CLRONRET and MONRDY. It can read | ||
113 | + * BFRDY and HFRDY if AIRCR.BFHFNMINS != 0; | ||
114 | + * other non-banked bits RAZ. | ||
115 | + * TODO: MONRDY should RAZ/WI if DEMCR.SDME is set. | ||
116 | + */ | ||
117 | + uint32_t value = cpu->env.v7m.fpccr[M_REG_S]; | ||
118 | + uint32_t mask = R_V7M_FPCCR_LSPEN_MASK | | ||
119 | + R_V7M_FPCCR_CLRONRET_MASK | | ||
120 | + R_V7M_FPCCR_MONRDY_MASK; | ||
121 | + | ||
122 | + if (s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
123 | + mask |= R_V7M_FPCCR_BFRDY_MASK | R_V7M_FPCCR_HFRDY_MASK; | ||
124 | + } | ||
125 | + | ||
126 | + value &= mask; | ||
127 | + | ||
128 | + value |= cpu->env.v7m.fpccr[M_REG_NS]; | ||
129 | + return value; | ||
130 | + } | ||
131 | + case 0xf38: /* FPCAR */ | ||
132 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
133 | + return 0; | ||
134 | + } | ||
135 | + return cpu->env.v7m.fpcar[attrs.secure]; | ||
136 | + case 0xf3c: /* FPDSCR */ | ||
137 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
138 | + return 0; | ||
139 | + } | ||
140 | + return cpu->env.v7m.fpdscr[attrs.secure]; | ||
141 | case 0xf40: /* MVFR0 */ | ||
142 | return cpu->isar.mvfr0; | ||
143 | case 0xf44: /* MVFR1 */ | ||
144 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
145 | cpu->env.v7m.csselr[attrs.secure] = value & R_V7M_CSSELR_INDEX_MASK; | ||
146 | } | ||
147 | break; | ||
148 | + case 0xd88: /* CPACR */ | ||
149 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
150 | + /* We implement only the Floating Point extension's CP10/CP11 */ | ||
151 | + cpu->env.v7m.cpacr[attrs.secure] = value & (0xf << 20); | ||
152 | + } | ||
153 | + break; | ||
154 | + case 0xd8c: /* NSACR */ | ||
155 | + if (attrs.secure && arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
156 | + /* We implement only the Floating Point extension's CP10/CP11 */ | ||
157 | + cpu->env.v7m.nsacr = value & (3 << 10); | ||
158 | + } | ||
159 | + break; | ||
160 | case 0xd90: /* MPU_TYPE */ | ||
161 | return; /* RO */ | ||
162 | case 0xd94: /* MPU_CTRL */ | ||
163 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
164 | } | ||
165 | break; | ||
166 | } | ||
167 | + case 0xf34: /* FPCCR */ | ||
168 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
169 | + /* Not all bits here are banked. */ | ||
170 | + uint32_t fpccr_s; | ||
171 | + | ||
172 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
173 | + /* Don't allow setting of bits not present in v7M */ | ||
174 | + value &= (R_V7M_FPCCR_LSPACT_MASK | | ||
175 | + R_V7M_FPCCR_USER_MASK | | ||
176 | + R_V7M_FPCCR_THREAD_MASK | | ||
177 | + R_V7M_FPCCR_HFRDY_MASK | | ||
178 | + R_V7M_FPCCR_MMRDY_MASK | | ||
179 | + R_V7M_FPCCR_BFRDY_MASK | | ||
180 | + R_V7M_FPCCR_MONRDY_MASK | | ||
181 | + R_V7M_FPCCR_LSPEN_MASK | | ||
182 | + R_V7M_FPCCR_ASPEN_MASK); | ||
183 | + } | ||
184 | + value &= ~R_V7M_FPCCR_RES0_MASK; | ||
185 | + | ||
186 | + if (!attrs.secure) { | ||
187 | + /* Some non-banked bits are configurably writable by NS */ | ||
188 | + fpccr_s = cpu->env.v7m.fpccr[M_REG_S]; | ||
189 | + if (!(fpccr_s & R_V7M_FPCCR_LSPENS_MASK)) { | ||
190 | + uint32_t lspen = FIELD_EX32(value, V7M_FPCCR, LSPEN); | ||
191 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, LSPEN, lspen); | ||
192 | + } | ||
193 | + if (!(fpccr_s & R_V7M_FPCCR_CLRONRETS_MASK)) { | ||
194 | + uint32_t cor = FIELD_EX32(value, V7M_FPCCR, CLRONRET); | ||
195 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, CLRONRET, cor); | ||
196 | + } | ||
197 | + if ((s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
198 | + uint32_t hfrdy = FIELD_EX32(value, V7M_FPCCR, HFRDY); | ||
199 | + uint32_t bfrdy = FIELD_EX32(value, V7M_FPCCR, BFRDY); | ||
200 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, HFRDY, hfrdy); | ||
201 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, BFRDY, bfrdy); | ||
202 | + } | ||
203 | + /* TODO MONRDY should RAZ/WI if DEMCR.SDME is set */ | ||
204 | + { | ||
205 | + uint32_t monrdy = FIELD_EX32(value, V7M_FPCCR, MONRDY); | ||
206 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, MONRDY, monrdy); | ||
207 | + } | ||
208 | + | ||
209 | + /* | ||
210 | + * All other non-banked bits are RAZ/WI from NS; write | ||
211 | + * just the banked bits to fpccr[M_REG_NS]. | ||
212 | + */ | ||
213 | + value &= R_V7M_FPCCR_BANKED_MASK; | ||
214 | + cpu->env.v7m.fpccr[M_REG_NS] = value; | ||
215 | + } else { | ||
216 | + fpccr_s = value; | ||
217 | + } | ||
218 | + cpu->env.v7m.fpccr[M_REG_S] = fpccr_s; | ||
219 | + } | ||
220 | + break; | ||
221 | + case 0xf38: /* FPCAR */ | ||
222 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
223 | + value &= ~7; | ||
224 | + cpu->env.v7m.fpcar[attrs.secure] = value; | ||
225 | + } | ||
226 | + break; | ||
227 | + case 0xf3c: /* FPDSCR */ | ||
228 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
229 | + value &= 0x07c00000; | ||
230 | + cpu->env.v7m.fpdscr[attrs.secure] = value; | ||
231 | + } | ||
232 | + break; | ||
233 | case 0xf50: /* ICIALLU */ | ||
234 | case 0xf58: /* ICIMVAU */ | ||
235 | case 0xf5c: /* DCIMVAC */ | ||
236 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
237 | index XXXXXXX..XXXXXXX 100644 | ||
238 | --- a/target/arm/cpu.c | ||
239 | +++ b/target/arm/cpu.c | ||
240 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
241 | env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; | ||
242 | } | ||
243 | |||
244 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
245 | + env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; | ||
246 | + env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | | ||
247 | + R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; | ||
248 | + } | ||
249 | /* Unlike A/R profile, M profile defines the reset LR value */ | ||
250 | env->regs[14] = 0xffffffff; | ||
251 | |||
252 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
253 | index XXXXXXX..XXXXXXX 100644 | ||
254 | --- a/target/arm/machine.c | ||
255 | +++ b/target/arm/machine.c | ||
256 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_v8m = { | ||
257 | } | ||
258 | }; | ||
259 | |||
260 | +static const VMStateDescription vmstate_m_fp = { | ||
261 | + .name = "cpu/m/fp", | ||
262 | + .version_id = 1, | ||
263 | + .minimum_version_id = 1, | ||
264 | + .needed = vfp_needed, | ||
265 | + .fields = (VMStateField[]) { | ||
266 | + VMSTATE_UINT32_ARRAY(env.v7m.fpcar, ARMCPU, M_REG_NUM_BANKS), | ||
267 | + VMSTATE_UINT32_ARRAY(env.v7m.fpccr, ARMCPU, M_REG_NUM_BANKS), | ||
268 | + VMSTATE_UINT32_ARRAY(env.v7m.fpdscr, ARMCPU, M_REG_NUM_BANKS), | ||
269 | + VMSTATE_UINT32_ARRAY(env.v7m.cpacr, ARMCPU, M_REG_NUM_BANKS), | ||
270 | + VMSTATE_UINT32(env.v7m.nsacr, ARMCPU), | ||
271 | + VMSTATE_END_OF_LIST() | ||
272 | + } | ||
273 | +}; | ||
274 | + | ||
275 | static const VMStateDescription vmstate_m = { | ||
276 | .name = "cpu/m", | ||
277 | .version_id = 4, | ||
278 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
279 | &vmstate_m_scr, | ||
280 | &vmstate_m_other_sp, | ||
281 | &vmstate_m_v8m, | ||
282 | + &vmstate_m_fp, | ||
283 | NULL | ||
284 | } | ||
285 | }; | ||
286 | -- | ||
287 | 2.20.1 | ||
288 | |||
289 | diff view generated by jsdifflib |
1 | If the floating point extension is present, then the SG instruction | 1 | There's only one place in configure where we use `...` to execute a |
---|---|---|---|
2 | must clear the CONTROL_S.SFPA bit. Implement this. | 2 | command and capture the result. Switch to $() to match the rest of |
3 | 3 | the script. This silences a shellcheck warning. | |
4 | (On a no-FPU system the bit will always be zero, so we don't need | ||
5 | to make the clearing of the bit conditional on ARM_FEATURE_VFP.) | ||
6 | 4 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
9 | Message-id: 20190416125744.27770-8-peter.maydell@linaro.org | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 20220825150703.4074125-6-peter.maydell@linaro.org | ||
10 | --- | 9 | --- |
11 | target/arm/helper.c | 1 + | 10 | configure | 2 +- |
12 | 1 file changed, 1 insertion(+) | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 12 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/configure b/configure |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100755 |
16 | --- a/target/arm/helper.c | 15 | --- a/configure |
17 | +++ b/target/arm/helper.c | 16 | +++ b/configure |
18 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | 17 | @@ -XXX,XX +XXX,XX @@ LINKS="$LINKS python" |
19 | qemu_log_mask(CPU_LOG_INT, "...really an SG instruction at 0x%08" PRIx32 | 18 | LINKS="$LINKS contrib/plugins/Makefile " |
20 | ", executing it\n", env->regs[15]); | 19 | for f in $LINKS ; do |
21 | env->regs[14] &= ~1; | 20 | if [ -e "$source_path/$f" ]; then |
22 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | 21 | - mkdir -p `dirname ./$f` |
23 | switch_v7m_security_state(env, true); | 22 | + mkdir -p "$(dirname ./"$f")" |
24 | xpsr_write(env, 0, XPSR_IT); | 23 | symlink "$source_path/$f" "$f" |
25 | env->regs[15] += 4; | 24 | fi |
25 | done | ||
26 | -- | 26 | -- |
27 | 2.20.1 | 27 | 2.25.1 |
28 | 28 | ||
29 | 29 | diff view generated by jsdifflib |
1 | Correct the decode of the M-profile "coprocessor and | 1 | Shellcheck warns that we have one place where we run a command and |
---|---|---|---|
2 | floating-point instructions" space: | 2 | then check if it failed using $?; this is better written to simply |
3 | * op0 == 0b11 is always unallocated | 3 | check the command in the 'if' statement directly. |
4 | * if the CPU has an FPU then all insns with op1 == 0b101 | ||
5 | are floating point and go to disas_vfp_insn() | ||
6 | |||
7 | For the moment we leave VLLDM and VLSTM as NOPs; in | ||
8 | a later commit we will fill in the proper implementation | ||
9 | for the case where an FPU is present. | ||
10 | 4 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
13 | Message-id: 20190416125744.27770-7-peter.maydell@linaro.org | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 20220825150703.4074125-7-peter.maydell@linaro.org | ||
14 | --- | 9 | --- |
15 | target/arm/translate.c | 26 ++++++++++++++++++++++---- | 10 | configure | 3 +-- |
16 | 1 file changed, 22 insertions(+), 4 deletions(-) | 11 | 1 file changed, 1 insertion(+), 2 deletions(-) |
17 | 12 | ||
18 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 13 | diff --git a/configure b/configure |
19 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100755 |
20 | --- a/target/arm/translate.c | 15 | --- a/configure |
21 | +++ b/target/arm/translate.c | 16 | +++ b/configure |
22 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 17 | @@ -XXX,XX +XXX,XX @@ fi |
23 | case 6: case 7: case 14: case 15: | 18 | # it when configure exits.) |
24 | /* Coprocessor. */ | 19 | TMPDIR1="config-temp" |
25 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | 20 | rm -rf "${TMPDIR1}" |
26 | - /* We don't currently implement M profile FP support, | 21 | -mkdir -p "${TMPDIR1}" |
27 | - * so this entire space should give a NOCP fault, with | 22 | -if [ $? -ne 0 ]; then |
28 | - * the exception of the v8M VLLDM and VLSTM insns, which | 23 | +if ! mkdir -p "${TMPDIR1}"; then |
29 | - * must be NOPs in Secure state and UNDEF in Nonsecure state. | 24 | echo "ERROR: failed to create temporary directory" |
30 | + /* 0b111x_11xx_xxxx_xxxx_xxxx_xxxx_xxxx_xxxx */ | 25 | exit 1 |
31 | + if (extract32(insn, 24, 2) == 3) { | 26 | fi |
32 | + goto illegal_op; /* op0 = 0b11 : unallocated */ | ||
33 | + } | ||
34 | + | ||
35 | + /* | ||
36 | + * Decode VLLDM and VLSTM first: these are nonstandard because: | ||
37 | + * * if there is no FPU then these insns must NOP in | ||
38 | + * Secure state and UNDEF in Nonsecure state | ||
39 | + * * if there is an FPU then these insns do not have | ||
40 | + * the usual behaviour that disas_vfp_insn() provides of | ||
41 | + * being controlled by CPACR/NSACR enable bits or the | ||
42 | + * lazy-stacking logic. | ||
43 | */ | ||
44 | if (arm_dc_feature(s, ARM_FEATURE_V8) && | ||
45 | (insn & 0xffa00f00) == 0xec200a00) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
47 | /* Just NOP since FP support is not implemented */ | ||
48 | break; | ||
49 | } | ||
50 | + if (arm_dc_feature(s, ARM_FEATURE_VFP) && | ||
51 | + ((insn >> 8) & 0xe) == 10) { | ||
52 | + /* FP, and the CPU supports it */ | ||
53 | + if (disas_vfp_insn(s, insn)) { | ||
54 | + goto illegal_op; | ||
55 | + } | ||
56 | + break; | ||
57 | + } | ||
58 | + | ||
59 | /* All other insns: NOCP */ | ||
60 | gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | ||
61 | default_exception_el(s)); | ||
62 | -- | 27 | -- |
63 | 2.20.1 | 28 | 2.25.1 |
64 | 29 | ||
65 | 30 | diff view generated by jsdifflib |
1 | The only "system register" that M-profile floating point exposes | 1 | We use the non-POSIX 'local' keyword in just two places in configure; |
---|---|---|---|
2 | via the VMRS/VMRS instructions is FPSCR, and it does not have | 2 | rewrite to avoid it. |
3 | the odd special case for rd==15. Add a check to ensure we only | 3 | |
4 | expose FPSCR. | 4 | In do_compiler(), just drop the 'local' keyword. The variable |
5 | 'compiler' is only used elsewhere in the do_compiler_werror() | ||
6 | function, which already uses the variable as a normal non-local one. | ||
7 | |||
8 | In probe_target_compiler(), $try and $t are both local; make them | ||
9 | normal variables and use a more obviously distinct variable name | ||
10 | for $t. | ||
5 | 11 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
8 | Message-id: 20190416125744.27770-5-peter.maydell@linaro.org | 14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
15 | Message-id: 20220825150703.4074125-8-peter.maydell@linaro.org | ||
9 | --- | 16 | --- |
10 | target/arm/translate.c | 19 +++++++++++++++++-- | 17 | configure | 7 +++---- |
11 | 1 file changed, 17 insertions(+), 2 deletions(-) | 18 | 1 file changed, 3 insertions(+), 4 deletions(-) |
12 | 19 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 20 | diff --git a/configure b/configure |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100755 |
15 | --- a/target/arm/translate.c | 22 | --- a/configure |
16 | +++ b/target/arm/translate.c | 23 | +++ b/configure |
17 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 24 | @@ -XXX,XX +XXX,XX @@ error_exit() { |
18 | } | 25 | do_compiler() { |
19 | } | 26 | # Run the compiler, capturing its output to the log. First argument |
20 | } else { /* !dp */ | 27 | # is compiler binary to execute. |
21 | + bool is_sysreg; | 28 | - local compiler="$1" |
22 | + | 29 | + compiler="$1" |
23 | if ((insn & 0x6f) != 0x00) | 30 | shift |
24 | return 1; | 31 | if test -n "$BASH_VERSION"; then eval ' |
25 | rn = VFP_SREG_N(insn); | 32 | echo >>config.log " |
26 | + | 33 | @@ -XXX,XX +XXX,XX @@ probe_target_compiler() { |
27 | + is_sysreg = extract32(insn, 21, 1); | 34 | : ${container_cross_strip:=${container_cross_prefix}strip} |
28 | + | 35 | done |
29 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | 36 | |
30 | + /* | 37 | - local t try |
31 | + * The only M-profile VFP vmrs/vmsr sysreg is FPSCR. | 38 | try=cross |
32 | + * Writes to R15 are UNPREDICTABLE; we choose to undef. | 39 | case "$target_arch:$cpu" in |
33 | + */ | 40 | aarch64_be:aarch64 | \ |
34 | + if (is_sysreg && (rd == 15 || (rn >> 1) != ARM_VFP_FPSCR)) { | 41 | @@ -XXX,XX +XXX,XX @@ probe_target_compiler() { |
35 | + return 1; | 42 | try='native cross' ;; |
36 | + } | 43 | esac |
37 | + } | 44 | eval "target_cflags=\${cross_cc_cflags_$target_arch}" |
38 | + | 45 | - for t in $try; do |
39 | if (insn & ARM_CP_RW_BIT) { | 46 | - case $t in |
40 | /* vfp->arm */ | 47 | + for thistry in $try; do |
41 | - if (insn & (1 << 21)) { | 48 | + case $thistry in |
42 | + if (is_sysreg) { | 49 | native) |
43 | /* system register */ | 50 | target_cc=$cc |
44 | rn >>= 1; | 51 | target_ccas=$ccas |
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
47 | } | ||
48 | } else { | ||
49 | /* arm->vfp */ | ||
50 | - if (insn & (1 << 21)) { | ||
51 | + if (is_sysreg) { | ||
52 | rn >>= 1; | ||
53 | /* system register */ | ||
54 | switch (rn) { | ||
55 | -- | 52 | -- |
56 | 2.20.1 | 53 | 2.25.1 |
57 | 54 | ||
58 | 55 | diff view generated by jsdifflib |