1 | First pullreq for arm of the 4.1 series, since I'm back from | 1 | This is mostly RTH's tcg_constant refactoring work, plus a few |
---|---|---|---|
2 | holiday now. This is mostly my M-profile FPU series and Philippe's | 2 | other things. |
3 | devices.h cleanup. I have a pile of other patchsets to work through | ||
4 | in my to-review folder, but 42 patches is definitely quite | ||
5 | big enough to send now... | ||
6 | 3 | ||
7 | thanks | 4 | thanks |
8 | -- PMM | 5 | -- PMM |
9 | 6 | ||
10 | The following changes since commit 413a99a92c13ec408dcf2adaa87918dc81e890c8: | 7 | The following changes since commit cf6f26d6f9b2015ee12b4604b79359e76784163a: |
11 | 8 | ||
12 | Add Nios II semihosting support. (2019-04-29 16:09:51 +0100) | 9 | Merge tag 'kraxel-20220427-pull-request' of git://git.kraxel.org/qemu into staging (2022-04-27 10:49:28 -0700) |
13 | 10 | ||
14 | are available in the Git repository at: | 11 | are available in the Git repository at: |
15 | 12 | ||
16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190429 | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220428 |
17 | 14 | ||
18 | for you to fetch changes up to 437cc27ddfded3bbab6afd5ac1761e0e195edba7: | 15 | for you to fetch changes up to f8e7163d9e6740b5cef02bf73a17a59d0bef8bdb: |
19 | 16 | ||
20 | hw/devices: Move SMSC 91C111 declaration into a new header (2019-04-29 17:57:21 +0100) | 17 | hw/arm/smmuv3: Advertise support for SMMUv3.2-BBML2 (2022-04-28 13:59:23 +0100) |
21 | 18 | ||
22 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
23 | target-arm queue: | 20 | target-arm queue: |
24 | * remove "bag of random stuff" hw/devices.h header | 21 | * refactor to use tcg_constant where appropriate |
25 | * implement FPU for Cortex-M and enable it for Cortex-M4 and -M33 | 22 | * Advertise support for FEAT_TTL and FEAT_BBM level 2 |
26 | * hw/dma: Compile the bcm2835_dma device as common object | 23 | * smmuv3: Cache event fault record |
27 | * configure: Remove --source-path option | 24 | * smmuv3: Add space in guest error message |
28 | * hw/ssi/xilinx_spips: Avoid variable length array | 25 | * smmuv3: Advertise support for SMMUv3.2-BBML2 |
29 | * hw/arm/smmuv3: Remove SMMUNotifierNode | ||
30 | 26 | ||
31 | ---------------------------------------------------------------- | 27 | ---------------------------------------------------------------- |
32 | Eric Auger (1): | 28 | Damien Hedde (1): |
33 | hw/arm/smmuv3: Remove SMMUNotifierNode | 29 | target/arm: Disable cryptographic instructions when neon is disabled |
34 | 30 | ||
35 | Peter Maydell (28): | 31 | Jean-Philippe Brucker (2): |
36 | hw/ssi/xilinx_spips: Avoid variable length array | 32 | hw/arm/smmuv3: Cache event fault record |
37 | configure: Remove --source-path option | 33 | hw/arm/smmuv3: Add space in guest error message |
38 | target/arm: Make sure M-profile FPSCR RES0 bits are not settable | ||
39 | hw/intc/armv7m_nvic: Allow reading of M-profile MVFR* registers | ||
40 | target/arm: Implement dummy versions of M-profile FP-related registers | ||
41 | target/arm: Disable most VFP sysregs for M-profile | ||
42 | target/arm: Honour M-profile FP enable bits | ||
43 | target/arm: Decode FP instructions for M profile | ||
44 | target/arm: Clear CONTROL_S.SFPA in SG insn if FPU present | ||
45 | target/arm: Handle SFPA and FPCA bits in reads and writes of CONTROL | ||
46 | target/arm/helper: don't return early for STKOF faults during stacking | ||
47 | target/arm: Handle floating point registers in exception entry | ||
48 | target/arm: Implement v7m_update_fpccr() | ||
49 | target/arm: Clear CONTROL.SFPA in BXNS and BLXNS | ||
50 | target/arm: Clean excReturn bits when tail chaining | ||
51 | target/arm: Allow for floating point in callee stack integrity check | ||
52 | target/arm: Handle floating point registers in exception return | ||
53 | target/arm: Move NS TBFLAG from bit 19 to bit 6 | ||
54 | target/arm: Overlap VECSTRIDE and XSCALE_CPAR TB flags | ||
55 | target/arm: Set FPCCR.S when executing M-profile floating point insns | ||
56 | target/arm: Activate M-profile floating point context when FPCCR.ASPEN is set | ||
57 | target/arm: New helper function arm_v7m_mmu_idx_all() | ||
58 | target/arm: New function armv7m_nvic_set_pending_lazyfp() | ||
59 | target/arm: Add lazy-FP-stacking support to v7m_stack_write() | ||
60 | target/arm: Implement M-profile lazy FP state preservation | ||
61 | target/arm: Implement VLSTM for v7M CPUs with an FPU | ||
62 | target/arm: Implement VLLDM for v7M CPUs with an FPU | ||
63 | target/arm: Enable FPU for Cortex-M4 and Cortex-M33 | ||
64 | 34 | ||
65 | Philippe Mathieu-Daudé (13): | 35 | Peter Maydell (3): |
66 | hw/dma: Compile the bcm2835_dma device as common object | 36 | target/arm: Advertise support for FEAT_TTL |
67 | hw/arm/aspeed: Use TYPE_TMP105/TYPE_PCA9552 instead of hardcoded string | 37 | target/arm: Advertise support for FEAT_BBM level 2 |
68 | hw/arm/nseries: Use TYPE_TMP105 instead of hardcoded string | 38 | hw/arm/smmuv3: Advertise support for SMMUv3.2-BBML2 |
69 | hw/display/tc6393xb: Remove unused functions | ||
70 | hw/devices: Move TC6393XB declarations into a new header | ||
71 | hw/devices: Move Blizzard declarations into a new header | ||
72 | hw/devices: Move CBus declarations into a new header | ||
73 | hw/devices: Move Gamepad declarations into a new header | ||
74 | hw/devices: Move TI touchscreen declarations into a new header | ||
75 | hw/devices: Move LAN9118 declarations into a new header | ||
76 | hw/net/ne2000-isa: Add guards to the header | ||
77 | hw/net/lan9118: Export TYPE_LAN9118 and use it instead of hardcoded string | ||
78 | hw/devices: Move SMSC 91C111 declaration into a new header | ||
79 | 39 | ||
80 | configure | 10 +- | 40 | Richard Henderson (48): |
81 | hw/dma/Makefile.objs | 2 +- | 41 | target/arm: Use tcg_constant in gen_probe_access |
82 | include/hw/arm/omap.h | 6 +- | 42 | target/arm: Use tcg_constant in gen_mte_check* |
83 | include/hw/arm/smmu-common.h | 8 +- | 43 | target/arm: Use tcg_constant in gen_exception* |
84 | include/hw/devices.h | 62 --- | 44 | target/arm: Use tcg_constant in gen_adc_CC |
85 | include/hw/display/blizzard.h | 22 ++ | 45 | target/arm: Use tcg_constant in handle_msr_i |
86 | include/hw/display/tc6393xb.h | 24 ++ | 46 | target/arm: Use tcg_constant in handle_sys |
87 | include/hw/input/gamepad.h | 19 + | 47 | target/arm: Use tcg_constant in disas_exc |
88 | include/hw/input/tsc2xxx.h | 36 ++ | 48 | target/arm: Use tcg_constant in gen_compare_and_swap_pair |
89 | include/hw/misc/cbus.h | 32 ++ | 49 | target/arm: Use tcg_constant in disas_ld_lit |
90 | include/hw/net/lan9118.h | 21 + | 50 | target/arm: Use tcg_constant in disas_ldst_* |
91 | include/hw/net/ne2000-isa.h | 6 + | 51 | target/arm: Use tcg_constant in disas_add_sum_imm* |
92 | include/hw/net/smc91c111.h | 19 + | 52 | target/arm: Use tcg_constant in disas_movw_imm |
93 | include/qemu/typedefs.h | 1 - | 53 | target/arm: Use tcg_constant in shift_reg_imm |
94 | target/arm/cpu.h | 95 ++++- | 54 | target/arm: Use tcg_constant in disas_cond_select |
95 | target/arm/helper.h | 5 + | 55 | target/arm: Use tcg_constant in handle_{rev16,crc32} |
96 | target/arm/translate.h | 3 + | 56 | target/arm: Use tcg_constant in disas_data_proc_2src |
97 | hw/arm/aspeed.c | 13 +- | 57 | target/arm: Use tcg_constant in disas_fp* |
98 | hw/arm/exynos4_boards.c | 3 +- | 58 | target/arm: Use tcg_constant in simd shift expanders |
99 | hw/arm/gumstix.c | 2 +- | 59 | target/arm: Use tcg_constant in simd fp/int conversion |
100 | hw/arm/integratorcp.c | 2 +- | 60 | target/arm: Use tcg_constant in 2misc expanders |
101 | hw/arm/kzm.c | 2 +- | 61 | target/arm: Use tcg_constant in balance of translate-a64.c |
102 | hw/arm/mainstone.c | 2 +- | 62 | target/arm: Use tcg_constant for aa32 exceptions |
103 | hw/arm/mps2-tz.c | 3 +- | 63 | target/arm: Use tcg_constant for disas_iwmmxt_insn |
104 | hw/arm/mps2.c | 2 +- | 64 | target/arm: Use tcg_constant for gen_{msr,mrs} |
105 | hw/arm/nseries.c | 7 +- | 65 | target/arm: Use tcg_constant for vector shift expanders |
106 | hw/arm/palm.c | 2 +- | 66 | target/arm: Use tcg_constant for do_coproc_insn |
107 | hw/arm/realview.c | 3 +- | 67 | target/arm: Use tcg_constant for gen_srs |
108 | hw/arm/smmu-common.c | 6 +- | 68 | target/arm: Use tcg_constant for op_s_{rri,rxi}_rot |
109 | hw/arm/smmuv3.c | 28 +- | 69 | target/arm: Use tcg_constant for MOVW, UMAAL, CRC32 |
110 | hw/arm/stellaris.c | 2 +- | 70 | target/arm: Use tcg_constant for v7m MRS, MSR |
111 | hw/arm/tosa.c | 2 +- | 71 | target/arm: Use tcg_constant for TT, SAT, SMMLA |
112 | hw/arm/versatilepb.c | 2 +- | 72 | target/arm: Use tcg_constant in LDM, STM |
113 | hw/arm/vexpress.c | 2 +- | 73 | target/arm: Use tcg_constant in CLRM, DLS, WLS, LE |
114 | hw/display/blizzard.c | 2 +- | 74 | target/arm: Use tcg_constant in trans_CPS_v7m |
115 | hw/display/tc6393xb.c | 18 +- | 75 | target/arm: Use tcg_constant in trans_CSEL |
116 | hw/input/stellaris_input.c | 2 +- | 76 | target/arm: Use tcg_constant for trans_INDEX_* |
117 | hw/input/tsc2005.c | 2 +- | 77 | target/arm: Use tcg_constant in SINCDEC, INCDEC |
118 | hw/input/tsc210x.c | 4 +- | 78 | target/arm: Use tcg_constant in FCPY, CPY |
119 | hw/intc/armv7m_nvic.c | 261 +++++++++++++ | 79 | target/arm: Use tcg_constant in {incr, wrap}_last_active |
120 | hw/misc/cbus.c | 2 +- | 80 | target/arm: Use tcg_constant in do_clast_scalar |
121 | hw/net/lan9118.c | 3 +- | 81 | target/arm: Use tcg_constant in WHILE |
122 | hw/net/smc91c111.c | 2 +- | 82 | target/arm: Use tcg_constant in LD1, ST1 |
123 | hw/ssi/xilinx_spips.c | 6 +- | 83 | target/arm: Use tcg_constant in SUBR |
124 | target/arm/cpu.c | 20 + | 84 | target/arm: Use tcg_constant in do_zzi_{sat, ool}, do_fp_imm |
125 | target/arm/helper.c | 873 +++++++++++++++++++++++++++++++++++++++--- | 85 | target/arm: Use tcg_constant for predicate descriptors |
126 | target/arm/machine.c | 16 + | 86 | target/arm: Use tcg_constant for do_brk{2,3} |
127 | target/arm/translate.c | 150 +++++++- | 87 | target/arm: Use tcg_constant for vector descriptor |
128 | target/arm/vfp_helper.c | 8 + | 88 | target/arm: Use field names for accessing DBGWCRn |
129 | MAINTAINERS | 7 + | ||
130 | 50 files changed, 1595 insertions(+), 235 deletions(-) | ||
131 | delete mode 100644 include/hw/devices.h | ||
132 | create mode 100644 include/hw/display/blizzard.h | ||
133 | create mode 100644 include/hw/display/tc6393xb.h | ||
134 | create mode 100644 include/hw/input/gamepad.h | ||
135 | create mode 100644 include/hw/input/tsc2xxx.h | ||
136 | create mode 100644 include/hw/misc/cbus.h | ||
137 | create mode 100644 include/hw/net/lan9118.h | ||
138 | create mode 100644 include/hw/net/smc91c111.h | ||
139 | 89 | ||
90 | docs/system/arm/emulation.rst | 2 + | ||
91 | hw/arm/smmuv3-internal.h | 2 +- | ||
92 | include/hw/arm/smmu-common.h | 1 + | ||
93 | target/arm/internals.h | 12 ++ | ||
94 | hw/arm/smmuv3.c | 17 +-- | ||
95 | target/arm/cpu.c | 9 ++ | ||
96 | target/arm/cpu64.c | 2 + | ||
97 | target/arm/debug_helper.c | 10 +- | ||
98 | target/arm/helper.c | 8 +- | ||
99 | target/arm/kvm64.c | 14 +- | ||
100 | target/arm/translate-a64.c | 301 +++++++++++++----------------------------- | ||
101 | target/arm/translate-sve.c | 202 ++++++++++------------------ | ||
102 | target/arm/translate.c | 244 ++++++++++++---------------------- | ||
103 | 13 files changed, 293 insertions(+), 531 deletions(-) | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Suggested-by: Markus Armbruster <armbru@redhat.com> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
5 | Message-id: 20190412165416.7977-3-philmd@redhat.com | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-2-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 7 | --- |
9 | hw/arm/nseries.c | 3 ++- | 8 | target/arm/translate-a64.c | 12 ++++-------- |
10 | 1 file changed, 2 insertions(+), 1 deletion(-) | 9 | 1 file changed, 4 insertions(+), 8 deletions(-) |
11 | 10 | ||
12 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
13 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/nseries.c | 13 | --- a/target/arm/translate-a64.c |
15 | +++ b/hw/arm/nseries.c | 14 | +++ b/target/arm/translate-a64.c |
16 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void gen_address_with_allocation_tag0(TCGv_i64 dst, TCGv_i64 src) |
17 | #include "hw/boards.h" | 16 | static void gen_probe_access(DisasContext *s, TCGv_i64 ptr, |
18 | #include "hw/i2c/i2c.h" | 17 | MMUAccessType acc, int log2_size) |
19 | #include "hw/devices.h" | 18 | { |
20 | +#include "hw/misc/tmp105.h" | 19 | - TCGv_i32 t_acc = tcg_const_i32(acc); |
21 | #include "hw/block/flash.h" | 20 | - TCGv_i32 t_idx = tcg_const_i32(get_mem_index(s)); |
22 | #include "hw/hw.h" | 21 | - TCGv_i32 t_size = tcg_const_i32(1 << log2_size); |
23 | #include "hw/bt.h" | 22 | - |
24 | @@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s) | 23 | - gen_helper_probe_access(cpu_env, ptr, t_acc, t_idx, t_size); |
25 | qemu_register_powerdown_notifier(&n8x0_system_powerdown_notifier); | 24 | - tcg_temp_free_i32(t_acc); |
26 | 25 | - tcg_temp_free_i32(t_idx); | |
27 | /* Attach a TMP105 PM chip (A0 wired to ground) */ | 26 | - tcg_temp_free_i32(t_size); |
28 | - dev = i2c_create_slave(i2c, "tmp105", N8X0_TMP105_ADDR); | 27 | + gen_helper_probe_access(cpu_env, ptr, |
29 | + dev = i2c_create_slave(i2c, TYPE_TMP105, N8X0_TMP105_ADDR); | 28 | + tcg_constant_i32(acc), |
30 | qdev_connect_gpio_out(dev, 0, tmp_irq); | 29 | + tcg_constant_i32(get_mem_index(s)), |
30 | + tcg_constant_i32(1 << log2_size)); | ||
31 | } | 31 | } |
32 | 32 | ||
33 | /* | ||
33 | -- | 34 | -- |
34 | 2.20.1 | 35 | 2.25.1 |
35 | |||
36 | diff view generated by jsdifflib |
1 | Normally configure identifies the source path by looking | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | at the location where the configure script itself exists. | ||
3 | We also provide a --source-path option which lets the user | ||
4 | manually override this. | ||
5 | 2 | ||
6 | There isn't really an obvious use case for the --source-path | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | option, and in commit 927128222b0a91f56c13a in 2017 we | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | accidentally added some logic that looks at $source_path | 5 | Message-id: 20220426163043.100432-3-richard.henderson@linaro.org |
9 | before the command line option that overrides it has been | ||
10 | processed. | ||
11 | |||
12 | The fact that nobody complained suggests that there isn't | ||
13 | any use of this option and we aren't testing it either; | ||
14 | remove it. This allows us to move the "make $source_path | ||
15 | absolute" logic up so that there is no window in the script | ||
16 | where $source_path is set but not yet absolute. | ||
17 | |||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | ||
20 | Message-id: 20190318134019.23729-1-peter.maydell@linaro.org | ||
21 | --- | 7 | --- |
22 | configure | 10 ++-------- | 8 | target/arm/translate-a64.c | 10 ++-------- |
23 | 1 file changed, 2 insertions(+), 8 deletions(-) | 9 | 1 file changed, 2 insertions(+), 8 deletions(-) |
24 | 10 | ||
25 | diff --git a/configure b/configure | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
26 | index XXXXXXX..XXXXXXX 100755 | 12 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/configure | 13 | --- a/target/arm/translate-a64.c |
28 | +++ b/configure | 14 | +++ b/target/arm/translate-a64.c |
29 | @@ -XXX,XX +XXX,XX @@ ld_has() { | 15 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, |
30 | 16 | int core_idx) | |
31 | # default parameters | 17 | { |
32 | source_path=$(dirname "$0") | 18 | if (tag_checked && s->mte_active[is_unpriv]) { |
33 | +# make source path absolute | 19 | - TCGv_i32 tcg_desc; |
34 | +source_path=$(cd "$source_path"; pwd) | 20 | TCGv_i64 ret; |
35 | cpu="" | 21 | int desc = 0; |
36 | iasl="iasl" | 22 | |
37 | interp_prefix="/usr/gnemul/qemu-%M" | 23 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, |
38 | @@ -XXX,XX +XXX,XX @@ for opt do | 24 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); |
39 | ;; | 25 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); |
40 | --cxx=*) CXX="$optarg" | 26 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << log2_size) - 1); |
41 | ;; | 27 | - tcg_desc = tcg_const_i32(desc); |
42 | - --source-path=*) source_path="$optarg" | 28 | |
43 | - ;; | 29 | ret = new_tmp_a64(s); |
44 | --cpu=*) cpu="$optarg" | 30 | - gen_helper_mte_check(ret, cpu_env, tcg_desc, addr); |
45 | ;; | 31 | - tcg_temp_free_i32(tcg_desc); |
46 | --extra-cflags=*) QEMU_CFLAGS="$QEMU_CFLAGS $optarg" | 32 | + gen_helper_mte_check(ret, cpu_env, tcg_constant_i32(desc), addr); |
47 | @@ -XXX,XX +XXX,XX @@ if test "$debug_info" = "yes"; then | 33 | |
48 | LDFLAGS="-g $LDFLAGS" | 34 | return ret; |
49 | fi | 35 | } |
50 | 36 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | |
51 | -# make source path absolute | 37 | bool tag_checked, int size) |
52 | -source_path=$(cd "$source_path"; pwd) | 38 | { |
53 | - | 39 | if (tag_checked && s->mte_active[0]) { |
54 | # running configure in the source tree? | 40 | - TCGv_i32 tcg_desc; |
55 | # we know that's the case if configure is there. | 41 | TCGv_i64 ret; |
56 | if test -f "./configure"; then | 42 | int desc = 0; |
57 | @@ -XXX,XX +XXX,XX @@ for opt do | 43 | |
58 | ;; | 44 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, |
59 | --interp-prefix=*) interp_prefix="$optarg" | 45 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); |
60 | ;; | 46 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); |
61 | - --source-path=*) | 47 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, size - 1); |
62 | - ;; | 48 | - tcg_desc = tcg_const_i32(desc); |
63 | --cross-prefix=*) | 49 | |
64 | ;; | 50 | ret = new_tmp_a64(s); |
65 | --cc=*) | 51 | - gen_helper_mte_check(ret, cpu_env, tcg_desc, addr); |
66 | @@ -XXX,XX +XXX,XX @@ $(echo Available targets: $default_target_list | \ | 52 | - tcg_temp_free_i32(tcg_desc); |
67 | --target-list-exclude=LIST exclude a set of targets from the default target-list | 53 | + gen_helper_mte_check(ret, cpu_env, tcg_constant_i32(desc), addr); |
68 | 54 | ||
69 | Advanced options (experts only): | 55 | return ret; |
70 | - --source-path=PATH path of source code [$source_path] | 56 | } |
71 | --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | ||
72 | --cc=CC use C compiler CC [$cc] | ||
73 | --iasl=IASL use ACPI compiler IASL [$iasl] | ||
74 | -- | 57 | -- |
75 | 2.20.1 | 58 | 2.25.1 |
76 | |||
77 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-4-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 11 ++--------- | ||
9 | 1 file changed, 2 insertions(+), 9 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void gen_rebuild_hflags(DisasContext *s) | ||
16 | |||
17 | static void gen_exception_internal(int excp) | ||
18 | { | ||
19 | - TCGv_i32 tcg_excp = tcg_const_i32(excp); | ||
20 | - | ||
21 | assert(excp_is_internal(excp)); | ||
22 | - gen_helper_exception_internal(cpu_env, tcg_excp); | ||
23 | - tcg_temp_free_i32(tcg_excp); | ||
24 | + gen_helper_exception_internal(cpu_env, tcg_constant_i32(excp)); | ||
25 | } | ||
26 | |||
27 | static void gen_exception_internal_insn(DisasContext *s, uint64_t pc, int excp) | ||
28 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal_insn(DisasContext *s, uint64_t pc, int excp) | ||
29 | |||
30 | static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syndrome) | ||
31 | { | ||
32 | - TCGv_i32 tcg_syn; | ||
33 | - | ||
34 | gen_a64_set_pc_im(s->pc_curr); | ||
35 | - tcg_syn = tcg_const_i32(syndrome); | ||
36 | - gen_helper_exception_bkpt_insn(cpu_env, tcg_syn); | ||
37 | - tcg_temp_free_i32(tcg_syn); | ||
38 | + gen_helper_exception_bkpt_insn(cpu_env, tcg_constant_i32(syndrome)); | ||
39 | s->base.is_jmp = DISAS_NORETURN; | ||
40 | } | ||
41 | |||
42 | -- | ||
43 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Note that tmp was doing double-duty as zero | ||
4 | and then later as a temporary in its own right. | ||
5 | Split the use of 0 to a new variable 'zero'. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20220426163043.100432-5-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-a64.c | 26 +++++++++++++------------- | ||
13 | 1 file changed, 13 insertions(+), 13 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate-a64.c | ||
18 | +++ b/target/arm/translate-a64.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void gen_adc(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
20 | static void gen_adc_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
21 | { | ||
22 | if (sf) { | ||
23 | - TCGv_i64 result, cf_64, vf_64, tmp; | ||
24 | - result = tcg_temp_new_i64(); | ||
25 | - cf_64 = tcg_temp_new_i64(); | ||
26 | - vf_64 = tcg_temp_new_i64(); | ||
27 | - tmp = tcg_const_i64(0); | ||
28 | + TCGv_i64 result = tcg_temp_new_i64(); | ||
29 | + TCGv_i64 cf_64 = tcg_temp_new_i64(); | ||
30 | + TCGv_i64 vf_64 = tcg_temp_new_i64(); | ||
31 | + TCGv_i64 tmp = tcg_temp_new_i64(); | ||
32 | + TCGv_i64 zero = tcg_constant_i64(0); | ||
33 | |||
34 | tcg_gen_extu_i32_i64(cf_64, cpu_CF); | ||
35 | - tcg_gen_add2_i64(result, cf_64, t0, tmp, cf_64, tmp); | ||
36 | - tcg_gen_add2_i64(result, cf_64, result, cf_64, t1, tmp); | ||
37 | + tcg_gen_add2_i64(result, cf_64, t0, zero, cf_64, zero); | ||
38 | + tcg_gen_add2_i64(result, cf_64, result, cf_64, t1, zero); | ||
39 | tcg_gen_extrl_i64_i32(cpu_CF, cf_64); | ||
40 | gen_set_NZ64(result); | ||
41 | |||
42 | @@ -XXX,XX +XXX,XX @@ static void gen_adc_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
43 | tcg_temp_free_i64(cf_64); | ||
44 | tcg_temp_free_i64(result); | ||
45 | } else { | ||
46 | - TCGv_i32 t0_32, t1_32, tmp; | ||
47 | - t0_32 = tcg_temp_new_i32(); | ||
48 | - t1_32 = tcg_temp_new_i32(); | ||
49 | - tmp = tcg_const_i32(0); | ||
50 | + TCGv_i32 t0_32 = tcg_temp_new_i32(); | ||
51 | + TCGv_i32 t1_32 = tcg_temp_new_i32(); | ||
52 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
53 | + TCGv_i32 zero = tcg_constant_i32(0); | ||
54 | |||
55 | tcg_gen_extrl_i64_i32(t0_32, t0); | ||
56 | tcg_gen_extrl_i64_i32(t1_32, t1); | ||
57 | - tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, tmp, cpu_CF, tmp); | ||
58 | - tcg_gen_add2_i32(cpu_NF, cpu_CF, cpu_NF, cpu_CF, t1_32, tmp); | ||
59 | + tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, zero, cpu_CF, zero); | ||
60 | + tcg_gen_add2_i32(cpu_NF, cpu_CF, cpu_NF, cpu_CF, t1_32, zero); | ||
61 | |||
62 | tcg_gen_mov_i32(cpu_ZF, cpu_NF); | ||
63 | tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32); | ||
64 | -- | ||
65 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-6-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 13 +++---------- | ||
9 | 1 file changed, 3 insertions(+), 10 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void gen_axflag(void) | ||
16 | static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
17 | unsigned int op1, unsigned int op2, unsigned int crm) | ||
18 | { | ||
19 | - TCGv_i32 t1; | ||
20 | int op = op1 << 3 | op2; | ||
21 | |||
22 | /* End the TB by default, chaining is ok. */ | ||
23 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
24 | if (s->current_el == 0) { | ||
25 | goto do_unallocated; | ||
26 | } | ||
27 | - t1 = tcg_const_i32(crm & PSTATE_SP); | ||
28 | - gen_helper_msr_i_spsel(cpu_env, t1); | ||
29 | - tcg_temp_free_i32(t1); | ||
30 | + gen_helper_msr_i_spsel(cpu_env, tcg_constant_i32(crm & PSTATE_SP)); | ||
31 | break; | ||
32 | |||
33 | case 0x19: /* SSBS */ | ||
34 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
35 | break; | ||
36 | |||
37 | case 0x1e: /* DAIFSet */ | ||
38 | - t1 = tcg_const_i32(crm); | ||
39 | - gen_helper_msr_i_daifset(cpu_env, t1); | ||
40 | - tcg_temp_free_i32(t1); | ||
41 | + gen_helper_msr_i_daifset(cpu_env, tcg_constant_i32(crm)); | ||
42 | break; | ||
43 | |||
44 | case 0x1f: /* DAIFClear */ | ||
45 | - t1 = tcg_const_i32(crm); | ||
46 | - gen_helper_msr_i_daifclear(cpu_env, t1); | ||
47 | - tcg_temp_free_i32(t1); | ||
48 | + gen_helper_msr_i_daifclear(cpu_env, tcg_constant_i32(crm)); | ||
49 | /* For DAIFClear, exit the cpu loop to re-evaluate pending IRQs. */ | ||
50 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
51 | break; | ||
52 | -- | ||
53 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-7-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 31 +++++++++---------------------- | ||
9 | 1 file changed, 9 insertions(+), 22 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
16 | /* Emit code to perform further access permissions checks at | ||
17 | * runtime; this may result in an exception. | ||
18 | */ | ||
19 | - TCGv_ptr tmpptr; | ||
20 | - TCGv_i32 tcg_syn, tcg_isread; | ||
21 | uint32_t syndrome; | ||
22 | |||
23 | - gen_a64_set_pc_im(s->pc_curr); | ||
24 | - tmpptr = tcg_const_ptr(ri); | ||
25 | syndrome = syn_aa64_sysregtrap(op0, op1, op2, crn, crm, rt, isread); | ||
26 | - tcg_syn = tcg_const_i32(syndrome); | ||
27 | - tcg_isread = tcg_const_i32(isread); | ||
28 | - gen_helper_access_check_cp_reg(cpu_env, tmpptr, tcg_syn, tcg_isread); | ||
29 | - tcg_temp_free_ptr(tmpptr); | ||
30 | - tcg_temp_free_i32(tcg_syn); | ||
31 | - tcg_temp_free_i32(tcg_isread); | ||
32 | + gen_a64_set_pc_im(s->pc_curr); | ||
33 | + gen_helper_access_check_cp_reg(cpu_env, | ||
34 | + tcg_constant_ptr(ri), | ||
35 | + tcg_constant_i32(syndrome), | ||
36 | + tcg_constant_i32(isread)); | ||
37 | } else if (ri->type & ARM_CP_RAISES_EXC) { | ||
38 | /* | ||
39 | * The readfn or writefn might raise an exception; | ||
40 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
41 | case ARM_CP_DC_ZVA: | ||
42 | /* Writes clear the aligned block of memory which rt points into. */ | ||
43 | if (s->mte_active[0]) { | ||
44 | - TCGv_i32 t_desc; | ||
45 | int desc = 0; | ||
46 | |||
47 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
48 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
49 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
50 | - t_desc = tcg_const_i32(desc); | ||
51 | |||
52 | tcg_rt = new_tmp_a64(s); | ||
53 | - gen_helper_mte_check_zva(tcg_rt, cpu_env, t_desc, cpu_reg(s, rt)); | ||
54 | - tcg_temp_free_i32(t_desc); | ||
55 | + gen_helper_mte_check_zva(tcg_rt, cpu_env, | ||
56 | + tcg_constant_i32(desc), cpu_reg(s, rt)); | ||
57 | } else { | ||
58 | tcg_rt = clean_data_tbi(s, cpu_reg(s, rt)); | ||
59 | } | ||
60 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
61 | if (ri->type & ARM_CP_CONST) { | ||
62 | tcg_gen_movi_i64(tcg_rt, ri->resetvalue); | ||
63 | } else if (ri->readfn) { | ||
64 | - TCGv_ptr tmpptr; | ||
65 | - tmpptr = tcg_const_ptr(ri); | ||
66 | - gen_helper_get_cp_reg64(tcg_rt, cpu_env, tmpptr); | ||
67 | - tcg_temp_free_ptr(tmpptr); | ||
68 | + gen_helper_get_cp_reg64(tcg_rt, cpu_env, tcg_constant_ptr(ri)); | ||
69 | } else { | ||
70 | tcg_gen_ld_i64(tcg_rt, cpu_env, ri->fieldoffset); | ||
71 | } | ||
72 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
73 | /* If not forbidden by access permissions, treat as WI */ | ||
74 | return; | ||
75 | } else if (ri->writefn) { | ||
76 | - TCGv_ptr tmpptr; | ||
77 | - tmpptr = tcg_const_ptr(ri); | ||
78 | - gen_helper_set_cp_reg64(cpu_env, tmpptr, tcg_rt); | ||
79 | - tcg_temp_free_ptr(tmpptr); | ||
80 | + gen_helper_set_cp_reg64(cpu_env, tcg_constant_ptr(ri), tcg_rt); | ||
81 | } else { | ||
82 | tcg_gen_st_i64(tcg_rt, cpu_env, ri->fieldoffset); | ||
83 | } | ||
84 | -- | ||
85 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-8-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 5 +---- | ||
9 | 1 file changed, 1 insertion(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
16 | int opc = extract32(insn, 21, 3); | ||
17 | int op2_ll = extract32(insn, 0, 5); | ||
18 | int imm16 = extract32(insn, 5, 16); | ||
19 | - TCGv_i32 tmp; | ||
20 | |||
21 | switch (opc) { | ||
22 | case 0: | ||
23 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
24 | break; | ||
25 | } | ||
26 | gen_a64_set_pc_im(s->pc_curr); | ||
27 | - tmp = tcg_const_i32(syn_aa64_smc(imm16)); | ||
28 | - gen_helper_pre_smc(cpu_env, tmp); | ||
29 | - tcg_temp_free_i32(tmp); | ||
30 | + gen_helper_pre_smc(cpu_env, tcg_constant_i32(syn_aa64_smc(imm16))); | ||
31 | gen_ss_advance(s); | ||
32 | gen_exception_insn(s, s->base.pc_next, EXCP_SMC, | ||
33 | syn_aa64_smc(imm16), 3); | ||
34 | -- | ||
35 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-9-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 6 ++---- | ||
9 | 1 file changed, 2 insertions(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
16 | tcg_temp_free_i64(cmp); | ||
17 | } else if (tb_cflags(s->base.tb) & CF_PARALLEL) { | ||
18 | if (HAVE_CMPXCHG128) { | ||
19 | - TCGv_i32 tcg_rs = tcg_const_i32(rs); | ||
20 | + TCGv_i32 tcg_rs = tcg_constant_i32(rs); | ||
21 | if (s->be_data == MO_LE) { | ||
22 | gen_helper_casp_le_parallel(cpu_env, tcg_rs, | ||
23 | clean_addr, t1, t2); | ||
24 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
25 | gen_helper_casp_be_parallel(cpu_env, tcg_rs, | ||
26 | clean_addr, t1, t2); | ||
27 | } | ||
28 | - tcg_temp_free_i32(tcg_rs); | ||
29 | } else { | ||
30 | gen_helper_exit_atomic(cpu_env); | ||
31 | s->base.is_jmp = DISAS_NORETURN; | ||
32 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
33 | TCGv_i64 a2 = tcg_temp_new_i64(); | ||
34 | TCGv_i64 c1 = tcg_temp_new_i64(); | ||
35 | TCGv_i64 c2 = tcg_temp_new_i64(); | ||
36 | - TCGv_i64 zero = tcg_const_i64(0); | ||
37 | + TCGv_i64 zero = tcg_constant_i64(0); | ||
38 | |||
39 | /* Load the two words, in memory order. */ | ||
40 | tcg_gen_qemu_ld_i64(d1, clean_addr, memidx, | ||
41 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
42 | tcg_temp_free_i64(a2); | ||
43 | tcg_temp_free_i64(c1); | ||
44 | tcg_temp_free_i64(c2); | ||
45 | - tcg_temp_free_i64(zero); | ||
46 | |||
47 | /* Write back the data from memory to Rs. */ | ||
48 | tcg_gen_mov_i64(s1, d1); | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-10-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 3 +-- | ||
9 | 1 file changed, 1 insertion(+), 2 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
16 | |||
17 | tcg_rt = cpu_reg(s, rt); | ||
18 | |||
19 | - clean_addr = tcg_const_i64(s->pc_curr + imm); | ||
20 | + clean_addr = tcg_constant_i64(s->pc_curr + imm); | ||
21 | if (is_vector) { | ||
22 | do_fp_ld(s, rt, clean_addr, size); | ||
23 | } else { | ||
24 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
25 | do_gpr_ld(s, tcg_rt, clean_addr, size + is_signed * MO_SIGN, | ||
26 | false, true, rt, iss_sf, false); | ||
27 | } | ||
28 | - tcg_temp_free_i64(clean_addr); | ||
29 | } | ||
30 | |||
31 | /* | ||
32 | -- | ||
33 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-11-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 9 +++------ | ||
9 | 1 file changed, 3 insertions(+), 6 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
16 | mop = endian | size | align; | ||
17 | |||
18 | elements = (is_q ? 16 : 8) >> size; | ||
19 | - tcg_ebytes = tcg_const_i64(1 << size); | ||
20 | + tcg_ebytes = tcg_constant_i64(1 << size); | ||
21 | for (r = 0; r < rpt; r++) { | ||
22 | int e; | ||
23 | for (e = 0; e < elements; e++) { | ||
24 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
25 | } | ||
26 | } | ||
27 | } | ||
28 | - tcg_temp_free_i64(tcg_ebytes); | ||
29 | |||
30 | if (!is_store) { | ||
31 | /* For non-quad operations, setting a slice of the low | ||
32 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
33 | total); | ||
34 | mop = finalize_memop(s, scale); | ||
35 | |||
36 | - tcg_ebytes = tcg_const_i64(1 << scale); | ||
37 | + tcg_ebytes = tcg_constant_i64(1 << scale); | ||
38 | for (xs = 0; xs < selem; xs++) { | ||
39 | if (replicate) { | ||
40 | /* Load and replicate to all elements */ | ||
41 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
42 | tcg_gen_add_i64(clean_addr, clean_addr, tcg_ebytes); | ||
43 | rt = (rt + 1) % 32; | ||
44 | } | ||
45 | - tcg_temp_free_i64(tcg_ebytes); | ||
46 | |||
47 | if (is_postidx) { | ||
48 | if (rm == 31) { | ||
49 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
50 | |||
51 | if (is_zero) { | ||
52 | TCGv_i64 clean_addr = clean_data_tbi(s, addr); | ||
53 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
54 | + TCGv_i64 tcg_zero = tcg_constant_i64(0); | ||
55 | int mem_index = get_mem_index(s); | ||
56 | int i, n = (1 + is_pair) << LOG2_TAG_GRANULE; | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
59 | tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
60 | tcg_gen_qemu_st_i64(tcg_zero, clean_addr, mem_index, MO_UQ); | ||
61 | } | ||
62 | - tcg_temp_free_i64(tcg_zero); | ||
63 | } | ||
64 | |||
65 | if (index != 0) { | ||
66 | -- | ||
67 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-12-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 12 ++++-------- | ||
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_imm(DisasContext *s, uint32_t insn) | ||
16 | tcg_gen_addi_i64(tcg_result, tcg_rn, imm); | ||
17 | } | ||
18 | } else { | ||
19 | - TCGv_i64 tcg_imm = tcg_const_i64(imm); | ||
20 | + TCGv_i64 tcg_imm = tcg_constant_i64(imm); | ||
21 | if (sub_op) { | ||
22 | gen_sub_CC(is_64bit, tcg_result, tcg_rn, tcg_imm); | ||
23 | } else { | ||
24 | gen_add_CC(is_64bit, tcg_result, tcg_rn, tcg_imm); | ||
25 | } | ||
26 | - tcg_temp_free_i64(tcg_imm); | ||
27 | } | ||
28 | |||
29 | if (is_64bit) { | ||
30 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_imm_with_tags(DisasContext *s, uint32_t insn) | ||
31 | tcg_rd = cpu_reg_sp(s, rd); | ||
32 | |||
33 | if (s->ata) { | ||
34 | - TCGv_i32 offset = tcg_const_i32(imm); | ||
35 | - TCGv_i32 tag_offset = tcg_const_i32(uimm4); | ||
36 | - | ||
37 | - gen_helper_addsubg(tcg_rd, cpu_env, tcg_rn, offset, tag_offset); | ||
38 | - tcg_temp_free_i32(tag_offset); | ||
39 | - tcg_temp_free_i32(offset); | ||
40 | + gen_helper_addsubg(tcg_rd, cpu_env, tcg_rn, | ||
41 | + tcg_constant_i32(imm), | ||
42 | + tcg_constant_i32(uimm4)); | ||
43 | } else { | ||
44 | tcg_gen_addi_i64(tcg_rd, tcg_rn, imm); | ||
45 | gen_address_with_allocation_tag0(tcg_rd, tcg_rd); | ||
46 | -- | ||
47 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-13-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 5 +---- | ||
9 | 1 file changed, 1 insertion(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_movw_imm(DisasContext *s, uint32_t insn) | ||
16 | int opc = extract32(insn, 29, 2); | ||
17 | int pos = extract32(insn, 21, 2) << 4; | ||
18 | TCGv_i64 tcg_rd = cpu_reg(s, rd); | ||
19 | - TCGv_i64 tcg_imm; | ||
20 | |||
21 | if (!sf && (pos >= 32)) { | ||
22 | unallocated_encoding(s); | ||
23 | @@ -XXX,XX +XXX,XX @@ static void disas_movw_imm(DisasContext *s, uint32_t insn) | ||
24 | tcg_gen_movi_i64(tcg_rd, imm); | ||
25 | break; | ||
26 | case 3: /* MOVK */ | ||
27 | - tcg_imm = tcg_const_i64(imm); | ||
28 | - tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_imm, pos, 16); | ||
29 | - tcg_temp_free_i64(tcg_imm); | ||
30 | + tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_constant_i64(imm), pos, 16); | ||
31 | if (!sf) { | ||
32 | tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
33 | } | ||
34 | -- | ||
35 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 5 | Message-id: 20220426163043.100432-14-richard.henderson@linaro.org |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Message-id: 20190412165416.7977-2-philmd@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 7 | --- |
10 | hw/arm/aspeed.c | 13 +++++++++---- | 8 | target/arm/translate-a64.c | 6 +----- |
11 | 1 file changed, 9 insertions(+), 4 deletions(-) | 9 | 1 file changed, 1 insertion(+), 5 deletions(-) |
12 | 10 | ||
13 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/aspeed.c | 13 | --- a/target/arm/translate-a64.c |
16 | +++ b/hw/arm/aspeed.c | 14 | +++ b/target/arm/translate-a64.c |
17 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void shift_reg_imm(TCGv_i64 dst, TCGv_i64 src, int sf, |
18 | #include "hw/arm/aspeed_soc.h" | 16 | if (shift_i == 0) { |
19 | #include "hw/boards.h" | 17 | tcg_gen_mov_i64(dst, src); |
20 | #include "hw/i2c/smbus_eeprom.h" | 18 | } else { |
21 | +#include "hw/misc/pca9552.h" | 19 | - TCGv_i64 shift_const; |
22 | +#include "hw/misc/tmp105.h" | 20 | - |
23 | #include "qemu/log.h" | 21 | - shift_const = tcg_const_i64(shift_i); |
24 | #include "sysemu/block-backend.h" | 22 | - shift_reg(dst, src, sf, shift_type, shift_const); |
25 | #include "hw/loader.h" | 23 | - tcg_temp_free_i64(shift_const); |
26 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | 24 | + shift_reg(dst, src, sf, shift_type, tcg_constant_i64(shift_i)); |
27 | eeprom_buf); | 25 | } |
28 | |||
29 | /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | ||
30 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | ||
31 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), | ||
32 | + TYPE_TMP105, 0x4d); | ||
33 | |||
34 | /* The AST2500 EVB does not have an RTC. Let's pretend that one is | ||
35 | * plugged on the I2C bus header */ | ||
36 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
37 | AspeedSoCState *soc = &bmc->soc; | ||
38 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
39 | |||
40 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), "pca9552", 0x60); | ||
41 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), TYPE_PCA9552, | ||
42 | + 0x60); | ||
43 | |||
44 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
45 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
46 | |||
47 | /* The Witherspoon expects a TMP275 but a TMP105 is compatible */ | ||
48 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a); | ||
49 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), TYPE_TMP105, | ||
50 | + 0x4a); | ||
51 | |||
52 | /* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is | ||
53 | * good enough */ | ||
54 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
55 | |||
56 | smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | ||
57 | eeprom_buf); | ||
58 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "pca9552", | ||
59 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), TYPE_PCA9552, | ||
60 | 0x60); | ||
61 | } | 26 | } |
62 | 27 | ||
63 | -- | 28 | -- |
64 | 2.20.1 | 29 | 2.25.1 |
65 | |||
66 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-15-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 3 +-- | ||
9 | 1 file changed, 1 insertion(+), 2 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_select(DisasContext *s, uint32_t insn) | ||
16 | tcg_rd = cpu_reg(s, rd); | ||
17 | |||
18 | a64_test_cc(&c, cond); | ||
19 | - zero = tcg_const_i64(0); | ||
20 | + zero = tcg_constant_i64(0); | ||
21 | |||
22 | if (rn == 31 && rm == 31 && (else_inc ^ else_inv)) { | ||
23 | /* CSET & CSETM. */ | ||
24 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_select(DisasContext *s, uint32_t insn) | ||
25 | tcg_gen_movcond_i64(c.cond, tcg_rd, c.value, zero, t_true, t_false); | ||
26 | } | ||
27 | |||
28 | - tcg_temp_free_i64(zero); | ||
29 | a64_free_cc(&c); | ||
30 | |||
31 | if (!sf) { | ||
32 | -- | ||
33 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-16-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 7 ++----- | ||
9 | 1 file changed, 2 insertions(+), 5 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void handle_rev16(DisasContext *s, unsigned int sf, | ||
16 | TCGv_i64 tcg_rd = cpu_reg(s, rd); | ||
17 | TCGv_i64 tcg_tmp = tcg_temp_new_i64(); | ||
18 | TCGv_i64 tcg_rn = read_cpu_reg(s, rn, sf); | ||
19 | - TCGv_i64 mask = tcg_const_i64(sf ? 0x00ff00ff00ff00ffull : 0x00ff00ff); | ||
20 | + TCGv_i64 mask = tcg_constant_i64(sf ? 0x00ff00ff00ff00ffull : 0x00ff00ff); | ||
21 | |||
22 | tcg_gen_shri_i64(tcg_tmp, tcg_rn, 8); | ||
23 | tcg_gen_and_i64(tcg_rd, tcg_rn, mask); | ||
24 | @@ -XXX,XX +XXX,XX @@ static void handle_rev16(DisasContext *s, unsigned int sf, | ||
25 | tcg_gen_shli_i64(tcg_rd, tcg_rd, 8); | ||
26 | tcg_gen_or_i64(tcg_rd, tcg_rd, tcg_tmp); | ||
27 | |||
28 | - tcg_temp_free_i64(mask); | ||
29 | tcg_temp_free_i64(tcg_tmp); | ||
30 | } | ||
31 | |||
32 | @@ -XXX,XX +XXX,XX @@ static void handle_crc32(DisasContext *s, | ||
33 | } | ||
34 | |||
35 | tcg_acc = cpu_reg(s, rn); | ||
36 | - tcg_bytes = tcg_const_i32(1 << sz); | ||
37 | + tcg_bytes = tcg_constant_i32(1 << sz); | ||
38 | |||
39 | if (crc32c) { | ||
40 | gen_helper_crc32c_64(cpu_reg(s, rd), tcg_acc, tcg_val, tcg_bytes); | ||
41 | } else { | ||
42 | gen_helper_crc32_64(cpu_reg(s, rd), tcg_acc, tcg_val, tcg_bytes); | ||
43 | } | ||
44 | - | ||
45 | - tcg_temp_free_i32(tcg_bytes); | ||
46 | } | ||
47 | |||
48 | /* Data-processing (2 source) | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |
1 | The M-profile floating point support has three associated config | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | registers: FPCAR, FPCCR and FPDSCR. It also makes the registers | ||
3 | CPACR and NSACR have behaviour other than reads-as-zero. | ||
4 | Add support for all of these as simple reads-as-written registers. | ||
5 | We will hook up actual functionality later. | ||
6 | 2 | ||
7 | The main complexity here is handling the FPCCR register, which | 3 | Existing temp usage treats t1 as both zero and as a |
8 | has a mix of banked and unbanked bits. | 4 | temporary. Rearrange to only require one temporary, |
5 | so remove t1 and rename t2. | ||
9 | 6 | ||
10 | Note that we don't share storage with the A-profile | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | cpu->cp15.nsacr and cpu->cp15.cpacr_el1, though the behaviour | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | is quite similar, for two reasons: | 9 | Message-id: 20220426163043.100432-17-richard.henderson@linaro.org |
13 | * the M profile CPACR is banked between security states | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | * it preserves the invariant that M profile uses no state | 11 | --- |
15 | inside the cp15 substruct | 12 | target/arm/translate-a64.c | 12 +++++------- |
13 | 1 file changed, 5 insertions(+), 7 deletions(-) | ||
16 | 14 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20190416125744.27770-4-peter.maydell@linaro.org | ||
20 | --- | ||
21 | target/arm/cpu.h | 34 ++++++++++++ | ||
22 | hw/intc/armv7m_nvic.c | 125 ++++++++++++++++++++++++++++++++++++++++++ | ||
23 | target/arm/cpu.c | 5 ++ | ||
24 | target/arm/machine.c | 16 ++++++ | ||
25 | 4 files changed, 180 insertions(+) | ||
26 | |||
27 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/cpu.h | 17 | --- a/target/arm/translate-a64.c |
30 | +++ b/target/arm/cpu.h | 18 | +++ b/target/arm/translate-a64.c |
31 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 19 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) |
32 | uint32_t scr[M_REG_NUM_BANKS]; | 20 | if (sf == 0 || !dc_isar_feature(aa64_mte_insn_reg, s)) { |
33 | uint32_t msplim[M_REG_NUM_BANKS]; | 21 | goto do_unallocated; |
34 | uint32_t psplim[M_REG_NUM_BANKS]; | 22 | } else { |
35 | + uint32_t fpcar[M_REG_NUM_BANKS]; | 23 | - TCGv_i64 t1 = tcg_const_i64(1); |
36 | + uint32_t fpccr[M_REG_NUM_BANKS]; | 24 | - TCGv_i64 t2 = tcg_temp_new_i64(); |
37 | + uint32_t fpdscr[M_REG_NUM_BANKS]; | 25 | + TCGv_i64 t = tcg_temp_new_i64(); |
38 | + uint32_t cpacr[M_REG_NUM_BANKS]; | 26 | |
39 | + uint32_t nsacr; | 27 | - tcg_gen_extract_i64(t2, cpu_reg_sp(s, rn), 56, 4); |
40 | } v7m; | 28 | - tcg_gen_shl_i64(t1, t1, t2); |
41 | 29 | - tcg_gen_or_i64(cpu_reg(s, rd), cpu_reg(s, rm), t1); | |
42 | /* Information associated with an exception about to be taken: | 30 | + tcg_gen_extract_i64(t, cpu_reg_sp(s, rn), 56, 4); |
43 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CSSELR, LEVEL, 1, 3) | 31 | + tcg_gen_shl_i64(t, tcg_constant_i64(1), t); |
44 | */ | 32 | + tcg_gen_or_i64(cpu_reg(s, rd), cpu_reg(s, rm), t); |
45 | FIELD(V7M_CSSELR, INDEX, 0, 4) | 33 | |
46 | 34 | - tcg_temp_free_i64(t1); | |
47 | +/* v7M FPCCR bits */ | 35 | - tcg_temp_free_i64(t2); |
48 | +FIELD(V7M_FPCCR, LSPACT, 0, 1) | 36 | + tcg_temp_free_i64(t); |
49 | +FIELD(V7M_FPCCR, USER, 1, 1) | ||
50 | +FIELD(V7M_FPCCR, S, 2, 1) | ||
51 | +FIELD(V7M_FPCCR, THREAD, 3, 1) | ||
52 | +FIELD(V7M_FPCCR, HFRDY, 4, 1) | ||
53 | +FIELD(V7M_FPCCR, MMRDY, 5, 1) | ||
54 | +FIELD(V7M_FPCCR, BFRDY, 6, 1) | ||
55 | +FIELD(V7M_FPCCR, SFRDY, 7, 1) | ||
56 | +FIELD(V7M_FPCCR, MONRDY, 8, 1) | ||
57 | +FIELD(V7M_FPCCR, SPLIMVIOL, 9, 1) | ||
58 | +FIELD(V7M_FPCCR, UFRDY, 10, 1) | ||
59 | +FIELD(V7M_FPCCR, RES0, 11, 15) | ||
60 | +FIELD(V7M_FPCCR, TS, 26, 1) | ||
61 | +FIELD(V7M_FPCCR, CLRONRETS, 27, 1) | ||
62 | +FIELD(V7M_FPCCR, CLRONRET, 28, 1) | ||
63 | +FIELD(V7M_FPCCR, LSPENS, 29, 1) | ||
64 | +FIELD(V7M_FPCCR, LSPEN, 30, 1) | ||
65 | +FIELD(V7M_FPCCR, ASPEN, 31, 1) | ||
66 | +/* These bits are banked. Others are non-banked and live in the M_REG_S bank */ | ||
67 | +#define R_V7M_FPCCR_BANKED_MASK \ | ||
68 | + (R_V7M_FPCCR_LSPACT_MASK | \ | ||
69 | + R_V7M_FPCCR_USER_MASK | \ | ||
70 | + R_V7M_FPCCR_THREAD_MASK | \ | ||
71 | + R_V7M_FPCCR_MMRDY_MASK | \ | ||
72 | + R_V7M_FPCCR_SPLIMVIOL_MASK | \ | ||
73 | + R_V7M_FPCCR_UFRDY_MASK | \ | ||
74 | + R_V7M_FPCCR_ASPEN_MASK) | ||
75 | + | ||
76 | /* | ||
77 | * System register ID fields. | ||
78 | */ | ||
79 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/intc/armv7m_nvic.c | ||
82 | +++ b/hw/intc/armv7m_nvic.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
84 | } | ||
85 | case 0xd84: /* CSSELR */ | ||
86 | return cpu->env.v7m.csselr[attrs.secure]; | ||
87 | + case 0xd88: /* CPACR */ | ||
88 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
89 | + return 0; | ||
90 | + } | ||
91 | + return cpu->env.v7m.cpacr[attrs.secure]; | ||
92 | + case 0xd8c: /* NSACR */ | ||
93 | + if (!attrs.secure || !arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
94 | + return 0; | ||
95 | + } | ||
96 | + return cpu->env.v7m.nsacr; | ||
97 | /* TODO: Implement debug registers. */ | ||
98 | case 0xd90: /* MPU_TYPE */ | ||
99 | /* Unified MPU; if the MPU is not present this value is zero */ | ||
100 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
101 | return 0; | ||
102 | } | ||
103 | return cpu->env.v7m.sfar; | ||
104 | + case 0xf34: /* FPCCR */ | ||
105 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
106 | + return 0; | ||
107 | + } | ||
108 | + if (attrs.secure) { | ||
109 | + return cpu->env.v7m.fpccr[M_REG_S]; | ||
110 | + } else { | ||
111 | + /* | ||
112 | + * NS can read LSPEN, CLRONRET and MONRDY. It can read | ||
113 | + * BFRDY and HFRDY if AIRCR.BFHFNMINS != 0; | ||
114 | + * other non-banked bits RAZ. | ||
115 | + * TODO: MONRDY should RAZ/WI if DEMCR.SDME is set. | ||
116 | + */ | ||
117 | + uint32_t value = cpu->env.v7m.fpccr[M_REG_S]; | ||
118 | + uint32_t mask = R_V7M_FPCCR_LSPEN_MASK | | ||
119 | + R_V7M_FPCCR_CLRONRET_MASK | | ||
120 | + R_V7M_FPCCR_MONRDY_MASK; | ||
121 | + | ||
122 | + if (s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
123 | + mask |= R_V7M_FPCCR_BFRDY_MASK | R_V7M_FPCCR_HFRDY_MASK; | ||
124 | + } | ||
125 | + | ||
126 | + value &= mask; | ||
127 | + | ||
128 | + value |= cpu->env.v7m.fpccr[M_REG_NS]; | ||
129 | + return value; | ||
130 | + } | ||
131 | + case 0xf38: /* FPCAR */ | ||
132 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
133 | + return 0; | ||
134 | + } | ||
135 | + return cpu->env.v7m.fpcar[attrs.secure]; | ||
136 | + case 0xf3c: /* FPDSCR */ | ||
137 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
138 | + return 0; | ||
139 | + } | ||
140 | + return cpu->env.v7m.fpdscr[attrs.secure]; | ||
141 | case 0xf40: /* MVFR0 */ | ||
142 | return cpu->isar.mvfr0; | ||
143 | case 0xf44: /* MVFR1 */ | ||
144 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
145 | cpu->env.v7m.csselr[attrs.secure] = value & R_V7M_CSSELR_INDEX_MASK; | ||
146 | } | 37 | } |
147 | break; | 38 | break; |
148 | + case 0xd88: /* CPACR */ | 39 | case 8: /* LSLV */ |
149 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
150 | + /* We implement only the Floating Point extension's CP10/CP11 */ | ||
151 | + cpu->env.v7m.cpacr[attrs.secure] = value & (0xf << 20); | ||
152 | + } | ||
153 | + break; | ||
154 | + case 0xd8c: /* NSACR */ | ||
155 | + if (attrs.secure && arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
156 | + /* We implement only the Floating Point extension's CP10/CP11 */ | ||
157 | + cpu->env.v7m.nsacr = value & (3 << 10); | ||
158 | + } | ||
159 | + break; | ||
160 | case 0xd90: /* MPU_TYPE */ | ||
161 | return; /* RO */ | ||
162 | case 0xd94: /* MPU_CTRL */ | ||
163 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
164 | } | ||
165 | break; | ||
166 | } | ||
167 | + case 0xf34: /* FPCCR */ | ||
168 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
169 | + /* Not all bits here are banked. */ | ||
170 | + uint32_t fpccr_s; | ||
171 | + | ||
172 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
173 | + /* Don't allow setting of bits not present in v7M */ | ||
174 | + value &= (R_V7M_FPCCR_LSPACT_MASK | | ||
175 | + R_V7M_FPCCR_USER_MASK | | ||
176 | + R_V7M_FPCCR_THREAD_MASK | | ||
177 | + R_V7M_FPCCR_HFRDY_MASK | | ||
178 | + R_V7M_FPCCR_MMRDY_MASK | | ||
179 | + R_V7M_FPCCR_BFRDY_MASK | | ||
180 | + R_V7M_FPCCR_MONRDY_MASK | | ||
181 | + R_V7M_FPCCR_LSPEN_MASK | | ||
182 | + R_V7M_FPCCR_ASPEN_MASK); | ||
183 | + } | ||
184 | + value &= ~R_V7M_FPCCR_RES0_MASK; | ||
185 | + | ||
186 | + if (!attrs.secure) { | ||
187 | + /* Some non-banked bits are configurably writable by NS */ | ||
188 | + fpccr_s = cpu->env.v7m.fpccr[M_REG_S]; | ||
189 | + if (!(fpccr_s & R_V7M_FPCCR_LSPENS_MASK)) { | ||
190 | + uint32_t lspen = FIELD_EX32(value, V7M_FPCCR, LSPEN); | ||
191 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, LSPEN, lspen); | ||
192 | + } | ||
193 | + if (!(fpccr_s & R_V7M_FPCCR_CLRONRETS_MASK)) { | ||
194 | + uint32_t cor = FIELD_EX32(value, V7M_FPCCR, CLRONRET); | ||
195 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, CLRONRET, cor); | ||
196 | + } | ||
197 | + if ((s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
198 | + uint32_t hfrdy = FIELD_EX32(value, V7M_FPCCR, HFRDY); | ||
199 | + uint32_t bfrdy = FIELD_EX32(value, V7M_FPCCR, BFRDY); | ||
200 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, HFRDY, hfrdy); | ||
201 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, BFRDY, bfrdy); | ||
202 | + } | ||
203 | + /* TODO MONRDY should RAZ/WI if DEMCR.SDME is set */ | ||
204 | + { | ||
205 | + uint32_t monrdy = FIELD_EX32(value, V7M_FPCCR, MONRDY); | ||
206 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, MONRDY, monrdy); | ||
207 | + } | ||
208 | + | ||
209 | + /* | ||
210 | + * All other non-banked bits are RAZ/WI from NS; write | ||
211 | + * just the banked bits to fpccr[M_REG_NS]. | ||
212 | + */ | ||
213 | + value &= R_V7M_FPCCR_BANKED_MASK; | ||
214 | + cpu->env.v7m.fpccr[M_REG_NS] = value; | ||
215 | + } else { | ||
216 | + fpccr_s = value; | ||
217 | + } | ||
218 | + cpu->env.v7m.fpccr[M_REG_S] = fpccr_s; | ||
219 | + } | ||
220 | + break; | ||
221 | + case 0xf38: /* FPCAR */ | ||
222 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
223 | + value &= ~7; | ||
224 | + cpu->env.v7m.fpcar[attrs.secure] = value; | ||
225 | + } | ||
226 | + break; | ||
227 | + case 0xf3c: /* FPDSCR */ | ||
228 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
229 | + value &= 0x07c00000; | ||
230 | + cpu->env.v7m.fpdscr[attrs.secure] = value; | ||
231 | + } | ||
232 | + break; | ||
233 | case 0xf50: /* ICIALLU */ | ||
234 | case 0xf58: /* ICIMVAU */ | ||
235 | case 0xf5c: /* DCIMVAC */ | ||
236 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
237 | index XXXXXXX..XXXXXXX 100644 | ||
238 | --- a/target/arm/cpu.c | ||
239 | +++ b/target/arm/cpu.c | ||
240 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
241 | env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; | ||
242 | } | ||
243 | |||
244 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
245 | + env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; | ||
246 | + env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | | ||
247 | + R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; | ||
248 | + } | ||
249 | /* Unlike A/R profile, M profile defines the reset LR value */ | ||
250 | env->regs[14] = 0xffffffff; | ||
251 | |||
252 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
253 | index XXXXXXX..XXXXXXX 100644 | ||
254 | --- a/target/arm/machine.c | ||
255 | +++ b/target/arm/machine.c | ||
256 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_v8m = { | ||
257 | } | ||
258 | }; | ||
259 | |||
260 | +static const VMStateDescription vmstate_m_fp = { | ||
261 | + .name = "cpu/m/fp", | ||
262 | + .version_id = 1, | ||
263 | + .minimum_version_id = 1, | ||
264 | + .needed = vfp_needed, | ||
265 | + .fields = (VMStateField[]) { | ||
266 | + VMSTATE_UINT32_ARRAY(env.v7m.fpcar, ARMCPU, M_REG_NUM_BANKS), | ||
267 | + VMSTATE_UINT32_ARRAY(env.v7m.fpccr, ARMCPU, M_REG_NUM_BANKS), | ||
268 | + VMSTATE_UINT32_ARRAY(env.v7m.fpdscr, ARMCPU, M_REG_NUM_BANKS), | ||
269 | + VMSTATE_UINT32_ARRAY(env.v7m.cpacr, ARMCPU, M_REG_NUM_BANKS), | ||
270 | + VMSTATE_UINT32(env.v7m.nsacr, ARMCPU), | ||
271 | + VMSTATE_END_OF_LIST() | ||
272 | + } | ||
273 | +}; | ||
274 | + | ||
275 | static const VMStateDescription vmstate_m = { | ||
276 | .name = "cpu/m", | ||
277 | .version_id = 4, | ||
278 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
279 | &vmstate_m_scr, | ||
280 | &vmstate_m_other_sp, | ||
281 | &vmstate_m_v8m, | ||
282 | + &vmstate_m_fp, | ||
283 | NULL | ||
284 | } | ||
285 | }; | ||
286 | -- | 40 | -- |
287 | 2.20.1 | 41 | 2.25.1 |
288 | |||
289 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This commit finally deletes "hw/devices.h". | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
5 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 5 | Message-id: 20220426163043.100432-18-richard.henderson@linaro.org |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | [PMM: Restore incorrectly removed free of t_false in disas_fp_csel()] |
7 | Message-id: 20190412165416.7977-13-philmd@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 8 | --- |
10 | include/hw/devices.h | 11 ----------- | 9 | target/arm/translate-a64.c | 23 +++++++---------------- |
11 | include/hw/net/smc91c111.h | 19 +++++++++++++++++++ | 10 | 1 file changed, 7 insertions(+), 16 deletions(-) |
12 | hw/arm/gumstix.c | 2 +- | ||
13 | hw/arm/integratorcp.c | 2 +- | ||
14 | hw/arm/mainstone.c | 2 +- | ||
15 | hw/arm/realview.c | 2 +- | ||
16 | hw/arm/versatilepb.c | 2 +- | ||
17 | hw/net/smc91c111.c | 2 +- | ||
18 | 8 files changed, 25 insertions(+), 17 deletions(-) | ||
19 | delete mode 100644 include/hw/devices.h | ||
20 | create mode 100644 include/hw/net/smc91c111.h | ||
21 | 11 | ||
22 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 12 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
23 | deleted file mode 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
24 | index XXXXXXX..XXXXXXX | 14 | --- a/target/arm/translate-a64.c |
25 | --- a/include/hw/devices.h | 15 | +++ b/target/arm/translate-a64.c |
26 | +++ /dev/null | 16 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, int size, |
27 | @@ -XXX,XX +XXX,XX @@ | 17 | |
28 | -#ifndef QEMU_DEVICES_H | 18 | tcg_vn = read_fp_dreg(s, rn); |
29 | -#define QEMU_DEVICES_H | 19 | if (cmp_with_zero) { |
20 | - tcg_vm = tcg_const_i64(0); | ||
21 | + tcg_vm = tcg_constant_i64(0); | ||
22 | } else { | ||
23 | tcg_vm = read_fp_dreg(s, rm); | ||
24 | } | ||
25 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_compare(DisasContext *s, uint32_t insn) | ||
26 | static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
27 | { | ||
28 | unsigned int mos, type, rm, cond, rn, op, nzcv; | ||
29 | - TCGv_i64 tcg_flags; | ||
30 | TCGLabel *label_continue = NULL; | ||
31 | int size; | ||
32 | |||
33 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
34 | label_continue = gen_new_label(); | ||
35 | arm_gen_test_cc(cond, label_match); | ||
36 | /* nomatch: */ | ||
37 | - tcg_flags = tcg_const_i64(nzcv << 28); | ||
38 | - gen_set_nzcv(tcg_flags); | ||
39 | - tcg_temp_free_i64(tcg_flags); | ||
40 | + gen_set_nzcv(tcg_constant_i64(nzcv << 28)); | ||
41 | tcg_gen_br(label_continue); | ||
42 | gen_set_label(label_match); | ||
43 | } | ||
44 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
45 | static void disas_fp_csel(DisasContext *s, uint32_t insn) | ||
46 | { | ||
47 | unsigned int mos, type, rm, cond, rn, rd; | ||
48 | - TCGv_i64 t_true, t_false, t_zero; | ||
49 | + TCGv_i64 t_true, t_false; | ||
50 | DisasCompare64 c; | ||
51 | MemOp sz; | ||
52 | |||
53 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | ||
54 | read_vec_element(s, t_false, rm, 0, sz); | ||
55 | |||
56 | a64_test_cc(&c, cond); | ||
57 | - t_zero = tcg_const_i64(0); | ||
58 | - tcg_gen_movcond_i64(c.cond, t_true, c.value, t_zero, t_true, t_false); | ||
59 | - tcg_temp_free_i64(t_zero); | ||
60 | + tcg_gen_movcond_i64(c.cond, t_true, c.value, tcg_constant_i64(0), | ||
61 | + t_true, t_false); | ||
62 | tcg_temp_free_i64(t_false); | ||
63 | a64_free_cc(&c); | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_imm(DisasContext *s, uint32_t insn) | ||
66 | int type = extract32(insn, 22, 2); | ||
67 | int mos = extract32(insn, 29, 3); | ||
68 | uint64_t imm; | ||
69 | - TCGv_i64 tcg_res; | ||
70 | MemOp sz; | ||
71 | |||
72 | if (mos || imm5) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_imm(DisasContext *s, uint32_t insn) | ||
74 | } | ||
75 | |||
76 | imm = vfp_expand_imm(sz, imm8); | ||
30 | - | 77 | - |
31 | -/* Devices that have nowhere better to go. */ | 78 | - tcg_res = tcg_const_i64(imm); |
32 | - | 79 | - write_fp_dreg(s, rd, tcg_res); |
33 | -#include "hw/hw.h" | 80 | - tcg_temp_free_i64(tcg_res); |
34 | - | 81 | + write_fp_dreg(s, rd, tcg_constant_i64(imm)); |
35 | -/* smc91c111.c */ | 82 | } |
36 | -void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | 83 | |
37 | - | 84 | /* Handle floating point <=> fixed point conversions. Note that we can |
38 | -#endif | 85 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, |
39 | diff --git a/include/hw/net/smc91c111.h b/include/hw/net/smc91c111.h | 86 | |
40 | new file mode 100644 | 87 | tcg_fpstatus = fpstatus_ptr(type == 3 ? FPST_FPCR_F16 : FPST_FPCR); |
41 | index XXXXXXX..XXXXXXX | 88 | |
42 | --- /dev/null | 89 | - tcg_shift = tcg_const_i32(64 - scale); |
43 | +++ b/include/hw/net/smc91c111.h | 90 | + tcg_shift = tcg_constant_i32(64 - scale); |
44 | @@ -XXX,XX +XXX,XX @@ | 91 | |
45 | +/* | 92 | if (itof) { |
46 | + * SMSC 91C111 Ethernet interface emulation | 93 | TCGv_i64 tcg_int = cpu_reg(s, rn); |
47 | + * | 94 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, |
48 | + * Copyright (c) 2005 CodeSourcery, LLC. | 95 | } |
49 | + * Written by Paul Brook | 96 | |
50 | + * | 97 | tcg_temp_free_ptr(tcg_fpstatus); |
51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 98 | - tcg_temp_free_i32(tcg_shift); |
52 | + * See the COPYING file in the top-level directory. | 99 | } |
53 | + */ | 100 | |
54 | + | 101 | /* Floating point <-> fixed point conversions |
55 | +#ifndef HW_NET_SMC91C111_H | ||
56 | +#define HW_NET_SMC91C111_H | ||
57 | + | ||
58 | +#include "hw/irq.h" | ||
59 | +#include "net/net.h" | ||
60 | + | ||
61 | +void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
62 | + | ||
63 | +#endif | ||
64 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/hw/arm/gumstix.c | ||
67 | +++ b/hw/arm/gumstix.c | ||
68 | @@ -XXX,XX +XXX,XX @@ | ||
69 | #include "hw/arm/pxa.h" | ||
70 | #include "net/net.h" | ||
71 | #include "hw/block/flash.h" | ||
72 | -#include "hw/devices.h" | ||
73 | +#include "hw/net/smc91c111.h" | ||
74 | #include "hw/boards.h" | ||
75 | #include "exec/address-spaces.h" | ||
76 | #include "sysemu/qtest.h" | ||
77 | diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/hw/arm/integratorcp.c | ||
80 | +++ b/hw/arm/integratorcp.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qemu-common.h" | ||
83 | #include "cpu.h" | ||
84 | #include "hw/sysbus.h" | ||
85 | -#include "hw/devices.h" | ||
86 | #include "hw/boards.h" | ||
87 | #include "hw/arm/arm.h" | ||
88 | #include "hw/misc/arm_integrator_debug.h" | ||
89 | +#include "hw/net/smc91c111.h" | ||
90 | #include "net/net.h" | ||
91 | #include "exec/address-spaces.h" | ||
92 | #include "sysemu/sysemu.h" | ||
93 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/hw/arm/mainstone.c | ||
96 | +++ b/hw/arm/mainstone.c | ||
97 | @@ -XXX,XX +XXX,XX @@ | ||
98 | #include "hw/arm/pxa.h" | ||
99 | #include "hw/arm/arm.h" | ||
100 | #include "net/net.h" | ||
101 | -#include "hw/devices.h" | ||
102 | +#include "hw/net/smc91c111.h" | ||
103 | #include "hw/boards.h" | ||
104 | #include "hw/block/flash.h" | ||
105 | #include "hw/sysbus.h" | ||
106 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/hw/arm/realview.c | ||
109 | +++ b/hw/arm/realview.c | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | #include "hw/sysbus.h" | ||
112 | #include "hw/arm/arm.h" | ||
113 | #include "hw/arm/primecell.h" | ||
114 | -#include "hw/devices.h" | ||
115 | #include "hw/net/lan9118.h" | ||
116 | +#include "hw/net/smc91c111.h" | ||
117 | #include "hw/pci/pci.h" | ||
118 | #include "net/net.h" | ||
119 | #include "sysemu/sysemu.h" | ||
120 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/hw/arm/versatilepb.c | ||
123 | +++ b/hw/arm/versatilepb.c | ||
124 | @@ -XXX,XX +XXX,XX @@ | ||
125 | #include "cpu.h" | ||
126 | #include "hw/sysbus.h" | ||
127 | #include "hw/arm/arm.h" | ||
128 | -#include "hw/devices.h" | ||
129 | +#include "hw/net/smc91c111.h" | ||
130 | #include "net/net.h" | ||
131 | #include "sysemu/sysemu.h" | ||
132 | #include "hw/pci/pci.h" | ||
133 | diff --git a/hw/net/smc91c111.c b/hw/net/smc91c111.c | ||
134 | index XXXXXXX..XXXXXXX 100644 | ||
135 | --- a/hw/net/smc91c111.c | ||
136 | +++ b/hw/net/smc91c111.c | ||
137 | @@ -XXX,XX +XXX,XX @@ | ||
138 | #include "qemu/osdep.h" | ||
139 | #include "hw/sysbus.h" | ||
140 | #include "net/net.h" | ||
141 | -#include "hw/devices.h" | ||
142 | +#include "hw/net/smc91c111.h" | ||
143 | #include "qemu/log.h" | ||
144 | /* For crc32 */ | ||
145 | #include <zlib.h> | ||
146 | -- | 102 | -- |
147 | 2.20.1 | 103 | 2.25.1 |
148 | |||
149 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20190412165416.7977-12-philmd@redhat.com | 5 | Message-id: 20220426163043.100432-19-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | include/hw/net/lan9118.h | 2 ++ | 8 | target/arm/translate-a64.c | 21 +++++---------------- |
9 | hw/arm/exynos4_boards.c | 3 ++- | 9 | 1 file changed, 5 insertions(+), 16 deletions(-) |
10 | hw/arm/mps2-tz.c | 3 ++- | ||
11 | hw/net/lan9118.c | 1 - | ||
12 | 4 files changed, 6 insertions(+), 3 deletions(-) | ||
13 | 10 | ||
14 | diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/net/lan9118.h | 13 | --- a/target/arm/translate-a64.c |
17 | +++ b/include/hw/net/lan9118.h | 14 | +++ b/target/arm/translate-a64.c |
18 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void handle_shri_with_rndacc(TCGv_i64 tcg_res, TCGv_i64 tcg_src, |
19 | #include "hw/irq.h" | 16 | /* Deal with the rounding step */ |
20 | #include "net/net.h" | 17 | if (round) { |
21 | 18 | if (extended_result) { | |
22 | +#define TYPE_LAN9118 "lan9118" | 19 | - TCGv_i64 tcg_zero = tcg_const_i64(0); |
23 | + | 20 | + TCGv_i64 tcg_zero = tcg_constant_i64(0); |
24 | void lan9118_init(NICInfo *, uint32_t, qemu_irq); | 21 | if (!is_u) { |
25 | 22 | /* take care of sign extending tcg_res */ | |
26 | #endif | 23 | tcg_gen_sari_i64(tcg_src_hi, tcg_src, 63); |
27 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | 24 | @@ -XXX,XX +XXX,XX @@ static void handle_shri_with_rndacc(TCGv_i64 tcg_res, TCGv_i64 tcg_src, |
28 | index XXXXXXX..XXXXXXX 100644 | 25 | tcg_src, tcg_zero, |
29 | --- a/hw/arm/exynos4_boards.c | 26 | tcg_rnd, tcg_zero); |
30 | +++ b/hw/arm/exynos4_boards.c | 27 | } |
31 | @@ -XXX,XX +XXX,XX @@ | 28 | - tcg_temp_free_i64(tcg_zero); |
32 | #include "hw/arm/arm.h" | 29 | } else { |
33 | #include "exec/address-spaces.h" | 30 | tcg_gen_add_i64(tcg_src, tcg_src, tcg_rnd); |
34 | #include "hw/arm/exynos4210.h" | 31 | } |
35 | +#include "hw/net/lan9118.h" | 32 | @@ -XXX,XX +XXX,XX @@ static void handle_scalar_simd_shri(DisasContext *s, |
36 | #include "hw/boards.h" | ||
37 | |||
38 | #undef DEBUG | ||
39 | @@ -XXX,XX +XXX,XX @@ static void lan9215_init(uint32_t base, qemu_irq irq) | ||
40 | /* This should be a 9215 but the 9118 is close enough */ | ||
41 | if (nd_table[0].used) { | ||
42 | qemu_check_nic_model(&nd_table[0], "lan9118"); | ||
43 | - dev = qdev_create(NULL, "lan9118"); | ||
44 | + dev = qdev_create(NULL, TYPE_LAN9118); | ||
45 | qdev_set_nic_properties(dev, &nd_table[0]); | ||
46 | qdev_prop_set_uint32(dev, "mode_16bit", 1); | ||
47 | qdev_init_nofail(dev); | ||
48 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/arm/mps2-tz.c | ||
51 | +++ b/hw/arm/mps2-tz.c | ||
52 | @@ -XXX,XX +XXX,XX @@ | ||
53 | #include "hw/arm/armsse.h" | ||
54 | #include "hw/dma/pl080.h" | ||
55 | #include "hw/ssi/pl022.h" | ||
56 | +#include "hw/net/lan9118.h" | ||
57 | #include "net/net.h" | ||
58 | #include "hw/core/split-irq.h" | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
61 | * except that it doesn't support the checksum-offload feature. | ||
62 | */ | ||
63 | qemu_check_nic_model(nd, "lan9118"); | ||
64 | - mms->lan9118 = qdev_create(NULL, "lan9118"); | ||
65 | + mms->lan9118 = qdev_create(NULL, TYPE_LAN9118); | ||
66 | qdev_set_nic_properties(mms->lan9118, nd); | ||
67 | qdev_init_nofail(mms->lan9118); | ||
68 | |||
69 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/hw/net/lan9118.c | ||
72 | +++ b/hw/net/lan9118.c | ||
73 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118_packet = { | ||
74 | } | 33 | } |
75 | }; | 34 | |
76 | 35 | if (round) { | |
77 | -#define TYPE_LAN9118 "lan9118" | 36 | - uint64_t round_const = 1ULL << (shift - 1); |
78 | #define LAN9118(obj) OBJECT_CHECK(lan9118_state, (obj), TYPE_LAN9118) | 37 | - tcg_round = tcg_const_i64(round_const); |
79 | 38 | + tcg_round = tcg_constant_i64(1ULL << (shift - 1)); | |
80 | typedef struct { | 39 | } else { |
40 | tcg_round = NULL; | ||
41 | } | ||
42 | @@ -XXX,XX +XXX,XX @@ static void handle_scalar_simd_shri(DisasContext *s, | ||
43 | |||
44 | tcg_temp_free_i64(tcg_rn); | ||
45 | tcg_temp_free_i64(tcg_rd); | ||
46 | - if (round) { | ||
47 | - tcg_temp_free_i64(tcg_round); | ||
48 | - } | ||
49 | } | ||
50 | |||
51 | /* SHL/SLI - Scalar shift left */ | ||
52 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_sqshrn(DisasContext *s, bool is_scalar, bool is_q, | ||
53 | tcg_final = tcg_const_i64(0); | ||
54 | |||
55 | if (round) { | ||
56 | - uint64_t round_const = 1ULL << (shift - 1); | ||
57 | - tcg_round = tcg_const_i64(round_const); | ||
58 | + tcg_round = tcg_constant_i64(1ULL << (shift - 1)); | ||
59 | } else { | ||
60 | tcg_round = NULL; | ||
61 | } | ||
62 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_sqshrn(DisasContext *s, bool is_scalar, bool is_q, | ||
63 | write_vec_element(s, tcg_final, rd, 1, MO_64); | ||
64 | } | ||
65 | |||
66 | - if (round) { | ||
67 | - tcg_temp_free_i64(tcg_round); | ||
68 | - } | ||
69 | tcg_temp_free_i64(tcg_rn); | ||
70 | tcg_temp_free_i64(tcg_rd); | ||
71 | tcg_temp_free_i32(tcg_rd_narrowed); | ||
72 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | ||
73 | } | ||
74 | |||
75 | if (size == 3) { | ||
76 | - TCGv_i64 tcg_shift = tcg_const_i64(shift); | ||
77 | + TCGv_i64 tcg_shift = tcg_constant_i64(shift); | ||
78 | static NeonGenTwo64OpEnvFn * const fns[2][2] = { | ||
79 | { gen_helper_neon_qshl_s64, gen_helper_neon_qshlu_s64 }, | ||
80 | { NULL, gen_helper_neon_qshl_u64 }, | ||
81 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | ||
82 | |||
83 | tcg_temp_free_i64(tcg_op); | ||
84 | } | ||
85 | - tcg_temp_free_i64(tcg_shift); | ||
86 | clear_vec_high(s, is_q, rd); | ||
87 | } else { | ||
88 | - TCGv_i32 tcg_shift = tcg_const_i32(shift); | ||
89 | + TCGv_i32 tcg_shift = tcg_constant_i32(shift); | ||
90 | static NeonGenTwoOpEnvFn * const fns[2][2][3] = { | ||
91 | { | ||
92 | { gen_helper_neon_qshl_s8, | ||
93 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | ||
94 | |||
95 | tcg_temp_free_i32(tcg_op); | ||
96 | } | ||
97 | - tcg_temp_free_i32(tcg_shift); | ||
98 | |||
99 | if (!scalar) { | ||
100 | clear_vec_high(s, is_q, rd); | ||
81 | -- | 101 | -- |
82 | 2.20.1 | 102 | 2.25.1 |
83 | |||
84 | diff view generated by jsdifflib |
1 | Handle floating point registers in exception return. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | This corresponds to pseudocode functions ValidateExceptionReturn(), | ||
3 | ExceptionReturn(), PopStack() and ConsumeExcStackFrame(). | ||
4 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-20-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20190416125744.27770-16-peter.maydell@linaro.org | ||
8 | --- | 7 | --- |
9 | target/arm/helper.c | 142 +++++++++++++++++++++++++++++++++++++++++++- | 8 | target/arm/translate-a64.c | 26 ++++++-------------------- |
10 | 1 file changed, 141 insertions(+), 1 deletion(-) | 9 | 1 file changed, 6 insertions(+), 20 deletions(-) |
11 | 10 | ||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
13 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/helper.c | 13 | --- a/target/arm/translate-a64.c |
15 | +++ b/target/arm/helper.c | 14 | +++ b/target/arm/translate-a64.c |
16 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 15 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn, |
17 | bool rettobase = false; | 16 | int pass; |
18 | bool exc_secure = false; | 17 | |
19 | bool return_to_secure; | 18 | if (fracbits || size == MO_64) { |
20 | + bool ftype; | 19 | - tcg_shift = tcg_const_i32(fracbits); |
21 | + bool restore_s16_s31; | 20 | + tcg_shift = tcg_constant_i32(fracbits); |
22 | |||
23 | /* If we're not in Handler mode then jumps to magic exception-exit | ||
24 | * addresses don't have magic behaviour. However for the v8M | ||
25 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
26 | excret); | ||
27 | } | 21 | } |
28 | 22 | ||
29 | + ftype = excret & R_V7M_EXCRET_FTYPE_MASK; | 23 | if (size == MO_64) { |
30 | + | 24 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn, |
31 | + if (!arm_feature(env, ARM_FEATURE_VFP) && !ftype) { | 25 | } |
32 | + qemu_log_mask(LOG_GUEST_ERROR, "M profile: zero FTYPE in exception " | 26 | |
33 | + "exit PC value 0x%" PRIx32 " is UNPREDICTABLE " | 27 | tcg_temp_free_ptr(tcg_fpst); |
34 | + "if FPU not present\n", | 28 | - if (tcg_shift) { |
35 | + excret); | 29 | - tcg_temp_free_i32(tcg_shift); |
36 | + ftype = true; | 30 | - } |
37 | + } | 31 | |
38 | + | 32 | clear_vec_high(s, elements << size == 16, rd); |
39 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 33 | } |
40 | /* EXC_RETURN.ES validation check (R_SMFL). We must do this before | 34 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, |
41 | * we pick which FAULTMASK to clear. | 35 | tcg_fpstatus = fpstatus_ptr(size == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); |
42 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 36 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); |
43 | */ | 37 | fracbits = (16 << size) - immhb; |
44 | write_v7m_control_spsel_for_secstate(env, return_to_sp_process, exc_secure); | 38 | - tcg_shift = tcg_const_i32(fracbits); |
45 | 39 | + tcg_shift = tcg_constant_i32(fracbits); | |
46 | + /* | 40 | |
47 | + * Clear scratch FP values left in caller saved registers; this | 41 | if (size == MO_64) { |
48 | + * must happen before any kind of tail chaining. | 42 | int maxpass = is_scalar ? 1 : 2; |
49 | + */ | 43 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, |
50 | + if ((env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_CLRONRET_MASK) && | 44 | } |
51 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) { | 45 | } |
52 | + if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) { | 46 | |
53 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | 47 | - tcg_temp_free_i32(tcg_shift); |
54 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | 48 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); |
55 | + qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing " | 49 | tcg_temp_free_ptr(tcg_fpstatus); |
56 | + "stackframe: error during lazy state deactivation\n"); | 50 | tcg_temp_free_i32(tcg_rmode); |
57 | + v7m_exception_taken(cpu, excret, true, false); | 51 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_64(DisasContext *s, int opcode, bool u, |
58 | + return; | 52 | case 0x1c: /* FCVTAS */ |
59 | + } else { | 53 | case 0x3a: /* FCVTPS */ |
60 | + /* Clear s0..s15 and FPSCR */ | 54 | case 0x3b: /* FCVTZS */ |
61 | + int i; | 55 | - { |
62 | + | 56 | - TCGv_i32 tcg_shift = tcg_const_i32(0); |
63 | + for (i = 0; i < 16; i += 2) { | 57 | - gen_helper_vfp_tosqd(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); |
64 | + *aa32_vfp_dreg(env, i / 2) = 0; | 58 | - tcg_temp_free_i32(tcg_shift); |
65 | + } | 59 | + gen_helper_vfp_tosqd(tcg_rd, tcg_rn, tcg_constant_i32(0), tcg_fpstatus); |
66 | + vfp_set_fpscr(env, 0); | 60 | break; |
67 | + } | 61 | - } |
68 | + } | 62 | case 0x5a: /* FCVTNU */ |
69 | + | 63 | case 0x5b: /* FCVTMU */ |
70 | if (sfault) { | 64 | case 0x5c: /* FCVTAU */ |
71 | env->v7m.sfsr |= R_V7M_SFSR_INVER_MASK; | 65 | case 0x7a: /* FCVTPU */ |
72 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | 66 | case 0x7b: /* FCVTZU */ |
73 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 67 | - { |
68 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
69 | - gen_helper_vfp_touqd(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | ||
70 | - tcg_temp_free_i32(tcg_shift); | ||
71 | + gen_helper_vfp_touqd(tcg_rd, tcg_rn, tcg_constant_i32(0), tcg_fpstatus); | ||
72 | break; | ||
73 | - } | ||
74 | case 0x18: /* FRINTN */ | ||
75 | case 0x19: /* FRINTM */ | ||
76 | case 0x38: /* FRINTP */ | ||
77 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
78 | |||
79 | if (is_double) { | ||
80 | TCGv_i64 tcg_op = tcg_temp_new_i64(); | ||
81 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
82 | + TCGv_i64 tcg_zero = tcg_constant_i64(0); | ||
83 | TCGv_i64 tcg_res = tcg_temp_new_i64(); | ||
84 | NeonGenTwoDoubleOpFn *genfn; | ||
85 | bool swap = false; | ||
86 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
87 | write_vec_element(s, tcg_res, rd, pass, MO_64); | ||
88 | } | ||
89 | tcg_temp_free_i64(tcg_res); | ||
90 | - tcg_temp_free_i64(tcg_zero); | ||
91 | tcg_temp_free_i64(tcg_op); | ||
92 | |||
93 | clear_vec_high(s, !is_scalar, rd); | ||
94 | } else { | ||
95 | TCGv_i32 tcg_op = tcg_temp_new_i32(); | ||
96 | - TCGv_i32 tcg_zero = tcg_const_i32(0); | ||
97 | + TCGv_i32 tcg_zero = tcg_constant_i32(0); | ||
98 | TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
99 | NeonGenTwoSingleOpFn *genfn; | ||
100 | bool swap = false; | ||
101 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
74 | } | 102 | } |
75 | } | 103 | } |
76 | 104 | tcg_temp_free_i32(tcg_res); | |
77 | + if (!ftype) { | 105 | - tcg_temp_free_i32(tcg_zero); |
78 | + /* FP present and we need to handle it */ | 106 | tcg_temp_free_i32(tcg_op); |
79 | + if (!return_to_secure && | 107 | if (!is_scalar) { |
80 | + (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK)) { | 108 | clear_vec_high(s, is_q, rd); |
81 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
82 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
83 | + qemu_log_mask(CPU_LOG_INT, | ||
84 | + "...taking SecureFault on existing stackframe: " | ||
85 | + "Secure LSPACT set but exception return is " | ||
86 | + "not to secure state\n"); | ||
87 | + v7m_exception_taken(cpu, excret, true, false); | ||
88 | + return; | ||
89 | + } | ||
90 | + | ||
91 | + restore_s16_s31 = return_to_secure && | ||
92 | + (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK); | ||
93 | + | ||
94 | + if (env->v7m.fpccr[return_to_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
95 | + /* State in FPU is still valid, just clear LSPACT */ | ||
96 | + env->v7m.fpccr[return_to_secure] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
97 | + } else { | ||
98 | + int i; | ||
99 | + uint32_t fpscr; | ||
100 | + bool cpacr_pass, nsacr_pass; | ||
101 | + | ||
102 | + cpacr_pass = v7m_cpacr_pass(env, return_to_secure, | ||
103 | + return_to_priv); | ||
104 | + nsacr_pass = return_to_secure || | ||
105 | + extract32(env->v7m.nsacr, 10, 1); | ||
106 | + | ||
107 | + if (!cpacr_pass) { | ||
108 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
109 | + return_to_secure); | ||
110 | + env->v7m.cfsr[return_to_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
111 | + qemu_log_mask(CPU_LOG_INT, | ||
112 | + "...taking UsageFault on existing " | ||
113 | + "stackframe: CPACR.CP10 prevents unstacking " | ||
114 | + "FP regs\n"); | ||
115 | + v7m_exception_taken(cpu, excret, true, false); | ||
116 | + return; | ||
117 | + } else if (!nsacr_pass) { | ||
118 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, true); | ||
119 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_INVPC_MASK; | ||
120 | + qemu_log_mask(CPU_LOG_INT, | ||
121 | + "...taking Secure UsageFault on existing " | ||
122 | + "stackframe: NSACR.CP10 prevents unstacking " | ||
123 | + "FP regs\n"); | ||
124 | + v7m_exception_taken(cpu, excret, true, false); | ||
125 | + return; | ||
126 | + } | ||
127 | + | ||
128 | + for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) { | ||
129 | + uint32_t slo, shi; | ||
130 | + uint64_t dn; | ||
131 | + uint32_t faddr = frameptr + 0x20 + 4 * i; | ||
132 | + | ||
133 | + if (i >= 16) { | ||
134 | + faddr += 8; /* Skip the slot for the FPSCR */ | ||
135 | + } | ||
136 | + | ||
137 | + pop_ok = pop_ok && | ||
138 | + v7m_stack_read(cpu, &slo, faddr, mmu_idx) && | ||
139 | + v7m_stack_read(cpu, &shi, faddr + 4, mmu_idx); | ||
140 | + | ||
141 | + if (!pop_ok) { | ||
142 | + break; | ||
143 | + } | ||
144 | + | ||
145 | + dn = (uint64_t)shi << 32 | slo; | ||
146 | + *aa32_vfp_dreg(env, i / 2) = dn; | ||
147 | + } | ||
148 | + pop_ok = pop_ok && | ||
149 | + v7m_stack_read(cpu, &fpscr, frameptr + 0x60, mmu_idx); | ||
150 | + if (pop_ok) { | ||
151 | + vfp_set_fpscr(env, fpscr); | ||
152 | + } | ||
153 | + if (!pop_ok) { | ||
154 | + /* | ||
155 | + * These regs are 0 if security extension present; | ||
156 | + * otherwise merely UNKNOWN. We zero always. | ||
157 | + */ | ||
158 | + for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) { | ||
159 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
160 | + } | ||
161 | + vfp_set_fpscr(env, 0); | ||
162 | + } | ||
163 | + } | ||
164 | + } | ||
165 | + env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S], | ||
166 | + V7M_CONTROL, FPCA, !ftype); | ||
167 | + | ||
168 | /* Commit to consuming the stack frame */ | ||
169 | frameptr += 0x20; | ||
170 | + if (!ftype) { | ||
171 | + frameptr += 0x48; | ||
172 | + if (restore_s16_s31) { | ||
173 | + frameptr += 0x40; | ||
174 | + } | ||
175 | + } | ||
176 | /* Undo stack alignment (the SPREALIGN bit indicates that the original | ||
177 | * pre-exception SP was not 8-aligned and we added a padding word to | ||
178 | * align it, so we undo this by ORing in the bit that increases it | ||
179 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
180 | *frame_sp_p = frameptr; | ||
181 | } | ||
182 | /* This xpsr_write() will invalidate frame_sp_p as it may switch stack */ | ||
183 | - xpsr_write(env, xpsr, ~XPSR_SPREALIGN); | ||
184 | + xpsr_write(env, xpsr, ~(XPSR_SPREALIGN | XPSR_SFPA)); | ||
185 | + | ||
186 | + if (env->v7m.secure) { | ||
187 | + bool sfpa = xpsr & XPSR_SFPA; | ||
188 | + | ||
189 | + env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S], | ||
190 | + V7M_CONTROL, SFPA, sfpa); | ||
191 | + } | ||
192 | |||
193 | /* The restored xPSR exception field will be zero if we're | ||
194 | * resuming in Thread mode. If that doesn't match what the | ||
195 | -- | 109 | -- |
196 | 2.20.1 | 110 | 2.25.1 |
197 | |||
198 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | Message-id: 20220426163043.100432-21-richard.henderson@linaro.org |
6 | Message-id: 20190412165416.7977-11-philmd@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 7 | --- |
9 | include/hw/net/ne2000-isa.h | 6 ++++++ | 8 | target/arm/translate-a64.c | 40 ++++++++++---------------------------- |
10 | 1 file changed, 6 insertions(+) | 9 | 1 file changed, 10 insertions(+), 30 deletions(-) |
11 | 10 | ||
12 | diff --git a/include/hw/net/ne2000-isa.h b/include/hw/net/ne2000-isa.h | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
13 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/net/ne2000-isa.h | 13 | --- a/target/arm/translate-a64.c |
15 | +++ b/include/hw/net/ne2000-isa.h | 14 | +++ b/target/arm/translate-a64.c |
16 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_narrow(DisasContext *s, bool scalar, |
17 | * This work is licensed under the terms of the GNU GPL, version 2 or later. | 16 | int passes = scalar ? 1 : 2; |
18 | * See the COPYING file in the top-level directory. | 17 | |
19 | */ | 18 | if (scalar) { |
20 | + | 19 | - tcg_res[1] = tcg_const_i32(0); |
21 | +#ifndef HW_NET_NE2K_ISA_H | 20 | + tcg_res[1] = tcg_constant_i32(0); |
22 | +#define HW_NET_NE2K_ISA_H | ||
23 | + | ||
24 | #include "hw/hw.h" | ||
25 | #include "hw/qdev.h" | ||
26 | #include "hw/isa/isa.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static inline ISADevice *isa_ne2000_init(ISABus *bus, int base, int irq, | ||
28 | } | 21 | } |
29 | return d; | 22 | |
30 | } | 23 | for (pass = 0; pass < passes; pass++) { |
31 | + | 24 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_satacc(DisasContext *s, bool is_scalar, bool is_u, |
32 | +#endif | 25 | } |
26 | |||
27 | if (is_scalar) { | ||
28 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
29 | - write_vec_element(s, tcg_zero, rd, 0, MO_64); | ||
30 | - tcg_temp_free_i64(tcg_zero); | ||
31 | + write_vec_element(s, tcg_constant_i64(0), rd, 0, MO_64); | ||
32 | } | ||
33 | write_vec_element_i32(s, tcg_rd, rd, pass, MO_32); | ||
34 | } | ||
35 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_two_reg_misc(DisasContext *s, uint32_t insn) | ||
36 | case 0x1c: /* FCVTAS */ | ||
37 | case 0x3a: /* FCVTPS */ | ||
38 | case 0x3b: /* FCVTZS */ | ||
39 | - { | ||
40 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
41 | - gen_helper_vfp_tosls(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | ||
42 | - tcg_temp_free_i32(tcg_shift); | ||
43 | + gen_helper_vfp_tosls(tcg_rd, tcg_rn, tcg_constant_i32(0), | ||
44 | + tcg_fpstatus); | ||
45 | break; | ||
46 | - } | ||
47 | case 0x5a: /* FCVTNU */ | ||
48 | case 0x5b: /* FCVTMU */ | ||
49 | case 0x5c: /* FCVTAU */ | ||
50 | case 0x7a: /* FCVTPU */ | ||
51 | case 0x7b: /* FCVTZU */ | ||
52 | - { | ||
53 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
54 | - gen_helper_vfp_touls(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | ||
55 | - tcg_temp_free_i32(tcg_shift); | ||
56 | + gen_helper_vfp_touls(tcg_rd, tcg_rn, tcg_constant_i32(0), | ||
57 | + tcg_fpstatus); | ||
58 | break; | ||
59 | - } | ||
60 | default: | ||
61 | g_assert_not_reached(); | ||
62 | } | ||
63 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
64 | read_vec_element(s, tcg_final, rd, is_q ? 1 : 0, MO_64); | ||
65 | |||
66 | if (round) { | ||
67 | - uint64_t round_const = 1ULL << (shift - 1); | ||
68 | - tcg_round = tcg_const_i64(round_const); | ||
69 | + tcg_round = tcg_constant_i64(1ULL << (shift - 1)); | ||
70 | } else { | ||
71 | tcg_round = NULL; | ||
72 | } | ||
73 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
74 | } else { | ||
75 | write_vec_element(s, tcg_final, rd, 1, MO_64); | ||
76 | } | ||
77 | - if (round) { | ||
78 | - tcg_temp_free_i64(tcg_round); | ||
79 | - } | ||
80 | tcg_temp_free_i64(tcg_rn); | ||
81 | tcg_temp_free_i64(tcg_rd); | ||
82 | tcg_temp_free_i64(tcg_final); | ||
83 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_pairwise(DisasContext *s, int opcode, bool u, | ||
84 | } | ||
85 | } | ||
86 | if (!is_q) { | ||
87 | - tcg_res[1] = tcg_const_i64(0); | ||
88 | + tcg_res[1] = tcg_constant_i64(0); | ||
89 | } | ||
90 | for (pass = 0; pass < 2; pass++) { | ||
91 | write_vec_element(s, tcg_res[pass], rd, pass, MO_64); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
93 | case 0x1c: /* FCVTAS */ | ||
94 | case 0x3a: /* FCVTPS */ | ||
95 | case 0x3b: /* FCVTZS */ | ||
96 | - { | ||
97 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
98 | gen_helper_vfp_tosls(tcg_res, tcg_op, | ||
99 | - tcg_shift, tcg_fpstatus); | ||
100 | - tcg_temp_free_i32(tcg_shift); | ||
101 | + tcg_constant_i32(0), tcg_fpstatus); | ||
102 | break; | ||
103 | - } | ||
104 | case 0x5a: /* FCVTNU */ | ||
105 | case 0x5b: /* FCVTMU */ | ||
106 | case 0x5c: /* FCVTAU */ | ||
107 | case 0x7a: /* FCVTPU */ | ||
108 | case 0x7b: /* FCVTZU */ | ||
109 | - { | ||
110 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
111 | gen_helper_vfp_touls(tcg_res, tcg_op, | ||
112 | - tcg_shift, tcg_fpstatus); | ||
113 | - tcg_temp_free_i32(tcg_shift); | ||
114 | + tcg_constant_i32(0), tcg_fpstatus); | ||
115 | break; | ||
116 | - } | ||
117 | case 0x18: /* FRINTN */ | ||
118 | case 0x19: /* FRINTM */ | ||
119 | case 0x38: /* FRINTP */ | ||
33 | -- | 120 | -- |
34 | 2.20.1 | 121 | 2.25.1 |
35 | |||
36 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 3 | Finish conversion of the file to tcg_constant_*. |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | |
5 | Message-id: 20190412165416.7977-10-philmd@redhat.com | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20220426163043.100432-22-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 9 | --- |
8 | include/hw/devices.h | 3 --- | 10 | target/arm/translate-a64.c | 20 ++++++++------------ |
9 | include/hw/net/lan9118.h | 19 +++++++++++++++++++ | 11 | 1 file changed, 8 insertions(+), 12 deletions(-) |
10 | hw/arm/kzm.c | 2 +- | ||
11 | hw/arm/mps2.c | 2 +- | ||
12 | hw/arm/realview.c | 1 + | ||
13 | hw/arm/vexpress.c | 2 +- | ||
14 | hw/net/lan9118.c | 2 +- | ||
15 | 7 files changed, 24 insertions(+), 7 deletions(-) | ||
16 | create mode 100644 include/hw/net/lan9118.h | ||
17 | 12 | ||
18 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
19 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/devices.h | 15 | --- a/target/arm/translate-a64.c |
21 | +++ b/include/hw/devices.h | 16 | +++ b/target/arm/translate-a64.c |
22 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) |
23 | /* smc91c111.c */ | 18 | } |
24 | void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | 19 | |
25 | 20 | if (is_scalar) { | |
26 | -/* lan9118.c */ | 21 | - tcg_res[1] = tcg_const_i64(0); |
27 | -void lan9118_init(NICInfo *, uint32_t, qemu_irq); | 22 | + tcg_res[1] = tcg_constant_i64(0); |
23 | } | ||
24 | |||
25 | for (pass = 0; pass < 2; pass++) { | ||
26 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
27 | tcg_op2 = tcg_temp_new_i32(); | ||
28 | tcg_op3 = tcg_temp_new_i32(); | ||
29 | tcg_res = tcg_temp_new_i32(); | ||
30 | - tcg_zero = tcg_const_i32(0); | ||
31 | + tcg_zero = tcg_constant_i32(0); | ||
32 | |||
33 | read_vec_element_i32(s, tcg_op1, rn, 3, MO_32); | ||
34 | read_vec_element_i32(s, tcg_op2, rm, 3, MO_32); | ||
35 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
36 | tcg_temp_free_i32(tcg_op2); | ||
37 | tcg_temp_free_i32(tcg_op3); | ||
38 | tcg_temp_free_i32(tcg_res); | ||
39 | - tcg_temp_free_i32(tcg_zero); | ||
40 | } | ||
41 | } | ||
42 | |||
43 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
44 | gen_helper_yield(cpu_env); | ||
45 | break; | ||
46 | case DISAS_WFI: | ||
47 | - { | ||
48 | - /* This is a special case because we don't want to just halt the CPU | ||
49 | - * if trying to debug across a WFI. | ||
50 | + /* | ||
51 | + * This is a special case because we don't want to just halt | ||
52 | + * the CPU if trying to debug across a WFI. | ||
53 | */ | ||
54 | - TCGv_i32 tmp = tcg_const_i32(4); | ||
28 | - | 55 | - |
29 | #endif | 56 | gen_a64_set_pc_im(dc->base.pc_next); |
30 | diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h | 57 | - gen_helper_wfi(cpu_env, tmp); |
31 | new file mode 100644 | 58 | - tcg_temp_free_i32(tmp); |
32 | index XXXXXXX..XXXXXXX | 59 | - /* The helper doesn't necessarily throw an exception, but we |
33 | --- /dev/null | 60 | + gen_helper_wfi(cpu_env, tcg_constant_i32(4)); |
34 | +++ b/include/hw/net/lan9118.h | 61 | + /* |
35 | @@ -XXX,XX +XXX,XX @@ | 62 | + * The helper doesn't necessarily throw an exception, but we |
36 | +/* | 63 | * must go back to the main loop to check for interrupts anyway. |
37 | + * SMSC LAN9118 Ethernet interface emulation | 64 | */ |
38 | + * | 65 | tcg_gen_exit_tb(NULL, 0); |
39 | + * Copyright (c) 2009 CodeSourcery, LLC. | 66 | break; |
40 | + * Written by Paul Brook | 67 | } |
41 | + * | 68 | - } |
42 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 69 | } |
43 | + * See the COPYING file in the top-level directory. | 70 | } |
44 | + */ | 71 | |
45 | + | ||
46 | +#ifndef HW_NET_LAN9118_H | ||
47 | +#define HW_NET_LAN9118_H | ||
48 | + | ||
49 | +#include "hw/irq.h" | ||
50 | +#include "net/net.h" | ||
51 | + | ||
52 | +void lan9118_init(NICInfo *, uint32_t, qemu_irq); | ||
53 | + | ||
54 | +#endif | ||
55 | diff --git a/hw/arm/kzm.c b/hw/arm/kzm.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/arm/kzm.c | ||
58 | +++ b/hw/arm/kzm.c | ||
59 | @@ -XXX,XX +XXX,XX @@ | ||
60 | #include "qemu/error-report.h" | ||
61 | #include "exec/address-spaces.h" | ||
62 | #include "net/net.h" | ||
63 | -#include "hw/devices.h" | ||
64 | +#include "hw/net/lan9118.h" | ||
65 | #include "hw/char/serial.h" | ||
66 | #include "sysemu/qtest.h" | ||
67 | |||
68 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/arm/mps2.c | ||
71 | +++ b/hw/arm/mps2.c | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #include "hw/timer/cmsdk-apb-timer.h" | ||
74 | #include "hw/timer/cmsdk-apb-dualtimer.h" | ||
75 | #include "hw/misc/mps2-scc.h" | ||
76 | -#include "hw/devices.h" | ||
77 | +#include "hw/net/lan9118.h" | ||
78 | #include "net/net.h" | ||
79 | |||
80 | typedef enum MPS2FPGAType { | ||
81 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/hw/arm/realview.c | ||
84 | +++ b/hw/arm/realview.c | ||
85 | @@ -XXX,XX +XXX,XX @@ | ||
86 | #include "hw/arm/arm.h" | ||
87 | #include "hw/arm/primecell.h" | ||
88 | #include "hw/devices.h" | ||
89 | +#include "hw/net/lan9118.h" | ||
90 | #include "hw/pci/pci.h" | ||
91 | #include "net/net.h" | ||
92 | #include "sysemu/sysemu.h" | ||
93 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/hw/arm/vexpress.c | ||
96 | +++ b/hw/arm/vexpress.c | ||
97 | @@ -XXX,XX +XXX,XX @@ | ||
98 | #include "hw/sysbus.h" | ||
99 | #include "hw/arm/arm.h" | ||
100 | #include "hw/arm/primecell.h" | ||
101 | -#include "hw/devices.h" | ||
102 | +#include "hw/net/lan9118.h" | ||
103 | #include "hw/i2c/i2c.h" | ||
104 | #include "net/net.h" | ||
105 | #include "sysemu/sysemu.h" | ||
106 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/hw/net/lan9118.c | ||
109 | +++ b/hw/net/lan9118.c | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | #include "hw/sysbus.h" | ||
112 | #include "net/net.h" | ||
113 | #include "net/eth.h" | ||
114 | -#include "hw/devices.h" | ||
115 | +#include "hw/net/lan9118.h" | ||
116 | #include "sysemu/sysemu.h" | ||
117 | #include "hw/ptimer.h" | ||
118 | #include "qemu/log.h" | ||
119 | -- | 72 | -- |
120 | 2.20.1 | 73 | 2.25.1 |
121 | |||
122 | diff view generated by jsdifflib |
1 | The M-profile architecture floating point system supports | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | lazy FP state preservation, where FP registers are not | ||
3 | pushed to the stack when an exception occurs but are instead | ||
4 | only saved if and when the first FP instruction in the exception | ||
5 | handler is executed. Implement this in QEMU, corresponding | ||
6 | to the check of LSPACT in the pseudocode ExecuteFPCheck(). | ||
7 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-23-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20190416125744.27770-24-peter.maydell@linaro.org | ||
11 | --- | 7 | --- |
12 | target/arm/cpu.h | 3 ++ | 8 | target/arm/translate.c | 32 +++++++------------------------- |
13 | target/arm/helper.h | 2 + | 9 | 1 file changed, 7 insertions(+), 25 deletions(-) |
14 | target/arm/translate.h | 1 + | ||
15 | target/arm/helper.c | 112 +++++++++++++++++++++++++++++++++++++++++ | ||
16 | target/arm/translate.c | 22 ++++++++ | ||
17 | 5 files changed, 140 insertions(+) | ||
18 | 10 | ||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/cpu.h | ||
22 | +++ b/target/arm/cpu.h | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | #define EXCP_NOCP 17 /* v7M NOCP UsageFault */ | ||
25 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ | ||
26 | #define EXCP_STKOF 19 /* v8M STKOF UsageFault */ | ||
27 | +#define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ | ||
28 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | ||
29 | |||
30 | #define ARMV7M_EXCP_RESET 1 | ||
31 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | ||
32 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
33 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
34 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
35 | +/* For M profile only, set if FPCCR.LSPACT is set */ | ||
36 | +FIELD(TBFLAG_A32, LSPACT, 18, 1) | ||
37 | /* For M profile only, set if we must create a new FP context */ | ||
38 | FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) | ||
39 | /* For M profile only, set if FPCCR.S does not match current security state */ | ||
40 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/helper.h | ||
43 | +++ b/target/arm/helper.h | ||
44 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(v7m_blxns, void, env, i32) | ||
45 | |||
46 | DEF_HELPER_3(v7m_tt, i32, env, i32, i32) | ||
47 | |||
48 | +DEF_HELPER_1(v7m_preserve_fp_state, void, env) | ||
49 | + | ||
50 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | ||
51 | |||
52 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) | ||
53 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/arm/translate.h | ||
56 | +++ b/target/arm/translate.h | ||
57 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
58 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | ||
59 | bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ | ||
60 | bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */ | ||
61 | + bool v7m_lspact; /* FPCCR.LSPACT set */ | ||
62 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | ||
63 | * so that top level loop can generate correct syndrome information. | ||
64 | */ | ||
65 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/helper.c | ||
68 | +++ b/target/arm/helper.c | ||
69 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
70 | g_assert_not_reached(); | ||
71 | } | ||
72 | |||
73 | +void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
74 | +{ | ||
75 | + /* translate.c should never generate calls here in user-only mode */ | ||
76 | + g_assert_not_reached(); | ||
77 | +} | ||
78 | + | ||
79 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
80 | { | ||
81 | /* The TT instructions can be used by unprivileged code, but in | ||
82 | @@ -XXX,XX +XXX,XX @@ pend_fault: | ||
83 | return false; | ||
84 | } | ||
85 | |||
86 | +void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
87 | +{ | ||
88 | + /* | ||
89 | + * Preserve FP state (because LSPACT was set and we are about | ||
90 | + * to execute an FP instruction). This corresponds to the | ||
91 | + * PreserveFPState() pseudocode. | ||
92 | + * We may throw an exception if the stacking fails. | ||
93 | + */ | ||
94 | + ARMCPU *cpu = arm_env_get_cpu(env); | ||
95 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
96 | + bool negpri = !(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_HFRDY_MASK); | ||
97 | + bool is_priv = !(env->v7m.fpccr[is_secure] & R_V7M_FPCCR_USER_MASK); | ||
98 | + bool splimviol = env->v7m.fpccr[is_secure] & R_V7M_FPCCR_SPLIMVIOL_MASK; | ||
99 | + uint32_t fpcar = env->v7m.fpcar[is_secure]; | ||
100 | + bool stacked_ok = true; | ||
101 | + bool ts = is_secure && (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK); | ||
102 | + bool take_exception; | ||
103 | + | ||
104 | + /* Take the iothread lock as we are going to touch the NVIC */ | ||
105 | + qemu_mutex_lock_iothread(); | ||
106 | + | ||
107 | + /* Check the background context had access to the FPU */ | ||
108 | + if (!v7m_cpacr_pass(env, is_secure, is_priv)) { | ||
109 | + armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, is_secure); | ||
110 | + env->v7m.cfsr[is_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
111 | + stacked_ok = false; | ||
112 | + } else if (!is_secure && !extract32(env->v7m.nsacr, 10, 1)) { | ||
113 | + armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S); | ||
114 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
115 | + stacked_ok = false; | ||
116 | + } | ||
117 | + | ||
118 | + if (!splimviol && stacked_ok) { | ||
119 | + /* We only stack if the stack limit wasn't violated */ | ||
120 | + int i; | ||
121 | + ARMMMUIdx mmu_idx; | ||
122 | + | ||
123 | + mmu_idx = arm_v7m_mmu_idx_all(env, is_secure, is_priv, negpri); | ||
124 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
125 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
126 | + uint32_t faddr = fpcar + 4 * i; | ||
127 | + uint32_t slo = extract64(dn, 0, 32); | ||
128 | + uint32_t shi = extract64(dn, 32, 32); | ||
129 | + | ||
130 | + if (i >= 16) { | ||
131 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
132 | + } | ||
133 | + stacked_ok = stacked_ok && | ||
134 | + v7m_stack_write(cpu, faddr, slo, mmu_idx, STACK_LAZYFP) && | ||
135 | + v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, STACK_LAZYFP); | ||
136 | + } | ||
137 | + | ||
138 | + stacked_ok = stacked_ok && | ||
139 | + v7m_stack_write(cpu, fpcar + 0x40, | ||
140 | + vfp_get_fpscr(env), mmu_idx, STACK_LAZYFP); | ||
141 | + } | ||
142 | + | ||
143 | + /* | ||
144 | + * We definitely pended an exception, but it's possible that it | ||
145 | + * might not be able to be taken now. If its priority permits us | ||
146 | + * to take it now, then we must not update the LSPACT or FP regs, | ||
147 | + * but instead jump out to take the exception immediately. | ||
148 | + * If it's just pending and won't be taken until the current | ||
149 | + * handler exits, then we do update LSPACT and the FP regs. | ||
150 | + */ | ||
151 | + take_exception = !stacked_ok && | ||
152 | + armv7m_nvic_can_take_pending_exception(env->nvic); | ||
153 | + | ||
154 | + qemu_mutex_unlock_iothread(); | ||
155 | + | ||
156 | + if (take_exception) { | ||
157 | + raise_exception_ra(env, EXCP_LAZYFP, 0, 1, GETPC()); | ||
158 | + } | ||
159 | + | ||
160 | + env->v7m.fpccr[is_secure] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
161 | + | ||
162 | + if (ts) { | ||
163 | + /* Clear s0 to s31 and the FPSCR */ | ||
164 | + int i; | ||
165 | + | ||
166 | + for (i = 0; i < 32; i += 2) { | ||
167 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
168 | + } | ||
169 | + vfp_set_fpscr(env, 0); | ||
170 | + } | ||
171 | + /* | ||
172 | + * Otherwise s0 to s15 and FPSCR are UNKNOWN; we choose to leave them | ||
173 | + * unchanged. | ||
174 | + */ | ||
175 | +} | ||
176 | + | ||
177 | /* Write to v7M CONTROL.SPSEL bit for the specified security bank. | ||
178 | * This may change the current stack pointer between Main and Process | ||
179 | * stack pointers if it is done for the CONTROL register for the current | ||
180 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) | ||
181 | [EXCP_NOCP] = "v7M NOCP UsageFault", | ||
182 | [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | ||
183 | [EXCP_STKOF] = "v8M STKOF UsageFault", | ||
184 | + [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", | ||
185 | }; | ||
186 | |||
187 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
188 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
189 | return; | ||
190 | } | ||
191 | break; | ||
192 | + case EXCP_LAZYFP: | ||
193 | + /* | ||
194 | + * We already pended the specific exception in the NVIC in the | ||
195 | + * v7m_preserve_fp_state() helper function. | ||
196 | + */ | ||
197 | + break; | ||
198 | default: | ||
199 | cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); | ||
200 | return; /* Never happens. Keep compiler happy. */ | ||
201 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
202 | flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
203 | } | ||
204 | |||
205 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
206 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
207 | + | ||
208 | + if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
209 | + flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
210 | + } | ||
211 | + } | ||
212 | + | ||
213 | *pflags = flags; | ||
214 | *cs_base = 0; | ||
215 | } | ||
216 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
217 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
218 | --- a/target/arm/translate.c | 13 | --- a/target/arm/translate.c |
219 | +++ b/target/arm/translate.c | 14 | +++ b/target/arm/translate.c |
220 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static void store_sp_checked(DisasContext *s, TCGv_i32 var) |
221 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | 16 | |
222 | /* Handle M-profile lazy FP state mechanics */ | 17 | void gen_set_cpsr(TCGv_i32 var, uint32_t mask) |
223 | 18 | { | |
224 | + /* Trigger lazy-state preservation if necessary */ | 19 | - TCGv_i32 tmp_mask = tcg_const_i32(mask); |
225 | + if (s->v7m_lspact) { | 20 | - gen_helper_cpsr_write(cpu_env, var, tmp_mask); |
226 | + /* | 21 | - tcg_temp_free_i32(tmp_mask); |
227 | + * Lazy state saving affects external memory and also the NVIC, | 22 | + gen_helper_cpsr_write(cpu_env, var, tcg_constant_i32(mask)); |
228 | + * so we must mark it as an IO operation for icount. | 23 | } |
229 | + */ | 24 | |
230 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | 25 | static void gen_rebuild_hflags(DisasContext *s, bool new_el) |
231 | + gen_io_start(); | 26 | @@ -XXX,XX +XXX,XX @@ static void gen_rebuild_hflags(DisasContext *s, bool new_el) |
232 | + } | 27 | |
233 | + gen_helper_v7m_preserve_fp_state(cpu_env); | 28 | static void gen_exception_internal(int excp) |
234 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | 29 | { |
235 | + gen_io_end(); | 30 | - TCGv_i32 tcg_excp = tcg_const_i32(excp); |
236 | + } | 31 | - |
237 | + /* | 32 | assert(excp_is_internal(excp)); |
238 | + * If the preserve_fp_state helper doesn't throw an exception | 33 | - gen_helper_exception_internal(cpu_env, tcg_excp); |
239 | + * then it will clear LSPACT; we don't need to repeat this for | 34 | - tcg_temp_free_i32(tcg_excp); |
240 | + * any further FP insns in this TB. | 35 | + gen_helper_exception_internal(cpu_env, tcg_constant_i32(excp)); |
241 | + */ | 36 | } |
242 | + s->v7m_lspact = false; | 37 | |
243 | + } | 38 | static void gen_singlestep_exception(DisasContext *s) |
244 | + | 39 | @@ -XXX,XX +XXX,XX @@ static inline void gen_smc(DisasContext *s) |
245 | /* Update ownership of FP context: set FPCCR.S to match current state */ | 40 | /* As with HVC, we may take an exception either before or after |
246 | if (s->v8m_fpccr_s_wrong) { | 41 | * the insn executes. |
247 | TCGv_i32 tmp; | 42 | */ |
248 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | 43 | - TCGv_i32 tmp; |
249 | dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | 44 | - |
250 | dc->v7m_new_fp_ctxt_needed = | 45 | gen_set_pc_im(s, s->pc_curr); |
251 | FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); | 46 | - tmp = tcg_const_i32(syn_aa32_smc()); |
252 | + dc->v7m_lspact = FIELD_EX32(tb_flags, TBFLAG_A32, LSPACT); | 47 | - gen_helper_pre_smc(cpu_env, tmp); |
253 | dc->cp_regs = cpu->cp_regs; | 48 | - tcg_temp_free_i32(tmp); |
254 | dc->features = env->features; | 49 | + gen_helper_pre_smc(cpu_env, tcg_constant_i32(syn_aa32_smc())); |
50 | gen_set_pc_im(s, s->base.pc_next); | ||
51 | s->base.is_jmp = DISAS_SMC; | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, | ||
54 | |||
55 | static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syn) | ||
56 | { | ||
57 | - TCGv_i32 tcg_syn; | ||
58 | - | ||
59 | gen_set_condexec(s); | ||
60 | gen_set_pc_im(s, s->pc_curr); | ||
61 | - tcg_syn = tcg_const_i32(syn); | ||
62 | - gen_helper_exception_bkpt_insn(cpu_env, tcg_syn); | ||
63 | - tcg_temp_free_i32(tcg_syn); | ||
64 | + gen_helper_exception_bkpt_insn(cpu_env, tcg_constant_i32(syn)); | ||
65 | s->base.is_jmp = DISAS_NORETURN; | ||
66 | } | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ void unallocated_encoding(DisasContext *s) | ||
69 | static void gen_exception_el(DisasContext *s, int excp, uint32_t syn, | ||
70 | TCGv_i32 tcg_el) | ||
71 | { | ||
72 | - TCGv_i32 tcg_excp; | ||
73 | - TCGv_i32 tcg_syn; | ||
74 | - | ||
75 | gen_set_condexec(s); | ||
76 | gen_set_pc_im(s, s->pc_curr); | ||
77 | - tcg_excp = tcg_const_i32(excp); | ||
78 | - tcg_syn = tcg_const_i32(syn); | ||
79 | - gen_helper_exception_with_syndrome(cpu_env, tcg_excp, tcg_syn, tcg_el); | ||
80 | - tcg_temp_free_i32(tcg_syn); | ||
81 | - tcg_temp_free_i32(tcg_excp); | ||
82 | + gen_helper_exception_with_syndrome(cpu_env, | ||
83 | + tcg_constant_i32(excp), | ||
84 | + tcg_constant_i32(syn), tcg_el); | ||
85 | s->base.is_jmp = DISAS_NORETURN; | ||
86 | } | ||
255 | 87 | ||
256 | -- | 88 | -- |
257 | 2.20.1 | 89 | 2.25.1 |
258 | |||
259 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Since uWireSlave is only used in this new header, there is no | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | need to expose it via "qemu/typedefs.h". | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | 5 | Message-id: 20220426163043.100432-24-richard.henderson@linaro.org | |
6 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190412165416.7977-9-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | include/hw/arm/omap.h | 6 +----- | 8 | target/arm/translate.c | 25 ++++++++++--------------- |
12 | include/hw/devices.h | 15 --------------- | 9 | 1 file changed, 10 insertions(+), 15 deletions(-) |
13 | include/hw/input/tsc2xxx.h | 36 ++++++++++++++++++++++++++++++++++++ | ||
14 | include/qemu/typedefs.h | 1 - | ||
15 | hw/arm/nseries.c | 2 +- | ||
16 | hw/arm/palm.c | 2 +- | ||
17 | hw/input/tsc2005.c | 2 +- | ||
18 | hw/input/tsc210x.c | 4 ++-- | ||
19 | MAINTAINERS | 2 ++ | ||
20 | 9 files changed, 44 insertions(+), 26 deletions(-) | ||
21 | create mode 100644 include/hw/input/tsc2xxx.h | ||
22 | 10 | ||
23 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
24 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/arm/omap.h | 13 | --- a/target/arm/translate.c |
26 | +++ b/include/hw/arm/omap.h | 14 | +++ b/target/arm/translate.c |
27 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) |
28 | #include "exec/memory.h" | 16 | gen_op_iwmmxt_movq_M0_wRn(wrd); |
29 | # define hw_omap_h "omap.h" | 17 | switch ((insn >> 6) & 3) { |
30 | #include "hw/irq.h" | 18 | case 0: |
31 | +#include "hw/input/tsc2xxx.h" | 19 | - tmp2 = tcg_const_i32(0xff); |
32 | #include "target/arm/cpu-qom.h" | 20 | - tmp3 = tcg_const_i32((insn & 7) << 3); |
33 | #include "qemu/log.h" | 21 | + tmp2 = tcg_constant_i32(0xff); |
34 | 22 | + tmp3 = tcg_constant_i32((insn & 7) << 3); | |
35 | @@ -XXX,XX +XXX,XX @@ qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s); | 23 | break; |
36 | void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler); | 24 | case 1: |
37 | void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down); | 25 | - tmp2 = tcg_const_i32(0xffff); |
38 | 26 | - tmp3 = tcg_const_i32((insn & 3) << 4); | |
39 | -struct uWireSlave { | 27 | + tmp2 = tcg_constant_i32(0xffff); |
40 | - uint16_t (*receive)(void *opaque); | 28 | + tmp3 = tcg_constant_i32((insn & 3) << 4); |
41 | - void (*send)(void *opaque, uint16_t data); | 29 | break; |
42 | - void *opaque; | 30 | case 2: |
43 | -}; | 31 | - tmp2 = tcg_const_i32(0xffffffff); |
44 | struct omap_uwire_s; | 32 | - tmp3 = tcg_const_i32((insn & 1) << 5); |
45 | void omap_uwire_attach(struct omap_uwire_s *s, | 33 | + tmp2 = tcg_constant_i32(0xffffffff); |
46 | uWireSlave *slave, int chipselect); | 34 | + tmp3 = tcg_constant_i32((insn & 1) << 5); |
47 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 35 | break; |
48 | index XXXXXXX..XXXXXXX 100644 | 36 | default: |
49 | --- a/include/hw/devices.h | 37 | - tmp2 = NULL; |
50 | +++ b/include/hw/devices.h | 38 | - tmp3 = NULL; |
51 | @@ -XXX,XX +XXX,XX @@ | 39 | + g_assert_not_reached(); |
52 | /* Devices that have nowhere better to go. */ | 40 | } |
53 | 41 | gen_helper_iwmmxt_insr(cpu_M0, cpu_M0, tmp, tmp2, tmp3); | |
54 | #include "hw/hw.h" | 42 | - tcg_temp_free_i32(tmp3); |
55 | -#include "ui/console.h" | 43 | - tcg_temp_free_i32(tmp2); |
56 | 44 | tcg_temp_free_i32(tmp); | |
57 | /* smc91c111.c */ | 45 | gen_op_iwmmxt_movq_wRn_M0(wrd); |
58 | void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | 46 | gen_op_iwmmxt_set_mup(); |
59 | @@ -XXX,XX +XXX,XX @@ void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | 47 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) |
60 | /* lan9118.c */ | 48 | rd0 = (insn >> 16) & 0xf; |
61 | void lan9118_init(NICInfo *, uint32_t, qemu_irq); | 49 | rd1 = (insn >> 0) & 0xf; |
62 | 50 | gen_op_iwmmxt_movq_M0_wRn(rd0); | |
63 | -/* tsc210x.c */ | 51 | - tmp = tcg_const_i32((insn >> 20) & 3); |
64 | -uWireSlave *tsc2102_init(qemu_irq pint); | 52 | iwmmxt_load_reg(cpu_V1, rd1); |
65 | -uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | 53 | - gen_helper_iwmmxt_align(cpu_M0, cpu_M0, cpu_V1, tmp); |
66 | -I2SCodec *tsc210x_codec(uWireSlave *chip); | 54 | - tcg_temp_free_i32(tmp); |
67 | -uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | 55 | + gen_helper_iwmmxt_align(cpu_M0, cpu_M0, cpu_V1, |
68 | -void tsc210x_set_transform(uWireSlave *chip, | 56 | + tcg_constant_i32((insn >> 20) & 3)); |
69 | - MouseTransformInfo *info); | 57 | gen_op_iwmmxt_movq_wRn_M0(wrd); |
70 | -void tsc210x_key_event(uWireSlave *chip, int key, int down); | 58 | gen_op_iwmmxt_set_mup(); |
71 | - | 59 | break; |
72 | -/* tsc2005.c */ | 60 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) |
73 | -void *tsc2005_init(qemu_irq pintdav); | 61 | wrd = (insn >> 12) & 0xf; |
74 | -uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | 62 | rd0 = (insn >> 16) & 0xf; |
75 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | 63 | gen_op_iwmmxt_movq_M0_wRn(rd0); |
76 | - | 64 | - tmp = tcg_const_i32(((insn >> 16) & 0xf0) | (insn & 0x0f)); |
77 | #endif | 65 | + tmp = tcg_constant_i32(((insn >> 16) & 0xf0) | (insn & 0x0f)); |
78 | diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h | 66 | gen_helper_iwmmxt_shufh(cpu_M0, cpu_env, cpu_M0, tmp); |
79 | new file mode 100644 | 67 | - tcg_temp_free_i32(tmp); |
80 | index XXXXXXX..XXXXXXX | 68 | gen_op_iwmmxt_movq_wRn_M0(wrd); |
81 | --- /dev/null | 69 | gen_op_iwmmxt_set_mup(); |
82 | +++ b/include/hw/input/tsc2xxx.h | 70 | gen_op_iwmmxt_set_cup(); |
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | +/* | ||
85 | + * TI touchscreen controller | ||
86 | + * | ||
87 | + * Copyright (c) 2006 Andrzej Zaborowski | ||
88 | + * Copyright (C) 2008 Nokia Corporation | ||
89 | + * | ||
90 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
91 | + * See the COPYING file in the top-level directory. | ||
92 | + */ | ||
93 | + | ||
94 | +#ifndef HW_INPUT_TSC2XXX_H | ||
95 | +#define HW_INPUT_TSC2XXX_H | ||
96 | + | ||
97 | +#include "hw/irq.h" | ||
98 | +#include "ui/console.h" | ||
99 | + | ||
100 | +typedef struct uWireSlave { | ||
101 | + uint16_t (*receive)(void *opaque); | ||
102 | + void (*send)(void *opaque, uint16_t data); | ||
103 | + void *opaque; | ||
104 | +} uWireSlave; | ||
105 | + | ||
106 | +/* tsc210x.c */ | ||
107 | +uWireSlave *tsc2102_init(qemu_irq pint); | ||
108 | +uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | ||
109 | +I2SCodec *tsc210x_codec(uWireSlave *chip); | ||
110 | +uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | ||
111 | +void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info); | ||
112 | +void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
113 | + | ||
114 | +/* tsc2005.c */ | ||
115 | +void *tsc2005_init(qemu_irq pintdav); | ||
116 | +uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
117 | +void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
118 | + | ||
119 | +#endif | ||
120 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/include/qemu/typedefs.h | ||
123 | +++ b/include/qemu/typedefs.h | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMBlock RAMBlock; | ||
125 | typedef struct Range Range; | ||
126 | typedef struct SHPCDevice SHPCDevice; | ||
127 | typedef struct SSIBus SSIBus; | ||
128 | -typedef struct uWireSlave uWireSlave; | ||
129 | typedef struct VirtIODevice VirtIODevice; | ||
130 | typedef struct Visitor Visitor; | ||
131 | typedef void SaveStateHandler(QEMUFile *f, void *opaque); | ||
132 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/nseries.c | ||
135 | +++ b/hw/arm/nseries.c | ||
136 | @@ -XXX,XX +XXX,XX @@ | ||
137 | #include "ui/console.h" | ||
138 | #include "hw/boards.h" | ||
139 | #include "hw/i2c/i2c.h" | ||
140 | -#include "hw/devices.h" | ||
141 | #include "hw/display/blizzard.h" | ||
142 | +#include "hw/input/tsc2xxx.h" | ||
143 | #include "hw/misc/cbus.h" | ||
144 | #include "hw/misc/tmp105.h" | ||
145 | #include "hw/block/flash.h" | ||
146 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/hw/arm/palm.c | ||
149 | +++ b/hw/arm/palm.c | ||
150 | @@ -XXX,XX +XXX,XX @@ | ||
151 | #include "hw/arm/omap.h" | ||
152 | #include "hw/boards.h" | ||
153 | #include "hw/arm/arm.h" | ||
154 | -#include "hw/devices.h" | ||
155 | +#include "hw/input/tsc2xxx.h" | ||
156 | #include "hw/loader.h" | ||
157 | #include "exec/address-spaces.h" | ||
158 | #include "cpu.h" | ||
159 | diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/hw/input/tsc2005.c | ||
162 | +++ b/hw/input/tsc2005.c | ||
163 | @@ -XXX,XX +XXX,XX @@ | ||
164 | #include "hw/hw.h" | ||
165 | #include "qemu/timer.h" | ||
166 | #include "ui/console.h" | ||
167 | -#include "hw/devices.h" | ||
168 | +#include "hw/input/tsc2xxx.h" | ||
169 | #include "trace.h" | ||
170 | |||
171 | #define TSC_CUT_RESOLUTION(value, p) ((value) >> (16 - (p ? 12 : 10))) | ||
172 | diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c | ||
173 | index XXXXXXX..XXXXXXX 100644 | ||
174 | --- a/hw/input/tsc210x.c | ||
175 | +++ b/hw/input/tsc210x.c | ||
176 | @@ -XXX,XX +XXX,XX @@ | ||
177 | #include "audio/audio.h" | ||
178 | #include "qemu/timer.h" | ||
179 | #include "ui/console.h" | ||
180 | -#include "hw/arm/omap.h" /* For I2SCodec and uWireSlave */ | ||
181 | -#include "hw/devices.h" | ||
182 | +#include "hw/arm/omap.h" /* For I2SCodec */ | ||
183 | +#include "hw/input/tsc2xxx.h" | ||
184 | |||
185 | #define TSC_DATA_REGISTERS_PAGE 0x0 | ||
186 | #define TSC_CONTROL_REGISTERS_PAGE 0x1 | ||
187 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
188 | index XXXXXXX..XXXXXXX 100644 | ||
189 | --- a/MAINTAINERS | ||
190 | +++ b/MAINTAINERS | ||
191 | @@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c | ||
192 | F: hw/misc/cbus.c | ||
193 | F: hw/timer/twl92230.c | ||
194 | F: include/hw/display/blizzard.h | ||
195 | +F: include/hw/input/tsc2xxx.h | ||
196 | F: include/hw/misc/cbus.h | ||
197 | |||
198 | Palm | ||
199 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org | ||
200 | S: Odd Fixes | ||
201 | F: hw/arm/palm.c | ||
202 | F: hw/input/tsc210x.c | ||
203 | +F: include/hw/input/tsc2xxx.h | ||
204 | |||
205 | Raspberry Pi | ||
206 | M: Peter Maydell <peter.maydell@linaro.org> | ||
207 | -- | 71 | -- |
208 | 2.20.1 | 72 | 2.25.1 |
209 | |||
210 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20190412165416.7977-8-philmd@redhat.com | 5 | Message-id: 20220426163043.100432-25-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | include/hw/devices.h | 3 --- | 8 | target/arm/translate.c | 22 +++++++++------------- |
9 | include/hw/input/gamepad.h | 19 +++++++++++++++++++ | 9 | 1 file changed, 9 insertions(+), 13 deletions(-) |
10 | hw/arm/stellaris.c | 2 +- | ||
11 | hw/input/stellaris_input.c | 2 +- | ||
12 | MAINTAINERS | 1 + | ||
13 | 5 files changed, 22 insertions(+), 5 deletions(-) | ||
14 | create mode 100644 include/hw/input/gamepad.h | ||
15 | 10 | ||
16 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
17 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/devices.h | 13 | --- a/target/arm/translate.c |
19 | +++ b/include/hw/devices.h | 14 | +++ b/target/arm/translate.c |
20 | @@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav); | 15 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, |
21 | uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | 16 | tcg_gen_sextract_i32(tcg_el, tcg_el, ctz32(SCR_EEL2), 1); |
22 | void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | 17 | tcg_gen_addi_i32(tcg_el, tcg_el, 3); |
23 | 18 | } else { | |
24 | -/* stellaris_input.c */ | 19 | - tcg_el = tcg_const_i32(3); |
25 | -void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | 20 | + tcg_el = tcg_constant_i32(3); |
26 | - | 21 | } |
27 | #endif | 22 | |
28 | diff --git a/include/hw/input/gamepad.h b/include/hw/input/gamepad.h | 23 | gen_exception_el(s, EXCP_UDEF, syn_uncategorized(), tcg_el); |
29 | new file mode 100644 | 24 | @@ -XXX,XX +XXX,XX @@ undef: |
30 | index XXXXXXX..XXXXXXX | 25 | |
31 | --- /dev/null | 26 | static void gen_msr_banked(DisasContext *s, int r, int sysm, int rn) |
32 | +++ b/include/hw/input/gamepad.h | 27 | { |
33 | @@ -XXX,XX +XXX,XX @@ | 28 | - TCGv_i32 tcg_reg, tcg_tgtmode, tcg_regno; |
34 | +/* | 29 | + TCGv_i32 tcg_reg; |
35 | + * Gamepad style buttons connected to IRQ/GPIO lines | 30 | int tgtmode = 0, regno = 0; |
36 | + * | 31 | |
37 | + * Copyright (c) 2007 CodeSourcery. | 32 | if (!msr_banked_access_decode(s, r, sysm, rn, &tgtmode, ®no)) { |
38 | + * Written by Paul Brook | 33 | @@ -XXX,XX +XXX,XX @@ static void gen_msr_banked(DisasContext *s, int r, int sysm, int rn) |
39 | + * | 34 | gen_set_condexec(s); |
40 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 35 | gen_set_pc_im(s, s->pc_curr); |
41 | + * See the COPYING file in the top-level directory. | 36 | tcg_reg = load_reg(s, rn); |
42 | + */ | 37 | - tcg_tgtmode = tcg_const_i32(tgtmode); |
43 | + | 38 | - tcg_regno = tcg_const_i32(regno); |
44 | +#ifndef HW_INPUT_GAMEPAD_H | 39 | - gen_helper_msr_banked(cpu_env, tcg_reg, tcg_tgtmode, tcg_regno); |
45 | +#define HW_INPUT_GAMEPAD_H | 40 | - tcg_temp_free_i32(tcg_tgtmode); |
46 | + | 41 | - tcg_temp_free_i32(tcg_regno); |
47 | +#include "hw/irq.h" | 42 | + gen_helper_msr_banked(cpu_env, tcg_reg, |
48 | + | 43 | + tcg_constant_i32(tgtmode), |
49 | +/* stellaris_input.c */ | 44 | + tcg_constant_i32(regno)); |
50 | +void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | 45 | tcg_temp_free_i32(tcg_reg); |
51 | + | 46 | s->base.is_jmp = DISAS_UPDATE_EXIT; |
52 | +#endif | 47 | } |
53 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 48 | |
54 | index XXXXXXX..XXXXXXX 100644 | 49 | static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) |
55 | --- a/hw/arm/stellaris.c | 50 | { |
56 | +++ b/hw/arm/stellaris.c | 51 | - TCGv_i32 tcg_reg, tcg_tgtmode, tcg_regno; |
57 | @@ -XXX,XX +XXX,XX @@ | 52 | + TCGv_i32 tcg_reg; |
58 | #include "hw/sysbus.h" | 53 | int tgtmode = 0, regno = 0; |
59 | #include "hw/ssi/ssi.h" | 54 | |
60 | #include "hw/arm/arm.h" | 55 | if (!msr_banked_access_decode(s, r, sysm, rn, &tgtmode, ®no)) { |
61 | -#include "hw/devices.h" | 56 | @@ -XXX,XX +XXX,XX @@ static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) |
62 | #include "qemu/timer.h" | 57 | gen_set_condexec(s); |
63 | #include "hw/i2c/i2c.h" | 58 | gen_set_pc_im(s, s->pc_curr); |
64 | #include "net/net.h" | 59 | tcg_reg = tcg_temp_new_i32(); |
65 | @@ -XXX,XX +XXX,XX @@ | 60 | - tcg_tgtmode = tcg_const_i32(tgtmode); |
66 | #include "sysemu/sysemu.h" | 61 | - tcg_regno = tcg_const_i32(regno); |
67 | #include "hw/arm/armv7m.h" | 62 | - gen_helper_mrs_banked(tcg_reg, cpu_env, tcg_tgtmode, tcg_regno); |
68 | #include "hw/char/pl011.h" | 63 | - tcg_temp_free_i32(tcg_tgtmode); |
69 | +#include "hw/input/gamepad.h" | 64 | - tcg_temp_free_i32(tcg_regno); |
70 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | 65 | + gen_helper_mrs_banked(tcg_reg, cpu_env, |
71 | #include "hw/misc/unimp.h" | 66 | + tcg_constant_i32(tgtmode), |
72 | #include "cpu.h" | 67 | + tcg_constant_i32(regno)); |
73 | diff --git a/hw/input/stellaris_input.c b/hw/input/stellaris_input.c | 68 | store_reg(s, rn, tcg_reg); |
74 | index XXXXXXX..XXXXXXX 100644 | 69 | s->base.is_jmp = DISAS_UPDATE_EXIT; |
75 | --- a/hw/input/stellaris_input.c | 70 | } |
76 | +++ b/hw/input/stellaris_input.c | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | */ | ||
79 | #include "qemu/osdep.h" | ||
80 | #include "hw/hw.h" | ||
81 | -#include "hw/devices.h" | ||
82 | +#include "hw/input/gamepad.h" | ||
83 | #include "ui/console.h" | ||
84 | |||
85 | typedef struct { | ||
86 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/MAINTAINERS | ||
89 | +++ b/MAINTAINERS | ||
90 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | ||
91 | L: qemu-arm@nongnu.org | ||
92 | S: Maintained | ||
93 | F: hw/*/stellaris* | ||
94 | +F: include/hw/input/gamepad.h | ||
95 | |||
96 | Versatile Express | ||
97 | M: Peter Maydell <peter.maydell@linaro.org> | ||
98 | -- | 71 | -- |
99 | 2.20.1 | 72 | 2.25.1 |
100 | |||
101 | diff view generated by jsdifflib |
1 | Add a new helper function which returns the MMU index to use | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | for v7M, where the caller specifies all of the security | ||
3 | state, privilege level and whether the execution priority | ||
4 | is negative, and reimplement the existing | ||
5 | arm_v7m_mmu_idx_for_secstate_and_priv() in terms of it. | ||
6 | 2 | ||
7 | We are going to need this for the lazy-FP-stacking code. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-26-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 27 +++++++++------------------ | ||
9 | 1 file changed, 9 insertions(+), 18 deletions(-) | ||
8 | 10 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20190416125744.27770-21-peter.maydell@linaro.org | ||
12 | --- | ||
13 | target/arm/cpu.h | 7 +++++++ | ||
14 | target/arm/helper.c | 14 +++++++++++--- | ||
15 | 2 files changed, 18 insertions(+), 3 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 13 | --- a/target/arm/translate.c |
20 | +++ b/target/arm/cpu.h | 14 | +++ b/target/arm/translate.c |
21 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | 15 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_sqrdmlsh_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
22 | } | 16 | } \ |
17 | static void gen_##NAME##0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) \ | ||
18 | { \ | ||
19 | - TCGv_vec zero = tcg_const_zeros_vec_matching(d); \ | ||
20 | + TCGv_vec zero = tcg_constant_vec_matching(d, vece, 0); \ | ||
21 | tcg_gen_cmp_vec(COND, vece, d, a, zero); \ | ||
22 | - tcg_temp_free_vec(zero); \ | ||
23 | } \ | ||
24 | void gen_gvec_##NAME##0(unsigned vece, uint32_t d, uint32_t m, \ | ||
25 | uint32_t opr_sz, uint32_t max_sz) \ | ||
26 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) | ||
27 | TCGv_i32 rval = tcg_temp_new_i32(); | ||
28 | TCGv_i32 lsh = tcg_temp_new_i32(); | ||
29 | TCGv_i32 rsh = tcg_temp_new_i32(); | ||
30 | - TCGv_i32 zero = tcg_const_i32(0); | ||
31 | - TCGv_i32 max = tcg_const_i32(32); | ||
32 | + TCGv_i32 zero = tcg_constant_i32(0); | ||
33 | + TCGv_i32 max = tcg_constant_i32(32); | ||
34 | |||
35 | /* | ||
36 | * Rely on the TCG guarantee that out of range shifts produce | ||
37 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) | ||
38 | tcg_temp_free_i32(rval); | ||
39 | tcg_temp_free_i32(lsh); | ||
40 | tcg_temp_free_i32(rsh); | ||
41 | - tcg_temp_free_i32(zero); | ||
42 | - tcg_temp_free_i32(max); | ||
23 | } | 43 | } |
24 | 44 | ||
25 | +/* | 45 | void gen_ushl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) |
26 | + * Return the MMU index for a v7M CPU with all relevant information | 46 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) |
27 | + * manually specified. | 47 | TCGv_i64 rval = tcg_temp_new_i64(); |
28 | + */ | 48 | TCGv_i64 lsh = tcg_temp_new_i64(); |
29 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | 49 | TCGv_i64 rsh = tcg_temp_new_i64(); |
30 | + bool secstate, bool priv, bool negpri); | 50 | - TCGv_i64 zero = tcg_const_i64(0); |
31 | + | 51 | - TCGv_i64 max = tcg_const_i64(64); |
32 | /* Return the MMU index for a v7M CPU in the specified security and | 52 | + TCGv_i64 zero = tcg_constant_i64(0); |
33 | * privilege state. | 53 | + TCGv_i64 max = tcg_constant_i64(64); |
34 | */ | 54 | |
35 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 55 | /* |
36 | index XXXXXXX..XXXXXXX 100644 | 56 | * Rely on the TCG guarantee that out of range shifts produce |
37 | --- a/target/arm/helper.c | 57 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) |
38 | +++ b/target/arm/helper.c | 58 | tcg_temp_free_i64(rval); |
39 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | 59 | tcg_temp_free_i64(lsh); |
40 | return 0; | 60 | tcg_temp_free_i64(rsh); |
61 | - tcg_temp_free_i64(zero); | ||
62 | - tcg_temp_free_i64(max); | ||
41 | } | 63 | } |
42 | 64 | ||
43 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | 65 | static void gen_ushl_vec(unsigned vece, TCGv_vec dst, |
44 | - bool secstate, bool priv) | 66 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) |
45 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | 67 | TCGv_i32 rval = tcg_temp_new_i32(); |
46 | + bool secstate, bool priv, bool negpri) | 68 | TCGv_i32 lsh = tcg_temp_new_i32(); |
47 | { | 69 | TCGv_i32 rsh = tcg_temp_new_i32(); |
48 | ARMMMUIdx mmu_idx = ARM_MMU_IDX_M; | 70 | - TCGv_i32 zero = tcg_const_i32(0); |
49 | 71 | - TCGv_i32 max = tcg_const_i32(31); | |
50 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | 72 | + TCGv_i32 zero = tcg_constant_i32(0); |
51 | mmu_idx |= ARM_MMU_IDX_M_PRIV; | 73 | + TCGv_i32 max = tcg_constant_i32(31); |
52 | } | 74 | |
53 | 75 | /* | |
54 | - if (armv7m_nvic_neg_prio_requested(env->nvic, secstate)) { | 76 | * Rely on the TCG guarantee that out of range shifts produce |
55 | + if (negpri) { | 77 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) |
56 | mmu_idx |= ARM_MMU_IDX_M_NEGPRI; | 78 | tcg_temp_free_i32(rval); |
57 | } | 79 | tcg_temp_free_i32(lsh); |
58 | 80 | tcg_temp_free_i32(rsh); | |
59 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | 81 | - tcg_temp_free_i32(zero); |
60 | return mmu_idx; | 82 | - tcg_temp_free_i32(max); |
61 | } | 83 | } |
62 | 84 | ||
63 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | 85 | void gen_sshl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) |
64 | + bool secstate, bool priv) | 86 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) |
65 | +{ | 87 | TCGv_i64 rval = tcg_temp_new_i64(); |
66 | + bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate); | 88 | TCGv_i64 lsh = tcg_temp_new_i64(); |
67 | + | 89 | TCGv_i64 rsh = tcg_temp_new_i64(); |
68 | + return arm_v7m_mmu_idx_all(env, secstate, priv, negpri); | 90 | - TCGv_i64 zero = tcg_const_i64(0); |
69 | +} | 91 | - TCGv_i64 max = tcg_const_i64(63); |
70 | + | 92 | + TCGv_i64 zero = tcg_constant_i64(0); |
71 | /* Return the MMU index for a v7M CPU in the specified security state */ | 93 | + TCGv_i64 max = tcg_constant_i64(63); |
72 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | 94 | |
73 | { | 95 | /* |
96 | * Rely on the TCG guarantee that out of range shifts produce | ||
97 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | ||
98 | tcg_temp_free_i64(rval); | ||
99 | tcg_temp_free_i64(lsh); | ||
100 | tcg_temp_free_i64(rsh); | ||
101 | - tcg_temp_free_i64(zero); | ||
102 | - tcg_temp_free_i64(max); | ||
103 | } | ||
104 | |||
105 | static void gen_sshl_vec(unsigned vece, TCGv_vec dst, | ||
74 | -- | 106 | -- |
75 | 2.20.1 | 107 | 2.25.1 |
76 | |||
77 | diff view generated by jsdifflib |
1 | Implement the VLLDM instruction for v7M for the FPU present cas. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-27-richard.henderson@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190416125744.27770-26-peter.maydell@linaro.org | ||
6 | --- | 7 | --- |
7 | target/arm/helper.h | 1 + | 8 | target/arm/translate.c | 43 +++++++++++++----------------------------- |
8 | target/arm/helper.c | 54 ++++++++++++++++++++++++++++++++++++++++++ | 9 | 1 file changed, 13 insertions(+), 30 deletions(-) |
9 | target/arm/translate.c | 2 +- | ||
10 | 3 files changed, 56 insertions(+), 1 deletion(-) | ||
11 | 10 | ||
12 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/helper.h | ||
15 | +++ b/target/arm/helper.h | ||
16 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32) | ||
17 | DEF_HELPER_1(v7m_preserve_fp_state, void, env) | ||
18 | |||
19 | DEF_HELPER_2(v7m_vlstm, void, env, i32) | ||
20 | +DEF_HELPER_2(v7m_vlldm, void, env, i32) | ||
21 | |||
22 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | ||
23 | |||
24 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/helper.c | ||
27 | +++ b/target/arm/helper.c | ||
28 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
29 | g_assert_not_reached(); | ||
30 | } | ||
31 | |||
32 | +void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) | ||
33 | +{ | ||
34 | + /* translate.c should never generate calls here in user-only mode */ | ||
35 | + g_assert_not_reached(); | ||
36 | +} | ||
37 | + | ||
38 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
39 | { | ||
40 | /* The TT instructions can be used by unprivileged code, but in | ||
41 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
42 | env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
43 | } | ||
44 | |||
45 | +void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) | ||
46 | +{ | ||
47 | + /* fptr is the value of Rn, the frame pointer we load the FP regs from */ | ||
48 | + assert(env->v7m.secure); | ||
49 | + | ||
50 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
51 | + return; | ||
52 | + } | ||
53 | + | ||
54 | + /* Check access to the coprocessor is permitted */ | ||
55 | + if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) { | ||
56 | + raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC()); | ||
57 | + } | ||
58 | + | ||
59 | + if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) { | ||
60 | + /* State in FP is still valid */ | ||
61 | + env->v7m.fpccr[M_REG_S] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
62 | + } else { | ||
63 | + bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK; | ||
64 | + int i; | ||
65 | + uint32_t fpscr; | ||
66 | + | ||
67 | + if (fptr & 7) { | ||
68 | + raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC()); | ||
69 | + } | ||
70 | + | ||
71 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
72 | + uint32_t slo, shi; | ||
73 | + uint64_t dn; | ||
74 | + uint32_t faddr = fptr + 4 * i; | ||
75 | + | ||
76 | + if (i >= 16) { | ||
77 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
78 | + } | ||
79 | + | ||
80 | + slo = cpu_ldl_data(env, faddr); | ||
81 | + shi = cpu_ldl_data(env, faddr + 4); | ||
82 | + | ||
83 | + dn = (uint64_t) shi << 32 | slo; | ||
84 | + *aa32_vfp_dreg(env, i / 2) = dn; | ||
85 | + } | ||
86 | + fpscr = cpu_ldl_data(env, fptr + 0x40); | ||
87 | + vfp_set_fpscr(env, fpscr); | ||
88 | + } | ||
89 | + | ||
90 | + env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; | ||
91 | +} | ||
92 | + | ||
93 | static bool v7m_push_stack(ARMCPU *cpu) | ||
94 | { | ||
95 | /* Do the "set up stack frame" part of exception entry, | ||
96 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
97 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
98 | --- a/target/arm/translate.c | 13 | --- a/target/arm/translate.c |
99 | +++ b/target/arm/translate.c | 14 | +++ b/target/arm/translate.c |
100 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, |
101 | TCGv_i32 fptr = load_reg(s, rn); | 16 | * Note that on XScale all cp0..c13 registers do an access check |
102 | 17 | * call in order to handle c15_cpar. | |
103 | if (extract32(insn, 20, 1)) { | 18 | */ |
104 | - /* VLLDM */ | 19 | - TCGv_ptr tmpptr; |
105 | + gen_helper_v7m_vlldm(cpu_env, fptr); | 20 | - TCGv_i32 tcg_syn, tcg_isread; |
106 | } else { | 21 | uint32_t syndrome; |
107 | gen_helper_v7m_vlstm(cpu_env, fptr); | 22 | |
108 | } | 23 | /* Note that since we are an implementation which takes an |
24 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
25 | |||
26 | gen_set_condexec(s); | ||
27 | gen_set_pc_im(s, s->pc_curr); | ||
28 | - tmpptr = tcg_const_ptr(ri); | ||
29 | - tcg_syn = tcg_const_i32(syndrome); | ||
30 | - tcg_isread = tcg_const_i32(isread); | ||
31 | - gen_helper_access_check_cp_reg(cpu_env, tmpptr, tcg_syn, | ||
32 | - tcg_isread); | ||
33 | - tcg_temp_free_ptr(tmpptr); | ||
34 | - tcg_temp_free_i32(tcg_syn); | ||
35 | - tcg_temp_free_i32(tcg_isread); | ||
36 | + gen_helper_access_check_cp_reg(cpu_env, | ||
37 | + tcg_constant_ptr(ri), | ||
38 | + tcg_constant_i32(syndrome), | ||
39 | + tcg_constant_i32(isread)); | ||
40 | } else if (ri->type & ARM_CP_RAISES_EXC) { | ||
41 | /* | ||
42 | * The readfn or writefn might raise an exception; | ||
43 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
44 | TCGv_i64 tmp64; | ||
45 | TCGv_i32 tmp; | ||
46 | if (ri->type & ARM_CP_CONST) { | ||
47 | - tmp64 = tcg_const_i64(ri->resetvalue); | ||
48 | + tmp64 = tcg_constant_i64(ri->resetvalue); | ||
49 | } else if (ri->readfn) { | ||
50 | - TCGv_ptr tmpptr; | ||
51 | tmp64 = tcg_temp_new_i64(); | ||
52 | - tmpptr = tcg_const_ptr(ri); | ||
53 | - gen_helper_get_cp_reg64(tmp64, cpu_env, tmpptr); | ||
54 | - tcg_temp_free_ptr(tmpptr); | ||
55 | + gen_helper_get_cp_reg64(tmp64, cpu_env, | ||
56 | + tcg_constant_ptr(ri)); | ||
57 | } else { | ||
58 | tmp64 = tcg_temp_new_i64(); | ||
59 | tcg_gen_ld_i64(tmp64, cpu_env, ri->fieldoffset); | ||
60 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
61 | } else { | ||
62 | TCGv_i32 tmp; | ||
63 | if (ri->type & ARM_CP_CONST) { | ||
64 | - tmp = tcg_const_i32(ri->resetvalue); | ||
65 | + tmp = tcg_constant_i32(ri->resetvalue); | ||
66 | } else if (ri->readfn) { | ||
67 | - TCGv_ptr tmpptr; | ||
68 | tmp = tcg_temp_new_i32(); | ||
69 | - tmpptr = tcg_const_ptr(ri); | ||
70 | - gen_helper_get_cp_reg(tmp, cpu_env, tmpptr); | ||
71 | - tcg_temp_free_ptr(tmpptr); | ||
72 | + gen_helper_get_cp_reg(tmp, cpu_env, tcg_constant_ptr(ri)); | ||
73 | } else { | ||
74 | tmp = load_cpu_offset(ri->fieldoffset); | ||
75 | } | ||
76 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
77 | tcg_temp_free_i32(tmplo); | ||
78 | tcg_temp_free_i32(tmphi); | ||
79 | if (ri->writefn) { | ||
80 | - TCGv_ptr tmpptr = tcg_const_ptr(ri); | ||
81 | - gen_helper_set_cp_reg64(cpu_env, tmpptr, tmp64); | ||
82 | - tcg_temp_free_ptr(tmpptr); | ||
83 | + gen_helper_set_cp_reg64(cpu_env, tcg_constant_ptr(ri), | ||
84 | + tmp64); | ||
85 | } else { | ||
86 | tcg_gen_st_i64(tmp64, cpu_env, ri->fieldoffset); | ||
87 | } | ||
88 | tcg_temp_free_i64(tmp64); | ||
89 | } else { | ||
90 | + TCGv_i32 tmp = load_reg(s, rt); | ||
91 | if (ri->writefn) { | ||
92 | - TCGv_i32 tmp; | ||
93 | - TCGv_ptr tmpptr; | ||
94 | - tmp = load_reg(s, rt); | ||
95 | - tmpptr = tcg_const_ptr(ri); | ||
96 | - gen_helper_set_cp_reg(cpu_env, tmpptr, tmp); | ||
97 | - tcg_temp_free_ptr(tmpptr); | ||
98 | + gen_helper_set_cp_reg(cpu_env, tcg_constant_ptr(ri), tmp); | ||
99 | tcg_temp_free_i32(tmp); | ||
100 | } else { | ||
101 | - TCGv_i32 tmp = load_reg(s, rt); | ||
102 | store_cpu_offset(tmp, ri->fieldoffset, 4); | ||
103 | } | ||
104 | } | ||
109 | -- | 105 | -- |
110 | 2.20.1 | 106 | 2.25.1 |
111 | |||
112 | diff view generated by jsdifflib |
1 | Handle floating point registers in exception entry. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | This corresponds to the FP-specific parts of the pseudocode | ||
3 | functions ActivateException() and PushStack(). | ||
4 | 2 | ||
5 | We defer the code corresponding to UpdateFPCCR() to a later patch. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-28-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 8 ++------ | ||
9 | 1 file changed, 2 insertions(+), 6 deletions(-) | ||
6 | 10 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-11-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper.c | 98 +++++++++++++++++++++++++++++++++++++++++++-- | ||
12 | 1 file changed, 95 insertions(+), 3 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 13 | --- a/target/arm/translate.c |
17 | +++ b/target/arm/helper.c | 14 | +++ b/target/arm/translate.c |
18 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 15 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, |
19 | switch_v7m_security_state(env, targets_secure); | ||
20 | write_v7m_control_spsel(env, 0); | ||
21 | arm_clear_exclusive(env); | ||
22 | + /* Clear SFPA and FPCA (has no effect if no FPU) */ | ||
23 | + env->v7m.control[M_REG_S] &= | ||
24 | + ~(R_V7M_CONTROL_FPCA_MASK | R_V7M_CONTROL_SFPA_MASK); | ||
25 | /* Clear IT bits */ | ||
26 | env->condexec_bits = 0; | ||
27 | env->regs[14] = lr; | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
29 | uint32_t xpsr = xpsr_read(env); | ||
30 | uint32_t frameptr = env->regs[13]; | ||
31 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
32 | + uint32_t framesize; | ||
33 | + bool nsacr_cp10 = extract32(env->v7m.nsacr, 10, 1); | ||
34 | + | ||
35 | + if ((env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) && | ||
36 | + (env->v7m.secure || nsacr_cp10)) { | ||
37 | + if (env->v7m.secure && | ||
38 | + env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK) { | ||
39 | + framesize = 0xa8; | ||
40 | + } else { | ||
41 | + framesize = 0x68; | ||
42 | + } | ||
43 | + } else { | ||
44 | + framesize = 0x20; | ||
45 | + } | ||
46 | |||
47 | /* Align stack pointer if the guest wants that */ | ||
48 | if ((frameptr & 4) && | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
50 | xpsr |= XPSR_SPREALIGN; | ||
51 | } | 16 | } |
52 | 17 | ||
53 | - frameptr -= 0x20; | 18 | addr = tcg_temp_new_i32(); |
54 | + xpsr &= ~XPSR_SFPA; | 19 | - tmp = tcg_const_i32(mode); |
55 | + if (env->v7m.secure && | 20 | /* get_r13_banked() will raise an exception if called from System mode */ |
56 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | 21 | gen_set_condexec(s); |
57 | + xpsr |= XPSR_SFPA; | 22 | gen_set_pc_im(s, s->pc_curr); |
58 | + } | 23 | - gen_helper_get_r13_banked(addr, cpu_env, tmp); |
59 | + | 24 | - tcg_temp_free_i32(tmp); |
60 | + frameptr -= framesize; | 25 | + gen_helper_get_r13_banked(addr, cpu_env, tcg_constant_i32(mode)); |
61 | 26 | switch (amode) { | |
62 | if (arm_feature(env, ARM_FEATURE_V8)) { | 27 | case 0: /* DA */ |
63 | uint32_t limit = v7m_sp_limit(env); | 28 | offset = -4; |
64 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 29 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, |
65 | v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | 30 | abort(); |
66 | v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
67 | |||
68 | + if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) { | ||
69 | + /* FPU is active, try to save its registers */ | ||
70 | + bool fpccr_s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
71 | + bool lspact = env->v7m.fpccr[fpccr_s] & R_V7M_FPCCR_LSPACT_MASK; | ||
72 | + | ||
73 | + if (lspact && arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
74 | + qemu_log_mask(CPU_LOG_INT, | ||
75 | + "...SecureFault because LSPACT and FPCA both set\n"); | ||
76 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
77 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
78 | + } else if (!env->v7m.secure && !nsacr_cp10) { | ||
79 | + qemu_log_mask(CPU_LOG_INT, | ||
80 | + "...Secure UsageFault with CFSR.NOCP because " | ||
81 | + "NSACR.CP10 prevents stacking FP regs\n"); | ||
82 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S); | ||
83 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
84 | + } else { | ||
85 | + if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) { | ||
86 | + /* Lazy stacking disabled, save registers now */ | ||
87 | + int i; | ||
88 | + bool cpacr_pass = v7m_cpacr_pass(env, env->v7m.secure, | ||
89 | + arm_current_el(env) != 0); | ||
90 | + | ||
91 | + if (stacked_ok && !cpacr_pass) { | ||
92 | + /* | ||
93 | + * Take UsageFault if CPACR forbids access. The pseudocode | ||
94 | + * here does a full CheckCPEnabled() but we know the NSACR | ||
95 | + * check can never fail as we have already handled that. | ||
96 | + */ | ||
97 | + qemu_log_mask(CPU_LOG_INT, | ||
98 | + "...UsageFault with CFSR.NOCP because " | ||
99 | + "CPACR.CP10 prevents stacking FP regs\n"); | ||
100 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
101 | + env->v7m.secure); | ||
102 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | ||
103 | + stacked_ok = false; | ||
104 | + } | ||
105 | + | ||
106 | + for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
107 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
108 | + uint32_t faddr = frameptr + 0x20 + 4 * i; | ||
109 | + uint32_t slo = extract64(dn, 0, 32); | ||
110 | + uint32_t shi = extract64(dn, 32, 32); | ||
111 | + | ||
112 | + if (i >= 16) { | ||
113 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
114 | + } | ||
115 | + stacked_ok = stacked_ok && | ||
116 | + v7m_stack_write(cpu, faddr, slo, mmu_idx, false) && | ||
117 | + v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false); | ||
118 | + } | ||
119 | + stacked_ok = stacked_ok && | ||
120 | + v7m_stack_write(cpu, frameptr + 0x60, | ||
121 | + vfp_get_fpscr(env), mmu_idx, false); | ||
122 | + if (cpacr_pass) { | ||
123 | + for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
124 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
125 | + } | ||
126 | + vfp_set_fpscr(env, 0); | ||
127 | + } | ||
128 | + } else { | ||
129 | + /* Lazy stacking enabled, save necessary info to stack later */ | ||
130 | + /* TODO : equivalent of UpdateFPCCR() pseudocode */ | ||
131 | + } | ||
132 | + } | ||
133 | + } | ||
134 | + | ||
135 | /* | ||
136 | * If we broke a stack limit then SP was already updated earlier; | ||
137 | * otherwise we update SP regardless of whether any of the stack | ||
138 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
139 | |||
140 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
141 | lr = R_V7M_EXCRET_RES1_MASK | | ||
142 | - R_V7M_EXCRET_DCRS_MASK | | ||
143 | - R_V7M_EXCRET_FTYPE_MASK; | ||
144 | + R_V7M_EXCRET_DCRS_MASK; | ||
145 | /* The S bit indicates whether we should return to Secure | ||
146 | * or NonSecure (ie our current state). | ||
147 | * The ES bit indicates whether we're taking this exception | ||
148 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
149 | if (env->v7m.secure) { | ||
150 | lr |= R_V7M_EXCRET_S_MASK; | ||
151 | } | 31 | } |
152 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) { | 32 | tcg_gen_addi_i32(addr, addr, offset); |
153 | + lr |= R_V7M_EXCRET_FTYPE_MASK; | 33 | - tmp = tcg_const_i32(mode); |
154 | + } | 34 | - gen_helper_set_r13_banked(cpu_env, tmp, addr); |
155 | } else { | 35 | - tcg_temp_free_i32(tmp); |
156 | lr = R_V7M_EXCRET_RES1_MASK | | 36 | + gen_helper_set_r13_banked(cpu_env, tcg_constant_i32(mode), addr); |
157 | R_V7M_EXCRET_S_MASK | | 37 | } |
38 | tcg_temp_free_i32(addr); | ||
39 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
158 | -- | 40 | -- |
159 | 2.20.1 | 41 | 2.25.1 |
160 | |||
161 | diff view generated by jsdifflib |
1 | Implement the VLSTM instruction for v7M for the FPU present case. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-29-richard.henderson@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190416125744.27770-25-peter.maydell@linaro.org | ||
6 | --- | 7 | --- |
7 | target/arm/cpu.h | 2 + | 8 | target/arm/translate.c | 11 +++++------ |
8 | target/arm/helper.h | 2 + | 9 | 1 file changed, 5 insertions(+), 6 deletions(-) |
9 | target/arm/helper.c | 84 ++++++++++++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 15 +++++++- | ||
11 | 4 files changed, 102 insertions(+), 1 deletion(-) | ||
12 | 10 | ||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/cpu.h | ||
16 | +++ b/target/arm/cpu.h | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ | ||
19 | #define EXCP_STKOF 19 /* v8M STKOF UsageFault */ | ||
20 | #define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ | ||
21 | +#define EXCP_LSERR 21 /* v8M LSERR SecureFault */ | ||
22 | +#define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ | ||
23 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | ||
24 | |||
25 | #define ARMV7M_EXCP_RESET 1 | ||
26 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/helper.h | ||
29 | +++ b/target/arm/helper.h | ||
30 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32) | ||
31 | |||
32 | DEF_HELPER_1(v7m_preserve_fp_state, void, env) | ||
33 | |||
34 | +DEF_HELPER_2(v7m_vlstm, void, env, i32) | ||
35 | + | ||
36 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | ||
37 | |||
38 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) | ||
39 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/helper.c | ||
42 | +++ b/target/arm/helper.c | ||
43 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
44 | g_assert_not_reached(); | ||
45 | } | ||
46 | |||
47 | +void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
48 | +{ | ||
49 | + /* translate.c should never generate calls here in user-only mode */ | ||
50 | + g_assert_not_reached(); | ||
51 | +} | ||
52 | + | ||
53 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
54 | { | ||
55 | /* The TT instructions can be used by unprivileged code, but in | ||
56 | @@ -XXX,XX +XXX,XX @@ static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | ||
57 | } | ||
58 | } | ||
59 | |||
60 | +void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
61 | +{ | ||
62 | + /* fptr is the value of Rn, the frame pointer we store the FP regs to */ | ||
63 | + bool s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
64 | + bool lspact = env->v7m.fpccr[s] & R_V7M_FPCCR_LSPACT_MASK; | ||
65 | + | ||
66 | + assert(env->v7m.secure); | ||
67 | + | ||
68 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
69 | + return; | ||
70 | + } | ||
71 | + | ||
72 | + /* Check access to the coprocessor is permitted */ | ||
73 | + if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) { | ||
74 | + raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC()); | ||
75 | + } | ||
76 | + | ||
77 | + if (lspact) { | ||
78 | + /* LSPACT should not be active when there is active FP state */ | ||
79 | + raise_exception_ra(env, EXCP_LSERR, 0, 1, GETPC()); | ||
80 | + } | ||
81 | + | ||
82 | + if (fptr & 7) { | ||
83 | + raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC()); | ||
84 | + } | ||
85 | + | ||
86 | + /* | ||
87 | + * Note that we do not use v7m_stack_write() here, because the | ||
88 | + * accesses should not set the FSR bits for stacking errors if they | ||
89 | + * fail. (In pseudocode terms, they are AccType_NORMAL, not AccType_STACK | ||
90 | + * or AccType_LAZYFP). Faults in cpu_stl_data() will throw exceptions | ||
91 | + * and longjmp out. | ||
92 | + */ | ||
93 | + if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) { | ||
94 | + bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK; | ||
95 | + int i; | ||
96 | + | ||
97 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
98 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
99 | + uint32_t faddr = fptr + 4 * i; | ||
100 | + uint32_t slo = extract64(dn, 0, 32); | ||
101 | + uint32_t shi = extract64(dn, 32, 32); | ||
102 | + | ||
103 | + if (i >= 16) { | ||
104 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
105 | + } | ||
106 | + cpu_stl_data(env, faddr, slo); | ||
107 | + cpu_stl_data(env, faddr + 4, shi); | ||
108 | + } | ||
109 | + cpu_stl_data(env, fptr + 0x40, vfp_get_fpscr(env)); | ||
110 | + | ||
111 | + /* | ||
112 | + * If TS is 0 then s0 to s15 and FPSCR are UNKNOWN; we choose to | ||
113 | + * leave them unchanged, matching our choice in v7m_preserve_fp_state. | ||
114 | + */ | ||
115 | + if (ts) { | ||
116 | + for (i = 0; i < 32; i += 2) { | ||
117 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
118 | + } | ||
119 | + vfp_set_fpscr(env, 0); | ||
120 | + } | ||
121 | + } else { | ||
122 | + v7m_update_fpccr(env, fptr, false); | ||
123 | + } | ||
124 | + | ||
125 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
126 | +} | ||
127 | + | ||
128 | static bool v7m_push_stack(ARMCPU *cpu) | ||
129 | { | ||
130 | /* Do the "set up stack frame" part of exception entry, | ||
131 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) | ||
132 | [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | ||
133 | [EXCP_STKOF] = "v8M STKOF UsageFault", | ||
134 | [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", | ||
135 | + [EXCP_LSERR] = "v8M LSERR UsageFault", | ||
136 | + [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", | ||
137 | }; | ||
138 | |||
139 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
140 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
141 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
142 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_STKOF_MASK; | ||
143 | break; | ||
144 | + case EXCP_LSERR: | ||
145 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
146 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
147 | + break; | ||
148 | + case EXCP_UNALIGNED: | ||
149 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
150 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNALIGNED_MASK; | ||
151 | + break; | ||
152 | case EXCP_SWI: | ||
153 | /* The PC already points to the next instruction. */ | ||
154 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure); | ||
155 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
156 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
157 | --- a/target/arm/translate.c | 13 | --- a/target/arm/translate.c |
158 | +++ b/target/arm/translate.c | 14 | +++ b/target/arm/translate.c |
159 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static bool op_s_rri_rot(DisasContext *s, arg_s_rri_rot *a, |
160 | if (!s->v8m_secure || (insn & 0x0040f0ff)) { | 16 | void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32), |
161 | goto illegal_op; | 17 | int logic_cc, StoreRegKind kind) |
162 | } | 18 | { |
163 | - /* Just NOP since FP support is not implemented */ | 19 | - TCGv_i32 tmp1, tmp2; |
20 | + TCGv_i32 tmp1; | ||
21 | uint32_t imm; | ||
22 | |||
23 | imm = ror32(a->imm, a->rot); | ||
24 | if (logic_cc && a->rot) { | ||
25 | tcg_gen_movi_i32(cpu_CF, imm >> 31); | ||
26 | } | ||
27 | - tmp2 = tcg_const_i32(imm); | ||
28 | tmp1 = load_reg(s, a->rn); | ||
29 | |||
30 | - gen(tmp1, tmp1, tmp2); | ||
31 | - tcg_temp_free_i32(tmp2); | ||
32 | + gen(tmp1, tmp1, tcg_constant_i32(imm)); | ||
33 | |||
34 | if (logic_cc) { | ||
35 | gen_logic_CC(tmp1); | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool op_s_rxi_rot(DisasContext *s, arg_s_rri_rot *a, | ||
37 | if (logic_cc && a->rot) { | ||
38 | tcg_gen_movi_i32(cpu_CF, imm >> 31); | ||
39 | } | ||
40 | - tmp = tcg_const_i32(imm); | ||
41 | |||
42 | - gen(tmp, tmp); | ||
43 | + tmp = tcg_temp_new_i32(); | ||
44 | + gen(tmp, tcg_constant_i32(imm)); | ||
164 | + | 45 | + |
165 | + if (arm_dc_feature(s, ARM_FEATURE_VFP)) { | 46 | if (logic_cc) { |
166 | + TCGv_i32 fptr = load_reg(s, rn); | 47 | gen_logic_CC(tmp); |
167 | + | 48 | } |
168 | + if (extract32(insn, 20, 1)) { | ||
169 | + /* VLLDM */ | ||
170 | + } else { | ||
171 | + gen_helper_v7m_vlstm(cpu_env, fptr); | ||
172 | + } | ||
173 | + tcg_temp_free_i32(fptr); | ||
174 | + | ||
175 | + /* End the TB, because we have updated FP control bits */ | ||
176 | + s->base.is_jmp = DISAS_UPDATE; | ||
177 | + } | ||
178 | break; | ||
179 | } | ||
180 | if (arm_dc_feature(s, ARM_FEATURE_VFP) && | ||
181 | -- | 49 | -- |
182 | 2.20.1 | 50 | 2.25.1 |
183 | |||
184 | diff view generated by jsdifflib |
1 | In the v7M architecture, if an exception is generated in the process | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | of doing the lazy stacking of FP registers, the handling of | ||
3 | possible escalation to HardFault is treated differently to the normal | ||
4 | approach: it works based on the saved information about exception | ||
5 | readiness that was stored in the FPCCR when the stack frame was | ||
6 | created. Provide a new function armv7m_nvic_set_pending_lazyfp() | ||
7 | which pends exceptions during lazy stacking, and implements | ||
8 | this logic. | ||
9 | 2 | ||
10 | This corresponds to the pseudocode TakePreserveFPException(). | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-30-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 11 +++-------- | ||
9 | 1 file changed, 3 insertions(+), 8 deletions(-) | ||
11 | 10 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20190416125744.27770-22-peter.maydell@linaro.org | ||
15 | --- | ||
16 | target/arm/cpu.h | 12 ++++++ | ||
17 | hw/intc/armv7m_nvic.c | 96 +++++++++++++++++++++++++++++++++++++++++++ | ||
18 | 2 files changed, 108 insertions(+) | ||
19 | |||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.h | 13 | --- a/target/arm/translate.c |
23 | +++ b/target/arm/cpu.h | 14 | +++ b/target/arm/translate.c |
24 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_ADR(DisasContext *s, arg_ri *a) |
25 | * a different exception). | 16 | |
26 | */ | 17 | static bool trans_MOVW(DisasContext *s, arg_MOVW *a) |
27 | void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | 18 | { |
28 | +/** | 19 | - TCGv_i32 tmp; |
29 | + * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending | 20 | - |
30 | + * @opaque: the NVIC | 21 | if (!ENABLE_ARCH_6T2) { |
31 | + * @irq: the exception number to mark pending | 22 | return false; |
32 | + * @secure: false for non-banked exceptions or for the nonsecure | 23 | } |
33 | + * version of a banked exception, true for the secure version of a banked | 24 | |
34 | + * exception. | 25 | - tmp = tcg_const_i32(a->imm); |
35 | + * | 26 | - store_reg(s, a->rd, tmp); |
36 | + * Similar to armv7m_nvic_set_pending(), but specifically for exceptions | 27 | + store_reg(s, a->rd, tcg_constant_i32(a->imm)); |
37 | + * generated in the course of lazy stacking of FP registers. | 28 | return true; |
38 | + */ | ||
39 | +void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure); | ||
40 | /** | ||
41 | * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
42 | * exception, and whether it targets Secure state | ||
43 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/intc/armv7m_nvic.c | ||
46 | +++ b/hw/intc/armv7m_nvic.c | ||
47 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | ||
48 | do_armv7m_nvic_set_pending(opaque, irq, secure, true); | ||
49 | } | 29 | } |
50 | 30 | ||
51 | +void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) | 31 | @@ -XXX,XX +XXX,XX @@ static bool trans_UMAAL(DisasContext *s, arg_UMAAL *a) |
52 | +{ | 32 | t0 = load_reg(s, a->rm); |
53 | + /* | 33 | t1 = load_reg(s, a->rn); |
54 | + * Pend an exception during lazy FP stacking. This differs | 34 | tcg_gen_mulu2_i32(t0, t1, t0, t1); |
55 | + * from the usual exception pending because the logic for | 35 | - zero = tcg_const_i32(0); |
56 | + * whether we should escalate depends on the saved context | 36 | + zero = tcg_constant_i32(0); |
57 | + * in the FPCCR register, not on the current state of the CPU/NVIC. | 37 | t2 = load_reg(s, a->ra); |
58 | + */ | 38 | tcg_gen_add2_i32(t0, t1, t0, t1, t2, zero); |
59 | + NVICState *s = (NVICState *)opaque; | 39 | tcg_temp_free_i32(t2); |
60 | + bool banked = exc_is_banked(irq); | 40 | t2 = load_reg(s, a->rd); |
61 | + VecInfo *vec; | 41 | tcg_gen_add2_i32(t0, t1, t0, t1, t2, zero); |
62 | + bool targets_secure; | 42 | tcg_temp_free_i32(t2); |
63 | + bool escalate = false; | 43 | - tcg_temp_free_i32(zero); |
64 | + /* | 44 | store_reg(s, a->ra, t0); |
65 | + * We will only look at bits in fpccr if this is a banked exception | 45 | store_reg(s, a->rd, t1); |
66 | + * (in which case 'secure' tells us whether it is the S or NS version). | 46 | return true; |
67 | + * All the bits for the non-banked exceptions are in fpccr_s. | 47 | @@ -XXX,XX +XXX,XX @@ static bool op_crc32(DisasContext *s, arg_rrr *a, bool c, MemOp sz) |
68 | + */ | 48 | default: |
69 | + uint32_t fpccr_s = s->cpu->env.v7m.fpccr[M_REG_S]; | 49 | g_assert_not_reached(); |
70 | + uint32_t fpccr = s->cpu->env.v7m.fpccr[secure]; | 50 | } |
71 | + | 51 | - t3 = tcg_const_i32(1 << sz); |
72 | + assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | 52 | + t3 = tcg_constant_i32(1 << sz); |
73 | + assert(!secure || banked); | 53 | if (c) { |
74 | + | 54 | gen_helper_crc32c(t1, t1, t2, t3); |
75 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | 55 | } else { |
76 | + | 56 | gen_helper_crc32(t1, t1, t2, t3); |
77 | + targets_secure = banked ? secure : exc_targets_secure(s, irq); | 57 | } |
78 | + | 58 | tcg_temp_free_i32(t2); |
79 | + switch (irq) { | 59 | - tcg_temp_free_i32(t3); |
80 | + case ARMV7M_EXCP_DEBUG: | 60 | store_reg(s, a->rd, t1); |
81 | + if (!(fpccr_s & R_V7M_FPCCR_MONRDY_MASK)) { | 61 | return true; |
82 | + /* Ignore DebugMonitor exception */ | 62 | } |
83 | + return; | ||
84 | + } | ||
85 | + break; | ||
86 | + case ARMV7M_EXCP_MEM: | ||
87 | + escalate = !(fpccr & R_V7M_FPCCR_MMRDY_MASK); | ||
88 | + break; | ||
89 | + case ARMV7M_EXCP_USAGE: | ||
90 | + escalate = !(fpccr & R_V7M_FPCCR_UFRDY_MASK); | ||
91 | + break; | ||
92 | + case ARMV7M_EXCP_BUS: | ||
93 | + escalate = !(fpccr_s & R_V7M_FPCCR_BFRDY_MASK); | ||
94 | + break; | ||
95 | + case ARMV7M_EXCP_SECURE: | ||
96 | + escalate = !(fpccr_s & R_V7M_FPCCR_SFRDY_MASK); | ||
97 | + break; | ||
98 | + default: | ||
99 | + g_assert_not_reached(); | ||
100 | + } | ||
101 | + | ||
102 | + if (escalate) { | ||
103 | + /* | ||
104 | + * Escalate to HardFault: faults that initially targeted Secure | ||
105 | + * continue to do so, even if HF normally targets NonSecure. | ||
106 | + */ | ||
107 | + irq = ARMV7M_EXCP_HARD; | ||
108 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && | ||
109 | + (targets_secure || | ||
110 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK))) { | ||
111 | + vec = &s->sec_vectors[irq]; | ||
112 | + } else { | ||
113 | + vec = &s->vectors[irq]; | ||
114 | + } | ||
115 | + } | ||
116 | + | ||
117 | + if (!vec->enabled || | ||
118 | + nvic_exec_prio(s) <= exc_group_prio(s, vec->prio, secure)) { | ||
119 | + if (!(fpccr_s & R_V7M_FPCCR_HFRDY_MASK)) { | ||
120 | + /* | ||
121 | + * We want to escalate to HardFault but the context the | ||
122 | + * FP state belongs to prevents the exception pre-empting. | ||
123 | + */ | ||
124 | + cpu_abort(&s->cpu->parent_obj, | ||
125 | + "Lockup: can't escalate to HardFault during " | ||
126 | + "lazy FP register stacking\n"); | ||
127 | + } | ||
128 | + } | ||
129 | + | ||
130 | + if (escalate) { | ||
131 | + s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | ||
132 | + } | ||
133 | + if (!vec->pending) { | ||
134 | + vec->pending = 1; | ||
135 | + /* | ||
136 | + * We do not call nvic_irq_update(), because we know our caller | ||
137 | + * is going to handle causing us to take the exception by | ||
138 | + * raising EXCP_LAZYFP, so raising the IRQ line would be | ||
139 | + * pointless extra work. We just need to recompute the | ||
140 | + * priorities so that armv7m_nvic_can_take_pending_exception() | ||
141 | + * returns the right answer. | ||
142 | + */ | ||
143 | + nvic_recompute_state(s); | ||
144 | + } | ||
145 | +} | ||
146 | + | ||
147 | /* Make pending IRQ active. */ | ||
148 | void armv7m_nvic_acknowledge_irq(void *opaque) | ||
149 | { | ||
150 | -- | 63 | -- |
151 | 2.20.1 | 64 | 2.25.1 |
152 | |||
153 | diff view generated by jsdifflib |
1 | We are close to running out of TB flags for AArch32; we could | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | start using the cs_base word, but before we do that we can | ||
3 | economise on our usage by sharing the same bits for the VFP | ||
4 | VECSTRIDE field and the XScale XSCALE_CPAR field. This | ||
5 | works because no XScale CPU ever had VFP. | ||
6 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-31-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-18-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | target/arm/cpu.h | 10 ++++++---- | 8 | target/arm/translate.c | 7 +++---- |
12 | target/arm/cpu.c | 7 +++++++ | 9 | 1 file changed, 3 insertions(+), 4 deletions(-) |
13 | target/arm/helper.c | 6 +++++- | ||
14 | target/arm/translate.c | 9 +++++++-- | ||
15 | 4 files changed, 25 insertions(+), 7 deletions(-) | ||
16 | 10 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
22 | FIELD(TBFLAG_A32, THUMB, 0, 1) | ||
23 | FIELD(TBFLAG_A32, VECLEN, 1, 3) | ||
24 | FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | ||
25 | +/* | ||
26 | + * We store the bottom two bits of the CPAR as TB flags and handle | ||
27 | + * checks on the other bits at runtime. This shares the same bits as | ||
28 | + * VECSTRIDE, which is OK as no XScale CPU has VFP. | ||
29 | + */ | ||
30 | +FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
31 | /* | ||
32 | * Indicates whether cp register reads and writes by guest code should access | ||
33 | * the secure or nonsecure bank of banked registers; note that this is not | ||
34 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | ||
35 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
36 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
37 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
38 | -/* We store the bottom two bits of the CPAR as TB flags and handle | ||
39 | - * checks on the other bits at runtime | ||
40 | - */ | ||
41 | -FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2) | ||
42 | /* For M profile only, Handler (ie not Thread) mode */ | ||
43 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
44 | /* For M profile only, whether we should generate stack-limit checks */ | ||
45 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/cpu.c | ||
48 | +++ b/target/arm/cpu.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
50 | set_feature(env, ARM_FEATURE_THUMB_DSP); | ||
51 | } | ||
52 | |||
53 | + /* | ||
54 | + * We rely on no XScale CPU having VFP so we can use the same bits in the | ||
55 | + * TB flags field for VECSTRIDE and XSCALE_CPAR. | ||
56 | + */ | ||
57 | + assert(!(arm_feature(env, ARM_FEATURE_VFP) && | ||
58 | + arm_feature(env, ARM_FEATURE_XSCALE))); | ||
59 | + | ||
60 | if (arm_feature(env, ARM_FEATURE_V7) && | ||
61 | !arm_feature(env, ARM_FEATURE_M) && | ||
62 | !arm_feature(env, ARM_FEATURE_PMSA)) { | ||
63 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/helper.c | ||
66 | +++ b/target/arm/helper.c | ||
67 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
68 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
69 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
70 | } | ||
71 | - flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar); | ||
72 | + /* Note that XSCALE_CPAR shares bits with VECSTRIDE */ | ||
73 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
74 | + flags = FIELD_DP32(flags, TBFLAG_A32, | ||
75 | + XSCALE_CPAR, env->cp15.c15_cpar); | ||
76 | + } | ||
77 | } | ||
78 | |||
79 | flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx)); | ||
80 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
81 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
82 | --- a/target/arm/translate.c | 13 | --- a/target/arm/translate.c |
83 | +++ b/target/arm/translate.c | 14 | +++ b/target/arm/translate.c |
84 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) |
85 | dc->fp_excp_el = FIELD_EX32(tb_flags, TBFLAG_ANY, FPEXC_EL); | 16 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { |
86 | dc->vfp_enabled = FIELD_EX32(tb_flags, TBFLAG_A32, VFPEN); | 17 | return false; |
87 | dc->vec_len = FIELD_EX32(tb_flags, TBFLAG_A32, VECLEN); | 18 | } |
88 | - dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); | 19 | - tmp = tcg_const_i32(a->sysm); |
89 | - dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); | 20 | - gen_helper_v7m_mrs(tmp, cpu_env, tmp); |
90 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | 21 | + tmp = tcg_temp_new_i32(); |
91 | + dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); | 22 | + gen_helper_v7m_mrs(tmp, cpu_env, tcg_constant_i32(a->sysm)); |
92 | + dc->vec_stride = 0; | 23 | store_reg(s, a->rd, tmp); |
93 | + } else { | 24 | return true; |
94 | + dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); | 25 | } |
95 | + dc->c15_cpar = 0; | 26 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) |
96 | + } | 27 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { |
97 | dc->v7m_handler_mode = FIELD_EX32(tb_flags, TBFLAG_A32, HANDLER); | 28 | return false; |
98 | dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && | 29 | } |
99 | regime_is_secure(env, dc->mmu_idx); | 30 | - addr = tcg_const_i32((a->mask << 10) | a->sysm); |
31 | + addr = tcg_constant_i32((a->mask << 10) | a->sysm); | ||
32 | reg = load_reg(s, a->rn); | ||
33 | gen_helper_v7m_msr(cpu_env, addr, reg); | ||
34 | - tcg_temp_free_i32(addr); | ||
35 | tcg_temp_free_i32(reg); | ||
36 | /* If we wrote to CONTROL, the EL might have changed */ | ||
37 | gen_rebuild_hflags(s, true); | ||
100 | -- | 38 | -- |
101 | 2.20.1 | 39 | 2.25.1 |
102 | |||
103 | diff view generated by jsdifflib |
1 | Like AArch64, M-profile floating point has no FPEXC enable | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | bit to gate floating point; so always set the VFPEN TB flag. | ||
3 | 2 | ||
4 | M-profile also has CPACR and NSACR similar to A-profile; | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | they behave slightly differently: | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | * the CPACR is banked between Secure and Non-Secure | 5 | Message-id: 20220426163043.100432-32-richard.henderson@linaro.org |
7 | * if the NSACR forces a trap then this is taken to | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | the Secure state, not the Non-Secure state | 7 | --- |
8 | target/arm/translate.c | 14 +++++--------- | ||
9 | 1 file changed, 5 insertions(+), 9 deletions(-) | ||
9 | 10 | ||
10 | Honour the CPACR and NSACR settings. The NSACR handling | ||
11 | requires us to borrow the exception.target_el field | ||
12 | (usually meaningless for M profile) to distinguish the | ||
13 | NOCP UsageFault taken to Secure state from the more | ||
14 | usual fault taken to the current security state. | ||
15 | |||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20190416125744.27770-6-peter.maydell@linaro.org | ||
19 | --- | ||
20 | target/arm/helper.c | 55 +++++++++++++++++++++++++++++++++++++++--- | ||
21 | target/arm/translate.c | 10 ++++++-- | ||
22 | 2 files changed, 60 insertions(+), 5 deletions(-) | ||
23 | |||
24 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/helper.c | ||
27 | +++ b/target/arm/helper.c | ||
28 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
29 | return target_el; | ||
30 | } | ||
31 | |||
32 | +/* | ||
33 | + * Return true if the v7M CPACR permits access to the FPU for the specified | ||
34 | + * security state and privilege level. | ||
35 | + */ | ||
36 | +static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) | ||
37 | +{ | ||
38 | + switch (extract32(env->v7m.cpacr[is_secure], 20, 2)) { | ||
39 | + case 0: | ||
40 | + case 2: /* UNPREDICTABLE: we treat like 0 */ | ||
41 | + return false; | ||
42 | + case 1: | ||
43 | + return is_priv; | ||
44 | + case 3: | ||
45 | + return true; | ||
46 | + default: | ||
47 | + g_assert_not_reached(); | ||
48 | + } | ||
49 | +} | ||
50 | + | ||
51 | static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
52 | ARMMMUIdx mmu_idx, bool ignfault) | ||
53 | { | ||
54 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
55 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK; | ||
56 | break; | ||
57 | case EXCP_NOCP: | ||
58 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
59 | - env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | ||
60 | + { | ||
61 | + /* | ||
62 | + * NOCP might be directed to something other than the current | ||
63 | + * security state if this fault is because of NSACR; we indicate | ||
64 | + * the target security state using exception.target_el. | ||
65 | + */ | ||
66 | + int target_secstate; | ||
67 | + | ||
68 | + if (env->exception.target_el == 3) { | ||
69 | + target_secstate = M_REG_S; | ||
70 | + } else { | ||
71 | + target_secstate = env->v7m.secure; | ||
72 | + } | ||
73 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, target_secstate); | ||
74 | + env->v7m.cfsr[target_secstate] |= R_V7M_CFSR_NOCP_MASK; | ||
75 | break; | ||
76 | + } | ||
77 | case EXCP_INVSTATE: | ||
78 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
79 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK; | ||
80 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
81 | return 0; | ||
82 | } | ||
83 | |||
84 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
85 | + /* CPACR can cause a NOCP UsageFault taken to current security state */ | ||
86 | + if (!v7m_cpacr_pass(env, env->v7m.secure, cur_el != 0)) { | ||
87 | + return 1; | ||
88 | + } | ||
89 | + | ||
90 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && !env->v7m.secure) { | ||
91 | + if (!extract32(env->v7m.nsacr, 10, 1)) { | ||
92 | + /* FP insns cause a NOCP UsageFault taken to Secure */ | ||
93 | + return 3; | ||
94 | + } | ||
95 | + } | ||
96 | + | ||
97 | + return 0; | ||
98 | + } | ||
99 | + | ||
100 | /* The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
101 | * 0, 2 : trap EL0 and EL1/PL1 accesses | ||
102 | * 1 : trap only EL0 accesses | ||
103 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
104 | flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | ||
105 | flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | ||
106 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
107 | - || arm_el_is_aa64(env, 1)) { | ||
108 | + || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
109 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
110 | } | ||
111 | flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar); | ||
112 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
113 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
114 | --- a/target/arm/translate.c | 13 | --- a/target/arm/translate.c |
115 | +++ b/target/arm/translate.c | 14 | +++ b/target/arm/translate.c |
116 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_TT(DisasContext *s, arg_TT *a) |
117 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
118 | */ | ||
119 | if (s->fp_excp_el) { | ||
120 | - gen_exception_insn(s, 4, EXCP_UDEF, | ||
121 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
122 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
123 | + gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | ||
124 | + s->fp_excp_el); | ||
125 | + } else { | ||
126 | + gen_exception_insn(s, 4, EXCP_UDEF, | ||
127 | + syn_fp_access_trap(1, 0xe, false), | ||
128 | + s->fp_excp_el); | ||
129 | + } | ||
130 | return 0; | ||
131 | } | 16 | } |
132 | 17 | ||
18 | addr = load_reg(s, a->rn); | ||
19 | - tmp = tcg_const_i32((a->A << 1) | a->T); | ||
20 | - gen_helper_v7m_tt(tmp, cpu_env, addr, tmp); | ||
21 | + tmp = tcg_temp_new_i32(); | ||
22 | + gen_helper_v7m_tt(tmp, cpu_env, addr, tcg_constant_i32((a->A << 1) | a->T)); | ||
23 | tcg_temp_free_i32(addr); | ||
24 | store_reg(s, a->rd, tmp); | ||
25 | return true; | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_PKH(DisasContext *s, arg_PKH *a) | ||
27 | static bool op_sat(DisasContext *s, arg_sat *a, | ||
28 | void (*gen)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) | ||
29 | { | ||
30 | - TCGv_i32 tmp, satimm; | ||
31 | + TCGv_i32 tmp; | ||
32 | int shift = a->imm; | ||
33 | |||
34 | if (!ENABLE_ARCH_6) { | ||
35 | @@ -XXX,XX +XXX,XX @@ static bool op_sat(DisasContext *s, arg_sat *a, | ||
36 | tcg_gen_shli_i32(tmp, tmp, shift); | ||
37 | } | ||
38 | |||
39 | - satimm = tcg_const_i32(a->satimm); | ||
40 | - gen(tmp, cpu_env, tmp, satimm); | ||
41 | - tcg_temp_free_i32(satimm); | ||
42 | + gen(tmp, cpu_env, tmp, tcg_constant_i32(a->satimm)); | ||
43 | |||
44 | store_reg(s, a->rd, tmp); | ||
45 | return true; | ||
46 | @@ -XXX,XX +XXX,XX @@ static bool op_smmla(DisasContext *s, arg_rrrr *a, bool round, bool sub) | ||
47 | * a non-zero multiplicand lowpart, and the correct result | ||
48 | * lowpart for rounding. | ||
49 | */ | ||
50 | - TCGv_i32 zero = tcg_const_i32(0); | ||
51 | - tcg_gen_sub2_i32(t2, t1, zero, t3, t2, t1); | ||
52 | - tcg_temp_free_i32(zero); | ||
53 | + tcg_gen_sub2_i32(t2, t1, tcg_constant_i32(0), t3, t2, t1); | ||
54 | } else { | ||
55 | tcg_gen_add_i32(t1, t1, t3); | ||
56 | } | ||
133 | -- | 57 | -- |
134 | 2.20.1 | 58 | 2.25.1 |
135 | |||
136 | diff view generated by jsdifflib |
1 | Correct the decode of the M-profile "coprocessor and | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | floating-point instructions" space: | ||
3 | * op0 == 0b11 is always unallocated | ||
4 | * if the CPU has an FPU then all insns with op1 == 0b101 | ||
5 | are floating point and go to disas_vfp_insn() | ||
6 | 2 | ||
7 | For the moment we leave VLLDM and VLSTM as NOPs; in | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | a later commit we will fill in the proper implementation | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | for the case where an FPU is present. | 5 | Message-id: 20220426163043.100432-33-richard.henderson@linaro.org |
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20190416125744.27770-7-peter.maydell@linaro.org | ||
14 | --- | 7 | --- |
15 | target/arm/translate.c | 26 ++++++++++++++++++++++---- | 8 | target/arm/translate.c | 12 ++++-------- |
16 | 1 file changed, 22 insertions(+), 4 deletions(-) | 9 | 1 file changed, 4 insertions(+), 8 deletions(-) |
17 | 10 | ||
18 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
19 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/translate.c | 13 | --- a/target/arm/translate.c |
21 | +++ b/target/arm/translate.c | 14 | +++ b/target/arm/translate.c |
22 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static bool op_stm(DisasContext *s, arg_ldst_block *a, int min_n) |
23 | case 6: case 7: case 14: case 15: | 16 | { |
24 | /* Coprocessor. */ | 17 | int i, j, n, list, mem_idx; |
25 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | 18 | bool user = a->u; |
26 | - /* We don't currently implement M profile FP support, | 19 | - TCGv_i32 addr, tmp, tmp2; |
27 | - * so this entire space should give a NOCP fault, with | 20 | + TCGv_i32 addr, tmp; |
28 | - * the exception of the v8M VLLDM and VLSTM insns, which | 21 | |
29 | - * must be NOPs in Secure state and UNDEF in Nonsecure state. | 22 | if (user) { |
30 | + /* 0b111x_11xx_xxxx_xxxx_xxxx_xxxx_xxxx_xxxx */ | 23 | /* STM (user) */ |
31 | + if (extract32(insn, 24, 2) == 3) { | 24 | @@ -XXX,XX +XXX,XX @@ static bool op_stm(DisasContext *s, arg_ldst_block *a, int min_n) |
32 | + goto illegal_op; /* op0 = 0b11 : unallocated */ | 25 | |
33 | + } | 26 | if (user && i != 15) { |
34 | + | 27 | tmp = tcg_temp_new_i32(); |
35 | + /* | 28 | - tmp2 = tcg_const_i32(i); |
36 | + * Decode VLLDM and VLSTM first: these are nonstandard because: | 29 | - gen_helper_get_user_reg(tmp, cpu_env, tmp2); |
37 | + * * if there is no FPU then these insns must NOP in | 30 | - tcg_temp_free_i32(tmp2); |
38 | + * Secure state and UNDEF in Nonsecure state | 31 | + gen_helper_get_user_reg(tmp, cpu_env, tcg_constant_i32(i)); |
39 | + * * if there is an FPU then these insns do not have | 32 | } else { |
40 | + * the usual behaviour that disas_vfp_insn() provides of | 33 | tmp = load_reg(s, i); |
41 | + * being controlled by CPACR/NSACR enable bits or the | 34 | } |
42 | + * lazy-stacking logic. | 35 | @@ -XXX,XX +XXX,XX @@ static bool do_ldm(DisasContext *s, arg_ldst_block *a, int min_n) |
43 | */ | 36 | bool loaded_base; |
44 | if (arm_dc_feature(s, ARM_FEATURE_V8) && | 37 | bool user = a->u; |
45 | (insn & 0xffa00f00) == 0xec200a00) { | 38 | bool exc_return = false; |
46 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 39 | - TCGv_i32 addr, tmp, tmp2, loaded_var; |
47 | /* Just NOP since FP support is not implemented */ | 40 | + TCGv_i32 addr, tmp, loaded_var; |
48 | break; | 41 | |
49 | } | 42 | if (user) { |
50 | + if (arm_dc_feature(s, ARM_FEATURE_VFP) && | 43 | /* LDM (user), LDM (exception return) */ |
51 | + ((insn >> 8) & 0xe) == 10) { | 44 | @@ -XXX,XX +XXX,XX @@ static bool do_ldm(DisasContext *s, arg_ldst_block *a, int min_n) |
52 | + /* FP, and the CPU supports it */ | 45 | tmp = tcg_temp_new_i32(); |
53 | + if (disas_vfp_insn(s, insn)) { | 46 | gen_aa32_ld_i32(s, tmp, addr, mem_idx, MO_UL | MO_ALIGN); |
54 | + goto illegal_op; | 47 | if (user) { |
55 | + } | 48 | - tmp2 = tcg_const_i32(i); |
56 | + break; | 49 | - gen_helper_set_user_reg(cpu_env, tmp2, tmp); |
57 | + } | 50 | - tcg_temp_free_i32(tmp2); |
58 | + | 51 | + gen_helper_set_user_reg(cpu_env, tcg_constant_i32(i), tmp); |
59 | /* All other insns: NOCP */ | 52 | tcg_temp_free_i32(tmp); |
60 | gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | 53 | } else if (i == a->rn) { |
61 | default_exception_el(s)); | 54 | loaded_var = tmp; |
62 | -- | 55 | -- |
63 | 2.20.1 | 56 | 2.25.1 |
64 | |||
65 | diff view generated by jsdifflib |
1 | The only "system register" that M-profile floating point exposes | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | via the VMRS/VMRS instructions is FPSCR, and it does not have | ||
3 | the odd special case for rd==15. Add a check to ensure we only | ||
4 | expose FPSCR. | ||
5 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-34-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-5-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | target/arm/translate.c | 19 +++++++++++++++++-- | 8 | target/arm/translate.c | 16 +++++----------- |
11 | 1 file changed, 17 insertions(+), 2 deletions(-) | 9 | 1 file changed, 5 insertions(+), 11 deletions(-) |
12 | 10 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 13 | --- a/target/arm/translate.c |
16 | +++ b/target/arm/translate.c | 14 | +++ b/target/arm/translate.c |
17 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CLRM(DisasContext *s, arg_CLRM *a) |
18 | } | 16 | |
19 | } | 17 | s->eci_handled = true; |
20 | } else { /* !dp */ | 18 | |
21 | + bool is_sysreg; | 19 | - zero = tcg_const_i32(0); |
22 | + | 20 | + zero = tcg_constant_i32(0); |
23 | if ((insn & 0x6f) != 0x00) | 21 | for (i = 0; i < 15; i++) { |
24 | return 1; | 22 | if (extract32(a->list, i, 1)) { |
25 | rn = VFP_SREG_N(insn); | 23 | /* Clear R[i] */ |
26 | + | 24 | @@ -XXX,XX +XXX,XX @@ static bool trans_CLRM(DisasContext *s, arg_CLRM *a) |
27 | + is_sysreg = extract32(insn, 21, 1); | 25 | * Clear APSR (by calling the MSR helper with the same argument |
28 | + | 26 | * as for "MSR APSR_nzcvqg, Rn": mask = 0b1100, SYSM=0) |
29 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | 27 | */ |
30 | + /* | 28 | - TCGv_i32 maskreg = tcg_const_i32(0xc << 8); |
31 | + * The only M-profile VFP vmrs/vmsr sysreg is FPSCR. | 29 | - gen_helper_v7m_msr(cpu_env, maskreg, zero); |
32 | + * Writes to R15 are UNPREDICTABLE; we choose to undef. | 30 | - tcg_temp_free_i32(maskreg); |
33 | + */ | 31 | + gen_helper_v7m_msr(cpu_env, tcg_constant_i32(0xc00), zero); |
34 | + if (is_sysreg && (rd == 15 || (rn >> 1) != ARM_VFP_FPSCR)) { | 32 | } |
35 | + return 1; | 33 | - tcg_temp_free_i32(zero); |
36 | + } | 34 | clear_eci_state(s); |
37 | + } | 35 | return true; |
38 | + | 36 | } |
39 | if (insn & ARM_CP_RW_BIT) { | 37 | @@ -XXX,XX +XXX,XX @@ static bool trans_DLS(DisasContext *s, arg_DLS *a) |
40 | /* vfp->arm */ | 38 | store_reg(s, 14, tmp); |
41 | - if (insn & (1 << 21)) { | 39 | if (a->size != 4) { |
42 | + if (is_sysreg) { | 40 | /* DLSTP: set FPSCR.LTPSIZE */ |
43 | /* system register */ | 41 | - tmp = tcg_const_i32(a->size); |
44 | rn >>= 1; | 42 | - store_cpu_field(tmp, v7m.ltpsize); |
45 | 43 | + store_cpu_field(tcg_constant_i32(a->size), v7m.ltpsize); | |
46 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 44 | s->base.is_jmp = DISAS_UPDATE_NOCHAIN; |
47 | } | 45 | } |
48 | } else { | 46 | return true; |
49 | /* arm->vfp */ | 47 | @@ -XXX,XX +XXX,XX @@ static bool trans_WLS(DisasContext *s, arg_WLS *a) |
50 | - if (insn & (1 << 21)) { | 48 | */ |
51 | + if (is_sysreg) { | 49 | bool ok = vfp_access_check(s); |
52 | rn >>= 1; | 50 | assert(ok); |
53 | /* system register */ | 51 | - tmp = tcg_const_i32(a->size); |
54 | switch (rn) { | 52 | - store_cpu_field(tmp, v7m.ltpsize); |
53 | + store_cpu_field(tcg_constant_i32(a->size), v7m.ltpsize); | ||
54 | /* | ||
55 | * LTPSIZE updated, but MVE_NO_PRED will always be the same thing (0) | ||
56 | * when we take this upcoming exit from this TB, so gen_jmp_tb() is OK. | ||
57 | @@ -XXX,XX +XXX,XX @@ static bool trans_LE(DisasContext *s, arg_LE *a) | ||
58 | gen_set_label(loopend); | ||
59 | if (a->tp) { | ||
60 | /* Exits from tail-pred loops must reset LTPSIZE to 4 */ | ||
61 | - tmp = tcg_const_i32(4); | ||
62 | - store_cpu_field(tmp, v7m.ltpsize); | ||
63 | + store_cpu_field(tcg_constant_i32(4), v7m.ltpsize); | ||
64 | } | ||
65 | /* End TB, continuing to following insn */ | ||
66 | gen_jmp_tb(s, s->base.pc_next, 1); | ||
55 | -- | 67 | -- |
56 | 2.20.1 | 68 | 2.25.1 |
57 | |||
58 | diff view generated by jsdifflib |
1 | The M-profile FPCCR.ASPEN bit indicates that automatic floating-point | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | context preservation is enabled. Before executing any floating-point | ||
3 | instruction, if FPCCR.ASPEN is set and the CONTROL FPCA/SFPA bits | ||
4 | indicate that there is no active floating point context then we | ||
5 | must create a new context (by initializing FPSCR and setting | ||
6 | FPCA/SFPA to indicate that the context is now active). In the | ||
7 | pseudocode this is handled by ExecuteFPCheck(). | ||
8 | 2 | ||
9 | Implement this with a new TB flag which tracks whether we | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | need to create a new FP context. | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-35-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 9 +++------ | ||
9 | 1 file changed, 3 insertions(+), 6 deletions(-) | ||
11 | 10 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20190416125744.27770-20-peter.maydell@linaro.org | ||
15 | --- | ||
16 | target/arm/cpu.h | 2 ++ | ||
17 | target/arm/translate.h | 1 + | ||
18 | target/arm/helper.c | 13 +++++++++++++ | ||
19 | target/arm/translate.c | 29 +++++++++++++++++++++++++++++ | ||
20 | 4 files changed, 45 insertions(+) | ||
21 | |||
22 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/cpu.h | ||
25 | +++ b/target/arm/cpu.h | ||
26 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | ||
27 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
28 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
29 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
30 | +/* For M profile only, set if we must create a new FP context */ | ||
31 | +FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) | ||
32 | /* For M profile only, set if FPCCR.S does not match current security state */ | ||
33 | FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) | ||
34 | /* For M profile only, Handler (ie not Thread) mode */ | ||
35 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/translate.h | ||
38 | +++ b/target/arm/translate.h | ||
39 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
40 | bool v8m_secure; /* true if v8M and we're in Secure mode */ | ||
41 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | ||
42 | bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ | ||
43 | + bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */ | ||
44 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | ||
45 | * so that top level loop can generate correct syndrome information. | ||
46 | */ | ||
47 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/helper.c | ||
50 | +++ b/target/arm/helper.c | ||
51 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
52 | flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
53 | } | ||
54 | |||
55 | + if (arm_feature(env, ARM_FEATURE_M) && | ||
56 | + (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | ||
57 | + (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | ||
58 | + (env->v7m.secure && | ||
59 | + !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | ||
60 | + /* | ||
61 | + * ASPEN is set, but FPCA/SFPA indicate that there is no active | ||
62 | + * FP context; we must create a new FP context before executing | ||
63 | + * any FP insn. | ||
64 | + */ | ||
65 | + flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
66 | + } | ||
67 | + | ||
68 | *pflags = flags; | ||
69 | *cs_base = 0; | ||
70 | } | ||
71 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
72 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
73 | --- a/target/arm/translate.c | 13 | --- a/target/arm/translate.c |
74 | +++ b/target/arm/translate.c | 14 | +++ b/target/arm/translate.c |
75 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) |
76 | /* Don't need to do this for any further FP insns in this TB */ | 16 | return true; |
77 | s->v8m_fpccr_s_wrong = false; | ||
78 | } | ||
79 | + | ||
80 | + if (s->v7m_new_fp_ctxt_needed) { | ||
81 | + /* | ||
82 | + * Create new FP context by updating CONTROL.FPCA, CONTROL.SFPA | ||
83 | + * and the FPSCR. | ||
84 | + */ | ||
85 | + TCGv_i32 control, fpscr; | ||
86 | + uint32_t bits = R_V7M_CONTROL_FPCA_MASK; | ||
87 | + | ||
88 | + fpscr = load_cpu_field(v7m.fpdscr[s->v8m_secure]); | ||
89 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
90 | + tcg_temp_free_i32(fpscr); | ||
91 | + /* | ||
92 | + * We don't need to arrange to end the TB, because the only | ||
93 | + * parts of FPSCR which we cache in the TB flags are the VECLEN | ||
94 | + * and VECSTRIDE, and those don't exist for M-profile. | ||
95 | + */ | ||
96 | + | ||
97 | + if (s->v8m_secure) { | ||
98 | + bits |= R_V7M_CONTROL_SFPA_MASK; | ||
99 | + } | ||
100 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
101 | + tcg_gen_ori_i32(control, control, bits); | ||
102 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
103 | + /* Don't need to do this for any further FP insns in this TB */ | ||
104 | + s->v7m_new_fp_ctxt_needed = false; | ||
105 | + } | ||
106 | } | 17 | } |
107 | 18 | ||
108 | if (extract32(insn, 28, 4) == 0xf) { | 19 | - tmp = tcg_const_i32(a->im); |
109 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | 20 | + tmp = tcg_constant_i32(a->im); |
110 | regime_is_secure(env, dc->mmu_idx); | 21 | /* FAULTMASK */ |
111 | dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); | 22 | if (a->F) { |
112 | dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | 23 | - addr = tcg_const_i32(19); |
113 | + dc->v7m_new_fp_ctxt_needed = | 24 | + addr = tcg_constant_i32(19); |
114 | + FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); | 25 | gen_helper_v7m_msr(cpu_env, addr, tmp); |
115 | dc->cp_regs = cpu->cp_regs; | 26 | - tcg_temp_free_i32(addr); |
116 | dc->features = env->features; | 27 | } |
117 | 28 | /* PRIMASK */ | |
29 | if (a->I) { | ||
30 | - addr = tcg_const_i32(16); | ||
31 | + addr = tcg_constant_i32(16); | ||
32 | gen_helper_v7m_msr(cpu_env, addr, tmp); | ||
33 | - tcg_temp_free_i32(addr); | ||
34 | } | ||
35 | gen_rebuild_hflags(s, false); | ||
36 | - tcg_temp_free_i32(tmp); | ||
37 | gen_lookup_tb(s); | ||
38 | return true; | ||
39 | } | ||
118 | -- | 40 | -- |
119 | 2.20.1 | 41 | 2.25.1 |
120 | |||
121 | diff view generated by jsdifflib |
1 | The M-profile FPCCR.S bit indicates the security status of | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | the floating point context. In the pseudocode ExecuteFPCheck() | ||
3 | function it is unconditionally set to match the current | ||
4 | security state whenever a floating point instruction is | ||
5 | executed. | ||
6 | 2 | ||
7 | Implement this by adding a new TB flag which tracks whether | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | FPCCR.S is different from the current security state, so | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | that we only need to emit the code to update it in the | 5 | Message-id: 20220426163043.100432-36-richard.henderson@linaro.org |
10 | less-common case when it is not already set correctly. | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | ||
8 | target/arm/translate.c | 7 +++---- | ||
9 | 1 file changed, 3 insertions(+), 4 deletions(-) | ||
11 | 10 | ||
12 | Note that we will add the handling for the other work done | ||
13 | by ExecuteFPCheck() in later commits. | ||
14 | |||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20190416125744.27770-19-peter.maydell@linaro.org | ||
18 | --- | ||
19 | target/arm/cpu.h | 2 ++ | ||
20 | target/arm/translate.h | 1 + | ||
21 | target/arm/helper.c | 5 +++++ | ||
22 | target/arm/translate.c | 20 ++++++++++++++++++++ | ||
23 | 4 files changed, 28 insertions(+) | ||
24 | |||
25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/cpu.h | ||
28 | +++ b/target/arm/cpu.h | ||
29 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | ||
30 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
31 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
32 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
33 | +/* For M profile only, set if FPCCR.S does not match current security state */ | ||
34 | +FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) | ||
35 | /* For M profile only, Handler (ie not Thread) mode */ | ||
36 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
37 | /* For M profile only, whether we should generate stack-limit checks */ | ||
38 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/translate.h | ||
41 | +++ b/target/arm/translate.h | ||
42 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
43 | bool v7m_handler_mode; | ||
44 | bool v8m_secure; /* true if v8M and we're in Secure mode */ | ||
45 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | ||
46 | + bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ | ||
47 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | ||
48 | * so that top level loop can generate correct syndrome information. | ||
49 | */ | ||
50 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/helper.c | ||
53 | +++ b/target/arm/helper.c | ||
54 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
55 | flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | ||
56 | } | ||
57 | |||
58 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
59 | + FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | ||
60 | + flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
61 | + } | ||
62 | + | ||
63 | *pflags = flags; | ||
64 | *cs_base = 0; | ||
65 | } | ||
66 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
67 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
68 | --- a/target/arm/translate.c | 13 | --- a/target/arm/translate.c |
69 | +++ b/target/arm/translate.c | 14 | +++ b/target/arm/translate.c |
70 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CSEL(DisasContext *s, arg_CSEL *a) |
71 | } | ||
72 | } | 16 | } |
73 | 17 | ||
74 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | 18 | /* In this insn input reg fields of 0b1111 mean "zero", not "PC" */ |
75 | + /* Handle M-profile lazy FP state mechanics */ | 19 | + zero = tcg_constant_i32(0); |
76 | + | 20 | if (a->rn == 15) { |
77 | + /* Update ownership of FP context: set FPCCR.S to match current state */ | 21 | - rn = tcg_const_i32(0); |
78 | + if (s->v8m_fpccr_s_wrong) { | 22 | + rn = zero; |
79 | + TCGv_i32 tmp; | 23 | } else { |
80 | + | 24 | rn = load_reg(s, a->rn); |
81 | + tmp = load_cpu_field(v7m.fpccr[M_REG_S]); | 25 | } |
82 | + if (s->v8m_secure) { | 26 | if (a->rm == 15) { |
83 | + tcg_gen_ori_i32(tmp, tmp, R_V7M_FPCCR_S_MASK); | 27 | - rm = tcg_const_i32(0); |
84 | + } else { | 28 | + rm = zero; |
85 | + tcg_gen_andi_i32(tmp, tmp, ~R_V7M_FPCCR_S_MASK); | 29 | } else { |
86 | + } | 30 | rm = load_reg(s, a->rm); |
87 | + store_cpu_field(tmp, v7m.fpccr[M_REG_S]); | 31 | } |
88 | + /* Don't need to do this for any further FP insns in this TB */ | 32 | @@ -XXX,XX +XXX,XX @@ static bool trans_CSEL(DisasContext *s, arg_CSEL *a) |
89 | + s->v8m_fpccr_s_wrong = false; | 33 | } |
90 | + } | 34 | |
91 | + } | 35 | arm_test_cc(&c, a->fcond); |
92 | + | 36 | - zero = tcg_const_i32(0); |
93 | if (extract32(insn, 28, 4) == 0xf) { | 37 | tcg_gen_movcond_i32(c.cond, rn, c.value, zero, rn, rm); |
94 | /* | 38 | arm_free_cc(&c); |
95 | * Encodings with T=1 (Thumb) or unconditional (ARM): | 39 | - tcg_temp_free_i32(zero); |
96 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | 40 | |
97 | dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && | 41 | store_reg(s, a->rd, rn); |
98 | regime_is_secure(env, dc->mmu_idx); | 42 | tcg_temp_free_i32(rm); |
99 | dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); | ||
100 | + dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
101 | dc->cp_regs = cpu->cp_regs; | ||
102 | dc->features = env->features; | ||
103 | |||
104 | -- | 43 | -- |
105 | 2.20.1 | 44 | 2.25.1 |
106 | |||
107 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | Message-id: 20220426163043.100432-37-richard.henderson@linaro.org |
6 | Message-id: 20190412165416.7977-7-philmd@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 7 | --- |
9 | include/hw/devices.h | 14 -------------- | 8 | target/arm/translate-sve.c | 12 ++++-------- |
10 | include/hw/misc/cbus.h | 32 ++++++++++++++++++++++++++++++++ | 9 | 1 file changed, 4 insertions(+), 8 deletions(-) |
11 | hw/arm/nseries.c | 1 + | ||
12 | hw/misc/cbus.c | 2 +- | ||
13 | MAINTAINERS | 1 + | ||
14 | 5 files changed, 35 insertions(+), 15 deletions(-) | ||
15 | create mode 100644 include/hw/misc/cbus.h | ||
16 | 10 | ||
17 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
18 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/devices.h | 13 | --- a/target/arm/translate-sve.c |
20 | +++ b/include/hw/devices.h | 14 | +++ b/target/arm/translate-sve.c |
21 | @@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | 15 | @@ -XXX,XX +XXX,XX @@ static void do_index(DisasContext *s, int esz, int rd, |
22 | /* stellaris_input.c */ | 16 | static bool trans_INDEX_ii(DisasContext *s, arg_INDEX_ii *a) |
23 | void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | 17 | { |
24 | 18 | if (sve_access_check(s)) { | |
25 | -/* cbus.c */ | 19 | - TCGv_i64 start = tcg_const_i64(a->imm1); |
26 | -typedef struct { | 20 | - TCGv_i64 incr = tcg_const_i64(a->imm2); |
27 | - qemu_irq clk; | 21 | + TCGv_i64 start = tcg_constant_i64(a->imm1); |
28 | - qemu_irq dat; | 22 | + TCGv_i64 incr = tcg_constant_i64(a->imm2); |
29 | - qemu_irq sel; | 23 | do_index(s, a->esz, a->rd, start, incr); |
30 | -} CBus; | 24 | - tcg_temp_free_i64(start); |
31 | -CBus *cbus_init(qemu_irq dat_out); | 25 | - tcg_temp_free_i64(incr); |
32 | -void cbus_attach(CBus *bus, void *slave_opaque); | 26 | } |
33 | - | 27 | return true; |
34 | -void *retu_init(qemu_irq irq, int vilma); | 28 | } |
35 | -void *tahvo_init(qemu_irq irq, int betty); | 29 | @@ -XXX,XX +XXX,XX @@ static bool trans_INDEX_ii(DisasContext *s, arg_INDEX_ii *a) |
36 | - | 30 | static bool trans_INDEX_ir(DisasContext *s, arg_INDEX_ir *a) |
37 | -void retu_key_event(void *retu, int state); | 31 | { |
38 | - | 32 | if (sve_access_check(s)) { |
39 | #endif | 33 | - TCGv_i64 start = tcg_const_i64(a->imm); |
40 | diff --git a/include/hw/misc/cbus.h b/include/hw/misc/cbus.h | 34 | + TCGv_i64 start = tcg_constant_i64(a->imm); |
41 | new file mode 100644 | 35 | TCGv_i64 incr = cpu_reg(s, a->rm); |
42 | index XXXXXXX..XXXXXXX | 36 | do_index(s, a->esz, a->rd, start, incr); |
43 | --- /dev/null | 37 | - tcg_temp_free_i64(start); |
44 | +++ b/include/hw/misc/cbus.h | 38 | } |
45 | @@ -XXX,XX +XXX,XX @@ | 39 | return true; |
46 | +/* | 40 | } |
47 | + * CBUS three-pin bus and the Retu / Betty / Tahvo / Vilma / Avilma / | 41 | @@ -XXX,XX +XXX,XX @@ static bool trans_INDEX_ri(DisasContext *s, arg_INDEX_ri *a) |
48 | + * Hinku / Vinku / Ahne / Pihi chips used in various Nokia platforms. | 42 | { |
49 | + * Based on reverse-engineering of a linux driver. | 43 | if (sve_access_check(s)) { |
50 | + * | 44 | TCGv_i64 start = cpu_reg(s, a->rn); |
51 | + * Copyright (C) 2008 Nokia Corporation | 45 | - TCGv_i64 incr = tcg_const_i64(a->imm); |
52 | + * Written by Andrzej Zaborowski | 46 | + TCGv_i64 incr = tcg_constant_i64(a->imm); |
53 | + * | 47 | do_index(s, a->esz, a->rd, start, incr); |
54 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 48 | - tcg_temp_free_i64(incr); |
55 | + * See the COPYING file in the top-level directory. | 49 | } |
56 | + */ | 50 | return true; |
57 | + | 51 | } |
58 | +#ifndef HW_MISC_CBUS_H | ||
59 | +#define HW_MISC_CBUS_H | ||
60 | + | ||
61 | +#include "hw/irq.h" | ||
62 | + | ||
63 | +typedef struct { | ||
64 | + qemu_irq clk; | ||
65 | + qemu_irq dat; | ||
66 | + qemu_irq sel; | ||
67 | +} CBus; | ||
68 | + | ||
69 | +CBus *cbus_init(qemu_irq dat_out); | ||
70 | +void cbus_attach(CBus *bus, void *slave_opaque); | ||
71 | + | ||
72 | +void *retu_init(qemu_irq irq, int vilma); | ||
73 | +void *tahvo_init(qemu_irq irq, int betty); | ||
74 | + | ||
75 | +void retu_key_event(void *retu, int state); | ||
76 | + | ||
77 | +#endif | ||
78 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/arm/nseries.c | ||
81 | +++ b/hw/arm/nseries.c | ||
82 | @@ -XXX,XX +XXX,XX @@ | ||
83 | #include "hw/i2c/i2c.h" | ||
84 | #include "hw/devices.h" | ||
85 | #include "hw/display/blizzard.h" | ||
86 | +#include "hw/misc/cbus.h" | ||
87 | #include "hw/misc/tmp105.h" | ||
88 | #include "hw/block/flash.h" | ||
89 | #include "hw/hw.h" | ||
90 | diff --git a/hw/misc/cbus.c b/hw/misc/cbus.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/hw/misc/cbus.c | ||
93 | +++ b/hw/misc/cbus.c | ||
94 | @@ -XXX,XX +XXX,XX @@ | ||
95 | #include "qemu/osdep.h" | ||
96 | #include "hw/hw.h" | ||
97 | #include "hw/irq.h" | ||
98 | -#include "hw/devices.h" | ||
99 | +#include "hw/misc/cbus.h" | ||
100 | #include "sysemu/sysemu.h" | ||
101 | |||
102 | //#define DEBUG | ||
103 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/MAINTAINERS | ||
106 | +++ b/MAINTAINERS | ||
107 | @@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c | ||
108 | F: hw/misc/cbus.c | ||
109 | F: hw/timer/twl92230.c | ||
110 | F: include/hw/display/blizzard.h | ||
111 | +F: include/hw/misc/cbus.h | ||
112 | |||
113 | Palm | ||
114 | M: Andrzej Zaborowski <balrogg@gmail.com> | ||
115 | -- | 52 | -- |
116 | 2.20.1 | 53 | 2.25.1 |
117 | |||
118 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add an entries the Blizzard device in MAINTAINERS. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
5 | Reviewed-by: Thomas Huth <thuth@redhat.com> | 5 | Message-id: 20220426163043.100432-38-richard.henderson@linaro.org |
6 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190412165416.7977-6-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | include/hw/devices.h | 7 ------- | 8 | target/arm/translate-sve.c | 18 ++++++------------ |
12 | include/hw/display/blizzard.h | 22 ++++++++++++++++++++++ | 9 | 1 file changed, 6 insertions(+), 12 deletions(-) |
13 | hw/arm/nseries.c | 1 + | ||
14 | hw/display/blizzard.c | 2 +- | ||
15 | MAINTAINERS | 2 ++ | ||
16 | 5 files changed, 26 insertions(+), 8 deletions(-) | ||
17 | create mode 100644 include/hw/display/blizzard.h | ||
18 | 10 | ||
19 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
20 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/include/hw/devices.h | 13 | --- a/target/arm/translate-sve.c |
22 | +++ b/include/hw/devices.h | 14 | +++ b/target/arm/translate-sve.c |
23 | @@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_SINCDEC_r_32(DisasContext *s, arg_incdec_cnt *a) |
24 | /* stellaris_input.c */ | 16 | tcg_gen_ext32s_i64(reg, reg); |
25 | void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | 17 | } |
26 | 18 | } else { | |
27 | -/* blizzard.c */ | 19 | - TCGv_i64 t = tcg_const_i64(inc); |
28 | -void *s1d13745_init(qemu_irq gpio_int); | 20 | - do_sat_addsub_32(reg, t, a->u, a->d); |
29 | -void s1d13745_write(void *opaque, int dc, uint16_t value); | 21 | - tcg_temp_free_i64(t); |
30 | -void s1d13745_write_block(void *opaque, int dc, | 22 | + do_sat_addsub_32(reg, tcg_constant_i64(inc), a->u, a->d); |
31 | - void *buf, size_t len, int pitch); | 23 | } |
32 | -uint16_t s1d13745_read(void *opaque, int dc); | 24 | return true; |
33 | - | 25 | } |
34 | /* cbus.c */ | 26 | @@ -XXX,XX +XXX,XX @@ static bool trans_SINCDEC_r_64(DisasContext *s, arg_incdec_cnt *a) |
35 | typedef struct { | 27 | TCGv_i64 reg = cpu_reg(s, a->rd); |
36 | qemu_irq clk; | 28 | |
37 | diff --git a/include/hw/display/blizzard.h b/include/hw/display/blizzard.h | 29 | if (inc != 0) { |
38 | new file mode 100644 | 30 | - TCGv_i64 t = tcg_const_i64(inc); |
39 | index XXXXXXX..XXXXXXX | 31 | - do_sat_addsub_64(reg, t, a->u, a->d); |
40 | --- /dev/null | 32 | - tcg_temp_free_i64(t); |
41 | +++ b/include/hw/display/blizzard.h | 33 | + do_sat_addsub_64(reg, tcg_constant_i64(inc), a->u, a->d); |
42 | @@ -XXX,XX +XXX,XX @@ | 34 | } |
43 | +/* | 35 | return true; |
44 | + * Epson S1D13744/S1D13745 (Blizzard/Hailstorm/Tornado) LCD/TV controller. | 36 | } |
45 | + * | 37 | @@ -XXX,XX +XXX,XX @@ static bool trans_INCDEC_v(DisasContext *s, arg_incdec2_cnt *a) |
46 | + * Copyright (C) 2008 Nokia Corporation | 38 | |
47 | + * Written by Andrzej Zaborowski | 39 | if (inc != 0) { |
48 | + * | 40 | if (sve_access_check(s)) { |
49 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 41 | - TCGv_i64 t = tcg_const_i64(a->d ? -inc : inc); |
50 | + * See the COPYING file in the top-level directory. | 42 | tcg_gen_gvec_adds(a->esz, vec_full_reg_offset(s, a->rd), |
51 | + */ | 43 | vec_full_reg_offset(s, a->rn), |
52 | + | 44 | - t, fullsz, fullsz); |
53 | +#ifndef HW_DISPLAY_BLIZZARD_H | 45 | - tcg_temp_free_i64(t); |
54 | +#define HW_DISPLAY_BLIZZARD_H | 46 | + tcg_constant_i64(a->d ? -inc : inc), |
55 | + | 47 | + fullsz, fullsz); |
56 | +#include "hw/irq.h" | 48 | } |
57 | + | 49 | } else { |
58 | +void *s1d13745_init(qemu_irq gpio_int); | 50 | do_mov_z(s, a->rd, a->rn); |
59 | +void s1d13745_write(void *opaque, int dc, uint16_t value); | 51 | @@ -XXX,XX +XXX,XX @@ static bool trans_SINCDEC_v(DisasContext *s, arg_incdec2_cnt *a) |
60 | +void s1d13745_write_block(void *opaque, int dc, | 52 | |
61 | + void *buf, size_t len, int pitch); | 53 | if (inc != 0) { |
62 | +uint16_t s1d13745_read(void *opaque, int dc); | 54 | if (sve_access_check(s)) { |
63 | + | 55 | - TCGv_i64 t = tcg_const_i64(inc); |
64 | +#endif | 56 | - do_sat_addsub_vec(s, a->esz, a->rd, a->rn, t, a->u, a->d); |
65 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | 57 | - tcg_temp_free_i64(t); |
66 | index XXXXXXX..XXXXXXX 100644 | 58 | + do_sat_addsub_vec(s, a->esz, a->rd, a->rn, |
67 | --- a/hw/arm/nseries.c | 59 | + tcg_constant_i64(inc), a->u, a->d); |
68 | +++ b/hw/arm/nseries.c | 60 | } |
69 | @@ -XXX,XX +XXX,XX @@ | 61 | } else { |
70 | #include "hw/boards.h" | 62 | do_mov_z(s, a->rd, a->rn); |
71 | #include "hw/i2c/i2c.h" | ||
72 | #include "hw/devices.h" | ||
73 | +#include "hw/display/blizzard.h" | ||
74 | #include "hw/misc/tmp105.h" | ||
75 | #include "hw/block/flash.h" | ||
76 | #include "hw/hw.h" | ||
77 | diff --git a/hw/display/blizzard.c b/hw/display/blizzard.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/hw/display/blizzard.c | ||
80 | +++ b/hw/display/blizzard.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qemu/osdep.h" | ||
83 | #include "qemu-common.h" | ||
84 | #include "ui/console.h" | ||
85 | -#include "hw/devices.h" | ||
86 | +#include "hw/display/blizzard.h" | ||
87 | #include "ui/pixel_ops.h" | ||
88 | |||
89 | typedef void (*blizzard_fn_t)(uint8_t *, const uint8_t *, unsigned int); | ||
90 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/MAINTAINERS | ||
93 | +++ b/MAINTAINERS | ||
94 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | ||
95 | L: qemu-arm@nongnu.org | ||
96 | S: Odd Fixes | ||
97 | F: hw/arm/nseries.c | ||
98 | +F: hw/display/blizzard.c | ||
99 | F: hw/input/lm832x.c | ||
100 | F: hw/input/tsc2005.c | ||
101 | F: hw/misc/cbus.c | ||
102 | F: hw/timer/twl92230.c | ||
103 | +F: include/hw/display/blizzard.h | ||
104 | |||
105 | Palm | ||
106 | M: Andrzej Zaborowski <balrogg@gmail.com> | ||
107 | -- | 63 | -- |
108 | 2.20.1 | 64 | 2.25.1 |
109 | |||
110 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20190412165416.7977-5-philmd@redhat.com | 5 | Message-id: 20220426163043.100432-39-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | include/hw/devices.h | 6 ------ | 8 | target/arm/translate-sve.c | 13 ++++--------- |
9 | include/hw/display/tc6393xb.h | 24 ++++++++++++++++++++++++ | 9 | 1 file changed, 4 insertions(+), 9 deletions(-) |
10 | hw/arm/tosa.c | 2 +- | ||
11 | hw/display/tc6393xb.c | 2 +- | ||
12 | MAINTAINERS | 1 + | ||
13 | 5 files changed, 27 insertions(+), 8 deletions(-) | ||
14 | create mode 100644 include/hw/display/tc6393xb.h | ||
15 | 10 | ||
16 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
17 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/devices.h | 13 | --- a/target/arm/translate-sve.c |
19 | +++ b/include/hw/devices.h | 14 | +++ b/target/arm/translate-sve.c |
20 | @@ -XXX,XX +XXX,XX @@ void *tahvo_init(qemu_irq irq, int betty); | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCPY(DisasContext *s, arg_FCPY *a) |
21 | 16 | if (sve_access_check(s)) { | |
22 | void retu_key_event(void *retu, int state); | 17 | /* Decode the VFP immediate. */ |
23 | 18 | uint64_t imm = vfp_expand_imm(a->esz, a->imm); | |
24 | -/* tc6393xb.c */ | 19 | - TCGv_i64 t_imm = tcg_const_i64(imm); |
25 | -typedef struct TC6393xbState TC6393xbState; | 20 | - do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, t_imm); |
26 | -TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | 21 | - tcg_temp_free_i64(t_imm); |
27 | - uint32_t base, qemu_irq irq); | 22 | + do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, tcg_constant_i64(imm)); |
28 | -qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | 23 | } |
29 | - | 24 | return true; |
30 | #endif | 25 | } |
31 | diff --git a/include/hw/display/tc6393xb.h b/include/hw/display/tc6393xb.h | 26 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPY_m_i(DisasContext *s, arg_rpri_esz *a) |
32 | new file mode 100644 | 27 | return false; |
33 | index XXXXXXX..XXXXXXX | 28 | } |
34 | --- /dev/null | 29 | if (sve_access_check(s)) { |
35 | +++ b/include/hw/display/tc6393xb.h | 30 | - TCGv_i64 t_imm = tcg_const_i64(a->imm); |
36 | @@ -XXX,XX +XXX,XX @@ | 31 | - do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, t_imm); |
37 | +/* | 32 | - tcg_temp_free_i64(t_imm); |
38 | + * Toshiba TC6393XB I/O Controller. | 33 | + do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, tcg_constant_i64(a->imm)); |
39 | + * Found in Sharp Zaurus SL-6000 (tosa) or some | 34 | } |
40 | + * Toshiba e-Series PDAs. | 35 | return true; |
41 | + * | 36 | } |
42 | + * Copyright (c) 2007 Hervé Poussineau | 37 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPY_z_i(DisasContext *s, arg_CPY_z_i *a) |
43 | + * | 38 | } |
44 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 39 | if (sve_access_check(s)) { |
45 | + * See the COPYING file in the top-level directory. | 40 | unsigned vsz = vec_full_reg_size(s); |
46 | + */ | 41 | - TCGv_i64 t_imm = tcg_const_i64(a->imm); |
47 | + | 42 | tcg_gen_gvec_2i_ool(vec_full_reg_offset(s, a->rd), |
48 | +#ifndef HW_DISPLAY_TC6393XB_H | 43 | pred_full_reg_offset(s, a->pg), |
49 | +#define HW_DISPLAY_TC6393XB_H | 44 | - t_imm, vsz, vsz, 0, fns[a->esz]); |
50 | + | 45 | - tcg_temp_free_i64(t_imm); |
51 | +#include "exec/memory.h" | 46 | + tcg_constant_i64(a->imm), |
52 | +#include "hw/irq.h" | 47 | + vsz, vsz, 0, fns[a->esz]); |
53 | + | 48 | } |
54 | +typedef struct TC6393xbState TC6393xbState; | 49 | return true; |
55 | + | 50 | } |
56 | +TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | ||
57 | + uint32_t base, qemu_irq irq); | ||
58 | +qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | ||
59 | + | ||
60 | +#endif | ||
61 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/arm/tosa.c | ||
64 | +++ b/hw/arm/tosa.c | ||
65 | @@ -XXX,XX +XXX,XX @@ | ||
66 | #include "hw/hw.h" | ||
67 | #include "hw/arm/pxa.h" | ||
68 | #include "hw/arm/arm.h" | ||
69 | -#include "hw/devices.h" | ||
70 | #include "hw/arm/sharpsl.h" | ||
71 | #include "hw/pcmcia.h" | ||
72 | #include "hw/boards.h" | ||
73 | +#include "hw/display/tc6393xb.h" | ||
74 | #include "hw/i2c/i2c.h" | ||
75 | #include "hw/ssi/ssi.h" | ||
76 | #include "hw/sysbus.h" | ||
77 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/hw/display/tc6393xb.c | ||
80 | +++ b/hw/display/tc6393xb.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qapi/error.h" | ||
83 | #include "qemu/host-utils.h" | ||
84 | #include "hw/hw.h" | ||
85 | -#include "hw/devices.h" | ||
86 | +#include "hw/display/tc6393xb.h" | ||
87 | #include "hw/block/flash.h" | ||
88 | #include "ui/console.h" | ||
89 | #include "ui/pixel_ops.h" | ||
90 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/MAINTAINERS | ||
93 | +++ b/MAINTAINERS | ||
94 | @@ -XXX,XX +XXX,XX @@ F: hw/misc/mst_fpga.c | ||
95 | F: hw/misc/max111x.c | ||
96 | F: include/hw/arm/pxa.h | ||
97 | F: include/hw/arm/sharpsl.h | ||
98 | +F: include/hw/display/tc6393xb.h | ||
99 | |||
100 | SABRELITE / i.MX6 | ||
101 | M: Peter Maydell <peter.maydell@linaro.org> | ||
102 | -- | 51 | -- |
103 | 2.20.1 | 52 | 2.25.1 |
104 | |||
105 | diff view generated by jsdifflib |
1 | Pushing registers to the stack for v7M needs to handle three cases: | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | * the "normal" case where we pend exceptions | ||
3 | * an "ignore faults" case where we set FSR bits but | ||
4 | do not pend exceptions (this is used when we are | ||
5 | handling some kinds of derived exception on exception entry) | ||
6 | * a "lazy FP stacking" case, where different FSR bits | ||
7 | are set and the exception is pended differently | ||
8 | 2 | ||
9 | Implement this by changing the existing flag argument that | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | tells us whether to ignore faults or not into an enum that | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | specifies which of the 3 modes we should handle. | 5 | Message-id: 20220426163043.100432-40-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 12 ++++-------- | ||
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | ||
12 | 10 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20190416125744.27770-23-peter.maydell@linaro.org | ||
16 | --- | ||
17 | target/arm/helper.c | 118 +++++++++++++++++++++++++++++--------------- | ||
18 | 1 file changed, 79 insertions(+), 39 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper.c | 13 | --- a/target/arm/translate-sve.c |
23 | +++ b/target/arm/helper.c | 14 | +++ b/target/arm/translate-sve.c |
24 | @@ -XXX,XX +XXX,XX @@ static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) | 15 | @@ -XXX,XX +XXX,XX @@ static void incr_last_active(DisasContext *s, TCGv_i32 last, int esz) |
16 | if (is_power_of_2(vsz)) { | ||
17 | tcg_gen_andi_i32(last, last, vsz - 1); | ||
18 | } else { | ||
19 | - TCGv_i32 max = tcg_const_i32(vsz); | ||
20 | - TCGv_i32 zero = tcg_const_i32(0); | ||
21 | + TCGv_i32 max = tcg_constant_i32(vsz); | ||
22 | + TCGv_i32 zero = tcg_constant_i32(0); | ||
23 | tcg_gen_movcond_i32(TCG_COND_GEU, last, last, max, zero, last); | ||
24 | - tcg_temp_free_i32(max); | ||
25 | - tcg_temp_free_i32(zero); | ||
25 | } | 26 | } |
26 | } | 27 | } |
27 | 28 | ||
28 | +/* | 29 | @@ -XXX,XX +XXX,XX @@ static void wrap_last_active(DisasContext *s, TCGv_i32 last, int esz) |
29 | + * What kind of stack write are we doing? This affects how exceptions | 30 | if (is_power_of_2(vsz)) { |
30 | + * generated during the stacking are treated. | 31 | tcg_gen_andi_i32(last, last, vsz - 1); |
31 | + */ | 32 | } else { |
32 | +typedef enum StackingMode { | 33 | - TCGv_i32 max = tcg_const_i32(vsz - (1 << esz)); |
33 | + STACK_NORMAL, | 34 | - TCGv_i32 zero = tcg_const_i32(0); |
34 | + STACK_IGNFAULTS, | 35 | + TCGv_i32 max = tcg_constant_i32(vsz - (1 << esz)); |
35 | + STACK_LAZYFP, | 36 | + TCGv_i32 zero = tcg_constant_i32(0); |
36 | +} StackingMode; | 37 | tcg_gen_movcond_i32(TCG_COND_LT, last, last, zero, max, last); |
37 | + | 38 | - tcg_temp_free_i32(max); |
38 | static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | 39 | - tcg_temp_free_i32(zero); |
39 | - ARMMMUIdx mmu_idx, bool ignfault) | ||
40 | + ARMMMUIdx mmu_idx, StackingMode mode) | ||
41 | { | ||
42 | CPUState *cs = CPU(cpu); | ||
43 | CPUARMState *env = &cpu->env; | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
45 | &attrs, &prot, &page_size, &fi, NULL)) { | ||
46 | /* MPU/SAU lookup failed */ | ||
47 | if (fi.type == ARMFault_QEMU_SFault) { | ||
48 | - qemu_log_mask(CPU_LOG_INT, | ||
49 | - "...SecureFault with SFSR.AUVIOL during stacking\n"); | ||
50 | - env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
51 | + if (mode == STACK_LAZYFP) { | ||
52 | + qemu_log_mask(CPU_LOG_INT, | ||
53 | + "...SecureFault with SFSR.LSPERR " | ||
54 | + "during lazy stacking\n"); | ||
55 | + env->v7m.sfsr |= R_V7M_SFSR_LSPERR_MASK; | ||
56 | + } else { | ||
57 | + qemu_log_mask(CPU_LOG_INT, | ||
58 | + "...SecureFault with SFSR.AUVIOL " | ||
59 | + "during stacking\n"); | ||
60 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK; | ||
61 | + } | ||
62 | + env->v7m.sfsr |= R_V7M_SFSR_SFARVALID_MASK; | ||
63 | env->v7m.sfar = addr; | ||
64 | exc = ARMV7M_EXCP_SECURE; | ||
65 | exc_secure = false; | ||
66 | } else { | ||
67 | - qemu_log_mask(CPU_LOG_INT, "...MemManageFault with CFSR.MSTKERR\n"); | ||
68 | - env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
69 | + if (mode == STACK_LAZYFP) { | ||
70 | + qemu_log_mask(CPU_LOG_INT, | ||
71 | + "...MemManageFault with CFSR.MLSPERR\n"); | ||
72 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MLSPERR_MASK; | ||
73 | + } else { | ||
74 | + qemu_log_mask(CPU_LOG_INT, | ||
75 | + "...MemManageFault with CFSR.MSTKERR\n"); | ||
76 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
77 | + } | ||
78 | exc = ARMV7M_EXCP_MEM; | ||
79 | exc_secure = secure; | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
82 | attrs, &txres); | ||
83 | if (txres != MEMTX_OK) { | ||
84 | /* BusFault trying to write the data */ | ||
85 | - qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
86 | - env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
87 | + if (mode == STACK_LAZYFP) { | ||
88 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.LSPERR\n"); | ||
89 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_LSPERR_MASK; | ||
90 | + } else { | ||
91 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
92 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
93 | + } | ||
94 | exc = ARMV7M_EXCP_BUS; | ||
95 | exc_secure = false; | ||
96 | goto pend_fault; | ||
97 | @@ -XXX,XX +XXX,XX @@ pend_fault: | ||
98 | * later if we have two derived exceptions. | ||
99 | * The only case when we must not pend the exception but instead | ||
100 | * throw it away is if we are doing the push of the callee registers | ||
101 | - * and we've already generated a derived exception. Even in this | ||
102 | - * case we will still update the fault status registers. | ||
103 | + * and we've already generated a derived exception (this is indicated | ||
104 | + * by the caller passing STACK_IGNFAULTS). Even in this case we will | ||
105 | + * still update the fault status registers. | ||
106 | */ | ||
107 | - if (!ignfault) { | ||
108 | + switch (mode) { | ||
109 | + case STACK_NORMAL: | ||
110 | armv7m_nvic_set_pending_derived(env->nvic, exc, exc_secure); | ||
111 | + break; | ||
112 | + case STACK_LAZYFP: | ||
113 | + armv7m_nvic_set_pending_lazyfp(env->nvic, exc, exc_secure); | ||
114 | + break; | ||
115 | + case STACK_IGNFAULTS: | ||
116 | + break; | ||
117 | } | 40 | } |
118 | return false; | ||
119 | } | 41 | } |
120 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 42 | |
121 | uint32_t limit; | ||
122 | bool want_psp; | ||
123 | uint32_t sig; | ||
124 | + StackingMode smode = ignore_faults ? STACK_IGNFAULTS : STACK_NORMAL; | ||
125 | |||
126 | if (dotailchain) { | ||
127 | bool mode = lr & R_V7M_EXCRET_MODE_MASK; | ||
128 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
129 | */ | ||
130 | sig = v7m_integrity_sig(env, lr); | ||
131 | stacked_ok = | ||
132 | - v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) && | ||
133 | - v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, | ||
134 | - ignore_faults) && | ||
135 | - v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | ||
136 | - ignore_faults) && | ||
137 | - v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, | ||
138 | - ignore_faults) && | ||
139 | - v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, | ||
140 | - ignore_faults) && | ||
141 | - v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, | ||
142 | - ignore_faults) && | ||
143 | - v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, | ||
144 | - ignore_faults) && | ||
145 | - v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, | ||
146 | - ignore_faults) && | ||
147 | - v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, | ||
148 | - ignore_faults); | ||
149 | + v7m_stack_write(cpu, frameptr, sig, mmu_idx, smode) && | ||
150 | + v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, smode) && | ||
151 | + v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, smode) && | ||
152 | + v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, smode) && | ||
153 | + v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, smode) && | ||
154 | + v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, smode) && | ||
155 | + v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, smode) && | ||
156 | + v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, smode) && | ||
157 | + v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, smode); | ||
158 | |||
159 | /* Update SP regardless of whether any of the stack accesses failed. */ | ||
160 | *frame_sp_p = frameptr; | ||
161 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
162 | * if it has higher priority). | ||
163 | */ | ||
164 | stacked_ok = stacked_ok && | ||
165 | - v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | ||
166 | - v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | ||
167 | - v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | ||
168 | - v7m_stack_write(cpu, frameptr + 12, env->regs[3], mmu_idx, false) && | ||
169 | - v7m_stack_write(cpu, frameptr + 16, env->regs[12], mmu_idx, false) && | ||
170 | - v7m_stack_write(cpu, frameptr + 20, env->regs[14], mmu_idx, false) && | ||
171 | - v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
172 | - v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
173 | + v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, STACK_NORMAL) && | ||
174 | + v7m_stack_write(cpu, frameptr + 4, env->regs[1], | ||
175 | + mmu_idx, STACK_NORMAL) && | ||
176 | + v7m_stack_write(cpu, frameptr + 8, env->regs[2], | ||
177 | + mmu_idx, STACK_NORMAL) && | ||
178 | + v7m_stack_write(cpu, frameptr + 12, env->regs[3], | ||
179 | + mmu_idx, STACK_NORMAL) && | ||
180 | + v7m_stack_write(cpu, frameptr + 16, env->regs[12], | ||
181 | + mmu_idx, STACK_NORMAL) && | ||
182 | + v7m_stack_write(cpu, frameptr + 20, env->regs[14], | ||
183 | + mmu_idx, STACK_NORMAL) && | ||
184 | + v7m_stack_write(cpu, frameptr + 24, env->regs[15], | ||
185 | + mmu_idx, STACK_NORMAL) && | ||
186 | + v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, STACK_NORMAL); | ||
187 | |||
188 | if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) { | ||
189 | /* FPU is active, try to save its registers */ | ||
190 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
191 | faddr += 8; /* skip the slot for the FPSCR */ | ||
192 | } | ||
193 | stacked_ok = stacked_ok && | ||
194 | - v7m_stack_write(cpu, faddr, slo, mmu_idx, false) && | ||
195 | - v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false); | ||
196 | + v7m_stack_write(cpu, faddr, slo, | ||
197 | + mmu_idx, STACK_NORMAL) && | ||
198 | + v7m_stack_write(cpu, faddr + 4, shi, | ||
199 | + mmu_idx, STACK_NORMAL); | ||
200 | } | ||
201 | stacked_ok = stacked_ok && | ||
202 | v7m_stack_write(cpu, frameptr + 0x60, | ||
203 | - vfp_get_fpscr(env), mmu_idx, false); | ||
204 | + vfp_get_fpscr(env), mmu_idx, STACK_NORMAL); | ||
205 | if (cpacr_pass) { | ||
206 | for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
207 | *aa32_vfp_dreg(env, i / 2) = 0; | ||
208 | -- | 43 | -- |
209 | 2.20.1 | 44 | 2.25.1 |
210 | |||
211 | diff view generated by jsdifflib |
1 | Move the NS TBFLAG down from bit 19 to bit 6, which has not | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | been used since commit c1e3781090b9d36c60 in 2015, when we | ||
3 | started passing the entire MMU index in the TB flags rather | ||
4 | than just a 'privilege level' bit. | ||
5 | 2 | ||
6 | This rearrangement is not strictly necessary, but means that | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | we can put M-profile-only bits next to each other rather | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | than scattered across the flag word. | 5 | Message-id: 20220426163043.100432-41-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 7 +++---- | ||
9 | 1 file changed, 3 insertions(+), 4 deletions(-) | ||
9 | 10 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20190416125744.27770-17-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/cpu.h | 11 ++++++----- | ||
15 | 1 file changed, 6 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 13 | --- a/target/arm/translate-sve.c |
20 | +++ b/target/arm/cpu.h | 14 | +++ b/target/arm/translate-sve.c |
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | 15 | @@ -XXX,XX +XXX,XX @@ static void do_clast_scalar(DisasContext *s, int esz, int pg, int rm, |
22 | FIELD(TBFLAG_A32, THUMB, 0, 1) | 16 | bool before, TCGv_i64 reg_val) |
23 | FIELD(TBFLAG_A32, VECLEN, 1, 3) | 17 | { |
24 | FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | 18 | TCGv_i32 last = tcg_temp_new_i32(); |
25 | +/* | 19 | - TCGv_i64 ele, cmp, zero; |
26 | + * Indicates whether cp register reads and writes by guest code should access | 20 | + TCGv_i64 ele, cmp; |
27 | + * the secure or nonsecure bank of banked registers; note that this is not | 21 | |
28 | + * the same thing as the current security state of the processor! | 22 | find_last_active(s, last, esz, pg); |
29 | + */ | 23 | |
30 | +FIELD(TBFLAG_A32, NS, 6, 1) | 24 | @@ -XXX,XX +XXX,XX @@ static void do_clast_scalar(DisasContext *s, int esz, int pg, int rm, |
31 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | 25 | ele = load_last_active(s, last, rm, esz); |
32 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | 26 | tcg_temp_free_i32(last); |
33 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 27 | |
34 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 28 | - zero = tcg_const_i64(0); |
35 | * checks on the other bits at runtime | 29 | - tcg_gen_movcond_i64(TCG_COND_GE, reg_val, cmp, zero, ele, reg_val); |
36 | */ | 30 | + tcg_gen_movcond_i64(TCG_COND_GE, reg_val, cmp, tcg_constant_i64(0), |
37 | FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2) | 31 | + ele, reg_val); |
38 | -/* Indicates whether cp register reads and writes by guest code should access | 32 | |
39 | - * the secure or nonsecure bank of banked registers; note that this is not | 33 | - tcg_temp_free_i64(zero); |
40 | - * the same thing as the current security state of the processor! | 34 | tcg_temp_free_i64(cmp); |
41 | - */ | 35 | tcg_temp_free_i64(ele); |
42 | -FIELD(TBFLAG_A32, NS, 19, 1) | 36 | } |
43 | /* For M profile only, Handler (ie not Thread) mode */ | ||
44 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
45 | /* For M profile only, whether we should generate stack-limit checks */ | ||
46 | -- | 37 | -- |
47 | 2.20.1 | 38 | 2.25.1 |
48 | |||
49 | diff view generated by jsdifflib |
1 | Currently the code in v7m_push_stack() which detects a violation | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | of the v8M stack limit simply returns early if it does so. This | ||
3 | is OK for the current integer-only code, but won't work for the | ||
4 | floating point handling we're about to add. We need to continue | ||
5 | executing the rest of the function so that we check for other | ||
6 | exceptions like not having permission to use the FPU and so | ||
7 | that we correctly set the FPCCR state if we are doing lazy | ||
8 | stacking. Refactor to avoid the early return. | ||
9 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-42-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20190416125744.27770-10-peter.maydell@linaro.org | ||
13 | --- | 7 | --- |
14 | target/arm/helper.c | 23 ++++++++++++++++++----- | 8 | target/arm/translate-sve.c | 20 +++++++------------- |
15 | 1 file changed, 18 insertions(+), 5 deletions(-) | 9 | 1 file changed, 7 insertions(+), 13 deletions(-) |
16 | 10 | ||
17 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
18 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/helper.c | 13 | --- a/target/arm/translate-sve.c |
20 | +++ b/target/arm/helper.c | 14 | +++ b/target/arm/translate-sve.c |
21 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CTERM(DisasContext *s, arg_CTERM *a) |
22 | * should ignore further stack faults trying to process | 16 | static bool trans_WHILE(DisasContext *s, arg_WHILE *a) |
23 | * that derived exception.) | 17 | { |
24 | */ | 18 | TCGv_i64 op0, op1, t0, t1, tmax; |
25 | - bool stacked_ok; | 19 | - TCGv_i32 t2, t3; |
26 | + bool stacked_ok = true, limitviol = false; | 20 | + TCGv_i32 t2; |
27 | CPUARMState *env = &cpu->env; | 21 | TCGv_ptr ptr; |
28 | uint32_t xpsr = xpsr_read(env); | 22 | unsigned vsz = vec_full_reg_size(s); |
29 | uint32_t frameptr = env->regs[13]; | 23 | unsigned desc = 0; |
30 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 24 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE(DisasContext *s, arg_WHILE *a) |
31 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
32 | env->v7m.secure); | ||
33 | env->regs[13] = limit; | ||
34 | - return true; | ||
35 | + /* | ||
36 | + * We won't try to perform any further memory accesses but | ||
37 | + * we must continue through the following code to check for | ||
38 | + * permission faults during FPU state preservation, and we | ||
39 | + * must update FPCCR if lazy stacking is enabled. | ||
40 | + */ | ||
41 | + limitviol = true; | ||
42 | + stacked_ok = false; | ||
43 | } | 25 | } |
44 | } | 26 | } |
45 | 27 | ||
46 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 28 | - tmax = tcg_const_i64(vsz >> a->esz); |
47 | * (which may be taken in preference to the one we started with | 29 | + tmax = tcg_constant_i64(vsz >> a->esz); |
48 | * if it has higher priority). | 30 | if (eq) { |
49 | */ | 31 | /* Equality means one more iteration. */ |
50 | - stacked_ok = | 32 | tcg_gen_addi_i64(t0, t0, 1); |
51 | + stacked_ok = stacked_ok && | 33 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE(DisasContext *s, arg_WHILE *a) |
52 | v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | 34 | |
53 | v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | 35 | /* Bound to the maximum. */ |
54 | v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | 36 | tcg_gen_umin_i64(t0, t0, tmax); |
55 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 37 | - tcg_temp_free_i64(tmax); |
56 | v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | 38 | |
57 | v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | 39 | /* Set the count to zero if the condition is false. */ |
58 | 40 | tcg_gen_movi_i64(t1, 0); | |
59 | - /* Update SP regardless of whether any of the stack accesses failed. */ | 41 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE(DisasContext *s, arg_WHILE *a) |
60 | - env->regs[13] = frameptr; | 42 | |
61 | + /* | 43 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz / 8); |
62 | + * If we broke a stack limit then SP was already updated earlier; | 44 | desc = FIELD_DP32(desc, PREDDESC, ESZ, a->esz); |
63 | + * otherwise we update SP regardless of whether any of the stack | 45 | - t3 = tcg_const_i32(desc); |
64 | + * accesses failed or we took some other kind of fault. | 46 | |
65 | + */ | 47 | ptr = tcg_temp_new_ptr(); |
66 | + if (!limitviol) { | 48 | tcg_gen_addi_ptr(ptr, cpu_env, pred_full_reg_offset(s, a->rd)); |
67 | + env->regs[13] = frameptr; | 49 | |
68 | + } | 50 | if (a->lt) { |
69 | 51 | - gen_helper_sve_whilel(t2, ptr, t2, t3); | |
70 | return !stacked_ok; | 52 | + gen_helper_sve_whilel(t2, ptr, t2, tcg_constant_i32(desc)); |
53 | } else { | ||
54 | - gen_helper_sve_whileg(t2, ptr, t2, t3); | ||
55 | + gen_helper_sve_whileg(t2, ptr, t2, tcg_constant_i32(desc)); | ||
56 | } | ||
57 | do_pred_flags(t2); | ||
58 | |||
59 | tcg_temp_free_ptr(ptr); | ||
60 | tcg_temp_free_i32(t2); | ||
61 | - tcg_temp_free_i32(t3); | ||
62 | return true; | ||
71 | } | 63 | } |
64 | |||
65 | static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
66 | { | ||
67 | TCGv_i64 op0, op1, diff, t1, tmax; | ||
68 | - TCGv_i32 t2, t3; | ||
69 | + TCGv_i32 t2; | ||
70 | TCGv_ptr ptr; | ||
71 | unsigned vsz = vec_full_reg_size(s); | ||
72 | unsigned desc = 0; | ||
73 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
74 | op0 = read_cpu_reg(s, a->rn, 1); | ||
75 | op1 = read_cpu_reg(s, a->rm, 1); | ||
76 | |||
77 | - tmax = tcg_const_i64(vsz); | ||
78 | + tmax = tcg_constant_i64(vsz); | ||
79 | diff = tcg_temp_new_i64(); | ||
80 | |||
81 | if (a->rw) { | ||
82 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
83 | |||
84 | /* Bound to the maximum. */ | ||
85 | tcg_gen_umin_i64(diff, diff, tmax); | ||
86 | - tcg_temp_free_i64(tmax); | ||
87 | |||
88 | /* Since we're bounded, pass as a 32-bit type. */ | ||
89 | t2 = tcg_temp_new_i32(); | ||
90 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
91 | |||
92 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz / 8); | ||
93 | desc = FIELD_DP32(desc, PREDDESC, ESZ, a->esz); | ||
94 | - t3 = tcg_const_i32(desc); | ||
95 | |||
96 | ptr = tcg_temp_new_ptr(); | ||
97 | tcg_gen_addi_ptr(ptr, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
98 | |||
99 | - gen_helper_sve_whilel(t2, ptr, t2, t3); | ||
100 | + gen_helper_sve_whilel(t2, ptr, t2, tcg_constant_i32(desc)); | ||
101 | do_pred_flags(t2); | ||
102 | |||
103 | tcg_temp_free_ptr(ptr); | ||
104 | tcg_temp_free_i32(t2); | ||
105 | - tcg_temp_free_i32(t3); | ||
106 | return true; | ||
107 | } | ||
108 | |||
72 | -- | 109 | -- |
73 | 2.20.1 | 110 | 2.25.1 |
74 | |||
75 | diff view generated by jsdifflib |
1 | The magic value pushed onto the callee stack as an integrity | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | check is different if floating point is present. | ||
3 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-43-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20190416125744.27770-15-peter.maydell@linaro.org | ||
7 | --- | 7 | --- |
8 | target/arm/helper.c | 22 +++++++++++++++++++--- | 8 | target/arm/translate-sve.c | 12 ++++-------- |
9 | 1 file changed, 19 insertions(+), 3 deletions(-) | 9 | 1 file changed, 4 insertions(+), 8 deletions(-) |
10 | 10 | ||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.c | 13 | --- a/target/arm/translate-sve.c |
14 | +++ b/target/arm/helper.c | 14 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ load_fail: | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) |
16 | return false; | 16 | gen_helper_gvec_mem_scatter *fn = NULL; |
17 | bool be = s->be_data == MO_BE; | ||
18 | bool mte = s->mte_active[0]; | ||
19 | - TCGv_i64 imm; | ||
20 | |||
21 | if (a->esz < a->msz || (a->esz == a->msz && !a->u)) { | ||
22 | return false; | ||
23 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) | ||
24 | /* Treat LD1_zpiz (zn[x] + imm) the same way as LD1_zprz (rn + zm[x]) | ||
25 | * by loading the immediate into the scalar parameter. | ||
26 | */ | ||
27 | - imm = tcg_const_i64(a->imm << a->msz); | ||
28 | - do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, false, fn); | ||
29 | - tcg_temp_free_i64(imm); | ||
30 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, | ||
31 | + tcg_constant_i64(a->imm << a->msz), a->msz, false, fn); | ||
32 | return true; | ||
17 | } | 33 | } |
18 | 34 | ||
19 | +static uint32_t v7m_integrity_sig(CPUARMState *env, uint32_t lr) | 35 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) |
20 | +{ | 36 | gen_helper_gvec_mem_scatter *fn = NULL; |
21 | + /* | 37 | bool be = s->be_data == MO_BE; |
22 | + * Return the integrity signature value for the callee-saves | 38 | bool mte = s->mte_active[0]; |
23 | + * stack frame section. @lr is the exception return payload/LR value | 39 | - TCGv_i64 imm; |
24 | + * whose FType bit forms bit 0 of the signature if FP is present. | 40 | |
25 | + */ | 41 | if (a->esz < a->msz) { |
26 | + uint32_t sig = 0xfefa125a; | 42 | return false; |
27 | + | 43 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) |
28 | + if (!arm_feature(env, ARM_FEATURE_VFP) || (lr & R_V7M_EXCRET_FTYPE_MASK)) { | 44 | /* Treat ST1_zpiz (zn[x] + imm) the same way as ST1_zprz (rn + zm[x]) |
29 | + sig |= 1; | 45 | * by loading the immediate into the scalar parameter. |
30 | + } | ||
31 | + return sig; | ||
32 | +} | ||
33 | + | ||
34 | static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
35 | bool ignore_faults) | ||
36 | { | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
38 | bool stacked_ok; | ||
39 | uint32_t limit; | ||
40 | bool want_psp; | ||
41 | + uint32_t sig; | ||
42 | |||
43 | if (dotailchain) { | ||
44 | bool mode = lr & R_V7M_EXCRET_MODE_MASK; | ||
45 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
46 | /* Write as much of the stack frame as we can. A write failure may | ||
47 | * cause us to pend a derived exception. | ||
48 | */ | 46 | */ |
49 | + sig = v7m_integrity_sig(env, lr); | 47 | - imm = tcg_const_i64(a->imm << a->msz); |
50 | stacked_ok = | 48 | - do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, true, fn); |
51 | - v7m_stack_write(cpu, frameptr, 0xfefa125b, mmu_idx, ignore_faults) && | 49 | - tcg_temp_free_i64(imm); |
52 | + v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) && | 50 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, |
53 | v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, | 51 | + tcg_constant_i64(a->imm << a->msz), a->msz, true, fn); |
54 | ignore_faults) && | 52 | return true; |
55 | v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | 53 | } |
56 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 54 | |
57 | if (return_to_secure && | ||
58 | ((excret & R_V7M_EXCRET_ES_MASK) == 0 || | ||
59 | (excret & R_V7M_EXCRET_DCRS_MASK) == 0)) { | ||
60 | - uint32_t expected_sig = 0xfefa125b; | ||
61 | uint32_t actual_sig; | ||
62 | |||
63 | pop_ok = v7m_stack_read(cpu, &actual_sig, frameptr, mmu_idx); | ||
64 | |||
65 | - if (pop_ok && expected_sig != actual_sig) { | ||
66 | + if (pop_ok && v7m_integrity_sig(env, excret) != actual_sig) { | ||
67 | /* Take a SecureFault on the current stack */ | ||
68 | env->v7m.sfsr |= R_V7M_SFSR_INVIS_MASK; | ||
69 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
70 | -- | 55 | -- |
71 | 2.20.1 | 56 | 2.25.1 |
72 | |||
73 | diff view generated by jsdifflib |
1 | The TailChain() pseudocode specifies that a tail chaining | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | exception should sanitize the excReturn all-ones bits and | ||
3 | (if there is no FPU) the excReturn FType bits; we weren't | ||
4 | doing this. | ||
5 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-44-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-14-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | target/arm/helper.c | 8 ++++++++ | 8 | target/arm/translate-sve.c | 4 +--- |
11 | 1 file changed, 8 insertions(+) | 9 | 1 file changed, 1 insertion(+), 3 deletions(-) |
12 | 10 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 13 | --- a/target/arm/translate-sve.c |
16 | +++ b/target/arm/helper.c | 14 | +++ b/target/arm/translate-sve.c |
17 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_SUBR_zzi(DisasContext *s, arg_rri_esz *a) |
18 | qemu_log_mask(CPU_LOG_INT, "...taking pending %s exception %d\n", | 16 | } |
19 | targets_secure ? "secure" : "nonsecure", exc); | 17 | if (sve_access_check(s)) { |
20 | 18 | unsigned vsz = vec_full_reg_size(s); | |
21 | + if (dotailchain) { | 19 | - TCGv_i64 c = tcg_const_i64(a->imm); |
22 | + /* Sanitize LR FType and PREFIX bits */ | 20 | tcg_gen_gvec_2s(vec_full_reg_offset(s, a->rd), |
23 | + if (!arm_feature(env, ARM_FEATURE_VFP)) { | 21 | vec_full_reg_offset(s, a->rn), |
24 | + lr |= R_V7M_EXCRET_FTYPE_MASK; | 22 | - vsz, vsz, c, &op[a->esz]); |
25 | + } | 23 | - tcg_temp_free_i64(c); |
26 | + lr = deposit32(lr, 24, 8, 0xff); | 24 | + vsz, vsz, tcg_constant_i64(a->imm), &op[a->esz]); |
27 | + } | 25 | } |
28 | + | 26 | return true; |
29 | if (arm_feature(env, ARM_FEATURE_V8)) { | 27 | } |
30 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
31 | (lr & R_V7M_EXCRET_S_MASK)) { | ||
32 | -- | 28 | -- |
33 | 2.20.1 | 29 | 2.25.1 |
34 | |||
35 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | No code used the tc6393xb_gpio_in_get() and tc6393xb_gpio_out_set() | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | functions since their introduction in commit 88d2c950b002. Time to | ||
5 | remove them. | ||
6 | |||
7 | Suggested-by: Markus Armbruster <armbru@redhat.com> | ||
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190412165416.7977-4-philmd@redhat.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-45-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 7 | --- |
13 | include/hw/devices.h | 3 --- | 8 | target/arm/translate-sve.c | 15 +++++---------- |
14 | hw/display/tc6393xb.c | 16 ---------------- | 9 | 1 file changed, 5 insertions(+), 10 deletions(-) |
15 | 2 files changed, 19 deletions(-) | ||
16 | 10 | ||
17 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
18 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/devices.h | 13 | --- a/target/arm/translate-sve.c |
20 | +++ b/include/hw/devices.h | 14 | +++ b/target/arm/translate-sve.c |
21 | @@ -XXX,XX +XXX,XX @@ void retu_key_event(void *retu, int state); | 15 | @@ -XXX,XX +XXX,XX @@ static bool do_zzi_sat(DisasContext *s, arg_rri_esz *a, bool u, bool d) |
22 | typedef struct TC6393xbState TC6393xbState; | 16 | return false; |
23 | TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | 17 | } |
24 | uint32_t base, qemu_irq irq); | 18 | if (sve_access_check(s)) { |
25 | -void tc6393xb_gpio_out_set(TC6393xbState *s, int line, | 19 | - TCGv_i64 val = tcg_const_i64(a->imm); |
26 | - qemu_irq handler); | 20 | - do_sat_addsub_vec(s, a->esz, a->rd, a->rn, val, u, d); |
27 | -qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s); | 21 | - tcg_temp_free_i64(val); |
28 | qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | 22 | + do_sat_addsub_vec(s, a->esz, a->rd, a->rn, |
29 | 23 | + tcg_constant_i64(a->imm), u, d); | |
30 | #endif | 24 | } |
31 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | 25 | return true; |
32 | index XXXXXXX..XXXXXXX 100644 | 26 | } |
33 | --- a/hw/display/tc6393xb.c | 27 | @@ -XXX,XX +XXX,XX @@ static bool do_zzi_ool(DisasContext *s, arg_rri_esz *a, gen_helper_gvec_2i *fn) |
34 | +++ b/hw/display/tc6393xb.c | 28 | { |
35 | @@ -XXX,XX +XXX,XX @@ struct TC6393xbState { | 29 | if (sve_access_check(s)) { |
36 | blanked : 1; | 30 | unsigned vsz = vec_full_reg_size(s); |
37 | }; | 31 | - TCGv_i64 c = tcg_const_i64(a->imm); |
38 | |||
39 | -qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s) | ||
40 | -{ | ||
41 | - return s->gpio_in; | ||
42 | -} | ||
43 | - | 32 | - |
44 | static void tc6393xb_gpio_set(void *opaque, int line, int level) | 33 | tcg_gen_gvec_2i_ool(vec_full_reg_offset(s, a->rd), |
34 | vec_full_reg_offset(s, a->rn), | ||
35 | - c, vsz, vsz, 0, fn); | ||
36 | - tcg_temp_free_i64(c); | ||
37 | + tcg_constant_i64(a->imm), vsz, vsz, 0, fn); | ||
38 | } | ||
39 | return true; | ||
40 | } | ||
41 | @@ -XXX,XX +XXX,XX @@ static void do_fp_scalar(DisasContext *s, int zd, int zn, int pg, bool is_fp16, | ||
42 | static void do_fp_imm(DisasContext *s, arg_rpri_esz *a, uint64_t imm, | ||
43 | gen_helper_sve_fp2scalar *fn) | ||
45 | { | 44 | { |
46 | // TC6393xbState *s = opaque; | 45 | - TCGv_i64 temp = tcg_const_i64(imm); |
47 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_gpio_set(void *opaque, int line, int level) | 46 | - do_fp_scalar(s, a->rd, a->rn, a->pg, a->esz == MO_16, temp, fn); |
48 | // FIXME: how does the chip reflect the GPIO input level change? | 47 | - tcg_temp_free_i64(temp); |
48 | + do_fp_scalar(s, a->rd, a->rn, a->pg, a->esz == MO_16, | ||
49 | + tcg_constant_i64(imm), fn); | ||
49 | } | 50 | } |
50 | 51 | ||
51 | -void tc6393xb_gpio_out_set(TC6393xbState *s, int line, | 52 | #define DO_FP_IMM(NAME, name, const0, const1) \ |
52 | - qemu_irq handler) | ||
53 | -{ | ||
54 | - if (line >= TC6393XB_GPIOS) { | ||
55 | - fprintf(stderr, "TC6393xb: no GPIO pin %d\n", line); | ||
56 | - return; | ||
57 | - } | ||
58 | - | ||
59 | - s->handler[line] = handler; | ||
60 | -} | ||
61 | - | ||
62 | static void tc6393xb_gpio_handler_update(TC6393xbState *s) | ||
63 | { | ||
64 | uint32_t level, diff; | ||
65 | -- | 53 | -- |
66 | 2.20.1 | 54 | 2.25.1 |
67 | |||
68 | diff view generated by jsdifflib |
1 | Enforce that for M-profile various FPSCR bits which are RES0 there | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | but have defined meanings on A-profile are never settable. This | ||
3 | ensures that M-profile code can't enable the A-profile behaviour | ||
4 | (notably vector length/stride handling) by accident. | ||
5 | 2 | ||
3 | In these cases, 't' did double-duty as zero source and | ||
4 | temporary destination. Split the two uses. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20220426163043.100432-46-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-2-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | target/arm/vfp_helper.c | 8 ++++++++ | 11 | target/arm/translate-sve.c | 17 ++++++++--------- |
11 | 1 file changed, 8 insertions(+) | 12 | 1 file changed, 8 insertions(+), 9 deletions(-) |
12 | 13 | ||
13 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | 14 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/vfp_helper.c | 16 | --- a/target/arm/translate-sve.c |
16 | +++ b/target/arm/vfp_helper.c | 17 | +++ b/target/arm/translate-sve.c |
17 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | 18 | @@ -XXX,XX +XXX,XX @@ static void do_predtest(DisasContext *s, int dofs, int gofs, int words) |
18 | val &= ~FPCR_FZ16; | 19 | { |
20 | TCGv_ptr dptr = tcg_temp_new_ptr(); | ||
21 | TCGv_ptr gptr = tcg_temp_new_ptr(); | ||
22 | - TCGv_i32 t; | ||
23 | + TCGv_i32 t = tcg_temp_new_i32(); | ||
24 | |||
25 | tcg_gen_addi_ptr(dptr, cpu_env, dofs); | ||
26 | tcg_gen_addi_ptr(gptr, cpu_env, gofs); | ||
27 | - t = tcg_const_i32(words); | ||
28 | |||
29 | - gen_helper_sve_predtest(t, dptr, gptr, t); | ||
30 | + gen_helper_sve_predtest(t, dptr, gptr, tcg_constant_i32(words)); | ||
31 | tcg_temp_free_ptr(dptr); | ||
32 | tcg_temp_free_ptr(gptr); | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ static bool do_pfirst_pnext(DisasContext *s, arg_rr_esz *a, | ||
35 | |||
36 | tcg_gen_addi_ptr(t_pd, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
37 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, a->rn)); | ||
38 | - t = tcg_const_i32(desc); | ||
39 | + t = tcg_temp_new_i32(); | ||
40 | |||
41 | - gen_fn(t, t_pd, t_pg, t); | ||
42 | + gen_fn(t, t_pd, t_pg, tcg_constant_i32(desc)); | ||
43 | tcg_temp_free_ptr(t_pd); | ||
44 | tcg_temp_free_ptr(t_pg); | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzz_flags(DisasContext *s, arg_rprr_esz *a, | ||
19 | } | 47 | } |
20 | 48 | ||
21 | + if (arm_feature(env, ARM_FEATURE_M)) { | 49 | vsz = vec_full_reg_size(s); |
22 | + /* | 50 | - t = tcg_const_i32(simd_desc(vsz, vsz, 0)); |
23 | + * M profile FPSCR is RES0 for the QC, STRIDE, FZ16, LEN bits | 51 | + t = tcg_temp_new_i32(); |
24 | + * and also for the trapped-exception-handling bits IxE. | 52 | pd = tcg_temp_new_ptr(); |
25 | + */ | 53 | zn = tcg_temp_new_ptr(); |
26 | + val &= 0xf7c0009f; | 54 | zm = tcg_temp_new_ptr(); |
27 | + } | 55 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzz_flags(DisasContext *s, arg_rprr_esz *a, |
28 | + | 56 | tcg_gen_addi_ptr(zm, cpu_env, vec_full_reg_offset(s, a->rm)); |
29 | /* | 57 | tcg_gen_addi_ptr(pg, cpu_env, pred_full_reg_offset(s, a->pg)); |
30 | * We don't implement trapped exception handling, so the | 58 | |
31 | * trap enable bits, IDE|IXE|UFE|OFE|DZE|IOE are all RAZ/WI (not RES0!) | 59 | - gen_fn(t, pd, zn, zm, pg, t); |
60 | + gen_fn(t, pd, zn, zm, pg, tcg_constant_i32(simd_desc(vsz, vsz, 0))); | ||
61 | |||
62 | tcg_temp_free_ptr(pd); | ||
63 | tcg_temp_free_ptr(zn); | ||
64 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzi_flags(DisasContext *s, arg_rpri_esz *a, | ||
65 | } | ||
66 | |||
67 | vsz = vec_full_reg_size(s); | ||
68 | - t = tcg_const_i32(simd_desc(vsz, vsz, a->imm)); | ||
69 | + t = tcg_temp_new_i32(); | ||
70 | pd = tcg_temp_new_ptr(); | ||
71 | zn = tcg_temp_new_ptr(); | ||
72 | pg = tcg_temp_new_ptr(); | ||
73 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzi_flags(DisasContext *s, arg_rpri_esz *a, | ||
74 | tcg_gen_addi_ptr(zn, cpu_env, vec_full_reg_offset(s, a->rn)); | ||
75 | tcg_gen_addi_ptr(pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
76 | |||
77 | - gen_fn(t, pd, zn, pg, t); | ||
78 | + gen_fn(t, pd, zn, pg, tcg_constant_i32(simd_desc(vsz, vsz, a->imm))); | ||
79 | |||
80 | tcg_temp_free_ptr(pd); | ||
81 | tcg_temp_free_ptr(zn); | ||
32 | -- | 82 | -- |
33 | 2.20.1 | 83 | 2.25.1 |
34 | |||
35 | diff view generated by jsdifflib |
1 | Implement the code which updates the FPCCR register on an | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | exception entry where we are going to use lazy FP stacking. | ||
3 | We have to defer to the NVIC to determine whether the | ||
4 | various exceptions are currently ready or not. | ||
5 | 2 | ||
3 | In these cases, 't' did double-duty as zero source and | ||
4 | temporary destination. Split the two uses and narrow | ||
5 | the scope of the temp. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20220426163043.100432-47-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20190416125744.27770-12-peter.maydell@linaro.org | ||
8 | --- | 11 | --- |
9 | target/arm/cpu.h | 14 +++++++++ | 12 | target/arm/translate-sve.c | 18 ++++++++++-------- |
10 | hw/intc/armv7m_nvic.c | 34 ++++++++++++++++++++++ | 13 | 1 file changed, 10 insertions(+), 8 deletions(-) |
11 | target/arm/helper.c | 67 ++++++++++++++++++++++++++++++++++++++++++- | ||
12 | 3 files changed, 114 insertions(+), 1 deletion(-) | ||
13 | 14 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 17 | --- a/target/arm/translate-sve.c |
17 | +++ b/target/arm/cpu.h | 18 | +++ b/target/arm/translate-sve.c |
18 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque); | 19 | @@ -XXX,XX +XXX,XX @@ static bool do_brk3(DisasContext *s, arg_rprr_s *a, |
19 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | 20 | TCGv_ptr n = tcg_temp_new_ptr(); |
20 | */ | 21 | TCGv_ptr m = tcg_temp_new_ptr(); |
21 | int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); | 22 | TCGv_ptr g = tcg_temp_new_ptr(); |
22 | +/** | 23 | - TCGv_i32 t = tcg_const_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); |
23 | + * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | 24 | + TCGv_i32 desc = tcg_constant_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); |
24 | + * @opaque: the NVIC | 25 | |
25 | + * @irq: the exception number to mark pending | 26 | tcg_gen_addi_ptr(d, cpu_env, pred_full_reg_offset(s, a->rd)); |
26 | + * @secure: false for non-banked exceptions or for the nonsecure | 27 | tcg_gen_addi_ptr(n, cpu_env, pred_full_reg_offset(s, a->rn)); |
27 | + * version of a banked exception, true for the secure version of a banked | 28 | @@ -XXX,XX +XXX,XX @@ static bool do_brk3(DisasContext *s, arg_rprr_s *a, |
28 | + * exception. | 29 | tcg_gen_addi_ptr(g, cpu_env, pred_full_reg_offset(s, a->pg)); |
29 | + * | 30 | |
30 | + * Return whether an exception is "ready", i.e. whether the exception is | 31 | if (a->s) { |
31 | + * enabled and is configured at a priority which would allow it to | 32 | - fn_s(t, d, n, m, g, t); |
32 | + * interrupt the current execution priority. This controls whether the | 33 | + TCGv_i32 t = tcg_temp_new_i32(); |
33 | + * RDY bit for it in the FPCCR is set. | 34 | + fn_s(t, d, n, m, g, desc); |
34 | + */ | 35 | do_pred_flags(t); |
35 | +bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure); | 36 | + tcg_temp_free_i32(t); |
36 | /** | 37 | } else { |
37 | * armv7m_nvic_raw_execution_priority: return the raw execution priority | 38 | - fn(d, n, m, g, t); |
38 | * @opaque: the NVIC | 39 | + fn(d, n, m, g, desc); |
39 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 40 | } |
40 | index XXXXXXX..XXXXXXX 100644 | 41 | tcg_temp_free_ptr(d); |
41 | --- a/hw/intc/armv7m_nvic.c | 42 | tcg_temp_free_ptr(n); |
42 | +++ b/hw/intc/armv7m_nvic.c | 43 | tcg_temp_free_ptr(m); |
43 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | 44 | tcg_temp_free_ptr(g); |
44 | return ret; | 45 | - tcg_temp_free_i32(t); |
46 | return true; | ||
45 | } | 47 | } |
46 | 48 | ||
47 | +bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | 49 | @@ -XXX,XX +XXX,XX @@ static bool do_brk2(DisasContext *s, arg_rpr_s *a, |
48 | +{ | 50 | TCGv_ptr d = tcg_temp_new_ptr(); |
49 | + /* | 51 | TCGv_ptr n = tcg_temp_new_ptr(); |
50 | + * Return whether an exception is "ready", i.e. it is enabled and is | 52 | TCGv_ptr g = tcg_temp_new_ptr(); |
51 | + * configured at a priority which would allow it to interrupt the | 53 | - TCGv_i32 t = tcg_const_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); |
52 | + * current execution priority. | 54 | + TCGv_i32 desc = tcg_constant_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); |
53 | + * | 55 | |
54 | + * irq and secure have the same semantics as for armv7m_nvic_set_pending(): | 56 | tcg_gen_addi_ptr(d, cpu_env, pred_full_reg_offset(s, a->rd)); |
55 | + * for non-banked exceptions secure is always false; for banked exceptions | 57 | tcg_gen_addi_ptr(n, cpu_env, pred_full_reg_offset(s, a->rn)); |
56 | + * it indicates which of the exceptions is required. | 58 | tcg_gen_addi_ptr(g, cpu_env, pred_full_reg_offset(s, a->pg)); |
57 | + */ | 59 | |
58 | + NVICState *s = (NVICState *)opaque; | 60 | if (a->s) { |
59 | + bool banked = exc_is_banked(irq); | 61 | - fn_s(t, d, n, g, t); |
60 | + VecInfo *vec; | 62 | + TCGv_i32 t = tcg_temp_new_i32(); |
61 | + int running = nvic_exec_prio(s); | 63 | + fn_s(t, d, n, g, desc); |
62 | + | 64 | do_pred_flags(t); |
63 | + assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | 65 | + tcg_temp_free_i32(t); |
64 | + assert(!secure || banked); | 66 | } else { |
65 | + | 67 | - fn(d, n, g, t); |
66 | + /* | 68 | + fn(d, n, g, desc); |
67 | + * HardFault is an odd special case: we always check against -1, | 69 | } |
68 | + * even if we're secure and HardFault has priority -3; we never | 70 | tcg_temp_free_ptr(d); |
69 | + * need to check for enabled state. | 71 | tcg_temp_free_ptr(n); |
70 | + */ | 72 | tcg_temp_free_ptr(g); |
71 | + if (irq == ARMV7M_EXCP_HARD) { | 73 | - tcg_temp_free_i32(t); |
72 | + return running > -1; | 74 | return true; |
73 | + } | ||
74 | + | ||
75 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | ||
76 | + | ||
77 | + return vec->enabled && | ||
78 | + exc_group_prio(s, vec->prio, secure) < running; | ||
79 | +} | ||
80 | + | ||
81 | /* callback when external interrupt line is changed */ | ||
82 | static void set_irq_level(void *opaque, int n, int level) | ||
83 | { | ||
84 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/target/arm/helper.c | ||
87 | +++ b/target/arm/helper.c | ||
88 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
89 | env->thumb = addr & 1; | ||
90 | } | 75 | } |
91 | 76 | ||
92 | +static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | ||
93 | + bool apply_splim) | ||
94 | +{ | ||
95 | + /* | ||
96 | + * Like the pseudocode UpdateFPCCR: save state in FPCAR and FPCCR | ||
97 | + * that we will need later in order to do lazy FP reg stacking. | ||
98 | + */ | ||
99 | + bool is_secure = env->v7m.secure; | ||
100 | + void *nvic = env->nvic; | ||
101 | + /* | ||
102 | + * Some bits are unbanked and live always in fpccr[M_REG_S]; some bits | ||
103 | + * are banked and we want to update the bit in the bank for the | ||
104 | + * current security state; and in one case we want to specifically | ||
105 | + * update the NS banked version of a bit even if we are secure. | ||
106 | + */ | ||
107 | + uint32_t *fpccr_s = &env->v7m.fpccr[M_REG_S]; | ||
108 | + uint32_t *fpccr_ns = &env->v7m.fpccr[M_REG_NS]; | ||
109 | + uint32_t *fpccr = &env->v7m.fpccr[is_secure]; | ||
110 | + bool hfrdy, bfrdy, mmrdy, ns_ufrdy, s_ufrdy, sfrdy, monrdy; | ||
111 | + | ||
112 | + env->v7m.fpcar[is_secure] = frameptr & ~0x7; | ||
113 | + | ||
114 | + if (apply_splim && arm_feature(env, ARM_FEATURE_V8)) { | ||
115 | + bool splimviol; | ||
116 | + uint32_t splim = v7m_sp_limit(env); | ||
117 | + bool ign = armv7m_nvic_neg_prio_requested(nvic, is_secure) && | ||
118 | + (env->v7m.ccr[is_secure] & R_V7M_CCR_STKOFHFNMIGN_MASK); | ||
119 | + | ||
120 | + splimviol = !ign && frameptr < splim; | ||
121 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, SPLIMVIOL, splimviol); | ||
122 | + } | ||
123 | + | ||
124 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, LSPACT, 1); | ||
125 | + | ||
126 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, S, is_secure); | ||
127 | + | ||
128 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, USER, arm_current_el(env) == 0); | ||
129 | + | ||
130 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, THREAD, | ||
131 | + !arm_v7m_is_handler_mode(env)); | ||
132 | + | ||
133 | + hfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_HARD, false); | ||
134 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, HFRDY, hfrdy); | ||
135 | + | ||
136 | + bfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_BUS, false); | ||
137 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, BFRDY, bfrdy); | ||
138 | + | ||
139 | + mmrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_MEM, is_secure); | ||
140 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, MMRDY, mmrdy); | ||
141 | + | ||
142 | + ns_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, false); | ||
143 | + *fpccr_ns = FIELD_DP32(*fpccr_ns, V7M_FPCCR, UFRDY, ns_ufrdy); | ||
144 | + | ||
145 | + monrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_DEBUG, false); | ||
146 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, MONRDY, monrdy); | ||
147 | + | ||
148 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
149 | + s_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, true); | ||
150 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, UFRDY, s_ufrdy); | ||
151 | + | ||
152 | + sfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_SECURE, false); | ||
153 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, SFRDY, sfrdy); | ||
154 | + } | ||
155 | +} | ||
156 | + | ||
157 | static bool v7m_push_stack(ARMCPU *cpu) | ||
158 | { | ||
159 | /* Do the "set up stack frame" part of exception entry, | ||
160 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
161 | } | ||
162 | } else { | ||
163 | /* Lazy stacking enabled, save necessary info to stack later */ | ||
164 | - /* TODO : equivalent of UpdateFPCCR() pseudocode */ | ||
165 | + v7m_update_fpccr(env, frameptr + 0x20, true); | ||
166 | } | ||
167 | } | ||
168 | } | ||
169 | -- | 77 | -- |
170 | 2.20.1 | 78 | 2.25.1 |
171 | |||
172 | diff view generated by jsdifflib |
1 | In the stripe8() function we use a variable length array; however | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | we know that the maximum length required is MAX_NUM_BUSSES. Use | ||
3 | a fixed-length array and an assert instead. | ||
4 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-48-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
9 | Reviewed-by: Stefano Garzarella <sgarzare@redhat.com> | ||
10 | Message-id: 20190328152635.2794-1-peter.maydell@linaro.org | ||
11 | --- | 7 | --- |
12 | hw/ssi/xilinx_spips.c | 6 ++++-- | 8 | target/arm/translate-sve.c | 54 ++++++++++---------------------------- |
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | 9 | 1 file changed, 14 insertions(+), 40 deletions(-) |
14 | 10 | ||
15 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
16 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/ssi/xilinx_spips.c | 13 | --- a/target/arm/translate-sve.c |
18 | +++ b/hw/ssi/xilinx_spips.c | 14 | +++ b/target/arm/translate-sve.c |
19 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_qspips_reset(DeviceState *d) | 15 | @@ -XXX,XX +XXX,XX @@ static bool do_vpz_ool(DisasContext *s, arg_rpr_esz *a, |
20 | 16 | return true; | |
21 | static inline void stripe8(uint8_t *x, int num, bool dir) | 17 | } |
18 | |||
19 | - desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
20 | + desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
21 | temp = tcg_temp_new_i64(); | ||
22 | t_zn = tcg_temp_new_ptr(); | ||
23 | t_pg = tcg_temp_new_ptr(); | ||
24 | @@ -XXX,XX +XXX,XX @@ static bool do_vpz_ool(DisasContext *s, arg_rpr_esz *a, | ||
25 | fn(temp, t_zn, t_pg, desc); | ||
26 | tcg_temp_free_ptr(t_zn); | ||
27 | tcg_temp_free_ptr(t_pg); | ||
28 | - tcg_temp_free_i32(desc); | ||
29 | |||
30 | write_fp_dreg(s, a->rd, temp); | ||
31 | tcg_temp_free_i64(temp); | ||
32 | @@ -XXX,XX +XXX,XX @@ static void do_index(DisasContext *s, int esz, int rd, | ||
33 | TCGv_i64 start, TCGv_i64 incr) | ||
22 | { | 34 | { |
23 | - uint8_t r[num]; | 35 | unsigned vsz = vec_full_reg_size(s); |
24 | - memset(r, 0, sizeof(uint8_t) * num); | 36 | - TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); |
25 | + uint8_t r[MAX_NUM_BUSSES]; | 37 | + TCGv_i32 desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); |
26 | int idx[2] = {0, 0}; | 38 | TCGv_ptr t_zd = tcg_temp_new_ptr(); |
27 | int bit[2] = {0, 7}; | 39 | |
28 | int d = dir; | 40 | tcg_gen_addi_ptr(t_zd, cpu_env, vec_full_reg_offset(s, rd)); |
29 | 41 | @@ -XXX,XX +XXX,XX @@ static void do_index(DisasContext *s, int esz, int rd, | |
30 | + assert(num <= MAX_NUM_BUSSES); | 42 | tcg_temp_free_i32(i32); |
31 | + memset(r, 0, sizeof(uint8_t) * num); | 43 | } |
32 | + | 44 | tcg_temp_free_ptr(t_zd); |
33 | for (idx[0] = 0; idx[0] < num; ++idx[0]) { | 45 | - tcg_temp_free_i32(desc); |
34 | for (bit[0] = 7; bit[0] >= 0; bit[0]--) { | 46 | } |
35 | r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0; | 47 | |
48 | static bool trans_INDEX_ii(DisasContext *s, arg_INDEX_ii *a) | ||
49 | @@ -XXX,XX +XXX,XX @@ static void do_sat_addsub_vec(DisasContext *s, int esz, int rd, int rn, | ||
50 | nptr = tcg_temp_new_ptr(); | ||
51 | tcg_gen_addi_ptr(dptr, cpu_env, vec_full_reg_offset(s, rd)); | ||
52 | tcg_gen_addi_ptr(nptr, cpu_env, vec_full_reg_offset(s, rn)); | ||
53 | - desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
54 | + desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
55 | |||
56 | switch (esz) { | ||
57 | case MO_8: | ||
58 | @@ -XXX,XX +XXX,XX @@ static void do_sat_addsub_vec(DisasContext *s, int esz, int rd, int rn, | ||
59 | |||
60 | tcg_temp_free_ptr(dptr); | ||
61 | tcg_temp_free_ptr(nptr); | ||
62 | - tcg_temp_free_i32(desc); | ||
63 | } | ||
64 | |||
65 | static bool trans_CNT_r(DisasContext *s, arg_CNT_r *a) | ||
66 | @@ -XXX,XX +XXX,XX @@ static void do_cpy_m(DisasContext *s, int esz, int rd, int rn, int pg, | ||
67 | gen_helper_sve_cpy_m_s, gen_helper_sve_cpy_m_d, | ||
68 | }; | ||
69 | unsigned vsz = vec_full_reg_size(s); | ||
70 | - TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
71 | + TCGv_i32 desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
72 | TCGv_ptr t_zd = tcg_temp_new_ptr(); | ||
73 | TCGv_ptr t_zn = tcg_temp_new_ptr(); | ||
74 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
75 | @@ -XXX,XX +XXX,XX @@ static void do_cpy_m(DisasContext *s, int esz, int rd, int rn, int pg, | ||
76 | tcg_temp_free_ptr(t_zd); | ||
77 | tcg_temp_free_ptr(t_zn); | ||
78 | tcg_temp_free_ptr(t_pg); | ||
79 | - tcg_temp_free_i32(desc); | ||
80 | } | ||
81 | |||
82 | static bool trans_FCPY(DisasContext *s, arg_FCPY *a) | ||
83 | @@ -XXX,XX +XXX,XX @@ static void do_insr_i64(DisasContext *s, arg_rrr_esz *a, TCGv_i64 val) | ||
84 | gen_helper_sve_insr_s, gen_helper_sve_insr_d, | ||
85 | }; | ||
86 | unsigned vsz = vec_full_reg_size(s); | ||
87 | - TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
88 | + TCGv_i32 desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
89 | TCGv_ptr t_zd = tcg_temp_new_ptr(); | ||
90 | TCGv_ptr t_zn = tcg_temp_new_ptr(); | ||
91 | |||
92 | @@ -XXX,XX +XXX,XX @@ static void do_insr_i64(DisasContext *s, arg_rrr_esz *a, TCGv_i64 val) | ||
93 | |||
94 | tcg_temp_free_ptr(t_zd); | ||
95 | tcg_temp_free_ptr(t_zn); | ||
96 | - tcg_temp_free_i32(desc); | ||
97 | } | ||
98 | |||
99 | static bool trans_INSR_f(DisasContext *s, arg_rrr_esz *a) | ||
100 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred3(DisasContext *s, arg_rrr_esz *a, bool high_odd, | ||
101 | TCGv_ptr t_d = tcg_temp_new_ptr(); | ||
102 | TCGv_ptr t_n = tcg_temp_new_ptr(); | ||
103 | TCGv_ptr t_m = tcg_temp_new_ptr(); | ||
104 | - TCGv_i32 t_desc; | ||
105 | uint32_t desc = 0; | ||
106 | |||
107 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz); | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred3(DisasContext *s, arg_rrr_esz *a, bool high_odd, | ||
109 | tcg_gen_addi_ptr(t_d, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
110 | tcg_gen_addi_ptr(t_n, cpu_env, pred_full_reg_offset(s, a->rn)); | ||
111 | tcg_gen_addi_ptr(t_m, cpu_env, pred_full_reg_offset(s, a->rm)); | ||
112 | - t_desc = tcg_const_i32(desc); | ||
113 | |||
114 | - fn(t_d, t_n, t_m, t_desc); | ||
115 | + fn(t_d, t_n, t_m, tcg_constant_i32(desc)); | ||
116 | |||
117 | tcg_temp_free_ptr(t_d); | ||
118 | tcg_temp_free_ptr(t_n); | ||
119 | tcg_temp_free_ptr(t_m); | ||
120 | - tcg_temp_free_i32(t_desc); | ||
121 | return true; | ||
122 | } | ||
123 | |||
124 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred2(DisasContext *s, arg_rr_esz *a, bool high_odd, | ||
125 | unsigned vsz = pred_full_reg_size(s); | ||
126 | TCGv_ptr t_d = tcg_temp_new_ptr(); | ||
127 | TCGv_ptr t_n = tcg_temp_new_ptr(); | ||
128 | - TCGv_i32 t_desc; | ||
129 | uint32_t desc = 0; | ||
130 | |||
131 | tcg_gen_addi_ptr(t_d, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
132 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred2(DisasContext *s, arg_rr_esz *a, bool high_odd, | ||
133 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz); | ||
134 | desc = FIELD_DP32(desc, PREDDESC, ESZ, a->esz); | ||
135 | desc = FIELD_DP32(desc, PREDDESC, DATA, high_odd); | ||
136 | - t_desc = tcg_const_i32(desc); | ||
137 | |||
138 | - fn(t_d, t_n, t_desc); | ||
139 | + fn(t_d, t_n, tcg_constant_i32(desc)); | ||
140 | |||
141 | - tcg_temp_free_i32(t_desc); | ||
142 | tcg_temp_free_ptr(t_d); | ||
143 | tcg_temp_free_ptr(t_n); | ||
144 | return true; | ||
145 | @@ -XXX,XX +XXX,XX @@ static void find_last_active(DisasContext *s, TCGv_i32 ret, int esz, int pg) | ||
146 | * round up, as we do elsewhere, because we need the exact size. | ||
147 | */ | ||
148 | TCGv_ptr t_p = tcg_temp_new_ptr(); | ||
149 | - TCGv_i32 t_desc; | ||
150 | unsigned desc = 0; | ||
151 | |||
152 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, pred_full_reg_size(s)); | ||
153 | desc = FIELD_DP32(desc, PREDDESC, ESZ, esz); | ||
154 | |||
155 | tcg_gen_addi_ptr(t_p, cpu_env, pred_full_reg_offset(s, pg)); | ||
156 | - t_desc = tcg_const_i32(desc); | ||
157 | |||
158 | - gen_helper_sve_last_active_element(ret, t_p, t_desc); | ||
159 | + gen_helper_sve_last_active_element(ret, t_p, tcg_constant_i32(desc)); | ||
160 | |||
161 | - tcg_temp_free_i32(t_desc); | ||
162 | tcg_temp_free_ptr(t_p); | ||
163 | } | ||
164 | |||
165 | @@ -XXX,XX +XXX,XX @@ static void do_cntp(DisasContext *s, TCGv_i64 val, int esz, int pn, int pg) | ||
166 | TCGv_ptr t_pn = tcg_temp_new_ptr(); | ||
167 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
168 | unsigned desc = 0; | ||
169 | - TCGv_i32 t_desc; | ||
170 | |||
171 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, psz); | ||
172 | desc = FIELD_DP32(desc, PREDDESC, ESZ, esz); | ||
173 | |||
174 | tcg_gen_addi_ptr(t_pn, cpu_env, pred_full_reg_offset(s, pn)); | ||
175 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
176 | - t_desc = tcg_const_i32(desc); | ||
177 | |||
178 | - gen_helper_sve_cntp(val, t_pn, t_pg, t_desc); | ||
179 | + gen_helper_sve_cntp(val, t_pn, t_pg, tcg_constant_i32(desc)); | ||
180 | tcg_temp_free_ptr(t_pn); | ||
181 | tcg_temp_free_ptr(t_pg); | ||
182 | - tcg_temp_free_i32(t_desc); | ||
183 | } | ||
184 | } | ||
185 | |||
186 | @@ -XXX,XX +XXX,XX @@ static void do_reduce(DisasContext *s, arg_rpr_esz *a, | ||
187 | { | ||
188 | unsigned vsz = vec_full_reg_size(s); | ||
189 | unsigned p2vsz = pow2ceil(vsz); | ||
190 | - TCGv_i32 t_desc = tcg_const_i32(simd_desc(vsz, vsz, p2vsz)); | ||
191 | + TCGv_i32 t_desc = tcg_constant_i32(simd_desc(vsz, vsz, p2vsz)); | ||
192 | TCGv_ptr t_zn, t_pg, status; | ||
193 | TCGv_i64 temp; | ||
194 | |||
195 | @@ -XXX,XX +XXX,XX @@ static void do_reduce(DisasContext *s, arg_rpr_esz *a, | ||
196 | tcg_temp_free_ptr(t_zn); | ||
197 | tcg_temp_free_ptr(t_pg); | ||
198 | tcg_temp_free_ptr(status); | ||
199 | - tcg_temp_free_i32(t_desc); | ||
200 | |||
201 | write_fp_dreg(s, a->rd, temp); | ||
202 | tcg_temp_free_i64(temp); | ||
203 | @@ -XXX,XX +XXX,XX @@ static bool trans_FADDA(DisasContext *s, arg_rprr_esz *a) | ||
204 | tcg_gen_addi_ptr(t_rm, cpu_env, vec_full_reg_offset(s, a->rm)); | ||
205 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
206 | t_fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
207 | - t_desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
208 | + t_desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
209 | |||
210 | fns[a->esz - 1](t_val, t_val, t_rm, t_pg, t_fpst, t_desc); | ||
211 | |||
212 | - tcg_temp_free_i32(t_desc); | ||
213 | tcg_temp_free_ptr(t_fpst); | ||
214 | tcg_temp_free_ptr(t_pg); | ||
215 | tcg_temp_free_ptr(t_rm); | ||
216 | @@ -XXX,XX +XXX,XX @@ static void do_fp_scalar(DisasContext *s, int zd, int zn, int pg, bool is_fp16, | ||
217 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
218 | |||
219 | status = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
220 | - desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
221 | + desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
222 | fn(t_zd, t_zn, t_pg, scalar, status, desc); | ||
223 | |||
224 | - tcg_temp_free_i32(desc); | ||
225 | tcg_temp_free_ptr(status); | ||
226 | tcg_temp_free_ptr(t_pg); | ||
227 | tcg_temp_free_ptr(t_zn); | ||
228 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
229 | { | ||
230 | unsigned vsz = vec_full_reg_size(s); | ||
231 | TCGv_ptr t_pg; | ||
232 | - TCGv_i32 t_desc; | ||
233 | int desc = 0; | ||
234 | |||
235 | /* | ||
236 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
237 | } | ||
238 | |||
239 | desc = simd_desc(vsz, vsz, zt | desc); | ||
240 | - t_desc = tcg_const_i32(desc); | ||
241 | t_pg = tcg_temp_new_ptr(); | ||
242 | |||
243 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
244 | - fn(cpu_env, t_pg, addr, t_desc); | ||
245 | + fn(cpu_env, t_pg, addr, tcg_constant_i32(desc)); | ||
246 | |||
247 | tcg_temp_free_ptr(t_pg); | ||
248 | - tcg_temp_free_i32(t_desc); | ||
249 | } | ||
250 | |||
251 | /* Indexed by [mte][be][dtype][nreg] */ | ||
252 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
253 | TCGv_ptr t_zm = tcg_temp_new_ptr(); | ||
254 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
255 | TCGv_ptr t_zt = tcg_temp_new_ptr(); | ||
256 | - TCGv_i32 t_desc; | ||
257 | int desc = 0; | ||
258 | |||
259 | if (s->mte_active[0]) { | ||
260 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
261 | desc <<= SVE_MTEDESC_SHIFT; | ||
262 | } | ||
263 | desc = simd_desc(vsz, vsz, desc | scale); | ||
264 | - t_desc = tcg_const_i32(desc); | ||
265 | |||
266 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
267 | tcg_gen_addi_ptr(t_zm, cpu_env, vec_full_reg_offset(s, zm)); | ||
268 | tcg_gen_addi_ptr(t_zt, cpu_env, vec_full_reg_offset(s, zt)); | ||
269 | - fn(cpu_env, t_zt, t_pg, t_zm, scalar, t_desc); | ||
270 | + fn(cpu_env, t_zt, t_pg, t_zm, scalar, tcg_constant_i32(desc)); | ||
271 | |||
272 | tcg_temp_free_ptr(t_zt); | ||
273 | tcg_temp_free_ptr(t_zm); | ||
274 | tcg_temp_free_ptr(t_pg); | ||
275 | - tcg_temp_free_i32(t_desc); | ||
276 | } | ||
277 | |||
278 | /* Indexed by [mte][be][ff][xs][u][msz]. */ | ||
36 | -- | 279 | -- |
37 | 2.20.1 | 280 | 2.25.1 |
38 | |||
39 | diff view generated by jsdifflib |
1 | Enable the FPU by default for the Cortex-M4 and Cortex-M33. | 1 | From: Damien Hedde <damien.hedde@greensocs.com> |
---|---|---|---|
2 | 2 | ||
3 | As of now, cryptographic instructions ISAR fields are never cleared so | ||
4 | we can end up with a cpu with cryptographic instructions but no | ||
5 | floating-point/neon instructions which is not a possible configuration | ||
6 | according to Arm specifications. | ||
7 | |||
8 | In QEMU, we have 3 kinds of cpus regarding cryptographic instructions: | ||
9 | + no support | ||
10 | + cortex-a57/a72: cryptographic extension is optional, | ||
11 | floating-point/neon is not. | ||
12 | + cortex-a53: crytographic extension is optional as well as | ||
13 | floating-point/neon. But cryptographic requires | ||
14 | floating-point/neon support. | ||
15 | |||
16 | Therefore we can safely clear the ISAR fields when neon is disabled. | ||
17 | |||
18 | Note that other Arm cpus seem to follow this. For example cortex-a55 is | ||
19 | like cortex-a53 and cortex-a76/cortex-a710 are like cortex-a57/a72. | ||
20 | |||
21 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20220427090117.6954-1-damien.hedde@greensocs.com | ||
24 | [PMM: fixed commit message typos] | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190416125744.27770-27-peter.maydell@linaro.org | ||
6 | --- | 26 | --- |
7 | target/arm/cpu.c | 8 ++++++++ | 27 | target/arm/cpu.c | 9 +++++++++ |
8 | 1 file changed, 8 insertions(+) | 28 | 1 file changed, 9 insertions(+) |
9 | 29 | ||
10 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
11 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/target/arm/cpu.c | 32 | --- a/target/arm/cpu.c |
13 | +++ b/target/arm/cpu.c | 33 | +++ b/target/arm/cpu.c |
14 | @@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj) | 34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
15 | set_feature(&cpu->env, ARM_FEATURE_M); | 35 | unset_feature(env, ARM_FEATURE_NEON); |
16 | set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | 36 | |
17 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | 37 | t = cpu->isar.id_aa64isar0; |
18 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); | 38 | + t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0); |
19 | cpu->midr = 0x410fc240; /* r0p0 */ | 39 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0); |
20 | cpu->pmsav7_dregion = 8; | 40 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0); |
21 | + cpu->isar.mvfr0 = 0x10110021; | 41 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0); |
22 | + cpu->isar.mvfr1 = 0x11000011; | 42 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0); |
23 | + cpu->isar.mvfr2 = 0x00000000; | 43 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0); |
24 | cpu->id_pfr0 = 0x00000030; | 44 | t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); |
25 | cpu->id_pfr1 = 0x00000200; | 45 | cpu->isar.id_aa64isar0 = t; |
26 | cpu->id_dfr0 = 0x00100000; | 46 | |
27 | @@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj) | 47 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
28 | set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | 48 | cpu->isar.id_aa64pfr0 = t; |
29 | set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | 49 | |
30 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | 50 | u = cpu->isar.id_isar5; |
31 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); | 51 | + u = FIELD_DP32(u, ID_ISAR5, AES, 0); |
32 | cpu->midr = 0x410fd213; /* r0p3 */ | 52 | + u = FIELD_DP32(u, ID_ISAR5, SHA1, 0); |
33 | cpu->pmsav7_dregion = 16; | 53 | + u = FIELD_DP32(u, ID_ISAR5, SHA2, 0); |
34 | cpu->sau_sregion = 8; | 54 | u = FIELD_DP32(u, ID_ISAR5, RDM, 0); |
35 | + cpu->isar.mvfr0 = 0x10110021; | 55 | u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); |
36 | + cpu->isar.mvfr1 = 0x11000011; | 56 | cpu->isar.id_isar5 = u; |
37 | + cpu->isar.mvfr2 = 0x00000040; | ||
38 | cpu->id_pfr0 = 0x00000030; | ||
39 | cpu->id_pfr1 = 0x00000210; | ||
40 | cpu->id_dfr0 = 0x00200000; | ||
41 | -- | 57 | -- |
42 | 2.20.1 | 58 | 2.25.1 |
43 | |||
44 | diff view generated by jsdifflib |
1 | The M-profile CONTROL register has two bits -- SFPA and FPCA -- | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | which relate to floating-point support, and should be RES0 otherwise. | ||
3 | Handle them correctly in the MSR/MRS register access code. | ||
4 | Neither is banked between security states, so they are stored | ||
5 | in v7m.control[M_REG_S] regardless of current security state. | ||
6 | 2 | ||
3 | While defining these names, use the correct field width of 5 not 4 for | ||
4 | DBGWCR.MASK. This typo prevented setting a watchpoint larger than 32k. | ||
5 | |||
6 | Reported-by: Chris Howard <cvz185@web.de> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20220427051926.295223-1-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-9-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | target/arm/helper.c | 57 ++++++++++++++++++++++++++++++++++++++------- | 12 | target/arm/internals.h | 12 ++++++++++++ |
12 | 1 file changed, 49 insertions(+), 8 deletions(-) | 13 | target/arm/debug_helper.c | 10 +++++----- |
14 | target/arm/helper.c | 8 ++++---- | ||
15 | target/arm/kvm64.c | 14 +++++++------- | ||
16 | 4 files changed, 28 insertions(+), 16 deletions(-) | ||
13 | 17 | ||
18 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/internals.h | ||
21 | +++ b/target/arm/internals.h | ||
22 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_EXCRET, RES1, 7, 25) /* including the must-be-1 prefix */ | ||
23 | */ | ||
24 | #define FNC_RETURN_MIN_MAGIC 0xfefffffe | ||
25 | |||
26 | +/* Bit definitions for DBGWCRn and DBGWCRn_EL1 */ | ||
27 | +FIELD(DBGWCR, E, 0, 1) | ||
28 | +FIELD(DBGWCR, PAC, 1, 2) | ||
29 | +FIELD(DBGWCR, LSC, 3, 2) | ||
30 | +FIELD(DBGWCR, BAS, 5, 8) | ||
31 | +FIELD(DBGWCR, HMC, 13, 1) | ||
32 | +FIELD(DBGWCR, SSC, 14, 2) | ||
33 | +FIELD(DBGWCR, LBN, 16, 4) | ||
34 | +FIELD(DBGWCR, WT, 20, 1) | ||
35 | +FIELD(DBGWCR, MASK, 24, 5) | ||
36 | +FIELD(DBGWCR, SSCE, 29, 1) | ||
37 | + | ||
38 | /* We use a few fake FSR values for internal purposes in M profile. | ||
39 | * M profile cores don't have A/R format FSRs, but currently our | ||
40 | * get_phys_addr() code assumes A/R profile and reports failures via | ||
41 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/debug_helper.c | ||
44 | +++ b/target/arm/debug_helper.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static bool bp_wp_matches(ARMCPU *cpu, int n, bool is_wp) | ||
46 | * Non-Secure to simplify the code slightly compared to the full | ||
47 | * table in the ARM ARM. | ||
48 | */ | ||
49 | - pac = extract64(cr, 1, 2); | ||
50 | - hmc = extract64(cr, 13, 1); | ||
51 | - ssc = extract64(cr, 14, 2); | ||
52 | + pac = FIELD_EX64(cr, DBGWCR, PAC); | ||
53 | + hmc = FIELD_EX64(cr, DBGWCR, HMC); | ||
54 | + ssc = FIELD_EX64(cr, DBGWCR, SSC); | ||
55 | |||
56 | switch (ssc) { | ||
57 | case 0: | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool bp_wp_matches(ARMCPU *cpu, int n, bool is_wp) | ||
59 | g_assert_not_reached(); | ||
60 | } | ||
61 | |||
62 | - wt = extract64(cr, 20, 1); | ||
63 | - lbn = extract64(cr, 16, 4); | ||
64 | + wt = FIELD_EX64(cr, DBGWCR, WT); | ||
65 | + lbn = FIELD_EX64(cr, DBGWCR, LBN); | ||
66 | |||
67 | if (wt && !linked_bp_matches(cpu, lbn)) { | ||
68 | return false; | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 69 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 70 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 71 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 72 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 73 | @@ -XXX,XX +XXX,XX @@ void hw_watchpoint_update(ARMCPU *cpu, int n) |
19 | return xpsr_read(env) & mask; | 74 | env->cpu_watchpoint[n] = NULL; |
20 | break; | ||
21 | case 20: /* CONTROL */ | ||
22 | - return env->v7m.control[env->v7m.secure]; | ||
23 | + { | ||
24 | + uint32_t value = env->v7m.control[env->v7m.secure]; | ||
25 | + if (!env->v7m.secure) { | ||
26 | + /* SFPA is RAZ/WI from NS; FPCA is stored in the M_REG_S bank */ | ||
27 | + value |= env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK; | ||
28 | + } | ||
29 | + return value; | ||
30 | + } | ||
31 | case 0x94: /* CONTROL_NS */ | ||
32 | /* We have to handle this here because unprivileged Secure code | ||
33 | * can read the NS CONTROL register. | ||
34 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
35 | if (!env->v7m.secure) { | ||
36 | return 0; | ||
37 | } | ||
38 | - return env->v7m.control[M_REG_NS]; | ||
39 | + return env->v7m.control[M_REG_NS] | | ||
40 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK); | ||
41 | } | 75 | } |
42 | 76 | ||
43 | if (el == 0) { | 77 | - if (!extract64(wcr, 0, 1)) { |
44 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 78 | + if (!FIELD_EX64(wcr, DBGWCR, E)) { |
45 | */ | 79 | /* E bit clear : watchpoint disabled */ |
46 | uint32_t mask = extract32(maskreg, 8, 4); | ||
47 | uint32_t reg = extract32(maskreg, 0, 8); | ||
48 | + int cur_el = arm_current_el(env); | ||
49 | |||
50 | - if (arm_current_el(env) == 0 && reg > 7) { | ||
51 | - /* only xPSR sub-fields may be written by unprivileged */ | ||
52 | + if (cur_el == 0 && reg > 7 && reg != 20) { | ||
53 | + /* | ||
54 | + * only xPSR sub-fields and CONTROL.SFPA may be written by | ||
55 | + * unprivileged code | ||
56 | + */ | ||
57 | return; | 80 | return; |
58 | } | 81 | } |
59 | 82 | ||
60 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 83 | - switch (extract64(wcr, 3, 2)) { |
61 | env->v7m.control[M_REG_NS] &= ~R_V7M_CONTROL_NPRIV_MASK; | 84 | + switch (FIELD_EX64(wcr, DBGWCR, LSC)) { |
62 | env->v7m.control[M_REG_NS] |= val & R_V7M_CONTROL_NPRIV_MASK; | 85 | case 0: |
63 | } | 86 | /* LSC 00 is reserved and must behave as if the wp is disabled */ |
64 | + /* | 87 | return; |
65 | + * SFPA is RAZ/WI from NS. FPCA is RO if NSACR.CP10 == 0, | 88 | @@ -XXX,XX +XXX,XX @@ void hw_watchpoint_update(ARMCPU *cpu, int n) |
66 | + * RES0 if the FPU is not present, and is stored in the S bank | 89 | * CONSTRAINED UNPREDICTABLE; we opt to ignore BAS in this case, |
67 | + */ | 90 | * thus generating a watchpoint for every byte in the masked region. |
68 | + if (arm_feature(env, ARM_FEATURE_VFP) && | 91 | */ |
69 | + extract32(env->v7m.nsacr, 10, 1)) { | 92 | - mask = extract64(wcr, 24, 4); |
70 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | 93 | + mask = FIELD_EX64(wcr, DBGWCR, MASK); |
71 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK; | 94 | if (mask == 1 || mask == 2) { |
72 | + } | 95 | /* Reserved values of MASK; we must act as if the mask value was |
73 | return; | 96 | * some non-reserved value, or as if the watchpoint were disabled. |
74 | case 0x98: /* SP_NS */ | 97 | @@ -XXX,XX +XXX,XX @@ void hw_watchpoint_update(ARMCPU *cpu, int n) |
75 | { | 98 | wvr &= ~(len - 1); |
76 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 99 | } else { |
77 | env->v7m.faultmask[env->v7m.secure] = val & 1; | 100 | /* Watchpoint covers bytes defined by the byte address select bits */ |
101 | - int bas = extract64(wcr, 5, 8); | ||
102 | + int bas = FIELD_EX64(wcr, DBGWCR, BAS); | ||
103 | int basstart; | ||
104 | |||
105 | if (extract64(wvr, 2, 1)) { | ||
106 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/target/arm/kvm64.c | ||
109 | +++ b/target/arm/kvm64.c | ||
110 | @@ -XXX,XX +XXX,XX @@ static int insert_hw_watchpoint(target_ulong addr, | ||
111 | target_ulong len, int type) | ||
112 | { | ||
113 | HWWatchpoint wp = { | ||
114 | - .wcr = 1, /* E=1, enable */ | ||
115 | + .wcr = R_DBGWCR_E_MASK, /* E=1, enable */ | ||
116 | .wvr = addr & (~0x7ULL), | ||
117 | .details = { .vaddr = addr, .len = len } | ||
118 | }; | ||
119 | @@ -XXX,XX +XXX,XX @@ static int insert_hw_watchpoint(target_ulong addr, | ||
120 | * HMC=0 SSC=0 PAC=3 will hit EL0 or EL1, any security state, | ||
121 | * valid whether EL3 is implemented or not | ||
122 | */ | ||
123 | - wp.wcr = deposit32(wp.wcr, 1, 2, 3); | ||
124 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, PAC, 3); | ||
125 | |||
126 | switch (type) { | ||
127 | case GDB_WATCHPOINT_READ: | ||
128 | - wp.wcr = deposit32(wp.wcr, 3, 2, 1); | ||
129 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 1); | ||
130 | wp.details.flags = BP_MEM_READ; | ||
78 | break; | 131 | break; |
79 | case 20: /* CONTROL */ | 132 | case GDB_WATCHPOINT_WRITE: |
80 | - /* Writing to the SPSEL bit only has an effect if we are in | 133 | - wp.wcr = deposit32(wp.wcr, 3, 2, 2); |
81 | + /* | 134 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 2); |
82 | + * Writing to the SPSEL bit only has an effect if we are in | 135 | wp.details.flags = BP_MEM_WRITE; |
83 | * thread mode; other bits can be updated by any privileged code. | 136 | break; |
84 | * write_v7m_control_spsel() deals with updating the SPSEL bit in | 137 | case GDB_WATCHPOINT_ACCESS: |
85 | * env->v7m.control, so we only need update the others. | 138 | - wp.wcr = deposit32(wp.wcr, 3, 2, 3); |
86 | * For v7M, we must just ignore explicit writes to SPSEL in handler | 139 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 3); |
87 | * mode; for v8M the write is permitted but will have no effect. | 140 | wp.details.flags = BP_MEM_ACCESS; |
88 | + * All these bits are writes-ignored from non-privileged code, | ||
89 | + * except for SFPA. | ||
90 | */ | ||
91 | - if (arm_feature(env, ARM_FEATURE_V8) || | ||
92 | - !arm_v7m_is_handler_mode(env)) { | ||
93 | + if (cur_el > 0 && (arm_feature(env, ARM_FEATURE_V8) || | ||
94 | + !arm_v7m_is_handler_mode(env))) { | ||
95 | write_v7m_control_spsel(env, (val & R_V7M_CONTROL_SPSEL_MASK) != 0); | ||
96 | } | ||
97 | - if (arm_feature(env, ARM_FEATURE_M_MAIN)) { | ||
98 | + if (cur_el > 0 && arm_feature(env, ARM_FEATURE_M_MAIN)) { | ||
99 | env->v7m.control[env->v7m.secure] &= ~R_V7M_CONTROL_NPRIV_MASK; | ||
100 | env->v7m.control[env->v7m.secure] |= val & R_V7M_CONTROL_NPRIV_MASK; | ||
101 | } | ||
102 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
103 | + /* | ||
104 | + * SFPA is RAZ/WI from NS or if no FPU. | ||
105 | + * FPCA is RO if NSACR.CP10 == 0, RES0 if the FPU is not present. | ||
106 | + * Both are stored in the S bank. | ||
107 | + */ | ||
108 | + if (env->v7m.secure) { | ||
109 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
110 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_SFPA_MASK; | ||
111 | + } | ||
112 | + if (cur_el > 0 && | ||
113 | + (env->v7m.secure || !arm_feature(env, ARM_FEATURE_M_SECURITY) || | ||
114 | + extract32(env->v7m.nsacr, 10, 1))) { | ||
115 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
116 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK; | ||
117 | + } | ||
118 | + } | ||
119 | break; | 141 | break; |
120 | default: | 142 | default: |
121 | bad_reg: | 143 | @@ -XXX,XX +XXX,XX @@ static int insert_hw_watchpoint(target_ulong addr, |
144 | int bits = ctz64(len); | ||
145 | |||
146 | wp.wvr &= ~((1 << bits) - 1); | ||
147 | - wp.wcr = deposit32(wp.wcr, 24, 4, bits); | ||
148 | - wp.wcr = deposit32(wp.wcr, 5, 8, 0xff); | ||
149 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, MASK, bits); | ||
150 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, BAS, 0xff); | ||
151 | } else { | ||
152 | return -ENOBUFS; | ||
153 | } | ||
122 | -- | 154 | -- |
123 | 2.20.1 | 155 | 2.25.1 |
124 | 156 | ||
125 | 157 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The SMMUNotifierNode struct is not necessary and brings extra | 3 | The Record bit in the Context Descriptor tells the SMMU to report fault |
4 | complexity so let's remove it. We now directly track the SMMUDevices | 4 | events to the event queue. Since we don't cache the Record bit at the |
5 | which have registered IOMMU MR notifiers. | 5 | moment, access faults from a cached Context Descriptor are never |
6 | reported. Store the Record bit in the cached SMMUTransCfg. | ||
6 | 7 | ||
7 | This is inspired from the same transformation on intel-iommu | 8 | Fixes: 9bde7f0674fe ("hw/arm/smmuv3: Implement translate callback") |
8 | done in commit b4a4ba0d68f50f218ee3957b6638dbee32a5eeef | 9 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
9 | ("intel-iommu: remove IntelIOMMUNotifierNode") | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | 11 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | |
11 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 12 | Message-id: 20220427111543.124620-1-jean-philippe@linaro.org |
12 | Reviewed-by: Peter Xu <peterx@redhat.com> | ||
13 | Message-id: 20190409160219.19026-1-eric.auger@redhat.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 14 | --- |
16 | include/hw/arm/smmu-common.h | 8 ++------ | 15 | hw/arm/smmuv3-internal.h | 1 - |
17 | hw/arm/smmu-common.c | 6 +++--- | 16 | include/hw/arm/smmu-common.h | 1 + |
18 | hw/arm/smmuv3.c | 28 +++++++--------------------- | 17 | hw/arm/smmuv3.c | 14 +++++++------- |
19 | 3 files changed, 12 insertions(+), 30 deletions(-) | 18 | 3 files changed, 8 insertions(+), 8 deletions(-) |
20 | 19 | ||
20 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/arm/smmuv3-internal.h | ||
23 | +++ b/hw/arm/smmuv3-internal.h | ||
24 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUEventInfo { | ||
25 | SMMUEventType type; | ||
26 | uint32_t sid; | ||
27 | bool recorded; | ||
28 | - bool record_trans_faults; | ||
29 | bool inval_ste_allowed; | ||
30 | union { | ||
31 | struct { | ||
21 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h | 32 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
22 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/arm/smmu-common.h | 34 | --- a/include/hw/arm/smmu-common.h |
24 | +++ b/include/hw/arm/smmu-common.h | 35 | +++ b/include/hw/arm/smmu-common.h |
25 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUDevice { | 36 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUTransCfg { |
26 | AddressSpace as; | 37 | bool disabled; /* smmu is disabled */ |
27 | uint32_t cfg_cache_hits; | 38 | bool bypassed; /* translation is bypassed */ |
28 | uint32_t cfg_cache_misses; | 39 | bool aborted; /* translation is aborted */ |
29 | + QLIST_ENTRY(SMMUDevice) next; | 40 | + bool record_faults; /* record fault events */ |
30 | } SMMUDevice; | 41 | uint64_t ttb; /* TT base address */ |
31 | 42 | uint8_t oas; /* output address width */ | |
32 | -typedef struct SMMUNotifierNode { | 43 | uint8_t tbi; /* Top Byte Ignore */ |
33 | - SMMUDevice *sdev; | ||
34 | - QLIST_ENTRY(SMMUNotifierNode) next; | ||
35 | -} SMMUNotifierNode; | ||
36 | - | ||
37 | typedef struct SMMUPciBus { | ||
38 | PCIBus *bus; | ||
39 | SMMUDevice *pbdev[0]; /* Parent array is sparse, so dynamically alloc */ | ||
40 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUState { | ||
41 | GHashTable *iotlb; | ||
42 | SMMUPciBus *smmu_pcibus_by_bus_num[SMMU_PCI_BUS_MAX]; | ||
43 | PCIBus *pci_bus; | ||
44 | - QLIST_HEAD(, SMMUNotifierNode) notifiers_list; | ||
45 | + QLIST_HEAD(, SMMUDevice) devices_with_notifiers; | ||
46 | uint8_t bus_num; | ||
47 | PCIBus *primary_bus; | ||
48 | } SMMUState; | ||
49 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/hw/arm/smmu-common.c | ||
52 | +++ b/hw/arm/smmu-common.c | ||
53 | @@ -XXX,XX +XXX,XX @@ inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) | ||
54 | /* Unmap all notifiers of all mr's */ | ||
55 | void smmu_inv_notifiers_all(SMMUState *s) | ||
56 | { | ||
57 | - SMMUNotifierNode *node; | ||
58 | + SMMUDevice *sdev; | ||
59 | |||
60 | - QLIST_FOREACH(node, &s->notifiers_list, next) { | ||
61 | - smmu_inv_notifiers_mr(&node->sdev->iommu); | ||
62 | + QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { | ||
63 | + smmu_inv_notifiers_mr(&sdev->iommu); | ||
64 | } | ||
65 | } | ||
66 | |||
67 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | 44 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
68 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
69 | --- a/hw/arm/smmuv3.c | 46 | --- a/hw/arm/smmuv3.c |
70 | +++ b/hw/arm/smmuv3.c | 47 | +++ b/hw/arm/smmuv3.c |
71 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, | 48 | @@ -XXX,XX +XXX,XX @@ static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event) |
72 | /* invalidate an asid/iova tuple in all mr's */ | 49 | trace_smmuv3_decode_cd_tt(i, tt->tsz, tt->ttb, tt->granule_sz, tt->had); |
73 | static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova) | ||
74 | { | ||
75 | - SMMUNotifierNode *node; | ||
76 | + SMMUDevice *sdev; | ||
77 | |||
78 | - QLIST_FOREACH(node, &s->notifiers_list, next) { | ||
79 | - IOMMUMemoryRegion *mr = &node->sdev->iommu; | ||
80 | + QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { | ||
81 | + IOMMUMemoryRegion *mr = &sdev->iommu; | ||
82 | IOMMUNotifier *n; | ||
83 | |||
84 | trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova); | ||
85 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, | ||
86 | SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu); | ||
87 | SMMUv3State *s3 = sdev->smmu; | ||
88 | SMMUState *s = &(s3->smmu_state); | ||
89 | - SMMUNotifierNode *node = NULL; | ||
90 | - SMMUNotifierNode *next_node = NULL; | ||
91 | |||
92 | if (new & IOMMU_NOTIFIER_MAP) { | ||
93 | int bus_num = pci_bus_num(sdev->bus); | ||
94 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, | ||
95 | |||
96 | if (old == IOMMU_NOTIFIER_NONE) { | ||
97 | trace_smmuv3_notify_flag_add(iommu->parent_obj.name); | ||
98 | - node = g_malloc0(sizeof(*node)); | ||
99 | - node->sdev = sdev; | ||
100 | - QLIST_INSERT_HEAD(&s->notifiers_list, node, next); | ||
101 | - return; | ||
102 | - } | ||
103 | - | ||
104 | - /* update notifier node with new flags */ | ||
105 | - QLIST_FOREACH_SAFE(node, &s->notifiers_list, next, next_node) { | ||
106 | - if (node->sdev == sdev) { | ||
107 | - if (new == IOMMU_NOTIFIER_NONE) { | ||
108 | - trace_smmuv3_notify_flag_del(iommu->parent_obj.name); | ||
109 | - QLIST_REMOVE(node, next); | ||
110 | - g_free(node); | ||
111 | - } | ||
112 | - return; | ||
113 | - } | ||
114 | + QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next); | ||
115 | + } else if (new == IOMMU_NOTIFIER_NONE) { | ||
116 | + trace_smmuv3_notify_flag_del(iommu->parent_obj.name); | ||
117 | + QLIST_REMOVE(sdev, next); | ||
118 | } | 50 | } |
119 | } | 51 | |
120 | 52 | - event->record_trans_faults = CD_R(cd); | |
53 | + cfg->record_faults = CD_R(cd); | ||
54 | |||
55 | return 0; | ||
56 | |||
57 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, | ||
58 | |||
59 | tt = select_tt(cfg, addr); | ||
60 | if (!tt) { | ||
61 | - if (event.record_trans_faults) { | ||
62 | + if (cfg->record_faults) { | ||
63 | event.type = SMMU_EVT_F_TRANSLATION; | ||
64 | event.u.f_translation.addr = addr; | ||
65 | event.u.f_translation.rnw = flag & 0x1; | ||
66 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, | ||
67 | if (cached_entry) { | ||
68 | if ((flag & IOMMU_WO) && !(cached_entry->entry.perm & IOMMU_WO)) { | ||
69 | status = SMMU_TRANS_ERROR; | ||
70 | - if (event.record_trans_faults) { | ||
71 | + if (cfg->record_faults) { | ||
72 | event.type = SMMU_EVT_F_PERMISSION; | ||
73 | event.u.f_permission.addr = addr; | ||
74 | event.u.f_permission.rnw = flag & 0x1; | ||
75 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, | ||
76 | event.u.f_walk_eabt.addr2 = ptw_info.addr; | ||
77 | break; | ||
78 | case SMMU_PTW_ERR_TRANSLATION: | ||
79 | - if (event.record_trans_faults) { | ||
80 | + if (cfg->record_faults) { | ||
81 | event.type = SMMU_EVT_F_TRANSLATION; | ||
82 | event.u.f_translation.addr = addr; | ||
83 | event.u.f_translation.rnw = flag & 0x1; | ||
84 | } | ||
85 | break; | ||
86 | case SMMU_PTW_ERR_ADDR_SIZE: | ||
87 | - if (event.record_trans_faults) { | ||
88 | + if (cfg->record_faults) { | ||
89 | event.type = SMMU_EVT_F_ADDR_SIZE; | ||
90 | event.u.f_addr_size.addr = addr; | ||
91 | event.u.f_addr_size.rnw = flag & 0x1; | ||
92 | } | ||
93 | break; | ||
94 | case SMMU_PTW_ERR_ACCESS: | ||
95 | - if (event.record_trans_faults) { | ||
96 | + if (cfg->record_faults) { | ||
97 | event.type = SMMU_EVT_F_ACCESS; | ||
98 | event.u.f_access.addr = addr; | ||
99 | event.u.f_access.rnw = flag & 0x1; | ||
100 | } | ||
101 | break; | ||
102 | case SMMU_PTW_ERR_PERMISSION: | ||
103 | - if (event.record_trans_faults) { | ||
104 | + if (cfg->record_faults) { | ||
105 | event.type = SMMU_EVT_F_PERMISSION; | ||
106 | event.u.f_permission.addr = addr; | ||
107 | event.u.f_permission.rnw = flag & 0x1; | ||
121 | -- | 108 | -- |
122 | 2.20.1 | 109 | 2.25.1 |
123 | |||
124 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This device is used by both ARM (BCM2836, for raspi2) and AArch64 | 3 | Make the translation error message prettier by adding a missing space |
4 | (BCM2837, for raspi3) targets, and is not CPU-specific. | 4 | before the parenthesis. |
5 | Move it to common object, so we build it once for all targets. | ||
6 | 5 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
8 | Message-id: 20190427133028.12874-1-philmd@redhat.com | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
9 | Message-id: 20220427111543.124620-2-jean-philippe@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | hw/dma/Makefile.objs | 2 +- | 12 | hw/arm/smmuv3.c | 2 +- |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 14 | ||
15 | diff --git a/hw/dma/Makefile.objs b/hw/dma/Makefile.objs | 15 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/dma/Makefile.objs | 17 | --- a/hw/arm/smmuv3.c |
18 | +++ b/hw/dma/Makefile.objs | 18 | +++ b/hw/arm/smmuv3.c |
19 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XLNX_ZYNQMP_ARM) += xlnx-zdma.o | 19 | @@ -XXX,XX +XXX,XX @@ epilogue: |
20 | 20 | break; | |
21 | obj-$(CONFIG_OMAP) += omap_dma.o soc_dma.o | 21 | case SMMU_TRANS_ERROR: |
22 | obj-$(CONFIG_PXA2XX) += pxa2xx_dma.o | 22 | qemu_log_mask(LOG_GUEST_ERROR, |
23 | -obj-$(CONFIG_RASPI) += bcm2835_dma.o | 23 | - "%s translation failed for iova=0x%"PRIx64"(%s)\n", |
24 | +common-obj-$(CONFIG_RASPI) += bcm2835_dma.o | 24 | + "%s translation failed for iova=0x%"PRIx64" (%s)\n", |
25 | mr->parent_obj.name, addr, smmu_event_string(event.type)); | ||
26 | smmuv3_record_event(s, &event); | ||
27 | break; | ||
25 | -- | 28 | -- |
26 | 2.20.1 | 29 | 2.25.1 |
27 | |||
28 | diff view generated by jsdifflib |
1 | For v8M floating point support, transitions from Secure | 1 | The Arm FEAT_TTL architectural feature allows the guest to provide an |
---|---|---|---|
2 | to Non-secure state via BLNS and BLXNS must clear the | 2 | optional hint in an AArch64 TLB invalidate operation about which |
3 | CONTROL.SFPA bit. (This corresponds to the pseudocode | 3 | translation table level holds the leaf entry for the address being |
4 | BranchToNS() function.) | 4 | invalidated. QEMU's TLB implementation doesn't need that hint, and |
5 | we correctly ignore the (previously RES0) bits in TLB invalidate | ||
6 | operation values that are now used for the TTL field. So we can | ||
7 | simply advertise support for it in our 'max' CPU. | ||
5 | 8 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20190416125744.27770-13-peter.maydell@linaro.org | 11 | Message-id: 20220426160422.2353158-2-peter.maydell@linaro.org |
9 | --- | 12 | --- |
10 | target/arm/helper.c | 4 ++++ | 13 | docs/system/arm/emulation.rst | 1 + |
11 | 1 file changed, 4 insertions(+) | 14 | target/arm/cpu64.c | 1 + |
15 | 2 files changed, 2 insertions(+) | ||
12 | 16 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 19 | --- a/docs/system/arm/emulation.rst |
16 | +++ b/target/arm/helper.c | 20 | +++ b/docs/system/arm/emulation.rst |
17 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | 21 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
18 | /* translate.c should have made BXNS UNDEF unless we're secure */ | 22 | - FEAT_TLBIOS (TLB invalidate instructions in Outer Shareable domain) |
19 | assert(env->v7m.secure); | 23 | - FEAT_TLBIRANGE (TLB invalidate range instructions) |
20 | 24 | - FEAT_TTCNP (Translation table Common not private translations) | |
21 | + if (!(dest & 1)) { | 25 | +- FEAT_TTL (Translation Table Level) |
22 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | 26 | - FEAT_TTST (Small translation tables) |
23 | + } | 27 | - FEAT_UAO (Unprivileged Access Override control) |
24 | switch_v7m_security_state(env, dest & 1); | 28 | - FEAT_VHE (Virtualization Host Extensions) |
25 | env->thumb = 1; | 29 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
26 | env->regs[15] = dest & ~1; | 30 | index XXXXXXX..XXXXXXX 100644 |
27 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | 31 | --- a/target/arm/cpu64.c |
28 | */ | 32 | +++ b/target/arm/cpu64.c |
29 | write_v7m_exception(env, 1); | 33 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
30 | } | 34 | t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* TTCNP */ |
31 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | 35 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ |
32 | switch_v7m_security_state(env, 0); | 36 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ |
33 | env->thumb = 1; | 37 | + t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ |
34 | env->regs[15] = dest; | 38 | cpu->isar.id_aa64mmfr2 = t; |
39 | |||
40 | t = cpu->isar.id_aa64zfr0; | ||
35 | -- | 41 | -- |
36 | 2.20.1 | 42 | 2.25.1 |
37 | |||
38 | diff view generated by jsdifflib |
1 | If the floating point extension is present, then the SG instruction | 1 | The description in the Arm ARM of the requirements of FEAT_BBM is |
---|---|---|---|
2 | must clear the CONTROL_S.SFPA bit. Implement this. | 2 | admirably clear on the guarantees it provides software, but slightly |
3 | more obscure on what that means for implementations. The description | ||
4 | of the equivalent SMMU feature in the SMMU specification (IHI0070D.b | ||
5 | section 3.21.1) is perhaps a bit more detailed and includes some | ||
6 | example valid implementation choices. (The SMMU version of this | ||
7 | feature is slightly tighter than the CPU version: the CPU is permitted | ||
8 | to raise TLB Conflict aborts in some situations that the SMMU may | ||
9 | not. This doesn't matter for QEMU because we don't want to do TLB | ||
10 | Conflict aborts anyway.) | ||
3 | 11 | ||
4 | (On a no-FPU system the bit will always be zero, so we don't need | 12 | The informal summary of FEAT_BBM is that it is about permitting an OS |
5 | to make the clearing of the bit conditional on ARM_FEATURE_VFP.) | 13 | to switch a range of memory between "covered by a huge page" and |
14 | "covered by a sequence of normal pages" without having to engage in | ||
15 | the 'break-before-make' dance that has traditionally been | ||
16 | necessary. The 'break-before-make' sequence is: | ||
17 | |||
18 | * replace the old translation table entry with an invalid entry | ||
19 | * execute a DSB insn | ||
20 | * execute a broadcast TLB invalidate insn | ||
21 | * execute a DSB insn | ||
22 | * write the new translation table entry | ||
23 | * execute a DSB insn | ||
24 | |||
25 | The point of this is to ensure that no TLB can simultaneously contain | ||
26 | TLB entries for the old and the new entry, which would traditionally | ||
27 | be UNPREDICTABLE (allowing the CPU to generate a TLB Conflict fault | ||
28 | or to use a random mishmash of values from the old and the new | ||
29 | entry). FEAT_BBM level 2 says "for the specific case where the only | ||
30 | thing that changed is the size of the block, the TLB is guaranteed | ||
31 | not to do weird things even if there are multiple entries for an | ||
32 | address", which means that software can now do: | ||
33 | |||
34 | * replace old translation table entry with new entry | ||
35 | * DSB | ||
36 | * broadcast TLB invalidate | ||
37 | * DSB | ||
38 | |||
39 | As the SMMU spec notes, valid ways to do this include: | ||
40 | |||
41 | * if there are multiple entries in the TLB for an address, | ||
42 | choose one of them and use it, ignoring the others | ||
43 | * if there are multiple entries in the TLB for an address, | ||
44 | throw them all out and do a page table walk to get a new one | ||
45 | |||
46 | QEMU's page table walk implementation for Arm CPUs already meets the | ||
47 | requirements for FEAT_BBM level 2. When we cache an entry in our TCG | ||
48 | TLB, we do so only for the specific (non-huge) page that the address | ||
49 | is in, and there is no way for the TLB data structure to ever have | ||
50 | more than one TLB entry for that page. (We handle huge pages only in | ||
51 | that we track what part of the address space is covered by huge pages | ||
52 | so that a TLB invalidate operation for an address in a huge page | ||
53 | results in an invalidation of the whole TLB.) We ignore the Contiguous | ||
54 | bit in page table entries, so we don't have to do anything for the | ||
55 | parts of FEAT_BBM that deal with changis to the Contiguous bit. | ||
56 | |||
57 | FEAT_BBM level 2 also requires that the nT bit in block descriptors | ||
58 | must be ignored; since commit 39a1fd25287f5dece5 we do this. | ||
59 | |||
60 | It's therefore safe for QEMU to advertise FEAT_BBM level 2 by | ||
61 | setting ID_AA64MMFR2_EL1.BBM to 2. | ||
6 | 62 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 63 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 64 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20190416125744.27770-8-peter.maydell@linaro.org | 65 | Message-id: 20220426160422.2353158-3-peter.maydell@linaro.org |
10 | --- | 66 | --- |
11 | target/arm/helper.c | 1 + | 67 | docs/system/arm/emulation.rst | 1 + |
12 | 1 file changed, 1 insertion(+) | 68 | target/arm/cpu64.c | 1 + |
69 | 2 files changed, 2 insertions(+) | ||
13 | 70 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 71 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
15 | index XXXXXXX..XXXXXXX 100644 | 72 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 73 | --- a/docs/system/arm/emulation.rst |
17 | +++ b/target/arm/helper.c | 74 | +++ b/docs/system/arm/emulation.rst |
18 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | 75 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
19 | qemu_log_mask(CPU_LOG_INT, "...really an SG instruction at 0x%08" PRIx32 | 76 | - FEAT_AA32HPD (AArch32 hierarchical permission disables) |
20 | ", executing it\n", env->regs[15]); | 77 | - FEAT_AA32I8MM (AArch32 Int8 matrix multiplication instructions) |
21 | env->regs[14] &= ~1; | 78 | - FEAT_AES (AESD and AESE instructions) |
22 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | 79 | +- FEAT_BBM at level 2 (Translation table break-before-make levels) |
23 | switch_v7m_security_state(env, true); | 80 | - FEAT_BF16 (AArch64 BFloat16 instructions) |
24 | xpsr_write(env, 0, XPSR_IT); | 81 | - FEAT_BTI (Branch Target Identification) |
25 | env->regs[15] += 4; | 82 | - FEAT_DIT (Data Independent Timing instructions) |
83 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/target/arm/cpu64.c | ||
86 | +++ b/target/arm/cpu64.c | ||
87 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
88 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ | ||
89 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
90 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
91 | + t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | ||
92 | cpu->isar.id_aa64mmfr2 = t; | ||
93 | |||
94 | t = cpu->isar.id_aa64zfr0; | ||
26 | -- | 95 | -- |
27 | 2.20.1 | 96 | 2.25.1 |
28 | |||
29 | diff view generated by jsdifflib |
1 | For M-profile the MVFR* ID registers are memory mapped, in the | 1 | The Arm SMMUv3 includes an optional feature equivalent to the CPU |
---|---|---|---|
2 | range we implement via the NVIC. Allow them to be read. | 2 | FEAT_BBM, which permits an OS to switch a range of memory between |
3 | (If the CPU has no FPU, these registers are defined to be RAZ.) | 3 | "covered by a huge page" and "covered by a sequence of normal pages" |
4 | without having to engage in the traditional 'break-before-make' | ||
5 | dance. (This is particularly important for the SMMU, because devices | ||
6 | performing I/O through an SMMU are less likely to be able to cope with | ||
7 | the window in the sequence where an access results in a translation | ||
8 | fault.) The SMMU spec explicitly notes that one of the valid ways to | ||
9 | be a BBM level 2 compliant implementation is: | ||
10 | * if there are multiple entries in the TLB for an address, | ||
11 | choose one of them and use it, ignoring the others | ||
12 | |||
13 | Our SMMU TLB implementation (unlike our CPU TLB) does allow multiple | ||
14 | TLB entries for an address, because the translation table level is | ||
15 | part of the SMMUIOTLBKey, and so our IOTLB hashtable can include | ||
16 | entries for the same address where the leaf was at different levels | ||
17 | (i.e. both hugepage and normal page). Our TLB lookup implementation in | ||
18 | smmu_iotlb_lookup() will always find the entry with the lowest level | ||
19 | (i.e. it prefers the hugepage over the normal page) and ignore any | ||
20 | others. TLB invalidation correctly removes all TLB entries matching | ||
21 | the specified address or address range (unless the guest specifies the | ||
22 | leaf level explicitly, in which case it gets what it asked for). So we | ||
23 | can validly advertise support for BBML level 2. | ||
24 | |||
25 | Note that we still can't yet advertise ourselves as an SMMU v3.2, | ||
26 | because v3.2 requires support for the S2FWB feature, which we don't | ||
27 | yet implement. | ||
4 | 28 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 30 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20190416125744.27770-3-peter.maydell@linaro.org | 31 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
32 | Message-id: 20220426160422.2353158-4-peter.maydell@linaro.org | ||
8 | --- | 33 | --- |
9 | hw/intc/armv7m_nvic.c | 6 ++++++ | 34 | hw/arm/smmuv3-internal.h | 1 + |
10 | 1 file changed, 6 insertions(+) | 35 | hw/arm/smmuv3.c | 1 + |
36 | 2 files changed, 2 insertions(+) | ||
11 | 37 | ||
12 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 38 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
13 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/intc/armv7m_nvic.c | 40 | --- a/hw/arm/smmuv3-internal.h |
15 | +++ b/hw/intc/armv7m_nvic.c | 41 | +++ b/hw/arm/smmuv3-internal.h |
16 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 42 | @@ -XXX,XX +XXX,XX @@ REG32(IDR2, 0x8) |
17 | return 0; | 43 | REG32(IDR3, 0xc) |
18 | } | 44 | FIELD(IDR3, HAD, 2, 1); |
19 | return cpu->env.v7m.sfar; | 45 | FIELD(IDR3, RIL, 10, 1); |
20 | + case 0xf40: /* MVFR0 */ | 46 | + FIELD(IDR3, BBML, 11, 2); |
21 | + return cpu->isar.mvfr0; | 47 | REG32(IDR4, 0x10) |
22 | + case 0xf44: /* MVFR1 */ | 48 | REG32(IDR5, 0x14) |
23 | + return cpu->isar.mvfr1; | 49 | FIELD(IDR5, OAS, 0, 3); |
24 | + case 0xf48: /* MVFR2 */ | 50 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
25 | + return cpu->isar.mvfr2; | 51 | index XXXXXXX..XXXXXXX 100644 |
26 | default: | 52 | --- a/hw/arm/smmuv3.c |
27 | bad_offset: | 53 | +++ b/hw/arm/smmuv3.c |
28 | qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset); | 54 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_init_regs(SMMUv3State *s) |
55 | |||
56 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, RIL, 1); | ||
57 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, HAD, 1); | ||
58 | + s->idr[3] = FIELD_DP32(s->idr[3], IDR3, BBML, 2); | ||
59 | |||
60 | /* 4K, 16K and 64K granule support */ | ||
61 | s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN4K, 1); | ||
29 | -- | 62 | -- |
30 | 2.20.1 | 63 | 2.25.1 |
31 | |||
32 | diff view generated by jsdifflib |