1
First pullreq for arm of the 4.1 series, since I'm back from
1
I might squeeze in another pullreq before softfreeze, but the
2
holiday now. This is mostly my M-profile FPU series and Philippe's
2
queue was already big enough that I wanted to send this lot out now.
3
devices.h cleanup. I have a pile of other patchsets to work through
4
in my to-review folder, but 42 patches is definitely quite
5
big enough to send now...
6
3
7
thanks
8
-- PMM
4
-- PMM
9
5
10
The following changes since commit 413a99a92c13ec408dcf2adaa87918dc81e890c8:
6
The following changes since commit 4abf70a661a5df3886ac9d7c19c3617fa92b922a:
11
7
12
Add Nios II semihosting support. (2019-04-29 16:09:51 +0100)
8
Merge remote-tracking branch 'remotes/maxreitz/tags/pull-block-2020-06-24' into staging (2020-07-03 15:34:45 +0100)
13
9
14
are available in the Git repository at:
10
are available in the Git repository at:
15
11
16
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190429
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200703
17
13
18
for you to fetch changes up to 437cc27ddfded3bbab6afd5ac1761e0e195edba7:
14
for you to fetch changes up to 0f10bf84a9d489259a5b11c6aa1b05c1175b76ea:
19
15
20
hw/devices: Move SMSC 91C111 declaration into a new header (2019-04-29 17:57:21 +0100)
16
Deprecate TileGX port (2020-07-03 16:59:46 +0100)
21
17
22
----------------------------------------------------------------
18
----------------------------------------------------------------
23
target-arm queue:
19
target-arm queue:
24
* remove "bag of random stuff" hw/devices.h header
20
* i.MX6UL EVK board: put PHYs in the correct places
25
* implement FPU for Cortex-M and enable it for Cortex-M4 and -M33
21
* hw/arm/virt: Let the virtio-iommu bypass MSIs
26
* hw/dma: Compile the bcm2835_dma device as common object
22
* target/arm: kvm: Handle DABT with no valid ISS
27
* configure: Remove --source-path option
23
* hw/arm/virt-acpi-build: Only expose flash on older machine types
28
* hw/ssi/xilinx_spips: Avoid variable length array
24
* target/arm: Fix temp double-free in sve ldr/str
29
* hw/arm/smmuv3: Remove SMMUNotifierNode
25
* hw/display/bcm2835_fb.c: Initialize all fields of struct
26
* hw/arm/spitz: Code cleanup to fix Coverity-detected memory leak
27
* Deprecate TileGX port
30
28
31
----------------------------------------------------------------
29
----------------------------------------------------------------
32
Eric Auger (1):
30
Andrew Jones (4):
33
hw/arm/smmuv3: Remove SMMUNotifierNode
31
tests/acpi: remove stale allowed tables
32
tests/acpi: virt: allow DSDT acpi table changes
33
hw/arm/virt-acpi-build: Only expose flash on older machine types
34
tests/acpi: virt: update golden masters for DSDT
34
35
35
Peter Maydell (28):
36
Beata Michalska (2):
36
hw/ssi/xilinx_spips: Avoid variable length array
37
target/arm: kvm: Handle DABT with no valid ISS
37
configure: Remove --source-path option
38
target/arm: kvm: Handle misconfigured dabt injection
38
target/arm: Make sure M-profile FPSCR RES0 bits are not settable
39
hw/intc/armv7m_nvic: Allow reading of M-profile MVFR* registers
40
target/arm: Implement dummy versions of M-profile FP-related registers
41
target/arm: Disable most VFP sysregs for M-profile
42
target/arm: Honour M-profile FP enable bits
43
target/arm: Decode FP instructions for M profile
44
target/arm: Clear CONTROL_S.SFPA in SG insn if FPU present
45
target/arm: Handle SFPA and FPCA bits in reads and writes of CONTROL
46
target/arm/helper: don't return early for STKOF faults during stacking
47
target/arm: Handle floating point registers in exception entry
48
target/arm: Implement v7m_update_fpccr()
49
target/arm: Clear CONTROL.SFPA in BXNS and BLXNS
50
target/arm: Clean excReturn bits when tail chaining
51
target/arm: Allow for floating point in callee stack integrity check
52
target/arm: Handle floating point registers in exception return
53
target/arm: Move NS TBFLAG from bit 19 to bit 6
54
target/arm: Overlap VECSTRIDE and XSCALE_CPAR TB flags
55
target/arm: Set FPCCR.S when executing M-profile floating point insns
56
target/arm: Activate M-profile floating point context when FPCCR.ASPEN is set
57
target/arm: New helper function arm_v7m_mmu_idx_all()
58
target/arm: New function armv7m_nvic_set_pending_lazyfp()
59
target/arm: Add lazy-FP-stacking support to v7m_stack_write()
60
target/arm: Implement M-profile lazy FP state preservation
61
target/arm: Implement VLSTM for v7M CPUs with an FPU
62
target/arm: Implement VLLDM for v7M CPUs with an FPU
63
target/arm: Enable FPU for Cortex-M4 and Cortex-M33
64
39
65
Philippe Mathieu-Daudé (13):
40
Eric Auger (5):
66
hw/dma: Compile the bcm2835_dma device as common object
41
qdev: Introduce DEFINE_PROP_RESERVED_REGION
67
hw/arm/aspeed: Use TYPE_TMP105/TYPE_PCA9552 instead of hardcoded string
42
virtio-iommu: Implement RESV_MEM probe request
68
hw/arm/nseries: Use TYPE_TMP105 instead of hardcoded string
43
virtio-iommu: Handle reserved regions in the translation process
69
hw/display/tc6393xb: Remove unused functions
44
virtio-iommu-pci: Add array of Interval properties
70
hw/devices: Move TC6393XB declarations into a new header
45
hw/arm/virt: Let the virtio-iommu bypass MSIs
71
hw/devices: Move Blizzard declarations into a new header
72
hw/devices: Move CBus declarations into a new header
73
hw/devices: Move Gamepad declarations into a new header
74
hw/devices: Move TI touchscreen declarations into a new header
75
hw/devices: Move LAN9118 declarations into a new header
76
hw/net/ne2000-isa: Add guards to the header
77
hw/net/lan9118: Export TYPE_LAN9118 and use it instead of hardcoded string
78
hw/devices: Move SMSC 91C111 declaration into a new header
79
46
80
configure | 10 +-
47
Jean-Christophe Dubois (3):
81
hw/dma/Makefile.objs | 2 +-
48
Add a phy-num property to the i.MX FEC emulator
82
include/hw/arm/omap.h | 6 +-
49
Add the ability to select a different PHY for each i.MX6UL FEC interface
83
include/hw/arm/smmu-common.h | 8 +-
50
Select MDIO device 2 and 1 as PHY devices for i.MX6UL EVK board.
84
include/hw/devices.h | 62 ---
85
include/hw/display/blizzard.h | 22 ++
86
include/hw/display/tc6393xb.h | 24 ++
87
include/hw/input/gamepad.h | 19 +
88
include/hw/input/tsc2xxx.h | 36 ++
89
include/hw/misc/cbus.h | 32 ++
90
include/hw/net/lan9118.h | 21 +
91
include/hw/net/ne2000-isa.h | 6 +
92
include/hw/net/smc91c111.h | 19 +
93
include/qemu/typedefs.h | 1 -
94
target/arm/cpu.h | 95 ++++-
95
target/arm/helper.h | 5 +
96
target/arm/translate.h | 3 +
97
hw/arm/aspeed.c | 13 +-
98
hw/arm/exynos4_boards.c | 3 +-
99
hw/arm/gumstix.c | 2 +-
100
hw/arm/integratorcp.c | 2 +-
101
hw/arm/kzm.c | 2 +-
102
hw/arm/mainstone.c | 2 +-
103
hw/arm/mps2-tz.c | 3 +-
104
hw/arm/mps2.c | 2 +-
105
hw/arm/nseries.c | 7 +-
106
hw/arm/palm.c | 2 +-
107
hw/arm/realview.c | 3 +-
108
hw/arm/smmu-common.c | 6 +-
109
hw/arm/smmuv3.c | 28 +-
110
hw/arm/stellaris.c | 2 +-
111
hw/arm/tosa.c | 2 +-
112
hw/arm/versatilepb.c | 2 +-
113
hw/arm/vexpress.c | 2 +-
114
hw/display/blizzard.c | 2 +-
115
hw/display/tc6393xb.c | 18 +-
116
hw/input/stellaris_input.c | 2 +-
117
hw/input/tsc2005.c | 2 +-
118
hw/input/tsc210x.c | 4 +-
119
hw/intc/armv7m_nvic.c | 261 +++++++++++++
120
hw/misc/cbus.c | 2 +-
121
hw/net/lan9118.c | 3 +-
122
hw/net/smc91c111.c | 2 +-
123
hw/ssi/xilinx_spips.c | 6 +-
124
target/arm/cpu.c | 20 +
125
target/arm/helper.c | 873 +++++++++++++++++++++++++++++++++++++++---
126
target/arm/machine.c | 16 +
127
target/arm/translate.c | 150 +++++++-
128
target/arm/vfp_helper.c | 8 +
129
MAINTAINERS | 7 +
130
50 files changed, 1595 insertions(+), 235 deletions(-)
131
delete mode 100644 include/hw/devices.h
132
create mode 100644 include/hw/display/blizzard.h
133
create mode 100644 include/hw/display/tc6393xb.h
134
create mode 100644 include/hw/input/gamepad.h
135
create mode 100644 include/hw/input/tsc2xxx.h
136
create mode 100644 include/hw/misc/cbus.h
137
create mode 100644 include/hw/net/lan9118.h
138
create mode 100644 include/hw/net/smc91c111.h
139
51
52
Peter Maydell (19):
53
hw/display/bcm2835_fb.c: Initialize all fields of struct
54
hw/arm/spitz: Detabify
55
hw/arm/spitz: Create SpitzMachineClass abstract base class
56
hw/arm/spitz: Keep pointers to MPU and SSI devices in SpitzMachineState
57
hw/arm/spitz: Keep pointers to scp0, scp1 in SpitzMachineState
58
hw/arm/spitz: Implement inbound GPIO lines for bit5 and power signals
59
hw/misc/max111x: provide QOM properties for setting initial values
60
hw/misc/max111x: Don't use vmstate_register()
61
ssi: Add ssi_realize_and_unref()
62
hw/arm/spitz: Use max111x properties to set initial values
63
hw/misc/max111x: Use GPIO lines rather than max111x_set_input()
64
hw/misc/max111x: Create header file for documentation, TYPE_ macros
65
hw/arm/spitz: Encapsulate misc GPIO handling in a device
66
hw/gpio/zaurus.c: Use LOG_GUEST_ERROR for bad guest register accesses
67
hw/arm/spitz: Use LOG_GUEST_ERROR for bad guest register accesses
68
hw/arm/pxa2xx_pic: Use LOG_GUEST_ERROR for bad guest register accesses
69
hw/arm/spitz: Provide usual QOM macros for corgi-ssp and spitz-lcdtg
70
Replace uses of FROM_SSI_SLAVE() macro with QOM casts
71
Deprecate TileGX port
72
73
Richard Henderson (1):
74
target/arm: Fix temp double-free in sve ldr/str
75
76
docs/system/deprecated.rst | 11 +
77
include/exec/memory.h | 6 +
78
include/hw/arm/fsl-imx6ul.h | 2 +
79
include/hw/arm/pxa.h | 1 -
80
include/hw/arm/sharpsl.h | 3 -
81
include/hw/arm/virt.h | 8 +
82
include/hw/misc/max111x.h | 56 +++
83
include/hw/net/imx_fec.h | 1 +
84
include/hw/qdev-properties.h | 3 +
85
include/hw/ssi/ssi.h | 31 +-
86
include/hw/virtio/virtio-iommu.h | 2 +
87
include/qemu/typedefs.h | 1 +
88
target/arm/cpu.h | 2 +
89
target/arm/kvm_arm.h | 10 +
90
target/arm/translate-a64.h | 1 +
91
tests/qtest/bios-tables-test-allowed-diff.h | 18 -
92
hw/arm/fsl-imx6ul.c | 10 +
93
hw/arm/mcimx6ul-evk.c | 2 +
94
hw/arm/pxa2xx_pic.c | 9 +-
95
hw/arm/spitz.c | 507 ++++++++++++++++------------
96
hw/arm/virt-acpi-build.c | 5 +-
97
hw/arm/virt.c | 33 ++
98
hw/arm/z2.c | 11 +-
99
hw/core/qdev-properties.c | 89 +++++
100
hw/display/ads7846.c | 9 +-
101
hw/display/bcm2835_fb.c | 4 +
102
hw/display/ssd0323.c | 10 +-
103
hw/gpio/zaurus.c | 12 +-
104
hw/misc/max111x.c | 86 +++--
105
hw/net/imx_fec.c | 24 +-
106
hw/sd/ssi-sd.c | 4 +-
107
hw/ssi/ssi.c | 7 +-
108
hw/virtio/virtio-iommu-pci.c | 11 +
109
hw/virtio/virtio-iommu.c | 114 ++++++-
110
target/arm/kvm.c | 80 +++++
111
target/arm/kvm32.c | 34 ++
112
target/arm/kvm64.c | 49 +++
113
target/arm/translate-a64.c | 6 +
114
target/arm/translate-sve.c | 8 +-
115
MAINTAINERS | 1 +
116
hw/net/trace-events | 4 +-
117
hw/virtio/trace-events | 1 +
118
tests/data/acpi/virt/DSDT | Bin 5307 -> 5205 bytes
119
tests/data/acpi/virt/DSDT.memhp | Bin 6668 -> 6566 bytes
120
tests/data/acpi/virt/DSDT.numamem | Bin 5307 -> 5205 bytes
121
45 files changed, 974 insertions(+), 312 deletions(-)
122
create mode 100644 include/hw/misc/max111x.h
123
diff view generated by jsdifflib
1
The M-profile CONTROL register has two bits -- SFPA and FPCA --
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
which relate to floating-point support, and should be RES0 otherwise.
3
Handle them correctly in the MSR/MRS register access code.
4
Neither is banked between security states, so they are stored
5
in v7m.control[M_REG_S] regardless of current security state.
6
2
3
We need a solution to use an Ethernet PHY that is not the first device
4
on the MDIO bus (device 0 on MDIO bus).
5
6
As an example with the i.MX6UL the NXP SOC has 2 Ethernet devices but
7
only one MDIO bus on which the 2 related PHY are connected but at unique
8
addresses.
9
10
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
11
Message-id: a1a5c0e139d1c763194b8020573dcb6025daeefa.1593296112.git.jcd@tribudubois.net
12
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20190416125744.27770-9-peter.maydell@linaro.org
10
---
14
---
11
target/arm/helper.c | 57 ++++++++++++++++++++++++++++++++++++++-------
15
include/hw/net/imx_fec.h | 1 +
12
1 file changed, 49 insertions(+), 8 deletions(-)
16
hw/net/imx_fec.c | 24 +++++++++++++++++-------
17
hw/net/trace-events | 4 ++--
18
3 files changed, 20 insertions(+), 9 deletions(-)
13
19
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
20
diff --git a/include/hw/net/imx_fec.h b/include/hw/net/imx_fec.h
15
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
22
--- a/include/hw/net/imx_fec.h
17
+++ b/target/arm/helper.c
23
+++ b/include/hw/net/imx_fec.h
18
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
24
@@ -XXX,XX +XXX,XX @@ typedef struct IMXFECState {
19
return xpsr_read(env) & mask;
25
uint32_t phy_advertise;
26
uint32_t phy_int;
27
uint32_t phy_int_mask;
28
+ uint32_t phy_num;
29
30
bool is_fec;
31
32
diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c
33
index XXXXXXX..XXXXXXX 100644
34
--- a/hw/net/imx_fec.c
35
+++ b/hw/net/imx_fec.c
36
@@ -XXX,XX +XXX,XX @@ static void imx_phy_reset(IMXFECState *s)
37
static uint32_t imx_phy_read(IMXFECState *s, int reg)
38
{
39
uint32_t val;
40
+ uint32_t phy = reg / 32;
41
42
- if (reg > 31) {
43
- /* we only advertise one phy */
44
+ if (phy != s->phy_num) {
45
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad phy num %u\n",
46
+ TYPE_IMX_FEC, __func__, phy);
47
return 0;
48
}
49
50
+ reg %= 32;
51
+
52
switch (reg) {
53
case 0: /* Basic Control */
54
val = s->phy_control;
55
@@ -XXX,XX +XXX,XX @@ static uint32_t imx_phy_read(IMXFECState *s, int reg)
20
break;
56
break;
21
case 20: /* CONTROL */
22
- return env->v7m.control[env->v7m.secure];
23
+ {
24
+ uint32_t value = env->v7m.control[env->v7m.secure];
25
+ if (!env->v7m.secure) {
26
+ /* SFPA is RAZ/WI from NS; FPCA is stored in the M_REG_S bank */
27
+ value |= env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK;
28
+ }
29
+ return value;
30
+ }
31
case 0x94: /* CONTROL_NS */
32
/* We have to handle this here because unprivileged Secure code
33
* can read the NS CONTROL register.
34
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
35
if (!env->v7m.secure) {
36
return 0;
37
}
38
- return env->v7m.control[M_REG_NS];
39
+ return env->v7m.control[M_REG_NS] |
40
+ (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK);
41
}
57
}
42
58
43
if (el == 0) {
59
- trace_imx_phy_read(val, reg);
44
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val)
60
+ trace_imx_phy_read(val, phy, reg);
45
*/
61
46
uint32_t mask = extract32(maskreg, 8, 4);
62
return val;
47
uint32_t reg = extract32(maskreg, 0, 8);
63
}
48
+ int cur_el = arm_current_el(env);
64
49
65
static void imx_phy_write(IMXFECState *s, int reg, uint32_t val)
50
- if (arm_current_el(env) == 0 && reg > 7) {
66
{
51
- /* only xPSR sub-fields may be written by unprivileged */
67
- trace_imx_phy_write(val, reg);
52
+ if (cur_el == 0 && reg > 7 && reg != 20) {
68
+ uint32_t phy = reg / 32;
53
+ /*
69
54
+ * only xPSR sub-fields and CONTROL.SFPA may be written by
70
- if (reg > 31) {
55
+ * unprivileged code
71
- /* we only advertise one phy */
56
+ */
72
+ if (phy != s->phy_num) {
73
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad phy num %u\n",
74
+ TYPE_IMX_FEC, __func__, phy);
57
return;
75
return;
58
}
76
}
59
77
60
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val)
78
+ reg %= 32;
61
env->v7m.control[M_REG_NS] &= ~R_V7M_CONTROL_NPRIV_MASK;
79
+
62
env->v7m.control[M_REG_NS] |= val & R_V7M_CONTROL_NPRIV_MASK;
80
+ trace_imx_phy_write(val, phy, reg);
63
}
81
+
64
+ /*
82
switch (reg) {
65
+ * SFPA is RAZ/WI from NS. FPCA is RO if NSACR.CP10 == 0,
83
case 0: /* Basic Control */
66
+ * RES0 if the FPU is not present, and is stored in the S bank
84
if (val & 0x8000) {
67
+ */
85
@@ -XXX,XX +XXX,XX @@ static void imx_eth_write(void *opaque, hwaddr offset, uint64_t value,
68
+ if (arm_feature(env, ARM_FEATURE_VFP) &&
86
extract32(value,
69
+ extract32(env->v7m.nsacr, 10, 1)) {
87
18, 10)));
70
+ env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK;
88
} else {
71
+ env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK;
89
- /* This a write operation */
72
+ }
90
+ /* This is a write operation */
73
return;
91
imx_phy_write(s, extract32(value, 18, 10), extract32(value, 0, 16));
74
case 0x98: /* SP_NS */
75
{
76
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val)
77
env->v7m.faultmask[env->v7m.secure] = val & 1;
78
break;
79
case 20: /* CONTROL */
80
- /* Writing to the SPSEL bit only has an effect if we are in
81
+ /*
82
+ * Writing to the SPSEL bit only has an effect if we are in
83
* thread mode; other bits can be updated by any privileged code.
84
* write_v7m_control_spsel() deals with updating the SPSEL bit in
85
* env->v7m.control, so we only need update the others.
86
* For v7M, we must just ignore explicit writes to SPSEL in handler
87
* mode; for v8M the write is permitted but will have no effect.
88
+ * All these bits are writes-ignored from non-privileged code,
89
+ * except for SFPA.
90
*/
91
- if (arm_feature(env, ARM_FEATURE_V8) ||
92
- !arm_v7m_is_handler_mode(env)) {
93
+ if (cur_el > 0 && (arm_feature(env, ARM_FEATURE_V8) ||
94
+ !arm_v7m_is_handler_mode(env))) {
95
write_v7m_control_spsel(env, (val & R_V7M_CONTROL_SPSEL_MASK) != 0);
96
}
92
}
97
- if (arm_feature(env, ARM_FEATURE_M_MAIN)) {
93
/* raise the interrupt as the PHY operation is done */
98
+ if (cur_el > 0 && arm_feature(env, ARM_FEATURE_M_MAIN)) {
94
@@ -XXX,XX +XXX,XX @@ static void imx_eth_realize(DeviceState *dev, Error **errp)
99
env->v7m.control[env->v7m.secure] &= ~R_V7M_CONTROL_NPRIV_MASK;
95
static Property imx_eth_properties[] = {
100
env->v7m.control[env->v7m.secure] |= val & R_V7M_CONTROL_NPRIV_MASK;
96
DEFINE_NIC_PROPERTIES(IMXFECState, conf),
101
}
97
DEFINE_PROP_UINT32("tx-ring-num", IMXFECState, tx_ring_num, 1),
102
+ if (arm_feature(env, ARM_FEATURE_VFP)) {
98
+ DEFINE_PROP_UINT32("phy-num", IMXFECState, phy_num, 0),
103
+ /*
99
DEFINE_PROP_END_OF_LIST(),
104
+ * SFPA is RAZ/WI from NS or if no FPU.
100
};
105
+ * FPCA is RO if NSACR.CP10 == 0, RES0 if the FPU is not present.
101
106
+ * Both are stored in the S bank.
102
diff --git a/hw/net/trace-events b/hw/net/trace-events
107
+ */
103
index XXXXXXX..XXXXXXX 100644
108
+ if (env->v7m.secure) {
104
--- a/hw/net/trace-events
109
+ env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK;
105
+++ b/hw/net/trace-events
110
+ env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_SFPA_MASK;
106
@@ -XXX,XX +XXX,XX @@ i82596_set_multicast(uint16_t count) "Added %d multicast entries"
111
+ }
107
i82596_channel_attention(void *s) "%p: Received CHANNEL ATTENTION"
112
+ if (cur_el > 0 &&
108
113
+ (env->v7m.secure || !arm_feature(env, ARM_FEATURE_M_SECURITY) ||
109
# imx_fec.c
114
+ extract32(env->v7m.nsacr, 10, 1))) {
110
-imx_phy_read(uint32_t val, int reg) "0x%04"PRIx32" <= reg[%d]"
115
+ env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK;
111
-imx_phy_write(uint32_t val, int reg) "0x%04"PRIx32" => reg[%d]"
116
+ env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK;
112
+imx_phy_read(uint32_t val, int phy, int reg) "0x%04"PRIx32" <= phy[%d].reg[%d]"
117
+ }
113
+imx_phy_write(uint32_t val, int phy, int reg) "0x%04"PRIx32" => phy[%d].reg[%d]"
118
+ }
114
imx_phy_update_link(const char *s) "%s"
119
break;
115
imx_phy_reset(void) ""
120
default:
116
imx_fec_read_bd(uint64_t addr, int flags, int len, int data) "tx_bd 0x%"PRIx64" flags 0x%04x len %d data 0x%08x"
121
bad_reg:
122
--
117
--
123
2.20.1
118
2.20.1
124
119
125
120
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
Suggested-by: Markus Armbruster <armbru@redhat.com>
3
Add properties to the i.MX6UL processor to be able to select a
4
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
4
particular PHY on the MDIO bus for each FEC device.
5
Message-id: 20190412165416.7977-3-philmd@redhat.com
5
6
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
7
Message-id: ea1d604198b6b73ea6521676e45bacfc597aba53.1593296112.git.jcd@tribudubois.net
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
10
---
9
hw/arm/nseries.c | 3 ++-
11
include/hw/arm/fsl-imx6ul.h | 2 ++
10
1 file changed, 2 insertions(+), 1 deletion(-)
12
hw/arm/fsl-imx6ul.c | 10 ++++++++++
13
2 files changed, 12 insertions(+)
11
14
12
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
15
diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h
13
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
14
--- a/hw/arm/nseries.c
17
--- a/include/hw/arm/fsl-imx6ul.h
15
+++ b/hw/arm/nseries.c
18
+++ b/include/hw/arm/fsl-imx6ul.h
16
@@ -XXX,XX +XXX,XX @@
19
@@ -XXX,XX +XXX,XX @@ typedef struct FslIMX6ULState {
17
#include "hw/boards.h"
20
MemoryRegion caam;
18
#include "hw/i2c/i2c.h"
21
MemoryRegion ocram;
19
#include "hw/devices.h"
22
MemoryRegion ocram_alias;
20
+#include "hw/misc/tmp105.h"
23
+
21
#include "hw/block/flash.h"
24
+ uint32_t phy_num[FSL_IMX6UL_NUM_ETHS];
22
#include "hw/hw.h"
25
} FslIMX6ULState;
23
#include "hw/bt.h"
26
24
@@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s)
27
enum FslIMX6ULMemoryMap {
25
qemu_register_powerdown_notifier(&n8x0_system_powerdown_notifier);
28
diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c
26
29
index XXXXXXX..XXXXXXX 100644
27
/* Attach a TMP105 PM chip (A0 wired to ground) */
30
--- a/hw/arm/fsl-imx6ul.c
28
- dev = i2c_create_slave(i2c, "tmp105", N8X0_TMP105_ADDR);
31
+++ b/hw/arm/fsl-imx6ul.c
29
+ dev = i2c_create_slave(i2c, TYPE_TMP105, N8X0_TMP105_ADDR);
32
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
30
qdev_connect_gpio_out(dev, 0, tmp_irq);
33
FSL_IMX6UL_ENET2_TIMER_IRQ,
34
};
35
36
+ object_property_set_uint(OBJECT(&s->eth[i]),
37
+ s->phy_num[i],
38
+ "phy-num", &error_abort);
39
object_property_set_uint(OBJECT(&s->eth[i]),
40
FSL_IMX6UL_ETH_NUM_TX_RINGS,
41
"tx-ring-num", &error_abort);
42
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
43
FSL_IMX6UL_OCRAM_ALIAS_ADDR, &s->ocram_alias);
31
}
44
}
32
45
46
+static Property fsl_imx6ul_properties[] = {
47
+ DEFINE_PROP_UINT32("fec1-phy-num", FslIMX6ULState, phy_num[0], 0),
48
+ DEFINE_PROP_UINT32("fec2-phy-num", FslIMX6ULState, phy_num[1], 1),
49
+ DEFINE_PROP_END_OF_LIST(),
50
+};
51
+
52
static void fsl_imx6ul_class_init(ObjectClass *oc, void *data)
53
{
54
DeviceClass *dc = DEVICE_CLASS(oc);
55
56
+ device_class_set_props(dc, fsl_imx6ul_properties);
57
dc->realize = fsl_imx6ul_realize;
58
dc->desc = "i.MX6UL SOC";
59
/* Reason: Uses serial_hds and nd_table in realize() directly */
33
--
60
--
34
2.20.1
61
2.20.1
35
62
36
63
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
This device is used by both ARM (BCM2836, for raspi2) and AArch64
3
The i.MX6UL EVK 14x14 board uses:
4
(BCM2837, for raspi3) targets, and is not CPU-specific.
4
- PHY 2 for FEC 1
5
Move it to common object, so we build it once for all targets.
5
- PHY 1 for FEC 2
6
6
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
7
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
8
Message-id: 20190427133028.12874-1-philmd@redhat.com
8
Message-id: fb41992126c091a71d76ab3d1898959091f60583.1593296112.git.jcd@tribudubois.net
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
11
---
12
hw/dma/Makefile.objs | 2 +-
12
hw/arm/mcimx6ul-evk.c | 2 ++
13
1 file changed, 1 insertion(+), 1 deletion(-)
13
1 file changed, 2 insertions(+)
14
14
15
diff --git a/hw/dma/Makefile.objs b/hw/dma/Makefile.objs
15
diff --git a/hw/arm/mcimx6ul-evk.c b/hw/arm/mcimx6ul-evk.c
16
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/dma/Makefile.objs
17
--- a/hw/arm/mcimx6ul-evk.c
18
+++ b/hw/dma/Makefile.objs
18
+++ b/hw/arm/mcimx6ul-evk.c
19
@@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XLNX_ZYNQMP_ARM) += xlnx-zdma.o
19
@@ -XXX,XX +XXX,XX @@ static void mcimx6ul_evk_init(MachineState *machine)
20
20
21
obj-$(CONFIG_OMAP) += omap_dma.o soc_dma.o
21
s = FSL_IMX6UL(object_new(TYPE_FSL_IMX6UL));
22
obj-$(CONFIG_PXA2XX) += pxa2xx_dma.o
22
object_property_add_child(OBJECT(machine), "soc", OBJECT(s));
23
-obj-$(CONFIG_RASPI) += bcm2835_dma.o
23
+ object_property_set_uint(OBJECT(s), 2, "fec1-phy-num", &error_fatal);
24
+common-obj-$(CONFIG_RASPI) += bcm2835_dma.o
24
+ object_property_set_uint(OBJECT(s), 1, "fec2-phy-num", &error_fatal);
25
qdev_realize(DEVICE(s), NULL, &error_fatal);
26
27
memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_MMDC_ADDR,
25
--
28
--
26
2.20.1
29
2.20.1
27
30
28
31
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Eric Auger <eric.auger@redhat.com>
2
2
3
Since uWireSlave is only used in this new header, there is no
3
Introduce a new property defining a reserved region:
4
need to expose it via "qemu/typedefs.h".
4
<low address>:<high address>:<type>.
5
5
6
This will be used to encode reserved IOVA regions.
7
8
For instance, in virtio-iommu use case, reserved IOVA regions
9
will be passed by the machine code to the virtio-iommu-pci
10
device (an array of those). The type of the reserved region
11
will match the virtio_iommu_probe_resv_mem subtype value:
12
- VIRTIO_IOMMU_RESV_MEM_T_RESERVED (0)
13
- VIRTIO_IOMMU_RESV_MEM_T_MSI (1)
14
15
on PC/Q35 machine, this will be used to inform the
16
virtio-iommu-pci device it should bypass the MSI region.
17
The reserved region will be: 0xfee00000:0xfeefffff:1.
18
19
On ARM, we can declare the ITS MSI doorbell as an MSI
20
region to prevent MSIs from being mapped on guest side.
21
22
Signed-off-by: Eric Auger <eric.auger@redhat.com>
6
Reviewed-by: Markus Armbruster <armbru@redhat.com>
23
Reviewed-by: Markus Armbruster <armbru@redhat.com>
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
24
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
8
Message-id: 20190412165416.7977-9-philmd@redhat.com
25
Message-id: 20200629070404.10969-2-eric.auger@redhat.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
26
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
27
---
11
include/hw/arm/omap.h | 6 +-----
28
include/exec/memory.h | 6 +++
12
include/hw/devices.h | 15 ---------------
29
include/hw/qdev-properties.h | 3 ++
13
include/hw/input/tsc2xxx.h | 36 ++++++++++++++++++++++++++++++++++++
30
include/qemu/typedefs.h | 1 +
14
include/qemu/typedefs.h | 1 -
31
hw/core/qdev-properties.c | 89 ++++++++++++++++++++++++++++++++++++
15
hw/arm/nseries.c | 2 +-
32
4 files changed, 99 insertions(+)
16
hw/arm/palm.c | 2 +-
17
hw/input/tsc2005.c | 2 +-
18
hw/input/tsc210x.c | 4 ++--
19
MAINTAINERS | 2 ++
20
9 files changed, 44 insertions(+), 26 deletions(-)
21
create mode 100644 include/hw/input/tsc2xxx.h
22
33
23
diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h
34
diff --git a/include/exec/memory.h b/include/exec/memory.h
24
index XXXXXXX..XXXXXXX 100644
35
index XXXXXXX..XXXXXXX 100644
25
--- a/include/hw/arm/omap.h
36
--- a/include/exec/memory.h
26
+++ b/include/hw/arm/omap.h
37
+++ b/include/exec/memory.h
27
@@ -XXX,XX +XXX,XX @@
38
@@ -XXX,XX +XXX,XX @@ extern bool global_dirty_log;
28
#include "exec/memory.h"
39
29
# define hw_omap_h        "omap.h"
40
typedef struct MemoryRegionOps MemoryRegionOps;
30
#include "hw/irq.h"
41
31
+#include "hw/input/tsc2xxx.h"
42
+struct ReservedRegion {
32
#include "target/arm/cpu-qom.h"
43
+ hwaddr low;
33
#include "qemu/log.h"
44
+ hwaddr high;
34
45
+ unsigned type;
35
@@ -XXX,XX +XXX,XX @@ qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s);
46
+};
36
void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler);
47
+
37
void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down);
48
typedef struct IOMMUTLBEntry IOMMUTLBEntry;
38
49
39
-struct uWireSlave {
50
/* See address_space_translate: bit 0 is read, bit 1 is write. */
40
- uint16_t (*receive)(void *opaque);
51
diff --git a/include/hw/qdev-properties.h b/include/hw/qdev-properties.h
41
- void (*send)(void *opaque, uint16_t data);
42
- void *opaque;
43
-};
44
struct omap_uwire_s;
45
void omap_uwire_attach(struct omap_uwire_s *s,
46
uWireSlave *slave, int chipselect);
47
diff --git a/include/hw/devices.h b/include/hw/devices.h
48
index XXXXXXX..XXXXXXX 100644
52
index XXXXXXX..XXXXXXX 100644
49
--- a/include/hw/devices.h
53
--- a/include/hw/qdev-properties.h
50
+++ b/include/hw/devices.h
54
+++ b/include/hw/qdev-properties.h
51
@@ -XXX,XX +XXX,XX @@
55
@@ -XXX,XX +XXX,XX @@ extern const PropertyInfo qdev_prop_string;
52
/* Devices that have nowhere better to go. */
56
extern const PropertyInfo qdev_prop_chr;
53
57
extern const PropertyInfo qdev_prop_tpm;
54
#include "hw/hw.h"
58
extern const PropertyInfo qdev_prop_macaddr;
55
-#include "ui/console.h"
59
+extern const PropertyInfo qdev_prop_reserved_region;
56
60
extern const PropertyInfo qdev_prop_on_off_auto;
57
/* smc91c111.c */
61
extern const PropertyInfo qdev_prop_multifd_compression;
58
void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
62
extern const PropertyInfo qdev_prop_losttickpolicy;
59
@@ -XXX,XX +XXX,XX @@ void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
63
@@ -XXX,XX +XXX,XX @@ extern const PropertyInfo qdev_prop_pcie_link_width;
60
/* lan9118.c */
64
DEFINE_PROP(_n, _s, _f, qdev_prop_drive_iothread, BlockBackend *)
61
void lan9118_init(NICInfo *, uint32_t, qemu_irq);
65
#define DEFINE_PROP_MACADDR(_n, _s, _f) \
62
66
DEFINE_PROP(_n, _s, _f, qdev_prop_macaddr, MACAddr)
63
-/* tsc210x.c */
67
+#define DEFINE_PROP_RESERVED_REGION(_n, _s, _f) \
64
-uWireSlave *tsc2102_init(qemu_irq pint);
68
+ DEFINE_PROP(_n, _s, _f, qdev_prop_reserved_region, ReservedRegion)
65
-uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav);
69
#define DEFINE_PROP_ON_OFF_AUTO(_n, _s, _f, _d) \
66
-I2SCodec *tsc210x_codec(uWireSlave *chip);
70
DEFINE_PROP_SIGNED(_n, _s, _f, _d, qdev_prop_on_off_auto, OnOffAuto)
67
-uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len);
71
#define DEFINE_PROP_MULTIFD_COMPRESSION(_n, _s, _f, _d) \
68
-void tsc210x_set_transform(uWireSlave *chip,
69
- MouseTransformInfo *info);
70
-void tsc210x_key_event(uWireSlave *chip, int key, int down);
71
-
72
-/* tsc2005.c */
73
-void *tsc2005_init(qemu_irq pintdav);
74
-uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len);
75
-void tsc2005_set_transform(void *opaque, MouseTransformInfo *info);
76
-
77
#endif
78
diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h
79
new file mode 100644
80
index XXXXXXX..XXXXXXX
81
--- /dev/null
82
+++ b/include/hw/input/tsc2xxx.h
83
@@ -XXX,XX +XXX,XX @@
84
+/*
85
+ * TI touchscreen controller
86
+ *
87
+ * Copyright (c) 2006 Andrzej Zaborowski
88
+ * Copyright (C) 2008 Nokia Corporation
89
+ *
90
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
91
+ * See the COPYING file in the top-level directory.
92
+ */
93
+
94
+#ifndef HW_INPUT_TSC2XXX_H
95
+#define HW_INPUT_TSC2XXX_H
96
+
97
+#include "hw/irq.h"
98
+#include "ui/console.h"
99
+
100
+typedef struct uWireSlave {
101
+ uint16_t (*receive)(void *opaque);
102
+ void (*send)(void *opaque, uint16_t data);
103
+ void *opaque;
104
+} uWireSlave;
105
+
106
+/* tsc210x.c */
107
+uWireSlave *tsc2102_init(qemu_irq pint);
108
+uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav);
109
+I2SCodec *tsc210x_codec(uWireSlave *chip);
110
+uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len);
111
+void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info);
112
+void tsc210x_key_event(uWireSlave *chip, int key, int down);
113
+
114
+/* tsc2005.c */
115
+void *tsc2005_init(qemu_irq pintdav);
116
+uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len);
117
+void tsc2005_set_transform(void *opaque, MouseTransformInfo *info);
118
+
119
+#endif
120
diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h
72
diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h
121
index XXXXXXX..XXXXXXX 100644
73
index XXXXXXX..XXXXXXX 100644
122
--- a/include/qemu/typedefs.h
74
--- a/include/qemu/typedefs.h
123
+++ b/include/qemu/typedefs.h
75
+++ b/include/qemu/typedefs.h
124
@@ -XXX,XX +XXX,XX @@ typedef struct RAMBlock RAMBlock;
76
@@ -XXX,XX +XXX,XX @@ typedef struct ISABus ISABus;
125
typedef struct Range Range;
77
typedef struct ISADevice ISADevice;
126
typedef struct SHPCDevice SHPCDevice;
78
typedef struct IsaDma IsaDma;
127
typedef struct SSIBus SSIBus;
79
typedef struct MACAddr MACAddr;
128
-typedef struct uWireSlave uWireSlave;
80
+typedef struct ReservedRegion ReservedRegion;
129
typedef struct VirtIODevice VirtIODevice;
81
typedef struct MachineClass MachineClass;
130
typedef struct Visitor Visitor;
82
typedef struct MachineState MachineState;
131
typedef void SaveStateHandler(QEMUFile *f, void *opaque);
83
typedef struct MemoryListener MemoryListener;
132
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
84
diff --git a/hw/core/qdev-properties.c b/hw/core/qdev-properties.c
133
index XXXXXXX..XXXXXXX 100644
85
index XXXXXXX..XXXXXXX 100644
134
--- a/hw/arm/nseries.c
86
--- a/hw/core/qdev-properties.c
135
+++ b/hw/arm/nseries.c
87
+++ b/hw/core/qdev-properties.c
136
@@ -XXX,XX +XXX,XX @@
88
@@ -XXX,XX +XXX,XX @@
137
#include "ui/console.h"
89
#include "chardev/char.h"
138
#include "hw/boards.h"
90
#include "qemu/uuid.h"
139
#include "hw/i2c/i2c.h"
91
#include "qemu/units.h"
140
-#include "hw/devices.h"
92
+#include "qemu/cutils.h"
141
#include "hw/display/blizzard.h"
93
142
+#include "hw/input/tsc2xxx.h"
94
void qdev_prop_set_after_realize(DeviceState *dev, const char *name,
143
#include "hw/misc/cbus.h"
95
Error **errp)
144
#include "hw/misc/tmp105.h"
96
@@ -XXX,XX +XXX,XX @@ const PropertyInfo qdev_prop_macaddr = {
145
#include "hw/block/flash.h"
97
.set = set_mac,
146
diff --git a/hw/arm/palm.c b/hw/arm/palm.c
98
};
147
index XXXXXXX..XXXXXXX 100644
99
148
--- a/hw/arm/palm.c
100
+/* --- Reserved Region --- */
149
+++ b/hw/arm/palm.c
101
+
150
@@ -XXX,XX +XXX,XX @@
102
+/*
151
#include "hw/arm/omap.h"
103
+ * Accepted syntax:
152
#include "hw/boards.h"
104
+ * <low address>:<high address>:<type>
153
#include "hw/arm/arm.h"
105
+ * where low/high addresses are uint64_t in hexadecimal
154
-#include "hw/devices.h"
106
+ * and type is a non-negative decimal integer
155
+#include "hw/input/tsc2xxx.h"
107
+ */
156
#include "hw/loader.h"
108
+static void get_reserved_region(Object *obj, Visitor *v, const char *name,
157
#include "exec/address-spaces.h"
109
+ void *opaque, Error **errp)
158
#include "cpu.h"
110
+{
159
diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c
111
+ DeviceState *dev = DEVICE(obj);
160
index XXXXXXX..XXXXXXX 100644
112
+ Property *prop = opaque;
161
--- a/hw/input/tsc2005.c
113
+ ReservedRegion *rr = qdev_get_prop_ptr(dev, prop);
162
+++ b/hw/input/tsc2005.c
114
+ char buffer[64];
163
@@ -XXX,XX +XXX,XX @@
115
+ char *p = buffer;
164
#include "hw/hw.h"
116
+ int rc;
165
#include "qemu/timer.h"
117
+
166
#include "ui/console.h"
118
+ rc = snprintf(buffer, sizeof(buffer), "0x%"PRIx64":0x%"PRIx64":%u",
167
-#include "hw/devices.h"
119
+ rr->low, rr->high, rr->type);
168
+#include "hw/input/tsc2xxx.h"
120
+ assert(rc < sizeof(buffer));
169
#include "trace.h"
121
+
170
122
+ visit_type_str(v, name, &p, errp);
171
#define TSC_CUT_RESOLUTION(value, p)    ((value) >> (16 - (p ? 12 : 10)))
123
+}
172
diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c
124
+
173
index XXXXXXX..XXXXXXX 100644
125
+static void set_reserved_region(Object *obj, Visitor *v, const char *name,
174
--- a/hw/input/tsc210x.c
126
+ void *opaque, Error **errp)
175
+++ b/hw/input/tsc210x.c
127
+{
176
@@ -XXX,XX +XXX,XX @@
128
+ DeviceState *dev = DEVICE(obj);
177
#include "audio/audio.h"
129
+ Property *prop = opaque;
178
#include "qemu/timer.h"
130
+ ReservedRegion *rr = qdev_get_prop_ptr(dev, prop);
179
#include "ui/console.h"
131
+ Error *local_err = NULL;
180
-#include "hw/arm/omap.h"    /* For I2SCodec and uWireSlave */
132
+ const char *endptr;
181
-#include "hw/devices.h"
133
+ char *str;
182
+#include "hw/arm/omap.h" /* For I2SCodec */
134
+ int ret;
183
+#include "hw/input/tsc2xxx.h"
135
+
184
136
+ if (dev->realized) {
185
#define TSC_DATA_REGISTERS_PAGE        0x0
137
+ qdev_prop_set_after_realize(dev, name, errp);
186
#define TSC_CONTROL_REGISTERS_PAGE    0x1
138
+ return;
187
diff --git a/MAINTAINERS b/MAINTAINERS
139
+ }
188
index XXXXXXX..XXXXXXX 100644
140
+
189
--- a/MAINTAINERS
141
+ visit_type_str(v, name, &str, &local_err);
190
+++ b/MAINTAINERS
142
+ if (local_err) {
191
@@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c
143
+ error_propagate(errp, local_err);
192
F: hw/misc/cbus.c
144
+ return;
193
F: hw/timer/twl92230.c
145
+ }
194
F: include/hw/display/blizzard.h
146
+
195
+F: include/hw/input/tsc2xxx.h
147
+ ret = qemu_strtou64(str, &endptr, 16, &rr->low);
196
F: include/hw/misc/cbus.h
148
+ if (ret) {
197
149
+ error_setg(errp, "start address of '%s'"
198
Palm
150
+ " must be a hexadecimal integer", name);
199
@@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org
151
+ goto out;
200
S: Odd Fixes
152
+ }
201
F: hw/arm/palm.c
153
+ if (*endptr != ':') {
202
F: hw/input/tsc210x.c
154
+ goto separator_error;
203
+F: include/hw/input/tsc2xxx.h
155
+ }
204
156
+
205
Raspberry Pi
157
+ ret = qemu_strtou64(endptr + 1, &endptr, 16, &rr->high);
206
M: Peter Maydell <peter.maydell@linaro.org>
158
+ if (ret) {
159
+ error_setg(errp, "end address of '%s'"
160
+ " must be a hexadecimal integer", name);
161
+ goto out;
162
+ }
163
+ if (*endptr != ':') {
164
+ goto separator_error;
165
+ }
166
+
167
+ ret = qemu_strtoui(endptr + 1, &endptr, 10, &rr->type);
168
+ if (ret) {
169
+ error_setg(errp, "type of '%s'"
170
+ " must be a non-negative decimal integer", name);
171
+ }
172
+ goto out;
173
+
174
+separator_error:
175
+ error_setg(errp, "reserved region fields must be separated with ':'");
176
+out:
177
+ g_free(str);
178
+ return;
179
+}
180
+
181
+const PropertyInfo qdev_prop_reserved_region = {
182
+ .name = "reserved_region",
183
+ .description = "Reserved Region, example: 0xFEE00000:0xFEEFFFFF:0",
184
+ .get = get_reserved_region,
185
+ .set = set_reserved_region,
186
+};
187
+
188
/* --- on/off/auto --- */
189
190
const PropertyInfo qdev_prop_on_off_auto = {
207
--
191
--
208
2.20.1
192
2.20.1
209
193
210
194
diff view generated by jsdifflib
1
From: Eric Auger <eric.auger@redhat.com>
1
From: Eric Auger <eric.auger@redhat.com>
2
2
3
The SMMUNotifierNode struct is not necessary and brings extra
3
This patch implements the PROBE request. At the moment,
4
complexity so let's remove it. We now directly track the SMMUDevices
4
only THE RESV_MEM property is handled. The first goal is
5
which have registered IOMMU MR notifiers.
5
to report iommu wide reserved regions such as the MSI regions
6
6
set by the machine code. On x86 this will be the IOAPIC MSI
7
This is inspired from the same transformation on intel-iommu
7
region, [0xFEE00000 - 0xFEEFFFFF], on ARM this may be the ITS
8
done in commit b4a4ba0d68f50f218ee3957b6638dbee32a5eeef
8
doorbell.
9
("intel-iommu: remove IntelIOMMUNotifierNode")
9
10
In the future we may introduce per device reserved regions.
11
This will be useful when protecting host assigned devices
12
which may expose their own reserved regions
10
13
11
Signed-off-by: Eric Auger <eric.auger@redhat.com>
14
Signed-off-by: Eric Auger <eric.auger@redhat.com>
12
Reviewed-by: Peter Xu <peterx@redhat.com>
15
Reviewed-by: Jean-Philippe Brucker <jean-philippe@linaro.org>
13
Message-id: 20190409160219.19026-1-eric.auger@redhat.com
16
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
17
Message-id: 20200629070404.10969-3-eric.auger@redhat.com
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
---
19
---
16
include/hw/arm/smmu-common.h | 8 ++------
20
include/hw/virtio/virtio-iommu.h | 2 +
17
hw/arm/smmu-common.c | 6 +++---
21
hw/virtio/virtio-iommu.c | 94 ++++++++++++++++++++++++++++++--
18
hw/arm/smmuv3.c | 28 +++++++---------------------
22
hw/virtio/trace-events | 1 +
19
3 files changed, 12 insertions(+), 30 deletions(-)
23
3 files changed, 93 insertions(+), 4 deletions(-)
20
24
21
diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h
25
diff --git a/include/hw/virtio/virtio-iommu.h b/include/hw/virtio/virtio-iommu.h
22
index XXXXXXX..XXXXXXX 100644
26
index XXXXXXX..XXXXXXX 100644
23
--- a/include/hw/arm/smmu-common.h
27
--- a/include/hw/virtio/virtio-iommu.h
24
+++ b/include/hw/arm/smmu-common.h
28
+++ b/include/hw/virtio/virtio-iommu.h
25
@@ -XXX,XX +XXX,XX @@ typedef struct SMMUDevice {
29
@@ -XXX,XX +XXX,XX @@ typedef struct VirtIOIOMMU {
26
AddressSpace as;
30
GHashTable *as_by_busptr;
27
uint32_t cfg_cache_hits;
31
IOMMUPciBus *iommu_pcibus_by_bus_num[PCI_BUS_MAX];
28
uint32_t cfg_cache_misses;
29
+ QLIST_ENTRY(SMMUDevice) next;
30
} SMMUDevice;
31
32
-typedef struct SMMUNotifierNode {
33
- SMMUDevice *sdev;
34
- QLIST_ENTRY(SMMUNotifierNode) next;
35
-} SMMUNotifierNode;
36
-
37
typedef struct SMMUPciBus {
38
PCIBus *bus;
39
SMMUDevice *pbdev[0]; /* Parent array is sparse, so dynamically alloc */
40
@@ -XXX,XX +XXX,XX @@ typedef struct SMMUState {
41
GHashTable *iotlb;
42
SMMUPciBus *smmu_pcibus_by_bus_num[SMMU_PCI_BUS_MAX];
43
PCIBus *pci_bus;
44
- QLIST_HEAD(, SMMUNotifierNode) notifiers_list;
45
+ QLIST_HEAD(, SMMUDevice) devices_with_notifiers;
46
uint8_t bus_num;
47
PCIBus *primary_bus;
32
PCIBus *primary_bus;
48
} SMMUState;
33
+ ReservedRegion *reserved_regions;
49
diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c
34
+ uint32_t nb_reserved_regions;
35
GTree *domains;
36
QemuMutex mutex;
37
GTree *endpoints;
38
diff --git a/hw/virtio/virtio-iommu.c b/hw/virtio/virtio-iommu.c
50
index XXXXXXX..XXXXXXX 100644
39
index XXXXXXX..XXXXXXX 100644
51
--- a/hw/arm/smmu-common.c
40
--- a/hw/virtio/virtio-iommu.c
52
+++ b/hw/arm/smmu-common.c
41
+++ b/hw/virtio/virtio-iommu.c
53
@@ -XXX,XX +XXX,XX @@ inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr)
42
@@ -XXX,XX +XXX,XX @@
54
/* Unmap all notifiers of all mr's */
43
55
void smmu_inv_notifiers_all(SMMUState *s)
44
/* Max size */
45
#define VIOMMU_DEFAULT_QUEUE_SIZE 256
46
+#define VIOMMU_PROBE_SIZE 512
47
48
typedef struct VirtIOIOMMUDomain {
49
uint32_t id;
50
@@ -XXX,XX +XXX,XX @@ static int virtio_iommu_unmap(VirtIOIOMMU *s,
51
return ret;
52
}
53
54
+static ssize_t virtio_iommu_fill_resv_mem_prop(VirtIOIOMMU *s, uint32_t ep,
55
+ uint8_t *buf, size_t free)
56
+{
57
+ struct virtio_iommu_probe_resv_mem prop = {};
58
+ size_t size = sizeof(prop), length = size - sizeof(prop.head), total;
59
+ int i;
60
+
61
+ total = size * s->nb_reserved_regions;
62
+
63
+ if (total > free) {
64
+ return -ENOSPC;
65
+ }
66
+
67
+ for (i = 0; i < s->nb_reserved_regions; i++) {
68
+ unsigned subtype = s->reserved_regions[i].type;
69
+
70
+ assert(subtype == VIRTIO_IOMMU_RESV_MEM_T_RESERVED ||
71
+ subtype == VIRTIO_IOMMU_RESV_MEM_T_MSI);
72
+ prop.head.type = cpu_to_le16(VIRTIO_IOMMU_PROBE_T_RESV_MEM);
73
+ prop.head.length = cpu_to_le16(length);
74
+ prop.subtype = subtype;
75
+ prop.start = cpu_to_le64(s->reserved_regions[i].low);
76
+ prop.end = cpu_to_le64(s->reserved_regions[i].high);
77
+
78
+ memcpy(buf, &prop, size);
79
+
80
+ trace_virtio_iommu_fill_resv_property(ep, prop.subtype,
81
+ prop.start, prop.end);
82
+ buf += size;
83
+ }
84
+ return total;
85
+}
86
+
87
+/**
88
+ * virtio_iommu_probe - Fill the probe request buffer with
89
+ * the properties the device is able to return
90
+ */
91
+static int virtio_iommu_probe(VirtIOIOMMU *s,
92
+ struct virtio_iommu_req_probe *req,
93
+ uint8_t *buf)
94
+{
95
+ uint32_t ep_id = le32_to_cpu(req->endpoint);
96
+ size_t free = VIOMMU_PROBE_SIZE;
97
+ ssize_t count;
98
+
99
+ if (!virtio_iommu_mr(s, ep_id)) {
100
+ return VIRTIO_IOMMU_S_NOENT;
101
+ }
102
+
103
+ count = virtio_iommu_fill_resv_mem_prop(s, ep_id, buf, free);
104
+ if (count < 0) {
105
+ return VIRTIO_IOMMU_S_INVAL;
106
+ }
107
+ buf += count;
108
+ free -= count;
109
+
110
+ return VIRTIO_IOMMU_S_OK;
111
+}
112
+
113
static int virtio_iommu_iov_to_req(struct iovec *iov,
114
unsigned int iov_cnt,
115
void *req, size_t req_sz)
116
@@ -XXX,XX +XXX,XX @@ virtio_iommu_handle_req(detach)
117
virtio_iommu_handle_req(map)
118
virtio_iommu_handle_req(unmap)
119
120
+static int virtio_iommu_handle_probe(VirtIOIOMMU *s,
121
+ struct iovec *iov,
122
+ unsigned int iov_cnt,
123
+ uint8_t *buf)
124
+{
125
+ struct virtio_iommu_req_probe req;
126
+ int ret = virtio_iommu_iov_to_req(iov, iov_cnt, &req, sizeof(req));
127
+
128
+ return ret ? ret : virtio_iommu_probe(s, &req, buf);
129
+}
130
+
131
static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq)
56
{
132
{
57
- SMMUNotifierNode *node;
133
VirtIOIOMMU *s = VIRTIO_IOMMU(vdev);
58
+ SMMUDevice *sdev;
134
struct virtio_iommu_req_head head;
59
135
struct virtio_iommu_req_tail tail = {};
60
- QLIST_FOREACH(node, &s->notifiers_list, next) {
136
+ size_t output_size = sizeof(tail), sz;
61
- smmu_inv_notifiers_mr(&node->sdev->iommu);
137
VirtQueueElement *elem;
62
+ QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) {
138
unsigned int iov_cnt;
63
+ smmu_inv_notifiers_mr(&sdev->iommu);
139
struct iovec *iov;
140
- size_t sz;
141
+ void *buf = NULL;
142
143
for (;;) {
144
elem = virtqueue_pop(vq, sizeof(VirtQueueElement));
145
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq)
146
case VIRTIO_IOMMU_T_UNMAP:
147
tail.status = virtio_iommu_handle_unmap(s, iov, iov_cnt);
148
break;
149
+ case VIRTIO_IOMMU_T_PROBE:
150
+ {
151
+ struct virtio_iommu_req_tail *ptail;
152
+
153
+ output_size = s->config.probe_size + sizeof(tail);
154
+ buf = g_malloc0(output_size);
155
+
156
+ ptail = (struct virtio_iommu_req_tail *)
157
+ (buf + s->config.probe_size);
158
+ ptail->status = virtio_iommu_handle_probe(s, iov, iov_cnt, buf);
159
+ }
160
default:
161
tail.status = VIRTIO_IOMMU_S_UNSUPP;
162
}
163
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq)
164
165
out:
166
sz = iov_from_buf(elem->in_sg, elem->in_num, 0,
167
- &tail, sizeof(tail));
168
- assert(sz == sizeof(tail));
169
+ buf ? buf : &tail, output_size);
170
+ assert(sz == output_size);
171
172
- virtqueue_push(vq, elem, sizeof(tail));
173
+ virtqueue_push(vq, elem, sz);
174
virtio_notify(vdev, vq);
175
g_free(elem);
176
+ g_free(buf);
64
}
177
}
65
}
178
}
66
179
67
diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c
180
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_device_realize(DeviceState *dev, Error **errp)
181
s->config.page_size_mask = TARGET_PAGE_MASK;
182
s->config.input_range.end = -1UL;
183
s->config.domain_range.end = 32;
184
+ s->config.probe_size = VIOMMU_PROBE_SIZE;
185
186
virtio_add_feature(&s->features, VIRTIO_RING_F_EVENT_IDX);
187
virtio_add_feature(&s->features, VIRTIO_RING_F_INDIRECT_DESC);
188
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_device_realize(DeviceState *dev, Error **errp)
189
virtio_add_feature(&s->features, VIRTIO_IOMMU_F_MAP_UNMAP);
190
virtio_add_feature(&s->features, VIRTIO_IOMMU_F_BYPASS);
191
virtio_add_feature(&s->features, VIRTIO_IOMMU_F_MMIO);
192
+ virtio_add_feature(&s->features, VIRTIO_IOMMU_F_PROBE);
193
194
qemu_mutex_init(&s->mutex);
195
196
diff --git a/hw/virtio/trace-events b/hw/virtio/trace-events
68
index XXXXXXX..XXXXXXX 100644
197
index XXXXXXX..XXXXXXX 100644
69
--- a/hw/arm/smmuv3.c
198
--- a/hw/virtio/trace-events
70
+++ b/hw/arm/smmuv3.c
199
+++ b/hw/virtio/trace-events
71
@@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_iova(IOMMUMemoryRegion *mr,
200
@@ -XXX,XX +XXX,XX @@ virtio_iommu_get_domain(uint32_t domain_id) "Alloc domain=%d"
72
/* invalidate an asid/iova tuple in all mr's */
201
virtio_iommu_put_domain(uint32_t domain_id) "Free domain=%d"
73
static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova)
202
virtio_iommu_translate_out(uint64_t virt_addr, uint64_t phys_addr, uint32_t sid) "0x%"PRIx64" -> 0x%"PRIx64 " for sid=%d"
74
{
203
virtio_iommu_report_fault(uint8_t reason, uint32_t flags, uint32_t endpoint, uint64_t addr) "FAULT reason=%d flags=%d endpoint=%d address =0x%"PRIx64
75
- SMMUNotifierNode *node;
204
+virtio_iommu_fill_resv_property(uint32_t devid, uint8_t subtype, uint64_t start, uint64_t end) "dev= %d, type=%d start=0x%"PRIx64" end=0x%"PRIx64
76
+ SMMUDevice *sdev;
77
78
- QLIST_FOREACH(node, &s->notifiers_list, next) {
79
- IOMMUMemoryRegion *mr = &node->sdev->iommu;
80
+ QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) {
81
+ IOMMUMemoryRegion *mr = &sdev->iommu;
82
IOMMUNotifier *n;
83
84
trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova);
85
@@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu,
86
SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu);
87
SMMUv3State *s3 = sdev->smmu;
88
SMMUState *s = &(s3->smmu_state);
89
- SMMUNotifierNode *node = NULL;
90
- SMMUNotifierNode *next_node = NULL;
91
92
if (new & IOMMU_NOTIFIER_MAP) {
93
int bus_num = pci_bus_num(sdev->bus);
94
@@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu,
95
96
if (old == IOMMU_NOTIFIER_NONE) {
97
trace_smmuv3_notify_flag_add(iommu->parent_obj.name);
98
- node = g_malloc0(sizeof(*node));
99
- node->sdev = sdev;
100
- QLIST_INSERT_HEAD(&s->notifiers_list, node, next);
101
- return;
102
- }
103
-
104
- /* update notifier node with new flags */
105
- QLIST_FOREACH_SAFE(node, &s->notifiers_list, next, next_node) {
106
- if (node->sdev == sdev) {
107
- if (new == IOMMU_NOTIFIER_NONE) {
108
- trace_smmuv3_notify_flag_del(iommu->parent_obj.name);
109
- QLIST_REMOVE(node, next);
110
- g_free(node);
111
- }
112
- return;
113
- }
114
+ QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next);
115
+ } else if (new == IOMMU_NOTIFIER_NONE) {
116
+ trace_smmuv3_notify_flag_del(iommu->parent_obj.name);
117
+ QLIST_REMOVE(sdev, next);
118
}
119
}
120
121
--
205
--
122
2.20.1
206
2.20.1
123
207
124
208
diff view generated by jsdifflib
1
Handle floating point registers in exception return.
1
From: Eric Auger <eric.auger@redhat.com>
2
This corresponds to pseudocode functions ValidateExceptionReturn(),
3
ExceptionReturn(), PopStack() and ConsumeExcStackFrame().
4
2
3
When translating an address we need to check if it belongs to
4
a reserved virtual address range. If it does, there are 2 cases:
5
6
- it belongs to a RESERVED region: the guest should neither use
7
this address in a MAP not instruct the end-point to DMA on
8
them. We report an error
9
10
- It belongs to an MSI region: we bypass the translation.
11
12
Signed-off-by: Eric Auger <eric.auger@redhat.com>
13
Reviewed-by: Peter Xu <peterx@redhat.com>
14
Reviewed-by: Jean-Philippe Brucker <jean-philippe@linaro.org>
15
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
16
Message-id: 20200629070404.10969-4-eric.auger@redhat.com
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20190416125744.27770-16-peter.maydell@linaro.org
8
---
18
---
9
target/arm/helper.c | 142 +++++++++++++++++++++++++++++++++++++++++++-
19
hw/virtio/virtio-iommu.c | 20 ++++++++++++++++++++
10
1 file changed, 141 insertions(+), 1 deletion(-)
20
1 file changed, 20 insertions(+)
11
21
12
diff --git a/target/arm/helper.c b/target/arm/helper.c
22
diff --git a/hw/virtio/virtio-iommu.c b/hw/virtio/virtio-iommu.c
13
index XXXXXXX..XXXXXXX 100644
23
index XXXXXXX..XXXXXXX 100644
14
--- a/target/arm/helper.c
24
--- a/hw/virtio/virtio-iommu.c
15
+++ b/target/arm/helper.c
25
+++ b/hw/virtio/virtio-iommu.c
16
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
26
@@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry virtio_iommu_translate(IOMMUMemoryRegion *mr, hwaddr addr,
17
bool rettobase = false;
27
uint32_t sid, flags;
18
bool exc_secure = false;
28
bool bypass_allowed;
19
bool return_to_secure;
29
bool found;
20
+ bool ftype;
30
+ int i;
21
+ bool restore_s16_s31;
31
22
32
interval.low = addr;
23
/* If we're not in Handler mode then jumps to magic exception-exit
33
interval.high = addr + 1;
24
* addresses don't have magic behaviour. However for the v8M
34
@@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry virtio_iommu_translate(IOMMUMemoryRegion *mr, hwaddr addr,
25
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
35
goto unlock;
26
excret);
27
}
36
}
28
37
29
+ ftype = excret & R_V7M_EXCRET_FTYPE_MASK;
38
+ for (i = 0; i < s->nb_reserved_regions; i++) {
39
+ ReservedRegion *reg = &s->reserved_regions[i];
30
+
40
+
31
+ if (!arm_feature(env, ARM_FEATURE_VFP) && !ftype) {
41
+ if (addr >= reg->low && addr <= reg->high) {
32
+ qemu_log_mask(LOG_GUEST_ERROR, "M profile: zero FTYPE in exception "
42
+ switch (reg->type) {
33
+ "exit PC value 0x%" PRIx32 " is UNPREDICTABLE "
43
+ case VIRTIO_IOMMU_RESV_MEM_T_MSI:
34
+ "if FPU not present\n",
44
+ entry.perm = flag;
35
+ excret);
45
+ break;
36
+ ftype = true;
46
+ case VIRTIO_IOMMU_RESV_MEM_T_RESERVED:
37
+ }
47
+ default:
38
+
48
+ virtio_iommu_report_fault(s, VIRTIO_IOMMU_FAULT_R_MAPPING,
39
if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
49
+ VIRTIO_IOMMU_FAULT_F_ADDRESS,
40
/* EXC_RETURN.ES validation check (R_SMFL). We must do this before
50
+ sid, addr);
41
* we pick which FAULTMASK to clear.
51
+ break;
42
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
43
*/
44
write_v7m_control_spsel_for_secstate(env, return_to_sp_process, exc_secure);
45
46
+ /*
47
+ * Clear scratch FP values left in caller saved registers; this
48
+ * must happen before any kind of tail chaining.
49
+ */
50
+ if ((env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_CLRONRET_MASK) &&
51
+ (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) {
52
+ if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) {
53
+ env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK;
54
+ armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
55
+ qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing "
56
+ "stackframe: error during lazy state deactivation\n");
57
+ v7m_exception_taken(cpu, excret, true, false);
58
+ return;
59
+ } else {
60
+ /* Clear s0..s15 and FPSCR */
61
+ int i;
62
+
63
+ for (i = 0; i < 16; i += 2) {
64
+ *aa32_vfp_dreg(env, i / 2) = 0;
65
+ }
52
+ }
66
+ vfp_set_fpscr(env, 0);
53
+ goto unlock;
67
+ }
54
+ }
68
+ }
55
+ }
69
+
56
+
70
if (sfault) {
57
if (!ep->domain) {
71
env->v7m.sfsr |= R_V7M_SFSR_INVER_MASK;
58
if (!bypass_allowed) {
72
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
59
error_report_once("%s %02x:%02x.%01x not attached to any domain",
73
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
74
}
75
}
76
77
+ if (!ftype) {
78
+ /* FP present and we need to handle it */
79
+ if (!return_to_secure &&
80
+ (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK)) {
81
+ armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
82
+ env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK;
83
+ qemu_log_mask(CPU_LOG_INT,
84
+ "...taking SecureFault on existing stackframe: "
85
+ "Secure LSPACT set but exception return is "
86
+ "not to secure state\n");
87
+ v7m_exception_taken(cpu, excret, true, false);
88
+ return;
89
+ }
90
+
91
+ restore_s16_s31 = return_to_secure &&
92
+ (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK);
93
+
94
+ if (env->v7m.fpccr[return_to_secure] & R_V7M_FPCCR_LSPACT_MASK) {
95
+ /* State in FPU is still valid, just clear LSPACT */
96
+ env->v7m.fpccr[return_to_secure] &= ~R_V7M_FPCCR_LSPACT_MASK;
97
+ } else {
98
+ int i;
99
+ uint32_t fpscr;
100
+ bool cpacr_pass, nsacr_pass;
101
+
102
+ cpacr_pass = v7m_cpacr_pass(env, return_to_secure,
103
+ return_to_priv);
104
+ nsacr_pass = return_to_secure ||
105
+ extract32(env->v7m.nsacr, 10, 1);
106
+
107
+ if (!cpacr_pass) {
108
+ armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE,
109
+ return_to_secure);
110
+ env->v7m.cfsr[return_to_secure] |= R_V7M_CFSR_NOCP_MASK;
111
+ qemu_log_mask(CPU_LOG_INT,
112
+ "...taking UsageFault on existing "
113
+ "stackframe: CPACR.CP10 prevents unstacking "
114
+ "FP regs\n");
115
+ v7m_exception_taken(cpu, excret, true, false);
116
+ return;
117
+ } else if (!nsacr_pass) {
118
+ armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, true);
119
+ env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_INVPC_MASK;
120
+ qemu_log_mask(CPU_LOG_INT,
121
+ "...taking Secure UsageFault on existing "
122
+ "stackframe: NSACR.CP10 prevents unstacking "
123
+ "FP regs\n");
124
+ v7m_exception_taken(cpu, excret, true, false);
125
+ return;
126
+ }
127
+
128
+ for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) {
129
+ uint32_t slo, shi;
130
+ uint64_t dn;
131
+ uint32_t faddr = frameptr + 0x20 + 4 * i;
132
+
133
+ if (i >= 16) {
134
+ faddr += 8; /* Skip the slot for the FPSCR */
135
+ }
136
+
137
+ pop_ok = pop_ok &&
138
+ v7m_stack_read(cpu, &slo, faddr, mmu_idx) &&
139
+ v7m_stack_read(cpu, &shi, faddr + 4, mmu_idx);
140
+
141
+ if (!pop_ok) {
142
+ break;
143
+ }
144
+
145
+ dn = (uint64_t)shi << 32 | slo;
146
+ *aa32_vfp_dreg(env, i / 2) = dn;
147
+ }
148
+ pop_ok = pop_ok &&
149
+ v7m_stack_read(cpu, &fpscr, frameptr + 0x60, mmu_idx);
150
+ if (pop_ok) {
151
+ vfp_set_fpscr(env, fpscr);
152
+ }
153
+ if (!pop_ok) {
154
+ /*
155
+ * These regs are 0 if security extension present;
156
+ * otherwise merely UNKNOWN. We zero always.
157
+ */
158
+ for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) {
159
+ *aa32_vfp_dreg(env, i / 2) = 0;
160
+ }
161
+ vfp_set_fpscr(env, 0);
162
+ }
163
+ }
164
+ }
165
+ env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S],
166
+ V7M_CONTROL, FPCA, !ftype);
167
+
168
/* Commit to consuming the stack frame */
169
frameptr += 0x20;
170
+ if (!ftype) {
171
+ frameptr += 0x48;
172
+ if (restore_s16_s31) {
173
+ frameptr += 0x40;
174
+ }
175
+ }
176
/* Undo stack alignment (the SPREALIGN bit indicates that the original
177
* pre-exception SP was not 8-aligned and we added a padding word to
178
* align it, so we undo this by ORing in the bit that increases it
179
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
180
*frame_sp_p = frameptr;
181
}
182
/* This xpsr_write() will invalidate frame_sp_p as it may switch stack */
183
- xpsr_write(env, xpsr, ~XPSR_SPREALIGN);
184
+ xpsr_write(env, xpsr, ~(XPSR_SPREALIGN | XPSR_SFPA));
185
+
186
+ if (env->v7m.secure) {
187
+ bool sfpa = xpsr & XPSR_SFPA;
188
+
189
+ env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S],
190
+ V7M_CONTROL, SFPA, sfpa);
191
+ }
192
193
/* The restored xPSR exception field will be zero if we're
194
* resuming in Thread mode. If that doesn't match what the
195
--
60
--
196
2.20.1
61
2.20.1
197
62
198
63
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Eric Auger <eric.auger@redhat.com>
2
2
3
This commit finally deletes "hw/devices.h".
3
The machine may need to pass reserved regions to the
4
virtio-iommu-pci device (such as the MSI window on x86
5
or the MSI doorbells on ARM).
4
6
5
Reviewed-by: Markus Armbruster <armbru@redhat.com>
7
So let's add an array of Interval properties.
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
8
7
Message-id: 20190412165416.7977-13-philmd@redhat.com
9
Note: if some reserved regions are already set by the
10
machine code - which should be the case in general -,
11
the length of the property array is already set and
12
prevents the end-user from modifying them. For example,
13
attempting to use:
14
15
-device virtio-iommu-pci,\
16
len-reserved-regions=1,reserved-regions[0]=0xfee00000:0xfeefffff:1
17
18
would result in the following error message:
19
20
qemu-system-aarch64: -device virtio-iommu-pci,addr=0xa,
21
len-reserved-regions=1,reserved-regions[0]=0xfee00000:0xfeefffff:1:
22
array size property len-reserved-regions may not be set more than once
23
24
Otherwise, for example, adding two reserved regions is achieved
25
using the following options:
26
27
-device virtio-iommu-pci,addr=0xa,len-reserved-regions=2,\
28
reserved-regions[0]=0xfee00000:0xfeefffff:1,\
29
reserved-regions[1]=0x1000000:100ffff:1
30
31
Signed-off-by: Eric Auger <eric.auger@redhat.com>
32
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
33
Reviewed-by: Jean-Philippe Brucker <jean-philippe@linaro.org>
34
Reviewed-by: Peter Xu <peterx@redhat.com>
35
Message-id: 20200629070404.10969-5-eric.auger@redhat.com
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
36
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
37
---
10
include/hw/devices.h | 11 -----------
38
hw/virtio/virtio-iommu-pci.c | 11 +++++++++++
11
include/hw/net/smc91c111.h | 19 +++++++++++++++++++
39
1 file changed, 11 insertions(+)
12
hw/arm/gumstix.c | 2 +-
13
hw/arm/integratorcp.c | 2 +-
14
hw/arm/mainstone.c | 2 +-
15
hw/arm/realview.c | 2 +-
16
hw/arm/versatilepb.c | 2 +-
17
hw/net/smc91c111.c | 2 +-
18
8 files changed, 25 insertions(+), 17 deletions(-)
19
delete mode 100644 include/hw/devices.h
20
create mode 100644 include/hw/net/smc91c111.h
21
40
22
diff --git a/include/hw/devices.h b/include/hw/devices.h
41
diff --git a/hw/virtio/virtio-iommu-pci.c b/hw/virtio/virtio-iommu-pci.c
23
deleted file mode 100644
24
index XXXXXXX..XXXXXXX
25
--- a/include/hw/devices.h
26
+++ /dev/null
27
@@ -XXX,XX +XXX,XX @@
28
-#ifndef QEMU_DEVICES_H
29
-#define QEMU_DEVICES_H
30
-
31
-/* Devices that have nowhere better to go. */
32
-
33
-#include "hw/hw.h"
34
-
35
-/* smc91c111.c */
36
-void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
37
-
38
-#endif
39
diff --git a/include/hw/net/smc91c111.h b/include/hw/net/smc91c111.h
40
new file mode 100644
41
index XXXXXXX..XXXXXXX
42
--- /dev/null
43
+++ b/include/hw/net/smc91c111.h
44
@@ -XXX,XX +XXX,XX @@
45
+/*
46
+ * SMSC 91C111 Ethernet interface emulation
47
+ *
48
+ * Copyright (c) 2005 CodeSourcery, LLC.
49
+ * Written by Paul Brook
50
+ *
51
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
52
+ * See the COPYING file in the top-level directory.
53
+ */
54
+
55
+#ifndef HW_NET_SMC91C111_H
56
+#define HW_NET_SMC91C111_H
57
+
58
+#include "hw/irq.h"
59
+#include "net/net.h"
60
+
61
+void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
62
+
63
+#endif
64
diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c
65
index XXXXXXX..XXXXXXX 100644
42
index XXXXXXX..XXXXXXX 100644
66
--- a/hw/arm/gumstix.c
43
--- a/hw/virtio/virtio-iommu-pci.c
67
+++ b/hw/arm/gumstix.c
44
+++ b/hw/virtio/virtio-iommu-pci.c
68
@@ -XXX,XX +XXX,XX @@
45
@@ -XXX,XX +XXX,XX @@ struct VirtIOIOMMUPCI {
69
#include "hw/arm/pxa.h"
46
70
#include "net/net.h"
47
static Property virtio_iommu_pci_properties[] = {
71
#include "hw/block/flash.h"
48
DEFINE_PROP_UINT32("class", VirtIOPCIProxy, class_code, 0),
72
-#include "hw/devices.h"
49
+ DEFINE_PROP_ARRAY("reserved-regions", VirtIOIOMMUPCI,
73
+#include "hw/net/smc91c111.h"
50
+ vdev.nb_reserved_regions, vdev.reserved_regions,
74
#include "hw/boards.h"
51
+ qdev_prop_reserved_region, ReservedRegion),
75
#include "exec/address-spaces.h"
52
DEFINE_PROP_END_OF_LIST(),
76
#include "sysemu/qtest.h"
53
};
77
diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c
54
78
index XXXXXXX..XXXXXXX 100644
55
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_pci_realize(VirtIOPCIProxy *vpci_dev, Error **errp)
79
--- a/hw/arm/integratorcp.c
56
{
80
+++ b/hw/arm/integratorcp.c
57
VirtIOIOMMUPCI *dev = VIRTIO_IOMMU_PCI(vpci_dev);
81
@@ -XXX,XX +XXX,XX @@
58
DeviceState *vdev = DEVICE(&dev->vdev);
82
#include "qemu-common.h"
59
+ VirtIOIOMMU *s = VIRTIO_IOMMU(vdev);
83
#include "cpu.h"
60
84
#include "hw/sysbus.h"
61
if (!qdev_get_machine_hotplug_handler(DEVICE(vpci_dev))) {
85
-#include "hw/devices.h"
62
MachineClass *mc = MACHINE_GET_CLASS(qdev_get_machine());
86
#include "hw/boards.h"
63
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_pci_realize(VirtIOPCIProxy *vpci_dev, Error **errp)
87
#include "hw/arm/arm.h"
64
"-no-acpi\n");
88
#include "hw/misc/arm_integrator_debug.h"
65
return;
89
+#include "hw/net/smc91c111.h"
66
}
90
#include "net/net.h"
67
+ for (int i = 0; i < s->nb_reserved_regions; i++) {
91
#include "exec/address-spaces.h"
68
+ if (s->reserved_regions[i].type != VIRTIO_IOMMU_RESV_MEM_T_RESERVED &&
92
#include "sysemu/sysemu.h"
69
+ s->reserved_regions[i].type != VIRTIO_IOMMU_RESV_MEM_T_MSI) {
93
diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c
70
+ error_setg(errp, "reserved region %d has an invalid type", i);
94
index XXXXXXX..XXXXXXX 100644
71
+ error_append_hint(errp, "Valid values are 0 and 1\n");
95
--- a/hw/arm/mainstone.c
72
+ }
96
+++ b/hw/arm/mainstone.c
73
+ }
97
@@ -XXX,XX +XXX,XX @@
74
object_property_set_link(OBJECT(dev),
98
#include "hw/arm/pxa.h"
75
OBJECT(pci_get_bus(&vpci_dev->pci_dev)),
99
#include "hw/arm/arm.h"
76
"primary-bus", &error_abort);
100
#include "net/net.h"
101
-#include "hw/devices.h"
102
+#include "hw/net/smc91c111.h"
103
#include "hw/boards.h"
104
#include "hw/block/flash.h"
105
#include "hw/sysbus.h"
106
diff --git a/hw/arm/realview.c b/hw/arm/realview.c
107
index XXXXXXX..XXXXXXX 100644
108
--- a/hw/arm/realview.c
109
+++ b/hw/arm/realview.c
110
@@ -XXX,XX +XXX,XX @@
111
#include "hw/sysbus.h"
112
#include "hw/arm/arm.h"
113
#include "hw/arm/primecell.h"
114
-#include "hw/devices.h"
115
#include "hw/net/lan9118.h"
116
+#include "hw/net/smc91c111.h"
117
#include "hw/pci/pci.h"
118
#include "net/net.h"
119
#include "sysemu/sysemu.h"
120
diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c
121
index XXXXXXX..XXXXXXX 100644
122
--- a/hw/arm/versatilepb.c
123
+++ b/hw/arm/versatilepb.c
124
@@ -XXX,XX +XXX,XX @@
125
#include "cpu.h"
126
#include "hw/sysbus.h"
127
#include "hw/arm/arm.h"
128
-#include "hw/devices.h"
129
+#include "hw/net/smc91c111.h"
130
#include "net/net.h"
131
#include "sysemu/sysemu.h"
132
#include "hw/pci/pci.h"
133
diff --git a/hw/net/smc91c111.c b/hw/net/smc91c111.c
134
index XXXXXXX..XXXXXXX 100644
135
--- a/hw/net/smc91c111.c
136
+++ b/hw/net/smc91c111.c
137
@@ -XXX,XX +XXX,XX @@
138
#include "qemu/osdep.h"
139
#include "hw/sysbus.h"
140
#include "net/net.h"
141
-#include "hw/devices.h"
142
+#include "hw/net/smc91c111.h"
143
#include "qemu/log.h"
144
/* For crc32 */
145
#include <zlib.h>
146
--
77
--
147
2.20.1
78
2.20.1
148
79
149
80
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Eric Auger <eric.auger@redhat.com>
2
2
3
No code used the tc6393xb_gpio_in_get() and tc6393xb_gpio_out_set()
3
At the moment the virtio-iommu translates MSI transactions.
4
functions since their introduction in commit 88d2c950b002. Time to
4
This behavior is inherited from ARM SMMU. The virt machine
5
remove them.
5
code knows where the guest MSI doorbells are so we can easily
6
declare those regions as VIRTIO_IOMMU_RESV_MEM_T_MSI. With that
7
setting the guest will not map MSIs through the IOMMU and those
8
transactions will be simply bypassed.
6
9
7
Suggested-by: Markus Armbruster <armbru@redhat.com>
10
Depending on which MSI controller is in use (ITS or GICV2M),
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
11
we declare either:
9
Message-id: 20190412165416.7977-4-philmd@redhat.com
12
- the ITS interrupt translation space (ITS_base + 0x10000),
13
containing the GITS_TRANSLATOR or
14
- The GICV2M single frame, containing the MSI_SETSP_NS register.
15
16
Signed-off-by: Eric Auger <eric.auger@redhat.com>
17
Message-id: 20200629070404.10969-6-eric.auger@redhat.com
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
18
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
20
---
13
include/hw/devices.h | 3 ---
21
include/hw/arm/virt.h | 7 +++++++
14
hw/display/tc6393xb.c | 16 ----------------
22
hw/arm/virt.c | 30 ++++++++++++++++++++++++++++++
15
2 files changed, 19 deletions(-)
23
2 files changed, 37 insertions(+)
16
24
17
diff --git a/include/hw/devices.h b/include/hw/devices.h
25
diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h
18
index XXXXXXX..XXXXXXX 100644
26
index XXXXXXX..XXXXXXX 100644
19
--- a/include/hw/devices.h
27
--- a/include/hw/arm/virt.h
20
+++ b/include/hw/devices.h
28
+++ b/include/hw/arm/virt.h
21
@@ -XXX,XX +XXX,XX @@ void retu_key_event(void *retu, int state);
29
@@ -XXX,XX +XXX,XX @@ typedef enum VirtIOMMUType {
22
typedef struct TC6393xbState TC6393xbState;
30
VIRT_IOMMU_VIRTIO,
23
TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem,
31
} VirtIOMMUType;
24
uint32_t base, qemu_irq irq);
32
25
-void tc6393xb_gpio_out_set(TC6393xbState *s, int line,
33
+typedef enum VirtMSIControllerType {
26
- qemu_irq handler);
34
+ VIRT_MSI_CTRL_NONE,
27
-qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s);
35
+ VIRT_MSI_CTRL_GICV2M,
28
qemu_irq tc6393xb_l3v_get(TC6393xbState *s);
36
+ VIRT_MSI_CTRL_ITS,
29
37
+} VirtMSIControllerType;
30
#endif
38
+
31
diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c
39
typedef enum VirtGICType {
40
VIRT_GIC_VERSION_MAX,
41
VIRT_GIC_VERSION_HOST,
42
@@ -XXX,XX +XXX,XX @@ typedef struct {
43
OnOffAuto acpi;
44
VirtGICType gic_version;
45
VirtIOMMUType iommu;
46
+ VirtMSIControllerType msi_controller;
47
uint16_t virtio_iommu_bdf;
48
struct arm_boot_info bootinfo;
49
MemMapEntry *memmap;
50
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
32
index XXXXXXX..XXXXXXX 100644
51
index XXXXXXX..XXXXXXX 100644
33
--- a/hw/display/tc6393xb.c
52
--- a/hw/arm/virt.c
34
+++ b/hw/display/tc6393xb.c
53
+++ b/hw/arm/virt.c
35
@@ -XXX,XX +XXX,XX @@ struct TC6393xbState {
54
@@ -XXX,XX +XXX,XX @@ static void create_its(VirtMachineState *vms)
36
blanked : 1;
55
sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, vms->memmap[VIRT_GIC_ITS].base);
37
};
56
38
57
fdt_add_its_gic_node(vms);
39
-qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s)
58
+ vms->msi_controller = VIRT_MSI_CTRL_ITS;
40
-{
59
}
41
- return s->gpio_in;
60
42
-}
61
static void create_v2m(VirtMachineState *vms)
43
-
62
@@ -XXX,XX +XXX,XX @@ static void create_v2m(VirtMachineState *vms)
44
static void tc6393xb_gpio_set(void *opaque, int line, int level)
63
}
64
65
fdt_add_v2m_gic_node(vms);
66
+ vms->msi_controller = VIRT_MSI_CTRL_GICV2M;
67
}
68
69
static void create_gic(VirtMachineState *vms)
70
@@ -XXX,XX +XXX,XX @@ out:
71
static void virt_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev,
72
DeviceState *dev, Error **errp)
45
{
73
{
46
// TC6393xbState *s = opaque;
74
+ VirtMachineState *vms = VIRT_MACHINE(hotplug_dev);
47
@@ -XXX,XX +XXX,XX @@ static void tc6393xb_gpio_set(void *opaque, int line, int level)
75
+
48
// FIXME: how does the chip reflect the GPIO input level change?
76
if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
77
virt_memory_pre_plug(hotplug_dev, dev, errp);
78
+ } else if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) {
79
+ hwaddr db_start = 0, db_end = 0;
80
+ char *resv_prop_str;
81
+
82
+ switch (vms->msi_controller) {
83
+ case VIRT_MSI_CTRL_NONE:
84
+ return;
85
+ case VIRT_MSI_CTRL_ITS:
86
+ /* GITS_TRANSLATER page */
87
+ db_start = base_memmap[VIRT_GIC_ITS].base + 0x10000;
88
+ db_end = base_memmap[VIRT_GIC_ITS].base +
89
+ base_memmap[VIRT_GIC_ITS].size - 1;
90
+ break;
91
+ case VIRT_MSI_CTRL_GICV2M:
92
+ /* MSI_SETSPI_NS page */
93
+ db_start = base_memmap[VIRT_GIC_V2M].base;
94
+ db_end = db_start + base_memmap[VIRT_GIC_V2M].size - 1;
95
+ break;
96
+ }
97
+ resv_prop_str = g_strdup_printf("0x%"PRIx64":0x%"PRIx64":%u",
98
+ db_start, db_end,
99
+ VIRTIO_IOMMU_RESV_MEM_T_MSI);
100
+
101
+ qdev_prop_set_uint32(dev, "len-reserved-regions", 1);
102
+ qdev_prop_set_string(dev, "reserved-regions[0]", resv_prop_str);
103
+ g_free(resv_prop_str);
104
}
49
}
105
}
50
106
51
-void tc6393xb_gpio_out_set(TC6393xbState *s, int line,
52
- qemu_irq handler)
53
-{
54
- if (line >= TC6393XB_GPIOS) {
55
- fprintf(stderr, "TC6393xb: no GPIO pin %d\n", line);
56
- return;
57
- }
58
-
59
- s->handler[line] = handler;
60
-}
61
-
62
static void tc6393xb_gpio_handler_update(TC6393xbState *s)
63
{
64
uint32_t level, diff;
65
--
107
--
66
2.20.1
108
2.20.1
67
109
68
110
diff view generated by jsdifflib
1
In the v7M architecture, if an exception is generated in the process
1
From: Beata Michalska <beata.michalska@linaro.org>
2
of doing the lazy stacking of FP registers, the handling of
3
possible escalation to HardFault is treated differently to the normal
4
approach: it works based on the saved information about exception
5
readiness that was stored in the FPCCR when the stack frame was
6
created. Provide a new function armv7m_nvic_set_pending_lazyfp()
7
which pends exceptions during lazy stacking, and implements
8
this logic.
9
2
10
This corresponds to the pseudocode TakePreserveFPException().
3
On ARMv7 & ARMv8 some load/store instructions might trigger a data abort
4
exception with no valid ISS info to be decoded. The lack of decode info
5
makes it at least tricky to emulate those instruction which is one of the
6
(many) reasons why KVM will not even try to do so.
11
7
8
Add support for handling those by requesting KVM to inject external
9
dabt into the quest.
10
11
Signed-off-by: Beata Michalska <beata.michalska@linaro.org>
12
Reviewed-by: Andrew Jones <drjones@redhat.com>
13
Message-id: 20200629114110.30723-2-beata.michalska@linaro.org
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
14
Message-id: 20190416125744.27770-22-peter.maydell@linaro.org
15
---
15
---
16
target/arm/cpu.h | 12 ++++++
16
target/arm/kvm.c | 52 ++++++++++++++++++++++++++++++++++++++++++++++++
17
hw/intc/armv7m_nvic.c | 96 +++++++++++++++++++++++++++++++++++++++++++
17
1 file changed, 52 insertions(+)
18
2 files changed, 108 insertions(+)
19
18
20
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
19
diff --git a/target/arm/kvm.c b/target/arm/kvm.c
21
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
22
--- a/target/arm/cpu.h
21
--- a/target/arm/kvm.c
23
+++ b/target/arm/cpu.h
22
+++ b/target/arm/kvm.c
24
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure);
23
@@ -XXX,XX +XXX,XX @@ const KVMCapabilityInfo kvm_arch_required_capabilities[] = {
25
* a different exception).
24
26
*/
25
static bool cap_has_mp_state;
27
void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure);
26
static bool cap_has_inject_serror_esr;
28
+/**
27
+static bool cap_has_inject_ext_dabt;
29
+ * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending
28
30
+ * @opaque: the NVIC
29
static ARMHostCPUFeatures arm_host_cpu_features;
31
+ * @irq: the exception number to mark pending
30
32
+ * @secure: false for non-banked exceptions or for the nonsecure
31
@@ -XXX,XX +XXX,XX @@ int kvm_arch_init(MachineState *ms, KVMState *s)
33
+ * version of a banked exception, true for the secure version of a banked
32
ret = -EINVAL;
34
+ * exception.
33
}
35
+ *
34
36
+ * Similar to armv7m_nvic_set_pending(), but specifically for exceptions
35
+ if (kvm_check_extension(s, KVM_CAP_ARM_NISV_TO_USER)) {
37
+ * generated in the course of lazy stacking of FP registers.
36
+ if (kvm_vm_enable_cap(s, KVM_CAP_ARM_NISV_TO_USER, 0)) {
38
+ */
37
+ error_report("Failed to enable KVM_CAP_ARM_NISV_TO_USER cap");
39
+void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure);
40
/**
41
* armv7m_nvic_get_pending_irq_info: return highest priority pending
42
* exception, and whether it targets Secure state
43
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
44
index XXXXXXX..XXXXXXX 100644
45
--- a/hw/intc/armv7m_nvic.c
46
+++ b/hw/intc/armv7m_nvic.c
47
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure)
48
do_armv7m_nvic_set_pending(opaque, irq, secure, true);
49
}
50
51
+void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure)
52
+{
53
+ /*
54
+ * Pend an exception during lazy FP stacking. This differs
55
+ * from the usual exception pending because the logic for
56
+ * whether we should escalate depends on the saved context
57
+ * in the FPCCR register, not on the current state of the CPU/NVIC.
58
+ */
59
+ NVICState *s = (NVICState *)opaque;
60
+ bool banked = exc_is_banked(irq);
61
+ VecInfo *vec;
62
+ bool targets_secure;
63
+ bool escalate = false;
64
+ /*
65
+ * We will only look at bits in fpccr if this is a banked exception
66
+ * (in which case 'secure' tells us whether it is the S or NS version).
67
+ * All the bits for the non-banked exceptions are in fpccr_s.
68
+ */
69
+ uint32_t fpccr_s = s->cpu->env.v7m.fpccr[M_REG_S];
70
+ uint32_t fpccr = s->cpu->env.v7m.fpccr[secure];
71
+
72
+ assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq);
73
+ assert(!secure || banked);
74
+
75
+ vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq];
76
+
77
+ targets_secure = banked ? secure : exc_targets_secure(s, irq);
78
+
79
+ switch (irq) {
80
+ case ARMV7M_EXCP_DEBUG:
81
+ if (!(fpccr_s & R_V7M_FPCCR_MONRDY_MASK)) {
82
+ /* Ignore DebugMonitor exception */
83
+ return;
84
+ }
85
+ break;
86
+ case ARMV7M_EXCP_MEM:
87
+ escalate = !(fpccr & R_V7M_FPCCR_MMRDY_MASK);
88
+ break;
89
+ case ARMV7M_EXCP_USAGE:
90
+ escalate = !(fpccr & R_V7M_FPCCR_UFRDY_MASK);
91
+ break;
92
+ case ARMV7M_EXCP_BUS:
93
+ escalate = !(fpccr_s & R_V7M_FPCCR_BFRDY_MASK);
94
+ break;
95
+ case ARMV7M_EXCP_SECURE:
96
+ escalate = !(fpccr_s & R_V7M_FPCCR_SFRDY_MASK);
97
+ break;
98
+ default:
99
+ g_assert_not_reached();
100
+ }
101
+
102
+ if (escalate) {
103
+ /*
104
+ * Escalate to HardFault: faults that initially targeted Secure
105
+ * continue to do so, even if HF normally targets NonSecure.
106
+ */
107
+ irq = ARMV7M_EXCP_HARD;
108
+ if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) &&
109
+ (targets_secure ||
110
+ !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK))) {
111
+ vec = &s->sec_vectors[irq];
112
+ } else {
38
+ } else {
113
+ vec = &s->vectors[irq];
39
+ /* Set status for supporting the external dabt injection */
40
+ cap_has_inject_ext_dabt = kvm_check_extension(s,
41
+ KVM_CAP_ARM_INJECT_EXT_DABT);
114
+ }
42
+ }
115
+ }
43
+ }
116
+
44
+
117
+ if (!vec->enabled ||
45
return ret;
118
+ nvic_exec_prio(s) <= exc_group_prio(s, vec->prio, secure)) {
46
}
119
+ if (!(fpccr_s & R_V7M_FPCCR_HFRDY_MASK)) {
47
120
+ /*
48
@@ -XXX,XX +XXX,XX @@ void kvm_arm_vm_state_change(void *opaque, int running, RunState state)
121
+ * We want to escalate to HardFault but the context the
49
}
122
+ * FP state belongs to prevents the exception pre-empting.
50
}
123
+ */
51
124
+ cpu_abort(&s->cpu->parent_obj,
52
+/**
125
+ "Lockup: can't escalate to HardFault during "
53
+ * kvm_arm_handle_dabt_nisv:
126
+ "lazy FP register stacking\n");
54
+ * @cs: CPUState
127
+ }
55
+ * @esr_iss: ISS encoding (limited) for the exception from Data Abort
56
+ * ISV bit set to '0b0' -> no valid instruction syndrome
57
+ * @fault_ipa: faulting address for the synchronous data abort
58
+ *
59
+ * Returns: 0 if the exception has been handled, < 0 otherwise
60
+ */
61
+static int kvm_arm_handle_dabt_nisv(CPUState *cs, uint64_t esr_iss,
62
+ uint64_t fault_ipa)
63
+{
64
+ /*
65
+ * Request KVM to inject the external data abort into the guest
66
+ */
67
+ if (cap_has_inject_ext_dabt) {
68
+ struct kvm_vcpu_events events = { };
69
+ /*
70
+ * The external data abort event will be handled immediately by KVM
71
+ * using the address fault that triggered the exit on given VCPU.
72
+ * Requesting injection of the external data abort does not rely
73
+ * on any other VCPU state. Therefore, in this particular case, the VCPU
74
+ * synchronization can be exceptionally skipped.
75
+ */
76
+ events.exception.ext_dabt_pending = 1;
77
+ /* KVM_CAP_ARM_INJECT_EXT_DABT implies KVM_CAP_VCPU_EVENTS */
78
+ return kvm_vcpu_ioctl(cs, KVM_SET_VCPU_EVENTS, &events);
79
+ } else {
80
+ error_report("Data abort exception triggered by guest memory access "
81
+ "at physical address: 0x" TARGET_FMT_lx,
82
+ (target_ulong)fault_ipa);
83
+ error_printf("KVM unable to emulate faulting instruction.\n");
128
+ }
84
+ }
129
+
85
+ return -1;
130
+ if (escalate) {
131
+ s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK;
132
+ }
133
+ if (!vec->pending) {
134
+ vec->pending = 1;
135
+ /*
136
+ * We do not call nvic_irq_update(), because we know our caller
137
+ * is going to handle causing us to take the exception by
138
+ * raising EXCP_LAZYFP, so raising the IRQ line would be
139
+ * pointless extra work. We just need to recompute the
140
+ * priorities so that armv7m_nvic_can_take_pending_exception()
141
+ * returns the right answer.
142
+ */
143
+ nvic_recompute_state(s);
144
+ }
145
+}
86
+}
146
+
87
+
147
/* Make pending IRQ active. */
88
int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
148
void armv7m_nvic_acknowledge_irq(void *opaque)
149
{
89
{
90
int ret = 0;
91
@@ -XXX,XX +XXX,XX @@ int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
92
ret = EXCP_DEBUG;
93
} /* otherwise return to guest */
94
break;
95
+ case KVM_EXIT_ARM_NISV:
96
+ /* External DABT with no valid iss to decode */
97
+ ret = kvm_arm_handle_dabt_nisv(cs, run->arm_nisv.esr_iss,
98
+ run->arm_nisv.fault_ipa);
99
+ break;
100
default:
101
qemu_log_mask(LOG_UNIMP, "%s: un-handled exit reason %d\n",
102
__func__, run->exit_reason);
150
--
103
--
151
2.20.1
104
2.20.1
152
105
153
106
diff view generated by jsdifflib
1
The M-profile floating point support has three associated config
1
From: Beata Michalska <beata.michalska@linaro.org>
2
registers: FPCAR, FPCCR and FPDSCR. It also makes the registers
2
3
CPACR and NSACR have behaviour other than reads-as-zero.
3
Injecting external data abort through KVM might trigger
4
Add support for all of these as simple reads-as-written registers.
4
an issue on kernels that do not get updated to include the KVM fix.
5
We will hook up actual functionality later.
5
For those and aarch32 guests, the injected abort gets misconfigured
6
6
to be an implementation defined exception. This leads to the guest
7
The main complexity here is handling the FPCCR register, which
7
repeatedly re-running the faulting instruction.
8
has a mix of banked and unbanked bits.
8
9
9
Add support for handling that case.
10
Note that we don't share storage with the A-profile
10
11
cpu->cp15.nsacr and cpu->cp15.cpacr_el1, though the behaviour
11
[
12
is quite similar, for two reasons:
12
Fixed-by: 018f22f95e8a
13
* the M profile CPACR is banked between security states
13
    ('KVM: arm: Fix DFSR setting for non-LPAE aarch32 guests')
14
* it preserves the invariant that M profile uses no state
14
Fixed-by: 21aecdbd7f3a
15
inside the cp15 substruct
15
    ('KVM: arm: Make inject_abt32() inject an external abort instead')
16
16
]
17
18
Signed-off-by: Beata Michalska <beata.michalska@linaro.org>
19
Acked-by: Andrew Jones <drjones@redhat.com>
20
Message-id: 20200629114110.30723-3-beata.michalska@linaro.org
21
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
22
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
19
Message-id: 20190416125744.27770-4-peter.maydell@linaro.org
20
---
23
---
21
target/arm/cpu.h | 34 ++++++++++++
24
target/arm/cpu.h | 2 ++
22
hw/intc/armv7m_nvic.c | 125 ++++++++++++++++++++++++++++++++++++++++++
25
target/arm/kvm_arm.h | 10 +++++++++
23
target/arm/cpu.c | 5 ++
26
target/arm/kvm.c | 30 ++++++++++++++++++++++++++-
24
target/arm/machine.c | 16 ++++++
27
target/arm/kvm32.c | 34 ++++++++++++++++++++++++++++++
25
4 files changed, 180 insertions(+)
28
target/arm/kvm64.c | 49 ++++++++++++++++++++++++++++++++++++++++++++
29
5 files changed, 124 insertions(+), 1 deletion(-)
26
30
27
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
31
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
28
index XXXXXXX..XXXXXXX 100644
32
index XXXXXXX..XXXXXXX 100644
29
--- a/target/arm/cpu.h
33
--- a/target/arm/cpu.h
30
+++ b/target/arm/cpu.h
34
+++ b/target/arm/cpu.h
31
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
35
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
32
uint32_t scr[M_REG_NUM_BANKS];
36
uint64_t esr;
33
uint32_t msplim[M_REG_NUM_BANKS];
37
} serror;
34
uint32_t psplim[M_REG_NUM_BANKS];
38
35
+ uint32_t fpcar[M_REG_NUM_BANKS];
39
+ uint8_t ext_dabt_raised; /* Tracking/verifying injection of ext DABT */
36
+ uint32_t fpccr[M_REG_NUM_BANKS];
40
+
37
+ uint32_t fpdscr[M_REG_NUM_BANKS];
41
/* State of our input IRQ/FIQ/VIRQ/VFIQ lines */
38
+ uint32_t cpacr[M_REG_NUM_BANKS];
42
uint32_t irq_line_state;
39
+ uint32_t nsacr;
43
40
} v7m;
44
diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h
41
45
index XXXXXXX..XXXXXXX 100644
42
/* Information associated with an exception about to be taken:
46
--- a/target/arm/kvm_arm.h
43
@@ -XXX,XX +XXX,XX @@ FIELD(V7M_CSSELR, LEVEL, 1, 3)
47
+++ b/target/arm/kvm_arm.h
44
*/
48
@@ -XXX,XX +XXX,XX @@ bool kvm_arm_hw_debug_active(CPUState *cs);
45
FIELD(V7M_CSSELR, INDEX, 0, 4)
49
struct kvm_guest_debug_arch;
46
50
void kvm_arm_copy_hw_debug_data(struct kvm_guest_debug_arch *ptr);
47
+/* v7M FPCCR bits */
51
48
+FIELD(V7M_FPCCR, LSPACT, 0, 1)
52
+/**
49
+FIELD(V7M_FPCCR, USER, 1, 1)
53
+ * kvm_arm_verify_ext_dabt_pending:
50
+FIELD(V7M_FPCCR, S, 2, 1)
54
+ * @cs: CPUState
51
+FIELD(V7M_FPCCR, THREAD, 3, 1)
55
+ *
52
+FIELD(V7M_FPCCR, HFRDY, 4, 1)
56
+ * Verify the fault status code wrt the Ext DABT injection
53
+FIELD(V7M_FPCCR, MMRDY, 5, 1)
57
+ *
54
+FIELD(V7M_FPCCR, BFRDY, 6, 1)
58
+ * Returns: true if the fault status code is as expected, false otherwise
55
+FIELD(V7M_FPCCR, SFRDY, 7, 1)
59
+ */
56
+FIELD(V7M_FPCCR, MONRDY, 8, 1)
60
+bool kvm_arm_verify_ext_dabt_pending(CPUState *cs);
57
+FIELD(V7M_FPCCR, SPLIMVIOL, 9, 1)
61
+
58
+FIELD(V7M_FPCCR, UFRDY, 10, 1)
62
/**
59
+FIELD(V7M_FPCCR, RES0, 11, 15)
63
* its_class_name:
60
+FIELD(V7M_FPCCR, TS, 26, 1)
64
*
61
+FIELD(V7M_FPCCR, CLRONRETS, 27, 1)
65
diff --git a/target/arm/kvm.c b/target/arm/kvm.c
62
+FIELD(V7M_FPCCR, CLRONRET, 28, 1)
66
index XXXXXXX..XXXXXXX 100644
63
+FIELD(V7M_FPCCR, LSPENS, 29, 1)
67
--- a/target/arm/kvm.c
64
+FIELD(V7M_FPCCR, LSPEN, 30, 1)
68
+++ b/target/arm/kvm.c
65
+FIELD(V7M_FPCCR, ASPEN, 31, 1)
69
@@ -XXX,XX +XXX,XX @@ int kvm_get_vcpu_events(ARMCPU *cpu)
66
+/* These bits are banked. Others are non-banked and live in the M_REG_S bank */
70
67
+#define R_V7M_FPCCR_BANKED_MASK \
71
void kvm_arch_pre_run(CPUState *cs, struct kvm_run *run)
68
+ (R_V7M_FPCCR_LSPACT_MASK | \
72
{
69
+ R_V7M_FPCCR_USER_MASK | \
73
+ ARMCPU *cpu = ARM_CPU(cs);
70
+ R_V7M_FPCCR_THREAD_MASK | \
74
+ CPUARMState *env = &cpu->env;
71
+ R_V7M_FPCCR_MMRDY_MASK | \
75
+
72
+ R_V7M_FPCCR_SPLIMVIOL_MASK | \
76
+ if (unlikely(env->ext_dabt_raised)) {
73
+ R_V7M_FPCCR_UFRDY_MASK | \
77
+ /*
74
+ R_V7M_FPCCR_ASPEN_MASK)
78
+ * Verifying that the ext DABT has been properly injected,
75
+
79
+ * otherwise risking indefinitely re-running the faulting instruction
76
/*
80
+ * Covering a very narrow case for kernels 5.5..5.5.4
77
* System register ID fields.
81
+ * when injected abort was misconfigured to be
78
*/
82
+ * an IMPLEMENTATION DEFINED exception (for 32-bit EL1)
79
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
83
+ */
80
index XXXXXXX..XXXXXXX 100644
84
+ if (!arm_feature(env, ARM_FEATURE_AARCH64) &&
81
--- a/hw/intc/armv7m_nvic.c
85
+ unlikely(!kvm_arm_verify_ext_dabt_pending(cs))) {
82
+++ b/hw/intc/armv7m_nvic.c
86
+
83
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
87
+ error_report("Data abort exception with no valid ISS generated by "
84
}
88
+ "guest memory access. KVM unable to emulate faulting "
85
case 0xd84: /* CSSELR */
89
+ "instruction. Failed to inject an external data abort "
86
return cpu->env.v7m.csselr[attrs.secure];
90
+ "into the guest.");
87
+ case 0xd88: /* CPACR */
91
+ abort();
88
+ if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
92
+ }
93
+ /* Clear the status */
94
+ env->ext_dabt_raised = 0;
95
+ }
96
}
97
98
MemTxAttrs kvm_arch_post_run(CPUState *cs, struct kvm_run *run)
99
@@ -XXX,XX +XXX,XX @@ void kvm_arm_vm_state_change(void *opaque, int running, RunState state)
100
static int kvm_arm_handle_dabt_nisv(CPUState *cs, uint64_t esr_iss,
101
uint64_t fault_ipa)
102
{
103
+ ARMCPU *cpu = ARM_CPU(cs);
104
+ CPUARMState *env = &cpu->env;
105
/*
106
* Request KVM to inject the external data abort into the guest
107
*/
108
@@ -XXX,XX +XXX,XX @@ static int kvm_arm_handle_dabt_nisv(CPUState *cs, uint64_t esr_iss,
109
*/
110
events.exception.ext_dabt_pending = 1;
111
/* KVM_CAP_ARM_INJECT_EXT_DABT implies KVM_CAP_VCPU_EVENTS */
112
- return kvm_vcpu_ioctl(cs, KVM_SET_VCPU_EVENTS, &events);
113
+ if (!kvm_vcpu_ioctl(cs, KVM_SET_VCPU_EVENTS, &events)) {
114
+ env->ext_dabt_raised = 1;
89
+ return 0;
115
+ return 0;
90
+ }
116
+ }
91
+ return cpu->env.v7m.cpacr[attrs.secure];
117
} else {
92
+ case 0xd8c: /* NSACR */
118
error_report("Data abort exception triggered by guest memory access "
93
+ if (!attrs.secure || !arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
119
"at physical address: 0x" TARGET_FMT_lx,
94
+ return 0;
120
diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c
121
index XXXXXXX..XXXXXXX 100644
122
--- a/target/arm/kvm32.c
123
+++ b/target/arm/kvm32.c
124
@@ -XXX,XX +XXX,XX @@ void kvm_arm_pmu_init(CPUState *cs)
125
{
126
qemu_log_mask(LOG_UNIMP, "%s: not implemented\n", __func__);
127
}
128
+
129
+#define ARM_REG_DFSR ARM_CP15_REG32(0, 5, 0, 0)
130
+#define ARM_REG_TTBCR ARM_CP15_REG32(0, 2, 0, 2)
131
+/*
132
+ *DFSR:
133
+ * TTBCR.EAE == 0
134
+ * FS[4] - DFSR[10]
135
+ * FS[3:0] - DFSR[3:0]
136
+ * TTBCR.EAE == 1
137
+ * FS, bits [5:0]
138
+ */
139
+#define DFSR_FSC(lpae, v) \
140
+ ((lpae) ? ((v) & 0x3F) : (((v) >> 6) | ((v) & 0x1F)))
141
+
142
+#define DFSC_EXTABT(lpae) ((lpae) ? 0x10 : 0x08)
143
+
144
+bool kvm_arm_verify_ext_dabt_pending(CPUState *cs)
145
+{
146
+ uint32_t dfsr_val;
147
+
148
+ if (!kvm_get_one_reg(cs, ARM_REG_DFSR, &dfsr_val)) {
149
+ ARMCPU *cpu = ARM_CPU(cs);
150
+ CPUARMState *env = &cpu->env;
151
+ uint32_t ttbcr;
152
+ int lpae = 0;
153
+
154
+ if (!kvm_get_one_reg(cs, ARM_REG_TTBCR, &ttbcr)) {
155
+ lpae = arm_feature(env, ARM_FEATURE_LPAE) && (ttbcr & TTBCR_EAE);
95
+ }
156
+ }
96
+ return cpu->env.v7m.nsacr;
157
+ /* The verification is based on FS filed of the DFSR reg only*/
97
/* TODO: Implement debug registers. */
158
+ return (DFSR_FSC(lpae, dfsr_val) == DFSC_EXTABT(lpae));
98
case 0xd90: /* MPU_TYPE */
159
+ }
99
/* Unified MPU; if the MPU is not present this value is zero */
160
+ return false;
100
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
161
+}
101
return 0;
162
diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c
102
}
163
index XXXXXXX..XXXXXXX 100644
103
return cpu->env.v7m.sfar;
164
--- a/target/arm/kvm64.c
104
+ case 0xf34: /* FPCCR */
165
+++ b/target/arm/kvm64.c
105
+ if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
166
@@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit)
106
+ return 0;
167
168
return false;
169
}
170
+
171
+#define ARM64_REG_ESR_EL1 ARM64_SYS_REG(3, 0, 5, 2, 0)
172
+#define ARM64_REG_TCR_EL1 ARM64_SYS_REG(3, 0, 2, 0, 2)
173
+
174
+/*
175
+ * ESR_EL1
176
+ * ISS encoding
177
+ * AARCH64: DFSC, bits [5:0]
178
+ * AARCH32:
179
+ * TTBCR.EAE == 0
180
+ * FS[4] - DFSR[10]
181
+ * FS[3:0] - DFSR[3:0]
182
+ * TTBCR.EAE == 1
183
+ * FS, bits [5:0]
184
+ */
185
+#define ESR_DFSC(aarch64, lpae, v) \
186
+ ((aarch64 || (lpae)) ? ((v) & 0x3F) \
187
+ : (((v) >> 6) | ((v) & 0x1F)))
188
+
189
+#define ESR_DFSC_EXTABT(aarch64, lpae) \
190
+ ((aarch64) ? 0x10 : (lpae) ? 0x10 : 0x8)
191
+
192
+bool kvm_arm_verify_ext_dabt_pending(CPUState *cs)
193
+{
194
+ uint64_t dfsr_val;
195
+
196
+ if (!kvm_get_one_reg(cs, ARM64_REG_ESR_EL1, &dfsr_val)) {
197
+ ARMCPU *cpu = ARM_CPU(cs);
198
+ CPUARMState *env = &cpu->env;
199
+ int aarch64_mode = arm_feature(env, ARM_FEATURE_AARCH64);
200
+ int lpae = 0;
201
+
202
+ if (!aarch64_mode) {
203
+ uint64_t ttbcr;
204
+
205
+ if (!kvm_get_one_reg(cs, ARM64_REG_TCR_EL1, &ttbcr)) {
206
+ lpae = arm_feature(env, ARM_FEATURE_LPAE)
207
+ && (ttbcr & TTBCR_EAE);
208
+ }
107
+ }
209
+ }
108
+ if (attrs.secure) {
210
+ /*
109
+ return cpu->env.v7m.fpccr[M_REG_S];
211
+ * The verification here is based on the DFSC bits
110
+ } else {
212
+ * of the ESR_EL1 reg only
111
+ /*
213
+ */
112
+ * NS can read LSPEN, CLRONRET and MONRDY. It can read
214
+ return (ESR_DFSC(aarch64_mode, lpae, dfsr_val) ==
113
+ * BFRDY and HFRDY if AIRCR.BFHFNMINS != 0;
215
+ ESR_DFSC_EXTABT(aarch64_mode, lpae));
114
+ * other non-banked bits RAZ.
115
+ * TODO: MONRDY should RAZ/WI if DEMCR.SDME is set.
116
+ */
117
+ uint32_t value = cpu->env.v7m.fpccr[M_REG_S];
118
+ uint32_t mask = R_V7M_FPCCR_LSPEN_MASK |
119
+ R_V7M_FPCCR_CLRONRET_MASK |
120
+ R_V7M_FPCCR_MONRDY_MASK;
121
+
122
+ if (s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) {
123
+ mask |= R_V7M_FPCCR_BFRDY_MASK | R_V7M_FPCCR_HFRDY_MASK;
124
+ }
125
+
126
+ value &= mask;
127
+
128
+ value |= cpu->env.v7m.fpccr[M_REG_NS];
129
+ return value;
130
+ }
131
+ case 0xf38: /* FPCAR */
132
+ if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
133
+ return 0;
134
+ }
135
+ return cpu->env.v7m.fpcar[attrs.secure];
136
+ case 0xf3c: /* FPDSCR */
137
+ if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
138
+ return 0;
139
+ }
140
+ return cpu->env.v7m.fpdscr[attrs.secure];
141
case 0xf40: /* MVFR0 */
142
return cpu->isar.mvfr0;
143
case 0xf44: /* MVFR1 */
144
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
145
cpu->env.v7m.csselr[attrs.secure] = value & R_V7M_CSSELR_INDEX_MASK;
146
}
147
break;
148
+ case 0xd88: /* CPACR */
149
+ if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
150
+ /* We implement only the Floating Point extension's CP10/CP11 */
151
+ cpu->env.v7m.cpacr[attrs.secure] = value & (0xf << 20);
152
+ }
153
+ break;
154
+ case 0xd8c: /* NSACR */
155
+ if (attrs.secure && arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
156
+ /* We implement only the Floating Point extension's CP10/CP11 */
157
+ cpu->env.v7m.nsacr = value & (3 << 10);
158
+ }
159
+ break;
160
case 0xd90: /* MPU_TYPE */
161
return; /* RO */
162
case 0xd94: /* MPU_CTRL */
163
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
164
}
165
break;
166
}
167
+ case 0xf34: /* FPCCR */
168
+ if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
169
+ /* Not all bits here are banked. */
170
+ uint32_t fpccr_s;
171
+
172
+ if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) {
173
+ /* Don't allow setting of bits not present in v7M */
174
+ value &= (R_V7M_FPCCR_LSPACT_MASK |
175
+ R_V7M_FPCCR_USER_MASK |
176
+ R_V7M_FPCCR_THREAD_MASK |
177
+ R_V7M_FPCCR_HFRDY_MASK |
178
+ R_V7M_FPCCR_MMRDY_MASK |
179
+ R_V7M_FPCCR_BFRDY_MASK |
180
+ R_V7M_FPCCR_MONRDY_MASK |
181
+ R_V7M_FPCCR_LSPEN_MASK |
182
+ R_V7M_FPCCR_ASPEN_MASK);
183
+ }
184
+ value &= ~R_V7M_FPCCR_RES0_MASK;
185
+
186
+ if (!attrs.secure) {
187
+ /* Some non-banked bits are configurably writable by NS */
188
+ fpccr_s = cpu->env.v7m.fpccr[M_REG_S];
189
+ if (!(fpccr_s & R_V7M_FPCCR_LSPENS_MASK)) {
190
+ uint32_t lspen = FIELD_EX32(value, V7M_FPCCR, LSPEN);
191
+ fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, LSPEN, lspen);
192
+ }
193
+ if (!(fpccr_s & R_V7M_FPCCR_CLRONRETS_MASK)) {
194
+ uint32_t cor = FIELD_EX32(value, V7M_FPCCR, CLRONRET);
195
+ fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, CLRONRET, cor);
196
+ }
197
+ if ((s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) {
198
+ uint32_t hfrdy = FIELD_EX32(value, V7M_FPCCR, HFRDY);
199
+ uint32_t bfrdy = FIELD_EX32(value, V7M_FPCCR, BFRDY);
200
+ fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, HFRDY, hfrdy);
201
+ fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, BFRDY, bfrdy);
202
+ }
203
+ /* TODO MONRDY should RAZ/WI if DEMCR.SDME is set */
204
+ {
205
+ uint32_t monrdy = FIELD_EX32(value, V7M_FPCCR, MONRDY);
206
+ fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, MONRDY, monrdy);
207
+ }
208
+
209
+ /*
210
+ * All other non-banked bits are RAZ/WI from NS; write
211
+ * just the banked bits to fpccr[M_REG_NS].
212
+ */
213
+ value &= R_V7M_FPCCR_BANKED_MASK;
214
+ cpu->env.v7m.fpccr[M_REG_NS] = value;
215
+ } else {
216
+ fpccr_s = value;
217
+ }
218
+ cpu->env.v7m.fpccr[M_REG_S] = fpccr_s;
219
+ }
220
+ break;
221
+ case 0xf38: /* FPCAR */
222
+ if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
223
+ value &= ~7;
224
+ cpu->env.v7m.fpcar[attrs.secure] = value;
225
+ }
226
+ break;
227
+ case 0xf3c: /* FPDSCR */
228
+ if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
229
+ value &= 0x07c00000;
230
+ cpu->env.v7m.fpdscr[attrs.secure] = value;
231
+ }
232
+ break;
233
case 0xf50: /* ICIALLU */
234
case 0xf58: /* ICIMVAU */
235
case 0xf5c: /* DCIMVAC */
236
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
237
index XXXXXXX..XXXXXXX 100644
238
--- a/target/arm/cpu.c
239
+++ b/target/arm/cpu.c
240
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s)
241
env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
242
}
243
244
+ if (arm_feature(env, ARM_FEATURE_VFP)) {
245
+ env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK;
246
+ env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK |
247
+ R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK;
248
+ }
249
/* Unlike A/R profile, M profile defines the reset LR value */
250
env->regs[14] = 0xffffffff;
251
252
diff --git a/target/arm/machine.c b/target/arm/machine.c
253
index XXXXXXX..XXXXXXX 100644
254
--- a/target/arm/machine.c
255
+++ b/target/arm/machine.c
256
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_v8m = {
257
}
258
};
259
260
+static const VMStateDescription vmstate_m_fp = {
261
+ .name = "cpu/m/fp",
262
+ .version_id = 1,
263
+ .minimum_version_id = 1,
264
+ .needed = vfp_needed,
265
+ .fields = (VMStateField[]) {
266
+ VMSTATE_UINT32_ARRAY(env.v7m.fpcar, ARMCPU, M_REG_NUM_BANKS),
267
+ VMSTATE_UINT32_ARRAY(env.v7m.fpccr, ARMCPU, M_REG_NUM_BANKS),
268
+ VMSTATE_UINT32_ARRAY(env.v7m.fpdscr, ARMCPU, M_REG_NUM_BANKS),
269
+ VMSTATE_UINT32_ARRAY(env.v7m.cpacr, ARMCPU, M_REG_NUM_BANKS),
270
+ VMSTATE_UINT32(env.v7m.nsacr, ARMCPU),
271
+ VMSTATE_END_OF_LIST()
272
+ }
216
+ }
273
+};
217
+ return false;
274
+
218
+}
275
static const VMStateDescription vmstate_m = {
276
.name = "cpu/m",
277
.version_id = 4,
278
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = {
279
&vmstate_m_scr,
280
&vmstate_m_other_sp,
281
&vmstate_m_v8m,
282
+ &vmstate_m_fp,
283
NULL
284
}
285
};
286
--
219
--
287
2.20.1
220
2.20.1
288
221
289
222
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Andrew Jones <drjones@redhat.com>
2
2
3
Reviewed-by: Markus Armbruster <armbru@redhat.com>
3
Fixes: 93dd625f8bf7 ("tests/acpi: update expected data files")
4
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
4
Signed-off-by: Andrew Jones <drjones@redhat.com>
5
Message-id: 20190412165416.7977-12-philmd@redhat.com
5
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
6
Reviewed-by: Eric Auger <eric.auger@redhat.com>
7
Message-id: 20200629140938.17566-2-drjones@redhat.com
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
9
---
8
include/hw/net/lan9118.h | 2 ++
10
tests/qtest/bios-tables-test-allowed-diff.h | 18 ------------------
9
hw/arm/exynos4_boards.c | 3 ++-
11
1 file changed, 18 deletions(-)
10
hw/arm/mps2-tz.c | 3 ++-
11
hw/net/lan9118.c | 1 -
12
4 files changed, 6 insertions(+), 3 deletions(-)
13
12
14
diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h
13
diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h
15
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
16
--- a/include/hw/net/lan9118.h
15
--- a/tests/qtest/bios-tables-test-allowed-diff.h
17
+++ b/include/hw/net/lan9118.h
16
+++ b/tests/qtest/bios-tables-test-allowed-diff.h
18
@@ -XXX,XX +XXX,XX @@
17
@@ -1,19 +1 @@
19
#include "hw/irq.h"
18
/* List of comma-separated changed AML files to ignore */
20
#include "net/net.h"
19
-"tests/data/acpi/pc/DSDT",
21
20
-"tests/data/acpi/pc/DSDT.acpihmat",
22
+#define TYPE_LAN9118 "lan9118"
21
-"tests/data/acpi/pc/DSDT.bridge",
23
+
22
-"tests/data/acpi/pc/DSDT.cphp",
24
void lan9118_init(NICInfo *, uint32_t, qemu_irq);
23
-"tests/data/acpi/pc/DSDT.dimmpxm",
25
24
-"tests/data/acpi/pc/DSDT.ipmikcs",
26
#endif
25
-"tests/data/acpi/pc/DSDT.memhp",
27
diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c
26
-"tests/data/acpi/pc/DSDT.numamem",
28
index XXXXXXX..XXXXXXX 100644
27
-"tests/data/acpi/q35/DSDT",
29
--- a/hw/arm/exynos4_boards.c
28
-"tests/data/acpi/q35/DSDT.acpihmat",
30
+++ b/hw/arm/exynos4_boards.c
29
-"tests/data/acpi/q35/DSDT.bridge",
31
@@ -XXX,XX +XXX,XX @@
30
-"tests/data/acpi/q35/DSDT.cphp",
32
#include "hw/arm/arm.h"
31
-"tests/data/acpi/q35/DSDT.dimmpxm",
33
#include "exec/address-spaces.h"
32
-"tests/data/acpi/q35/DSDT.ipmibt",
34
#include "hw/arm/exynos4210.h"
33
-"tests/data/acpi/q35/DSDT.memhp",
35
+#include "hw/net/lan9118.h"
34
-"tests/data/acpi/q35/DSDT.mmio64",
36
#include "hw/boards.h"
35
-"tests/data/acpi/q35/DSDT.numamem",
37
36
-"tests/data/acpi/q35/DSDT.tis",
38
#undef DEBUG
39
@@ -XXX,XX +XXX,XX @@ static void lan9215_init(uint32_t base, qemu_irq irq)
40
/* This should be a 9215 but the 9118 is close enough */
41
if (nd_table[0].used) {
42
qemu_check_nic_model(&nd_table[0], "lan9118");
43
- dev = qdev_create(NULL, "lan9118");
44
+ dev = qdev_create(NULL, TYPE_LAN9118);
45
qdev_set_nic_properties(dev, &nd_table[0]);
46
qdev_prop_set_uint32(dev, "mode_16bit", 1);
47
qdev_init_nofail(dev);
48
diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c
49
index XXXXXXX..XXXXXXX 100644
50
--- a/hw/arm/mps2-tz.c
51
+++ b/hw/arm/mps2-tz.c
52
@@ -XXX,XX +XXX,XX @@
53
#include "hw/arm/armsse.h"
54
#include "hw/dma/pl080.h"
55
#include "hw/ssi/pl022.h"
56
+#include "hw/net/lan9118.h"
57
#include "net/net.h"
58
#include "hw/core/split-irq.h"
59
60
@@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque,
61
* except that it doesn't support the checksum-offload feature.
62
*/
63
qemu_check_nic_model(nd, "lan9118");
64
- mms->lan9118 = qdev_create(NULL, "lan9118");
65
+ mms->lan9118 = qdev_create(NULL, TYPE_LAN9118);
66
qdev_set_nic_properties(mms->lan9118, nd);
67
qdev_init_nofail(mms->lan9118);
68
69
diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c
70
index XXXXXXX..XXXXXXX 100644
71
--- a/hw/net/lan9118.c
72
+++ b/hw/net/lan9118.c
73
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118_packet = {
74
}
75
};
76
77
-#define TYPE_LAN9118 "lan9118"
78
#define LAN9118(obj) OBJECT_CHECK(lan9118_state, (obj), TYPE_LAN9118)
79
80
typedef struct {
81
--
37
--
82
2.20.1
38
2.20.1
83
39
84
40
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Andrew Jones <drjones@redhat.com>
2
2
3
Reviewed-by: Thomas Huth <thuth@redhat.com>
3
Signed-off-by: Andrew Jones <drjones@redhat.com>
4
Reviewed-by: Markus Armbruster <armbru@redhat.com>
4
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
5
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
5
Reviewed-by: Eric Auger <eric.auger@redhat.com>
6
Message-id: 20190412165416.7977-11-philmd@redhat.com
6
Message-id: 20200629140938.17566-3-drjones@redhat.com
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
8
---
9
include/hw/net/ne2000-isa.h | 6 ++++++
9
tests/qtest/bios-tables-test-allowed-diff.h | 3 +++
10
1 file changed, 6 insertions(+)
10
1 file changed, 3 insertions(+)
11
11
12
diff --git a/include/hw/net/ne2000-isa.h b/include/hw/net/ne2000-isa.h
12
diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h
13
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
14
--- a/include/hw/net/ne2000-isa.h
14
--- a/tests/qtest/bios-tables-test-allowed-diff.h
15
+++ b/include/hw/net/ne2000-isa.h
15
+++ b/tests/qtest/bios-tables-test-allowed-diff.h
16
@@ -XXX,XX +XXX,XX @@
16
@@ -1 +1,4 @@
17
* This work is licensed under the terms of the GNU GPL, version 2 or later.
17
/* List of comma-separated changed AML files to ignore */
18
* See the COPYING file in the top-level directory.
18
+"tests/data/acpi/virt/DSDT",
19
*/
19
+"tests/data/acpi/virt/DSDT.memhp",
20
+
20
+"tests/data/acpi/virt/DSDT.numamem",
21
+#ifndef HW_NET_NE2K_ISA_H
22
+#define HW_NET_NE2K_ISA_H
23
+
24
#include "hw/hw.h"
25
#include "hw/qdev.h"
26
#include "hw/isa/isa.h"
27
@@ -XXX,XX +XXX,XX @@ static inline ISADevice *isa_ne2000_init(ISABus *bus, int base, int irq,
28
}
29
return d;
30
}
31
+
32
+#endif
33
--
21
--
34
2.20.1
22
2.20.1
35
23
36
24
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Andrew Jones <drjones@redhat.com>
2
2
3
Reviewed-by: Markus Armbruster <armbru@redhat.com>
3
The flash device is exclusively for the host-controlled firmware, so
4
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
4
we should not expose it to the OS. Exposing it risks the OS messing
5
Message-id: 20190412165416.7977-10-philmd@redhat.com
5
with it, which could break firmware runtime services and surprise the
6
OS when all its changes disappear after reboot.
7
8
As firmware needs the device and uses DT, we leave the device exposed
9
there. It's up to firmware to remove the nodes from DT before sending
10
it on to the OS. However, there's no need to force firmware to remove
11
tables from ACPI (which it doesn't know how to do anyway), so we
12
simply don't add the tables in the first place. But, as we've been
13
adding the tables for quite some time and don't want to change the
14
default hardware exposed to versioned machines, then we only stop
15
exposing the flash device tables for 5.1 and later machine types.
16
17
Suggested-by: Ard Biesheuvel <ard.biesheuvel@arm.com>
18
Suggested-by: Laszlo Ersek <lersek@redhat.com>
19
Signed-off-by: Andrew Jones <drjones@redhat.com>
20
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
21
Reviewed-by: Eric Auger <eric.auger@redhat.com>
22
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
23
Reviewed-by: Laszlo Ersek <lersek@redhat.com>
24
Message-id: 20200629140938.17566-4-drjones@redhat.com
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
25
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
26
---
8
include/hw/devices.h | 3 ---
27
include/hw/arm/virt.h | 1 +
9
include/hw/net/lan9118.h | 19 +++++++++++++++++++
28
hw/arm/virt-acpi-build.c | 5 ++++-
10
hw/arm/kzm.c | 2 +-
29
hw/arm/virt.c | 3 +++
11
hw/arm/mps2.c | 2 +-
30
3 files changed, 8 insertions(+), 1 deletion(-)
12
hw/arm/realview.c | 1 +
13
hw/arm/vexpress.c | 2 +-
14
hw/net/lan9118.c | 2 +-
15
7 files changed, 24 insertions(+), 7 deletions(-)
16
create mode 100644 include/hw/net/lan9118.h
17
31
18
diff --git a/include/hw/devices.h b/include/hw/devices.h
32
diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h
19
index XXXXXXX..XXXXXXX 100644
33
index XXXXXXX..XXXXXXX 100644
20
--- a/include/hw/devices.h
34
--- a/include/hw/arm/virt.h
21
+++ b/include/hw/devices.h
35
+++ b/include/hw/arm/virt.h
22
@@ -XXX,XX +XXX,XX @@
36
@@ -XXX,XX +XXX,XX @@ typedef struct {
23
/* smc91c111.c */
37
bool no_highmem_ecam;
24
void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
38
bool no_ged; /* Machines < 4.2 has no support for ACPI GED device */
25
39
bool kvm_no_adjvtime;
26
-/* lan9118.c */
40
+ bool acpi_expose_flash;
27
-void lan9118_init(NICInfo *, uint32_t, qemu_irq);
41
} VirtMachineClass;
28
-
42
29
#endif
43
typedef struct {
30
diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h
44
diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c
31
new file mode 100644
45
index XXXXXXX..XXXXXXX 100644
32
index XXXXXXX..XXXXXXX
46
--- a/hw/arm/virt-acpi-build.c
33
--- /dev/null
47
+++ b/hw/arm/virt-acpi-build.c
34
+++ b/include/hw/net/lan9118.h
48
@@ -XXX,XX +XXX,XX @@ static void build_fadt_rev5(GArray *table_data, BIOSLinker *linker,
35
@@ -XXX,XX +XXX,XX @@
49
static void
36
+/*
50
build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
37
+ * SMSC LAN9118 Ethernet interface emulation
51
{
38
+ *
52
+ VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms);
39
+ * Copyright (c) 2009 CodeSourcery, LLC.
53
Aml *scope, *dsdt;
40
+ * Written by Paul Brook
54
MachineState *ms = MACHINE(vms);
41
+ *
55
const MemMapEntry *memmap = vms->memmap;
42
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
56
@@ -XXX,XX +XXX,XX @@ build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
43
+ * See the COPYING file in the top-level directory.
57
acpi_dsdt_add_cpus(scope, vms->smp_cpus);
44
+ */
58
acpi_dsdt_add_uart(scope, &memmap[VIRT_UART],
59
(irqmap[VIRT_UART] + ARM_SPI_BASE));
60
- acpi_dsdt_add_flash(scope, &memmap[VIRT_FLASH]);
61
+ if (vmc->acpi_expose_flash) {
62
+ acpi_dsdt_add_flash(scope, &memmap[VIRT_FLASH]);
63
+ }
64
acpi_dsdt_add_fw_cfg(scope, &memmap[VIRT_FW_CFG]);
65
acpi_dsdt_add_virtio(scope, &memmap[VIRT_MMIO],
66
(irqmap[VIRT_MMIO] + ARM_SPI_BASE), NUM_VIRTIO_TRANSPORTS);
67
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
68
index XXXXXXX..XXXXXXX 100644
69
--- a/hw/arm/virt.c
70
+++ b/hw/arm/virt.c
71
@@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 1)
72
73
static void virt_machine_5_0_options(MachineClass *mc)
74
{
75
+ VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc));
45
+
76
+
46
+#ifndef HW_NET_LAN9118_H
77
virt_machine_5_1_options(mc);
47
+#define HW_NET_LAN9118_H
78
compat_props_add(mc->compat_props, hw_compat_5_0, hw_compat_5_0_len);
48
+
79
mc->numa_mem_supported = true;
49
+#include "hw/irq.h"
80
+ vmc->acpi_expose_flash = true;
50
+#include "net/net.h"
81
}
51
+
82
DEFINE_VIRT_MACHINE(5, 0)
52
+void lan9118_init(NICInfo *, uint32_t, qemu_irq);
83
53
+
54
+#endif
55
diff --git a/hw/arm/kzm.c b/hw/arm/kzm.c
56
index XXXXXXX..XXXXXXX 100644
57
--- a/hw/arm/kzm.c
58
+++ b/hw/arm/kzm.c
59
@@ -XXX,XX +XXX,XX @@
60
#include "qemu/error-report.h"
61
#include "exec/address-spaces.h"
62
#include "net/net.h"
63
-#include "hw/devices.h"
64
+#include "hw/net/lan9118.h"
65
#include "hw/char/serial.h"
66
#include "sysemu/qtest.h"
67
68
diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c
69
index XXXXXXX..XXXXXXX 100644
70
--- a/hw/arm/mps2.c
71
+++ b/hw/arm/mps2.c
72
@@ -XXX,XX +XXX,XX @@
73
#include "hw/timer/cmsdk-apb-timer.h"
74
#include "hw/timer/cmsdk-apb-dualtimer.h"
75
#include "hw/misc/mps2-scc.h"
76
-#include "hw/devices.h"
77
+#include "hw/net/lan9118.h"
78
#include "net/net.h"
79
80
typedef enum MPS2FPGAType {
81
diff --git a/hw/arm/realview.c b/hw/arm/realview.c
82
index XXXXXXX..XXXXXXX 100644
83
--- a/hw/arm/realview.c
84
+++ b/hw/arm/realview.c
85
@@ -XXX,XX +XXX,XX @@
86
#include "hw/arm/arm.h"
87
#include "hw/arm/primecell.h"
88
#include "hw/devices.h"
89
+#include "hw/net/lan9118.h"
90
#include "hw/pci/pci.h"
91
#include "net/net.h"
92
#include "sysemu/sysemu.h"
93
diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c
94
index XXXXXXX..XXXXXXX 100644
95
--- a/hw/arm/vexpress.c
96
+++ b/hw/arm/vexpress.c
97
@@ -XXX,XX +XXX,XX @@
98
#include "hw/sysbus.h"
99
#include "hw/arm/arm.h"
100
#include "hw/arm/primecell.h"
101
-#include "hw/devices.h"
102
+#include "hw/net/lan9118.h"
103
#include "hw/i2c/i2c.h"
104
#include "net/net.h"
105
#include "sysemu/sysemu.h"
106
diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c
107
index XXXXXXX..XXXXXXX 100644
108
--- a/hw/net/lan9118.c
109
+++ b/hw/net/lan9118.c
110
@@ -XXX,XX +XXX,XX @@
111
#include "hw/sysbus.h"
112
#include "net/net.h"
113
#include "net/eth.h"
114
-#include "hw/devices.h"
115
+#include "hw/net/lan9118.h"
116
#include "sysemu/sysemu.h"
117
#include "hw/ptimer.h"
118
#include "qemu/log.h"
119
--
84
--
120
2.20.1
85
2.20.1
121
86
122
87
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Andrew Jones <drjones@redhat.com>
2
2
3
Reviewed-by: Markus Armbruster <armbru@redhat.com>
3
Differences between disassembled ASL files for DSDT:
4
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
4
5
Message-id: 20190412165416.7977-8-philmd@redhat.com
5
@@ -XXX,XX +XXX,XX @@
6
*
7
* Disassembling to symbolic ASL+ operators
8
*
9
- * Disassembly of a, Mon Jun 29 09:50:01 2020
10
+ * Disassembly of b, Mon Jun 29 09:50:03 2020
11
*
12
* Original Table Header:
13
* Signature "DSDT"
14
- * Length 0x000014BB (5307)
15
+ * Length 0x00001455 (5205)
16
* Revision 0x02
17
- * Checksum 0xD1
18
+ * Checksum 0xE1
19
* OEM ID "BOCHS "
20
* OEM Table ID "BXPCDSDT"
21
* OEM Revision 0x00000001 (1)
22
@@ -XXX,XX +XXX,XX @@
23
})
24
}
25
26
- Device (FLS0)
27
- {
28
- Name (_HID, "LNRO0015") // _HID: Hardware ID
29
- Name (_UID, Zero) // _UID: Unique ID
30
- Name (_CRS, ResourceTemplate () // _CRS: Current Resource Settings
31
- {
32
- Memory32Fixed (ReadWrite,
33
- 0x00000000, // Address Base
34
- 0x04000000, // Address Length
35
- )
36
- })
37
- }
38
-
39
- Device (FLS1)
40
- {
41
- Name (_HID, "LNRO0015") // _HID: Hardware ID
42
- Name (_UID, One) // _UID: Unique ID
43
- Name (_CRS, ResourceTemplate () // _CRS: Current Resource Settings
44
- {
45
- Memory32Fixed (ReadWrite,
46
- 0x04000000, // Address Base
47
- 0x04000000, // Address Length
48
- )
49
- })
50
- }
51
-
52
Device (FWCF)
53
{
54
Name (_HID, "QEMU0002") // _HID: Hardware ID
55
56
The other two binaries have the same changes (the removal of the
57
flash devices).
58
59
Signed-off-by: Andrew Jones <drjones@redhat.com>
60
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
61
Reviewed-by: Eric Auger <eric.auger@redhat.com>
62
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
63
Reviewed-by: Laszlo Ersek <lersek@redhat.com>
64
Message-id: 20200629140938.17566-5-drjones@redhat.com
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
65
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
66
---
8
include/hw/devices.h | 3 ---
67
tests/qtest/bios-tables-test-allowed-diff.h | 3 ---
9
include/hw/input/gamepad.h | 19 +++++++++++++++++++
68
tests/data/acpi/virt/DSDT | Bin 5307 -> 5205 bytes
10
hw/arm/stellaris.c | 2 +-
69
tests/data/acpi/virt/DSDT.memhp | Bin 6668 -> 6566 bytes
11
hw/input/stellaris_input.c | 2 +-
70
tests/data/acpi/virt/DSDT.numamem | Bin 5307 -> 5205 bytes
12
MAINTAINERS | 1 +
71
4 files changed, 3 deletions(-)
13
5 files changed, 22 insertions(+), 5 deletions(-)
14
create mode 100644 include/hw/input/gamepad.h
15
72
16
diff --git a/include/hw/devices.h b/include/hw/devices.h
73
diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h
17
index XXXXXXX..XXXXXXX 100644
74
index XXXXXXX..XXXXXXX 100644
18
--- a/include/hw/devices.h
75
--- a/tests/qtest/bios-tables-test-allowed-diff.h
19
+++ b/include/hw/devices.h
76
+++ b/tests/qtest/bios-tables-test-allowed-diff.h
20
@@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav);
77
@@ -1,4 +1 @@
21
uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len);
78
/* List of comma-separated changed AML files to ignore */
22
void tsc2005_set_transform(void *opaque, MouseTransformInfo *info);
79
-"tests/data/acpi/virt/DSDT",
23
80
-"tests/data/acpi/virt/DSDT.memhp",
24
-/* stellaris_input.c */
81
-"tests/data/acpi/virt/DSDT.numamem",
25
-void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode);
82
diff --git a/tests/data/acpi/virt/DSDT b/tests/data/acpi/virt/DSDT
26
-
27
#endif
28
diff --git a/include/hw/input/gamepad.h b/include/hw/input/gamepad.h
29
new file mode 100644
30
index XXXXXXX..XXXXXXX
31
--- /dev/null
32
+++ b/include/hw/input/gamepad.h
33
@@ -XXX,XX +XXX,XX @@
34
+/*
35
+ * Gamepad style buttons connected to IRQ/GPIO lines
36
+ *
37
+ * Copyright (c) 2007 CodeSourcery.
38
+ * Written by Paul Brook
39
+ *
40
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
41
+ * See the COPYING file in the top-level directory.
42
+ */
43
+
44
+#ifndef HW_INPUT_GAMEPAD_H
45
+#define HW_INPUT_GAMEPAD_H
46
+
47
+#include "hw/irq.h"
48
+
49
+/* stellaris_input.c */
50
+void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode);
51
+
52
+#endif
53
diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c
54
index XXXXXXX..XXXXXXX 100644
83
index XXXXXXX..XXXXXXX 100644
55
--- a/hw/arm/stellaris.c
84
GIT binary patch
56
+++ b/hw/arm/stellaris.c
85
delta 28
57
@@ -XXX,XX +XXX,XX @@
86
kcmdn3c~yhUCD<h-RD^+n>ET2!X{H9}iRuX(-<}f&0DgxFc>n+a
58
#include "hw/sysbus.h"
87
59
#include "hw/ssi/ssi.h"
88
delta 156
60
#include "hw/arm/arm.h"
89
zcmcbrv0IbNCD<iow+I6R)5VEg(oAih6V(&y4c&Z#4LIUGJY9Hw{DS-q3=B;fIO0P+
61
-#include "hw/devices.h"
90
zU4W!>P_UpN7hfAE10w?juv9WcH-WSmV$;Hiu7w4t3#`S$E!^1+q9xGPH`KtuzzAr5
62
#include "qemu/timer.h"
91
LaERl^1zUvy_;n(J
63
#include "hw/i2c/i2c.h"
92
64
#include "net/net.h"
93
diff --git a/tests/data/acpi/virt/DSDT.memhp b/tests/data/acpi/virt/DSDT.memhp
65
@@ -XXX,XX +XXX,XX @@
66
#include "sysemu/sysemu.h"
67
#include "hw/arm/armv7m.h"
68
#include "hw/char/pl011.h"
69
+#include "hw/input/gamepad.h"
70
#include "hw/watchdog/cmsdk-apb-watchdog.h"
71
#include "hw/misc/unimp.h"
72
#include "cpu.h"
73
diff --git a/hw/input/stellaris_input.c b/hw/input/stellaris_input.c
74
index XXXXXXX..XXXXXXX 100644
94
index XXXXXXX..XXXXXXX 100644
75
--- a/hw/input/stellaris_input.c
95
GIT binary patch
76
+++ b/hw/input/stellaris_input.c
96
delta 28
77
@@ -XXX,XX +XXX,XX @@
97
kcmeA%S!T@T66_MPOp<|tiD@F2G*jb@iRuX(-^xn@0CHUjRR910
78
*/
98
79
#include "qemu/osdep.h"
99
delta 156
80
#include "hw/hw.h"
100
zcmZ2x++)J!66_MfBgMeL^l>7WG*kP$iRuaUhHgH=1|0Doo-VvTenI{Q28N~#9Py!^
81
-#include "hw/devices.h"
101
zE<n;bC|FRCi?5B7fsp|MSSlH!n?PC&v1wsM*TMqS1=eEW7Vhi@(GuwD8){%+U<5Qj
82
+#include "hw/input/gamepad.h"
102
LIK*+|0yaqism~!^
83
#include "ui/console.h"
103
84
104
diff --git a/tests/data/acpi/virt/DSDT.numamem b/tests/data/acpi/virt/DSDT.numamem
85
typedef struct {
86
diff --git a/MAINTAINERS b/MAINTAINERS
87
index XXXXXXX..XXXXXXX 100644
105
index XXXXXXX..XXXXXXX 100644
88
--- a/MAINTAINERS
106
GIT binary patch
89
+++ b/MAINTAINERS
107
delta 28
90
@@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org>
108
kcmdn3c~yhUCD<h-RD^+n>ET2!X{H9}iRuX(-<}f&0DgxFc>n+a
91
L: qemu-arm@nongnu.org
109
92
S: Maintained
110
delta 156
93
F: hw/*/stellaris*
111
zcmcbrv0IbNCD<iow+I6R)5VEg(oAih6V(&y4c&Z#4LIUGJY9Hw{DS-q3=B;fIO0P+
94
+F: include/hw/input/gamepad.h
112
zU4W!>P_UpN7hfAE10w?juv9WcH-WSmV$;Hiu7w4t3#`S$E!^1+q9xGPH`KtuzzAr5
95
113
LaERl^1zUvy_;n(J
96
Versatile Express
114
97
M: Peter Maydell <peter.maydell@linaro.org>
98
--
115
--
99
2.20.1
116
2.20.1
100
117
101
118
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Reviewed-by: Thomas Huth <thuth@redhat.com>
3
The temp that gets assigned to clean_addr has been allocated with
4
Reviewed-by: Cédric Le Goater <clg@kaod.org>
4
new_tmp_a64, which means that it will be freed at the end of the
5
Reviewed-by: Markus Armbruster <armbru@redhat.com>
5
instruction. Freeing it earlier leads to assertion failure.
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
7
Message-id: 20190412165416.7977-2-philmd@redhat.com
7
The loop creates a complication, in which we allocate a new local
8
temp, which does need freeing, and the final code path is shared
9
between the loop and non-loop.
10
11
Fix this complication by adding new_tmp_a64_local so that the new
12
local temp is freed at the end, and can be treated exactly like
13
the non-loop path.
14
15
Fixes: bba87d0a0f4
16
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
17
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
18
Message-id: 20200702175605.1987125-1-richard.henderson@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
20
---
10
hw/arm/aspeed.c | 13 +++++++++----
21
target/arm/translate-a64.h | 1 +
11
1 file changed, 9 insertions(+), 4 deletions(-)
22
target/arm/translate-a64.c | 6 ++++++
23
target/arm/translate-sve.c | 8 ++------
24
3 files changed, 9 insertions(+), 6 deletions(-)
12
25
13
diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c
26
diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h
14
index XXXXXXX..XXXXXXX 100644
27
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/arm/aspeed.c
28
--- a/target/arm/translate-a64.h
16
+++ b/hw/arm/aspeed.c
29
+++ b/target/arm/translate-a64.h
17
@@ -XXX,XX +XXX,XX @@
30
@@ -XXX,XX +XXX,XX @@ void unallocated_encoding(DisasContext *s);
18
#include "hw/arm/aspeed_soc.h"
31
} while (0)
19
#include "hw/boards.h"
32
20
#include "hw/i2c/smbus_eeprom.h"
33
TCGv_i64 new_tmp_a64(DisasContext *s);
21
+#include "hw/misc/pca9552.h"
34
+TCGv_i64 new_tmp_a64_local(DisasContext *s);
22
+#include "hw/misc/tmp105.h"
35
TCGv_i64 new_tmp_a64_zero(DisasContext *s);
23
#include "qemu/log.h"
36
TCGv_i64 cpu_reg(DisasContext *s, int reg);
24
#include "sysemu/block-backend.h"
37
TCGv_i64 cpu_reg_sp(DisasContext *s, int reg);
25
#include "hw/loader.h"
38
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
26
@@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc)
39
index XXXXXXX..XXXXXXX 100644
27
eeprom_buf);
40
--- a/target/arm/translate-a64.c
28
41
+++ b/target/arm/translate-a64.c
29
/* The AST2500 EVB expects a LM75 but a TMP105 is compatible */
42
@@ -XXX,XX +XXX,XX @@ TCGv_i64 new_tmp_a64(DisasContext *s)
30
- i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d);
43
return s->tmp_a64[s->tmp_a64_count++] = tcg_temp_new_i64();
31
+ i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7),
32
+ TYPE_TMP105, 0x4d);
33
34
/* The AST2500 EVB does not have an RTC. Let's pretend that one is
35
* plugged on the I2C bus header */
36
@@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc)
37
AspeedSoCState *soc = &bmc->soc;
38
uint8_t *eeprom_buf = g_malloc0(8 * 1024);
39
40
- i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), "pca9552", 0x60);
41
+ i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), TYPE_PCA9552,
42
+ 0x60);
43
44
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c);
45
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c);
46
47
/* The Witherspoon expects a TMP275 but a TMP105 is compatible */
48
- i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a);
49
+ i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), TYPE_TMP105,
50
+ 0x4a);
51
52
/* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is
53
* good enough */
54
@@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc)
55
56
smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51,
57
eeprom_buf);
58
- i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "pca9552",
59
+ i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), TYPE_PCA9552,
60
0x60);
61
}
44
}
62
45
46
+TCGv_i64 new_tmp_a64_local(DisasContext *s)
47
+{
48
+ assert(s->tmp_a64_count < TMP_A64_MAX);
49
+ return s->tmp_a64[s->tmp_a64_count++] = tcg_temp_local_new_i64();
50
+}
51
+
52
TCGv_i64 new_tmp_a64_zero(DisasContext *s)
53
{
54
TCGv_i64 t = new_tmp_a64(s);
55
diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c
56
index XXXXXXX..XXXXXXX 100644
57
--- a/target/arm/translate-sve.c
58
+++ b/target/arm/translate-sve.c
59
@@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm)
60
61
/* Copy the clean address into a local temp, live across the loop. */
62
t0 = clean_addr;
63
- clean_addr = tcg_temp_local_new_i64();
64
+ clean_addr = new_tmp_a64_local(s);
65
tcg_gen_mov_i64(clean_addr, t0);
66
- tcg_temp_free_i64(t0);
67
68
gen_set_label(loop);
69
70
@@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm)
71
tcg_gen_st_i64(t0, cpu_env, vofs + len_align);
72
tcg_temp_free_i64(t0);
73
}
74
- tcg_temp_free_i64(clean_addr);
75
}
76
77
/* Similarly for stores. */
78
@@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm)
79
80
/* Copy the clean address into a local temp, live across the loop. */
81
t0 = clean_addr;
82
- clean_addr = tcg_temp_local_new_i64();
83
+ clean_addr = new_tmp_a64_local(s);
84
tcg_gen_mov_i64(clean_addr, t0);
85
- tcg_temp_free_i64(t0);
86
87
gen_set_label(loop);
88
89
@@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm)
90
}
91
tcg_temp_free_i64(t0);
92
}
93
- tcg_temp_free_i64(clean_addr);
94
}
95
96
static bool trans_LDR_zri(DisasContext *s, arg_rri *a)
63
--
97
--
64
2.20.1
98
2.20.1
65
99
66
100
diff view generated by jsdifflib
1
For v8M floating point support, transitions from Secure
1
In bcm2835_fb_mbox_push(), Coverity complains (CID 1429989) that we
2
to Non-secure state via BLNS and BLXNS must clear the
2
pass a pointer to a local struct to another function without
3
CONTROL.SFPA bit. (This corresponds to the pseudocode
3
initializing all its fields. This is a real bug:
4
BranchToNS() function.)
4
bcm2835_fb_reconfigure() copies the whole of our new BCM2385FBConfig
5
struct into s->config, so any fields we don't initialize will corrupt
6
the state of the device.
5
7
8
Copy the two fields which we don't want to update (pixo and alpha)
9
from the existing config so we don't accidentally change them.
10
11
Fixes: cfb7ba983857e40e88
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
13
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20190416125744.27770-13-peter.maydell@linaro.org
14
Message-id: 20200628195436.27582-1-peter.maydell@linaro.org
9
---
15
---
10
target/arm/helper.c | 4 ++++
16
hw/display/bcm2835_fb.c | 4 ++++
11
1 file changed, 4 insertions(+)
17
1 file changed, 4 insertions(+)
12
18
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
19
diff --git a/hw/display/bcm2835_fb.c b/hw/display/bcm2835_fb.c
14
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/helper.c
21
--- a/hw/display/bcm2835_fb.c
16
+++ b/target/arm/helper.c
22
+++ b/hw/display/bcm2835_fb.c
17
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest)
23
@@ -XXX,XX +XXX,XX @@ static void bcm2835_fb_mbox_push(BCM2835FBState *s, uint32_t value)
18
/* translate.c should have made BXNS UNDEF unless we're secure */
24
newconf.base = s->vcram_base | (value & 0xc0000000);
19
assert(env->v7m.secure);
25
newconf.base += BCM2835_FB_OFFSET;
20
26
21
+ if (!(dest & 1)) {
27
+ /* Copy fields which we don't want to change from the existing config */
22
+ env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK;
28
+ newconf.pixo = s->config.pixo;
23
+ }
29
+ newconf.alpha = s->config.alpha;
24
switch_v7m_security_state(env, dest & 1);
30
+
25
env->thumb = 1;
31
bcm2835_fb_validate_config(&newconf);
26
env->regs[15] = dest & ~1;
32
27
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest)
33
pitch = bcm2835_fb_get_pitch(&newconf);
28
*/
29
write_v7m_exception(env, 1);
30
}
31
+ env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK;
32
switch_v7m_security_state(env, 0);
33
env->thumb = 1;
34
env->regs[15] = dest;
35
--
34
--
36
2.20.1
35
2.20.1
37
36
38
37
diff view generated by jsdifflib
1
Implement the VLSTM instruction for v7M for the FPU present case.
1
The spitz board has been around a long time, and still has a fair number
2
of hard-coded tab characters in it. We're about to do some work on
3
this source file, so start out by expanding out the tabs.
4
5
This commit is a pure whitespace only change.
2
6
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
5
Message-id: 20190416125744.27770-25-peter.maydell@linaro.org
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
10
Message-id: 20200628142429.17111-2-peter.maydell@linaro.org
6
---
11
---
7
target/arm/cpu.h | 2 +
12
hw/arm/spitz.c | 156 ++++++++++++++++++++++++-------------------------
8
target/arm/helper.h | 2 +
13
1 file changed, 78 insertions(+), 78 deletions(-)
9
target/arm/helper.c | 84 ++++++++++++++++++++++++++++++++++++++++++
14
10
target/arm/translate.c | 15 +++++++-
15
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
11
4 files changed, 102 insertions(+), 1 deletion(-)
12
13
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
14
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/cpu.h
17
--- a/hw/arm/spitz.c
16
+++ b/target/arm/cpu.h
18
+++ b/hw/arm/spitz.c
17
@@ -XXX,XX +XXX,XX @@
19
@@ -XXX,XX +XXX,XX @@
18
#define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */
20
#include "cpu.h"
19
#define EXCP_STKOF 19 /* v8M STKOF UsageFault */
21
20
#define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */
22
#undef REG_FMT
21
+#define EXCP_LSERR 21 /* v8M LSERR SecureFault */
23
-#define REG_FMT            "0x%02lx"
22
+#define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */
24
+#define REG_FMT "0x%02lx"
23
/* NB: add new EXCP_ defines to the array in arm_log_exception() too */
25
24
26
/* Spitz Flash */
25
#define ARMV7M_EXCP_RESET 1
27
-#define FLASH_BASE        0x0c000000
26
diff --git a/target/arm/helper.h b/target/arm/helper.h
28
-#define FLASH_ECCLPLB        0x00    /* Line parity 7 - 0 bit */
27
index XXXXXXX..XXXXXXX 100644
29
-#define FLASH_ECCLPUB        0x04    /* Line parity 15 - 8 bit */
28
--- a/target/arm/helper.h
30
-#define FLASH_ECCCP        0x08    /* Column parity 5 - 0 bit */
29
+++ b/target/arm/helper.h
31
-#define FLASH_ECCCNTR        0x0c    /* ECC byte counter */
30
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32)
32
-#define FLASH_ECCCLRR        0x10    /* Clear ECC */
31
33
-#define FLASH_FLASHIO        0x14    /* Flash I/O */
32
DEF_HELPER_1(v7m_preserve_fp_state, void, env)
34
-#define FLASH_FLASHCTL        0x18    /* Flash Control */
33
35
+#define FLASH_BASE 0x0c000000
34
+DEF_HELPER_2(v7m_vlstm, void, env, i32)
36
+#define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */
35
+
37
+#define FLASH_ECCLPUB 0x04 /* Line parity 15 - 8 bit */
36
DEF_HELPER_2(v8m_stackcheck, void, env, i32)
38
+#define FLASH_ECCCP 0x08 /* Column parity 5 - 0 bit */
37
39
+#define FLASH_ECCCNTR 0x0c /* ECC byte counter */
38
DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32)
40
+#define FLASH_ECCCLRR 0x10 /* Clear ECC */
39
diff --git a/target/arm/helper.c b/target/arm/helper.c
41
+#define FLASH_FLASHIO 0x14 /* Flash I/O */
40
index XXXXXXX..XXXXXXX 100644
42
+#define FLASH_FLASHCTL 0x18 /* Flash Control */
41
--- a/target/arm/helper.c
43
42
+++ b/target/arm/helper.c
44
-#define FLASHCTL_CE0        (1 << 0)
43
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_preserve_fp_state)(CPUARMState *env)
45
-#define FLASHCTL_CLE        (1 << 1)
44
g_assert_not_reached();
46
-#define FLASHCTL_ALE        (1 << 2)
47
-#define FLASHCTL_WP        (1 << 3)
48
-#define FLASHCTL_CE1        (1 << 4)
49
-#define FLASHCTL_RYBY        (1 << 5)
50
-#define FLASHCTL_NCE        (FLASHCTL_CE0 | FLASHCTL_CE1)
51
+#define FLASHCTL_CE0 (1 << 0)
52
+#define FLASHCTL_CLE (1 << 1)
53
+#define FLASHCTL_ALE (1 << 2)
54
+#define FLASHCTL_WP (1 << 3)
55
+#define FLASHCTL_CE1 (1 << 4)
56
+#define FLASHCTL_RYBY (1 << 5)
57
+#define FLASHCTL_NCE (FLASHCTL_CE0 | FLASHCTL_CE1)
58
59
#define TYPE_SL_NAND "sl-nand"
60
#define SL_NAND(obj) OBJECT_CHECK(SLNANDState, (obj), TYPE_SL_NAND)
61
@@ -XXX,XX +XXX,XX @@ static uint64_t sl_read(void *opaque, hwaddr addr, unsigned size)
62
int ryby;
63
64
switch (addr) {
65
-#define BSHR(byte, from, to)    ((s->ecc.lp[byte] >> (from - to)) & (1 << to))
66
+#define BSHR(byte, from, to) ((s->ecc.lp[byte] >> (from - to)) & (1 << to))
67
case FLASH_ECCLPLB:
68
return BSHR(0, 4, 0) | BSHR(0, 5, 2) | BSHR(0, 6, 4) | BSHR(0, 7, 6) |
69
BSHR(1, 4, 1) | BSHR(1, 5, 3) | BSHR(1, 6, 5) | BSHR(1, 7, 7);
70
71
-#define BSHL(byte, from, to)    ((s->ecc.lp[byte] << (to - from)) & (1 << to))
72
+#define BSHL(byte, from, to) ((s->ecc.lp[byte] << (to - from)) & (1 << to))
73
case FLASH_ECCLPUB:
74
return BSHL(0, 0, 0) | BSHL(0, 1, 2) | BSHL(0, 2, 4) | BSHL(0, 3, 6) |
75
BSHL(1, 0, 1) | BSHL(1, 1, 3) | BSHL(1, 2, 5) | BSHL(1, 3, 7);
76
@@ -XXX,XX +XXX,XX @@ static void sl_nand_realize(DeviceState *dev, Error **errp)
77
78
/* Spitz Keyboard */
79
80
-#define SPITZ_KEY_STROBE_NUM    11
81
-#define SPITZ_KEY_SENSE_NUM    7
82
+#define SPITZ_KEY_STROBE_NUM 11
83
+#define SPITZ_KEY_SENSE_NUM 7
84
85
static const int spitz_gpio_key_sense[SPITZ_KEY_SENSE_NUM] = {
86
12, 17, 91, 34, 36, 38, 39
87
@@ -XXX,XX +XXX,XX @@ static int spitz_keymap[SPITZ_KEY_SENSE_NUM + 1][SPITZ_KEY_STROBE_NUM] = {
88
{ 0x52, 0x43, 0x01, 0x47, 0x49, -1 , -1 , -1 , -1 , -1 , -1 },
89
};
90
91
-#define SPITZ_GPIO_AK_INT    13    /* Remote control */
92
-#define SPITZ_GPIO_SYNC        16    /* Sync button */
93
-#define SPITZ_GPIO_ON_KEY    95    /* Power button */
94
-#define SPITZ_GPIO_SWA        97    /* Lid */
95
-#define SPITZ_GPIO_SWB        96    /* Tablet mode */
96
+#define SPITZ_GPIO_AK_INT 13 /* Remote control */
97
+#define SPITZ_GPIO_SYNC 16 /* Sync button */
98
+#define SPITZ_GPIO_ON_KEY 95 /* Power button */
99
+#define SPITZ_GPIO_SWA 97 /* Lid */
100
+#define SPITZ_GPIO_SWB 96 /* Tablet mode */
101
102
/* The special buttons are mapped to unused keys */
103
static const int spitz_gpiomap[5] = {
104
@@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_keydown(SpitzKeyboardState *s, int keycode)
105
#define SPITZ_MOD_CTRL (1 << 8)
106
#define SPITZ_MOD_FN (1 << 9)
107
108
-#define QUEUE_KEY(c)    s->fifo[(s->fifopos + s->fifolen ++) & 0xf] = c
109
+#define QUEUE_KEY(c) s->fifo[(s->fifopos + s->fifolen ++) & 0xf] = c
110
111
static void spitz_keyboard_handler(void *opaque, int keycode)
112
{
113
@@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_handler(void *opaque, int keycode)
114
uint16_t code;
115
int mapcode;
116
switch (keycode) {
117
- case 0x2a:    /* Left Shift */
118
+ case 0x2a: /* Left Shift */
119
s->modifiers |= 1;
120
break;
121
case 0xaa:
122
s->modifiers &= ~1;
123
break;
124
- case 0x36:    /* Right Shift */
125
+ case 0x36: /* Right Shift */
126
s->modifiers |= 2;
127
break;
128
case 0xb6:
129
s->modifiers &= ~2;
130
break;
131
- case 0x1d:    /* Control */
132
+ case 0x1d: /* Control */
133
s->modifiers |= 4;
134
break;
135
case 0x9d:
136
s->modifiers &= ~4;
137
break;
138
- case 0x38:    /* Alt */
139
+ case 0x38: /* Alt */
140
s->modifiers |= 8;
141
break;
142
case 0xb8:
143
@@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_realize(DeviceState *dev, Error **errp)
144
145
/* LCD backlight controller */
146
147
-#define LCDTG_RESCTL    0x00
148
-#define LCDTG_PHACTRL    0x01
149
-#define LCDTG_DUTYCTRL    0x02
150
-#define LCDTG_POWERREG0    0x03
151
-#define LCDTG_POWERREG1    0x04
152
-#define LCDTG_GPOR3    0x05
153
-#define LCDTG_PICTRL    0x06
154
-#define LCDTG_POLCTRL    0x07
155
+#define LCDTG_RESCTL 0x00
156
+#define LCDTG_PHACTRL 0x01
157
+#define LCDTG_DUTYCTRL 0x02
158
+#define LCDTG_POWERREG0 0x03
159
+#define LCDTG_POWERREG1 0x04
160
+#define LCDTG_GPOR3 0x05
161
+#define LCDTG_PICTRL 0x06
162
+#define LCDTG_POLCTRL 0x07
163
164
typedef struct {
165
SSISlave ssidev;
166
@@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_realize(SSISlave *dev, Error **errp)
167
168
/* SSP devices */
169
170
-#define CORGI_SSP_PORT        2
171
+#define CORGI_SSP_PORT 2
172
173
-#define SPITZ_GPIO_LCDCON_CS    53
174
-#define SPITZ_GPIO_ADS7846_CS    14
175
-#define SPITZ_GPIO_MAX1111_CS    20
176
-#define SPITZ_GPIO_TP_INT    11
177
+#define SPITZ_GPIO_LCDCON_CS 53
178
+#define SPITZ_GPIO_ADS7846_CS 14
179
+#define SPITZ_GPIO_MAX1111_CS 20
180
+#define SPITZ_GPIO_TP_INT 11
181
182
static DeviceState *max1111;
183
184
@@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level)
185
s->enable[line] = !level;
45
}
186
}
46
187
47
+void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr)
188
-#define MAX1111_BATT_VOLT    1
48
+{
189
-#define MAX1111_BATT_TEMP    2
49
+ /* translate.c should never generate calls here in user-only mode */
190
-#define MAX1111_ACIN_VOLT    3
50
+ g_assert_not_reached();
191
+#define MAX1111_BATT_VOLT 1
51
+}
192
+#define MAX1111_BATT_TEMP 2
52
+
193
+#define MAX1111_ACIN_VOLT 3
53
uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op)
194
195
-#define SPITZ_BATTERY_TEMP    0xe0    /* About 2.9V */
196
-#define SPITZ_BATTERY_VOLT    0xd0    /* About 4.0V */
197
-#define SPITZ_CHARGEON_ACIN    0x80    /* About 5.0V */
198
+#define SPITZ_BATTERY_TEMP 0xe0 /* About 2.9V */
199
+#define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */
200
+#define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */
201
202
static void spitz_adc_temp_on(void *opaque, int line, int level)
54
{
203
{
55
/* The TT instructions can be used by unprivileged code, but in
204
@@ -XXX,XX +XXX,XX @@ static void spitz_microdrive_attach(PXA2xxState *cpu, int slot)
56
@@ -XXX,XX +XXX,XX @@ static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr,
205
206
/* Wm8750 and Max7310 on I2C */
207
208
-#define AKITA_MAX_ADDR    0x18
209
-#define SPITZ_WM_ADDRL    0x1b
210
-#define SPITZ_WM_ADDRH    0x1a
211
+#define AKITA_MAX_ADDR 0x18
212
+#define SPITZ_WM_ADDRL 0x1b
213
+#define SPITZ_WM_ADDRH 0x1a
214
215
-#define SPITZ_GPIO_WM    5
216
+#define SPITZ_GPIO_WM 5
217
218
static void spitz_wm8750_addr(void *opaque, int line, int level)
219
{
220
@@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level)
57
}
221
}
58
}
222
}
59
223
60
+void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr)
224
-#define SPITZ_SCP_LED_GREEN        1
61
+{
225
-#define SPITZ_SCP_JK_B            2
62
+ /* fptr is the value of Rn, the frame pointer we store the FP regs to */
226
-#define SPITZ_SCP_CHRG_ON        3
63
+ bool s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK;
227
-#define SPITZ_SCP_MUTE_L        4
64
+ bool lspact = env->v7m.fpccr[s] & R_V7M_FPCCR_LSPACT_MASK;
228
-#define SPITZ_SCP_MUTE_R        5
65
+
229
-#define SPITZ_SCP_CF_POWER        6
66
+ assert(env->v7m.secure);
230
-#define SPITZ_SCP_LED_ORANGE        7
67
+
231
-#define SPITZ_SCP_JK_A            8
68
+ if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) {
232
-#define SPITZ_SCP_ADC_TEMP_ON        9
69
+ return;
233
-#define SPITZ_SCP2_IR_ON        1
70
+ }
234
-#define SPITZ_SCP2_AKIN_PULLUP        2
71
+
235
-#define SPITZ_SCP2_BACKLIGHT_CONT    7
72
+ /* Check access to the coprocessor is permitted */
236
-#define SPITZ_SCP2_BACKLIGHT_ON        8
73
+ if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) {
237
-#define SPITZ_SCP2_MIC_BIAS        9
74
+ raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC());
238
+#define SPITZ_SCP_LED_GREEN 1
75
+ }
239
+#define SPITZ_SCP_JK_B 2
76
+
240
+#define SPITZ_SCP_CHRG_ON 3
77
+ if (lspact) {
241
+#define SPITZ_SCP_MUTE_L 4
78
+ /* LSPACT should not be active when there is active FP state */
242
+#define SPITZ_SCP_MUTE_R 5
79
+ raise_exception_ra(env, EXCP_LSERR, 0, 1, GETPC());
243
+#define SPITZ_SCP_CF_POWER 6
80
+ }
244
+#define SPITZ_SCP_LED_ORANGE 7
81
+
245
+#define SPITZ_SCP_JK_A 8
82
+ if (fptr & 7) {
246
+#define SPITZ_SCP_ADC_TEMP_ON 9
83
+ raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC());
247
+#define SPITZ_SCP2_IR_ON 1
84
+ }
248
+#define SPITZ_SCP2_AKIN_PULLUP 2
85
+
249
+#define SPITZ_SCP2_BACKLIGHT_CONT 7
86
+ /*
250
+#define SPITZ_SCP2_BACKLIGHT_ON 8
87
+ * Note that we do not use v7m_stack_write() here, because the
251
+#define SPITZ_SCP2_MIC_BIAS 9
88
+ * accesses should not set the FSR bits for stacking errors if they
252
89
+ * fail. (In pseudocode terms, they are AccType_NORMAL, not AccType_STACK
253
static void spitz_scoop_gpio_setup(PXA2xxState *cpu,
90
+ * or AccType_LAZYFP). Faults in cpu_stl_data() will throw exceptions
254
DeviceState *scp0, DeviceState *scp1)
91
+ * and longjmp out.
255
@@ -XXX,XX +XXX,XX @@ static void spitz_scoop_gpio_setup(PXA2xxState *cpu,
92
+ */
256
qdev_connect_gpio_out(scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]);
93
+ if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) {
257
}
94
+ bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK;
258
95
+ int i;
259
-#define SPITZ_GPIO_HSYNC        22
96
+
260
-#define SPITZ_GPIO_SD_DETECT        9
97
+ for (i = 0; i < (ts ? 32 : 16); i += 2) {
261
-#define SPITZ_GPIO_SD_WP        81
98
+ uint64_t dn = *aa32_vfp_dreg(env, i / 2);
262
-#define SPITZ_GPIO_ON_RESET        89
99
+ uint32_t faddr = fptr + 4 * i;
263
-#define SPITZ_GPIO_BAT_COVER        90
100
+ uint32_t slo = extract64(dn, 0, 32);
264
-#define SPITZ_GPIO_CF1_IRQ        105
101
+ uint32_t shi = extract64(dn, 32, 32);
265
-#define SPITZ_GPIO_CF1_CD        94
102
+
266
-#define SPITZ_GPIO_CF2_IRQ        106
103
+ if (i >= 16) {
267
-#define SPITZ_GPIO_CF2_CD        93
104
+ faddr += 8; /* skip the slot for the FPSCR */
268
+#define SPITZ_GPIO_HSYNC 22
105
+ }
269
+#define SPITZ_GPIO_SD_DETECT 9
106
+ cpu_stl_data(env, faddr, slo);
270
+#define SPITZ_GPIO_SD_WP 81
107
+ cpu_stl_data(env, faddr + 4, shi);
271
+#define SPITZ_GPIO_ON_RESET 89
108
+ }
272
+#define SPITZ_GPIO_BAT_COVER 90
109
+ cpu_stl_data(env, fptr + 0x40, vfp_get_fpscr(env));
273
+#define SPITZ_GPIO_CF1_IRQ 105
110
+
274
+#define SPITZ_GPIO_CF1_CD 94
111
+ /*
275
+#define SPITZ_GPIO_CF2_IRQ 106
112
+ * If TS is 0 then s0 to s15 and FPSCR are UNKNOWN; we choose to
276
+#define SPITZ_GPIO_CF2_CD 93
113
+ * leave them unchanged, matching our choice in v7m_preserve_fp_state.
277
114
+ */
278
static int spitz_hsync;
115
+ if (ts) {
279
116
+ for (i = 0; i < 32; i += 2) {
280
@@ -XXX,XX +XXX,XX @@ static void spitz_gpio_setup(PXA2xxState *cpu, int slots)
117
+ *aa32_vfp_dreg(env, i / 2) = 0;
281
/* Board init. */
118
+ }
282
enum spitz_model_e { spitz, akita, borzoi, terrier };
119
+ vfp_set_fpscr(env, 0);
283
120
+ }
284
-#define SPITZ_RAM    0x04000000
121
+ } else {
285
-#define SPITZ_ROM    0x00800000
122
+ v7m_update_fpccr(env, fptr, false);
286
+#define SPITZ_RAM 0x04000000
123
+ }
287
+#define SPITZ_ROM 0x00800000
124
+
288
125
+ env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK;
289
static struct arm_boot_info spitz_binfo = {
126
+}
290
.loader_start = PXA2XX_SDRAM_BASE,
127
+
128
static bool v7m_push_stack(ARMCPU *cpu)
129
{
130
/* Do the "set up stack frame" part of exception entry,
131
@@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx)
132
[EXCP_INVSTATE] = "v7M INVSTATE UsageFault",
133
[EXCP_STKOF] = "v8M STKOF UsageFault",
134
[EXCP_LAZYFP] = "v7M exception during lazy FP stacking",
135
+ [EXCP_LSERR] = "v8M LSERR UsageFault",
136
+ [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault",
137
};
138
139
if (idx >= 0 && idx < ARRAY_SIZE(excnames)) {
140
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
141
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure);
142
env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_STKOF_MASK;
143
break;
144
+ case EXCP_LSERR:
145
+ armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
146
+ env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK;
147
+ break;
148
+ case EXCP_UNALIGNED:
149
+ armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure);
150
+ env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNALIGNED_MASK;
151
+ break;
152
case EXCP_SWI:
153
/* The PC already points to the next instruction. */
154
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure);
155
diff --git a/target/arm/translate.c b/target/arm/translate.c
156
index XXXXXXX..XXXXXXX 100644
157
--- a/target/arm/translate.c
158
+++ b/target/arm/translate.c
159
@@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn)
160
if (!s->v8m_secure || (insn & 0x0040f0ff)) {
161
goto illegal_op;
162
}
163
- /* Just NOP since FP support is not implemented */
164
+
165
+ if (arm_dc_feature(s, ARM_FEATURE_VFP)) {
166
+ TCGv_i32 fptr = load_reg(s, rn);
167
+
168
+ if (extract32(insn, 20, 1)) {
169
+ /* VLLDM */
170
+ } else {
171
+ gen_helper_v7m_vlstm(cpu_env, fptr);
172
+ }
173
+ tcg_temp_free_i32(fptr);
174
+
175
+ /* End the TB, because we have updated FP control bits */
176
+ s->base.is_jmp = DISAS_UPDATE;
177
+ }
178
break;
179
}
180
if (arm_dc_feature(s, ARM_FEATURE_VFP) &&
181
--
291
--
182
2.20.1
292
2.20.1
183
293
184
294
diff view generated by jsdifflib
1
The TailChain() pseudocode specifies that a tail chaining
1
For the four Spitz-family machines (akita, borzoi, spitz, terrier)
2
exception should sanitize the excReturn all-ones bits and
2
create a proper abstract class SpitzMachineClass which encapsulates
3
(if there is no FPU) the excReturn FType bits; we weren't
3
the common behaviour, rather than having them all derive directly
4
doing this.
4
from TYPE_MACHINE:
5
* instead of each machine class setting mc->init to a wrapper
6
function which calls spitz_common_init() with parameters,
7
put that data in the SpitzMachineClass and make spitz_common_init
8
the SpitzMachineClass machine-init function
9
* move the settings of mc->block_default_type and
10
mc->ignore_memory_transaction_failures into the SpitzMachineClass
11
class init rather than repeating them in each machine's class init
12
13
(The motivation is that we're going to want to keep some state in
14
the SpitzMachineState so we can connect GPIOs between devices created
15
in one sub-function of the machine init to devices created in a
16
different sub-function.)
5
17
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
19
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20190416125744.27770-14-peter.maydell@linaro.org
20
Message-id: 20200628142429.17111-3-peter.maydell@linaro.org
9
---
21
---
10
target/arm/helper.c | 8 ++++++++
22
hw/arm/spitz.c | 91 ++++++++++++++++++++++++++++++--------------------
11
1 file changed, 8 insertions(+)
23
1 file changed, 55 insertions(+), 36 deletions(-)
12
24
13
diff --git a/target/arm/helper.c b/target/arm/helper.c
25
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
14
index XXXXXXX..XXXXXXX 100644
26
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/helper.c
27
--- a/hw/arm/spitz.c
16
+++ b/target/arm/helper.c
28
+++ b/hw/arm/spitz.c
17
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
29
@@ -XXX,XX +XXX,XX @@
18
qemu_log_mask(CPU_LOG_INT, "...taking pending %s exception %d\n",
30
#include "exec/address-spaces.h"
19
targets_secure ? "secure" : "nonsecure", exc);
31
#include "cpu.h"
20
32
21
+ if (dotailchain) {
33
+enum spitz_model_e { spitz, akita, borzoi, terrier };
22
+ /* Sanitize LR FType and PREFIX bits */
34
+
23
+ if (!arm_feature(env, ARM_FEATURE_VFP)) {
35
+typedef struct {
24
+ lr |= R_V7M_EXCRET_FTYPE_MASK;
36
+ MachineClass parent;
25
+ }
37
+ enum spitz_model_e model;
26
+ lr = deposit32(lr, 24, 8, 0xff);
38
+ int arm_id;
27
+ }
39
+} SpitzMachineClass;
28
+
40
+
29
if (arm_feature(env, ARM_FEATURE_V8)) {
41
+typedef struct {
30
if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
42
+ MachineState parent;
31
(lr & R_V7M_EXCRET_S_MASK)) {
43
+} SpitzMachineState;
44
+
45
+#define TYPE_SPITZ_MACHINE "spitz-common"
46
+#define SPITZ_MACHINE(obj) \
47
+ OBJECT_CHECK(SpitzMachineState, obj, TYPE_SPITZ_MACHINE)
48
+#define SPITZ_MACHINE_GET_CLASS(obj) \
49
+ OBJECT_GET_CLASS(SpitzMachineClass, obj, TYPE_SPITZ_MACHINE)
50
+#define SPITZ_MACHINE_CLASS(klass) \
51
+ OBJECT_CLASS_CHECK(SpitzMachineClass, klass, TYPE_SPITZ_MACHINE)
52
+
53
#undef REG_FMT
54
#define REG_FMT "0x%02lx"
55
56
@@ -XXX,XX +XXX,XX @@ static void spitz_gpio_setup(PXA2xxState *cpu, int slots)
57
}
58
59
/* Board init. */
60
-enum spitz_model_e { spitz, akita, borzoi, terrier };
61
-
62
#define SPITZ_RAM 0x04000000
63
#define SPITZ_ROM 0x00800000
64
65
@@ -XXX,XX +XXX,XX @@ static struct arm_boot_info spitz_binfo = {
66
.ram_size = 0x04000000,
67
};
68
69
-static void spitz_common_init(MachineState *machine,
70
- enum spitz_model_e model, int arm_id)
71
+static void spitz_common_init(MachineState *machine)
72
{
73
+ SpitzMachineClass *smc = SPITZ_MACHINE_GET_CLASS(machine);
74
+ enum spitz_model_e model = smc->model;
75
PXA2xxState *mpu;
76
DeviceState *scp0, *scp1 = NULL;
77
MemoryRegion *address_space_mem = get_system_memory();
78
@@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine,
79
/* A 4.0 GB microdrive is permanently sitting in CF slot 0. */
80
spitz_microdrive_attach(mpu, 0);
81
82
- spitz_binfo.board_id = arm_id;
83
+ spitz_binfo.board_id = smc->arm_id;
84
arm_load_kernel(mpu->cpu, machine, &spitz_binfo);
85
sl_bootparam_write(SL_PXA_PARAM_BASE);
86
}
87
88
-static void spitz_init(MachineState *machine)
89
+static void spitz_common_class_init(ObjectClass *oc, void *data)
90
{
91
- spitz_common_init(machine, spitz, 0x2c9);
92
+ MachineClass *mc = MACHINE_CLASS(oc);
93
+
94
+ mc->block_default_type = IF_IDE;
95
+ mc->ignore_memory_transaction_failures = true;
96
+ mc->init = spitz_common_init;
97
}
98
99
-static void borzoi_init(MachineState *machine)
100
-{
101
- spitz_common_init(machine, borzoi, 0x33f);
102
-}
103
-
104
-static void akita_init(MachineState *machine)
105
-{
106
- spitz_common_init(machine, akita, 0x2e8);
107
-}
108
-
109
-static void terrier_init(MachineState *machine)
110
-{
111
- spitz_common_init(machine, terrier, 0x33f);
112
-}
113
+static const TypeInfo spitz_common_info = {
114
+ .name = TYPE_SPITZ_MACHINE,
115
+ .parent = TYPE_MACHINE,
116
+ .abstract = true,
117
+ .instance_size = sizeof(SpitzMachineState),
118
+ .class_size = sizeof(SpitzMachineClass),
119
+ .class_init = spitz_common_class_init,
120
+};
121
122
static void akitapda_class_init(ObjectClass *oc, void *data)
123
{
124
MachineClass *mc = MACHINE_CLASS(oc);
125
+ SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc);
126
127
mc->desc = "Sharp SL-C1000 (Akita) PDA (PXA270)";
128
- mc->init = akita_init;
129
- mc->ignore_memory_transaction_failures = true;
130
mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0");
131
+ smc->model = akita;
132
+ smc->arm_id = 0x2e8;
133
}
134
135
static const TypeInfo akitapda_type = {
136
.name = MACHINE_TYPE_NAME("akita"),
137
- .parent = TYPE_MACHINE,
138
+ .parent = TYPE_SPITZ_MACHINE,
139
.class_init = akitapda_class_init,
140
};
141
142
static void spitzpda_class_init(ObjectClass *oc, void *data)
143
{
144
MachineClass *mc = MACHINE_CLASS(oc);
145
+ SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc);
146
147
mc->desc = "Sharp SL-C3000 (Spitz) PDA (PXA270)";
148
- mc->init = spitz_init;
149
- mc->block_default_type = IF_IDE;
150
- mc->ignore_memory_transaction_failures = true;
151
mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0");
152
+ smc->model = spitz;
153
+ smc->arm_id = 0x2c9;
154
}
155
156
static const TypeInfo spitzpda_type = {
157
.name = MACHINE_TYPE_NAME("spitz"),
158
- .parent = TYPE_MACHINE,
159
+ .parent = TYPE_SPITZ_MACHINE,
160
.class_init = spitzpda_class_init,
161
};
162
163
static void borzoipda_class_init(ObjectClass *oc, void *data)
164
{
165
MachineClass *mc = MACHINE_CLASS(oc);
166
+ SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc);
167
168
mc->desc = "Sharp SL-C3100 (Borzoi) PDA (PXA270)";
169
- mc->init = borzoi_init;
170
- mc->block_default_type = IF_IDE;
171
- mc->ignore_memory_transaction_failures = true;
172
mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0");
173
+ smc->model = borzoi;
174
+ smc->arm_id = 0x33f;
175
}
176
177
static const TypeInfo borzoipda_type = {
178
.name = MACHINE_TYPE_NAME("borzoi"),
179
- .parent = TYPE_MACHINE,
180
+ .parent = TYPE_SPITZ_MACHINE,
181
.class_init = borzoipda_class_init,
182
};
183
184
static void terrierpda_class_init(ObjectClass *oc, void *data)
185
{
186
MachineClass *mc = MACHINE_CLASS(oc);
187
+ SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc);
188
189
mc->desc = "Sharp SL-C3200 (Terrier) PDA (PXA270)";
190
- mc->init = terrier_init;
191
- mc->block_default_type = IF_IDE;
192
- mc->ignore_memory_transaction_failures = true;
193
mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c5");
194
+ smc->model = terrier;
195
+ smc->arm_id = 0x33f;
196
}
197
198
static const TypeInfo terrierpda_type = {
199
.name = MACHINE_TYPE_NAME("terrier"),
200
- .parent = TYPE_MACHINE,
201
+ .parent = TYPE_SPITZ_MACHINE,
202
.class_init = terrierpda_class_init,
203
};
204
205
static void spitz_machine_init(void)
206
{
207
+ type_register_static(&spitz_common_info);
208
type_register_static(&akitapda_type);
209
type_register_static(&spitzpda_type);
210
type_register_static(&borzoipda_type);
32
--
211
--
33
2.20.1
212
2.20.1
34
213
35
214
diff view generated by jsdifflib
1
Enable the FPU by default for the Cortex-M4 and Cortex-M33.
1
Keep pointers to the MPU and the SSI devices in SpitzMachineState.
2
We're going to want to make GPIO connections between some of the
3
SSI devices and the SCPs, so we want to keep hold of a pointer to
4
those; putting the MPU into the struct allows us to pass just
5
one thing to spitz_ssp_attach() rather than two.
6
7
We have to retain the setting of the global "max1111" variable
8
for the moment as it is used in spitz_adc_temp_on(); later in
9
this series of commits we will be able to remove it.
2
10
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
5
Message-id: 20190416125744.27770-27-peter.maydell@linaro.org
13
Message-id: 20200628142429.17111-4-peter.maydell@linaro.org
6
---
14
---
7
target/arm/cpu.c | 8 ++++++++
15
hw/arm/spitz.c | 50 ++++++++++++++++++++++++++++----------------------
8
1 file changed, 8 insertions(+)
16
1 file changed, 28 insertions(+), 22 deletions(-)
9
17
10
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
18
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
11
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
12
--- a/target/arm/cpu.c
20
--- a/hw/arm/spitz.c
13
+++ b/target/arm/cpu.c
21
+++ b/hw/arm/spitz.c
14
@@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj)
22
@@ -XXX,XX +XXX,XX @@ typedef struct {
15
set_feature(&cpu->env, ARM_FEATURE_M);
23
16
set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
24
typedef struct {
17
set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
25
MachineState parent;
18
+ set_feature(&cpu->env, ARM_FEATURE_VFP4);
26
+ PXA2xxState *mpu;
19
cpu->midr = 0x410fc240; /* r0p0 */
27
+ DeviceState *mux;
20
cpu->pmsav7_dregion = 8;
28
+ DeviceState *lcdtg;
21
+ cpu->isar.mvfr0 = 0x10110021;
29
+ DeviceState *ads7846;
22
+ cpu->isar.mvfr1 = 0x11000011;
30
+ DeviceState *max1111;
23
+ cpu->isar.mvfr2 = 0x00000000;
31
} SpitzMachineState;
24
cpu->id_pfr0 = 0x00000030;
32
25
cpu->id_pfr1 = 0x00000200;
33
#define TYPE_SPITZ_MACHINE "spitz-common"
26
cpu->id_dfr0 = 0x00100000;
34
@@ -XXX,XX +XXX,XX @@ static void corgi_ssp_realize(SSISlave *d, Error **errp)
27
@@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj)
35
s->bus[2] = ssi_create_bus(dev, "ssi2");
28
set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
36
}
29
set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
37
30
set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
38
-static void spitz_ssp_attach(PXA2xxState *cpu)
31
+ set_feature(&cpu->env, ARM_FEATURE_VFP4);
39
+static void spitz_ssp_attach(SpitzMachineState *sms)
32
cpu->midr = 0x410fd213; /* r0p3 */
40
{
33
cpu->pmsav7_dregion = 16;
41
- DeviceState *mux;
34
cpu->sau_sregion = 8;
42
- DeviceState *dev;
35
+ cpu->isar.mvfr0 = 0x10110021;
43
void *bus;
36
+ cpu->isar.mvfr1 = 0x11000011;
44
37
+ cpu->isar.mvfr2 = 0x00000040;
45
- mux = ssi_create_slave(cpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp");
38
cpu->id_pfr0 = 0x00000030;
46
+ sms->mux = ssi_create_slave(sms->mpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp");
39
cpu->id_pfr1 = 0x00000210;
47
40
cpu->id_dfr0 = 0x00200000;
48
- bus = qdev_get_child_bus(mux, "ssi0");
49
- ssi_create_slave(bus, "spitz-lcdtg");
50
+ bus = qdev_get_child_bus(sms->mux, "ssi0");
51
+ sms->lcdtg = ssi_create_slave(bus, "spitz-lcdtg");
52
53
- bus = qdev_get_child_bus(mux, "ssi1");
54
- dev = ssi_create_slave(bus, "ads7846");
55
- qdev_connect_gpio_out(dev, 0,
56
- qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_TP_INT));
57
+ bus = qdev_get_child_bus(sms->mux, "ssi1");
58
+ sms->ads7846 = ssi_create_slave(bus, "ads7846");
59
+ qdev_connect_gpio_out(sms->ads7846, 0,
60
+ qdev_get_gpio_in(sms->mpu->gpio, SPITZ_GPIO_TP_INT));
61
62
- bus = qdev_get_child_bus(mux, "ssi2");
63
- max1111 = ssi_create_slave(bus, "max1111");
64
- max111x_set_input(max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT);
65
- max111x_set_input(max1111, MAX1111_BATT_TEMP, 0);
66
- max111x_set_input(max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN);
67
+ bus = qdev_get_child_bus(sms->mux, "ssi2");
68
+ sms->max1111 = ssi_create_slave(bus, "max1111");
69
+ max1111 = sms->max1111;
70
+ max111x_set_input(sms->max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT);
71
+ max111x_set_input(sms->max1111, MAX1111_BATT_TEMP, 0);
72
+ max111x_set_input(sms->max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN);
73
74
- qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_LCDCON_CS,
75
- qdev_get_gpio_in(mux, 0));
76
- qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_ADS7846_CS,
77
- qdev_get_gpio_in(mux, 1));
78
- qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_MAX1111_CS,
79
- qdev_get_gpio_in(mux, 2));
80
+ qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_LCDCON_CS,
81
+ qdev_get_gpio_in(sms->mux, 0));
82
+ qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_ADS7846_CS,
83
+ qdev_get_gpio_in(sms->mux, 1));
84
+ qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_MAX1111_CS,
85
+ qdev_get_gpio_in(sms->mux, 2));
86
}
87
88
/* CF Microdrive */
89
@@ -XXX,XX +XXX,XX @@ static struct arm_boot_info spitz_binfo = {
90
static void spitz_common_init(MachineState *machine)
91
{
92
SpitzMachineClass *smc = SPITZ_MACHINE_GET_CLASS(machine);
93
+ SpitzMachineState *sms = SPITZ_MACHINE(machine);
94
enum spitz_model_e model = smc->model;
95
PXA2xxState *mpu;
96
DeviceState *scp0, *scp1 = NULL;
97
@@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine)
98
/* Setup CPU & memory */
99
mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size,
100
machine->cpu_type);
101
+ sms->mpu = mpu;
102
103
sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M);
104
105
@@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine)
106
/* Setup peripherals */
107
spitz_keyboard_register(mpu);
108
109
- spitz_ssp_attach(mpu);
110
+ spitz_ssp_attach(sms);
111
112
scp0 = sysbus_create_simple("scoop", 0x10800000, NULL);
113
if (model != akita) {
41
--
114
--
42
2.20.1
115
2.20.1
43
116
44
117
diff view generated by jsdifflib
1
The M-profile FPCCR.ASPEN bit indicates that automatic floating-point
1
Keep pointers to scp0, scp1 in SpitzMachineState, and just pass
2
context preservation is enabled. Before executing any floating-point
2
that to spitz_scoop_gpio_setup().
3
instruction, if FPCCR.ASPEN is set and the CONTROL FPCA/SFPA bits
4
indicate that there is no active floating point context then we
5
must create a new context (by initializing FPSCR and setting
6
FPCA/SFPA to indicate that the context is now active). In the
7
pseudocode this is handled by ExecuteFPCheck().
8
3
9
Implement this with a new TB flag which tracks whether we
4
(We'll want to use some of the other fields in SpitzMachineState
10
need to create a new FP context.
5
in that function in the next commit.)
11
6
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
14
Message-id: 20190416125744.27770-20-peter.maydell@linaro.org
9
Message-id: 20200628142429.17111-5-peter.maydell@linaro.org
15
---
10
---
16
target/arm/cpu.h | 2 ++
11
hw/arm/spitz.c | 34 +++++++++++++++++++---------------
17
target/arm/translate.h | 1 +
12
1 file changed, 19 insertions(+), 15 deletions(-)
18
target/arm/helper.c | 13 +++++++++++++
19
target/arm/translate.c | 29 +++++++++++++++++++++++++++++
20
4 files changed, 45 insertions(+)
21
13
22
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
14
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
23
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
24
--- a/target/arm/cpu.h
16
--- a/hw/arm/spitz.c
25
+++ b/target/arm/cpu.h
17
+++ b/hw/arm/spitz.c
26
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1)
18
@@ -XXX,XX +XXX,XX @@ typedef struct {
27
FIELD(TBFLAG_A32, VFPEN, 7, 1)
19
DeviceState *lcdtg;
28
FIELD(TBFLAG_A32, CONDEXEC, 8, 8)
20
DeviceState *ads7846;
29
FIELD(TBFLAG_A32, SCTLR_B, 16, 1)
21
DeviceState *max1111;
30
+/* For M profile only, set if we must create a new FP context */
22
+ DeviceState *scp0;
31
+FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1)
23
+ DeviceState *scp1;
32
/* For M profile only, set if FPCCR.S does not match current security state */
24
} SpitzMachineState;
33
FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1)
25
34
/* For M profile only, Handler (ie not Thread) mode */
26
#define TYPE_SPITZ_MACHINE "spitz-common"
35
diff --git a/target/arm/translate.h b/target/arm/translate.h
27
@@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level)
36
index XXXXXXX..XXXXXXX 100644
28
#define SPITZ_SCP2_BACKLIGHT_ON 8
37
--- a/target/arm/translate.h
29
#define SPITZ_SCP2_MIC_BIAS 9
38
+++ b/target/arm/translate.h
30
39
@@ -XXX,XX +XXX,XX @@ typedef struct DisasContext {
31
-static void spitz_scoop_gpio_setup(PXA2xxState *cpu,
40
bool v8m_secure; /* true if v8M and we're in Secure mode */
32
- DeviceState *scp0, DeviceState *scp1)
41
bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */
33
+static void spitz_scoop_gpio_setup(SpitzMachineState *sms)
42
bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */
34
{
43
+ bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */
35
- qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, cpu, 8);
44
/* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI
36
+ qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, sms->mpu, 8);
45
* so that top level loop can generate correct syndrome information.
37
46
*/
38
- qdev_connect_gpio_out(scp0, SPITZ_SCP_CHRG_ON, outsignals[0]);
47
diff --git a/target/arm/helper.c b/target/arm/helper.c
39
- qdev_connect_gpio_out(scp0, SPITZ_SCP_JK_B, outsignals[1]);
48
index XXXXXXX..XXXXXXX 100644
40
- qdev_connect_gpio_out(scp0, SPITZ_SCP_LED_GREEN, outsignals[2]);
49
--- a/target/arm/helper.c
41
- qdev_connect_gpio_out(scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]);
50
+++ b/target/arm/helper.c
42
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_CHRG_ON, outsignals[0]);
51
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
43
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_JK_B, outsignals[1]);
52
flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1);
44
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_GREEN, outsignals[2]);
45
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]);
46
47
- if (scp1) {
48
- qdev_connect_gpio_out(scp1, SPITZ_SCP2_BACKLIGHT_CONT, outsignals[4]);
49
- qdev_connect_gpio_out(scp1, SPITZ_SCP2_BACKLIGHT_ON, outsignals[5]);
50
+ if (sms->scp1) {
51
+ qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_CONT,
52
+ outsignals[4]);
53
+ qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_ON,
54
+ outsignals[5]);
53
}
55
}
54
56
55
+ if (arm_feature(env, ARM_FEATURE_M) &&
57
- qdev_connect_gpio_out(scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]);
56
+ (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) &&
58
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]);
57
+ (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) ||
58
+ (env->v7m.secure &&
59
+ !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) {
60
+ /*
61
+ * ASPEN is set, but FPCA/SFPA indicate that there is no active
62
+ * FP context; we must create a new FP context before executing
63
+ * any FP insn.
64
+ */
65
+ flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1);
66
+ }
67
+
68
*pflags = flags;
69
*cs_base = 0;
70
}
59
}
71
diff --git a/target/arm/translate.c b/target/arm/translate.c
60
72
index XXXXXXX..XXXXXXX 100644
61
#define SPITZ_GPIO_HSYNC 22
73
--- a/target/arm/translate.c
62
@@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine)
74
+++ b/target/arm/translate.c
63
SpitzMachineState *sms = SPITZ_MACHINE(machine);
75
@@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn)
64
enum spitz_model_e model = smc->model;
76
/* Don't need to do this for any further FP insns in this TB */
65
PXA2xxState *mpu;
77
s->v8m_fpccr_s_wrong = false;
66
- DeviceState *scp0, *scp1 = NULL;
78
}
67
MemoryRegion *address_space_mem = get_system_memory();
79
+
68
MemoryRegion *rom = g_new(MemoryRegion, 1);
80
+ if (s->v7m_new_fp_ctxt_needed) {
69
81
+ /*
70
@@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine)
82
+ * Create new FP context by updating CONTROL.FPCA, CONTROL.SFPA
71
83
+ * and the FPSCR.
72
spitz_ssp_attach(sms);
84
+ */
73
85
+ TCGv_i32 control, fpscr;
74
- scp0 = sysbus_create_simple("scoop", 0x10800000, NULL);
86
+ uint32_t bits = R_V7M_CONTROL_FPCA_MASK;
75
+ sms->scp0 = sysbus_create_simple("scoop", 0x10800000, NULL);
87
+
76
if (model != akita) {
88
+ fpscr = load_cpu_field(v7m.fpdscr[s->v8m_secure]);
77
- scp1 = sysbus_create_simple("scoop", 0x08800040, NULL);
89
+ gen_helper_vfp_set_fpscr(cpu_env, fpscr);
78
+ sms->scp1 = sysbus_create_simple("scoop", 0x08800040, NULL);
90
+ tcg_temp_free_i32(fpscr);
79
+ } else {
91
+ /*
80
+ sms->scp1 = NULL;
92
+ * We don't need to arrange to end the TB, because the only
93
+ * parts of FPSCR which we cache in the TB flags are the VECLEN
94
+ * and VECSTRIDE, and those don't exist for M-profile.
95
+ */
96
+
97
+ if (s->v8m_secure) {
98
+ bits |= R_V7M_CONTROL_SFPA_MASK;
99
+ }
100
+ control = load_cpu_field(v7m.control[M_REG_S]);
101
+ tcg_gen_ori_i32(control, control, bits);
102
+ store_cpu_field(control, v7m.control[M_REG_S]);
103
+ /* Don't need to do this for any further FP insns in this TB */
104
+ s->v7m_new_fp_ctxt_needed = false;
105
+ }
106
}
81
}
107
82
108
if (extract32(insn, 28, 4) == 0xf) {
83
- spitz_scoop_gpio_setup(mpu, scp0, scp1);
109
@@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
84
+ spitz_scoop_gpio_setup(sms);
110
regime_is_secure(env, dc->mmu_idx);
85
111
dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK);
86
spitz_gpio_setup(mpu, (model == akita) ? 1 : 2);
112
dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG);
113
+ dc->v7m_new_fp_ctxt_needed =
114
+ FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED);
115
dc->cp_regs = cpu->cp_regs;
116
dc->features = env->features;
117
87
118
--
88
--
119
2.20.1
89
2.20.1
120
90
121
91
diff view generated by jsdifflib
1
We are close to running out of TB flags for AArch32; we could
1
Currently the Spitz board uses a nasty hack for the GPIO lines
2
start using the cs_base word, but before we do that we can
2
that pass "bit5" and "power" information to the LCD controller:
3
economise on our usage by sharing the same bits for the VFP
3
the lcdtg realize function sets a global variable to point to
4
VECSTRIDE field and the XScale XSCALE_CPAR field. This
4
the instance it just realized, and then the functions spitz_bl_power()
5
works because no XScale CPU ever had VFP.
5
and spitz_bl_bit5() use that to find the device they are changing
6
the internal state of. There is a comment reading:
7
FIXME: Implement GPIO properly and remove this hack.
8
which was added in 2009.
9
10
Implement GPIO properly and remove this hack.
6
11
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
13
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
9
Message-id: 20190416125744.27770-18-peter.maydell@linaro.org
14
Message-id: 20200628142429.17111-6-peter.maydell@linaro.org
10
---
15
---
11
target/arm/cpu.h | 10 ++++++----
16
hw/arm/spitz.c | 28 ++++++++++++----------------
12
target/arm/cpu.c | 7 +++++++
17
1 file changed, 12 insertions(+), 16 deletions(-)
13
target/arm/helper.c | 6 +++++-
14
target/arm/translate.c | 9 +++++++--
15
4 files changed, 25 insertions(+), 7 deletions(-)
16
18
17
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
19
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
18
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/cpu.h
21
--- a/hw/arm/spitz.c
20
+++ b/target/arm/cpu.h
22
+++ b/hw/arm/spitz.c
21
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1)
23
@@ -XXX,XX +XXX,XX @@ static void spitz_bl_update(SpitzLCDTG *s)
22
FIELD(TBFLAG_A32, THUMB, 0, 1)
24
zaurus_printf("LCD Backlight now off\n");
23
FIELD(TBFLAG_A32, VECLEN, 1, 3)
25
}
24
FIELD(TBFLAG_A32, VECSTRIDE, 4, 2)
26
25
+/*
27
-/* FIXME: Implement GPIO properly and remove this hack. */
26
+ * We store the bottom two bits of the CPAR as TB flags and handle
28
-static SpitzLCDTG *spitz_lcdtg;
27
+ * checks on the other bits at runtime. This shares the same bits as
29
-
28
+ * VECSTRIDE, which is OK as no XScale CPU has VFP.
30
static inline void spitz_bl_bit5(void *opaque, int line, int level)
29
+ */
31
{
30
+FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2)
32
- SpitzLCDTG *s = spitz_lcdtg;
31
/*
33
+ SpitzLCDTG *s = opaque;
32
* Indicates whether cp register reads and writes by guest code should access
34
int prev = s->bl_intensity;
33
* the secure or nonsecure bank of banked registers; note that this is not
35
34
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1)
36
if (level)
35
FIELD(TBFLAG_A32, VFPEN, 7, 1)
37
@@ -XXX,XX +XXX,XX @@ static inline void spitz_bl_bit5(void *opaque, int line, int level)
36
FIELD(TBFLAG_A32, CONDEXEC, 8, 8)
38
37
FIELD(TBFLAG_A32, SCTLR_B, 16, 1)
39
static inline void spitz_bl_power(void *opaque, int line, int level)
38
-/* We store the bottom two bits of the CPAR as TB flags and handle
40
{
39
- * checks on the other bits at runtime
41
- SpitzLCDTG *s = spitz_lcdtg;
40
- */
42
+ SpitzLCDTG *s = opaque;
41
-FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2)
43
s->bl_power = !!level;
42
/* For M profile only, Handler (ie not Thread) mode */
44
spitz_bl_update(s);
43
FIELD(TBFLAG_A32, HANDLER, 21, 1)
45
}
44
/* For M profile only, whether we should generate stack-limit checks */
46
@@ -XXX,XX +XXX,XX @@ static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value)
45
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
47
return 0;
46
index XXXXXXX..XXXXXXX 100644
48
}
47
--- a/target/arm/cpu.c
49
48
+++ b/target/arm/cpu.c
50
-static void spitz_lcdtg_realize(SSISlave *dev, Error **errp)
49
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
51
+static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp)
50
set_feature(env, ARM_FEATURE_THUMB_DSP);
52
{
53
- SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, dev);
54
+ SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, ssi);
55
+ DeviceState *dev = DEVICE(s);
56
57
- spitz_lcdtg = s;
58
s->bl_power = 0;
59
s->bl_intensity = 0x20;
60
+
61
+ qdev_init_gpio_in_named(dev, spitz_bl_bit5, "bl_bit5", 1);
62
+ qdev_init_gpio_in_named(dev, spitz_bl_power, "bl_power", 1);
63
}
64
65
/* SSP devices */
66
@@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level)
67
case 3:
68
zaurus_printf("Orange LED %s.\n", level ? "on" : "off");
69
break;
70
- case 4:
71
- spitz_bl_bit5(opaque, line, level);
72
- break;
73
- case 5:
74
- spitz_bl_power(opaque, line, level);
75
- break;
76
case 6:
77
spitz_adc_temp_on(opaque, line, level);
78
break;
79
+ default:
80
+ g_assert_not_reached();
51
}
81
}
52
82
}
53
+ /*
83
54
+ * We rely on no XScale CPU having VFP so we can use the same bits in the
84
@@ -XXX,XX +XXX,XX @@ static void spitz_scoop_gpio_setup(SpitzMachineState *sms)
55
+ * TB flags field for VECSTRIDE and XSCALE_CPAR.
85
56
+ */
86
if (sms->scp1) {
57
+ assert(!(arm_feature(env, ARM_FEATURE_VFP) &&
87
qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_CONT,
58
+ arm_feature(env, ARM_FEATURE_XSCALE)));
88
- outsignals[4]);
59
+
89
+ qdev_get_gpio_in_named(sms->lcdtg, "bl_bit5", 0));
60
if (arm_feature(env, ARM_FEATURE_V7) &&
90
qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_ON,
61
!arm_feature(env, ARM_FEATURE_M) &&
91
- outsignals[5]);
62
!arm_feature(env, ARM_FEATURE_PMSA)) {
92
+ qdev_get_gpio_in_named(sms->lcdtg, "bl_power", 0));
63
diff --git a/target/arm/helper.c b/target/arm/helper.c
64
index XXXXXXX..XXXXXXX 100644
65
--- a/target/arm/helper.c
66
+++ b/target/arm/helper.c
67
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
68
|| arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
69
flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
70
}
71
- flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar);
72
+ /* Note that XSCALE_CPAR shares bits with VECSTRIDE */
73
+ if (arm_feature(env, ARM_FEATURE_XSCALE)) {
74
+ flags = FIELD_DP32(flags, TBFLAG_A32,
75
+ XSCALE_CPAR, env->cp15.c15_cpar);
76
+ }
77
}
93
}
78
94
79
flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx));
95
qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]);
80
diff --git a/target/arm/translate.c b/target/arm/translate.c
81
index XXXXXXX..XXXXXXX 100644
82
--- a/target/arm/translate.c
83
+++ b/target/arm/translate.c
84
@@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
85
dc->fp_excp_el = FIELD_EX32(tb_flags, TBFLAG_ANY, FPEXC_EL);
86
dc->vfp_enabled = FIELD_EX32(tb_flags, TBFLAG_A32, VFPEN);
87
dc->vec_len = FIELD_EX32(tb_flags, TBFLAG_A32, VECLEN);
88
- dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE);
89
- dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR);
90
+ if (arm_feature(env, ARM_FEATURE_XSCALE)) {
91
+ dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR);
92
+ dc->vec_stride = 0;
93
+ } else {
94
+ dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE);
95
+ dc->c15_cpar = 0;
96
+ }
97
dc->v7m_handler_mode = FIELD_EX32(tb_flags, TBFLAG_A32, HANDLER);
98
dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) &&
99
regime_is_secure(env, dc->mmu_idx);
100
--
96
--
101
2.20.1
97
2.20.1
102
98
103
99
diff view generated by jsdifflib
1
Implement the VLLDM instruction for v7M for the FPU present cas.
1
Add some QOM properties to the max111x ADC device to allow the
2
initial values to be configured. Currently this is done by
3
board code calling max111x_set_input() after it creates the
4
device, which doesn't work on system reset.
5
6
This requires us to implement a reset method for this device,
7
so while we're doing that make sure we reset the other parts
8
of the device state.
2
9
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
11
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
5
Message-id: 20190416125744.27770-26-peter.maydell@linaro.org
12
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
13
Message-id: 20200628142429.17111-7-peter.maydell@linaro.org
6
---
14
---
7
target/arm/helper.h | 1 +
15
hw/misc/max111x.c | 57 ++++++++++++++++++++++++++++++++++++++---------
8
target/arm/helper.c | 54 ++++++++++++++++++++++++++++++++++++++++++
16
1 file changed, 47 insertions(+), 10 deletions(-)
9
target/arm/translate.c | 2 +-
10
3 files changed, 56 insertions(+), 1 deletion(-)
11
17
12
diff --git a/target/arm/helper.h b/target/arm/helper.h
18
diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c
13
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
14
--- a/target/arm/helper.h
20
--- a/hw/misc/max111x.c
15
+++ b/target/arm/helper.h
21
+++ b/hw/misc/max111x.c
16
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32)
22
@@ -XXX,XX +XXX,XX @@
17
DEF_HELPER_1(v7m_preserve_fp_state, void, env)
23
#include "hw/ssi/ssi.h"
18
24
#include "migration/vmstate.h"
19
DEF_HELPER_2(v7m_vlstm, void, env, i32)
25
#include "qemu/module.h"
20
+DEF_HELPER_2(v7m_vlldm, void, env, i32)
26
+#include "hw/qdev-properties.h"
21
27
22
DEF_HELPER_2(v8m_stackcheck, void, env, i32)
28
typedef struct {
23
29
SSISlave parent_obj;
24
diff --git a/target/arm/helper.c b/target/arm/helper.c
30
25
index XXXXXXX..XXXXXXX 100644
31
qemu_irq interrupt;
26
--- a/target/arm/helper.c
32
+ /* Values of inputs at system reset (settable by QOM property) */
27
+++ b/target/arm/helper.c
33
+ uint8_t reset_input[8];
28
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr)
34
+
29
g_assert_not_reached();
35
uint8_t tb1, rb2, rb3;
36
int cycle;
37
38
@@ -XXX,XX +XXX,XX @@ static int max111x_init(SSISlave *d, int inputs)
39
qdev_init_gpio_out(dev, &s->interrupt, 1);
40
41
s->inputs = inputs;
42
- /* TODO: add a user interface for setting these */
43
- s->input[0] = 0xf0;
44
- s->input[1] = 0xe0;
45
- s->input[2] = 0xd0;
46
- s->input[3] = 0xc0;
47
- s->input[4] = 0xb0;
48
- s->input[5] = 0xa0;
49
- s->input[6] = 0x90;
50
- s->input[7] = 0x80;
51
- s->com = 0;
52
53
vmstate_register(VMSTATE_IF(dev), VMSTATE_INSTANCE_ID_ANY,
54
&vmstate_max111x, s);
55
@@ -XXX,XX +XXX,XX @@ void max111x_set_input(DeviceState *dev, int line, uint8_t value)
56
s->input[line] = value;
30
}
57
}
31
58
32
+void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr)
59
+static void max111x_reset(DeviceState *dev)
33
+{
60
+{
34
+ /* translate.c should never generate calls here in user-only mode */
61
+ MAX111xState *s = MAX_111X(dev);
35
+ g_assert_not_reached();
62
+ int i;
63
+
64
+ for (i = 0; i < s->inputs; i++) {
65
+ s->input[i] = s->reset_input[i];
66
+ }
67
+ s->com = 0;
68
+ s->tb1 = 0;
69
+ s->rb2 = 0;
70
+ s->rb3 = 0;
71
+ s->cycle = 0;
36
+}
72
+}
37
+
73
+
38
uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op)
74
+static Property max1110_properties[] = {
75
+ /* Reset values for ADC inputs */
76
+ DEFINE_PROP_UINT8("input0", MAX111xState, reset_input[0], 0xf0),
77
+ DEFINE_PROP_UINT8("input1", MAX111xState, reset_input[1], 0xe0),
78
+ DEFINE_PROP_UINT8("input2", MAX111xState, reset_input[2], 0xd0),
79
+ DEFINE_PROP_UINT8("input3", MAX111xState, reset_input[3], 0xc0),
80
+ DEFINE_PROP_END_OF_LIST(),
81
+};
82
+
83
+static Property max1111_properties[] = {
84
+ /* Reset values for ADC inputs */
85
+ DEFINE_PROP_UINT8("input0", MAX111xState, reset_input[0], 0xf0),
86
+ DEFINE_PROP_UINT8("input1", MAX111xState, reset_input[1], 0xe0),
87
+ DEFINE_PROP_UINT8("input2", MAX111xState, reset_input[2], 0xd0),
88
+ DEFINE_PROP_UINT8("input3", MAX111xState, reset_input[3], 0xc0),
89
+ DEFINE_PROP_UINT8("input4", MAX111xState, reset_input[4], 0xb0),
90
+ DEFINE_PROP_UINT8("input5", MAX111xState, reset_input[5], 0xa0),
91
+ DEFINE_PROP_UINT8("input6", MAX111xState, reset_input[6], 0x90),
92
+ DEFINE_PROP_UINT8("input7", MAX111xState, reset_input[7], 0x80),
93
+ DEFINE_PROP_END_OF_LIST(),
94
+};
95
+
96
static void max111x_class_init(ObjectClass *klass, void *data)
39
{
97
{
40
/* The TT instructions can be used by unprivileged code, but in
98
SSISlaveClass *k = SSI_SLAVE_CLASS(klass);
41
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr)
99
+ DeviceClass *dc = DEVICE_CLASS(klass);
42
env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK;
100
101
k->transfer = max111x_transfer;
102
+ dc->reset = max111x_reset;
43
}
103
}
44
104
45
+void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr)
105
static const TypeInfo max111x_info = {
46
+{
106
@@ -XXX,XX +XXX,XX @@ static const TypeInfo max111x_info = {
47
+ /* fptr is the value of Rn, the frame pointer we load the FP regs from */
107
static void max1110_class_init(ObjectClass *klass, void *data)
48
+ assert(env->v7m.secure);
49
+
50
+ if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) {
51
+ return;
52
+ }
53
+
54
+ /* Check access to the coprocessor is permitted */
55
+ if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) {
56
+ raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC());
57
+ }
58
+
59
+ if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) {
60
+ /* State in FP is still valid */
61
+ env->v7m.fpccr[M_REG_S] &= ~R_V7M_FPCCR_LSPACT_MASK;
62
+ } else {
63
+ bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK;
64
+ int i;
65
+ uint32_t fpscr;
66
+
67
+ if (fptr & 7) {
68
+ raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC());
69
+ }
70
+
71
+ for (i = 0; i < (ts ? 32 : 16); i += 2) {
72
+ uint32_t slo, shi;
73
+ uint64_t dn;
74
+ uint32_t faddr = fptr + 4 * i;
75
+
76
+ if (i >= 16) {
77
+ faddr += 8; /* skip the slot for the FPSCR */
78
+ }
79
+
80
+ slo = cpu_ldl_data(env, faddr);
81
+ shi = cpu_ldl_data(env, faddr + 4);
82
+
83
+ dn = (uint64_t) shi << 32 | slo;
84
+ *aa32_vfp_dreg(env, i / 2) = dn;
85
+ }
86
+ fpscr = cpu_ldl_data(env, fptr + 0x40);
87
+ vfp_set_fpscr(env, fpscr);
88
+ }
89
+
90
+ env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK;
91
+}
92
+
93
static bool v7m_push_stack(ARMCPU *cpu)
94
{
108
{
95
/* Do the "set up stack frame" part of exception entry,
109
SSISlaveClass *k = SSI_SLAVE_CLASS(klass);
96
diff --git a/target/arm/translate.c b/target/arm/translate.c
110
+ DeviceClass *dc = DEVICE_CLASS(klass);
97
index XXXXXXX..XXXXXXX 100644
111
98
--- a/target/arm/translate.c
112
k->realize = max1110_realize;
99
+++ b/target/arm/translate.c
113
+ device_class_set_props(dc, max1110_properties);
100
@@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn)
114
}
101
TCGv_i32 fptr = load_reg(s, rn);
115
102
116
static const TypeInfo max1110_info = {
103
if (extract32(insn, 20, 1)) {
117
@@ -XXX,XX +XXX,XX @@ static const TypeInfo max1110_info = {
104
- /* VLLDM */
118
static void max1111_class_init(ObjectClass *klass, void *data)
105
+ gen_helper_v7m_vlldm(cpu_env, fptr);
119
{
106
} else {
120
SSISlaveClass *k = SSI_SLAVE_CLASS(klass);
107
gen_helper_v7m_vlstm(cpu_env, fptr);
121
+ DeviceClass *dc = DEVICE_CLASS(klass);
108
}
122
123
k->realize = max1111_realize;
124
+ device_class_set_props(dc, max1111_properties);
125
}
126
127
static const TypeInfo max1111_info = {
109
--
128
--
110
2.20.1
129
2.20.1
111
130
112
131
diff view generated by jsdifflib
1
Add a new helper function which returns the MMU index to use
1
The max111x is a proper qdev device; we can use dc->vmsd rather than
2
for v7M, where the caller specifies all of the security
2
directly calling vmstate_register().
3
state, privilege level and whether the execution priority
4
is negative, and reimplement the existing
5
arm_v7m_mmu_idx_for_secstate_and_priv() in terms of it.
6
3
7
We are going to need this for the lazy-FP-stacking code.
4
It's possible that this is a migration compat break, but the only
5
boards that use this device are the spitz-family ('akita', 'borzoi',
6
'spitz', 'terrier').
8
7
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Message-id: 20190416125744.27770-21-peter.maydell@linaro.org
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20200628142429.17111-8-peter.maydell@linaro.org
12
---
12
---
13
target/arm/cpu.h | 7 +++++++
13
hw/misc/max111x.c | 3 +--
14
target/arm/helper.c | 14 +++++++++++---
14
1 file changed, 1 insertion(+), 2 deletions(-)
15
2 files changed, 18 insertions(+), 3 deletions(-)
16
15
17
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
16
diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c
18
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/cpu.h
18
--- a/hw/misc/max111x.c
20
+++ b/target/arm/cpu.h
19
+++ b/hw/misc/max111x.c
21
@@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx)
20
@@ -XXX,XX +XXX,XX @@ static int max111x_init(SSISlave *d, int inputs)
22
}
21
23
}
22
s->inputs = inputs;
24
23
25
+/*
24
- vmstate_register(VMSTATE_IF(dev), VMSTATE_INSTANCE_ID_ANY,
26
+ * Return the MMU index for a v7M CPU with all relevant information
25
- &vmstate_max111x, s);
27
+ * manually specified.
28
+ */
29
+ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env,
30
+ bool secstate, bool priv, bool negpri);
31
+
32
/* Return the MMU index for a v7M CPU in the specified security and
33
* privilege state.
34
*/
35
diff --git a/target/arm/helper.c b/target/arm/helper.c
36
index XXXXXXX..XXXXXXX 100644
37
--- a/target/arm/helper.c
38
+++ b/target/arm/helper.c
39
@@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el)
40
return 0;
26
return 0;
41
}
27
}
42
28
43
-ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env,
29
@@ -XXX,XX +XXX,XX @@ static void max111x_class_init(ObjectClass *klass, void *data)
44
- bool secstate, bool priv)
30
45
+ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env,
31
k->transfer = max111x_transfer;
46
+ bool secstate, bool priv, bool negpri)
32
dc->reset = max111x_reset;
47
{
33
+ dc->vmsd = &vmstate_max111x;
48
ARMMMUIdx mmu_idx = ARM_MMU_IDX_M;
49
50
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env,
51
mmu_idx |= ARM_MMU_IDX_M_PRIV;
52
}
53
54
- if (armv7m_nvic_neg_prio_requested(env->nvic, secstate)) {
55
+ if (negpri) {
56
mmu_idx |= ARM_MMU_IDX_M_NEGPRI;
57
}
58
59
@@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env,
60
return mmu_idx;
61
}
34
}
62
35
63
+ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env,
36
static const TypeInfo max111x_info = {
64
+ bool secstate, bool priv)
65
+{
66
+ bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate);
67
+
68
+ return arm_v7m_mmu_idx_all(env, secstate, priv, negpri);
69
+}
70
+
71
/* Return the MMU index for a v7M CPU in the specified security state */
72
ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
73
{
74
--
37
--
75
2.20.1
38
2.20.1
76
39
77
40
diff view generated by jsdifflib
1
Like AArch64, M-profile floating point has no FPEXC enable
1
Add an ssi_realize_and_unref(), for the benefit of callers
2
bit to gate floating point; so always set the VFPEN TB flag.
2
who want to be able to create an SSI device, set QOM properties
3
on it, and then do the realize-and-unref afterwards.
3
4
4
M-profile also has CPACR and NSACR similar to A-profile;
5
The API works on the same principle as the recently added
5
they behave slightly differently:
6
qdev_realize_and_undef(), sysbus_realize_and_undef(), etc.
6
* the CPACR is banked between Secure and Non-Secure
7
* if the NSACR forces a trap then this is taken to
8
the Secure state, not the Non-Secure state
9
10
Honour the CPACR and NSACR settings. The NSACR handling
11
requires us to borrow the exception.target_el field
12
(usually meaningless for M profile) to distinguish the
13
NOCP UsageFault taken to Secure state from the more
14
usual fault taken to the current security state.
15
7
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
18
Message-id: 20190416125744.27770-6-peter.maydell@linaro.org
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20200628142429.17111-9-peter.maydell@linaro.org
19
---
12
---
20
target/arm/helper.c | 55 +++++++++++++++++++++++++++++++++++++++---
13
include/hw/ssi/ssi.h | 26 ++++++++++++++++++++++++++
21
target/arm/translate.c | 10 ++++++--
14
hw/ssi/ssi.c | 7 ++++++-
22
2 files changed, 60 insertions(+), 5 deletions(-)
15
2 files changed, 32 insertions(+), 1 deletion(-)
23
16
24
diff --git a/target/arm/helper.c b/target/arm/helper.c
17
diff --git a/include/hw/ssi/ssi.h b/include/hw/ssi/ssi.h
25
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
26
--- a/target/arm/helper.c
19
--- a/include/hw/ssi/ssi.h
27
+++ b/target/arm/helper.c
20
+++ b/include/hw/ssi/ssi.h
28
@@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
21
@@ -XXX,XX +XXX,XX @@ extern const VMStateDescription vmstate_ssi_slave;
29
return target_el;
30
}
22
}
31
23
32
+/*
24
DeviceState *ssi_create_slave(SSIBus *bus, const char *name);
33
+ * Return true if the v7M CPACR permits access to the FPU for the specified
25
+/**
34
+ * security state and privilege level.
26
+ * ssi_realize_and_unref: realize and unref an SSI slave device
27
+ * @dev: SSI slave device to realize
28
+ * @bus: SSI bus to put it on
29
+ * @errp: error pointer
30
+ *
31
+ * Call 'realize' on @dev, put it on the specified @bus, and drop the
32
+ * reference to it. Errors are reported via @errp and by returning
33
+ * false.
34
+ *
35
+ * This function is useful if you have created @dev via qdev_new()
36
+ * (which takes a reference to the device it returns to you), so that
37
+ * you can set properties on it before realizing it. If you don't need
38
+ * to set properties then ssi_create_slave() is probably better (as it
39
+ * does the create, init and realize in one step).
40
+ *
41
+ * If you are embedding the SSI slave into another QOM device and
42
+ * initialized it via some variant on object_initialize_child() then
43
+ * do not use this function, because that family of functions arrange
44
+ * for the only reference to the child device to be held by the parent
45
+ * via the child<> property, and so the reference-count-drop done here
46
+ * would be incorrect. (Instead you would want ssi_realize(), which
47
+ * doesn't currently exist but would be trivial to create if we had
48
+ * any code that wanted it.)
35
+ */
49
+ */
36
+static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv)
50
+bool ssi_realize_and_unref(DeviceState *dev, SSIBus *bus, Error **errp);
51
52
/* Master interface. */
53
SSIBus *ssi_create_bus(DeviceState *parent, const char *name);
54
diff --git a/hw/ssi/ssi.c b/hw/ssi/ssi.c
55
index XXXXXXX..XXXXXXX 100644
56
--- a/hw/ssi/ssi.c
57
+++ b/hw/ssi/ssi.c
58
@@ -XXX,XX +XXX,XX @@ static const TypeInfo ssi_slave_info = {
59
.abstract = true,
60
};
61
62
+bool ssi_realize_and_unref(DeviceState *dev, SSIBus *bus, Error **errp)
37
+{
63
+{
38
+ switch (extract32(env->v7m.cpacr[is_secure], 20, 2)) {
64
+ return qdev_realize_and_unref(dev, &bus->parent_obj, errp);
39
+ case 0:
40
+ case 2: /* UNPREDICTABLE: we treat like 0 */
41
+ return false;
42
+ case 1:
43
+ return is_priv;
44
+ case 3:
45
+ return true;
46
+ default:
47
+ g_assert_not_reached();
48
+ }
49
+}
65
+}
50
+
66
+
51
static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value,
67
DeviceState *ssi_create_slave(SSIBus *bus, const char *name)
52
ARMMMUIdx mmu_idx, bool ignfault)
53
{
68
{
54
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
69
DeviceState *dev = qdev_new(name);
55
env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK;
70
56
break;
71
- qdev_realize_and_unref(dev, &bus->parent_obj, &error_fatal);
57
case EXCP_NOCP:
72
+ ssi_realize_and_unref(dev, bus, &error_fatal);
58
- armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure);
73
return dev;
59
- env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK;
74
}
60
+ {
61
+ /*
62
+ * NOCP might be directed to something other than the current
63
+ * security state if this fault is because of NSACR; we indicate
64
+ * the target security state using exception.target_el.
65
+ */
66
+ int target_secstate;
67
+
68
+ if (env->exception.target_el == 3) {
69
+ target_secstate = M_REG_S;
70
+ } else {
71
+ target_secstate = env->v7m.secure;
72
+ }
73
+ armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, target_secstate);
74
+ env->v7m.cfsr[target_secstate] |= R_V7M_CFSR_NOCP_MASK;
75
break;
76
+ }
77
case EXCP_INVSTATE:
78
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure);
79
env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK;
80
@@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el)
81
return 0;
82
}
83
84
+ if (arm_feature(env, ARM_FEATURE_M)) {
85
+ /* CPACR can cause a NOCP UsageFault taken to current security state */
86
+ if (!v7m_cpacr_pass(env, env->v7m.secure, cur_el != 0)) {
87
+ return 1;
88
+ }
89
+
90
+ if (arm_feature(env, ARM_FEATURE_M_SECURITY) && !env->v7m.secure) {
91
+ if (!extract32(env->v7m.nsacr, 10, 1)) {
92
+ /* FP insns cause a NOCP UsageFault taken to Secure */
93
+ return 3;
94
+ }
95
+ }
96
+
97
+ return 0;
98
+ }
99
+
100
/* The CPACR controls traps to EL1, or PL1 if we're 32 bit:
101
* 0, 2 : trap EL0 and EL1/PL1 accesses
102
* 1 : trap only EL0 accesses
103
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
104
flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env));
105
flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env));
106
if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
107
- || arm_el_is_aa64(env, 1)) {
108
+ || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) {
109
flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1);
110
}
111
flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar);
112
diff --git a/target/arm/translate.c b/target/arm/translate.c
113
index XXXXXXX..XXXXXXX 100644
114
--- a/target/arm/translate.c
115
+++ b/target/arm/translate.c
116
@@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn)
117
* for attempts to execute invalid vfp/neon encodings with FP disabled.
118
*/
119
if (s->fp_excp_el) {
120
- gen_exception_insn(s, 4, EXCP_UDEF,
121
- syn_fp_access_trap(1, 0xe, false), s->fp_excp_el);
122
+ if (arm_dc_feature(s, ARM_FEATURE_M)) {
123
+ gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(),
124
+ s->fp_excp_el);
125
+ } else {
126
+ gen_exception_insn(s, 4, EXCP_UDEF,
127
+ syn_fp_access_trap(1, 0xe, false),
128
+ s->fp_excp_el);
129
+ }
130
return 0;
131
}
132
75
133
--
76
--
134
2.20.1
77
2.20.1
135
78
136
79
diff view generated by jsdifflib
1
Move the NS TBFLAG down from bit 19 to bit 6, which has not
1
Use the new max111x qdev properties to set the initial input
2
been used since commit c1e3781090b9d36c60 in 2015, when we
2
values rather than calling max111x_set_input(); this means that
3
started passing the entire MMU index in the TB flags rather
3
on system reset the inputs will correctly return to their initial
4
than just a 'privilege level' bit.
4
values.
5
6
This rearrangement is not strictly necessary, but means that
7
we can put M-profile-only bits next to each other rather
8
than scattered across the flag word.
9
5
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
12
Message-id: 20190416125744.27770-17-peter.maydell@linaro.org
8
Message-id: 20200628142429.17111-10-peter.maydell@linaro.org
13
---
9
---
14
target/arm/cpu.h | 11 ++++++-----
10
hw/arm/spitz.c | 11 +++++++----
15
1 file changed, 6 insertions(+), 5 deletions(-)
11
1 file changed, 7 insertions(+), 4 deletions(-)
16
12
17
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
13
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
18
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/cpu.h
15
--- a/hw/arm/spitz.c
20
+++ b/target/arm/cpu.h
16
+++ b/hw/arm/spitz.c
21
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1)
17
@@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms)
22
FIELD(TBFLAG_A32, THUMB, 0, 1)
18
qdev_get_gpio_in(sms->mpu->gpio, SPITZ_GPIO_TP_INT));
23
FIELD(TBFLAG_A32, VECLEN, 1, 3)
19
24
FIELD(TBFLAG_A32, VECSTRIDE, 4, 2)
20
bus = qdev_get_child_bus(sms->mux, "ssi2");
25
+/*
21
- sms->max1111 = ssi_create_slave(bus, "max1111");
26
+ * Indicates whether cp register reads and writes by guest code should access
22
+ sms->max1111 = qdev_new("max1111");
27
+ * the secure or nonsecure bank of banked registers; note that this is not
23
max1111 = sms->max1111;
28
+ * the same thing as the current security state of the processor!
24
- max111x_set_input(sms->max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT);
29
+ */
25
- max111x_set_input(sms->max1111, MAX1111_BATT_TEMP, 0);
30
+FIELD(TBFLAG_A32, NS, 6, 1)
26
- max111x_set_input(sms->max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN);
31
FIELD(TBFLAG_A32, VFPEN, 7, 1)
27
+ qdev_prop_set_uint8(sms->max1111, "input1" /* BATT_VOLT */,
32
FIELD(TBFLAG_A32, CONDEXEC, 8, 8)
28
+ SPITZ_BATTERY_VOLT);
33
FIELD(TBFLAG_A32, SCTLR_B, 16, 1)
29
+ qdev_prop_set_uint8(sms->max1111, "input2" /* BATT_TEMP */, 0);
34
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, SCTLR_B, 16, 1)
30
+ qdev_prop_set_uint8(sms->max1111, "input3" /* ACIN_VOLT */,
35
* checks on the other bits at runtime
31
+ SPITZ_CHARGEON_ACIN);
36
*/
32
+ ssi_realize_and_unref(sms->max1111, bus, &error_fatal);
37
FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2)
33
38
-/* Indicates whether cp register reads and writes by guest code should access
34
qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_LCDCON_CS,
39
- * the secure or nonsecure bank of banked registers; note that this is not
35
qdev_get_gpio_in(sms->mux, 0));
40
- * the same thing as the current security state of the processor!
41
- */
42
-FIELD(TBFLAG_A32, NS, 19, 1)
43
/* For M profile only, Handler (ie not Thread) mode */
44
FIELD(TBFLAG_A32, HANDLER, 21, 1)
45
/* For M profile only, whether we should generate stack-limit checks */
46
--
36
--
47
2.20.1
37
2.20.1
48
38
49
39
diff view generated by jsdifflib
1
Implement the code which updates the FPCCR register on an
1
The max111x ADC device model allows other code to set the level on
2
exception entry where we are going to use lazy FP stacking.
2
the 8 ADC inputs using the max111x_set_input() function. Replace
3
We have to defer to the NVIC to determine whether the
3
this with generic qdev GPIO inputs, which also allow inputs to be set
4
various exceptions are currently ready or not.
4
to arbitrary values.
5
6
Using GPIO lines will make it easier for board code to wire things
7
up, so that if device A wants to set the ADC input it doesn't need to
8
have a direct pointer to the max111x but can just set that value on
9
its output GPIO, which is then wired up by the board to the
10
appropriate max111x input.
5
11
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Message-id: 20190416125744.27770-12-peter.maydell@linaro.org
13
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
14
Message-id: 20200628142429.17111-11-peter.maydell@linaro.org
8
---
15
---
9
target/arm/cpu.h | 14 +++++++++
16
include/hw/ssi/ssi.h | 3 ---
10
hw/intc/armv7m_nvic.c | 34 ++++++++++++++++++++++
17
hw/arm/spitz.c | 9 +++++----
11
target/arm/helper.c | 67 ++++++++++++++++++++++++++++++++++++++++++-
18
hw/misc/max111x.c | 16 +++++++++-------
12
3 files changed, 114 insertions(+), 1 deletion(-)
19
3 files changed, 14 insertions(+), 14 deletions(-)
13
20
14
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
21
diff --git a/include/hw/ssi/ssi.h b/include/hw/ssi/ssi.h
15
index XXXXXXX..XXXXXXX 100644
22
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/cpu.h
23
--- a/include/hw/ssi/ssi.h
17
+++ b/target/arm/cpu.h
24
+++ b/include/hw/ssi/ssi.h
18
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque);
25
@@ -XXX,XX +XXX,XX @@ SSIBus *ssi_create_bus(DeviceState *parent, const char *name);
19
* (Ignoring -1, this is the same as the RETTOBASE value before completion.)
26
20
*/
27
uint32_t ssi_transfer(SSIBus *bus, uint32_t val);
21
int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure);
28
22
+/**
29
-/* max111x.c */
23
+ * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure)
30
-void max111x_set_input(DeviceState *dev, int line, uint8_t value);
24
+ * @opaque: the NVIC
31
-
25
+ * @irq: the exception number to mark pending
32
#endif
26
+ * @secure: false for non-banked exceptions or for the nonsecure
33
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
27
+ * version of a banked exception, true for the secure version of a banked
28
+ * exception.
29
+ *
30
+ * Return whether an exception is "ready", i.e. whether the exception is
31
+ * enabled and is configured at a priority which would allow it to
32
+ * interrupt the current execution priority. This controls whether the
33
+ * RDY bit for it in the FPCCR is set.
34
+ */
35
+bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure);
36
/**
37
* armv7m_nvic_raw_execution_priority: return the raw execution priority
38
* @opaque: the NVIC
39
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
40
index XXXXXXX..XXXXXXX 100644
34
index XXXXXXX..XXXXXXX 100644
41
--- a/hw/intc/armv7m_nvic.c
35
--- a/hw/arm/spitz.c
42
+++ b/hw/intc/armv7m_nvic.c
36
+++ b/hw/arm/spitz.c
43
@@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure)
37
@@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level)
44
return ret;
38
39
static void spitz_adc_temp_on(void *opaque, int line, int level)
40
{
41
+ int batt_temp;
42
+
43
if (!max1111)
44
return;
45
46
- if (level)
47
- max111x_set_input(max1111, MAX1111_BATT_TEMP, SPITZ_BATTERY_TEMP);
48
- else
49
- max111x_set_input(max1111, MAX1111_BATT_TEMP, 0);
50
+ batt_temp = level ? SPITZ_BATTERY_TEMP : 0;
51
+
52
+ qemu_set_irq(qdev_get_gpio_in(max1111, MAX1111_BATT_TEMP), batt_temp);
45
}
53
}
46
54
47
+bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure)
55
static void corgi_ssp_realize(SSISlave *d, Error **errp)
56
diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c
57
index XXXXXXX..XXXXXXX 100644
58
--- a/hw/misc/max111x.c
59
+++ b/hw/misc/max111x.c
60
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_max111x = {
61
}
62
};
63
64
+static void max111x_input_set(void *opaque, int line, int value)
48
+{
65
+{
49
+ /*
66
+ MAX111xState *s = MAX_111X(opaque);
50
+ * Return whether an exception is "ready", i.e. it is enabled and is
51
+ * configured at a priority which would allow it to interrupt the
52
+ * current execution priority.
53
+ *
54
+ * irq and secure have the same semantics as for armv7m_nvic_set_pending():
55
+ * for non-banked exceptions secure is always false; for banked exceptions
56
+ * it indicates which of the exceptions is required.
57
+ */
58
+ NVICState *s = (NVICState *)opaque;
59
+ bool banked = exc_is_banked(irq);
60
+ VecInfo *vec;
61
+ int running = nvic_exec_prio(s);
62
+
67
+
63
+ assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq);
68
+ assert(line >= 0 && line < s->inputs);
64
+ assert(!secure || banked);
69
+ s->input[line] = value;
65
+
66
+ /*
67
+ * HardFault is an odd special case: we always check against -1,
68
+ * even if we're secure and HardFault has priority -3; we never
69
+ * need to check for enabled state.
70
+ */
71
+ if (irq == ARMV7M_EXCP_HARD) {
72
+ return running > -1;
73
+ }
74
+
75
+ vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq];
76
+
77
+ return vec->enabled &&
78
+ exc_group_prio(s, vec->prio, secure) < running;
79
+}
70
+}
80
+
71
+
81
/* callback when external interrupt line is changed */
72
static int max111x_init(SSISlave *d, int inputs)
82
static void set_irq_level(void *opaque, int n, int level)
83
{
73
{
84
diff --git a/target/arm/helper.c b/target/arm/helper.c
74
DeviceState *dev = DEVICE(d);
85
index XXXXXXX..XXXXXXX 100644
75
MAX111xState *s = MAX_111X(dev);
86
--- a/target/arm/helper.c
76
87
+++ b/target/arm/helper.c
77
qdev_init_gpio_out(dev, &s->interrupt, 1);
88
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
78
+ qdev_init_gpio_in(dev, max111x_input_set, inputs);
89
env->thumb = addr & 1;
79
80
s->inputs = inputs;
81
82
@@ -XXX,XX +XXX,XX @@ static void max1111_realize(SSISlave *dev, Error **errp)
83
max111x_init(dev, 4);
90
}
84
}
91
85
92
+static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr,
86
-void max111x_set_input(DeviceState *dev, int line, uint8_t value)
93
+ bool apply_splim)
87
-{
94
+{
88
- MAX111xState *s = MAX_111X(dev);
95
+ /*
89
- assert(line >= 0 && line < s->inputs);
96
+ * Like the pseudocode UpdateFPCCR: save state in FPCAR and FPCCR
90
- s->input[line] = value;
97
+ * that we will need later in order to do lazy FP reg stacking.
91
-}
98
+ */
92
-
99
+ bool is_secure = env->v7m.secure;
93
static void max111x_reset(DeviceState *dev)
100
+ void *nvic = env->nvic;
101
+ /*
102
+ * Some bits are unbanked and live always in fpccr[M_REG_S]; some bits
103
+ * are banked and we want to update the bit in the bank for the
104
+ * current security state; and in one case we want to specifically
105
+ * update the NS banked version of a bit even if we are secure.
106
+ */
107
+ uint32_t *fpccr_s = &env->v7m.fpccr[M_REG_S];
108
+ uint32_t *fpccr_ns = &env->v7m.fpccr[M_REG_NS];
109
+ uint32_t *fpccr = &env->v7m.fpccr[is_secure];
110
+ bool hfrdy, bfrdy, mmrdy, ns_ufrdy, s_ufrdy, sfrdy, monrdy;
111
+
112
+ env->v7m.fpcar[is_secure] = frameptr & ~0x7;
113
+
114
+ if (apply_splim && arm_feature(env, ARM_FEATURE_V8)) {
115
+ bool splimviol;
116
+ uint32_t splim = v7m_sp_limit(env);
117
+ bool ign = armv7m_nvic_neg_prio_requested(nvic, is_secure) &&
118
+ (env->v7m.ccr[is_secure] & R_V7M_CCR_STKOFHFNMIGN_MASK);
119
+
120
+ splimviol = !ign && frameptr < splim;
121
+ *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, SPLIMVIOL, splimviol);
122
+ }
123
+
124
+ *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, LSPACT, 1);
125
+
126
+ *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, S, is_secure);
127
+
128
+ *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, USER, arm_current_el(env) == 0);
129
+
130
+ *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, THREAD,
131
+ !arm_v7m_is_handler_mode(env));
132
+
133
+ hfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_HARD, false);
134
+ *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, HFRDY, hfrdy);
135
+
136
+ bfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_BUS, false);
137
+ *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, BFRDY, bfrdy);
138
+
139
+ mmrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_MEM, is_secure);
140
+ *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, MMRDY, mmrdy);
141
+
142
+ ns_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, false);
143
+ *fpccr_ns = FIELD_DP32(*fpccr_ns, V7M_FPCCR, UFRDY, ns_ufrdy);
144
+
145
+ monrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_DEBUG, false);
146
+ *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, MONRDY, monrdy);
147
+
148
+ if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
149
+ s_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, true);
150
+ *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, UFRDY, s_ufrdy);
151
+
152
+ sfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_SECURE, false);
153
+ *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, SFRDY, sfrdy);
154
+ }
155
+}
156
+
157
static bool v7m_push_stack(ARMCPU *cpu)
158
{
94
{
159
/* Do the "set up stack frame" part of exception entry,
95
MAX111xState *s = MAX_111X(dev);
160
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu)
161
}
162
} else {
163
/* Lazy stacking enabled, save necessary info to stack later */
164
- /* TODO : equivalent of UpdateFPCCR() pseudocode */
165
+ v7m_update_fpccr(env, frameptr + 0x20, true);
166
}
167
}
168
}
169
--
96
--
170
2.20.1
97
2.20.1
171
98
172
99
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
Create a header file for the hw/misc/max111x device, in the
2
usual modern style for QOM devices:
3
* definition of the TYPE_ constants and macros
4
* definition of the device's state struct so that it can
5
be embedded in other structs if desired
6
* documentation of the interface
2
7
3
Reviewed-by: Markus Armbruster <armbru@redhat.com>
8
This allows us to use TYPE_MAX_1111 in the spitz.c code rather
4
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
than the string "max1111".
5
Message-id: 20190412165416.7977-5-philmd@redhat.com
10
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
13
Message-id: 20200628142429.17111-12-peter.maydell@linaro.org
7
---
14
---
8
include/hw/devices.h | 6 ------
15
include/hw/misc/max111x.h | 56 +++++++++++++++++++++++++++++++++++++++
9
include/hw/display/tc6393xb.h | 24 ++++++++++++++++++++++++
16
hw/arm/spitz.c | 3 ++-
10
hw/arm/tosa.c | 2 +-
17
hw/misc/max111x.c | 24 +----------------
11
hw/display/tc6393xb.c | 2 +-
18
MAINTAINERS | 1 +
12
MAINTAINERS | 1 +
19
4 files changed, 60 insertions(+), 24 deletions(-)
13
5 files changed, 27 insertions(+), 8 deletions(-)
20
create mode 100644 include/hw/misc/max111x.h
14
create mode 100644 include/hw/display/tc6393xb.h
15
21
16
diff --git a/include/hw/devices.h b/include/hw/devices.h
22
diff --git a/include/hw/misc/max111x.h b/include/hw/misc/max111x.h
17
index XXXXXXX..XXXXXXX 100644
18
--- a/include/hw/devices.h
19
+++ b/include/hw/devices.h
20
@@ -XXX,XX +XXX,XX @@ void *tahvo_init(qemu_irq irq, int betty);
21
22
void retu_key_event(void *retu, int state);
23
24
-/* tc6393xb.c */
25
-typedef struct TC6393xbState TC6393xbState;
26
-TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem,
27
- uint32_t base, qemu_irq irq);
28
-qemu_irq tc6393xb_l3v_get(TC6393xbState *s);
29
-
30
#endif
31
diff --git a/include/hw/display/tc6393xb.h b/include/hw/display/tc6393xb.h
32
new file mode 100644
23
new file mode 100644
33
index XXXXXXX..XXXXXXX
24
index XXXXXXX..XXXXXXX
34
--- /dev/null
25
--- /dev/null
35
+++ b/include/hw/display/tc6393xb.h
26
+++ b/include/hw/misc/max111x.h
36
@@ -XXX,XX +XXX,XX @@
27
@@ -XXX,XX +XXX,XX @@
37
+/*
28
+/*
38
+ * Toshiba TC6393XB I/O Controller.
29
+ * Maxim MAX1110/1111 ADC chip emulation.
39
+ * Found in Sharp Zaurus SL-6000 (tosa) or some
40
+ * Toshiba e-Series PDAs.
41
+ *
30
+ *
42
+ * Copyright (c) 2007 Hervé Poussineau
31
+ * Copyright (c) 2006 Openedhand Ltd.
32
+ * Written by Andrzej Zaborowski <balrog@zabor.org>
43
+ *
33
+ *
44
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
34
+ * This code is licensed under the GNU GPLv2.
45
+ * See the COPYING file in the top-level directory.
35
+ *
36
+ * Contributions after 2012-01-13 are licensed under the terms of the
37
+ * GNU GPL, version 2 or (at your option) any later version.
46
+ */
38
+ */
47
+
39
+
48
+#ifndef HW_DISPLAY_TC6393XB_H
40
+#ifndef HW_MISC_MAX111X_H
49
+#define HW_DISPLAY_TC6393XB_H
41
+#define HW_MISC_MAX111X_H
50
+
42
+
51
+#include "exec/memory.h"
43
+#include "hw/ssi/ssi.h"
52
+#include "hw/irq.h"
53
+
44
+
54
+typedef struct TC6393xbState TC6393xbState;
45
+/*
46
+ * This is a model of the Maxim MAX1110/1111 ADC chip, which for QEMU
47
+ * is an SSI slave device. It has either 4 (max1110) or 8 (max1111)
48
+ * 8-bit ADC channels.
49
+ *
50
+ * QEMU interface:
51
+ * + GPIO inputs 0..3 (for max1110) or 0..7 (for max1111): set the value
52
+ * of each ADC input, as an unsigned 8-bit value
53
+ * + GPIO output 0: interrupt line
54
+ * + Properties "input0" to "input3" (max1110) or "input0" to "input7"
55
+ * (max1111): initial reset values for ADC inputs.
56
+ *
57
+ * Known bugs:
58
+ * + the interrupt line is not correctly implemented, and will never
59
+ * be lowered once it has been asserted.
60
+ */
61
+typedef struct {
62
+ SSISlave parent_obj;
55
+
63
+
56
+TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem,
64
+ qemu_irq interrupt;
57
+ uint32_t base, qemu_irq irq);
65
+ /* Values of inputs at system reset (settable by QOM property) */
58
+qemu_irq tc6393xb_l3v_get(TC6393xbState *s);
66
+ uint8_t reset_input[8];
67
+
68
+ uint8_t tb1, rb2, rb3;
69
+ int cycle;
70
+
71
+ uint8_t input[8];
72
+ int inputs, com;
73
+} MAX111xState;
74
+
75
+#define TYPE_MAX_111X "max111x"
76
+
77
+#define MAX_111X(obj) \
78
+ OBJECT_CHECK(MAX111xState, (obj), TYPE_MAX_111X)
79
+
80
+#define TYPE_MAX_1110 "max1110"
81
+#define TYPE_MAX_1111 "max1111"
59
+
82
+
60
+#endif
83
+#endif
61
diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c
84
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
62
index XXXXXXX..XXXXXXX 100644
85
index XXXXXXX..XXXXXXX 100644
63
--- a/hw/arm/tosa.c
86
--- a/hw/arm/spitz.c
64
+++ b/hw/arm/tosa.c
87
+++ b/hw/arm/spitz.c
65
@@ -XXX,XX +XXX,XX @@
88
@@ -XXX,XX +XXX,XX @@
66
#include "hw/hw.h"
89
#include "audio/audio.h"
67
#include "hw/arm/pxa.h"
68
#include "hw/arm/arm.h"
69
-#include "hw/devices.h"
70
#include "hw/arm/sharpsl.h"
71
#include "hw/pcmcia.h"
72
#include "hw/boards.h"
90
#include "hw/boards.h"
73
+#include "hw/display/tc6393xb.h"
74
#include "hw/i2c/i2c.h"
75
#include "hw/ssi/ssi.h"
76
#include "hw/sysbus.h"
91
#include "hw/sysbus.h"
77
diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c
92
+#include "hw/misc/max111x.h"
93
#include "migration/vmstate.h"
94
#include "exec/address-spaces.h"
95
#include "cpu.h"
96
@@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms)
97
qdev_get_gpio_in(sms->mpu->gpio, SPITZ_GPIO_TP_INT));
98
99
bus = qdev_get_child_bus(sms->mux, "ssi2");
100
- sms->max1111 = qdev_new("max1111");
101
+ sms->max1111 = qdev_new(TYPE_MAX_1111);
102
max1111 = sms->max1111;
103
qdev_prop_set_uint8(sms->max1111, "input1" /* BATT_VOLT */,
104
SPITZ_BATTERY_VOLT);
105
diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c
78
index XXXXXXX..XXXXXXX 100644
106
index XXXXXXX..XXXXXXX 100644
79
--- a/hw/display/tc6393xb.c
107
--- a/hw/misc/max111x.c
80
+++ b/hw/display/tc6393xb.c
108
+++ b/hw/misc/max111x.c
81
@@ -XXX,XX +XXX,XX @@
109
@@ -XXX,XX +XXX,XX @@
82
#include "qapi/error.h"
110
*/
83
#include "qemu/host-utils.h"
111
84
#include "hw/hw.h"
112
#include "qemu/osdep.h"
85
-#include "hw/devices.h"
113
+#include "hw/misc/max111x.h"
86
+#include "hw/display/tc6393xb.h"
114
#include "hw/irq.h"
87
#include "hw/block/flash.h"
115
-#include "hw/ssi/ssi.h"
88
#include "ui/console.h"
116
#include "migration/vmstate.h"
89
#include "ui/pixel_ops.h"
117
#include "qemu/module.h"
118
#include "hw/qdev-properties.h"
119
120
-typedef struct {
121
- SSISlave parent_obj;
122
-
123
- qemu_irq interrupt;
124
- /* Values of inputs at system reset (settable by QOM property) */
125
- uint8_t reset_input[8];
126
-
127
- uint8_t tb1, rb2, rb3;
128
- int cycle;
129
-
130
- uint8_t input[8];
131
- int inputs, com;
132
-} MAX111xState;
133
-
134
-#define TYPE_MAX_111X "max111x"
135
-
136
-#define MAX_111X(obj) \
137
- OBJECT_CHECK(MAX111xState, (obj), TYPE_MAX_111X)
138
-
139
-#define TYPE_MAX_1110 "max1110"
140
-#define TYPE_MAX_1111 "max1111"
141
-
142
/* Control-byte bitfields */
143
#define CB_PD0        (1 << 0)
144
#define CB_PD1        (1 << 1)
90
diff --git a/MAINTAINERS b/MAINTAINERS
145
diff --git a/MAINTAINERS b/MAINTAINERS
91
index XXXXXXX..XXXXXXX 100644
146
index XXXXXXX..XXXXXXX 100644
92
--- a/MAINTAINERS
147
--- a/MAINTAINERS
93
+++ b/MAINTAINERS
148
+++ b/MAINTAINERS
94
@@ -XXX,XX +XXX,XX @@ F: hw/misc/mst_fpga.c
149
@@ -XXX,XX +XXX,XX @@ F: hw/gpio/max7310.c
150
F: hw/gpio/zaurus.c
151
F: hw/misc/mst_fpga.c
95
F: hw/misc/max111x.c
152
F: hw/misc/max111x.c
153
+F: include/hw/misc/max111x.h
96
F: include/hw/arm/pxa.h
154
F: include/hw/arm/pxa.h
97
F: include/hw/arm/sharpsl.h
155
F: include/hw/arm/sharpsl.h
98
+F: include/hw/display/tc6393xb.h
156
F: include/hw/display/tc6393xb.h
99
100
SABRELITE / i.MX6
101
M: Peter Maydell <peter.maydell@linaro.org>
102
--
157
--
103
2.20.1
158
2.20.1
104
159
105
160
diff view generated by jsdifflib
1
In the stripe8() function we use a variable length array; however
1
Currently we have a free-floating set of IRQs and a function
2
we know that the maximum length required is MAX_NUM_BUSSES. Use
2
spitz_out_switch() which handle some miscellaneous GPIO lines for the
3
a fixed-length array and an assert instead.
3
spitz board. Encapsulate this behaviour in a simple QOM device.
4
5
At this point we can finally remove the 'max1111' global, because the
6
ADC battery-temperature value is now handled by the misc-gpio device
7
writing the value to its outbound "adc-temp" GPIO, which the board
8
code wires up to the appropriate inbound GPIO line on the max1111.
9
10
This commit also fixes Coverity issue CID 1421913 (which pointed out
11
that the 'outsignals' in spitz_scoop_gpio_setup() were leaked),
12
because it removes the use of the qemu_allocate_irqs() API from this
13
code entirely.
4
14
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
16
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
8
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
17
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
9
Reviewed-by: Stefano Garzarella <sgarzare@redhat.com>
18
Message-id: 20200628142429.17111-13-peter.maydell@linaro.org
10
Message-id: 20190328152635.2794-1-peter.maydell@linaro.org
11
---
19
---
12
hw/ssi/xilinx_spips.c | 6 ++++--
20
hw/arm/spitz.c | 129 +++++++++++++++++++++++++++++++++----------------
13
1 file changed, 4 insertions(+), 2 deletions(-)
21
1 file changed, 87 insertions(+), 42 deletions(-)
14
22
15
diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c
23
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
16
index XXXXXXX..XXXXXXX 100644
24
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/ssi/xilinx_spips.c
25
--- a/hw/arm/spitz.c
18
+++ b/hw/ssi/xilinx_spips.c
26
+++ b/hw/arm/spitz.c
19
@@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_qspips_reset(DeviceState *d)
27
@@ -XXX,XX +XXX,XX @@ typedef struct {
20
28
DeviceState *max1111;
21
static inline void stripe8(uint8_t *x, int num, bool dir)
29
DeviceState *scp0;
22
{
30
DeviceState *scp1;
23
- uint8_t r[num];
31
+ DeviceState *misc_gpio;
24
- memset(r, 0, sizeof(uint8_t) * num);
32
} SpitzMachineState;
25
+ uint8_t r[MAX_NUM_BUSSES];
33
26
int idx[2] = {0, 0};
34
#define TYPE_SPITZ_MACHINE "spitz-common"
27
int bit[2] = {0, 7};
35
@@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp)
28
int d = dir;
36
#define SPITZ_GPIO_MAX1111_CS 20
29
37
#define SPITZ_GPIO_TP_INT 11
30
+ assert(num <= MAX_NUM_BUSSES);
38
31
+ memset(r, 0, sizeof(uint8_t) * num);
39
-static DeviceState *max1111;
32
+
40
-
33
for (idx[0] = 0; idx[0] < num; ++idx[0]) {
41
/* "Demux" the signal based on current chipselect */
34
for (bit[0] = 7; bit[0] >= 0; bit[0]--) {
42
typedef struct {
35
r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0;
43
SSISlave ssidev;
44
@@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level)
45
#define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */
46
#define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */
47
48
-static void spitz_adc_temp_on(void *opaque, int line, int level)
49
-{
50
- int batt_temp;
51
-
52
- if (!max1111)
53
- return;
54
-
55
- batt_temp = level ? SPITZ_BATTERY_TEMP : 0;
56
-
57
- qemu_set_irq(qdev_get_gpio_in(max1111, MAX1111_BATT_TEMP), batt_temp);
58
-}
59
-
60
static void corgi_ssp_realize(SSISlave *d, Error **errp)
61
{
62
DeviceState *dev = DEVICE(d);
63
@@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms)
64
65
bus = qdev_get_child_bus(sms->mux, "ssi2");
66
sms->max1111 = qdev_new(TYPE_MAX_1111);
67
- max1111 = sms->max1111;
68
qdev_prop_set_uint8(sms->max1111, "input1" /* BATT_VOLT */,
69
SPITZ_BATTERY_VOLT);
70
qdev_prop_set_uint8(sms->max1111, "input2" /* BATT_TEMP */, 0);
71
@@ -XXX,XX +XXX,XX @@ static void spitz_akita_i2c_setup(PXA2xxState *cpu)
72
73
/* Other peripherals */
74
75
-static void spitz_out_switch(void *opaque, int line, int level)
76
+/*
77
+ * Encapsulation of some miscellaneous GPIO line behaviour for the Spitz boards.
78
+ *
79
+ * QEMU interface:
80
+ * + named GPIO inputs "green-led", "orange-led", "charging", "discharging":
81
+ * these currently just print messages that the line has been signalled
82
+ * + named GPIO input "adc-temp-on": set to cause the battery-temperature
83
+ * value to be passed to the max111x ADC
84
+ * + named GPIO output "adc-temp": the ADC value, to be wired up to the max111x
85
+ */
86
+#define TYPE_SPITZ_MISC_GPIO "spitz-misc-gpio"
87
+#define SPITZ_MISC_GPIO(obj) \
88
+ OBJECT_CHECK(SpitzMiscGPIOState, (obj), TYPE_SPITZ_MISC_GPIO)
89
+
90
+typedef struct SpitzMiscGPIOState {
91
+ SysBusDevice parent_obj;
92
+
93
+ qemu_irq adc_value;
94
+} SpitzMiscGPIOState;
95
+
96
+static void spitz_misc_charging(void *opaque, int n, int level)
97
{
98
- switch (line) {
99
- case 0:
100
- zaurus_printf("Charging %s.\n", level ? "off" : "on");
101
- break;
102
- case 1:
103
- zaurus_printf("Discharging %s.\n", level ? "on" : "off");
104
- break;
105
- case 2:
106
- zaurus_printf("Green LED %s.\n", level ? "on" : "off");
107
- break;
108
- case 3:
109
- zaurus_printf("Orange LED %s.\n", level ? "on" : "off");
110
- break;
111
- case 6:
112
- spitz_adc_temp_on(opaque, line, level);
113
- break;
114
- default:
115
- g_assert_not_reached();
116
- }
117
+ zaurus_printf("Charging %s.\n", level ? "off" : "on");
118
+}
119
+
120
+static void spitz_misc_discharging(void *opaque, int n, int level)
121
+{
122
+ zaurus_printf("Discharging %s.\n", level ? "off" : "on");
123
+}
124
+
125
+static void spitz_misc_green_led(void *opaque, int n, int level)
126
+{
127
+ zaurus_printf("Green LED %s.\n", level ? "off" : "on");
128
+}
129
+
130
+static void spitz_misc_orange_led(void *opaque, int n, int level)
131
+{
132
+ zaurus_printf("Orange LED %s.\n", level ? "off" : "on");
133
+}
134
+
135
+static void spitz_misc_adc_temp(void *opaque, int n, int level)
136
+{
137
+ SpitzMiscGPIOState *s = SPITZ_MISC_GPIO(opaque);
138
+ int batt_temp = level ? SPITZ_BATTERY_TEMP : 0;
139
+
140
+ qemu_set_irq(s->adc_value, batt_temp);
141
+}
142
+
143
+static void spitz_misc_gpio_init(Object *obj)
144
+{
145
+ SpitzMiscGPIOState *s = SPITZ_MISC_GPIO(obj);
146
+ DeviceState *dev = DEVICE(obj);
147
+
148
+ qdev_init_gpio_in_named(dev, spitz_misc_charging, "charging", 1);
149
+ qdev_init_gpio_in_named(dev, spitz_misc_discharging, "discharging", 1);
150
+ qdev_init_gpio_in_named(dev, spitz_misc_green_led, "green-led", 1);
151
+ qdev_init_gpio_in_named(dev, spitz_misc_orange_led, "orange-led", 1);
152
+ qdev_init_gpio_in_named(dev, spitz_misc_adc_temp, "adc-temp-on", 1);
153
+
154
+ qdev_init_gpio_out_named(dev, &s->adc_value, "adc-temp", 1);
155
}
156
157
#define SPITZ_SCP_LED_GREEN 1
158
@@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level)
159
160
static void spitz_scoop_gpio_setup(SpitzMachineState *sms)
161
{
162
- qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, sms->mpu, 8);
163
+ DeviceState *miscdev = sysbus_create_simple(TYPE_SPITZ_MISC_GPIO, -1, NULL);
164
165
- qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_CHRG_ON, outsignals[0]);
166
- qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_JK_B, outsignals[1]);
167
- qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_GREEN, outsignals[2]);
168
- qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]);
169
+ sms->misc_gpio = miscdev;
170
+
171
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_CHRG_ON,
172
+ qdev_get_gpio_in_named(miscdev, "charging", 0));
173
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_JK_B,
174
+ qdev_get_gpio_in_named(miscdev, "discharging", 0));
175
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_GREEN,
176
+ qdev_get_gpio_in_named(miscdev, "green-led", 0));
177
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_ORANGE,
178
+ qdev_get_gpio_in_named(miscdev, "orange-led", 0));
179
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON,
180
+ qdev_get_gpio_in_named(miscdev, "adc-temp-on", 0));
181
+ qdev_connect_gpio_out_named(miscdev, "adc-temp", 0,
182
+ qdev_get_gpio_in(sms->max1111, MAX1111_BATT_TEMP));
183
184
if (sms->scp1) {
185
qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_CONT,
186
@@ -XXX,XX +XXX,XX @@ static void spitz_scoop_gpio_setup(SpitzMachineState *sms)
187
qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_ON,
188
qdev_get_gpio_in_named(sms->lcdtg, "bl_power", 0));
189
}
190
-
191
- qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]);
192
}
193
194
#define SPITZ_GPIO_HSYNC 22
195
@@ -XXX,XX +XXX,XX @@ static const TypeInfo spitz_lcdtg_info = {
196
.class_init = spitz_lcdtg_class_init,
197
};
198
199
+static const TypeInfo spitz_misc_gpio_info = {
200
+ .name = TYPE_SPITZ_MISC_GPIO,
201
+ .parent = TYPE_SYS_BUS_DEVICE,
202
+ .instance_size = sizeof(SpitzMiscGPIOState),
203
+ .instance_init = spitz_misc_gpio_init,
204
+ /*
205
+ * No class_init required: device has no internal state so does not
206
+ * need to set up reset or vmstate, and does not have a realize method.
207
+ */
208
+};
209
+
210
static void spitz_register_types(void)
211
{
212
type_register_static(&corgi_ssp_info);
213
type_register_static(&spitz_lcdtg_info);
214
type_register_static(&spitz_keyboard_info);
215
type_register_static(&sl_nand_info);
216
+ type_register_static(&spitz_misc_gpio_info);
217
}
218
219
type_init(spitz_register_types)
36
--
220
--
37
2.20.1
221
2.20.1
38
222
39
223
diff view generated by jsdifflib
1
The M-profile FPCCR.S bit indicates the security status of
1
Instead of logging guest accesses to invalid register offsets in this
2
the floating point context. In the pseudocode ExecuteFPCheck()
2
device using zaurus_printf() (which just prints to stderr), use the
3
function it is unconditionally set to match the current
3
usual qemu_log_mask(LOG_GUEST_ERROR,...).
4
security state whenever a floating point instruction is
5
executed.
6
4
7
Implement this by adding a new TB flag which tracks whether
5
Since this was the only use of the zaurus_printf() macro outside
8
FPCCR.S is different from the current security state, so
6
spitz.c, we can move the definition of that macro from sharpsl.h
9
that we only need to emit the code to update it in the
7
to spitz.c.
10
less-common case when it is not already set correctly.
11
12
Note that we will add the handling for the other work done
13
by ExecuteFPCheck() in later commits.
14
8
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
17
Message-id: 20190416125744.27770-19-peter.maydell@linaro.org
11
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
12
Message-id: 20200628142429.17111-14-peter.maydell@linaro.org
18
---
13
---
19
target/arm/cpu.h | 2 ++
14
include/hw/arm/sharpsl.h | 3 ---
20
target/arm/translate.h | 1 +
15
hw/arm/spitz.c | 3 +++
21
target/arm/helper.c | 5 +++++
16
hw/gpio/zaurus.c | 12 +++++++-----
22
target/arm/translate.c | 20 ++++++++++++++++++++
17
3 files changed, 10 insertions(+), 8 deletions(-)
23
4 files changed, 28 insertions(+)
24
18
25
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
19
diff --git a/include/hw/arm/sharpsl.h b/include/hw/arm/sharpsl.h
26
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
27
--- a/target/arm/cpu.h
21
--- a/include/hw/arm/sharpsl.h
28
+++ b/target/arm/cpu.h
22
+++ b/include/hw/arm/sharpsl.h
29
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1)
23
@@ -XXX,XX +XXX,XX @@
30
FIELD(TBFLAG_A32, VFPEN, 7, 1)
24
31
FIELD(TBFLAG_A32, CONDEXEC, 8, 8)
25
#include "exec/hwaddr.h"
32
FIELD(TBFLAG_A32, SCTLR_B, 16, 1)
26
33
+/* For M profile only, set if FPCCR.S does not match current security state */
27
-#define zaurus_printf(format, ...)    \
34
+FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1)
28
- fprintf(stderr, "%s: " format, __func__, ##__VA_ARGS__)
35
/* For M profile only, Handler (ie not Thread) mode */
29
-
36
FIELD(TBFLAG_A32, HANDLER, 21, 1)
30
/* zaurus.c */
37
/* For M profile only, whether we should generate stack-limit checks */
31
38
diff --git a/target/arm/translate.h b/target/arm/translate.h
32
#define SL_PXA_PARAM_BASE    0xa0000a00
33
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
39
index XXXXXXX..XXXXXXX 100644
34
index XXXXXXX..XXXXXXX 100644
40
--- a/target/arm/translate.h
35
--- a/hw/arm/spitz.c
41
+++ b/target/arm/translate.h
36
+++ b/hw/arm/spitz.c
42
@@ -XXX,XX +XXX,XX @@ typedef struct DisasContext {
37
@@ -XXX,XX +XXX,XX @@ typedef struct {
43
bool v7m_handler_mode;
38
#define SPITZ_MACHINE_CLASS(klass) \
44
bool v8m_secure; /* true if v8M and we're in Secure mode */
39
OBJECT_CLASS_CHECK(SpitzMachineClass, klass, TYPE_SPITZ_MACHINE)
45
bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */
40
46
+ bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */
41
+#define zaurus_printf(format, ...) \
47
/* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI
42
+ fprintf(stderr, "%s: " format, __func__, ##__VA_ARGS__)
48
* so that top level loop can generate correct syndrome information.
43
+
49
*/
44
#undef REG_FMT
50
diff --git a/target/arm/helper.c b/target/arm/helper.c
45
#define REG_FMT "0x%02lx"
46
47
diff --git a/hw/gpio/zaurus.c b/hw/gpio/zaurus.c
51
index XXXXXXX..XXXXXXX 100644
48
index XXXXXXX..XXXXXXX 100644
52
--- a/target/arm/helper.c
49
--- a/hw/gpio/zaurus.c
53
+++ b/target/arm/helper.c
50
+++ b/hw/gpio/zaurus.c
54
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
51
@@ -XXX,XX +XXX,XX @@
55
flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1);
52
#include "hw/sysbus.h"
53
#include "migration/vmstate.h"
54
#include "qemu/module.h"
55
-
56
-#undef REG_FMT
57
-#define REG_FMT            "0x%02lx"
58
+#include "qemu/log.h"
59
60
/* SCOOP devices */
61
62
@@ -XXX,XX +XXX,XX @@ static uint64_t scoop_read(void *opaque, hwaddr addr,
63
case SCOOP_GPRR:
64
return s->gpio_level;
65
default:
66
- zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr);
67
+ qemu_log_mask(LOG_GUEST_ERROR,
68
+ "scoop_read: bad register offset 0x%02" HWADDR_PRIx "\n",
69
+ addr);
56
}
70
}
57
71
58
+ if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
72
return 0;
59
+ FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) {
73
@@ -XXX,XX +XXX,XX @@ static void scoop_write(void *opaque, hwaddr addr,
60
+ flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1);
74
scoop_gpio_handler_update(s);
61
+ }
75
break;
62
+
76
default:
63
*pflags = flags;
77
- zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr);
64
*cs_base = 0;
78
+ qemu_log_mask(LOG_GUEST_ERROR,
79
+ "scoop_write: bad register offset 0x%02" HWADDR_PRIx "\n",
80
+ addr);
81
}
65
}
82
}
66
diff --git a/target/arm/translate.c b/target/arm/translate.c
67
index XXXXXXX..XXXXXXX 100644
68
--- a/target/arm/translate.c
69
+++ b/target/arm/translate.c
70
@@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn)
71
}
72
}
73
74
+ if (arm_dc_feature(s, ARM_FEATURE_M)) {
75
+ /* Handle M-profile lazy FP state mechanics */
76
+
77
+ /* Update ownership of FP context: set FPCCR.S to match current state */
78
+ if (s->v8m_fpccr_s_wrong) {
79
+ TCGv_i32 tmp;
80
+
81
+ tmp = load_cpu_field(v7m.fpccr[M_REG_S]);
82
+ if (s->v8m_secure) {
83
+ tcg_gen_ori_i32(tmp, tmp, R_V7M_FPCCR_S_MASK);
84
+ } else {
85
+ tcg_gen_andi_i32(tmp, tmp, ~R_V7M_FPCCR_S_MASK);
86
+ }
87
+ store_cpu_field(tmp, v7m.fpccr[M_REG_S]);
88
+ /* Don't need to do this for any further FP insns in this TB */
89
+ s->v8m_fpccr_s_wrong = false;
90
+ }
91
+ }
92
+
93
if (extract32(insn, 28, 4) == 0xf) {
94
/*
95
* Encodings with T=1 (Thumb) or unconditional (ARM):
96
@@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
97
dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) &&
98
regime_is_secure(env, dc->mmu_idx);
99
dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK);
100
+ dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG);
101
dc->cp_regs = cpu->cp_regs;
102
dc->features = env->features;
103
83
104
--
84
--
105
2.20.1
85
2.20.1
106
86
107
87
diff view generated by jsdifflib
1
Pushing registers to the stack for v7M needs to handle three cases:
1
Instead of logging guest accesses to invalid register offsets in the
2
* the "normal" case where we pend exceptions
2
Spitz flash device with zaurus_printf() (which just prints to stderr),
3
* an "ignore faults" case where we set FSR bits but
3
use the usual qemu_log_mask(LOG_GUEST_ERROR,...).
4
do not pend exceptions (this is used when we are
5
handling some kinds of derived exception on exception entry)
6
* a "lazy FP stacking" case, where different FSR bits
7
are set and the exception is pended differently
8
9
Implement this by changing the existing flag argument that
10
tells us whether to ignore faults or not into an enum that
11
specifies which of the 3 modes we should handle.
12
4
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
15
Message-id: 20190416125744.27770-23-peter.maydell@linaro.org
7
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
8
Message-id: 20200628142429.17111-15-peter.maydell@linaro.org
16
---
9
---
17
target/arm/helper.c | 118 +++++++++++++++++++++++++++++---------------
10
hw/arm/spitz.c | 12 +++++++-----
18
1 file changed, 79 insertions(+), 39 deletions(-)
11
1 file changed, 7 insertions(+), 5 deletions(-)
19
12
20
diff --git a/target/arm/helper.c b/target/arm/helper.c
13
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
21
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
22
--- a/target/arm/helper.c
15
--- a/hw/arm/spitz.c
23
+++ b/target/arm/helper.c
16
+++ b/hw/arm/spitz.c
24
@@ -XXX,XX +XXX,XX @@ static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv)
17
@@ -XXX,XX +XXX,XX @@
18
#include "hw/ssi/ssi.h"
19
#include "hw/block/flash.h"
20
#include "qemu/timer.h"
21
+#include "qemu/log.h"
22
#include "hw/arm/sharpsl.h"
23
#include "ui/console.h"
24
#include "hw/audio/wm8750.h"
25
@@ -XXX,XX +XXX,XX @@ typedef struct {
26
#define zaurus_printf(format, ...) \
27
fprintf(stderr, "%s: " format, __func__, ##__VA_ARGS__)
28
29
-#undef REG_FMT
30
-#define REG_FMT "0x%02lx"
31
-
32
/* Spitz Flash */
33
#define FLASH_BASE 0x0c000000
34
#define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */
35
@@ -XXX,XX +XXX,XX @@ static uint64_t sl_read(void *opaque, hwaddr addr, unsigned size)
36
return ecc_digest(&s->ecc, nand_getio(s->nand));
37
38
default:
39
- zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr);
40
+ qemu_log_mask(LOG_GUEST_ERROR,
41
+ "sl_read: bad register offset 0x%02" HWADDR_PRIx "\n",
42
+ addr);
43
}
44
return 0;
45
}
46
@@ -XXX,XX +XXX,XX @@ static void sl_write(void *opaque, hwaddr addr,
47
break;
48
49
default:
50
- zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr);
51
+ qemu_log_mask(LOG_GUEST_ERROR,
52
+ "sl_write: bad register offset 0x%02" HWADDR_PRIx "\n",
53
+ addr);
25
}
54
}
26
}
55
}
27
56
28
+/*
29
+ * What kind of stack write are we doing? This affects how exceptions
30
+ * generated during the stacking are treated.
31
+ */
32
+typedef enum StackingMode {
33
+ STACK_NORMAL,
34
+ STACK_IGNFAULTS,
35
+ STACK_LAZYFP,
36
+} StackingMode;
37
+
38
static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value,
39
- ARMMMUIdx mmu_idx, bool ignfault)
40
+ ARMMMUIdx mmu_idx, StackingMode mode)
41
{
42
CPUState *cs = CPU(cpu);
43
CPUARMState *env = &cpu->env;
44
@@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value,
45
&attrs, &prot, &page_size, &fi, NULL)) {
46
/* MPU/SAU lookup failed */
47
if (fi.type == ARMFault_QEMU_SFault) {
48
- qemu_log_mask(CPU_LOG_INT,
49
- "...SecureFault with SFSR.AUVIOL during stacking\n");
50
- env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK;
51
+ if (mode == STACK_LAZYFP) {
52
+ qemu_log_mask(CPU_LOG_INT,
53
+ "...SecureFault with SFSR.LSPERR "
54
+ "during lazy stacking\n");
55
+ env->v7m.sfsr |= R_V7M_SFSR_LSPERR_MASK;
56
+ } else {
57
+ qemu_log_mask(CPU_LOG_INT,
58
+ "...SecureFault with SFSR.AUVIOL "
59
+ "during stacking\n");
60
+ env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK;
61
+ }
62
+ env->v7m.sfsr |= R_V7M_SFSR_SFARVALID_MASK;
63
env->v7m.sfar = addr;
64
exc = ARMV7M_EXCP_SECURE;
65
exc_secure = false;
66
} else {
67
- qemu_log_mask(CPU_LOG_INT, "...MemManageFault with CFSR.MSTKERR\n");
68
- env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK;
69
+ if (mode == STACK_LAZYFP) {
70
+ qemu_log_mask(CPU_LOG_INT,
71
+ "...MemManageFault with CFSR.MLSPERR\n");
72
+ env->v7m.cfsr[secure] |= R_V7M_CFSR_MLSPERR_MASK;
73
+ } else {
74
+ qemu_log_mask(CPU_LOG_INT,
75
+ "...MemManageFault with CFSR.MSTKERR\n");
76
+ env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK;
77
+ }
78
exc = ARMV7M_EXCP_MEM;
79
exc_secure = secure;
80
}
81
@@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value,
82
attrs, &txres);
83
if (txres != MEMTX_OK) {
84
/* BusFault trying to write the data */
85
- qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n");
86
- env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK;
87
+ if (mode == STACK_LAZYFP) {
88
+ qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.LSPERR\n");
89
+ env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_LSPERR_MASK;
90
+ } else {
91
+ qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n");
92
+ env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK;
93
+ }
94
exc = ARMV7M_EXCP_BUS;
95
exc_secure = false;
96
goto pend_fault;
97
@@ -XXX,XX +XXX,XX @@ pend_fault:
98
* later if we have two derived exceptions.
99
* The only case when we must not pend the exception but instead
100
* throw it away is if we are doing the push of the callee registers
101
- * and we've already generated a derived exception. Even in this
102
- * case we will still update the fault status registers.
103
+ * and we've already generated a derived exception (this is indicated
104
+ * by the caller passing STACK_IGNFAULTS). Even in this case we will
105
+ * still update the fault status registers.
106
*/
107
- if (!ignfault) {
108
+ switch (mode) {
109
+ case STACK_NORMAL:
110
armv7m_nvic_set_pending_derived(env->nvic, exc, exc_secure);
111
+ break;
112
+ case STACK_LAZYFP:
113
+ armv7m_nvic_set_pending_lazyfp(env->nvic, exc, exc_secure);
114
+ break;
115
+ case STACK_IGNFAULTS:
116
+ break;
117
}
118
return false;
119
}
120
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain,
121
uint32_t limit;
122
bool want_psp;
123
uint32_t sig;
124
+ StackingMode smode = ignore_faults ? STACK_IGNFAULTS : STACK_NORMAL;
125
126
if (dotailchain) {
127
bool mode = lr & R_V7M_EXCRET_MODE_MASK;
128
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain,
129
*/
130
sig = v7m_integrity_sig(env, lr);
131
stacked_ok =
132
- v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) &&
133
- v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx,
134
- ignore_faults) &&
135
- v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx,
136
- ignore_faults) &&
137
- v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx,
138
- ignore_faults) &&
139
- v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx,
140
- ignore_faults) &&
141
- v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx,
142
- ignore_faults) &&
143
- v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx,
144
- ignore_faults) &&
145
- v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx,
146
- ignore_faults) &&
147
- v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx,
148
- ignore_faults);
149
+ v7m_stack_write(cpu, frameptr, sig, mmu_idx, smode) &&
150
+ v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, smode) &&
151
+ v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, smode) &&
152
+ v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, smode) &&
153
+ v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, smode) &&
154
+ v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, smode) &&
155
+ v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, smode) &&
156
+ v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, smode) &&
157
+ v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, smode);
158
159
/* Update SP regardless of whether any of the stack accesses failed. */
160
*frame_sp_p = frameptr;
161
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu)
162
* if it has higher priority).
163
*/
164
stacked_ok = stacked_ok &&
165
- v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) &&
166
- v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) &&
167
- v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) &&
168
- v7m_stack_write(cpu, frameptr + 12, env->regs[3], mmu_idx, false) &&
169
- v7m_stack_write(cpu, frameptr + 16, env->regs[12], mmu_idx, false) &&
170
- v7m_stack_write(cpu, frameptr + 20, env->regs[14], mmu_idx, false) &&
171
- v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) &&
172
- v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false);
173
+ v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, STACK_NORMAL) &&
174
+ v7m_stack_write(cpu, frameptr + 4, env->regs[1],
175
+ mmu_idx, STACK_NORMAL) &&
176
+ v7m_stack_write(cpu, frameptr + 8, env->regs[2],
177
+ mmu_idx, STACK_NORMAL) &&
178
+ v7m_stack_write(cpu, frameptr + 12, env->regs[3],
179
+ mmu_idx, STACK_NORMAL) &&
180
+ v7m_stack_write(cpu, frameptr + 16, env->regs[12],
181
+ mmu_idx, STACK_NORMAL) &&
182
+ v7m_stack_write(cpu, frameptr + 20, env->regs[14],
183
+ mmu_idx, STACK_NORMAL) &&
184
+ v7m_stack_write(cpu, frameptr + 24, env->regs[15],
185
+ mmu_idx, STACK_NORMAL) &&
186
+ v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, STACK_NORMAL);
187
188
if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) {
189
/* FPU is active, try to save its registers */
190
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu)
191
faddr += 8; /* skip the slot for the FPSCR */
192
}
193
stacked_ok = stacked_ok &&
194
- v7m_stack_write(cpu, faddr, slo, mmu_idx, false) &&
195
- v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false);
196
+ v7m_stack_write(cpu, faddr, slo,
197
+ mmu_idx, STACK_NORMAL) &&
198
+ v7m_stack_write(cpu, faddr + 4, shi,
199
+ mmu_idx, STACK_NORMAL);
200
}
201
stacked_ok = stacked_ok &&
202
v7m_stack_write(cpu, frameptr + 0x60,
203
- vfp_get_fpscr(env), mmu_idx, false);
204
+ vfp_get_fpscr(env), mmu_idx, STACK_NORMAL);
205
if (cpacr_pass) {
206
for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) {
207
*aa32_vfp_dreg(env, i / 2) = 0;
208
--
57
--
209
2.20.1
58
2.20.1
210
59
211
60
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
Instead of using printf() for logging guest accesses to invalid
2
register offsets in the pxa2xx PIC device, use the usual
3
qemu_log_mask(LOG_GUEST_ERROR,...).
2
4
3
Reviewed-by: Thomas Huth <thuth@redhat.com>
5
This was the only user of the REG_FMT macro in pxa.h, so we can
4
Reviewed-by: Markus Armbruster <armbru@redhat.com>
6
remove that.
5
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
7
6
Message-id: 20190412165416.7977-7-philmd@redhat.com
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20200628142429.17111-16-peter.maydell@linaro.org
8
---
12
---
9
include/hw/devices.h | 14 --------------
13
include/hw/arm/pxa.h | 1 -
10
include/hw/misc/cbus.h | 32 ++++++++++++++++++++++++++++++++
14
hw/arm/pxa2xx_pic.c | 9 +++++++--
11
hw/arm/nseries.c | 1 +
15
2 files changed, 7 insertions(+), 3 deletions(-)
12
hw/misc/cbus.c | 2 +-
13
MAINTAINERS | 1 +
14
5 files changed, 35 insertions(+), 15 deletions(-)
15
create mode 100644 include/hw/misc/cbus.h
16
16
17
diff --git a/include/hw/devices.h b/include/hw/devices.h
17
diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h
18
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
19
--- a/include/hw/devices.h
19
--- a/include/hw/arm/pxa.h
20
+++ b/include/hw/devices.h
20
+++ b/include/hw/arm/pxa.h
21
@@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info);
21
@@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState {
22
/* stellaris_input.c */
22
};
23
void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode);
23
24
24
# define PA_FMT            "0x%08lx"
25
-/* cbus.c */
25
-# define REG_FMT        "0x" TARGET_FMT_plx
26
-typedef struct {
26
27
- qemu_irq clk;
27
PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size,
28
- qemu_irq dat;
28
const char *revision);
29
- qemu_irq sel;
29
diff --git a/hw/arm/pxa2xx_pic.c b/hw/arm/pxa2xx_pic.c
30
-} CBus;
31
-CBus *cbus_init(qemu_irq dat_out);
32
-void cbus_attach(CBus *bus, void *slave_opaque);
33
-
34
-void *retu_init(qemu_irq irq, int vilma);
35
-void *tahvo_init(qemu_irq irq, int betty);
36
-
37
-void retu_key_event(void *retu, int state);
38
-
39
#endif
40
diff --git a/include/hw/misc/cbus.h b/include/hw/misc/cbus.h
41
new file mode 100644
42
index XXXXXXX..XXXXXXX
43
--- /dev/null
44
+++ b/include/hw/misc/cbus.h
45
@@ -XXX,XX +XXX,XX @@
46
+/*
47
+ * CBUS three-pin bus and the Retu / Betty / Tahvo / Vilma / Avilma /
48
+ * Hinku / Vinku / Ahne / Pihi chips used in various Nokia platforms.
49
+ * Based on reverse-engineering of a linux driver.
50
+ *
51
+ * Copyright (C) 2008 Nokia Corporation
52
+ * Written by Andrzej Zaborowski
53
+ *
54
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
55
+ * See the COPYING file in the top-level directory.
56
+ */
57
+
58
+#ifndef HW_MISC_CBUS_H
59
+#define HW_MISC_CBUS_H
60
+
61
+#include "hw/irq.h"
62
+
63
+typedef struct {
64
+ qemu_irq clk;
65
+ qemu_irq dat;
66
+ qemu_irq sel;
67
+} CBus;
68
+
69
+CBus *cbus_init(qemu_irq dat_out);
70
+void cbus_attach(CBus *bus, void *slave_opaque);
71
+
72
+void *retu_init(qemu_irq irq, int vilma);
73
+void *tahvo_init(qemu_irq irq, int betty);
74
+
75
+void retu_key_event(void *retu, int state);
76
+
77
+#endif
78
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
79
index XXXXXXX..XXXXXXX 100644
30
index XXXXXXX..XXXXXXX 100644
80
--- a/hw/arm/nseries.c
31
--- a/hw/arm/pxa2xx_pic.c
81
+++ b/hw/arm/nseries.c
32
+++ b/hw/arm/pxa2xx_pic.c
82
@@ -XXX,XX +XXX,XX @@
83
#include "hw/i2c/i2c.h"
84
#include "hw/devices.h"
85
#include "hw/display/blizzard.h"
86
+#include "hw/misc/cbus.h"
87
#include "hw/misc/tmp105.h"
88
#include "hw/block/flash.h"
89
#include "hw/hw.h"
90
diff --git a/hw/misc/cbus.c b/hw/misc/cbus.c
91
index XXXXXXX..XXXXXXX 100644
92
--- a/hw/misc/cbus.c
93
+++ b/hw/misc/cbus.c
94
@@ -XXX,XX +XXX,XX @@
33
@@ -XXX,XX +XXX,XX @@
95
#include "qemu/osdep.h"
34
#include "qemu/osdep.h"
96
#include "hw/hw.h"
35
#include "qapi/error.h"
97
#include "hw/irq.h"
36
#include "qemu/module.h"
98
-#include "hw/devices.h"
37
+#include "qemu/log.h"
99
+#include "hw/misc/cbus.h"
38
#include "cpu.h"
100
#include "sysemu/sysemu.h"
39
#include "hw/arm/pxa.h"
101
40
#include "hw/sysbus.h"
102
//#define DEBUG
41
@@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_pic_mem_read(void *opaque, hwaddr offset,
103
diff --git a/MAINTAINERS b/MAINTAINERS
42
case ICHP:    /* Highest Priority register */
104
index XXXXXXX..XXXXXXX 100644
43
return pxa2xx_pic_highest(s);
105
--- a/MAINTAINERS
44
default:
106
+++ b/MAINTAINERS
45
- printf("%s: Bad register offset " REG_FMT "\n", __func__, offset);
107
@@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c
46
+ qemu_log_mask(LOG_GUEST_ERROR,
108
F: hw/misc/cbus.c
47
+ "pxa2xx_pic_mem_read: bad register offset 0x%" HWADDR_PRIx
109
F: hw/timer/twl92230.c
48
+ "\n", offset);
110
F: include/hw/display/blizzard.h
49
return 0;
111
+F: include/hw/misc/cbus.h
50
}
112
51
}
113
Palm
52
@@ -XXX,XX +XXX,XX @@ static void pxa2xx_pic_mem_write(void *opaque, hwaddr offset,
114
M: Andrzej Zaborowski <balrogg@gmail.com>
53
s->priority[32 + ((offset - IPR32) >> 2)] = value & 0x8000003f;
54
break;
55
default:
56
- printf("%s: Bad register offset " REG_FMT "\n", __func__, offset);
57
+ qemu_log_mask(LOG_GUEST_ERROR,
58
+ "pxa2xx_pic_mem_write: bad register offset 0x%"
59
+ HWADDR_PRIx "\n", offset);
60
return;
61
}
62
pxa2xx_pic_update(opaque);
115
--
63
--
116
2.20.1
64
2.20.1
117
65
118
66
diff view generated by jsdifflib
1
The M-profile architecture floating point system supports
1
The QOM types "spitz-lcdtg" and "corgi-ssp" are missing the
2
lazy FP state preservation, where FP registers are not
2
usual QOM TYPE and casting macros; provide and use them.
3
pushed to the stack when an exception occurs but are instead
3
4
only saved if and when the first FP instruction in the exception
4
In particular, we can safely use the QOM cast macros instead of
5
handler is executed. Implement this in QEMU, corresponding
5
FROM_SSI_SLAVE() because in both cases the 'ssidev' field of
6
to the check of LSPACT in the pseudocode ExecuteFPCheck().
6
the instance state struct is the first field in it.
7
7
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
10
Message-id: 20190416125744.27770-24-peter.maydell@linaro.org
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20200628142429.17111-17-peter.maydell@linaro.org
11
---
12
---
12
target/arm/cpu.h | 3 ++
13
hw/arm/spitz.c | 23 +++++++++++++++--------
13
target/arm/helper.h | 2 +
14
1 file changed, 15 insertions(+), 8 deletions(-)
14
target/arm/translate.h | 1 +
15
target/arm/helper.c | 112 +++++++++++++++++++++++++++++++++++++++++
16
target/arm/translate.c | 22 ++++++++
17
5 files changed, 140 insertions(+)
18
15
19
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
16
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
20
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
21
--- a/target/arm/cpu.h
18
--- a/hw/arm/spitz.c
22
+++ b/target/arm/cpu.h
19
+++ b/hw/arm/spitz.c
23
@@ -XXX,XX +XXX,XX @@
20
@@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_realize(DeviceState *dev, Error **errp)
24
#define EXCP_NOCP 17 /* v7M NOCP UsageFault */
21
#define LCDTG_PICTRL 0x06
25
#define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */
22
#define LCDTG_POLCTRL 0x07
26
#define EXCP_STKOF 19 /* v8M STKOF UsageFault */
23
27
+#define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */
24
+#define TYPE_SPITZ_LCDTG "spitz-lcdtg"
28
/* NB: add new EXCP_ defines to the array in arm_log_exception() too */
25
+#define SPITZ_LCDTG(obj) OBJECT_CHECK(SpitzLCDTG, (obj), TYPE_SPITZ_LCDTG)
29
30
#define ARMV7M_EXCP_RESET 1
31
@@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1)
32
FIELD(TBFLAG_A32, VFPEN, 7, 1)
33
FIELD(TBFLAG_A32, CONDEXEC, 8, 8)
34
FIELD(TBFLAG_A32, SCTLR_B, 16, 1)
35
+/* For M profile only, set if FPCCR.LSPACT is set */
36
+FIELD(TBFLAG_A32, LSPACT, 18, 1)
37
/* For M profile only, set if we must create a new FP context */
38
FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1)
39
/* For M profile only, set if FPCCR.S does not match current security state */
40
diff --git a/target/arm/helper.h b/target/arm/helper.h
41
index XXXXXXX..XXXXXXX 100644
42
--- a/target/arm/helper.h
43
+++ b/target/arm/helper.h
44
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(v7m_blxns, void, env, i32)
45
46
DEF_HELPER_3(v7m_tt, i32, env, i32, i32)
47
48
+DEF_HELPER_1(v7m_preserve_fp_state, void, env)
49
+
26
+
50
DEF_HELPER_2(v8m_stackcheck, void, env, i32)
27
typedef struct {
51
28
SSISlave ssidev;
52
DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32)
29
uint32_t bl_intensity;
53
diff --git a/target/arm/translate.h b/target/arm/translate.h
30
@@ -XXX,XX +XXX,XX @@ static inline void spitz_bl_power(void *opaque, int line, int level)
54
index XXXXXXX..XXXXXXX 100644
31
55
--- a/target/arm/translate.h
32
static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value)
56
+++ b/target/arm/translate.h
33
{
57
@@ -XXX,XX +XXX,XX @@ typedef struct DisasContext {
34
- SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, dev);
58
bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */
35
+ SpitzLCDTG *s = SPITZ_LCDTG(dev);
59
bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */
36
int addr;
60
bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */
37
addr = value >> 5;
61
+ bool v7m_lspact; /* FPCCR.LSPACT set */
38
value &= 0x1f;
62
/* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI
39
@@ -XXX,XX +XXX,XX @@ static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value)
63
* so that top level loop can generate correct syndrome information.
40
64
*/
41
static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp)
65
diff --git a/target/arm/helper.c b/target/arm/helper.c
42
{
66
index XXXXXXX..XXXXXXX 100644
43
- SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, ssi);
67
--- a/target/arm/helper.c
44
+ SpitzLCDTG *s = SPITZ_LCDTG(ssi);
68
+++ b/target/arm/helper.c
45
DeviceState *dev = DEVICE(s);
69
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest)
46
70
g_assert_not_reached();
47
s->bl_power = 0;
48
@@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp)
49
#define SPITZ_GPIO_MAX1111_CS 20
50
#define SPITZ_GPIO_TP_INT 11
51
52
+#define TYPE_CORGI_SSP "corgi-ssp"
53
+#define CORGI_SSP(obj) OBJECT_CHECK(CorgiSSPState, (obj), TYPE_CORGI_SSP)
54
+
55
/* "Demux" the signal based on current chipselect */
56
typedef struct {
57
SSISlave ssidev;
58
@@ -XXX,XX +XXX,XX @@ typedef struct {
59
60
static uint32_t corgi_ssp_transfer(SSISlave *dev, uint32_t value)
61
{
62
- CorgiSSPState *s = FROM_SSI_SLAVE(CorgiSSPState, dev);
63
+ CorgiSSPState *s = CORGI_SSP(dev);
64
int i;
65
66
for (i = 0; i < 3; i++) {
67
@@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level)
68
static void corgi_ssp_realize(SSISlave *d, Error **errp)
69
{
70
DeviceState *dev = DEVICE(d);
71
- CorgiSSPState *s = FROM_SSI_SLAVE(CorgiSSPState, d);
72
+ CorgiSSPState *s = CORGI_SSP(d);
73
74
qdev_init_gpio_in(dev, corgi_ssp_gpio_cs, 3);
75
s->bus[0] = ssi_create_bus(dev, "ssi0");
76
@@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms)
77
{
78
void *bus;
79
80
- sms->mux = ssi_create_slave(sms->mpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp");
81
+ sms->mux = ssi_create_slave(sms->mpu->ssp[CORGI_SSP_PORT - 1],
82
+ TYPE_CORGI_SSP);
83
84
bus = qdev_get_child_bus(sms->mux, "ssi0");
85
- sms->lcdtg = ssi_create_slave(bus, "spitz-lcdtg");
86
+ sms->lcdtg = ssi_create_slave(bus, TYPE_SPITZ_LCDTG);
87
88
bus = qdev_get_child_bus(sms->mux, "ssi1");
89
sms->ads7846 = ssi_create_slave(bus, "ads7846");
90
@@ -XXX,XX +XXX,XX @@ static void corgi_ssp_class_init(ObjectClass *klass, void *data)
71
}
91
}
72
92
73
+void HELPER(v7m_preserve_fp_state)(CPUARMState *env)
93
static const TypeInfo corgi_ssp_info = {
74
+{
94
- .name = "corgi-ssp",
75
+ /* translate.c should never generate calls here in user-only mode */
95
+ .name = TYPE_CORGI_SSP,
76
+ g_assert_not_reached();
96
.parent = TYPE_SSI_SLAVE,
77
+}
97
.instance_size = sizeof(CorgiSSPState),
78
+
98
.class_init = corgi_ssp_class_init,
79
uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op)
99
@@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_class_init(ObjectClass *klass, void *data)
80
{
81
/* The TT instructions can be used by unprivileged code, but in
82
@@ -XXX,XX +XXX,XX @@ pend_fault:
83
return false;
84
}
100
}
85
101
86
+void HELPER(v7m_preserve_fp_state)(CPUARMState *env)
102
static const TypeInfo spitz_lcdtg_info = {
87
+{
103
- .name = "spitz-lcdtg",
88
+ /*
104
+ .name = TYPE_SPITZ_LCDTG,
89
+ * Preserve FP state (because LSPACT was set and we are about
105
.parent = TYPE_SSI_SLAVE,
90
+ * to execute an FP instruction). This corresponds to the
106
.instance_size = sizeof(SpitzLCDTG),
91
+ * PreserveFPState() pseudocode.
107
.class_init = spitz_lcdtg_class_init,
92
+ * We may throw an exception if the stacking fails.
93
+ */
94
+ ARMCPU *cpu = arm_env_get_cpu(env);
95
+ bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK;
96
+ bool negpri = !(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_HFRDY_MASK);
97
+ bool is_priv = !(env->v7m.fpccr[is_secure] & R_V7M_FPCCR_USER_MASK);
98
+ bool splimviol = env->v7m.fpccr[is_secure] & R_V7M_FPCCR_SPLIMVIOL_MASK;
99
+ uint32_t fpcar = env->v7m.fpcar[is_secure];
100
+ bool stacked_ok = true;
101
+ bool ts = is_secure && (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK);
102
+ bool take_exception;
103
+
104
+ /* Take the iothread lock as we are going to touch the NVIC */
105
+ qemu_mutex_lock_iothread();
106
+
107
+ /* Check the background context had access to the FPU */
108
+ if (!v7m_cpacr_pass(env, is_secure, is_priv)) {
109
+ armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, is_secure);
110
+ env->v7m.cfsr[is_secure] |= R_V7M_CFSR_NOCP_MASK;
111
+ stacked_ok = false;
112
+ } else if (!is_secure && !extract32(env->v7m.nsacr, 10, 1)) {
113
+ armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S);
114
+ env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK;
115
+ stacked_ok = false;
116
+ }
117
+
118
+ if (!splimviol && stacked_ok) {
119
+ /* We only stack if the stack limit wasn't violated */
120
+ int i;
121
+ ARMMMUIdx mmu_idx;
122
+
123
+ mmu_idx = arm_v7m_mmu_idx_all(env, is_secure, is_priv, negpri);
124
+ for (i = 0; i < (ts ? 32 : 16); i += 2) {
125
+ uint64_t dn = *aa32_vfp_dreg(env, i / 2);
126
+ uint32_t faddr = fpcar + 4 * i;
127
+ uint32_t slo = extract64(dn, 0, 32);
128
+ uint32_t shi = extract64(dn, 32, 32);
129
+
130
+ if (i >= 16) {
131
+ faddr += 8; /* skip the slot for the FPSCR */
132
+ }
133
+ stacked_ok = stacked_ok &&
134
+ v7m_stack_write(cpu, faddr, slo, mmu_idx, STACK_LAZYFP) &&
135
+ v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, STACK_LAZYFP);
136
+ }
137
+
138
+ stacked_ok = stacked_ok &&
139
+ v7m_stack_write(cpu, fpcar + 0x40,
140
+ vfp_get_fpscr(env), mmu_idx, STACK_LAZYFP);
141
+ }
142
+
143
+ /*
144
+ * We definitely pended an exception, but it's possible that it
145
+ * might not be able to be taken now. If its priority permits us
146
+ * to take it now, then we must not update the LSPACT or FP regs,
147
+ * but instead jump out to take the exception immediately.
148
+ * If it's just pending and won't be taken until the current
149
+ * handler exits, then we do update LSPACT and the FP regs.
150
+ */
151
+ take_exception = !stacked_ok &&
152
+ armv7m_nvic_can_take_pending_exception(env->nvic);
153
+
154
+ qemu_mutex_unlock_iothread();
155
+
156
+ if (take_exception) {
157
+ raise_exception_ra(env, EXCP_LAZYFP, 0, 1, GETPC());
158
+ }
159
+
160
+ env->v7m.fpccr[is_secure] &= ~R_V7M_FPCCR_LSPACT_MASK;
161
+
162
+ if (ts) {
163
+ /* Clear s0 to s31 and the FPSCR */
164
+ int i;
165
+
166
+ for (i = 0; i < 32; i += 2) {
167
+ *aa32_vfp_dreg(env, i / 2) = 0;
168
+ }
169
+ vfp_set_fpscr(env, 0);
170
+ }
171
+ /*
172
+ * Otherwise s0 to s15 and FPSCR are UNKNOWN; we choose to leave them
173
+ * unchanged.
174
+ */
175
+}
176
+
177
/* Write to v7M CONTROL.SPSEL bit for the specified security bank.
178
* This may change the current stack pointer between Main and Process
179
* stack pointers if it is done for the CONTROL register for the current
180
@@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx)
181
[EXCP_NOCP] = "v7M NOCP UsageFault",
182
[EXCP_INVSTATE] = "v7M INVSTATE UsageFault",
183
[EXCP_STKOF] = "v8M STKOF UsageFault",
184
+ [EXCP_LAZYFP] = "v7M exception during lazy FP stacking",
185
};
186
187
if (idx >= 0 && idx < ARRAY_SIZE(excnames)) {
188
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
189
return;
190
}
191
break;
192
+ case EXCP_LAZYFP:
193
+ /*
194
+ * We already pended the specific exception in the NVIC in the
195
+ * v7m_preserve_fp_state() helper function.
196
+ */
197
+ break;
198
default:
199
cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
200
return; /* Never happens. Keep compiler happy. */
201
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
202
flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1);
203
}
204
205
+ if (arm_feature(env, ARM_FEATURE_M)) {
206
+ bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK;
207
+
208
+ if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) {
209
+ flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1);
210
+ }
211
+ }
212
+
213
*pflags = flags;
214
*cs_base = 0;
215
}
216
diff --git a/target/arm/translate.c b/target/arm/translate.c
217
index XXXXXXX..XXXXXXX 100644
218
--- a/target/arm/translate.c
219
+++ b/target/arm/translate.c
220
@@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn)
221
if (arm_dc_feature(s, ARM_FEATURE_M)) {
222
/* Handle M-profile lazy FP state mechanics */
223
224
+ /* Trigger lazy-state preservation if necessary */
225
+ if (s->v7m_lspact) {
226
+ /*
227
+ * Lazy state saving affects external memory and also the NVIC,
228
+ * so we must mark it as an IO operation for icount.
229
+ */
230
+ if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) {
231
+ gen_io_start();
232
+ }
233
+ gen_helper_v7m_preserve_fp_state(cpu_env);
234
+ if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) {
235
+ gen_io_end();
236
+ }
237
+ /*
238
+ * If the preserve_fp_state helper doesn't throw an exception
239
+ * then it will clear LSPACT; we don't need to repeat this for
240
+ * any further FP insns in this TB.
241
+ */
242
+ s->v7m_lspact = false;
243
+ }
244
+
245
/* Update ownership of FP context: set FPCCR.S to match current state */
246
if (s->v8m_fpccr_s_wrong) {
247
TCGv_i32 tmp;
248
@@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
249
dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG);
250
dc->v7m_new_fp_ctxt_needed =
251
FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED);
252
+ dc->v7m_lspact = FIELD_EX32(tb_flags, TBFLAG_A32, LSPACT);
253
dc->cp_regs = cpu->cp_regs;
254
dc->features = env->features;
255
256
--
108
--
257
2.20.1
109
2.20.1
258
110
259
111
diff view generated by jsdifflib
1
The magic value pushed onto the callee stack as an integrity
1
The FROM_SSI_SLAVE() macro predates QOM and is used as a typesafe way
2
check is different if floating point is present.
2
to cast from an SSISlave* to the instance struct of a subtype of
3
TYPE_SSI_SLAVE. Switch to using the QOM cast macros instead, which
4
have the same effect (by writing the QOM macros if the types were
5
previously missing them.)
6
7
(The FROM_SSI_SLAVE() macro allows the SSISlave member of the
8
subtype's struct to be anywhere as long as it is named "ssidev",
9
whereas a QOM cast macro insists that it is the first thing in the
10
subtype's struct. This is true for all the types we convert here.)
11
12
This removes all the uses of FROM_SSI_SLAVE() so we can delete the
13
definition.
3
14
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
16
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Message-id: 20190416125744.27770-15-peter.maydell@linaro.org
17
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
18
Message-id: 20200628142429.17111-18-peter.maydell@linaro.org
7
---
19
---
8
target/arm/helper.c | 22 +++++++++++++++++++---
20
include/hw/ssi/ssi.h | 2 --
9
1 file changed, 19 insertions(+), 3 deletions(-)
21
hw/arm/z2.c | 11 +++++++----
22
hw/display/ads7846.c | 9 ++++++---
23
hw/display/ssd0323.c | 10 +++++++---
24
hw/sd/ssi-sd.c | 4 ++--
25
5 files changed, 22 insertions(+), 14 deletions(-)
10
26
11
diff --git a/target/arm/helper.c b/target/arm/helper.c
27
diff --git a/include/hw/ssi/ssi.h b/include/hw/ssi/ssi.h
12
index XXXXXXX..XXXXXXX 100644
28
index XXXXXXX..XXXXXXX 100644
13
--- a/target/arm/helper.c
29
--- a/include/hw/ssi/ssi.h
14
+++ b/target/arm/helper.c
30
+++ b/include/hw/ssi/ssi.h
15
@@ -XXX,XX +XXX,XX @@ load_fail:
31
@@ -XXX,XX +XXX,XX @@ struct SSISlave {
16
return false;
32
bool cs;
33
};
34
35
-#define FROM_SSI_SLAVE(type, dev) DO_UPCAST(type, ssidev, dev)
36
-
37
extern const VMStateDescription vmstate_ssi_slave;
38
39
#define VMSTATE_SSI_SLAVE(_field, _state) { \
40
diff --git a/hw/arm/z2.c b/hw/arm/z2.c
41
index XXXXXXX..XXXXXXX 100644
42
--- a/hw/arm/z2.c
43
+++ b/hw/arm/z2.c
44
@@ -XXX,XX +XXX,XX @@ typedef struct {
45
int pos;
46
} ZipitLCD;
47
48
+#define TYPE_ZIPIT_LCD "zipit-lcd"
49
+#define ZIPIT_LCD(obj) OBJECT_CHECK(ZipitLCD, (obj), TYPE_ZIPIT_LCD)
50
+
51
static uint32_t zipit_lcd_transfer(SSISlave *dev, uint32_t value)
52
{
53
- ZipitLCD *z = FROM_SSI_SLAVE(ZipitLCD, dev);
54
+ ZipitLCD *z = ZIPIT_LCD(dev);
55
uint16_t val;
56
if (z->selected) {
57
z->buf[z->pos] = value & 0xff;
58
@@ -XXX,XX +XXX,XX @@ static void z2_lcd_cs(void *opaque, int line, int level)
59
60
static void zipit_lcd_realize(SSISlave *dev, Error **errp)
61
{
62
- ZipitLCD *z = FROM_SSI_SLAVE(ZipitLCD, dev);
63
+ ZipitLCD *z = ZIPIT_LCD(dev);
64
z->selected = 0;
65
z->enabled = 0;
66
z->pos = 0;
67
@@ -XXX,XX +XXX,XX @@ static void zipit_lcd_class_init(ObjectClass *klass, void *data)
17
}
68
}
18
69
19
+static uint32_t v7m_integrity_sig(CPUARMState *env, uint32_t lr)
70
static const TypeInfo zipit_lcd_info = {
20
+{
71
- .name = "zipit-lcd",
21
+ /*
72
+ .name = TYPE_ZIPIT_LCD,
22
+ * Return the integrity signature value for the callee-saves
73
.parent = TYPE_SSI_SLAVE,
23
+ * stack frame section. @lr is the exception return payload/LR value
74
.instance_size = sizeof(ZipitLCD),
24
+ * whose FType bit forms bit 0 of the signature if FP is present.
75
.class_init = zipit_lcd_class_init,
25
+ */
76
@@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine)
26
+ uint32_t sig = 0xfefa125a;
77
78
type_register_static(&zipit_lcd_info);
79
type_register_static(&aer915_info);
80
- z2_lcd = ssi_create_slave(mpu->ssp[1], "zipit-lcd");
81
+ z2_lcd = ssi_create_slave(mpu->ssp[1], TYPE_ZIPIT_LCD);
82
bus = pxa2xx_i2c_bus(mpu->i2c[0]);
83
i2c_create_slave(bus, TYPE_AER915, 0x55);
84
wm = i2c_create_slave(bus, TYPE_WM8750, 0x1b);
85
diff --git a/hw/display/ads7846.c b/hw/display/ads7846.c
86
index XXXXXXX..XXXXXXX 100644
87
--- a/hw/display/ads7846.c
88
+++ b/hw/display/ads7846.c
89
@@ -XXX,XX +XXX,XX @@ typedef struct {
90
int output;
91
} ADS7846State;
92
93
+#define TYPE_ADS7846 "ads7846"
94
+#define ADS7846(obj) OBJECT_CHECK(ADS7846State, (obj), TYPE_ADS7846)
27
+
95
+
28
+ if (!arm_feature(env, ARM_FEATURE_VFP) || (lr & R_V7M_EXCRET_FTYPE_MASK)) {
96
/* Control-byte bitfields */
29
+ sig |= 1;
97
#define CB_PD0        (1 << 0)
30
+ }
98
#define CB_PD1        (1 << 1)
31
+ return sig;
99
@@ -XXX,XX +XXX,XX @@ static void ads7846_int_update(ADS7846State *s)
32
+}
100
101
static uint32_t ads7846_transfer(SSISlave *dev, uint32_t value)
102
{
103
- ADS7846State *s = FROM_SSI_SLAVE(ADS7846State, dev);
104
+ ADS7846State *s = ADS7846(dev);
105
106
switch (s->cycle ++) {
107
case 0:
108
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_ads7846 = {
109
static void ads7846_realize(SSISlave *d, Error **errp)
110
{
111
DeviceState *dev = DEVICE(d);
112
- ADS7846State *s = FROM_SSI_SLAVE(ADS7846State, d);
113
+ ADS7846State *s = ADS7846(d);
114
115
qdev_init_gpio_out(dev, &s->interrupt, 1);
116
117
@@ -XXX,XX +XXX,XX @@ static void ads7846_class_init(ObjectClass *klass, void *data)
118
}
119
120
static const TypeInfo ads7846_info = {
121
- .name = "ads7846",
122
+ .name = TYPE_ADS7846,
123
.parent = TYPE_SSI_SLAVE,
124
.instance_size = sizeof(ADS7846State),
125
.class_init = ads7846_class_init,
126
diff --git a/hw/display/ssd0323.c b/hw/display/ssd0323.c
127
index XXXXXXX..XXXXXXX 100644
128
--- a/hw/display/ssd0323.c
129
+++ b/hw/display/ssd0323.c
130
@@ -XXX,XX +XXX,XX @@ typedef struct {
131
uint8_t framebuffer[128 * 80 / 2];
132
} ssd0323_state;
133
134
+#define TYPE_SSD0323 "ssd0323"
135
+#define SSD0323(obj) OBJECT_CHECK(ssd0323_state, (obj), TYPE_SSD0323)
33
+
136
+
34
static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain,
137
+
35
bool ignore_faults)
138
static uint32_t ssd0323_transfer(SSISlave *dev, uint32_t data)
36
{
139
{
37
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain,
140
- ssd0323_state *s = FROM_SSI_SLAVE(ssd0323_state, dev);
38
bool stacked_ok;
141
+ ssd0323_state *s = SSD0323(dev);
39
uint32_t limit;
142
40
bool want_psp;
143
switch (s->mode) {
41
+ uint32_t sig;
144
case SSD0323_DATA:
42
145
@@ -XXX,XX +XXX,XX @@ static const GraphicHwOps ssd0323_ops = {
43
if (dotailchain) {
146
static void ssd0323_realize(SSISlave *d, Error **errp)
44
bool mode = lr & R_V7M_EXCRET_MODE_MASK;
147
{
45
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain,
148
DeviceState *dev = DEVICE(d);
46
/* Write as much of the stack frame as we can. A write failure may
149
- ssd0323_state *s = FROM_SSI_SLAVE(ssd0323_state, d);
47
* cause us to pend a derived exception.
150
+ ssd0323_state *s = SSD0323(d);
48
*/
151
49
+ sig = v7m_integrity_sig(env, lr);
152
s->col_end = 63;
50
stacked_ok =
153
s->row_end = 79;
51
- v7m_stack_write(cpu, frameptr, 0xfefa125b, mmu_idx, ignore_faults) &&
154
@@ -XXX,XX +XXX,XX @@ static void ssd0323_class_init(ObjectClass *klass, void *data)
52
+ v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) &&
155
}
53
v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx,
156
54
ignore_faults) &&
157
static const TypeInfo ssd0323_info = {
55
v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx,
158
- .name = "ssd0323",
56
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
159
+ .name = TYPE_SSD0323,
57
if (return_to_secure &&
160
.parent = TYPE_SSI_SLAVE,
58
((excret & R_V7M_EXCRET_ES_MASK) == 0 ||
161
.instance_size = sizeof(ssd0323_state),
59
(excret & R_V7M_EXCRET_DCRS_MASK) == 0)) {
162
.class_init = ssd0323_class_init,
60
- uint32_t expected_sig = 0xfefa125b;
163
diff --git a/hw/sd/ssi-sd.c b/hw/sd/ssi-sd.c
61
uint32_t actual_sig;
164
index XXXXXXX..XXXXXXX 100644
62
165
--- a/hw/sd/ssi-sd.c
63
pop_ok = v7m_stack_read(cpu, &actual_sig, frameptr, mmu_idx);
166
+++ b/hw/sd/ssi-sd.c
64
167
@@ -XXX,XX +XXX,XX @@ typedef struct {
65
- if (pop_ok && expected_sig != actual_sig) {
168
66
+ if (pop_ok && v7m_integrity_sig(env, excret) != actual_sig) {
169
static uint32_t ssi_sd_transfer(SSISlave *dev, uint32_t val)
67
/* Take a SecureFault on the current stack */
170
{
68
env->v7m.sfsr |= R_V7M_SFSR_INVIS_MASK;
171
- ssi_sd_state *s = FROM_SSI_SLAVE(ssi_sd_state, dev);
69
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
172
+ ssi_sd_state *s = SSI_SD(dev);
173
174
/* Special case: allow CMD12 (STOP TRANSMISSION) while reading data. */
175
if (s->mode == SSI_SD_DATA_READ && val == 0x4d) {
176
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_ssi_sd = {
177
178
static void ssi_sd_realize(SSISlave *d, Error **errp)
179
{
180
- ssi_sd_state *s = FROM_SSI_SLAVE(ssi_sd_state, d);
181
+ ssi_sd_state *s = SSI_SD(d);
182
DeviceState *carddev;
183
DriveInfo *dinfo;
184
Error *err = NULL;
70
--
185
--
71
2.20.1
186
2.20.1
72
187
73
188
diff view generated by jsdifflib
1
Normally configure identifies the source path by looking
1
Deprecate our TileGX target support:
2
at the location where the configure script itself exists.
2
* we have no active maintainer for it
3
We also provide a --source-path option which lets the user
3
* it has had essentially no contributions (other than tree-wide cleanups
4
manually override this.
4
and similar) since it was first added
5
* the Linux kernel dropped support in 2018, as has glibc
5
6
6
There isn't really an obvious use case for the --source-path
7
Note the deprecation in the manual, but don't try to print a warning
7
option, and in commit 927128222b0a91f56c13a in 2017 we
8
when QEMU runs -- printing unsuppressable messages is more obtrusive
8
accidentally added some logic that looks at $source_path
9
for linux-user mode than it would be for system-emulation mode, and
9
before the command line option that overrides it has been
10
it doesn't seem worth trying to invent a new suppressible-error
10
processed.
11
system for linux-user just for this.
11
12
The fact that nobody complained suggests that there isn't
13
any use of this option and we aren't testing it either;
14
remove it. This allows us to move the "make $source_path
15
absolute" logic up so that there is no window in the script
16
where $source_path is set but not yet absolute.
17
12
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Reviewed-by: Daniel P. Berrangé <berrange@redhat.com>
14
Reviewed-by: Daniel P. Berrangé <berrange@redhat.com>
20
Message-id: 20190318134019.23729-1-peter.maydell@linaro.org
15
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
16
Reviewed-by: Thomas Huth <thuth@redhat.com>
17
Message-id: 20200619154831.26319-1-peter.maydell@linaro.org
21
---
18
---
22
configure | 10 ++--------
19
docs/system/deprecated.rst | 11 +++++++++++
23
1 file changed, 2 insertions(+), 8 deletions(-)
20
1 file changed, 11 insertions(+)
24
21
25
diff --git a/configure b/configure
22
diff --git a/docs/system/deprecated.rst b/docs/system/deprecated.rst
26
index XXXXXXX..XXXXXXX 100755
23
index XXXXXXX..XXXXXXX 100644
27
--- a/configure
24
--- a/docs/system/deprecated.rst
28
+++ b/configure
25
+++ b/docs/system/deprecated.rst
29
@@ -XXX,XX +XXX,XX @@ ld_has() {
26
@@ -XXX,XX +XXX,XX @@ The above, converted to the current supported format::
30
27
31
# default parameters
28
json:{"file.driver":"rbd", "file.pool":"rbd", "file.image":"name"}
32
source_path=$(dirname "$0")
29
33
+# make source path absolute
30
+linux-user mode CPUs
34
+source_path=$(cd "$source_path"; pwd)
31
+--------------------
35
cpu=""
32
+
36
iasl="iasl"
33
+``tilegx`` CPUs (since 5.1.0)
37
interp_prefix="/usr/gnemul/qemu-%M"
34
+'''''''''''''''''''''''''''''
38
@@ -XXX,XX +XXX,XX @@ for opt do
35
+
39
;;
36
+The ``tilegx`` guest CPU support (which was only implemented in
40
--cxx=*) CXX="$optarg"
37
+linux-user mode) is deprecated and will be removed in a future version
41
;;
38
+of QEMU. Support for this CPU was removed from the upstream Linux
42
- --source-path=*) source_path="$optarg"
39
+kernel in 2018, and has also been dropped from glibc.
43
- ;;
40
+
44
--cpu=*) cpu="$optarg"
41
Related binaries
45
;;
42
----------------
46
--extra-cflags=*) QEMU_CFLAGS="$QEMU_CFLAGS $optarg"
43
47
@@ -XXX,XX +XXX,XX @@ if test "$debug_info" = "yes"; then
48
LDFLAGS="-g $LDFLAGS"
49
fi
50
51
-# make source path absolute
52
-source_path=$(cd "$source_path"; pwd)
53
-
54
# running configure in the source tree?
55
# we know that's the case if configure is there.
56
if test -f "./configure"; then
57
@@ -XXX,XX +XXX,XX @@ for opt do
58
;;
59
--interp-prefix=*) interp_prefix="$optarg"
60
;;
61
- --source-path=*)
62
- ;;
63
--cross-prefix=*)
64
;;
65
--cc=*)
66
@@ -XXX,XX +XXX,XX @@ $(echo Available targets: $default_target_list | \
67
--target-list-exclude=LIST exclude a set of targets from the default target-list
68
69
Advanced options (experts only):
70
- --source-path=PATH path of source code [$source_path]
71
--cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix]
72
--cc=CC use C compiler CC [$cc]
73
--iasl=IASL use ACPI compiler IASL [$iasl]
74
--
44
--
75
2.20.1
45
2.20.1
76
46
77
47
diff view generated by jsdifflib
Deleted patch
1
Enforce that for M-profile various FPSCR bits which are RES0 there
2
but have defined meanings on A-profile are never settable. This
3
ensures that M-profile code can't enable the A-profile behaviour
4
(notably vector length/stride handling) by accident.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20190416125744.27770-2-peter.maydell@linaro.org
9
---
10
target/arm/vfp_helper.c | 8 ++++++++
11
1 file changed, 8 insertions(+)
12
13
diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/vfp_helper.c
16
+++ b/target/arm/vfp_helper.c
17
@@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val)
18
val &= ~FPCR_FZ16;
19
}
20
21
+ if (arm_feature(env, ARM_FEATURE_M)) {
22
+ /*
23
+ * M profile FPSCR is RES0 for the QC, STRIDE, FZ16, LEN bits
24
+ * and also for the trapped-exception-handling bits IxE.
25
+ */
26
+ val &= 0xf7c0009f;
27
+ }
28
+
29
/*
30
* We don't implement trapped exception handling, so the
31
* trap enable bits, IDE|IXE|UFE|OFE|DZE|IOE are all RAZ/WI (not RES0!)
32
--
33
2.20.1
34
35
diff view generated by jsdifflib
Deleted patch
1
For M-profile the MVFR* ID registers are memory mapped, in the
2
range we implement via the NVIC. Allow them to be read.
3
(If the CPU has no FPU, these registers are defined to be RAZ.)
4
1
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20190416125744.27770-3-peter.maydell@linaro.org
8
---
9
hw/intc/armv7m_nvic.c | 6 ++++++
10
1 file changed, 6 insertions(+)
11
12
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/hw/intc/armv7m_nvic.c
15
+++ b/hw/intc/armv7m_nvic.c
16
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
17
return 0;
18
}
19
return cpu->env.v7m.sfar;
20
+ case 0xf40: /* MVFR0 */
21
+ return cpu->isar.mvfr0;
22
+ case 0xf44: /* MVFR1 */
23
+ return cpu->isar.mvfr1;
24
+ case 0xf48: /* MVFR2 */
25
+ return cpu->isar.mvfr2;
26
default:
27
bad_offset:
28
qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset);
29
--
30
2.20.1
31
32
diff view generated by jsdifflib
Deleted patch
1
The only "system register" that M-profile floating point exposes
2
via the VMRS/VMRS instructions is FPSCR, and it does not have
3
the odd special case for rd==15. Add a check to ensure we only
4
expose FPSCR.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20190416125744.27770-5-peter.maydell@linaro.org
9
---
10
target/arm/translate.c | 19 +++++++++++++++++--
11
1 file changed, 17 insertions(+), 2 deletions(-)
12
13
diff --git a/target/arm/translate.c b/target/arm/translate.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/translate.c
16
+++ b/target/arm/translate.c
17
@@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn)
18
}
19
}
20
} else { /* !dp */
21
+ bool is_sysreg;
22
+
23
if ((insn & 0x6f) != 0x00)
24
return 1;
25
rn = VFP_SREG_N(insn);
26
+
27
+ is_sysreg = extract32(insn, 21, 1);
28
+
29
+ if (arm_dc_feature(s, ARM_FEATURE_M)) {
30
+ /*
31
+ * The only M-profile VFP vmrs/vmsr sysreg is FPSCR.
32
+ * Writes to R15 are UNPREDICTABLE; we choose to undef.
33
+ */
34
+ if (is_sysreg && (rd == 15 || (rn >> 1) != ARM_VFP_FPSCR)) {
35
+ return 1;
36
+ }
37
+ }
38
+
39
if (insn & ARM_CP_RW_BIT) {
40
/* vfp->arm */
41
- if (insn & (1 << 21)) {
42
+ if (is_sysreg) {
43
/* system register */
44
rn >>= 1;
45
46
@@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn)
47
}
48
} else {
49
/* arm->vfp */
50
- if (insn & (1 << 21)) {
51
+ if (is_sysreg) {
52
rn >>= 1;
53
/* system register */
54
switch (rn) {
55
--
56
2.20.1
57
58
diff view generated by jsdifflib
Deleted patch
1
Correct the decode of the M-profile "coprocessor and
2
floating-point instructions" space:
3
* op0 == 0b11 is always unallocated
4
* if the CPU has an FPU then all insns with op1 == 0b101
5
are floating point and go to disas_vfp_insn()
6
1
7
For the moment we leave VLLDM and VLSTM as NOPs; in
8
a later commit we will fill in the proper implementation
9
for the case where an FPU is present.
10
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
13
Message-id: 20190416125744.27770-7-peter.maydell@linaro.org
14
---
15
target/arm/translate.c | 26 ++++++++++++++++++++++----
16
1 file changed, 22 insertions(+), 4 deletions(-)
17
18
diff --git a/target/arm/translate.c b/target/arm/translate.c
19
index XXXXXXX..XXXXXXX 100644
20
--- a/target/arm/translate.c
21
+++ b/target/arm/translate.c
22
@@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn)
23
case 6: case 7: case 14: case 15:
24
/* Coprocessor. */
25
if (arm_dc_feature(s, ARM_FEATURE_M)) {
26
- /* We don't currently implement M profile FP support,
27
- * so this entire space should give a NOCP fault, with
28
- * the exception of the v8M VLLDM and VLSTM insns, which
29
- * must be NOPs in Secure state and UNDEF in Nonsecure state.
30
+ /* 0b111x_11xx_xxxx_xxxx_xxxx_xxxx_xxxx_xxxx */
31
+ if (extract32(insn, 24, 2) == 3) {
32
+ goto illegal_op; /* op0 = 0b11 : unallocated */
33
+ }
34
+
35
+ /*
36
+ * Decode VLLDM and VLSTM first: these are nonstandard because:
37
+ * * if there is no FPU then these insns must NOP in
38
+ * Secure state and UNDEF in Nonsecure state
39
+ * * if there is an FPU then these insns do not have
40
+ * the usual behaviour that disas_vfp_insn() provides of
41
+ * being controlled by CPACR/NSACR enable bits or the
42
+ * lazy-stacking logic.
43
*/
44
if (arm_dc_feature(s, ARM_FEATURE_V8) &&
45
(insn & 0xffa00f00) == 0xec200a00) {
46
@@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn)
47
/* Just NOP since FP support is not implemented */
48
break;
49
}
50
+ if (arm_dc_feature(s, ARM_FEATURE_VFP) &&
51
+ ((insn >> 8) & 0xe) == 10) {
52
+ /* FP, and the CPU supports it */
53
+ if (disas_vfp_insn(s, insn)) {
54
+ goto illegal_op;
55
+ }
56
+ break;
57
+ }
58
+
59
/* All other insns: NOCP */
60
gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(),
61
default_exception_el(s));
62
--
63
2.20.1
64
65
diff view generated by jsdifflib
Deleted patch
1
If the floating point extension is present, then the SG instruction
2
must clear the CONTROL_S.SFPA bit. Implement this.
3
1
4
(On a no-FPU system the bit will always be zero, so we don't need
5
to make the clearing of the bit conditional on ARM_FEATURE_VFP.)
6
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20190416125744.27770-8-peter.maydell@linaro.org
10
---
11
target/arm/helper.c | 1 +
12
1 file changed, 1 insertion(+)
13
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
17
+++ b/target/arm/helper.c
18
@@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu)
19
qemu_log_mask(CPU_LOG_INT, "...really an SG instruction at 0x%08" PRIx32
20
", executing it\n", env->regs[15]);
21
env->regs[14] &= ~1;
22
+ env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK;
23
switch_v7m_security_state(env, true);
24
xpsr_write(env, 0, XPSR_IT);
25
env->regs[15] += 4;
26
--
27
2.20.1
28
29
diff view generated by jsdifflib
Deleted patch
1
Currently the code in v7m_push_stack() which detects a violation
2
of the v8M stack limit simply returns early if it does so. This
3
is OK for the current integer-only code, but won't work for the
4
floating point handling we're about to add. We need to continue
5
executing the rest of the function so that we check for other
6
exceptions like not having permission to use the FPU and so
7
that we correctly set the FPCCR state if we are doing lazy
8
stacking. Refactor to avoid the early return.
9
1
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Message-id: 20190416125744.27770-10-peter.maydell@linaro.org
13
---
14
target/arm/helper.c | 23 ++++++++++++++++++-----
15
1 file changed, 18 insertions(+), 5 deletions(-)
16
17
diff --git a/target/arm/helper.c b/target/arm/helper.c
18
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/helper.c
20
+++ b/target/arm/helper.c
21
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu)
22
* should ignore further stack faults trying to process
23
* that derived exception.)
24
*/
25
- bool stacked_ok;
26
+ bool stacked_ok = true, limitviol = false;
27
CPUARMState *env = &cpu->env;
28
uint32_t xpsr = xpsr_read(env);
29
uint32_t frameptr = env->regs[13];
30
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu)
31
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE,
32
env->v7m.secure);
33
env->regs[13] = limit;
34
- return true;
35
+ /*
36
+ * We won't try to perform any further memory accesses but
37
+ * we must continue through the following code to check for
38
+ * permission faults during FPU state preservation, and we
39
+ * must update FPCCR if lazy stacking is enabled.
40
+ */
41
+ limitviol = true;
42
+ stacked_ok = false;
43
}
44
}
45
46
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu)
47
* (which may be taken in preference to the one we started with
48
* if it has higher priority).
49
*/
50
- stacked_ok =
51
+ stacked_ok = stacked_ok &&
52
v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) &&
53
v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) &&
54
v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) &&
55
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu)
56
v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) &&
57
v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false);
58
59
- /* Update SP regardless of whether any of the stack accesses failed. */
60
- env->regs[13] = frameptr;
61
+ /*
62
+ * If we broke a stack limit then SP was already updated earlier;
63
+ * otherwise we update SP regardless of whether any of the stack
64
+ * accesses failed or we took some other kind of fault.
65
+ */
66
+ if (!limitviol) {
67
+ env->regs[13] = frameptr;
68
+ }
69
70
return !stacked_ok;
71
}
72
--
73
2.20.1
74
75
diff view generated by jsdifflib
Deleted patch
1
Handle floating point registers in exception entry.
2
This corresponds to the FP-specific parts of the pseudocode
3
functions ActivateException() and PushStack().
4
1
5
We defer the code corresponding to UpdateFPCCR() to a later patch.
6
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20190416125744.27770-11-peter.maydell@linaro.org
10
---
11
target/arm/helper.c | 98 +++++++++++++++++++++++++++++++++++++++++++--
12
1 file changed, 95 insertions(+), 3 deletions(-)
13
14
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/helper.c
17
+++ b/target/arm/helper.c
18
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
19
switch_v7m_security_state(env, targets_secure);
20
write_v7m_control_spsel(env, 0);
21
arm_clear_exclusive(env);
22
+ /* Clear SFPA and FPCA (has no effect if no FPU) */
23
+ env->v7m.control[M_REG_S] &=
24
+ ~(R_V7M_CONTROL_FPCA_MASK | R_V7M_CONTROL_SFPA_MASK);
25
/* Clear IT bits */
26
env->condexec_bits = 0;
27
env->regs[14] = lr;
28
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu)
29
uint32_t xpsr = xpsr_read(env);
30
uint32_t frameptr = env->regs[13];
31
ARMMMUIdx mmu_idx = arm_mmu_idx(env);
32
+ uint32_t framesize;
33
+ bool nsacr_cp10 = extract32(env->v7m.nsacr, 10, 1);
34
+
35
+ if ((env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) &&
36
+ (env->v7m.secure || nsacr_cp10)) {
37
+ if (env->v7m.secure &&
38
+ env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK) {
39
+ framesize = 0xa8;
40
+ } else {
41
+ framesize = 0x68;
42
+ }
43
+ } else {
44
+ framesize = 0x20;
45
+ }
46
47
/* Align stack pointer if the guest wants that */
48
if ((frameptr & 4) &&
49
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu)
50
xpsr |= XPSR_SPREALIGN;
51
}
52
53
- frameptr -= 0x20;
54
+ xpsr &= ~XPSR_SFPA;
55
+ if (env->v7m.secure &&
56
+ (env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) {
57
+ xpsr |= XPSR_SFPA;
58
+ }
59
+
60
+ frameptr -= framesize;
61
62
if (arm_feature(env, ARM_FEATURE_V8)) {
63
uint32_t limit = v7m_sp_limit(env);
64
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu)
65
v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) &&
66
v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false);
67
68
+ if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) {
69
+ /* FPU is active, try to save its registers */
70
+ bool fpccr_s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK;
71
+ bool lspact = env->v7m.fpccr[fpccr_s] & R_V7M_FPCCR_LSPACT_MASK;
72
+
73
+ if (lspact && arm_feature(env, ARM_FEATURE_M_SECURITY)) {
74
+ qemu_log_mask(CPU_LOG_INT,
75
+ "...SecureFault because LSPACT and FPCA both set\n");
76
+ env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK;
77
+ armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
78
+ } else if (!env->v7m.secure && !nsacr_cp10) {
79
+ qemu_log_mask(CPU_LOG_INT,
80
+ "...Secure UsageFault with CFSR.NOCP because "
81
+ "NSACR.CP10 prevents stacking FP regs\n");
82
+ armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S);
83
+ env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK;
84
+ } else {
85
+ if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) {
86
+ /* Lazy stacking disabled, save registers now */
87
+ int i;
88
+ bool cpacr_pass = v7m_cpacr_pass(env, env->v7m.secure,
89
+ arm_current_el(env) != 0);
90
+
91
+ if (stacked_ok && !cpacr_pass) {
92
+ /*
93
+ * Take UsageFault if CPACR forbids access. The pseudocode
94
+ * here does a full CheckCPEnabled() but we know the NSACR
95
+ * check can never fail as we have already handled that.
96
+ */
97
+ qemu_log_mask(CPU_LOG_INT,
98
+ "...UsageFault with CFSR.NOCP because "
99
+ "CPACR.CP10 prevents stacking FP regs\n");
100
+ armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE,
101
+ env->v7m.secure);
102
+ env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK;
103
+ stacked_ok = false;
104
+ }
105
+
106
+ for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) {
107
+ uint64_t dn = *aa32_vfp_dreg(env, i / 2);
108
+ uint32_t faddr = frameptr + 0x20 + 4 * i;
109
+ uint32_t slo = extract64(dn, 0, 32);
110
+ uint32_t shi = extract64(dn, 32, 32);
111
+
112
+ if (i >= 16) {
113
+ faddr += 8; /* skip the slot for the FPSCR */
114
+ }
115
+ stacked_ok = stacked_ok &&
116
+ v7m_stack_write(cpu, faddr, slo, mmu_idx, false) &&
117
+ v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false);
118
+ }
119
+ stacked_ok = stacked_ok &&
120
+ v7m_stack_write(cpu, frameptr + 0x60,
121
+ vfp_get_fpscr(env), mmu_idx, false);
122
+ if (cpacr_pass) {
123
+ for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) {
124
+ *aa32_vfp_dreg(env, i / 2) = 0;
125
+ }
126
+ vfp_set_fpscr(env, 0);
127
+ }
128
+ } else {
129
+ /* Lazy stacking enabled, save necessary info to stack later */
130
+ /* TODO : equivalent of UpdateFPCCR() pseudocode */
131
+ }
132
+ }
133
+ }
134
+
135
/*
136
* If we broke a stack limit then SP was already updated earlier;
137
* otherwise we update SP regardless of whether any of the stack
138
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
139
140
if (arm_feature(env, ARM_FEATURE_V8)) {
141
lr = R_V7M_EXCRET_RES1_MASK |
142
- R_V7M_EXCRET_DCRS_MASK |
143
- R_V7M_EXCRET_FTYPE_MASK;
144
+ R_V7M_EXCRET_DCRS_MASK;
145
/* The S bit indicates whether we should return to Secure
146
* or NonSecure (ie our current state).
147
* The ES bit indicates whether we're taking this exception
148
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
149
if (env->v7m.secure) {
150
lr |= R_V7M_EXCRET_S_MASK;
151
}
152
+ if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) {
153
+ lr |= R_V7M_EXCRET_FTYPE_MASK;
154
+ }
155
} else {
156
lr = R_V7M_EXCRET_RES1_MASK |
157
R_V7M_EXCRET_S_MASK |
158
--
159
2.20.1
160
161
diff view generated by jsdifflib
Deleted patch
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
2
1
3
Add an entries the Blizzard device in MAINTAINERS.
4
5
Reviewed-by: Thomas Huth <thuth@redhat.com>
6
Reviewed-by: Markus Armbruster <armbru@redhat.com>
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
8
Message-id: 20190412165416.7977-6-philmd@redhat.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
include/hw/devices.h | 7 -------
12
include/hw/display/blizzard.h | 22 ++++++++++++++++++++++
13
hw/arm/nseries.c | 1 +
14
hw/display/blizzard.c | 2 +-
15
MAINTAINERS | 2 ++
16
5 files changed, 26 insertions(+), 8 deletions(-)
17
create mode 100644 include/hw/display/blizzard.h
18
19
diff --git a/include/hw/devices.h b/include/hw/devices.h
20
index XXXXXXX..XXXXXXX 100644
21
--- a/include/hw/devices.h
22
+++ b/include/hw/devices.h
23
@@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info);
24
/* stellaris_input.c */
25
void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode);
26
27
-/* blizzard.c */
28
-void *s1d13745_init(qemu_irq gpio_int);
29
-void s1d13745_write(void *opaque, int dc, uint16_t value);
30
-void s1d13745_write_block(void *opaque, int dc,
31
- void *buf, size_t len, int pitch);
32
-uint16_t s1d13745_read(void *opaque, int dc);
33
-
34
/* cbus.c */
35
typedef struct {
36
qemu_irq clk;
37
diff --git a/include/hw/display/blizzard.h b/include/hw/display/blizzard.h
38
new file mode 100644
39
index XXXXXXX..XXXXXXX
40
--- /dev/null
41
+++ b/include/hw/display/blizzard.h
42
@@ -XXX,XX +XXX,XX @@
43
+/*
44
+ * Epson S1D13744/S1D13745 (Blizzard/Hailstorm/Tornado) LCD/TV controller.
45
+ *
46
+ * Copyright (C) 2008 Nokia Corporation
47
+ * Written by Andrzej Zaborowski
48
+ *
49
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
50
+ * See the COPYING file in the top-level directory.
51
+ */
52
+
53
+#ifndef HW_DISPLAY_BLIZZARD_H
54
+#define HW_DISPLAY_BLIZZARD_H
55
+
56
+#include "hw/irq.h"
57
+
58
+void *s1d13745_init(qemu_irq gpio_int);
59
+void s1d13745_write(void *opaque, int dc, uint16_t value);
60
+void s1d13745_write_block(void *opaque, int dc,
61
+ void *buf, size_t len, int pitch);
62
+uint16_t s1d13745_read(void *opaque, int dc);
63
+
64
+#endif
65
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
66
index XXXXXXX..XXXXXXX 100644
67
--- a/hw/arm/nseries.c
68
+++ b/hw/arm/nseries.c
69
@@ -XXX,XX +XXX,XX @@
70
#include "hw/boards.h"
71
#include "hw/i2c/i2c.h"
72
#include "hw/devices.h"
73
+#include "hw/display/blizzard.h"
74
#include "hw/misc/tmp105.h"
75
#include "hw/block/flash.h"
76
#include "hw/hw.h"
77
diff --git a/hw/display/blizzard.c b/hw/display/blizzard.c
78
index XXXXXXX..XXXXXXX 100644
79
--- a/hw/display/blizzard.c
80
+++ b/hw/display/blizzard.c
81
@@ -XXX,XX +XXX,XX @@
82
#include "qemu/osdep.h"
83
#include "qemu-common.h"
84
#include "ui/console.h"
85
-#include "hw/devices.h"
86
+#include "hw/display/blizzard.h"
87
#include "ui/pixel_ops.h"
88
89
typedef void (*blizzard_fn_t)(uint8_t *, const uint8_t *, unsigned int);
90
diff --git a/MAINTAINERS b/MAINTAINERS
91
index XXXXXXX..XXXXXXX 100644
92
--- a/MAINTAINERS
93
+++ b/MAINTAINERS
94
@@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org>
95
L: qemu-arm@nongnu.org
96
S: Odd Fixes
97
F: hw/arm/nseries.c
98
+F: hw/display/blizzard.c
99
F: hw/input/lm832x.c
100
F: hw/input/tsc2005.c
101
F: hw/misc/cbus.c
102
F: hw/timer/twl92230.c
103
+F: include/hw/display/blizzard.h
104
105
Palm
106
M: Andrzej Zaborowski <balrogg@gmail.com>
107
--
108
2.20.1
109
110
diff view generated by jsdifflib