1 | First pullreq for arm of the 4.1 series, since I'm back from | 1 | target-arm queue for softfreeze: |
---|---|---|---|
2 | holiday now. This is mostly my M-profile FPU series and Philippe's | 2 | This has all the big stuff I want to get in for softfreeze; |
3 | devices.h cleanup. I have a pile of other patchsets to work through | 3 | there may be one or two smaller patches I pick up later in |
4 | in my to-review folder, but 42 patches is definitely quite | 4 | the week. |
5 | big enough to send now... | ||
6 | 5 | ||
7 | thanks | 6 | thanks |
8 | -- PMM | 7 | -- PMM |
9 | 8 | ||
10 | The following changes since commit 413a99a92c13ec408dcf2adaa87918dc81e890c8: | 9 | The following changes since commit 0984a157c1c053394adbf64ed7de97f1aebe6a2d: |
11 | 10 | ||
12 | Add Nios II semihosting support. (2019-04-29 16:09:51 +0100) | 11 | Merge remote-tracking branch 'remotes/jasowang/tags/net-pull-request' into staging (2019-03-05 09:33:20 +0000) |
13 | 12 | ||
14 | are available in the Git repository at: | 13 | are available in the Git repository at: |
15 | 14 | ||
16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190429 | 15 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190305 |
17 | 16 | ||
18 | for you to fetch changes up to 437cc27ddfded3bbab6afd5ac1761e0e195edba7: | 17 | for you to fetch changes up to 566528f823d1a2e9eb2d7b2ed839547cb31bfc34: |
19 | 18 | ||
20 | hw/devices: Move SMSC 91C111 declaration into a new header (2019-04-29 17:57:21 +0100) | 19 | hw/arm/stellaris: Implement watchdog timer (2019-03-05 15:55:09 +0000) |
21 | 20 | ||
22 | ---------------------------------------------------------------- | 21 | ---------------------------------------------------------------- |
23 | target-arm queue: | 22 | target-arm queue: |
24 | * remove "bag of random stuff" hw/devices.h header | 23 | * Fix PC test for LDM (exception return) |
25 | * implement FPU for Cortex-M and enable it for Cortex-M4 and -M33 | 24 | * Implement ARMv8.0-SB |
26 | * hw/dma: Compile the bcm2835_dma device as common object | 25 | * Implement ARMv8.0-PredInv |
27 | * configure: Remove --source-path option | 26 | * Implement ARMv8.4-CondM |
28 | * hw/ssi/xilinx_spips: Avoid variable length array | 27 | * Implement ARMv8.5-CondM |
29 | * hw/arm/smmuv3: Remove SMMUNotifierNode | 28 | * Implement ARMv8.5-FRINT |
29 | * hw/arm/stellaris: Implement watchdog timer | ||
30 | * virt: support more than 255GB of RAM | ||
30 | 31 | ||
31 | ---------------------------------------------------------------- | 32 | ---------------------------------------------------------------- |
32 | Eric Auger (1): | 33 | Eric Auger (9): |
33 | hw/arm/smmuv3: Remove SMMUNotifierNode | 34 | hw/arm/virt: Rename highmem IO regions |
35 | hw/arm/virt: Split the memory map description | ||
36 | hw/boards: Add a MachineState parameter to kvm_type callback | ||
37 | kvm: add kvm_arm_get_max_vm_ipa_size | ||
38 | vl: Set machine ram_size, maxram_size and ram_slots earlier | ||
39 | hw/arm/virt: Dynamic memory map depending on RAM requirements | ||
40 | hw/arm/virt: Implement kvm_type function for 4.0 machine | ||
41 | hw/arm/virt: Check the VCPU PA range in TCG mode | ||
42 | hw/arm/virt: Bump the 255GB initial RAM limit | ||
34 | 43 | ||
35 | Peter Maydell (28): | 44 | Michel Heily (1): |
36 | hw/ssi/xilinx_spips: Avoid variable length array | 45 | hw/arm/stellaris: Implement watchdog timer |
37 | configure: Remove --source-path option | ||
38 | target/arm: Make sure M-profile FPSCR RES0 bits are not settable | ||
39 | hw/intc/armv7m_nvic: Allow reading of M-profile MVFR* registers | ||
40 | target/arm: Implement dummy versions of M-profile FP-related registers | ||
41 | target/arm: Disable most VFP sysregs for M-profile | ||
42 | target/arm: Honour M-profile FP enable bits | ||
43 | target/arm: Decode FP instructions for M profile | ||
44 | target/arm: Clear CONTROL_S.SFPA in SG insn if FPU present | ||
45 | target/arm: Handle SFPA and FPCA bits in reads and writes of CONTROL | ||
46 | target/arm/helper: don't return early for STKOF faults during stacking | ||
47 | target/arm: Handle floating point registers in exception entry | ||
48 | target/arm: Implement v7m_update_fpccr() | ||
49 | target/arm: Clear CONTROL.SFPA in BXNS and BLXNS | ||
50 | target/arm: Clean excReturn bits when tail chaining | ||
51 | target/arm: Allow for floating point in callee stack integrity check | ||
52 | target/arm: Handle floating point registers in exception return | ||
53 | target/arm: Move NS TBFLAG from bit 19 to bit 6 | ||
54 | target/arm: Overlap VECSTRIDE and XSCALE_CPAR TB flags | ||
55 | target/arm: Set FPCCR.S when executing M-profile floating point insns | ||
56 | target/arm: Activate M-profile floating point context when FPCCR.ASPEN is set | ||
57 | target/arm: New helper function arm_v7m_mmu_idx_all() | ||
58 | target/arm: New function armv7m_nvic_set_pending_lazyfp() | ||
59 | target/arm: Add lazy-FP-stacking support to v7m_stack_write() | ||
60 | target/arm: Implement M-profile lazy FP state preservation | ||
61 | target/arm: Implement VLSTM for v7M CPUs with an FPU | ||
62 | target/arm: Implement VLLDM for v7M CPUs with an FPU | ||
63 | target/arm: Enable FPU for Cortex-M4 and Cortex-M33 | ||
64 | 46 | ||
65 | Philippe Mathieu-Daudé (13): | 47 | Richard Henderson (11): |
66 | hw/dma: Compile the bcm2835_dma device as common object | 48 | target/arm: Fix PC test for LDM (exception return) |
67 | hw/arm/aspeed: Use TYPE_TMP105/TYPE_PCA9552 instead of hardcoded string | 49 | target/arm: Split out arm_sctlr |
68 | hw/arm/nseries: Use TYPE_TMP105 instead of hardcoded string | 50 | target/arm: Implement ARMv8.0-SB |
69 | hw/display/tc6393xb: Remove unused functions | 51 | target/arm: Implement ARMv8.0-PredInv |
70 | hw/devices: Move TC6393XB declarations into a new header | 52 | target/arm: Split helper_msr_i_pstate into 3 |
71 | hw/devices: Move Blizzard declarations into a new header | 53 | target/arm: Add set/clear_pstate_bits, share gen_ss_advance |
72 | hw/devices: Move CBus declarations into a new header | 54 | target/arm: Rearrange disas_data_proc_reg |
73 | hw/devices: Move Gamepad declarations into a new header | 55 | target/arm: Implement ARMv8.4-CondM |
74 | hw/devices: Move TI touchscreen declarations into a new header | 56 | target/arm: Implement ARMv8.5-CondM |
75 | hw/devices: Move LAN9118 declarations into a new header | 57 | target/arm: Restructure handle_fp_1src_{single, double} |
76 | hw/net/ne2000-isa: Add guards to the header | 58 | target/arm: Implement ARMv8.5-FRINT |
77 | hw/net/lan9118: Export TYPE_LAN9118 and use it instead of hardcoded string | ||
78 | hw/devices: Move SMSC 91C111 declaration into a new header | ||
79 | 59 | ||
80 | configure | 10 +- | 60 | Shameer Kolothum (1): |
81 | hw/dma/Makefile.objs | 2 +- | 61 | hw/arm/boot: introduce fdt_add_memory_node helper |
82 | include/hw/arm/omap.h | 6 +- | ||
83 | include/hw/arm/smmu-common.h | 8 +- | ||
84 | include/hw/devices.h | 62 --- | ||
85 | include/hw/display/blizzard.h | 22 ++ | ||
86 | include/hw/display/tc6393xb.h | 24 ++ | ||
87 | include/hw/input/gamepad.h | 19 + | ||
88 | include/hw/input/tsc2xxx.h | 36 ++ | ||
89 | include/hw/misc/cbus.h | 32 ++ | ||
90 | include/hw/net/lan9118.h | 21 + | ||
91 | include/hw/net/ne2000-isa.h | 6 + | ||
92 | include/hw/net/smc91c111.h | 19 + | ||
93 | include/qemu/typedefs.h | 1 - | ||
94 | target/arm/cpu.h | 95 ++++- | ||
95 | target/arm/helper.h | 5 + | ||
96 | target/arm/translate.h | 3 + | ||
97 | hw/arm/aspeed.c | 13 +- | ||
98 | hw/arm/exynos4_boards.c | 3 +- | ||
99 | hw/arm/gumstix.c | 2 +- | ||
100 | hw/arm/integratorcp.c | 2 +- | ||
101 | hw/arm/kzm.c | 2 +- | ||
102 | hw/arm/mainstone.c | 2 +- | ||
103 | hw/arm/mps2-tz.c | 3 +- | ||
104 | hw/arm/mps2.c | 2 +- | ||
105 | hw/arm/nseries.c | 7 +- | ||
106 | hw/arm/palm.c | 2 +- | ||
107 | hw/arm/realview.c | 3 +- | ||
108 | hw/arm/smmu-common.c | 6 +- | ||
109 | hw/arm/smmuv3.c | 28 +- | ||
110 | hw/arm/stellaris.c | 2 +- | ||
111 | hw/arm/tosa.c | 2 +- | ||
112 | hw/arm/versatilepb.c | 2 +- | ||
113 | hw/arm/vexpress.c | 2 +- | ||
114 | hw/display/blizzard.c | 2 +- | ||
115 | hw/display/tc6393xb.c | 18 +- | ||
116 | hw/input/stellaris_input.c | 2 +- | ||
117 | hw/input/tsc2005.c | 2 +- | ||
118 | hw/input/tsc210x.c | 4 +- | ||
119 | hw/intc/armv7m_nvic.c | 261 +++++++++++++ | ||
120 | hw/misc/cbus.c | 2 +- | ||
121 | hw/net/lan9118.c | 3 +- | ||
122 | hw/net/smc91c111.c | 2 +- | ||
123 | hw/ssi/xilinx_spips.c | 6 +- | ||
124 | target/arm/cpu.c | 20 + | ||
125 | target/arm/helper.c | 873 +++++++++++++++++++++++++++++++++++++++--- | ||
126 | target/arm/machine.c | 16 + | ||
127 | target/arm/translate.c | 150 +++++++- | ||
128 | target/arm/vfp_helper.c | 8 + | ||
129 | MAINTAINERS | 7 + | ||
130 | 50 files changed, 1595 insertions(+), 235 deletions(-) | ||
131 | delete mode 100644 include/hw/devices.h | ||
132 | create mode 100644 include/hw/display/blizzard.h | ||
133 | create mode 100644 include/hw/display/tc6393xb.h | ||
134 | create mode 100644 include/hw/input/gamepad.h | ||
135 | create mode 100644 include/hw/input/tsc2xxx.h | ||
136 | create mode 100644 include/hw/misc/cbus.h | ||
137 | create mode 100644 include/hw/net/lan9118.h | ||
138 | create mode 100644 include/hw/net/smc91c111.h | ||
139 | 62 | ||
63 | include/hw/arm/virt.h | 16 +- | ||
64 | include/hw/boards.h | 5 +- | ||
65 | include/hw/watchdog/cmsdk-apb-watchdog.h | 8 + | ||
66 | target/arm/cpu.h | 64 ++++- | ||
67 | target/arm/helper-a64.h | 3 + | ||
68 | target/arm/helper.h | 8 +- | ||
69 | target/arm/internals.h | 15 + | ||
70 | target/arm/kvm_arm.h | 13 + | ||
71 | target/arm/translate.h | 34 +++ | ||
72 | accel/kvm/kvm-all.c | 2 +- | ||
73 | hw/arm/boot.c | 54 ++-- | ||
74 | hw/arm/stellaris.c | 22 +- | ||
75 | hw/arm/virt-acpi-build.c | 10 +- | ||
76 | hw/arm/virt.c | 196 ++++++++++--- | ||
77 | hw/ppc/mac_newworld.c | 3 +- | ||
78 | hw/ppc/mac_oldworld.c | 2 +- | ||
79 | hw/ppc/spapr.c | 2 +- | ||
80 | hw/watchdog/cmsdk-apb-watchdog.c | 74 ++++- | ||
81 | linux-user/elfload.c | 2 + | ||
82 | target/arm/cpu.c | 2 + | ||
83 | target/arm/cpu64.c | 6 + | ||
84 | target/arm/helper-a64.c | 30 ++ | ||
85 | target/arm/helper.c | 63 +++- | ||
86 | target/arm/kvm.c | 10 + | ||
87 | target/arm/op_helper.c | 47 --- | ||
88 | target/arm/translate-a64.c | 478 +++++++++++++++++++++++-------- | ||
89 | target/arm/translate.c | 35 ++- | ||
90 | target/arm/vfp_helper.c | 96 +++++++ | ||
91 | vl.c | 6 +- | ||
92 | 29 files changed, 1032 insertions(+), 274 deletions(-) | ||
93 | diff view generated by jsdifflib |
1 | The only "system register" that M-profile floating point exposes | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | via the VMRS/VMRS instructions is FPSCR, and it does not have | ||
3 | the odd special case for rd==15. Add a check to ensure we only | ||
4 | expose FPSCR. | ||
5 | 2 | ||
3 | Found by inspection: Rn is the base register against which the | ||
4 | load began; I is the register within the mask being processed. | ||
5 | The exception return should of course be processed from the loaded PC. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190301202921.21209-1-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-5-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | target/arm/translate.c | 19 +++++++++++++++++-- | 12 | target/arm/translate.c | 2 +- |
11 | 1 file changed, 17 insertions(+), 2 deletions(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
12 | 14 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 15 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 17 | --- a/target/arm/translate.c |
16 | +++ b/target/arm/translate.c | 18 | +++ b/target/arm/translate.c |
17 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 19 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) |
18 | } | 20 | } else if (i == rn) { |
19 | } | 21 | loaded_var = tmp; |
20 | } else { /* !dp */ | 22 | loaded_base = 1; |
21 | + bool is_sysreg; | 23 | - } else if (rn == 15 && exc_return) { |
22 | + | 24 | + } else if (i == 15 && exc_return) { |
23 | if ((insn & 0x6f) != 0x00) | 25 | store_pc_exc_ret(s, tmp); |
24 | return 1; | 26 | } else { |
25 | rn = VFP_SREG_N(insn); | 27 | store_reg_from_load(s, i, tmp); |
26 | + | ||
27 | + is_sysreg = extract32(insn, 21, 1); | ||
28 | + | ||
29 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
30 | + /* | ||
31 | + * The only M-profile VFP vmrs/vmsr sysreg is FPSCR. | ||
32 | + * Writes to R15 are UNPREDICTABLE; we choose to undef. | ||
33 | + */ | ||
34 | + if (is_sysreg && (rd == 15 || (rn >> 1) != ARM_VFP_FPSCR)) { | ||
35 | + return 1; | ||
36 | + } | ||
37 | + } | ||
38 | + | ||
39 | if (insn & ARM_CP_RW_BIT) { | ||
40 | /* vfp->arm */ | ||
41 | - if (insn & (1 << 21)) { | ||
42 | + if (is_sysreg) { | ||
43 | /* system register */ | ||
44 | rn >>= 1; | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
47 | } | ||
48 | } else { | ||
49 | /* arm->vfp */ | ||
50 | - if (insn & (1 << 21)) { | ||
51 | + if (is_sysreg) { | ||
52 | rn >>= 1; | ||
53 | /* system register */ | ||
54 | switch (rn) { | ||
55 | -- | 28 | -- |
56 | 2.20.1 | 29 | 2.20.1 |
57 | 30 | ||
58 | 31 | diff view generated by jsdifflib |
1 | The M-profile FPCCR.ASPEN bit indicates that automatic floating-point | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | context preservation is enabled. Before executing any floating-point | ||
3 | instruction, if FPCCR.ASPEN is set and the CONTROL FPCA/SFPA bits | ||
4 | indicate that there is no active floating point context then we | ||
5 | must create a new context (by initializing FPSCR and setting | ||
6 | FPCA/SFPA to indicate that the context is now active). In the | ||
7 | pseudocode this is handled by ExecuteFPCheck(). | ||
8 | 2 | ||
9 | Implement this with a new TB flag which tracks whether we | 3 | Minimize the number of places that will need updating when |
10 | need to create a new FP context. | 4 | the virtual host extensions are added. |
11 | 5 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20190301200501.16533-2-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20190416125744.27770-20-peter.maydell@linaro.org | ||
15 | --- | 10 | --- |
16 | target/arm/cpu.h | 2 ++ | 11 | target/arm/cpu.h | 26 ++++++++++++++++---------- |
17 | target/arm/translate.h | 1 + | 12 | target/arm/helper.c | 8 ++------ |
18 | target/arm/helper.c | 13 +++++++++++++ | 13 | 2 files changed, 18 insertions(+), 16 deletions(-) |
19 | target/arm/translate.c | 29 +++++++++++++++++++++++++++++ | ||
20 | 4 files changed, 45 insertions(+) | ||
21 | 14 | ||
22 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
23 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/cpu.h | 17 | --- a/target/arm/cpu.h |
25 | +++ b/target/arm/cpu.h | 18 | +++ b/target/arm/cpu.h |
26 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | 19 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_sctlr_b(CPUARMState *env) |
27 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | 20 | (env->cp15.sctlr_el[1] & SCTLR_B) != 0; |
28 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | 21 | } |
29 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 22 | |
30 | +/* For M profile only, set if we must create a new FP context */ | 23 | +static inline uint64_t arm_sctlr(CPUARMState *env, int el) |
31 | +FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) | 24 | +{ |
32 | /* For M profile only, set if FPCCR.S does not match current security state */ | 25 | + if (el == 0) { |
33 | FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) | 26 | + /* FIXME: ARMv8.1-VHE S2 translation regime. */ |
34 | /* For M profile only, Handler (ie not Thread) mode */ | 27 | + return env->cp15.sctlr_el[1]; |
35 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 28 | + } else { |
36 | index XXXXXXX..XXXXXXX 100644 | 29 | + return env->cp15.sctlr_el[el]; |
37 | --- a/target/arm/translate.h | 30 | + } |
38 | +++ b/target/arm/translate.h | 31 | +} |
39 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 32 | + |
40 | bool v8m_secure; /* true if v8M and we're in Secure mode */ | 33 | + |
41 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | 34 | /* Return true if the processor is in big-endian mode. */ |
42 | bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ | 35 | static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) |
43 | + bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */ | 36 | { |
44 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | 37 | - int cur_el; |
45 | * so that top level loop can generate correct syndrome information. | 38 | - |
46 | */ | 39 | /* In 32bit endianness is determined by looking at CPSR's E bit */ |
40 | if (!is_a64(env)) { | ||
41 | return | ||
42 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | ||
43 | arm_sctlr_b(env) || | ||
44 | #endif | ||
45 | ((env->uncached_cpsr & CPSR_E) ? 1 : 0); | ||
46 | + } else { | ||
47 | + int cur_el = arm_current_el(env); | ||
48 | + uint64_t sctlr = arm_sctlr(env, cur_el); | ||
49 | + | ||
50 | + return (sctlr & (cur_el ? SCTLR_EE : SCTLR_E0E)) != 0; | ||
51 | } | ||
52 | - | ||
53 | - cur_el = arm_current_el(env); | ||
54 | - | ||
55 | - if (cur_el == 0) { | ||
56 | - return (env->cp15.sctlr_el[1] & SCTLR_E0E) != 0; | ||
57 | - } | ||
58 | - | ||
59 | - return (env->cp15.sctlr_el[cur_el] & SCTLR_EE) != 0; | ||
60 | } | ||
61 | |||
62 | #include "exec/cpu-all.h" | ||
47 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 63 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
48 | index XXXXXXX..XXXXXXX 100644 | 64 | index XXXXXXX..XXXXXXX 100644 |
49 | --- a/target/arm/helper.c | 65 | --- a/target/arm/helper.c |
50 | +++ b/target/arm/helper.c | 66 | +++ b/target/arm/helper.c |
51 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 67 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, |
52 | flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | 68 | flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); |
53 | } | 69 | } |
54 | 70 | ||
55 | + if (arm_feature(env, ARM_FEATURE_M) && | 71 | - if (current_el == 0) { |
56 | + (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | 72 | - /* FIXME: ARMv8.1-VHE S2 translation regime. */ |
57 | + (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | 73 | - sctlr = env->cp15.sctlr_el[1]; |
58 | + (env->v7m.secure && | 74 | - } else { |
59 | + !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | 75 | - sctlr = env->cp15.sctlr_el[current_el]; |
60 | + /* | 76 | - } |
61 | + * ASPEN is set, but FPCA/SFPA indicate that there is no active | 77 | + sctlr = arm_sctlr(env, current_el); |
62 | + * FP context; we must create a new FP context before executing | ||
63 | + * any FP insn. | ||
64 | + */ | ||
65 | + flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
66 | + } | ||
67 | + | 78 | + |
68 | *pflags = flags; | 79 | if (cpu_isar_feature(aa64_pauth, cpu)) { |
69 | *cs_base = 0; | 80 | /* |
70 | } | 81 | * In order to save space in flags, we record only whether |
71 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/translate.c | ||
74 | +++ b/target/arm/translate.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
76 | /* Don't need to do this for any further FP insns in this TB */ | ||
77 | s->v8m_fpccr_s_wrong = false; | ||
78 | } | ||
79 | + | ||
80 | + if (s->v7m_new_fp_ctxt_needed) { | ||
81 | + /* | ||
82 | + * Create new FP context by updating CONTROL.FPCA, CONTROL.SFPA | ||
83 | + * and the FPSCR. | ||
84 | + */ | ||
85 | + TCGv_i32 control, fpscr; | ||
86 | + uint32_t bits = R_V7M_CONTROL_FPCA_MASK; | ||
87 | + | ||
88 | + fpscr = load_cpu_field(v7m.fpdscr[s->v8m_secure]); | ||
89 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
90 | + tcg_temp_free_i32(fpscr); | ||
91 | + /* | ||
92 | + * We don't need to arrange to end the TB, because the only | ||
93 | + * parts of FPSCR which we cache in the TB flags are the VECLEN | ||
94 | + * and VECSTRIDE, and those don't exist for M-profile. | ||
95 | + */ | ||
96 | + | ||
97 | + if (s->v8m_secure) { | ||
98 | + bits |= R_V7M_CONTROL_SFPA_MASK; | ||
99 | + } | ||
100 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
101 | + tcg_gen_ori_i32(control, control, bits); | ||
102 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
103 | + /* Don't need to do this for any further FP insns in this TB */ | ||
104 | + s->v7m_new_fp_ctxt_needed = false; | ||
105 | + } | ||
106 | } | ||
107 | |||
108 | if (extract32(insn, 28, 4) == 0xf) { | ||
109 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
110 | regime_is_secure(env, dc->mmu_idx); | ||
111 | dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); | ||
112 | dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
113 | + dc->v7m_new_fp_ctxt_needed = | ||
114 | + FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); | ||
115 | dc->cp_regs = cpu->cp_regs; | ||
116 | dc->features = env->features; | ||
117 | |||
118 | -- | 82 | -- |
119 | 2.20.1 | 83 | 2.20.1 |
120 | 84 | ||
121 | 85 | diff view generated by jsdifflib |
1 | We are close to running out of TB flags for AArch32; we could | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | start using the cs_base word, but before we do that we can | ||
3 | economise on our usage by sharing the same bits for the VFP | ||
4 | VECSTRIDE field and the XScale XSCALE_CPAR field. This | ||
5 | works because no XScale CPU ever had VFP. | ||
6 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Message-id: 20190301200501.16533-3-richard.henderson@linaro.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-18-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | target/arm/cpu.h | 10 ++++++---- | 8 | target/arm/cpu.h | 10 ++++++++++ |
12 | target/arm/cpu.c | 7 +++++++ | 9 | linux-user/elfload.c | 1 + |
13 | target/arm/helper.c | 6 +++++- | 10 | target/arm/cpu.c | 1 + |
14 | target/arm/translate.c | 9 +++++++-- | 11 | target/arm/cpu64.c | 2 ++ |
15 | 4 files changed, 25 insertions(+), 7 deletions(-) | 12 | target/arm/translate-a64.c | 14 ++++++++++++++ |
13 | target/arm/translate.c | 22 ++++++++++++++++++++++ | ||
14 | 6 files changed, 50 insertions(+) | ||
16 | 15 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 18 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 19 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | 20 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_fhm(const ARMISARegisters *id) |
22 | FIELD(TBFLAG_A32, THUMB, 0, 1) | 21 | return FIELD_EX32(id->id_isar6, ID_ISAR6, FHM) != 0; |
23 | FIELD(TBFLAG_A32, VECLEN, 1, 3) | 22 | } |
24 | FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | 23 | |
25 | +/* | 24 | +static inline bool isar_feature_aa32_sb(const ARMISARegisters *id) |
26 | + * We store the bottom two bits of the CPAR as TB flags and handle | 25 | +{ |
27 | + * checks on the other bits at runtime. This shares the same bits as | 26 | + return FIELD_EX32(id->id_isar6, ID_ISAR6, SB) != 0; |
28 | + * VECSTRIDE, which is OK as no XScale CPU has VFP. | 27 | +} |
29 | + */ | 28 | + |
30 | +FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | 29 | static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) |
31 | /* | 30 | { |
32 | * Indicates whether cp register reads and writes by guest code should access | 31 | /* |
33 | * the secure or nonsecure bank of banked registers; note that this is not | 32 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_pauth(const ARMISARegisters *id) |
34 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | 33 | FIELD_DP64(0, ID_AA64ISAR1, GPI, 0xf))) != 0; |
35 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | 34 | } |
36 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | 35 | |
37 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 36 | +static inline bool isar_feature_aa64_sb(const ARMISARegisters *id) |
38 | -/* We store the bottom two bits of the CPAR as TB flags and handle | 37 | +{ |
39 | - * checks on the other bits at runtime | 38 | + return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, SB) != 0; |
40 | - */ | 39 | +} |
41 | -FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2) | 40 | + |
42 | /* For M profile only, Handler (ie not Thread) mode */ | 41 | static inline bool isar_feature_aa64_fp16(const ARMISARegisters *id) |
43 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | 42 | { |
44 | /* For M profile only, whether we should generate stack-limit checks */ | 43 | /* We always set the AdvSIMD and FP fields identically wrt FP16. */ |
44 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/linux-user/elfload.c | ||
47 | +++ b/linux-user/elfload.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
49 | GET_FEATURE_ID(aa64_pauth, ARM_HWCAP_A64_PACA | ARM_HWCAP_A64_PACG); | ||
50 | GET_FEATURE_ID(aa64_fhm, ARM_HWCAP_A64_ASIMDFHM); | ||
51 | GET_FEATURE_ID(aa64_jscvt, ARM_HWCAP_A64_JSCVT); | ||
52 | + GET_FEATURE_ID(aa64_sb, ARM_HWCAP_A64_SB); | ||
53 | |||
54 | #undef GET_FEATURE_ID | ||
55 | |||
45 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 56 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
46 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
47 | --- a/target/arm/cpu.c | 58 | --- a/target/arm/cpu.c |
48 | +++ b/target/arm/cpu.c | 59 | +++ b/target/arm/cpu.c |
49 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 60 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) |
50 | set_feature(env, ARM_FEATURE_THUMB_DSP); | 61 | t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); |
62 | t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
63 | t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
64 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
65 | cpu->isar.id_isar6 = t; | ||
66 | |||
67 | t = cpu->id_mmfr4; | ||
68 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/cpu64.c | ||
71 | +++ b/target/arm/cpu64.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
73 | t = FIELD_DP64(t, ID_AA64ISAR1, API, 0); | ||
74 | t = FIELD_DP64(t, ID_AA64ISAR1, GPA, 1); | ||
75 | t = FIELD_DP64(t, ID_AA64ISAR1, GPI, 0); | ||
76 | + t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | ||
77 | cpu->isar.id_aa64isar1 = t; | ||
78 | |||
79 | t = cpu->isar.id_aa64pfr0; | ||
80 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
81 | u = FIELD_DP32(u, ID_ISAR6, JSCVT, 1); | ||
82 | u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
83 | u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
84 | + u = FIELD_DP32(u, ID_ISAR6, SB, 1); | ||
85 | cpu->isar.id_isar6 = u; | ||
86 | |||
87 | /* | ||
88 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/arm/translate-a64.c | ||
91 | +++ b/target/arm/translate-a64.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | ||
93 | reset_btype(s); | ||
94 | gen_goto_tb(s, 0, s->pc); | ||
95 | return; | ||
96 | + | ||
97 | + case 7: /* SB */ | ||
98 | + if (crm != 0 || !dc_isar_feature(aa64_sb, s)) { | ||
99 | + goto do_unallocated; | ||
100 | + } | ||
101 | + /* | ||
102 | + * TODO: There is no speculation barrier opcode for TCG; | ||
103 | + * MB and end the TB instead. | ||
104 | + */ | ||
105 | + tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | ||
106 | + gen_goto_tb(s, 0, s->pc); | ||
107 | + return; | ||
108 | + | ||
109 | default: | ||
110 | + do_unallocated: | ||
111 | unallocated_encoding(s); | ||
112 | return; | ||
51 | } | 113 | } |
52 | |||
53 | + /* | ||
54 | + * We rely on no XScale CPU having VFP so we can use the same bits in the | ||
55 | + * TB flags field for VECSTRIDE and XSCALE_CPAR. | ||
56 | + */ | ||
57 | + assert(!(arm_feature(env, ARM_FEATURE_VFP) && | ||
58 | + arm_feature(env, ARM_FEATURE_XSCALE))); | ||
59 | + | ||
60 | if (arm_feature(env, ARM_FEATURE_V7) && | ||
61 | !arm_feature(env, ARM_FEATURE_M) && | ||
62 | !arm_feature(env, ARM_FEATURE_PMSA)) { | ||
63 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/helper.c | ||
66 | +++ b/target/arm/helper.c | ||
67 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
68 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
69 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
70 | } | ||
71 | - flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar); | ||
72 | + /* Note that XSCALE_CPAR shares bits with VECSTRIDE */ | ||
73 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
74 | + flags = FIELD_DP32(flags, TBFLAG_A32, | ||
75 | + XSCALE_CPAR, env->cp15.c15_cpar); | ||
76 | + } | ||
77 | } | ||
78 | |||
79 | flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx)); | ||
80 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 114 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
81 | index XXXXXXX..XXXXXXX 100644 | 115 | index XXXXXXX..XXXXXXX 100644 |
82 | --- a/target/arm/translate.c | 116 | --- a/target/arm/translate.c |
83 | +++ b/target/arm/translate.c | 117 | +++ b/target/arm/translate.c |
84 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | 118 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) |
85 | dc->fp_excp_el = FIELD_EX32(tb_flags, TBFLAG_ANY, FPEXC_EL); | 119 | */ |
86 | dc->vfp_enabled = FIELD_EX32(tb_flags, TBFLAG_A32, VFPEN); | 120 | gen_goto_tb(s, 0, s->pc & ~1); |
87 | dc->vec_len = FIELD_EX32(tb_flags, TBFLAG_A32, VECLEN); | 121 | return; |
88 | - dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); | 122 | + case 7: /* sb */ |
89 | - dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); | 123 | + if ((insn & 0xf) || !dc_isar_feature(aa32_sb, s)) { |
90 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | 124 | + goto illegal_op; |
91 | + dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); | 125 | + } |
92 | + dc->vec_stride = 0; | 126 | + /* |
93 | + } else { | 127 | + * TODO: There is no speculation barrier opcode |
94 | + dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); | 128 | + * for TCG; MB and end the TB instead. |
95 | + dc->c15_cpar = 0; | 129 | + */ |
96 | + } | 130 | + tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); |
97 | dc->v7m_handler_mode = FIELD_EX32(tb_flags, TBFLAG_A32, HANDLER); | 131 | + gen_goto_tb(s, 0, s->pc & ~1); |
98 | dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && | 132 | + return; |
99 | regime_is_secure(env, dc->mmu_idx); | 133 | default: |
134 | goto illegal_op; | ||
135 | } | ||
136 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
137 | */ | ||
138 | gen_goto_tb(s, 0, s->pc & ~1); | ||
139 | break; | ||
140 | + case 7: /* sb */ | ||
141 | + if ((insn & 0xf) || !dc_isar_feature(aa32_sb, s)) { | ||
142 | + goto illegal_op; | ||
143 | + } | ||
144 | + /* | ||
145 | + * TODO: There is no speculation barrier opcode | ||
146 | + * for TCG; MB and end the TB instead. | ||
147 | + */ | ||
148 | + tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | ||
149 | + gen_goto_tb(s, 0, s->pc & ~1); | ||
150 | + break; | ||
151 | default: | ||
152 | goto illegal_op; | ||
153 | } | ||
100 | -- | 154 | -- |
101 | 2.20.1 | 155 | 2.20.1 |
102 | 156 | ||
103 | 157 | diff view generated by jsdifflib |
1 | Add a new helper function which returns the MMU index to use | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | for v7M, where the caller specifies all of the security | ||
3 | state, privilege level and whether the execution priority | ||
4 | is negative, and reimplement the existing | ||
5 | arm_v7m_mmu_idx_for_secstate_and_priv() in terms of it. | ||
6 | 2 | ||
7 | We are going to need this for the lazy-FP-stacking code. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | 4 | Message-id: 20190301200501.16533-4-richard.henderson@linaro.org | |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20190416125744.27770-21-peter.maydell@linaro.org | ||
12 | --- | 7 | --- |
13 | target/arm/cpu.h | 7 +++++++ | 8 | target/arm/cpu.h | 13 ++++++++++- |
14 | target/arm/helper.c | 14 +++++++++++--- | 9 | target/arm/cpu.c | 1 + |
15 | 2 files changed, 18 insertions(+), 3 deletions(-) | 10 | target/arm/cpu64.c | 2 ++ |
11 | target/arm/helper.c | 55 +++++++++++++++++++++++++++++++++++++++++++++ | ||
12 | 4 files changed, 70 insertions(+), 1 deletion(-) | ||
16 | 13 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | 18 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); |
22 | } | 19 | #define SCTLR_R (1U << 9) /* up to v6; RAZ in v7 */ |
20 | #define SCTLR_UMA (1U << 9) /* v8 onward, AArch64 only */ | ||
21 | #define SCTLR_F (1U << 10) /* up to v6 */ | ||
22 | -#define SCTLR_SW (1U << 10) /* v7, RES0 in v8 */ | ||
23 | +#define SCTLR_SW (1U << 10) /* v7 */ | ||
24 | +#define SCTLR_EnRCTX (1U << 10) /* in v8.0-PredInv */ | ||
25 | #define SCTLR_Z (1U << 11) /* in v7, RES1 in v8 */ | ||
26 | #define SCTLR_EOS (1U << 11) /* v8.5-ExS */ | ||
27 | #define SCTLR_I (1U << 12) | ||
28 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_sb(const ARMISARegisters *id) | ||
29 | return FIELD_EX32(id->id_isar6, ID_ISAR6, SB) != 0; | ||
23 | } | 30 | } |
24 | 31 | ||
25 | +/* | 32 | +static inline bool isar_feature_aa32_predinv(const ARMISARegisters *id) |
26 | + * Return the MMU index for a v7M CPU with all relevant information | 33 | +{ |
27 | + * manually specified. | 34 | + return FIELD_EX32(id->id_isar6, ID_ISAR6, SPECRES) != 0; |
28 | + */ | 35 | +} |
29 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
30 | + bool secstate, bool priv, bool negpri); | ||
31 | + | 36 | + |
32 | /* Return the MMU index for a v7M CPU in the specified security and | 37 | static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) |
33 | * privilege state. | 38 | { |
34 | */ | 39 | /* |
40 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_sb(const ARMISARegisters *id) | ||
41 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, SB) != 0; | ||
42 | } | ||
43 | |||
44 | +static inline bool isar_feature_aa64_predinv(const ARMISARegisters *id) | ||
45 | +{ | ||
46 | + return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, SPECRES) != 0; | ||
47 | +} | ||
48 | + | ||
49 | static inline bool isar_feature_aa64_fp16(const ARMISARegisters *id) | ||
50 | { | ||
51 | /* We always set the AdvSIMD and FP fields identically wrt FP16. */ | ||
52 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/cpu.c | ||
55 | +++ b/target/arm/cpu.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
57 | t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
58 | t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
59 | t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
60 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
61 | cpu->isar.id_isar6 = t; | ||
62 | |||
63 | t = cpu->id_mmfr4; | ||
64 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/cpu64.c | ||
67 | +++ b/target/arm/cpu64.c | ||
68 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
69 | t = FIELD_DP64(t, ID_AA64ISAR1, GPA, 1); | ||
70 | t = FIELD_DP64(t, ID_AA64ISAR1, GPI, 0); | ||
71 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | ||
72 | + t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); | ||
73 | cpu->isar.id_aa64isar1 = t; | ||
74 | |||
75 | t = cpu->isar.id_aa64pfr0; | ||
76 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
77 | u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
78 | u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
79 | u = FIELD_DP32(u, ID_ISAR6, SB, 1); | ||
80 | + u = FIELD_DP32(u, ID_ISAR6, SPECRES, 1); | ||
81 | cpu->isar.id_isar6 = u; | ||
82 | |||
83 | /* | ||
35 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 84 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
36 | index XXXXXXX..XXXXXXX 100644 | 85 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/target/arm/helper.c | 86 | --- a/target/arm/helper.c |
38 | +++ b/target/arm/helper.c | 87 | +++ b/target/arm/helper.c |
39 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | 88 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pauth_reginfo[] = { |
40 | return 0; | 89 | }; |
41 | } | 90 | #endif |
42 | 91 | ||
43 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | 92 | +static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, |
44 | - bool secstate, bool priv) | 93 | + bool isread) |
45 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
46 | + bool secstate, bool priv, bool negpri) | ||
47 | { | ||
48 | ARMMMUIdx mmu_idx = ARM_MMU_IDX_M; | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
51 | mmu_idx |= ARM_MMU_IDX_M_PRIV; | ||
52 | } | ||
53 | |||
54 | - if (armv7m_nvic_neg_prio_requested(env->nvic, secstate)) { | ||
55 | + if (negpri) { | ||
56 | mmu_idx |= ARM_MMU_IDX_M_NEGPRI; | ||
57 | } | ||
58 | |||
59 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
60 | return mmu_idx; | ||
61 | } | ||
62 | |||
63 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
64 | + bool secstate, bool priv) | ||
65 | +{ | 94 | +{ |
66 | + bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate); | 95 | + int el = arm_current_el(env); |
67 | + | 96 | + |
68 | + return arm_v7m_mmu_idx_all(env, secstate, priv, negpri); | 97 | + if (el == 0) { |
98 | + uint64_t sctlr = arm_sctlr(env, el); | ||
99 | + if (!(sctlr & SCTLR_EnRCTX)) { | ||
100 | + return CP_ACCESS_TRAP; | ||
101 | + } | ||
102 | + } else if (el == 1) { | ||
103 | + uint64_t hcr = arm_hcr_el2_eff(env); | ||
104 | + if (hcr & HCR_NV) { | ||
105 | + return CP_ACCESS_TRAP_EL2; | ||
106 | + } | ||
107 | + } | ||
108 | + return CP_ACCESS_OK; | ||
69 | +} | 109 | +} |
70 | + | 110 | + |
71 | /* Return the MMU index for a v7M CPU in the specified security state */ | 111 | +static const ARMCPRegInfo predinv_reginfo[] = { |
72 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | 112 | + { .name = "CFP_RCTX", .state = ARM_CP_STATE_AA64, |
113 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 4, | ||
114 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
115 | + { .name = "DVP_RCTX", .state = ARM_CP_STATE_AA64, | ||
116 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 5, | ||
117 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
118 | + { .name = "CPP_RCTX", .state = ARM_CP_STATE_AA64, | ||
119 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 7, | ||
120 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
121 | + /* | ||
122 | + * Note the AArch32 opcodes have a different OPC1. | ||
123 | + */ | ||
124 | + { .name = "CFPRCTX", .state = ARM_CP_STATE_AA32, | ||
125 | + .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 4, | ||
126 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
127 | + { .name = "DVPRCTX", .state = ARM_CP_STATE_AA32, | ||
128 | + .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 5, | ||
129 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
130 | + { .name = "CPPRCTX", .state = ARM_CP_STATE_AA32, | ||
131 | + .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 7, | ||
132 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
133 | + REGINFO_SENTINEL | ||
134 | +}; | ||
135 | + | ||
136 | void register_cp_regs_for_features(ARMCPU *cpu) | ||
73 | { | 137 | { |
138 | /* Register all the coprocessor registers based on feature bits */ | ||
139 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
140 | define_arm_cp_regs(cpu, pauth_reginfo); | ||
141 | } | ||
142 | #endif | ||
143 | + | ||
144 | + /* | ||
145 | + * While all v8.0 cpus support aarch64, QEMU does have configurations | ||
146 | + * that do not set ID_AA64ISAR1, e.g. user-only qemu-arm -cpu max, | ||
147 | + * which will set ID_ISAR6. | ||
148 | + */ | ||
149 | + if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) | ||
150 | + ? cpu_isar_feature(aa64_predinv, cpu) | ||
151 | + : cpu_isar_feature(aa32_predinv, cpu)) { | ||
152 | + define_arm_cp_regs(cpu, predinv_reginfo); | ||
153 | + } | ||
154 | } | ||
155 | |||
156 | void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) | ||
74 | -- | 157 | -- |
75 | 2.20.1 | 158 | 2.20.1 |
76 | 159 | ||
77 | 160 | diff view generated by jsdifflib |
1 | Implement the VLLDM instruction for v7M for the FPU present cas. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The EL0+UMA check is unique to DAIF. While SPSel had avoided the | ||
4 | check by nature of already checking EL >= 1, the other post v8.0 | ||
5 | extensions to MSR (imm) allow EL0 and do not require UMA. Avoid | ||
6 | the unconditional write to pc and use raise_exception_ra to unwind. | ||
7 | |||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190301200501.16533-5-richard.henderson@linaro.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190416125744.27770-26-peter.maydell@linaro.org | ||
6 | --- | 12 | --- |
7 | target/arm/helper.h | 1 + | 13 | target/arm/helper-a64.h | 3 +++ |
8 | target/arm/helper.c | 54 ++++++++++++++++++++++++++++++++++++++++++ | 14 | target/arm/helper.h | 1 - |
9 | target/arm/translate.c | 2 +- | 15 | target/arm/internals.h | 15 ++++++++++++++ |
10 | 3 files changed, 56 insertions(+), 1 deletion(-) | 16 | target/arm/helper-a64.c | 30 +++++++++++++++++++++++++++ |
11 | 17 | target/arm/op_helper.c | 42 -------------------------------------- | |
18 | target/arm/translate-a64.c | 41 ++++++++++++++++++++++--------------- | ||
19 | 6 files changed, 73 insertions(+), 59 deletions(-) | ||
20 | |||
21 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/target/arm/helper-a64.h | ||
24 | +++ b/target/arm/helper-a64.h | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | DEF_HELPER_FLAGS_2(udiv64, TCG_CALL_NO_RWG_SE, i64, i64, i64) | ||
27 | DEF_HELPER_FLAGS_2(sdiv64, TCG_CALL_NO_RWG_SE, s64, s64, s64) | ||
28 | DEF_HELPER_FLAGS_1(rbit64, TCG_CALL_NO_RWG_SE, i64, i64) | ||
29 | +DEF_HELPER_2(msr_i_spsel, void, env, i32) | ||
30 | +DEF_HELPER_2(msr_i_daifset, void, env, i32) | ||
31 | +DEF_HELPER_2(msr_i_daifclear, void, env, i32) | ||
32 | DEF_HELPER_3(vfp_cmph_a64, i64, f16, f16, ptr) | ||
33 | DEF_HELPER_3(vfp_cmpeh_a64, i64, f16, f16, ptr) | ||
34 | DEF_HELPER_3(vfp_cmps_a64, i64, f32, f32, ptr) | ||
12 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 35 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
13 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/helper.h | 37 | --- a/target/arm/helper.h |
15 | +++ b/target/arm/helper.h | 38 | +++ b/target/arm/helper.h |
16 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32) | 39 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(get_cp_reg, i32, env, ptr) |
17 | DEF_HELPER_1(v7m_preserve_fp_state, void, env) | 40 | DEF_HELPER_3(set_cp_reg64, void, env, ptr, i64) |
18 | 41 | DEF_HELPER_2(get_cp_reg64, i64, env, ptr) | |
19 | DEF_HELPER_2(v7m_vlstm, void, env, i32) | 42 | |
20 | +DEF_HELPER_2(v7m_vlldm, void, env, i32) | 43 | -DEF_HELPER_3(msr_i_pstate, void, env, i32, i32) |
21 | 44 | DEF_HELPER_1(clear_pstate_ss, void, env) | |
22 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | 45 | |
23 | 46 | DEF_HELPER_2(get_r13_banked, i32, env, i32) | |
24 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 47 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
25 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/helper.c | 49 | --- a/target/arm/internals.h |
27 | +++ b/target/arm/helper.c | 50 | +++ b/target/arm/internals.h |
28 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | 51 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters_both(CPUARMState *env, uint64_t va, |
29 | g_assert_not_reached(); | 52 | ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, |
53 | ARMMMUIdx mmu_idx, bool data); | ||
54 | |||
55 | +static inline int exception_target_el(CPUARMState *env) | ||
56 | +{ | ||
57 | + int target_el = MAX(1, arm_current_el(env)); | ||
58 | + | ||
59 | + /* | ||
60 | + * No such thing as secure EL1 if EL3 is aarch32, | ||
61 | + * so update the target EL to EL3 in this case. | ||
62 | + */ | ||
63 | + if (arm_is_secure(env) && !arm_el_is_aa64(env, 3) && target_el == 1) { | ||
64 | + target_el = 3; | ||
65 | + } | ||
66 | + | ||
67 | + return target_el; | ||
68 | +} | ||
69 | + | ||
70 | #endif | ||
71 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/helper-a64.c | ||
74 | +++ b/target/arm/helper-a64.c | ||
75 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(rbit64)(uint64_t x) | ||
76 | return revbit64(x); | ||
30 | } | 77 | } |
31 | 78 | ||
32 | +void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) | 79 | +void HELPER(msr_i_spsel)(CPUARMState *env, uint32_t imm) |
33 | +{ | 80 | +{ |
34 | + /* translate.c should never generate calls here in user-only mode */ | 81 | + update_spsel(env, imm); |
35 | + g_assert_not_reached(); | 82 | +} |
36 | +} | 83 | + |
37 | + | 84 | +static void daif_check(CPUARMState *env, uint32_t op, |
38 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | 85 | + uint32_t imm, uintptr_t ra) |
86 | +{ | ||
87 | + /* DAIF update to PSTATE. This is OK from EL0 only if UMA is set. */ | ||
88 | + if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UMA)) { | ||
89 | + raise_exception_ra(env, EXCP_UDEF, | ||
90 | + syn_aa64_sysregtrap(0, extract32(op, 0, 3), | ||
91 | + extract32(op, 3, 3), 4, | ||
92 | + imm, 0x1f, 0), | ||
93 | + exception_target_el(env), ra); | ||
94 | + } | ||
95 | +} | ||
96 | + | ||
97 | +void HELPER(msr_i_daifset)(CPUARMState *env, uint32_t imm) | ||
98 | +{ | ||
99 | + daif_check(env, 0x1e, imm, GETPC()); | ||
100 | + env->daif |= (imm << 6) & PSTATE_DAIF; | ||
101 | +} | ||
102 | + | ||
103 | +void HELPER(msr_i_daifclear)(CPUARMState *env, uint32_t imm) | ||
104 | +{ | ||
105 | + daif_check(env, 0x1f, imm, GETPC()); | ||
106 | + env->daif &= ~((imm << 6) & PSTATE_DAIF); | ||
107 | +} | ||
108 | + | ||
109 | /* Convert a softfloat float_relation_ (as returned by | ||
110 | * the float*_compare functions) to the correct ARM | ||
111 | * NZCV flag state. | ||
112 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/op_helper.c | ||
115 | +++ b/target/arm/op_helper.c | ||
116 | @@ -XXX,XX +XXX,XX @@ void raise_exception_ra(CPUARMState *env, uint32_t excp, uint32_t syndrome, | ||
117 | cpu_loop_exit_restore(cs, ra); | ||
118 | } | ||
119 | |||
120 | -static int exception_target_el(CPUARMState *env) | ||
121 | -{ | ||
122 | - int target_el = MAX(1, arm_current_el(env)); | ||
123 | - | ||
124 | - /* No such thing as secure EL1 if EL3 is aarch32, so update the target EL | ||
125 | - * to EL3 in this case. | ||
126 | - */ | ||
127 | - if (arm_is_secure(env) && !arm_el_is_aa64(env, 3) && target_el == 1) { | ||
128 | - target_el = 3; | ||
129 | - } | ||
130 | - | ||
131 | - return target_el; | ||
132 | -} | ||
133 | - | ||
134 | uint32_t HELPER(neon_tbl)(uint32_t ireg, uint32_t def, void *vn, | ||
135 | uint32_t maxindex) | ||
39 | { | 136 | { |
40 | /* The TT instructions can be used by unprivileged code, but in | 137 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(get_cp_reg64)(CPUARMState *env, void *rip) |
41 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | 138 | return res; |
42 | env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
43 | } | 139 | } |
44 | 140 | ||
45 | +void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) | 141 | -void HELPER(msr_i_pstate)(CPUARMState *env, uint32_t op, uint32_t imm) |
46 | +{ | 142 | -{ |
47 | + /* fptr is the value of Rn, the frame pointer we load the FP regs from */ | 143 | - /* MSR_i to update PSTATE. This is OK from EL0 only if UMA is set. |
48 | + assert(env->v7m.secure); | 144 | - * Note that SPSel is never OK from EL0; we rely on handle_msr_i() |
49 | + | 145 | - * to catch that case at translate time. |
50 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | 146 | - */ |
51 | + return; | 147 | - if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UMA)) { |
52 | + } | 148 | - uint32_t syndrome = syn_aa64_sysregtrap(0, extract32(op, 0, 3), |
53 | + | 149 | - extract32(op, 3, 3), 4, |
54 | + /* Check access to the coprocessor is permitted */ | 150 | - imm, 0x1f, 0); |
55 | + if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) { | 151 | - raise_exception(env, EXCP_UDEF, syndrome, exception_target_el(env)); |
56 | + raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC()); | 152 | - } |
57 | + } | 153 | - |
58 | + | 154 | - switch (op) { |
59 | + if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) { | 155 | - case 0x05: /* SPSel */ |
60 | + /* State in FP is still valid */ | 156 | - update_spsel(env, imm); |
61 | + env->v7m.fpccr[M_REG_S] &= ~R_V7M_FPCCR_LSPACT_MASK; | 157 | - break; |
62 | + } else { | 158 | - case 0x1e: /* DAIFSet */ |
63 | + bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK; | 159 | - env->daif |= (imm << 6) & PSTATE_DAIF; |
64 | + int i; | 160 | - break; |
65 | + uint32_t fpscr; | 161 | - case 0x1f: /* DAIFClear */ |
66 | + | 162 | - env->daif &= ~((imm << 6) & PSTATE_DAIF); |
67 | + if (fptr & 7) { | 163 | - break; |
68 | + raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC()); | 164 | - default: |
69 | + } | 165 | - g_assert_not_reached(); |
70 | + | 166 | - } |
71 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | 167 | -} |
72 | + uint32_t slo, shi; | 168 | - |
73 | + uint64_t dn; | 169 | void HELPER(clear_pstate_ss)(CPUARMState *env) |
74 | + uint32_t faddr = fptr + 4 * i; | ||
75 | + | ||
76 | + if (i >= 16) { | ||
77 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
78 | + } | ||
79 | + | ||
80 | + slo = cpu_ldl_data(env, faddr); | ||
81 | + shi = cpu_ldl_data(env, faddr + 4); | ||
82 | + | ||
83 | + dn = (uint64_t) shi << 32 | slo; | ||
84 | + *aa32_vfp_dreg(env, i / 2) = dn; | ||
85 | + } | ||
86 | + fpscr = cpu_ldl_data(env, fptr + 0x40); | ||
87 | + vfp_set_fpscr(env, fpscr); | ||
88 | + } | ||
89 | + | ||
90 | + env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; | ||
91 | +} | ||
92 | + | ||
93 | static bool v7m_push_stack(ARMCPU *cpu) | ||
94 | { | 170 | { |
95 | /* Do the "set up stack frame" part of exception entry, | 171 | env->pstate &= ~PSTATE_SS; |
96 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 172 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
97 | index XXXXXXX..XXXXXXX 100644 | 173 | index XXXXXXX..XXXXXXX 100644 |
98 | --- a/target/arm/translate.c | 174 | --- a/target/arm/translate-a64.c |
99 | +++ b/target/arm/translate.c | 175 | +++ b/target/arm/translate-a64.c |
100 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 176 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, |
101 | TCGv_i32 fptr = load_reg(s, rn); | 177 | static void handle_msr_i(DisasContext *s, uint32_t insn, |
102 | 178 | unsigned int op1, unsigned int op2, unsigned int crm) | |
103 | if (extract32(insn, 20, 1)) { | 179 | { |
104 | - /* VLLDM */ | 180 | + TCGv_i32 t1; |
105 | + gen_helper_v7m_vlldm(cpu_env, fptr); | 181 | int op = op1 << 3 | op2; |
106 | } else { | 182 | + |
107 | gen_helper_v7m_vlstm(cpu_env, fptr); | 183 | + /* End the TB by default, chaining is ok. */ |
108 | } | 184 | + s->base.is_jmp = DISAS_TOO_MANY; |
185 | + | ||
186 | switch (op) { | ||
187 | case 0x05: /* SPSel */ | ||
188 | if (s->current_el == 0) { | ||
189 | - unallocated_encoding(s); | ||
190 | - return; | ||
191 | + goto do_unallocated; | ||
192 | } | ||
193 | - /* fall through */ | ||
194 | - case 0x1e: /* DAIFSet */ | ||
195 | - case 0x1f: /* DAIFClear */ | ||
196 | - { | ||
197 | - TCGv_i32 tcg_imm = tcg_const_i32(crm); | ||
198 | - TCGv_i32 tcg_op = tcg_const_i32(op); | ||
199 | - gen_a64_set_pc_im(s->pc - 4); | ||
200 | - gen_helper_msr_i_pstate(cpu_env, tcg_op, tcg_imm); | ||
201 | - tcg_temp_free_i32(tcg_imm); | ||
202 | - tcg_temp_free_i32(tcg_op); | ||
203 | - /* For DAIFClear, exit the cpu loop to re-evaluate pending IRQs. */ | ||
204 | - gen_a64_set_pc_im(s->pc); | ||
205 | - s->base.is_jmp = (op == 0x1f ? DISAS_EXIT : DISAS_JUMP); | ||
206 | + t1 = tcg_const_i32(crm & PSTATE_SP); | ||
207 | + gen_helper_msr_i_spsel(cpu_env, t1); | ||
208 | + tcg_temp_free_i32(t1); | ||
209 | break; | ||
210 | - } | ||
211 | + | ||
212 | + case 0x1e: /* DAIFSet */ | ||
213 | + t1 = tcg_const_i32(crm); | ||
214 | + gen_helper_msr_i_daifset(cpu_env, t1); | ||
215 | + tcg_temp_free_i32(t1); | ||
216 | + break; | ||
217 | + | ||
218 | + case 0x1f: /* DAIFClear */ | ||
219 | + t1 = tcg_const_i32(crm); | ||
220 | + gen_helper_msr_i_daifclear(cpu_env, t1); | ||
221 | + tcg_temp_free_i32(t1); | ||
222 | + /* For DAIFClear, exit the cpu loop to re-evaluate pending IRQs. */ | ||
223 | + s->base.is_jmp = DISAS_UPDATE; | ||
224 | + break; | ||
225 | + | ||
226 | default: | ||
227 | + do_unallocated: | ||
228 | unallocated_encoding(s); | ||
229 | return; | ||
230 | } | ||
109 | -- | 231 | -- |
110 | 2.20.1 | 232 | 2.20.1 |
111 | 233 | ||
112 | 234 | diff view generated by jsdifflib |
1 | The M-profile architecture floating point system supports | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | lazy FP state preservation, where FP registers are not | ||
3 | pushed to the stack when an exception occurs but are instead | ||
4 | only saved if and when the first FP instruction in the exception | ||
5 | handler is executed. Implement this in QEMU, corresponding | ||
6 | to the check of LSPACT in the pseudocode ExecuteFPCheck(). | ||
7 | 2 | ||
3 | We do not need an out-of-line helper for manipulating bits in pstate. | ||
4 | While changing things, share the implementation of gen_ss_advance. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20190301200501.16533-6-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20190416125744.27770-24-peter.maydell@linaro.org | ||
11 | --- | 10 | --- |
12 | target/arm/cpu.h | 3 ++ | 11 | target/arm/helper.h | 2 -- |
13 | target/arm/helper.h | 2 + | 12 | target/arm/translate.h | 34 ++++++++++++++++++++++++++++++++++ |
14 | target/arm/translate.h | 1 + | 13 | target/arm/op_helper.c | 5 ----- |
15 | target/arm/helper.c | 112 +++++++++++++++++++++++++++++++++++++++++ | 14 | target/arm/translate-a64.c | 11 ----------- |
16 | target/arm/translate.c | 22 ++++++++ | 15 | target/arm/translate.c | 11 ----------- |
17 | 5 files changed, 140 insertions(+) | 16 | 5 files changed, 34 insertions(+), 29 deletions(-) |
18 | 17 | ||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/cpu.h | ||
22 | +++ b/target/arm/cpu.h | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | #define EXCP_NOCP 17 /* v7M NOCP UsageFault */ | ||
25 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ | ||
26 | #define EXCP_STKOF 19 /* v8M STKOF UsageFault */ | ||
27 | +#define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ | ||
28 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | ||
29 | |||
30 | #define ARMV7M_EXCP_RESET 1 | ||
31 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | ||
32 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
33 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
34 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
35 | +/* For M profile only, set if FPCCR.LSPACT is set */ | ||
36 | +FIELD(TBFLAG_A32, LSPACT, 18, 1) | ||
37 | /* For M profile only, set if we must create a new FP context */ | ||
38 | FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) | ||
39 | /* For M profile only, set if FPCCR.S does not match current security state */ | ||
40 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 18 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
41 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/target/arm/helper.h | 20 | --- a/target/arm/helper.h |
43 | +++ b/target/arm/helper.h | 21 | +++ b/target/arm/helper.h |
44 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(v7m_blxns, void, env, i32) | 22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(get_cp_reg, i32, env, ptr) |
45 | 23 | DEF_HELPER_3(set_cp_reg64, void, env, ptr, i64) | |
46 | DEF_HELPER_3(v7m_tt, i32, env, i32, i32) | 24 | DEF_HELPER_2(get_cp_reg64, i64, env, ptr) |
47 | 25 | ||
48 | +DEF_HELPER_1(v7m_preserve_fp_state, void, env) | 26 | -DEF_HELPER_1(clear_pstate_ss, void, env) |
49 | + | 27 | - |
50 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | 28 | DEF_HELPER_2(get_r13_banked, i32, env, i32) |
51 | 29 | DEF_HELPER_3(set_r13_banked, void, env, i32, i32) | |
52 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) | 30 | |
53 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 31 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
54 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/target/arm/translate.h | 33 | --- a/target/arm/translate.h |
56 | +++ b/target/arm/translate.h | 34 | +++ b/target/arm/translate.h |
57 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 35 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i32 get_ahp_flag(void) |
58 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | 36 | return ret; |
59 | bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ | ||
60 | bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */ | ||
61 | + bool v7m_lspact; /* FPCCR.LSPACT set */ | ||
62 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | ||
63 | * so that top level loop can generate correct syndrome information. | ||
64 | */ | ||
65 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/helper.c | ||
68 | +++ b/target/arm/helper.c | ||
69 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
70 | g_assert_not_reached(); | ||
71 | } | 37 | } |
72 | 38 | ||
73 | +void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | 39 | +/* Set bits within PSTATE. */ |
40 | +static inline void set_pstate_bits(uint32_t bits) | ||
74 | +{ | 41 | +{ |
75 | + /* translate.c should never generate calls here in user-only mode */ | 42 | + TCGv_i32 p = tcg_temp_new_i32(); |
76 | + g_assert_not_reached(); | 43 | + |
44 | + tcg_debug_assert(!(bits & CACHED_PSTATE_BITS)); | ||
45 | + | ||
46 | + tcg_gen_ld_i32(p, cpu_env, offsetof(CPUARMState, pstate)); | ||
47 | + tcg_gen_ori_i32(p, p, bits); | ||
48 | + tcg_gen_st_i32(p, cpu_env, offsetof(CPUARMState, pstate)); | ||
49 | + tcg_temp_free_i32(p); | ||
77 | +} | 50 | +} |
78 | + | 51 | + |
79 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | 52 | +/* Clear bits within PSTATE. */ |
80 | { | 53 | +static inline void clear_pstate_bits(uint32_t bits) |
81 | /* The TT instructions can be used by unprivileged code, but in | ||
82 | @@ -XXX,XX +XXX,XX @@ pend_fault: | ||
83 | return false; | ||
84 | } | ||
85 | |||
86 | +void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
87 | +{ | 54 | +{ |
88 | + /* | 55 | + TCGv_i32 p = tcg_temp_new_i32(); |
89 | + * Preserve FP state (because LSPACT was set and we are about | ||
90 | + * to execute an FP instruction). This corresponds to the | ||
91 | + * PreserveFPState() pseudocode. | ||
92 | + * We may throw an exception if the stacking fails. | ||
93 | + */ | ||
94 | + ARMCPU *cpu = arm_env_get_cpu(env); | ||
95 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
96 | + bool negpri = !(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_HFRDY_MASK); | ||
97 | + bool is_priv = !(env->v7m.fpccr[is_secure] & R_V7M_FPCCR_USER_MASK); | ||
98 | + bool splimviol = env->v7m.fpccr[is_secure] & R_V7M_FPCCR_SPLIMVIOL_MASK; | ||
99 | + uint32_t fpcar = env->v7m.fpcar[is_secure]; | ||
100 | + bool stacked_ok = true; | ||
101 | + bool ts = is_secure && (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK); | ||
102 | + bool take_exception; | ||
103 | + | 56 | + |
104 | + /* Take the iothread lock as we are going to touch the NVIC */ | 57 | + tcg_debug_assert(!(bits & CACHED_PSTATE_BITS)); |
105 | + qemu_mutex_lock_iothread(); | ||
106 | + | 58 | + |
107 | + /* Check the background context had access to the FPU */ | 59 | + tcg_gen_ld_i32(p, cpu_env, offsetof(CPUARMState, pstate)); |
108 | + if (!v7m_cpacr_pass(env, is_secure, is_priv)) { | 60 | + tcg_gen_andi_i32(p, p, ~bits); |
109 | + armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, is_secure); | 61 | + tcg_gen_st_i32(p, cpu_env, offsetof(CPUARMState, pstate)); |
110 | + env->v7m.cfsr[is_secure] |= R_V7M_CFSR_NOCP_MASK; | 62 | + tcg_temp_free_i32(p); |
111 | + stacked_ok = false; | ||
112 | + } else if (!is_secure && !extract32(env->v7m.nsacr, 10, 1)) { | ||
113 | + armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S); | ||
114 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
115 | + stacked_ok = false; | ||
116 | + } | ||
117 | + | ||
118 | + if (!splimviol && stacked_ok) { | ||
119 | + /* We only stack if the stack limit wasn't violated */ | ||
120 | + int i; | ||
121 | + ARMMMUIdx mmu_idx; | ||
122 | + | ||
123 | + mmu_idx = arm_v7m_mmu_idx_all(env, is_secure, is_priv, negpri); | ||
124 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
125 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
126 | + uint32_t faddr = fpcar + 4 * i; | ||
127 | + uint32_t slo = extract64(dn, 0, 32); | ||
128 | + uint32_t shi = extract64(dn, 32, 32); | ||
129 | + | ||
130 | + if (i >= 16) { | ||
131 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
132 | + } | ||
133 | + stacked_ok = stacked_ok && | ||
134 | + v7m_stack_write(cpu, faddr, slo, mmu_idx, STACK_LAZYFP) && | ||
135 | + v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, STACK_LAZYFP); | ||
136 | + } | ||
137 | + | ||
138 | + stacked_ok = stacked_ok && | ||
139 | + v7m_stack_write(cpu, fpcar + 0x40, | ||
140 | + vfp_get_fpscr(env), mmu_idx, STACK_LAZYFP); | ||
141 | + } | ||
142 | + | ||
143 | + /* | ||
144 | + * We definitely pended an exception, but it's possible that it | ||
145 | + * might not be able to be taken now. If its priority permits us | ||
146 | + * to take it now, then we must not update the LSPACT or FP regs, | ||
147 | + * but instead jump out to take the exception immediately. | ||
148 | + * If it's just pending and won't be taken until the current | ||
149 | + * handler exits, then we do update LSPACT and the FP regs. | ||
150 | + */ | ||
151 | + take_exception = !stacked_ok && | ||
152 | + armv7m_nvic_can_take_pending_exception(env->nvic); | ||
153 | + | ||
154 | + qemu_mutex_unlock_iothread(); | ||
155 | + | ||
156 | + if (take_exception) { | ||
157 | + raise_exception_ra(env, EXCP_LAZYFP, 0, 1, GETPC()); | ||
158 | + } | ||
159 | + | ||
160 | + env->v7m.fpccr[is_secure] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
161 | + | ||
162 | + if (ts) { | ||
163 | + /* Clear s0 to s31 and the FPSCR */ | ||
164 | + int i; | ||
165 | + | ||
166 | + for (i = 0; i < 32; i += 2) { | ||
167 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
168 | + } | ||
169 | + vfp_set_fpscr(env, 0); | ||
170 | + } | ||
171 | + /* | ||
172 | + * Otherwise s0 to s15 and FPSCR are UNKNOWN; we choose to leave them | ||
173 | + * unchanged. | ||
174 | + */ | ||
175 | +} | 63 | +} |
176 | + | 64 | + |
177 | /* Write to v7M CONTROL.SPSEL bit for the specified security bank. | 65 | +/* If the singlestep state is Active-not-pending, advance to Active-pending. */ |
178 | * This may change the current stack pointer between Main and Process | 66 | +static inline void gen_ss_advance(DisasContext *s) |
179 | * stack pointers if it is done for the CONTROL register for the current | 67 | +{ |
180 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) | 68 | + if (s->ss_active) { |
181 | [EXCP_NOCP] = "v7M NOCP UsageFault", | 69 | + s->pstate_ss = 0; |
182 | [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | 70 | + clear_pstate_bits(PSTATE_SS); |
183 | [EXCP_STKOF] = "v8M STKOF UsageFault", | ||
184 | + [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", | ||
185 | }; | ||
186 | |||
187 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
188 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
189 | return; | ||
190 | } | ||
191 | break; | ||
192 | + case EXCP_LAZYFP: | ||
193 | + /* | ||
194 | + * We already pended the specific exception in the NVIC in the | ||
195 | + * v7m_preserve_fp_state() helper function. | ||
196 | + */ | ||
197 | + break; | ||
198 | default: | ||
199 | cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); | ||
200 | return; /* Never happens. Keep compiler happy. */ | ||
201 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
202 | flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
203 | } | ||
204 | |||
205 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
206 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
207 | + | ||
208 | + if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
209 | + flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
210 | + } | ||
211 | + } | 71 | + } |
212 | + | 72 | +} |
213 | *pflags = flags; | 73 | |
214 | *cs_base = 0; | 74 | /* Vector operations shared between ARM and AArch64. */ |
75 | extern const GVecGen3 bsl_op; | ||
76 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
77 | index XXXXXXX..XXXXXXX 100644 | ||
78 | --- a/target/arm/op_helper.c | ||
79 | +++ b/target/arm/op_helper.c | ||
80 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(get_cp_reg64)(CPUARMState *env, void *rip) | ||
81 | return res; | ||
215 | } | 82 | } |
83 | |||
84 | -void HELPER(clear_pstate_ss)(CPUARMState *env) | ||
85 | -{ | ||
86 | - env->pstate &= ~PSTATE_SS; | ||
87 | -} | ||
88 | - | ||
89 | void HELPER(pre_hvc)(CPUARMState *env) | ||
90 | { | ||
91 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
92 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/translate-a64.c | ||
95 | +++ b/target/arm/translate-a64.c | ||
96 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_bkpt_insn(DisasContext *s, int offset, | ||
97 | s->base.is_jmp = DISAS_NORETURN; | ||
98 | } | ||
99 | |||
100 | -static void gen_ss_advance(DisasContext *s) | ||
101 | -{ | ||
102 | - /* If the singlestep state is Active-not-pending, advance to | ||
103 | - * Active-pending. | ||
104 | - */ | ||
105 | - if (s->ss_active) { | ||
106 | - s->pstate_ss = 0; | ||
107 | - gen_helper_clear_pstate_ss(cpu_env); | ||
108 | - } | ||
109 | -} | ||
110 | - | ||
111 | static void gen_step_complete_exception(DisasContext *s) | ||
112 | { | ||
113 | /* We just completed step of an insn. Move from Active-not-pending | ||
216 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 114 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
217 | index XXXXXXX..XXXXXXX 100644 | 115 | index XXXXXXX..XXXXXXX 100644 |
218 | --- a/target/arm/translate.c | 116 | --- a/target/arm/translate.c |
219 | +++ b/target/arm/translate.c | 117 | +++ b/target/arm/translate.c |
220 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 118 | @@ -XXX,XX +XXX,XX @@ static void gen_exception(int excp, uint32_t syndrome, uint32_t target_el) |
221 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | 119 | tcg_temp_free_i32(tcg_excp); |
222 | /* Handle M-profile lazy FP state mechanics */ | 120 | } |
223 | 121 | ||
224 | + /* Trigger lazy-state preservation if necessary */ | 122 | -static void gen_ss_advance(DisasContext *s) |
225 | + if (s->v7m_lspact) { | 123 | -{ |
226 | + /* | 124 | - /* If the singlestep state is Active-not-pending, advance to |
227 | + * Lazy state saving affects external memory and also the NVIC, | 125 | - * Active-pending. |
228 | + * so we must mark it as an IO operation for icount. | 126 | - */ |
229 | + */ | 127 | - if (s->ss_active) { |
230 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | 128 | - s->pstate_ss = 0; |
231 | + gen_io_start(); | 129 | - gen_helper_clear_pstate_ss(cpu_env); |
232 | + } | 130 | - } |
233 | + gen_helper_v7m_preserve_fp_state(cpu_env); | 131 | -} |
234 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | 132 | - |
235 | + gen_io_end(); | 133 | static void gen_step_complete_exception(DisasContext *s) |
236 | + } | 134 | { |
237 | + /* | 135 | /* We just completed step of an insn. Move from Active-not-pending |
238 | + * If the preserve_fp_state helper doesn't throw an exception | ||
239 | + * then it will clear LSPACT; we don't need to repeat this for | ||
240 | + * any further FP insns in this TB. | ||
241 | + */ | ||
242 | + s->v7m_lspact = false; | ||
243 | + } | ||
244 | + | ||
245 | /* Update ownership of FP context: set FPCCR.S to match current state */ | ||
246 | if (s->v8m_fpccr_s_wrong) { | ||
247 | TCGv_i32 tmp; | ||
248 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
249 | dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
250 | dc->v7m_new_fp_ctxt_needed = | ||
251 | FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); | ||
252 | + dc->v7m_lspact = FIELD_EX32(tb_flags, TBFLAG_A32, LSPACT); | ||
253 | dc->cp_regs = cpu->cp_regs; | ||
254 | dc->features = env->features; | ||
255 | |||
256 | -- | 136 | -- |
257 | 2.20.1 | 137 | 2.20.1 |
258 | 138 | ||
259 | 139 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | No code used the tc6393xb_gpio_in_get() and tc6393xb_gpio_out_set() | 3 | This decoding more closely matches the ARMv8.4 Table C4-6, |
4 | functions since their introduction in commit 88d2c950b002. Time to | 4 | Encoding table for Data Processing - Register Group. |
5 | remove them. | ||
6 | 5 | ||
7 | Suggested-by: Markus Armbruster <armbru@redhat.com> | 6 | In particular, op2 == 0 is now more than just Add/sub (with carry). |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | |
9 | Message-id: 20190412165416.7977-4-philmd@redhat.com | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20190301200501.16533-7-richard.henderson@linaro.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 12 | --- |
13 | include/hw/devices.h | 3 --- | 13 | target/arm/translate-a64.c | 98 ++++++++++++++++++++++---------------- |
14 | hw/display/tc6393xb.c | 16 ---------------- | 14 | 1 file changed, 57 insertions(+), 41 deletions(-) |
15 | 2 files changed, 19 deletions(-) | ||
16 | 15 | ||
17 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 16 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/devices.h | 18 | --- a/target/arm/translate-a64.c |
20 | +++ b/include/hw/devices.h | 19 | +++ b/target/arm/translate-a64.c |
21 | @@ -XXX,XX +XXX,XX @@ void retu_key_event(void *retu, int state); | 20 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_3src(DisasContext *s, uint32_t insn) |
22 | typedef struct TC6393xbState TC6393xbState; | ||
23 | TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | ||
24 | uint32_t base, qemu_irq irq); | ||
25 | -void tc6393xb_gpio_out_set(TC6393xbState *s, int line, | ||
26 | - qemu_irq handler); | ||
27 | -qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s); | ||
28 | qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | ||
29 | |||
30 | #endif | ||
31 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/hw/display/tc6393xb.c | ||
34 | +++ b/hw/display/tc6393xb.c | ||
35 | @@ -XXX,XX +XXX,XX @@ struct TC6393xbState { | ||
36 | blanked : 1; | ||
37 | }; | ||
38 | |||
39 | -qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s) | ||
40 | -{ | ||
41 | - return s->gpio_in; | ||
42 | -} | ||
43 | - | ||
44 | static void tc6393xb_gpio_set(void *opaque, int line, int level) | ||
45 | { | ||
46 | // TC6393xbState *s = opaque; | ||
47 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_gpio_set(void *opaque, int line, int level) | ||
48 | // FIXME: how does the chip reflect the GPIO input level change? | ||
49 | } | 21 | } |
50 | 22 | ||
51 | -void tc6393xb_gpio_out_set(TC6393xbState *s, int line, | 23 | /* Add/subtract (with carry) |
52 | - qemu_irq handler) | 24 | - * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 10 9 5 4 0 |
53 | -{ | 25 | - * +--+--+--+------------------------+------+---------+------+-----+ |
54 | - if (line >= TC6393XB_GPIOS) { | 26 | - * |sf|op| S| 1 1 0 1 0 0 0 0 | rm | opcode2 | Rn | Rd | |
55 | - fprintf(stderr, "TC6393xb: no GPIO pin %d\n", line); | 27 | - * +--+--+--+------------------------+------+---------+------+-----+ |
28 | - * [000000] | ||
29 | + * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 10 9 5 4 0 | ||
30 | + * +--+--+--+------------------------+------+-------------+------+-----+ | ||
31 | + * |sf|op| S| 1 1 0 1 0 0 0 0 | rm | 0 0 0 0 0 0 | Rn | Rd | | ||
32 | + * +--+--+--+------------------------+------+-------------+------+-----+ | ||
33 | */ | ||
34 | |||
35 | static void disas_adc_sbc(DisasContext *s, uint32_t insn) | ||
36 | @@ -XXX,XX +XXX,XX @@ static void disas_adc_sbc(DisasContext *s, uint32_t insn) | ||
37 | unsigned int sf, op, setflags, rm, rn, rd; | ||
38 | TCGv_i64 tcg_y, tcg_rn, tcg_rd; | ||
39 | |||
40 | - if (extract32(insn, 10, 6) != 0) { | ||
41 | - unallocated_encoding(s); | ||
56 | - return; | 42 | - return; |
57 | - } | 43 | - } |
58 | - | 44 | - |
59 | - s->handler[line] = handler; | 45 | sf = extract32(insn, 31, 1); |
60 | -} | 46 | op = extract32(insn, 30, 1); |
61 | - | 47 | setflags = extract32(insn, 29, 1); |
62 | static void tc6393xb_gpio_handler_update(TC6393xbState *s) | 48 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) |
49 | } | ||
50 | } | ||
51 | |||
52 | -/* Data processing - register */ | ||
53 | +/* | ||
54 | + * Data processing - register | ||
55 | + * 31 30 29 28 25 21 20 16 10 0 | ||
56 | + * +--+---+--+---+-------+-----+-------+-------+---------+ | ||
57 | + * | |op0| |op1| 1 0 1 | op2 | | op3 | | | ||
58 | + * +--+---+--+---+-------+-----+-------+-------+---------+ | ||
59 | + */ | ||
60 | static void disas_data_proc_reg(DisasContext *s, uint32_t insn) | ||
63 | { | 61 | { |
64 | uint32_t level, diff; | 62 | - switch (extract32(insn, 24, 5)) { |
63 | - case 0x0a: /* Logical (shifted register) */ | ||
64 | - disas_logic_reg(s, insn); | ||
65 | - break; | ||
66 | - case 0x0b: /* Add/subtract */ | ||
67 | - if (insn & (1 << 21)) { /* (extended register) */ | ||
68 | - disas_add_sub_ext_reg(s, insn); | ||
69 | + int op0 = extract32(insn, 30, 1); | ||
70 | + int op1 = extract32(insn, 28, 1); | ||
71 | + int op2 = extract32(insn, 21, 4); | ||
72 | + int op3 = extract32(insn, 10, 6); | ||
73 | + | ||
74 | + if (!op1) { | ||
75 | + if (op2 & 8) { | ||
76 | + if (op2 & 1) { | ||
77 | + /* Add/sub (extended register) */ | ||
78 | + disas_add_sub_ext_reg(s, insn); | ||
79 | + } else { | ||
80 | + /* Add/sub (shifted register) */ | ||
81 | + disas_add_sub_reg(s, insn); | ||
82 | + } | ||
83 | } else { | ||
84 | - disas_add_sub_reg(s, insn); | ||
85 | + /* Logical (shifted register) */ | ||
86 | + disas_logic_reg(s, insn); | ||
87 | } | ||
88 | - break; | ||
89 | - case 0x1b: /* Data-processing (3 source) */ | ||
90 | - disas_data_proc_3src(s, insn); | ||
91 | - break; | ||
92 | - case 0x1a: | ||
93 | - switch (extract32(insn, 21, 3)) { | ||
94 | - case 0x0: /* Add/subtract (with carry) */ | ||
95 | + return; | ||
96 | + } | ||
97 | + | ||
98 | + switch (op2) { | ||
99 | + case 0x0: | ||
100 | + switch (op3) { | ||
101 | + case 0x00: /* Add/subtract (with carry) */ | ||
102 | disas_adc_sbc(s, insn); | ||
103 | break; | ||
104 | - case 0x2: /* Conditional compare */ | ||
105 | - disas_cc(s, insn); /* both imm and reg forms */ | ||
106 | - break; | ||
107 | - case 0x4: /* Conditional select */ | ||
108 | - disas_cond_select(s, insn); | ||
109 | - break; | ||
110 | - case 0x6: /* Data-processing */ | ||
111 | - if (insn & (1 << 30)) { /* (1 source) */ | ||
112 | - disas_data_proc_1src(s, insn); | ||
113 | - } else { /* (2 source) */ | ||
114 | - disas_data_proc_2src(s, insn); | ||
115 | - } | ||
116 | - break; | ||
117 | + | ||
118 | default: | ||
119 | - unallocated_encoding(s); | ||
120 | - break; | ||
121 | + goto do_unallocated; | ||
122 | } | ||
123 | break; | ||
124 | + | ||
125 | + case 0x2: /* Conditional compare */ | ||
126 | + disas_cc(s, insn); /* both imm and reg forms */ | ||
127 | + break; | ||
128 | + | ||
129 | + case 0x4: /* Conditional select */ | ||
130 | + disas_cond_select(s, insn); | ||
131 | + break; | ||
132 | + | ||
133 | + case 0x6: /* Data-processing */ | ||
134 | + if (op0) { /* (1 source) */ | ||
135 | + disas_data_proc_1src(s, insn); | ||
136 | + } else { /* (2 source) */ | ||
137 | + disas_data_proc_2src(s, insn); | ||
138 | + } | ||
139 | + break; | ||
140 | + case 0x8 ... 0xf: /* (3 source) */ | ||
141 | + disas_data_proc_3src(s, insn); | ||
142 | + break; | ||
143 | + | ||
144 | default: | ||
145 | + do_unallocated: | ||
146 | unallocated_encoding(s); | ||
147 | break; | ||
148 | } | ||
65 | -- | 149 | -- |
66 | 2.20.1 | 150 | 2.20.1 |
67 | 151 | ||
68 | 152 | diff view generated by jsdifflib |
1 | Implement the VLSTM instruction for v7M for the FPU present case. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190301200501.16533-8-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | [PMM: fixed up block comment style] | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190416125744.27770-25-peter.maydell@linaro.org | ||
6 | --- | 9 | --- |
7 | target/arm/cpu.h | 2 + | 10 | target/arm/cpu.h | 5 ++ |
8 | target/arm/helper.h | 2 + | 11 | linux-user/elfload.c | 1 + |
9 | target/arm/helper.c | 84 ++++++++++++++++++++++++++++++++++++++++++ | 12 | target/arm/cpu64.c | 1 + |
10 | target/arm/translate.c | 15 +++++++- | 13 | target/arm/translate-a64.c | 99 +++++++++++++++++++++++++++++++++++++- |
11 | 4 files changed, 102 insertions(+), 1 deletion(-) | 14 | 4 files changed, 105 insertions(+), 1 deletion(-) |
12 | 15 | ||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.h | 18 | --- a/target/arm/cpu.h |
16 | +++ b/target/arm/cpu.h | 19 | +++ b/target/arm/cpu.h |
17 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_fhm(const ARMISARegisters *id) |
18 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ | 21 | return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, FHM) != 0; |
19 | #define EXCP_STKOF 19 /* v8M STKOF UsageFault */ | ||
20 | #define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ | ||
21 | +#define EXCP_LSERR 21 /* v8M LSERR SecureFault */ | ||
22 | +#define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ | ||
23 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | ||
24 | |||
25 | #define ARMV7M_EXCP_RESET 1 | ||
26 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/helper.h | ||
29 | +++ b/target/arm/helper.h | ||
30 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32) | ||
31 | |||
32 | DEF_HELPER_1(v7m_preserve_fp_state, void, env) | ||
33 | |||
34 | +DEF_HELPER_2(v7m_vlstm, void, env, i32) | ||
35 | + | ||
36 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | ||
37 | |||
38 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) | ||
39 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/helper.c | ||
42 | +++ b/target/arm/helper.c | ||
43 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
44 | g_assert_not_reached(); | ||
45 | } | 22 | } |
46 | 23 | ||
47 | +void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | 24 | +static inline bool isar_feature_aa64_condm_4(const ARMISARegisters *id) |
48 | +{ | 25 | +{ |
49 | + /* translate.c should never generate calls here in user-only mode */ | 26 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, TS) != 0; |
50 | + g_assert_not_reached(); | ||
51 | +} | 27 | +} |
52 | + | 28 | + |
53 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | 29 | static inline bool isar_feature_aa64_jscvt(const ARMISARegisters *id) |
54 | { | 30 | { |
55 | /* The TT instructions can be used by unprivileged code, but in | 31 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, JSCVT) != 0; |
56 | @@ -XXX,XX +XXX,XX @@ static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | 32 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c |
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/linux-user/elfload.c | ||
35 | +++ b/linux-user/elfload.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
37 | GET_FEATURE_ID(aa64_fhm, ARM_HWCAP_A64_ASIMDFHM); | ||
38 | GET_FEATURE_ID(aa64_jscvt, ARM_HWCAP_A64_JSCVT); | ||
39 | GET_FEATURE_ID(aa64_sb, ARM_HWCAP_A64_SB); | ||
40 | + GET_FEATURE_ID(aa64_condm_4, ARM_HWCAP_A64_FLAGM); | ||
41 | |||
42 | #undef GET_FEATURE_ID | ||
43 | |||
44 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/cpu64.c | ||
47 | +++ b/target/arm/cpu64.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
49 | t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); | ||
50 | t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | ||
51 | t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); | ||
52 | + t = FIELD_DP64(t, ID_AA64ISAR0, TS, 1); | ||
53 | cpu->isar.id_aa64isar0 = t; | ||
54 | |||
55 | t = cpu->isar.id_aa64isar1; | ||
56 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/translate-a64.c | ||
59 | +++ b/target/arm/translate-a64.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
61 | s->base.is_jmp = DISAS_TOO_MANY; | ||
62 | |||
63 | switch (op) { | ||
64 | + case 0x00: /* CFINV */ | ||
65 | + if (crm != 0 || !dc_isar_feature(aa64_condm_4, s)) { | ||
66 | + goto do_unallocated; | ||
67 | + } | ||
68 | + tcg_gen_xori_i32(cpu_CF, cpu_CF, 1); | ||
69 | + s->base.is_jmp = DISAS_NEXT; | ||
70 | + break; | ||
71 | + | ||
72 | case 0x05: /* SPSel */ | ||
73 | if (s->current_el == 0) { | ||
74 | goto do_unallocated; | ||
75 | @@ -XXX,XX +XXX,XX @@ static void gen_get_nzcv(TCGv_i64 tcg_rt) | ||
76 | } | ||
77 | |||
78 | static void gen_set_nzcv(TCGv_i64 tcg_rt) | ||
79 | - | ||
80 | { | ||
81 | TCGv_i32 nzcv = tcg_temp_new_i32(); | ||
82 | |||
83 | @@ -XXX,XX +XXX,XX @@ static void disas_adc_sbc(DisasContext *s, uint32_t insn) | ||
57 | } | 84 | } |
58 | } | 85 | } |
59 | 86 | ||
60 | +void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | 87 | +/* |
88 | + * Rotate right into flags | ||
89 | + * 31 30 29 21 15 10 5 4 0 | ||
90 | + * +--+--+--+-----------------+--------+-----------+------+--+------+ | ||
91 | + * |sf|op| S| 1 1 0 1 0 0 0 0 | imm6 | 0 0 0 0 1 | Rn |o2| mask | | ||
92 | + * +--+--+--+-----------------+--------+-----------+------+--+------+ | ||
93 | + */ | ||
94 | +static void disas_rotate_right_into_flags(DisasContext *s, uint32_t insn) | ||
61 | +{ | 95 | +{ |
62 | + /* fptr is the value of Rn, the frame pointer we store the FP regs to */ | 96 | + int mask = extract32(insn, 0, 4); |
63 | + bool s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | 97 | + int o2 = extract32(insn, 4, 1); |
64 | + bool lspact = env->v7m.fpccr[s] & R_V7M_FPCCR_LSPACT_MASK; | 98 | + int rn = extract32(insn, 5, 5); |
99 | + int imm6 = extract32(insn, 15, 6); | ||
100 | + int sf_op_s = extract32(insn, 29, 3); | ||
101 | + TCGv_i64 tcg_rn; | ||
102 | + TCGv_i32 nzcv; | ||
65 | + | 103 | + |
66 | + assert(env->v7m.secure); | 104 | + if (sf_op_s != 5 || o2 != 0 || !dc_isar_feature(aa64_condm_4, s)) { |
67 | + | 105 | + unallocated_encoding(s); |
68 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
69 | + return; | 106 | + return; |
70 | + } | 107 | + } |
71 | + | 108 | + |
72 | + /* Check access to the coprocessor is permitted */ | 109 | + tcg_rn = read_cpu_reg(s, rn, 1); |
73 | + if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) { | 110 | + tcg_gen_rotri_i64(tcg_rn, tcg_rn, imm6); |
74 | + raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC()); | 111 | + |
112 | + nzcv = tcg_temp_new_i32(); | ||
113 | + tcg_gen_extrl_i64_i32(nzcv, tcg_rn); | ||
114 | + | ||
115 | + if (mask & 8) { /* N */ | ||
116 | + tcg_gen_shli_i32(cpu_NF, nzcv, 31 - 3); | ||
117 | + } | ||
118 | + if (mask & 4) { /* Z */ | ||
119 | + tcg_gen_not_i32(cpu_ZF, nzcv); | ||
120 | + tcg_gen_andi_i32(cpu_ZF, cpu_ZF, 4); | ||
121 | + } | ||
122 | + if (mask & 2) { /* C */ | ||
123 | + tcg_gen_extract_i32(cpu_CF, nzcv, 1, 1); | ||
124 | + } | ||
125 | + if (mask & 1) { /* V */ | ||
126 | + tcg_gen_shli_i32(cpu_VF, nzcv, 31 - 0); | ||
75 | + } | 127 | + } |
76 | + | 128 | + |
77 | + if (lspact) { | 129 | + tcg_temp_free_i32(nzcv); |
78 | + /* LSPACT should not be active when there is active FP state */ | ||
79 | + raise_exception_ra(env, EXCP_LSERR, 0, 1, GETPC()); | ||
80 | + } | ||
81 | + | ||
82 | + if (fptr & 7) { | ||
83 | + raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC()); | ||
84 | + } | ||
85 | + | ||
86 | + /* | ||
87 | + * Note that we do not use v7m_stack_write() here, because the | ||
88 | + * accesses should not set the FSR bits for stacking errors if they | ||
89 | + * fail. (In pseudocode terms, they are AccType_NORMAL, not AccType_STACK | ||
90 | + * or AccType_LAZYFP). Faults in cpu_stl_data() will throw exceptions | ||
91 | + * and longjmp out. | ||
92 | + */ | ||
93 | + if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) { | ||
94 | + bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK; | ||
95 | + int i; | ||
96 | + | ||
97 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
98 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
99 | + uint32_t faddr = fptr + 4 * i; | ||
100 | + uint32_t slo = extract64(dn, 0, 32); | ||
101 | + uint32_t shi = extract64(dn, 32, 32); | ||
102 | + | ||
103 | + if (i >= 16) { | ||
104 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
105 | + } | ||
106 | + cpu_stl_data(env, faddr, slo); | ||
107 | + cpu_stl_data(env, faddr + 4, shi); | ||
108 | + } | ||
109 | + cpu_stl_data(env, fptr + 0x40, vfp_get_fpscr(env)); | ||
110 | + | ||
111 | + /* | ||
112 | + * If TS is 0 then s0 to s15 and FPSCR are UNKNOWN; we choose to | ||
113 | + * leave them unchanged, matching our choice in v7m_preserve_fp_state. | ||
114 | + */ | ||
115 | + if (ts) { | ||
116 | + for (i = 0; i < 32; i += 2) { | ||
117 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
118 | + } | ||
119 | + vfp_set_fpscr(env, 0); | ||
120 | + } | ||
121 | + } else { | ||
122 | + v7m_update_fpccr(env, fptr, false); | ||
123 | + } | ||
124 | + | ||
125 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
126 | +} | 130 | +} |
127 | + | 131 | + |
128 | static bool v7m_push_stack(ARMCPU *cpu) | 132 | +/* |
129 | { | 133 | + * Evaluate into flags |
130 | /* Do the "set up stack frame" part of exception entry, | 134 | + * 31 30 29 21 15 14 10 5 4 0 |
131 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) | 135 | + * +--+--+--+-----------------+---------+----+---------+------+--+------+ |
132 | [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | 136 | + * |sf|op| S| 1 1 0 1 0 0 0 0 | opcode2 | sz | 0 0 1 0 | Rn |o3| mask | |
133 | [EXCP_STKOF] = "v8M STKOF UsageFault", | 137 | + * +--+--+--+-----------------+---------+----+---------+------+--+------+ |
134 | [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", | 138 | + */ |
135 | + [EXCP_LSERR] = "v8M LSERR UsageFault", | 139 | +static void disas_evaluate_into_flags(DisasContext *s, uint32_t insn) |
136 | + [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", | 140 | +{ |
137 | }; | 141 | + int o3_mask = extract32(insn, 0, 5); |
138 | 142 | + int rn = extract32(insn, 5, 5); | |
139 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | 143 | + int o2 = extract32(insn, 15, 6); |
140 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 144 | + int sz = extract32(insn, 14, 1); |
141 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | 145 | + int sf_op_s = extract32(insn, 29, 3); |
142 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_STKOF_MASK; | 146 | + TCGv_i32 tmp; |
143 | break; | 147 | + int shift; |
144 | + case EXCP_LSERR: | ||
145 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
146 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
147 | + break; | ||
148 | + case EXCP_UNALIGNED: | ||
149 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
150 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNALIGNED_MASK; | ||
151 | + break; | ||
152 | case EXCP_SWI: | ||
153 | /* The PC already points to the next instruction. */ | ||
154 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure); | ||
155 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/target/arm/translate.c | ||
158 | +++ b/target/arm/translate.c | ||
159 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
160 | if (!s->v8m_secure || (insn & 0x0040f0ff)) { | ||
161 | goto illegal_op; | ||
162 | } | ||
163 | - /* Just NOP since FP support is not implemented */ | ||
164 | + | 148 | + |
165 | + if (arm_dc_feature(s, ARM_FEATURE_VFP)) { | 149 | + if (sf_op_s != 1 || o2 != 0 || o3_mask != 0xd || |
166 | + TCGv_i32 fptr = load_reg(s, rn); | 150 | + !dc_isar_feature(aa64_condm_4, s)) { |
151 | + unallocated_encoding(s); | ||
152 | + return; | ||
153 | + } | ||
154 | + shift = sz ? 16 : 24; /* SETF16 or SETF8 */ | ||
167 | + | 155 | + |
168 | + if (extract32(insn, 20, 1)) { | 156 | + tmp = tcg_temp_new_i32(); |
169 | + /* VLLDM */ | 157 | + tcg_gen_extrl_i64_i32(tmp, cpu_reg(s, rn)); |
170 | + } else { | 158 | + tcg_gen_shli_i32(cpu_NF, tmp, shift); |
171 | + gen_helper_v7m_vlstm(cpu_env, fptr); | 159 | + tcg_gen_shli_i32(cpu_VF, tmp, shift - 1); |
172 | + } | 160 | + tcg_gen_mov_i32(cpu_ZF, cpu_NF); |
173 | + tcg_temp_free_i32(fptr); | 161 | + tcg_gen_xor_i32(cpu_VF, cpu_VF, cpu_NF); |
162 | + tcg_temp_free_i32(tmp); | ||
163 | +} | ||
174 | + | 164 | + |
175 | + /* End the TB, because we have updated FP control bits */ | 165 | /* Conditional compare (immediate / register) |
176 | + s->base.is_jmp = DISAS_UPDATE; | 166 | * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0 |
177 | + } | 167 | * +--+--+--+------------------------+--------+------+----+--+------+--+-----+ |
178 | break; | 168 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_reg(DisasContext *s, uint32_t insn) |
179 | } | 169 | disas_adc_sbc(s, insn); |
180 | if (arm_dc_feature(s, ARM_FEATURE_VFP) && | 170 | break; |
171 | |||
172 | + case 0x01: /* Rotate right into flags */ | ||
173 | + case 0x21: | ||
174 | + disas_rotate_right_into_flags(s, insn); | ||
175 | + break; | ||
176 | + | ||
177 | + case 0x02: /* Evaluate into flags */ | ||
178 | + case 0x12: | ||
179 | + case 0x22: | ||
180 | + case 0x32: | ||
181 | + disas_evaluate_into_flags(s, insn); | ||
182 | + break; | ||
183 | + | ||
184 | default: | ||
185 | goto do_unallocated; | ||
186 | } | ||
181 | -- | 187 | -- |
182 | 2.20.1 | 188 | 2.20.1 |
183 | 189 | ||
184 | 190 | diff view generated by jsdifflib |
1 | Implement the code which updates the FPCCR register on an | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | exception entry where we are going to use lazy FP stacking. | ||
3 | We have to defer to the NVIC to determine whether the | ||
4 | various exceptions are currently ready or not. | ||
5 | 2 | ||
3 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190301200501.16533-9-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20190416125744.27770-12-peter.maydell@linaro.org | ||
8 | --- | 8 | --- |
9 | target/arm/cpu.h | 14 +++++++++ | 9 | target/arm/cpu.h | 5 ++++ |
10 | hw/intc/armv7m_nvic.c | 34 ++++++++++++++++++++++ | 10 | target/arm/cpu64.c | 2 +- |
11 | target/arm/helper.c | 67 ++++++++++++++++++++++++++++++++++++++++++- | 11 | target/arm/translate-a64.c | 58 ++++++++++++++++++++++++++++++++++++++ |
12 | 3 files changed, 114 insertions(+), 1 deletion(-) | 12 | 3 files changed, 64 insertions(+), 1 deletion(-) |
13 | 13 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/cpu.h |
17 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque); | 18 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_condm_4(const ARMISARegisters *id) |
19 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | 19 | return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, TS) != 0; |
20 | */ | 20 | } |
21 | int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); | 21 | |
22 | +/** | 22 | +static inline bool isar_feature_aa64_condm_5(const ARMISARegisters *id) |
23 | + * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | 23 | +{ |
24 | + * @opaque: the NVIC | 24 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, TS) >= 2; |
25 | + * @irq: the exception number to mark pending | 25 | +} |
26 | + * @secure: false for non-banked exceptions or for the nonsecure | 26 | + |
27 | + * version of a banked exception, true for the secure version of a banked | 27 | static inline bool isar_feature_aa64_jscvt(const ARMISARegisters *id) |
28 | + * exception. | 28 | { |
29 | + * | 29 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, JSCVT) != 0; |
30 | + * Return whether an exception is "ready", i.e. whether the exception is | 30 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
31 | + * enabled and is configured at a priority which would allow it to | ||
32 | + * interrupt the current execution priority. This controls whether the | ||
33 | + * RDY bit for it in the FPCCR is set. | ||
34 | + */ | ||
35 | +bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure); | ||
36 | /** | ||
37 | * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
38 | * @opaque: the NVIC | ||
39 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
41 | --- a/hw/intc/armv7m_nvic.c | 32 | --- a/target/arm/cpu64.c |
42 | +++ b/hw/intc/armv7m_nvic.c | 33 | +++ b/target/arm/cpu64.c |
43 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | 34 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
44 | return ret; | 35 | t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); |
36 | t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | ||
37 | t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); | ||
38 | - t = FIELD_DP64(t, ID_AA64ISAR0, TS, 1); | ||
39 | + t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* v8.5-CondM */ | ||
40 | cpu->isar.id_aa64isar0 = t; | ||
41 | |||
42 | t = cpu->isar.id_aa64isar1; | ||
43 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/translate-a64.c | ||
46 | +++ b/target/arm/translate-a64.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | ||
48 | } | ||
45 | } | 49 | } |
46 | 50 | ||
47 | +bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | 51 | +static void gen_xaflag(void) |
48 | +{ | 52 | +{ |
49 | + /* | 53 | + TCGv_i32 z = tcg_temp_new_i32(); |
50 | + * Return whether an exception is "ready", i.e. it is enabled and is | ||
51 | + * configured at a priority which would allow it to interrupt the | ||
52 | + * current execution priority. | ||
53 | + * | ||
54 | + * irq and secure have the same semantics as for armv7m_nvic_set_pending(): | ||
55 | + * for non-banked exceptions secure is always false; for banked exceptions | ||
56 | + * it indicates which of the exceptions is required. | ||
57 | + */ | ||
58 | + NVICState *s = (NVICState *)opaque; | ||
59 | + bool banked = exc_is_banked(irq); | ||
60 | + VecInfo *vec; | ||
61 | + int running = nvic_exec_prio(s); | ||
62 | + | 54 | + |
63 | + assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | 55 | + tcg_gen_setcondi_i32(TCG_COND_EQ, z, cpu_ZF, 0); |
64 | + assert(!secure || banked); | ||
65 | + | 56 | + |
66 | + /* | 57 | + /* |
67 | + * HardFault is an odd special case: we always check against -1, | 58 | + * (!C & !Z) << 31 |
68 | + * even if we're secure and HardFault has priority -3; we never | 59 | + * (!(C | Z)) << 31 |
69 | + * need to check for enabled state. | 60 | + * ~((C | Z) << 31) |
61 | + * ~-(C | Z) | ||
62 | + * (C | Z) - 1 | ||
70 | + */ | 63 | + */ |
71 | + if (irq == ARMV7M_EXCP_HARD) { | 64 | + tcg_gen_or_i32(cpu_NF, cpu_CF, z); |
72 | + return running > -1; | 65 | + tcg_gen_subi_i32(cpu_NF, cpu_NF, 1); |
73 | + } | ||
74 | + | 66 | + |
75 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | 67 | + /* !(Z & C) */ |
68 | + tcg_gen_and_i32(cpu_ZF, z, cpu_CF); | ||
69 | + tcg_gen_xori_i32(cpu_ZF, cpu_ZF, 1); | ||
76 | + | 70 | + |
77 | + return vec->enabled && | 71 | + /* (!C & Z) << 31 -> -(Z & ~C) */ |
78 | + exc_group_prio(s, vec->prio, secure) < running; | 72 | + tcg_gen_andc_i32(cpu_VF, z, cpu_CF); |
73 | + tcg_gen_neg_i32(cpu_VF, cpu_VF); | ||
74 | + | ||
75 | + /* C | Z */ | ||
76 | + tcg_gen_or_i32(cpu_CF, cpu_CF, z); | ||
77 | + | ||
78 | + tcg_temp_free_i32(z); | ||
79 | +} | 79 | +} |
80 | + | 80 | + |
81 | /* callback when external interrupt line is changed */ | 81 | +static void gen_axflag(void) |
82 | static void set_irq_level(void *opaque, int n, int level) | ||
83 | { | ||
84 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/target/arm/helper.c | ||
87 | +++ b/target/arm/helper.c | ||
88 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
89 | env->thumb = addr & 1; | ||
90 | } | ||
91 | |||
92 | +static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | ||
93 | + bool apply_splim) | ||
94 | +{ | 82 | +{ |
95 | + /* | 83 | + tcg_gen_sari_i32(cpu_VF, cpu_VF, 31); /* V ? -1 : 0 */ |
96 | + * Like the pseudocode UpdateFPCCR: save state in FPCAR and FPCCR | 84 | + tcg_gen_andc_i32(cpu_CF, cpu_CF, cpu_VF); /* C & !V */ |
97 | + * that we will need later in order to do lazy FP reg stacking. | ||
98 | + */ | ||
99 | + bool is_secure = env->v7m.secure; | ||
100 | + void *nvic = env->nvic; | ||
101 | + /* | ||
102 | + * Some bits are unbanked and live always in fpccr[M_REG_S]; some bits | ||
103 | + * are banked and we want to update the bit in the bank for the | ||
104 | + * current security state; and in one case we want to specifically | ||
105 | + * update the NS banked version of a bit even if we are secure. | ||
106 | + */ | ||
107 | + uint32_t *fpccr_s = &env->v7m.fpccr[M_REG_S]; | ||
108 | + uint32_t *fpccr_ns = &env->v7m.fpccr[M_REG_NS]; | ||
109 | + uint32_t *fpccr = &env->v7m.fpccr[is_secure]; | ||
110 | + bool hfrdy, bfrdy, mmrdy, ns_ufrdy, s_ufrdy, sfrdy, monrdy; | ||
111 | + | 85 | + |
112 | + env->v7m.fpcar[is_secure] = frameptr & ~0x7; | 86 | + /* !(Z | V) -> !(!ZF | V) -> ZF & !V -> ZF & ~VF */ |
87 | + tcg_gen_andc_i32(cpu_ZF, cpu_ZF, cpu_VF); | ||
113 | + | 88 | + |
114 | + if (apply_splim && arm_feature(env, ARM_FEATURE_V8)) { | 89 | + tcg_gen_movi_i32(cpu_NF, 0); |
115 | + bool splimviol; | 90 | + tcg_gen_movi_i32(cpu_VF, 0); |
116 | + uint32_t splim = v7m_sp_limit(env); | ||
117 | + bool ign = armv7m_nvic_neg_prio_requested(nvic, is_secure) && | ||
118 | + (env->v7m.ccr[is_secure] & R_V7M_CCR_STKOFHFNMIGN_MASK); | ||
119 | + | ||
120 | + splimviol = !ign && frameptr < splim; | ||
121 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, SPLIMVIOL, splimviol); | ||
122 | + } | ||
123 | + | ||
124 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, LSPACT, 1); | ||
125 | + | ||
126 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, S, is_secure); | ||
127 | + | ||
128 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, USER, arm_current_el(env) == 0); | ||
129 | + | ||
130 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, THREAD, | ||
131 | + !arm_v7m_is_handler_mode(env)); | ||
132 | + | ||
133 | + hfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_HARD, false); | ||
134 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, HFRDY, hfrdy); | ||
135 | + | ||
136 | + bfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_BUS, false); | ||
137 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, BFRDY, bfrdy); | ||
138 | + | ||
139 | + mmrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_MEM, is_secure); | ||
140 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, MMRDY, mmrdy); | ||
141 | + | ||
142 | + ns_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, false); | ||
143 | + *fpccr_ns = FIELD_DP32(*fpccr_ns, V7M_FPCCR, UFRDY, ns_ufrdy); | ||
144 | + | ||
145 | + monrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_DEBUG, false); | ||
146 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, MONRDY, monrdy); | ||
147 | + | ||
148 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
149 | + s_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, true); | ||
150 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, UFRDY, s_ufrdy); | ||
151 | + | ||
152 | + sfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_SECURE, false); | ||
153 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, SFRDY, sfrdy); | ||
154 | + } | ||
155 | +} | 91 | +} |
156 | + | 92 | + |
157 | static bool v7m_push_stack(ARMCPU *cpu) | 93 | /* MSR (immediate) - move immediate to processor state field */ |
158 | { | 94 | static void handle_msr_i(DisasContext *s, uint32_t insn, |
159 | /* Do the "set up stack frame" part of exception entry, | 95 | unsigned int op1, unsigned int op2, unsigned int crm) |
160 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 96 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, |
161 | } | 97 | s->base.is_jmp = DISAS_NEXT; |
162 | } else { | 98 | break; |
163 | /* Lazy stacking enabled, save necessary info to stack later */ | 99 | |
164 | - /* TODO : equivalent of UpdateFPCCR() pseudocode */ | 100 | + case 0x01: /* XAFlag */ |
165 | + v7m_update_fpccr(env, frameptr + 0x20, true); | 101 | + if (crm != 0 || !dc_isar_feature(aa64_condm_5, s)) { |
166 | } | 102 | + goto do_unallocated; |
167 | } | 103 | + } |
168 | } | 104 | + gen_xaflag(); |
105 | + s->base.is_jmp = DISAS_NEXT; | ||
106 | + break; | ||
107 | + | ||
108 | + case 0x02: /* AXFlag */ | ||
109 | + if (crm != 0 || !dc_isar_feature(aa64_condm_5, s)) { | ||
110 | + goto do_unallocated; | ||
111 | + } | ||
112 | + gen_axflag(); | ||
113 | + s->base.is_jmp = DISAS_NEXT; | ||
114 | + break; | ||
115 | + | ||
116 | case 0x05: /* SPSel */ | ||
117 | if (s->current_el == 0) { | ||
118 | goto do_unallocated; | ||
169 | -- | 119 | -- |
170 | 2.20.1 | 120 | 2.20.1 |
171 | 121 | ||
172 | 122 | diff view generated by jsdifflib |
1 | The M-profile CONTROL register has two bits -- SFPA and FPCA -- | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | which relate to floating-point support, and should be RES0 otherwise. | ||
3 | Handle them correctly in the MSR/MRS register access code. | ||
4 | Neither is banked between security states, so they are stored | ||
5 | in v7m.control[M_REG_S] regardless of current security state. | ||
6 | 2 | ||
3 | This will allow sharing code that adjusts rmode beyond | ||
4 | the existing users. | ||
5 | |||
6 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190301200501.16533-10-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-9-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | target/arm/helper.c | 57 ++++++++++++++++++++++++++++++++++++++------- | 12 | target/arm/translate-a64.c | 90 +++++++++++++++++++++----------------- |
12 | 1 file changed, 49 insertions(+), 8 deletions(-) | 13 | 1 file changed, 49 insertions(+), 41 deletions(-) |
13 | 14 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 17 | --- a/target/arm/translate-a64.c |
17 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/translate-a64.c |
18 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 19 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_half(DisasContext *s, int opcode, int rd, int rn) |
19 | return xpsr_read(env) & mask; | 20 | /* Floating-point data-processing (1 source) - single precision */ |
21 | static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
22 | { | ||
23 | + void (*gen_fpst)(TCGv_i32, TCGv_i32, TCGv_ptr); | ||
24 | + TCGv_i32 tcg_op, tcg_res; | ||
25 | TCGv_ptr fpst; | ||
26 | - TCGv_i32 tcg_op; | ||
27 | - TCGv_i32 tcg_res; | ||
28 | + int rmode = -1; | ||
29 | |||
30 | - fpst = get_fpstatus_ptr(false); | ||
31 | tcg_op = read_fp_sreg(s, rn); | ||
32 | tcg_res = tcg_temp_new_i32(); | ||
33 | |||
34 | switch (opcode) { | ||
35 | case 0x0: /* FMOV */ | ||
36 | tcg_gen_mov_i32(tcg_res, tcg_op); | ||
37 | - break; | ||
38 | + goto done; | ||
39 | case 0x1: /* FABS */ | ||
40 | gen_helper_vfp_abss(tcg_res, tcg_op); | ||
41 | - break; | ||
42 | + goto done; | ||
43 | case 0x2: /* FNEG */ | ||
44 | gen_helper_vfp_negs(tcg_res, tcg_op); | ||
45 | - break; | ||
46 | + goto done; | ||
47 | case 0x3: /* FSQRT */ | ||
48 | gen_helper_vfp_sqrts(tcg_res, tcg_op, cpu_env); | ||
49 | - break; | ||
50 | + goto done; | ||
51 | case 0x8: /* FRINTN */ | ||
52 | case 0x9: /* FRINTP */ | ||
53 | case 0xa: /* FRINTM */ | ||
54 | case 0xb: /* FRINTZ */ | ||
55 | case 0xc: /* FRINTA */ | ||
56 | - { | ||
57 | - TCGv_i32 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(opcode & 7)); | ||
58 | - | ||
59 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
60 | - gen_helper_rints(tcg_res, tcg_op, fpst); | ||
61 | - | ||
62 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
63 | - tcg_temp_free_i32(tcg_rmode); | ||
64 | + rmode = arm_rmode_to_sf(opcode & 7); | ||
65 | + gen_fpst = gen_helper_rints; | ||
20 | break; | 66 | break; |
21 | case 20: /* CONTROL */ | 67 | - } |
22 | - return env->v7m.control[env->v7m.secure]; | 68 | case 0xe: /* FRINTX */ |
23 | + { | 69 | - gen_helper_rints_exact(tcg_res, tcg_op, fpst); |
24 | + uint32_t value = env->v7m.control[env->v7m.secure]; | 70 | + gen_fpst = gen_helper_rints_exact; |
25 | + if (!env->v7m.secure) { | 71 | break; |
26 | + /* SFPA is RAZ/WI from NS; FPCA is stored in the M_REG_S bank */ | 72 | case 0xf: /* FRINTI */ |
27 | + value |= env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK; | 73 | - gen_helper_rints(tcg_res, tcg_op, fpst); |
28 | + } | 74 | + gen_fpst = gen_helper_rints; |
29 | + return value; | 75 | break; |
76 | default: | ||
77 | - abort(); | ||
78 | + g_assert_not_reached(); | ||
79 | } | ||
80 | |||
81 | - write_fp_sreg(s, rd, tcg_res); | ||
82 | - | ||
83 | + fpst = get_fpstatus_ptr(false); | ||
84 | + if (rmode >= 0) { | ||
85 | + TCGv_i32 tcg_rmode = tcg_const_i32(rmode); | ||
86 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
87 | + gen_fpst(tcg_res, tcg_op, fpst); | ||
88 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
89 | + tcg_temp_free_i32(tcg_rmode); | ||
90 | + } else { | ||
91 | + gen_fpst(tcg_res, tcg_op, fpst); | ||
30 | + } | 92 | + } |
31 | case 0x94: /* CONTROL_NS */ | 93 | tcg_temp_free_ptr(fpst); |
32 | /* We have to handle this here because unprivileged Secure code | 94 | + |
33 | * can read the NS CONTROL register. | 95 | + done: |
34 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 96 | + write_fp_sreg(s, rd, tcg_res); |
35 | if (!env->v7m.secure) { | 97 | tcg_temp_free_i32(tcg_op); |
36 | return 0; | 98 | tcg_temp_free_i32(tcg_res); |
37 | } | 99 | } |
38 | - return env->v7m.control[M_REG_NS]; | 100 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) |
39 | + return env->v7m.control[M_REG_NS] | | 101 | /* Floating-point data-processing (1 source) - double precision */ |
40 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK); | 102 | static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) |
41 | } | 103 | { |
42 | 104 | + void (*gen_fpst)(TCGv_i64, TCGv_i64, TCGv_ptr); | |
43 | if (el == 0) { | 105 | + TCGv_i64 tcg_op, tcg_res; |
44 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 106 | TCGv_ptr fpst; |
45 | */ | 107 | - TCGv_i64 tcg_op; |
46 | uint32_t mask = extract32(maskreg, 8, 4); | 108 | - TCGv_i64 tcg_res; |
47 | uint32_t reg = extract32(maskreg, 0, 8); | 109 | + int rmode = -1; |
48 | + int cur_el = arm_current_el(env); | 110 | |
49 | 111 | switch (opcode) { | |
50 | - if (arm_current_el(env) == 0 && reg > 7) { | 112 | case 0x0: /* FMOV */ |
51 | - /* only xPSR sub-fields may be written by unprivileged */ | 113 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) |
52 | + if (cur_el == 0 && reg > 7 && reg != 20) { | ||
53 | + /* | ||
54 | + * only xPSR sub-fields and CONTROL.SFPA may be written by | ||
55 | + * unprivileged code | ||
56 | + */ | ||
57 | return; | 114 | return; |
58 | } | 115 | } |
59 | 116 | ||
60 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 117 | - fpst = get_fpstatus_ptr(false); |
61 | env->v7m.control[M_REG_NS] &= ~R_V7M_CONTROL_NPRIV_MASK; | 118 | tcg_op = read_fp_dreg(s, rn); |
62 | env->v7m.control[M_REG_NS] |= val & R_V7M_CONTROL_NPRIV_MASK; | 119 | tcg_res = tcg_temp_new_i64(); |
63 | } | 120 | |
64 | + /* | 121 | switch (opcode) { |
65 | + * SFPA is RAZ/WI from NS. FPCA is RO if NSACR.CP10 == 0, | 122 | case 0x1: /* FABS */ |
66 | + * RES0 if the FPU is not present, and is stored in the S bank | 123 | gen_helper_vfp_absd(tcg_res, tcg_op); |
67 | + */ | 124 | - break; |
68 | + if (arm_feature(env, ARM_FEATURE_VFP) && | 125 | + goto done; |
69 | + extract32(env->v7m.nsacr, 10, 1)) { | 126 | case 0x2: /* FNEG */ |
70 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | 127 | gen_helper_vfp_negd(tcg_res, tcg_op); |
71 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK; | 128 | - break; |
72 | + } | 129 | + goto done; |
73 | return; | 130 | case 0x3: /* FSQRT */ |
74 | case 0x98: /* SP_NS */ | 131 | gen_helper_vfp_sqrtd(tcg_res, tcg_op, cpu_env); |
75 | { | 132 | - break; |
76 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 133 | + goto done; |
77 | env->v7m.faultmask[env->v7m.secure] = val & 1; | 134 | case 0x8: /* FRINTN */ |
135 | case 0x9: /* FRINTP */ | ||
136 | case 0xa: /* FRINTM */ | ||
137 | case 0xb: /* FRINTZ */ | ||
138 | case 0xc: /* FRINTA */ | ||
139 | - { | ||
140 | - TCGv_i32 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(opcode & 7)); | ||
141 | - | ||
142 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
143 | - gen_helper_rintd(tcg_res, tcg_op, fpst); | ||
144 | - | ||
145 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
146 | - tcg_temp_free_i32(tcg_rmode); | ||
147 | + rmode = arm_rmode_to_sf(opcode & 7); | ||
148 | + gen_fpst = gen_helper_rintd; | ||
78 | break; | 149 | break; |
79 | case 20: /* CONTROL */ | 150 | - } |
80 | - /* Writing to the SPSEL bit only has an effect if we are in | 151 | case 0xe: /* FRINTX */ |
81 | + /* | 152 | - gen_helper_rintd_exact(tcg_res, tcg_op, fpst); |
82 | + * Writing to the SPSEL bit only has an effect if we are in | 153 | + gen_fpst = gen_helper_rintd_exact; |
83 | * thread mode; other bits can be updated by any privileged code. | 154 | break; |
84 | * write_v7m_control_spsel() deals with updating the SPSEL bit in | 155 | case 0xf: /* FRINTI */ |
85 | * env->v7m.control, so we only need update the others. | 156 | - gen_helper_rintd(tcg_res, tcg_op, fpst); |
86 | * For v7M, we must just ignore explicit writes to SPSEL in handler | 157 | + gen_fpst = gen_helper_rintd; |
87 | * mode; for v8M the write is permitted but will have no effect. | ||
88 | + * All these bits are writes-ignored from non-privileged code, | ||
89 | + * except for SFPA. | ||
90 | */ | ||
91 | - if (arm_feature(env, ARM_FEATURE_V8) || | ||
92 | - !arm_v7m_is_handler_mode(env)) { | ||
93 | + if (cur_el > 0 && (arm_feature(env, ARM_FEATURE_V8) || | ||
94 | + !arm_v7m_is_handler_mode(env))) { | ||
95 | write_v7m_control_spsel(env, (val & R_V7M_CONTROL_SPSEL_MASK) != 0); | ||
96 | } | ||
97 | - if (arm_feature(env, ARM_FEATURE_M_MAIN)) { | ||
98 | + if (cur_el > 0 && arm_feature(env, ARM_FEATURE_M_MAIN)) { | ||
99 | env->v7m.control[env->v7m.secure] &= ~R_V7M_CONTROL_NPRIV_MASK; | ||
100 | env->v7m.control[env->v7m.secure] |= val & R_V7M_CONTROL_NPRIV_MASK; | ||
101 | } | ||
102 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
103 | + /* | ||
104 | + * SFPA is RAZ/WI from NS or if no FPU. | ||
105 | + * FPCA is RO if NSACR.CP10 == 0, RES0 if the FPU is not present. | ||
106 | + * Both are stored in the S bank. | ||
107 | + */ | ||
108 | + if (env->v7m.secure) { | ||
109 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
110 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_SFPA_MASK; | ||
111 | + } | ||
112 | + if (cur_el > 0 && | ||
113 | + (env->v7m.secure || !arm_feature(env, ARM_FEATURE_M_SECURITY) || | ||
114 | + extract32(env->v7m.nsacr, 10, 1))) { | ||
115 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
116 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK; | ||
117 | + } | ||
118 | + } | ||
119 | break; | 158 | break; |
120 | default: | 159 | default: |
121 | bad_reg: | 160 | - abort(); |
161 | + g_assert_not_reached(); | ||
162 | } | ||
163 | |||
164 | - write_fp_dreg(s, rd, tcg_res); | ||
165 | - | ||
166 | + fpst = get_fpstatus_ptr(false); | ||
167 | + if (rmode >= 0) { | ||
168 | + TCGv_i32 tcg_rmode = tcg_const_i32(rmode); | ||
169 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
170 | + gen_fpst(tcg_res, tcg_op, fpst); | ||
171 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
172 | + tcg_temp_free_i32(tcg_rmode); | ||
173 | + } else { | ||
174 | + gen_fpst(tcg_res, tcg_op, fpst); | ||
175 | + } | ||
176 | tcg_temp_free_ptr(fpst); | ||
177 | + | ||
178 | + done: | ||
179 | + write_fp_dreg(s, rd, tcg_res); | ||
180 | tcg_temp_free_i64(tcg_op); | ||
181 | tcg_temp_free_i64(tcg_res); | ||
182 | } | ||
122 | -- | 183 | -- |
123 | 2.20.1 | 184 | 2.20.1 |
124 | 185 | ||
125 | 186 | diff view generated by jsdifflib |
1 | In the v7M architecture, if an exception is generated in the process | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | of doing the lazy stacking of FP registers, the handling of | ||
3 | possible escalation to HardFault is treated differently to the normal | ||
4 | approach: it works based on the saved information about exception | ||
5 | readiness that was stored in the FPCCR when the stack frame was | ||
6 | created. Provide a new function armv7m_nvic_set_pending_lazyfp() | ||
7 | which pends exceptions during lazy stacking, and implements | ||
8 | this logic. | ||
9 | 2 | ||
10 | This corresponds to the pseudocode TakePreserveFPException(). | 3 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> |
11 | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
5 | Message-id: 20190301200501.16533-11-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20190416125744.27770-22-peter.maydell@linaro.org | ||
15 | --- | 8 | --- |
16 | target/arm/cpu.h | 12 ++++++ | 9 | target/arm/cpu.h | 5 ++ |
17 | hw/intc/armv7m_nvic.c | 96 +++++++++++++++++++++++++++++++++++++++++++ | 10 | target/arm/helper.h | 5 ++ |
18 | 2 files changed, 108 insertions(+) | 11 | target/arm/cpu64.c | 1 + |
12 | target/arm/translate-a64.c | 71 ++++++++++++++++++++++++++-- | ||
13 | target/arm/vfp_helper.c | 96 ++++++++++++++++++++++++++++++++++++++ | ||
14 | 5 files changed, 173 insertions(+), 5 deletions(-) | ||
19 | 15 | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
21 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.h | 18 | --- a/target/arm/cpu.h |
23 | +++ b/target/arm/cpu.h | 19 | +++ b/target/arm/cpu.h |
24 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 20 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_predinv(const ARMISARegisters *id) |
25 | * a different exception). | 21 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, SPECRES) != 0; |
26 | */ | ||
27 | void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | ||
28 | +/** | ||
29 | + * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending | ||
30 | + * @opaque: the NVIC | ||
31 | + * @irq: the exception number to mark pending | ||
32 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
33 | + * version of a banked exception, true for the secure version of a banked | ||
34 | + * exception. | ||
35 | + * | ||
36 | + * Similar to armv7m_nvic_set_pending(), but specifically for exceptions | ||
37 | + * generated in the course of lazy stacking of FP registers. | ||
38 | + */ | ||
39 | +void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure); | ||
40 | /** | ||
41 | * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
42 | * exception, and whether it targets Secure state | ||
43 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/intc/armv7m_nvic.c | ||
46 | +++ b/hw/intc/armv7m_nvic.c | ||
47 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | ||
48 | do_armv7m_nvic_set_pending(opaque, irq, secure, true); | ||
49 | } | 22 | } |
50 | 23 | ||
51 | +void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) | 24 | +static inline bool isar_feature_aa64_frint(const ARMISARegisters *id) |
52 | +{ | 25 | +{ |
53 | + /* | 26 | + return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, FRINTTS) != 0; |
54 | + * Pend an exception during lazy FP stacking. This differs | 27 | +} |
55 | + * from the usual exception pending because the logic for | 28 | + |
56 | + * whether we should escalate depends on the saved context | 29 | static inline bool isar_feature_aa64_fp16(const ARMISARegisters *id) |
57 | + * in the FPCCR register, not on the current state of the CPU/NVIC. | 30 | { |
58 | + */ | 31 | /* We always set the AdvSIMD and FP fields identically wrt FP16. */ |
59 | + NVICState *s = (NVICState *)opaque; | 32 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
60 | + bool banked = exc_is_banked(irq); | 33 | index XXXXXXX..XXXXXXX 100644 |
61 | + VecInfo *vec; | 34 | --- a/target/arm/helper.h |
62 | + bool targets_secure; | 35 | +++ b/target/arm/helper.h |
63 | + bool escalate = false; | 36 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fmlal_idx_a32, TCG_CALL_NO_RWG, |
64 | + /* | 37 | DEF_HELPER_FLAGS_5(gvec_fmlal_idx_a64, TCG_CALL_NO_RWG, |
65 | + * We will only look at bits in fpccr if this is a banked exception | 38 | void, ptr, ptr, ptr, ptr, i32) |
66 | + * (in which case 'secure' tells us whether it is the S or NS version). | 39 | |
67 | + * All the bits for the non-banked exceptions are in fpccr_s. | 40 | +DEF_HELPER_FLAGS_2(frint32_s, TCG_CALL_NO_RWG, f32, f32, ptr) |
68 | + */ | 41 | +DEF_HELPER_FLAGS_2(frint64_s, TCG_CALL_NO_RWG, f32, f32, ptr) |
69 | + uint32_t fpccr_s = s->cpu->env.v7m.fpccr[M_REG_S]; | 42 | +DEF_HELPER_FLAGS_2(frint32_d, TCG_CALL_NO_RWG, f64, f64, ptr) |
70 | + uint32_t fpccr = s->cpu->env.v7m.fpccr[secure]; | 43 | +DEF_HELPER_FLAGS_2(frint64_d, TCG_CALL_NO_RWG, f64, f64, ptr) |
71 | + | 44 | + |
72 | + assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | 45 | #ifdef TARGET_AARCH64 |
73 | + assert(!secure || banked); | 46 | #include "helper-a64.h" |
74 | + | 47 | #include "helper-sve.h" |
75 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | 48 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
76 | + | 49 | index XXXXXXX..XXXXXXX 100644 |
77 | + targets_secure = banked ? secure : exc_targets_secure(s, irq); | 50 | --- a/target/arm/cpu64.c |
78 | + | 51 | +++ b/target/arm/cpu64.c |
79 | + switch (irq) { | 52 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
80 | + case ARMV7M_EXCP_DEBUG: | 53 | t = FIELD_DP64(t, ID_AA64ISAR1, GPI, 0); |
81 | + if (!(fpccr_s & R_V7M_FPCCR_MONRDY_MASK)) { | 54 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); |
82 | + /* Ignore DebugMonitor exception */ | 55 | t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); |
56 | + t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); | ||
57 | cpu->isar.id_aa64isar1 = t; | ||
58 | |||
59 | t = cpu->isar.id_aa64pfr0; | ||
60 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/translate-a64.c | ||
63 | +++ b/target/arm/translate-a64.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
65 | case 0xf: /* FRINTI */ | ||
66 | gen_fpst = gen_helper_rints; | ||
67 | break; | ||
68 | + case 0x10: /* FRINT32Z */ | ||
69 | + rmode = float_round_to_zero; | ||
70 | + gen_fpst = gen_helper_frint32_s; | ||
71 | + break; | ||
72 | + case 0x11: /* FRINT32X */ | ||
73 | + gen_fpst = gen_helper_frint32_s; | ||
74 | + break; | ||
75 | + case 0x12: /* FRINT64Z */ | ||
76 | + rmode = float_round_to_zero; | ||
77 | + gen_fpst = gen_helper_frint64_s; | ||
78 | + break; | ||
79 | + case 0x13: /* FRINT64X */ | ||
80 | + gen_fpst = gen_helper_frint64_s; | ||
81 | + break; | ||
82 | default: | ||
83 | g_assert_not_reached(); | ||
84 | } | ||
85 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
86 | case 0xf: /* FRINTI */ | ||
87 | gen_fpst = gen_helper_rintd; | ||
88 | break; | ||
89 | + case 0x10: /* FRINT32Z */ | ||
90 | + rmode = float_round_to_zero; | ||
91 | + gen_fpst = gen_helper_frint32_d; | ||
92 | + break; | ||
93 | + case 0x11: /* FRINT32X */ | ||
94 | + gen_fpst = gen_helper_frint32_d; | ||
95 | + break; | ||
96 | + case 0x12: /* FRINT64Z */ | ||
97 | + rmode = float_round_to_zero; | ||
98 | + gen_fpst = gen_helper_frint64_d; | ||
99 | + break; | ||
100 | + case 0x13: /* FRINT64X */ | ||
101 | + gen_fpst = gen_helper_frint64_d; | ||
102 | + break; | ||
103 | default: | ||
104 | g_assert_not_reached(); | ||
105 | } | ||
106 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
107 | handle_fp_fcvt(s, opcode, rd, rn, dtype, type); | ||
108 | break; | ||
109 | } | ||
110 | + | ||
111 | + case 0x10 ... 0x13: /* FRINT{32,64}{X,Z} */ | ||
112 | + if (type > 1 || !dc_isar_feature(aa64_frint, s)) { | ||
113 | + unallocated_encoding(s); | ||
83 | + return; | 114 | + return; |
84 | + } | 115 | + } |
85 | + break; | 116 | + /* fall through */ |
86 | + case ARMV7M_EXCP_MEM: | 117 | case 0x0 ... 0x3: |
87 | + escalate = !(fpccr & R_V7M_FPCCR_MMRDY_MASK); | 118 | case 0x8 ... 0xc: |
88 | + break; | 119 | case 0xe ... 0xf: |
89 | + case ARMV7M_EXCP_USAGE: | 120 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) |
90 | + escalate = !(fpccr & R_V7M_FPCCR_UFRDY_MASK); | 121 | if (!fp_access_check(s)) { |
91 | + break; | 122 | return; |
92 | + case ARMV7M_EXCP_BUS: | 123 | } |
93 | + escalate = !(fpccr_s & R_V7M_FPCCR_BFRDY_MASK); | 124 | - |
94 | + break; | 125 | handle_fp_1src_single(s, opcode, rd, rn); |
95 | + case ARMV7M_EXCP_SECURE: | 126 | break; |
96 | + escalate = !(fpccr_s & R_V7M_FPCCR_SFRDY_MASK); | 127 | case 1: |
97 | + break; | 128 | if (!fp_access_check(s)) { |
98 | + default: | 129 | return; |
99 | + g_assert_not_reached(); | 130 | } |
100 | + } | 131 | - |
101 | + | 132 | handle_fp_1src_double(s, opcode, rd, rn); |
102 | + if (escalate) { | 133 | break; |
103 | + /* | 134 | case 3: |
104 | + * Escalate to HardFault: faults that initially targeted Secure | 135 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) |
105 | + * continue to do so, even if HF normally targets NonSecure. | 136 | if (!fp_access_check(s)) { |
106 | + */ | 137 | return; |
107 | + irq = ARMV7M_EXCP_HARD; | 138 | } |
108 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && | 139 | - |
109 | + (targets_secure || | 140 | handle_fp_1src_half(s, opcode, rd, rn); |
110 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK))) { | 141 | break; |
111 | + vec = &s->sec_vectors[irq]; | 142 | default: |
112 | + } else { | 143 | unallocated_encoding(s); |
113 | + vec = &s->vectors[irq]; | 144 | } |
145 | break; | ||
146 | + | ||
147 | default: | ||
148 | unallocated_encoding(s); | ||
149 | break; | ||
150 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_64(DisasContext *s, int opcode, bool u, | ||
151 | case 0x59: /* FRINTX */ | ||
152 | gen_helper_rintd_exact(tcg_rd, tcg_rn, tcg_fpstatus); | ||
153 | break; | ||
154 | + case 0x1e: /* FRINT32Z */ | ||
155 | + case 0x5e: /* FRINT32X */ | ||
156 | + gen_helper_frint32_d(tcg_rd, tcg_rn, tcg_fpstatus); | ||
157 | + break; | ||
158 | + case 0x1f: /* FRINT64Z */ | ||
159 | + case 0x5f: /* FRINT64X */ | ||
160 | + gen_helper_frint64_d(tcg_rd, tcg_rn, tcg_fpstatus); | ||
161 | + break; | ||
162 | default: | ||
163 | g_assert_not_reached(); | ||
164 | } | ||
165 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
166 | } | ||
167 | break; | ||
168 | case 0xc ... 0xf: | ||
169 | - case 0x16 ... 0x1d: | ||
170 | - case 0x1f: | ||
171 | + case 0x16 ... 0x1f: | ||
172 | { | ||
173 | /* Floating point: U, size[1] and opcode indicate operation; | ||
174 | * size[0] indicates single or double precision. | ||
175 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
176 | } | ||
177 | need_fpstatus = true; | ||
178 | break; | ||
179 | + case 0x1e: /* FRINT32Z */ | ||
180 | + case 0x1f: /* FRINT64Z */ | ||
181 | + need_rmode = true; | ||
182 | + rmode = FPROUNDING_ZERO; | ||
183 | + /* fall through */ | ||
184 | + case 0x5e: /* FRINT32X */ | ||
185 | + case 0x5f: /* FRINT64X */ | ||
186 | + need_fpstatus = true; | ||
187 | + if ((size == 3 && !is_q) || !dc_isar_feature(aa64_frint, s)) { | ||
188 | + unallocated_encoding(s); | ||
189 | + return; | ||
190 | + } | ||
191 | + break; | ||
192 | default: | ||
193 | unallocated_encoding(s); | ||
194 | return; | ||
195 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
196 | case 0x7c: /* URSQRTE */ | ||
197 | gen_helper_rsqrte_u32(tcg_res, tcg_op, tcg_fpstatus); | ||
198 | break; | ||
199 | + case 0x1e: /* FRINT32Z */ | ||
200 | + case 0x5e: /* FRINT32X */ | ||
201 | + gen_helper_frint32_s(tcg_res, tcg_op, tcg_fpstatus); | ||
202 | + break; | ||
203 | + case 0x1f: /* FRINT64Z */ | ||
204 | + case 0x5f: /* FRINT64X */ | ||
205 | + gen_helper_frint64_s(tcg_res, tcg_op, tcg_fpstatus); | ||
206 | + break; | ||
207 | default: | ||
208 | g_assert_not_reached(); | ||
209 | } | ||
210 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
211 | index XXXXXXX..XXXXXXX 100644 | ||
212 | --- a/target/arm/vfp_helper.c | ||
213 | +++ b/target/arm/vfp_helper.c | ||
214 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vjcvt)(float64 value, CPUARMState *env) | ||
215 | |||
216 | return result; | ||
217 | } | ||
218 | + | ||
219 | +/* Round a float32 to an integer that fits in int32_t or int64_t. */ | ||
220 | +static float32 frint_s(float32 f, float_status *fpst, int intsize) | ||
221 | +{ | ||
222 | + int old_flags = get_float_exception_flags(fpst); | ||
223 | + uint32_t exp = extract32(f, 23, 8); | ||
224 | + | ||
225 | + if (unlikely(exp == 0xff)) { | ||
226 | + /* NaN or Inf. */ | ||
227 | + goto overflow; | ||
228 | + } | ||
229 | + | ||
230 | + /* Round and re-extract the exponent. */ | ||
231 | + f = float32_round_to_int(f, fpst); | ||
232 | + exp = extract32(f, 23, 8); | ||
233 | + | ||
234 | + /* Validate the range of the result. */ | ||
235 | + if (exp < 126 + intsize) { | ||
236 | + /* abs(F) <= INT{N}_MAX */ | ||
237 | + return f; | ||
238 | + } | ||
239 | + if (exp == 126 + intsize) { | ||
240 | + uint32_t sign = extract32(f, 31, 1); | ||
241 | + uint32_t frac = extract32(f, 0, 23); | ||
242 | + if (sign && frac == 0) { | ||
243 | + /* F == INT{N}_MIN */ | ||
244 | + return f; | ||
114 | + } | 245 | + } |
115 | + } | 246 | + } |
116 | + | 247 | + |
117 | + if (!vec->enabled || | 248 | + overflow: |
118 | + nvic_exec_prio(s) <= exc_group_prio(s, vec->prio, secure)) { | 249 | + /* |
119 | + if (!(fpccr_s & R_V7M_FPCCR_HFRDY_MASK)) { | 250 | + * Raise Invalid and return INT{N}_MIN as a float. Revert any |
120 | + /* | 251 | + * inexact exception float32_round_to_int may have raised. |
121 | + * We want to escalate to HardFault but the context the | 252 | + */ |
122 | + * FP state belongs to prevents the exception pre-empting. | 253 | + set_float_exception_flags(old_flags | float_flag_invalid, fpst); |
123 | + */ | 254 | + return (0x100u + 126u + intsize) << 23; |
124 | + cpu_abort(&s->cpu->parent_obj, | 255 | +} |
125 | + "Lockup: can't escalate to HardFault during " | 256 | + |
126 | + "lazy FP register stacking\n"); | 257 | +float32 HELPER(frint32_s)(float32 f, void *fpst) |
258 | +{ | ||
259 | + return frint_s(f, fpst, 32); | ||
260 | +} | ||
261 | + | ||
262 | +float32 HELPER(frint64_s)(float32 f, void *fpst) | ||
263 | +{ | ||
264 | + return frint_s(f, fpst, 64); | ||
265 | +} | ||
266 | + | ||
267 | +/* Round a float64 to an integer that fits in int32_t or int64_t. */ | ||
268 | +static float64 frint_d(float64 f, float_status *fpst, int intsize) | ||
269 | +{ | ||
270 | + int old_flags = get_float_exception_flags(fpst); | ||
271 | + uint32_t exp = extract64(f, 52, 11); | ||
272 | + | ||
273 | + if (unlikely(exp == 0x7ff)) { | ||
274 | + /* NaN or Inf. */ | ||
275 | + goto overflow; | ||
276 | + } | ||
277 | + | ||
278 | + /* Round and re-extract the exponent. */ | ||
279 | + f = float64_round_to_int(f, fpst); | ||
280 | + exp = extract64(f, 52, 11); | ||
281 | + | ||
282 | + /* Validate the range of the result. */ | ||
283 | + if (exp < 1022 + intsize) { | ||
284 | + /* abs(F) <= INT{N}_MAX */ | ||
285 | + return f; | ||
286 | + } | ||
287 | + if (exp == 1022 + intsize) { | ||
288 | + uint64_t sign = extract64(f, 63, 1); | ||
289 | + uint64_t frac = extract64(f, 0, 52); | ||
290 | + if (sign && frac == 0) { | ||
291 | + /* F == INT{N}_MIN */ | ||
292 | + return f; | ||
127 | + } | 293 | + } |
128 | + } | 294 | + } |
129 | + | 295 | + |
130 | + if (escalate) { | 296 | + overflow: |
131 | + s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | 297 | + /* |
132 | + } | 298 | + * Raise Invalid and return INT{N}_MIN as a float. Revert any |
133 | + if (!vec->pending) { | 299 | + * inexact exception float64_round_to_int may have raised. |
134 | + vec->pending = 1; | 300 | + */ |
135 | + /* | 301 | + set_float_exception_flags(old_flags | float_flag_invalid, fpst); |
136 | + * We do not call nvic_irq_update(), because we know our caller | 302 | + return (uint64_t)(0x800 + 1022 + intsize) << 52; |
137 | + * is going to handle causing us to take the exception by | 303 | +} |
138 | + * raising EXCP_LAZYFP, so raising the IRQ line would be | 304 | + |
139 | + * pointless extra work. We just need to recompute the | 305 | +float64 HELPER(frint32_d)(float64 f, void *fpst) |
140 | + * priorities so that armv7m_nvic_can_take_pending_exception() | 306 | +{ |
141 | + * returns the right answer. | 307 | + return frint_d(f, fpst, 32); |
142 | + */ | 308 | +} |
143 | + nvic_recompute_state(s); | 309 | + |
144 | + } | 310 | +float64 HELPER(frint64_d)(float64 f, void *fpst) |
145 | +} | 311 | +{ |
146 | + | 312 | + return frint_d(f, fpst, 64); |
147 | /* Make pending IRQ active. */ | 313 | +} |
148 | void armv7m_nvic_acknowledge_irq(void *opaque) | ||
149 | { | ||
150 | -- | 314 | -- |
151 | 2.20.1 | 315 | 2.20.1 |
152 | 316 | ||
153 | 317 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Shameer Kolothum <shameerali.kolothum.thodi@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Suggested-by: Markus Armbruster <armbru@redhat.com> | 3 | We introduce an helper to create a memory node. |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | |
5 | Message-id: 20190412165416.7977-3-philmd@redhat.com | 5 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Shameer Kolothum <shameerali.kolothum.thodi@huawei.com> |
7 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190304101339.25970-2-eric.auger@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 11 | --- |
9 | hw/arm/nseries.c | 3 ++- | 12 | hw/arm/boot.c | 54 ++++++++++++++++++++++++++++++++------------------- |
10 | 1 file changed, 2 insertions(+), 1 deletion(-) | 13 | 1 file changed, 34 insertions(+), 20 deletions(-) |
11 | 14 | ||
12 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | 15 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c |
13 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/nseries.c | 17 | --- a/hw/arm/boot.c |
15 | +++ b/hw/arm/nseries.c | 18 | +++ b/hw/arm/boot.c |
16 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args_old(const struct arm_boot_info *info, |
17 | #include "hw/boards.h" | 20 | } |
18 | #include "hw/i2c/i2c.h" | ||
19 | #include "hw/devices.h" | ||
20 | +#include "hw/misc/tmp105.h" | ||
21 | #include "hw/block/flash.h" | ||
22 | #include "hw/hw.h" | ||
23 | #include "hw/bt.h" | ||
24 | @@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s) | ||
25 | qemu_register_powerdown_notifier(&n8x0_system_powerdown_notifier); | ||
26 | |||
27 | /* Attach a TMP105 PM chip (A0 wired to ground) */ | ||
28 | - dev = i2c_create_slave(i2c, "tmp105", N8X0_TMP105_ADDR); | ||
29 | + dev = i2c_create_slave(i2c, TYPE_TMP105, N8X0_TMP105_ADDR); | ||
30 | qdev_connect_gpio_out(dev, 0, tmp_irq); | ||
31 | } | 21 | } |
32 | 22 | ||
23 | +static int fdt_add_memory_node(void *fdt, uint32_t acells, hwaddr mem_base, | ||
24 | + uint32_t scells, hwaddr mem_len, | ||
25 | + int numa_node_id) | ||
26 | +{ | ||
27 | + char *nodename; | ||
28 | + int ret; | ||
29 | + | ||
30 | + nodename = g_strdup_printf("/memory@%" PRIx64, mem_base); | ||
31 | + qemu_fdt_add_subnode(fdt, nodename); | ||
32 | + qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); | ||
33 | + ret = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", acells, mem_base, | ||
34 | + scells, mem_len); | ||
35 | + if (ret < 0) { | ||
36 | + goto out; | ||
37 | + } | ||
38 | + | ||
39 | + /* only set the NUMA ID if it is specified */ | ||
40 | + if (numa_node_id >= 0) { | ||
41 | + ret = qemu_fdt_setprop_cell(fdt, nodename, | ||
42 | + "numa-node-id", numa_node_id); | ||
43 | + } | ||
44 | +out: | ||
45 | + g_free(nodename); | ||
46 | + return ret; | ||
47 | +} | ||
48 | + | ||
49 | static void fdt_add_psci_node(void *fdt) | ||
50 | { | ||
51 | uint32_t cpu_suspend_fn; | ||
52 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
53 | void *fdt = NULL; | ||
54 | int size, rc, n = 0; | ||
55 | uint32_t acells, scells; | ||
56 | - char *nodename; | ||
57 | unsigned int i; | ||
58 | hwaddr mem_base, mem_len; | ||
59 | char **node_path; | ||
60 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
61 | mem_base = binfo->loader_start; | ||
62 | for (i = 0; i < nb_numa_nodes; i++) { | ||
63 | mem_len = numa_info[i].node_mem; | ||
64 | - nodename = g_strdup_printf("/memory@%" PRIx64, mem_base); | ||
65 | - qemu_fdt_add_subnode(fdt, nodename); | ||
66 | - qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); | ||
67 | - rc = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", | ||
68 | - acells, mem_base, | ||
69 | - scells, mem_len); | ||
70 | + rc = fdt_add_memory_node(fdt, acells, mem_base, | ||
71 | + scells, mem_len, i); | ||
72 | if (rc < 0) { | ||
73 | - fprintf(stderr, "couldn't set %s/reg for node %d\n", nodename, | ||
74 | - i); | ||
75 | + fprintf(stderr, "couldn't add /memory@%"PRIx64" node\n", | ||
76 | + mem_base); | ||
77 | goto fail; | ||
78 | } | ||
79 | |||
80 | - qemu_fdt_setprop_cell(fdt, nodename, "numa-node-id", i); | ||
81 | mem_base += mem_len; | ||
82 | - g_free(nodename); | ||
83 | } | ||
84 | } else { | ||
85 | - nodename = g_strdup_printf("/memory@%" PRIx64, binfo->loader_start); | ||
86 | - qemu_fdt_add_subnode(fdt, nodename); | ||
87 | - qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); | ||
88 | - | ||
89 | - rc = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", | ||
90 | - acells, binfo->loader_start, | ||
91 | - scells, binfo->ram_size); | ||
92 | + rc = fdt_add_memory_node(fdt, acells, binfo->loader_start, | ||
93 | + scells, binfo->ram_size, -1); | ||
94 | if (rc < 0) { | ||
95 | - fprintf(stderr, "couldn't set %s reg\n", nodename); | ||
96 | + fprintf(stderr, "couldn't add /memory@%"PRIx64" node\n", | ||
97 | + binfo->loader_start); | ||
98 | goto fail; | ||
99 | } | ||
100 | - g_free(nodename); | ||
101 | } | ||
102 | |||
103 | rc = fdt_path_offset(fdt, "/chosen"); | ||
33 | -- | 104 | -- |
34 | 2.20.1 | 105 | 2.20.1 |
35 | 106 | ||
36 | 107 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This commit finally deletes "hw/devices.h". | 3 | In preparation for a split of the memory map into a static |
4 | part and a dynamic part floating after the RAM, let's rename the | ||
5 | regions located after the RAM | ||
4 | 6 | ||
5 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 7 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20190412165416.7977-13-philmd@redhat.com | 9 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> |
10 | Message-id: 20190304101339.25970-3-eric.auger@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | include/hw/devices.h | 11 ----------- | 13 | include/hw/arm/virt.h | 8 ++++---- |
11 | include/hw/net/smc91c111.h | 19 +++++++++++++++++++ | 14 | hw/arm/virt-acpi-build.c | 10 ++++++---- |
12 | hw/arm/gumstix.c | 2 +- | 15 | hw/arm/virt.c | 33 ++++++++++++++++++--------------- |
13 | hw/arm/integratorcp.c | 2 +- | 16 | 3 files changed, 28 insertions(+), 23 deletions(-) |
14 | hw/arm/mainstone.c | 2 +- | ||
15 | hw/arm/realview.c | 2 +- | ||
16 | hw/arm/versatilepb.c | 2 +- | ||
17 | hw/net/smc91c111.c | 2 +- | ||
18 | 8 files changed, 25 insertions(+), 17 deletions(-) | ||
19 | delete mode 100644 include/hw/devices.h | ||
20 | create mode 100644 include/hw/net/smc91c111.h | ||
21 | 17 | ||
22 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 18 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
23 | deleted file mode 100644 | ||
24 | index XXXXXXX..XXXXXXX | ||
25 | --- a/include/hw/devices.h | ||
26 | +++ /dev/null | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | -#ifndef QEMU_DEVICES_H | ||
29 | -#define QEMU_DEVICES_H | ||
30 | - | ||
31 | -/* Devices that have nowhere better to go. */ | ||
32 | - | ||
33 | -#include "hw/hw.h" | ||
34 | - | ||
35 | -/* smc91c111.c */ | ||
36 | -void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
37 | - | ||
38 | -#endif | ||
39 | diff --git a/include/hw/net/smc91c111.h b/include/hw/net/smc91c111.h | ||
40 | new file mode 100644 | ||
41 | index XXXXXXX..XXXXXXX | ||
42 | --- /dev/null | ||
43 | +++ b/include/hw/net/smc91c111.h | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | +/* | ||
46 | + * SMSC 91C111 Ethernet interface emulation | ||
47 | + * | ||
48 | + * Copyright (c) 2005 CodeSourcery, LLC. | ||
49 | + * Written by Paul Brook | ||
50 | + * | ||
51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
52 | + * See the COPYING file in the top-level directory. | ||
53 | + */ | ||
54 | + | ||
55 | +#ifndef HW_NET_SMC91C111_H | ||
56 | +#define HW_NET_SMC91C111_H | ||
57 | + | ||
58 | +#include "hw/irq.h" | ||
59 | +#include "net/net.h" | ||
60 | + | ||
61 | +void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
62 | + | ||
63 | +#endif | ||
64 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
66 | --- a/hw/arm/gumstix.c | 20 | --- a/include/hw/arm/virt.h |
67 | +++ b/hw/arm/gumstix.c | 21 | +++ b/include/hw/arm/virt.h |
68 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ enum { |
69 | #include "hw/arm/pxa.h" | 23 | VIRT_GIC_VCPU, |
70 | #include "net/net.h" | 24 | VIRT_GIC_ITS, |
71 | #include "hw/block/flash.h" | 25 | VIRT_GIC_REDIST, |
72 | -#include "hw/devices.h" | 26 | - VIRT_GIC_REDIST2, |
73 | +#include "hw/net/smc91c111.h" | 27 | + VIRT_HIGH_GIC_REDIST2, |
74 | #include "hw/boards.h" | 28 | VIRT_SMMU, |
75 | #include "exec/address-spaces.h" | 29 | VIRT_UART, |
76 | #include "sysemu/qtest.h" | 30 | VIRT_MMIO, |
77 | diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c | 31 | @@ -XXX,XX +XXX,XX @@ enum { |
32 | VIRT_PCIE_MMIO, | ||
33 | VIRT_PCIE_PIO, | ||
34 | VIRT_PCIE_ECAM, | ||
35 | - VIRT_PCIE_ECAM_HIGH, | ||
36 | + VIRT_HIGH_PCIE_ECAM, | ||
37 | VIRT_PLATFORM_BUS, | ||
38 | - VIRT_PCIE_MMIO_HIGH, | ||
39 | + VIRT_HIGH_PCIE_MMIO, | ||
40 | VIRT_GPIO, | ||
41 | VIRT_SECURE_UART, | ||
42 | VIRT_SECURE_MEM, | ||
43 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
44 | int psci_conduit; | ||
45 | } VirtMachineState; | ||
46 | |||
47 | -#define VIRT_ECAM_ID(high) (high ? VIRT_PCIE_ECAM_HIGH : VIRT_PCIE_ECAM) | ||
48 | +#define VIRT_ECAM_ID(high) (high ? VIRT_HIGH_PCIE_ECAM : VIRT_PCIE_ECAM) | ||
49 | |||
50 | #define TYPE_VIRT_MACHINE MACHINE_TYPE_NAME("virt") | ||
51 | #define VIRT_MACHINE(obj) \ | ||
52 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | 53 | index XXXXXXX..XXXXXXX 100644 |
79 | --- a/hw/arm/integratorcp.c | 54 | --- a/hw/arm/virt-acpi-build.c |
80 | +++ b/hw/arm/integratorcp.c | 55 | +++ b/hw/arm/virt-acpi-build.c |
81 | @@ -XXX,XX +XXX,XX @@ | 56 | @@ -XXX,XX +XXX,XX @@ static void acpi_dsdt_add_pci(Aml *scope, const MemMapEntry *memmap, |
82 | #include "qemu-common.h" | 57 | size_pio)); |
83 | #include "cpu.h" | 58 | |
84 | #include "hw/sysbus.h" | 59 | if (use_highmem) { |
85 | -#include "hw/devices.h" | 60 | - hwaddr base_mmio_high = memmap[VIRT_PCIE_MMIO_HIGH].base; |
86 | #include "hw/boards.h" | 61 | - hwaddr size_mmio_high = memmap[VIRT_PCIE_MMIO_HIGH].size; |
87 | #include "hw/arm/arm.h" | 62 | + hwaddr base_mmio_high = memmap[VIRT_HIGH_PCIE_MMIO].base; |
88 | #include "hw/misc/arm_integrator_debug.h" | 63 | + hwaddr size_mmio_high = memmap[VIRT_HIGH_PCIE_MMIO].size; |
89 | +#include "hw/net/smc91c111.h" | 64 | |
90 | #include "net/net.h" | 65 | aml_append(rbuf, |
91 | #include "exec/address-spaces.h" | 66 | aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED, |
92 | #include "sysemu/sysemu.h" | 67 | @@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
93 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | 68 | gicr = acpi_data_push(table_data, sizeof(*gicr)); |
69 | gicr->type = ACPI_APIC_GENERIC_REDISTRIBUTOR; | ||
70 | gicr->length = sizeof(*gicr); | ||
71 | - gicr->base_address = cpu_to_le64(memmap[VIRT_GIC_REDIST2].base); | ||
72 | - gicr->range_length = cpu_to_le32(memmap[VIRT_GIC_REDIST2].size); | ||
73 | + gicr->base_address = | ||
74 | + cpu_to_le64(memmap[VIRT_HIGH_GIC_REDIST2].base); | ||
75 | + gicr->range_length = | ||
76 | + cpu_to_le32(memmap[VIRT_HIGH_GIC_REDIST2].size); | ||
77 | } | ||
78 | |||
79 | if (its_class_name() && !vmc->no_its) { | ||
80 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | 81 | index XXXXXXX..XXXXXXX 100644 |
95 | --- a/hw/arm/mainstone.c | 82 | --- a/hw/arm/virt.c |
96 | +++ b/hw/arm/mainstone.c | 83 | +++ b/hw/arm/virt.c |
97 | @@ -XXX,XX +XXX,XX @@ | 84 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry a15memmap[] = { |
98 | #include "hw/arm/pxa.h" | 85 | [VIRT_PCIE_ECAM] = { 0x3f000000, 0x01000000 }, |
99 | #include "hw/arm/arm.h" | 86 | [VIRT_MEM] = { 0x40000000, RAMLIMIT_BYTES }, |
100 | #include "net/net.h" | 87 | /* Additional 64 MB redist region (can contain up to 512 redistributors) */ |
101 | -#include "hw/devices.h" | 88 | - [VIRT_GIC_REDIST2] = { 0x4000000000ULL, 0x4000000 }, |
102 | +#include "hw/net/smc91c111.h" | 89 | - [VIRT_PCIE_ECAM_HIGH] = { 0x4010000000ULL, 0x10000000 }, |
103 | #include "hw/boards.h" | 90 | + [VIRT_HIGH_GIC_REDIST2] = { 0x4000000000ULL, 0x4000000 }, |
104 | #include "hw/block/flash.h" | 91 | + [VIRT_HIGH_PCIE_ECAM] = { 0x4010000000ULL, 0x10000000 }, |
105 | #include "hw/sysbus.h" | 92 | /* Second PCIe window, 512GB wide at the 512GB boundary */ |
106 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | 93 | - [VIRT_PCIE_MMIO_HIGH] = { 0x8000000000ULL, 0x8000000000ULL }, |
107 | index XXXXXXX..XXXXXXX 100644 | 94 | + [VIRT_HIGH_PCIE_MMIO] = { 0x8000000000ULL, 0x8000000000ULL }, |
108 | --- a/hw/arm/realview.c | 95 | }; |
109 | +++ b/hw/arm/realview.c | 96 | |
110 | @@ -XXX,XX +XXX,XX @@ | 97 | static const int a15irqmap[] = { |
111 | #include "hw/sysbus.h" | 98 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_gic_node(VirtMachineState *vms) |
112 | #include "hw/arm/arm.h" | 99 | 2, vms->memmap[VIRT_GIC_REDIST].size); |
113 | #include "hw/arm/primecell.h" | 100 | } else { |
114 | -#include "hw/devices.h" | 101 | qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg", |
115 | #include "hw/net/lan9118.h" | 102 | - 2, vms->memmap[VIRT_GIC_DIST].base, |
116 | +#include "hw/net/smc91c111.h" | 103 | - 2, vms->memmap[VIRT_GIC_DIST].size, |
117 | #include "hw/pci/pci.h" | 104 | - 2, vms->memmap[VIRT_GIC_REDIST].base, |
118 | #include "net/net.h" | 105 | - 2, vms->memmap[VIRT_GIC_REDIST].size, |
119 | #include "sysemu/sysemu.h" | 106 | - 2, vms->memmap[VIRT_GIC_REDIST2].base, |
120 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | 107 | - 2, vms->memmap[VIRT_GIC_REDIST2].size); |
121 | index XXXXXXX..XXXXXXX 100644 | 108 | + 2, vms->memmap[VIRT_GIC_DIST].base, |
122 | --- a/hw/arm/versatilepb.c | 109 | + 2, vms->memmap[VIRT_GIC_DIST].size, |
123 | +++ b/hw/arm/versatilepb.c | 110 | + 2, vms->memmap[VIRT_GIC_REDIST].base, |
124 | @@ -XXX,XX +XXX,XX @@ | 111 | + 2, vms->memmap[VIRT_GIC_REDIST].size, |
125 | #include "cpu.h" | 112 | + 2, vms->memmap[VIRT_HIGH_GIC_REDIST2].base, |
126 | #include "hw/sysbus.h" | 113 | + 2, vms->memmap[VIRT_HIGH_GIC_REDIST2].size); |
127 | #include "hw/arm/arm.h" | 114 | } |
128 | -#include "hw/devices.h" | 115 | |
129 | +#include "hw/net/smc91c111.h" | 116 | if (vms->virt) { |
130 | #include "net/net.h" | 117 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms, qemu_irq *pic) |
131 | #include "sysemu/sysemu.h" | 118 | |
132 | #include "hw/pci/pci.h" | 119 | if (nb_redist_regions == 2) { |
133 | diff --git a/hw/net/smc91c111.c b/hw/net/smc91c111.c | 120 | uint32_t redist1_capacity = |
134 | index XXXXXXX..XXXXXXX 100644 | 121 | - vms->memmap[VIRT_GIC_REDIST2].size / GICV3_REDIST_SIZE; |
135 | --- a/hw/net/smc91c111.c | 122 | + vms->memmap[VIRT_HIGH_GIC_REDIST2].size / GICV3_REDIST_SIZE; |
136 | +++ b/hw/net/smc91c111.c | 123 | |
137 | @@ -XXX,XX +XXX,XX @@ | 124 | qdev_prop_set_uint32(gicdev, "redist-region-count[1]", |
138 | #include "qemu/osdep.h" | 125 | MIN(smp_cpus - redist0_count, redist1_capacity)); |
139 | #include "hw/sysbus.h" | 126 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms, qemu_irq *pic) |
140 | #include "net/net.h" | 127 | if (type == 3) { |
141 | -#include "hw/devices.h" | 128 | sysbus_mmio_map(gicbusdev, 1, vms->memmap[VIRT_GIC_REDIST].base); |
142 | +#include "hw/net/smc91c111.h" | 129 | if (nb_redist_regions == 2) { |
143 | #include "qemu/log.h" | 130 | - sysbus_mmio_map(gicbusdev, 2, vms->memmap[VIRT_GIC_REDIST2].base); |
144 | /* For crc32 */ | 131 | + sysbus_mmio_map(gicbusdev, 2, |
145 | #include <zlib.h> | 132 | + vms->memmap[VIRT_HIGH_GIC_REDIST2].base); |
133 | } | ||
134 | } else { | ||
135 | sysbus_mmio_map(gicbusdev, 1, vms->memmap[VIRT_GIC_CPU].base); | ||
136 | @@ -XXX,XX +XXX,XX @@ static void create_pcie(VirtMachineState *vms, qemu_irq *pic) | ||
137 | { | ||
138 | hwaddr base_mmio = vms->memmap[VIRT_PCIE_MMIO].base; | ||
139 | hwaddr size_mmio = vms->memmap[VIRT_PCIE_MMIO].size; | ||
140 | - hwaddr base_mmio_high = vms->memmap[VIRT_PCIE_MMIO_HIGH].base; | ||
141 | - hwaddr size_mmio_high = vms->memmap[VIRT_PCIE_MMIO_HIGH].size; | ||
142 | + hwaddr base_mmio_high = vms->memmap[VIRT_HIGH_PCIE_MMIO].base; | ||
143 | + hwaddr size_mmio_high = vms->memmap[VIRT_HIGH_PCIE_MMIO].size; | ||
144 | hwaddr base_pio = vms->memmap[VIRT_PCIE_PIO].base; | ||
145 | hwaddr size_pio = vms->memmap[VIRT_PCIE_PIO].size; | ||
146 | hwaddr base_ecam, size_ecam; | ||
147 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
148 | * many redistributors we can fit into the memory map. | ||
149 | */ | ||
150 | if (vms->gic_version == 3) { | ||
151 | - virt_max_cpus = vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
152 | - virt_max_cpus += vms->memmap[VIRT_GIC_REDIST2].size / GICV3_REDIST_SIZE; | ||
153 | + virt_max_cpus = | ||
154 | + vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
155 | + virt_max_cpus += | ||
156 | + vms->memmap[VIRT_HIGH_GIC_REDIST2].size / GICV3_REDIST_SIZE; | ||
157 | } else { | ||
158 | virt_max_cpus = GIC_NCPU; | ||
159 | } | ||
146 | -- | 160 | -- |
147 | 2.20.1 | 161 | 2.20.1 |
148 | 162 | ||
149 | 163 | diff view generated by jsdifflib |
1 | Like AArch64, M-profile floating point has no FPEXC enable | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | bit to gate floating point; so always set the VFPEN TB flag. | ||
3 | 2 | ||
4 | M-profile also has CPACR and NSACR similar to A-profile; | 3 | In the prospect to introduce an extended memory map supporting more |
5 | they behave slightly differently: | 4 | RAM, let's split the memory map array into two parts: |
6 | * the CPACR is banked between Secure and Non-Secure | ||
7 | * if the NSACR forces a trap then this is taken to | ||
8 | the Secure state, not the Non-Secure state | ||
9 | 5 | ||
10 | Honour the CPACR and NSACR settings. The NSACR handling | 6 | - the former a15memmap, renamed base_memmap, contains regions below |
11 | requires us to borrow the exception.target_el field | 7 | and including the RAM. MemMapEntries initialized in this array |
12 | (usually meaningless for M profile) to distinguish the | 8 | have a static size and base address. |
13 | NOCP UsageFault taken to Secure state from the more | 9 | - extended_memmap, only initialized with entries located after the |
14 | usual fault taken to the current security state. | 10 | RAM. MemMapEntries initialized in this array only get their size |
11 | initialized. Their base address is dynamically computed depending | ||
12 | on the the top of the RAM, with same alignment as their size. | ||
15 | 13 | ||
14 | Eventually base_memmap entries are copied into the extended_memmap | ||
15 | array. Using two separate arrays however clarifies which entries | ||
16 | are statically allocated and those which are dynamically allocated. | ||
17 | |||
18 | This new split will allow to grow the RAM size without changing the | ||
19 | description of the high IO entries. | ||
20 | |||
21 | We introduce a new virt_set_memmap() helper function which | ||
22 | "freezes" the memory map. We call it in machvirt_init as | ||
23 | memory attributes of the machine are not yet set when | ||
24 | virt_instance_init() gets called. | ||
25 | |||
26 | The memory map is unchanged (the top of the initial RAM still is | ||
27 | 256GiB). Then come the high IO regions with same layout as before. | ||
28 | |||
29 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
30 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
31 | Message-id: 20190304101339.25970-4-eric.auger@redhat.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20190416125744.27770-6-peter.maydell@linaro.org | ||
19 | --- | 33 | --- |
20 | target/arm/helper.c | 55 +++++++++++++++++++++++++++++++++++++++--- | 34 | include/hw/arm/virt.h | 13 +++++++---- |
21 | target/arm/translate.c | 10 ++++++-- | 35 | hw/arm/virt.c | 50 +++++++++++++++++++++++++++++++++++++------ |
22 | 2 files changed, 60 insertions(+), 5 deletions(-) | 36 | 2 files changed, 53 insertions(+), 10 deletions(-) |
23 | 37 | ||
24 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 38 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
25 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/helper.c | 40 | --- a/include/hw/arm/virt.h |
27 | +++ b/target/arm/helper.c | 41 | +++ b/include/hw/arm/virt.h |
28 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | 42 | @@ -XXX,XX +XXX,XX @@ enum { |
29 | return target_el; | 43 | VIRT_GIC_VCPU, |
44 | VIRT_GIC_ITS, | ||
45 | VIRT_GIC_REDIST, | ||
46 | - VIRT_HIGH_GIC_REDIST2, | ||
47 | VIRT_SMMU, | ||
48 | VIRT_UART, | ||
49 | VIRT_MMIO, | ||
50 | @@ -XXX,XX +XXX,XX @@ enum { | ||
51 | VIRT_PCIE_MMIO, | ||
52 | VIRT_PCIE_PIO, | ||
53 | VIRT_PCIE_ECAM, | ||
54 | - VIRT_HIGH_PCIE_ECAM, | ||
55 | VIRT_PLATFORM_BUS, | ||
56 | - VIRT_HIGH_PCIE_MMIO, | ||
57 | VIRT_GPIO, | ||
58 | VIRT_SECURE_UART, | ||
59 | VIRT_SECURE_MEM, | ||
60 | + VIRT_LOWMEMMAP_LAST, | ||
61 | +}; | ||
62 | + | ||
63 | +/* indices of IO regions located after the RAM */ | ||
64 | +enum { | ||
65 | + VIRT_HIGH_GIC_REDIST2 = VIRT_LOWMEMMAP_LAST, | ||
66 | + VIRT_HIGH_PCIE_ECAM, | ||
67 | + VIRT_HIGH_PCIE_MMIO, | ||
68 | }; | ||
69 | |||
70 | typedef enum VirtIOMMUType { | ||
71 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
72 | int32_t gic_version; | ||
73 | VirtIOMMUType iommu; | ||
74 | struct arm_boot_info bootinfo; | ||
75 | - const MemMapEntry *memmap; | ||
76 | + MemMapEntry *memmap; | ||
77 | const int *irqmap; | ||
78 | int smp_cpus; | ||
79 | void *fdt; | ||
80 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/hw/arm/virt.c | ||
83 | +++ b/hw/arm/virt.c | ||
84 | @@ -XXX,XX +XXX,XX @@ | ||
85 | */ | ||
86 | |||
87 | #include "qemu/osdep.h" | ||
88 | +#include "qemu/units.h" | ||
89 | #include "qapi/error.h" | ||
90 | #include "hw/sysbus.h" | ||
91 | #include "hw/arm/arm.h" | ||
92 | @@ -XXX,XX +XXX,XX @@ | ||
93 | * Note that devices should generally be placed at multiples of 0x10000, | ||
94 | * to accommodate guests using 64K pages. | ||
95 | */ | ||
96 | -static const MemMapEntry a15memmap[] = { | ||
97 | +static const MemMapEntry base_memmap[] = { | ||
98 | /* Space up to 0x8000000 is reserved for a boot ROM */ | ||
99 | [VIRT_FLASH] = { 0, 0x08000000 }, | ||
100 | [VIRT_CPUPERIPHS] = { 0x08000000, 0x00020000 }, | ||
101 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry a15memmap[] = { | ||
102 | [VIRT_PCIE_PIO] = { 0x3eff0000, 0x00010000 }, | ||
103 | [VIRT_PCIE_ECAM] = { 0x3f000000, 0x01000000 }, | ||
104 | [VIRT_MEM] = { 0x40000000, RAMLIMIT_BYTES }, | ||
105 | +}; | ||
106 | + | ||
107 | +/* | ||
108 | + * Highmem IO Regions: This memory map is floating, located after the RAM. | ||
109 | + * Each MemMapEntry base (GPA) will be dynamically computed, depending on the | ||
110 | + * top of the RAM, so that its base get the same alignment as the size, | ||
111 | + * ie. a 512GiB entry will be aligned on a 512GiB boundary. If there is | ||
112 | + * less than 256GiB of RAM, the floating area starts at the 256GiB mark. | ||
113 | + * Note the extended_memmap is sized so that it eventually also includes the | ||
114 | + * base_memmap entries (VIRT_HIGH_GIC_REDIST2 index is greater than the last | ||
115 | + * index of base_memmap). | ||
116 | + */ | ||
117 | +static MemMapEntry extended_memmap[] = { | ||
118 | /* Additional 64 MB redist region (can contain up to 512 redistributors) */ | ||
119 | - [VIRT_HIGH_GIC_REDIST2] = { 0x4000000000ULL, 0x4000000 }, | ||
120 | - [VIRT_HIGH_PCIE_ECAM] = { 0x4010000000ULL, 0x10000000 }, | ||
121 | - /* Second PCIe window, 512GB wide at the 512GB boundary */ | ||
122 | - [VIRT_HIGH_PCIE_MMIO] = { 0x8000000000ULL, 0x8000000000ULL }, | ||
123 | + [VIRT_HIGH_GIC_REDIST2] = { 0x0, 64 * MiB }, | ||
124 | + [VIRT_HIGH_PCIE_ECAM] = { 0x0, 256 * MiB }, | ||
125 | + /* Second PCIe window */ | ||
126 | + [VIRT_HIGH_PCIE_MMIO] = { 0x0, 512 * GiB }, | ||
127 | }; | ||
128 | |||
129 | static const int a15irqmap[] = { | ||
130 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | ||
131 | return arm_cpu_mp_affinity(idx, clustersz); | ||
30 | } | 132 | } |
31 | 133 | ||
32 | +/* | 134 | +static void virt_set_memmap(VirtMachineState *vms) |
33 | + * Return true if the v7M CPACR permits access to the FPU for the specified | ||
34 | + * security state and privilege level. | ||
35 | + */ | ||
36 | +static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) | ||
37 | +{ | 135 | +{ |
38 | + switch (extract32(env->v7m.cpacr[is_secure], 20, 2)) { | 136 | + hwaddr base; |
39 | + case 0: | 137 | + int i; |
40 | + case 2: /* UNPREDICTABLE: we treat like 0 */ | 138 | + |
41 | + return false; | 139 | + vms->memmap = extended_memmap; |
42 | + case 1: | 140 | + |
43 | + return is_priv; | 141 | + for (i = 0; i < ARRAY_SIZE(base_memmap); i++) { |
44 | + case 3: | 142 | + vms->memmap[i] = base_memmap[i]; |
45 | + return true; | 143 | + } |
46 | + default: | 144 | + |
47 | + g_assert_not_reached(); | 145 | + base = 256 * GiB; /* Top of the legacy initial RAM region */ |
146 | + | ||
147 | + for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | ||
148 | + hwaddr size = extended_memmap[i].size; | ||
149 | + | ||
150 | + base = ROUND_UP(base, size); | ||
151 | + vms->memmap[i].base = base; | ||
152 | + vms->memmap[i].size = size; | ||
153 | + base += size; | ||
48 | + } | 154 | + } |
49 | +} | 155 | +} |
50 | + | 156 | + |
51 | static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | 157 | static void machvirt_init(MachineState *machine) |
52 | ARMMMUIdx mmu_idx, bool ignfault) | ||
53 | { | 158 | { |
54 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 159 | VirtMachineState *vms = VIRT_MACHINE(machine); |
55 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK; | 160 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
56 | break; | 161 | bool firmware_loaded = bios_name || drive_get(IF_PFLASH, 0, 0); |
57 | case EXCP_NOCP: | 162 | bool aarch64 = true; |
58 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | 163 | |
59 | - env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | 164 | + virt_set_memmap(vms); |
60 | + { | ||
61 | + /* | ||
62 | + * NOCP might be directed to something other than the current | ||
63 | + * security state if this fault is because of NSACR; we indicate | ||
64 | + * the target security state using exception.target_el. | ||
65 | + */ | ||
66 | + int target_secstate; | ||
67 | + | 165 | + |
68 | + if (env->exception.target_el == 3) { | 166 | /* We can probe only here because during property set |
69 | + target_secstate = M_REG_S; | 167 | * KVM is not available yet |
70 | + } else { | ||
71 | + target_secstate = env->v7m.secure; | ||
72 | + } | ||
73 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, target_secstate); | ||
74 | + env->v7m.cfsr[target_secstate] |= R_V7M_CFSR_NOCP_MASK; | ||
75 | break; | ||
76 | + } | ||
77 | case EXCP_INVSTATE: | ||
78 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
79 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK; | ||
80 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
81 | return 0; | ||
82 | } | ||
83 | |||
84 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
85 | + /* CPACR can cause a NOCP UsageFault taken to current security state */ | ||
86 | + if (!v7m_cpacr_pass(env, env->v7m.secure, cur_el != 0)) { | ||
87 | + return 1; | ||
88 | + } | ||
89 | + | ||
90 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && !env->v7m.secure) { | ||
91 | + if (!extract32(env->v7m.nsacr, 10, 1)) { | ||
92 | + /* FP insns cause a NOCP UsageFault taken to Secure */ | ||
93 | + return 3; | ||
94 | + } | ||
95 | + } | ||
96 | + | ||
97 | + return 0; | ||
98 | + } | ||
99 | + | ||
100 | /* The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
101 | * 0, 2 : trap EL0 and EL1/PL1 accesses | ||
102 | * 1 : trap only EL0 accesses | ||
103 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
104 | flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | ||
105 | flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | ||
106 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
107 | - || arm_el_is_aa64(env, 1)) { | ||
108 | + || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
109 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
110 | } | ||
111 | flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar); | ||
112 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/translate.c | ||
115 | +++ b/target/arm/translate.c | ||
116 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
117 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
118 | */ | 168 | */ |
119 | if (s->fp_excp_el) { | 169 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) |
120 | - gen_exception_insn(s, 4, EXCP_UDEF, | 170 | "Valid values are none and smmuv3", |
121 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | 171 | NULL); |
122 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | 172 | |
123 | + gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | 173 | - vms->memmap = a15memmap; |
124 | + s->fp_excp_el); | 174 | vms->irqmap = a15irqmap; |
125 | + } else { | 175 | } |
126 | + gen_exception_insn(s, 4, EXCP_UDEF, | ||
127 | + syn_fp_access_trap(1, 0xe, false), | ||
128 | + s->fp_excp_el); | ||
129 | + } | ||
130 | return 0; | ||
131 | } | ||
132 | 176 | ||
133 | -- | 177 | -- |
134 | 2.20.1 | 178 | 2.20.1 |
135 | 179 | ||
136 | 180 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The SMMUNotifierNode struct is not necessary and brings extra | 3 | On ARM, the kvm_type will be resolved by querying the KVMState. |
4 | complexity so let's remove it. We now directly track the SMMUDevices | 4 | Let's add the MachineState handle to the callback so that we |
5 | which have registered IOMMU MR notifiers. | 5 | can retrieve the KVMState handle. in kvm_init, when the callback |
6 | 6 | is called, the kvm_state variable is not yet set. | |
7 | This is inspired from the same transformation on intel-iommu | ||
8 | done in commit b4a4ba0d68f50f218ee3957b6638dbee32a5eeef | ||
9 | ("intel-iommu: remove IntelIOMMUNotifierNode") | ||
10 | 7 | ||
11 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
12 | Reviewed-by: Peter Xu <peterx@redhat.com> | 9 | Acked-by: David Gibson <david@gibson.dropbear.id.au> |
13 | Message-id: 20190409160219.19026-1-eric.auger@redhat.com | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Message-id: 20190304101339.25970-5-eric.auger@redhat.com | ||
13 | [ppc parts] | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 17 | --- |
16 | include/hw/arm/smmu-common.h | 8 ++------ | 18 | include/hw/boards.h | 5 ++++- |
17 | hw/arm/smmu-common.c | 6 +++--- | 19 | accel/kvm/kvm-all.c | 2 +- |
18 | hw/arm/smmuv3.c | 28 +++++++--------------------- | 20 | hw/ppc/mac_newworld.c | 3 +-- |
19 | 3 files changed, 12 insertions(+), 30 deletions(-) | 21 | hw/ppc/mac_oldworld.c | 2 +- |
22 | hw/ppc/spapr.c | 2 +- | ||
23 | 5 files changed, 8 insertions(+), 6 deletions(-) | ||
20 | 24 | ||
21 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h | 25 | diff --git a/include/hw/boards.h b/include/hw/boards.h |
22 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/arm/smmu-common.h | 27 | --- a/include/hw/boards.h |
24 | +++ b/include/hw/arm/smmu-common.h | 28 | +++ b/include/hw/boards.h |
25 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUDevice { | 29 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
26 | AddressSpace as; | 30 | * should instead use "unimplemented-device" for all memory ranges where |
27 | uint32_t cfg_cache_hits; | 31 | * the guest will attempt to probe for a device that QEMU doesn't |
28 | uint32_t cfg_cache_misses; | 32 | * implement and a stub device is required. |
29 | + QLIST_ENTRY(SMMUDevice) next; | 33 | + * @kvm_type: |
30 | } SMMUDevice; | 34 | + * Return the type of KVM corresponding to the kvm-type string option or |
31 | 35 | + * computed based on other criteria such as the host kernel capabilities. | |
32 | -typedef struct SMMUNotifierNode { | 36 | */ |
33 | - SMMUDevice *sdev; | 37 | struct MachineClass { |
34 | - QLIST_ENTRY(SMMUNotifierNode) next; | 38 | /*< private >*/ |
35 | -} SMMUNotifierNode; | 39 | @@ -XXX,XX +XXX,XX @@ struct MachineClass { |
40 | void (*init)(MachineState *state); | ||
41 | void (*reset)(void); | ||
42 | void (*hot_add_cpu)(const int64_t id, Error **errp); | ||
43 | - int (*kvm_type)(const char *arg); | ||
44 | + int (*kvm_type)(MachineState *machine, const char *arg); | ||
45 | |||
46 | BlockInterfaceType block_default_type; | ||
47 | int units_per_default_bus; | ||
48 | diff --git a/accel/kvm/kvm-all.c b/accel/kvm/kvm-all.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/accel/kvm/kvm-all.c | ||
51 | +++ b/accel/kvm/kvm-all.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static int kvm_init(MachineState *ms) | ||
53 | |||
54 | kvm_type = qemu_opt_get(qemu_get_machine_opts(), "kvm-type"); | ||
55 | if (mc->kvm_type) { | ||
56 | - type = mc->kvm_type(kvm_type); | ||
57 | + type = mc->kvm_type(ms, kvm_type); | ||
58 | } else if (kvm_type) { | ||
59 | ret = -EINVAL; | ||
60 | fprintf(stderr, "Invalid argument kvm-type=%s\n", kvm_type); | ||
61 | diff --git a/hw/ppc/mac_newworld.c b/hw/ppc/mac_newworld.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/ppc/mac_newworld.c | ||
64 | +++ b/hw/ppc/mac_newworld.c | ||
65 | @@ -XXX,XX +XXX,XX @@ static char *core99_fw_dev_path(FWPathProvider *p, BusState *bus, | ||
66 | |||
67 | return NULL; | ||
68 | } | ||
36 | - | 69 | - |
37 | typedef struct SMMUPciBus { | 70 | -static int core99_kvm_type(const char *arg) |
38 | PCIBus *bus; | 71 | +static int core99_kvm_type(MachineState *machine, const char *arg) |
39 | SMMUDevice *pbdev[0]; /* Parent array is sparse, so dynamically alloc */ | 72 | { |
40 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUState { | 73 | /* Always force PR KVM */ |
41 | GHashTable *iotlb; | 74 | return 2; |
42 | SMMUPciBus *smmu_pcibus_by_bus_num[SMMU_PCI_BUS_MAX]; | 75 | diff --git a/hw/ppc/mac_oldworld.c b/hw/ppc/mac_oldworld.c |
43 | PCIBus *pci_bus; | ||
44 | - QLIST_HEAD(, SMMUNotifierNode) notifiers_list; | ||
45 | + QLIST_HEAD(, SMMUDevice) devices_with_notifiers; | ||
46 | uint8_t bus_num; | ||
47 | PCIBus *primary_bus; | ||
48 | } SMMUState; | ||
49 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | 76 | index XXXXXXX..XXXXXXX 100644 |
51 | --- a/hw/arm/smmu-common.c | 77 | --- a/hw/ppc/mac_oldworld.c |
52 | +++ b/hw/arm/smmu-common.c | 78 | +++ b/hw/ppc/mac_oldworld.c |
53 | @@ -XXX,XX +XXX,XX @@ inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) | 79 | @@ -XXX,XX +XXX,XX @@ static char *heathrow_fw_dev_path(FWPathProvider *p, BusState *bus, |
54 | /* Unmap all notifiers of all mr's */ | 80 | return NULL; |
55 | void smmu_inv_notifiers_all(SMMUState *s) | 81 | } |
82 | |||
83 | -static int heathrow_kvm_type(const char *arg) | ||
84 | +static int heathrow_kvm_type(MachineState *machine, const char *arg) | ||
56 | { | 85 | { |
57 | - SMMUNotifierNode *node; | 86 | /* Always force PR KVM */ |
58 | + SMMUDevice *sdev; | 87 | return 2; |
59 | 88 | diff --git a/hw/ppc/spapr.c b/hw/ppc/spapr.c | |
60 | - QLIST_FOREACH(node, &s->notifiers_list, next) { | 89 | index XXXXXXX..XXXXXXX 100644 |
61 | - smmu_inv_notifiers_mr(&node->sdev->iommu); | 90 | --- a/hw/ppc/spapr.c |
62 | + QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { | 91 | +++ b/hw/ppc/spapr.c |
63 | + smmu_inv_notifiers_mr(&sdev->iommu); | 92 | @@ -XXX,XX +XXX,XX @@ static void spapr_machine_init(MachineState *machine) |
64 | } | 93 | } |
65 | } | 94 | } |
66 | 95 | ||
67 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | 96 | -static int spapr_kvm_type(const char *vm_type) |
68 | index XXXXXXX..XXXXXXX 100644 | 97 | +static int spapr_kvm_type(MachineState *machine, const char *vm_type) |
69 | --- a/hw/arm/smmuv3.c | ||
70 | +++ b/hw/arm/smmuv3.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, | ||
72 | /* invalidate an asid/iova tuple in all mr's */ | ||
73 | static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova) | ||
74 | { | 98 | { |
75 | - SMMUNotifierNode *node; | 99 | if (!vm_type) { |
76 | + SMMUDevice *sdev; | 100 | return 0; |
77 | |||
78 | - QLIST_FOREACH(node, &s->notifiers_list, next) { | ||
79 | - IOMMUMemoryRegion *mr = &node->sdev->iommu; | ||
80 | + QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { | ||
81 | + IOMMUMemoryRegion *mr = &sdev->iommu; | ||
82 | IOMMUNotifier *n; | ||
83 | |||
84 | trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova); | ||
85 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, | ||
86 | SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu); | ||
87 | SMMUv3State *s3 = sdev->smmu; | ||
88 | SMMUState *s = &(s3->smmu_state); | ||
89 | - SMMUNotifierNode *node = NULL; | ||
90 | - SMMUNotifierNode *next_node = NULL; | ||
91 | |||
92 | if (new & IOMMU_NOTIFIER_MAP) { | ||
93 | int bus_num = pci_bus_num(sdev->bus); | ||
94 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, | ||
95 | |||
96 | if (old == IOMMU_NOTIFIER_NONE) { | ||
97 | trace_smmuv3_notify_flag_add(iommu->parent_obj.name); | ||
98 | - node = g_malloc0(sizeof(*node)); | ||
99 | - node->sdev = sdev; | ||
100 | - QLIST_INSERT_HEAD(&s->notifiers_list, node, next); | ||
101 | - return; | ||
102 | - } | ||
103 | - | ||
104 | - /* update notifier node with new flags */ | ||
105 | - QLIST_FOREACH_SAFE(node, &s->notifiers_list, next, next_node) { | ||
106 | - if (node->sdev == sdev) { | ||
107 | - if (new == IOMMU_NOTIFIER_NONE) { | ||
108 | - trace_smmuv3_notify_flag_del(iommu->parent_obj.name); | ||
109 | - QLIST_REMOVE(node, next); | ||
110 | - g_free(node); | ||
111 | - } | ||
112 | - return; | ||
113 | - } | ||
114 | + QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next); | ||
115 | + } else if (new == IOMMU_NOTIFIER_NONE) { | ||
116 | + trace_smmuv3_notify_flag_del(iommu->parent_obj.name); | ||
117 | + QLIST_REMOVE(sdev, next); | ||
118 | } | ||
119 | } | ||
120 | |||
121 | -- | 101 | -- |
122 | 2.20.1 | 102 | 2.20.1 |
123 | 103 | ||
124 | 104 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In the stripe8() function we use a variable length array; however | ||
2 | we know that the maximum length required is MAX_NUM_BUSSES. Use | ||
3 | a fixed-length array and an assert instead. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
9 | Reviewed-by: Stefano Garzarella <sgarzare@redhat.com> | ||
10 | Message-id: 20190328152635.2794-1-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/ssi/xilinx_spips.c | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/ssi/xilinx_spips.c | ||
18 | +++ b/hw/ssi/xilinx_spips.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_qspips_reset(DeviceState *d) | ||
20 | |||
21 | static inline void stripe8(uint8_t *x, int num, bool dir) | ||
22 | { | ||
23 | - uint8_t r[num]; | ||
24 | - memset(r, 0, sizeof(uint8_t) * num); | ||
25 | + uint8_t r[MAX_NUM_BUSSES]; | ||
26 | int idx[2] = {0, 0}; | ||
27 | int bit[2] = {0, 7}; | ||
28 | int d = dir; | ||
29 | |||
30 | + assert(num <= MAX_NUM_BUSSES); | ||
31 | + memset(r, 0, sizeof(uint8_t) * num); | ||
32 | + | ||
33 | for (idx[0] = 0; idx[0] < num; ++idx[0]) { | ||
34 | for (bit[0] = 7; bit[0] >= 0; bit[0]--) { | ||
35 | r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0; | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Normally configure identifies the source path by looking | ||
2 | at the location where the configure script itself exists. | ||
3 | We also provide a --source-path option which lets the user | ||
4 | manually override this. | ||
5 | 1 | ||
6 | There isn't really an obvious use case for the --source-path | ||
7 | option, and in commit 927128222b0a91f56c13a in 2017 we | ||
8 | accidentally added some logic that looks at $source_path | ||
9 | before the command line option that overrides it has been | ||
10 | processed. | ||
11 | |||
12 | The fact that nobody complained suggests that there isn't | ||
13 | any use of this option and we aren't testing it either; | ||
14 | remove it. This allows us to move the "make $source_path | ||
15 | absolute" logic up so that there is no window in the script | ||
16 | where $source_path is set but not yet absolute. | ||
17 | |||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | ||
20 | Message-id: 20190318134019.23729-1-peter.maydell@linaro.org | ||
21 | --- | ||
22 | configure | 10 ++-------- | ||
23 | 1 file changed, 2 insertions(+), 8 deletions(-) | ||
24 | |||
25 | diff --git a/configure b/configure | ||
26 | index XXXXXXX..XXXXXXX 100755 | ||
27 | --- a/configure | ||
28 | +++ b/configure | ||
29 | @@ -XXX,XX +XXX,XX @@ ld_has() { | ||
30 | |||
31 | # default parameters | ||
32 | source_path=$(dirname "$0") | ||
33 | +# make source path absolute | ||
34 | +source_path=$(cd "$source_path"; pwd) | ||
35 | cpu="" | ||
36 | iasl="iasl" | ||
37 | interp_prefix="/usr/gnemul/qemu-%M" | ||
38 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
39 | ;; | ||
40 | --cxx=*) CXX="$optarg" | ||
41 | ;; | ||
42 | - --source-path=*) source_path="$optarg" | ||
43 | - ;; | ||
44 | --cpu=*) cpu="$optarg" | ||
45 | ;; | ||
46 | --extra-cflags=*) QEMU_CFLAGS="$QEMU_CFLAGS $optarg" | ||
47 | @@ -XXX,XX +XXX,XX @@ if test "$debug_info" = "yes"; then | ||
48 | LDFLAGS="-g $LDFLAGS" | ||
49 | fi | ||
50 | |||
51 | -# make source path absolute | ||
52 | -source_path=$(cd "$source_path"; pwd) | ||
53 | - | ||
54 | # running configure in the source tree? | ||
55 | # we know that's the case if configure is there. | ||
56 | if test -f "./configure"; then | ||
57 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
58 | ;; | ||
59 | --interp-prefix=*) interp_prefix="$optarg" | ||
60 | ;; | ||
61 | - --source-path=*) | ||
62 | - ;; | ||
63 | --cross-prefix=*) | ||
64 | ;; | ||
65 | --cc=*) | ||
66 | @@ -XXX,XX +XXX,XX @@ $(echo Available targets: $default_target_list | \ | ||
67 | --target-list-exclude=LIST exclude a set of targets from the default target-list | ||
68 | |||
69 | Advanced options (experts only): | ||
70 | - --source-path=PATH path of source code [$source_path] | ||
71 | --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | ||
72 | --cc=CC use C compiler CC [$cc] | ||
73 | --iasl=IASL use ACPI compiler IASL [$iasl] | ||
74 | -- | ||
75 | 2.20.1 | ||
76 | |||
77 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Enforce that for M-profile various FPSCR bits which are RES0 there | ||
2 | but have defined meanings on A-profile are never settable. This | ||
3 | ensures that M-profile code can't enable the A-profile behaviour | ||
4 | (notably vector length/stride handling) by accident. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-2-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/vfp_helper.c | 8 ++++++++ | ||
11 | 1 file changed, 8 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/vfp_helper.c | ||
16 | +++ b/target/arm/vfp_helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | ||
18 | val &= ~FPCR_FZ16; | ||
19 | } | ||
20 | |||
21 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
22 | + /* | ||
23 | + * M profile FPSCR is RES0 for the QC, STRIDE, FZ16, LEN bits | ||
24 | + * and also for the trapped-exception-handling bits IxE. | ||
25 | + */ | ||
26 | + val &= 0xf7c0009f; | ||
27 | + } | ||
28 | + | ||
29 | /* | ||
30 | * We don't implement trapped exception handling, so the | ||
31 | * trap enable bits, IDE|IXE|UFE|OFE|DZE|IOE are all RAZ/WI (not RES0!) | ||
32 | -- | ||
33 | 2.20.1 | ||
34 | |||
35 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For M-profile the MVFR* ID registers are memory mapped, in the | ||
2 | range we implement via the NVIC. Allow them to be read. | ||
3 | (If the CPU has no FPU, these registers are defined to be RAZ.) | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20190416125744.27770-3-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/intc/armv7m_nvic.c | 6 ++++++ | ||
10 | 1 file changed, 6 insertions(+) | ||
11 | |||
12 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/hw/intc/armv7m_nvic.c | ||
15 | +++ b/hw/intc/armv7m_nvic.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
17 | return 0; | ||
18 | } | ||
19 | return cpu->env.v7m.sfar; | ||
20 | + case 0xf40: /* MVFR0 */ | ||
21 | + return cpu->isar.mvfr0; | ||
22 | + case 0xf44: /* MVFR1 */ | ||
23 | + return cpu->isar.mvfr1; | ||
24 | + case 0xf48: /* MVFR2 */ | ||
25 | + return cpu->isar.mvfr2; | ||
26 | default: | ||
27 | bad_offset: | ||
28 | qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset); | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The M-profile floating point support has three associated config | ||
2 | registers: FPCAR, FPCCR and FPDSCR. It also makes the registers | ||
3 | CPACR and NSACR have behaviour other than reads-as-zero. | ||
4 | Add support for all of these as simple reads-as-written registers. | ||
5 | We will hook up actual functionality later. | ||
6 | 1 | ||
7 | The main complexity here is handling the FPCCR register, which | ||
8 | has a mix of banked and unbanked bits. | ||
9 | |||
10 | Note that we don't share storage with the A-profile | ||
11 | cpu->cp15.nsacr and cpu->cp15.cpacr_el1, though the behaviour | ||
12 | is quite similar, for two reasons: | ||
13 | * the M profile CPACR is banked between security states | ||
14 | * it preserves the invariant that M profile uses no state | ||
15 | inside the cp15 substruct | ||
16 | |||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20190416125744.27770-4-peter.maydell@linaro.org | ||
20 | --- | ||
21 | target/arm/cpu.h | 34 ++++++++++++ | ||
22 | hw/intc/armv7m_nvic.c | 125 ++++++++++++++++++++++++++++++++++++++++++ | ||
23 | target/arm/cpu.c | 5 ++ | ||
24 | target/arm/machine.c | 16 ++++++ | ||
25 | 4 files changed, 180 insertions(+) | ||
26 | |||
27 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu.h | ||
30 | +++ b/target/arm/cpu.h | ||
31 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
32 | uint32_t scr[M_REG_NUM_BANKS]; | ||
33 | uint32_t msplim[M_REG_NUM_BANKS]; | ||
34 | uint32_t psplim[M_REG_NUM_BANKS]; | ||
35 | + uint32_t fpcar[M_REG_NUM_BANKS]; | ||
36 | + uint32_t fpccr[M_REG_NUM_BANKS]; | ||
37 | + uint32_t fpdscr[M_REG_NUM_BANKS]; | ||
38 | + uint32_t cpacr[M_REG_NUM_BANKS]; | ||
39 | + uint32_t nsacr; | ||
40 | } v7m; | ||
41 | |||
42 | /* Information associated with an exception about to be taken: | ||
43 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CSSELR, LEVEL, 1, 3) | ||
44 | */ | ||
45 | FIELD(V7M_CSSELR, INDEX, 0, 4) | ||
46 | |||
47 | +/* v7M FPCCR bits */ | ||
48 | +FIELD(V7M_FPCCR, LSPACT, 0, 1) | ||
49 | +FIELD(V7M_FPCCR, USER, 1, 1) | ||
50 | +FIELD(V7M_FPCCR, S, 2, 1) | ||
51 | +FIELD(V7M_FPCCR, THREAD, 3, 1) | ||
52 | +FIELD(V7M_FPCCR, HFRDY, 4, 1) | ||
53 | +FIELD(V7M_FPCCR, MMRDY, 5, 1) | ||
54 | +FIELD(V7M_FPCCR, BFRDY, 6, 1) | ||
55 | +FIELD(V7M_FPCCR, SFRDY, 7, 1) | ||
56 | +FIELD(V7M_FPCCR, MONRDY, 8, 1) | ||
57 | +FIELD(V7M_FPCCR, SPLIMVIOL, 9, 1) | ||
58 | +FIELD(V7M_FPCCR, UFRDY, 10, 1) | ||
59 | +FIELD(V7M_FPCCR, RES0, 11, 15) | ||
60 | +FIELD(V7M_FPCCR, TS, 26, 1) | ||
61 | +FIELD(V7M_FPCCR, CLRONRETS, 27, 1) | ||
62 | +FIELD(V7M_FPCCR, CLRONRET, 28, 1) | ||
63 | +FIELD(V7M_FPCCR, LSPENS, 29, 1) | ||
64 | +FIELD(V7M_FPCCR, LSPEN, 30, 1) | ||
65 | +FIELD(V7M_FPCCR, ASPEN, 31, 1) | ||
66 | +/* These bits are banked. Others are non-banked and live in the M_REG_S bank */ | ||
67 | +#define R_V7M_FPCCR_BANKED_MASK \ | ||
68 | + (R_V7M_FPCCR_LSPACT_MASK | \ | ||
69 | + R_V7M_FPCCR_USER_MASK | \ | ||
70 | + R_V7M_FPCCR_THREAD_MASK | \ | ||
71 | + R_V7M_FPCCR_MMRDY_MASK | \ | ||
72 | + R_V7M_FPCCR_SPLIMVIOL_MASK | \ | ||
73 | + R_V7M_FPCCR_UFRDY_MASK | \ | ||
74 | + R_V7M_FPCCR_ASPEN_MASK) | ||
75 | + | ||
76 | /* | ||
77 | * System register ID fields. | ||
78 | */ | ||
79 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/intc/armv7m_nvic.c | ||
82 | +++ b/hw/intc/armv7m_nvic.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
84 | } | ||
85 | case 0xd84: /* CSSELR */ | ||
86 | return cpu->env.v7m.csselr[attrs.secure]; | ||
87 | + case 0xd88: /* CPACR */ | ||
88 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
89 | + return 0; | ||
90 | + } | ||
91 | + return cpu->env.v7m.cpacr[attrs.secure]; | ||
92 | + case 0xd8c: /* NSACR */ | ||
93 | + if (!attrs.secure || !arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
94 | + return 0; | ||
95 | + } | ||
96 | + return cpu->env.v7m.nsacr; | ||
97 | /* TODO: Implement debug registers. */ | ||
98 | case 0xd90: /* MPU_TYPE */ | ||
99 | /* Unified MPU; if the MPU is not present this value is zero */ | ||
100 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
101 | return 0; | ||
102 | } | ||
103 | return cpu->env.v7m.sfar; | ||
104 | + case 0xf34: /* FPCCR */ | ||
105 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
106 | + return 0; | ||
107 | + } | ||
108 | + if (attrs.secure) { | ||
109 | + return cpu->env.v7m.fpccr[M_REG_S]; | ||
110 | + } else { | ||
111 | + /* | ||
112 | + * NS can read LSPEN, CLRONRET and MONRDY. It can read | ||
113 | + * BFRDY and HFRDY if AIRCR.BFHFNMINS != 0; | ||
114 | + * other non-banked bits RAZ. | ||
115 | + * TODO: MONRDY should RAZ/WI if DEMCR.SDME is set. | ||
116 | + */ | ||
117 | + uint32_t value = cpu->env.v7m.fpccr[M_REG_S]; | ||
118 | + uint32_t mask = R_V7M_FPCCR_LSPEN_MASK | | ||
119 | + R_V7M_FPCCR_CLRONRET_MASK | | ||
120 | + R_V7M_FPCCR_MONRDY_MASK; | ||
121 | + | ||
122 | + if (s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
123 | + mask |= R_V7M_FPCCR_BFRDY_MASK | R_V7M_FPCCR_HFRDY_MASK; | ||
124 | + } | ||
125 | + | ||
126 | + value &= mask; | ||
127 | + | ||
128 | + value |= cpu->env.v7m.fpccr[M_REG_NS]; | ||
129 | + return value; | ||
130 | + } | ||
131 | + case 0xf38: /* FPCAR */ | ||
132 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
133 | + return 0; | ||
134 | + } | ||
135 | + return cpu->env.v7m.fpcar[attrs.secure]; | ||
136 | + case 0xf3c: /* FPDSCR */ | ||
137 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
138 | + return 0; | ||
139 | + } | ||
140 | + return cpu->env.v7m.fpdscr[attrs.secure]; | ||
141 | case 0xf40: /* MVFR0 */ | ||
142 | return cpu->isar.mvfr0; | ||
143 | case 0xf44: /* MVFR1 */ | ||
144 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
145 | cpu->env.v7m.csselr[attrs.secure] = value & R_V7M_CSSELR_INDEX_MASK; | ||
146 | } | ||
147 | break; | ||
148 | + case 0xd88: /* CPACR */ | ||
149 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
150 | + /* We implement only the Floating Point extension's CP10/CP11 */ | ||
151 | + cpu->env.v7m.cpacr[attrs.secure] = value & (0xf << 20); | ||
152 | + } | ||
153 | + break; | ||
154 | + case 0xd8c: /* NSACR */ | ||
155 | + if (attrs.secure && arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
156 | + /* We implement only the Floating Point extension's CP10/CP11 */ | ||
157 | + cpu->env.v7m.nsacr = value & (3 << 10); | ||
158 | + } | ||
159 | + break; | ||
160 | case 0xd90: /* MPU_TYPE */ | ||
161 | return; /* RO */ | ||
162 | case 0xd94: /* MPU_CTRL */ | ||
163 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
164 | } | ||
165 | break; | ||
166 | } | ||
167 | + case 0xf34: /* FPCCR */ | ||
168 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
169 | + /* Not all bits here are banked. */ | ||
170 | + uint32_t fpccr_s; | ||
171 | + | ||
172 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
173 | + /* Don't allow setting of bits not present in v7M */ | ||
174 | + value &= (R_V7M_FPCCR_LSPACT_MASK | | ||
175 | + R_V7M_FPCCR_USER_MASK | | ||
176 | + R_V7M_FPCCR_THREAD_MASK | | ||
177 | + R_V7M_FPCCR_HFRDY_MASK | | ||
178 | + R_V7M_FPCCR_MMRDY_MASK | | ||
179 | + R_V7M_FPCCR_BFRDY_MASK | | ||
180 | + R_V7M_FPCCR_MONRDY_MASK | | ||
181 | + R_V7M_FPCCR_LSPEN_MASK | | ||
182 | + R_V7M_FPCCR_ASPEN_MASK); | ||
183 | + } | ||
184 | + value &= ~R_V7M_FPCCR_RES0_MASK; | ||
185 | + | ||
186 | + if (!attrs.secure) { | ||
187 | + /* Some non-banked bits are configurably writable by NS */ | ||
188 | + fpccr_s = cpu->env.v7m.fpccr[M_REG_S]; | ||
189 | + if (!(fpccr_s & R_V7M_FPCCR_LSPENS_MASK)) { | ||
190 | + uint32_t lspen = FIELD_EX32(value, V7M_FPCCR, LSPEN); | ||
191 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, LSPEN, lspen); | ||
192 | + } | ||
193 | + if (!(fpccr_s & R_V7M_FPCCR_CLRONRETS_MASK)) { | ||
194 | + uint32_t cor = FIELD_EX32(value, V7M_FPCCR, CLRONRET); | ||
195 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, CLRONRET, cor); | ||
196 | + } | ||
197 | + if ((s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
198 | + uint32_t hfrdy = FIELD_EX32(value, V7M_FPCCR, HFRDY); | ||
199 | + uint32_t bfrdy = FIELD_EX32(value, V7M_FPCCR, BFRDY); | ||
200 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, HFRDY, hfrdy); | ||
201 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, BFRDY, bfrdy); | ||
202 | + } | ||
203 | + /* TODO MONRDY should RAZ/WI if DEMCR.SDME is set */ | ||
204 | + { | ||
205 | + uint32_t monrdy = FIELD_EX32(value, V7M_FPCCR, MONRDY); | ||
206 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, MONRDY, monrdy); | ||
207 | + } | ||
208 | + | ||
209 | + /* | ||
210 | + * All other non-banked bits are RAZ/WI from NS; write | ||
211 | + * just the banked bits to fpccr[M_REG_NS]. | ||
212 | + */ | ||
213 | + value &= R_V7M_FPCCR_BANKED_MASK; | ||
214 | + cpu->env.v7m.fpccr[M_REG_NS] = value; | ||
215 | + } else { | ||
216 | + fpccr_s = value; | ||
217 | + } | ||
218 | + cpu->env.v7m.fpccr[M_REG_S] = fpccr_s; | ||
219 | + } | ||
220 | + break; | ||
221 | + case 0xf38: /* FPCAR */ | ||
222 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
223 | + value &= ~7; | ||
224 | + cpu->env.v7m.fpcar[attrs.secure] = value; | ||
225 | + } | ||
226 | + break; | ||
227 | + case 0xf3c: /* FPDSCR */ | ||
228 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
229 | + value &= 0x07c00000; | ||
230 | + cpu->env.v7m.fpdscr[attrs.secure] = value; | ||
231 | + } | ||
232 | + break; | ||
233 | case 0xf50: /* ICIALLU */ | ||
234 | case 0xf58: /* ICIMVAU */ | ||
235 | case 0xf5c: /* DCIMVAC */ | ||
236 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
237 | index XXXXXXX..XXXXXXX 100644 | ||
238 | --- a/target/arm/cpu.c | ||
239 | +++ b/target/arm/cpu.c | ||
240 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
241 | env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; | ||
242 | } | ||
243 | |||
244 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
245 | + env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; | ||
246 | + env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | | ||
247 | + R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; | ||
248 | + } | ||
249 | /* Unlike A/R profile, M profile defines the reset LR value */ | ||
250 | env->regs[14] = 0xffffffff; | ||
251 | |||
252 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
253 | index XXXXXXX..XXXXXXX 100644 | ||
254 | --- a/target/arm/machine.c | ||
255 | +++ b/target/arm/machine.c | ||
256 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_v8m = { | ||
257 | } | ||
258 | }; | ||
259 | |||
260 | +static const VMStateDescription vmstate_m_fp = { | ||
261 | + .name = "cpu/m/fp", | ||
262 | + .version_id = 1, | ||
263 | + .minimum_version_id = 1, | ||
264 | + .needed = vfp_needed, | ||
265 | + .fields = (VMStateField[]) { | ||
266 | + VMSTATE_UINT32_ARRAY(env.v7m.fpcar, ARMCPU, M_REG_NUM_BANKS), | ||
267 | + VMSTATE_UINT32_ARRAY(env.v7m.fpccr, ARMCPU, M_REG_NUM_BANKS), | ||
268 | + VMSTATE_UINT32_ARRAY(env.v7m.fpdscr, ARMCPU, M_REG_NUM_BANKS), | ||
269 | + VMSTATE_UINT32_ARRAY(env.v7m.cpacr, ARMCPU, M_REG_NUM_BANKS), | ||
270 | + VMSTATE_UINT32(env.v7m.nsacr, ARMCPU), | ||
271 | + VMSTATE_END_OF_LIST() | ||
272 | + } | ||
273 | +}; | ||
274 | + | ||
275 | static const VMStateDescription vmstate_m = { | ||
276 | .name = "cpu/m", | ||
277 | .version_id = 4, | ||
278 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
279 | &vmstate_m_scr, | ||
280 | &vmstate_m_other_sp, | ||
281 | &vmstate_m_v8m, | ||
282 | + &vmstate_m_fp, | ||
283 | NULL | ||
284 | } | ||
285 | }; | ||
286 | -- | ||
287 | 2.20.1 | ||
288 | |||
289 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Correct the decode of the M-profile "coprocessor and | ||
2 | floating-point instructions" space: | ||
3 | * op0 == 0b11 is always unallocated | ||
4 | * if the CPU has an FPU then all insns with op1 == 0b101 | ||
5 | are floating point and go to disas_vfp_insn() | ||
6 | 1 | ||
7 | For the moment we leave VLLDM and VLSTM as NOPs; in | ||
8 | a later commit we will fill in the proper implementation | ||
9 | for the case where an FPU is present. | ||
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20190416125744.27770-7-peter.maydell@linaro.org | ||
14 | --- | ||
15 | target/arm/translate.c | 26 ++++++++++++++++++++++---- | ||
16 | 1 file changed, 22 insertions(+), 4 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/translate.c | ||
21 | +++ b/target/arm/translate.c | ||
22 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
23 | case 6: case 7: case 14: case 15: | ||
24 | /* Coprocessor. */ | ||
25 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
26 | - /* We don't currently implement M profile FP support, | ||
27 | - * so this entire space should give a NOCP fault, with | ||
28 | - * the exception of the v8M VLLDM and VLSTM insns, which | ||
29 | - * must be NOPs in Secure state and UNDEF in Nonsecure state. | ||
30 | + /* 0b111x_11xx_xxxx_xxxx_xxxx_xxxx_xxxx_xxxx */ | ||
31 | + if (extract32(insn, 24, 2) == 3) { | ||
32 | + goto illegal_op; /* op0 = 0b11 : unallocated */ | ||
33 | + } | ||
34 | + | ||
35 | + /* | ||
36 | + * Decode VLLDM and VLSTM first: these are nonstandard because: | ||
37 | + * * if there is no FPU then these insns must NOP in | ||
38 | + * Secure state and UNDEF in Nonsecure state | ||
39 | + * * if there is an FPU then these insns do not have | ||
40 | + * the usual behaviour that disas_vfp_insn() provides of | ||
41 | + * being controlled by CPACR/NSACR enable bits or the | ||
42 | + * lazy-stacking logic. | ||
43 | */ | ||
44 | if (arm_dc_feature(s, ARM_FEATURE_V8) && | ||
45 | (insn & 0xffa00f00) == 0xec200a00) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
47 | /* Just NOP since FP support is not implemented */ | ||
48 | break; | ||
49 | } | ||
50 | + if (arm_dc_feature(s, ARM_FEATURE_VFP) && | ||
51 | + ((insn >> 8) & 0xe) == 10) { | ||
52 | + /* FP, and the CPU supports it */ | ||
53 | + if (disas_vfp_insn(s, insn)) { | ||
54 | + goto illegal_op; | ||
55 | + } | ||
56 | + break; | ||
57 | + } | ||
58 | + | ||
59 | /* All other insns: NOCP */ | ||
60 | gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | ||
61 | default_exception_el(s)); | ||
62 | -- | ||
63 | 2.20.1 | ||
64 | |||
65 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | If the floating point extension is present, then the SG instruction | ||
2 | must clear the CONTROL_S.SFPA bit. Implement this. | ||
3 | 1 | ||
4 | (On a no-FPU system the bit will always be zero, so we don't need | ||
5 | to make the clearing of the bit conditional on ARM_FEATURE_VFP.) | ||
6 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-8-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper.c | 1 + | ||
12 | 1 file changed, 1 insertion(+) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
19 | qemu_log_mask(CPU_LOG_INT, "...really an SG instruction at 0x%08" PRIx32 | ||
20 | ", executing it\n", env->regs[15]); | ||
21 | env->regs[14] &= ~1; | ||
22 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
23 | switch_v7m_security_state(env, true); | ||
24 | xpsr_write(env, 0, XPSR_IT); | ||
25 | env->regs[15] += 4; | ||
26 | -- | ||
27 | 2.20.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Currently the code in v7m_push_stack() which detects a violation | ||
2 | of the v8M stack limit simply returns early if it does so. This | ||
3 | is OK for the current integer-only code, but won't work for the | ||
4 | floating point handling we're about to add. We need to continue | ||
5 | executing the rest of the function so that we check for other | ||
6 | exceptions like not having permission to use the FPU and so | ||
7 | that we correctly set the FPCCR state if we are doing lazy | ||
8 | stacking. Refactor to avoid the early return. | ||
9 | 1 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20190416125744.27770-10-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/helper.c | 23 ++++++++++++++++++----- | ||
15 | 1 file changed, 18 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/helper.c | ||
20 | +++ b/target/arm/helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
22 | * should ignore further stack faults trying to process | ||
23 | * that derived exception.) | ||
24 | */ | ||
25 | - bool stacked_ok; | ||
26 | + bool stacked_ok = true, limitviol = false; | ||
27 | CPUARMState *env = &cpu->env; | ||
28 | uint32_t xpsr = xpsr_read(env); | ||
29 | uint32_t frameptr = env->regs[13]; | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
31 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
32 | env->v7m.secure); | ||
33 | env->regs[13] = limit; | ||
34 | - return true; | ||
35 | + /* | ||
36 | + * We won't try to perform any further memory accesses but | ||
37 | + * we must continue through the following code to check for | ||
38 | + * permission faults during FPU state preservation, and we | ||
39 | + * must update FPCCR if lazy stacking is enabled. | ||
40 | + */ | ||
41 | + limitviol = true; | ||
42 | + stacked_ok = false; | ||
43 | } | ||
44 | } | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
47 | * (which may be taken in preference to the one we started with | ||
48 | * if it has higher priority). | ||
49 | */ | ||
50 | - stacked_ok = | ||
51 | + stacked_ok = stacked_ok && | ||
52 | v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | ||
53 | v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | ||
54 | v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | ||
55 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
56 | v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
57 | v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
58 | |||
59 | - /* Update SP regardless of whether any of the stack accesses failed. */ | ||
60 | - env->regs[13] = frameptr; | ||
61 | + /* | ||
62 | + * If we broke a stack limit then SP was already updated earlier; | ||
63 | + * otherwise we update SP regardless of whether any of the stack | ||
64 | + * accesses failed or we took some other kind of fault. | ||
65 | + */ | ||
66 | + if (!limitviol) { | ||
67 | + env->regs[13] = frameptr; | ||
68 | + } | ||
69 | |||
70 | return !stacked_ok; | ||
71 | } | ||
72 | -- | ||
73 | 2.20.1 | ||
74 | |||
75 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 3 | Add the kvm_arm_get_max_vm_ipa_size() helper that returns the |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | number of bits in the IPA address space supported by KVM. |
5 | Message-id: 20190412165416.7977-10-philmd@redhat.com | 5 | |
6 | This capability needs to be known to create the VM with a | ||
7 | specific IPA max size (kvm_type passed along KVM_CREATE_VM ioctl. | ||
8 | |||
9 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
10 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
11 | Message-id: 20190304101339.25970-6-eric.auger@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | include/hw/devices.h | 3 --- | 14 | target/arm/kvm_arm.h | 13 +++++++++++++ |
9 | include/hw/net/lan9118.h | 19 +++++++++++++++++++ | 15 | target/arm/kvm.c | 10 ++++++++++ |
10 | hw/arm/kzm.c | 2 +- | 16 | 2 files changed, 23 insertions(+) |
11 | hw/arm/mps2.c | 2 +- | ||
12 | hw/arm/realview.c | 1 + | ||
13 | hw/arm/vexpress.c | 2 +- | ||
14 | hw/net/lan9118.c | 2 +- | ||
15 | 7 files changed, 24 insertions(+), 7 deletions(-) | ||
16 | create mode 100644 include/hw/net/lan9118.h | ||
17 | 17 | ||
18 | diff --git a/include/hw/devices.h b/include/hw/devices.h | 18 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h |
19 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/devices.h | 20 | --- a/target/arm/kvm_arm.h |
21 | +++ b/include/hw/devices.h | 21 | +++ b/target/arm/kvm_arm.h |
22 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf); |
23 | /* smc91c111.c */ | 23 | */ |
24 | void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | 24 | void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu); |
25 | 25 | ||
26 | -/* lan9118.c */ | 26 | +/** |
27 | -void lan9118_init(NICInfo *, uint32_t, qemu_irq); | 27 | + * kvm_arm_get_max_vm_ipa_size - Returns the number of bits in the |
28 | - | 28 | + * IPA address space supported by KVM |
29 | #endif | ||
30 | diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h | ||
31 | new file mode 100644 | ||
32 | index XXXXXXX..XXXXXXX | ||
33 | --- /dev/null | ||
34 | +++ b/include/hw/net/lan9118.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | +/* | ||
37 | + * SMSC LAN9118 Ethernet interface emulation | ||
38 | + * | 29 | + * |
39 | + * Copyright (c) 2009 CodeSourcery, LLC. | 30 | + * @ms: Machine state handle |
40 | + * Written by Paul Brook | ||
41 | + * | ||
42 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
43 | + * See the COPYING file in the top-level directory. | ||
44 | + */ | 31 | + */ |
32 | +int kvm_arm_get_max_vm_ipa_size(MachineState *ms); | ||
45 | + | 33 | + |
46 | +#ifndef HW_NET_LAN9118_H | 34 | /** |
47 | +#define HW_NET_LAN9118_H | 35 | * kvm_arm_sync_mpstate_to_kvm |
36 | * @cpu: ARMCPU | ||
37 | @@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | ||
38 | cpu->host_cpu_probe_failed = true; | ||
39 | } | ||
40 | |||
41 | +static inline int kvm_arm_get_max_vm_ipa_size(MachineState *ms) | ||
42 | +{ | ||
43 | + return -ENOENT; | ||
44 | +} | ||
48 | + | 45 | + |
49 | +#include "hw/irq.h" | 46 | static inline int kvm_arm_vgic_probe(void) |
50 | +#include "net/net.h" | 47 | { |
51 | + | 48 | return 0; |
52 | +void lan9118_init(NICInfo *, uint32_t, qemu_irq); | 49 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c |
53 | + | ||
54 | +#endif | ||
55 | diff --git a/hw/arm/kzm.c b/hw/arm/kzm.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | 50 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/hw/arm/kzm.c | 51 | --- a/target/arm/kvm.c |
58 | +++ b/hw/arm/kzm.c | 52 | +++ b/target/arm/kvm.c |
59 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ |
60 | #include "qemu/error-report.h" | 54 | #include "qemu/error-report.h" |
61 | #include "exec/address-spaces.h" | ||
62 | #include "net/net.h" | ||
63 | -#include "hw/devices.h" | ||
64 | +#include "hw/net/lan9118.h" | ||
65 | #include "hw/char/serial.h" | ||
66 | #include "sysemu/qtest.h" | ||
67 | |||
68 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/arm/mps2.c | ||
71 | +++ b/hw/arm/mps2.c | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #include "hw/timer/cmsdk-apb-timer.h" | ||
74 | #include "hw/timer/cmsdk-apb-dualtimer.h" | ||
75 | #include "hw/misc/mps2-scc.h" | ||
76 | -#include "hw/devices.h" | ||
77 | +#include "hw/net/lan9118.h" | ||
78 | #include "net/net.h" | ||
79 | |||
80 | typedef enum MPS2FPGAType { | ||
81 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/hw/arm/realview.c | ||
84 | +++ b/hw/arm/realview.c | ||
85 | @@ -XXX,XX +XXX,XX @@ | ||
86 | #include "hw/arm/arm.h" | ||
87 | #include "hw/arm/primecell.h" | ||
88 | #include "hw/devices.h" | ||
89 | +#include "hw/net/lan9118.h" | ||
90 | #include "hw/pci/pci.h" | ||
91 | #include "net/net.h" | ||
92 | #include "sysemu/sysemu.h" | 55 | #include "sysemu/sysemu.h" |
93 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | 56 | #include "sysemu/kvm.h" |
94 | index XXXXXXX..XXXXXXX 100644 | 57 | +#include "sysemu/kvm_int.h" |
95 | --- a/hw/arm/vexpress.c | 58 | #include "kvm_arm.h" |
96 | +++ b/hw/arm/vexpress.c | 59 | #include "cpu.h" |
97 | @@ -XXX,XX +XXX,XX @@ | 60 | #include "trace.h" |
98 | #include "hw/sysbus.h" | 61 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) |
99 | #include "hw/arm/arm.h" | 62 | env->features = arm_host_cpu_features.features; |
100 | #include "hw/arm/primecell.h" | 63 | } |
101 | -#include "hw/devices.h" | 64 | |
102 | +#include "hw/net/lan9118.h" | 65 | +int kvm_arm_get_max_vm_ipa_size(MachineState *ms) |
103 | #include "hw/i2c/i2c.h" | 66 | +{ |
104 | #include "net/net.h" | 67 | + KVMState *s = KVM_STATE(ms->accelerator); |
105 | #include "sysemu/sysemu.h" | 68 | + int ret; |
106 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | 69 | + |
107 | index XXXXXXX..XXXXXXX 100644 | 70 | + ret = kvm_check_extension(s, KVM_CAP_ARM_VM_IPA_SIZE); |
108 | --- a/hw/net/lan9118.c | 71 | + return ret > 0 ? ret : 40; |
109 | +++ b/hw/net/lan9118.c | 72 | +} |
110 | @@ -XXX,XX +XXX,XX @@ | 73 | + |
111 | #include "hw/sysbus.h" | 74 | int kvm_arch_init(MachineState *ms, KVMState *s) |
112 | #include "net/net.h" | 75 | { |
113 | #include "net/eth.h" | 76 | /* For ARM interrupt delivery is always asynchronous, |
114 | -#include "hw/devices.h" | ||
115 | +#include "hw/net/lan9118.h" | ||
116 | #include "sysemu/sysemu.h" | ||
117 | #include "hw/ptimer.h" | ||
118 | #include "qemu/log.h" | ||
119 | -- | 77 | -- |
120 | 2.20.1 | 78 | 2.20.1 |
121 | 79 | ||
122 | 80 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 3 | The machine RAM attributes will need to be analyzed during the |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | configure_accelerator() process. especially kvm_type() arm64 |
5 | Message-id: 20190412165416.7977-12-philmd@redhat.com | 5 | machine callback will use them to know how many IPA/GPA bits are |
6 | needed to model the whole RAM range. So let's assign those machine | ||
7 | state fields before calling configure_accelerator. | ||
8 | |||
9 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Message-id: 20190304101339.25970-7-eric.auger@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 14 | --- |
8 | include/hw/net/lan9118.h | 2 ++ | 15 | vl.c | 6 +++--- |
9 | hw/arm/exynos4_boards.c | 3 ++- | 16 | 1 file changed, 3 insertions(+), 3 deletions(-) |
10 | hw/arm/mps2-tz.c | 3 ++- | ||
11 | hw/net/lan9118.c | 1 - | ||
12 | 4 files changed, 6 insertions(+), 3 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h | 18 | diff --git a/vl.c b/vl.c |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/net/lan9118.h | 20 | --- a/vl.c |
17 | +++ b/include/hw/net/lan9118.h | 21 | +++ b/vl.c |
18 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv, char **envp) |
19 | #include "hw/irq.h" | 23 | machine_opts = qemu_get_machine_opts(); |
20 | #include "net/net.h" | 24 | qemu_opt_foreach(machine_opts, machine_set_property, current_machine, |
21 | 25 | &error_fatal); | |
22 | +#define TYPE_LAN9118 "lan9118" | 26 | + current_machine->ram_size = ram_size; |
23 | + | 27 | + current_machine->maxram_size = maxram_size; |
24 | void lan9118_init(NICInfo *, uint32_t, qemu_irq); | 28 | + current_machine->ram_slots = ram_slots; |
25 | 29 | ||
26 | #endif | 30 | configure_accelerator(current_machine, argv[0]); |
27 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | 31 | |
28 | index XXXXXXX..XXXXXXX 100644 | 32 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv, char **envp) |
29 | --- a/hw/arm/exynos4_boards.c | 33 | replay_checkpoint(CHECKPOINT_INIT); |
30 | +++ b/hw/arm/exynos4_boards.c | 34 | qdev_machine_init(); |
31 | @@ -XXX,XX +XXX,XX @@ | 35 | |
32 | #include "hw/arm/arm.h" | 36 | - current_machine->ram_size = ram_size; |
33 | #include "exec/address-spaces.h" | 37 | - current_machine->maxram_size = maxram_size; |
34 | #include "hw/arm/exynos4210.h" | 38 | - current_machine->ram_slots = ram_slots; |
35 | +#include "hw/net/lan9118.h" | 39 | current_machine->boot_order = boot_order; |
36 | #include "hw/boards.h" | 40 | |
37 | 41 | /* parse features once if machine provides default cpu_type */ | |
38 | #undef DEBUG | ||
39 | @@ -XXX,XX +XXX,XX @@ static void lan9215_init(uint32_t base, qemu_irq irq) | ||
40 | /* This should be a 9215 but the 9118 is close enough */ | ||
41 | if (nd_table[0].used) { | ||
42 | qemu_check_nic_model(&nd_table[0], "lan9118"); | ||
43 | - dev = qdev_create(NULL, "lan9118"); | ||
44 | + dev = qdev_create(NULL, TYPE_LAN9118); | ||
45 | qdev_set_nic_properties(dev, &nd_table[0]); | ||
46 | qdev_prop_set_uint32(dev, "mode_16bit", 1); | ||
47 | qdev_init_nofail(dev); | ||
48 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/arm/mps2-tz.c | ||
51 | +++ b/hw/arm/mps2-tz.c | ||
52 | @@ -XXX,XX +XXX,XX @@ | ||
53 | #include "hw/arm/armsse.h" | ||
54 | #include "hw/dma/pl080.h" | ||
55 | #include "hw/ssi/pl022.h" | ||
56 | +#include "hw/net/lan9118.h" | ||
57 | #include "net/net.h" | ||
58 | #include "hw/core/split-irq.h" | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
61 | * except that it doesn't support the checksum-offload feature. | ||
62 | */ | ||
63 | qemu_check_nic_model(nd, "lan9118"); | ||
64 | - mms->lan9118 = qdev_create(NULL, "lan9118"); | ||
65 | + mms->lan9118 = qdev_create(NULL, TYPE_LAN9118); | ||
66 | qdev_set_nic_properties(mms->lan9118, nd); | ||
67 | qdev_init_nofail(mms->lan9118); | ||
68 | |||
69 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/hw/net/lan9118.c | ||
72 | +++ b/hw/net/lan9118.c | ||
73 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118_packet = { | ||
74 | } | ||
75 | }; | ||
76 | |||
77 | -#define TYPE_LAN9118 "lan9118" | ||
78 | #define LAN9118(obj) OBJECT_CHECK(lan9118_state, (obj), TYPE_LAN9118) | ||
79 | |||
80 | typedef struct { | ||
81 | -- | 42 | -- |
82 | 2.20.1 | 43 | 2.20.1 |
83 | 44 | ||
84 | 45 | diff view generated by jsdifflib |
1 | The M-profile FPCCR.S bit indicates the security status of | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | the floating point context. In the pseudocode ExecuteFPCheck() | ||
3 | function it is unconditionally set to match the current | ||
4 | security state whenever a floating point instruction is | ||
5 | executed. | ||
6 | 2 | ||
7 | Implement this by adding a new TB flag which tracks whether | 3 | Up to now the memory map has been static and the high IO region |
8 | FPCCR.S is different from the current security state, so | 4 | base has always been 256GiB. |
9 | that we only need to emit the code to update it in the | ||
10 | less-common case when it is not already set correctly. | ||
11 | 5 | ||
12 | Note that we will add the handling for the other work done | 6 | This patch modifies the virt_set_memmap() function, which freezes |
13 | by ExecuteFPCheck() in later commits. | 7 | the memory map, so that the high IO range base becomes floating, |
8 | located after the initial RAM and the device memory. | ||
14 | 9 | ||
10 | The function computes | ||
11 | - the base of the device memory, | ||
12 | - the size of the device memory, | ||
13 | - the high IO region base | ||
14 | - the highest GPA used in the memory map. | ||
15 | |||
16 | Entries of the high IO region are assigned a base address. The | ||
17 | device memory is initialized. | ||
18 | |||
19 | The highest GPA used in the memory map will be used at VM creation | ||
20 | to choose the requested IPA size. | ||
21 | |||
22 | Setting all the existing highmem IO regions beyond the RAM | ||
23 | allows to have a single contiguous RAM region (initial RAM and | ||
24 | possible hotpluggable device memory). That way we do not need | ||
25 | to do invasive changes in the EDK2 FW to support a dynamic | ||
26 | RAM base. | ||
27 | |||
28 | Still the user cannot request an initial RAM size greater than 255GB. | ||
29 | |||
30 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
31 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
32 | Message-id: 20190304101339.25970-8-eric.auger@redhat.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 33 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20190416125744.27770-19-peter.maydell@linaro.org | ||
18 | --- | 34 | --- |
19 | target/arm/cpu.h | 2 ++ | 35 | include/hw/arm/virt.h | 1 + |
20 | target/arm/translate.h | 1 + | 36 | hw/arm/virt.c | 52 ++++++++++++++++++++++++++++++++++++++----- |
21 | target/arm/helper.c | 5 +++++ | 37 | 2 files changed, 47 insertions(+), 6 deletions(-) |
22 | target/arm/translate.c | 20 ++++++++++++++++++++ | ||
23 | 4 files changed, 28 insertions(+) | ||
24 | 38 | ||
25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 39 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
26 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/cpu.h | 41 | --- a/include/hw/arm/virt.h |
28 | +++ b/target/arm/cpu.h | 42 | +++ b/include/hw/arm/virt.h |
29 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | 43 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
30 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | 44 | uint32_t msi_phandle; |
31 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | 45 | uint32_t iommu_phandle; |
32 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | 46 | int psci_conduit; |
33 | +/* For M profile only, set if FPCCR.S does not match current security state */ | 47 | + hwaddr highest_gpa; |
34 | +FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) | 48 | } VirtMachineState; |
35 | /* For M profile only, Handler (ie not Thread) mode */ | 49 | |
36 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | 50 | #define VIRT_ECAM_ID(high) (high ? VIRT_HIGH_PCIE_ECAM : VIRT_PCIE_ECAM) |
37 | /* For M profile only, whether we should generate stack-limit checks */ | 51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
38 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
39 | index XXXXXXX..XXXXXXX 100644 | 52 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/target/arm/translate.h | 53 | --- a/hw/arm/virt.c |
41 | +++ b/target/arm/translate.h | 54 | +++ b/hw/arm/virt.c |
42 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 55 | @@ -XXX,XX +XXX,XX @@ |
43 | bool v7m_handler_mode; | 56 | #include "qapi/visitor.h" |
44 | bool v8m_secure; /* true if v8M and we're in Secure mode */ | 57 | #include "standard-headers/linux/input.h" |
45 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | 58 | #include "hw/arm/smmuv3.h" |
46 | + bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ | 59 | +#include "hw/acpi/acpi.h" |
47 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | 60 | |
48 | * so that top level loop can generate correct syndrome information. | 61 | #define DEFINE_VIRT_MACHINE_LATEST(major, minor, latest) \ |
49 | */ | 62 | static void virt_##major##_##minor##_class_init(ObjectClass *oc, \ |
50 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 63 | @@ -XXX,XX +XXX,XX @@ |
51 | index XXXXXXX..XXXXXXX 100644 | 64 | * of a terabyte of RAM will be doing it on a host with more than a |
52 | --- a/target/arm/helper.c | 65 | * terabyte of physical address space.) |
53 | +++ b/target/arm/helper.c | 66 | */ |
54 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 67 | -#define RAMLIMIT_GB 255 |
55 | flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | 68 | -#define RAMLIMIT_BYTES (RAMLIMIT_GB * 1024ULL * 1024 * 1024) |
69 | +#define LEGACY_RAMLIMIT_GB 255 | ||
70 | +#define LEGACY_RAMLIMIT_BYTES (LEGACY_RAMLIMIT_GB * GiB) | ||
71 | |||
72 | /* Addresses and sizes of our components. | ||
73 | * 0..128MB is space for a flash device so we can run bootrom code such as UEFI. | ||
74 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { | ||
75 | [VIRT_PCIE_MMIO] = { 0x10000000, 0x2eff0000 }, | ||
76 | [VIRT_PCIE_PIO] = { 0x3eff0000, 0x00010000 }, | ||
77 | [VIRT_PCIE_ECAM] = { 0x3f000000, 0x01000000 }, | ||
78 | - [VIRT_MEM] = { 0x40000000, RAMLIMIT_BYTES }, | ||
79 | + /* Actual RAM size depends on initial RAM and device memory settings */ | ||
80 | + [VIRT_MEM] = { GiB, LEGACY_RAMLIMIT_BYTES }, | ||
81 | }; | ||
82 | |||
83 | /* | ||
84 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | ||
85 | |||
86 | static void virt_set_memmap(VirtMachineState *vms) | ||
87 | { | ||
88 | - hwaddr base; | ||
89 | + MachineState *ms = MACHINE(vms); | ||
90 | + hwaddr base, device_memory_base, device_memory_size; | ||
91 | int i; | ||
92 | |||
93 | vms->memmap = extended_memmap; | ||
94 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | ||
95 | vms->memmap[i] = base_memmap[i]; | ||
56 | } | 96 | } |
57 | 97 | ||
58 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | 98 | - base = 256 * GiB; /* Top of the legacy initial RAM region */ |
59 | + FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | 99 | + if (ms->ram_slots > ACPI_MAX_RAM_SLOTS) { |
60 | + flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | 100 | + error_report("unsupported number of memory slots: %"PRIu64, |
101 | + ms->ram_slots); | ||
102 | + exit(EXIT_FAILURE); | ||
61 | + } | 103 | + } |
62 | + | 104 | + |
63 | *pflags = flags; | 105 | + /* |
64 | *cs_base = 0; | 106 | + * We compute the base of the high IO region depending on the |
107 | + * amount of initial and device memory. The device memory start/size | ||
108 | + * is aligned on 1GiB. We never put the high IO region below 256GiB | ||
109 | + * so that if maxram_size is < 255GiB we keep the legacy memory map. | ||
110 | + * The device region size assumes 1GiB page max alignment per slot. | ||
111 | + */ | ||
112 | + device_memory_base = | ||
113 | + ROUND_UP(vms->memmap[VIRT_MEM].base + ms->ram_size, GiB); | ||
114 | + device_memory_size = ms->maxram_size - ms->ram_size + ms->ram_slots * GiB; | ||
115 | + | ||
116 | + /* Base address of the high IO region */ | ||
117 | + base = device_memory_base + ROUND_UP(device_memory_size, GiB); | ||
118 | + if (base < device_memory_base) { | ||
119 | + error_report("maxmem/slots too huge"); | ||
120 | + exit(EXIT_FAILURE); | ||
121 | + } | ||
122 | + if (base < vms->memmap[VIRT_MEM].base + LEGACY_RAMLIMIT_BYTES) { | ||
123 | + base = vms->memmap[VIRT_MEM].base + LEGACY_RAMLIMIT_BYTES; | ||
124 | + } | ||
125 | |||
126 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | ||
127 | hwaddr size = extended_memmap[i].size; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | ||
129 | vms->memmap[i].size = size; | ||
130 | base += size; | ||
131 | } | ||
132 | + vms->highest_gpa = base - 1; | ||
133 | + if (device_memory_size > 0) { | ||
134 | + ms->device_memory = g_malloc0(sizeof(*ms->device_memory)); | ||
135 | + ms->device_memory->base = device_memory_base; | ||
136 | + memory_region_init(&ms->device_memory->mr, OBJECT(vms), | ||
137 | + "device-memory", device_memory_size); | ||
138 | + } | ||
65 | } | 139 | } |
66 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 140 | |
67 | index XXXXXXX..XXXXXXX 100644 | 141 | static void machvirt_init(MachineState *machine) |
68 | --- a/target/arm/translate.c | 142 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
69 | +++ b/target/arm/translate.c | 143 | vms->smp_cpus = smp_cpus; |
70 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 144 | |
71 | } | 145 | if (machine->ram_size > vms->memmap[VIRT_MEM].size) { |
146 | - error_report("mach-virt: cannot model more than %dGB RAM", RAMLIMIT_GB); | ||
147 | + error_report("mach-virt: cannot model more than %dGB RAM", | ||
148 | + LEGACY_RAMLIMIT_GB); | ||
149 | exit(1); | ||
72 | } | 150 | } |
73 | 151 | ||
74 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | 152 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
75 | + /* Handle M-profile lazy FP state mechanics */ | 153 | memory_region_allocate_system_memory(ram, NULL, "mach-virt.ram", |
76 | + | 154 | machine->ram_size); |
77 | + /* Update ownership of FP context: set FPCCR.S to match current state */ | 155 | memory_region_add_subregion(sysmem, vms->memmap[VIRT_MEM].base, ram); |
78 | + if (s->v8m_fpccr_s_wrong) { | 156 | + if (machine->device_memory) { |
79 | + TCGv_i32 tmp; | 157 | + memory_region_add_subregion(sysmem, machine->device_memory->base, |
80 | + | 158 | + &machine->device_memory->mr); |
81 | + tmp = load_cpu_field(v7m.fpccr[M_REG_S]); | ||
82 | + if (s->v8m_secure) { | ||
83 | + tcg_gen_ori_i32(tmp, tmp, R_V7M_FPCCR_S_MASK); | ||
84 | + } else { | ||
85 | + tcg_gen_andi_i32(tmp, tmp, ~R_V7M_FPCCR_S_MASK); | ||
86 | + } | ||
87 | + store_cpu_field(tmp, v7m.fpccr[M_REG_S]); | ||
88 | + /* Don't need to do this for any further FP insns in this TB */ | ||
89 | + s->v8m_fpccr_s_wrong = false; | ||
90 | + } | ||
91 | + } | 159 | + } |
92 | + | 160 | |
93 | if (extract32(insn, 28, 4) == 0xf) { | 161 | create_flash(vms, sysmem, secure_sysmem ? secure_sysmem : sysmem); |
94 | /* | ||
95 | * Encodings with T=1 (Thumb) or unconditional (ARM): | ||
96 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
97 | dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
98 | regime_is_secure(env, dc->mmu_idx); | ||
99 | dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); | ||
100 | + dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
101 | dc->cp_regs = cpu->cp_regs; | ||
102 | dc->features = env->features; | ||
103 | 162 | ||
104 | -- | 163 | -- |
105 | 2.20.1 | 164 | 2.20.1 |
106 | 165 | ||
107 | 166 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | 3 | This patch implements the machine class kvm_type() callback. |
4 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 4 | It returns the number of bits requested to implement the whole GPA |
5 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 5 | range including the RAM and IO regions located beyond. |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | The returned value is passed though the KVM_CREATE_VM ioctl and |
7 | Message-id: 20190412165416.7977-2-philmd@redhat.com | 7 | this allows KVM to set the stage2 tables dynamically. |
8 | |||
9 | To compute the highest GPA used in the memory map, kvm_type() | ||
10 | must freeze the memory map by calling virt_set_memmap(). | ||
11 | |||
12 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
13 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
14 | Message-id: 20190304101339.25970-9-eric.auger@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 16 | --- |
10 | hw/arm/aspeed.c | 13 +++++++++---- | 17 | hw/arm/virt.c | 39 ++++++++++++++++++++++++++++++++++++++- |
11 | 1 file changed, 9 insertions(+), 4 deletions(-) | 18 | 1 file changed, 38 insertions(+), 1 deletion(-) |
12 | 19 | ||
13 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/aspeed.c | 22 | --- a/hw/arm/virt.c |
16 | +++ b/hw/arm/aspeed.c | 23 | +++ b/hw/arm/virt.c |
17 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
18 | #include "hw/arm/aspeed_soc.h" | 25 | bool firmware_loaded = bios_name || drive_get(IF_PFLASH, 0, 0); |
19 | #include "hw/boards.h" | 26 | bool aarch64 = true; |
20 | #include "hw/i2c/smbus_eeprom.h" | 27 | |
21 | +#include "hw/misc/pca9552.h" | 28 | - virt_set_memmap(vms); |
22 | +#include "hw/misc/tmp105.h" | 29 | + /* |
23 | #include "qemu/log.h" | 30 | + * In accelerated mode, the memory map is computed earlier in kvm_type() |
24 | #include "sysemu/block-backend.h" | 31 | + * to create a VM with the right number of IPA bits. |
25 | #include "hw/loader.h" | 32 | + */ |
26 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | 33 | + if (!vms->memmap) { |
27 | eeprom_buf); | 34 | + virt_set_memmap(vms); |
28 | 35 | + } | |
29 | /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | 36 | |
30 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | 37 | /* We can probe only here because during property set |
31 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), | 38 | * KVM is not available yet |
32 | + TYPE_TMP105, 0x4d); | 39 | @@ -XXX,XX +XXX,XX @@ static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, |
33 | 40 | return NULL; | |
34 | /* The AST2500 EVB does not have an RTC. Let's pretend that one is | ||
35 | * plugged on the I2C bus header */ | ||
36 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
37 | AspeedSoCState *soc = &bmc->soc; | ||
38 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
39 | |||
40 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), "pca9552", 0x60); | ||
41 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), TYPE_PCA9552, | ||
42 | + 0x60); | ||
43 | |||
44 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
45 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
46 | |||
47 | /* The Witherspoon expects a TMP275 but a TMP105 is compatible */ | ||
48 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a); | ||
49 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), TYPE_TMP105, | ||
50 | + 0x4a); | ||
51 | |||
52 | /* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is | ||
53 | * good enough */ | ||
54 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
55 | |||
56 | smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | ||
57 | eeprom_buf); | ||
58 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "pca9552", | ||
59 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), TYPE_PCA9552, | ||
60 | 0x60); | ||
61 | } | 41 | } |
62 | 42 | ||
43 | +/* | ||
44 | + * for arm64 kvm_type [7-0] encodes the requested number of bits | ||
45 | + * in the IPA address space | ||
46 | + */ | ||
47 | +static int virt_kvm_type(MachineState *ms, const char *type_str) | ||
48 | +{ | ||
49 | + VirtMachineState *vms = VIRT_MACHINE(ms); | ||
50 | + int max_vm_pa_size = kvm_arm_get_max_vm_ipa_size(ms); | ||
51 | + int requested_pa_size; | ||
52 | + | ||
53 | + /* we freeze the memory map to compute the highest gpa */ | ||
54 | + virt_set_memmap(vms); | ||
55 | + | ||
56 | + requested_pa_size = 64 - clz64(vms->highest_gpa); | ||
57 | + | ||
58 | + if (requested_pa_size > max_vm_pa_size) { | ||
59 | + error_report("-m and ,maxmem option values " | ||
60 | + "require an IPA range (%d bits) larger than " | ||
61 | + "the one supported by the host (%d bits)", | ||
62 | + requested_pa_size, max_vm_pa_size); | ||
63 | + exit(1); | ||
64 | + } | ||
65 | + /* | ||
66 | + * By default we return 0 which corresponds to an implicit legacy | ||
67 | + * 40b IPA setting. Otherwise we return the actual requested PA | ||
68 | + * logsize | ||
69 | + */ | ||
70 | + return requested_pa_size > 40 ? requested_pa_size : 0; | ||
71 | +} | ||
72 | + | ||
73 | static void virt_machine_class_init(ObjectClass *oc, void *data) | ||
74 | { | ||
75 | MachineClass *mc = MACHINE_CLASS(oc); | ||
76 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) | ||
77 | mc->cpu_index_to_instance_props = virt_cpu_index_to_props; | ||
78 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); | ||
79 | mc->get_default_cpu_node_id = virt_get_default_cpu_node_id; | ||
80 | + mc->kvm_type = virt_kvm_type; | ||
81 | assert(!mc->get_hotplug_handler); | ||
82 | mc->get_hotplug_handler = virt_machine_get_hotplug_handler; | ||
83 | hc->plug = virt_machine_device_plug_cb; | ||
63 | -- | 84 | -- |
64 | 2.20.1 | 85 | 2.20.1 |
65 | 86 | ||
66 | 87 | diff view generated by jsdifflib |
1 | Handle floating point registers in exception entry. | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | This corresponds to the FP-specific parts of the pseudocode | ||
3 | functions ActivateException() and PushStack(). | ||
4 | 2 | ||
5 | We defer the code corresponding to UpdateFPCCR() to a later patch. | 3 | We are about to allow the memory map to grow beyond 1TB and |
4 | potentially overshoot the VCPU AA64MMFR0.PARANGE. | ||
6 | 5 | ||
6 | In aarch64 mode and when highmem is set, let's check the VCPU | ||
7 | PA range is sufficient to address the highest GPA of the memory | ||
8 | map. | ||
9 | |||
10 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Message-id: 20190304101339.25970-10-eric.auger@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-11-peter.maydell@linaro.org | ||
10 | --- | 14 | --- |
11 | target/arm/helper.c | 98 +++++++++++++++++++++++++++++++++++++++++++-- | 15 | hw/arm/virt.c | 17 +++++++++++++++++ |
12 | 1 file changed, 95 insertions(+), 3 deletions(-) | 16 | 1 file changed, 17 insertions(+) |
13 | 17 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 20 | --- a/hw/arm/virt.c |
17 | +++ b/target/arm/helper.c | 21 | +++ b/hw/arm/virt.c |
18 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 22 | @@ -XXX,XX +XXX,XX @@ |
19 | switch_v7m_security_state(env, targets_secure); | 23 | #include "standard-headers/linux/input.h" |
20 | write_v7m_control_spsel(env, 0); | 24 | #include "hw/arm/smmuv3.h" |
21 | arm_clear_exclusive(env); | 25 | #include "hw/acpi/acpi.h" |
22 | + /* Clear SFPA and FPCA (has no effect if no FPU) */ | 26 | +#include "target/arm/internals.h" |
23 | + env->v7m.control[M_REG_S] &= | 27 | |
24 | + ~(R_V7M_CONTROL_FPCA_MASK | R_V7M_CONTROL_SFPA_MASK); | 28 | #define DEFINE_VIRT_MACHINE_LATEST(major, minor, latest) \ |
25 | /* Clear IT bits */ | 29 | static void virt_##major##_##minor##_class_init(ObjectClass *oc, \ |
26 | env->condexec_bits = 0; | 30 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
27 | env->regs[14] = lr; | 31 | fdt_add_timer_nodes(vms); |
28 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 32 | fdt_add_cpu_nodes(vms); |
29 | uint32_t xpsr = xpsr_read(env); | 33 | |
30 | uint32_t frameptr = env->regs[13]; | 34 | + if (!kvm_enabled()) { |
31 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | 35 | + ARMCPU *cpu = ARM_CPU(first_cpu); |
32 | + uint32_t framesize; | 36 | + bool aarch64 = object_property_get_bool(OBJECT(cpu), "aarch64", NULL); |
33 | + bool nsacr_cp10 = extract32(env->v7m.nsacr, 10, 1); | ||
34 | + | 37 | + |
35 | + if ((env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) && | 38 | + if (aarch64 && vms->highmem) { |
36 | + (env->v7m.secure || nsacr_cp10)) { | 39 | + int requested_pa_size, pamax = arm_pamax(cpu); |
37 | + if (env->v7m.secure && | ||
38 | + env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK) { | ||
39 | + framesize = 0xa8; | ||
40 | + } else { | ||
41 | + framesize = 0x68; | ||
42 | + } | ||
43 | + } else { | ||
44 | + framesize = 0x20; | ||
45 | + } | ||
46 | |||
47 | /* Align stack pointer if the guest wants that */ | ||
48 | if ((frameptr & 4) && | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
50 | xpsr |= XPSR_SPREALIGN; | ||
51 | } | ||
52 | |||
53 | - frameptr -= 0x20; | ||
54 | + xpsr &= ~XPSR_SFPA; | ||
55 | + if (env->v7m.secure && | ||
56 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
57 | + xpsr |= XPSR_SFPA; | ||
58 | + } | ||
59 | + | 40 | + |
60 | + frameptr -= framesize; | 41 | + requested_pa_size = 64 - clz64(vms->highest_gpa); |
61 | 42 | + if (pamax < requested_pa_size) { | |
62 | if (arm_feature(env, ARM_FEATURE_V8)) { | 43 | + error_report("VCPU supports less PA bits (%d) than requested " |
63 | uint32_t limit = v7m_sp_limit(env); | 44 | + "by the memory map (%d)", pamax, requested_pa_size); |
64 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 45 | + exit(1); |
65 | v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
66 | v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
67 | |||
68 | + if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) { | ||
69 | + /* FPU is active, try to save its registers */ | ||
70 | + bool fpccr_s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
71 | + bool lspact = env->v7m.fpccr[fpccr_s] & R_V7M_FPCCR_LSPACT_MASK; | ||
72 | + | ||
73 | + if (lspact && arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
74 | + qemu_log_mask(CPU_LOG_INT, | ||
75 | + "...SecureFault because LSPACT and FPCA both set\n"); | ||
76 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
77 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
78 | + } else if (!env->v7m.secure && !nsacr_cp10) { | ||
79 | + qemu_log_mask(CPU_LOG_INT, | ||
80 | + "...Secure UsageFault with CFSR.NOCP because " | ||
81 | + "NSACR.CP10 prevents stacking FP regs\n"); | ||
82 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S); | ||
83 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
84 | + } else { | ||
85 | + if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) { | ||
86 | + /* Lazy stacking disabled, save registers now */ | ||
87 | + int i; | ||
88 | + bool cpacr_pass = v7m_cpacr_pass(env, env->v7m.secure, | ||
89 | + arm_current_el(env) != 0); | ||
90 | + | ||
91 | + if (stacked_ok && !cpacr_pass) { | ||
92 | + /* | ||
93 | + * Take UsageFault if CPACR forbids access. The pseudocode | ||
94 | + * here does a full CheckCPEnabled() but we know the NSACR | ||
95 | + * check can never fail as we have already handled that. | ||
96 | + */ | ||
97 | + qemu_log_mask(CPU_LOG_INT, | ||
98 | + "...UsageFault with CFSR.NOCP because " | ||
99 | + "CPACR.CP10 prevents stacking FP regs\n"); | ||
100 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
101 | + env->v7m.secure); | ||
102 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | ||
103 | + stacked_ok = false; | ||
104 | + } | ||
105 | + | ||
106 | + for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
107 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
108 | + uint32_t faddr = frameptr + 0x20 + 4 * i; | ||
109 | + uint32_t slo = extract64(dn, 0, 32); | ||
110 | + uint32_t shi = extract64(dn, 32, 32); | ||
111 | + | ||
112 | + if (i >= 16) { | ||
113 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
114 | + } | ||
115 | + stacked_ok = stacked_ok && | ||
116 | + v7m_stack_write(cpu, faddr, slo, mmu_idx, false) && | ||
117 | + v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false); | ||
118 | + } | ||
119 | + stacked_ok = stacked_ok && | ||
120 | + v7m_stack_write(cpu, frameptr + 0x60, | ||
121 | + vfp_get_fpscr(env), mmu_idx, false); | ||
122 | + if (cpacr_pass) { | ||
123 | + for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
124 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
125 | + } | ||
126 | + vfp_set_fpscr(env, 0); | ||
127 | + } | ||
128 | + } else { | ||
129 | + /* Lazy stacking enabled, save necessary info to stack later */ | ||
130 | + /* TODO : equivalent of UpdateFPCCR() pseudocode */ | ||
131 | + } | 46 | + } |
132 | + } | 47 | + } |
133 | + } | 48 | + } |
134 | + | 49 | + |
135 | /* | 50 | memory_region_allocate_system_memory(ram, NULL, "mach-virt.ram", |
136 | * If we broke a stack limit then SP was already updated earlier; | 51 | machine->ram_size); |
137 | * otherwise we update SP regardless of whether any of the stack | 52 | memory_region_add_subregion(sysmem, vms->memmap[VIRT_MEM].base, ram); |
138 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
139 | |||
140 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
141 | lr = R_V7M_EXCRET_RES1_MASK | | ||
142 | - R_V7M_EXCRET_DCRS_MASK | | ||
143 | - R_V7M_EXCRET_FTYPE_MASK; | ||
144 | + R_V7M_EXCRET_DCRS_MASK; | ||
145 | /* The S bit indicates whether we should return to Secure | ||
146 | * or NonSecure (ie our current state). | ||
147 | * The ES bit indicates whether we're taking this exception | ||
148 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
149 | if (env->v7m.secure) { | ||
150 | lr |= R_V7M_EXCRET_S_MASK; | ||
151 | } | ||
152 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) { | ||
153 | + lr |= R_V7M_EXCRET_FTYPE_MASK; | ||
154 | + } | ||
155 | } else { | ||
156 | lr = R_V7M_EXCRET_RES1_MASK | | ||
157 | R_V7M_EXCRET_S_MASK | | ||
158 | -- | 53 | -- |
159 | 2.20.1 | 54 | 2.20.1 |
160 | 55 | ||
161 | 56 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For v8M floating point support, transitions from Secure | ||
2 | to Non-secure state via BLNS and BLXNS must clear the | ||
3 | CONTROL.SFPA bit. (This corresponds to the pseudocode | ||
4 | BranchToNS() function.) | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-13-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper.c | 4 ++++ | ||
11 | 1 file changed, 4 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | ||
18 | /* translate.c should have made BXNS UNDEF unless we're secure */ | ||
19 | assert(env->v7m.secure); | ||
20 | |||
21 | + if (!(dest & 1)) { | ||
22 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
23 | + } | ||
24 | switch_v7m_security_state(env, dest & 1); | ||
25 | env->thumb = 1; | ||
26 | env->regs[15] = dest & ~1; | ||
27 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
28 | */ | ||
29 | write_v7m_exception(env, 1); | ||
30 | } | ||
31 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
32 | switch_v7m_security_state(env, 0); | ||
33 | env->thumb = 1; | ||
34 | env->regs[15] = dest; | ||
35 | -- | ||
36 | 2.20.1 | ||
37 | |||
38 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The TailChain() pseudocode specifies that a tail chaining | ||
2 | exception should sanitize the excReturn all-ones bits and | ||
3 | (if there is no FPU) the excReturn FType bits; we weren't | ||
4 | doing this. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-14-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper.c | 8 ++++++++ | ||
11 | 1 file changed, 8 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
18 | qemu_log_mask(CPU_LOG_INT, "...taking pending %s exception %d\n", | ||
19 | targets_secure ? "secure" : "nonsecure", exc); | ||
20 | |||
21 | + if (dotailchain) { | ||
22 | + /* Sanitize LR FType and PREFIX bits */ | ||
23 | + if (!arm_feature(env, ARM_FEATURE_VFP)) { | ||
24 | + lr |= R_V7M_EXCRET_FTYPE_MASK; | ||
25 | + } | ||
26 | + lr = deposit32(lr, 24, 8, 0xff); | ||
27 | + } | ||
28 | + | ||
29 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
30 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
31 | (lr & R_V7M_EXCRET_S_MASK)) { | ||
32 | -- | ||
33 | 2.20.1 | ||
34 | |||
35 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The magic value pushed onto the callee stack as an integrity | ||
2 | check is different if floating point is present. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20190416125744.27770-15-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/helper.c | 22 +++++++++++++++++++--- | ||
9 | 1 file changed, 19 insertions(+), 3 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/helper.c | ||
14 | +++ b/target/arm/helper.c | ||
15 | @@ -XXX,XX +XXX,XX @@ load_fail: | ||
16 | return false; | ||
17 | } | ||
18 | |||
19 | +static uint32_t v7m_integrity_sig(CPUARMState *env, uint32_t lr) | ||
20 | +{ | ||
21 | + /* | ||
22 | + * Return the integrity signature value for the callee-saves | ||
23 | + * stack frame section. @lr is the exception return payload/LR value | ||
24 | + * whose FType bit forms bit 0 of the signature if FP is present. | ||
25 | + */ | ||
26 | + uint32_t sig = 0xfefa125a; | ||
27 | + | ||
28 | + if (!arm_feature(env, ARM_FEATURE_VFP) || (lr & R_V7M_EXCRET_FTYPE_MASK)) { | ||
29 | + sig |= 1; | ||
30 | + } | ||
31 | + return sig; | ||
32 | +} | ||
33 | + | ||
34 | static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
35 | bool ignore_faults) | ||
36 | { | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
38 | bool stacked_ok; | ||
39 | uint32_t limit; | ||
40 | bool want_psp; | ||
41 | + uint32_t sig; | ||
42 | |||
43 | if (dotailchain) { | ||
44 | bool mode = lr & R_V7M_EXCRET_MODE_MASK; | ||
45 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
46 | /* Write as much of the stack frame as we can. A write failure may | ||
47 | * cause us to pend a derived exception. | ||
48 | */ | ||
49 | + sig = v7m_integrity_sig(env, lr); | ||
50 | stacked_ok = | ||
51 | - v7m_stack_write(cpu, frameptr, 0xfefa125b, mmu_idx, ignore_faults) && | ||
52 | + v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) && | ||
53 | v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, | ||
54 | ignore_faults) && | ||
55 | v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | ||
56 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
57 | if (return_to_secure && | ||
58 | ((excret & R_V7M_EXCRET_ES_MASK) == 0 || | ||
59 | (excret & R_V7M_EXCRET_DCRS_MASK) == 0)) { | ||
60 | - uint32_t expected_sig = 0xfefa125b; | ||
61 | uint32_t actual_sig; | ||
62 | |||
63 | pop_ok = v7m_stack_read(cpu, &actual_sig, frameptr, mmu_idx); | ||
64 | |||
65 | - if (pop_ok && expected_sig != actual_sig) { | ||
66 | + if (pop_ok && v7m_integrity_sig(env, excret) != actual_sig) { | ||
67 | /* Take a SecureFault on the current stack */ | ||
68 | env->v7m.sfsr |= R_V7M_SFSR_INVIS_MASK; | ||
69 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
70 | -- | ||
71 | 2.20.1 | ||
72 | |||
73 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Handle floating point registers in exception return. | ||
2 | This corresponds to pseudocode functions ValidateExceptionReturn(), | ||
3 | ExceptionReturn(), PopStack() and ConsumeExcStackFrame(). | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20190416125744.27770-16-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/helper.c | 142 +++++++++++++++++++++++++++++++++++++++++++- | ||
10 | 1 file changed, 141 insertions(+), 1 deletion(-) | ||
11 | |||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/helper.c | ||
15 | +++ b/target/arm/helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
17 | bool rettobase = false; | ||
18 | bool exc_secure = false; | ||
19 | bool return_to_secure; | ||
20 | + bool ftype; | ||
21 | + bool restore_s16_s31; | ||
22 | |||
23 | /* If we're not in Handler mode then jumps to magic exception-exit | ||
24 | * addresses don't have magic behaviour. However for the v8M | ||
25 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
26 | excret); | ||
27 | } | ||
28 | |||
29 | + ftype = excret & R_V7M_EXCRET_FTYPE_MASK; | ||
30 | + | ||
31 | + if (!arm_feature(env, ARM_FEATURE_VFP) && !ftype) { | ||
32 | + qemu_log_mask(LOG_GUEST_ERROR, "M profile: zero FTYPE in exception " | ||
33 | + "exit PC value 0x%" PRIx32 " is UNPREDICTABLE " | ||
34 | + "if FPU not present\n", | ||
35 | + excret); | ||
36 | + ftype = true; | ||
37 | + } | ||
38 | + | ||
39 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
40 | /* EXC_RETURN.ES validation check (R_SMFL). We must do this before | ||
41 | * we pick which FAULTMASK to clear. | ||
42 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
43 | */ | ||
44 | write_v7m_control_spsel_for_secstate(env, return_to_sp_process, exc_secure); | ||
45 | |||
46 | + /* | ||
47 | + * Clear scratch FP values left in caller saved registers; this | ||
48 | + * must happen before any kind of tail chaining. | ||
49 | + */ | ||
50 | + if ((env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_CLRONRET_MASK) && | ||
51 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) { | ||
52 | + if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) { | ||
53 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
54 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
55 | + qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing " | ||
56 | + "stackframe: error during lazy state deactivation\n"); | ||
57 | + v7m_exception_taken(cpu, excret, true, false); | ||
58 | + return; | ||
59 | + } else { | ||
60 | + /* Clear s0..s15 and FPSCR */ | ||
61 | + int i; | ||
62 | + | ||
63 | + for (i = 0; i < 16; i += 2) { | ||
64 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
65 | + } | ||
66 | + vfp_set_fpscr(env, 0); | ||
67 | + } | ||
68 | + } | ||
69 | + | ||
70 | if (sfault) { | ||
71 | env->v7m.sfsr |= R_V7M_SFSR_INVER_MASK; | ||
72 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
73 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
74 | } | ||
75 | } | ||
76 | |||
77 | + if (!ftype) { | ||
78 | + /* FP present and we need to handle it */ | ||
79 | + if (!return_to_secure && | ||
80 | + (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK)) { | ||
81 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
82 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
83 | + qemu_log_mask(CPU_LOG_INT, | ||
84 | + "...taking SecureFault on existing stackframe: " | ||
85 | + "Secure LSPACT set but exception return is " | ||
86 | + "not to secure state\n"); | ||
87 | + v7m_exception_taken(cpu, excret, true, false); | ||
88 | + return; | ||
89 | + } | ||
90 | + | ||
91 | + restore_s16_s31 = return_to_secure && | ||
92 | + (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK); | ||
93 | + | ||
94 | + if (env->v7m.fpccr[return_to_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
95 | + /* State in FPU is still valid, just clear LSPACT */ | ||
96 | + env->v7m.fpccr[return_to_secure] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
97 | + } else { | ||
98 | + int i; | ||
99 | + uint32_t fpscr; | ||
100 | + bool cpacr_pass, nsacr_pass; | ||
101 | + | ||
102 | + cpacr_pass = v7m_cpacr_pass(env, return_to_secure, | ||
103 | + return_to_priv); | ||
104 | + nsacr_pass = return_to_secure || | ||
105 | + extract32(env->v7m.nsacr, 10, 1); | ||
106 | + | ||
107 | + if (!cpacr_pass) { | ||
108 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
109 | + return_to_secure); | ||
110 | + env->v7m.cfsr[return_to_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
111 | + qemu_log_mask(CPU_LOG_INT, | ||
112 | + "...taking UsageFault on existing " | ||
113 | + "stackframe: CPACR.CP10 prevents unstacking " | ||
114 | + "FP regs\n"); | ||
115 | + v7m_exception_taken(cpu, excret, true, false); | ||
116 | + return; | ||
117 | + } else if (!nsacr_pass) { | ||
118 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, true); | ||
119 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_INVPC_MASK; | ||
120 | + qemu_log_mask(CPU_LOG_INT, | ||
121 | + "...taking Secure UsageFault on existing " | ||
122 | + "stackframe: NSACR.CP10 prevents unstacking " | ||
123 | + "FP regs\n"); | ||
124 | + v7m_exception_taken(cpu, excret, true, false); | ||
125 | + return; | ||
126 | + } | ||
127 | + | ||
128 | + for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) { | ||
129 | + uint32_t slo, shi; | ||
130 | + uint64_t dn; | ||
131 | + uint32_t faddr = frameptr + 0x20 + 4 * i; | ||
132 | + | ||
133 | + if (i >= 16) { | ||
134 | + faddr += 8; /* Skip the slot for the FPSCR */ | ||
135 | + } | ||
136 | + | ||
137 | + pop_ok = pop_ok && | ||
138 | + v7m_stack_read(cpu, &slo, faddr, mmu_idx) && | ||
139 | + v7m_stack_read(cpu, &shi, faddr + 4, mmu_idx); | ||
140 | + | ||
141 | + if (!pop_ok) { | ||
142 | + break; | ||
143 | + } | ||
144 | + | ||
145 | + dn = (uint64_t)shi << 32 | slo; | ||
146 | + *aa32_vfp_dreg(env, i / 2) = dn; | ||
147 | + } | ||
148 | + pop_ok = pop_ok && | ||
149 | + v7m_stack_read(cpu, &fpscr, frameptr + 0x60, mmu_idx); | ||
150 | + if (pop_ok) { | ||
151 | + vfp_set_fpscr(env, fpscr); | ||
152 | + } | ||
153 | + if (!pop_ok) { | ||
154 | + /* | ||
155 | + * These regs are 0 if security extension present; | ||
156 | + * otherwise merely UNKNOWN. We zero always. | ||
157 | + */ | ||
158 | + for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) { | ||
159 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
160 | + } | ||
161 | + vfp_set_fpscr(env, 0); | ||
162 | + } | ||
163 | + } | ||
164 | + } | ||
165 | + env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S], | ||
166 | + V7M_CONTROL, FPCA, !ftype); | ||
167 | + | ||
168 | /* Commit to consuming the stack frame */ | ||
169 | frameptr += 0x20; | ||
170 | + if (!ftype) { | ||
171 | + frameptr += 0x48; | ||
172 | + if (restore_s16_s31) { | ||
173 | + frameptr += 0x40; | ||
174 | + } | ||
175 | + } | ||
176 | /* Undo stack alignment (the SPREALIGN bit indicates that the original | ||
177 | * pre-exception SP was not 8-aligned and we added a padding word to | ||
178 | * align it, so we undo this by ORing in the bit that increases it | ||
179 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
180 | *frame_sp_p = frameptr; | ||
181 | } | ||
182 | /* This xpsr_write() will invalidate frame_sp_p as it may switch stack */ | ||
183 | - xpsr_write(env, xpsr, ~XPSR_SPREALIGN); | ||
184 | + xpsr_write(env, xpsr, ~(XPSR_SPREALIGN | XPSR_SFPA)); | ||
185 | + | ||
186 | + if (env->v7m.secure) { | ||
187 | + bool sfpa = xpsr & XPSR_SFPA; | ||
188 | + | ||
189 | + env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S], | ||
190 | + V7M_CONTROL, SFPA, sfpa); | ||
191 | + } | ||
192 | |||
193 | /* The restored xPSR exception field will be zero if we're | ||
194 | * resuming in Thread mode. If that doesn't match what the | ||
195 | -- | ||
196 | 2.20.1 | ||
197 | |||
198 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Move the NS TBFLAG down from bit 19 to bit 6, which has not | ||
2 | been used since commit c1e3781090b9d36c60 in 2015, when we | ||
3 | started passing the entire MMU index in the TB flags rather | ||
4 | than just a 'privilege level' bit. | ||
5 | 1 | ||
6 | This rearrangement is not strictly necessary, but means that | ||
7 | we can put M-profile-only bits next to each other rather | ||
8 | than scattered across the flag word. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20190416125744.27770-17-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/cpu.h | 11 ++++++----- | ||
15 | 1 file changed, 6 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
22 | FIELD(TBFLAG_A32, THUMB, 0, 1) | ||
23 | FIELD(TBFLAG_A32, VECLEN, 1, 3) | ||
24 | FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | ||
25 | +/* | ||
26 | + * Indicates whether cp register reads and writes by guest code should access | ||
27 | + * the secure or nonsecure bank of banked registers; note that this is not | ||
28 | + * the same thing as the current security state of the processor! | ||
29 | + */ | ||
30 | +FIELD(TBFLAG_A32, NS, 6, 1) | ||
31 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
32 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
33 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
34 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
35 | * checks on the other bits at runtime | ||
36 | */ | ||
37 | FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2) | ||
38 | -/* Indicates whether cp register reads and writes by guest code should access | ||
39 | - * the secure or nonsecure bank of banked registers; note that this is not | ||
40 | - * the same thing as the current security state of the processor! | ||
41 | - */ | ||
42 | -FIELD(TBFLAG_A32, NS, 19, 1) | ||
43 | /* For M profile only, Handler (ie not Thread) mode */ | ||
44 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
45 | /* For M profile only, whether we should generate stack-limit checks */ | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Pushing registers to the stack for v7M needs to handle three cases: | ||
2 | * the "normal" case where we pend exceptions | ||
3 | * an "ignore faults" case where we set FSR bits but | ||
4 | do not pend exceptions (this is used when we are | ||
5 | handling some kinds of derived exception on exception entry) | ||
6 | * a "lazy FP stacking" case, where different FSR bits | ||
7 | are set and the exception is pended differently | ||
8 | 1 | ||
9 | Implement this by changing the existing flag argument that | ||
10 | tells us whether to ignore faults or not into an enum that | ||
11 | specifies which of the 3 modes we should handle. | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20190416125744.27770-23-peter.maydell@linaro.org | ||
16 | --- | ||
17 | target/arm/helper.c | 118 +++++++++++++++++++++++++++++--------------- | ||
18 | 1 file changed, 79 insertions(+), 39 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/helper.c | ||
23 | +++ b/target/arm/helper.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) | ||
25 | } | ||
26 | } | ||
27 | |||
28 | +/* | ||
29 | + * What kind of stack write are we doing? This affects how exceptions | ||
30 | + * generated during the stacking are treated. | ||
31 | + */ | ||
32 | +typedef enum StackingMode { | ||
33 | + STACK_NORMAL, | ||
34 | + STACK_IGNFAULTS, | ||
35 | + STACK_LAZYFP, | ||
36 | +} StackingMode; | ||
37 | + | ||
38 | static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
39 | - ARMMMUIdx mmu_idx, bool ignfault) | ||
40 | + ARMMMUIdx mmu_idx, StackingMode mode) | ||
41 | { | ||
42 | CPUState *cs = CPU(cpu); | ||
43 | CPUARMState *env = &cpu->env; | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
45 | &attrs, &prot, &page_size, &fi, NULL)) { | ||
46 | /* MPU/SAU lookup failed */ | ||
47 | if (fi.type == ARMFault_QEMU_SFault) { | ||
48 | - qemu_log_mask(CPU_LOG_INT, | ||
49 | - "...SecureFault with SFSR.AUVIOL during stacking\n"); | ||
50 | - env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
51 | + if (mode == STACK_LAZYFP) { | ||
52 | + qemu_log_mask(CPU_LOG_INT, | ||
53 | + "...SecureFault with SFSR.LSPERR " | ||
54 | + "during lazy stacking\n"); | ||
55 | + env->v7m.sfsr |= R_V7M_SFSR_LSPERR_MASK; | ||
56 | + } else { | ||
57 | + qemu_log_mask(CPU_LOG_INT, | ||
58 | + "...SecureFault with SFSR.AUVIOL " | ||
59 | + "during stacking\n"); | ||
60 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK; | ||
61 | + } | ||
62 | + env->v7m.sfsr |= R_V7M_SFSR_SFARVALID_MASK; | ||
63 | env->v7m.sfar = addr; | ||
64 | exc = ARMV7M_EXCP_SECURE; | ||
65 | exc_secure = false; | ||
66 | } else { | ||
67 | - qemu_log_mask(CPU_LOG_INT, "...MemManageFault with CFSR.MSTKERR\n"); | ||
68 | - env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
69 | + if (mode == STACK_LAZYFP) { | ||
70 | + qemu_log_mask(CPU_LOG_INT, | ||
71 | + "...MemManageFault with CFSR.MLSPERR\n"); | ||
72 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MLSPERR_MASK; | ||
73 | + } else { | ||
74 | + qemu_log_mask(CPU_LOG_INT, | ||
75 | + "...MemManageFault with CFSR.MSTKERR\n"); | ||
76 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
77 | + } | ||
78 | exc = ARMV7M_EXCP_MEM; | ||
79 | exc_secure = secure; | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
82 | attrs, &txres); | ||
83 | if (txres != MEMTX_OK) { | ||
84 | /* BusFault trying to write the data */ | ||
85 | - qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
86 | - env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
87 | + if (mode == STACK_LAZYFP) { | ||
88 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.LSPERR\n"); | ||
89 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_LSPERR_MASK; | ||
90 | + } else { | ||
91 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
92 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
93 | + } | ||
94 | exc = ARMV7M_EXCP_BUS; | ||
95 | exc_secure = false; | ||
96 | goto pend_fault; | ||
97 | @@ -XXX,XX +XXX,XX @@ pend_fault: | ||
98 | * later if we have two derived exceptions. | ||
99 | * The only case when we must not pend the exception but instead | ||
100 | * throw it away is if we are doing the push of the callee registers | ||
101 | - * and we've already generated a derived exception. Even in this | ||
102 | - * case we will still update the fault status registers. | ||
103 | + * and we've already generated a derived exception (this is indicated | ||
104 | + * by the caller passing STACK_IGNFAULTS). Even in this case we will | ||
105 | + * still update the fault status registers. | ||
106 | */ | ||
107 | - if (!ignfault) { | ||
108 | + switch (mode) { | ||
109 | + case STACK_NORMAL: | ||
110 | armv7m_nvic_set_pending_derived(env->nvic, exc, exc_secure); | ||
111 | + break; | ||
112 | + case STACK_LAZYFP: | ||
113 | + armv7m_nvic_set_pending_lazyfp(env->nvic, exc, exc_secure); | ||
114 | + break; | ||
115 | + case STACK_IGNFAULTS: | ||
116 | + break; | ||
117 | } | ||
118 | return false; | ||
119 | } | ||
120 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
121 | uint32_t limit; | ||
122 | bool want_psp; | ||
123 | uint32_t sig; | ||
124 | + StackingMode smode = ignore_faults ? STACK_IGNFAULTS : STACK_NORMAL; | ||
125 | |||
126 | if (dotailchain) { | ||
127 | bool mode = lr & R_V7M_EXCRET_MODE_MASK; | ||
128 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
129 | */ | ||
130 | sig = v7m_integrity_sig(env, lr); | ||
131 | stacked_ok = | ||
132 | - v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) && | ||
133 | - v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, | ||
134 | - ignore_faults) && | ||
135 | - v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | ||
136 | - ignore_faults) && | ||
137 | - v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, | ||
138 | - ignore_faults) && | ||
139 | - v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, | ||
140 | - ignore_faults) && | ||
141 | - v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, | ||
142 | - ignore_faults) && | ||
143 | - v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, | ||
144 | - ignore_faults) && | ||
145 | - v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, | ||
146 | - ignore_faults) && | ||
147 | - v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, | ||
148 | - ignore_faults); | ||
149 | + v7m_stack_write(cpu, frameptr, sig, mmu_idx, smode) && | ||
150 | + v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, smode) && | ||
151 | + v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, smode) && | ||
152 | + v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, smode) && | ||
153 | + v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, smode) && | ||
154 | + v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, smode) && | ||
155 | + v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, smode) && | ||
156 | + v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, smode) && | ||
157 | + v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, smode); | ||
158 | |||
159 | /* Update SP regardless of whether any of the stack accesses failed. */ | ||
160 | *frame_sp_p = frameptr; | ||
161 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
162 | * if it has higher priority). | ||
163 | */ | ||
164 | stacked_ok = stacked_ok && | ||
165 | - v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | ||
166 | - v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | ||
167 | - v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | ||
168 | - v7m_stack_write(cpu, frameptr + 12, env->regs[3], mmu_idx, false) && | ||
169 | - v7m_stack_write(cpu, frameptr + 16, env->regs[12], mmu_idx, false) && | ||
170 | - v7m_stack_write(cpu, frameptr + 20, env->regs[14], mmu_idx, false) && | ||
171 | - v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
172 | - v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
173 | + v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, STACK_NORMAL) && | ||
174 | + v7m_stack_write(cpu, frameptr + 4, env->regs[1], | ||
175 | + mmu_idx, STACK_NORMAL) && | ||
176 | + v7m_stack_write(cpu, frameptr + 8, env->regs[2], | ||
177 | + mmu_idx, STACK_NORMAL) && | ||
178 | + v7m_stack_write(cpu, frameptr + 12, env->regs[3], | ||
179 | + mmu_idx, STACK_NORMAL) && | ||
180 | + v7m_stack_write(cpu, frameptr + 16, env->regs[12], | ||
181 | + mmu_idx, STACK_NORMAL) && | ||
182 | + v7m_stack_write(cpu, frameptr + 20, env->regs[14], | ||
183 | + mmu_idx, STACK_NORMAL) && | ||
184 | + v7m_stack_write(cpu, frameptr + 24, env->regs[15], | ||
185 | + mmu_idx, STACK_NORMAL) && | ||
186 | + v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, STACK_NORMAL); | ||
187 | |||
188 | if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) { | ||
189 | /* FPU is active, try to save its registers */ | ||
190 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
191 | faddr += 8; /* skip the slot for the FPSCR */ | ||
192 | } | ||
193 | stacked_ok = stacked_ok && | ||
194 | - v7m_stack_write(cpu, faddr, slo, mmu_idx, false) && | ||
195 | - v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false); | ||
196 | + v7m_stack_write(cpu, faddr, slo, | ||
197 | + mmu_idx, STACK_NORMAL) && | ||
198 | + v7m_stack_write(cpu, faddr + 4, shi, | ||
199 | + mmu_idx, STACK_NORMAL); | ||
200 | } | ||
201 | stacked_ok = stacked_ok && | ||
202 | v7m_stack_write(cpu, frameptr + 0x60, | ||
203 | - vfp_get_fpscr(env), mmu_idx, false); | ||
204 | + vfp_get_fpscr(env), mmu_idx, STACK_NORMAL); | ||
205 | if (cpacr_pass) { | ||
206 | for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
207 | *aa32_vfp_dreg(env, i / 2) = 0; | ||
208 | -- | ||
209 | 2.20.1 | ||
210 | |||
211 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Enable the FPU by default for the Cortex-M4 and Cortex-M33. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190416125744.27770-27-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/cpu.c | 8 ++++++++ | ||
8 | 1 file changed, 8 insertions(+) | ||
9 | |||
10 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/arm/cpu.c | ||
13 | +++ b/target/arm/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj) | ||
15 | set_feature(&cpu->env, ARM_FEATURE_M); | ||
16 | set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | ||
17 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
18 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); | ||
19 | cpu->midr = 0x410fc240; /* r0p0 */ | ||
20 | cpu->pmsav7_dregion = 8; | ||
21 | + cpu->isar.mvfr0 = 0x10110021; | ||
22 | + cpu->isar.mvfr1 = 0x11000011; | ||
23 | + cpu->isar.mvfr2 = 0x00000000; | ||
24 | cpu->id_pfr0 = 0x00000030; | ||
25 | cpu->id_pfr1 = 0x00000200; | ||
26 | cpu->id_dfr0 = 0x00100000; | ||
27 | @@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj) | ||
28 | set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | ||
29 | set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | ||
30 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
31 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); | ||
32 | cpu->midr = 0x410fd213; /* r0p3 */ | ||
33 | cpu->pmsav7_dregion = 16; | ||
34 | cpu->sau_sregion = 8; | ||
35 | + cpu->isar.mvfr0 = 0x10110021; | ||
36 | + cpu->isar.mvfr1 = 0x11000011; | ||
37 | + cpu->isar.mvfr2 = 0x00000040; | ||
38 | cpu->id_pfr0 = 0x00000030; | ||
39 | cpu->id_pfr1 = 0x00000210; | ||
40 | cpu->id_dfr0 = 0x00200000; | ||
41 | -- | ||
42 | 2.20.1 | ||
43 | |||
44 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | This device is used by both ARM (BCM2836, for raspi2) and AArch64 | ||
4 | (BCM2837, for raspi3) targets, and is not CPU-specific. | ||
5 | Move it to common object, so we build it once for all targets. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190427133028.12874-1-philmd@redhat.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/dma/Makefile.objs | 2 +- | ||
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/dma/Makefile.objs b/hw/dma/Makefile.objs | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/dma/Makefile.objs | ||
18 | +++ b/hw/dma/Makefile.objs | ||
19 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XLNX_ZYNQMP_ARM) += xlnx-zdma.o | ||
20 | |||
21 | obj-$(CONFIG_OMAP) += omap_dma.o soc_dma.o | ||
22 | obj-$(CONFIG_PXA2XX) += pxa2xx_dma.o | ||
23 | -obj-$(CONFIG_RASPI) += bcm2835_dma.o | ||
24 | +common-obj-$(CONFIG_RASPI) += bcm2835_dma.o | ||
25 | -- | ||
26 | 2.20.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
5 | Message-id: 20190412165416.7977-5-philmd@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | include/hw/devices.h | 6 ------ | ||
9 | include/hw/display/tc6393xb.h | 24 ++++++++++++++++++++++++ | ||
10 | hw/arm/tosa.c | 2 +- | ||
11 | hw/display/tc6393xb.c | 2 +- | ||
12 | MAINTAINERS | 1 + | ||
13 | 5 files changed, 27 insertions(+), 8 deletions(-) | ||
14 | create mode 100644 include/hw/display/tc6393xb.h | ||
15 | |||
16 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/devices.h | ||
19 | +++ b/include/hw/devices.h | ||
20 | @@ -XXX,XX +XXX,XX @@ void *tahvo_init(qemu_irq irq, int betty); | ||
21 | |||
22 | void retu_key_event(void *retu, int state); | ||
23 | |||
24 | -/* tc6393xb.c */ | ||
25 | -typedef struct TC6393xbState TC6393xbState; | ||
26 | -TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | ||
27 | - uint32_t base, qemu_irq irq); | ||
28 | -qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | ||
29 | - | ||
30 | #endif | ||
31 | diff --git a/include/hw/display/tc6393xb.h b/include/hw/display/tc6393xb.h | ||
32 | new file mode 100644 | ||
33 | index XXXXXXX..XXXXXXX | ||
34 | --- /dev/null | ||
35 | +++ b/include/hw/display/tc6393xb.h | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | +/* | ||
38 | + * Toshiba TC6393XB I/O Controller. | ||
39 | + * Found in Sharp Zaurus SL-6000 (tosa) or some | ||
40 | + * Toshiba e-Series PDAs. | ||
41 | + * | ||
42 | + * Copyright (c) 2007 Hervé Poussineau | ||
43 | + * | ||
44 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
45 | + * See the COPYING file in the top-level directory. | ||
46 | + */ | ||
47 | + | ||
48 | +#ifndef HW_DISPLAY_TC6393XB_H | ||
49 | +#define HW_DISPLAY_TC6393XB_H | ||
50 | + | ||
51 | +#include "exec/memory.h" | ||
52 | +#include "hw/irq.h" | ||
53 | + | ||
54 | +typedef struct TC6393xbState TC6393xbState; | ||
55 | + | ||
56 | +TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | ||
57 | + uint32_t base, qemu_irq irq); | ||
58 | +qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | ||
59 | + | ||
60 | +#endif | ||
61 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/arm/tosa.c | ||
64 | +++ b/hw/arm/tosa.c | ||
65 | @@ -XXX,XX +XXX,XX @@ | ||
66 | #include "hw/hw.h" | ||
67 | #include "hw/arm/pxa.h" | ||
68 | #include "hw/arm/arm.h" | ||
69 | -#include "hw/devices.h" | ||
70 | #include "hw/arm/sharpsl.h" | ||
71 | #include "hw/pcmcia.h" | ||
72 | #include "hw/boards.h" | ||
73 | +#include "hw/display/tc6393xb.h" | ||
74 | #include "hw/i2c/i2c.h" | ||
75 | #include "hw/ssi/ssi.h" | ||
76 | #include "hw/sysbus.h" | ||
77 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/hw/display/tc6393xb.c | ||
80 | +++ b/hw/display/tc6393xb.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qapi/error.h" | ||
83 | #include "qemu/host-utils.h" | ||
84 | #include "hw/hw.h" | ||
85 | -#include "hw/devices.h" | ||
86 | +#include "hw/display/tc6393xb.h" | ||
87 | #include "hw/block/flash.h" | ||
88 | #include "ui/console.h" | ||
89 | #include "ui/pixel_ops.h" | ||
90 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/MAINTAINERS | ||
93 | +++ b/MAINTAINERS | ||
94 | @@ -XXX,XX +XXX,XX @@ F: hw/misc/mst_fpga.c | ||
95 | F: hw/misc/max111x.c | ||
96 | F: include/hw/arm/pxa.h | ||
97 | F: include/hw/arm/sharpsl.h | ||
98 | +F: include/hw/display/tc6393xb.h | ||
99 | |||
100 | SABRELITE / i.MX6 | ||
101 | M: Peter Maydell <peter.maydell@linaro.org> | ||
102 | -- | ||
103 | 2.20.1 | ||
104 | |||
105 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | Add an entries the Blizzard device in MAINTAINERS. | ||
4 | |||
5 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
6 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190412165416.7977-6-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/devices.h | 7 ------- | ||
12 | include/hw/display/blizzard.h | 22 ++++++++++++++++++++++ | ||
13 | hw/arm/nseries.c | 1 + | ||
14 | hw/display/blizzard.c | 2 +- | ||
15 | MAINTAINERS | 2 ++ | ||
16 | 5 files changed, 26 insertions(+), 8 deletions(-) | ||
17 | create mode 100644 include/hw/display/blizzard.h | ||
18 | |||
19 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/include/hw/devices.h | ||
22 | +++ b/include/hw/devices.h | ||
23 | @@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
24 | /* stellaris_input.c */ | ||
25 | void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | ||
26 | |||
27 | -/* blizzard.c */ | ||
28 | -void *s1d13745_init(qemu_irq gpio_int); | ||
29 | -void s1d13745_write(void *opaque, int dc, uint16_t value); | ||
30 | -void s1d13745_write_block(void *opaque, int dc, | ||
31 | - void *buf, size_t len, int pitch); | ||
32 | -uint16_t s1d13745_read(void *opaque, int dc); | ||
33 | - | ||
34 | /* cbus.c */ | ||
35 | typedef struct { | ||
36 | qemu_irq clk; | ||
37 | diff --git a/include/hw/display/blizzard.h b/include/hw/display/blizzard.h | ||
38 | new file mode 100644 | ||
39 | index XXXXXXX..XXXXXXX | ||
40 | --- /dev/null | ||
41 | +++ b/include/hw/display/blizzard.h | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | +/* | ||
44 | + * Epson S1D13744/S1D13745 (Blizzard/Hailstorm/Tornado) LCD/TV controller. | ||
45 | + * | ||
46 | + * Copyright (C) 2008 Nokia Corporation | ||
47 | + * Written by Andrzej Zaborowski | ||
48 | + * | ||
49 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
50 | + * See the COPYING file in the top-level directory. | ||
51 | + */ | ||
52 | + | ||
53 | +#ifndef HW_DISPLAY_BLIZZARD_H | ||
54 | +#define HW_DISPLAY_BLIZZARD_H | ||
55 | + | ||
56 | +#include "hw/irq.h" | ||
57 | + | ||
58 | +void *s1d13745_init(qemu_irq gpio_int); | ||
59 | +void s1d13745_write(void *opaque, int dc, uint16_t value); | ||
60 | +void s1d13745_write_block(void *opaque, int dc, | ||
61 | + void *buf, size_t len, int pitch); | ||
62 | +uint16_t s1d13745_read(void *opaque, int dc); | ||
63 | + | ||
64 | +#endif | ||
65 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/hw/arm/nseries.c | ||
68 | +++ b/hw/arm/nseries.c | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | #include "hw/boards.h" | ||
71 | #include "hw/i2c/i2c.h" | ||
72 | #include "hw/devices.h" | ||
73 | +#include "hw/display/blizzard.h" | ||
74 | #include "hw/misc/tmp105.h" | ||
75 | #include "hw/block/flash.h" | ||
76 | #include "hw/hw.h" | ||
77 | diff --git a/hw/display/blizzard.c b/hw/display/blizzard.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/hw/display/blizzard.c | ||
80 | +++ b/hw/display/blizzard.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qemu/osdep.h" | ||
83 | #include "qemu-common.h" | ||
84 | #include "ui/console.h" | ||
85 | -#include "hw/devices.h" | ||
86 | +#include "hw/display/blizzard.h" | ||
87 | #include "ui/pixel_ops.h" | ||
88 | |||
89 | typedef void (*blizzard_fn_t)(uint8_t *, const uint8_t *, unsigned int); | ||
90 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/MAINTAINERS | ||
93 | +++ b/MAINTAINERS | ||
94 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | ||
95 | L: qemu-arm@nongnu.org | ||
96 | S: Odd Fixes | ||
97 | F: hw/arm/nseries.c | ||
98 | +F: hw/display/blizzard.c | ||
99 | F: hw/input/lm832x.c | ||
100 | F: hw/input/tsc2005.c | ||
101 | F: hw/misc/cbus.c | ||
102 | F: hw/timer/twl92230.c | ||
103 | +F: include/hw/display/blizzard.h | ||
104 | |||
105 | Palm | ||
106 | M: Andrzej Zaborowski <balrogg@gmail.com> | ||
107 | -- | ||
108 | 2.20.1 | ||
109 | |||
110 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
4 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Message-id: 20190412165416.7977-7-philmd@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | include/hw/devices.h | 14 -------------- | ||
10 | include/hw/misc/cbus.h | 32 ++++++++++++++++++++++++++++++++ | ||
11 | hw/arm/nseries.c | 1 + | ||
12 | hw/misc/cbus.c | 2 +- | ||
13 | MAINTAINERS | 1 + | ||
14 | 5 files changed, 35 insertions(+), 15 deletions(-) | ||
15 | create mode 100644 include/hw/misc/cbus.h | ||
16 | |||
17 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/devices.h | ||
20 | +++ b/include/hw/devices.h | ||
21 | @@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
22 | /* stellaris_input.c */ | ||
23 | void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | ||
24 | |||
25 | -/* cbus.c */ | ||
26 | -typedef struct { | ||
27 | - qemu_irq clk; | ||
28 | - qemu_irq dat; | ||
29 | - qemu_irq sel; | ||
30 | -} CBus; | ||
31 | -CBus *cbus_init(qemu_irq dat_out); | ||
32 | -void cbus_attach(CBus *bus, void *slave_opaque); | ||
33 | - | ||
34 | -void *retu_init(qemu_irq irq, int vilma); | ||
35 | -void *tahvo_init(qemu_irq irq, int betty); | ||
36 | - | ||
37 | -void retu_key_event(void *retu, int state); | ||
38 | - | ||
39 | #endif | ||
40 | diff --git a/include/hw/misc/cbus.h b/include/hw/misc/cbus.h | ||
41 | new file mode 100644 | ||
42 | index XXXXXXX..XXXXXXX | ||
43 | --- /dev/null | ||
44 | +++ b/include/hw/misc/cbus.h | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | +/* | ||
47 | + * CBUS three-pin bus and the Retu / Betty / Tahvo / Vilma / Avilma / | ||
48 | + * Hinku / Vinku / Ahne / Pihi chips used in various Nokia platforms. | ||
49 | + * Based on reverse-engineering of a linux driver. | ||
50 | + * | ||
51 | + * Copyright (C) 2008 Nokia Corporation | ||
52 | + * Written by Andrzej Zaborowski | ||
53 | + * | ||
54 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
55 | + * See the COPYING file in the top-level directory. | ||
56 | + */ | ||
57 | + | ||
58 | +#ifndef HW_MISC_CBUS_H | ||
59 | +#define HW_MISC_CBUS_H | ||
60 | + | ||
61 | +#include "hw/irq.h" | ||
62 | + | ||
63 | +typedef struct { | ||
64 | + qemu_irq clk; | ||
65 | + qemu_irq dat; | ||
66 | + qemu_irq sel; | ||
67 | +} CBus; | ||
68 | + | ||
69 | +CBus *cbus_init(qemu_irq dat_out); | ||
70 | +void cbus_attach(CBus *bus, void *slave_opaque); | ||
71 | + | ||
72 | +void *retu_init(qemu_irq irq, int vilma); | ||
73 | +void *tahvo_init(qemu_irq irq, int betty); | ||
74 | + | ||
75 | +void retu_key_event(void *retu, int state); | ||
76 | + | ||
77 | +#endif | ||
78 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/arm/nseries.c | ||
81 | +++ b/hw/arm/nseries.c | ||
82 | @@ -XXX,XX +XXX,XX @@ | ||
83 | #include "hw/i2c/i2c.h" | ||
84 | #include "hw/devices.h" | ||
85 | #include "hw/display/blizzard.h" | ||
86 | +#include "hw/misc/cbus.h" | ||
87 | #include "hw/misc/tmp105.h" | ||
88 | #include "hw/block/flash.h" | ||
89 | #include "hw/hw.h" | ||
90 | diff --git a/hw/misc/cbus.c b/hw/misc/cbus.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/hw/misc/cbus.c | ||
93 | +++ b/hw/misc/cbus.c | ||
94 | @@ -XXX,XX +XXX,XX @@ | ||
95 | #include "qemu/osdep.h" | ||
96 | #include "hw/hw.h" | ||
97 | #include "hw/irq.h" | ||
98 | -#include "hw/devices.h" | ||
99 | +#include "hw/misc/cbus.h" | ||
100 | #include "sysemu/sysemu.h" | ||
101 | |||
102 | //#define DEBUG | ||
103 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/MAINTAINERS | ||
106 | +++ b/MAINTAINERS | ||
107 | @@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c | ||
108 | F: hw/misc/cbus.c | ||
109 | F: hw/timer/twl92230.c | ||
110 | F: include/hw/display/blizzard.h | ||
111 | +F: include/hw/misc/cbus.h | ||
112 | |||
113 | Palm | ||
114 | M: Andrzej Zaborowski <balrogg@gmail.com> | ||
115 | -- | ||
116 | 2.20.1 | ||
117 | |||
118 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | 3 | Now we have the extended memory map (high IO regions beyond the |
4 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 4 | scalable RAM) and dynamic IPA range support at KVM/ARM level |
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | we can bump the legacy 255GB initial RAM limit. The actual maximum |
6 | Message-id: 20190412165416.7977-11-philmd@redhat.com | 6 | RAM size now depends on the physical CPU and host kernel, in |
7 | accelerated mode. In TCG mode, it depends on the VCPU | ||
8 | AA64MMFR0.PARANGE. | ||
9 | |||
10 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Message-id: 20190304101339.25970-11-eric.auger@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 14 | --- |
9 | include/hw/net/ne2000-isa.h | 6 ++++++ | 15 | hw/arm/virt.c | 21 +-------------------- |
10 | 1 file changed, 6 insertions(+) | 16 | 1 file changed, 1 insertion(+), 20 deletions(-) |
11 | 17 | ||
12 | diff --git a/include/hw/net/ne2000-isa.h b/include/hw/net/ne2000-isa.h | 18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
13 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/net/ne2000-isa.h | 20 | --- a/hw/arm/virt.c |
15 | +++ b/include/hw/net/ne2000-isa.h | 21 | +++ b/hw/arm/virt.c |
16 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ |
17 | * This work is licensed under the terms of the GNU GPL, version 2 or later. | 23 | |
18 | * See the COPYING file in the top-level directory. | 24 | #define PLATFORM_BUS_NUM_IRQS 64 |
19 | */ | 25 | |
20 | + | 26 | -/* RAM limit in GB. Since VIRT_MEM starts at the 1GB mark, this means |
21 | +#ifndef HW_NET_NE2K_ISA_H | 27 | - * RAM can go up to the 256GB mark, leaving 256GB of the physical |
22 | +#define HW_NET_NE2K_ISA_H | 28 | - * address space unallocated and free for future use between 256G and 512G. |
23 | + | 29 | - * If we need to provide more RAM to VMs in the future then we need to: |
24 | #include "hw/hw.h" | 30 | - * * allocate a second bank of RAM starting at 2TB and working up |
25 | #include "hw/qdev.h" | 31 | - * * fix the DT and ACPI table generation code in QEMU to correctly |
26 | #include "hw/isa/isa.h" | 32 | - * report two split lumps of RAM to the guest |
27 | @@ -XXX,XX +XXX,XX @@ static inline ISADevice *isa_ne2000_init(ISABus *bus, int base, int irq, | 33 | - * * fix KVM in the host kernel to allow guests with >40 bit address spaces |
28 | } | 34 | - * (We don't want to fill all the way up to 512GB with RAM because |
29 | return d; | 35 | - * we might want it for non-RAM purposes later. Conversely it seems |
30 | } | 36 | - * reasonable to assume that anybody configuring a VM with a quarter |
31 | + | 37 | - * of a terabyte of RAM will be doing it on a host with more than a |
32 | +#endif | 38 | - * terabyte of physical address space.) |
39 | - */ | ||
40 | +/* Legacy RAM limit in GB (< version 4.0) */ | ||
41 | #define LEGACY_RAMLIMIT_GB 255 | ||
42 | #define LEGACY_RAMLIMIT_BYTES (LEGACY_RAMLIMIT_GB * GiB) | ||
43 | |||
44 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
45 | |||
46 | vms->smp_cpus = smp_cpus; | ||
47 | |||
48 | - if (machine->ram_size > vms->memmap[VIRT_MEM].size) { | ||
49 | - error_report("mach-virt: cannot model more than %dGB RAM", | ||
50 | - LEGACY_RAMLIMIT_GB); | ||
51 | - exit(1); | ||
52 | - } | ||
53 | - | ||
54 | if (vms->virt && kvm_enabled()) { | ||
55 | error_report("mach-virt: KVM does not support providing " | ||
56 | "Virtualization extensions to the guest CPU"); | ||
33 | -- | 57 | -- |
34 | 2.20.1 | 58 | 2.20.1 |
35 | 59 | ||
36 | 60 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Michel Heily <michelheily@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 3 | Implement the watchdog timer for the stellaris boards. |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | This device is a close variant of the CMSDK APB watchdog |
5 | Message-id: 20190412165416.7977-8-philmd@redhat.com | 5 | device, so we can model it by subclassing that device and |
6 | tweaking the behaviour of some of its registers. | ||
7 | |||
8 | Signed-off-by: Michel Heily <michelheily@gmail.com> | ||
9 | Reviewed-by: Peter Maydell <petser.maydell@linaro.org> | ||
10 | [PMM: rewrote commit message, fixed a few checkpatch nits, | ||
11 | added comment giving the URL of the spec for the Stellaris | ||
12 | variant of the watchdog device] | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 14 | --- |
8 | include/hw/devices.h | 3 --- | 15 | include/hw/watchdog/cmsdk-apb-watchdog.h | 8 +++ |
9 | include/hw/input/gamepad.h | 19 +++++++++++++++++++ | 16 | hw/arm/stellaris.c | 22 ++++++- |
10 | hw/arm/stellaris.c | 2 +- | 17 | hw/watchdog/cmsdk-apb-watchdog.c | 74 +++++++++++++++++++++++- |
11 | hw/input/stellaris_input.c | 2 +- | 18 | 3 files changed, 100 insertions(+), 4 deletions(-) |
12 | MAINTAINERS | 1 + | 19 | |
13 | 5 files changed, 22 insertions(+), 5 deletions(-) | 20 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h |
14 | create mode 100644 include/hw/input/gamepad.h | ||
15 | |||
16 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/devices.h | 22 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h |
19 | +++ b/include/hw/devices.h | 23 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h |
20 | @@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav); | 24 | @@ -XXX,XX +XXX,XX @@ |
21 | uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | 25 | #define CMSDK_APB_WATCHDOG(obj) OBJECT_CHECK(CMSDKAPBWatchdog, (obj), \ |
22 | void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | 26 | TYPE_CMSDK_APB_WATCHDOG) |
23 | 27 | ||
24 | -/* stellaris_input.c */ | 28 | +/* |
25 | -void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | 29 | + * This shares the same struct (and cast macro) as the base |
26 | - | 30 | + * cmsdk-apb-watchdog device. |
31 | + */ | ||
32 | +#define TYPE_LUMINARY_WATCHDOG "luminary-watchdog" | ||
33 | + | ||
34 | typedef struct CMSDKAPBWatchdog { | ||
35 | /*< private >*/ | ||
36 | SysBusDevice parent_obj; | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct CMSDKAPBWatchdog { | ||
38 | MemoryRegion iomem; | ||
39 | qemu_irq wdogint; | ||
40 | uint32_t wdogclk_frq; | ||
41 | + bool is_luminary; | ||
42 | struct ptimer_state *timer; | ||
43 | |||
44 | uint32_t control; | ||
45 | @@ -XXX,XX +XXX,XX @@ typedef struct CMSDKAPBWatchdog { | ||
46 | uint32_t itcr; | ||
47 | uint32_t itop; | ||
48 | uint32_t resetstatus; | ||
49 | + const uint32_t *id; | ||
50 | } CMSDKAPBWatchdog; | ||
51 | |||
27 | #endif | 52 | #endif |
28 | diff --git a/include/hw/input/gamepad.h b/include/hw/input/gamepad.h | ||
29 | new file mode 100644 | ||
30 | index XXXXXXX..XXXXXXX | ||
31 | --- /dev/null | ||
32 | +++ b/include/hw/input/gamepad.h | ||
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | +/* | ||
35 | + * Gamepad style buttons connected to IRQ/GPIO lines | ||
36 | + * | ||
37 | + * Copyright (c) 2007 CodeSourcery. | ||
38 | + * Written by Paul Brook | ||
39 | + * | ||
40 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
41 | + * See the COPYING file in the top-level directory. | ||
42 | + */ | ||
43 | + | ||
44 | +#ifndef HW_INPUT_GAMEPAD_H | ||
45 | +#define HW_INPUT_GAMEPAD_H | ||
46 | + | ||
47 | +#include "hw/irq.h" | ||
48 | + | ||
49 | +/* stellaris_input.c */ | ||
50 | +void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | ||
51 | + | ||
52 | +#endif | ||
53 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 53 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
54 | index XXXXXXX..XXXXXXX 100644 | 54 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/hw/arm/stellaris.c | 55 | --- a/hw/arm/stellaris.c |
56 | +++ b/hw/arm/stellaris.c | 56 | +++ b/hw/arm/stellaris.c |
57 | @@ -XXX,XX +XXX,XX @@ | 57 | @@ -XXX,XX +XXX,XX @@ |
58 | #include "hw/sysbus.h" | ||
59 | #include "hw/ssi/ssi.h" | ||
60 | #include "hw/arm/arm.h" | ||
61 | -#include "hw/devices.h" | ||
62 | #include "qemu/timer.h" | ||
63 | #include "hw/i2c/i2c.h" | ||
64 | #include "net/net.h" | ||
65 | @@ -XXX,XX +XXX,XX @@ | ||
66 | #include "sysemu/sysemu.h" | 58 | #include "sysemu/sysemu.h" |
67 | #include "hw/arm/armv7m.h" | 59 | #include "hw/arm/armv7m.h" |
68 | #include "hw/char/pl011.h" | 60 | #include "hw/char/pl011.h" |
69 | +#include "hw/input/gamepad.h" | 61 | +#include "hw/watchdog/cmsdk-apb-watchdog.h" |
70 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
71 | #include "hw/misc/unimp.h" | 62 | #include "hw/misc/unimp.h" |
72 | #include "cpu.h" | 63 | #include "cpu.h" |
73 | diff --git a/hw/input/stellaris_input.c b/hw/input/stellaris_input.c | 64 | |
65 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
66 | * Stellaris LM3S6965 Microcontroller Data Sheet (rev I) | ||
67 | * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf | ||
68 | * | ||
69 | - * 40000000 wdtimer (unimplemented) | ||
70 | + * 40000000 wdtimer | ||
71 | * 40002000 i2c (unimplemented) | ||
72 | * 40004000 GPIO | ||
73 | * 40005000 GPIO | ||
74 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
75 | stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | ||
76 | board, nd_table[0].macaddr.a); | ||
77 | |||
78 | + | ||
79 | + if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
80 | + dev = qdev_create(NULL, TYPE_LUMINARY_WATCHDOG); | ||
81 | + | ||
82 | + /* system_clock_scale is valid now */ | ||
83 | + uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | ||
84 | + qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | ||
85 | + | ||
86 | + qdev_init_nofail(dev); | ||
87 | + sysbus_mmio_map(SYS_BUS_DEVICE(dev), | ||
88 | + 0, | ||
89 | + 0x40000000u); | ||
90 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), | ||
91 | + 0, | ||
92 | + qdev_get_gpio_in(nvic, 18)); | ||
93 | + } | ||
94 | + | ||
95 | + | ||
96 | for (i = 0; i < 7; i++) { | ||
97 | if (board->dc4 & (1 << i)) { | ||
98 | gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i], | ||
99 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
100 | /* Add dummy regions for the devices we don't implement yet, | ||
101 | * so guest accesses don't cause unlogged crashes. | ||
102 | */ | ||
103 | - create_unimplemented_device("wdtimer", 0x40000000, 0x1000); | ||
104 | create_unimplemented_device("i2c-0", 0x40002000, 0x1000); | ||
105 | create_unimplemented_device("i2c-2", 0x40021000, 0x1000); | ||
106 | create_unimplemented_device("PWM", 0x40028000, 0x1000); | ||
107 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | 108 | index XXXXXXX..XXXXXXX 100644 |
75 | --- a/hw/input/stellaris_input.c | 109 | --- a/hw/watchdog/cmsdk-apb-watchdog.c |
76 | +++ b/hw/input/stellaris_input.c | 110 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c |
77 | @@ -XXX,XX +XXX,XX @@ | 111 | @@ -XXX,XX +XXX,XX @@ |
112 | * System Design Kit (CMSDK) and documented in the Cortex-M System | ||
113 | * Design Kit Technical Reference Manual (ARM DDI0479C): | ||
114 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
115 | + * | ||
116 | + * We also support the variant of this device found in the TI | ||
117 | + * Stellaris/Luminary boards and documented in: | ||
118 | + * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf | ||
78 | */ | 119 | */ |
120 | |||
79 | #include "qemu/osdep.h" | 121 | #include "qemu/osdep.h" |
80 | #include "hw/hw.h" | 122 | @@ -XXX,XX +XXX,XX @@ REG32(WDOGINTCLR, 0xc) |
81 | -#include "hw/devices.h" | 123 | REG32(WDOGRIS, 0x10) |
82 | +#include "hw/input/gamepad.h" | 124 | FIELD(WDOGRIS, INT, 0, 1) |
83 | #include "ui/console.h" | 125 | REG32(WDOGMIS, 0x14) |
84 | 126 | +REG32(WDOGTEST, 0x418) /* only in Stellaris/Luminary version of the device */ | |
85 | typedef struct { | 127 | REG32(WDOGLOCK, 0xc00) |
86 | diff --git a/MAINTAINERS b/MAINTAINERS | 128 | #define WDOG_UNLOCK_VALUE 0x1ACCE551 |
87 | index XXXXXXX..XXXXXXX 100644 | 129 | REG32(WDOGITCR, 0xf00) |
88 | --- a/MAINTAINERS | 130 | @@ -XXX,XX +XXX,XX @@ REG32(CID2, 0xff8) |
89 | +++ b/MAINTAINERS | 131 | REG32(CID3, 0xffc) |
90 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | 132 | |
91 | L: qemu-arm@nongnu.org | 133 | /* PID/CID values */ |
92 | S: Maintained | 134 | -static const int watchdog_id[] = { |
93 | F: hw/*/stellaris* | 135 | +static const uint32_t cmsdk_apb_watchdog_id[] = { |
94 | +F: include/hw/input/gamepad.h | 136 | 0x04, 0x00, 0x00, 0x00, /* PID4..PID7 */ |
95 | 137 | 0x24, 0xb8, 0x1b, 0x00, /* PID0..PID3 */ | |
96 | Versatile Express | 138 | 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ |
97 | M: Peter Maydell <peter.maydell@linaro.org> | 139 | }; |
140 | |||
141 | +static const uint32_t luminary_watchdog_id[] = { | ||
142 | + 0x00, 0x00, 0x00, 0x00, /* PID4..PID7 */ | ||
143 | + 0x05, 0x18, 0x18, 0x01, /* PID0..PID3 */ | ||
144 | + 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | ||
145 | +}; | ||
146 | + | ||
147 | static bool cmsdk_apb_watchdog_intstatus(CMSDKAPBWatchdog *s) | ||
148 | { | ||
149 | /* Return masked interrupt status */ | ||
150 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_update(CMSDKAPBWatchdog *s) | ||
151 | bool wdogres; | ||
152 | |||
153 | if (s->itcr) { | ||
154 | + /* | ||
155 | + * Not checking that !s->is_luminary since s->itcr can't be written | ||
156 | + * when s->is_luminary in the first place. | ||
157 | + */ | ||
158 | wdogint = s->itop & R_WDOGITOP_WDOGINT_MASK; | ||
159 | wdogres = s->itop & R_WDOGITOP_WDOGRES_MASK; | ||
160 | } else { | ||
161 | @@ -XXX,XX +XXX,XX @@ static uint64_t cmsdk_apb_watchdog_read(void *opaque, hwaddr offset, | ||
162 | r = s->lock; | ||
163 | break; | ||
164 | case A_WDOGITCR: | ||
165 | + if (s->is_luminary) { | ||
166 | + goto bad_offset; | ||
167 | + } | ||
168 | r = s->itcr; | ||
169 | break; | ||
170 | case A_PID4 ... A_CID3: | ||
171 | - r = watchdog_id[(offset - A_PID4) / 4]; | ||
172 | + r = s->id[(offset - A_PID4) / 4]; | ||
173 | break; | ||
174 | case A_WDOGINTCLR: | ||
175 | case A_WDOGITOP: | ||
176 | + if (s->is_luminary) { | ||
177 | + goto bad_offset; | ||
178 | + } | ||
179 | qemu_log_mask(LOG_GUEST_ERROR, | ||
180 | "CMSDK APB watchdog read: read of WO offset %x\n", | ||
181 | (int)offset); | ||
182 | r = 0; | ||
183 | break; | ||
184 | + case A_WDOGTEST: | ||
185 | + if (!s->is_luminary) { | ||
186 | + goto bad_offset; | ||
187 | + } | ||
188 | + qemu_log_mask(LOG_UNIMP, | ||
189 | + "Luminary watchdog read: stall not implemented\n"); | ||
190 | + r = 0; | ||
191 | + break; | ||
192 | default: | ||
193 | +bad_offset: | ||
194 | qemu_log_mask(LOG_GUEST_ERROR, | ||
195 | "CMSDK APB watchdog read: bad offset %x\n", (int)offset); | ||
196 | r = 0; | ||
197 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset, | ||
198 | ptimer_run(s->timer, 0); | ||
199 | break; | ||
200 | case A_WDOGCONTROL: | ||
201 | + if (s->is_luminary && 0 != (R_WDOGCONTROL_INTEN_MASK & s->control)) { | ||
202 | + /* | ||
203 | + * The Luminary version of this device ignores writes to | ||
204 | + * this register after the guest has enabled interrupts | ||
205 | + * (so they can only be disabled again via reset). | ||
206 | + */ | ||
207 | + break; | ||
208 | + } | ||
209 | s->control = value & R_WDOGCONTROL_VALID_MASK; | ||
210 | cmsdk_apb_watchdog_update(s); | ||
211 | break; | ||
212 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset, | ||
213 | s->lock = (value != WDOG_UNLOCK_VALUE); | ||
214 | break; | ||
215 | case A_WDOGITCR: | ||
216 | + if (s->is_luminary) { | ||
217 | + goto bad_offset; | ||
218 | + } | ||
219 | s->itcr = value & R_WDOGITCR_VALID_MASK; | ||
220 | cmsdk_apb_watchdog_update(s); | ||
221 | break; | ||
222 | case A_WDOGITOP: | ||
223 | + if (s->is_luminary) { | ||
224 | + goto bad_offset; | ||
225 | + } | ||
226 | s->itop = value & R_WDOGITOP_VALID_MASK; | ||
227 | cmsdk_apb_watchdog_update(s); | ||
228 | break; | ||
229 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset, | ||
230 | "CMSDK APB watchdog write: write to RO offset 0x%x\n", | ||
231 | (int)offset); | ||
232 | break; | ||
233 | + case A_WDOGTEST: | ||
234 | + if (!s->is_luminary) { | ||
235 | + goto bad_offset; | ||
236 | + } | ||
237 | + qemu_log_mask(LOG_UNIMP, | ||
238 | + "Luminary watchdog write: stall not implemented\n"); | ||
239 | + break; | ||
240 | default: | ||
241 | +bad_offset: | ||
242 | qemu_log_mask(LOG_GUEST_ERROR, | ||
243 | "CMSDK APB watchdog write: bad offset 0x%x\n", | ||
244 | (int)offset); | ||
245 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | ||
246 | s, "cmsdk-apb-watchdog", 0x1000); | ||
247 | sysbus_init_mmio(sbd, &s->iomem); | ||
248 | sysbus_init_irq(sbd, &s->wdogint); | ||
249 | + | ||
250 | + s->is_luminary = false; | ||
251 | + s->id = cmsdk_apb_watchdog_id; | ||
252 | } | ||
253 | |||
254 | static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
255 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo cmsdk_apb_watchdog_info = { | ||
256 | .class_init = cmsdk_apb_watchdog_class_init, | ||
257 | }; | ||
258 | |||
259 | +static void luminary_watchdog_init(Object *obj) | ||
260 | +{ | ||
261 | + CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(obj); | ||
262 | + | ||
263 | + s->is_luminary = true; | ||
264 | + s->id = luminary_watchdog_id; | ||
265 | +} | ||
266 | + | ||
267 | +static const TypeInfo luminary_watchdog_info = { | ||
268 | + .name = TYPE_LUMINARY_WATCHDOG, | ||
269 | + .parent = TYPE_CMSDK_APB_WATCHDOG, | ||
270 | + .instance_init = luminary_watchdog_init | ||
271 | +}; | ||
272 | + | ||
273 | static void cmsdk_apb_watchdog_register_types(void) | ||
274 | { | ||
275 | type_register_static(&cmsdk_apb_watchdog_info); | ||
276 | + type_register_static(&luminary_watchdog_info); | ||
277 | } | ||
278 | |||
279 | type_init(cmsdk_apb_watchdog_register_types); | ||
98 | -- | 280 | -- |
99 | 2.20.1 | 281 | 2.20.1 |
100 | 282 | ||
101 | 283 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | Since uWireSlave is only used in this new header, there is no | ||
4 | need to expose it via "qemu/typedefs.h". | ||
5 | |||
6 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190412165416.7977-9-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/omap.h | 6 +----- | ||
12 | include/hw/devices.h | 15 --------------- | ||
13 | include/hw/input/tsc2xxx.h | 36 ++++++++++++++++++++++++++++++++++++ | ||
14 | include/qemu/typedefs.h | 1 - | ||
15 | hw/arm/nseries.c | 2 +- | ||
16 | hw/arm/palm.c | 2 +- | ||
17 | hw/input/tsc2005.c | 2 +- | ||
18 | hw/input/tsc210x.c | 4 ++-- | ||
19 | MAINTAINERS | 2 ++ | ||
20 | 9 files changed, 44 insertions(+), 26 deletions(-) | ||
21 | create mode 100644 include/hw/input/tsc2xxx.h | ||
22 | |||
23 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/include/hw/arm/omap.h | ||
26 | +++ b/include/hw/arm/omap.h | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | #include "exec/memory.h" | ||
29 | # define hw_omap_h "omap.h" | ||
30 | #include "hw/irq.h" | ||
31 | +#include "hw/input/tsc2xxx.h" | ||
32 | #include "target/arm/cpu-qom.h" | ||
33 | #include "qemu/log.h" | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s); | ||
36 | void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler); | ||
37 | void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down); | ||
38 | |||
39 | -struct uWireSlave { | ||
40 | - uint16_t (*receive)(void *opaque); | ||
41 | - void (*send)(void *opaque, uint16_t data); | ||
42 | - void *opaque; | ||
43 | -}; | ||
44 | struct omap_uwire_s; | ||
45 | void omap_uwire_attach(struct omap_uwire_s *s, | ||
46 | uWireSlave *slave, int chipselect); | ||
47 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/include/hw/devices.h | ||
50 | +++ b/include/hw/devices.h | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | /* Devices that have nowhere better to go. */ | ||
53 | |||
54 | #include "hw/hw.h" | ||
55 | -#include "ui/console.h" | ||
56 | |||
57 | /* smc91c111.c */ | ||
58 | void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
59 | @@ -XXX,XX +XXX,XX @@ void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
60 | /* lan9118.c */ | ||
61 | void lan9118_init(NICInfo *, uint32_t, qemu_irq); | ||
62 | |||
63 | -/* tsc210x.c */ | ||
64 | -uWireSlave *tsc2102_init(qemu_irq pint); | ||
65 | -uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | ||
66 | -I2SCodec *tsc210x_codec(uWireSlave *chip); | ||
67 | -uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | ||
68 | -void tsc210x_set_transform(uWireSlave *chip, | ||
69 | - MouseTransformInfo *info); | ||
70 | -void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
71 | - | ||
72 | -/* tsc2005.c */ | ||
73 | -void *tsc2005_init(qemu_irq pintdav); | ||
74 | -uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
75 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
76 | - | ||
77 | #endif | ||
78 | diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h | ||
79 | new file mode 100644 | ||
80 | index XXXXXXX..XXXXXXX | ||
81 | --- /dev/null | ||
82 | +++ b/include/hw/input/tsc2xxx.h | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | +/* | ||
85 | + * TI touchscreen controller | ||
86 | + * | ||
87 | + * Copyright (c) 2006 Andrzej Zaborowski | ||
88 | + * Copyright (C) 2008 Nokia Corporation | ||
89 | + * | ||
90 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
91 | + * See the COPYING file in the top-level directory. | ||
92 | + */ | ||
93 | + | ||
94 | +#ifndef HW_INPUT_TSC2XXX_H | ||
95 | +#define HW_INPUT_TSC2XXX_H | ||
96 | + | ||
97 | +#include "hw/irq.h" | ||
98 | +#include "ui/console.h" | ||
99 | + | ||
100 | +typedef struct uWireSlave { | ||
101 | + uint16_t (*receive)(void *opaque); | ||
102 | + void (*send)(void *opaque, uint16_t data); | ||
103 | + void *opaque; | ||
104 | +} uWireSlave; | ||
105 | + | ||
106 | +/* tsc210x.c */ | ||
107 | +uWireSlave *tsc2102_init(qemu_irq pint); | ||
108 | +uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | ||
109 | +I2SCodec *tsc210x_codec(uWireSlave *chip); | ||
110 | +uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | ||
111 | +void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info); | ||
112 | +void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
113 | + | ||
114 | +/* tsc2005.c */ | ||
115 | +void *tsc2005_init(qemu_irq pintdav); | ||
116 | +uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
117 | +void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
118 | + | ||
119 | +#endif | ||
120 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/include/qemu/typedefs.h | ||
123 | +++ b/include/qemu/typedefs.h | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMBlock RAMBlock; | ||
125 | typedef struct Range Range; | ||
126 | typedef struct SHPCDevice SHPCDevice; | ||
127 | typedef struct SSIBus SSIBus; | ||
128 | -typedef struct uWireSlave uWireSlave; | ||
129 | typedef struct VirtIODevice VirtIODevice; | ||
130 | typedef struct Visitor Visitor; | ||
131 | typedef void SaveStateHandler(QEMUFile *f, void *opaque); | ||
132 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/nseries.c | ||
135 | +++ b/hw/arm/nseries.c | ||
136 | @@ -XXX,XX +XXX,XX @@ | ||
137 | #include "ui/console.h" | ||
138 | #include "hw/boards.h" | ||
139 | #include "hw/i2c/i2c.h" | ||
140 | -#include "hw/devices.h" | ||
141 | #include "hw/display/blizzard.h" | ||
142 | +#include "hw/input/tsc2xxx.h" | ||
143 | #include "hw/misc/cbus.h" | ||
144 | #include "hw/misc/tmp105.h" | ||
145 | #include "hw/block/flash.h" | ||
146 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/hw/arm/palm.c | ||
149 | +++ b/hw/arm/palm.c | ||
150 | @@ -XXX,XX +XXX,XX @@ | ||
151 | #include "hw/arm/omap.h" | ||
152 | #include "hw/boards.h" | ||
153 | #include "hw/arm/arm.h" | ||
154 | -#include "hw/devices.h" | ||
155 | +#include "hw/input/tsc2xxx.h" | ||
156 | #include "hw/loader.h" | ||
157 | #include "exec/address-spaces.h" | ||
158 | #include "cpu.h" | ||
159 | diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/hw/input/tsc2005.c | ||
162 | +++ b/hw/input/tsc2005.c | ||
163 | @@ -XXX,XX +XXX,XX @@ | ||
164 | #include "hw/hw.h" | ||
165 | #include "qemu/timer.h" | ||
166 | #include "ui/console.h" | ||
167 | -#include "hw/devices.h" | ||
168 | +#include "hw/input/tsc2xxx.h" | ||
169 | #include "trace.h" | ||
170 | |||
171 | #define TSC_CUT_RESOLUTION(value, p) ((value) >> (16 - (p ? 12 : 10))) | ||
172 | diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c | ||
173 | index XXXXXXX..XXXXXXX 100644 | ||
174 | --- a/hw/input/tsc210x.c | ||
175 | +++ b/hw/input/tsc210x.c | ||
176 | @@ -XXX,XX +XXX,XX @@ | ||
177 | #include "audio/audio.h" | ||
178 | #include "qemu/timer.h" | ||
179 | #include "ui/console.h" | ||
180 | -#include "hw/arm/omap.h" /* For I2SCodec and uWireSlave */ | ||
181 | -#include "hw/devices.h" | ||
182 | +#include "hw/arm/omap.h" /* For I2SCodec */ | ||
183 | +#include "hw/input/tsc2xxx.h" | ||
184 | |||
185 | #define TSC_DATA_REGISTERS_PAGE 0x0 | ||
186 | #define TSC_CONTROL_REGISTERS_PAGE 0x1 | ||
187 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
188 | index XXXXXXX..XXXXXXX 100644 | ||
189 | --- a/MAINTAINERS | ||
190 | +++ b/MAINTAINERS | ||
191 | @@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c | ||
192 | F: hw/misc/cbus.c | ||
193 | F: hw/timer/twl92230.c | ||
194 | F: include/hw/display/blizzard.h | ||
195 | +F: include/hw/input/tsc2xxx.h | ||
196 | F: include/hw/misc/cbus.h | ||
197 | |||
198 | Palm | ||
199 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org | ||
200 | S: Odd Fixes | ||
201 | F: hw/arm/palm.c | ||
202 | F: hw/input/tsc210x.c | ||
203 | +F: include/hw/input/tsc2xxx.h | ||
204 | |||
205 | Raspberry Pi | ||
206 | M: Peter Maydell <peter.maydell@linaro.org> | ||
207 | -- | ||
208 | 2.20.1 | ||
209 | |||
210 | diff view generated by jsdifflib |