1 | target-arm queue for softfreeze: | 1 | The following changes since commit 7e7eb9f852a46b51a71ae9d82590b2e4d28827ee: |
---|---|---|---|
2 | This has all the big stuff I want to get in for softfreeze; | ||
3 | there may be one or two smaller patches I pick up later in | ||
4 | the week. | ||
5 | 2 | ||
6 | thanks | 3 | Merge remote-tracking branch 'remotes/armbru/tags/pull-qapi-2021-01-28' into staging (2021-01-28 22:43:18 +0000) |
7 | -- PMM | ||
8 | |||
9 | The following changes since commit 0984a157c1c053394adbf64ed7de97f1aebe6a2d: | ||
10 | |||
11 | Merge remote-tracking branch 'remotes/jasowang/tags/net-pull-request' into staging (2019-03-05 09:33:20 +0000) | ||
12 | 4 | ||
13 | are available in the Git repository at: | 5 | are available in the Git repository at: |
14 | 6 | ||
15 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190305 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210129 |
16 | 8 | ||
17 | for you to fetch changes up to 566528f823d1a2e9eb2d7b2ed839547cb31bfc34: | 9 | for you to fetch changes up to 11749122e1a86866591306d43603d2795a3dea1a: |
18 | 10 | ||
19 | hw/arm/stellaris: Implement watchdog timer (2019-03-05 15:55:09 +0000) | 11 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS (2021-01-29 10:47:29 +0000) |
20 | 12 | ||
21 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
22 | target-arm queue: | 14 | target-arm queue: |
23 | * Fix PC test for LDM (exception return) | 15 | * Implement ID_PFR2 |
24 | * Implement ARMv8.0-SB | 16 | * Conditionalize DBGDIDR |
25 | * Implement ARMv8.0-PredInv | 17 | * rename xlnx-zcu102.canbusN properties |
26 | * Implement ARMv8.4-CondM | 18 | * provide powerdown/reset mechanism for secure firmware on 'virt' board |
27 | * Implement ARMv8.5-CondM | 19 | * hw/misc: Fix arith overflow in NPCM7XX PWM module |
28 | * Implement ARMv8.5-FRINT | 20 | * target/arm: Replace magic value by MMU_DATA_LOAD definition |
29 | * hw/arm/stellaris: Implement watchdog timer | 21 | * configure: fix preadv errors on Catalina macOS with new XCode |
30 | * virt: support more than 255GB of RAM | 22 | * Various configure and other cleanups in preparation for iOS support |
23 | * hvf: Add hypervisor entitlement to output binaries (needed for Big Sur) | ||
24 | * Implement pvpanic-pci device | ||
25 | * Convert the CMSDK timer devices to the Clock framework | ||
31 | 26 | ||
32 | ---------------------------------------------------------------- | 27 | ---------------------------------------------------------------- |
33 | Eric Auger (9): | 28 | Alexander Graf (1): |
34 | hw/arm/virt: Rename highmem IO regions | 29 | hvf: Add hypervisor entitlement to output binaries |
35 | hw/arm/virt: Split the memory map description | ||
36 | hw/boards: Add a MachineState parameter to kvm_type callback | ||
37 | kvm: add kvm_arm_get_max_vm_ipa_size | ||
38 | vl: Set machine ram_size, maxram_size and ram_slots earlier | ||
39 | hw/arm/virt: Dynamic memory map depending on RAM requirements | ||
40 | hw/arm/virt: Implement kvm_type function for 4.0 machine | ||
41 | hw/arm/virt: Check the VCPU PA range in TCG mode | ||
42 | hw/arm/virt: Bump the 255GB initial RAM limit | ||
43 | 30 | ||
44 | Michel Heily (1): | 31 | Hao Wu (1): |
45 | hw/arm/stellaris: Implement watchdog timer | 32 | hw/misc: Fix arith overflow in NPCM7XX PWM module |
46 | 33 | ||
47 | Richard Henderson (11): | 34 | Joelle van Dyne (7): |
48 | target/arm: Fix PC test for LDM (exception return) | 35 | configure: cross-compiling with empty cross_prefix |
49 | target/arm: Split out arm_sctlr | 36 | osdep: build with non-working system() function |
50 | target/arm: Implement ARMv8.0-SB | 37 | darwin: remove redundant dependency declaration |
51 | target/arm: Implement ARMv8.0-PredInv | 38 | darwin: fix cross-compiling for Darwin |
52 | target/arm: Split helper_msr_i_pstate into 3 | 39 | configure: cross compile should use x86_64 cpu_family |
53 | target/arm: Add set/clear_pstate_bits, share gen_ss_advance | 40 | darwin: detect CoreAudio for build |
54 | target/arm: Rearrange disas_data_proc_reg | 41 | darwin: remove 64-bit build detection on 32-bit OS |
55 | target/arm: Implement ARMv8.4-CondM | ||
56 | target/arm: Implement ARMv8.5-CondM | ||
57 | target/arm: Restructure handle_fp_1src_{single, double} | ||
58 | target/arm: Implement ARMv8.5-FRINT | ||
59 | 42 | ||
60 | Shameer Kolothum (1): | 43 | Maxim Uvarov (3): |
61 | hw/arm/boot: introduce fdt_add_memory_node helper | 44 | hw: gpio: implement gpio-pwr driver for qemu reset/poweroff |
45 | arm-virt: refactor gpios creation | ||
46 | arm-virt: add secure pl061 for reset/power down | ||
62 | 47 | ||
63 | include/hw/arm/virt.h | 16 +- | 48 | Mihai Carabas (4): |
64 | include/hw/boards.h | 5 +- | 49 | hw/misc/pvpanic: split-out generic and bus dependent code |
65 | include/hw/watchdog/cmsdk-apb-watchdog.h | 8 + | 50 | hw/misc/pvpanic: add PCI interface support |
66 | target/arm/cpu.h | 64 ++++- | 51 | pvpanic : update pvpanic spec document |
67 | target/arm/helper-a64.h | 3 + | 52 | tests/qtest: add a test case for pvpanic-pci |
68 | target/arm/helper.h | 8 +- | ||
69 | target/arm/internals.h | 15 + | ||
70 | target/arm/kvm_arm.h | 13 + | ||
71 | target/arm/translate.h | 34 +++ | ||
72 | accel/kvm/kvm-all.c | 2 +- | ||
73 | hw/arm/boot.c | 54 ++-- | ||
74 | hw/arm/stellaris.c | 22 +- | ||
75 | hw/arm/virt-acpi-build.c | 10 +- | ||
76 | hw/arm/virt.c | 196 ++++++++++--- | ||
77 | hw/ppc/mac_newworld.c | 3 +- | ||
78 | hw/ppc/mac_oldworld.c | 2 +- | ||
79 | hw/ppc/spapr.c | 2 +- | ||
80 | hw/watchdog/cmsdk-apb-watchdog.c | 74 ++++- | ||
81 | linux-user/elfload.c | 2 + | ||
82 | target/arm/cpu.c | 2 + | ||
83 | target/arm/cpu64.c | 6 + | ||
84 | target/arm/helper-a64.c | 30 ++ | ||
85 | target/arm/helper.c | 63 +++- | ||
86 | target/arm/kvm.c | 10 + | ||
87 | target/arm/op_helper.c | 47 --- | ||
88 | target/arm/translate-a64.c | 478 +++++++++++++++++++++++-------- | ||
89 | target/arm/translate.c | 35 ++- | ||
90 | target/arm/vfp_helper.c | 96 +++++++ | ||
91 | vl.c | 6 +- | ||
92 | 29 files changed, 1032 insertions(+), 274 deletions(-) | ||
93 | 53 | ||
54 | Paolo Bonzini (1): | ||
55 | arm: rename xlnx-zcu102.canbusN properties | ||
56 | |||
57 | Peter Maydell (26): | ||
58 | configure: Move preadv check to meson.build | ||
59 | ptimer: Add new ptimer_set_period_from_clock() function | ||
60 | clock: Add new clock_has_source() function | ||
61 | tests: Add a simple test of the CMSDK APB timer | ||
62 | tests: Add a simple test of the CMSDK APB watchdog | ||
63 | tests: Add a simple test of the CMSDK APB dual timer | ||
64 | hw/timer/cmsdk-apb-timer: Rename CMSDKAPBTIMER struct to CMSDKAPBTimer | ||
65 | hw/timer/cmsdk-apb-timer: Add Clock input | ||
66 | hw/timer/cmsdk-apb-dualtimer: Add Clock input | ||
67 | hw/watchdog/cmsdk-apb-watchdog: Add Clock input | ||
68 | hw/arm/armsse: Rename "MAINCLK" property to "MAINCLK_FRQ" | ||
69 | hw/arm/armsse: Wire up clocks | ||
70 | hw/arm/mps2: Inline CMSDK_APB_TIMER creation | ||
71 | hw/arm/mps2: Create and connect SYSCLK Clock | ||
72 | hw/arm/mps2-tz: Create and connect ARMSSE Clocks | ||
73 | hw/arm/musca: Create and connect ARMSSE Clocks | ||
74 | hw/arm/stellaris: Convert SSYS to QOM device | ||
75 | hw/arm/stellaris: Create Clock input for watchdog | ||
76 | hw/timer/cmsdk-apb-timer: Convert to use Clock input | ||
77 | hw/timer/cmsdk-apb-dualtimer: Convert to use Clock input | ||
78 | hw/watchdog/cmsdk-apb-watchdog: Convert to use Clock input | ||
79 | tests/qtest/cmsdk-apb-watchdog-test: Test clock changes | ||
80 | hw/arm/armsse: Use Clock to set system_clock_scale | ||
81 | arm: Don't set freq properties on CMSDK timer, dualtimer, watchdog, ARMSSE | ||
82 | arm: Remove frq properties on CMSDK timer, dualtimer, watchdog, ARMSSE | ||
83 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS | ||
84 | |||
85 | Philippe Mathieu-Daudé (1): | ||
86 | target/arm: Replace magic value by MMU_DATA_LOAD definition | ||
87 | |||
88 | Richard Henderson (2): | ||
89 | target/arm: Implement ID_PFR2 | ||
90 | target/arm: Conditionalize DBGDIDR | ||
91 | |||
92 | docs/devel/clocks.rst | 16 +++ | ||
93 | docs/specs/pci-ids.txt | 1 + | ||
94 | docs/specs/pvpanic.txt | 13 ++- | ||
95 | docs/system/arm/virt.rst | 2 + | ||
96 | configure | 78 ++++++++------ | ||
97 | meson.build | 34 ++++++- | ||
98 | include/hw/arm/armsse.h | 14 ++- | ||
99 | include/hw/arm/virt.h | 2 + | ||
100 | include/hw/clock.h | 15 +++ | ||
101 | include/hw/misc/pvpanic.h | 24 ++++- | ||
102 | include/hw/pci/pci.h | 1 + | ||
103 | include/hw/ptimer.h | 22 ++++ | ||
104 | include/hw/timer/cmsdk-apb-dualtimer.h | 5 +- | ||
105 | include/hw/timer/cmsdk-apb-timer.h | 34 ++----- | ||
106 | include/hw/watchdog/cmsdk-apb-watchdog.h | 5 +- | ||
107 | include/qemu/osdep.h | 12 +++ | ||
108 | include/qemu/typedefs.h | 1 + | ||
109 | target/arm/cpu.h | 1 + | ||
110 | hw/arm/armsse.c | 48 ++++++--- | ||
111 | hw/arm/mps2-tz.c | 14 ++- | ||
112 | hw/arm/mps2.c | 28 ++++- | ||
113 | hw/arm/musca.c | 13 ++- | ||
114 | hw/arm/stellaris.c | 170 +++++++++++++++++++++++-------- | ||
115 | hw/arm/virt.c | 111 ++++++++++++++++---- | ||
116 | hw/arm/xlnx-zcu102.c | 4 +- | ||
117 | hw/core/ptimer.c | 34 +++++++ | ||
118 | hw/gpio/gpio_pwr.c | 70 +++++++++++++ | ||
119 | hw/misc/npcm7xx_pwm.c | 23 ++++- | ||
120 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++ | ||
121 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++ | ||
122 | hw/misc/pvpanic.c | 85 ++-------------- | ||
123 | hw/timer/cmsdk-apb-dualtimer.c | 53 +++++++--- | ||
124 | hw/timer/cmsdk-apb-timer.c | 55 +++++----- | ||
125 | hw/watchdog/cmsdk-apb-watchdog.c | 29 ++++-- | ||
126 | target/arm/helper.c | 27 +++-- | ||
127 | target/arm/kvm64.c | 2 + | ||
128 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++ | ||
129 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++ | ||
130 | tests/qtest/cmsdk-apb-watchdog-test.c | 131 ++++++++++++++++++++++++ | ||
131 | tests/qtest/npcm7xx_pwm-test.c | 4 +- | ||
132 | tests/qtest/pvpanic-pci-test.c | 94 +++++++++++++++++ | ||
133 | tests/qtest/xlnx-can-test.c | 30 +++--- | ||
134 | MAINTAINERS | 3 + | ||
135 | accel/hvf/entitlements.plist | 8 ++ | ||
136 | hw/arm/Kconfig | 1 + | ||
137 | hw/gpio/Kconfig | 3 + | ||
138 | hw/gpio/meson.build | 1 + | ||
139 | hw/i386/Kconfig | 2 +- | ||
140 | hw/misc/Kconfig | 12 ++- | ||
141 | hw/misc/meson.build | 4 +- | ||
142 | scripts/entitlement.sh | 13 +++ | ||
143 | tests/qtest/meson.build | 6 +- | ||
144 | 52 files changed, 1432 insertions(+), 319 deletions(-) | ||
145 | create mode 100644 hw/gpio/gpio_pwr.c | ||
146 | create mode 100644 hw/misc/pvpanic-isa.c | ||
147 | create mode 100644 hw/misc/pvpanic-pci.c | ||
148 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
149 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
150 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
151 | create mode 100644 tests/qtest/pvpanic-pci-test.c | ||
152 | create mode 100644 accel/hvf/entitlements.plist | ||
153 | create mode 100755 scripts/entitlement.sh | ||
154 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This was defined at some point before ARMv8.4, and will | ||
4 | shortly be used by new processor descriptions. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Message-id: 20190301200501.16533-4-richard.henderson@linaro.org | 8 | Message-id: 20210120204400.1056582-1-richard.henderson@linaro.org |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/cpu.h | 13 ++++++++++- | 11 | target/arm/cpu.h | 1 + |
9 | target/arm/cpu.c | 1 + | 12 | target/arm/helper.c | 4 ++-- |
10 | target/arm/cpu64.c | 2 ++ | 13 | target/arm/kvm64.c | 2 ++ |
11 | target/arm/helper.c | 55 +++++++++++++++++++++++++++++++++++++++++++++ | 14 | 3 files changed, 5 insertions(+), 2 deletions(-) |
12 | 4 files changed, 70 insertions(+), 1 deletion(-) | ||
13 | 15 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 18 | --- a/target/arm/cpu.h |
17 | +++ b/target/arm/cpu.h | 19 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 20 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { |
19 | #define SCTLR_R (1U << 9) /* up to v6; RAZ in v7 */ | 21 | uint32_t id_mmfr4; |
20 | #define SCTLR_UMA (1U << 9) /* v8 onward, AArch64 only */ | 22 | uint32_t id_pfr0; |
21 | #define SCTLR_F (1U << 10) /* up to v6 */ | 23 | uint32_t id_pfr1; |
22 | -#define SCTLR_SW (1U << 10) /* v7, RES0 in v8 */ | 24 | + uint32_t id_pfr2; |
23 | +#define SCTLR_SW (1U << 10) /* v7 */ | 25 | uint32_t mvfr0; |
24 | +#define SCTLR_EnRCTX (1U << 10) /* in v8.0-PredInv */ | 26 | uint32_t mvfr1; |
25 | #define SCTLR_Z (1U << 11) /* in v7, RES1 in v8 */ | 27 | uint32_t mvfr2; |
26 | #define SCTLR_EOS (1U << 11) /* v8.5-ExS */ | ||
27 | #define SCTLR_I (1U << 12) | ||
28 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_sb(const ARMISARegisters *id) | ||
29 | return FIELD_EX32(id->id_isar6, ID_ISAR6, SB) != 0; | ||
30 | } | ||
31 | |||
32 | +static inline bool isar_feature_aa32_predinv(const ARMISARegisters *id) | ||
33 | +{ | ||
34 | + return FIELD_EX32(id->id_isar6, ID_ISAR6, SPECRES) != 0; | ||
35 | +} | ||
36 | + | ||
37 | static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | ||
38 | { | ||
39 | /* | ||
40 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_sb(const ARMISARegisters *id) | ||
41 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, SB) != 0; | ||
42 | } | ||
43 | |||
44 | +static inline bool isar_feature_aa64_predinv(const ARMISARegisters *id) | ||
45 | +{ | ||
46 | + return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, SPECRES) != 0; | ||
47 | +} | ||
48 | + | ||
49 | static inline bool isar_feature_aa64_fp16(const ARMISARegisters *id) | ||
50 | { | ||
51 | /* We always set the AdvSIMD and FP fields identically wrt FP16. */ | ||
52 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/cpu.c | ||
55 | +++ b/target/arm/cpu.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
57 | t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
58 | t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
59 | t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
60 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
61 | cpu->isar.id_isar6 = t; | ||
62 | |||
63 | t = cpu->id_mmfr4; | ||
64 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/cpu64.c | ||
67 | +++ b/target/arm/cpu64.c | ||
68 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
69 | t = FIELD_DP64(t, ID_AA64ISAR1, GPA, 1); | ||
70 | t = FIELD_DP64(t, ID_AA64ISAR1, GPI, 0); | ||
71 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | ||
72 | + t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); | ||
73 | cpu->isar.id_aa64isar1 = t; | ||
74 | |||
75 | t = cpu->isar.id_aa64pfr0; | ||
76 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
77 | u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
78 | u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
79 | u = FIELD_DP32(u, ID_ISAR6, SB, 1); | ||
80 | + u = FIELD_DP32(u, ID_ISAR6, SPECRES, 1); | ||
81 | cpu->isar.id_isar6 = u; | ||
82 | |||
83 | /* | ||
84 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 28 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
85 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
86 | --- a/target/arm/helper.c | 30 | --- a/target/arm/helper.c |
87 | +++ b/target/arm/helper.c | 31 | +++ b/target/arm/helper.c |
88 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pauth_reginfo[] = { | ||
89 | }; | ||
90 | #endif | ||
91 | |||
92 | +static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, | ||
93 | + bool isread) | ||
94 | +{ | ||
95 | + int el = arm_current_el(env); | ||
96 | + | ||
97 | + if (el == 0) { | ||
98 | + uint64_t sctlr = arm_sctlr(env, el); | ||
99 | + if (!(sctlr & SCTLR_EnRCTX)) { | ||
100 | + return CP_ACCESS_TRAP; | ||
101 | + } | ||
102 | + } else if (el == 1) { | ||
103 | + uint64_t hcr = arm_hcr_el2_eff(env); | ||
104 | + if (hcr & HCR_NV) { | ||
105 | + return CP_ACCESS_TRAP_EL2; | ||
106 | + } | ||
107 | + } | ||
108 | + return CP_ACCESS_OK; | ||
109 | +} | ||
110 | + | ||
111 | +static const ARMCPRegInfo predinv_reginfo[] = { | ||
112 | + { .name = "CFP_RCTX", .state = ARM_CP_STATE_AA64, | ||
113 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 4, | ||
114 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
115 | + { .name = "DVP_RCTX", .state = ARM_CP_STATE_AA64, | ||
116 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 5, | ||
117 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
118 | + { .name = "CPP_RCTX", .state = ARM_CP_STATE_AA64, | ||
119 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 7, | ||
120 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
121 | + /* | ||
122 | + * Note the AArch32 opcodes have a different OPC1. | ||
123 | + */ | ||
124 | + { .name = "CFPRCTX", .state = ARM_CP_STATE_AA32, | ||
125 | + .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 4, | ||
126 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
127 | + { .name = "DVPRCTX", .state = ARM_CP_STATE_AA32, | ||
128 | + .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 5, | ||
129 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
130 | + { .name = "CPPRCTX", .state = ARM_CP_STATE_AA32, | ||
131 | + .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 7, | ||
132 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
133 | + REGINFO_SENTINEL | ||
134 | +}; | ||
135 | + | ||
136 | void register_cp_regs_for_features(ARMCPU *cpu) | ||
137 | { | ||
138 | /* Register all the coprocessor registers based on feature bits */ | ||
139 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 32 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
140 | define_arm_cp_regs(cpu, pauth_reginfo); | 33 | .access = PL1_R, .type = ARM_CP_CONST, |
141 | } | 34 | .accessfn = access_aa64_tid3, |
142 | #endif | 35 | .resetvalue = 0 }, |
143 | + | 36 | - { .name = "MVFR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64, |
144 | + /* | 37 | + { .name = "ID_PFR2", .state = ARM_CP_STATE_BOTH, |
145 | + * While all v8.0 cpus support aarch64, QEMU does have configurations | 38 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 4, |
146 | + * that do not set ID_AA64ISAR1, e.g. user-only qemu-arm -cpu max, | 39 | .access = PL1_R, .type = ARM_CP_CONST, |
147 | + * which will set ID_ISAR6. | 40 | .accessfn = access_aa64_tid3, |
148 | + */ | 41 | - .resetvalue = 0 }, |
149 | + if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) | 42 | + .resetvalue = cpu->isar.id_pfr2 }, |
150 | + ? cpu_isar_feature(aa64_predinv, cpu) | 43 | { .name = "MVFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64, |
151 | + : cpu_isar_feature(aa32_predinv, cpu)) { | 44 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 5, |
152 | + define_arm_cp_regs(cpu, predinv_reginfo); | 45 | .access = PL1_R, .type = ARM_CP_CONST, |
153 | + } | 46 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c |
154 | } | 47 | index XXXXXXX..XXXXXXX 100644 |
155 | 48 | --- a/target/arm/kvm64.c | |
156 | void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) | 49 | +++ b/target/arm/kvm64.c |
50 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | ||
51 | ARM64_SYS_REG(3, 0, 0, 1, 0)); | ||
52 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr1, | ||
53 | ARM64_SYS_REG(3, 0, 0, 1, 1)); | ||
54 | + err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr2, | ||
55 | + ARM64_SYS_REG(3, 0, 0, 3, 4)); | ||
56 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_dfr0, | ||
57 | ARM64_SYS_REG(3, 0, 0, 1, 2)); | ||
58 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_mmfr0, | ||
157 | -- | 59 | -- |
158 | 2.20.1 | 60 | 2.20.1 |
159 | 61 | ||
160 | 62 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Minimize the number of places that will need updating when | 3 | Only define the register if it exists for the cpu. |
4 | the virtual host extensions are added. | ||
5 | 4 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20190301200501.16533-2-richard.henderson@linaro.org | 6 | Message-id: 20210120031656.737646-1-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | target/arm/cpu.h | 26 ++++++++++++++++---------- | 10 | target/arm/helper.c | 21 +++++++++++++++------ |
12 | target/arm/helper.c | 8 ++------ | 11 | 1 file changed, 15 insertions(+), 6 deletions(-) |
13 | 2 files changed, 18 insertions(+), 16 deletions(-) | ||
14 | 12 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/cpu.h | ||
18 | +++ b/target/arm/cpu.h | ||
19 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_sctlr_b(CPUARMState *env) | ||
20 | (env->cp15.sctlr_el[1] & SCTLR_B) != 0; | ||
21 | } | ||
22 | |||
23 | +static inline uint64_t arm_sctlr(CPUARMState *env, int el) | ||
24 | +{ | ||
25 | + if (el == 0) { | ||
26 | + /* FIXME: ARMv8.1-VHE S2 translation regime. */ | ||
27 | + return env->cp15.sctlr_el[1]; | ||
28 | + } else { | ||
29 | + return env->cp15.sctlr_el[el]; | ||
30 | + } | ||
31 | +} | ||
32 | + | ||
33 | + | ||
34 | /* Return true if the processor is in big-endian mode. */ | ||
35 | static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | ||
36 | { | ||
37 | - int cur_el; | ||
38 | - | ||
39 | /* In 32bit endianness is determined by looking at CPSR's E bit */ | ||
40 | if (!is_a64(env)) { | ||
41 | return | ||
42 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | ||
43 | arm_sctlr_b(env) || | ||
44 | #endif | ||
45 | ((env->uncached_cpsr & CPSR_E) ? 1 : 0); | ||
46 | + } else { | ||
47 | + int cur_el = arm_current_el(env); | ||
48 | + uint64_t sctlr = arm_sctlr(env, cur_el); | ||
49 | + | ||
50 | + return (sctlr & (cur_el ? SCTLR_EE : SCTLR_E0E)) != 0; | ||
51 | } | ||
52 | - | ||
53 | - cur_el = arm_current_el(env); | ||
54 | - | ||
55 | - if (cur_el == 0) { | ||
56 | - return (env->cp15.sctlr_el[1] & SCTLR_E0E) != 0; | ||
57 | - } | ||
58 | - | ||
59 | - return (env->cp15.sctlr_el[cur_el] & SCTLR_EE) != 0; | ||
60 | } | ||
61 | |||
62 | #include "exec/cpu-all.h" | ||
63 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
64 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
65 | --- a/target/arm/helper.c | 15 | --- a/target/arm/helper.c |
66 | +++ b/target/arm/helper.c | 16 | +++ b/target/arm/helper.c |
67 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 17 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) |
68 | flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); | 18 | */ |
69 | } | 19 | int i; |
70 | 20 | int wrps, brps, ctx_cmps; | |
71 | - if (current_el == 0) { | 21 | - ARMCPRegInfo dbgdidr = { |
72 | - /* FIXME: ARMv8.1-VHE S2 translation regime. */ | 22 | - .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0, |
73 | - sctlr = env->cp15.sctlr_el[1]; | 23 | - .access = PL0_R, .accessfn = access_tda, |
74 | - } else { | 24 | - .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, |
75 | - sctlr = env->cp15.sctlr_el[current_el]; | 25 | - }; |
76 | - } | ||
77 | + sctlr = arm_sctlr(env, current_el); | ||
78 | + | 26 | + |
79 | if (cpu_isar_feature(aa64_pauth, cpu)) { | 27 | + /* |
80 | /* | 28 | + * The Arm ARM says DBGDIDR is optional and deprecated if EL1 cannot |
81 | * In order to save space in flags, we record only whether | 29 | + * use AArch32. Given that bit 15 is RES1, if the value is 0 then |
30 | + * the register must not exist for this cpu. | ||
31 | + */ | ||
32 | + if (cpu->isar.dbgdidr != 0) { | ||
33 | + ARMCPRegInfo dbgdidr = { | ||
34 | + .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, | ||
35 | + .opc1 = 0, .opc2 = 0, | ||
36 | + .access = PL0_R, .accessfn = access_tda, | ||
37 | + .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | ||
38 | + }; | ||
39 | + define_one_arm_cp_reg(cpu, &dbgdidr); | ||
40 | + } | ||
41 | |||
42 | /* Note that all these register fields hold "number of Xs minus 1". */ | ||
43 | brps = arm_num_brps(cpu); | ||
44 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | ||
45 | |||
46 | assert(ctx_cmps <= brps); | ||
47 | |||
48 | - define_one_arm_cp_reg(cpu, &dbgdidr); | ||
49 | define_arm_cp_regs(cpu, debug_cp_reginfo); | ||
50 | |||
51 | if (arm_feature(&cpu->env, ARM_FEATURE_LPAE)) { | ||
82 | -- | 52 | -- |
83 | 2.20.1 | 53 | 2.20.1 |
84 | 54 | ||
85 | 55 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Paolo Bonzini <pbonzini@redhat.com> | ||
1 | 2 | ||
3 | The properties to attach a CANBUS object to the xlnx-zcu102 machine have | ||
4 | a period in them. We want to use periods in properties for compound QAPI types, | ||
5 | and besides the "xlnx-zcu102." prefix is both unnecessary and different | ||
6 | from any other machine property name. Remove it. | ||
7 | |||
8 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> | ||
9 | Message-id: 20210118162537.779542-1-pbonzini@redhat.com | ||
10 | Reviewed-by: Vikram Garhwal <fnu.vikram@xilinx.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/arm/xlnx-zcu102.c | 4 ++-- | ||
14 | tests/qtest/xlnx-can-test.c | 30 +++++++++++++++--------------- | ||
15 | 2 files changed, 17 insertions(+), 17 deletions(-) | ||
16 | |||
17 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/xlnx-zcu102.c | ||
20 | +++ b/hw/arm/xlnx-zcu102.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_instance_init(Object *obj) | ||
22 | s->secure = false; | ||
23 | /* Default to virt (EL2) being disabled */ | ||
24 | s->virt = false; | ||
25 | - object_property_add_link(obj, "xlnx-zcu102.canbus0", TYPE_CAN_BUS, | ||
26 | + object_property_add_link(obj, "canbus0", TYPE_CAN_BUS, | ||
27 | (Object **)&s->canbus[0], | ||
28 | object_property_allow_set_link, | ||
29 | 0); | ||
30 | |||
31 | - object_property_add_link(obj, "xlnx-zcu102.canbus1", TYPE_CAN_BUS, | ||
32 | + object_property_add_link(obj, "canbus1", TYPE_CAN_BUS, | ||
33 | (Object **)&s->canbus[1], | ||
34 | object_property_allow_set_link, | ||
35 | 0); | ||
36 | diff --git a/tests/qtest/xlnx-can-test.c b/tests/qtest/xlnx-can-test.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/tests/qtest/xlnx-can-test.c | ||
39 | +++ b/tests/qtest/xlnx-can-test.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static void test_can_bus(void) | ||
41 | uint8_t can_timestamp = 1; | ||
42 | |||
43 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
44 | - " -object can-bus,id=canbus0" | ||
45 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
46 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
47 | + " -object can-bus,id=canbus" | ||
48 | + " -machine canbus0=canbus" | ||
49 | + " -machine canbus1=canbus" | ||
50 | ); | ||
51 | |||
52 | /* Configure the CAN0 and CAN1. */ | ||
53 | @@ -XXX,XX +XXX,XX @@ static void test_can_loopback(void) | ||
54 | uint32_t status = 0; | ||
55 | |||
56 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
57 | - " -object can-bus,id=canbus0" | ||
58 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
59 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
60 | + " -object can-bus,id=canbus" | ||
61 | + " -machine canbus0=canbus" | ||
62 | + " -machine canbus1=canbus" | ||
63 | ); | ||
64 | |||
65 | /* Configure the CAN0 in loopback mode. */ | ||
66 | @@ -XXX,XX +XXX,XX @@ static void test_can_filter(void) | ||
67 | uint8_t can_timestamp = 1; | ||
68 | |||
69 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
70 | - " -object can-bus,id=canbus0" | ||
71 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
72 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
73 | + " -object can-bus,id=canbus" | ||
74 | + " -machine canbus0=canbus" | ||
75 | + " -machine canbus1=canbus" | ||
76 | ); | ||
77 | |||
78 | /* Configure the CAN0 and CAN1. */ | ||
79 | @@ -XXX,XX +XXX,XX @@ static void test_can_sleepmode(void) | ||
80 | uint8_t can_timestamp = 1; | ||
81 | |||
82 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
83 | - " -object can-bus,id=canbus0" | ||
84 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
85 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
86 | + " -object can-bus,id=canbus" | ||
87 | + " -machine canbus0=canbus" | ||
88 | + " -machine canbus1=canbus" | ||
89 | ); | ||
90 | |||
91 | /* Configure the CAN0. */ | ||
92 | @@ -XXX,XX +XXX,XX @@ static void test_can_snoopmode(void) | ||
93 | uint8_t can_timestamp = 1; | ||
94 | |||
95 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
96 | - " -object can-bus,id=canbus0" | ||
97 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
98 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
99 | + " -object can-bus,id=canbus" | ||
100 | + " -machine canbus0=canbus" | ||
101 | + " -machine canbus1=canbus" | ||
102 | ); | ||
103 | |||
104 | /* Configure the CAN0. */ | ||
105 | -- | ||
106 | 2.20.1 | ||
107 | |||
108 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 3 | Implement gpio-pwr driver to allow reboot and poweroff machine. |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | This is simple driver with just 2 gpios lines. Current use case |
5 | Message-id: 20190301200501.16533-11-richard.henderson@linaro.org | 5 | is to reboot and poweroff virt machine in secure mode. Secure |
6 | pl066 gpio chip is needed for that. | ||
7 | |||
8 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | ||
9 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 12 | --- |
9 | target/arm/cpu.h | 5 ++ | 13 | hw/gpio/gpio_pwr.c | 70 +++++++++++++++++++++++++++++++++++++++++++++ |
10 | target/arm/helper.h | 5 ++ | 14 | hw/gpio/Kconfig | 3 ++ |
11 | target/arm/cpu64.c | 1 + | 15 | hw/gpio/meson.build | 1 + |
12 | target/arm/translate-a64.c | 71 ++++++++++++++++++++++++++-- | 16 | 3 files changed, 74 insertions(+) |
13 | target/arm/vfp_helper.c | 96 ++++++++++++++++++++++++++++++++++++++ | 17 | create mode 100644 hw/gpio/gpio_pwr.c |
14 | 5 files changed, 173 insertions(+), 5 deletions(-) | ||
15 | 18 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 19 | diff --git a/hw/gpio/gpio_pwr.c b/hw/gpio/gpio_pwr.c |
17 | index XXXXXXX..XXXXXXX 100644 | 20 | new file mode 100644 |
18 | --- a/target/arm/cpu.h | 21 | index XXXXXXX..XXXXXXX |
19 | +++ b/target/arm/cpu.h | 22 | --- /dev/null |
20 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_predinv(const ARMISARegisters *id) | 23 | +++ b/hw/gpio/gpio_pwr.c |
21 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, SPECRES) != 0; | 24 | @@ -XXX,XX +XXX,XX @@ |
22 | } | 25 | +/* |
23 | 26 | + * GPIO qemu power controller | |
24 | +static inline bool isar_feature_aa64_frint(const ARMISARegisters *id) | 27 | + * |
28 | + * Copyright (c) 2020 Linaro Limited | ||
29 | + * | ||
30 | + * Author: Maxim Uvarov <maxim.uvarov@linaro.org> | ||
31 | + * | ||
32 | + * Virtual gpio driver which can be used on top of pl061 | ||
33 | + * to reboot and shutdown qemu virtual machine. One of use | ||
34 | + * case is gpio driver for secure world application (ARM | ||
35 | + * Trusted Firmware.). | ||
36 | + * | ||
37 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
38 | + * See the COPYING file in the top-level directory. | ||
39 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
40 | + */ | ||
41 | + | ||
42 | +/* | ||
43 | + * QEMU interface: | ||
44 | + * two named input GPIO lines: | ||
45 | + * 'reset' : when asserted, trigger system reset | ||
46 | + * 'shutdown' : when asserted, trigger system shutdown | ||
47 | + */ | ||
48 | + | ||
49 | +#include "qemu/osdep.h" | ||
50 | +#include "hw/sysbus.h" | ||
51 | +#include "sysemu/runstate.h" | ||
52 | + | ||
53 | +#define TYPE_GPIOPWR "gpio-pwr" | ||
54 | +OBJECT_DECLARE_SIMPLE_TYPE(GPIO_PWR_State, GPIOPWR) | ||
55 | + | ||
56 | +struct GPIO_PWR_State { | ||
57 | + SysBusDevice parent_obj; | ||
58 | +}; | ||
59 | + | ||
60 | +static void gpio_pwr_reset(void *opaque, int n, int level) | ||
25 | +{ | 61 | +{ |
26 | + return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, FRINTTS) != 0; | 62 | + if (level) { |
63 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); | ||
64 | + } | ||
27 | +} | 65 | +} |
28 | + | 66 | + |
29 | static inline bool isar_feature_aa64_fp16(const ARMISARegisters *id) | 67 | +static void gpio_pwr_shutdown(void *opaque, int n, int level) |
30 | { | ||
31 | /* We always set the AdvSIMD and FP fields identically wrt FP16. */ | ||
32 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/helper.h | ||
35 | +++ b/target/arm/helper.h | ||
36 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fmlal_idx_a32, TCG_CALL_NO_RWG, | ||
37 | DEF_HELPER_FLAGS_5(gvec_fmlal_idx_a64, TCG_CALL_NO_RWG, | ||
38 | void, ptr, ptr, ptr, ptr, i32) | ||
39 | |||
40 | +DEF_HELPER_FLAGS_2(frint32_s, TCG_CALL_NO_RWG, f32, f32, ptr) | ||
41 | +DEF_HELPER_FLAGS_2(frint64_s, TCG_CALL_NO_RWG, f32, f32, ptr) | ||
42 | +DEF_HELPER_FLAGS_2(frint32_d, TCG_CALL_NO_RWG, f64, f64, ptr) | ||
43 | +DEF_HELPER_FLAGS_2(frint64_d, TCG_CALL_NO_RWG, f64, f64, ptr) | ||
44 | + | ||
45 | #ifdef TARGET_AARCH64 | ||
46 | #include "helper-a64.h" | ||
47 | #include "helper-sve.h" | ||
48 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/cpu64.c | ||
51 | +++ b/target/arm/cpu64.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
53 | t = FIELD_DP64(t, ID_AA64ISAR1, GPI, 0); | ||
54 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | ||
55 | t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); | ||
56 | + t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); | ||
57 | cpu->isar.id_aa64isar1 = t; | ||
58 | |||
59 | t = cpu->isar.id_aa64pfr0; | ||
60 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/translate-a64.c | ||
63 | +++ b/target/arm/translate-a64.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
65 | case 0xf: /* FRINTI */ | ||
66 | gen_fpst = gen_helper_rints; | ||
67 | break; | ||
68 | + case 0x10: /* FRINT32Z */ | ||
69 | + rmode = float_round_to_zero; | ||
70 | + gen_fpst = gen_helper_frint32_s; | ||
71 | + break; | ||
72 | + case 0x11: /* FRINT32X */ | ||
73 | + gen_fpst = gen_helper_frint32_s; | ||
74 | + break; | ||
75 | + case 0x12: /* FRINT64Z */ | ||
76 | + rmode = float_round_to_zero; | ||
77 | + gen_fpst = gen_helper_frint64_s; | ||
78 | + break; | ||
79 | + case 0x13: /* FRINT64X */ | ||
80 | + gen_fpst = gen_helper_frint64_s; | ||
81 | + break; | ||
82 | default: | ||
83 | g_assert_not_reached(); | ||
84 | } | ||
85 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
86 | case 0xf: /* FRINTI */ | ||
87 | gen_fpst = gen_helper_rintd; | ||
88 | break; | ||
89 | + case 0x10: /* FRINT32Z */ | ||
90 | + rmode = float_round_to_zero; | ||
91 | + gen_fpst = gen_helper_frint32_d; | ||
92 | + break; | ||
93 | + case 0x11: /* FRINT32X */ | ||
94 | + gen_fpst = gen_helper_frint32_d; | ||
95 | + break; | ||
96 | + case 0x12: /* FRINT64Z */ | ||
97 | + rmode = float_round_to_zero; | ||
98 | + gen_fpst = gen_helper_frint64_d; | ||
99 | + break; | ||
100 | + case 0x13: /* FRINT64X */ | ||
101 | + gen_fpst = gen_helper_frint64_d; | ||
102 | + break; | ||
103 | default: | ||
104 | g_assert_not_reached(); | ||
105 | } | ||
106 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
107 | handle_fp_fcvt(s, opcode, rd, rn, dtype, type); | ||
108 | break; | ||
109 | } | ||
110 | + | ||
111 | + case 0x10 ... 0x13: /* FRINT{32,64}{X,Z} */ | ||
112 | + if (type > 1 || !dc_isar_feature(aa64_frint, s)) { | ||
113 | + unallocated_encoding(s); | ||
114 | + return; | ||
115 | + } | ||
116 | + /* fall through */ | ||
117 | case 0x0 ... 0x3: | ||
118 | case 0x8 ... 0xc: | ||
119 | case 0xe ... 0xf: | ||
120 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
121 | if (!fp_access_check(s)) { | ||
122 | return; | ||
123 | } | ||
124 | - | ||
125 | handle_fp_1src_single(s, opcode, rd, rn); | ||
126 | break; | ||
127 | case 1: | ||
128 | if (!fp_access_check(s)) { | ||
129 | return; | ||
130 | } | ||
131 | - | ||
132 | handle_fp_1src_double(s, opcode, rd, rn); | ||
133 | break; | ||
134 | case 3: | ||
135 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
136 | if (!fp_access_check(s)) { | ||
137 | return; | ||
138 | } | ||
139 | - | ||
140 | handle_fp_1src_half(s, opcode, rd, rn); | ||
141 | break; | ||
142 | default: | ||
143 | unallocated_encoding(s); | ||
144 | } | ||
145 | break; | ||
146 | + | ||
147 | default: | ||
148 | unallocated_encoding(s); | ||
149 | break; | ||
150 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_64(DisasContext *s, int opcode, bool u, | ||
151 | case 0x59: /* FRINTX */ | ||
152 | gen_helper_rintd_exact(tcg_rd, tcg_rn, tcg_fpstatus); | ||
153 | break; | ||
154 | + case 0x1e: /* FRINT32Z */ | ||
155 | + case 0x5e: /* FRINT32X */ | ||
156 | + gen_helper_frint32_d(tcg_rd, tcg_rn, tcg_fpstatus); | ||
157 | + break; | ||
158 | + case 0x1f: /* FRINT64Z */ | ||
159 | + case 0x5f: /* FRINT64X */ | ||
160 | + gen_helper_frint64_d(tcg_rd, tcg_rn, tcg_fpstatus); | ||
161 | + break; | ||
162 | default: | ||
163 | g_assert_not_reached(); | ||
164 | } | ||
165 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
166 | } | ||
167 | break; | ||
168 | case 0xc ... 0xf: | ||
169 | - case 0x16 ... 0x1d: | ||
170 | - case 0x1f: | ||
171 | + case 0x16 ... 0x1f: | ||
172 | { | ||
173 | /* Floating point: U, size[1] and opcode indicate operation; | ||
174 | * size[0] indicates single or double precision. | ||
175 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
176 | } | ||
177 | need_fpstatus = true; | ||
178 | break; | ||
179 | + case 0x1e: /* FRINT32Z */ | ||
180 | + case 0x1f: /* FRINT64Z */ | ||
181 | + need_rmode = true; | ||
182 | + rmode = FPROUNDING_ZERO; | ||
183 | + /* fall through */ | ||
184 | + case 0x5e: /* FRINT32X */ | ||
185 | + case 0x5f: /* FRINT64X */ | ||
186 | + need_fpstatus = true; | ||
187 | + if ((size == 3 && !is_q) || !dc_isar_feature(aa64_frint, s)) { | ||
188 | + unallocated_encoding(s); | ||
189 | + return; | ||
190 | + } | ||
191 | + break; | ||
192 | default: | ||
193 | unallocated_encoding(s); | ||
194 | return; | ||
195 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
196 | case 0x7c: /* URSQRTE */ | ||
197 | gen_helper_rsqrte_u32(tcg_res, tcg_op, tcg_fpstatus); | ||
198 | break; | ||
199 | + case 0x1e: /* FRINT32Z */ | ||
200 | + case 0x5e: /* FRINT32X */ | ||
201 | + gen_helper_frint32_s(tcg_res, tcg_op, tcg_fpstatus); | ||
202 | + break; | ||
203 | + case 0x1f: /* FRINT64Z */ | ||
204 | + case 0x5f: /* FRINT64X */ | ||
205 | + gen_helper_frint64_s(tcg_res, tcg_op, tcg_fpstatus); | ||
206 | + break; | ||
207 | default: | ||
208 | g_assert_not_reached(); | ||
209 | } | ||
210 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
211 | index XXXXXXX..XXXXXXX 100644 | ||
212 | --- a/target/arm/vfp_helper.c | ||
213 | +++ b/target/arm/vfp_helper.c | ||
214 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vjcvt)(float64 value, CPUARMState *env) | ||
215 | |||
216 | return result; | ||
217 | } | ||
218 | + | ||
219 | +/* Round a float32 to an integer that fits in int32_t or int64_t. */ | ||
220 | +static float32 frint_s(float32 f, float_status *fpst, int intsize) | ||
221 | +{ | 68 | +{ |
222 | + int old_flags = get_float_exception_flags(fpst); | 69 | + if (level) { |
223 | + uint32_t exp = extract32(f, 23, 8); | 70 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); |
224 | + | ||
225 | + if (unlikely(exp == 0xff)) { | ||
226 | + /* NaN or Inf. */ | ||
227 | + goto overflow; | ||
228 | + } | 71 | + } |
229 | + | ||
230 | + /* Round and re-extract the exponent. */ | ||
231 | + f = float32_round_to_int(f, fpst); | ||
232 | + exp = extract32(f, 23, 8); | ||
233 | + | ||
234 | + /* Validate the range of the result. */ | ||
235 | + if (exp < 126 + intsize) { | ||
236 | + /* abs(F) <= INT{N}_MAX */ | ||
237 | + return f; | ||
238 | + } | ||
239 | + if (exp == 126 + intsize) { | ||
240 | + uint32_t sign = extract32(f, 31, 1); | ||
241 | + uint32_t frac = extract32(f, 0, 23); | ||
242 | + if (sign && frac == 0) { | ||
243 | + /* F == INT{N}_MIN */ | ||
244 | + return f; | ||
245 | + } | ||
246 | + } | ||
247 | + | ||
248 | + overflow: | ||
249 | + /* | ||
250 | + * Raise Invalid and return INT{N}_MIN as a float. Revert any | ||
251 | + * inexact exception float32_round_to_int may have raised. | ||
252 | + */ | ||
253 | + set_float_exception_flags(old_flags | float_flag_invalid, fpst); | ||
254 | + return (0x100u + 126u + intsize) << 23; | ||
255 | +} | 72 | +} |
256 | + | 73 | + |
257 | +float32 HELPER(frint32_s)(float32 f, void *fpst) | 74 | +static void gpio_pwr_init(Object *obj) |
258 | +{ | 75 | +{ |
259 | + return frint_s(f, fpst, 32); | 76 | + DeviceState *dev = DEVICE(obj); |
77 | + | ||
78 | + qdev_init_gpio_in_named(dev, gpio_pwr_reset, "reset", 1); | ||
79 | + qdev_init_gpio_in_named(dev, gpio_pwr_shutdown, "shutdown", 1); | ||
260 | +} | 80 | +} |
261 | + | 81 | + |
262 | +float32 HELPER(frint64_s)(float32 f, void *fpst) | 82 | +static const TypeInfo gpio_pwr_info = { |
83 | + .name = TYPE_GPIOPWR, | ||
84 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
85 | + .instance_size = sizeof(GPIO_PWR_State), | ||
86 | + .instance_init = gpio_pwr_init, | ||
87 | +}; | ||
88 | + | ||
89 | +static void gpio_pwr_register_types(void) | ||
263 | +{ | 90 | +{ |
264 | + return frint_s(f, fpst, 64); | 91 | + type_register_static(&gpio_pwr_info); |
265 | +} | 92 | +} |
266 | + | 93 | + |
267 | +/* Round a float64 to an integer that fits in int32_t or int64_t. */ | 94 | +type_init(gpio_pwr_register_types) |
268 | +static float64 frint_d(float64 f, float_status *fpst, int intsize) | 95 | diff --git a/hw/gpio/Kconfig b/hw/gpio/Kconfig |
269 | +{ | 96 | index XXXXXXX..XXXXXXX 100644 |
270 | + int old_flags = get_float_exception_flags(fpst); | 97 | --- a/hw/gpio/Kconfig |
271 | + uint32_t exp = extract64(f, 52, 11); | 98 | +++ b/hw/gpio/Kconfig |
99 | @@ -XXX,XX +XXX,XX @@ config PL061 | ||
100 | config GPIO_KEY | ||
101 | bool | ||
102 | |||
103 | +config GPIO_PWR | ||
104 | + bool | ||
272 | + | 105 | + |
273 | + if (unlikely(exp == 0x7ff)) { | 106 | config SIFIVE_GPIO |
274 | + /* NaN or Inf. */ | 107 | bool |
275 | + goto overflow; | 108 | diff --git a/hw/gpio/meson.build b/hw/gpio/meson.build |
276 | + } | 109 | index XXXXXXX..XXXXXXX 100644 |
277 | + | 110 | --- a/hw/gpio/meson.build |
278 | + /* Round and re-extract the exponent. */ | 111 | +++ b/hw/gpio/meson.build |
279 | + f = float64_round_to_int(f, fpst); | 112 | @@ -XXX,XX +XXX,XX @@ |
280 | + exp = extract64(f, 52, 11); | 113 | softmmu_ss.add(when: 'CONFIG_E500', if_true: files('mpc8xxx.c')) |
281 | + | 114 | softmmu_ss.add(when: 'CONFIG_GPIO_KEY', if_true: files('gpio_key.c')) |
282 | + /* Validate the range of the result. */ | 115 | +softmmu_ss.add(when: 'CONFIG_GPIO_PWR', if_true: files('gpio_pwr.c')) |
283 | + if (exp < 1022 + intsize) { | 116 | softmmu_ss.add(when: 'CONFIG_MAX7310', if_true: files('max7310.c')) |
284 | + /* abs(F) <= INT{N}_MAX */ | 117 | softmmu_ss.add(when: 'CONFIG_PL061', if_true: files('pl061.c')) |
285 | + return f; | 118 | softmmu_ss.add(when: 'CONFIG_PUV3', if_true: files('puv3_gpio.c')) |
286 | + } | ||
287 | + if (exp == 1022 + intsize) { | ||
288 | + uint64_t sign = extract64(f, 63, 1); | ||
289 | + uint64_t frac = extract64(f, 0, 52); | ||
290 | + if (sign && frac == 0) { | ||
291 | + /* F == INT{N}_MIN */ | ||
292 | + return f; | ||
293 | + } | ||
294 | + } | ||
295 | + | ||
296 | + overflow: | ||
297 | + /* | ||
298 | + * Raise Invalid and return INT{N}_MIN as a float. Revert any | ||
299 | + * inexact exception float64_round_to_int may have raised. | ||
300 | + */ | ||
301 | + set_float_exception_flags(old_flags | float_flag_invalid, fpst); | ||
302 | + return (uint64_t)(0x800 + 1022 + intsize) << 52; | ||
303 | +} | ||
304 | + | ||
305 | +float64 HELPER(frint32_d)(float64 f, void *fpst) | ||
306 | +{ | ||
307 | + return frint_d(f, fpst, 32); | ||
308 | +} | ||
309 | + | ||
310 | +float64 HELPER(frint64_d)(float64 f, void *fpst) | ||
311 | +{ | ||
312 | + return frint_d(f, fpst, 64); | ||
313 | +} | ||
314 | -- | 119 | -- |
315 | 2.20.1 | 120 | 2.20.1 |
316 | 121 | ||
317 | 122 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This patch implements the machine class kvm_type() callback. | 3 | No functional change. Just refactor code to better |
4 | It returns the number of bits requested to implement the whole GPA | 4 | support secure and normal world gpios. |
5 | range including the RAM and IO regions located beyond. | ||
6 | The returned value is passed though the KVM_CREATE_VM ioctl and | ||
7 | this allows KVM to set the stage2 tables dynamically. | ||
8 | 5 | ||
9 | To compute the highest GPA used in the memory map, kvm_type() | 6 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> |
10 | must freeze the memory map by calling virt_set_memmap(). | 7 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
11 | |||
12 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
13 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
14 | Message-id: 20190304101339.25970-9-eric.auger@redhat.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 9 | --- |
17 | hw/arm/virt.c | 39 ++++++++++++++++++++++++++++++++++++++- | 10 | hw/arm/virt.c | 57 ++++++++++++++++++++++++++++++++------------------- |
18 | 1 file changed, 38 insertions(+), 1 deletion(-) | 11 | 1 file changed, 36 insertions(+), 21 deletions(-) |
19 | 12 | ||
20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 13 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/virt.c | 15 | --- a/hw/arm/virt.c |
23 | +++ b/hw/arm/virt.c | 16 | +++ b/hw/arm/virt.c |
24 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 17 | @@ -XXX,XX +XXX,XX @@ static void virt_powerdown_req(Notifier *n, void *opaque) |
25 | bool firmware_loaded = bios_name || drive_get(IF_PFLASH, 0, 0); | 18 | } |
26 | bool aarch64 = true; | ||
27 | |||
28 | - virt_set_memmap(vms); | ||
29 | + /* | ||
30 | + * In accelerated mode, the memory map is computed earlier in kvm_type() | ||
31 | + * to create a VM with the right number of IPA bits. | ||
32 | + */ | ||
33 | + if (!vms->memmap) { | ||
34 | + virt_set_memmap(vms); | ||
35 | + } | ||
36 | |||
37 | /* We can probe only here because during property set | ||
38 | * KVM is not available yet | ||
39 | @@ -XXX,XX +XXX,XX @@ static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, | ||
40 | return NULL; | ||
41 | } | 19 | } |
42 | 20 | ||
43 | +/* | 21 | -static void create_gpio(const VirtMachineState *vms) |
44 | + * for arm64 kvm_type [7-0] encodes the requested number of bits | 22 | +static void create_gpio_keys(const VirtMachineState *vms, |
45 | + * in the IPA address space | 23 | + DeviceState *pl061_dev, |
46 | + */ | 24 | + uint32_t phandle) |
47 | +static int virt_kvm_type(MachineState *ms, const char *type_str) | ||
48 | +{ | 25 | +{ |
49 | + VirtMachineState *vms = VIRT_MACHINE(ms); | 26 | + gpio_key_dev = sysbus_create_simple("gpio-key", -1, |
50 | + int max_vm_pa_size = kvm_arm_get_max_vm_ipa_size(ms); | 27 | + qdev_get_gpio_in(pl061_dev, 3)); |
51 | + int requested_pa_size; | ||
52 | + | 28 | + |
53 | + /* we freeze the memory map to compute the highest gpa */ | 29 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); |
54 | + virt_set_memmap(vms); | 30 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); |
31 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | ||
32 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | ||
55 | + | 33 | + |
56 | + requested_pa_size = 64 - clz64(vms->highest_gpa); | 34 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); |
57 | + | 35 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", |
58 | + if (requested_pa_size > max_vm_pa_size) { | 36 | + "label", "GPIO Key Poweroff"); |
59 | + error_report("-m and ,maxmem option values " | 37 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", |
60 | + "require an IPA range (%d bits) larger than " | 38 | + KEY_POWER); |
61 | + "the one supported by the host (%d bits)", | 39 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", |
62 | + requested_pa_size, max_vm_pa_size); | 40 | + "gpios", phandle, 3, 0); |
63 | + exit(1); | ||
64 | + } | ||
65 | + /* | ||
66 | + * By default we return 0 which corresponds to an implicit legacy | ||
67 | + * 40b IPA setting. Otherwise we return the actual requested PA | ||
68 | + * logsize | ||
69 | + */ | ||
70 | + return requested_pa_size > 40 ? requested_pa_size : 0; | ||
71 | +} | 41 | +} |
72 | + | 42 | + |
73 | static void virt_machine_class_init(ObjectClass *oc, void *data) | 43 | +static void create_gpio_devices(const VirtMachineState *vms, int gpio, |
44 | + MemoryRegion *mem) | ||
74 | { | 45 | { |
75 | MachineClass *mc = MACHINE_CLASS(oc); | 46 | char *nodename; |
76 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) | 47 | DeviceState *pl061_dev; |
77 | mc->cpu_index_to_instance_props = virt_cpu_index_to_props; | 48 | - hwaddr base = vms->memmap[VIRT_GPIO].base; |
78 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); | 49 | - hwaddr size = vms->memmap[VIRT_GPIO].size; |
79 | mc->get_default_cpu_node_id = virt_get_default_cpu_node_id; | 50 | - int irq = vms->irqmap[VIRT_GPIO]; |
80 | + mc->kvm_type = virt_kvm_type; | 51 | + hwaddr base = vms->memmap[gpio].base; |
81 | assert(!mc->get_hotplug_handler); | 52 | + hwaddr size = vms->memmap[gpio].size; |
82 | mc->get_hotplug_handler = virt_machine_get_hotplug_handler; | 53 | + int irq = vms->irqmap[gpio]; |
83 | hc->plug = virt_machine_device_plug_cb; | 54 | const char compat[] = "arm,pl061\0arm,primecell"; |
55 | + SysBusDevice *s; | ||
56 | |||
57 | - pl061_dev = sysbus_create_simple("pl061", base, | ||
58 | - qdev_get_gpio_in(vms->gic, irq)); | ||
59 | + pl061_dev = qdev_new("pl061"); | ||
60 | + s = SYS_BUS_DEVICE(pl061_dev); | ||
61 | + sysbus_realize_and_unref(s, &error_fatal); | ||
62 | + memory_region_add_subregion(mem, base, sysbus_mmio_get_region(s, 0)); | ||
63 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in(vms->gic, irq)); | ||
64 | |||
65 | uint32_t phandle = qemu_fdt_alloc_phandle(vms->fdt); | ||
66 | nodename = g_strdup_printf("/pl061@%" PRIx64, base); | ||
67 | @@ -XXX,XX +XXX,XX @@ static void create_gpio(const VirtMachineState *vms) | ||
68 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); | ||
69 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); | ||
70 | |||
71 | - gpio_key_dev = sysbus_create_simple("gpio-key", -1, | ||
72 | - qdev_get_gpio_in(pl061_dev, 3)); | ||
73 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); | ||
74 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); | ||
75 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | ||
76 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | ||
77 | - | ||
78 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); | ||
79 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", | ||
80 | - "label", "GPIO Key Poweroff"); | ||
81 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | ||
82 | - KEY_POWER); | ||
83 | - qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | ||
84 | - "gpios", phandle, 3, 0); | ||
85 | g_free(nodename); | ||
86 | + | ||
87 | + /* Child gpio devices */ | ||
88 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
89 | } | ||
90 | |||
91 | static void create_virtio_devices(const VirtMachineState *vms) | ||
92 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
93 | if (has_ged && aarch64 && firmware_loaded && virt_is_acpi_enabled(vms)) { | ||
94 | vms->acpi_dev = create_acpi_ged(vms); | ||
95 | } else { | ||
96 | - create_gpio(vms); | ||
97 | + create_gpio_devices(vms, VIRT_GPIO, sysmem); | ||
98 | } | ||
99 | |||
100 | /* connect powerdown request */ | ||
84 | -- | 101 | -- |
85 | 2.20.1 | 102 | 2.20.1 |
86 | 103 | ||
87 | 104 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | In preparation for a split of the memory map into a static | 3 | Add secure pl061 for reset/power down machine from |
4 | part and a dynamic part floating after the RAM, let's rename the | 4 | the secure world (Arm Trusted Firmware). Connect it |
5 | regions located after the RAM | 5 | with gpio-pwr driver. |
6 | 6 | ||
7 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 7 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
9 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 9 | [PMM: Added mention of the new device to the documentation] |
10 | Message-id: 20190304101339.25970-3-eric.auger@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | include/hw/arm/virt.h | 8 ++++---- | 12 | docs/system/arm/virt.rst | 2 ++ |
14 | hw/arm/virt-acpi-build.c | 10 ++++++---- | 13 | include/hw/arm/virt.h | 2 ++ |
15 | hw/arm/virt.c | 33 ++++++++++++++++++--------------- | 14 | hw/arm/virt.c | 56 +++++++++++++++++++++++++++++++++++++++- |
16 | 3 files changed, 28 insertions(+), 23 deletions(-) | 15 | hw/arm/Kconfig | 1 + |
16 | 4 files changed, 60 insertions(+), 1 deletion(-) | ||
17 | 17 | ||
18 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/docs/system/arm/virt.rst | ||
21 | +++ b/docs/system/arm/virt.rst | ||
22 | @@ -XXX,XX +XXX,XX @@ The virt board supports: | ||
23 | - Secure-World-only devices if the CPU has TrustZone: | ||
24 | |||
25 | - A second PL011 UART | ||
26 | + - A second PL061 GPIO controller, with GPIO lines for triggering | ||
27 | + a system reset or system poweroff | ||
28 | - A secure flash memory | ||
29 | - 16MB of secure RAM | ||
30 | |||
18 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 31 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
19 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/virt.h | 33 | --- a/include/hw/arm/virt.h |
21 | +++ b/include/hw/arm/virt.h | 34 | +++ b/include/hw/arm/virt.h |
22 | @@ -XXX,XX +XXX,XX @@ enum { | 35 | @@ -XXX,XX +XXX,XX @@ enum { |
23 | VIRT_GIC_VCPU, | ||
24 | VIRT_GIC_ITS, | ||
25 | VIRT_GIC_REDIST, | ||
26 | - VIRT_GIC_REDIST2, | ||
27 | + VIRT_HIGH_GIC_REDIST2, | ||
28 | VIRT_SMMU, | ||
29 | VIRT_UART, | ||
30 | VIRT_MMIO, | ||
31 | @@ -XXX,XX +XXX,XX @@ enum { | ||
32 | VIRT_PCIE_MMIO, | ||
33 | VIRT_PCIE_PIO, | ||
34 | VIRT_PCIE_ECAM, | ||
35 | - VIRT_PCIE_ECAM_HIGH, | ||
36 | + VIRT_HIGH_PCIE_ECAM, | ||
37 | VIRT_PLATFORM_BUS, | ||
38 | - VIRT_PCIE_MMIO_HIGH, | ||
39 | + VIRT_HIGH_PCIE_MMIO, | ||
40 | VIRT_GPIO, | 36 | VIRT_GPIO, |
41 | VIRT_SECURE_UART, | 37 | VIRT_SECURE_UART, |
42 | VIRT_SECURE_MEM, | 38 | VIRT_SECURE_MEM, |
43 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 39 | + VIRT_SECURE_GPIO, |
44 | int psci_conduit; | 40 | VIRT_PCDIMM_ACPI, |
45 | } VirtMachineState; | 41 | VIRT_ACPI_GED, |
46 | 42 | VIRT_NVDIMM_ACPI, | |
47 | -#define VIRT_ECAM_ID(high) (high ? VIRT_PCIE_ECAM_HIGH : VIRT_PCIE_ECAM) | 43 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { |
48 | +#define VIRT_ECAM_ID(high) (high ? VIRT_HIGH_PCIE_ECAM : VIRT_PCIE_ECAM) | 44 | bool kvm_no_adjvtime; |
49 | 45 | bool no_kvm_steal_time; | |
50 | #define TYPE_VIRT_MACHINE MACHINE_TYPE_NAME("virt") | 46 | bool acpi_expose_flash; |
51 | #define VIRT_MACHINE(obj) \ | 47 | + bool no_secure_gpio; |
52 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | 48 | }; |
53 | index XXXXXXX..XXXXXXX 100644 | 49 | |
54 | --- a/hw/arm/virt-acpi-build.c | 50 | struct VirtMachineState { |
55 | +++ b/hw/arm/virt-acpi-build.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void acpi_dsdt_add_pci(Aml *scope, const MemMapEntry *memmap, | ||
57 | size_pio)); | ||
58 | |||
59 | if (use_highmem) { | ||
60 | - hwaddr base_mmio_high = memmap[VIRT_PCIE_MMIO_HIGH].base; | ||
61 | - hwaddr size_mmio_high = memmap[VIRT_PCIE_MMIO_HIGH].size; | ||
62 | + hwaddr base_mmio_high = memmap[VIRT_HIGH_PCIE_MMIO].base; | ||
63 | + hwaddr size_mmio_high = memmap[VIRT_HIGH_PCIE_MMIO].size; | ||
64 | |||
65 | aml_append(rbuf, | ||
66 | aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED, | ||
67 | @@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
68 | gicr = acpi_data_push(table_data, sizeof(*gicr)); | ||
69 | gicr->type = ACPI_APIC_GENERIC_REDISTRIBUTOR; | ||
70 | gicr->length = sizeof(*gicr); | ||
71 | - gicr->base_address = cpu_to_le64(memmap[VIRT_GIC_REDIST2].base); | ||
72 | - gicr->range_length = cpu_to_le32(memmap[VIRT_GIC_REDIST2].size); | ||
73 | + gicr->base_address = | ||
74 | + cpu_to_le64(memmap[VIRT_HIGH_GIC_REDIST2].base); | ||
75 | + gicr->range_length = | ||
76 | + cpu_to_le32(memmap[VIRT_HIGH_GIC_REDIST2].size); | ||
77 | } | ||
78 | |||
79 | if (its_class_name() && !vmc->no_its) { | ||
80 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
81 | index XXXXXXX..XXXXXXX 100644 | 52 | index XXXXXXX..XXXXXXX 100644 |
82 | --- a/hw/arm/virt.c | 53 | --- a/hw/arm/virt.c |
83 | +++ b/hw/arm/virt.c | 54 | +++ b/hw/arm/virt.c |
84 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry a15memmap[] = { | 55 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { |
85 | [VIRT_PCIE_ECAM] = { 0x3f000000, 0x01000000 }, | 56 | [VIRT_ACPI_GED] = { 0x09080000, ACPI_GED_EVT_SEL_LEN }, |
86 | [VIRT_MEM] = { 0x40000000, RAMLIMIT_BYTES }, | 57 | [VIRT_NVDIMM_ACPI] = { 0x09090000, NVDIMM_ACPI_IO_LEN}, |
87 | /* Additional 64 MB redist region (can contain up to 512 redistributors) */ | 58 | [VIRT_PVTIME] = { 0x090a0000, 0x00010000 }, |
88 | - [VIRT_GIC_REDIST2] = { 0x4000000000ULL, 0x4000000 }, | 59 | + [VIRT_SECURE_GPIO] = { 0x090b0000, 0x00001000 }, |
89 | - [VIRT_PCIE_ECAM_HIGH] = { 0x4010000000ULL, 0x10000000 }, | 60 | [VIRT_MMIO] = { 0x0a000000, 0x00000200 }, |
90 | + [VIRT_HIGH_GIC_REDIST2] = { 0x4000000000ULL, 0x4000000 }, | 61 | /* ...repeating for a total of NUM_VIRTIO_TRANSPORTS, each of that size */ |
91 | + [VIRT_HIGH_PCIE_ECAM] = { 0x4010000000ULL, 0x10000000 }, | 62 | [VIRT_PLATFORM_BUS] = { 0x0c000000, 0x02000000 }, |
92 | /* Second PCIe window, 512GB wide at the 512GB boundary */ | 63 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_keys(const VirtMachineState *vms, |
93 | - [VIRT_PCIE_MMIO_HIGH] = { 0x8000000000ULL, 0x8000000000ULL }, | 64 | "gpios", phandle, 3, 0); |
94 | + [VIRT_HIGH_PCIE_MMIO] = { 0x8000000000ULL, 0x8000000000ULL }, | 65 | } |
95 | }; | 66 | |
96 | 67 | +#define SECURE_GPIO_POWEROFF 0 | |
97 | static const int a15irqmap[] = { | 68 | +#define SECURE_GPIO_RESET 1 |
98 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_gic_node(VirtMachineState *vms) | 69 | + |
99 | 2, vms->memmap[VIRT_GIC_REDIST].size); | 70 | +static void create_secure_gpio_pwr(const VirtMachineState *vms, |
100 | } else { | 71 | + DeviceState *pl061_dev, |
101 | qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg", | 72 | + uint32_t phandle) |
102 | - 2, vms->memmap[VIRT_GIC_DIST].base, | 73 | +{ |
103 | - 2, vms->memmap[VIRT_GIC_DIST].size, | 74 | + DeviceState *gpio_pwr_dev; |
104 | - 2, vms->memmap[VIRT_GIC_REDIST].base, | 75 | + |
105 | - 2, vms->memmap[VIRT_GIC_REDIST].size, | 76 | + /* gpio-pwr */ |
106 | - 2, vms->memmap[VIRT_GIC_REDIST2].base, | 77 | + gpio_pwr_dev = sysbus_create_simple("gpio-pwr", -1, NULL); |
107 | - 2, vms->memmap[VIRT_GIC_REDIST2].size); | 78 | + |
108 | + 2, vms->memmap[VIRT_GIC_DIST].base, | 79 | + /* connect secure pl061 to gpio-pwr */ |
109 | + 2, vms->memmap[VIRT_GIC_DIST].size, | 80 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_RESET, |
110 | + 2, vms->memmap[VIRT_GIC_REDIST].base, | 81 | + qdev_get_gpio_in_named(gpio_pwr_dev, "reset", 0)); |
111 | + 2, vms->memmap[VIRT_GIC_REDIST].size, | 82 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_POWEROFF, |
112 | + 2, vms->memmap[VIRT_HIGH_GIC_REDIST2].base, | 83 | + qdev_get_gpio_in_named(gpio_pwr_dev, "shutdown", 0)); |
113 | + 2, vms->memmap[VIRT_HIGH_GIC_REDIST2].size); | 84 | + |
114 | } | 85 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-poweroff"); |
115 | 86 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "compatible", | |
116 | if (vms->virt) { | 87 | + "gpio-poweroff"); |
117 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms, qemu_irq *pic) | 88 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-poweroff", |
118 | 89 | + "gpios", phandle, SECURE_GPIO_POWEROFF, 0); | |
119 | if (nb_redist_regions == 2) { | 90 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "status", "disabled"); |
120 | uint32_t redist1_capacity = | 91 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "secure-status", |
121 | - vms->memmap[VIRT_GIC_REDIST2].size / GICV3_REDIST_SIZE; | 92 | + "okay"); |
122 | + vms->memmap[VIRT_HIGH_GIC_REDIST2].size / GICV3_REDIST_SIZE; | 93 | + |
123 | 94 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-restart"); | |
124 | qdev_prop_set_uint32(gicdev, "redist-region-count[1]", | 95 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "compatible", |
125 | MIN(smp_cpus - redist0_count, redist1_capacity)); | 96 | + "gpio-restart"); |
126 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms, qemu_irq *pic) | 97 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-restart", |
127 | if (type == 3) { | 98 | + "gpios", phandle, SECURE_GPIO_RESET, 0); |
128 | sysbus_mmio_map(gicbusdev, 1, vms->memmap[VIRT_GIC_REDIST].base); | 99 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "status", "disabled"); |
129 | if (nb_redist_regions == 2) { | 100 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "secure-status", |
130 | - sysbus_mmio_map(gicbusdev, 2, vms->memmap[VIRT_GIC_REDIST2].base); | 101 | + "okay"); |
131 | + sysbus_mmio_map(gicbusdev, 2, | 102 | +} |
132 | + vms->memmap[VIRT_HIGH_GIC_REDIST2].base); | 103 | + |
133 | } | 104 | static void create_gpio_devices(const VirtMachineState *vms, int gpio, |
134 | } else { | 105 | MemoryRegion *mem) |
135 | sysbus_mmio_map(gicbusdev, 1, vms->memmap[VIRT_GIC_CPU].base); | ||
136 | @@ -XXX,XX +XXX,XX @@ static void create_pcie(VirtMachineState *vms, qemu_irq *pic) | ||
137 | { | 106 | { |
138 | hwaddr base_mmio = vms->memmap[VIRT_PCIE_MMIO].base; | 107 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_devices(const VirtMachineState *vms, int gpio, |
139 | hwaddr size_mmio = vms->memmap[VIRT_PCIE_MMIO].size; | 108 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); |
140 | - hwaddr base_mmio_high = vms->memmap[VIRT_PCIE_MMIO_HIGH].base; | 109 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); |
141 | - hwaddr size_mmio_high = vms->memmap[VIRT_PCIE_MMIO_HIGH].size; | 110 | |
142 | + hwaddr base_mmio_high = vms->memmap[VIRT_HIGH_PCIE_MMIO].base; | 111 | + if (gpio != VIRT_GPIO) { |
143 | + hwaddr size_mmio_high = vms->memmap[VIRT_HIGH_PCIE_MMIO].size; | 112 | + /* Mark as not usable by the normal world */ |
144 | hwaddr base_pio = vms->memmap[VIRT_PCIE_PIO].base; | 113 | + qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled"); |
145 | hwaddr size_pio = vms->memmap[VIRT_PCIE_PIO].size; | 114 | + qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay"); |
146 | hwaddr base_ecam, size_ecam; | 115 | + } |
116 | g_free(nodename); | ||
117 | |||
118 | /* Child gpio devices */ | ||
119 | - create_gpio_keys(vms, pl061_dev, phandle); | ||
120 | + if (gpio == VIRT_GPIO) { | ||
121 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
122 | + } else { | ||
123 | + create_secure_gpio_pwr(vms, pl061_dev, phandle); | ||
124 | + } | ||
125 | } | ||
126 | |||
127 | static void create_virtio_devices(const VirtMachineState *vms) | ||
147 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 128 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
148 | * many redistributors we can fit into the memory map. | 129 | create_gpio_devices(vms, VIRT_GPIO, sysmem); |
149 | */ | ||
150 | if (vms->gic_version == 3) { | ||
151 | - virt_max_cpus = vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
152 | - virt_max_cpus += vms->memmap[VIRT_GIC_REDIST2].size / GICV3_REDIST_SIZE; | ||
153 | + virt_max_cpus = | ||
154 | + vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
155 | + virt_max_cpus += | ||
156 | + vms->memmap[VIRT_HIGH_GIC_REDIST2].size / GICV3_REDIST_SIZE; | ||
157 | } else { | ||
158 | virt_max_cpus = GIC_NCPU; | ||
159 | } | 130 | } |
131 | |||
132 | + if (vms->secure && !vmc->no_secure_gpio) { | ||
133 | + create_gpio_devices(vms, VIRT_SECURE_GPIO, secure_sysmem); | ||
134 | + } | ||
135 | + | ||
136 | /* connect powerdown request */ | ||
137 | vms->powerdown_notifier.notify = virt_powerdown_req; | ||
138 | qemu_register_powerdown_notifier(&vms->powerdown_notifier); | ||
139 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(6, 0) | ||
140 | |||
141 | static void virt_machine_5_2_options(MachineClass *mc) | ||
142 | { | ||
143 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
144 | + | ||
145 | virt_machine_6_0_options(mc); | ||
146 | compat_props_add(mc->compat_props, hw_compat_5_2, hw_compat_5_2_len); | ||
147 | + vmc->no_secure_gpio = true; | ||
148 | } | ||
149 | DEFINE_VIRT_MACHINE(5, 2) | ||
150 | |||
151 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/hw/arm/Kconfig | ||
154 | +++ b/hw/arm/Kconfig | ||
155 | @@ -XXX,XX +XXX,XX @@ config ARM_VIRT | ||
156 | select PL011 # UART | ||
157 | select PL031 # RTC | ||
158 | select PL061 # GPIO | ||
159 | + select GPIO_PWR | ||
160 | select PLATFORM_BUS | ||
161 | select SMBIOS | ||
162 | select VIRTIO_MMIO | ||
160 | -- | 163 | -- |
161 | 2.20.1 | 164 | 2.20.1 |
162 | 165 | ||
163 | 166 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Hao Wu <wuhaotsh@google.com> | ||
1 | 2 | ||
3 | Fix potential overflow problem when calculating pwm_duty. | ||
4 | 1. Ensure p->cmr and p->cnr to be from [0,65535], according to the | ||
5 | hardware specification. | ||
6 | 2. Changed duty to uint32_t. However, since MAX_DUTY * (p->cmr+1) | ||
7 | can excceed UINT32_MAX, we convert them to uint64_t in computation | ||
8 | and converted them back to uint32_t. | ||
9 | (duty is guaranteed to be <= MAX_DUTY so it won't overflow.) | ||
10 | |||
11 | Fixes: CID 1442342 | ||
12 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Doug Evans <dje@google.com> | ||
14 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
15 | Message-id: 20210127011142.2122790-1-wuhaotsh@google.com | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | --- | ||
19 | hw/misc/npcm7xx_pwm.c | 23 +++++++++++++++++++---- | ||
20 | tests/qtest/npcm7xx_pwm-test.c | 4 ++-- | ||
21 | 2 files changed, 21 insertions(+), 6 deletions(-) | ||
22 | |||
23 | diff --git a/hw/misc/npcm7xx_pwm.c b/hw/misc/npcm7xx_pwm.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/hw/misc/npcm7xx_pwm.c | ||
26 | +++ b/hw/misc/npcm7xx_pwm.c | ||
27 | @@ -XXX,XX +XXX,XX @@ REG32(NPCM7XX_PWM_PWDR3, 0x50); | ||
28 | #define NPCM7XX_CH_INV BIT(2) | ||
29 | #define NPCM7XX_CH_MOD BIT(3) | ||
30 | |||
31 | +#define NPCM7XX_MAX_CMR 65535 | ||
32 | +#define NPCM7XX_MAX_CNR 65535 | ||
33 | + | ||
34 | /* Offset of each PWM channel's prescaler in the PPR register. */ | ||
35 | static const int npcm7xx_ppr_base[] = { 0, 0, 8, 8 }; | ||
36 | /* Offset of each PWM channel's clock selector in the CSR register. */ | ||
37 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_freq(NPCM7xxPWM *p) | ||
38 | |||
39 | static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
40 | { | ||
41 | - uint64_t duty; | ||
42 | + uint32_t duty; | ||
43 | |||
44 | if (p->running) { | ||
45 | if (p->cnr == 0) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
47 | } else if (p->cmr >= p->cnr) { | ||
48 | duty = NPCM7XX_PWM_MAX_DUTY; | ||
49 | } else { | ||
50 | - duty = NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
51 | + duty = (uint64_t)NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
52 | } | ||
53 | } else { | ||
54 | duty = 0; | ||
55 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | ||
56 | case A_NPCM7XX_PWM_CNR2: | ||
57 | case A_NPCM7XX_PWM_CNR3: | ||
58 | p = &s->pwm[npcm7xx_cnr_index(offset)]; | ||
59 | - p->cnr = value; | ||
60 | + if (value > NPCM7XX_MAX_CNR) { | ||
61 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
62 | + "%s: invalid cnr value: %u", __func__, value); | ||
63 | + p->cnr = NPCM7XX_MAX_CNR; | ||
64 | + } else { | ||
65 | + p->cnr = value; | ||
66 | + } | ||
67 | npcm7xx_pwm_update_output(p); | ||
68 | break; | ||
69 | |||
70 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | ||
71 | case A_NPCM7XX_PWM_CMR2: | ||
72 | case A_NPCM7XX_PWM_CMR3: | ||
73 | p = &s->pwm[npcm7xx_cmr_index(offset)]; | ||
74 | - p->cmr = value; | ||
75 | + if (value > NPCM7XX_MAX_CMR) { | ||
76 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
77 | + "%s: invalid cmr value: %u", __func__, value); | ||
78 | + p->cmr = NPCM7XX_MAX_CMR; | ||
79 | + } else { | ||
80 | + p->cmr = value; | ||
81 | + } | ||
82 | npcm7xx_pwm_update_output(p); | ||
83 | break; | ||
84 | |||
85 | diff --git a/tests/qtest/npcm7xx_pwm-test.c b/tests/qtest/npcm7xx_pwm-test.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/tests/qtest/npcm7xx_pwm-test.c | ||
88 | +++ b/tests/qtest/npcm7xx_pwm-test.c | ||
89 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_freq(QTestState *qts, uint32_t ppr, uint32_t csr, | ||
90 | |||
91 | static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | ||
92 | { | ||
93 | - uint64_t duty; | ||
94 | + uint32_t duty; | ||
95 | |||
96 | if (cnr == 0) { | ||
97 | /* PWM is stopped. */ | ||
98 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | ||
99 | } else if (cmr >= cnr) { | ||
100 | duty = MAX_DUTY; | ||
101 | } else { | ||
102 | - duty = MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
103 | + duty = (uint64_t)MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
104 | } | ||
105 | |||
106 | if (inverted) { | ||
107 | -- | ||
108 | 2.20.1 | ||
109 | |||
110 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Found by inspection: Rn is the base register against which the | 3 | cpu_get_phys_page_debug() uses 'DATA LOAD' MMU access type. |
4 | load began; I is the register within the mask being processed. | ||
5 | The exception return should of course be processed from the loaded PC. | ||
6 | 4 | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Message-id: 20210127232822.3530782-1-f4bug@amsat.org |
9 | Message-id: 20190301202921.21209-1-richard.henderson@linaro.org | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | target/arm/translate.c | 2 +- | 10 | target/arm/helper.c | 2 +- |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 12 | ||
15 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate.c | 15 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/translate.c | 16 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 17 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, |
20 | } else if (i == rn) { | 18 | |
21 | loaded_var = tmp; | 19 | *attrs = (MemTxAttrs) {}; |
22 | loaded_base = 1; | 20 | |
23 | - } else if (rn == 15 && exc_return) { | 21 | - ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr, |
24 | + } else if (i == 15 && exc_return) { | 22 | + ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &phys_addr, |
25 | store_pc_exc_ret(s, tmp); | 23 | attrs, &prot, &page_size, &fi, &cacheattrs); |
26 | } else { | 24 | |
27 | store_reg_from_load(s, i, tmp); | 25 | if (ret) { |
28 | -- | 26 | -- |
29 | 2.20.1 | 27 | 2.20.1 |
30 | 28 | ||
31 | 29 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Move the preadv availability check to meson.build. This is what we | ||
2 | want to be doing for host-OS-feature-checks anyway, but it also fixes | ||
3 | a problem with building for macOS with the most recent XCode SDK on a | ||
4 | Catalina host. | ||
1 | 5 | ||
6 | On that configuration, 'preadv()' is provided as a weak symbol, so | ||
7 | that programs can be built with optional support for it and make a | ||
8 | runtime availability check to see whether the preadv() they have is a | ||
9 | working one or one which they must not call because it will | ||
10 | runtime-assert. QEMU's configure test passes (unless you're building | ||
11 | with --enable-werror) because the test program using preadv() | ||
12 | compiles, but then QEMU crashes at runtime when preadv() is called, | ||
13 | with errors like: | ||
14 | |||
15 | dyld: lazy symbol binding failed: Symbol not found: _preadv | ||
16 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
17 | Expected in: /usr/lib/libSystem.B.dylib | ||
18 | |||
19 | dyld: Symbol not found: _preadv | ||
20 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
21 | Expected in: /usr/lib/libSystem.B.dylib | ||
22 | |||
23 | Meson's own function availability check has a special case for macOS | ||
24 | which adds '-Wl,-no_weak_imports' to the compiler flags, which forces | ||
25 | the test to require the real function, not the macOS-version-too-old | ||
26 | stub. | ||
27 | |||
28 | So this commit fixes the bug where macOS builds on Catalina currently | ||
29 | require --disable-werror. | ||
30 | |||
31 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
32 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
33 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
34 | Message-id: 20210126155846.17109-1-peter.maydell@linaro.org | ||
35 | --- | ||
36 | configure | 16 ---------------- | ||
37 | meson.build | 4 +++- | ||
38 | 2 files changed, 3 insertions(+), 17 deletions(-) | ||
39 | |||
40 | diff --git a/configure b/configure | ||
41 | index XXXXXXX..XXXXXXX 100755 | ||
42 | --- a/configure | ||
43 | +++ b/configure | ||
44 | @@ -XXX,XX +XXX,XX @@ if compile_prog "" "" ; then | ||
45 | iovec=yes | ||
46 | fi | ||
47 | |||
48 | -########################################## | ||
49 | -# preadv probe | ||
50 | -cat > $TMPC <<EOF | ||
51 | -#include <sys/types.h> | ||
52 | -#include <sys/uio.h> | ||
53 | -#include <unistd.h> | ||
54 | -int main(void) { return preadv(0, 0, 0, 0); } | ||
55 | -EOF | ||
56 | -preadv=no | ||
57 | -if compile_prog "" "" ; then | ||
58 | - preadv=yes | ||
59 | -fi | ||
60 | - | ||
61 | ########################################## | ||
62 | # fdt probe | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ fi | ||
65 | if test "$iovec" = "yes" ; then | ||
66 | echo "CONFIG_IOVEC=y" >> $config_host_mak | ||
67 | fi | ||
68 | -if test "$preadv" = "yes" ; then | ||
69 | - echo "CONFIG_PREADV=y" >> $config_host_mak | ||
70 | -fi | ||
71 | if test "$membarrier" = "yes" ; then | ||
72 | echo "CONFIG_MEMBARRIER=y" >> $config_host_mak | ||
73 | fi | ||
74 | diff --git a/meson.build b/meson.build | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/meson.build | ||
77 | +++ b/meson.build | ||
78 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | ||
79 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | ||
80 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | ||
81 | |||
82 | +config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | ||
83 | + | ||
84 | ignored = ['CONFIG_QEMU_INTERP_PREFIX'] # actually per-target | ||
85 | arrays = ['CONFIG_AUDIO_DRIVERS', 'CONFIG_BDRV_RW_WHITELIST', 'CONFIG_BDRV_RO_WHITELIST'] | ||
86 | strings = ['HOST_DSOSUF', 'CONFIG_IASL'] | ||
87 | @@ -XXX,XX +XXX,XX @@ summary_info += {'PIE': get_option('b_pie')} | ||
88 | summary_info += {'static build': config_host.has_key('CONFIG_STATIC')} | ||
89 | summary_info += {'malloc trim support': has_malloc_trim} | ||
90 | summary_info += {'membarrier': config_host.has_key('CONFIG_MEMBARRIER')} | ||
91 | -summary_info += {'preadv support': config_host.has_key('CONFIG_PREADV')} | ||
92 | +summary_info += {'preadv support': config_host_data.get('CONFIG_PREADV')} | ||
93 | summary_info += {'fdatasync': config_host.has_key('CONFIG_FDATASYNC')} | ||
94 | summary_info += {'madvise': config_host.has_key('CONFIG_MADVISE')} | ||
95 | summary_info += {'posix_madvise': config_host.has_key('CONFIG_POSIX_MADVISE')} | ||
96 | -- | ||
97 | 2.20.1 | ||
98 | |||
99 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | The iOS toolchain does not use the host prefix naming convention. So we | ||
4 | need to enable cross-compile options while allowing the PREFIX to be | ||
5 | blank. | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
9 | Message-id: 20210126012457.39046-3-j@getutm.app | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | configure | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/configure b/configure | ||
16 | index XXXXXXX..XXXXXXX 100755 | ||
17 | --- a/configure | ||
18 | +++ b/configure | ||
19 | @@ -XXX,XX +XXX,XX @@ cpu="" | ||
20 | iasl="iasl" | ||
21 | interp_prefix="/usr/gnemul/qemu-%M" | ||
22 | static="no" | ||
23 | +cross_compile="no" | ||
24 | cross_prefix="" | ||
25 | audio_drv_list="" | ||
26 | block_drv_rw_whitelist="" | ||
27 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
28 | optarg=$(expr "x$opt" : 'x[^=]*=\(.*\)') | ||
29 | case "$opt" in | ||
30 | --cross-prefix=*) cross_prefix="$optarg" | ||
31 | + cross_compile="yes" | ||
32 | ;; | ||
33 | --cc=*) CC="$optarg" | ||
34 | ;; | ||
35 | @@ -XXX,XX +XXX,XX @@ $(echo Deprecated targets: $deprecated_targets_list | \ | ||
36 | --target-list-exclude=LIST exclude a set of targets from the default target-list | ||
37 | |||
38 | Advanced options (experts only): | ||
39 | - --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | ||
40 | + --cross-prefix=PREFIX use PREFIX for compile tools, PREFIX can be blank [$cross_prefix] | ||
41 | --cc=CC use C compiler CC [$cc] | ||
42 | --iasl=IASL use ACPI compiler IASL [$iasl] | ||
43 | --host-cc=CC use C compiler CC [$host_cc] for code run at | ||
44 | @@ -XXX,XX +XXX,XX @@ if has $sdl2_config; then | ||
45 | fi | ||
46 | echo "strip = [$(meson_quote $strip)]" >> $cross | ||
47 | echo "windres = [$(meson_quote $windres)]" >> $cross | ||
48 | -if test -n "$cross_prefix"; then | ||
49 | +if test "$cross_compile" = "yes"; then | ||
50 | cross_arg="--cross-file config-meson.cross" | ||
51 | echo "[host_machine]" >> $cross | ||
52 | if test "$mingw32" = "yes" ; then | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | Build without error on hosts without a working system(). If system() | ||
4 | is called, return -1 with ENOSYS. | ||
5 | |||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Message-id: 20210126012457.39046-6-j@getutm.app | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | meson.build | 1 + | ||
12 | include/qemu/osdep.h | 12 ++++++++++++ | ||
13 | 2 files changed, 13 insertions(+) | ||
14 | |||
15 | diff --git a/meson.build b/meson.build | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/meson.build | ||
18 | +++ b/meson.build | ||
19 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_DRM_H', cc.has_header('libdrm/drm.h')) | ||
20 | config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | ||
21 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | ||
22 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | ||
23 | +config_host_data.set('HAVE_SYSTEM_FUNCTION', cc.has_function('system', prefix: '#include <stdlib.h>')) | ||
24 | |||
25 | config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | ||
26 | |||
27 | diff --git a/include/qemu/osdep.h b/include/qemu/osdep.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/include/qemu/osdep.h | ||
30 | +++ b/include/qemu/osdep.h | ||
31 | @@ -XXX,XX +XXX,XX @@ static inline void qemu_thread_jit_write(void) {} | ||
32 | static inline void qemu_thread_jit_execute(void) {} | ||
33 | #endif | ||
34 | |||
35 | +/** | ||
36 | + * Platforms which do not support system() return ENOSYS | ||
37 | + */ | ||
38 | +#ifndef HAVE_SYSTEM_FUNCTION | ||
39 | +#define system platform_does_not_support_system | ||
40 | +static inline int platform_does_not_support_system(const char *command) | ||
41 | +{ | ||
42 | + errno = ENOSYS; | ||
43 | + return -1; | ||
44 | +} | ||
45 | +#endif /* !HAVE_SYSTEM_FUNCTION */ | ||
46 | + | ||
47 | #endif | ||
48 | -- | ||
49 | 2.20.1 | ||
50 | |||
51 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | Meson will find CoreFoundation, IOKit, and Cocoa as needed. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Message-id: 20210126012457.39046-7-j@getutm.app | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | configure | 1 - | ||
11 | 1 file changed, 1 deletion(-) | ||
12 | |||
13 | diff --git a/configure b/configure | ||
14 | index XXXXXXX..XXXXXXX 100755 | ||
15 | --- a/configure | ||
16 | +++ b/configure | ||
17 | @@ -XXX,XX +XXX,XX @@ Darwin) | ||
18 | fi | ||
19 | audio_drv_list="coreaudio try-sdl" | ||
20 | audio_possible_drivers="coreaudio sdl" | ||
21 | - QEMU_LDFLAGS="-framework CoreFoundation -framework IOKit $QEMU_LDFLAGS" | ||
22 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
23 | # won't work when we're compiling with gcc as a C compiler. | ||
24 | QEMU_CFLAGS="-DOS_OBJECT_USE_OBJC=0 $QEMU_CFLAGS" | ||
25 | -- | ||
26 | 2.20.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | Add objc to the Meson cross file as well as detection of Darwin. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210126012457.39046-8-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | configure | 4 ++++ | ||
12 | 1 file changed, 4 insertions(+) | ||
13 | |||
14 | diff --git a/configure b/configure | ||
15 | index XXXXXXX..XXXXXXX 100755 | ||
16 | --- a/configure | ||
17 | +++ b/configure | ||
18 | @@ -XXX,XX +XXX,XX @@ echo "cpp_link_args = [${LDFLAGS:+$(meson_quote $LDFLAGS)}]" >> $cross | ||
19 | echo "[binaries]" >> $cross | ||
20 | echo "c = [$(meson_quote $cc)]" >> $cross | ||
21 | test -n "$cxx" && echo "cpp = [$(meson_quote $cxx)]" >> $cross | ||
22 | +test -n "$objcc" && echo "objc = [$(meson_quote $objcc)]" >> $cross | ||
23 | echo "ar = [$(meson_quote $ar)]" >> $cross | ||
24 | echo "nm = [$(meson_quote $nm)]" >> $cross | ||
25 | echo "pkgconfig = [$(meson_quote $pkg_config_exe)]" >> $cross | ||
26 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | ||
27 | if test "$linux" = "yes" ; then | ||
28 | echo "system = 'linux'" >> $cross | ||
29 | fi | ||
30 | + if test "$darwin" = "yes" ; then | ||
31 | + echo "system = 'darwin'" >> $cross | ||
32 | + fi | ||
33 | case "$ARCH" in | ||
34 | i386|x86_64) | ||
35 | echo "cpu_family = 'x86'" >> $cross | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
4 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
5 | Message-id: 20210126012457.39046-9-j@getutm.app | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | configure | 5 ++++- | ||
9 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/configure b/configure | ||
12 | index XXXXXXX..XXXXXXX 100755 | ||
13 | --- a/configure | ||
14 | +++ b/configure | ||
15 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | ||
16 | echo "system = 'darwin'" >> $cross | ||
17 | fi | ||
18 | case "$ARCH" in | ||
19 | - i386|x86_64) | ||
20 | + i386) | ||
21 | echo "cpu_family = 'x86'" >> $cross | ||
22 | ;; | ||
23 | + x86_64) | ||
24 | + echo "cpu_family = 'x86_64'" >> $cross | ||
25 | + ;; | ||
26 | ppc64le) | ||
27 | echo "cpu_family = 'ppc64'" >> $cross | ||
28 | ;; | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | On iOS there is no CoreAudio, so we should not assume Darwin always | ||
4 | has it. | ||
5 | |||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210126012457.39046-11-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | configure | 35 +++++++++++++++++++++++++++++++++-- | ||
12 | 1 file changed, 33 insertions(+), 2 deletions(-) | ||
13 | |||
14 | diff --git a/configure b/configure | ||
15 | index XXXXXXX..XXXXXXX 100755 | ||
16 | --- a/configure | ||
17 | +++ b/configure | ||
18 | @@ -XXX,XX +XXX,XX @@ fdt="auto" | ||
19 | netmap="no" | ||
20 | sdl="auto" | ||
21 | sdl_image="auto" | ||
22 | +coreaudio="auto" | ||
23 | virtiofsd="auto" | ||
24 | virtfs="auto" | ||
25 | libudev="auto" | ||
26 | @@ -XXX,XX +XXX,XX @@ Darwin) | ||
27 | QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | ||
28 | QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | ||
29 | fi | ||
30 | - audio_drv_list="coreaudio try-sdl" | ||
31 | + audio_drv_list="try-coreaudio try-sdl" | ||
32 | audio_possible_drivers="coreaudio sdl" | ||
33 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
34 | # won't work when we're compiling with gcc as a C compiler. | ||
35 | @@ -XXX,XX +XXX,XX @@ EOF | ||
36 | fi | ||
37 | fi | ||
38 | |||
39 | +########################################## | ||
40 | +# detect CoreAudio | ||
41 | +if test "$coreaudio" != "no" ; then | ||
42 | + coreaudio_libs="-framework CoreAudio" | ||
43 | + cat > $TMPC << EOF | ||
44 | +#include <CoreAudio/CoreAudio.h> | ||
45 | +int main(void) | ||
46 | +{ | ||
47 | + return (int)AudioGetCurrentHostTime(); | ||
48 | +} | ||
49 | +EOF | ||
50 | + if compile_prog "" "$coreaudio_libs" ; then | ||
51 | + coreaudio=yes | ||
52 | + else | ||
53 | + coreaudio=no | ||
54 | + fi | ||
55 | +fi | ||
56 | + | ||
57 | ########################################## | ||
58 | # Sound support libraries probe | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ for drv in $audio_drv_list; do | ||
61 | fi | ||
62 | ;; | ||
63 | |||
64 | - coreaudio) | ||
65 | + coreaudio | try-coreaudio) | ||
66 | + if test "$coreaudio" = "no"; then | ||
67 | + if test "$drv" = "try-coreaudio"; then | ||
68 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio//') | ||
69 | + else | ||
70 | + error_exit "$drv check failed" \ | ||
71 | + "Make sure to have the $drv is available." | ||
72 | + fi | ||
73 | + else | ||
74 | coreaudio_libs="-framework CoreAudio" | ||
75 | + if test "$drv" = "try-coreaudio"; then | ||
76 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio/coreaudio/') | ||
77 | + fi | ||
78 | + fi | ||
79 | ;; | ||
80 | |||
81 | dsound) | ||
82 | -- | ||
83 | 2.20.1 | ||
84 | |||
85 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | A workaround added in early days of 64-bit OSX forced x86_64 if the | ||
4 | host machine had 64-bit support. This creates issues when cross- | ||
5 | compiling for ARM64. Additionally, the user can always use --cpu=* to | ||
6 | manually set the host CPU and therefore this workaround should be | ||
7 | removed. | ||
8 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
11 | Message-id: 20210126012457.39046-12-j@getutm.app | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | configure | 11 ----------- | ||
15 | 1 file changed, 11 deletions(-) | ||
16 | |||
17 | diff --git a/configure b/configure | ||
18 | index XXXXXXX..XXXXXXX 100755 | ||
19 | --- a/configure | ||
20 | +++ b/configure | ||
21 | @@ -XXX,XX +XXX,XX @@ fi | ||
22 | # the correct CPU with the --cpu option. | ||
23 | case $targetos in | ||
24 | Darwin) | ||
25 | - # on Leopard most of the system is 32-bit, so we have to ask the kernel if we can | ||
26 | - # run 64-bit userspace code. | ||
27 | - # If the user didn't specify a CPU explicitly and the kernel says this is | ||
28 | - # 64 bit hw, then assume x86_64. Otherwise fall through to the usual detection code. | ||
29 | - if test -z "$cpu" && test "$(sysctl -n hw.optional.x86_64)" = "1"; then | ||
30 | - cpu="x86_64" | ||
31 | - fi | ||
32 | HOST_DSOSUF=".dylib" | ||
33 | ;; | ||
34 | SunOS) | ||
35 | @@ -XXX,XX +XXX,XX @@ OpenBSD) | ||
36 | Darwin) | ||
37 | bsd="yes" | ||
38 | darwin="yes" | ||
39 | - if [ "$cpu" = "x86_64" ] ; then | ||
40 | - QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | ||
41 | - QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | ||
42 | - fi | ||
43 | audio_drv_list="try-coreaudio try-sdl" | ||
44 | audio_possible_drivers="coreaudio sdl" | ||
45 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Alexander Graf <agraf@csgraf.de> | ||
1 | 2 | ||
3 | In macOS 11, QEMU only gets access to Hypervisor.framework if it has the | ||
4 | respective entitlement. Add an entitlement template and automatically self | ||
5 | sign and apply the entitlement in the build. | ||
6 | |||
7 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
8 | Reviewed-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
9 | Tested-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | meson.build | 29 +++++++++++++++++++++++++---- | ||
13 | accel/hvf/entitlements.plist | 8 ++++++++ | ||
14 | scripts/entitlement.sh | 13 +++++++++++++ | ||
15 | 3 files changed, 46 insertions(+), 4 deletions(-) | ||
16 | create mode 100644 accel/hvf/entitlements.plist | ||
17 | create mode 100755 scripts/entitlement.sh | ||
18 | |||
19 | diff --git a/meson.build b/meson.build | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/meson.build | ||
22 | +++ b/meson.build | ||
23 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | ||
24 | }] | ||
25 | endif | ||
26 | foreach exe: execs | ||
27 | - emulators += {exe['name']: | ||
28 | - executable(exe['name'], exe['sources'], | ||
29 | - install: true, | ||
30 | + exe_name = exe['name'] | ||
31 | + exe_sign = 'CONFIG_HVF' in config_target | ||
32 | + if exe_sign | ||
33 | + exe_name += '-unsigned' | ||
34 | + endif | ||
35 | + | ||
36 | + emulator = executable(exe_name, exe['sources'], | ||
37 | + install: not exe_sign, | ||
38 | c_args: c_args, | ||
39 | dependencies: arch_deps + deps + exe['dependencies'], | ||
40 | objects: lib.extract_all_objects(recursive: true), | ||
41 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | ||
42 | link_depends: [block_syms, qemu_syms] + exe.get('link_depends', []), | ||
43 | link_args: link_args, | ||
44 | gui_app: exe['gui']) | ||
45 | - } | ||
46 | + | ||
47 | + if exe_sign | ||
48 | + emulators += {exe['name'] : custom_target(exe['name'], | ||
49 | + install: true, | ||
50 | + install_dir: get_option('bindir'), | ||
51 | + depends: emulator, | ||
52 | + output: exe['name'], | ||
53 | + command: [ | ||
54 | + meson.current_source_dir() / 'scripts/entitlement.sh', | ||
55 | + meson.current_build_dir() / exe_name, | ||
56 | + meson.current_build_dir() / exe['name'], | ||
57 | + meson.current_source_dir() / 'accel/hvf/entitlements.plist' | ||
58 | + ]) | ||
59 | + } | ||
60 | + else | ||
61 | + emulators += {exe['name']: emulator} | ||
62 | + endif | ||
63 | |||
64 | if 'CONFIG_TRACE_SYSTEMTAP' in config_host | ||
65 | foreach stp: [ | ||
66 | diff --git a/accel/hvf/entitlements.plist b/accel/hvf/entitlements.plist | ||
67 | new file mode 100644 | ||
68 | index XXXXXXX..XXXXXXX | ||
69 | --- /dev/null | ||
70 | +++ b/accel/hvf/entitlements.plist | ||
71 | @@ -XXX,XX +XXX,XX @@ | ||
72 | +<?xml version="1.0" encoding="UTF-8"?> | ||
73 | +<!DOCTYPE plist PUBLIC "-//Apple//DTD PLIST 1.0//EN" "http://www.apple.com/DTDs/PropertyList-1.0.dtd"> | ||
74 | +<plist version="1.0"> | ||
75 | +<dict> | ||
76 | + <key>com.apple.security.hypervisor</key> | ||
77 | + <true/> | ||
78 | +</dict> | ||
79 | +</plist> | ||
80 | diff --git a/scripts/entitlement.sh b/scripts/entitlement.sh | ||
81 | new file mode 100755 | ||
82 | index XXXXXXX..XXXXXXX | ||
83 | --- /dev/null | ||
84 | +++ b/scripts/entitlement.sh | ||
85 | @@ -XXX,XX +XXX,XX @@ | ||
86 | +#!/bin/sh -e | ||
87 | +# | ||
88 | +# Helper script for the build process to apply entitlements | ||
89 | + | ||
90 | +SRC="$1" | ||
91 | +DST="$2" | ||
92 | +ENTITLEMENT="$3" | ||
93 | + | ||
94 | +trap 'rm "$DST.tmp"' exit | ||
95 | +cp -af "$SRC" "$DST.tmp" | ||
96 | +codesign --entitlements "$ENTITLEMENT" --force -s - "$DST.tmp" | ||
97 | +mv "$DST.tmp" "$DST" | ||
98 | +trap '' exit | ||
99 | -- | ||
100 | 2.20.1 | ||
101 | |||
102 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Mihai Carabas <mihai.carabas@oracle.com> |
---|---|---|---|
2 | 2 | ||
3 | The EL0+UMA check is unique to DAIF. While SPSel had avoided the | 3 | To ease the PCI device addition in next patches, split the code as follows: |
4 | check by nature of already checking EL >= 1, the other post v8.0 | 4 | - generic code (read/write/setup) is being kept in pvpanic.c |
5 | extensions to MSR (imm) allow EL0 and do not require UMA. Avoid | 5 | - ISA dependent code moved to pvpanic-isa.c |
6 | the unconditional write to pc and use raise_exception_ra to unwind. | 6 | |
7 | 7 | Also, rename: | |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | - ISA_PVPANIC_DEVICE -> PVPANIC_ISA_DEVICE. |
9 | Message-id: 20190301200501.16533-5-richard.henderson@linaro.org | 9 | - TYPE_PVPANIC -> TYPE_PVPANIC_ISA. |
10 | - MemoryRegion io -> mr. | ||
11 | - pvpanic_ioport_* in pvpanic_*. | ||
12 | |||
13 | Update the build system with the new files and config structure. | ||
14 | |||
15 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 18 | --- |
13 | target/arm/helper-a64.h | 3 +++ | 19 | include/hw/misc/pvpanic.h | 23 +++++++++- |
14 | target/arm/helper.h | 1 - | 20 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++++++++++++++++++++++++ |
15 | target/arm/internals.h | 15 ++++++++++++++ | 21 | hw/misc/pvpanic.c | 85 +++-------------------------------- |
16 | target/arm/helper-a64.c | 30 +++++++++++++++++++++++++++ | 22 | hw/i386/Kconfig | 2 +- |
17 | target/arm/op_helper.c | 42 -------------------------------------- | 23 | hw/misc/Kconfig | 6 ++- |
18 | target/arm/translate-a64.c | 41 ++++++++++++++++++++++--------------- | 24 | hw/misc/meson.build | 3 +- |
19 | 6 files changed, 73 insertions(+), 59 deletions(-) | 25 | tests/qtest/meson.build | 2 +- |
20 | 26 | 7 files changed, 130 insertions(+), 85 deletions(-) | |
21 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | 27 | create mode 100644 hw/misc/pvpanic-isa.c |
22 | index XXXXXXX..XXXXXXX 100644 | 28 | |
23 | --- a/target/arm/helper-a64.h | 29 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h |
24 | +++ b/target/arm/helper-a64.h | 30 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/include/hw/misc/pvpanic.h | ||
32 | +++ b/include/hw/misc/pvpanic.h | ||
25 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ |
26 | DEF_HELPER_FLAGS_2(udiv64, TCG_CALL_NO_RWG_SE, i64, i64, i64) | 34 | |
27 | DEF_HELPER_FLAGS_2(sdiv64, TCG_CALL_NO_RWG_SE, s64, s64, s64) | 35 | #include "qom/object.h" |
28 | DEF_HELPER_FLAGS_1(rbit64, TCG_CALL_NO_RWG_SE, i64, i64) | 36 | |
29 | +DEF_HELPER_2(msr_i_spsel, void, env, i32) | 37 | -#define TYPE_PVPANIC "pvpanic" |
30 | +DEF_HELPER_2(msr_i_daifset, void, env, i32) | 38 | +#define TYPE_PVPANIC_ISA_DEVICE "pvpanic" |
31 | +DEF_HELPER_2(msr_i_daifclear, void, env, i32) | 39 | |
32 | DEF_HELPER_3(vfp_cmph_a64, i64, f16, f16, ptr) | 40 | #define PVPANIC_IOPORT_PROP "ioport" |
33 | DEF_HELPER_3(vfp_cmpeh_a64, i64, f16, f16, ptr) | 41 | |
34 | DEF_HELPER_3(vfp_cmps_a64, i64, f32, f32, ptr) | 42 | +/* The bit of supported pv event, TODO: include uapi header and remove this */ |
35 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 43 | +#define PVPANIC_F_PANICKED 0 |
36 | index XXXXXXX..XXXXXXX 100644 | 44 | +#define PVPANIC_F_CRASHLOADED 1 |
37 | --- a/target/arm/helper.h | 45 | + |
38 | +++ b/target/arm/helper.h | 46 | +/* The pv event value */ |
39 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(get_cp_reg, i32, env, ptr) | 47 | +#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) |
40 | DEF_HELPER_3(set_cp_reg64, void, env, ptr, i64) | 48 | +#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) |
41 | DEF_HELPER_2(get_cp_reg64, i64, env, ptr) | 49 | + |
42 | 50 | +/* | |
43 | -DEF_HELPER_3(msr_i_pstate, void, env, i32, i32) | 51 | + * PVPanicState for any device type |
44 | DEF_HELPER_1(clear_pstate_ss, void, env) | 52 | + */ |
45 | 53 | +typedef struct PVPanicState PVPanicState; | |
46 | DEF_HELPER_2(get_r13_banked, i32, env, i32) | 54 | +struct PVPanicState { |
47 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 55 | + MemoryRegion mr; |
48 | index XXXXXXX..XXXXXXX 100644 | 56 | + uint8_t events; |
49 | --- a/target/arm/internals.h | 57 | +}; |
50 | +++ b/target/arm/internals.h | 58 | + |
51 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters_both(CPUARMState *env, uint64_t va, | 59 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size); |
52 | ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | 60 | + |
53 | ARMMMUIdx mmu_idx, bool data); | 61 | static inline uint16_t pvpanic_port(void) |
54 | 62 | { | |
55 | +static inline int exception_target_el(CPUARMState *env) | 63 | - Object *o = object_resolve_path_type("", TYPE_PVPANIC, NULL); |
64 | + Object *o = object_resolve_path_type("", TYPE_PVPANIC_ISA_DEVICE, NULL); | ||
65 | if (!o) { | ||
66 | return 0; | ||
67 | } | ||
68 | diff --git a/hw/misc/pvpanic-isa.c b/hw/misc/pvpanic-isa.c | ||
69 | new file mode 100644 | ||
70 | index XXXXXXX..XXXXXXX | ||
71 | --- /dev/null | ||
72 | +++ b/hw/misc/pvpanic-isa.c | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | +/* | ||
75 | + * QEMU simulated pvpanic device. | ||
76 | + * | ||
77 | + * Copyright Fujitsu, Corp. 2013 | ||
78 | + * | ||
79 | + * Authors: | ||
80 | + * Wen Congyang <wency@cn.fujitsu.com> | ||
81 | + * Hu Tao <hutao@cn.fujitsu.com> | ||
82 | + * | ||
83 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
84 | + * See the COPYING file in the top-level directory. | ||
85 | + * | ||
86 | + */ | ||
87 | + | ||
88 | +#include "qemu/osdep.h" | ||
89 | +#include "qemu/log.h" | ||
90 | +#include "qemu/module.h" | ||
91 | +#include "sysemu/runstate.h" | ||
92 | + | ||
93 | +#include "hw/nvram/fw_cfg.h" | ||
94 | +#include "hw/qdev-properties.h" | ||
95 | +#include "hw/misc/pvpanic.h" | ||
96 | +#include "qom/object.h" | ||
97 | +#include "hw/isa/isa.h" | ||
98 | + | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicISAState, PVPANIC_ISA_DEVICE) | ||
100 | + | ||
101 | +/* | ||
102 | + * PVPanicISAState for ISA device and | ||
103 | + * use ioport. | ||
104 | + */ | ||
105 | +struct PVPanicISAState { | ||
106 | + ISADevice parent_obj; | ||
107 | + | ||
108 | + uint16_t ioport; | ||
109 | + PVPanicState pvpanic; | ||
110 | +}; | ||
111 | + | ||
112 | +static void pvpanic_isa_initfn(Object *obj) | ||
56 | +{ | 113 | +{ |
57 | + int target_el = MAX(1, arm_current_el(env)); | 114 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(obj); |
58 | + | 115 | + |
59 | + /* | 116 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 1); |
60 | + * No such thing as secure EL1 if EL3 is aarch32, | 117 | +} |
61 | + * so update the target EL to EL3 in this case. | 118 | + |
62 | + */ | 119 | +static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) |
63 | + if (arm_is_secure(env) && !arm_el_is_aa64(env, 3) && target_el == 1) { | 120 | +{ |
64 | + target_el = 3; | 121 | + ISADevice *d = ISA_DEVICE(dev); |
122 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(dev); | ||
123 | + PVPanicState *ps = &s->pvpanic; | ||
124 | + FWCfgState *fw_cfg = fw_cfg_find(); | ||
125 | + uint16_t *pvpanic_port; | ||
126 | + | ||
127 | + if (!fw_cfg) { | ||
128 | + return; | ||
65 | + } | 129 | + } |
66 | + | 130 | + |
67 | + return target_el; | 131 | + pvpanic_port = g_malloc(sizeof(*pvpanic_port)); |
132 | + *pvpanic_port = cpu_to_le16(s->ioport); | ||
133 | + fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | ||
134 | + sizeof(*pvpanic_port)); | ||
135 | + | ||
136 | + isa_register_ioport(d, &ps->mr, s->ioport); | ||
68 | +} | 137 | +} |
69 | + | 138 | + |
70 | #endif | 139 | +static Property pvpanic_isa_properties[] = { |
71 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | 140 | + DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicISAState, ioport, 0x505), |
72 | index XXXXXXX..XXXXXXX 100644 | 141 | + DEFINE_PROP_UINT8("events", PVPanicISAState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), |
73 | --- a/target/arm/helper-a64.c | 142 | + DEFINE_PROP_END_OF_LIST(), |
74 | +++ b/target/arm/helper-a64.c | 143 | +}; |
75 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(rbit64)(uint64_t x) | 144 | + |
76 | return revbit64(x); | 145 | +static void pvpanic_isa_class_init(ObjectClass *klass, void *data) |
146 | +{ | ||
147 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
148 | + | ||
149 | + dc->realize = pvpanic_isa_realizefn; | ||
150 | + device_class_set_props(dc, pvpanic_isa_properties); | ||
151 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
152 | +} | ||
153 | + | ||
154 | +static TypeInfo pvpanic_isa_info = { | ||
155 | + .name = TYPE_PVPANIC_ISA_DEVICE, | ||
156 | + .parent = TYPE_ISA_DEVICE, | ||
157 | + .instance_size = sizeof(PVPanicISAState), | ||
158 | + .instance_init = pvpanic_isa_initfn, | ||
159 | + .class_init = pvpanic_isa_class_init, | ||
160 | +}; | ||
161 | + | ||
162 | +static void pvpanic_register_types(void) | ||
163 | +{ | ||
164 | + type_register_static(&pvpanic_isa_info); | ||
165 | +} | ||
166 | + | ||
167 | +type_init(pvpanic_register_types) | ||
168 | diff --git a/hw/misc/pvpanic.c b/hw/misc/pvpanic.c | ||
169 | index XXXXXXX..XXXXXXX 100644 | ||
170 | --- a/hw/misc/pvpanic.c | ||
171 | +++ b/hw/misc/pvpanic.c | ||
172 | @@ -XXX,XX +XXX,XX @@ | ||
173 | #include "hw/misc/pvpanic.h" | ||
174 | #include "qom/object.h" | ||
175 | |||
176 | -/* The bit of supported pv event, TODO: include uapi header and remove this */ | ||
177 | -#define PVPANIC_F_PANICKED 0 | ||
178 | -#define PVPANIC_F_CRASHLOADED 1 | ||
179 | - | ||
180 | -/* The pv event value */ | ||
181 | -#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | ||
182 | -#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | ||
183 | - | ||
184 | -typedef struct PVPanicState PVPanicState; | ||
185 | -DECLARE_INSTANCE_CHECKER(PVPanicState, ISA_PVPANIC_DEVICE, | ||
186 | - TYPE_PVPANIC) | ||
187 | - | ||
188 | static void handle_event(int event) | ||
189 | { | ||
190 | static bool logged; | ||
191 | @@ -XXX,XX +XXX,XX @@ static void handle_event(int event) | ||
192 | } | ||
77 | } | 193 | } |
78 | 194 | ||
79 | +void HELPER(msr_i_spsel)(CPUARMState *env, uint32_t imm) | 195 | -#include "hw/isa/isa.h" |
80 | +{ | 196 | - |
81 | + update_spsel(env, imm); | 197 | -struct PVPanicState { |
82 | +} | 198 | - ISADevice parent_obj; |
83 | + | 199 | - |
84 | +static void daif_check(CPUARMState *env, uint32_t op, | 200 | - MemoryRegion io; |
85 | + uint32_t imm, uintptr_t ra) | 201 | - uint16_t ioport; |
86 | +{ | 202 | - uint8_t events; |
87 | + /* DAIF update to PSTATE. This is OK from EL0 only if UMA is set. */ | 203 | -}; |
88 | + if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UMA)) { | 204 | - |
89 | + raise_exception_ra(env, EXCP_UDEF, | 205 | /* return supported events on read */ |
90 | + syn_aa64_sysregtrap(0, extract32(op, 0, 3), | 206 | -static uint64_t pvpanic_ioport_read(void *opaque, hwaddr addr, unsigned size) |
91 | + extract32(op, 3, 3), 4, | 207 | +static uint64_t pvpanic_read(void *opaque, hwaddr addr, unsigned size) |
92 | + imm, 0x1f, 0), | 208 | { |
93 | + exception_target_el(env), ra); | 209 | PVPanicState *pvp = opaque; |
94 | + } | 210 | return pvp->events; |
95 | +} | ||
96 | + | ||
97 | +void HELPER(msr_i_daifset)(CPUARMState *env, uint32_t imm) | ||
98 | +{ | ||
99 | + daif_check(env, 0x1e, imm, GETPC()); | ||
100 | + env->daif |= (imm << 6) & PSTATE_DAIF; | ||
101 | +} | ||
102 | + | ||
103 | +void HELPER(msr_i_daifclear)(CPUARMState *env, uint32_t imm) | ||
104 | +{ | ||
105 | + daif_check(env, 0x1f, imm, GETPC()); | ||
106 | + env->daif &= ~((imm << 6) & PSTATE_DAIF); | ||
107 | +} | ||
108 | + | ||
109 | /* Convert a softfloat float_relation_ (as returned by | ||
110 | * the float*_compare functions) to the correct ARM | ||
111 | * NZCV flag state. | ||
112 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/op_helper.c | ||
115 | +++ b/target/arm/op_helper.c | ||
116 | @@ -XXX,XX +XXX,XX @@ void raise_exception_ra(CPUARMState *env, uint32_t excp, uint32_t syndrome, | ||
117 | cpu_loop_exit_restore(cs, ra); | ||
118 | } | 211 | } |
119 | 212 | ||
120 | -static int exception_target_el(CPUARMState *env) | 213 | -static void pvpanic_ioport_write(void *opaque, hwaddr addr, uint64_t val, |
214 | +static void pvpanic_write(void *opaque, hwaddr addr, uint64_t val, | ||
215 | unsigned size) | ||
216 | { | ||
217 | handle_event(val); | ||
218 | } | ||
219 | |||
220 | static const MemoryRegionOps pvpanic_ops = { | ||
221 | - .read = pvpanic_ioport_read, | ||
222 | - .write = pvpanic_ioport_write, | ||
223 | + .read = pvpanic_read, | ||
224 | + .write = pvpanic_write, | ||
225 | .impl = { | ||
226 | .min_access_size = 1, | ||
227 | .max_access_size = 1, | ||
228 | }, | ||
229 | }; | ||
230 | |||
231 | -static void pvpanic_isa_initfn(Object *obj) | ||
232 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size) | ||
233 | { | ||
234 | - PVPanicState *s = ISA_PVPANIC_DEVICE(obj); | ||
235 | - | ||
236 | - memory_region_init_io(&s->io, OBJECT(s), &pvpanic_ops, s, "pvpanic", 1); | ||
237 | + memory_region_init_io(&s->mr, OBJECT(dev), &pvpanic_ops, s, "pvpanic", size); | ||
238 | } | ||
239 | - | ||
240 | -static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) | ||
121 | -{ | 241 | -{ |
122 | - int target_el = MAX(1, arm_current_el(env)); | 242 | - ISADevice *d = ISA_DEVICE(dev); |
123 | - | 243 | - PVPanicState *s = ISA_PVPANIC_DEVICE(dev); |
124 | - /* No such thing as secure EL1 if EL3 is aarch32, so update the target EL | 244 | - FWCfgState *fw_cfg = fw_cfg_find(); |
125 | - * to EL3 in this case. | 245 | - uint16_t *pvpanic_port; |
126 | - */ | 246 | - |
127 | - if (arm_is_secure(env) && !arm_el_is_aa64(env, 3) && target_el == 1) { | 247 | - if (!fw_cfg) { |
128 | - target_el = 3; | 248 | - return; |
129 | - } | 249 | - } |
130 | - | 250 | - |
131 | - return target_el; | 251 | - pvpanic_port = g_malloc(sizeof(*pvpanic_port)); |
252 | - *pvpanic_port = cpu_to_le16(s->ioport); | ||
253 | - fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | ||
254 | - sizeof(*pvpanic_port)); | ||
255 | - | ||
256 | - isa_register_ioport(d, &s->io, s->ioport); | ||
132 | -} | 257 | -} |
133 | - | 258 | - |
134 | uint32_t HELPER(neon_tbl)(uint32_t ireg, uint32_t def, void *vn, | 259 | -static Property pvpanic_isa_properties[] = { |
135 | uint32_t maxindex) | 260 | - DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicState, ioport, 0x505), |
136 | { | 261 | - DEFINE_PROP_UINT8("events", PVPanicState, events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), |
137 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(get_cp_reg64)(CPUARMState *env, void *rip) | 262 | - DEFINE_PROP_END_OF_LIST(), |
138 | return res; | 263 | -}; |
139 | } | 264 | - |
140 | 265 | -static void pvpanic_isa_class_init(ObjectClass *klass, void *data) | |
141 | -void HELPER(msr_i_pstate)(CPUARMState *env, uint32_t op, uint32_t imm) | ||
142 | -{ | 266 | -{ |
143 | - /* MSR_i to update PSTATE. This is OK from EL0 only if UMA is set. | 267 | - DeviceClass *dc = DEVICE_CLASS(klass); |
144 | - * Note that SPSel is never OK from EL0; we rely on handle_msr_i() | 268 | - |
145 | - * to catch that case at translate time. | 269 | - dc->realize = pvpanic_isa_realizefn; |
146 | - */ | 270 | - device_class_set_props(dc, pvpanic_isa_properties); |
147 | - if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UMA)) { | 271 | - set_bit(DEVICE_CATEGORY_MISC, dc->categories); |
148 | - uint32_t syndrome = syn_aa64_sysregtrap(0, extract32(op, 0, 3), | ||
149 | - extract32(op, 3, 3), 4, | ||
150 | - imm, 0x1f, 0); | ||
151 | - raise_exception(env, EXCP_UDEF, syndrome, exception_target_el(env)); | ||
152 | - } | ||
153 | - | ||
154 | - switch (op) { | ||
155 | - case 0x05: /* SPSel */ | ||
156 | - update_spsel(env, imm); | ||
157 | - break; | ||
158 | - case 0x1e: /* DAIFSet */ | ||
159 | - env->daif |= (imm << 6) & PSTATE_DAIF; | ||
160 | - break; | ||
161 | - case 0x1f: /* DAIFClear */ | ||
162 | - env->daif &= ~((imm << 6) & PSTATE_DAIF); | ||
163 | - break; | ||
164 | - default: | ||
165 | - g_assert_not_reached(); | ||
166 | - } | ||
167 | -} | 272 | -} |
168 | - | 273 | - |
169 | void HELPER(clear_pstate_ss)(CPUARMState *env) | 274 | -static TypeInfo pvpanic_isa_info = { |
170 | { | 275 | - .name = TYPE_PVPANIC, |
171 | env->pstate &= ~PSTATE_SS; | 276 | - .parent = TYPE_ISA_DEVICE, |
172 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 277 | - .instance_size = sizeof(PVPanicState), |
173 | index XXXXXXX..XXXXXXX 100644 | 278 | - .instance_init = pvpanic_isa_initfn, |
174 | --- a/target/arm/translate-a64.c | 279 | - .class_init = pvpanic_isa_class_init, |
175 | +++ b/target/arm/translate-a64.c | 280 | -}; |
176 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | 281 | - |
177 | static void handle_msr_i(DisasContext *s, uint32_t insn, | 282 | -static void pvpanic_register_types(void) |
178 | unsigned int op1, unsigned int op2, unsigned int crm) | 283 | -{ |
179 | { | 284 | - type_register_static(&pvpanic_isa_info); |
180 | + TCGv_i32 t1; | 285 | -} |
181 | int op = op1 << 3 | op2; | 286 | - |
182 | + | 287 | -type_init(pvpanic_register_types) |
183 | + /* End the TB by default, chaining is ok. */ | 288 | diff --git a/hw/i386/Kconfig b/hw/i386/Kconfig |
184 | + s->base.is_jmp = DISAS_TOO_MANY; | 289 | index XXXXXXX..XXXXXXX 100644 |
185 | + | 290 | --- a/hw/i386/Kconfig |
186 | switch (op) { | 291 | +++ b/hw/i386/Kconfig |
187 | case 0x05: /* SPSel */ | 292 | @@ -XXX,XX +XXX,XX @@ config PC |
188 | if (s->current_el == 0) { | 293 | imply ISA_DEBUG |
189 | - unallocated_encoding(s); | 294 | imply PARALLEL |
190 | - return; | 295 | imply PCI_DEVICES |
191 | + goto do_unallocated; | 296 | - imply PVPANIC |
192 | } | 297 | + imply PVPANIC_ISA |
193 | - /* fall through */ | 298 | imply QXL |
194 | - case 0x1e: /* DAIFSet */ | 299 | imply SEV |
195 | - case 0x1f: /* DAIFClear */ | 300 | imply SGA |
196 | - { | 301 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig |
197 | - TCGv_i32 tcg_imm = tcg_const_i32(crm); | 302 | index XXXXXXX..XXXXXXX 100644 |
198 | - TCGv_i32 tcg_op = tcg_const_i32(op); | 303 | --- a/hw/misc/Kconfig |
199 | - gen_a64_set_pc_im(s->pc - 4); | 304 | +++ b/hw/misc/Kconfig |
200 | - gen_helper_msr_i_pstate(cpu_env, tcg_op, tcg_imm); | 305 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSCTL |
201 | - tcg_temp_free_i32(tcg_imm); | 306 | config IOTKIT_SYSINFO |
202 | - tcg_temp_free_i32(tcg_op); | 307 | bool |
203 | - /* For DAIFClear, exit the cpu loop to re-evaluate pending IRQs. */ | 308 | |
204 | - gen_a64_set_pc_im(s->pc); | 309 | -config PVPANIC |
205 | - s->base.is_jmp = (op == 0x1f ? DISAS_EXIT : DISAS_JUMP); | 310 | +config PVPANIC_COMMON |
206 | + t1 = tcg_const_i32(crm & PSTATE_SP); | 311 | + bool |
207 | + gen_helper_msr_i_spsel(cpu_env, t1); | 312 | + |
208 | + tcg_temp_free_i32(t1); | 313 | +config PVPANIC_ISA |
209 | break; | 314 | bool |
210 | - } | 315 | depends on ISA_BUS |
211 | + | 316 | + select PVPANIC_COMMON |
212 | + case 0x1e: /* DAIFSet */ | 317 | |
213 | + t1 = tcg_const_i32(crm); | 318 | config AUX |
214 | + gen_helper_msr_i_daifset(cpu_env, t1); | 319 | bool |
215 | + tcg_temp_free_i32(t1); | 320 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
216 | + break; | 321 | index XXXXXXX..XXXXXXX 100644 |
217 | + | 322 | --- a/hw/misc/meson.build |
218 | + case 0x1f: /* DAIFClear */ | 323 | +++ b/hw/misc/meson.build |
219 | + t1 = tcg_const_i32(crm); | 324 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_EMC141X', if_true: files('emc141x.c')) |
220 | + gen_helper_msr_i_daifclear(cpu_env, t1); | 325 | softmmu_ss.add(when: 'CONFIG_UNIMP', if_true: files('unimp.c')) |
221 | + tcg_temp_free_i32(t1); | 326 | softmmu_ss.add(when: 'CONFIG_EMPTY_SLOT', if_true: files('empty_slot.c')) |
222 | + /* For DAIFClear, exit the cpu loop to re-evaluate pending IRQs. */ | 327 | softmmu_ss.add(when: 'CONFIG_LED', if_true: files('led.c')) |
223 | + s->base.is_jmp = DISAS_UPDATE; | 328 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_COMMON', if_true: files('pvpanic.c')) |
224 | + break; | 329 | |
225 | + | 330 | # ARM devices |
226 | default: | 331 | softmmu_ss.add(when: 'CONFIG_PL310', if_true: files('arm_l2x0.c')) |
227 | + do_unallocated: | 332 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSINFO', if_true: files('iotkit-sysinfo.c') |
228 | unallocated_encoding(s); | 333 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) |
229 | return; | 334 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) |
230 | } | 335 | |
336 | -softmmu_ss.add(when: 'CONFIG_PVPANIC', if_true: files('pvpanic.c')) | ||
337 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | ||
338 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | ||
339 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | ||
340 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | ||
341 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
342 | index XXXXXXX..XXXXXXX 100644 | ||
343 | --- a/tests/qtest/meson.build | ||
344 | +++ b/tests/qtest/meson.build | ||
345 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ | ||
346 | (config_host.has_key('CONFIG_LINUX') and \ | ||
347 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ | ||
348 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ | ||
349 | - (config_all_devices.has_key('CONFIG_PVPANIC') ? ['pvpanic-test'] : []) + \ | ||
350 | + (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ | ||
351 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ | ||
352 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ | ||
353 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | ||
231 | -- | 354 | -- |
232 | 2.20.1 | 355 | 2.20.1 |
233 | 356 | ||
234 | 357 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Mihai Carabas <mihai.carabas@oracle.com> |
---|---|---|---|
2 | 2 | ||
3 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 3 | Add PCI interface support for PVPANIC device. Create a new file pvpanic-pci.c |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | where the PCI specific routines reside and update the build system with the new |
5 | Message-id: 20190301200501.16533-9-richard.henderson@linaro.org | 5 | files and config structure. |
6 | |||
7 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
8 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 12 | --- |
9 | target/arm/cpu.h | 5 ++++ | 13 | docs/specs/pci-ids.txt | 1 + |
10 | target/arm/cpu64.c | 2 +- | 14 | include/hw/misc/pvpanic.h | 1 + |
11 | target/arm/translate-a64.c | 58 ++++++++++++++++++++++++++++++++++++++ | 15 | include/hw/pci/pci.h | 1 + |
12 | 3 files changed, 64 insertions(+), 1 deletion(-) | 16 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++++++++++++++++++++++++ |
17 | hw/misc/Kconfig | 6 +++ | ||
18 | hw/misc/meson.build | 1 + | ||
19 | 6 files changed, 104 insertions(+) | ||
20 | create mode 100644 hw/misc/pvpanic-pci.c | ||
13 | 21 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 22 | diff --git a/docs/specs/pci-ids.txt b/docs/specs/pci-ids.txt |
15 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 24 | --- a/docs/specs/pci-ids.txt |
17 | +++ b/target/arm/cpu.h | 25 | +++ b/docs/specs/pci-ids.txt |
18 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_condm_4(const ARMISARegisters *id) | 26 | @@ -XXX,XX +XXX,XX @@ PCI devices (other than virtio): |
19 | return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, TS) != 0; | 27 | 1b36:000d PCI xhci usb host adapter |
20 | } | 28 | 1b36:000f mdpy (mdev sample device), linux/samples/vfio-mdev/mdpy.c |
21 | 29 | 1b36:0010 PCIe NVMe device (-device nvme) | |
22 | +static inline bool isar_feature_aa64_condm_5(const ARMISARegisters *id) | 30 | +1b36:0011 PCI PVPanic device (-device pvpanic-pci) |
31 | |||
32 | All these devices are documented in docs/specs. | ||
33 | |||
34 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/include/hw/misc/pvpanic.h | ||
37 | +++ b/include/hw/misc/pvpanic.h | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | #include "qom/object.h" | ||
40 | |||
41 | #define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | ||
42 | +#define TYPE_PVPANIC_PCI_DEVICE "pvpanic-pci" | ||
43 | |||
44 | #define PVPANIC_IOPORT_PROP "ioport" | ||
45 | |||
46 | diff --git a/include/hw/pci/pci.h b/include/hw/pci/pci.h | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/include/hw/pci/pci.h | ||
49 | +++ b/include/hw/pci/pci.h | ||
50 | @@ -XXX,XX +XXX,XX @@ extern bool pci_available; | ||
51 | #define PCI_DEVICE_ID_REDHAT_PCIE_BRIDGE 0x000e | ||
52 | #define PCI_DEVICE_ID_REDHAT_MDPY 0x000f | ||
53 | #define PCI_DEVICE_ID_REDHAT_NVME 0x0010 | ||
54 | +#define PCI_DEVICE_ID_REDHAT_PVPANIC 0x0011 | ||
55 | #define PCI_DEVICE_ID_REDHAT_QXL 0x0100 | ||
56 | |||
57 | #define FMT_PCIBUS PRIx64 | ||
58 | diff --git a/hw/misc/pvpanic-pci.c b/hw/misc/pvpanic-pci.c | ||
59 | new file mode 100644 | ||
60 | index XXXXXXX..XXXXXXX | ||
61 | --- /dev/null | ||
62 | +++ b/hw/misc/pvpanic-pci.c | ||
63 | @@ -XXX,XX +XXX,XX @@ | ||
64 | +/* | ||
65 | + * QEMU simulated PCI pvpanic device. | ||
66 | + * | ||
67 | + * Copyright (C) 2020 Oracle | ||
68 | + * | ||
69 | + * Authors: | ||
70 | + * Mihai Carabas <mihai.carabas@oracle.com> | ||
71 | + * | ||
72 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
73 | + * See the COPYING file in the top-level directory. | ||
74 | + * | ||
75 | + */ | ||
76 | + | ||
77 | +#include "qemu/osdep.h" | ||
78 | +#include "qemu/log.h" | ||
79 | +#include "qemu/module.h" | ||
80 | +#include "sysemu/runstate.h" | ||
81 | + | ||
82 | +#include "hw/nvram/fw_cfg.h" | ||
83 | +#include "hw/qdev-properties.h" | ||
84 | +#include "migration/vmstate.h" | ||
85 | +#include "hw/misc/pvpanic.h" | ||
86 | +#include "qom/object.h" | ||
87 | +#include "hw/pci/pci.h" | ||
88 | + | ||
89 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicPCIState, PVPANIC_PCI_DEVICE) | ||
90 | + | ||
91 | +/* | ||
92 | + * PVPanicPCIState for PCI device | ||
93 | + */ | ||
94 | +typedef struct PVPanicPCIState { | ||
95 | + PCIDevice dev; | ||
96 | + PVPanicState pvpanic; | ||
97 | +} PVPanicPCIState; | ||
98 | + | ||
99 | +static const VMStateDescription vmstate_pvpanic_pci = { | ||
100 | + .name = "pvpanic-pci", | ||
101 | + .version_id = 1, | ||
102 | + .minimum_version_id = 1, | ||
103 | + .fields = (VMStateField[]) { | ||
104 | + VMSTATE_PCI_DEVICE(dev, PVPanicPCIState), | ||
105 | + VMSTATE_END_OF_LIST() | ||
106 | + } | ||
107 | +}; | ||
108 | + | ||
109 | +static void pvpanic_pci_realizefn(PCIDevice *dev, Error **errp) | ||
23 | +{ | 110 | +{ |
24 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, TS) >= 2; | 111 | + PVPanicPCIState *s = PVPANIC_PCI_DEVICE(dev); |
112 | + PVPanicState *ps = &s->pvpanic; | ||
113 | + | ||
114 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 2); | ||
115 | + | ||
116 | + pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &ps->mr); | ||
25 | +} | 117 | +} |
26 | + | 118 | + |
27 | static inline bool isar_feature_aa64_jscvt(const ARMISARegisters *id) | 119 | +static Property pvpanic_pci_properties[] = { |
28 | { | 120 | + DEFINE_PROP_UINT8("events", PVPanicPCIState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), |
29 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, JSCVT) != 0; | 121 | + DEFINE_PROP_END_OF_LIST(), |
30 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 122 | +}; |
31 | index XXXXXXX..XXXXXXX 100644 | 123 | + |
32 | --- a/target/arm/cpu64.c | 124 | +static void pvpanic_pci_class_init(ObjectClass *klass, void *data) |
33 | +++ b/target/arm/cpu64.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
35 | t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); | ||
36 | t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | ||
37 | t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); | ||
38 | - t = FIELD_DP64(t, ID_AA64ISAR0, TS, 1); | ||
39 | + t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* v8.5-CondM */ | ||
40 | cpu->isar.id_aa64isar0 = t; | ||
41 | |||
42 | t = cpu->isar.id_aa64isar1; | ||
43 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/translate-a64.c | ||
46 | +++ b/target/arm/translate-a64.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | ||
48 | } | ||
49 | } | ||
50 | |||
51 | +static void gen_xaflag(void) | ||
52 | +{ | 125 | +{ |
53 | + TCGv_i32 z = tcg_temp_new_i32(); | 126 | + DeviceClass *dc = DEVICE_CLASS(klass); |
127 | + PCIDeviceClass *pc = PCI_DEVICE_CLASS(klass); | ||
54 | + | 128 | + |
55 | + tcg_gen_setcondi_i32(TCG_COND_EQ, z, cpu_ZF, 0); | 129 | + device_class_set_props(dc, pvpanic_pci_properties); |
56 | + | 130 | + |
57 | + /* | 131 | + pc->realize = pvpanic_pci_realizefn; |
58 | + * (!C & !Z) << 31 | 132 | + pc->vendor_id = PCI_VENDOR_ID_REDHAT; |
59 | + * (!(C | Z)) << 31 | 133 | + pc->device_id = PCI_DEVICE_ID_REDHAT_PVPANIC; |
60 | + * ~((C | Z) << 31) | 134 | + pc->revision = 1; |
61 | + * ~-(C | Z) | 135 | + pc->class_id = PCI_CLASS_SYSTEM_OTHER; |
62 | + * (C | Z) - 1 | 136 | + dc->vmsd = &vmstate_pvpanic_pci; |
63 | + */ | ||
64 | + tcg_gen_or_i32(cpu_NF, cpu_CF, z); | ||
65 | + tcg_gen_subi_i32(cpu_NF, cpu_NF, 1); | ||
66 | + | 137 | + |
67 | + /* !(Z & C) */ | 138 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); |
68 | + tcg_gen_and_i32(cpu_ZF, z, cpu_CF); | ||
69 | + tcg_gen_xori_i32(cpu_ZF, cpu_ZF, 1); | ||
70 | + | ||
71 | + /* (!C & Z) << 31 -> -(Z & ~C) */ | ||
72 | + tcg_gen_andc_i32(cpu_VF, z, cpu_CF); | ||
73 | + tcg_gen_neg_i32(cpu_VF, cpu_VF); | ||
74 | + | ||
75 | + /* C | Z */ | ||
76 | + tcg_gen_or_i32(cpu_CF, cpu_CF, z); | ||
77 | + | ||
78 | + tcg_temp_free_i32(z); | ||
79 | +} | 139 | +} |
80 | + | 140 | + |
81 | +static void gen_axflag(void) | 141 | +static TypeInfo pvpanic_pci_info = { |
142 | + .name = TYPE_PVPANIC_PCI_DEVICE, | ||
143 | + .parent = TYPE_PCI_DEVICE, | ||
144 | + .instance_size = sizeof(PVPanicPCIState), | ||
145 | + .class_init = pvpanic_pci_class_init, | ||
146 | + .interfaces = (InterfaceInfo[]) { | ||
147 | + { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | ||
148 | + { } | ||
149 | + } | ||
150 | +}; | ||
151 | + | ||
152 | +static void pvpanic_register_types(void) | ||
82 | +{ | 153 | +{ |
83 | + tcg_gen_sari_i32(cpu_VF, cpu_VF, 31); /* V ? -1 : 0 */ | 154 | + type_register_static(&pvpanic_pci_info); |
84 | + tcg_gen_andc_i32(cpu_CF, cpu_CF, cpu_VF); /* C & !V */ | ||
85 | + | ||
86 | + /* !(Z | V) -> !(!ZF | V) -> ZF & !V -> ZF & ~VF */ | ||
87 | + tcg_gen_andc_i32(cpu_ZF, cpu_ZF, cpu_VF); | ||
88 | + | ||
89 | + tcg_gen_movi_i32(cpu_NF, 0); | ||
90 | + tcg_gen_movi_i32(cpu_VF, 0); | ||
91 | +} | 155 | +} |
92 | + | 156 | + |
93 | /* MSR (immediate) - move immediate to processor state field */ | 157 | +type_init(pvpanic_register_types); |
94 | static void handle_msr_i(DisasContext *s, uint32_t insn, | 158 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig |
95 | unsigned int op1, unsigned int op2, unsigned int crm) | 159 | index XXXXXXX..XXXXXXX 100644 |
96 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | 160 | --- a/hw/misc/Kconfig |
97 | s->base.is_jmp = DISAS_NEXT; | 161 | +++ b/hw/misc/Kconfig |
98 | break; | 162 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSINFO |
99 | 163 | config PVPANIC_COMMON | |
100 | + case 0x01: /* XAFlag */ | 164 | bool |
101 | + if (crm != 0 || !dc_isar_feature(aa64_condm_5, s)) { | 165 | |
102 | + goto do_unallocated; | 166 | +config PVPANIC_PCI |
103 | + } | 167 | + bool |
104 | + gen_xaflag(); | 168 | + default y if PCI_DEVICES |
105 | + s->base.is_jmp = DISAS_NEXT; | 169 | + depends on PCI |
106 | + break; | 170 | + select PVPANIC_COMMON |
107 | + | 171 | + |
108 | + case 0x02: /* AXFlag */ | 172 | config PVPANIC_ISA |
109 | + if (crm != 0 || !dc_isar_feature(aa64_condm_5, s)) { | 173 | bool |
110 | + goto do_unallocated; | 174 | depends on ISA_BUS |
111 | + } | 175 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
112 | + gen_axflag(); | 176 | index XXXXXXX..XXXXXXX 100644 |
113 | + s->base.is_jmp = DISAS_NEXT; | 177 | --- a/hw/misc/meson.build |
114 | + break; | 178 | +++ b/hw/misc/meson.build |
115 | + | 179 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) |
116 | case 0x05: /* SPSel */ | 180 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) |
117 | if (s->current_el == 0) { | 181 | |
118 | goto do_unallocated; | 182 | softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) |
183 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_PCI', if_true: files('pvpanic-pci.c')) | ||
184 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | ||
185 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | ||
186 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | ||
119 | -- | 187 | -- |
120 | 2.20.1 | 188 | 2.20.1 |
121 | 189 | ||
122 | 190 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Mihai Carabas <mihai.carabas@oracle.com> |
---|---|---|---|
2 | 2 | ||
3 | Now we have the extended memory map (high IO regions beyond the | 3 | Add pvpanic PCI device support details in docs/specs/pvpanic.txt. |
4 | scalable RAM) and dynamic IPA range support at KVM/ARM level | ||
5 | we can bump the legacy 255GB initial RAM limit. The actual maximum | ||
6 | RAM size now depends on the physical CPU and host kernel, in | ||
7 | accelerated mode. In TCG mode, it depends on the VCPU | ||
8 | AA64MMFR0.PARANGE. | ||
9 | 4 | ||
10 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 5 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> |
11 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Message-id: 20190304101339.25970-11-eric.auger@redhat.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 8 | --- |
15 | hw/arm/virt.c | 21 +-------------------- | 9 | docs/specs/pvpanic.txt | 13 ++++++++++++- |
16 | 1 file changed, 1 insertion(+), 20 deletions(-) | 10 | 1 file changed, 12 insertions(+), 1 deletion(-) |
17 | 11 | ||
18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 12 | diff --git a/docs/specs/pvpanic.txt b/docs/specs/pvpanic.txt |
19 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/virt.c | 14 | --- a/docs/specs/pvpanic.txt |
21 | +++ b/hw/arm/virt.c | 15 | +++ b/docs/specs/pvpanic.txt |
22 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
23 | 17 | PVPANIC DEVICE | |
24 | #define PLATFORM_BUS_NUM_IRQS 64 | 18 | ============== |
25 | 19 | ||
26 | -/* RAM limit in GB. Since VIRT_MEM starts at the 1GB mark, this means | 20 | -pvpanic device is a simulated ISA device, through which a guest panic |
27 | - * RAM can go up to the 256GB mark, leaving 256GB of the physical | 21 | +pvpanic device is a simulated device, through which a guest panic |
28 | - * address space unallocated and free for future use between 256G and 512G. | 22 | event is sent to qemu, and a QMP event is generated. This allows |
29 | - * If we need to provide more RAM to VMs in the future then we need to: | 23 | management apps (e.g. libvirt) to be notified and respond to the event. |
30 | - * * allocate a second bank of RAM starting at 2TB and working up | 24 | |
31 | - * * fix the DT and ACPI table generation code in QEMU to correctly | 25 | @@ -XXX,XX +XXX,XX @@ The management app has the option of waiting for GUEST_PANICKED events, |
32 | - * report two split lumps of RAM to the guest | 26 | and/or polling for guest-panicked RunState, to learn when the pvpanic |
33 | - * * fix KVM in the host kernel to allow guests with >40 bit address spaces | 27 | device has fired a panic event. |
34 | - * (We don't want to fill all the way up to 512GB with RAM because | 28 | |
35 | - * we might want it for non-RAM purposes later. Conversely it seems | 29 | +The pvpanic device can be implemented as an ISA device (using IOPORT) or as a |
36 | - * reasonable to assume that anybody configuring a VM with a quarter | 30 | +PCI device. |
37 | - * of a terabyte of RAM will be doing it on a host with more than a | 31 | + |
38 | - * terabyte of physical address space.) | 32 | ISA Interface |
39 | - */ | 33 | ------------- |
40 | +/* Legacy RAM limit in GB (< version 4.0) */ | 34 | |
41 | #define LEGACY_RAMLIMIT_GB 255 | 35 | @@ -XXX,XX +XXX,XX @@ bit 1: a guest panic has happened and will be handled by the guest; |
42 | #define LEGACY_RAMLIMIT_BYTES (LEGACY_RAMLIMIT_GB * GiB) | 36 | the host should record it or report it, but should not affect |
43 | 37 | the execution of the guest. | |
44 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 38 | |
45 | 39 | +PCI Interface | |
46 | vms->smp_cpus = smp_cpus; | 40 | +------------- |
47 | 41 | + | |
48 | - if (machine->ram_size > vms->memmap[VIRT_MEM].size) { | 42 | +The PCI interface is similar to the ISA interface except that it uses an MMIO |
49 | - error_report("mach-virt: cannot model more than %dGB RAM", | 43 | +address space provided by its BAR0, 1 byte long. Any machine with a PCI bus |
50 | - LEGACY_RAMLIMIT_GB); | 44 | +can enable a pvpanic device by adding '-device pvpanic-pci' to the command |
51 | - exit(1); | 45 | +line. |
52 | - } | 46 | + |
53 | - | 47 | ACPI Interface |
54 | if (vms->virt && kvm_enabled()) { | 48 | -------------- |
55 | error_report("mach-virt: KVM does not support providing " | 49 | |
56 | "Virtualization extensions to the guest CPU"); | ||
57 | -- | 50 | -- |
58 | 2.20.1 | 51 | 2.20.1 |
59 | 52 | ||
60 | 53 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Mihai Carabas <mihai.carabas@oracle.com> |
---|---|---|---|
2 | 2 | ||
3 | The machine RAM attributes will need to be analyzed during the | 3 | Add a test case for pvpanic-pci device. The scenario is the same as pvpanic |
4 | configure_accelerator() process. especially kvm_type() arm64 | 4 | ISA device, but is using the PCI bus. |
5 | machine callback will use them to know how many IPA/GPA bits are | ||
6 | needed to model the whole RAM range. So let's assign those machine | ||
7 | state fields before calling configure_accelerator. | ||
8 | 5 | ||
9 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 6 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> |
7 | Acked-by: Thomas Huth <thuth@redhat.com> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 9 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> |
12 | Message-id: 20190304101339.25970-7-eric.auger@redhat.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 11 | --- |
15 | vl.c | 6 +++--- | 12 | tests/qtest/pvpanic-pci-test.c | 94 ++++++++++++++++++++++++++++++++++ |
16 | 1 file changed, 3 insertions(+), 3 deletions(-) | 13 | tests/qtest/meson.build | 1 + |
14 | 2 files changed, 95 insertions(+) | ||
15 | create mode 100644 tests/qtest/pvpanic-pci-test.c | ||
17 | 16 | ||
18 | diff --git a/vl.c b/vl.c | 17 | diff --git a/tests/qtest/pvpanic-pci-test.c b/tests/qtest/pvpanic-pci-test.c |
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/pvpanic-pci-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for PV Panic PCI device | ||
25 | + * | ||
26 | + * Copyright (C) 2020 Oracle | ||
27 | + * | ||
28 | + * Authors: | ||
29 | + * Mihai Carabas <mihai.carabas@oracle.com> | ||
30 | + * | ||
31 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
32 | + * See the COPYING file in the top-level directory. | ||
33 | + * | ||
34 | + */ | ||
35 | + | ||
36 | +#include "qemu/osdep.h" | ||
37 | +#include "libqos/libqtest.h" | ||
38 | +#include "qapi/qmp/qdict.h" | ||
39 | +#include "libqos/pci.h" | ||
40 | +#include "libqos/pci-pc.h" | ||
41 | +#include "hw/pci/pci_regs.h" | ||
42 | + | ||
43 | +static void test_panic_nopause(void) | ||
44 | +{ | ||
45 | + uint8_t val; | ||
46 | + QDict *response, *data; | ||
47 | + QTestState *qts; | ||
48 | + QPCIBus *pcibus; | ||
49 | + QPCIDevice *dev; | ||
50 | + QPCIBar bar; | ||
51 | + | ||
52 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=none"); | ||
53 | + pcibus = qpci_new_pc(qts, NULL); | ||
54 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | ||
55 | + qpci_device_enable(dev); | ||
56 | + bar = qpci_iomap(dev, 0, NULL); | ||
57 | + | ||
58 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | ||
59 | + g_assert_cmpuint(val, ==, 3); | ||
60 | + | ||
61 | + val = 1; | ||
62 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
63 | + | ||
64 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
65 | + g_assert(qdict_haskey(response, "data")); | ||
66 | + data = qdict_get_qdict(response, "data"); | ||
67 | + g_assert(qdict_haskey(data, "action")); | ||
68 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "run"); | ||
69 | + qobject_unref(response); | ||
70 | + | ||
71 | + qtest_quit(qts); | ||
72 | +} | ||
73 | + | ||
74 | +static void test_panic(void) | ||
75 | +{ | ||
76 | + uint8_t val; | ||
77 | + QDict *response, *data; | ||
78 | + QTestState *qts; | ||
79 | + QPCIBus *pcibus; | ||
80 | + QPCIDevice *dev; | ||
81 | + QPCIBar bar; | ||
82 | + | ||
83 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=pause"); | ||
84 | + pcibus = qpci_new_pc(qts, NULL); | ||
85 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | ||
86 | + qpci_device_enable(dev); | ||
87 | + bar = qpci_iomap(dev, 0, NULL); | ||
88 | + | ||
89 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | ||
90 | + g_assert_cmpuint(val, ==, 3); | ||
91 | + | ||
92 | + val = 1; | ||
93 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
94 | + | ||
95 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
96 | + g_assert(qdict_haskey(response, "data")); | ||
97 | + data = qdict_get_qdict(response, "data"); | ||
98 | + g_assert(qdict_haskey(data, "action")); | ||
99 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "pause"); | ||
100 | + qobject_unref(response); | ||
101 | + | ||
102 | + qtest_quit(qts); | ||
103 | +} | ||
104 | + | ||
105 | +int main(int argc, char **argv) | ||
106 | +{ | ||
107 | + int ret; | ||
108 | + | ||
109 | + g_test_init(&argc, &argv, NULL); | ||
110 | + qtest_add_func("/pvpanic-pci/panic", test_panic); | ||
111 | + qtest_add_func("/pvpanic-pci/panic-nopause", test_panic_nopause); | ||
112 | + | ||
113 | + ret = g_test_run(); | ||
114 | + | ||
115 | + return ret; | ||
116 | +} | ||
117 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
19 | index XXXXXXX..XXXXXXX 100644 | 118 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/vl.c | 119 | --- a/tests/qtest/meson.build |
21 | +++ b/vl.c | 120 | +++ b/tests/qtest/meson.build |
22 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv, char **envp) | 121 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ |
23 | machine_opts = qemu_get_machine_opts(); | 122 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ |
24 | qemu_opt_foreach(machine_opts, machine_set_property, current_machine, | 123 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ |
25 | &error_fatal); | 124 | (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ |
26 | + current_machine->ram_size = ram_size; | 125 | + (config_all_devices.has_key('CONFIG_PVPANIC_PCI') ? ['pvpanic-pci-test'] : []) + \ |
27 | + current_machine->maxram_size = maxram_size; | 126 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ |
28 | + current_machine->ram_slots = ram_slots; | 127 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ |
29 | 128 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | |
30 | configure_accelerator(current_machine, argv[0]); | ||
31 | |||
32 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv, char **envp) | ||
33 | replay_checkpoint(CHECKPOINT_INIT); | ||
34 | qdev_machine_init(); | ||
35 | |||
36 | - current_machine->ram_size = ram_size; | ||
37 | - current_machine->maxram_size = maxram_size; | ||
38 | - current_machine->ram_slots = ram_slots; | ||
39 | current_machine->boot_order = boot_order; | ||
40 | |||
41 | /* parse features once if machine provides default cpu_type */ | ||
42 | -- | 129 | -- |
43 | 2.20.1 | 130 | 2.20.1 |
44 | 131 | ||
45 | 132 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | The ptimer API currently provides two methods for setting the period: |
---|---|---|---|
2 | ptimer_set_period(), which takes a period in nanoseconds, and | ||
3 | ptimer_set_freq(), which takes a frequency in Hz. Neither of these | ||
4 | lines up nicely with the Clock API, because although both the Clock | ||
5 | and the ptimer track the frequency using a representation of whole | ||
6 | and fractional nanoseconds, conversion via either period-in-ns or | ||
7 | frequency-in-Hz will introduce a rounding error. | ||
2 | 8 | ||
3 | Add the kvm_arm_get_max_vm_ipa_size() helper that returns the | 9 | Add a new function ptimer_set_period_from_clock() which takes the |
4 | number of bits in the IPA address space supported by KVM. | 10 | Clock object directly to avoid the rounding issues. This includes a |
11 | facility for the user to specify that there is a frequency divider | ||
12 | between the Clock proper and the timer, as some timer devices like | ||
13 | the CMSDK APB dualtimer need this. | ||
5 | 14 | ||
6 | This capability needs to be known to create the VM with a | 15 | To avoid having to drag in clock.h from ptimer.h we add the Clock |
7 | specific IPA max size (kvm_type passed along KVM_CREATE_VM ioctl. | 16 | type to typedefs.h. |
8 | 17 | ||
9 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
10 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
11 | Message-id: 20190304101339.25970-6-eric.auger@redhat.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Message-id: 20210128114145.20536-2-peter.maydell@linaro.org | ||
23 | Message-id: 20210121190622.22000-2-peter.maydell@linaro.org | ||
13 | --- | 24 | --- |
14 | target/arm/kvm_arm.h | 13 +++++++++++++ | 25 | include/hw/ptimer.h | 22 ++++++++++++++++++++++ |
15 | target/arm/kvm.c | 10 ++++++++++ | 26 | include/qemu/typedefs.h | 1 + |
16 | 2 files changed, 23 insertions(+) | 27 | hw/core/ptimer.c | 34 ++++++++++++++++++++++++++++++++++ |
28 | 3 files changed, 57 insertions(+) | ||
17 | 29 | ||
18 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 30 | diff --git a/include/hw/ptimer.h b/include/hw/ptimer.h |
19 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/kvm_arm.h | 32 | --- a/include/hw/ptimer.h |
21 | +++ b/target/arm/kvm_arm.h | 33 | +++ b/include/hw/ptimer.h |
22 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf); | 34 | @@ -XXX,XX +XXX,XX @@ void ptimer_transaction_commit(ptimer_state *s); |
23 | */ | 35 | */ |
24 | void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu); | 36 | void ptimer_set_period(ptimer_state *s, int64_t period); |
25 | 37 | ||
26 | +/** | 38 | +/** |
27 | + * kvm_arm_get_max_vm_ipa_size - Returns the number of bits in the | 39 | + * ptimer_set_period_from_clock - Set counter increment from a Clock |
28 | + * IPA address space supported by KVM | 40 | + * @s: ptimer to configure |
41 | + * @clk: pointer to Clock object to take period from | ||
42 | + * @divisor: value to scale the clock frequency down by | ||
29 | + * | 43 | + * |
30 | + * @ms: Machine state handle | 44 | + * If the ptimer is being driven from a Clock, this is the preferred |
45 | + * way to tell the ptimer about the period, because it avoids any | ||
46 | + * possible rounding errors that might happen if the internal | ||
47 | + * representation of the Clock period was converted to either a period | ||
48 | + * in ns or a frequency in Hz. | ||
49 | + * | ||
50 | + * If the ptimer should run at the same frequency as the clock, | ||
51 | + * pass 1 as the @divisor; if the ptimer should run at half the | ||
52 | + * frequency, pass 2, and so on. | ||
53 | + * | ||
54 | + * This function will assert if it is called outside a | ||
55 | + * ptimer_transaction_begin/commit block. | ||
31 | + */ | 56 | + */ |
32 | +int kvm_arm_get_max_vm_ipa_size(MachineState *ms); | 57 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clock, |
58 | + unsigned int divisor); | ||
33 | + | 59 | + |
34 | /** | 60 | /** |
35 | * kvm_arm_sync_mpstate_to_kvm | 61 | * ptimer_set_freq - Set counter frequency in Hz |
36 | * @cpu: ARMCPU | 62 | * @s: ptimer to configure |
37 | @@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | 63 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h |
38 | cpu->host_cpu_probe_failed = true; | 64 | index XXXXXXX..XXXXXXX 100644 |
65 | --- a/include/qemu/typedefs.h | ||
66 | +++ b/include/qemu/typedefs.h | ||
67 | @@ -XXX,XX +XXX,XX @@ typedef struct BlockDriverState BlockDriverState; | ||
68 | typedef struct BusClass BusClass; | ||
69 | typedef struct BusState BusState; | ||
70 | typedef struct Chardev Chardev; | ||
71 | +typedef struct Clock Clock; | ||
72 | typedef struct CompatProperty CompatProperty; | ||
73 | typedef struct CoMutex CoMutex; | ||
74 | typedef struct CPUAddressSpace CPUAddressSpace; | ||
75 | diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/hw/core/ptimer.c | ||
78 | +++ b/hw/core/ptimer.c | ||
79 | @@ -XXX,XX +XXX,XX @@ | ||
80 | #include "sysemu/qtest.h" | ||
81 | #include "block/aio.h" | ||
82 | #include "sysemu/cpus.h" | ||
83 | +#include "hw/clock.h" | ||
84 | |||
85 | #define DELTA_ADJUST 1 | ||
86 | #define DELTA_NO_ADJUST -1 | ||
87 | @@ -XXX,XX +XXX,XX @@ void ptimer_set_period(ptimer_state *s, int64_t period) | ||
88 | } | ||
39 | } | 89 | } |
40 | 90 | ||
41 | +static inline int kvm_arm_get_max_vm_ipa_size(MachineState *ms) | 91 | +/* Set counter increment interval from a Clock */ |
92 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clk, | ||
93 | + unsigned int divisor) | ||
42 | +{ | 94 | +{ |
43 | + return -ENOENT; | 95 | + /* |
96 | + * The raw clock period is a 64-bit value in units of 2^-32 ns; | ||
97 | + * put another way it's a 32.32 fixed-point ns value. Our internal | ||
98 | + * representation of the period is 64.32 fixed point ns, so | ||
99 | + * the conversion is simple. | ||
100 | + */ | ||
101 | + uint64_t raw_period = clock_get(clk); | ||
102 | + uint64_t period_frac; | ||
103 | + | ||
104 | + assert(s->in_transaction); | ||
105 | + s->delta = ptimer_get_count(s); | ||
106 | + s->period = extract64(raw_period, 32, 32); | ||
107 | + period_frac = extract64(raw_period, 0, 32); | ||
108 | + /* | ||
109 | + * divisor specifies a possible frequency divisor between the | ||
110 | + * clock and the timer, so it is a multiplier on the period. | ||
111 | + * We do the multiply after splitting the raw period out into | ||
112 | + * period and frac to avoid having to do a 32*64->96 multiply. | ||
113 | + */ | ||
114 | + s->period *= divisor; | ||
115 | + period_frac *= divisor; | ||
116 | + s->period += extract64(period_frac, 32, 32); | ||
117 | + s->period_frac = (uint32_t)period_frac; | ||
118 | + | ||
119 | + if (s->enabled) { | ||
120 | + s->need_reload = true; | ||
121 | + } | ||
44 | +} | 122 | +} |
45 | + | 123 | + |
46 | static inline int kvm_arm_vgic_probe(void) | 124 | /* Set counter frequency in Hz. */ |
125 | void ptimer_set_freq(ptimer_state *s, uint32_t freq) | ||
47 | { | 126 | { |
48 | return 0; | ||
49 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/target/arm/kvm.c | ||
52 | +++ b/target/arm/kvm.c | ||
53 | @@ -XXX,XX +XXX,XX @@ | ||
54 | #include "qemu/error-report.h" | ||
55 | #include "sysemu/sysemu.h" | ||
56 | #include "sysemu/kvm.h" | ||
57 | +#include "sysemu/kvm_int.h" | ||
58 | #include "kvm_arm.h" | ||
59 | #include "cpu.h" | ||
60 | #include "trace.h" | ||
61 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | ||
62 | env->features = arm_host_cpu_features.features; | ||
63 | } | ||
64 | |||
65 | +int kvm_arm_get_max_vm_ipa_size(MachineState *ms) | ||
66 | +{ | ||
67 | + KVMState *s = KVM_STATE(ms->accelerator); | ||
68 | + int ret; | ||
69 | + | ||
70 | + ret = kvm_check_extension(s, KVM_CAP_ARM_VM_IPA_SIZE); | ||
71 | + return ret > 0 ? ret : 40; | ||
72 | +} | ||
73 | + | ||
74 | int kvm_arch_init(MachineState *ms, KVMState *s) | ||
75 | { | ||
76 | /* For ARM interrupt delivery is always asynchronous, | ||
77 | -- | 127 | -- |
78 | 2.20.1 | 128 | 2.20.1 |
79 | 129 | ||
80 | 130 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Add a function for checking whether a clock has a source. This is | ||
2 | useful for devices which have input clocks that must be wired up by | ||
3 | the board as it allows them to fail in realize rather than ploughing | ||
4 | on with a zero-period clock. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210128114145.20536-3-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-3-peter.maydell@linaro.org | ||
12 | --- | ||
13 | docs/devel/clocks.rst | 16 ++++++++++++++++ | ||
14 | include/hw/clock.h | 15 +++++++++++++++ | ||
15 | 2 files changed, 31 insertions(+) | ||
16 | |||
17 | diff --git a/docs/devel/clocks.rst b/docs/devel/clocks.rst | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/docs/devel/clocks.rst | ||
20 | +++ b/docs/devel/clocks.rst | ||
21 | @@ -XXX,XX +XXX,XX @@ object during device instance init. For example: | ||
22 | /* set initial value to 10ns / 100MHz */ | ||
23 | clock_set_ns(clk, 10); | ||
24 | |||
25 | +To enforce that the clock is wired up by the board code, you can | ||
26 | +call ``clock_has_source()`` in your device's realize method: | ||
27 | + | ||
28 | +.. code-block:: c | ||
29 | + | ||
30 | + if (!clock_has_source(s->clk)) { | ||
31 | + error_setg(errp, "MyDevice: clk input must be connected"); | ||
32 | + return; | ||
33 | + } | ||
34 | + | ||
35 | +Note that this only checks that the clock has been wired up; it is | ||
36 | +still possible that the output clock connected to it is disabled | ||
37 | +or has not yet been configured, in which case the period will be | ||
38 | +zero. You should use the clock callback to find out when the clock | ||
39 | +period changes. | ||
40 | + | ||
41 | Fetching clock frequency/period | ||
42 | ------------------------------- | ||
43 | |||
44 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/include/hw/clock.h | ||
47 | +++ b/include/hw/clock.h | ||
48 | @@ -XXX,XX +XXX,XX @@ void clock_clear_callback(Clock *clk); | ||
49 | */ | ||
50 | void clock_set_source(Clock *clk, Clock *src); | ||
51 | |||
52 | +/** | ||
53 | + * clock_has_source: | ||
54 | + * @clk: the clock | ||
55 | + * | ||
56 | + * Returns true if the clock has a source clock connected to it. | ||
57 | + * This is useful for devices which have input clocks which must | ||
58 | + * be connected by the board/SoC code which creates them. The | ||
59 | + * device code can use this to check in its realize method that | ||
60 | + * the clock has been connected. | ||
61 | + */ | ||
62 | +static inline bool clock_has_source(const Clock *clk) | ||
63 | +{ | ||
64 | + return clk->source != NULL; | ||
65 | +} | ||
66 | + | ||
67 | /** | ||
68 | * clock_set: | ||
69 | * @clk: the clock to initialize. | ||
70 | -- | ||
71 | 2.20.1 | ||
72 | |||
73 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Add a simple test of the CMSDK APB timer, since we're about to do | ||
2 | some refactoring of how it is clocked. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-4-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-4-peter.maydell@linaro.org | ||
10 | --- | ||
11 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++++++++++++++++++ | ||
12 | MAINTAINERS | 1 + | ||
13 | tests/qtest/meson.build | 1 + | ||
14 | 3 files changed, 77 insertions(+) | ||
15 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
16 | |||
17 | diff --git a/tests/qtest/cmsdk-apb-timer-test.c b/tests/qtest/cmsdk-apb-timer-test.c | ||
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/cmsdk-apb-timer-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for the CMSDK APB timer device | ||
25 | + * | ||
26 | + * Copyright (c) 2021 Linaro Limited | ||
27 | + * | ||
28 | + * This program is free software; you can redistribute it and/or modify it | ||
29 | + * under the terms of the GNU General Public License as published by the | ||
30 | + * Free Software Foundation; either version 2 of the License, or | ||
31 | + * (at your option) any later version. | ||
32 | + * | ||
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
36 | + * for more details. | ||
37 | + */ | ||
38 | + | ||
39 | +#include "qemu/osdep.h" | ||
40 | +#include "libqtest-single.h" | ||
41 | + | ||
42 | +/* IoTKit/ARMSSE-200 timer0; driven at 25MHz in mps2-an385, so 40ns per tick */ | ||
43 | +#define TIMER_BASE 0x40000000 | ||
44 | + | ||
45 | +#define CTRL 0 | ||
46 | +#define VALUE 4 | ||
47 | +#define RELOAD 8 | ||
48 | +#define INTSTATUS 0xc | ||
49 | + | ||
50 | +static void test_timer(void) | ||
51 | +{ | ||
52 | + g_assert_true(readl(TIMER_BASE + INTSTATUS) == 0); | ||
53 | + | ||
54 | + /* Start timer: will fire after 40 * 1000 == 40000 ns */ | ||
55 | + writel(TIMER_BASE + RELOAD, 1000); | ||
56 | + writel(TIMER_BASE + CTRL, 9); | ||
57 | + | ||
58 | + /* Step to just past the 500th tick and check VALUE */ | ||
59 | + clock_step(40 * 500 + 1); | ||
60 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | ||
61 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 500); | ||
62 | + | ||
63 | + /* Just past the 1000th tick: timer should have fired */ | ||
64 | + clock_step(40 * 500); | ||
65 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | ||
66 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 0); | ||
67 | + | ||
68 | + /* VALUE reloads at the following tick */ | ||
69 | + clock_step(40); | ||
70 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 1000); | ||
71 | + | ||
72 | + /* Check write-1-to-clear behaviour of INTSTATUS */ | ||
73 | + writel(TIMER_BASE + INTSTATUS, 0); | ||
74 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | ||
75 | + writel(TIMER_BASE + INTSTATUS, 1); | ||
76 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | ||
77 | + | ||
78 | + /* Turn off the timer */ | ||
79 | + writel(TIMER_BASE + CTRL, 0); | ||
80 | +} | ||
81 | + | ||
82 | +int main(int argc, char **argv) | ||
83 | +{ | ||
84 | + int r; | ||
85 | + | ||
86 | + g_test_init(&argc, &argv, NULL); | ||
87 | + | ||
88 | + qtest_start("-machine mps2-an385"); | ||
89 | + | ||
90 | + qtest_add_func("/cmsdk-apb-timer/timer", test_timer); | ||
91 | + | ||
92 | + r = g_test_run(); | ||
93 | + | ||
94 | + qtest_end(); | ||
95 | + | ||
96 | + return r; | ||
97 | +} | ||
98 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/MAINTAINERS | ||
101 | +++ b/MAINTAINERS | ||
102 | @@ -XXX,XX +XXX,XX @@ F: include/hw/rtc/pl031.h | ||
103 | F: include/hw/arm/primecell.h | ||
104 | F: hw/timer/cmsdk-apb-timer.c | ||
105 | F: include/hw/timer/cmsdk-apb-timer.h | ||
106 | +F: tests/qtest/cmsdk-apb-timer-test.c | ||
107 | F: hw/timer/cmsdk-apb-dualtimer.c | ||
108 | F: include/hw/timer/cmsdk-apb-dualtimer.h | ||
109 | F: hw/char/cmsdk-apb-uart.c | ||
110 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
111 | index XXXXXXX..XXXXXXX 100644 | ||
112 | --- a/tests/qtest/meson.build | ||
113 | +++ b/tests/qtest/meson.build | ||
114 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
115 | 'npcm7xx_timer-test', | ||
116 | 'npcm7xx_watchdog_timer-test'] | ||
117 | qtests_arm = \ | ||
118 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
119 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
120 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
121 | ['arm-cpu-features', | ||
122 | -- | ||
123 | 2.20.1 | ||
124 | |||
125 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Add a simple test of the CMSDK watchdog, since we're about to do some | ||
2 | refactoring of how it is clocked. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-5-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-5-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | --- | ||
12 | tests/qtest/cmsdk-apb-watchdog-test.c | 79 +++++++++++++++++++++++++++ | ||
13 | MAINTAINERS | 1 + | ||
14 | tests/qtest/meson.build | 1 + | ||
15 | 3 files changed, 81 insertions(+) | ||
16 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
17 | |||
18 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c | ||
19 | new file mode 100644 | ||
20 | index XXXXXXX..XXXXXXX | ||
21 | --- /dev/null | ||
22 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | +/* | ||
25 | + * QTest testcase for the CMSDK APB watchdog device | ||
26 | + * | ||
27 | + * Copyright (c) 2021 Linaro Limited | ||
28 | + * | ||
29 | + * This program is free software; you can redistribute it and/or modify it | ||
30 | + * under the terms of the GNU General Public License as published by the | ||
31 | + * Free Software Foundation; either version 2 of the License, or | ||
32 | + * (at your option) any later version. | ||
33 | + * | ||
34 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
35 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
36 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
37 | + * for more details. | ||
38 | + */ | ||
39 | + | ||
40 | +#include "qemu/osdep.h" | ||
41 | +#include "libqtest-single.h" | ||
42 | + | ||
43 | +/* | ||
44 | + * lm3s811evb watchdog; at board startup this runs at 200MHz / 16 == 12.5MHz, | ||
45 | + * which is 80ns per tick. | ||
46 | + */ | ||
47 | +#define WDOG_BASE 0x40000000 | ||
48 | + | ||
49 | +#define WDOGLOAD 0 | ||
50 | +#define WDOGVALUE 4 | ||
51 | +#define WDOGCONTROL 8 | ||
52 | +#define WDOGINTCLR 0xc | ||
53 | +#define WDOGRIS 0x10 | ||
54 | +#define WDOGMIS 0x14 | ||
55 | +#define WDOGLOCK 0xc00 | ||
56 | + | ||
57 | +static void test_watchdog(void) | ||
58 | +{ | ||
59 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
60 | + | ||
61 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
62 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
63 | + | ||
64 | + /* Step to just past the 500th tick */ | ||
65 | + clock_step(500 * 80 + 1); | ||
66 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
67 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
68 | + | ||
69 | + /* Just past the 1000th tick: timer should have fired */ | ||
70 | + clock_step(500 * 80); | ||
71 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
73 | + | ||
74 | + /* VALUE reloads at following tick */ | ||
75 | + clock_step(80); | ||
76 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
77 | + | ||
78 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
79 | + clock_step(500 * 80); | ||
80 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
81 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
82 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
84 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
85 | +} | ||
86 | + | ||
87 | +int main(int argc, char **argv) | ||
88 | +{ | ||
89 | + int r; | ||
90 | + | ||
91 | + g_test_init(&argc, &argv, NULL); | ||
92 | + | ||
93 | + qtest_start("-machine lm3s811evb"); | ||
94 | + | ||
95 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | ||
96 | + | ||
97 | + r = g_test_run(); | ||
98 | + | ||
99 | + qtest_end(); | ||
100 | + | ||
101 | + return r; | ||
102 | +} | ||
103 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/MAINTAINERS | ||
106 | +++ b/MAINTAINERS | ||
107 | @@ -XXX,XX +XXX,XX @@ F: hw/char/cmsdk-apb-uart.c | ||
108 | F: include/hw/char/cmsdk-apb-uart.h | ||
109 | F: hw/watchdog/cmsdk-apb-watchdog.c | ||
110 | F: include/hw/watchdog/cmsdk-apb-watchdog.h | ||
111 | +F: tests/qtest/cmsdk-apb-watchdog-test.c | ||
112 | F: hw/misc/tz-ppc.c | ||
113 | F: include/hw/misc/tz-ppc.h | ||
114 | F: hw/misc/tz-mpc.c | ||
115 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
116 | index XXXXXXX..XXXXXXX 100644 | ||
117 | --- a/tests/qtest/meson.build | ||
118 | +++ b/tests/qtest/meson.build | ||
119 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
120 | 'npcm7xx_watchdog_timer-test'] | ||
121 | qtests_arm = \ | ||
122 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
123 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | ||
124 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
125 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
126 | ['arm-cpu-features', | ||
127 | -- | ||
128 | 2.20.1 | ||
129 | |||
130 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Add a simple test of the CMSDK dual timer, since we're about to do | ||
2 | some refactoring of how it is clocked. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Message-id: 20210128114145.20536-6-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-6-peter.maydell@linaro.org | ||
10 | --- | ||
11 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++++ | ||
12 | MAINTAINERS | 1 + | ||
13 | tests/qtest/meson.build | 1 + | ||
14 | 3 files changed, 132 insertions(+) | ||
15 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
16 | |||
17 | diff --git a/tests/qtest/cmsdk-apb-dualtimer-test.c b/tests/qtest/cmsdk-apb-dualtimer-test.c | ||
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/cmsdk-apb-dualtimer-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for the CMSDK APB dualtimer device | ||
25 | + * | ||
26 | + * Copyright (c) 2021 Linaro Limited | ||
27 | + * | ||
28 | + * This program is free software; you can redistribute it and/or modify it | ||
29 | + * under the terms of the GNU General Public License as published by the | ||
30 | + * Free Software Foundation; either version 2 of the License, or | ||
31 | + * (at your option) any later version. | ||
32 | + * | ||
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
36 | + * for more details. | ||
37 | + */ | ||
38 | + | ||
39 | +#include "qemu/osdep.h" | ||
40 | +#include "libqtest-single.h" | ||
41 | + | ||
42 | +/* IoTKit/ARMSSE dualtimer; driven at 25MHz in mps2-an385, so 40ns per tick */ | ||
43 | +#define TIMER_BASE 0x40002000 | ||
44 | + | ||
45 | +#define TIMER1LOAD 0 | ||
46 | +#define TIMER1VALUE 4 | ||
47 | +#define TIMER1CONTROL 8 | ||
48 | +#define TIMER1INTCLR 0xc | ||
49 | +#define TIMER1RIS 0x10 | ||
50 | +#define TIMER1MIS 0x14 | ||
51 | +#define TIMER1BGLOAD 0x18 | ||
52 | + | ||
53 | +#define TIMER2LOAD 0x20 | ||
54 | +#define TIMER2VALUE 0x24 | ||
55 | +#define TIMER2CONTROL 0x28 | ||
56 | +#define TIMER2INTCLR 0x2c | ||
57 | +#define TIMER2RIS 0x30 | ||
58 | +#define TIMER2MIS 0x34 | ||
59 | +#define TIMER2BGLOAD 0x38 | ||
60 | + | ||
61 | +#define CTRL_ENABLE (1 << 7) | ||
62 | +#define CTRL_PERIODIC (1 << 6) | ||
63 | +#define CTRL_INTEN (1 << 5) | ||
64 | +#define CTRL_PRESCALE_1 (0 << 2) | ||
65 | +#define CTRL_PRESCALE_16 (1 << 2) | ||
66 | +#define CTRL_PRESCALE_256 (2 << 2) | ||
67 | +#define CTRL_32BIT (1 << 1) | ||
68 | +#define CTRL_ONESHOT (1 << 0) | ||
69 | + | ||
70 | +static void test_dualtimer(void) | ||
71 | +{ | ||
72 | + g_assert_true(readl(TIMER_BASE + TIMER1RIS) == 0); | ||
73 | + | ||
74 | + /* Start timer: will fire after 40000 ns */ | ||
75 | + writel(TIMER_BASE + TIMER1LOAD, 1000); | ||
76 | + /* enable in free-running, wrapping, interrupt mode */ | ||
77 | + writel(TIMER_BASE + TIMER1CONTROL, CTRL_ENABLE | CTRL_INTEN); | ||
78 | + | ||
79 | + /* Step to just past the 500th tick and check VALUE */ | ||
80 | + clock_step(500 * 40 + 1); | ||
81 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
82 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 500); | ||
83 | + | ||
84 | + /* Just past the 1000th tick: timer should have fired */ | ||
85 | + clock_step(500 * 40); | ||
86 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 1); | ||
87 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0); | ||
88 | + | ||
89 | + /* | ||
90 | + * We are in free-running wrapping 16-bit mode, so on the following | ||
91 | + * tick VALUE should have wrapped round to 0xffff. | ||
92 | + */ | ||
93 | + clock_step(40); | ||
94 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0xffff); | ||
95 | + | ||
96 | + /* Check that any write to INTCLR clears interrupt */ | ||
97 | + writel(TIMER_BASE + TIMER1INTCLR, 1); | ||
98 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
99 | + | ||
100 | + /* Turn off the timer */ | ||
101 | + writel(TIMER_BASE + TIMER1CONTROL, 0); | ||
102 | +} | ||
103 | + | ||
104 | +static void test_prescale(void) | ||
105 | +{ | ||
106 | + g_assert_true(readl(TIMER_BASE + TIMER2RIS) == 0); | ||
107 | + | ||
108 | + /* Start timer: will fire after 40 * 256 * 1000 == 1024000 ns */ | ||
109 | + writel(TIMER_BASE + TIMER2LOAD, 1000); | ||
110 | + /* enable in periodic, wrapping, interrupt mode, prescale 256 */ | ||
111 | + writel(TIMER_BASE + TIMER2CONTROL, | ||
112 | + CTRL_ENABLE | CTRL_INTEN | CTRL_PERIODIC | CTRL_PRESCALE_256); | ||
113 | + | ||
114 | + /* Step to just past the 500th tick and check VALUE */ | ||
115 | + clock_step(40 * 256 * 501); | ||
116 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
117 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 500); | ||
118 | + | ||
119 | + /* Just past the 1000th tick: timer should have fired */ | ||
120 | + clock_step(40 * 256 * 500); | ||
121 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 1); | ||
122 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 0); | ||
123 | + | ||
124 | + /* In periodic mode the tick VALUE now reloads */ | ||
125 | + clock_step(40 * 256); | ||
126 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 1000); | ||
127 | + | ||
128 | + /* Check that any write to INTCLR clears interrupt */ | ||
129 | + writel(TIMER_BASE + TIMER2INTCLR, 1); | ||
130 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
131 | + | ||
132 | + /* Turn off the timer */ | ||
133 | + writel(TIMER_BASE + TIMER2CONTROL, 0); | ||
134 | +} | ||
135 | + | ||
136 | +int main(int argc, char **argv) | ||
137 | +{ | ||
138 | + int r; | ||
139 | + | ||
140 | + g_test_init(&argc, &argv, NULL); | ||
141 | + | ||
142 | + qtest_start("-machine mps2-an385"); | ||
143 | + | ||
144 | + qtest_add_func("/cmsdk-apb-dualtimer/dualtimer", test_dualtimer); | ||
145 | + qtest_add_func("/cmsdk-apb-dualtimer/prescale", test_prescale); | ||
146 | + | ||
147 | + r = g_test_run(); | ||
148 | + | ||
149 | + qtest_end(); | ||
150 | + | ||
151 | + return r; | ||
152 | +} | ||
153 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
154 | index XXXXXXX..XXXXXXX 100644 | ||
155 | --- a/MAINTAINERS | ||
156 | +++ b/MAINTAINERS | ||
157 | @@ -XXX,XX +XXX,XX @@ F: include/hw/timer/cmsdk-apb-timer.h | ||
158 | F: tests/qtest/cmsdk-apb-timer-test.c | ||
159 | F: hw/timer/cmsdk-apb-dualtimer.c | ||
160 | F: include/hw/timer/cmsdk-apb-dualtimer.h | ||
161 | +F: tests/qtest/cmsdk-apb-dualtimer-test.c | ||
162 | F: hw/char/cmsdk-apb-uart.c | ||
163 | F: include/hw/char/cmsdk-apb-uart.h | ||
164 | F: hw/watchdog/cmsdk-apb-watchdog.c | ||
165 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
166 | index XXXXXXX..XXXXXXX 100644 | ||
167 | --- a/tests/qtest/meson.build | ||
168 | +++ b/tests/qtest/meson.build | ||
169 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
170 | 'npcm7xx_timer-test', | ||
171 | 'npcm7xx_watchdog_timer-test'] | ||
172 | qtests_arm = \ | ||
173 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \ | ||
174 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
175 | (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | ||
176 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
177 | -- | ||
178 | 2.20.1 | ||
179 | |||
180 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The state struct for the CMSDK APB timer device doesn't follow our | ||
2 | usual naming convention of camelcase -- "CMSDK" and "APB" are both | ||
3 | acronyms, but "TIMER" is not so should not be all-uppercase. | ||
4 | Globally rename the struct to "CMSDKAPBTimer" (bringing it into line | ||
5 | with CMSDKAPBWatchdog and CMSDKAPBDualTimer; CMSDKAPBUART remains | ||
6 | as-is because "UART" is an acronym). | ||
1 | 7 | ||
8 | Commit created with: | ||
9 | perl -p -i -e 's/CMSDKAPBTIMER/CMSDKAPBTimer/g' hw/timer/cmsdk-apb-timer.c include/hw/arm/armsse.h include/hw/timer/cmsdk-apb-timer.h | ||
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20210128114145.20536-7-peter.maydell@linaro.org | ||
16 | Message-id: 20210121190622.22000-7-peter.maydell@linaro.org | ||
17 | --- | ||
18 | include/hw/arm/armsse.h | 6 +++--- | ||
19 | include/hw/timer/cmsdk-apb-timer.h | 4 ++-- | ||
20 | hw/timer/cmsdk-apb-timer.c | 28 ++++++++++++++-------------- | ||
21 | 3 files changed, 19 insertions(+), 19 deletions(-) | ||
22 | |||
23 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/include/hw/arm/armsse.h | ||
26 | +++ b/include/hw/arm/armsse.h | ||
27 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
28 | TZPPC apb_ppc0; | ||
29 | TZPPC apb_ppc1; | ||
30 | TZMPC mpc[IOTS_NUM_MPC]; | ||
31 | - CMSDKAPBTIMER timer0; | ||
32 | - CMSDKAPBTIMER timer1; | ||
33 | - CMSDKAPBTIMER s32ktimer; | ||
34 | + CMSDKAPBTimer timer0; | ||
35 | + CMSDKAPBTimer timer1; | ||
36 | + CMSDKAPBTimer s32ktimer; | ||
37 | qemu_or_irq ppc_irq_orgate; | ||
38 | SplitIRQ sec_resp_splitter; | ||
39 | SplitIRQ ppc_irq_splitter[NUM_PPCS]; | ||
40 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
43 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | #include "qom/object.h" | ||
46 | |||
47 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" | ||
48 | -OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTIMER, CMSDK_APB_TIMER) | ||
49 | +OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
50 | |||
51 | -struct CMSDKAPBTIMER { | ||
52 | +struct CMSDKAPBTimer { | ||
53 | /*< private >*/ | ||
54 | SysBusDevice parent_obj; | ||
55 | |||
56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/timer/cmsdk-apb-timer.c | ||
59 | +++ b/hw/timer/cmsdk-apb-timer.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static const int timer_id[] = { | ||
61 | 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | ||
62 | }; | ||
63 | |||
64 | -static void cmsdk_apb_timer_update(CMSDKAPBTIMER *s) | ||
65 | +static void cmsdk_apb_timer_update(CMSDKAPBTimer *s) | ||
66 | { | ||
67 | qemu_set_irq(s->timerint, !!(s->intstatus & R_INTSTATUS_IRQ_MASK)); | ||
68 | } | ||
69 | |||
70 | static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) | ||
71 | { | ||
72 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
73 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
74 | uint64_t r; | ||
75 | |||
76 | switch (offset) { | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) | ||
78 | static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value, | ||
79 | unsigned size) | ||
80 | { | ||
81 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
82 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
83 | |||
84 | trace_cmsdk_apb_timer_write(offset, value, size); | ||
85 | |||
86 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps cmsdk_apb_timer_ops = { | ||
87 | |||
88 | static void cmsdk_apb_timer_tick(void *opaque) | ||
89 | { | ||
90 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
91 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
92 | |||
93 | if (s->ctrl & R_CTRL_IRQEN_MASK) { | ||
94 | s->intstatus |= R_INTSTATUS_IRQ_MASK; | ||
95 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_tick(void *opaque) | ||
96 | |||
97 | static void cmsdk_apb_timer_reset(DeviceState *dev) | ||
98 | { | ||
99 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | ||
100 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | ||
101 | |||
102 | trace_cmsdk_apb_timer_reset(); | ||
103 | s->ctrl = 0; | ||
104 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) | ||
105 | static void cmsdk_apb_timer_init(Object *obj) | ||
106 | { | ||
107 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
108 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(obj); | ||
109 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(obj); | ||
110 | |||
111 | memory_region_init_io(&s->iomem, obj, &cmsdk_apb_timer_ops, | ||
112 | s, "cmsdk-apb-timer", 0x1000); | ||
113 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | ||
114 | |||
115 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
116 | { | ||
117 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | ||
118 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | ||
119 | |||
120 | if (s->pclk_frq == 0) { | ||
121 | error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | ||
122 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { | ||
123 | .version_id = 1, | ||
124 | .minimum_version_id = 1, | ||
125 | .fields = (VMStateField[]) { | ||
126 | - VMSTATE_PTIMER(timer, CMSDKAPBTIMER), | ||
127 | - VMSTATE_UINT32(ctrl, CMSDKAPBTIMER), | ||
128 | - VMSTATE_UINT32(value, CMSDKAPBTIMER), | ||
129 | - VMSTATE_UINT32(reload, CMSDKAPBTIMER), | ||
130 | - VMSTATE_UINT32(intstatus, CMSDKAPBTIMER), | ||
131 | + VMSTATE_PTIMER(timer, CMSDKAPBTimer), | ||
132 | + VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | ||
133 | + VMSTATE_UINT32(value, CMSDKAPBTimer), | ||
134 | + VMSTATE_UINT32(reload, CMSDKAPBTimer), | ||
135 | + VMSTATE_UINT32(intstatus, CMSDKAPBTimer), | ||
136 | VMSTATE_END_OF_LIST() | ||
137 | } | ||
138 | }; | ||
139 | |||
140 | static Property cmsdk_apb_timer_properties[] = { | ||
141 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTIMER, pclk_frq, 0), | ||
142 | + DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), | ||
143 | DEFINE_PROP_END_OF_LIST(), | ||
144 | }; | ||
145 | |||
146 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | ||
147 | static const TypeInfo cmsdk_apb_timer_info = { | ||
148 | .name = TYPE_CMSDK_APB_TIMER, | ||
149 | .parent = TYPE_SYS_BUS_DEVICE, | ||
150 | - .instance_size = sizeof(CMSDKAPBTIMER), | ||
151 | + .instance_size = sizeof(CMSDKAPBTimer), | ||
152 | .instance_init = cmsdk_apb_timer_init, | ||
153 | .class_init = cmsdk_apb_timer_class_init, | ||
154 | }; | ||
155 | -- | ||
156 | 2.20.1 | ||
157 | |||
158 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | As the first step in converting the CMSDK_APB_TIMER device to the | ||
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the pclk-frq | ||
4 | property to using the Clock once all the users of this device have | ||
5 | been converted to wire up the Clock. | ||
1 | 6 | ||
7 | Since the device doesn't already have a doc comment for its "QEMU | ||
8 | interface", we add one including the new Clock. | ||
9 | |||
10 | This is a migration compatibility break for machines mps2-an505, | ||
11 | mps2-an521, musca-a, musca-b1. | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20210128114145.20536-8-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-8-peter.maydell@linaro.org | ||
19 | --- | ||
20 | include/hw/timer/cmsdk-apb-timer.h | 9 +++++++++ | ||
21 | hw/timer/cmsdk-apb-timer.c | 7 +++++-- | ||
22 | 2 files changed, 14 insertions(+), 2 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
27 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | #include "hw/qdev-properties.h" | ||
30 | #include "hw/sysbus.h" | ||
31 | #include "hw/ptimer.h" | ||
32 | +#include "hw/clock.h" | ||
33 | #include "qom/object.h" | ||
34 | |||
35 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" | ||
36 | OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
37 | |||
38 | +/* | ||
39 | + * QEMU interface: | ||
40 | + * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
41 | + * + Clock input "pclk": clock for the timer | ||
42 | + * + sysbus MMIO region 0: the register bank | ||
43 | + * + sysbus IRQ 0: timer interrupt TIMERINT | ||
44 | + */ | ||
45 | struct CMSDKAPBTimer { | ||
46 | /*< private >*/ | ||
47 | SysBusDevice parent_obj; | ||
48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | ||
49 | qemu_irq timerint; | ||
50 | uint32_t pclk_frq; | ||
51 | struct ptimer_state *timer; | ||
52 | + Clock *pclk; | ||
53 | |||
54 | uint32_t ctrl; | ||
55 | uint32_t value; | ||
56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/timer/cmsdk-apb-timer.c | ||
59 | +++ b/hw/timer/cmsdk-apb-timer.c | ||
60 | @@ -XXX,XX +XXX,XX @@ | ||
61 | #include "hw/sysbus.h" | ||
62 | #include "hw/irq.h" | ||
63 | #include "hw/registerfields.h" | ||
64 | +#include "hw/qdev-clock.h" | ||
65 | #include "hw/timer/cmsdk-apb-timer.h" | ||
66 | #include "migration/vmstate.h" | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | ||
69 | s, "cmsdk-apb-timer", 0x1000); | ||
70 | sysbus_init_mmio(sbd, &s->iomem); | ||
71 | sysbus_init_irq(sbd, &s->timerint); | ||
72 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); | ||
73 | } | ||
74 | |||
75 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
76 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
77 | |||
78 | static const VMStateDescription cmsdk_apb_timer_vmstate = { | ||
79 | .name = "cmsdk-apb-timer", | ||
80 | - .version_id = 1, | ||
81 | - .minimum_version_id = 1, | ||
82 | + .version_id = 2, | ||
83 | + .minimum_version_id = 2, | ||
84 | .fields = (VMStateField[]) { | ||
85 | VMSTATE_PTIMER(timer, CMSDKAPBTimer), | ||
86 | + VMSTATE_CLOCK(pclk, CMSDKAPBTimer), | ||
87 | VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | ||
88 | VMSTATE_UINT32(value, CMSDKAPBTimer), | ||
89 | VMSTATE_UINT32(reload, CMSDKAPBTimer), | ||
90 | -- | ||
91 | 2.20.1 | ||
92 | |||
93 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | As the first step in converting the CMSDK_APB_DUALTIMER device to the | ||
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the pclk-frq | ||
4 | property to using the Clock once all the users of this device have | ||
5 | been converted to wire up the Clock. | ||
1 | 6 | ||
7 | We take the opportunity to correct the name of the clock input to | ||
8 | match the hardware -- the dual timer names the clock which drives the | ||
9 | timers TIMCLK. (It does also have a 'pclk' input, which is used only | ||
10 | for the register and APB bus logic; on the SSE-200 these clocks are | ||
11 | both connected together.) | ||
12 | |||
13 | This is a migration compatibility break for machines mps2-an385, | ||
14 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | ||
15 | musca-b1. | ||
16 | |||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Message-id: 20210128114145.20536-9-peter.maydell@linaro.org | ||
22 | Message-id: 20210121190622.22000-9-peter.maydell@linaro.org | ||
23 | --- | ||
24 | include/hw/timer/cmsdk-apb-dualtimer.h | 3 +++ | ||
25 | hw/timer/cmsdk-apb-dualtimer.c | 7 +++++-- | ||
26 | 2 files changed, 8 insertions(+), 2 deletions(-) | ||
27 | |||
28 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | ||
31 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | * | ||
34 | * QEMU interface: | ||
35 | * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
36 | + * + Clock input "TIMCLK": clock (for both timers) | ||
37 | * + sysbus MMIO region 0: the register bank | ||
38 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | ||
39 | * + sysbus IRO 1: timer block 1 interrupt TIMINT1 | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | |||
42 | #include "hw/sysbus.h" | ||
43 | #include "hw/ptimer.h" | ||
44 | +#include "hw/clock.h" | ||
45 | #include "qom/object.h" | ||
46 | |||
47 | #define TYPE_CMSDK_APB_DUALTIMER "cmsdk-apb-dualtimer" | ||
48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | ||
49 | MemoryRegion iomem; | ||
50 | qemu_irq timerintc; | ||
51 | uint32_t pclk_frq; | ||
52 | + Clock *timclk; | ||
53 | |||
54 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
55 | uint32_t timeritcr; | ||
56 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
59 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
60 | @@ -XXX,XX +XXX,XX @@ | ||
61 | #include "hw/irq.h" | ||
62 | #include "hw/qdev-properties.h" | ||
63 | #include "hw/registerfields.h" | ||
64 | +#include "hw/qdev-clock.h" | ||
65 | #include "hw/timer/cmsdk-apb-dualtimer.h" | ||
66 | #include "migration/vmstate.h" | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) | ||
69 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | ||
70 | sysbus_init_irq(sbd, &s->timermod[i].timerint); | ||
71 | } | ||
72 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); | ||
73 | } | ||
74 | |||
75 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | ||
76 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_dualtimermod_vmstate = { | ||
77 | |||
78 | static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | ||
79 | .name = "cmsdk-apb-dualtimer", | ||
80 | - .version_id = 1, | ||
81 | - .minimum_version_id = 1, | ||
82 | + .version_id = 2, | ||
83 | + .minimum_version_id = 2, | ||
84 | .fields = (VMStateField[]) { | ||
85 | + VMSTATE_CLOCK(timclk, CMSDKAPBDualTimer), | ||
86 | VMSTATE_STRUCT_ARRAY(timermod, CMSDKAPBDualTimer, | ||
87 | CMSDK_APB_DUALTIMER_NUM_MODULES, | ||
88 | 1, cmsdk_dualtimermod_vmstate, | ||
89 | -- | ||
90 | 2.20.1 | ||
91 | |||
92 | diff view generated by jsdifflib |
1 | From: Michel Heily <michelheily@gmail.com> | 1 | As the first step in converting the CMSDK_APB_TIMER device to the |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the | ||
4 | wdogclk-frq property to using the Clock once all the users of this | ||
5 | device have been converted to wire up the Clock. | ||
2 | 6 | ||
3 | Implement the watchdog timer for the stellaris boards. | 7 | This is a migration compatibility break for machines mps2-an385, |
4 | This device is a close variant of the CMSDK APB watchdog | 8 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, |
5 | device, so we can model it by subclassing that device and | 9 | musca-b1, lm3s811evb, lm3s6965evb. |
6 | tweaking the behaviour of some of its registers. | ||
7 | 10 | ||
8 | Signed-off-by: Michel Heily <michelheily@gmail.com> | ||
9 | Reviewed-by: Peter Maydell <petser.maydell@linaro.org> | ||
10 | [PMM: rewrote commit message, fixed a few checkpatch nits, | ||
11 | added comment giving the URL of the spec for the Stellaris | ||
12 | variant of the watchdog device] | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20210128114145.20536-10-peter.maydell@linaro.org | ||
16 | Message-id: 20210121190622.22000-10-peter.maydell@linaro.org | ||
14 | --- | 17 | --- |
15 | include/hw/watchdog/cmsdk-apb-watchdog.h | 8 +++ | 18 | include/hw/watchdog/cmsdk-apb-watchdog.h | 3 +++ |
16 | hw/arm/stellaris.c | 22 ++++++- | 19 | hw/watchdog/cmsdk-apb-watchdog.c | 7 +++++-- |
17 | hw/watchdog/cmsdk-apb-watchdog.c | 74 +++++++++++++++++++++++- | 20 | 2 files changed, 8 insertions(+), 2 deletions(-) |
18 | 3 files changed, 100 insertions(+), 4 deletions(-) | ||
19 | 21 | ||
20 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | 22 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h |
21 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | 24 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h |
23 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | 25 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h |
24 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ |
25 | #define CMSDK_APB_WATCHDOG(obj) OBJECT_CHECK(CMSDKAPBWatchdog, (obj), \ | 27 | * |
26 | TYPE_CMSDK_APB_WATCHDOG) | 28 | * QEMU interface: |
27 | 29 | * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | |
28 | +/* | 30 | + * + Clock input "WDOGCLK": clock for the watchdog's timer |
29 | + * This shares the same struct (and cast macro) as the base | 31 | * + sysbus MMIO region 0: the register bank |
30 | + * cmsdk-apb-watchdog device. | 32 | * + sysbus IRQ 0: watchdog interrupt |
31 | + */ | 33 | * |
32 | +#define TYPE_LUMINARY_WATCHDOG "luminary-watchdog" | 34 | @@ -XXX,XX +XXX,XX @@ |
33 | + | 35 | |
34 | typedef struct CMSDKAPBWatchdog { | 36 | #include "hw/sysbus.h" |
35 | /*< private >*/ | 37 | #include "hw/ptimer.h" |
36 | SysBusDevice parent_obj; | 38 | +#include "hw/clock.h" |
37 | @@ -XXX,XX +XXX,XX @@ typedef struct CMSDKAPBWatchdog { | 39 | #include "qom/object.h" |
38 | MemoryRegion iomem; | 40 | |
39 | qemu_irq wdogint; | 41 | #define TYPE_CMSDK_APB_WATCHDOG "cmsdk-apb-watchdog" |
42 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | ||
40 | uint32_t wdogclk_frq; | 43 | uint32_t wdogclk_frq; |
41 | + bool is_luminary; | 44 | bool is_luminary; |
42 | struct ptimer_state *timer; | 45 | struct ptimer_state *timer; |
46 | + Clock *wdogclk; | ||
43 | 47 | ||
44 | uint32_t control; | 48 | uint32_t control; |
45 | @@ -XXX,XX +XXX,XX @@ typedef struct CMSDKAPBWatchdog { | 49 | uint32_t intstatus; |
46 | uint32_t itcr; | ||
47 | uint32_t itop; | ||
48 | uint32_t resetstatus; | ||
49 | + const uint32_t *id; | ||
50 | } CMSDKAPBWatchdog; | ||
51 | |||
52 | #endif | ||
53 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/hw/arm/stellaris.c | ||
56 | +++ b/hw/arm/stellaris.c | ||
57 | @@ -XXX,XX +XXX,XX @@ | ||
58 | #include "sysemu/sysemu.h" | ||
59 | #include "hw/arm/armv7m.h" | ||
60 | #include "hw/char/pl011.h" | ||
61 | +#include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
62 | #include "hw/misc/unimp.h" | ||
63 | #include "cpu.h" | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
66 | * Stellaris LM3S6965 Microcontroller Data Sheet (rev I) | ||
67 | * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf | ||
68 | * | ||
69 | - * 40000000 wdtimer (unimplemented) | ||
70 | + * 40000000 wdtimer | ||
71 | * 40002000 i2c (unimplemented) | ||
72 | * 40004000 GPIO | ||
73 | * 40005000 GPIO | ||
74 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
75 | stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | ||
76 | board, nd_table[0].macaddr.a); | ||
77 | |||
78 | + | ||
79 | + if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
80 | + dev = qdev_create(NULL, TYPE_LUMINARY_WATCHDOG); | ||
81 | + | ||
82 | + /* system_clock_scale is valid now */ | ||
83 | + uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | ||
84 | + qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | ||
85 | + | ||
86 | + qdev_init_nofail(dev); | ||
87 | + sysbus_mmio_map(SYS_BUS_DEVICE(dev), | ||
88 | + 0, | ||
89 | + 0x40000000u); | ||
90 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), | ||
91 | + 0, | ||
92 | + qdev_get_gpio_in(nvic, 18)); | ||
93 | + } | ||
94 | + | ||
95 | + | ||
96 | for (i = 0; i < 7; i++) { | ||
97 | if (board->dc4 & (1 << i)) { | ||
98 | gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i], | ||
99 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
100 | /* Add dummy regions for the devices we don't implement yet, | ||
101 | * so guest accesses don't cause unlogged crashes. | ||
102 | */ | ||
103 | - create_unimplemented_device("wdtimer", 0x40000000, 0x1000); | ||
104 | create_unimplemented_device("i2c-0", 0x40002000, 0x1000); | ||
105 | create_unimplemented_device("i2c-2", 0x40021000, 0x1000); | ||
106 | create_unimplemented_device("PWM", 0x40028000, 0x1000); | ||
107 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | 50 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c |
108 | index XXXXXXX..XXXXXXX 100644 | 51 | index XXXXXXX..XXXXXXX 100644 |
109 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | 52 | --- a/hw/watchdog/cmsdk-apb-watchdog.c |
110 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | 53 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c |
111 | @@ -XXX,XX +XXX,XX @@ | 54 | @@ -XXX,XX +XXX,XX @@ |
112 | * System Design Kit (CMSDK) and documented in the Cortex-M System | 55 | #include "hw/irq.h" |
113 | * Design Kit Technical Reference Manual (ARM DDI0479C): | 56 | #include "hw/qdev-properties.h" |
114 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | 57 | #include "hw/registerfields.h" |
115 | + * | 58 | +#include "hw/qdev-clock.h" |
116 | + * We also support the variant of this device found in the TI | 59 | #include "hw/watchdog/cmsdk-apb-watchdog.h" |
117 | + * Stellaris/Luminary boards and documented in: | 60 | #include "migration/vmstate.h" |
118 | + * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf | 61 | |
119 | */ | ||
120 | |||
121 | #include "qemu/osdep.h" | ||
122 | @@ -XXX,XX +XXX,XX @@ REG32(WDOGINTCLR, 0xc) | ||
123 | REG32(WDOGRIS, 0x10) | ||
124 | FIELD(WDOGRIS, INT, 0, 1) | ||
125 | REG32(WDOGMIS, 0x14) | ||
126 | +REG32(WDOGTEST, 0x418) /* only in Stellaris/Luminary version of the device */ | ||
127 | REG32(WDOGLOCK, 0xc00) | ||
128 | #define WDOG_UNLOCK_VALUE 0x1ACCE551 | ||
129 | REG32(WDOGITCR, 0xf00) | ||
130 | @@ -XXX,XX +XXX,XX @@ REG32(CID2, 0xff8) | ||
131 | REG32(CID3, 0xffc) | ||
132 | |||
133 | /* PID/CID values */ | ||
134 | -static const int watchdog_id[] = { | ||
135 | +static const uint32_t cmsdk_apb_watchdog_id[] = { | ||
136 | 0x04, 0x00, 0x00, 0x00, /* PID4..PID7 */ | ||
137 | 0x24, 0xb8, 0x1b, 0x00, /* PID0..PID3 */ | ||
138 | 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | ||
139 | }; | ||
140 | |||
141 | +static const uint32_t luminary_watchdog_id[] = { | ||
142 | + 0x00, 0x00, 0x00, 0x00, /* PID4..PID7 */ | ||
143 | + 0x05, 0x18, 0x18, 0x01, /* PID0..PID3 */ | ||
144 | + 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | ||
145 | +}; | ||
146 | + | ||
147 | static bool cmsdk_apb_watchdog_intstatus(CMSDKAPBWatchdog *s) | ||
148 | { | ||
149 | /* Return masked interrupt status */ | ||
150 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_update(CMSDKAPBWatchdog *s) | ||
151 | bool wdogres; | ||
152 | |||
153 | if (s->itcr) { | ||
154 | + /* | ||
155 | + * Not checking that !s->is_luminary since s->itcr can't be written | ||
156 | + * when s->is_luminary in the first place. | ||
157 | + */ | ||
158 | wdogint = s->itop & R_WDOGITOP_WDOGINT_MASK; | ||
159 | wdogres = s->itop & R_WDOGITOP_WDOGRES_MASK; | ||
160 | } else { | ||
161 | @@ -XXX,XX +XXX,XX @@ static uint64_t cmsdk_apb_watchdog_read(void *opaque, hwaddr offset, | ||
162 | r = s->lock; | ||
163 | break; | ||
164 | case A_WDOGITCR: | ||
165 | + if (s->is_luminary) { | ||
166 | + goto bad_offset; | ||
167 | + } | ||
168 | r = s->itcr; | ||
169 | break; | ||
170 | case A_PID4 ... A_CID3: | ||
171 | - r = watchdog_id[(offset - A_PID4) / 4]; | ||
172 | + r = s->id[(offset - A_PID4) / 4]; | ||
173 | break; | ||
174 | case A_WDOGINTCLR: | ||
175 | case A_WDOGITOP: | ||
176 | + if (s->is_luminary) { | ||
177 | + goto bad_offset; | ||
178 | + } | ||
179 | qemu_log_mask(LOG_GUEST_ERROR, | ||
180 | "CMSDK APB watchdog read: read of WO offset %x\n", | ||
181 | (int)offset); | ||
182 | r = 0; | ||
183 | break; | ||
184 | + case A_WDOGTEST: | ||
185 | + if (!s->is_luminary) { | ||
186 | + goto bad_offset; | ||
187 | + } | ||
188 | + qemu_log_mask(LOG_UNIMP, | ||
189 | + "Luminary watchdog read: stall not implemented\n"); | ||
190 | + r = 0; | ||
191 | + break; | ||
192 | default: | ||
193 | +bad_offset: | ||
194 | qemu_log_mask(LOG_GUEST_ERROR, | ||
195 | "CMSDK APB watchdog read: bad offset %x\n", (int)offset); | ||
196 | r = 0; | ||
197 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset, | ||
198 | ptimer_run(s->timer, 0); | ||
199 | break; | ||
200 | case A_WDOGCONTROL: | ||
201 | + if (s->is_luminary && 0 != (R_WDOGCONTROL_INTEN_MASK & s->control)) { | ||
202 | + /* | ||
203 | + * The Luminary version of this device ignores writes to | ||
204 | + * this register after the guest has enabled interrupts | ||
205 | + * (so they can only be disabled again via reset). | ||
206 | + */ | ||
207 | + break; | ||
208 | + } | ||
209 | s->control = value & R_WDOGCONTROL_VALID_MASK; | ||
210 | cmsdk_apb_watchdog_update(s); | ||
211 | break; | ||
212 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset, | ||
213 | s->lock = (value != WDOG_UNLOCK_VALUE); | ||
214 | break; | ||
215 | case A_WDOGITCR: | ||
216 | + if (s->is_luminary) { | ||
217 | + goto bad_offset; | ||
218 | + } | ||
219 | s->itcr = value & R_WDOGITCR_VALID_MASK; | ||
220 | cmsdk_apb_watchdog_update(s); | ||
221 | break; | ||
222 | case A_WDOGITOP: | ||
223 | + if (s->is_luminary) { | ||
224 | + goto bad_offset; | ||
225 | + } | ||
226 | s->itop = value & R_WDOGITOP_VALID_MASK; | ||
227 | cmsdk_apb_watchdog_update(s); | ||
228 | break; | ||
229 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset, | ||
230 | "CMSDK APB watchdog write: write to RO offset 0x%x\n", | ||
231 | (int)offset); | ||
232 | break; | ||
233 | + case A_WDOGTEST: | ||
234 | + if (!s->is_luminary) { | ||
235 | + goto bad_offset; | ||
236 | + } | ||
237 | + qemu_log_mask(LOG_UNIMP, | ||
238 | + "Luminary watchdog write: stall not implemented\n"); | ||
239 | + break; | ||
240 | default: | ||
241 | +bad_offset: | ||
242 | qemu_log_mask(LOG_GUEST_ERROR, | ||
243 | "CMSDK APB watchdog write: bad offset 0x%x\n", | ||
244 | (int)offset); | ||
245 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | 62 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) |
246 | s, "cmsdk-apb-watchdog", 0x1000); | 63 | s, "cmsdk-apb-watchdog", 0x1000); |
247 | sysbus_init_mmio(sbd, &s->iomem); | 64 | sysbus_init_mmio(sbd, &s->iomem); |
248 | sysbus_init_irq(sbd, &s->wdogint); | 65 | sysbus_init_irq(sbd, &s->wdogint); |
249 | + | 66 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); |
250 | + s->is_luminary = false; | 67 | |
251 | + s->id = cmsdk_apb_watchdog_id; | 68 | s->is_luminary = false; |
252 | } | 69 | s->id = cmsdk_apb_watchdog_id; |
253 | 70 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | |
254 | static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | 71 | |
255 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo cmsdk_apb_watchdog_info = { | 72 | static const VMStateDescription cmsdk_apb_watchdog_vmstate = { |
256 | .class_init = cmsdk_apb_watchdog_class_init, | 73 | .name = "cmsdk-apb-watchdog", |
257 | }; | 74 | - .version_id = 1, |
258 | 75 | - .minimum_version_id = 1, | |
259 | +static void luminary_watchdog_init(Object *obj) | 76 | + .version_id = 2, |
260 | +{ | 77 | + .minimum_version_id = 2, |
261 | + CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(obj); | 78 | .fields = (VMStateField[]) { |
262 | + | 79 | + VMSTATE_CLOCK(wdogclk, CMSDKAPBWatchdog), |
263 | + s->is_luminary = true; | 80 | VMSTATE_PTIMER(timer, CMSDKAPBWatchdog), |
264 | + s->id = luminary_watchdog_id; | 81 | VMSTATE_UINT32(control, CMSDKAPBWatchdog), |
265 | +} | 82 | VMSTATE_UINT32(intstatus, CMSDKAPBWatchdog), |
266 | + | ||
267 | +static const TypeInfo luminary_watchdog_info = { | ||
268 | + .name = TYPE_LUMINARY_WATCHDOG, | ||
269 | + .parent = TYPE_CMSDK_APB_WATCHDOG, | ||
270 | + .instance_init = luminary_watchdog_init | ||
271 | +}; | ||
272 | + | ||
273 | static void cmsdk_apb_watchdog_register_types(void) | ||
274 | { | ||
275 | type_register_static(&cmsdk_apb_watchdog_info); | ||
276 | + type_register_static(&luminary_watchdog_info); | ||
277 | } | ||
278 | |||
279 | type_init(cmsdk_apb_watchdog_register_types); | ||
280 | -- | 83 | -- |
281 | 2.20.1 | 84 | 2.20.1 |
282 | 85 | ||
283 | 86 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | While we transition the ARMSSE code from integer properties |
---|---|---|---|
2 | specifying clock frequencies to Clock objects, we want to have the | ||
3 | device provide both at once. We want the final name of the main | ||
4 | input Clock to be "MAINCLK", following the hardware name. | ||
5 | Unfortunately creating an input Clock with a name X creates an | ||
6 | under-the-hood QOM property X; for "MAINCLK" this clashes with the | ||
7 | existing UINT32 property of that name. | ||
2 | 8 | ||
3 | This will allow sharing code that adjusts rmode beyond | 9 | Rename the UINT32 property to MAINCLK_FRQ so it can coexist with the |
4 | the existing users. | 10 | MAINCLK Clock; once the transition is complete MAINCLK_FRQ will be |
11 | deleted. | ||
5 | 12 | ||
6 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 13 | Commit created with: |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | perl -p -i -e 's/MAINCLK/MAINCLK_FRQ/g' hw/arm/{armsse,mps2-tz,musca}.c include/hw/arm/armsse.h |
8 | Message-id: 20190301200501.16533-10-richard.henderson@linaro.org | 15 | |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
18 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
19 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
20 | Message-id: 20210128114145.20536-11-peter.maydell@linaro.org | ||
21 | Message-id: 20210121190622.22000-11-peter.maydell@linaro.org | ||
11 | --- | 22 | --- |
12 | target/arm/translate-a64.c | 90 +++++++++++++++++++++----------------- | 23 | include/hw/arm/armsse.h | 2 +- |
13 | 1 file changed, 49 insertions(+), 41 deletions(-) | 24 | hw/arm/armsse.c | 6 +++--- |
25 | hw/arm/mps2-tz.c | 2 +- | ||
26 | hw/arm/musca.c | 2 +- | ||
27 | 4 files changed, 6 insertions(+), 6 deletions(-) | ||
14 | 28 | ||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 29 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h |
16 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 31 | --- a/include/hw/arm/armsse.h |
18 | +++ b/target/arm/translate-a64.c | 32 | +++ b/include/hw/arm/armsse.h |
19 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_half(DisasContext *s, int opcode, int rd, int rn) | 33 | @@ -XXX,XX +XXX,XX @@ |
20 | /* Floating-point data-processing (1 source) - single precision */ | 34 | * QEMU interface: |
21 | static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | 35 | * + QOM property "memory" is a MemoryRegion containing the devices provided |
22 | { | 36 | * by the board model. |
23 | + void (*gen_fpst)(TCGv_i32, TCGv_i32, TCGv_ptr); | 37 | - * + QOM property "MAINCLK" is the frequency of the main system clock |
24 | + TCGv_i32 tcg_op, tcg_res; | 38 | + * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock |
25 | TCGv_ptr fpst; | 39 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. |
26 | - TCGv_i32 tcg_op; | 40 | * (In hardware, the SSE-200 permits the number of expansion interrupts |
27 | - TCGv_i32 tcg_res; | 41 | * for the two CPUs to be configured separately, but we restrict it to |
28 | + int rmode = -1; | 42 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c |
29 | 43 | index XXXXXXX..XXXXXXX 100644 | |
30 | - fpst = get_fpstatus_ptr(false); | 44 | --- a/hw/arm/armsse.c |
31 | tcg_op = read_fp_sreg(s, rn); | 45 | +++ b/hw/arm/armsse.c |
32 | tcg_res = tcg_temp_new_i32(); | 46 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { |
33 | 47 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | |
34 | switch (opcode) { | 48 | MemoryRegion *), |
35 | case 0x0: /* FMOV */ | 49 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), |
36 | tcg_gen_mov_i32(tcg_res, tcg_op); | 50 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), |
37 | - break; | 51 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), |
38 | + goto done; | 52 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), |
39 | case 0x1: /* FABS */ | 53 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), |
40 | gen_helper_vfp_abss(tcg_res, tcg_op); | 54 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), |
41 | - break; | 55 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { |
42 | + goto done; | 56 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, |
43 | case 0x2: /* FNEG */ | 57 | MemoryRegion *), |
44 | gen_helper_vfp_negs(tcg_res, tcg_op); | 58 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), |
45 | - break; | 59 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), |
46 | + goto done; | 60 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), |
47 | case 0x3: /* FSQRT */ | 61 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), |
48 | gen_helper_vfp_sqrts(tcg_res, tcg_op, cpu_env); | 62 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), |
49 | - break; | 63 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), |
50 | + goto done; | 64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
51 | case 0x8: /* FRINTN */ | ||
52 | case 0x9: /* FRINTP */ | ||
53 | case 0xa: /* FRINTM */ | ||
54 | case 0xb: /* FRINTZ */ | ||
55 | case 0xc: /* FRINTA */ | ||
56 | - { | ||
57 | - TCGv_i32 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(opcode & 7)); | ||
58 | - | ||
59 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
60 | - gen_helper_rints(tcg_res, tcg_op, fpst); | ||
61 | - | ||
62 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
63 | - tcg_temp_free_i32(tcg_rmode); | ||
64 | + rmode = arm_rmode_to_sf(opcode & 7); | ||
65 | + gen_fpst = gen_helper_rints; | ||
66 | break; | ||
67 | - } | ||
68 | case 0xe: /* FRINTX */ | ||
69 | - gen_helper_rints_exact(tcg_res, tcg_op, fpst); | ||
70 | + gen_fpst = gen_helper_rints_exact; | ||
71 | break; | ||
72 | case 0xf: /* FRINTI */ | ||
73 | - gen_helper_rints(tcg_res, tcg_op, fpst); | ||
74 | + gen_fpst = gen_helper_rints; | ||
75 | break; | ||
76 | default: | ||
77 | - abort(); | ||
78 | + g_assert_not_reached(); | ||
79 | } | 65 | } |
80 | 66 | ||
81 | - write_fp_sreg(s, rd, tcg_res); | 67 | if (!s->mainclk_frq) { |
82 | - | 68 | - error_setg(errp, "MAINCLK property was not set"); |
83 | + fpst = get_fpstatus_ptr(false); | 69 | + error_setg(errp, "MAINCLK_FRQ property was not set"); |
84 | + if (rmode >= 0) { | ||
85 | + TCGv_i32 tcg_rmode = tcg_const_i32(rmode); | ||
86 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
87 | + gen_fpst(tcg_res, tcg_op, fpst); | ||
88 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
89 | + tcg_temp_free_i32(tcg_rmode); | ||
90 | + } else { | ||
91 | + gen_fpst(tcg_res, tcg_op, fpst); | ||
92 | + } | ||
93 | tcg_temp_free_ptr(fpst); | ||
94 | + | ||
95 | + done: | ||
96 | + write_fp_sreg(s, rd, tcg_res); | ||
97 | tcg_temp_free_i32(tcg_op); | ||
98 | tcg_temp_free_i32(tcg_res); | ||
99 | } | ||
100 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
101 | /* Floating-point data-processing (1 source) - double precision */ | ||
102 | static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
103 | { | ||
104 | + void (*gen_fpst)(TCGv_i64, TCGv_i64, TCGv_ptr); | ||
105 | + TCGv_i64 tcg_op, tcg_res; | ||
106 | TCGv_ptr fpst; | ||
107 | - TCGv_i64 tcg_op; | ||
108 | - TCGv_i64 tcg_res; | ||
109 | + int rmode = -1; | ||
110 | |||
111 | switch (opcode) { | ||
112 | case 0x0: /* FMOV */ | ||
113 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
114 | return; | 70 | return; |
115 | } | 71 | } |
116 | 72 | ||
117 | - fpst = get_fpstatus_ptr(false); | 73 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
118 | tcg_op = read_fp_dreg(s, rn); | 74 | index XXXXXXX..XXXXXXX 100644 |
119 | tcg_res = tcg_temp_new_i64(); | 75 | --- a/hw/arm/mps2-tz.c |
120 | 76 | +++ b/hw/arm/mps2-tz.c | |
121 | switch (opcode) { | 77 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) |
122 | case 0x1: /* FABS */ | 78 | object_property_set_link(OBJECT(&mms->iotkit), "memory", |
123 | gen_helper_vfp_absd(tcg_res, tcg_op); | 79 | OBJECT(system_memory), &error_abort); |
124 | - break; | 80 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); |
125 | + goto done; | 81 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ); |
126 | case 0x2: /* FNEG */ | 82 | + qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); |
127 | gen_helper_vfp_negd(tcg_res, tcg_op); | 83 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); |
128 | - break; | 84 | |
129 | + goto done; | 85 | /* |
130 | case 0x3: /* FSQRT */ | 86 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c |
131 | gen_helper_vfp_sqrtd(tcg_res, tcg_op, cpu_env); | 87 | index XXXXXXX..XXXXXXX 100644 |
132 | - break; | 88 | --- a/hw/arm/musca.c |
133 | + goto done; | 89 | +++ b/hw/arm/musca.c |
134 | case 0x8: /* FRINTN */ | 90 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) |
135 | case 0x9: /* FRINTP */ | 91 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); |
136 | case 0xa: /* FRINTM */ | 92 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); |
137 | case 0xb: /* FRINTZ */ | 93 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); |
138 | case 0xc: /* FRINTA */ | 94 | - qdev_prop_set_uint32(ssedev, "MAINCLK", SYSCLK_FRQ); |
139 | - { | 95 | + qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); |
140 | - TCGv_i32 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(opcode & 7)); | 96 | /* |
141 | - | 97 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for |
142 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | 98 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. |
143 | - gen_helper_rintd(tcg_res, tcg_op, fpst); | ||
144 | - | ||
145 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
146 | - tcg_temp_free_i32(tcg_rmode); | ||
147 | + rmode = arm_rmode_to_sf(opcode & 7); | ||
148 | + gen_fpst = gen_helper_rintd; | ||
149 | break; | ||
150 | - } | ||
151 | case 0xe: /* FRINTX */ | ||
152 | - gen_helper_rintd_exact(tcg_res, tcg_op, fpst); | ||
153 | + gen_fpst = gen_helper_rintd_exact; | ||
154 | break; | ||
155 | case 0xf: /* FRINTI */ | ||
156 | - gen_helper_rintd(tcg_res, tcg_op, fpst); | ||
157 | + gen_fpst = gen_helper_rintd; | ||
158 | break; | ||
159 | default: | ||
160 | - abort(); | ||
161 | + g_assert_not_reached(); | ||
162 | } | ||
163 | |||
164 | - write_fp_dreg(s, rd, tcg_res); | ||
165 | - | ||
166 | + fpst = get_fpstatus_ptr(false); | ||
167 | + if (rmode >= 0) { | ||
168 | + TCGv_i32 tcg_rmode = tcg_const_i32(rmode); | ||
169 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
170 | + gen_fpst(tcg_res, tcg_op, fpst); | ||
171 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
172 | + tcg_temp_free_i32(tcg_rmode); | ||
173 | + } else { | ||
174 | + gen_fpst(tcg_res, tcg_op, fpst); | ||
175 | + } | ||
176 | tcg_temp_free_ptr(fpst); | ||
177 | + | ||
178 | + done: | ||
179 | + write_fp_dreg(s, rd, tcg_res); | ||
180 | tcg_temp_free_i64(tcg_op); | ||
181 | tcg_temp_free_i64(tcg_res); | ||
182 | } | ||
183 | -- | 99 | -- |
184 | 2.20.1 | 100 | 2.20.1 |
185 | 101 | ||
186 | 102 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Create two input clocks on the ARMSSE devices, one for the normal | ||
2 | MAINCLK, and one for the 32KHz S32KCLK, and wire these up to the | ||
3 | appropriate devices. The old property-based clock frequency setting | ||
4 | will remain in place until conversion is complete. | ||
1 | 5 | ||
6 | This is a migration compatibility break for machines mps2-an505, | ||
7 | mps2-an521, musca-a, musca-b1. | ||
8 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
12 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20210128114145.20536-12-peter.maydell@linaro.org | ||
14 | Message-id: 20210121190622.22000-12-peter.maydell@linaro.org | ||
15 | --- | ||
16 | include/hw/arm/armsse.h | 6 ++++++ | ||
17 | hw/arm/armsse.c | 17 +++++++++++++++-- | ||
18 | 2 files changed, 21 insertions(+), 2 deletions(-) | ||
19 | |||
20 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/include/hw/arm/armsse.h | ||
23 | +++ b/include/hw/arm/armsse.h | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | * per-CPU identity and control register blocks | ||
26 | * | ||
27 | * QEMU interface: | ||
28 | + * + Clock input "MAINCLK": clock for CPUs and most peripherals | ||
29 | + * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | ||
30 | * + QOM property "memory" is a MemoryRegion containing the devices provided | ||
31 | * by the board model. | ||
32 | * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | ||
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | #include "hw/misc/armsse-mhu.h" | ||
35 | #include "hw/misc/unimp.h" | ||
36 | #include "hw/or-irq.h" | ||
37 | +#include "hw/clock.h" | ||
38 | #include "hw/core/split-irq.h" | ||
39 | #include "hw/cpu/cluster.h" | ||
40 | #include "qom/object.h" | ||
41 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
42 | |||
43 | uint32_t nsccfg; | ||
44 | |||
45 | + Clock *mainclk; | ||
46 | + Clock *s32kclk; | ||
47 | + | ||
48 | /* Properties */ | ||
49 | MemoryRegion *board_memory; | ||
50 | uint32_t exp_numirq; | ||
51 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/armsse.c | ||
54 | +++ b/hw/arm/armsse.c | ||
55 | @@ -XXX,XX +XXX,XX @@ | ||
56 | #include "hw/arm/armsse.h" | ||
57 | #include "hw/arm/boot.h" | ||
58 | #include "hw/irq.h" | ||
59 | +#include "hw/qdev-clock.h" | ||
60 | |||
61 | /* Format of the System Information block SYS_CONFIG register */ | ||
62 | typedef enum SysConfigFormat { | ||
63 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | ||
64 | assert(info->sram_banks <= MAX_SRAM_BANKS); | ||
65 | assert(info->num_cpus <= SSE_MAX_CPUS); | ||
66 | |||
67 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); | ||
68 | + s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); | ||
69 | + | ||
70 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); | ||
71 | |||
72 | for (i = 0; i < info->num_cpus; i++) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
74 | * map its upstream ends to the right place in the container. | ||
75 | */ | ||
76 | qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | ||
77 | + qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); | ||
78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { | ||
79 | return; | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
82 | &error_abort); | ||
83 | |||
84 | qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | ||
85 | + qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); | ||
86 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { | ||
87 | return; | ||
88 | } | ||
89 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
90 | &error_abort); | ||
91 | |||
92 | qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); | ||
93 | + qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); | ||
94 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { | ||
95 | return; | ||
96 | } | ||
97 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
98 | * 0x4002f000: S32K timer | ||
99 | */ | ||
100 | qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); | ||
101 | + qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | ||
102 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { | ||
103 | return; | ||
104 | } | ||
105 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
106 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); | ||
107 | |||
108 | qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); | ||
109 | + qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); | ||
110 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { | ||
111 | return; | ||
112 | } | ||
113 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
114 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | ||
115 | |||
116 | qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); | ||
117 | + qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); | ||
118 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { | ||
119 | return; | ||
120 | } | ||
121 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
122 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); | ||
123 | |||
124 | qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | ||
125 | + qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); | ||
126 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { | ||
127 | return; | ||
128 | } | ||
129 | @@ -XXX,XX +XXX,XX @@ static void armsse_idau_check(IDAUInterface *ii, uint32_t address, | ||
130 | |||
131 | static const VMStateDescription armsse_vmstate = { | ||
132 | .name = "iotkit", | ||
133 | - .version_id = 1, | ||
134 | - .minimum_version_id = 1, | ||
135 | + .version_id = 2, | ||
136 | + .minimum_version_id = 2, | ||
137 | .fields = (VMStateField[]) { | ||
138 | + VMSTATE_CLOCK(mainclk, ARMSSE), | ||
139 | + VMSTATE_CLOCK(s32kclk, ARMSSE), | ||
140 | VMSTATE_UINT32(nsccfg, ARMSSE), | ||
141 | VMSTATE_END_OF_LIST() | ||
142 | } | ||
143 | -- | ||
144 | 2.20.1 | ||
145 | |||
146 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | The old-style convenience function cmsdk_apb_timer_create() for |
---|---|---|---|
2 | creating CMSDK_APB_TIMER objects is used in only two places in | ||
3 | mps2.c. Most of the rest of the code in that file uses the new | ||
4 | "initialize in place" coding style. | ||
2 | 5 | ||
3 | We are about to allow the memory map to grow beyond 1TB and | 6 | We want to connect up a Clock object which should be done between the |
4 | potentially overshoot the VCPU AA64MMFR0.PARANGE. | 7 | object creation and realization; rather than adding a Clock* argument |
8 | to the convenience function, convert the timer creation code in | ||
9 | mps2.c to the same style as is used already for the watchdog, | ||
10 | dualtimer and other devices, and delete the now-unused convenience | ||
11 | function. | ||
5 | 12 | ||
6 | In aarch64 mode and when highmem is set, let's check the VCPU | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | PA range is sufficient to address the highest GPA of the memory | 14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | map. | 15 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20210128114145.20536-13-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-13-peter.maydell@linaro.org | ||
19 | --- | ||
20 | include/hw/timer/cmsdk-apb-timer.h | 21 --------------------- | ||
21 | hw/arm/mps2.c | 18 ++++++++++++++++-- | ||
22 | 2 files changed, 16 insertions(+), 23 deletions(-) | ||
9 | 23 | ||
10 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h |
11 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Message-id: 20190304101339.25970-10-eric.auger@redhat.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | hw/arm/virt.c | 17 +++++++++++++++++ | ||
16 | 1 file changed, 17 insertions(+) | ||
17 | |||
18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/virt.c | 26 | --- a/include/hw/timer/cmsdk-apb-timer.h |
21 | +++ b/hw/arm/virt.c | 27 | +++ b/include/hw/timer/cmsdk-apb-timer.h |
22 | @@ -XXX,XX +XXX,XX @@ | 28 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { |
23 | #include "standard-headers/linux/input.h" | 29 | uint32_t intstatus; |
24 | #include "hw/arm/smmuv3.h" | 30 | }; |
25 | #include "hw/acpi/acpi.h" | 31 | |
26 | +#include "target/arm/internals.h" | 32 | -/** |
27 | 33 | - * cmsdk_apb_timer_create - convenience function to create TYPE_CMSDK_APB_TIMER | |
28 | #define DEFINE_VIRT_MACHINE_LATEST(major, minor, latest) \ | 34 | - * @addr: location in system memory to map registers |
29 | static void virt_##major##_##minor##_class_init(ObjectClass *oc, \ | 35 | - * @pclk_frq: frequency in Hz of the PCLK clock (used for calculating baud rate) |
30 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 36 | - */ |
31 | fdt_add_timer_nodes(vms); | 37 | -static inline DeviceState *cmsdk_apb_timer_create(hwaddr addr, |
32 | fdt_add_cpu_nodes(vms); | 38 | - qemu_irq timerint, |
33 | 39 | - uint32_t pclk_frq) | |
34 | + if (!kvm_enabled()) { | 40 | -{ |
35 | + ARMCPU *cpu = ARM_CPU(first_cpu); | 41 | - DeviceState *dev; |
36 | + bool aarch64 = object_property_get_bool(OBJECT(cpu), "aarch64", NULL); | 42 | - SysBusDevice *s; |
43 | - | ||
44 | - dev = qdev_new(TYPE_CMSDK_APB_TIMER); | ||
45 | - s = SYS_BUS_DEVICE(dev); | ||
46 | - qdev_prop_set_uint32(dev, "pclk-frq", pclk_frq); | ||
47 | - sysbus_realize_and_unref(s, &error_fatal); | ||
48 | - sysbus_mmio_map(s, 0, addr); | ||
49 | - sysbus_connect_irq(s, 0, timerint); | ||
50 | - return dev; | ||
51 | -} | ||
52 | - | ||
53 | #endif | ||
54 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/arm/mps2.c | ||
57 | +++ b/hw/arm/mps2.c | ||
58 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | ||
59 | /* CMSDK APB subsystem */ | ||
60 | CMSDKAPBDualTimer dualtimer; | ||
61 | CMSDKAPBWatchdog watchdog; | ||
62 | + CMSDKAPBTimer timer[2]; | ||
63 | }; | ||
64 | |||
65 | #define TYPE_MPS2_MACHINE "mps2" | ||
66 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
67 | } | ||
68 | |||
69 | /* CMSDK APB subsystem */ | ||
70 | - cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); | ||
71 | - cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); | ||
72 | + for (i = 0; i < ARRAY_SIZE(mms->timer); i++) { | ||
73 | + g_autofree char *name = g_strdup_printf("timer%d", i); | ||
74 | + hwaddr base = 0x40000000 + i * 0x1000; | ||
75 | + int irqno = 8 + i; | ||
76 | + SysBusDevice *sbd; | ||
37 | + | 77 | + |
38 | + if (aarch64 && vms->highmem) { | 78 | + object_initialize_child(OBJECT(mms), name, &mms->timer[i], |
39 | + int requested_pa_size, pamax = arm_pamax(cpu); | 79 | + TYPE_CMSDK_APB_TIMER); |
40 | + | 80 | + sbd = SYS_BUS_DEVICE(&mms->timer[i]); |
41 | + requested_pa_size = 64 - clz64(vms->highest_gpa); | 81 | + qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); |
42 | + if (pamax < requested_pa_size) { | 82 | + sysbus_realize_and_unref(sbd, &error_fatal); |
43 | + error_report("VCPU supports less PA bits (%d) than requested " | 83 | + sysbus_mmio_map(sbd, 0, base); |
44 | + "by the memory map (%d)", pamax, requested_pa_size); | 84 | + sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); |
45 | + exit(1); | ||
46 | + } | ||
47 | + } | ||
48 | + } | 85 | + } |
49 | + | 86 | + |
50 | memory_region_allocate_system_memory(ram, NULL, "mach-virt.ram", | 87 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, |
51 | machine->ram_size); | 88 | TYPE_CMSDK_APB_DUALTIMER); |
52 | memory_region_add_subregion(sysmem, vms->memmap[VIRT_MEM].base, ram); | 89 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); |
53 | -- | 90 | -- |
54 | 2.20.1 | 91 | 2.20.1 |
55 | 92 | ||
56 | 93 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Create a fixed-frequency Clock object to be the SYSCLK, and wire it | ||
2 | up to the devices that require it. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-14-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-14-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/arm/mps2.c | 9 +++++++++ | ||
12 | 1 file changed, 9 insertions(+) | ||
13 | |||
14 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/arm/mps2.c | ||
17 | +++ b/hw/arm/mps2.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/net/lan9118.h" | ||
20 | #include "net/net.h" | ||
21 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
22 | +#include "hw/qdev-clock.h" | ||
23 | #include "qom/object.h" | ||
24 | |||
25 | typedef enum MPS2FPGAType { | ||
26 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | ||
27 | CMSDKAPBDualTimer dualtimer; | ||
28 | CMSDKAPBWatchdog watchdog; | ||
29 | CMSDKAPBTimer timer[2]; | ||
30 | + Clock *sysclk; | ||
31 | }; | ||
32 | |||
33 | #define TYPE_MPS2_MACHINE "mps2" | ||
34 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
35 | exit(EXIT_FAILURE); | ||
36 | } | ||
37 | |||
38 | + /* This clock doesn't need migration because it is fixed-frequency */ | ||
39 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
40 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
41 | + | ||
42 | /* The FPGA images have an odd combination of different RAMs, | ||
43 | * because in hardware they are different implementations and | ||
44 | * connected to different buses, giving varying performance/size | ||
45 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
46 | TYPE_CMSDK_APB_TIMER); | ||
47 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | ||
48 | qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | ||
49 | + qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | ||
50 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
51 | sysbus_mmio_map(sbd, 0, base); | ||
52 | sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | ||
53 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
54 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
55 | TYPE_CMSDK_APB_DUALTIMER); | ||
56 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
57 | + qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | ||
58 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
59 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
60 | qdev_get_gpio_in(armv7m, 10)); | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
62 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
63 | TYPE_CMSDK_APB_WATCHDOG); | ||
64 | qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | ||
65 | + qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | ||
66 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
67 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
68 | qdev_get_gpio_in_named(armv7m, "NMI", 0)); | ||
69 | -- | ||
70 | 2.20.1 | ||
71 | |||
72 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Create and connect the two clocks needed by the ARMSSE. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210128114145.20536-15-peter.maydell@linaro.org | ||
8 | Message-id: 20210121190622.22000-15-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/mps2-tz.c | 13 +++++++++++++ | ||
11 | 1 file changed, 13 insertions(+) | ||
12 | |||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/mps2-tz.c | ||
16 | +++ b/hw/arm/mps2-tz.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "hw/net/lan9118.h" | ||
19 | #include "net/net.h" | ||
20 | #include "hw/core/split-irq.h" | ||
21 | +#include "hw/qdev-clock.h" | ||
22 | #include "qom/object.h" | ||
23 | |||
24 | #define MPS2TZ_NUMIRQ 92 | ||
25 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
26 | qemu_or_irq uart_irq_orgate; | ||
27 | DeviceState *lan9118; | ||
28 | SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ]; | ||
29 | + Clock *sysclk; | ||
30 | + Clock *s32kclk; | ||
31 | }; | ||
32 | |||
33 | #define TYPE_MPS2TZ_MACHINE "mps2tz" | ||
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
35 | |||
36 | /* Main SYSCLK frequency in Hz */ | ||
37 | #define SYSCLK_FRQ 20000000 | ||
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | ||
39 | +#define S32KCLK_FRQ (32 * 1000) | ||
40 | |||
41 | /* Create an alias of an entire original MemoryRegion @orig | ||
42 | * located at @base in the memory map. | ||
43 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
44 | exit(EXIT_FAILURE); | ||
45 | } | ||
46 | |||
47 | + /* These clocks don't need migration because they are fixed-frequency */ | ||
48 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
49 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
50 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | ||
51 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | ||
52 | + | ||
53 | object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, | ||
54 | mmc->armsse_type); | ||
55 | iotkitdev = DEVICE(&mms->iotkit); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
57 | OBJECT(system_memory), &error_abort); | ||
58 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
59 | qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
60 | + qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
61 | + qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
62 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
63 | |||
64 | /* | ||
65 | -- | ||
66 | 2.20.1 | ||
67 | |||
68 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Create and connect the two clocks needed by the ARMSSE. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210128114145.20536-16-peter.maydell@linaro.org | ||
8 | Message-id: 20210121190622.22000-16-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/musca.c | 12 ++++++++++++ | ||
11 | 1 file changed, 12 insertions(+) | ||
12 | |||
13 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/musca.c | ||
16 | +++ b/hw/arm/musca.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "hw/misc/tz-ppc.h" | ||
19 | #include "hw/misc/unimp.h" | ||
20 | #include "hw/rtc/pl031.h" | ||
21 | +#include "hw/qdev-clock.h" | ||
22 | #include "qom/object.h" | ||
23 | |||
24 | #define MUSCA_NUMIRQ_MAX 96 | ||
25 | @@ -XXX,XX +XXX,XX @@ struct MuscaMachineState { | ||
26 | UnimplementedDeviceState sdio; | ||
27 | UnimplementedDeviceState gpio; | ||
28 | UnimplementedDeviceState cryptoisland; | ||
29 | + Clock *sysclk; | ||
30 | + Clock *s32kclk; | ||
31 | }; | ||
32 | |||
33 | #define TYPE_MUSCA_MACHINE "musca" | ||
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MuscaMachineState, MuscaMachineClass, MUSCA_MACHINE) | ||
35 | * don't model that in our SSE-200 model yet. | ||
36 | */ | ||
37 | #define SYSCLK_FRQ 40000000 | ||
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | ||
39 | +#define S32KCLK_FRQ (32 * 1000) | ||
40 | |||
41 | static qemu_irq get_sse_irq_in(MuscaMachineState *mms, int irqno) | ||
42 | { | ||
43 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
44 | exit(1); | ||
45 | } | ||
46 | |||
47 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
48 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
49 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | ||
50 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | ||
51 | + | ||
52 | object_initialize_child(OBJECT(machine), "sse-200", &mms->sse, | ||
53 | TYPE_SSE200); | ||
54 | ssedev = DEVICE(&mms->sse); | ||
55 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
56 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
57 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
58 | qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
59 | + qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | ||
60 | + qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | ||
61 | /* | ||
62 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for | ||
63 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. | ||
64 | -- | ||
65 | 2.20.1 | ||
66 | |||
67 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | Convert the SSYS code in the Stellaris boards (which encapsulates the |
---|---|---|---|
2 | 2 | system registers) to a proper QOM device. This will provide us with | |
3 | Up to now the memory map has been static and the high IO region | 3 | somewhere to put the output Clock whose frequency depends on the |
4 | base has always been 256GiB. | 4 | setting of the PLL configuration registers. |
5 | 5 | ||
6 | This patch modifies the virt_set_memmap() function, which freezes | 6 | This is a migration compatibility break for lm3s811evb, lm3s6965evb. |
7 | the memory map, so that the high IO range base becomes floating, | 7 | |
8 | located after the initial RAM and the device memory. | 8 | We use 3-phase reset here because the Clock will need to propagate |
9 | 9 | its value in the hold phase. | |
10 | The function computes | 10 | |
11 | - the base of the device memory, | 11 | For the moment we reset the device during the board creation so that |
12 | - the size of the device memory, | 12 | the system_clock_scale global gets set; this will be removed in a |
13 | - the high IO region base | 13 | subsequent commit. |
14 | - the highest GPA used in the memory map. | 14 | |
15 | |||
16 | Entries of the high IO region are assigned a base address. The | ||
17 | device memory is initialized. | ||
18 | |||
19 | The highest GPA used in the memory map will be used at VM creation | ||
20 | to choose the requested IPA size. | ||
21 | |||
22 | Setting all the existing highmem IO regions beyond the RAM | ||
23 | allows to have a single contiguous RAM region (initial RAM and | ||
24 | possible hotpluggable device memory). That way we do not need | ||
25 | to do invasive changes in the EDK2 FW to support a dynamic | ||
26 | RAM base. | ||
27 | |||
28 | Still the user cannot request an initial RAM size greater than 255GB. | ||
29 | |||
30 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
31 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
32 | Message-id: 20190304101339.25970-8-eric.auger@redhat.com | ||
33 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
17 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Message-id: 20210128114145.20536-17-peter.maydell@linaro.org | ||
20 | Message-id: 20210121190622.22000-17-peter.maydell@linaro.org | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
34 | --- | 22 | --- |
35 | include/hw/arm/virt.h | 1 + | 23 | hw/arm/stellaris.c | 132 ++++++++++++++++++++++++++++++++++++--------- |
36 | hw/arm/virt.c | 52 ++++++++++++++++++++++++++++++++++++++----- | 24 | 1 file changed, 107 insertions(+), 25 deletions(-) |
37 | 2 files changed, 47 insertions(+), 6 deletions(-) | 25 | |
38 | 26 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | |
39 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
40 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
41 | --- a/include/hw/arm/virt.h | 28 | --- a/hw/arm/stellaris.c |
42 | +++ b/include/hw/arm/virt.h | 29 | +++ b/hw/arm/stellaris.c |
30 | @@ -XXX,XX +XXX,XX @@ static void stellaris_gptm_realize(DeviceState *dev, Error **errp) | ||
31 | |||
32 | /* System controller. */ | ||
33 | |||
34 | -typedef struct { | ||
35 | +#define TYPE_STELLARIS_SYS "stellaris-sys" | ||
36 | +OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS) | ||
37 | + | ||
38 | +struct ssys_state { | ||
39 | + SysBusDevice parent_obj; | ||
40 | + | ||
41 | MemoryRegion iomem; | ||
42 | uint32_t pborctl; | ||
43 | uint32_t ldopctl; | ||
43 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 44 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
44 | uint32_t msi_phandle; | 45 | uint32_t dcgc[3]; |
45 | uint32_t iommu_phandle; | 46 | uint32_t clkvclr; |
46 | int psci_conduit; | 47 | uint32_t ldoarst; |
47 | + hwaddr highest_gpa; | 48 | + qemu_irq irq; |
48 | } VirtMachineState; | 49 | + /* Properties (all read-only registers) */ |
49 | 50 | uint32_t user0; | |
50 | #define VIRT_ECAM_ID(high) (high ? VIRT_HIGH_PCIE_ECAM : VIRT_PCIE_ECAM) | 51 | uint32_t user1; |
51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 52 | - qemu_irq irq; |
52 | index XXXXXXX..XXXXXXX 100644 | 53 | - stellaris_board_info *board; |
53 | --- a/hw/arm/virt.c | 54 | -} ssys_state; |
54 | +++ b/hw/arm/virt.c | 55 | + uint32_t did0; |
55 | @@ -XXX,XX +XXX,XX @@ | 56 | + uint32_t did1; |
56 | #include "qapi/visitor.h" | 57 | + uint32_t dc0; |
57 | #include "standard-headers/linux/input.h" | 58 | + uint32_t dc1; |
58 | #include "hw/arm/smmuv3.h" | 59 | + uint32_t dc2; |
59 | +#include "hw/acpi/acpi.h" | 60 | + uint32_t dc3; |
60 | 61 | + uint32_t dc4; | |
61 | #define DEFINE_VIRT_MACHINE_LATEST(major, minor, latest) \ | 62 | +}; |
62 | static void virt_##major##_##minor##_class_init(ObjectClass *oc, \ | 63 | |
63 | @@ -XXX,XX +XXX,XX @@ | 64 | static void ssys_update(ssys_state *s) |
64 | * of a terabyte of RAM will be doing it on a host with more than a | 65 | { |
65 | * terabyte of physical address space.) | 66 | @@ -XXX,XX +XXX,XX @@ static uint32_t pllcfg_fury[16] = { |
66 | */ | 67 | |
67 | -#define RAMLIMIT_GB 255 | 68 | static int ssys_board_class(const ssys_state *s) |
68 | -#define RAMLIMIT_BYTES (RAMLIMIT_GB * 1024ULL * 1024 * 1024) | 69 | { |
69 | +#define LEGACY_RAMLIMIT_GB 255 | 70 | - uint32_t did0 = s->board->did0; |
70 | +#define LEGACY_RAMLIMIT_BYTES (LEGACY_RAMLIMIT_GB * GiB) | 71 | + uint32_t did0 = s->did0; |
71 | 72 | switch (did0 & DID0_VER_MASK) { | |
72 | /* Addresses and sizes of our components. | 73 | case DID0_VER_0: |
73 | * 0..128MB is space for a flash device so we can run bootrom code such as UEFI. | 74 | return DID0_CLASS_SANDSTORM; |
74 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { | 75 | @@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset, |
75 | [VIRT_PCIE_MMIO] = { 0x10000000, 0x2eff0000 }, | 76 | |
76 | [VIRT_PCIE_PIO] = { 0x3eff0000, 0x00010000 }, | 77 | switch (offset) { |
77 | [VIRT_PCIE_ECAM] = { 0x3f000000, 0x01000000 }, | 78 | case 0x000: /* DID0 */ |
78 | - [VIRT_MEM] = { 0x40000000, RAMLIMIT_BYTES }, | 79 | - return s->board->did0; |
79 | + /* Actual RAM size depends on initial RAM and device memory settings */ | 80 | + return s->did0; |
80 | + [VIRT_MEM] = { GiB, LEGACY_RAMLIMIT_BYTES }, | 81 | case 0x004: /* DID1 */ |
82 | - return s->board->did1; | ||
83 | + return s->did1; | ||
84 | case 0x008: /* DC0 */ | ||
85 | - return s->board->dc0; | ||
86 | + return s->dc0; | ||
87 | case 0x010: /* DC1 */ | ||
88 | - return s->board->dc1; | ||
89 | + return s->dc1; | ||
90 | case 0x014: /* DC2 */ | ||
91 | - return s->board->dc2; | ||
92 | + return s->dc2; | ||
93 | case 0x018: /* DC3 */ | ||
94 | - return s->board->dc3; | ||
95 | + return s->dc3; | ||
96 | case 0x01c: /* DC4 */ | ||
97 | - return s->board->dc4; | ||
98 | + return s->dc4; | ||
99 | case 0x030: /* PBORCTL */ | ||
100 | return s->pborctl; | ||
101 | case 0x034: /* LDOPCTL */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ssys_ops = { | ||
103 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
81 | }; | 104 | }; |
82 | 105 | ||
83 | /* | 106 | -static void ssys_reset(void *opaque) |
84 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | 107 | +static void stellaris_sys_reset_enter(Object *obj, ResetType type) |
85 | 108 | { | |
86 | static void virt_set_memmap(VirtMachineState *vms) | 109 | - ssys_state *s = (ssys_state *)opaque; |
87 | { | 110 | + ssys_state *s = STELLARIS_SYS(obj); |
88 | - hwaddr base; | 111 | |
89 | + MachineState *ms = MACHINE(vms); | 112 | s->pborctl = 0x7ffd; |
90 | + hwaddr base, device_memory_base, device_memory_size; | 113 | s->rcc = 0x078e3ac0; |
91 | int i; | 114 | @@ -XXX,XX +XXX,XX @@ static void ssys_reset(void *opaque) |
92 | 115 | s->rcgc[0] = 1; | |
93 | vms->memmap = extended_memmap; | 116 | s->scgc[0] = 1; |
94 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | 117 | s->dcgc[0] = 1; |
95 | vms->memmap[i] = base_memmap[i]; | 118 | +} |
119 | + | ||
120 | +static void stellaris_sys_reset_hold(Object *obj) | ||
121 | +{ | ||
122 | + ssys_state *s = STELLARIS_SYS(obj); | ||
123 | + | ||
124 | ssys_calculate_system_clock(s); | ||
125 | } | ||
126 | |||
127 | +static void stellaris_sys_reset_exit(Object *obj) | ||
128 | +{ | ||
129 | +} | ||
130 | + | ||
131 | static int stellaris_sys_post_load(void *opaque, int version_id) | ||
132 | { | ||
133 | ssys_state *s = opaque; | ||
134 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | ||
96 | } | 135 | } |
97 | 136 | }; | |
98 | - base = 256 * GiB; /* Top of the legacy initial RAM region */ | 137 | |
99 | + if (ms->ram_slots > ACPI_MAX_RAM_SLOTS) { | 138 | +static Property stellaris_sys_properties[] = { |
100 | + error_report("unsupported number of memory slots: %"PRIu64, | 139 | + DEFINE_PROP_UINT32("user0", ssys_state, user0, 0), |
101 | + ms->ram_slots); | 140 | + DEFINE_PROP_UINT32("user1", ssys_state, user1, 0), |
102 | + exit(EXIT_FAILURE); | 141 | + DEFINE_PROP_UINT32("did0", ssys_state, did0, 0), |
103 | + } | 142 | + DEFINE_PROP_UINT32("did1", ssys_state, did1, 0), |
143 | + DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0), | ||
144 | + DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0), | ||
145 | + DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0), | ||
146 | + DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0), | ||
147 | + DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0), | ||
148 | + DEFINE_PROP_END_OF_LIST() | ||
149 | +}; | ||
150 | + | ||
151 | +static void stellaris_sys_instance_init(Object *obj) | ||
152 | +{ | ||
153 | + ssys_state *s = STELLARIS_SYS(obj); | ||
154 | + SysBusDevice *sbd = SYS_BUS_DEVICE(s); | ||
155 | + | ||
156 | + memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | ||
157 | + sysbus_init_mmio(sbd, &s->iomem); | ||
158 | + sysbus_init_irq(sbd, &s->irq); | ||
159 | +} | ||
160 | + | ||
161 | static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
162 | stellaris_board_info * board, | ||
163 | uint8_t *macaddr) | ||
164 | { | ||
165 | - ssys_state *s; | ||
166 | + DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); | ||
167 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
168 | |||
169 | - s = g_new0(ssys_state, 1); | ||
170 | - s->irq = irq; | ||
171 | - s->board = board; | ||
172 | /* Most devices come preprogrammed with a MAC address in the user data. */ | ||
173 | - s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16); | ||
174 | - s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16); | ||
175 | + qdev_prop_set_uint32(dev, "user0", | ||
176 | + macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16)); | ||
177 | + qdev_prop_set_uint32(dev, "user1", | ||
178 | + macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16)); | ||
179 | + qdev_prop_set_uint32(dev, "did0", board->did0); | ||
180 | + qdev_prop_set_uint32(dev, "did1", board->did1); | ||
181 | + qdev_prop_set_uint32(dev, "dc0", board->dc0); | ||
182 | + qdev_prop_set_uint32(dev, "dc1", board->dc1); | ||
183 | + qdev_prop_set_uint32(dev, "dc2", board->dc2); | ||
184 | + qdev_prop_set_uint32(dev, "dc3", board->dc3); | ||
185 | + qdev_prop_set_uint32(dev, "dc4", board->dc4); | ||
186 | + | ||
187 | + sysbus_realize_and_unref(sbd, &error_fatal); | ||
188 | + sysbus_mmio_map(sbd, 0, base); | ||
189 | + sysbus_connect_irq(sbd, 0, irq); | ||
104 | + | 190 | + |
105 | + /* | 191 | + /* |
106 | + * We compute the base of the high IO region depending on the | 192 | + * Normally we should not be resetting devices like this during |
107 | + * amount of initial and device memory. The device memory start/size | 193 | + * board creation. For the moment we need to do so, because |
108 | + * is aligned on 1GiB. We never put the high IO region below 256GiB | 194 | + * system_clock_scale will only get set when the STELLARIS_SYS |
109 | + * so that if maxram_size is < 255GiB we keep the legacy memory map. | 195 | + * device is reset, and we need its initial value to pass to |
110 | + * The device region size assumes 1GiB page max alignment per slot. | 196 | + * the watchdog device. This hack can be removed once the |
197 | + * watchdog has been converted to use a Clock input instead. | ||
111 | + */ | 198 | + */ |
112 | + device_memory_base = | 199 | + device_cold_reset(dev); |
113 | + ROUND_UP(vms->memmap[VIRT_MEM].base + ms->ram_size, GiB); | 200 | |
114 | + device_memory_size = ms->maxram_size - ms->ram_size + ms->ram_slots * GiB; | 201 | - memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000); |
115 | + | 202 | - memory_region_add_subregion(get_system_memory(), base, &s->iomem); |
116 | + /* Base address of the high IO region */ | 203 | - ssys_reset(s); |
117 | + base = device_memory_base + ROUND_UP(device_memory_size, GiB); | 204 | - vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_stellaris_sys, s); |
118 | + if (base < device_memory_base) { | 205 | return 0; |
119 | + error_report("maxmem/slots too huge"); | ||
120 | + exit(EXIT_FAILURE); | ||
121 | + } | ||
122 | + if (base < vms->memmap[VIRT_MEM].base + LEGACY_RAMLIMIT_BYTES) { | ||
123 | + base = vms->memmap[VIRT_MEM].base + LEGACY_RAMLIMIT_BYTES; | ||
124 | + } | ||
125 | |||
126 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | ||
127 | hwaddr size = extended_memmap[i].size; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | ||
129 | vms->memmap[i].size = size; | ||
130 | base += size; | ||
131 | } | ||
132 | + vms->highest_gpa = base - 1; | ||
133 | + if (device_memory_size > 0) { | ||
134 | + ms->device_memory = g_malloc0(sizeof(*ms->device_memory)); | ||
135 | + ms->device_memory->base = device_memory_base; | ||
136 | + memory_region_init(&ms->device_memory->mr, OBJECT(vms), | ||
137 | + "device-memory", device_memory_size); | ||
138 | + } | ||
139 | } | 206 | } |
140 | 207 | ||
141 | static void machvirt_init(MachineState *machine) | 208 | - |
142 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 209 | /* I2C controller. */ |
143 | vms->smp_cpus = smp_cpus; | 210 | |
144 | 211 | #define TYPE_STELLARIS_I2C "stellaris-i2c" | |
145 | if (machine->ram_size > vms->memmap[VIRT_MEM].size) { | 212 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo stellaris_adc_info = { |
146 | - error_report("mach-virt: cannot model more than %dGB RAM", RAMLIMIT_GB); | 213 | .class_init = stellaris_adc_class_init, |
147 | + error_report("mach-virt: cannot model more than %dGB RAM", | 214 | }; |
148 | + LEGACY_RAMLIMIT_GB); | 215 | |
149 | exit(1); | 216 | +static void stellaris_sys_class_init(ObjectClass *klass, void *data) |
150 | } | 217 | +{ |
151 | 218 | + DeviceClass *dc = DEVICE_CLASS(klass); | |
152 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 219 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
153 | memory_region_allocate_system_memory(ram, NULL, "mach-virt.ram", | 220 | + |
154 | machine->ram_size); | 221 | + dc->vmsd = &vmstate_stellaris_sys; |
155 | memory_region_add_subregion(sysmem, vms->memmap[VIRT_MEM].base, ram); | 222 | + rc->phases.enter = stellaris_sys_reset_enter; |
156 | + if (machine->device_memory) { | 223 | + rc->phases.hold = stellaris_sys_reset_hold; |
157 | + memory_region_add_subregion(sysmem, machine->device_memory->base, | 224 | + rc->phases.exit = stellaris_sys_reset_exit; |
158 | + &machine->device_memory->mr); | 225 | + device_class_set_props(dc, stellaris_sys_properties); |
159 | + } | 226 | +} |
160 | 227 | + | |
161 | create_flash(vms, sysmem, secure_sysmem ? secure_sysmem : sysmem); | 228 | +static const TypeInfo stellaris_sys_info = { |
162 | 229 | + .name = TYPE_STELLARIS_SYS, | |
230 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
231 | + .instance_size = sizeof(ssys_state), | ||
232 | + .instance_init = stellaris_sys_instance_init, | ||
233 | + .class_init = stellaris_sys_class_init, | ||
234 | +}; | ||
235 | + | ||
236 | static void stellaris_register_types(void) | ||
237 | { | ||
238 | type_register_static(&stellaris_i2c_info); | ||
239 | type_register_static(&stellaris_gptm_info); | ||
240 | type_register_static(&stellaris_adc_info); | ||
241 | + type_register_static(&stellaris_sys_info); | ||
242 | } | ||
243 | |||
244 | type_init(stellaris_register_types) | ||
163 | -- | 245 | -- |
164 | 2.20.1 | 246 | 2.20.1 |
165 | 247 | ||
166 | 248 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | Create and connect the Clock input for the watchdog device on the |
---|---|---|---|
2 | Stellaris boards. Because the Stellaris boards model the ability to | ||
3 | change the clock rate by programming PLL registers, we have to create | ||
4 | an output Clock on the ssys_state device and wire it up to the | ||
5 | watchdog. | ||
2 | 6 | ||
3 | On ARM, the kvm_type will be resolved by querying the KVMState. | 7 | Note that the old comment on ssys_calculate_system_clock() got the |
4 | Let's add the MachineState handle to the callback so that we | 8 | units wrong -- system_clock_scale is in nanoseconds, not |
5 | can retrieve the KVMState handle. in kvm_init, when the callback | 9 | milliseconds. Improve the commentary to clarify how we are |
6 | is called, the kvm_state variable is not yet set. | 10 | calculating the period. |
7 | 11 | ||
8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Acked-by: David Gibson <david@gibson.dropbear.id.au> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Message-id: 20190304101339.25970-5-eric.auger@redhat.com | ||
13 | [ppc parts] | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20210128114145.20536-18-peter.maydell@linaro.org | ||
17 | Message-id: 20210121190622.22000-18-peter.maydell@linaro.org | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | --- | 19 | --- |
18 | include/hw/boards.h | 5 ++++- | 20 | hw/arm/stellaris.c | 43 +++++++++++++++++++++++++++++++------------ |
19 | accel/kvm/kvm-all.c | 2 +- | 21 | 1 file changed, 31 insertions(+), 12 deletions(-) |
20 | hw/ppc/mac_newworld.c | 3 +-- | ||
21 | hw/ppc/mac_oldworld.c | 2 +- | ||
22 | hw/ppc/spapr.c | 2 +- | ||
23 | 5 files changed, 8 insertions(+), 6 deletions(-) | ||
24 | 22 | ||
25 | diff --git a/include/hw/boards.h b/include/hw/boards.h | 23 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
26 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/include/hw/boards.h | 25 | --- a/hw/arm/stellaris.c |
28 | +++ b/include/hw/boards.h | 26 | +++ b/hw/arm/stellaris.c |
29 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 27 | @@ -XXX,XX +XXX,XX @@ |
30 | * should instead use "unimplemented-device" for all memory ranges where | 28 | #include "hw/watchdog/cmsdk-apb-watchdog.h" |
31 | * the guest will attempt to probe for a device that QEMU doesn't | 29 | #include "migration/vmstate.h" |
32 | * implement and a stub device is required. | 30 | #include "hw/misc/unimp.h" |
33 | + * @kvm_type: | 31 | +#include "hw/qdev-clock.h" |
34 | + * Return the type of KVM corresponding to the kvm-type string option or | 32 | #include "cpu.h" |
35 | + * computed based on other criteria such as the host kernel capabilities. | 33 | #include "qom/object.h" |
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ struct ssys_state { | ||
36 | uint32_t clkvclr; | ||
37 | uint32_t ldoarst; | ||
38 | qemu_irq irq; | ||
39 | + Clock *sysclk; | ||
40 | /* Properties (all read-only registers) */ | ||
41 | uint32_t user0; | ||
42 | uint32_t user1; | ||
43 | @@ -XXX,XX +XXX,XX @@ static bool ssys_use_rcc2(ssys_state *s) | ||
44 | } | ||
45 | |||
46 | /* | ||
47 | - * Caculate the sys. clock period in ms. | ||
48 | + * Calculate the system clock period. We only want to propagate | ||
49 | + * this change to the rest of the system if we're not being called | ||
50 | + * from migration post-load. | ||
36 | */ | 51 | */ |
37 | struct MachineClass { | 52 | -static void ssys_calculate_system_clock(ssys_state *s) |
38 | /*< private >*/ | 53 | +static void ssys_calculate_system_clock(ssys_state *s, bool propagate_clock) |
39 | @@ -XXX,XX +XXX,XX @@ struct MachineClass { | 54 | { |
40 | void (*init)(MachineState *state); | 55 | + /* |
41 | void (*reset)(void); | 56 | + * SYSDIV field specifies divisor: 0 == /1, 1 == /2, etc. Input |
42 | void (*hot_add_cpu)(const int64_t id, Error **errp); | 57 | + * clock is 200MHz, which is a period of 5 ns. Dividing the clock |
43 | - int (*kvm_type)(const char *arg); | 58 | + * frequency by X is the same as multiplying the period by X. |
44 | + int (*kvm_type)(MachineState *machine, const char *arg); | 59 | + */ |
45 | 60 | if (ssys_use_rcc2(s)) { | |
46 | BlockInterfaceType block_default_type; | 61 | system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1); |
47 | int units_per_default_bus; | 62 | } else { |
48 | diff --git a/accel/kvm/kvm-all.c b/accel/kvm/kvm-all.c | 63 | system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1); |
49 | index XXXXXXX..XXXXXXX 100644 | 64 | } |
50 | --- a/accel/kvm/kvm-all.c | 65 | + clock_set_ns(s->sysclk, system_clock_scale); |
51 | +++ b/accel/kvm/kvm-all.c | 66 | + if (propagate_clock) { |
52 | @@ -XXX,XX +XXX,XX @@ static int kvm_init(MachineState *ms) | 67 | + clock_propagate(s->sysclk); |
53 | 68 | + } | |
54 | kvm_type = qemu_opt_get(qemu_get_machine_opts(), "kvm-type"); | ||
55 | if (mc->kvm_type) { | ||
56 | - type = mc->kvm_type(kvm_type); | ||
57 | + type = mc->kvm_type(ms, kvm_type); | ||
58 | } else if (kvm_type) { | ||
59 | ret = -EINVAL; | ||
60 | fprintf(stderr, "Invalid argument kvm-type=%s\n", kvm_type); | ||
61 | diff --git a/hw/ppc/mac_newworld.c b/hw/ppc/mac_newworld.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/ppc/mac_newworld.c | ||
64 | +++ b/hw/ppc/mac_newworld.c | ||
65 | @@ -XXX,XX +XXX,XX @@ static char *core99_fw_dev_path(FWPathProvider *p, BusState *bus, | ||
66 | |||
67 | return NULL; | ||
68 | } | 69 | } |
69 | - | 70 | |
70 | -static int core99_kvm_type(const char *arg) | 71 | static void ssys_write(void *opaque, hwaddr offset, |
71 | +static int core99_kvm_type(MachineState *machine, const char *arg) | 72 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, |
73 | s->int_status |= (1 << 6); | ||
74 | } | ||
75 | s->rcc = value; | ||
76 | - ssys_calculate_system_clock(s); | ||
77 | + ssys_calculate_system_clock(s, true); | ||
78 | break; | ||
79 | case 0x070: /* RCC2 */ | ||
80 | if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { | ||
81 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | ||
82 | s->int_status |= (1 << 6); | ||
83 | } | ||
84 | s->rcc2 = value; | ||
85 | - ssys_calculate_system_clock(s); | ||
86 | + ssys_calculate_system_clock(s, true); | ||
87 | break; | ||
88 | case 0x100: /* RCGC0 */ | ||
89 | s->rcgc[0] = value; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_reset_hold(Object *obj) | ||
72 | { | 91 | { |
73 | /* Always force PR KVM */ | 92 | ssys_state *s = STELLARIS_SYS(obj); |
74 | return 2; | 93 | |
75 | diff --git a/hw/ppc/mac_oldworld.c b/hw/ppc/mac_oldworld.c | 94 | - ssys_calculate_system_clock(s); |
76 | index XXXXXXX..XXXXXXX 100644 | 95 | + /* OK to propagate clocks from the hold phase */ |
77 | --- a/hw/ppc/mac_oldworld.c | 96 | + ssys_calculate_system_clock(s, true); |
78 | +++ b/hw/ppc/mac_oldworld.c | ||
79 | @@ -XXX,XX +XXX,XX @@ static char *heathrow_fw_dev_path(FWPathProvider *p, BusState *bus, | ||
80 | return NULL; | ||
81 | } | 97 | } |
82 | 98 | ||
83 | -static int heathrow_kvm_type(const char *arg) | 99 | static void stellaris_sys_reset_exit(Object *obj) |
84 | +static int heathrow_kvm_type(MachineState *machine, const char *arg) | 100 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_post_load(void *opaque, int version_id) |
85 | { | 101 | { |
86 | /* Always force PR KVM */ | 102 | ssys_state *s = opaque; |
87 | return 2; | 103 | |
88 | diff --git a/hw/ppc/spapr.c b/hw/ppc/spapr.c | 104 | - ssys_calculate_system_clock(s); |
89 | index XXXXXXX..XXXXXXX 100644 | 105 | + ssys_calculate_system_clock(s, false); |
90 | --- a/hw/ppc/spapr.c | 106 | |
91 | +++ b/hw/ppc/spapr.c | 107 | return 0; |
92 | @@ -XXX,XX +XXX,XX @@ static void spapr_machine_init(MachineState *machine) | 108 | } |
109 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | ||
110 | VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3), | ||
111 | VMSTATE_UINT32(clkvclr, ssys_state), | ||
112 | VMSTATE_UINT32(ldoarst, ssys_state), | ||
113 | + /* No field for sysclk -- handled in post-load instead */ | ||
114 | VMSTATE_END_OF_LIST() | ||
93 | } | 115 | } |
116 | }; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_instance_init(Object *obj) | ||
118 | memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | ||
119 | sysbus_init_mmio(sbd, &s->iomem); | ||
120 | sysbus_init_irq(sbd, &s->irq); | ||
121 | + s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); | ||
94 | } | 122 | } |
95 | 123 | ||
96 | -static int spapr_kvm_type(const char *vm_type) | 124 | -static int stellaris_sys_init(uint32_t base, qemu_irq irq, |
97 | +static int spapr_kvm_type(MachineState *machine, const char *vm_type) | 125 | - stellaris_board_info * board, |
126 | - uint8_t *macaddr) | ||
127 | +static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
128 | + stellaris_board_info *board, | ||
129 | + uint8_t *macaddr) | ||
98 | { | 130 | { |
99 | if (!vm_type) { | 131 | DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); |
100 | return 0; | 132 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
133 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
134 | */ | ||
135 | device_cold_reset(dev); | ||
136 | |||
137 | - return 0; | ||
138 | + return dev; | ||
139 | } | ||
140 | |||
141 | /* I2C controller. */ | ||
142 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
143 | int flash_size; | ||
144 | I2CBus *i2c; | ||
145 | DeviceState *dev; | ||
146 | + DeviceState *ssys_dev; | ||
147 | int i; | ||
148 | int j; | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
151 | } | ||
152 | } | ||
153 | |||
154 | - stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | ||
155 | - board, nd_table[0].macaddr.a); | ||
156 | + ssys_dev = stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | ||
157 | + board, nd_table[0].macaddr.a); | ||
158 | |||
159 | |||
160 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
161 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
162 | /* system_clock_scale is valid now */ | ||
163 | uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | ||
164 | qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | ||
165 | + qdev_connect_clock_in(dev, "WDOGCLK", | ||
166 | + qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
167 | |||
168 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
169 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), | ||
101 | -- | 170 | -- |
102 | 2.20.1 | 171 | 2.20.1 |
103 | 172 | ||
104 | 173 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Switch the CMSDK APB timer device over to using its Clock input; the |
---|---|---|---|
2 | pclk-frq property is now ignored. | ||
2 | 3 | ||
3 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190301200501.16533-8-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | [PMM: fixed up block comment style] | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-19-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-19-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | target/arm/cpu.h | 5 ++ | 11 | hw/timer/cmsdk-apb-timer.c | 18 ++++++++++++++---- |
11 | linux-user/elfload.c | 1 + | 12 | 1 file changed, 14 insertions(+), 4 deletions(-) |
12 | target/arm/cpu64.c | 1 + | ||
13 | target/arm/translate-a64.c | 99 +++++++++++++++++++++++++++++++++++++- | ||
14 | 4 files changed, 105 insertions(+), 1 deletion(-) | ||
15 | 13 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 16 | --- a/hw/timer/cmsdk-apb-timer.c |
19 | +++ b/target/arm/cpu.h | 17 | +++ b/hw/timer/cmsdk-apb-timer.c |
20 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_fhm(const ARMISARegisters *id) | 18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) |
21 | return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, FHM) != 0; | 19 | ptimer_transaction_commit(s->timer); |
22 | } | 20 | } |
23 | 21 | ||
24 | +static inline bool isar_feature_aa64_condm_4(const ARMISARegisters *id) | 22 | +static void cmsdk_apb_timer_clk_update(void *opaque) |
25 | +{ | 23 | +{ |
26 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, TS) != 0; | 24 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); |
25 | + | ||
26 | + ptimer_transaction_begin(s->timer); | ||
27 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); | ||
28 | + ptimer_transaction_commit(s->timer); | ||
27 | +} | 29 | +} |
28 | + | 30 | + |
29 | static inline bool isar_feature_aa64_jscvt(const ARMISARegisters *id) | 31 | static void cmsdk_apb_timer_init(Object *obj) |
30 | { | 32 | { |
31 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, JSCVT) != 0; | 33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
32 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) |
33 | index XXXXXXX..XXXXXXX 100644 | 35 | s, "cmsdk-apb-timer", 0x1000); |
34 | --- a/linux-user/elfload.c | 36 | sysbus_init_mmio(sbd, &s->iomem); |
35 | +++ b/linux-user/elfload.c | 37 | sysbus_init_irq(sbd, &s->timerint); |
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 38 | - s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); |
37 | GET_FEATURE_ID(aa64_fhm, ARM_HWCAP_A64_ASIMDFHM); | 39 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", |
38 | GET_FEATURE_ID(aa64_jscvt, ARM_HWCAP_A64_JSCVT); | 40 | + cmsdk_apb_timer_clk_update, s); |
39 | GET_FEATURE_ID(aa64_sb, ARM_HWCAP_A64_SB); | ||
40 | + GET_FEATURE_ID(aa64_condm_4, ARM_HWCAP_A64_FLAGM); | ||
41 | |||
42 | #undef GET_FEATURE_ID | ||
43 | |||
44 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/cpu64.c | ||
47 | +++ b/target/arm/cpu64.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
49 | t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); | ||
50 | t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | ||
51 | t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); | ||
52 | + t = FIELD_DP64(t, ID_AA64ISAR0, TS, 1); | ||
53 | cpu->isar.id_aa64isar0 = t; | ||
54 | |||
55 | t = cpu->isar.id_aa64isar1; | ||
56 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/translate-a64.c | ||
59 | +++ b/target/arm/translate-a64.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
61 | s->base.is_jmp = DISAS_TOO_MANY; | ||
62 | |||
63 | switch (op) { | ||
64 | + case 0x00: /* CFINV */ | ||
65 | + if (crm != 0 || !dc_isar_feature(aa64_condm_4, s)) { | ||
66 | + goto do_unallocated; | ||
67 | + } | ||
68 | + tcg_gen_xori_i32(cpu_CF, cpu_CF, 1); | ||
69 | + s->base.is_jmp = DISAS_NEXT; | ||
70 | + break; | ||
71 | + | ||
72 | case 0x05: /* SPSel */ | ||
73 | if (s->current_el == 0) { | ||
74 | goto do_unallocated; | ||
75 | @@ -XXX,XX +XXX,XX @@ static void gen_get_nzcv(TCGv_i64 tcg_rt) | ||
76 | } | 41 | } |
77 | 42 | ||
78 | static void gen_set_nzcv(TCGv_i64 tcg_rt) | 43 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) |
79 | - | ||
80 | { | 44 | { |
81 | TCGv_i32 nzcv = tcg_temp_new_i32(); | 45 | CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); |
82 | 46 | ||
83 | @@ -XXX,XX +XXX,XX @@ static void disas_adc_sbc(DisasContext *s, uint32_t insn) | 47 | - if (s->pclk_frq == 0) { |
48 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | ||
49 | + if (!clock_has_source(s->pclk)) { | ||
50 | + error_setg(errp, "CMSDK APB timer: pclk clock must be connected"); | ||
51 | return; | ||
84 | } | 52 | } |
53 | |||
54 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
55 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
56 | |||
57 | ptimer_transaction_begin(s->timer); | ||
58 | - ptimer_set_freq(s->timer, s->pclk_frq); | ||
59 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); | ||
60 | ptimer_transaction_commit(s->timer); | ||
85 | } | 61 | } |
86 | 62 | ||
87 | +/* | ||
88 | + * Rotate right into flags | ||
89 | + * 31 30 29 21 15 10 5 4 0 | ||
90 | + * +--+--+--+-----------------+--------+-----------+------+--+------+ | ||
91 | + * |sf|op| S| 1 1 0 1 0 0 0 0 | imm6 | 0 0 0 0 1 | Rn |o2| mask | | ||
92 | + * +--+--+--+-----------------+--------+-----------+------+--+------+ | ||
93 | + */ | ||
94 | +static void disas_rotate_right_into_flags(DisasContext *s, uint32_t insn) | ||
95 | +{ | ||
96 | + int mask = extract32(insn, 0, 4); | ||
97 | + int o2 = extract32(insn, 4, 1); | ||
98 | + int rn = extract32(insn, 5, 5); | ||
99 | + int imm6 = extract32(insn, 15, 6); | ||
100 | + int sf_op_s = extract32(insn, 29, 3); | ||
101 | + TCGv_i64 tcg_rn; | ||
102 | + TCGv_i32 nzcv; | ||
103 | + | ||
104 | + if (sf_op_s != 5 || o2 != 0 || !dc_isar_feature(aa64_condm_4, s)) { | ||
105 | + unallocated_encoding(s); | ||
106 | + return; | ||
107 | + } | ||
108 | + | ||
109 | + tcg_rn = read_cpu_reg(s, rn, 1); | ||
110 | + tcg_gen_rotri_i64(tcg_rn, tcg_rn, imm6); | ||
111 | + | ||
112 | + nzcv = tcg_temp_new_i32(); | ||
113 | + tcg_gen_extrl_i64_i32(nzcv, tcg_rn); | ||
114 | + | ||
115 | + if (mask & 8) { /* N */ | ||
116 | + tcg_gen_shli_i32(cpu_NF, nzcv, 31 - 3); | ||
117 | + } | ||
118 | + if (mask & 4) { /* Z */ | ||
119 | + tcg_gen_not_i32(cpu_ZF, nzcv); | ||
120 | + tcg_gen_andi_i32(cpu_ZF, cpu_ZF, 4); | ||
121 | + } | ||
122 | + if (mask & 2) { /* C */ | ||
123 | + tcg_gen_extract_i32(cpu_CF, nzcv, 1, 1); | ||
124 | + } | ||
125 | + if (mask & 1) { /* V */ | ||
126 | + tcg_gen_shli_i32(cpu_VF, nzcv, 31 - 0); | ||
127 | + } | ||
128 | + | ||
129 | + tcg_temp_free_i32(nzcv); | ||
130 | +} | ||
131 | + | ||
132 | +/* | ||
133 | + * Evaluate into flags | ||
134 | + * 31 30 29 21 15 14 10 5 4 0 | ||
135 | + * +--+--+--+-----------------+---------+----+---------+------+--+------+ | ||
136 | + * |sf|op| S| 1 1 0 1 0 0 0 0 | opcode2 | sz | 0 0 1 0 | Rn |o3| mask | | ||
137 | + * +--+--+--+-----------------+---------+----+---------+------+--+------+ | ||
138 | + */ | ||
139 | +static void disas_evaluate_into_flags(DisasContext *s, uint32_t insn) | ||
140 | +{ | ||
141 | + int o3_mask = extract32(insn, 0, 5); | ||
142 | + int rn = extract32(insn, 5, 5); | ||
143 | + int o2 = extract32(insn, 15, 6); | ||
144 | + int sz = extract32(insn, 14, 1); | ||
145 | + int sf_op_s = extract32(insn, 29, 3); | ||
146 | + TCGv_i32 tmp; | ||
147 | + int shift; | ||
148 | + | ||
149 | + if (sf_op_s != 1 || o2 != 0 || o3_mask != 0xd || | ||
150 | + !dc_isar_feature(aa64_condm_4, s)) { | ||
151 | + unallocated_encoding(s); | ||
152 | + return; | ||
153 | + } | ||
154 | + shift = sz ? 16 : 24; /* SETF16 or SETF8 */ | ||
155 | + | ||
156 | + tmp = tcg_temp_new_i32(); | ||
157 | + tcg_gen_extrl_i64_i32(tmp, cpu_reg(s, rn)); | ||
158 | + tcg_gen_shli_i32(cpu_NF, tmp, shift); | ||
159 | + tcg_gen_shli_i32(cpu_VF, tmp, shift - 1); | ||
160 | + tcg_gen_mov_i32(cpu_ZF, cpu_NF); | ||
161 | + tcg_gen_xor_i32(cpu_VF, cpu_VF, cpu_NF); | ||
162 | + tcg_temp_free_i32(tmp); | ||
163 | +} | ||
164 | + | ||
165 | /* Conditional compare (immediate / register) | ||
166 | * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0 | ||
167 | * +--+--+--+------------------------+--------+------+----+--+------+--+-----+ | ||
168 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_reg(DisasContext *s, uint32_t insn) | ||
169 | disas_adc_sbc(s, insn); | ||
170 | break; | ||
171 | |||
172 | + case 0x01: /* Rotate right into flags */ | ||
173 | + case 0x21: | ||
174 | + disas_rotate_right_into_flags(s, insn); | ||
175 | + break; | ||
176 | + | ||
177 | + case 0x02: /* Evaluate into flags */ | ||
178 | + case 0x12: | ||
179 | + case 0x22: | ||
180 | + case 0x32: | ||
181 | + disas_evaluate_into_flags(s, insn); | ||
182 | + break; | ||
183 | + | ||
184 | default: | ||
185 | goto do_unallocated; | ||
186 | } | ||
187 | -- | 63 | -- |
188 | 2.20.1 | 64 | 2.20.1 |
189 | 65 | ||
190 | 66 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Switch the CMSDK APB dualtimer device over to using its Clock input; |
---|---|---|---|
2 | the pclk-frq property is now ignored. | ||
2 | 3 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Message-id: 20190301200501.16533-3-richard.henderson@linaro.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-20-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-20-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | --- | 11 | --- |
8 | target/arm/cpu.h | 10 ++++++++++ | 12 | hw/timer/cmsdk-apb-dualtimer.c | 42 ++++++++++++++++++++++++++++++---- |
9 | linux-user/elfload.c | 1 + | 13 | 1 file changed, 37 insertions(+), 5 deletions(-) |
10 | target/arm/cpu.c | 1 + | ||
11 | target/arm/cpu64.c | 2 ++ | ||
12 | target/arm/translate-a64.c | 14 ++++++++++++++ | ||
13 | target/arm/translate.c | 22 ++++++++++++++++++++++ | ||
14 | 6 files changed, 50 insertions(+) | ||
15 | 14 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 17 | --- a/hw/timer/cmsdk-apb-dualtimer.c |
19 | +++ b/target/arm/cpu.h | 18 | +++ b/hw/timer/cmsdk-apb-dualtimer.c |
20 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_fhm(const ARMISARegisters *id) | 19 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_update(CMSDKAPBDualTimer *s) |
21 | return FIELD_EX32(id->id_isar6, ID_ISAR6, FHM) != 0; | 20 | qemu_set_irq(s->timerintc, timintc); |
22 | } | 21 | } |
23 | 22 | ||
24 | +static inline bool isar_feature_aa32_sb(const ARMISARegisters *id) | 23 | +static int cmsdk_dualtimermod_divisor(CMSDKAPBDualTimerModule *m) |
25 | +{ | 24 | +{ |
26 | + return FIELD_EX32(id->id_isar6, ID_ISAR6, SB) != 0; | 25 | + /* Return the divisor set by the current CONTROL.PRESCALE value */ |
26 | + switch (FIELD_EX32(m->control, CONTROL, PRESCALE)) { | ||
27 | + case 0: | ||
28 | + return 1; | ||
29 | + case 1: | ||
30 | + return 16; | ||
31 | + case 2: | ||
32 | + case 3: /* UNDEFINED, we treat like 2 (and complained when it was set) */ | ||
33 | + return 256; | ||
34 | + default: | ||
35 | + g_assert_not_reached(); | ||
36 | + } | ||
27 | +} | 37 | +} |
28 | + | 38 | + |
29 | static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | 39 | static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, |
40 | uint32_t newctrl) | ||
30 | { | 41 | { |
31 | /* | 42 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, |
32 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_pauth(const ARMISARegisters *id) | 43 | default: |
33 | FIELD_DP64(0, ID_AA64ISAR1, GPI, 0xf))) != 0; | 44 | g_assert_not_reached(); |
45 | } | ||
46 | - ptimer_set_freq(m->timer, m->parent->pclk_frq / divisor); | ||
47 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, divisor); | ||
48 | } | ||
49 | |||
50 | if (changed & R_CONTROL_MODE_MASK) { | ||
51 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m) | ||
52 | * limit must both be set to 0xffff, so we wrap at 16 bits. | ||
53 | */ | ||
54 | ptimer_set_limit(m->timer, 0xffff, 1); | ||
55 | - ptimer_set_freq(m->timer, m->parent->pclk_frq); | ||
56 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | ||
57 | + cmsdk_dualtimermod_divisor(m)); | ||
58 | ptimer_transaction_commit(m->timer); | ||
34 | } | 59 | } |
35 | 60 | ||
36 | +static inline bool isar_feature_aa64_sb(const ARMISARegisters *id) | 61 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_reset(DeviceState *dev) |
62 | s->timeritop = 0; | ||
63 | } | ||
64 | |||
65 | +static void cmsdk_apb_dualtimer_clk_update(void *opaque) | ||
37 | +{ | 66 | +{ |
38 | + return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, SB) != 0; | 67 | + CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(opaque); |
68 | + int i; | ||
69 | + | ||
70 | + for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | ||
71 | + CMSDKAPBDualTimerModule *m = &s->timermod[i]; | ||
72 | + ptimer_transaction_begin(m->timer); | ||
73 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | ||
74 | + cmsdk_dualtimermod_divisor(m)); | ||
75 | + ptimer_transaction_commit(m->timer); | ||
76 | + } | ||
39 | +} | 77 | +} |
40 | + | 78 | + |
41 | static inline bool isar_feature_aa64_fp16(const ARMISARegisters *id) | 79 | static void cmsdk_apb_dualtimer_init(Object *obj) |
42 | { | 80 | { |
43 | /* We always set the AdvSIMD and FP fields identically wrt FP16. */ | 81 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
44 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 82 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) |
45 | index XXXXXXX..XXXXXXX 100644 | 83 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { |
46 | --- a/linux-user/elfload.c | 84 | sysbus_init_irq(sbd, &s->timermod[i].timerint); |
47 | +++ b/linux-user/elfload.c | 85 | } |
48 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 86 | - s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); |
49 | GET_FEATURE_ID(aa64_pauth, ARM_HWCAP_A64_PACA | ARM_HWCAP_A64_PACG); | 87 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", |
50 | GET_FEATURE_ID(aa64_fhm, ARM_HWCAP_A64_ASIMDFHM); | 88 | + cmsdk_apb_dualtimer_clk_update, s); |
51 | GET_FEATURE_ID(aa64_jscvt, ARM_HWCAP_A64_JSCVT); | 89 | } |
52 | + GET_FEATURE_ID(aa64_sb, ARM_HWCAP_A64_SB); | 90 | |
53 | 91 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | |
54 | #undef GET_FEATURE_ID | 92 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) |
55 | 93 | CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(dev); | |
56 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 94 | int i; |
57 | index XXXXXXX..XXXXXXX 100644 | 95 | |
58 | --- a/target/arm/cpu.c | 96 | - if (s->pclk_frq == 0) { |
59 | +++ b/target/arm/cpu.c | 97 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); |
60 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 98 | + if (!clock_has_source(s->timclk)) { |
61 | t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | 99 | + error_setg(errp, "CMSDK APB dualtimer: TIMCLK clock must be connected"); |
62 | t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
63 | t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
64 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
65 | cpu->isar.id_isar6 = t; | ||
66 | |||
67 | t = cpu->id_mmfr4; | ||
68 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/cpu64.c | ||
71 | +++ b/target/arm/cpu64.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
73 | t = FIELD_DP64(t, ID_AA64ISAR1, API, 0); | ||
74 | t = FIELD_DP64(t, ID_AA64ISAR1, GPA, 1); | ||
75 | t = FIELD_DP64(t, ID_AA64ISAR1, GPI, 0); | ||
76 | + t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | ||
77 | cpu->isar.id_aa64isar1 = t; | ||
78 | |||
79 | t = cpu->isar.id_aa64pfr0; | ||
80 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
81 | u = FIELD_DP32(u, ID_ISAR6, JSCVT, 1); | ||
82 | u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
83 | u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
84 | + u = FIELD_DP32(u, ID_ISAR6, SB, 1); | ||
85 | cpu->isar.id_isar6 = u; | ||
86 | |||
87 | /* | ||
88 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/arm/translate-a64.c | ||
91 | +++ b/target/arm/translate-a64.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | ||
93 | reset_btype(s); | ||
94 | gen_goto_tb(s, 0, s->pc); | ||
95 | return; | ||
96 | + | ||
97 | + case 7: /* SB */ | ||
98 | + if (crm != 0 || !dc_isar_feature(aa64_sb, s)) { | ||
99 | + goto do_unallocated; | ||
100 | + } | ||
101 | + /* | ||
102 | + * TODO: There is no speculation barrier opcode for TCG; | ||
103 | + * MB and end the TB instead. | ||
104 | + */ | ||
105 | + tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | ||
106 | + gen_goto_tb(s, 0, s->pc); | ||
107 | + return; | ||
108 | + | ||
109 | default: | ||
110 | + do_unallocated: | ||
111 | unallocated_encoding(s); | ||
112 | return; | 100 | return; |
113 | } | 101 | } |
114 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 102 | |
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/target/arm/translate.c | ||
117 | +++ b/target/arm/translate.c | ||
118 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
119 | */ | ||
120 | gen_goto_tb(s, 0, s->pc & ~1); | ||
121 | return; | ||
122 | + case 7: /* sb */ | ||
123 | + if ((insn & 0xf) || !dc_isar_feature(aa32_sb, s)) { | ||
124 | + goto illegal_op; | ||
125 | + } | ||
126 | + /* | ||
127 | + * TODO: There is no speculation barrier opcode | ||
128 | + * for TCG; MB and end the TB instead. | ||
129 | + */ | ||
130 | + tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | ||
131 | + gen_goto_tb(s, 0, s->pc & ~1); | ||
132 | + return; | ||
133 | default: | ||
134 | goto illegal_op; | ||
135 | } | ||
136 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
137 | */ | ||
138 | gen_goto_tb(s, 0, s->pc & ~1); | ||
139 | break; | ||
140 | + case 7: /* sb */ | ||
141 | + if ((insn & 0xf) || !dc_isar_feature(aa32_sb, s)) { | ||
142 | + goto illegal_op; | ||
143 | + } | ||
144 | + /* | ||
145 | + * TODO: There is no speculation barrier opcode | ||
146 | + * for TCG; MB and end the TB instead. | ||
147 | + */ | ||
148 | + tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | ||
149 | + gen_goto_tb(s, 0, s->pc & ~1); | ||
150 | + break; | ||
151 | default: | ||
152 | goto illegal_op; | ||
153 | } | ||
154 | -- | 103 | -- |
155 | 2.20.1 | 104 | 2.20.1 |
156 | 105 | ||
157 | 106 | diff view generated by jsdifflib |
1 | From: Shameer Kolothum <shameerali.kolothum.thodi@huawei.com> | 1 | Switch the CMSDK APB watchdog device over to using its Clock input; |
---|---|---|---|
2 | the wdogclk_frq property is now ignored. | ||
2 | 3 | ||
3 | We introduce an helper to create a memory node. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-21-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-21-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/watchdog/cmsdk-apb-watchdog.c | 18 ++++++++++++++---- | ||
12 | 1 file changed, 14 insertions(+), 4 deletions(-) | ||
4 | 13 | ||
5 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 14 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c |
6 | Signed-off-by: Shameer Kolothum <shameerali.kolothum.thodi@huawei.com> | ||
7 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190304101339.25970-2-eric.auger@redhat.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/boot.c | 54 ++++++++++++++++++++++++++++++++------------------- | ||
13 | 1 file changed, 34 insertions(+), 20 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/boot.c | 16 | --- a/hw/watchdog/cmsdk-apb-watchdog.c |
18 | +++ b/hw/arm/boot.c | 17 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c |
19 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args_old(const struct arm_boot_info *info, | 18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_reset(DeviceState *dev) |
20 | } | 19 | ptimer_transaction_commit(s->timer); |
21 | } | 20 | } |
22 | 21 | ||
23 | +static int fdt_add_memory_node(void *fdt, uint32_t acells, hwaddr mem_base, | 22 | +static void cmsdk_apb_watchdog_clk_update(void *opaque) |
24 | + uint32_t scells, hwaddr mem_len, | ||
25 | + int numa_node_id) | ||
26 | +{ | 23 | +{ |
27 | + char *nodename; | 24 | + CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(opaque); |
28 | + int ret; | ||
29 | + | 25 | + |
30 | + nodename = g_strdup_printf("/memory@%" PRIx64, mem_base); | 26 | + ptimer_transaction_begin(s->timer); |
31 | + qemu_fdt_add_subnode(fdt, nodename); | 27 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); |
32 | + qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); | 28 | + ptimer_transaction_commit(s->timer); |
33 | + ret = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", acells, mem_base, | ||
34 | + scells, mem_len); | ||
35 | + if (ret < 0) { | ||
36 | + goto out; | ||
37 | + } | ||
38 | + | ||
39 | + /* only set the NUMA ID if it is specified */ | ||
40 | + if (numa_node_id >= 0) { | ||
41 | + ret = qemu_fdt_setprop_cell(fdt, nodename, | ||
42 | + "numa-node-id", numa_node_id); | ||
43 | + } | ||
44 | +out: | ||
45 | + g_free(nodename); | ||
46 | + return ret; | ||
47 | +} | 29 | +} |
48 | + | 30 | + |
49 | static void fdt_add_psci_node(void *fdt) | 31 | static void cmsdk_apb_watchdog_init(Object *obj) |
50 | { | 32 | { |
51 | uint32_t cpu_suspend_fn; | 33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
52 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | 34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) |
53 | void *fdt = NULL; | 35 | s, "cmsdk-apb-watchdog", 0x1000); |
54 | int size, rc, n = 0; | 36 | sysbus_init_mmio(sbd, &s->iomem); |
55 | uint32_t acells, scells; | 37 | sysbus_init_irq(sbd, &s->wdogint); |
56 | - char *nodename; | 38 | - s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); |
57 | unsigned int i; | 39 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", |
58 | hwaddr mem_base, mem_len; | 40 | + cmsdk_apb_watchdog_clk_update, s); |
59 | char **node_path; | 41 | |
60 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | 42 | s->is_luminary = false; |
61 | mem_base = binfo->loader_start; | 43 | s->id = cmsdk_apb_watchdog_id; |
62 | for (i = 0; i < nb_numa_nodes; i++) { | 44 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) |
63 | mem_len = numa_info[i].node_mem; | 45 | { |
64 | - nodename = g_strdup_printf("/memory@%" PRIx64, mem_base); | 46 | CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(dev); |
65 | - qemu_fdt_add_subnode(fdt, nodename); | 47 | |
66 | - qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); | 48 | - if (s->wdogclk_frq == 0) { |
67 | - rc = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", | 49 | + if (!clock_has_source(s->wdogclk)) { |
68 | - acells, mem_base, | 50 | error_setg(errp, |
69 | - scells, mem_len); | 51 | - "CMSDK APB watchdog: wdogclk-frq property must be set"); |
70 | + rc = fdt_add_memory_node(fdt, acells, mem_base, | 52 | + "CMSDK APB watchdog: WDOGCLK clock must be connected"); |
71 | + scells, mem_len, i); | 53 | return; |
72 | if (rc < 0) { | ||
73 | - fprintf(stderr, "couldn't set %s/reg for node %d\n", nodename, | ||
74 | - i); | ||
75 | + fprintf(stderr, "couldn't add /memory@%"PRIx64" node\n", | ||
76 | + mem_base); | ||
77 | goto fail; | ||
78 | } | ||
79 | |||
80 | - qemu_fdt_setprop_cell(fdt, nodename, "numa-node-id", i); | ||
81 | mem_base += mem_len; | ||
82 | - g_free(nodename); | ||
83 | } | ||
84 | } else { | ||
85 | - nodename = g_strdup_printf("/memory@%" PRIx64, binfo->loader_start); | ||
86 | - qemu_fdt_add_subnode(fdt, nodename); | ||
87 | - qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); | ||
88 | - | ||
89 | - rc = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", | ||
90 | - acells, binfo->loader_start, | ||
91 | - scells, binfo->ram_size); | ||
92 | + rc = fdt_add_memory_node(fdt, acells, binfo->loader_start, | ||
93 | + scells, binfo->ram_size, -1); | ||
94 | if (rc < 0) { | ||
95 | - fprintf(stderr, "couldn't set %s reg\n", nodename); | ||
96 | + fprintf(stderr, "couldn't add /memory@%"PRIx64" node\n", | ||
97 | + binfo->loader_start); | ||
98 | goto fail; | ||
99 | } | ||
100 | - g_free(nodename); | ||
101 | } | 54 | } |
102 | 55 | ||
103 | rc = fdt_path_offset(fdt, "/chosen"); | 56 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) |
57 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
58 | |||
59 | ptimer_transaction_begin(s->timer); | ||
60 | - ptimer_set_freq(s->timer, s->wdogclk_frq); | ||
61 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); | ||
62 | ptimer_transaction_commit(s->timer); | ||
63 | } | ||
64 | |||
104 | -- | 65 | -- |
105 | 2.20.1 | 66 | 2.20.1 |
106 | 67 | ||
107 | 68 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | Now that the CMSDK APB watchdog uses its Clock input, it will |
---|---|---|---|
2 | correctly respond when the system clock frequency is changed using | ||
3 | the RCC register on in the Stellaris board system registers. Test | ||
4 | that when the RCC register is written it causes the watchdog timer to | ||
5 | change speed. | ||
2 | 6 | ||
3 | In the prospect to introduce an extended memory map supporting more | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | RAM, let's split the memory map array into two parts: | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20210128114145.20536-22-peter.maydell@linaro.org | ||
12 | Message-id: 20210121190622.22000-22-peter.maydell@linaro.org | ||
13 | --- | ||
14 | tests/qtest/cmsdk-apb-watchdog-test.c | 52 +++++++++++++++++++++++++++ | ||
15 | 1 file changed, 52 insertions(+) | ||
5 | 16 | ||
6 | - the former a15memmap, renamed base_memmap, contains regions below | 17 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c |
7 | and including the RAM. MemMapEntries initialized in this array | ||
8 | have a static size and base address. | ||
9 | - extended_memmap, only initialized with entries located after the | ||
10 | RAM. MemMapEntries initialized in this array only get their size | ||
11 | initialized. Their base address is dynamically computed depending | ||
12 | on the the top of the RAM, with same alignment as their size. | ||
13 | |||
14 | Eventually base_memmap entries are copied into the extended_memmap | ||
15 | array. Using two separate arrays however clarifies which entries | ||
16 | are statically allocated and those which are dynamically allocated. | ||
17 | |||
18 | This new split will allow to grow the RAM size without changing the | ||
19 | description of the high IO entries. | ||
20 | |||
21 | We introduce a new virt_set_memmap() helper function which | ||
22 | "freezes" the memory map. We call it in machvirt_init as | ||
23 | memory attributes of the machine are not yet set when | ||
24 | virt_instance_init() gets called. | ||
25 | |||
26 | The memory map is unchanged (the top of the initial RAM still is | ||
27 | 256GiB). Then come the high IO regions with same layout as before. | ||
28 | |||
29 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
30 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
31 | Message-id: 20190304101339.25970-4-eric.auger@redhat.com | ||
32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
33 | --- | ||
34 | include/hw/arm/virt.h | 13 +++++++---- | ||
35 | hw/arm/virt.c | 50 +++++++++++++++++++++++++++++++++++++------ | ||
36 | 2 files changed, 53 insertions(+), 10 deletions(-) | ||
37 | |||
38 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
39 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/include/hw/arm/virt.h | 19 | --- a/tests/qtest/cmsdk-apb-watchdog-test.c |
41 | +++ b/include/hw/arm/virt.h | 20 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c |
42 | @@ -XXX,XX +XXX,XX @@ enum { | ||
43 | VIRT_GIC_VCPU, | ||
44 | VIRT_GIC_ITS, | ||
45 | VIRT_GIC_REDIST, | ||
46 | - VIRT_HIGH_GIC_REDIST2, | ||
47 | VIRT_SMMU, | ||
48 | VIRT_UART, | ||
49 | VIRT_MMIO, | ||
50 | @@ -XXX,XX +XXX,XX @@ enum { | ||
51 | VIRT_PCIE_MMIO, | ||
52 | VIRT_PCIE_PIO, | ||
53 | VIRT_PCIE_ECAM, | ||
54 | - VIRT_HIGH_PCIE_ECAM, | ||
55 | VIRT_PLATFORM_BUS, | ||
56 | - VIRT_HIGH_PCIE_MMIO, | ||
57 | VIRT_GPIO, | ||
58 | VIRT_SECURE_UART, | ||
59 | VIRT_SECURE_MEM, | ||
60 | + VIRT_LOWMEMMAP_LAST, | ||
61 | +}; | ||
62 | + | ||
63 | +/* indices of IO regions located after the RAM */ | ||
64 | +enum { | ||
65 | + VIRT_HIGH_GIC_REDIST2 = VIRT_LOWMEMMAP_LAST, | ||
66 | + VIRT_HIGH_PCIE_ECAM, | ||
67 | + VIRT_HIGH_PCIE_MMIO, | ||
68 | }; | ||
69 | |||
70 | typedef enum VirtIOMMUType { | ||
71 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
72 | int32_t gic_version; | ||
73 | VirtIOMMUType iommu; | ||
74 | struct arm_boot_info bootinfo; | ||
75 | - const MemMapEntry *memmap; | ||
76 | + MemMapEntry *memmap; | ||
77 | const int *irqmap; | ||
78 | int smp_cpus; | ||
79 | void *fdt; | ||
80 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/hw/arm/virt.c | ||
83 | +++ b/hw/arm/virt.c | ||
84 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ |
85 | */ | 22 | */ |
86 | 23 | ||
87 | #include "qemu/osdep.h" | 24 | #include "qemu/osdep.h" |
88 | +#include "qemu/units.h" | 25 | +#include "qemu/bitops.h" |
89 | #include "qapi/error.h" | 26 | #include "libqtest-single.h" |
90 | #include "hw/sysbus.h" | 27 | |
91 | #include "hw/arm/arm.h" | 28 | /* |
92 | @@ -XXX,XX +XXX,XX @@ | 29 | @@ -XXX,XX +XXX,XX @@ |
93 | * Note that devices should generally be placed at multiples of 0x10000, | 30 | #define WDOGMIS 0x14 |
94 | * to accommodate guests using 64K pages. | 31 | #define WDOGLOCK 0xc00 |
95 | */ | 32 | |
96 | -static const MemMapEntry a15memmap[] = { | 33 | +#define SSYS_BASE 0x400fe000 |
97 | +static const MemMapEntry base_memmap[] = { | 34 | +#define RCC 0x60 |
98 | /* Space up to 0x8000000 is reserved for a boot ROM */ | 35 | +#define SYSDIV_SHIFT 23 |
99 | [VIRT_FLASH] = { 0, 0x08000000 }, | 36 | +#define SYSDIV_LENGTH 4 |
100 | [VIRT_CPUPERIPHS] = { 0x08000000, 0x00020000 }, | ||
101 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry a15memmap[] = { | ||
102 | [VIRT_PCIE_PIO] = { 0x3eff0000, 0x00010000 }, | ||
103 | [VIRT_PCIE_ECAM] = { 0x3f000000, 0x01000000 }, | ||
104 | [VIRT_MEM] = { 0x40000000, RAMLIMIT_BYTES }, | ||
105 | +}; | ||
106 | + | 37 | + |
107 | +/* | 38 | static void test_watchdog(void) |
108 | + * Highmem IO Regions: This memory map is floating, located after the RAM. | 39 | { |
109 | + * Each MemMapEntry base (GPA) will be dynamically computed, depending on the | 40 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); |
110 | + * top of the RAM, so that its base get the same alignment as the size, | 41 | @@ -XXX,XX +XXX,XX @@ static void test_watchdog(void) |
111 | + * ie. a 512GiB entry will be aligned on a 512GiB boundary. If there is | 42 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); |
112 | + * less than 256GiB of RAM, the floating area starts at the 256GiB mark. | ||
113 | + * Note the extended_memmap is sized so that it eventually also includes the | ||
114 | + * base_memmap entries (VIRT_HIGH_GIC_REDIST2 index is greater than the last | ||
115 | + * index of base_memmap). | ||
116 | + */ | ||
117 | +static MemMapEntry extended_memmap[] = { | ||
118 | /* Additional 64 MB redist region (can contain up to 512 redistributors) */ | ||
119 | - [VIRT_HIGH_GIC_REDIST2] = { 0x4000000000ULL, 0x4000000 }, | ||
120 | - [VIRT_HIGH_PCIE_ECAM] = { 0x4010000000ULL, 0x10000000 }, | ||
121 | - /* Second PCIe window, 512GB wide at the 512GB boundary */ | ||
122 | - [VIRT_HIGH_PCIE_MMIO] = { 0x8000000000ULL, 0x8000000000ULL }, | ||
123 | + [VIRT_HIGH_GIC_REDIST2] = { 0x0, 64 * MiB }, | ||
124 | + [VIRT_HIGH_PCIE_ECAM] = { 0x0, 256 * MiB }, | ||
125 | + /* Second PCIe window */ | ||
126 | + [VIRT_HIGH_PCIE_MMIO] = { 0x0, 512 * GiB }, | ||
127 | }; | ||
128 | |||
129 | static const int a15irqmap[] = { | ||
130 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | ||
131 | return arm_cpu_mp_affinity(idx, clustersz); | ||
132 | } | 43 | } |
133 | 44 | ||
134 | +static void virt_set_memmap(VirtMachineState *vms) | 45 | +static void test_clock_change(void) |
135 | +{ | 46 | +{ |
136 | + hwaddr base; | 47 | + uint32_t rcc; |
137 | + int i; | ||
138 | + | 48 | + |
139 | + vms->memmap = extended_memmap; | 49 | + /* |
50 | + * Test that writing to the stellaris board's RCC register to | ||
51 | + * change the system clock frequency causes the watchdog | ||
52 | + * to change the speed it counts at. | ||
53 | + */ | ||
54 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
140 | + | 55 | + |
141 | + for (i = 0; i < ARRAY_SIZE(base_memmap); i++) { | 56 | + writel(WDOG_BASE + WDOGCONTROL, 1); |
142 | + vms->memmap[i] = base_memmap[i]; | 57 | + writel(WDOG_BASE + WDOGLOAD, 1000); |
143 | + } | ||
144 | + | 58 | + |
145 | + base = 256 * GiB; /* Top of the legacy initial RAM region */ | 59 | + /* Step to just past the 500th tick */ |
60 | + clock_step(80 * 500 + 1); | ||
61 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
62 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
146 | + | 63 | + |
147 | + for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | 64 | + /* Rewrite RCC.SYSDIV from 16 to 8, so the clock is now 40ns per tick */ |
148 | + hwaddr size = extended_memmap[i].size; | 65 | + rcc = readl(SSYS_BASE + RCC); |
66 | + g_assert_cmpuint(extract32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH), ==, 0xf); | ||
67 | + rcc = deposit32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH, 7); | ||
68 | + writel(SSYS_BASE + RCC, rcc); | ||
149 | + | 69 | + |
150 | + base = ROUND_UP(base, size); | 70 | + /* Just past the 1000th tick: timer should have fired */ |
151 | + vms->memmap[i].base = base; | 71 | + clock_step(40 * 500); |
152 | + vms->memmap[i].size = size; | 72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); |
153 | + base += size; | 73 | + |
154 | + } | 74 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); |
75 | + | ||
76 | + /* VALUE reloads at following tick */ | ||
77 | + clock_step(41); | ||
78 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
79 | + | ||
80 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
81 | + clock_step(40 * 500); | ||
82 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
84 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
85 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
86 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
155 | +} | 87 | +} |
156 | + | 88 | + |
157 | static void machvirt_init(MachineState *machine) | 89 | int main(int argc, char **argv) |
158 | { | 90 | { |
159 | VirtMachineState *vms = VIRT_MACHINE(machine); | 91 | int r; |
160 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 92 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) |
161 | bool firmware_loaded = bios_name || drive_get(IF_PFLASH, 0, 0); | 93 | qtest_start("-machine lm3s811evb"); |
162 | bool aarch64 = true; | 94 | |
163 | 95 | qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | |
164 | + virt_set_memmap(vms); | 96 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog_clock_change", |
165 | + | 97 | + test_clock_change); |
166 | /* We can probe only here because during property set | 98 | |
167 | * KVM is not available yet | 99 | r = g_test_run(); |
168 | */ | ||
169 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | ||
170 | "Valid values are none and smmuv3", | ||
171 | NULL); | ||
172 | |||
173 | - vms->memmap = a15memmap; | ||
174 | vms->irqmap = a15irqmap; | ||
175 | } | ||
176 | 100 | ||
177 | -- | 101 | -- |
178 | 2.20.1 | 102 | 2.20.1 |
179 | 103 | ||
180 | 104 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Use the MAINCLK Clock input to set the system_clock_scale variable |
---|---|---|---|
2 | rather than using the mainclk_frq property. | ||
2 | 3 | ||
3 | We do not need an out-of-line helper for manipulating bits in pstate. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | While changing things, share the implementation of gen_ss_advance. | 5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Message-id: 20210128114145.20536-23-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-23-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/arm/armsse.c | 24 +++++++++++++++++++----- | ||
12 | 1 file changed, 19 insertions(+), 5 deletions(-) | ||
5 | 13 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c |
7 | Message-id: 20190301200501.16533-6-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/helper.h | 2 -- | ||
12 | target/arm/translate.h | 34 ++++++++++++++++++++++++++++++++++ | ||
13 | target/arm/op_helper.c | 5 ----- | ||
14 | target/arm/translate-a64.c | 11 ----------- | ||
15 | target/arm/translate.c | 11 ----------- | ||
16 | 5 files changed, 34 insertions(+), 29 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.h | 16 | --- a/hw/arm/armsse.c |
21 | +++ b/target/arm/helper.h | 17 | +++ b/hw/arm/armsse.c |
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(get_cp_reg, i32, env, ptr) | 18 | @@ -XXX,XX +XXX,XX @@ static void armsse_forward_sec_resp_cfg(ARMSSE *s) |
23 | DEF_HELPER_3(set_cp_reg64, void, env, ptr, i64) | 19 | qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); |
24 | DEF_HELPER_2(get_cp_reg64, i64, env, ptr) | ||
25 | |||
26 | -DEF_HELPER_1(clear_pstate_ss, void, env) | ||
27 | - | ||
28 | DEF_HELPER_2(get_r13_banked, i32, env, i32) | ||
29 | DEF_HELPER_3(set_r13_banked, void, env, i32, i32) | ||
30 | |||
31 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/translate.h | ||
34 | +++ b/target/arm/translate.h | ||
35 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i32 get_ahp_flag(void) | ||
36 | return ret; | ||
37 | } | 20 | } |
38 | 21 | ||
39 | +/* Set bits within PSTATE. */ | 22 | +static void armsse_mainclk_update(void *opaque) |
40 | +static inline void set_pstate_bits(uint32_t bits) | ||
41 | +{ | 23 | +{ |
42 | + TCGv_i32 p = tcg_temp_new_i32(); | 24 | + ARMSSE *s = ARM_SSE(opaque); |
43 | + | 25 | + /* |
44 | + tcg_debug_assert(!(bits & CACHED_PSTATE_BITS)); | 26 | + * Set system_clock_scale from our Clock input; this is what |
45 | + | 27 | + * controls the tick rate of the CPU SysTick timer. |
46 | + tcg_gen_ld_i32(p, cpu_env, offsetof(CPUARMState, pstate)); | 28 | + */ |
47 | + tcg_gen_ori_i32(p, p, bits); | 29 | + system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); |
48 | + tcg_gen_st_i32(p, cpu_env, offsetof(CPUARMState, pstate)); | ||
49 | + tcg_temp_free_i32(p); | ||
50 | +} | 30 | +} |
51 | + | 31 | + |
52 | +/* Clear bits within PSTATE. */ | 32 | static void armsse_init(Object *obj) |
53 | +static inline void clear_pstate_bits(uint32_t bits) | 33 | { |
54 | +{ | 34 | ARMSSE *s = ARM_SSE(obj); |
55 | + TCGv_i32 p = tcg_temp_new_i32(); | 35 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) |
56 | + | 36 | assert(info->sram_banks <= MAX_SRAM_BANKS); |
57 | + tcg_debug_assert(!(bits & CACHED_PSTATE_BITS)); | 37 | assert(info->num_cpus <= SSE_MAX_CPUS); |
58 | + | 38 | |
59 | + tcg_gen_ld_i32(p, cpu_env, offsetof(CPUARMState, pstate)); | 39 | - s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); |
60 | + tcg_gen_andi_i32(p, p, ~bits); | 40 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", |
61 | + tcg_gen_st_i32(p, cpu_env, offsetof(CPUARMState, pstate)); | 41 | + armsse_mainclk_update, s); |
62 | + tcg_temp_free_i32(p); | 42 | s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); |
63 | +} | 43 | |
64 | + | 44 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); |
65 | +/* If the singlestep state is Active-not-pending, advance to Active-pending. */ | 45 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
66 | +static inline void gen_ss_advance(DisasContext *s) | 46 | return; |
67 | +{ | 47 | } |
68 | + if (s->ss_active) { | 48 | |
69 | + s->pstate_ss = 0; | 49 | - if (!s->mainclk_frq) { |
70 | + clear_pstate_bits(PSTATE_SS); | 50 | - error_setg(errp, "MAINCLK_FRQ property was not set"); |
51 | - return; | ||
52 | + if (!clock_has_source(s->mainclk)) { | ||
53 | + error_setg(errp, "MAINCLK clock was not connected"); | ||
71 | + } | 54 | + } |
72 | +} | 55 | + if (!clock_has_source(s->s32kclk)) { |
73 | 56 | + error_setg(errp, "S32KCLK clock was not connected"); | |
74 | /* Vector operations shared between ARM and AArch64. */ | 57 | } |
75 | extern const GVecGen3 bsl_op; | 58 | |
76 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 59 | assert(info->num_cpus <= SSE_MAX_CPUS); |
77 | index XXXXXXX..XXXXXXX 100644 | 60 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
78 | --- a/target/arm/op_helper.c | 61 | */ |
79 | +++ b/target/arm/op_helper.c | 62 | sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); |
80 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(get_cp_reg64)(CPUARMState *env, void *rip) | 63 | |
81 | return res; | 64 | - system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; |
65 | + /* Set initial system_clock_scale from MAINCLK */ | ||
66 | + armsse_mainclk_update(s); | ||
82 | } | 67 | } |
83 | 68 | ||
84 | -void HELPER(clear_pstate_ss)(CPUARMState *env) | 69 | static void armsse_idau_check(IDAUInterface *ii, uint32_t address, |
85 | -{ | ||
86 | - env->pstate &= ~PSTATE_SS; | ||
87 | -} | ||
88 | - | ||
89 | void HELPER(pre_hvc)(CPUARMState *env) | ||
90 | { | ||
91 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
92 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/translate-a64.c | ||
95 | +++ b/target/arm/translate-a64.c | ||
96 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_bkpt_insn(DisasContext *s, int offset, | ||
97 | s->base.is_jmp = DISAS_NORETURN; | ||
98 | } | ||
99 | |||
100 | -static void gen_ss_advance(DisasContext *s) | ||
101 | -{ | ||
102 | - /* If the singlestep state is Active-not-pending, advance to | ||
103 | - * Active-pending. | ||
104 | - */ | ||
105 | - if (s->ss_active) { | ||
106 | - s->pstate_ss = 0; | ||
107 | - gen_helper_clear_pstate_ss(cpu_env); | ||
108 | - } | ||
109 | -} | ||
110 | - | ||
111 | static void gen_step_complete_exception(DisasContext *s) | ||
112 | { | ||
113 | /* We just completed step of an insn. Move from Active-not-pending | ||
114 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/target/arm/translate.c | ||
117 | +++ b/target/arm/translate.c | ||
118 | @@ -XXX,XX +XXX,XX @@ static void gen_exception(int excp, uint32_t syndrome, uint32_t target_el) | ||
119 | tcg_temp_free_i32(tcg_excp); | ||
120 | } | ||
121 | |||
122 | -static void gen_ss_advance(DisasContext *s) | ||
123 | -{ | ||
124 | - /* If the singlestep state is Active-not-pending, advance to | ||
125 | - * Active-pending. | ||
126 | - */ | ||
127 | - if (s->ss_active) { | ||
128 | - s->pstate_ss = 0; | ||
129 | - gen_helper_clear_pstate_ss(cpu_env); | ||
130 | - } | ||
131 | -} | ||
132 | - | ||
133 | static void gen_step_complete_exception(DisasContext *s) | ||
134 | { | ||
135 | /* We just completed step of an insn. Move from Active-not-pending | ||
136 | -- | 70 | -- |
137 | 2.20.1 | 71 | 2.20.1 |
138 | 72 | ||
139 | 73 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Remove all the code that sets frequency properties on the CMSDK | ||
2 | timer, dualtimer and watchdog devices and on the ARMSSE SoC device: | ||
3 | these properties are unused now that the devices rely on their Clock | ||
4 | inputs instead. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210128114145.20536-24-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-24-peter.maydell@linaro.org | ||
12 | --- | ||
13 | hw/arm/armsse.c | 7 ------- | ||
14 | hw/arm/mps2-tz.c | 1 - | ||
15 | hw/arm/mps2.c | 3 --- | ||
16 | hw/arm/musca.c | 1 - | ||
17 | hw/arm/stellaris.c | 3 --- | ||
18 | 5 files changed, 15 deletions(-) | ||
19 | |||
20 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/arm/armsse.c | ||
23 | +++ b/hw/arm/armsse.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
25 | * it to the appropriate PPC port; then we can realize the PPC and | ||
26 | * map its upstream ends to the right place in the container. | ||
27 | */ | ||
28 | - qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | ||
29 | qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); | ||
30 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { | ||
31 | return; | ||
32 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
33 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[0]", OBJECT(mr), | ||
34 | &error_abort); | ||
35 | |||
36 | - qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | ||
37 | qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); | ||
38 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { | ||
39 | return; | ||
40 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
41 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[1]", OBJECT(mr), | ||
42 | &error_abort); | ||
43 | |||
44 | - qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); | ||
45 | qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); | ||
46 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { | ||
47 | return; | ||
48 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
49 | /* Devices behind APB PPC1: | ||
50 | * 0x4002f000: S32K timer | ||
51 | */ | ||
52 | - qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); | ||
53 | qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | ||
54 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { | ||
55 | return; | ||
56 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
57 | qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, | ||
58 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); | ||
59 | |||
60 | - qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); | ||
61 | qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); | ||
62 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { | ||
63 | return; | ||
64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
65 | |||
66 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | ||
67 | |||
68 | - qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); | ||
69 | qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); | ||
70 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { | ||
71 | return; | ||
72 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
73 | armsse_get_common_irq_in(s, 1)); | ||
74 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); | ||
75 | |||
76 | - qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | ||
77 | qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); | ||
78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { | ||
79 | return; | ||
80 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/hw/arm/mps2-tz.c | ||
83 | +++ b/hw/arm/mps2-tz.c | ||
84 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
85 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | ||
86 | OBJECT(system_memory), &error_abort); | ||
87 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
88 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
89 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
90 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
91 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
92 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/hw/arm/mps2.c | ||
95 | +++ b/hw/arm/mps2.c | ||
96 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
97 | object_initialize_child(OBJECT(mms), name, &mms->timer[i], | ||
98 | TYPE_CMSDK_APB_TIMER); | ||
99 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | ||
100 | - qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | ||
101 | qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | ||
102 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
103 | sysbus_mmio_map(sbd, 0, base); | ||
104 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
105 | |||
106 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
107 | TYPE_CMSDK_APB_DUALTIMER); | ||
108 | - qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
109 | qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | ||
110 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
111 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
112 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
113 | sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); | ||
114 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
115 | TYPE_CMSDK_APB_WATCHDOG); | ||
116 | - qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | ||
117 | qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | ||
118 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
119 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
120 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/hw/arm/musca.c | ||
123 | +++ b/hw/arm/musca.c | ||
124 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
125 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); | ||
126 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
127 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
128 | - qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
129 | qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | ||
130 | qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | ||
131 | /* | ||
132 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/stellaris.c | ||
135 | +++ b/hw/arm/stellaris.c | ||
136 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
137 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
138 | dev = qdev_new(TYPE_LUMINARY_WATCHDOG); | ||
139 | |||
140 | - /* system_clock_scale is valid now */ | ||
141 | - uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | ||
142 | - qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | ||
143 | qdev_connect_clock_in(dev, "WDOGCLK", | ||
144 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
145 | |||
146 | -- | ||
147 | 2.20.1 | ||
148 | |||
149 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Now no users are setting the frq properties on the CMSDK timer, |
---|---|---|---|
2 | dualtimer, watchdog or ARMSSE SoC devices, we can remove the | ||
3 | properties and the struct fields that back them. | ||
2 | 4 | ||
3 | This decoding more closely matches the ARMv8.4 Table C4-6, | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Encoding table for Data Processing - Register Group. | 6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20210128114145.20536-25-peter.maydell@linaro.org | ||
10 | Message-id: 20210121190622.22000-25-peter.maydell@linaro.org | ||
11 | --- | ||
12 | include/hw/arm/armsse.h | 2 -- | ||
13 | include/hw/timer/cmsdk-apb-dualtimer.h | 2 -- | ||
14 | include/hw/timer/cmsdk-apb-timer.h | 2 -- | ||
15 | include/hw/watchdog/cmsdk-apb-watchdog.h | 2 -- | ||
16 | hw/arm/armsse.c | 2 -- | ||
17 | hw/timer/cmsdk-apb-dualtimer.c | 6 ------ | ||
18 | hw/timer/cmsdk-apb-timer.c | 6 ------ | ||
19 | hw/watchdog/cmsdk-apb-watchdog.c | 6 ------ | ||
20 | 8 files changed, 28 deletions(-) | ||
5 | 21 | ||
6 | In particular, op2 == 0 is now more than just Add/sub (with carry). | 22 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h |
7 | |||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190301200501.16533-7-richard.henderson@linaro.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/translate-a64.c | 98 ++++++++++++++++++++++---------------- | ||
14 | 1 file changed, 57 insertions(+), 41 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-a64.c | 24 | --- a/include/hw/arm/armsse.h |
19 | +++ b/target/arm/translate-a64.c | 25 | +++ b/include/hw/arm/armsse.h |
20 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_3src(DisasContext *s, uint32_t insn) | 26 | @@ -XXX,XX +XXX,XX @@ |
27 | * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | ||
28 | * + QOM property "memory" is a MemoryRegion containing the devices provided | ||
29 | * by the board model. | ||
30 | - * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | ||
31 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. | ||
32 | * (In hardware, the SSE-200 permits the number of expansion interrupts | ||
33 | * for the two CPUs to be configured separately, but we restrict it to | ||
34 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
35 | /* Properties */ | ||
36 | MemoryRegion *board_memory; | ||
37 | uint32_t exp_numirq; | ||
38 | - uint32_t mainclk_frq; | ||
39 | uint32_t sram_addr_width; | ||
40 | uint32_t init_svtor; | ||
41 | bool cpu_fpu[SSE_MAX_CPUS]; | ||
42 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | ||
45 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
48 | * | ||
49 | * QEMU interface: | ||
50 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
51 | * + Clock input "TIMCLK": clock (for both timers) | ||
52 | * + sysbus MMIO region 0: the register bank | ||
53 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | ||
54 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | ||
55 | /*< public >*/ | ||
56 | MemoryRegion iomem; | ||
57 | qemu_irq timerintc; | ||
58 | - uint32_t pclk_frq; | ||
59 | Clock *timclk; | ||
60 | |||
61 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
62 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
65 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
66 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
67 | |||
68 | /* | ||
69 | * QEMU interface: | ||
70 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
71 | * + Clock input "pclk": clock for the timer | ||
72 | * + sysbus MMIO region 0: the register bank | ||
73 | * + sysbus IRQ 0: timer interrupt TIMERINT | ||
74 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | ||
75 | /*< public >*/ | ||
76 | MemoryRegion iomem; | ||
77 | qemu_irq timerint; | ||
78 | - uint32_t pclk_frq; | ||
79 | struct ptimer_state *timer; | ||
80 | Clock *pclk; | ||
81 | |||
82 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
85 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
86 | @@ -XXX,XX +XXX,XX @@ | ||
87 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
88 | * | ||
89 | * QEMU interface: | ||
90 | - * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | ||
91 | * + Clock input "WDOGCLK": clock for the watchdog's timer | ||
92 | * + sysbus MMIO region 0: the register bank | ||
93 | * + sysbus IRQ 0: watchdog interrupt | ||
94 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | ||
95 | /*< public >*/ | ||
96 | MemoryRegion iomem; | ||
97 | qemu_irq wdogint; | ||
98 | - uint32_t wdogclk_frq; | ||
99 | bool is_luminary; | ||
100 | struct ptimer_state *timer; | ||
101 | Clock *wdogclk; | ||
102 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/hw/arm/armsse.c | ||
105 | +++ b/hw/arm/armsse.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
107 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
108 | MemoryRegion *), | ||
109 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
110 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
111 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
112 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
113 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
114 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | ||
115 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
116 | MemoryRegion *), | ||
117 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
118 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
119 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
120 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
121 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | ||
122 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
125 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
126 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | ||
127 | } | ||
128 | }; | ||
129 | |||
130 | -static Property cmsdk_apb_dualtimer_properties[] = { | ||
131 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBDualTimer, pclk_frq, 0), | ||
132 | - DEFINE_PROP_END_OF_LIST(), | ||
133 | -}; | ||
134 | - | ||
135 | static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | ||
136 | { | ||
137 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
138 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | ||
139 | dc->realize = cmsdk_apb_dualtimer_realize; | ||
140 | dc->vmsd = &cmsdk_apb_dualtimer_vmstate; | ||
141 | dc->reset = cmsdk_apb_dualtimer_reset; | ||
142 | - device_class_set_props(dc, cmsdk_apb_dualtimer_properties); | ||
21 | } | 143 | } |
22 | 144 | ||
23 | /* Add/subtract (with carry) | 145 | static const TypeInfo cmsdk_apb_dualtimer_info = { |
24 | - * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 10 9 5 4 0 | 146 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c |
25 | - * +--+--+--+------------------------+------+---------+------+-----+ | 147 | index XXXXXXX..XXXXXXX 100644 |
26 | - * |sf|op| S| 1 1 0 1 0 0 0 0 | rm | opcode2 | Rn | Rd | | 148 | --- a/hw/timer/cmsdk-apb-timer.c |
27 | - * +--+--+--+------------------------+------+---------+------+-----+ | 149 | +++ b/hw/timer/cmsdk-apb-timer.c |
28 | - * [000000] | 150 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { |
29 | + * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 10 9 5 4 0 | 151 | } |
30 | + * +--+--+--+------------------------+------+-------------+------+-----+ | 152 | }; |
31 | + * |sf|op| S| 1 1 0 1 0 0 0 0 | rm | 0 0 0 0 0 0 | Rn | Rd | | 153 | |
32 | + * +--+--+--+------------------------+------+-------------+------+-----+ | 154 | -static Property cmsdk_apb_timer_properties[] = { |
33 | */ | 155 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), |
34 | 156 | - DEFINE_PROP_END_OF_LIST(), | |
35 | static void disas_adc_sbc(DisasContext *s, uint32_t insn) | 157 | -}; |
36 | @@ -XXX,XX +XXX,XX @@ static void disas_adc_sbc(DisasContext *s, uint32_t insn) | ||
37 | unsigned int sf, op, setflags, rm, rn, rd; | ||
38 | TCGv_i64 tcg_y, tcg_rn, tcg_rd; | ||
39 | |||
40 | - if (extract32(insn, 10, 6) != 0) { | ||
41 | - unallocated_encoding(s); | ||
42 | - return; | ||
43 | - } | ||
44 | - | 158 | - |
45 | sf = extract32(insn, 31, 1); | 159 | static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) |
46 | op = extract32(insn, 30, 1); | 160 | { |
47 | setflags = extract32(insn, 29, 1); | 161 | DeviceClass *dc = DEVICE_CLASS(klass); |
48 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) | 162 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) |
163 | dc->realize = cmsdk_apb_timer_realize; | ||
164 | dc->vmsd = &cmsdk_apb_timer_vmstate; | ||
165 | dc->reset = cmsdk_apb_timer_reset; | ||
166 | - device_class_set_props(dc, cmsdk_apb_timer_properties); | ||
167 | } | ||
168 | |||
169 | static const TypeInfo cmsdk_apb_timer_info = { | ||
170 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
171 | index XXXXXXX..XXXXXXX 100644 | ||
172 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | ||
173 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | ||
174 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | ||
49 | } | 175 | } |
176 | }; | ||
177 | |||
178 | -static Property cmsdk_apb_watchdog_properties[] = { | ||
179 | - DEFINE_PROP_UINT32("wdogclk-frq", CMSDKAPBWatchdog, wdogclk_frq, 0), | ||
180 | - DEFINE_PROP_END_OF_LIST(), | ||
181 | -}; | ||
182 | - | ||
183 | static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | ||
184 | { | ||
185 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
186 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | ||
187 | dc->realize = cmsdk_apb_watchdog_realize; | ||
188 | dc->vmsd = &cmsdk_apb_watchdog_vmstate; | ||
189 | dc->reset = cmsdk_apb_watchdog_reset; | ||
190 | - device_class_set_props(dc, cmsdk_apb_watchdog_properties); | ||
50 | } | 191 | } |
51 | 192 | ||
52 | -/* Data processing - register */ | 193 | static const TypeInfo cmsdk_apb_watchdog_info = { |
53 | +/* | ||
54 | + * Data processing - register | ||
55 | + * 31 30 29 28 25 21 20 16 10 0 | ||
56 | + * +--+---+--+---+-------+-----+-------+-------+---------+ | ||
57 | + * | |op0| |op1| 1 0 1 | op2 | | op3 | | | ||
58 | + * +--+---+--+---+-------+-----+-------+-------+---------+ | ||
59 | + */ | ||
60 | static void disas_data_proc_reg(DisasContext *s, uint32_t insn) | ||
61 | { | ||
62 | - switch (extract32(insn, 24, 5)) { | ||
63 | - case 0x0a: /* Logical (shifted register) */ | ||
64 | - disas_logic_reg(s, insn); | ||
65 | - break; | ||
66 | - case 0x0b: /* Add/subtract */ | ||
67 | - if (insn & (1 << 21)) { /* (extended register) */ | ||
68 | - disas_add_sub_ext_reg(s, insn); | ||
69 | + int op0 = extract32(insn, 30, 1); | ||
70 | + int op1 = extract32(insn, 28, 1); | ||
71 | + int op2 = extract32(insn, 21, 4); | ||
72 | + int op3 = extract32(insn, 10, 6); | ||
73 | + | ||
74 | + if (!op1) { | ||
75 | + if (op2 & 8) { | ||
76 | + if (op2 & 1) { | ||
77 | + /* Add/sub (extended register) */ | ||
78 | + disas_add_sub_ext_reg(s, insn); | ||
79 | + } else { | ||
80 | + /* Add/sub (shifted register) */ | ||
81 | + disas_add_sub_reg(s, insn); | ||
82 | + } | ||
83 | } else { | ||
84 | - disas_add_sub_reg(s, insn); | ||
85 | + /* Logical (shifted register) */ | ||
86 | + disas_logic_reg(s, insn); | ||
87 | } | ||
88 | - break; | ||
89 | - case 0x1b: /* Data-processing (3 source) */ | ||
90 | - disas_data_proc_3src(s, insn); | ||
91 | - break; | ||
92 | - case 0x1a: | ||
93 | - switch (extract32(insn, 21, 3)) { | ||
94 | - case 0x0: /* Add/subtract (with carry) */ | ||
95 | + return; | ||
96 | + } | ||
97 | + | ||
98 | + switch (op2) { | ||
99 | + case 0x0: | ||
100 | + switch (op3) { | ||
101 | + case 0x00: /* Add/subtract (with carry) */ | ||
102 | disas_adc_sbc(s, insn); | ||
103 | break; | ||
104 | - case 0x2: /* Conditional compare */ | ||
105 | - disas_cc(s, insn); /* both imm and reg forms */ | ||
106 | - break; | ||
107 | - case 0x4: /* Conditional select */ | ||
108 | - disas_cond_select(s, insn); | ||
109 | - break; | ||
110 | - case 0x6: /* Data-processing */ | ||
111 | - if (insn & (1 << 30)) { /* (1 source) */ | ||
112 | - disas_data_proc_1src(s, insn); | ||
113 | - } else { /* (2 source) */ | ||
114 | - disas_data_proc_2src(s, insn); | ||
115 | - } | ||
116 | - break; | ||
117 | + | ||
118 | default: | ||
119 | - unallocated_encoding(s); | ||
120 | - break; | ||
121 | + goto do_unallocated; | ||
122 | } | ||
123 | break; | ||
124 | + | ||
125 | + case 0x2: /* Conditional compare */ | ||
126 | + disas_cc(s, insn); /* both imm and reg forms */ | ||
127 | + break; | ||
128 | + | ||
129 | + case 0x4: /* Conditional select */ | ||
130 | + disas_cond_select(s, insn); | ||
131 | + break; | ||
132 | + | ||
133 | + case 0x6: /* Data-processing */ | ||
134 | + if (op0) { /* (1 source) */ | ||
135 | + disas_data_proc_1src(s, insn); | ||
136 | + } else { /* (2 source) */ | ||
137 | + disas_data_proc_2src(s, insn); | ||
138 | + } | ||
139 | + break; | ||
140 | + case 0x8 ... 0xf: /* (3 source) */ | ||
141 | + disas_data_proc_3src(s, insn); | ||
142 | + break; | ||
143 | + | ||
144 | default: | ||
145 | + do_unallocated: | ||
146 | unallocated_encoding(s); | ||
147 | break; | ||
148 | } | ||
149 | -- | 194 | -- |
150 | 2.20.1 | 195 | 2.20.1 |
151 | 196 | ||
152 | 197 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Now that the watchdog device uses its Clock input rather than being | ||
2 | passed the value of system_clock_scale at creation time, we can | ||
3 | remove the hack where we reset the STELLARIS_SYS at board creation | ||
4 | time to force it to set system_clock_scale. Instead it will be reset | ||
5 | at the usual point in startup and will inform the watchdog of the | ||
6 | clock frequency at that point. | ||
1 | 7 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Message-id: 20210128114145.20536-26-peter.maydell@linaro.org | ||
13 | Message-id: 20210121190622.22000-26-peter.maydell@linaro.org | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | --- | ||
16 | hw/arm/stellaris.c | 10 ---------- | ||
17 | 1 file changed, 10 deletions(-) | ||
18 | |||
19 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/hw/arm/stellaris.c | ||
22 | +++ b/hw/arm/stellaris.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
24 | sysbus_mmio_map(sbd, 0, base); | ||
25 | sysbus_connect_irq(sbd, 0, irq); | ||
26 | |||
27 | - /* | ||
28 | - * Normally we should not be resetting devices like this during | ||
29 | - * board creation. For the moment we need to do so, because | ||
30 | - * system_clock_scale will only get set when the STELLARIS_SYS | ||
31 | - * device is reset, and we need its initial value to pass to | ||
32 | - * the watchdog device. This hack can be removed once the | ||
33 | - * watchdog has been converted to use a Clock input instead. | ||
34 | - */ | ||
35 | - device_cold_reset(dev); | ||
36 | - | ||
37 | return dev; | ||
38 | } | ||
39 | |||
40 | -- | ||
41 | 2.20.1 | ||
42 | |||
43 | diff view generated by jsdifflib |