1 | The following changes since commit adf2e451f357e993f173ba9b4176dbf3e65fee7e: | 1 | First arm pullreq of the cycle; this is mostly my softfloat NaN |
---|---|---|---|
2 | handling series. (Lots more in my to-review queue, but I don't | ||
3 | like pullreqs growing too close to a hundred patches at a time :-)) | ||
2 | 4 | ||
3 | Merge remote-tracking branch 'remotes/kevin/tags/for-upstream' into staging (2019-02-26 19:04:47 +0000) | 5 | thanks |
6 | -- PMM | ||
7 | |||
8 | The following changes since commit 97f2796a3736ed37a1b85dc1c76a6c45b829dd17: | ||
9 | |||
10 | Open 10.0 development tree (2024-12-10 17:41:17 +0000) | ||
4 | 11 | ||
5 | are available in the Git repository at: | 12 | are available in the Git repository at: |
6 | 13 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190228-1 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20241211 |
8 | 15 | ||
9 | for you to fetch changes up to 1c9af3a9e05c1607a36df4943f8f5393d7621a91: | 16 | for you to fetch changes up to 1abe28d519239eea5cf9620bb13149423e5665f8: |
10 | 17 | ||
11 | linux-user: Enable HWCAP_ASIMDFHM, HWCAP_JSCVT (2019-02-28 11:03:05 +0000) | 18 | MAINTAINERS: Add correct email address for Vikram Garhwal (2024-12-11 15:31:09 +0000) |
12 | 19 | ||
13 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
14 | target-arm queue: | 21 | target-arm queue: |
15 | * add MHU and dual-core support to Musca boards | 22 | * hw/net/lan9118: Extract PHY model, reuse with imx_fec, fix bugs |
16 | * refactor some VFP insns to be gated by ID registers | 23 | * fpu: Make muladd NaN handling runtime-selected, not compile-time |
17 | * Revert "arm: Allow system registers for KVM guests to be changed by QEMU code" | 24 | * fpu: Make default NaN pattern runtime-selected, not compile-time |
18 | * Implement ARMv8.2-FHM extension | 25 | * fpu: Minor NaN-related cleanups |
19 | * Advertise JSCVT via HWCAP for linux-user | 26 | * MAINTAINERS: email address updates |
20 | 27 | ||
21 | ---------------------------------------------------------------- | 28 | ---------------------------------------------------------------- |
22 | Peter Maydell (11): | 29 | Bernhard Beschow (5): |
23 | hw/misc/armsse-mhu.c: Model the SSE-200 Message Handling Unit | 30 | hw/net/lan9118: Extract lan9118_phy |
24 | hw/arm/armsse: Wire up the MHUs | 31 | hw/net/lan9118_phy: Reuse in imx_fec and consolidate implementations |
25 | target/arm/cpu: Allow init-svtor property to be set after realize | 32 | hw/net/lan9118_phy: Fix off-by-one error in MII_ANLPAR register |
26 | target/arm/arm-powerctl: Add new arm_set_cpu_on_and_reset() | 33 | hw/net/lan9118_phy: Reuse MII constants |
27 | hw/misc/iotkit-sysctl: Correct typo in INITSVTOR0 register name | 34 | hw/net/lan9118_phy: Add missing 100 mbps full duplex advertisement |
28 | hw/arm/iotkit-sysctl: Add SSE-200 registers | ||
29 | hw/arm/iotkit-sysctl: Implement CPUWAIT and INITSVTOR* | ||
30 | hw/arm/armsse: Unify init-svtor and cpuwait handling | ||
31 | target/arm: Use MVFR1 feature bits to gate A32/T32 FP16 instructions | ||
32 | target/arm: Gate "miscellaneous FP" insns by ID register field | ||
33 | Revert "arm: Allow system registers for KVM guests to be changed by QEMU code" | ||
34 | 35 | ||
35 | Richard Henderson (5): | 36 | Leif Lindholm (1): |
36 | target/arm: Add helpers for FMLAL | 37 | MAINTAINERS: update email address for Leif Lindholm |
37 | target/arm: Implement FMLAL and FMLSL for aarch64 | ||
38 | target/arm: Implement VFMAL and VFMSL for aarch32 | ||
39 | target/arm: Enable ARMv8.2-FHM for -cpu max | ||
40 | linux-user: Enable HWCAP_ASIMDFHM, HWCAP_JSCVT | ||
41 | 38 | ||
42 | hw/misc/Makefile.objs | 1 + | 39 | Peter Maydell (54): |
43 | include/hw/arm/armsse.h | 3 +- | 40 | fpu: handle raising Invalid for infzero in pick_nan_muladd |
44 | include/hw/misc/armsse-mhu.h | 44 ++++++ | 41 | fpu: Check for default_nan_mode before calling pickNaNMulAdd |
45 | include/hw/misc/iotkit-sysctl.h | 25 +++- | 42 | softfloat: Allow runtime choice of inf * 0 + NaN result |
46 | target/arm/arm-powerctl.h | 16 +++ | 43 | tests/fp: Explicitly set inf-zero-nan rule |
47 | target/arm/cpu.h | 76 +++++++++-- | 44 | target/arm: Set FloatInfZeroNaNRule explicitly |
48 | target/arm/helper.h | 9 ++ | 45 | target/s390: Set FloatInfZeroNaNRule explicitly |
49 | hw/arm/armsse.c | 91 +++++++++---- | 46 | target/ppc: Set FloatInfZeroNaNRule explicitly |
50 | hw/misc/armsse-mhu.c | 198 +++++++++++++++++++++++++++ | 47 | target/mips: Set FloatInfZeroNaNRule explicitly |
51 | hw/misc/iotkit-sysctl.c | 294 ++++++++++++++++++++++++++++++++++++++-- | 48 | target/sparc: Set FloatInfZeroNaNRule explicitly |
52 | linux-user/elfload.c | 2 + | 49 | target/xtensa: Set FloatInfZeroNaNRule explicitly |
53 | target/arm/arm-powerctl.c | 56 ++++++++ | 50 | target/x86: Set FloatInfZeroNaNRule explicitly |
54 | target/arm/cpu.c | 32 ++++- | 51 | target/loongarch: Set FloatInfZeroNaNRule explicitly |
55 | target/arm/cpu64.c | 2 + | 52 | target/hppa: Set FloatInfZeroNaNRule explicitly |
56 | target/arm/helper.c | 27 +--- | 53 | softfloat: Pass have_snan to pickNaNMulAdd |
57 | target/arm/kvm32.c | 23 +++- | 54 | softfloat: Allow runtime choice of NaN propagation for muladd |
58 | target/arm/kvm64.c | 2 - | 55 | tests/fp: Explicitly set 3-NaN propagation rule |
59 | target/arm/machine.c | 2 +- | 56 | target/arm: Set Float3NaNPropRule explicitly |
60 | target/arm/translate-a64.c | 49 ++++++- | 57 | target/loongarch: Set Float3NaNPropRule explicitly |
61 | target/arm/translate.c | 180 ++++++++++++++++-------- | 58 | target/ppc: Set Float3NaNPropRule explicitly |
62 | target/arm/vec_helper.c | 148 ++++++++++++++++++++ | 59 | target/s390x: Set Float3NaNPropRule explicitly |
63 | MAINTAINERS | 2 + | 60 | target/sparc: Set Float3NaNPropRule explicitly |
64 | default-configs/arm-softmmu.mak | 1 + | 61 | target/mips: Set Float3NaNPropRule explicitly |
65 | hw/misc/trace-events | 4 + | 62 | target/xtensa: Set Float3NaNPropRule explicitly |
66 | 24 files changed, 1139 insertions(+), 148 deletions(-) | 63 | target/i386: Set Float3NaNPropRule explicitly |
67 | create mode 100644 include/hw/misc/armsse-mhu.h | 64 | target/hppa: Set Float3NaNPropRule explicitly |
68 | create mode 100644 hw/misc/armsse-mhu.c | 65 | fpu: Remove use_first_nan field from float_status |
66 | target/m68k: Don't pass NULL float_status to floatx80_default_nan() | ||
67 | softfloat: Create floatx80 default NaN from parts64_default_nan | ||
68 | target/loongarch: Use normal float_status in fclass_s and fclass_d helpers | ||
69 | target/m68k: In frem helper, initialize local float_status from env->fp_status | ||
70 | target/m68k: Init local float_status from env fp_status in gdb get/set reg | ||
71 | target/sparc: Initialize local scratch float_status from env->fp_status | ||
72 | target/ppc: Use env->fp_status in helper_compute_fprf functions | ||
73 | fpu: Allow runtime choice of default NaN value | ||
74 | tests/fp: Set default NaN pattern explicitly | ||
75 | target/microblaze: Set default NaN pattern explicitly | ||
76 | target/i386: Set default NaN pattern explicitly | ||
77 | target/hppa: Set default NaN pattern explicitly | ||
78 | target/alpha: Set default NaN pattern explicitly | ||
79 | target/arm: Set default NaN pattern explicitly | ||
80 | target/loongarch: Set default NaN pattern explicitly | ||
81 | target/m68k: Set default NaN pattern explicitly | ||
82 | target/mips: Set default NaN pattern explicitly | ||
83 | target/openrisc: Set default NaN pattern explicitly | ||
84 | target/ppc: Set default NaN pattern explicitly | ||
85 | target/sh4: Set default NaN pattern explicitly | ||
86 | target/rx: Set default NaN pattern explicitly | ||
87 | target/s390x: Set default NaN pattern explicitly | ||
88 | target/sparc: Set default NaN pattern explicitly | ||
89 | target/xtensa: Set default NaN pattern explicitly | ||
90 | target/hexagon: Set default NaN pattern explicitly | ||
91 | target/riscv: Set default NaN pattern explicitly | ||
92 | target/tricore: Set default NaN pattern explicitly | ||
93 | fpu: Remove default handling for dnan_pattern | ||
69 | 94 | ||
95 | Richard Henderson (11): | ||
96 | target/arm: Copy entire float_status in is_ebf | ||
97 | softfloat: Inline pickNaNMulAdd | ||
98 | softfloat: Use goto for default nan case in pick_nan_muladd | ||
99 | softfloat: Remove which from parts_pick_nan_muladd | ||
100 | softfloat: Pad array size in pick_nan_muladd | ||
101 | softfloat: Move propagateFloatx80NaN to softfloat.c | ||
102 | softfloat: Use parts_pick_nan in propagateFloatx80NaN | ||
103 | softfloat: Inline pickNaN | ||
104 | softfloat: Share code between parts_pick_nan cases | ||
105 | softfloat: Sink frac_cmp in parts_pick_nan until needed | ||
106 | softfloat: Replace WHICH with RET in parts_pick_nan | ||
107 | |||
108 | Vikram Garhwal (1): | ||
109 | MAINTAINERS: Add correct email address for Vikram Garhwal | ||
110 | |||
111 | MAINTAINERS | 4 +- | ||
112 | include/fpu/softfloat-helpers.h | 38 +++- | ||
113 | include/fpu/softfloat-types.h | 89 +++++++- | ||
114 | include/hw/net/imx_fec.h | 9 +- | ||
115 | include/hw/net/lan9118_phy.h | 37 ++++ | ||
116 | include/hw/net/mii.h | 6 + | ||
117 | target/mips/fpu_helper.h | 20 ++ | ||
118 | target/sparc/helper.h | 4 +- | ||
119 | fpu/softfloat.c | 19 ++ | ||
120 | hw/net/imx_fec.c | 146 ++------------ | ||
121 | hw/net/lan9118.c | 137 ++----------- | ||
122 | hw/net/lan9118_phy.c | 222 ++++++++++++++++++++ | ||
123 | linux-user/arm/nwfpe/fpa11.c | 5 + | ||
124 | target/alpha/cpu.c | 2 + | ||
125 | target/arm/cpu.c | 10 + | ||
126 | target/arm/tcg/vec_helper.c | 20 +- | ||
127 | target/hexagon/cpu.c | 2 + | ||
128 | target/hppa/fpu_helper.c | 12 ++ | ||
129 | target/i386/tcg/fpu_helper.c | 12 ++ | ||
130 | target/loongarch/tcg/fpu_helper.c | 14 +- | ||
131 | target/m68k/cpu.c | 14 +- | ||
132 | target/m68k/fpu_helper.c | 6 +- | ||
133 | target/m68k/helper.c | 6 +- | ||
134 | target/microblaze/cpu.c | 2 + | ||
135 | target/mips/msa.c | 10 + | ||
136 | target/openrisc/cpu.c | 2 + | ||
137 | target/ppc/cpu_init.c | 19 ++ | ||
138 | target/ppc/fpu_helper.c | 3 +- | ||
139 | target/riscv/cpu.c | 2 + | ||
140 | target/rx/cpu.c | 2 + | ||
141 | target/s390x/cpu.c | 5 + | ||
142 | target/sh4/cpu.c | 2 + | ||
143 | target/sparc/cpu.c | 6 + | ||
144 | target/sparc/fop_helper.c | 8 +- | ||
145 | target/sparc/translate.c | 4 +- | ||
146 | target/tricore/helper.c | 2 + | ||
147 | target/xtensa/cpu.c | 4 + | ||
148 | target/xtensa/fpu_helper.c | 3 +- | ||
149 | tests/fp/fp-bench.c | 7 + | ||
150 | tests/fp/fp-test-log2.c | 1 + | ||
151 | tests/fp/fp-test.c | 7 + | ||
152 | fpu/softfloat-parts.c.inc | 152 +++++++++++--- | ||
153 | fpu/softfloat-specialize.c.inc | 412 ++------------------------------------ | ||
154 | .mailmap | 5 +- | ||
155 | hw/net/Kconfig | 5 + | ||
156 | hw/net/meson.build | 1 + | ||
157 | hw/net/trace-events | 10 +- | ||
158 | 47 files changed, 778 insertions(+), 730 deletions(-) | ||
159 | create mode 100644 include/hw/net/lan9118_phy.h | ||
160 | create mode 100644 hw/net/lan9118_phy.c | diff view generated by jsdifflib |
1 | Implement a model of the Message Handling Unit (MHU) found in | 1 | From: Bernhard Beschow <shentey@gmail.com> |
---|---|---|---|
2 | the Arm SSE-200. This is a simple device which just contains | ||
3 | some registers which allow the two cores of the SSE-200 | ||
4 | to raise interrupts on each other. | ||
5 | 2 | ||
3 | A very similar implementation of the same device exists in imx_fec. Prepare for | ||
4 | a common implementation by extracting a device model into its own files. | ||
5 | |||
6 | Some migration state has been moved into the new device model which breaks | ||
7 | migration compatibility for the following machines: | ||
8 | * smdkc210 | ||
9 | * realview-* | ||
10 | * vexpress-* | ||
11 | * kzm | ||
12 | * mps2-* | ||
13 | |||
14 | While breaking migration ABI, fix the size of the MII registers to be 16 bit, | ||
15 | as defined by IEEE 802.3u. | ||
16 | |||
17 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> | ||
18 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
19 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | Message-id: 20241102125724.532843-2-shentey@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190219125808.25174-2-peter.maydell@linaro.org | ||
9 | --- | 22 | --- |
10 | hw/misc/Makefile.objs | 1 + | 23 | include/hw/net/lan9118_phy.h | 37 ++++++++ |
11 | include/hw/misc/armsse-mhu.h | 44 +++++++ | 24 | hw/net/lan9118.c | 137 +++++----------------------- |
12 | hw/misc/armsse-mhu.c | 198 ++++++++++++++++++++++++++++++++ | 25 | hw/net/lan9118_phy.c | 169 +++++++++++++++++++++++++++++++++++ |
13 | MAINTAINERS | 2 + | 26 | hw/net/Kconfig | 4 + |
14 | default-configs/arm-softmmu.mak | 1 + | 27 | hw/net/meson.build | 1 + |
15 | hw/misc/trace-events | 4 + | 28 | 5 files changed, 233 insertions(+), 115 deletions(-) |
16 | 6 files changed, 250 insertions(+) | 29 | create mode 100644 include/hw/net/lan9118_phy.h |
17 | create mode 100644 include/hw/misc/armsse-mhu.h | 30 | create mode 100644 hw/net/lan9118_phy.c |
18 | create mode 100644 hw/misc/armsse-mhu.c | ||
19 | 31 | ||
20 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 32 | diff --git a/include/hw/net/lan9118_phy.h b/include/hw/net/lan9118_phy.h |
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/misc/Makefile.objs | ||
23 | +++ b/hw/misc/Makefile.objs | ||
24 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IOTKIT_SECCTL) += iotkit-secctl.o | ||
25 | obj-$(CONFIG_IOTKIT_SYSCTL) += iotkit-sysctl.o | ||
26 | obj-$(CONFIG_IOTKIT_SYSINFO) += iotkit-sysinfo.o | ||
27 | obj-$(CONFIG_ARMSSE_CPUID) += armsse-cpuid.o | ||
28 | +obj-$(CONFIG_ARMSSE_MHU) += armsse-mhu.o | ||
29 | |||
30 | obj-$(CONFIG_PVPANIC) += pvpanic.o | ||
31 | obj-$(CONFIG_AUX) += auxbus.o | ||
32 | diff --git a/include/hw/misc/armsse-mhu.h b/include/hw/misc/armsse-mhu.h | ||
33 | new file mode 100644 | 33 | new file mode 100644 |
34 | index XXXXXXX..XXXXXXX | 34 | index XXXXXXX..XXXXXXX |
35 | --- /dev/null | 35 | --- /dev/null |
36 | +++ b/include/hw/misc/armsse-mhu.h | 36 | +++ b/include/hw/net/lan9118_phy.h |
37 | @@ -XXX,XX +XXX,XX @@ | 37 | @@ -XXX,XX +XXX,XX @@ |
38 | +/* | 38 | +/* |
39 | + * ARM SSE-200 Message Handling Unit (MHU) | 39 | + * SMSC LAN9118 PHY emulation |
40 | + * | 40 | + * |
41 | + * Copyright (c) 2019 Linaro Limited | 41 | + * Copyright (c) 2009 CodeSourcery, LLC. |
42 | + * Written by Peter Maydell | 42 | + * Written by Paul Brook |
43 | + * | 43 | + * |
44 | + * This program is free software; you can redistribute it and/or modify | 44 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
45 | + * it under the terms of the GNU General Public License version 2 or | 45 | + * See the COPYING file in the top-level directory. |
46 | + * (at your option) any later version. | ||
47 | + */ | 46 | + */ |
48 | + | 47 | + |
49 | +/* | 48 | +#ifndef HW_NET_LAN9118_PHY_H |
50 | + * This is a model of the Message Handling Unit (MHU) which is part of the | 49 | +#define HW_NET_LAN9118_PHY_H |
51 | + * Arm SSE-200 and documented in | 50 | + |
52 | + * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | 51 | +#include "qom/object.h" |
53 | + * | ||
54 | + * QEMU interface: | ||
55 | + * + sysbus MMIO region 0: the system information register bank | ||
56 | + * + sysbus IRQ 0: interrupt for CPU 0 | ||
57 | + * + sysbus IRQ 1: interrupt for CPU 1 | ||
58 | + */ | ||
59 | + | ||
60 | +#ifndef HW_MISC_SSE_MHU_H | ||
61 | +#define HW_MISC_SSE_MHU_H | ||
62 | + | ||
63 | +#include "hw/sysbus.h" | 52 | +#include "hw/sysbus.h" |
64 | + | 53 | + |
65 | +#define TYPE_ARMSSE_MHU "armsse-mhu" | 54 | +#define TYPE_LAN9118_PHY "lan9118-phy" |
66 | +#define ARMSSE_MHU(obj) OBJECT_CHECK(ARMSSEMHU, (obj), TYPE_ARMSSE_MHU) | 55 | +OBJECT_DECLARE_SIMPLE_TYPE(Lan9118PhyState, LAN9118_PHY) |
67 | + | 56 | + |
68 | +typedef struct ARMSSEMHU { | 57 | +typedef struct Lan9118PhyState { |
69 | + /*< private >*/ | ||
70 | + SysBusDevice parent_obj; | 58 | + SysBusDevice parent_obj; |
71 | + | 59 | + |
72 | + /*< public >*/ | 60 | + uint16_t status; |
73 | + MemoryRegion iomem; | 61 | + uint16_t control; |
74 | + qemu_irq cpu0irq; | 62 | + uint16_t advertise; |
75 | + qemu_irq cpu1irq; | 63 | + uint16_t ints; |
76 | + | 64 | + uint16_t int_mask; |
77 | + uint32_t cpu0intr; | 65 | + qemu_irq irq; |
78 | + uint32_t cpu1intr; | 66 | + bool link_down; |
79 | +} ARMSSEMHU; | 67 | +} Lan9118PhyState; |
68 | + | ||
69 | +void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down); | ||
70 | +void lan9118_phy_reset(Lan9118PhyState *s); | ||
71 | +uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg); | ||
72 | +void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val); | ||
80 | + | 73 | + |
81 | +#endif | 74 | +#endif |
82 | diff --git a/hw/misc/armsse-mhu.c b/hw/misc/armsse-mhu.c | 75 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c |
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/hw/net/lan9118.c | ||
78 | +++ b/hw/net/lan9118.c | ||
79 | @@ -XXX,XX +XXX,XX @@ | ||
80 | #include "net/net.h" | ||
81 | #include "net/eth.h" | ||
82 | #include "hw/irq.h" | ||
83 | +#include "hw/net/lan9118_phy.h" | ||
84 | #include "hw/net/lan9118.h" | ||
85 | #include "hw/ptimer.h" | ||
86 | #include "hw/qdev-properties.h" | ||
87 | @@ -XXX,XX +XXX,XX @@ do { printf("lan9118: " fmt , ## __VA_ARGS__); } while (0) | ||
88 | #define MAC_CR_RXEN 0x00000004 | ||
89 | #define MAC_CR_RESERVED 0x7f404213 | ||
90 | |||
91 | -#define PHY_INT_ENERGYON 0x80 | ||
92 | -#define PHY_INT_AUTONEG_COMPLETE 0x40 | ||
93 | -#define PHY_INT_FAULT 0x20 | ||
94 | -#define PHY_INT_DOWN 0x10 | ||
95 | -#define PHY_INT_AUTONEG_LP 0x08 | ||
96 | -#define PHY_INT_PARFAULT 0x04 | ||
97 | -#define PHY_INT_AUTONEG_PAGE 0x02 | ||
98 | - | ||
99 | #define GPT_TIMER_EN 0x20000000 | ||
100 | |||
101 | /* | ||
102 | @@ -XXX,XX +XXX,XX @@ struct lan9118_state { | ||
103 | uint32_t mac_mii_data; | ||
104 | uint32_t mac_flow; | ||
105 | |||
106 | - uint32_t phy_status; | ||
107 | - uint32_t phy_control; | ||
108 | - uint32_t phy_advertise; | ||
109 | - uint32_t phy_int; | ||
110 | - uint32_t phy_int_mask; | ||
111 | + Lan9118PhyState mii; | ||
112 | + IRQState mii_irq; | ||
113 | |||
114 | int32_t eeprom_writable; | ||
115 | uint8_t eeprom[128]; | ||
116 | @@ -XXX,XX +XXX,XX @@ struct lan9118_state { | ||
117 | |||
118 | static const VMStateDescription vmstate_lan9118 = { | ||
119 | .name = "lan9118", | ||
120 | - .version_id = 2, | ||
121 | - .minimum_version_id = 1, | ||
122 | + .version_id = 3, | ||
123 | + .minimum_version_id = 3, | ||
124 | .fields = (const VMStateField[]) { | ||
125 | VMSTATE_PTIMER(timer, lan9118_state), | ||
126 | VMSTATE_UINT32(irq_cfg, lan9118_state), | ||
127 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118 = { | ||
128 | VMSTATE_UINT32(mac_mii_acc, lan9118_state), | ||
129 | VMSTATE_UINT32(mac_mii_data, lan9118_state), | ||
130 | VMSTATE_UINT32(mac_flow, lan9118_state), | ||
131 | - VMSTATE_UINT32(phy_status, lan9118_state), | ||
132 | - VMSTATE_UINT32(phy_control, lan9118_state), | ||
133 | - VMSTATE_UINT32(phy_advertise, lan9118_state), | ||
134 | - VMSTATE_UINT32(phy_int, lan9118_state), | ||
135 | - VMSTATE_UINT32(phy_int_mask, lan9118_state), | ||
136 | VMSTATE_INT32(eeprom_writable, lan9118_state), | ||
137 | VMSTATE_UINT8_ARRAY(eeprom, lan9118_state, 128), | ||
138 | VMSTATE_INT32(tx_fifo_size, lan9118_state), | ||
139 | @@ -XXX,XX +XXX,XX @@ static void lan9118_reload_eeprom(lan9118_state *s) | ||
140 | lan9118_mac_changed(s); | ||
141 | } | ||
142 | |||
143 | -static void phy_update_irq(lan9118_state *s) | ||
144 | +static void lan9118_update_irq(void *opaque, int n, int level) | ||
145 | { | ||
146 | - if (s->phy_int & s->phy_int_mask) { | ||
147 | + lan9118_state *s = opaque; | ||
148 | + | ||
149 | + if (level) { | ||
150 | s->int_sts |= PHY_INT; | ||
151 | } else { | ||
152 | s->int_sts &= ~PHY_INT; | ||
153 | @@ -XXX,XX +XXX,XX @@ static void phy_update_irq(lan9118_state *s) | ||
154 | lan9118_update(s); | ||
155 | } | ||
156 | |||
157 | -static void phy_update_link(lan9118_state *s) | ||
158 | -{ | ||
159 | - /* Autonegotiation status mirrors link status. */ | ||
160 | - if (qemu_get_queue(s->nic)->link_down) { | ||
161 | - s->phy_status &= ~0x0024; | ||
162 | - s->phy_int |= PHY_INT_DOWN; | ||
163 | - } else { | ||
164 | - s->phy_status |= 0x0024; | ||
165 | - s->phy_int |= PHY_INT_ENERGYON; | ||
166 | - s->phy_int |= PHY_INT_AUTONEG_COMPLETE; | ||
167 | - } | ||
168 | - phy_update_irq(s); | ||
169 | -} | ||
170 | - | ||
171 | static void lan9118_set_link(NetClientState *nc) | ||
172 | { | ||
173 | - phy_update_link(qemu_get_nic_opaque(nc)); | ||
174 | -} | ||
175 | - | ||
176 | -static void phy_reset(lan9118_state *s) | ||
177 | -{ | ||
178 | - s->phy_status = 0x7809; | ||
179 | - s->phy_control = 0x3000; | ||
180 | - s->phy_advertise = 0x01e1; | ||
181 | - s->phy_int_mask = 0; | ||
182 | - s->phy_int = 0; | ||
183 | - phy_update_link(s); | ||
184 | + lan9118_phy_update_link(&LAN9118(qemu_get_nic_opaque(nc))->mii, | ||
185 | + nc->link_down); | ||
186 | } | ||
187 | |||
188 | static void lan9118_reset(DeviceState *d) | ||
189 | @@ -XXX,XX +XXX,XX @@ static void lan9118_reset(DeviceState *d) | ||
190 | s->read_word_n = 0; | ||
191 | s->write_word_n = 0; | ||
192 | |||
193 | - phy_reset(s); | ||
194 | - | ||
195 | s->eeprom_writable = 0; | ||
196 | lan9118_reload_eeprom(s); | ||
197 | } | ||
198 | @@ -XXX,XX +XXX,XX @@ static void do_tx_packet(lan9118_state *s) | ||
199 | uint32_t status; | ||
200 | |||
201 | /* FIXME: Honor TX disable, and allow queueing of packets. */ | ||
202 | - if (s->phy_control & 0x4000) { | ||
203 | + if (s->mii.control & 0x4000) { | ||
204 | /* This assumes the receive routine doesn't touch the VLANClient. */ | ||
205 | qemu_receive_packet(qemu_get_queue(s->nic), s->txp->data, s->txp->len); | ||
206 | } else { | ||
207 | @@ -XXX,XX +XXX,XX @@ static void tx_fifo_push(lan9118_state *s, uint32_t val) | ||
208 | } | ||
209 | } | ||
210 | |||
211 | -static uint32_t do_phy_read(lan9118_state *s, int reg) | ||
212 | -{ | ||
213 | - uint32_t val; | ||
214 | - | ||
215 | - switch (reg) { | ||
216 | - case 0: /* Basic Control */ | ||
217 | - return s->phy_control; | ||
218 | - case 1: /* Basic Status */ | ||
219 | - return s->phy_status; | ||
220 | - case 2: /* ID1 */ | ||
221 | - return 0x0007; | ||
222 | - case 3: /* ID2 */ | ||
223 | - return 0xc0d1; | ||
224 | - case 4: /* Auto-neg advertisement */ | ||
225 | - return s->phy_advertise; | ||
226 | - case 5: /* Auto-neg Link Partner Ability */ | ||
227 | - return 0x0f71; | ||
228 | - case 6: /* Auto-neg Expansion */ | ||
229 | - return 1; | ||
230 | - /* TODO 17, 18, 27, 29, 30, 31 */ | ||
231 | - case 29: /* Interrupt source. */ | ||
232 | - val = s->phy_int; | ||
233 | - s->phy_int = 0; | ||
234 | - phy_update_irq(s); | ||
235 | - return val; | ||
236 | - case 30: /* Interrupt mask */ | ||
237 | - return s->phy_int_mask; | ||
238 | - default: | ||
239 | - qemu_log_mask(LOG_GUEST_ERROR, | ||
240 | - "do_phy_read: PHY read reg %d\n", reg); | ||
241 | - return 0; | ||
242 | - } | ||
243 | -} | ||
244 | - | ||
245 | -static void do_phy_write(lan9118_state *s, int reg, uint32_t val) | ||
246 | -{ | ||
247 | - switch (reg) { | ||
248 | - case 0: /* Basic Control */ | ||
249 | - if (val & 0x8000) { | ||
250 | - phy_reset(s); | ||
251 | - break; | ||
252 | - } | ||
253 | - s->phy_control = val & 0x7980; | ||
254 | - /* Complete autonegotiation immediately. */ | ||
255 | - if (val & 0x1000) { | ||
256 | - s->phy_status |= 0x0020; | ||
257 | - } | ||
258 | - break; | ||
259 | - case 4: /* Auto-neg advertisement */ | ||
260 | - s->phy_advertise = (val & 0x2d7f) | 0x80; | ||
261 | - break; | ||
262 | - /* TODO 17, 18, 27, 31 */ | ||
263 | - case 30: /* Interrupt mask */ | ||
264 | - s->phy_int_mask = val & 0xff; | ||
265 | - phy_update_irq(s); | ||
266 | - break; | ||
267 | - default: | ||
268 | - qemu_log_mask(LOG_GUEST_ERROR, | ||
269 | - "do_phy_write: PHY write reg %d = 0x%04x\n", reg, val); | ||
270 | - } | ||
271 | -} | ||
272 | - | ||
273 | static void do_mac_write(lan9118_state *s, int reg, uint32_t val) | ||
274 | { | ||
275 | switch (reg) { | ||
276 | @@ -XXX,XX +XXX,XX @@ static void do_mac_write(lan9118_state *s, int reg, uint32_t val) | ||
277 | if (val & 2) { | ||
278 | DPRINTF("PHY write %d = 0x%04x\n", | ||
279 | (val >> 6) & 0x1f, s->mac_mii_data); | ||
280 | - do_phy_write(s, (val >> 6) & 0x1f, s->mac_mii_data); | ||
281 | + lan9118_phy_write(&s->mii, (val >> 6) & 0x1f, s->mac_mii_data); | ||
282 | } else { | ||
283 | - s->mac_mii_data = do_phy_read(s, (val >> 6) & 0x1f); | ||
284 | + s->mac_mii_data = lan9118_phy_read(&s->mii, (val >> 6) & 0x1f); | ||
285 | DPRINTF("PHY read %d = 0x%04x\n", | ||
286 | (val >> 6) & 0x1f, s->mac_mii_data); | ||
287 | } | ||
288 | @@ -XXX,XX +XXX,XX @@ static void lan9118_writel(void *opaque, hwaddr offset, | ||
289 | break; | ||
290 | case CSR_PMT_CTRL: | ||
291 | if (val & 0x400) { | ||
292 | - phy_reset(s); | ||
293 | + lan9118_phy_reset(&s->mii); | ||
294 | } | ||
295 | s->pmt_ctrl &= ~0x34e; | ||
296 | s->pmt_ctrl |= (val & 0x34e); | ||
297 | @@ -XXX,XX +XXX,XX @@ static void lan9118_realize(DeviceState *dev, Error **errp) | ||
298 | const MemoryRegionOps *mem_ops = | ||
299 | s->mode_16bit ? &lan9118_16bit_mem_ops : &lan9118_mem_ops; | ||
300 | |||
301 | + qemu_init_irq(&s->mii_irq, lan9118_update_irq, s, 0); | ||
302 | + object_initialize_child(OBJECT(s), "mii", &s->mii, TYPE_LAN9118_PHY); | ||
303 | + if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(&s->mii), errp)) { | ||
304 | + return; | ||
305 | + } | ||
306 | + qdev_connect_gpio_out(DEVICE(&s->mii), 0, &s->mii_irq); | ||
307 | + | ||
308 | memory_region_init_io(&s->mmio, OBJECT(dev), mem_ops, s, | ||
309 | "lan9118-mmio", 0x100); | ||
310 | sysbus_init_mmio(sbd, &s->mmio); | ||
311 | diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c | ||
83 | new file mode 100644 | 312 | new file mode 100644 |
84 | index XXXXXXX..XXXXXXX | 313 | index XXXXXXX..XXXXXXX |
85 | --- /dev/null | 314 | --- /dev/null |
86 | +++ b/hw/misc/armsse-mhu.c | 315 | +++ b/hw/net/lan9118_phy.c |
87 | @@ -XXX,XX +XXX,XX @@ | 316 | @@ -XXX,XX +XXX,XX @@ |
88 | +/* | 317 | +/* |
89 | + * ARM SSE-200 Message Handling Unit (MHU) | 318 | + * SMSC LAN9118 PHY emulation |
90 | + * | 319 | + * |
91 | + * Copyright (c) 2019 Linaro Limited | 320 | + * Copyright (c) 2009 CodeSourcery, LLC. |
92 | + * Written by Peter Maydell | 321 | + * Written by Paul Brook |
93 | + * | 322 | + * |
94 | + * This program is free software; you can redistribute it and/or modify | 323 | + * This code is licensed under the GNU GPL v2 |
95 | + * it under the terms of the GNU General Public License version 2 or | 324 | + * |
96 | + * (at your option) any later version. | 325 | + * Contributions after 2012-01-13 are licensed under the terms of the |
326 | + * GNU GPL, version 2 or (at your option) any later version. | ||
97 | + */ | 327 | + */ |
98 | + | 328 | + |
99 | +/* | ||
100 | + * This is a model of the Message Handling Unit (MHU) which is part of the | ||
101 | + * Arm SSE-200 and documented in | ||
102 | + * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
103 | + */ | ||
104 | + | ||
105 | +#include "qemu/osdep.h" | 329 | +#include "qemu/osdep.h" |
330 | +#include "hw/net/lan9118_phy.h" | ||
331 | +#include "hw/irq.h" | ||
332 | +#include "hw/resettable.h" | ||
333 | +#include "migration/vmstate.h" | ||
106 | +#include "qemu/log.h" | 334 | +#include "qemu/log.h" |
107 | +#include "trace.h" | 335 | + |
108 | +#include "qapi/error.h" | 336 | +#define PHY_INT_ENERGYON (1 << 7) |
109 | +#include "sysemu/sysemu.h" | 337 | +#define PHY_INT_AUTONEG_COMPLETE (1 << 6) |
110 | +#include "hw/sysbus.h" | 338 | +#define PHY_INT_FAULT (1 << 5) |
111 | +#include "hw/registerfields.h" | 339 | +#define PHY_INT_DOWN (1 << 4) |
112 | +#include "hw/misc/armsse-mhu.h" | 340 | +#define PHY_INT_AUTONEG_LP (1 << 3) |
113 | + | 341 | +#define PHY_INT_PARFAULT (1 << 2) |
114 | +REG32(CPU0INTR_STAT, 0x0) | 342 | +#define PHY_INT_AUTONEG_PAGE (1 << 1) |
115 | +REG32(CPU0INTR_SET, 0x4) | 343 | + |
116 | +REG32(CPU0INTR_CLR, 0x8) | 344 | +static void lan9118_phy_update_irq(Lan9118PhyState *s) |
117 | +REG32(CPU1INTR_STAT, 0x10) | 345 | +{ |
118 | +REG32(CPU1INTR_SET, 0x14) | 346 | + qemu_set_irq(s->irq, !!(s->ints & s->int_mask)); |
119 | +REG32(CPU1INTR_CLR, 0x18) | 347 | +} |
120 | +REG32(PID4, 0xfd0) | 348 | + |
121 | +REG32(PID5, 0xfd4) | 349 | +uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg) |
122 | +REG32(PID6, 0xfd8) | 350 | +{ |
123 | +REG32(PID7, 0xfdc) | 351 | + uint16_t val; |
124 | +REG32(PID0, 0xfe0) | 352 | + |
125 | +REG32(PID1, 0xfe4) | 353 | + switch (reg) { |
126 | +REG32(PID2, 0xfe8) | 354 | + case 0: /* Basic Control */ |
127 | +REG32(PID3, 0xfec) | 355 | + return s->control; |
128 | +REG32(CID0, 0xff0) | 356 | + case 1: /* Basic Status */ |
129 | +REG32(CID1, 0xff4) | 357 | + return s->status; |
130 | +REG32(CID2, 0xff8) | 358 | + case 2: /* ID1 */ |
131 | +REG32(CID3, 0xffc) | 359 | + return 0x0007; |
132 | + | 360 | + case 3: /* ID2 */ |
133 | +/* Valid bits in the interrupt registers. If any are set the IRQ is raised */ | 361 | + return 0xc0d1; |
134 | +#define INTR_MASK 0xf | 362 | + case 4: /* Auto-neg advertisement */ |
135 | + | 363 | + return s->advertise; |
136 | +/* PID/CID values */ | 364 | + case 5: /* Auto-neg Link Partner Ability */ |
137 | +static const int armsse_mhu_id[] = { | 365 | + return 0x0f71; |
138 | + 0x04, 0x00, 0x00, 0x00, /* PID4..PID7 */ | 366 | + case 6: /* Auto-neg Expansion */ |
139 | + 0x56, 0xb8, 0x0b, 0x00, /* PID0..PID3 */ | 367 | + return 1; |
140 | + 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | 368 | + /* TODO 17, 18, 27, 29, 30, 31 */ |
141 | +}; | 369 | + case 29: /* Interrupt source. */ |
142 | + | 370 | + val = s->ints; |
143 | +static void armsse_mhu_update(ARMSSEMHU *s) | 371 | + s->ints = 0; |
144 | +{ | 372 | + lan9118_phy_update_irq(s); |
145 | + qemu_set_irq(s->cpu0irq, s->cpu0intr != 0); | 373 | + return val; |
146 | + qemu_set_irq(s->cpu1irq, s->cpu1intr != 0); | 374 | + case 30: /* Interrupt mask */ |
147 | +} | 375 | + return s->int_mask; |
148 | + | ||
149 | +static uint64_t armsse_mhu_read(void *opaque, hwaddr offset, unsigned size) | ||
150 | +{ | ||
151 | + ARMSSEMHU *s = ARMSSE_MHU(opaque); | ||
152 | + uint64_t r; | ||
153 | + | ||
154 | + switch (offset) { | ||
155 | + case A_CPU0INTR_STAT: | ||
156 | + r = s->cpu0intr; | ||
157 | + break; | ||
158 | + | ||
159 | + case A_CPU1INTR_STAT: | ||
160 | + r = s->cpu1intr; | ||
161 | + break; | ||
162 | + | ||
163 | + case A_PID4 ... A_CID3: | ||
164 | + r = armsse_mhu_id[(offset - A_PID4) / 4]; | ||
165 | + break; | ||
166 | + | ||
167 | + case A_CPU0INTR_SET: | ||
168 | + case A_CPU0INTR_CLR: | ||
169 | + case A_CPU1INTR_SET: | ||
170 | + case A_CPU1INTR_CLR: | ||
171 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
172 | + "SSE MHU: read of write-only register at offset 0x%x\n", | ||
173 | + (int)offset); | ||
174 | + r = 0; | ||
175 | + break; | ||
176 | + | ||
177 | + default: | 376 | + default: |
178 | + qemu_log_mask(LOG_GUEST_ERROR, | 377 | + qemu_log_mask(LOG_GUEST_ERROR, |
179 | + "SSE MHU read: bad offset 0x%x\n", (int)offset); | 378 | + "lan9118_phy_read: PHY read reg %d\n", reg); |
180 | + r = 0; | 379 | + return 0; |
380 | + } | ||
381 | +} | ||
382 | + | ||
383 | +void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val) | ||
384 | +{ | ||
385 | + switch (reg) { | ||
386 | + case 0: /* Basic Control */ | ||
387 | + if (val & 0x8000) { | ||
388 | + lan9118_phy_reset(s); | ||
389 | + break; | ||
390 | + } | ||
391 | + s->control = val & 0x7980; | ||
392 | + /* Complete autonegotiation immediately. */ | ||
393 | + if (val & 0x1000) { | ||
394 | + s->status |= 0x0020; | ||
395 | + } | ||
181 | + break; | 396 | + break; |
182 | + } | 397 | + case 4: /* Auto-neg advertisement */ |
183 | + trace_armsse_mhu_read(offset, r, size); | 398 | + s->advertise = (val & 0x2d7f) | 0x80; |
184 | + return r; | ||
185 | +} | ||
186 | + | ||
187 | +static void armsse_mhu_write(void *opaque, hwaddr offset, | ||
188 | + uint64_t value, unsigned size) | ||
189 | +{ | ||
190 | + ARMSSEMHU *s = ARMSSE_MHU(opaque); | ||
191 | + | ||
192 | + trace_armsse_mhu_write(offset, value, size); | ||
193 | + | ||
194 | + switch (offset) { | ||
195 | + case A_CPU0INTR_SET: | ||
196 | + s->cpu0intr |= (value & INTR_MASK); | ||
197 | + break; | 399 | + break; |
198 | + case A_CPU0INTR_CLR: | 400 | + /* TODO 17, 18, 27, 31 */ |
199 | + s->cpu0intr &= ~(value & INTR_MASK); | 401 | + case 30: /* Interrupt mask */ |
402 | + s->int_mask = val & 0xff; | ||
403 | + lan9118_phy_update_irq(s); | ||
200 | + break; | 404 | + break; |
201 | + case A_CPU1INTR_SET: | ||
202 | + s->cpu1intr |= (value & INTR_MASK); | ||
203 | + break; | ||
204 | + case A_CPU1INTR_CLR: | ||
205 | + s->cpu1intr &= ~(value & INTR_MASK); | ||
206 | + break; | ||
207 | + | ||
208 | + case A_CPU0INTR_STAT: | ||
209 | + case A_CPU1INTR_STAT: | ||
210 | + case A_PID4 ... A_CID3: | ||
211 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
212 | + "SSE MHU: write to read-only register at offset 0x%x\n", | ||
213 | + (int)offset); | ||
214 | + break; | ||
215 | + | ||
216 | + default: | 405 | + default: |
217 | + qemu_log_mask(LOG_GUEST_ERROR, | 406 | + qemu_log_mask(LOG_GUEST_ERROR, |
218 | + "SSE MHU write: bad offset 0x%x\n", (int)offset); | 407 | + "lan9118_phy_write: PHY write reg %d = 0x%04x\n", reg, val); |
219 | + break; | ||
220 | + } | 408 | + } |
221 | + | 409 | +} |
222 | + armsse_mhu_update(s); | 410 | + |
223 | +} | 411 | +void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down) |
224 | + | 412 | +{ |
225 | +static const MemoryRegionOps armsse_mhu_ops = { | 413 | + s->link_down = link_down; |
226 | + .read = armsse_mhu_read, | 414 | + |
227 | + .write = armsse_mhu_write, | 415 | + /* Autonegotiation status mirrors link status. */ |
228 | + .endianness = DEVICE_LITTLE_ENDIAN, | 416 | + if (link_down) { |
229 | + .valid.min_access_size = 4, | 417 | + s->status &= ~0x0024; |
230 | + .valid.max_access_size = 4, | 418 | + s->ints |= PHY_INT_DOWN; |
231 | +}; | 419 | + } else { |
232 | + | 420 | + s->status |= 0x0024; |
233 | +static void armsse_mhu_reset(DeviceState *dev) | 421 | + s->ints |= PHY_INT_ENERGYON; |
234 | +{ | 422 | + s->ints |= PHY_INT_AUTONEG_COMPLETE; |
235 | + ARMSSEMHU *s = ARMSSE_MHU(dev); | 423 | + } |
236 | + | 424 | + lan9118_phy_update_irq(s); |
237 | + s->cpu0intr = 0; | 425 | +} |
238 | + s->cpu1intr = 0; | 426 | + |
239 | +} | 427 | +void lan9118_phy_reset(Lan9118PhyState *s) |
240 | + | 428 | +{ |
241 | +static const VMStateDescription armsse_mhu_vmstate = { | 429 | + s->control = 0x3000; |
242 | + .name = "armsse-mhu", | 430 | + s->status = 0x7809; |
431 | + s->advertise = 0x01e1; | ||
432 | + s->int_mask = 0; | ||
433 | + s->ints = 0; | ||
434 | + lan9118_phy_update_link(s, s->link_down); | ||
435 | +} | ||
436 | + | ||
437 | +static void lan9118_phy_reset_hold(Object *obj, ResetType type) | ||
438 | +{ | ||
439 | + Lan9118PhyState *s = LAN9118_PHY(obj); | ||
440 | + | ||
441 | + lan9118_phy_reset(s); | ||
442 | +} | ||
443 | + | ||
444 | +static void lan9118_phy_init(Object *obj) | ||
445 | +{ | ||
446 | + Lan9118PhyState *s = LAN9118_PHY(obj); | ||
447 | + | ||
448 | + qdev_init_gpio_out(DEVICE(s), &s->irq, 1); | ||
449 | +} | ||
450 | + | ||
451 | +static const VMStateDescription vmstate_lan9118_phy = { | ||
452 | + .name = "lan9118-phy", | ||
243 | + .version_id = 1, | 453 | + .version_id = 1, |
244 | + .minimum_version_id = 1, | 454 | + .minimum_version_id = 1, |
245 | + .fields = (VMStateField[]) { | 455 | + .fields = (const VMStateField[]) { |
246 | + VMSTATE_UINT32(cpu0intr, ARMSSEMHU), | 456 | + VMSTATE_UINT16(control, Lan9118PhyState), |
247 | + VMSTATE_UINT32(cpu1intr, ARMSSEMHU), | 457 | + VMSTATE_UINT16(status, Lan9118PhyState), |
458 | + VMSTATE_UINT16(advertise, Lan9118PhyState), | ||
459 | + VMSTATE_UINT16(ints, Lan9118PhyState), | ||
460 | + VMSTATE_UINT16(int_mask, Lan9118PhyState), | ||
461 | + VMSTATE_BOOL(link_down, Lan9118PhyState), | ||
248 | + VMSTATE_END_OF_LIST() | 462 | + VMSTATE_END_OF_LIST() |
249 | + }, | 463 | + } |
250 | +}; | 464 | +}; |
251 | + | 465 | + |
252 | +static void armsse_mhu_init(Object *obj) | 466 | +static void lan9118_phy_class_init(ObjectClass *klass, void *data) |
253 | +{ | 467 | +{ |
254 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 468 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
255 | + ARMSSEMHU *s = ARMSSE_MHU(obj); | ||
256 | + | ||
257 | + memory_region_init_io(&s->iomem, obj, &armsse_mhu_ops, | ||
258 | + s, "armsse-mhu", 0x1000); | ||
259 | + sysbus_init_mmio(sbd, &s->iomem); | ||
260 | + sysbus_init_irq(sbd, &s->cpu0irq); | ||
261 | + sysbus_init_irq(sbd, &s->cpu1irq); | ||
262 | +} | ||
263 | + | ||
264 | +static void armsse_mhu_class_init(ObjectClass *klass, void *data) | ||
265 | +{ | ||
266 | + DeviceClass *dc = DEVICE_CLASS(klass); | 469 | + DeviceClass *dc = DEVICE_CLASS(klass); |
267 | + | 470 | + |
268 | + dc->reset = armsse_mhu_reset; | 471 | + rc->phases.hold = lan9118_phy_reset_hold; |
269 | + dc->vmsd = &armsse_mhu_vmstate; | 472 | + dc->vmsd = &vmstate_lan9118_phy; |
270 | +} | 473 | +} |
271 | + | 474 | + |
272 | +static const TypeInfo armsse_mhu_info = { | 475 | +static const TypeInfo types[] = { |
273 | + .name = TYPE_ARMSSE_MHU, | 476 | + { |
274 | + .parent = TYPE_SYS_BUS_DEVICE, | 477 | + .name = TYPE_LAN9118_PHY, |
275 | + .instance_size = sizeof(ARMSSEMHU), | 478 | + .parent = TYPE_SYS_BUS_DEVICE, |
276 | + .instance_init = armsse_mhu_init, | 479 | + .instance_size = sizeof(Lan9118PhyState), |
277 | + .class_init = armsse_mhu_class_init, | 480 | + .instance_init = lan9118_phy_init, |
481 | + .class_init = lan9118_phy_class_init, | ||
482 | + } | ||
278 | +}; | 483 | +}; |
279 | + | 484 | + |
280 | +static void armsse_mhu_register_types(void) | 485 | +DEFINE_TYPES(types) |
281 | +{ | 486 | diff --git a/hw/net/Kconfig b/hw/net/Kconfig |
282 | + type_register_static(&armsse_mhu_info); | ||
283 | +} | ||
284 | + | ||
285 | +type_init(armsse_mhu_register_types); | ||
286 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
287 | index XXXXXXX..XXXXXXX 100644 | 487 | index XXXXXXX..XXXXXXX 100644 |
288 | --- a/MAINTAINERS | 488 | --- a/hw/net/Kconfig |
289 | +++ b/MAINTAINERS | 489 | +++ b/hw/net/Kconfig |
290 | @@ -XXX,XX +XXX,XX @@ F: hw/misc/iotkit-sysinfo.c | 490 | @@ -XXX,XX +XXX,XX @@ config VMXNET3_PCI |
291 | F: include/hw/misc/iotkit-sysinfo.h | 491 | config SMC91C111 |
292 | F: hw/misc/armsse-cpuid.c | 492 | bool |
293 | F: include/hw/misc/armsse-cpuid.h | 493 | |
294 | +F: hw/misc/armsse-mhu.c | 494 | +config LAN9118_PHY |
295 | +F: include/hw/misc/armsse-mhu.h | 495 | + bool |
296 | 496 | + | |
297 | Musca | 497 | config LAN9118 |
298 | M: Peter Maydell <peter.maydell@linaro.org> | 498 | bool |
299 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | 499 | + select LAN9118_PHY |
500 | select PTIMER | ||
501 | |||
502 | config NE2000_ISA | ||
503 | diff --git a/hw/net/meson.build b/hw/net/meson.build | ||
300 | index XXXXXXX..XXXXXXX 100644 | 504 | index XXXXXXX..XXXXXXX 100644 |
301 | --- a/default-configs/arm-softmmu.mak | 505 | --- a/hw/net/meson.build |
302 | +++ b/default-configs/arm-softmmu.mak | 506 | +++ b/hw/net/meson.build |
303 | @@ -XXX,XX +XXX,XX @@ CONFIG_IOTKIT_SECCTL=y | 507 | @@ -XXX,XX +XXX,XX @@ system_ss.add(when: 'CONFIG_VMXNET3_PCI', if_true: files('vmxnet3.c')) |
304 | CONFIG_IOTKIT_SYSCTL=y | 508 | |
305 | CONFIG_IOTKIT_SYSINFO=y | 509 | system_ss.add(when: 'CONFIG_SMC91C111', if_true: files('smc91c111.c')) |
306 | CONFIG_ARMSSE_CPUID=y | 510 | system_ss.add(when: 'CONFIG_LAN9118', if_true: files('lan9118.c')) |
307 | +CONFIG_ARMSSE_MHU=y | 511 | +system_ss.add(when: 'CONFIG_LAN9118_PHY', if_true: files('lan9118_phy.c')) |
308 | 512 | system_ss.add(when: 'CONFIG_NE2000_ISA', if_true: files('ne2000-isa.c')) | |
309 | CONFIG_VERSATILE=y | 513 | system_ss.add(when: 'CONFIG_OPENCORES_ETH', if_true: files('opencores_eth.c')) |
310 | CONFIG_VERSATILE_PCI=y | 514 | system_ss.add(when: 'CONFIG_XGMAC', if_true: files('xgmac.c')) |
311 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
312 | index XXXXXXX..XXXXXXX 100644 | ||
313 | --- a/hw/misc/trace-events | ||
314 | +++ b/hw/misc/trace-events | ||
315 | @@ -XXX,XX +XXX,XX @@ iotkit_sysctl_reset(void) "IoTKit SysCtl: reset" | ||
316 | # hw/misc/armsse-cpuid.c | ||
317 | armsse_cpuid_read(uint64_t offset, uint64_t data, unsigned size) "SSE-200 CPU_IDENTITY read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
318 | armsse_cpuid_write(uint64_t offset, uint64_t data, unsigned size) "SSE-200 CPU_IDENTITY write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
319 | + | ||
320 | +# hw/misc/armsse-mhu.c | ||
321 | +armsse_mhu_read(uint64_t offset, uint64_t data, unsigned size) "SSE-200 MHU read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
322 | +armsse_mhu_write(uint64_t offset, uint64_t data, unsigned size) "SSE-200 MHU write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
323 | -- | 515 | -- |
324 | 2.20.1 | 516 | 2.34.1 |
325 | |||
326 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Bernhard Beschow <shentey@gmail.com> | ||
1 | 2 | ||
3 | imx_fec models the same PHY as lan9118_phy. The code is almost the same with | ||
4 | imx_fec having more logging and tracing. Merge these improvements into | ||
5 | lan9118_phy and reuse in imx_fec to fix the code duplication. | ||
6 | |||
7 | Some migration state how resides in the new device model which breaks migration | ||
8 | compatibility for the following machines: | ||
9 | * imx25-pdk | ||
10 | * sabrelite | ||
11 | * mcimx7d-sabre | ||
12 | * mcimx6ul-evk | ||
13 | |||
14 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> | ||
15 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Message-id: 20241102125724.532843-3-shentey@gmail.com | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | --- | ||
20 | include/hw/net/imx_fec.h | 9 ++- | ||
21 | hw/net/imx_fec.c | 146 ++++----------------------------------- | ||
22 | hw/net/lan9118_phy.c | 82 ++++++++++++++++------ | ||
23 | hw/net/Kconfig | 1 + | ||
24 | hw/net/trace-events | 10 +-- | ||
25 | 5 files changed, 85 insertions(+), 163 deletions(-) | ||
26 | |||
27 | diff --git a/include/hw/net/imx_fec.h b/include/hw/net/imx_fec.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/include/hw/net/imx_fec.h | ||
30 | +++ b/include/hw/net/imx_fec.h | ||
31 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(IMXFECState, IMX_FEC) | ||
32 | #define TYPE_IMX_ENET "imx.enet" | ||
33 | |||
34 | #include "hw/sysbus.h" | ||
35 | +#include "hw/net/lan9118_phy.h" | ||
36 | +#include "hw/irq.h" | ||
37 | #include "net/net.h" | ||
38 | |||
39 | #define ENET_EIR 1 | ||
40 | @@ -XXX,XX +XXX,XX @@ struct IMXFECState { | ||
41 | uint32_t tx_descriptor[ENET_TX_RING_NUM]; | ||
42 | uint32_t tx_ring_num; | ||
43 | |||
44 | - uint32_t phy_status; | ||
45 | - uint32_t phy_control; | ||
46 | - uint32_t phy_advertise; | ||
47 | - uint32_t phy_int; | ||
48 | - uint32_t phy_int_mask; | ||
49 | + Lan9118PhyState mii; | ||
50 | + IRQState mii_irq; | ||
51 | uint32_t phy_num; | ||
52 | bool phy_connected; | ||
53 | struct IMXFECState *phy_consumer; | ||
54 | diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/net/imx_fec.c | ||
57 | +++ b/hw/net/imx_fec.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx_eth_txdescs = { | ||
59 | |||
60 | static const VMStateDescription vmstate_imx_eth = { | ||
61 | .name = TYPE_IMX_FEC, | ||
62 | - .version_id = 2, | ||
63 | - .minimum_version_id = 2, | ||
64 | + .version_id = 3, | ||
65 | + .minimum_version_id = 3, | ||
66 | .fields = (const VMStateField[]) { | ||
67 | VMSTATE_UINT32_ARRAY(regs, IMXFECState, ENET_MAX), | ||
68 | VMSTATE_UINT32(rx_descriptor, IMXFECState), | ||
69 | VMSTATE_UINT32(tx_descriptor[0], IMXFECState), | ||
70 | - VMSTATE_UINT32(phy_status, IMXFECState), | ||
71 | - VMSTATE_UINT32(phy_control, IMXFECState), | ||
72 | - VMSTATE_UINT32(phy_advertise, IMXFECState), | ||
73 | - VMSTATE_UINT32(phy_int, IMXFECState), | ||
74 | - VMSTATE_UINT32(phy_int_mask, IMXFECState), | ||
75 | VMSTATE_END_OF_LIST() | ||
76 | }, | ||
77 | .subsections = (const VMStateDescription * const []) { | ||
78 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx_eth = { | ||
79 | }, | ||
80 | }; | ||
81 | |||
82 | -#define PHY_INT_ENERGYON (1 << 7) | ||
83 | -#define PHY_INT_AUTONEG_COMPLETE (1 << 6) | ||
84 | -#define PHY_INT_FAULT (1 << 5) | ||
85 | -#define PHY_INT_DOWN (1 << 4) | ||
86 | -#define PHY_INT_AUTONEG_LP (1 << 3) | ||
87 | -#define PHY_INT_PARFAULT (1 << 2) | ||
88 | -#define PHY_INT_AUTONEG_PAGE (1 << 1) | ||
89 | - | ||
90 | static void imx_eth_update(IMXFECState *s); | ||
91 | |||
92 | /* | ||
93 | @@ -XXX,XX +XXX,XX @@ static void imx_eth_update(IMXFECState *s); | ||
94 | * For now we don't handle any GPIO/interrupt line, so the OS will | ||
95 | * have to poll for the PHY status. | ||
96 | */ | ||
97 | -static void imx_phy_update_irq(IMXFECState *s) | ||
98 | +static void imx_phy_update_irq(void *opaque, int n, int level) | ||
99 | { | ||
100 | - imx_eth_update(s); | ||
101 | -} | ||
102 | - | ||
103 | -static void imx_phy_update_link(IMXFECState *s) | ||
104 | -{ | ||
105 | - /* Autonegotiation status mirrors link status. */ | ||
106 | - if (qemu_get_queue(s->nic)->link_down) { | ||
107 | - trace_imx_phy_update_link("down"); | ||
108 | - s->phy_status &= ~0x0024; | ||
109 | - s->phy_int |= PHY_INT_DOWN; | ||
110 | - } else { | ||
111 | - trace_imx_phy_update_link("up"); | ||
112 | - s->phy_status |= 0x0024; | ||
113 | - s->phy_int |= PHY_INT_ENERGYON; | ||
114 | - s->phy_int |= PHY_INT_AUTONEG_COMPLETE; | ||
115 | - } | ||
116 | - imx_phy_update_irq(s); | ||
117 | + imx_eth_update(opaque); | ||
118 | } | ||
119 | |||
120 | static void imx_eth_set_link(NetClientState *nc) | ||
121 | { | ||
122 | - imx_phy_update_link(IMX_FEC(qemu_get_nic_opaque(nc))); | ||
123 | -} | ||
124 | - | ||
125 | -static void imx_phy_reset(IMXFECState *s) | ||
126 | -{ | ||
127 | - trace_imx_phy_reset(); | ||
128 | - | ||
129 | - s->phy_status = 0x7809; | ||
130 | - s->phy_control = 0x3000; | ||
131 | - s->phy_advertise = 0x01e1; | ||
132 | - s->phy_int_mask = 0; | ||
133 | - s->phy_int = 0; | ||
134 | - imx_phy_update_link(s); | ||
135 | + lan9118_phy_update_link(&IMX_FEC(qemu_get_nic_opaque(nc))->mii, | ||
136 | + nc->link_down); | ||
137 | } | ||
138 | |||
139 | static uint32_t imx_phy_read(IMXFECState *s, int reg) | ||
140 | { | ||
141 | - uint32_t val; | ||
142 | uint32_t phy = reg / 32; | ||
143 | |||
144 | if (!s->phy_connected) { | ||
145 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx_phy_read(IMXFECState *s, int reg) | ||
146 | |||
147 | reg %= 32; | ||
148 | |||
149 | - switch (reg) { | ||
150 | - case 0: /* Basic Control */ | ||
151 | - val = s->phy_control; | ||
152 | - break; | ||
153 | - case 1: /* Basic Status */ | ||
154 | - val = s->phy_status; | ||
155 | - break; | ||
156 | - case 2: /* ID1 */ | ||
157 | - val = 0x0007; | ||
158 | - break; | ||
159 | - case 3: /* ID2 */ | ||
160 | - val = 0xc0d1; | ||
161 | - break; | ||
162 | - case 4: /* Auto-neg advertisement */ | ||
163 | - val = s->phy_advertise; | ||
164 | - break; | ||
165 | - case 5: /* Auto-neg Link Partner Ability */ | ||
166 | - val = 0x0f71; | ||
167 | - break; | ||
168 | - case 6: /* Auto-neg Expansion */ | ||
169 | - val = 1; | ||
170 | - break; | ||
171 | - case 29: /* Interrupt source. */ | ||
172 | - val = s->phy_int; | ||
173 | - s->phy_int = 0; | ||
174 | - imx_phy_update_irq(s); | ||
175 | - break; | ||
176 | - case 30: /* Interrupt mask */ | ||
177 | - val = s->phy_int_mask; | ||
178 | - break; | ||
179 | - case 17: | ||
180 | - case 18: | ||
181 | - case 27: | ||
182 | - case 31: | ||
183 | - qemu_log_mask(LOG_UNIMP, "[%s.phy]%s: reg %d not implemented\n", | ||
184 | - TYPE_IMX_FEC, __func__, reg); | ||
185 | - val = 0; | ||
186 | - break; | ||
187 | - default: | ||
188 | - qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad address at offset %d\n", | ||
189 | - TYPE_IMX_FEC, __func__, reg); | ||
190 | - val = 0; | ||
191 | - break; | ||
192 | - } | ||
193 | - | ||
194 | - trace_imx_phy_read(val, phy, reg); | ||
195 | - | ||
196 | - return val; | ||
197 | + return lan9118_phy_read(&s->mii, reg); | ||
198 | } | ||
199 | |||
200 | static void imx_phy_write(IMXFECState *s, int reg, uint32_t val) | ||
201 | @@ -XXX,XX +XXX,XX @@ static void imx_phy_write(IMXFECState *s, int reg, uint32_t val) | ||
202 | |||
203 | reg %= 32; | ||
204 | |||
205 | - trace_imx_phy_write(val, phy, reg); | ||
206 | - | ||
207 | - switch (reg) { | ||
208 | - case 0: /* Basic Control */ | ||
209 | - if (val & 0x8000) { | ||
210 | - imx_phy_reset(s); | ||
211 | - } else { | ||
212 | - s->phy_control = val & 0x7980; | ||
213 | - /* Complete autonegotiation immediately. */ | ||
214 | - if (val & 0x1000) { | ||
215 | - s->phy_status |= 0x0020; | ||
216 | - } | ||
217 | - } | ||
218 | - break; | ||
219 | - case 4: /* Auto-neg advertisement */ | ||
220 | - s->phy_advertise = (val & 0x2d7f) | 0x80; | ||
221 | - break; | ||
222 | - case 30: /* Interrupt mask */ | ||
223 | - s->phy_int_mask = val & 0xff; | ||
224 | - imx_phy_update_irq(s); | ||
225 | - break; | ||
226 | - case 17: | ||
227 | - case 18: | ||
228 | - case 27: | ||
229 | - case 31: | ||
230 | - qemu_log_mask(LOG_UNIMP, "[%s.phy)%s: reg %d not implemented\n", | ||
231 | - TYPE_IMX_FEC, __func__, reg); | ||
232 | - break; | ||
233 | - default: | ||
234 | - qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad address at offset %d\n", | ||
235 | - TYPE_IMX_FEC, __func__, reg); | ||
236 | - break; | ||
237 | - } | ||
238 | + lan9118_phy_write(&s->mii, reg, val); | ||
239 | } | ||
240 | |||
241 | static void imx_fec_read_bd(IMXFECBufDesc *bd, dma_addr_t addr) | ||
242 | @@ -XXX,XX +XXX,XX @@ static void imx_eth_reset(DeviceState *d) | ||
243 | |||
244 | s->rx_descriptor = 0; | ||
245 | memset(s->tx_descriptor, 0, sizeof(s->tx_descriptor)); | ||
246 | - | ||
247 | - /* We also reset the PHY */ | ||
248 | - imx_phy_reset(s); | ||
249 | } | ||
250 | |||
251 | static uint32_t imx_default_read(IMXFECState *s, uint32_t index) | ||
252 | @@ -XXX,XX +XXX,XX @@ static void imx_eth_realize(DeviceState *dev, Error **errp) | ||
253 | sysbus_init_irq(sbd, &s->irq[0]); | ||
254 | sysbus_init_irq(sbd, &s->irq[1]); | ||
255 | |||
256 | + qemu_init_irq(&s->mii_irq, imx_phy_update_irq, s, 0); | ||
257 | + object_initialize_child(OBJECT(s), "mii", &s->mii, TYPE_LAN9118_PHY); | ||
258 | + if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(&s->mii), errp)) { | ||
259 | + return; | ||
260 | + } | ||
261 | + qdev_connect_gpio_out(DEVICE(&s->mii), 0, &s->mii_irq); | ||
262 | + | ||
263 | qemu_macaddr_default_if_unset(&s->conf.macaddr); | ||
264 | |||
265 | s->nic = qemu_new_nic(&imx_eth_net_info, &s->conf, | ||
266 | diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c | ||
267 | index XXXXXXX..XXXXXXX 100644 | ||
268 | --- a/hw/net/lan9118_phy.c | ||
269 | +++ b/hw/net/lan9118_phy.c | ||
270 | @@ -XXX,XX +XXX,XX @@ | ||
271 | * Copyright (c) 2009 CodeSourcery, LLC. | ||
272 | * Written by Paul Brook | ||
273 | * | ||
274 | + * Copyright (c) 2013 Jean-Christophe Dubois. <jcd@tribudubois.net> | ||
275 | + * | ||
276 | * This code is licensed under the GNU GPL v2 | ||
277 | * | ||
278 | * Contributions after 2012-01-13 are licensed under the terms of the | ||
279 | @@ -XXX,XX +XXX,XX @@ | ||
280 | #include "hw/resettable.h" | ||
281 | #include "migration/vmstate.h" | ||
282 | #include "qemu/log.h" | ||
283 | +#include "trace.h" | ||
284 | |||
285 | #define PHY_INT_ENERGYON (1 << 7) | ||
286 | #define PHY_INT_AUTONEG_COMPLETE (1 << 6) | ||
287 | @@ -XXX,XX +XXX,XX @@ uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg) | ||
288 | |||
289 | switch (reg) { | ||
290 | case 0: /* Basic Control */ | ||
291 | - return s->control; | ||
292 | + val = s->control; | ||
293 | + break; | ||
294 | case 1: /* Basic Status */ | ||
295 | - return s->status; | ||
296 | + val = s->status; | ||
297 | + break; | ||
298 | case 2: /* ID1 */ | ||
299 | - return 0x0007; | ||
300 | + val = 0x0007; | ||
301 | + break; | ||
302 | case 3: /* ID2 */ | ||
303 | - return 0xc0d1; | ||
304 | + val = 0xc0d1; | ||
305 | + break; | ||
306 | case 4: /* Auto-neg advertisement */ | ||
307 | - return s->advertise; | ||
308 | + val = s->advertise; | ||
309 | + break; | ||
310 | case 5: /* Auto-neg Link Partner Ability */ | ||
311 | - return 0x0f71; | ||
312 | + val = 0x0f71; | ||
313 | + break; | ||
314 | case 6: /* Auto-neg Expansion */ | ||
315 | - return 1; | ||
316 | - /* TODO 17, 18, 27, 29, 30, 31 */ | ||
317 | + val = 1; | ||
318 | + break; | ||
319 | case 29: /* Interrupt source. */ | ||
320 | val = s->ints; | ||
321 | s->ints = 0; | ||
322 | lan9118_phy_update_irq(s); | ||
323 | - return val; | ||
324 | + break; | ||
325 | case 30: /* Interrupt mask */ | ||
326 | - return s->int_mask; | ||
327 | + val = s->int_mask; | ||
328 | + break; | ||
329 | + case 17: | ||
330 | + case 18: | ||
331 | + case 27: | ||
332 | + case 31: | ||
333 | + qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n", | ||
334 | + __func__, reg); | ||
335 | + val = 0; | ||
336 | + break; | ||
337 | default: | ||
338 | - qemu_log_mask(LOG_GUEST_ERROR, | ||
339 | - "lan9118_phy_read: PHY read reg %d\n", reg); | ||
340 | - return 0; | ||
341 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n", | ||
342 | + __func__, reg); | ||
343 | + val = 0; | ||
344 | + break; | ||
345 | } | ||
346 | + | ||
347 | + trace_lan9118_phy_read(val, reg); | ||
348 | + | ||
349 | + return val; | ||
350 | } | ||
351 | |||
352 | void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val) | ||
353 | { | ||
354 | + trace_lan9118_phy_write(val, reg); | ||
355 | + | ||
356 | switch (reg) { | ||
357 | case 0: /* Basic Control */ | ||
358 | if (val & 0x8000) { | ||
359 | lan9118_phy_reset(s); | ||
360 | - break; | ||
361 | - } | ||
362 | - s->control = val & 0x7980; | ||
363 | - /* Complete autonegotiation immediately. */ | ||
364 | - if (val & 0x1000) { | ||
365 | - s->status |= 0x0020; | ||
366 | + } else { | ||
367 | + s->control = val & 0x7980; | ||
368 | + /* Complete autonegotiation immediately. */ | ||
369 | + if (val & 0x1000) { | ||
370 | + s->status |= 0x0020; | ||
371 | + } | ||
372 | } | ||
373 | break; | ||
374 | case 4: /* Auto-neg advertisement */ | ||
375 | s->advertise = (val & 0x2d7f) | 0x80; | ||
376 | break; | ||
377 | - /* TODO 17, 18, 27, 31 */ | ||
378 | case 30: /* Interrupt mask */ | ||
379 | s->int_mask = val & 0xff; | ||
380 | lan9118_phy_update_irq(s); | ||
381 | break; | ||
382 | + case 17: | ||
383 | + case 18: | ||
384 | + case 27: | ||
385 | + case 31: | ||
386 | + qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n", | ||
387 | + __func__, reg); | ||
388 | + break; | ||
389 | default: | ||
390 | - qemu_log_mask(LOG_GUEST_ERROR, | ||
391 | - "lan9118_phy_write: PHY write reg %d = 0x%04x\n", reg, val); | ||
392 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n", | ||
393 | + __func__, reg); | ||
394 | + break; | ||
395 | } | ||
396 | } | ||
397 | |||
398 | @@ -XXX,XX +XXX,XX @@ void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down) | ||
399 | |||
400 | /* Autonegotiation status mirrors link status. */ | ||
401 | if (link_down) { | ||
402 | + trace_lan9118_phy_update_link("down"); | ||
403 | s->status &= ~0x0024; | ||
404 | s->ints |= PHY_INT_DOWN; | ||
405 | } else { | ||
406 | + trace_lan9118_phy_update_link("up"); | ||
407 | s->status |= 0x0024; | ||
408 | s->ints |= PHY_INT_ENERGYON; | ||
409 | s->ints |= PHY_INT_AUTONEG_COMPLETE; | ||
410 | @@ -XXX,XX +XXX,XX @@ void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down) | ||
411 | |||
412 | void lan9118_phy_reset(Lan9118PhyState *s) | ||
413 | { | ||
414 | + trace_lan9118_phy_reset(); | ||
415 | + | ||
416 | s->control = 0x3000; | ||
417 | s->status = 0x7809; | ||
418 | s->advertise = 0x01e1; | ||
419 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118_phy = { | ||
420 | .version_id = 1, | ||
421 | .minimum_version_id = 1, | ||
422 | .fields = (const VMStateField[]) { | ||
423 | - VMSTATE_UINT16(control, Lan9118PhyState), | ||
424 | VMSTATE_UINT16(status, Lan9118PhyState), | ||
425 | + VMSTATE_UINT16(control, Lan9118PhyState), | ||
426 | VMSTATE_UINT16(advertise, Lan9118PhyState), | ||
427 | VMSTATE_UINT16(ints, Lan9118PhyState), | ||
428 | VMSTATE_UINT16(int_mask, Lan9118PhyState), | ||
429 | diff --git a/hw/net/Kconfig b/hw/net/Kconfig | ||
430 | index XXXXXXX..XXXXXXX 100644 | ||
431 | --- a/hw/net/Kconfig | ||
432 | +++ b/hw/net/Kconfig | ||
433 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_SUN8I_EMAC | ||
434 | |||
435 | config IMX_FEC | ||
436 | bool | ||
437 | + select LAN9118_PHY | ||
438 | |||
439 | config CADENCE | ||
440 | bool | ||
441 | diff --git a/hw/net/trace-events b/hw/net/trace-events | ||
442 | index XXXXXXX..XXXXXXX 100644 | ||
443 | --- a/hw/net/trace-events | ||
444 | +++ b/hw/net/trace-events | ||
445 | @@ -XXX,XX +XXX,XX @@ allwinner_sun8i_emac_set_link(bool active) "Set link: active=%u" | ||
446 | allwinner_sun8i_emac_read(uint64_t offset, uint64_t val) "MMIO read: offset=0x%" PRIx64 " value=0x%" PRIx64 | ||
447 | allwinner_sun8i_emac_write(uint64_t offset, uint64_t val) "MMIO write: offset=0x%" PRIx64 " value=0x%" PRIx64 | ||
448 | |||
449 | +# lan9118_phy.c | ||
450 | +lan9118_phy_read(uint16_t val, int reg) "[0x%02x] -> 0x%04" PRIx16 | ||
451 | +lan9118_phy_write(uint16_t val, int reg) "[0x%02x] <- 0x%04" PRIx16 | ||
452 | +lan9118_phy_update_link(const char *s) "%s" | ||
453 | +lan9118_phy_reset(void) "" | ||
454 | + | ||
455 | # lance.c | ||
456 | lance_mem_readw(uint64_t addr, uint32_t ret) "addr=0x%"PRIx64"val=0x%04x" | ||
457 | lance_mem_writew(uint64_t addr, uint32_t val) "addr=0x%"PRIx64"val=0x%04x" | ||
458 | @@ -XXX,XX +XXX,XX @@ i82596_set_multicast(uint16_t count) "Added %d multicast entries" | ||
459 | i82596_channel_attention(void *s) "%p: Received CHANNEL ATTENTION" | ||
460 | |||
461 | # imx_fec.c | ||
462 | -imx_phy_read(uint32_t val, int phy, int reg) "0x%04"PRIx32" <= phy[%d].reg[%d]" | ||
463 | imx_phy_read_num(int phy, int configured) "read request from unconfigured phy %d (configured %d)" | ||
464 | -imx_phy_write(uint32_t val, int phy, int reg) "0x%04"PRIx32" => phy[%d].reg[%d]" | ||
465 | imx_phy_write_num(int phy, int configured) "write request to unconfigured phy %d (configured %d)" | ||
466 | -imx_phy_update_link(const char *s) "%s" | ||
467 | -imx_phy_reset(void) "" | ||
468 | imx_fec_read_bd(uint64_t addr, int flags, int len, int data) "tx_bd 0x%"PRIx64" flags 0x%04x len %d data 0x%08x" | ||
469 | imx_enet_read_bd(uint64_t addr, int flags, int len, int data, int options, int status) "tx_bd 0x%"PRIx64" flags 0x%04x len %d data 0x%08x option 0x%04x status 0x%04x" | ||
470 | imx_eth_tx_bd_busy(void) "tx_bd ran out of descriptors to transmit" | ||
471 | -- | ||
472 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Bernhard Beschow <shentey@gmail.com> | ||
1 | 2 | ||
3 | Turns 0x70 into 0xe0 (== 0x70 << 1) which adds the missing MII_ANLPAR_TX and | ||
4 | fixes the MSB of selector field to be zero, as specified in the datasheet. | ||
5 | |||
6 | Fixes: 2a424990170b "LAN9118 emulation" | ||
7 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> | ||
8 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20241102125724.532843-4-shentey@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/net/lan9118_phy.c | 2 +- | ||
14 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
15 | |||
16 | diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/net/lan9118_phy.c | ||
19 | +++ b/hw/net/lan9118_phy.c | ||
20 | @@ -XXX,XX +XXX,XX @@ uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg) | ||
21 | val = s->advertise; | ||
22 | break; | ||
23 | case 5: /* Auto-neg Link Partner Ability */ | ||
24 | - val = 0x0f71; | ||
25 | + val = 0x0fe1; | ||
26 | break; | ||
27 | case 6: /* Auto-neg Expansion */ | ||
28 | val = 1; | ||
29 | -- | ||
30 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Bernhard Beschow <shentey@gmail.com> | ||
1 | 2 | ||
3 | Prefer named constants over magic values for better readability. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> | ||
7 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
8 | Message-id: 20241102125724.532843-5-shentey@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/net/mii.h | 6 +++++ | ||
12 | hw/net/lan9118_phy.c | 63 ++++++++++++++++++++++++++++---------------- | ||
13 | 2 files changed, 46 insertions(+), 23 deletions(-) | ||
14 | |||
15 | diff --git a/include/hw/net/mii.h b/include/hw/net/mii.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/include/hw/net/mii.h | ||
18 | +++ b/include/hw/net/mii.h | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #define MII_BMSR_JABBER (1 << 1) /* Jabber detected */ | ||
21 | #define MII_BMSR_EXTCAP (1 << 0) /* Ext-reg capability */ | ||
22 | |||
23 | +#define MII_ANAR_RFAULT (1 << 13) /* Say we can detect faults */ | ||
24 | #define MII_ANAR_PAUSE_ASYM (1 << 11) /* Try for asymmetric pause */ | ||
25 | #define MII_ANAR_PAUSE (1 << 10) /* Try for pause */ | ||
26 | #define MII_ANAR_TXFD (1 << 8) | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | #define MII_ANAR_10FD (1 << 6) | ||
29 | #define MII_ANAR_10 (1 << 5) | ||
30 | #define MII_ANAR_CSMACD (1 << 0) | ||
31 | +#define MII_ANAR_SELECT (0x001f) /* Selector bits */ | ||
32 | |||
33 | #define MII_ANLPAR_ACK (1 << 14) | ||
34 | #define MII_ANLPAR_PAUSEASY (1 << 11) /* can pause asymmetrically */ | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | #define RTL8201CP_PHYID1 0x0000 | ||
37 | #define RTL8201CP_PHYID2 0x8201 | ||
38 | |||
39 | +/* SMSC LAN9118 */ | ||
40 | +#define SMSCLAN9118_PHYID1 0x0007 | ||
41 | +#define SMSCLAN9118_PHYID2 0xc0d1 | ||
42 | + | ||
43 | /* RealTek 8211E */ | ||
44 | #define RTL8211E_PHYID1 0x001c | ||
45 | #define RTL8211E_PHYID2 0xc915 | ||
46 | diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/net/lan9118_phy.c | ||
49 | +++ b/hw/net/lan9118_phy.c | ||
50 | @@ -XXX,XX +XXX,XX @@ | ||
51 | |||
52 | #include "qemu/osdep.h" | ||
53 | #include "hw/net/lan9118_phy.h" | ||
54 | +#include "hw/net/mii.h" | ||
55 | #include "hw/irq.h" | ||
56 | #include "hw/resettable.h" | ||
57 | #include "migration/vmstate.h" | ||
58 | @@ -XXX,XX +XXX,XX @@ uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg) | ||
59 | uint16_t val; | ||
60 | |||
61 | switch (reg) { | ||
62 | - case 0: /* Basic Control */ | ||
63 | + case MII_BMCR: | ||
64 | val = s->control; | ||
65 | break; | ||
66 | - case 1: /* Basic Status */ | ||
67 | + case MII_BMSR: | ||
68 | val = s->status; | ||
69 | break; | ||
70 | - case 2: /* ID1 */ | ||
71 | - val = 0x0007; | ||
72 | + case MII_PHYID1: | ||
73 | + val = SMSCLAN9118_PHYID1; | ||
74 | break; | ||
75 | - case 3: /* ID2 */ | ||
76 | - val = 0xc0d1; | ||
77 | + case MII_PHYID2: | ||
78 | + val = SMSCLAN9118_PHYID2; | ||
79 | break; | ||
80 | - case 4: /* Auto-neg advertisement */ | ||
81 | + case MII_ANAR: | ||
82 | val = s->advertise; | ||
83 | break; | ||
84 | - case 5: /* Auto-neg Link Partner Ability */ | ||
85 | - val = 0x0fe1; | ||
86 | + case MII_ANLPAR: | ||
87 | + val = MII_ANLPAR_PAUSEASY | MII_ANLPAR_PAUSE | MII_ANLPAR_T4 | | ||
88 | + MII_ANLPAR_TXFD | MII_ANLPAR_TX | MII_ANLPAR_10FD | | ||
89 | + MII_ANLPAR_10 | MII_ANLPAR_CSMACD; | ||
90 | break; | ||
91 | - case 6: /* Auto-neg Expansion */ | ||
92 | - val = 1; | ||
93 | + case MII_ANER: | ||
94 | + val = MII_ANER_NWAY; | ||
95 | break; | ||
96 | case 29: /* Interrupt source. */ | ||
97 | val = s->ints; | ||
98 | @@ -XXX,XX +XXX,XX @@ void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val) | ||
99 | trace_lan9118_phy_write(val, reg); | ||
100 | |||
101 | switch (reg) { | ||
102 | - case 0: /* Basic Control */ | ||
103 | - if (val & 0x8000) { | ||
104 | + case MII_BMCR: | ||
105 | + if (val & MII_BMCR_RESET) { | ||
106 | lan9118_phy_reset(s); | ||
107 | } else { | ||
108 | - s->control = val & 0x7980; | ||
109 | + s->control = val & (MII_BMCR_LOOPBACK | MII_BMCR_SPEED100 | | ||
110 | + MII_BMCR_AUTOEN | MII_BMCR_PDOWN | MII_BMCR_FD | | ||
111 | + MII_BMCR_CTST); | ||
112 | /* Complete autonegotiation immediately. */ | ||
113 | - if (val & 0x1000) { | ||
114 | - s->status |= 0x0020; | ||
115 | + if (val & MII_BMCR_AUTOEN) { | ||
116 | + s->status |= MII_BMSR_AN_COMP; | ||
117 | } | ||
118 | } | ||
119 | break; | ||
120 | - case 4: /* Auto-neg advertisement */ | ||
121 | - s->advertise = (val & 0x2d7f) | 0x80; | ||
122 | + case MII_ANAR: | ||
123 | + s->advertise = (val & (MII_ANAR_RFAULT | MII_ANAR_PAUSE_ASYM | | ||
124 | + MII_ANAR_PAUSE | MII_ANAR_10FD | MII_ANAR_10 | | ||
125 | + MII_ANAR_SELECT)) | ||
126 | + | MII_ANAR_TX; | ||
127 | break; | ||
128 | case 30: /* Interrupt mask */ | ||
129 | s->int_mask = val & 0xff; | ||
130 | @@ -XXX,XX +XXX,XX @@ void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down) | ||
131 | /* Autonegotiation status mirrors link status. */ | ||
132 | if (link_down) { | ||
133 | trace_lan9118_phy_update_link("down"); | ||
134 | - s->status &= ~0x0024; | ||
135 | + s->status &= ~(MII_BMSR_AN_COMP | MII_BMSR_LINK_ST); | ||
136 | s->ints |= PHY_INT_DOWN; | ||
137 | } else { | ||
138 | trace_lan9118_phy_update_link("up"); | ||
139 | - s->status |= 0x0024; | ||
140 | + s->status |= MII_BMSR_AN_COMP | MII_BMSR_LINK_ST; | ||
141 | s->ints |= PHY_INT_ENERGYON; | ||
142 | s->ints |= PHY_INT_AUTONEG_COMPLETE; | ||
143 | } | ||
144 | @@ -XXX,XX +XXX,XX @@ void lan9118_phy_reset(Lan9118PhyState *s) | ||
145 | { | ||
146 | trace_lan9118_phy_reset(); | ||
147 | |||
148 | - s->control = 0x3000; | ||
149 | - s->status = 0x7809; | ||
150 | - s->advertise = 0x01e1; | ||
151 | + s->control = MII_BMCR_AUTOEN | MII_BMCR_SPEED100; | ||
152 | + s->status = MII_BMSR_100TX_FD | ||
153 | + | MII_BMSR_100TX_HD | ||
154 | + | MII_BMSR_10T_FD | ||
155 | + | MII_BMSR_10T_HD | ||
156 | + | MII_BMSR_AUTONEG | ||
157 | + | MII_BMSR_EXTCAP; | ||
158 | + s->advertise = MII_ANAR_TXFD | ||
159 | + | MII_ANAR_TX | ||
160 | + | MII_ANAR_10FD | ||
161 | + | MII_ANAR_10 | ||
162 | + | MII_ANAR_CSMACD; | ||
163 | s->int_mask = 0; | ||
164 | s->ints = 0; | ||
165 | lan9118_phy_update_link(s, s->link_down); | ||
166 | -- | ||
167 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Bernhard Beschow <shentey@gmail.com> | ||
1 | 2 | ||
3 | The real device advertises this mode and the device model already advertises | ||
4 | 100 mbps half duplex and 10 mbps full+half duplex. So advertise this mode to | ||
5 | make the model more realistic. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> | ||
9 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
10 | Message-id: 20241102125724.532843-6-shentey@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/net/lan9118_phy.c | 4 ++-- | ||
14 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
15 | |||
16 | diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/net/lan9118_phy.c | ||
19 | +++ b/hw/net/lan9118_phy.c | ||
20 | @@ -XXX,XX +XXX,XX @@ void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val) | ||
21 | break; | ||
22 | case MII_ANAR: | ||
23 | s->advertise = (val & (MII_ANAR_RFAULT | MII_ANAR_PAUSE_ASYM | | ||
24 | - MII_ANAR_PAUSE | MII_ANAR_10FD | MII_ANAR_10 | | ||
25 | - MII_ANAR_SELECT)) | ||
26 | + MII_ANAR_PAUSE | MII_ANAR_TXFD | MII_ANAR_10FD | | ||
27 | + MII_ANAR_10 | MII_ANAR_SELECT)) | ||
28 | | MII_ANAR_TX; | ||
29 | break; | ||
30 | case 30: /* Interrupt mask */ | ||
31 | -- | ||
32 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | For IEEE fused multiply-add, the (0 * inf) + NaN case should raise | ||
2 | Invalid for the multiplication of 0 by infinity. Currently we handle | ||
3 | this in the per-architecture ifdef ladder in pickNaNMulAdd(). | ||
4 | However, since this isn't really architecture specific we can hoist | ||
5 | it up to the generic code. | ||
1 | 6 | ||
7 | For the cases where the infzero test in pickNaNMulAdd was | ||
8 | returning 2, we can delete the check entirely and allow the | ||
9 | code to fall into the normal pick-a-NaN handling, because this | ||
10 | will return 2 anyway (input 'c' being the only NaN in this case). | ||
11 | For the cases where infzero was returning 3 to indicate "return | ||
12 | the default NaN", we must retain that "return 3". | ||
13 | |||
14 | For Arm, this looks like it might be a behaviour change because we | ||
15 | used to set float_flag_invalid | float_flag_invalid_imz only if C is | ||
16 | a quiet NaN. However, it is not, because Arm target code never looks | ||
17 | at float_flag_invalid_imz, and for the (0 * inf) + SNaN case we | ||
18 | already raised float_flag_invalid via the "abc_mask & | ||
19 | float_cmask_snan" check in pick_nan_muladd. | ||
20 | |||
21 | For any target architecture using the "default implementation" at the | ||
22 | bottom of the ifdef, this is a behaviour change but will be fixing a | ||
23 | bug (where we failed to raise the Invalid exception for (0 * inf + | ||
24 | QNaN). The architectures using the default case are: | ||
25 | * hppa | ||
26 | * i386 | ||
27 | * sh4 | ||
28 | * tricore | ||
29 | |||
30 | The x86, Tricore and SH4 CPU architecture manuals are clear that this | ||
31 | should have raised Invalid; HPPA is a bit vaguer but still seems | ||
32 | clear enough. | ||
33 | |||
34 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
35 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
36 | Message-id: 20241202131347.498124-2-peter.maydell@linaro.org | ||
37 | --- | ||
38 | fpu/softfloat-parts.c.inc | 13 +++++++------ | ||
39 | fpu/softfloat-specialize.c.inc | 29 +---------------------------- | ||
40 | 2 files changed, 8 insertions(+), 34 deletions(-) | ||
41 | |||
42 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/fpu/softfloat-parts.c.inc | ||
45 | +++ b/fpu/softfloat-parts.c.inc | ||
46 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, | ||
47 | int ab_mask, int abc_mask) | ||
48 | { | ||
49 | int which; | ||
50 | + bool infzero = (ab_mask == float_cmask_infzero); | ||
51 | |||
52 | if (unlikely(abc_mask & float_cmask_snan)) { | ||
53 | float_raise(float_flag_invalid | float_flag_invalid_snan, s); | ||
54 | } | ||
55 | |||
56 | - which = pickNaNMulAdd(a->cls, b->cls, c->cls, | ||
57 | - ab_mask == float_cmask_infzero, s); | ||
58 | + if (infzero) { | ||
59 | + /* This is (0 * inf) + NaN or (inf * 0) + NaN */ | ||
60 | + float_raise(float_flag_invalid | float_flag_invalid_imz, s); | ||
61 | + } | ||
62 | + | ||
63 | + which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, s); | ||
64 | |||
65 | if (s->default_nan_mode || which == 3) { | ||
66 | - /* | ||
67 | - * Note that this check is after pickNaNMulAdd so that function | ||
68 | - * has an opportunity to set the Invalid flag for infzero. | ||
69 | - */ | ||
70 | parts_default_nan(a, s); | ||
71 | return a; | ||
72 | } | ||
73 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/fpu/softfloat-specialize.c.inc | ||
76 | +++ b/fpu/softfloat-specialize.c.inc | ||
77 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
78 | * the default NaN | ||
79 | */ | ||
80 | if (infzero && is_qnan(c_cls)) { | ||
81 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
82 | return 3; | ||
83 | } | ||
84 | |||
85 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
86 | * case sets InvalidOp and returns the default NaN | ||
87 | */ | ||
88 | if (infzero) { | ||
89 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
90 | return 3; | ||
91 | } | ||
92 | /* Prefer sNaN over qNaN, in the a, b, c order. */ | ||
93 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
94 | * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
95 | * case sets InvalidOp and returns the input value 'c' | ||
96 | */ | ||
97 | - if (infzero) { | ||
98 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
99 | - return 2; | ||
100 | - } | ||
101 | /* Prefer sNaN over qNaN, in the c, a, b order. */ | ||
102 | if (is_snan(c_cls)) { | ||
103 | return 2; | ||
104 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
105 | * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
106 | * case sets InvalidOp and returns the input value 'c' | ||
107 | */ | ||
108 | - if (infzero) { | ||
109 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
110 | - return 2; | ||
111 | - } | ||
112 | + | ||
113 | /* Prefer sNaN over qNaN, in the c, a, b order. */ | ||
114 | if (is_snan(c_cls)) { | ||
115 | return 2; | ||
116 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
117 | * to return an input NaN if we have one (ie c) rather than generating | ||
118 | * a default NaN | ||
119 | */ | ||
120 | - if (infzero) { | ||
121 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
122 | - return 2; | ||
123 | - } | ||
124 | |||
125 | /* If fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
126 | * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB | ||
127 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
128 | return 1; | ||
129 | } | ||
130 | #elif defined(TARGET_RISCV) | ||
131 | - /* For RISC-V, InvalidOp is set when multiplicands are Inf and zero */ | ||
132 | - if (infzero) { | ||
133 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
134 | - } | ||
135 | return 3; /* default NaN */ | ||
136 | #elif defined(TARGET_S390X) | ||
137 | if (infzero) { | ||
138 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
139 | return 3; | ||
140 | } | ||
141 | |||
142 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
143 | return 2; | ||
144 | } | ||
145 | #elif defined(TARGET_SPARC) | ||
146 | - /* For (inf,0,nan) return c. */ | ||
147 | - if (infzero) { | ||
148 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
149 | - return 2; | ||
150 | - } | ||
151 | /* Prefer SNaN over QNaN, order C, B, A. */ | ||
152 | if (is_snan(c_cls)) { | ||
153 | return 2; | ||
154 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
155 | * For Xtensa, the (inf,zero,nan) case sets InvalidOp and returns | ||
156 | * an input NaN if we have one (ie c). | ||
157 | */ | ||
158 | - if (infzero) { | ||
159 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
160 | - return 2; | ||
161 | - } | ||
162 | if (status->use_first_nan) { | ||
163 | if (is_nan(a_cls)) { | ||
164 | return 0; | ||
165 | -- | ||
166 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | If the target sets default_nan_mode then we're always going to return | ||
2 | the default NaN, and pickNaNMulAdd() no longer has any side effects. | ||
3 | For consistency with pickNaN(), check for default_nan_mode before | ||
4 | calling pickNaNMulAdd(). | ||
1 | 5 | ||
6 | When we convert pickNaNMulAdd() to allow runtime selection of the NaN | ||
7 | propagation rule, this means we won't have to make the targets which | ||
8 | use default_nan_mode also set a propagation rule. | ||
9 | |||
10 | Since RiscV always uses default_nan_mode, this allows us to remove | ||
11 | its ifdef case from pickNaNMulAdd(). | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20241202131347.498124-3-peter.maydell@linaro.org | ||
16 | --- | ||
17 | fpu/softfloat-parts.c.inc | 8 ++++++-- | ||
18 | fpu/softfloat-specialize.c.inc | 9 +++++++-- | ||
19 | 2 files changed, 13 insertions(+), 4 deletions(-) | ||
20 | |||
21 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/fpu/softfloat-parts.c.inc | ||
24 | +++ b/fpu/softfloat-parts.c.inc | ||
25 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, | ||
26 | float_raise(float_flag_invalid | float_flag_invalid_imz, s); | ||
27 | } | ||
28 | |||
29 | - which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, s); | ||
30 | + if (s->default_nan_mode) { | ||
31 | + which = 3; | ||
32 | + } else { | ||
33 | + which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, s); | ||
34 | + } | ||
35 | |||
36 | - if (s->default_nan_mode || which == 3) { | ||
37 | + if (which == 3) { | ||
38 | parts_default_nan(a, s); | ||
39 | return a; | ||
40 | } | ||
41 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/fpu/softfloat-specialize.c.inc | ||
44 | +++ b/fpu/softfloat-specialize.c.inc | ||
45 | @@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls, | ||
46 | static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
47 | bool infzero, float_status *status) | ||
48 | { | ||
49 | + /* | ||
50 | + * We guarantee not to require the target to tell us how to | ||
51 | + * pick a NaN if we're always returning the default NaN. | ||
52 | + * But if we're not in default-NaN mode then the target must | ||
53 | + * specify. | ||
54 | + */ | ||
55 | + assert(!status->default_nan_mode); | ||
56 | #if defined(TARGET_ARM) | ||
57 | /* For ARM, the (inf,zero,qnan) case sets InvalidOp and returns | ||
58 | * the default NaN | ||
59 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
60 | } else { | ||
61 | return 1; | ||
62 | } | ||
63 | -#elif defined(TARGET_RISCV) | ||
64 | - return 3; /* default NaN */ | ||
65 | #elif defined(TARGET_S390X) | ||
66 | if (infzero) { | ||
67 | return 3; | ||
68 | -- | ||
69 | 2.34.1 | diff view generated by jsdifflib |
1 | There is a set of VFP instructions which we implement in | 1 | IEEE 758 does not define a fixed rule for what NaN to return in |
---|---|---|---|
2 | disas_vfp_v8_insn() and gate on the ARM_FEATURE_V8 bit. | 2 | the case of a fused multiply-add of inf * 0 + NaN. Different |
3 | These were all first introduced in v8 for A-profile, but in | 3 | architectures thus do different things: |
4 | M-profile they appeared in v7M. Gate them on the MVFR2 | 4 | * some return the default NaN |
5 | FPMisc field instead, and rename the function appropriately. | 5 | * some return the input NaN |
6 | * Arm returns the default NaN if the input NaN is quiet, | ||
7 | and the input NaN if it is signalling | ||
8 | |||
9 | We want to make this logic be runtime selected rather than | ||
10 | hardcoded into the binary, because: | ||
11 | * this will let us have multiple targets in one QEMU binary | ||
12 | * the Arm FEAT_AFP architectural feature includes letting | ||
13 | the guest select a NaN propagation rule at runtime | ||
14 | |||
15 | In this commit we add an enum for the propagation rule, the field in | ||
16 | float_status, and the corresponding getters and setters. We change | ||
17 | pickNaNMulAdd to honour this, but because all targets still leave | ||
18 | this field at its default 0 value, the fallback logic will pick the | ||
19 | rule type with the old ifdef ladder. | ||
20 | |||
21 | Note that four architectures both use the muladd softfloat functions | ||
22 | and did not have a branch of the ifdef ladder to specify their | ||
23 | behaviour (and so were ending up with the "default" case, probably | ||
24 | wrongly): i386, HPPA, SH4 and Tricore. SH4 and Tricore both set | ||
25 | default_nan_mode, and so will never get into pickNaNMulAdd(). For | ||
26 | HPPA and i386 we retain the same behaviour as the old default-case, | ||
27 | which is to not ever return the default NaN. This might not be | ||
28 | correct but it is not a behaviour change. | ||
6 | 29 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 31 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20190222170936.13268-3-peter.maydell@linaro.org | 32 | Message-id: 20241202131347.498124-4-peter.maydell@linaro.org |
10 | --- | 33 | --- |
11 | target/arm/cpu.h | 20 ++++++++++++++++++++ | 34 | include/fpu/softfloat-helpers.h | 11 ++++ |
12 | target/arm/translate.c | 25 +++++++++++++------------ | 35 | include/fpu/softfloat-types.h | 23 +++++++++ |
13 | 2 files changed, 33 insertions(+), 12 deletions(-) | 36 | fpu/softfloat-specialize.c.inc | 91 ++++++++++++++++++++++----------- |
14 | 37 | 3 files changed, 95 insertions(+), 30 deletions(-) | |
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 38 | |
39 | diff --git a/include/fpu/softfloat-helpers.h b/include/fpu/softfloat-helpers.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 41 | --- a/include/fpu/softfloat-helpers.h |
18 | +++ b/target/arm/cpu.h | 42 | +++ b/include/fpu/softfloat-helpers.h |
19 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_fp16_dpconv(const ARMISARegisters *id) | 43 | @@ -XXX,XX +XXX,XX @@ static inline void set_float_2nan_prop_rule(Float2NaNPropRule rule, |
20 | return FIELD_EX64(id->mvfr1, MVFR1, FPHP) > 1; | 44 | status->float_2nan_prop_rule = rule; |
21 | } | 45 | } |
22 | 46 | ||
23 | +static inline bool isar_feature_aa32_vsel(const ARMISARegisters *id) | 47 | +static inline void set_float_infzeronan_rule(FloatInfZeroNaNRule rule, |
48 | + float_status *status) | ||
24 | +{ | 49 | +{ |
25 | + return FIELD_EX64(id->mvfr2, MVFR2, FPMISC) >= 1; | 50 | + status->float_infzeronan_rule = rule; |
26 | +} | 51 | +} |
27 | + | 52 | + |
28 | +static inline bool isar_feature_aa32_vcvt_dr(const ARMISARegisters *id) | 53 | static inline void set_flush_to_zero(bool val, float_status *status) |
54 | { | ||
55 | status->flush_to_zero = val; | ||
56 | @@ -XXX,XX +XXX,XX @@ static inline Float2NaNPropRule get_float_2nan_prop_rule(float_status *status) | ||
57 | return status->float_2nan_prop_rule; | ||
58 | } | ||
59 | |||
60 | +static inline FloatInfZeroNaNRule get_float_infzeronan_rule(float_status *status) | ||
29 | +{ | 61 | +{ |
30 | + return FIELD_EX64(id->mvfr2, MVFR2, FPMISC) >= 2; | 62 | + return status->float_infzeronan_rule; |
31 | +} | 63 | +} |
32 | + | 64 | + |
33 | +static inline bool isar_feature_aa32_vrint(const ARMISARegisters *id) | 65 | static inline bool get_flush_to_zero(float_status *status) |
34 | +{ | 66 | { |
35 | + return FIELD_EX64(id->mvfr2, MVFR2, FPMISC) >= 3; | 67 | return status->flush_to_zero; |
36 | +} | 68 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h |
37 | + | 69 | index XXXXXXX..XXXXXXX 100644 |
38 | +static inline bool isar_feature_aa32_vminmaxnm(const ARMISARegisters *id) | 70 | --- a/include/fpu/softfloat-types.h |
39 | +{ | 71 | +++ b/include/fpu/softfloat-types.h |
40 | + return FIELD_EX64(id->mvfr2, MVFR2, FPMISC) >= 4; | 72 | @@ -XXX,XX +XXX,XX @@ typedef enum __attribute__((__packed__)) { |
41 | +} | 73 | float_2nan_prop_x87, |
74 | } Float2NaNPropRule; | ||
75 | |||
76 | +/* | ||
77 | + * Rule for result of fused multiply-add 0 * Inf + NaN. | ||
78 | + * This must be a NaN, but implementations differ on whether this | ||
79 | + * is the input NaN or the default NaN. | ||
80 | + * | ||
81 | + * You don't need to set this if default_nan_mode is enabled. | ||
82 | + * When not in default-NaN mode, it is an error for the target | ||
83 | + * not to set the rule in float_status if it uses muladd, and we | ||
84 | + * will assert if we need to handle an input NaN and no rule was | ||
85 | + * selected. | ||
86 | + */ | ||
87 | +typedef enum __attribute__((__packed__)) { | ||
88 | + /* No propagation rule specified */ | ||
89 | + float_infzeronan_none = 0, | ||
90 | + /* Result is never the default NaN (so always the input NaN) */ | ||
91 | + float_infzeronan_dnan_never, | ||
92 | + /* Result is always the default NaN */ | ||
93 | + float_infzeronan_dnan_always, | ||
94 | + /* Result is the default NaN if the input NaN is quiet */ | ||
95 | + float_infzeronan_dnan_if_qnan, | ||
96 | +} FloatInfZeroNaNRule; | ||
42 | + | 97 | + |
43 | /* | 98 | /* |
44 | * 64-bit feature tests via id registers. | 99 | * Floating Point Status. Individual architectures may maintain |
45 | */ | 100 | * several versions of float_status for different functions. The |
46 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 101 | @@ -XXX,XX +XXX,XX @@ typedef struct float_status { |
102 | FloatRoundMode float_rounding_mode; | ||
103 | FloatX80RoundPrec floatx80_rounding_precision; | ||
104 | Float2NaNPropRule float_2nan_prop_rule; | ||
105 | + FloatInfZeroNaNRule float_infzeronan_rule; | ||
106 | bool tininess_before_rounding; | ||
107 | /* should denormalised results go to zero and set the inexact flag? */ | ||
108 | bool flush_to_zero; | ||
109 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
47 | index XXXXXXX..XXXXXXX 100644 | 110 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/translate.c | 111 | --- a/fpu/softfloat-specialize.c.inc |
49 | +++ b/target/arm/translate.c | 112 | +++ b/fpu/softfloat-specialize.c.inc |
50 | @@ -XXX,XX +XXX,XX @@ static const uint8_t fp_decode_rm[] = { | 113 | @@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls, |
51 | FPROUNDING_NEGINF, | 114 | static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, |
52 | }; | 115 | bool infzero, float_status *status) |
53 | |||
54 | -static int disas_vfp_v8_insn(DisasContext *s, uint32_t insn) | ||
55 | +static int disas_vfp_misc_insn(DisasContext *s, uint32_t insn) | ||
56 | { | 116 | { |
57 | uint32_t rd, rn, rm, dp = extract32(insn, 8, 1); | 117 | + FloatInfZeroNaNRule rule = status->float_infzeronan_rule; |
58 | 118 | + | |
59 | - if (!arm_dc_feature(s, ARM_FEATURE_V8)) { | 119 | /* |
60 | - return 1; | 120 | * We guarantee not to require the target to tell us how to |
121 | * pick a NaN if we're always returning the default NaN. | ||
122 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
123 | * specify. | ||
124 | */ | ||
125 | assert(!status->default_nan_mode); | ||
126 | + | ||
127 | + if (rule == float_infzeronan_none) { | ||
128 | + /* | ||
129 | + * Temporarily fall back to ifdef ladder | ||
130 | + */ | ||
131 | #if defined(TARGET_ARM) | ||
132 | - /* For ARM, the (inf,zero,qnan) case sets InvalidOp and returns | ||
133 | - * the default NaN | ||
134 | - */ | ||
135 | - if (infzero && is_qnan(c_cls)) { | ||
136 | - return 3; | ||
137 | + /* | ||
138 | + * For ARM, the (inf,zero,qnan) case returns the default NaN, | ||
139 | + * but (inf,zero,snan) returns the input NaN. | ||
140 | + */ | ||
141 | + rule = float_infzeronan_dnan_if_qnan; | ||
142 | +#elif defined(TARGET_MIPS) | ||
143 | + if (snan_bit_is_one(status)) { | ||
144 | + /* | ||
145 | + * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan) | ||
146 | + * case sets InvalidOp and returns the default NaN | ||
147 | + */ | ||
148 | + rule = float_infzeronan_dnan_always; | ||
149 | + } else { | ||
150 | + /* | ||
151 | + * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
152 | + * case sets InvalidOp and returns the input value 'c' | ||
153 | + */ | ||
154 | + rule = float_infzeronan_dnan_never; | ||
155 | + } | ||
156 | +#elif defined(TARGET_PPC) || defined(TARGET_SPARC) || \ | ||
157 | + defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \ | ||
158 | + defined(TARGET_I386) || defined(TARGET_LOONGARCH) | ||
159 | + /* | ||
160 | + * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
161 | + * case sets InvalidOp and returns the input value 'c' | ||
162 | + */ | ||
163 | + /* | ||
164 | + * For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer | ||
165 | + * to return an input NaN if we have one (ie c) rather than generating | ||
166 | + * a default NaN | ||
167 | + */ | ||
168 | + rule = float_infzeronan_dnan_never; | ||
169 | +#elif defined(TARGET_S390X) | ||
170 | + rule = float_infzeronan_dnan_always; | ||
171 | +#endif | ||
172 | } | ||
173 | |||
174 | + if (infzero) { | ||
175 | + /* | ||
176 | + * Inf * 0 + NaN -- some implementations return the default NaN here, | ||
177 | + * and some return the input NaN. | ||
178 | + */ | ||
179 | + switch (rule) { | ||
180 | + case float_infzeronan_dnan_never: | ||
181 | + return 2; | ||
182 | + case float_infzeronan_dnan_always: | ||
183 | + return 3; | ||
184 | + case float_infzeronan_dnan_if_qnan: | ||
185 | + return is_qnan(c_cls) ? 3 : 2; | ||
186 | + default: | ||
187 | + g_assert_not_reached(); | ||
188 | + } | ||
189 | + } | ||
190 | + | ||
191 | +#if defined(TARGET_ARM) | ||
192 | + | ||
193 | /* This looks different from the ARM ARM pseudocode, because the ARM ARM | ||
194 | * puts the operands to a fused mac operation (a*b)+c in the order c,a,b. | ||
195 | */ | ||
196 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
197 | } | ||
198 | #elif defined(TARGET_MIPS) | ||
199 | if (snan_bit_is_one(status)) { | ||
200 | - /* | ||
201 | - * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan) | ||
202 | - * case sets InvalidOp and returns the default NaN | ||
203 | - */ | ||
204 | - if (infzero) { | ||
205 | - return 3; | ||
206 | - } | ||
207 | /* Prefer sNaN over qNaN, in the a, b, c order. */ | ||
208 | if (is_snan(a_cls)) { | ||
209 | return 0; | ||
210 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
211 | return 2; | ||
212 | } | ||
213 | } else { | ||
214 | - /* | ||
215 | - * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
216 | - * case sets InvalidOp and returns the input value 'c' | ||
217 | - */ | ||
218 | /* Prefer sNaN over qNaN, in the c, a, b order. */ | ||
219 | if (is_snan(c_cls)) { | ||
220 | return 2; | ||
221 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
222 | } | ||
223 | } | ||
224 | #elif defined(TARGET_LOONGARCH64) | ||
225 | - /* | ||
226 | - * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
227 | - * case sets InvalidOp and returns the input value 'c' | ||
228 | - */ | ||
229 | - | ||
230 | /* Prefer sNaN over qNaN, in the c, a, b order. */ | ||
231 | if (is_snan(c_cls)) { | ||
232 | return 2; | ||
233 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
234 | return 1; | ||
235 | } | ||
236 | #elif defined(TARGET_PPC) | ||
237 | - /* For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer | ||
238 | - * to return an input NaN if we have one (ie c) rather than generating | ||
239 | - * a default NaN | ||
240 | - */ | ||
241 | - | ||
242 | /* If fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
243 | * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB | ||
244 | */ | ||
245 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
246 | return 1; | ||
247 | } | ||
248 | #elif defined(TARGET_S390X) | ||
249 | - if (infzero) { | ||
250 | - return 3; | ||
61 | - } | 251 | - } |
62 | - | 252 | - |
63 | if (dp) { | 253 | if (is_snan(a_cls)) { |
64 | VFP_DREG_D(rd, insn); | 254 | return 0; |
65 | VFP_DREG_N(rn, insn); | 255 | } else if (is_snan(b_cls)) { |
66 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_v8_insn(DisasContext *s, uint32_t insn) | ||
67 | rm = VFP_SREG_M(insn); | ||
68 | } | ||
69 | |||
70 | - if ((insn & 0x0f800e50) == 0x0e000a00) { | ||
71 | + if ((insn & 0x0f800e50) == 0x0e000a00 && dc_isar_feature(aa32_vsel, s)) { | ||
72 | return handle_vsel(insn, rd, rn, rm, dp); | ||
73 | - } else if ((insn & 0x0fb00e10) == 0x0e800a00) { | ||
74 | + } else if ((insn & 0x0fb00e10) == 0x0e800a00 && | ||
75 | + dc_isar_feature(aa32_vminmaxnm, s)) { | ||
76 | return handle_vminmaxnm(insn, rd, rn, rm, dp); | ||
77 | - } else if ((insn & 0x0fbc0ed0) == 0x0eb80a40) { | ||
78 | + } else if ((insn & 0x0fbc0ed0) == 0x0eb80a40 && | ||
79 | + dc_isar_feature(aa32_vrint, s)) { | ||
80 | /* VRINTA, VRINTN, VRINTP, VRINTM */ | ||
81 | int rounding = fp_decode_rm[extract32(insn, 16, 2)]; | ||
82 | return handle_vrint(insn, rd, rm, dp, rounding); | ||
83 | - } else if ((insn & 0x0fbc0e50) == 0x0ebc0a40) { | ||
84 | + } else if ((insn & 0x0fbc0e50) == 0x0ebc0a40 && | ||
85 | + dc_isar_feature(aa32_vcvt_dr, s)) { | ||
86 | /* VCVTA, VCVTN, VCVTP, VCVTM */ | ||
87 | int rounding = fp_decode_rm[extract32(insn, 16, 2)]; | ||
88 | return handle_vcvt(insn, rd, rm, dp, rounding); | ||
89 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
90 | } | ||
91 | |||
92 | if (extract32(insn, 28, 4) == 0xf) { | ||
93 | - /* Encodings with T=1 (Thumb) or unconditional (ARM): | ||
94 | - * only used in v8 and above. | ||
95 | + /* | ||
96 | + * Encodings with T=1 (Thumb) or unconditional (ARM): | ||
97 | + * only used for the "miscellaneous VFP features" added in v8A | ||
98 | + * and v7M (and gated on the MVFR2.FPMisc field). | ||
99 | */ | ||
100 | - return disas_vfp_v8_insn(s, insn); | ||
101 | + return disas_vfp_misc_insn(s, insn); | ||
102 | } | ||
103 | |||
104 | dp = ((insn & 0xf00) == 0xb00); | ||
105 | -- | 256 | -- |
106 | 2.20.1 | 257 | 2.34.1 |
107 | |||
108 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Explicitly set a rule in the softfloat tests for the inf-zero-nan | ||
2 | muladd special case. In meson.build we put -DTARGET_ARM in fpcflags, | ||
3 | and so we should select here the Arm rule of | ||
4 | float_infzeronan_dnan_if_qnan. | ||
1 | 5 | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20241202131347.498124-5-peter.maydell@linaro.org | ||
9 | --- | ||
10 | tests/fp/fp-bench.c | 5 +++++ | ||
11 | tests/fp/fp-test.c | 5 +++++ | ||
12 | 2 files changed, 10 insertions(+) | ||
13 | |||
14 | diff --git a/tests/fp/fp-bench.c b/tests/fp/fp-bench.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/tests/fp/fp-bench.c | ||
17 | +++ b/tests/fp/fp-bench.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void run_bench(void) | ||
19 | { | ||
20 | bench_func_t f; | ||
21 | |||
22 | + /* | ||
23 | + * These implementation-defined choices for various things IEEE | ||
24 | + * doesn't specify match those used by the Arm architecture. | ||
25 | + */ | ||
26 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &soft_status); | ||
27 | + set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &soft_status); | ||
28 | |||
29 | f = bench_funcs[operation][precision]; | ||
30 | g_assert(f); | ||
31 | diff --git a/tests/fp/fp-test.c b/tests/fp/fp-test.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/tests/fp/fp-test.c | ||
34 | +++ b/tests/fp/fp-test.c | ||
35 | @@ -XXX,XX +XXX,XX @@ void run_test(void) | ||
36 | { | ||
37 | unsigned int i; | ||
38 | |||
39 | + /* | ||
40 | + * These implementation-defined choices for various things IEEE | ||
41 | + * doesn't specify match those used by the Arm architecture. | ||
42 | + */ | ||
43 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &qsf); | ||
44 | + set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &qsf); | ||
45 | |||
46 | genCases_setLevel(test_level); | ||
47 | verCases_maxErrorCount = n_max_errors; | ||
48 | -- | ||
49 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the Arm target, | ||
2 | so we can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-6-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/cpu.c | 3 +++ | ||
9 | fpu/softfloat-specialize.c.inc | 8 +------- | ||
10 | 2 files changed, 4 insertions(+), 7 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/cpu.c | ||
15 | +++ b/target/arm/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, | ||
17 | * * tininess-before-rounding | ||
18 | * * 2-input NaN propagation prefers SNaN over QNaN, and then | ||
19 | * operand A over operand B (see FPProcessNaNs() pseudocode) | ||
20 | + * * 0 * Inf + NaN returns the default NaN if the input NaN is quiet, | ||
21 | + * and the input NaN if it is signalling | ||
22 | */ | ||
23 | static void arm_set_default_fp_behaviours(float_status *s) | ||
24 | { | ||
25 | set_float_detect_tininess(float_tininess_before_rounding, s); | ||
26 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, s); | ||
27 | + set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, s); | ||
28 | } | ||
29 | |||
30 | static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) | ||
31 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/fpu/softfloat-specialize.c.inc | ||
34 | +++ b/fpu/softfloat-specialize.c.inc | ||
35 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
36 | /* | ||
37 | * Temporarily fall back to ifdef ladder | ||
38 | */ | ||
39 | -#if defined(TARGET_ARM) | ||
40 | - /* | ||
41 | - * For ARM, the (inf,zero,qnan) case returns the default NaN, | ||
42 | - * but (inf,zero,snan) returns the input NaN. | ||
43 | - */ | ||
44 | - rule = float_infzeronan_dnan_if_qnan; | ||
45 | -#elif defined(TARGET_MIPS) | ||
46 | +#if defined(TARGET_MIPS) | ||
47 | if (snan_bit_is_one(status)) { | ||
48 | /* | ||
49 | * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan) | ||
50 | -- | ||
51 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for s390, so we | ||
2 | can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-7-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/s390x/cpu.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 2 -- | ||
10 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/s390x/cpu.c | ||
15 | +++ b/target/s390x/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void s390_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | set_float_detect_tininess(float_tininess_before_rounding, | ||
18 | &env->fpu_status); | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fpu_status); | ||
20 | + set_float_infzeronan_rule(float_infzeronan_dnan_always, | ||
21 | + &env->fpu_status); | ||
22 | /* fall through */ | ||
23 | case RESET_TYPE_S390_CPU_NORMAL: | ||
24 | env->psw.mask &= ~PSW_MASK_RI; | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
30 | * a default NaN | ||
31 | */ | ||
32 | rule = float_infzeronan_dnan_never; | ||
33 | -#elif defined(TARGET_S390X) | ||
34 | - rule = float_infzeronan_dnan_always; | ||
35 | #endif | ||
36 | } | ||
37 | |||
38 | -- | ||
39 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the PPC target, | ||
2 | so we can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-8-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/ppc/cpu_init.c | 7 +++++++ | ||
9 | fpu/softfloat-specialize.c.inc | 7 +------ | ||
10 | 2 files changed, 8 insertions(+), 6 deletions(-) | ||
11 | |||
12 | diff --git a/target/ppc/cpu_init.c b/target/ppc/cpu_init.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/ppc/cpu_init.c | ||
15 | +++ b/target/ppc/cpu_init.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void ppc_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | */ | ||
18 | set_float_2nan_prop_rule(float_2nan_prop_ab, &env->fp_status); | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_ab, &env->vec_status); | ||
20 | + /* | ||
21 | + * For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer | ||
22 | + * to return an input NaN if we have one (ie c) rather than generating | ||
23 | + * a default NaN | ||
24 | + */ | ||
25 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
26 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->vec_status); | ||
27 | |||
28 | for (i = 0; i < ARRAY_SIZE(env->spr_cb); i++) { | ||
29 | ppc_spr_t *spr = &env->spr_cb[i]; | ||
30 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/fpu/softfloat-specialize.c.inc | ||
33 | +++ b/fpu/softfloat-specialize.c.inc | ||
34 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
35 | */ | ||
36 | rule = float_infzeronan_dnan_never; | ||
37 | } | ||
38 | -#elif defined(TARGET_PPC) || defined(TARGET_SPARC) || \ | ||
39 | +#elif defined(TARGET_SPARC) || \ | ||
40 | defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \ | ||
41 | defined(TARGET_I386) || defined(TARGET_LOONGARCH) | ||
42 | /* | ||
43 | * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
44 | * case sets InvalidOp and returns the input value 'c' | ||
45 | */ | ||
46 | - /* | ||
47 | - * For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer | ||
48 | - * to return an input NaN if we have one (ie c) rather than generating | ||
49 | - * a default NaN | ||
50 | - */ | ||
51 | rule = float_infzeronan_dnan_never; | ||
52 | #endif | ||
53 | } | ||
54 | -- | ||
55 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the MIPS target, | ||
2 | so we can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-9-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/mips/fpu_helper.h | 9 +++++++++ | ||
9 | target/mips/msa.c | 4 ++++ | ||
10 | fpu/softfloat-specialize.c.inc | 16 +--------------- | ||
11 | 3 files changed, 14 insertions(+), 15 deletions(-) | ||
12 | |||
13 | diff --git a/target/mips/fpu_helper.h b/target/mips/fpu_helper.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/mips/fpu_helper.h | ||
16 | +++ b/target/mips/fpu_helper.h | ||
17 | @@ -XXX,XX +XXX,XX @@ static inline void restore_flush_mode(CPUMIPSState *env) | ||
18 | static inline void restore_snan_bit_mode(CPUMIPSState *env) | ||
19 | { | ||
20 | bool nan2008 = env->active_fpu.fcr31 & (1 << FCR31_NAN2008); | ||
21 | + FloatInfZeroNaNRule izn_rule; | ||
22 | |||
23 | /* | ||
24 | * With nan2008, SNaNs are silenced in the usual way. | ||
25 | @@ -XXX,XX +XXX,XX @@ static inline void restore_snan_bit_mode(CPUMIPSState *env) | ||
26 | */ | ||
27 | set_snan_bit_is_one(!nan2008, &env->active_fpu.fp_status); | ||
28 | set_default_nan_mode(!nan2008, &env->active_fpu.fp_status); | ||
29 | + /* | ||
30 | + * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan) | ||
31 | + * case sets InvalidOp and returns the default NaN. | ||
32 | + * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
33 | + * case sets InvalidOp and returns the input value 'c'. | ||
34 | + */ | ||
35 | + izn_rule = nan2008 ? float_infzeronan_dnan_never : float_infzeronan_dnan_always; | ||
36 | + set_float_infzeronan_rule(izn_rule, &env->active_fpu.fp_status); | ||
37 | } | ||
38 | |||
39 | static inline void restore_fp_status(CPUMIPSState *env) | ||
40 | diff --git a/target/mips/msa.c b/target/mips/msa.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/mips/msa.c | ||
43 | +++ b/target/mips/msa.c | ||
44 | @@ -XXX,XX +XXX,XX @@ void msa_reset(CPUMIPSState *env) | ||
45 | |||
46 | /* set proper signanling bit meaning ("1" means "quiet") */ | ||
47 | set_snan_bit_is_one(0, &env->active_tc.msa_fp_status); | ||
48 | + | ||
49 | + /* Inf * 0 + NaN returns the input NaN */ | ||
50 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, | ||
51 | + &env->active_tc.msa_fp_status); | ||
52 | } | ||
53 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/fpu/softfloat-specialize.c.inc | ||
56 | +++ b/fpu/softfloat-specialize.c.inc | ||
57 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
58 | /* | ||
59 | * Temporarily fall back to ifdef ladder | ||
60 | */ | ||
61 | -#if defined(TARGET_MIPS) | ||
62 | - if (snan_bit_is_one(status)) { | ||
63 | - /* | ||
64 | - * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan) | ||
65 | - * case sets InvalidOp and returns the default NaN | ||
66 | - */ | ||
67 | - rule = float_infzeronan_dnan_always; | ||
68 | - } else { | ||
69 | - /* | ||
70 | - * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
71 | - * case sets InvalidOp and returns the input value 'c' | ||
72 | - */ | ||
73 | - rule = float_infzeronan_dnan_never; | ||
74 | - } | ||
75 | -#elif defined(TARGET_SPARC) || \ | ||
76 | +#if defined(TARGET_SPARC) || \ | ||
77 | defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \ | ||
78 | defined(TARGET_I386) || defined(TARGET_LOONGARCH) | ||
79 | /* | ||
80 | -- | ||
81 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the SPARC target, | ||
2 | so we can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-10-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/sparc/cpu.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 3 +-- | ||
10 | 2 files changed, 3 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/sparc/cpu.c b/target/sparc/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/sparc/cpu.c | ||
15 | +++ b/target/sparc/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void sparc_cpu_realizefn(DeviceState *dev, Error **errp) | ||
17 | * the CPU state struct so it won't get zeroed on reset. | ||
18 | */ | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_s_ba, &env->fp_status); | ||
20 | + /* For inf * 0 + NaN, return the input NaN */ | ||
21 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
22 | |||
23 | cpu_exec_realizefn(cs, &local_err); | ||
24 | if (local_err != NULL) { | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
30 | /* | ||
31 | * Temporarily fall back to ifdef ladder | ||
32 | */ | ||
33 | -#if defined(TARGET_SPARC) || \ | ||
34 | - defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \ | ||
35 | +#if defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \ | ||
36 | defined(TARGET_I386) || defined(TARGET_LOONGARCH) | ||
37 | /* | ||
38 | * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
39 | -- | ||
40 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the xtensa target, | ||
2 | so we can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-11-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/xtensa/cpu.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 2 +- | ||
10 | 2 files changed, 3 insertions(+), 1 deletion(-) | ||
11 | |||
12 | diff --git a/target/xtensa/cpu.c b/target/xtensa/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/xtensa/cpu.c | ||
15 | +++ b/target/xtensa/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void xtensa_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | reset_mmu(env); | ||
18 | cs->halted = env->runstall; | ||
19 | #endif | ||
20 | + /* For inf * 0 + NaN, return the input NaN */ | ||
21 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
22 | set_no_signaling_nans(!dfpu, &env->fp_status); | ||
23 | xtensa_use_first_nan(env, !dfpu); | ||
24 | } | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
30 | /* | ||
31 | * Temporarily fall back to ifdef ladder | ||
32 | */ | ||
33 | -#if defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \ | ||
34 | +#if defined(TARGET_HPPA) || \ | ||
35 | defined(TARGET_I386) || defined(TARGET_LOONGARCH) | ||
36 | /* | ||
37 | * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
38 | -- | ||
39 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the x86 target. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-12-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/i386/tcg/fpu_helper.c | 7 +++++++ | ||
8 | fpu/softfloat-specialize.c.inc | 2 +- | ||
9 | 2 files changed, 8 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/target/i386/tcg/fpu_helper.c b/target/i386/tcg/fpu_helper.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/i386/tcg/fpu_helper.c | ||
14 | +++ b/target/i386/tcg/fpu_helper.c | ||
15 | @@ -XXX,XX +XXX,XX @@ void cpu_init_fp_statuses(CPUX86State *env) | ||
16 | */ | ||
17 | set_float_2nan_prop_rule(float_2nan_prop_x87, &env->mmx_status); | ||
18 | set_float_2nan_prop_rule(float_2nan_prop_x87, &env->sse_status); | ||
19 | + /* | ||
20 | + * Only SSE has multiply-add instructions. In the SDM Section 14.5.2 | ||
21 | + * "Fused-Multiply-ADD (FMA) Numeric Behavior" the NaN handling is | ||
22 | + * specified -- for 0 * inf + NaN the input NaN is selected, and if | ||
23 | + * there are multiple input NaNs they are selected in the order a, b, c. | ||
24 | + */ | ||
25 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->sse_status); | ||
26 | } | ||
27 | |||
28 | static inline uint8_t save_exception_flags(CPUX86State *env) | ||
29 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/fpu/softfloat-specialize.c.inc | ||
32 | +++ b/fpu/softfloat-specialize.c.inc | ||
33 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
34 | * Temporarily fall back to ifdef ladder | ||
35 | */ | ||
36 | #if defined(TARGET_HPPA) || \ | ||
37 | - defined(TARGET_I386) || defined(TARGET_LOONGARCH) | ||
38 | + defined(TARGET_LOONGARCH) | ||
39 | /* | ||
40 | * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
41 | * case sets InvalidOp and returns the input value 'c' | ||
42 | -- | ||
43 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the loongarch target. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-13-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/loongarch/tcg/fpu_helper.c | 5 +++++ | ||
8 | fpu/softfloat-specialize.c.inc | 7 +------ | ||
9 | 2 files changed, 6 insertions(+), 6 deletions(-) | ||
10 | |||
11 | diff --git a/target/loongarch/tcg/fpu_helper.c b/target/loongarch/tcg/fpu_helper.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/loongarch/tcg/fpu_helper.c | ||
14 | +++ b/target/loongarch/tcg/fpu_helper.c | ||
15 | @@ -XXX,XX +XXX,XX @@ void restore_fp_status(CPULoongArchState *env) | ||
16 | &env->fp_status); | ||
17 | set_flush_to_zero(0, &env->fp_status); | ||
18 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fp_status); | ||
19 | + /* | ||
20 | + * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
21 | + * case sets InvalidOp and returns the input value 'c' | ||
22 | + */ | ||
23 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
24 | } | ||
25 | |||
26 | int ieee_ex_to_loongarch(int xcpt) | ||
27 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/fpu/softfloat-specialize.c.inc | ||
30 | +++ b/fpu/softfloat-specialize.c.inc | ||
31 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
32 | /* | ||
33 | * Temporarily fall back to ifdef ladder | ||
34 | */ | ||
35 | -#if defined(TARGET_HPPA) || \ | ||
36 | - defined(TARGET_LOONGARCH) | ||
37 | - /* | ||
38 | - * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
39 | - * case sets InvalidOp and returns the input value 'c' | ||
40 | - */ | ||
41 | +#if defined(TARGET_HPPA) | ||
42 | rule = float_infzeronan_dnan_never; | ||
43 | #endif | ||
44 | } | ||
45 | -- | ||
46 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the HPPA target, | ||
2 | so we can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | As this is the last target to be converted to explicitly setting | ||
5 | the rule, we can remove the fallback code in pickNaNMulAdd() | ||
6 | entirely. | ||
7 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20241202131347.498124-14-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/hppa/fpu_helper.c | 2 ++ | ||
13 | fpu/softfloat-specialize.c.inc | 13 +------------ | ||
14 | 2 files changed, 3 insertions(+), 12 deletions(-) | ||
15 | |||
16 | diff --git a/target/hppa/fpu_helper.c b/target/hppa/fpu_helper.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/hppa/fpu_helper.c | ||
19 | +++ b/target/hppa/fpu_helper.c | ||
20 | @@ -XXX,XX +XXX,XX @@ void HELPER(loaded_fr0)(CPUHPPAState *env) | ||
21 | * HPPA does note implement a CPU reset method at all... | ||
22 | */ | ||
23 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fp_status); | ||
24 | + /* For inf * 0 + NaN, return the input NaN */ | ||
25 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
26 | } | ||
27 | |||
28 | void cpu_hppa_loaded_fr0(CPUHPPAState *env) | ||
29 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/fpu/softfloat-specialize.c.inc | ||
32 | +++ b/fpu/softfloat-specialize.c.inc | ||
33 | @@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls, | ||
34 | static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
35 | bool infzero, float_status *status) | ||
36 | { | ||
37 | - FloatInfZeroNaNRule rule = status->float_infzeronan_rule; | ||
38 | - | ||
39 | /* | ||
40 | * We guarantee not to require the target to tell us how to | ||
41 | * pick a NaN if we're always returning the default NaN. | ||
42 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
43 | */ | ||
44 | assert(!status->default_nan_mode); | ||
45 | |||
46 | - if (rule == float_infzeronan_none) { | ||
47 | - /* | ||
48 | - * Temporarily fall back to ifdef ladder | ||
49 | - */ | ||
50 | -#if defined(TARGET_HPPA) | ||
51 | - rule = float_infzeronan_dnan_never; | ||
52 | -#endif | ||
53 | - } | ||
54 | - | ||
55 | if (infzero) { | ||
56 | /* | ||
57 | * Inf * 0 + NaN -- some implementations return the default NaN here, | ||
58 | * and some return the input NaN. | ||
59 | */ | ||
60 | - switch (rule) { | ||
61 | + switch (status->float_infzeronan_rule) { | ||
62 | case float_infzeronan_dnan_never: | ||
63 | return 2; | ||
64 | case float_infzeronan_dnan_always: | ||
65 | -- | ||
66 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The new implementation of pickNaNMulAdd() will find it convenient | ||
2 | to know whether at least one of the three arguments to the muladd | ||
3 | was a signaling NaN. We already calculate that in the caller, | ||
4 | so pass it in as a new bool have_snan. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20241202131347.498124-15-peter.maydell@linaro.org | ||
9 | --- | ||
10 | fpu/softfloat-parts.c.inc | 5 +++-- | ||
11 | fpu/softfloat-specialize.c.inc | 2 +- | ||
12 | 2 files changed, 4 insertions(+), 3 deletions(-) | ||
13 | |||
14 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/fpu/softfloat-parts.c.inc | ||
17 | +++ b/fpu/softfloat-parts.c.inc | ||
18 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, | ||
19 | { | ||
20 | int which; | ||
21 | bool infzero = (ab_mask == float_cmask_infzero); | ||
22 | + bool have_snan = (abc_mask & float_cmask_snan); | ||
23 | |||
24 | - if (unlikely(abc_mask & float_cmask_snan)) { | ||
25 | + if (unlikely(have_snan)) { | ||
26 | float_raise(float_flag_invalid | float_flag_invalid_snan, s); | ||
27 | } | ||
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, | ||
30 | if (s->default_nan_mode) { | ||
31 | which = 3; | ||
32 | } else { | ||
33 | - which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, s); | ||
34 | + which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, have_snan, s); | ||
35 | } | ||
36 | |||
37 | if (which == 3) { | ||
38 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/fpu/softfloat-specialize.c.inc | ||
41 | +++ b/fpu/softfloat-specialize.c.inc | ||
42 | @@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls, | ||
43 | | Return values : 0 : a; 1 : b; 2 : c; 3 : default-NaN | ||
44 | *----------------------------------------------------------------------------*/ | ||
45 | static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
46 | - bool infzero, float_status *status) | ||
47 | + bool infzero, bool have_snan, float_status *status) | ||
48 | { | ||
49 | /* | ||
50 | * We guarantee not to require the target to tell us how to | ||
51 | -- | ||
52 | 2.34.1 | diff view generated by jsdifflib |
1 | The CPUWAIT register acts as a sort of power-control: if a bit | 1 | IEEE 758 does not define a fixed rule for which NaN to pick as the |
---|---|---|---|
2 | in it is 1 then the CPU will have been forced into waiting | 2 | result if both operands of a 3-operand fused multiply-add operation |
3 | when the system was reset (which in QEMU we model as the | 3 | are NaNs. As a result different architectures have ended up with |
4 | CPU starting powered off). Writing a 0 to the register will | 4 | different rules for propagating NaNs. |
5 | allow the CPU to boot (for QEMU, we model this as powering | 5 | |
6 | it on). Note that writing 0 to the register does not power | 6 | QEMU currently hardcodes the NaN propagation logic into the binary |
7 | off a CPU. | 7 | because pickNaNMulAdd() has an ifdef ladder for different targets. |
8 | 8 | We want to make the propagation rule instead be selectable at | |
9 | For this to work correctly we need to also honour the | 9 | runtime, because: |
10 | INITSVTOR* registers, which let the guest control where the | 10 | * this will let us have multiple targets in one QEMU binary |
11 | CPU will load its SP and PC from when it comes out of reset. | 11 | * the Arm FEAT_AFP architectural feature includes letting |
12 | the guest select a NaN propagation rule at runtime | ||
13 | |||
14 | In this commit we add an enum for the propagation rule, the field in | ||
15 | float_status, and the corresponding getters and setters. We change | ||
16 | pickNaNMulAdd to honour this, but because all targets still leave | ||
17 | this field at its default 0 value, the fallback logic will pick the | ||
18 | rule type with the old ifdef ladder. | ||
19 | |||
20 | It's valid not to set a propagation rule if default_nan_mode is | ||
21 | enabled, because in that case there's no need to pick a NaN; all the | ||
22 | callers of pickNaNMulAdd() catch this case and skip calling it. | ||
12 | 23 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 25 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 20190219125808.25174-8-peter.maydell@linaro.org | 26 | Message-id: 20241202131347.498124-16-peter.maydell@linaro.org |
16 | --- | 27 | --- |
17 | hw/misc/iotkit-sysctl.c | 41 +++++++++++++++++++++++++++++++++++++---- | 28 | include/fpu/softfloat-helpers.h | 11 +++ |
18 | 1 file changed, 37 insertions(+), 4 deletions(-) | 29 | include/fpu/softfloat-types.h | 55 +++++++++++ |
19 | 30 | fpu/softfloat-specialize.c.inc | 167 ++++++++------------------------ | |
20 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | 31 | 3 files changed, 107 insertions(+), 126 deletions(-) |
32 | |||
33 | diff --git a/include/fpu/softfloat-helpers.h b/include/fpu/softfloat-helpers.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/misc/iotkit-sysctl.c | 35 | --- a/include/fpu/softfloat-helpers.h |
23 | +++ b/hw/misc/iotkit-sysctl.c | 36 | +++ b/include/fpu/softfloat-helpers.h |
24 | @@ -XXX,XX +XXX,XX @@ | 37 | @@ -XXX,XX +XXX,XX @@ static inline void set_float_2nan_prop_rule(Float2NaNPropRule rule, |
25 | #include "hw/sysbus.h" | 38 | status->float_2nan_prop_rule = rule; |
26 | #include "hw/registerfields.h" | 39 | } |
27 | #include "hw/misc/iotkit-sysctl.h" | 40 | |
28 | +#include "target/arm/arm-powerctl.h" | 41 | +static inline void set_float_3nan_prop_rule(Float3NaNPropRule rule, |
29 | +#include "target/arm/cpu.h" | 42 | + float_status *status) |
30 | 43 | +{ | |
31 | REG32(SECDBGSTAT, 0x0) | 44 | + status->float_3nan_prop_rule = rule; |
32 | REG32(SECDBGSET, 0x4) | 45 | +} |
33 | @@ -XXX,XX +XXX,XX @@ static const int sysctl_id[] = { | 46 | + |
34 | 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | 47 | static inline void set_float_infzeronan_rule(FloatInfZeroNaNRule rule, |
35 | }; | 48 | float_status *status) |
49 | { | ||
50 | @@ -XXX,XX +XXX,XX @@ static inline Float2NaNPropRule get_float_2nan_prop_rule(float_status *status) | ||
51 | return status->float_2nan_prop_rule; | ||
52 | } | ||
53 | |||
54 | +static inline Float3NaNPropRule get_float_3nan_prop_rule(float_status *status) | ||
55 | +{ | ||
56 | + return status->float_3nan_prop_rule; | ||
57 | +} | ||
58 | + | ||
59 | static inline FloatInfZeroNaNRule get_float_infzeronan_rule(float_status *status) | ||
60 | { | ||
61 | return status->float_infzeronan_rule; | ||
62 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/include/fpu/softfloat-types.h | ||
65 | +++ b/include/fpu/softfloat-types.h | ||
66 | @@ -XXX,XX +XXX,XX @@ this code that are retained. | ||
67 | #ifndef SOFTFLOAT_TYPES_H | ||
68 | #define SOFTFLOAT_TYPES_H | ||
69 | |||
70 | +#include "hw/registerfields.h" | ||
71 | + | ||
72 | /* | ||
73 | * Software IEC/IEEE floating-point types. | ||
74 | */ | ||
75 | @@ -XXX,XX +XXX,XX @@ typedef enum __attribute__((__packed__)) { | ||
76 | float_2nan_prop_x87, | ||
77 | } Float2NaNPropRule; | ||
36 | 78 | ||
37 | +/* | 79 | +/* |
38 | + * Set the initial secure vector table offset address for the core. | 80 | + * 3-input NaN propagation rule, for fused multiply-add. Individual |
39 | + * This will take effect when the CPU next resets. | 81 | + * architectures have different rules for which input NaN is |
82 | + * propagated to the output when there is more than one NaN on the | ||
83 | + * input. | ||
84 | + * | ||
85 | + * If default_nan_mode is enabled then it is valid not to set a NaN | ||
86 | + * propagation rule, because the softfloat code guarantees not to try | ||
87 | + * to pick a NaN to propagate in default NaN mode. When not in | ||
88 | + * default-NaN mode, it is an error for the target not to set the rule | ||
89 | + * in float_status if it uses a muladd, and we will assert if we need | ||
90 | + * to handle an input NaN and no rule was selected. | ||
91 | + * | ||
92 | + * The naming scheme for Float3NaNPropRule values is: | ||
93 | + * float_3nan_prop_s_abc: | ||
94 | + * = "Prefer SNaN over QNaN, then operand A over B over C" | ||
95 | + * float_3nan_prop_abc: | ||
96 | + * = "Prefer A over B over C regardless of SNaN vs QNAN" | ||
97 | + * | ||
98 | + * For QEMU, the multiply-add operation is A * B + C. | ||
40 | + */ | 99 | + */ |
41 | +static void set_init_vtor(uint64_t cpuid, uint32_t vtor) | 100 | + |
42 | +{ | 101 | +/* |
43 | + Object *cpuobj = OBJECT(arm_get_cpu_by_id(cpuid)); | 102 | + * We set the Float3NaNPropRule enum values up so we can select the |
44 | + | 103 | + * right value in pickNaNMulAdd in a data driven way. |
45 | + if (cpuobj) { | 104 | + */ |
46 | + if (object_property_find(cpuobj, "init-svtor", NULL)) { | 105 | +FIELD(3NAN, 1ST, 0, 2) /* which operand is most preferred ? */ |
47 | + object_property_set_uint(cpuobj, vtor, "init-svtor", &error_abort); | 106 | +FIELD(3NAN, 2ND, 2, 2) /* which operand is next most preferred ? */ |
48 | + } | 107 | +FIELD(3NAN, 3RD, 4, 2) /* which operand is least preferred ? */ |
108 | +FIELD(3NAN, SNAN, 6, 1) /* do we prefer SNaN over QNaN ? */ | ||
109 | + | ||
110 | +#define PROPRULE(X, Y, Z) \ | ||
111 | + ((X << R_3NAN_1ST_SHIFT) | (Y << R_3NAN_2ND_SHIFT) | (Z << R_3NAN_3RD_SHIFT)) | ||
112 | + | ||
113 | +typedef enum __attribute__((__packed__)) { | ||
114 | + float_3nan_prop_none = 0, /* No propagation rule specified */ | ||
115 | + float_3nan_prop_abc = PROPRULE(0, 1, 2), | ||
116 | + float_3nan_prop_acb = PROPRULE(0, 2, 1), | ||
117 | + float_3nan_prop_bac = PROPRULE(1, 0, 2), | ||
118 | + float_3nan_prop_bca = PROPRULE(1, 2, 0), | ||
119 | + float_3nan_prop_cab = PROPRULE(2, 0, 1), | ||
120 | + float_3nan_prop_cba = PROPRULE(2, 1, 0), | ||
121 | + float_3nan_prop_s_abc = float_3nan_prop_abc | R_3NAN_SNAN_MASK, | ||
122 | + float_3nan_prop_s_acb = float_3nan_prop_acb | R_3NAN_SNAN_MASK, | ||
123 | + float_3nan_prop_s_bac = float_3nan_prop_bac | R_3NAN_SNAN_MASK, | ||
124 | + float_3nan_prop_s_bca = float_3nan_prop_bca | R_3NAN_SNAN_MASK, | ||
125 | + float_3nan_prop_s_cab = float_3nan_prop_cab | R_3NAN_SNAN_MASK, | ||
126 | + float_3nan_prop_s_cba = float_3nan_prop_cba | R_3NAN_SNAN_MASK, | ||
127 | +} Float3NaNPropRule; | ||
128 | + | ||
129 | +#undef PROPRULE | ||
130 | + | ||
131 | /* | ||
132 | * Rule for result of fused multiply-add 0 * Inf + NaN. | ||
133 | * This must be a NaN, but implementations differ on whether this | ||
134 | @@ -XXX,XX +XXX,XX @@ typedef struct float_status { | ||
135 | FloatRoundMode float_rounding_mode; | ||
136 | FloatX80RoundPrec floatx80_rounding_precision; | ||
137 | Float2NaNPropRule float_2nan_prop_rule; | ||
138 | + Float3NaNPropRule float_3nan_prop_rule; | ||
139 | FloatInfZeroNaNRule float_infzeronan_rule; | ||
140 | bool tininess_before_rounding; | ||
141 | /* should denormalised results go to zero and set the inexact flag? */ | ||
142 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
143 | index XXXXXXX..XXXXXXX 100644 | ||
144 | --- a/fpu/softfloat-specialize.c.inc | ||
145 | +++ b/fpu/softfloat-specialize.c.inc | ||
146 | @@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls, | ||
147 | static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
148 | bool infzero, bool have_snan, float_status *status) | ||
149 | { | ||
150 | + FloatClass cls[3] = { a_cls, b_cls, c_cls }; | ||
151 | + Float3NaNPropRule rule = status->float_3nan_prop_rule; | ||
152 | + int which; | ||
153 | + | ||
154 | /* | ||
155 | * We guarantee not to require the target to tell us how to | ||
156 | * pick a NaN if we're always returning the default NaN. | ||
157 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
158 | } | ||
159 | } | ||
160 | |||
161 | + if (rule == float_3nan_prop_none) { | ||
162 | #if defined(TARGET_ARM) | ||
163 | - | ||
164 | - /* This looks different from the ARM ARM pseudocode, because the ARM ARM | ||
165 | - * puts the operands to a fused mac operation (a*b)+c in the order c,a,b. | ||
166 | - */ | ||
167 | - if (is_snan(c_cls)) { | ||
168 | - return 2; | ||
169 | - } else if (is_snan(a_cls)) { | ||
170 | - return 0; | ||
171 | - } else if (is_snan(b_cls)) { | ||
172 | - return 1; | ||
173 | - } else if (is_qnan(c_cls)) { | ||
174 | - return 2; | ||
175 | - } else if (is_qnan(a_cls)) { | ||
176 | - return 0; | ||
177 | - } else { | ||
178 | - return 1; | ||
179 | - } | ||
180 | + /* | ||
181 | + * This looks different from the ARM ARM pseudocode, because the ARM ARM | ||
182 | + * puts the operands to a fused mac operation (a*b)+c in the order c,a,b | ||
183 | + */ | ||
184 | + rule = float_3nan_prop_s_cab; | ||
185 | #elif defined(TARGET_MIPS) | ||
186 | - if (snan_bit_is_one(status)) { | ||
187 | - /* Prefer sNaN over qNaN, in the a, b, c order. */ | ||
188 | - if (is_snan(a_cls)) { | ||
189 | - return 0; | ||
190 | - } else if (is_snan(b_cls)) { | ||
191 | - return 1; | ||
192 | - } else if (is_snan(c_cls)) { | ||
193 | - return 2; | ||
194 | - } else if (is_qnan(a_cls)) { | ||
195 | - return 0; | ||
196 | - } else if (is_qnan(b_cls)) { | ||
197 | - return 1; | ||
198 | + if (snan_bit_is_one(status)) { | ||
199 | + rule = float_3nan_prop_s_abc; | ||
200 | } else { | ||
201 | - return 2; | ||
202 | + rule = float_3nan_prop_s_cab; | ||
203 | } | ||
204 | - } else { | ||
205 | - /* Prefer sNaN over qNaN, in the c, a, b order. */ | ||
206 | - if (is_snan(c_cls)) { | ||
207 | - return 2; | ||
208 | - } else if (is_snan(a_cls)) { | ||
209 | - return 0; | ||
210 | - } else if (is_snan(b_cls)) { | ||
211 | - return 1; | ||
212 | - } else if (is_qnan(c_cls)) { | ||
213 | - return 2; | ||
214 | - } else if (is_qnan(a_cls)) { | ||
215 | - return 0; | ||
216 | - } else { | ||
217 | - return 1; | ||
218 | - } | ||
219 | - } | ||
220 | #elif defined(TARGET_LOONGARCH64) | ||
221 | - /* Prefer sNaN over qNaN, in the c, a, b order. */ | ||
222 | - if (is_snan(c_cls)) { | ||
223 | - return 2; | ||
224 | - } else if (is_snan(a_cls)) { | ||
225 | - return 0; | ||
226 | - } else if (is_snan(b_cls)) { | ||
227 | - return 1; | ||
228 | - } else if (is_qnan(c_cls)) { | ||
229 | - return 2; | ||
230 | - } else if (is_qnan(a_cls)) { | ||
231 | - return 0; | ||
232 | - } else { | ||
233 | - return 1; | ||
234 | - } | ||
235 | + rule = float_3nan_prop_s_cab; | ||
236 | #elif defined(TARGET_PPC) | ||
237 | - /* If fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
238 | - * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB | ||
239 | - */ | ||
240 | - if (is_nan(a_cls)) { | ||
241 | - return 0; | ||
242 | - } else if (is_nan(c_cls)) { | ||
243 | - return 2; | ||
244 | - } else { | ||
245 | - return 1; | ||
246 | - } | ||
247 | + /* | ||
248 | + * If fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
249 | + * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB | ||
250 | + */ | ||
251 | + rule = float_3nan_prop_acb; | ||
252 | #elif defined(TARGET_S390X) | ||
253 | - if (is_snan(a_cls)) { | ||
254 | - return 0; | ||
255 | - } else if (is_snan(b_cls)) { | ||
256 | - return 1; | ||
257 | - } else if (is_snan(c_cls)) { | ||
258 | - return 2; | ||
259 | - } else if (is_qnan(a_cls)) { | ||
260 | - return 0; | ||
261 | - } else if (is_qnan(b_cls)) { | ||
262 | - return 1; | ||
263 | - } else { | ||
264 | - return 2; | ||
265 | - } | ||
266 | + rule = float_3nan_prop_s_abc; | ||
267 | #elif defined(TARGET_SPARC) | ||
268 | - /* Prefer SNaN over QNaN, order C, B, A. */ | ||
269 | - if (is_snan(c_cls)) { | ||
270 | - return 2; | ||
271 | - } else if (is_snan(b_cls)) { | ||
272 | - return 1; | ||
273 | - } else if (is_snan(a_cls)) { | ||
274 | - return 0; | ||
275 | - } else if (is_qnan(c_cls)) { | ||
276 | - return 2; | ||
277 | - } else if (is_qnan(b_cls)) { | ||
278 | - return 1; | ||
279 | - } else { | ||
280 | - return 0; | ||
281 | - } | ||
282 | + rule = float_3nan_prop_s_cba; | ||
283 | #elif defined(TARGET_XTENSA) | ||
284 | - /* | ||
285 | - * For Xtensa, the (inf,zero,nan) case sets InvalidOp and returns | ||
286 | - * an input NaN if we have one (ie c). | ||
287 | - */ | ||
288 | - if (status->use_first_nan) { | ||
289 | - if (is_nan(a_cls)) { | ||
290 | - return 0; | ||
291 | - } else if (is_nan(b_cls)) { | ||
292 | - return 1; | ||
293 | + if (status->use_first_nan) { | ||
294 | + rule = float_3nan_prop_abc; | ||
295 | } else { | ||
296 | - return 2; | ||
297 | + rule = float_3nan_prop_cba; | ||
298 | } | ||
299 | - } else { | ||
300 | - if (is_nan(c_cls)) { | ||
301 | - return 2; | ||
302 | - } else if (is_nan(b_cls)) { | ||
303 | - return 1; | ||
304 | - } else { | ||
305 | - return 0; | ||
306 | - } | ||
307 | - } | ||
308 | #else | ||
309 | - /* A default implementation: prefer a to b to c. | ||
310 | - * This is unlikely to actually match any real implementation. | ||
311 | - */ | ||
312 | - if (is_nan(a_cls)) { | ||
313 | - return 0; | ||
314 | - } else if (is_nan(b_cls)) { | ||
315 | - return 1; | ||
316 | - } else { | ||
317 | - return 2; | ||
318 | - } | ||
319 | + rule = float_3nan_prop_abc; | ||
320 | #endif | ||
49 | + } | 321 | + } |
50 | +} | 322 | + |
51 | + | 323 | + assert(rule != float_3nan_prop_none); |
52 | static uint64_t iotkit_sysctl_read(void *opaque, hwaddr offset, | 324 | + if (have_snan && (rule & R_3NAN_SNAN_MASK)) { |
53 | unsigned size) | 325 | + /* We have at least one SNaN input and should prefer it */ |
54 | { | 326 | + do { |
55 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_write(void *opaque, hwaddr offset, | 327 | + which = rule & R_3NAN_1ST_MASK; |
56 | s->gretreg = value; | 328 | + rule >>= R_3NAN_1ST_LENGTH; |
57 | break; | 329 | + } while (!is_snan(cls[which])); |
58 | case A_INITSVTOR0: | ||
59 | - qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl INITSVTOR0 unimplemented\n"); | ||
60 | s->initsvtor0 = value; | ||
61 | + set_init_vtor(0, s->initsvtor0); | ||
62 | break; | ||
63 | case A_CPUWAIT: | ||
64 | - qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl CPUWAIT unimplemented\n"); | ||
65 | + if ((s->cpuwait & 1) && !(value & 1)) { | ||
66 | + /* Powering up CPU 0 */ | ||
67 | + arm_set_cpu_on_and_reset(0); | ||
68 | + } | ||
69 | + if ((s->cpuwait & 2) && !(value & 2)) { | ||
70 | + /* Powering up CPU 1 */ | ||
71 | + arm_set_cpu_on_and_reset(1); | ||
72 | + } | ||
73 | s->cpuwait = value; | ||
74 | break; | ||
75 | case A_WICCTRL: | ||
76 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_write(void *opaque, hwaddr offset, | ||
77 | if (!s->is_sse200) { | ||
78 | goto bad_offset; | ||
79 | } | ||
80 | - qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl INITSVTOR1 unimplemented\n"); | ||
81 | s->initsvtor1 = value; | ||
82 | + set_init_vtor(1, s->initsvtor1); | ||
83 | break; | ||
84 | case A_EWCTRL: | ||
85 | if (!s->is_sse200) { | ||
86 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_reset(DeviceState *dev) | ||
87 | s->gretreg = 0; | ||
88 | s->initsvtor0 = 0x10000000; | ||
89 | s->initsvtor1 = 0x10000000; | ||
90 | - s->cpuwait = 0; | ||
91 | + if (s->is_sse200) { | ||
92 | + /* | ||
93 | + * CPU 0 starts on, CPU 1 starts off. In real hardware this is | ||
94 | + * configurable by the SoC integrator as a verilog parameter. | ||
95 | + */ | ||
96 | + s->cpuwait = 2; | ||
97 | + } else { | 330 | + } else { |
98 | + /* CPU 0 starts on */ | 331 | + do { |
99 | + s->cpuwait = 0; | 332 | + which = rule & R_3NAN_1ST_MASK; |
333 | + rule >>= R_3NAN_1ST_LENGTH; | ||
334 | + } while (!is_nan(cls[which])); | ||
100 | + } | 335 | + } |
101 | s->wicctrl = 0; | 336 | + return which; |
102 | s->scsecctrl = 0; | 337 | } |
103 | s->fclk_div = 0; | 338 | |
339 | /*---------------------------------------------------------------------------- | ||
104 | -- | 340 | -- |
105 | 2.20.1 | 341 | 2.34.1 |
106 | |||
107 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Explicitly set a rule in the softfloat tests for propagating NaNs in | ||
2 | the muladd case. In meson.build we put -DTARGET_ARM in fpcflags, and | ||
3 | so we should select here the Arm rule of float_3nan_prop_s_cab. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20241202131347.498124-17-peter.maydell@linaro.org | ||
8 | --- | ||
9 | tests/fp/fp-bench.c | 1 + | ||
10 | tests/fp/fp-test.c | 1 + | ||
11 | 2 files changed, 2 insertions(+) | ||
12 | |||
13 | diff --git a/tests/fp/fp-bench.c b/tests/fp/fp-bench.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/tests/fp/fp-bench.c | ||
16 | +++ b/tests/fp/fp-bench.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void run_bench(void) | ||
18 | * doesn't specify match those used by the Arm architecture. | ||
19 | */ | ||
20 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &soft_status); | ||
21 | + set_float_3nan_prop_rule(float_3nan_prop_s_cab, &soft_status); | ||
22 | set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &soft_status); | ||
23 | |||
24 | f = bench_funcs[operation][precision]; | ||
25 | diff --git a/tests/fp/fp-test.c b/tests/fp/fp-test.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/tests/fp/fp-test.c | ||
28 | +++ b/tests/fp/fp-test.c | ||
29 | @@ -XXX,XX +XXX,XX @@ void run_test(void) | ||
30 | * doesn't specify match those used by the Arm architecture. | ||
31 | */ | ||
32 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &qsf); | ||
33 | + set_float_3nan_prop_rule(float_3nan_prop_s_cab, &qsf); | ||
34 | set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &qsf); | ||
35 | |||
36 | genCases_setLevel(test_level); | ||
37 | -- | ||
38 | 2.34.1 | diff view generated by jsdifflib |
1 | Make the M-profile "init-svtor" property be settable after realize. | 1 | Set the Float3NaNPropRule explicitly for Arm, and remove the |
---|---|---|---|
2 | This matches the hardware, where this is a config signal which | 2 | ifdef from pickNaNMulAdd(). |
3 | is sampled on CPU reset and can thus be changed between one | ||
4 | reset and another. To do this we have to change the API we | ||
5 | use to add the property. | ||
6 | |||
7 | (We will need this capability for the SSE-200.) | ||
8 | 3 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20190219125808.25174-4-peter.maydell@linaro.org | 6 | Message-id: 20241202131347.498124-18-peter.maydell@linaro.org |
12 | --- | 7 | --- |
13 | target/arm/cpu.c | 29 ++++++++++++++++++++++++----- | 8 | target/arm/cpu.c | 5 +++++ |
14 | 1 file changed, 24 insertions(+), 5 deletions(-) | 9 | fpu/softfloat-specialize.c.inc | 8 +------- |
10 | 2 files changed, 6 insertions(+), 7 deletions(-) | ||
15 | 11 | ||
16 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 12 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
17 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.c | 14 | --- a/target/arm/cpu.c |
19 | +++ b/target/arm/cpu.c | 15 | +++ b/target/arm/cpu.c |
20 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, |
21 | #include "target/arm/idau.h" | 17 | * * tininess-before-rounding |
22 | #include "qemu/error-report.h" | 18 | * * 2-input NaN propagation prefers SNaN over QNaN, and then |
23 | #include "qapi/error.h" | 19 | * operand A over operand B (see FPProcessNaNs() pseudocode) |
24 | +#include "qapi/visitor.h" | 20 | + * * 3-input NaN propagation prefers SNaN over QNaN, and then |
25 | #include "cpu.h" | 21 | + * operand C over A over B (see FPProcessNaNs3() pseudocode, |
26 | #include "internals.h" | 22 | + * but note that for QEMU muladd is a * b + c, whereas for |
27 | #include "qemu-common.h" | 23 | + * the pseudocode function the arguments are in the order c, a, b. |
28 | @@ -XXX,XX +XXX,XX @@ static Property arm_cpu_pmsav7_dregion_property = | 24 | * * 0 * Inf + NaN returns the default NaN if the input NaN is quiet, |
29 | pmsav7_dregion, | 25 | * and the input NaN if it is signalling |
30 | qdev_prop_uint32, uint32_t); | 26 | */ |
31 | 27 | @@ -XXX,XX +XXX,XX @@ static void arm_set_default_fp_behaviours(float_status *s) | |
32 | -/* M profile: initial value of the Secure VTOR */ | ||
33 | -static Property arm_cpu_initsvtor_property = | ||
34 | - DEFINE_PROP_UINT32("init-svtor", ARMCPU, init_svtor, 0); | ||
35 | +static void arm_get_init_svtor(Object *obj, Visitor *v, const char *name, | ||
36 | + void *opaque, Error **errp) | ||
37 | +{ | ||
38 | + ARMCPU *cpu = ARM_CPU(obj); | ||
39 | + | ||
40 | + visit_type_uint32(v, name, &cpu->init_svtor, errp); | ||
41 | +} | ||
42 | + | ||
43 | +static void arm_set_init_svtor(Object *obj, Visitor *v, const char *name, | ||
44 | + void *opaque, Error **errp) | ||
45 | +{ | ||
46 | + ARMCPU *cpu = ARM_CPU(obj); | ||
47 | + | ||
48 | + visit_type_uint32(v, name, &cpu->init_svtor, errp); | ||
49 | +} | ||
50 | |||
51 | void arm_cpu_post_init(Object *obj) | ||
52 | { | 28 | { |
53 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) | 29 | set_float_detect_tininess(float_tininess_before_rounding, s); |
54 | qdev_prop_allow_set_link_before_realize, | 30 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, s); |
55 | OBJ_PROP_LINK_STRONG, | 31 | + set_float_3nan_prop_rule(float_3nan_prop_s_cab, s); |
56 | &error_abort); | 32 | set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, s); |
57 | - qdev_property_add_static(DEVICE(obj), &arm_cpu_initsvtor_property, | 33 | } |
58 | - &error_abort); | 34 | |
59 | + /* | 35 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc |
60 | + * M profile: initial value of the Secure VTOR. We can't just use | 36 | index XXXXXXX..XXXXXXX 100644 |
61 | + * a simple DEFINE_PROP_UINT32 for this because we want to permit | 37 | --- a/fpu/softfloat-specialize.c.inc |
62 | + * the property to be set after realize. | 38 | +++ b/fpu/softfloat-specialize.c.inc |
63 | + */ | 39 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, |
64 | + object_property_add(obj, "init-svtor", "uint32", | ||
65 | + arm_get_init_svtor, arm_set_init_svtor, | ||
66 | + NULL, NULL, &error_abort); | ||
67 | } | 40 | } |
68 | 41 | ||
69 | qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property, | 42 | if (rule == float_3nan_prop_none) { |
43 | -#if defined(TARGET_ARM) | ||
44 | - /* | ||
45 | - * This looks different from the ARM ARM pseudocode, because the ARM ARM | ||
46 | - * puts the operands to a fused mac operation (a*b)+c in the order c,a,b | ||
47 | - */ | ||
48 | - rule = float_3nan_prop_s_cab; | ||
49 | -#elif defined(TARGET_MIPS) | ||
50 | +#if defined(TARGET_MIPS) | ||
51 | if (snan_bit_is_one(status)) { | ||
52 | rule = float_3nan_prop_s_abc; | ||
53 | } else { | ||
70 | -- | 54 | -- |
71 | 2.20.1 | 55 | 2.34.1 |
72 | |||
73 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for loongarch, and remove the | ||
2 | ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-19-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/loongarch/tcg/fpu_helper.c | 1 + | ||
9 | fpu/softfloat-specialize.c.inc | 2 -- | ||
10 | 2 files changed, 1 insertion(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/loongarch/tcg/fpu_helper.c b/target/loongarch/tcg/fpu_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/loongarch/tcg/fpu_helper.c | ||
15 | +++ b/target/loongarch/tcg/fpu_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ void restore_fp_status(CPULoongArchState *env) | ||
17 | * case sets InvalidOp and returns the input value 'c' | ||
18 | */ | ||
19 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
20 | + set_float_3nan_prop_rule(float_3nan_prop_s_cab, &env->fp_status); | ||
21 | } | ||
22 | |||
23 | int ieee_ex_to_loongarch(int xcpt) | ||
24 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/fpu/softfloat-specialize.c.inc | ||
27 | +++ b/fpu/softfloat-specialize.c.inc | ||
28 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
29 | } else { | ||
30 | rule = float_3nan_prop_s_cab; | ||
31 | } | ||
32 | -#elif defined(TARGET_LOONGARCH64) | ||
33 | - rule = float_3nan_prop_s_cab; | ||
34 | #elif defined(TARGET_PPC) | ||
35 | /* | ||
36 | * If fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
37 | -- | ||
38 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for PPC, and remove the | ||
2 | ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-20-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/ppc/cpu_init.c | 8 ++++++++ | ||
9 | fpu/softfloat-specialize.c.inc | 6 ------ | ||
10 | 2 files changed, 8 insertions(+), 6 deletions(-) | ||
11 | |||
12 | diff --git a/target/ppc/cpu_init.c b/target/ppc/cpu_init.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/ppc/cpu_init.c | ||
15 | +++ b/target/ppc/cpu_init.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void ppc_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | */ | ||
18 | set_float_2nan_prop_rule(float_2nan_prop_ab, &env->fp_status); | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_ab, &env->vec_status); | ||
20 | + /* | ||
21 | + * NaN propagation for fused multiply-add: | ||
22 | + * if fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
23 | + * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB | ||
24 | + * whereas QEMU labels the operands as (a * b) + c. | ||
25 | + */ | ||
26 | + set_float_3nan_prop_rule(float_3nan_prop_acb, &env->fp_status); | ||
27 | + set_float_3nan_prop_rule(float_3nan_prop_acb, &env->vec_status); | ||
28 | /* | ||
29 | * For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer | ||
30 | * to return an input NaN if we have one (ie c) rather than generating | ||
31 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/fpu/softfloat-specialize.c.inc | ||
34 | +++ b/fpu/softfloat-specialize.c.inc | ||
35 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
36 | } else { | ||
37 | rule = float_3nan_prop_s_cab; | ||
38 | } | ||
39 | -#elif defined(TARGET_PPC) | ||
40 | - /* | ||
41 | - * If fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
42 | - * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB | ||
43 | - */ | ||
44 | - rule = float_3nan_prop_acb; | ||
45 | #elif defined(TARGET_S390X) | ||
46 | rule = float_3nan_prop_s_abc; | ||
47 | #elif defined(TARGET_SPARC) | ||
48 | -- | ||
49 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for s390x, and remove the | ||
2 | ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-21-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/s390x/cpu.c | 1 + | ||
9 | fpu/softfloat-specialize.c.inc | 2 -- | ||
10 | 2 files changed, 1 insertion(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/s390x/cpu.c | ||
15 | +++ b/target/s390x/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void s390_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | set_float_detect_tininess(float_tininess_before_rounding, | ||
18 | &env->fpu_status); | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fpu_status); | ||
20 | + set_float_3nan_prop_rule(float_3nan_prop_s_abc, &env->fpu_status); | ||
21 | set_float_infzeronan_rule(float_infzeronan_dnan_always, | ||
22 | &env->fpu_status); | ||
23 | /* fall through */ | ||
24 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/fpu/softfloat-specialize.c.inc | ||
27 | +++ b/fpu/softfloat-specialize.c.inc | ||
28 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
29 | } else { | ||
30 | rule = float_3nan_prop_s_cab; | ||
31 | } | ||
32 | -#elif defined(TARGET_S390X) | ||
33 | - rule = float_3nan_prop_s_abc; | ||
34 | #elif defined(TARGET_SPARC) | ||
35 | rule = float_3nan_prop_s_cba; | ||
36 | #elif defined(TARGET_XTENSA) | ||
37 | -- | ||
38 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for SPARC, and remove the | ||
2 | ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-22-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/sparc/cpu.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 2 -- | ||
10 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/sparc/cpu.c b/target/sparc/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/sparc/cpu.c | ||
15 | +++ b/target/sparc/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void sparc_cpu_realizefn(DeviceState *dev, Error **errp) | ||
17 | * the CPU state struct so it won't get zeroed on reset. | ||
18 | */ | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_s_ba, &env->fp_status); | ||
20 | + /* For fused-multiply add, prefer SNaN over QNaN, then C->B->A */ | ||
21 | + set_float_3nan_prop_rule(float_3nan_prop_s_cba, &env->fp_status); | ||
22 | /* For inf * 0 + NaN, return the input NaN */ | ||
23 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
24 | |||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
30 | } else { | ||
31 | rule = float_3nan_prop_s_cab; | ||
32 | } | ||
33 | -#elif defined(TARGET_SPARC) | ||
34 | - rule = float_3nan_prop_s_cba; | ||
35 | #elif defined(TARGET_XTENSA) | ||
36 | if (status->use_first_nan) { | ||
37 | rule = float_3nan_prop_abc; | ||
38 | -- | ||
39 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for Arm, and remove the | ||
2 | ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-23-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/mips/fpu_helper.h | 4 ++++ | ||
9 | target/mips/msa.c | 3 +++ | ||
10 | fpu/softfloat-specialize.c.inc | 8 +------- | ||
11 | 3 files changed, 8 insertions(+), 7 deletions(-) | ||
12 | |||
13 | diff --git a/target/mips/fpu_helper.h b/target/mips/fpu_helper.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/mips/fpu_helper.h | ||
16 | +++ b/target/mips/fpu_helper.h | ||
17 | @@ -XXX,XX +XXX,XX @@ static inline void restore_snan_bit_mode(CPUMIPSState *env) | ||
18 | { | ||
19 | bool nan2008 = env->active_fpu.fcr31 & (1 << FCR31_NAN2008); | ||
20 | FloatInfZeroNaNRule izn_rule; | ||
21 | + Float3NaNPropRule nan3_rule; | ||
22 | |||
23 | /* | ||
24 | * With nan2008, SNaNs are silenced in the usual way. | ||
25 | @@ -XXX,XX +XXX,XX @@ static inline void restore_snan_bit_mode(CPUMIPSState *env) | ||
26 | */ | ||
27 | izn_rule = nan2008 ? float_infzeronan_dnan_never : float_infzeronan_dnan_always; | ||
28 | set_float_infzeronan_rule(izn_rule, &env->active_fpu.fp_status); | ||
29 | + nan3_rule = nan2008 ? float_3nan_prop_s_cab : float_3nan_prop_s_abc; | ||
30 | + set_float_3nan_prop_rule(nan3_rule, &env->active_fpu.fp_status); | ||
31 | + | ||
32 | } | ||
33 | |||
34 | static inline void restore_fp_status(CPUMIPSState *env) | ||
35 | diff --git a/target/mips/msa.c b/target/mips/msa.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/mips/msa.c | ||
38 | +++ b/target/mips/msa.c | ||
39 | @@ -XXX,XX +XXX,XX @@ void msa_reset(CPUMIPSState *env) | ||
40 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, | ||
41 | &env->active_tc.msa_fp_status); | ||
42 | |||
43 | + set_float_3nan_prop_rule(float_3nan_prop_s_cab, | ||
44 | + &env->active_tc.msa_fp_status); | ||
45 | + | ||
46 | /* clear float_status exception flags */ | ||
47 | set_float_exception_flags(0, &env->active_tc.msa_fp_status); | ||
48 | |||
49 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/fpu/softfloat-specialize.c.inc | ||
52 | +++ b/fpu/softfloat-specialize.c.inc | ||
53 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
54 | } | ||
55 | |||
56 | if (rule == float_3nan_prop_none) { | ||
57 | -#if defined(TARGET_MIPS) | ||
58 | - if (snan_bit_is_one(status)) { | ||
59 | - rule = float_3nan_prop_s_abc; | ||
60 | - } else { | ||
61 | - rule = float_3nan_prop_s_cab; | ||
62 | - } | ||
63 | -#elif defined(TARGET_XTENSA) | ||
64 | +#if defined(TARGET_XTENSA) | ||
65 | if (status->use_first_nan) { | ||
66 | rule = float_3nan_prop_abc; | ||
67 | } else { | ||
68 | -- | ||
69 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for xtensa, and remove the | ||
2 | ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-24-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/xtensa/fpu_helper.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 8 -------- | ||
10 | 2 files changed, 2 insertions(+), 8 deletions(-) | ||
11 | |||
12 | diff --git a/target/xtensa/fpu_helper.c b/target/xtensa/fpu_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/xtensa/fpu_helper.c | ||
15 | +++ b/target/xtensa/fpu_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ void xtensa_use_first_nan(CPUXtensaState *env, bool use_first) | ||
17 | set_use_first_nan(use_first, &env->fp_status); | ||
18 | set_float_2nan_prop_rule(use_first ? float_2nan_prop_ab : float_2nan_prop_ba, | ||
19 | &env->fp_status); | ||
20 | + set_float_3nan_prop_rule(use_first ? float_3nan_prop_abc : float_3nan_prop_cba, | ||
21 | + &env->fp_status); | ||
22 | } | ||
23 | |||
24 | void HELPER(wur_fpu2k_fcr)(CPUXtensaState *env, uint32_t v) | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
30 | } | ||
31 | |||
32 | if (rule == float_3nan_prop_none) { | ||
33 | -#if defined(TARGET_XTENSA) | ||
34 | - if (status->use_first_nan) { | ||
35 | - rule = float_3nan_prop_abc; | ||
36 | - } else { | ||
37 | - rule = float_3nan_prop_cba; | ||
38 | - } | ||
39 | -#else | ||
40 | rule = float_3nan_prop_abc; | ||
41 | -#endif | ||
42 | } | ||
43 | |||
44 | assert(rule != float_3nan_prop_none); | ||
45 | -- | ||
46 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for i386. We had no | ||
2 | i386-specific behaviour in the old ifdef ladder, so we were using the | ||
3 | default "prefer a then b then c" fallback; this is actually the | ||
4 | correct per-the-spec handling for i386. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20241202131347.498124-25-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/i386/tcg/fpu_helper.c | 1 + | ||
11 | 1 file changed, 1 insertion(+) | ||
12 | |||
13 | diff --git a/target/i386/tcg/fpu_helper.c b/target/i386/tcg/fpu_helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/i386/tcg/fpu_helper.c | ||
16 | +++ b/target/i386/tcg/fpu_helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ void cpu_init_fp_statuses(CPUX86State *env) | ||
18 | * there are multiple input NaNs they are selected in the order a, b, c. | ||
19 | */ | ||
20 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->sse_status); | ||
21 | + set_float_3nan_prop_rule(float_3nan_prop_abc, &env->sse_status); | ||
22 | } | ||
23 | |||
24 | static inline uint8_t save_exception_flags(CPUX86State *env) | ||
25 | -- | ||
26 | 2.34.1 | diff view generated by jsdifflib |
1 | Create and connect the MHUs in the SSE-200. | 1 | Set the Float3NaNPropRule explicitly for HPPA, and remove the |
---|---|---|---|
2 | ifdef from pickNaNMulAdd(). | ||
3 | |||
4 | HPPA is the only target that was using the default branch of the | ||
5 | ifdef ladder (other targets either do not use muladd or set | ||
6 | default_nan_mode), so we can remove the ifdef fallback entirely now | ||
7 | (allowing the "rule not set" case to fall into the default of the | ||
8 | switch statement and assert). | ||
9 | |||
10 | We add a TODO note that the HPPA rule is probably wrong; this is | ||
11 | not a behavioural change for this refactoring. | ||
2 | 12 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20190219125808.25174-3-peter.maydell@linaro.org | 15 | Message-id: 20241202131347.498124-26-peter.maydell@linaro.org |
6 | --- | 16 | --- |
7 | include/hw/arm/armsse.h | 3 ++- | 17 | target/hppa/fpu_helper.c | 8 ++++++++ |
8 | hw/arm/armsse.c | 40 ++++++++++++++++++++++++++++++---------- | 18 | fpu/softfloat-specialize.c.inc | 4 ---- |
9 | 2 files changed, 32 insertions(+), 11 deletions(-) | 19 | 2 files changed, 8 insertions(+), 4 deletions(-) |
10 | 20 | ||
11 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 21 | diff --git a/target/hppa/fpu_helper.c b/target/hppa/fpu_helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/include/hw/arm/armsse.h | 23 | --- a/target/hppa/fpu_helper.c |
14 | +++ b/include/hw/arm/armsse.h | 24 | +++ b/target/hppa/fpu_helper.c |
15 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ void HELPER(loaded_fr0)(CPUHPPAState *env) |
16 | #include "hw/misc/iotkit-sysctl.h" | 26 | * HPPA does note implement a CPU reset method at all... |
17 | #include "hw/misc/iotkit-sysinfo.h" | 27 | */ |
18 | #include "hw/misc/armsse-cpuid.h" | 28 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fp_status); |
19 | +#include "hw/misc/armsse-mhu.h" | 29 | + /* |
20 | #include "hw/misc/unimp.h" | 30 | + * TODO: The HPPA architecture reference only documents its NaN |
21 | #include "hw/or-irq.h" | 31 | + * propagation rule for 2-operand operations. Testing on real hardware |
22 | #include "hw/core/split-irq.h" | 32 | + * might be necessary to confirm whether this order for muladd is correct. |
23 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMSSE { | 33 | + * Not preferring the SNaN is almost certainly incorrect as it diverges |
24 | IoTKitSysCtl sysctl; | 34 | + * from the documented rules for 2-operand operations. |
25 | IoTKitSysCtl sysinfo; | 35 | + */ |
26 | 36 | + set_float_3nan_prop_rule(float_3nan_prop_abc, &env->fp_status); | |
27 | - UnimplementedDeviceState mhu[2]; | 37 | /* For inf * 0 + NaN, return the input NaN */ |
28 | + ARMSSEMHU mhu[2]; | 38 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); |
29 | UnimplementedDeviceState ppu[NUM_PPUS]; | 39 | } |
30 | UnimplementedDeviceState cachectrl[SSE_MAX_CPUS]; | 40 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc |
31 | UnimplementedDeviceState cpusecctrl[SSE_MAX_CPUS]; | ||
32 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/arm/armsse.c | 42 | --- a/fpu/softfloat-specialize.c.inc |
35 | +++ b/hw/arm/armsse.c | 43 | +++ b/fpu/softfloat-specialize.c.inc |
36 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | 44 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, |
37 | sizeof(s->sysinfo), TYPE_IOTKIT_SYSINFO); | ||
38 | if (info->has_mhus) { | ||
39 | sysbus_init_child_obj(obj, "mhu0", &s->mhu[0], sizeof(s->mhu[0]), | ||
40 | - TYPE_UNIMPLEMENTED_DEVICE); | ||
41 | + TYPE_ARMSSE_MHU); | ||
42 | sysbus_init_child_obj(obj, "mhu1", &s->mhu[1], sizeof(s->mhu[1]), | ||
43 | - TYPE_UNIMPLEMENTED_DEVICE); | ||
44 | + TYPE_ARMSSE_MHU); | ||
45 | } | ||
46 | if (info->has_ppus) { | ||
47 | for (i = 0; i < info->num_cpus; i++) { | ||
48 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
49 | } | ||
50 | |||
51 | if (info->has_mhus) { | ||
52 | - for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { | ||
53 | - char *name; | ||
54 | - char *port; | ||
55 | + /* | ||
56 | + * An SSE-200 with only one CPU should have only one MHU created, | ||
57 | + * with the region where the second MHU usually is being RAZ/WI. | ||
58 | + * We don't implement that SSE-200 config; if we want to support | ||
59 | + * it then this code needs to be enhanced to handle creating the | ||
60 | + * RAZ/WI region instead of the second MHU. | ||
61 | + */ | ||
62 | + assert(info->num_cpus == ARRAY_SIZE(s->mhu)); | ||
63 | + | ||
64 | + for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { | ||
65 | + char *port; | ||
66 | + int cpunum; | ||
67 | + SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); | ||
68 | |||
69 | - name = g_strdup_printf("MHU%d", i); | ||
70 | - qdev_prop_set_string(DEVICE(&s->mhu[i]), "name", name); | ||
71 | - qdev_prop_set_uint64(DEVICE(&s->mhu[i]), "size", 0x1000); | ||
72 | object_property_set_bool(OBJECT(&s->mhu[i]), true, | ||
73 | "realized", &err); | ||
74 | - g_free(name); | ||
75 | if (err) { | ||
76 | error_propagate(errp, err); | ||
77 | return; | ||
78 | } | ||
79 | port = g_strdup_printf("port[%d]", i + 3); | ||
80 | - mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->mhu[i]), 0); | ||
81 | + mr = sysbus_mmio_get_region(mhu_sbd, 0); | ||
82 | object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), | ||
83 | port, &err); | ||
84 | g_free(port); | ||
85 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
86 | error_propagate(errp, err); | ||
87 | return; | ||
88 | } | ||
89 | + | ||
90 | + /* | ||
91 | + * Each MHU has an irq line for each CPU: | ||
92 | + * MHU 0 irq line 0 -> CPU 0 IRQ 6 | ||
93 | + * MHU 0 irq line 1 -> CPU 1 IRQ 6 | ||
94 | + * MHU 1 irq line 0 -> CPU 0 IRQ 7 | ||
95 | + * MHU 1 irq line 1 -> CPU 1 IRQ 7 | ||
96 | + */ | ||
97 | + for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { | ||
98 | + DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); | ||
99 | + | ||
100 | + sysbus_connect_irq(mhu_sbd, cpunum, | ||
101 | + qdev_get_gpio_in(cpudev, 6 + i)); | ||
102 | + } | ||
103 | } | 45 | } |
104 | } | 46 | } |
105 | 47 | ||
48 | - if (rule == float_3nan_prop_none) { | ||
49 | - rule = float_3nan_prop_abc; | ||
50 | - } | ||
51 | - | ||
52 | assert(rule != float_3nan_prop_none); | ||
53 | if (have_snan && (rule & R_3NAN_SNAN_MASK)) { | ||
54 | /* We have at least one SNaN input and should prefer it */ | ||
106 | -- | 55 | -- |
107 | 2.20.1 | 56 | 2.34.1 |
108 | |||
109 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The use_first_nan field in float_status was an xtensa-specific way to | ||
2 | select at runtime from two different NaN propagation rules. Now that | ||
3 | xtensa is using the target-agnostic NaN propagation rule selection | ||
4 | that we've just added, we can remove use_first_nan, because there is | ||
5 | no longer any code that reads it. | ||
1 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20241202131347.498124-27-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/fpu/softfloat-helpers.h | 5 ----- | ||
12 | include/fpu/softfloat-types.h | 1 - | ||
13 | target/xtensa/fpu_helper.c | 1 - | ||
14 | 3 files changed, 7 deletions(-) | ||
15 | |||
16 | diff --git a/include/fpu/softfloat-helpers.h b/include/fpu/softfloat-helpers.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/fpu/softfloat-helpers.h | ||
19 | +++ b/include/fpu/softfloat-helpers.h | ||
20 | @@ -XXX,XX +XXX,XX @@ static inline void set_snan_bit_is_one(bool val, float_status *status) | ||
21 | status->snan_bit_is_one = val; | ||
22 | } | ||
23 | |||
24 | -static inline void set_use_first_nan(bool val, float_status *status) | ||
25 | -{ | ||
26 | - status->use_first_nan = val; | ||
27 | -} | ||
28 | - | ||
29 | static inline void set_no_signaling_nans(bool val, float_status *status) | ||
30 | { | ||
31 | status->no_signaling_nans = val; | ||
32 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/include/fpu/softfloat-types.h | ||
35 | +++ b/include/fpu/softfloat-types.h | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef struct float_status { | ||
37 | * softfloat-specialize.inc.c) | ||
38 | */ | ||
39 | bool snan_bit_is_one; | ||
40 | - bool use_first_nan; | ||
41 | bool no_signaling_nans; | ||
42 | /* should overflowed results subtract re_bias to its exponent? */ | ||
43 | bool rebias_overflow; | ||
44 | diff --git a/target/xtensa/fpu_helper.c b/target/xtensa/fpu_helper.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/xtensa/fpu_helper.c | ||
47 | +++ b/target/xtensa/fpu_helper.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static const struct { | ||
49 | |||
50 | void xtensa_use_first_nan(CPUXtensaState *env, bool use_first) | ||
51 | { | ||
52 | - set_use_first_nan(use_first, &env->fp_status); | ||
53 | set_float_2nan_prop_rule(use_first ? float_2nan_prop_ab : float_2nan_prop_ba, | ||
54 | &env->fp_status); | ||
55 | set_float_3nan_prop_rule(use_first ? float_3nan_prop_abc : float_3nan_prop_cba, | ||
56 | -- | ||
57 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Currently m68k_cpu_reset_hold() calls floatx80_default_nan(NULL) | ||
2 | to get the NaN bit pattern to reset the FPU registers. This | ||
3 | works because it happens that our implementation of | ||
4 | floatx80_default_nan() doesn't actually look at the float_status | ||
5 | pointer except for TARGET_MIPS. However, this isn't guaranteed, | ||
6 | and to be able to remove the ifdef in floatx80_default_nan() | ||
7 | we're going to need a real float_status here. | ||
1 | 8 | ||
9 | Rearrange m68k_cpu_reset_hold() so that we initialize env->fp_status | ||
10 | earlier, and thus can pass it to floatx80_default_nan(). | ||
11 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20241202131347.498124-28-peter.maydell@linaro.org | ||
15 | --- | ||
16 | target/m68k/cpu.c | 12 +++++++----- | ||
17 | 1 file changed, 7 insertions(+), 5 deletions(-) | ||
18 | |||
19 | diff --git a/target/m68k/cpu.c b/target/m68k/cpu.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/m68k/cpu.c | ||
22 | +++ b/target/m68k/cpu.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static void m68k_cpu_reset_hold(Object *obj, ResetType type) | ||
24 | CPUState *cs = CPU(obj); | ||
25 | M68kCPUClass *mcc = M68K_CPU_GET_CLASS(obj); | ||
26 | CPUM68KState *env = cpu_env(cs); | ||
27 | - floatx80 nan = floatx80_default_nan(NULL); | ||
28 | + floatx80 nan; | ||
29 | int i; | ||
30 | |||
31 | if (mcc->parent_phases.hold) { | ||
32 | @@ -XXX,XX +XXX,XX @@ static void m68k_cpu_reset_hold(Object *obj, ResetType type) | ||
33 | #else | ||
34 | cpu_m68k_set_sr(env, SR_S | SR_I); | ||
35 | #endif | ||
36 | - for (i = 0; i < 8; i++) { | ||
37 | - env->fregs[i].d = nan; | ||
38 | - } | ||
39 | - cpu_m68k_set_fpcr(env, 0); | ||
40 | /* | ||
41 | * M68000 FAMILY PROGRAMMER'S REFERENCE MANUAL | ||
42 | * 3.4 FLOATING-POINT INSTRUCTION DETAILS | ||
43 | @@ -XXX,XX +XXX,XX @@ static void m68k_cpu_reset_hold(Object *obj, ResetType type) | ||
44 | * preceding paragraph for nonsignaling NaNs. | ||
45 | */ | ||
46 | set_float_2nan_prop_rule(float_2nan_prop_ab, &env->fp_status); | ||
47 | + | ||
48 | + nan = floatx80_default_nan(&env->fp_status); | ||
49 | + for (i = 0; i < 8; i++) { | ||
50 | + env->fregs[i].d = nan; | ||
51 | + } | ||
52 | + cpu_m68k_set_fpcr(env, 0); | ||
53 | env->fpsr = 0; | ||
54 | |||
55 | /* TODO: We should set PC from the interrupt vector. */ | ||
56 | -- | ||
57 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We create our 128-bit default NaN by calling parts64_default_nan() | ||
2 | and then adjusting the result. We can do the same trick for creating | ||
3 | the floatx80 default NaN, which lets us drop a target ifdef. | ||
1 | 4 | ||
5 | floatx80 is used only by: | ||
6 | i386 | ||
7 | m68k | ||
8 | arm nwfpe old floating-point emulation emulation support | ||
9 | (which is essentially dead, especially the parts involving floatx80) | ||
10 | PPC (only in the xsrqpxp instruction, which just rounds an input | ||
11 | value by converting to floatx80 and back, so will never generate | ||
12 | the default NaN) | ||
13 | |||
14 | The floatx80 default NaN as currently implemented is: | ||
15 | m68k: sign = 0, exp = 1...1, int = 1, frac = 1....1 | ||
16 | i386: sign = 1, exp = 1...1, int = 1, frac = 10...0 | ||
17 | |||
18 | These are the same as the parts64_default_nan for these architectures. | ||
19 | |||
20 | This is technically a possible behaviour change for arm linux-user | ||
21 | nwfpe emulation emulation, because the default NaN will now have the | ||
22 | sign bit clear. But we were already generating a different floatx80 | ||
23 | default NaN from the real kernel emulation we are supposedly | ||
24 | following, which appears to use an all-bits-1 value: | ||
25 | https://elixir.bootlin.com/linux/v6.12/source/arch/arm/nwfpe/softfloat-specialize#L267 | ||
26 | |||
27 | This won't affect the only "real" use of the nwfpe emulation, which | ||
28 | is ancient binaries that used it as part of the old floating point | ||
29 | calling convention; that only uses loads and stores of 32 and 64 bit | ||
30 | floats, not any of the floatx80 behaviour the original hardware had. | ||
31 | We also get the nwfpe float64 default NaN value wrong: | ||
32 | https://elixir.bootlin.com/linux/v6.12/source/arch/arm/nwfpe/softfloat-specialize#L166 | ||
33 | so if we ever cared about this obscure corner the right fix would be | ||
34 | to correct that so nwfpe used its own default-NaN setting rather | ||
35 | than the Arm VFP one. | ||
36 | |||
37 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
38 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
39 | Message-id: 20241202131347.498124-29-peter.maydell@linaro.org | ||
40 | --- | ||
41 | fpu/softfloat-specialize.c.inc | 20 ++++++++++---------- | ||
42 | 1 file changed, 10 insertions(+), 10 deletions(-) | ||
43 | |||
44 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/fpu/softfloat-specialize.c.inc | ||
47 | +++ b/fpu/softfloat-specialize.c.inc | ||
48 | @@ -XXX,XX +XXX,XX @@ static void parts128_silence_nan(FloatParts128 *p, float_status *status) | ||
49 | floatx80 floatx80_default_nan(float_status *status) | ||
50 | { | ||
51 | floatx80 r; | ||
52 | + /* | ||
53 | + * Extrapolate from the choices made by parts64_default_nan to fill | ||
54 | + * in the floatx80 format. We assume that floatx80's explicit | ||
55 | + * integer bit is always set (this is true for i386 and m68k, | ||
56 | + * which are the only real users of this format). | ||
57 | + */ | ||
58 | + FloatParts64 p64; | ||
59 | + parts64_default_nan(&p64, status); | ||
60 | |||
61 | - /* None of the targets that have snan_bit_is_one use floatx80. */ | ||
62 | - assert(!snan_bit_is_one(status)); | ||
63 | -#if defined(TARGET_M68K) | ||
64 | - r.low = UINT64_C(0xFFFFFFFFFFFFFFFF); | ||
65 | - r.high = 0x7FFF; | ||
66 | -#else | ||
67 | - /* X86 */ | ||
68 | - r.low = UINT64_C(0xC000000000000000); | ||
69 | - r.high = 0xFFFF; | ||
70 | -#endif | ||
71 | + r.high = 0x7FFF | (p64.sign << 15); | ||
72 | + r.low = (1ULL << DECOMPOSED_BINARY_POINT) | p64.frac; | ||
73 | return r; | ||
74 | } | ||
75 | |||
76 | -- | ||
77 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In target/loongarch's helper_fclass_s() and helper_fclass_d() we pass | ||
2 | a zero-initialized float_status struct to float32_is_quiet_nan() and | ||
3 | float64_is_quiet_nan(), with the cryptic comment "for | ||
4 | snan_bit_is_one". | ||
1 | 5 | ||
6 | This pattern appears to have been copied from target/riscv, where it | ||
7 | is used because the functions there do not have ready access to the | ||
8 | CPU state struct. The comment presumably refers to the fact that the | ||
9 | main reason the is_quiet_nan() functions want the float_state is | ||
10 | because they want to know about the snan_bit_is_one config. | ||
11 | |||
12 | In the loongarch helpers, though, we have the CPU state struct | ||
13 | to hand. Use the usual env->fp_status here. This avoids our needing | ||
14 | to track that we need to update the initializer of the local | ||
15 | float_status structs when the core softfloat code adds new | ||
16 | options for targets to configure their behaviour. | ||
17 | |||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Message-id: 20241202131347.498124-30-peter.maydell@linaro.org | ||
21 | --- | ||
22 | target/loongarch/tcg/fpu_helper.c | 6 ++---- | ||
23 | 1 file changed, 2 insertions(+), 4 deletions(-) | ||
24 | |||
25 | diff --git a/target/loongarch/tcg/fpu_helper.c b/target/loongarch/tcg/fpu_helper.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/loongarch/tcg/fpu_helper.c | ||
28 | +++ b/target/loongarch/tcg/fpu_helper.c | ||
29 | @@ -XXX,XX +XXX,XX @@ uint64_t helper_fclass_s(CPULoongArchState *env, uint64_t fj) | ||
30 | } else if (float32_is_zero_or_denormal(f)) { | ||
31 | return sign ? 1 << 4 : 1 << 8; | ||
32 | } else if (float32_is_any_nan(f)) { | ||
33 | - float_status s = { }; /* for snan_bit_is_one */ | ||
34 | - return float32_is_quiet_nan(f, &s) ? 1 << 1 : 1 << 0; | ||
35 | + return float32_is_quiet_nan(f, &env->fp_status) ? 1 << 1 : 1 << 0; | ||
36 | } else { | ||
37 | return sign ? 1 << 3 : 1 << 7; | ||
38 | } | ||
39 | @@ -XXX,XX +XXX,XX @@ uint64_t helper_fclass_d(CPULoongArchState *env, uint64_t fj) | ||
40 | } else if (float64_is_zero_or_denormal(f)) { | ||
41 | return sign ? 1 << 4 : 1 << 8; | ||
42 | } else if (float64_is_any_nan(f)) { | ||
43 | - float_status s = { }; /* for snan_bit_is_one */ | ||
44 | - return float64_is_quiet_nan(f, &s) ? 1 << 1 : 1 << 0; | ||
45 | + return float64_is_quiet_nan(f, &env->fp_status) ? 1 << 1 : 1 << 0; | ||
46 | } else { | ||
47 | return sign ? 1 << 3 : 1 << 7; | ||
48 | } | ||
49 | -- | ||
50 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In the frem helper, we have a local float_status because we want to | ||
2 | execute the floatx80_div() with a custom rounding mode. Instead of | ||
3 | zero-initializing the local float_status and then having to set it up | ||
4 | with the m68k standard behaviour (including the NaN propagation rule | ||
5 | and copying the rounding precision from env->fp_status), initialize | ||
6 | it as a complete copy of env->fp_status. This will avoid our having | ||
7 | to add new code in this function for every new config knob we add | ||
8 | to fp_status. | ||
1 | 9 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20241202131347.498124-31-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/m68k/fpu_helper.c | 6 ++---- | ||
15 | 1 file changed, 2 insertions(+), 4 deletions(-) | ||
16 | |||
17 | diff --git a/target/m68k/fpu_helper.c b/target/m68k/fpu_helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/m68k/fpu_helper.c | ||
20 | +++ b/target/m68k/fpu_helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ void HELPER(frem)(CPUM68KState *env, FPReg *res, FPReg *val0, FPReg *val1) | ||
22 | |||
23 | fp_rem = floatx80_rem(val1->d, val0->d, &env->fp_status); | ||
24 | if (!floatx80_is_any_nan(fp_rem)) { | ||
25 | - float_status fp_status = { }; | ||
26 | + /* Use local temporary fp_status to set different rounding mode */ | ||
27 | + float_status fp_status = env->fp_status; | ||
28 | uint32_t quotient; | ||
29 | int sign; | ||
30 | |||
31 | /* Calculate quotient directly using round to nearest mode */ | ||
32 | - set_float_2nan_prop_rule(float_2nan_prop_ab, &fp_status); | ||
33 | set_float_rounding_mode(float_round_nearest_even, &fp_status); | ||
34 | - set_floatx80_rounding_precision( | ||
35 | - get_floatx80_rounding_precision(&env->fp_status), &fp_status); | ||
36 | fp_quot.d = floatx80_div(val1->d, val0->d, &fp_status); | ||
37 | |||
38 | sign = extractFloatx80Sign(fp_quot.d); | ||
39 | -- | ||
40 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In cf_fpu_gdb_get_reg() and cf_fpu_gdb_set_reg() we do the conversion | ||
2 | from float64 to floatx80 using a scratch float_status, because we | ||
3 | don't want the conversion to affect the CPU's floating point exception | ||
4 | status. Currently we use a zero-initialized float_status. This will | ||
5 | get steadily more awkward as we add config knobs to float_status | ||
6 | that the target must initialize. Avoid having to add any of that | ||
7 | configuration here by instead initializing our local float_status | ||
8 | from the env->fp_status. | ||
1 | 9 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20241202131347.498124-32-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/m68k/helper.c | 6 ++++-- | ||
15 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
16 | |||
17 | diff --git a/target/m68k/helper.c b/target/m68k/helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/m68k/helper.c | ||
20 | +++ b/target/m68k/helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static int cf_fpu_gdb_get_reg(CPUState *cs, GByteArray *mem_buf, int n) | ||
22 | CPUM68KState *env = &cpu->env; | ||
23 | |||
24 | if (n < 8) { | ||
25 | - float_status s = {}; | ||
26 | + /* Use scratch float_status so any exceptions don't change CPU state */ | ||
27 | + float_status s = env->fp_status; | ||
28 | return gdb_get_reg64(mem_buf, floatx80_to_float64(env->fregs[n].d, &s)); | ||
29 | } | ||
30 | switch (n) { | ||
31 | @@ -XXX,XX +XXX,XX @@ static int cf_fpu_gdb_set_reg(CPUState *cs, uint8_t *mem_buf, int n) | ||
32 | CPUM68KState *env = &cpu->env; | ||
33 | |||
34 | if (n < 8) { | ||
35 | - float_status s = {}; | ||
36 | + /* Use scratch float_status so any exceptions don't change CPU state */ | ||
37 | + float_status s = env->fp_status; | ||
38 | env->fregs[n].d = float64_to_floatx80(ldq_be_p(mem_buf), &s); | ||
39 | return 8; | ||
40 | } | ||
41 | -- | ||
42 | 2.34.1 | diff view generated by jsdifflib |
1 | The SYSCTL block in the SSE-200 has some extra registers that | 1 | In the helper functions flcmps and flcmpd we use a scratch float_status |
---|---|---|---|
2 | are not present in the IoTKit version. Add these registers | 2 | so that we don't change the CPU state if the comparison raises any |
3 | (as reads-as-written stubs), enabled by a new QOM property. | 3 | floating point exception flags. Instead of zero-initializing this |
4 | scratch float_status, initialize it as a copy of env->fp_status. This | ||
5 | avoids the need to explicitly initialize settings like the NaN | ||
6 | propagation rule or others we might add to softfloat in future. | ||
7 | |||
8 | To do this we need to pass the CPU env pointer in to the helper. | ||
4 | 9 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20190219125808.25174-7-peter.maydell@linaro.org | 12 | Message-id: 20241202131347.498124-33-peter.maydell@linaro.org |
8 | --- | 13 | --- |
9 | include/hw/misc/iotkit-sysctl.h | 20 +++ | 14 | target/sparc/helper.h | 4 ++-- |
10 | hw/arm/armsse.c | 2 + | 15 | target/sparc/fop_helper.c | 8 ++++---- |
11 | hw/misc/iotkit-sysctl.c | 245 +++++++++++++++++++++++++++++++- | 16 | target/sparc/translate.c | 4 ++-- |
12 | 3 files changed, 262 insertions(+), 5 deletions(-) | 17 | 3 files changed, 8 insertions(+), 8 deletions(-) |
13 | 18 | ||
14 | diff --git a/include/hw/misc/iotkit-sysctl.h b/include/hw/misc/iotkit-sysctl.h | 19 | diff --git a/target/sparc/helper.h b/target/sparc/helper.h |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/misc/iotkit-sysctl.h | 21 | --- a/target/sparc/helper.h |
17 | +++ b/include/hw/misc/iotkit-sysctl.h | 22 | +++ b/target/sparc/helper.h |
18 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(fcmpd, TCG_CALL_NO_WG, i32, env, f64, f64) |
19 | * "system control register" blocks. | 24 | DEF_HELPER_FLAGS_3(fcmped, TCG_CALL_NO_WG, i32, env, f64, f64) |
20 | * | 25 | DEF_HELPER_FLAGS_3(fcmpq, TCG_CALL_NO_WG, i32, env, i128, i128) |
21 | * QEMU interface: | 26 | DEF_HELPER_FLAGS_3(fcmpeq, TCG_CALL_NO_WG, i32, env, i128, i128) |
22 | + * + QOM property "SYS_VERSION": value of the SYS_VERSION register of the | 27 | -DEF_HELPER_FLAGS_2(flcmps, TCG_CALL_NO_RWG_SE, i32, f32, f32) |
23 | + * system information block of the SSE | 28 | -DEF_HELPER_FLAGS_2(flcmpd, TCG_CALL_NO_RWG_SE, i32, f64, f64) |
24 | + * (used to identify whether to provide SSE-200-only registers) | 29 | +DEF_HELPER_FLAGS_3(flcmps, TCG_CALL_NO_RWG_SE, i32, env, f32, f32) |
25 | * + sysbus MMIO region 0: the system information register bank | 30 | +DEF_HELPER_FLAGS_3(flcmpd, TCG_CALL_NO_RWG_SE, i32, env, f64, f64) |
26 | * + sysbus MMIO region 1: the system control register bank | 31 | DEF_HELPER_2(raise_exception, noreturn, env, int) |
27 | */ | 32 | |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct IoTKitSysCtl { | 33 | DEF_HELPER_FLAGS_3(faddd, TCG_CALL_NO_WG, f64, env, f64, f64) |
29 | uint32_t initsvtor0; | 34 | diff --git a/target/sparc/fop_helper.c b/target/sparc/fop_helper.c |
30 | uint32_t cpuwait; | ||
31 | uint32_t wicctrl; | ||
32 | + uint32_t scsecctrl; | ||
33 | + uint32_t fclk_div; | ||
34 | + uint32_t sysclk_div; | ||
35 | + uint32_t clock_force; | ||
36 | + uint32_t initsvtor1; | ||
37 | + uint32_t nmi_enable; | ||
38 | + uint32_t ewctrl; | ||
39 | + uint32_t pdcm_pd_sys_sense; | ||
40 | + uint32_t pdcm_pd_sram0_sense; | ||
41 | + uint32_t pdcm_pd_sram1_sense; | ||
42 | + uint32_t pdcm_pd_sram2_sense; | ||
43 | + uint32_t pdcm_pd_sram3_sense; | ||
44 | + | ||
45 | + /* Properties */ | ||
46 | + uint32_t sys_version; | ||
47 | + | ||
48 | + bool is_sse200; | ||
49 | } IoTKitSysCtl; | ||
50 | |||
51 | #endif | ||
52 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/hw/arm/armsse.c | 36 | --- a/target/sparc/fop_helper.c |
55 | +++ b/hw/arm/armsse.c | 37 | +++ b/target/sparc/fop_helper.c |
56 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 38 | @@ -XXX,XX +XXX,XX @@ uint32_t helper_fcmpeq(CPUSPARCState *env, Int128 src1, Int128 src2) |
57 | /* System information registers */ | 39 | return finish_fcmp(env, r, GETPC()); |
58 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); | 40 | } |
59 | /* System control registers */ | 41 | |
60 | + object_property_set_int(OBJECT(&s->sysctl), info->sys_version, | 42 | -uint32_t helper_flcmps(float32 src1, float32 src2) |
61 | + "SYS_VERSION", &err); | 43 | +uint32_t helper_flcmps(CPUSPARCState *env, float32 src1, float32 src2) |
62 | object_property_set_bool(OBJECT(&s->sysctl), true, "realized", &err); | 44 | { |
63 | if (err) { | 45 | /* |
64 | error_propagate(errp, err); | 46 | * FLCMP never raises an exception nor modifies any FSR fields. |
65 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | 47 | * Perform the comparison with a dummy fp environment. |
48 | */ | ||
49 | - float_status discard = { }; | ||
50 | + float_status discard = env->fp_status; | ||
51 | FloatRelation r; | ||
52 | |||
53 | set_float_2nan_prop_rule(float_2nan_prop_s_ba, &discard); | ||
54 | @@ -XXX,XX +XXX,XX @@ uint32_t helper_flcmps(float32 src1, float32 src2) | ||
55 | g_assert_not_reached(); | ||
56 | } | ||
57 | |||
58 | -uint32_t helper_flcmpd(float64 src1, float64 src2) | ||
59 | +uint32_t helper_flcmpd(CPUSPARCState *env, float64 src1, float64 src2) | ||
60 | { | ||
61 | - float_status discard = { }; | ||
62 | + float_status discard = env->fp_status; | ||
63 | FloatRelation r; | ||
64 | |||
65 | set_float_2nan_prop_rule(float_2nan_prop_s_ba, &discard); | ||
66 | diff --git a/target/sparc/translate.c b/target/sparc/translate.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | 67 | index XXXXXXX..XXXXXXX 100644 |
67 | --- a/hw/misc/iotkit-sysctl.c | 68 | --- a/target/sparc/translate.c |
68 | +++ b/hw/misc/iotkit-sysctl.c | 69 | +++ b/target/sparc/translate.c |
69 | @@ -XXX,XX +XXX,XX @@ | 70 | @@ -XXX,XX +XXX,XX @@ static bool trans_FLCMPs(DisasContext *dc, arg_FLCMPs *a) |
70 | */ | 71 | |
71 | 72 | src1 = gen_load_fpr_F(dc, a->rs1); | |
72 | #include "qemu/osdep.h" | 73 | src2 = gen_load_fpr_F(dc, a->rs2); |
73 | +#include "qemu/bitops.h" | 74 | - gen_helper_flcmps(cpu_fcc[a->cc], src1, src2); |
74 | #include "qemu/log.h" | 75 | + gen_helper_flcmps(cpu_fcc[a->cc], tcg_env, src1, src2); |
75 | #include "trace.h" | 76 | return advance_pc(dc); |
76 | #include "qapi/error.h" | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | REG32(SECDBGSTAT, 0x0) | ||
79 | REG32(SECDBGSET, 0x4) | ||
80 | REG32(SECDBGCLR, 0x8) | ||
81 | +REG32(SCSECCTRL, 0xc) | ||
82 | +REG32(FCLK_DIV, 0x10) | ||
83 | +REG32(SYSCLK_DIV, 0x14) | ||
84 | +REG32(CLOCK_FORCE, 0x18) | ||
85 | REG32(RESET_SYNDROME, 0x100) | ||
86 | REG32(RESET_MASK, 0x104) | ||
87 | REG32(SWRESET, 0x108) | ||
88 | FIELD(SWRESET, SWRESETREQ, 9, 1) | ||
89 | REG32(GRETREG, 0x10c) | ||
90 | REG32(INITSVTOR0, 0x110) | ||
91 | +REG32(INITSVTOR1, 0x114) | ||
92 | REG32(CPUWAIT, 0x118) | ||
93 | -REG32(BUSWAIT, 0x11c) | ||
94 | +REG32(NMI_ENABLE, 0x11c) /* BUSWAIT in IoTKit */ | ||
95 | REG32(WICCTRL, 0x120) | ||
96 | +REG32(EWCTRL, 0x124) | ||
97 | +REG32(PDCM_PD_SYS_SENSE, 0x200) | ||
98 | +REG32(PDCM_PD_SRAM0_SENSE, 0x20c) | ||
99 | +REG32(PDCM_PD_SRAM1_SENSE, 0x210) | ||
100 | +REG32(PDCM_PD_SRAM2_SENSE, 0x214) | ||
101 | +REG32(PDCM_PD_SRAM3_SENSE, 0x218) | ||
102 | REG32(PID4, 0xfd0) | ||
103 | REG32(PID5, 0xfd4) | ||
104 | REG32(PID6, 0xfd8) | ||
105 | @@ -XXX,XX +XXX,XX @@ static uint64_t iotkit_sysctl_read(void *opaque, hwaddr offset, | ||
106 | case A_SECDBGSTAT: | ||
107 | r = s->secure_debug; | ||
108 | break; | ||
109 | + case A_SCSECCTRL: | ||
110 | + if (!s->is_sse200) { | ||
111 | + goto bad_offset; | ||
112 | + } | ||
113 | + r = s->scsecctrl; | ||
114 | + break; | ||
115 | + case A_FCLK_DIV: | ||
116 | + if (!s->is_sse200) { | ||
117 | + goto bad_offset; | ||
118 | + } | ||
119 | + r = s->fclk_div; | ||
120 | + break; | ||
121 | + case A_SYSCLK_DIV: | ||
122 | + if (!s->is_sse200) { | ||
123 | + goto bad_offset; | ||
124 | + } | ||
125 | + r = s->sysclk_div; | ||
126 | + break; | ||
127 | + case A_CLOCK_FORCE: | ||
128 | + if (!s->is_sse200) { | ||
129 | + goto bad_offset; | ||
130 | + } | ||
131 | + r = s->clock_force; | ||
132 | + break; | ||
133 | case A_RESET_SYNDROME: | ||
134 | r = s->reset_syndrome; | ||
135 | break; | ||
136 | @@ -XXX,XX +XXX,XX @@ static uint64_t iotkit_sysctl_read(void *opaque, hwaddr offset, | ||
137 | case A_INITSVTOR0: | ||
138 | r = s->initsvtor0; | ||
139 | break; | ||
140 | + case A_INITSVTOR1: | ||
141 | + if (!s->is_sse200) { | ||
142 | + goto bad_offset; | ||
143 | + } | ||
144 | + r = s->initsvtor1; | ||
145 | + break; | ||
146 | case A_CPUWAIT: | ||
147 | r = s->cpuwait; | ||
148 | break; | ||
149 | - case A_BUSWAIT: | ||
150 | - /* In IoTKit BUSWAIT is reserved, R/O, zero */ | ||
151 | - r = 0; | ||
152 | + case A_NMI_ENABLE: | ||
153 | + /* In IoTKit this is named BUSWAIT but is marked reserved, R/O, zero */ | ||
154 | + if (!s->is_sse200) { | ||
155 | + r = 0; | ||
156 | + break; | ||
157 | + } | ||
158 | + r = s->nmi_enable; | ||
159 | break; | ||
160 | case A_WICCTRL: | ||
161 | r = s->wicctrl; | ||
162 | break; | ||
163 | + case A_EWCTRL: | ||
164 | + if (!s->is_sse200) { | ||
165 | + goto bad_offset; | ||
166 | + } | ||
167 | + r = s->ewctrl; | ||
168 | + break; | ||
169 | + case A_PDCM_PD_SYS_SENSE: | ||
170 | + if (!s->is_sse200) { | ||
171 | + goto bad_offset; | ||
172 | + } | ||
173 | + r = s->pdcm_pd_sys_sense; | ||
174 | + break; | ||
175 | + case A_PDCM_PD_SRAM0_SENSE: | ||
176 | + if (!s->is_sse200) { | ||
177 | + goto bad_offset; | ||
178 | + } | ||
179 | + r = s->pdcm_pd_sram0_sense; | ||
180 | + break; | ||
181 | + case A_PDCM_PD_SRAM1_SENSE: | ||
182 | + if (!s->is_sse200) { | ||
183 | + goto bad_offset; | ||
184 | + } | ||
185 | + r = s->pdcm_pd_sram1_sense; | ||
186 | + break; | ||
187 | + case A_PDCM_PD_SRAM2_SENSE: | ||
188 | + if (!s->is_sse200) { | ||
189 | + goto bad_offset; | ||
190 | + } | ||
191 | + r = s->pdcm_pd_sram2_sense; | ||
192 | + break; | ||
193 | + case A_PDCM_PD_SRAM3_SENSE: | ||
194 | + if (!s->is_sse200) { | ||
195 | + goto bad_offset; | ||
196 | + } | ||
197 | + r = s->pdcm_pd_sram3_sense; | ||
198 | + break; | ||
199 | case A_PID4 ... A_CID3: | ||
200 | r = sysctl_id[(offset - A_PID4) / 4]; | ||
201 | break; | ||
202 | @@ -XXX,XX +XXX,XX @@ static uint64_t iotkit_sysctl_read(void *opaque, hwaddr offset, | ||
203 | r = 0; | ||
204 | break; | ||
205 | default: | ||
206 | + bad_offset: | ||
207 | qemu_log_mask(LOG_GUEST_ERROR, | ||
208 | "IoTKit SysCtl read: bad offset %x\n", (int)offset); | ||
209 | r = 0; | ||
210 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_write(void *opaque, hwaddr offset, | ||
211 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); | ||
212 | } | ||
213 | break; | ||
214 | - case A_BUSWAIT: /* In IoTKit BUSWAIT is reserved, R/O, zero */ | ||
215 | + case A_SCSECCTRL: | ||
216 | + if (!s->is_sse200) { | ||
217 | + goto bad_offset; | ||
218 | + } | ||
219 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl SCSECCTRL unimplemented\n"); | ||
220 | + s->scsecctrl = value; | ||
221 | + break; | ||
222 | + case A_FCLK_DIV: | ||
223 | + if (!s->is_sse200) { | ||
224 | + goto bad_offset; | ||
225 | + } | ||
226 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl FCLK_DIV unimplemented\n"); | ||
227 | + s->fclk_div = value; | ||
228 | + break; | ||
229 | + case A_SYSCLK_DIV: | ||
230 | + if (!s->is_sse200) { | ||
231 | + goto bad_offset; | ||
232 | + } | ||
233 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl SYSCLK_DIV unimplemented\n"); | ||
234 | + s->sysclk_div = value; | ||
235 | + break; | ||
236 | + case A_CLOCK_FORCE: | ||
237 | + if (!s->is_sse200) { | ||
238 | + goto bad_offset; | ||
239 | + } | ||
240 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl CLOCK_FORCE unimplemented\n"); | ||
241 | + s->clock_force = value; | ||
242 | + break; | ||
243 | + case A_INITSVTOR1: | ||
244 | + if (!s->is_sse200) { | ||
245 | + goto bad_offset; | ||
246 | + } | ||
247 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl INITSVTOR1 unimplemented\n"); | ||
248 | + s->initsvtor1 = value; | ||
249 | + break; | ||
250 | + case A_EWCTRL: | ||
251 | + if (!s->is_sse200) { | ||
252 | + goto bad_offset; | ||
253 | + } | ||
254 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl EWCTRL unimplemented\n"); | ||
255 | + s->ewctrl = value; | ||
256 | + break; | ||
257 | + case A_PDCM_PD_SYS_SENSE: | ||
258 | + if (!s->is_sse200) { | ||
259 | + goto bad_offset; | ||
260 | + } | ||
261 | + qemu_log_mask(LOG_UNIMP, | ||
262 | + "IoTKit SysCtl PDCM_PD_SYS_SENSE unimplemented\n"); | ||
263 | + s->pdcm_pd_sys_sense = value; | ||
264 | + break; | ||
265 | + case A_PDCM_PD_SRAM0_SENSE: | ||
266 | + if (!s->is_sse200) { | ||
267 | + goto bad_offset; | ||
268 | + } | ||
269 | + qemu_log_mask(LOG_UNIMP, | ||
270 | + "IoTKit SysCtl PDCM_PD_SRAM0_SENSE unimplemented\n"); | ||
271 | + s->pdcm_pd_sram0_sense = value; | ||
272 | + break; | ||
273 | + case A_PDCM_PD_SRAM1_SENSE: | ||
274 | + if (!s->is_sse200) { | ||
275 | + goto bad_offset; | ||
276 | + } | ||
277 | + qemu_log_mask(LOG_UNIMP, | ||
278 | + "IoTKit SysCtl PDCM_PD_SRAM1_SENSE unimplemented\n"); | ||
279 | + s->pdcm_pd_sram1_sense = value; | ||
280 | + break; | ||
281 | + case A_PDCM_PD_SRAM2_SENSE: | ||
282 | + if (!s->is_sse200) { | ||
283 | + goto bad_offset; | ||
284 | + } | ||
285 | + qemu_log_mask(LOG_UNIMP, | ||
286 | + "IoTKit SysCtl PDCM_PD_SRAM2_SENSE unimplemented\n"); | ||
287 | + s->pdcm_pd_sram2_sense = value; | ||
288 | + break; | ||
289 | + case A_PDCM_PD_SRAM3_SENSE: | ||
290 | + if (!s->is_sse200) { | ||
291 | + goto bad_offset; | ||
292 | + } | ||
293 | + qemu_log_mask(LOG_UNIMP, | ||
294 | + "IoTKit SysCtl PDCM_PD_SRAM3_SENSE unimplemented\n"); | ||
295 | + s->pdcm_pd_sram3_sense = value; | ||
296 | + break; | ||
297 | + case A_NMI_ENABLE: | ||
298 | + /* In IoTKit this is BUSWAIT: reserved, R/O, zero */ | ||
299 | + if (!s->is_sse200) { | ||
300 | + goto ro_offset; | ||
301 | + } | ||
302 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl NMI_ENABLE unimplemented\n"); | ||
303 | + s->nmi_enable = value; | ||
304 | + break; | ||
305 | case A_SECDBGSTAT: | ||
306 | case A_PID4 ... A_CID3: | ||
307 | + ro_offset: | ||
308 | qemu_log_mask(LOG_GUEST_ERROR, | ||
309 | "IoTKit SysCtl write: write of RO offset %x\n", | ||
310 | (int)offset); | ||
311 | break; | ||
312 | default: | ||
313 | + bad_offset: | ||
314 | qemu_log_mask(LOG_GUEST_ERROR, | ||
315 | "IoTKit SysCtl write: bad offset %x\n", (int)offset); | ||
316 | break; | ||
317 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_reset(DeviceState *dev) | ||
318 | s->reset_mask = 0; | ||
319 | s->gretreg = 0; | ||
320 | s->initsvtor0 = 0x10000000; | ||
321 | + s->initsvtor1 = 0x10000000; | ||
322 | s->cpuwait = 0; | ||
323 | s->wicctrl = 0; | ||
324 | + s->scsecctrl = 0; | ||
325 | + s->fclk_div = 0; | ||
326 | + s->sysclk_div = 0; | ||
327 | + s->clock_force = 0; | ||
328 | + s->nmi_enable = 0; | ||
329 | + s->ewctrl = 0; | ||
330 | + s->pdcm_pd_sys_sense = 0x7f; | ||
331 | + s->pdcm_pd_sram0_sense = 0; | ||
332 | + s->pdcm_pd_sram1_sense = 0; | ||
333 | + s->pdcm_pd_sram2_sense = 0; | ||
334 | + s->pdcm_pd_sram3_sense = 0; | ||
335 | } | 77 | } |
336 | 78 | ||
337 | static void iotkit_sysctl_init(Object *obj) | 79 | @@ -XXX,XX +XXX,XX @@ static bool trans_FLCMPd(DisasContext *dc, arg_FLCMPd *a) |
338 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_init(Object *obj) | 80 | |
339 | sysbus_init_mmio(sbd, &s->iomem); | 81 | src1 = gen_load_fpr_D(dc, a->rs1); |
82 | src2 = gen_load_fpr_D(dc, a->rs2); | ||
83 | - gen_helper_flcmpd(cpu_fcc[a->cc], src1, src2); | ||
84 | + gen_helper_flcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); | ||
85 | return advance_pc(dc); | ||
340 | } | 86 | } |
341 | 87 | ||
342 | +static void iotkit_sysctl_realize(DeviceState *dev, Error **errp) | ||
343 | +{ | ||
344 | + IoTKitSysCtl *s = IOTKIT_SYSCTL(dev); | ||
345 | + | ||
346 | + /* The top 4 bits of the SYS_VERSION register tell us if we're an SSE-200 */ | ||
347 | + if (extract32(s->sys_version, 28, 4) == 2) { | ||
348 | + s->is_sse200 = true; | ||
349 | + } | ||
350 | +} | ||
351 | + | ||
352 | +static bool sse200_needed(void *opaque) | ||
353 | +{ | ||
354 | + IoTKitSysCtl *s = IOTKIT_SYSCTL(opaque); | ||
355 | + | ||
356 | + return s->is_sse200; | ||
357 | +} | ||
358 | + | ||
359 | +static const VMStateDescription iotkit_sysctl_sse200_vmstate = { | ||
360 | + .name = "iotkit-sysctl/sse-200", | ||
361 | + .version_id = 1, | ||
362 | + .minimum_version_id = 1, | ||
363 | + .needed = sse200_needed, | ||
364 | + .fields = (VMStateField[]) { | ||
365 | + VMSTATE_UINT32(scsecctrl, IoTKitSysCtl), | ||
366 | + VMSTATE_UINT32(fclk_div, IoTKitSysCtl), | ||
367 | + VMSTATE_UINT32(sysclk_div, IoTKitSysCtl), | ||
368 | + VMSTATE_UINT32(clock_force, IoTKitSysCtl), | ||
369 | + VMSTATE_UINT32(initsvtor1, IoTKitSysCtl), | ||
370 | + VMSTATE_UINT32(nmi_enable, IoTKitSysCtl), | ||
371 | + VMSTATE_UINT32(pdcm_pd_sys_sense, IoTKitSysCtl), | ||
372 | + VMSTATE_UINT32(pdcm_pd_sram0_sense, IoTKitSysCtl), | ||
373 | + VMSTATE_UINT32(pdcm_pd_sram1_sense, IoTKitSysCtl), | ||
374 | + VMSTATE_UINT32(pdcm_pd_sram2_sense, IoTKitSysCtl), | ||
375 | + VMSTATE_UINT32(pdcm_pd_sram3_sense, IoTKitSysCtl), | ||
376 | + VMSTATE_END_OF_LIST() | ||
377 | + } | ||
378 | +}; | ||
379 | + | ||
380 | static const VMStateDescription iotkit_sysctl_vmstate = { | ||
381 | .name = "iotkit-sysctl", | ||
382 | .version_id = 1, | ||
383 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription iotkit_sysctl_vmstate = { | ||
384 | VMSTATE_UINT32(cpuwait, IoTKitSysCtl), | ||
385 | VMSTATE_UINT32(wicctrl, IoTKitSysCtl), | ||
386 | VMSTATE_END_OF_LIST() | ||
387 | + }, | ||
388 | + .subsections = (const VMStateDescription*[]) { | ||
389 | + &iotkit_sysctl_sse200_vmstate, | ||
390 | + NULL | ||
391 | } | ||
392 | }; | ||
393 | |||
394 | +static Property iotkit_sysctl_props[] = { | ||
395 | + DEFINE_PROP_UINT32("SYS_VERSION", IoTKitSysCtl, sys_version, 0), | ||
396 | + DEFINE_PROP_END_OF_LIST() | ||
397 | +}; | ||
398 | + | ||
399 | static void iotkit_sysctl_class_init(ObjectClass *klass, void *data) | ||
400 | { | ||
401 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
402 | |||
403 | dc->vmsd = &iotkit_sysctl_vmstate; | ||
404 | dc->reset = iotkit_sysctl_reset; | ||
405 | + dc->props = iotkit_sysctl_props; | ||
406 | + dc->realize = iotkit_sysctl_realize; | ||
407 | } | ||
408 | |||
409 | static const TypeInfo iotkit_sysctl_info = { | ||
410 | -- | 88 | -- |
411 | 2.20.1 | 89 | 2.34.1 |
412 | |||
413 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In the helper_compute_fprf functions, we pass a dummy float_status | ||
2 | in to the is_signaling_nan() function. This is unnecessary, because | ||
3 | we have convenient access to the CPU env pointer here and that | ||
4 | is already set up with the correct values for the snan_bit_is_one | ||
5 | and no_signaling_nans config settings. is_signaling_nan() doesn't | ||
6 | ever update the fp_status with any exception flags, so there is | ||
7 | no reason not to use env->fp_status here. | ||
1 | 8 | ||
9 | Use env->fp_status instead of the dummy fp_status. | ||
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20241202131347.498124-34-peter.maydell@linaro.org | ||
14 | --- | ||
15 | target/ppc/fpu_helper.c | 3 +-- | ||
16 | 1 file changed, 1 insertion(+), 2 deletions(-) | ||
17 | |||
18 | diff --git a/target/ppc/fpu_helper.c b/target/ppc/fpu_helper.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/ppc/fpu_helper.c | ||
21 | +++ b/target/ppc/fpu_helper.c | ||
22 | @@ -XXX,XX +XXX,XX @@ void helper_compute_fprf_##tp(CPUPPCState *env, tp arg) \ | ||
23 | } else if (tp##_is_infinity(arg)) { \ | ||
24 | fprf = neg ? 0x09 << FPSCR_FPRF : 0x05 << FPSCR_FPRF; \ | ||
25 | } else { \ | ||
26 | - float_status dummy = { }; /* snan_bit_is_one = 0 */ \ | ||
27 | - if (tp##_is_signaling_nan(arg, &dummy)) { \ | ||
28 | + if (tp##_is_signaling_nan(arg, &env->fp_status)) { \ | ||
29 | fprf = 0x00 << FPSCR_FPRF; \ | ||
30 | } else { \ | ||
31 | fprf = 0x11 << FPSCR_FPRF; \ | ||
32 | -- | ||
33 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Now that float_status has a bunch of fp parameters, | ||
4 | it is easier to copy an existing structure than create | ||
5 | one from scratch. Begin by copying the structure that | ||
6 | corresponds to the FPSR and make only the adjustments | ||
7 | required for BFloat16 semantics. | ||
8 | |||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Message-id: 20190219222952.22183-6-richard.henderson@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Message-id: 20241203203949.483774-2-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 14 | --- |
8 | linux-user/elfload.c | 2 ++ | 15 | target/arm/tcg/vec_helper.c | 20 +++++++------------- |
9 | 1 file changed, 2 insertions(+) | 16 | 1 file changed, 7 insertions(+), 13 deletions(-) |
10 | 17 | ||
11 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 18 | diff --git a/target/arm/tcg/vec_helper.c b/target/arm/tcg/vec_helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/linux-user/elfload.c | 20 | --- a/target/arm/tcg/vec_helper.c |
14 | +++ b/linux-user/elfload.c | 21 | +++ b/target/arm/tcg/vec_helper.c |
15 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 22 | @@ -XXX,XX +XXX,XX @@ bool is_ebf(CPUARMState *env, float_status *statusp, float_status *oddstatusp) |
16 | GET_FEATURE_ID(aa64_fcma, ARM_HWCAP_A64_FCMA); | 23 | * no effect on AArch32 instructions. |
17 | GET_FEATURE_ID(aa64_sve, ARM_HWCAP_A64_SVE); | 24 | */ |
18 | GET_FEATURE_ID(aa64_pauth, ARM_HWCAP_A64_PACA | ARM_HWCAP_A64_PACG); | 25 | bool ebf = is_a64(env) && env->vfp.fpcr & FPCR_EBF; |
19 | + GET_FEATURE_ID(aa64_fhm, ARM_HWCAP_A64_ASIMDFHM); | 26 | - *statusp = (float_status){ |
20 | + GET_FEATURE_ID(aa64_jscvt, ARM_HWCAP_A64_JSCVT); | 27 | - .tininess_before_rounding = float_tininess_before_rounding, |
21 | 28 | - .float_rounding_mode = float_round_to_odd_inf, | |
22 | #undef GET_FEATURE_ID | 29 | - .flush_to_zero = true, |
30 | - .flush_inputs_to_zero = true, | ||
31 | - .default_nan_mode = true, | ||
32 | - }; | ||
33 | + | ||
34 | + *statusp = env->vfp.fp_status; | ||
35 | + set_default_nan_mode(true, statusp); | ||
36 | |||
37 | if (ebf) { | ||
38 | - float_status *fpst = &env->vfp.fp_status; | ||
39 | - set_flush_to_zero(get_flush_to_zero(fpst), statusp); | ||
40 | - set_flush_inputs_to_zero(get_flush_inputs_to_zero(fpst), statusp); | ||
41 | - set_float_rounding_mode(get_float_rounding_mode(fpst), statusp); | ||
42 | - | ||
43 | /* EBF=1 needs to do a step with round-to-odd semantics */ | ||
44 | *oddstatusp = *statusp; | ||
45 | set_float_rounding_mode(float_round_to_odd, oddstatusp); | ||
46 | + } else { | ||
47 | + set_flush_to_zero(true, statusp); | ||
48 | + set_flush_inputs_to_zero(true, statusp); | ||
49 | + set_float_rounding_mode(float_round_to_odd_inf, statusp); | ||
50 | } | ||
51 | - | ||
52 | return ebf; | ||
53 | } | ||
23 | 54 | ||
24 | -- | 55 | -- |
25 | 2.20.1 | 56 | 2.34.1 |
26 | 57 | ||
27 | 58 | diff view generated by jsdifflib |
1 | Currently the Arm arm-powerctl.h APIs allow: | 1 | Currently we hardcode the default NaN value in parts64_default_nan() |
---|---|---|---|
2 | * arm_set_cpu_on(), which powers on a CPU and sets its | 2 | using a compile-time ifdef ladder. This is awkward for two cases: |
3 | initial PC and other startup state | 3 | * for single-QEMU-binary we can't hard-code target-specifics like this |
4 | * arm_reset_cpu(), which resets a CPU which is already on | 4 | * for Arm FEAT_AFP the default NaN value depends on FPCR.AH |
5 | (and fails if the CPU is powered off) | 5 | (specifically the sign bit is different) |
6 | 6 | ||
7 | but there is no way to say "power on a CPU as if it had | 7 | Add a field to float_status to specify the default NaN value; fall |
8 | just come out of reset and don't do anything else to it". | 8 | back to the old ifdef behaviour if these are not set. |
9 | 9 | ||
10 | Add a new function arm_set_cpu_on_and_reset(), which does this. | 10 | The default NaN value is specified by setting a uint8_t to a |
11 | pattern corresponding to the sign and upper fraction parts of | ||
12 | the NaN; the lower bits of the fraction are set from bit 0 of | ||
13 | the pattern. | ||
11 | 14 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 20190219125808.25174-5-peter.maydell@linaro.org | 17 | Message-id: 20241202131347.498124-35-peter.maydell@linaro.org |
15 | --- | 18 | --- |
16 | target/arm/arm-powerctl.h | 16 +++++++++++ | 19 | include/fpu/softfloat-helpers.h | 11 +++++++ |
17 | target/arm/arm-powerctl.c | 56 +++++++++++++++++++++++++++++++++++++++ | 20 | include/fpu/softfloat-types.h | 10 ++++++ |
18 | 2 files changed, 72 insertions(+) | 21 | fpu/softfloat-specialize.c.inc | 55 ++++++++++++++++++++------------- |
22 | 3 files changed, 54 insertions(+), 22 deletions(-) | ||
19 | 23 | ||
20 | diff --git a/target/arm/arm-powerctl.h b/target/arm/arm-powerctl.h | 24 | diff --git a/include/fpu/softfloat-helpers.h b/include/fpu/softfloat-helpers.h |
21 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/arm-powerctl.h | 26 | --- a/include/fpu/softfloat-helpers.h |
23 | +++ b/target/arm/arm-powerctl.h | 27 | +++ b/include/fpu/softfloat-helpers.h |
24 | @@ -XXX,XX +XXX,XX @@ int arm_set_cpu_off(uint64_t cpuid); | 28 | @@ -XXX,XX +XXX,XX @@ static inline void set_float_infzeronan_rule(FloatInfZeroNaNRule rule, |
25 | */ | 29 | status->float_infzeronan_rule = rule; |
26 | int arm_reset_cpu(uint64_t cpuid); | ||
27 | |||
28 | +/* | ||
29 | + * arm_set_cpu_on_and_reset: | ||
30 | + * @cpuid: the id of the CPU we want to star | ||
31 | + * | ||
32 | + * Start the cpu designated by @cpuid and put it through its normal | ||
33 | + * CPU reset process. The CPU will start in the way it is architected | ||
34 | + * to start after a power-on reset. | ||
35 | + * | ||
36 | + * Returns: QEMU_ARM_POWERCTL_RET_SUCCESS on success. | ||
37 | + * QEMU_ARM_POWERCTL_INVALID_PARAM if there is no CPU with that ID. | ||
38 | + * QEMU_ARM_POWERCTL_ALREADY_ON if the CPU is already on. | ||
39 | + * QEMU_ARM_POWERCTL_ON_PENDING if the CPU is already partway through | ||
40 | + * powering on. | ||
41 | + */ | ||
42 | +int arm_set_cpu_on_and_reset(uint64_t cpuid); | ||
43 | + | ||
44 | #endif | ||
45 | diff --git a/target/arm/arm-powerctl.c b/target/arm/arm-powerctl.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/arm-powerctl.c | ||
48 | +++ b/target/arm/arm-powerctl.c | ||
49 | @@ -XXX,XX +XXX,XX @@ int arm_set_cpu_on(uint64_t cpuid, uint64_t entry, uint64_t context_id, | ||
50 | return QEMU_ARM_POWERCTL_RET_SUCCESS; | ||
51 | } | 30 | } |
52 | 31 | ||
53 | +static void arm_set_cpu_on_and_reset_async_work(CPUState *target_cpu_state, | 32 | +static inline void set_float_default_nan_pattern(uint8_t dnan_pattern, |
54 | + run_on_cpu_data data) | 33 | + float_status *status) |
55 | +{ | 34 | +{ |
56 | + ARMCPU *target_cpu = ARM_CPU(target_cpu_state); | 35 | + status->default_nan_pattern = dnan_pattern; |
57 | + | ||
58 | + /* Initialize the cpu we are turning on */ | ||
59 | + cpu_reset(target_cpu_state); | ||
60 | + target_cpu_state->halted = 0; | ||
61 | + | ||
62 | + /* Finally set the power status */ | ||
63 | + assert(qemu_mutex_iothread_locked()); | ||
64 | + target_cpu->power_state = PSCI_ON; | ||
65 | +} | 36 | +} |
66 | + | 37 | + |
67 | +int arm_set_cpu_on_and_reset(uint64_t cpuid) | 38 | static inline void set_flush_to_zero(bool val, float_status *status) |
39 | { | ||
40 | status->flush_to_zero = val; | ||
41 | @@ -XXX,XX +XXX,XX @@ static inline FloatInfZeroNaNRule get_float_infzeronan_rule(float_status *status | ||
42 | return status->float_infzeronan_rule; | ||
43 | } | ||
44 | |||
45 | +static inline uint8_t get_float_default_nan_pattern(float_status *status) | ||
68 | +{ | 46 | +{ |
69 | + CPUState *target_cpu_state; | 47 | + return status->default_nan_pattern; |
70 | + ARMCPU *target_cpu; | ||
71 | + | ||
72 | + assert(qemu_mutex_iothread_locked()); | ||
73 | + | ||
74 | + /* Retrieve the cpu we are powering up */ | ||
75 | + target_cpu_state = arm_get_cpu_by_id(cpuid); | ||
76 | + if (!target_cpu_state) { | ||
77 | + /* The cpu was not found */ | ||
78 | + return QEMU_ARM_POWERCTL_INVALID_PARAM; | ||
79 | + } | ||
80 | + | ||
81 | + target_cpu = ARM_CPU(target_cpu_state); | ||
82 | + if (target_cpu->power_state == PSCI_ON) { | ||
83 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
84 | + "[ARM]%s: CPU %" PRId64 " is already on\n", | ||
85 | + __func__, cpuid); | ||
86 | + return QEMU_ARM_POWERCTL_ALREADY_ON; | ||
87 | + } | ||
88 | + | ||
89 | + /* | ||
90 | + * If another CPU has powered the target on we are in the state | ||
91 | + * ON_PENDING and additional attempts to power on the CPU should | ||
92 | + * fail (see 6.6 Implementation CPU_ON/CPU_OFF races in the PSCI | ||
93 | + * spec) | ||
94 | + */ | ||
95 | + if (target_cpu->power_state == PSCI_ON_PENDING) { | ||
96 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
97 | + "[ARM]%s: CPU %" PRId64 " is already powering on\n", | ||
98 | + __func__, cpuid); | ||
99 | + return QEMU_ARM_POWERCTL_ON_PENDING; | ||
100 | + } | ||
101 | + | ||
102 | + async_run_on_cpu(target_cpu_state, arm_set_cpu_on_and_reset_async_work, | ||
103 | + RUN_ON_CPU_NULL); | ||
104 | + | ||
105 | + /* We are good to go */ | ||
106 | + return QEMU_ARM_POWERCTL_RET_SUCCESS; | ||
107 | +} | 48 | +} |
108 | + | 49 | + |
109 | static void arm_set_cpu_off_async_work(CPUState *target_cpu_state, | 50 | static inline bool get_flush_to_zero(float_status *status) |
110 | run_on_cpu_data data) | ||
111 | { | 51 | { |
52 | return status->flush_to_zero; | ||
53 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/include/fpu/softfloat-types.h | ||
56 | +++ b/include/fpu/softfloat-types.h | ||
57 | @@ -XXX,XX +XXX,XX @@ typedef struct float_status { | ||
58 | /* should denormalised inputs go to zero and set the input_denormal flag? */ | ||
59 | bool flush_inputs_to_zero; | ||
60 | bool default_nan_mode; | ||
61 | + /* | ||
62 | + * The pattern to use for the default NaN. Here the high bit specifies | ||
63 | + * the default NaN's sign bit, and bits 6..0 specify the high bits of the | ||
64 | + * fractional part. The low bits of the fractional part are copies of bit 0. | ||
65 | + * The exponent of the default NaN is (as for any NaN) always all 1s. | ||
66 | + * Note that a value of 0 here is not a valid NaN. The target must set | ||
67 | + * this to the correct non-zero value, or we will assert when trying to | ||
68 | + * create a default NaN. | ||
69 | + */ | ||
70 | + uint8_t default_nan_pattern; | ||
71 | /* | ||
72 | * The flags below are not used on all specializations and may | ||
73 | * constant fold away (see snan_bit_is_one()/no_signalling_nans() in | ||
74 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/fpu/softfloat-specialize.c.inc | ||
77 | +++ b/fpu/softfloat-specialize.c.inc | ||
78 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
79 | { | ||
80 | bool sign = 0; | ||
81 | uint64_t frac; | ||
82 | + uint8_t dnan_pattern = status->default_nan_pattern; | ||
83 | |||
84 | + if (dnan_pattern == 0) { | ||
85 | #if defined(TARGET_SPARC) || defined(TARGET_M68K) | ||
86 | - /* !snan_bit_is_one, set all bits */ | ||
87 | - frac = (1ULL << DECOMPOSED_BINARY_POINT) - 1; | ||
88 | -#elif defined(TARGET_I386) || defined(TARGET_X86_64) \ | ||
89 | + /* Sign bit clear, all frac bits set */ | ||
90 | + dnan_pattern = 0b01111111; | ||
91 | +#elif defined(TARGET_I386) || defined(TARGET_X86_64) \ | ||
92 | || defined(TARGET_MICROBLAZE) | ||
93 | - /* !snan_bit_is_one, set sign and msb */ | ||
94 | - frac = 1ULL << (DECOMPOSED_BINARY_POINT - 1); | ||
95 | - sign = 1; | ||
96 | + /* Sign bit set, most significant frac bit set */ | ||
97 | + dnan_pattern = 0b11000000; | ||
98 | #elif defined(TARGET_HPPA) | ||
99 | - /* snan_bit_is_one, set msb-1. */ | ||
100 | - frac = 1ULL << (DECOMPOSED_BINARY_POINT - 2); | ||
101 | + /* Sign bit clear, msb-1 frac bit set */ | ||
102 | + dnan_pattern = 0b00100000; | ||
103 | #elif defined(TARGET_HEXAGON) | ||
104 | - sign = 1; | ||
105 | - frac = ~0ULL; | ||
106 | + /* Sign bit set, all frac bits set. */ | ||
107 | + dnan_pattern = 0b11111111; | ||
108 | #else | ||
109 | - /* | ||
110 | - * This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V, | ||
111 | - * S390, SH4, TriCore, and Xtensa. Our other supported targets | ||
112 | - * do not have floating-point. | ||
113 | - */ | ||
114 | - if (snan_bit_is_one(status)) { | ||
115 | - /* set all bits other than msb */ | ||
116 | - frac = (1ULL << (DECOMPOSED_BINARY_POINT - 1)) - 1; | ||
117 | - } else { | ||
118 | - /* set msb */ | ||
119 | - frac = 1ULL << (DECOMPOSED_BINARY_POINT - 1); | ||
120 | - } | ||
121 | + /* | ||
122 | + * This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V, | ||
123 | + * S390, SH4, TriCore, and Xtensa. Our other supported targets | ||
124 | + * do not have floating-point. | ||
125 | + */ | ||
126 | + if (snan_bit_is_one(status)) { | ||
127 | + /* sign bit clear, set all frac bits other than msb */ | ||
128 | + dnan_pattern = 0b00111111; | ||
129 | + } else { | ||
130 | + /* sign bit clear, set frac msb */ | ||
131 | + dnan_pattern = 0b01000000; | ||
132 | + } | ||
133 | #endif | ||
134 | + } | ||
135 | + assert(dnan_pattern != 0); | ||
136 | + | ||
137 | + sign = dnan_pattern >> 7; | ||
138 | + /* | ||
139 | + * Place default_nan_pattern [6:0] into bits [62:56], | ||
140 | + * and replecate bit [0] down into [55:0] | ||
141 | + */ | ||
142 | + frac = deposit64(0, DECOMPOSED_BINARY_POINT - 7, 7, dnan_pattern); | ||
143 | + frac = deposit64(frac, 0, DECOMPOSED_BINARY_POINT - 7, -(dnan_pattern & 1)); | ||
144 | |||
145 | *p = (FloatParts64) { | ||
146 | .cls = float_class_qnan, | ||
112 | -- | 147 | -- |
113 | 2.20.1 | 148 | 2.34.1 |
114 | |||
115 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for the tests/fp code. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-36-peter.maydell@linaro.org | ||
6 | --- | ||
7 | tests/fp/fp-bench.c | 1 + | ||
8 | tests/fp/fp-test-log2.c | 1 + | ||
9 | tests/fp/fp-test.c | 1 + | ||
10 | 3 files changed, 3 insertions(+) | ||
11 | |||
12 | diff --git a/tests/fp/fp-bench.c b/tests/fp/fp-bench.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/tests/fp/fp-bench.c | ||
15 | +++ b/tests/fp/fp-bench.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void run_bench(void) | ||
17 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &soft_status); | ||
18 | set_float_3nan_prop_rule(float_3nan_prop_s_cab, &soft_status); | ||
19 | set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &soft_status); | ||
20 | + set_float_default_nan_pattern(0b01000000, &soft_status); | ||
21 | |||
22 | f = bench_funcs[operation][precision]; | ||
23 | g_assert(f); | ||
24 | diff --git a/tests/fp/fp-test-log2.c b/tests/fp/fp-test-log2.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/tests/fp/fp-test-log2.c | ||
27 | +++ b/tests/fp/fp-test-log2.c | ||
28 | @@ -XXX,XX +XXX,XX @@ int main(int ac, char **av) | ||
29 | int i; | ||
30 | |||
31 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &qsf); | ||
32 | + set_float_default_nan_pattern(0b01000000, &qsf); | ||
33 | set_float_rounding_mode(float_round_nearest_even, &qsf); | ||
34 | |||
35 | test.d = 0.0; | ||
36 | diff --git a/tests/fp/fp-test.c b/tests/fp/fp-test.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/tests/fp/fp-test.c | ||
39 | +++ b/tests/fp/fp-test.c | ||
40 | @@ -XXX,XX +XXX,XX @@ void run_test(void) | ||
41 | */ | ||
42 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &qsf); | ||
43 | set_float_3nan_prop_rule(float_3nan_prop_s_cab, &qsf); | ||
44 | + set_float_default_nan_pattern(0b01000000, &qsf); | ||
45 | set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &qsf); | ||
46 | |||
47 | genCases_setLevel(test_level); | ||
48 | -- | ||
49 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly, and remove the ifdef from | ||
2 | parts64_default_nan(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-37-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/microblaze/cpu.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 3 +-- | ||
10 | 2 files changed, 3 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/microblaze/cpu.c b/target/microblaze/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/microblaze/cpu.c | ||
15 | +++ b/target/microblaze/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void mb_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | * this architecture. | ||
18 | */ | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_x87, &env->fp_status); | ||
20 | + /* Default NaN: sign bit set, most significant frac bit set */ | ||
21 | + set_float_default_nan_pattern(0b11000000, &env->fp_status); | ||
22 | |||
23 | #if defined(CONFIG_USER_ONLY) | ||
24 | /* start in user mode with interrupts enabled. */ | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
30 | #if defined(TARGET_SPARC) || defined(TARGET_M68K) | ||
31 | /* Sign bit clear, all frac bits set */ | ||
32 | dnan_pattern = 0b01111111; | ||
33 | -#elif defined(TARGET_I386) || defined(TARGET_X86_64) \ | ||
34 | - || defined(TARGET_MICROBLAZE) | ||
35 | +#elif defined(TARGET_I386) || defined(TARGET_X86_64) | ||
36 | /* Sign bit set, most significant frac bit set */ | ||
37 | dnan_pattern = 0b11000000; | ||
38 | #elif defined(TARGET_HPPA) | ||
39 | -- | ||
40 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly, and remove the ifdef from | ||
2 | parts64_default_nan(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-38-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/i386/tcg/fpu_helper.c | 4 ++++ | ||
9 | fpu/softfloat-specialize.c.inc | 3 --- | ||
10 | 2 files changed, 4 insertions(+), 3 deletions(-) | ||
11 | |||
12 | diff --git a/target/i386/tcg/fpu_helper.c b/target/i386/tcg/fpu_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/i386/tcg/fpu_helper.c | ||
15 | +++ b/target/i386/tcg/fpu_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ void cpu_init_fp_statuses(CPUX86State *env) | ||
17 | */ | ||
18 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->sse_status); | ||
19 | set_float_3nan_prop_rule(float_3nan_prop_abc, &env->sse_status); | ||
20 | + /* Default NaN: sign bit set, most significant frac bit set */ | ||
21 | + set_float_default_nan_pattern(0b11000000, &env->fp_status); | ||
22 | + set_float_default_nan_pattern(0b11000000, &env->mmx_status); | ||
23 | + set_float_default_nan_pattern(0b11000000, &env->sse_status); | ||
24 | } | ||
25 | |||
26 | static inline uint8_t save_exception_flags(CPUX86State *env) | ||
27 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/fpu/softfloat-specialize.c.inc | ||
30 | +++ b/fpu/softfloat-specialize.c.inc | ||
31 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
32 | #if defined(TARGET_SPARC) || defined(TARGET_M68K) | ||
33 | /* Sign bit clear, all frac bits set */ | ||
34 | dnan_pattern = 0b01111111; | ||
35 | -#elif defined(TARGET_I386) || defined(TARGET_X86_64) | ||
36 | - /* Sign bit set, most significant frac bit set */ | ||
37 | - dnan_pattern = 0b11000000; | ||
38 | #elif defined(TARGET_HPPA) | ||
39 | /* Sign bit clear, msb-1 frac bit set */ | ||
40 | dnan_pattern = 0b00100000; | ||
41 | -- | ||
42 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly, and remove the ifdef from | ||
2 | parts64_default_nan(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-39-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/hppa/fpu_helper.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 3 --- | ||
10 | 2 files changed, 2 insertions(+), 3 deletions(-) | ||
11 | |||
12 | diff --git a/target/hppa/fpu_helper.c b/target/hppa/fpu_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/hppa/fpu_helper.c | ||
15 | +++ b/target/hppa/fpu_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ void HELPER(loaded_fr0)(CPUHPPAState *env) | ||
17 | set_float_3nan_prop_rule(float_3nan_prop_abc, &env->fp_status); | ||
18 | /* For inf * 0 + NaN, return the input NaN */ | ||
19 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
20 | + /* Default NaN: sign bit clear, msb-1 frac bit set */ | ||
21 | + set_float_default_nan_pattern(0b00100000, &env->fp_status); | ||
22 | } | ||
23 | |||
24 | void cpu_hppa_loaded_fr0(CPUHPPAState *env) | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
30 | #if defined(TARGET_SPARC) || defined(TARGET_M68K) | ||
31 | /* Sign bit clear, all frac bits set */ | ||
32 | dnan_pattern = 0b01111111; | ||
33 | -#elif defined(TARGET_HPPA) | ||
34 | - /* Sign bit clear, msb-1 frac bit set */ | ||
35 | - dnan_pattern = 0b00100000; | ||
36 | #elif defined(TARGET_HEXAGON) | ||
37 | /* Sign bit set, all frac bits set. */ | ||
38 | dnan_pattern = 0b11111111; | ||
39 | -- | ||
40 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for the alpha target. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-40-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/alpha/cpu.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/alpha/cpu.c b/target/alpha/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/alpha/cpu.c | ||
13 | +++ b/target/alpha/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void alpha_cpu_initfn(Object *obj) | ||
15 | * operand in Fa. That is float_2nan_prop_ba. | ||
16 | */ | ||
17 | set_float_2nan_prop_rule(float_2nan_prop_x87, &env->fp_status); | ||
18 | + /* Default NaN: sign bit clear, msb frac bit set */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); | ||
20 | #if defined(CONFIG_USER_ONLY) | ||
21 | env->flags = ENV_FLAG_PS_USER | ENV_FLAG_FEN; | ||
22 | cpu_alpha_store_fpcr(env, (uint64_t)(FPCR_INVD | FPCR_DZED | FPCR_OVFD | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
1 | Instead of gating the A32/T32 FP16 conversion instructions on | 1 | Set the default NaN pattern explicitly for the arm target. |
---|---|---|---|
2 | the ARM_FEATURE_VFP_FP16 flag, switch to our new approach of | 2 | This includes setting it for the old linux-user nwfpe emulation. |
3 | looking at ID register bits. In this case MVFR1 fields FPHP | 3 | For nwfpe, our default doesn't match the real kernel, but we |
4 | and SIMDHP indicate the presence of these insns. | 4 | avoid making a behaviour change in this commit. |
5 | |||
6 | This change doesn't alter behaviour for any of our CPUs. | ||
7 | 5 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20190222170936.13268-2-peter.maydell@linaro.org | 8 | Message-id: 20241202131347.498124-41-peter.maydell@linaro.org |
11 | --- | 9 | --- |
12 | target/arm/cpu.h | 37 ++++++++++++++++++++++++++++++++++++- | 10 | linux-user/arm/nwfpe/fpa11.c | 5 +++++ |
13 | target/arm/cpu.c | 2 -- | 11 | target/arm/cpu.c | 2 ++ |
14 | target/arm/kvm32.c | 3 --- | 12 | 2 files changed, 7 insertions(+) |
15 | target/arm/translate.c | 26 ++++++++++++++++++-------- | ||
16 | 4 files changed, 54 insertions(+), 14 deletions(-) | ||
17 | 13 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/linux-user/arm/nwfpe/fpa11.c b/linux-user/arm/nwfpe/fpa11.c |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 16 | --- a/linux-user/arm/nwfpe/fpa11.c |
21 | +++ b/target/arm/cpu.h | 17 | +++ b/linux-user/arm/nwfpe/fpa11.c |
22 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_DFR0, MPROFDBG, 20, 4) | 18 | @@ -XXX,XX +XXX,XX @@ void resetFPA11(void) |
23 | FIELD(ID_DFR0, PERFMON, 24, 4) | 19 | * this late date. |
24 | FIELD(ID_DFR0, TRACEFILT, 28, 4) | 20 | */ |
25 | 21 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &fpa11->fp_status); | |
26 | +FIELD(MVFR0, SIMDREG, 0, 4) | 22 | + /* |
27 | +FIELD(MVFR0, FPSP, 4, 4) | 23 | + * Use the same default NaN value as Arm VFP. This doesn't match |
28 | +FIELD(MVFR0, FPDP, 8, 4) | 24 | + * the Linux kernel's nwfpe emulation, which uses an all-1s value. |
29 | +FIELD(MVFR0, FPTRAP, 12, 4) | 25 | + */ |
30 | +FIELD(MVFR0, FPDIVIDE, 16, 4) | 26 | + set_float_default_nan_pattern(0b01000000, &fpa11->fp_status); |
31 | +FIELD(MVFR0, FPSQRT, 20, 4) | ||
32 | +FIELD(MVFR0, FPSHVEC, 24, 4) | ||
33 | +FIELD(MVFR0, FPROUND, 28, 4) | ||
34 | + | ||
35 | +FIELD(MVFR1, FPFTZ, 0, 4) | ||
36 | +FIELD(MVFR1, FPDNAN, 4, 4) | ||
37 | +FIELD(MVFR1, SIMDLS, 8, 4) | ||
38 | +FIELD(MVFR1, SIMDINT, 12, 4) | ||
39 | +FIELD(MVFR1, SIMDSP, 16, 4) | ||
40 | +FIELD(MVFR1, SIMDHP, 20, 4) | ||
41 | +FIELD(MVFR1, FPHP, 24, 4) | ||
42 | +FIELD(MVFR1, SIMDFMAC, 28, 4) | ||
43 | + | ||
44 | +FIELD(MVFR2, SIMDMISC, 0, 4) | ||
45 | +FIELD(MVFR2, FPMISC, 4, 4) | ||
46 | + | ||
47 | QEMU_BUILD_BUG_ON(ARRAY_SIZE(((ARMCPU *)0)->ccsidr) <= R_V7M_CSSELR_INDEX_MASK); | ||
48 | |||
49 | /* If adding a feature bit which corresponds to a Linux ELF | ||
50 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | ||
51 | ARM_FEATURE_THUMB2, | ||
52 | ARM_FEATURE_PMSA, /* no MMU; may have Memory Protection Unit */ | ||
53 | ARM_FEATURE_VFP3, | ||
54 | - ARM_FEATURE_VFP_FP16, | ||
55 | ARM_FEATURE_NEON, | ||
56 | ARM_FEATURE_M, /* Microcontroller profile. */ | ||
57 | ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling. */ | ||
58 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | ||
59 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, FP) == 1; | ||
60 | } | 27 | } |
61 | 28 | ||
62 | +/* | 29 | void SetRoundingMode(const unsigned int opcode) |
63 | + * We always set the FP and SIMD FP16 fields to indicate identical | ||
64 | + * levels of support (assuming SIMD is implemented at all), so | ||
65 | + * we only need one set of accessors. | ||
66 | + */ | ||
67 | +static inline bool isar_feature_aa32_fp16_spconv(const ARMISARegisters *id) | ||
68 | +{ | ||
69 | + return FIELD_EX64(id->mvfr1, MVFR1, FPHP) > 0; | ||
70 | +} | ||
71 | + | ||
72 | +static inline bool isar_feature_aa32_fp16_dpconv(const ARMISARegisters *id) | ||
73 | +{ | ||
74 | + return FIELD_EX64(id->mvfr1, MVFR1, FPHP) > 1; | ||
75 | +} | ||
76 | + | ||
77 | /* | ||
78 | * 64-bit feature tests via id registers. | ||
79 | */ | ||
80 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
81 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
82 | --- a/target/arm/cpu.c | 32 | --- a/target/arm/cpu.c |
83 | +++ b/target/arm/cpu.c | 33 | +++ b/target/arm/cpu.c |
84 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 34 | @@ -XXX,XX +XXX,XX @@ void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, |
85 | } | 35 | * the pseudocode function the arguments are in the order c, a, b. |
86 | if (arm_feature(env, ARM_FEATURE_VFP4)) { | 36 | * * 0 * Inf + NaN returns the default NaN if the input NaN is quiet, |
87 | set_feature(env, ARM_FEATURE_VFP3); | 37 | * and the input NaN if it is signalling |
88 | - set_feature(env, ARM_FEATURE_VFP_FP16); | 38 | + * * Default NaN has sign bit clear, msb frac bit set |
89 | } | 39 | */ |
90 | if (arm_feature(env, ARM_FEATURE_VFP3)) { | 40 | static void arm_set_default_fp_behaviours(float_status *s) |
91 | set_feature(env, ARM_FEATURE_VFP); | 41 | { |
92 | @@ -XXX,XX +XXX,XX @@ static void cortex_a9_initfn(Object *obj) | 42 | @@ -XXX,XX +XXX,XX @@ static void arm_set_default_fp_behaviours(float_status *s) |
93 | cpu->dtb_compatible = "arm,cortex-a9"; | 43 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, s); |
94 | set_feature(&cpu->env, ARM_FEATURE_V7); | 44 | set_float_3nan_prop_rule(float_3nan_prop_s_cab, s); |
95 | set_feature(&cpu->env, ARM_FEATURE_VFP3); | 45 | set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, s); |
96 | - set_feature(&cpu->env, ARM_FEATURE_VFP_FP16); | 46 | + set_float_default_nan_pattern(0b01000000, s); |
97 | set_feature(&cpu->env, ARM_FEATURE_NEON); | 47 | } |
98 | set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | 48 | |
99 | set_feature(&cpu->env, ARM_FEATURE_EL3); | 49 | static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) |
100 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | ||
101 | index XXXXXXX..XXXXXXX 100644 | ||
102 | --- a/target/arm/kvm32.c | ||
103 | +++ b/target/arm/kvm32.c | ||
104 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | ||
105 | if (extract32(id_pfr0, 12, 4) == 1) { | ||
106 | set_feature(&features, ARM_FEATURE_THUMB2EE); | ||
107 | } | ||
108 | - if (extract32(ahcf->isar.mvfr1, 20, 4) == 1) { | ||
109 | - set_feature(&features, ARM_FEATURE_VFP_FP16); | ||
110 | - } | ||
111 | if (extract32(ahcf->isar.mvfr1, 12, 4) == 1) { | ||
112 | set_feature(&features, ARM_FEATURE_NEON); | ||
113 | } | ||
114 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/target/arm/translate.c | ||
117 | +++ b/target/arm/translate.c | ||
118 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
119 | * UNPREDICTABLE if bit 8 is set prior to ARMv8 | ||
120 | * (we choose to UNDEF) | ||
121 | */ | ||
122 | - if ((dp && !arm_dc_feature(s, ARM_FEATURE_V8)) || | ||
123 | - !arm_dc_feature(s, ARM_FEATURE_VFP_FP16)) { | ||
124 | - return 1; | ||
125 | + if (dp) { | ||
126 | + if (!dc_isar_feature(aa32_fp16_dpconv, s)) { | ||
127 | + return 1; | ||
128 | + } | ||
129 | + } else { | ||
130 | + if (!dc_isar_feature(aa32_fp16_spconv, s)) { | ||
131 | + return 1; | ||
132 | + } | ||
133 | } | ||
134 | rm_is_dp = false; | ||
135 | break; | ||
136 | case 0x06: /* vcvtb.f16.f32, vcvtb.f16.f64 */ | ||
137 | case 0x07: /* vcvtt.f16.f32, vcvtt.f16.f64 */ | ||
138 | - if ((dp && !arm_dc_feature(s, ARM_FEATURE_V8)) || | ||
139 | - !arm_dc_feature(s, ARM_FEATURE_VFP_FP16)) { | ||
140 | - return 1; | ||
141 | + if (dp) { | ||
142 | + if (!dc_isar_feature(aa32_fp16_dpconv, s)) { | ||
143 | + return 1; | ||
144 | + } | ||
145 | + } else { | ||
146 | + if (!dc_isar_feature(aa32_fp16_spconv, s)) { | ||
147 | + return 1; | ||
148 | + } | ||
149 | } | ||
150 | rd_is_dp = false; | ||
151 | break; | ||
152 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
153 | TCGv_ptr fpst; | ||
154 | TCGv_i32 ahp; | ||
155 | |||
156 | - if (!arm_dc_feature(s, ARM_FEATURE_VFP_FP16) || | ||
157 | + if (!dc_isar_feature(aa32_fp16_spconv, s) || | ||
158 | q || (rm & 1)) { | ||
159 | return 1; | ||
160 | } | ||
161 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
162 | { | ||
163 | TCGv_ptr fpst; | ||
164 | TCGv_i32 ahp; | ||
165 | - if (!arm_dc_feature(s, ARM_FEATURE_VFP_FP16) || | ||
166 | + if (!dc_isar_feature(aa32_fp16_spconv, s) || | ||
167 | q || (rd & 1)) { | ||
168 | return 1; | ||
169 | } | ||
170 | -- | 50 | -- |
171 | 2.20.1 | 51 | 2.34.1 |
172 | |||
173 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for loongarch. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-42-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/loongarch/tcg/fpu_helper.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/loongarch/tcg/fpu_helper.c b/target/loongarch/tcg/fpu_helper.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/loongarch/tcg/fpu_helper.c | ||
13 | +++ b/target/loongarch/tcg/fpu_helper.c | ||
14 | @@ -XXX,XX +XXX,XX @@ void restore_fp_status(CPULoongArchState *env) | ||
15 | */ | ||
16 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
17 | set_float_3nan_prop_rule(float_3nan_prop_s_cab, &env->fp_status); | ||
18 | + /* Default NaN: sign bit clear, msb frac bit set */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); | ||
20 | } | ||
21 | |||
22 | int ieee_ex_to_loongarch(int xcpt) | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for m68k. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-43-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/m68k/cpu.c | 2 ++ | ||
8 | fpu/softfloat-specialize.c.inc | 2 +- | ||
9 | 2 files changed, 3 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/target/m68k/cpu.c b/target/m68k/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/m68k/cpu.c | ||
14 | +++ b/target/m68k/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void m68k_cpu_reset_hold(Object *obj, ResetType type) | ||
16 | * preceding paragraph for nonsignaling NaNs. | ||
17 | */ | ||
18 | set_float_2nan_prop_rule(float_2nan_prop_ab, &env->fp_status); | ||
19 | + /* Default NaN: sign bit clear, all frac bits set */ | ||
20 | + set_float_default_nan_pattern(0b01111111, &env->fp_status); | ||
21 | |||
22 | nan = floatx80_default_nan(&env->fp_status); | ||
23 | for (i = 0; i < 8; i++) { | ||
24 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/fpu/softfloat-specialize.c.inc | ||
27 | +++ b/fpu/softfloat-specialize.c.inc | ||
28 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
29 | uint8_t dnan_pattern = status->default_nan_pattern; | ||
30 | |||
31 | if (dnan_pattern == 0) { | ||
32 | -#if defined(TARGET_SPARC) || defined(TARGET_M68K) | ||
33 | +#if defined(TARGET_SPARC) | ||
34 | /* Sign bit clear, all frac bits set */ | ||
35 | dnan_pattern = 0b01111111; | ||
36 | #elif defined(TARGET_HEXAGON) | ||
37 | -- | ||
38 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for MIPS. Note that this | ||
2 | is our only target which currently changes the default NaN | ||
3 | at runtime (which it was previously doing indirectly when it | ||
4 | changed the snan_bit_is_one setting). | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20241202131347.498124-44-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/mips/fpu_helper.h | 7 +++++++ | ||
11 | target/mips/msa.c | 3 +++ | ||
12 | 2 files changed, 10 insertions(+) | ||
13 | |||
14 | diff --git a/target/mips/fpu_helper.h b/target/mips/fpu_helper.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/mips/fpu_helper.h | ||
17 | +++ b/target/mips/fpu_helper.h | ||
18 | @@ -XXX,XX +XXX,XX @@ static inline void restore_snan_bit_mode(CPUMIPSState *env) | ||
19 | set_float_infzeronan_rule(izn_rule, &env->active_fpu.fp_status); | ||
20 | nan3_rule = nan2008 ? float_3nan_prop_s_cab : float_3nan_prop_s_abc; | ||
21 | set_float_3nan_prop_rule(nan3_rule, &env->active_fpu.fp_status); | ||
22 | + /* | ||
23 | + * With nan2008, the default NaN value has the sign bit clear and the | ||
24 | + * frac msb set; with the older mode, the sign bit is clear, and all | ||
25 | + * frac bits except the msb are set. | ||
26 | + */ | ||
27 | + set_float_default_nan_pattern(nan2008 ? 0b01000000 : 0b00111111, | ||
28 | + &env->active_fpu.fp_status); | ||
29 | |||
30 | } | ||
31 | |||
32 | diff --git a/target/mips/msa.c b/target/mips/msa.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/mips/msa.c | ||
35 | +++ b/target/mips/msa.c | ||
36 | @@ -XXX,XX +XXX,XX @@ void msa_reset(CPUMIPSState *env) | ||
37 | /* Inf * 0 + NaN returns the input NaN */ | ||
38 | set_float_infzeronan_rule(float_infzeronan_dnan_never, | ||
39 | &env->active_tc.msa_fp_status); | ||
40 | + /* Default NaN: sign bit clear, frac msb set */ | ||
41 | + set_float_default_nan_pattern(0b01000000, | ||
42 | + &env->active_tc.msa_fp_status); | ||
43 | } | ||
44 | -- | ||
45 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for openrisc. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-45-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/openrisc/cpu.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/openrisc/cpu.c b/target/openrisc/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/openrisc/cpu.c | ||
13 | +++ b/target/openrisc/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void openrisc_cpu_reset_hold(Object *obj, ResetType type) | ||
15 | */ | ||
16 | set_float_2nan_prop_rule(float_2nan_prop_x87, &cpu->env.fp_status); | ||
17 | |||
18 | + /* Default NaN: sign bit clear, frac msb set */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &cpu->env.fp_status); | ||
20 | |||
21 | #ifndef CONFIG_USER_ONLY | ||
22 | cpu->env.picmr = 0x00000000; | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for ppc. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-46-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/ppc/cpu_init.c | 4 ++++ | ||
8 | 1 file changed, 4 insertions(+) | ||
9 | |||
10 | diff --git a/target/ppc/cpu_init.c b/target/ppc/cpu_init.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/ppc/cpu_init.c | ||
13 | +++ b/target/ppc/cpu_init.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void ppc_cpu_reset_hold(Object *obj, ResetType type) | ||
15 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
16 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->vec_status); | ||
17 | |||
18 | + /* Default NaN: sign bit clear, set frac msb */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); | ||
20 | + set_float_default_nan_pattern(0b01000000, &env->vec_status); | ||
21 | + | ||
22 | for (i = 0; i < ARRAY_SIZE(env->spr_cb); i++) { | ||
23 | ppc_spr_t *spr = &env->spr_cb[i]; | ||
24 | |||
25 | -- | ||
26 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for sh4. Note that sh4 | ||
2 | is one of the only three targets (the others being HPPA and | ||
3 | sometimes MIPS) that has snan_bit_is_one set. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20241202131347.498124-47-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/sh4/cpu.c | 2 ++ | ||
10 | 1 file changed, 2 insertions(+) | ||
11 | |||
12 | diff --git a/target/sh4/cpu.c b/target/sh4/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/sh4/cpu.c | ||
15 | +++ b/target/sh4/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void superh_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | set_flush_to_zero(1, &env->fp_status); | ||
18 | #endif | ||
19 | set_default_nan_mode(1, &env->fp_status); | ||
20 | + /* sign bit clear, set all frac bits other than msb */ | ||
21 | + set_float_default_nan_pattern(0b00111111, &env->fp_status); | ||
22 | } | ||
23 | |||
24 | static void superh_cpu_disas_set_info(CPUState *cpu, disassemble_info *info) | ||
25 | -- | ||
26 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for rx. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-48-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/rx/cpu.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/rx/cpu.c b/target/rx/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/rx/cpu.c | ||
13 | +++ b/target/rx/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void rx_cpu_reset_hold(Object *obj, ResetType type) | ||
15 | * then prefer dest over source", which is float_2nan_prop_s_ab. | ||
16 | */ | ||
17 | set_float_2nan_prop_rule(float_2nan_prop_x87, &env->fp_status); | ||
18 | + /* Default NaN value: sign bit clear, set frac msb */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); | ||
20 | } | ||
21 | |||
22 | static ObjectClass *rx_cpu_class_by_name(const char *cpu_model) | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for s390x. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-49-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/s390x/cpu.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/s390x/cpu.c | ||
13 | +++ b/target/s390x/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void s390_cpu_reset_hold(Object *obj, ResetType type) | ||
15 | set_float_3nan_prop_rule(float_3nan_prop_s_abc, &env->fpu_status); | ||
16 | set_float_infzeronan_rule(float_infzeronan_dnan_always, | ||
17 | &env->fpu_status); | ||
18 | + /* Default NaN value: sign bit clear, frac msb set */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fpu_status); | ||
20 | /* fall through */ | ||
21 | case RESET_TYPE_S390_CPU_NORMAL: | ||
22 | env->psw.mask &= ~PSW_MASK_RI; | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for SPARC, and remove | ||
2 | the ifdef from parts64_default_nan. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-50-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/sparc/cpu.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 5 +---- | ||
10 | 2 files changed, 3 insertions(+), 4 deletions(-) | ||
11 | |||
12 | diff --git a/target/sparc/cpu.c b/target/sparc/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/sparc/cpu.c | ||
15 | +++ b/target/sparc/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void sparc_cpu_realizefn(DeviceState *dev, Error **errp) | ||
17 | set_float_3nan_prop_rule(float_3nan_prop_s_cba, &env->fp_status); | ||
18 | /* For inf * 0 + NaN, return the input NaN */ | ||
19 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
20 | + /* Default NaN value: sign bit clear, all frac bits set */ | ||
21 | + set_float_default_nan_pattern(0b01111111, &env->fp_status); | ||
22 | |||
23 | cpu_exec_realizefn(cs, &local_err); | ||
24 | if (local_err != NULL) { | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
30 | uint8_t dnan_pattern = status->default_nan_pattern; | ||
31 | |||
32 | if (dnan_pattern == 0) { | ||
33 | -#if defined(TARGET_SPARC) | ||
34 | - /* Sign bit clear, all frac bits set */ | ||
35 | - dnan_pattern = 0b01111111; | ||
36 | -#elif defined(TARGET_HEXAGON) | ||
37 | +#if defined(TARGET_HEXAGON) | ||
38 | /* Sign bit set, all frac bits set. */ | ||
39 | dnan_pattern = 0b11111111; | ||
40 | #else | ||
41 | -- | ||
42 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for xtensa. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-51-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/xtensa/cpu.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/xtensa/cpu.c b/target/xtensa/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/xtensa/cpu.c | ||
13 | +++ b/target/xtensa/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void xtensa_cpu_reset_hold(Object *obj, ResetType type) | ||
15 | /* For inf * 0 + NaN, return the input NaN */ | ||
16 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
17 | set_no_signaling_nans(!dfpu, &env->fp_status); | ||
18 | + /* Default NaN value: sign bit clear, set frac msb */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); | ||
20 | xtensa_use_first_nan(env, !dfpu); | ||
21 | } | ||
22 | |||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
1 | At the moment the handling of init-svtor and cpuwait initial | 1 | Set the default NaN pattern explicitly for hexagon. |
---|---|---|---|
2 | values is split between armsse.c and iotkit-sysctl.c: | 2 | Remove the ifdef from parts64_default_nan(); the only |
3 | the code in armsse.c sets the initial state of the CPU | 3 | remaining unconverted targets all use the default case. |
4 | object by setting the init-svtor and start-powered-off | ||
5 | properties, but the iotkit-sysctl.c code has its own | ||
6 | code setting the reset values of its registers (which are | ||
7 | then used when updating the CPU when the guest makes | ||
8 | runtime changes). | ||
9 | |||
10 | Clean this up by making the armsse.c code set properties on the | ||
11 | iotkit-sysctl object to define the initial values of the | ||
12 | registers, so they always match the initial CPU state, | ||
13 | and update the comments in armsse.c accordingly. | ||
14 | 4 | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
17 | Message-id: 20190219125808.25174-9-peter.maydell@linaro.org | 7 | Message-id: 20241202131347.498124-52-peter.maydell@linaro.org |
18 | --- | 8 | --- |
19 | include/hw/misc/iotkit-sysctl.h | 3 ++ | 9 | target/hexagon/cpu.c | 2 ++ |
20 | hw/arm/armsse.c | 49 +++++++++++++++++++++------------ | 10 | fpu/softfloat-specialize.c.inc | 5 ----- |
21 | hw/misc/iotkit-sysctl.c | 20 ++++++-------- | 11 | 2 files changed, 2 insertions(+), 5 deletions(-) |
22 | 3 files changed, 42 insertions(+), 30 deletions(-) | ||
23 | 12 | ||
24 | diff --git a/include/hw/misc/iotkit-sysctl.h b/include/hw/misc/iotkit-sysctl.h | 13 | diff --git a/target/hexagon/cpu.c b/target/hexagon/cpu.c |
25 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/misc/iotkit-sysctl.h | 15 | --- a/target/hexagon/cpu.c |
27 | +++ b/include/hw/misc/iotkit-sysctl.h | 16 | +++ b/target/hexagon/cpu.c |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct IoTKitSysCtl { | 17 | @@ -XXX,XX +XXX,XX @@ static void hexagon_cpu_reset_hold(Object *obj, ResetType type) |
29 | 18 | ||
30 | /* Properties */ | 19 | set_default_nan_mode(1, &env->fp_status); |
31 | uint32_t sys_version; | 20 | set_float_detect_tininess(float_tininess_before_rounding, &env->fp_status); |
32 | + uint32_t cpuwait_rst; | 21 | + /* Default NaN value: sign bit set, all frac bits set */ |
33 | + uint32_t initsvtor0_rst; | 22 | + set_float_default_nan_pattern(0b11111111, &env->fp_status); |
34 | + uint32_t initsvtor1_rst; | 23 | } |
35 | 24 | ||
36 | bool is_sse200; | 25 | static void hexagon_cpu_disas_set_info(CPUState *s, disassemble_info *info) |
37 | } IoTKitSysCtl; | 26 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc |
38 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/hw/arm/armsse.c | 28 | --- a/fpu/softfloat-specialize.c.inc |
41 | +++ b/hw/arm/armsse.c | 29 | +++ b/fpu/softfloat-specialize.c.inc |
42 | @@ -XXX,XX +XXX,XX @@ | 30 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) |
43 | 31 | uint8_t dnan_pattern = status->default_nan_pattern; | |
44 | #include "qemu/osdep.h" | 32 | |
45 | #include "qemu/log.h" | 33 | if (dnan_pattern == 0) { |
46 | +#include "qemu/bitops.h" | 34 | -#if defined(TARGET_HEXAGON) |
47 | #include "qapi/error.h" | 35 | - /* Sign bit set, all frac bits set. */ |
48 | #include "trace.h" | 36 | - dnan_pattern = 0b11111111; |
49 | #include "hw/sysbus.h" | 37 | -#else |
50 | @@ -XXX,XX +XXX,XX @@ struct ARMSSEInfo { | ||
51 | int sram_banks; | ||
52 | int num_cpus; | ||
53 | uint32_t sys_version; | ||
54 | + uint32_t cpuwait_rst; | ||
55 | SysConfigFormat sys_config_format; | ||
56 | bool has_mhus; | ||
57 | bool has_ppus; | ||
58 | @@ -XXX,XX +XXX,XX @@ static const ARMSSEInfo armsse_variants[] = { | ||
59 | .sram_banks = 1, | ||
60 | .num_cpus = 1, | ||
61 | .sys_version = 0x41743, | ||
62 | + .cpuwait_rst = 0, | ||
63 | .sys_config_format = IoTKitFormat, | ||
64 | .has_mhus = false, | ||
65 | .has_ppus = false, | ||
66 | @@ -XXX,XX +XXX,XX @@ static const ARMSSEInfo armsse_variants[] = { | ||
67 | .sram_banks = 4, | ||
68 | .num_cpus = 2, | ||
69 | .sys_version = 0x22041743, | ||
70 | + .cpuwait_rst = 2, | ||
71 | .sys_config_format = SSE200Format, | ||
72 | .has_mhus = true, | ||
73 | .has_ppus = true, | ||
74 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
75 | |||
76 | qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32); | ||
77 | /* | 38 | /* |
78 | - * In real hardware the initial Secure VTOR is set from the INITSVTOR0 | 39 | * This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V, |
79 | - * register in the IoT Kit System Control Register block, and the | 40 | * S390, SH4, TriCore, and Xtensa. Our other supported targets |
80 | - * initial value of that is in turn specifiable by the FPGA that | 41 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) |
81 | - * instantiates the IoT Kit. In QEMU we don't implement this wrinkle, | 42 | /* sign bit clear, set frac msb */ |
82 | - * and simply set the CPU's init-svtor to the IoT Kit default value. | 43 | dnan_pattern = 0b01000000; |
83 | - * In SSE-200 the situation is similar, except that the default value | 44 | } |
84 | - * is a reset-time signal input. Typically a board using the SSE-200 | 45 | -#endif |
85 | - * will have a system control processor whose boot firmware initializes | 46 | } |
86 | - * the INITSVTOR* registers before powering up the CPUs in any case, | 47 | assert(dnan_pattern != 0); |
87 | - * so the hardware's default value doesn't matter. QEMU doesn't emulate | ||
88 | + * In real hardware the initial Secure VTOR is set from the INITSVTOR* | ||
89 | + * registers in the IoT Kit System Control Register block. In QEMU | ||
90 | + * we set the initial value here, and also the reset value of the | ||
91 | + * sysctl register, from this object's QOM init-svtor property. | ||
92 | + * If the guest changes the INITSVTOR* registers at runtime then the | ||
93 | + * code in iotkit-sysctl.c will update the CPU init-svtor property | ||
94 | + * (which will then take effect on the next CPU warm-reset). | ||
95 | + * | ||
96 | + * Note that typically a board using the SSE-200 will have a system | ||
97 | + * control processor whose boot firmware initializes the INITSVTOR* | ||
98 | + * registers before powering up the CPUs. QEMU doesn't emulate | ||
99 | * the control processor, so instead we behave in the way that the | ||
100 | - * firmware does. The initial value is configurable by the board code | ||
101 | - * to match whatever its firmware does. | ||
102 | + * firmware does: the initial value should be set by the board code | ||
103 | + * (using the init-svtor property on the ARMSSE object) to match | ||
104 | + * whatever its firmware does. | ||
105 | */ | ||
106 | qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); | ||
107 | /* | ||
108 | - * Start all CPUs except CPU0 powered down. In real hardware it is | ||
109 | - * a configurable property of the SSE-200 which CPUs start powered up | ||
110 | - * (via the CPUWAIT0_RST and CPUWAIT1_RST parameters), but since all | ||
111 | - * the boards we care about start CPU0 and leave CPU1 powered off, | ||
112 | - * we hard-code that for now. We can add QOM properties for this | ||
113 | + * CPUs start powered down if the corresponding bit in the CPUWAIT | ||
114 | + * register is 1. In real hardware the CPUWAIT register reset value is | ||
115 | + * a configurable property of the SSE-200 (via the CPUWAIT0_RST and | ||
116 | + * CPUWAIT1_RST parameters), but since all the boards we care about | ||
117 | + * start CPU0 and leave CPU1 powered off, we hard-code that in | ||
118 | + * info->cpuwait_rst for now. We can add QOM properties for this | ||
119 | * later if necessary. | ||
120 | */ | ||
121 | - if (i > 0) { | ||
122 | + if (extract32(info->cpuwait_rst, i, 1)) { | ||
123 | object_property_set_bool(cpuobj, true, "start-powered-off", &err); | ||
124 | if (err) { | ||
125 | error_propagate(errp, err); | ||
126 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
127 | /* System control registers */ | ||
128 | object_property_set_int(OBJECT(&s->sysctl), info->sys_version, | ||
129 | "SYS_VERSION", &err); | ||
130 | + object_property_set_int(OBJECT(&s->sysctl), info->cpuwait_rst, | ||
131 | + "CPUWAIT_RST", &err); | ||
132 | + object_property_set_int(OBJECT(&s->sysctl), s->init_svtor, | ||
133 | + "INITSVTOR0_RST", &err); | ||
134 | + object_property_set_int(OBJECT(&s->sysctl), s->init_svtor, | ||
135 | + "INITSVTOR1_RST", &err); | ||
136 | object_property_set_bool(OBJECT(&s->sysctl), true, "realized", &err); | ||
137 | if (err) { | ||
138 | error_propagate(errp, err); | ||
139 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | ||
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/hw/misc/iotkit-sysctl.c | ||
142 | +++ b/hw/misc/iotkit-sysctl.c | ||
143 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_reset(DeviceState *dev) | ||
144 | s->reset_syndrome = 1; | ||
145 | s->reset_mask = 0; | ||
146 | s->gretreg = 0; | ||
147 | - s->initsvtor0 = 0x10000000; | ||
148 | - s->initsvtor1 = 0x10000000; | ||
149 | - if (s->is_sse200) { | ||
150 | - /* | ||
151 | - * CPU 0 starts on, CPU 1 starts off. In real hardware this is | ||
152 | - * configurable by the SoC integrator as a verilog parameter. | ||
153 | - */ | ||
154 | - s->cpuwait = 2; | ||
155 | - } else { | ||
156 | - /* CPU 0 starts on */ | ||
157 | - s->cpuwait = 0; | ||
158 | - } | ||
159 | + s->initsvtor0 = s->initsvtor0_rst; | ||
160 | + s->initsvtor1 = s->initsvtor1_rst; | ||
161 | + s->cpuwait = s->cpuwait_rst; | ||
162 | s->wicctrl = 0; | ||
163 | s->scsecctrl = 0; | ||
164 | s->fclk_div = 0; | ||
165 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription iotkit_sysctl_vmstate = { | ||
166 | |||
167 | static Property iotkit_sysctl_props[] = { | ||
168 | DEFINE_PROP_UINT32("SYS_VERSION", IoTKitSysCtl, sys_version, 0), | ||
169 | + DEFINE_PROP_UINT32("CPUWAIT_RST", IoTKitSysCtl, cpuwait_rst, 0), | ||
170 | + DEFINE_PROP_UINT32("INITSVTOR0_RST", IoTKitSysCtl, initsvtor0_rst, | ||
171 | + 0x10000000), | ||
172 | + DEFINE_PROP_UINT32("INITSVTOR1_RST", IoTKitSysCtl, initsvtor1_rst, | ||
173 | + 0x10000000), | ||
174 | DEFINE_PROP_END_OF_LIST() | ||
175 | }; | ||
176 | 48 | ||
177 | -- | 49 | -- |
178 | 2.20.1 | 50 | 2.34.1 |
179 | |||
180 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for riscv. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-53-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/riscv/cpu.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/riscv/cpu.c b/target/riscv/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/riscv/cpu.c | ||
13 | +++ b/target/riscv/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void riscv_cpu_reset_hold(Object *obj, ResetType type) | ||
15 | cs->exception_index = RISCV_EXCP_NONE; | ||
16 | env->load_res = -1; | ||
17 | set_default_nan_mode(1, &env->fp_status); | ||
18 | + /* Default NaN value: sign bit clear, frac msb set */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); | ||
20 | env->vill = true; | ||
21 | |||
22 | #ifndef CONFIG_USER_ONLY | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for tricore. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-54-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/tricore/helper.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/tricore/helper.c b/target/tricore/helper.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/tricore/helper.c | ||
13 | +++ b/target/tricore/helper.c | ||
14 | @@ -XXX,XX +XXX,XX @@ void fpu_set_state(CPUTriCoreState *env) | ||
15 | set_flush_to_zero(1, &env->fp_status); | ||
16 | set_float_detect_tininess(float_tininess_before_rounding, &env->fp_status); | ||
17 | set_default_nan_mode(1, &env->fp_status); | ||
18 | + /* Default NaN pattern: sign bit clear, frac msb set */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); | ||
20 | } | ||
21 | |||
22 | uint32_t psw_read(CPUTriCoreState *env) | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Now that all our targets have bene converted to explicitly specify | ||
2 | their pattern for the default NaN value we can remove the remaining | ||
3 | fallback code in parts64_default_nan(). | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20241202131347.498124-55-peter.maydell@linaro.org | ||
8 | --- | ||
9 | fpu/softfloat-specialize.c.inc | 14 -------------- | ||
10 | 1 file changed, 14 deletions(-) | ||
11 | |||
12 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/fpu/softfloat-specialize.c.inc | ||
15 | +++ b/fpu/softfloat-specialize.c.inc | ||
16 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
17 | uint64_t frac; | ||
18 | uint8_t dnan_pattern = status->default_nan_pattern; | ||
19 | |||
20 | - if (dnan_pattern == 0) { | ||
21 | - /* | ||
22 | - * This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V, | ||
23 | - * S390, SH4, TriCore, and Xtensa. Our other supported targets | ||
24 | - * do not have floating-point. | ||
25 | - */ | ||
26 | - if (snan_bit_is_one(status)) { | ||
27 | - /* sign bit clear, set all frac bits other than msb */ | ||
28 | - dnan_pattern = 0b00111111; | ||
29 | - } else { | ||
30 | - /* sign bit clear, set frac msb */ | ||
31 | - dnan_pattern = 0b01000000; | ||
32 | - } | ||
33 | - } | ||
34 | assert(dnan_pattern != 0); | ||
35 | |||
36 | sign = dnan_pattern >> 7; | ||
37 | -- | ||
38 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Inline pickNaNMulAdd into its only caller. This makes | ||
4 | one assert redundant with the immediately preceding IF. | ||
5 | |||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Message-id: 20190219222952.22183-4-richard.henderson@linaro.org | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20241203203949.483774-3-richard.henderson@linaro.org |
9 | [PMM: keep comment from old code in new location] | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/arm/cpu.h | 5 ++ | 12 | fpu/softfloat-parts.c.inc | 41 +++++++++++++++++++++++++- |
9 | target/arm/translate.c | 129 ++++++++++++++++++++++++++++++----------- | 13 | fpu/softfloat-specialize.c.inc | 54 ---------------------------------- |
10 | 2 files changed, 101 insertions(+), 33 deletions(-) | 14 | 2 files changed, 40 insertions(+), 55 deletions(-) |
11 | 15 | ||
12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
13 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.h | 18 | --- a/fpu/softfloat-parts.c.inc |
15 | +++ b/target/arm/cpu.h | 19 | +++ b/fpu/softfloat-parts.c.inc |
16 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_dp(const ARMISARegisters *id) | 20 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
17 | return FIELD_EX32(id->id_isar6, ID_ISAR6, DP) != 0; | ||
18 | } | ||
19 | |||
20 | +static inline bool isar_feature_aa32_fhm(const ARMISARegisters *id) | ||
21 | +{ | ||
22 | + return FIELD_EX32(id->id_isar6, ID_ISAR6, FHM) != 0; | ||
23 | +} | ||
24 | + | ||
25 | static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | ||
26 | { | ||
27 | /* | ||
28 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/translate.c | ||
31 | +++ b/target/arm/translate.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
33 | gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | ||
34 | int rd, rn, rm, opr_sz; | ||
35 | int data = 0; | ||
36 | - bool q; | ||
37 | - | ||
38 | - q = extract32(insn, 6, 1); | ||
39 | - VFP_DREG_D(rd, insn); | ||
40 | - VFP_DREG_N(rn, insn); | ||
41 | - VFP_DREG_M(rm, insn); | ||
42 | - if ((rd | rn | rm) & q) { | ||
43 | - return 1; | ||
44 | - } | ||
45 | + int off_rn, off_rm; | ||
46 | + bool is_long = false, q = extract32(insn, 6, 1); | ||
47 | + bool ptr_is_env = false; | ||
48 | |||
49 | if ((insn & 0xfe200f10) == 0xfc200800) { | ||
50 | /* VCMLA -- 1111 110R R.1S .... .... 1000 ...0 .... */ | ||
51 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
52 | return 1; | ||
53 | } | ||
54 | fn_gvec = u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; | ||
55 | + } else if ((insn & 0xff300f10) == 0xfc200810) { | ||
56 | + /* VFM[AS]L -- 1111 1100 S.10 .... .... 1000 .Q.1 .... */ | ||
57 | + int is_s = extract32(insn, 23, 1); | ||
58 | + if (!dc_isar_feature(aa32_fhm, s)) { | ||
59 | + return 1; | ||
60 | + } | ||
61 | + is_long = true; | ||
62 | + data = is_s; /* is_2 == 0 */ | ||
63 | + fn_gvec_ptr = gen_helper_gvec_fmlal_a32; | ||
64 | + ptr_is_env = true; | ||
65 | } else { | ||
66 | return 1; | ||
67 | } | 21 | } |
68 | 22 | ||
69 | + VFP_DREG_D(rd, insn); | 23 | if (s->default_nan_mode) { |
70 | + if (rd & q) { | 24 | + /* |
71 | + return 1; | 25 | + * We guarantee not to require the target to tell us how to |
72 | + } | 26 | + * pick a NaN if we're always returning the default NaN. |
73 | + if (q || !is_long) { | 27 | + * But if we're not in default-NaN mode then the target must |
74 | + VFP_DREG_N(rn, insn); | 28 | + * specify. |
75 | + VFP_DREG_M(rm, insn); | 29 | + */ |
76 | + if ((rn | rm) & q & !is_long) { | 30 | which = 3; |
77 | + return 1; | 31 | + } else if (infzero) { |
78 | + } | 32 | + /* |
79 | + off_rn = vfp_reg_offset(1, rn); | 33 | + * Inf * 0 + NaN -- some implementations return the |
80 | + off_rm = vfp_reg_offset(1, rm); | 34 | + * default NaN here, and some return the input NaN. |
81 | + } else { | 35 | + */ |
82 | + rn = VFP_SREG_N(insn); | 36 | + switch (s->float_infzeronan_rule) { |
83 | + rm = VFP_SREG_M(insn); | 37 | + case float_infzeronan_dnan_never: |
84 | + off_rn = vfp_reg_offset(0, rn); | 38 | + which = 2; |
85 | + off_rm = vfp_reg_offset(0, rm); | 39 | + break; |
86 | + } | 40 | + case float_infzeronan_dnan_always: |
87 | + | 41 | + which = 3; |
88 | if (s->fp_excp_el) { | 42 | + break; |
89 | gen_exception_insn(s, 4, EXCP_UDEF, | 43 | + case float_infzeronan_dnan_if_qnan: |
90 | syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | 44 | + which = is_qnan(c->cls) ? 3 : 2; |
91 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | 45 | + break; |
92 | 46 | + default: | |
93 | opr_sz = (1 + q) * 8; | 47 | + g_assert_not_reached(); |
94 | if (fn_gvec_ptr) { | ||
95 | - TCGv_ptr fpst = get_fpstatus_ptr(1); | ||
96 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
97 | - vfp_reg_offset(1, rn), | ||
98 | - vfp_reg_offset(1, rm), fpst, | ||
99 | + TCGv_ptr ptr; | ||
100 | + if (ptr_is_env) { | ||
101 | + ptr = cpu_env; | ||
102 | + } else { | ||
103 | + ptr = get_fpstatus_ptr(1); | ||
104 | + } | ||
105 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
106 | opr_sz, opr_sz, data, fn_gvec_ptr); | ||
107 | - tcg_temp_free_ptr(fpst); | ||
108 | + if (!ptr_is_env) { | ||
109 | + tcg_temp_free_ptr(ptr); | ||
110 | + } | 48 | + } |
111 | } else { | 49 | } else { |
112 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), | 50 | - which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, have_snan, s); |
113 | - vfp_reg_offset(1, rn), | 51 | + FloatClass cls[3] = { a->cls, b->cls, c->cls }; |
114 | - vfp_reg_offset(1, rm), | 52 | + Float3NaNPropRule rule = s->float_3nan_prop_rule; |
115 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | 53 | + |
116 | opr_sz, opr_sz, data, fn_gvec); | 54 | + assert(rule != float_3nan_prop_none); |
55 | + if (have_snan && (rule & R_3NAN_SNAN_MASK)) { | ||
56 | + /* We have at least one SNaN input and should prefer it */ | ||
57 | + do { | ||
58 | + which = rule & R_3NAN_1ST_MASK; | ||
59 | + rule >>= R_3NAN_1ST_LENGTH; | ||
60 | + } while (!is_snan(cls[which])); | ||
61 | + } else { | ||
62 | + do { | ||
63 | + which = rule & R_3NAN_1ST_MASK; | ||
64 | + rule >>= R_3NAN_1ST_LENGTH; | ||
65 | + } while (!is_nan(cls[which])); | ||
66 | + } | ||
117 | } | 67 | } |
118 | return 0; | 68 | |
119 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | 69 | if (which == 3) { |
120 | gen_helper_gvec_3 *fn_gvec = NULL; | 70 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc |
121 | gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | 71 | index XXXXXXX..XXXXXXX 100644 |
122 | int rd, rn, rm, opr_sz, data; | 72 | --- a/fpu/softfloat-specialize.c.inc |
123 | - bool q; | 73 | +++ b/fpu/softfloat-specialize.c.inc |
74 | @@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls, | ||
75 | } | ||
76 | } | ||
77 | |||
78 | -/*---------------------------------------------------------------------------- | ||
79 | -| Select which NaN to propagate for a three-input operation. | ||
80 | -| For the moment we assume that no CPU needs the 'larger significand' | ||
81 | -| information. | ||
82 | -| Return values : 0 : a; 1 : b; 2 : c; 3 : default-NaN | ||
83 | -*----------------------------------------------------------------------------*/ | ||
84 | -static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
85 | - bool infzero, bool have_snan, float_status *status) | ||
86 | -{ | ||
87 | - FloatClass cls[3] = { a_cls, b_cls, c_cls }; | ||
88 | - Float3NaNPropRule rule = status->float_3nan_prop_rule; | ||
89 | - int which; | ||
124 | - | 90 | - |
125 | - q = extract32(insn, 6, 1); | 91 | - /* |
126 | - VFP_DREG_D(rd, insn); | 92 | - * We guarantee not to require the target to tell us how to |
127 | - VFP_DREG_N(rn, insn); | 93 | - * pick a NaN if we're always returning the default NaN. |
128 | - if ((rd | rn) & q) { | 94 | - * But if we're not in default-NaN mode then the target must |
129 | - return 1; | 95 | - * specify. |
96 | - */ | ||
97 | - assert(!status->default_nan_mode); | ||
98 | - | ||
99 | - if (infzero) { | ||
100 | - /* | ||
101 | - * Inf * 0 + NaN -- some implementations return the default NaN here, | ||
102 | - * and some return the input NaN. | ||
103 | - */ | ||
104 | - switch (status->float_infzeronan_rule) { | ||
105 | - case float_infzeronan_dnan_never: | ||
106 | - return 2; | ||
107 | - case float_infzeronan_dnan_always: | ||
108 | - return 3; | ||
109 | - case float_infzeronan_dnan_if_qnan: | ||
110 | - return is_qnan(c_cls) ? 3 : 2; | ||
111 | - default: | ||
112 | - g_assert_not_reached(); | ||
113 | - } | ||
130 | - } | 114 | - } |
131 | + int off_rn, off_rm; | 115 | - |
132 | + bool is_long = false, q = extract32(insn, 6, 1); | 116 | - assert(rule != float_3nan_prop_none); |
133 | + bool ptr_is_env = false; | 117 | - if (have_snan && (rule & R_3NAN_SNAN_MASK)) { |
134 | 118 | - /* We have at least one SNaN input and should prefer it */ | |
135 | if ((insn & 0xff000f10) == 0xfe000800) { | 119 | - do { |
136 | /* VCMLA (indexed) -- 1111 1110 S.RR .... .... 1000 ...0 .... */ | 120 | - which = rule & R_3NAN_1ST_MASK; |
137 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | 121 | - rule >>= R_3NAN_1ST_LENGTH; |
138 | } else if ((insn & 0xffb00f00) == 0xfe200d00) { | 122 | - } while (!is_snan(cls[which])); |
139 | /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | 123 | - } else { |
140 | int u = extract32(insn, 4, 1); | 124 | - do { |
141 | + | 125 | - which = rule & R_3NAN_1ST_MASK; |
142 | if (!dc_isar_feature(aa32_dp, s)) { | 126 | - rule >>= R_3NAN_1ST_LENGTH; |
143 | return 1; | 127 | - } while (!is_nan(cls[which])); |
144 | } | 128 | - } |
145 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | 129 | - return which; |
146 | /* rm is just Vm, and index is M. */ | 130 | -} |
147 | data = extract32(insn, 5, 1); /* index */ | 131 | - |
148 | rm = extract32(insn, 0, 4); | 132 | /*---------------------------------------------------------------------------- |
149 | + } else if ((insn & 0xffa00f10) == 0xfe000810) { | 133 | | Returns 1 if the double-precision floating-point value `a' is a quiet |
150 | + /* VFM[AS]L -- 1111 1110 0.0S .... .... 1000 .Q.1 .... */ | 134 | | NaN; otherwise returns 0. |
151 | + int is_s = extract32(insn, 20, 1); | ||
152 | + int vm20 = extract32(insn, 0, 3); | ||
153 | + int vm3 = extract32(insn, 3, 1); | ||
154 | + int m = extract32(insn, 5, 1); | ||
155 | + int index; | ||
156 | + | ||
157 | + if (!dc_isar_feature(aa32_fhm, s)) { | ||
158 | + return 1; | ||
159 | + } | ||
160 | + if (q) { | ||
161 | + rm = vm20; | ||
162 | + index = m * 2 + vm3; | ||
163 | + } else { | ||
164 | + rm = vm20 * 2 + m; | ||
165 | + index = vm3; | ||
166 | + } | ||
167 | + is_long = true; | ||
168 | + data = (index << 2) | is_s; /* is_2 == 0 */ | ||
169 | + fn_gvec_ptr = gen_helper_gvec_fmlal_idx_a32; | ||
170 | + ptr_is_env = true; | ||
171 | } else { | ||
172 | return 1; | ||
173 | } | ||
174 | |||
175 | + VFP_DREG_D(rd, insn); | ||
176 | + if (rd & q) { | ||
177 | + return 1; | ||
178 | + } | ||
179 | + if (q || !is_long) { | ||
180 | + VFP_DREG_N(rn, insn); | ||
181 | + if (rn & q & !is_long) { | ||
182 | + return 1; | ||
183 | + } | ||
184 | + off_rn = vfp_reg_offset(1, rn); | ||
185 | + off_rm = vfp_reg_offset(1, rm); | ||
186 | + } else { | ||
187 | + rn = VFP_SREG_N(insn); | ||
188 | + off_rn = vfp_reg_offset(0, rn); | ||
189 | + off_rm = vfp_reg_offset(0, rm); | ||
190 | + } | ||
191 | if (s->fp_excp_el) { | ||
192 | gen_exception_insn(s, 4, EXCP_UDEF, | ||
193 | syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
194 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
195 | |||
196 | opr_sz = (1 + q) * 8; | ||
197 | if (fn_gvec_ptr) { | ||
198 | - TCGv_ptr fpst = get_fpstatus_ptr(1); | ||
199 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
200 | - vfp_reg_offset(1, rn), | ||
201 | - vfp_reg_offset(1, rm), fpst, | ||
202 | + TCGv_ptr ptr; | ||
203 | + if (ptr_is_env) { | ||
204 | + ptr = cpu_env; | ||
205 | + } else { | ||
206 | + ptr = get_fpstatus_ptr(1); | ||
207 | + } | ||
208 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
209 | opr_sz, opr_sz, data, fn_gvec_ptr); | ||
210 | - tcg_temp_free_ptr(fpst); | ||
211 | + if (!ptr_is_env) { | ||
212 | + tcg_temp_free_ptr(ptr); | ||
213 | + } | ||
214 | } else { | ||
215 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), | ||
216 | - vfp_reg_offset(1, rn), | ||
217 | - vfp_reg_offset(1, rm), | ||
218 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
219 | opr_sz, opr_sz, data, fn_gvec); | ||
220 | } | ||
221 | return 0; | ||
222 | -- | 135 | -- |
223 | 2.20.1 | 136 | 2.34.1 |
224 | 137 | ||
225 | 138 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Remove "3" as a special case for which and simply |
4 | branch to return the desired value. | ||
5 | |||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20190219222952.22183-5-richard.henderson@linaro.org | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Message-id: 20241203203949.483774-4-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/cpu.c | 1 + | 11 | fpu/softfloat-parts.c.inc | 20 ++++++++++---------- |
9 | target/arm/cpu64.c | 2 ++ | 12 | 1 file changed, 10 insertions(+), 10 deletions(-) |
10 | 2 files changed, 3 insertions(+) | ||
11 | 13 | ||
12 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 14 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
13 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.c | 16 | --- a/fpu/softfloat-parts.c.inc |
15 | +++ b/target/arm/cpu.c | 17 | +++ b/fpu/softfloat-parts.c.inc |
16 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
17 | t = cpu->isar.id_isar6; | 19 | * But if we're not in default-NaN mode then the target must |
18 | t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | 20 | * specify. |
19 | t = FIELD_DP32(t, ID_ISAR6, DP, 1); | 21 | */ |
20 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | 22 | - which = 3; |
21 | cpu->isar.id_isar6 = t; | 23 | + goto default_nan; |
22 | 24 | } else if (infzero) { | |
23 | t = cpu->id_mmfr4; | ||
24 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/cpu64.c | ||
27 | +++ b/target/arm/cpu64.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
29 | t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); | ||
30 | t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); | ||
31 | t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | ||
32 | + t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); | ||
33 | cpu->isar.id_aa64isar0 = t; | ||
34 | |||
35 | t = cpu->isar.id_aa64isar1; | ||
36 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
37 | u = cpu->isar.id_isar6; | ||
38 | u = FIELD_DP32(u, ID_ISAR6, JSCVT, 1); | ||
39 | u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
40 | + u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
41 | cpu->isar.id_isar6 = u; | ||
42 | |||
43 | /* | 25 | /* |
26 | * Inf * 0 + NaN -- some implementations return the | ||
27 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, | ||
28 | */ | ||
29 | switch (s->float_infzeronan_rule) { | ||
30 | case float_infzeronan_dnan_never: | ||
31 | - which = 2; | ||
32 | break; | ||
33 | case float_infzeronan_dnan_always: | ||
34 | - which = 3; | ||
35 | - break; | ||
36 | + goto default_nan; | ||
37 | case float_infzeronan_dnan_if_qnan: | ||
38 | - which = is_qnan(c->cls) ? 3 : 2; | ||
39 | + if (is_qnan(c->cls)) { | ||
40 | + goto default_nan; | ||
41 | + } | ||
42 | break; | ||
43 | default: | ||
44 | g_assert_not_reached(); | ||
45 | } | ||
46 | + which = 2; | ||
47 | } else { | ||
48 | FloatClass cls[3] = { a->cls, b->cls, c->cls }; | ||
49 | Float3NaNPropRule rule = s->float_3nan_prop_rule; | ||
50 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, | ||
51 | } | ||
52 | } | ||
53 | |||
54 | - if (which == 3) { | ||
55 | - parts_default_nan(a, s); | ||
56 | - return a; | ||
57 | - } | ||
58 | - | ||
59 | switch (which) { | ||
60 | case 0: | ||
61 | break; | ||
62 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, | ||
63 | parts_silence_nan(a, s); | ||
64 | } | ||
65 | return a; | ||
66 | + | ||
67 | + default_nan: | ||
68 | + parts_default_nan(a, s); | ||
69 | + return a; | ||
70 | } | ||
71 | |||
72 | /* | ||
44 | -- | 73 | -- |
45 | 2.20.1 | 74 | 2.34.1 |
46 | 75 | ||
47 | 76 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Assign the pointer return value to 'a' directly, | ||
4 | rather than going through an intermediary index. | ||
5 | |||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Message-id: 20190219222952.22183-3-richard.henderson@linaro.org | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20241203203949.483774-5-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/cpu.h | 5 ++++ | 11 | fpu/softfloat-parts.c.inc | 32 ++++++++++---------------------- |
9 | target/arm/translate-a64.c | 49 +++++++++++++++++++++++++++++++++++++- | 12 | 1 file changed, 10 insertions(+), 22 deletions(-) |
10 | 2 files changed, 53 insertions(+), 1 deletion(-) | ||
11 | 13 | ||
12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
13 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.h | 16 | --- a/fpu/softfloat-parts.c.inc |
15 | +++ b/target/arm/cpu.h | 17 | +++ b/fpu/softfloat-parts.c.inc |
16 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dp(const ARMISARegisters *id) | 18 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
17 | return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, DP) != 0; | 19 | FloatPartsN *c, float_status *s, |
18 | } | 20 | int ab_mask, int abc_mask) |
19 | |||
20 | +static inline bool isar_feature_aa64_fhm(const ARMISARegisters *id) | ||
21 | +{ | ||
22 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, FHM) != 0; | ||
23 | +} | ||
24 | + | ||
25 | static inline bool isar_feature_aa64_jscvt(const ARMISARegisters *id) | ||
26 | { | 21 | { |
27 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, JSCVT) != 0; | 22 | - int which; |
28 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 23 | bool infzero = (ab_mask == float_cmask_infzero); |
29 | index XXXXXXX..XXXXXXX 100644 | 24 | bool have_snan = (abc_mask & float_cmask_snan); |
30 | --- a/target/arm/translate-a64.c | 25 | + FloatPartsN *ret; |
31 | +++ b/target/arm/translate-a64.c | 26 | |
32 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_float(DisasContext *s, uint32_t insn) | 27 | if (unlikely(have_snan)) { |
33 | if (!fp_access_check(s)) { | 28 | float_raise(float_flag_invalid | float_flag_invalid_snan, s); |
34 | return; | 29 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
30 | default: | ||
31 | g_assert_not_reached(); | ||
35 | } | 32 | } |
36 | - | 33 | - which = 2; |
37 | handle_3same_float(s, size, elements, fpopcode, rd, rn, rm); | 34 | + ret = c; |
38 | return; | 35 | } else { |
39 | + | 36 | - FloatClass cls[3] = { a->cls, b->cls, c->cls }; |
40 | + case 0x1d: /* FMLAL */ | 37 | + FloatPartsN *val[3] = { a, b, c }; |
41 | + case 0x3d: /* FMLSL */ | 38 | Float3NaNPropRule rule = s->float_3nan_prop_rule; |
42 | + case 0x59: /* FMLAL2 */ | 39 | |
43 | + case 0x79: /* FMLSL2 */ | 40 | assert(rule != float_3nan_prop_none); |
44 | + if (size & 1 || !dc_isar_feature(aa64_fhm, s)) { | 41 | if (have_snan && (rule & R_3NAN_SNAN_MASK)) { |
45 | + unallocated_encoding(s); | 42 | /* We have at least one SNaN input and should prefer it */ |
46 | + return; | 43 | do { |
47 | + } | 44 | - which = rule & R_3NAN_1ST_MASK; |
48 | + if (fp_access_check(s)) { | 45 | + ret = val[rule & R_3NAN_1ST_MASK]; |
49 | + int is_s = extract32(insn, 23, 1); | 46 | rule >>= R_3NAN_1ST_LENGTH; |
50 | + int is_2 = extract32(insn, 29, 1); | 47 | - } while (!is_snan(cls[which])); |
51 | + int data = (is_2 << 1) | is_s; | 48 | + } while (!is_snan(ret->cls)); |
52 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | 49 | } else { |
53 | + vec_full_reg_offset(s, rn), | 50 | do { |
54 | + vec_full_reg_offset(s, rm), cpu_env, | 51 | - which = rule & R_3NAN_1ST_MASK; |
55 | + is_q ? 16 : 8, vec_full_reg_size(s), | 52 | + ret = val[rule & R_3NAN_1ST_MASK]; |
56 | + data, gen_helper_gvec_fmlal_a64); | 53 | rule >>= R_3NAN_1ST_LENGTH; |
57 | + } | 54 | - } while (!is_nan(cls[which])); |
58 | + return; | 55 | + } while (!is_nan(ret->cls)); |
59 | + | ||
60 | default: | ||
61 | unallocated_encoding(s); | ||
62 | return; | ||
63 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
64 | } | 56 | } |
65 | is_fp = 2; | ||
66 | break; | ||
67 | + case 0x00: /* FMLAL */ | ||
68 | + case 0x04: /* FMLSL */ | ||
69 | + case 0x18: /* FMLAL2 */ | ||
70 | + case 0x1c: /* FMLSL2 */ | ||
71 | + if (is_scalar || size != MO_32 || !dc_isar_feature(aa64_fhm, s)) { | ||
72 | + unallocated_encoding(s); | ||
73 | + return; | ||
74 | + } | ||
75 | + size = MO_16; | ||
76 | + /* is_fp, but we pass cpu_env not fp_status. */ | ||
77 | + break; | ||
78 | default: | ||
79 | unallocated_encoding(s); | ||
80 | return; | ||
81 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
82 | tcg_temp_free_ptr(fpst); | ||
83 | } | ||
84 | return; | ||
85 | + | ||
86 | + case 0x00: /* FMLAL */ | ||
87 | + case 0x04: /* FMLSL */ | ||
88 | + case 0x18: /* FMLAL2 */ | ||
89 | + case 0x1c: /* FMLSL2 */ | ||
90 | + { | ||
91 | + int is_s = extract32(opcode, 2, 1); | ||
92 | + int is_2 = u; | ||
93 | + int data = (index << 2) | (is_2 << 1) | is_s; | ||
94 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
95 | + vec_full_reg_offset(s, rn), | ||
96 | + vec_full_reg_offset(s, rm), cpu_env, | ||
97 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
98 | + data, gen_helper_gvec_fmlal_idx_a64); | ||
99 | + } | ||
100 | + return; | ||
101 | } | 57 | } |
102 | 58 | ||
103 | if (size == 3) { | 59 | - switch (which) { |
60 | - case 0: | ||
61 | - break; | ||
62 | - case 1: | ||
63 | - a = b; | ||
64 | - break; | ||
65 | - case 2: | ||
66 | - a = c; | ||
67 | - break; | ||
68 | - default: | ||
69 | - g_assert_not_reached(); | ||
70 | + if (is_snan(ret->cls)) { | ||
71 | + parts_silence_nan(ret, s); | ||
72 | } | ||
73 | - if (is_snan(a->cls)) { | ||
74 | - parts_silence_nan(a, s); | ||
75 | - } | ||
76 | - return a; | ||
77 | + return ret; | ||
78 | |||
79 | default_nan: | ||
80 | parts_default_nan(a, s); | ||
104 | -- | 81 | -- |
105 | 2.20.1 | 82 | 2.34.1 |
106 | 83 | ||
107 | 84 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Note that float16_to_float32 rightly squashes SNaN to QNaN. | 3 | While all indices into val[] should be in [0-2], the mask |
4 | But of course pickNaNMulAdd, for ARM, selects SNaNs first. | 4 | applied is two bits. To help static analysis see there is |
5 | So we have to preserve SNaN long enough for the correct NaN | 5 | no possibility of read beyond the end of the array, pad the |
6 | to be selected. Thus float16_to_float32_by_bits. | 6 | array to 4 entries, with the final being (implicitly) NULL. |
7 | 7 | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20190219222952.22183-2-richard.henderson@linaro.org | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Message-id: 20241203203949.483774-6-richard.henderson@linaro.org |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 12 | --- |
13 | target/arm/helper.h | 9 +++ | 13 | fpu/softfloat-parts.c.inc | 2 +- |
14 | target/arm/vec_helper.c | 148 ++++++++++++++++++++++++++++++++++++++++ | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
15 | 2 files changed, 157 insertions(+) | ||
16 | 15 | ||
17 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 16 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/helper.h | 18 | --- a/fpu/softfloat-parts.c.inc |
20 | +++ b/target/arm/helper.h | 19 | +++ b/fpu/softfloat-parts.c.inc |
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_sqsub_s, TCG_CALL_NO_RWG, | 20 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
22 | DEF_HELPER_FLAGS_5(gvec_sqsub_d, TCG_CALL_NO_RWG, | 21 | } |
23 | void, ptr, ptr, ptr, ptr, i32) | 22 | ret = c; |
24 | 23 | } else { | |
25 | +DEF_HELPER_FLAGS_5(gvec_fmlal_a32, TCG_CALL_NO_RWG, | 24 | - FloatPartsN *val[3] = { a, b, c }; |
26 | + void, ptr, ptr, ptr, ptr, i32) | 25 | + FloatPartsN *val[R_3NAN_1ST_MASK + 1] = { a, b, c }; |
27 | +DEF_HELPER_FLAGS_5(gvec_fmlal_a64, TCG_CALL_NO_RWG, | 26 | Float3NaNPropRule rule = s->float_3nan_prop_rule; |
28 | + void, ptr, ptr, ptr, ptr, i32) | 27 | |
29 | +DEF_HELPER_FLAGS_5(gvec_fmlal_idx_a32, TCG_CALL_NO_RWG, | 28 | assert(rule != float_3nan_prop_none); |
30 | + void, ptr, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_5(gvec_fmlal_idx_a64, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, ptr, i32) | ||
33 | + | ||
34 | #ifdef TARGET_AARCH64 | ||
35 | #include "helper-a64.h" | ||
36 | #include "helper-sve.h" | ||
37 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/vec_helper.c | ||
40 | +++ b/target/arm/vec_helper.c | ||
41 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_sqsub_d)(void *vd, void *vq, void *vn, | ||
42 | } | ||
43 | clear_tail(d, oprsz, simd_maxsz(desc)); | ||
44 | } | ||
45 | + | ||
46 | +/* | ||
47 | + * Convert float16 to float32, raising no exceptions and | ||
48 | + * preserving exceptional values, including SNaN. | ||
49 | + * This is effectively an unpack+repack operation. | ||
50 | + */ | ||
51 | +static float32 float16_to_float32_by_bits(uint32_t f16, bool fz16) | ||
52 | +{ | ||
53 | + const int f16_bias = 15; | ||
54 | + const int f32_bias = 127; | ||
55 | + uint32_t sign = extract32(f16, 15, 1); | ||
56 | + uint32_t exp = extract32(f16, 10, 5); | ||
57 | + uint32_t frac = extract32(f16, 0, 10); | ||
58 | + | ||
59 | + if (exp == 0x1f) { | ||
60 | + /* Inf or NaN */ | ||
61 | + exp = 0xff; | ||
62 | + } else if (exp == 0) { | ||
63 | + /* Zero or denormal. */ | ||
64 | + if (frac != 0) { | ||
65 | + if (fz16) { | ||
66 | + frac = 0; | ||
67 | + } else { | ||
68 | + /* | ||
69 | + * Denormal; these are all normal float32. | ||
70 | + * Shift the fraction so that the msb is at bit 11, | ||
71 | + * then remove bit 11 as the implicit bit of the | ||
72 | + * normalized float32. Note that we still go through | ||
73 | + * the shift for normal numbers below, to put the | ||
74 | + * float32 fraction at the right place. | ||
75 | + */ | ||
76 | + int shift = clz32(frac) - 21; | ||
77 | + frac = (frac << shift) & 0x3ff; | ||
78 | + exp = f32_bias - f16_bias - shift + 1; | ||
79 | + } | ||
80 | + } | ||
81 | + } else { | ||
82 | + /* Normal number; adjust the bias. */ | ||
83 | + exp += f32_bias - f16_bias; | ||
84 | + } | ||
85 | + sign <<= 31; | ||
86 | + exp <<= 23; | ||
87 | + frac <<= 23 - 10; | ||
88 | + | ||
89 | + return sign | exp | frac; | ||
90 | +} | ||
91 | + | ||
92 | +static uint64_t load4_f16(uint64_t *ptr, int is_q, int is_2) | ||
93 | +{ | ||
94 | + /* | ||
95 | + * Branchless load of u32[0], u64[0], u32[1], or u64[1]. | ||
96 | + * Load the 2nd qword iff is_q & is_2. | ||
97 | + * Shift to the 2nd dword iff !is_q & is_2. | ||
98 | + * For !is_q & !is_2, the upper bits of the result are garbage. | ||
99 | + */ | ||
100 | + return ptr[is_q & is_2] >> ((is_2 & ~is_q) << 5); | ||
101 | +} | ||
102 | + | ||
103 | +/* | ||
104 | + * Note that FMLAL requires oprsz == 8 or oprsz == 16, | ||
105 | + * as there is not yet SVE versions that might use blocking. | ||
106 | + */ | ||
107 | + | ||
108 | +static void do_fmlal(float32 *d, void *vn, void *vm, float_status *fpst, | ||
109 | + uint32_t desc, bool fz16) | ||
110 | +{ | ||
111 | + intptr_t i, oprsz = simd_oprsz(desc); | ||
112 | + int is_s = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
113 | + int is_2 = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
114 | + int is_q = oprsz == 16; | ||
115 | + uint64_t n_4, m_4; | ||
116 | + | ||
117 | + /* Pre-load all of the f16 data, avoiding overlap issues. */ | ||
118 | + n_4 = load4_f16(vn, is_q, is_2); | ||
119 | + m_4 = load4_f16(vm, is_q, is_2); | ||
120 | + | ||
121 | + /* Negate all inputs for FMLSL at once. */ | ||
122 | + if (is_s) { | ||
123 | + n_4 ^= 0x8000800080008000ull; | ||
124 | + } | ||
125 | + | ||
126 | + for (i = 0; i < oprsz / 4; i++) { | ||
127 | + float32 n_1 = float16_to_float32_by_bits(n_4 >> (i * 16), fz16); | ||
128 | + float32 m_1 = float16_to_float32_by_bits(m_4 >> (i * 16), fz16); | ||
129 | + d[H4(i)] = float32_muladd(n_1, m_1, d[H4(i)], 0, fpst); | ||
130 | + } | ||
131 | + clear_tail(d, oprsz, simd_maxsz(desc)); | ||
132 | +} | ||
133 | + | ||
134 | +void HELPER(gvec_fmlal_a32)(void *vd, void *vn, void *vm, | ||
135 | + void *venv, uint32_t desc) | ||
136 | +{ | ||
137 | + CPUARMState *env = venv; | ||
138 | + do_fmlal(vd, vn, vm, &env->vfp.standard_fp_status, desc, | ||
139 | + get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); | ||
140 | +} | ||
141 | + | ||
142 | +void HELPER(gvec_fmlal_a64)(void *vd, void *vn, void *vm, | ||
143 | + void *venv, uint32_t desc) | ||
144 | +{ | ||
145 | + CPUARMState *env = venv; | ||
146 | + do_fmlal(vd, vn, vm, &env->vfp.fp_status, desc, | ||
147 | + get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); | ||
148 | +} | ||
149 | + | ||
150 | +static void do_fmlal_idx(float32 *d, void *vn, void *vm, float_status *fpst, | ||
151 | + uint32_t desc, bool fz16) | ||
152 | +{ | ||
153 | + intptr_t i, oprsz = simd_oprsz(desc); | ||
154 | + int is_s = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
155 | + int is_2 = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
156 | + int index = extract32(desc, SIMD_DATA_SHIFT + 2, 3); | ||
157 | + int is_q = oprsz == 16; | ||
158 | + uint64_t n_4; | ||
159 | + float32 m_1; | ||
160 | + | ||
161 | + /* Pre-load all of the f16 data, avoiding overlap issues. */ | ||
162 | + n_4 = load4_f16(vn, is_q, is_2); | ||
163 | + | ||
164 | + /* Negate all inputs for FMLSL at once. */ | ||
165 | + if (is_s) { | ||
166 | + n_4 ^= 0x8000800080008000ull; | ||
167 | + } | ||
168 | + | ||
169 | + m_1 = float16_to_float32_by_bits(((float16 *)vm)[H2(index)], fz16); | ||
170 | + | ||
171 | + for (i = 0; i < oprsz / 4; i++) { | ||
172 | + float32 n_1 = float16_to_float32_by_bits(n_4 >> (i * 16), fz16); | ||
173 | + d[H4(i)] = float32_muladd(n_1, m_1, d[H4(i)], 0, fpst); | ||
174 | + } | ||
175 | + clear_tail(d, oprsz, simd_maxsz(desc)); | ||
176 | +} | ||
177 | + | ||
178 | +void HELPER(gvec_fmlal_idx_a32)(void *vd, void *vn, void *vm, | ||
179 | + void *venv, uint32_t desc) | ||
180 | +{ | ||
181 | + CPUARMState *env = venv; | ||
182 | + do_fmlal_idx(vd, vn, vm, &env->vfp.standard_fp_status, desc, | ||
183 | + get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); | ||
184 | +} | ||
185 | + | ||
186 | +void HELPER(gvec_fmlal_idx_a64)(void *vd, void *vn, void *vm, | ||
187 | + void *venv, uint32_t desc) | ||
188 | +{ | ||
189 | + CPUARMState *env = venv; | ||
190 | + do_fmlal_idx(vd, vn, vm, &env->vfp.fp_status, desc, | ||
191 | + get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); | ||
192 | +} | ||
193 | -- | 29 | -- |
194 | 2.20.1 | 30 | 2.34.1 |
195 | 31 | ||
196 | 32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | This function is part of the public interface and | ||
4 | is not "specialized" to any target in any way. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20241203203949.483774-7-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | fpu/softfloat.c | 52 ++++++++++++++++++++++++++++++++++ | ||
12 | fpu/softfloat-specialize.c.inc | 52 ---------------------------------- | ||
13 | 2 files changed, 52 insertions(+), 52 deletions(-) | ||
14 | |||
15 | diff --git a/fpu/softfloat.c b/fpu/softfloat.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/fpu/softfloat.c | ||
18 | +++ b/fpu/softfloat.c | ||
19 | @@ -XXX,XX +XXX,XX @@ void normalizeFloatx80Subnormal(uint64_t aSig, int32_t *zExpPtr, | ||
20 | *zExpPtr = 1 - shiftCount; | ||
21 | } | ||
22 | |||
23 | +/*---------------------------------------------------------------------------- | ||
24 | +| Takes two extended double-precision floating-point values `a' and `b', one | ||
25 | +| of which is a NaN, and returns the appropriate NaN result. If either `a' or | ||
26 | +| `b' is a signaling NaN, the invalid exception is raised. | ||
27 | +*----------------------------------------------------------------------------*/ | ||
28 | + | ||
29 | +floatx80 propagateFloatx80NaN(floatx80 a, floatx80 b, float_status *status) | ||
30 | +{ | ||
31 | + bool aIsLargerSignificand; | ||
32 | + FloatClass a_cls, b_cls; | ||
33 | + | ||
34 | + /* This is not complete, but is good enough for pickNaN. */ | ||
35 | + a_cls = (!floatx80_is_any_nan(a) | ||
36 | + ? float_class_normal | ||
37 | + : floatx80_is_signaling_nan(a, status) | ||
38 | + ? float_class_snan | ||
39 | + : float_class_qnan); | ||
40 | + b_cls = (!floatx80_is_any_nan(b) | ||
41 | + ? float_class_normal | ||
42 | + : floatx80_is_signaling_nan(b, status) | ||
43 | + ? float_class_snan | ||
44 | + : float_class_qnan); | ||
45 | + | ||
46 | + if (is_snan(a_cls) || is_snan(b_cls)) { | ||
47 | + float_raise(float_flag_invalid, status); | ||
48 | + } | ||
49 | + | ||
50 | + if (status->default_nan_mode) { | ||
51 | + return floatx80_default_nan(status); | ||
52 | + } | ||
53 | + | ||
54 | + if (a.low < b.low) { | ||
55 | + aIsLargerSignificand = 0; | ||
56 | + } else if (b.low < a.low) { | ||
57 | + aIsLargerSignificand = 1; | ||
58 | + } else { | ||
59 | + aIsLargerSignificand = (a.high < b.high) ? 1 : 0; | ||
60 | + } | ||
61 | + | ||
62 | + if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) { | ||
63 | + if (is_snan(b_cls)) { | ||
64 | + return floatx80_silence_nan(b, status); | ||
65 | + } | ||
66 | + return b; | ||
67 | + } else { | ||
68 | + if (is_snan(a_cls)) { | ||
69 | + return floatx80_silence_nan(a, status); | ||
70 | + } | ||
71 | + return a; | ||
72 | + } | ||
73 | +} | ||
74 | + | ||
75 | /*---------------------------------------------------------------------------- | ||
76 | | Takes an abstract floating-point value having sign `zSign', exponent `zExp', | ||
77 | | and extended significand formed by the concatenation of `zSig0' and `zSig1', | ||
78 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/fpu/softfloat-specialize.c.inc | ||
81 | +++ b/fpu/softfloat-specialize.c.inc | ||
82 | @@ -XXX,XX +XXX,XX @@ floatx80 floatx80_silence_nan(floatx80 a, float_status *status) | ||
83 | return a; | ||
84 | } | ||
85 | |||
86 | -/*---------------------------------------------------------------------------- | ||
87 | -| Takes two extended double-precision floating-point values `a' and `b', one | ||
88 | -| of which is a NaN, and returns the appropriate NaN result. If either `a' or | ||
89 | -| `b' is a signaling NaN, the invalid exception is raised. | ||
90 | -*----------------------------------------------------------------------------*/ | ||
91 | - | ||
92 | -floatx80 propagateFloatx80NaN(floatx80 a, floatx80 b, float_status *status) | ||
93 | -{ | ||
94 | - bool aIsLargerSignificand; | ||
95 | - FloatClass a_cls, b_cls; | ||
96 | - | ||
97 | - /* This is not complete, but is good enough for pickNaN. */ | ||
98 | - a_cls = (!floatx80_is_any_nan(a) | ||
99 | - ? float_class_normal | ||
100 | - : floatx80_is_signaling_nan(a, status) | ||
101 | - ? float_class_snan | ||
102 | - : float_class_qnan); | ||
103 | - b_cls = (!floatx80_is_any_nan(b) | ||
104 | - ? float_class_normal | ||
105 | - : floatx80_is_signaling_nan(b, status) | ||
106 | - ? float_class_snan | ||
107 | - : float_class_qnan); | ||
108 | - | ||
109 | - if (is_snan(a_cls) || is_snan(b_cls)) { | ||
110 | - float_raise(float_flag_invalid, status); | ||
111 | - } | ||
112 | - | ||
113 | - if (status->default_nan_mode) { | ||
114 | - return floatx80_default_nan(status); | ||
115 | - } | ||
116 | - | ||
117 | - if (a.low < b.low) { | ||
118 | - aIsLargerSignificand = 0; | ||
119 | - } else if (b.low < a.low) { | ||
120 | - aIsLargerSignificand = 1; | ||
121 | - } else { | ||
122 | - aIsLargerSignificand = (a.high < b.high) ? 1 : 0; | ||
123 | - } | ||
124 | - | ||
125 | - if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) { | ||
126 | - if (is_snan(b_cls)) { | ||
127 | - return floatx80_silence_nan(b, status); | ||
128 | - } | ||
129 | - return b; | ||
130 | - } else { | ||
131 | - if (is_snan(a_cls)) { | ||
132 | - return floatx80_silence_nan(a, status); | ||
133 | - } | ||
134 | - return a; | ||
135 | - } | ||
136 | -} | ||
137 | - | ||
138 | /*---------------------------------------------------------------------------- | ||
139 | | Returns 1 if the quadruple-precision floating-point value `a' is a quiet | ||
140 | | NaN; otherwise returns 0. | ||
141 | -- | ||
142 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Unpacking and repacking the parts may be slightly more work | ||
4 | than we did before, but we get to reuse more code. For a | ||
5 | code path handling exceptional values, this is an improvement. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20241203203949.483774-8-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | fpu/softfloat.c | 43 +++++-------------------------------------- | ||
13 | 1 file changed, 5 insertions(+), 38 deletions(-) | ||
14 | |||
15 | diff --git a/fpu/softfloat.c b/fpu/softfloat.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/fpu/softfloat.c | ||
18 | +++ b/fpu/softfloat.c | ||
19 | @@ -XXX,XX +XXX,XX @@ void normalizeFloatx80Subnormal(uint64_t aSig, int32_t *zExpPtr, | ||
20 | |||
21 | floatx80 propagateFloatx80NaN(floatx80 a, floatx80 b, float_status *status) | ||
22 | { | ||
23 | - bool aIsLargerSignificand; | ||
24 | - FloatClass a_cls, b_cls; | ||
25 | + FloatParts128 pa, pb, *pr; | ||
26 | |||
27 | - /* This is not complete, but is good enough for pickNaN. */ | ||
28 | - a_cls = (!floatx80_is_any_nan(a) | ||
29 | - ? float_class_normal | ||
30 | - : floatx80_is_signaling_nan(a, status) | ||
31 | - ? float_class_snan | ||
32 | - : float_class_qnan); | ||
33 | - b_cls = (!floatx80_is_any_nan(b) | ||
34 | - ? float_class_normal | ||
35 | - : floatx80_is_signaling_nan(b, status) | ||
36 | - ? float_class_snan | ||
37 | - : float_class_qnan); | ||
38 | - | ||
39 | - if (is_snan(a_cls) || is_snan(b_cls)) { | ||
40 | - float_raise(float_flag_invalid, status); | ||
41 | - } | ||
42 | - | ||
43 | - if (status->default_nan_mode) { | ||
44 | + if (!floatx80_unpack_canonical(&pa, a, status) || | ||
45 | + !floatx80_unpack_canonical(&pb, b, status)) { | ||
46 | return floatx80_default_nan(status); | ||
47 | } | ||
48 | |||
49 | - if (a.low < b.low) { | ||
50 | - aIsLargerSignificand = 0; | ||
51 | - } else if (b.low < a.low) { | ||
52 | - aIsLargerSignificand = 1; | ||
53 | - } else { | ||
54 | - aIsLargerSignificand = (a.high < b.high) ? 1 : 0; | ||
55 | - } | ||
56 | - | ||
57 | - if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) { | ||
58 | - if (is_snan(b_cls)) { | ||
59 | - return floatx80_silence_nan(b, status); | ||
60 | - } | ||
61 | - return b; | ||
62 | - } else { | ||
63 | - if (is_snan(a_cls)) { | ||
64 | - return floatx80_silence_nan(a, status); | ||
65 | - } | ||
66 | - return a; | ||
67 | - } | ||
68 | + pr = parts_pick_nan(&pa, &pb, status); | ||
69 | + return floatx80_round_pack_canonical(pr, status); | ||
70 | } | ||
71 | |||
72 | /*---------------------------------------------------------------------------- | ||
73 | -- | ||
74 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Inline pickNaN into its only caller. This makes one assert | ||
4 | redundant with the immediately preceding IF. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Message-id: 20241203203949.483774-9-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | fpu/softfloat-parts.c.inc | 82 +++++++++++++++++++++++++---- | ||
12 | fpu/softfloat-specialize.c.inc | 96 ---------------------------------- | ||
13 | 2 files changed, 73 insertions(+), 105 deletions(-) | ||
14 | |||
15 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/fpu/softfloat-parts.c.inc | ||
18 | +++ b/fpu/softfloat-parts.c.inc | ||
19 | @@ -XXX,XX +XXX,XX @@ static void partsN(return_nan)(FloatPartsN *a, float_status *s) | ||
20 | static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, | ||
21 | float_status *s) | ||
22 | { | ||
23 | + int cmp, which; | ||
24 | + | ||
25 | if (is_snan(a->cls) || is_snan(b->cls)) { | ||
26 | float_raise(float_flag_invalid | float_flag_invalid_snan, s); | ||
27 | } | ||
28 | |||
29 | if (s->default_nan_mode) { | ||
30 | parts_default_nan(a, s); | ||
31 | - } else { | ||
32 | - int cmp = frac_cmp(a, b); | ||
33 | - if (cmp == 0) { | ||
34 | - cmp = a->sign < b->sign; | ||
35 | - } | ||
36 | + return a; | ||
37 | + } | ||
38 | |||
39 | - if (pickNaN(a->cls, b->cls, cmp > 0, s)) { | ||
40 | - a = b; | ||
41 | - } | ||
42 | + cmp = frac_cmp(a, b); | ||
43 | + if (cmp == 0) { | ||
44 | + cmp = a->sign < b->sign; | ||
45 | + } | ||
46 | + | ||
47 | + switch (s->float_2nan_prop_rule) { | ||
48 | + case float_2nan_prop_s_ab: | ||
49 | if (is_snan(a->cls)) { | ||
50 | - parts_silence_nan(a, s); | ||
51 | + which = 0; | ||
52 | + } else if (is_snan(b->cls)) { | ||
53 | + which = 1; | ||
54 | + } else if (is_qnan(a->cls)) { | ||
55 | + which = 0; | ||
56 | + } else { | ||
57 | + which = 1; | ||
58 | } | ||
59 | + break; | ||
60 | + case float_2nan_prop_s_ba: | ||
61 | + if (is_snan(b->cls)) { | ||
62 | + which = 1; | ||
63 | + } else if (is_snan(a->cls)) { | ||
64 | + which = 0; | ||
65 | + } else if (is_qnan(b->cls)) { | ||
66 | + which = 1; | ||
67 | + } else { | ||
68 | + which = 0; | ||
69 | + } | ||
70 | + break; | ||
71 | + case float_2nan_prop_ab: | ||
72 | + which = is_nan(a->cls) ? 0 : 1; | ||
73 | + break; | ||
74 | + case float_2nan_prop_ba: | ||
75 | + which = is_nan(b->cls) ? 1 : 0; | ||
76 | + break; | ||
77 | + case float_2nan_prop_x87: | ||
78 | + /* | ||
79 | + * This implements x87 NaN propagation rules: | ||
80 | + * SNaN + QNaN => return the QNaN | ||
81 | + * two SNaNs => return the one with the larger significand, silenced | ||
82 | + * two QNaNs => return the one with the larger significand | ||
83 | + * SNaN and a non-NaN => return the SNaN, silenced | ||
84 | + * QNaN and a non-NaN => return the QNaN | ||
85 | + * | ||
86 | + * If we get down to comparing significands and they are the same, | ||
87 | + * return the NaN with the positive sign bit (if any). | ||
88 | + */ | ||
89 | + if (is_snan(a->cls)) { | ||
90 | + if (is_snan(b->cls)) { | ||
91 | + which = cmp > 0 ? 0 : 1; | ||
92 | + } else { | ||
93 | + which = is_qnan(b->cls) ? 1 : 0; | ||
94 | + } | ||
95 | + } else if (is_qnan(a->cls)) { | ||
96 | + if (is_snan(b->cls) || !is_qnan(b->cls)) { | ||
97 | + which = 0; | ||
98 | + } else { | ||
99 | + which = cmp > 0 ? 0 : 1; | ||
100 | + } | ||
101 | + } else { | ||
102 | + which = 1; | ||
103 | + } | ||
104 | + break; | ||
105 | + default: | ||
106 | + g_assert_not_reached(); | ||
107 | + } | ||
108 | + | ||
109 | + if (which) { | ||
110 | + a = b; | ||
111 | + } | ||
112 | + if (is_snan(a->cls)) { | ||
113 | + parts_silence_nan(a, s); | ||
114 | } | ||
115 | return a; | ||
116 | } | ||
117 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/fpu/softfloat-specialize.c.inc | ||
120 | +++ b/fpu/softfloat-specialize.c.inc | ||
121 | @@ -XXX,XX +XXX,XX @@ bool float32_is_signaling_nan(float32 a_, float_status *status) | ||
122 | } | ||
123 | } | ||
124 | |||
125 | -/*---------------------------------------------------------------------------- | ||
126 | -| Select which NaN to propagate for a two-input operation. | ||
127 | -| IEEE754 doesn't specify all the details of this, so the | ||
128 | -| algorithm is target-specific. | ||
129 | -| The routine is passed various bits of information about the | ||
130 | -| two NaNs and should return 0 to select NaN a and 1 for NaN b. | ||
131 | -| Note that signalling NaNs are always squashed to quiet NaNs | ||
132 | -| by the caller, by calling floatXX_silence_nan() before | ||
133 | -| returning them. | ||
134 | -| | ||
135 | -| aIsLargerSignificand is only valid if both a and b are NaNs | ||
136 | -| of some kind, and is true if a has the larger significand, | ||
137 | -| or if both a and b have the same significand but a is | ||
138 | -| positive but b is negative. It is only needed for the x87 | ||
139 | -| tie-break rule. | ||
140 | -*----------------------------------------------------------------------------*/ | ||
141 | - | ||
142 | -static int pickNaN(FloatClass a_cls, FloatClass b_cls, | ||
143 | - bool aIsLargerSignificand, float_status *status) | ||
144 | -{ | ||
145 | - /* | ||
146 | - * We guarantee not to require the target to tell us how to | ||
147 | - * pick a NaN if we're always returning the default NaN. | ||
148 | - * But if we're not in default-NaN mode then the target must | ||
149 | - * specify via set_float_2nan_prop_rule(). | ||
150 | - */ | ||
151 | - assert(!status->default_nan_mode); | ||
152 | - | ||
153 | - switch (status->float_2nan_prop_rule) { | ||
154 | - case float_2nan_prop_s_ab: | ||
155 | - if (is_snan(a_cls)) { | ||
156 | - return 0; | ||
157 | - } else if (is_snan(b_cls)) { | ||
158 | - return 1; | ||
159 | - } else if (is_qnan(a_cls)) { | ||
160 | - return 0; | ||
161 | - } else { | ||
162 | - return 1; | ||
163 | - } | ||
164 | - break; | ||
165 | - case float_2nan_prop_s_ba: | ||
166 | - if (is_snan(b_cls)) { | ||
167 | - return 1; | ||
168 | - } else if (is_snan(a_cls)) { | ||
169 | - return 0; | ||
170 | - } else if (is_qnan(b_cls)) { | ||
171 | - return 1; | ||
172 | - } else { | ||
173 | - return 0; | ||
174 | - } | ||
175 | - break; | ||
176 | - case float_2nan_prop_ab: | ||
177 | - if (is_nan(a_cls)) { | ||
178 | - return 0; | ||
179 | - } else { | ||
180 | - return 1; | ||
181 | - } | ||
182 | - break; | ||
183 | - case float_2nan_prop_ba: | ||
184 | - if (is_nan(b_cls)) { | ||
185 | - return 1; | ||
186 | - } else { | ||
187 | - return 0; | ||
188 | - } | ||
189 | - break; | ||
190 | - case float_2nan_prop_x87: | ||
191 | - /* | ||
192 | - * This implements x87 NaN propagation rules: | ||
193 | - * SNaN + QNaN => return the QNaN | ||
194 | - * two SNaNs => return the one with the larger significand, silenced | ||
195 | - * two QNaNs => return the one with the larger significand | ||
196 | - * SNaN and a non-NaN => return the SNaN, silenced | ||
197 | - * QNaN and a non-NaN => return the QNaN | ||
198 | - * | ||
199 | - * If we get down to comparing significands and they are the same, | ||
200 | - * return the NaN with the positive sign bit (if any). | ||
201 | - */ | ||
202 | - if (is_snan(a_cls)) { | ||
203 | - if (is_snan(b_cls)) { | ||
204 | - return aIsLargerSignificand ? 0 : 1; | ||
205 | - } | ||
206 | - return is_qnan(b_cls) ? 1 : 0; | ||
207 | - } else if (is_qnan(a_cls)) { | ||
208 | - if (is_snan(b_cls) || !is_qnan(b_cls)) { | ||
209 | - return 0; | ||
210 | - } else { | ||
211 | - return aIsLargerSignificand ? 0 : 1; | ||
212 | - } | ||
213 | - } else { | ||
214 | - return 1; | ||
215 | - } | ||
216 | - default: | ||
217 | - g_assert_not_reached(); | ||
218 | - } | ||
219 | -} | ||
220 | - | ||
221 | /*---------------------------------------------------------------------------- | ||
222 | | Returns 1 if the double-precision floating-point value `a' is a quiet | ||
223 | | NaN; otherwise returns 0. | ||
224 | -- | ||
225 | 2.34.1 | ||
226 | |||
227 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Remember if there was an SNaN, and use that to simplify | ||
4 | float_2nan_prop_s_{ab,ba} to only the snan component. | ||
5 | Then, fall through to the corresponding | ||
6 | float_2nan_prop_{ab,ba} case to handle any remaining | ||
7 | nans, which must be quiet. | ||
8 | |||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Message-id: 20241203203949.483774-10-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | fpu/softfloat-parts.c.inc | 32 ++++++++++++-------------------- | ||
15 | 1 file changed, 12 insertions(+), 20 deletions(-) | ||
16 | |||
17 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/fpu/softfloat-parts.c.inc | ||
20 | +++ b/fpu/softfloat-parts.c.inc | ||
21 | @@ -XXX,XX +XXX,XX @@ static void partsN(return_nan)(FloatPartsN *a, float_status *s) | ||
22 | static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, | ||
23 | float_status *s) | ||
24 | { | ||
25 | + bool have_snan = false; | ||
26 | int cmp, which; | ||
27 | |||
28 | if (is_snan(a->cls) || is_snan(b->cls)) { | ||
29 | float_raise(float_flag_invalid | float_flag_invalid_snan, s); | ||
30 | + have_snan = true; | ||
31 | } | ||
32 | |||
33 | if (s->default_nan_mode) { | ||
34 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, | ||
35 | |||
36 | switch (s->float_2nan_prop_rule) { | ||
37 | case float_2nan_prop_s_ab: | ||
38 | - if (is_snan(a->cls)) { | ||
39 | - which = 0; | ||
40 | - } else if (is_snan(b->cls)) { | ||
41 | - which = 1; | ||
42 | - } else if (is_qnan(a->cls)) { | ||
43 | - which = 0; | ||
44 | - } else { | ||
45 | - which = 1; | ||
46 | + if (have_snan) { | ||
47 | + which = is_snan(a->cls) ? 0 : 1; | ||
48 | + break; | ||
49 | } | ||
50 | - break; | ||
51 | - case float_2nan_prop_s_ba: | ||
52 | - if (is_snan(b->cls)) { | ||
53 | - which = 1; | ||
54 | - } else if (is_snan(a->cls)) { | ||
55 | - which = 0; | ||
56 | - } else if (is_qnan(b->cls)) { | ||
57 | - which = 1; | ||
58 | - } else { | ||
59 | - which = 0; | ||
60 | - } | ||
61 | - break; | ||
62 | + /* fall through */ | ||
63 | case float_2nan_prop_ab: | ||
64 | which = is_nan(a->cls) ? 0 : 1; | ||
65 | break; | ||
66 | + case float_2nan_prop_s_ba: | ||
67 | + if (have_snan) { | ||
68 | + which = is_snan(b->cls) ? 1 : 0; | ||
69 | + break; | ||
70 | + } | ||
71 | + /* fall through */ | ||
72 | case float_2nan_prop_ba: | ||
73 | which = is_nan(b->cls) ? 1 : 0; | ||
74 | break; | ||
75 | -- | ||
76 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Move the fractional comparison to the end of the | ||
4 | float_2nan_prop_x87 case. This is not required for | ||
5 | any other 2nan propagation rule. Reorganize the | ||
6 | x87 case itself to break out of the switch when the | ||
7 | fractional comparison is not required. | ||
8 | |||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Message-id: 20241203203949.483774-11-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | fpu/softfloat-parts.c.inc | 19 +++++++++---------- | ||
15 | 1 file changed, 9 insertions(+), 10 deletions(-) | ||
16 | |||
17 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/fpu/softfloat-parts.c.inc | ||
20 | +++ b/fpu/softfloat-parts.c.inc | ||
21 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, | ||
22 | return a; | ||
23 | } | ||
24 | |||
25 | - cmp = frac_cmp(a, b); | ||
26 | - if (cmp == 0) { | ||
27 | - cmp = a->sign < b->sign; | ||
28 | - } | ||
29 | - | ||
30 | switch (s->float_2nan_prop_rule) { | ||
31 | case float_2nan_prop_s_ab: | ||
32 | if (have_snan) { | ||
33 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, | ||
34 | * return the NaN with the positive sign bit (if any). | ||
35 | */ | ||
36 | if (is_snan(a->cls)) { | ||
37 | - if (is_snan(b->cls)) { | ||
38 | - which = cmp > 0 ? 0 : 1; | ||
39 | - } else { | ||
40 | + if (!is_snan(b->cls)) { | ||
41 | which = is_qnan(b->cls) ? 1 : 0; | ||
42 | + break; | ||
43 | } | ||
44 | } else if (is_qnan(a->cls)) { | ||
45 | if (is_snan(b->cls) || !is_qnan(b->cls)) { | ||
46 | which = 0; | ||
47 | - } else { | ||
48 | - which = cmp > 0 ? 0 : 1; | ||
49 | + break; | ||
50 | } | ||
51 | } else { | ||
52 | which = 1; | ||
53 | + break; | ||
54 | } | ||
55 | + cmp = frac_cmp(a, b); | ||
56 | + if (cmp == 0) { | ||
57 | + cmp = a->sign < b->sign; | ||
58 | + } | ||
59 | + which = cmp > 0 ? 0 : 1; | ||
60 | break; | ||
61 | default: | ||
62 | g_assert_not_reached(); | ||
63 | -- | ||
64 | 2.34.1 | diff view generated by jsdifflib |
1 | This reverts commit 823e1b3818f9b10b824ddcd756983b6e2fa68730, | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | which introduces a regression running EDK2 guest firmware | ||
3 | under KVM: | ||
4 | 2 | ||
5 | error: kvm run failed Function not implemented | 3 | Replace the "index" selecting between A and B with a result variable |
6 | PC=000000013f5a6208 X00=00000000404003c4 X01=000000000000003a | 4 | of the proper type. This improves clarity within the function. |
7 | X02=0000000000000000 X03=00000000404003c4 X04=0000000000000000 | ||
8 | X05=0000000096000046 X06=000000013d2ef270 X07=000000013e3d1710 | ||
9 | X08=09010755ffaf8ba8 X09=ffaf8b9cfeeb5468 X10=feeb546409010756 | ||
10 | X11=09010757ffaf8b90 X12=feeb50680903068b X13=090306a1ffaf8bc0 | ||
11 | X14=0000000000000000 X15=0000000000000000 X16=000000013f872da0 | ||
12 | X17=00000000ffffa6ab X18=0000000000000000 X19=000000013f5a92d0 | ||
13 | X20=000000013f5a7a78 X21=000000000000003a X22=000000013f5a7ab2 | ||
14 | X23=000000013f5a92e8 X24=000000013f631090 X25=0000000000000010 | ||
15 | X26=0000000000000100 X27=000000013f89501b X28=000000013e3d14e0 | ||
16 | X29=000000013e3d12a0 X30=000000013f5a2518 SP=000000013b7be0b0 | ||
17 | PSTATE=404003c4 -Z-- EL1t | ||
18 | 5 | ||
19 | with | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
20 | [ 3507.926571] kvm [35042]: load/store instruction decoding not implemented | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
21 | in the host dmesg. | 8 | Message-id: 20241203203949.483774-12-richard.henderson@linaro.org |
22 | |||
23 | Revert the change for the moment until we can investigate the | ||
24 | cause of the regression. | ||
25 | |||
26 | Reported-by: Eric Auger <eric.auger@redhat.com> | ||
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 10 | --- |
29 | target/arm/cpu.h | 9 +-------- | 11 | fpu/softfloat-parts.c.inc | 28 +++++++++++++--------------- |
30 | target/arm/helper.c | 27 ++------------------------- | 12 | 1 file changed, 13 insertions(+), 15 deletions(-) |
31 | target/arm/kvm32.c | 20 ++++++++++++++++++-- | ||
32 | target/arm/kvm64.c | 2 -- | ||
33 | target/arm/machine.c | 2 +- | ||
34 | 5 files changed, 22 insertions(+), 38 deletions(-) | ||
35 | 13 | ||
36 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
37 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/target/arm/cpu.h | 16 | --- a/fpu/softfloat-parts.c.inc |
39 | +++ b/target/arm/cpu.h | 17 | +++ b/fpu/softfloat-parts.c.inc |
40 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_cpustate(ARMCPU *cpu); | 18 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, |
41 | /** | 19 | float_status *s) |
42 | * write_cpustate_to_list: | 20 | { |
43 | * @cpu: ARMCPU | 21 | bool have_snan = false; |
44 | - * @kvm_sync: true if this is for syncing back to KVM | 22 | - int cmp, which; |
45 | * | 23 | + FloatPartsN *ret; |
46 | * For each register listed in the ARMCPU cpreg_indexes list, write | 24 | + int cmp; |
47 | * its value from the ARMCPUState structure into the cpreg_values list. | 25 | |
48 | * This is used to copy info from TCG's working data structures into | 26 | if (is_snan(a->cls) || is_snan(b->cls)) { |
49 | * KVM or for outbound migration. | 27 | float_raise(float_flag_invalid | float_flag_invalid_snan, s); |
50 | * | 28 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, |
51 | - * @kvm_sync is true if we are doing this in order to sync the | 29 | switch (s->float_2nan_prop_rule) { |
52 | - * register state back to KVM. In this case we will only update | 30 | case float_2nan_prop_s_ab: |
53 | - * values in the list if the previous list->cpustate sync actually | 31 | if (have_snan) { |
54 | - * successfully wrote the CPU state. Otherwise we will keep the value | 32 | - which = is_snan(a->cls) ? 0 : 1; |
55 | - * that is in the list. | 33 | + ret = is_snan(a->cls) ? a : b; |
56 | - * | 34 | break; |
57 | * Returns: true if all register values were read correctly, | 35 | } |
58 | * false if some register was unknown or could not be read. | 36 | /* fall through */ |
59 | * Note that we do not stop early on failure -- we will attempt | 37 | case float_2nan_prop_ab: |
60 | * reading all registers in the list. | 38 | - which = is_nan(a->cls) ? 0 : 1; |
61 | */ | 39 | + ret = is_nan(a->cls) ? a : b; |
62 | -bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); | 40 | break; |
63 | +bool write_cpustate_to_list(ARMCPU *cpu); | 41 | case float_2nan_prop_s_ba: |
64 | 42 | if (have_snan) { | |
65 | #define ARM_CPUID_TI915T 0x54029152 | 43 | - which = is_snan(b->cls) ? 1 : 0; |
66 | #define ARM_CPUID_TI925T 0x54029252 | 44 | + ret = is_snan(b->cls) ? b : a; |
67 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 45 | break; |
68 | index XXXXXXX..XXXXXXX 100644 | 46 | } |
69 | --- a/target/arm/helper.c | 47 | /* fall through */ |
70 | +++ b/target/arm/helper.c | 48 | case float_2nan_prop_ba: |
71 | @@ -XXX,XX +XXX,XX @@ static bool raw_accessors_invalid(const ARMCPRegInfo *ri) | 49 | - which = is_nan(b->cls) ? 1 : 0; |
72 | return true; | 50 | + ret = is_nan(b->cls) ? b : a; |
51 | break; | ||
52 | case float_2nan_prop_x87: | ||
53 | /* | ||
54 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, | ||
55 | */ | ||
56 | if (is_snan(a->cls)) { | ||
57 | if (!is_snan(b->cls)) { | ||
58 | - which = is_qnan(b->cls) ? 1 : 0; | ||
59 | + ret = is_qnan(b->cls) ? b : a; | ||
60 | break; | ||
61 | } | ||
62 | } else if (is_qnan(a->cls)) { | ||
63 | if (is_snan(b->cls) || !is_qnan(b->cls)) { | ||
64 | - which = 0; | ||
65 | + ret = a; | ||
66 | break; | ||
67 | } | ||
68 | } else { | ||
69 | - which = 1; | ||
70 | + ret = b; | ||
71 | break; | ||
72 | } | ||
73 | cmp = frac_cmp(a, b); | ||
74 | if (cmp == 0) { | ||
75 | cmp = a->sign < b->sign; | ||
76 | } | ||
77 | - which = cmp > 0 ? 0 : 1; | ||
78 | + ret = cmp > 0 ? a : b; | ||
79 | break; | ||
80 | default: | ||
81 | g_assert_not_reached(); | ||
82 | } | ||
83 | |||
84 | - if (which) { | ||
85 | - a = b; | ||
86 | + if (is_snan(ret->cls)) { | ||
87 | + parts_silence_nan(ret, s); | ||
88 | } | ||
89 | - if (is_snan(a->cls)) { | ||
90 | - parts_silence_nan(a, s); | ||
91 | - } | ||
92 | - return a; | ||
93 | + return ret; | ||
73 | } | 94 | } |
74 | 95 | ||
75 | -bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync) | 96 | static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
76 | +bool write_cpustate_to_list(ARMCPU *cpu) | ||
77 | { | ||
78 | /* Write the coprocessor state from cpu->env to the (index,value) list. */ | ||
79 | int i; | ||
80 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync) | ||
81 | for (i = 0; i < cpu->cpreg_array_len; i++) { | ||
82 | uint32_t regidx = kvm_to_cpreg_id(cpu->cpreg_indexes[i]); | ||
83 | const ARMCPRegInfo *ri; | ||
84 | - uint64_t newval; | ||
85 | |||
86 | ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); | ||
87 | if (!ri) { | ||
88 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync) | ||
89 | if (ri->type & ARM_CP_NO_RAW) { | ||
90 | continue; | ||
91 | } | ||
92 | - | ||
93 | - newval = read_raw_cp_reg(&cpu->env, ri); | ||
94 | - if (kvm_sync) { | ||
95 | - /* | ||
96 | - * Only sync if the previous list->cpustate sync succeeded. | ||
97 | - * Rather than tracking the success/failure state for every | ||
98 | - * item in the list, we just recheck "does the raw write we must | ||
99 | - * have made in write_list_to_cpustate() read back OK" here. | ||
100 | - */ | ||
101 | - uint64_t oldval = cpu->cpreg_values[i]; | ||
102 | - | ||
103 | - if (oldval == newval) { | ||
104 | - continue; | ||
105 | - } | ||
106 | - | ||
107 | - write_raw_cp_reg(&cpu->env, ri, oldval); | ||
108 | - if (read_raw_cp_reg(&cpu->env, ri) != oldval) { | ||
109 | - continue; | ||
110 | - } | ||
111 | - | ||
112 | - write_raw_cp_reg(&cpu->env, ri, newval); | ||
113 | - } | ||
114 | - cpu->cpreg_values[i] = newval; | ||
115 | + cpu->cpreg_values[i] = read_raw_cp_reg(&cpu->env, ri); | ||
116 | } | ||
117 | return ok; | ||
118 | } | ||
119 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/target/arm/kvm32.c | ||
122 | +++ b/target/arm/kvm32.c | ||
123 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
124 | return ret; | ||
125 | } | ||
126 | |||
127 | - write_cpustate_to_list(cpu, true); | ||
128 | - | ||
129 | + /* Note that we do not call write_cpustate_to_list() | ||
130 | + * here, so we are only writing the tuple list back to | ||
131 | + * KVM. This is safe because nothing can change the | ||
132 | + * CPUARMState cp15 fields (in particular gdb accesses cannot) | ||
133 | + * and so there are no changes to sync. In fact syncing would | ||
134 | + * be wrong at this point: for a constant register where TCG and | ||
135 | + * KVM disagree about its value, the preceding write_list_to_cpustate() | ||
136 | + * would not have had any effect on the CPUARMState value (since the | ||
137 | + * register is read-only), and a write_cpustate_to_list() here would | ||
138 | + * then try to write the TCG value back into KVM -- this would either | ||
139 | + * fail or incorrectly change the value the guest sees. | ||
140 | + * | ||
141 | + * If we ever want to allow the user to modify cp15 registers via | ||
142 | + * the gdb stub, we would need to be more clever here (for instance | ||
143 | + * tracking the set of registers kvm_arch_get_registers() successfully | ||
144 | + * managed to update the CPUARMState with, and only allowing those | ||
145 | + * to be written back up into the kernel). | ||
146 | + */ | ||
147 | if (!write_list_to_kvmstate(cpu, level)) { | ||
148 | return EINVAL; | ||
149 | } | ||
150 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
151 | index XXXXXXX..XXXXXXX 100644 | ||
152 | --- a/target/arm/kvm64.c | ||
153 | +++ b/target/arm/kvm64.c | ||
154 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
155 | return ret; | ||
156 | } | ||
157 | |||
158 | - write_cpustate_to_list(cpu, true); | ||
159 | - | ||
160 | if (!write_list_to_kvmstate(cpu, level)) { | ||
161 | return EINVAL; | ||
162 | } | ||
163 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/target/arm/machine.c | ||
166 | +++ b/target/arm/machine.c | ||
167 | @@ -XXX,XX +XXX,XX @@ static int cpu_pre_save(void *opaque) | ||
168 | abort(); | ||
169 | } | ||
170 | } else { | ||
171 | - if (!write_cpustate_to_list(cpu, false)) { | ||
172 | + if (!write_cpustate_to_list(cpu)) { | ||
173 | /* This should never fail. */ | ||
174 | abort(); | ||
175 | } | ||
176 | -- | 97 | -- |
177 | 2.20.1 | 98 | 2.34.1 |
178 | 99 | ||
179 | 100 | diff view generated by jsdifflib |
1 | The iotkit-sysctl device has a register it names INITSVRTOR0. | 1 | From: Leif Lindholm <quic_llindhol@quicinc.com> |
---|---|---|---|
2 | This is actually a typo present in the IoTKit documentation | ||
3 | and also in part of the SSE-200 documentation: it should be | ||
4 | INITSVTOR0 because it is specifying the initial value of the | ||
5 | Secure VTOR register in the CPU. Correct the typo. | ||
6 | 2 | ||
3 | I'm migrating to Qualcomm's new open source email infrastructure, so | ||
4 | update my email address, and update the mailmap to match. | ||
5 | |||
6 | Signed-off-by: Leif Lindholm <leif.lindholm@oss.qualcomm.com> | ||
7 | Reviewed-by: Leif Lindholm <quic_llindhol@quicinc.com> | ||
8 | Reviewed-by: Brian Cain <brian.cain@oss.qualcomm.com> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 20241205114047.1125842-1-leif.lindholm@oss.qualcomm.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190219125808.25174-6-peter.maydell@linaro.org | ||
10 | --- | 13 | --- |
11 | include/hw/misc/iotkit-sysctl.h | 2 +- | 14 | MAINTAINERS | 2 +- |
12 | hw/misc/iotkit-sysctl.c | 16 ++++++++-------- | 15 | .mailmap | 5 +++-- |
13 | 2 files changed, 9 insertions(+), 9 deletions(-) | 16 | 2 files changed, 4 insertions(+), 3 deletions(-) |
14 | 17 | ||
15 | diff --git a/include/hw/misc/iotkit-sysctl.h b/include/hw/misc/iotkit-sysctl.h | 18 | diff --git a/MAINTAINERS b/MAINTAINERS |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/misc/iotkit-sysctl.h | 20 | --- a/MAINTAINERS |
18 | +++ b/include/hw/misc/iotkit-sysctl.h | 21 | +++ b/MAINTAINERS |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct IoTKitSysCtl { | 22 | @@ -XXX,XX +XXX,XX @@ F: include/hw/ssi/imx_spi.h |
20 | uint32_t reset_syndrome; | 23 | SBSA-REF |
21 | uint32_t reset_mask; | 24 | M: Radoslaw Biernacki <rad@semihalf.com> |
22 | uint32_t gretreg; | 25 | M: Peter Maydell <peter.maydell@linaro.org> |
23 | - uint32_t initsvrtor0; | 26 | -R: Leif Lindholm <quic_llindhol@quicinc.com> |
24 | + uint32_t initsvtor0; | 27 | +R: Leif Lindholm <leif.lindholm@oss.qualcomm.com> |
25 | uint32_t cpuwait; | 28 | R: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
26 | uint32_t wicctrl; | 29 | L: qemu-arm@nongnu.org |
27 | } IoTKitSysCtl; | 30 | S: Maintained |
28 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | 31 | diff --git a/.mailmap b/.mailmap |
29 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/misc/iotkit-sysctl.c | 33 | --- a/.mailmap |
31 | +++ b/hw/misc/iotkit-sysctl.c | 34 | +++ b/.mailmap |
32 | @@ -XXX,XX +XXX,XX @@ REG32(RESET_MASK, 0x104) | 35 | @@ -XXX,XX +XXX,XX @@ Huacai Chen <chenhuacai@kernel.org> <chenhc@lemote.com> |
33 | REG32(SWRESET, 0x108) | 36 | Huacai Chen <chenhuacai@kernel.org> <chenhuacai@loongson.cn> |
34 | FIELD(SWRESET, SWRESETREQ, 9, 1) | 37 | James Hogan <jhogan@kernel.org> <james.hogan@imgtec.com> |
35 | REG32(GRETREG, 0x10c) | 38 | Juan Quintela <quintela@trasno.org> <quintela@redhat.com> |
36 | -REG32(INITSVRTOR0, 0x110) | 39 | -Leif Lindholm <quic_llindhol@quicinc.com> <leif.lindholm@linaro.org> |
37 | +REG32(INITSVTOR0, 0x110) | 40 | -Leif Lindholm <quic_llindhol@quicinc.com> <leif@nuviainc.com> |
38 | REG32(CPUWAIT, 0x118) | 41 | +Leif Lindholm <leif.lindholm@oss.qualcomm.com> <quic_llindhol@quicinc.com> |
39 | REG32(BUSWAIT, 0x11c) | 42 | +Leif Lindholm <leif.lindholm@oss.qualcomm.com> <leif.lindholm@linaro.org> |
40 | REG32(WICCTRL, 0x120) | 43 | +Leif Lindholm <leif.lindholm@oss.qualcomm.com> <leif@nuviainc.com> |
41 | @@ -XXX,XX +XXX,XX @@ static uint64_t iotkit_sysctl_read(void *opaque, hwaddr offset, | 44 | Luc Michel <luc@lmichel.fr> <luc.michel@git.antfield.fr> |
42 | case A_GRETREG: | 45 | Luc Michel <luc@lmichel.fr> <luc.michel@greensocs.com> |
43 | r = s->gretreg; | 46 | Luc Michel <luc@lmichel.fr> <lmichel@kalray.eu> |
44 | break; | ||
45 | - case A_INITSVRTOR0: | ||
46 | - r = s->initsvrtor0; | ||
47 | + case A_INITSVTOR0: | ||
48 | + r = s->initsvtor0; | ||
49 | break; | ||
50 | case A_CPUWAIT: | ||
51 | r = s->cpuwait; | ||
52 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_write(void *opaque, hwaddr offset, | ||
53 | */ | ||
54 | s->gretreg = value; | ||
55 | break; | ||
56 | - case A_INITSVRTOR0: | ||
57 | - qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl INITSVRTOR0 unimplemented\n"); | ||
58 | - s->initsvrtor0 = value; | ||
59 | + case A_INITSVTOR0: | ||
60 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl INITSVTOR0 unimplemented\n"); | ||
61 | + s->initsvtor0 = value; | ||
62 | break; | ||
63 | case A_CPUWAIT: | ||
64 | qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl CPUWAIT unimplemented\n"); | ||
65 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_reset(DeviceState *dev) | ||
66 | s->reset_syndrome = 1; | ||
67 | s->reset_mask = 0; | ||
68 | s->gretreg = 0; | ||
69 | - s->initsvrtor0 = 0x10000000; | ||
70 | + s->initsvtor0 = 0x10000000; | ||
71 | s->cpuwait = 0; | ||
72 | s->wicctrl = 0; | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription iotkit_sysctl_vmstate = { | ||
75 | VMSTATE_UINT32(reset_syndrome, IoTKitSysCtl), | ||
76 | VMSTATE_UINT32(reset_mask, IoTKitSysCtl), | ||
77 | VMSTATE_UINT32(gretreg, IoTKitSysCtl), | ||
78 | - VMSTATE_UINT32(initsvrtor0, IoTKitSysCtl), | ||
79 | + VMSTATE_UINT32(initsvtor0, IoTKitSysCtl), | ||
80 | VMSTATE_UINT32(cpuwait, IoTKitSysCtl), | ||
81 | VMSTATE_UINT32(wicctrl, IoTKitSysCtl), | ||
82 | VMSTATE_END_OF_LIST() | ||
83 | -- | 47 | -- |
84 | 2.20.1 | 48 | 2.34.1 |
85 | 49 | ||
86 | 50 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Vikram Garhwal <vikram.garhwal@bytedance.com> | ||
1 | 2 | ||
3 | Previously, maintainer role was paused due to inactive email id. Commit id: | ||
4 | c009d715721861984c4987bcc78b7ee183e86d75. | ||
5 | |||
6 | Signed-off-by: Vikram Garhwal <vikram.garhwal@bytedance.com> | ||
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
8 | Message-id: 20241204184205.12952-1-vikram.garhwal@bytedance.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | MAINTAINERS | 2 ++ | ||
12 | 1 file changed, 2 insertions(+) | ||
13 | |||
14 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/MAINTAINERS | ||
17 | +++ b/MAINTAINERS | ||
18 | @@ -XXX,XX +XXX,XX @@ F: tests/qtest/fuzz-sb16-test.c | ||
19 | |||
20 | Xilinx CAN | ||
21 | M: Francisco Iglesias <francisco.iglesias@amd.com> | ||
22 | +M: Vikram Garhwal <vikram.garhwal@bytedance.com> | ||
23 | S: Maintained | ||
24 | F: hw/net/can/xlnx-* | ||
25 | F: include/hw/net/xlnx-* | ||
26 | @@ -XXX,XX +XXX,XX @@ F: include/hw/rx/ | ||
27 | CAN bus subsystem and hardware | ||
28 | M: Pavel Pisa <pisa@cmp.felk.cvut.cz> | ||
29 | M: Francisco Iglesias <francisco.iglesias@amd.com> | ||
30 | +M: Vikram Garhwal <vikram.garhwal@bytedance.com> | ||
31 | S: Maintained | ||
32 | W: https://canbus.pages.fel.cvut.cz/ | ||
33 | F: net/can/* | ||
34 | -- | ||
35 | 2.34.1 | diff view generated by jsdifflib |