1 | The following changes since commit adf2e451f357e993f173ba9b4176dbf3e65fee7e: | 1 | The following changes since commit 5767815218efd3cbfd409505ed824d5f356044ae: |
---|---|---|---|
2 | 2 | ||
3 | Merge remote-tracking branch 'remotes/kevin/tags/for-upstream' into staging (2019-02-26 19:04:47 +0000) | 3 | Merge tag 'for_upstream' of https://git.kernel.org/pub/scm/virt/kvm/mst/qemu into staging (2024-02-14 15:45:52 +0000) |
4 | 4 | ||
5 | are available in the Git repository at: | 5 | are available in the Git repository at: |
6 | 6 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190228-1 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20240215 |
8 | 8 | ||
9 | for you to fetch changes up to 1c9af3a9e05c1607a36df4943f8f5393d7621a91: | 9 | for you to fetch changes up to f780e63fe731b058fe52d43653600d8729a1b5f2: |
10 | 10 | ||
11 | linux-user: Enable HWCAP_ASIMDFHM, HWCAP_JSCVT (2019-02-28 11:03:05 +0000) | 11 | docs: Add documentation for the mps3-an536 board (2024-02-15 14:32:39 +0000) |
12 | 12 | ||
13 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
14 | target-arm queue: | 14 | target-arm queue: |
15 | * add MHU and dual-core support to Musca boards | 15 | * hw/arm/xilinx_zynq: Wire FIQ between CPU <> GIC |
16 | * refactor some VFP insns to be gated by ID registers | 16 | * linux-user/aarch64: Choose SYNC as the preferred MTE mode |
17 | * Revert "arm: Allow system registers for KVM guests to be changed by QEMU code" | 17 | * Fix some errors in SVE/SME handling of MTE tags |
18 | * Implement ARMv8.2-FHM extension | 18 | * hw/pci-host/raven.c: Mark raven_io_ops as implementing unaligned accesses |
19 | * Advertise JSCVT via HWCAP for linux-user | 19 | * hw/block/tc58128: Don't emit deprecation warning under qtest |
20 | * tests/qtest: Fix handling of npcm7xx and GMAC tests | ||
21 | * hw/arm/virt: Wire up non-secure EL2 virtual timer IRQ | ||
22 | * tests/qtest/npcm7xx_emc-test: Connect all NICs to a backend | ||
23 | * Don't assert on vmload/vmsave of M-profile CPUs | ||
24 | * hw/arm/smmuv3: add support for stage 1 access fault | ||
25 | * hw/arm/stellaris: QOM cleanups | ||
26 | * Use new CBAR encoding for all v8 CPUs, not all aarch64 CPUs | ||
27 | * Improve Cortex_R52 IMPDEF sysreg modelling | ||
28 | * Allow access to SPSR_hyp from hyp mode | ||
29 | * New board model mps3-an536 (Cortex-R52) | ||
20 | 30 | ||
21 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
22 | Peter Maydell (11): | 32 | Luc Michel (1): |
23 | hw/misc/armsse-mhu.c: Model the SSE-200 Message Handling Unit | 33 | hw/arm/smmuv3: add support for stage 1 access fault |
24 | hw/arm/armsse: Wire up the MHUs | ||
25 | target/arm/cpu: Allow init-svtor property to be set after realize | ||
26 | target/arm/arm-powerctl: Add new arm_set_cpu_on_and_reset() | ||
27 | hw/misc/iotkit-sysctl: Correct typo in INITSVTOR0 register name | ||
28 | hw/arm/iotkit-sysctl: Add SSE-200 registers | ||
29 | hw/arm/iotkit-sysctl: Implement CPUWAIT and INITSVTOR* | ||
30 | hw/arm/armsse: Unify init-svtor and cpuwait handling | ||
31 | target/arm: Use MVFR1 feature bits to gate A32/T32 FP16 instructions | ||
32 | target/arm: Gate "miscellaneous FP" insns by ID register field | ||
33 | Revert "arm: Allow system registers for KVM guests to be changed by QEMU code" | ||
34 | 34 | ||
35 | Richard Henderson (5): | 35 | Nabih Estefan (1): |
36 | target/arm: Add helpers for FMLAL | 36 | tests/qtest: Fix GMAC test to run on a machine in upstream QEMU |
37 | target/arm: Implement FMLAL and FMLSL for aarch64 | ||
38 | target/arm: Implement VFMAL and VFMSL for aarch32 | ||
39 | target/arm: Enable ARMv8.2-FHM for -cpu max | ||
40 | linux-user: Enable HWCAP_ASIMDFHM, HWCAP_JSCVT | ||
41 | 37 | ||
42 | hw/misc/Makefile.objs | 1 + | 38 | Peter Maydell (22): |
43 | include/hw/arm/armsse.h | 3 +- | 39 | hw/pci-host/raven.c: Mark raven_io_ops as implementing unaligned accesses |
44 | include/hw/misc/armsse-mhu.h | 44 ++++++ | 40 | hw/block/tc58128: Don't emit deprecation warning under qtest |
45 | include/hw/misc/iotkit-sysctl.h | 25 +++- | 41 | tests/qtest/meson.build: Don't include qtests_npcm7xx in qtests_aarch64 |
46 | target/arm/arm-powerctl.h | 16 +++ | 42 | tests/qtest/bios-tables-test: Allow changes to virt GTDT |
47 | target/arm/cpu.h | 76 +++++++++-- | 43 | hw/arm/virt: Wire up non-secure EL2 virtual timer IRQ |
48 | target/arm/helper.h | 9 ++ | 44 | tests/qtest/bios-tables-tests: Update virt golden reference |
49 | hw/arm/armsse.c | 91 +++++++++---- | 45 | hw/arm/npcm7xx: Call qemu_configure_nic_device() for GMAC modules |
50 | hw/misc/armsse-mhu.c | 198 +++++++++++++++++++++++++++ | 46 | tests/qtest/npcm7xx_emc-test: Connect all NICs to a backend |
51 | hw/misc/iotkit-sysctl.c | 294 ++++++++++++++++++++++++++++++++++++++-- | 47 | target/arm: Don't get MDCR_EL2 in pmu_counter_enabled() before checking ARM_FEATURE_PMU |
52 | linux-user/elfload.c | 2 + | 48 | target/arm: Use new CBAR encoding for all v8 CPUs, not all aarch64 CPUs |
53 | target/arm/arm-powerctl.c | 56 ++++++++ | 49 | target/arm: The Cortex-R52 has a read-only CBAR |
54 | target/arm/cpu.c | 32 ++++- | 50 | target/arm: Add Cortex-R52 IMPDEF sysregs |
55 | target/arm/cpu64.c | 2 + | 51 | target/arm: Allow access to SPSR_hyp from hyp mode |
56 | target/arm/helper.c | 27 +--- | 52 | hw/misc/mps2-scc: Fix condition for CFG3 register |
57 | target/arm/kvm32.c | 23 +++- | 53 | hw/misc/mps2-scc: Factor out which-board conditionals |
58 | target/arm/kvm64.c | 2 - | 54 | hw/misc/mps2-scc: Make changes needed for AN536 FPGA image |
59 | target/arm/machine.c | 2 +- | 55 | hw/arm/mps3r: Initial skeleton for mps3-an536 board |
60 | target/arm/translate-a64.c | 49 ++++++- | 56 | hw/arm/mps3r: Add CPUs, GIC, and per-CPU RAM |
61 | target/arm/translate.c | 180 ++++++++++++++++-------- | 57 | hw/arm/mps3r: Add UARTs |
62 | target/arm/vec_helper.c | 148 ++++++++++++++++++++ | 58 | hw/arm/mps3r: Add GPIO, watchdog, dual-timer, I2C devices |
63 | MAINTAINERS | 2 + | 59 | hw/arm/mps3r: Add remaining devices |
64 | default-configs/arm-softmmu.mak | 1 + | 60 | docs: Add documentation for the mps3-an536 board |
65 | hw/misc/trace-events | 4 + | ||
66 | 24 files changed, 1139 insertions(+), 148 deletions(-) | ||
67 | create mode 100644 include/hw/misc/armsse-mhu.h | ||
68 | create mode 100644 hw/misc/armsse-mhu.c | ||
69 | 61 | ||
62 | Philippe Mathieu-Daudé (5): | ||
63 | hw/arm/xilinx_zynq: Wire FIQ between CPU <> GIC | ||
64 | hw/arm/stellaris: Convert ADC controller to Resettable interface | ||
65 | hw/arm/stellaris: Convert I2C controller to Resettable interface | ||
66 | hw/arm/stellaris: Add missing QOM 'machine' parent | ||
67 | hw/arm/stellaris: Add missing QOM 'SoC' parent | ||
68 | |||
69 | Richard Henderson (6): | ||
70 | linux-user/aarch64: Choose SYNC as the preferred MTE mode | ||
71 | target/arm: Fix nregs computation in do_{ld,st}_zpa | ||
72 | target/arm: Adjust and validate mtedesc sizem1 | ||
73 | target/arm: Split out make_svemte_desc | ||
74 | target/arm: Handle mte in do_ldrq, do_ldro | ||
75 | target/arm: Fix SVE/SME gross MTE suppression checks | ||
76 | |||
77 | MAINTAINERS | 3 +- | ||
78 | docs/system/arm/mps2.rst | 37 +- | ||
79 | configs/devices/arm-softmmu/default.mak | 1 + | ||
80 | hw/arm/smmuv3-internal.h | 1 + | ||
81 | include/hw/arm/smmu-common.h | 1 + | ||
82 | include/hw/arm/virt.h | 2 + | ||
83 | include/hw/misc/mps2-scc.h | 1 + | ||
84 | linux-user/aarch64/target_prctl.h | 29 +- | ||
85 | target/arm/internals.h | 2 +- | ||
86 | target/arm/tcg/translate-a64.h | 2 + | ||
87 | hw/arm/mps3r.c | 640 ++++++++++++++++++++++++++++++++ | ||
88 | hw/arm/npcm7xx.c | 1 + | ||
89 | hw/arm/smmu-common.c | 11 + | ||
90 | hw/arm/smmuv3.c | 1 + | ||
91 | hw/arm/stellaris.c | 47 ++- | ||
92 | hw/arm/virt-acpi-build.c | 20 +- | ||
93 | hw/arm/virt.c | 60 ++- | ||
94 | hw/arm/xilinx_zynq.c | 2 + | ||
95 | hw/block/tc58128.c | 4 +- | ||
96 | hw/misc/mps2-scc.c | 138 ++++++- | ||
97 | hw/pci-host/raven.c | 1 + | ||
98 | target/arm/helper.c | 14 +- | ||
99 | target/arm/tcg/cpu32.c | 109 ++++++ | ||
100 | target/arm/tcg/op_helper.c | 43 ++- | ||
101 | target/arm/tcg/sme_helper.c | 8 +- | ||
102 | target/arm/tcg/sve_helper.c | 12 +- | ||
103 | target/arm/tcg/translate-sme.c | 15 +- | ||
104 | target/arm/tcg/translate-sve.c | 83 +++-- | ||
105 | target/arm/tcg/translate.c | 19 +- | ||
106 | tests/qtest/npcm7xx_emc-test.c | 5 +- | ||
107 | tests/qtest/npcm_gmac-test.c | 84 +---- | ||
108 | hw/arm/Kconfig | 5 + | ||
109 | hw/arm/meson.build | 1 + | ||
110 | tests/data/acpi/virt/FACP | Bin 276 -> 276 bytes | ||
111 | tests/data/acpi/virt/GTDT | Bin 96 -> 104 bytes | ||
112 | tests/qtest/meson.build | 4 +- | ||
113 | 36 files changed, 1184 insertions(+), 222 deletions(-) | ||
114 | create mode 100644 hw/arm/mps3r.c | ||
115 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Similarly to commits dadbb58f59..5ae79fe825 for other ARM boards, |
4 | Message-id: 20190219222952.22183-6-richard.henderson@linaro.org | 4 | connect FIQ output of the GIC CPU interfaces to the CPU. |
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Message-id: 20240130152548.17855-1-philmd@linaro.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | linux-user/elfload.c | 2 ++ | 11 | hw/arm/xilinx_zynq.c | 2 ++ |
9 | 1 file changed, 2 insertions(+) | 12 | 1 file changed, 2 insertions(+) |
10 | 13 | ||
11 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 14 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/linux-user/elfload.c | 16 | --- a/hw/arm/xilinx_zynq.c |
14 | +++ b/linux-user/elfload.c | 17 | +++ b/hw/arm/xilinx_zynq.c |
15 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 18 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) |
16 | GET_FEATURE_ID(aa64_fcma, ARM_HWCAP_A64_FCMA); | 19 | sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); |
17 | GET_FEATURE_ID(aa64_sve, ARM_HWCAP_A64_SVE); | 20 | sysbus_connect_irq(busdev, 0, |
18 | GET_FEATURE_ID(aa64_pauth, ARM_HWCAP_A64_PACA | ARM_HWCAP_A64_PACG); | 21 | qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); |
19 | + GET_FEATURE_ID(aa64_fhm, ARM_HWCAP_A64_ASIMDFHM); | 22 | + sysbus_connect_irq(busdev, 1, |
20 | + GET_FEATURE_ID(aa64_jscvt, ARM_HWCAP_A64_JSCVT); | 23 | + qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ)); |
21 | 24 | ||
22 | #undef GET_FEATURE_ID | 25 | for (n = 0; n < 64; n++) { |
23 | 26 | pic[n] = qdev_get_gpio_in(dev, n); | |
24 | -- | 27 | -- |
25 | 2.20.1 | 28 | 2.34.1 |
26 | 29 | ||
27 | 30 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | The API does not generate an error for setting ASYNC | SYNC; that merely | ||
4 | constrains the selection vs the per-cpu default. For qemu linux-user, | ||
5 | choose SYNC as the default. | ||
6 | |||
7 | Cc: qemu-stable@nongnu.org | ||
8 | Reported-by: Gustavo Romero <gustavo.romero@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> | ||
11 | Message-id: 20240207025210.8837-2-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | linux-user/aarch64/target_prctl.h | 29 +++++++++++++++++------------ | ||
15 | 1 file changed, 17 insertions(+), 12 deletions(-) | ||
16 | |||
17 | diff --git a/linux-user/aarch64/target_prctl.h b/linux-user/aarch64/target_prctl.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/linux-user/aarch64/target_prctl.h | ||
20 | +++ b/linux-user/aarch64/target_prctl.h | ||
21 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_set_tagged_addr_ctrl(CPUArchState *env, abi_long arg2) | ||
22 | env->tagged_addr_enable = arg2 & PR_TAGGED_ADDR_ENABLE; | ||
23 | |||
24 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
25 | - switch (arg2 & PR_MTE_TCF_MASK) { | ||
26 | - case PR_MTE_TCF_NONE: | ||
27 | - case PR_MTE_TCF_SYNC: | ||
28 | - case PR_MTE_TCF_ASYNC: | ||
29 | - break; | ||
30 | - default: | ||
31 | - return -EINVAL; | ||
32 | - } | ||
33 | - | ||
34 | /* | ||
35 | * Write PR_MTE_TCF to SCTLR_EL1[TCF0]. | ||
36 | - * Note that the syscall values are consistent with hw. | ||
37 | + * | ||
38 | + * The kernel has a per-cpu configuration for the sysadmin, | ||
39 | + * /sys/devices/system/cpu/cpu<N>/mte_tcf_preferred, | ||
40 | + * which qemu does not implement. | ||
41 | + * | ||
42 | + * Because there is no performance difference between the modes, and | ||
43 | + * because SYNC is most useful for debugging MTE errors, choose SYNC | ||
44 | + * as the preferred mode. With this preference, and the way the API | ||
45 | + * uses only two bits, there is no way for the program to select | ||
46 | + * ASYMM mode. | ||
47 | */ | ||
48 | - env->cp15.sctlr_el[1] = | ||
49 | - deposit64(env->cp15.sctlr_el[1], 38, 2, arg2 >> PR_MTE_TCF_SHIFT); | ||
50 | + unsigned tcf = 0; | ||
51 | + if (arg2 & PR_MTE_TCF_SYNC) { | ||
52 | + tcf = 1; | ||
53 | + } else if (arg2 & PR_MTE_TCF_ASYNC) { | ||
54 | + tcf = 2; | ||
55 | + } | ||
56 | + env->cp15.sctlr_el[1] = deposit64(env->cp15.sctlr_el[1], 38, 2, tcf); | ||
57 | |||
58 | /* | ||
59 | * Write PR_MTE_TAG to GCR_EL1[Exclude]. | ||
60 | -- | ||
61 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The field is encoded as [0-3], which is convenient for | ||
4 | indexing our array of function pointers, but the true | ||
5 | value is [1-4]. Adjust before calling do_mem_zpa. | ||
6 | |||
7 | Add an assert, and move the comment re passing ZT to | ||
8 | the helper back next to the relevant code. | ||
9 | |||
10 | Cc: qemu-stable@nongnu.org | ||
11 | Fixes: 206adacfb8d ("target/arm: Add mte helpers for sve scalar + int loads") | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Message-id: 20190219222952.22183-3-richard.henderson@linaro.org | 13 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
14 | Message-id: 20240207025210.8837-3-richard.henderson@linaro.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 17 | --- |
8 | target/arm/cpu.h | 5 ++++ | 18 | target/arm/tcg/translate-sve.c | 16 ++++++++-------- |
9 | target/arm/translate-a64.c | 49 +++++++++++++++++++++++++++++++++++++- | 19 | 1 file changed, 8 insertions(+), 8 deletions(-) |
10 | 2 files changed, 53 insertions(+), 1 deletion(-) | ||
11 | 20 | ||
12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 21 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
13 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.h | 23 | --- a/target/arm/tcg/translate-sve.c |
15 | +++ b/target/arm/cpu.h | 24 | +++ b/target/arm/tcg/translate-sve.c |
16 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dp(const ARMISARegisters *id) | 25 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
17 | return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, DP) != 0; | 26 | TCGv_ptr t_pg; |
27 | int desc = 0; | ||
28 | |||
29 | - /* | ||
30 | - * For e.g. LD4, there are not enough arguments to pass all 4 | ||
31 | - * registers as pointers, so encode the regno into the data field. | ||
32 | - * For consistency, do this even for LD1. | ||
33 | - */ | ||
34 | + assert(mte_n >= 1 && mte_n <= 4); | ||
35 | if (s->mte_active[0]) { | ||
36 | int msz = dtype_msz(dtype); | ||
37 | |||
38 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
39 | addr = clean_data_tbi(s, addr); | ||
40 | } | ||
41 | |||
42 | + /* | ||
43 | + * For e.g. LD4, there are not enough arguments to pass all 4 | ||
44 | + * registers as pointers, so encode the regno into the data field. | ||
45 | + * For consistency, do this even for LD1. | ||
46 | + */ | ||
47 | desc = simd_desc(vsz, vsz, zt | desc); | ||
48 | t_pg = tcg_temp_new_ptr(); | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ static void do_ld_zpa(DisasContext *s, int zt, int pg, | ||
51 | * accessible via the instruction encoding. | ||
52 | */ | ||
53 | assert(fn != NULL); | ||
54 | - do_mem_zpa(s, zt, pg, addr, dtype, nreg, false, fn); | ||
55 | + do_mem_zpa(s, zt, pg, addr, dtype, nreg + 1, false, fn); | ||
18 | } | 56 | } |
19 | 57 | ||
20 | +static inline bool isar_feature_aa64_fhm(const ARMISARegisters *id) | 58 | static bool trans_LD_zprr(DisasContext *s, arg_rprr_load *a) |
21 | +{ | 59 | @@ -XXX,XX +XXX,XX @@ static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
22 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, FHM) != 0; | 60 | if (nreg == 0) { |
23 | +} | 61 | /* ST1 */ |
24 | + | 62 | fn = fn_single[s->mte_active[0]][be][msz][esz]; |
25 | static inline bool isar_feature_aa64_jscvt(const ARMISARegisters *id) | 63 | - nreg = 1; |
26 | { | 64 | } else { |
27 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, JSCVT) != 0; | 65 | /* ST2, ST3, ST4 -- msz == esz, enforced by encoding */ |
28 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 66 | assert(msz == esz); |
29 | index XXXXXXX..XXXXXXX 100644 | 67 | fn = fn_multiple[s->mte_active[0]][be][nreg - 1][msz]; |
30 | --- a/target/arm/translate-a64.c | ||
31 | +++ b/target/arm/translate-a64.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_float(DisasContext *s, uint32_t insn) | ||
33 | if (!fp_access_check(s)) { | ||
34 | return; | ||
35 | } | ||
36 | - | ||
37 | handle_3same_float(s, size, elements, fpopcode, rd, rn, rm); | ||
38 | return; | ||
39 | + | ||
40 | + case 0x1d: /* FMLAL */ | ||
41 | + case 0x3d: /* FMLSL */ | ||
42 | + case 0x59: /* FMLAL2 */ | ||
43 | + case 0x79: /* FMLSL2 */ | ||
44 | + if (size & 1 || !dc_isar_feature(aa64_fhm, s)) { | ||
45 | + unallocated_encoding(s); | ||
46 | + return; | ||
47 | + } | ||
48 | + if (fp_access_check(s)) { | ||
49 | + int is_s = extract32(insn, 23, 1); | ||
50 | + int is_2 = extract32(insn, 29, 1); | ||
51 | + int data = (is_2 << 1) | is_s; | ||
52 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
53 | + vec_full_reg_offset(s, rn), | ||
54 | + vec_full_reg_offset(s, rm), cpu_env, | ||
55 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
56 | + data, gen_helper_gvec_fmlal_a64); | ||
57 | + } | ||
58 | + return; | ||
59 | + | ||
60 | default: | ||
61 | unallocated_encoding(s); | ||
62 | return; | ||
63 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
64 | } | ||
65 | is_fp = 2; | ||
66 | break; | ||
67 | + case 0x00: /* FMLAL */ | ||
68 | + case 0x04: /* FMLSL */ | ||
69 | + case 0x18: /* FMLAL2 */ | ||
70 | + case 0x1c: /* FMLSL2 */ | ||
71 | + if (is_scalar || size != MO_32 || !dc_isar_feature(aa64_fhm, s)) { | ||
72 | + unallocated_encoding(s); | ||
73 | + return; | ||
74 | + } | ||
75 | + size = MO_16; | ||
76 | + /* is_fp, but we pass cpu_env not fp_status. */ | ||
77 | + break; | ||
78 | default: | ||
79 | unallocated_encoding(s); | ||
80 | return; | ||
81 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
82 | tcg_temp_free_ptr(fpst); | ||
83 | } | ||
84 | return; | ||
85 | + | ||
86 | + case 0x00: /* FMLAL */ | ||
87 | + case 0x04: /* FMLSL */ | ||
88 | + case 0x18: /* FMLAL2 */ | ||
89 | + case 0x1c: /* FMLSL2 */ | ||
90 | + { | ||
91 | + int is_s = extract32(opcode, 2, 1); | ||
92 | + int is_2 = u; | ||
93 | + int data = (index << 2) | (is_2 << 1) | is_s; | ||
94 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
95 | + vec_full_reg_offset(s, rn), | ||
96 | + vec_full_reg_offset(s, rm), cpu_env, | ||
97 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
98 | + data, gen_helper_gvec_fmlal_idx_a64); | ||
99 | + } | ||
100 | + return; | ||
101 | } | 68 | } |
102 | 69 | assert(fn != NULL); | |
103 | if (size == 3) { | 70 | - do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), nreg, true, fn); |
71 | + do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), nreg + 1, true, fn); | ||
72 | } | ||
73 | |||
74 | static bool trans_ST_zprr(DisasContext *s, arg_rprr_store *a) | ||
104 | -- | 75 | -- |
105 | 2.20.1 | 76 | 2.34.1 |
106 | |||
107 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | When we added SVE_MTEDESC_SHIFT, we effectively limited the | ||
4 | maximum size of MTEDESC. Adjust SIZEM1 to consume the remaining | ||
5 | bits (32 - 10 - 5 - 12 == 5). Assert that the data to be stored | ||
6 | fits within the field (expecting 8 * 4 - 1 == 31, exact fit). | ||
7 | |||
8 | Cc: qemu-stable@nongnu.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> | ||
12 | Message-id: 20240207025210.8837-4-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | target/arm/internals.h | 2 +- | ||
16 | target/arm/tcg/translate-sve.c | 7 ++++--- | ||
17 | 2 files changed, 5 insertions(+), 4 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/internals.h | ||
22 | +++ b/target/arm/internals.h | ||
23 | @@ -XXX,XX +XXX,XX @@ FIELD(MTEDESC, TBI, 4, 2) | ||
24 | FIELD(MTEDESC, TCMA, 6, 2) | ||
25 | FIELD(MTEDESC, WRITE, 8, 1) | ||
26 | FIELD(MTEDESC, ALIGN, 9, 3) | ||
27 | -FIELD(MTEDESC, SIZEM1, 12, SIMD_DATA_BITS - 12) /* size - 1 */ | ||
28 | +FIELD(MTEDESC, SIZEM1, 12, SIMD_DATA_BITS - SVE_MTEDESC_SHIFT - 12) /* size - 1 */ | ||
29 | |||
30 | bool mte_probe(CPUARMState *env, uint32_t desc, uint64_t ptr); | ||
31 | uint64_t mte_check(CPUARMState *env, uint32_t desc, uint64_t ptr, uintptr_t ra); | ||
32 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/tcg/translate-sve.c | ||
35 | +++ b/target/arm/tcg/translate-sve.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
37 | { | ||
38 | unsigned vsz = vec_full_reg_size(s); | ||
39 | TCGv_ptr t_pg; | ||
40 | + uint32_t sizem1; | ||
41 | int desc = 0; | ||
42 | |||
43 | assert(mte_n >= 1 && mte_n <= 4); | ||
44 | + sizem1 = (mte_n << dtype_msz(dtype)) - 1; | ||
45 | + assert(sizem1 <= R_MTEDESC_SIZEM1_MASK >> R_MTEDESC_SIZEM1_SHIFT); | ||
46 | if (s->mte_active[0]) { | ||
47 | - int msz = dtype_msz(dtype); | ||
48 | - | ||
49 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
50 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
51 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
52 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
53 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (mte_n << msz) - 1); | ||
54 | + desc = FIELD_DP32(desc, MTEDESC, SIZEM1, sizem1); | ||
55 | desc <<= SVE_MTEDESC_SHIFT; | ||
56 | } else { | ||
57 | addr = clean_data_tbi(s, addr); | ||
58 | -- | ||
59 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Share code that creates mtedesc and embeds within simd_desc. | ||
4 | |||
5 | Cc: qemu-stable@nongnu.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> | ||
9 | Message-id: 20240207025210.8837-5-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/tcg/translate-a64.h | 2 ++ | ||
13 | target/arm/tcg/translate-sme.c | 15 +++-------- | ||
14 | target/arm/tcg/translate-sve.c | 47 ++++++++++++++++++---------------- | ||
15 | 3 files changed, 31 insertions(+), 33 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/tcg/translate-a64.h b/target/arm/tcg/translate-a64.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/tcg/translate-a64.h | ||
20 | +++ b/target/arm/tcg/translate-a64.h | ||
21 | @@ -XXX,XX +XXX,XX @@ bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, | ||
22 | bool sve_access_check(DisasContext *s); | ||
23 | bool sme_enabled_check(DisasContext *s); | ||
24 | bool sme_enabled_check_with_svcr(DisasContext *s, unsigned); | ||
25 | +uint32_t make_svemte_desc(DisasContext *s, unsigned vsz, uint32_t nregs, | ||
26 | + uint32_t msz, bool is_write, uint32_t data); | ||
27 | |||
28 | /* This function corresponds to CheckStreamingSVEEnabled. */ | ||
29 | static inline bool sme_sm_enabled_check(DisasContext *s) | ||
30 | diff --git a/target/arm/tcg/translate-sme.c b/target/arm/tcg/translate-sme.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/tcg/translate-sme.c | ||
33 | +++ b/target/arm/tcg/translate-sme.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDST1(DisasContext *s, arg_LDST1 *a) | ||
35 | |||
36 | TCGv_ptr t_za, t_pg; | ||
37 | TCGv_i64 addr; | ||
38 | - int svl, desc = 0; | ||
39 | + uint32_t desc; | ||
40 | bool be = s->be_data == MO_BE; | ||
41 | bool mte = s->mte_active[0]; | ||
42 | |||
43 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDST1(DisasContext *s, arg_LDST1 *a) | ||
44 | tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), a->esz); | ||
45 | tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
46 | |||
47 | - if (mte) { | ||
48 | - desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
49 | - desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
50 | - desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
51 | - desc = FIELD_DP32(desc, MTEDESC, WRITE, a->st); | ||
52 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << a->esz) - 1); | ||
53 | - desc <<= SVE_MTEDESC_SHIFT; | ||
54 | - } else { | ||
55 | + if (!mte) { | ||
56 | addr = clean_data_tbi(s, addr); | ||
57 | } | ||
58 | - svl = streaming_vec_reg_size(s); | ||
59 | - desc = simd_desc(svl, svl, desc); | ||
60 | + | ||
61 | + desc = make_svemte_desc(s, streaming_vec_reg_size(s), 1, a->esz, a->st, 0); | ||
62 | |||
63 | fns[a->esz][be][a->v][mte][a->st](tcg_env, t_za, t_pg, addr, | ||
64 | tcg_constant_i32(desc)); | ||
65 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/tcg/translate-sve.c | ||
68 | +++ b/target/arm/tcg/translate-sve.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static const uint8_t dtype_esz[16] = { | ||
70 | 3, 2, 1, 3 | ||
71 | }; | ||
72 | |||
73 | -static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
74 | - int dtype, uint32_t mte_n, bool is_write, | ||
75 | - gen_helper_gvec_mem *fn) | ||
76 | +uint32_t make_svemte_desc(DisasContext *s, unsigned vsz, uint32_t nregs, | ||
77 | + uint32_t msz, bool is_write, uint32_t data) | ||
78 | { | ||
79 | - unsigned vsz = vec_full_reg_size(s); | ||
80 | - TCGv_ptr t_pg; | ||
81 | uint32_t sizem1; | ||
82 | - int desc = 0; | ||
83 | + uint32_t desc = 0; | ||
84 | |||
85 | - assert(mte_n >= 1 && mte_n <= 4); | ||
86 | - sizem1 = (mte_n << dtype_msz(dtype)) - 1; | ||
87 | + /* Assert all of the data fits, with or without MTE enabled. */ | ||
88 | + assert(nregs >= 1 && nregs <= 4); | ||
89 | + sizem1 = (nregs << msz) - 1; | ||
90 | assert(sizem1 <= R_MTEDESC_SIZEM1_MASK >> R_MTEDESC_SIZEM1_SHIFT); | ||
91 | + assert(data < 1u << SVE_MTEDESC_SHIFT); | ||
92 | + | ||
93 | if (s->mte_active[0]) { | ||
94 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
95 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
96 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
97 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
98 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, sizem1); | ||
99 | desc <<= SVE_MTEDESC_SHIFT; | ||
100 | - } else { | ||
101 | + } | ||
102 | + return simd_desc(vsz, vsz, desc | data); | ||
103 | +} | ||
104 | + | ||
105 | +static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
106 | + int dtype, uint32_t nregs, bool is_write, | ||
107 | + gen_helper_gvec_mem *fn) | ||
108 | +{ | ||
109 | + TCGv_ptr t_pg; | ||
110 | + uint32_t desc; | ||
111 | + | ||
112 | + if (!s->mte_active[0]) { | ||
113 | addr = clean_data_tbi(s, addr); | ||
114 | } | ||
115 | |||
116 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
117 | * registers as pointers, so encode the regno into the data field. | ||
118 | * For consistency, do this even for LD1. | ||
119 | */ | ||
120 | - desc = simd_desc(vsz, vsz, zt | desc); | ||
121 | + desc = make_svemte_desc(s, vec_full_reg_size(s), nregs, | ||
122 | + dtype_msz(dtype), is_write, zt); | ||
123 | t_pg = tcg_temp_new_ptr(); | ||
124 | |||
125 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, pg)); | ||
126 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
127 | int scale, TCGv_i64 scalar, int msz, bool is_write, | ||
128 | gen_helper_gvec_mem_scatter *fn) | ||
129 | { | ||
130 | - unsigned vsz = vec_full_reg_size(s); | ||
131 | TCGv_ptr t_zm = tcg_temp_new_ptr(); | ||
132 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
133 | TCGv_ptr t_zt = tcg_temp_new_ptr(); | ||
134 | - int desc = 0; | ||
135 | - | ||
136 | - if (s->mte_active[0]) { | ||
137 | - desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
138 | - desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
139 | - desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
140 | - desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
141 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << msz) - 1); | ||
142 | - desc <<= SVE_MTEDESC_SHIFT; | ||
143 | - } | ||
144 | - desc = simd_desc(vsz, vsz, desc | scale); | ||
145 | + uint32_t desc; | ||
146 | |||
147 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, pg)); | ||
148 | tcg_gen_addi_ptr(t_zm, tcg_env, vec_full_reg_offset(s, zm)); | ||
149 | tcg_gen_addi_ptr(t_zt, tcg_env, vec_full_reg_offset(s, zt)); | ||
150 | + | ||
151 | + desc = make_svemte_desc(s, vec_full_reg_size(s), 1, msz, is_write, scale); | ||
152 | fn(tcg_env, t_zt, t_pg, t_zm, scalar, tcg_constant_i32(desc)); | ||
153 | } | ||
154 | |||
155 | -- | ||
156 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | These functions "use the standard load helpers", but | ||
4 | fail to clean_data_tbi or populate mtedesc. | ||
5 | |||
6 | Cc: qemu-stable@nongnu.org | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20190219222952.22183-5-richard.henderson@linaro.org | 9 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
10 | Message-id: 20240207025210.8837-6-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 12 | --- |
8 | target/arm/cpu.c | 1 + | 13 | target/arm/tcg/translate-sve.c | 15 +++++++++++++-- |
9 | target/arm/cpu64.c | 2 ++ | 14 | 1 file changed, 13 insertions(+), 2 deletions(-) |
10 | 2 files changed, 3 insertions(+) | ||
11 | 15 | ||
12 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 16 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
13 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.c | 18 | --- a/target/arm/tcg/translate-sve.c |
15 | +++ b/target/arm/cpu.c | 19 | +++ b/target/arm/tcg/translate-sve.c |
16 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 20 | @@ -XXX,XX +XXX,XX @@ static void do_ldrq(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) |
17 | t = cpu->isar.id_isar6; | 21 | unsigned vsz = vec_full_reg_size(s); |
18 | t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | 22 | TCGv_ptr t_pg; |
19 | t = FIELD_DP32(t, ID_ISAR6, DP, 1); | 23 | int poff; |
20 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | 24 | + uint32_t desc; |
21 | cpu->isar.id_isar6 = t; | 25 | |
22 | 26 | /* Load the first quadword using the normal predicated load helpers. */ | |
23 | t = cpu->id_mmfr4; | 27 | + if (!s->mte_active[0]) { |
24 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 28 | + addr = clean_data_tbi(s, addr); |
25 | index XXXXXXX..XXXXXXX 100644 | 29 | + } |
26 | --- a/target/arm/cpu64.c | 30 | + |
27 | +++ b/target/arm/cpu64.c | 31 | poff = pred_full_reg_offset(s, pg); |
28 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 32 | if (vsz > 16) { |
29 | t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); | ||
30 | t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); | ||
31 | t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | ||
32 | + t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); | ||
33 | cpu->isar.id_aa64isar0 = t; | ||
34 | |||
35 | t = cpu->isar.id_aa64isar1; | ||
36 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
37 | u = cpu->isar.id_isar6; | ||
38 | u = FIELD_DP32(u, ID_ISAR6, JSCVT, 1); | ||
39 | u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
40 | + u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
41 | cpu->isar.id_isar6 = u; | ||
42 | |||
43 | /* | 33 | /* |
34 | @@ -XXX,XX +XXX,XX @@ static void do_ldrq(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) | ||
35 | |||
36 | gen_helper_gvec_mem *fn | ||
37 | = ldr_fns[s->mte_active[0]][s->be_data == MO_BE][dtype][0]; | ||
38 | - fn(tcg_env, t_pg, addr, tcg_constant_i32(simd_desc(16, 16, zt))); | ||
39 | + desc = make_svemte_desc(s, 16, 1, dtype_msz(dtype), false, zt); | ||
40 | + fn(tcg_env, t_pg, addr, tcg_constant_i32(desc)); | ||
41 | |||
42 | /* Replicate that first quadword. */ | ||
43 | if (vsz > 16) { | ||
44 | @@ -XXX,XX +XXX,XX @@ static void do_ldro(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) | ||
45 | unsigned vsz_r32; | ||
46 | TCGv_ptr t_pg; | ||
47 | int poff, doff; | ||
48 | + uint32_t desc; | ||
49 | |||
50 | if (vsz < 32) { | ||
51 | /* | ||
52 | @@ -XXX,XX +XXX,XX @@ static void do_ldro(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) | ||
53 | } | ||
54 | |||
55 | /* Load the first octaword using the normal predicated load helpers. */ | ||
56 | + if (!s->mte_active[0]) { | ||
57 | + addr = clean_data_tbi(s, addr); | ||
58 | + } | ||
59 | |||
60 | poff = pred_full_reg_offset(s, pg); | ||
61 | if (vsz > 32) { | ||
62 | @@ -XXX,XX +XXX,XX @@ static void do_ldro(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) | ||
63 | |||
64 | gen_helper_gvec_mem *fn | ||
65 | = ldr_fns[s->mte_active[0]][s->be_data == MO_BE][dtype][0]; | ||
66 | - fn(tcg_env, t_pg, addr, tcg_constant_i32(simd_desc(32, 32, zt))); | ||
67 | + desc = make_svemte_desc(s, 32, 1, dtype_msz(dtype), false, zt); | ||
68 | + fn(tcg_env, t_pg, addr, tcg_constant_i32(desc)); | ||
69 | |||
70 | /* | ||
71 | * Replicate that first octaword. | ||
44 | -- | 72 | -- |
45 | 2.20.1 | 73 | 2.34.1 |
46 | |||
47 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The TBI and TCMA bits are located within mtedesc, not desc. | ||
4 | |||
5 | Cc: qemu-stable@nongnu.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Message-id: 20190219222952.22183-4-richard.henderson@linaro.org | 8 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20240207025210.8837-7-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/arm/cpu.h | 5 ++ | 12 | target/arm/tcg/sme_helper.c | 8 ++++---- |
9 | target/arm/translate.c | 129 ++++++++++++++++++++++++++++++----------- | 13 | target/arm/tcg/sve_helper.c | 12 ++++++------ |
10 | 2 files changed, 101 insertions(+), 33 deletions(-) | 14 | 2 files changed, 10 insertions(+), 10 deletions(-) |
11 | 15 | ||
12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/target/arm/tcg/sme_helper.c b/target/arm/tcg/sme_helper.c |
13 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.h | 18 | --- a/target/arm/tcg/sme_helper.c |
15 | +++ b/target/arm/cpu.h | 19 | +++ b/target/arm/tcg/sme_helper.c |
16 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_dp(const ARMISARegisters *id) | 20 | @@ -XXX,XX +XXX,XX @@ void sme_ld1_mte(CPUARMState *env, void *za, uint64_t *vg, |
17 | return FIELD_EX32(id->id_isar6, ID_ISAR6, DP) != 0; | 21 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
18 | } | 22 | |
19 | 23 | /* Perform gross MTE suppression early. */ | |
20 | +static inline bool isar_feature_aa32_fhm(const ARMISARegisters *id) | 24 | - if (!tbi_check(desc, bit55) || |
21 | +{ | 25 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { |
22 | + return FIELD_EX32(id->id_isar6, ID_ISAR6, FHM) != 0; | 26 | + if (!tbi_check(mtedesc, bit55) || |
23 | +} | 27 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { |
24 | + | 28 | mtedesc = 0; |
25 | static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | 29 | } |
26 | { | 30 | |
27 | /* | 31 | @@ -XXX,XX +XXX,XX @@ void sme_st1_mte(CPUARMState *env, void *za, uint64_t *vg, target_ulong addr, |
28 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 32 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
33 | |||
34 | /* Perform gross MTE suppression early. */ | ||
35 | - if (!tbi_check(desc, bit55) || | ||
36 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
37 | + if (!tbi_check(mtedesc, bit55) || | ||
38 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { | ||
39 | mtedesc = 0; | ||
40 | } | ||
41 | |||
42 | diff --git a/target/arm/tcg/sve_helper.c b/target/arm/tcg/sve_helper.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/translate.c | 44 | --- a/target/arm/tcg/sve_helper.c |
31 | +++ b/target/arm/translate.c | 45 | +++ b/target/arm/tcg/sve_helper.c |
32 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | 46 | @@ -XXX,XX +XXX,XX @@ void sve_ldN_r_mte(CPUARMState *env, uint64_t *vg, target_ulong addr, |
33 | gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | 47 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
34 | int rd, rn, rm, opr_sz; | 48 | |
35 | int data = 0; | 49 | /* Perform gross MTE suppression early. */ |
36 | - bool q; | 50 | - if (!tbi_check(desc, bit55) || |
37 | - | 51 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { |
38 | - q = extract32(insn, 6, 1); | 52 | + if (!tbi_check(mtedesc, bit55) || |
39 | - VFP_DREG_D(rd, insn); | 53 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { |
40 | - VFP_DREG_N(rn, insn); | 54 | mtedesc = 0; |
41 | - VFP_DREG_M(rm, insn); | ||
42 | - if ((rd | rn | rm) & q) { | ||
43 | - return 1; | ||
44 | - } | ||
45 | + int off_rn, off_rm; | ||
46 | + bool is_long = false, q = extract32(insn, 6, 1); | ||
47 | + bool ptr_is_env = false; | ||
48 | |||
49 | if ((insn & 0xfe200f10) == 0xfc200800) { | ||
50 | /* VCMLA -- 1111 110R R.1S .... .... 1000 ...0 .... */ | ||
51 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
52 | return 1; | ||
53 | } | ||
54 | fn_gvec = u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; | ||
55 | + } else if ((insn & 0xff300f10) == 0xfc200810) { | ||
56 | + /* VFM[AS]L -- 1111 1100 S.10 .... .... 1000 .Q.1 .... */ | ||
57 | + int is_s = extract32(insn, 23, 1); | ||
58 | + if (!dc_isar_feature(aa32_fhm, s)) { | ||
59 | + return 1; | ||
60 | + } | ||
61 | + is_long = true; | ||
62 | + data = is_s; /* is_2 == 0 */ | ||
63 | + fn_gvec_ptr = gen_helper_gvec_fmlal_a32; | ||
64 | + ptr_is_env = true; | ||
65 | } else { | ||
66 | return 1; | ||
67 | } | 55 | } |
68 | 56 | ||
69 | + VFP_DREG_D(rd, insn); | 57 | @@ -XXX,XX +XXX,XX @@ void sve_ldnfff1_r_mte(CPUARMState *env, void *vg, target_ulong addr, |
70 | + if (rd & q) { | 58 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
71 | + return 1; | 59 | |
72 | + } | 60 | /* Perform gross MTE suppression early. */ |
73 | + if (q || !is_long) { | 61 | - if (!tbi_check(desc, bit55) || |
74 | + VFP_DREG_N(rn, insn); | 62 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { |
75 | + VFP_DREG_M(rm, insn); | 63 | + if (!tbi_check(mtedesc, bit55) || |
76 | + if ((rn | rm) & q & !is_long) { | 64 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { |
77 | + return 1; | 65 | mtedesc = 0; |
78 | + } | ||
79 | + off_rn = vfp_reg_offset(1, rn); | ||
80 | + off_rm = vfp_reg_offset(1, rm); | ||
81 | + } else { | ||
82 | + rn = VFP_SREG_N(insn); | ||
83 | + rm = VFP_SREG_M(insn); | ||
84 | + off_rn = vfp_reg_offset(0, rn); | ||
85 | + off_rm = vfp_reg_offset(0, rm); | ||
86 | + } | ||
87 | + | ||
88 | if (s->fp_excp_el) { | ||
89 | gen_exception_insn(s, 4, EXCP_UDEF, | ||
90 | syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
91 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
92 | |||
93 | opr_sz = (1 + q) * 8; | ||
94 | if (fn_gvec_ptr) { | ||
95 | - TCGv_ptr fpst = get_fpstatus_ptr(1); | ||
96 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
97 | - vfp_reg_offset(1, rn), | ||
98 | - vfp_reg_offset(1, rm), fpst, | ||
99 | + TCGv_ptr ptr; | ||
100 | + if (ptr_is_env) { | ||
101 | + ptr = cpu_env; | ||
102 | + } else { | ||
103 | + ptr = get_fpstatus_ptr(1); | ||
104 | + } | ||
105 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
106 | opr_sz, opr_sz, data, fn_gvec_ptr); | ||
107 | - tcg_temp_free_ptr(fpst); | ||
108 | + if (!ptr_is_env) { | ||
109 | + tcg_temp_free_ptr(ptr); | ||
110 | + } | ||
111 | } else { | ||
112 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), | ||
113 | - vfp_reg_offset(1, rn), | ||
114 | - vfp_reg_offset(1, rm), | ||
115 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
116 | opr_sz, opr_sz, data, fn_gvec); | ||
117 | } | 66 | } |
118 | return 0; | 67 | |
119 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | 68 | @@ -XXX,XX +XXX,XX @@ void sve_stN_r_mte(CPUARMState *env, uint64_t *vg, target_ulong addr, |
120 | gen_helper_gvec_3 *fn_gvec = NULL; | 69 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
121 | gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | 70 | |
122 | int rd, rn, rm, opr_sz, data; | 71 | /* Perform gross MTE suppression early. */ |
123 | - bool q; | 72 | - if (!tbi_check(desc, bit55) || |
124 | - | 73 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { |
125 | - q = extract32(insn, 6, 1); | 74 | + if (!tbi_check(mtedesc, bit55) || |
126 | - VFP_DREG_D(rd, insn); | 75 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { |
127 | - VFP_DREG_N(rn, insn); | 76 | mtedesc = 0; |
128 | - if ((rd | rn) & q) { | ||
129 | - return 1; | ||
130 | - } | ||
131 | + int off_rn, off_rm; | ||
132 | + bool is_long = false, q = extract32(insn, 6, 1); | ||
133 | + bool ptr_is_env = false; | ||
134 | |||
135 | if ((insn & 0xff000f10) == 0xfe000800) { | ||
136 | /* VCMLA (indexed) -- 1111 1110 S.RR .... .... 1000 ...0 .... */ | ||
137 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
138 | } else if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
139 | /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | ||
140 | int u = extract32(insn, 4, 1); | ||
141 | + | ||
142 | if (!dc_isar_feature(aa32_dp, s)) { | ||
143 | return 1; | ||
144 | } | ||
145 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
146 | /* rm is just Vm, and index is M. */ | ||
147 | data = extract32(insn, 5, 1); /* index */ | ||
148 | rm = extract32(insn, 0, 4); | ||
149 | + } else if ((insn & 0xffa00f10) == 0xfe000810) { | ||
150 | + /* VFM[AS]L -- 1111 1110 0.0S .... .... 1000 .Q.1 .... */ | ||
151 | + int is_s = extract32(insn, 20, 1); | ||
152 | + int vm20 = extract32(insn, 0, 3); | ||
153 | + int vm3 = extract32(insn, 3, 1); | ||
154 | + int m = extract32(insn, 5, 1); | ||
155 | + int index; | ||
156 | + | ||
157 | + if (!dc_isar_feature(aa32_fhm, s)) { | ||
158 | + return 1; | ||
159 | + } | ||
160 | + if (q) { | ||
161 | + rm = vm20; | ||
162 | + index = m * 2 + vm3; | ||
163 | + } else { | ||
164 | + rm = vm20 * 2 + m; | ||
165 | + index = vm3; | ||
166 | + } | ||
167 | + is_long = true; | ||
168 | + data = (index << 2) | is_s; /* is_2 == 0 */ | ||
169 | + fn_gvec_ptr = gen_helper_gvec_fmlal_idx_a32; | ||
170 | + ptr_is_env = true; | ||
171 | } else { | ||
172 | return 1; | ||
173 | } | 77 | } |
174 | 78 | ||
175 | + VFP_DREG_D(rd, insn); | ||
176 | + if (rd & q) { | ||
177 | + return 1; | ||
178 | + } | ||
179 | + if (q || !is_long) { | ||
180 | + VFP_DREG_N(rn, insn); | ||
181 | + if (rn & q & !is_long) { | ||
182 | + return 1; | ||
183 | + } | ||
184 | + off_rn = vfp_reg_offset(1, rn); | ||
185 | + off_rm = vfp_reg_offset(1, rm); | ||
186 | + } else { | ||
187 | + rn = VFP_SREG_N(insn); | ||
188 | + off_rn = vfp_reg_offset(0, rn); | ||
189 | + off_rm = vfp_reg_offset(0, rm); | ||
190 | + } | ||
191 | if (s->fp_excp_el) { | ||
192 | gen_exception_insn(s, 4, EXCP_UDEF, | ||
193 | syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
194 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
195 | |||
196 | opr_sz = (1 + q) * 8; | ||
197 | if (fn_gvec_ptr) { | ||
198 | - TCGv_ptr fpst = get_fpstatus_ptr(1); | ||
199 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
200 | - vfp_reg_offset(1, rn), | ||
201 | - vfp_reg_offset(1, rm), fpst, | ||
202 | + TCGv_ptr ptr; | ||
203 | + if (ptr_is_env) { | ||
204 | + ptr = cpu_env; | ||
205 | + } else { | ||
206 | + ptr = get_fpstatus_ptr(1); | ||
207 | + } | ||
208 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
209 | opr_sz, opr_sz, data, fn_gvec_ptr); | ||
210 | - tcg_temp_free_ptr(fpst); | ||
211 | + if (!ptr_is_env) { | ||
212 | + tcg_temp_free_ptr(ptr); | ||
213 | + } | ||
214 | } else { | ||
215 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), | ||
216 | - vfp_reg_offset(1, rn), | ||
217 | - vfp_reg_offset(1, rm), | ||
218 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
219 | opr_sz, opr_sz, data, fn_gvec); | ||
220 | } | ||
221 | return 0; | ||
222 | -- | 79 | -- |
223 | 2.20.1 | 80 | 2.34.1 |
224 | |||
225 | diff view generated by jsdifflib |
1 | At the moment the handling of init-svtor and cpuwait initial | 1 | The raven_io_ops MemoryRegionOps is the only one in the source tree |
---|---|---|---|
2 | values is split between armsse.c and iotkit-sysctl.c: | 2 | which sets .valid.unaligned to indicate that it should support |
3 | the code in armsse.c sets the initial state of the CPU | 3 | unaligned accesses and which does not also set .impl.unaligned to |
4 | object by setting the init-svtor and start-powered-off | 4 | indicate that its read and write functions can do the unaligned |
5 | properties, but the iotkit-sysctl.c code has its own | 5 | handling themselves. This is a problem, because at the moment the |
6 | code setting the reset values of its registers (which are | 6 | core memory system does not implement the support for handling |
7 | then used when updating the CPU when the guest makes | 7 | unaligned accesses by doing a series of aligned accesses and |
8 | runtime changes). | 8 | combining them (system/memory.c:access_with_adjusted_size() has a |
9 | TODO comment noting this). | ||
9 | 10 | ||
10 | Clean this up by making the armsse.c code set properties on the | 11 | Fortunately raven_io_read() and raven_io_write() will correctly deal |
11 | iotkit-sysctl object to define the initial values of the | 12 | with the case of being passed an unaligned address, so we can fix the |
12 | registers, so they always match the initial CPU state, | 13 | missing unaligned access support by setting .impl.unaligned in the |
13 | and update the comments in armsse.c accordingly. | 14 | MemoryRegionOps struct. |
14 | 15 | ||
16 | Fixes: 9a1839164c9c8f06 ("raven: Implement non-contiguous I/O region") | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 18 | Tested-by: Cédric Le Goater <clg@redhat.com> |
17 | Message-id: 20190219125808.25174-9-peter.maydell@linaro.org | 19 | Reviewed-by: Cédric Le Goater <clg@redhat.com> |
20 | Message-id: 20240112134640.1775041-1-peter.maydell@linaro.org | ||
18 | --- | 21 | --- |
19 | include/hw/misc/iotkit-sysctl.h | 3 ++ | 22 | hw/pci-host/raven.c | 1 + |
20 | hw/arm/armsse.c | 49 +++++++++++++++++++++------------ | 23 | 1 file changed, 1 insertion(+) |
21 | hw/misc/iotkit-sysctl.c | 20 ++++++-------- | ||
22 | 3 files changed, 42 insertions(+), 30 deletions(-) | ||
23 | 24 | ||
24 | diff --git a/include/hw/misc/iotkit-sysctl.h b/include/hw/misc/iotkit-sysctl.h | 25 | diff --git a/hw/pci-host/raven.c b/hw/pci-host/raven.c |
25 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/misc/iotkit-sysctl.h | 27 | --- a/hw/pci-host/raven.c |
27 | +++ b/include/hw/misc/iotkit-sysctl.h | 28 | +++ b/hw/pci-host/raven.c |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct IoTKitSysCtl { | 29 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps raven_io_ops = { |
29 | 30 | .write = raven_io_write, | |
30 | /* Properties */ | 31 | .endianness = DEVICE_LITTLE_ENDIAN, |
31 | uint32_t sys_version; | 32 | .impl.max_access_size = 4, |
32 | + uint32_t cpuwait_rst; | 33 | + .impl.unaligned = true, |
33 | + uint32_t initsvtor0_rst; | 34 | .valid.unaligned = true, |
34 | + uint32_t initsvtor1_rst; | ||
35 | |||
36 | bool is_sse200; | ||
37 | } IoTKitSysCtl; | ||
38 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/armsse.c | ||
41 | +++ b/hw/arm/armsse.c | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | |||
44 | #include "qemu/osdep.h" | ||
45 | #include "qemu/log.h" | ||
46 | +#include "qemu/bitops.h" | ||
47 | #include "qapi/error.h" | ||
48 | #include "trace.h" | ||
49 | #include "hw/sysbus.h" | ||
50 | @@ -XXX,XX +XXX,XX @@ struct ARMSSEInfo { | ||
51 | int sram_banks; | ||
52 | int num_cpus; | ||
53 | uint32_t sys_version; | ||
54 | + uint32_t cpuwait_rst; | ||
55 | SysConfigFormat sys_config_format; | ||
56 | bool has_mhus; | ||
57 | bool has_ppus; | ||
58 | @@ -XXX,XX +XXX,XX @@ static const ARMSSEInfo armsse_variants[] = { | ||
59 | .sram_banks = 1, | ||
60 | .num_cpus = 1, | ||
61 | .sys_version = 0x41743, | ||
62 | + .cpuwait_rst = 0, | ||
63 | .sys_config_format = IoTKitFormat, | ||
64 | .has_mhus = false, | ||
65 | .has_ppus = false, | ||
66 | @@ -XXX,XX +XXX,XX @@ static const ARMSSEInfo armsse_variants[] = { | ||
67 | .sram_banks = 4, | ||
68 | .num_cpus = 2, | ||
69 | .sys_version = 0x22041743, | ||
70 | + .cpuwait_rst = 2, | ||
71 | .sys_config_format = SSE200Format, | ||
72 | .has_mhus = true, | ||
73 | .has_ppus = true, | ||
74 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
75 | |||
76 | qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32); | ||
77 | /* | ||
78 | - * In real hardware the initial Secure VTOR is set from the INITSVTOR0 | ||
79 | - * register in the IoT Kit System Control Register block, and the | ||
80 | - * initial value of that is in turn specifiable by the FPGA that | ||
81 | - * instantiates the IoT Kit. In QEMU we don't implement this wrinkle, | ||
82 | - * and simply set the CPU's init-svtor to the IoT Kit default value. | ||
83 | - * In SSE-200 the situation is similar, except that the default value | ||
84 | - * is a reset-time signal input. Typically a board using the SSE-200 | ||
85 | - * will have a system control processor whose boot firmware initializes | ||
86 | - * the INITSVTOR* registers before powering up the CPUs in any case, | ||
87 | - * so the hardware's default value doesn't matter. QEMU doesn't emulate | ||
88 | + * In real hardware the initial Secure VTOR is set from the INITSVTOR* | ||
89 | + * registers in the IoT Kit System Control Register block. In QEMU | ||
90 | + * we set the initial value here, and also the reset value of the | ||
91 | + * sysctl register, from this object's QOM init-svtor property. | ||
92 | + * If the guest changes the INITSVTOR* registers at runtime then the | ||
93 | + * code in iotkit-sysctl.c will update the CPU init-svtor property | ||
94 | + * (which will then take effect on the next CPU warm-reset). | ||
95 | + * | ||
96 | + * Note that typically a board using the SSE-200 will have a system | ||
97 | + * control processor whose boot firmware initializes the INITSVTOR* | ||
98 | + * registers before powering up the CPUs. QEMU doesn't emulate | ||
99 | * the control processor, so instead we behave in the way that the | ||
100 | - * firmware does. The initial value is configurable by the board code | ||
101 | - * to match whatever its firmware does. | ||
102 | + * firmware does: the initial value should be set by the board code | ||
103 | + * (using the init-svtor property on the ARMSSE object) to match | ||
104 | + * whatever its firmware does. | ||
105 | */ | ||
106 | qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); | ||
107 | /* | ||
108 | - * Start all CPUs except CPU0 powered down. In real hardware it is | ||
109 | - * a configurable property of the SSE-200 which CPUs start powered up | ||
110 | - * (via the CPUWAIT0_RST and CPUWAIT1_RST parameters), but since all | ||
111 | - * the boards we care about start CPU0 and leave CPU1 powered off, | ||
112 | - * we hard-code that for now. We can add QOM properties for this | ||
113 | + * CPUs start powered down if the corresponding bit in the CPUWAIT | ||
114 | + * register is 1. In real hardware the CPUWAIT register reset value is | ||
115 | + * a configurable property of the SSE-200 (via the CPUWAIT0_RST and | ||
116 | + * CPUWAIT1_RST parameters), but since all the boards we care about | ||
117 | + * start CPU0 and leave CPU1 powered off, we hard-code that in | ||
118 | + * info->cpuwait_rst for now. We can add QOM properties for this | ||
119 | * later if necessary. | ||
120 | */ | ||
121 | - if (i > 0) { | ||
122 | + if (extract32(info->cpuwait_rst, i, 1)) { | ||
123 | object_property_set_bool(cpuobj, true, "start-powered-off", &err); | ||
124 | if (err) { | ||
125 | error_propagate(errp, err); | ||
126 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
127 | /* System control registers */ | ||
128 | object_property_set_int(OBJECT(&s->sysctl), info->sys_version, | ||
129 | "SYS_VERSION", &err); | ||
130 | + object_property_set_int(OBJECT(&s->sysctl), info->cpuwait_rst, | ||
131 | + "CPUWAIT_RST", &err); | ||
132 | + object_property_set_int(OBJECT(&s->sysctl), s->init_svtor, | ||
133 | + "INITSVTOR0_RST", &err); | ||
134 | + object_property_set_int(OBJECT(&s->sysctl), s->init_svtor, | ||
135 | + "INITSVTOR1_RST", &err); | ||
136 | object_property_set_bool(OBJECT(&s->sysctl), true, "realized", &err); | ||
137 | if (err) { | ||
138 | error_propagate(errp, err); | ||
139 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | ||
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/hw/misc/iotkit-sysctl.c | ||
142 | +++ b/hw/misc/iotkit-sysctl.c | ||
143 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_reset(DeviceState *dev) | ||
144 | s->reset_syndrome = 1; | ||
145 | s->reset_mask = 0; | ||
146 | s->gretreg = 0; | ||
147 | - s->initsvtor0 = 0x10000000; | ||
148 | - s->initsvtor1 = 0x10000000; | ||
149 | - if (s->is_sse200) { | ||
150 | - /* | ||
151 | - * CPU 0 starts on, CPU 1 starts off. In real hardware this is | ||
152 | - * configurable by the SoC integrator as a verilog parameter. | ||
153 | - */ | ||
154 | - s->cpuwait = 2; | ||
155 | - } else { | ||
156 | - /* CPU 0 starts on */ | ||
157 | - s->cpuwait = 0; | ||
158 | - } | ||
159 | + s->initsvtor0 = s->initsvtor0_rst; | ||
160 | + s->initsvtor1 = s->initsvtor1_rst; | ||
161 | + s->cpuwait = s->cpuwait_rst; | ||
162 | s->wicctrl = 0; | ||
163 | s->scsecctrl = 0; | ||
164 | s->fclk_div = 0; | ||
165 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription iotkit_sysctl_vmstate = { | ||
166 | |||
167 | static Property iotkit_sysctl_props[] = { | ||
168 | DEFINE_PROP_UINT32("SYS_VERSION", IoTKitSysCtl, sys_version, 0), | ||
169 | + DEFINE_PROP_UINT32("CPUWAIT_RST", IoTKitSysCtl, cpuwait_rst, 0), | ||
170 | + DEFINE_PROP_UINT32("INITSVTOR0_RST", IoTKitSysCtl, initsvtor0_rst, | ||
171 | + 0x10000000), | ||
172 | + DEFINE_PROP_UINT32("INITSVTOR1_RST", IoTKitSysCtl, initsvtor1_rst, | ||
173 | + 0x10000000), | ||
174 | DEFINE_PROP_END_OF_LIST() | ||
175 | }; | 35 | }; |
176 | 36 | ||
177 | -- | 37 | -- |
178 | 2.20.1 | 38 | 2.34.1 |
179 | 39 | ||
180 | 40 | diff view generated by jsdifflib |
1 | The iotkit-sysctl device has a register it names INITSVRTOR0. | 1 | Suppress the deprecation warning when we're running under qtest, |
---|---|---|---|
2 | This is actually a typo present in the IoTKit documentation | 2 | to avoid "make check" including warning messages in its output. |
3 | and also in part of the SSE-200 documentation: it should be | ||
4 | INITSVTOR0 because it is specifying the initial value of the | ||
5 | Secure VTOR register in the CPU. Correct the typo. | ||
6 | 3 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Message-id: 20190219125808.25174-6-peter.maydell@linaro.org | 6 | Message-id: 20240206154151.155620-1-peter.maydell@linaro.org |
10 | --- | 7 | --- |
11 | include/hw/misc/iotkit-sysctl.h | 2 +- | 8 | hw/block/tc58128.c | 4 +++- |
12 | hw/misc/iotkit-sysctl.c | 16 ++++++++-------- | 9 | 1 file changed, 3 insertions(+), 1 deletion(-) |
13 | 2 files changed, 9 insertions(+), 9 deletions(-) | ||
14 | 10 | ||
15 | diff --git a/include/hw/misc/iotkit-sysctl.h b/include/hw/misc/iotkit-sysctl.h | 11 | diff --git a/hw/block/tc58128.c b/hw/block/tc58128.c |
16 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/misc/iotkit-sysctl.h | 13 | --- a/hw/block/tc58128.c |
18 | +++ b/include/hw/misc/iotkit-sysctl.h | 14 | +++ b/hw/block/tc58128.c |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct IoTKitSysCtl { | 15 | @@ -XXX,XX +XXX,XX @@ static sh7750_io_device tc58128 = { |
20 | uint32_t reset_syndrome; | 16 | |
21 | uint32_t reset_mask; | 17 | int tc58128_init(struct SH7750State *s, const char *zone1, const char *zone2) |
22 | uint32_t gretreg; | 18 | { |
23 | - uint32_t initsvrtor0; | 19 | - warn_report_once("The TC58128 flash device is deprecated"); |
24 | + uint32_t initsvtor0; | 20 | + if (!qtest_enabled()) { |
25 | uint32_t cpuwait; | 21 | + warn_report_once("The TC58128 flash device is deprecated"); |
26 | uint32_t wicctrl; | 22 | + } |
27 | } IoTKitSysCtl; | 23 | init_dev(&tc58128_devs[0], zone1); |
28 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | 24 | init_dev(&tc58128_devs[1], zone2); |
29 | index XXXXXXX..XXXXXXX 100644 | 25 | return sh7750_register_io_device(s, &tc58128); |
30 | --- a/hw/misc/iotkit-sysctl.c | ||
31 | +++ b/hw/misc/iotkit-sysctl.c | ||
32 | @@ -XXX,XX +XXX,XX @@ REG32(RESET_MASK, 0x104) | ||
33 | REG32(SWRESET, 0x108) | ||
34 | FIELD(SWRESET, SWRESETREQ, 9, 1) | ||
35 | REG32(GRETREG, 0x10c) | ||
36 | -REG32(INITSVRTOR0, 0x110) | ||
37 | +REG32(INITSVTOR0, 0x110) | ||
38 | REG32(CPUWAIT, 0x118) | ||
39 | REG32(BUSWAIT, 0x11c) | ||
40 | REG32(WICCTRL, 0x120) | ||
41 | @@ -XXX,XX +XXX,XX @@ static uint64_t iotkit_sysctl_read(void *opaque, hwaddr offset, | ||
42 | case A_GRETREG: | ||
43 | r = s->gretreg; | ||
44 | break; | ||
45 | - case A_INITSVRTOR0: | ||
46 | - r = s->initsvrtor0; | ||
47 | + case A_INITSVTOR0: | ||
48 | + r = s->initsvtor0; | ||
49 | break; | ||
50 | case A_CPUWAIT: | ||
51 | r = s->cpuwait; | ||
52 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_write(void *opaque, hwaddr offset, | ||
53 | */ | ||
54 | s->gretreg = value; | ||
55 | break; | ||
56 | - case A_INITSVRTOR0: | ||
57 | - qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl INITSVRTOR0 unimplemented\n"); | ||
58 | - s->initsvrtor0 = value; | ||
59 | + case A_INITSVTOR0: | ||
60 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl INITSVTOR0 unimplemented\n"); | ||
61 | + s->initsvtor0 = value; | ||
62 | break; | ||
63 | case A_CPUWAIT: | ||
64 | qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl CPUWAIT unimplemented\n"); | ||
65 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_reset(DeviceState *dev) | ||
66 | s->reset_syndrome = 1; | ||
67 | s->reset_mask = 0; | ||
68 | s->gretreg = 0; | ||
69 | - s->initsvrtor0 = 0x10000000; | ||
70 | + s->initsvtor0 = 0x10000000; | ||
71 | s->cpuwait = 0; | ||
72 | s->wicctrl = 0; | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription iotkit_sysctl_vmstate = { | ||
75 | VMSTATE_UINT32(reset_syndrome, IoTKitSysCtl), | ||
76 | VMSTATE_UINT32(reset_mask, IoTKitSysCtl), | ||
77 | VMSTATE_UINT32(gretreg, IoTKitSysCtl), | ||
78 | - VMSTATE_UINT32(initsvrtor0, IoTKitSysCtl), | ||
79 | + VMSTATE_UINT32(initsvtor0, IoTKitSysCtl), | ||
80 | VMSTATE_UINT32(cpuwait, IoTKitSysCtl), | ||
81 | VMSTATE_UINT32(wicctrl, IoTKitSysCtl), | ||
82 | VMSTATE_END_OF_LIST() | ||
83 | -- | 26 | -- |
84 | 2.20.1 | 27 | 2.34.1 |
85 | 28 | ||
86 | 29 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We deliberately don't include qtests_npcm7xx in qtests_aarch64, | ||
2 | because we already get the coverage of those tests via qtests_arm, | ||
3 | and we don't want to use extra CI minutes testing them twice. | ||
1 | 4 | ||
5 | In commit 327b680877b79c4b we added it to qtests_aarch64; revert | ||
6 | that change. | ||
7 | |||
8 | Fixes: 327b680877b79c4b ("tests/qtest: Creating qtest for GMAC Module") | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 20240206163043.315535-1-peter.maydell@linaro.org | ||
12 | --- | ||
13 | tests/qtest/meson.build | 1 - | ||
14 | 1 file changed, 1 deletion(-) | ||
15 | |||
16 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/tests/qtest/meson.build | ||
19 | +++ b/tests/qtest/meson.build | ||
20 | @@ -XXX,XX +XXX,XX @@ qtests_aarch64 = \ | ||
21 | (config_all_devices.has_key('CONFIG_RASPI') ? ['bcm2835-dma-test'] : []) + \ | ||
22 | (config_all_accel.has_key('CONFIG_TCG') and \ | ||
23 | config_all_devices.has_key('CONFIG_TPM_TIS_I2C') ? ['tpm-tis-i2c-test'] : []) + \ | ||
24 | - (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
25 | ['arm-cpu-features', | ||
26 | 'numa-test', | ||
27 | 'boot-serial-test', | ||
28 | -- | ||
29 | 2.34.1 | ||
30 | |||
31 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Allow changes to the virt GTDT -- we are going to add the IRQ | ||
2 | entry for a new timer to it. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Ard Biesheuvel <ardb@kernel.org> | ||
6 | Message-id: 20240122143537.233498-2-peter.maydell@linaro.org | ||
7 | --- | ||
8 | tests/qtest/bios-tables-test-allowed-diff.h | 2 ++ | ||
9 | 1 file changed, 2 insertions(+) | ||
10 | |||
11 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/tests/qtest/bios-tables-test-allowed-diff.h | ||
14 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h | ||
15 | @@ -1 +1,3 @@ | ||
16 | /* List of comma-separated changed AML files to ignore */ | ||
17 | +"tests/data/acpi/virt/FACP", | ||
18 | +"tests/data/acpi/virt/GTDT", | ||
19 | -- | ||
20 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Armv8.1+ CPUs have the Virtual Host Extension (VHE) which adds a | |
2 | non-secure EL2 virtual timer. We implemented the timer itself in the | ||
3 | CPU model, but never wired up its IRQ line to the GIC. | ||
4 | |||
5 | Wire up the IRQ line (this is always safe whether the CPU has the | ||
6 | interrupt or not, since it always creates the outbound IRQ line). | ||
7 | Report it to the guest via dtb and ACPI if the CPU has the feature. | ||
8 | |||
9 | The DTB binding is documented in the kernel's | ||
10 | Documentation/devicetree/bindings/timer/arm\,arch_timer.yaml | ||
11 | and the ACPI table entries are documented in the ACPI specification | ||
12 | version 6.3 or later. | ||
13 | |||
14 | Because the IRQ line ACPI binding is new in 6.3, we need to bump the | ||
15 | FADT table rev to show that we might be using 6.3 features. | ||
16 | |||
17 | Note that exposing this IRQ in the DTB will trigger a bug in EDK2 | ||
18 | versions prior to edk2-stable202311, for users who use the virt board | ||
19 | with 'virtualization=on' to enable EL2 emulation and are booting an | ||
20 | EDK2 guest BIOS, if that EDK2 has assertions enabled. The effect is | ||
21 | that EDK2 will assert on bootup: | ||
22 | |||
23 | ASSERT [ArmTimerDxe] /home/kraxel/projects/qemu/roms/edk2/ArmVirtPkg/Library/ArmVirtTimerFdtClientLib/ArmVirtTimerFdtClientLib.c(72): PropSize == 36 || PropSize == 48 | ||
24 | |||
25 | If you see that assertion you should do one of: | ||
26 | * update your EDK2 binaries to edk2-stable202311 or newer | ||
27 | * use the 'virt-8.2' versioned machine type | ||
28 | * not use 'virtualization=on' | ||
29 | |||
30 | (The versions shipped with QEMU itself have the fix.) | ||
31 | |||
32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
33 | Reviewed-by: Ard Biesheuvel <ardb@kernel.org> | ||
34 | Message-id: 20240122143537.233498-3-peter.maydell@linaro.org | ||
35 | --- | ||
36 | include/hw/arm/virt.h | 2 ++ | ||
37 | hw/arm/virt-acpi-build.c | 20 ++++++++++---- | ||
38 | hw/arm/virt.c | 60 ++++++++++++++++++++++++++++++++++------ | ||
39 | 3 files changed, 67 insertions(+), 15 deletions(-) | ||
40 | |||
41 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/include/hw/arm/virt.h | ||
44 | +++ b/include/hw/arm/virt.h | ||
45 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { | ||
46 | /* Machines < 6.2 have no support for describing cpu topology to guest */ | ||
47 | bool no_cpu_topology; | ||
48 | bool no_tcg_lpa2; | ||
49 | + bool no_ns_el2_virt_timer_irq; | ||
50 | }; | ||
51 | |||
52 | struct VirtMachineState { | ||
53 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { | ||
54 | PCIBus *bus; | ||
55 | char *oem_id; | ||
56 | char *oem_table_id; | ||
57 | + bool ns_el2_virt_timer_irq; | ||
58 | }; | ||
59 | |||
60 | #define VIRT_ECAM_ID(high) (high ? VIRT_HIGH_PCIE_ECAM : VIRT_PCIE_ECAM) | ||
61 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/arm/virt-acpi-build.c | ||
64 | +++ b/hw/arm/virt-acpi-build.c | ||
65 | @@ -XXX,XX +XXX,XX @@ build_srat(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
66 | } | ||
67 | |||
68 | /* | ||
69 | - * ACPI spec, Revision 5.1 | ||
70 | - * 5.2.24 Generic Timer Description Table (GTDT) | ||
71 | + * ACPI spec, Revision 6.5 | ||
72 | + * 5.2.25 Generic Timer Description Table (GTDT) | ||
73 | */ | ||
74 | static void | ||
75 | build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
76 | @@ -XXX,XX +XXX,XX @@ build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
77 | uint32_t irqflags = vmc->claim_edge_triggered_timers ? | ||
78 | 1 : /* Interrupt is Edge triggered */ | ||
79 | 0; /* Interrupt is Level triggered */ | ||
80 | - AcpiTable table = { .sig = "GTDT", .rev = 2, .oem_id = vms->oem_id, | ||
81 | + AcpiTable table = { .sig = "GTDT", .rev = 3, .oem_id = vms->oem_id, | ||
82 | .oem_table_id = vms->oem_table_id }; | ||
83 | |||
84 | acpi_table_begin(&table, table_data); | ||
85 | @@ -XXX,XX +XXX,XX @@ build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
86 | build_append_int_noprefix(table_data, 0, 4); | ||
87 | /* Platform Timer Offset */ | ||
88 | build_append_int_noprefix(table_data, 0, 4); | ||
89 | - | ||
90 | + if (vms->ns_el2_virt_timer_irq) { | ||
91 | + /* Virtual EL2 Timer GSIV */ | ||
92 | + build_append_int_noprefix(table_data, ARCH_TIMER_NS_EL2_VIRT_IRQ, 4); | ||
93 | + /* Virtual EL2 Timer Flags */ | ||
94 | + build_append_int_noprefix(table_data, irqflags, 4); | ||
95 | + } else { | ||
96 | + build_append_int_noprefix(table_data, 0, 4); | ||
97 | + build_append_int_noprefix(table_data, 0, 4); | ||
98 | + } | ||
99 | acpi_table_end(linker, &table); | ||
100 | } | ||
101 | |||
102 | @@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
103 | static void build_fadt_rev6(GArray *table_data, BIOSLinker *linker, | ||
104 | VirtMachineState *vms, unsigned dsdt_tbl_offset) | ||
105 | { | ||
106 | - /* ACPI v6.0 */ | ||
107 | + /* ACPI v6.3 */ | ||
108 | AcpiFadtData fadt = { | ||
109 | .rev = 6, | ||
110 | - .minor_ver = 0, | ||
111 | + .minor_ver = 3, | ||
112 | .flags = 1 << ACPI_FADT_F_HW_REDUCED_ACPI, | ||
113 | .xdsdt_tbl_offset = &dsdt_tbl_offset, | ||
114 | }; | ||
115 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
116 | index XXXXXXX..XXXXXXX 100644 | ||
117 | --- a/hw/arm/virt.c | ||
118 | +++ b/hw/arm/virt.c | ||
119 | @@ -XXX,XX +XXX,XX @@ static void create_randomness(MachineState *ms, const char *node) | ||
120 | qemu_fdt_setprop(ms->fdt, node, "rng-seed", seed.rng, sizeof(seed.rng)); | ||
121 | } | ||
122 | |||
123 | +/* | ||
124 | + * The CPU object always exposes the NS EL2 virt timer IRQ line, | ||
125 | + * but we don't want to advertise it to the guest in the dtb or ACPI | ||
126 | + * table unless it's really going to do something. | ||
127 | + */ | ||
128 | +static bool ns_el2_virt_timer_present(void) | ||
129 | +{ | ||
130 | + ARMCPU *cpu = ARM_CPU(qemu_get_cpu(0)); | ||
131 | + CPUARMState *env = &cpu->env; | ||
132 | + | ||
133 | + return arm_feature(env, ARM_FEATURE_AARCH64) && | ||
134 | + arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu); | ||
135 | +} | ||
136 | + | ||
137 | static void create_fdt(VirtMachineState *vms) | ||
138 | { | ||
139 | MachineState *ms = MACHINE(vms); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) | ||
141 | "arm,armv7-timer"); | ||
142 | } | ||
143 | qemu_fdt_setprop(ms->fdt, "/timer", "always-on", NULL, 0); | ||
144 | - qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", | ||
145 | - GIC_FDT_IRQ_TYPE_PPI, | ||
146 | - INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, | ||
147 | - GIC_FDT_IRQ_TYPE_PPI, | ||
148 | - INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, | ||
149 | - GIC_FDT_IRQ_TYPE_PPI, | ||
150 | - INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, | ||
151 | - GIC_FDT_IRQ_TYPE_PPI, | ||
152 | - INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags); | ||
153 | + if (vms->ns_el2_virt_timer_irq) { | ||
154 | + qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", | ||
155 | + GIC_FDT_IRQ_TYPE_PPI, | ||
156 | + INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, | ||
157 | + GIC_FDT_IRQ_TYPE_PPI, | ||
158 | + INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, | ||
159 | + GIC_FDT_IRQ_TYPE_PPI, | ||
160 | + INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, | ||
161 | + GIC_FDT_IRQ_TYPE_PPI, | ||
162 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags, | ||
163 | + GIC_FDT_IRQ_TYPE_PPI, | ||
164 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_VIRT_IRQ), irqflags); | ||
165 | + } else { | ||
166 | + qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", | ||
167 | + GIC_FDT_IRQ_TYPE_PPI, | ||
168 | + INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, | ||
169 | + GIC_FDT_IRQ_TYPE_PPI, | ||
170 | + INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, | ||
171 | + GIC_FDT_IRQ_TYPE_PPI, | ||
172 | + INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, | ||
173 | + GIC_FDT_IRQ_TYPE_PPI, | ||
174 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags); | ||
175 | + } | ||
176 | } | ||
177 | |||
178 | static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
179 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms, MemoryRegion *mem) | ||
180 | [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, | ||
181 | [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, | ||
182 | [GTIMER_SEC] = ARCH_TIMER_S_EL1_IRQ, | ||
183 | + [GTIMER_HYPVIRT] = ARCH_TIMER_NS_EL2_VIRT_IRQ, | ||
184 | }; | ||
185 | |||
186 | for (unsigned irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
187 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
188 | qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); | ||
189 | object_unref(cpuobj); | ||
190 | } | ||
191 | + | ||
192 | + /* Now we've created the CPUs we can see if they have the hypvirt timer */ | ||
193 | + vms->ns_el2_virt_timer_irq = ns_el2_virt_timer_present() && | ||
194 | + !vmc->no_ns_el2_virt_timer_irq; | ||
195 | + | ||
196 | fdt_add_timer_nodes(vms); | ||
197 | fdt_add_cpu_nodes(vms); | ||
198 | |||
199 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(9, 0) | ||
200 | |||
201 | static void virt_machine_8_2_options(MachineClass *mc) | ||
202 | { | ||
203 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
204 | + | ||
205 | virt_machine_9_0_options(mc); | ||
206 | compat_props_add(mc->compat_props, hw_compat_8_2, hw_compat_8_2_len); | ||
207 | + /* | ||
208 | + * Don't expose NS_EL2_VIRT timer IRQ in DTB on ACPI on 8.2 and | ||
209 | + * earlier machines. (Exposing it tickles a bug in older EDK2 | ||
210 | + * guest BIOS binaries.) | ||
211 | + */ | ||
212 | + vmc->no_ns_el2_virt_timer_irq = true; | ||
213 | } | ||
214 | DEFINE_VIRT_MACHINE(8, 2) | ||
215 | |||
216 | -- | ||
217 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Update the virt golden reference files to say that the FACP is ACPI | |
2 | v6.3, and the GTDT table is a revision 3 table with space for the | ||
3 | virtual EL2 timer. | ||
4 | |||
5 | Diffs from iasl: | ||
6 | |||
7 | @@ -XXX,XX +XXX,XX @@ | ||
8 | /* | ||
9 | * Intel ACPI Component Architecture | ||
10 | * AML/ASL+ Disassembler version 20200925 (64-bit version) | ||
11 | * Copyright (c) 2000 - 2020 Intel Corporation | ||
12 | * | ||
13 | - * Disassembly of tests/data/acpi/virt/FACP, Mon Jan 22 13:48:40 2024 | ||
14 | + * Disassembly of /tmp/aml-W8RZH2, Mon Jan 22 13:48:40 2024 | ||
15 | * | ||
16 | * ACPI Data Table [FACP] | ||
17 | * | ||
18 | * Format: [HexOffset DecimalOffset ByteLength] FieldName : FieldValue | ||
19 | */ | ||
20 | |||
21 | [000h 0000 4] Signature : "FACP" [Fixed ACPI Description Table (FADT)] | ||
22 | [004h 0004 4] Table Length : 00000114 | ||
23 | [008h 0008 1] Revision : 06 | ||
24 | -[009h 0009 1] Checksum : 15 | ||
25 | +[009h 0009 1] Checksum : 12 | ||
26 | [00Ah 0010 6] Oem ID : "BOCHS " | ||
27 | [010h 0016 8] Oem Table ID : "BXPC " | ||
28 | [018h 0024 4] Oem Revision : 00000001 | ||
29 | [01Ch 0028 4] Asl Compiler ID : "BXPC" | ||
30 | [020h 0032 4] Asl Compiler Revision : 00000001 | ||
31 | |||
32 | [024h 0036 4] FACS Address : 00000000 | ||
33 | [028h 0040 4] DSDT Address : 00000000 | ||
34 | [02Ch 0044 1] Model : 00 | ||
35 | [02Dh 0045 1] PM Profile : 00 [Unspecified] | ||
36 | [02Eh 0046 2] SCI Interrupt : 0000 | ||
37 | [030h 0048 4] SMI Command Port : 00000000 | ||
38 | [034h 0052 1] ACPI Enable Value : 00 | ||
39 | [035h 0053 1] ACPI Disable Value : 00 | ||
40 | [036h 0054 1] S4BIOS Command : 00 | ||
41 | [037h 0055 1] P-State Control : 00 | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | Use APIC Physical Destination Mode (V4) : 0 | ||
44 | Hardware Reduced (V5) : 1 | ||
45 | Low Power S0 Idle (V5) : 0 | ||
46 | |||
47 | [074h 0116 12] Reset Register : [Generic Address Structure] | ||
48 | [074h 0116 1] Space ID : 00 [SystemMemory] | ||
49 | [075h 0117 1] Bit Width : 00 | ||
50 | [076h 0118 1] Bit Offset : 00 | ||
51 | [077h 0119 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
52 | [078h 0120 8] Address : 0000000000000000 | ||
53 | |||
54 | [080h 0128 1] Value to cause reset : 00 | ||
55 | [081h 0129 2] ARM Flags (decoded below) : 0003 | ||
56 | PSCI Compliant : 1 | ||
57 | Must use HVC for PSCI : 1 | ||
58 | |||
59 | -[083h 0131 1] FADT Minor Revision : 00 | ||
60 | +[083h 0131 1] FADT Minor Revision : 03 | ||
61 | [084h 0132 8] FACS Address : 0000000000000000 | ||
62 | [08Ch 0140 8] DSDT Address : 0000000000000000 | ||
63 | [094h 0148 12] PM1A Event Block : [Generic Address Structure] | ||
64 | [094h 0148 1] Space ID : 00 [SystemMemory] | ||
65 | [095h 0149 1] Bit Width : 00 | ||
66 | [096h 0150 1] Bit Offset : 00 | ||
67 | [097h 0151 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
68 | [098h 0152 8] Address : 0000000000000000 | ||
69 | |||
70 | [0A0h 0160 12] PM1B Event Block : [Generic Address Structure] | ||
71 | [0A0h 0160 1] Space ID : 00 [SystemMemory] | ||
72 | [0A1h 0161 1] Bit Width : 00 | ||
73 | [0A2h 0162 1] Bit Offset : 00 | ||
74 | [0A3h 0163 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
75 | [0A4h 0164 8] Address : 0000000000000000 | ||
76 | |||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | [0F5h 0245 1] Bit Width : 00 | ||
79 | [0F6h 0246 1] Bit Offset : 00 | ||
80 | [0F7h 0247 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
81 | [0F8h 0248 8] Address : 0000000000000000 | ||
82 | |||
83 | [100h 0256 12] Sleep Status Register : [Generic Address Structure] | ||
84 | [100h 0256 1] Space ID : 00 [SystemMemory] | ||
85 | [101h 0257 1] Bit Width : 00 | ||
86 | [102h 0258 1] Bit Offset : 00 | ||
87 | [103h 0259 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
88 | [104h 0260 8] Address : 0000000000000000 | ||
89 | |||
90 | [10Ch 0268 8] Hypervisor ID : 00000000554D4551 | ||
91 | |||
92 | Raw Table Data: Length 276 (0x114) | ||
93 | |||
94 | - 0000: 46 41 43 50 14 01 00 00 06 15 42 4F 43 48 53 20 // FACP......BOCHS | ||
95 | + 0000: 46 41 43 50 14 01 00 00 06 12 42 4F 43 48 53 20 // FACP......BOCHS | ||
96 | 0010: 42 58 50 43 20 20 20 20 01 00 00 00 42 58 50 43 // BXPC ....BXPC | ||
97 | 0020: 01 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
98 | 0030: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
99 | 0040: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
100 | 0050: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
101 | 0060: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
102 | 0070: 00 00 10 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
103 | - 0080: 00 03 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
104 | + 0080: 00 03 00 03 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
105 | 0090: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
106 | 00A0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
107 | 00B0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
108 | 00C0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
109 | 00D0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
110 | 00E0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
111 | 00F0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
112 | 0100: 00 00 00 00 00 00 00 00 00 00 00 00 51 45 4D 55 // ............QEMU | ||
113 | 0110: 00 00 00 00 // .... | ||
114 | |||
115 | @@ -XXX,XX +XXX,XX @@ | ||
116 | /* | ||
117 | * Intel ACPI Component Architecture | ||
118 | * AML/ASL+ Disassembler version 20200925 (64-bit version) | ||
119 | * Copyright (c) 2000 - 2020 Intel Corporation | ||
120 | * | ||
121 | - * Disassembly of tests/data/acpi/virt/GTDT, Mon Jan 22 13:48:40 2024 | ||
122 | + * Disassembly of /tmp/aml-XDSZH2, Mon Jan 22 13:48:40 2024 | ||
123 | * | ||
124 | * ACPI Data Table [GTDT] | ||
125 | * | ||
126 | * Format: [HexOffset DecimalOffset ByteLength] FieldName : FieldValue | ||
127 | */ | ||
128 | |||
129 | [000h 0000 4] Signature : "GTDT" [Generic Timer Description Table] | ||
130 | -[004h 0004 4] Table Length : 00000060 | ||
131 | -[008h 0008 1] Revision : 02 | ||
132 | -[009h 0009 1] Checksum : 9C | ||
133 | +[004h 0004 4] Table Length : 00000068 | ||
134 | +[008h 0008 1] Revision : 03 | ||
135 | +[009h 0009 1] Checksum : 93 | ||
136 | [00Ah 0010 6] Oem ID : "BOCHS " | ||
137 | [010h 0016 8] Oem Table ID : "BXPC " | ||
138 | [018h 0024 4] Oem Revision : 00000001 | ||
139 | [01Ch 0028 4] Asl Compiler ID : "BXPC" | ||
140 | [020h 0032 4] Asl Compiler Revision : 00000001 | ||
141 | |||
142 | [024h 0036 8] Counter Block Address : FFFFFFFFFFFFFFFF | ||
143 | [02Ch 0044 4] Reserved : 00000000 | ||
144 | |||
145 | [030h 0048 4] Secure EL1 Interrupt : 0000001D | ||
146 | [034h 0052 4] EL1 Flags (decoded below) : 00000000 | ||
147 | Trigger Mode : 0 | ||
148 | Polarity : 0 | ||
149 | Always On : 0 | ||
150 | |||
151 | [038h 0056 4] Non-Secure EL1 Interrupt : 0000001E | ||
152 | @@ -XXX,XX +XXX,XX @@ | ||
153 | |||
154 | [040h 0064 4] Virtual Timer Interrupt : 0000001B | ||
155 | [044h 0068 4] VT Flags (decoded below) : 00000000 | ||
156 | Trigger Mode : 0 | ||
157 | Polarity : 0 | ||
158 | Always On : 0 | ||
159 | |||
160 | [048h 0072 4] Non-Secure EL2 Interrupt : 0000001A | ||
161 | [04Ch 0076 4] NEL2 Flags (decoded below) : 00000000 | ||
162 | Trigger Mode : 0 | ||
163 | Polarity : 0 | ||
164 | Always On : 0 | ||
165 | [050h 0080 8] Counter Read Block Address : FFFFFFFFFFFFFFFF | ||
166 | |||
167 | [058h 0088 4] Platform Timer Count : 00000000 | ||
168 | [05Ch 0092 4] Platform Timer Offset : 00000000 | ||
169 | +[060h 0096 4] Virtual EL2 Timer GSIV : 00000000 | ||
170 | +[064h 0100 4] Virtual EL2 Timer Flags : 00000000 | ||
171 | |||
172 | -Raw Table Data: Length 96 (0x60) | ||
173 | +Raw Table Data: Length 104 (0x68) | ||
174 | |||
175 | - 0000: 47 54 44 54 60 00 00 00 02 9C 42 4F 43 48 53 20 // GTDT`.....BOCHS | ||
176 | + 0000: 47 54 44 54 68 00 00 00 03 93 42 4F 43 48 53 20 // GTDTh.....BOCHS | ||
177 | 0010: 42 58 50 43 20 20 20 20 01 00 00 00 42 58 50 43 // BXPC ....BXPC | ||
178 | 0020: 01 00 00 00 FF FF FF FF FF FF FF FF 00 00 00 00 // ................ | ||
179 | 0030: 1D 00 00 00 00 00 00 00 1E 00 00 00 04 00 00 00 // ................ | ||
180 | 0040: 1B 00 00 00 00 00 00 00 1A 00 00 00 00 00 00 00 // ................ | ||
181 | 0050: FF FF FF FF FF FF FF FF 00 00 00 00 00 00 00 00 // ................ | ||
182 | + 0060: 00 00 00 00 00 00 00 00 // ........ | ||
183 | |||
184 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
185 | Reviewed-by: Ard Biesheuvel <ardb@kernel.org> | ||
186 | Message-id: 20240122143537.233498-4-peter.maydell@linaro.org | ||
187 | --- | ||
188 | tests/qtest/bios-tables-test-allowed-diff.h | 2 -- | ||
189 | tests/data/acpi/virt/FACP | Bin 276 -> 276 bytes | ||
190 | tests/data/acpi/virt/GTDT | Bin 96 -> 104 bytes | ||
191 | 3 files changed, 2 deletions(-) | ||
192 | |||
193 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h | ||
194 | index XXXXXXX..XXXXXXX 100644 | ||
195 | --- a/tests/qtest/bios-tables-test-allowed-diff.h | ||
196 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h | ||
197 | @@ -1,3 +1 @@ | ||
198 | /* List of comma-separated changed AML files to ignore */ | ||
199 | -"tests/data/acpi/virt/FACP", | ||
200 | -"tests/data/acpi/virt/GTDT", | ||
201 | diff --git a/tests/data/acpi/virt/FACP b/tests/data/acpi/virt/FACP | ||
202 | index XXXXXXX..XXXXXXX 100644 | ||
203 | GIT binary patch | ||
204 | delta 25 | ||
205 | gcmbQjG=+)F&CxkPgpq-PO=u!l<;2F$$vli407<0<)c^nh | ||
206 | |||
207 | delta 28 | ||
208 | kcmbQjG=+)F&CxkPgpq-PO>`nx<-|!<6Akz$^DuG%0AAS!ssI20 | ||
209 | |||
210 | diff --git a/tests/data/acpi/virt/GTDT b/tests/data/acpi/virt/GTDT | ||
211 | index XXXXXXX..XXXXXXX 100644 | ||
212 | GIT binary patch | ||
213 | delta 25 | ||
214 | bcmYeu;BpUf3CUn!U|^m+kt>V?$N&QXMtB4L | ||
215 | |||
216 | delta 16 | ||
217 | Xcmc~u;BpUf2}xjJU|^avkt+-UB60)u | ||
218 | |||
219 | -- | ||
220 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The patchset adding the GMAC ethernet to this SoC crossed in the | ||
2 | mail with the patchset cleaning up the NIC handling. When we | ||
3 | create the GMAC modules we must call qemu_configure_nic_device() | ||
4 | so that the user has the opportunity to use the -nic commandline | ||
5 | option to create a network backend and connect it to the GMACs. | ||
1 | 6 | ||
7 | Add the missing call. | ||
8 | |||
9 | Fixes: 21e5326a7c ("hw/arm: Add GMAC devices to NPCM7XX SoC") | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: David Woodhouse <dwmw@amazon.co.uk> | ||
12 | Message-id: 20240206171231.396392-2-peter.maydell@linaro.org | ||
13 | --- | ||
14 | hw/arm/npcm7xx.c | 1 + | ||
15 | 1 file changed, 1 insertion(+) | ||
16 | |||
17 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/npcm7xx.c | ||
20 | +++ b/hw/arm/npcm7xx.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
22 | for (i = 0; i < ARRAY_SIZE(s->gmac); i++) { | ||
23 | SysBusDevice *sbd = SYS_BUS_DEVICE(&s->gmac[i]); | ||
24 | |||
25 | + qemu_configure_nic_device(DEVICE(sbd), false, NULL); | ||
26 | /* | ||
27 | * The device exists regardless of whether it's connected to a QEMU | ||
28 | * netdev backend. So always instantiate it even if there is no | ||
29 | -- | ||
30 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Currently QEMU will warn if there is a NIC on the board that | ||
2 | is not connected to a backend. By default the '-nic user' will | ||
3 | get used for all NICs, but if you manually connect a specific | ||
4 | NIC to a specific backend, then the other NICs on the board | ||
5 | have no backend and will be warned about: | ||
1 | 6 | ||
7 | qemu-system-arm: warning: nic npcm7xx-emc.1 has no peer | ||
8 | qemu-system-arm: warning: nic npcm-gmac.0 has no peer | ||
9 | qemu-system-arm: warning: nic npcm-gmac.1 has no peer | ||
10 | |||
11 | So suppress those warnings by manually connecting every NIC | ||
12 | on the board to some backend. | ||
13 | |||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Reviewed-by: David Woodhouse <dwmw@amazon.co.uk> | ||
16 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
17 | Message-id: 20240206171231.396392-3-peter.maydell@linaro.org | ||
18 | --- | ||
19 | tests/qtest/npcm7xx_emc-test.c | 5 ++++- | ||
20 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
21 | |||
22 | diff --git a/tests/qtest/npcm7xx_emc-test.c b/tests/qtest/npcm7xx_emc-test.c | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/tests/qtest/npcm7xx_emc-test.c | ||
25 | +++ b/tests/qtest/npcm7xx_emc-test.c | ||
26 | @@ -XXX,XX +XXX,XX @@ static int *packet_test_init(int module_num, GString *cmd_line) | ||
27 | * KISS and use -nic. The driver accepts 'emc0' and 'emc1' as aliases | ||
28 | * in the 'model' field to specify the device to match. | ||
29 | */ | ||
30 | - g_string_append_printf(cmd_line, " -nic socket,fd=%d,model=emc%d ", | ||
31 | + g_string_append_printf(cmd_line, " -nic socket,fd=%d,model=emc%d " | ||
32 | + "-nic user,model=npcm7xx-emc " | ||
33 | + "-nic user,model=npcm-gmac " | ||
34 | + "-nic user,model=npcm-gmac", | ||
35 | test_sockets[1], module_num); | ||
36 | |||
37 | g_test_queue_destroy(packet_test_clear, test_sockets); | ||
38 | -- | ||
39 | 2.34.1 | diff view generated by jsdifflib |
1 | This reverts commit 823e1b3818f9b10b824ddcd756983b6e2fa68730, | 1 | It doesn't make sense to read the value of MDCR_EL2 on a non-A-profile |
---|---|---|---|
2 | which introduces a regression running EDK2 guest firmware | 2 | CPU, and in fact if you try to do it we will assert: |
3 | under KVM: | ||
4 | 3 | ||
5 | error: kvm run failed Function not implemented | 4 | #6 0x00007ffff4b95e96 in __GI___assert_fail |
6 | PC=000000013f5a6208 X00=00000000404003c4 X01=000000000000003a | 5 | (assertion=0x5555565a8c70 "!arm_feature(env, ARM_FEATURE_M)", file=0x5555565a6e5c "../../target/arm/helper.c", line=12600, function=0x5555565a9560 <__PRETTY_FUNCTION__.0> "arm_security_space_below_el3") at ./assert/assert.c:101 |
7 | X02=0000000000000000 X03=00000000404003c4 X04=0000000000000000 | 6 | #7 0x0000555555ebf412 in arm_security_space_below_el3 (env=0x555557bc8190) at ../../target/arm/helper.c:12600 |
8 | X05=0000000096000046 X06=000000013d2ef270 X07=000000013e3d1710 | 7 | #8 0x0000555555ea6f89 in arm_is_el2_enabled (env=0x555557bc8190) at ../../target/arm/cpu.h:2595 |
9 | X08=09010755ffaf8ba8 X09=ffaf8b9cfeeb5468 X10=feeb546409010756 | 8 | #9 0x0000555555ea942f in arm_mdcr_el2_eff (env=0x555557bc8190) at ../../target/arm/internals.h:1512 |
10 | X11=09010757ffaf8b90 X12=feeb50680903068b X13=090306a1ffaf8bc0 | ||
11 | X14=0000000000000000 X15=0000000000000000 X16=000000013f872da0 | ||
12 | X17=00000000ffffa6ab X18=0000000000000000 X19=000000013f5a92d0 | ||
13 | X20=000000013f5a7a78 X21=000000000000003a X22=000000013f5a7ab2 | ||
14 | X23=000000013f5a92e8 X24=000000013f631090 X25=0000000000000010 | ||
15 | X26=0000000000000100 X27=000000013f89501b X28=000000013e3d14e0 | ||
16 | X29=000000013e3d12a0 X30=000000013f5a2518 SP=000000013b7be0b0 | ||
17 | PSTATE=404003c4 -Z-- EL1t | ||
18 | 9 | ||
19 | with | 10 | We might call pmu_counter_enabled() on an M-profile CPU (for example |
20 | [ 3507.926571] kvm [35042]: load/store instruction decoding not implemented | 11 | from the migration pre/post hooks in machine.c); this should always |
21 | in the host dmesg. | 12 | return false because these CPUs don't set ARM_FEATURE_PMU. |
22 | 13 | ||
23 | Revert the change for the moment until we can investigate the | 14 | Avoid the assertion by not calling arm_mdcr_el2_eff() before we |
24 | cause of the regression. | 15 | have done the early return for "PMU not present". |
25 | 16 | ||
26 | Reported-by: Eric Auger <eric.auger@redhat.com> | 17 | This fixes an assertion failure if you try to do a loadvm or |
18 | savevm for an M-profile board. | ||
19 | |||
20 | Cc: qemu-stable@nongnu.org | ||
21 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/2155 | ||
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
25 | Message-id: 20240208153346.970021-1-peter.maydell@linaro.org | ||
28 | --- | 26 | --- |
29 | target/arm/cpu.h | 9 +-------- | 27 | target/arm/helper.c | 12 ++++++++++-- |
30 | target/arm/helper.c | 27 ++------------------------- | 28 | 1 file changed, 10 insertions(+), 2 deletions(-) |
31 | target/arm/kvm32.c | 20 ++++++++++++++++++-- | ||
32 | target/arm/kvm64.c | 2 -- | ||
33 | target/arm/machine.c | 2 +- | ||
34 | 5 files changed, 22 insertions(+), 38 deletions(-) | ||
35 | 29 | ||
36 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/cpu.h | ||
39 | +++ b/target/arm/cpu.h | ||
40 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_cpustate(ARMCPU *cpu); | ||
41 | /** | ||
42 | * write_cpustate_to_list: | ||
43 | * @cpu: ARMCPU | ||
44 | - * @kvm_sync: true if this is for syncing back to KVM | ||
45 | * | ||
46 | * For each register listed in the ARMCPU cpreg_indexes list, write | ||
47 | * its value from the ARMCPUState structure into the cpreg_values list. | ||
48 | * This is used to copy info from TCG's working data structures into | ||
49 | * KVM or for outbound migration. | ||
50 | * | ||
51 | - * @kvm_sync is true if we are doing this in order to sync the | ||
52 | - * register state back to KVM. In this case we will only update | ||
53 | - * values in the list if the previous list->cpustate sync actually | ||
54 | - * successfully wrote the CPU state. Otherwise we will keep the value | ||
55 | - * that is in the list. | ||
56 | - * | ||
57 | * Returns: true if all register values were read correctly, | ||
58 | * false if some register was unknown or could not be read. | ||
59 | * Note that we do not stop early on failure -- we will attempt | ||
60 | * reading all registers in the list. | ||
61 | */ | ||
62 | -bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); | ||
63 | +bool write_cpustate_to_list(ARMCPU *cpu); | ||
64 | |||
65 | #define ARM_CPUID_TI915T 0x54029152 | ||
66 | #define ARM_CPUID_TI925T 0x54029252 | ||
67 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 30 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
68 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
69 | --- a/target/arm/helper.c | 32 | --- a/target/arm/helper.c |
70 | +++ b/target/arm/helper.c | 33 | +++ b/target/arm/helper.c |
71 | @@ -XXX,XX +XXX,XX @@ static bool raw_accessors_invalid(const ARMCPRegInfo *ri) | 34 | @@ -XXX,XX +XXX,XX @@ static bool pmu_counter_enabled(CPUARMState *env, uint8_t counter) |
72 | return true; | 35 | bool enabled, prohibited = false, filtered; |
73 | } | 36 | bool secure = arm_is_secure(env); |
74 | 37 | int el = arm_current_el(env); | |
75 | -bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync) | 38 | - uint64_t mdcr_el2 = arm_mdcr_el2_eff(env); |
76 | +bool write_cpustate_to_list(ARMCPU *cpu) | 39 | - uint8_t hpmn = mdcr_el2 & MDCR_HPMN; |
77 | { | 40 | + uint64_t mdcr_el2; |
78 | /* Write the coprocessor state from cpu->env to the (index,value) list. */ | 41 | + uint8_t hpmn; |
79 | int i; | 42 | |
80 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync) | 43 | + /* |
81 | for (i = 0; i < cpu->cpreg_array_len; i++) { | 44 | + * We might be called for M-profile cores where MDCR_EL2 doesn't |
82 | uint32_t regidx = kvm_to_cpreg_id(cpu->cpreg_indexes[i]); | 45 | + * exist and arm_mdcr_el2_eff() will assert, so this early-exit check |
83 | const ARMCPRegInfo *ri; | 46 | + * must be before we read that value. |
84 | - uint64_t newval; | 47 | + */ |
85 | 48 | if (!arm_feature(env, ARM_FEATURE_PMU)) { | |
86 | ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); | 49 | return false; |
87 | if (!ri) { | ||
88 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync) | ||
89 | if (ri->type & ARM_CP_NO_RAW) { | ||
90 | continue; | ||
91 | } | ||
92 | - | ||
93 | - newval = read_raw_cp_reg(&cpu->env, ri); | ||
94 | - if (kvm_sync) { | ||
95 | - /* | ||
96 | - * Only sync if the previous list->cpustate sync succeeded. | ||
97 | - * Rather than tracking the success/failure state for every | ||
98 | - * item in the list, we just recheck "does the raw write we must | ||
99 | - * have made in write_list_to_cpustate() read back OK" here. | ||
100 | - */ | ||
101 | - uint64_t oldval = cpu->cpreg_values[i]; | ||
102 | - | ||
103 | - if (oldval == newval) { | ||
104 | - continue; | ||
105 | - } | ||
106 | - | ||
107 | - write_raw_cp_reg(&cpu->env, ri, oldval); | ||
108 | - if (read_raw_cp_reg(&cpu->env, ri) != oldval) { | ||
109 | - continue; | ||
110 | - } | ||
111 | - | ||
112 | - write_raw_cp_reg(&cpu->env, ri, newval); | ||
113 | - } | ||
114 | - cpu->cpreg_values[i] = newval; | ||
115 | + cpu->cpreg_values[i] = read_raw_cp_reg(&cpu->env, ri); | ||
116 | } | 50 | } |
117 | return ok; | 51 | |
118 | } | 52 | + mdcr_el2 = arm_mdcr_el2_eff(env); |
119 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | 53 | + hpmn = mdcr_el2 & MDCR_HPMN; |
120 | index XXXXXXX..XXXXXXX 100644 | 54 | + |
121 | --- a/target/arm/kvm32.c | 55 | if (!arm_feature(env, ARM_FEATURE_EL2) || |
122 | +++ b/target/arm/kvm32.c | 56 | (counter < hpmn || counter == 31)) { |
123 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | 57 | e = env->cp15.c9_pmcr & PMCRE; |
124 | return ret; | ||
125 | } | ||
126 | |||
127 | - write_cpustate_to_list(cpu, true); | ||
128 | - | ||
129 | + /* Note that we do not call write_cpustate_to_list() | ||
130 | + * here, so we are only writing the tuple list back to | ||
131 | + * KVM. This is safe because nothing can change the | ||
132 | + * CPUARMState cp15 fields (in particular gdb accesses cannot) | ||
133 | + * and so there are no changes to sync. In fact syncing would | ||
134 | + * be wrong at this point: for a constant register where TCG and | ||
135 | + * KVM disagree about its value, the preceding write_list_to_cpustate() | ||
136 | + * would not have had any effect on the CPUARMState value (since the | ||
137 | + * register is read-only), and a write_cpustate_to_list() here would | ||
138 | + * then try to write the TCG value back into KVM -- this would either | ||
139 | + * fail or incorrectly change the value the guest sees. | ||
140 | + * | ||
141 | + * If we ever want to allow the user to modify cp15 registers via | ||
142 | + * the gdb stub, we would need to be more clever here (for instance | ||
143 | + * tracking the set of registers kvm_arch_get_registers() successfully | ||
144 | + * managed to update the CPUARMState with, and only allowing those | ||
145 | + * to be written back up into the kernel). | ||
146 | + */ | ||
147 | if (!write_list_to_kvmstate(cpu, level)) { | ||
148 | return EINVAL; | ||
149 | } | ||
150 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
151 | index XXXXXXX..XXXXXXX 100644 | ||
152 | --- a/target/arm/kvm64.c | ||
153 | +++ b/target/arm/kvm64.c | ||
154 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
155 | return ret; | ||
156 | } | ||
157 | |||
158 | - write_cpustate_to_list(cpu, true); | ||
159 | - | ||
160 | if (!write_list_to_kvmstate(cpu, level)) { | ||
161 | return EINVAL; | ||
162 | } | ||
163 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/target/arm/machine.c | ||
166 | +++ b/target/arm/machine.c | ||
167 | @@ -XXX,XX +XXX,XX @@ static int cpu_pre_save(void *opaque) | ||
168 | abort(); | ||
169 | } | ||
170 | } else { | ||
171 | - if (!write_cpustate_to_list(cpu, false)) { | ||
172 | + if (!write_cpustate_to_list(cpu)) { | ||
173 | /* This should never fail. */ | ||
174 | abort(); | ||
175 | } | ||
176 | -- | 58 | -- |
177 | 2.20.1 | 59 | 2.34.1 |
178 | 60 | ||
179 | 61 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Nabih Estefan <nabihestefan@google.com> | ||
1 | 2 | ||
3 | Fix the nocm_gmac-test.c file to run on a nuvoton 7xx machine instead | ||
4 | of 8xx. Also fix comments referencing this and values expecting 8xx. | ||
5 | |||
6 | Change-Id: Iabd0fba14910c3f1e883c4a9521350f3db9ffab8 | ||
7 | Signed-Off-By: Nabih Estefan <nabihestefan@google.com> | ||
8 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> | ||
9 | Message-id: 20240208194759.2858582-2-nabihestefan@google.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | [PMM: commit message tweaks] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | tests/qtest/npcm_gmac-test.c | 84 +----------------------------------- | ||
15 | tests/qtest/meson.build | 3 +- | ||
16 | 2 files changed, 4 insertions(+), 83 deletions(-) | ||
17 | |||
18 | diff --git a/tests/qtest/npcm_gmac-test.c b/tests/qtest/npcm_gmac-test.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/tests/qtest/npcm_gmac-test.c | ||
21 | +++ b/tests/qtest/npcm_gmac-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ typedef struct TestData { | ||
23 | const GMACModule *module; | ||
24 | } TestData; | ||
25 | |||
26 | -/* Values extracted from hw/arm/npcm8xx.c */ | ||
27 | +/* Values extracted from hw/arm/npcm7xx.c */ | ||
28 | static const GMACModule gmac_module_list[] = { | ||
29 | { | ||
30 | .irq = 14, | ||
31 | @@ -XXX,XX +XXX,XX @@ static const GMACModule gmac_module_list[] = { | ||
32 | .irq = 15, | ||
33 | .base_addr = 0xf0804000 | ||
34 | }, | ||
35 | - { | ||
36 | - .irq = 16, | ||
37 | - .base_addr = 0xf0806000 | ||
38 | - }, | ||
39 | - { | ||
40 | - .irq = 17, | ||
41 | - .base_addr = 0xf0808000 | ||
42 | - } | ||
43 | }; | ||
44 | |||
45 | /* Returns the index of the GMAC module. */ | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t gmac_read(QTestState *qts, const GMACModule *mod, | ||
47 | return qtest_readl(qts, mod->base_addr + regno); | ||
48 | } | ||
49 | |||
50 | -static uint16_t pcs_read(QTestState *qts, const GMACModule *mod, | ||
51 | - NPCMRegister regno) | ||
52 | -{ | ||
53 | - uint32_t write_value = (regno & 0x3ffe00) >> 9; | ||
54 | - qtest_writel(qts, PCS_BASE_ADDRESS + NPCM_PCS_IND_AC_BA, write_value); | ||
55 | - uint32_t read_offset = regno & 0x1ff; | ||
56 | - return qtest_readl(qts, PCS_BASE_ADDRESS + read_offset); | ||
57 | -} | ||
58 | - | ||
59 | /* Check that GMAC registers are reset to default value */ | ||
60 | static void test_init(gconstpointer test_data) | ||
61 | { | ||
62 | const TestData *td = test_data; | ||
63 | const GMACModule *mod = td->module; | ||
64 | - QTestState *qts = qtest_init("-machine npcm845-evb"); | ||
65 | + QTestState *qts = qtest_init("-machine npcm750-evb"); | ||
66 | |||
67 | #define CHECK_REG32(regno, value) \ | ||
68 | do { \ | ||
69 | g_assert_cmphex(gmac_read(qts, mod, (regno)), ==, (value)); \ | ||
70 | } while (0) | ||
71 | |||
72 | -#define CHECK_REG_PCS(regno, value) \ | ||
73 | - do { \ | ||
74 | - g_assert_cmphex(pcs_read(qts, mod, (regno)), ==, (value)); \ | ||
75 | - } while (0) | ||
76 | - | ||
77 | CHECK_REG32(NPCM_DMA_BUS_MODE, 0x00020100); | ||
78 | CHECK_REG32(NPCM_DMA_XMT_POLL_DEMAND, 0); | ||
79 | CHECK_REG32(NPCM_DMA_RCV_POLL_DEMAND, 0); | ||
80 | @@ -XXX,XX +XXX,XX @@ static void test_init(gconstpointer test_data) | ||
81 | CHECK_REG32(NPCM_GMAC_PTP_TAR, 0); | ||
82 | CHECK_REG32(NPCM_GMAC_PTP_TTSR, 0); | ||
83 | |||
84 | - /* TODO Add registers PCS */ | ||
85 | - if (mod->base_addr == 0xf0802000) { | ||
86 | - CHECK_REG_PCS(NPCM_PCS_SR_CTL_ID1, 0x699e); | ||
87 | - CHECK_REG_PCS(NPCM_PCS_SR_CTL_ID2, 0); | ||
88 | - CHECK_REG_PCS(NPCM_PCS_SR_CTL_STS, 0x8000); | ||
89 | - | ||
90 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_CTRL, 0x1140); | ||
91 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_STS, 0x0109); | ||
92 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_DEV_ID1, 0x699e); | ||
93 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_DEV_ID2, 0x0ced0); | ||
94 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_AN_ADV, 0x0020); | ||
95 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_LP_BABL, 0); | ||
96 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_AN_EXPN, 0); | ||
97 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_EXT_STS, 0xc000); | ||
98 | - | ||
99 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_ABL, 0x0003); | ||
100 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MAX_DLY_LWR, 0x0038); | ||
101 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MAX_DLY_UPR, 0); | ||
102 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MIN_DLY_LWR, 0x0038); | ||
103 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MIN_DLY_UPR, 0); | ||
104 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MAX_DLY_LWR, 0x0058); | ||
105 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MAX_DLY_UPR, 0); | ||
106 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MIN_DLY_LWR, 0x0048); | ||
107 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MIN_DLY_UPR, 0); | ||
108 | - | ||
109 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MMD_DIG_CTRL1, 0x2400); | ||
110 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_AN_CTRL, 0); | ||
111 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_AN_INTR_STS, 0x000a); | ||
112 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_TC, 0); | ||
113 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DBG_CTRL, 0); | ||
114 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_MCTRL0, 0x899c); | ||
115 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_TXTIMER, 0); | ||
116 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_RXTIMER, 0); | ||
117 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_LINK_TIMER_CTRL, 0); | ||
118 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_MCTRL1, 0); | ||
119 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DIG_STS, 0x0010); | ||
120 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_ICG_ERRCNT1, 0); | ||
121 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MISC_STS, 0); | ||
122 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_RX_LSTS, 0); | ||
123 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_BSTCTRL0, 0x00a); | ||
124 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_LVLCTRL0, 0x007f); | ||
125 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_GENCTRL0, 0x0001); | ||
126 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_GENCTRL1, 0); | ||
127 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_STS, 0); | ||
128 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_RX_GENCTRL0, 0x0100); | ||
129 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_RX_GENCTRL1, 0x1100); | ||
130 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_RX_LOS_CTRL0, 0x000e); | ||
131 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MPLL_CTRL0, 0x0100); | ||
132 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MPLL_CTRL1, 0x0032); | ||
133 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MPLL_STS, 0x0001); | ||
134 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MISC_CTRL2, 0); | ||
135 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_LVL_CTRL, 0x0019); | ||
136 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MISC_CTRL0, 0); | ||
137 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MISC_CTRL1, 0); | ||
138 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DIG_CTRL2, 0); | ||
139 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DIG_ERRCNT_SEL, 0); | ||
140 | - } | ||
141 | - | ||
142 | qtest_quit(qts); | ||
143 | } | ||
144 | |||
145 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
146 | index XXXXXXX..XXXXXXX 100644 | ||
147 | --- a/tests/qtest/meson.build | ||
148 | +++ b/tests/qtest/meson.build | ||
149 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
150 | 'npcm7xx_sdhci-test', | ||
151 | 'npcm7xx_smbus-test', | ||
152 | 'npcm7xx_timer-test', | ||
153 | - 'npcm7xx_watchdog_timer-test'] + \ | ||
154 | + 'npcm7xx_watchdog_timer-test', | ||
155 | + 'npcm_gmac-test'] + \ | ||
156 | (slirp.found() ? ['npcm7xx_emc-test'] : []) | ||
157 | qtests_aspeed = \ | ||
158 | ['aspeed_hace-test', | ||
159 | -- | ||
160 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Luc Michel <luc.michel@amd.com> | ||
1 | 2 | ||
3 | An access fault is raised when the Access Flag is not set in the | ||
4 | looked-up PTE and the AFFD field is not set in the corresponding context | ||
5 | descriptor. This was already implemented for stage 2. Implement it for | ||
6 | stage 1 as well. | ||
7 | |||
8 | Signed-off-by: Luc Michel <luc.michel@amd.com> | ||
9 | Reviewed-by: Mostafa Saleh <smostafa@google.com> | ||
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Tested-by: Mostafa Saleh <smostafa@google.com> | ||
12 | Message-id: 20240213082211.3330400-1-luc.michel@amd.com | ||
13 | [PMM: tweaked comment text] | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | hw/arm/smmuv3-internal.h | 1 + | ||
17 | include/hw/arm/smmu-common.h | 1 + | ||
18 | hw/arm/smmu-common.c | 11 +++++++++++ | ||
19 | hw/arm/smmuv3.c | 1 + | ||
20 | 4 files changed, 14 insertions(+) | ||
21 | |||
22 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/hw/arm/smmuv3-internal.h | ||
25 | +++ b/hw/arm/smmuv3-internal.h | ||
26 | @@ -XXX,XX +XXX,XX @@ static inline int pa_range(STE *ste) | ||
27 | #define CD_EPD(x, sel) extract32((x)->word[0], (16 * (sel)) + 14, 1) | ||
28 | #define CD_ENDI(x) extract32((x)->word[0], 15, 1) | ||
29 | #define CD_IPS(x) extract32((x)->word[1], 0 , 3) | ||
30 | +#define CD_AFFD(x) extract32((x)->word[1], 3 , 1) | ||
31 | #define CD_TBI(x) extract32((x)->word[1], 6 , 2) | ||
32 | #define CD_HD(x) extract32((x)->word[1], 10 , 1) | ||
33 | #define CD_HA(x) extract32((x)->word[1], 11 , 1) | ||
34 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/include/hw/arm/smmu-common.h | ||
37 | +++ b/include/hw/arm/smmu-common.h | ||
38 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUTransCfg { | ||
39 | bool disabled; /* smmu is disabled */ | ||
40 | bool bypassed; /* translation is bypassed */ | ||
41 | bool aborted; /* translation is aborted */ | ||
42 | + bool affd; /* AF fault disable */ | ||
43 | uint32_t iotlb_hits; /* counts IOTLB hits */ | ||
44 | uint32_t iotlb_misses; /* counts IOTLB misses*/ | ||
45 | /* Used by stage-1 only. */ | ||
46 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/smmu-common.c | ||
49 | +++ b/hw/arm/smmu-common.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static int smmu_ptw_64_s1(SMMUTransCfg *cfg, | ||
51 | pte_addr, pte, iova, gpa, | ||
52 | block_size >> 20); | ||
53 | } | ||
54 | + | ||
55 | + /* | ||
56 | + * QEMU does not currently implement HTTU, so if AFFD and PTE.AF | ||
57 | + * are 0 we take an Access flag fault. (5.4. Context Descriptor) | ||
58 | + * An Access flag fault takes priority over a Permission fault. | ||
59 | + */ | ||
60 | + if (!PTE_AF(pte) && !cfg->affd) { | ||
61 | + info->type = SMMU_PTW_ERR_ACCESS; | ||
62 | + goto error; | ||
63 | + } | ||
64 | + | ||
65 | ap = PTE_AP(pte); | ||
66 | if (is_permission_fault(ap, perm)) { | ||
67 | info->type = SMMU_PTW_ERR_PERMISSION; | ||
68 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/arm/smmuv3.c | ||
71 | +++ b/hw/arm/smmuv3.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event) | ||
73 | cfg->oas = MIN(oas2bits(SMMU_IDR5_OAS), cfg->oas); | ||
74 | cfg->tbi = CD_TBI(cd); | ||
75 | cfg->asid = CD_ASID(cd); | ||
76 | + cfg->affd = CD_AFFD(cd); | ||
77 | |||
78 | trace_smmuv3_decode_cd(cfg->oas); | ||
79 | |||
80 | -- | ||
81 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20240213155214.13619-2-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/arm/stellaris.c | 6 ++++-- | ||
9 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
10 | |||
11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/arm/stellaris.c | ||
14 | +++ b/hw/arm/stellaris.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
16 | } | ||
17 | } | ||
18 | |||
19 | -static void stellaris_adc_reset(StellarisADCState *s) | ||
20 | +static void stellaris_adc_reset_hold(Object *obj) | ||
21 | { | ||
22 | + StellarisADCState *s = STELLARIS_ADC(obj); | ||
23 | int n; | ||
24 | |||
25 | for (n = 0; n < 4; n++) { | ||
26 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_init(Object *obj) | ||
27 | memory_region_init_io(&s->iomem, obj, &stellaris_adc_ops, s, | ||
28 | "adc", 0x1000); | ||
29 | sysbus_init_mmio(sbd, &s->iomem); | ||
30 | - stellaris_adc_reset(s); | ||
31 | qdev_init_gpio_in(dev, stellaris_adc_trigger, 1); | ||
32 | } | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo stellaris_i2c_info = { | ||
35 | static void stellaris_adc_class_init(ObjectClass *klass, void *data) | ||
36 | { | ||
37 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
38 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
39 | |||
40 | + rc->phases.hold = stellaris_adc_reset_hold; | ||
41 | dc->vmsd = &vmstate_stellaris_adc; | ||
42 | } | ||
43 | |||
44 | -- | ||
45 | 2.34.1 | ||
46 | |||
47 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Note that float16_to_float32 rightly squashes SNaN to QNaN. | 3 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> |
4 | But of course pickNaNMulAdd, for ARM, selects SNaNs first. | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | So we have to preserve SNaN long enough for the correct NaN | 5 | Message-id: 20240213155214.13619-3-philmd@linaro.org |
6 | to be selected. Thus float16_to_float32_by_bits. | ||
7 | |||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190219222952.22183-2-richard.henderson@linaro.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 8 | --- |
13 | target/arm/helper.h | 9 +++ | 9 | hw/arm/stellaris.c | 26 ++++++++++++++++++++++---- |
14 | target/arm/vec_helper.c | 148 ++++++++++++++++++++++++++++++++++++++++ | 10 | 1 file changed, 22 insertions(+), 4 deletions(-) |
15 | 2 files changed, 157 insertions(+) | ||
16 | 11 | ||
17 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 12 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
18 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/helper.h | 14 | --- a/hw/arm/stellaris.c |
20 | +++ b/target/arm/helper.h | 15 | +++ b/hw/arm/stellaris.c |
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_sqsub_s, TCG_CALL_NO_RWG, | 16 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_instance_init(Object *obj) |
22 | DEF_HELPER_FLAGS_5(gvec_sqsub_d, TCG_CALL_NO_RWG, | 17 | s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); |
23 | void, ptr, ptr, ptr, ptr, i32) | 18 | } |
24 | 19 | ||
25 | +DEF_HELPER_FLAGS_5(gvec_fmlal_a32, TCG_CALL_NO_RWG, | 20 | -/* I2C controller. */ |
26 | + void, ptr, ptr, ptr, ptr, i32) | 21 | +/* |
27 | +DEF_HELPER_FLAGS_5(gvec_fmlal_a64, TCG_CALL_NO_RWG, | 22 | + * I2C controller. |
28 | + void, ptr, ptr, ptr, ptr, i32) | 23 | + * ??? For now we only implement the master interface. |
29 | +DEF_HELPER_FLAGS_5(gvec_fmlal_idx_a32, TCG_CALL_NO_RWG, | 24 | + */ |
30 | + void, ptr, ptr, ptr, ptr, i32) | 25 | |
31 | +DEF_HELPER_FLAGS_5(gvec_fmlal_idx_a64, TCG_CALL_NO_RWG, | 26 | #define TYPE_STELLARIS_I2C "stellaris-i2c" |
32 | + void, ptr, ptr, ptr, ptr, i32) | 27 | OBJECT_DECLARE_SIMPLE_TYPE(stellaris_i2c_state, STELLARIS_I2C) |
28 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_write(void *opaque, hwaddr offset, | ||
29 | stellaris_i2c_update(s); | ||
30 | } | ||
31 | |||
32 | -static void stellaris_i2c_reset(stellaris_i2c_state *s) | ||
33 | +static void stellaris_i2c_reset_enter(Object *obj, ResetType type) | ||
34 | { | ||
35 | + stellaris_i2c_state *s = STELLARIS_I2C(obj); | ||
33 | + | 36 | + |
34 | #ifdef TARGET_AARCH64 | 37 | if (s->mcs & STELLARIS_I2C_MCS_BUSBSY) |
35 | #include "helper-a64.h" | 38 | i2c_end_transfer(s->bus); |
36 | #include "helper-sve.h" | ||
37 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/vec_helper.c | ||
40 | +++ b/target/arm/vec_helper.c | ||
41 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_sqsub_d)(void *vd, void *vq, void *vn, | ||
42 | } | ||
43 | clear_tail(d, oprsz, simd_maxsz(desc)); | ||
44 | } | ||
45 | + | ||
46 | +/* | ||
47 | + * Convert float16 to float32, raising no exceptions and | ||
48 | + * preserving exceptional values, including SNaN. | ||
49 | + * This is effectively an unpack+repack operation. | ||
50 | + */ | ||
51 | +static float32 float16_to_float32_by_bits(uint32_t f16, bool fz16) | ||
52 | +{ | ||
53 | + const int f16_bias = 15; | ||
54 | + const int f32_bias = 127; | ||
55 | + uint32_t sign = extract32(f16, 15, 1); | ||
56 | + uint32_t exp = extract32(f16, 10, 5); | ||
57 | + uint32_t frac = extract32(f16, 0, 10); | ||
58 | + | ||
59 | + if (exp == 0x1f) { | ||
60 | + /* Inf or NaN */ | ||
61 | + exp = 0xff; | ||
62 | + } else if (exp == 0) { | ||
63 | + /* Zero or denormal. */ | ||
64 | + if (frac != 0) { | ||
65 | + if (fz16) { | ||
66 | + frac = 0; | ||
67 | + } else { | ||
68 | + /* | ||
69 | + * Denormal; these are all normal float32. | ||
70 | + * Shift the fraction so that the msb is at bit 11, | ||
71 | + * then remove bit 11 as the implicit bit of the | ||
72 | + * normalized float32. Note that we still go through | ||
73 | + * the shift for normal numbers below, to put the | ||
74 | + * float32 fraction at the right place. | ||
75 | + */ | ||
76 | + int shift = clz32(frac) - 21; | ||
77 | + frac = (frac << shift) & 0x3ff; | ||
78 | + exp = f32_bias - f16_bias - shift + 1; | ||
79 | + } | ||
80 | + } | ||
81 | + } else { | ||
82 | + /* Normal number; adjust the bias. */ | ||
83 | + exp += f32_bias - f16_bias; | ||
84 | + } | ||
85 | + sign <<= 31; | ||
86 | + exp <<= 23; | ||
87 | + frac <<= 23 - 10; | ||
88 | + | ||
89 | + return sign | exp | frac; | ||
90 | +} | 39 | +} |
91 | + | 40 | + |
92 | +static uint64_t load4_f16(uint64_t *ptr, int is_q, int is_2) | 41 | +static void stellaris_i2c_reset_hold(Object *obj) |
93 | +{ | 42 | +{ |
94 | + /* | 43 | + stellaris_i2c_state *s = STELLARIS_I2C(obj); |
95 | + * Branchless load of u32[0], u64[0], u32[1], or u64[1]. | 44 | |
96 | + * Load the 2nd qword iff is_q & is_2. | 45 | s->msa = 0; |
97 | + * Shift to the 2nd dword iff !is_q & is_2. | 46 | s->mcs = 0; |
98 | + * For !is_q & !is_2, the upper bits of the result are garbage. | 47 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_reset(stellaris_i2c_state *s) |
99 | + */ | 48 | s->mimr = 0; |
100 | + return ptr[is_q & is_2] >> ((is_2 & ~is_q) << 5); | 49 | s->mris = 0; |
50 | s->mcr = 0; | ||
101 | +} | 51 | +} |
102 | + | 52 | + |
103 | +/* | 53 | +static void stellaris_i2c_reset_exit(Object *obj) |
104 | + * Note that FMLAL requires oprsz == 8 or oprsz == 16, | 54 | +{ |
105 | + * as there is not yet SVE versions that might use blocking. | 55 | + stellaris_i2c_state *s = STELLARIS_I2C(obj); |
106 | + */ | ||
107 | + | 56 | + |
108 | +static void do_fmlal(float32 *d, void *vn, void *vm, float_status *fpst, | 57 | stellaris_i2c_update(s); |
109 | + uint32_t desc, bool fz16) | 58 | } |
110 | +{ | 59 | |
111 | + intptr_t i, oprsz = simd_oprsz(desc); | 60 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) |
112 | + int is_s = extract32(desc, SIMD_DATA_SHIFT, 1); | 61 | memory_region_init_io(&s->iomem, obj, &stellaris_i2c_ops, s, |
113 | + int is_2 = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | 62 | "i2c", 0x1000); |
114 | + int is_q = oprsz == 16; | 63 | sysbus_init_mmio(sbd, &s->iomem); |
115 | + uint64_t n_4, m_4; | 64 | - /* ??? For now we only implement the master interface. */ |
116 | + | 65 | - stellaris_i2c_reset(s); |
117 | + /* Pre-load all of the f16 data, avoiding overlap issues. */ | 66 | } |
118 | + n_4 = load4_f16(vn, is_q, is_2); | 67 | |
119 | + m_4 = load4_f16(vm, is_q, is_2); | 68 | /* Analogue to Digital Converter. This is only partially implemented, |
120 | + | 69 | @@ -XXX,XX +XXX,XX @@ type_init(stellaris_machine_init) |
121 | + /* Negate all inputs for FMLSL at once. */ | 70 | static void stellaris_i2c_class_init(ObjectClass *klass, void *data) |
122 | + if (is_s) { | 71 | { |
123 | + n_4 ^= 0x8000800080008000ull; | 72 | DeviceClass *dc = DEVICE_CLASS(klass); |
124 | + } | 73 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
125 | + | 74 | |
126 | + for (i = 0; i < oprsz / 4; i++) { | 75 | + rc->phases.enter = stellaris_i2c_reset_enter; |
127 | + float32 n_1 = float16_to_float32_by_bits(n_4 >> (i * 16), fz16); | 76 | + rc->phases.hold = stellaris_i2c_reset_hold; |
128 | + float32 m_1 = float16_to_float32_by_bits(m_4 >> (i * 16), fz16); | 77 | + rc->phases.exit = stellaris_i2c_reset_exit; |
129 | + d[H4(i)] = float32_muladd(n_1, m_1, d[H4(i)], 0, fpst); | 78 | dc->vmsd = &vmstate_stellaris_i2c; |
130 | + } | 79 | } |
131 | + clear_tail(d, oprsz, simd_maxsz(desc)); | 80 | |
132 | +} | ||
133 | + | ||
134 | +void HELPER(gvec_fmlal_a32)(void *vd, void *vn, void *vm, | ||
135 | + void *venv, uint32_t desc) | ||
136 | +{ | ||
137 | + CPUARMState *env = venv; | ||
138 | + do_fmlal(vd, vn, vm, &env->vfp.standard_fp_status, desc, | ||
139 | + get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); | ||
140 | +} | ||
141 | + | ||
142 | +void HELPER(gvec_fmlal_a64)(void *vd, void *vn, void *vm, | ||
143 | + void *venv, uint32_t desc) | ||
144 | +{ | ||
145 | + CPUARMState *env = venv; | ||
146 | + do_fmlal(vd, vn, vm, &env->vfp.fp_status, desc, | ||
147 | + get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); | ||
148 | +} | ||
149 | + | ||
150 | +static void do_fmlal_idx(float32 *d, void *vn, void *vm, float_status *fpst, | ||
151 | + uint32_t desc, bool fz16) | ||
152 | +{ | ||
153 | + intptr_t i, oprsz = simd_oprsz(desc); | ||
154 | + int is_s = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
155 | + int is_2 = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
156 | + int index = extract32(desc, SIMD_DATA_SHIFT + 2, 3); | ||
157 | + int is_q = oprsz == 16; | ||
158 | + uint64_t n_4; | ||
159 | + float32 m_1; | ||
160 | + | ||
161 | + /* Pre-load all of the f16 data, avoiding overlap issues. */ | ||
162 | + n_4 = load4_f16(vn, is_q, is_2); | ||
163 | + | ||
164 | + /* Negate all inputs for FMLSL at once. */ | ||
165 | + if (is_s) { | ||
166 | + n_4 ^= 0x8000800080008000ull; | ||
167 | + } | ||
168 | + | ||
169 | + m_1 = float16_to_float32_by_bits(((float16 *)vm)[H2(index)], fz16); | ||
170 | + | ||
171 | + for (i = 0; i < oprsz / 4; i++) { | ||
172 | + float32 n_1 = float16_to_float32_by_bits(n_4 >> (i * 16), fz16); | ||
173 | + d[H4(i)] = float32_muladd(n_1, m_1, d[H4(i)], 0, fpst); | ||
174 | + } | ||
175 | + clear_tail(d, oprsz, simd_maxsz(desc)); | ||
176 | +} | ||
177 | + | ||
178 | +void HELPER(gvec_fmlal_idx_a32)(void *vd, void *vn, void *vm, | ||
179 | + void *venv, uint32_t desc) | ||
180 | +{ | ||
181 | + CPUARMState *env = venv; | ||
182 | + do_fmlal_idx(vd, vn, vm, &env->vfp.standard_fp_status, desc, | ||
183 | + get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); | ||
184 | +} | ||
185 | + | ||
186 | +void HELPER(gvec_fmlal_idx_a64)(void *vd, void *vn, void *vm, | ||
187 | + void *venv, uint32_t desc) | ||
188 | +{ | ||
189 | + CPUARMState *env = venv; | ||
190 | + do_fmlal_idx(vd, vn, vm, &env->vfp.fp_status, desc, | ||
191 | + get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); | ||
192 | +} | ||
193 | -- | 81 | -- |
194 | 2.20.1 | 82 | 2.34.1 |
195 | 83 | ||
196 | 84 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | QDev objects created with qdev_new() need to manually add | ||
4 | their parent relationship with object_property_add_child(). | ||
5 | |||
6 | This commit plug the devices which aren't part of the SoC; | ||
7 | they will be plugged into a SoC container in the next one. | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Message-id: 20240213155214.13619-4-philmd@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/arm/stellaris.c | 4 ++++ | ||
15 | 1 file changed, 4 insertions(+) | ||
16 | |||
17 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/stellaris.c | ||
20 | +++ b/hw/arm/stellaris.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
22 | &error_fatal); | ||
23 | |||
24 | ssddev = qdev_new("ssd0323"); | ||
25 | + object_property_add_child(OBJECT(ms), "oled", OBJECT(ssddev)); | ||
26 | qdev_prop_set_uint8(ssddev, "cs", 1); | ||
27 | qdev_realize_and_unref(ssddev, bus, &error_fatal); | ||
28 | |||
29 | gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ); | ||
30 | + object_property_add_child(OBJECT(ms), "splitter", | ||
31 | + OBJECT(gpio_d_splitter)); | ||
32 | qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2); | ||
33 | qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal); | ||
34 | qdev_connect_gpio_out( | ||
35 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
36 | DeviceState *gpad; | ||
37 | |||
38 | gpad = qdev_new(TYPE_STELLARIS_GAMEPAD); | ||
39 | + object_property_add_child(OBJECT(ms), "gamepad", OBJECT(gpad)); | ||
40 | for (i = 0; i < ARRAY_SIZE(gpad_keycode); i++) { | ||
41 | qlist_append_int(gpad_keycode_list, gpad_keycode[i]); | ||
42 | } | ||
43 | -- | ||
44 | 2.34.1 | ||
45 | |||
46 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | QDev objects created with qdev_new() need to manually add | ||
4 | their parent relationship with object_property_add_child(). | ||
5 | |||
6 | Since we don't model the SoC, just use a QOM container. | ||
7 | |||
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20240213155214.13619-5-philmd@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/arm/stellaris.c | 11 ++++++++++- | ||
14 | 1 file changed, 10 insertions(+), 1 deletion(-) | ||
15 | |||
16 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/arm/stellaris.c | ||
19 | +++ b/hw/arm/stellaris.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
21 | * 400fe000 system control | ||
22 | */ | ||
23 | |||
24 | + Object *soc_container; | ||
25 | DeviceState *gpio_dev[7], *nvic; | ||
26 | qemu_irq gpio_in[7][8]; | ||
27 | qemu_irq gpio_out[7][8]; | ||
28 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
29 | flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024; | ||
30 | sram_size = ((board->dc0 >> 18) + 1) * 1024; | ||
31 | |||
32 | + soc_container = object_new("container"); | ||
33 | + object_property_add_child(OBJECT(ms), "soc", soc_container); | ||
34 | + | ||
35 | /* Flash programming is done via the SCU, so pretend it is ROM. */ | ||
36 | memory_region_init_rom(flash, NULL, "stellaris.flash", flash_size, | ||
37 | &error_fatal); | ||
38 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
39 | * need its sysclk output. | ||
40 | */ | ||
41 | ssys_dev = qdev_new(TYPE_STELLARIS_SYS); | ||
42 | + object_property_add_child(soc_container, "sys", OBJECT(ssys_dev)); | ||
43 | |||
44 | /* | ||
45 | * Most devices come preprogrammed with a MAC address in the user data. | ||
46 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
47 | sysbus_realize_and_unref(SYS_BUS_DEVICE(ssys_dev), &error_fatal); | ||
48 | |||
49 | nvic = qdev_new(TYPE_ARMV7M); | ||
50 | + object_property_add_child(soc_container, "v7m", OBJECT(nvic)); | ||
51 | qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES); | ||
52 | qdev_prop_set_uint8(nvic, "num-prio-bits", NUM_PRIO_BITS); | ||
53 | qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type); | ||
54 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
55 | |||
56 | dev = qdev_new(TYPE_STELLARIS_GPTM); | ||
57 | sbd = SYS_BUS_DEVICE(dev); | ||
58 | + object_property_add_child(soc_container, "gptm[*]", OBJECT(dev)); | ||
59 | qdev_connect_clock_in(dev, "clk", | ||
60 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
61 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
62 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
63 | |||
64 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
65 | dev = qdev_new(TYPE_LUMINARY_WATCHDOG); | ||
66 | - | ||
67 | + object_property_add_child(soc_container, "wdg", OBJECT(dev)); | ||
68 | qdev_connect_clock_in(dev, "WDOGCLK", | ||
69 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
72 | SysBusDevice *sbd; | ||
73 | |||
74 | dev = qdev_new("pl011_luminary"); | ||
75 | + object_property_add_child(soc_container, "uart[*]", OBJECT(dev)); | ||
76 | sbd = SYS_BUS_DEVICE(dev); | ||
77 | qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
78 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
79 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
80 | DeviceState *enet; | ||
81 | |||
82 | enet = qdev_new("stellaris_enet"); | ||
83 | + object_property_add_child(soc_container, "enet", OBJECT(enet)); | ||
84 | if (nd) { | ||
85 | qdev_set_nic_properties(enet, nd); | ||
86 | } else { | ||
87 | -- | ||
88 | 2.34.1 | ||
89 | |||
90 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We support two different encodings for the AArch32 IMPDEF | ||
2 | CBAR register -- older cores like the Cortex A9, A7, A15 | ||
3 | have this at 4, c15, c0, 0; newer cores like the | ||
4 | Cortex A35, A53, A57 and A72 have it at 1 c15 c0 0. | ||
1 | 5 | ||
6 | When we implemented this we picked which encoding to | ||
7 | use based on whether the CPU set ARM_FEATURE_AARCH64. | ||
8 | However this isn't right for three cases: | ||
9 | * the qemu-system-arm 'max' CPU, which is supposed to be | ||
10 | a variant on a Cortex-A57; it ought to use the same | ||
11 | encoding the A57 does and which the AArch64 'max' | ||
12 | exposes to AArch32 guest code | ||
13 | * the Cortex-R52, which is AArch32-only but has the CBAR | ||
14 | at the newer encoding (and where we incorrectly are | ||
15 | not yet setting ARM_FEATURE_CBAR_RO anyway) | ||
16 | * any possible future support for other v8 AArch32 | ||
17 | only CPUs, or for supporting "boot the CPU into | ||
18 | AArch32 mode" on our existing cores like the A57 etc | ||
19 | |||
20 | Make the decision of the encoding be based on whether | ||
21 | the CPU implements the ARM_FEATURE_V8 flag instead. | ||
22 | |||
23 | This changes the behaviour only for the qemu-system-arm | ||
24 | '-cpu max'. We don't expect anybody to be relying on the | ||
25 | old behaviour because: | ||
26 | * it's not what the real hardware Cortex-A57 does | ||
27 | (and that's what our ID register claims we are) | ||
28 | * we don't implement the memory-mapped GICv3 support | ||
29 | which is the only thing that exists at the peripheral | ||
30 | base address pointed to by the register | ||
31 | |||
32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
33 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
34 | Message-id: 20240206132931.38376-2-peter.maydell@linaro.org | ||
35 | --- | ||
36 | target/arm/helper.c | 2 +- | ||
37 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
38 | |||
39 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/helper.c | ||
42 | +++ b/target/arm/helper.c | ||
43 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
44 | * AArch64 cores we might need to add a specific feature flag | ||
45 | * to indicate cores with "flavour 2" CBAR. | ||
46 | */ | ||
47 | - if (arm_feature(env, ARM_FEATURE_AARCH64)) { | ||
48 | + if (arm_feature(env, ARM_FEATURE_V8)) { | ||
49 | /* 32 bit view is [31:18] 0...0 [43:32]. */ | ||
50 | uint32_t cbar32 = (extract64(cpu->reset_cbar, 18, 14) << 18) | ||
51 | | extract64(cpu->reset_cbar, 32, 12); | ||
52 | -- | ||
53 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The Cortex-R52 implements the Configuration Base Address Register | ||
2 | (CBAR), as a read-only register. Add ARM_FEATURE_CBAR_RO to this CPU | ||
3 | type, so that our implementation provides the register and the | ||
4 | associated qdev property. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20240206132931.38376-3-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/tcg/cpu32.c | 1 + | ||
11 | 1 file changed, 1 insertion(+) | ||
12 | |||
13 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/tcg/cpu32.c | ||
16 | +++ b/target/arm/tcg/cpu32.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r52_initfn(Object *obj) | ||
18 | set_feature(&cpu->env, ARM_FEATURE_PMSA); | ||
19 | set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
20 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
21 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
22 | cpu->midr = 0x411fd133; /* r1p3 */ | ||
23 | cpu->revidr = 0x00000000; | ||
24 | cpu->reset_fpsid = 0x41034023; | ||
25 | -- | ||
26 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Add the Cortex-R52 IMPDEF sysregs, by defining them here and | ||
2 | also by enabling the AUXCR feature which defines the ACTLR | ||
3 | and HACTLR registers. As is our usual practice, we make these | ||
4 | simple reads-as-zero stubs for now. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20240206132931.38376-4-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/tcg/cpu32.c | 108 +++++++++++++++++++++++++++++++++++++++++ | ||
11 | 1 file changed, 108 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/tcg/cpu32.c | ||
16 | +++ b/target/arm/tcg/cpu32.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) | ||
18 | define_arm_cp_regs(cpu, cortexr5_cp_reginfo); | ||
19 | } | ||
20 | |||
21 | +static const ARMCPRegInfo cortex_r52_cp_reginfo[] = { | ||
22 | + { .name = "CPUACTLR", .cp = 15, .opc1 = 0, .crm = 15, | ||
23 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
24 | + { .name = "IMP_ATCMREGIONR", | ||
25 | + .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, | ||
26 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
27 | + { .name = "IMP_BTCMREGIONR", | ||
28 | + .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1, | ||
29 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
30 | + { .name = "IMP_CTCMREGIONR", | ||
31 | + .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 2, | ||
32 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
33 | + { .name = "IMP_CSCTLR", | ||
34 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 1, .opc2 = 0, | ||
35 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
36 | + { .name = "IMP_BPCTLR", | ||
37 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 1, .opc2 = 1, | ||
38 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
39 | + { .name = "IMP_MEMPROTCLR", | ||
40 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 1, .opc2 = 2, | ||
41 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
42 | + { .name = "IMP_SLAVEPCTLR", | ||
43 | + .cp = 15, .opc1 = 0, .crn = 11, .crm = 0, .opc2 = 0, | ||
44 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
45 | + { .name = "IMP_PERIPHREGIONR", | ||
46 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 0, .opc2 = 0, | ||
47 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
48 | + { .name = "IMP_FLASHIFREGIONR", | ||
49 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 0, .opc2 = 1, | ||
50 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
51 | + { .name = "IMP_BUILDOPTR", | ||
52 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 0, | ||
53 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
54 | + { .name = "IMP_PINOPTR", | ||
55 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 7, | ||
56 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
57 | + { .name = "IMP_QOSR", | ||
58 | + .cp = 15, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 1, | ||
59 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
60 | + { .name = "IMP_BUSTIMEOUTR", | ||
61 | + .cp = 15, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 2, | ||
62 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
63 | + { .name = "IMP_INTMONR", | ||
64 | + .cp = 15, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 4, | ||
65 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
66 | + { .name = "IMP_ICERR0", | ||
67 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 0, .opc2 = 0, | ||
68 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
69 | + { .name = "IMP_ICERR1", | ||
70 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 0, .opc2 = 1, | ||
71 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
72 | + { .name = "IMP_DCERR0", | ||
73 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 1, .opc2 = 0, | ||
74 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
75 | + { .name = "IMP_DCERR1", | ||
76 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 1, .opc2 = 1, | ||
77 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
78 | + { .name = "IMP_TCMERR0", | ||
79 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 0, | ||
80 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
81 | + { .name = "IMP_TCMERR1", | ||
82 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 1, | ||
83 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
84 | + { .name = "IMP_TCMSYNDR0", | ||
85 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 2, | ||
86 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
87 | + { .name = "IMP_TCMSYNDR1", | ||
88 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 3, | ||
89 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
90 | + { .name = "IMP_FLASHERR0", | ||
91 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 3, .opc2 = 0, | ||
92 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
93 | + { .name = "IMP_FLASHERR1", | ||
94 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 3, .opc2 = 1, | ||
95 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
96 | + { .name = "IMP_CDBGDR0", | ||
97 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 0, .opc2 = 0, | ||
98 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
99 | + { .name = "IMP_CBDGBR1", | ||
100 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 0, .opc2 = 1, | ||
101 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
102 | + { .name = "IMP_TESTR0", | ||
103 | + .cp = 15, .opc1 = 4, .crn = 15, .crm = 0, .opc2 = 0, | ||
104 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
105 | + { .name = "IMP_TESTR1", | ||
106 | + .cp = 15, .opc1 = 4, .crn = 15, .crm = 0, .opc2 = 1, | ||
107 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
108 | + { .name = "IMP_CDBGDCI", | ||
109 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 15, .opc2 = 0, | ||
110 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
111 | + { .name = "IMP_CDBGDCT", | ||
112 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 2, .opc2 = 0, | ||
113 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
114 | + { .name = "IMP_CDBGICT", | ||
115 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 2, .opc2 = 1, | ||
116 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
117 | + { .name = "IMP_CDBGDCD", | ||
118 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 4, .opc2 = 0, | ||
119 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
120 | + { .name = "IMP_CDBGICD", | ||
121 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 4, .opc2 = 1, | ||
122 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
123 | +}; | ||
124 | + | ||
125 | + | ||
126 | static void cortex_r52_initfn(Object *obj) | ||
127 | { | ||
128 | ARMCPU *cpu = ARM_CPU(obj); | ||
129 | @@ -XXX,XX +XXX,XX @@ static void cortex_r52_initfn(Object *obj) | ||
130 | set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
131 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
132 | set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
133 | + set_feature(&cpu->env, ARM_FEATURE_AUXCR); | ||
134 | cpu->midr = 0x411fd133; /* r1p3 */ | ||
135 | cpu->revidr = 0x00000000; | ||
136 | cpu->reset_fpsid = 0x41034023; | ||
137 | @@ -XXX,XX +XXX,XX @@ static void cortex_r52_initfn(Object *obj) | ||
138 | |||
139 | cpu->pmsav7_dregion = 16; | ||
140 | cpu->pmsav8r_hdregion = 16; | ||
141 | + | ||
142 | + define_arm_cp_regs(cpu, cortex_r52_cp_reginfo); | ||
143 | } | ||
144 | |||
145 | static void cortex_r5f_initfn(Object *obj) | ||
146 | -- | ||
147 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Architecturally, the AArch32 MSR/MRS to/from banked register | ||
2 | instructions are UNPREDICTABLE for attempts to access a banked | ||
3 | register that the guest could access in a more direct way (e.g. | ||
4 | using this insn to access r8_fiq when already in FIQ mode). QEMU has | ||
5 | chosen to UNDEF on all of these. | ||
1 | 6 | ||
7 | However, for the case of accessing SPSR_hyp from hyp mode, it turns | ||
8 | out that real hardware permits this, with the same effect as if the | ||
9 | guest had directly written to SPSR. Further, there is some | ||
10 | guest code out there that assumes it can do this, because it | ||
11 | happens to work on hardware: an example Cortex-R52 startup code | ||
12 | fragment uses this, and it got copied into various other places, | ||
13 | including Zephyr. Zephyr was fixed to not use this: | ||
14 | https://github.com/zephyrproject-rtos/zephyr/issues/47330 | ||
15 | but other examples are still out there, like the selftest | ||
16 | binary for the MPS3-AN536. | ||
17 | |||
18 | For convenience of being able to run guest code, permit | ||
19 | this UNPREDICTABLE access instead of UNDEFing it. | ||
20 | |||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20240206132931.38376-5-peter.maydell@linaro.org | ||
24 | --- | ||
25 | target/arm/tcg/op_helper.c | 43 ++++++++++++++++++++++++++------------ | ||
26 | target/arm/tcg/translate.c | 19 +++++++++++------ | ||
27 | 2 files changed, 43 insertions(+), 19 deletions(-) | ||
28 | |||
29 | diff --git a/target/arm/tcg/op_helper.c b/target/arm/tcg/op_helper.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/tcg/op_helper.c | ||
32 | +++ b/target/arm/tcg/op_helper.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void msr_mrs_banked_exc_checks(CPUARMState *env, uint32_t tgtmode, | ||
34 | */ | ||
35 | int curmode = env->uncached_cpsr & CPSR_M; | ||
36 | |||
37 | - if (regno == 17) { | ||
38 | - /* ELR_Hyp: a special case because access from tgtmode is OK */ | ||
39 | - if (curmode != ARM_CPU_MODE_HYP && curmode != ARM_CPU_MODE_MON) { | ||
40 | - goto undef; | ||
41 | + if (tgtmode == ARM_CPU_MODE_HYP) { | ||
42 | + /* | ||
43 | + * Handle Hyp target regs first because some are special cases | ||
44 | + * which don't want the usual "not accessible from tgtmode" check. | ||
45 | + */ | ||
46 | + switch (regno) { | ||
47 | + case 16 ... 17: /* ELR_Hyp, SPSR_Hyp */ | ||
48 | + if (curmode != ARM_CPU_MODE_HYP && curmode != ARM_CPU_MODE_MON) { | ||
49 | + goto undef; | ||
50 | + } | ||
51 | + break; | ||
52 | + case 13: | ||
53 | + if (curmode != ARM_CPU_MODE_MON) { | ||
54 | + goto undef; | ||
55 | + } | ||
56 | + break; | ||
57 | + default: | ||
58 | + g_assert_not_reached(); | ||
59 | } | ||
60 | return; | ||
61 | } | ||
62 | @@ -XXX,XX +XXX,XX @@ static void msr_mrs_banked_exc_checks(CPUARMState *env, uint32_t tgtmode, | ||
63 | } | ||
64 | } | ||
65 | |||
66 | - if (tgtmode == ARM_CPU_MODE_HYP) { | ||
67 | - /* SPSR_Hyp, r13_hyp: accessible from Monitor mode only */ | ||
68 | - if (curmode != ARM_CPU_MODE_MON) { | ||
69 | - goto undef; | ||
70 | - } | ||
71 | - } | ||
72 | - | ||
73 | return; | ||
74 | |||
75 | undef: | ||
76 | @@ -XXX,XX +XXX,XX @@ void HELPER(msr_banked)(CPUARMState *env, uint32_t value, uint32_t tgtmode, | ||
77 | |||
78 | switch (regno) { | ||
79 | case 16: /* SPSRs */ | ||
80 | - env->banked_spsr[bank_number(tgtmode)] = value; | ||
81 | + if (tgtmode == (env->uncached_cpsr & CPSR_M)) { | ||
82 | + /* Only happens for SPSR_Hyp access in Hyp mode */ | ||
83 | + env->spsr = value; | ||
84 | + } else { | ||
85 | + env->banked_spsr[bank_number(tgtmode)] = value; | ||
86 | + } | ||
87 | break; | ||
88 | case 17: /* ELR_Hyp */ | ||
89 | env->elr_el[2] = value; | ||
90 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(mrs_banked)(CPUARMState *env, uint32_t tgtmode, uint32_t regno) | ||
91 | |||
92 | switch (regno) { | ||
93 | case 16: /* SPSRs */ | ||
94 | - return env->banked_spsr[bank_number(tgtmode)]; | ||
95 | + if (tgtmode == (env->uncached_cpsr & CPSR_M)) { | ||
96 | + /* Only happens for SPSR_Hyp access in Hyp mode */ | ||
97 | + return env->spsr; | ||
98 | + } else { | ||
99 | + return env->banked_spsr[bank_number(tgtmode)]; | ||
100 | + } | ||
101 | case 17: /* ELR_Hyp */ | ||
102 | return env->elr_el[2]; | ||
103 | case 13: | ||
104 | diff --git a/target/arm/tcg/translate.c b/target/arm/tcg/translate.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/target/arm/tcg/translate.c | ||
107 | +++ b/target/arm/tcg/translate.c | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, | ||
109 | break; | ||
110 | case ARM_CPU_MODE_HYP: | ||
111 | /* | ||
112 | - * SPSR_hyp and r13_hyp can only be accessed from Monitor mode | ||
113 | - * (and so we can forbid accesses from EL2 or below). elr_hyp | ||
114 | - * can be accessed also from Hyp mode, so forbid accesses from | ||
115 | - * EL0 or EL1. | ||
116 | + * r13_hyp can only be accessed from Monitor mode, and so we | ||
117 | + * can forbid accesses from EL2 or below. | ||
118 | + * elr_hyp can be accessed also from Hyp mode, so forbid | ||
119 | + * accesses from EL0 or EL1. | ||
120 | + * SPSR_hyp is supposed to be in the same category as r13_hyp | ||
121 | + * and UNPREDICTABLE if accessed from anything except Monitor | ||
122 | + * mode. However there is some real-world code that will do | ||
123 | + * it because at least some hardware happens to permit the | ||
124 | + * access. (Notably a standard Cortex-R52 startup code fragment | ||
125 | + * does this.) So we permit SPSR_hyp from Hyp mode also, to allow | ||
126 | + * this (incorrect) guest code to run. | ||
127 | */ | ||
128 | - if (!arm_dc_feature(s, ARM_FEATURE_EL2) || s->current_el < 2 || | ||
129 | - (s->current_el < 3 && *regno != 17)) { | ||
130 | + if (!arm_dc_feature(s, ARM_FEATURE_EL2) || s->current_el < 2 | ||
131 | + || (s->current_el < 3 && *regno != 16 && *regno != 17)) { | ||
132 | goto undef; | ||
133 | } | ||
134 | break; | ||
135 | -- | ||
136 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We currently guard the CFG3 register read with | ||
2 | (scc_partno(s) == 0x524 && scc_partno(s) == 0x547) | ||
3 | which is clearly wrong as it is never true. | ||
1 | 4 | ||
5 | This register is present on all board types except AN524 | ||
6 | and AN527; correct the condition. | ||
7 | |||
8 | Fixes: 6ac80818941829c0 ("hw/misc/mps2-scc: Implement changes for AN547") | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20240206132931.38376-6-peter.maydell@linaro.org | ||
13 | --- | ||
14 | hw/misc/mps2-scc.c | 2 +- | ||
15 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
16 | |||
17 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/misc/mps2-scc.c | ||
20 | +++ b/hw/misc/mps2-scc.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
22 | r = s->cfg2; | ||
23 | break; | ||
24 | case A_CFG3: | ||
25 | - if (scc_partno(s) == 0x524 && scc_partno(s) == 0x547) { | ||
26 | + if (scc_partno(s) == 0x524 || scc_partno(s) == 0x547) { | ||
27 | /* CFG3 reserved on AN524 */ | ||
28 | goto bad_offset; | ||
29 | } | ||
30 | -- | ||
31 | 2.34.1 | ||
32 | |||
33 | diff view generated by jsdifflib |
1 | There is a set of VFP instructions which we implement in | 1 | The MPS SCC device has a lot of different flavours for the various |
---|---|---|---|
2 | disas_vfp_v8_insn() and gate on the ARM_FEATURE_V8 bit. | 2 | different MPS FPGA images, which look mostly similar but have |
3 | These were all first introduced in v8 for A-profile, but in | 3 | differences in how particular registers are handled. Currently we |
4 | M-profile they appeared in v7M. Gate them on the MVFR2 | 4 | deal with this with a lot of open-coded checks on scc_partno(), but |
5 | FPMisc field instead, and rename the function appropriately. | 5 | as we add more board types this is getting a bit hard to read. |
6 | |||
7 | Factor out the conditions into some functions which we can | ||
8 | give more descriptive names to. | ||
6 | 9 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20190222170936.13268-3-peter.maydell@linaro.org | 13 | Message-id: 20240206132931.38376-7-peter.maydell@linaro.org |
10 | --- | 14 | --- |
11 | target/arm/cpu.h | 20 ++++++++++++++++++++ | 15 | hw/misc/mps2-scc.c | 45 +++++++++++++++++++++++++++++++-------------- |
12 | target/arm/translate.c | 25 +++++++++++++------------ | 16 | 1 file changed, 31 insertions(+), 14 deletions(-) |
13 | 2 files changed, 33 insertions(+), 12 deletions(-) | ||
14 | 17 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 20 | --- a/hw/misc/mps2-scc.c |
18 | +++ b/target/arm/cpu.h | 21 | +++ b/hw/misc/mps2-scc.c |
19 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_fp16_dpconv(const ARMISARegisters *id) | 22 | @@ -XXX,XX +XXX,XX @@ static int scc_partno(MPS2SCC *s) |
20 | return FIELD_EX64(id->mvfr1, MVFR1, FPHP) > 1; | 23 | return extract32(s->id, 4, 8); |
21 | } | 24 | } |
22 | 25 | ||
23 | +static inline bool isar_feature_aa32_vsel(const ARMISARegisters *id) | 26 | +/* Is CFG_REG2 present? */ |
27 | +static bool have_cfg2(MPS2SCC *s) | ||
24 | +{ | 28 | +{ |
25 | + return FIELD_EX64(id->mvfr2, MVFR2, FPMISC) >= 1; | 29 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; |
26 | +} | 30 | +} |
27 | + | 31 | + |
28 | +static inline bool isar_feature_aa32_vcvt_dr(const ARMISARegisters *id) | 32 | +/* Is CFG_REG3 present? */ |
33 | +static bool have_cfg3(MPS2SCC *s) | ||
29 | +{ | 34 | +{ |
30 | + return FIELD_EX64(id->mvfr2, MVFR2, FPMISC) >= 2; | 35 | + return scc_partno(s) != 0x524 && scc_partno(s) != 0x547; |
31 | +} | 36 | +} |
32 | + | 37 | + |
33 | +static inline bool isar_feature_aa32_vrint(const ARMISARegisters *id) | 38 | +/* Is CFG_REG5 present? */ |
39 | +static bool have_cfg5(MPS2SCC *s) | ||
34 | +{ | 40 | +{ |
35 | + return FIELD_EX64(id->mvfr2, MVFR2, FPMISC) >= 3; | 41 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; |
36 | +} | 42 | +} |
37 | + | 43 | + |
38 | +static inline bool isar_feature_aa32_vminmaxnm(const ARMISARegisters *id) | 44 | +/* Is CFG_REG6 present? */ |
45 | +static bool have_cfg6(MPS2SCC *s) | ||
39 | +{ | 46 | +{ |
40 | + return FIELD_EX64(id->mvfr2, MVFR2, FPMISC) >= 4; | 47 | + return scc_partno(s) == 0x524; |
41 | +} | 48 | +} |
42 | + | 49 | + |
43 | /* | 50 | /* Handle a write via the SYS_CFG channel to the specified function/device. |
44 | * 64-bit feature tests via id registers. | 51 | * Return false on error (reported to guest via SYS_CFGCTRL ERROR bit). |
45 | */ | 52 | */ |
46 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 53 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) |
47 | index XXXXXXX..XXXXXXX 100644 | 54 | r = s->cfg1; |
48 | --- a/target/arm/translate.c | 55 | break; |
49 | +++ b/target/arm/translate.c | 56 | case A_CFG2: |
50 | @@ -XXX,XX +XXX,XX @@ static const uint8_t fp_decode_rm[] = { | 57 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { |
51 | FPROUNDING_NEGINF, | 58 | - /* CFG2 reserved on other boards */ |
52 | }; | 59 | + if (!have_cfg2(s)) { |
53 | 60 | goto bad_offset; | |
54 | -static int disas_vfp_v8_insn(DisasContext *s, uint32_t insn) | 61 | } |
55 | +static int disas_vfp_misc_insn(DisasContext *s, uint32_t insn) | 62 | r = s->cfg2; |
56 | { | 63 | break; |
57 | uint32_t rd, rn, rm, dp = extract32(insn, 8, 1); | 64 | case A_CFG3: |
58 | 65 | - if (scc_partno(s) == 0x524 || scc_partno(s) == 0x547) { | |
59 | - if (!arm_dc_feature(s, ARM_FEATURE_V8)) { | 66 | - /* CFG3 reserved on AN524 */ |
60 | - return 1; | 67 | + if (!have_cfg3(s)) { |
61 | - } | 68 | goto bad_offset; |
62 | - | 69 | } |
63 | if (dp) { | 70 | /* These are user-settable DIP switches on the board. We don't |
64 | VFP_DREG_D(rd, insn); | 71 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) |
65 | VFP_DREG_N(rn, insn); | 72 | r = s->cfg4; |
66 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_v8_insn(DisasContext *s, uint32_t insn) | 73 | break; |
67 | rm = VFP_SREG_M(insn); | 74 | case A_CFG5: |
68 | } | 75 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { |
69 | 76 | - /* CFG5 reserved on other boards */ | |
70 | - if ((insn & 0x0f800e50) == 0x0e000a00) { | 77 | + if (!have_cfg5(s)) { |
71 | + if ((insn & 0x0f800e50) == 0x0e000a00 && dc_isar_feature(aa32_vsel, s)) { | 78 | goto bad_offset; |
72 | return handle_vsel(insn, rd, rn, rm, dp); | 79 | } |
73 | - } else if ((insn & 0x0fb00e10) == 0x0e800a00) { | 80 | r = s->cfg5; |
74 | + } else if ((insn & 0x0fb00e10) == 0x0e800a00 && | 81 | break; |
75 | + dc_isar_feature(aa32_vminmaxnm, s)) { | 82 | case A_CFG6: |
76 | return handle_vminmaxnm(insn, rd, rn, rm, dp); | 83 | - if (scc_partno(s) != 0x524) { |
77 | - } else if ((insn & 0x0fbc0ed0) == 0x0eb80a40) { | 84 | - /* CFG6 reserved on other boards */ |
78 | + } else if ((insn & 0x0fbc0ed0) == 0x0eb80a40 && | 85 | + if (!have_cfg6(s)) { |
79 | + dc_isar_feature(aa32_vrint, s)) { | 86 | goto bad_offset; |
80 | /* VRINTA, VRINTN, VRINTP, VRINTM */ | 87 | } |
81 | int rounding = fp_decode_rm[extract32(insn, 16, 2)]; | 88 | r = s->cfg6; |
82 | return handle_vrint(insn, rd, rm, dp, rounding); | 89 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, |
83 | - } else if ((insn & 0x0fbc0e50) == 0x0ebc0a40) { | 90 | } |
84 | + } else if ((insn & 0x0fbc0e50) == 0x0ebc0a40 && | 91 | break; |
85 | + dc_isar_feature(aa32_vcvt_dr, s)) { | 92 | case A_CFG2: |
86 | /* VCVTA, VCVTN, VCVTP, VCVTM */ | 93 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { |
87 | int rounding = fp_decode_rm[extract32(insn, 16, 2)]; | 94 | - /* CFG2 reserved on other boards */ |
88 | return handle_vcvt(insn, rd, rm, dp, rounding); | 95 | + if (!have_cfg2(s)) { |
89 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 96 | goto bad_offset; |
90 | } | 97 | } |
91 | 98 | /* AN524: QSPI Select signal */ | |
92 | if (extract32(insn, 28, 4) == 0xf) { | 99 | s->cfg2 = value; |
93 | - /* Encodings with T=1 (Thumb) or unconditional (ARM): | 100 | break; |
94 | - * only used in v8 and above. | 101 | case A_CFG5: |
95 | + /* | 102 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { |
96 | + * Encodings with T=1 (Thumb) or unconditional (ARM): | 103 | - /* CFG5 reserved on other boards */ |
97 | + * only used for the "miscellaneous VFP features" added in v8A | 104 | + if (!have_cfg5(s)) { |
98 | + * and v7M (and gated on the MVFR2.FPMisc field). | 105 | goto bad_offset; |
99 | */ | 106 | } |
100 | - return disas_vfp_v8_insn(s, insn); | 107 | /* AN524: ACLK frequency in Hz */ |
101 | + return disas_vfp_misc_insn(s, insn); | 108 | s->cfg5 = value; |
102 | } | 109 | break; |
103 | 110 | case A_CFG6: | |
104 | dp = ((insn & 0xf00) == 0xb00); | 111 | - if (scc_partno(s) != 0x524) { |
112 | - /* CFG6 reserved on other boards */ | ||
113 | + if (!have_cfg6(s)) { | ||
114 | goto bad_offset; | ||
115 | } | ||
116 | /* AN524: Clock divider for BRAM */ | ||
105 | -- | 117 | -- |
106 | 2.20.1 | 118 | 2.34.1 |
107 | 119 | ||
108 | 120 | diff view generated by jsdifflib |
1 | The SYSCTL block in the SSE-200 has some extra registers that | 1 | The MPS2 SCC device is broadly the same for all FPGA images, but has |
---|---|---|---|
2 | are not present in the IoTKit version. Add these registers | 2 | minor differences in the behaviour of the CFG registers depending on |
3 | (as reads-as-written stubs), enabled by a new QOM property. | 3 | the image. In many cases we don't really care about the functionality |
4 | controlled by these registers and a reads-as-written or similar | ||
5 | behaviour is sufficient for the moment. | ||
6 | |||
7 | For the AN536 the required behaviour is: | ||
8 | |||
9 | * A_CFG0 has CPU reset and halt bits | ||
10 | - implement as reads-as-written for the moment | ||
11 | * A_CFG1 has flash or ATCM address 0 remap handling | ||
12 | - QEMU doesn't model this; implement as reads-as-written | ||
13 | * A_CFG2 has QSPI select (like AN524) | ||
14 | - implemented (no behaviour, as with AN524) | ||
15 | * A_CFG3 is MCC_MSB_ADDR "additional MCC addressing bits" | ||
16 | - QEMU doesn't care about these, so use the existing | ||
17 | RAZ behaviour for convenience | ||
18 | * A_CFG4 is board rev (like all other images) | ||
19 | - no change needed | ||
20 | * A_CFG5 is ACLK frq in hz (like AN524) | ||
21 | - implemented as reads-as-written, as for other boards | ||
22 | * A_CFG6 is core 0 vector table base address | ||
23 | - implemented as reads-as-written for the moment | ||
24 | * A_CFG7 is core 1 vector table base address | ||
25 | - implemented as reads-as-written for the moment | ||
26 | |||
27 | Make the changes necessary for this; leave TODO comments where | ||
28 | appropriate to indicate where we might want to come back and | ||
29 | implement things like CPU reset. | ||
30 | |||
31 | The other aspects of the device specific to this FPGA image (like the | ||
32 | values of the board ID and similar registers) will be set via the | ||
33 | device's qdev properties. | ||
4 | 34 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 36 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20190219125808.25174-7-peter.maydell@linaro.org | 37 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
38 | Message-id: 20240206132931.38376-8-peter.maydell@linaro.org | ||
8 | --- | 39 | --- |
9 | include/hw/misc/iotkit-sysctl.h | 20 +++ | 40 | include/hw/misc/mps2-scc.h | 1 + |
10 | hw/arm/armsse.c | 2 + | 41 | hw/misc/mps2-scc.c | 101 +++++++++++++++++++++++++++++++++---- |
11 | hw/misc/iotkit-sysctl.c | 245 +++++++++++++++++++++++++++++++- | 42 | 2 files changed, 92 insertions(+), 10 deletions(-) |
12 | 3 files changed, 262 insertions(+), 5 deletions(-) | 43 | |
13 | 44 | diff --git a/include/hw/misc/mps2-scc.h b/include/hw/misc/mps2-scc.h | |
14 | diff --git a/include/hw/misc/iotkit-sysctl.h b/include/hw/misc/iotkit-sysctl.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/misc/iotkit-sysctl.h | 46 | --- a/include/hw/misc/mps2-scc.h |
17 | +++ b/include/hw/misc/iotkit-sysctl.h | 47 | +++ b/include/hw/misc/mps2-scc.h |
18 | @@ -XXX,XX +XXX,XX @@ | 48 | @@ -XXX,XX +XXX,XX @@ struct MPS2SCC { |
19 | * "system control register" blocks. | 49 | uint32_t cfg4; |
20 | * | 50 | uint32_t cfg5; |
21 | * QEMU interface: | 51 | uint32_t cfg6; |
22 | + * + QOM property "SYS_VERSION": value of the SYS_VERSION register of the | 52 | + uint32_t cfg7; |
23 | + * system information block of the SSE | 53 | uint32_t cfgdata_rtn; |
24 | + * (used to identify whether to provide SSE-200-only registers) | 54 | uint32_t cfgdata_out; |
25 | * + sysbus MMIO region 0: the system information register bank | 55 | uint32_t cfgctrl; |
26 | * + sysbus MMIO region 1: the system control register bank | 56 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c |
27 | */ | ||
28 | @@ -XXX,XX +XXX,XX @@ typedef struct IoTKitSysCtl { | ||
29 | uint32_t initsvtor0; | ||
30 | uint32_t cpuwait; | ||
31 | uint32_t wicctrl; | ||
32 | + uint32_t scsecctrl; | ||
33 | + uint32_t fclk_div; | ||
34 | + uint32_t sysclk_div; | ||
35 | + uint32_t clock_force; | ||
36 | + uint32_t initsvtor1; | ||
37 | + uint32_t nmi_enable; | ||
38 | + uint32_t ewctrl; | ||
39 | + uint32_t pdcm_pd_sys_sense; | ||
40 | + uint32_t pdcm_pd_sram0_sense; | ||
41 | + uint32_t pdcm_pd_sram1_sense; | ||
42 | + uint32_t pdcm_pd_sram2_sense; | ||
43 | + uint32_t pdcm_pd_sram3_sense; | ||
44 | + | ||
45 | + /* Properties */ | ||
46 | + uint32_t sys_version; | ||
47 | + | ||
48 | + bool is_sse200; | ||
49 | } IoTKitSysCtl; | ||
50 | |||
51 | #endif | ||
52 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/hw/arm/armsse.c | 58 | --- a/hw/misc/mps2-scc.c |
55 | +++ b/hw/arm/armsse.c | 59 | +++ b/hw/misc/mps2-scc.c |
56 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 60 | @@ -XXX,XX +XXX,XX @@ REG32(CFG3, 0xc) |
57 | /* System information registers */ | 61 | REG32(CFG4, 0x10) |
58 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); | 62 | REG32(CFG5, 0x14) |
59 | /* System control registers */ | 63 | REG32(CFG6, 0x18) |
60 | + object_property_set_int(OBJECT(&s->sysctl), info->sys_version, | 64 | +REG32(CFG7, 0x1c) |
61 | + "SYS_VERSION", &err); | 65 | REG32(CFGDATA_RTN, 0xa0) |
62 | object_property_set_bool(OBJECT(&s->sysctl), true, "realized", &err); | 66 | REG32(CFGDATA_OUT, 0xa4) |
63 | if (err) { | 67 | REG32(CFGCTRL, 0xa8) |
64 | error_propagate(errp, err); | 68 | @@ -XXX,XX +XXX,XX @@ static int scc_partno(MPS2SCC *s) |
65 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | 69 | /* Is CFG_REG2 present? */ |
66 | index XXXXXXX..XXXXXXX 100644 | 70 | static bool have_cfg2(MPS2SCC *s) |
67 | --- a/hw/misc/iotkit-sysctl.c | 71 | { |
68 | +++ b/hw/misc/iotkit-sysctl.c | 72 | - return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; |
69 | @@ -XXX,XX +XXX,XX @@ | 73 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547 || |
70 | */ | 74 | + scc_partno(s) == 0x536; |
71 | 75 | } | |
72 | #include "qemu/osdep.h" | 76 | |
73 | +#include "qemu/bitops.h" | 77 | /* Is CFG_REG3 present? */ |
74 | #include "qemu/log.h" | 78 | static bool have_cfg3(MPS2SCC *s) |
75 | #include "trace.h" | 79 | { |
76 | #include "qapi/error.h" | 80 | - return scc_partno(s) != 0x524 && scc_partno(s) != 0x547; |
77 | @@ -XXX,XX +XXX,XX @@ | 81 | + return scc_partno(s) != 0x524 && scc_partno(s) != 0x547 && |
78 | REG32(SECDBGSTAT, 0x0) | 82 | + scc_partno(s) != 0x536; |
79 | REG32(SECDBGSET, 0x4) | 83 | } |
80 | REG32(SECDBGCLR, 0x8) | 84 | |
81 | +REG32(SCSECCTRL, 0xc) | 85 | /* Is CFG_REG5 present? */ |
82 | +REG32(FCLK_DIV, 0x10) | 86 | static bool have_cfg5(MPS2SCC *s) |
83 | +REG32(SYSCLK_DIV, 0x14) | 87 | { |
84 | +REG32(CLOCK_FORCE, 0x18) | 88 | - return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; |
85 | REG32(RESET_SYNDROME, 0x100) | 89 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547 || |
86 | REG32(RESET_MASK, 0x104) | 90 | + scc_partno(s) == 0x536; |
87 | REG32(SWRESET, 0x108) | 91 | } |
88 | FIELD(SWRESET, SWRESETREQ, 9, 1) | 92 | |
89 | REG32(GRETREG, 0x10c) | 93 | /* Is CFG_REG6 present? */ |
90 | REG32(INITSVTOR0, 0x110) | 94 | static bool have_cfg6(MPS2SCC *s) |
91 | +REG32(INITSVTOR1, 0x114) | 95 | { |
92 | REG32(CPUWAIT, 0x118) | 96 | - return scc_partno(s) == 0x524; |
93 | -REG32(BUSWAIT, 0x11c) | 97 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x536; |
94 | +REG32(NMI_ENABLE, 0x11c) /* BUSWAIT in IoTKit */ | 98 | +} |
95 | REG32(WICCTRL, 0x120) | 99 | + |
96 | +REG32(EWCTRL, 0x124) | 100 | +/* Is CFG_REG7 present? */ |
97 | +REG32(PDCM_PD_SYS_SENSE, 0x200) | 101 | +static bool have_cfg7(MPS2SCC *s) |
98 | +REG32(PDCM_PD_SRAM0_SENSE, 0x20c) | 102 | +{ |
99 | +REG32(PDCM_PD_SRAM1_SENSE, 0x210) | 103 | + return scc_partno(s) == 0x536; |
100 | +REG32(PDCM_PD_SRAM2_SENSE, 0x214) | 104 | +} |
101 | +REG32(PDCM_PD_SRAM3_SENSE, 0x218) | 105 | + |
102 | REG32(PID4, 0xfd0) | 106 | +/* Does CFG_REG0 drive the 'remap' GPIO output? */ |
103 | REG32(PID5, 0xfd4) | 107 | +static bool cfg0_is_remap(MPS2SCC *s) |
104 | REG32(PID6, 0xfd8) | 108 | +{ |
105 | @@ -XXX,XX +XXX,XX @@ static uint64_t iotkit_sysctl_read(void *opaque, hwaddr offset, | 109 | + return scc_partno(s) != 0x536; |
106 | case A_SECDBGSTAT: | 110 | +} |
107 | r = s->secure_debug; | 111 | + |
108 | break; | 112 | +/* Is CFG_REG1 driving a set of LEDs? */ |
109 | + case A_SCSECCTRL: | 113 | +static bool cfg1_is_leds(MPS2SCC *s) |
110 | + if (!s->is_sse200) { | 114 | +{ |
115 | + return scc_partno(s) != 0x536; | ||
116 | } | ||
117 | |||
118 | /* Handle a write via the SYS_CFG channel to the specified function/device. | ||
119 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
120 | if (!have_cfg3(s)) { | ||
121 | goto bad_offset; | ||
122 | } | ||
123 | - /* These are user-settable DIP switches on the board. We don't | ||
124 | + /* | ||
125 | + * These are user-settable DIP switches on the board. We don't | ||
126 | * model that, so just return zeroes. | ||
127 | + * | ||
128 | + * TODO: for AN536 this is MCC_MSB_ADDR "additional MCC addressing | ||
129 | + * bits". These change which part of the DDR4 the motherboard | ||
130 | + * configuration controller can see in its memory map (see the | ||
131 | + * appnote section 2.4). QEMU doesn't model the MCC at all, so these | ||
132 | + * bits are not interesting to us; read-as-zero is as good as anything | ||
133 | + * else. | ||
134 | */ | ||
135 | r = 0; | ||
136 | break; | ||
137 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
138 | } | ||
139 | r = s->cfg6; | ||
140 | break; | ||
141 | + case A_CFG7: | ||
142 | + if (!have_cfg7(s)) { | ||
111 | + goto bad_offset; | 143 | + goto bad_offset; |
112 | + } | 144 | + } |
113 | + r = s->scsecctrl; | 145 | + r = s->cfg7; |
114 | + break; | 146 | + break; |
115 | + case A_FCLK_DIV: | 147 | case A_CFGDATA_RTN: |
116 | + if (!s->is_sse200) { | 148 | r = s->cfgdata_rtn; |
149 | break; | ||
150 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
151 | * we always reflect bit 0 in the 'remap' GPIO output line, | ||
152 | * and let the board wire it up or not as it chooses. | ||
153 | * TODO on some boards bit 1 is CPU_WAIT. | ||
154 | + * | ||
155 | + * TODO: on the AN536 this register controls reset and halt | ||
156 | + * for both CPUs. For the moment we don't implement this, so the | ||
157 | + * register just reads as written. | ||
158 | */ | ||
159 | s->cfg0 = value; | ||
160 | - qemu_set_irq(s->remap, s->cfg0 & 1); | ||
161 | + if (cfg0_is_remap(s)) { | ||
162 | + qemu_set_irq(s->remap, s->cfg0 & 1); | ||
163 | + } | ||
164 | break; | ||
165 | case A_CFG1: | ||
166 | s->cfg1 = value; | ||
167 | - for (size_t i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
168 | - led_set_state(s->led[i], extract32(value, i, 1)); | ||
169 | + /* | ||
170 | + * On most boards this register drives LEDs. | ||
171 | + * | ||
172 | + * TODO: for AN536 this controls whether flash and ATCM are | ||
173 | + * enabled or disabled on reset. QEMU doesn't model this, and | ||
174 | + * always wires up RAM in the ATCM area and ROM in the flash area. | ||
175 | + */ | ||
176 | + if (cfg1_is_leds(s)) { | ||
177 | + for (size_t i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
178 | + led_set_state(s->led[i], extract32(value, i, 1)); | ||
179 | + } | ||
180 | } | ||
181 | break; | ||
182 | case A_CFG2: | ||
183 | if (!have_cfg2(s)) { | ||
184 | goto bad_offset; | ||
185 | } | ||
186 | - /* AN524: QSPI Select signal */ | ||
187 | + /* AN524, AN536: QSPI Select signal */ | ||
188 | s->cfg2 = value; | ||
189 | break; | ||
190 | case A_CFG5: | ||
191 | if (!have_cfg5(s)) { | ||
192 | goto bad_offset; | ||
193 | } | ||
194 | - /* AN524: ACLK frequency in Hz */ | ||
195 | + /* AN524, AN536: ACLK frequency in Hz */ | ||
196 | s->cfg5 = value; | ||
197 | break; | ||
198 | case A_CFG6: | ||
199 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
200 | goto bad_offset; | ||
201 | } | ||
202 | /* AN524: Clock divider for BRAM */ | ||
203 | + /* AN536: Core 0 vector table base address */ | ||
204 | + s->cfg6 = value; | ||
205 | + break; | ||
206 | + case A_CFG7: | ||
207 | + if (!have_cfg7(s)) { | ||
117 | + goto bad_offset; | 208 | + goto bad_offset; |
118 | + } | 209 | + } |
119 | + r = s->fclk_div; | 210 | + /* AN536: Core 1 vector table base address */ |
120 | + break; | 211 | s->cfg6 = value; |
121 | + case A_SYSCLK_DIV: | 212 | break; |
122 | + if (!s->is_sse200) { | 213 | case A_CFGDATA_OUT: |
123 | + goto bad_offset; | 214 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_finalize(Object *obj) |
124 | + } | 215 | g_free(s->oscclk_reset); |
125 | + r = s->sysclk_div; | 216 | } |
126 | + break; | 217 | |
127 | + case A_CLOCK_FORCE: | 218 | +static bool cfg7_needed(void *opaque) |
128 | + if (!s->is_sse200) { | 219 | +{ |
129 | + goto bad_offset; | 220 | + MPS2SCC *s = opaque; |
130 | + } | 221 | + |
131 | + r = s->clock_force; | 222 | + return have_cfg7(s); |
132 | + break; | 223 | +} |
133 | case A_RESET_SYNDROME: | 224 | + |
134 | r = s->reset_syndrome; | 225 | +static const VMStateDescription vmstate_cfg7 = { |
135 | break; | 226 | + .name = "mps2-scc/cfg7", |
136 | @@ -XXX,XX +XXX,XX @@ static uint64_t iotkit_sysctl_read(void *opaque, hwaddr offset, | ||
137 | case A_INITSVTOR0: | ||
138 | r = s->initsvtor0; | ||
139 | break; | ||
140 | + case A_INITSVTOR1: | ||
141 | + if (!s->is_sse200) { | ||
142 | + goto bad_offset; | ||
143 | + } | ||
144 | + r = s->initsvtor1; | ||
145 | + break; | ||
146 | case A_CPUWAIT: | ||
147 | r = s->cpuwait; | ||
148 | break; | ||
149 | - case A_BUSWAIT: | ||
150 | - /* In IoTKit BUSWAIT is reserved, R/O, zero */ | ||
151 | - r = 0; | ||
152 | + case A_NMI_ENABLE: | ||
153 | + /* In IoTKit this is named BUSWAIT but is marked reserved, R/O, zero */ | ||
154 | + if (!s->is_sse200) { | ||
155 | + r = 0; | ||
156 | + break; | ||
157 | + } | ||
158 | + r = s->nmi_enable; | ||
159 | break; | ||
160 | case A_WICCTRL: | ||
161 | r = s->wicctrl; | ||
162 | break; | ||
163 | + case A_EWCTRL: | ||
164 | + if (!s->is_sse200) { | ||
165 | + goto bad_offset; | ||
166 | + } | ||
167 | + r = s->ewctrl; | ||
168 | + break; | ||
169 | + case A_PDCM_PD_SYS_SENSE: | ||
170 | + if (!s->is_sse200) { | ||
171 | + goto bad_offset; | ||
172 | + } | ||
173 | + r = s->pdcm_pd_sys_sense; | ||
174 | + break; | ||
175 | + case A_PDCM_PD_SRAM0_SENSE: | ||
176 | + if (!s->is_sse200) { | ||
177 | + goto bad_offset; | ||
178 | + } | ||
179 | + r = s->pdcm_pd_sram0_sense; | ||
180 | + break; | ||
181 | + case A_PDCM_PD_SRAM1_SENSE: | ||
182 | + if (!s->is_sse200) { | ||
183 | + goto bad_offset; | ||
184 | + } | ||
185 | + r = s->pdcm_pd_sram1_sense; | ||
186 | + break; | ||
187 | + case A_PDCM_PD_SRAM2_SENSE: | ||
188 | + if (!s->is_sse200) { | ||
189 | + goto bad_offset; | ||
190 | + } | ||
191 | + r = s->pdcm_pd_sram2_sense; | ||
192 | + break; | ||
193 | + case A_PDCM_PD_SRAM3_SENSE: | ||
194 | + if (!s->is_sse200) { | ||
195 | + goto bad_offset; | ||
196 | + } | ||
197 | + r = s->pdcm_pd_sram3_sense; | ||
198 | + break; | ||
199 | case A_PID4 ... A_CID3: | ||
200 | r = sysctl_id[(offset - A_PID4) / 4]; | ||
201 | break; | ||
202 | @@ -XXX,XX +XXX,XX @@ static uint64_t iotkit_sysctl_read(void *opaque, hwaddr offset, | ||
203 | r = 0; | ||
204 | break; | ||
205 | default: | ||
206 | + bad_offset: | ||
207 | qemu_log_mask(LOG_GUEST_ERROR, | ||
208 | "IoTKit SysCtl read: bad offset %x\n", (int)offset); | ||
209 | r = 0; | ||
210 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_write(void *opaque, hwaddr offset, | ||
211 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); | ||
212 | } | ||
213 | break; | ||
214 | - case A_BUSWAIT: /* In IoTKit BUSWAIT is reserved, R/O, zero */ | ||
215 | + case A_SCSECCTRL: | ||
216 | + if (!s->is_sse200) { | ||
217 | + goto bad_offset; | ||
218 | + } | ||
219 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl SCSECCTRL unimplemented\n"); | ||
220 | + s->scsecctrl = value; | ||
221 | + break; | ||
222 | + case A_FCLK_DIV: | ||
223 | + if (!s->is_sse200) { | ||
224 | + goto bad_offset; | ||
225 | + } | ||
226 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl FCLK_DIV unimplemented\n"); | ||
227 | + s->fclk_div = value; | ||
228 | + break; | ||
229 | + case A_SYSCLK_DIV: | ||
230 | + if (!s->is_sse200) { | ||
231 | + goto bad_offset; | ||
232 | + } | ||
233 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl SYSCLK_DIV unimplemented\n"); | ||
234 | + s->sysclk_div = value; | ||
235 | + break; | ||
236 | + case A_CLOCK_FORCE: | ||
237 | + if (!s->is_sse200) { | ||
238 | + goto bad_offset; | ||
239 | + } | ||
240 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl CLOCK_FORCE unimplemented\n"); | ||
241 | + s->clock_force = value; | ||
242 | + break; | ||
243 | + case A_INITSVTOR1: | ||
244 | + if (!s->is_sse200) { | ||
245 | + goto bad_offset; | ||
246 | + } | ||
247 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl INITSVTOR1 unimplemented\n"); | ||
248 | + s->initsvtor1 = value; | ||
249 | + break; | ||
250 | + case A_EWCTRL: | ||
251 | + if (!s->is_sse200) { | ||
252 | + goto bad_offset; | ||
253 | + } | ||
254 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl EWCTRL unimplemented\n"); | ||
255 | + s->ewctrl = value; | ||
256 | + break; | ||
257 | + case A_PDCM_PD_SYS_SENSE: | ||
258 | + if (!s->is_sse200) { | ||
259 | + goto bad_offset; | ||
260 | + } | ||
261 | + qemu_log_mask(LOG_UNIMP, | ||
262 | + "IoTKit SysCtl PDCM_PD_SYS_SENSE unimplemented\n"); | ||
263 | + s->pdcm_pd_sys_sense = value; | ||
264 | + break; | ||
265 | + case A_PDCM_PD_SRAM0_SENSE: | ||
266 | + if (!s->is_sse200) { | ||
267 | + goto bad_offset; | ||
268 | + } | ||
269 | + qemu_log_mask(LOG_UNIMP, | ||
270 | + "IoTKit SysCtl PDCM_PD_SRAM0_SENSE unimplemented\n"); | ||
271 | + s->pdcm_pd_sram0_sense = value; | ||
272 | + break; | ||
273 | + case A_PDCM_PD_SRAM1_SENSE: | ||
274 | + if (!s->is_sse200) { | ||
275 | + goto bad_offset; | ||
276 | + } | ||
277 | + qemu_log_mask(LOG_UNIMP, | ||
278 | + "IoTKit SysCtl PDCM_PD_SRAM1_SENSE unimplemented\n"); | ||
279 | + s->pdcm_pd_sram1_sense = value; | ||
280 | + break; | ||
281 | + case A_PDCM_PD_SRAM2_SENSE: | ||
282 | + if (!s->is_sse200) { | ||
283 | + goto bad_offset; | ||
284 | + } | ||
285 | + qemu_log_mask(LOG_UNIMP, | ||
286 | + "IoTKit SysCtl PDCM_PD_SRAM2_SENSE unimplemented\n"); | ||
287 | + s->pdcm_pd_sram2_sense = value; | ||
288 | + break; | ||
289 | + case A_PDCM_PD_SRAM3_SENSE: | ||
290 | + if (!s->is_sse200) { | ||
291 | + goto bad_offset; | ||
292 | + } | ||
293 | + qemu_log_mask(LOG_UNIMP, | ||
294 | + "IoTKit SysCtl PDCM_PD_SRAM3_SENSE unimplemented\n"); | ||
295 | + s->pdcm_pd_sram3_sense = value; | ||
296 | + break; | ||
297 | + case A_NMI_ENABLE: | ||
298 | + /* In IoTKit this is BUSWAIT: reserved, R/O, zero */ | ||
299 | + if (!s->is_sse200) { | ||
300 | + goto ro_offset; | ||
301 | + } | ||
302 | + qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl NMI_ENABLE unimplemented\n"); | ||
303 | + s->nmi_enable = value; | ||
304 | + break; | ||
305 | case A_SECDBGSTAT: | ||
306 | case A_PID4 ... A_CID3: | ||
307 | + ro_offset: | ||
308 | qemu_log_mask(LOG_GUEST_ERROR, | ||
309 | "IoTKit SysCtl write: write of RO offset %x\n", | ||
310 | (int)offset); | ||
311 | break; | ||
312 | default: | ||
313 | + bad_offset: | ||
314 | qemu_log_mask(LOG_GUEST_ERROR, | ||
315 | "IoTKit SysCtl write: bad offset %x\n", (int)offset); | ||
316 | break; | ||
317 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_reset(DeviceState *dev) | ||
318 | s->reset_mask = 0; | ||
319 | s->gretreg = 0; | ||
320 | s->initsvtor0 = 0x10000000; | ||
321 | + s->initsvtor1 = 0x10000000; | ||
322 | s->cpuwait = 0; | ||
323 | s->wicctrl = 0; | ||
324 | + s->scsecctrl = 0; | ||
325 | + s->fclk_div = 0; | ||
326 | + s->sysclk_div = 0; | ||
327 | + s->clock_force = 0; | ||
328 | + s->nmi_enable = 0; | ||
329 | + s->ewctrl = 0; | ||
330 | + s->pdcm_pd_sys_sense = 0x7f; | ||
331 | + s->pdcm_pd_sram0_sense = 0; | ||
332 | + s->pdcm_pd_sram1_sense = 0; | ||
333 | + s->pdcm_pd_sram2_sense = 0; | ||
334 | + s->pdcm_pd_sram3_sense = 0; | ||
335 | } | ||
336 | |||
337 | static void iotkit_sysctl_init(Object *obj) | ||
338 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_init(Object *obj) | ||
339 | sysbus_init_mmio(sbd, &s->iomem); | ||
340 | } | ||
341 | |||
342 | +static void iotkit_sysctl_realize(DeviceState *dev, Error **errp) | ||
343 | +{ | ||
344 | + IoTKitSysCtl *s = IOTKIT_SYSCTL(dev); | ||
345 | + | ||
346 | + /* The top 4 bits of the SYS_VERSION register tell us if we're an SSE-200 */ | ||
347 | + if (extract32(s->sys_version, 28, 4) == 2) { | ||
348 | + s->is_sse200 = true; | ||
349 | + } | ||
350 | +} | ||
351 | + | ||
352 | +static bool sse200_needed(void *opaque) | ||
353 | +{ | ||
354 | + IoTKitSysCtl *s = IOTKIT_SYSCTL(opaque); | ||
355 | + | ||
356 | + return s->is_sse200; | ||
357 | +} | ||
358 | + | ||
359 | +static const VMStateDescription iotkit_sysctl_sse200_vmstate = { | ||
360 | + .name = "iotkit-sysctl/sse-200", | ||
361 | + .version_id = 1, | 227 | + .version_id = 1, |
362 | + .minimum_version_id = 1, | 228 | + .minimum_version_id = 1, |
363 | + .needed = sse200_needed, | 229 | + .needed = cfg7_needed, |
364 | + .fields = (VMStateField[]) { | 230 | + .fields = (const VMStateField[]) { |
365 | + VMSTATE_UINT32(scsecctrl, IoTKitSysCtl), | 231 | + VMSTATE_UINT32(cfg7, MPS2SCC), |
366 | + VMSTATE_UINT32(fclk_div, IoTKitSysCtl), | ||
367 | + VMSTATE_UINT32(sysclk_div, IoTKitSysCtl), | ||
368 | + VMSTATE_UINT32(clock_force, IoTKitSysCtl), | ||
369 | + VMSTATE_UINT32(initsvtor1, IoTKitSysCtl), | ||
370 | + VMSTATE_UINT32(nmi_enable, IoTKitSysCtl), | ||
371 | + VMSTATE_UINT32(pdcm_pd_sys_sense, IoTKitSysCtl), | ||
372 | + VMSTATE_UINT32(pdcm_pd_sram0_sense, IoTKitSysCtl), | ||
373 | + VMSTATE_UINT32(pdcm_pd_sram1_sense, IoTKitSysCtl), | ||
374 | + VMSTATE_UINT32(pdcm_pd_sram2_sense, IoTKitSysCtl), | ||
375 | + VMSTATE_UINT32(pdcm_pd_sram3_sense, IoTKitSysCtl), | ||
376 | + VMSTATE_END_OF_LIST() | 232 | + VMSTATE_END_OF_LIST() |
377 | + } | 233 | + } |
378 | +}; | 234 | +}; |
379 | + | 235 | + |
380 | static const VMStateDescription iotkit_sysctl_vmstate = { | 236 | static const VMStateDescription mps2_scc_vmstate = { |
381 | .name = "iotkit-sysctl", | 237 | .name = "mps2-scc", |
382 | .version_id = 1, | 238 | .version_id = 3, |
383 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription iotkit_sysctl_vmstate = { | 239 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mps2_scc_vmstate = { |
384 | VMSTATE_UINT32(cpuwait, IoTKitSysCtl), | 240 | VMSTATE_VARRAY_UINT32(oscclk, MPS2SCC, num_oscclk, |
385 | VMSTATE_UINT32(wicctrl, IoTKitSysCtl), | 241 | 0, vmstate_info_uint32, uint32_t), |
386 | VMSTATE_END_OF_LIST() | 242 | VMSTATE_END_OF_LIST() |
387 | + }, | 243 | + }, |
388 | + .subsections = (const VMStateDescription*[]) { | 244 | + .subsections = (const VMStateDescription * const []) { |
389 | + &iotkit_sysctl_sse200_vmstate, | 245 | + &vmstate_cfg7, |
390 | + NULL | 246 | + NULL |
391 | } | 247 | } |
392 | }; | 248 | }; |
393 | 249 | ||
394 | +static Property iotkit_sysctl_props[] = { | ||
395 | + DEFINE_PROP_UINT32("SYS_VERSION", IoTKitSysCtl, sys_version, 0), | ||
396 | + DEFINE_PROP_END_OF_LIST() | ||
397 | +}; | ||
398 | + | ||
399 | static void iotkit_sysctl_class_init(ObjectClass *klass, void *data) | ||
400 | { | ||
401 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
402 | |||
403 | dc->vmsd = &iotkit_sysctl_vmstate; | ||
404 | dc->reset = iotkit_sysctl_reset; | ||
405 | + dc->props = iotkit_sysctl_props; | ||
406 | + dc->realize = iotkit_sysctl_realize; | ||
407 | } | ||
408 | |||
409 | static const TypeInfo iotkit_sysctl_info = { | ||
410 | -- | 250 | -- |
411 | 2.20.1 | 251 | 2.34.1 |
412 | 252 | ||
413 | 253 | diff view generated by jsdifflib |
1 | Implement a model of the Message Handling Unit (MHU) found in | 1 | The AN536 is another FPGA image for the MPS3 development board. Unlike |
---|---|---|---|
2 | the Arm SSE-200. This is a simple device which just contains | 2 | the existing FPGA images we already model, this board uses a Cortex-R |
3 | some registers which allow the two cores of the SSE-200 | 3 | family CPU, and it does not use any equivalent to the M-profile |
4 | to raise interrupts on each other. | 4 | "Subsystem for Embedded" SoC-equivalent that we model in hw/arm/armsse.c. |
5 | It's therefore more convenient for us to model it as a completely | ||
6 | separate C file. | ||
7 | |||
8 | This commit adds the basic skeleton of the board model, and the | ||
9 | code to create all the RAM and ROM. We assume that we're probably | ||
10 | going to want to add more images in future, so use the same | ||
11 | base class/subclass setup that mps2-tz.c uses, even though at | ||
12 | the moment there's only a single subclass. | ||
13 | |||
14 | Following commits will add the CPUs and the peripherals. | ||
5 | 15 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 17 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Message-id: 20190219125808.25174-2-peter.maydell@linaro.org | 18 | Message-id: 20240206132931.38376-9-peter.maydell@linaro.org |
9 | --- | 19 | --- |
10 | hw/misc/Makefile.objs | 1 + | 20 | MAINTAINERS | 3 +- |
11 | include/hw/misc/armsse-mhu.h | 44 +++++++ | 21 | configs/devices/arm-softmmu/default.mak | 1 + |
12 | hw/misc/armsse-mhu.c | 198 ++++++++++++++++++++++++++++++++ | 22 | hw/arm/mps3r.c | 239 ++++++++++++++++++++++++ |
13 | MAINTAINERS | 2 + | 23 | hw/arm/Kconfig | 5 + |
14 | default-configs/arm-softmmu.mak | 1 + | 24 | hw/arm/meson.build | 1 + |
15 | hw/misc/trace-events | 4 + | 25 | 5 files changed, 248 insertions(+), 1 deletion(-) |
16 | 6 files changed, 250 insertions(+) | 26 | create mode 100644 hw/arm/mps3r.c |
17 | create mode 100644 include/hw/misc/armsse-mhu.h | 27 | |
18 | create mode 100644 hw/misc/armsse-mhu.c | 28 | diff --git a/MAINTAINERS b/MAINTAINERS |
19 | |||
20 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
21 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/misc/Makefile.objs | 30 | --- a/MAINTAINERS |
23 | +++ b/hw/misc/Makefile.objs | 31 | +++ b/MAINTAINERS |
24 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IOTKIT_SECCTL) += iotkit-secctl.o | 32 | @@ -XXX,XX +XXX,XX @@ F: include/hw/misc/imx7_*.h |
25 | obj-$(CONFIG_IOTKIT_SYSCTL) += iotkit-sysctl.o | 33 | F: hw/pci-host/designware.c |
26 | obj-$(CONFIG_IOTKIT_SYSINFO) += iotkit-sysinfo.o | 34 | F: include/hw/pci-host/designware.h |
27 | obj-$(CONFIG_ARMSSE_CPUID) += armsse-cpuid.o | 35 | |
28 | +obj-$(CONFIG_ARMSSE_MHU) += armsse-mhu.o | 36 | -MPS2 |
29 | 37 | +MPS2 / MPS3 | |
30 | obj-$(CONFIG_PVPANIC) += pvpanic.o | 38 | M: Peter Maydell <peter.maydell@linaro.org> |
31 | obj-$(CONFIG_AUX) += auxbus.o | 39 | L: qemu-arm@nongnu.org |
32 | diff --git a/include/hw/misc/armsse-mhu.h b/include/hw/misc/armsse-mhu.h | 40 | S: Maintained |
41 | F: hw/arm/mps2.c | ||
42 | F: hw/arm/mps2-tz.c | ||
43 | +F: hw/arm/mps3r.c | ||
44 | F: hw/misc/mps2-*.c | ||
45 | F: include/hw/misc/mps2-*.h | ||
46 | F: hw/arm/armsse.c | ||
47 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/configs/devices/arm-softmmu/default.mak | ||
50 | +++ b/configs/devices/arm-softmmu/default.mak | ||
51 | @@ -XXX,XX +XXX,XX @@ CONFIG_ARM_VIRT=y | ||
52 | # CONFIG_INTEGRATOR=n | ||
53 | # CONFIG_FSL_IMX31=n | ||
54 | # CONFIG_MUSICPAL=n | ||
55 | +# CONFIG_MPS3R=n | ||
56 | # CONFIG_MUSCA=n | ||
57 | # CONFIG_CHEETAH=n | ||
58 | # CONFIG_SX1=n | ||
59 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c | ||
33 | new file mode 100644 | 60 | new file mode 100644 |
34 | index XXXXXXX..XXXXXXX | 61 | index XXXXXXX..XXXXXXX |
35 | --- /dev/null | 62 | --- /dev/null |
36 | +++ b/include/hw/misc/armsse-mhu.h | 63 | +++ b/hw/arm/mps3r.c |
37 | @@ -XXX,XX +XXX,XX @@ | 64 | @@ -XXX,XX +XXX,XX @@ |
38 | +/* | 65 | +/* |
39 | + * ARM SSE-200 Message Handling Unit (MHU) | 66 | + * Arm MPS3 board emulation for Cortex-R-based FPGA images. |
67 | + * (For M-profile images see mps2.c and mps2tz.c.) | ||
40 | + * | 68 | + * |
41 | + * Copyright (c) 2019 Linaro Limited | 69 | + * Copyright (c) 2017 Linaro Limited |
42 | + * Written by Peter Maydell | 70 | + * Written by Peter Maydell |
43 | + * | 71 | + * |
44 | + * This program is free software; you can redistribute it and/or modify | 72 | + * This program is free software; you can redistribute it and/or modify |
45 | + * it under the terms of the GNU General Public License version 2 or | 73 | + * it under the terms of the GNU General Public License version 2 or |
46 | + * (at your option) any later version. | 74 | + * (at your option) any later version. |
47 | + */ | 75 | + */ |
48 | + | 76 | + |
49 | +/* | 77 | +/* |
50 | + * This is a model of the Message Handling Unit (MHU) which is part of the | 78 | + * The MPS3 is an FPGA based dev board. This file handles FPGA images |
51 | + * Arm SSE-200 and documented in | 79 | + * which use the Cortex-R CPUs. We model these separately from the |
52 | + * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | 80 | + * M-profile images, because on M-profile the FPGA image is based on |
81 | + * a "Subsystem for Embedded" which is similar to an SoC, whereas | ||
82 | + * the R-profile FPGA images don't have that abstraction layer. | ||
53 | + * | 83 | + * |
54 | + * QEMU interface: | 84 | + * We model the following FPGA images here: |
55 | + * + sysbus MMIO region 0: the system information register bank | 85 | + * "mps3-an536" -- dual Cortex-R52 as documented in Arm Application Note AN536 |
56 | + * + sysbus IRQ 0: interrupt for CPU 0 | 86 | + * |
57 | + * + sysbus IRQ 1: interrupt for CPU 1 | 87 | + * Application Note AN536: |
88 | + * https://developer.arm.com/documentation/dai0536/latest/ | ||
58 | + */ | 89 | + */ |
59 | + | 90 | + |
60 | +#ifndef HW_MISC_SSE_MHU_H | 91 | +#include "qemu/osdep.h" |
61 | +#define HW_MISC_SSE_MHU_H | 92 | +#include "qemu/units.h" |
62 | + | 93 | +#include "qapi/error.h" |
63 | +#include "hw/sysbus.h" | 94 | +#include "exec/address-spaces.h" |
64 | + | 95 | +#include "cpu.h" |
65 | +#define TYPE_ARMSSE_MHU "armsse-mhu" | 96 | +#include "hw/boards.h" |
66 | +#define ARMSSE_MHU(obj) OBJECT_CHECK(ARMSSEMHU, (obj), TYPE_ARMSSE_MHU) | 97 | +#include "hw/arm/boot.h" |
67 | + | 98 | + |
68 | +typedef struct ARMSSEMHU { | 99 | +/* Define the layout of RAM and ROM in a board */ |
69 | + /*< private >*/ | 100 | +typedef struct RAMInfo { |
70 | + SysBusDevice parent_obj; | 101 | + const char *name; |
71 | + | 102 | + hwaddr base; |
72 | + /*< public >*/ | 103 | + hwaddr size; |
73 | + MemoryRegion iomem; | 104 | + int mrindex; /* index into rams[]; -1 for the system RAM block */ |
74 | + qemu_irq cpu0irq; | 105 | + int flags; |
75 | + qemu_irq cpu1irq; | 106 | +} RAMInfo; |
76 | + | 107 | + |
77 | + uint32_t cpu0intr; | 108 | +/* |
78 | + uint32_t cpu1intr; | 109 | + * The MPS3 DDR is 3GiB, but on a 32-bit host QEMU doesn't permit |
79 | +} ARMSSEMHU; | 110 | + * emulation of that much guest RAM, so artificially make it smaller. |
80 | + | 111 | + */ |
112 | +#if HOST_LONG_BITS == 32 | ||
113 | +#define MPS3_DDR_SIZE (1 * GiB) | ||
114 | +#else | ||
115 | +#define MPS3_DDR_SIZE (3 * GiB) | ||
81 | +#endif | 116 | +#endif |
82 | diff --git a/hw/misc/armsse-mhu.c b/hw/misc/armsse-mhu.c | 117 | + |
83 | new file mode 100644 | ||
84 | index XXXXXXX..XXXXXXX | ||
85 | --- /dev/null | ||
86 | +++ b/hw/misc/armsse-mhu.c | ||
87 | @@ -XXX,XX +XXX,XX @@ | ||
88 | +/* | 118 | +/* |
89 | + * ARM SSE-200 Message Handling Unit (MHU) | 119 | + * Flag values: |
90 | + * | 120 | + * IS_MAIN: this is the main machine RAM |
91 | + * Copyright (c) 2019 Linaro Limited | 121 | + * IS_ROM: this area is read-only |
92 | + * Written by Peter Maydell | ||
93 | + * | ||
94 | + * This program is free software; you can redistribute it and/or modify | ||
95 | + * it under the terms of the GNU General Public License version 2 or | ||
96 | + * (at your option) any later version. | ||
97 | + */ | 122 | + */ |
98 | + | 123 | +#define IS_MAIN 1 |
99 | +/* | 124 | +#define IS_ROM 2 |
100 | + * This is a model of the Message Handling Unit (MHU) which is part of the | 125 | + |
101 | + * Arm SSE-200 and documented in | 126 | +#define MPS3R_RAM_MAX 9 |
102 | + * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | 127 | + |
103 | + */ | 128 | +typedef enum MPS3RFPGAType { |
104 | + | 129 | + FPGA_AN536, |
105 | +#include "qemu/osdep.h" | 130 | +} MPS3RFPGAType; |
106 | +#include "qemu/log.h" | 131 | + |
107 | +#include "trace.h" | 132 | +struct MPS3RMachineClass { |
108 | +#include "qapi/error.h" | 133 | + MachineClass parent; |
109 | +#include "sysemu/sysemu.h" | 134 | + MPS3RFPGAType fpga_type; |
110 | +#include "hw/sysbus.h" | 135 | + const RAMInfo *raminfo; |
111 | +#include "hw/registerfields.h" | ||
112 | +#include "hw/misc/armsse-mhu.h" | ||
113 | + | ||
114 | +REG32(CPU0INTR_STAT, 0x0) | ||
115 | +REG32(CPU0INTR_SET, 0x4) | ||
116 | +REG32(CPU0INTR_CLR, 0x8) | ||
117 | +REG32(CPU1INTR_STAT, 0x10) | ||
118 | +REG32(CPU1INTR_SET, 0x14) | ||
119 | +REG32(CPU1INTR_CLR, 0x18) | ||
120 | +REG32(PID4, 0xfd0) | ||
121 | +REG32(PID5, 0xfd4) | ||
122 | +REG32(PID6, 0xfd8) | ||
123 | +REG32(PID7, 0xfdc) | ||
124 | +REG32(PID0, 0xfe0) | ||
125 | +REG32(PID1, 0xfe4) | ||
126 | +REG32(PID2, 0xfe8) | ||
127 | +REG32(PID3, 0xfec) | ||
128 | +REG32(CID0, 0xff0) | ||
129 | +REG32(CID1, 0xff4) | ||
130 | +REG32(CID2, 0xff8) | ||
131 | +REG32(CID3, 0xffc) | ||
132 | + | ||
133 | +/* Valid bits in the interrupt registers. If any are set the IRQ is raised */ | ||
134 | +#define INTR_MASK 0xf | ||
135 | + | ||
136 | +/* PID/CID values */ | ||
137 | +static const int armsse_mhu_id[] = { | ||
138 | + 0x04, 0x00, 0x00, 0x00, /* PID4..PID7 */ | ||
139 | + 0x56, 0xb8, 0x0b, 0x00, /* PID0..PID3 */ | ||
140 | + 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | ||
141 | +}; | 136 | +}; |
142 | + | 137 | + |
143 | +static void armsse_mhu_update(ARMSSEMHU *s) | 138 | +struct MPS3RMachineState { |
144 | +{ | 139 | + MachineState parent; |
145 | + qemu_set_irq(s->cpu0irq, s->cpu0intr != 0); | 140 | + MemoryRegion ram[MPS3R_RAM_MAX]; |
146 | + qemu_set_irq(s->cpu1irq, s->cpu1intr != 0); | ||
147 | +} | ||
148 | + | ||
149 | +static uint64_t armsse_mhu_read(void *opaque, hwaddr offset, unsigned size) | ||
150 | +{ | ||
151 | + ARMSSEMHU *s = ARMSSE_MHU(opaque); | ||
152 | + uint64_t r; | ||
153 | + | ||
154 | + switch (offset) { | ||
155 | + case A_CPU0INTR_STAT: | ||
156 | + r = s->cpu0intr; | ||
157 | + break; | ||
158 | + | ||
159 | + case A_CPU1INTR_STAT: | ||
160 | + r = s->cpu1intr; | ||
161 | + break; | ||
162 | + | ||
163 | + case A_PID4 ... A_CID3: | ||
164 | + r = armsse_mhu_id[(offset - A_PID4) / 4]; | ||
165 | + break; | ||
166 | + | ||
167 | + case A_CPU0INTR_SET: | ||
168 | + case A_CPU0INTR_CLR: | ||
169 | + case A_CPU1INTR_SET: | ||
170 | + case A_CPU1INTR_CLR: | ||
171 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
172 | + "SSE MHU: read of write-only register at offset 0x%x\n", | ||
173 | + (int)offset); | ||
174 | + r = 0; | ||
175 | + break; | ||
176 | + | ||
177 | + default: | ||
178 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
179 | + "SSE MHU read: bad offset 0x%x\n", (int)offset); | ||
180 | + r = 0; | ||
181 | + break; | ||
182 | + } | ||
183 | + trace_armsse_mhu_read(offset, r, size); | ||
184 | + return r; | ||
185 | +} | ||
186 | + | ||
187 | +static void armsse_mhu_write(void *opaque, hwaddr offset, | ||
188 | + uint64_t value, unsigned size) | ||
189 | +{ | ||
190 | + ARMSSEMHU *s = ARMSSE_MHU(opaque); | ||
191 | + | ||
192 | + trace_armsse_mhu_write(offset, value, size); | ||
193 | + | ||
194 | + switch (offset) { | ||
195 | + case A_CPU0INTR_SET: | ||
196 | + s->cpu0intr |= (value & INTR_MASK); | ||
197 | + break; | ||
198 | + case A_CPU0INTR_CLR: | ||
199 | + s->cpu0intr &= ~(value & INTR_MASK); | ||
200 | + break; | ||
201 | + case A_CPU1INTR_SET: | ||
202 | + s->cpu1intr |= (value & INTR_MASK); | ||
203 | + break; | ||
204 | + case A_CPU1INTR_CLR: | ||
205 | + s->cpu1intr &= ~(value & INTR_MASK); | ||
206 | + break; | ||
207 | + | ||
208 | + case A_CPU0INTR_STAT: | ||
209 | + case A_CPU1INTR_STAT: | ||
210 | + case A_PID4 ... A_CID3: | ||
211 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
212 | + "SSE MHU: write to read-only register at offset 0x%x\n", | ||
213 | + (int)offset); | ||
214 | + break; | ||
215 | + | ||
216 | + default: | ||
217 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
218 | + "SSE MHU write: bad offset 0x%x\n", (int)offset); | ||
219 | + break; | ||
220 | + } | ||
221 | + | ||
222 | + armsse_mhu_update(s); | ||
223 | +} | ||
224 | + | ||
225 | +static const MemoryRegionOps armsse_mhu_ops = { | ||
226 | + .read = armsse_mhu_read, | ||
227 | + .write = armsse_mhu_write, | ||
228 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
229 | + .valid.min_access_size = 4, | ||
230 | + .valid.max_access_size = 4, | ||
231 | +}; | 141 | +}; |
232 | + | 142 | + |
233 | +static void armsse_mhu_reset(DeviceState *dev) | 143 | +#define TYPE_MPS3R_MACHINE "mps3r" |
234 | +{ | 144 | +#define TYPE_MPS3R_AN536_MACHINE MACHINE_TYPE_NAME("mps3-an536") |
235 | + ARMSSEMHU *s = ARMSSE_MHU(dev); | 145 | + |
236 | + | 146 | +OBJECT_DECLARE_TYPE(MPS3RMachineState, MPS3RMachineClass, MPS3R_MACHINE) |
237 | + s->cpu0intr = 0; | 147 | + |
238 | + s->cpu1intr = 0; | 148 | +static const RAMInfo an536_raminfo[] = { |
239 | +} | 149 | + { |
240 | + | 150 | + .name = "ATCM", |
241 | +static const VMStateDescription armsse_mhu_vmstate = { | 151 | + .base = 0x00000000, |
242 | + .name = "armsse-mhu", | 152 | + .size = 0x00008000, |
243 | + .version_id = 1, | 153 | + .mrindex = 0, |
244 | + .minimum_version_id = 1, | 154 | + }, { |
245 | + .fields = (VMStateField[]) { | 155 | + /* We model the QSPI flash as simple ROM for now */ |
246 | + VMSTATE_UINT32(cpu0intr, ARMSSEMHU), | 156 | + .name = "QSPI", |
247 | + VMSTATE_UINT32(cpu1intr, ARMSSEMHU), | 157 | + .base = 0x08000000, |
248 | + VMSTATE_END_OF_LIST() | 158 | + .size = 0x00800000, |
159 | + .flags = IS_ROM, | ||
160 | + .mrindex = 1, | ||
161 | + }, { | ||
162 | + .name = "BRAM", | ||
163 | + .base = 0x10000000, | ||
164 | + .size = 0x00080000, | ||
165 | + .mrindex = 2, | ||
166 | + }, { | ||
167 | + .name = "DDR", | ||
168 | + .base = 0x20000000, | ||
169 | + .size = MPS3_DDR_SIZE, | ||
170 | + .mrindex = -1, | ||
171 | + }, { | ||
172 | + .name = "ATCM0", | ||
173 | + .base = 0xee000000, | ||
174 | + .size = 0x00008000, | ||
175 | + .mrindex = 3, | ||
176 | + }, { | ||
177 | + .name = "BTCM0", | ||
178 | + .base = 0xee100000, | ||
179 | + .size = 0x00008000, | ||
180 | + .mrindex = 4, | ||
181 | + }, { | ||
182 | + .name = "CTCM0", | ||
183 | + .base = 0xee200000, | ||
184 | + .size = 0x00008000, | ||
185 | + .mrindex = 5, | ||
186 | + }, { | ||
187 | + .name = "ATCM1", | ||
188 | + .base = 0xee400000, | ||
189 | + .size = 0x00008000, | ||
190 | + .mrindex = 6, | ||
191 | + }, { | ||
192 | + .name = "BTCM1", | ||
193 | + .base = 0xee500000, | ||
194 | + .size = 0x00008000, | ||
195 | + .mrindex = 7, | ||
196 | + }, { | ||
197 | + .name = "CTCM1", | ||
198 | + .base = 0xee600000, | ||
199 | + .size = 0x00008000, | ||
200 | + .mrindex = 8, | ||
201 | + }, { | ||
202 | + .name = NULL, | ||
203 | + } | ||
204 | +}; | ||
205 | + | ||
206 | +static MemoryRegion *mr_for_raminfo(MPS3RMachineState *mms, | ||
207 | + const RAMInfo *raminfo) | ||
208 | +{ | ||
209 | + /* Return an initialized MemoryRegion for the RAMInfo. */ | ||
210 | + MemoryRegion *ram; | ||
211 | + | ||
212 | + if (raminfo->mrindex < 0) { | ||
213 | + /* Means this RAMInfo is for QEMU's "system memory" */ | ||
214 | + MachineState *machine = MACHINE(mms); | ||
215 | + assert(!(raminfo->flags & IS_ROM)); | ||
216 | + return machine->ram; | ||
217 | + } | ||
218 | + | ||
219 | + assert(raminfo->mrindex < MPS3R_RAM_MAX); | ||
220 | + ram = &mms->ram[raminfo->mrindex]; | ||
221 | + | ||
222 | + memory_region_init_ram(ram, NULL, raminfo->name, | ||
223 | + raminfo->size, &error_fatal); | ||
224 | + if (raminfo->flags & IS_ROM) { | ||
225 | + memory_region_set_readonly(ram, true); | ||
226 | + } | ||
227 | + return ram; | ||
228 | +} | ||
229 | + | ||
230 | +static void mps3r_common_init(MachineState *machine) | ||
231 | +{ | ||
232 | + MPS3RMachineState *mms = MPS3R_MACHINE(machine); | ||
233 | + MPS3RMachineClass *mmc = MPS3R_MACHINE_GET_CLASS(mms); | ||
234 | + MemoryRegion *sysmem = get_system_memory(); | ||
235 | + | ||
236 | + for (const RAMInfo *ri = mmc->raminfo; ri->name; ri++) { | ||
237 | + MemoryRegion *mr = mr_for_raminfo(mms, ri); | ||
238 | + memory_region_add_subregion(sysmem, ri->base, mr); | ||
239 | + } | ||
240 | +} | ||
241 | + | ||
242 | +static void mps3r_set_default_ram_info(MPS3RMachineClass *mmc) | ||
243 | +{ | ||
244 | + /* | ||
245 | + * Set mc->default_ram_size and default_ram_id from the | ||
246 | + * information in mmc->raminfo. | ||
247 | + */ | ||
248 | + MachineClass *mc = MACHINE_CLASS(mmc); | ||
249 | + const RAMInfo *p; | ||
250 | + | ||
251 | + for (p = mmc->raminfo; p->name; p++) { | ||
252 | + if (p->mrindex < 0) { | ||
253 | + /* Found the entry for "system memory" */ | ||
254 | + mc->default_ram_size = p->size; | ||
255 | + mc->default_ram_id = p->name; | ||
256 | + return; | ||
257 | + } | ||
258 | + } | ||
259 | + g_assert_not_reached(); | ||
260 | +} | ||
261 | + | ||
262 | +static void mps3r_class_init(ObjectClass *oc, void *data) | ||
263 | +{ | ||
264 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
265 | + | ||
266 | + mc->init = mps3r_common_init; | ||
267 | +} | ||
268 | + | ||
269 | +static void mps3r_an536_class_init(ObjectClass *oc, void *data) | ||
270 | +{ | ||
271 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
272 | + MPS3RMachineClass *mmc = MPS3R_MACHINE_CLASS(oc); | ||
273 | + static const char * const valid_cpu_types[] = { | ||
274 | + ARM_CPU_TYPE_NAME("cortex-r52"), | ||
275 | + NULL | ||
276 | + }; | ||
277 | + | ||
278 | + mc->desc = "ARM MPS3 with AN536 FPGA image for Cortex-R52"; | ||
279 | + mc->default_cpus = 2; | ||
280 | + mc->min_cpus = mc->default_cpus; | ||
281 | + mc->max_cpus = mc->default_cpus; | ||
282 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-r52"); | ||
283 | + mc->valid_cpu_types = valid_cpu_types; | ||
284 | + mmc->raminfo = an536_raminfo; | ||
285 | + mps3r_set_default_ram_info(mmc); | ||
286 | +} | ||
287 | + | ||
288 | +static const TypeInfo mps3r_machine_types[] = { | ||
289 | + { | ||
290 | + .name = TYPE_MPS3R_MACHINE, | ||
291 | + .parent = TYPE_MACHINE, | ||
292 | + .abstract = true, | ||
293 | + .instance_size = sizeof(MPS3RMachineState), | ||
294 | + .class_size = sizeof(MPS3RMachineClass), | ||
295 | + .class_init = mps3r_class_init, | ||
296 | + }, { | ||
297 | + .name = TYPE_MPS3R_AN536_MACHINE, | ||
298 | + .parent = TYPE_MPS3R_MACHINE, | ||
299 | + .class_init = mps3r_an536_class_init, | ||
249 | + }, | 300 | + }, |
250 | +}; | 301 | +}; |
251 | + | 302 | + |
252 | +static void armsse_mhu_init(Object *obj) | 303 | +DEFINE_TYPES(mps3r_machine_types); |
253 | +{ | 304 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
254 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
255 | + ARMSSEMHU *s = ARMSSE_MHU(obj); | ||
256 | + | ||
257 | + memory_region_init_io(&s->iomem, obj, &armsse_mhu_ops, | ||
258 | + s, "armsse-mhu", 0x1000); | ||
259 | + sysbus_init_mmio(sbd, &s->iomem); | ||
260 | + sysbus_init_irq(sbd, &s->cpu0irq); | ||
261 | + sysbus_init_irq(sbd, &s->cpu1irq); | ||
262 | +} | ||
263 | + | ||
264 | +static void armsse_mhu_class_init(ObjectClass *klass, void *data) | ||
265 | +{ | ||
266 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
267 | + | ||
268 | + dc->reset = armsse_mhu_reset; | ||
269 | + dc->vmsd = &armsse_mhu_vmstate; | ||
270 | +} | ||
271 | + | ||
272 | +static const TypeInfo armsse_mhu_info = { | ||
273 | + .name = TYPE_ARMSSE_MHU, | ||
274 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
275 | + .instance_size = sizeof(ARMSSEMHU), | ||
276 | + .instance_init = armsse_mhu_init, | ||
277 | + .class_init = armsse_mhu_class_init, | ||
278 | +}; | ||
279 | + | ||
280 | +static void armsse_mhu_register_types(void) | ||
281 | +{ | ||
282 | + type_register_static(&armsse_mhu_info); | ||
283 | +} | ||
284 | + | ||
285 | +type_init(armsse_mhu_register_types); | ||
286 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
287 | index XXXXXXX..XXXXXXX 100644 | 305 | index XXXXXXX..XXXXXXX 100644 |
288 | --- a/MAINTAINERS | 306 | --- a/hw/arm/Kconfig |
289 | +++ b/MAINTAINERS | 307 | +++ b/hw/arm/Kconfig |
290 | @@ -XXX,XX +XXX,XX @@ F: hw/misc/iotkit-sysinfo.c | 308 | @@ -XXX,XX +XXX,XX @@ config MAINSTONE |
291 | F: include/hw/misc/iotkit-sysinfo.h | 309 | select PFLASH_CFI01 |
292 | F: hw/misc/armsse-cpuid.c | 310 | select SMC91C111 |
293 | F: include/hw/misc/armsse-cpuid.h | 311 | |
294 | +F: hw/misc/armsse-mhu.c | 312 | +config MPS3R |
295 | +F: include/hw/misc/armsse-mhu.h | 313 | + bool |
296 | 314 | + default y | |
297 | Musca | 315 | + depends on TCG && ARM |
298 | M: Peter Maydell <peter.maydell@linaro.org> | 316 | + |
299 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | 317 | config MUSCA |
318 | bool | ||
319 | default y | ||
320 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build | ||
300 | index XXXXXXX..XXXXXXX 100644 | 321 | index XXXXXXX..XXXXXXX 100644 |
301 | --- a/default-configs/arm-softmmu.mak | 322 | --- a/hw/arm/meson.build |
302 | +++ b/default-configs/arm-softmmu.mak | 323 | +++ b/hw/arm/meson.build |
303 | @@ -XXX,XX +XXX,XX @@ CONFIG_IOTKIT_SECCTL=y | 324 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_HIGHBANK', if_true: files('highbank.c')) |
304 | CONFIG_IOTKIT_SYSCTL=y | 325 | arm_ss.add(when: 'CONFIG_INTEGRATOR', if_true: files('integratorcp.c')) |
305 | CONFIG_IOTKIT_SYSINFO=y | 326 | arm_ss.add(when: 'CONFIG_MAINSTONE', if_true: files('mainstone.c')) |
306 | CONFIG_ARMSSE_CPUID=y | 327 | arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) |
307 | +CONFIG_ARMSSE_MHU=y | 328 | +arm_ss.add(when: 'CONFIG_MPS3R', if_true: files('mps3r.c')) |
308 | 329 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) | |
309 | CONFIG_VERSATILE=y | 330 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) |
310 | CONFIG_VERSATILE_PCI=y | 331 | arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) |
311 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
312 | index XXXXXXX..XXXXXXX 100644 | ||
313 | --- a/hw/misc/trace-events | ||
314 | +++ b/hw/misc/trace-events | ||
315 | @@ -XXX,XX +XXX,XX @@ iotkit_sysctl_reset(void) "IoTKit SysCtl: reset" | ||
316 | # hw/misc/armsse-cpuid.c | ||
317 | armsse_cpuid_read(uint64_t offset, uint64_t data, unsigned size) "SSE-200 CPU_IDENTITY read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
318 | armsse_cpuid_write(uint64_t offset, uint64_t data, unsigned size) "SSE-200 CPU_IDENTITY write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
319 | + | ||
320 | +# hw/misc/armsse-mhu.c | ||
321 | +armsse_mhu_read(uint64_t offset, uint64_t data, unsigned size) "SSE-200 MHU read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
322 | +armsse_mhu_write(uint64_t offset, uint64_t data, unsigned size) "SSE-200 MHU write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
323 | -- | 332 | -- |
324 | 2.20.1 | 333 | 2.34.1 |
325 | 334 | ||
326 | 335 | diff view generated by jsdifflib |
1 | Instead of gating the A32/T32 FP16 conversion instructions on | 1 | Create the CPUs, the GIC, and the per-CPU RAM block for |
---|---|---|---|
2 | the ARM_FEATURE_VFP_FP16 flag, switch to our new approach of | 2 | the mps3-an536 board. |
3 | looking at ID register bits. In this case MVFR1 fields FPHP | ||
4 | and SIMDHP indicate the presence of these insns. | ||
5 | |||
6 | This change doesn't alter behaviour for any of our CPUs. | ||
7 | 3 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20240206132931.38376-10-peter.maydell@linaro.org |
10 | Message-id: 20190222170936.13268-2-peter.maydell@linaro.org | ||
11 | --- | 6 | --- |
12 | target/arm/cpu.h | 37 ++++++++++++++++++++++++++++++++++++- | 7 | hw/arm/mps3r.c | 180 ++++++++++++++++++++++++++++++++++++++++++++++++- |
13 | target/arm/cpu.c | 2 -- | 8 | 1 file changed, 177 insertions(+), 3 deletions(-) |
14 | target/arm/kvm32.c | 3 --- | ||
15 | target/arm/translate.c | 26 ++++++++++++++++++-------- | ||
16 | 4 files changed, 54 insertions(+), 14 deletions(-) | ||
17 | 9 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 10 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
19 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 12 | --- a/hw/arm/mps3r.c |
21 | +++ b/target/arm/cpu.h | 13 | +++ b/hw/arm/mps3r.c |
22 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_DFR0, MPROFDBG, 20, 4) | 14 | @@ -XXX,XX +XXX,XX @@ |
23 | FIELD(ID_DFR0, PERFMON, 24, 4) | 15 | #include "qemu/osdep.h" |
24 | FIELD(ID_DFR0, TRACEFILT, 28, 4) | 16 | #include "qemu/units.h" |
25 | 17 | #include "qapi/error.h" | |
26 | +FIELD(MVFR0, SIMDREG, 0, 4) | 18 | +#include "qapi/qmp/qlist.h" |
27 | +FIELD(MVFR0, FPSP, 4, 4) | 19 | #include "exec/address-spaces.h" |
28 | +FIELD(MVFR0, FPDP, 8, 4) | 20 | #include "cpu.h" |
29 | +FIELD(MVFR0, FPTRAP, 12, 4) | 21 | #include "hw/boards.h" |
30 | +FIELD(MVFR0, FPDIVIDE, 16, 4) | 22 | +#include "hw/qdev-properties.h" |
31 | +FIELD(MVFR0, FPSQRT, 20, 4) | 23 | #include "hw/arm/boot.h" |
32 | +FIELD(MVFR0, FPSHVEC, 24, 4) | 24 | +#include "hw/arm/bsa.h" |
33 | +FIELD(MVFR0, FPROUND, 28, 4) | 25 | +#include "hw/intc/arm_gicv3.h" |
34 | + | 26 | |
35 | +FIELD(MVFR1, FPFTZ, 0, 4) | 27 | /* Define the layout of RAM and ROM in a board */ |
36 | +FIELD(MVFR1, FPDNAN, 4, 4) | 28 | typedef struct RAMInfo { |
37 | +FIELD(MVFR1, SIMDLS, 8, 4) | 29 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMInfo { |
38 | +FIELD(MVFR1, SIMDINT, 12, 4) | 30 | #define IS_ROM 2 |
39 | +FIELD(MVFR1, SIMDSP, 16, 4) | 31 | |
40 | +FIELD(MVFR1, SIMDHP, 20, 4) | 32 | #define MPS3R_RAM_MAX 9 |
41 | +FIELD(MVFR1, FPHP, 24, 4) | 33 | +#define MPS3R_CPU_MAX 2 |
42 | +FIELD(MVFR1, SIMDFMAC, 28, 4) | 34 | + |
43 | + | 35 | +#define PERIPHBASE 0xf0000000 |
44 | +FIELD(MVFR2, SIMDMISC, 0, 4) | 36 | +#define NUM_SPIS 96 |
45 | +FIELD(MVFR2, FPMISC, 4, 4) | 37 | |
46 | + | 38 | typedef enum MPS3RFPGAType { |
47 | QEMU_BUILD_BUG_ON(ARRAY_SIZE(((ARMCPU *)0)->ccsidr) <= R_V7M_CSSELR_INDEX_MASK); | 39 | FPGA_AN536, |
48 | 40 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineClass { | |
49 | /* If adding a feature bit which corresponds to a Linux ELF | 41 | MachineClass parent; |
50 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 42 | MPS3RFPGAType fpga_type; |
51 | ARM_FEATURE_THUMB2, | 43 | const RAMInfo *raminfo; |
52 | ARM_FEATURE_PMSA, /* no MMU; may have Memory Protection Unit */ | 44 | + hwaddr loader_start; |
53 | ARM_FEATURE_VFP3, | 45 | }; |
54 | - ARM_FEATURE_VFP_FP16, | 46 | |
55 | ARM_FEATURE_NEON, | 47 | struct MPS3RMachineState { |
56 | ARM_FEATURE_M, /* Microcontroller profile. */ | 48 | MachineState parent; |
57 | ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling. */ | 49 | + struct arm_boot_info bootinfo; |
58 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | 50 | MemoryRegion ram[MPS3R_RAM_MAX]; |
59 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, FP) == 1; | 51 | + Object *cpu[MPS3R_CPU_MAX]; |
52 | + MemoryRegion cpu_sysmem[MPS3R_CPU_MAX]; | ||
53 | + MemoryRegion sysmem_alias[MPS3R_CPU_MAX]; | ||
54 | + MemoryRegion cpu_ram[MPS3R_CPU_MAX]; | ||
55 | + GICv3State gic; | ||
56 | }; | ||
57 | |||
58 | #define TYPE_MPS3R_MACHINE "mps3r" | ||
59 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *mr_for_raminfo(MPS3RMachineState *mms, | ||
60 | return ram; | ||
60 | } | 61 | } |
61 | 62 | ||
62 | +/* | 63 | +/* |
63 | + * We always set the FP and SIMD FP16 fields to indicate identical | 64 | + * There is no defined secondary boot protocol for Linux for the AN536, |
64 | + * levels of support (assuming SIMD is implemented at all), so | 65 | + * because real hardware has a restriction that atomic operations between |
65 | + * we only need one set of accessors. | 66 | + * the two CPUs do not function correctly, and so true SMP is not |
67 | + * possible. Therefore for cases where the user is directly booting | ||
68 | + * a kernel, we treat the system as essentially uniprocessor, and | ||
69 | + * put the secondary CPU into power-off state (as if the user on the | ||
70 | + * real hardware had configured the secondary to be halted via the | ||
71 | + * SCC config registers). | ||
72 | + * | ||
73 | + * Note that the default secondary boot code would not work here anyway | ||
74 | + * as it assumes a GICv2, and we have a GICv3. | ||
66 | + */ | 75 | + */ |
67 | +static inline bool isar_feature_aa32_fp16_spconv(const ARMISARegisters *id) | 76 | +static void mps3r_write_secondary_boot(ARMCPU *cpu, |
77 | + const struct arm_boot_info *info) | ||
68 | +{ | 78 | +{ |
69 | + return FIELD_EX64(id->mvfr1, MVFR1, FPHP) > 0; | 79 | + /* |
80 | + * Power the secondary CPU off. This means we don't need to write any | ||
81 | + * boot code into guest memory. Note that the 'cpu' argument to this | ||
82 | + * function is the primary CPU we passed to arm_load_kernel(), not | ||
83 | + * the secondary. Loop around all the other CPUs, as the boot.c | ||
84 | + * code does for the "disable secondaries if PSCI is enabled" case. | ||
85 | + */ | ||
86 | + for (CPUState *cs = first_cpu; cs; cs = CPU_NEXT(cs)) { | ||
87 | + if (cs != first_cpu) { | ||
88 | + object_property_set_bool(OBJECT(cs), "start-powered-off", true, | ||
89 | + &error_abort); | ||
90 | + } | ||
91 | + } | ||
70 | +} | 92 | +} |
71 | + | 93 | + |
72 | +static inline bool isar_feature_aa32_fp16_dpconv(const ARMISARegisters *id) | 94 | +static void mps3r_secondary_cpu_reset(ARMCPU *cpu, |
95 | + const struct arm_boot_info *info) | ||
73 | +{ | 96 | +{ |
74 | + return FIELD_EX64(id->mvfr1, MVFR1, FPHP) > 1; | 97 | + /* We don't need to do anything here because the CPU will be off */ |
75 | +} | 98 | +} |
76 | + | 99 | + |
77 | /* | 100 | +static void create_gic(MPS3RMachineState *mms, MemoryRegion *sysmem) |
78 | * 64-bit feature tests via id registers. | 101 | +{ |
79 | */ | 102 | + MachineState *machine = MACHINE(mms); |
80 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 103 | + DeviceState *gicdev; |
81 | index XXXXXXX..XXXXXXX 100644 | 104 | + QList *redist_region_count; |
82 | --- a/target/arm/cpu.c | 105 | + |
83 | +++ b/target/arm/cpu.c | 106 | + object_initialize_child(OBJECT(mms), "gic", &mms->gic, TYPE_ARM_GICV3); |
84 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 107 | + gicdev = DEVICE(&mms->gic); |
108 | + qdev_prop_set_uint32(gicdev, "num-cpu", machine->smp.cpus); | ||
109 | + qdev_prop_set_uint32(gicdev, "num-irq", NUM_SPIS + GIC_INTERNAL); | ||
110 | + redist_region_count = qlist_new(); | ||
111 | + qlist_append_int(redist_region_count, machine->smp.cpus); | ||
112 | + qdev_prop_set_array(gicdev, "redist-region-count", redist_region_count); | ||
113 | + object_property_set_link(OBJECT(&mms->gic), "sysmem", | ||
114 | + OBJECT(sysmem), &error_fatal); | ||
115 | + sysbus_realize(SYS_BUS_DEVICE(&mms->gic), &error_fatal); | ||
116 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->gic), 0, PERIPHBASE); | ||
117 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->gic), 1, PERIPHBASE + 0x100000); | ||
118 | + /* | ||
119 | + * Wire the outputs from each CPU's generic timer and the GICv3 | ||
120 | + * maintenance interrupt signal to the appropriate GIC PPI inputs, | ||
121 | + * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. | ||
122 | + */ | ||
123 | + for (int i = 0; i < machine->smp.cpus; i++) { | ||
124 | + DeviceState *cpudev = DEVICE(mms->cpu[i]); | ||
125 | + SysBusDevice *gicsbd = SYS_BUS_DEVICE(&mms->gic); | ||
126 | + int intidbase = NUM_SPIS + i * GIC_INTERNAL; | ||
127 | + int irq; | ||
128 | + /* | ||
129 | + * Mapping from the output timer irq lines from the CPU to the | ||
130 | + * GIC PPI inputs used for this board. This isn't a BSA board, | ||
131 | + * but it uses the standard convention for the PPI numbers. | ||
132 | + */ | ||
133 | + const int timer_irq[] = { | ||
134 | + [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ, | ||
135 | + [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, | ||
136 | + [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, | ||
137 | + }; | ||
138 | + | ||
139 | + for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
140 | + qdev_connect_gpio_out(cpudev, irq, | ||
141 | + qdev_get_gpio_in(gicdev, | ||
142 | + intidbase + timer_irq[irq])); | ||
143 | + } | ||
144 | + | ||
145 | + qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 0, | ||
146 | + qdev_get_gpio_in(gicdev, | ||
147 | + intidbase + ARCH_GIC_MAINT_IRQ)); | ||
148 | + | ||
149 | + qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0, | ||
150 | + qdev_get_gpio_in(gicdev, | ||
151 | + intidbase + VIRTUAL_PMU_IRQ)); | ||
152 | + | ||
153 | + sysbus_connect_irq(gicsbd, i, | ||
154 | + qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | ||
155 | + sysbus_connect_irq(gicsbd, i + machine->smp.cpus, | ||
156 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | ||
157 | + sysbus_connect_irq(gicsbd, i + 2 * machine->smp.cpus, | ||
158 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | ||
159 | + sysbus_connect_irq(gicsbd, i + 3 * machine->smp.cpus, | ||
160 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
161 | + } | ||
162 | +} | ||
163 | + | ||
164 | static void mps3r_common_init(MachineState *machine) | ||
165 | { | ||
166 | MPS3RMachineState *mms = MPS3R_MACHINE(machine); | ||
167 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) | ||
168 | MemoryRegion *mr = mr_for_raminfo(mms, ri); | ||
169 | memory_region_add_subregion(sysmem, ri->base, mr); | ||
85 | } | 170 | } |
86 | if (arm_feature(env, ARM_FEATURE_VFP4)) { | 171 | + |
87 | set_feature(env, ARM_FEATURE_VFP3); | 172 | + assert(machine->smp.cpus <= MPS3R_CPU_MAX); |
88 | - set_feature(env, ARM_FEATURE_VFP_FP16); | 173 | + for (int i = 0; i < machine->smp.cpus; i++) { |
174 | + g_autofree char *sysmem_name = g_strdup_printf("cpu-%d-memory", i); | ||
175 | + g_autofree char *ramname = g_strdup_printf("cpu-%d-memory", i); | ||
176 | + g_autofree char *alias_name = g_strdup_printf("sysmem-alias-%d", i); | ||
177 | + | ||
178 | + /* | ||
179 | + * Each CPU has some private RAM/peripherals, so create the container | ||
180 | + * which will house those, with the whole-machine system memory being | ||
181 | + * used where there's no CPU-specific device. Note that we need the | ||
182 | + * sysmem_alias aliases because we can't put one MR (the original | ||
183 | + * 'sysmem') into more than one other MR. | ||
184 | + */ | ||
185 | + memory_region_init(&mms->cpu_sysmem[i], OBJECT(machine), | ||
186 | + sysmem_name, UINT64_MAX); | ||
187 | + memory_region_init_alias(&mms->sysmem_alias[i], OBJECT(machine), | ||
188 | + alias_name, sysmem, 0, UINT64_MAX); | ||
189 | + memory_region_add_subregion_overlap(&mms->cpu_sysmem[i], 0, | ||
190 | + &mms->sysmem_alias[i], -1); | ||
191 | + | ||
192 | + mms->cpu[i] = object_new(machine->cpu_type); | ||
193 | + object_property_set_link(mms->cpu[i], "memory", | ||
194 | + OBJECT(&mms->cpu_sysmem[i]), &error_abort); | ||
195 | + object_property_set_int(mms->cpu[i], "reset-cbar", | ||
196 | + PERIPHBASE, &error_abort); | ||
197 | + qdev_realize(DEVICE(mms->cpu[i]), NULL, &error_fatal); | ||
198 | + object_unref(mms->cpu[i]); | ||
199 | + | ||
200 | + /* Per-CPU RAM */ | ||
201 | + memory_region_init_ram(&mms->cpu_ram[i], NULL, ramname, | ||
202 | + 0x1000, &error_fatal); | ||
203 | + memory_region_add_subregion(&mms->cpu_sysmem[i], 0xe7c01000, | ||
204 | + &mms->cpu_ram[i]); | ||
205 | + } | ||
206 | + | ||
207 | + create_gic(mms, sysmem); | ||
208 | + | ||
209 | + mms->bootinfo.ram_size = machine->ram_size; | ||
210 | + mms->bootinfo.board_id = -1; | ||
211 | + mms->bootinfo.loader_start = mmc->loader_start; | ||
212 | + mms->bootinfo.write_secondary_boot = mps3r_write_secondary_boot; | ||
213 | + mms->bootinfo.secondary_cpu_reset_hook = mps3r_secondary_cpu_reset; | ||
214 | + arm_load_kernel(ARM_CPU(mms->cpu[0]), machine, &mms->bootinfo); | ||
215 | } | ||
216 | |||
217 | static void mps3r_set_default_ram_info(MPS3RMachineClass *mmc) | ||
218 | @@ -XXX,XX +XXX,XX @@ static void mps3r_set_default_ram_info(MPS3RMachineClass *mmc) | ||
219 | /* Found the entry for "system memory" */ | ||
220 | mc->default_ram_size = p->size; | ||
221 | mc->default_ram_id = p->name; | ||
222 | + mmc->loader_start = p->base; | ||
223 | return; | ||
224 | } | ||
89 | } | 225 | } |
90 | if (arm_feature(env, ARM_FEATURE_VFP3)) { | 226 | @@ -XXX,XX +XXX,XX @@ static void mps3r_an536_class_init(ObjectClass *oc, void *data) |
91 | set_feature(env, ARM_FEATURE_VFP); | 227 | }; |
92 | @@ -XXX,XX +XXX,XX @@ static void cortex_a9_initfn(Object *obj) | 228 | |
93 | cpu->dtb_compatible = "arm,cortex-a9"; | 229 | mc->desc = "ARM MPS3 with AN536 FPGA image for Cortex-R52"; |
94 | set_feature(&cpu->env, ARM_FEATURE_V7); | 230 | - mc->default_cpus = 2; |
95 | set_feature(&cpu->env, ARM_FEATURE_VFP3); | 231 | - mc->min_cpus = mc->default_cpus; |
96 | - set_feature(&cpu->env, ARM_FEATURE_VFP_FP16); | 232 | - mc->max_cpus = mc->default_cpus; |
97 | set_feature(&cpu->env, ARM_FEATURE_NEON); | 233 | + /* |
98 | set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | 234 | + * In the real FPGA image there are always two cores, but the standard |
99 | set_feature(&cpu->env, ARM_FEATURE_EL3); | 235 | + * initial setting for the SCC SYSCON 0x000 register is 0x21, meaning |
100 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | 236 | + * that the second core is held in reset and halted. Many images built for |
101 | index XXXXXXX..XXXXXXX 100644 | 237 | + * the board do not expect the second core to run at startup (especially |
102 | --- a/target/arm/kvm32.c | 238 | + * since on the real FPGA image it is not possible to use LDREX/STREX |
103 | +++ b/target/arm/kvm32.c | 239 | + * in RAM between the two cores, so a true SMP setup isn't supported). |
104 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | 240 | + * |
105 | if (extract32(id_pfr0, 12, 4) == 1) { | 241 | + * As QEMU's equivalent of this, we support both -smp 1 and -smp 2, |
106 | set_feature(&features, ARM_FEATURE_THUMB2EE); | 242 | + * with the default being -smp 1. This seems a more intuitive UI for |
107 | } | 243 | + * QEMU users than, for instance, having a machine property to allow |
108 | - if (extract32(ahcf->isar.mvfr1, 20, 4) == 1) { | 244 | + * the user to set the initial value of the SYSCON 0x000 register. |
109 | - set_feature(&features, ARM_FEATURE_VFP_FP16); | 245 | + */ |
110 | - } | 246 | + mc->default_cpus = 1; |
111 | if (extract32(ahcf->isar.mvfr1, 12, 4) == 1) { | 247 | + mc->min_cpus = 1; |
112 | set_feature(&features, ARM_FEATURE_NEON); | 248 | + mc->max_cpus = 2; |
113 | } | 249 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-r52"); |
114 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 250 | mc->valid_cpu_types = valid_cpu_types; |
115 | index XXXXXXX..XXXXXXX 100644 | 251 | mmc->raminfo = an536_raminfo; |
116 | --- a/target/arm/translate.c | ||
117 | +++ b/target/arm/translate.c | ||
118 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
119 | * UNPREDICTABLE if bit 8 is set prior to ARMv8 | ||
120 | * (we choose to UNDEF) | ||
121 | */ | ||
122 | - if ((dp && !arm_dc_feature(s, ARM_FEATURE_V8)) || | ||
123 | - !arm_dc_feature(s, ARM_FEATURE_VFP_FP16)) { | ||
124 | - return 1; | ||
125 | + if (dp) { | ||
126 | + if (!dc_isar_feature(aa32_fp16_dpconv, s)) { | ||
127 | + return 1; | ||
128 | + } | ||
129 | + } else { | ||
130 | + if (!dc_isar_feature(aa32_fp16_spconv, s)) { | ||
131 | + return 1; | ||
132 | + } | ||
133 | } | ||
134 | rm_is_dp = false; | ||
135 | break; | ||
136 | case 0x06: /* vcvtb.f16.f32, vcvtb.f16.f64 */ | ||
137 | case 0x07: /* vcvtt.f16.f32, vcvtt.f16.f64 */ | ||
138 | - if ((dp && !arm_dc_feature(s, ARM_FEATURE_V8)) || | ||
139 | - !arm_dc_feature(s, ARM_FEATURE_VFP_FP16)) { | ||
140 | - return 1; | ||
141 | + if (dp) { | ||
142 | + if (!dc_isar_feature(aa32_fp16_dpconv, s)) { | ||
143 | + return 1; | ||
144 | + } | ||
145 | + } else { | ||
146 | + if (!dc_isar_feature(aa32_fp16_spconv, s)) { | ||
147 | + return 1; | ||
148 | + } | ||
149 | } | ||
150 | rd_is_dp = false; | ||
151 | break; | ||
152 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
153 | TCGv_ptr fpst; | ||
154 | TCGv_i32 ahp; | ||
155 | |||
156 | - if (!arm_dc_feature(s, ARM_FEATURE_VFP_FP16) || | ||
157 | + if (!dc_isar_feature(aa32_fp16_spconv, s) || | ||
158 | q || (rm & 1)) { | ||
159 | return 1; | ||
160 | } | ||
161 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
162 | { | ||
163 | TCGv_ptr fpst; | ||
164 | TCGv_i32 ahp; | ||
165 | - if (!arm_dc_feature(s, ARM_FEATURE_VFP_FP16) || | ||
166 | + if (!dc_isar_feature(aa32_fp16_spconv, s) || | ||
167 | q || (rd & 1)) { | ||
168 | return 1; | ||
169 | } | ||
170 | -- | 252 | -- |
171 | 2.20.1 | 253 | 2.34.1 |
172 | |||
173 | diff view generated by jsdifflib |
1 | Currently the Arm arm-powerctl.h APIs allow: | 1 | This board has a lot of UARTs: there is one UART per CPU in the |
---|---|---|---|
2 | * arm_set_cpu_on(), which powers on a CPU and sets its | 2 | per-CPU peripheral part of the address map, whose interrupts are |
3 | initial PC and other startup state | 3 | connected as per-CPU interrupt lines. Then there are 4 UARTs in the |
4 | * arm_reset_cpu(), which resets a CPU which is already on | 4 | normal part of the peripheral space, whose interrupts are shared |
5 | (and fails if the CPU is powered off) | 5 | peripheral interrupts. |
6 | 6 | ||
7 | but there is no way to say "power on a CPU as if it had | 7 | Connect and wire them all up; this involves some OR gates where |
8 | just come out of reset and don't do anything else to it". | 8 | multiple overflow interrupts are wired into one GIC input. |
9 | |||
10 | Add a new function arm_set_cpu_on_and_reset(), which does this. | ||
11 | 9 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
14 | Message-id: 20190219125808.25174-5-peter.maydell@linaro.org | 12 | Message-id: 20240206132931.38376-11-peter.maydell@linaro.org |
15 | --- | 13 | --- |
16 | target/arm/arm-powerctl.h | 16 +++++++++++ | 14 | hw/arm/mps3r.c | 94 ++++++++++++++++++++++++++++++++++++++++++++++++++ |
17 | target/arm/arm-powerctl.c | 56 +++++++++++++++++++++++++++++++++++++++ | 15 | 1 file changed, 94 insertions(+) |
18 | 2 files changed, 72 insertions(+) | ||
19 | 16 | ||
20 | diff --git a/target/arm/arm-powerctl.h b/target/arm/arm-powerctl.h | 17 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
21 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/arm-powerctl.h | 19 | --- a/hw/arm/mps3r.c |
23 | +++ b/target/arm/arm-powerctl.h | 20 | +++ b/hw/arm/mps3r.c |
24 | @@ -XXX,XX +XXX,XX @@ int arm_set_cpu_off(uint64_t cpuid); | 21 | @@ -XXX,XX +XXX,XX @@ |
25 | */ | 22 | #include "qapi/qmp/qlist.h" |
26 | int arm_reset_cpu(uint64_t cpuid); | 23 | #include "exec/address-spaces.h" |
24 | #include "cpu.h" | ||
25 | +#include "sysemu/sysemu.h" | ||
26 | #include "hw/boards.h" | ||
27 | +#include "hw/or-irq.h" | ||
28 | #include "hw/qdev-properties.h" | ||
29 | #include "hw/arm/boot.h" | ||
30 | #include "hw/arm/bsa.h" | ||
31 | +#include "hw/char/cmsdk-apb-uart.h" | ||
32 | #include "hw/intc/arm_gicv3.h" | ||
33 | |||
34 | /* Define the layout of RAM and ROM in a board */ | ||
35 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMInfo { | ||
36 | |||
37 | #define MPS3R_RAM_MAX 9 | ||
38 | #define MPS3R_CPU_MAX 2 | ||
39 | +#define MPS3R_UART_MAX 4 /* shared UART count */ | ||
40 | |||
41 | #define PERIPHBASE 0xf0000000 | ||
42 | #define NUM_SPIS 96 | ||
43 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | ||
44 | MemoryRegion sysmem_alias[MPS3R_CPU_MAX]; | ||
45 | MemoryRegion cpu_ram[MPS3R_CPU_MAX]; | ||
46 | GICv3State gic; | ||
47 | + /* per-CPU UARTs followed by the shared UARTs */ | ||
48 | + CMSDKAPBUART uart[MPS3R_CPU_MAX + MPS3R_UART_MAX]; | ||
49 | + OrIRQState cpu_uart_oflow[MPS3R_CPU_MAX]; | ||
50 | + OrIRQState uart_oflow; | ||
51 | }; | ||
52 | |||
53 | #define TYPE_MPS3R_MACHINE "mps3r" | ||
54 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | ||
55 | |||
56 | OBJECT_DECLARE_TYPE(MPS3RMachineState, MPS3RMachineClass, MPS3R_MACHINE) | ||
27 | 57 | ||
28 | +/* | 58 | +/* |
29 | + * arm_set_cpu_on_and_reset: | 59 | + * Main clock frequency CLK in Hz (50MHz). In the image there are also |
30 | + * @cpuid: the id of the CPU we want to star | 60 | + * ACLK, MCLK, GPUCLK and PERIPHCLK at the same frequency; for our |
31 | + * | 61 | + * model we just roll them all into one. |
32 | + * Start the cpu designated by @cpuid and put it through its normal | ||
33 | + * CPU reset process. The CPU will start in the way it is architected | ||
34 | + * to start after a power-on reset. | ||
35 | + * | ||
36 | + * Returns: QEMU_ARM_POWERCTL_RET_SUCCESS on success. | ||
37 | + * QEMU_ARM_POWERCTL_INVALID_PARAM if there is no CPU with that ID. | ||
38 | + * QEMU_ARM_POWERCTL_ALREADY_ON if the CPU is already on. | ||
39 | + * QEMU_ARM_POWERCTL_ON_PENDING if the CPU is already partway through | ||
40 | + * powering on. | ||
41 | + */ | 62 | + */ |
42 | +int arm_set_cpu_on_and_reset(uint64_t cpuid); | 63 | +#define CLK_FRQ 50000000 |
43 | + | 64 | + |
44 | #endif | 65 | static const RAMInfo an536_raminfo[] = { |
45 | diff --git a/target/arm/arm-powerctl.c b/target/arm/arm-powerctl.c | 66 | { |
46 | index XXXXXXX..XXXXXXX 100644 | 67 | .name = "ATCM", |
47 | --- a/target/arm/arm-powerctl.c | 68 | @@ -XXX,XX +XXX,XX @@ static void create_gic(MPS3RMachineState *mms, MemoryRegion *sysmem) |
48 | +++ b/target/arm/arm-powerctl.c | 69 | } |
49 | @@ -XXX,XX +XXX,XX @@ int arm_set_cpu_on(uint64_t cpuid, uint64_t entry, uint64_t context_id, | ||
50 | return QEMU_ARM_POWERCTL_RET_SUCCESS; | ||
51 | } | 70 | } |
52 | 71 | ||
53 | +static void arm_set_cpu_on_and_reset_async_work(CPUState *target_cpu_state, | 72 | +/* |
54 | + run_on_cpu_data data) | 73 | + * Create UART uartno, and map it into the MemoryRegion mem at address baseaddr. |
74 | + * The qemu_irq arguments are where we connect the various IRQs from the UART. | ||
75 | + */ | ||
76 | +static void create_uart(MPS3RMachineState *mms, int uartno, MemoryRegion *mem, | ||
77 | + hwaddr baseaddr, qemu_irq txirq, qemu_irq rxirq, | ||
78 | + qemu_irq txoverirq, qemu_irq rxoverirq, | ||
79 | + qemu_irq combirq) | ||
55 | +{ | 80 | +{ |
56 | + ARMCPU *target_cpu = ARM_CPU(target_cpu_state); | 81 | + g_autofree char *s = g_strdup_printf("uart%d", uartno); |
82 | + SysBusDevice *sbd; | ||
57 | + | 83 | + |
58 | + /* Initialize the cpu we are turning on */ | 84 | + assert(uartno < ARRAY_SIZE(mms->uart)); |
59 | + cpu_reset(target_cpu_state); | 85 | + object_initialize_child(OBJECT(mms), s, &mms->uart[uartno], |
60 | + target_cpu_state->halted = 0; | 86 | + TYPE_CMSDK_APB_UART); |
61 | + | 87 | + qdev_prop_set_uint32(DEVICE(&mms->uart[uartno]), "pclk-frq", CLK_FRQ); |
62 | + /* Finally set the power status */ | 88 | + qdev_prop_set_chr(DEVICE(&mms->uart[uartno]), "chardev", serial_hd(uartno)); |
63 | + assert(qemu_mutex_iothread_locked()); | 89 | + sbd = SYS_BUS_DEVICE(&mms->uart[uartno]); |
64 | + target_cpu->power_state = PSCI_ON; | 90 | + sysbus_realize(sbd, &error_fatal); |
91 | + memory_region_add_subregion(mem, baseaddr, | ||
92 | + sysbus_mmio_get_region(sbd, 0)); | ||
93 | + sysbus_connect_irq(sbd, 0, txirq); | ||
94 | + sysbus_connect_irq(sbd, 1, rxirq); | ||
95 | + sysbus_connect_irq(sbd, 2, txoverirq); | ||
96 | + sysbus_connect_irq(sbd, 3, rxoverirq); | ||
97 | + sysbus_connect_irq(sbd, 4, combirq); | ||
65 | +} | 98 | +} |
66 | + | 99 | + |
67 | +int arm_set_cpu_on_and_reset(uint64_t cpuid) | 100 | static void mps3r_common_init(MachineState *machine) |
68 | +{ | 101 | { |
69 | + CPUState *target_cpu_state; | 102 | MPS3RMachineState *mms = MPS3R_MACHINE(machine); |
70 | + ARMCPU *target_cpu; | 103 | MPS3RMachineClass *mmc = MPS3R_MACHINE_GET_CLASS(mms); |
71 | + | 104 | MemoryRegion *sysmem = get_system_memory(); |
72 | + assert(qemu_mutex_iothread_locked()); | 105 | + DeviceState *gicdev; |
73 | + | 106 | |
74 | + /* Retrieve the cpu we are powering up */ | 107 | for (const RAMInfo *ri = mmc->raminfo; ri->name; ri++) { |
75 | + target_cpu_state = arm_get_cpu_by_id(cpuid); | 108 | MemoryRegion *mr = mr_for_raminfo(mms, ri); |
76 | + if (!target_cpu_state) { | 109 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
77 | + /* The cpu was not found */ | 110 | } |
78 | + return QEMU_ARM_POWERCTL_INVALID_PARAM; | 111 | |
79 | + } | 112 | create_gic(mms, sysmem); |
80 | + | 113 | + gicdev = DEVICE(&mms->gic); |
81 | + target_cpu = ARM_CPU(target_cpu_state); | ||
82 | + if (target_cpu->power_state == PSCI_ON) { | ||
83 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
84 | + "[ARM]%s: CPU %" PRId64 " is already on\n", | ||
85 | + __func__, cpuid); | ||
86 | + return QEMU_ARM_POWERCTL_ALREADY_ON; | ||
87 | + } | ||
88 | + | 114 | + |
89 | + /* | 115 | + /* |
90 | + * If another CPU has powered the target on we are in the state | 116 | + * UARTs 0 and 1 are per-CPU; their interrupts are wired to |
91 | + * ON_PENDING and additional attempts to power on the CPU should | 117 | + * the relevant CPU's PPI 0..3, aka INTID 16..19 |
92 | + * fail (see 6.6 Implementation CPU_ON/CPU_OFF races in the PSCI | ||
93 | + * spec) | ||
94 | + */ | 118 | + */ |
95 | + if (target_cpu->power_state == PSCI_ON_PENDING) { | 119 | + for (int i = 0; i < machine->smp.cpus; i++) { |
96 | + qemu_log_mask(LOG_GUEST_ERROR, | 120 | + int intidbase = NUM_SPIS + i * GIC_INTERNAL; |
97 | + "[ARM]%s: CPU %" PRId64 " is already powering on\n", | 121 | + g_autofree char *s = g_strdup_printf("cpu-uart-oflow-orgate%d", i); |
98 | + __func__, cpuid); | 122 | + DeviceState *orgate; |
99 | + return QEMU_ARM_POWERCTL_ON_PENDING; | 123 | + |
124 | + /* The two overflow IRQs from the UART are ORed together into PPI 3 */ | ||
125 | + object_initialize_child(OBJECT(mms), s, &mms->cpu_uart_oflow[i], | ||
126 | + TYPE_OR_IRQ); | ||
127 | + orgate = DEVICE(&mms->cpu_uart_oflow[i]); | ||
128 | + qdev_prop_set_uint32(orgate, "num-lines", 2); | ||
129 | + qdev_realize(orgate, NULL, &error_fatal); | ||
130 | + qdev_connect_gpio_out(orgate, 0, | ||
131 | + qdev_get_gpio_in(gicdev, intidbase + 19)); | ||
132 | + | ||
133 | + create_uart(mms, i, &mms->cpu_sysmem[i], 0xe7c00000, | ||
134 | + qdev_get_gpio_in(gicdev, intidbase + 17), /* tx */ | ||
135 | + qdev_get_gpio_in(gicdev, intidbase + 16), /* rx */ | ||
136 | + qdev_get_gpio_in(orgate, 0), /* txover */ | ||
137 | + qdev_get_gpio_in(orgate, 1), /* rxover */ | ||
138 | + qdev_get_gpio_in(gicdev, intidbase + 18) /* combined */); | ||
100 | + } | 139 | + } |
140 | + /* | ||
141 | + * UARTs 2 to 5 are whole-system; all overflow IRQs are ORed | ||
142 | + * together into IRQ 17 | ||
143 | + */ | ||
144 | + object_initialize_child(OBJECT(mms), "uart-oflow-orgate", | ||
145 | + &mms->uart_oflow, TYPE_OR_IRQ); | ||
146 | + qdev_prop_set_uint32(DEVICE(&mms->uart_oflow), "num-lines", | ||
147 | + MPS3R_UART_MAX * 2); | ||
148 | + qdev_realize(DEVICE(&mms->uart_oflow), NULL, &error_fatal); | ||
149 | + qdev_connect_gpio_out(DEVICE(&mms->uart_oflow), 0, | ||
150 | + qdev_get_gpio_in(gicdev, 17)); | ||
101 | + | 151 | + |
102 | + async_run_on_cpu(target_cpu_state, arm_set_cpu_on_and_reset_async_work, | 152 | + for (int i = 0; i < MPS3R_UART_MAX; i++) { |
103 | + RUN_ON_CPU_NULL); | 153 | + hwaddr baseaddr = 0xe0205000 + i * 0x1000; |
154 | + int rxirq = 5 + i * 2, txirq = 6 + i * 2, combirq = 13 + i; | ||
104 | + | 155 | + |
105 | + /* We are good to go */ | 156 | + create_uart(mms, i + MPS3R_CPU_MAX, sysmem, baseaddr, |
106 | + return QEMU_ARM_POWERCTL_RET_SUCCESS; | 157 | + qdev_get_gpio_in(gicdev, txirq), |
107 | +} | 158 | + qdev_get_gpio_in(gicdev, rxirq), |
108 | + | 159 | + qdev_get_gpio_in(DEVICE(&mms->uart_oflow), i * 2), |
109 | static void arm_set_cpu_off_async_work(CPUState *target_cpu_state, | 160 | + qdev_get_gpio_in(DEVICE(&mms->uart_oflow), i * 2 + 1), |
110 | run_on_cpu_data data) | 161 | + qdev_get_gpio_in(gicdev, combirq)); |
111 | { | 162 | + } |
163 | |||
164 | mms->bootinfo.ram_size = machine->ram_size; | ||
165 | mms->bootinfo.board_id = -1; | ||
112 | -- | 166 | -- |
113 | 2.20.1 | 167 | 2.34.1 |
114 | 168 | ||
115 | 169 | diff view generated by jsdifflib |
1 | The CPUWAIT register acts as a sort of power-control: if a bit | 1 | Add the GPIO, watchdog, dual-timer and I2C devices to the mps3-an536 |
---|---|---|---|
2 | in it is 1 then the CPU will have been forced into waiting | 2 | board. These are all simple devices that just need to be created and |
3 | when the system was reset (which in QEMU we model as the | 3 | wired up. |
4 | CPU starting powered off). Writing a 0 to the register will | ||
5 | allow the CPU to boot (for QEMU, we model this as powering | ||
6 | it on). Note that writing 0 to the register does not power | ||
7 | off a CPU. | ||
8 | |||
9 | For this to work correctly we need to also honour the | ||
10 | INITSVTOR* registers, which let the guest control where the | ||
11 | CPU will load its SP and PC from when it comes out of reset. | ||
12 | 4 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
15 | Message-id: 20190219125808.25174-8-peter.maydell@linaro.org | 7 | Message-id: 20240206132931.38376-12-peter.maydell@linaro.org |
16 | --- | 8 | --- |
17 | hw/misc/iotkit-sysctl.c | 41 +++++++++++++++++++++++++++++++++++++---- | 9 | hw/arm/mps3r.c | 59 ++++++++++++++++++++++++++++++++++++++++++++++++++ |
18 | 1 file changed, 37 insertions(+), 4 deletions(-) | 10 | 1 file changed, 59 insertions(+) |
19 | 11 | ||
20 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | 12 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
21 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/misc/iotkit-sysctl.c | 14 | --- a/hw/arm/mps3r.c |
23 | +++ b/hw/misc/iotkit-sysctl.c | 15 | +++ b/hw/arm/mps3r.c |
24 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
25 | #include "hw/sysbus.h" | 17 | #include "sysemu/sysemu.h" |
26 | #include "hw/registerfields.h" | 18 | #include "hw/boards.h" |
27 | #include "hw/misc/iotkit-sysctl.h" | 19 | #include "hw/or-irq.h" |
28 | +#include "target/arm/arm-powerctl.h" | 20 | +#include "hw/qdev-clock.h" |
29 | +#include "target/arm/cpu.h" | 21 | #include "hw/qdev-properties.h" |
30 | 22 | #include "hw/arm/boot.h" | |
31 | REG32(SECDBGSTAT, 0x0) | 23 | #include "hw/arm/bsa.h" |
32 | REG32(SECDBGSET, 0x4) | 24 | #include "hw/char/cmsdk-apb-uart.h" |
33 | @@ -XXX,XX +XXX,XX @@ static const int sysctl_id[] = { | 25 | +#include "hw/i2c/arm_sbcon_i2c.h" |
34 | 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | 26 | #include "hw/intc/arm_gicv3.h" |
27 | +#include "hw/misc/unimp.h" | ||
28 | +#include "hw/timer/cmsdk-apb-dualtimer.h" | ||
29 | +#include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
30 | |||
31 | /* Define the layout of RAM and ROM in a board */ | ||
32 | typedef struct RAMInfo { | ||
33 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | ||
34 | CMSDKAPBUART uart[MPS3R_CPU_MAX + MPS3R_UART_MAX]; | ||
35 | OrIRQState cpu_uart_oflow[MPS3R_CPU_MAX]; | ||
36 | OrIRQState uart_oflow; | ||
37 | + CMSDKAPBWatchdog watchdog; | ||
38 | + CMSDKAPBDualTimer dualtimer; | ||
39 | + ArmSbconI2CState i2c[5]; | ||
40 | + Clock *clk; | ||
35 | }; | 41 | }; |
36 | 42 | ||
37 | +/* | 43 | #define TYPE_MPS3R_MACHINE "mps3r" |
38 | + * Set the initial secure vector table offset address for the core. | 44 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
39 | + * This will take effect when the CPU next resets. | 45 | MemoryRegion *sysmem = get_system_memory(); |
40 | + */ | 46 | DeviceState *gicdev; |
41 | +static void set_init_vtor(uint64_t cpuid, uint32_t vtor) | 47 | |
42 | +{ | 48 | + mms->clk = clock_new(OBJECT(machine), "CLK"); |
43 | + Object *cpuobj = OBJECT(arm_get_cpu_by_id(cpuid)); | 49 | + clock_set_hz(mms->clk, CLK_FRQ); |
44 | + | 50 | + |
45 | + if (cpuobj) { | 51 | for (const RAMInfo *ri = mmc->raminfo; ri->name; ri++) { |
46 | + if (object_property_find(cpuobj, "init-svtor", NULL)) { | 52 | MemoryRegion *mr = mr_for_raminfo(mms, ri); |
47 | + object_property_set_uint(cpuobj, vtor, "init-svtor", &error_abort); | 53 | memory_region_add_subregion(sysmem, ri->base, mr); |
54 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) | ||
55 | qdev_get_gpio_in(gicdev, combirq)); | ||
56 | } | ||
57 | |||
58 | + for (int i = 0; i < 4; i++) { | ||
59 | + /* CMSDK GPIO controllers */ | ||
60 | + g_autofree char *s = g_strdup_printf("gpio%d", i); | ||
61 | + create_unimplemented_device(s, 0xe0000000 + i * 0x1000, 0x1000); | ||
62 | + } | ||
63 | + | ||
64 | + object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
65 | + TYPE_CMSDK_APB_WATCHDOG); | ||
66 | + qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->clk); | ||
67 | + sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
68 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
69 | + qdev_get_gpio_in(gicdev, 0)); | ||
70 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0xe0100000); | ||
71 | + | ||
72 | + object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
73 | + TYPE_CMSDK_APB_DUALTIMER); | ||
74 | + qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->clk); | ||
75 | + sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
76 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
77 | + qdev_get_gpio_in(gicdev, 3)); | ||
78 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 1, | ||
79 | + qdev_get_gpio_in(gicdev, 1)); | ||
80 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 2, | ||
81 | + qdev_get_gpio_in(gicdev, 2)); | ||
82 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0xe0101000); | ||
83 | + | ||
84 | + for (int i = 0; i < ARRAY_SIZE(mms->i2c); i++) { | ||
85 | + static const hwaddr i2cbase[] = {0xe0102000, /* Touch */ | ||
86 | + 0xe0103000, /* Audio */ | ||
87 | + 0xe0107000, /* Shield0 */ | ||
88 | + 0xe0108000, /* Shield1 */ | ||
89 | + 0xe0109000}; /* DDR4 EEPROM */ | ||
90 | + g_autofree char *s = g_strdup_printf("i2c%d", i); | ||
91 | + | ||
92 | + object_initialize_child(OBJECT(mms), s, &mms->i2c[i], | ||
93 | + TYPE_ARM_SBCON_I2C); | ||
94 | + sysbus_realize(SYS_BUS_DEVICE(&mms->i2c[i]), &error_fatal); | ||
95 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->i2c[i]), 0, i2cbase[i]); | ||
96 | + if (i != 2 && i != 3) { | ||
97 | + /* | ||
98 | + * internal-only bus: mark it full to avoid user-created | ||
99 | + * i2c devices being plugged into it. | ||
100 | + */ | ||
101 | + qbus_mark_full(qdev_get_child_bus(DEVICE(&mms->i2c[i]), "i2c")); | ||
48 | + } | 102 | + } |
49 | + } | 103 | + } |
50 | +} | ||
51 | + | 104 | + |
52 | static uint64_t iotkit_sysctl_read(void *opaque, hwaddr offset, | 105 | mms->bootinfo.ram_size = machine->ram_size; |
53 | unsigned size) | 106 | mms->bootinfo.board_id = -1; |
54 | { | 107 | mms->bootinfo.loader_start = mmc->loader_start; |
55 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_write(void *opaque, hwaddr offset, | ||
56 | s->gretreg = value; | ||
57 | break; | ||
58 | case A_INITSVTOR0: | ||
59 | - qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl INITSVTOR0 unimplemented\n"); | ||
60 | s->initsvtor0 = value; | ||
61 | + set_init_vtor(0, s->initsvtor0); | ||
62 | break; | ||
63 | case A_CPUWAIT: | ||
64 | - qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl CPUWAIT unimplemented\n"); | ||
65 | + if ((s->cpuwait & 1) && !(value & 1)) { | ||
66 | + /* Powering up CPU 0 */ | ||
67 | + arm_set_cpu_on_and_reset(0); | ||
68 | + } | ||
69 | + if ((s->cpuwait & 2) && !(value & 2)) { | ||
70 | + /* Powering up CPU 1 */ | ||
71 | + arm_set_cpu_on_and_reset(1); | ||
72 | + } | ||
73 | s->cpuwait = value; | ||
74 | break; | ||
75 | case A_WICCTRL: | ||
76 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_write(void *opaque, hwaddr offset, | ||
77 | if (!s->is_sse200) { | ||
78 | goto bad_offset; | ||
79 | } | ||
80 | - qemu_log_mask(LOG_UNIMP, "IoTKit SysCtl INITSVTOR1 unimplemented\n"); | ||
81 | s->initsvtor1 = value; | ||
82 | + set_init_vtor(1, s->initsvtor1); | ||
83 | break; | ||
84 | case A_EWCTRL: | ||
85 | if (!s->is_sse200) { | ||
86 | @@ -XXX,XX +XXX,XX @@ static void iotkit_sysctl_reset(DeviceState *dev) | ||
87 | s->gretreg = 0; | ||
88 | s->initsvtor0 = 0x10000000; | ||
89 | s->initsvtor1 = 0x10000000; | ||
90 | - s->cpuwait = 0; | ||
91 | + if (s->is_sse200) { | ||
92 | + /* | ||
93 | + * CPU 0 starts on, CPU 1 starts off. In real hardware this is | ||
94 | + * configurable by the SoC integrator as a verilog parameter. | ||
95 | + */ | ||
96 | + s->cpuwait = 2; | ||
97 | + } else { | ||
98 | + /* CPU 0 starts on */ | ||
99 | + s->cpuwait = 0; | ||
100 | + } | ||
101 | s->wicctrl = 0; | ||
102 | s->scsecctrl = 0; | ||
103 | s->fclk_div = 0; | ||
104 | -- | 108 | -- |
105 | 2.20.1 | 109 | 2.34.1 |
106 | 110 | ||
107 | 111 | diff view generated by jsdifflib |
1 | Create and connect the MHUs in the SSE-200. | 1 | Add the remaining devices (or unimplemented-device stubs) for |
---|---|---|---|
2 | this board: SPI controllers, SCC, FPGAIO, I2S, RTC, the | ||
3 | QSPI write-config block, and ethernet. | ||
2 | 4 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | Message-id: 20190219125808.25174-3-peter.maydell@linaro.org | 7 | Message-id: 20240206132931.38376-13-peter.maydell@linaro.org |
6 | --- | 8 | --- |
7 | include/hw/arm/armsse.h | 3 ++- | 9 | hw/arm/mps3r.c | 74 ++++++++++++++++++++++++++++++++++++++++++++++++++ |
8 | hw/arm/armsse.c | 40 ++++++++++++++++++++++++++++++---------- | 10 | 1 file changed, 74 insertions(+) |
9 | 2 files changed, 32 insertions(+), 11 deletions(-) | ||
10 | 11 | ||
11 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 12 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/include/hw/arm/armsse.h | 14 | --- a/hw/arm/mps3r.c |
14 | +++ b/include/hw/arm/armsse.h | 15 | +++ b/hw/arm/mps3r.c |
15 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
16 | #include "hw/misc/iotkit-sysctl.h" | 17 | #include "hw/char/cmsdk-apb-uart.h" |
17 | #include "hw/misc/iotkit-sysinfo.h" | 18 | #include "hw/i2c/arm_sbcon_i2c.h" |
18 | #include "hw/misc/armsse-cpuid.h" | 19 | #include "hw/intc/arm_gicv3.h" |
19 | +#include "hw/misc/armsse-mhu.h" | 20 | +#include "hw/misc/mps2-scc.h" |
21 | +#include "hw/misc/mps2-fpgaio.h" | ||
20 | #include "hw/misc/unimp.h" | 22 | #include "hw/misc/unimp.h" |
21 | #include "hw/or-irq.h" | 23 | +#include "hw/net/lan9118.h" |
22 | #include "hw/core/split-irq.h" | 24 | +#include "hw/rtc/pl031.h" |
23 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMSSE { | 25 | +#include "hw/ssi/pl022.h" |
24 | IoTKitSysCtl sysctl; | 26 | #include "hw/timer/cmsdk-apb-dualtimer.h" |
25 | IoTKitSysCtl sysinfo; | 27 | #include "hw/watchdog/cmsdk-apb-watchdog.h" |
26 | 28 | ||
27 | - UnimplementedDeviceState mhu[2]; | 29 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { |
28 | + ARMSSEMHU mhu[2]; | 30 | CMSDKAPBWatchdog watchdog; |
29 | UnimplementedDeviceState ppu[NUM_PPUS]; | 31 | CMSDKAPBDualTimer dualtimer; |
30 | UnimplementedDeviceState cachectrl[SSE_MAX_CPUS]; | 32 | ArmSbconI2CState i2c[5]; |
31 | UnimplementedDeviceState cpusecctrl[SSE_MAX_CPUS]; | 33 | + PL022State spi[3]; |
32 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 34 | + MPS2SCC scc; |
33 | index XXXXXXX..XXXXXXX 100644 | 35 | + MPS2FPGAIO fpgaio; |
34 | --- a/hw/arm/armsse.c | 36 | + UnimplementedDeviceState i2s_audio; |
35 | +++ b/hw/arm/armsse.c | 37 | + PL031State rtc; |
36 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | 38 | Clock *clk; |
37 | sizeof(s->sysinfo), TYPE_IOTKIT_SYSINFO); | 39 | }; |
38 | if (info->has_mhus) { | 40 | |
39 | sysbus_init_child_obj(obj, "mhu0", &s->mhu[0], sizeof(s->mhu[0]), | 41 | @@ -XXX,XX +XXX,XX @@ static const RAMInfo an536_raminfo[] = { |
40 | - TYPE_UNIMPLEMENTED_DEVICE); | ||
41 | + TYPE_ARMSSE_MHU); | ||
42 | sysbus_init_child_obj(obj, "mhu1", &s->mhu[1], sizeof(s->mhu[1]), | ||
43 | - TYPE_UNIMPLEMENTED_DEVICE); | ||
44 | + TYPE_ARMSSE_MHU); | ||
45 | } | 42 | } |
46 | if (info->has_ppus) { | 43 | }; |
47 | for (i = 0; i < info->num_cpus; i++) { | 44 | |
48 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 45 | +static const int an536_oscclk[] = { |
49 | } | 46 | + 24000000, /* 24MHz reference for RTC and timers */ |
50 | 47 | + 50000000, /* 50MHz ACLK */ | |
51 | if (info->has_mhus) { | 48 | + 50000000, /* 50MHz MCLK */ |
52 | - for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { | 49 | + 50000000, /* 50MHz GPUCLK */ |
53 | - char *name; | 50 | + 24576000, /* 24.576MHz AUDCLK */ |
54 | - char *port; | 51 | + 23750000, /* 23.75MHz HDLCDCLK */ |
55 | + /* | 52 | + 100000000, /* 100MHz DDR4_REF_CLK */ |
56 | + * An SSE-200 with only one CPU should have only one MHU created, | 53 | +}; |
57 | + * with the region where the second MHU usually is being RAZ/WI. | ||
58 | + * We don't implement that SSE-200 config; if we want to support | ||
59 | + * it then this code needs to be enhanced to handle creating the | ||
60 | + * RAZ/WI region instead of the second MHU. | ||
61 | + */ | ||
62 | + assert(info->num_cpus == ARRAY_SIZE(s->mhu)); | ||
63 | + | 54 | + |
64 | + for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { | 55 | static MemoryRegion *mr_for_raminfo(MPS3RMachineState *mms, |
65 | + char *port; | 56 | const RAMInfo *raminfo) |
66 | + int cpunum; | 57 | { |
67 | + SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); | 58 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
68 | 59 | MPS3RMachineClass *mmc = MPS3R_MACHINE_GET_CLASS(mms); | |
69 | - name = g_strdup_printf("MHU%d", i); | 60 | MemoryRegion *sysmem = get_system_memory(); |
70 | - qdev_prop_set_string(DEVICE(&s->mhu[i]), "name", name); | 61 | DeviceState *gicdev; |
71 | - qdev_prop_set_uint64(DEVICE(&s->mhu[i]), "size", 0x1000); | 62 | + QList *oscclk; |
72 | object_property_set_bool(OBJECT(&s->mhu[i]), true, | 63 | |
73 | "realized", &err); | 64 | mms->clk = clock_new(OBJECT(machine), "CLK"); |
74 | - g_free(name); | 65 | clock_set_hz(mms->clk, CLK_FRQ); |
75 | if (err) { | 66 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
76 | error_propagate(errp, err); | ||
77 | return; | ||
78 | } | ||
79 | port = g_strdup_printf("port[%d]", i + 3); | ||
80 | - mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->mhu[i]), 0); | ||
81 | + mr = sysbus_mmio_get_region(mhu_sbd, 0); | ||
82 | object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), | ||
83 | port, &err); | ||
84 | g_free(port); | ||
85 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
86 | error_propagate(errp, err); | ||
87 | return; | ||
88 | } | ||
89 | + | ||
90 | + /* | ||
91 | + * Each MHU has an irq line for each CPU: | ||
92 | + * MHU 0 irq line 0 -> CPU 0 IRQ 6 | ||
93 | + * MHU 0 irq line 1 -> CPU 1 IRQ 6 | ||
94 | + * MHU 1 irq line 0 -> CPU 0 IRQ 7 | ||
95 | + * MHU 1 irq line 1 -> CPU 1 IRQ 7 | ||
96 | + */ | ||
97 | + for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { | ||
98 | + DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); | ||
99 | + | ||
100 | + sysbus_connect_irq(mhu_sbd, cpunum, | ||
101 | + qdev_get_gpio_in(cpudev, 6 + i)); | ||
102 | + } | ||
103 | } | 67 | } |
104 | } | 68 | } |
105 | 69 | ||
70 | + for (int i = 0; i < ARRAY_SIZE(mms->spi); i++) { | ||
71 | + g_autofree char *s = g_strdup_printf("spi%d", i); | ||
72 | + hwaddr baseaddr = 0xe0104000 + i * 0x1000; | ||
73 | + | ||
74 | + object_initialize_child(OBJECT(mms), s, &mms->spi[i], TYPE_PL022); | ||
75 | + sysbus_realize(SYS_BUS_DEVICE(&mms->spi[i]), &error_fatal); | ||
76 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->spi[i]), 0, baseaddr); | ||
77 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->spi[i]), 0, | ||
78 | + qdev_get_gpio_in(gicdev, 22 + i)); | ||
79 | + } | ||
80 | + | ||
81 | + object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC); | ||
82 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-cfg0", 0); | ||
83 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-cfg4", 0x2); | ||
84 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-aid", 0x00200008); | ||
85 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-id", 0x41055360); | ||
86 | + oscclk = qlist_new(); | ||
87 | + for (int i = 0; i < ARRAY_SIZE(an536_oscclk); i++) { | ||
88 | + qlist_append_int(oscclk, an536_oscclk[i]); | ||
89 | + } | ||
90 | + qdev_prop_set_array(DEVICE(&mms->scc), "oscclk", oscclk); | ||
91 | + sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); | ||
92 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->scc), 0, 0xe0200000); | ||
93 | + | ||
94 | + create_unimplemented_device("i2s-audio", 0xe0201000, 0x1000); | ||
95 | + | ||
96 | + object_initialize_child(OBJECT(mms), "fpgaio", &mms->fpgaio, | ||
97 | + TYPE_MPS2_FPGAIO); | ||
98 | + qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", an536_oscclk[1]); | ||
99 | + qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "num-leds", 10); | ||
100 | + qdev_prop_set_bit(DEVICE(&mms->fpgaio), "has-switches", true); | ||
101 | + qdev_prop_set_bit(DEVICE(&mms->fpgaio), "has-dbgctrl", false); | ||
102 | + sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal); | ||
103 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0xe0202000); | ||
104 | + | ||
105 | + create_unimplemented_device("clcd", 0xe0209000, 0x1000); | ||
106 | + | ||
107 | + object_initialize_child(OBJECT(mms), "rtc", &mms->rtc, TYPE_PL031); | ||
108 | + sysbus_realize(SYS_BUS_DEVICE(&mms->rtc), &error_fatal); | ||
109 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->rtc), 0, 0xe020a000); | ||
110 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->rtc), 0, | ||
111 | + qdev_get_gpio_in(gicdev, 4)); | ||
112 | + | ||
113 | + /* | ||
114 | + * In hardware this is a LAN9220; the LAN9118 is software compatible | ||
115 | + * except that it doesn't support the checksum-offload feature. | ||
116 | + */ | ||
117 | + lan9118_init(0xe0300000, | ||
118 | + qdev_get_gpio_in(gicdev, 18)); | ||
119 | + | ||
120 | + create_unimplemented_device("usb", 0xe0301000, 0x1000); | ||
121 | + create_unimplemented_device("qspi-write-config", 0xe0600000, 0x1000); | ||
122 | + | ||
123 | mms->bootinfo.ram_size = machine->ram_size; | ||
124 | mms->bootinfo.board_id = -1; | ||
125 | mms->bootinfo.loader_start = mmc->loader_start; | ||
106 | -- | 126 | -- |
107 | 2.20.1 | 127 | 2.34.1 |
108 | 128 | ||
109 | 129 | diff view generated by jsdifflib |
1 | Make the M-profile "init-svtor" property be settable after realize. | 1 | Add documentation for the mps3-an536 board type. |
---|---|---|---|
2 | This matches the hardware, where this is a config signal which | ||
3 | is sampled on CPU reset and can thus be changed between one | ||
4 | reset and another. To do this we have to change the API we | ||
5 | use to add the property. | ||
6 | |||
7 | (We will need this capability for the SSE-200.) | ||
8 | 2 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | Message-id: 20190219125808.25174-4-peter.maydell@linaro.org | 5 | Message-id: 20240206132931.38376-14-peter.maydell@linaro.org |
12 | --- | 6 | --- |
13 | target/arm/cpu.c | 29 ++++++++++++++++++++++++----- | 7 | docs/system/arm/mps2.rst | 37 ++++++++++++++++++++++++++++++++++--- |
14 | 1 file changed, 24 insertions(+), 5 deletions(-) | 8 | 1 file changed, 34 insertions(+), 3 deletions(-) |
15 | 9 | ||
16 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 10 | diff --git a/docs/system/arm/mps2.rst b/docs/system/arm/mps2.rst |
17 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.c | 12 | --- a/docs/system/arm/mps2.rst |
19 | +++ b/target/arm/cpu.c | 13 | +++ b/docs/system/arm/mps2.rst |
20 | @@ -XXX,XX +XXX,XX @@ | 14 | @@ -XXX,XX +XXX,XX @@ |
21 | #include "target/arm/idau.h" | 15 | -Arm MPS2 and MPS3 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``, ``mps3-an524``, ``mps3-an547``) |
22 | #include "qemu/error-report.h" | 16 | -========================================================================================================================================================= |
23 | #include "qapi/error.h" | 17 | +Arm MPS2 and MPS3 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``, ``mps3-an524``, ``mps3-an536``, ``mps3-an547``) |
24 | +#include "qapi/visitor.h" | 18 | +========================================================================================================================================================================= |
25 | #include "cpu.h" | 19 | |
26 | #include "internals.h" | 20 | -These board models all use Arm M-profile CPUs. |
27 | #include "qemu-common.h" | 21 | +These board models use Arm M-profile or R-profile CPUs. |
28 | @@ -XXX,XX +XXX,XX @@ static Property arm_cpu_pmsav7_dregion_property = | 22 | |
29 | pmsav7_dregion, | 23 | The Arm MPS2, MPS2+ and MPS3 dev boards are FPGA based (the 2+ has a |
30 | qdev_prop_uint32, uint32_t); | 24 | bigger FPGA but is otherwise the same as the 2; the 3 has a bigger |
31 | 25 | @@ -XXX,XX +XXX,XX @@ FPGA image. | |
32 | -/* M profile: initial value of the Secure VTOR */ | 26 | |
33 | -static Property arm_cpu_initsvtor_property = | 27 | QEMU models the following FPGA images: |
34 | - DEFINE_PROP_UINT32("init-svtor", ARMCPU, init_svtor, 0); | 28 | |
35 | +static void arm_get_init_svtor(Object *obj, Visitor *v, const char *name, | 29 | +FPGA images using M-profile CPUs: |
36 | + void *opaque, Error **errp) | ||
37 | +{ | ||
38 | + ARMCPU *cpu = ARM_CPU(obj); | ||
39 | + | 30 | + |
40 | + visit_type_uint32(v, name, &cpu->init_svtor, errp); | 31 | ``mps2-an385`` |
41 | +} | 32 | Cortex-M3 as documented in Arm Application Note AN385 |
33 | ``mps2-an386`` | ||
34 | @@ -XXX,XX +XXX,XX @@ QEMU models the following FPGA images: | ||
35 | ``mps3-an547`` | ||
36 | Cortex-M55 on an MPS3, as documented in Arm Application Note AN547 | ||
37 | |||
38 | +FPGA images using R-profile CPUs: | ||
42 | + | 39 | + |
43 | +static void arm_set_init_svtor(Object *obj, Visitor *v, const char *name, | 40 | +``mps3-an536`` |
44 | + void *opaque, Error **errp) | 41 | + Dual Cortex-R52 on an MPS3, as documented in Arm Application Note AN536 |
45 | +{ | ||
46 | + ARMCPU *cpu = ARM_CPU(obj); | ||
47 | + | 42 | + |
48 | + visit_type_uint32(v, name, &cpu->init_svtor, errp); | 43 | Differences between QEMU and real hardware: |
49 | +} | 44 | |
50 | 45 | - AN385/AN386 remapping of low 16K of memory to either ZBT SSRAM1 or to | |
51 | void arm_cpu_post_init(Object *obj) | 46 | @@ -XXX,XX +XXX,XX @@ Differences between QEMU and real hardware: |
52 | { | 47 | flash, but only as simple ROM, so attempting to rewrite the flash |
53 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) | 48 | from the guest will fail |
54 | qdev_prop_allow_set_link_before_realize, | 49 | - QEMU does not model the USB controller in MPS3 boards |
55 | OBJ_PROP_LINK_STRONG, | 50 | +- AN536 does not support runtime control of CPU reset and halt via |
56 | &error_abort); | 51 | + the SCC CFG_REG0 register. |
57 | - qdev_property_add_static(DEVICE(obj), &arm_cpu_initsvtor_property, | 52 | +- AN536 does not support enabling or disabling the flash and ATCM |
58 | - &error_abort); | 53 | + interfaces via the SCC CFG_REG1 register. |
59 | + /* | 54 | +- AN536 does not support setting of the initial vector table |
60 | + * M profile: initial value of the Secure VTOR. We can't just use | 55 | + base address via the SCC CFG_REG6 and CFG_REG7 register config, |
61 | + * a simple DEFINE_PROP_UINT32 for this because we want to permit | 56 | + and does not provide a mechanism for specifying these values at |
62 | + * the property to be set after realize. | 57 | + startup, so all guest images must be built to start from TCM |
63 | + */ | 58 | + (i.e. to expect the interrupt vector base at 0 from reset). |
64 | + object_property_add(obj, "init-svtor", "uint32", | 59 | +- AN536 defaults to only creating a single CPU; this is the equivalent |
65 | + arm_get_init_svtor, arm_set_init_svtor, | 60 | + of the way the real FPGA image usually runs with the second Cortex-R52 |
66 | + NULL, NULL, &error_abort); | 61 | + held in halt via the initial SCC CFG_REG0 register setting. You can |
67 | } | 62 | + create the second CPU with ``-smp 2``; both CPUs will then start |
68 | 63 | + execution immediately on startup. | |
69 | qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property, | 64 | + |
65 | +Note that for the AN536 the first UART is accessible only by | ||
66 | +CPU0, and the second UART is accessible only by CPU1. The | ||
67 | +first UART accessible shared between both CPUs is the third | ||
68 | +UART. Guest software might therefore be built to use either | ||
69 | +the first UART or the third UART; if you don't see any output | ||
70 | +from the UART you are looking at, try one of the others. | ||
71 | +(Even if the AN536 machine is started with a single CPU and so | ||
72 | +no "CPU1-only UART", the UART numbering remains the same, | ||
73 | +with the third UART being the first of the shared ones.) | ||
74 | |||
75 | Machine-specific options | ||
76 | """""""""""""""""""""""" | ||
70 | -- | 77 | -- |
71 | 2.20.1 | 78 | 2.34.1 |
72 | 79 | ||
73 | 80 | diff view generated by jsdifflib |