1 | The following changes since commit 0d3e41d5efd638a0c5682f6813b26448c3c51624: | 1 | The following changes since commit 61fee7f45955cd0bf9b79be9fa9c7ebabb5e6a85: |
---|---|---|---|
2 | 2 | ||
3 | Merge remote-tracking branch 'remotes/vivier2/tags/trivial-branch-pull-request' into staging (2019-02-14 17:42:25 +0000) | 3 | Merge remote-tracking branch 'remotes/philmd-gitlab/tags/acceptance-testing-20200622' into staging (2020-06-22 20:50:10 +0100) |
4 | 4 | ||
5 | are available in the Git repository at: | 5 | are available in the Git repository at: |
6 | 6 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190214 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200623 |
8 | 8 | ||
9 | for you to fetch changes up to 497bc12b1b374ecd62903bf062229bd93f8924af: | 9 | for you to fetch changes up to 539533b85fbd269f777bed931de8ccae1dd837e9: |
10 | 10 | ||
11 | gdbstub: Send a reply to the vKill packet. (2019-02-14 18:45:49 +0000) | 11 | arm/virt: Add memory hot remove support (2020-06-23 11:39:48 +0100) |
12 | 12 | ||
13 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
14 | target-arm queue: | 14 | target-arm queue: |
15 | * gdbstub: Send a reply to the vKill packet | 15 | * util/oslib-posix : qemu_init_exec_dir implementation for Mac |
16 | * Improve codegen for neon min/max and saturating arithmetic | 16 | * target/arm: Last parts of neon decodetree conversion |
17 | * Fix a bug in clearing FPSCR exception status bits | 17 | * hw/arm/virt: Add 5.0 HW compat props |
18 | * hw/arm/armsse: Fix miswiring of expansion IRQs | 18 | * hw/watchdog/cmsdk-apb-watchdog: Add trace event for lock status |
19 | * hw/intc/armv7m_nvic: Allow byte accesses to SHPR1 | 19 | * mps2: Add CMSDK APB watchdog, FPGAIO block, S2I devices and I2C devices |
20 | * MAINTAINERS: Remove Peter Crosthwaite from various entries | 20 | * mps2: Add some unimplemented-device stubs for audio and GPIO |
21 | * arm: Allow system registers for KVM guests to be changed by QEMU code | 21 | * mps2-tz: Use the ARM SBCon two-wire serial bus interface |
22 | * linux-user: support HWCAP_CPUID which exposes ID registers to user code | 22 | * target/arm: Check supported KVM features globally (not per vCPU) |
23 | * Fix bug in 128-bit cmpxchg for BE Arm guests | 23 | * tests/qtest/arm-cpu-features: Add feature setting tests |
24 | * Implement (no-op) HACR_EL2 | 24 | * arm/virt: Add memory hot remove support |
25 | * Fix CRn to be 14 for PMEVTYPER/PMEVCNTR | ||
26 | 25 | ||
27 | ---------------------------------------------------------------- | 26 | ---------------------------------------------------------------- |
28 | Aaron Lindsay OS (1): | 27 | Andrew Jones (2): |
29 | target/arm: Fix CRn to be 14 for PMEVTYPER/PMEVCNTR | 28 | hw/arm/virt: Add 5.0 HW compat props |
29 | tests/qtest/arm-cpu-features: Add feature setting tests | ||
30 | 30 | ||
31 | Alex Bennée (5): | 31 | David CARLIER (1): |
32 | target/arm: relax permission checks for HWCAP_CPUID registers | 32 | util/oslib-posix : qemu_init_exec_dir implementation for Mac |
33 | target/arm: expose CPUID registers to userspace | ||
34 | target/arm: expose MPIDR_EL1 to userspace | ||
35 | target/arm: expose remaining CPUID registers as RAZ | ||
36 | linux-user/elfload: enable HWCAP_CPUID for AArch64 | ||
37 | 33 | ||
38 | Catherine Ho (1): | 34 | Peter Maydell (23): |
39 | target/arm: Fix int128_make128 lo, hi order in paired_cmpxchg64_be | 35 | target/arm: Convert Neon 2-reg-misc VREV64 to decodetree |
36 | target/arm: Convert Neon 2-reg-misc pairwise ops to decodetree | ||
37 | target/arm: Convert VZIP, VUZP to decodetree | ||
38 | target/arm: Convert Neon narrowing moves to decodetree | ||
39 | target/arm: Convert Neon 2-reg-misc VSHLL to decodetree | ||
40 | target/arm: Convert Neon VCVT f16/f32 insns to decodetree | ||
41 | target/arm: Convert vectorised 2-reg-misc Neon ops to decodetree | ||
42 | target/arm: Convert Neon 2-reg-misc crypto operations to decodetree | ||
43 | target/arm: Rename NeonGenOneOpFn to NeonGenOne64OpFn | ||
44 | target/arm: Fix capitalization in NeonGenTwo{Single, Double}OPFn typedefs | ||
45 | target/arm: Make gen_swap_half() take separate src and dest | ||
46 | target/arm: Convert Neon 2-reg-misc VREV32 and VREV16 to decodetree | ||
47 | target/arm: Convert remaining simple 2-reg-misc Neon ops | ||
48 | target/arm: Convert Neon VQABS, VQNEG to decodetree | ||
49 | target/arm: Convert simple fp Neon 2-reg-misc insns | ||
50 | target/arm: Convert Neon 2-reg-misc fp-compare-with-zero insns to decodetree | ||
51 | target/arm: Convert Neon 2-reg-misc VRINT insns to decodetree | ||
52 | target/arm: Convert Neon 2-reg-misc VCVT insns to decodetree | ||
53 | target/arm: Convert Neon VSWP to decodetree | ||
54 | target/arm: Convert Neon VTRN to decodetree | ||
55 | target/arm: Move some functions used only in translate-neon.inc.c to that file | ||
56 | target/arm: Remove unnecessary gen_io_end() calls | ||
57 | target/arm: Remove dead code relating to SABA and UABA | ||
40 | 58 | ||
41 | Peter Maydell (5): | 59 | Philippe Mathieu-Daudé (15): |
42 | target/arm: Implement HACR_EL2 | 60 | hw/watchdog/cmsdk-apb-watchdog: Add trace event for lock status |
43 | arm: Allow system registers for KVM guests to be changed by QEMU code | 61 | hw/i2c/versatile_i2c: Add definitions for register addresses |
44 | MAINTAINERS: Remove Peter Crosthwaite from various entries | 62 | hw/i2c/versatile_i2c: Add SCL/SDA definitions |
45 | hw/intc/armv7m_nvic: Allow byte accesses to SHPR1 | 63 | hw/i2c: Add header for ARM SBCon two-wire serial bus interface |
46 | hw/arm/armsse: Fix miswiring of expansion IRQs | 64 | hw/arm: Use TYPE_VERSATILE_I2C instead of hardcoded string |
65 | hw/arm/mps2: Document CMSDK/FPGA APB subsystem sections | ||
66 | hw/arm/mps2: Rename CMSDK AHB peripheral region | ||
67 | hw/arm/mps2: Add CMSDK APB watchdog device | ||
68 | hw/arm/mps2: Add CMSDK AHB GPIO peripherals as unimplemented devices | ||
69 | hw/arm/mps2: Map the FPGA I/O block | ||
70 | hw/arm/mps2: Add SPI devices | ||
71 | hw/arm/mps2: Add I2C devices | ||
72 | hw/arm/mps2: Add audio I2S interface as unimplemented device | ||
73 | hw/arm/mps2-tz: Use the ARM SBCon two-wire serial bus interface | ||
74 | target/arm: Check supported KVM features globally (not per vCPU) | ||
47 | 75 | ||
48 | Richard Henderson (14): | 76 | Shameer Kolothum (1): |
49 | target/arm: Force result size into dp after operation | 77 | arm/virt: Add memory hot remove support |
50 | target/arm: Restructure disas_fp_int_conv | ||
51 | target/arm: Rely on optimization within tcg_gen_gvec_or | ||
52 | target/arm: Use vector minmax expanders for aarch64 | ||
53 | target/arm: Use vector minmax expanders for aarch32 | ||
54 | target/arm: Use tcg integer min/max primitives for neon | ||
55 | target/arm: Remove neon min/max helpers | ||
56 | target/arm: Fix vfp_gdb_get/set_reg vs FPSCR | ||
57 | target/arm: Fix arm_cpu_dump_state vs FPSCR | ||
58 | target/arm: Split out flags setting from vfp compares | ||
59 | target/arm: Fix set of bits kept in xregs[ARM_VFP_FPSCR] | ||
60 | target/arm: Split out FPSCR.QC to a vector field | ||
61 | target/arm: Use vector operations for saturation | ||
62 | target/arm: Add missing clear_tail calls | ||
63 | 78 | ||
64 | Sandra Loosemore (1): | 79 | include/hw/i2c/arm_sbcon_i2c.h | 35 ++ |
65 | gdbstub: Send a reply to the vKill packet. | 80 | target/arm/cpu.h | 2 +- |
81 | target/arm/kvm_arm.h | 21 +- | ||
82 | target/arm/translate.h | 8 +- | ||
83 | target/arm/neon-dp.decode | 106 ++++ | ||
84 | hw/acpi/generic_event_device.c | 29 + | ||
85 | hw/arm/mps2-tz.c | 23 +- | ||
86 | hw/arm/mps2.c | 65 ++- | ||
87 | hw/arm/realview.c | 3 +- | ||
88 | hw/arm/versatilepb.c | 3 +- | ||
89 | hw/arm/vexpress.c | 3 +- | ||
90 | hw/arm/virt.c | 63 +- | ||
91 | hw/i2c/versatile_i2c.c | 38 +- | ||
92 | hw/watchdog/cmsdk-apb-watchdog.c | 1 + | ||
93 | target/arm/cpu.c | 2 +- | ||
94 | target/arm/cpu64.c | 10 +- | ||
95 | target/arm/kvm.c | 4 +- | ||
96 | target/arm/kvm64.c | 14 +- | ||
97 | target/arm/translate-a64.c | 20 +- | ||
98 | target/arm/translate-neon.inc.c | 1191 +++++++++++++++++++++++++++++++++++++- | ||
99 | target/arm/translate-vfp.inc.c | 7 +- | ||
100 | target/arm/translate.c | 1064 +--------------------------------- | ||
101 | tests/qtest/arm-cpu-features.c | 38 +- | ||
102 | util/oslib-posix.c | 15 + | ||
103 | MAINTAINERS | 1 + | ||
104 | hw/arm/Kconfig | 8 +- | ||
105 | hw/watchdog/trace-events | 1 + | ||
106 | 27 files changed, 1624 insertions(+), 1151 deletions(-) | ||
107 | create mode 100644 include/hw/i2c/arm_sbcon_i2c.h | ||
66 | 108 | ||
67 | target/arm/cpu.h | 50 ++++++++- | ||
68 | target/arm/helper.h | 45 +++++--- | ||
69 | target/arm/translate.h | 4 + | ||
70 | gdbstub.c | 1 + | ||
71 | hw/arm/armsse.c | 2 +- | ||
72 | hw/intc/armv7m_nvic.c | 4 +- | ||
73 | linux-user/elfload.c | 1 + | ||
74 | target/arm/helper-a64.c | 4 +- | ||
75 | target/arm/helper.c | 228 ++++++++++++++++++++++++++++++++-------- | ||
76 | target/arm/kvm32.c | 20 +--- | ||
77 | target/arm/kvm64.c | 2 + | ||
78 | target/arm/machine.c | 2 +- | ||
79 | target/arm/neon_helper.c | 14 +-- | ||
80 | target/arm/translate-a64.c | 171 +++++++++++++++--------------- | ||
81 | target/arm/translate-sve.c | 6 +- | ||
82 | target/arm/translate.c | 251 ++++++++++++++++++++++++++++++++++----------- | ||
83 | target/arm/vec_helper.c | 134 +++++++++++++++++++++++- | ||
84 | MAINTAINERS | 4 - | ||
85 | 18 files changed, 687 insertions(+), 256 deletions(-) | ||
86 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Userspace programs should (in theory) query the ELF HWCAP before | 3 | Cc: Cornelia Huck <cohuck@redhat.com> |
4 | probing these registers. Now we have implemented them all make it | 4 | Signed-off-by: Andrew Jones <drjones@redhat.com> |
5 | public. | 5 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> |
6 | 6 | Message-id: 20200616140803.25515-1-drjones@redhat.com | |
7 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190205190224.2198-6-alex.bennee@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 8 | --- |
12 | linux-user/elfload.c | 1 + | 9 | hw/arm/virt.c | 1 + |
13 | 1 file changed, 1 insertion(+) | 10 | 1 file changed, 1 insertion(+) |
14 | 11 | ||
15 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 12 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
16 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/linux-user/elfload.c | 14 | --- a/hw/arm/virt.c |
18 | +++ b/linux-user/elfload.c | 15 | +++ b/hw/arm/virt.c |
19 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 16 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 1) |
20 | 17 | static void virt_machine_5_0_options(MachineClass *mc) | |
21 | hwcaps |= ARM_HWCAP_A64_FP; | 18 | { |
22 | hwcaps |= ARM_HWCAP_A64_ASIMD; | 19 | virt_machine_5_1_options(mc); |
23 | + hwcaps |= ARM_HWCAP_A64_CPUID; | 20 | + compat_props_add(mc->compat_props, hw_compat_5_0, hw_compat_5_0_len); |
24 | 21 | } | |
25 | /* probe for the extra features */ | 22 | DEFINE_VIRT_MACHINE(5, 0) |
26 | #define GET_FEATURE_ID(feat, hwcap) \ | 23 | |
27 | -- | 24 | -- |
28 | 2.20.1 | 25 | 2.20.1 |
29 | 26 | ||
30 | 27 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: David CARLIER <devnexen@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Change the representation of this field such that it is easy | 3 | From 3025a0ce3fdf7d3559fc35a52c659f635f5c750c Mon Sep 17 00:00:00 2001 |
4 | to set from vector code. | 4 | From: David Carlier <devnexen@gmail.com> |
5 | Date: Tue, 26 May 2020 21:35:27 +0100 | ||
6 | Subject: [PATCH] util/oslib-posix : qemu_init_exec_dir implementation for Mac | ||
5 | 7 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Using dyld API to get the full path of the current process. |
7 | Message-id: 20190209033847.9014-11-richard.henderson@linaro.org | 9 | |
10 | Signed-off-by: David Carlier <devnexen@gmail.com> | ||
11 | Message-id: CA+XhMqxwC10XHVs4Z-JfE0-WLAU3ztDuU9QKVi31mjr59HWCxg@mail.gmail.com | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | target/arm/cpu.h | 5 ++++- | 15 | util/oslib-posix.c | 15 +++++++++++++++ |
12 | target/arm/helper.c | 19 +++++++++++++++---- | 16 | 1 file changed, 15 insertions(+) |
13 | target/arm/neon_helper.c | 2 +- | ||
14 | target/arm/vec_helper.c | 2 +- | ||
15 | 4 files changed, 21 insertions(+), 7 deletions(-) | ||
16 | 17 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/util/oslib-posix.c b/util/oslib-posix.c |
18 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 20 | --- a/util/oslib-posix.c |
20 | +++ b/target/arm/cpu.h | 21 | +++ b/util/oslib-posix.c |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 22 | @@ -XXX,XX +XXX,XX @@ |
22 | ARMPredicateReg preg_tmp; | 23 | #include <lwp.h> |
23 | #endif | 24 | #endif |
24 | 25 | ||
25 | - uint32_t xregs[16]; | 26 | +#ifdef __APPLE__ |
26 | /* We store these fpcsr fields separately for convenience. */ | 27 | +#include <mach-o/dyld.h> |
27 | + uint32_t qc[4] QEMU_ALIGNED(16); | 28 | +#endif |
28 | int vec_len; | ||
29 | int vec_stride; | ||
30 | |||
31 | + uint32_t xregs[16]; | ||
32 | + | 29 | + |
33 | /* Scratch space for aa32 neon expansion. */ | 30 | #include "qemu/mmap-alloc.h" |
34 | uint32_t scratch[8]; | 31 | |
35 | 32 | #ifdef CONFIG_DEBUG_STACK_USAGE | |
36 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val); | 33 | @@ -XXX,XX +XXX,XX @@ void qemu_init_exec_dir(const char *argv0) |
37 | #define FPCR_FZ16 (1 << 19) /* ARMv8.2+, FP16 flush-to-zero */ | 34 | p = buf; |
38 | #define FPCR_FZ (1 << 24) /* Flush-to-zero enable bit */ | 35 | } |
39 | #define FPCR_DN (1 << 25) /* Default NaN enable bit */ | 36 | } |
40 | +#define FPCR_QC (1 << 27) /* Cumulative saturation bit */ | 37 | +#elif defined(__APPLE__) |
41 | 38 | + { | |
42 | static inline uint32_t vfp_get_fpsr(CPUARMState *env) | 39 | + char fpath[PATH_MAX]; |
43 | { | 40 | + uint32_t len = sizeof(fpath); |
44 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 41 | + if (_NSGetExecutablePath(fpath, &len) == 0) { |
45 | index XXXXXXX..XXXXXXX 100644 | 42 | + p = realpath(fpath, buf); |
46 | --- a/target/arm/helper.c | 43 | + if (!p) { |
47 | +++ b/target/arm/helper.c | 44 | + return; |
48 | @@ -XXX,XX +XXX,XX @@ static inline int vfp_exceptbits_from_host(int host_bits) | 45 | + } |
49 | 46 | + } | |
50 | uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env) | 47 | + } |
51 | { | ||
52 | - int i; | ||
53 | - uint32_t fpscr; | ||
54 | + uint32_t i, fpscr; | ||
55 | |||
56 | fpscr = env->vfp.xregs[ARM_VFP_FPSCR] | ||
57 | | (env->vfp.vec_len << 16) | ||
58 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env) | ||
59 | /* FZ16 does not generate an input denormal exception. */ | ||
60 | i |= (get_float_exception_flags(&env->vfp.fp_status_f16) | ||
61 | & ~float_flag_input_denormal); | ||
62 | - | ||
63 | fpscr |= vfp_exceptbits_from_host(i); | ||
64 | + | ||
65 | + i = env->vfp.qc[0] | env->vfp.qc[1] | env->vfp.qc[2] | env->vfp.qc[3]; | ||
66 | + fpscr |= i ? FPCR_QC : 0; | ||
67 | + | ||
68 | return fpscr; | ||
69 | } | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | ||
72 | * (which are stored in fp_status), and the other RES0 bits | ||
73 | * in between, then we clear all of the low 16 bits. | ||
74 | */ | ||
75 | - env->vfp.xregs[ARM_VFP_FPSCR] = val & 0xffc80000; | ||
76 | + env->vfp.xregs[ARM_VFP_FPSCR] = val & 0xf7c80000; | ||
77 | env->vfp.vec_len = (val >> 16) & 7; | ||
78 | env->vfp.vec_stride = (val >> 20) & 3; | ||
79 | |||
80 | + /* | ||
81 | + * The bit we set within fpscr_q is arbitrary; the register as a | ||
82 | + * whole being zero/non-zero is what counts. | ||
83 | + */ | ||
84 | + env->vfp.qc[0] = val & FPCR_QC; | ||
85 | + env->vfp.qc[1] = 0; | ||
86 | + env->vfp.qc[2] = 0; | ||
87 | + env->vfp.qc[3] = 0; | ||
88 | + | ||
89 | changed ^= val; | ||
90 | if (changed & (3 << 22)) { | ||
91 | i = (val >> 22) & 3; | ||
92 | diff --git a/target/arm/neon_helper.c b/target/arm/neon_helper.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/neon_helper.c | ||
95 | +++ b/target/arm/neon_helper.c | ||
96 | @@ -XXX,XX +XXX,XX @@ | ||
97 | #define SIGNBIT (uint32_t)0x80000000 | ||
98 | #define SIGNBIT64 ((uint64_t)1 << 63) | ||
99 | |||
100 | -#define SET_QC() env->vfp.xregs[ARM_VFP_FPSCR] |= CPSR_Q | ||
101 | +#define SET_QC() env->vfp.qc[0] = 1 | ||
102 | |||
103 | #define NEON_TYPE1(name, type) \ | ||
104 | typedef struct \ | ||
105 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/target/arm/vec_helper.c | ||
108 | +++ b/target/arm/vec_helper.c | ||
109 | @@ -XXX,XX +XXX,XX @@ | ||
110 | #define H4(x) (x) | ||
111 | #endif | 48 | #endif |
112 | 49 | /* If we don't have any way of figuring out the actual executable | |
113 | -#define SET_QC() env->vfp.xregs[ARM_VFP_FPSCR] |= CPSR_Q | 50 | location then try argv[0]. */ |
114 | +#define SET_QC() env->vfp.qc[0] = 1 | ||
115 | |||
116 | static void clear_tail(void *vd, uintptr_t opr_sz, uintptr_t max_sz) | ||
117 | { | ||
118 | -- | 51 | -- |
119 | 2.20.1 | 52 | 2.20.1 |
120 | 53 | ||
121 | 54 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon VREV64 insn from the 2-reg-misc grouping to decodetree. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200616170844.13318-2-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-dp.decode | 12 ++++++++ | ||
8 | target/arm/translate-neon.inc.c | 50 +++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 24 ++-------------- | ||
10 | 3 files changed, 64 insertions(+), 22 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-dp.decode | ||
15 | +++ b/target/arm/neon-dp.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
17 | vm=%vm_dp vd=%vd_dp size=1 | ||
18 | VDUP_scalar 1111 001 1 1 . 11 index:1 100 .... 11 000 q:1 . 0 .... \ | ||
19 | vm=%vm_dp vd=%vd_dp size=2 | ||
20 | + | ||
21 | + ################################################################## | ||
22 | + # 2-reg-misc grouping: | ||
23 | + # 1111 001 11 D 11 size:2 opc1:2 Vd:4 0 opc2:4 q:1 M 0 Vm:4 | ||
24 | + ################################################################## | ||
25 | + | ||
26 | + &2misc vd vm q size | ||
27 | + | ||
28 | + @2misc .... ... .. . .. size:2 .. .... . .... q:1 . . .... \ | ||
29 | + &2misc vm=%vm_dp vd=%vd_dp | ||
30 | + | ||
31 | + VREV64 1111 001 11 . 11 .. 00 .... 0 0000 . . 0 .... @2misc | ||
32 | ] | ||
33 | |||
34 | # Subgroup for size != 0b11 | ||
35 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/translate-neon.inc.c | ||
38 | +++ b/target/arm/translate-neon.inc.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDUP_scalar(DisasContext *s, arg_VDUP_scalar *a) | ||
40 | a->q ? 16 : 8, a->q ? 16 : 8); | ||
41 | return true; | ||
42 | } | ||
43 | + | ||
44 | +static bool trans_VREV64(DisasContext *s, arg_VREV64 *a) | ||
45 | +{ | ||
46 | + int pass, half; | ||
47 | + | ||
48 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
49 | + return false; | ||
50 | + } | ||
51 | + | ||
52 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
53 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
54 | + ((a->vd | a->vm) & 0x10)) { | ||
55 | + return false; | ||
56 | + } | ||
57 | + | ||
58 | + if ((a->vd | a->vm) & a->q) { | ||
59 | + return false; | ||
60 | + } | ||
61 | + | ||
62 | + if (a->size == 3) { | ||
63 | + return false; | ||
64 | + } | ||
65 | + | ||
66 | + if (!vfp_access_check(s)) { | ||
67 | + return true; | ||
68 | + } | ||
69 | + | ||
70 | + for (pass = 0; pass < (a->q ? 2 : 1); pass++) { | ||
71 | + TCGv_i32 tmp[2]; | ||
72 | + | ||
73 | + for (half = 0; half < 2; half++) { | ||
74 | + tmp[half] = neon_load_reg(a->vm, pass * 2 + half); | ||
75 | + switch (a->size) { | ||
76 | + case 0: | ||
77 | + tcg_gen_bswap32_i32(tmp[half], tmp[half]); | ||
78 | + break; | ||
79 | + case 1: | ||
80 | + gen_swap_half(tmp[half]); | ||
81 | + break; | ||
82 | + case 2: | ||
83 | + break; | ||
84 | + default: | ||
85 | + g_assert_not_reached(); | ||
86 | + } | ||
87 | + } | ||
88 | + neon_store_reg(a->vd, pass * 2, tmp[1]); | ||
89 | + neon_store_reg(a->vd, pass * 2 + 1, tmp[0]); | ||
90 | + } | ||
91 | + return true; | ||
92 | +} | ||
93 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/arm/translate.c | ||
96 | +++ b/target/arm/translate.c | ||
97 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
98 | } | ||
99 | switch (op) { | ||
100 | case NEON_2RM_VREV64: | ||
101 | - for (pass = 0; pass < (q ? 2 : 1); pass++) { | ||
102 | - tmp = neon_load_reg(rm, pass * 2); | ||
103 | - tmp2 = neon_load_reg(rm, pass * 2 + 1); | ||
104 | - switch (size) { | ||
105 | - case 0: tcg_gen_bswap32_i32(tmp, tmp); break; | ||
106 | - case 1: gen_swap_half(tmp); break; | ||
107 | - case 2: /* no-op */ break; | ||
108 | - default: abort(); | ||
109 | - } | ||
110 | - neon_store_reg(rd, pass * 2 + 1, tmp); | ||
111 | - if (size == 2) { | ||
112 | - neon_store_reg(rd, pass * 2, tmp2); | ||
113 | - } else { | ||
114 | - switch (size) { | ||
115 | - case 0: tcg_gen_bswap32_i32(tmp2, tmp2); break; | ||
116 | - case 1: gen_swap_half(tmp2); break; | ||
117 | - default: abort(); | ||
118 | - } | ||
119 | - neon_store_reg(rd, pass * 2, tmp2); | ||
120 | - } | ||
121 | - } | ||
122 | - break; | ||
123 | + /* handled by decodetree */ | ||
124 | + return 1; | ||
125 | case NEON_2RM_VPADDL: case NEON_2RM_VPADDL_U: | ||
126 | case NEON_2RM_VPADAL: case NEON_2RM_VPADAL_U: | ||
127 | for (pass = 0; pass < q + 1; pass++) { | ||
128 | -- | ||
129 | 2.20.1 | ||
130 | |||
131 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the pairwise ops VPADDL and VPADAL in the 2-reg-misc grouping | |
2 | to decodetree. | ||
3 | |||
4 | At this point we can get rid of the weird CPU_V001 #define that was | ||
5 | used to avoid having to explicitly list all the arguments being | ||
6 | passed to some TCG gen/helper functions. | ||
7 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200616170844.13318-3-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/arm/neon-dp.decode | 6 ++ | ||
13 | target/arm/translate-neon.inc.c | 149 ++++++++++++++++++++++++++++++++ | ||
14 | target/arm/translate.c | 35 +------- | ||
15 | 3 files changed, 157 insertions(+), 33 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/neon-dp.decode | ||
20 | +++ b/target/arm/neon-dp.decode | ||
21 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
22 | &2misc vm=%vm_dp vd=%vd_dp | ||
23 | |||
24 | VREV64 1111 001 11 . 11 .. 00 .... 0 0000 . . 0 .... @2misc | ||
25 | + | ||
26 | + VPADDL_S 1111 001 11 . 11 .. 00 .... 0 0100 . . 0 .... @2misc | ||
27 | + VPADDL_U 1111 001 11 . 11 .. 00 .... 0 0101 . . 0 .... @2misc | ||
28 | + | ||
29 | + VPADAL_S 1111 001 11 . 11 .. 00 .... 0 1100 . . 0 .... @2misc | ||
30 | + VPADAL_U 1111 001 11 . 11 .. 00 .... 0 1101 . . 0 .... @2misc | ||
31 | ] | ||
32 | |||
33 | # Subgroup for size != 0b11 | ||
34 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/translate-neon.inc.c | ||
37 | +++ b/target/arm/translate-neon.inc.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_VREV64(DisasContext *s, arg_VREV64 *a) | ||
39 | } | ||
40 | return true; | ||
41 | } | ||
42 | + | ||
43 | +static bool do_2misc_pairwise(DisasContext *s, arg_2misc *a, | ||
44 | + NeonGenWidenFn *widenfn, | ||
45 | + NeonGenTwo64OpFn *opfn, | ||
46 | + NeonGenTwo64OpFn *accfn) | ||
47 | +{ | ||
48 | + /* | ||
49 | + * Pairwise long operations: widen both halves of the pair, | ||
50 | + * combine the pairs with the opfn, and then possibly accumulate | ||
51 | + * into the destination with the accfn. | ||
52 | + */ | ||
53 | + int pass; | ||
54 | + | ||
55 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
56 | + return false; | ||
57 | + } | ||
58 | + | ||
59 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
60 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
61 | + ((a->vd | a->vm) & 0x10)) { | ||
62 | + return false; | ||
63 | + } | ||
64 | + | ||
65 | + if ((a->vd | a->vm) & a->q) { | ||
66 | + return false; | ||
67 | + } | ||
68 | + | ||
69 | + if (!widenfn) { | ||
70 | + return false; | ||
71 | + } | ||
72 | + | ||
73 | + if (!vfp_access_check(s)) { | ||
74 | + return true; | ||
75 | + } | ||
76 | + | ||
77 | + for (pass = 0; pass < a->q + 1; pass++) { | ||
78 | + TCGv_i32 tmp; | ||
79 | + TCGv_i64 rm0_64, rm1_64, rd_64; | ||
80 | + | ||
81 | + rm0_64 = tcg_temp_new_i64(); | ||
82 | + rm1_64 = tcg_temp_new_i64(); | ||
83 | + rd_64 = tcg_temp_new_i64(); | ||
84 | + tmp = neon_load_reg(a->vm, pass * 2); | ||
85 | + widenfn(rm0_64, tmp); | ||
86 | + tcg_temp_free_i32(tmp); | ||
87 | + tmp = neon_load_reg(a->vm, pass * 2 + 1); | ||
88 | + widenfn(rm1_64, tmp); | ||
89 | + tcg_temp_free_i32(tmp); | ||
90 | + opfn(rd_64, rm0_64, rm1_64); | ||
91 | + tcg_temp_free_i64(rm0_64); | ||
92 | + tcg_temp_free_i64(rm1_64); | ||
93 | + | ||
94 | + if (accfn) { | ||
95 | + TCGv_i64 tmp64 = tcg_temp_new_i64(); | ||
96 | + neon_load_reg64(tmp64, a->vd + pass); | ||
97 | + accfn(rd_64, tmp64, rd_64); | ||
98 | + tcg_temp_free_i64(tmp64); | ||
99 | + } | ||
100 | + neon_store_reg64(rd_64, a->vd + pass); | ||
101 | + tcg_temp_free_i64(rd_64); | ||
102 | + } | ||
103 | + return true; | ||
104 | +} | ||
105 | + | ||
106 | +static bool trans_VPADDL_S(DisasContext *s, arg_2misc *a) | ||
107 | +{ | ||
108 | + static NeonGenWidenFn * const widenfn[] = { | ||
109 | + gen_helper_neon_widen_s8, | ||
110 | + gen_helper_neon_widen_s16, | ||
111 | + tcg_gen_ext_i32_i64, | ||
112 | + NULL, | ||
113 | + }; | ||
114 | + static NeonGenTwo64OpFn * const opfn[] = { | ||
115 | + gen_helper_neon_paddl_u16, | ||
116 | + gen_helper_neon_paddl_u32, | ||
117 | + tcg_gen_add_i64, | ||
118 | + NULL, | ||
119 | + }; | ||
120 | + | ||
121 | + return do_2misc_pairwise(s, a, widenfn[a->size], opfn[a->size], NULL); | ||
122 | +} | ||
123 | + | ||
124 | +static bool trans_VPADDL_U(DisasContext *s, arg_2misc *a) | ||
125 | +{ | ||
126 | + static NeonGenWidenFn * const widenfn[] = { | ||
127 | + gen_helper_neon_widen_u8, | ||
128 | + gen_helper_neon_widen_u16, | ||
129 | + tcg_gen_extu_i32_i64, | ||
130 | + NULL, | ||
131 | + }; | ||
132 | + static NeonGenTwo64OpFn * const opfn[] = { | ||
133 | + gen_helper_neon_paddl_u16, | ||
134 | + gen_helper_neon_paddl_u32, | ||
135 | + tcg_gen_add_i64, | ||
136 | + NULL, | ||
137 | + }; | ||
138 | + | ||
139 | + return do_2misc_pairwise(s, a, widenfn[a->size], opfn[a->size], NULL); | ||
140 | +} | ||
141 | + | ||
142 | +static bool trans_VPADAL_S(DisasContext *s, arg_2misc *a) | ||
143 | +{ | ||
144 | + static NeonGenWidenFn * const widenfn[] = { | ||
145 | + gen_helper_neon_widen_s8, | ||
146 | + gen_helper_neon_widen_s16, | ||
147 | + tcg_gen_ext_i32_i64, | ||
148 | + NULL, | ||
149 | + }; | ||
150 | + static NeonGenTwo64OpFn * const opfn[] = { | ||
151 | + gen_helper_neon_paddl_u16, | ||
152 | + gen_helper_neon_paddl_u32, | ||
153 | + tcg_gen_add_i64, | ||
154 | + NULL, | ||
155 | + }; | ||
156 | + static NeonGenTwo64OpFn * const accfn[] = { | ||
157 | + gen_helper_neon_addl_u16, | ||
158 | + gen_helper_neon_addl_u32, | ||
159 | + tcg_gen_add_i64, | ||
160 | + NULL, | ||
161 | + }; | ||
162 | + | ||
163 | + return do_2misc_pairwise(s, a, widenfn[a->size], opfn[a->size], | ||
164 | + accfn[a->size]); | ||
165 | +} | ||
166 | + | ||
167 | +static bool trans_VPADAL_U(DisasContext *s, arg_2misc *a) | ||
168 | +{ | ||
169 | + static NeonGenWidenFn * const widenfn[] = { | ||
170 | + gen_helper_neon_widen_u8, | ||
171 | + gen_helper_neon_widen_u16, | ||
172 | + tcg_gen_extu_i32_i64, | ||
173 | + NULL, | ||
174 | + }; | ||
175 | + static NeonGenTwo64OpFn * const opfn[] = { | ||
176 | + gen_helper_neon_paddl_u16, | ||
177 | + gen_helper_neon_paddl_u32, | ||
178 | + tcg_gen_add_i64, | ||
179 | + NULL, | ||
180 | + }; | ||
181 | + static NeonGenTwo64OpFn * const accfn[] = { | ||
182 | + gen_helper_neon_addl_u16, | ||
183 | + gen_helper_neon_addl_u32, | ||
184 | + tcg_gen_add_i64, | ||
185 | + NULL, | ||
186 | + }; | ||
187 | + | ||
188 | + return do_2misc_pairwise(s, a, widenfn[a->size], opfn[a->size], | ||
189 | + accfn[a->size]); | ||
190 | +} | ||
191 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
192 | index XXXXXXX..XXXXXXX 100644 | ||
193 | --- a/target/arm/translate.c | ||
194 | +++ b/target/arm/translate.c | ||
195 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_return(DisasContext *s, TCGv_i32 pc) | ||
196 | gen_rfe(s, pc, load_cpu_field(spsr)); | ||
197 | } | ||
198 | |||
199 | -#define CPU_V001 cpu_V0, cpu_V0, cpu_V1 | ||
200 | - | ||
201 | static int gen_neon_unzip(int rd, int rm, int size, int q) | ||
202 | { | ||
203 | TCGv_ptr pd, pm; | ||
204 | @@ -XXX,XX +XXX,XX @@ static inline void gen_neon_widen(TCGv_i64 dest, TCGv_i32 src, int size, int u) | ||
205 | tcg_temp_free_i32(src); | ||
206 | } | ||
207 | |||
208 | -static inline void gen_neon_addl(int size) | ||
209 | -{ | ||
210 | - switch (size) { | ||
211 | - case 0: gen_helper_neon_addl_u16(CPU_V001); break; | ||
212 | - case 1: gen_helper_neon_addl_u32(CPU_V001); break; | ||
213 | - case 2: tcg_gen_add_i64(CPU_V001); break; | ||
214 | - default: abort(); | ||
215 | - } | ||
216 | -} | ||
217 | - | ||
218 | static void gen_neon_narrow_op(int op, int u, int size, | ||
219 | TCGv_i32 dest, TCGv_i64 src) | ||
220 | { | ||
221 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
222 | } | ||
223 | switch (op) { | ||
224 | case NEON_2RM_VREV64: | ||
225 | - /* handled by decodetree */ | ||
226 | - return 1; | ||
227 | case NEON_2RM_VPADDL: case NEON_2RM_VPADDL_U: | ||
228 | case NEON_2RM_VPADAL: case NEON_2RM_VPADAL_U: | ||
229 | - for (pass = 0; pass < q + 1; pass++) { | ||
230 | - tmp = neon_load_reg(rm, pass * 2); | ||
231 | - gen_neon_widen(cpu_V0, tmp, size, op & 1); | ||
232 | - tmp = neon_load_reg(rm, pass * 2 + 1); | ||
233 | - gen_neon_widen(cpu_V1, tmp, size, op & 1); | ||
234 | - switch (size) { | ||
235 | - case 0: gen_helper_neon_paddl_u16(CPU_V001); break; | ||
236 | - case 1: gen_helper_neon_paddl_u32(CPU_V001); break; | ||
237 | - case 2: tcg_gen_add_i64(CPU_V001); break; | ||
238 | - default: abort(); | ||
239 | - } | ||
240 | - if (op >= NEON_2RM_VPADAL) { | ||
241 | - /* Accumulate. */ | ||
242 | - neon_load_reg64(cpu_V1, rd + pass); | ||
243 | - gen_neon_addl(size); | ||
244 | - } | ||
245 | - neon_store_reg64(cpu_V0, rd + pass); | ||
246 | - } | ||
247 | - break; | ||
248 | + /* handled by decodetree */ | ||
249 | + return 1; | ||
250 | case NEON_2RM_VTRN: | ||
251 | if (size == 2) { | ||
252 | int n; | ||
253 | -- | ||
254 | 2.20.1 | ||
255 | |||
256 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the Neon VZIP and VUZP insns in the 2-reg-misc group to | |
2 | decodetree. | ||
3 | |||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200616170844.13318-4-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 3 ++ | ||
9 | target/arm/translate-neon.inc.c | 74 ++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 92 +-------------------------------- | ||
11 | 3 files changed, 79 insertions(+), 90 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
18 | |||
19 | VPADAL_S 1111 001 11 . 11 .. 00 .... 0 1100 . . 0 .... @2misc | ||
20 | VPADAL_U 1111 001 11 . 11 .. 00 .... 0 1101 . . 0 .... @2misc | ||
21 | + | ||
22 | + VUZP 1111 001 11 . 11 .. 10 .... 0 0010 . . 0 .... @2misc | ||
23 | + VZIP 1111 001 11 . 11 .. 10 .... 0 0011 . . 0 .... @2misc | ||
24 | ] | ||
25 | |||
26 | # Subgroup for size != 0b11 | ||
27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-neon.inc.c | ||
30 | +++ b/target/arm/translate-neon.inc.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static bool trans_VPADAL_U(DisasContext *s, arg_2misc *a) | ||
32 | return do_2misc_pairwise(s, a, widenfn[a->size], opfn[a->size], | ||
33 | accfn[a->size]); | ||
34 | } | ||
35 | + | ||
36 | +typedef void ZipFn(TCGv_ptr, TCGv_ptr); | ||
37 | + | ||
38 | +static bool do_zip_uzp(DisasContext *s, arg_2misc *a, | ||
39 | + ZipFn *fn) | ||
40 | +{ | ||
41 | + TCGv_ptr pd, pm; | ||
42 | + | ||
43 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
44 | + return false; | ||
45 | + } | ||
46 | + | ||
47 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
48 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
49 | + ((a->vd | a->vm) & 0x10)) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if ((a->vd | a->vm) & a->q) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + if (!fn) { | ||
58 | + /* Bad size or size/q combination */ | ||
59 | + return false; | ||
60 | + } | ||
61 | + | ||
62 | + if (!vfp_access_check(s)) { | ||
63 | + return true; | ||
64 | + } | ||
65 | + | ||
66 | + pd = vfp_reg_ptr(true, a->vd); | ||
67 | + pm = vfp_reg_ptr(true, a->vm); | ||
68 | + fn(pd, pm); | ||
69 | + tcg_temp_free_ptr(pd); | ||
70 | + tcg_temp_free_ptr(pm); | ||
71 | + return true; | ||
72 | +} | ||
73 | + | ||
74 | +static bool trans_VUZP(DisasContext *s, arg_2misc *a) | ||
75 | +{ | ||
76 | + static ZipFn * const fn[2][4] = { | ||
77 | + { | ||
78 | + gen_helper_neon_unzip8, | ||
79 | + gen_helper_neon_unzip16, | ||
80 | + NULL, | ||
81 | + NULL, | ||
82 | + }, { | ||
83 | + gen_helper_neon_qunzip8, | ||
84 | + gen_helper_neon_qunzip16, | ||
85 | + gen_helper_neon_qunzip32, | ||
86 | + NULL, | ||
87 | + } | ||
88 | + }; | ||
89 | + return do_zip_uzp(s, a, fn[a->q][a->size]); | ||
90 | +} | ||
91 | + | ||
92 | +static bool trans_VZIP(DisasContext *s, arg_2misc *a) | ||
93 | +{ | ||
94 | + static ZipFn * const fn[2][4] = { | ||
95 | + { | ||
96 | + gen_helper_neon_zip8, | ||
97 | + gen_helper_neon_zip16, | ||
98 | + NULL, | ||
99 | + NULL, | ||
100 | + }, { | ||
101 | + gen_helper_neon_qzip8, | ||
102 | + gen_helper_neon_qzip16, | ||
103 | + gen_helper_neon_qzip32, | ||
104 | + NULL, | ||
105 | + } | ||
106 | + }; | ||
107 | + return do_zip_uzp(s, a, fn[a->q][a->size]); | ||
108 | +} | ||
109 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
110 | index XXXXXXX..XXXXXXX 100644 | ||
111 | --- a/target/arm/translate.c | ||
112 | +++ b/target/arm/translate.c | ||
113 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_return(DisasContext *s, TCGv_i32 pc) | ||
114 | gen_rfe(s, pc, load_cpu_field(spsr)); | ||
115 | } | ||
116 | |||
117 | -static int gen_neon_unzip(int rd, int rm, int size, int q) | ||
118 | -{ | ||
119 | - TCGv_ptr pd, pm; | ||
120 | - | ||
121 | - if (!q && size == 2) { | ||
122 | - return 1; | ||
123 | - } | ||
124 | - pd = vfp_reg_ptr(true, rd); | ||
125 | - pm = vfp_reg_ptr(true, rm); | ||
126 | - if (q) { | ||
127 | - switch (size) { | ||
128 | - case 0: | ||
129 | - gen_helper_neon_qunzip8(pd, pm); | ||
130 | - break; | ||
131 | - case 1: | ||
132 | - gen_helper_neon_qunzip16(pd, pm); | ||
133 | - break; | ||
134 | - case 2: | ||
135 | - gen_helper_neon_qunzip32(pd, pm); | ||
136 | - break; | ||
137 | - default: | ||
138 | - abort(); | ||
139 | - } | ||
140 | - } else { | ||
141 | - switch (size) { | ||
142 | - case 0: | ||
143 | - gen_helper_neon_unzip8(pd, pm); | ||
144 | - break; | ||
145 | - case 1: | ||
146 | - gen_helper_neon_unzip16(pd, pm); | ||
147 | - break; | ||
148 | - default: | ||
149 | - abort(); | ||
150 | - } | ||
151 | - } | ||
152 | - tcg_temp_free_ptr(pd); | ||
153 | - tcg_temp_free_ptr(pm); | ||
154 | - return 0; | ||
155 | -} | ||
156 | - | ||
157 | -static int gen_neon_zip(int rd, int rm, int size, int q) | ||
158 | -{ | ||
159 | - TCGv_ptr pd, pm; | ||
160 | - | ||
161 | - if (!q && size == 2) { | ||
162 | - return 1; | ||
163 | - } | ||
164 | - pd = vfp_reg_ptr(true, rd); | ||
165 | - pm = vfp_reg_ptr(true, rm); | ||
166 | - if (q) { | ||
167 | - switch (size) { | ||
168 | - case 0: | ||
169 | - gen_helper_neon_qzip8(pd, pm); | ||
170 | - break; | ||
171 | - case 1: | ||
172 | - gen_helper_neon_qzip16(pd, pm); | ||
173 | - break; | ||
174 | - case 2: | ||
175 | - gen_helper_neon_qzip32(pd, pm); | ||
176 | - break; | ||
177 | - default: | ||
178 | - abort(); | ||
179 | - } | ||
180 | - } else { | ||
181 | - switch (size) { | ||
182 | - case 0: | ||
183 | - gen_helper_neon_zip8(pd, pm); | ||
184 | - break; | ||
185 | - case 1: | ||
186 | - gen_helper_neon_zip16(pd, pm); | ||
187 | - break; | ||
188 | - default: | ||
189 | - abort(); | ||
190 | - } | ||
191 | - } | ||
192 | - tcg_temp_free_ptr(pd); | ||
193 | - tcg_temp_free_ptr(pm); | ||
194 | - return 0; | ||
195 | -} | ||
196 | - | ||
197 | static void gen_neon_trn_u8(TCGv_i32 t0, TCGv_i32 t1) | ||
198 | { | ||
199 | TCGv_i32 rd, tmp; | ||
200 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
201 | case NEON_2RM_VREV64: | ||
202 | case NEON_2RM_VPADDL: case NEON_2RM_VPADDL_U: | ||
203 | case NEON_2RM_VPADAL: case NEON_2RM_VPADAL_U: | ||
204 | + case NEON_2RM_VUZP: | ||
205 | + case NEON_2RM_VZIP: | ||
206 | /* handled by decodetree */ | ||
207 | return 1; | ||
208 | case NEON_2RM_VTRN: | ||
209 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
210 | goto elementwise; | ||
211 | } | ||
212 | break; | ||
213 | - case NEON_2RM_VUZP: | ||
214 | - if (gen_neon_unzip(rd, rm, size, q)) { | ||
215 | - return 1; | ||
216 | - } | ||
217 | - break; | ||
218 | - case NEON_2RM_VZIP: | ||
219 | - if (gen_neon_zip(rd, rm, size, q)) { | ||
220 | - return 1; | ||
221 | - } | ||
222 | - break; | ||
223 | case NEON_2RM_VMOVN: case NEON_2RM_VQMOVN: | ||
224 | /* also VQMOVUN; op field and mnemonics don't line up */ | ||
225 | if (rm & 1) { | ||
226 | -- | ||
227 | 2.20.1 | ||
228 | |||
229 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the Neon narrowing moves VMQNV, VQMOVN, VQMOVUN in the 2-reg-misc | |
2 | group to decodetree. | ||
3 | |||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200616170844.13318-5-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 9 ++++ | ||
9 | target/arm/translate-neon.inc.c | 59 ++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 81 +-------------------------------- | ||
11 | 3 files changed, 70 insertions(+), 79 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
18 | |||
19 | @2misc .... ... .. . .. size:2 .. .... . .... q:1 . . .... \ | ||
20 | &2misc vm=%vm_dp vd=%vd_dp | ||
21 | + @2misc_q0 .... ... .. . .. size:2 .. .... . .... . . . .... \ | ||
22 | + &2misc vm=%vm_dp vd=%vd_dp q=0 | ||
23 | |||
24 | VREV64 1111 001 11 . 11 .. 00 .... 0 0000 . . 0 .... @2misc | ||
25 | |||
26 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
27 | |||
28 | VUZP 1111 001 11 . 11 .. 10 .... 0 0010 . . 0 .... @2misc | ||
29 | VZIP 1111 001 11 . 11 .. 10 .... 0 0011 . . 0 .... @2misc | ||
30 | + | ||
31 | + VMOVN 1111 001 11 . 11 .. 10 .... 0 0100 0 . 0 .... @2misc_q0 | ||
32 | + # VQMOVUN: unsigned result (source is always signed) | ||
33 | + VQMOVUN 1111 001 11 . 11 .. 10 .... 0 0100 1 . 0 .... @2misc_q0 | ||
34 | + # VQMOVN: signed result, source may be signed (_S) or unsigned (_U) | ||
35 | + VQMOVN_S 1111 001 11 . 11 .. 10 .... 0 0101 0 . 0 .... @2misc_q0 | ||
36 | + VQMOVN_U 1111 001 11 . 11 .. 10 .... 0 0101 1 . 0 .... @2misc_q0 | ||
37 | ] | ||
38 | |||
39 | # Subgroup for size != 0b11 | ||
40 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/translate-neon.inc.c | ||
43 | +++ b/target/arm/translate-neon.inc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool trans_VZIP(DisasContext *s, arg_2misc *a) | ||
45 | }; | ||
46 | return do_zip_uzp(s, a, fn[a->q][a->size]); | ||
47 | } | ||
48 | + | ||
49 | +static bool do_vmovn(DisasContext *s, arg_2misc *a, | ||
50 | + NeonGenNarrowEnvFn *narrowfn) | ||
51 | +{ | ||
52 | + TCGv_i64 rm; | ||
53 | + TCGv_i32 rd0, rd1; | ||
54 | + | ||
55 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
56 | + return false; | ||
57 | + } | ||
58 | + | ||
59 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
60 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
61 | + ((a->vd | a->vm) & 0x10)) { | ||
62 | + return false; | ||
63 | + } | ||
64 | + | ||
65 | + if (a->vm & 1) { | ||
66 | + return false; | ||
67 | + } | ||
68 | + | ||
69 | + if (!narrowfn) { | ||
70 | + return false; | ||
71 | + } | ||
72 | + | ||
73 | + if (!vfp_access_check(s)) { | ||
74 | + return true; | ||
75 | + } | ||
76 | + | ||
77 | + rm = tcg_temp_new_i64(); | ||
78 | + rd0 = tcg_temp_new_i32(); | ||
79 | + rd1 = tcg_temp_new_i32(); | ||
80 | + | ||
81 | + neon_load_reg64(rm, a->vm); | ||
82 | + narrowfn(rd0, cpu_env, rm); | ||
83 | + neon_load_reg64(rm, a->vm + 1); | ||
84 | + narrowfn(rd1, cpu_env, rm); | ||
85 | + neon_store_reg(a->vd, 0, rd0); | ||
86 | + neon_store_reg(a->vd, 1, rd1); | ||
87 | + tcg_temp_free_i64(rm); | ||
88 | + return true; | ||
89 | +} | ||
90 | + | ||
91 | +#define DO_VMOVN(INSN, FUNC) \ | ||
92 | + static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | ||
93 | + { \ | ||
94 | + static NeonGenNarrowEnvFn * const narrowfn[] = { \ | ||
95 | + FUNC##8, \ | ||
96 | + FUNC##16, \ | ||
97 | + FUNC##32, \ | ||
98 | + NULL, \ | ||
99 | + }; \ | ||
100 | + return do_vmovn(s, a, narrowfn[a->size]); \ | ||
101 | + } | ||
102 | + | ||
103 | +DO_VMOVN(VMOVN, gen_neon_narrow_u) | ||
104 | +DO_VMOVN(VQMOVUN, gen_helper_neon_unarrow_sat) | ||
105 | +DO_VMOVN(VQMOVN_S, gen_helper_neon_narrow_sat_s) | ||
106 | +DO_VMOVN(VQMOVN_U, gen_helper_neon_narrow_sat_u) | ||
107 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/translate.c | ||
110 | +++ b/target/arm/translate.c | ||
111 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) | ||
112 | tcg_temp_free_i32(rd); | ||
113 | } | ||
114 | |||
115 | -static inline void gen_neon_narrow(int size, TCGv_i32 dest, TCGv_i64 src) | ||
116 | -{ | ||
117 | - switch (size) { | ||
118 | - case 0: gen_helper_neon_narrow_u8(dest, src); break; | ||
119 | - case 1: gen_helper_neon_narrow_u16(dest, src); break; | ||
120 | - case 2: tcg_gen_extrl_i64_i32(dest, src); break; | ||
121 | - default: abort(); | ||
122 | - } | ||
123 | -} | ||
124 | - | ||
125 | -static inline void gen_neon_narrow_sats(int size, TCGv_i32 dest, TCGv_i64 src) | ||
126 | -{ | ||
127 | - switch (size) { | ||
128 | - case 0: gen_helper_neon_narrow_sat_s8(dest, cpu_env, src); break; | ||
129 | - case 1: gen_helper_neon_narrow_sat_s16(dest, cpu_env, src); break; | ||
130 | - case 2: gen_helper_neon_narrow_sat_s32(dest, cpu_env, src); break; | ||
131 | - default: abort(); | ||
132 | - } | ||
133 | -} | ||
134 | - | ||
135 | -static inline void gen_neon_narrow_satu(int size, TCGv_i32 dest, TCGv_i64 src) | ||
136 | -{ | ||
137 | - switch (size) { | ||
138 | - case 0: gen_helper_neon_narrow_sat_u8(dest, cpu_env, src); break; | ||
139 | - case 1: gen_helper_neon_narrow_sat_u16(dest, cpu_env, src); break; | ||
140 | - case 2: gen_helper_neon_narrow_sat_u32(dest, cpu_env, src); break; | ||
141 | - default: abort(); | ||
142 | - } | ||
143 | -} | ||
144 | - | ||
145 | -static inline void gen_neon_unarrow_sats(int size, TCGv_i32 dest, TCGv_i64 src) | ||
146 | -{ | ||
147 | - switch (size) { | ||
148 | - case 0: gen_helper_neon_unarrow_sat8(dest, cpu_env, src); break; | ||
149 | - case 1: gen_helper_neon_unarrow_sat16(dest, cpu_env, src); break; | ||
150 | - case 2: gen_helper_neon_unarrow_sat32(dest, cpu_env, src); break; | ||
151 | - default: abort(); | ||
152 | - } | ||
153 | -} | ||
154 | - | ||
155 | static inline void gen_neon_widen(TCGv_i64 dest, TCGv_i32 src, int size, int u) | ||
156 | { | ||
157 | if (u) { | ||
158 | @@ -XXX,XX +XXX,XX @@ static inline void gen_neon_widen(TCGv_i64 dest, TCGv_i32 src, int size, int u) | ||
159 | tcg_temp_free_i32(src); | ||
160 | } | ||
161 | |||
162 | -static void gen_neon_narrow_op(int op, int u, int size, | ||
163 | - TCGv_i32 dest, TCGv_i64 src) | ||
164 | -{ | ||
165 | - if (op) { | ||
166 | - if (u) { | ||
167 | - gen_neon_unarrow_sats(size, dest, src); | ||
168 | - } else { | ||
169 | - gen_neon_narrow(size, dest, src); | ||
170 | - } | ||
171 | - } else { | ||
172 | - if (u) { | ||
173 | - gen_neon_narrow_satu(size, dest, src); | ||
174 | - } else { | ||
175 | - gen_neon_narrow_sats(size, dest, src); | ||
176 | - } | ||
177 | - } | ||
178 | -} | ||
179 | - | ||
180 | /* Symbolic constants for op fields for Neon 2-register miscellaneous. | ||
181 | * The values correspond to bits [17:16,10:7]; see the ARM ARM DDI0406B | ||
182 | * table A7-13. | ||
183 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
184 | !arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
185 | return 1; | ||
186 | } | ||
187 | - if ((op != NEON_2RM_VMOVN && op != NEON_2RM_VQMOVN) && | ||
188 | - q && ((rm | rd) & 1)) { | ||
189 | + if (q && ((rm | rd) & 1)) { | ||
190 | return 1; | ||
191 | } | ||
192 | switch (op) { | ||
193 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
194 | case NEON_2RM_VPADAL: case NEON_2RM_VPADAL_U: | ||
195 | case NEON_2RM_VUZP: | ||
196 | case NEON_2RM_VZIP: | ||
197 | + case NEON_2RM_VMOVN: case NEON_2RM_VQMOVN: | ||
198 | /* handled by decodetree */ | ||
199 | return 1; | ||
200 | case NEON_2RM_VTRN: | ||
201 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
202 | goto elementwise; | ||
203 | } | ||
204 | break; | ||
205 | - case NEON_2RM_VMOVN: case NEON_2RM_VQMOVN: | ||
206 | - /* also VQMOVUN; op field and mnemonics don't line up */ | ||
207 | - if (rm & 1) { | ||
208 | - return 1; | ||
209 | - } | ||
210 | - tmp2 = NULL; | ||
211 | - for (pass = 0; pass < 2; pass++) { | ||
212 | - neon_load_reg64(cpu_V0, rm + pass); | ||
213 | - tmp = tcg_temp_new_i32(); | ||
214 | - gen_neon_narrow_op(op == NEON_2RM_VMOVN, q, size, | ||
215 | - tmp, cpu_V0); | ||
216 | - if (pass == 0) { | ||
217 | - tmp2 = tmp; | ||
218 | - } else { | ||
219 | - neon_store_reg(rd, 0, tmp2); | ||
220 | - neon_store_reg(rd, 1, tmp); | ||
221 | - } | ||
222 | - } | ||
223 | - break; | ||
224 | case NEON_2RM_VSHLL: | ||
225 | if (q || (rd & 1)) { | ||
226 | return 1; | ||
227 | -- | ||
228 | 2.20.1 | ||
229 | |||
230 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the VSHLL insn in the 2-reg-misc Neon group to decodetree. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200616170844.13318-6-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-dp.decode | 2 ++ | ||
8 | target/arm/translate-neon.inc.c | 52 +++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 35 +--------------------- | ||
10 | 3 files changed, 55 insertions(+), 34 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-dp.decode | ||
15 | +++ b/target/arm/neon-dp.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
17 | # VQMOVN: signed result, source may be signed (_S) or unsigned (_U) | ||
18 | VQMOVN_S 1111 001 11 . 11 .. 10 .... 0 0101 0 . 0 .... @2misc_q0 | ||
19 | VQMOVN_U 1111 001 11 . 11 .. 10 .... 0 0101 1 . 0 .... @2misc_q0 | ||
20 | + | ||
21 | + VSHLL 1111 001 11 . 11 .. 10 .... 0 0110 0 . 0 .... @2misc_q0 | ||
22 | ] | ||
23 | |||
24 | # Subgroup for size != 0b11 | ||
25 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/translate-neon.inc.c | ||
28 | +++ b/target/arm/translate-neon.inc.c | ||
29 | @@ -XXX,XX +XXX,XX @@ DO_VMOVN(VMOVN, gen_neon_narrow_u) | ||
30 | DO_VMOVN(VQMOVUN, gen_helper_neon_unarrow_sat) | ||
31 | DO_VMOVN(VQMOVN_S, gen_helper_neon_narrow_sat_s) | ||
32 | DO_VMOVN(VQMOVN_U, gen_helper_neon_narrow_sat_u) | ||
33 | + | ||
34 | +static bool trans_VSHLL(DisasContext *s, arg_2misc *a) | ||
35 | +{ | ||
36 | + TCGv_i32 rm0, rm1; | ||
37 | + TCGv_i64 rd; | ||
38 | + static NeonGenWidenFn * const widenfns[] = { | ||
39 | + gen_helper_neon_widen_u8, | ||
40 | + gen_helper_neon_widen_u16, | ||
41 | + tcg_gen_extu_i32_i64, | ||
42 | + NULL, | ||
43 | + }; | ||
44 | + NeonGenWidenFn *widenfn = widenfns[a->size]; | ||
45 | + | ||
46 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
47 | + return false; | ||
48 | + } | ||
49 | + | ||
50 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
51 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
52 | + ((a->vd | a->vm) & 0x10)) { | ||
53 | + return false; | ||
54 | + } | ||
55 | + | ||
56 | + if (a->vd & 1) { | ||
57 | + return false; | ||
58 | + } | ||
59 | + | ||
60 | + if (!widenfn) { | ||
61 | + return false; | ||
62 | + } | ||
63 | + | ||
64 | + if (!vfp_access_check(s)) { | ||
65 | + return true; | ||
66 | + } | ||
67 | + | ||
68 | + rd = tcg_temp_new_i64(); | ||
69 | + | ||
70 | + rm0 = neon_load_reg(a->vm, 0); | ||
71 | + rm1 = neon_load_reg(a->vm, 1); | ||
72 | + | ||
73 | + widenfn(rd, rm0); | ||
74 | + tcg_gen_shli_i64(rd, rd, 8 << a->size); | ||
75 | + neon_store_reg64(rd, a->vd); | ||
76 | + widenfn(rd, rm1); | ||
77 | + tcg_gen_shli_i64(rd, rd, 8 << a->size); | ||
78 | + neon_store_reg64(rd, a->vd + 1); | ||
79 | + | ||
80 | + tcg_temp_free_i64(rd); | ||
81 | + tcg_temp_free_i32(rm0); | ||
82 | + tcg_temp_free_i32(rm1); | ||
83 | + return true; | ||
84 | +} | ||
85 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/target/arm/translate.c | ||
88 | +++ b/target/arm/translate.c | ||
89 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) | ||
90 | tcg_temp_free_i32(rd); | ||
91 | } | ||
92 | |||
93 | -static inline void gen_neon_widen(TCGv_i64 dest, TCGv_i32 src, int size, int u) | ||
94 | -{ | ||
95 | - if (u) { | ||
96 | - switch (size) { | ||
97 | - case 0: gen_helper_neon_widen_u8(dest, src); break; | ||
98 | - case 1: gen_helper_neon_widen_u16(dest, src); break; | ||
99 | - case 2: tcg_gen_extu_i32_i64(dest, src); break; | ||
100 | - default: abort(); | ||
101 | - } | ||
102 | - } else { | ||
103 | - switch (size) { | ||
104 | - case 0: gen_helper_neon_widen_s8(dest, src); break; | ||
105 | - case 1: gen_helper_neon_widen_s16(dest, src); break; | ||
106 | - case 2: tcg_gen_ext_i32_i64(dest, src); break; | ||
107 | - default: abort(); | ||
108 | - } | ||
109 | - } | ||
110 | - tcg_temp_free_i32(src); | ||
111 | -} | ||
112 | - | ||
113 | /* Symbolic constants for op fields for Neon 2-register miscellaneous. | ||
114 | * The values correspond to bits [17:16,10:7]; see the ARM ARM DDI0406B | ||
115 | * table A7-13. | ||
116 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
117 | case NEON_2RM_VUZP: | ||
118 | case NEON_2RM_VZIP: | ||
119 | case NEON_2RM_VMOVN: case NEON_2RM_VQMOVN: | ||
120 | + case NEON_2RM_VSHLL: | ||
121 | /* handled by decodetree */ | ||
122 | return 1; | ||
123 | case NEON_2RM_VTRN: | ||
124 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
125 | goto elementwise; | ||
126 | } | ||
127 | break; | ||
128 | - case NEON_2RM_VSHLL: | ||
129 | - if (q || (rd & 1)) { | ||
130 | - return 1; | ||
131 | - } | ||
132 | - tmp = neon_load_reg(rm, 0); | ||
133 | - tmp2 = neon_load_reg(rm, 1); | ||
134 | - for (pass = 0; pass < 2; pass++) { | ||
135 | - if (pass == 1) | ||
136 | - tmp = tmp2; | ||
137 | - gen_neon_widen(cpu_V0, tmp, size, 1); | ||
138 | - tcg_gen_shli_i64(cpu_V0, cpu_V0, 8 << size); | ||
139 | - neon_store_reg64(cpu_V0, rd + pass); | ||
140 | - } | ||
141 | - break; | ||
142 | case NEON_2RM_VCVT_F16_F32: | ||
143 | { | ||
144 | TCGv_ptr fpst; | ||
145 | -- | ||
146 | 2.20.1 | ||
147 | |||
148 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the Neon insns in the 2-reg-misc group which are | |
2 | VCVT between f32 and f16 to decodetree. | ||
3 | |||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200616170844.13318-7-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 3 ++ | ||
9 | target/arm/translate-neon.inc.c | 96 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 65 ++-------------------- | ||
11 | 3 files changed, 102 insertions(+), 62 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
18 | VQMOVN_U 1111 001 11 . 11 .. 10 .... 0 0101 1 . 0 .... @2misc_q0 | ||
19 | |||
20 | VSHLL 1111 001 11 . 11 .. 10 .... 0 0110 0 . 0 .... @2misc_q0 | ||
21 | + | ||
22 | + VCVT_F16_F32 1111 001 11 . 11 .. 10 .... 0 1100 0 . 0 .... @2misc_q0 | ||
23 | + VCVT_F32_F16 1111 001 11 . 11 .. 10 .... 0 1110 0 . 0 .... @2misc_q0 | ||
24 | ] | ||
25 | |||
26 | # Subgroup for size != 0b11 | ||
27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-neon.inc.c | ||
30 | +++ b/target/arm/translate-neon.inc.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSHLL(DisasContext *s, arg_2misc *a) | ||
32 | tcg_temp_free_i32(rm1); | ||
33 | return true; | ||
34 | } | ||
35 | + | ||
36 | +static bool trans_VCVT_F16_F32(DisasContext *s, arg_2misc *a) | ||
37 | +{ | ||
38 | + TCGv_ptr fpst; | ||
39 | + TCGv_i32 ahp, tmp, tmp2, tmp3; | ||
40 | + | ||
41 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
42 | + !dc_isar_feature(aa32_fp16_spconv, s)) { | ||
43 | + return false; | ||
44 | + } | ||
45 | + | ||
46 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
47 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
48 | + ((a->vd | a->vm) & 0x10)) { | ||
49 | + return false; | ||
50 | + } | ||
51 | + | ||
52 | + if ((a->vm & 1) || (a->size != 1)) { | ||
53 | + return false; | ||
54 | + } | ||
55 | + | ||
56 | + if (!vfp_access_check(s)) { | ||
57 | + return true; | ||
58 | + } | ||
59 | + | ||
60 | + fpst = get_fpstatus_ptr(true); | ||
61 | + ahp = get_ahp_flag(); | ||
62 | + tmp = neon_load_reg(a->vm, 0); | ||
63 | + gen_helper_vfp_fcvt_f32_to_f16(tmp, tmp, fpst, ahp); | ||
64 | + tmp2 = neon_load_reg(a->vm, 1); | ||
65 | + gen_helper_vfp_fcvt_f32_to_f16(tmp2, tmp2, fpst, ahp); | ||
66 | + tcg_gen_shli_i32(tmp2, tmp2, 16); | ||
67 | + tcg_gen_or_i32(tmp2, tmp2, tmp); | ||
68 | + tcg_temp_free_i32(tmp); | ||
69 | + tmp = neon_load_reg(a->vm, 2); | ||
70 | + gen_helper_vfp_fcvt_f32_to_f16(tmp, tmp, fpst, ahp); | ||
71 | + tmp3 = neon_load_reg(a->vm, 3); | ||
72 | + neon_store_reg(a->vd, 0, tmp2); | ||
73 | + gen_helper_vfp_fcvt_f32_to_f16(tmp3, tmp3, fpst, ahp); | ||
74 | + tcg_gen_shli_i32(tmp3, tmp3, 16); | ||
75 | + tcg_gen_or_i32(tmp3, tmp3, tmp); | ||
76 | + neon_store_reg(a->vd, 1, tmp3); | ||
77 | + tcg_temp_free_i32(tmp); | ||
78 | + tcg_temp_free_i32(ahp); | ||
79 | + tcg_temp_free_ptr(fpst); | ||
80 | + | ||
81 | + return true; | ||
82 | +} | ||
83 | + | ||
84 | +static bool trans_VCVT_F32_F16(DisasContext *s, arg_2misc *a) | ||
85 | +{ | ||
86 | + TCGv_ptr fpst; | ||
87 | + TCGv_i32 ahp, tmp, tmp2, tmp3; | ||
88 | + | ||
89 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
90 | + !dc_isar_feature(aa32_fp16_spconv, s)) { | ||
91 | + return false; | ||
92 | + } | ||
93 | + | ||
94 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
95 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
96 | + ((a->vd | a->vm) & 0x10)) { | ||
97 | + return false; | ||
98 | + } | ||
99 | + | ||
100 | + if ((a->vd & 1) || (a->size != 1)) { | ||
101 | + return false; | ||
102 | + } | ||
103 | + | ||
104 | + if (!vfp_access_check(s)) { | ||
105 | + return true; | ||
106 | + } | ||
107 | + | ||
108 | + fpst = get_fpstatus_ptr(true); | ||
109 | + ahp = get_ahp_flag(); | ||
110 | + tmp3 = tcg_temp_new_i32(); | ||
111 | + tmp = neon_load_reg(a->vm, 0); | ||
112 | + tmp2 = neon_load_reg(a->vm, 1); | ||
113 | + tcg_gen_ext16u_i32(tmp3, tmp); | ||
114 | + gen_helper_vfp_fcvt_f16_to_f32(tmp3, tmp3, fpst, ahp); | ||
115 | + neon_store_reg(a->vd, 0, tmp3); | ||
116 | + tcg_gen_shri_i32(tmp, tmp, 16); | ||
117 | + gen_helper_vfp_fcvt_f16_to_f32(tmp, tmp, fpst, ahp); | ||
118 | + neon_store_reg(a->vd, 1, tmp); | ||
119 | + tmp3 = tcg_temp_new_i32(); | ||
120 | + tcg_gen_ext16u_i32(tmp3, tmp2); | ||
121 | + gen_helper_vfp_fcvt_f16_to_f32(tmp3, tmp3, fpst, ahp); | ||
122 | + neon_store_reg(a->vd, 2, tmp3); | ||
123 | + tcg_gen_shri_i32(tmp2, tmp2, 16); | ||
124 | + gen_helper_vfp_fcvt_f16_to_f32(tmp2, tmp2, fpst, ahp); | ||
125 | + neon_store_reg(a->vd, 3, tmp2); | ||
126 | + tcg_temp_free_i32(ahp); | ||
127 | + tcg_temp_free_ptr(fpst); | ||
128 | + | ||
129 | + return true; | ||
130 | +} | ||
131 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/target/arm/translate.c | ||
134 | +++ b/target/arm/translate.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
136 | int pass; | ||
137 | int u; | ||
138 | int vec_size; | ||
139 | - TCGv_i32 tmp, tmp2, tmp3; | ||
140 | + TCGv_i32 tmp, tmp2; | ||
141 | |||
142 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
143 | return 1; | ||
144 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
145 | case NEON_2RM_VZIP: | ||
146 | case NEON_2RM_VMOVN: case NEON_2RM_VQMOVN: | ||
147 | case NEON_2RM_VSHLL: | ||
148 | + case NEON_2RM_VCVT_F16_F32: | ||
149 | + case NEON_2RM_VCVT_F32_F16: | ||
150 | /* handled by decodetree */ | ||
151 | return 1; | ||
152 | case NEON_2RM_VTRN: | ||
153 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
154 | goto elementwise; | ||
155 | } | ||
156 | break; | ||
157 | - case NEON_2RM_VCVT_F16_F32: | ||
158 | - { | ||
159 | - TCGv_ptr fpst; | ||
160 | - TCGv_i32 ahp; | ||
161 | - | ||
162 | - if (!dc_isar_feature(aa32_fp16_spconv, s) || | ||
163 | - q || (rm & 1)) { | ||
164 | - return 1; | ||
165 | - } | ||
166 | - fpst = get_fpstatus_ptr(true); | ||
167 | - ahp = get_ahp_flag(); | ||
168 | - tmp = neon_load_reg(rm, 0); | ||
169 | - gen_helper_vfp_fcvt_f32_to_f16(tmp, tmp, fpst, ahp); | ||
170 | - tmp2 = neon_load_reg(rm, 1); | ||
171 | - gen_helper_vfp_fcvt_f32_to_f16(tmp2, tmp2, fpst, ahp); | ||
172 | - tcg_gen_shli_i32(tmp2, tmp2, 16); | ||
173 | - tcg_gen_or_i32(tmp2, tmp2, tmp); | ||
174 | - tcg_temp_free_i32(tmp); | ||
175 | - tmp = neon_load_reg(rm, 2); | ||
176 | - gen_helper_vfp_fcvt_f32_to_f16(tmp, tmp, fpst, ahp); | ||
177 | - tmp3 = neon_load_reg(rm, 3); | ||
178 | - neon_store_reg(rd, 0, tmp2); | ||
179 | - gen_helper_vfp_fcvt_f32_to_f16(tmp3, tmp3, fpst, ahp); | ||
180 | - tcg_gen_shli_i32(tmp3, tmp3, 16); | ||
181 | - tcg_gen_or_i32(tmp3, tmp3, tmp); | ||
182 | - neon_store_reg(rd, 1, tmp3); | ||
183 | - tcg_temp_free_i32(tmp); | ||
184 | - tcg_temp_free_i32(ahp); | ||
185 | - tcg_temp_free_ptr(fpst); | ||
186 | - break; | ||
187 | - } | ||
188 | - case NEON_2RM_VCVT_F32_F16: | ||
189 | - { | ||
190 | - TCGv_ptr fpst; | ||
191 | - TCGv_i32 ahp; | ||
192 | - if (!dc_isar_feature(aa32_fp16_spconv, s) || | ||
193 | - q || (rd & 1)) { | ||
194 | - return 1; | ||
195 | - } | ||
196 | - fpst = get_fpstatus_ptr(true); | ||
197 | - ahp = get_ahp_flag(); | ||
198 | - tmp3 = tcg_temp_new_i32(); | ||
199 | - tmp = neon_load_reg(rm, 0); | ||
200 | - tmp2 = neon_load_reg(rm, 1); | ||
201 | - tcg_gen_ext16u_i32(tmp3, tmp); | ||
202 | - gen_helper_vfp_fcvt_f16_to_f32(tmp3, tmp3, fpst, ahp); | ||
203 | - neon_store_reg(rd, 0, tmp3); | ||
204 | - tcg_gen_shri_i32(tmp, tmp, 16); | ||
205 | - gen_helper_vfp_fcvt_f16_to_f32(tmp, tmp, fpst, ahp); | ||
206 | - neon_store_reg(rd, 1, tmp); | ||
207 | - tmp3 = tcg_temp_new_i32(); | ||
208 | - tcg_gen_ext16u_i32(tmp3, tmp2); | ||
209 | - gen_helper_vfp_fcvt_f16_to_f32(tmp3, tmp3, fpst, ahp); | ||
210 | - neon_store_reg(rd, 2, tmp3); | ||
211 | - tcg_gen_shri_i32(tmp2, tmp2, 16); | ||
212 | - gen_helper_vfp_fcvt_f16_to_f32(tmp2, tmp2, fpst, ahp); | ||
213 | - neon_store_reg(rd, 3, tmp2); | ||
214 | - tcg_temp_free_i32(ahp); | ||
215 | - tcg_temp_free_ptr(fpst); | ||
216 | - break; | ||
217 | - } | ||
218 | case NEON_2RM_AESE: case NEON_2RM_AESMC: | ||
219 | if (!dc_isar_feature(aa32_aes, s) || ((rm | rd) & 1)) { | ||
220 | return 1; | ||
221 | -- | ||
222 | 2.20.1 | ||
223 | |||
224 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert to decodetree the insns in the Neon 2-reg-misc grouping which | ||
2 | we implement using gvec. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200616170844.13318-8-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 11 +++++++ | ||
9 | target/arm/translate-neon.inc.c | 55 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 35 +++++---------------- | ||
11 | 3 files changed, 74 insertions(+), 27 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
18 | VPADDL_S 1111 001 11 . 11 .. 00 .... 0 0100 . . 0 .... @2misc | ||
19 | VPADDL_U 1111 001 11 . 11 .. 00 .... 0 0101 . . 0 .... @2misc | ||
20 | |||
21 | + VMVN 1111 001 11 . 11 .. 00 .... 0 1011 . . 0 .... @2misc | ||
22 | + | ||
23 | VPADAL_S 1111 001 11 . 11 .. 00 .... 0 1100 . . 0 .... @2misc | ||
24 | VPADAL_U 1111 001 11 . 11 .. 00 .... 0 1101 . . 0 .... @2misc | ||
25 | |||
26 | + VCGT0 1111 001 11 . 11 .. 01 .... 0 0000 . . 0 .... @2misc | ||
27 | + VCGE0 1111 001 11 . 11 .. 01 .... 0 0001 . . 0 .... @2misc | ||
28 | + VCEQ0 1111 001 11 . 11 .. 01 .... 0 0010 . . 0 .... @2misc | ||
29 | + VCLE0 1111 001 11 . 11 .. 01 .... 0 0011 . . 0 .... @2misc | ||
30 | + VCLT0 1111 001 11 . 11 .. 01 .... 0 0100 . . 0 .... @2misc | ||
31 | + | ||
32 | + VABS 1111 001 11 . 11 .. 01 .... 0 0110 . . 0 .... @2misc | ||
33 | + VNEG 1111 001 11 . 11 .. 01 .... 0 0111 . . 0 .... @2misc | ||
34 | + | ||
35 | VUZP 1111 001 11 . 11 .. 10 .... 0 0010 . . 0 .... @2misc | ||
36 | VZIP 1111 001 11 . 11 .. 10 .... 0 0011 . . 0 .... @2misc | ||
37 | |||
38 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/translate-neon.inc.c | ||
41 | +++ b/target/arm/translate-neon.inc.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_F32_F16(DisasContext *s, arg_2misc *a) | ||
43 | |||
44 | return true; | ||
45 | } | ||
46 | + | ||
47 | +static bool do_2misc_vec(DisasContext *s, arg_2misc *a, GVecGen2Fn *fn) | ||
48 | +{ | ||
49 | + int vec_size = a->q ? 16 : 8; | ||
50 | + int rd_ofs = neon_reg_offset(a->vd, 0); | ||
51 | + int rm_ofs = neon_reg_offset(a->vm, 0); | ||
52 | + | ||
53 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
58 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
59 | + ((a->vd | a->vm) & 0x10)) { | ||
60 | + return false; | ||
61 | + } | ||
62 | + | ||
63 | + if (a->size == 3) { | ||
64 | + return false; | ||
65 | + } | ||
66 | + | ||
67 | + if ((a->vd | a->vm) & a->q) { | ||
68 | + return false; | ||
69 | + } | ||
70 | + | ||
71 | + if (!vfp_access_check(s)) { | ||
72 | + return true; | ||
73 | + } | ||
74 | + | ||
75 | + fn(a->size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
76 | + | ||
77 | + return true; | ||
78 | +} | ||
79 | + | ||
80 | +#define DO_2MISC_VEC(INSN, FN) \ | ||
81 | + static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | ||
82 | + { \ | ||
83 | + return do_2misc_vec(s, a, FN); \ | ||
84 | + } | ||
85 | + | ||
86 | +DO_2MISC_VEC(VNEG, tcg_gen_gvec_neg) | ||
87 | +DO_2MISC_VEC(VABS, tcg_gen_gvec_abs) | ||
88 | +DO_2MISC_VEC(VCEQ0, gen_gvec_ceq0) | ||
89 | +DO_2MISC_VEC(VCGT0, gen_gvec_cgt0) | ||
90 | +DO_2MISC_VEC(VCLE0, gen_gvec_cle0) | ||
91 | +DO_2MISC_VEC(VCGE0, gen_gvec_cge0) | ||
92 | +DO_2MISC_VEC(VCLT0, gen_gvec_clt0) | ||
93 | + | ||
94 | +static bool trans_VMVN(DisasContext *s, arg_2misc *a) | ||
95 | +{ | ||
96 | + if (a->size != 0) { | ||
97 | + return false; | ||
98 | + } | ||
99 | + return do_2misc_vec(s, a, tcg_gen_gvec_not); | ||
100 | +} | ||
101 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
102 | index XXXXXXX..XXXXXXX 100644 | ||
103 | --- a/target/arm/translate.c | ||
104 | +++ b/target/arm/translate.c | ||
105 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
106 | int size; | ||
107 | int pass; | ||
108 | int u; | ||
109 | - int vec_size; | ||
110 | TCGv_i32 tmp, tmp2; | ||
111 | |||
112 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
114 | VFP_DREG_D(rd, insn); | ||
115 | VFP_DREG_M(rm, insn); | ||
116 | size = (insn >> 20) & 3; | ||
117 | - vec_size = q ? 16 : 8; | ||
118 | rd_ofs = neon_reg_offset(rd, 0); | ||
119 | rm_ofs = neon_reg_offset(rm, 0); | ||
120 | |||
121 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
122 | case NEON_2RM_VSHLL: | ||
123 | case NEON_2RM_VCVT_F16_F32: | ||
124 | case NEON_2RM_VCVT_F32_F16: | ||
125 | + case NEON_2RM_VMVN: | ||
126 | + case NEON_2RM_VNEG: | ||
127 | + case NEON_2RM_VABS: | ||
128 | + case NEON_2RM_VCEQ0: | ||
129 | + case NEON_2RM_VCGT0: | ||
130 | + case NEON_2RM_VCLE0: | ||
131 | + case NEON_2RM_VCGE0: | ||
132 | + case NEON_2RM_VCLT0: | ||
133 | /* handled by decodetree */ | ||
134 | return 1; | ||
135 | case NEON_2RM_VTRN: | ||
136 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
137 | q ? gen_helper_crypto_sha256su0 | ||
138 | : gen_helper_crypto_sha1su1); | ||
139 | break; | ||
140 | - case NEON_2RM_VMVN: | ||
141 | - tcg_gen_gvec_not(0, rd_ofs, rm_ofs, vec_size, vec_size); | ||
142 | - break; | ||
143 | - case NEON_2RM_VNEG: | ||
144 | - tcg_gen_gvec_neg(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
145 | - break; | ||
146 | - case NEON_2RM_VABS: | ||
147 | - tcg_gen_gvec_abs(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
148 | - break; | ||
149 | - | ||
150 | - case NEON_2RM_VCEQ0: | ||
151 | - gen_gvec_ceq0(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
152 | - break; | ||
153 | - case NEON_2RM_VCGT0: | ||
154 | - gen_gvec_cgt0(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
155 | - break; | ||
156 | - case NEON_2RM_VCLE0: | ||
157 | - gen_gvec_cle0(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
158 | - break; | ||
159 | - case NEON_2RM_VCGE0: | ||
160 | - gen_gvec_cge0(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
161 | - break; | ||
162 | - case NEON_2RM_VCLT0: | ||
163 | - gen_gvec_clt0(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
164 | - break; | ||
165 | |||
166 | default: | ||
167 | elementwise: | ||
168 | -- | ||
169 | 2.20.1 | ||
170 | |||
171 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon-2-reg misc crypto ops (AESE, AESMC, SHA1H, SHA1SU1) | ||
2 | to decodetree. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200616170844.13318-9-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 12 ++++++++ | ||
9 | target/arm/translate-neon.inc.c | 42 ++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 52 +++------------------------------ | ||
11 | 3 files changed, 58 insertions(+), 48 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
18 | &2misc vm=%vm_dp vd=%vd_dp | ||
19 | @2misc_q0 .... ... .. . .. size:2 .. .... . .... . . . .... \ | ||
20 | &2misc vm=%vm_dp vd=%vd_dp q=0 | ||
21 | + @2misc_q1 .... ... .. . .. size:2 .. .... . .... . . . .... \ | ||
22 | + &2misc vm=%vm_dp vd=%vd_dp q=1 | ||
23 | |||
24 | VREV64 1111 001 11 . 11 .. 00 .... 0 0000 . . 0 .... @2misc | ||
25 | |||
26 | VPADDL_S 1111 001 11 . 11 .. 00 .... 0 0100 . . 0 .... @2misc | ||
27 | VPADDL_U 1111 001 11 . 11 .. 00 .... 0 0101 . . 0 .... @2misc | ||
28 | |||
29 | + AESE 1111 001 11 . 11 .. 00 .... 0 0110 0 . 0 .... @2misc_q1 | ||
30 | + AESD 1111 001 11 . 11 .. 00 .... 0 0110 1 . 0 .... @2misc_q1 | ||
31 | + AESMC 1111 001 11 . 11 .. 00 .... 0 0111 0 . 0 .... @2misc_q1 | ||
32 | + AESIMC 1111 001 11 . 11 .. 00 .... 0 0111 1 . 0 .... @2misc_q1 | ||
33 | + | ||
34 | VMVN 1111 001 11 . 11 .. 00 .... 0 1011 . . 0 .... @2misc | ||
35 | |||
36 | VPADAL_S 1111 001 11 . 11 .. 00 .... 0 1100 . . 0 .... @2misc | ||
37 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
38 | VCLE0 1111 001 11 . 11 .. 01 .... 0 0011 . . 0 .... @2misc | ||
39 | VCLT0 1111 001 11 . 11 .. 01 .... 0 0100 . . 0 .... @2misc | ||
40 | |||
41 | + SHA1H 1111 001 11 . 11 .. 01 .... 0 0101 1 . 0 .... @2misc_q1 | ||
42 | + | ||
43 | VABS 1111 001 11 . 11 .. 01 .... 0 0110 . . 0 .... @2misc | ||
44 | VNEG 1111 001 11 . 11 .. 01 .... 0 0111 . . 0 .... @2misc | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
47 | |||
48 | VSHLL 1111 001 11 . 11 .. 10 .... 0 0110 0 . 0 .... @2misc_q0 | ||
49 | |||
50 | + SHA1SU1 1111 001 11 . 11 .. 10 .... 0 0111 0 . 0 .... @2misc_q1 | ||
51 | + SHA256SU0 1111 001 11 . 11 .. 10 .... 0 0111 1 . 0 .... @2misc_q1 | ||
52 | + | ||
53 | VCVT_F16_F32 1111 001 11 . 11 .. 10 .... 0 1100 0 . 0 .... @2misc_q0 | ||
54 | VCVT_F32_F16 1111 001 11 . 11 .. 10 .... 0 1110 0 . 0 .... @2misc_q0 | ||
55 | ] | ||
56 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/translate-neon.inc.c | ||
59 | +++ b/target/arm/translate-neon.inc.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMVN(DisasContext *s, arg_2misc *a) | ||
61 | } | ||
62 | return do_2misc_vec(s, a, tcg_gen_gvec_not); | ||
63 | } | ||
64 | + | ||
65 | +#define WRAP_2M_3_OOL_FN(WRAPNAME, FUNC, DATA) \ | ||
66 | + static void WRAPNAME(unsigned vece, uint32_t rd_ofs, \ | ||
67 | + uint32_t rm_ofs, uint32_t oprsz, \ | ||
68 | + uint32_t maxsz) \ | ||
69 | + { \ | ||
70 | + tcg_gen_gvec_3_ool(rd_ofs, rd_ofs, rm_ofs, oprsz, maxsz, \ | ||
71 | + DATA, FUNC); \ | ||
72 | + } | ||
73 | + | ||
74 | +#define WRAP_2M_2_OOL_FN(WRAPNAME, FUNC, DATA) \ | ||
75 | + static void WRAPNAME(unsigned vece, uint32_t rd_ofs, \ | ||
76 | + uint32_t rm_ofs, uint32_t oprsz, \ | ||
77 | + uint32_t maxsz) \ | ||
78 | + { \ | ||
79 | + tcg_gen_gvec_2_ool(rd_ofs, rm_ofs, oprsz, maxsz, DATA, FUNC); \ | ||
80 | + } | ||
81 | + | ||
82 | +WRAP_2M_3_OOL_FN(gen_AESE, gen_helper_crypto_aese, 0) | ||
83 | +WRAP_2M_3_OOL_FN(gen_AESD, gen_helper_crypto_aese, 1) | ||
84 | +WRAP_2M_2_OOL_FN(gen_AESMC, gen_helper_crypto_aesmc, 0) | ||
85 | +WRAP_2M_2_OOL_FN(gen_AESIMC, gen_helper_crypto_aesmc, 1) | ||
86 | +WRAP_2M_2_OOL_FN(gen_SHA1H, gen_helper_crypto_sha1h, 0) | ||
87 | +WRAP_2M_2_OOL_FN(gen_SHA1SU1, gen_helper_crypto_sha1su1, 0) | ||
88 | +WRAP_2M_2_OOL_FN(gen_SHA256SU0, gen_helper_crypto_sha256su0, 0) | ||
89 | + | ||
90 | +#define DO_2M_CRYPTO(INSN, FEATURE, SIZE) \ | ||
91 | + static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | ||
92 | + { \ | ||
93 | + if (!dc_isar_feature(FEATURE, s) || a->size != SIZE) { \ | ||
94 | + return false; \ | ||
95 | + } \ | ||
96 | + return do_2misc_vec(s, a, gen_##INSN); \ | ||
97 | + } | ||
98 | + | ||
99 | +DO_2M_CRYPTO(AESE, aa32_aes, 0) | ||
100 | +DO_2M_CRYPTO(AESD, aa32_aes, 0) | ||
101 | +DO_2M_CRYPTO(AESMC, aa32_aes, 0) | ||
102 | +DO_2M_CRYPTO(AESIMC, aa32_aes, 0) | ||
103 | +DO_2M_CRYPTO(SHA1H, aa32_sha1, 2) | ||
104 | +DO_2M_CRYPTO(SHA1SU1, aa32_sha1, 2) | ||
105 | +DO_2M_CRYPTO(SHA256SU0, aa32_sha2, 2) | ||
106 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/target/arm/translate.c | ||
109 | +++ b/target/arm/translate.c | ||
110 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
111 | { | ||
112 | int op; | ||
113 | int q; | ||
114 | - int rd, rm, rd_ofs, rm_ofs; | ||
115 | + int rd, rm; | ||
116 | int size; | ||
117 | int pass; | ||
118 | int u; | ||
119 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
120 | VFP_DREG_D(rd, insn); | ||
121 | VFP_DREG_M(rm, insn); | ||
122 | size = (insn >> 20) & 3; | ||
123 | - rd_ofs = neon_reg_offset(rd, 0); | ||
124 | - rm_ofs = neon_reg_offset(rm, 0); | ||
125 | |||
126 | if ((insn & (1 << 23)) == 0) { | ||
127 | /* Three register same length: handled by decodetree */ | ||
128 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
129 | case NEON_2RM_VCLE0: | ||
130 | case NEON_2RM_VCGE0: | ||
131 | case NEON_2RM_VCLT0: | ||
132 | + case NEON_2RM_AESE: case NEON_2RM_AESMC: | ||
133 | + case NEON_2RM_SHA1H: | ||
134 | + case NEON_2RM_SHA1SU1: | ||
135 | /* handled by decodetree */ | ||
136 | return 1; | ||
137 | case NEON_2RM_VTRN: | ||
138 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
139 | goto elementwise; | ||
140 | } | ||
141 | break; | ||
142 | - case NEON_2RM_AESE: case NEON_2RM_AESMC: | ||
143 | - if (!dc_isar_feature(aa32_aes, s) || ((rm | rd) & 1)) { | ||
144 | - return 1; | ||
145 | - } | ||
146 | - /* | ||
147 | - * Bit 6 is the lowest opcode bit; it distinguishes | ||
148 | - * between encryption (AESE/AESMC) and decryption | ||
149 | - * (AESD/AESIMC). | ||
150 | - */ | ||
151 | - if (op == NEON_2RM_AESE) { | ||
152 | - tcg_gen_gvec_3_ool(vfp_reg_offset(true, rd), | ||
153 | - vfp_reg_offset(true, rd), | ||
154 | - vfp_reg_offset(true, rm), | ||
155 | - 16, 16, extract32(insn, 6, 1), | ||
156 | - gen_helper_crypto_aese); | ||
157 | - } else { | ||
158 | - tcg_gen_gvec_2_ool(vfp_reg_offset(true, rd), | ||
159 | - vfp_reg_offset(true, rm), | ||
160 | - 16, 16, extract32(insn, 6, 1), | ||
161 | - gen_helper_crypto_aesmc); | ||
162 | - } | ||
163 | - break; | ||
164 | - case NEON_2RM_SHA1H: | ||
165 | - if (!dc_isar_feature(aa32_sha1, s) || ((rm | rd) & 1)) { | ||
166 | - return 1; | ||
167 | - } | ||
168 | - tcg_gen_gvec_2_ool(rd_ofs, rm_ofs, 16, 16, 0, | ||
169 | - gen_helper_crypto_sha1h); | ||
170 | - break; | ||
171 | - case NEON_2RM_SHA1SU1: | ||
172 | - if ((rm | rd) & 1) { | ||
173 | - return 1; | ||
174 | - } | ||
175 | - /* bit 6 (q): set -> SHA256SU0, cleared -> SHA1SU1 */ | ||
176 | - if (q) { | ||
177 | - if (!dc_isar_feature(aa32_sha2, s)) { | ||
178 | - return 1; | ||
179 | - } | ||
180 | - } else if (!dc_isar_feature(aa32_sha1, s)) { | ||
181 | - return 1; | ||
182 | - } | ||
183 | - tcg_gen_gvec_2_ool(rd_ofs, rm_ofs, 16, 16, 0, | ||
184 | - q ? gen_helper_crypto_sha256su0 | ||
185 | - : gen_helper_crypto_sha1su1); | ||
186 | - break; | ||
187 | |||
188 | default: | ||
189 | elementwise: | ||
190 | -- | ||
191 | 2.20.1 | ||
192 | |||
193 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The NeonGenOneOpFn typedef breaks with the pattern of the other | ||
2 | NeonGen*Fn typedefs, because it is a TCGv_i64 -> TCGv_i64 operation | ||
3 | but it does not have '64' in its name. Rename it to NeonGenOne64OpFn, | ||
4 | so that the old name is available for a TCGv_i32 -> TCGv_i32 operation | ||
5 | (which we will need in a subsequent commit). | ||
1 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200616170844.13318-10-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/translate.h | 2 +- | ||
12 | target/arm/translate-a64.c | 4 ++-- | ||
13 | 2 files changed, 3 insertions(+), 3 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate.h | ||
18 | +++ b/target/arm/translate.h | ||
19 | @@ -XXX,XX +XXX,XX @@ typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); | ||
20 | typedef void NeonGenTwoOpWidenFn(TCGv_i64, TCGv_i32, TCGv_i32); | ||
21 | typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); | ||
22 | typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); | ||
23 | -typedef void NeonGenOneOpFn(TCGv_i64, TCGv_i64); | ||
24 | +typedef void NeonGenOne64OpFn(TCGv_i64, TCGv_i64); | ||
25 | typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); | ||
26 | typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
27 | typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
28 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/translate-a64.c | ||
31 | +++ b/target/arm/translate-a64.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_pairwise(DisasContext *s, int opcode, bool u, | ||
33 | } else { | ||
34 | for (pass = 0; pass < maxpass; pass++) { | ||
35 | TCGv_i64 tcg_op = tcg_temp_new_i64(); | ||
36 | - NeonGenOneOpFn *genfn; | ||
37 | - static NeonGenOneOpFn * const fns[2][2] = { | ||
38 | + NeonGenOne64OpFn *genfn; | ||
39 | + static NeonGenOne64OpFn * const fns[2][2] = { | ||
40 | { gen_helper_neon_addlp_s8, gen_helper_neon_addlp_u8 }, | ||
41 | { gen_helper_neon_addlp_s16, gen_helper_neon_addlp_u16 }, | ||
42 | }; | ||
43 | -- | ||
44 | 2.20.1 | ||
45 | |||
46 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | All the other typedefs like these spell "Op" with a lowercase 'p'; |
---|---|---|---|
2 | remane the NeonGenTwoSingleOPFn and NeonGenTwoDoubleOPFn typedefs to | ||
3 | match. | ||
2 | 4 | ||
3 | For opcodes 0-5, move some if conditions into the structure | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | of a switch statement. For opcodes 6 & 7, decode everything | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | at once with a second switch. | 7 | Message-id: 20200616170844.13318-11-peter.maydell@linaro.org |
8 | --- | ||
9 | target/arm/translate.h | 4 ++-- | ||
10 | target/arm/translate-a64.c | 4 ++-- | ||
11 | target/arm/translate-neon.inc.c | 2 +- | ||
12 | 3 files changed, 5 insertions(+), 5 deletions(-) | ||
6 | 13 | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
8 | Message-id: 20190206052857.5077-3-richard.henderson@linaro.org | 15 | index XXXXXXX..XXXXXXX 100644 |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 16 | --- a/target/arm/translate.h |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | +++ b/target/arm/translate.h |
11 | --- | 18 | @@ -XXX,XX +XXX,XX @@ typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64); |
12 | target/arm/translate-a64.c | 94 ++++++++++++++++++++------------------ | 19 | typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64); |
13 | 1 file changed, 49 insertions(+), 45 deletions(-) | 20 | typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); |
14 | 21 | typedef void NeonGenTwoOpWidenFn(TCGv_i64, TCGv_i32, TCGv_i32); | |
22 | -typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); | ||
23 | -typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); | ||
24 | +typedef void NeonGenTwoSingleOpFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); | ||
25 | +typedef void NeonGenTwoDoubleOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); | ||
26 | typedef void NeonGenOne64OpFn(TCGv_i64, TCGv_i64); | ||
27 | typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); | ||
28 | typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 29 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
16 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 31 | --- a/target/arm/translate-a64.c |
18 | +++ b/target/arm/translate-a64.c | 32 | +++ b/target/arm/translate-a64.c |
19 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_int_conv(DisasContext *s, uint32_t insn) | 33 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, |
20 | int type = extract32(insn, 22, 2); | 34 | TCGv_i64 tcg_op = tcg_temp_new_i64(); |
21 | bool sbit = extract32(insn, 29, 1); | 35 | TCGv_i64 tcg_zero = tcg_const_i64(0); |
22 | bool sf = extract32(insn, 31, 1); | 36 | TCGv_i64 tcg_res = tcg_temp_new_i64(); |
23 | + bool itof = false; | 37 | - NeonGenTwoDoubleOPFn *genfn; |
24 | 38 | + NeonGenTwoDoubleOpFn *genfn; | |
25 | if (sbit) { | 39 | bool swap = false; |
26 | - unallocated_encoding(s); | 40 | int pass; |
27 | - return; | 41 | |
28 | + goto do_unallocated; | 42 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, |
29 | } | 43 | TCGv_i32 tcg_op = tcg_temp_new_i32(); |
30 | 44 | TCGv_i32 tcg_zero = tcg_const_i32(0); | |
31 | - if (opcode > 5) { | 45 | TCGv_i32 tcg_res = tcg_temp_new_i32(); |
32 | - /* FMOV */ | 46 | - NeonGenTwoSingleOPFn *genfn; |
33 | - bool itof = opcode & 1; | 47 | + NeonGenTwoSingleOpFn *genfn; |
34 | - | 48 | bool swap = false; |
35 | - if (rmode >= 2) { | 49 | int pass, maxpasses; |
36 | - unallocated_encoding(s); | 50 | |
37 | - return; | 51 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
38 | - } | 52 | index XXXXXXX..XXXXXXX 100644 |
39 | - | 53 | --- a/target/arm/translate-neon.inc.c |
40 | - switch (sf << 3 | type << 1 | rmode) { | 54 | +++ b/target/arm/translate-neon.inc.c |
41 | - case 0x0: /* 32 bit */ | 55 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSHLL_U_2sh(DisasContext *s, arg_2reg_shift *a) |
42 | - case 0xa: /* 64 bit */ | ||
43 | - case 0xd: /* 64 bit to top half of quad */ | ||
44 | - break; | ||
45 | - case 0x6: /* 16-bit float, 32-bit int */ | ||
46 | - case 0xe: /* 16-bit float, 64-bit int */ | ||
47 | - if (dc_isar_feature(aa64_fp16, s)) { | ||
48 | - break; | ||
49 | - } | ||
50 | - /* fallthru */ | ||
51 | - default: | ||
52 | - /* all other sf/type/rmode combinations are invalid */ | ||
53 | - unallocated_encoding(s); | ||
54 | - return; | ||
55 | - } | ||
56 | - | ||
57 | - if (!fp_access_check(s)) { | ||
58 | - return; | ||
59 | - } | ||
60 | - handle_fmov(s, rd, rn, type, itof); | ||
61 | - } else { | ||
62 | - /* actual FP conversions */ | ||
63 | - bool itof = extract32(opcode, 1, 1); | ||
64 | - | ||
65 | - if (rmode != 0 && opcode > 1) { | ||
66 | - unallocated_encoding(s); | ||
67 | - return; | ||
68 | + switch (opcode) { | ||
69 | + case 2: /* SCVTF */ | ||
70 | + case 3: /* UCVTF */ | ||
71 | + itof = true; | ||
72 | + /* fallthru */ | ||
73 | + case 4: /* FCVTAS */ | ||
74 | + case 5: /* FCVTAU */ | ||
75 | + if (rmode != 0) { | ||
76 | + goto do_unallocated; | ||
77 | } | ||
78 | + /* fallthru */ | ||
79 | + case 0: /* FCVT[NPMZ]S */ | ||
80 | + case 1: /* FCVT[NPMZ]U */ | ||
81 | switch (type) { | ||
82 | case 0: /* float32 */ | ||
83 | case 1: /* float64 */ | ||
84 | break; | ||
85 | case 3: /* float16 */ | ||
86 | - if (dc_isar_feature(aa64_fp16, s)) { | ||
87 | - break; | ||
88 | + if (!dc_isar_feature(aa64_fp16, s)) { | ||
89 | + goto do_unallocated; | ||
90 | } | ||
91 | - /* fallthru */ | ||
92 | + break; | ||
93 | default: | ||
94 | - unallocated_encoding(s); | ||
95 | - return; | ||
96 | + goto do_unallocated; | ||
97 | } | ||
98 | - | ||
99 | if (!fp_access_check(s)) { | ||
100 | return; | ||
101 | } | ||
102 | handle_fpfpcvt(s, rd, rn, opcode, itof, rmode, 64, sf, type); | ||
103 | + break; | ||
104 | + | ||
105 | + default: | ||
106 | + switch (sf << 7 | type << 5 | rmode << 3 | opcode) { | ||
107 | + case 0b01100110: /* FMOV half <-> 32-bit int */ | ||
108 | + case 0b01100111: | ||
109 | + case 0b11100110: /* FMOV half <-> 64-bit int */ | ||
110 | + case 0b11100111: | ||
111 | + if (!dc_isar_feature(aa64_fp16, s)) { | ||
112 | + goto do_unallocated; | ||
113 | + } | ||
114 | + /* fallthru */ | ||
115 | + case 0b00000110: /* FMOV 32-bit */ | ||
116 | + case 0b00000111: | ||
117 | + case 0b10100110: /* FMOV 64-bit */ | ||
118 | + case 0b10100111: | ||
119 | + case 0b11001110: /* FMOV top half of 128-bit */ | ||
120 | + case 0b11001111: | ||
121 | + if (!fp_access_check(s)) { | ||
122 | + return; | ||
123 | + } | ||
124 | + itof = opcode & 1; | ||
125 | + handle_fmov(s, rd, rn, type, itof); | ||
126 | + break; | ||
127 | + | ||
128 | + default: | ||
129 | + do_unallocated: | ||
130 | + unallocated_encoding(s); | ||
131 | + return; | ||
132 | + } | ||
133 | + break; | ||
134 | } | ||
135 | } | 56 | } |
136 | 57 | ||
58 | static bool do_fp_2sh(DisasContext *s, arg_2reg_shift *a, | ||
59 | - NeonGenTwoSingleOPFn *fn) | ||
60 | + NeonGenTwoSingleOpFn *fn) | ||
61 | { | ||
62 | /* FP operations in 2-reg-and-shift group */ | ||
63 | TCGv_i32 tmp, shiftv; | ||
137 | -- | 64 | -- |
138 | 2.20.1 | 65 | 2.20.1 |
139 | 66 | ||
140 | 67 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Make gen_swap_half() take a source and destination TCGv_i32 rather | ||
2 | than modifying the input TCGv_i32; we're going to want to be able to | ||
3 | use it with the more flexible function signature, and this also | ||
4 | brings it into line with other functions like gen_rev16() and | ||
5 | gen_revsh(). | ||
1 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200616170844.13318-12-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/translate-neon.inc.c | 2 +- | ||
12 | target/arm/translate.c | 10 +++++----- | ||
13 | 2 files changed, 6 insertions(+), 6 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate-neon.inc.c | ||
18 | +++ b/target/arm/translate-neon.inc.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static bool trans_VREV64(DisasContext *s, arg_VREV64 *a) | ||
20 | tcg_gen_bswap32_i32(tmp[half], tmp[half]); | ||
21 | break; | ||
22 | case 1: | ||
23 | - gen_swap_half(tmp[half]); | ||
24 | + gen_swap_half(tmp[half], tmp[half]); | ||
25 | break; | ||
26 | case 2: | ||
27 | break; | ||
28 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/translate.c | ||
31 | +++ b/target/arm/translate.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void gen_revsh(TCGv_i32 dest, TCGv_i32 var) | ||
33 | } | ||
34 | |||
35 | /* Swap low and high halfwords. */ | ||
36 | -static void gen_swap_half(TCGv_i32 var) | ||
37 | +static void gen_swap_half(TCGv_i32 dest, TCGv_i32 var) | ||
38 | { | ||
39 | - tcg_gen_rotri_i32(var, var, 16); | ||
40 | + tcg_gen_rotri_i32(dest, var, 16); | ||
41 | } | ||
42 | |||
43 | /* Dual 16-bit add. Result placed in t0 and t1 is marked as dead. | ||
44 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
45 | case NEON_2RM_VREV32: | ||
46 | switch (size) { | ||
47 | case 0: tcg_gen_bswap32_i32(tmp, tmp); break; | ||
48 | - case 1: gen_swap_half(tmp); break; | ||
49 | + case 1: gen_swap_half(tmp, tmp); break; | ||
50 | default: abort(); | ||
51 | } | ||
52 | break; | ||
53 | @@ -XXX,XX +XXX,XX @@ static bool op_smlad(DisasContext *s, arg_rrrr *a, bool m_swap, bool sub) | ||
54 | t1 = load_reg(s, a->rn); | ||
55 | t2 = load_reg(s, a->rm); | ||
56 | if (m_swap) { | ||
57 | - gen_swap_half(t2); | ||
58 | + gen_swap_half(t2, t2); | ||
59 | } | ||
60 | gen_smul_dual(t1, t2); | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static bool op_smlald(DisasContext *s, arg_rrrr *a, bool m_swap, bool sub) | ||
63 | t1 = load_reg(s, a->rn); | ||
64 | t2 = load_reg(s, a->rm); | ||
65 | if (m_swap) { | ||
66 | - gen_swap_half(t2); | ||
67 | + gen_swap_half(t2, t2); | ||
68 | } | ||
69 | gen_smul_dual(t1, t2); | ||
70 | |||
71 | -- | ||
72 | 2.20.1 | ||
73 | |||
74 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the VREV32 and VREV16 insns in the Neon 2-reg-misc group | ||
2 | to decodetree. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200616170844.13318-13-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/translate.h | 1 + | ||
9 | target/arm/neon-dp.decode | 2 ++ | ||
10 | target/arm/translate-neon.inc.c | 55 +++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate.c | 12 ++----- | ||
12 | 4 files changed, 60 insertions(+), 10 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/translate.h | ||
17 | +++ b/target/arm/translate.h | ||
18 | @@ -XXX,XX +XXX,XX @@ typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | ||
19 | uint32_t, uint32_t, uint32_t); | ||
20 | |||
21 | /* Function prototype for gen_ functions for calling Neon helpers */ | ||
22 | +typedef void NeonGenOneOpFn(TCGv_i32, TCGv_i32); | ||
23 | typedef void NeonGenOneOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32); | ||
24 | typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32); | ||
25 | typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32); | ||
26 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/neon-dp.decode | ||
29 | +++ b/target/arm/neon-dp.decode | ||
30 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
31 | &2misc vm=%vm_dp vd=%vd_dp q=1 | ||
32 | |||
33 | VREV64 1111 001 11 . 11 .. 00 .... 0 0000 . . 0 .... @2misc | ||
34 | + VREV32 1111 001 11 . 11 .. 00 .... 0 0001 . . 0 .... @2misc | ||
35 | + VREV16 1111 001 11 . 11 .. 00 .... 0 0010 . . 0 .... @2misc | ||
36 | |||
37 | VPADDL_S 1111 001 11 . 11 .. 00 .... 0 0100 . . 0 .... @2misc | ||
38 | VPADDL_U 1111 001 11 . 11 .. 00 .... 0 0101 . . 0 .... @2misc | ||
39 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/translate-neon.inc.c | ||
42 | +++ b/target/arm/translate-neon.inc.c | ||
43 | @@ -XXX,XX +XXX,XX @@ DO_2M_CRYPTO(AESIMC, aa32_aes, 0) | ||
44 | DO_2M_CRYPTO(SHA1H, aa32_sha1, 2) | ||
45 | DO_2M_CRYPTO(SHA1SU1, aa32_sha1, 2) | ||
46 | DO_2M_CRYPTO(SHA256SU0, aa32_sha2, 2) | ||
47 | + | ||
48 | +static bool do_2misc(DisasContext *s, arg_2misc *a, NeonGenOneOpFn *fn) | ||
49 | +{ | ||
50 | + int pass; | ||
51 | + | ||
52 | + /* Handle a 2-reg-misc operation by iterating 32 bits at a time */ | ||
53 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
58 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
59 | + ((a->vd | a->vm) & 0x10)) { | ||
60 | + return false; | ||
61 | + } | ||
62 | + | ||
63 | + if (!fn) { | ||
64 | + return false; | ||
65 | + } | ||
66 | + | ||
67 | + if ((a->vd | a->vm) & a->q) { | ||
68 | + return false; | ||
69 | + } | ||
70 | + | ||
71 | + if (!vfp_access_check(s)) { | ||
72 | + return true; | ||
73 | + } | ||
74 | + | ||
75 | + for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
76 | + TCGv_i32 tmp = neon_load_reg(a->vm, pass); | ||
77 | + fn(tmp, tmp); | ||
78 | + neon_store_reg(a->vd, pass, tmp); | ||
79 | + } | ||
80 | + | ||
81 | + return true; | ||
82 | +} | ||
83 | + | ||
84 | +static bool trans_VREV32(DisasContext *s, arg_2misc *a) | ||
85 | +{ | ||
86 | + static NeonGenOneOpFn * const fn[] = { | ||
87 | + tcg_gen_bswap32_i32, | ||
88 | + gen_swap_half, | ||
89 | + NULL, | ||
90 | + NULL, | ||
91 | + }; | ||
92 | + return do_2misc(s, a, fn[a->size]); | ||
93 | +} | ||
94 | + | ||
95 | +static bool trans_VREV16(DisasContext *s, arg_2misc *a) | ||
96 | +{ | ||
97 | + if (a->size != 0) { | ||
98 | + return false; | ||
99 | + } | ||
100 | + return do_2misc(s, a, gen_rev16); | ||
101 | +} | ||
102 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/target/arm/translate.c | ||
105 | +++ b/target/arm/translate.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
107 | case NEON_2RM_AESE: case NEON_2RM_AESMC: | ||
108 | case NEON_2RM_SHA1H: | ||
109 | case NEON_2RM_SHA1SU1: | ||
110 | + case NEON_2RM_VREV32: | ||
111 | + case NEON_2RM_VREV16: | ||
112 | /* handled by decodetree */ | ||
113 | return 1; | ||
114 | case NEON_2RM_VTRN: | ||
115 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
116 | for (pass = 0; pass < (q ? 4 : 2); pass++) { | ||
117 | tmp = neon_load_reg(rm, pass); | ||
118 | switch (op) { | ||
119 | - case NEON_2RM_VREV32: | ||
120 | - switch (size) { | ||
121 | - case 0: tcg_gen_bswap32_i32(tmp, tmp); break; | ||
122 | - case 1: gen_swap_half(tmp, tmp); break; | ||
123 | - default: abort(); | ||
124 | - } | ||
125 | - break; | ||
126 | - case NEON_2RM_VREV16: | ||
127 | - gen_rev16(tmp, tmp); | ||
128 | - break; | ||
129 | case NEON_2RM_VCLS: | ||
130 | switch (size) { | ||
131 | case 0: gen_helper_neon_cls_s8(tmp, tmp); break; | ||
132 | -- | ||
133 | 2.20.1 | ||
134 | |||
135 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the remaining ops in the Neon 2-reg-misc group which | ||
2 | can be implemented simply with our do_2misc() helper. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200616170844.13318-14-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 10 +++++ | ||
9 | target/arm/translate-neon.inc.c | 69 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 38 ++++-------------- | ||
11 | 3 files changed, 86 insertions(+), 31 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
18 | AESMC 1111 001 11 . 11 .. 00 .... 0 0111 0 . 0 .... @2misc_q1 | ||
19 | AESIMC 1111 001 11 . 11 .. 00 .... 0 0111 1 . 0 .... @2misc_q1 | ||
20 | |||
21 | + VCLS 1111 001 11 . 11 .. 00 .... 0 1000 . . 0 .... @2misc | ||
22 | + VCLZ 1111 001 11 . 11 .. 00 .... 0 1001 . . 0 .... @2misc | ||
23 | + VCNT 1111 001 11 . 11 .. 00 .... 0 1010 . . 0 .... @2misc | ||
24 | + | ||
25 | VMVN 1111 001 11 . 11 .. 00 .... 0 1011 . . 0 .... @2misc | ||
26 | |||
27 | VPADAL_S 1111 001 11 . 11 .. 00 .... 0 1100 . . 0 .... @2misc | ||
28 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
29 | VABS 1111 001 11 . 11 .. 01 .... 0 0110 . . 0 .... @2misc | ||
30 | VNEG 1111 001 11 . 11 .. 01 .... 0 0111 . . 0 .... @2misc | ||
31 | |||
32 | + VABS_F 1111 001 11 . 11 .. 01 .... 0 1110 . . 0 .... @2misc | ||
33 | + VNEG_F 1111 001 11 . 11 .. 01 .... 0 1111 . . 0 .... @2misc | ||
34 | + | ||
35 | VUZP 1111 001 11 . 11 .. 10 .... 0 0010 . . 0 .... @2misc | ||
36 | VZIP 1111 001 11 . 11 .. 10 .... 0 0011 . . 0 .... @2misc | ||
37 | |||
38 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
39 | |||
40 | VCVT_F16_F32 1111 001 11 . 11 .. 10 .... 0 1100 0 . 0 .... @2misc_q0 | ||
41 | VCVT_F32_F16 1111 001 11 . 11 .. 10 .... 0 1110 0 . 0 .... @2misc_q0 | ||
42 | + | ||
43 | + VRECPE 1111 001 11 . 11 .. 11 .... 0 1000 . . 0 .... @2misc | ||
44 | + VRSQRTE 1111 001 11 . 11 .. 11 .... 0 1001 . . 0 .... @2misc | ||
45 | ] | ||
46 | |||
47 | # Subgroup for size != 0b11 | ||
48 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/translate-neon.inc.c | ||
51 | +++ b/target/arm/translate-neon.inc.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static bool trans_VREV16(DisasContext *s, arg_2misc *a) | ||
53 | } | ||
54 | return do_2misc(s, a, gen_rev16); | ||
55 | } | ||
56 | + | ||
57 | +static bool trans_VCLS(DisasContext *s, arg_2misc *a) | ||
58 | +{ | ||
59 | + static NeonGenOneOpFn * const fn[] = { | ||
60 | + gen_helper_neon_cls_s8, | ||
61 | + gen_helper_neon_cls_s16, | ||
62 | + gen_helper_neon_cls_s32, | ||
63 | + NULL, | ||
64 | + }; | ||
65 | + return do_2misc(s, a, fn[a->size]); | ||
66 | +} | ||
67 | + | ||
68 | +static void do_VCLZ_32(TCGv_i32 rd, TCGv_i32 rm) | ||
69 | +{ | ||
70 | + tcg_gen_clzi_i32(rd, rm, 32); | ||
71 | +} | ||
72 | + | ||
73 | +static bool trans_VCLZ(DisasContext *s, arg_2misc *a) | ||
74 | +{ | ||
75 | + static NeonGenOneOpFn * const fn[] = { | ||
76 | + gen_helper_neon_clz_u8, | ||
77 | + gen_helper_neon_clz_u16, | ||
78 | + do_VCLZ_32, | ||
79 | + NULL, | ||
80 | + }; | ||
81 | + return do_2misc(s, a, fn[a->size]); | ||
82 | +} | ||
83 | + | ||
84 | +static bool trans_VCNT(DisasContext *s, arg_2misc *a) | ||
85 | +{ | ||
86 | + if (a->size != 0) { | ||
87 | + return false; | ||
88 | + } | ||
89 | + return do_2misc(s, a, gen_helper_neon_cnt_u8); | ||
90 | +} | ||
91 | + | ||
92 | +static bool trans_VABS_F(DisasContext *s, arg_2misc *a) | ||
93 | +{ | ||
94 | + if (a->size != 2) { | ||
95 | + return false; | ||
96 | + } | ||
97 | + /* TODO: FP16 : size == 1 */ | ||
98 | + return do_2misc(s, a, gen_helper_vfp_abss); | ||
99 | +} | ||
100 | + | ||
101 | +static bool trans_VNEG_F(DisasContext *s, arg_2misc *a) | ||
102 | +{ | ||
103 | + if (a->size != 2) { | ||
104 | + return false; | ||
105 | + } | ||
106 | + /* TODO: FP16 : size == 1 */ | ||
107 | + return do_2misc(s, a, gen_helper_vfp_negs); | ||
108 | +} | ||
109 | + | ||
110 | +static bool trans_VRECPE(DisasContext *s, arg_2misc *a) | ||
111 | +{ | ||
112 | + if (a->size != 2) { | ||
113 | + return false; | ||
114 | + } | ||
115 | + return do_2misc(s, a, gen_helper_recpe_u32); | ||
116 | +} | ||
117 | + | ||
118 | +static bool trans_VRSQRTE(DisasContext *s, arg_2misc *a) | ||
119 | +{ | ||
120 | + if (a->size != 2) { | ||
121 | + return false; | ||
122 | + } | ||
123 | + return do_2misc(s, a, gen_helper_rsqrte_u32); | ||
124 | +} | ||
125 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/target/arm/translate.c | ||
128 | +++ b/target/arm/translate.c | ||
129 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
130 | case NEON_2RM_SHA1SU1: | ||
131 | case NEON_2RM_VREV32: | ||
132 | case NEON_2RM_VREV16: | ||
133 | + case NEON_2RM_VCLS: | ||
134 | + case NEON_2RM_VCLZ: | ||
135 | + case NEON_2RM_VCNT: | ||
136 | + case NEON_2RM_VABS_F: | ||
137 | + case NEON_2RM_VNEG_F: | ||
138 | + case NEON_2RM_VRECPE: | ||
139 | + case NEON_2RM_VRSQRTE: | ||
140 | /* handled by decodetree */ | ||
141 | return 1; | ||
142 | case NEON_2RM_VTRN: | ||
143 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
144 | for (pass = 0; pass < (q ? 4 : 2); pass++) { | ||
145 | tmp = neon_load_reg(rm, pass); | ||
146 | switch (op) { | ||
147 | - case NEON_2RM_VCLS: | ||
148 | - switch (size) { | ||
149 | - case 0: gen_helper_neon_cls_s8(tmp, tmp); break; | ||
150 | - case 1: gen_helper_neon_cls_s16(tmp, tmp); break; | ||
151 | - case 2: gen_helper_neon_cls_s32(tmp, tmp); break; | ||
152 | - default: abort(); | ||
153 | - } | ||
154 | - break; | ||
155 | - case NEON_2RM_VCLZ: | ||
156 | - switch (size) { | ||
157 | - case 0: gen_helper_neon_clz_u8(tmp, tmp); break; | ||
158 | - case 1: gen_helper_neon_clz_u16(tmp, tmp); break; | ||
159 | - case 2: tcg_gen_clzi_i32(tmp, tmp, 32); break; | ||
160 | - default: abort(); | ||
161 | - } | ||
162 | - break; | ||
163 | - case NEON_2RM_VCNT: | ||
164 | - gen_helper_neon_cnt_u8(tmp, tmp); | ||
165 | - break; | ||
166 | case NEON_2RM_VQABS: | ||
167 | switch (size) { | ||
168 | case 0: | ||
169 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
170 | tcg_temp_free_ptr(fpstatus); | ||
171 | break; | ||
172 | } | ||
173 | - case NEON_2RM_VABS_F: | ||
174 | - gen_helper_vfp_abss(tmp, tmp); | ||
175 | - break; | ||
176 | - case NEON_2RM_VNEG_F: | ||
177 | - gen_helper_vfp_negs(tmp, tmp); | ||
178 | - break; | ||
179 | case NEON_2RM_VSWP: | ||
180 | tmp2 = neon_load_reg(rd, pass); | ||
181 | neon_store_reg(rm, pass, tmp2); | ||
182 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
183 | tcg_temp_free_ptr(fpst); | ||
184 | break; | ||
185 | } | ||
186 | - case NEON_2RM_VRECPE: | ||
187 | - gen_helper_recpe_u32(tmp, tmp); | ||
188 | - break; | ||
189 | - case NEON_2RM_VRSQRTE: | ||
190 | - gen_helper_rsqrte_u32(tmp, tmp); | ||
191 | - break; | ||
192 | case NEON_2RM_VRECPE_F: | ||
193 | { | ||
194 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
195 | -- | ||
196 | 2.20.1 | ||
197 | |||
198 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon VQABS and VQNEG insns to decodetree. | ||
2 | Since these are the only ones which need cpu_env passing to | ||
3 | the helper, we wrap the helper rather than creating a whole | ||
4 | new do_2misc_env() function. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200616170844.13318-15-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/neon-dp.decode | 3 +++ | ||
11 | target/arm/translate-neon.inc.c | 35 +++++++++++++++++++++++++++++++++ | ||
12 | target/arm/translate.c | 30 ++-------------------------- | ||
13 | 3 files changed, 40 insertions(+), 28 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/neon-dp.decode | ||
18 | +++ b/target/arm/neon-dp.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
20 | VPADAL_S 1111 001 11 . 11 .. 00 .... 0 1100 . . 0 .... @2misc | ||
21 | VPADAL_U 1111 001 11 . 11 .. 00 .... 0 1101 . . 0 .... @2misc | ||
22 | |||
23 | + VQABS 1111 001 11 . 11 .. 00 .... 0 1110 . . 0 .... @2misc | ||
24 | + VQNEG 1111 001 11 . 11 .. 00 .... 0 1111 . . 0 .... @2misc | ||
25 | + | ||
26 | VCGT0 1111 001 11 . 11 .. 01 .... 0 0000 . . 0 .... @2misc | ||
27 | VCGE0 1111 001 11 . 11 .. 01 .... 0 0001 . . 0 .... @2misc | ||
28 | VCEQ0 1111 001 11 . 11 .. 01 .... 0 0010 . . 0 .... @2misc | ||
29 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/translate-neon.inc.c | ||
32 | +++ b/target/arm/translate-neon.inc.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRSQRTE(DisasContext *s, arg_2misc *a) | ||
34 | } | ||
35 | return do_2misc(s, a, gen_helper_rsqrte_u32); | ||
36 | } | ||
37 | + | ||
38 | +#define WRAP_1OP_ENV_FN(WRAPNAME, FUNC) \ | ||
39 | + static void WRAPNAME(TCGv_i32 d, TCGv_i32 m) \ | ||
40 | + { \ | ||
41 | + FUNC(d, cpu_env, m); \ | ||
42 | + } | ||
43 | + | ||
44 | +WRAP_1OP_ENV_FN(gen_VQABS_s8, gen_helper_neon_qabs_s8) | ||
45 | +WRAP_1OP_ENV_FN(gen_VQABS_s16, gen_helper_neon_qabs_s16) | ||
46 | +WRAP_1OP_ENV_FN(gen_VQABS_s32, gen_helper_neon_qabs_s32) | ||
47 | +WRAP_1OP_ENV_FN(gen_VQNEG_s8, gen_helper_neon_qneg_s8) | ||
48 | +WRAP_1OP_ENV_FN(gen_VQNEG_s16, gen_helper_neon_qneg_s16) | ||
49 | +WRAP_1OP_ENV_FN(gen_VQNEG_s32, gen_helper_neon_qneg_s32) | ||
50 | + | ||
51 | +static bool trans_VQABS(DisasContext *s, arg_2misc *a) | ||
52 | +{ | ||
53 | + static NeonGenOneOpFn * const fn[] = { | ||
54 | + gen_VQABS_s8, | ||
55 | + gen_VQABS_s16, | ||
56 | + gen_VQABS_s32, | ||
57 | + NULL, | ||
58 | + }; | ||
59 | + return do_2misc(s, a, fn[a->size]); | ||
60 | +} | ||
61 | + | ||
62 | +static bool trans_VQNEG(DisasContext *s, arg_2misc *a) | ||
63 | +{ | ||
64 | + static NeonGenOneOpFn * const fn[] = { | ||
65 | + gen_VQNEG_s8, | ||
66 | + gen_VQNEG_s16, | ||
67 | + gen_VQNEG_s32, | ||
68 | + NULL, | ||
69 | + }; | ||
70 | + return do_2misc(s, a, fn[a->size]); | ||
71 | +} | ||
72 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/target/arm/translate.c | ||
75 | +++ b/target/arm/translate.c | ||
76 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
77 | case NEON_2RM_VNEG_F: | ||
78 | case NEON_2RM_VRECPE: | ||
79 | case NEON_2RM_VRSQRTE: | ||
80 | + case NEON_2RM_VQABS: | ||
81 | + case NEON_2RM_VQNEG: | ||
82 | /* handled by decodetree */ | ||
83 | return 1; | ||
84 | case NEON_2RM_VTRN: | ||
85 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
86 | for (pass = 0; pass < (q ? 4 : 2); pass++) { | ||
87 | tmp = neon_load_reg(rm, pass); | ||
88 | switch (op) { | ||
89 | - case NEON_2RM_VQABS: | ||
90 | - switch (size) { | ||
91 | - case 0: | ||
92 | - gen_helper_neon_qabs_s8(tmp, cpu_env, tmp); | ||
93 | - break; | ||
94 | - case 1: | ||
95 | - gen_helper_neon_qabs_s16(tmp, cpu_env, tmp); | ||
96 | - break; | ||
97 | - case 2: | ||
98 | - gen_helper_neon_qabs_s32(tmp, cpu_env, tmp); | ||
99 | - break; | ||
100 | - default: abort(); | ||
101 | - } | ||
102 | - break; | ||
103 | - case NEON_2RM_VQNEG: | ||
104 | - switch (size) { | ||
105 | - case 0: | ||
106 | - gen_helper_neon_qneg_s8(tmp, cpu_env, tmp); | ||
107 | - break; | ||
108 | - case 1: | ||
109 | - gen_helper_neon_qneg_s16(tmp, cpu_env, tmp); | ||
110 | - break; | ||
111 | - case 2: | ||
112 | - gen_helper_neon_qneg_s32(tmp, cpu_env, tmp); | ||
113 | - break; | ||
114 | - default: abort(); | ||
115 | - } | ||
116 | - break; | ||
117 | case NEON_2RM_VCGT0_F: | ||
118 | { | ||
119 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
120 | -- | ||
121 | 2.20.1 | ||
122 | |||
123 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Convert the Neon 2-reg-misc insns which are implemented with |
---|---|---|---|
2 | 2 | simple calls to functions that take the input, output and | |
3 | For same-sign saturation, we have tcg vector operations. We can | 3 | fpstatus pointer. |
4 | compute the QC bit by comparing the saturated value against the | 4 | |
5 | unsaturated value. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190209033847.9014-12-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200616170844.13318-16-peter.maydell@linaro.org | ||
11 | --- | 8 | --- |
12 | target/arm/helper.h | 33 +++++++ | 9 | target/arm/translate.h | 1 + |
13 | target/arm/translate.h | 4 + | 10 | target/arm/neon-dp.decode | 8 +++++ |
14 | target/arm/translate-a64.c | 36 ++++---- | 11 | target/arm/translate-neon.inc.c | 62 +++++++++++++++++++++++++++++++++ |
15 | target/arm/translate.c | 172 +++++++++++++++++++++++++++++++------ | 12 | target/arm/translate.c | 56 ++++------------------------- |
16 | target/arm/vec_helper.c | 130 ++++++++++++++++++++++++++++ | 13 | 4 files changed, 78 insertions(+), 49 deletions(-) |
17 | 5 files changed, 331 insertions(+), 44 deletions(-) | 14 | |
18 | |||
19 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper.h | ||
22 | +++ b/target/arm/helper.h | ||
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(gvec_fmla_idx_s, TCG_CALL_NO_RWG, | ||
24 | DEF_HELPER_FLAGS_6(gvec_fmla_idx_d, TCG_CALL_NO_RWG, | ||
25 | void, ptr, ptr, ptr, ptr, ptr, i32) | ||
26 | |||
27 | +DEF_HELPER_FLAGS_5(gvec_uqadd_b, TCG_CALL_NO_RWG, | ||
28 | + void, ptr, ptr, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_5(gvec_uqadd_h, TCG_CALL_NO_RWG, | ||
30 | + void, ptr, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_5(gvec_uqadd_s, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_5(gvec_uqadd_d, TCG_CALL_NO_RWG, | ||
34 | + void, ptr, ptr, ptr, ptr, i32) | ||
35 | +DEF_HELPER_FLAGS_5(gvec_sqadd_b, TCG_CALL_NO_RWG, | ||
36 | + void, ptr, ptr, ptr, ptr, i32) | ||
37 | +DEF_HELPER_FLAGS_5(gvec_sqadd_h, TCG_CALL_NO_RWG, | ||
38 | + void, ptr, ptr, ptr, ptr, i32) | ||
39 | +DEF_HELPER_FLAGS_5(gvec_sqadd_s, TCG_CALL_NO_RWG, | ||
40 | + void, ptr, ptr, ptr, ptr, i32) | ||
41 | +DEF_HELPER_FLAGS_5(gvec_sqadd_d, TCG_CALL_NO_RWG, | ||
42 | + void, ptr, ptr, ptr, ptr, i32) | ||
43 | +DEF_HELPER_FLAGS_5(gvec_uqsub_b, TCG_CALL_NO_RWG, | ||
44 | + void, ptr, ptr, ptr, ptr, i32) | ||
45 | +DEF_HELPER_FLAGS_5(gvec_uqsub_h, TCG_CALL_NO_RWG, | ||
46 | + void, ptr, ptr, ptr, ptr, i32) | ||
47 | +DEF_HELPER_FLAGS_5(gvec_uqsub_s, TCG_CALL_NO_RWG, | ||
48 | + void, ptr, ptr, ptr, ptr, i32) | ||
49 | +DEF_HELPER_FLAGS_5(gvec_uqsub_d, TCG_CALL_NO_RWG, | ||
50 | + void, ptr, ptr, ptr, ptr, i32) | ||
51 | +DEF_HELPER_FLAGS_5(gvec_sqsub_b, TCG_CALL_NO_RWG, | ||
52 | + void, ptr, ptr, ptr, ptr, i32) | ||
53 | +DEF_HELPER_FLAGS_5(gvec_sqsub_h, TCG_CALL_NO_RWG, | ||
54 | + void, ptr, ptr, ptr, ptr, i32) | ||
55 | +DEF_HELPER_FLAGS_5(gvec_sqsub_s, TCG_CALL_NO_RWG, | ||
56 | + void, ptr, ptr, ptr, ptr, i32) | ||
57 | +DEF_HELPER_FLAGS_5(gvec_sqsub_d, TCG_CALL_NO_RWG, | ||
58 | + void, ptr, ptr, ptr, ptr, i32) | ||
59 | + | ||
60 | #ifdef TARGET_AARCH64 | ||
61 | #include "helper-a64.h" | ||
62 | #include "helper-sve.h" | ||
63 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 15 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
64 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
65 | --- a/target/arm/translate.h | 17 | --- a/target/arm/translate.h |
66 | +++ b/target/arm/translate.h | 18 | +++ b/target/arm/translate.h |
67 | @@ -XXX,XX +XXX,XX @@ extern const GVecGen2i ssra_op[4]; | 19 | @@ -XXX,XX +XXX,XX @@ typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64); |
68 | extern const GVecGen2i usra_op[4]; | 20 | typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64); |
69 | extern const GVecGen2i sri_op[4]; | 21 | typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); |
70 | extern const GVecGen2i sli_op[4]; | 22 | typedef void NeonGenTwoOpWidenFn(TCGv_i64, TCGv_i32, TCGv_i32); |
71 | +extern const GVecGen4 uqadd_op[4]; | 23 | +typedef void NeonGenOneSingleOpFn(TCGv_i32, TCGv_i32, TCGv_ptr); |
72 | +extern const GVecGen4 sqadd_op[4]; | 24 | typedef void NeonGenTwoSingleOpFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); |
73 | +extern const GVecGen4 uqsub_op[4]; | 25 | typedef void NeonGenTwoDoubleOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); |
74 | +extern const GVecGen4 sqsub_op[4]; | 26 | typedef void NeonGenOne64OpFn(TCGv_i64, TCGv_i64); |
75 | void gen_cmtst_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b); | 27 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
76 | 28 | index XXXXXXX..XXXXXXX 100644 | |
77 | /* | 29 | --- a/target/arm/neon-dp.decode |
78 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 30 | +++ b/target/arm/neon-dp.decode |
79 | index XXXXXXX..XXXXXXX 100644 | 31 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm |
80 | --- a/target/arm/translate-a64.c | 32 | SHA1SU1 1111 001 11 . 11 .. 10 .... 0 0111 0 . 0 .... @2misc_q1 |
81 | +++ b/target/arm/translate-a64.c | 33 | SHA256SU0 1111 001 11 . 11 .. 10 .... 0 0111 1 . 0 .... @2misc_q1 |
82 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | 34 | |
83 | } | 35 | + VRINTX 1111 001 11 . 11 .. 10 .... 0 1001 . . 0 .... @2misc |
84 | 36 | + | |
85 | switch (opcode) { | 37 | VCVT_F16_F32 1111 001 11 . 11 .. 10 .... 0 1100 0 . 0 .... @2misc_q0 |
86 | + case 0x01: /* SQADD, UQADD */ | 38 | VCVT_F32_F16 1111 001 11 . 11 .. 10 .... 0 1110 0 . 0 .... @2misc_q0 |
87 | + tcg_gen_gvec_4(vec_full_reg_offset(s, rd), | 39 | |
88 | + offsetof(CPUARMState, vfp.qc), | 40 | VRECPE 1111 001 11 . 11 .. 11 .... 0 1000 . . 0 .... @2misc |
89 | + vec_full_reg_offset(s, rn), | 41 | VRSQRTE 1111 001 11 . 11 .. 11 .... 0 1001 . . 0 .... @2misc |
90 | + vec_full_reg_offset(s, rm), | 42 | + VRECPE_F 1111 001 11 . 11 .. 11 .... 0 1010 . . 0 .... @2misc |
91 | + is_q ? 16 : 8, vec_full_reg_size(s), | 43 | + VRSQRTE_F 1111 001 11 . 11 .. 11 .... 0 1011 . . 0 .... @2misc |
92 | + (u ? uqadd_op : sqadd_op) + size); | 44 | + VCVT_FS 1111 001 11 . 11 .. 11 .... 0 1100 . . 0 .... @2misc |
93 | + return; | 45 | + VCVT_FU 1111 001 11 . 11 .. 11 .... 0 1101 . . 0 .... @2misc |
94 | + case 0x05: /* SQSUB, UQSUB */ | 46 | + VCVT_SF 1111 001 11 . 11 .. 11 .... 0 1110 . . 0 .... @2misc |
95 | + tcg_gen_gvec_4(vec_full_reg_offset(s, rd), | 47 | + VCVT_UF 1111 001 11 . 11 .. 11 .... 0 1111 . . 0 .... @2misc |
96 | + offsetof(CPUARMState, vfp.qc), | 48 | ] |
97 | + vec_full_reg_offset(s, rn), | 49 | |
98 | + vec_full_reg_offset(s, rm), | 50 | # Subgroup for size != 0b11 |
99 | + is_q ? 16 : 8, vec_full_reg_size(s), | 51 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
100 | + (u ? uqsub_op : sqsub_op) + size); | 52 | index XXXXXXX..XXXXXXX 100644 |
101 | + return; | 53 | --- a/target/arm/translate-neon.inc.c |
102 | case 0x0c: /* SMAX, UMAX */ | 54 | +++ b/target/arm/translate-neon.inc.c |
103 | if (u) { | 55 | @@ -XXX,XX +XXX,XX @@ static bool trans_VQNEG(DisasContext *s, arg_2misc *a) |
104 | gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_umax, size); | 56 | }; |
105 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | 57 | return do_2misc(s, a, fn[a->size]); |
106 | genfn = fns[size][u]; | 58 | } |
107 | break; | 59 | + |
108 | } | 60 | +static bool do_2misc_fp(DisasContext *s, arg_2misc *a, |
109 | - case 0x1: /* SQADD, UQADD */ | 61 | + NeonGenOneSingleOpFn *fn) |
110 | - { | 62 | +{ |
111 | - static NeonGenTwoOpEnvFn * const fns[3][2] = { | 63 | + int pass; |
112 | - { gen_helper_neon_qadd_s8, gen_helper_neon_qadd_u8 }, | 64 | + TCGv_ptr fpst; |
113 | - { gen_helper_neon_qadd_s16, gen_helper_neon_qadd_u16 }, | 65 | + |
114 | - { gen_helper_neon_qadd_s32, gen_helper_neon_qadd_u32 }, | 66 | + /* Handle a 2-reg-misc operation by iterating 32 bits at a time */ |
115 | - }; | 67 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
116 | - genenvfn = fns[size][u]; | 68 | + return false; |
117 | - break; | 69 | + } |
118 | - } | 70 | + |
119 | case 0x2: /* SRHADD, URHADD */ | 71 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
120 | { | 72 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
121 | static NeonGenTwoOpFn * const fns[3][2] = { | 73 | + ((a->vd | a->vm) & 0x10)) { |
122 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | 74 | + return false; |
123 | genfn = fns[size][u]; | 75 | + } |
124 | break; | 76 | + |
125 | } | 77 | + if (a->size != 2) { |
126 | - case 0x5: /* SQSUB, UQSUB */ | 78 | + /* TODO: FP16 will be the size == 1 case */ |
127 | - { | 79 | + return false; |
128 | - static NeonGenTwoOpEnvFn * const fns[3][2] = { | 80 | + } |
129 | - { gen_helper_neon_qsub_s8, gen_helper_neon_qsub_u8 }, | 81 | + |
130 | - { gen_helper_neon_qsub_s16, gen_helper_neon_qsub_u16 }, | 82 | + if ((a->vd | a->vm) & a->q) { |
131 | - { gen_helper_neon_qsub_s32, gen_helper_neon_qsub_u32 }, | 83 | + return false; |
132 | - }; | 84 | + } |
133 | - genenvfn = fns[size][u]; | 85 | + |
134 | - break; | 86 | + if (!vfp_access_check(s)) { |
135 | - } | 87 | + return true; |
136 | case 0x8: /* SSHL, USHL */ | 88 | + } |
137 | { | 89 | + |
138 | static NeonGenTwoOpFn * const fns[3][2] = { | 90 | + fpst = get_fpstatus_ptr(1); |
91 | + for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
92 | + TCGv_i32 tmp = neon_load_reg(a->vm, pass); | ||
93 | + fn(tmp, tmp, fpst); | ||
94 | + neon_store_reg(a->vd, pass, tmp); | ||
95 | + } | ||
96 | + tcg_temp_free_ptr(fpst); | ||
97 | + | ||
98 | + return true; | ||
99 | +} | ||
100 | + | ||
101 | +#define DO_2MISC_FP(INSN, FUNC) \ | ||
102 | + static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | ||
103 | + { \ | ||
104 | + return do_2misc_fp(s, a, FUNC); \ | ||
105 | + } | ||
106 | + | ||
107 | +DO_2MISC_FP(VRECPE_F, gen_helper_recpe_f32) | ||
108 | +DO_2MISC_FP(VRSQRTE_F, gen_helper_rsqrte_f32) | ||
109 | +DO_2MISC_FP(VCVT_FS, gen_helper_vfp_sitos) | ||
110 | +DO_2MISC_FP(VCVT_FU, gen_helper_vfp_uitos) | ||
111 | +DO_2MISC_FP(VCVT_SF, gen_helper_vfp_tosizs) | ||
112 | +DO_2MISC_FP(VCVT_UF, gen_helper_vfp_touizs) | ||
113 | + | ||
114 | +static bool trans_VRINTX(DisasContext *s, arg_2misc *a) | ||
115 | +{ | ||
116 | + if (!arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
117 | + return false; | ||
118 | + } | ||
119 | + return do_2misc_fp(s, a, gen_helper_rints_exact); | ||
120 | +} | ||
139 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 121 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
140 | index XXXXXXX..XXXXXXX 100644 | 122 | index XXXXXXX..XXXXXXX 100644 |
141 | --- a/target/arm/translate.c | 123 | --- a/target/arm/translate.c |
142 | +++ b/target/arm/translate.c | 124 | +++ b/target/arm/translate.c |
143 | @@ -XXX,XX +XXX,XX @@ const GVecGen3 cmtst_op[4] = { | ||
144 | .vece = MO_64 }, | ||
145 | }; | ||
146 | |||
147 | +static void gen_uqadd_vec(unsigned vece, TCGv_vec t, TCGv_vec sat, | ||
148 | + TCGv_vec a, TCGv_vec b) | ||
149 | +{ | ||
150 | + TCGv_vec x = tcg_temp_new_vec_matching(t); | ||
151 | + tcg_gen_add_vec(vece, x, a, b); | ||
152 | + tcg_gen_usadd_vec(vece, t, a, b); | ||
153 | + tcg_gen_cmp_vec(TCG_COND_NE, vece, x, x, t); | ||
154 | + tcg_gen_or_vec(vece, sat, sat, x); | ||
155 | + tcg_temp_free_vec(x); | ||
156 | +} | ||
157 | + | ||
158 | +const GVecGen4 uqadd_op[4] = { | ||
159 | + { .fniv = gen_uqadd_vec, | ||
160 | + .fno = gen_helper_gvec_uqadd_b, | ||
161 | + .opc = INDEX_op_usadd_vec, | ||
162 | + .write_aofs = true, | ||
163 | + .vece = MO_8 }, | ||
164 | + { .fniv = gen_uqadd_vec, | ||
165 | + .fno = gen_helper_gvec_uqadd_h, | ||
166 | + .opc = INDEX_op_usadd_vec, | ||
167 | + .write_aofs = true, | ||
168 | + .vece = MO_16 }, | ||
169 | + { .fniv = gen_uqadd_vec, | ||
170 | + .fno = gen_helper_gvec_uqadd_s, | ||
171 | + .opc = INDEX_op_usadd_vec, | ||
172 | + .write_aofs = true, | ||
173 | + .vece = MO_32 }, | ||
174 | + { .fniv = gen_uqadd_vec, | ||
175 | + .fno = gen_helper_gvec_uqadd_d, | ||
176 | + .opc = INDEX_op_usadd_vec, | ||
177 | + .write_aofs = true, | ||
178 | + .vece = MO_64 }, | ||
179 | +}; | ||
180 | + | ||
181 | +static void gen_sqadd_vec(unsigned vece, TCGv_vec t, TCGv_vec sat, | ||
182 | + TCGv_vec a, TCGv_vec b) | ||
183 | +{ | ||
184 | + TCGv_vec x = tcg_temp_new_vec_matching(t); | ||
185 | + tcg_gen_add_vec(vece, x, a, b); | ||
186 | + tcg_gen_ssadd_vec(vece, t, a, b); | ||
187 | + tcg_gen_cmp_vec(TCG_COND_NE, vece, x, x, t); | ||
188 | + tcg_gen_or_vec(vece, sat, sat, x); | ||
189 | + tcg_temp_free_vec(x); | ||
190 | +} | ||
191 | + | ||
192 | +const GVecGen4 sqadd_op[4] = { | ||
193 | + { .fniv = gen_sqadd_vec, | ||
194 | + .fno = gen_helper_gvec_sqadd_b, | ||
195 | + .opc = INDEX_op_ssadd_vec, | ||
196 | + .write_aofs = true, | ||
197 | + .vece = MO_8 }, | ||
198 | + { .fniv = gen_sqadd_vec, | ||
199 | + .fno = gen_helper_gvec_sqadd_h, | ||
200 | + .opc = INDEX_op_ssadd_vec, | ||
201 | + .write_aofs = true, | ||
202 | + .vece = MO_16 }, | ||
203 | + { .fniv = gen_sqadd_vec, | ||
204 | + .fno = gen_helper_gvec_sqadd_s, | ||
205 | + .opc = INDEX_op_ssadd_vec, | ||
206 | + .write_aofs = true, | ||
207 | + .vece = MO_32 }, | ||
208 | + { .fniv = gen_sqadd_vec, | ||
209 | + .fno = gen_helper_gvec_sqadd_d, | ||
210 | + .opc = INDEX_op_ssadd_vec, | ||
211 | + .write_aofs = true, | ||
212 | + .vece = MO_64 }, | ||
213 | +}; | ||
214 | + | ||
215 | +static void gen_uqsub_vec(unsigned vece, TCGv_vec t, TCGv_vec sat, | ||
216 | + TCGv_vec a, TCGv_vec b) | ||
217 | +{ | ||
218 | + TCGv_vec x = tcg_temp_new_vec_matching(t); | ||
219 | + tcg_gen_sub_vec(vece, x, a, b); | ||
220 | + tcg_gen_ussub_vec(vece, t, a, b); | ||
221 | + tcg_gen_cmp_vec(TCG_COND_NE, vece, x, x, t); | ||
222 | + tcg_gen_or_vec(vece, sat, sat, x); | ||
223 | + tcg_temp_free_vec(x); | ||
224 | +} | ||
225 | + | ||
226 | +const GVecGen4 uqsub_op[4] = { | ||
227 | + { .fniv = gen_uqsub_vec, | ||
228 | + .fno = gen_helper_gvec_uqsub_b, | ||
229 | + .opc = INDEX_op_ussub_vec, | ||
230 | + .write_aofs = true, | ||
231 | + .vece = MO_8 }, | ||
232 | + { .fniv = gen_uqsub_vec, | ||
233 | + .fno = gen_helper_gvec_uqsub_h, | ||
234 | + .opc = INDEX_op_ussub_vec, | ||
235 | + .write_aofs = true, | ||
236 | + .vece = MO_16 }, | ||
237 | + { .fniv = gen_uqsub_vec, | ||
238 | + .fno = gen_helper_gvec_uqsub_s, | ||
239 | + .opc = INDEX_op_ussub_vec, | ||
240 | + .write_aofs = true, | ||
241 | + .vece = MO_32 }, | ||
242 | + { .fniv = gen_uqsub_vec, | ||
243 | + .fno = gen_helper_gvec_uqsub_d, | ||
244 | + .opc = INDEX_op_ussub_vec, | ||
245 | + .write_aofs = true, | ||
246 | + .vece = MO_64 }, | ||
247 | +}; | ||
248 | + | ||
249 | +static void gen_sqsub_vec(unsigned vece, TCGv_vec t, TCGv_vec sat, | ||
250 | + TCGv_vec a, TCGv_vec b) | ||
251 | +{ | ||
252 | + TCGv_vec x = tcg_temp_new_vec_matching(t); | ||
253 | + tcg_gen_sub_vec(vece, x, a, b); | ||
254 | + tcg_gen_sssub_vec(vece, t, a, b); | ||
255 | + tcg_gen_cmp_vec(TCG_COND_NE, vece, x, x, t); | ||
256 | + tcg_gen_or_vec(vece, sat, sat, x); | ||
257 | + tcg_temp_free_vec(x); | ||
258 | +} | ||
259 | + | ||
260 | +const GVecGen4 sqsub_op[4] = { | ||
261 | + { .fniv = gen_sqsub_vec, | ||
262 | + .fno = gen_helper_gvec_sqsub_b, | ||
263 | + .opc = INDEX_op_sssub_vec, | ||
264 | + .write_aofs = true, | ||
265 | + .vece = MO_8 }, | ||
266 | + { .fniv = gen_sqsub_vec, | ||
267 | + .fno = gen_helper_gvec_sqsub_h, | ||
268 | + .opc = INDEX_op_sssub_vec, | ||
269 | + .write_aofs = true, | ||
270 | + .vece = MO_16 }, | ||
271 | + { .fniv = gen_sqsub_vec, | ||
272 | + .fno = gen_helper_gvec_sqsub_s, | ||
273 | + .opc = INDEX_op_sssub_vec, | ||
274 | + .write_aofs = true, | ||
275 | + .vece = MO_32 }, | ||
276 | + { .fniv = gen_sqsub_vec, | ||
277 | + .fno = gen_helper_gvec_sqsub_d, | ||
278 | + .opc = INDEX_op_sssub_vec, | ||
279 | + .write_aofs = true, | ||
280 | + .vece = MO_64 }, | ||
281 | +}; | ||
282 | + | ||
283 | /* Translate a NEON data processing instruction. Return nonzero if the | ||
284 | instruction is invalid. | ||
285 | We process data in a mixture of 32-bit and 64-bit chunks. | ||
286 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 125 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
287 | } | 126 | case NEON_2RM_VRSQRTE: |
288 | return 0; | 127 | case NEON_2RM_VQABS: |
289 | 128 | case NEON_2RM_VQNEG: | |
290 | + case NEON_3R_VQADD: | 129 | + case NEON_2RM_VRECPE_F: |
291 | + tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | 130 | + case NEON_2RM_VRSQRTE_F: |
292 | + rn_ofs, rm_ofs, vec_size, vec_size, | 131 | + case NEON_2RM_VCVT_FS: |
293 | + (u ? uqadd_op : sqadd_op) + size); | 132 | + case NEON_2RM_VCVT_FU: |
294 | + break; | 133 | + case NEON_2RM_VCVT_SF: |
295 | + | 134 | + case NEON_2RM_VCVT_UF: |
296 | + case NEON_3R_VQSUB: | 135 | + case NEON_2RM_VRINTX: |
297 | + tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | 136 | /* handled by decodetree */ |
298 | + rn_ofs, rm_ofs, vec_size, vec_size, | 137 | return 1; |
299 | + (u ? uqsub_op : sqsub_op) + size); | 138 | case NEON_2RM_VTRN: |
300 | + break; | ||
301 | + | ||
302 | case NEON_3R_VMUL: /* VMUL */ | ||
303 | if (u) { | ||
304 | /* Polynomial case allows only P8 and is handled below. */ | ||
305 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 139 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
306 | neon_load_reg64(cpu_V0, rn + pass); | 140 | tcg_temp_free_i32(tcg_rmode); |
307 | neon_load_reg64(cpu_V1, rm + pass); | 141 | break; |
308 | switch (op) { | 142 | } |
309 | - case NEON_3R_VQADD: | 143 | - case NEON_2RM_VRINTX: |
310 | - if (u) { | 144 | - { |
311 | - gen_helper_neon_qadd_u64(cpu_V0, cpu_env, | 145 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); |
312 | - cpu_V0, cpu_V1); | 146 | - gen_helper_rints_exact(tmp, tmp, fpstatus); |
313 | - } else { | 147 | - tcg_temp_free_ptr(fpstatus); |
314 | - gen_helper_neon_qadd_s64(cpu_V0, cpu_env, | 148 | - break; |
315 | - cpu_V0, cpu_V1); | 149 | - } |
316 | - } | 150 | case NEON_2RM_VCVTAU: |
317 | - break; | 151 | case NEON_2RM_VCVTAS: |
318 | - case NEON_3R_VQSUB: | 152 | case NEON_2RM_VCVTNU: |
319 | - if (u) { | ||
320 | - gen_helper_neon_qsub_u64(cpu_V0, cpu_env, | ||
321 | - cpu_V0, cpu_V1); | ||
322 | - } else { | ||
323 | - gen_helper_neon_qsub_s64(cpu_V0, cpu_env, | ||
324 | - cpu_V0, cpu_V1); | ||
325 | - } | ||
326 | - break; | ||
327 | case NEON_3R_VSHL: | ||
328 | if (u) { | ||
329 | gen_helper_neon_shl_u64(cpu_V0, cpu_V1, cpu_V0); | ||
330 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 153 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
331 | case NEON_3R_VHADD: | 154 | tcg_temp_free_ptr(fpst); |
332 | GEN_NEON_INTEGER_OP(hadd); | 155 | break; |
333 | break; | 156 | } |
334 | - case NEON_3R_VQADD: | 157 | - case NEON_2RM_VRECPE_F: |
335 | - GEN_NEON_INTEGER_OP_ENV(qadd); | 158 | - { |
336 | - break; | 159 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); |
337 | case NEON_3R_VRHADD: | 160 | - gen_helper_recpe_f32(tmp, tmp, fpstatus); |
338 | GEN_NEON_INTEGER_OP(rhadd); | 161 | - tcg_temp_free_ptr(fpstatus); |
339 | break; | 162 | - break; |
340 | case NEON_3R_VHSUB: | 163 | - } |
341 | GEN_NEON_INTEGER_OP(hsub); | 164 | - case NEON_2RM_VRSQRTE_F: |
342 | break; | 165 | - { |
343 | - case NEON_3R_VQSUB: | 166 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); |
344 | - GEN_NEON_INTEGER_OP_ENV(qsub); | 167 | - gen_helper_rsqrte_f32(tmp, tmp, fpstatus); |
345 | - break; | 168 | - tcg_temp_free_ptr(fpstatus); |
346 | case NEON_3R_VSHL: | 169 | - break; |
347 | GEN_NEON_INTEGER_OP(shl); | 170 | - } |
348 | break; | 171 | - case NEON_2RM_VCVT_FS: /* VCVT.F32.S32 */ |
349 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 172 | - { |
350 | index XXXXXXX..XXXXXXX 100644 | 173 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); |
351 | --- a/target/arm/vec_helper.c | 174 | - gen_helper_vfp_sitos(tmp, tmp, fpstatus); |
352 | +++ b/target/arm/vec_helper.c | 175 | - tcg_temp_free_ptr(fpstatus); |
353 | @@ -XXX,XX +XXX,XX @@ DO_FMLA_IDX(gvec_fmla_idx_s, float32, H4) | 176 | - break; |
354 | DO_FMLA_IDX(gvec_fmla_idx_d, float64, ) | 177 | - } |
355 | 178 | - case NEON_2RM_VCVT_FU: /* VCVT.F32.U32 */ | |
356 | #undef DO_FMLA_IDX | 179 | - { |
357 | + | 180 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); |
358 | +#define DO_SAT(NAME, WTYPE, TYPEN, TYPEM, OP, MIN, MAX) \ | 181 | - gen_helper_vfp_uitos(tmp, tmp, fpstatus); |
359 | +void HELPER(NAME)(void *vd, void *vq, void *vn, void *vm, uint32_t desc) \ | 182 | - tcg_temp_free_ptr(fpstatus); |
360 | +{ \ | 183 | - break; |
361 | + intptr_t i, oprsz = simd_oprsz(desc); \ | 184 | - } |
362 | + TYPEN *d = vd, *n = vn; TYPEM *m = vm; \ | 185 | - case NEON_2RM_VCVT_SF: /* VCVT.S32.F32 */ |
363 | + bool q = false; \ | 186 | - { |
364 | + for (i = 0; i < oprsz / sizeof(TYPEN); i++) { \ | 187 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); |
365 | + WTYPE dd = (WTYPE)n[i] OP m[i]; \ | 188 | - gen_helper_vfp_tosizs(tmp, tmp, fpstatus); |
366 | + if (dd < MIN) { \ | 189 | - tcg_temp_free_ptr(fpstatus); |
367 | + dd = MIN; \ | 190 | - break; |
368 | + q = true; \ | 191 | - } |
369 | + } else if (dd > MAX) { \ | 192 | - case NEON_2RM_VCVT_UF: /* VCVT.U32.F32 */ |
370 | + dd = MAX; \ | 193 | - { |
371 | + q = true; \ | 194 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); |
372 | + } \ | 195 | - gen_helper_vfp_touizs(tmp, tmp, fpstatus); |
373 | + d[i] = dd; \ | 196 | - tcg_temp_free_ptr(fpstatus); |
374 | + } \ | 197 | - break; |
375 | + if (q) { \ | 198 | - } |
376 | + uint32_t *qc = vq; \ | 199 | default: |
377 | + qc[0] = 1; \ | 200 | /* Reserved op values were caught by the |
378 | + } \ | 201 | * neon_2rm_sizes[] check earlier. |
379 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | ||
380 | +} | ||
381 | + | ||
382 | +DO_SAT(gvec_uqadd_b, int, uint8_t, uint8_t, +, 0, UINT8_MAX) | ||
383 | +DO_SAT(gvec_uqadd_h, int, uint16_t, uint16_t, +, 0, UINT16_MAX) | ||
384 | +DO_SAT(gvec_uqadd_s, int64_t, uint32_t, uint32_t, +, 0, UINT32_MAX) | ||
385 | + | ||
386 | +DO_SAT(gvec_sqadd_b, int, int8_t, int8_t, +, INT8_MIN, INT8_MAX) | ||
387 | +DO_SAT(gvec_sqadd_h, int, int16_t, int16_t, +, INT16_MIN, INT16_MAX) | ||
388 | +DO_SAT(gvec_sqadd_s, int64_t, int32_t, int32_t, +, INT32_MIN, INT32_MAX) | ||
389 | + | ||
390 | +DO_SAT(gvec_uqsub_b, int, uint8_t, uint8_t, -, 0, UINT8_MAX) | ||
391 | +DO_SAT(gvec_uqsub_h, int, uint16_t, uint16_t, -, 0, UINT16_MAX) | ||
392 | +DO_SAT(gvec_uqsub_s, int64_t, uint32_t, uint32_t, -, 0, UINT32_MAX) | ||
393 | + | ||
394 | +DO_SAT(gvec_sqsub_b, int, int8_t, int8_t, -, INT8_MIN, INT8_MAX) | ||
395 | +DO_SAT(gvec_sqsub_h, int, int16_t, int16_t, -, INT16_MIN, INT16_MAX) | ||
396 | +DO_SAT(gvec_sqsub_s, int64_t, int32_t, int32_t, -, INT32_MIN, INT32_MAX) | ||
397 | + | ||
398 | +#undef DO_SAT | ||
399 | + | ||
400 | +void HELPER(gvec_uqadd_d)(void *vd, void *vq, void *vn, | ||
401 | + void *vm, uint32_t desc) | ||
402 | +{ | ||
403 | + intptr_t i, oprsz = simd_oprsz(desc); | ||
404 | + uint64_t *d = vd, *n = vn, *m = vm; | ||
405 | + bool q = false; | ||
406 | + | ||
407 | + for (i = 0; i < oprsz / 8; i++) { | ||
408 | + uint64_t nn = n[i], mm = m[i], dd = nn + mm; | ||
409 | + if (dd < nn) { | ||
410 | + dd = UINT64_MAX; | ||
411 | + q = true; | ||
412 | + } | ||
413 | + d[i] = dd; | ||
414 | + } | ||
415 | + if (q) { | ||
416 | + uint32_t *qc = vq; | ||
417 | + qc[0] = 1; | ||
418 | + } | ||
419 | + clear_tail(d, oprsz, simd_maxsz(desc)); | ||
420 | +} | ||
421 | + | ||
422 | +void HELPER(gvec_uqsub_d)(void *vd, void *vq, void *vn, | ||
423 | + void *vm, uint32_t desc) | ||
424 | +{ | ||
425 | + intptr_t i, oprsz = simd_oprsz(desc); | ||
426 | + uint64_t *d = vd, *n = vn, *m = vm; | ||
427 | + bool q = false; | ||
428 | + | ||
429 | + for (i = 0; i < oprsz / 8; i++) { | ||
430 | + uint64_t nn = n[i], mm = m[i], dd = nn - mm; | ||
431 | + if (nn < mm) { | ||
432 | + dd = 0; | ||
433 | + q = true; | ||
434 | + } | ||
435 | + d[i] = dd; | ||
436 | + } | ||
437 | + if (q) { | ||
438 | + uint32_t *qc = vq; | ||
439 | + qc[0] = 1; | ||
440 | + } | ||
441 | + clear_tail(d, oprsz, simd_maxsz(desc)); | ||
442 | +} | ||
443 | + | ||
444 | +void HELPER(gvec_sqadd_d)(void *vd, void *vq, void *vn, | ||
445 | + void *vm, uint32_t desc) | ||
446 | +{ | ||
447 | + intptr_t i, oprsz = simd_oprsz(desc); | ||
448 | + int64_t *d = vd, *n = vn, *m = vm; | ||
449 | + bool q = false; | ||
450 | + | ||
451 | + for (i = 0; i < oprsz / 8; i++) { | ||
452 | + int64_t nn = n[i], mm = m[i], dd = nn + mm; | ||
453 | + if (((dd ^ nn) & ~(nn ^ mm)) & INT64_MIN) { | ||
454 | + dd = (nn >> 63) ^ ~INT64_MIN; | ||
455 | + q = true; | ||
456 | + } | ||
457 | + d[i] = dd; | ||
458 | + } | ||
459 | + if (q) { | ||
460 | + uint32_t *qc = vq; | ||
461 | + qc[0] = 1; | ||
462 | + } | ||
463 | + clear_tail(d, oprsz, simd_maxsz(desc)); | ||
464 | +} | ||
465 | + | ||
466 | +void HELPER(gvec_sqsub_d)(void *vd, void *vq, void *vn, | ||
467 | + void *vm, uint32_t desc) | ||
468 | +{ | ||
469 | + intptr_t i, oprsz = simd_oprsz(desc); | ||
470 | + int64_t *d = vd, *n = vn, *m = vm; | ||
471 | + bool q = false; | ||
472 | + | ||
473 | + for (i = 0; i < oprsz / 8; i++) { | ||
474 | + int64_t nn = n[i], mm = m[i], dd = nn - mm; | ||
475 | + if (((dd ^ nn) & (nn ^ mm)) & INT64_MIN) { | ||
476 | + dd = (nn >> 63) ^ ~INT64_MIN; | ||
477 | + q = true; | ||
478 | + } | ||
479 | + d[i] = dd; | ||
480 | + } | ||
481 | + if (q) { | ||
482 | + uint32_t *qc = vq; | ||
483 | + qc[0] = 1; | ||
484 | + } | ||
485 | + clear_tail(d, oprsz, simd_maxsz(desc)); | ||
486 | +} | ||
487 | -- | 202 | -- |
488 | 2.20.1 | 203 | 2.20.1 |
489 | 204 | ||
490 | 205 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Convert the fp-compare-with-zero insns in the Neon 2-reg-misc group to |
---|---|---|---|
2 | decodetree. | ||
2 | 3 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190209033847.9014-4-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200616170844.13318-17-peter.maydell@linaro.org | ||
7 | --- | 7 | --- |
8 | target/arm/translate.c | 25 +++++++++++++++++++------ | 8 | target/arm/neon-dp.decode | 6 ++++ |
9 | 1 file changed, 19 insertions(+), 6 deletions(-) | 9 | target/arm/translate-neon.inc.c | 28 ++++++++++++++++++ |
10 | target/arm/translate.c | 50 ++++----------------------------- | ||
11 | 3 files changed, 39 insertions(+), 45 deletions(-) | ||
10 | 12 | ||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
18 | VABS 1111 001 11 . 11 .. 01 .... 0 0110 . . 0 .... @2misc | ||
19 | VNEG 1111 001 11 . 11 .. 01 .... 0 0111 . . 0 .... @2misc | ||
20 | |||
21 | + VCGT0_F 1111 001 11 . 11 .. 01 .... 0 1000 . . 0 .... @2misc | ||
22 | + VCGE0_F 1111 001 11 . 11 .. 01 .... 0 1001 . . 0 .... @2misc | ||
23 | + VCEQ0_F 1111 001 11 . 11 .. 01 .... 0 1010 . . 0 .... @2misc | ||
24 | + VCLE0_F 1111 001 11 . 11 .. 01 .... 0 1011 . . 0 .... @2misc | ||
25 | + VCLT0_F 1111 001 11 . 11 .. 01 .... 0 1100 . . 0 .... @2misc | ||
26 | + | ||
27 | VABS_F 1111 001 11 . 11 .. 01 .... 0 1110 . . 0 .... @2misc | ||
28 | VNEG_F 1111 001 11 . 11 .. 01 .... 0 1111 . . 0 .... @2misc | ||
29 | |||
30 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/translate-neon.inc.c | ||
33 | +++ b/target/arm/translate-neon.inc.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTX(DisasContext *s, arg_2misc *a) | ||
35 | } | ||
36 | return do_2misc_fp(s, a, gen_helper_rints_exact); | ||
37 | } | ||
38 | + | ||
39 | +#define WRAP_FP_CMP0_FWD(WRAPNAME, FUNC) \ | ||
40 | + static void WRAPNAME(TCGv_i32 d, TCGv_i32 m, TCGv_ptr fpst) \ | ||
41 | + { \ | ||
42 | + TCGv_i32 zero = tcg_const_i32(0); \ | ||
43 | + FUNC(d, m, zero, fpst); \ | ||
44 | + tcg_temp_free_i32(zero); \ | ||
45 | + } | ||
46 | +#define WRAP_FP_CMP0_REV(WRAPNAME, FUNC) \ | ||
47 | + static void WRAPNAME(TCGv_i32 d, TCGv_i32 m, TCGv_ptr fpst) \ | ||
48 | + { \ | ||
49 | + TCGv_i32 zero = tcg_const_i32(0); \ | ||
50 | + FUNC(d, zero, m, fpst); \ | ||
51 | + tcg_temp_free_i32(zero); \ | ||
52 | + } | ||
53 | + | ||
54 | +#define DO_FP_CMP0(INSN, FUNC, REV) \ | ||
55 | + WRAP_FP_CMP0_##REV(gen_##INSN, FUNC) \ | ||
56 | + static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | ||
57 | + { \ | ||
58 | + return do_2misc_fp(s, a, gen_##INSN); \ | ||
59 | + } | ||
60 | + | ||
61 | +DO_FP_CMP0(VCGT0_F, gen_helper_neon_cgt_f32, FWD) | ||
62 | +DO_FP_CMP0(VCGE0_F, gen_helper_neon_cge_f32, FWD) | ||
63 | +DO_FP_CMP0(VCEQ0_F, gen_helper_neon_ceq_f32, FWD) | ||
64 | +DO_FP_CMP0(VCLE0_F, gen_helper_neon_cge_f32, REV) | ||
65 | +DO_FP_CMP0(VCLT0_F, gen_helper_neon_cgt_f32, REV) | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 66 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
12 | index XXXXXXX..XXXXXXX 100644 | 67 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 68 | --- a/target/arm/translate.c |
14 | +++ b/target/arm/translate.c | 69 | +++ b/target/arm/translate.c |
15 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 70 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
16 | tcg_gen_gvec_cmp(u ? TCG_COND_GEU : TCG_COND_GE, size, | 71 | case NEON_2RM_VCVT_SF: |
17 | rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | 72 | case NEON_2RM_VCVT_UF: |
18 | return 0; | 73 | case NEON_2RM_VRINTX: |
19 | + | 74 | + case NEON_2RM_VCGT0_F: |
20 | + case NEON_3R_VMAX: | 75 | + case NEON_2RM_VCGE0_F: |
21 | + if (u) { | 76 | + case NEON_2RM_VCEQ0_F: |
22 | + tcg_gen_gvec_umax(size, rd_ofs, rn_ofs, rm_ofs, | 77 | + case NEON_2RM_VCLE0_F: |
23 | + vec_size, vec_size); | 78 | + case NEON_2RM_VCLT0_F: |
24 | + } else { | 79 | /* handled by decodetree */ |
25 | + tcg_gen_gvec_smax(size, rd_ofs, rn_ofs, rm_ofs, | 80 | return 1; |
26 | + vec_size, vec_size); | 81 | case NEON_2RM_VTRN: |
27 | + } | ||
28 | + return 0; | ||
29 | + case NEON_3R_VMIN: | ||
30 | + if (u) { | ||
31 | + tcg_gen_gvec_umin(size, rd_ofs, rn_ofs, rm_ofs, | ||
32 | + vec_size, vec_size); | ||
33 | + } else { | ||
34 | + tcg_gen_gvec_smin(size, rd_ofs, rn_ofs, rm_ofs, | ||
35 | + vec_size, vec_size); | ||
36 | + } | ||
37 | + return 0; | ||
38 | } | ||
39 | |||
40 | if (size == 3) { | ||
41 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 82 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
42 | case NEON_3R_VQRSHL: | 83 | for (pass = 0; pass < (q ? 4 : 2); pass++) { |
43 | GEN_NEON_INTEGER_OP_ENV(qrshl); | 84 | tmp = neon_load_reg(rm, pass); |
44 | break; | 85 | switch (op) { |
45 | - case NEON_3R_VMAX: | 86 | - case NEON_2RM_VCGT0_F: |
46 | - GEN_NEON_INTEGER_OP(max); | 87 | - { |
47 | - break; | 88 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); |
48 | - case NEON_3R_VMIN: | 89 | - tmp2 = tcg_const_i32(0); |
49 | - GEN_NEON_INTEGER_OP(min); | 90 | - gen_helper_neon_cgt_f32(tmp, tmp, tmp2, fpstatus); |
50 | - break; | 91 | - tcg_temp_free_i32(tmp2); |
51 | case NEON_3R_VABD: | 92 | - tcg_temp_free_ptr(fpstatus); |
52 | GEN_NEON_INTEGER_OP(abd); | 93 | - break; |
53 | break; | 94 | - } |
95 | - case NEON_2RM_VCGE0_F: | ||
96 | - { | ||
97 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
98 | - tmp2 = tcg_const_i32(0); | ||
99 | - gen_helper_neon_cge_f32(tmp, tmp, tmp2, fpstatus); | ||
100 | - tcg_temp_free_i32(tmp2); | ||
101 | - tcg_temp_free_ptr(fpstatus); | ||
102 | - break; | ||
103 | - } | ||
104 | - case NEON_2RM_VCEQ0_F: | ||
105 | - { | ||
106 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
107 | - tmp2 = tcg_const_i32(0); | ||
108 | - gen_helper_neon_ceq_f32(tmp, tmp, tmp2, fpstatus); | ||
109 | - tcg_temp_free_i32(tmp2); | ||
110 | - tcg_temp_free_ptr(fpstatus); | ||
111 | - break; | ||
112 | - } | ||
113 | - case NEON_2RM_VCLE0_F: | ||
114 | - { | ||
115 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
116 | - tmp2 = tcg_const_i32(0); | ||
117 | - gen_helper_neon_cge_f32(tmp, tmp2, tmp, fpstatus); | ||
118 | - tcg_temp_free_i32(tmp2); | ||
119 | - tcg_temp_free_ptr(fpstatus); | ||
120 | - break; | ||
121 | - } | ||
122 | - case NEON_2RM_VCLT0_F: | ||
123 | - { | ||
124 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
125 | - tmp2 = tcg_const_i32(0); | ||
126 | - gen_helper_neon_cgt_f32(tmp, tmp2, tmp, fpstatus); | ||
127 | - tcg_temp_free_i32(tmp2); | ||
128 | - tcg_temp_free_ptr(fpstatus); | ||
129 | - break; | ||
130 | - } | ||
131 | case NEON_2RM_VSWP: | ||
132 | tmp2 = neon_load_reg(rd, pass); | ||
133 | neon_store_reg(rm, pass, tmp2); | ||
54 | -- | 134 | -- |
55 | 2.20.1 | 135 | 2.20.1 |
56 | 136 | ||
57 | 137 | diff view generated by jsdifflib |
1 | HACR_EL2 is a register with IMPDEF behaviour, which allows | 1 | Convert the Neon 2-reg-misc VRINT insns to decodetree. |
---|---|---|---|
2 | implementation specific trapping to EL2. Implement it as RAZ/WI, | 2 | Giving these insns their own do_vrint() function allows us |
3 | since QEMU's implementation has no extra traps. This also | 3 | to change the rounding mode just once at the start and end |
4 | matches what h/w implementations like Cortex-A53 and A57 do. | 4 | rather than doing it for every element in the vector. |
5 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20190205181218.8995-1-peter.maydell@linaro.org | 8 | Message-id: 20200616170844.13318-18-peter.maydell@linaro.org |
9 | --- | 9 | --- |
10 | target/arm/helper.c | 6 ++++++ | 10 | target/arm/neon-dp.decode | 8 +++++ |
11 | 1 file changed, 6 insertions(+) | 11 | target/arm/translate-neon.inc.c | 61 +++++++++++++++++++++++++++++++++ |
12 | target/arm/translate.c | 31 +++-------------- | ||
13 | 3 files changed, 74 insertions(+), 26 deletions(-) | ||
12 | 14 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 17 | --- a/target/arm/neon-dp.decode |
16 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/neon-dp.decode |
17 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = { | 19 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm |
18 | .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0, | 20 | SHA1SU1 1111 001 11 . 11 .. 10 .... 0 0111 0 . 0 .... @2misc_q1 |
19 | .access = PL2_RW, | 21 | SHA256SU0 1111 001 11 . 11 .. 10 .... 0 0111 1 . 0 .... @2misc_q1 |
20 | .type = ARM_CP_CONST, .resetvalue = 0 }, | 22 | |
21 | + { .name = "HACR_EL2", .state = ARM_CP_STATE_BOTH, | 23 | + VRINTN 1111 001 11 . 11 .. 10 .... 0 1000 . . 0 .... @2misc |
22 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 7, | 24 | VRINTX 1111 001 11 . 11 .. 10 .... 0 1001 . . 0 .... @2misc |
23 | + .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | 25 | + VRINTA 1111 001 11 . 11 .. 10 .... 0 1010 . . 0 .... @2misc |
24 | { .name = "ESR_EL2", .state = ARM_CP_STATE_BOTH, | 26 | + VRINTZ 1111 001 11 . 11 .. 10 .... 0 1011 . . 0 .... @2misc |
25 | .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0, | 27 | |
26 | .access = PL2_RW, | 28 | VCVT_F16_F32 1111 001 11 . 11 .. 10 .... 0 1100 0 . 0 .... @2misc_q0 |
27 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | 29 | + |
28 | .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0, | 30 | + VRINTM 1111 001 11 . 11 .. 10 .... 0 1101 . . 0 .... @2misc |
29 | .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.hcr_el2), | 31 | + |
30 | .writefn = hcr_writelow }, | 32 | VCVT_F32_F16 1111 001 11 . 11 .. 10 .... 0 1110 0 . 0 .... @2misc_q0 |
31 | + { .name = "HACR_EL2", .state = ARM_CP_STATE_BOTH, | 33 | |
32 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 7, | 34 | + VRINTP 1111 001 11 . 11 .. 10 .... 0 1111 . . 0 .... @2misc |
33 | + .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | 35 | + |
34 | { .name = "ELR_EL2", .state = ARM_CP_STATE_AA64, | 36 | VRECPE 1111 001 11 . 11 .. 11 .... 0 1000 . . 0 .... @2misc |
35 | .type = ARM_CP_ALIAS, | 37 | VRSQRTE 1111 001 11 . 11 .. 11 .... 0 1001 . . 0 .... @2misc |
36 | .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 0, .opc2 = 1, | 38 | VRECPE_F 1111 001 11 . 11 .. 11 .... 0 1010 . . 0 .... @2misc |
39 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/translate-neon.inc.c | ||
42 | +++ b/target/arm/translate-neon.inc.c | ||
43 | @@ -XXX,XX +XXX,XX @@ DO_FP_CMP0(VCGE0_F, gen_helper_neon_cge_f32, FWD) | ||
44 | DO_FP_CMP0(VCEQ0_F, gen_helper_neon_ceq_f32, FWD) | ||
45 | DO_FP_CMP0(VCLE0_F, gen_helper_neon_cge_f32, REV) | ||
46 | DO_FP_CMP0(VCLT0_F, gen_helper_neon_cgt_f32, REV) | ||
47 | + | ||
48 | +static bool do_vrint(DisasContext *s, arg_2misc *a, int rmode) | ||
49 | +{ | ||
50 | + /* | ||
51 | + * Handle a VRINT* operation by iterating 32 bits at a time, | ||
52 | + * with a specified rounding mode in operation. | ||
53 | + */ | ||
54 | + int pass; | ||
55 | + TCGv_ptr fpst; | ||
56 | + TCGv_i32 tcg_rmode; | ||
57 | + | ||
58 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
59 | + !arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
60 | + return false; | ||
61 | + } | ||
62 | + | ||
63 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
64 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
65 | + ((a->vd | a->vm) & 0x10)) { | ||
66 | + return false; | ||
67 | + } | ||
68 | + | ||
69 | + if (a->size != 2) { | ||
70 | + /* TODO: FP16 will be the size == 1 case */ | ||
71 | + return false; | ||
72 | + } | ||
73 | + | ||
74 | + if ((a->vd | a->vm) & a->q) { | ||
75 | + return false; | ||
76 | + } | ||
77 | + | ||
78 | + if (!vfp_access_check(s)) { | ||
79 | + return true; | ||
80 | + } | ||
81 | + | ||
82 | + fpst = get_fpstatus_ptr(1); | ||
83 | + tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode)); | ||
84 | + gen_helper_set_neon_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
85 | + for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
86 | + TCGv_i32 tmp = neon_load_reg(a->vm, pass); | ||
87 | + gen_helper_rints(tmp, tmp, fpst); | ||
88 | + neon_store_reg(a->vd, pass, tmp); | ||
89 | + } | ||
90 | + gen_helper_set_neon_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
91 | + tcg_temp_free_i32(tcg_rmode); | ||
92 | + tcg_temp_free_ptr(fpst); | ||
93 | + | ||
94 | + return true; | ||
95 | +} | ||
96 | + | ||
97 | +#define DO_VRINT(INSN, RMODE) \ | ||
98 | + static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | ||
99 | + { \ | ||
100 | + return do_vrint(s, a, RMODE); \ | ||
101 | + } | ||
102 | + | ||
103 | +DO_VRINT(VRINTN, FPROUNDING_TIEEVEN) | ||
104 | +DO_VRINT(VRINTA, FPROUNDING_TIEAWAY) | ||
105 | +DO_VRINT(VRINTZ, FPROUNDING_ZERO) | ||
106 | +DO_VRINT(VRINTM, FPROUNDING_NEGINF) | ||
107 | +DO_VRINT(VRINTP, FPROUNDING_POSINF) | ||
108 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
109 | index XXXXXXX..XXXXXXX 100644 | ||
110 | --- a/target/arm/translate.c | ||
111 | +++ b/target/arm/translate.c | ||
112 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
113 | case NEON_2RM_VCEQ0_F: | ||
114 | case NEON_2RM_VCLE0_F: | ||
115 | case NEON_2RM_VCLT0_F: | ||
116 | + case NEON_2RM_VRINTN: | ||
117 | + case NEON_2RM_VRINTA: | ||
118 | + case NEON_2RM_VRINTM: | ||
119 | + case NEON_2RM_VRINTP: | ||
120 | + case NEON_2RM_VRINTZ: | ||
121 | /* handled by decodetree */ | ||
122 | return 1; | ||
123 | case NEON_2RM_VTRN: | ||
124 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
125 | } | ||
126 | neon_store_reg(rm, pass, tmp2); | ||
127 | break; | ||
128 | - case NEON_2RM_VRINTN: | ||
129 | - case NEON_2RM_VRINTA: | ||
130 | - case NEON_2RM_VRINTM: | ||
131 | - case NEON_2RM_VRINTP: | ||
132 | - case NEON_2RM_VRINTZ: | ||
133 | - { | ||
134 | - TCGv_i32 tcg_rmode; | ||
135 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
136 | - int rmode; | ||
137 | - | ||
138 | - if (op == NEON_2RM_VRINTZ) { | ||
139 | - rmode = FPROUNDING_ZERO; | ||
140 | - } else { | ||
141 | - rmode = fp_decode_rm[((op & 0x6) >> 1) ^ 1]; | ||
142 | - } | ||
143 | - | ||
144 | - tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode)); | ||
145 | - gen_helper_set_neon_rmode(tcg_rmode, tcg_rmode, | ||
146 | - cpu_env); | ||
147 | - gen_helper_rints(tmp, tmp, fpstatus); | ||
148 | - gen_helper_set_neon_rmode(tcg_rmode, tcg_rmode, | ||
149 | - cpu_env); | ||
150 | - tcg_temp_free_ptr(fpstatus); | ||
151 | - tcg_temp_free_i32(tcg_rmode); | ||
152 | - break; | ||
153 | - } | ||
154 | case NEON_2RM_VCVTAU: | ||
155 | case NEON_2RM_VCVTAS: | ||
156 | case NEON_2RM_VCVTNU: | ||
37 | -- | 157 | -- |
38 | 2.20.1 | 158 | 2.20.1 |
39 | 159 | ||
40 | 160 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Convert the VCVT instructions in the 2-reg-misc grouping to |
---|---|---|---|
2 | 2 | decodetree. | |
3 | Rather than a complex set of cases testing for writeback, | 3 | |
4 | adjust DP after performing the operation. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190206052857.5077-2-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200616170844.13318-19-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | target/arm/translate.c | 32 ++++++++++++++++---------------- | 8 | target/arm/neon-dp.decode | 9 +++++ |
12 | 1 file changed, 16 insertions(+), 16 deletions(-) | 9 | target/arm/translate-neon.inc.c | 70 +++++++++++++++++++++++++++++++++ |
13 | 10 | target/arm/translate.c | 70 ++++----------------------------- | |
11 | 3 files changed, 87 insertions(+), 62 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
18 | |||
19 | VRINTP 1111 001 11 . 11 .. 10 .... 0 1111 . . 0 .... @2misc | ||
20 | |||
21 | + VCVTAS 1111 001 11 . 11 .. 11 .... 0 0000 . . 0 .... @2misc | ||
22 | + VCVTAU 1111 001 11 . 11 .. 11 .... 0 0001 . . 0 .... @2misc | ||
23 | + VCVTNS 1111 001 11 . 11 .. 11 .... 0 0010 . . 0 .... @2misc | ||
24 | + VCVTNU 1111 001 11 . 11 .. 11 .... 0 0011 . . 0 .... @2misc | ||
25 | + VCVTPS 1111 001 11 . 11 .. 11 .... 0 0100 . . 0 .... @2misc | ||
26 | + VCVTPU 1111 001 11 . 11 .. 11 .... 0 0101 . . 0 .... @2misc | ||
27 | + VCVTMS 1111 001 11 . 11 .. 11 .... 0 0110 . . 0 .... @2misc | ||
28 | + VCVTMU 1111 001 11 . 11 .. 11 .... 0 0111 . . 0 .... @2misc | ||
29 | + | ||
30 | VRECPE 1111 001 11 . 11 .. 11 .... 0 1000 . . 0 .... @2misc | ||
31 | VRSQRTE 1111 001 11 . 11 .. 11 .... 0 1001 . . 0 .... @2misc | ||
32 | VRECPE_F 1111 001 11 . 11 .. 11 .... 0 1010 . . 0 .... @2misc | ||
33 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/translate-neon.inc.c | ||
36 | +++ b/target/arm/translate-neon.inc.c | ||
37 | @@ -XXX,XX +XXX,XX @@ DO_VRINT(VRINTA, FPROUNDING_TIEAWAY) | ||
38 | DO_VRINT(VRINTZ, FPROUNDING_ZERO) | ||
39 | DO_VRINT(VRINTM, FPROUNDING_NEGINF) | ||
40 | DO_VRINT(VRINTP, FPROUNDING_POSINF) | ||
41 | + | ||
42 | +static bool do_vcvt(DisasContext *s, arg_2misc *a, int rmode, bool is_signed) | ||
43 | +{ | ||
44 | + /* | ||
45 | + * Handle a VCVT* operation by iterating 32 bits at a time, | ||
46 | + * with a specified rounding mode in operation. | ||
47 | + */ | ||
48 | + int pass; | ||
49 | + TCGv_ptr fpst; | ||
50 | + TCGv_i32 tcg_rmode, tcg_shift; | ||
51 | + | ||
52 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
53 | + !arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
58 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
59 | + ((a->vd | a->vm) & 0x10)) { | ||
60 | + return false; | ||
61 | + } | ||
62 | + | ||
63 | + if (a->size != 2) { | ||
64 | + /* TODO: FP16 will be the size == 1 case */ | ||
65 | + return false; | ||
66 | + } | ||
67 | + | ||
68 | + if ((a->vd | a->vm) & a->q) { | ||
69 | + return false; | ||
70 | + } | ||
71 | + | ||
72 | + if (!vfp_access_check(s)) { | ||
73 | + return true; | ||
74 | + } | ||
75 | + | ||
76 | + fpst = get_fpstatus_ptr(1); | ||
77 | + tcg_shift = tcg_const_i32(0); | ||
78 | + tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode)); | ||
79 | + gen_helper_set_neon_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
80 | + for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
81 | + TCGv_i32 tmp = neon_load_reg(a->vm, pass); | ||
82 | + if (is_signed) { | ||
83 | + gen_helper_vfp_tosls(tmp, tmp, tcg_shift, fpst); | ||
84 | + } else { | ||
85 | + gen_helper_vfp_touls(tmp, tmp, tcg_shift, fpst); | ||
86 | + } | ||
87 | + neon_store_reg(a->vd, pass, tmp); | ||
88 | + } | ||
89 | + gen_helper_set_neon_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
90 | + tcg_temp_free_i32(tcg_rmode); | ||
91 | + tcg_temp_free_i32(tcg_shift); | ||
92 | + tcg_temp_free_ptr(fpst); | ||
93 | + | ||
94 | + return true; | ||
95 | +} | ||
96 | + | ||
97 | +#define DO_VCVT(INSN, RMODE, SIGNED) \ | ||
98 | + static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | ||
99 | + { \ | ||
100 | + return do_vcvt(s, a, RMODE, SIGNED); \ | ||
101 | + } | ||
102 | + | ||
103 | +DO_VCVT(VCVTAU, FPROUNDING_TIEAWAY, false) | ||
104 | +DO_VCVT(VCVTAS, FPROUNDING_TIEAWAY, true) | ||
105 | +DO_VCVT(VCVTNU, FPROUNDING_TIEEVEN, false) | ||
106 | +DO_VCVT(VCVTNS, FPROUNDING_TIEEVEN, true) | ||
107 | +DO_VCVT(VCVTPU, FPROUNDING_POSINF, false) | ||
108 | +DO_VCVT(VCVTPS, FPROUNDING_POSINF, true) | ||
109 | +DO_VCVT(VCVTMU, FPROUNDING_NEGINF, false) | ||
110 | +DO_VCVT(VCVTMS, FPROUNDING_NEGINF, true) | ||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 111 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
15 | index XXXXXXX..XXXXXXX 100644 | 112 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 113 | --- a/target/arm/translate.c |
17 | +++ b/target/arm/translate.c | 114 | +++ b/target/arm/translate.c |
18 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 115 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) |
19 | tcg_gen_or_i32(tmp, tmp, tmp2); | 116 | #define NEON_2RM_VCVT_SF 62 |
20 | tcg_temp_free_i32(tmp2); | 117 | #define NEON_2RM_VCVT_UF 63 |
21 | gen_vfp_msr(tmp); | 118 | |
22 | + dp = 0; /* always a single precision result */ | 119 | -static bool neon_2rm_is_v8_op(int op) |
23 | break; | 120 | -{ |
24 | } | 121 | - /* Return true if this neon 2reg-misc op is ARMv8 and up */ |
25 | case 7: /* vcvtt.f16.f32, vcvtt.f16.f64 */ | 122 | - switch (op) { |
26 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | 123 | - case NEON_2RM_VRINTN: |
27 | tcg_gen_or_i32(tmp, tmp, tmp2); | 124 | - case NEON_2RM_VRINTA: |
28 | tcg_temp_free_i32(tmp2); | 125 | - case NEON_2RM_VRINTM: |
29 | gen_vfp_msr(tmp); | 126 | - case NEON_2RM_VRINTP: |
30 | + dp = 0; /* always a single precision result */ | 127 | - case NEON_2RM_VRINTZ: |
31 | break; | 128 | - case NEON_2RM_VRINTX: |
32 | } | 129 | - case NEON_2RM_VCVTAU: |
33 | case 8: /* cmp */ | 130 | - case NEON_2RM_VCVTAS: |
34 | gen_vfp_cmp(dp); | 131 | - case NEON_2RM_VCVTNU: |
35 | + dp = -1; /* no write back */ | 132 | - case NEON_2RM_VCVTNS: |
36 | break; | 133 | - case NEON_2RM_VCVTPU: |
37 | case 9: /* cmpe */ | 134 | - case NEON_2RM_VCVTPS: |
38 | gen_vfp_cmpe(dp); | 135 | - case NEON_2RM_VCVTMU: |
39 | + dp = -1; /* no write back */ | 136 | - case NEON_2RM_VCVTMS: |
40 | break; | 137 | - return true; |
41 | case 10: /* cmpz */ | 138 | - default: |
42 | gen_vfp_cmp(dp); | 139 | - return false; |
43 | + dp = -1; /* no write back */ | 140 | - } |
44 | break; | 141 | -} |
45 | case 11: /* cmpez */ | 142 | - |
46 | gen_vfp_F1_ld0(dp); | 143 | /* Each entry in this array has bit n set if the insn allows |
47 | gen_vfp_cmpe(dp); | 144 | * size value n (otherwise it will UNDEF). Since unallocated |
48 | + dp = -1; /* no write back */ | 145 | * op values will have no bits set they always UNDEF. |
49 | break; | 146 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
50 | case 12: /* vrintr */ | 147 | if ((neon_2rm_sizes[op] & (1 << size)) == 0) { |
51 | { | ||
52 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
53 | break; | ||
54 | } | ||
55 | case 15: /* single<->double conversion */ | ||
56 | - if (dp) | ||
57 | + if (dp) { | ||
58 | gen_helper_vfp_fcvtsd(cpu_F0s, cpu_F0d, cpu_env); | ||
59 | - else | ||
60 | + } else { | ||
61 | gen_helper_vfp_fcvtds(cpu_F0d, cpu_F0s, cpu_env); | ||
62 | + } | ||
63 | + dp = !dp; /* result size is opposite */ | ||
64 | break; | ||
65 | case 16: /* fuito */ | ||
66 | gen_vfp_uito(dp, 0); | ||
67 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
68 | break; | ||
69 | case 24: /* ftoui */ | ||
70 | gen_vfp_toui(dp, 0); | ||
71 | + dp = 0; /* always an integer result */ | ||
72 | break; | ||
73 | case 25: /* ftouiz */ | ||
74 | gen_vfp_touiz(dp, 0); | ||
75 | + dp = 0; /* always an integer result */ | ||
76 | break; | ||
77 | case 26: /* ftosi */ | ||
78 | gen_vfp_tosi(dp, 0); | ||
79 | + dp = 0; /* always an integer result */ | ||
80 | break; | ||
81 | case 27: /* ftosiz */ | ||
82 | gen_vfp_tosiz(dp, 0); | ||
83 | + dp = 0; /* always an integer result */ | ||
84 | break; | ||
85 | case 28: /* ftosh */ | ||
86 | if (!arm_dc_feature(s, ARM_FEATURE_VFP3)) { | ||
87 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
88 | return 1; | 148 | return 1; |
89 | } | 149 | } |
90 | 150 | - if (neon_2rm_is_v8_op(op) && | |
91 | - /* Write back the result. */ | 151 | - !arm_dc_feature(s, ARM_FEATURE_V8)) { |
92 | - if (op == 15 && (rn >= 8 && rn <= 11)) { | 152 | - return 1; |
93 | - /* Comparison, do nothing. */ | 153 | - } |
94 | - } else if (op == 15 && dp && ((rn & 0x1c) == 0x18 || | 154 | if (q && ((rm | rd) & 1)) { |
95 | - (rn & 0x1e) == 0x6)) { | 155 | return 1; |
96 | - /* VCVT double to int: always integer result. | ||
97 | - * VCVT double to half precision is always a single | ||
98 | - * precision result. | ||
99 | - */ | ||
100 | - gen_mov_vreg_F0(0, rd); | ||
101 | - } else if (op == 15 && rn == 15) { | ||
102 | - /* conversion */ | ||
103 | - gen_mov_vreg_F0(!dp, rd); | ||
104 | - } else { | ||
105 | + /* Write back the result, if any. */ | ||
106 | + if (dp >= 0) { | ||
107 | gen_mov_vreg_F0(dp, rd); | ||
108 | } | 156 | } |
109 | 157 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | |
158 | case NEON_2RM_VRINTM: | ||
159 | case NEON_2RM_VRINTP: | ||
160 | case NEON_2RM_VRINTZ: | ||
161 | + case NEON_2RM_VCVTAU: | ||
162 | + case NEON_2RM_VCVTAS: | ||
163 | + case NEON_2RM_VCVTNU: | ||
164 | + case NEON_2RM_VCVTNS: | ||
165 | + case NEON_2RM_VCVTPU: | ||
166 | + case NEON_2RM_VCVTPS: | ||
167 | + case NEON_2RM_VCVTMU: | ||
168 | + case NEON_2RM_VCVTMS: | ||
169 | /* handled by decodetree */ | ||
170 | return 1; | ||
171 | case NEON_2RM_VTRN: | ||
172 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
173 | } | ||
174 | neon_store_reg(rm, pass, tmp2); | ||
175 | break; | ||
176 | - case NEON_2RM_VCVTAU: | ||
177 | - case NEON_2RM_VCVTAS: | ||
178 | - case NEON_2RM_VCVTNU: | ||
179 | - case NEON_2RM_VCVTNS: | ||
180 | - case NEON_2RM_VCVTPU: | ||
181 | - case NEON_2RM_VCVTPS: | ||
182 | - case NEON_2RM_VCVTMU: | ||
183 | - case NEON_2RM_VCVTMS: | ||
184 | - { | ||
185 | - bool is_signed = !extract32(insn, 7, 1); | ||
186 | - TCGv_ptr fpst = get_fpstatus_ptr(1); | ||
187 | - TCGv_i32 tcg_rmode, tcg_shift; | ||
188 | - int rmode = fp_decode_rm[extract32(insn, 8, 2)]; | ||
189 | - | ||
190 | - tcg_shift = tcg_const_i32(0); | ||
191 | - tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode)); | ||
192 | - gen_helper_set_neon_rmode(tcg_rmode, tcg_rmode, | ||
193 | - cpu_env); | ||
194 | - | ||
195 | - if (is_signed) { | ||
196 | - gen_helper_vfp_tosls(tmp, tmp, | ||
197 | - tcg_shift, fpst); | ||
198 | - } else { | ||
199 | - gen_helper_vfp_touls(tmp, tmp, | ||
200 | - tcg_shift, fpst); | ||
201 | - } | ||
202 | - | ||
203 | - gen_helper_set_neon_rmode(tcg_rmode, tcg_rmode, | ||
204 | - cpu_env); | ||
205 | - tcg_temp_free_i32(tcg_rmode); | ||
206 | - tcg_temp_free_i32(tcg_shift); | ||
207 | - tcg_temp_free_ptr(fpst); | ||
208 | - break; | ||
209 | - } | ||
210 | default: | ||
211 | /* Reserved op values were caught by the | ||
212 | * neon_2rm_sizes[] check earlier. | ||
110 | -- | 213 | -- |
111 | 2.20.1 | 214 | 2.20.1 |
112 | 215 | ||
113 | 216 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Convert the Neon VSWP insn to decodetree. Since the new implementation |
---|---|---|---|
2 | doesn't have to share a pass-loop with the other 2-reg-misc operations | ||
3 | we can implement the swap with 64-bit accesses rather than 32-bits | ||
4 | (which brings us into line with the pseudocode and is more efficient). | ||
2 | 5 | ||
3 | Since we're now handling a == b generically, we no longer need | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | to do it by hand within target/arm/. | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200616170844.13318-20-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/neon-dp.decode | 2 ++ | ||
11 | target/arm/translate-neon.inc.c | 41 +++++++++++++++++++++++++++++++++ | ||
12 | target/arm/translate.c | 5 +--- | ||
13 | 3 files changed, 44 insertions(+), 4 deletions(-) | ||
5 | 14 | ||
6 | Reviewed-by: David Gibson <david@gibson.dropbear.id.au> | 15 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190209033847.9014-2-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate-a64.c | 6 +----- | ||
12 | target/arm/translate-sve.c | 6 +----- | ||
13 | target/arm/translate.c | 12 +++--------- | ||
14 | 3 files changed, 5 insertions(+), 19 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-a64.c | 17 | --- a/target/arm/neon-dp.decode |
19 | +++ b/target/arm/translate-a64.c | 18 | +++ b/target/arm/neon-dp.decode |
20 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_logic(DisasContext *s, uint32_t insn) | 19 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm |
21 | gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_andc, 0); | 20 | VABS_F 1111 001 11 . 11 .. 01 .... 0 1110 . . 0 .... @2misc |
22 | return; | 21 | VNEG_F 1111 001 11 . 11 .. 01 .... 0 1111 . . 0 .... @2misc |
23 | case 2: /* ORR */ | 22 | |
24 | - if (rn == rm) { /* MOV */ | 23 | + VSWP 1111 001 11 . 11 .. 10 .... 0 0000 . . 0 .... @2misc |
25 | - gen_gvec_fn2(s, is_q, rd, rn, tcg_gen_gvec_mov, 0); | 24 | + |
26 | - } else { | 25 | VUZP 1111 001 11 . 11 .. 10 .... 0 0010 . . 0 .... @2misc |
27 | - gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_or, 0); | 26 | VZIP 1111 001 11 . 11 .. 10 .... 0 0011 . . 0 .... @2misc |
28 | - } | 27 | |
29 | + gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_or, 0); | 28 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
30 | return; | ||
31 | case 3: /* ORN */ | ||
32 | gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_orc, 0); | ||
33 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/translate-sve.c | 30 | --- a/target/arm/translate-neon.inc.c |
36 | +++ b/target/arm/translate-sve.c | 31 | +++ b/target/arm/translate-neon.inc.c |
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_AND_zzz(DisasContext *s, arg_rrr_esz *a) | 32 | @@ -XXX,XX +XXX,XX @@ DO_VCVT(VCVTPU, FPROUNDING_POSINF, false) |
38 | 33 | DO_VCVT(VCVTPS, FPROUNDING_POSINF, true) | |
39 | static bool trans_ORR_zzz(DisasContext *s, arg_rrr_esz *a) | 34 | DO_VCVT(VCVTMU, FPROUNDING_NEGINF, false) |
40 | { | 35 | DO_VCVT(VCVTMS, FPROUNDING_NEGINF, true) |
41 | - if (a->rn == a->rm) { /* MOV */ | 36 | + |
42 | - return do_mov_z(s, a->rd, a->rn); | 37 | +static bool trans_VSWP(DisasContext *s, arg_2misc *a) |
43 | - } else { | 38 | +{ |
44 | - return do_vector3_z(s, tcg_gen_gvec_or, 0, a->rd, a->rn, a->rm); | 39 | + TCGv_i64 rm, rd; |
45 | - } | 40 | + int pass; |
46 | + return do_vector3_z(s, tcg_gen_gvec_or, 0, a->rd, a->rn, a->rm); | 41 | + |
47 | } | 42 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
48 | 43 | + return false; | |
49 | static bool trans_EOR_zzz(DisasContext *s, arg_rrr_esz *a) | 44 | + } |
45 | + | ||
46 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
47 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
48 | + ((a->vd | a->vm) & 0x10)) { | ||
49 | + return false; | ||
50 | + } | ||
51 | + | ||
52 | + if (a->size != 0) { | ||
53 | + return false; | ||
54 | + } | ||
55 | + | ||
56 | + if ((a->vd | a->vm) & a->q) { | ||
57 | + return false; | ||
58 | + } | ||
59 | + | ||
60 | + if (!vfp_access_check(s)) { | ||
61 | + return true; | ||
62 | + } | ||
63 | + | ||
64 | + rm = tcg_temp_new_i64(); | ||
65 | + rd = tcg_temp_new_i64(); | ||
66 | + for (pass = 0; pass < (a->q ? 2 : 1); pass++) { | ||
67 | + neon_load_reg64(rm, a->vm + pass); | ||
68 | + neon_load_reg64(rd, a->vd + pass); | ||
69 | + neon_store_reg64(rm, a->vd + pass); | ||
70 | + neon_store_reg64(rd, a->vm + pass); | ||
71 | + } | ||
72 | + tcg_temp_free_i64(rm); | ||
73 | + tcg_temp_free_i64(rd); | ||
74 | + | ||
75 | + return true; | ||
76 | +} | ||
50 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 77 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
51 | index XXXXXXX..XXXXXXX 100644 | 78 | index XXXXXXX..XXXXXXX 100644 |
52 | --- a/target/arm/translate.c | 79 | --- a/target/arm/translate.c |
53 | +++ b/target/arm/translate.c | 80 | +++ b/target/arm/translate.c |
54 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 81 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
55 | tcg_gen_gvec_andc(0, rd_ofs, rn_ofs, rm_ofs, | 82 | case NEON_2RM_VCVTPS: |
56 | vec_size, vec_size); | 83 | case NEON_2RM_VCVTMU: |
57 | break; | 84 | case NEON_2RM_VCVTMS: |
58 | - case 2: | 85 | + case NEON_2RM_VSWP: |
59 | - if (rn == rm) { | 86 | /* handled by decodetree */ |
60 | - /* VMOV */ | 87 | return 1; |
61 | - tcg_gen_gvec_mov(0, rd_ofs, rn_ofs, vec_size, vec_size); | 88 | case NEON_2RM_VTRN: |
62 | - } else { | 89 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
63 | - /* VORR */ | 90 | for (pass = 0; pass < (q ? 4 : 2); pass++) { |
64 | - tcg_gen_gvec_or(0, rd_ofs, rn_ofs, rm_ofs, | 91 | tmp = neon_load_reg(rm, pass); |
65 | - vec_size, vec_size); | 92 | switch (op) { |
66 | - } | 93 | - case NEON_2RM_VSWP: |
67 | + case 2: /* VORR */ | 94 | - tmp2 = neon_load_reg(rd, pass); |
68 | + tcg_gen_gvec_or(0, rd_ofs, rn_ofs, rm_ofs, | 95 | - neon_store_reg(rm, pass, tmp2); |
69 | + vec_size, vec_size); | 96 | - break; |
70 | break; | 97 | case NEON_2RM_VTRN: |
71 | case 3: /* VORN */ | 98 | tmp2 = neon_load_reg(rd, pass); |
72 | tcg_gen_gvec_orc(0, rd_ofs, rn_ofs, rm_ofs, | 99 | switch (size) { |
73 | -- | 100 | -- |
74 | 2.20.1 | 101 | 2.20.1 |
75 | 102 | ||
76 | 103 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Convert the Neon VTRN insn to decodetree. This is the last insn in the |
---|---|---|---|
2 | Neon data-processing group, so we can remove all the now-unused old | ||
3 | decoder framework. | ||
2 | 4 | ||
3 | The 32-bit PMIN/PMAX has been decomposed to scalars, | 5 | It's possible that there's a more efficient implementation of |
4 | and so can be trivially expanded inline. | 6 | VTRN, but for this conversion we just copy the existing approach. |
5 | 7 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20190209033847.9014-5-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200616170844.13318-21-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | target/arm/translate.c | 8 ++++---- | 12 | target/arm/neon-dp.decode | 2 +- |
12 | 1 file changed, 4 insertions(+), 4 deletions(-) | 13 | target/arm/translate-neon.inc.c | 90 ++++++++ |
14 | target/arm/translate.c | 363 +------------------------------- | ||
15 | 3 files changed, 93 insertions(+), 362 deletions(-) | ||
13 | 16 | ||
17 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/neon-dp.decode | ||
20 | +++ b/target/arm/neon-dp.decode | ||
21 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
22 | VNEG_F 1111 001 11 . 11 .. 01 .... 0 1111 . . 0 .... @2misc | ||
23 | |||
24 | VSWP 1111 001 11 . 11 .. 10 .... 0 0000 . . 0 .... @2misc | ||
25 | - | ||
26 | + VTRN 1111 001 11 . 11 .. 10 .... 0 0001 . . 0 .... @2misc | ||
27 | VUZP 1111 001 11 . 11 .. 10 .... 0 0010 . . 0 .... @2misc | ||
28 | VZIP 1111 001 11 . 11 .. 10 .... 0 0011 . . 0 .... @2misc | ||
29 | |||
30 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/translate-neon.inc.c | ||
33 | +++ b/target/arm/translate-neon.inc.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSWP(DisasContext *s, arg_2misc *a) | ||
35 | |||
36 | return true; | ||
37 | } | ||
38 | +static void gen_neon_trn_u8(TCGv_i32 t0, TCGv_i32 t1) | ||
39 | +{ | ||
40 | + TCGv_i32 rd, tmp; | ||
41 | + | ||
42 | + rd = tcg_temp_new_i32(); | ||
43 | + tmp = tcg_temp_new_i32(); | ||
44 | + | ||
45 | + tcg_gen_shli_i32(rd, t0, 8); | ||
46 | + tcg_gen_andi_i32(rd, rd, 0xff00ff00); | ||
47 | + tcg_gen_andi_i32(tmp, t1, 0x00ff00ff); | ||
48 | + tcg_gen_or_i32(rd, rd, tmp); | ||
49 | + | ||
50 | + tcg_gen_shri_i32(t1, t1, 8); | ||
51 | + tcg_gen_andi_i32(t1, t1, 0x00ff00ff); | ||
52 | + tcg_gen_andi_i32(tmp, t0, 0xff00ff00); | ||
53 | + tcg_gen_or_i32(t1, t1, tmp); | ||
54 | + tcg_gen_mov_i32(t0, rd); | ||
55 | + | ||
56 | + tcg_temp_free_i32(tmp); | ||
57 | + tcg_temp_free_i32(rd); | ||
58 | +} | ||
59 | + | ||
60 | +static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) | ||
61 | +{ | ||
62 | + TCGv_i32 rd, tmp; | ||
63 | + | ||
64 | + rd = tcg_temp_new_i32(); | ||
65 | + tmp = tcg_temp_new_i32(); | ||
66 | + | ||
67 | + tcg_gen_shli_i32(rd, t0, 16); | ||
68 | + tcg_gen_andi_i32(tmp, t1, 0xffff); | ||
69 | + tcg_gen_or_i32(rd, rd, tmp); | ||
70 | + tcg_gen_shri_i32(t1, t1, 16); | ||
71 | + tcg_gen_andi_i32(tmp, t0, 0xffff0000); | ||
72 | + tcg_gen_or_i32(t1, t1, tmp); | ||
73 | + tcg_gen_mov_i32(t0, rd); | ||
74 | + | ||
75 | + tcg_temp_free_i32(tmp); | ||
76 | + tcg_temp_free_i32(rd); | ||
77 | +} | ||
78 | + | ||
79 | +static bool trans_VTRN(DisasContext *s, arg_2misc *a) | ||
80 | +{ | ||
81 | + TCGv_i32 tmp, tmp2; | ||
82 | + int pass; | ||
83 | + | ||
84 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
85 | + return false; | ||
86 | + } | ||
87 | + | ||
88 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
89 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
90 | + ((a->vd | a->vm) & 0x10)) { | ||
91 | + return false; | ||
92 | + } | ||
93 | + | ||
94 | + if ((a->vd | a->vm) & a->q) { | ||
95 | + return false; | ||
96 | + } | ||
97 | + | ||
98 | + if (a->size == 3) { | ||
99 | + return false; | ||
100 | + } | ||
101 | + | ||
102 | + if (!vfp_access_check(s)) { | ||
103 | + return true; | ||
104 | + } | ||
105 | + | ||
106 | + if (a->size == 2) { | ||
107 | + for (pass = 0; pass < (a->q ? 4 : 2); pass += 2) { | ||
108 | + tmp = neon_load_reg(a->vm, pass); | ||
109 | + tmp2 = neon_load_reg(a->vd, pass + 1); | ||
110 | + neon_store_reg(a->vm, pass, tmp2); | ||
111 | + neon_store_reg(a->vd, pass + 1, tmp); | ||
112 | + } | ||
113 | + } else { | ||
114 | + for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
115 | + tmp = neon_load_reg(a->vm, pass); | ||
116 | + tmp2 = neon_load_reg(a->vd, pass); | ||
117 | + if (a->size == 0) { | ||
118 | + gen_neon_trn_u8(tmp, tmp2); | ||
119 | + } else { | ||
120 | + gen_neon_trn_u16(tmp, tmp2); | ||
121 | + } | ||
122 | + neon_store_reg(a->vm, pass, tmp2); | ||
123 | + neon_store_reg(a->vd, pass, tmp); | ||
124 | + } | ||
125 | + } | ||
126 | + return true; | ||
127 | +} | ||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 128 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
15 | index XXXXXXX..XXXXXXX 100644 | 129 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 130 | --- a/target/arm/translate.c |
17 | +++ b/target/arm/translate.c | 131 | +++ b/target/arm/translate.c |
18 | @@ -XXX,XX +XXX,XX @@ static inline void gen_neon_rsb(int size, TCGv_i32 t0, TCGv_i32 t1) | 132 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_return(DisasContext *s, TCGv_i32 pc) |
133 | gen_rfe(s, pc, load_cpu_field(spsr)); | ||
19 | } | 134 | } |
20 | 135 | ||
21 | /* 32-bit pairwise ops end up the same as the elementwise versions. */ | 136 | -static void gen_neon_trn_u8(TCGv_i32 t0, TCGv_i32 t1) |
22 | -#define gen_helper_neon_pmax_s32 gen_helper_neon_max_s32 | 137 | -{ |
23 | -#define gen_helper_neon_pmax_u32 gen_helper_neon_max_u32 | 138 | - TCGv_i32 rd, tmp; |
24 | -#define gen_helper_neon_pmin_s32 gen_helper_neon_min_s32 | 139 | - |
25 | -#define gen_helper_neon_pmin_u32 gen_helper_neon_min_u32 | 140 | - rd = tcg_temp_new_i32(); |
26 | +#define gen_helper_neon_pmax_s32 tcg_gen_smax_i32 | 141 | - tmp = tcg_temp_new_i32(); |
27 | +#define gen_helper_neon_pmax_u32 tcg_gen_umax_i32 | 142 | - |
28 | +#define gen_helper_neon_pmin_s32 tcg_gen_smin_i32 | 143 | - tcg_gen_shli_i32(rd, t0, 8); |
29 | +#define gen_helper_neon_pmin_u32 tcg_gen_umin_i32 | 144 | - tcg_gen_andi_i32(rd, rd, 0xff00ff00); |
30 | 145 | - tcg_gen_andi_i32(tmp, t1, 0x00ff00ff); | |
31 | #define GEN_NEON_INTEGER_OP_ENV(name) do { \ | 146 | - tcg_gen_or_i32(rd, rd, tmp); |
32 | switch ((size << 1) | u) { \ | 147 | - |
148 | - tcg_gen_shri_i32(t1, t1, 8); | ||
149 | - tcg_gen_andi_i32(t1, t1, 0x00ff00ff); | ||
150 | - tcg_gen_andi_i32(tmp, t0, 0xff00ff00); | ||
151 | - tcg_gen_or_i32(t1, t1, tmp); | ||
152 | - tcg_gen_mov_i32(t0, rd); | ||
153 | - | ||
154 | - tcg_temp_free_i32(tmp); | ||
155 | - tcg_temp_free_i32(rd); | ||
156 | -} | ||
157 | - | ||
158 | -static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) | ||
159 | -{ | ||
160 | - TCGv_i32 rd, tmp; | ||
161 | - | ||
162 | - rd = tcg_temp_new_i32(); | ||
163 | - tmp = tcg_temp_new_i32(); | ||
164 | - | ||
165 | - tcg_gen_shli_i32(rd, t0, 16); | ||
166 | - tcg_gen_andi_i32(tmp, t1, 0xffff); | ||
167 | - tcg_gen_or_i32(rd, rd, tmp); | ||
168 | - tcg_gen_shri_i32(t1, t1, 16); | ||
169 | - tcg_gen_andi_i32(tmp, t0, 0xffff0000); | ||
170 | - tcg_gen_or_i32(t1, t1, tmp); | ||
171 | - tcg_gen_mov_i32(t0, rd); | ||
172 | - | ||
173 | - tcg_temp_free_i32(tmp); | ||
174 | - tcg_temp_free_i32(rd); | ||
175 | -} | ||
176 | - | ||
177 | -/* Symbolic constants for op fields for Neon 2-register miscellaneous. | ||
178 | - * The values correspond to bits [17:16,10:7]; see the ARM ARM DDI0406B | ||
179 | - * table A7-13. | ||
180 | - */ | ||
181 | -#define NEON_2RM_VREV64 0 | ||
182 | -#define NEON_2RM_VREV32 1 | ||
183 | -#define NEON_2RM_VREV16 2 | ||
184 | -#define NEON_2RM_VPADDL 4 | ||
185 | -#define NEON_2RM_VPADDL_U 5 | ||
186 | -#define NEON_2RM_AESE 6 /* Includes AESD */ | ||
187 | -#define NEON_2RM_AESMC 7 /* Includes AESIMC */ | ||
188 | -#define NEON_2RM_VCLS 8 | ||
189 | -#define NEON_2RM_VCLZ 9 | ||
190 | -#define NEON_2RM_VCNT 10 | ||
191 | -#define NEON_2RM_VMVN 11 | ||
192 | -#define NEON_2RM_VPADAL 12 | ||
193 | -#define NEON_2RM_VPADAL_U 13 | ||
194 | -#define NEON_2RM_VQABS 14 | ||
195 | -#define NEON_2RM_VQNEG 15 | ||
196 | -#define NEON_2RM_VCGT0 16 | ||
197 | -#define NEON_2RM_VCGE0 17 | ||
198 | -#define NEON_2RM_VCEQ0 18 | ||
199 | -#define NEON_2RM_VCLE0 19 | ||
200 | -#define NEON_2RM_VCLT0 20 | ||
201 | -#define NEON_2RM_SHA1H 21 | ||
202 | -#define NEON_2RM_VABS 22 | ||
203 | -#define NEON_2RM_VNEG 23 | ||
204 | -#define NEON_2RM_VCGT0_F 24 | ||
205 | -#define NEON_2RM_VCGE0_F 25 | ||
206 | -#define NEON_2RM_VCEQ0_F 26 | ||
207 | -#define NEON_2RM_VCLE0_F 27 | ||
208 | -#define NEON_2RM_VCLT0_F 28 | ||
209 | -#define NEON_2RM_VABS_F 30 | ||
210 | -#define NEON_2RM_VNEG_F 31 | ||
211 | -#define NEON_2RM_VSWP 32 | ||
212 | -#define NEON_2RM_VTRN 33 | ||
213 | -#define NEON_2RM_VUZP 34 | ||
214 | -#define NEON_2RM_VZIP 35 | ||
215 | -#define NEON_2RM_VMOVN 36 /* Includes VQMOVN, VQMOVUN */ | ||
216 | -#define NEON_2RM_VQMOVN 37 /* Includes VQMOVUN */ | ||
217 | -#define NEON_2RM_VSHLL 38 | ||
218 | -#define NEON_2RM_SHA1SU1 39 /* Includes SHA256SU0 */ | ||
219 | -#define NEON_2RM_VRINTN 40 | ||
220 | -#define NEON_2RM_VRINTX 41 | ||
221 | -#define NEON_2RM_VRINTA 42 | ||
222 | -#define NEON_2RM_VRINTZ 43 | ||
223 | -#define NEON_2RM_VCVT_F16_F32 44 | ||
224 | -#define NEON_2RM_VRINTM 45 | ||
225 | -#define NEON_2RM_VCVT_F32_F16 46 | ||
226 | -#define NEON_2RM_VRINTP 47 | ||
227 | -#define NEON_2RM_VCVTAU 48 | ||
228 | -#define NEON_2RM_VCVTAS 49 | ||
229 | -#define NEON_2RM_VCVTNU 50 | ||
230 | -#define NEON_2RM_VCVTNS 51 | ||
231 | -#define NEON_2RM_VCVTPU 52 | ||
232 | -#define NEON_2RM_VCVTPS 53 | ||
233 | -#define NEON_2RM_VCVTMU 54 | ||
234 | -#define NEON_2RM_VCVTMS 55 | ||
235 | -#define NEON_2RM_VRECPE 56 | ||
236 | -#define NEON_2RM_VRSQRTE 57 | ||
237 | -#define NEON_2RM_VRECPE_F 58 | ||
238 | -#define NEON_2RM_VRSQRTE_F 59 | ||
239 | -#define NEON_2RM_VCVT_FS 60 | ||
240 | -#define NEON_2RM_VCVT_FU 61 | ||
241 | -#define NEON_2RM_VCVT_SF 62 | ||
242 | -#define NEON_2RM_VCVT_UF 63 | ||
243 | - | ||
244 | -/* Each entry in this array has bit n set if the insn allows | ||
245 | - * size value n (otherwise it will UNDEF). Since unallocated | ||
246 | - * op values will have no bits set they always UNDEF. | ||
247 | - */ | ||
248 | -static const uint8_t neon_2rm_sizes[] = { | ||
249 | - [NEON_2RM_VREV64] = 0x7, | ||
250 | - [NEON_2RM_VREV32] = 0x3, | ||
251 | - [NEON_2RM_VREV16] = 0x1, | ||
252 | - [NEON_2RM_VPADDL] = 0x7, | ||
253 | - [NEON_2RM_VPADDL_U] = 0x7, | ||
254 | - [NEON_2RM_AESE] = 0x1, | ||
255 | - [NEON_2RM_AESMC] = 0x1, | ||
256 | - [NEON_2RM_VCLS] = 0x7, | ||
257 | - [NEON_2RM_VCLZ] = 0x7, | ||
258 | - [NEON_2RM_VCNT] = 0x1, | ||
259 | - [NEON_2RM_VMVN] = 0x1, | ||
260 | - [NEON_2RM_VPADAL] = 0x7, | ||
261 | - [NEON_2RM_VPADAL_U] = 0x7, | ||
262 | - [NEON_2RM_VQABS] = 0x7, | ||
263 | - [NEON_2RM_VQNEG] = 0x7, | ||
264 | - [NEON_2RM_VCGT0] = 0x7, | ||
265 | - [NEON_2RM_VCGE0] = 0x7, | ||
266 | - [NEON_2RM_VCEQ0] = 0x7, | ||
267 | - [NEON_2RM_VCLE0] = 0x7, | ||
268 | - [NEON_2RM_VCLT0] = 0x7, | ||
269 | - [NEON_2RM_SHA1H] = 0x4, | ||
270 | - [NEON_2RM_VABS] = 0x7, | ||
271 | - [NEON_2RM_VNEG] = 0x7, | ||
272 | - [NEON_2RM_VCGT0_F] = 0x4, | ||
273 | - [NEON_2RM_VCGE0_F] = 0x4, | ||
274 | - [NEON_2RM_VCEQ0_F] = 0x4, | ||
275 | - [NEON_2RM_VCLE0_F] = 0x4, | ||
276 | - [NEON_2RM_VCLT0_F] = 0x4, | ||
277 | - [NEON_2RM_VABS_F] = 0x4, | ||
278 | - [NEON_2RM_VNEG_F] = 0x4, | ||
279 | - [NEON_2RM_VSWP] = 0x1, | ||
280 | - [NEON_2RM_VTRN] = 0x7, | ||
281 | - [NEON_2RM_VUZP] = 0x7, | ||
282 | - [NEON_2RM_VZIP] = 0x7, | ||
283 | - [NEON_2RM_VMOVN] = 0x7, | ||
284 | - [NEON_2RM_VQMOVN] = 0x7, | ||
285 | - [NEON_2RM_VSHLL] = 0x7, | ||
286 | - [NEON_2RM_SHA1SU1] = 0x4, | ||
287 | - [NEON_2RM_VRINTN] = 0x4, | ||
288 | - [NEON_2RM_VRINTX] = 0x4, | ||
289 | - [NEON_2RM_VRINTA] = 0x4, | ||
290 | - [NEON_2RM_VRINTZ] = 0x4, | ||
291 | - [NEON_2RM_VCVT_F16_F32] = 0x2, | ||
292 | - [NEON_2RM_VRINTM] = 0x4, | ||
293 | - [NEON_2RM_VCVT_F32_F16] = 0x2, | ||
294 | - [NEON_2RM_VRINTP] = 0x4, | ||
295 | - [NEON_2RM_VCVTAU] = 0x4, | ||
296 | - [NEON_2RM_VCVTAS] = 0x4, | ||
297 | - [NEON_2RM_VCVTNU] = 0x4, | ||
298 | - [NEON_2RM_VCVTNS] = 0x4, | ||
299 | - [NEON_2RM_VCVTPU] = 0x4, | ||
300 | - [NEON_2RM_VCVTPS] = 0x4, | ||
301 | - [NEON_2RM_VCVTMU] = 0x4, | ||
302 | - [NEON_2RM_VCVTMS] = 0x4, | ||
303 | - [NEON_2RM_VRECPE] = 0x4, | ||
304 | - [NEON_2RM_VRSQRTE] = 0x4, | ||
305 | - [NEON_2RM_VRECPE_F] = 0x4, | ||
306 | - [NEON_2RM_VRSQRTE_F] = 0x4, | ||
307 | - [NEON_2RM_VCVT_FS] = 0x4, | ||
308 | - [NEON_2RM_VCVT_FU] = 0x4, | ||
309 | - [NEON_2RM_VCVT_SF] = 0x4, | ||
310 | - [NEON_2RM_VCVT_UF] = 0x4, | ||
311 | -}; | ||
312 | - | ||
313 | static void gen_gvec_fn3_qc(uint32_t rd_ofs, uint32_t rn_ofs, uint32_t rm_ofs, | ||
314 | uint32_t opr_sz, uint32_t max_sz, | ||
315 | gen_helper_gvec_3_ptr *fn) | ||
316 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_uaba(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
317 | tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
318 | } | ||
319 | |||
320 | -/* Translate a NEON data processing instruction. Return nonzero if the | ||
321 | - instruction is invalid. | ||
322 | - We process data in a mixture of 32-bit and 64-bit chunks. | ||
323 | - Mostly we use 32-bit chunks so we can use normal scalar instructions. */ | ||
324 | - | ||
325 | -static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
326 | -{ | ||
327 | - int op; | ||
328 | - int q; | ||
329 | - int rd, rm; | ||
330 | - int size; | ||
331 | - int pass; | ||
332 | - int u; | ||
333 | - TCGv_i32 tmp, tmp2; | ||
334 | - | ||
335 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
336 | - return 1; | ||
337 | - } | ||
338 | - | ||
339 | - /* FIXME: this access check should not take precedence over UNDEF | ||
340 | - * for invalid encodings; we will generate incorrect syndrome information | ||
341 | - * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
342 | - */ | ||
343 | - if (s->fp_excp_el) { | ||
344 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
345 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
346 | - return 0; | ||
347 | - } | ||
348 | - | ||
349 | - if (!s->vfp_enabled) | ||
350 | - return 1; | ||
351 | - q = (insn & (1 << 6)) != 0; | ||
352 | - u = (insn >> 24) & 1; | ||
353 | - VFP_DREG_D(rd, insn); | ||
354 | - VFP_DREG_M(rm, insn); | ||
355 | - size = (insn >> 20) & 3; | ||
356 | - | ||
357 | - if ((insn & (1 << 23)) == 0) { | ||
358 | - /* Three register same length: handled by decodetree */ | ||
359 | - return 1; | ||
360 | - } else if (insn & (1 << 4)) { | ||
361 | - /* Two registers and shift or reg and imm: handled by decodetree */ | ||
362 | - return 1; | ||
363 | - } else { /* (insn & 0x00800010 == 0x00800000) */ | ||
364 | - if (size != 3) { | ||
365 | - /* | ||
366 | - * Three registers of different lengths, or two registers and | ||
367 | - * a scalar: handled by decodetree | ||
368 | - */ | ||
369 | - return 1; | ||
370 | - } else { /* size == 3 */ | ||
371 | - if (!u) { | ||
372 | - /* Extract: handled by decodetree */ | ||
373 | - return 1; | ||
374 | - } else if ((insn & (1 << 11)) == 0) { | ||
375 | - /* Two register misc. */ | ||
376 | - op = ((insn >> 12) & 0x30) | ((insn >> 7) & 0xf); | ||
377 | - size = (insn >> 18) & 3; | ||
378 | - /* UNDEF for unknown op values and bad op-size combinations */ | ||
379 | - if ((neon_2rm_sizes[op] & (1 << size)) == 0) { | ||
380 | - return 1; | ||
381 | - } | ||
382 | - if (q && ((rm | rd) & 1)) { | ||
383 | - return 1; | ||
384 | - } | ||
385 | - switch (op) { | ||
386 | - case NEON_2RM_VREV64: | ||
387 | - case NEON_2RM_VPADDL: case NEON_2RM_VPADDL_U: | ||
388 | - case NEON_2RM_VPADAL: case NEON_2RM_VPADAL_U: | ||
389 | - case NEON_2RM_VUZP: | ||
390 | - case NEON_2RM_VZIP: | ||
391 | - case NEON_2RM_VMOVN: case NEON_2RM_VQMOVN: | ||
392 | - case NEON_2RM_VSHLL: | ||
393 | - case NEON_2RM_VCVT_F16_F32: | ||
394 | - case NEON_2RM_VCVT_F32_F16: | ||
395 | - case NEON_2RM_VMVN: | ||
396 | - case NEON_2RM_VNEG: | ||
397 | - case NEON_2RM_VABS: | ||
398 | - case NEON_2RM_VCEQ0: | ||
399 | - case NEON_2RM_VCGT0: | ||
400 | - case NEON_2RM_VCLE0: | ||
401 | - case NEON_2RM_VCGE0: | ||
402 | - case NEON_2RM_VCLT0: | ||
403 | - case NEON_2RM_AESE: case NEON_2RM_AESMC: | ||
404 | - case NEON_2RM_SHA1H: | ||
405 | - case NEON_2RM_SHA1SU1: | ||
406 | - case NEON_2RM_VREV32: | ||
407 | - case NEON_2RM_VREV16: | ||
408 | - case NEON_2RM_VCLS: | ||
409 | - case NEON_2RM_VCLZ: | ||
410 | - case NEON_2RM_VCNT: | ||
411 | - case NEON_2RM_VABS_F: | ||
412 | - case NEON_2RM_VNEG_F: | ||
413 | - case NEON_2RM_VRECPE: | ||
414 | - case NEON_2RM_VRSQRTE: | ||
415 | - case NEON_2RM_VQABS: | ||
416 | - case NEON_2RM_VQNEG: | ||
417 | - case NEON_2RM_VRECPE_F: | ||
418 | - case NEON_2RM_VRSQRTE_F: | ||
419 | - case NEON_2RM_VCVT_FS: | ||
420 | - case NEON_2RM_VCVT_FU: | ||
421 | - case NEON_2RM_VCVT_SF: | ||
422 | - case NEON_2RM_VCVT_UF: | ||
423 | - case NEON_2RM_VRINTX: | ||
424 | - case NEON_2RM_VCGT0_F: | ||
425 | - case NEON_2RM_VCGE0_F: | ||
426 | - case NEON_2RM_VCEQ0_F: | ||
427 | - case NEON_2RM_VCLE0_F: | ||
428 | - case NEON_2RM_VCLT0_F: | ||
429 | - case NEON_2RM_VRINTN: | ||
430 | - case NEON_2RM_VRINTA: | ||
431 | - case NEON_2RM_VRINTM: | ||
432 | - case NEON_2RM_VRINTP: | ||
433 | - case NEON_2RM_VRINTZ: | ||
434 | - case NEON_2RM_VCVTAU: | ||
435 | - case NEON_2RM_VCVTAS: | ||
436 | - case NEON_2RM_VCVTNU: | ||
437 | - case NEON_2RM_VCVTNS: | ||
438 | - case NEON_2RM_VCVTPU: | ||
439 | - case NEON_2RM_VCVTPS: | ||
440 | - case NEON_2RM_VCVTMU: | ||
441 | - case NEON_2RM_VCVTMS: | ||
442 | - case NEON_2RM_VSWP: | ||
443 | - /* handled by decodetree */ | ||
444 | - return 1; | ||
445 | - case NEON_2RM_VTRN: | ||
446 | - if (size == 2) { | ||
447 | - int n; | ||
448 | - for (n = 0; n < (q ? 4 : 2); n += 2) { | ||
449 | - tmp = neon_load_reg(rm, n); | ||
450 | - tmp2 = neon_load_reg(rd, n + 1); | ||
451 | - neon_store_reg(rm, n, tmp2); | ||
452 | - neon_store_reg(rd, n + 1, tmp); | ||
453 | - } | ||
454 | - } else { | ||
455 | - goto elementwise; | ||
456 | - } | ||
457 | - break; | ||
458 | - | ||
459 | - default: | ||
460 | - elementwise: | ||
461 | - for (pass = 0; pass < (q ? 4 : 2); pass++) { | ||
462 | - tmp = neon_load_reg(rm, pass); | ||
463 | - switch (op) { | ||
464 | - case NEON_2RM_VTRN: | ||
465 | - tmp2 = neon_load_reg(rd, pass); | ||
466 | - switch (size) { | ||
467 | - case 0: gen_neon_trn_u8(tmp, tmp2); break; | ||
468 | - case 1: gen_neon_trn_u16(tmp, tmp2); break; | ||
469 | - default: abort(); | ||
470 | - } | ||
471 | - neon_store_reg(rm, pass, tmp2); | ||
472 | - break; | ||
473 | - default: | ||
474 | - /* Reserved op values were caught by the | ||
475 | - * neon_2rm_sizes[] check earlier. | ||
476 | - */ | ||
477 | - abort(); | ||
478 | - } | ||
479 | - neon_store_reg(rd, pass, tmp); | ||
480 | - } | ||
481 | - break; | ||
482 | - } | ||
483 | - } else { | ||
484 | - /* VTBL, VTBX, VDUP: handled by decodetree */ | ||
485 | - return 1; | ||
486 | - } | ||
487 | - } | ||
488 | - } | ||
489 | - return 0; | ||
490 | -} | ||
491 | - | ||
492 | static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
493 | { | ||
494 | int cpnum, is64, crn, crm, opc1, opc2, isread, rt, rt2; | ||
495 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
496 | } | ||
497 | /* fall back to legacy decoder */ | ||
498 | |||
499 | - if (((insn >> 25) & 7) == 1) { | ||
500 | - /* NEON Data processing. */ | ||
501 | - if (disas_neon_data_insn(s, insn)) { | ||
502 | - goto illegal_op; | ||
503 | - } | ||
504 | - return; | ||
505 | - } | ||
506 | if ((insn & 0x0e000f00) == 0x0c000100) { | ||
507 | if (arm_dc_feature(s, ARM_FEATURE_IWMMXT)) { | ||
508 | /* iWMMXt register transfer. */ | ||
509 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
510 | break; | ||
511 | } | ||
512 | if (((insn >> 24) & 3) == 3) { | ||
513 | - /* Translate into the equivalent ARM encoding. */ | ||
514 | - insn = (insn & 0xe2ffffff) | ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
515 | - if (disas_neon_data_insn(s, insn)) { | ||
516 | - goto illegal_op; | ||
517 | - } | ||
518 | + /* Neon DP, but failed disas_neon_dp() */ | ||
519 | + goto illegal_op; | ||
520 | } else if (((insn >> 8) & 0xe) == 10) { | ||
521 | /* VFP, but failed disas_vfp. */ | ||
522 | goto illegal_op; | ||
33 | -- | 523 | -- |
34 | 2.20.1 | 524 | 2.20.1 |
35 | 525 | ||
36 | 526 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The functions neon_element_offset(), neon_load_element(), |
---|---|---|---|
2 | 2 | neon_load_element64(), neon_store_element() and | |
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | neon_store_element64() are used only in the translate-neon.inc.c |
4 | Message-id: 20190209033847.9014-8-richard.henderson@linaro.org | 4 | file, so move their definitions there. |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | |
6 | Since the .inc.c file is #included in translate.c this doesn't make | ||
7 | much difference currently, but it's a more logical place to put the | ||
8 | functions and it might be helpful if we ever decide to try to make | ||
9 | the .inc.c files genuinely separate compilation units. | ||
10 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20200616170844.13318-22-peter.maydell@linaro.org | ||
7 | --- | 14 | --- |
8 | target/arm/translate.c | 2 +- | 15 | target/arm/translate-neon.inc.c | 101 ++++++++++++++++++++++++++++++++ |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 16 | target/arm/translate.c | 101 -------------------------------- |
10 | 17 | 2 files changed, 101 insertions(+), 101 deletions(-) | |
18 | |||
19 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/translate-neon.inc.c | ||
22 | +++ b/target/arm/translate-neon.inc.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static inline int rsub_8(DisasContext *s, int x) | ||
24 | #include "decode-neon-ls.inc.c" | ||
25 | #include "decode-neon-shared.inc.c" | ||
26 | |||
27 | +/* Return the offset of a 2**SIZE piece of a NEON register, at index ELE, | ||
28 | + * where 0 is the least significant end of the register. | ||
29 | + */ | ||
30 | +static inline long | ||
31 | +neon_element_offset(int reg, int element, MemOp size) | ||
32 | +{ | ||
33 | + int element_size = 1 << size; | ||
34 | + int ofs = element * element_size; | ||
35 | +#ifdef HOST_WORDS_BIGENDIAN | ||
36 | + /* Calculate the offset assuming fully little-endian, | ||
37 | + * then XOR to account for the order of the 8-byte units. | ||
38 | + */ | ||
39 | + if (element_size < 8) { | ||
40 | + ofs ^= 8 - element_size; | ||
41 | + } | ||
42 | +#endif | ||
43 | + return neon_reg_offset(reg, 0) + ofs; | ||
44 | +} | ||
45 | + | ||
46 | +static void neon_load_element(TCGv_i32 var, int reg, int ele, MemOp mop) | ||
47 | +{ | ||
48 | + long offset = neon_element_offset(reg, ele, mop & MO_SIZE); | ||
49 | + | ||
50 | + switch (mop) { | ||
51 | + case MO_UB: | ||
52 | + tcg_gen_ld8u_i32(var, cpu_env, offset); | ||
53 | + break; | ||
54 | + case MO_UW: | ||
55 | + tcg_gen_ld16u_i32(var, cpu_env, offset); | ||
56 | + break; | ||
57 | + case MO_UL: | ||
58 | + tcg_gen_ld_i32(var, cpu_env, offset); | ||
59 | + break; | ||
60 | + default: | ||
61 | + g_assert_not_reached(); | ||
62 | + } | ||
63 | +} | ||
64 | + | ||
65 | +static void neon_load_element64(TCGv_i64 var, int reg, int ele, MemOp mop) | ||
66 | +{ | ||
67 | + long offset = neon_element_offset(reg, ele, mop & MO_SIZE); | ||
68 | + | ||
69 | + switch (mop) { | ||
70 | + case MO_UB: | ||
71 | + tcg_gen_ld8u_i64(var, cpu_env, offset); | ||
72 | + break; | ||
73 | + case MO_UW: | ||
74 | + tcg_gen_ld16u_i64(var, cpu_env, offset); | ||
75 | + break; | ||
76 | + case MO_UL: | ||
77 | + tcg_gen_ld32u_i64(var, cpu_env, offset); | ||
78 | + break; | ||
79 | + case MO_Q: | ||
80 | + tcg_gen_ld_i64(var, cpu_env, offset); | ||
81 | + break; | ||
82 | + default: | ||
83 | + g_assert_not_reached(); | ||
84 | + } | ||
85 | +} | ||
86 | + | ||
87 | +static void neon_store_element(int reg, int ele, MemOp size, TCGv_i32 var) | ||
88 | +{ | ||
89 | + long offset = neon_element_offset(reg, ele, size); | ||
90 | + | ||
91 | + switch (size) { | ||
92 | + case MO_8: | ||
93 | + tcg_gen_st8_i32(var, cpu_env, offset); | ||
94 | + break; | ||
95 | + case MO_16: | ||
96 | + tcg_gen_st16_i32(var, cpu_env, offset); | ||
97 | + break; | ||
98 | + case MO_32: | ||
99 | + tcg_gen_st_i32(var, cpu_env, offset); | ||
100 | + break; | ||
101 | + default: | ||
102 | + g_assert_not_reached(); | ||
103 | + } | ||
104 | +} | ||
105 | + | ||
106 | +static void neon_store_element64(int reg, int ele, MemOp size, TCGv_i64 var) | ||
107 | +{ | ||
108 | + long offset = neon_element_offset(reg, ele, size); | ||
109 | + | ||
110 | + switch (size) { | ||
111 | + case MO_8: | ||
112 | + tcg_gen_st8_i64(var, cpu_env, offset); | ||
113 | + break; | ||
114 | + case MO_16: | ||
115 | + tcg_gen_st16_i64(var, cpu_env, offset); | ||
116 | + break; | ||
117 | + case MO_32: | ||
118 | + tcg_gen_st32_i64(var, cpu_env, offset); | ||
119 | + break; | ||
120 | + case MO_64: | ||
121 | + tcg_gen_st_i64(var, cpu_env, offset); | ||
122 | + break; | ||
123 | + default: | ||
124 | + g_assert_not_reached(); | ||
125 | + } | ||
126 | +} | ||
127 | + | ||
128 | static bool trans_VCMLA(DisasContext *s, arg_VCMLA *a) | ||
129 | { | ||
130 | int opr_sz; | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 131 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
12 | index XXXXXXX..XXXXXXX 100644 | 132 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 133 | --- a/target/arm/translate.c |
14 | +++ b/target/arm/translate.c | 134 | +++ b/target/arm/translate.c |
15 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, | 135 | @@ -XXX,XX +XXX,XX @@ neon_reg_offset (int reg, int n) |
16 | i * 2 + 1, (uint32_t)(v >> 32), | 136 | return vfp_reg_offset(0, sreg); |
17 | i, v); | ||
18 | } | ||
19 | - cpu_fprintf(f, "FPSCR: %08x\n", (int)env->vfp.xregs[ARM_VFP_FPSCR]); | ||
20 | + cpu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); | ||
21 | } | ||
22 | } | 137 | } |
23 | 138 | ||
139 | -/* Return the offset of a 2**SIZE piece of a NEON register, at index ELE, | ||
140 | - * where 0 is the least significant end of the register. | ||
141 | - */ | ||
142 | -static inline long | ||
143 | -neon_element_offset(int reg, int element, MemOp size) | ||
144 | -{ | ||
145 | - int element_size = 1 << size; | ||
146 | - int ofs = element * element_size; | ||
147 | -#ifdef HOST_WORDS_BIGENDIAN | ||
148 | - /* Calculate the offset assuming fully little-endian, | ||
149 | - * then XOR to account for the order of the 8-byte units. | ||
150 | - */ | ||
151 | - if (element_size < 8) { | ||
152 | - ofs ^= 8 - element_size; | ||
153 | - } | ||
154 | -#endif | ||
155 | - return neon_reg_offset(reg, 0) + ofs; | ||
156 | -} | ||
157 | - | ||
158 | static TCGv_i32 neon_load_reg(int reg, int pass) | ||
159 | { | ||
160 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
161 | @@ -XXX,XX +XXX,XX @@ static TCGv_i32 neon_load_reg(int reg, int pass) | ||
162 | return tmp; | ||
163 | } | ||
164 | |||
165 | -static void neon_load_element(TCGv_i32 var, int reg, int ele, MemOp mop) | ||
166 | -{ | ||
167 | - long offset = neon_element_offset(reg, ele, mop & MO_SIZE); | ||
168 | - | ||
169 | - switch (mop) { | ||
170 | - case MO_UB: | ||
171 | - tcg_gen_ld8u_i32(var, cpu_env, offset); | ||
172 | - break; | ||
173 | - case MO_UW: | ||
174 | - tcg_gen_ld16u_i32(var, cpu_env, offset); | ||
175 | - break; | ||
176 | - case MO_UL: | ||
177 | - tcg_gen_ld_i32(var, cpu_env, offset); | ||
178 | - break; | ||
179 | - default: | ||
180 | - g_assert_not_reached(); | ||
181 | - } | ||
182 | -} | ||
183 | - | ||
184 | -static void neon_load_element64(TCGv_i64 var, int reg, int ele, MemOp mop) | ||
185 | -{ | ||
186 | - long offset = neon_element_offset(reg, ele, mop & MO_SIZE); | ||
187 | - | ||
188 | - switch (mop) { | ||
189 | - case MO_UB: | ||
190 | - tcg_gen_ld8u_i64(var, cpu_env, offset); | ||
191 | - break; | ||
192 | - case MO_UW: | ||
193 | - tcg_gen_ld16u_i64(var, cpu_env, offset); | ||
194 | - break; | ||
195 | - case MO_UL: | ||
196 | - tcg_gen_ld32u_i64(var, cpu_env, offset); | ||
197 | - break; | ||
198 | - case MO_Q: | ||
199 | - tcg_gen_ld_i64(var, cpu_env, offset); | ||
200 | - break; | ||
201 | - default: | ||
202 | - g_assert_not_reached(); | ||
203 | - } | ||
204 | -} | ||
205 | - | ||
206 | static void neon_store_reg(int reg, int pass, TCGv_i32 var) | ||
207 | { | ||
208 | tcg_gen_st_i32(var, cpu_env, neon_reg_offset(reg, pass)); | ||
209 | tcg_temp_free_i32(var); | ||
210 | } | ||
211 | |||
212 | -static void neon_store_element(int reg, int ele, MemOp size, TCGv_i32 var) | ||
213 | -{ | ||
214 | - long offset = neon_element_offset(reg, ele, size); | ||
215 | - | ||
216 | - switch (size) { | ||
217 | - case MO_8: | ||
218 | - tcg_gen_st8_i32(var, cpu_env, offset); | ||
219 | - break; | ||
220 | - case MO_16: | ||
221 | - tcg_gen_st16_i32(var, cpu_env, offset); | ||
222 | - break; | ||
223 | - case MO_32: | ||
224 | - tcg_gen_st_i32(var, cpu_env, offset); | ||
225 | - break; | ||
226 | - default: | ||
227 | - g_assert_not_reached(); | ||
228 | - } | ||
229 | -} | ||
230 | - | ||
231 | -static void neon_store_element64(int reg, int ele, MemOp size, TCGv_i64 var) | ||
232 | -{ | ||
233 | - long offset = neon_element_offset(reg, ele, size); | ||
234 | - | ||
235 | - switch (size) { | ||
236 | - case MO_8: | ||
237 | - tcg_gen_st8_i64(var, cpu_env, offset); | ||
238 | - break; | ||
239 | - case MO_16: | ||
240 | - tcg_gen_st16_i64(var, cpu_env, offset); | ||
241 | - break; | ||
242 | - case MO_32: | ||
243 | - tcg_gen_st32_i64(var, cpu_env, offset); | ||
244 | - break; | ||
245 | - case MO_64: | ||
246 | - tcg_gen_st_i64(var, cpu_env, offset); | ||
247 | - break; | ||
248 | - default: | ||
249 | - g_assert_not_reached(); | ||
250 | - } | ||
251 | -} | ||
252 | - | ||
253 | static inline void neon_load_reg64(TCGv_i64 var, int reg) | ||
254 | { | ||
255 | tcg_gen_ld_i64(var, cpu_env, vfp_reg_offset(1, reg)); | ||
24 | -- | 256 | -- |
25 | 2.20.1 | 257 | 2.20.1 |
26 | 258 | ||
27 | 259 | diff view generated by jsdifflib |
1 | At the moment the Arm implementations of kvm_arch_{get,put}_registers() | 1 | Since commit ba3e7926691ed3 it has been unnecessary for target code |
---|---|---|---|
2 | don't support having QEMU change the values of system registers | 2 | to call gen_io_end() after an IO instruction in icount mode; it is |
3 | (aka coprocessor registers for AArch32). This is because although | 3 | sufficient to call gen_io_start() before it and to force the end of |
4 | kvm_arch_get_registers() calls write_list_to_cpustate() to | 4 | the TB. |
5 | update the CPU state struct fields (so QEMU code can read the | ||
6 | values in the usual way), kvm_arch_put_registers() does not | ||
7 | call write_cpustate_to_list(), meaning that any changes to | ||
8 | the CPU state struct fields will not be passed back to KVM. | ||
9 | 5 | ||
10 | The rationale for this design is documented in a comment in the | 6 | Many now-unnecessary calls to gen_io_end() were removed in commit |
11 | AArch32 kvm_arch_put_registers() -- writing the values in the | 7 | 9e9b10c6491153b, but some were missed or accidentally added later. |
12 | cpregs list into the CPU state struct is "lossy" because the | 8 | Remove unneeded calls from the arm target: |
13 | write of a register might not succeed, and so if we blindly | ||
14 | copy the CPU state values back again we will incorrectly | ||
15 | change register values for the guest. The assumption was that | ||
16 | no QEMU code would need to write to the registers. | ||
17 | 9 | ||
18 | However, when we implemented debug support for KVM guests, we | 10 | * the call in the handling of exception-return-via-LDM is |
19 | broke that assumption: the code to handle "set the guest up | 11 | unnecessary, and the code is already forcing end-of-TB |
20 | to take a breakpoint exception" does so by updating various | 12 | * the call in the VFP access check code is more complicated: |
21 | guest registers including ESR_EL1. | 13 | we weren't ending the TB, so we need to add the code to |
22 | 14 | force that by setting DISAS_UPDATE | |
23 | Support this by making kvm_arch_put_registers() synchronize | 15 | * the doc comment for ARM_CP_IO doesn't need to mention |
24 | CPU state back into the list. We sync only those registers | 16 | gen_io_end() any more |
25 | where the initial write succeeds, which should be sufficient. | ||
26 | 17 | ||
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 19 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
29 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | 20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
30 | Tested-by: Dongjiu Geng <gengdongjiu@huawei.com> | 21 | Reviewed-by: Pavel Dovgalyuk <Pavel.Dovgaluk@ispras.ru> |
22 | Message-id: 20200619170324.12093-1-peter.maydell@linaro.org | ||
31 | --- | 23 | --- |
32 | target/arm/cpu.h | 9 ++++++++- | 24 | target/arm/cpu.h | 2 +- |
33 | target/arm/helper.c | 27 +++++++++++++++++++++++++-- | 25 | target/arm/translate-vfp.inc.c | 7 +++---- |
34 | target/arm/kvm32.c | 20 ++------------------ | 26 | target/arm/translate.c | 3 --- |
35 | target/arm/kvm64.c | 2 ++ | 27 | 3 files changed, 4 insertions(+), 8 deletions(-) |
36 | target/arm/machine.c | 2 +- | ||
37 | 5 files changed, 38 insertions(+), 22 deletions(-) | ||
38 | 28 | ||
39 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 29 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
40 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
41 | --- a/target/arm/cpu.h | 31 | --- a/target/arm/cpu.h |
42 | +++ b/target/arm/cpu.h | 32 | +++ b/target/arm/cpu.h |
43 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_cpustate(ARMCPU *cpu); | 33 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) |
44 | /** | 34 | * migration or KVM state synchronization. (Typically this is for "registers" |
45 | * write_cpustate_to_list: | 35 | * which are actually used as instructions for cache maintenance and so on.) |
46 | * @cpu: ARMCPU | 36 | * IO indicates that this register does I/O and therefore its accesses |
47 | + * @kvm_sync: true if this is for syncing back to KVM | 37 | - * need to be surrounded by gen_io_start()/gen_io_end(). In particular, |
48 | * | 38 | + * need to be marked with gen_io_start() and also end the TB. In particular, |
49 | * For each register listed in the ARMCPU cpreg_indexes list, write | 39 | * registers which implement clocks or timers require this. |
50 | * its value from the ARMCPUState structure into the cpreg_values list. | 40 | * RAISES_EXC is for when the read or write hook might raise an exception; |
51 | * This is used to copy info from TCG's working data structures into | 41 | * the generated code will synchronize the CPU state before calling the hook |
52 | * KVM or for outbound migration. | 42 | diff --git a/target/arm/translate-vfp.inc.c b/target/arm/translate-vfp.inc.c |
53 | * | ||
54 | + * @kvm_sync is true if we are doing this in order to sync the | ||
55 | + * register state back to KVM. In this case we will only update | ||
56 | + * values in the list if the previous list->cpustate sync actually | ||
57 | + * successfully wrote the CPU state. Otherwise we will keep the value | ||
58 | + * that is in the list. | ||
59 | + * | ||
60 | * Returns: true if all register values were read correctly, | ||
61 | * false if some register was unknown or could not be read. | ||
62 | * Note that we do not stop early on failure -- we will attempt | ||
63 | * reading all registers in the list. | ||
64 | */ | ||
65 | -bool write_cpustate_to_list(ARMCPU *cpu); | ||
66 | +bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); | ||
67 | |||
68 | #define ARM_CPUID_TI915T 0x54029152 | ||
69 | #define ARM_CPUID_TI925T 0x54029252 | ||
70 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
72 | --- a/target/arm/helper.c | 44 | --- a/target/arm/translate-vfp.inc.c |
73 | +++ b/target/arm/helper.c | 45 | +++ b/target/arm/translate-vfp.inc.c |
74 | @@ -XXX,XX +XXX,XX @@ static bool raw_accessors_invalid(const ARMCPRegInfo *ri) | 46 | @@ -XXX,XX +XXX,XX @@ static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) |
75 | return true; | 47 | if (s->v7m_lspact) { |
76 | } | 48 | /* |
77 | 49 | * Lazy state saving affects external memory and also the NVIC, | |
78 | -bool write_cpustate_to_list(ARMCPU *cpu) | 50 | - * so we must mark it as an IO operation for icount. |
79 | +bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync) | 51 | + * so we must mark it as an IO operation for icount (and cause |
80 | { | 52 | + * this to be the last insn in the TB). |
81 | /* Write the coprocessor state from cpu->env to the (index,value) list. */ | 53 | */ |
82 | int i; | 54 | if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { |
83 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu) | 55 | + s->base.is_jmp = DISAS_UPDATE; |
84 | for (i = 0; i < cpu->cpreg_array_len; i++) { | 56 | gen_io_start(); |
85 | uint32_t regidx = kvm_to_cpreg_id(cpu->cpreg_indexes[i]); | 57 | } |
86 | const ARMCPRegInfo *ri; | 58 | gen_helper_v7m_preserve_fp_state(cpu_env); |
87 | + uint64_t newval; | 59 | - if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { |
88 | 60 | - gen_io_end(); | |
89 | ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); | 61 | - } |
90 | if (!ri) { | 62 | /* |
91 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu) | 63 | * If the preserve_fp_state helper doesn't throw an exception |
92 | if (ri->type & ARM_CP_NO_RAW) { | 64 | * then it will clear LSPACT; we don't need to repeat this for |
93 | continue; | 65 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/translate.c | ||
68 | +++ b/target/arm/translate.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static bool do_ldm(DisasContext *s, arg_ldst_block *a, int min_n) | ||
70 | gen_io_start(); | ||
94 | } | 71 | } |
95 | - cpu->cpreg_values[i] = read_raw_cp_reg(&cpu->env, ri); | 72 | gen_helper_cpsr_write_eret(cpu_env, tmp); |
96 | + | 73 | - if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { |
97 | + newval = read_raw_cp_reg(&cpu->env, ri); | 74 | - gen_io_end(); |
98 | + if (kvm_sync) { | 75 | - } |
99 | + /* | 76 | tcg_temp_free_i32(tmp); |
100 | + * Only sync if the previous list->cpustate sync succeeded. | 77 | /* Must exit loop to check un-masked IRQs */ |
101 | + * Rather than tracking the success/failure state for every | 78 | s->base.is_jmp = DISAS_EXIT; |
102 | + * item in the list, we just recheck "does the raw write we must | ||
103 | + * have made in write_list_to_cpustate() read back OK" here. | ||
104 | + */ | ||
105 | + uint64_t oldval = cpu->cpreg_values[i]; | ||
106 | + | ||
107 | + if (oldval == newval) { | ||
108 | + continue; | ||
109 | + } | ||
110 | + | ||
111 | + write_raw_cp_reg(&cpu->env, ri, oldval); | ||
112 | + if (read_raw_cp_reg(&cpu->env, ri) != oldval) { | ||
113 | + continue; | ||
114 | + } | ||
115 | + | ||
116 | + write_raw_cp_reg(&cpu->env, ri, newval); | ||
117 | + } | ||
118 | + cpu->cpreg_values[i] = newval; | ||
119 | } | ||
120 | return ok; | ||
121 | } | ||
122 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/target/arm/kvm32.c | ||
125 | +++ b/target/arm/kvm32.c | ||
126 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
127 | return ret; | ||
128 | } | ||
129 | |||
130 | - /* Note that we do not call write_cpustate_to_list() | ||
131 | - * here, so we are only writing the tuple list back to | ||
132 | - * KVM. This is safe because nothing can change the | ||
133 | - * CPUARMState cp15 fields (in particular gdb accesses cannot) | ||
134 | - * and so there are no changes to sync. In fact syncing would | ||
135 | - * be wrong at this point: for a constant register where TCG and | ||
136 | - * KVM disagree about its value, the preceding write_list_to_cpustate() | ||
137 | - * would not have had any effect on the CPUARMState value (since the | ||
138 | - * register is read-only), and a write_cpustate_to_list() here would | ||
139 | - * then try to write the TCG value back into KVM -- this would either | ||
140 | - * fail or incorrectly change the value the guest sees. | ||
141 | - * | ||
142 | - * If we ever want to allow the user to modify cp15 registers via | ||
143 | - * the gdb stub, we would need to be more clever here (for instance | ||
144 | - * tracking the set of registers kvm_arch_get_registers() successfully | ||
145 | - * managed to update the CPUARMState with, and only allowing those | ||
146 | - * to be written back up into the kernel). | ||
147 | - */ | ||
148 | + write_cpustate_to_list(cpu, true); | ||
149 | + | ||
150 | if (!write_list_to_kvmstate(cpu, level)) { | ||
151 | return EINVAL; | ||
152 | } | ||
153 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
154 | index XXXXXXX..XXXXXXX 100644 | ||
155 | --- a/target/arm/kvm64.c | ||
156 | +++ b/target/arm/kvm64.c | ||
157 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
158 | return ret; | ||
159 | } | ||
160 | |||
161 | + write_cpustate_to_list(cpu, true); | ||
162 | + | ||
163 | if (!write_list_to_kvmstate(cpu, level)) { | ||
164 | return EINVAL; | ||
165 | } | ||
166 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
167 | index XXXXXXX..XXXXXXX 100644 | ||
168 | --- a/target/arm/machine.c | ||
169 | +++ b/target/arm/machine.c | ||
170 | @@ -XXX,XX +XXX,XX @@ static int cpu_pre_save(void *opaque) | ||
171 | abort(); | ||
172 | } | ||
173 | } else { | ||
174 | - if (!write_cpustate_to_list(cpu)) { | ||
175 | + if (!write_cpustate_to_list(cpu, false)) { | ||
176 | /* This should never fail. */ | ||
177 | abort(); | ||
178 | } | ||
179 | -- | 79 | -- |
180 | 2.20.1 | 80 | 2.20.1 |
181 | 81 | ||
182 | 82 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | In commit cfdb2c0c95ae9205b0 ("target/arm: Vectorize SABA/UABA") we |
---|---|---|---|
2 | replaced the old handling of SABA/UABA with a vectorized implementation | ||
3 | which returns early rather than falling into the loop-ever-elements | ||
4 | code. We forgot to delete the part of the old looping code that | ||
5 | did the accumulate step, and Coverity correctly warns (CID 1428955) | ||
6 | that this code is now dead. Delete it. | ||
2 | 7 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Fixes: cfdb2c0c95ae9205b0 |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190209033847.9014-3-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200619171547.29780-1-peter.maydell@linaro.org | ||
7 | --- | 13 | --- |
8 | target/arm/translate-a64.c | 35 ++++++++++++++--------------------- | 14 | target/arm/translate-a64.c | 12 ------------ |
9 | 1 file changed, 14 insertions(+), 21 deletions(-) | 15 | 1 file changed, 12 deletions(-) |
10 | 16 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 17 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
12 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 19 | --- a/target/arm/translate-a64.c |
14 | +++ b/target/arm/translate-a64.c | 20 | +++ b/target/arm/translate-a64.c |
15 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | 21 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) |
16 | } | 22 | genfn(tcg_res, tcg_op1, tcg_op2); |
17 | |||
18 | switch (opcode) { | ||
19 | + case 0x0c: /* SMAX, UMAX */ | ||
20 | + if (u) { | ||
21 | + gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_umax, size); | ||
22 | + } else { | ||
23 | + gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_smax, size); | ||
24 | + } | ||
25 | + return; | ||
26 | + case 0x0d: /* SMIN, UMIN */ | ||
27 | + if (u) { | ||
28 | + gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_umin, size); | ||
29 | + } else { | ||
30 | + gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_smin, size); | ||
31 | + } | ||
32 | + return; | ||
33 | case 0x10: /* ADD, SUB */ | ||
34 | if (u) { | ||
35 | gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_sub, size); | ||
36 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
37 | genenvfn = fns[size][u]; | ||
38 | break; | ||
39 | } | 23 | } |
40 | - case 0xc: /* SMAX, UMAX */ | 24 | |
41 | - { | 25 | - if (opcode == 0xf) { |
42 | - static NeonGenTwoOpFn * const fns[3][2] = { | 26 | - /* SABA, UABA: accumulating ops */ |
43 | - { gen_helper_neon_max_s8, gen_helper_neon_max_u8 }, | 27 | - static NeonGenTwoOpFn * const fns[3] = { |
44 | - { gen_helper_neon_max_s16, gen_helper_neon_max_u16 }, | 28 | - gen_helper_neon_add_u8, |
45 | - { tcg_gen_smax_i32, tcg_gen_umax_i32 }, | 29 | - gen_helper_neon_add_u16, |
30 | - tcg_gen_add_i32, | ||
46 | - }; | 31 | - }; |
47 | - genfn = fns[size][u]; | 32 | - |
48 | - break; | 33 | - read_vec_element_i32(s, tcg_op1, rd, pass, MO_32); |
34 | - fns[size](tcg_res, tcg_op1, tcg_res); | ||
49 | - } | 35 | - } |
50 | - | 36 | - |
51 | - case 0xd: /* SMIN, UMIN */ | 37 | write_vec_element_i32(s, tcg_res, rd, pass, MO_32); |
52 | - { | 38 | |
53 | - static NeonGenTwoOpFn * const fns[3][2] = { | 39 | tcg_temp_free_i32(tcg_res); |
54 | - { gen_helper_neon_min_s8, gen_helper_neon_min_u8 }, | ||
55 | - { gen_helper_neon_min_s16, gen_helper_neon_min_u16 }, | ||
56 | - { tcg_gen_smin_i32, tcg_gen_umin_i32 }, | ||
57 | - }; | ||
58 | - genfn = fns[size][u]; | ||
59 | - break; | ||
60 | - } | ||
61 | case 0xe: /* SABD, UABD */ | ||
62 | case 0xf: /* SABA, UABA */ | ||
63 | { | ||
64 | -- | 40 | -- |
65 | 2.20.1 | 41 | 2.20.1 |
66 | 42 | ||
67 | 43 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | Add a trace event to see when a guest disable/enable the watchdog. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Message-id: 20200617072539.32686-2-f4bug@amsat.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/watchdog/cmsdk-apb-watchdog.c | 1 + | ||
11 | hw/watchdog/trace-events | 1 + | ||
12 | 2 files changed, 2 insertions(+) | ||
13 | |||
14 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | ||
17 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset, | ||
19 | break; | ||
20 | case A_WDOGLOCK: | ||
21 | s->lock = (value != WDOG_UNLOCK_VALUE); | ||
22 | + trace_cmsdk_apb_watchdog_lock(s->lock); | ||
23 | break; | ||
24 | case A_WDOGITCR: | ||
25 | if (s->is_luminary) { | ||
26 | diff --git a/hw/watchdog/trace-events b/hw/watchdog/trace-events | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/hw/watchdog/trace-events | ||
29 | +++ b/hw/watchdog/trace-events | ||
30 | @@ -XXX,XX +XXX,XX @@ | ||
31 | cmsdk_apb_watchdog_read(uint64_t offset, uint64_t data, unsigned size) "CMSDK APB watchdog read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
32 | cmsdk_apb_watchdog_write(uint64_t offset, uint64_t data, unsigned size) "CMSDK APB watchdog write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
33 | cmsdk_apb_watchdog_reset(void) "CMSDK APB watchdog: reset" | ||
34 | +cmsdk_apb_watchdog_lock(uint32_t lock) "CMSDK APB watchdog: lock %" PRIu32 | ||
35 | -- | ||
36 | 2.20.1 | ||
37 | |||
38 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | Use self-explicit definitions instead of magic values. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Message-id: 20200617072539.32686-3-f4bug@amsat.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/i2c/versatile_i2c.c | 14 ++++++++++---- | ||
11 | 1 file changed, 10 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/hw/i2c/versatile_i2c.c b/hw/i2c/versatile_i2c.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/i2c/versatile_i2c.c | ||
16 | +++ b/hw/i2c/versatile_i2c.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "qemu/osdep.h" | ||
19 | #include "hw/sysbus.h" | ||
20 | #include "hw/i2c/bitbang_i2c.h" | ||
21 | +#include "hw/registerfields.h" | ||
22 | #include "qemu/log.h" | ||
23 | #include "qemu/module.h" | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ typedef struct VersatileI2CState { | ||
26 | int in; | ||
27 | } VersatileI2CState; | ||
28 | |||
29 | +REG32(CONTROL_GET, 0) | ||
30 | +REG32(CONTROL_SET, 0) | ||
31 | +REG32(CONTROL_CLR, 4) | ||
32 | + | ||
33 | static uint64_t versatile_i2c_read(void *opaque, hwaddr offset, | ||
34 | unsigned size) | ||
35 | { | ||
36 | VersatileI2CState *s = (VersatileI2CState *)opaque; | ||
37 | |||
38 | - if (offset == 0) { | ||
39 | + switch (offset) { | ||
40 | + case A_CONTROL_SET: | ||
41 | return (s->out & 1) | (s->in << 1); | ||
42 | - } else { | ||
43 | + default: | ||
44 | qemu_log_mask(LOG_GUEST_ERROR, | ||
45 | "%s: Bad offset 0x%x\n", __func__, (int)offset); | ||
46 | return -1; | ||
47 | @@ -XXX,XX +XXX,XX @@ static void versatile_i2c_write(void *opaque, hwaddr offset, | ||
48 | VersatileI2CState *s = (VersatileI2CState *)opaque; | ||
49 | |||
50 | switch (offset) { | ||
51 | - case 0: | ||
52 | + case A_CONTROL_SET: | ||
53 | s->out |= value & 3; | ||
54 | break; | ||
55 | - case 4: | ||
56 | + case A_CONTROL_CLR: | ||
57 | s->out &= ~value; | ||
58 | break; | ||
59 | default: | ||
60 | -- | ||
61 | 2.20.1 | ||
62 | |||
63 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Fortunately, the functions affected are so far only called from SVE, | 3 | Use self-explicit definitions instead of magic values. |
4 | so there is no tail to be cleared. But as we convert more of AdvSIMD | ||
5 | to gvec, this will matter. | ||
6 | 4 | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 20190209033847.9014-13-richard.henderson@linaro.org | 6 | Message-id: 20200617072539.32686-4-f4bug@amsat.org |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | target/arm/vec_helper.c | 2 ++ | 10 | hw/i2c/versatile_i2c.c | 7 +++++-- |
13 | 1 file changed, 2 insertions(+) | 11 | 1 file changed, 5 insertions(+), 2 deletions(-) |
14 | 12 | ||
15 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 13 | diff --git a/hw/i2c/versatile_i2c.c b/hw/i2c/versatile_i2c.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/vec_helper.c | 15 | --- a/hw/i2c/versatile_i2c.c |
18 | +++ b/target/arm/vec_helper.c | 16 | +++ b/hw/i2c/versatile_i2c.c |
19 | @@ -XXX,XX +XXX,XX @@ void HELPER(NAME)(void *vd, void *vn, void *stat, uint32_t desc) \ | 17 | @@ -XXX,XX +XXX,XX @@ REG32(CONTROL_GET, 0) |
20 | for (i = 0; i < oprsz / sizeof(TYPE); i++) { \ | 18 | REG32(CONTROL_SET, 0) |
21 | d[i] = FUNC(n[i], stat); \ | 19 | REG32(CONTROL_CLR, 4) |
22 | } \ | 20 | |
23 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | 21 | +#define SCL BIT(0) |
22 | +#define SDA BIT(1) | ||
23 | + | ||
24 | static uint64_t versatile_i2c_read(void *opaque, hwaddr offset, | ||
25 | unsigned size) | ||
26 | { | ||
27 | @@ -XXX,XX +XXX,XX @@ static void versatile_i2c_write(void *opaque, hwaddr offset, | ||
28 | qemu_log_mask(LOG_GUEST_ERROR, | ||
29 | "%s: Bad offset 0x%x\n", __func__, (int)offset); | ||
30 | } | ||
31 | - bitbang_i2c_set(&s->bitbang, BITBANG_I2C_SCL, (s->out & 1) != 0); | ||
32 | - s->in = bitbang_i2c_set(&s->bitbang, BITBANG_I2C_SDA, (s->out & 2) != 0); | ||
33 | + bitbang_i2c_set(&s->bitbang, BITBANG_I2C_SCL, (s->out & SCL) != 0); | ||
34 | + s->in = bitbang_i2c_set(&s->bitbang, BITBANG_I2C_SDA, (s->out & SDA) != 0); | ||
24 | } | 35 | } |
25 | 36 | ||
26 | DO_2OP(gvec_frecpe_h, helper_recpe_f16, float16) | 37 | static const MemoryRegionOps versatile_i2c_ops = { |
27 | @@ -XXX,XX +XXX,XX @@ void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
28 | for (i = 0; i < oprsz / sizeof(TYPE); i++) { \ | ||
29 | d[i] = FUNC(n[i], m[i], stat); \ | ||
30 | } \ | ||
31 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | ||
32 | } | ||
33 | |||
34 | DO_3OP(gvec_fadd_h, float16_add, float16) | ||
35 | -- | 38 | -- |
36 | 2.20.1 | 39 | 2.20.1 |
37 | 40 | ||
38 | 41 | diff view generated by jsdifflib |
1 | Peter Crosthwaite hasn't had the bandwidth to do code review or | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | other QEMU work for some time now -- remove his email address | ||
3 | from MAINTAINERS file entries so we don't bombard him with | ||
4 | patch emails. | ||
5 | 2 | ||
3 | 'ARM SBCon two-wire serial bus interface' is the official | ||
4 | name describing the pair of registers used to bitbanging | ||
5 | I2C in the Versatile boards. | ||
6 | |||
7 | Make the private VersatileI2CState structure as public | ||
8 | ArmSbconI2CState. | ||
9 | Add the TYPE_ARM_SBCON_I2C, alias to our current | ||
10 | TYPE_VERSATILE_I2C model. | ||
11 | Rename the memory region description as 'arm_sbcon_i2c'. | ||
12 | |||
13 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Message-id: 20200617072539.32686-5-f4bug@amsat.org | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20190207181422.4907-1-peter.maydell@linaro.org | ||
8 | --- | 17 | --- |
9 | MAINTAINERS | 4 ---- | 18 | include/hw/i2c/arm_sbcon_i2c.h | 35 ++++++++++++++++++++++++++++++++++ |
10 | 1 file changed, 4 deletions(-) | 19 | hw/i2c/versatile_i2c.c | 17 +++++------------ |
20 | MAINTAINERS | 1 + | ||
21 | 3 files changed, 41 insertions(+), 12 deletions(-) | ||
22 | create mode 100644 include/hw/i2c/arm_sbcon_i2c.h | ||
11 | 23 | ||
24 | diff --git a/include/hw/i2c/arm_sbcon_i2c.h b/include/hw/i2c/arm_sbcon_i2c.h | ||
25 | new file mode 100644 | ||
26 | index XXXXXXX..XXXXXXX | ||
27 | --- /dev/null | ||
28 | +++ b/include/hw/i2c/arm_sbcon_i2c.h | ||
29 | @@ -XXX,XX +XXX,XX @@ | ||
30 | +/* | ||
31 | + * ARM SBCon two-wire serial bus interface (I2C bitbang) | ||
32 | + * a.k.a. | ||
33 | + * ARM Versatile I2C controller | ||
34 | + * | ||
35 | + * Copyright (c) 2006-2007 CodeSourcery. | ||
36 | + * Copyright (c) 2012 Oskar Andero <oskar.andero@gmail.com> | ||
37 | + * Copyright (C) 2020 Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
38 | + * | ||
39 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
40 | + */ | ||
41 | +#ifndef HW_I2C_ARM_SBCON_H | ||
42 | +#define HW_I2C_ARM_SBCON_H | ||
43 | + | ||
44 | +#include "hw/sysbus.h" | ||
45 | +#include "hw/i2c/bitbang_i2c.h" | ||
46 | + | ||
47 | +#define TYPE_VERSATILE_I2C "versatile_i2c" | ||
48 | +#define TYPE_ARM_SBCON_I2C TYPE_VERSATILE_I2C | ||
49 | + | ||
50 | +#define ARM_SBCON_I2C(obj) \ | ||
51 | + OBJECT_CHECK(ArmSbconI2CState, (obj), TYPE_ARM_SBCON_I2C) | ||
52 | + | ||
53 | +typedef struct ArmSbconI2CState { | ||
54 | + /*< private >*/ | ||
55 | + SysBusDevice parent_obj; | ||
56 | + /*< public >*/ | ||
57 | + | ||
58 | + MemoryRegion iomem; | ||
59 | + bitbang_i2c_interface bitbang; | ||
60 | + int out; | ||
61 | + int in; | ||
62 | +} ArmSbconI2CState; | ||
63 | + | ||
64 | +#endif /* HW_I2C_ARM_SBCON_H */ | ||
65 | diff --git a/hw/i2c/versatile_i2c.c b/hw/i2c/versatile_i2c.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/hw/i2c/versatile_i2c.c | ||
68 | +++ b/hw/i2c/versatile_i2c.c | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | /* | ||
71 | - * ARM Versatile I2C controller | ||
72 | + * ARM SBCon two-wire serial bus interface (I2C bitbang) | ||
73 | + * a.k.a. ARM Versatile I2C controller | ||
74 | * | ||
75 | * Copyright (c) 2006-2007 CodeSourcery. | ||
76 | * Copyright (c) 2012 Oskar Andero <oskar.andero@gmail.com> | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | */ | ||
79 | |||
80 | #include "qemu/osdep.h" | ||
81 | -#include "hw/sysbus.h" | ||
82 | -#include "hw/i2c/bitbang_i2c.h" | ||
83 | +#include "hw/i2c/arm_sbcon_i2c.h" | ||
84 | #include "hw/registerfields.h" | ||
85 | #include "qemu/log.h" | ||
86 | #include "qemu/module.h" | ||
87 | |||
88 | -#define TYPE_VERSATILE_I2C "versatile_i2c" | ||
89 | #define VERSATILE_I2C(obj) \ | ||
90 | OBJECT_CHECK(VersatileI2CState, (obj), TYPE_VERSATILE_I2C) | ||
91 | |||
92 | -typedef struct VersatileI2CState { | ||
93 | - SysBusDevice parent_obj; | ||
94 | +typedef ArmSbconI2CState VersatileI2CState; | ||
95 | |||
96 | - MemoryRegion iomem; | ||
97 | - bitbang_i2c_interface bitbang; | ||
98 | - int out; | ||
99 | - int in; | ||
100 | -} VersatileI2CState; | ||
101 | |||
102 | REG32(CONTROL_GET, 0) | ||
103 | REG32(CONTROL_SET, 0) | ||
104 | @@ -XXX,XX +XXX,XX @@ static void versatile_i2c_init(Object *obj) | ||
105 | bus = i2c_init_bus(dev, "i2c"); | ||
106 | bitbang_i2c_init(&s->bitbang, bus); | ||
107 | memory_region_init_io(&s->iomem, obj, &versatile_i2c_ops, s, | ||
108 | - "versatile_i2c", 0x1000); | ||
109 | + "arm_sbcon_i2c", 0x1000); | ||
110 | sysbus_init_mmio(sbd, &s->iomem); | ||
111 | } | ||
112 | |||
12 | diff --git a/MAINTAINERS b/MAINTAINERS | 113 | diff --git a/MAINTAINERS b/MAINTAINERS |
13 | index XXXXXXX..XXXXXXX 100644 | 114 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/MAINTAINERS | 115 | --- a/MAINTAINERS |
15 | +++ b/MAINTAINERS | 116 | +++ b/MAINTAINERS |
16 | @@ -XXX,XX +XXX,XX @@ Guest CPU cores (TCG): | 117 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> |
17 | ---------------------- | 118 | L: qemu-arm@nongnu.org |
18 | Overall | ||
19 | L: qemu-devel@nongnu.org | ||
20 | -M: Peter Crosthwaite <crosthwaite.peter@gmail.com> | ||
21 | M: Richard Henderson <rth@twiddle.net> | ||
22 | R: Paolo Bonzini <pbonzini@redhat.com> | ||
23 | S: Maintained | 119 | S: Maintained |
24 | @@ -XXX,XX +XXX,XX @@ F: tests/virtio-scsi-test.c | 120 | F: hw/*/versatile* |
25 | T: git https://github.com/bonzini/qemu.git scsi-next | 121 | +F: include/hw/i2c/arm_sbcon_i2c.h |
26 | 122 | F: hw/misc/arm_sysctl.c | |
27 | SSI | 123 | F: docs/system/arm/versatile.rst |
28 | -M: Peter Crosthwaite <crosthwaite.peter@gmail.com> | 124 | |
29 | M: Alistair Francis <alistair@alistair23.me> | ||
30 | S: Maintained | ||
31 | F: hw/ssi/* | ||
32 | @@ -XXX,XX +XXX,XX @@ F: tests/m25p80-test.c | ||
33 | |||
34 | Xilinx SPI | ||
35 | M: Alistair Francis <alistair@alistair23.me> | ||
36 | -M: Peter Crosthwaite <crosthwaite.peter@gmail.com> | ||
37 | S: Maintained | ||
38 | F: hw/ssi/xilinx_* | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ F: qom/cpu.c | ||
41 | F: include/qom/cpu.h | ||
42 | |||
43 | Device Tree | ||
44 | -M: Peter Crosthwaite <crosthwaite.peter@gmail.com> | ||
45 | M: Alexander Graf <agraf@suse.de> | ||
46 | S: Maintained | ||
47 | F: device_tree.c | ||
48 | -- | 125 | -- |
49 | 2.20.1 | 126 | 2.20.1 |
50 | 127 | ||
51 | 128 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Given that we mask bits properly on set, there is no reason | 3 | By using the TYPE_* definitions for devices, we can: |
4 | to mask them again on get. We failed to clear the exception | 4 | - quickly find where devices are used with 'git-grep' |
5 | status bits, 0x9f, which means that the wrong value would be | 5 | - easily rename a device (one-line change). |
6 | returned on get. Except in the (probably normal) case in which | ||
7 | the set clears all of the bits. | ||
8 | 6 | ||
9 | Simplify the code in set to also clear the RES0 bits. | 7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | 8 | Message-id: 20200617072539.32686-6-f4bug@amsat.org | |
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20190209033847.9014-10-richard.henderson@linaro.org | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 11 | --- |
16 | target/arm/helper.c | 15 ++++++++------- | 12 | hw/arm/realview.c | 3 ++- |
17 | 1 file changed, 8 insertions(+), 7 deletions(-) | 13 | hw/arm/versatilepb.c | 3 ++- |
14 | hw/arm/vexpress.c | 3 ++- | ||
15 | 3 files changed, 6 insertions(+), 3 deletions(-) | ||
18 | 16 | ||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c |
20 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 19 | --- a/hw/arm/realview.c |
22 | +++ b/target/arm/helper.c | 20 | +++ b/hw/arm/realview.c |
23 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env) | 21 | @@ -XXX,XX +XXX,XX @@ |
24 | int i; | 22 | #include "hw/cpu/a9mpcore.h" |
25 | uint32_t fpscr; | 23 | #include "hw/intc/realview_gic.h" |
26 | 24 | #include "hw/irq.h" | |
27 | - fpscr = (env->vfp.xregs[ARM_VFP_FPSCR] & 0xffc8ffff) | 25 | +#include "hw/i2c/arm_sbcon_i2c.h" |
28 | + fpscr = env->vfp.xregs[ARM_VFP_FPSCR] | 26 | |
29 | | (env->vfp.vec_len << 16) | 27 | #define SMP_BOOT_ADDR 0xe0000000 |
30 | | (env->vfp.vec_stride << 20); | 28 | #define SMP_BOOTREG_ADDR 0x10000030 |
31 | 29 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, | |
32 | @@ -XXX,XX +XXX,XX @@ static inline int vfp_exceptbits_to_host(int target_bits) | 30 | } |
33 | void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | 31 | } |
34 | { | 32 | |
35 | int i; | 33 | - dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL); |
36 | - uint32_t changed; | 34 | + dev = sysbus_create_simple(TYPE_VERSATILE_I2C, 0x10002000, NULL); |
37 | + uint32_t changed = env->vfp.xregs[ARM_VFP_FPSCR]; | 35 | i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); |
38 | 36 | i2c_create_slave(i2c, "ds1338", 0x68); | |
39 | /* When ARMv8.2-FP16 is not supported, FZ16 is RES0. */ | 37 | |
40 | if (!cpu_isar_feature(aa64_fp16, arm_env_get_cpu(env))) { | 38 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c |
41 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | 39 | index XXXXXXX..XXXXXXX 100644 |
42 | 40 | --- a/hw/arm/versatilepb.c | |
43 | /* | 41 | +++ b/hw/arm/versatilepb.c |
44 | * We don't implement trapped exception handling, so the | 42 | @@ -XXX,XX +XXX,XX @@ |
45 | - * trap enable bits are all RAZ/WI (not RES0!) | 43 | #include "sysemu/sysemu.h" |
46 | + * trap enable bits, IDE|IXE|UFE|OFE|DZE|IOE are all RAZ/WI (not RES0!) | 44 | #include "hw/pci/pci.h" |
47 | + * | 45 | #include "hw/i2c/i2c.h" |
48 | + * If we exclude the exception flags, IOC|DZC|OFC|UFC|IXC|IDC | 46 | +#include "hw/i2c/arm_sbcon_i2c.h" |
49 | + * (which are stored in fp_status), and the other RES0 bits | 47 | #include "hw/irq.h" |
50 | + * in between, then we clear all of the low 16 bits. | 48 | #include "hw/boards.h" |
51 | */ | 49 | #include "exec/address-spaces.h" |
52 | - val &= ~(FPCR_IDE | FPCR_IXE | FPCR_UFE | FPCR_OFE | FPCR_DZE | FPCR_IOE); | 50 | @@ -XXX,XX +XXX,XX @@ static void versatile_init(MachineState *machine, int board_id) |
53 | - | 51 | /* Add PL031 Real Time Clock. */ |
54 | - changed = env->vfp.xregs[ARM_VFP_FPSCR]; | 52 | sysbus_create_simple("pl031", 0x101e8000, pic[10]); |
55 | - env->vfp.xregs[ARM_VFP_FPSCR] = (val & 0xffc8ffff); | 53 | |
56 | + env->vfp.xregs[ARM_VFP_FPSCR] = val & 0xffc80000; | 54 | - dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL); |
57 | env->vfp.vec_len = (val >> 16) & 7; | 55 | + dev = sysbus_create_simple(TYPE_VERSATILE_I2C, 0x10002000, NULL); |
58 | env->vfp.vec_stride = (val >> 20) & 3; | 56 | i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); |
57 | i2c_create_slave(i2c, "ds1338", 0x68); | ||
58 | |||
59 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/hw/arm/vexpress.c | ||
62 | +++ b/hw/arm/vexpress.c | ||
63 | @@ -XXX,XX +XXX,XX @@ | ||
64 | #include "hw/char/pl011.h" | ||
65 | #include "hw/cpu/a9mpcore.h" | ||
66 | #include "hw/cpu/a15mpcore.h" | ||
67 | +#include "hw/i2c/arm_sbcon_i2c.h" | ||
68 | |||
69 | #define VEXPRESS_BOARD_ID 0x8e0 | ||
70 | #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024) | ||
71 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
72 | sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]); | ||
73 | sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]); | ||
74 | |||
75 | - dev = sysbus_create_simple("versatile_i2c", map[VE_SERIALDVI], NULL); | ||
76 | + dev = sysbus_create_simple(TYPE_VERSATILE_I2C, map[VE_SERIALDVI], NULL); | ||
77 | i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); | ||
78 | i2c_create_slave(i2c, "sii9022", 0x39); | ||
59 | 79 | ||
60 | -- | 80 | -- |
61 | 2.20.1 | 81 | 2.20.1 |
62 | 82 | ||
63 | 83 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The components of this register is stored in several | 3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
4 | different locations. | 4 | Message-id: 20200617072539.32686-7-f4bug@amsat.org |
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20190209033847.9014-7-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | target/arm/helper.c | 4 ++-- | 8 | hw/arm/mps2.c | 5 ++++- |
12 | 1 file changed, 2 insertions(+), 2 deletions(-) | 9 | 1 file changed, 4 insertions(+), 1 deletion(-) |
13 | 10 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 11 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 13 | --- a/hw/arm/mps2.c |
17 | +++ b/target/arm/helper.c | 14 | +++ b/hw/arm/mps2.c |
18 | @@ -XXX,XX +XXX,XX @@ static int vfp_gdb_get_reg(CPUARMState *env, uint8_t *buf, int reg) | 15 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
16 | MemoryRegion blockram_m2; | ||
17 | MemoryRegion blockram_m3; | ||
18 | MemoryRegion sram; | ||
19 | + /* FPGA APB subsystem */ | ||
20 | MPS2SCC scc; | ||
21 | + /* CMSDK APB subsystem */ | ||
22 | CMSDKAPBDualTimer dualtimer; | ||
23 | } MPS2MachineState; | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
26 | g_assert_not_reached(); | ||
19 | } | 27 | } |
20 | switch (reg - nregs) { | 28 | |
21 | case 0: stl_p(buf, env->vfp.xregs[ARM_VFP_FPSID]); return 4; | 29 | + /* CMSDK APB subsystem */ |
22 | - case 1: stl_p(buf, env->vfp.xregs[ARM_VFP_FPSCR]); return 4; | 30 | cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); |
23 | + case 1: stl_p(buf, vfp_get_fpscr(env)); return 4; | 31 | cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); |
24 | case 2: stl_p(buf, env->vfp.xregs[ARM_VFP_FPEXC]); return 4; | 32 | - |
25 | } | 33 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, |
26 | return 0; | 34 | TYPE_CMSDK_APB_DUALTIMER); |
27 | @@ -XXX,XX +XXX,XX @@ static int vfp_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg) | 35 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); |
28 | } | 36 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) |
29 | switch (reg - nregs) { | 37 | qdev_get_gpio_in(armv7m, 10)); |
30 | case 0: env->vfp.xregs[ARM_VFP_FPSID] = ldl_p(buf); return 4; | 38 | sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); |
31 | - case 1: env->vfp.xregs[ARM_VFP_FPSCR] = ldl_p(buf); return 4; | 39 | |
32 | + case 1: vfp_set_fpscr(env, ldl_p(buf)); return 4; | 40 | + /* FPGA APB subsystem */ |
33 | case 2: env->vfp.xregs[ARM_VFP_FPEXC] = ldl_p(buf) & (1 << 30); return 4; | 41 | object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC); |
34 | } | 42 | sccdev = DEVICE(&mms->scc); |
35 | return 0; | 43 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); |
36 | -- | 44 | -- |
37 | 2.20.1 | 45 | 2.20.1 |
38 | 46 | ||
39 | 47 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | There are a whole bunch more registers in the CPUID space which are | 3 | To differenciate with the CMSDK APB peripheral region, |
4 | currently not used but are exposed as RAZ. To avoid too much | 4 | rename this region 'CMSDK AHB peripheral region'. |
5 | duplication we expand ARMCPRegUserSpaceInfo to understand glob | ||
6 | patterns so we only need one entry to tweak whole ranges of registers. | ||
7 | 5 | ||
8 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20190205190224.2198-5-alex.bennee@linaro.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20200617072539.32686-8-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | target/arm/cpu.h | 3 +++ | 11 | hw/arm/mps2.c | 3 ++- |
14 | target/arm/helper.c | 26 +++++++++++++++++++++++--- | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
15 | 2 files changed, 26 insertions(+), 3 deletions(-) | ||
16 | 13 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 16 | --- a/hw/arm/mps2.c |
20 | +++ b/target/arm/cpu.h | 17 | +++ b/hw/arm/mps2.c |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMCPRegUserSpaceInfo { | 18 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) |
22 | /* Name of register */ | 19 | */ |
23 | const char *name; | 20 | create_unimplemented_device("CMSDK APB peripheral region @0x40000000", |
24 | 21 | 0x40000000, 0x00010000); | |
25 | + /* Is the name actually a glob pattern */ | 22 | - create_unimplemented_device("CMSDK peripheral region @0x40010000", |
26 | + bool is_glob; | 23 | + create_unimplemented_device("CMSDK AHB peripheral region @0x40010000", |
24 | 0x40010000, 0x00010000); | ||
25 | create_unimplemented_device("Extra peripheral region @0x40020000", | ||
26 | 0x40020000, 0x00010000); | ||
27 | + | 27 | + |
28 | /* Only some bits are exported to user space */ | 28 | create_unimplemented_device("RESERVED 4", 0x40030000, 0x001D0000); |
29 | uint64_t exported_bits; | 29 | create_unimplemented_device("VGA", 0x41000000, 0x0200000); |
30 | |||
31 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/helper.c | ||
34 | +++ b/target/arm/helper.c | ||
35 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
36 | .fixed_bits = 0x0000000000000011 }, | ||
37 | { .name = "ID_AA64PFR1_EL1", | ||
38 | .exported_bits = 0x00000000000000f0 }, | ||
39 | + { .name = "ID_AA64PFR*_EL1_RESERVED", | ||
40 | + .is_glob = true }, | ||
41 | { .name = "ID_AA64ZFR0_EL1" }, | ||
42 | { .name = "ID_AA64MMFR0_EL1", | ||
43 | .fixed_bits = 0x00000000ff000000 }, | ||
44 | { .name = "ID_AA64MMFR1_EL1" }, | ||
45 | + { .name = "ID_AA64MMFR*_EL1_RESERVED", | ||
46 | + .is_glob = true }, | ||
47 | { .name = "ID_AA64DFR0_EL1", | ||
48 | .fixed_bits = 0x0000000000000006 }, | ||
49 | { .name = "ID_AA64DFR1_EL1" }, | ||
50 | - { .name = "ID_AA64AFR0_EL1" }, | ||
51 | - { .name = "ID_AA64AFR1_EL1" }, | ||
52 | + { .name = "ID_AA64DFR*_EL1_RESERVED", | ||
53 | + .is_glob = true }, | ||
54 | + { .name = "ID_AA64AFR*", | ||
55 | + .is_glob = true }, | ||
56 | { .name = "ID_AA64ISAR0_EL1", | ||
57 | .exported_bits = 0x00fffffff0fffff0 }, | ||
58 | { .name = "ID_AA64ISAR1_EL1", | ||
59 | .exported_bits = 0x000000f0ffffffff }, | ||
60 | + { .name = "ID_AA64ISAR*_EL1_RESERVED", | ||
61 | + .is_glob = true }, | ||
62 | REGUSERINFO_SENTINEL | ||
63 | }; | ||
64 | modify_arm_cp_regs(v8_idregs, v8_user_idregs); | ||
65 | @@ -XXX,XX +XXX,XX @@ void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods) | ||
66 | ARMCPRegInfo *r; | ||
67 | |||
68 | for (m = mods; m->name; m++) { | ||
69 | + GPatternSpec *pat = NULL; | ||
70 | + if (m->is_glob) { | ||
71 | + pat = g_pattern_spec_new(m->name); | ||
72 | + } | ||
73 | for (r = regs; r->type != ARM_CP_SENTINEL; r++) { | ||
74 | - if (strcmp(r->name, m->name) == 0) { | ||
75 | + if (pat && g_pattern_match_string(pat, r->name)) { | ||
76 | + r->type = ARM_CP_CONST; | ||
77 | + r->access = PL0U_R; | ||
78 | + r->resetvalue = 0; | ||
79 | + /* continue */ | ||
80 | + } else if (strcmp(r->name, m->name) == 0) { | ||
81 | r->type = ARM_CP_CONST; | ||
82 | r->access = PL0U_R; | ||
83 | r->resetvalue &= m->exported_bits; | ||
84 | @@ -XXX,XX +XXX,XX @@ void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods) | ||
85 | break; | ||
86 | } | ||
87 | } | ||
88 | + if (pat) { | ||
89 | + g_pattern_spec_free(pat); | ||
90 | + } | ||
91 | } | ||
92 | } | ||
93 | 30 | ||
94 | -- | 31 | -- |
95 | 2.20.1 | 32 | 2.20.1 |
96 | 33 | ||
97 | 34 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | These are now unused. | 3 | We already model the CMSDK APB watchdog device, let's use it! |
4 | 4 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Message-id: 20190209033847.9014-6-richard.henderson@linaro.org | 6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Message-id: 20200617072539.32686-9-f4bug@amsat.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/helper.h | 12 ------------ | 11 | hw/arm/mps2.c | 7 +++++++ |
11 | target/arm/neon_helper.c | 12 ------------ | 12 | hw/arm/Kconfig | 1 + |
12 | 2 files changed, 24 deletions(-) | 13 | 2 files changed, 8 insertions(+) |
13 | 14 | ||
14 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 15 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.h | 17 | --- a/hw/arm/mps2.c |
17 | +++ b/target/arm/helper.h | 18 | +++ b/hw/arm/mps2.c |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(neon_cge_s16, i32, i32, i32) | 19 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) |
19 | DEF_HELPER_2(neon_cge_u32, i32, i32, i32) | 20 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, |
20 | DEF_HELPER_2(neon_cge_s32, i32, i32, i32) | 21 | qdev_get_gpio_in(armv7m, 10)); |
21 | 22 | sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); | |
22 | -DEF_HELPER_2(neon_min_u8, i32, i32, i32) | 23 | + object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, |
23 | -DEF_HELPER_2(neon_min_s8, i32, i32, i32) | 24 | + TYPE_CMSDK_APB_WATCHDOG); |
24 | -DEF_HELPER_2(neon_min_u16, i32, i32, i32) | 25 | + qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); |
25 | -DEF_HELPER_2(neon_min_s16, i32, i32, i32) | 26 | + sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); |
26 | -DEF_HELPER_2(neon_min_u32, i32, i32, i32) | 27 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, |
27 | -DEF_HELPER_2(neon_min_s32, i32, i32, i32) | 28 | + qdev_get_gpio_in_named(armv7m, "NMI", 0)); |
28 | -DEF_HELPER_2(neon_max_u8, i32, i32, i32) | 29 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0x40008000); |
29 | -DEF_HELPER_2(neon_max_s8, i32, i32, i32) | 30 | |
30 | -DEF_HELPER_2(neon_max_u16, i32, i32, i32) | 31 | /* FPGA APB subsystem */ |
31 | -DEF_HELPER_2(neon_max_s16, i32, i32, i32) | 32 | object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC); |
32 | -DEF_HELPER_2(neon_max_u32, i32, i32, i32) | 33 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
33 | -DEF_HELPER_2(neon_max_s32, i32, i32, i32) | ||
34 | DEF_HELPER_2(neon_pmin_u8, i32, i32, i32) | ||
35 | DEF_HELPER_2(neon_pmin_s8, i32, i32, i32) | ||
36 | DEF_HELPER_2(neon_pmin_u16, i32, i32, i32) | ||
37 | diff --git a/target/arm/neon_helper.c b/target/arm/neon_helper.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/target/arm/neon_helper.c | 35 | --- a/hw/arm/Kconfig |
40 | +++ b/target/arm/neon_helper.c | 36 | +++ b/hw/arm/Kconfig |
41 | @@ -XXX,XX +XXX,XX @@ NEON_VOP(cge_u32, neon_u32, 1) | 37 | @@ -XXX,XX +XXX,XX @@ config MPS2 |
42 | #undef NEON_FN | 38 | select PL080 # DMA controller |
43 | 39 | select SPLIT_IRQ | |
44 | #define NEON_FN(dest, src1, src2) dest = (src1 < src2) ? src1 : src2 | 40 | select UNIMP |
45 | -NEON_VOP(min_s8, neon_s8, 4) | 41 | + select CMSDK_APB_WATCHDOG |
46 | -NEON_VOP(min_u8, neon_u8, 4) | 42 | |
47 | -NEON_VOP(min_s16, neon_s16, 2) | 43 | config FSL_IMX7 |
48 | -NEON_VOP(min_u16, neon_u16, 2) | 44 | bool |
49 | -NEON_VOP(min_s32, neon_s32, 1) | ||
50 | -NEON_VOP(min_u32, neon_u32, 1) | ||
51 | NEON_POP(pmin_s8, neon_s8, 4) | ||
52 | NEON_POP(pmin_u8, neon_u8, 4) | ||
53 | NEON_POP(pmin_s16, neon_s16, 2) | ||
54 | @@ -XXX,XX +XXX,XX @@ NEON_POP(pmin_u16, neon_u16, 2) | ||
55 | #undef NEON_FN | ||
56 | |||
57 | #define NEON_FN(dest, src1, src2) dest = (src1 > src2) ? src1 : src2 | ||
58 | -NEON_VOP(max_s8, neon_s8, 4) | ||
59 | -NEON_VOP(max_u8, neon_u8, 4) | ||
60 | -NEON_VOP(max_s16, neon_s16, 2) | ||
61 | -NEON_VOP(max_u16, neon_u16, 2) | ||
62 | -NEON_VOP(max_s32, neon_s32, 1) | ||
63 | -NEON_VOP(max_u32, neon_u32, 1) | ||
64 | NEON_POP(pmax_s8, neon_s8, 4) | ||
65 | NEON_POP(pmax_u8, neon_u8, 4) | ||
66 | NEON_POP(pmax_s16, neon_s16, 2) | ||
67 | -- | 45 | -- |
68 | 2.20.1 | 46 | 2.20.1 |
69 | 47 | ||
70 | 48 | diff view generated by jsdifflib |
1 | In commit 91c1e9fcbd7548db368 where we added dual-CPU support to | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | the ARMSSE, we set up the wiring of the expansion IRQs via nested | ||
3 | loops: the outer loop on 'i' loops for each CPU, and the inner loop | ||
4 | on 'j' loops for each interrupt. Fix a typo which meant we were | ||
5 | wiring every expansion IRQ line to external IRQ 0 on CPU 0 and | ||
6 | to external IRQ 1 on CPU 1. | ||
7 | 2 | ||
8 | Fixes: 91c1e9fcbd7548db368 ("hw/arm/armsse: Support dual-CPU configuration") | 3 | Register the GPIO peripherals as unimplemented to better |
4 | follow their accesses, for example booting Zephyr: | ||
5 | |||
6 | ---------------- | ||
7 | IN: arm_mps2_pinmux_init | ||
8 | 0x00001160: f64f 0231 movw r2, #0xf831 | ||
9 | 0x00001164: 4b06 ldr r3, [pc, #0x18] | ||
10 | 0x00001166: 2000 movs r0, #0 | ||
11 | 0x00001168: 619a str r2, [r3, #0x18] | ||
12 | 0x0000116a: f24c 426f movw r2, #0xc46f | ||
13 | 0x0000116e: f503 5380 add.w r3, r3, #0x1000 | ||
14 | 0x00001172: 619a str r2, [r3, #0x18] | ||
15 | 0x00001174: f44f 529e mov.w r2, #0x13c0 | ||
16 | 0x00001178: f503 5380 add.w r3, r3, #0x1000 | ||
17 | 0x0000117c: 619a str r2, [r3, #0x18] | ||
18 | 0x0000117e: 4770 bx lr | ||
19 | cmsdk-ahb-gpio: unimplemented device write (size 4, value 0xf831, offset 0x18) | ||
20 | cmsdk-ahb-gpio: unimplemented device write (size 4, value 0xc46f, offset 0x18) | ||
21 | cmsdk-ahb-gpio: unimplemented device write (size 4, value 0x13c0, offset 0x18) | ||
22 | |||
23 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
25 | Message-id: 20200617072539.32686-10-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | --- | 27 | --- |
12 | hw/arm/armsse.c | 2 +- | 28 | hw/arm/mps2.c | 8 ++++++-- |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 29 | 1 file changed, 6 insertions(+), 2 deletions(-) |
14 | 30 | ||
15 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 31 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c |
16 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/armsse.c | 33 | --- a/hw/arm/mps2.c |
18 | +++ b/hw/arm/armsse.c | 34 | +++ b/hw/arm/mps2.c |
19 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 35 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) |
20 | /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ | 36 | MemoryRegion *system_memory = get_system_memory(); |
21 | s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); | 37 | MachineClass *mc = MACHINE_GET_CLASS(machine); |
22 | for (j = 0; j < s->exp_numirq; j++) { | 38 | DeviceState *armv7m, *sccdev; |
23 | - s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, i + 32); | 39 | + int i; |
24 | + s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + 32); | 40 | |
25 | } | 41 | if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { |
26 | if (i == 0) { | 42 | error_report("This board can only be used with CPU %s", |
27 | gpioname = g_strdup("EXP_IRQ"); | 43 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) |
44 | */ | ||
45 | Object *orgate; | ||
46 | DeviceState *orgate_dev; | ||
47 | - int i; | ||
48 | |||
49 | orgate = object_new(TYPE_OR_IRQ); | ||
50 | object_property_set_int(orgate, 6, "num-lines", &error_fatal); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
52 | */ | ||
53 | Object *orgate; | ||
54 | DeviceState *orgate_dev; | ||
55 | - int i; | ||
56 | |||
57 | orgate = object_new(TYPE_OR_IRQ); | ||
58 | object_property_set_int(orgate, 10, "num-lines", &error_fatal); | ||
59 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
60 | default: | ||
61 | g_assert_not_reached(); | ||
62 | } | ||
63 | + for (i = 0; i < 4; i++) { | ||
64 | + static const hwaddr gpiobase[] = {0x40010000, 0x40011000, | ||
65 | + 0x40012000, 0x40013000}; | ||
66 | + create_unimplemented_device("cmsdk-ahb-gpio", gpiobase[i], 0x1000); | ||
67 | + } | ||
68 | |||
69 | /* CMSDK APB subsystem */ | ||
70 | cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); | ||
28 | -- | 71 | -- |
29 | 2.20.1 | 72 | 2.20.1 |
30 | 73 | ||
31 | 74 | diff view generated by jsdifflib |
1 | The code for handling the NVIC SHPR1 register intends to permit | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | byte and halfword accesses (as the architecture requires). However | ||
3 | the 'case' line for it only lists the base address of the | ||
4 | register, so attempts to access bytes other than the first one | ||
5 | end up in the "bad write" default logic. This bug was added | ||
6 | accidentally when we split out the SHPR1 logic from SHPR2 and | ||
7 | SHPR3 to support v6M. | ||
8 | 2 | ||
9 | Fixes: 7c9140afd594 ("nvic: Handle ARMv6-M SCS reserved registers") | 3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
4 | Message-id: 20200617072539.32686-11-f4bug@amsat.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | --- | 7 | --- |
13 | The Zephyr RTOS happens to access SHPR1 byte at a time, | 8 | hw/arm/mps2.c | 9 +++++++++ |
14 | which is how I spotted this. | 9 | 1 file changed, 9 insertions(+) |
15 | --- | ||
16 | hw/intc/armv7m_nvic.c | 4 ++-- | ||
17 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
18 | 10 | ||
19 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 11 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c |
20 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/intc/armv7m_nvic.c | 13 | --- a/hw/arm/mps2.c |
22 | +++ b/hw/intc/armv7m_nvic.c | 14 | +++ b/hw/arm/mps2.c |
23 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | 15 | @@ -XXX,XX +XXX,XX @@ |
24 | } | 16 | #include "hw/timer/cmsdk-apb-timer.h" |
25 | } | 17 | #include "hw/timer/cmsdk-apb-dualtimer.h" |
26 | break; | 18 | #include "hw/misc/mps2-scc.h" |
27 | - case 0xd18: /* System Handler Priority (SHPR1) */ | 19 | +#include "hw/misc/mps2-fpgaio.h" |
28 | + case 0xd18 ... 0xd1b: /* System Handler Priority (SHPR1) */ | 20 | #include "hw/net/lan9118.h" |
29 | if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) { | 21 | #include "net/net.h" |
30 | val = 0; | 22 | +#include "hw/watchdog/cmsdk-apb-watchdog.h" |
31 | break; | 23 | |
32 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | 24 | typedef enum MPS2FPGAType { |
33 | } | 25 | FPGA_AN385, |
34 | nvic_irq_update(s); | 26 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
35 | return MEMTX_OK; | 27 | MemoryRegion sram; |
36 | - case 0xd18: /* System Handler Priority (SHPR1) */ | 28 | /* FPGA APB subsystem */ |
37 | + case 0xd18 ... 0xd1b: /* System Handler Priority (SHPR1) */ | 29 | MPS2SCC scc; |
38 | if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_MAIN)) { | 30 | + MPS2FPGAIO fpgaio; |
39 | return MEMTX_OK; | 31 | /* CMSDK APB subsystem */ |
40 | } | 32 | CMSDKAPBDualTimer dualtimer; |
33 | + CMSDKAPBWatchdog watchdog; | ||
34 | } MPS2MachineState; | ||
35 | |||
36 | #define TYPE_MPS2_MACHINE "mps2" | ||
37 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
38 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
39 | sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); | ||
40 | sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000); | ||
41 | + object_initialize_child(OBJECT(mms), "fpgaio", | ||
42 | + &mms->fpgaio, TYPE_MPS2_FPGAIO); | ||
43 | + qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", 25000000); | ||
44 | + sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal); | ||
45 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0x40028000); | ||
46 | |||
47 | /* In hardware this is a LAN9220; the LAN9118 is software compatible | ||
48 | * except that it doesn't support the checksum-offload feature. | ||
41 | -- | 49 | -- |
42 | 2.20.1 | 50 | 2.20.1 |
43 | 51 | ||
44 | 52 | diff view generated by jsdifflib |
1 | From: Catherine Ho <catherine.hecx@gmail.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The lo,hi order is different from the comments. And in commit | 3 | From 'Application Note AN385', chapter 3.9, SPI: |
4 | 1ec182c33379 ("target/arm: Convert to HAVE_CMPXCHG128"), it changes | ||
5 | the original code logic. So just restore the old code logic before this | ||
6 | commit: | ||
7 | do_paired_cmpxchg64_be(): | ||
8 | cmpv = int128_make128(env->exclusive_high, env->exclusive_val); | ||
9 | newv = int128_make128(new_hi, new_lo); | ||
10 | 4 | ||
11 | This fixes a bug that would only be visible for big-endian | 5 | The SMM implements five PL022 SPI modules. |
12 | AArch64 guest code. | ||
13 | 6 | ||
14 | Fixes: 1ec182c33379 ("target/arm: Convert to HAVE_CMPXCHG128") | 7 | Two pairs of modules share the same OR-gated IRQ. |
15 | Signed-off-by: Catherine Ho <catherine.hecx@gmail.com> | 8 | |
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
17 | Message-id: 1548985244-24523-1-git-send-email-catherine.hecx@gmail.com | 10 | Message-id: 20200617072539.32686-12-f4bug@amsat.org |
18 | [PMM: added note that bug only affects BE guests] | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 13 | --- |
21 | target/arm/helper-a64.c | 4 ++-- | 14 | hw/arm/mps2.c | 24 ++++++++++++++++++++++++ |
22 | 1 file changed, 2 insertions(+), 2 deletions(-) | 15 | hw/arm/Kconfig | 6 +++--- |
16 | 2 files changed, 27 insertions(+), 3 deletions(-) | ||
23 | 17 | ||
24 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | 18 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c |
25 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/helper-a64.c | 20 | --- a/hw/arm/mps2.c |
27 | +++ b/target/arm/helper-a64.c | 21 | +++ b/hw/arm/mps2.c |
28 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(paired_cmpxchg64_be)(CPUARMState *env, uint64_t addr, | 22 | @@ -XXX,XX +XXX,XX @@ |
29 | * High and low need to be switched here because this is not actually a | 23 | #include "hw/timer/cmsdk-apb-dualtimer.h" |
30 | * 128bit store but two doublewords stored consecutively | 24 | #include "hw/misc/mps2-scc.h" |
31 | */ | 25 | #include "hw/misc/mps2-fpgaio.h" |
32 | - Int128 cmpv = int128_make128(env->exclusive_val, env->exclusive_high); | 26 | +#include "hw/ssi/pl022.h" |
33 | - Int128 newv = int128_make128(new_lo, new_hi); | 27 | #include "hw/net/lan9118.h" |
34 | + Int128 cmpv = int128_make128(env->exclusive_high, env->exclusive_val); | 28 | #include "net/net.h" |
35 | + Int128 newv = int128_make128(new_hi, new_lo); | 29 | #include "hw/watchdog/cmsdk-apb-watchdog.h" |
36 | Int128 oldv; | 30 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) |
37 | uintptr_t ra = GETPC(); | 31 | qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", 25000000); |
38 | uint64_t o0, o1; | 32 | sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal); |
33 | sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0x40028000); | ||
34 | + sysbus_create_simple(TYPE_PL022, 0x40025000, /* External ADC */ | ||
35 | + qdev_get_gpio_in(armv7m, 22)); | ||
36 | + for (i = 0; i < 2; i++) { | ||
37 | + static const int spi_irqno[] = {11, 24}; | ||
38 | + static const hwaddr spibase[] = {0x40020000, /* APB */ | ||
39 | + 0x40021000, /* LCD */ | ||
40 | + 0x40026000, /* Shield0 */ | ||
41 | + 0x40027000}; /* Shield1 */ | ||
42 | + DeviceState *orgate_dev; | ||
43 | + Object *orgate; | ||
44 | + int j; | ||
45 | + | ||
46 | + orgate = object_new(TYPE_OR_IRQ); | ||
47 | + object_property_set_int(orgate, 2, "num-lines", &error_fatal); | ||
48 | + orgate_dev = DEVICE(orgate); | ||
49 | + qdev_realize(orgate_dev, NULL, &error_fatal); | ||
50 | + qdev_connect_gpio_out(orgate_dev, 0, | ||
51 | + qdev_get_gpio_in(armv7m, spi_irqno[i])); | ||
52 | + for (j = 0; j < 2; j++) { | ||
53 | + sysbus_create_simple(TYPE_PL022, spibase[2 * i + j], | ||
54 | + qdev_get_gpio_in(orgate_dev, j)); | ||
55 | + } | ||
56 | + } | ||
57 | |||
58 | /* In hardware this is a LAN9220; the LAN9118 is software compatible | ||
59 | * except that it doesn't support the checksum-offload feature. | ||
60 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/hw/arm/Kconfig | ||
63 | +++ b/hw/arm/Kconfig | ||
64 | @@ -XXX,XX +XXX,XX @@ config HIGHBANK | ||
65 | select ARM_TIMER # sp804 | ||
66 | select ARM_V7M | ||
67 | select PL011 # UART | ||
68 | - select PL022 # Serial port | ||
69 | + select PL022 # SPI | ||
70 | select PL031 # RTC | ||
71 | select PL061 # GPIO | ||
72 | select PL310 # cache controller | ||
73 | @@ -XXX,XX +XXX,XX @@ config STELLARIS | ||
74 | select CMSDK_APB_WATCHDOG | ||
75 | select I2C | ||
76 | select PL011 # UART | ||
77 | - select PL022 # Serial port | ||
78 | + select PL022 # SPI | ||
79 | select PL061 # GPIO | ||
80 | select SSD0303 # OLED display | ||
81 | select SSD0323 # OLED display | ||
82 | @@ -XXX,XX +XXX,XX @@ config MPS2 | ||
83 | select MPS2_FPGAIO | ||
84 | select MPS2_SCC | ||
85 | select OR_IRQ | ||
86 | - select PL022 # Serial port | ||
87 | + select PL022 # SPI | ||
88 | select PL080 # DMA controller | ||
89 | select SPLIT_IRQ | ||
90 | select UNIMP | ||
39 | -- | 91 | -- |
40 | 2.20.1 | 92 | 2.20.1 |
41 | 93 | ||
42 | 94 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Although technically not visible to userspace the kernel does make | 3 | From 'Application Note AN385', chapter 3.14: |
4 | them visible via a trap and emulate ABI. We provide a new permission | ||
5 | mask (PL0U_R) which maps to PL0_R for CONFIG_USER builds and adjust | ||
6 | the minimum permission check accordingly. | ||
7 | 4 | ||
8 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 5 | The SMM implements a simple SBCon interface based on I2C. |
9 | Message-id: 20190205190224.2198-2-alex.bennee@linaro.org | 6 | |
7 | There are 4 SBCon interfaces on the FPGA APB subsystem. | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20200617072539.32686-13-f4bug@amsat.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 13 | --- |
13 | target/arm/cpu.h | 12 ++++++++++++ | 14 | hw/arm/mps2.c | 8 ++++++++ |
14 | target/arm/helper.c | 6 +++++- | 15 | hw/arm/Kconfig | 1 + |
15 | 2 files changed, 17 insertions(+), 1 deletion(-) | 16 | 2 files changed, 9 insertions(+) |
16 | 17 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c |
18 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 20 | --- a/hw/arm/mps2.c |
20 | +++ b/target/arm/cpu.h | 21 | +++ b/hw/arm/mps2.c |
21 | @@ -XXX,XX +XXX,XX @@ static inline bool cptype_valid(int cptype) | 22 | @@ -XXX,XX +XXX,XX @@ |
22 | #define PL0_R (0x02 | PL1_R) | 23 | #include "hw/misc/mps2-scc.h" |
23 | #define PL0_W (0x01 | PL1_W) | 24 | #include "hw/misc/mps2-fpgaio.h" |
24 | 25 | #include "hw/ssi/pl022.h" | |
25 | +/* | 26 | +#include "hw/i2c/arm_sbcon_i2c.h" |
26 | + * For user-mode some registers are accessible to EL0 via a kernel | 27 | #include "hw/net/lan9118.h" |
27 | + * trap-and-emulate ABI. In this case we define the read permissions | 28 | #include "net/net.h" |
28 | + * as actually being PL0_R. However some bits of any given register | 29 | #include "hw/watchdog/cmsdk-apb-watchdog.h" |
29 | + * may still be masked. | 30 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) |
30 | + */ | 31 | qdev_get_gpio_in(orgate_dev, j)); |
31 | +#ifdef CONFIG_USER_ONLY | 32 | } |
32 | +#define PL0U_R PL0_R | 33 | } |
33 | +#else | 34 | + for (i = 0; i < 4; i++) { |
34 | +#define PL0U_R PL1_R | 35 | + static const hwaddr i2cbase[] = {0x40022000, /* Touch */ |
35 | +#endif | 36 | + 0x40023000, /* Audio */ |
36 | + | 37 | + 0x40029000, /* Shield0 */ |
37 | #define PL3_RW (PL3_R | PL3_W) | 38 | + 0x4002a000}; /* Shield1 */ |
38 | #define PL2_RW (PL2_R | PL2_W) | 39 | + sysbus_create_simple(TYPE_ARM_SBCON_I2C, i2cbase[i], NULL); |
39 | #define PL1_RW (PL1_R | PL1_W) | 40 | + } |
40 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 41 | |
42 | /* In hardware this is a LAN9220; the LAN9118 is software compatible | ||
43 | * except that it doesn't support the checksum-offload feature. | ||
44 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
41 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/target/arm/helper.c | 46 | --- a/hw/arm/Kconfig |
43 | +++ b/target/arm/helper.c | 47 | +++ b/hw/arm/Kconfig |
44 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | 48 | @@ -XXX,XX +XXX,XX @@ config MPS2 |
45 | if (r->state != ARM_CP_STATE_AA32) { | 49 | select SPLIT_IRQ |
46 | int mask = 0; | 50 | select UNIMP |
47 | switch (r->opc1) { | 51 | select CMSDK_APB_WATCHDOG |
48 | - case 0: case 1: case 2: | 52 | + select VERSATILE_I2C |
49 | + case 0: | 53 | |
50 | + /* min_EL EL1, but some accessible to EL0 via kernel ABI */ | 54 | config FSL_IMX7 |
51 | + mask = PL0U_R | PL1_RW; | 55 | bool |
52 | + break; | ||
53 | + case 1: case 2: | ||
54 | /* min_EL EL1 */ | ||
55 | mask = PL1_RW; | ||
56 | break; | ||
57 | -- | 56 | -- |
58 | 2.20.1 | 57 | 2.20.1 |
59 | 58 | ||
60 | 59 | diff view generated by jsdifflib |
1 | From: Sandra Loosemore <sandra@codesourcery.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Per the GDB remote protocol documentation | 3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
4 | 4 | Message-id: 20200617072539.32686-14-f4bug@amsat.org | |
5 | https://sourceware.org/gdb/current/onlinedocs/gdb/Packets.html#index-vKill-packet | ||
6 | |||
7 | the debug stub is expected to send a reply to the 'vKill' packet. At | ||
8 | least some versions of GDB crash if the gdb stub simply exits without | ||
9 | sending a reply. This patch fixes QEMU's gdb stub to conform to the | ||
10 | expected behavior. | ||
11 | |||
12 | Note that QEMU's existing handling of the legacy 'k' packet is | ||
13 | correct: in that case GDB does not expect a reply, and QEMU does not | ||
14 | send one. | ||
15 | |||
16 | Signed-off-by: Sandra Loosemore <sandra@codesourcery.com> | ||
17 | Message-id: 1550008033-26540-1-git-send-email-sandra@codesourcery.com | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 7 | --- |
21 | gdbstub.c | 1 + | 8 | hw/arm/mps2.c | 1 + |
22 | 1 file changed, 1 insertion(+) | 9 | 1 file changed, 1 insertion(+) |
23 | 10 | ||
24 | diff --git a/gdbstub.c b/gdbstub.c | 11 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c |
25 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/gdbstub.c | 13 | --- a/hw/arm/mps2.c |
27 | +++ b/gdbstub.c | 14 | +++ b/hw/arm/mps2.c |
28 | @@ -XXX,XX +XXX,XX @@ static int gdb_handle_packet(GDBState *s, const char *line_buf) | 15 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) |
29 | break; | 16 | 0x4002a000}; /* Shield1 */ |
30 | } else if (strncmp(p, "Kill;", 5) == 0) { | 17 | sysbus_create_simple(TYPE_ARM_SBCON_I2C, i2cbase[i], NULL); |
31 | /* Kill the target */ | 18 | } |
32 | + put_packet(s, "OK"); | 19 | + create_unimplemented_device("i2s", 0x40024000, 0x400); |
33 | error_report("QEMU: Terminated via GDBstub"); | 20 | |
34 | exit(0); | 21 | /* In hardware this is a LAN9220; the LAN9118 is software compatible |
35 | } else { | 22 | * except that it doesn't support the checksum-offload feature. |
36 | -- | 23 | -- |
37 | 2.20.1 | 24 | 2.20.1 |
38 | 25 | ||
39 | 26 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Minimize the code within a macro by splitting out a helper function. | 3 | From 'Application Note AN521', chapter 4.7: |
4 | Use deposit32 instead of manual bit manipulation. | ||
5 | 4 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | The SMM implements four SBCon serial modules: |
7 | Message-id: 20190209033847.9014-9-richard.henderson@linaro.org | 6 | |
7 | One SBCon module for use by the Color LCD touch interface. | ||
8 | One SBCon module to configure the audio controller. | ||
9 | Two general purpose SBCon modules, that connect to the | ||
10 | Expansion headers J7 and J8, are intended for use with the | ||
11 | V2C-Shield1 which provide an I2C interface on the headers. | ||
12 | |||
13 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Message-id: 20200617072539.32686-15-f4bug@amsat.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 17 | --- |
11 | target/arm/helper.c | 45 +++++++++++++++++++++++++++------------------ | 18 | hw/arm/mps2-tz.c | 23 ++++++++++++++++++----- |
12 | 1 file changed, 27 insertions(+), 18 deletions(-) | 19 | 1 file changed, 18 insertions(+), 5 deletions(-) |
13 | 20 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 21 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
15 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 23 | --- a/hw/arm/mps2-tz.c |
17 | +++ b/target/arm/helper.c | 24 | +++ b/hw/arm/mps2-tz.c |
18 | @@ -XXX,XX +XXX,XX @@ float64 VFP_HELPER(sqrt, d)(float64 a, CPUARMState *env) | 25 | @@ -XXX,XX +XXX,XX @@ |
19 | return float64_sqrt(a, &env->vfp.fp_status); | 26 | #include "hw/arm/armsse.h" |
27 | #include "hw/dma/pl080.h" | ||
28 | #include "hw/ssi/pl022.h" | ||
29 | +#include "hw/i2c/arm_sbcon_i2c.h" | ||
30 | #include "hw/net/lan9118.h" | ||
31 | #include "net/net.h" | ||
32 | #include "hw/core/split-irq.h" | ||
33 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
34 | TZPPC ppc[5]; | ||
35 | TZMPC ssram_mpc[3]; | ||
36 | PL022State spi[5]; | ||
37 | - UnimplementedDeviceState i2c[4]; | ||
38 | + ArmSbconI2CState i2c[4]; | ||
39 | UnimplementedDeviceState i2s_audio; | ||
40 | UnimplementedDeviceState gpio[4]; | ||
41 | UnimplementedDeviceState gfx; | ||
42 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | ||
43 | return sysbus_mmio_get_region(s, 0); | ||
20 | } | 44 | } |
21 | 45 | ||
22 | +static void softfloat_to_vfp_compare(CPUARMState *env, int cmp) | 46 | +static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, |
47 | + const char *name, hwaddr size) | ||
23 | +{ | 48 | +{ |
24 | + uint32_t flags; | 49 | + ArmSbconI2CState *i2c = opaque; |
25 | + switch (cmp) { | 50 | + SysBusDevice *s; |
26 | + case float_relation_equal: | 51 | + |
27 | + flags = 0x6; | 52 | + object_initialize_child(OBJECT(mms), name, i2c, TYPE_ARM_SBCON_I2C); |
28 | + break; | 53 | + s = SYS_BUS_DEVICE(i2c); |
29 | + case float_relation_less: | 54 | + sysbus_realize(s, &error_fatal); |
30 | + flags = 0x8; | 55 | + return sysbus_mmio_get_region(s, 0); |
31 | + break; | ||
32 | + case float_relation_greater: | ||
33 | + flags = 0x2; | ||
34 | + break; | ||
35 | + case float_relation_unordered: | ||
36 | + flags = 0x3; | ||
37 | + break; | ||
38 | + default: | ||
39 | + g_assert_not_reached(); | ||
40 | + } | ||
41 | + env->vfp.xregs[ARM_VFP_FPSCR] = | ||
42 | + deposit32(env->vfp.xregs[ARM_VFP_FPSCR], 28, 4, flags); | ||
43 | +} | 56 | +} |
44 | + | 57 | + |
45 | /* XXX: check quiet/signaling case */ | 58 | static void mps2tz_common_init(MachineState *machine) |
46 | #define DO_VFP_cmp(p, type) \ | 59 | { |
47 | void VFP_HELPER(cmp, p)(type a, type b, CPUARMState *env) \ | 60 | MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); |
48 | { \ | 61 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) |
49 | - uint32_t flags; \ | 62 | { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000 }, |
50 | - switch(type ## _compare_quiet(a, b, &env->vfp.fp_status)) { \ | 63 | { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000 }, |
51 | - case 0: flags = 0x6; break; \ | 64 | { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000 }, |
52 | - case -1: flags = 0x8; break; \ | 65 | - { "i2c0", make_unimp_dev, &mms->i2c[0], 0x40207000, 0x1000 }, |
53 | - case 1: flags = 0x2; break; \ | 66 | - { "i2c1", make_unimp_dev, &mms->i2c[1], 0x40208000, 0x1000 }, |
54 | - default: case 2: flags = 0x3; break; \ | 67 | - { "i2c2", make_unimp_dev, &mms->i2c[2], 0x4020c000, 0x1000 }, |
55 | - } \ | 68 | - { "i2c3", make_unimp_dev, &mms->i2c[3], 0x4020d000, 0x1000 }, |
56 | - env->vfp.xregs[ARM_VFP_FPSCR] = (flags << 28) \ | 69 | + { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 }, |
57 | - | (env->vfp.xregs[ARM_VFP_FPSCR] & 0x0fffffff); \ | 70 | + { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 }, |
58 | + softfloat_to_vfp_compare(env, \ | 71 | + { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 }, |
59 | + type ## _compare_quiet(a, b, &env->vfp.fp_status)); \ | 72 | + { "i2c3", make_i2c, &mms->i2c[3], 0x4020d000, 0x1000 }, |
60 | } \ | 73 | }, |
61 | void VFP_HELPER(cmpe, p)(type a, type b, CPUARMState *env) \ | 74 | }, { |
62 | { \ | 75 | .name = "apb_ppcexp2", |
63 | - uint32_t flags; \ | ||
64 | - switch(type ## _compare(a, b, &env->vfp.fp_status)) { \ | ||
65 | - case 0: flags = 0x6; break; \ | ||
66 | - case -1: flags = 0x8; break; \ | ||
67 | - case 1: flags = 0x2; break; \ | ||
68 | - default: case 2: flags = 0x3; break; \ | ||
69 | - } \ | ||
70 | - env->vfp.xregs[ARM_VFP_FPSCR] = (flags << 28) \ | ||
71 | - | (env->vfp.xregs[ARM_VFP_FPSCR] & 0x0fffffff); \ | ||
72 | + softfloat_to_vfp_compare(env, \ | ||
73 | + type ## _compare(a, b, &env->vfp.fp_status)); \ | ||
74 | } | ||
75 | DO_VFP_cmp(s, float32) | ||
76 | DO_VFP_cmp(d, float64) | ||
77 | -- | 76 | -- |
78 | 2.20.1 | 77 | 2.20.1 |
79 | 78 | ||
80 | 79 | diff view generated by jsdifflib |
1 | From: Aaron Lindsay OS <aaron@os.amperecomputing.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This bug was introduced in: | 3 | Since commit d70c996df23f, when enabling the PMU we get: |
4 | commit 5ecdd3e47cadae83a62dc92b472f1fe163b56f59 | 4 | |
5 | target/arm: Finish implementation of PM[X]EVCNTR and PM[X]EVTYPER | 5 | $ qemu-system-aarch64 -cpu host,pmu=on -M virt,accel=kvm,gic-version=3 |
6 | 6 | Segmentation fault (core dumped) | |
7 | Signed-off-by: Aaron Lindsay <aaron@os.amperecomputing.com> | 7 | |
8 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 8 | Thread 1 "qemu-system-aar" received signal SIGSEGV, Segmentation fault. |
9 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 9 | 0x0000aaaaaae356d0 in kvm_ioctl (s=0x0, type=44547) at accel/kvm/kvm-all.c:2588 |
10 | Message-id: 20190205135129.19338-1-aaron@os.amperecomputing.com | 10 | 2588 ret = ioctl(s->fd, type, arg); |
11 | (gdb) bt | ||
12 | #0 0x0000aaaaaae356d0 in kvm_ioctl (s=0x0, type=44547) at accel/kvm/kvm-all.c:2588 | ||
13 | #1 0x0000aaaaaae31568 in kvm_check_extension (s=0x0, extension=126) at accel/kvm/kvm-all.c:916 | ||
14 | #2 0x0000aaaaaafce254 in kvm_arm_pmu_supported (cpu=0xaaaaac214ab0) at target/arm/kvm.c:213 | ||
15 | #3 0x0000aaaaaafc0f94 in arm_set_pmu (obj=0xaaaaac214ab0, value=true, errp=0xffffffffe438) at target/arm/cpu.c:1111 | ||
16 | #4 0x0000aaaaab5533ac in property_set_bool (obj=0xaaaaac214ab0, v=0xaaaaac223a80, name=0xaaaaac11a970 "pmu", opaque=0xaaaaac222730, errp=0xffffffffe438) at qom/object.c:2170 | ||
17 | #5 0x0000aaaaab5512f0 in object_property_set (obj=0xaaaaac214ab0, v=0xaaaaac223a80, name=0xaaaaac11a970 "pmu", errp=0xffffffffe438) at qom/object.c:1328 | ||
18 | #6 0x0000aaaaab551e10 in object_property_parse (obj=0xaaaaac214ab0, string=0xaaaaac11b4c0 "on", name=0xaaaaac11a970 "pmu", errp=0xffffffffe438) at qom/object.c:1561 | ||
19 | #7 0x0000aaaaab54ee8c in object_apply_global_props (obj=0xaaaaac214ab0, props=0xaaaaac018e20, errp=0xaaaaabd6fd88 <error_fatal>) at qom/object.c:407 | ||
20 | #8 0x0000aaaaab1dd5a4 in qdev_prop_set_globals (dev=0xaaaaac214ab0) at hw/core/qdev-properties.c:1218 | ||
21 | #9 0x0000aaaaab1d9fac in device_post_init (obj=0xaaaaac214ab0) at hw/core/qdev.c:1050 | ||
22 | ... | ||
23 | #15 0x0000aaaaab54f310 in object_initialize_with_type (obj=0xaaaaac214ab0, size=52208, type=0xaaaaabe237f0) at qom/object.c:512 | ||
24 | #16 0x0000aaaaab54fa24 in object_new_with_type (type=0xaaaaabe237f0) at qom/object.c:687 | ||
25 | #17 0x0000aaaaab54fa80 in object_new (typename=0xaaaaabe23970 "host-arm-cpu") at qom/object.c:702 | ||
26 | #18 0x0000aaaaaaf04a74 in machvirt_init (machine=0xaaaaac0a8550) at hw/arm/virt.c:1770 | ||
27 | #19 0x0000aaaaab1e8720 in machine_run_board_init (machine=0xaaaaac0a8550) at hw/core/machine.c:1138 | ||
28 | #20 0x0000aaaaaaf95394 in qemu_init (argc=5, argv=0xffffffffea58, envp=0xffffffffea88) at softmmu/vl.c:4348 | ||
29 | #21 0x0000aaaaaada3f74 in main (argc=<optimized out>, argv=<optimized out>, envp=<optimized out>) at softmmu/main.c:48 | ||
30 | |||
31 | This is because in frame #2, cpu->kvm_state is still NULL | ||
32 | (the vCPU is not yet realized). | ||
33 | |||
34 | KVM has a hard requirement of all cores supporting the same | ||
35 | feature set. We only need to check if the accelerator supports | ||
36 | a feature, not each vCPU individually. | ||
37 | |||
38 | Fix by removing the 'CPUState *cpu' argument from the | ||
39 | kvm_arm_<FEATURE>_supported() functions. | ||
40 | |||
41 | Fixes: d70c996df23f ('Use CPUState::kvm_state in kvm_arm_pmu_supported') | ||
42 | Reported-by: Haibo Xu <haibo.xu@linaro.org> | ||
43 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
44 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
45 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
46 | Suggested-by: Paolo Bonzini <pbonzini@redhat.com> | ||
47 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 48 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 49 | --- |
13 | target/arm/helper.c | 8 ++++---- | 50 | target/arm/kvm_arm.h | 21 +++++++++------------ |
14 | 1 file changed, 4 insertions(+), 4 deletions(-) | 51 | target/arm/cpu.c | 2 +- |
15 | 52 | target/arm/cpu64.c | 10 +++++----- | |
16 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 53 | target/arm/kvm.c | 4 ++-- |
17 | index XXXXXXX..XXXXXXX 100644 | 54 | target/arm/kvm64.c | 14 +++++--------- |
18 | --- a/target/arm/helper.c | 55 | 5 files changed, 22 insertions(+), 29 deletions(-) |
19 | +++ b/target/arm/helper.c | 56 | |
20 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 57 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h |
21 | char *pmevtyper_name = g_strdup_printf("PMEVTYPER%d", i); | 58 | index XXXXXXX..XXXXXXX 100644 |
22 | char *pmevtyper_el0_name = g_strdup_printf("PMEVTYPER%d_EL0", i); | 59 | --- a/target/arm/kvm_arm.h |
23 | ARMCPRegInfo pmev_regs[] = { | 60 | +++ b/target/arm/kvm_arm.h |
24 | - { .name = pmevcntr_name, .cp = 15, .crn = 15, | 61 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_add_vcpu_properties(Object *obj); |
25 | + { .name = pmevcntr_name, .cp = 15, .crn = 14, | 62 | |
26 | .crm = 8 | (3 & (i >> 3)), .opc1 = 0, .opc2 = i & 7, | 63 | /** |
27 | .access = PL0_RW, .type = ARM_CP_IO | ARM_CP_ALIAS, | 64 | * kvm_arm_aarch32_supported: |
28 | .readfn = pmevcntr_readfn, .writefn = pmevcntr_writefn, | 65 | - * @cs: CPUState |
29 | .accessfn = pmreg_access }, | 66 | * |
30 | { .name = pmevcntr_el0_name, .state = ARM_CP_STATE_AA64, | 67 | - * Returns: true if the KVM VCPU can enable AArch32 mode |
31 | - .opc0 = 3, .opc1 = 3, .crn = 15, .crm = 8 | (3 & (i >> 3)), | 68 | + * Returns: true if KVM can enable AArch32 mode |
32 | + .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 8 | (3 & (i >> 3)), | 69 | * and false otherwise. |
33 | .opc2 = i & 7, .access = PL0_RW, .accessfn = pmreg_access, | 70 | */ |
34 | .type = ARM_CP_IO, | 71 | -bool kvm_arm_aarch32_supported(CPUState *cs); |
35 | .readfn = pmevcntr_readfn, .writefn = pmevcntr_writefn, | 72 | +bool kvm_arm_aarch32_supported(void); |
36 | .raw_readfn = pmevcntr_rawread, | 73 | |
37 | .raw_writefn = pmevcntr_rawwrite }, | 74 | /** |
38 | - { .name = pmevtyper_name, .cp = 15, .crn = 15, | 75 | * kvm_arm_pmu_supported: |
39 | + { .name = pmevtyper_name, .cp = 15, .crn = 14, | 76 | - * @cs: CPUState |
40 | .crm = 12 | (3 & (i >> 3)), .opc1 = 0, .opc2 = i & 7, | 77 | * |
41 | .access = PL0_RW, .type = ARM_CP_IO | ARM_CP_ALIAS, | 78 | - * Returns: true if the KVM VCPU can enable its PMU |
42 | .readfn = pmevtyper_readfn, .writefn = pmevtyper_writefn, | 79 | + * Returns: true if KVM can enable the PMU |
43 | .accessfn = pmreg_access }, | 80 | * and false otherwise. |
44 | { .name = pmevtyper_el0_name, .state = ARM_CP_STATE_AA64, | 81 | */ |
45 | - .opc0 = 3, .opc1 = 3, .crn = 15, .crm = 12 | (3 & (i >> 3)), | 82 | -bool kvm_arm_pmu_supported(CPUState *cs); |
46 | + .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 12 | (3 & (i >> 3)), | 83 | +bool kvm_arm_pmu_supported(void); |
47 | .opc2 = i & 7, .access = PL0_RW, .accessfn = pmreg_access, | 84 | |
48 | .type = ARM_CP_IO, | 85 | /** |
49 | .readfn = pmevtyper_readfn, .writefn = pmevtyper_writefn, | 86 | * kvm_arm_sve_supported: |
87 | - * @cs: CPUState | ||
88 | * | ||
89 | - * Returns true if the KVM VCPU can enable SVE and false otherwise. | ||
90 | + * Returns true if KVM can enable SVE and false otherwise. | ||
91 | */ | ||
92 | -bool kvm_arm_sve_supported(CPUState *cs); | ||
93 | +bool kvm_arm_sve_supported(void); | ||
94 | |||
95 | /** | ||
96 | * kvm_arm_get_max_vm_ipa_size: | ||
97 | @@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | ||
98 | |||
99 | static inline void kvm_arm_add_vcpu_properties(Object *obj) {} | ||
100 | |||
101 | -static inline bool kvm_arm_aarch32_supported(CPUState *cs) | ||
102 | +static inline bool kvm_arm_aarch32_supported(void) | ||
103 | { | ||
104 | return false; | ||
105 | } | ||
106 | |||
107 | -static inline bool kvm_arm_pmu_supported(CPUState *cs) | ||
108 | +static inline bool kvm_arm_pmu_supported(void) | ||
109 | { | ||
110 | return false; | ||
111 | } | ||
112 | |||
113 | -static inline bool kvm_arm_sve_supported(CPUState *cs) | ||
114 | +static inline bool kvm_arm_sve_supported(void) | ||
115 | { | ||
116 | return false; | ||
117 | } | ||
118 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
119 | index XXXXXXX..XXXXXXX 100644 | ||
120 | --- a/target/arm/cpu.c | ||
121 | +++ b/target/arm/cpu.c | ||
122 | @@ -XXX,XX +XXX,XX @@ static void arm_set_pmu(Object *obj, bool value, Error **errp) | ||
123 | ARMCPU *cpu = ARM_CPU(obj); | ||
124 | |||
125 | if (value) { | ||
126 | - if (kvm_enabled() && !kvm_arm_pmu_supported(CPU(cpu))) { | ||
127 | + if (kvm_enabled() && !kvm_arm_pmu_supported()) { | ||
128 | error_setg(errp, "'pmu' feature not supported by KVM on this host"); | ||
129 | return; | ||
130 | } | ||
131 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/target/arm/cpu64.c | ||
134 | +++ b/target/arm/cpu64.c | ||
135 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) | ||
136 | |||
137 | /* Collect the set of vector lengths supported by KVM. */ | ||
138 | bitmap_zero(kvm_supported, ARM_MAX_VQ); | ||
139 | - if (kvm_enabled() && kvm_arm_sve_supported(CPU(cpu))) { | ||
140 | + if (kvm_enabled() && kvm_arm_sve_supported()) { | ||
141 | kvm_arm_sve_get_vls(CPU(cpu), kvm_supported); | ||
142 | } else if (kvm_enabled()) { | ||
143 | assert(!cpu_isar_feature(aa64_sve, cpu)); | ||
144 | @@ -XXX,XX +XXX,XX @@ static void cpu_max_set_sve_max_vq(Object *obj, Visitor *v, const char *name, | ||
145 | return; | ||
146 | } | ||
147 | |||
148 | - if (kvm_enabled() && !kvm_arm_sve_supported(CPU(cpu))) { | ||
149 | + if (kvm_enabled() && !kvm_arm_sve_supported()) { | ||
150 | error_setg(errp, "cannot set sve-max-vq"); | ||
151 | error_append_hint(errp, "SVE not supported by KVM on this host\n"); | ||
152 | return; | ||
153 | @@ -XXX,XX +XXX,XX @@ static void cpu_arm_set_sve_vq(Object *obj, Visitor *v, const char *name, | ||
154 | return; | ||
155 | } | ||
156 | |||
157 | - if (value && kvm_enabled() && !kvm_arm_sve_supported(CPU(cpu))) { | ||
158 | + if (value && kvm_enabled() && !kvm_arm_sve_supported()) { | ||
159 | error_setg(errp, "cannot enable %s", name); | ||
160 | error_append_hint(errp, "SVE not supported by KVM on this host\n"); | ||
161 | return; | ||
162 | @@ -XXX,XX +XXX,XX @@ static void cpu_arm_set_sve(Object *obj, Visitor *v, const char *name, | ||
163 | return; | ||
164 | } | ||
165 | |||
166 | - if (value && kvm_enabled() && !kvm_arm_sve_supported(CPU(cpu))) { | ||
167 | + if (value && kvm_enabled() && !kvm_arm_sve_supported()) { | ||
168 | error_setg(errp, "'sve' feature not supported by KVM on this host"); | ||
169 | return; | ||
170 | } | ||
171 | @@ -XXX,XX +XXX,XX @@ static void aarch64_cpu_set_aarch64(Object *obj, bool value, Error **errp) | ||
172 | * uniform execution state like do_interrupt. | ||
173 | */ | ||
174 | if (value == false) { | ||
175 | - if (!kvm_enabled() || !kvm_arm_aarch32_supported(CPU(cpu))) { | ||
176 | + if (!kvm_enabled() || !kvm_arm_aarch32_supported()) { | ||
177 | error_setg(errp, "'aarch64' feature cannot be disabled " | ||
178 | "unless KVM is enabled and 32-bit EL1 " | ||
179 | "is supported"); | ||
180 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
181 | index XXXXXXX..XXXXXXX 100644 | ||
182 | --- a/target/arm/kvm.c | ||
183 | +++ b/target/arm/kvm.c | ||
184 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_add_vcpu_properties(Object *obj) | ||
185 | } | ||
186 | } | ||
187 | |||
188 | -bool kvm_arm_pmu_supported(CPUState *cpu) | ||
189 | +bool kvm_arm_pmu_supported(void) | ||
190 | { | ||
191 | - return kvm_check_extension(cpu->kvm_state, KVM_CAP_ARM_PMU_V3); | ||
192 | + return kvm_check_extension(kvm_state, KVM_CAP_ARM_PMU_V3); | ||
193 | } | ||
194 | |||
195 | int kvm_arm_get_max_vm_ipa_size(MachineState *ms) | ||
196 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
197 | index XXXXXXX..XXXXXXX 100644 | ||
198 | --- a/target/arm/kvm64.c | ||
199 | +++ b/target/arm/kvm64.c | ||
200 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | ||
201 | return true; | ||
202 | } | ||
203 | |||
204 | -bool kvm_arm_aarch32_supported(CPUState *cpu) | ||
205 | +bool kvm_arm_aarch32_supported(void) | ||
206 | { | ||
207 | - KVMState *s = KVM_STATE(current_accel()); | ||
208 | - | ||
209 | - return kvm_check_extension(s, KVM_CAP_ARM_EL1_32BIT); | ||
210 | + return kvm_check_extension(kvm_state, KVM_CAP_ARM_EL1_32BIT); | ||
211 | } | ||
212 | |||
213 | -bool kvm_arm_sve_supported(CPUState *cpu) | ||
214 | +bool kvm_arm_sve_supported(void) | ||
215 | { | ||
216 | - KVMState *s = KVM_STATE(current_accel()); | ||
217 | - | ||
218 | - return kvm_check_extension(s, KVM_CAP_ARM_SVE); | ||
219 | + return kvm_check_extension(kvm_state, KVM_CAP_ARM_SVE); | ||
220 | } | ||
221 | |||
222 | QEMU_BUILD_BUG_ON(KVM_ARM64_SVE_VQ_MIN != 1); | ||
223 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs) | ||
224 | env->features &= ~(1ULL << ARM_FEATURE_PMU); | ||
225 | } | ||
226 | if (cpu_isar_feature(aa64_sve, cpu)) { | ||
227 | - assert(kvm_arm_sve_supported(cs)); | ||
228 | + assert(kvm_arm_sve_supported()); | ||
229 | cpu->kvm_init_features[0] |= 1 << KVM_ARM_VCPU_SVE; | ||
230 | } | ||
231 | |||
50 | -- | 232 | -- |
51 | 2.20.1 | 233 | 2.20.1 |
52 | 234 | ||
53 | 235 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | As this is a single register we could expose it with a simple ifdef | 3 | Some cpu features may be enabled and disabled for all configurations |
4 | but we use the existing modify_arm_cp_regs mechanism for consistency. | 4 | that support the feature. Let's test that. |
5 | 5 | ||
6 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 6 | A recent regression[*] inspired adding these tests. |
7 | Message-id: 20190205190224.2198-4-alex.bennee@linaro.org | 7 | |
8 | [*] '-cpu host,pmu=on' caused a segfault | ||
9 | |||
10 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
11 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20200623090622.30365-2-philmd@redhat.com | ||
13 | Message-Id: <20200623082310.17577-1-drjones@redhat.com> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 16 | --- |
11 | target/arm/helper.c | 21 ++++++++++++++------- | 17 | tests/qtest/arm-cpu-features.c | 38 ++++++++++++++++++++++++++++++---- |
12 | 1 file changed, 14 insertions(+), 7 deletions(-) | 18 | 1 file changed, 34 insertions(+), 4 deletions(-) |
13 | 19 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 20 | diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 22 | --- a/tests/qtest/arm-cpu-features.c |
17 | +++ b/target/arm/helper.c | 23 | +++ b/tests/qtest/arm-cpu-features.c |
18 | @@ -XXX,XX +XXX,XX @@ static uint64_t mpidr_read(CPUARMState *env, const ARMCPRegInfo *ri) | 24 | @@ -XXX,XX +XXX,XX @@ static bool resp_get_feature(QDict *resp, const char *feature) |
19 | return mpidr_read_val(env); | 25 | qobject_unref(_resp); \ |
20 | } | 26 | }) |
21 | 27 | ||
22 | -static const ARMCPRegInfo mpidr_cp_reginfo[] = { | 28 | -#define assert_feature(qts, cpu_type, feature, expected_value) \ |
23 | - { .name = "MPIDR", .state = ARM_CP_STATE_BOTH, | 29 | +#define resp_assert_feature(resp, feature, expected_value) \ |
24 | - .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 5, | 30 | ({ \ |
25 | - .access = PL1_R, .readfn = mpidr_read, .type = ARM_CP_NO_RAW }, | 31 | - QDict *_resp, *_props; \ |
26 | - REGINFO_SENTINEL | 32 | + QDict *_props; \ |
27 | -}; | 33 | \ |
28 | - | 34 | - _resp = do_query_no_props(qts, cpu_type); \ |
29 | static const ARMCPRegInfo lpae_cp_reginfo[] = { | 35 | g_assert(_resp); \ |
30 | /* NOP AMAIR0/1 */ | 36 | g_assert(resp_has_props(_resp)); \ |
31 | { .name = "AMAIR0", .state = ARM_CP_STATE_BOTH, | 37 | _props = resp_get_props(_resp); \ |
32 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 38 | g_assert(qdict_get(_props, feature)); \ |
39 | g_assert(qdict_get_bool(_props, feature) == (expected_value)); \ | ||
40 | +}) | ||
41 | + | ||
42 | +#define assert_feature(qts, cpu_type, feature, expected_value) \ | ||
43 | +({ \ | ||
44 | + QDict *_resp; \ | ||
45 | + \ | ||
46 | + _resp = do_query_no_props(qts, cpu_type); \ | ||
47 | + g_assert(_resp); \ | ||
48 | + resp_assert_feature(_resp, feature, expected_value); \ | ||
49 | + qobject_unref(_resp); \ | ||
50 | +}) | ||
51 | + | ||
52 | +#define assert_set_feature(qts, cpu_type, feature, value) \ | ||
53 | +({ \ | ||
54 | + const char *_fmt = (value) ? "{ %s: true }" : "{ %s: false }"; \ | ||
55 | + QDict *_resp; \ | ||
56 | + \ | ||
57 | + _resp = do_query(qts, cpu_type, _fmt, feature); \ | ||
58 | + g_assert(_resp); \ | ||
59 | + resp_assert_feature(_resp, feature, value); \ | ||
60 | qobject_unref(_resp); \ | ||
61 | }) | ||
62 | |||
63 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion(const void *data) | ||
64 | assert_error(qts, "host", "The CPU type 'host' requires KVM", NULL); | ||
65 | |||
66 | /* Test expected feature presence/absence for some cpu types */ | ||
67 | - assert_has_feature_enabled(qts, "max", "pmu"); | ||
68 | assert_has_feature_enabled(qts, "cortex-a15", "pmu"); | ||
69 | assert_has_not_feature(qts, "cortex-a15", "aarch64"); | ||
70 | |||
71 | + /* Enabling and disabling pmu should always work. */ | ||
72 | + assert_has_feature_enabled(qts, "max", "pmu"); | ||
73 | + assert_set_feature(qts, "max", "pmu", false); | ||
74 | + assert_set_feature(qts, "max", "pmu", true); | ||
75 | + | ||
76 | assert_has_not_feature(qts, "max", "kvm-no-adjvtime"); | ||
77 | |||
78 | if (g_str_equal(qtest_get_arch(), "aarch64")) { | ||
79 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion_kvm(const void *data) | ||
80 | return; | ||
33 | } | 81 | } |
34 | 82 | ||
35 | if (arm_feature(env, ARM_FEATURE_MPIDR)) { | 83 | + /* Enabling and disabling kvm-no-adjvtime should always work. */ |
36 | + ARMCPRegInfo mpidr_cp_reginfo[] = { | 84 | assert_has_feature_disabled(qts, "host", "kvm-no-adjvtime"); |
37 | + { .name = "MPIDR_EL1", .state = ARM_CP_STATE_BOTH, | 85 | + assert_set_feature(qts, "host", "kvm-no-adjvtime", true); |
38 | + .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 5, | 86 | + assert_set_feature(qts, "host", "kvm-no-adjvtime", false); |
39 | + .access = PL1_R, .readfn = mpidr_read, .type = ARM_CP_NO_RAW }, | 87 | |
40 | + REGINFO_SENTINEL | 88 | if (g_str_equal(qtest_get_arch(), "aarch64")) { |
41 | + }; | 89 | bool kvm_supports_sve; |
42 | +#ifdef CONFIG_USER_ONLY | 90 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion_kvm(const void *data) |
43 | + ARMCPRegUserSpaceInfo mpidr_user_cp_reginfo[] = { | 91 | char *error; |
44 | + { .name = "MPIDR_EL1", | 92 | |
45 | + .fixed_bits = 0x0000000080000000 }, | 93 | assert_has_feature_enabled(qts, "host", "aarch64"); |
46 | + REGUSERINFO_SENTINEL | 94 | + |
47 | + }; | 95 | + /* Enabling and disabling pmu should always work. */ |
48 | + modify_arm_cp_regs(mpidr_cp_reginfo, mpidr_user_cp_reginfo); | 96 | assert_has_feature_enabled(qts, "host", "pmu"); |
49 | +#endif | 97 | + assert_set_feature(qts, "host", "pmu", false); |
50 | define_arm_cp_regs(cpu, mpidr_cp_reginfo); | 98 | + assert_set_feature(qts, "host", "pmu", true); |
51 | } | 99 | |
52 | 100 | assert_error(qts, "cortex-a15", | |
101 | "We cannot guarantee the CPU type 'cortex-a15' works " | ||
53 | -- | 102 | -- |
54 | 2.20.1 | 103 | 2.20.1 |
55 | 104 | ||
56 | 105 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Shameer Kolothum <shameerali.kolothum.thodi@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | A number of CPUID registers are exposed to userspace by modern Linux | 3 | This adds support for memory(pc-dimm) hot remove on arm/virt that |
4 | kernels thanks to the "ARM64 CPU Feature Registers" ABI. For QEMU's | 4 | uses acpi ged device. |
5 | user-mode emulation we don't need to emulate the kernels trap but just | ||
6 | return the value the trap would have done. To avoid too much #ifdef | ||
7 | hackery we process ARMCPRegInfo with a new helper (modify_arm_cp_regs) | ||
8 | before defining the registers. The modify routine is driven by a | ||
9 | simple data structure which describes which bits are exported and | ||
10 | which are fixed. | ||
11 | 5 | ||
12 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 6 | NVDIMM hot removal is not yet supported. |
13 | Message-id: 20190205190224.2198-3-alex.bennee@linaro.org | 7 | |
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Shameer Kolothum <shameerali.kolothum.thodi@huawei.com> |
9 | Message-id: 20200622124157.20360-1-shameerali.kolothum.thodi@huawei.com | ||
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Tested-by: Eric Auger <eric.auger@redhat.com> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 13 | --- |
17 | target/arm/cpu.h | 21 ++++++++++++++++ | 14 | hw/acpi/generic_event_device.c | 29 ++++++++++++++++ |
18 | target/arm/helper.c | 59 +++++++++++++++++++++++++++++++++++++++++++++ | 15 | hw/arm/virt.c | 62 ++++++++++++++++++++++++++++++++-- |
19 | 2 files changed, 80 insertions(+) | 16 | 2 files changed, 89 insertions(+), 2 deletions(-) |
20 | 17 | ||
21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/hw/acpi/generic_event_device.c b/hw/acpi/generic_event_device.c |
22 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.h | 20 | --- a/hw/acpi/generic_event_device.c |
24 | +++ b/target/arm/cpu.h | 21 | +++ b/hw/acpi/generic_event_device.c |
25 | @@ -XXX,XX +XXX,XX @@ static inline void define_one_arm_cp_reg(ARMCPU *cpu, const ARMCPRegInfo *regs) | 22 | @@ -XXX,XX +XXX,XX @@ static void acpi_ged_device_plug_cb(HotplugHandler *hotplug_dev, |
26 | } | ||
27 | const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp); | ||
28 | |||
29 | +/* | ||
30 | + * Definition of an ARM co-processor register as viewed from | ||
31 | + * userspace. This is used for presenting sanitised versions of | ||
32 | + * registers to userspace when emulating the Linux AArch64 CPU | ||
33 | + * ID/feature ABI (advertised as HWCAP_CPUID). | ||
34 | + */ | ||
35 | +typedef struct ARMCPRegUserSpaceInfo { | ||
36 | + /* Name of register */ | ||
37 | + const char *name; | ||
38 | + | ||
39 | + /* Only some bits are exported to user space */ | ||
40 | + uint64_t exported_bits; | ||
41 | + | ||
42 | + /* Fixed bits are applied after the mask */ | ||
43 | + uint64_t fixed_bits; | ||
44 | +} ARMCPRegUserSpaceInfo; | ||
45 | + | ||
46 | +#define REGUSERINFO_SENTINEL { .name = NULL } | ||
47 | + | ||
48 | +void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods); | ||
49 | + | ||
50 | /* CPWriteFn that can be used to implement writes-ignored behaviour */ | ||
51 | void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri, | ||
52 | uint64_t value); | ||
53 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/arm/helper.c | ||
56 | +++ b/target/arm/helper.c | ||
57 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
58 | .resetvalue = cpu->pmceid1 }, | ||
59 | REGINFO_SENTINEL | ||
60 | }; | ||
61 | +#ifdef CONFIG_USER_ONLY | ||
62 | + ARMCPRegUserSpaceInfo v8_user_idregs[] = { | ||
63 | + { .name = "ID_AA64PFR0_EL1", | ||
64 | + .exported_bits = 0x000f000f00ff0000, | ||
65 | + .fixed_bits = 0x0000000000000011 }, | ||
66 | + { .name = "ID_AA64PFR1_EL1", | ||
67 | + .exported_bits = 0x00000000000000f0 }, | ||
68 | + { .name = "ID_AA64ZFR0_EL1" }, | ||
69 | + { .name = "ID_AA64MMFR0_EL1", | ||
70 | + .fixed_bits = 0x00000000ff000000 }, | ||
71 | + { .name = "ID_AA64MMFR1_EL1" }, | ||
72 | + { .name = "ID_AA64DFR0_EL1", | ||
73 | + .fixed_bits = 0x0000000000000006 }, | ||
74 | + { .name = "ID_AA64DFR1_EL1" }, | ||
75 | + { .name = "ID_AA64AFR0_EL1" }, | ||
76 | + { .name = "ID_AA64AFR1_EL1" }, | ||
77 | + { .name = "ID_AA64ISAR0_EL1", | ||
78 | + .exported_bits = 0x00fffffff0fffff0 }, | ||
79 | + { .name = "ID_AA64ISAR1_EL1", | ||
80 | + .exported_bits = 0x000000f0ffffffff }, | ||
81 | + REGUSERINFO_SENTINEL | ||
82 | + }; | ||
83 | + modify_arm_cp_regs(v8_idregs, v8_user_idregs); | ||
84 | +#endif | ||
85 | /* RVBAR_EL1 is only implemented if EL1 is the highest EL */ | ||
86 | if (!arm_feature(env, ARM_FEATURE_EL3) && | ||
87 | !arm_feature(env, ARM_FEATURE_EL2)) { | ||
88 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
89 | .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W, | ||
90 | .type = ARM_CP_NOP | ARM_CP_OVERRIDE | ||
91 | }; | ||
92 | +#ifdef CONFIG_USER_ONLY | ||
93 | + ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = { | ||
94 | + { .name = "MIDR_EL1", | ||
95 | + .exported_bits = 0x00000000ffffffff }, | ||
96 | + { .name = "REVIDR_EL1" }, | ||
97 | + REGUSERINFO_SENTINEL | ||
98 | + }; | ||
99 | + modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo); | ||
100 | +#endif | ||
101 | if (arm_feature(env, ARM_FEATURE_OMAPCP) || | ||
102 | arm_feature(env, ARM_FEATURE_STRONGARM)) { | ||
103 | ARMCPRegInfo *r; | ||
104 | @@ -XXX,XX +XXX,XX @@ void define_arm_cp_regs_with_opaque(ARMCPU *cpu, | ||
105 | } | 23 | } |
106 | } | 24 | } |
107 | 25 | ||
108 | +/* | 26 | +static void acpi_ged_unplug_request_cb(HotplugHandler *hotplug_dev, |
109 | + * Modify ARMCPRegInfo for access from userspace. | 27 | + DeviceState *dev, Error **errp) |
110 | + * | ||
111 | + * This is a data driven modification directed by | ||
112 | + * ARMCPRegUserSpaceInfo. All registers become ARM_CP_CONST as | ||
113 | + * user-space cannot alter any values and dynamic values pertaining to | ||
114 | + * execution state are hidden from user space view anyway. | ||
115 | + */ | ||
116 | +void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods) | ||
117 | +{ | 28 | +{ |
118 | + const ARMCPRegUserSpaceInfo *m; | 29 | + AcpiGedState *s = ACPI_GED(hotplug_dev); |
119 | + ARMCPRegInfo *r; | ||
120 | + | 30 | + |
121 | + for (m = mods; m->name; m++) { | 31 | + if ((object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) && |
122 | + for (r = regs; r->type != ARM_CP_SENTINEL; r++) { | 32 | + !(object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)))) { |
123 | + if (strcmp(r->name, m->name) == 0) { | 33 | + acpi_memory_unplug_request_cb(hotplug_dev, &s->memhp_state, dev, errp); |
124 | + r->type = ARM_CP_CONST; | 34 | + } else { |
125 | + r->access = PL0U_R; | 35 | + error_setg(errp, "acpi: device unplug request for unsupported device" |
126 | + r->resetvalue &= m->exported_bits; | 36 | + " type: %s", object_get_typename(OBJECT(dev))); |
127 | + r->resetvalue |= m->fixed_bits; | ||
128 | + break; | ||
129 | + } | ||
130 | + } | ||
131 | + } | 37 | + } |
132 | +} | 38 | +} |
133 | + | 39 | + |
134 | const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp) | 40 | +static void acpi_ged_unplug_cb(HotplugHandler *hotplug_dev, |
41 | + DeviceState *dev, Error **errp) | ||
42 | +{ | ||
43 | + AcpiGedState *s = ACPI_GED(hotplug_dev); | ||
44 | + | ||
45 | + if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { | ||
46 | + acpi_memory_unplug_cb(&s->memhp_state, dev, errp); | ||
47 | + } else { | ||
48 | + error_setg(errp, "acpi: device unplug for unsupported device" | ||
49 | + " type: %s", object_get_typename(OBJECT(dev))); | ||
50 | + } | ||
51 | +} | ||
52 | + | ||
53 | static void acpi_ged_send_event(AcpiDeviceIf *adev, AcpiEventStatusBits ev) | ||
135 | { | 54 | { |
136 | return g_hash_table_lookup(cpregs, &encoded_cp); | 55 | AcpiGedState *s = ACPI_GED(adev); |
56 | @@ -XXX,XX +XXX,XX @@ static void acpi_ged_class_init(ObjectClass *class, void *data) | ||
57 | dc->vmsd = &vmstate_acpi_ged; | ||
58 | |||
59 | hc->plug = acpi_ged_device_plug_cb; | ||
60 | + hc->unplug_request = acpi_ged_unplug_request_cb; | ||
61 | + hc->unplug = acpi_ged_unplug_cb; | ||
62 | |||
63 | adevc->send_event = acpi_ged_send_event; | ||
64 | } | ||
65 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/hw/arm/virt.c | ||
68 | +++ b/hw/arm/virt.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev, | ||
70 | } | ||
71 | } | ||
72 | |||
73 | +static void virt_dimm_unplug_request(HotplugHandler *hotplug_dev, | ||
74 | + DeviceState *dev, Error **errp) | ||
75 | +{ | ||
76 | + VirtMachineState *vms = VIRT_MACHINE(hotplug_dev); | ||
77 | + Error *local_err = NULL; | ||
78 | + | ||
79 | + if (!vms->acpi_dev) { | ||
80 | + error_setg(&local_err, | ||
81 | + "memory hotplug is not enabled: missing acpi-ged device"); | ||
82 | + goto out; | ||
83 | + } | ||
84 | + | ||
85 | + if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) { | ||
86 | + error_setg(&local_err, | ||
87 | + "nvdimm device hot unplug is not supported yet."); | ||
88 | + goto out; | ||
89 | + } | ||
90 | + | ||
91 | + hotplug_handler_unplug_request(HOTPLUG_HANDLER(vms->acpi_dev), dev, | ||
92 | + &local_err); | ||
93 | +out: | ||
94 | + error_propagate(errp, local_err); | ||
95 | +} | ||
96 | + | ||
97 | +static void virt_dimm_unplug(HotplugHandler *hotplug_dev, | ||
98 | + DeviceState *dev, Error **errp) | ||
99 | +{ | ||
100 | + VirtMachineState *vms = VIRT_MACHINE(hotplug_dev); | ||
101 | + Error *local_err = NULL; | ||
102 | + | ||
103 | + hotplug_handler_unplug(HOTPLUG_HANDLER(vms->acpi_dev), dev, &local_err); | ||
104 | + if (local_err) { | ||
105 | + goto out; | ||
106 | + } | ||
107 | + | ||
108 | + pc_dimm_unplug(PC_DIMM(dev), MACHINE(vms)); | ||
109 | + qdev_unrealize(dev); | ||
110 | + | ||
111 | +out: | ||
112 | + error_propagate(errp, local_err); | ||
113 | +} | ||
114 | + | ||
115 | static void virt_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev, | ||
116 | DeviceState *dev, Error **errp) | ||
117 | { | ||
118 | - error_setg(errp, "device unplug request for unsupported device" | ||
119 | - " type: %s", object_get_typename(OBJECT(dev))); | ||
120 | + if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { | ||
121 | + virt_dimm_unplug_request(hotplug_dev, dev, errp); | ||
122 | + } else { | ||
123 | + error_setg(errp, "device unplug request for unsupported device" | ||
124 | + " type: %s", object_get_typename(OBJECT(dev))); | ||
125 | + } | ||
126 | +} | ||
127 | + | ||
128 | +static void virt_machine_device_unplug_cb(HotplugHandler *hotplug_dev, | ||
129 | + DeviceState *dev, Error **errp) | ||
130 | +{ | ||
131 | + if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { | ||
132 | + virt_dimm_unplug(hotplug_dev, dev, errp); | ||
133 | + } else { | ||
134 | + error_setg(errp, "virt: device unplug for unsupported device" | ||
135 | + " type: %s", object_get_typename(OBJECT(dev))); | ||
136 | + } | ||
137 | } | ||
138 | |||
139 | static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, | ||
140 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) | ||
141 | hc->pre_plug = virt_machine_device_pre_plug_cb; | ||
142 | hc->plug = virt_machine_device_plug_cb; | ||
143 | hc->unplug_request = virt_machine_device_unplug_request_cb; | ||
144 | + hc->unplug = virt_machine_device_unplug_cb; | ||
145 | mc->numa_mem_supported = true; | ||
146 | mc->nvdimm_supported = true; | ||
147 | mc->auto_enable_numa_with_memhp = true; | ||
137 | -- | 148 | -- |
138 | 2.20.1 | 149 | 2.20.1 |
139 | 150 | ||
140 | 151 | diff view generated by jsdifflib |