1 | First target-arm pullreq of the 4.0 series; most of this | 1 | Hi; here's another arm pullreq; by volume most of this is |
---|---|---|---|
2 | is Mao's cleanups that finally let us drop sysbus::init; | 2 | refactoring from me, but there are also some bugfixes and |
3 | the most interesting user-visible feature is RTH's patches | 3 | other bits and pieces here. |
4 | adding some v8.1 and v8.2 architecture features. | ||
5 | 4 | ||
6 | thanks | 5 | thanks |
7 | -- PMM | 6 | -- PMM |
8 | 7 | ||
9 | The following changes since commit 6145a6d84b3bf0f25935b88543febe076c61b0f4: | 8 | The following changes since commit ed734377ab3f3f3cc15d7aa301a87ab6370f2eed: |
10 | 9 | ||
11 | Merge remote-tracking branch 'remotes/cohuck/tags/s390x-20181212' into staging (2018-12-13 13:06:09 +0000) | 10 | Merge tag 'linux-user-fix-gupnp-pull-request' of https://github.com/hdeller/qemu-hppa into staging (2025-01-24 14:43:07 -0500) |
12 | 11 | ||
13 | are available in the Git repository at: | 12 | are available in the Git repository at: |
14 | 13 | ||
15 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20181213 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20250128-1 |
16 | 15 | ||
17 | for you to fetch changes up to 2d7137c10fafefe40a0a049ff8a7bd78b66e661f: | 16 | for you to fetch changes up to 664280abddcb3cacc9c6204706bb739fcc1316f7: |
18 | 17 | ||
19 | target/arm: Implement the ARMv8.1-LOR extension (2018-12-13 14:41:24 +0000) | 18 | hw/usb/canokey: Fix buffer overflow for OUT packet (2025-01-28 18:40:19 +0000) |
20 | 19 | ||
21 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
22 | target-arm queue: | 21 | target-arm queue: |
23 | * Convert various devices from sysbus init to instance_init | 22 | * hw/arm: Remove various uses of first_cpu global |
24 | * Remove the now unused sysbus init support entirely | 23 | * hw/char/imx_serial: Fix reset value of UFCR register |
25 | * Allow AArch64 processors to boot from a kernel placed over 4GB | 24 | * hw/char/imx_serial: Update all state before restarting ageing timer |
26 | * hw: arm: musicpal: drop TYPE_WM8750 in object_property_set_link() | 25 | * hw/pci-host/designware: Expose MSI IRQ |
27 | * versal: minor fixes to virtio-mmio instantation | 26 | * hw/arm/stellaris: refactoring, cleanup |
28 | * arm: Implement the ARMv8.1-HPD extension | 27 | * hw/arm/stellaris: map both I2C controllers |
29 | * arm: Implement the ARMv8.2-AA32HPD extension | 28 | * tests/functional: Add a test for the arm microbit machine |
30 | * arm: Implement the ARMv8.1-LOR extension (as the trivial | 29 | * target/arm: arm_reset_sve_state() should set FPSR, not FPCR |
31 | "no limited ordering regions provided" minimum) | 30 | * target/arm: refactorings preparatory to FEAT_AFP implementation |
31 | * fpu: Rename float_flag_input_denormal to float_flag_input_denormal_flushed | ||
32 | * fpu: Rename float_flag_output_denormal to float_flag_output_denormal_flushed | ||
33 | * hw/usb/canokey: Fix buffer overflow for OUT packet | ||
32 | 34 | ||
33 | ---------------------------------------------------------------- | 35 | ---------------------------------------------------------------- |
34 | Edgar E. Iglesias (4): | 36 | Bernhard Beschow (3): |
35 | hw/arm: versal: Remove bogus virtio-mmio creation | 37 | hw/char/imx_serial: Fix reset value of UFCR register |
36 | hw/arm: versal: Reduce number of virtio-mmio instances | 38 | hw/char/imx_serial: Update all state before restarting ageing timer |
37 | hw/arm: versal: Use IRQs 111 - 118 for virtio-mmio | 39 | hw/pci-host/designware: Expose MSI IRQ |
38 | hw/arm: versal: Correct the nr of IRQs to 192 | ||
39 | 40 | ||
40 | Li Qiang (1): | 41 | Hongren Zheng (1): |
41 | hw: arm: musicpal: drop TYPE_WM8750 in object_property_set_link() | 42 | hw/usb/canokey: Fix buffer overflow for OUT packet |
42 | 43 | ||
43 | Mao Zhongyi (21): | 44 | Peter Maydell (22): |
44 | musicpal: Convert sysbus init function to realize function | 45 | target/arm: arm_reset_sve_state() should set FPSR, not FPCR |
45 | block/noenand: Convert sysbus init function to realize function | 46 | target/arm: Use FPSR_ constants in vfp_exceptbits_from_host() |
46 | char/grlib_apbuart: Convert sysbus init function to realize function | 47 | target/arm: Use uint32_t in vfp_exceptbits_from_host() |
47 | core/empty_slot: Convert sysbus init function to realize function | 48 | target/arm: Define new fp_status_a32 and fp_status_a64 |
48 | display/g364fb: Convert sysbus init function to realize function | 49 | target/arm: Use vfp.fp_status_a64 in A64-only helper functions |
49 | dma/puv3_dma: Convert sysbus init function to realize function | 50 | target/arm: Use fp_status_a64 or fp_status_a32 in is_ebf() |
50 | gpio/puv3_gpio: Convert sysbus init function to realize function | 51 | target/arm: Use fp_status_a32 in vjvct helper |
51 | milkymist-softusb: Convert sysbus init function to realize function | 52 | target/arm: Use fp_status_a32 in vfp_cmp helpers |
52 | input/pl050: Convert sysbus init function to realize function | 53 | target/arm: Use FPST_A32 in A32 decoder |
53 | intc/puv3_intc: Convert sysbus init function to realize function | 54 | target/arm: Use FPST_A64 in A64 decoder |
54 | milkymist-hpdmc: Convert sysbus init function to realize function | 55 | target/arm: Remove now-unused vfp.fp_status and FPST_FPCR |
55 | milkymist-pfpu: Convert sysbus init function to realize function | 56 | target/arm: Define new fp_status_f16_a32 and fp_status_f16_a64 |
56 | puv3_pm.c: Convert sysbus init function to realize function | 57 | target/arm: Use fp_status_f16_a32 in AArch32-only helpers |
57 | nvram/ds1225y: Convert sysbus init function to realize function | 58 | target/arm: Use fp_status_f16_a64 in AArch64-only helpers |
58 | pci-bridge/dec: Convert sysbus init function to realize function | 59 | target/arm: Use FPST_A32_F16 in A32 decoder |
59 | timer/etraxfs_timer: Convert sysbus init function to realize function | 60 | target/arm: Use FPST_A64_F16 in A64 decoder |
60 | timer/grlib_gptimer: Convert sysbus init function to realize function | 61 | target/arm: Remove now-unused vfp.fp_status_f16 and FPST_FPCR_F16 |
61 | timer/puv3_ost: Convert sysbus init function to realize function | 62 | fpu: Rename float_flag_input_denormal to float_flag_input_denormal_flushed |
62 | usb/tusb6010: Convert sysbus init function to realize function | 63 | fpu: Rename float_flag_output_denormal to float_flag_output_denormal_flushed |
63 | xen_backend: remove xen_sysdev_init() function | 64 | fpu: Fix a comment in softfloat-types.h |
64 | core/sysbus: remove the SysBusDeviceClass::init path | 65 | target/arm: Remove redundant advsimd float16 helpers |
66 | target/arm: Use FPST_A64_F16 for halfprec-to-other conversions | ||
65 | 67 | ||
66 | Peter Maydell (1): | 68 | Philippe Mathieu-Daudé (9): |
67 | target/arm: Move id_aa64mmfr* to ARMISARegisters | 69 | hw/arm/nrf51: Rename ARMv7MState 'cpu' -> 'armv7m' |
70 | hw/arm/stellaris: Add 'armv7m' local variable | ||
71 | hw/arm/v7m: Remove use of &first_cpu in machine_init() | ||
72 | hw/arm/stellaris: Link each board schematic | ||
73 | hw/arm/stellaris: Constify read-only arrays | ||
74 | hw/arm/stellaris: Remove incorrect unimplemented i2c-0 at 0x40002000 | ||
75 | hw/arm/stellaris: Replace magic numbers by definitions | ||
76 | hw/arm/stellaris: Use DEVCAP macro to access DeviceCapability registers | ||
77 | hw/arm/stellaris: Map both I2C controllers | ||
68 | 78 | ||
69 | Ricardo Perez Blanco (1): | 79 | Thomas Huth (1): |
70 | Allow AArch64 processors to boot from a kernel placed over 4GB | 80 | tests/functional: Add a test for the arm microbit machine |
71 | 81 | ||
72 | Richard Henderson (9): | 82 | MAINTAINERS | 1 + |
73 | target/arm: Add HCR_EL2 bits up to ARMv8.5 | 83 | hw/usb/canokey.h | 4 -- |
74 | target/arm: Add SCR_EL3 bits up to ARMv8.5 | 84 | include/fpu/softfloat-types.h | 10 +-- |
75 | target/arm: Fix HCR_EL2.TGE check in arm_phys_excp_target_el | 85 | include/hw/arm/fsl-imx6.h | 4 +- |
76 | target/arm: Tidy scr_write | 86 | include/hw/arm/fsl-imx7.h | 4 +- |
77 | target/arm: Implement the ARMv8.1-HPD extension | 87 | include/hw/arm/nrf51_soc.h | 2 +- |
78 | target/arm: Implement the ARMv8.2-AA32HPD extension | 88 | include/hw/char/imx_serial.h | 2 +- |
79 | target/arm: Introduce arm_hcr_el2_eff | 89 | include/hw/pci-host/designware.h | 1 + |
80 | target/arm: Use arm_hcr_el2_eff more places | 90 | target/arm/cpu.h | 12 ++-- |
81 | target/arm: Implement the ARMv8.1-LOR extension | 91 | target/arm/tcg/helper-a64.h | 8 --- |
92 | target/arm/tcg/translate.h | 32 ++++++--- | ||
93 | fpu/softfloat.c | 6 +- | ||
94 | hw/arm/b-l475e-iot01a.c | 2 +- | ||
95 | hw/arm/fsl-imx6.c | 13 +++- | ||
96 | hw/arm/fsl-imx7.c | 13 +++- | ||
97 | hw/arm/microbit.c | 2 +- | ||
98 | hw/arm/mps2-tz.c | 2 +- | ||
99 | hw/arm/mps2.c | 2 +- | ||
100 | hw/arm/msf2-som.c | 2 +- | ||
101 | hw/arm/musca.c | 2 +- | ||
102 | hw/arm/netduino2.c | 2 +- | ||
103 | hw/arm/netduinoplus2.c | 2 +- | ||
104 | hw/arm/nrf51_soc.c | 18 ++--- | ||
105 | hw/arm/olimex-stm32-h405.c | 2 +- | ||
106 | hw/arm/stellaris.c | 118 +++++++++++++++++++----------- | ||
107 | hw/arm/stm32vldiscovery.c | 2 +- | ||
108 | hw/char/imx_serial.c | 7 +- | ||
109 | hw/pci-host/designware.c | 7 +- | ||
110 | hw/usb/canokey.c | 6 +- | ||
111 | target/arm/cpu.c | 6 +- | ||
112 | target/arm/helper.c | 2 +- | ||
113 | target/arm/tcg/helper-a64.c | 9 --- | ||
114 | target/arm/tcg/sme_helper.c | 6 +- | ||
115 | target/arm/tcg/sve_helper.c | 6 +- | ||
116 | target/arm/tcg/translate-a64.c | 103 ++++++++++++++------------- | ||
117 | target/arm/tcg/translate-sme.c | 4 +- | ||
118 | target/arm/tcg/translate-sve.c | 130 +++++++++++++++++----------------- | ||
119 | target/arm/tcg/translate-vfp.c | 78 ++++++++++---------- | ||
120 | target/arm/tcg/vec_helper.c | 22 +++--- | ||
121 | target/arm/vfp_helper.c | 73 +++++++++++-------- | ||
122 | target/i386/tcg/fpu_helper.c | 8 +-- | ||
123 | target/m68k/fpu_helper.c | 2 +- | ||
124 | target/mips/tcg/msa_helper.c | 4 +- | ||
125 | target/rx/op_helper.c | 4 +- | ||
126 | target/tricore/fpu_helper.c | 6 +- | ||
127 | fpu/softfloat-parts.c.inc | 4 +- | ||
128 | hw/arm/Kconfig | 2 + | ||
129 | tests/functional/meson.build | 1 + | ||
130 | tests/functional/test_arm_microbit.py | 31 ++++++++ | ||
131 | 49 files changed, 452 insertions(+), 337 deletions(-) | ||
132 | create mode 100755 tests/functional/test_arm_microbit.py | ||
82 | 133 | ||
83 | include/hw/arm/xlnx-versal.h | 8 +- | ||
84 | include/hw/sysbus.h | 3 - | ||
85 | target/arm/cpu.h | 141 ++++++++++++++++----------- | ||
86 | target/arm/internals.h | 3 +- | ||
87 | hw/arm/boot.c | 35 ++++--- | ||
88 | hw/arm/musicpal.c | 11 +-- | ||
89 | hw/arm/xlnx-versal-virt.c | 7 +- | ||
90 | hw/block/onenand.c | 16 ++-- | ||
91 | hw/char/grlib_apbuart.c | 12 +-- | ||
92 | hw/core/empty_slot.c | 9 +- | ||
93 | hw/core/sysbus.c | 15 +-- | ||
94 | hw/display/g364fb.c | 9 +- | ||
95 | hw/dma/puv3_dma.c | 10 +- | ||
96 | hw/gpio/puv3_gpio.c | 29 +++--- | ||
97 | hw/input/milkymist-softusb.c | 16 ++-- | ||
98 | hw/input/pl050.c | 11 +-- | ||
99 | hw/intc/arm_gicv3_cpuif.c | 21 ++-- | ||
100 | hw/intc/puv3_intc.c | 11 +-- | ||
101 | hw/misc/milkymist-hpdmc.c | 9 +- | ||
102 | hw/misc/milkymist-pfpu.c | 12 +-- | ||
103 | hw/misc/puv3_pm.c | 10 +- | ||
104 | hw/nvram/ds1225y.c | 12 +-- | ||
105 | hw/pci-bridge/dec.c | 12 +-- | ||
106 | hw/timer/etraxfs_timer.c | 14 +-- | ||
107 | hw/timer/grlib_gptimer.c | 11 +-- | ||
108 | hw/timer/puv3_ost.c | 13 ++- | ||
109 | hw/usb/tusb6010.c | 8 +- | ||
110 | hw/xen/xen_backend.c | 7 -- | ||
111 | target/arm/cpu.c | 4 + | ||
112 | target/arm/cpu64.c | 11 ++- | ||
113 | target/arm/helper.c | 222 ++++++++++++++++++++++++++++++++++++------- | ||
114 | target/arm/kvm64.c | 4 + | ||
115 | target/arm/op_helper.c | 14 ++- | ||
116 | target/arm/translate-a64.c | 12 +++ | ||
117 | 34 files changed, 456 insertions(+), 286 deletions(-) | ||
118 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Since the TCR_*.HPD bits were RES0 in ARMv8.0, we can simply | 3 | The ARMv7MState object is not simply a CPU, it also |
4 | interpret the bits as if ARMv8.1-HPD is present without checking. | 4 | contains the NVIC, SysTick timer, and various MemoryRegions. |
5 | We will need a slightly different check for hpd for aarch32. | ||
6 | 5 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Rename the field as 'armv7m', like other Cortex-M boards. |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | |
9 | Message-id: 20181203203839.757-10-richard.henderson@linaro.org | 8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
10 | Message-id: 20250112225614.33723-2-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | target/arm/cpu64.c | 4 ++++ | 13 | include/hw/arm/nrf51_soc.h | 2 +- |
13 | target/arm/helper.c | 27 ++++++++++++++++++++------- | 14 | hw/arm/nrf51_soc.c | 18 +++++++++--------- |
14 | 2 files changed, 24 insertions(+), 7 deletions(-) | 15 | 2 files changed, 10 insertions(+), 10 deletions(-) |
15 | 16 | ||
16 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 17 | diff --git a/include/hw/arm/nrf51_soc.h b/include/hw/arm/nrf51_soc.h |
17 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu64.c | 19 | --- a/include/hw/arm/nrf51_soc.h |
19 | +++ b/target/arm/cpu64.c | 20 | +++ b/include/hw/arm/nrf51_soc.h |
20 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 21 | @@ -XXX,XX +XXX,XX @@ struct NRF51State { |
21 | t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); | 22 | SysBusDevice parent_obj; |
22 | cpu->isar.id_aa64pfr0 = t; | 23 | |
23 | 24 | /*< public >*/ | |
24 | + t = cpu->isar.id_aa64mmfr1; | 25 | - ARMv7MState cpu; |
25 | + t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* HPD */ | 26 | + ARMv7MState armv7m; |
26 | + cpu->isar.id_aa64mmfr1 = t; | 27 | |
27 | + | 28 | NRF51UARTState uart; |
28 | /* Replicate the same data to the 32-bit id registers. */ | 29 | NRF51RNGState rng; |
29 | u = cpu->isar.id_isar5; | 30 | diff --git a/hw/arm/nrf51_soc.c b/hw/arm/nrf51_soc.c |
30 | u = FIELD_DP32(u, ID_ISAR5, AES, 2); /* AES + PMULL */ | ||
31 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/helper.c | 32 | --- a/hw/arm/nrf51_soc.c |
34 | +++ b/target/arm/helper.c | 33 | +++ b/hw/arm/nrf51_soc.c |
35 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | 34 | @@ -XXX,XX +XXX,XX @@ static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp) |
36 | bool ttbr1_valid = true; | ||
37 | uint64_t descaddrmask; | ||
38 | bool aarch64 = arm_el_is_aa64(env, el); | ||
39 | + bool hpd = false; | ||
40 | |||
41 | /* TODO: | ||
42 | * This code does not handle the different format TCR for VTCR_EL2. | ||
43 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
44 | if (tg == 2) { /* 16KB pages */ | ||
45 | stride = 11; | ||
46 | } | ||
47 | + if (aarch64) { | ||
48 | + if (el > 1) { | ||
49 | + hpd = extract64(tcr->raw_tcr, 24, 1); | ||
50 | + } else { | ||
51 | + hpd = extract64(tcr->raw_tcr, 41, 1); | ||
52 | + } | ||
53 | + } | ||
54 | } else { | ||
55 | /* We should only be here if TTBR1 is valid */ | ||
56 | assert(ttbr1_valid); | ||
57 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
58 | if (tg == 1) { /* 16KB pages */ | ||
59 | stride = 11; | ||
60 | } | ||
61 | + if (aarch64) { | ||
62 | + hpd = extract64(tcr->raw_tcr, 42, 1); | ||
63 | + } | ||
64 | } | 35 | } |
65 | 36 | /* This clock doesn't need migration because it is fixed-frequency */ | |
66 | /* Here we should have set up all the parameters for the translation: | 37 | clock_set_hz(s->sysclk, HCLK_FRQ); |
67 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | 38 | - qdev_connect_clock_in(DEVICE(&s->cpu), "cpuclk", s->sysclk); |
68 | descaddr = descriptor & descaddrmask; | 39 | + qdev_connect_clock_in(DEVICE(&s->armv7m), "cpuclk", s->sysclk); |
69 | 40 | /* | |
70 | if ((descriptor & 2) && (level < 3)) { | 41 | * This SoC has no systick device, so don't connect refclk. |
71 | - /* Table entry. The top five bits are attributes which may | 42 | * TODO: model the lack of systick (currently the armv7m object |
72 | + /* Table entry. The top five bits are attributes which may | 43 | * will always provide one). |
73 | * propagate down through lower levels of the table (and | 44 | */ |
74 | * which are all arranged so that 0 means "no effect", so | 45 | |
75 | * we can gather them up by ORing in the bits at each level). | 46 | - object_property_set_link(OBJECT(&s->cpu), "memory", OBJECT(&s->container), |
76 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | 47 | + object_property_set_link(OBJECT(&s->armv7m), "memory", OBJECT(&s->container), |
77 | break; | 48 | &error_abort); |
78 | } | 49 | - if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpu), errp)) { |
79 | /* Merge in attributes from table descriptors */ | 50 | + if (!sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), errp)) { |
80 | - attrs |= extract32(tableattrs, 0, 2) << 11; /* XN, PXN */ | 51 | return; |
81 | - attrs |= extract32(tableattrs, 3, 1) << 5; /* APTable[1] => AP[2] */ | ||
82 | + attrs |= nstable << 3; /* NS */ | ||
83 | + if (hpd) { | ||
84 | + /* HPD disables all the table attributes except NSTable. */ | ||
85 | + break; | ||
86 | + } | ||
87 | + attrs |= extract32(tableattrs, 0, 2) << 11; /* XN, PXN */ | ||
88 | /* The sense of AP[1] vs APTable[0] is reversed, as APTable[0] == 1 | ||
89 | * means "force PL1 access only", which means forcing AP[1] to 0. | ||
90 | */ | ||
91 | - if (extract32(tableattrs, 2, 1)) { | ||
92 | - attrs &= ~(1 << 4); | ||
93 | - } | ||
94 | - attrs |= nstable << 3; /* NS */ | ||
95 | + attrs &= ~(extract32(tableattrs, 2, 1) << 4); /* !APT[0] => AP[1] */ | ||
96 | + attrs |= extract32(tableattrs, 3, 1) << 5; /* APT[1] => AP[2] */ | ||
97 | break; | ||
98 | } | 52 | } |
99 | /* Here descaddr is the final physical address, and attributes | 53 | |
54 | @@ -XXX,XX +XXX,XX @@ static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp) | ||
55 | mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart), 0); | ||
56 | memory_region_add_subregion_overlap(&s->container, NRF51_UART_BASE, mr, 0); | ||
57 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 0, | ||
58 | - qdev_get_gpio_in(DEVICE(&s->cpu), | ||
59 | + qdev_get_gpio_in(DEVICE(&s->armv7m), | ||
60 | BASE_TO_IRQ(NRF51_UART_BASE))); | ||
61 | |||
62 | /* RNG */ | ||
63 | @@ -XXX,XX +XXX,XX @@ static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp) | ||
64 | mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->rng), 0); | ||
65 | memory_region_add_subregion_overlap(&s->container, NRF51_RNG_BASE, mr, 0); | ||
66 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->rng), 0, | ||
67 | - qdev_get_gpio_in(DEVICE(&s->cpu), | ||
68 | + qdev_get_gpio_in(DEVICE(&s->armv7m), | ||
69 | BASE_TO_IRQ(NRF51_RNG_BASE))); | ||
70 | |||
71 | /* UICR, FICR, NVMC, FLASH */ | ||
72 | @@ -XXX,XX +XXX,XX @@ static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp) | ||
73 | |||
74 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer[i]), 0, base_addr); | ||
75 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer[i]), 0, | ||
76 | - qdev_get_gpio_in(DEVICE(&s->cpu), | ||
77 | + qdev_get_gpio_in(DEVICE(&s->armv7m), | ||
78 | BASE_TO_IRQ(base_addr))); | ||
79 | } | ||
80 | |||
81 | @@ -XXX,XX +XXX,XX @@ static void nrf51_soc_init(Object *obj) | ||
82 | |||
83 | memory_region_init(&s->container, obj, "nrf51-container", UINT64_MAX); | ||
84 | |||
85 | - object_initialize_child(OBJECT(s), "armv6m", &s->cpu, TYPE_ARMV7M); | ||
86 | - qdev_prop_set_string(DEVICE(&s->cpu), "cpu-type", | ||
87 | + object_initialize_child(OBJECT(s), "armv6m", &s->armv7m, TYPE_ARMV7M); | ||
88 | + qdev_prop_set_string(DEVICE(&s->armv7m), "cpu-type", | ||
89 | ARM_CPU_TYPE_NAME("cortex-m0")); | ||
90 | - qdev_prop_set_uint32(DEVICE(&s->cpu), "num-irq", 32); | ||
91 | + qdev_prop_set_uint32(DEVICE(&s->armv7m), "num-irq", 32); | ||
92 | |||
93 | object_initialize_child(obj, "uart", &s->uart, TYPE_NRF51_UART); | ||
94 | object_property_add_alias(obj, "serial0", OBJECT(&s->uart), "chardev"); | ||
100 | -- | 95 | -- |
101 | 2.19.2 | 96 | 2.34.1 |
102 | 97 | ||
103 | 98 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Correct the nr of IRQs to 192. | 3 | While the TYPE_ARMV7M object forward its NVIC interrupt lines, |
4 | it is somehow misleading to name it 'nvic'. Add the 'armv7m' | ||
5 | local variable for clarity, but also keep the 'nvic' variable | ||
6 | behaving like before when used for wiring IRQ lines. | ||
4 | 7 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
7 | Message-id: 20181129163655.20370-5-edgar.iglesias@gmail.com | 10 | Message-id: 20250112225614.33723-3-philmd@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | include/hw/arm/xlnx-versal.h | 2 +- | 13 | hw/arm/stellaris.c | 21 +++++++++++---------- |
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | 14 | 1 file changed, 11 insertions(+), 10 deletions(-) |
12 | 15 | ||
13 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 16 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/arm/xlnx-versal.h | 18 | --- a/hw/arm/stellaris.c |
16 | +++ b/include/hw/arm/xlnx-versal.h | 19 | +++ b/hw/arm/stellaris.c |
17 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
18 | #define XLNX_VERSAL_NR_ACPUS 2 | 21 | */ |
19 | #define XLNX_VERSAL_NR_UARTS 2 | 22 | |
20 | #define XLNX_VERSAL_NR_GEMS 2 | 23 | Object *soc_container; |
21 | -#define XLNX_VERSAL_NR_IRQS 256 | 24 | - DeviceState *gpio_dev[7], *nvic; |
22 | +#define XLNX_VERSAL_NR_IRQS 192 | 25 | + DeviceState *gpio_dev[7], *armv7m, *nvic; |
23 | 26 | qemu_irq gpio_in[7][8]; | |
24 | typedef struct Versal { | 27 | qemu_irq gpio_out[7][8]; |
25 | /*< private >*/ | 28 | qemu_irq adc; |
29 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
30 | qdev_prop_set_uint32(ssys_dev, "dc4", board->dc4); | ||
31 | sysbus_realize_and_unref(SYS_BUS_DEVICE(ssys_dev), &error_fatal); | ||
32 | |||
33 | - nvic = qdev_new(TYPE_ARMV7M); | ||
34 | - object_property_add_child(soc_container, "v7m", OBJECT(nvic)); | ||
35 | - qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES); | ||
36 | - qdev_prop_set_uint8(nvic, "num-prio-bits", NUM_PRIO_BITS); | ||
37 | - qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type); | ||
38 | - qdev_prop_set_bit(nvic, "enable-bitband", true); | ||
39 | - qdev_connect_clock_in(nvic, "cpuclk", | ||
40 | + armv7m = qdev_new(TYPE_ARMV7M); | ||
41 | + object_property_add_child(soc_container, "v7m", OBJECT(armv7m)); | ||
42 | + qdev_prop_set_uint32(armv7m, "num-irq", NUM_IRQ_LINES); | ||
43 | + qdev_prop_set_uint8(armv7m, "num-prio-bits", NUM_PRIO_BITS); | ||
44 | + qdev_prop_set_string(armv7m, "cpu-type", ms->cpu_type); | ||
45 | + qdev_prop_set_bit(armv7m, "enable-bitband", true); | ||
46 | + qdev_connect_clock_in(armv7m, "cpuclk", | ||
47 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
48 | /* This SoC does not connect the systick reference clock */ | ||
49 | - object_property_set_link(OBJECT(nvic), "memory", | ||
50 | + object_property_set_link(OBJECT(armv7m), "memory", | ||
51 | OBJECT(get_system_memory()), &error_abort); | ||
52 | /* This will exit with an error if the user passed us a bad cpu_type */ | ||
53 | - sysbus_realize_and_unref(SYS_BUS_DEVICE(nvic), &error_fatal); | ||
54 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(armv7m), &error_fatal); | ||
55 | + nvic = armv7m; | ||
56 | |||
57 | /* Now we can wire up the IRQ and MMIO of the system registers */ | ||
58 | sysbus_mmio_map(SYS_BUS_DEVICE(ssys_dev), 0, 0x400fe000); | ||
26 | -- | 59 | -- |
27 | 2.19.2 | 60 | 2.34.1 |
28 | 61 | ||
29 | 62 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 3 | When instanciating the machine model, the machine_init() |
4 | puv3_ost_class_init(). | 4 | implementations usually create the CPUs, so have access |
5 | to its first CPU. Use that rather then the &first_cpu | ||
6 | global. | ||
5 | 7 | ||
6 | Cc: gxt@mprc.pku.edu.cn | 8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | 9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | |
8 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 10 | Reviewed-by: Samuel Tardieu <sam@rfc1149.net> |
9 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | 11 | Message-id: 20250112225614.33723-4-philmd@linaro.org |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Message-id: 20181130093852.20739-19-maozhongyi@cmss.chinamobile.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 13 | --- |
14 | hw/timer/puv3_ost.c | 13 ++++++------- | 14 | hw/arm/b-l475e-iot01a.c | 2 +- |
15 | 1 file changed, 6 insertions(+), 7 deletions(-) | 15 | hw/arm/microbit.c | 2 +- |
16 | hw/arm/mps2-tz.c | 2 +- | ||
17 | hw/arm/mps2.c | 2 +- | ||
18 | hw/arm/msf2-som.c | 2 +- | ||
19 | hw/arm/musca.c | 2 +- | ||
20 | hw/arm/netduino2.c | 2 +- | ||
21 | hw/arm/netduinoplus2.c | 2 +- | ||
22 | hw/arm/olimex-stm32-h405.c | 2 +- | ||
23 | hw/arm/stellaris.c | 2 +- | ||
24 | hw/arm/stm32vldiscovery.c | 2 +- | ||
25 | 11 files changed, 11 insertions(+), 11 deletions(-) | ||
16 | 26 | ||
17 | diff --git a/hw/timer/puv3_ost.c b/hw/timer/puv3_ost.c | 27 | diff --git a/hw/arm/b-l475e-iot01a.c b/hw/arm/b-l475e-iot01a.c |
18 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/timer/puv3_ost.c | 29 | --- a/hw/arm/b-l475e-iot01a.c |
20 | +++ b/hw/timer/puv3_ost.c | 30 | +++ b/hw/arm/b-l475e-iot01a.c |
21 | @@ -XXX,XX +XXX,XX @@ static void puv3_ost_tick(void *opaque) | 31 | @@ -XXX,XX +XXX,XX @@ static void bl475e_init(MachineState *machine) |
32 | sysbus_realize(SYS_BUS_DEVICE(&s->soc), &error_fatal); | ||
33 | |||
34 | sc = STM32L4X5_SOC_GET_CLASS(&s->soc); | ||
35 | - armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0, | ||
36 | + armv7m_load_kernel(s->soc.armv7m.cpu, machine->kernel_filename, 0, | ||
37 | sc->flash_size); | ||
38 | |||
39 | if (object_class_by_name(TYPE_DM163)) { | ||
40 | diff --git a/hw/arm/microbit.c b/hw/arm/microbit.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/microbit.c | ||
43 | +++ b/hw/arm/microbit.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void microbit_init(MachineState *machine) | ||
45 | memory_region_add_subregion_overlap(&s->nrf51.container, NRF51_TWI_BASE, | ||
46 | mr, -1); | ||
47 | |||
48 | - armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | ||
49 | + armv7m_load_kernel(s->nrf51.armv7m.cpu, machine->kernel_filename, | ||
50 | 0, s->nrf51.flash_size); | ||
51 | } | ||
52 | |||
53 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/hw/arm/mps2-tz.c | ||
56 | +++ b/hw/arm/mps2-tz.c | ||
57 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
58 | mms->remap_irq); | ||
22 | } | 59 | } |
60 | |||
61 | - armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | ||
62 | + armv7m_load_kernel(mms->iotkit.armv7m[0].cpu, machine->kernel_filename, | ||
63 | 0, boot_ram_size(mms)); | ||
23 | } | 64 | } |
24 | 65 | ||
25 | -static int puv3_ost_init(SysBusDevice *dev) | 66 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c |
26 | +static void puv3_ost_realize(DeviceState *dev, Error **errp) | 67 | index XXXXXXX..XXXXXXX 100644 |
27 | { | 68 | --- a/hw/arm/mps2.c |
28 | PUV3OSTState *s = PUV3_OST(dev); | 69 | +++ b/hw/arm/mps2.c |
29 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 70 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) |
30 | 71 | qdev_get_gpio_in(armv7m, | |
31 | s->reg_OIER = 0; | 72 | mmc->fpga_type == FPGA_AN511 ? 47 : 13)); |
32 | s->reg_OSSR = 0; | 73 | |
33 | s->reg_OSMR0 = 0; | 74 | - armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, |
34 | s->reg_OSCR = 0; | 75 | + armv7m_load_kernel(mms->armv7m.cpu, machine->kernel_filename, |
35 | 76 | 0, 0x400000); | |
36 | - sysbus_init_irq(dev, &s->irq); | ||
37 | + sysbus_init_irq(sbd, &s->irq); | ||
38 | |||
39 | s->bh = qemu_bh_new(puv3_ost_tick, s); | ||
40 | s->ptimer = ptimer_init(s->bh, PTIMER_POLICY_DEFAULT); | ||
41 | @@ -XXX,XX +XXX,XX @@ static int puv3_ost_init(SysBusDevice *dev) | ||
42 | |||
43 | memory_region_init_io(&s->iomem, OBJECT(s), &puv3_ost_ops, s, "puv3_ost", | ||
44 | PUV3_REGS_OFFSET); | ||
45 | - sysbus_init_mmio(dev, &s->iomem); | ||
46 | - | ||
47 | - return 0; | ||
48 | + sysbus_init_mmio(sbd, &s->iomem); | ||
49 | } | 77 | } |
50 | 78 | ||
51 | static void puv3_ost_class_init(ObjectClass *klass, void *data) | 79 | diff --git a/hw/arm/msf2-som.c b/hw/arm/msf2-som.c |
52 | { | 80 | index XXXXXXX..XXXXXXX 100644 |
53 | - SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); | 81 | --- a/hw/arm/msf2-som.c |
54 | + DeviceClass *dc = DEVICE_CLASS(klass); | 82 | +++ b/hw/arm/msf2-som.c |
55 | 83 | @@ -XXX,XX +XXX,XX @@ static void emcraft_sf2_s2s010_init(MachineState *machine) | |
56 | - sdc->init = puv3_ost_init; | 84 | cs_line = qdev_get_gpio_in_named(spi_flash, SSI_GPIO_CS, 0); |
57 | + dc->realize = puv3_ost_realize; | 85 | sysbus_connect_irq(SYS_BUS_DEVICE(&soc->spi[0]), 1, cs_line); |
86 | |||
87 | - armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | ||
88 | + armv7m_load_kernel(soc->armv7m.cpu, machine->kernel_filename, | ||
89 | 0, soc->envm_size); | ||
58 | } | 90 | } |
59 | 91 | ||
60 | static const TypeInfo puv3_ost_info = { | 92 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c |
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/hw/arm/musca.c | ||
95 | +++ b/hw/arm/musca.c | ||
96 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
97 | "cfg_sec_resp", 0)); | ||
98 | } | ||
99 | |||
100 | - armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | ||
101 | + armv7m_load_kernel(mms->sse.armv7m[0].cpu, machine->kernel_filename, | ||
102 | 0, 0x2000000); | ||
103 | } | ||
104 | |||
105 | diff --git a/hw/arm/netduino2.c b/hw/arm/netduino2.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/hw/arm/netduino2.c | ||
108 | +++ b/hw/arm/netduino2.c | ||
109 | @@ -XXX,XX +XXX,XX @@ static void netduino2_init(MachineState *machine) | ||
110 | qdev_connect_clock_in(dev, "sysclk", sysclk); | ||
111 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
112 | |||
113 | - armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | ||
114 | + armv7m_load_kernel(STM32F205_SOC(dev)->armv7m.cpu, machine->kernel_filename, | ||
115 | 0, FLASH_SIZE); | ||
116 | } | ||
117 | |||
118 | diff --git a/hw/arm/netduinoplus2.c b/hw/arm/netduinoplus2.c | ||
119 | index XXXXXXX..XXXXXXX 100644 | ||
120 | --- a/hw/arm/netduinoplus2.c | ||
121 | +++ b/hw/arm/netduinoplus2.c | ||
122 | @@ -XXX,XX +XXX,XX @@ static void netduinoplus2_init(MachineState *machine) | ||
123 | qdev_connect_clock_in(dev, "sysclk", sysclk); | ||
124 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
125 | |||
126 | - armv7m_load_kernel(ARM_CPU(first_cpu), | ||
127 | + armv7m_load_kernel(STM32F405_SOC(dev)->armv7m.cpu, | ||
128 | machine->kernel_filename, | ||
129 | 0, FLASH_SIZE); | ||
130 | } | ||
131 | diff --git a/hw/arm/olimex-stm32-h405.c b/hw/arm/olimex-stm32-h405.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/arm/olimex-stm32-h405.c | ||
134 | +++ b/hw/arm/olimex-stm32-h405.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static void olimex_stm32_h405_init(MachineState *machine) | ||
136 | qdev_connect_clock_in(dev, "sysclk", sysclk); | ||
137 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
138 | |||
139 | - armv7m_load_kernel(ARM_CPU(first_cpu), | ||
140 | + armv7m_load_kernel(STM32F405_SOC(dev)->armv7m.cpu, | ||
141 | machine->kernel_filename, | ||
142 | 0, FLASH_SIZE); | ||
143 | } | ||
144 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
145 | index XXXXXXX..XXXXXXX 100644 | ||
146 | --- a/hw/arm/stellaris.c | ||
147 | +++ b/hw/arm/stellaris.c | ||
148 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
149 | create_unimplemented_device("hibernation", 0x400fc000, 0x1000); | ||
150 | create_unimplemented_device("flash-control", 0x400fd000, 0x1000); | ||
151 | |||
152 | - armv7m_load_kernel(ARM_CPU(first_cpu), ms->kernel_filename, 0, flash_size); | ||
153 | + armv7m_load_kernel(ARMV7M(armv7m)->cpu, ms->kernel_filename, 0, flash_size); | ||
154 | } | ||
155 | |||
156 | /* FIXME: Figure out how to generate these from stellaris_boards. */ | ||
157 | diff --git a/hw/arm/stm32vldiscovery.c b/hw/arm/stm32vldiscovery.c | ||
158 | index XXXXXXX..XXXXXXX 100644 | ||
159 | --- a/hw/arm/stm32vldiscovery.c | ||
160 | +++ b/hw/arm/stm32vldiscovery.c | ||
161 | @@ -XXX,XX +XXX,XX @@ static void stm32vldiscovery_init(MachineState *machine) | ||
162 | qdev_connect_clock_in(dev, "sysclk", sysclk); | ||
163 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
164 | |||
165 | - armv7m_load_kernel(ARM_CPU(first_cpu), | ||
166 | + armv7m_load_kernel(STM32F100_SOC(dev)->armv7m.cpu, | ||
167 | machine->kernel_filename, | ||
168 | 0, FLASH_SIZE); | ||
169 | } | ||
61 | -- | 170 | -- |
62 | 2.19.2 | 171 | 2.34.1 |
63 | 172 | ||
64 | 173 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | From: Bernhard Beschow <shentey@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Currently, all sysbus devices have been converted to realize(), | 3 | The value of the UCFR register is respected when echoing characters to the |
4 | so remove this path. | 4 | terminal, but its reset value is reserved. Fix the reset value to the one |
5 | documented in the datasheet. | ||
5 | 6 | ||
6 | Cc: ehabkost@redhat.com | 7 | While at it move the related attribute out of the section of unimplemented |
7 | Cc: thuth@redhat.com | 8 | registers since its value is actually respected. |
8 | Cc: pbonzini@redhat.com | ||
9 | Cc: armbru@redhat.com | ||
10 | Cc: peter.maydell@linaro.org | ||
11 | Cc: richard.henderson@linaro.org | ||
12 | Cc: alistair.francis@wdc.com | ||
13 | 9 | ||
14 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 10 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> |
15 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
16 | Message-id: 20181130093852.20739-22-maozhongyi@cmss.chinamobile.com | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 13 | --- |
20 | include/hw/sysbus.h | 3 --- | 14 | include/hw/char/imx_serial.h | 2 +- |
21 | hw/core/sysbus.c | 15 +++++---------- | 15 | hw/char/imx_serial.c | 1 + |
22 | 2 files changed, 5 insertions(+), 13 deletions(-) | 16 | 2 files changed, 2 insertions(+), 1 deletion(-) |
23 | 17 | ||
24 | diff --git a/include/hw/sysbus.h b/include/hw/sysbus.h | 18 | diff --git a/include/hw/char/imx_serial.h b/include/hw/char/imx_serial.h |
25 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/sysbus.h | 20 | --- a/include/hw/char/imx_serial.h |
27 | +++ b/include/hw/sysbus.h | 21 | +++ b/include/hw/char/imx_serial.h |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct SysBusDevice SysBusDevice; | 22 | @@ -XXX,XX +XXX,XX @@ struct IMXSerialState { |
29 | typedef struct SysBusDeviceClass { | 23 | uint32_t ucr1; |
30 | /*< private >*/ | 24 | uint32_t ucr2; |
31 | DeviceClass parent_class; | 25 | uint32_t uts1; |
32 | - /*< public >*/ | 26 | + uint32_t ufcr; |
33 | - | ||
34 | - int (*init)(SysBusDevice *dev); | ||
35 | 27 | ||
36 | /* | 28 | /* |
37 | * Let the sysbus device format its own non-PIO, non-MMIO unit address. | 29 | * The registers below are implemented just so that the |
38 | diff --git a/hw/core/sysbus.c b/hw/core/sysbus.c | 30 | * guest OS sees what it has written |
31 | */ | ||
32 | uint32_t onems; | ||
33 | - uint32_t ufcr; | ||
34 | uint32_t ubmr; | ||
35 | uint32_t ubrc; | ||
36 | uint32_t ucr3; | ||
37 | diff --git a/hw/char/imx_serial.c b/hw/char/imx_serial.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/hw/core/sysbus.c | 39 | --- a/hw/char/imx_serial.c |
41 | +++ b/hw/core/sysbus.c | 40 | +++ b/hw/char/imx_serial.c |
42 | @@ -XXX,XX +XXX,XX @@ void sysbus_init_ioports(SysBusDevice *dev, uint32_t ioport, uint32_t size) | 41 | @@ -XXX,XX +XXX,XX @@ static void imx_serial_reset(IMXSerialState *s) |
43 | } | 42 | s->ucr3 = 0x700; |
44 | } | 43 | s->ubmr = 0; |
45 | 44 | s->ubrc = 4; | |
46 | -/* TODO remove once all sysbus devices have been converted to realize */ | 45 | + s->ufcr = BIT(11) | BIT(0); |
47 | +/* The purpose of preserving this empty realize function | 46 | |
48 | + * is to prevent the parent_realize field of some subclasses | 47 | fifo32_reset(&s->rx_fifo); |
49 | + * from being set to NULL to break the normal init/realize | 48 | timer_del(&s->ageing_timer); |
50 | + * of some devices. | ||
51 | + */ | ||
52 | static void sysbus_realize(DeviceState *dev, Error **errp) | ||
53 | { | ||
54 | - SysBusDevice *sd = SYS_BUS_DEVICE(dev); | ||
55 | - SysBusDeviceClass *sbc = SYS_BUS_DEVICE_GET_CLASS(sd); | ||
56 | - | ||
57 | - if (!sbc->init) { | ||
58 | - return; | ||
59 | - } | ||
60 | - if (sbc->init(sd) < 0) { | ||
61 | - error_setg(errp, "Device initialization failed"); | ||
62 | - } | ||
63 | } | ||
64 | |||
65 | DeviceState *sysbus_create_varargs(const char *name, | ||
66 | -- | 49 | -- |
67 | 2.19.2 | 50 | 2.34.1 |
68 | |||
69 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Bernhard Beschow <shentey@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Post v8.4 bits taken from SysReg_v85_xml-00bet8. | 3 | Fixes characters to be "echoed" after each keystroke rather than after every |
4 | other since imx_serial_rx_fifo_ageing_timer_restart() would see ~UTS1_RXEMPTY | ||
5 | only after every other keystroke. | ||
4 | 6 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> |
6 | Message-id: 20181203203839.757-4-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/cpu.h | 10 ++++++++++ | 11 | hw/char/imx_serial.c | 6 +++--- |
11 | 1 file changed, 10 insertions(+) | 12 | 1 file changed, 3 insertions(+), 3 deletions(-) |
12 | 13 | ||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/hw/char/imx_serial.c b/hw/char/imx_serial.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.h | 16 | --- a/hw/char/imx_serial.c |
16 | +++ b/target/arm/cpu.h | 17 | +++ b/hw/char/imx_serial.c |
17 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | 18 | @@ -XXX,XX +XXX,XX @@ static void imx_put_data(void *opaque, uint32_t value) |
18 | #define SCR_ST (1U << 11) | 19 | if (fifo32_num_used(&s->rx_fifo) >= rxtl) { |
19 | #define SCR_TWI (1U << 12) | 20 | s->usr1 |= USR1_RRDY; |
20 | #define SCR_TWE (1U << 13) | 21 | } |
21 | +#define SCR_TLOR (1U << 14) | 22 | - |
22 | +#define SCR_TERR (1U << 15) | 23 | - imx_serial_rx_fifo_ageing_timer_restart(s); |
23 | +#define SCR_APK (1U << 16) | 24 | - |
24 | +#define SCR_API (1U << 17) | 25 | s->usr2 |= USR2_RDR; |
25 | +#define SCR_EEL2 (1U << 18) | 26 | s->uts1 &= ~UTS1_RXEMPTY; |
26 | +#define SCR_EASE (1U << 19) | 27 | if (value & URXD_BRK) { |
27 | +#define SCR_NMEA (1U << 20) | 28 | s->usr2 |= USR2_BRCD; |
28 | +#define SCR_FIEN (1U << 21) | 29 | } |
29 | +#define SCR_ENSCXT (1U << 25) | 30 | + |
30 | +#define SCR_ATA (1U << 26) | 31 | + imx_serial_rx_fifo_ageing_timer_restart(s); |
31 | #define SCR_AARCH32_MASK (0x3fff & ~(SCR_RW | SCR_ST)) | 32 | + |
32 | #define SCR_AARCH64_MASK (0x3fff & ~SCR_NET) | 33 | imx_update(s); |
34 | } | ||
33 | 35 | ||
34 | -- | 36 | -- |
35 | 2.19.2 | 37 | 2.34.1 |
36 | |||
37 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | From: Bernhard Beschow <shentey@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 3 | Fixes INTD and MSI interrupts poking the same IRQ line without keeping track of |
4 | grlib_gptimer_class_init(). | 4 | each other's IRQ level. Furthermore, SoCs such as the i.MX 8M Plus don't share |
5 | the MSI IRQ with the INTx lines, so expose it as a dedicated pin. | ||
5 | 6 | ||
6 | Cc: chouteau@adacore.com | 7 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> |
7 | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
8 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
9 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Message-id: 20181130093852.20739-18-maozhongyi@cmss.chinamobile.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 10 | --- |
14 | hw/timer/grlib_gptimer.c | 11 +++++------ | 11 | include/hw/arm/fsl-imx6.h | 4 +++- |
15 | 1 file changed, 5 insertions(+), 6 deletions(-) | 12 | include/hw/arm/fsl-imx7.h | 4 +++- |
13 | include/hw/pci-host/designware.h | 1 + | ||
14 | hw/arm/fsl-imx6.c | 13 ++++++++++++- | ||
15 | hw/arm/fsl-imx7.c | 13 ++++++++++++- | ||
16 | hw/pci-host/designware.c | 7 +++---- | ||
17 | hw/arm/Kconfig | 2 ++ | ||
18 | 7 files changed, 36 insertions(+), 8 deletions(-) | ||
16 | 19 | ||
17 | diff --git a/hw/timer/grlib_gptimer.c b/hw/timer/grlib_gptimer.c | 20 | diff --git a/include/hw/arm/fsl-imx6.h b/include/hw/arm/fsl-imx6.h |
18 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/timer/grlib_gptimer.c | 22 | --- a/include/hw/arm/fsl-imx6.h |
20 | +++ b/hw/timer/grlib_gptimer.c | 23 | +++ b/include/hw/arm/fsl-imx6.h |
21 | @@ -XXX,XX +XXX,XX @@ static void grlib_gptimer_reset(DeviceState *d) | 24 | @@ -XXX,XX +XXX,XX @@ |
25 | #include "hw/usb/chipidea.h" | ||
26 | #include "hw/usb/imx-usb-phy.h" | ||
27 | #include "hw/pci-host/designware.h" | ||
28 | +#include "hw/or-irq.h" | ||
29 | #include "exec/memory.h" | ||
30 | #include "cpu.h" | ||
31 | #include "qom/object.h" | ||
32 | @@ -XXX,XX +XXX,XX @@ struct FslIMX6State { | ||
33 | ChipideaState usb[FSL_IMX6_NUM_USBS]; | ||
34 | IMXFECState eth; | ||
35 | DesignwarePCIEHost pcie; | ||
36 | + OrIRQState pcie4_msi_irq; | ||
37 | MemoryRegion rom; | ||
38 | MemoryRegion caam; | ||
39 | MemoryRegion ocram; | ||
40 | @@ -XXX,XX +XXX,XX @@ struct FslIMX6State { | ||
41 | #define FSL_IMX6_PCIE1_IRQ 120 | ||
42 | #define FSL_IMX6_PCIE2_IRQ 121 | ||
43 | #define FSL_IMX6_PCIE3_IRQ 122 | ||
44 | -#define FSL_IMX6_PCIE4_IRQ 123 | ||
45 | +#define FSL_IMX6_PCIE4_MSI_IRQ 123 | ||
46 | #define FSL_IMX6_DCIC1_IRQ 124 | ||
47 | #define FSL_IMX6_DCIC2_IRQ 125 | ||
48 | #define FSL_IMX6_MLB150_HIGH_IRQ 126 | ||
49 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/include/hw/arm/fsl-imx7.h | ||
52 | +++ b/include/hw/arm/fsl-imx7.h | ||
53 | @@ -XXX,XX +XXX,XX @@ | ||
54 | #include "hw/net/imx_fec.h" | ||
55 | #include "hw/pci-host/designware.h" | ||
56 | #include "hw/usb/chipidea.h" | ||
57 | +#include "hw/or-irq.h" | ||
58 | #include "cpu.h" | ||
59 | #include "qom/object.h" | ||
60 | #include "qemu/units.h" | ||
61 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { | ||
62 | IMX7GPRState gpr; | ||
63 | ChipideaState usb[FSL_IMX7_NUM_USBS]; | ||
64 | DesignwarePCIEHost pcie; | ||
65 | + OrIRQState pcie4_msi_irq; | ||
66 | MemoryRegion rom; | ||
67 | MemoryRegion caam; | ||
68 | MemoryRegion ocram; | ||
69 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { | ||
70 | FSL_IMX7_PCI_INTA_IRQ = 125, | ||
71 | FSL_IMX7_PCI_INTB_IRQ = 124, | ||
72 | FSL_IMX7_PCI_INTC_IRQ = 123, | ||
73 | - FSL_IMX7_PCI_INTD_IRQ = 122, | ||
74 | + FSL_IMX7_PCI_INTD_MSI_IRQ = 122, | ||
75 | |||
76 | FSL_IMX7_UART7_IRQ = 126, | ||
77 | |||
78 | diff --git a/include/hw/pci-host/designware.h b/include/hw/pci-host/designware.h | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/include/hw/pci-host/designware.h | ||
81 | +++ b/include/hw/pci-host/designware.h | ||
82 | @@ -XXX,XX +XXX,XX @@ struct DesignwarePCIEHost { | ||
83 | MemoryRegion io; | ||
84 | |||
85 | qemu_irq irqs[4]; | ||
86 | + qemu_irq msi; | ||
87 | } pci; | ||
88 | |||
89 | MemoryRegion mmio; | ||
90 | diff --git a/hw/arm/fsl-imx6.c b/hw/arm/fsl-imx6.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/hw/arm/fsl-imx6.c | ||
93 | +++ b/hw/arm/fsl-imx6.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6_init(Object *obj) | ||
95 | object_initialize_child(obj, "eth", &s->eth, TYPE_IMX_ENET); | ||
96 | |||
97 | object_initialize_child(obj, "pcie", &s->pcie, TYPE_DESIGNWARE_PCIE_HOST); | ||
98 | + object_initialize_child(obj, "pcie4-msi-irq", &s->pcie4_msi_irq, | ||
99 | + TYPE_OR_IRQ); | ||
100 | } | ||
101 | |||
102 | static void fsl_imx6_realize(DeviceState *dev, Error **errp) | ||
103 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6_realize(DeviceState *dev, Error **errp) | ||
104 | sysbus_realize(SYS_BUS_DEVICE(&s->pcie), &error_abort); | ||
105 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX6_PCIe_REG_ADDR); | ||
106 | |||
107 | + object_property_set_int(OBJECT(&s->pcie4_msi_irq), "num-lines", 2, | ||
108 | + &error_abort); | ||
109 | + qdev_realize(DEVICE(&s->pcie4_msi_irq), NULL, &error_abort); | ||
110 | + | ||
111 | + irq = qdev_get_gpio_in(DEVICE(&s->a9mpcore), FSL_IMX6_PCIE4_MSI_IRQ); | ||
112 | + qdev_connect_gpio_out(DEVICE(&s->pcie4_msi_irq), 0, irq); | ||
113 | + | ||
114 | irq = qdev_get_gpio_in(DEVICE(&s->a9mpcore), FSL_IMX6_PCIE1_IRQ); | ||
115 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 0, irq); | ||
116 | irq = qdev_get_gpio_in(DEVICE(&s->a9mpcore), FSL_IMX6_PCIE2_IRQ); | ||
117 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 1, irq); | ||
118 | irq = qdev_get_gpio_in(DEVICE(&s->a9mpcore), FSL_IMX6_PCIE3_IRQ); | ||
119 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 2, irq); | ||
120 | - irq = qdev_get_gpio_in(DEVICE(&s->a9mpcore), FSL_IMX6_PCIE4_IRQ); | ||
121 | + irq = qdev_get_gpio_in(DEVICE(&s->pcie4_msi_irq), 0); | ||
122 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq); | ||
123 | + irq = qdev_get_gpio_in(DEVICE(&s->pcie4_msi_irq), 1); | ||
124 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 4, irq); | ||
125 | |||
126 | /* | ||
127 | * PCIe PHY | ||
128 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
129 | index XXXXXXX..XXXXXXX 100644 | ||
130 | --- a/hw/arm/fsl-imx7.c | ||
131 | +++ b/hw/arm/fsl-imx7.c | ||
132 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
133 | * PCIE | ||
134 | */ | ||
135 | object_initialize_child(obj, "pcie", &s->pcie, TYPE_DESIGNWARE_PCIE_HOST); | ||
136 | + object_initialize_child(obj, "pcie4-msi-irq", &s->pcie4_msi_irq, | ||
137 | + TYPE_OR_IRQ); | ||
138 | |||
139 | /* | ||
140 | * USBs | ||
141 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
142 | sysbus_realize(SYS_BUS_DEVICE(&s->pcie), &error_abort); | ||
143 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR); | ||
144 | |||
145 | + object_property_set_int(OBJECT(&s->pcie4_msi_irq), "num-lines", 2, | ||
146 | + &error_abort); | ||
147 | + qdev_realize(DEVICE(&s->pcie4_msi_irq), NULL, &error_abort); | ||
148 | + | ||
149 | + irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_MSI_IRQ); | ||
150 | + qdev_connect_gpio_out(DEVICE(&s->pcie4_msi_irq), 0, irq); | ||
151 | + | ||
152 | irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTA_IRQ); | ||
153 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 0, irq); | ||
154 | irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTB_IRQ); | ||
155 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 1, irq); | ||
156 | irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTC_IRQ); | ||
157 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 2, irq); | ||
158 | - irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ); | ||
159 | + irq = qdev_get_gpio_in(DEVICE(&s->pcie4_msi_irq), 0); | ||
160 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq); | ||
161 | + irq = qdev_get_gpio_in(DEVICE(&s->pcie4_msi_irq), 1); | ||
162 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 4, irq); | ||
163 | |||
164 | /* | ||
165 | * USBs | ||
166 | diff --git a/hw/pci-host/designware.c b/hw/pci-host/designware.c | ||
167 | index XXXXXXX..XXXXXXX 100644 | ||
168 | --- a/hw/pci-host/designware.c | ||
169 | +++ b/hw/pci-host/designware.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | #define DESIGNWARE_PCIE_ATU_DEVFN(x) (((x) >> 16) & 0xff) | ||
172 | #define DESIGNWARE_PCIE_ATU_UPPER_TARGET 0x91C | ||
173 | |||
174 | -#define DESIGNWARE_PCIE_IRQ_MSI 3 | ||
175 | - | ||
176 | static DesignwarePCIEHost * | ||
177 | designware_pcie_root_to_host(DesignwarePCIERoot *root) | ||
178 | { | ||
179 | @@ -XXX,XX +XXX,XX @@ static void designware_pcie_root_msi_write(void *opaque, hwaddr addr, | ||
180 | root->msi.intr[0].status |= BIT(val) & root->msi.intr[0].enable; | ||
181 | |||
182 | if (root->msi.intr[0].status & ~root->msi.intr[0].mask) { | ||
183 | - qemu_set_irq(host->pci.irqs[DESIGNWARE_PCIE_IRQ_MSI], 1); | ||
184 | + qemu_set_irq(host->pci.msi, 1); | ||
22 | } | 185 | } |
23 | } | 186 | } |
24 | 187 | ||
25 | -static int grlib_gptimer_init(SysBusDevice *dev) | 188 | @@ -XXX,XX +XXX,XX @@ static void designware_pcie_root_config_write(PCIDevice *d, uint32_t address, |
26 | +static void grlib_gptimer_realize(DeviceState *dev, Error **errp) | 189 | case DESIGNWARE_PCIE_MSI_INTR0_STATUS: |
27 | { | 190 | root->msi.intr[0].status ^= val; |
28 | GPTimerUnit *unit = GRLIB_GPTIMER(dev); | 191 | if (!root->msi.intr[0].status) { |
29 | unsigned int i; | 192 | - qemu_set_irq(host->pci.irqs[DESIGNWARE_PCIE_IRQ_MSI], 0); |
30 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 193 | + qemu_set_irq(host->pci.msi, 0); |
31 | 194 | } | |
32 | assert(unit->nr_timers > 0); | 195 | break; |
33 | assert(unit->nr_timers <= GPTIMER_MAX_TIMERS); | 196 | |
34 | @@ -XXX,XX +XXX,XX @@ static int grlib_gptimer_init(SysBusDevice *dev) | 197 | @@ -XXX,XX +XXX,XX @@ static void designware_pcie_host_realize(DeviceState *dev, Error **errp) |
35 | timer->id = i; | 198 | for (i = 0; i < ARRAY_SIZE(s->pci.irqs); i++) { |
36 | 199 | sysbus_init_irq(sbd, &s->pci.irqs[i]); | |
37 | /* One IRQ line for each timer */ | ||
38 | - sysbus_init_irq(dev, &timer->irq); | ||
39 | + sysbus_init_irq(sbd, &timer->irq); | ||
40 | |||
41 | ptimer_set_freq(timer->ptimer, unit->freq_hz); | ||
42 | } | 200 | } |
43 | @@ -XXX,XX +XXX,XX @@ static int grlib_gptimer_init(SysBusDevice *dev) | 201 | + sysbus_init_irq(sbd, &s->pci.msi); |
44 | unit, "gptimer", | 202 | |
45 | UNIT_REG_SIZE + GPTIMER_REG_SIZE * unit->nr_timers); | 203 | memory_region_init_io(&s->mmio, |
46 | 204 | OBJECT(s), | |
47 | - sysbus_init_mmio(dev, &unit->iomem); | 205 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
48 | - return 0; | 206 | index XXXXXXX..XXXXXXX 100644 |
49 | + sysbus_init_mmio(sbd, &unit->iomem); | 207 | --- a/hw/arm/Kconfig |
50 | } | 208 | +++ b/hw/arm/Kconfig |
51 | 209 | @@ -XXX,XX +XXX,XX @@ config FSL_IMX6 | |
52 | static Property grlib_gptimer_properties[] = { | 210 | select PL310 # cache controller |
53 | @@ -XXX,XX +XXX,XX @@ static Property grlib_gptimer_properties[] = { | 211 | select PCI_EXPRESS_DESIGNWARE |
54 | static void grlib_gptimer_class_init(ObjectClass *klass, void *data) | 212 | select SDHCI |
55 | { | 213 | + select OR_IRQ |
56 | DeviceClass *dc = DEVICE_CLASS(klass); | 214 | |
57 | - SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | 215 | config ASPEED_SOC |
58 | 216 | bool | |
59 | - k->init = grlib_gptimer_init; | 217 | @@ -XXX,XX +XXX,XX @@ config FSL_IMX7 |
60 | + dc->realize = grlib_gptimer_realize; | 218 | select WDT_IMX2 |
61 | dc->reset = grlib_gptimer_reset; | 219 | select PCI_EXPRESS_DESIGNWARE |
62 | dc->props = grlib_gptimer_properties; | 220 | select SDHCI |
63 | } | 221 | + select OR_IRQ |
222 | select UNIMP | ||
223 | |||
224 | config ARM_SMMUV3 | ||
64 | -- | 225 | -- |
65 | 2.19.2 | 226 | 2.34.1 |
66 | |||
67 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The init function doesn't do anything at all, so we | 3 | Board schematic is useful to corroborate GPIOs/IRQs wiring. |
4 | just omit it. | ||
5 | 4 | ||
6 | Cc: sstabellini@kernel.org | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Cc: anthony.perard@citrix.com | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Cc: xen-devel@lists.xenproject.org | 7 | Message-id: 20250110160204.74997-2-philmd@linaro.org |
9 | Cc: peter.maydell@linaro.org | 8 | [PMM: Use https:// URLs] |
10 | |||
11 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
12 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
13 | Acked-by: Anthony PERARD <anthony.perard@citrix.com> | ||
14 | Message-id: 20181130093852.20739-21-maozhongyi@cmss.chinamobile.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 10 | --- |
17 | hw/xen/xen_backend.c | 7 ------- | 11 | hw/arm/stellaris.c | 8 ++++++++ |
18 | 1 file changed, 7 deletions(-) | 12 | 1 file changed, 8 insertions(+) |
19 | 13 | ||
20 | diff --git a/hw/xen/xen_backend.c b/hw/xen/xen_backend.c | 14 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
21 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/xen/xen_backend.c | 16 | --- a/hw/arm/stellaris.c |
23 | +++ b/hw/xen/xen_backend.c | 17 | +++ b/hw/arm/stellaris.c |
24 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo xensysbus_info = { | 18 | @@ -XXX,XX +XXX,XX @@ static void lm3s6965evb_init(MachineState *machine) |
25 | } | 19 | stellaris_init(machine, &stellaris_boards[1]); |
20 | } | ||
21 | |||
22 | +/* | ||
23 | + * Stellaris LM3S811 Evaluation Board Schematics: | ||
24 | + * https://www.ti.com/lit/ug/symlink/spmu030.pdf | ||
25 | + */ | ||
26 | static void lm3s811evb_class_init(ObjectClass *oc, void *data) | ||
27 | { | ||
28 | MachineClass *mc = MACHINE_CLASS(oc); | ||
29 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo lm3s811evb_type = { | ||
30 | .class_init = lm3s811evb_class_init, | ||
26 | }; | 31 | }; |
27 | 32 | ||
28 | -static int xen_sysdev_init(SysBusDevice *dev) | 33 | +/* |
29 | -{ | 34 | + * Stellaris: LM3S6965 Evaluation Board Schematics: |
30 | - return 0; | 35 | + * https://www.ti.com/lit/ug/symlink/spmu029.pdf |
31 | -} | 36 | + */ |
32 | - | 37 | static void lm3s6965evb_class_init(ObjectClass *oc, void *data) |
33 | static Property xen_sysdev_properties[] = { | ||
34 | {/* end of property list */}, | ||
35 | }; | ||
36 | @@ -XXX,XX +XXX,XX @@ static Property xen_sysdev_properties[] = { | ||
37 | static void xen_sysdev_class_init(ObjectClass *klass, void *data) | ||
38 | { | 38 | { |
39 | DeviceClass *dc = DEVICE_CLASS(klass); | 39 | MachineClass *mc = MACHINE_CLASS(oc); |
40 | - SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | ||
41 | |||
42 | - k->init = xen_sysdev_init; | ||
43 | dc->props = xen_sysdev_properties; | ||
44 | dc->bus_type = TYPE_XENSYSBUS; | ||
45 | } | ||
46 | -- | 40 | -- |
47 | 2.19.2 | 41 | 2.34.1 |
48 | 42 | ||
49 | 43 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | etraxfs_timer_class_init(). | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | 5 | Message-id: 20250110160204.74997-3-philmd@linaro.org | |
6 | Cc: edgar.iglesias@gmail.com | ||
7 | |||
8 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
9 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
12 | Message-id: 20181130093852.20739-17-maozhongyi@cmss.chinamobile.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 7 | --- |
15 | hw/timer/etraxfs_timer.c | 14 +++++++------- | 8 | hw/arm/stellaris.c | 6 +++--- |
16 | 1 file changed, 7 insertions(+), 7 deletions(-) | 9 | 1 file changed, 3 insertions(+), 3 deletions(-) |
17 | 10 | ||
18 | diff --git a/hw/timer/etraxfs_timer.c b/hw/timer/etraxfs_timer.c | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
19 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/timer/etraxfs_timer.c | 13 | --- a/hw/arm/stellaris.c |
21 | +++ b/hw/timer/etraxfs_timer.c | 14 | +++ b/hw/arm/stellaris.c |
22 | @@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_reset(void *opaque) | 15 | @@ -XXX,XX +XXX,XX @@ static void ssys_update(ssys_state *s) |
23 | qemu_irq_lower(t->irq); | 16 | qemu_set_irq(s->irq, (s->int_status & s->int_mask) != 0); |
24 | } | 17 | } |
25 | 18 | ||
26 | -static int etraxfs_timer_init(SysBusDevice *dev) | 19 | -static uint32_t pllcfg_sandstorm[16] = { |
27 | +static void etraxfs_timer_realize(DeviceState *dev, Error **errp) | 20 | +static const uint32_t pllcfg_sandstorm[16] = { |
28 | { | 21 | 0x31c0, /* 1 Mhz */ |
29 | ETRAXTimerState *t = ETRAX_TIMER(dev); | 22 | 0x1ae0, /* 1.8432 Mhz */ |
30 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 23 | 0x18c0, /* 2 Mhz */ |
31 | 24 | @@ -XXX,XX +XXX,XX @@ static uint32_t pllcfg_sandstorm[16] = { | |
32 | t->bh_t0 = qemu_bh_new(timer0_hit, t); | 25 | 0x585b /* 8.192 Mhz */ |
33 | t->bh_t1 = qemu_bh_new(timer1_hit, t); | 26 | }; |
34 | @@ -XXX,XX +XXX,XX @@ static int etraxfs_timer_init(SysBusDevice *dev) | 27 | |
35 | t->ptimer_t1 = ptimer_init(t->bh_t1, PTIMER_POLICY_DEFAULT); | 28 | -static uint32_t pllcfg_fury[16] = { |
36 | t->ptimer_wd = ptimer_init(t->bh_wd, PTIMER_POLICY_DEFAULT); | 29 | +static const uint32_t pllcfg_fury[16] = { |
37 | 30 | 0x3200, /* 1 Mhz */ | |
38 | - sysbus_init_irq(dev, &t->irq); | 31 | 0x1b20, /* 1.8432 Mhz */ |
39 | - sysbus_init_irq(dev, &t->nmi); | 32 | 0x1900, /* 2 Mhz */ |
40 | + sysbus_init_irq(sbd, &t->irq); | 33 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_init(Object *obj) |
41 | + sysbus_init_irq(sbd, &t->nmi); | ||
42 | |||
43 | memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, | ||
44 | "etraxfs-timer", 0x5c); | ||
45 | - sysbus_init_mmio(dev, &t->mmio); | ||
46 | + sysbus_init_mmio(sbd, &t->mmio); | ||
47 | qemu_register_reset(etraxfs_timer_reset, t); | ||
48 | - return 0; | ||
49 | } | 34 | } |
50 | 35 | ||
51 | static void etraxfs_timer_class_init(ObjectClass *klass, void *data) | 36 | /* Board init. */ |
52 | { | 37 | -static stellaris_board_info stellaris_boards[] = { |
53 | - SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); | 38 | +static const stellaris_board_info stellaris_boards[] = { |
54 | + DeviceClass *dc = DEVICE_CLASS(klass); | 39 | { "LM3S811EVB", |
55 | 40 | 0, | |
56 | - sdc->init = etraxfs_timer_init; | 41 | 0x0032000e, |
57 | + dc->realize = etraxfs_timer_realize; | ||
58 | } | ||
59 | |||
60 | static const TypeInfo etraxfs_timer_info = { | ||
61 | -- | 42 | -- |
62 | 2.19.2 | 43 | 2.34.1 |
63 | 44 | ||
64 | 45 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Use IRQs 111 - 118 for virtio-mmio. The interrupts we're currently | 3 | There is nothing mapped at 0x40002000. |
4 | using 160+ are not available in the Versal GIC. | ||
5 | 4 | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 5 | I2C#0 is already mapped at 0x40021000. |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | |
8 | Message-id: 20181129163655.20370-4-edgar.iglesias@gmail.com | 7 | Remove the invalid mapping added in commits aecfbbc97a2 & 394c8bbfb7a. |
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Message-id: 20250110160204.74997-4-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | include/hw/arm/xlnx-versal.h | 6 +++--- | 14 | hw/arm/stellaris.c | 2 -- |
12 | hw/arm/xlnx-versal-virt.c | 4 ++-- | 15 | 1 file changed, 2 deletions(-) |
13 | 2 files changed, 5 insertions(+), 5 deletions(-) | ||
14 | 16 | ||
15 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 17 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/xlnx-versal.h | 19 | --- a/hw/arm/stellaris.c |
18 | +++ b/include/hw/arm/xlnx-versal.h | 20 | +++ b/hw/arm/stellaris.c |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | 21 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
20 | #define VERSAL_GEM1_IRQ_0 58 | 22 | * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf |
21 | #define VERSAL_GEM1_WAKE_IRQ_0 59 | 23 | * |
22 | 24 | * 40000000 wdtimer | |
23 | -/* Architecturally eserved IRQs suitable for virtualization. */ | 25 | - * 40002000 i2c (unimplemented) |
24 | -#define VERSAL_RSVD_HIGH_IRQ_FIRST 160 | 26 | * 40004000 GPIO |
25 | -#define VERSAL_RSVD_HIGH_IRQ_LAST 255 | 27 | * 40005000 GPIO |
26 | +/* Architecturally reserved IRQs suitable for virtualization. */ | 28 | * 40006000 GPIO |
27 | +#define VERSAL_RSVD_IRQ_FIRST 111 | 29 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
28 | +#define VERSAL_RSVD_IRQ_LAST 118 | 30 | /* Add dummy regions for the devices we don't implement yet, |
29 | 31 | * so guest accesses don't cause unlogged crashes. | |
30 | #define MM_TOP_RSVD 0xa0000000U | 32 | */ |
31 | #define MM_TOP_RSVD_SIZE 0x4000000 | 33 | - create_unimplemented_device("i2c-0", 0x40002000, 0x1000); |
32 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | 34 | create_unimplemented_device("i2c-2", 0x40021000, 0x1000); |
33 | index XXXXXXX..XXXXXXX 100644 | 35 | create_unimplemented_device("PWM", 0x40028000, 0x1000); |
34 | --- a/hw/arm/xlnx-versal-virt.c | 36 | create_unimplemented_device("QEI-0", 0x4002c000, 0x1000); |
35 | +++ b/hw/arm/xlnx-versal-virt.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void create_virtio_regions(VersalVirt *s) | ||
37 | for (i = 0; i < NUM_VIRTIO_TRANSPORT; i++) { | ||
38 | char *name = g_strdup_printf("virtio%d", i);; | ||
39 | hwaddr base = MM_TOP_RSVD + i * virtio_mmio_size; | ||
40 | - int irq = VERSAL_RSVD_HIGH_IRQ_FIRST + i; | ||
41 | + int irq = VERSAL_RSVD_IRQ_FIRST + i; | ||
42 | MemoryRegion *mr; | ||
43 | DeviceState *dev; | ||
44 | qemu_irq pic_irq; | ||
45 | @@ -XXX,XX +XXX,XX @@ static void create_virtio_regions(VersalVirt *s) | ||
46 | |||
47 | for (i = 0; i < NUM_VIRTIO_TRANSPORT; i++) { | ||
48 | hwaddr base = MM_TOP_RSVD + i * virtio_mmio_size; | ||
49 | - int irq = VERSAL_RSVD_HIGH_IRQ_FIRST + i; | ||
50 | + int irq = VERSAL_RSVD_IRQ_FIRST + i; | ||
51 | char *name = g_strdup_printf("/virtio_mmio@%" PRIx64, base); | ||
52 | |||
53 | qemu_fdt_add_subnode(s->fdt, name); | ||
54 | -- | 37 | -- |
55 | 2.19.2 | 38 | 2.34.1 |
56 | 39 | ||
57 | 40 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Replace arm_hcr_el2_{fmo,imo,amo} with a more general routine | 3 | Add definitions for the number of controllers. |
4 | that also takes SCR_EL3.NS (aka arm_is_secure_below_el3) into | ||
5 | account, as documented for the plethora of bits in HCR_EL2. | ||
6 | 4 | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Message-id: 20181210150501.7990-2-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20250110160204.74997-5-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | target/arm/cpu.h | 67 +++++++++------------------------------ | 10 | hw/arm/stellaris.c | 25 +++++++++++++++---------- |
13 | hw/intc/arm_gicv3_cpuif.c | 21 ++++++------ | 11 | 1 file changed, 15 insertions(+), 10 deletions(-) |
14 | target/arm/helper.c | 66 ++++++++++++++++++++++++++++++++------ | ||
15 | 3 files changed, 83 insertions(+), 71 deletions(-) | ||
16 | 12 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 15 | --- a/hw/arm/stellaris.c |
20 | +++ b/target/arm/cpu.h | 16 | +++ b/hw/arm/stellaris.c |
21 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_is_secure(CPUARMState *env) | 17 | @@ -XXX,XX +XXX,XX @@ |
22 | } | 18 | #define NUM_IRQ_LINES 64 |
23 | #endif | 19 | #define NUM_PRIO_BITS 3 |
24 | 20 | ||
25 | +/** | 21 | +#define NUM_GPIO 7 |
26 | + * arm_hcr_el2_eff(): Return the effective value of HCR_EL2. | 22 | +#define NUM_UART 4 |
27 | + * E.g. when in secure state, fields in HCR_EL2 are suppressed, | 23 | +#define NUM_GPTM 4 |
28 | + * "for all purposes other than a direct read or write access of HCR_EL2." | 24 | +#define NUM_I2C 2 |
29 | + * Not included here is HCR_RW. | ||
30 | + */ | ||
31 | +uint64_t arm_hcr_el2_eff(CPUARMState *env); | ||
32 | + | 25 | + |
33 | /* Return true if the specified exception level is running in AArch64 state. */ | 26 | typedef const struct { |
34 | static inline bool arm_el_is_aa64(CPUARMState *env, int el) | 27 | const char *name; |
28 | uint32_t did0; | ||
29 | @@ -XXX,XX +XXX,XX @@ static const stellaris_board_info stellaris_boards[] = { | ||
30 | |||
31 | static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
35 | { | 32 | { |
36 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu); | 33 | - static const int uart_irq[] = {5, 6, 33, 34}; |
37 | # define TARGET_VIRT_ADDR_SPACE_BITS 32 | 34 | - static const int timer_irq[] = {19, 21, 23, 35}; |
38 | #endif | 35 | - static const uint32_t gpio_addr[7] = |
39 | 36 | + static const int uart_irq[NUM_UART] = {5, 6, 33, 34}; | |
40 | -/** | 37 | + static const int timer_irq[NUM_GPTM] = {19, 21, 23, 35}; |
41 | - * arm_hcr_el2_imo(): Return the effective value of HCR_EL2.IMO. | 38 | + static const uint32_t gpio_addr[NUM_GPIO] = |
42 | - * Depending on the values of HCR_EL2.E2H and TGE, this may be | 39 | { 0x40004000, 0x40005000, 0x40006000, 0x40007000, |
43 | - * "behaves as 1 for all purposes other than direct read/write" or | 40 | 0x40024000, 0x40025000, 0x40026000}; |
44 | - * "behaves as 0 for all purposes other than direct read/write" | 41 | - static const int gpio_irq[7] = {0, 1, 2, 3, 4, 30, 31}; |
45 | - */ | 42 | + static const int gpio_irq[NUM_GPIO] = {0, 1, 2, 3, 4, 30, 31}; |
46 | -static inline bool arm_hcr_el2_imo(CPUARMState *env) | 43 | |
47 | -{ | 44 | /* Memory map of SoC devices, from |
48 | - switch (env->cp15.hcr_el2 & (HCR_TGE | HCR_E2H)) { | 45 | * Stellaris LM3S6965 Microcontroller Data Sheet (rev I) |
49 | - case HCR_TGE: | 46 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
50 | - return true; | 47 | */ |
51 | - case HCR_TGE | HCR_E2H: | 48 | |
52 | - return false; | 49 | Object *soc_container; |
53 | - default: | 50 | - DeviceState *gpio_dev[7], *armv7m, *nvic; |
54 | - return env->cp15.hcr_el2 & HCR_IMO; | 51 | - qemu_irq gpio_in[7][8]; |
55 | - } | 52 | - qemu_irq gpio_out[7][8]; |
56 | -} | 53 | + DeviceState *gpio_dev[NUM_GPIO], *armv7m, *nvic; |
57 | - | 54 | + qemu_irq gpio_in[NUM_GPIO][8]; |
58 | -/** | 55 | + qemu_irq gpio_out[NUM_GPIO][8]; |
59 | - * arm_hcr_el2_fmo(): Return the effective value of HCR_EL2.FMO. | 56 | qemu_irq adc; |
60 | - */ | 57 | int sram_size; |
61 | -static inline bool arm_hcr_el2_fmo(CPUARMState *env) | 58 | int flash_size; |
62 | -{ | 59 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
63 | - switch (env->cp15.hcr_el2 & (HCR_TGE | HCR_E2H)) { | 60 | } else { |
64 | - case HCR_TGE: | 61 | adc = NULL; |
65 | - return true; | ||
66 | - case HCR_TGE | HCR_E2H: | ||
67 | - return false; | ||
68 | - default: | ||
69 | - return env->cp15.hcr_el2 & HCR_FMO; | ||
70 | - } | ||
71 | -} | ||
72 | - | ||
73 | -/** | ||
74 | - * arm_hcr_el2_amo(): Return the effective value of HCR_EL2.AMO. | ||
75 | - */ | ||
76 | -static inline bool arm_hcr_el2_amo(CPUARMState *env) | ||
77 | -{ | ||
78 | - switch (env->cp15.hcr_el2 & (HCR_TGE | HCR_E2H)) { | ||
79 | - case HCR_TGE: | ||
80 | - return true; | ||
81 | - case HCR_TGE | HCR_E2H: | ||
82 | - return false; | ||
83 | - default: | ||
84 | - return env->cp15.hcr_el2 & HCR_AMO; | ||
85 | - } | ||
86 | -} | ||
87 | - | ||
88 | static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
89 | unsigned int target_el) | ||
90 | { | ||
91 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
92 | bool secure = arm_is_secure(env); | ||
93 | bool pstate_unmasked; | ||
94 | int8_t unmasked = 0; | ||
95 | + uint64_t hcr_el2; | ||
96 | |||
97 | /* Don't take exceptions if they target a lower EL. | ||
98 | * This check should catch any exceptions that would not be taken but left | ||
99 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
100 | return false; | ||
101 | } | 62 | } |
102 | 63 | - for (i = 0; i < 4; i++) { | |
103 | + hcr_el2 = arm_hcr_el2_eff(env); | 64 | + for (i = 0; i < NUM_GPTM; i++) { |
104 | + | 65 | if (board->dc2 & (0x10000 << i)) { |
105 | switch (excp_idx) { | 66 | SysBusDevice *sbd; |
106 | case EXCP_FIQ: | 67 | |
107 | pstate_unmasked = !(env->daif & PSTATE_F); | 68 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
108 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
109 | break; | ||
110 | |||
111 | case EXCP_VFIQ: | ||
112 | - if (secure || !arm_hcr_el2_fmo(env) || (env->cp15.hcr_el2 & HCR_TGE)) { | ||
113 | + if (secure || !(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { | ||
114 | /* VFIQs are only taken when hypervized and non-secure. */ | ||
115 | return false; | ||
116 | } | ||
117 | return !(env->daif & PSTATE_F); | ||
118 | case EXCP_VIRQ: | ||
119 | - if (secure || !arm_hcr_el2_imo(env) || (env->cp15.hcr_el2 & HCR_TGE)) { | ||
120 | + if (secure || !(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { | ||
121 | /* VIRQs are only taken when hypervized and non-secure. */ | ||
122 | return false; | ||
123 | } | ||
124 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
125 | * to the CPSR.F setting otherwise we further assess the state | ||
126 | * below. | ||
127 | */ | ||
128 | - hcr = arm_hcr_el2_fmo(env); | ||
129 | + hcr = hcr_el2 & HCR_FMO; | ||
130 | scr = (env->cp15.scr_el3 & SCR_FIQ); | ||
131 | |||
132 | /* When EL3 is 32-bit, the SCR.FW bit controls whether the | ||
133 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
134 | * when setting the target EL, so it does not have a further | ||
135 | * affect here. | ||
136 | */ | ||
137 | - hcr = arm_hcr_el2_imo(env); | ||
138 | + hcr = hcr_el2 & HCR_IMO; | ||
139 | scr = false; | ||
140 | break; | ||
141 | default: | ||
142 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | ||
143 | index XXXXXXX..XXXXXXX 100644 | ||
144 | --- a/hw/intc/arm_gicv3_cpuif.c | ||
145 | +++ b/hw/intc/arm_gicv3_cpuif.c | ||
146 | @@ -XXX,XX +XXX,XX @@ static bool icv_access(CPUARMState *env, int hcr_flags) | ||
147 | * * access if NS EL1 and either IMO or FMO == 1: | ||
148 | * CTLR, DIR, PMR, RPR | ||
149 | */ | ||
150 | - bool flagmatch = ((hcr_flags & HCR_IMO) && arm_hcr_el2_imo(env)) || | ||
151 | - ((hcr_flags & HCR_FMO) && arm_hcr_el2_fmo(env)); | ||
152 | + uint64_t hcr_el2 = arm_hcr_el2_eff(env); | ||
153 | + bool flagmatch = hcr_el2 & hcr_flags & (HCR_IMO | HCR_FMO); | ||
154 | |||
155 | return flagmatch && arm_current_el(env) == 1 | ||
156 | && !arm_is_secure_below_el3(env); | ||
157 | @@ -XXX,XX +XXX,XX @@ static void icc_dir_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
158 | /* No need to include !IsSecure in route_*_to_el2 as it's only | ||
159 | * tested in cases where we know !IsSecure is true. | ||
160 | */ | ||
161 | - route_fiq_to_el2 = arm_hcr_el2_fmo(env); | ||
162 | - route_irq_to_el2 = arm_hcr_el2_imo(env); | ||
163 | + uint64_t hcr_el2 = arm_hcr_el2_eff(env); | ||
164 | + route_fiq_to_el2 = hcr_el2 & HCR_FMO; | ||
165 | + route_irq_to_el2 = hcr_el2 & HCR_IMO; | ||
166 | |||
167 | switch (arm_current_el(env)) { | ||
168 | case 3: | ||
169 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gicv3_irqfiq_access(CPUARMState *env, | ||
170 | if ((env->cp15.scr_el3 & (SCR_FIQ | SCR_IRQ)) == (SCR_FIQ | SCR_IRQ)) { | ||
171 | switch (el) { | ||
172 | case 1: | ||
173 | - if (arm_is_secure_below_el3(env) || | ||
174 | - (arm_hcr_el2_imo(env) == 0 && arm_hcr_el2_fmo(env) == 0)) { | ||
175 | + /* Note that arm_hcr_el2_eff takes secure state into account. */ | ||
176 | + if ((arm_hcr_el2_eff(env) & (HCR_IMO | HCR_FMO)) == 0) { | ||
177 | r = CP_ACCESS_TRAP_EL3; | ||
178 | } | ||
179 | break; | ||
180 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gicv3_dir_access(CPUARMState *env, | ||
181 | static CPAccessResult gicv3_sgi_access(CPUARMState *env, | ||
182 | const ARMCPRegInfo *ri, bool isread) | ||
183 | { | ||
184 | - if ((arm_hcr_el2_imo(env) || arm_hcr_el2_fmo(env)) && | ||
185 | - arm_current_el(env) == 1 && !arm_is_secure_below_el3(env)) { | ||
186 | + if (arm_current_el(env) == 1 && | ||
187 | + (arm_hcr_el2_eff(env) & (HCR_IMO | HCR_FMO)) != 0) { | ||
188 | /* Takes priority over a possible EL3 trap */ | ||
189 | return CP_ACCESS_TRAP_EL2; | ||
190 | } | 69 | } |
191 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gicv3_fiq_access(CPUARMState *env, | 70 | |
192 | if (env->cp15.scr_el3 & SCR_FIQ) { | 71 | |
193 | switch (el) { | 72 | - for (i = 0; i < 7; i++) { |
194 | case 1: | 73 | + for (i = 0; i < NUM_GPIO; i++) { |
195 | - if (arm_is_secure_below_el3(env) || !arm_hcr_el2_fmo(env)) { | 74 | if (board->dc4 & (1 << i)) { |
196 | + if ((arm_hcr_el2_eff(env) & HCR_FMO) == 0) { | 75 | gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i], |
197 | r = CP_ACCESS_TRAP_EL3; | 76 | qdev_get_gpio_in(nvic, |
198 | } | 77 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
199 | break; | ||
200 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gicv3_irq_access(CPUARMState *env, | ||
201 | if (env->cp15.scr_el3 & SCR_IRQ) { | ||
202 | switch (el) { | ||
203 | case 1: | ||
204 | - if (arm_is_secure_below_el3(env) || !arm_hcr_el2_imo(env)) { | ||
205 | + if ((arm_hcr_el2_eff(env) & HCR_IMO) == 0) { | ||
206 | r = CP_ACCESS_TRAP_EL3; | ||
207 | } | ||
208 | break; | ||
209 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
210 | index XXXXXXX..XXXXXXX 100644 | ||
211 | --- a/target/arm/helper.c | ||
212 | +++ b/target/arm/helper.c | ||
213 | @@ -XXX,XX +XXX,XX @@ static void csselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
214 | static uint64_t isr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
215 | { | ||
216 | CPUState *cs = ENV_GET_CPU(env); | ||
217 | + uint64_t hcr_el2 = arm_hcr_el2_eff(env); | ||
218 | uint64_t ret = 0; | ||
219 | |||
220 | - if (arm_hcr_el2_imo(env)) { | ||
221 | + if (hcr_el2 & HCR_IMO) { | ||
222 | if (cs->interrupt_request & CPU_INTERRUPT_VIRQ) { | ||
223 | ret |= CPSR_I; | ||
224 | } | ||
225 | @@ -XXX,XX +XXX,XX @@ static uint64_t isr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
226 | } | 78 | } |
227 | } | 79 | } |
228 | 80 | ||
229 | - if (arm_hcr_el2_fmo(env)) { | 81 | - for (i = 0; i < 4; i++) { |
230 | + if (hcr_el2 & HCR_FMO) { | 82 | + for (i = 0; i < NUM_UART; i++) { |
231 | if (cs->interrupt_request & CPU_INTERRUPT_VFIQ) { | 83 | if (board->dc2 & (1 << i)) { |
232 | ret |= CPSR_F; | 84 | SysBusDevice *sbd; |
233 | } | ||
234 | @@ -XXX,XX +XXX,XX @@ static void hcr_writelow(CPUARMState *env, const ARMCPRegInfo *ri, | ||
235 | hcr_write(env, NULL, value); | ||
236 | } | ||
237 | |||
238 | +/* | ||
239 | + * Return the effective value of HCR_EL2. | ||
240 | + * Bits that are not included here: | ||
241 | + * RW (read from SCR_EL3.RW as needed) | ||
242 | + */ | ||
243 | +uint64_t arm_hcr_el2_eff(CPUARMState *env) | ||
244 | +{ | ||
245 | + uint64_t ret = env->cp15.hcr_el2; | ||
246 | + | ||
247 | + if (arm_is_secure_below_el3(env)) { | ||
248 | + /* | ||
249 | + * "This register has no effect if EL2 is not enabled in the | ||
250 | + * current Security state". This is ARMv8.4-SecEL2 speak for | ||
251 | + * !(SCR_EL3.NS==1 || SCR_EL3.EEL2==1). | ||
252 | + * | ||
253 | + * Prior to that, the language was "In an implementation that | ||
254 | + * includes EL3, when the value of SCR_EL3.NS is 0 the PE behaves | ||
255 | + * as if this field is 0 for all purposes other than a direct | ||
256 | + * read or write access of HCR_EL2". With lots of enumeration | ||
257 | + * on a per-field basis. In current QEMU, this is condition | ||
258 | + * is arm_is_secure_below_el3. | ||
259 | + * | ||
260 | + * Since the v8.4 language applies to the entire register, and | ||
261 | + * appears to be backward compatible, use that. | ||
262 | + */ | ||
263 | + ret = 0; | ||
264 | + } else if (ret & HCR_TGE) { | ||
265 | + /* These bits are up-to-date as of ARMv8.4. */ | ||
266 | + if (ret & HCR_E2H) { | ||
267 | + ret &= ~(HCR_VM | HCR_FMO | HCR_IMO | HCR_AMO | | ||
268 | + HCR_BSU_MASK | HCR_DC | HCR_TWI | HCR_TWE | | ||
269 | + HCR_TID0 | HCR_TID2 | HCR_TPCP | HCR_TPU | | ||
270 | + HCR_TDZ | HCR_CD | HCR_ID | HCR_MIOCNCE); | ||
271 | + } else { | ||
272 | + ret |= HCR_FMO | HCR_IMO | HCR_AMO; | ||
273 | + } | ||
274 | + ret &= ~(HCR_SWIO | HCR_PTW | HCR_VF | HCR_VI | HCR_VSE | | ||
275 | + HCR_FB | HCR_TID1 | HCR_TID3 | HCR_TSC | HCR_TACR | | ||
276 | + HCR_TSW | HCR_TTLB | HCR_TVM | HCR_HCD | HCR_TRVM | | ||
277 | + HCR_TLOR); | ||
278 | + } | ||
279 | + | ||
280 | + return ret; | ||
281 | +} | ||
282 | + | ||
283 | static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
284 | { .name = "HCR_EL2", .state = ARM_CP_STATE_AA64, | ||
285 | .type = ARM_CP_IO, | ||
286 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
287 | uint32_t cur_el, bool secure) | ||
288 | { | ||
289 | CPUARMState *env = cs->env_ptr; | ||
290 | - int rw; | ||
291 | - int scr; | ||
292 | - int hcr; | ||
293 | + bool rw; | ||
294 | + bool scr; | ||
295 | + bool hcr; | ||
296 | int target_el; | ||
297 | /* Is the highest EL AArch64? */ | ||
298 | - int is64 = arm_feature(env, ARM_FEATURE_AARCH64); | ||
299 | + bool is64 = arm_feature(env, ARM_FEATURE_AARCH64); | ||
300 | + uint64_t hcr_el2; | ||
301 | |||
302 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
303 | rw = ((env->cp15.scr_el3 & SCR_RW) == SCR_RW); | ||
304 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
305 | rw = is64; | ||
306 | } | ||
307 | |||
308 | + hcr_el2 = arm_hcr_el2_eff(env); | ||
309 | switch (excp_idx) { | ||
310 | case EXCP_IRQ: | ||
311 | scr = ((env->cp15.scr_el3 & SCR_IRQ) == SCR_IRQ); | ||
312 | - hcr = arm_hcr_el2_imo(env); | ||
313 | + hcr = hcr_el2 & HCR_IMO; | ||
314 | break; | ||
315 | case EXCP_FIQ: | ||
316 | scr = ((env->cp15.scr_el3 & SCR_FIQ) == SCR_FIQ); | ||
317 | - hcr = arm_hcr_el2_fmo(env); | ||
318 | + hcr = hcr_el2 & HCR_FMO; | ||
319 | break; | ||
320 | default: | ||
321 | scr = ((env->cp15.scr_el3 & SCR_EA) == SCR_EA); | ||
322 | - hcr = arm_hcr_el2_amo(env); | ||
323 | + hcr = hcr_el2 & HCR_AMO; | ||
324 | break; | ||
325 | }; | ||
326 | 85 | ||
327 | -- | 86 | -- |
328 | 2.19.2 | 87 | 2.34.1 |
329 | 88 | ||
330 | 89 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Since arm_hcr_el2_eff includes a check against | 3 | Add definitions (DCx_periph) for the DeviceCapability bits, |
4 | arm_is_secure_below_el3, we can often remove a | 4 | replace direct bitmask checks with the DEV_CAP() macro, |
5 | nearby check against secure state. | 5 | which use the extract/deposit API. |
6 | 6 | ||
7 | In some cases, sort the call to arm_hcr_el2_eff | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | to the end of a short-circuit logical sequence. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Message-id: 20250110160204.74997-6-philmd@linaro.org |
12 | Message-id: 20181210150501.7990-3-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 11 | --- |
15 | target/arm/helper.c | 12 +++++------- | 12 | hw/arm/stellaris.c | 37 +++++++++++++++++++++++++++++-------- |
16 | target/arm/op_helper.c | 14 ++++++-------- | 13 | 1 file changed, 29 insertions(+), 8 deletions(-) |
17 | 2 files changed, 11 insertions(+), 15 deletions(-) | ||
18 | 14 | ||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
20 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 17 | --- a/hw/arm/stellaris.c |
22 | +++ b/target/arm/helper.c | 18 | +++ b/hw/arm/stellaris.c |
23 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tdosa(CPUARMState *env, const ARMCPRegInfo *ri, | 19 | @@ -XXX,XX +XXX,XX @@ |
24 | int el = arm_current_el(env); | 20 | */ |
25 | bool mdcr_el2_tdosa = (env->cp15.mdcr_el2 & MDCR_TDOSA) || | 21 | |
26 | (env->cp15.mdcr_el2 & MDCR_TDE) || | 22 | #include "qemu/osdep.h" |
27 | - (env->cp15.hcr_el2 & HCR_TGE); | 23 | +#include "qemu/bitops.h" |
28 | + (arm_hcr_el2_eff(env) & HCR_TGE); | 24 | #include "qapi/error.h" |
29 | 25 | #include "hw/core/split-irq.h" | |
30 | if (el < 2 && mdcr_el2_tdosa && !arm_is_secure_below_el3(env)) { | 26 | #include "hw/sysbus.h" |
31 | return CP_ACCESS_TRAP_EL2; | 27 | @@ -XXX,XX +XXX,XX @@ |
32 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tdra(CPUARMState *env, const ARMCPRegInfo *ri, | 28 | #define NUM_GPTM 4 |
33 | int el = arm_current_el(env); | 29 | #define NUM_I2C 2 |
34 | bool mdcr_el2_tdra = (env->cp15.mdcr_el2 & MDCR_TDRA) || | 30 | |
35 | (env->cp15.mdcr_el2 & MDCR_TDE) || | 31 | +/* |
36 | - (env->cp15.hcr_el2 & HCR_TGE); | 32 | + * See Stellaris Data Sheet chapter 5.2.5 "System Control", |
37 | + (arm_hcr_el2_eff(env) & HCR_TGE); | 33 | + * Register 13 .. 17: Device Capabilities 0 .. 4 (DC0 .. DC4). |
38 | 34 | + */ | |
39 | if (el < 2 && mdcr_el2_tdra && !arm_is_secure_below_el3(env)) { | 35 | +#define DC1_WDT 3 |
40 | return CP_ACCESS_TRAP_EL2; | 36 | +#define DC1_HIB 6 |
41 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tda(CPUARMState *env, const ARMCPRegInfo *ri, | 37 | +#define DC1_MPU 7 |
42 | int el = arm_current_el(env); | 38 | +#define DC1_ADC 16 |
43 | bool mdcr_el2_tda = (env->cp15.mdcr_el2 & MDCR_TDA) || | 39 | +#define DC1_PWM 20 |
44 | (env->cp15.mdcr_el2 & MDCR_TDE) || | 40 | +#define DC2_UART(n) (n) |
45 | - (env->cp15.hcr_el2 & HCR_TGE); | 41 | +#define DC2_SSI 4 |
46 | + (arm_hcr_el2_eff(env) & HCR_TGE); | 42 | +#define DC2_QEI(n) (8 + n) |
47 | 43 | +#define DC2_I2C(n) (12 + 2 * n) | |
48 | if (el < 2 && mdcr_el2_tda && !arm_is_secure_below_el3(env)) { | 44 | +#define DC2_GPTM(n) (16 + n) |
49 | return CP_ACCESS_TRAP_EL2; | 45 | +#define DC2_COMP(n) (24 + n) |
50 | @@ -XXX,XX +XXX,XX @@ int sve_exception_el(CPUARMState *env, int el) | 46 | +#define DC4_GPIO(n) (n) |
51 | if (disabled) { | 47 | +#define DC4_EMAC 28 |
52 | /* route_to_el2 */ | 48 | + |
53 | return (arm_feature(env, ARM_FEATURE_EL2) | 49 | +#define DEV_CAP(_dc, _cap) extract32(board->dc##_dc, DC##_dc##_##_cap, 1) |
54 | - && !arm_is_secure(env) | 50 | + |
55 | - && (env->cp15.hcr_el2 & HCR_TGE) ? 2 : 1); | 51 | typedef const struct { |
56 | + && (arm_hcr_el2_eff(env) & HCR_TGE) ? 2 : 1); | 52 | const char *name; |
57 | } | 53 | uint32_t did0; |
58 | 54 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | |
59 | /* Check CPACR.FPEN. */ | 55 | sysbus_mmio_map(SYS_BUS_DEVICE(ssys_dev), 0, 0x400fe000); |
60 | @@ -XXX,XX +XXX,XX @@ static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type) | 56 | sysbus_connect_irq(SYS_BUS_DEVICE(ssys_dev), 0, qdev_get_gpio_in(nvic, 28)); |
61 | * and CPS are treated as illegal mode changes. | 57 | |
62 | */ | 58 | - if (board->dc1 & (1 << 16)) { |
63 | if (write_type == CPSRWriteByInstr && | 59 | + if (DEV_CAP(1, ADC)) { |
64 | - (env->cp15.hcr_el2 & HCR_TGE) && | 60 | dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000, |
65 | (env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_MON && | 61 | qdev_get_gpio_in(nvic, 14), |
66 | - !arm_is_secure_below_el3(env)) { | 62 | qdev_get_gpio_in(nvic, 15), |
67 | + (arm_hcr_el2_eff(env) & HCR_TGE)) { | 63 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
68 | return 1; | 64 | adc = NULL; |
69 | } | 65 | } |
70 | return 0; | 66 | for (i = 0; i < NUM_GPTM; i++) { |
71 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 67 | - if (board->dc2 & (0x10000 << i)) { |
72 | index XXXXXXX..XXXXXXX 100644 | 68 | + if (DEV_CAP(2, GPTM(i))) { |
73 | --- a/target/arm/op_helper.c | 69 | SysBusDevice *sbd; |
74 | +++ b/target/arm/op_helper.c | 70 | |
75 | @@ -XXX,XX +XXX,XX @@ void raise_exception(CPUARMState *env, uint32_t excp, | 71 | dev = qdev_new(TYPE_STELLARIS_GPTM); |
76 | { | 72 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
77 | CPUState *cs = CPU(arm_env_get_cpu(env)); | ||
78 | |||
79 | - if ((env->cp15.hcr_el2 & HCR_TGE) && | ||
80 | - target_el == 1 && !arm_is_secure(env)) { | ||
81 | + if (target_el == 1 && (arm_hcr_el2_eff(env) & HCR_TGE)) { | ||
82 | /* | ||
83 | * Redirect NS EL1 exceptions to NS EL2. These are reported with | ||
84 | * their original syndrome register value, with the exception of | ||
85 | @@ -XXX,XX +XXX,XX @@ static inline int check_wfx_trap(CPUARMState *env, bool is_wfe) | ||
86 | * No need for ARM_FEATURE check as if HCR_EL2 doesn't exist the | ||
87 | * bits will be zero indicating no trap. | ||
88 | */ | ||
89 | - if (cur_el < 2 && !arm_is_secure(env)) { | ||
90 | - mask = (is_wfe) ? HCR_TWE : HCR_TWI; | ||
91 | - if (env->cp15.hcr_el2 & mask) { | ||
92 | + if (cur_el < 2) { | ||
93 | + mask = is_wfe ? HCR_TWE : HCR_TWI; | ||
94 | + if (arm_hcr_el2_eff(env) & mask) { | ||
95 | return 2; | ||
96 | } | 73 | } |
97 | } | 74 | } |
98 | @@ -XXX,XX +XXX,XX @@ void HELPER(pre_smc)(CPUARMState *env, uint32_t syndrome) | 75 | |
99 | exception_target_el(env)); | 76 | - if (board->dc1 & (1 << 3)) { /* watchdog present */ |
77 | + if (DEV_CAP(1, WDT)) { | ||
78 | dev = qdev_new(TYPE_LUMINARY_WATCHDOG); | ||
79 | object_property_add_child(soc_container, "wdg", OBJECT(dev)); | ||
80 | qdev_connect_clock_in(dev, "WDOGCLK", | ||
81 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
82 | |||
83 | |||
84 | for (i = 0; i < NUM_GPIO; i++) { | ||
85 | - if (board->dc4 & (1 << i)) { | ||
86 | + if (DEV_CAP(4, GPIO(i))) { | ||
87 | gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i], | ||
88 | qdev_get_gpio_in(nvic, | ||
89 | gpio_irq[i])); | ||
90 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
91 | } | ||
100 | } | 92 | } |
101 | 93 | ||
102 | - if (!secure && cur_el == 1 && (env->cp15.hcr_el2 & HCR_TSC)) { | 94 | - if (board->dc2 & (1 << 12)) { |
103 | + if (cur_el == 1 && (arm_hcr_el2_eff(env) & HCR_TSC)) { | 95 | + if (DEV_CAP(2, I2C(0))) { |
104 | /* In NS EL1, HCR controlled routing to EL2 has priority over SMD. | 96 | dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000, |
105 | * We also want an EL2 guest to be able to forbid its EL1 from | 97 | qdev_get_gpio_in(nvic, 8)); |
106 | * making PSCI calls into QEMU's "firmware" via HCR.TSC. | 98 | i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); |
107 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env) | 99 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
108 | goto illegal_return; | ||
109 | } | 100 | } |
110 | 101 | ||
111 | - if (new_el == 1 && (env->cp15.hcr_el2 & HCR_TGE) | 102 | for (i = 0; i < NUM_UART; i++) { |
112 | - && !arm_is_secure_below_el3(env)) { | 103 | - if (board->dc2 & (1 << i)) { |
113 | + if (new_el == 1 && (arm_hcr_el2_eff(env) & HCR_TGE)) { | 104 | + if (DEV_CAP(2, UART(i))) { |
114 | goto illegal_return; | 105 | SysBusDevice *sbd; |
106 | |||
107 | dev = qdev_new("pl011_luminary"); | ||
108 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
109 | sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(nvic, uart_irq[i])); | ||
110 | } | ||
115 | } | 111 | } |
116 | 112 | - if (board->dc2 & (1 << 4)) { | |
113 | + if (DEV_CAP(2, SSI)) { | ||
114 | dev = sysbus_create_simple("pl022", 0x40008000, | ||
115 | qdev_get_gpio_in(nvic, 7)); | ||
116 | if (board->peripherals & BP_OLED_SSI) { | ||
117 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
118 | qemu_irq_raise(gpio_out[GPIO_D][0]); | ||
119 | } | ||
120 | } | ||
121 | - if (board->dc4 & (1 << 28)) { | ||
122 | + if (DEV_CAP(4, EMAC)) { | ||
123 | DeviceState *enet; | ||
124 | |||
125 | enet = qdev_new("stellaris_enet"); | ||
117 | -- | 126 | -- |
118 | 2.19.2 | 127 | 2.34.1 |
119 | 128 | ||
120 | 129 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Provide a trivial implementation with zero limited ordering regions, | 3 | There are 2 I2C controllers, map them both, removing |
4 | which causes the LDLAR and STLLR instructions to devolve into the | 4 | the unimplemented one. Keep the OLED controller on the |
5 | LDAR and STLR instructions from the base ARMv8.0 instruction set. | 5 | first I2C bus. |
6 | 6 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Message-id: 20250110160204.74997-7-philmd@linaro.org |
9 | Message-id: 20181210150501.7990-4-richard.henderson@linaro.org | 10 | [PMM: tweak to appease maybe-use-uninitialized warning] |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | target/arm/cpu.h | 5 +++ | 13 | hw/arm/stellaris.c | 21 +++++++++++++-------- |
13 | target/arm/cpu64.c | 1 + | 14 | 1 file changed, 13 insertions(+), 8 deletions(-) |
14 | target/arm/helper.c | 75 ++++++++++++++++++++++++++++++++++++++ | ||
15 | target/arm/translate-a64.c | 12 ++++++ | ||
16 | 4 files changed, 93 insertions(+) | ||
17 | 15 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
19 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 18 | --- a/hw/arm/stellaris.c |
21 | +++ b/target/arm/cpu.h | 19 | +++ b/hw/arm/stellaris.c |
22 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_sve(const ARMISARegisters *id) | 20 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
23 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, SVE) != 0; | 21 | { 0x40004000, 0x40005000, 0x40006000, 0x40007000, |
24 | } | 22 | 0x40024000, 0x40025000, 0x40026000}; |
25 | 23 | static const int gpio_irq[NUM_GPIO] = {0, 1, 2, 3, 4, 30, 31}; | |
26 | +static inline bool isar_feature_aa64_lor(const ARMISARegisters *id) | 24 | + static const uint32_t i2c_addr[NUM_I2C] = {0x40020000, 0x40021000}; |
27 | +{ | 25 | + static const int i2c_irq[NUM_I2C] = {8, 37}; |
28 | + return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, LO) != 0; | 26 | |
29 | +} | 27 | /* Memory map of SoC devices, from |
30 | + | 28 | * Stellaris LM3S6965 Microcontroller Data Sheet (rev I) |
31 | /* | 29 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
32 | * Forward to the above feature tests given an ARMCPU pointer. | 30 | qemu_irq adc; |
33 | */ | 31 | int sram_size; |
34 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 32 | int flash_size; |
35 | index XXXXXXX..XXXXXXX 100644 | 33 | - I2CBus *i2c; |
36 | --- a/target/arm/cpu64.c | 34 | + DeviceState *i2c_dev[NUM_I2C] = { }; |
37 | +++ b/target/arm/cpu64.c | 35 | DeviceState *dev; |
38 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 36 | DeviceState *ssys_dev; |
39 | 37 | int i; | |
40 | t = cpu->isar.id_aa64mmfr1; | 38 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
41 | t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* HPD */ | ||
42 | + t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); | ||
43 | cpu->isar.id_aa64mmfr1 = t; | ||
44 | |||
45 | /* Replicate the same data to the 32-bit id registers. */ | ||
46 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/helper.c | ||
49 | +++ b/target/arm/helper.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
51 | { | ||
52 | /* Begin with base v8.0 state. */ | ||
53 | uint32_t valid_mask = 0x3fff; | ||
54 | + ARMCPU *cpu = arm_env_get_cpu(env); | ||
55 | |||
56 | if (arm_el_is_aa64(env, 3)) { | ||
57 | value |= SCR_FW | SCR_AW; /* these two bits are RES1. */ | ||
58 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
59 | valid_mask &= ~SCR_SMD; | ||
60 | } | 39 | } |
61 | } | 40 | } |
62 | + if (cpu_isar_feature(aa64_lor, cpu)) { | 41 | |
63 | + valid_mask |= SCR_TLOR; | 42 | - if (DEV_CAP(2, I2C(0))) { |
43 | - dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000, | ||
44 | - qdev_get_gpio_in(nvic, 8)); | ||
45 | - i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); | ||
46 | - if (board->peripherals & BP_OLED_I2C) { | ||
47 | - i2c_slave_create_simple(i2c, "ssd0303", 0x3d); | ||
48 | + for (i = 0; i < NUM_I2C; i++) { | ||
49 | + if (DEV_CAP(2, I2C(i))) { | ||
50 | + i2c_dev[i] = sysbus_create_simple(TYPE_STELLARIS_I2C, i2c_addr[i], | ||
51 | + qdev_get_gpio_in(nvic, | ||
52 | + i2c_irq[i])); | ||
53 | } | ||
54 | } | ||
55 | + if (board->peripherals & BP_OLED_I2C) { | ||
56 | + I2CBus *bus = (I2CBus *)qdev_get_child_bus(i2c_dev[0], "i2c"); | ||
57 | + | ||
58 | + i2c_slave_create_simple(bus, "ssd0303", 0x3d); | ||
64 | + } | 59 | + } |
65 | 60 | ||
66 | /* Clear all-context RES0 bits. */ | 61 | for (i = 0; i < NUM_UART; i++) { |
67 | value &= valid_mask; | 62 | if (DEV_CAP(2, UART(i))) { |
68 | @@ -XXX,XX +XXX,XX @@ static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 63 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
69 | */ | 64 | /* Add dummy regions for the devices we don't implement yet, |
70 | valid_mask &= ~HCR_TSC; | 65 | * so guest accesses don't cause unlogged crashes. |
71 | } | 66 | */ |
72 | + if (cpu_isar_feature(aa64_lor, cpu)) { | 67 | - create_unimplemented_device("i2c-2", 0x40021000, 0x1000); |
73 | + valid_mask |= HCR_TLOR; | 68 | create_unimplemented_device("PWM", 0x40028000, 0x1000); |
74 | + } | 69 | create_unimplemented_device("QEI-0", 0x4002c000, 0x1000); |
75 | 70 | create_unimplemented_device("QEI-1", 0x4002d000, 0x1000); | |
76 | /* Clear RES0 bits. */ | ||
77 | value &= valid_mask; | ||
78 | @@ -XXX,XX +XXX,XX @@ static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
79 | return pfr0; | ||
80 | } | ||
81 | |||
82 | +/* Shared logic between LORID and the rest of the LOR* registers. | ||
83 | + * Secure state has already been delt with. | ||
84 | + */ | ||
85 | +static CPAccessResult access_lor_ns(CPUARMState *env) | ||
86 | +{ | ||
87 | + int el = arm_current_el(env); | ||
88 | + | ||
89 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_TLOR)) { | ||
90 | + return CP_ACCESS_TRAP_EL2; | ||
91 | + } | ||
92 | + if (el < 3 && (env->cp15.scr_el3 & SCR_TLOR)) { | ||
93 | + return CP_ACCESS_TRAP_EL3; | ||
94 | + } | ||
95 | + return CP_ACCESS_OK; | ||
96 | +} | ||
97 | + | ||
98 | +static CPAccessResult access_lorid(CPUARMState *env, const ARMCPRegInfo *ri, | ||
99 | + bool isread) | ||
100 | +{ | ||
101 | + if (arm_is_secure_below_el3(env)) { | ||
102 | + /* Access ok in secure mode. */ | ||
103 | + return CP_ACCESS_OK; | ||
104 | + } | ||
105 | + return access_lor_ns(env); | ||
106 | +} | ||
107 | + | ||
108 | +static CPAccessResult access_lor_other(CPUARMState *env, | ||
109 | + const ARMCPRegInfo *ri, bool isread) | ||
110 | +{ | ||
111 | + if (arm_is_secure_below_el3(env)) { | ||
112 | + /* Access denied in secure mode. */ | ||
113 | + return CP_ACCESS_TRAP; | ||
114 | + } | ||
115 | + return access_lor_ns(env); | ||
116 | +} | ||
117 | + | ||
118 | void register_cp_regs_for_features(ARMCPU *cpu) | ||
119 | { | ||
120 | /* Register all the coprocessor registers based on feature bits */ | ||
121 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
122 | define_one_arm_cp_reg(cpu, &sctlr); | ||
123 | } | ||
124 | |||
125 | + if (cpu_isar_feature(aa64_lor, cpu)) { | ||
126 | + /* | ||
127 | + * A trivial implementation of ARMv8.1-LOR leaves all of these | ||
128 | + * registers fixed at 0, which indicates that there are zero | ||
129 | + * supported Limited Ordering regions. | ||
130 | + */ | ||
131 | + static const ARMCPRegInfo lor_reginfo[] = { | ||
132 | + { .name = "LORSA_EL1", .state = ARM_CP_STATE_AA64, | ||
133 | + .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 0, | ||
134 | + .access = PL1_RW, .accessfn = access_lor_other, | ||
135 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
136 | + { .name = "LOREA_EL1", .state = ARM_CP_STATE_AA64, | ||
137 | + .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 1, | ||
138 | + .access = PL1_RW, .accessfn = access_lor_other, | ||
139 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
140 | + { .name = "LORN_EL1", .state = ARM_CP_STATE_AA64, | ||
141 | + .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 2, | ||
142 | + .access = PL1_RW, .accessfn = access_lor_other, | ||
143 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
144 | + { .name = "LORC_EL1", .state = ARM_CP_STATE_AA64, | ||
145 | + .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 3, | ||
146 | + .access = PL1_RW, .accessfn = access_lor_other, | ||
147 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
148 | + { .name = "LORID_EL1", .state = ARM_CP_STATE_AA64, | ||
149 | + .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 7, | ||
150 | + .access = PL1_R, .accessfn = access_lorid, | ||
151 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
152 | + REGINFO_SENTINEL | ||
153 | + }; | ||
154 | + define_arm_cp_regs(cpu, lor_reginfo); | ||
155 | + } | ||
156 | + | ||
157 | if (cpu_isar_feature(aa64_sve, cpu)) { | ||
158 | define_one_arm_cp_reg(cpu, &zcr_el1_reginfo); | ||
159 | if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
160 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
161 | index XXXXXXX..XXXXXXX 100644 | ||
162 | --- a/target/arm/translate-a64.c | ||
163 | +++ b/target/arm/translate-a64.c | ||
164 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
165 | } | ||
166 | return; | ||
167 | |||
168 | + case 0x8: /* STLLR */ | ||
169 | + if (!dc_isar_feature(aa64_lor, s)) { | ||
170 | + break; | ||
171 | + } | ||
172 | + /* StoreLORelease is the same as Store-Release for QEMU. */ | ||
173 | + /* fall through */ | ||
174 | case 0x9: /* STLR */ | ||
175 | /* Generate ISS for non-exclusive accesses including LASR. */ | ||
176 | if (rn == 31) { | ||
177 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
178 | disas_ldst_compute_iss_sf(size, false, 0), is_lasr); | ||
179 | return; | ||
180 | |||
181 | + case 0xc: /* LDLAR */ | ||
182 | + if (!dc_isar_feature(aa64_lor, s)) { | ||
183 | + break; | ||
184 | + } | ||
185 | + /* LoadLOAcquire is the same as Load-Acquire for QEMU. */ | ||
186 | + /* fall through */ | ||
187 | case 0xd: /* LDAR */ | ||
188 | /* Generate ISS for non-exclusive accesses including LASR. */ | ||
189 | if (rn == 31) { | ||
190 | -- | 71 | -- |
191 | 2.19.2 | 72 | 2.34.1 |
192 | 73 | ||
193 | 74 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | From: Thomas Huth <thuth@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 3 | We don't have any functional tests for this machine yet, thus let's |
4 | pci_dec_21154_device_class_init(). | 4 | add a test with a MicroPython binary that is available online |
5 | (thanks to Joel Stanley for providing it, see: | ||
6 | https://www.mail-archive.com/qemu-devel@nongnu.org/msg606064.html ). | ||
5 | 7 | ||
6 | Cc: david@gibson.dropbear.id.au | 8 | Signed-off-by: Thomas Huth <thuth@redhat.com> |
7 | Cc: mst@redhat.com | 9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
8 | Cc: marcel.apfelbaum@gmail.com | 10 | Message-id: 20250124101709.1591761-1-thuth@redhat.com |
9 | Cc: qemu-ppc@nongnu.org | ||
10 | |||
11 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
12 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
13 | Reviewed-by: David Gibson <david@gibson.dropbear.id.au> | ||
14 | Acked-by: David Gibson <david@gibson.dropbear.id.au> | ||
15 | Message-id: 20181130093852.20739-16-maozhongyi@cmss.chinamobile.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 12 | --- |
18 | hw/pci-bridge/dec.c | 12 ++++++------ | 13 | MAINTAINERS | 1 + |
19 | 1 file changed, 6 insertions(+), 6 deletions(-) | 14 | tests/functional/meson.build | 1 + |
15 | tests/functional/test_arm_microbit.py | 31 +++++++++++++++++++++++++++ | ||
16 | 3 files changed, 33 insertions(+) | ||
17 | create mode 100755 tests/functional/test_arm_microbit.py | ||
20 | 18 | ||
21 | diff --git a/hw/pci-bridge/dec.c b/hw/pci-bridge/dec.c | 19 | diff --git a/MAINTAINERS b/MAINTAINERS |
22 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/pci-bridge/dec.c | 21 | --- a/MAINTAINERS |
24 | +++ b/hw/pci-bridge/dec.c | 22 | +++ b/MAINTAINERS |
25 | @@ -XXX,XX +XXX,XX @@ PCIBus *pci_dec_21154_init(PCIBus *parent_bus, int devfn) | 23 | @@ -XXX,XX +XXX,XX @@ F: hw/*/microbit*.c |
26 | return pci_bridge_get_sec_bus(br); | 24 | F: include/hw/*/nrf51*.h |
27 | } | 25 | F: include/hw/*/microbit*.h |
28 | 26 | F: tests/qtest/microbit-test.c | |
29 | -static int pci_dec_21154_device_init(SysBusDevice *dev) | 27 | +F: tests/functional/test_arm_microbit.py |
30 | +static void pci_dec_21154_device_realize(DeviceState *dev, Error **errp) | 28 | F: docs/system/arm/nrf.rst |
31 | { | 29 | |
32 | PCIHostState *phb; | 30 | ARM PL011 Rust device |
33 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 31 | diff --git a/tests/functional/meson.build b/tests/functional/meson.build |
34 | 32 | index XXXXXXX..XXXXXXX 100644 | |
35 | phb = PCI_HOST_BRIDGE(dev); | 33 | --- a/tests/functional/meson.build |
36 | 34 | +++ b/tests/functional/meson.build | |
37 | @@ -XXX,XX +XXX,XX @@ static int pci_dec_21154_device_init(SysBusDevice *dev) | 35 | @@ -XXX,XX +XXX,XX @@ tests_arm_system_thorough = [ |
38 | dev, "pci-conf-idx", 0x1000); | 36 | 'arm_cubieboard', |
39 | memory_region_init_io(&phb->data_mem, OBJECT(dev), &pci_host_data_le_ops, | 37 | 'arm_emcraft_sf2', |
40 | dev, "pci-data-idx", 0x1000); | 38 | 'arm_integratorcp', |
41 | - sysbus_init_mmio(dev, &phb->conf_mem); | 39 | + 'arm_microbit', |
42 | - sysbus_init_mmio(dev, &phb->data_mem); | 40 | 'arm_orangepi', |
43 | - return 0; | 41 | 'arm_quanta_gsj', |
44 | + sysbus_init_mmio(sbd, &phb->conf_mem); | 42 | 'arm_raspi2', |
45 | + sysbus_init_mmio(sbd, &phb->data_mem); | 43 | diff --git a/tests/functional/test_arm_microbit.py b/tests/functional/test_arm_microbit.py |
46 | } | 44 | new file mode 100755 |
47 | 45 | index XXXXXXX..XXXXXXX | |
48 | static void dec_21154_pci_host_realize(PCIDevice *d, Error **errp) | 46 | --- /dev/null |
49 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo dec_21154_pci_host_info = { | 47 | +++ b/tests/functional/test_arm_microbit.py |
50 | 48 | @@ -XXX,XX +XXX,XX @@ | |
51 | static void pci_dec_21154_device_class_init(ObjectClass *klass, void *data) | 49 | +#!/usr/bin/env python3 |
52 | { | 50 | +# |
53 | - SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); | 51 | +# SPDX-License-Identifier: GPL-2.0-or-later |
54 | + DeviceClass *dc = DEVICE_CLASS(klass); | 52 | +# |
55 | 53 | +# Copyright 2025, The QEMU Project Developers. | |
56 | - sdc->init = pci_dec_21154_device_init; | 54 | +# |
57 | + dc->realize = pci_dec_21154_device_realize; | 55 | +# A functional test that runs MicroPython on the arm microbit machine. |
58 | } | 56 | + |
59 | 57 | +from qemu_test import QemuSystemTest, Asset, exec_command_and_wait_for_pattern | |
60 | static const TypeInfo pci_dec_21154_device_info = { | 58 | +from qemu_test import wait_for_console_pattern |
59 | + | ||
60 | + | ||
61 | +class MicrobitMachine(QemuSystemTest): | ||
62 | + | ||
63 | + ASSET_MICRO = Asset('https://ozlabs.org/~joel/microbit-micropython.hex', | ||
64 | + '021641f93dfb11767d4978dbb3ca7f475d1b13c69e7f4aec3382f212636bffd6') | ||
65 | + | ||
66 | + def test_arm_microbit(self): | ||
67 | + self.set_machine('microbit') | ||
68 | + | ||
69 | + micropython = self.ASSET_MICRO.fetch() | ||
70 | + self.vm.set_console() | ||
71 | + self.vm.add_args('-device', f'loader,file={micropython}') | ||
72 | + self.vm.launch() | ||
73 | + wait_for_console_pattern(self, 'Type "help()" for more information.') | ||
74 | + exec_command_and_wait_for_pattern(self, 'import machine as mch', '>>>') | ||
75 | + exec_command_and_wait_for_pattern(self, 'mch.reset()', 'MicroPython') | ||
76 | + wait_for_console_pattern(self, '>>>') | ||
77 | + | ||
78 | +if __name__ == '__main__': | ||
79 | + QemuSystemTest.main() | ||
61 | -- | 80 | -- |
62 | 2.19.2 | 81 | 2.34.1 |
63 | 82 | ||
64 | 83 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The pseudocode ResetSVEState() does: |
---|---|---|---|
2 | FPSR = ZeroExtend(0x0800009f<31:0>, 64); | ||
3 | but QEMU's arm_reset_sve_state() called vfp_set_fpcr() by accident. | ||
2 | 4 | ||
3 | The enable for TGE has already occurred within arm_hcr_el2_amo | 5 | Before the advent of FEAT_AFP, this was only setting a collection of |
4 | and friends. Moreover, when E2H is also set, the sense is | 6 | RES0 bits, which vfp_set_fpsr() would then ignore, so the only effect |
5 | supposed to be reversed, which has also already occurred within | 7 | was that we didn't actually set the FPSR the way we are supposed to |
6 | the helpers. | 8 | do. Once FEAT_AFP is implemented, setting the bottom bits of FPSR |
9 | will change the floating point behaviour. | ||
7 | 10 | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Call vfp_set_fpsr(), as we ought to. |
9 | Message-id: 20181203203839.757-5-richard.henderson@linaro.org | 12 | |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | (Note for stable backports: commit 7f2a01e7368f9 moved this function |
14 | from sme_helper.c to helper.c, but it had the same bug before the | ||
15 | move too.) | ||
16 | |||
17 | Cc: qemu-stable@nongnu.org | ||
18 | Fixes: f84734b87461 ("target/arm: Implement SMSTART, SMSTOP") | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Message-id: 20250124162836.2332150-4-peter.maydell@linaro.org | ||
12 | --- | 22 | --- |
13 | target/arm/helper.c | 3 --- | 23 | target/arm/helper.c | 2 +- |
14 | 1 file changed, 3 deletions(-) | 24 | 1 file changed, 1 insertion(+), 1 deletion(-) |
15 | 25 | ||
16 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 26 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper.c | 28 | --- a/target/arm/helper.c |
19 | +++ b/target/arm/helper.c | 29 | +++ b/target/arm/helper.c |
20 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | 30 | @@ -XXX,XX +XXX,XX @@ static void arm_reset_sve_state(CPUARMState *env) |
21 | break; | 31 | memset(env->vfp.zregs, 0, sizeof(env->vfp.zregs)); |
22 | }; | 32 | /* Recall that FFR is stored as pregs[16]. */ |
23 | 33 | memset(env->vfp.pregs, 0, sizeof(env->vfp.pregs)); | |
24 | - /* If HCR.TGE is set then HCR is treated as being 1 */ | 34 | - vfp_set_fpcr(env, 0x0800009f); |
25 | - hcr |= ((env->cp15.hcr_el2 & HCR_TGE) == HCR_TGE); | 35 | + vfp_set_fpsr(env, 0x0800009f); |
26 | - | 36 | } |
27 | /* Perform a table-lookup for the target EL given the current state */ | 37 | |
28 | target_el = target_el_table[is64][scr][rw][hcr][secure][cur_el]; | 38 | void aarch64_set_svcr(CPUARMState *env, uint64_t new, uint64_t mask) |
29 | |||
30 | -- | 39 | -- |
31 | 2.19.2 | 40 | 2.34.1 |
32 | |||
33 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | Use the FPSR_ named constants in vfp_exceptbits_from_host(), |
---|---|---|---|
2 | rather than hardcoded magic numbers. | ||
2 | 3 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | nvram_sysbus_class_init(). | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20250124162836.2332150-5-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/vfp_helper.c | 12 ++++++------ | ||
9 | 1 file changed, 6 insertions(+), 6 deletions(-) | ||
5 | 10 | ||
6 | Cc: pbonzini@redhat.com | 11 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c |
7 | Cc: marcandre.lureau@redhat.com | ||
8 | |||
9 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
10 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20181130093852.20739-15-maozhongyi@cmss.chinamobile.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | hw/nvram/ds1225y.c | 12 +++++------- | ||
16 | 1 file changed, 5 insertions(+), 7 deletions(-) | ||
17 | |||
18 | diff --git a/hw/nvram/ds1225y.c b/hw/nvram/ds1225y.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/nvram/ds1225y.c | 13 | --- a/target/arm/vfp_helper.c |
21 | +++ b/hw/nvram/ds1225y.c | 14 | +++ b/target/arm/vfp_helper.c |
22 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static inline int vfp_exceptbits_from_host(int host_bits) |
23 | #include "qemu/osdep.h" | 16 | int target_bits = 0; |
24 | #include "hw/sysbus.h" | 17 | |
25 | #include "trace.h" | 18 | if (host_bits & float_flag_invalid) { |
26 | +#include "qemu/error-report.h" | 19 | - target_bits |= 1; |
27 | 20 | + target_bits |= FPSR_IOC; | |
28 | typedef struct { | ||
29 | MemoryRegion iomem; | ||
30 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
31 | NvRamState nvram; | ||
32 | } SysBusNvRamState; | ||
33 | |||
34 | -static int nvram_sysbus_initfn(SysBusDevice *dev) | ||
35 | +static void nvram_sysbus_realize(DeviceState *dev, Error **errp) | ||
36 | { | ||
37 | SysBusNvRamState *sys = DS1225Y(dev); | ||
38 | NvRamState *s = &sys->nvram; | ||
39 | @@ -XXX,XX +XXX,XX @@ static int nvram_sysbus_initfn(SysBusDevice *dev) | ||
40 | |||
41 | memory_region_init_io(&s->iomem, OBJECT(s), &nvram_ops, s, | ||
42 | "nvram", s->chip_size); | ||
43 | - sysbus_init_mmio(dev, &s->iomem); | ||
44 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
45 | |||
46 | /* Read current file */ | ||
47 | file = s->filename ? fopen(s->filename, "rb") : NULL; | ||
48 | if (file) { | ||
49 | /* Read nvram contents */ | ||
50 | if (fread(s->contents, s->chip_size, 1, file) != 1) { | ||
51 | - printf("nvram_sysbus_initfn: short read\n"); | ||
52 | + error_report("nvram_sysbus_realize: short read"); | ||
53 | } | ||
54 | fclose(file); | ||
55 | } | 21 | } |
56 | nvram_post_load(s, 0); | 22 | if (host_bits & float_flag_divbyzero) { |
57 | - | 23 | - target_bits |= 2; |
58 | - return 0; | 24 | + target_bits |= FPSR_DZC; |
59 | } | 25 | } |
60 | 26 | if (host_bits & float_flag_overflow) { | |
61 | static Property nvram_sysbus_properties[] = { | 27 | - target_bits |= 4; |
62 | @@ -XXX,XX +XXX,XX @@ static Property nvram_sysbus_properties[] = { | 28 | + target_bits |= FPSR_OFC; |
63 | static void nvram_sysbus_class_init(ObjectClass *klass, void *data) | 29 | } |
64 | { | 30 | if (host_bits & (float_flag_underflow | float_flag_output_denormal)) { |
65 | DeviceClass *dc = DEVICE_CLASS(klass); | 31 | - target_bits |= 8; |
66 | - SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | 32 | + target_bits |= FPSR_UFC; |
67 | 33 | } | |
68 | - k->init = nvram_sysbus_initfn; | 34 | if (host_bits & float_flag_inexact) { |
69 | + dc->realize = nvram_sysbus_realize; | 35 | - target_bits |= 0x10; |
70 | dc->vmsd = &vmstate_nvram; | 36 | + target_bits |= FPSR_IXC; |
71 | dc->props = nvram_sysbus_properties; | 37 | } |
38 | if (host_bits & float_flag_input_denormal) { | ||
39 | - target_bits |= 0x80; | ||
40 | + target_bits |= FPSR_IDC; | ||
41 | } | ||
42 | return target_bits; | ||
72 | } | 43 | } |
73 | -- | 44 | -- |
74 | 2.19.2 | 45 | 2.34.1 |
75 | |||
76 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | In vfp_exceptbits_from_host(), we accumulate the FPSR flags in |
---|---|---|---|
2 | an "int", and our return type is also "int". However, the only | ||
3 | callsite returns the same information as a uint32_t, and | ||
4 | more generally we handle FPSR values in the code as uint32_t, | ||
5 | not int. Bring this function in to line with that convention. | ||
2 | 6 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 7 | There is no behaviour change because none of the FPSR bits |
4 | puv3_pm_class_init(). | 8 | we set in this function are bit 31. The input argument to |
9 | the function remains 'int' because that is the return type | ||
10 | of the softfloat get_float_exception_flags(). | ||
5 | 11 | ||
6 | Cc: gxt@mprc.pku.edu.cn | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20250124162836.2332150-6-peter.maydell@linaro.org | ||
15 | --- | ||
16 | target/arm/vfp_helper.c | 4 ++-- | ||
17 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
7 | 18 | ||
8 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 19 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c |
9 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20181130093852.20739-14-maozhongyi@cmss.chinamobile.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | hw/misc/puv3_pm.c | 10 ++++------ | ||
16 | 1 file changed, 4 insertions(+), 6 deletions(-) | ||
17 | |||
18 | diff --git a/hw/misc/puv3_pm.c b/hw/misc/puv3_pm.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/misc/puv3_pm.c | 21 | --- a/target/arm/vfp_helper.c |
21 | +++ b/hw/misc/puv3_pm.c | 22 | +++ b/target/arm/vfp_helper.c |
22 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps puv3_pm_ops = { | 23 | @@ -XXX,XX +XXX,XX @@ |
23 | .endianness = DEVICE_NATIVE_ENDIAN, | 24 | #ifdef CONFIG_TCG |
24 | }; | 25 | |
25 | 26 | /* Convert host exception flags to vfp form. */ | |
26 | -static int puv3_pm_init(SysBusDevice *dev) | 27 | -static inline int vfp_exceptbits_from_host(int host_bits) |
27 | +static void puv3_pm_realize(DeviceState *dev, Error **errp) | 28 | +static inline uint32_t vfp_exceptbits_from_host(int host_bits) |
28 | { | 29 | { |
29 | PUV3PMState *s = PUV3_PM(dev); | 30 | - int target_bits = 0; |
30 | 31 | + uint32_t target_bits = 0; | |
31 | @@ -XXX,XX +XXX,XX @@ static int puv3_pm_init(SysBusDevice *dev) | 32 | |
32 | 33 | if (host_bits & float_flag_invalid) { | |
33 | memory_region_init_io(&s->iomem, OBJECT(s), &puv3_pm_ops, s, "puv3_pm", | 34 | target_bits |= FPSR_IOC; |
34 | PUV3_REGS_OFFSET); | ||
35 | - sysbus_init_mmio(dev, &s->iomem); | ||
36 | - | ||
37 | - return 0; | ||
38 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
39 | } | ||
40 | |||
41 | static void puv3_pm_class_init(ObjectClass *klass, void *data) | ||
42 | { | ||
43 | - SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); | ||
44 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
45 | |||
46 | - sdc->init = puv3_pm_init; | ||
47 | + dc->realize = puv3_pm_realize; | ||
48 | } | ||
49 | |||
50 | static const TypeInfo puv3_pm_info = { | ||
51 | -- | 35 | -- |
52 | 2.19.2 | 36 | 2.34.1 |
53 | |||
54 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | We want to split the existing fp_status in the Arm CPUState into |
---|---|---|---|
2 | separate float_status fields for AArch32 and AArch64. (This is | ||
3 | because new control bits defined by FEAT_AFP only have an effect for | ||
4 | AArch64, not AArch32.) To make this split we will: | ||
5 | * define new fp_status_a32 and fp_status_a64 which have | ||
6 | identical behaviour to the existing fp_status | ||
7 | * move existing uses of fp_status to fp_status_a32 or | ||
8 | fp_status_a64 as appropriate | ||
9 | * delete the old fp_status when it has no uses left | ||
2 | 10 | ||
3 | Because EL3 has a fixed execution mode, we can properly decide | 11 | In this patch we add the new float_status fields. |
4 | which of the bits are RES{0,1}. | ||
5 | 12 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 13 | We will also need to split fp_status_f16, but we will do that |
7 | Message-id: 20181203203839.757-8-richard.henderson@linaro.org | 14 | as a separate series of patches. |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20250124162836.2332150-7-peter.maydell@linaro.org | ||
10 | --- | 19 | --- |
11 | target/arm/cpu.h | 2 -- | 20 | target/arm/cpu.h | 4 ++++ |
12 | target/arm/helper.c | 14 +++++++++----- | 21 | target/arm/tcg/translate.h | 12 ++++++++++++ |
13 | 2 files changed, 9 insertions(+), 7 deletions(-) | 22 | target/arm/cpu.c | 2 ++ |
23 | target/arm/vfp_helper.c | 12 ++++++++++++ | ||
24 | 4 files changed, 30 insertions(+) | ||
14 | 25 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 26 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 28 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/cpu.h | 29 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | 30 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
20 | #define SCR_FIEN (1U << 21) | 31 | /* There are a number of distinct float control structures: |
21 | #define SCR_ENSCXT (1U << 25) | 32 | * |
22 | #define SCR_ATA (1U << 26) | 33 | * fp_status: is the "normal" fp status. |
23 | -#define SCR_AARCH32_MASK (0x3fff & ~(SCR_RW | SCR_ST)) | 34 | + * fp_status_a32: is the "normal" fp status for AArch32 insns |
24 | -#define SCR_AARCH64_MASK (0x3fff & ~SCR_NET) | 35 | + * fp_status_a64: is the "normal" fp status for AArch64 insns |
25 | 36 | * fp_status_fp16: used for half-precision calculations | |
26 | /* Return the current FPSCR value. */ | 37 | * standard_fp_status : the ARM "Standard FPSCR Value" |
27 | uint32_t vfp_get_fpscr(CPUARMState *env); | 38 | * standard_fp_status_fp16 : used for half-precision |
28 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 39 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
40 | * an explicit FPSCR read. | ||
41 | */ | ||
42 | float_status fp_status; | ||
43 | + float_status fp_status_a32; | ||
44 | + float_status fp_status_a64; | ||
45 | float_status fp_status_f16; | ||
46 | float_status standard_fp_status; | ||
47 | float_status standard_fp_status_f16; | ||
48 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | 49 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/helper.c | 50 | --- a/target/arm/tcg/translate.h |
31 | +++ b/target/arm/helper.c | 51 | +++ b/target/arm/tcg/translate.h |
32 | @@ -XXX,XX +XXX,XX @@ static void vbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | 52 | @@ -XXX,XX +XXX,XX @@ static inline CPUARMTBFlags arm_tbflags_from_tb(const TranslationBlock *tb) |
33 | 53 | */ | |
34 | static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 54 | typedef enum ARMFPStatusFlavour { |
35 | { | 55 | FPST_FPCR, |
36 | - /* We only mask off bits that are RES0 both for AArch64 and AArch32. | 56 | + FPST_A32, |
37 | - * For bits that vary between AArch32/64, code needs to check the | 57 | + FPST_A64, |
38 | - * current execution mode before directly using the feature bit. | 58 | FPST_FPCR_F16, |
39 | - */ | 59 | FPST_STD, |
40 | - uint32_t valid_mask = SCR_AARCH64_MASK | SCR_AARCH32_MASK; | 60 | FPST_STD_F16, |
41 | + /* Begin with base v8.0 state. */ | 61 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMFPStatusFlavour { |
42 | + uint32_t valid_mask = 0x3fff; | 62 | * |
43 | + | 63 | * FPST_FPCR |
44 | + if (arm_el_is_aa64(env, 3)) { | 64 | * for non-FP16 operations controlled by the FPCR |
45 | + value |= SCR_FW | SCR_AW; /* these two bits are RES1. */ | 65 | + * FPST_A32 |
46 | + valid_mask &= ~SCR_NET; | 66 | + * for AArch32 non-FP16 operations controlled by the FPCR |
47 | + } else { | 67 | + * FPST_A64 |
48 | + valid_mask &= ~(SCR_RW | SCR_ST); | 68 | + * for AArch64 non-FP16 operations controlled by the FPCR |
49 | + } | 69 | * FPST_FPCR_F16 |
50 | 70 | * for operations controlled by the FPCR where FPCR.FZ16 is to be used | |
51 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | 71 | * FPST_STD |
52 | valid_mask &= ~SCR_HCE; | 72 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_ptr fpstatus_ptr(ARMFPStatusFlavour flavour) |
73 | case FPST_FPCR: | ||
74 | offset = offsetof(CPUARMState, vfp.fp_status); | ||
75 | break; | ||
76 | + case FPST_A32: | ||
77 | + offset = offsetof(CPUARMState, vfp.fp_status_a32); | ||
78 | + break; | ||
79 | + case FPST_A64: | ||
80 | + offset = offsetof(CPUARMState, vfp.fp_status_a64); | ||
81 | + break; | ||
82 | case FPST_FPCR_F16: | ||
83 | offset = offsetof(CPUARMState, vfp.fp_status_f16); | ||
84 | break; | ||
85 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/target/arm/cpu.c | ||
88 | +++ b/target/arm/cpu.c | ||
89 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj, ResetType type) | ||
90 | set_default_nan_mode(1, &env->vfp.standard_fp_status); | ||
91 | set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); | ||
92 | arm_set_default_fp_behaviours(&env->vfp.fp_status); | ||
93 | + arm_set_default_fp_behaviours(&env->vfp.fp_status_a32); | ||
94 | + arm_set_default_fp_behaviours(&env->vfp.fp_status_a64); | ||
95 | arm_set_default_fp_behaviours(&env->vfp.standard_fp_status); | ||
96 | arm_set_default_fp_behaviours(&env->vfp.fp_status_f16); | ||
97 | arm_set_default_fp_behaviours(&env->vfp.standard_fp_status_f16); | ||
98 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/target/arm/vfp_helper.c | ||
101 | +++ b/target/arm/vfp_helper.c | ||
102 | @@ -XXX,XX +XXX,XX @@ static uint32_t vfp_get_fpsr_from_host(CPUARMState *env) | ||
103 | uint32_t i; | ||
104 | |||
105 | i = get_float_exception_flags(&env->vfp.fp_status); | ||
106 | + i |= get_float_exception_flags(&env->vfp.fp_status_a32); | ||
107 | + i |= get_float_exception_flags(&env->vfp.fp_status_a64); | ||
108 | i |= get_float_exception_flags(&env->vfp.standard_fp_status); | ||
109 | /* FZ16 does not generate an input denormal exception. */ | ||
110 | i |= (get_float_exception_flags(&env->vfp.fp_status_f16) | ||
111 | @@ -XXX,XX +XXX,XX @@ static void vfp_clear_float_status_exc_flags(CPUARMState *env) | ||
112 | * be the architecturally up-to-date exception flag information first. | ||
113 | */ | ||
114 | set_float_exception_flags(0, &env->vfp.fp_status); | ||
115 | + set_float_exception_flags(0, &env->vfp.fp_status_a32); | ||
116 | + set_float_exception_flags(0, &env->vfp.fp_status_a64); | ||
117 | set_float_exception_flags(0, &env->vfp.fp_status_f16); | ||
118 | set_float_exception_flags(0, &env->vfp.standard_fp_status); | ||
119 | set_float_exception_flags(0, &env->vfp.standard_fp_status_f16); | ||
120 | @@ -XXX,XX +XXX,XX @@ static void vfp_set_fpcr_to_host(CPUARMState *env, uint32_t val, uint32_t mask) | ||
121 | break; | ||
122 | } | ||
123 | set_float_rounding_mode(i, &env->vfp.fp_status); | ||
124 | + set_float_rounding_mode(i, &env->vfp.fp_status_a32); | ||
125 | + set_float_rounding_mode(i, &env->vfp.fp_status_a64); | ||
126 | set_float_rounding_mode(i, &env->vfp.fp_status_f16); | ||
127 | } | ||
128 | if (changed & FPCR_FZ16) { | ||
129 | @@ -XXX,XX +XXX,XX @@ static void vfp_set_fpcr_to_host(CPUARMState *env, uint32_t val, uint32_t mask) | ||
130 | bool ftz_enabled = val & FPCR_FZ; | ||
131 | set_flush_to_zero(ftz_enabled, &env->vfp.fp_status); | ||
132 | set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status); | ||
133 | + set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_a32); | ||
134 | + set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status_a32); | ||
135 | + set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_a64); | ||
136 | + set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status_a64); | ||
137 | } | ||
138 | if (changed & FPCR_DN) { | ||
139 | bool dnan_enabled = val & FPCR_DN; | ||
140 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status); | ||
141 | + set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_a32); | ||
142 | + set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_a64); | ||
143 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_f16); | ||
144 | } | ||
145 | } | ||
53 | -- | 146 | -- |
54 | 2.19.2 | 147 | 2.34.1 |
55 | |||
56 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | Switch from vfp.fp_status to vfp.fp_status_a64 for helpers which: |
---|---|---|---|
2 | * directly reference an fp_status field | ||
3 | * are called only from the A64 decoder | ||
4 | * are not called inside a set_rmode/restore_rmode sequence | ||
2 | 5 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | milkymist_pfpu_class_init(). | 7 | Message-id: 20250124162836.2332150-8-peter.maydell@linaro.org |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | --- | ||
10 | target/arm/tcg/sme_helper.c | 2 +- | ||
11 | target/arm/tcg/vec_helper.c | 8 ++++---- | ||
12 | 2 files changed, 5 insertions(+), 5 deletions(-) | ||
5 | 13 | ||
6 | Cc: michael@walle.cc | 14 | diff --git a/target/arm/tcg/sme_helper.c b/target/arm/tcg/sme_helper.c |
7 | |||
8 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
9 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Message-id: 20181130093852.20739-13-maozhongyi@cmss.chinamobile.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/misc/milkymist-pfpu.c | 12 +++++------- | ||
15 | 1 file changed, 5 insertions(+), 7 deletions(-) | ||
16 | |||
17 | diff --git a/hw/misc/milkymist-pfpu.c b/hw/misc/milkymist-pfpu.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/misc/milkymist-pfpu.c | 16 | --- a/target/arm/tcg/sme_helper.c |
20 | +++ b/hw/misc/milkymist-pfpu.c | 17 | +++ b/target/arm/tcg/sme_helper.c |
21 | @@ -XXX,XX +XXX,XX @@ static void milkymist_pfpu_reset(DeviceState *d) | 18 | @@ -XXX,XX +XXX,XX @@ void HELPER(sme_fmopa_h)(void *vza, void *vzn, void *vzm, void *vpn, |
22 | } | 19 | * round-to-odd -- see above. |
20 | */ | ||
21 | fpst_f16 = env->vfp.fp_status_f16; | ||
22 | - fpst_std = env->vfp.fp_status; | ||
23 | + fpst_std = env->vfp.fp_status_a64; | ||
24 | set_default_nan_mode(true, &fpst_std); | ||
25 | set_default_nan_mode(true, &fpst_f16); | ||
26 | fpst_odd = fpst_std; | ||
27 | diff --git a/target/arm/tcg/vec_helper.c b/target/arm/tcg/vec_helper.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/tcg/vec_helper.c | ||
30 | +++ b/target/arm/tcg/vec_helper.c | ||
31 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fmlal_a32)(void *vd, void *vn, void *vm, | ||
32 | void HELPER(gvec_fmlal_a64)(void *vd, void *vn, void *vm, | ||
33 | CPUARMState *env, uint32_t desc) | ||
34 | { | ||
35 | - do_fmlal(vd, vn, vm, &env->vfp.fp_status, desc, | ||
36 | + do_fmlal(vd, vn, vm, &env->vfp.fp_status_a64, desc, | ||
37 | get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); | ||
23 | } | 38 | } |
24 | 39 | ||
25 | -static int milkymist_pfpu_init(SysBusDevice *dev) | 40 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve2_fmlal_zzzw_s)(void *vd, void *vn, void *vm, void *va, |
26 | +static void milkymist_pfpu_realize(DeviceState *dev, Error **errp) | 41 | intptr_t i, oprsz = simd_oprsz(desc); |
42 | uint16_t negn = extract32(desc, SIMD_DATA_SHIFT, 1) << 15; | ||
43 | intptr_t sel = extract32(desc, SIMD_DATA_SHIFT + 1, 1) * sizeof(float16); | ||
44 | - float_status *status = &env->vfp.fp_status; | ||
45 | + float_status *status = &env->vfp.fp_status_a64; | ||
46 | bool fz16 = get_flush_inputs_to_zero(&env->vfp.fp_status_f16); | ||
47 | |||
48 | for (i = 0; i < oprsz; i += sizeof(float32)) { | ||
49 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fmlal_idx_a32)(void *vd, void *vn, void *vm, | ||
50 | void HELPER(gvec_fmlal_idx_a64)(void *vd, void *vn, void *vm, | ||
51 | CPUARMState *env, uint32_t desc) | ||
27 | { | 52 | { |
28 | MilkymistPFPUState *s = MILKYMIST_PFPU(dev); | 53 | - do_fmlal_idx(vd, vn, vm, &env->vfp.fp_status, desc, |
29 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 54 | + do_fmlal_idx(vd, vn, vm, &env->vfp.fp_status_a64, desc, |
30 | 55 | get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); | |
31 | - sysbus_init_irq(dev, &s->irq); | ||
32 | + sysbus_init_irq(sbd, &s->irq); | ||
33 | |||
34 | memory_region_init_io(&s->regs_region, OBJECT(dev), &pfpu_mmio_ops, s, | ||
35 | "milkymist-pfpu", MICROCODE_END * 4); | ||
36 | - sysbus_init_mmio(dev, &s->regs_region); | ||
37 | - | ||
38 | - return 0; | ||
39 | + sysbus_init_mmio(sbd, &s->regs_region); | ||
40 | } | 56 | } |
41 | 57 | ||
42 | static const VMStateDescription vmstate_milkymist_pfpu = { | 58 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve2_fmlal_zzxw_s)(void *vd, void *vn, void *vm, void *va, |
43 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_milkymist_pfpu = { | 59 | uint16_t negn = extract32(desc, SIMD_DATA_SHIFT, 1) << 15; |
44 | static void milkymist_pfpu_class_init(ObjectClass *klass, void *data) | 60 | intptr_t sel = extract32(desc, SIMD_DATA_SHIFT + 1, 1) * sizeof(float16); |
45 | { | 61 | intptr_t idx = extract32(desc, SIMD_DATA_SHIFT + 2, 3) * sizeof(float16); |
46 | DeviceClass *dc = DEVICE_CLASS(klass); | 62 | - float_status *status = &env->vfp.fp_status; |
47 | - SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | 63 | + float_status *status = &env->vfp.fp_status_a64; |
48 | 64 | bool fz16 = get_flush_inputs_to_zero(&env->vfp.fp_status_f16); | |
49 | - k->init = milkymist_pfpu_init; | 65 | |
50 | + dc->realize = milkymist_pfpu_realize; | 66 | for (i = 0; i < oprsz; i += 16) { |
51 | dc->reset = milkymist_pfpu_reset; | ||
52 | dc->vmsd = &vmstate_milkymist_pfpu; | ||
53 | } | ||
54 | -- | 67 | -- |
55 | 2.19.2 | 68 | 2.34.1 |
56 | |||
57 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | In is_ebf(), we might be called for A64 or A32, but we have |
---|---|---|---|
2 | the CPUARMState* so we can select fp_status_a64 or | ||
3 | fp_status_a32 accordingly. | ||
2 | 4 | ||
3 | Reduce number of virtio-mmio instances. This is in preparation | ||
4 | for correcting the interrupt setup for Versal. | ||
5 | |||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Message-id: 20181129163655.20370-3-edgar.iglesias@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | --- | 7 | --- |
11 | hw/arm/xlnx-versal-virt.c | 2 +- | 8 | target/arm/tcg/vec_helper.c | 2 +- |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 9 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 10 | ||
14 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | 11 | diff --git a/target/arm/tcg/vec_helper.c b/target/arm/tcg/vec_helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/xlnx-versal-virt.c | 13 | --- a/target/arm/tcg/vec_helper.c |
17 | +++ b/hw/arm/xlnx-versal-virt.c | 14 | +++ b/target/arm/tcg/vec_helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static void *versal_virt_get_dtb(const struct arm_boot_info *binfo, | 15 | @@ -XXX,XX +XXX,XX @@ bool is_ebf(CPUARMState *env, float_status *statusp, float_status *oddstatusp) |
19 | return board->fdt; | 16 | */ |
20 | } | 17 | bool ebf = is_a64(env) && env->vfp.fpcr & FPCR_EBF; |
21 | 18 | ||
22 | -#define NUM_VIRTIO_TRANSPORT 32 | 19 | - *statusp = env->vfp.fp_status; |
23 | +#define NUM_VIRTIO_TRANSPORT 8 | 20 | + *statusp = is_a64(env) ? env->vfp.fp_status_a64 : env->vfp.fp_status_a32; |
24 | static void create_virtio_regions(VersalVirt *s) | 21 | set_default_nan_mode(true, statusp); |
25 | { | 22 | |
26 | int virtio_mmio_size = 0x200; | 23 | if (ebf) { |
27 | -- | 24 | -- |
28 | 2.19.2 | 25 | 2.34.1 |
29 | |||
30 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | Use fp_status_a32 in the vjcvt helper function; this is called only |
---|---|---|---|
2 | from the A32/T32 decoder and is not used inside a | ||
3 | set_rmode/restore_rmode sequence. | ||
2 | 4 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | pl050_class_init(). | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20250124162836.2332150-9-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/vfp_helper.c | 2 +- | ||
10 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
5 | 11 | ||
6 | Cc: peter.maydell@linaro.org | 12 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c |
7 | Cc: qemu-arm@nongnu.org | ||
8 | |||
9 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
10 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20181130093852.20739-10-maozhongyi@cmss.chinamobile.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | hw/input/pl050.c | 11 +++++------ | ||
16 | 1 file changed, 5 insertions(+), 6 deletions(-) | ||
17 | |||
18 | diff --git a/hw/input/pl050.c b/hw/input/pl050.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/input/pl050.c | 14 | --- a/target/arm/vfp_helper.c |
21 | +++ b/hw/input/pl050.c | 15 | +++ b/target/arm/vfp_helper.c |
22 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps pl050_ops = { | 16 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(fjcvtzs)(float64 value, float_status *status) |
23 | .endianness = DEVICE_NATIVE_ENDIAN, | 17 | |
24 | }; | 18 | uint32_t HELPER(vjcvt)(float64 value, CPUARMState *env) |
25 | |||
26 | -static int pl050_initfn(SysBusDevice *dev) | ||
27 | +static void pl050_realize(DeviceState *dev, Error **errp) | ||
28 | { | 19 | { |
29 | PL050State *s = PL050(dev); | 20 | - uint64_t pair = HELPER(fjcvtzs)(value, &env->vfp.fp_status); |
30 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 21 | + uint64_t pair = HELPER(fjcvtzs)(value, &env->vfp.fp_status_a32); |
31 | 22 | uint32_t result = pair; | |
32 | memory_region_init_io(&s->iomem, OBJECT(s), &pl050_ops, s, "pl050", 0x1000); | 23 | uint32_t z = (pair >> 32) == 0; |
33 | - sysbus_init_mmio(dev, &s->iomem); | ||
34 | - sysbus_init_irq(dev, &s->irq); | ||
35 | + sysbus_init_mmio(sbd, &s->iomem); | ||
36 | + sysbus_init_irq(sbd, &s->irq); | ||
37 | if (s->is_mouse) { | ||
38 | s->dev = ps2_mouse_init(pl050_update, s); | ||
39 | } else { | ||
40 | s->dev = ps2_kbd_init(pl050_update, s); | ||
41 | } | ||
42 | - return 0; | ||
43 | } | ||
44 | |||
45 | static void pl050_keyboard_init(Object *obj) | ||
46 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo pl050_mouse_info = { | ||
47 | static void pl050_class_init(ObjectClass *oc, void *data) | ||
48 | { | ||
49 | DeviceClass *dc = DEVICE_CLASS(oc); | ||
50 | - SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(oc); | ||
51 | |||
52 | - sdc->init = pl050_initfn; | ||
53 | + dc->realize = pl050_realize; | ||
54 | dc->vmsd = &vmstate_pl050; | ||
55 | } | ||
56 | 24 | ||
57 | -- | 25 | -- |
58 | 2.19.2 | 26 | 2.34.1 |
59 | |||
60 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | The helpers vfp_cmps, vfp_cmpes, vfp_cmpd, vfp_cmped are used only from |
---|---|---|---|
2 | the A32 decoder; the A64 decoder uses separate vfp_cmps_a64 etc helpers | ||
3 | (because for A64 we update the main NZCV flags and for A32 we update | ||
4 | the FPSCR NZCV flags). So we can make these helpers use the fp_status_a32 | ||
5 | field instead of fp_status. | ||
2 | 6 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | milkymist_hpdmc_class_init(). | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20250124162836.2332150-10-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/vfp_helper.c | 4 ++-- | ||
12 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
5 | 13 | ||
6 | Cc: gxt@mprc.pku.edu.cn | 14 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c |
7 | Cc: michael@walle.cc | ||
8 | |||
9 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
10 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20181130093852.20739-12-maozhongyi@cmss.chinamobile.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | hw/misc/milkymist-hpdmc.c | 9 +++------ | ||
16 | 1 file changed, 3 insertions(+), 6 deletions(-) | ||
17 | |||
18 | diff --git a/hw/misc/milkymist-hpdmc.c b/hw/misc/milkymist-hpdmc.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/misc/milkymist-hpdmc.c | 16 | --- a/target/arm/vfp_helper.c |
21 | +++ b/hw/misc/milkymist-hpdmc.c | 17 | +++ b/target/arm/vfp_helper.c |
22 | @@ -XXX,XX +XXX,XX @@ static void milkymist_hpdmc_reset(DeviceState *d) | 18 | @@ -XXX,XX +XXX,XX @@ void VFP_HELPER(cmpe, P)(ARGTYPE a, ARGTYPE b, CPUARMState *env) \ |
23 | | IODELAY_PLL2_LOCKED; | 19 | FLOATTYPE ## _compare(a, b, &env->vfp.FPST)); \ |
24 | } | 20 | } |
25 | 21 | DO_VFP_cmp(h, float16, dh_ctype_f16, fp_status_f16) | |
26 | -static int milkymist_hpdmc_init(SysBusDevice *dev) | 22 | -DO_VFP_cmp(s, float32, float32, fp_status) |
27 | +static void milkymist_hpdmc_realize(DeviceState *dev, Error **errp) | 23 | -DO_VFP_cmp(d, float64, float64, fp_status) |
28 | { | 24 | +DO_VFP_cmp(s, float32, float32, fp_status_a32) |
29 | MilkymistHpdmcState *s = MILKYMIST_HPDMC(dev); | 25 | +DO_VFP_cmp(d, float64, float64, fp_status_a32) |
30 | 26 | #undef DO_VFP_cmp | |
31 | memory_region_init_io(&s->regs_region, OBJECT(dev), &hpdmc_mmio_ops, s, | 27 | |
32 | "milkymist-hpdmc", R_MAX * 4); | 28 | /* Integer to float and float to integer conversions */ |
33 | - sysbus_init_mmio(dev, &s->regs_region); | ||
34 | - | ||
35 | - return 0; | ||
36 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->regs_region); | ||
37 | } | ||
38 | |||
39 | static const VMStateDescription vmstate_milkymist_hpdmc = { | ||
40 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_milkymist_hpdmc = { | ||
41 | static void milkymist_hpdmc_class_init(ObjectClass *klass, void *data) | ||
42 | { | ||
43 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
44 | - SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | ||
45 | |||
46 | - k->init = milkymist_hpdmc_init; | ||
47 | + dc->realize = milkymist_hpdmc_realize; | ||
48 | dc->reset = milkymist_hpdmc_reset; | ||
49 | dc->vmsd = &vmstate_milkymist_hpdmc; | ||
50 | } | ||
51 | -- | 29 | -- |
52 | 2.19.2 | 30 | 2.34.1 |
53 | |||
54 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | In the A32 decoder, use FPST_A32 rather than FPST_FPCR. By |
---|---|---|---|
2 | doing an automated conversion of the whole file we avoid possibly | ||
3 | using more than one fpst value in a set_rmode/op/restore_rmode | ||
4 | sequence. | ||
2 | 5 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 6 | Patch created with |
4 | puv3_intc_class_init(). | 7 | perl -p -i -e 's/FPST_FPCR(?!_)/FPST_A32/g' target/arm/tcg/translate-vfp.c |
5 | 8 | ||
6 | Cc: gxt@mprc.pku.edu.cn | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20250124162836.2332150-11-peter.maydell@linaro.org | ||
12 | --- | ||
13 | target/arm/tcg/translate-vfp.c | 54 +++++++++++++++++----------------- | ||
14 | 1 file changed, 27 insertions(+), 27 deletions(-) | ||
7 | 15 | ||
8 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 16 | diff --git a/target/arm/tcg/translate-vfp.c b/target/arm/tcg/translate-vfp.c |
9 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Message-id: 20181130093852.20739-11-maozhongyi@cmss.chinamobile.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/intc/puv3_intc.c | 11 ++++------- | ||
15 | 1 file changed, 4 insertions(+), 7 deletions(-) | ||
16 | |||
17 | diff --git a/hw/intc/puv3_intc.c b/hw/intc/puv3_intc.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/intc/puv3_intc.c | 18 | --- a/target/arm/tcg/translate-vfp.c |
20 | +++ b/hw/intc/puv3_intc.c | 19 | +++ b/target/arm/tcg/translate-vfp.c |
21 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps puv3_intc_ops = { | 20 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINT(DisasContext *s, arg_VRINT *a) |
22 | .endianness = DEVICE_NATIVE_ENDIAN, | 21 | if (sz == 1) { |
23 | }; | 22 | fpst = fpstatus_ptr(FPST_FPCR_F16); |
24 | 23 | } else { | |
25 | -static int puv3_intc_init(SysBusDevice *sbd) | 24 | - fpst = fpstatus_ptr(FPST_FPCR); |
26 | +static void puv3_intc_realize(DeviceState *dev, Error **errp) | 25 | + fpst = fpstatus_ptr(FPST_A32); |
26 | } | ||
27 | |||
28 | tcg_rmode = gen_set_rmode(rounding, fpst); | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
30 | if (sz == 1) { | ||
31 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
32 | } else { | ||
33 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
34 | + fpst = fpstatus_ptr(FPST_A32); | ||
35 | } | ||
36 | |||
37 | tcg_shift = tcg_constant_i32(0); | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_sp(DisasContext *s, VFPGen3OpSPFn *fn, | ||
39 | f0 = tcg_temp_new_i32(); | ||
40 | f1 = tcg_temp_new_i32(); | ||
41 | fd = tcg_temp_new_i32(); | ||
42 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
43 | + fpst = fpstatus_ptr(FPST_A32); | ||
44 | |||
45 | vfp_load_reg32(f0, vn); | ||
46 | vfp_load_reg32(f1, vm); | ||
47 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_dp(DisasContext *s, VFPGen3OpDPFn *fn, | ||
48 | f0 = tcg_temp_new_i64(); | ||
49 | f1 = tcg_temp_new_i64(); | ||
50 | fd = tcg_temp_new_i64(); | ||
51 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
52 | + fpst = fpstatus_ptr(FPST_A32); | ||
53 | |||
54 | vfp_load_reg64(f0, vn); | ||
55 | vfp_load_reg64(f1, vm); | ||
56 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_sp(DisasContext *s, arg_VFMA_sp *a, bool neg_n, bool neg_d) | ||
57 | /* VFNMA, VFNMS */ | ||
58 | gen_vfp_negs(vd, vd); | ||
59 | } | ||
60 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
61 | + fpst = fpstatus_ptr(FPST_A32); | ||
62 | gen_helper_vfp_muladds(vd, vn, vm, vd, fpst); | ||
63 | vfp_store_reg32(vd, a->vd); | ||
64 | return true; | ||
65 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_dp(DisasContext *s, arg_VFMA_dp *a, bool neg_n, bool neg_d) | ||
66 | /* VFNMA, VFNMS */ | ||
67 | gen_vfp_negd(vd, vd); | ||
68 | } | ||
69 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
70 | + fpst = fpstatus_ptr(FPST_A32); | ||
71 | gen_helper_vfp_muladdd(vd, vn, vm, vd, fpst); | ||
72 | vfp_store_reg64(vd, a->vd); | ||
73 | return true; | ||
74 | @@ -XXX,XX +XXX,XX @@ static void gen_VSQRT_hp(TCGv_i32 vd, TCGv_i32 vm) | ||
75 | |||
76 | static void gen_VSQRT_sp(TCGv_i32 vd, TCGv_i32 vm) | ||
27 | { | 77 | { |
28 | - DeviceState *dev = DEVICE(sbd); | 78 | - gen_helper_vfp_sqrts(vd, vm, fpstatus_ptr(FPST_FPCR)); |
29 | PUV3INTCState *s = PUV3_INTC(dev); | 79 | + gen_helper_vfp_sqrts(vd, vm, fpstatus_ptr(FPST_A32)); |
30 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 80 | } |
31 | 81 | ||
32 | qdev_init_gpio_in(dev, puv3_intc_handler, PUV3_IRQS_NR); | 82 | static void gen_VSQRT_dp(TCGv_i64 vd, TCGv_i64 vm) |
33 | sysbus_init_irq(sbd, &s->parent_irq); | ||
34 | @@ -XXX,XX +XXX,XX @@ static int puv3_intc_init(SysBusDevice *sbd) | ||
35 | memory_region_init_io(&s->iomem, OBJECT(s), &puv3_intc_ops, s, "puv3_intc", | ||
36 | PUV3_REGS_OFFSET); | ||
37 | sysbus_init_mmio(sbd, &s->iomem); | ||
38 | - | ||
39 | - return 0; | ||
40 | } | ||
41 | |||
42 | static void puv3_intc_class_init(ObjectClass *klass, void *data) | ||
43 | { | 83 | { |
44 | - SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); | 84 | - gen_helper_vfp_sqrtd(vd, vm, fpstatus_ptr(FPST_FPCR)); |
45 | - | 85 | + gen_helper_vfp_sqrtd(vd, vm, fpstatus_ptr(FPST_A32)); |
46 | - sdc->init = puv3_intc_init; | 86 | } |
47 | + DeviceClass *dc = DEVICE_CLASS(klass); | 87 | |
48 | + dc->realize = puv3_intc_realize; | 88 | DO_VFP_2OP(VSQRT, hp, gen_VSQRT_hp, aa32_fp16_arith) |
49 | } | 89 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f32_f16(DisasContext *s, arg_VCVT_f32_f16 *a) |
50 | 90 | return true; | |
51 | static const TypeInfo puv3_intc_info = { | 91 | } |
92 | |||
93 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
94 | + fpst = fpstatus_ptr(FPST_A32); | ||
95 | ahp_mode = get_ahp_flag(); | ||
96 | tmp = tcg_temp_new_i32(); | ||
97 | /* The T bit tells us if we want the low or high 16 bits of Vm */ | ||
98 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f64_f16(DisasContext *s, arg_VCVT_f64_f16 *a) | ||
99 | return true; | ||
100 | } | ||
101 | |||
102 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
103 | + fpst = fpstatus_ptr(FPST_A32); | ||
104 | ahp_mode = get_ahp_flag(); | ||
105 | tmp = tcg_temp_new_i32(); | ||
106 | /* The T bit tells us if we want the low or high 16 bits of Vm */ | ||
107 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_b16_f32(DisasContext *s, arg_VCVT_b16_f32 *a) | ||
108 | return true; | ||
109 | } | ||
110 | |||
111 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
112 | + fpst = fpstatus_ptr(FPST_A32); | ||
113 | tmp = tcg_temp_new_i32(); | ||
114 | |||
115 | vfp_load_reg32(tmp, a->vm); | ||
116 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f16_f32(DisasContext *s, arg_VCVT_f16_f32 *a) | ||
117 | return true; | ||
118 | } | ||
119 | |||
120 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
121 | + fpst = fpstatus_ptr(FPST_A32); | ||
122 | ahp_mode = get_ahp_flag(); | ||
123 | tmp = tcg_temp_new_i32(); | ||
124 | |||
125 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f16_f64(DisasContext *s, arg_VCVT_f16_f64 *a) | ||
126 | return true; | ||
127 | } | ||
128 | |||
129 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
130 | + fpst = fpstatus_ptr(FPST_A32); | ||
131 | ahp_mode = get_ahp_flag(); | ||
132 | tmp = tcg_temp_new_i32(); | ||
133 | vm = tcg_temp_new_i64(); | ||
134 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTR_sp(DisasContext *s, arg_VRINTR_sp *a) | ||
135 | |||
136 | tmp = tcg_temp_new_i32(); | ||
137 | vfp_load_reg32(tmp, a->vm); | ||
138 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
139 | + fpst = fpstatus_ptr(FPST_A32); | ||
140 | gen_helper_rints(tmp, tmp, fpst); | ||
141 | vfp_store_reg32(tmp, a->vd); | ||
142 | return true; | ||
143 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTR_dp(DisasContext *s, arg_VRINTR_dp *a) | ||
144 | |||
145 | tmp = tcg_temp_new_i64(); | ||
146 | vfp_load_reg64(tmp, a->vm); | ||
147 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
148 | + fpst = fpstatus_ptr(FPST_A32); | ||
149 | gen_helper_rintd(tmp, tmp, fpst); | ||
150 | vfp_store_reg64(tmp, a->vd); | ||
151 | return true; | ||
152 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTZ_sp(DisasContext *s, arg_VRINTZ_sp *a) | ||
153 | |||
154 | tmp = tcg_temp_new_i32(); | ||
155 | vfp_load_reg32(tmp, a->vm); | ||
156 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
157 | + fpst = fpstatus_ptr(FPST_A32); | ||
158 | tcg_rmode = gen_set_rmode(FPROUNDING_ZERO, fpst); | ||
159 | gen_helper_rints(tmp, tmp, fpst); | ||
160 | gen_restore_rmode(tcg_rmode, fpst); | ||
161 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTZ_dp(DisasContext *s, arg_VRINTZ_dp *a) | ||
162 | |||
163 | tmp = tcg_temp_new_i64(); | ||
164 | vfp_load_reg64(tmp, a->vm); | ||
165 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
166 | + fpst = fpstatus_ptr(FPST_A32); | ||
167 | tcg_rmode = gen_set_rmode(FPROUNDING_ZERO, fpst); | ||
168 | gen_helper_rintd(tmp, tmp, fpst); | ||
169 | gen_restore_rmode(tcg_rmode, fpst); | ||
170 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTX_sp(DisasContext *s, arg_VRINTX_sp *a) | ||
171 | |||
172 | tmp = tcg_temp_new_i32(); | ||
173 | vfp_load_reg32(tmp, a->vm); | ||
174 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
175 | + fpst = fpstatus_ptr(FPST_A32); | ||
176 | gen_helper_rints_exact(tmp, tmp, fpst); | ||
177 | vfp_store_reg32(tmp, a->vd); | ||
178 | return true; | ||
179 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTX_dp(DisasContext *s, arg_VRINTX_dp *a) | ||
180 | |||
181 | tmp = tcg_temp_new_i64(); | ||
182 | vfp_load_reg64(tmp, a->vm); | ||
183 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
184 | + fpst = fpstatus_ptr(FPST_A32); | ||
185 | gen_helper_rintd_exact(tmp, tmp, fpst); | ||
186 | vfp_store_reg64(tmp, a->vd); | ||
187 | return true; | ||
188 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_sp(DisasContext *s, arg_VCVT_sp *a) | ||
189 | vm = tcg_temp_new_i32(); | ||
190 | vd = tcg_temp_new_i64(); | ||
191 | vfp_load_reg32(vm, a->vm); | ||
192 | - gen_helper_vfp_fcvtds(vd, vm, fpstatus_ptr(FPST_FPCR)); | ||
193 | + gen_helper_vfp_fcvtds(vd, vm, fpstatus_ptr(FPST_A32)); | ||
194 | vfp_store_reg64(vd, a->vd); | ||
195 | return true; | ||
196 | } | ||
197 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_dp(DisasContext *s, arg_VCVT_dp *a) | ||
198 | vd = tcg_temp_new_i32(); | ||
199 | vm = tcg_temp_new_i64(); | ||
200 | vfp_load_reg64(vm, a->vm); | ||
201 | - gen_helper_vfp_fcvtsd(vd, vm, fpstatus_ptr(FPST_FPCR)); | ||
202 | + gen_helper_vfp_fcvtsd(vd, vm, fpstatus_ptr(FPST_A32)); | ||
203 | vfp_store_reg32(vd, a->vd); | ||
204 | return true; | ||
205 | } | ||
206 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_sp(DisasContext *s, arg_VCVT_int_sp *a) | ||
207 | |||
208 | vm = tcg_temp_new_i32(); | ||
209 | vfp_load_reg32(vm, a->vm); | ||
210 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
211 | + fpst = fpstatus_ptr(FPST_A32); | ||
212 | if (a->s) { | ||
213 | /* i32 -> f32 */ | ||
214 | gen_helper_vfp_sitos(vm, vm, fpst); | ||
215 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_dp(DisasContext *s, arg_VCVT_int_dp *a) | ||
216 | vm = tcg_temp_new_i32(); | ||
217 | vd = tcg_temp_new_i64(); | ||
218 | vfp_load_reg32(vm, a->vm); | ||
219 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
220 | + fpst = fpstatus_ptr(FPST_A32); | ||
221 | if (a->s) { | ||
222 | /* i32 -> f64 */ | ||
223 | gen_helper_vfp_sitod(vd, vm, fpst); | ||
224 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_sp(DisasContext *s, arg_VCVT_fix_sp *a) | ||
225 | vd = tcg_temp_new_i32(); | ||
226 | vfp_load_reg32(vd, a->vd); | ||
227 | |||
228 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
229 | + fpst = fpstatus_ptr(FPST_A32); | ||
230 | shift = tcg_constant_i32(frac_bits); | ||
231 | |||
232 | /* Switch on op:U:sx bits */ | ||
233 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_dp(DisasContext *s, arg_VCVT_fix_dp *a) | ||
234 | vd = tcg_temp_new_i64(); | ||
235 | vfp_load_reg64(vd, a->vd); | ||
236 | |||
237 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
238 | + fpst = fpstatus_ptr(FPST_A32); | ||
239 | shift = tcg_constant_i32(frac_bits); | ||
240 | |||
241 | /* Switch on op:U:sx bits */ | ||
242 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_sp_int(DisasContext *s, arg_VCVT_sp_int *a) | ||
243 | return true; | ||
244 | } | ||
245 | |||
246 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
247 | + fpst = fpstatus_ptr(FPST_A32); | ||
248 | vm = tcg_temp_new_i32(); | ||
249 | vfp_load_reg32(vm, a->vm); | ||
250 | |||
251 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_dp_int(DisasContext *s, arg_VCVT_dp_int *a) | ||
252 | return true; | ||
253 | } | ||
254 | |||
255 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
256 | + fpst = fpstatus_ptr(FPST_A32); | ||
257 | vm = tcg_temp_new_i64(); | ||
258 | vd = tcg_temp_new_i32(); | ||
259 | vfp_load_reg64(vm, a->vm); | ||
52 | -- | 260 | -- |
53 | 2.19.2 | 261 | 2.34.1 |
54 | |||
55 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | In the A64 decoder, use FPST_A64 rather than FPST_FPCR. By |
---|---|---|---|
2 | doing an automated conversion of the whole file we avoid possibly | ||
3 | using more than one fpst value in a set_rmode/op/restore_rmode | ||
4 | sequence. | ||
2 | 5 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 6 | Patch created with |
4 | grlib_apbuart_class_init(). | ||
5 | 7 | ||
6 | Cc: chouteau@adacore.com | 8 | perl -p -i -e 's/FPST_FPCR(?!_)/FPST_A64/g' target/arm/tcg/translate-{a64,sve,sme}.c |
7 | Cc: marcandre.lureau@redhat.com | ||
8 | Cc: pbonzini@redhat.com | ||
9 | 9 | ||
10 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
11 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Message-id: 20181130093852.20739-4-maozhongyi@cmss.chinamobile.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20250124162836.2332150-12-peter.maydell@linaro.org | ||
15 | --- | 13 | --- |
16 | hw/char/grlib_apbuart.c | 12 +++++------- | 14 | target/arm/tcg/translate-a64.c | 70 +++++++++++----------- |
17 | 1 file changed, 5 insertions(+), 7 deletions(-) | 15 | target/arm/tcg/translate-sme.c | 4 +- |
16 | target/arm/tcg/translate-sve.c | 106 ++++++++++++++++----------------- | ||
17 | 3 files changed, 90 insertions(+), 90 deletions(-) | ||
18 | 18 | ||
19 | diff --git a/hw/char/grlib_apbuart.c b/hw/char/grlib_apbuart.c | 19 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
20 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/char/grlib_apbuart.c | 21 | --- a/target/arm/tcg/translate-a64.c |
22 | +++ b/hw/char/grlib_apbuart.c | 22 | +++ b/target/arm/tcg/translate-a64.c |
23 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps grlib_apbuart_ops = { | 23 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op3_fpst(DisasContext *s, bool is_q, int rd, int rn, |
24 | .endianness = DEVICE_NATIVE_ENDIAN, | 24 | int rm, bool is_fp16, int data, |
25 | }; | 25 | gen_helper_gvec_3_ptr *fn) |
26 | 26 | { | |
27 | -static int grlib_apbuart_init(SysBusDevice *dev) | 27 | - TCGv_ptr fpst = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_FPCR); |
28 | +static void grlib_apbuart_realize(DeviceState *dev, Error **errp) | 28 | + TCGv_ptr fpst = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_A64); |
29 | { | 29 | tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), |
30 | UART *uart = GRLIB_APB_UART(dev); | 30 | vec_full_reg_offset(s, rn), |
31 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 31 | vec_full_reg_offset(s, rm), fpst, |
32 | 32 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op4_fpst(DisasContext *s, bool is_q, int rd, int rn, | |
33 | qemu_chr_fe_set_handlers(&uart->chr, | 33 | int rm, int ra, bool is_fp16, int data, |
34 | grlib_apbuart_can_receive, | 34 | gen_helper_gvec_4_ptr *fn) |
35 | @@ -XXX,XX +XXX,XX @@ static int grlib_apbuart_init(SysBusDevice *dev) | 35 | { |
36 | grlib_apbuart_event, | 36 | - TCGv_ptr fpst = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_FPCR); |
37 | NULL, uart, NULL, true); | 37 | + TCGv_ptr fpst = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_A64); |
38 | 38 | tcg_gen_gvec_4_ptr(vec_full_reg_offset(s, rd), | |
39 | - sysbus_init_irq(dev, &uart->irq); | 39 | vec_full_reg_offset(s, rn), |
40 | + sysbus_init_irq(sbd, &uart->irq); | 40 | vec_full_reg_offset(s, rm), |
41 | 41 | @@ -XXX,XX +XXX,XX @@ static bool do_fp3_scalar(DisasContext *s, arg_rrr_e *a, const FPScalar *f) | |
42 | memory_region_init_io(&uart->iomem, OBJECT(uart), &grlib_apbuart_ops, uart, | 42 | if (fp_access_check(s)) { |
43 | "uart", UART_REG_SIZE); | 43 | TCGv_i64 t0 = read_fp_dreg(s, a->rn); |
44 | 44 | TCGv_i64 t1 = read_fp_dreg(s, a->rm); | |
45 | - sysbus_init_mmio(dev, &uart->iomem); | 45 | - f->gen_d(t0, t0, t1, fpstatus_ptr(FPST_FPCR)); |
46 | - | 46 | + f->gen_d(t0, t0, t1, fpstatus_ptr(FPST_A64)); |
47 | - return 0; | 47 | write_fp_dreg(s, a->rd, t0); |
48 | + sysbus_init_mmio(sbd, &uart->iomem); | 48 | } |
49 | } | 49 | break; |
50 | 50 | @@ -XXX,XX +XXX,XX @@ static bool do_fp3_scalar(DisasContext *s, arg_rrr_e *a, const FPScalar *f) | |
51 | static void grlib_apbuart_reset(DeviceState *d) | 51 | if (fp_access_check(s)) { |
52 | @@ -XXX,XX +XXX,XX @@ static Property grlib_apbuart_properties[] = { | 52 | TCGv_i32 t0 = read_fp_sreg(s, a->rn); |
53 | static void grlib_apbuart_class_init(ObjectClass *klass, void *data) | 53 | TCGv_i32 t1 = read_fp_sreg(s, a->rm); |
54 | { | 54 | - f->gen_s(t0, t0, t1, fpstatus_ptr(FPST_FPCR)); |
55 | DeviceClass *dc = DEVICE_CLASS(klass); | 55 | + f->gen_s(t0, t0, t1, fpstatus_ptr(FPST_A64)); |
56 | - SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | 56 | write_fp_sreg(s, a->rd, t0); |
57 | 57 | } | |
58 | - k->init = grlib_apbuart_init; | 58 | break; |
59 | + dc->realize = grlib_apbuart_realize; | 59 | @@ -XXX,XX +XXX,XX @@ static bool do_fcmp0_s(DisasContext *s, arg_rr_e *a, |
60 | dc->reset = grlib_apbuart_reset; | 60 | TCGv_i64 t0 = read_fp_dreg(s, a->rn); |
61 | dc->props = grlib_apbuart_properties; | 61 | TCGv_i64 t1 = tcg_constant_i64(0); |
62 | } | 62 | if (swap) { |
63 | - f->gen_d(t0, t1, t0, fpstatus_ptr(FPST_FPCR)); | ||
64 | + f->gen_d(t0, t1, t0, fpstatus_ptr(FPST_A64)); | ||
65 | } else { | ||
66 | - f->gen_d(t0, t0, t1, fpstatus_ptr(FPST_FPCR)); | ||
67 | + f->gen_d(t0, t0, t1, fpstatus_ptr(FPST_A64)); | ||
68 | } | ||
69 | write_fp_dreg(s, a->rd, t0); | ||
70 | } | ||
71 | @@ -XXX,XX +XXX,XX @@ static bool do_fcmp0_s(DisasContext *s, arg_rr_e *a, | ||
72 | TCGv_i32 t0 = read_fp_sreg(s, a->rn); | ||
73 | TCGv_i32 t1 = tcg_constant_i32(0); | ||
74 | if (swap) { | ||
75 | - f->gen_s(t0, t1, t0, fpstatus_ptr(FPST_FPCR)); | ||
76 | + f->gen_s(t0, t1, t0, fpstatus_ptr(FPST_A64)); | ||
77 | } else { | ||
78 | - f->gen_s(t0, t0, t1, fpstatus_ptr(FPST_FPCR)); | ||
79 | + f->gen_s(t0, t0, t1, fpstatus_ptr(FPST_A64)); | ||
80 | } | ||
81 | write_fp_sreg(s, a->rd, t0); | ||
82 | } | ||
83 | @@ -XXX,XX +XXX,XX @@ static bool do_fp3_scalar_idx(DisasContext *s, arg_rrx_e *a, const FPScalar *f) | ||
84 | TCGv_i64 t1 = tcg_temp_new_i64(); | ||
85 | |||
86 | read_vec_element(s, t1, a->rm, a->idx, MO_64); | ||
87 | - f->gen_d(t0, t0, t1, fpstatus_ptr(FPST_FPCR)); | ||
88 | + f->gen_d(t0, t0, t1, fpstatus_ptr(FPST_A64)); | ||
89 | write_fp_dreg(s, a->rd, t0); | ||
90 | } | ||
91 | break; | ||
92 | @@ -XXX,XX +XXX,XX @@ static bool do_fp3_scalar_idx(DisasContext *s, arg_rrx_e *a, const FPScalar *f) | ||
93 | TCGv_i32 t1 = tcg_temp_new_i32(); | ||
94 | |||
95 | read_vec_element_i32(s, t1, a->rm, a->idx, MO_32); | ||
96 | - f->gen_s(t0, t0, t1, fpstatus_ptr(FPST_FPCR)); | ||
97 | + f->gen_s(t0, t0, t1, fpstatus_ptr(FPST_A64)); | ||
98 | write_fp_sreg(s, a->rd, t0); | ||
99 | } | ||
100 | break; | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool do_fmla_scalar_idx(DisasContext *s, arg_rrx_e *a, bool neg) | ||
102 | if (neg) { | ||
103 | gen_vfp_negd(t1, t1); | ||
104 | } | ||
105 | - gen_helper_vfp_muladdd(t0, t1, t2, t0, fpstatus_ptr(FPST_FPCR)); | ||
106 | + gen_helper_vfp_muladdd(t0, t1, t2, t0, fpstatus_ptr(FPST_A64)); | ||
107 | write_fp_dreg(s, a->rd, t0); | ||
108 | } | ||
109 | break; | ||
110 | @@ -XXX,XX +XXX,XX @@ static bool do_fmla_scalar_idx(DisasContext *s, arg_rrx_e *a, bool neg) | ||
111 | if (neg) { | ||
112 | gen_vfp_negs(t1, t1); | ||
113 | } | ||
114 | - gen_helper_vfp_muladds(t0, t1, t2, t0, fpstatus_ptr(FPST_FPCR)); | ||
115 | + gen_helper_vfp_muladds(t0, t1, t2, t0, fpstatus_ptr(FPST_A64)); | ||
116 | write_fp_sreg(s, a->rd, t0); | ||
117 | } | ||
118 | break; | ||
119 | @@ -XXX,XX +XXX,XX @@ static bool do_fp3_scalar_pair(DisasContext *s, arg_rr_e *a, const FPScalar *f) | ||
120 | |||
121 | read_vec_element(s, t0, a->rn, 0, MO_64); | ||
122 | read_vec_element(s, t1, a->rn, 1, MO_64); | ||
123 | - f->gen_d(t0, t0, t1, fpstatus_ptr(FPST_FPCR)); | ||
124 | + f->gen_d(t0, t0, t1, fpstatus_ptr(FPST_A64)); | ||
125 | write_fp_dreg(s, a->rd, t0); | ||
126 | } | ||
127 | break; | ||
128 | @@ -XXX,XX +XXX,XX @@ static bool do_fp3_scalar_pair(DisasContext *s, arg_rr_e *a, const FPScalar *f) | ||
129 | |||
130 | read_vec_element_i32(s, t0, a->rn, 0, MO_32); | ||
131 | read_vec_element_i32(s, t1, a->rn, 1, MO_32); | ||
132 | - f->gen_s(t0, t0, t1, fpstatus_ptr(FPST_FPCR)); | ||
133 | + f->gen_s(t0, t0, t1, fpstatus_ptr(FPST_A64)); | ||
134 | write_fp_sreg(s, a->rd, t0); | ||
135 | } | ||
136 | break; | ||
137 | @@ -XXX,XX +XXX,XX @@ static bool do_fmadd(DisasContext *s, arg_rrrr_e *a, bool neg_a, bool neg_n) | ||
138 | if (neg_n) { | ||
139 | gen_vfp_negd(tn, tn); | ||
140 | } | ||
141 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
142 | + fpst = fpstatus_ptr(FPST_A64); | ||
143 | gen_helper_vfp_muladdd(ta, tn, tm, ta, fpst); | ||
144 | write_fp_dreg(s, a->rd, ta); | ||
145 | } | ||
146 | @@ -XXX,XX +XXX,XX @@ static bool do_fmadd(DisasContext *s, arg_rrrr_e *a, bool neg_a, bool neg_n) | ||
147 | if (neg_n) { | ||
148 | gen_vfp_negs(tn, tn); | ||
149 | } | ||
150 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
151 | + fpst = fpstatus_ptr(FPST_A64); | ||
152 | gen_helper_vfp_muladds(ta, tn, tm, ta, fpst); | ||
153 | write_fp_sreg(s, a->rd, ta); | ||
154 | } | ||
155 | @@ -XXX,XX +XXX,XX @@ static bool do_fp_reduction(DisasContext *s, arg_qrr_e *a, | ||
156 | if (fp_access_check(s)) { | ||
157 | MemOp esz = a->esz; | ||
158 | int elts = (a->q ? 16 : 8) >> esz; | ||
159 | - TCGv_ptr fpst = fpstatus_ptr(esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
160 | + TCGv_ptr fpst = fpstatus_ptr(esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
161 | TCGv_i32 res = do_reduction_op(s, a->rn, esz, 0, elts, fpst, fn); | ||
162 | write_fp_sreg(s, a->rd, res); | ||
163 | } | ||
164 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, int size, | ||
165 | bool cmp_with_zero, bool signal_all_nans) | ||
166 | { | ||
167 | TCGv_i64 tcg_flags = tcg_temp_new_i64(); | ||
168 | - TCGv_ptr fpst = fpstatus_ptr(size == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
169 | + TCGv_ptr fpst = fpstatus_ptr(size == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
170 | |||
171 | if (size == MO_64) { | ||
172 | TCGv_i64 tcg_vn, tcg_vm; | ||
173 | @@ -XXX,XX +XXX,XX @@ static bool do_fp1_scalar(DisasContext *s, arg_rr_e *a, | ||
174 | return check == 0; | ||
175 | } | ||
176 | |||
177 | - fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
178 | + fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
179 | if (rmode >= 0) { | ||
180 | tcg_rmode = gen_set_rmode(rmode, fpst); | ||
181 | } | ||
182 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVT_s_ds(DisasContext *s, arg_rr *a) | ||
183 | if (fp_access_check(s)) { | ||
184 | TCGv_i32 tcg_rn = read_fp_sreg(s, a->rn); | ||
185 | TCGv_i64 tcg_rd = tcg_temp_new_i64(); | ||
186 | - TCGv_ptr fpst = fpstatus_ptr(FPST_FPCR); | ||
187 | + TCGv_ptr fpst = fpstatus_ptr(FPST_A64); | ||
188 | |||
189 | gen_helper_vfp_fcvtds(tcg_rd, tcg_rn, fpst); | ||
190 | write_fp_dreg(s, a->rd, tcg_rd); | ||
191 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVT_s_hs(DisasContext *s, arg_rr *a) | ||
192 | if (fp_access_check(s)) { | ||
193 | TCGv_i32 tmp = read_fp_sreg(s, a->rn); | ||
194 | TCGv_i32 ahp = get_ahp_flag(); | ||
195 | - TCGv_ptr fpst = fpstatus_ptr(FPST_FPCR); | ||
196 | + TCGv_ptr fpst = fpstatus_ptr(FPST_A64); | ||
197 | |||
198 | gen_helper_vfp_fcvt_f32_to_f16(tmp, tmp, fpst, ahp); | ||
199 | /* write_fp_sreg is OK here because top half of result is zero */ | ||
200 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVT_s_sd(DisasContext *s, arg_rr *a) | ||
201 | if (fp_access_check(s)) { | ||
202 | TCGv_i64 tcg_rn = read_fp_dreg(s, a->rn); | ||
203 | TCGv_i32 tcg_rd = tcg_temp_new_i32(); | ||
204 | - TCGv_ptr fpst = fpstatus_ptr(FPST_FPCR); | ||
205 | + TCGv_ptr fpst = fpstatus_ptr(FPST_A64); | ||
206 | |||
207 | gen_helper_vfp_fcvtsd(tcg_rd, tcg_rn, fpst); | ||
208 | write_fp_sreg(s, a->rd, tcg_rd); | ||
209 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVT_s_hd(DisasContext *s, arg_rr *a) | ||
210 | TCGv_i64 tcg_rn = read_fp_dreg(s, a->rn); | ||
211 | TCGv_i32 tcg_rd = tcg_temp_new_i32(); | ||
212 | TCGv_i32 ahp = get_ahp_flag(); | ||
213 | - TCGv_ptr fpst = fpstatus_ptr(FPST_FPCR); | ||
214 | + TCGv_ptr fpst = fpstatus_ptr(FPST_A64); | ||
215 | |||
216 | gen_helper_vfp_fcvt_f64_to_f16(tcg_rd, tcg_rn, fpst, ahp); | ||
217 | /* write_fp_sreg is OK here because top half of tcg_rd is zero */ | ||
218 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVT_s_sh(DisasContext *s, arg_rr *a) | ||
219 | if (fp_access_check(s)) { | ||
220 | TCGv_i32 tcg_rn = read_fp_hreg(s, a->rn); | ||
221 | TCGv_i32 tcg_rd = tcg_temp_new_i32(); | ||
222 | - TCGv_ptr tcg_fpst = fpstatus_ptr(FPST_FPCR); | ||
223 | + TCGv_ptr tcg_fpst = fpstatus_ptr(FPST_A64); | ||
224 | TCGv_i32 tcg_ahp = get_ahp_flag(); | ||
225 | |||
226 | gen_helper_vfp_fcvt_f16_to_f32(tcg_rd, tcg_rn, tcg_fpst, tcg_ahp); | ||
227 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVT_s_dh(DisasContext *s, arg_rr *a) | ||
228 | if (fp_access_check(s)) { | ||
229 | TCGv_i32 tcg_rn = read_fp_hreg(s, a->rn); | ||
230 | TCGv_i64 tcg_rd = tcg_temp_new_i64(); | ||
231 | - TCGv_ptr tcg_fpst = fpstatus_ptr(FPST_FPCR); | ||
232 | + TCGv_ptr tcg_fpst = fpstatus_ptr(FPST_A64); | ||
233 | TCGv_i32 tcg_ahp = get_ahp_flag(); | ||
234 | |||
235 | gen_helper_vfp_fcvt_f16_to_f64(tcg_rd, tcg_rn, tcg_fpst, tcg_ahp); | ||
236 | @@ -XXX,XX +XXX,XX @@ static bool do_cvtf_scalar(DisasContext *s, MemOp esz, int rd, int shift, | ||
237 | TCGv_i32 tcg_shift, tcg_single; | ||
238 | TCGv_i64 tcg_double; | ||
239 | |||
240 | - tcg_fpstatus = fpstatus_ptr(esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
241 | + tcg_fpstatus = fpstatus_ptr(esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
242 | tcg_shift = tcg_constant_i32(shift); | ||
243 | |||
244 | switch (esz) { | ||
245 | @@ -XXX,XX +XXX,XX @@ static void do_fcvt_scalar(DisasContext *s, MemOp out, MemOp esz, | ||
246 | TCGv_ptr tcg_fpstatus; | ||
247 | TCGv_i32 tcg_shift, tcg_rmode, tcg_single; | ||
248 | |||
249 | - tcg_fpstatus = fpstatus_ptr(esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
250 | + tcg_fpstatus = fpstatus_ptr(esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
251 | tcg_shift = tcg_constant_i32(shift); | ||
252 | tcg_rmode = gen_set_rmode(rmode, tcg_fpstatus); | ||
253 | |||
254 | @@ -XXX,XX +XXX,XX @@ static bool trans_FJCVTZS(DisasContext *s, arg_FJCVTZS *a) | ||
255 | } | ||
256 | if (fp_access_check(s)) { | ||
257 | TCGv_i64 t = read_fp_dreg(s, a->rn); | ||
258 | - TCGv_ptr fpstatus = fpstatus_ptr(FPST_FPCR); | ||
259 | + TCGv_ptr fpstatus = fpstatus_ptr(FPST_A64); | ||
260 | |||
261 | gen_helper_fjcvtzs(t, t, fpstatus); | ||
262 | |||
263 | @@ -XXX,XX +XXX,XX @@ static void gen_fcvtxn_sd(TCGv_i64 d, TCGv_i64 n) | ||
264 | * with von Neumann rounding (round to odd) | ||
265 | */ | ||
266 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
267 | - gen_helper_fcvtx_f64_to_f32(tmp, n, fpstatus_ptr(FPST_FPCR)); | ||
268 | + gen_helper_fcvtx_f64_to_f32(tmp, n, fpstatus_ptr(FPST_A64)); | ||
269 | tcg_gen_extu_i32_i64(d, tmp); | ||
270 | } | ||
271 | |||
272 | @@ -XXX,XX +XXX,XX @@ static void gen_fcvtn_hs(TCGv_i64 d, TCGv_i64 n) | ||
273 | { | ||
274 | TCGv_i32 tcg_lo = tcg_temp_new_i32(); | ||
275 | TCGv_i32 tcg_hi = tcg_temp_new_i32(); | ||
276 | - TCGv_ptr fpst = fpstatus_ptr(FPST_FPCR); | ||
277 | + TCGv_ptr fpst = fpstatus_ptr(FPST_A64); | ||
278 | TCGv_i32 ahp = get_ahp_flag(); | ||
279 | |||
280 | tcg_gen_extr_i64_i32(tcg_lo, tcg_hi, n); | ||
281 | @@ -XXX,XX +XXX,XX @@ static void gen_fcvtn_hs(TCGv_i64 d, TCGv_i64 n) | ||
282 | static void gen_fcvtn_sd(TCGv_i64 d, TCGv_i64 n) | ||
283 | { | ||
284 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
285 | - TCGv_ptr fpst = fpstatus_ptr(FPST_FPCR); | ||
286 | + TCGv_ptr fpst = fpstatus_ptr(FPST_A64); | ||
287 | |||
288 | gen_helper_vfp_fcvtsd(tmp, n, fpst); | ||
289 | tcg_gen_extu_i32_i64(d, tmp); | ||
290 | @@ -XXX,XX +XXX,XX @@ TRANS(FCVTXN_v, do_2misc_narrow_vector, a, f_scalar_fcvtxn) | ||
291 | |||
292 | static void gen_bfcvtn_hs(TCGv_i64 d, TCGv_i64 n) | ||
293 | { | ||
294 | - TCGv_ptr fpst = fpstatus_ptr(FPST_FPCR); | ||
295 | + TCGv_ptr fpst = fpstatus_ptr(FPST_A64); | ||
296 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
297 | gen_helper_bfcvt_pair(tmp, n, fpst); | ||
298 | tcg_gen_extu_i32_i64(d, tmp); | ||
299 | @@ -XXX,XX +XXX,XX @@ static bool do_fp1_vector(DisasContext *s, arg_qrr_e *a, | ||
300 | return check == 0; | ||
301 | } | ||
302 | |||
303 | - fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
304 | + fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
305 | if (rmode >= 0) { | ||
306 | tcg_rmode = gen_set_rmode(rmode, fpst); | ||
307 | } | ||
308 | @@ -XXX,XX +XXX,XX @@ static bool do_gvec_op2_fpst(DisasContext *s, MemOp esz, bool is_q, | ||
309 | return check == 0; | ||
310 | } | ||
311 | |||
312 | - fpst = fpstatus_ptr(esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
313 | + fpst = fpstatus_ptr(esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
314 | tcg_gen_gvec_2_ptr(vec_full_reg_offset(s, rd), | ||
315 | vec_full_reg_offset(s, rn), fpst, | ||
316 | is_q ? 16 : 8, vec_full_reg_size(s), | ||
317 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVTL_v(DisasContext *s, arg_qrr_e *a) | ||
318 | return true; | ||
319 | } | ||
320 | |||
321 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
322 | + fpst = fpstatus_ptr(FPST_A64); | ||
323 | if (a->esz == MO_64) { | ||
324 | /* 32 -> 64 bit fp conversion */ | ||
325 | TCGv_i64 tcg_res[2]; | ||
326 | diff --git a/target/arm/tcg/translate-sme.c b/target/arm/tcg/translate-sme.c | ||
327 | index XXXXXXX..XXXXXXX 100644 | ||
328 | --- a/target/arm/tcg/translate-sme.c | ||
329 | +++ b/target/arm/tcg/translate-sme.c | ||
330 | @@ -XXX,XX +XXX,XX @@ static bool do_outprod_env(DisasContext *s, arg_op *a, MemOp esz, | ||
331 | TRANS_FEAT(FMOPA_h, aa64_sme, do_outprod_env, a, | ||
332 | MO_32, gen_helper_sme_fmopa_h) | ||
333 | TRANS_FEAT(FMOPA_s, aa64_sme, do_outprod_fpst, a, | ||
334 | - MO_32, FPST_FPCR, gen_helper_sme_fmopa_s) | ||
335 | + MO_32, FPST_A64, gen_helper_sme_fmopa_s) | ||
336 | TRANS_FEAT(FMOPA_d, aa64_sme_f64f64, do_outprod_fpst, a, | ||
337 | - MO_64, FPST_FPCR, gen_helper_sme_fmopa_d) | ||
338 | + MO_64, FPST_A64, gen_helper_sme_fmopa_d) | ||
339 | |||
340 | TRANS_FEAT(BFMOPA, aa64_sme, do_outprod_env, a, MO_32, gen_helper_sme_bfmopa) | ||
341 | |||
342 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c | ||
343 | index XXXXXXX..XXXXXXX 100644 | ||
344 | --- a/target/arm/tcg/translate-sve.c | ||
345 | +++ b/target/arm/tcg/translate-sve.c | ||
346 | @@ -XXX,XX +XXX,XX @@ static bool gen_gvec_fpst_arg_zz(DisasContext *s, gen_helper_gvec_2_ptr *fn, | ||
347 | arg_rr_esz *a, int data) | ||
348 | { | ||
349 | return gen_gvec_fpst_zz(s, fn, a->rd, a->rn, data, | ||
350 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
351 | + a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
352 | } | ||
353 | |||
354 | /* Invoke an out-of-line helper on 3 Zregs. */ | ||
355 | @@ -XXX,XX +XXX,XX @@ static bool gen_gvec_fpst_arg_zzz(DisasContext *s, gen_helper_gvec_3_ptr *fn, | ||
356 | arg_rrr_esz *a, int data) | ||
357 | { | ||
358 | return gen_gvec_fpst_zzz(s, fn, a->rd, a->rn, a->rm, data, | ||
359 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
360 | + a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
361 | } | ||
362 | |||
363 | /* Invoke an out-of-line helper on 4 Zregs. */ | ||
364 | @@ -XXX,XX +XXX,XX @@ static bool gen_gvec_fpst_arg_zpzz(DisasContext *s, gen_helper_gvec_4_ptr *fn, | ||
365 | arg_rprr_esz *a) | ||
366 | { | ||
367 | return gen_gvec_fpst_zzzp(s, fn, a->rd, a->rn, a->rm, a->pg, 0, | ||
368 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
369 | + a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
370 | } | ||
371 | |||
372 | /* Invoke a vector expander on two Zregs and an immediate. */ | ||
373 | @@ -XXX,XX +XXX,XX @@ static bool do_FMLA_zzxz(DisasContext *s, arg_rrxr_esz *a, bool sub) | ||
374 | }; | ||
375 | return gen_gvec_fpst_zzzz(s, fns[a->esz], a->rd, a->rn, a->rm, a->ra, | ||
376 | (a->index << 1) | sub, | ||
377 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
378 | + a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
379 | } | ||
380 | |||
381 | TRANS_FEAT(FMLA_zzxz, aa64_sve, do_FMLA_zzxz, a, false) | ||
382 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const fmul_idx_fns[4] = { | ||
383 | }; | ||
384 | TRANS_FEAT(FMUL_zzx, aa64_sve, gen_gvec_fpst_zzz, | ||
385 | fmul_idx_fns[a->esz], a->rd, a->rn, a->rm, a->index, | ||
386 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
387 | + a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
388 | |||
389 | /* | ||
390 | *** SVE Floating Point Fast Reduction Group | ||
391 | @@ -XXX,XX +XXX,XX @@ static bool do_reduce(DisasContext *s, arg_rpr_esz *a, | ||
392 | |||
393 | tcg_gen_addi_ptr(t_zn, tcg_env, vec_full_reg_offset(s, a->rn)); | ||
394 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, a->pg)); | ||
395 | - status = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
396 | + status = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
397 | |||
398 | fn(temp, t_zn, t_pg, status, t_desc); | ||
399 | |||
400 | @@ -XXX,XX +XXX,XX @@ static bool do_ppz_fp(DisasContext *s, arg_rpr_esz *a, | ||
401 | if (sve_access_check(s)) { | ||
402 | unsigned vsz = vec_full_reg_size(s); | ||
403 | TCGv_ptr status = | ||
404 | - fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
405 | + fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
406 | |||
407 | tcg_gen_gvec_3_ptr(pred_full_reg_offset(s, a->rd), | ||
408 | vec_full_reg_offset(s, a->rn), | ||
409 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const ftmad_fns[4] = { | ||
410 | }; | ||
411 | TRANS_FEAT_NONSTREAMING(FTMAD, aa64_sve, gen_gvec_fpst_zzz, | ||
412 | ftmad_fns[a->esz], a->rd, a->rn, a->rm, a->imm, | ||
413 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
414 | + a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
415 | |||
416 | /* | ||
417 | *** SVE Floating Point Accumulating Reduction Group | ||
418 | @@ -XXX,XX +XXX,XX @@ static bool trans_FADDA(DisasContext *s, arg_rprr_esz *a) | ||
419 | t_pg = tcg_temp_new_ptr(); | ||
420 | tcg_gen_addi_ptr(t_rm, tcg_env, vec_full_reg_offset(s, a->rm)); | ||
421 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, a->pg)); | ||
422 | - t_fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
423 | + t_fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
424 | t_desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
425 | |||
426 | fns[a->esz - 1](t_val, t_val, t_rm, t_pg, t_fpst, t_desc); | ||
427 | @@ -XXX,XX +XXX,XX @@ static void do_fp_scalar(DisasContext *s, int zd, int zn, int pg, bool is_fp16, | ||
428 | tcg_gen_addi_ptr(t_zn, tcg_env, vec_full_reg_offset(s, zn)); | ||
429 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, pg)); | ||
430 | |||
431 | - status = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
432 | + status = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_A64); | ||
433 | desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
434 | fn(t_zd, t_zn, t_pg, scalar, status, desc); | ||
435 | } | ||
436 | @@ -XXX,XX +XXX,XX @@ static bool do_fp_cmp(DisasContext *s, arg_rprr_esz *a, | ||
437 | } | ||
438 | if (sve_access_check(s)) { | ||
439 | unsigned vsz = vec_full_reg_size(s); | ||
440 | - TCGv_ptr status = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
441 | + TCGv_ptr status = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
442 | tcg_gen_gvec_4_ptr(pred_full_reg_offset(s, a->rd), | ||
443 | vec_full_reg_offset(s, a->rn), | ||
444 | vec_full_reg_offset(s, a->rm), | ||
445 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_4_ptr * const fcadd_fns[] = { | ||
446 | }; | ||
447 | TRANS_FEAT(FCADD, aa64_sve, gen_gvec_fpst_zzzp, fcadd_fns[a->esz], | ||
448 | a->rd, a->rn, a->rm, a->pg, a->rot, | ||
449 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
450 | + a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
451 | |||
452 | #define DO_FMLA(NAME, name) \ | ||
453 | static gen_helper_gvec_5_ptr * const name##_fns[4] = { \ | ||
454 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(FCADD, aa64_sve, gen_gvec_fpst_zzzp, fcadd_fns[a->esz], | ||
455 | }; \ | ||
456 | TRANS_FEAT(NAME, aa64_sve, gen_gvec_fpst_zzzzp, name##_fns[a->esz], \ | ||
457 | a->rd, a->rn, a->rm, a->ra, a->pg, 0, \ | ||
458 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
459 | + a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
460 | |||
461 | DO_FMLA(FMLA_zpzzz, fmla_zpzzz) | ||
462 | DO_FMLA(FMLS_zpzzz, fmls_zpzzz) | ||
463 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_5_ptr * const fcmla_fns[4] = { | ||
464 | }; | ||
465 | TRANS_FEAT(FCMLA_zpzzz, aa64_sve, gen_gvec_fpst_zzzzp, fcmla_fns[a->esz], | ||
466 | a->rd, a->rn, a->rm, a->ra, a->pg, a->rot, | ||
467 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
468 | + a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
469 | |||
470 | static gen_helper_gvec_4_ptr * const fcmla_idx_fns[4] = { | ||
471 | NULL, gen_helper_gvec_fcmlah_idx, gen_helper_gvec_fcmlas_idx, NULL | ||
472 | }; | ||
473 | TRANS_FEAT(FCMLA_zzxz, aa64_sve, gen_gvec_fpst_zzzz, fcmla_idx_fns[a->esz], | ||
474 | a->rd, a->rn, a->rm, a->ra, a->index * 4 + a->rot, | ||
475 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
476 | + a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
477 | |||
478 | /* | ||
479 | *** SVE Floating Point Unary Operations Predicated Group | ||
480 | */ | ||
481 | |||
482 | TRANS_FEAT(FCVT_sh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
483 | - gen_helper_sve_fcvt_sh, a, 0, FPST_FPCR) | ||
484 | + gen_helper_sve_fcvt_sh, a, 0, FPST_A64) | ||
485 | TRANS_FEAT(FCVT_hs, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
486 | - gen_helper_sve_fcvt_hs, a, 0, FPST_FPCR) | ||
487 | + gen_helper_sve_fcvt_hs, a, 0, FPST_A64) | ||
488 | |||
489 | TRANS_FEAT(BFCVT, aa64_sve_bf16, gen_gvec_fpst_arg_zpz, | ||
490 | - gen_helper_sve_bfcvt, a, 0, FPST_FPCR) | ||
491 | + gen_helper_sve_bfcvt, a, 0, FPST_A64) | ||
492 | |||
493 | TRANS_FEAT(FCVT_dh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
494 | - gen_helper_sve_fcvt_dh, a, 0, FPST_FPCR) | ||
495 | + gen_helper_sve_fcvt_dh, a, 0, FPST_A64) | ||
496 | TRANS_FEAT(FCVT_hd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
497 | - gen_helper_sve_fcvt_hd, a, 0, FPST_FPCR) | ||
498 | + gen_helper_sve_fcvt_hd, a, 0, FPST_A64) | ||
499 | TRANS_FEAT(FCVT_ds, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
500 | - gen_helper_sve_fcvt_ds, a, 0, FPST_FPCR) | ||
501 | + gen_helper_sve_fcvt_ds, a, 0, FPST_A64) | ||
502 | TRANS_FEAT(FCVT_sd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
503 | - gen_helper_sve_fcvt_sd, a, 0, FPST_FPCR) | ||
504 | + gen_helper_sve_fcvt_sd, a, 0, FPST_A64) | ||
505 | |||
506 | TRANS_FEAT(FCVTZS_hh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
507 | gen_helper_sve_fcvtzs_hh, a, 0, FPST_FPCR_F16) | ||
508 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(FCVTZU_hd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
509 | gen_helper_sve_fcvtzu_hd, a, 0, FPST_FPCR_F16) | ||
510 | |||
511 | TRANS_FEAT(FCVTZS_ss, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
512 | - gen_helper_sve_fcvtzs_ss, a, 0, FPST_FPCR) | ||
513 | + gen_helper_sve_fcvtzs_ss, a, 0, FPST_A64) | ||
514 | TRANS_FEAT(FCVTZU_ss, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
515 | - gen_helper_sve_fcvtzu_ss, a, 0, FPST_FPCR) | ||
516 | + gen_helper_sve_fcvtzu_ss, a, 0, FPST_A64) | ||
517 | TRANS_FEAT(FCVTZS_sd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
518 | - gen_helper_sve_fcvtzs_sd, a, 0, FPST_FPCR) | ||
519 | + gen_helper_sve_fcvtzs_sd, a, 0, FPST_A64) | ||
520 | TRANS_FEAT(FCVTZU_sd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
521 | - gen_helper_sve_fcvtzu_sd, a, 0, FPST_FPCR) | ||
522 | + gen_helper_sve_fcvtzu_sd, a, 0, FPST_A64) | ||
523 | TRANS_FEAT(FCVTZS_ds, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
524 | - gen_helper_sve_fcvtzs_ds, a, 0, FPST_FPCR) | ||
525 | + gen_helper_sve_fcvtzs_ds, a, 0, FPST_A64) | ||
526 | TRANS_FEAT(FCVTZU_ds, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
527 | - gen_helper_sve_fcvtzu_ds, a, 0, FPST_FPCR) | ||
528 | + gen_helper_sve_fcvtzu_ds, a, 0, FPST_A64) | ||
529 | |||
530 | TRANS_FEAT(FCVTZS_dd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
531 | - gen_helper_sve_fcvtzs_dd, a, 0, FPST_FPCR) | ||
532 | + gen_helper_sve_fcvtzs_dd, a, 0, FPST_A64) | ||
533 | TRANS_FEAT(FCVTZU_dd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
534 | - gen_helper_sve_fcvtzu_dd, a, 0, FPST_FPCR) | ||
535 | + gen_helper_sve_fcvtzu_dd, a, 0, FPST_A64) | ||
536 | |||
537 | static gen_helper_gvec_3_ptr * const frint_fns[] = { | ||
538 | NULL, | ||
539 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const frint_fns[] = { | ||
540 | gen_helper_sve_frint_d | ||
541 | }; | ||
542 | TRANS_FEAT(FRINTI, aa64_sve, gen_gvec_fpst_arg_zpz, frint_fns[a->esz], | ||
543 | - a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
544 | + a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
545 | |||
546 | static gen_helper_gvec_3_ptr * const frintx_fns[] = { | ||
547 | NULL, | ||
548 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const frintx_fns[] = { | ||
549 | gen_helper_sve_frintx_d | ||
550 | }; | ||
551 | TRANS_FEAT(FRINTX, aa64_sve, gen_gvec_fpst_arg_zpz, frintx_fns[a->esz], | ||
552 | - a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
553 | + a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
554 | |||
555 | static bool do_frint_mode(DisasContext *s, arg_rpr_esz *a, | ||
556 | ARMFPRounding mode, gen_helper_gvec_3_ptr *fn) | ||
557 | @@ -XXX,XX +XXX,XX @@ static bool do_frint_mode(DisasContext *s, arg_rpr_esz *a, | ||
558 | } | ||
559 | |||
560 | vsz = vec_full_reg_size(s); | ||
561 | - status = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
562 | + status = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
563 | tmode = gen_set_rmode(mode, status); | ||
564 | |||
565 | tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, a->rd), | ||
566 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const frecpx_fns[] = { | ||
567 | gen_helper_sve_frecpx_s, gen_helper_sve_frecpx_d, | ||
568 | }; | ||
569 | TRANS_FEAT(FRECPX, aa64_sve, gen_gvec_fpst_arg_zpz, frecpx_fns[a->esz], | ||
570 | - a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
571 | + a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
572 | |||
573 | static gen_helper_gvec_3_ptr * const fsqrt_fns[] = { | ||
574 | NULL, gen_helper_sve_fsqrt_h, | ||
575 | gen_helper_sve_fsqrt_s, gen_helper_sve_fsqrt_d, | ||
576 | }; | ||
577 | TRANS_FEAT(FSQRT, aa64_sve, gen_gvec_fpst_arg_zpz, fsqrt_fns[a->esz], | ||
578 | - a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
579 | + a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
580 | |||
581 | TRANS_FEAT(SCVTF_hh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
582 | gen_helper_sve_scvt_hh, a, 0, FPST_FPCR_F16) | ||
583 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(SCVTF_dh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
584 | gen_helper_sve_scvt_dh, a, 0, FPST_FPCR_F16) | ||
585 | |||
586 | TRANS_FEAT(SCVTF_ss, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
587 | - gen_helper_sve_scvt_ss, a, 0, FPST_FPCR) | ||
588 | + gen_helper_sve_scvt_ss, a, 0, FPST_A64) | ||
589 | TRANS_FEAT(SCVTF_ds, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
590 | - gen_helper_sve_scvt_ds, a, 0, FPST_FPCR) | ||
591 | + gen_helper_sve_scvt_ds, a, 0, FPST_A64) | ||
592 | |||
593 | TRANS_FEAT(SCVTF_sd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
594 | - gen_helper_sve_scvt_sd, a, 0, FPST_FPCR) | ||
595 | + gen_helper_sve_scvt_sd, a, 0, FPST_A64) | ||
596 | TRANS_FEAT(SCVTF_dd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
597 | - gen_helper_sve_scvt_dd, a, 0, FPST_FPCR) | ||
598 | + gen_helper_sve_scvt_dd, a, 0, FPST_A64) | ||
599 | |||
600 | TRANS_FEAT(UCVTF_hh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
601 | gen_helper_sve_ucvt_hh, a, 0, FPST_FPCR_F16) | ||
602 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(UCVTF_dh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
603 | gen_helper_sve_ucvt_dh, a, 0, FPST_FPCR_F16) | ||
604 | |||
605 | TRANS_FEAT(UCVTF_ss, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
606 | - gen_helper_sve_ucvt_ss, a, 0, FPST_FPCR) | ||
607 | + gen_helper_sve_ucvt_ss, a, 0, FPST_A64) | ||
608 | TRANS_FEAT(UCVTF_ds, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
609 | - gen_helper_sve_ucvt_ds, a, 0, FPST_FPCR) | ||
610 | + gen_helper_sve_ucvt_ds, a, 0, FPST_A64) | ||
611 | TRANS_FEAT(UCVTF_sd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
612 | - gen_helper_sve_ucvt_sd, a, 0, FPST_FPCR) | ||
613 | + gen_helper_sve_ucvt_sd, a, 0, FPST_A64) | ||
614 | |||
615 | TRANS_FEAT(UCVTF_dd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
616 | - gen_helper_sve_ucvt_dd, a, 0, FPST_FPCR) | ||
617 | + gen_helper_sve_ucvt_dd, a, 0, FPST_A64) | ||
618 | |||
619 | /* | ||
620 | *** SVE Memory - 32-bit Gather and Unsized Contiguous Group | ||
621 | @@ -XXX,XX +XXX,XX @@ DO_ZPZZ_FP(FMINP, aa64_sve2, sve2_fminp_zpzz) | ||
622 | |||
623 | TRANS_FEAT_NONSTREAMING(FMMLA_s, aa64_sve_f32mm, gen_gvec_fpst_zzzz, | ||
624 | gen_helper_fmmla_s, a->rd, a->rn, a->rm, a->ra, | ||
625 | - 0, FPST_FPCR) | ||
626 | + 0, FPST_A64) | ||
627 | TRANS_FEAT_NONSTREAMING(FMMLA_d, aa64_sve_f64mm, gen_gvec_fpst_zzzz, | ||
628 | gen_helper_fmmla_d, a->rd, a->rn, a->rm, a->ra, | ||
629 | - 0, FPST_FPCR) | ||
630 | + 0, FPST_A64) | ||
631 | |||
632 | static gen_helper_gvec_4 * const sqdmlal_zzzw_fns[] = { | ||
633 | NULL, gen_helper_sve2_sqdmlal_zzzw_h, | ||
634 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT_NONSTREAMING(RAX1, aa64_sve2_sha3, gen_gvec_fn_arg_zzz, | ||
635 | gen_gvec_rax1, a) | ||
636 | |||
637 | TRANS_FEAT(FCVTNT_sh, aa64_sve2, gen_gvec_fpst_arg_zpz, | ||
638 | - gen_helper_sve2_fcvtnt_sh, a, 0, FPST_FPCR) | ||
639 | + gen_helper_sve2_fcvtnt_sh, a, 0, FPST_A64) | ||
640 | TRANS_FEAT(FCVTNT_ds, aa64_sve2, gen_gvec_fpst_arg_zpz, | ||
641 | - gen_helper_sve2_fcvtnt_ds, a, 0, FPST_FPCR) | ||
642 | + gen_helper_sve2_fcvtnt_ds, a, 0, FPST_A64) | ||
643 | |||
644 | TRANS_FEAT(BFCVTNT, aa64_sve_bf16, gen_gvec_fpst_arg_zpz, | ||
645 | - gen_helper_sve_bfcvtnt, a, 0, FPST_FPCR) | ||
646 | + gen_helper_sve_bfcvtnt, a, 0, FPST_A64) | ||
647 | |||
648 | TRANS_FEAT(FCVTLT_hs, aa64_sve2, gen_gvec_fpst_arg_zpz, | ||
649 | - gen_helper_sve2_fcvtlt_hs, a, 0, FPST_FPCR) | ||
650 | + gen_helper_sve2_fcvtlt_hs, a, 0, FPST_A64) | ||
651 | TRANS_FEAT(FCVTLT_sd, aa64_sve2, gen_gvec_fpst_arg_zpz, | ||
652 | - gen_helper_sve2_fcvtlt_sd, a, 0, FPST_FPCR) | ||
653 | + gen_helper_sve2_fcvtlt_sd, a, 0, FPST_A64) | ||
654 | |||
655 | TRANS_FEAT(FCVTX_ds, aa64_sve2, do_frint_mode, a, | ||
656 | FPROUNDING_ODD, gen_helper_sve_fcvt_ds) | ||
657 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const flogb_fns[] = { | ||
658 | gen_helper_flogb_s, gen_helper_flogb_d | ||
659 | }; | ||
660 | TRANS_FEAT(FLOGB, aa64_sve2, gen_gvec_fpst_arg_zpz, flogb_fns[a->esz], | ||
661 | - a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
662 | + a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
663 | |||
664 | static bool do_FMLAL_zzzw(DisasContext *s, arg_rrrr_esz *a, bool sub, bool sel) | ||
665 | { | ||
666 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT_NONSTREAMING(BFMMLA, aa64_sve_bf16, gen_gvec_env_arg_zzzz, | ||
667 | static bool do_BFMLAL_zzzw(DisasContext *s, arg_rrrr_esz *a, bool sel) | ||
668 | { | ||
669 | return gen_gvec_fpst_zzzz(s, gen_helper_gvec_bfmlal, | ||
670 | - a->rd, a->rn, a->rm, a->ra, sel, FPST_FPCR); | ||
671 | + a->rd, a->rn, a->rm, a->ra, sel, FPST_A64); | ||
672 | } | ||
673 | |||
674 | TRANS_FEAT(BFMLALB_zzzw, aa64_sve_bf16, do_BFMLAL_zzzw, a, false) | ||
675 | @@ -XXX,XX +XXX,XX @@ static bool do_BFMLAL_zzxw(DisasContext *s, arg_rrxr_esz *a, bool sel) | ||
676 | { | ||
677 | return gen_gvec_fpst_zzzz(s, gen_helper_gvec_bfmlal_idx, | ||
678 | a->rd, a->rn, a->rm, a->ra, | ||
679 | - (a->index << 1) | sel, FPST_FPCR); | ||
680 | + (a->index << 1) | sel, FPST_A64); | ||
681 | } | ||
682 | |||
683 | TRANS_FEAT(BFMLALB_zzxw, aa64_sve_bf16, do_BFMLAL_zzxw, a, false) | ||
63 | -- | 684 | -- |
64 | 2.19.2 | 685 | 2.34.1 |
65 | |||
66 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Now we have moved all the uses of vfp.fp_status and FPST_FPCR |
---|---|---|---|
2 | to either the A32 or A64 fields, we can remove these. | ||
2 | 3 | ||
3 | Post v8.3 bits taken from SysReg_v85_xml-00bet8. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20181203203839.757-3-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20250124162836.2332150-13-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | target/arm/cpu.h | 22 +++++++++++++++++++++- | 8 | target/arm/cpu.h | 2 -- |
11 | 1 file changed, 21 insertions(+), 1 deletion(-) | 9 | target/arm/tcg/translate.h | 6 ------ |
10 | target/arm/cpu.c | 1 - | ||
11 | target/arm/vfp_helper.c | 8 +------- | ||
12 | 4 files changed, 1 insertion(+), 16 deletions(-) | ||
12 | 13 | ||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/cpu.h |
16 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/cpu.h |
17 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | 18 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
18 | #define HCR_TIDCP (1ULL << 20) | 19 | |
19 | #define HCR_TACR (1ULL << 21) | 20 | /* There are a number of distinct float control structures: |
20 | #define HCR_TSW (1ULL << 22) | 21 | * |
21 | -#define HCR_TPC (1ULL << 23) | 22 | - * fp_status: is the "normal" fp status. |
22 | +#define HCR_TPCP (1ULL << 23) | 23 | * fp_status_a32: is the "normal" fp status for AArch32 insns |
23 | #define HCR_TPU (1ULL << 24) | 24 | * fp_status_a64: is the "normal" fp status for AArch64 insns |
24 | #define HCR_TTLB (1ULL << 25) | 25 | * fp_status_fp16: used for half-precision calculations |
25 | #define HCR_TVM (1ULL << 26) | 26 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
26 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | 27 | * only thing which needs to read the exception flags being |
27 | #define HCR_CD (1ULL << 32) | 28 | * an explicit FPSCR read. |
28 | #define HCR_ID (1ULL << 33) | 29 | */ |
29 | #define HCR_E2H (1ULL << 34) | 30 | - float_status fp_status; |
30 | +#define HCR_TLOR (1ULL << 35) | 31 | float_status fp_status_a32; |
31 | +#define HCR_TERR (1ULL << 36) | 32 | float_status fp_status_a64; |
32 | +#define HCR_TEA (1ULL << 37) | 33 | float_status fp_status_f16; |
33 | +#define HCR_MIOCNCE (1ULL << 38) | 34 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h |
34 | +#define HCR_APK (1ULL << 40) | 35 | index XXXXXXX..XXXXXXX 100644 |
35 | +#define HCR_API (1ULL << 41) | 36 | --- a/target/arm/tcg/translate.h |
36 | +#define HCR_NV (1ULL << 42) | 37 | +++ b/target/arm/tcg/translate.h |
37 | +#define HCR_NV1 (1ULL << 43) | 38 | @@ -XXX,XX +XXX,XX @@ static inline CPUARMTBFlags arm_tbflags_from_tb(const TranslationBlock *tb) |
38 | +#define HCR_AT (1ULL << 44) | 39 | * Enum for argument to fpstatus_ptr(). |
39 | +#define HCR_NV2 (1ULL << 45) | 40 | */ |
40 | +#define HCR_FWB (1ULL << 46) | 41 | typedef enum ARMFPStatusFlavour { |
41 | +#define HCR_FIEN (1ULL << 47) | 42 | - FPST_FPCR, |
42 | +#define HCR_TID4 (1ULL << 49) | 43 | FPST_A32, |
43 | +#define HCR_TICAB (1ULL << 50) | 44 | FPST_A64, |
44 | +#define HCR_TOCU (1ULL << 52) | 45 | FPST_FPCR_F16, |
45 | +#define HCR_TTLBIS (1ULL << 54) | 46 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMFPStatusFlavour { |
46 | +#define HCR_TTLBOS (1ULL << 55) | 47 | * been set up to point to the requested field in the CPU state struct. |
47 | +#define HCR_ATA (1ULL << 56) | 48 | * The options are: |
48 | +#define HCR_DCT (1ULL << 57) | 49 | * |
49 | + | 50 | - * FPST_FPCR |
50 | /* | 51 | - * for non-FP16 operations controlled by the FPCR |
51 | * When we actually implement ARMv8.1-VHE we should add HCR_E2H to | 52 | * FPST_A32 |
52 | * HCR_MASK and then clear it again if the feature bit is not set in | 53 | * for AArch32 non-FP16 operations controlled by the FPCR |
54 | * FPST_A64 | ||
55 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_ptr fpstatus_ptr(ARMFPStatusFlavour flavour) | ||
56 | int offset; | ||
57 | |||
58 | switch (flavour) { | ||
59 | - case FPST_FPCR: | ||
60 | - offset = offsetof(CPUARMState, vfp.fp_status); | ||
61 | - break; | ||
62 | case FPST_A32: | ||
63 | offset = offsetof(CPUARMState, vfp.fp_status_a32); | ||
64 | break; | ||
65 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/cpu.c | ||
68 | +++ b/target/arm/cpu.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj, ResetType type) | ||
70 | set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); | ||
71 | set_default_nan_mode(1, &env->vfp.standard_fp_status); | ||
72 | set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); | ||
73 | - arm_set_default_fp_behaviours(&env->vfp.fp_status); | ||
74 | arm_set_default_fp_behaviours(&env->vfp.fp_status_a32); | ||
75 | arm_set_default_fp_behaviours(&env->vfp.fp_status_a64); | ||
76 | arm_set_default_fp_behaviours(&env->vfp.standard_fp_status); | ||
77 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/target/arm/vfp_helper.c | ||
80 | +++ b/target/arm/vfp_helper.c | ||
81 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t vfp_exceptbits_from_host(int host_bits) | ||
82 | |||
83 | static uint32_t vfp_get_fpsr_from_host(CPUARMState *env) | ||
84 | { | ||
85 | - uint32_t i; | ||
86 | + uint32_t i = 0; | ||
87 | |||
88 | - i = get_float_exception_flags(&env->vfp.fp_status); | ||
89 | i |= get_float_exception_flags(&env->vfp.fp_status_a32); | ||
90 | i |= get_float_exception_flags(&env->vfp.fp_status_a64); | ||
91 | i |= get_float_exception_flags(&env->vfp.standard_fp_status); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void vfp_clear_float_status_exc_flags(CPUARMState *env) | ||
93 | * values. The caller should have arranged for env->vfp.fpsr to | ||
94 | * be the architecturally up-to-date exception flag information first. | ||
95 | */ | ||
96 | - set_float_exception_flags(0, &env->vfp.fp_status); | ||
97 | set_float_exception_flags(0, &env->vfp.fp_status_a32); | ||
98 | set_float_exception_flags(0, &env->vfp.fp_status_a64); | ||
99 | set_float_exception_flags(0, &env->vfp.fp_status_f16); | ||
100 | @@ -XXX,XX +XXX,XX @@ static void vfp_set_fpcr_to_host(CPUARMState *env, uint32_t val, uint32_t mask) | ||
101 | i = float_round_to_zero; | ||
102 | break; | ||
103 | } | ||
104 | - set_float_rounding_mode(i, &env->vfp.fp_status); | ||
105 | set_float_rounding_mode(i, &env->vfp.fp_status_a32); | ||
106 | set_float_rounding_mode(i, &env->vfp.fp_status_a64); | ||
107 | set_float_rounding_mode(i, &env->vfp.fp_status_f16); | ||
108 | @@ -XXX,XX +XXX,XX @@ static void vfp_set_fpcr_to_host(CPUARMState *env, uint32_t val, uint32_t mask) | ||
109 | } | ||
110 | if (changed & FPCR_FZ) { | ||
111 | bool ftz_enabled = val & FPCR_FZ; | ||
112 | - set_flush_to_zero(ftz_enabled, &env->vfp.fp_status); | ||
113 | - set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status); | ||
114 | set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_a32); | ||
115 | set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status_a32); | ||
116 | set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_a64); | ||
117 | @@ -XXX,XX +XXX,XX @@ static void vfp_set_fpcr_to_host(CPUARMState *env, uint32_t val, uint32_t mask) | ||
118 | } | ||
119 | if (changed & FPCR_DN) { | ||
120 | bool dnan_enabled = val & FPCR_DN; | ||
121 | - set_default_nan_mode(dnan_enabled, &env->vfp.fp_status); | ||
122 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_a32); | ||
123 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_a64); | ||
124 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_f16); | ||
53 | -- | 125 | -- |
54 | 2.19.2 | 126 | 2.34.1 |
55 | |||
56 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | As the first part of splitting the existing fp_status_f16 |
---|---|---|---|
2 | into separate float_status fields for AArch32 and AArch64 | ||
3 | (so that we can make FEAT_AFP control bits apply only | ||
4 | for AArch64), define the two new fp_status_f16_a32 and | ||
5 | fp_status_f16_a64 fields, but don't use them yet. | ||
2 | 6 | ||
3 | The bulk of the work here, beyond base HPD, is defining the | ||
4 | TTBCR2 register. In addition we must check TTBCR.T2E, which | ||
5 | is not present (RES0) for AArch64. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20181203203839.757-11-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20250124162836.2332150-14-peter.maydell@linaro.org | ||
11 | --- | 10 | --- |
12 | target/arm/cpu.h | 9 +++++++++ | 11 | target/arm/cpu.h | 4 ++++ |
13 | target/arm/cpu.c | 4 ++++ | 12 | target/arm/tcg/translate.h | 12 ++++++++++++ |
14 | target/arm/helper.c | 37 +++++++++++++++++++++++++++++-------- | 13 | target/arm/cpu.c | 2 ++ |
15 | 3 files changed, 42 insertions(+), 8 deletions(-) | 14 | target/arm/vfp_helper.c | 14 ++++++++++++++ |
15 | 4 files changed, 32 insertions(+) | ||
16 | 16 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_ISAR6, FHM, 8, 4) | 21 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
22 | FIELD(ID_ISAR6, SB, 12, 4) | 22 | * fp_status_a32: is the "normal" fp status for AArch32 insns |
23 | FIELD(ID_ISAR6, SPECRES, 16, 4) | 23 | * fp_status_a64: is the "normal" fp status for AArch64 insns |
24 | 24 | * fp_status_fp16: used for half-precision calculations | |
25 | +FIELD(ID_MMFR4, SPECSEI, 0, 4) | 25 | + * fp_status_fp16_a32: used for AArch32 half-precision calculations |
26 | +FIELD(ID_MMFR4, AC2, 4, 4) | 26 | + * fp_status_fp16_a64: used for AArch64 half-precision calculations |
27 | +FIELD(ID_MMFR4, XNX, 8, 4) | 27 | * standard_fp_status : the ARM "Standard FPSCR Value" |
28 | +FIELD(ID_MMFR4, CNP, 12, 4) | 28 | * standard_fp_status_fp16 : used for half-precision |
29 | +FIELD(ID_MMFR4, HPDS, 16, 4) | 29 | * calculations with the ARM "Standard FPSCR Value" |
30 | +FIELD(ID_MMFR4, LSM, 20, 4) | 30 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
31 | +FIELD(ID_MMFR4, CCIDX, 24, 4) | 31 | float_status fp_status_a32; |
32 | +FIELD(ID_MMFR4, EVT, 28, 4) | 32 | float_status fp_status_a64; |
33 | + | 33 | float_status fp_status_f16; |
34 | FIELD(ID_AA64ISAR0, AES, 4, 4) | 34 | + float_status fp_status_f16_a32; |
35 | FIELD(ID_AA64ISAR0, SHA1, 8, 4) | 35 | + float_status fp_status_f16_a64; |
36 | FIELD(ID_AA64ISAR0, SHA2, 12, 4) | 36 | float_status standard_fp_status; |
37 | float_status standard_fp_status_f16; | ||
38 | |||
39 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/tcg/translate.h | ||
42 | +++ b/target/arm/tcg/translate.h | ||
43 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMFPStatusFlavour { | ||
44 | FPST_A32, | ||
45 | FPST_A64, | ||
46 | FPST_FPCR_F16, | ||
47 | + FPST_A32_F16, | ||
48 | + FPST_A64_F16, | ||
49 | FPST_STD, | ||
50 | FPST_STD_F16, | ||
51 | } ARMFPStatusFlavour; | ||
52 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMFPStatusFlavour { | ||
53 | * for AArch64 non-FP16 operations controlled by the FPCR | ||
54 | * FPST_FPCR_F16 | ||
55 | * for operations controlled by the FPCR where FPCR.FZ16 is to be used | ||
56 | + * FPST_A32_F16 | ||
57 | + * for AArch32 operations controlled by the FPCR where FPCR.FZ16 is to be used | ||
58 | + * FPST_A64_F16 | ||
59 | + * for AArch64 operations controlled by the FPCR where FPCR.FZ16 is to be used | ||
60 | * FPST_STD | ||
61 | * for A32/T32 Neon operations using the "standard FPSCR value" | ||
62 | * FPST_STD_F16 | ||
63 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_ptr fpstatus_ptr(ARMFPStatusFlavour flavour) | ||
64 | case FPST_FPCR_F16: | ||
65 | offset = offsetof(CPUARMState, vfp.fp_status_f16); | ||
66 | break; | ||
67 | + case FPST_A32_F16: | ||
68 | + offset = offsetof(CPUARMState, vfp.fp_status_f16_a32); | ||
69 | + break; | ||
70 | + case FPST_A64_F16: | ||
71 | + offset = offsetof(CPUARMState, vfp.fp_status_f16_a64); | ||
72 | + break; | ||
73 | case FPST_STD: | ||
74 | offset = offsetof(CPUARMState, vfp.standard_fp_status); | ||
75 | break; | ||
37 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 76 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
38 | index XXXXXXX..XXXXXXX 100644 | 77 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/target/arm/cpu.c | 78 | --- a/target/arm/cpu.c |
40 | +++ b/target/arm/cpu.c | 79 | +++ b/target/arm/cpu.c |
41 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 80 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj, ResetType type) |
42 | t = cpu->isar.id_isar6; | 81 | arm_set_default_fp_behaviours(&env->vfp.fp_status_a64); |
43 | t = FIELD_DP32(t, ID_ISAR6, DP, 1); | 82 | arm_set_default_fp_behaviours(&env->vfp.standard_fp_status); |
44 | cpu->isar.id_isar6 = t; | 83 | arm_set_default_fp_behaviours(&env->vfp.fp_status_f16); |
45 | + | 84 | + arm_set_default_fp_behaviours(&env->vfp.fp_status_f16_a32); |
46 | + t = cpu->id_mmfr4; | 85 | + arm_set_default_fp_behaviours(&env->vfp.fp_status_f16_a64); |
47 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | 86 | arm_set_default_fp_behaviours(&env->vfp.standard_fp_status_f16); |
48 | + cpu->id_mmfr4 = t; | 87 | |
49 | } | 88 | #ifndef CONFIG_USER_ONLY |
50 | #endif | 89 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c |
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/vfp_helper.c | ||
92 | +++ b/target/arm/vfp_helper.c | ||
93 | @@ -XXX,XX +XXX,XX @@ static uint32_t vfp_get_fpsr_from_host(CPUARMState *env) | ||
94 | /* FZ16 does not generate an input denormal exception. */ | ||
95 | i |= (get_float_exception_flags(&env->vfp.fp_status_f16) | ||
96 | & ~float_flag_input_denormal); | ||
97 | + i |= (get_float_exception_flags(&env->vfp.fp_status_f16_a32) | ||
98 | + & ~float_flag_input_denormal); | ||
99 | + i |= (get_float_exception_flags(&env->vfp.fp_status_f16_a64) | ||
100 | + & ~float_flag_input_denormal); | ||
101 | i |= (get_float_exception_flags(&env->vfp.standard_fp_status_f16) | ||
102 | & ~float_flag_input_denormal); | ||
103 | return vfp_exceptbits_from_host(i); | ||
104 | @@ -XXX,XX +XXX,XX @@ static void vfp_clear_float_status_exc_flags(CPUARMState *env) | ||
105 | set_float_exception_flags(0, &env->vfp.fp_status_a32); | ||
106 | set_float_exception_flags(0, &env->vfp.fp_status_a64); | ||
107 | set_float_exception_flags(0, &env->vfp.fp_status_f16); | ||
108 | + set_float_exception_flags(0, &env->vfp.fp_status_f16_a32); | ||
109 | + set_float_exception_flags(0, &env->vfp.fp_status_f16_a64); | ||
110 | set_float_exception_flags(0, &env->vfp.standard_fp_status); | ||
111 | set_float_exception_flags(0, &env->vfp.standard_fp_status_f16); | ||
112 | } | ||
113 | @@ -XXX,XX +XXX,XX @@ static void vfp_set_fpcr_to_host(CPUARMState *env, uint32_t val, uint32_t mask) | ||
114 | set_float_rounding_mode(i, &env->vfp.fp_status_a32); | ||
115 | set_float_rounding_mode(i, &env->vfp.fp_status_a64); | ||
116 | set_float_rounding_mode(i, &env->vfp.fp_status_f16); | ||
117 | + set_float_rounding_mode(i, &env->vfp.fp_status_f16_a32); | ||
118 | + set_float_rounding_mode(i, &env->vfp.fp_status_f16_a64); | ||
51 | } | 119 | } |
52 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 120 | if (changed & FPCR_FZ16) { |
53 | index XXXXXXX..XXXXXXX 100644 | 121 | bool ftz_enabled = val & FPCR_FZ16; |
54 | --- a/target/arm/helper.c | 122 | set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_f16); |
55 | +++ b/target/arm/helper.c | 123 | + set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_f16_a32); |
56 | @@ -XXX,XX +XXX,XX @@ static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 124 | + set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_f16_a64); |
57 | uint64_t value) | 125 | set_flush_to_zero(ftz_enabled, &env->vfp.standard_fp_status_f16); |
58 | { | 126 | set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status_f16); |
59 | ARMCPU *cpu = arm_env_get_cpu(env); | 127 | + set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status_f16_a32); |
60 | + TCR *tcr = raw_ptr(env, ri); | 128 | + set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status_f16_a64); |
61 | 129 | set_flush_inputs_to_zero(ftz_enabled, &env->vfp.standard_fp_status_f16); | |
62 | if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
63 | /* With LPAE the TTBCR could result in a change of ASID | ||
64 | @@ -XXX,XX +XXX,XX @@ static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
65 | */ | ||
66 | tlb_flush(CPU(cpu)); | ||
67 | } | 130 | } |
68 | + /* Preserve the high half of TCR_EL1, set via TTBCR2. */ | 131 | if (changed & FPCR_FZ) { |
69 | + value = deposit64(tcr->raw_tcr, 0, 32, value); | 132 | @@ -XXX,XX +XXX,XX @@ static void vfp_set_fpcr_to_host(CPUARMState *env, uint32_t val, uint32_t mask) |
70 | vmsa_ttbcr_raw_write(env, ri, value); | 133 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_a32); |
134 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_a64); | ||
135 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_f16); | ||
136 | + set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_f16_a32); | ||
137 | + set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_f16_a64); | ||
138 | } | ||
71 | } | 139 | } |
72 | 140 | ||
73 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
74 | REGINFO_SENTINEL | ||
75 | }; | ||
76 | |||
77 | +/* Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
78 | + * qemu tlbs nor adjusting cached masks. | ||
79 | + */ | ||
80 | +static const ARMCPRegInfo ttbcr2_reginfo = { | ||
81 | + .name = "TTBCR2", .cp = 15, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 3, | ||
82 | + .access = PL1_RW, .type = ARM_CP_ALIAS, | ||
83 | + .bank_fieldoffsets = { offsetofhigh32(CPUARMState, cp15.tcr_el[3]), | ||
84 | + offsetofhigh32(CPUARMState, cp15.tcr_el[1]) }, | ||
85 | +}; | ||
86 | + | ||
87 | static void omap_ticonfig_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
88 | uint64_t value) | ||
89 | { | ||
90 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
91 | } else { | ||
92 | define_arm_cp_regs(cpu, vmsa_pmsa_cp_reginfo); | ||
93 | define_arm_cp_regs(cpu, vmsa_cp_reginfo); | ||
94 | + /* TTCBR2 is introduced with ARMv8.2-A32HPD. */ | ||
95 | + if (FIELD_EX32(cpu->id_mmfr4, ID_MMFR4, HPDS) != 0) { | ||
96 | + define_one_arm_cp_reg(cpu, &ttbcr2_reginfo); | ||
97 | + } | ||
98 | } | ||
99 | if (arm_feature(env, ARM_FEATURE_THUMB2EE)) { | ||
100 | define_arm_cp_regs(cpu, t2ee_cp_reginfo); | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
102 | if (tg == 2) { /* 16KB pages */ | ||
103 | stride = 11; | ||
104 | } | ||
105 | - if (aarch64) { | ||
106 | - if (el > 1) { | ||
107 | - hpd = extract64(tcr->raw_tcr, 24, 1); | ||
108 | - } else { | ||
109 | - hpd = extract64(tcr->raw_tcr, 41, 1); | ||
110 | - } | ||
111 | + if (aarch64 && el > 1) { | ||
112 | + hpd = extract64(tcr->raw_tcr, 24, 1); | ||
113 | + } else { | ||
114 | + hpd = extract64(tcr->raw_tcr, 41, 1); | ||
115 | + } | ||
116 | + if (!aarch64) { | ||
117 | + /* For aarch32, hpd0 is not enabled without t2e as well. */ | ||
118 | + hpd &= extract64(tcr->raw_tcr, 6, 1); | ||
119 | } | ||
120 | } else { | ||
121 | /* We should only be here if TTBR1 is valid */ | ||
122 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
123 | if (tg == 1) { /* 16KB pages */ | ||
124 | stride = 11; | ||
125 | } | ||
126 | - if (aarch64) { | ||
127 | - hpd = extract64(tcr->raw_tcr, 42, 1); | ||
128 | + hpd = extract64(tcr->raw_tcr, 42, 1); | ||
129 | + if (!aarch64) { | ||
130 | + /* For aarch32, hpd1 is not enabled without t2e as well. */ | ||
131 | + hpd &= extract64(tcr->raw_tcr, 6, 1); | ||
132 | } | ||
133 | } | ||
134 | |||
135 | -- | 141 | -- |
136 | 2.19.2 | 142 | 2.34.1 |
137 | |||
138 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | We directly use fp_status_f16 in a handful of helpers that |
---|---|---|---|
2 | are AArch32-specific; switch to fp_status_f16_a32 for these. | ||
2 | 3 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | puv3_gpio_class_init(). | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20250124162836.2332150-15-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/tcg/vec_helper.c | 4 ++-- | ||
9 | target/arm/vfp_helper.c | 2 +- | ||
10 | 2 files changed, 3 insertions(+), 3 deletions(-) | ||
5 | 11 | ||
6 | Cc: gxt@mprc.pku.edu.cn | 12 | diff --git a/target/arm/tcg/vec_helper.c b/target/arm/tcg/vec_helper.c |
7 | Cc: peter.maydell@linaro.org | ||
8 | |||
9 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
10 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20181130093852.20739-8-maozhongyi@cmss.chinamobile.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | hw/gpio/puv3_gpio.c | 29 ++++++++++++++--------------- | ||
16 | 1 file changed, 14 insertions(+), 15 deletions(-) | ||
17 | |||
18 | diff --git a/hw/gpio/puv3_gpio.c b/hw/gpio/puv3_gpio.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/gpio/puv3_gpio.c | 14 | --- a/target/arm/tcg/vec_helper.c |
21 | +++ b/hw/gpio/puv3_gpio.c | 15 | +++ b/target/arm/tcg/vec_helper.c |
22 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps puv3_gpio_ops = { | 16 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fmlal_a32)(void *vd, void *vn, void *vm, |
23 | .endianness = DEVICE_NATIVE_ENDIAN, | 17 | CPUARMState *env, uint32_t desc) |
24 | }; | ||
25 | |||
26 | -static int puv3_gpio_init(SysBusDevice *dev) | ||
27 | +static void puv3_gpio_realize(DeviceState *dev, Error **errp) | ||
28 | { | 18 | { |
29 | PUV3GPIOState *s = PUV3_GPIO(dev); | 19 | do_fmlal(vd, vn, vm, &env->vfp.standard_fp_status, desc, |
30 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 20 | - get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); |
31 | 21 | + get_flush_inputs_to_zero(&env->vfp.fp_status_f16_a32)); | |
32 | s->reg_GPLR = 0; | ||
33 | s->reg_GPDR = 0; | ||
34 | |||
35 | /* FIXME: these irqs not handled yet */ | ||
36 | - sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW0]); | ||
37 | - sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW1]); | ||
38 | - sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW2]); | ||
39 | - sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW3]); | ||
40 | - sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW4]); | ||
41 | - sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW5]); | ||
42 | - sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW6]); | ||
43 | - sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOLOW7]); | ||
44 | - sysbus_init_irq(dev, &s->irq[PUV3_IRQS_GPIOHIGH]); | ||
45 | + sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW0]); | ||
46 | + sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW1]); | ||
47 | + sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW2]); | ||
48 | + sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW3]); | ||
49 | + sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW4]); | ||
50 | + sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW5]); | ||
51 | + sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW6]); | ||
52 | + sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW7]); | ||
53 | + sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOHIGH]); | ||
54 | |||
55 | memory_region_init_io(&s->iomem, OBJECT(s), &puv3_gpio_ops, s, "puv3_gpio", | ||
56 | PUV3_REGS_OFFSET); | ||
57 | - sysbus_init_mmio(dev, &s->iomem); | ||
58 | - | ||
59 | - return 0; | ||
60 | + sysbus_init_mmio(sbd, &s->iomem); | ||
61 | } | 22 | } |
62 | 23 | ||
63 | static void puv3_gpio_class_init(ObjectClass *klass, void *data) | 24 | void HELPER(gvec_fmlal_a64)(void *vd, void *vn, void *vm, |
25 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fmlal_idx_a32)(void *vd, void *vn, void *vm, | ||
26 | CPUARMState *env, uint32_t desc) | ||
64 | { | 27 | { |
65 | - SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); | 28 | do_fmlal_idx(vd, vn, vm, &env->vfp.standard_fp_status, desc, |
66 | + DeviceClass *dc = DEVICE_CLASS(klass); | 29 | - get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); |
67 | 30 | + get_flush_inputs_to_zero(&env->vfp.fp_status_f16_a32)); | |
68 | - sdc->init = puv3_gpio_init; | ||
69 | + dc->realize = puv3_gpio_realize; | ||
70 | } | 31 | } |
71 | 32 | ||
72 | static const TypeInfo puv3_gpio_info = { | 33 | void HELPER(gvec_fmlal_idx_a64)(void *vd, void *vn, void *vm, |
34 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/vfp_helper.c | ||
37 | +++ b/target/arm/vfp_helper.c | ||
38 | @@ -XXX,XX +XXX,XX @@ void VFP_HELPER(cmpe, P)(ARGTYPE a, ARGTYPE b, CPUARMState *env) \ | ||
39 | softfloat_to_vfp_compare(env, \ | ||
40 | FLOATTYPE ## _compare(a, b, &env->vfp.FPST)); \ | ||
41 | } | ||
42 | -DO_VFP_cmp(h, float16, dh_ctype_f16, fp_status_f16) | ||
43 | +DO_VFP_cmp(h, float16, dh_ctype_f16, fp_status_f16_a32) | ||
44 | DO_VFP_cmp(s, float32, float32, fp_status_a32) | ||
45 | DO_VFP_cmp(d, float64, float64, fp_status_a32) | ||
46 | #undef DO_VFP_cmp | ||
73 | -- | 47 | -- |
74 | 2.19.2 | 48 | 2.34.1 |
75 | |||
76 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | We directly use fp_status_f16 in a handful of helpers that are |
---|---|---|---|
2 | AArch64-specific; switch to fp_status_f16_a64 for these. | ||
2 | 3 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | puv3_dma_class_init(). | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20250124162836.2332150-16-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/tcg/sme_helper.c | 4 ++-- | ||
9 | target/arm/tcg/vec_helper.c | 8 ++++---- | ||
10 | 2 files changed, 6 insertions(+), 6 deletions(-) | ||
5 | 11 | ||
6 | Cc: gxt@mprc.pku.edu.cn | 12 | diff --git a/target/arm/tcg/sme_helper.c b/target/arm/tcg/sme_helper.c |
7 | |||
8 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
9 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20181130093852.20739-7-maozhongyi@cmss.chinamobile.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | hw/dma/puv3_dma.c | 10 ++++------ | ||
16 | 1 file changed, 4 insertions(+), 6 deletions(-) | ||
17 | |||
18 | diff --git a/hw/dma/puv3_dma.c b/hw/dma/puv3_dma.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/dma/puv3_dma.c | 14 | --- a/target/arm/tcg/sme_helper.c |
21 | +++ b/hw/dma/puv3_dma.c | 15 | +++ b/target/arm/tcg/sme_helper.c |
22 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps puv3_dma_ops = { | 16 | @@ -XXX,XX +XXX,XX @@ void HELPER(sme_fmopa_h)(void *vza, void *vzn, void *vzm, void *vpn, |
23 | .endianness = DEVICE_NATIVE_ENDIAN, | 17 | float_status fpst_odd, fpst_std, fpst_f16; |
24 | }; | 18 | |
25 | 19 | /* | |
26 | -static int puv3_dma_init(SysBusDevice *dev) | 20 | - * Make copies of fp_status and fp_status_f16, because this operation |
27 | +static void puv3_dma_realize(DeviceState *dev, Error **errp) | 21 | + * Make copies of the fp status fields we use, because this operation |
22 | * does not update the cumulative fp exception status. It also | ||
23 | * produces default NaNs. We also need a second copy of fp_status with | ||
24 | * round-to-odd -- see above. | ||
25 | */ | ||
26 | - fpst_f16 = env->vfp.fp_status_f16; | ||
27 | + fpst_f16 = env->vfp.fp_status_f16_a64; | ||
28 | fpst_std = env->vfp.fp_status_a64; | ||
29 | set_default_nan_mode(true, &fpst_std); | ||
30 | set_default_nan_mode(true, &fpst_f16); | ||
31 | diff --git a/target/arm/tcg/vec_helper.c b/target/arm/tcg/vec_helper.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/tcg/vec_helper.c | ||
34 | +++ b/target/arm/tcg/vec_helper.c | ||
35 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fmlal_a64)(void *vd, void *vn, void *vm, | ||
36 | CPUARMState *env, uint32_t desc) | ||
28 | { | 37 | { |
29 | PUV3DMAState *s = PUV3_DMA(dev); | 38 | do_fmlal(vd, vn, vm, &env->vfp.fp_status_a64, desc, |
30 | int i; | 39 | - get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); |
31 | @@ -XXX,XX +XXX,XX @@ static int puv3_dma_init(SysBusDevice *dev) | 40 | + get_flush_inputs_to_zero(&env->vfp.fp_status_f16_a64)); |
32 | |||
33 | memory_region_init_io(&s->iomem, OBJECT(s), &puv3_dma_ops, s, "puv3_dma", | ||
34 | PUV3_REGS_OFFSET); | ||
35 | - sysbus_init_mmio(dev, &s->iomem); | ||
36 | - | ||
37 | - return 0; | ||
38 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
39 | } | 41 | } |
40 | 42 | ||
41 | static void puv3_dma_class_init(ObjectClass *klass, void *data) | 43 | void HELPER(sve2_fmlal_zzzw_s)(void *vd, void *vn, void *vm, void *va, |
44 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve2_fmlal_zzzw_s)(void *vd, void *vn, void *vm, void *va, | ||
45 | uint16_t negn = extract32(desc, SIMD_DATA_SHIFT, 1) << 15; | ||
46 | intptr_t sel = extract32(desc, SIMD_DATA_SHIFT + 1, 1) * sizeof(float16); | ||
47 | float_status *status = &env->vfp.fp_status_a64; | ||
48 | - bool fz16 = get_flush_inputs_to_zero(&env->vfp.fp_status_f16); | ||
49 | + bool fz16 = get_flush_inputs_to_zero(&env->vfp.fp_status_f16_a64); | ||
50 | |||
51 | for (i = 0; i < oprsz; i += sizeof(float32)) { | ||
52 | float16 nn_16 = *(float16 *)(vn + H1_2(i + sel)) ^ negn; | ||
53 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fmlal_idx_a64)(void *vd, void *vn, void *vm, | ||
54 | CPUARMState *env, uint32_t desc) | ||
42 | { | 55 | { |
43 | - SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); | 56 | do_fmlal_idx(vd, vn, vm, &env->vfp.fp_status_a64, desc, |
44 | + DeviceClass *dc = DEVICE_CLASS(klass); | 57 | - get_flush_inputs_to_zero(&env->vfp.fp_status_f16)); |
45 | 58 | + get_flush_inputs_to_zero(&env->vfp.fp_status_f16_a64)); | |
46 | - sdc->init = puv3_dma_init; | ||
47 | + dc->realize = puv3_dma_realize; | ||
48 | } | 59 | } |
49 | 60 | ||
50 | static const TypeInfo puv3_dma_info = { | 61 | void HELPER(sve2_fmlal_zzxw_s)(void *vd, void *vn, void *vm, void *va, |
62 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve2_fmlal_zzxw_s)(void *vd, void *vn, void *vm, void *va, | ||
63 | intptr_t sel = extract32(desc, SIMD_DATA_SHIFT + 1, 1) * sizeof(float16); | ||
64 | intptr_t idx = extract32(desc, SIMD_DATA_SHIFT + 2, 3) * sizeof(float16); | ||
65 | float_status *status = &env->vfp.fp_status_a64; | ||
66 | - bool fz16 = get_flush_inputs_to_zero(&env->vfp.fp_status_f16); | ||
67 | + bool fz16 = get_flush_inputs_to_zero(&env->vfp.fp_status_f16_a64); | ||
68 | |||
69 | for (i = 0; i < oprsz; i += 16) { | ||
70 | float16 mm_16 = *(float16 *)(vm + i + idx); | ||
51 | -- | 71 | -- |
52 | 2.19.2 | 72 | 2.34.1 |
53 | |||
54 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | In the A32 decoder, use FPST_A32_F16 rather than FPST_FPCR_F16. |
---|---|---|---|
2 | By doing an automated conversion of the whole file we avoid possibly | ||
3 | using more than one fpst value in a set_rmode/op/restore_rmode | ||
4 | sequence. | ||
2 | 5 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 6 | Patch created with |
4 | tusb6010_class_init(). | 7 | perl -p -i -e 's/FPST_FPCR_F16(?!_)/FPST_A32_F16/g' target/arm/tcg/translate-vfp.c |
5 | 8 | ||
6 | Cc: kraxel@redhat.com | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20250124162836.2332150-17-peter.maydell@linaro.org | ||
12 | --- | ||
13 | target/arm/tcg/translate-vfp.c | 24 ++++++++++++------------ | ||
14 | 1 file changed, 12 insertions(+), 12 deletions(-) | ||
7 | 15 | ||
8 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 16 | diff --git a/target/arm/tcg/translate-vfp.c b/target/arm/tcg/translate-vfp.c |
9 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
10 | Message-id: 20181130093852.20739-20-maozhongyi@cmss.chinamobile.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/usb/tusb6010.c | 8 +++----- | ||
14 | 1 file changed, 3 insertions(+), 5 deletions(-) | ||
15 | |||
16 | diff --git a/hw/usb/tusb6010.c b/hw/usb/tusb6010.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/usb/tusb6010.c | 18 | --- a/target/arm/tcg/translate-vfp.c |
19 | +++ b/hw/usb/tusb6010.c | 19 | +++ b/target/arm/tcg/translate-vfp.c |
20 | @@ -XXX,XX +XXX,XX @@ static void tusb6010_reset(DeviceState *dev) | 20 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINT(DisasContext *s, arg_VRINT *a) |
21 | musb_reset(s->musb); | 21 | } |
22 | |||
23 | if (sz == 1) { | ||
24 | - fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
25 | + fpst = fpstatus_ptr(FPST_A32_F16); | ||
26 | } else { | ||
27 | fpst = fpstatus_ptr(FPST_A32); | ||
28 | } | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
30 | } | ||
31 | |||
32 | if (sz == 1) { | ||
33 | - fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
34 | + fpst = fpstatus_ptr(FPST_A32_F16); | ||
35 | } else { | ||
36 | fpst = fpstatus_ptr(FPST_A32); | ||
37 | } | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_hp(DisasContext *s, VFPGen3OpSPFn *fn, | ||
39 | /* | ||
40 | * Do a half-precision operation. Functionally this is | ||
41 | * the same as do_vfp_3op_sp(), except: | ||
42 | - * - it uses the FPST_FPCR_F16 | ||
43 | + * - it uses the FPST_A32_F16 | ||
44 | * - it doesn't need the VFP vector handling (fp16 is a | ||
45 | * v8 feature, and in v8 VFP vectors don't exist) | ||
46 | * - it does the aa32_fp16_arith feature test | ||
47 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_hp(DisasContext *s, VFPGen3OpSPFn *fn, | ||
48 | f0 = tcg_temp_new_i32(); | ||
49 | f1 = tcg_temp_new_i32(); | ||
50 | fd = tcg_temp_new_i32(); | ||
51 | - fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
52 | + fpst = fpstatus_ptr(FPST_A32_F16); | ||
53 | |||
54 | vfp_load_reg16(f0, vn); | ||
55 | vfp_load_reg16(f1, vm); | ||
56 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_hp(DisasContext *s, arg_VFMA_sp *a, bool neg_n, bool neg_d) | ||
57 | /* VFNMA, VFNMS */ | ||
58 | gen_vfp_negh(vd, vd); | ||
59 | } | ||
60 | - fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
61 | + fpst = fpstatus_ptr(FPST_A32_F16); | ||
62 | gen_helper_vfp_muladdh(vd, vn, vm, vd, fpst); | ||
63 | vfp_store_reg32(vd, a->vd); | ||
64 | return true; | ||
65 | @@ -XXX,XX +XXX,XX @@ DO_VFP_2OP(VNEG, dp, gen_vfp_negd, aa32_fpdp_v2) | ||
66 | |||
67 | static void gen_VSQRT_hp(TCGv_i32 vd, TCGv_i32 vm) | ||
68 | { | ||
69 | - gen_helper_vfp_sqrth(vd, vm, fpstatus_ptr(FPST_FPCR_F16)); | ||
70 | + gen_helper_vfp_sqrth(vd, vm, fpstatus_ptr(FPST_A32_F16)); | ||
22 | } | 71 | } |
23 | 72 | ||
24 | -static int tusb6010_init(SysBusDevice *sbd) | 73 | static void gen_VSQRT_sp(TCGv_i32 vd, TCGv_i32 vm) |
25 | +static void tusb6010_realize(DeviceState *dev, Error **errp) | 74 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTR_hp(DisasContext *s, arg_VRINTR_sp *a) |
26 | { | 75 | |
27 | - DeviceState *dev = DEVICE(sbd); | 76 | tmp = tcg_temp_new_i32(); |
28 | TUSBState *s = TUSB(dev); | 77 | vfp_load_reg16(tmp, a->vm); |
29 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 78 | - fpst = fpstatus_ptr(FPST_FPCR_F16); |
30 | 79 | + fpst = fpstatus_ptr(FPST_A32_F16); | |
31 | s->otg_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, tusb_otg_tick, s); | 80 | gen_helper_rinth(tmp, tmp, fpst); |
32 | s->pwr_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, tusb_power_tick, s); | 81 | vfp_store_reg32(tmp, a->vd); |
33 | @@ -XXX,XX +XXX,XX @@ static int tusb6010_init(SysBusDevice *sbd) | 82 | return true; |
34 | sysbus_init_irq(sbd, &s->irq); | 83 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTZ_hp(DisasContext *s, arg_VRINTZ_sp *a) |
35 | qdev_init_gpio_in(dev, tusb6010_irq, musb_irq_max + 1); | 84 | |
36 | s->musb = musb_init(dev, 1); | 85 | tmp = tcg_temp_new_i32(); |
37 | - return 0; | 86 | vfp_load_reg16(tmp, a->vm); |
38 | } | 87 | - fpst = fpstatus_ptr(FPST_FPCR_F16); |
39 | 88 | + fpst = fpstatus_ptr(FPST_A32_F16); | |
40 | static void tusb6010_class_init(ObjectClass *klass, void *data) | 89 | tcg_rmode = gen_set_rmode(FPROUNDING_ZERO, fpst); |
41 | { | 90 | gen_helper_rinth(tmp, tmp, fpst); |
42 | DeviceClass *dc = DEVICE_CLASS(klass); | 91 | gen_restore_rmode(tcg_rmode, fpst); |
43 | - SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | 92 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTX_hp(DisasContext *s, arg_VRINTX_sp *a) |
44 | 93 | ||
45 | - k->init = tusb6010_init; | 94 | tmp = tcg_temp_new_i32(); |
46 | + dc->realize = tusb6010_realize; | 95 | vfp_load_reg16(tmp, a->vm); |
47 | dc->reset = tusb6010_reset; | 96 | - fpst = fpstatus_ptr(FPST_FPCR_F16); |
48 | } | 97 | + fpst = fpstatus_ptr(FPST_A32_F16); |
98 | gen_helper_rinth_exact(tmp, tmp, fpst); | ||
99 | vfp_store_reg32(tmp, a->vd); | ||
100 | return true; | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_hp(DisasContext *s, arg_VCVT_int_sp *a) | ||
102 | |||
103 | vm = tcg_temp_new_i32(); | ||
104 | vfp_load_reg32(vm, a->vm); | ||
105 | - fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
106 | + fpst = fpstatus_ptr(FPST_A32_F16); | ||
107 | if (a->s) { | ||
108 | /* i32 -> f16 */ | ||
109 | gen_helper_vfp_sitoh(vm, vm, fpst); | ||
110 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_hp(DisasContext *s, arg_VCVT_fix_sp *a) | ||
111 | vd = tcg_temp_new_i32(); | ||
112 | vfp_load_reg32(vd, a->vd); | ||
113 | |||
114 | - fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
115 | + fpst = fpstatus_ptr(FPST_A32_F16); | ||
116 | shift = tcg_constant_i32(frac_bits); | ||
117 | |||
118 | /* Switch on op:U:sx bits */ | ||
119 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_hp_int(DisasContext *s, arg_VCVT_sp_int *a) | ||
120 | return true; | ||
121 | } | ||
122 | |||
123 | - fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
124 | + fpst = fpstatus_ptr(FPST_A32_F16); | ||
125 | vm = tcg_temp_new_i32(); | ||
126 | vfp_load_reg16(vm, a->vm); | ||
49 | 127 | ||
50 | -- | 128 | -- |
51 | 2.19.2 | 129 | 2.34.1 |
52 | |||
53 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | In the A32 decoder, use FPST_A64_F16 rather than FPST_FPCR_F16. |
---|---|---|---|
2 | By doing an automated conversion of the whole file we avoid possibly | ||
3 | using more than one fpst value in a set_rmode/op/restore_rmode | ||
4 | sequence. | ||
2 | 5 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 6 | Patch created with |
4 | empty_slot_class_init(). | 7 | perl -p -i -e 's/FPST_FPCR_F16(?!_)/FPST_A64_F16/g' target/arm/tcg/translate-{a64,sve,sme}.c |
5 | 8 | ||
6 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
7 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Message-id: 20181130093852.20739-5-maozhongyi@cmss.chinamobile.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20250124162836.2332150-18-peter.maydell@linaro.org | ||
12 | --- | 12 | --- |
13 | hw/core/empty_slot.c | 9 ++++----- | 13 | target/arm/tcg/translate-a64.c | 32 ++++++++--------- |
14 | 1 file changed, 4 insertions(+), 5 deletions(-) | 14 | target/arm/tcg/translate-sve.c | 66 +++++++++++++++++----------------- |
15 | 2 files changed, 49 insertions(+), 49 deletions(-) | ||
15 | 16 | ||
16 | diff --git a/hw/core/empty_slot.c b/hw/core/empty_slot.c | 17 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
17 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/core/empty_slot.c | 19 | --- a/target/arm/tcg/translate-a64.c |
19 | +++ b/hw/core/empty_slot.c | 20 | +++ b/target/arm/tcg/translate-a64.c |
20 | @@ -XXX,XX +XXX,XX @@ void empty_slot_init(hwaddr addr, uint64_t slot_size) | 21 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op3_fpst(DisasContext *s, bool is_q, int rd, int rn, |
21 | } | 22 | int rm, bool is_fp16, int data, |
23 | gen_helper_gvec_3_ptr *fn) | ||
24 | { | ||
25 | - TCGv_ptr fpst = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_A64); | ||
26 | + TCGv_ptr fpst = fpstatus_ptr(is_fp16 ? FPST_A64_F16 : FPST_A64); | ||
27 | tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
28 | vec_full_reg_offset(s, rn), | ||
29 | vec_full_reg_offset(s, rm), fpst, | ||
30 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op4_fpst(DisasContext *s, bool is_q, int rd, int rn, | ||
31 | int rm, int ra, bool is_fp16, int data, | ||
32 | gen_helper_gvec_4_ptr *fn) | ||
33 | { | ||
34 | - TCGv_ptr fpst = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_A64); | ||
35 | + TCGv_ptr fpst = fpstatus_ptr(is_fp16 ? FPST_A64_F16 : FPST_A64); | ||
36 | tcg_gen_gvec_4_ptr(vec_full_reg_offset(s, rd), | ||
37 | vec_full_reg_offset(s, rn), | ||
38 | vec_full_reg_offset(s, rm), | ||
39 | @@ -XXX,XX +XXX,XX @@ static bool do_fp3_scalar(DisasContext *s, arg_rrr_e *a, const FPScalar *f) | ||
40 | if (fp_access_check(s)) { | ||
41 | TCGv_i32 t0 = read_fp_hreg(s, a->rn); | ||
42 | TCGv_i32 t1 = read_fp_hreg(s, a->rm); | ||
43 | - f->gen_h(t0, t0, t1, fpstatus_ptr(FPST_FPCR_F16)); | ||
44 | + f->gen_h(t0, t0, t1, fpstatus_ptr(FPST_A64_F16)); | ||
45 | write_fp_sreg(s, a->rd, t0); | ||
46 | } | ||
47 | break; | ||
48 | @@ -XXX,XX +XXX,XX @@ static bool do_fcmp0_s(DisasContext *s, arg_rr_e *a, | ||
49 | TCGv_i32 t0 = read_fp_hreg(s, a->rn); | ||
50 | TCGv_i32 t1 = tcg_constant_i32(0); | ||
51 | if (swap) { | ||
52 | - f->gen_h(t0, t1, t0, fpstatus_ptr(FPST_FPCR_F16)); | ||
53 | + f->gen_h(t0, t1, t0, fpstatus_ptr(FPST_A64_F16)); | ||
54 | } else { | ||
55 | - f->gen_h(t0, t0, t1, fpstatus_ptr(FPST_FPCR_F16)); | ||
56 | + f->gen_h(t0, t0, t1, fpstatus_ptr(FPST_A64_F16)); | ||
57 | } | ||
58 | write_fp_sreg(s, a->rd, t0); | ||
59 | } | ||
60 | @@ -XXX,XX +XXX,XX @@ static bool do_fp3_scalar_idx(DisasContext *s, arg_rrx_e *a, const FPScalar *f) | ||
61 | TCGv_i32 t1 = tcg_temp_new_i32(); | ||
62 | |||
63 | read_vec_element_i32(s, t1, a->rm, a->idx, MO_16); | ||
64 | - f->gen_h(t0, t0, t1, fpstatus_ptr(FPST_FPCR_F16)); | ||
65 | + f->gen_h(t0, t0, t1, fpstatus_ptr(FPST_A64_F16)); | ||
66 | write_fp_sreg(s, a->rd, t0); | ||
67 | } | ||
68 | break; | ||
69 | @@ -XXX,XX +XXX,XX @@ static bool do_fmla_scalar_idx(DisasContext *s, arg_rrx_e *a, bool neg) | ||
70 | gen_vfp_negh(t1, t1); | ||
71 | } | ||
72 | gen_helper_advsimd_muladdh(t0, t1, t2, t0, | ||
73 | - fpstatus_ptr(FPST_FPCR_F16)); | ||
74 | + fpstatus_ptr(FPST_A64_F16)); | ||
75 | write_fp_sreg(s, a->rd, t0); | ||
76 | } | ||
77 | break; | ||
78 | @@ -XXX,XX +XXX,XX @@ static bool do_fp3_scalar_pair(DisasContext *s, arg_rr_e *a, const FPScalar *f) | ||
79 | |||
80 | read_vec_element_i32(s, t0, a->rn, 0, MO_16); | ||
81 | read_vec_element_i32(s, t1, a->rn, 1, MO_16); | ||
82 | - f->gen_h(t0, t0, t1, fpstatus_ptr(FPST_FPCR_F16)); | ||
83 | + f->gen_h(t0, t0, t1, fpstatus_ptr(FPST_A64_F16)); | ||
84 | write_fp_sreg(s, a->rd, t0); | ||
85 | } | ||
86 | break; | ||
87 | @@ -XXX,XX +XXX,XX @@ static bool do_fmadd(DisasContext *s, arg_rrrr_e *a, bool neg_a, bool neg_n) | ||
88 | if (neg_n) { | ||
89 | gen_vfp_negh(tn, tn); | ||
90 | } | ||
91 | - fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
92 | + fpst = fpstatus_ptr(FPST_A64_F16); | ||
93 | gen_helper_advsimd_muladdh(ta, tn, tm, ta, fpst); | ||
94 | write_fp_sreg(s, a->rd, ta); | ||
95 | } | ||
96 | @@ -XXX,XX +XXX,XX @@ static bool do_fp_reduction(DisasContext *s, arg_qrr_e *a, | ||
97 | if (fp_access_check(s)) { | ||
98 | MemOp esz = a->esz; | ||
99 | int elts = (a->q ? 16 : 8) >> esz; | ||
100 | - TCGv_ptr fpst = fpstatus_ptr(esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
101 | + TCGv_ptr fpst = fpstatus_ptr(esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
102 | TCGv_i32 res = do_reduction_op(s, a->rn, esz, 0, elts, fpst, fn); | ||
103 | write_fp_sreg(s, a->rd, res); | ||
104 | } | ||
105 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, int size, | ||
106 | bool cmp_with_zero, bool signal_all_nans) | ||
107 | { | ||
108 | TCGv_i64 tcg_flags = tcg_temp_new_i64(); | ||
109 | - TCGv_ptr fpst = fpstatus_ptr(size == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
110 | + TCGv_ptr fpst = fpstatus_ptr(size == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
111 | |||
112 | if (size == MO_64) { | ||
113 | TCGv_i64 tcg_vn, tcg_vm; | ||
114 | @@ -XXX,XX +XXX,XX @@ static bool do_fp1_scalar(DisasContext *s, arg_rr_e *a, | ||
115 | return check == 0; | ||
116 | } | ||
117 | |||
118 | - fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
119 | + fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
120 | if (rmode >= 0) { | ||
121 | tcg_rmode = gen_set_rmode(rmode, fpst); | ||
122 | } | ||
123 | @@ -XXX,XX +XXX,XX @@ static bool do_cvtf_scalar(DisasContext *s, MemOp esz, int rd, int shift, | ||
124 | TCGv_i32 tcg_shift, tcg_single; | ||
125 | TCGv_i64 tcg_double; | ||
126 | |||
127 | - tcg_fpstatus = fpstatus_ptr(esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
128 | + tcg_fpstatus = fpstatus_ptr(esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
129 | tcg_shift = tcg_constant_i32(shift); | ||
130 | |||
131 | switch (esz) { | ||
132 | @@ -XXX,XX +XXX,XX @@ static void do_fcvt_scalar(DisasContext *s, MemOp out, MemOp esz, | ||
133 | TCGv_ptr tcg_fpstatus; | ||
134 | TCGv_i32 tcg_shift, tcg_rmode, tcg_single; | ||
135 | |||
136 | - tcg_fpstatus = fpstatus_ptr(esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
137 | + tcg_fpstatus = fpstatus_ptr(esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
138 | tcg_shift = tcg_constant_i32(shift); | ||
139 | tcg_rmode = gen_set_rmode(rmode, tcg_fpstatus); | ||
140 | |||
141 | @@ -XXX,XX +XXX,XX @@ static bool do_fp1_vector(DisasContext *s, arg_qrr_e *a, | ||
142 | return check == 0; | ||
143 | } | ||
144 | |||
145 | - fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
146 | + fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
147 | if (rmode >= 0) { | ||
148 | tcg_rmode = gen_set_rmode(rmode, fpst); | ||
149 | } | ||
150 | @@ -XXX,XX +XXX,XX @@ static bool do_gvec_op2_fpst(DisasContext *s, MemOp esz, bool is_q, | ||
151 | return check == 0; | ||
152 | } | ||
153 | |||
154 | - fpst = fpstatus_ptr(esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
155 | + fpst = fpstatus_ptr(esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
156 | tcg_gen_gvec_2_ptr(vec_full_reg_offset(s, rd), | ||
157 | vec_full_reg_offset(s, rn), fpst, | ||
158 | is_q ? 16 : 8, vec_full_reg_size(s), | ||
159 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/target/arm/tcg/translate-sve.c | ||
162 | +++ b/target/arm/tcg/translate-sve.c | ||
163 | @@ -XXX,XX +XXX,XX @@ static bool gen_gvec_fpst_arg_zz(DisasContext *s, gen_helper_gvec_2_ptr *fn, | ||
164 | arg_rr_esz *a, int data) | ||
165 | { | ||
166 | return gen_gvec_fpst_zz(s, fn, a->rd, a->rn, data, | ||
167 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
168 | + a->esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
22 | } | 169 | } |
23 | 170 | ||
24 | -static int empty_slot_init1(SysBusDevice *dev) | 171 | /* Invoke an out-of-line helper on 3 Zregs. */ |
25 | +static void empty_slot_realize(DeviceState *dev, Error **errp) | 172 | @@ -XXX,XX +XXX,XX @@ static bool gen_gvec_fpst_arg_zzz(DisasContext *s, gen_helper_gvec_3_ptr *fn, |
26 | { | 173 | arg_rrr_esz *a, int data) |
27 | EmptySlot *s = EMPTY_SLOT(dev); | 174 | { |
28 | 175 | return gen_gvec_fpst_zzz(s, fn, a->rd, a->rn, a->rm, data, | |
29 | memory_region_init_io(&s->iomem, OBJECT(s), &empty_slot_ops, s, | 176 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); |
30 | "empty-slot", s->size); | 177 | + a->esz == MO_16 ? FPST_A64_F16 : FPST_A64); |
31 | - sysbus_init_mmio(dev, &s->iomem); | ||
32 | - return 0; | ||
33 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
34 | } | 178 | } |
35 | 179 | ||
36 | static void empty_slot_class_init(ObjectClass *klass, void *data) | 180 | /* Invoke an out-of-line helper on 4 Zregs. */ |
37 | { | 181 | @@ -XXX,XX +XXX,XX @@ static bool gen_gvec_fpst_arg_zpzz(DisasContext *s, gen_helper_gvec_4_ptr *fn, |
38 | - SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | 182 | arg_rprr_esz *a) |
39 | + DeviceClass *dc = DEVICE_CLASS(klass); | 183 | { |
40 | 184 | return gen_gvec_fpst_zzzp(s, fn, a->rd, a->rn, a->rm, a->pg, 0, | |
41 | - k->init = empty_slot_init1; | 185 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); |
42 | + dc->realize = empty_slot_realize; | 186 | + a->esz == MO_16 ? FPST_A64_F16 : FPST_A64); |
43 | } | 187 | } |
44 | 188 | ||
45 | static const TypeInfo empty_slot_info = { | 189 | /* Invoke a vector expander on two Zregs and an immediate. */ |
190 | @@ -XXX,XX +XXX,XX @@ static bool do_FMLA_zzxz(DisasContext *s, arg_rrxr_esz *a, bool sub) | ||
191 | }; | ||
192 | return gen_gvec_fpst_zzzz(s, fns[a->esz], a->rd, a->rn, a->rm, a->ra, | ||
193 | (a->index << 1) | sub, | ||
194 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
195 | + a->esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
196 | } | ||
197 | |||
198 | TRANS_FEAT(FMLA_zzxz, aa64_sve, do_FMLA_zzxz, a, false) | ||
199 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const fmul_idx_fns[4] = { | ||
200 | }; | ||
201 | TRANS_FEAT(FMUL_zzx, aa64_sve, gen_gvec_fpst_zzz, | ||
202 | fmul_idx_fns[a->esz], a->rd, a->rn, a->rm, a->index, | ||
203 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
204 | + a->esz == MO_16 ? FPST_A64_F16 : FPST_A64) | ||
205 | |||
206 | /* | ||
207 | *** SVE Floating Point Fast Reduction Group | ||
208 | @@ -XXX,XX +XXX,XX @@ static bool do_reduce(DisasContext *s, arg_rpr_esz *a, | ||
209 | |||
210 | tcg_gen_addi_ptr(t_zn, tcg_env, vec_full_reg_offset(s, a->rn)); | ||
211 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, a->pg)); | ||
212 | - status = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
213 | + status = fpstatus_ptr(a->esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
214 | |||
215 | fn(temp, t_zn, t_pg, status, t_desc); | ||
216 | |||
217 | @@ -XXX,XX +XXX,XX @@ static bool do_ppz_fp(DisasContext *s, arg_rpr_esz *a, | ||
218 | if (sve_access_check(s)) { | ||
219 | unsigned vsz = vec_full_reg_size(s); | ||
220 | TCGv_ptr status = | ||
221 | - fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
222 | + fpstatus_ptr(a->esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
223 | |||
224 | tcg_gen_gvec_3_ptr(pred_full_reg_offset(s, a->rd), | ||
225 | vec_full_reg_offset(s, a->rn), | ||
226 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const ftmad_fns[4] = { | ||
227 | }; | ||
228 | TRANS_FEAT_NONSTREAMING(FTMAD, aa64_sve, gen_gvec_fpst_zzz, | ||
229 | ftmad_fns[a->esz], a->rd, a->rn, a->rm, a->imm, | ||
230 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
231 | + a->esz == MO_16 ? FPST_A64_F16 : FPST_A64) | ||
232 | |||
233 | /* | ||
234 | *** SVE Floating Point Accumulating Reduction Group | ||
235 | @@ -XXX,XX +XXX,XX @@ static bool trans_FADDA(DisasContext *s, arg_rprr_esz *a) | ||
236 | t_pg = tcg_temp_new_ptr(); | ||
237 | tcg_gen_addi_ptr(t_rm, tcg_env, vec_full_reg_offset(s, a->rm)); | ||
238 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, a->pg)); | ||
239 | - t_fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
240 | + t_fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
241 | t_desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
242 | |||
243 | fns[a->esz - 1](t_val, t_val, t_rm, t_pg, t_fpst, t_desc); | ||
244 | @@ -XXX,XX +XXX,XX @@ static void do_fp_scalar(DisasContext *s, int zd, int zn, int pg, bool is_fp16, | ||
245 | tcg_gen_addi_ptr(t_zn, tcg_env, vec_full_reg_offset(s, zn)); | ||
246 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, pg)); | ||
247 | |||
248 | - status = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_A64); | ||
249 | + status = fpstatus_ptr(is_fp16 ? FPST_A64_F16 : FPST_A64); | ||
250 | desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
251 | fn(t_zd, t_zn, t_pg, scalar, status, desc); | ||
252 | } | ||
253 | @@ -XXX,XX +XXX,XX @@ static bool do_fp_cmp(DisasContext *s, arg_rprr_esz *a, | ||
254 | } | ||
255 | if (sve_access_check(s)) { | ||
256 | unsigned vsz = vec_full_reg_size(s); | ||
257 | - TCGv_ptr status = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
258 | + TCGv_ptr status = fpstatus_ptr(a->esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
259 | tcg_gen_gvec_4_ptr(pred_full_reg_offset(s, a->rd), | ||
260 | vec_full_reg_offset(s, a->rn), | ||
261 | vec_full_reg_offset(s, a->rm), | ||
262 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_4_ptr * const fcadd_fns[] = { | ||
263 | }; | ||
264 | TRANS_FEAT(FCADD, aa64_sve, gen_gvec_fpst_zzzp, fcadd_fns[a->esz], | ||
265 | a->rd, a->rn, a->rm, a->pg, a->rot, | ||
266 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
267 | + a->esz == MO_16 ? FPST_A64_F16 : FPST_A64) | ||
268 | |||
269 | #define DO_FMLA(NAME, name) \ | ||
270 | static gen_helper_gvec_5_ptr * const name##_fns[4] = { \ | ||
271 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(FCADD, aa64_sve, gen_gvec_fpst_zzzp, fcadd_fns[a->esz], | ||
272 | }; \ | ||
273 | TRANS_FEAT(NAME, aa64_sve, gen_gvec_fpst_zzzzp, name##_fns[a->esz], \ | ||
274 | a->rd, a->rn, a->rm, a->ra, a->pg, 0, \ | ||
275 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
276 | + a->esz == MO_16 ? FPST_A64_F16 : FPST_A64) | ||
277 | |||
278 | DO_FMLA(FMLA_zpzzz, fmla_zpzzz) | ||
279 | DO_FMLA(FMLS_zpzzz, fmls_zpzzz) | ||
280 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_5_ptr * const fcmla_fns[4] = { | ||
281 | }; | ||
282 | TRANS_FEAT(FCMLA_zpzzz, aa64_sve, gen_gvec_fpst_zzzzp, fcmla_fns[a->esz], | ||
283 | a->rd, a->rn, a->rm, a->ra, a->pg, a->rot, | ||
284 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
285 | + a->esz == MO_16 ? FPST_A64_F16 : FPST_A64) | ||
286 | |||
287 | static gen_helper_gvec_4_ptr * const fcmla_idx_fns[4] = { | ||
288 | NULL, gen_helper_gvec_fcmlah_idx, gen_helper_gvec_fcmlas_idx, NULL | ||
289 | }; | ||
290 | TRANS_FEAT(FCMLA_zzxz, aa64_sve, gen_gvec_fpst_zzzz, fcmla_idx_fns[a->esz], | ||
291 | a->rd, a->rn, a->rm, a->ra, a->index * 4 + a->rot, | ||
292 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
293 | + a->esz == MO_16 ? FPST_A64_F16 : FPST_A64) | ||
294 | |||
295 | /* | ||
296 | *** SVE Floating Point Unary Operations Predicated Group | ||
297 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(FCVT_sd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
298 | gen_helper_sve_fcvt_sd, a, 0, FPST_A64) | ||
299 | |||
300 | TRANS_FEAT(FCVTZS_hh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
301 | - gen_helper_sve_fcvtzs_hh, a, 0, FPST_FPCR_F16) | ||
302 | + gen_helper_sve_fcvtzs_hh, a, 0, FPST_A64_F16) | ||
303 | TRANS_FEAT(FCVTZU_hh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
304 | - gen_helper_sve_fcvtzu_hh, a, 0, FPST_FPCR_F16) | ||
305 | + gen_helper_sve_fcvtzu_hh, a, 0, FPST_A64_F16) | ||
306 | TRANS_FEAT(FCVTZS_hs, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
307 | - gen_helper_sve_fcvtzs_hs, a, 0, FPST_FPCR_F16) | ||
308 | + gen_helper_sve_fcvtzs_hs, a, 0, FPST_A64_F16) | ||
309 | TRANS_FEAT(FCVTZU_hs, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
310 | - gen_helper_sve_fcvtzu_hs, a, 0, FPST_FPCR_F16) | ||
311 | + gen_helper_sve_fcvtzu_hs, a, 0, FPST_A64_F16) | ||
312 | TRANS_FEAT(FCVTZS_hd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
313 | - gen_helper_sve_fcvtzs_hd, a, 0, FPST_FPCR_F16) | ||
314 | + gen_helper_sve_fcvtzs_hd, a, 0, FPST_A64_F16) | ||
315 | TRANS_FEAT(FCVTZU_hd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
316 | - gen_helper_sve_fcvtzu_hd, a, 0, FPST_FPCR_F16) | ||
317 | + gen_helper_sve_fcvtzu_hd, a, 0, FPST_A64_F16) | ||
318 | |||
319 | TRANS_FEAT(FCVTZS_ss, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
320 | gen_helper_sve_fcvtzs_ss, a, 0, FPST_A64) | ||
321 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const frint_fns[] = { | ||
322 | gen_helper_sve_frint_d | ||
323 | }; | ||
324 | TRANS_FEAT(FRINTI, aa64_sve, gen_gvec_fpst_arg_zpz, frint_fns[a->esz], | ||
325 | - a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
326 | + a, 0, a->esz == MO_16 ? FPST_A64_F16 : FPST_A64) | ||
327 | |||
328 | static gen_helper_gvec_3_ptr * const frintx_fns[] = { | ||
329 | NULL, | ||
330 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const frintx_fns[] = { | ||
331 | gen_helper_sve_frintx_d | ||
332 | }; | ||
333 | TRANS_FEAT(FRINTX, aa64_sve, gen_gvec_fpst_arg_zpz, frintx_fns[a->esz], | ||
334 | - a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
335 | + a, 0, a->esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
336 | |||
337 | static bool do_frint_mode(DisasContext *s, arg_rpr_esz *a, | ||
338 | ARMFPRounding mode, gen_helper_gvec_3_ptr *fn) | ||
339 | @@ -XXX,XX +XXX,XX @@ static bool do_frint_mode(DisasContext *s, arg_rpr_esz *a, | ||
340 | } | ||
341 | |||
342 | vsz = vec_full_reg_size(s); | ||
343 | - status = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64); | ||
344 | + status = fpstatus_ptr(a->esz == MO_16 ? FPST_A64_F16 : FPST_A64); | ||
345 | tmode = gen_set_rmode(mode, status); | ||
346 | |||
347 | tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, a->rd), | ||
348 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const frecpx_fns[] = { | ||
349 | gen_helper_sve_frecpx_s, gen_helper_sve_frecpx_d, | ||
350 | }; | ||
351 | TRANS_FEAT(FRECPX, aa64_sve, gen_gvec_fpst_arg_zpz, frecpx_fns[a->esz], | ||
352 | - a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
353 | + a, 0, a->esz == MO_16 ? FPST_A64_F16 : FPST_A64) | ||
354 | |||
355 | static gen_helper_gvec_3_ptr * const fsqrt_fns[] = { | ||
356 | NULL, gen_helper_sve_fsqrt_h, | ||
357 | gen_helper_sve_fsqrt_s, gen_helper_sve_fsqrt_d, | ||
358 | }; | ||
359 | TRANS_FEAT(FSQRT, aa64_sve, gen_gvec_fpst_arg_zpz, fsqrt_fns[a->esz], | ||
360 | - a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
361 | + a, 0, a->esz == MO_16 ? FPST_A64_F16 : FPST_A64) | ||
362 | |||
363 | TRANS_FEAT(SCVTF_hh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
364 | - gen_helper_sve_scvt_hh, a, 0, FPST_FPCR_F16) | ||
365 | + gen_helper_sve_scvt_hh, a, 0, FPST_A64_F16) | ||
366 | TRANS_FEAT(SCVTF_sh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
367 | - gen_helper_sve_scvt_sh, a, 0, FPST_FPCR_F16) | ||
368 | + gen_helper_sve_scvt_sh, a, 0, FPST_A64_F16) | ||
369 | TRANS_FEAT(SCVTF_dh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
370 | - gen_helper_sve_scvt_dh, a, 0, FPST_FPCR_F16) | ||
371 | + gen_helper_sve_scvt_dh, a, 0, FPST_A64_F16) | ||
372 | |||
373 | TRANS_FEAT(SCVTF_ss, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
374 | gen_helper_sve_scvt_ss, a, 0, FPST_A64) | ||
375 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(SCVTF_dd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
376 | gen_helper_sve_scvt_dd, a, 0, FPST_A64) | ||
377 | |||
378 | TRANS_FEAT(UCVTF_hh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
379 | - gen_helper_sve_ucvt_hh, a, 0, FPST_FPCR_F16) | ||
380 | + gen_helper_sve_ucvt_hh, a, 0, FPST_A64_F16) | ||
381 | TRANS_FEAT(UCVTF_sh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
382 | - gen_helper_sve_ucvt_sh, a, 0, FPST_FPCR_F16) | ||
383 | + gen_helper_sve_ucvt_sh, a, 0, FPST_A64_F16) | ||
384 | TRANS_FEAT(UCVTF_dh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
385 | - gen_helper_sve_ucvt_dh, a, 0, FPST_FPCR_F16) | ||
386 | + gen_helper_sve_ucvt_dh, a, 0, FPST_A64_F16) | ||
387 | |||
388 | TRANS_FEAT(UCVTF_ss, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
389 | gen_helper_sve_ucvt_ss, a, 0, FPST_A64) | ||
390 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const flogb_fns[] = { | ||
391 | gen_helper_flogb_s, gen_helper_flogb_d | ||
392 | }; | ||
393 | TRANS_FEAT(FLOGB, aa64_sve2, gen_gvec_fpst_arg_zpz, flogb_fns[a->esz], | ||
394 | - a, 0, a->esz == MO_16 ? FPST_FPCR_F16 : FPST_A64) | ||
395 | + a, 0, a->esz == MO_16 ? FPST_A64_F16 : FPST_A64) | ||
396 | |||
397 | static bool do_FMLAL_zzzw(DisasContext *s, arg_rrrr_esz *a, bool sub, bool sel) | ||
398 | { | ||
46 | -- | 399 | -- |
47 | 2.19.2 | 400 | 2.34.1 |
48 | |||
49 | diff view generated by jsdifflib |
1 | At the same time, define the fields for these registers, | 1 | Now we have moved all the uses of vfp.fp_status_f16 and FPST_FPCR_F16 |
---|---|---|---|
2 | and use those defines in arm_pamax(). | 2 | to the new A32 or A64 fields, we can remove these. |
3 | 3 | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20181203203839.757-2-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | [PMM: fixed up typo (s/achf/ahcf/) belatedly spotted by RTH] | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20250124162836.2332150-19-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | target/arm/cpu.h | 26 ++++++++++++++++++++++++-- | 8 | target/arm/cpu.h | 2 -- |
11 | target/arm/internals.h | 3 ++- | 9 | target/arm/tcg/translate.h | 6 ------ |
12 | target/arm/cpu64.c | 6 +++--- | 10 | target/arm/cpu.c | 1 - |
13 | target/arm/helper.c | 4 ++-- | 11 | target/arm/vfp_helper.c | 7 ------- |
14 | target/arm/kvm64.c | 4 ++++ | 12 | 4 files changed, 16 deletions(-) |
15 | 5 files changed, 35 insertions(+), 8 deletions(-) | ||
16 | 13 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 18 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
22 | uint64_t id_aa64isar1; | 19 | * |
23 | uint64_t id_aa64pfr0; | 20 | * fp_status_a32: is the "normal" fp status for AArch32 insns |
24 | uint64_t id_aa64pfr1; | 21 | * fp_status_a64: is the "normal" fp status for AArch64 insns |
25 | + uint64_t id_aa64mmfr0; | 22 | - * fp_status_fp16: used for half-precision calculations |
26 | + uint64_t id_aa64mmfr1; | 23 | * fp_status_fp16_a32: used for AArch32 half-precision calculations |
27 | } isar; | 24 | * fp_status_fp16_a64: used for AArch64 half-precision calculations |
28 | uint32_t midr; | 25 | * standard_fp_status : the ARM "Standard FPSCR Value" |
29 | uint32_t revidr; | 26 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
30 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 27 | */ |
31 | uint64_t id_aa64dfr1; | 28 | float_status fp_status_a32; |
32 | uint64_t id_aa64afr0; | 29 | float_status fp_status_a64; |
33 | uint64_t id_aa64afr1; | 30 | - float_status fp_status_f16; |
34 | - uint64_t id_aa64mmfr0; | 31 | float_status fp_status_f16_a32; |
35 | - uint64_t id_aa64mmfr1; | 32 | float_status fp_status_f16_a64; |
36 | uint32_t dbgdidr; | 33 | float_status standard_fp_status; |
37 | uint32_t clidr; | 34 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h |
38 | uint64_t mp_affinity; /* MP ID without feature bits */ | ||
39 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_AA64PFR0, GIC, 24, 4) | ||
40 | FIELD(ID_AA64PFR0, RAS, 28, 4) | ||
41 | FIELD(ID_AA64PFR0, SVE, 32, 4) | ||
42 | |||
43 | +FIELD(ID_AA64MMFR0, PARANGE, 0, 4) | ||
44 | +FIELD(ID_AA64MMFR0, ASIDBITS, 4, 4) | ||
45 | +FIELD(ID_AA64MMFR0, BIGEND, 8, 4) | ||
46 | +FIELD(ID_AA64MMFR0, SNSMEM, 12, 4) | ||
47 | +FIELD(ID_AA64MMFR0, BIGENDEL0, 16, 4) | ||
48 | +FIELD(ID_AA64MMFR0, TGRAN16, 20, 4) | ||
49 | +FIELD(ID_AA64MMFR0, TGRAN64, 24, 4) | ||
50 | +FIELD(ID_AA64MMFR0, TGRAN4, 28, 4) | ||
51 | +FIELD(ID_AA64MMFR0, TGRAN16_2, 32, 4) | ||
52 | +FIELD(ID_AA64MMFR0, TGRAN64_2, 36, 4) | ||
53 | +FIELD(ID_AA64MMFR0, TGRAN4_2, 40, 4) | ||
54 | +FIELD(ID_AA64MMFR0, EXS, 44, 4) | ||
55 | + | ||
56 | +FIELD(ID_AA64MMFR1, HAFDBS, 0, 4) | ||
57 | +FIELD(ID_AA64MMFR1, VMIDBITS, 4, 4) | ||
58 | +FIELD(ID_AA64MMFR1, VH, 8, 4) | ||
59 | +FIELD(ID_AA64MMFR1, HPDS, 12, 4) | ||
60 | +FIELD(ID_AA64MMFR1, LO, 16, 4) | ||
61 | +FIELD(ID_AA64MMFR1, PAN, 20, 4) | ||
62 | +FIELD(ID_AA64MMFR1, SPECSEI, 24, 4) | ||
63 | +FIELD(ID_AA64MMFR1, XNX, 28, 4) | ||
64 | + | ||
65 | QEMU_BUILD_BUG_ON(ARRAY_SIZE(((ARMCPU *)0)->ccsidr) <= R_V7M_CSSELR_INDEX_MASK); | ||
66 | |||
67 | /* If adding a feature bit which corresponds to a Linux ELF | ||
68 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
69 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
70 | --- a/target/arm/internals.h | 36 | --- a/target/arm/tcg/translate.h |
71 | +++ b/target/arm/internals.h | 37 | +++ b/target/arm/tcg/translate.h |
72 | @@ -XXX,XX +XXX,XX @@ static inline unsigned int arm_pamax(ARMCPU *cpu) | 38 | @@ -XXX,XX +XXX,XX @@ static inline CPUARMTBFlags arm_tbflags_from_tb(const TranslationBlock *tb) |
73 | [4] = 44, | 39 | typedef enum ARMFPStatusFlavour { |
74 | [5] = 48, | 40 | FPST_A32, |
75 | }; | 41 | FPST_A64, |
76 | - unsigned int parange = extract32(cpu->id_aa64mmfr0, 0, 4); | 42 | - FPST_FPCR_F16, |
77 | + unsigned int parange = | 43 | FPST_A32_F16, |
78 | + FIELD_EX64(cpu->isar.id_aa64mmfr0, ID_AA64MMFR0, PARANGE); | 44 | FPST_A64_F16, |
79 | 45 | FPST_STD, | |
80 | /* id_aa64mmfr0 is a read-only register so values outside of the | 46 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMFPStatusFlavour { |
81 | * supported mappings can be considered an implementation error. */ | 47 | * for AArch32 non-FP16 operations controlled by the FPCR |
82 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 48 | * FPST_A64 |
49 | * for AArch64 non-FP16 operations controlled by the FPCR | ||
50 | - * FPST_FPCR_F16 | ||
51 | - * for operations controlled by the FPCR where FPCR.FZ16 is to be used | ||
52 | * FPST_A32_F16 | ||
53 | * for AArch32 operations controlled by the FPCR where FPCR.FZ16 is to be used | ||
54 | * FPST_A64_F16 | ||
55 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_ptr fpstatus_ptr(ARMFPStatusFlavour flavour) | ||
56 | case FPST_A64: | ||
57 | offset = offsetof(CPUARMState, vfp.fp_status_a64); | ||
58 | break; | ||
59 | - case FPST_FPCR_F16: | ||
60 | - offset = offsetof(CPUARMState, vfp.fp_status_f16); | ||
61 | - break; | ||
62 | case FPST_A32_F16: | ||
63 | offset = offsetof(CPUARMState, vfp.fp_status_f16_a32); | ||
64 | break; | ||
65 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | 66 | index XXXXXXX..XXXXXXX 100644 |
84 | --- a/target/arm/cpu64.c | 67 | --- a/target/arm/cpu.c |
85 | +++ b/target/arm/cpu64.c | 68 | +++ b/target/arm/cpu.c |
86 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | 69 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj, ResetType type) |
87 | cpu->pmceid0 = 0x00000000; | 70 | arm_set_default_fp_behaviours(&env->vfp.fp_status_a32); |
88 | cpu->pmceid1 = 0x00000000; | 71 | arm_set_default_fp_behaviours(&env->vfp.fp_status_a64); |
89 | cpu->isar.id_aa64isar0 = 0x00011120; | 72 | arm_set_default_fp_behaviours(&env->vfp.standard_fp_status); |
90 | - cpu->id_aa64mmfr0 = 0x00001124; | 73 | - arm_set_default_fp_behaviours(&env->vfp.fp_status_f16); |
91 | + cpu->isar.id_aa64mmfr0 = 0x00001124; | 74 | arm_set_default_fp_behaviours(&env->vfp.fp_status_f16_a32); |
92 | cpu->dbgdidr = 0x3516d000; | 75 | arm_set_default_fp_behaviours(&env->vfp.fp_status_f16_a64); |
93 | cpu->clidr = 0x0a200023; | 76 | arm_set_default_fp_behaviours(&env->vfp.standard_fp_status_f16); |
94 | cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */ | 77 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c |
95 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | ||
96 | cpu->isar.id_aa64pfr0 = 0x00002222; | ||
97 | cpu->id_aa64dfr0 = 0x10305106; | ||
98 | cpu->isar.id_aa64isar0 = 0x00011120; | ||
99 | - cpu->id_aa64mmfr0 = 0x00001122; /* 40 bit physical addr */ | ||
100 | + cpu->isar.id_aa64mmfr0 = 0x00001122; /* 40 bit physical addr */ | ||
101 | cpu->dbgdidr = 0x3516d000; | ||
102 | cpu->clidr = 0x0a200023; | ||
103 | cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */ | ||
104 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) | ||
105 | cpu->pmceid0 = 0x00000000; | ||
106 | cpu->pmceid1 = 0x00000000; | ||
107 | cpu->isar.id_aa64isar0 = 0x00011120; | ||
108 | - cpu->id_aa64mmfr0 = 0x00001124; | ||
109 | + cpu->isar.id_aa64mmfr0 = 0x00001124; | ||
110 | cpu->dbgdidr = 0x3516d000; | ||
111 | cpu->clidr = 0x0a200023; | ||
112 | cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */ | ||
113 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
114 | index XXXXXXX..XXXXXXX 100644 | 78 | index XXXXXXX..XXXXXXX 100644 |
115 | --- a/target/arm/helper.c | 79 | --- a/target/arm/vfp_helper.c |
116 | +++ b/target/arm/helper.c | 80 | +++ b/target/arm/vfp_helper.c |
117 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 81 | @@ -XXX,XX +XXX,XX @@ static uint32_t vfp_get_fpsr_from_host(CPUARMState *env) |
118 | { .name = "ID_AA64MMFR0_EL1", .state = ARM_CP_STATE_AA64, | 82 | i |= get_float_exception_flags(&env->vfp.fp_status_a64); |
119 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 0, | 83 | i |= get_float_exception_flags(&env->vfp.standard_fp_status); |
120 | .access = PL1_R, .type = ARM_CP_CONST, | 84 | /* FZ16 does not generate an input denormal exception. */ |
121 | - .resetvalue = cpu->id_aa64mmfr0 }, | 85 | - i |= (get_float_exception_flags(&env->vfp.fp_status_f16) |
122 | + .resetvalue = cpu->isar.id_aa64mmfr0 }, | 86 | - & ~float_flag_input_denormal); |
123 | { .name = "ID_AA64MMFR1_EL1", .state = ARM_CP_STATE_AA64, | 87 | i |= (get_float_exception_flags(&env->vfp.fp_status_f16_a32) |
124 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 1, | 88 | & ~float_flag_input_denormal); |
125 | .access = PL1_R, .type = ARM_CP_CONST, | 89 | i |= (get_float_exception_flags(&env->vfp.fp_status_f16_a64) |
126 | - .resetvalue = cpu->id_aa64mmfr1 }, | 90 | @@ -XXX,XX +XXX,XX @@ static void vfp_clear_float_status_exc_flags(CPUARMState *env) |
127 | + .resetvalue = cpu->isar.id_aa64mmfr1 }, | 91 | */ |
128 | { .name = "ID_AA64MMFR2_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | 92 | set_float_exception_flags(0, &env->vfp.fp_status_a32); |
129 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 2, | 93 | set_float_exception_flags(0, &env->vfp.fp_status_a64); |
130 | .access = PL1_R, .type = ARM_CP_CONST, | 94 | - set_float_exception_flags(0, &env->vfp.fp_status_f16); |
131 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 95 | set_float_exception_flags(0, &env->vfp.fp_status_f16_a32); |
132 | index XXXXXXX..XXXXXXX 100644 | 96 | set_float_exception_flags(0, &env->vfp.fp_status_f16_a64); |
133 | --- a/target/arm/kvm64.c | 97 | set_float_exception_flags(0, &env->vfp.standard_fp_status); |
134 | +++ b/target/arm/kvm64.c | 98 | @@ -XXX,XX +XXX,XX @@ static void vfp_set_fpcr_to_host(CPUARMState *env, uint32_t val, uint32_t mask) |
135 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | 99 | } |
136 | ARM64_SYS_REG(3, 0, 0, 6, 0)); | 100 | set_float_rounding_mode(i, &env->vfp.fp_status_a32); |
137 | err |= read_sys_reg64(fdarray[2], &ahcf->isar.id_aa64isar1, | 101 | set_float_rounding_mode(i, &env->vfp.fp_status_a64); |
138 | ARM64_SYS_REG(3, 0, 0, 6, 1)); | 102 | - set_float_rounding_mode(i, &env->vfp.fp_status_f16); |
139 | + err |= read_sys_reg64(fdarray[2], &ahcf->isar.id_aa64mmfr0, | 103 | set_float_rounding_mode(i, &env->vfp.fp_status_f16_a32); |
140 | + ARM64_SYS_REG(3, 0, 0, 7, 0)); | 104 | set_float_rounding_mode(i, &env->vfp.fp_status_f16_a64); |
141 | + err |= read_sys_reg64(fdarray[2], &ahcf->isar.id_aa64mmfr1, | 105 | } |
142 | + ARM64_SYS_REG(3, 0, 0, 7, 1)); | 106 | if (changed & FPCR_FZ16) { |
143 | 107 | bool ftz_enabled = val & FPCR_FZ16; | |
144 | /* | 108 | - set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_f16); |
145 | * Note that if AArch32 support is not present in the host, | 109 | set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_f16_a32); |
110 | set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_f16_a64); | ||
111 | set_flush_to_zero(ftz_enabled, &env->vfp.standard_fp_status_f16); | ||
112 | - set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status_f16); | ||
113 | set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status_f16_a32); | ||
114 | set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status_f16_a64); | ||
115 | set_flush_inputs_to_zero(ftz_enabled, &env->vfp.standard_fp_status_f16); | ||
116 | @@ -XXX,XX +XXX,XX @@ static void vfp_set_fpcr_to_host(CPUARMState *env, uint32_t val, uint32_t mask) | ||
117 | bool dnan_enabled = val & FPCR_DN; | ||
118 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_a32); | ||
119 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_a64); | ||
120 | - set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_f16); | ||
121 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_f16_a32); | ||
122 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_f16_a64); | ||
123 | } | ||
146 | -- | 124 | -- |
147 | 2.19.2 | 125 | 2.34.1 |
148 | |||
149 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | Our float_flag_input_denormal exception flag is set when the fpu code |
---|---|---|---|
2 | 2 | flushes an input denormal to zero. This is what many guest | |
3 | Use DeviceClass rather than SysBusDeviceClass in | 3 | architectures (eg classic Arm behaviour) require, but it is not the |
4 | mv88w8618_wlan_class_init(). | 4 | only donarmal-related reason we might want to set an exception flag. |
5 | 5 | The x86 behaviour (which we do not currently model correctly) wants | |
6 | Cc: jan.kiszka@web.de | 6 | to see an exception flag when a denormal input is *not* flushed to |
7 | Cc: peter.maydell@linaro.org | 7 | zero and is actually used in an arithmetic operation. Arm's FEAT_AFP |
8 | Cc: qemu-arm@nongnu.org | 8 | also wants these semantics. |
9 | 9 | ||
10 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 10 | Rename float_flag_input_denormal to float_flag_input_denormal_flushed |
11 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | 11 | to make it clearer when it is set and to allow us to add a new |
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 12 | float_flag_input_denormal_used next to it for the x86/FEAT_AFP |
13 | Message-id: 20181130093852.20739-2-maozhongyi@cmss.chinamobile.com | 13 | semantics. |
14 | |||
15 | Commit created with | ||
16 | for f in `git grep -l float_flag_input_denormal`; do sed -i -e 's/float_flag_input_denormal/float_flag_input_denormal_flushed/' $f; done | ||
17 | |||
18 | and manual editing of softfloat-types.h and softfloat.c to clean | ||
19 | up the indentation afterwards and to fix a comment which wasn't | ||
20 | using the full name of the flag. | ||
21 | |||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Message-id: 20250124162836.2332150-20-peter.maydell@linaro.org | ||
15 | --- | 25 | --- |
16 | hw/arm/musicpal.c | 9 ++++----- | 26 | include/fpu/softfloat-types.h | 5 +++-- |
17 | 1 file changed, 4 insertions(+), 5 deletions(-) | 27 | fpu/softfloat.c | 4 ++-- |
18 | 28 | target/arm/tcg/sve_helper.c | 6 +++--- | |
19 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | 29 | target/arm/vfp_helper.c | 10 +++++----- |
20 | index XXXXXXX..XXXXXXX 100644 | 30 | target/i386/tcg/fpu_helper.c | 6 +++--- |
21 | --- a/hw/arm/musicpal.c | 31 | target/mips/tcg/msa_helper.c | 2 +- |
22 | +++ b/hw/arm/musicpal.c | 32 | target/rx/op_helper.c | 2 +- |
23 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps mv88w8618_wlan_ops = { | 33 | fpu/softfloat-parts.c.inc | 2 +- |
24 | .endianness = DEVICE_NATIVE_ENDIAN, | 34 | 8 files changed, 19 insertions(+), 18 deletions(-) |
25 | }; | 35 | |
26 | 36 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h | |
27 | -static int mv88w8618_wlan_init(SysBusDevice *dev) | 37 | index XXXXXXX..XXXXXXX 100644 |
28 | +static void mv88w8618_wlan_realize(DeviceState *dev, Error **errp) | 38 | --- a/include/fpu/softfloat-types.h |
39 | +++ b/include/fpu/softfloat-types.h | ||
40 | @@ -XXX,XX +XXX,XX @@ enum { | ||
41 | float_flag_overflow = 0x0004, | ||
42 | float_flag_underflow = 0x0008, | ||
43 | float_flag_inexact = 0x0010, | ||
44 | - float_flag_input_denormal = 0x0020, | ||
45 | + /* We flushed an input denormal to 0 (because of flush_inputs_to_zero) */ | ||
46 | + float_flag_input_denormal_flushed = 0x0020, | ||
47 | float_flag_output_denormal = 0x0040, | ||
48 | float_flag_invalid_isi = 0x0080, /* inf - inf */ | ||
49 | float_flag_invalid_imz = 0x0100, /* inf * 0 */ | ||
50 | @@ -XXX,XX +XXX,XX @@ typedef struct float_status { | ||
51 | bool tininess_before_rounding; | ||
52 | /* should denormalised results go to zero and set the inexact flag? */ | ||
53 | bool flush_to_zero; | ||
54 | - /* should denormalised inputs go to zero and set the input_denormal flag? */ | ||
55 | + /* should denormalised inputs go to zero and set input_denormal_flushed? */ | ||
56 | bool flush_inputs_to_zero; | ||
57 | bool default_nan_mode; | ||
58 | /* | ||
59 | diff --git a/fpu/softfloat.c b/fpu/softfloat.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/fpu/softfloat.c | ||
62 | +++ b/fpu/softfloat.c | ||
63 | @@ -XXX,XX +XXX,XX @@ this code that are retained. | ||
64 | if (unlikely(soft_t ## _is_denormal(*a))) { \ | ||
65 | *a = soft_t ## _set_sign(soft_t ## _zero, \ | ||
66 | soft_t ## _is_neg(*a)); \ | ||
67 | - float_raise(float_flag_input_denormal, s); \ | ||
68 | + float_raise(float_flag_input_denormal_flushed, s); \ | ||
69 | } \ | ||
70 | } | ||
71 | |||
72 | @@ -XXX,XX +XXX,XX @@ float128 float128_silence_nan(float128 a, float_status *status) | ||
73 | static bool parts_squash_denormal(FloatParts64 p, float_status *status) | ||
29 | { | 74 | { |
30 | MemoryRegion *iomem = g_new(MemoryRegion, 1); | 75 | if (p.exp == 0 && p.frac != 0) { |
31 | 76 | - float_raise(float_flag_input_denormal, status); | |
32 | memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL, | 77 | + float_raise(float_flag_input_denormal_flushed, status); |
33 | "musicpal-wlan", MP_WLAN_SIZE); | 78 | return true; |
34 | - sysbus_init_mmio(dev, iomem); | 79 | } |
35 | - return 0; | 80 | |
36 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), iomem); | 81 | diff --git a/target/arm/tcg/sve_helper.c b/target/arm/tcg/sve_helper.c |
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/target/arm/tcg/sve_helper.c | ||
84 | +++ b/target/arm/tcg/sve_helper.c | ||
85 | @@ -XXX,XX +XXX,XX @@ static int16_t do_float16_logb_as_int(float16 a, float_status *s) | ||
86 | return -15 - clz32(frac); | ||
87 | } | ||
88 | /* flush to zero */ | ||
89 | - float_raise(float_flag_input_denormal, s); | ||
90 | + float_raise(float_flag_input_denormal_flushed, s); | ||
91 | } | ||
92 | } else if (unlikely(exp == 0x1f)) { | ||
93 | if (frac == 0) { | ||
94 | @@ -XXX,XX +XXX,XX @@ static int32_t do_float32_logb_as_int(float32 a, float_status *s) | ||
95 | return -127 - clz32(frac); | ||
96 | } | ||
97 | /* flush to zero */ | ||
98 | - float_raise(float_flag_input_denormal, s); | ||
99 | + float_raise(float_flag_input_denormal_flushed, s); | ||
100 | } | ||
101 | } else if (unlikely(exp == 0xff)) { | ||
102 | if (frac == 0) { | ||
103 | @@ -XXX,XX +XXX,XX @@ static int64_t do_float64_logb_as_int(float64 a, float_status *s) | ||
104 | return -1023 - clz64(frac); | ||
105 | } | ||
106 | /* flush to zero */ | ||
107 | - float_raise(float_flag_input_denormal, s); | ||
108 | + float_raise(float_flag_input_denormal_flushed, s); | ||
109 | } | ||
110 | } else if (unlikely(exp == 0x7ff)) { | ||
111 | if (frac == 0) { | ||
112 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/vfp_helper.c | ||
115 | +++ b/target/arm/vfp_helper.c | ||
116 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t vfp_exceptbits_from_host(int host_bits) | ||
117 | if (host_bits & float_flag_inexact) { | ||
118 | target_bits |= FPSR_IXC; | ||
119 | } | ||
120 | - if (host_bits & float_flag_input_denormal) { | ||
121 | + if (host_bits & float_flag_input_denormal_flushed) { | ||
122 | target_bits |= FPSR_IDC; | ||
123 | } | ||
124 | return target_bits; | ||
125 | @@ -XXX,XX +XXX,XX @@ static uint32_t vfp_get_fpsr_from_host(CPUARMState *env) | ||
126 | i |= get_float_exception_flags(&env->vfp.standard_fp_status); | ||
127 | /* FZ16 does not generate an input denormal exception. */ | ||
128 | i |= (get_float_exception_flags(&env->vfp.fp_status_f16_a32) | ||
129 | - & ~float_flag_input_denormal); | ||
130 | + & ~float_flag_input_denormal_flushed); | ||
131 | i |= (get_float_exception_flags(&env->vfp.fp_status_f16_a64) | ||
132 | - & ~float_flag_input_denormal); | ||
133 | + & ~float_flag_input_denormal_flushed); | ||
134 | i |= (get_float_exception_flags(&env->vfp.standard_fp_status_f16) | ||
135 | - & ~float_flag_input_denormal); | ||
136 | + & ~float_flag_input_denormal_flushed); | ||
137 | return vfp_exceptbits_from_host(i); | ||
37 | } | 138 | } |
38 | 139 | ||
39 | /* GPIO register offsets */ | 140 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(fjcvtzs)(float64 value, float_status *status) |
40 | @@ -XXX,XX +XXX,XX @@ DEFINE_MACHINE("musicpal", musicpal_machine_init) | 141 | |
41 | 142 | /* Normal inexact, denormal with flush-to-zero, or overflow or NaN */ | |
42 | static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data) | 143 | inexact = e_new & (float_flag_inexact | |
43 | { | 144 | - float_flag_input_denormal | |
44 | - SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); | 145 | + float_flag_input_denormal_flushed | |
45 | + DeviceClass *dc = DEVICE_CLASS(klass); | 146 | float_flag_invalid); |
46 | 147 | ||
47 | - sdc->init = mv88w8618_wlan_init; | 148 | /* While not inexact for IEEE FP, -0.0 is inexact for JavaScript. */ |
48 | + dc->realize = mv88w8618_wlan_realize; | 149 | diff --git a/target/i386/tcg/fpu_helper.c b/target/i386/tcg/fpu_helper.c |
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/target/i386/tcg/fpu_helper.c | ||
152 | +++ b/target/i386/tcg/fpu_helper.c | ||
153 | @@ -XXX,XX +XXX,XX @@ static void merge_exception_flags(CPUX86State *env, uint8_t old_flags) | ||
154 | (new_flags & float_flag_overflow ? FPUS_OE : 0) | | ||
155 | (new_flags & float_flag_underflow ? FPUS_UE : 0) | | ||
156 | (new_flags & float_flag_inexact ? FPUS_PE : 0) | | ||
157 | - (new_flags & float_flag_input_denormal ? FPUS_DE : 0))); | ||
158 | + (new_flags & float_flag_input_denormal_flushed ? FPUS_DE : 0))); | ||
49 | } | 159 | } |
50 | 160 | ||
51 | static const TypeInfo mv88w8618_wlan_info = { | 161 | static inline floatx80 helper_fdiv(CPUX86State *env, floatx80 a, floatx80 b) |
162 | @@ -XXX,XX +XXX,XX @@ void helper_fxtract(CPUX86State *env) | ||
163 | int shift = clz64(temp.l.lower); | ||
164 | temp.l.lower <<= shift; | ||
165 | expdif = 1 - EXPBIAS - shift; | ||
166 | - float_raise(float_flag_input_denormal, &env->fp_status); | ||
167 | + float_raise(float_flag_input_denormal_flushed, &env->fp_status); | ||
168 | } else { | ||
169 | expdif = EXPD(temp) - EXPBIAS; | ||
170 | } | ||
171 | @@ -XXX,XX +XXX,XX @@ void update_mxcsr_from_sse_status(CPUX86State *env) | ||
172 | uint8_t flags = get_float_exception_flags(&env->sse_status); | ||
173 | /* | ||
174 | * The MXCSR denormal flag has opposite semantics to | ||
175 | - * float_flag_input_denormal (the softfloat code sets that flag | ||
176 | + * float_flag_input_denormal_flushed (the softfloat code sets that flag | ||
177 | * only when flushing input denormals to zero, but SSE sets it | ||
178 | * only when not flushing them to zero), so is not converted | ||
179 | * here. | ||
180 | diff --git a/target/mips/tcg/msa_helper.c b/target/mips/tcg/msa_helper.c | ||
181 | index XXXXXXX..XXXXXXX 100644 | ||
182 | --- a/target/mips/tcg/msa_helper.c | ||
183 | +++ b/target/mips/tcg/msa_helper.c | ||
184 | @@ -XXX,XX +XXX,XX @@ static inline int update_msacsr(CPUMIPSState *env, int action, int denormal) | ||
185 | enable = GET_FP_ENABLE(env->active_tc.msacsr) | FP_UNIMPLEMENTED; | ||
186 | |||
187 | /* Set Inexact (I) when flushing inputs to zero */ | ||
188 | - if ((ieee_exception_flags & float_flag_input_denormal) && | ||
189 | + if ((ieee_exception_flags & float_flag_input_denormal_flushed) && | ||
190 | (env->active_tc.msacsr & MSACSR_FS_MASK) != 0) { | ||
191 | if (action & CLEAR_IS_INEXACT) { | ||
192 | mips_exception_flags &= ~FP_INEXACT; | ||
193 | diff --git a/target/rx/op_helper.c b/target/rx/op_helper.c | ||
194 | index XXXXXXX..XXXXXXX 100644 | ||
195 | --- a/target/rx/op_helper.c | ||
196 | +++ b/target/rx/op_helper.c | ||
197 | @@ -XXX,XX +XXX,XX @@ static void update_fpsw(CPURXState *env, float32 ret, uintptr_t retaddr) | ||
198 | if (xcpt & float_flag_inexact) { | ||
199 | SET_FPSW(X); | ||
200 | } | ||
201 | - if ((xcpt & (float_flag_input_denormal | ||
202 | + if ((xcpt & (float_flag_input_denormal_flushed | ||
203 | | float_flag_output_denormal)) | ||
204 | && !FIELD_EX32(env->fpsw, FPSW, DN)) { | ||
205 | env->fpsw = FIELD_DP32(env->fpsw, FPSW, CE, 1); | ||
206 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc | ||
207 | index XXXXXXX..XXXXXXX 100644 | ||
208 | --- a/fpu/softfloat-parts.c.inc | ||
209 | +++ b/fpu/softfloat-parts.c.inc | ||
210 | @@ -XXX,XX +XXX,XX @@ static void partsN(canonicalize)(FloatPartsN *p, float_status *status, | ||
211 | if (likely(frac_eqz(p))) { | ||
212 | p->cls = float_class_zero; | ||
213 | } else if (status->flush_inputs_to_zero) { | ||
214 | - float_raise(float_flag_input_denormal, status); | ||
215 | + float_raise(float_flag_input_denormal_flushed, status); | ||
216 | p->cls = float_class_zero; | ||
217 | frac_clear(p); | ||
218 | } else { | ||
52 | -- | 219 | -- |
53 | 2.19.2 | 220 | 2.34.1 |
54 | |||
55 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | Our float_flag_output_denormal exception flag is set when |
---|---|---|---|
2 | the fpu code flushes an output denormal to zero. Rename | ||
3 | it to float_flag_output_denormal_flushed: | ||
4 | * this keeps it parallel with the flag for flushing | ||
5 | input denormals, which we just renamed | ||
6 | * it makes it clearer that it doesn't mean "set when | ||
7 | the output is a denormal" | ||
2 | 8 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 9 | Commit created with |
4 | g364fb_sysbus_class_init(). | 10 | for f in `git grep -l float_flag_output_denormal`; do sed -i -e 's/float_flag_output_denormal/float_flag_output_denormal_flushed/' $f; done |
5 | 11 | ||
6 | Cc: pbonzini@redhat.com | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Cc: kraxel@redhat.com | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Cc: f4bug@amsat.org | 14 | Message-id: 20250124162836.2332150-21-peter.maydell@linaro.org |
9 | Cc: alistair.francis@wdc.com | 15 | --- |
16 | include/fpu/softfloat-types.h | 3 ++- | ||
17 | fpu/softfloat.c | 2 +- | ||
18 | target/arm/vfp_helper.c | 2 +- | ||
19 | target/i386/tcg/fpu_helper.c | 2 +- | ||
20 | target/m68k/fpu_helper.c | 2 +- | ||
21 | target/mips/tcg/msa_helper.c | 2 +- | ||
22 | target/rx/op_helper.c | 2 +- | ||
23 | target/tricore/fpu_helper.c | 6 +++--- | ||
24 | fpu/softfloat-parts.c.inc | 2 +- | ||
25 | 9 files changed, 12 insertions(+), 11 deletions(-) | ||
10 | 26 | ||
11 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 27 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h |
12 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
13 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
15 | Message-id: 20181130093852.20739-6-maozhongyi@cmss.chinamobile.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/display/g364fb.c | 9 +++------ | ||
19 | 1 file changed, 3 insertions(+), 6 deletions(-) | ||
20 | |||
21 | diff --git a/hw/display/g364fb.c b/hw/display/g364fb.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/display/g364fb.c | 29 | --- a/include/fpu/softfloat-types.h |
24 | +++ b/hw/display/g364fb.c | 30 | +++ b/include/fpu/softfloat-types.h |
25 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 31 | @@ -XXX,XX +XXX,XX @@ enum { |
26 | G364State g364; | 32 | float_flag_inexact = 0x0010, |
27 | } G364SysBusState; | 33 | /* We flushed an input denormal to 0 (because of flush_inputs_to_zero) */ |
28 | 34 | float_flag_input_denormal_flushed = 0x0020, | |
29 | -static int g364fb_sysbus_init(SysBusDevice *sbd) | 35 | - float_flag_output_denormal = 0x0040, |
30 | +static void g364fb_sysbus_realize(DeviceState *dev, Error **errp) | 36 | + /* We flushed an output denormal to 0 (because of flush_to_zero) */ |
31 | { | 37 | + float_flag_output_denormal_flushed = 0x0040, |
32 | - DeviceState *dev = DEVICE(sbd); | 38 | float_flag_invalid_isi = 0x0080, /* inf - inf */ |
33 | G364SysBusState *sbs = G364(dev); | 39 | float_flag_invalid_imz = 0x0100, /* inf * 0 */ |
34 | G364State *s = &sbs->g364; | 40 | float_flag_invalid_idi = 0x0200, /* inf / inf */ |
35 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 41 | diff --git a/fpu/softfloat.c b/fpu/softfloat.c |
36 | 42 | index XXXXXXX..XXXXXXX 100644 | |
37 | g364fb_init(dev, s); | 43 | --- a/fpu/softfloat.c |
38 | sysbus_init_irq(sbd, &s->irq); | 44 | +++ b/fpu/softfloat.c |
39 | sysbus_init_mmio(sbd, &s->mem_ctrl); | 45 | @@ -XXX,XX +XXX,XX @@ floatx80 roundAndPackFloatx80(FloatX80RoundPrec roundingPrecision, bool zSign, |
40 | sysbus_init_mmio(sbd, &s->mem_vram); | 46 | } |
41 | - | 47 | if ( zExp <= 0 ) { |
42 | - return 0; | 48 | if (status->flush_to_zero) { |
49 | - float_raise(float_flag_output_denormal, status); | ||
50 | + float_raise(float_flag_output_denormal_flushed, status); | ||
51 | return packFloatx80(zSign, 0, 0); | ||
52 | } | ||
53 | isTiny = status->tininess_before_rounding | ||
54 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/target/arm/vfp_helper.c | ||
57 | +++ b/target/arm/vfp_helper.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t vfp_exceptbits_from_host(int host_bits) | ||
59 | if (host_bits & float_flag_overflow) { | ||
60 | target_bits |= FPSR_OFC; | ||
61 | } | ||
62 | - if (host_bits & (float_flag_underflow | float_flag_output_denormal)) { | ||
63 | + if (host_bits & (float_flag_underflow | float_flag_output_denormal_flushed)) { | ||
64 | target_bits |= FPSR_UFC; | ||
65 | } | ||
66 | if (host_bits & float_flag_inexact) { | ||
67 | diff --git a/target/i386/tcg/fpu_helper.c b/target/i386/tcg/fpu_helper.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/i386/tcg/fpu_helper.c | ||
70 | +++ b/target/i386/tcg/fpu_helper.c | ||
71 | @@ -XXX,XX +XXX,XX @@ void update_mxcsr_from_sse_status(CPUX86State *env) | ||
72 | (flags & float_flag_overflow ? FPUS_OE : 0) | | ||
73 | (flags & float_flag_underflow ? FPUS_UE : 0) | | ||
74 | (flags & float_flag_inexact ? FPUS_PE : 0) | | ||
75 | - (flags & float_flag_output_denormal ? FPUS_UE | FPUS_PE : | ||
76 | + (flags & float_flag_output_denormal_flushed ? FPUS_UE | FPUS_PE : | ||
77 | 0)); | ||
43 | } | 78 | } |
44 | 79 | ||
45 | static void g364fb_sysbus_reset(DeviceState *d) | 80 | diff --git a/target/m68k/fpu_helper.c b/target/m68k/fpu_helper.c |
46 | @@ -XXX,XX +XXX,XX @@ static Property g364fb_sysbus_properties[] = { | 81 | index XXXXXXX..XXXXXXX 100644 |
47 | static void g364fb_sysbus_class_init(ObjectClass *klass, void *data) | 82 | --- a/target/m68k/fpu_helper.c |
48 | { | 83 | +++ b/target/m68k/fpu_helper.c |
49 | DeviceClass *dc = DEVICE_CLASS(klass); | 84 | @@ -XXX,XX +XXX,XX @@ static int cpu_m68k_exceptbits_from_host(int host_bits) |
50 | - SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | 85 | if (host_bits & float_flag_overflow) { |
51 | 86 | target_bits |= 0x40; | |
52 | - k->init = g364fb_sysbus_init; | 87 | } |
53 | + dc->realize = g364fb_sysbus_realize; | 88 | - if (host_bits & (float_flag_underflow | float_flag_output_denormal)) { |
54 | set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories); | 89 | + if (host_bits & (float_flag_underflow | float_flag_output_denormal_flushed)) { |
55 | dc->desc = "G364 framebuffer"; | 90 | target_bits |= 0x20; |
56 | dc->reset = g364fb_sysbus_reset; | 91 | } |
92 | if (host_bits & float_flag_divbyzero) { | ||
93 | diff --git a/target/mips/tcg/msa_helper.c b/target/mips/tcg/msa_helper.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/mips/tcg/msa_helper.c | ||
96 | +++ b/target/mips/tcg/msa_helper.c | ||
97 | @@ -XXX,XX +XXX,XX @@ static inline int update_msacsr(CPUMIPSState *env, int action, int denormal) | ||
98 | } | ||
99 | |||
100 | /* Set Inexact (I) and Underflow (U) when flushing outputs to zero */ | ||
101 | - if ((ieee_exception_flags & float_flag_output_denormal) && | ||
102 | + if ((ieee_exception_flags & float_flag_output_denormal_flushed) && | ||
103 | (env->active_tc.msacsr & MSACSR_FS_MASK) != 0) { | ||
104 | mips_exception_flags |= FP_INEXACT; | ||
105 | if (action & CLEAR_FS_UNDERFLOW) { | ||
106 | diff --git a/target/rx/op_helper.c b/target/rx/op_helper.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/target/rx/op_helper.c | ||
109 | +++ b/target/rx/op_helper.c | ||
110 | @@ -XXX,XX +XXX,XX @@ static void update_fpsw(CPURXState *env, float32 ret, uintptr_t retaddr) | ||
111 | SET_FPSW(X); | ||
112 | } | ||
113 | if ((xcpt & (float_flag_input_denormal_flushed | ||
114 | - | float_flag_output_denormal)) | ||
115 | + | float_flag_output_denormal_flushed)) | ||
116 | && !FIELD_EX32(env->fpsw, FPSW, DN)) { | ||
117 | env->fpsw = FIELD_DP32(env->fpsw, FPSW, CE, 1); | ||
118 | } | ||
119 | diff --git a/target/tricore/fpu_helper.c b/target/tricore/fpu_helper.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/target/tricore/fpu_helper.c | ||
122 | +++ b/target/tricore/fpu_helper.c | ||
123 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t f_get_excp_flags(CPUTriCoreState *env) | ||
124 | & (float_flag_invalid | ||
125 | | float_flag_overflow | ||
126 | | float_flag_underflow | ||
127 | - | float_flag_output_denormal | ||
128 | + | float_flag_output_denormal_flushed | ||
129 | | float_flag_divbyzero | ||
130 | | float_flag_inexact); | ||
131 | } | ||
132 | @@ -XXX,XX +XXX,XX @@ static void f_update_psw_flags(CPUTriCoreState *env, uint8_t flags) | ||
133 | some_excp = 1; | ||
134 | } | ||
135 | |||
136 | - if (flags & float_flag_underflow || flags & float_flag_output_denormal) { | ||
137 | + if (flags & float_flag_underflow || flags & float_flag_output_denormal_flushed) { | ||
138 | env->FPU_FU = 1 << 31; | ||
139 | some_excp = 1; | ||
140 | } | ||
141 | @@ -XXX,XX +XXX,XX @@ static void f_update_psw_flags(CPUTriCoreState *env, uint8_t flags) | ||
142 | some_excp = 1; | ||
143 | } | ||
144 | |||
145 | - if (flags & float_flag_inexact || flags & float_flag_output_denormal) { | ||
146 | + if (flags & float_flag_inexact || flags & float_flag_output_denormal_flushed) { | ||
147 | env->PSW |= 1 << 26; | ||
148 | some_excp = 1; | ||
149 | } | ||
150 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc | ||
151 | index XXXXXXX..XXXXXXX 100644 | ||
152 | --- a/fpu/softfloat-parts.c.inc | ||
153 | +++ b/fpu/softfloat-parts.c.inc | ||
154 | @@ -XXX,XX +XXX,XX @@ static void partsN(uncanon_normal)(FloatPartsN *p, float_status *s, | ||
155 | } | ||
156 | frac_shr(p, frac_shift); | ||
157 | } else if (s->flush_to_zero) { | ||
158 | - flags |= float_flag_output_denormal; | ||
159 | + flags |= float_flag_output_denormal_flushed; | ||
160 | p->cls = float_class_zero; | ||
161 | exp = 0; | ||
162 | frac_clear(p); | ||
57 | -- | 163 | -- |
58 | 2.19.2 | 164 | 2.34.1 |
59 | |||
60 | diff view generated by jsdifflib |
1 | From: Li Qiang <liq3ea@gmail.com> | 1 | In softfloat-types.h a comment documents that if the float_status |
---|---|---|---|
2 | field flush_to_zero is set then we flush denormalised results to 0 | ||
3 | and set the inexact flag. This isn't correct: the status flag that | ||
4 | we set when flush_to_zero causes us to flush an output to zero is | ||
5 | float_flag_output_denormal_flushed. | ||
2 | 6 | ||
3 | The third argument of object_property_set_link() is the name of | 7 | Correct the comment. |
4 | property, not related with the QOM type name, using the constant | ||
5 | string instead. | ||
6 | 8 | ||
7 | Signed-off-by: Li Qiang <liq3ea@gmail.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 1542880825-2604-1-git-send-email-liq3ea@gmail.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20250124162836.2332150-22-peter.maydell@linaro.org | ||
12 | --- | 12 | --- |
13 | hw/arm/musicpal.c | 2 +- | 13 | include/fpu/softfloat-types.h | 2 +- |
14 | 1 file changed, 1 insertion(+), 1 deletion(-) | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
15 | 15 | ||
16 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | 16 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/musicpal.c | 18 | --- a/include/fpu/softfloat-types.h |
19 | +++ b/hw/arm/musicpal.c | 19 | +++ b/include/fpu/softfloat-types.h |
20 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | 20 | @@ -XXX,XX +XXX,XX @@ typedef struct float_status { |
21 | dev = qdev_create(NULL, TYPE_MV88W8618_AUDIO); | 21 | Float3NaNPropRule float_3nan_prop_rule; |
22 | s = SYS_BUS_DEVICE(dev); | 22 | FloatInfZeroNaNRule float_infzeronan_rule; |
23 | object_property_set_link(OBJECT(dev), OBJECT(wm8750_dev), | 23 | bool tininess_before_rounding; |
24 | - TYPE_WM8750, NULL); | 24 | - /* should denormalised results go to zero and set the inexact flag? */ |
25 | + "wm8750", NULL); | 25 | + /* should denormalised results go to zero and set output_denormal_flushed? */ |
26 | qdev_init_nofail(dev); | 26 | bool flush_to_zero; |
27 | sysbus_mmio_map(s, 0, MP_AUDIO_BASE); | 27 | /* should denormalised inputs go to zero and set input_denormal_flushed? */ |
28 | sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]); | 28 | bool flush_inputs_to_zero; |
29 | -- | 29 | -- |
30 | 2.19.2 | 30 | 2.34.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 1 | The advsimd_addh etc helpers defined in helper-a64.c are identical to |
---|---|---|---|
2 | the vfp_addh etc helpers defined in helper-vfp.c: both take two | ||
3 | float16 inputs (in a uint32_t type) plus a float_status* and are | ||
4 | simple wrappers around the softfloat float16_* functions. | ||
2 | 5 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | 6 | (The duplication seems to be a historical accident: we added the |
4 | milkymist_softusb_class_init(). | 7 | advsimd helpers in 2018 as part of the A64 implementation, and at |
8 | that time there was no f16 emulation in A32. Then later we added the | ||
9 | A32 f16 handling by extending the existing VFP helper macros to | ||
10 | generate f16 versions as well as f32 and f64, and didn't realise we | ||
11 | could clean things up.) | ||
5 | 12 | ||
6 | Cc: michael@walle.cc | 13 | Remove the now-unnecessary advsimd helpers and make the places that |
14 | generated calls to them use the vfp helpers instead. Many of the | ||
15 | helper functions were already unused. | ||
7 | 16 | ||
8 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | 17 | (The remaining advsimd_ helpers are those which don't have vfp |
9 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | 18 | versions.) |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 19 | |
11 | Message-id: 20181130093852.20739-9-maozhongyi@cmss.chinamobile.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
21 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
22 | Message-id: 20250124162836.2332150-26-peter.maydell@linaro.org | ||
13 | --- | 23 | --- |
14 | hw/input/milkymist-softusb.c | 16 +++++++--------- | 24 | target/arm/tcg/helper-a64.h | 8 -------- |
15 | 1 file changed, 7 insertions(+), 9 deletions(-) | 25 | target/arm/tcg/helper-a64.c | 9 --------- |
26 | target/arm/tcg/translate-a64.c | 16 ++++++++-------- | ||
27 | 3 files changed, 8 insertions(+), 25 deletions(-) | ||
16 | 28 | ||
17 | diff --git a/hw/input/milkymist-softusb.c b/hw/input/milkymist-softusb.c | 29 | diff --git a/target/arm/tcg/helper-a64.h b/target/arm/tcg/helper-a64.h |
18 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/input/milkymist-softusb.c | 31 | --- a/target/arm/tcg/helper-a64.h |
20 | +++ b/hw/input/milkymist-softusb.c | 32 | +++ b/target/arm/tcg/helper-a64.h |
21 | @@ -XXX,XX +XXX,XX @@ static void milkymist_softusb_reset(DeviceState *d) | 33 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(frecpx_f16, TCG_CALL_NO_RWG, f16, f16, fpst) |
22 | s->regs[R_CTRL] = CTRL_RESET; | 34 | DEF_HELPER_FLAGS_2(fcvtx_f64_to_f32, TCG_CALL_NO_RWG, f32, f64, fpst) |
35 | DEF_HELPER_FLAGS_3(crc32_64, TCG_CALL_NO_RWG_SE, i64, i64, i64, i32) | ||
36 | DEF_HELPER_FLAGS_3(crc32c_64, TCG_CALL_NO_RWG_SE, i64, i64, i64, i32) | ||
37 | -DEF_HELPER_FLAGS_3(advsimd_maxh, TCG_CALL_NO_RWG, f16, f16, f16, fpst) | ||
38 | -DEF_HELPER_FLAGS_3(advsimd_minh, TCG_CALL_NO_RWG, f16, f16, f16, fpst) | ||
39 | -DEF_HELPER_FLAGS_3(advsimd_maxnumh, TCG_CALL_NO_RWG, f16, f16, f16, fpst) | ||
40 | -DEF_HELPER_FLAGS_3(advsimd_minnumh, TCG_CALL_NO_RWG, f16, f16, f16, fpst) | ||
41 | -DEF_HELPER_3(advsimd_addh, f16, f16, f16, fpst) | ||
42 | -DEF_HELPER_3(advsimd_subh, f16, f16, f16, fpst) | ||
43 | -DEF_HELPER_3(advsimd_mulh, f16, f16, f16, fpst) | ||
44 | -DEF_HELPER_3(advsimd_divh, f16, f16, f16, fpst) | ||
45 | DEF_HELPER_3(advsimd_ceq_f16, i32, f16, f16, fpst) | ||
46 | DEF_HELPER_3(advsimd_cge_f16, i32, f16, f16, fpst) | ||
47 | DEF_HELPER_3(advsimd_cgt_f16, i32, f16, f16, fpst) | ||
48 | diff --git a/target/arm/tcg/helper-a64.c b/target/arm/tcg/helper-a64.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/tcg/helper-a64.c | ||
51 | +++ b/target/arm/tcg/helper-a64.c | ||
52 | @@ -XXX,XX +XXX,XX @@ uint32_t ADVSIMD_HELPER(name, h)(uint32_t a, uint32_t b, float_status *fpst) \ | ||
53 | return float16_ ## name(a, b, fpst); \ | ||
23 | } | 54 | } |
24 | 55 | ||
25 | -static int milkymist_softusb_init(SysBusDevice *dev) | 56 | -ADVSIMD_HALFOP(add) |
26 | +static void milkymist_softusb_realize(DeviceState *dev, Error **errp) | 57 | -ADVSIMD_HALFOP(sub) |
27 | { | 58 | -ADVSIMD_HALFOP(mul) |
28 | MilkymistSoftUsbState *s = MILKYMIST_SOFTUSB(dev); | 59 | -ADVSIMD_HALFOP(div) |
29 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 60 | -ADVSIMD_HALFOP(min) |
30 | 61 | -ADVSIMD_HALFOP(max) | |
31 | - sysbus_init_irq(dev, &s->irq); | 62 | -ADVSIMD_HALFOP(minnum) |
32 | + sysbus_init_irq(sbd, &s->irq); | 63 | -ADVSIMD_HALFOP(maxnum) |
33 | |||
34 | memory_region_init_io(&s->regs_region, OBJECT(s), &softusb_mmio_ops, s, | ||
35 | "milkymist-softusb", R_MAX * 4); | ||
36 | - sysbus_init_mmio(dev, &s->regs_region); | ||
37 | + sysbus_init_mmio(sbd, &s->regs_region); | ||
38 | |||
39 | /* register pmem and dmem */ | ||
40 | memory_region_init_ram_nomigrate(&s->pmem, OBJECT(s), "milkymist-softusb.pmem", | ||
41 | s->pmem_size, &error_fatal); | ||
42 | vmstate_register_ram_global(&s->pmem); | ||
43 | s->pmem_ptr = memory_region_get_ram_ptr(&s->pmem); | ||
44 | - sysbus_init_mmio(dev, &s->pmem); | ||
45 | + sysbus_init_mmio(sbd, &s->pmem); | ||
46 | memory_region_init_ram_nomigrate(&s->dmem, OBJECT(s), "milkymist-softusb.dmem", | ||
47 | s->dmem_size, &error_fatal); | ||
48 | vmstate_register_ram_global(&s->dmem); | ||
49 | s->dmem_ptr = memory_region_get_ram_ptr(&s->dmem); | ||
50 | - sysbus_init_mmio(dev, &s->dmem); | ||
51 | + sysbus_init_mmio(sbd, &s->dmem); | ||
52 | |||
53 | hid_init(&s->hid_kbd, HID_KEYBOARD, softusb_kbd_hid_datain); | ||
54 | hid_init(&s->hid_mouse, HID_MOUSE, softusb_mouse_hid_datain); | ||
55 | - | 64 | - |
56 | - return 0; | 65 | #define ADVSIMD_TWOHALFOP(name) \ |
66 | uint32_t ADVSIMD_HELPER(name, 2h)(uint32_t two_a, uint32_t two_b, \ | ||
67 | float_status *fpst) \ | ||
68 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/tcg/translate-a64.c | ||
71 | +++ b/target/arm/tcg/translate-a64.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static const FPScalar f_scalar_fmul = { | ||
73 | TRANS(FMUL_s, do_fp3_scalar, a, &f_scalar_fmul) | ||
74 | |||
75 | static const FPScalar f_scalar_fmax = { | ||
76 | - gen_helper_advsimd_maxh, | ||
77 | + gen_helper_vfp_maxh, | ||
78 | gen_helper_vfp_maxs, | ||
79 | gen_helper_vfp_maxd, | ||
80 | }; | ||
81 | TRANS(FMAX_s, do_fp3_scalar, a, &f_scalar_fmax) | ||
82 | |||
83 | static const FPScalar f_scalar_fmin = { | ||
84 | - gen_helper_advsimd_minh, | ||
85 | + gen_helper_vfp_minh, | ||
86 | gen_helper_vfp_mins, | ||
87 | gen_helper_vfp_mind, | ||
88 | }; | ||
89 | TRANS(FMIN_s, do_fp3_scalar, a, &f_scalar_fmin) | ||
90 | |||
91 | static const FPScalar f_scalar_fmaxnm = { | ||
92 | - gen_helper_advsimd_maxnumh, | ||
93 | + gen_helper_vfp_maxnumh, | ||
94 | gen_helper_vfp_maxnums, | ||
95 | gen_helper_vfp_maxnumd, | ||
96 | }; | ||
97 | TRANS(FMAXNM_s, do_fp3_scalar, a, &f_scalar_fmaxnm) | ||
98 | |||
99 | static const FPScalar f_scalar_fminnm = { | ||
100 | - gen_helper_advsimd_minnumh, | ||
101 | + gen_helper_vfp_minnumh, | ||
102 | gen_helper_vfp_minnums, | ||
103 | gen_helper_vfp_minnumd, | ||
104 | }; | ||
105 | @@ -XXX,XX +XXX,XX @@ static bool do_fp_reduction(DisasContext *s, arg_qrr_e *a, | ||
106 | return true; | ||
57 | } | 107 | } |
58 | 108 | ||
59 | static const VMStateDescription vmstate_milkymist_softusb = { | 109 | -TRANS_FEAT(FMAXNMV_h, aa64_fp16, do_fp_reduction, a, gen_helper_advsimd_maxnumh) |
60 | @@ -XXX,XX +XXX,XX @@ static Property milkymist_softusb_properties[] = { | 110 | -TRANS_FEAT(FMINNMV_h, aa64_fp16, do_fp_reduction, a, gen_helper_advsimd_minnumh) |
61 | static void milkymist_softusb_class_init(ObjectClass *klass, void *data) | 111 | -TRANS_FEAT(FMAXV_h, aa64_fp16, do_fp_reduction, a, gen_helper_advsimd_maxh) |
62 | { | 112 | -TRANS_FEAT(FMINV_h, aa64_fp16, do_fp_reduction, a, gen_helper_advsimd_minh) |
63 | DeviceClass *dc = DEVICE_CLASS(klass); | 113 | +TRANS_FEAT(FMAXNMV_h, aa64_fp16, do_fp_reduction, a, gen_helper_vfp_maxnumh) |
64 | - SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | 114 | +TRANS_FEAT(FMINNMV_h, aa64_fp16, do_fp_reduction, a, gen_helper_vfp_minnumh) |
65 | 115 | +TRANS_FEAT(FMAXV_h, aa64_fp16, do_fp_reduction, a, gen_helper_vfp_maxh) | |
66 | - k->init = milkymist_softusb_init; | 116 | +TRANS_FEAT(FMINV_h, aa64_fp16, do_fp_reduction, a, gen_helper_vfp_minh) |
67 | + dc->realize = milkymist_softusb_realize; | 117 | |
68 | dc->reset = milkymist_softusb_reset; | 118 | TRANS(FMAXNMV_s, do_fp_reduction, a, gen_helper_vfp_maxnums) |
69 | dc->vmsd = &vmstate_milkymist_softusb; | 119 | TRANS(FMINNMV_s, do_fp_reduction, a, gen_helper_vfp_minnums) |
70 | dc->props = milkymist_softusb_properties; | ||
71 | -- | 120 | -- |
72 | 2.19.2 | 121 | 2.34.1 |
73 | |||
74 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | We should be using the F16-specific float_status for conversions from |
---|---|---|---|
2 | half-precision, because halfprec inputs never set Input Denormal. | ||
2 | 3 | ||
3 | Remove bogus virtio-mmio creation. This was an accidental | 4 | Without FEAT_AHP, using the wrong fpst here had no effect, because |
4 | left-over an experiment. | 5 | the only difference between the A64_F16 and A64 fpst is its handling |
6 | of flush-to-zero on input and output, and the helper functions | ||
7 | vfp_fcvt_f16_to_* and vfp_fcvt_*_to_f16 all explicitly squash the | ||
8 | relevant flushing flags, and flush_inputs_to_zero was the only way | ||
9 | that IDC could be set. | ||
5 | 10 | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 11 | With FEAT_AHP, the FPCR.AH=1 behaviour sets IDC for |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 12 | input_denormal_used, which we will only ignore in |
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 13 | vfp_get_fpsr_from_host() for the A64_F16 fpst; so it matters that we |
9 | Message-id: 20181129163655.20370-2-edgar.iglesias@gmail.com | 14 | use that one for f16 inputs (and the normal one for single/double to |
15 | f16 conversions). | ||
16 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20250124162836.2332150-27-peter.maydell@linaro.org | ||
11 | --- | 20 | --- |
12 | hw/arm/xlnx-versal-virt.c | 1 - | 21 | target/arm/tcg/translate-a64.c | 9 ++++++--- |
13 | 1 file changed, 1 deletion(-) | 22 | target/arm/tcg/translate-sve.c | 4 ++-- |
23 | 2 files changed, 8 insertions(+), 5 deletions(-) | ||
14 | 24 | ||
15 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | 25 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
16 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/xlnx-versal-virt.c | 27 | --- a/target/arm/tcg/translate-a64.c |
18 | +++ b/hw/arm/xlnx-versal-virt.c | 28 | +++ b/target/arm/tcg/translate-a64.c |
19 | @@ -XXX,XX +XXX,XX @@ static void create_virtio_regions(VersalVirt *s) | 29 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVT_s_sh(DisasContext *s, arg_rr *a) |
20 | sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic_irq); | 30 | if (fp_access_check(s)) { |
21 | mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | 31 | TCGv_i32 tcg_rn = read_fp_hreg(s, a->rn); |
22 | memory_region_add_subregion(&s->soc.mr_ps, base, mr); | 32 | TCGv_i32 tcg_rd = tcg_temp_new_i32(); |
23 | - sysbus_create_simple("virtio-mmio", base, pic_irq); | 33 | - TCGv_ptr tcg_fpst = fpstatus_ptr(FPST_A64); |
34 | + TCGv_ptr tcg_fpst = fpstatus_ptr(FPST_A64_F16); | ||
35 | TCGv_i32 tcg_ahp = get_ahp_flag(); | ||
36 | |||
37 | gen_helper_vfp_fcvt_f16_to_f32(tcg_rd, tcg_rn, tcg_fpst, tcg_ahp); | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVT_s_dh(DisasContext *s, arg_rr *a) | ||
39 | if (fp_access_check(s)) { | ||
40 | TCGv_i32 tcg_rn = read_fp_hreg(s, a->rn); | ||
41 | TCGv_i64 tcg_rd = tcg_temp_new_i64(); | ||
42 | - TCGv_ptr tcg_fpst = fpstatus_ptr(FPST_A64); | ||
43 | + TCGv_ptr tcg_fpst = fpstatus_ptr(FPST_A64_F16); | ||
44 | TCGv_i32 tcg_ahp = get_ahp_flag(); | ||
45 | |||
46 | gen_helper_vfp_fcvt_f16_to_f64(tcg_rd, tcg_rn, tcg_fpst, tcg_ahp); | ||
47 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVTL_v(DisasContext *s, arg_qrr_e *a) | ||
48 | return true; | ||
24 | } | 49 | } |
25 | 50 | ||
26 | for (i = 0; i < NUM_VIRTIO_TRANSPORT; i++) { | 51 | - fpst = fpstatus_ptr(FPST_A64); |
52 | if (a->esz == MO_64) { | ||
53 | /* 32 -> 64 bit fp conversion */ | ||
54 | TCGv_i64 tcg_res[2]; | ||
55 | TCGv_i32 tcg_op = tcg_temp_new_i32(); | ||
56 | int srcelt = a->q ? 2 : 0; | ||
57 | |||
58 | + fpst = fpstatus_ptr(FPST_A64); | ||
59 | + | ||
60 | for (pass = 0; pass < 2; pass++) { | ||
61 | tcg_res[pass] = tcg_temp_new_i64(); | ||
62 | read_vec_element_i32(s, tcg_op, a->rn, srcelt + pass, MO_32); | ||
63 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVTL_v(DisasContext *s, arg_qrr_e *a) | ||
64 | TCGv_i32 tcg_res[4]; | ||
65 | TCGv_i32 ahp = get_ahp_flag(); | ||
66 | |||
67 | + fpst = fpstatus_ptr(FPST_A64_F16); | ||
68 | + | ||
69 | for (pass = 0; pass < 4; pass++) { | ||
70 | tcg_res[pass] = tcg_temp_new_i32(); | ||
71 | read_vec_element_i32(s, tcg_res[pass], a->rn, srcelt + pass, MO_16); | ||
72 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/target/arm/tcg/translate-sve.c | ||
75 | +++ b/target/arm/tcg/translate-sve.c | ||
76 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(FCMLA_zzxz, aa64_sve, gen_gvec_fpst_zzzz, fcmla_idx_fns[a->esz], | ||
77 | TRANS_FEAT(FCVT_sh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
78 | gen_helper_sve_fcvt_sh, a, 0, FPST_A64) | ||
79 | TRANS_FEAT(FCVT_hs, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
80 | - gen_helper_sve_fcvt_hs, a, 0, FPST_A64) | ||
81 | + gen_helper_sve_fcvt_hs, a, 0, FPST_A64_F16) | ||
82 | |||
83 | TRANS_FEAT(BFCVT, aa64_sve_bf16, gen_gvec_fpst_arg_zpz, | ||
84 | gen_helper_sve_bfcvt, a, 0, FPST_A64) | ||
85 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(BFCVT, aa64_sve_bf16, gen_gvec_fpst_arg_zpz, | ||
86 | TRANS_FEAT(FCVT_dh, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
87 | gen_helper_sve_fcvt_dh, a, 0, FPST_A64) | ||
88 | TRANS_FEAT(FCVT_hd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
89 | - gen_helper_sve_fcvt_hd, a, 0, FPST_A64) | ||
90 | + gen_helper_sve_fcvt_hd, a, 0, FPST_A64_F16) | ||
91 | TRANS_FEAT(FCVT_ds, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
92 | gen_helper_sve_fcvt_ds, a, 0, FPST_A64) | ||
93 | TRANS_FEAT(FCVT_sd, aa64_sve, gen_gvec_fpst_arg_zpz, | ||
27 | -- | 94 | -- |
28 | 2.19.2 | 95 | 2.34.1 |
29 | |||
30 | diff view generated by jsdifflib |
1 | From: Ricardo Perez Blanco <ricardo.perez_blanco@nokia.com> | 1 | From: Hongren Zheng <i@zenithal.me> |
---|---|---|---|
2 | 2 | ||
3 | Architecturally, it's possible for an AArch64 machine to have | 3 | When USBPacket in OUT direction has larger payload |
4 | all of its RAM over the 4GB mark, but our kernel/initrd loading | 4 | than the ep_out_buffer (of size 512), a buffer overflow |
5 | code in boot.c assumes that the upper half of the addresses | 5 | would occur. |
6 | to load these images to is always zero. Write the whole 64 bit | ||
7 | address into the bootloader code fragment, not just the low half. | ||
8 | 6 | ||
9 | Note that, currently, none of the existing QEMU machines have | 7 | It could be fixed by limiting the size of usb_packet_copy |
10 | their main memory over 4GBs, so this was not a user-visible bug. | 8 | to be at most buffer size. Further optimization gets rid |
9 | of the ep_out_buffer and directly uses ep_out as the target | ||
10 | buffer. | ||
11 | 11 | ||
12 | Signed-off-by: Ricardo Perez Blanco <ricardo.perez_blanco@nokia.com> | 12 | This is reported by a security researcher who artificially |
13 | [PMM: revised commit message and tweaked some long lines] | 13 | constructed an OUT packet of size 2047. The report has gone |
14 | through the QEMU security process, and as this device is for | ||
15 | testing purpose and no deployment of it in virtualization | ||
16 | environment is observed, it is triaged not to be a security bug. | ||
17 | |||
18 | Cc: qemu-stable@nongnu.org | ||
19 | Fixes: d7d34918551dc48 ("hw/usb: Add CanoKey Implementation") | ||
20 | Reported-by: Juan Jose Lopez Jaimez <thatjiaozi@gmail.com> | ||
21 | Signed-off-by: Hongren Zheng <i@zenithal.me> | ||
22 | Message-id: Z4TfMOrZz6IQYl_h@Sun | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 25 | --- |
17 | hw/arm/boot.c | 35 ++++++++++++++++++++++------------- | 26 | hw/usb/canokey.h | 4 ---- |
18 | 1 file changed, 22 insertions(+), 13 deletions(-) | 27 | hw/usb/canokey.c | 6 +++--- |
28 | 2 files changed, 3 insertions(+), 7 deletions(-) | ||
19 | 29 | ||
20 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 30 | diff --git a/hw/usb/canokey.h b/hw/usb/canokey.h |
21 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/boot.c | 32 | --- a/hw/usb/canokey.h |
23 | +++ b/hw/arm/boot.c | 33 | +++ b/hw/usb/canokey.h |
24 | @@ -XXX,XX +XXX,XX @@ typedef enum { | 34 | @@ -XXX,XX +XXX,XX @@ |
25 | FIXUP_TERMINATOR, /* end of insns */ | 35 | #define CANOKEY_EP_NUM 3 |
26 | FIXUP_BOARDID, /* overwrite with board ID number */ | 36 | /* BULK/INTR IN can be up to 1352 bytes, e.g. get key info */ |
27 | FIXUP_BOARD_SETUP, /* overwrite with board specific setup code address */ | 37 | #define CANOKEY_EP_IN_BUFFER_SIZE 2048 |
28 | - FIXUP_ARGPTR, /* overwrite with pointer to kernel args */ | 38 | -/* BULK OUT can be up to 270 bytes, e.g. PIV import cert */ |
29 | - FIXUP_ENTRYPOINT, /* overwrite with kernel entry point */ | 39 | -#define CANOKEY_EP_OUT_BUFFER_SIZE 512 |
30 | + FIXUP_ARGPTR_LO, /* overwrite with pointer to kernel args */ | 40 | |
31 | + FIXUP_ARGPTR_HI, /* overwrite with pointer to kernel args (high half) */ | 41 | typedef enum { |
32 | + FIXUP_ENTRYPOINT_LO, /* overwrite with kernel entry point */ | 42 | CANOKEY_EP_IN_WAIT, |
33 | + FIXUP_ENTRYPOINT_HI, /* overwrite with kernel entry point (high half) */ | 43 | @@ -XXX,XX +XXX,XX @@ typedef struct CanoKeyState { |
34 | FIXUP_GIC_CPU_IF, /* overwrite with GIC CPU interface address */ | 44 | /* OUT pointer to canokey recv buffer */ |
35 | FIXUP_BOOTREG, /* overwrite with boot register address */ | 45 | uint8_t *ep_out[CANOKEY_EP_NUM]; |
36 | FIXUP_DSB, /* overwrite with correct DSB insn for cpu */ | 46 | uint32_t ep_out_size[CANOKEY_EP_NUM]; |
37 | @@ -XXX,XX +XXX,XX @@ static const ARMInsnFixup bootloader_aarch64[] = { | 47 | - /* For large BULK OUT, multiple write to ep_out is needed */ |
38 | { 0xaa1f03e3 }, /* mov x3, xzr */ | 48 | - uint8_t ep_out_buffer[CANOKEY_EP_NUM][CANOKEY_EP_OUT_BUFFER_SIZE]; |
39 | { 0x58000084 }, /* ldr x4, entry ; Load the lower 32-bits of kernel entry */ | 49 | |
40 | { 0xd61f0080 }, /* br x4 ; Jump to the kernel entry point */ | 50 | /* Properties */ |
41 | - { 0, FIXUP_ARGPTR }, /* arg: .word @DTB Lower 32-bits */ | 51 | char *file; /* canokey-file */ |
42 | - { 0 }, /* .word @DTB Higher 32-bits */ | 52 | diff --git a/hw/usb/canokey.c b/hw/usb/canokey.c |
43 | - { 0, FIXUP_ENTRYPOINT }, /* entry: .word @Kernel Entry Lower 32-bits */ | 53 | index XXXXXXX..XXXXXXX 100644 |
44 | - { 0 }, /* .word @Kernel Entry Higher 32-bits */ | 54 | --- a/hw/usb/canokey.c |
45 | + { 0, FIXUP_ARGPTR_LO }, /* arg: .word @DTB Lower 32-bits */ | 55 | +++ b/hw/usb/canokey.c |
46 | + { 0, FIXUP_ARGPTR_HI}, /* .word @DTB Higher 32-bits */ | 56 | @@ -XXX,XX +XXX,XX @@ static void canokey_handle_data(USBDevice *dev, USBPacket *p) |
47 | + { 0, FIXUP_ENTRYPOINT_LO }, /* entry: .word @Kernel Entry Lower 32-bits */ | 57 | switch (p->pid) { |
48 | + { 0, FIXUP_ENTRYPOINT_HI }, /* .word @Kernel Entry Higher 32-bits */ | 58 | case USB_TOKEN_OUT: |
49 | { 0, FIXUP_TERMINATOR } | 59 | trace_canokey_handle_data_out(ep_out, p->iov.size); |
50 | }; | 60 | - usb_packet_copy(p, key->ep_out_buffer[ep_out], p->iov.size); |
51 | 61 | out_pos = 0; | |
52 | @@ -XXX,XX +XXX,XX @@ static const ARMInsnFixup bootloader[] = { | 62 | + /* segment packet into (possibly multiple) ep_out */ |
53 | { 0xe59f2004 }, /* ldr r2, [pc, #4] */ | 63 | while (out_pos != p->iov.size) { |
54 | { 0xe59ff004 }, /* ldr pc, [pc, #4] */ | 64 | /* |
55 | { 0, FIXUP_BOARDID }, | 65 | * key->ep_out[ep_out] set by prepare_receive |
56 | - { 0, FIXUP_ARGPTR }, | 66 | @@ -XXX,XX +XXX,XX @@ static void canokey_handle_data(USBDevice *dev, USBPacket *p) |
57 | - { 0, FIXUP_ENTRYPOINT }, | 67 | * to be the buffer length |
58 | + { 0, FIXUP_ARGPTR_LO }, | 68 | */ |
59 | + { 0, FIXUP_ENTRYPOINT_LO }, | 69 | out_len = MIN(p->iov.size - out_pos, key->ep_out_size[ep_out]); |
60 | { 0, FIXUP_TERMINATOR } | 70 | - memcpy(key->ep_out[ep_out], |
61 | }; | 71 | - key->ep_out_buffer[ep_out] + out_pos, out_len); |
62 | 72 | + /* usb_packet_copy would update the pos offset internally */ | |
63 | @@ -XXX,XX +XXX,XX @@ static void write_bootloader(const char *name, hwaddr addr, | 73 | + usb_packet_copy(p, key->ep_out[ep_out], out_len); |
64 | break; | 74 | out_pos += out_len; |
65 | case FIXUP_BOARDID: | 75 | /* update ep_out_size to actual len */ |
66 | case FIXUP_BOARD_SETUP: | 76 | key->ep_out_size[ep_out] = out_len; |
67 | - case FIXUP_ARGPTR: | ||
68 | - case FIXUP_ENTRYPOINT: | ||
69 | + case FIXUP_ARGPTR_LO: | ||
70 | + case FIXUP_ARGPTR_HI: | ||
71 | + case FIXUP_ENTRYPOINT_LO: | ||
72 | + case FIXUP_ENTRYPOINT_HI: | ||
73 | case FIXUP_GIC_CPU_IF: | ||
74 | case FIXUP_BOOTREG: | ||
75 | case FIXUP_DSB: | ||
76 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | ||
77 | /* Place the DTB after the initrd in memory with alignment. */ | ||
78 | info->dtb_start = QEMU_ALIGN_UP(info->initrd_start + initrd_size, | ||
79 | align); | ||
80 | - fixupcontext[FIXUP_ARGPTR] = info->dtb_start; | ||
81 | + fixupcontext[FIXUP_ARGPTR_LO] = info->dtb_start; | ||
82 | + fixupcontext[FIXUP_ARGPTR_HI] = info->dtb_start >> 32; | ||
83 | } else { | ||
84 | - fixupcontext[FIXUP_ARGPTR] = info->loader_start + KERNEL_ARGS_ADDR; | ||
85 | + fixupcontext[FIXUP_ARGPTR_LO] = | ||
86 | + info->loader_start + KERNEL_ARGS_ADDR; | ||
87 | + fixupcontext[FIXUP_ARGPTR_HI] = | ||
88 | + (info->loader_start + KERNEL_ARGS_ADDR) >> 32; | ||
89 | if (info->ram_size >= (1ULL << 32)) { | ||
90 | error_report("RAM size must be less than 4GB to boot" | ||
91 | " Linux kernel using ATAGS (try passing a device tree" | ||
92 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | ||
93 | exit(1); | ||
94 | } | ||
95 | } | ||
96 | - fixupcontext[FIXUP_ENTRYPOINT] = entry; | ||
97 | + fixupcontext[FIXUP_ENTRYPOINT_LO] = entry; | ||
98 | + fixupcontext[FIXUP_ENTRYPOINT_HI] = entry >> 32; | ||
99 | |||
100 | write_bootloader("bootloader", info->loader_start, | ||
101 | primary_loader, fixupcontext, as); | ||
102 | -- | 77 | -- |
103 | 2.19.2 | 78 | 2.34.1 |
104 | |||
105 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
2 | 1 | ||
3 | Use DeviceClass rather than SysBusDeviceClass in | ||
4 | onenand_class_init(). | ||
5 | |||
6 | Cc: kwolf@redhat.com | ||
7 | Cc: mreitz@redhat.com | ||
8 | Cc: qemu-block@nongnu.org | ||
9 | |||
10 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> | ||
11 | Signed-off-by: Zhang Shengju <zhangshengju@cmss.chinamobile.com> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Message-id: 20181130093852.20739-3-maozhongyi@cmss.chinamobile.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | hw/block/onenand.c | 16 +++++++--------- | ||
17 | 1 file changed, 7 insertions(+), 9 deletions(-) | ||
18 | |||
19 | diff --git a/hw/block/onenand.c b/hw/block/onenand.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/hw/block/onenand.c | ||
22 | +++ b/hw/block/onenand.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps onenand_ops = { | ||
24 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
25 | }; | ||
26 | |||
27 | -static int onenand_initfn(SysBusDevice *sbd) | ||
28 | +static void onenand_realize(DeviceState *dev, Error **errp) | ||
29 | { | ||
30 | - DeviceState *dev = DEVICE(sbd); | ||
31 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
32 | OneNANDState *s = ONE_NAND(dev); | ||
33 | uint32_t size = 1 << (24 + ((s->id.dev >> 4) & 7)); | ||
34 | void *ram; | ||
35 | @@ -XXX,XX +XXX,XX @@ static int onenand_initfn(SysBusDevice *sbd) | ||
36 | 0xff, size + (size >> 5)); | ||
37 | } else { | ||
38 | if (blk_is_read_only(s->blk)) { | ||
39 | - error_report("Can't use a read-only drive"); | ||
40 | - return -1; | ||
41 | + error_setg(errp, "Can't use a read-only drive"); | ||
42 | + return; | ||
43 | } | ||
44 | blk_set_perm(s->blk, BLK_PERM_CONSISTENT_READ | BLK_PERM_WRITE, | ||
45 | BLK_PERM_ALL, &local_err); | ||
46 | if (local_err) { | ||
47 | - error_report_err(local_err); | ||
48 | - return -1; | ||
49 | + error_propagate(errp, local_err); | ||
50 | + return; | ||
51 | } | ||
52 | s->blk_cur = s->blk; | ||
53 | } | ||
54 | @@ -XXX,XX +XXX,XX @@ static int onenand_initfn(SysBusDevice *sbd) | ||
55 | | ((s->id.dev & 0xff) << 8) | ||
56 | | (s->id.ver & 0xff), | ||
57 | &vmstate_onenand, s); | ||
58 | - return 0; | ||
59 | } | ||
60 | |||
61 | static Property onenand_properties[] = { | ||
62 | @@ -XXX,XX +XXX,XX @@ static Property onenand_properties[] = { | ||
63 | static void onenand_class_init(ObjectClass *klass, void *data) | ||
64 | { | ||
65 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
66 | - SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | ||
67 | |||
68 | - k->init = onenand_initfn; | ||
69 | + dc->realize = onenand_realize; | ||
70 | dc->reset = onenand_system_reset; | ||
71 | dc->props = onenand_properties; | ||
72 | } | ||
73 | -- | ||
74 | 2.19.2 | ||
75 | |||
76 | diff view generated by jsdifflib |