1
Respin to fix some accidental wrong Author lines, no content
1
v2:
2
changes.
2
* dropped target/arm/cpu: Use ARRAY_SIZE() to iterate over ARMCPUInfo[]
3
* renamed CLOCK_SECOND to CLOCK_PERIOD_1SEC
3
4
4
-- PMM
5
5
6
The following changes since commit 0bbba1665ca2e7f1c80d4797077fe57bad58898e:
6
The following changes since commit 648db19685b7030aa558a4ddbd3a8e53d8c9a062:
7
7
8
Merge remote-tracking branch 'remotes/amarkovic/tags/mips-queue-october-2018-part-4' into staging (2018-10-30 10:45:49 +0000)
8
Merge remote-tracking branch 'remotes/armbru/tags/pull-misc-2020-04-29' into staging (2020-04-29 15:07:33 +0100)
9
9
10
are available in the Git repository at:
10
are available in the Git repository at:
11
11
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20181030
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200430-1
13
13
14
for you to fetch changes up to 1f5a65a188210509bfb0c025fc91635c8436b98a:
14
for you to fetch changes up to 6f7b6947a6639fff15c6a0956adf0f5ec004b789:
15
15
16
tests/boot-serial-test: Add microbit board testcase (2018-10-30 13:20:18 +0000)
16
hw/arm: xlnx-zcu102: Disable unsupported FDT firmware nodes (2020-04-30 15:35:41 +0100)
17
17
18
----------------------------------------------------------------
18
----------------------------------------------------------------
19
target-arm queue:
19
target-arm queue:
20
* microbit: Add the UART to our nRF51 SoC model
20
* xlnx-zdma: Fix endianness handling of descriptor loading
21
* Add a virtual Xilinx Versal board "xlnx-versal-virt"
21
* nrf51: Fix last GPIO CNF address
22
* hw/arm/virt: Set VIRT_COMPAT_3_0 compat
22
* gicv3: Use gicr_typer in arm_gicv3_icc_reset
23
* msf2: Add EMAC block to SmartFusion2 SoC
24
* New clock modelling framework
25
* hw/arm: versal: Setup the ADMA with 128bit bus-width
26
* Cadence: gem: fix wraparound in 64bit descriptors
27
* cadence_gem: clear RX control descriptor
28
* target/arm: Vectorize integer comparison vs zero
29
* hw/arm/virt: dt: add kaslr-seed property
30
* hw/arm: xlnx-zcu102: Disable unsupported FDT firmware nodes
23
31
24
----------------------------------------------------------------
32
----------------------------------------------------------------
25
Edgar E. Iglesias (2):
33
Cameron Esfahani (1):
26
hw/arm: versal: Add a model of Xilinx Versal SoC
34
nrf51: Fix last GPIO CNF address
27
hw/arm: versal: Add a virtual Xilinx Versal board
28
35
29
Eric Auger (1):
36
Damien Hedde (7):
30
hw/arm/virt: Set VIRT_COMPAT_3_0 compat
37
hw/core/clock-vmstate: define a vmstate entry for clock state
38
qdev: add clock input&output support to devices.
39
qdev-clock: introduce an init array to ease the device construction
40
hw/misc/zynq_slcr: add clock generation for uarts
41
hw/char/cadence_uart: add clock support
42
hw/arm/xilinx_zynq: connect uart clocks to slcr
43
qdev-monitor: print the device's clock with info qtree
31
44
32
Julia Suvorova (3):
45
Edgar E. Iglesias (7):
33
hw/char: Implement nRF51 SoC UART
46
dma/xlnx-zdma: Fix descriptor loading (MEM) wrt endianness
34
hw/arm/nrf51_soc: Connect UART to nRF51 SoC
47
dma/xlnx-zdma: Fix descriptor loading (REG) wrt endianness
35
tests/boot-serial-test: Add microbit board testcase
48
hw/arm: versal: Setup the ADMA with 128bit bus-width
49
device_tree: Allow name wildcards in qemu_fdt_node_path()
50
device_tree: Constify compat in qemu_fdt_node_path()
51
hw/arm: xlnx-zcu102: Move arm_boot_info into XlnxZCU102
52
hw/arm: xlnx-zcu102: Disable unsupported FDT firmware nodes
36
53
37
hw/arm/Makefile.objs | 1 +
54
Jerome Forissier (2):
38
hw/char/Makefile.objs | 1 +
55
hw/arm/virt: dt: move creation of /secure-chosen to create_fdt()
39
include/hw/arm/nrf51_soc.h | 3 +
56
hw/arm/virt: dt: add kaslr-seed property
40
include/hw/arm/xlnx-versal.h | 122 +++++++++
41
include/hw/char/nrf51_uart.h | 78 ++++++
42
hw/arm/microbit.c | 2 +
43
hw/arm/nrf51_soc.c | 20 ++
44
hw/arm/virt.c | 4 +
45
hw/arm/xlnx-versal-virt.c | 493 ++++++++++++++++++++++++++++++++++++
46
hw/arm/xlnx-versal.c | 323 +++++++++++++++++++++++
47
hw/char/nrf51_uart.c | 330 ++++++++++++++++++++++++
48
tests/boot-serial-test.c | 19 ++
49
default-configs/aarch64-softmmu.mak | 1 +
50
hw/char/trace-events | 4 +
51
14 files changed, 1401 insertions(+)
52
create mode 100644 include/hw/arm/xlnx-versal.h
53
create mode 100644 include/hw/char/nrf51_uart.h
54
create mode 100644 hw/arm/xlnx-versal-virt.c
55
create mode 100644 hw/arm/xlnx-versal.c
56
create mode 100644 hw/char/nrf51_uart.c
57
57
58
Keqian Zhu (2):
59
bugfix: Use gicr_typer in arm_gicv3_icc_reset
60
Typo: Correct the name of CPU hotplug memory region
61
62
Peter Maydell (2):
63
hw/core/clock: introduce clock object
64
docs/clocks: add device's clock documentation
65
66
Philippe Mathieu-Daudé (2):
67
target/arm: Restrict the Address Translate write operation to TCG accel
68
target/arm/cpu: Update coding style to make checkpatch.pl happy
69
70
Ramon Fried (2):
71
Cadence: gem: fix wraparound in 64bit descriptors
72
net: cadence_gem: clear RX control descriptor
73
74
Richard Henderson (1):
75
target/arm: Vectorize integer comparison vs zero
76
77
Subbaraya Sundeep (3):
78
hw/net: Add Smartfusion2 emac block
79
msf2: Add EMAC block to SmartFusion2 SoC
80
tests/boot_linux_console: Add ethernet test to SmartFusion2
81
82
Thomas Huth (1):
83
target/arm: Make cpu_register() available for other files
84
85
hw/core/Makefile.objs | 2 +
86
hw/net/Makefile.objs | 1 +
87
tests/Makefile.include | 1 +
88
include/hw/arm/msf2-soc.h | 2 +
89
include/hw/char/cadence_uart.h | 1 +
90
include/hw/clock.h | 225 +++++++++++++
91
include/hw/gpio/nrf51_gpio.h | 2 +-
92
include/hw/net/msf2-emac.h | 53 +++
93
include/hw/qdev-clock.h | 159 +++++++++
94
include/hw/qdev-core.h | 12 +
95
include/sysemu/device_tree.h | 5 +-
96
target/arm/cpu-qom.h | 9 +-
97
target/arm/helper.h | 27 +-
98
target/arm/translate.h | 5 +
99
device_tree.c | 4 +-
100
hw/acpi/cpu.c | 2 +-
101
hw/arm/msf2-soc.c | 26 +-
102
hw/arm/virt.c | 20 +-
103
hw/arm/xilinx_zynq.c | 57 +++-
104
hw/arm/xlnx-versal.c | 2 +
105
hw/arm/xlnx-zcu102.c | 39 ++-
106
hw/char/cadence_uart.c | 73 +++-
107
hw/core/clock-vmstate.c | 25 ++
108
hw/core/clock.c | 130 ++++++++
109
hw/core/qdev-clock.c | 185 +++++++++++
110
hw/core/qdev.c | 12 +
111
hw/dma/xlnx-zdma.c | 25 +-
112
hw/intc/arm_gicv3_kvm.c | 4 +-
113
hw/misc/zynq_slcr.c | 172 +++++++++-
114
hw/net/cadence_gem.c | 16 +-
115
hw/net/msf2-emac.c | 589 +++++++++++++++++++++++++++++++++
116
qdev-monitor.c | 9 +
117
target/arm/cpu.c | 19 +-
118
target/arm/cpu64.c | 8 +-
119
target/arm/helper.c | 17 +
120
target/arm/neon_helper.c | 24 --
121
target/arm/translate-a64.c | 64 +---
122
target/arm/translate.c | 256 ++++++++++++--
123
target/arm/vec_helper.c | 25 ++
124
MAINTAINERS | 2 +
125
docs/devel/clocks.rst | 391 ++++++++++++++++++++++
126
docs/devel/index.rst | 1 +
127
hw/char/trace-events | 3 +
128
hw/core/trace-events | 7 +
129
tests/acceptance/boot_linux_console.py | 15 +-
130
45 files changed, 2533 insertions(+), 193 deletions(-)
131
create mode 100644 include/hw/clock.h
132
create mode 100644 include/hw/net/msf2-emac.h
133
create mode 100644 include/hw/qdev-clock.h
134
create mode 100644 hw/core/clock-vmstate.c
135
create mode 100644 hw/core/clock.c
136
create mode 100644 hw/core/qdev-clock.c
137
create mode 100644 hw/net/msf2-emac.c
138
create mode 100644 docs/devel/clocks.rst
139
diff view generated by jsdifflib