1 | Last lot of patches for arm before softfreeze tomorrow... | 1 | A last small test of bug fixes before rc1. |
---|---|---|---|
2 | 2 | ||
3 | thanks | 3 | thanks |
4 | -- PMM | 4 | -- PMM |
5 | 5 | ||
6 | The following changes since commit ef3a6af5e789ff078d1fef880f9dfb6adf18e8f1: | 6 | The following changes since commit ed8ad9728a9c0eec34db9dff61dfa2f1dd625637: |
7 | 7 | ||
8 | Merge remote-tracking branch 'remotes/kraxel/tags/vga-20181029-pull-request' into staging (2018-10-29 12:59:15 +0000) | 8 | Merge tag 'pull-tpm-2023-07-14-1' of https://github.com/stefanberger/qemu-tpm into staging (2023-07-15 14:54:04 +0100) |
9 | 9 | ||
10 | are available in the Git repository at: | 10 | are available in the Git repository at: |
11 | 11 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20181029 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230717 |
13 | 13 | ||
14 | for you to fetch changes up to 20cf5663734310a282e27b7389bc9f53ffe227e6: | 14 | for you to fetch changes up to c2c1c4a35c7c2b1a4140b0942b9797c857e476a4: |
15 | 15 | ||
16 | tests/boot-serial-test: Add microbit board testcase (2018-10-29 15:19:48 +0000) | 16 | hw/nvram: Avoid unnecessary Xilinx eFuse backstore write (2023-07-17 11:05:52 +0100) |
17 | 17 | ||
18 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
19 | target-arm queue: | 19 | target-arm queue: |
20 | * microbit: Add the UART to our nRF51 SoC model | 20 | * hw/arm/sbsa-ref: set 'slots' property of xhci |
21 | * Add a virtual Xilinx Versal board "xlnx-versal-virt" | 21 | * linux-user: Remove pointless NULL check in clock_adjtime handling |
22 | * hw/arm/virt: Set VIRT_COMPAT_3_0 compat | 22 | * ptw: Fix S1_ptw_translate() debug path |
23 | * ptw: Account for FEAT_RME when applying {N}SW, SA bits | ||
24 | * accel/tcg: Zero-pad PC in TCG CPU exec trace lines | ||
25 | * hw/nvram: Avoid unnecessary Xilinx eFuse backstore write | ||
23 | 26 | ||
24 | ---------------------------------------------------------------- | 27 | ---------------------------------------------------------------- |
25 | Edgar E. Iglesias (2): | 28 | Peter Maydell (5): |
26 | hw/arm: versal: Add a model of Xilinx Versal SoC | 29 | linux-user: Remove pointless NULL check in clock_adjtime handling |
27 | hw/arm: versal: Add a virtual Xilinx Versal board | 30 | target/arm/ptw.c: Add comments to S1Translate struct fields |
31 | target/arm: Fix S1_ptw_translate() debug path | ||
32 | target/arm/ptw.c: Account for FEAT_RME when applying {N}SW, SA bits | ||
33 | accel/tcg: Zero-pad PC in TCG CPU exec trace lines | ||
28 | 34 | ||
29 | Eric Auger (1): | 35 | Tong Ho (1): |
30 | hw/arm/virt: Set VIRT_COMPAT_3_0 compat | 36 | hw/nvram: Avoid unnecessary Xilinx eFuse backstore write |
31 | 37 | ||
32 | Julia Suvorova (3): | 38 | Yuquan Wang (1): |
33 | hw/char: Implement nRF51 SoC UART | 39 | hw/arm/sbsa-ref: set 'slots' property of xhci |
34 | hw/arm/nrf51_soc: Connect UART to nRF51 SoC | ||
35 | tests/boot-serial-test: Add microbit board testcase | ||
36 | 40 | ||
37 | hw/arm/Makefile.objs | 1 + | 41 | accel/tcg/cpu-exec.c | 4 +-- |
38 | hw/char/Makefile.objs | 1 + | 42 | accel/tcg/translate-all.c | 2 +- |
39 | include/hw/arm/nrf51_soc.h | 3 + | 43 | hw/arm/sbsa-ref.c | 1 + |
40 | include/hw/arm/xlnx-versal.h | 122 +++++++++ | 44 | hw/nvram/xlnx-efuse.c | 11 ++++-- |
41 | include/hw/char/nrf51_uart.h | 78 ++++++ | 45 | linux-user/syscall.c | 12 +++---- |
42 | hw/arm/microbit.c | 2 + | 46 | target/arm/ptw.c | 90 +++++++++++++++++++++++++++++++++++++++++------ |
43 | hw/arm/nrf51_soc.c | 20 ++ | 47 | 6 files changed, 98 insertions(+), 22 deletions(-) |
44 | hw/arm/virt.c | 4 + | ||
45 | hw/arm/xlnx-versal-virt.c | 493 ++++++++++++++++++++++++++++++++++++ | ||
46 | hw/arm/xlnx-versal.c | 323 +++++++++++++++++++++++ | ||
47 | hw/char/nrf51_uart.c | 330 ++++++++++++++++++++++++ | ||
48 | tests/boot-serial-test.c | 19 ++ | ||
49 | default-configs/aarch64-softmmu.mak | 1 + | ||
50 | hw/char/trace-events | 4 + | ||
51 | 14 files changed, 1401 insertions(+) | ||
52 | create mode 100644 include/hw/arm/xlnx-versal.h | ||
53 | create mode 100644 include/hw/char/nrf51_uart.h | ||
54 | create mode 100644 hw/arm/xlnx-versal-virt.c | ||
55 | create mode 100644 hw/arm/xlnx-versal.c | ||
56 | create mode 100644 hw/char/nrf51_uart.c | ||
57 | diff view generated by jsdifflib |
1 | From: Julia Suvorova via Qemu-devel <qemu-devel@nongnu.org> | 1 | From: Yuquan Wang <wangyuquan1236@phytium.com.cn> |
---|---|---|---|
2 | 2 | ||
3 | New mini-kernel test for nRF51 SoC UART. | 3 | This extends the slots of xhci to 64, since the default xhci_sysbus |
4 | just supports one slot. | ||
4 | 5 | ||
5 | Signed-off-by: Julia Suvorova <jusual@mail.ru> | 6 | Signed-off-by: Wang Yuquan <wangyuquan1236@phytium.com.cn> |
6 | Acked-by: Thomas Huth <thuth@redhat.com> | 7 | Signed-off-by: Chen Baozi <chenbaozi@phytium.com.cn> |
7 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
10 | Tested-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
11 | Message-id: 20230710063750.473510-2-wangyuquan1236@phytium.com.cn | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | tests/boot-serial-test.c | 19 +++++++++++++++++++ | 14 | hw/arm/sbsa-ref.c | 1 + |
11 | 1 file changed, 19 insertions(+) | 15 | 1 file changed, 1 insertion(+) |
12 | 16 | ||
13 | diff --git a/tests/boot-serial-test.c b/tests/boot-serial-test.c | 17 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/tests/boot-serial-test.c | 19 | --- a/hw/arm/sbsa-ref.c |
16 | +++ b/tests/boot-serial-test.c | 20 | +++ b/hw/arm/sbsa-ref.c |
17 | @@ -XXX,XX +XXX,XX @@ static const uint8_t kernel_aarch64[] = { | 21 | @@ -XXX,XX +XXX,XX @@ static void create_xhci(const SBSAMachineState *sms) |
18 | 0xfd, 0xff, 0xff, 0x17, /* b -12 (loop) */ | 22 | hwaddr base = sbsa_ref_memmap[SBSA_XHCI].base; |
19 | }; | 23 | int irq = sbsa_ref_irqmap[SBSA_XHCI]; |
20 | 24 | DeviceState *dev = qdev_new(TYPE_XHCI_SYSBUS); | |
21 | +static const uint8_t kernel_nrf51[] = { | 25 | + qdev_prop_set_uint32(dev, "slots", XHCI_MAXSLOTS); |
22 | + 0x00, 0x00, 0x00, 0x00, /* Stack top address */ | 26 | |
23 | + 0x09, 0x00, 0x00, 0x00, /* Reset handler address */ | 27 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); |
24 | + 0x04, 0x4a, /* ldr r2, [pc, #16] Get ENABLE */ | 28 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); |
25 | + 0x04, 0x21, /* movs r1, #4 */ | ||
26 | + 0x11, 0x60, /* str r1, [r2] */ | ||
27 | + 0x04, 0x4a, /* ldr r2, [pc, #16] Get STARTTX */ | ||
28 | + 0x01, 0x21, /* movs r1, #1 */ | ||
29 | + 0x11, 0x60, /* str r1, [r2] */ | ||
30 | + 0x03, 0x4a, /* ldr r2, [pc, #12] Get TXD */ | ||
31 | + 0x54, 0x21, /* movs r1, 'T' */ | ||
32 | + 0x11, 0x60, /* str r1, [r2] */ | ||
33 | + 0xfe, 0xe7, /* b . */ | ||
34 | + 0x00, 0x25, 0x00, 0x40, /* 0x40002500 = UART ENABLE */ | ||
35 | + 0x08, 0x20, 0x00, 0x40, /* 0x40002008 = UART STARTTX */ | ||
36 | + 0x1c, 0x25, 0x00, 0x40 /* 0x4000251c = UART TXD */ | ||
37 | +}; | ||
38 | + | ||
39 | typedef struct testdef { | ||
40 | const char *arch; /* Target architecture */ | ||
41 | const char *machine; /* Name of the machine */ | ||
42 | @@ -XXX,XX +XXX,XX @@ static testdef_t tests[] = { | ||
43 | { "hppa", "hppa", "", "SeaBIOS wants SYSTEM HALT" }, | ||
44 | { "aarch64", "virt", "-cpu cortex-a57", "TT", sizeof(kernel_aarch64), | ||
45 | kernel_aarch64 }, | ||
46 | + { "arm", "microbit", "", "T", sizeof(kernel_nrf51), kernel_nrf51 }, | ||
47 | |||
48 | { NULL } | ||
49 | }; | ||
50 | -- | 29 | -- |
51 | 2.19.1 | 30 | 2.34.1 |
52 | |||
53 | diff view generated by jsdifflib |
1 | From: Julia Suvorova via Qemu-devel <qemu-devel@nongnu.org> | 1 | In the code for TARGET_NR_clock_adjtime, we set the pointer phtx to |
---|---|---|---|
2 | the address of the local variable htx. This means it can never be | ||
3 | NULL, but later in the code we check it for NULL anyway. Coverity | ||
4 | complains about this (CID 1507683) because the NULL check comes after | ||
5 | a call to clock_adjtime() that assumes it is non-NULL. | ||
2 | 6 | ||
3 | Wire up nRF51 UART in the corresponding SoC. | 7 | Since phtx is always &htx, and is used only in three places, it's not |
8 | really necessary. Remove it, bringing the code structure in to line | ||
9 | with that for TARGET_NR_clock_adjtime64, which already uses a simple | ||
10 | '&htx' when it wants a pointer to 'htx'. | ||
4 | 11 | ||
5 | Signed-off-by: Julia Suvorova <jusual@mail.ru> | ||
6 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20230623144410.1837261-1-peter.maydell@linaro.org | ||
10 | --- | 16 | --- |
11 | include/hw/arm/nrf51_soc.h | 3 +++ | 17 | linux-user/syscall.c | 12 +++++------- |
12 | hw/arm/microbit.c | 2 ++ | 18 | 1 file changed, 5 insertions(+), 7 deletions(-) |
13 | hw/arm/nrf51_soc.c | 20 ++++++++++++++++++++ | ||
14 | 3 files changed, 25 insertions(+) | ||
15 | 19 | ||
16 | diff --git a/include/hw/arm/nrf51_soc.h b/include/hw/arm/nrf51_soc.h | 20 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c |
17 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/nrf51_soc.h | 22 | --- a/linux-user/syscall.c |
19 | +++ b/include/hw/arm/nrf51_soc.h | 23 | +++ b/linux-user/syscall.c |
20 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(CPUArchState *cpu_env, int num, abi_long arg1, |
21 | 25 | #if defined(TARGET_NR_clock_adjtime) && defined(CONFIG_CLOCK_ADJTIME) | |
22 | #include "hw/sysbus.h" | 26 | case TARGET_NR_clock_adjtime: |
23 | #include "hw/arm/armv7m.h" | 27 | { |
24 | +#include "hw/char/nrf51_uart.h" | 28 | - struct timex htx, *phtx = &htx; |
25 | 29 | + struct timex htx; | |
26 | #define TYPE_NRF51_SOC "nrf51-soc" | 30 | |
27 | #define NRF51_SOC(obj) \ | 31 | - if (target_to_host_timex(phtx, arg2) != 0) { |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct NRF51State { | 32 | + if (target_to_host_timex(&htx, arg2) != 0) { |
29 | /*< public >*/ | 33 | return -TARGET_EFAULT; |
30 | ARMv7MState cpu; | 34 | } |
31 | 35 | - ret = get_errno(clock_adjtime(arg1, phtx)); | |
32 | + NRF51UARTState uart; | 36 | - if (!is_error(ret) && phtx) { |
33 | + | 37 | - if (host_to_target_timex(arg2, phtx) != 0) { |
34 | MemoryRegion iomem; | 38 | - return -TARGET_EFAULT; |
35 | MemoryRegion sram; | 39 | - } |
36 | MemoryRegion flash; | 40 | + ret = get_errno(clock_adjtime(arg1, &htx)); |
37 | diff --git a/hw/arm/microbit.c b/hw/arm/microbit.c | 41 | + if (!is_error(ret) && host_to_target_timex(arg2, &htx)) { |
38 | index XXXXXXX..XXXXXXX 100644 | 42 | + return -TARGET_EFAULT; |
39 | --- a/hw/arm/microbit.c | 43 | } |
40 | +++ b/hw/arm/microbit.c | 44 | } |
41 | @@ -XXX,XX +XXX,XX @@ | 45 | return ret; |
42 | #include "qapi/error.h" | ||
43 | #include "hw/boards.h" | ||
44 | #include "hw/arm/arm.h" | ||
45 | +#include "sysemu/sysemu.h" | ||
46 | #include "exec/address-spaces.h" | ||
47 | |||
48 | #include "hw/arm/nrf51_soc.h" | ||
49 | @@ -XXX,XX +XXX,XX @@ static void microbit_init(MachineState *machine) | ||
50 | |||
51 | sysbus_init_child_obj(OBJECT(machine), "nrf51", soc, sizeof(s->nrf51), | ||
52 | TYPE_NRF51_SOC); | ||
53 | + qdev_prop_set_chr(DEVICE(&s->nrf51), "serial0", serial_hd(0)); | ||
54 | object_property_set_link(soc, OBJECT(system_memory), "memory", | ||
55 | &error_fatal); | ||
56 | object_property_set_bool(soc, true, "realized", &error_fatal); | ||
57 | diff --git a/hw/arm/nrf51_soc.c b/hw/arm/nrf51_soc.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/arm/nrf51_soc.c | ||
60 | +++ b/hw/arm/nrf51_soc.c | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | #define NRF51822_FLASH_SIZE (256 * 1024) | ||
63 | #define NRF51822_SRAM_SIZE (16 * 1024) | ||
64 | |||
65 | +#define BASE_TO_IRQ(base) ((base >> 12) & 0x1F) | ||
66 | + | ||
67 | static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp) | ||
68 | { | ||
69 | NRF51State *s = NRF51_SOC(dev_soc); | ||
70 | + MemoryRegion *mr; | ||
71 | Error *err = NULL; | ||
72 | |||
73 | if (!s->board_memory) { | ||
74 | @@ -XXX,XX +XXX,XX @@ static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp) | ||
75 | } | ||
76 | memory_region_add_subregion(&s->container, SRAM_BASE, &s->sram); | ||
77 | |||
78 | + /* UART */ | ||
79 | + object_property_set_bool(OBJECT(&s->uart), true, "realized", &err); | ||
80 | + if (err) { | ||
81 | + error_propagate(errp, err); | ||
82 | + return; | ||
83 | + } | ||
84 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart), 0); | ||
85 | + memory_region_add_subregion_overlap(&s->container, UART_BASE, mr, 0); | ||
86 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 0, | ||
87 | + qdev_get_gpio_in(DEVICE(&s->cpu), | ||
88 | + BASE_TO_IRQ(UART_BASE))); | ||
89 | + | ||
90 | create_unimplemented_device("nrf51_soc.io", IOMEM_BASE, IOMEM_SIZE); | ||
91 | create_unimplemented_device("nrf51_soc.ficr", FICR_BASE, FICR_SIZE); | ||
92 | create_unimplemented_device("nrf51_soc.private", | ||
93 | @@ -XXX,XX +XXX,XX @@ static void nrf51_soc_init(Object *obj) | ||
94 | qdev_prop_set_string(DEVICE(&s->cpu), "cpu-type", | ||
95 | ARM_CPU_TYPE_NAME("cortex-m0")); | ||
96 | qdev_prop_set_uint32(DEVICE(&s->cpu), "num-irq", 32); | ||
97 | + | ||
98 | + sysbus_init_child_obj(obj, "uart", &s->uart, sizeof(s->uart), | ||
99 | + TYPE_NRF51_UART); | ||
100 | + object_property_add_alias(obj, "serial0", OBJECT(&s->uart), "chardev", | ||
101 | + &error_abort); | ||
102 | } | ||
103 | |||
104 | static Property nrf51_soc_properties[] = { | ||
105 | -- | 46 | -- |
106 | 2.19.1 | 47 | 2.34.1 |
107 | 48 | ||
108 | 49 | diff view generated by jsdifflib |
1 | From: Julia Suvorova via Qemu-devel <qemu-devel@nongnu.org> | 1 | Add comments to the in_* fields in the S1Translate struct |
---|---|---|---|
2 | that explain what they're doing. | ||
2 | 3 | ||
3 | Not implemented: CTS/NCTS, PSEL*. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20230710152130.3928330-2-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/ptw.c | 40 ++++++++++++++++++++++++++++++++++++++++ | ||
9 | 1 file changed, 40 insertions(+) | ||
4 | 10 | ||
5 | Signed-off-by: Julia Suvorova <jusual@mail.ru> | 11 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
6 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | hw/char/Makefile.objs | 1 + | ||
10 | include/hw/char/nrf51_uart.h | 78 +++++++++ | ||
11 | hw/char/nrf51_uart.c | 330 +++++++++++++++++++++++++++++++++++ | ||
12 | hw/char/trace-events | 4 + | ||
13 | 4 files changed, 413 insertions(+) | ||
14 | create mode 100644 include/hw/char/nrf51_uart.h | ||
15 | create mode 100644 hw/char/nrf51_uart.c | ||
16 | |||
17 | diff --git a/hw/char/Makefile.objs b/hw/char/Makefile.objs | ||
18 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/char/Makefile.objs | 13 | --- a/target/arm/ptw.c |
20 | +++ b/hw/char/Makefile.objs | 14 | +++ b/target/arm/ptw.c |
21 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ |
22 | common-obj-$(CONFIG_IPACK) += ipoctal232.o | 16 | #endif |
23 | common-obj-$(CONFIG_ESCC) += escc.o | 17 | |
24 | +common-obj-$(CONFIG_NRF51_SOC) += nrf51_uart.o | 18 | typedef struct S1Translate { |
25 | common-obj-$(CONFIG_PARALLEL) += parallel.o | 19 | + /* |
26 | common-obj-$(CONFIG_PARALLEL) += parallel-isa.o | 20 | + * in_mmu_idx : specifies which TTBR, TCR, etc to use for the walk. |
27 | common-obj-$(CONFIG_PL011) += pl011.o | 21 | + * Together with in_space, specifies the architectural translation regime. |
28 | diff --git a/include/hw/char/nrf51_uart.h b/include/hw/char/nrf51_uart.h | 22 | + */ |
29 | new file mode 100644 | 23 | ARMMMUIdx in_mmu_idx; |
30 | index XXXXXXX..XXXXXXX | 24 | + /* |
31 | --- /dev/null | 25 | + * in_ptw_idx: specifies which mmuidx to use for the actual |
32 | +++ b/include/hw/char/nrf51_uart.h | 26 | + * page table descriptor load operations. This will be one of the |
33 | @@ -XXX,XX +XXX,XX @@ | 27 | + * ARMMMUIdx_Stage2* or one of the ARMMMUIdx_Phys_* indexes. |
34 | +/* | 28 | + * If a Secure ptw is "downgraded" to NonSecure by an NSTable bit, |
35 | + * nRF51 SoC UART emulation | 29 | + * this field is updated accordingly. |
36 | + * | 30 | + */ |
37 | + * Copyright (c) 2018 Julia Suvorova <jusual@mail.ru> | 31 | ARMMMUIdx in_ptw_idx; |
38 | + * | 32 | + /* |
39 | + * This program is free software; you can redistribute it and/or modify | 33 | + * in_space: the security space for this walk. This plus |
40 | + * it under the terms of the GNU General Public License version 2 or | 34 | + * the in_mmu_idx specify the architectural translation regime. |
41 | + * (at your option) any later version. | 35 | + * If a Secure ptw is "downgraded" to NonSecure by an NSTable bit, |
42 | + */ | 36 | + * this field is updated accordingly. |
43 | + | 37 | + * |
44 | +#ifndef NRF51_UART_H | 38 | + * Note that the security space for the in_ptw_idx may be different |
45 | +#define NRF51_UART_H | 39 | + * from that for the in_mmu_idx. We do not need to explicitly track |
46 | + | 40 | + * the in_ptw_idx security space because: |
47 | +#include "hw/sysbus.h" | 41 | + * - if the in_ptw_idx is an ARMMMUIdx_Phys_* then the mmuidx |
48 | +#include "chardev/char-fe.h" | 42 | + * itself specifies the security space |
49 | +#include "hw/registerfields.h" | 43 | + * - if the in_ptw_idx is an ARMMMUIdx_Stage2* then the security |
50 | + | 44 | + * space used for ptw reads is the same as that of the security |
51 | +#define UART_FIFO_LENGTH 6 | 45 | + * space of the stage 1 translation for all cases except where |
52 | +#define UART_BASE 0x40002000 | 46 | + * stage 1 is Secure; in that case the only possibilities for |
53 | +#define UART_SIZE 0x1000 | 47 | + * the ptw read are Secure and NonSecure, and the in_ptw_idx |
54 | + | 48 | + * value being Stage2 vs Stage2_S distinguishes those. |
55 | +#define TYPE_NRF51_UART "nrf51_soc.uart" | 49 | + */ |
56 | +#define NRF51_UART(obj) OBJECT_CHECK(NRF51UARTState, (obj), TYPE_NRF51_UART) | 50 | ARMSecuritySpace in_space; |
57 | + | 51 | + /* |
58 | +REG32(UART_STARTRX, 0x000) | 52 | + * in_secure: whether the translation regime is a Secure one. |
59 | +REG32(UART_STOPRX, 0x004) | 53 | + * This is always equal to arm_space_is_secure(in_space). |
60 | +REG32(UART_STARTTX, 0x008) | 54 | + * If a Secure ptw is "downgraded" to NonSecure by an NSTable bit, |
61 | +REG32(UART_STOPTX, 0x00C) | 55 | + * this field is updated accordingly. |
62 | +REG32(UART_SUSPEND, 0x01C) | 56 | + */ |
63 | + | 57 | bool in_secure; |
64 | +REG32(UART_CTS, 0x100) | 58 | + /* |
65 | +REG32(UART_NCTS, 0x104) | 59 | + * in_debug: is this a QEMU debug access (gdbstub, etc)? Debug |
66 | +REG32(UART_RXDRDY, 0x108) | 60 | + * accesses will not update the guest page table access flags |
67 | +REG32(UART_TXDRDY, 0x11C) | 61 | + * and will not change the state of the softmmu TLBs. |
68 | +REG32(UART_ERROR, 0x124) | 62 | + */ |
69 | +REG32(UART_RXTO, 0x144) | 63 | bool in_debug; |
70 | + | 64 | /* |
71 | +REG32(UART_INTEN, 0x300) | 65 | * If this is stage 2 of a stage 1+2 page table walk, then this must |
72 | + FIELD(UART_INTEN, CTS, 0, 1) | ||
73 | + FIELD(UART_INTEN, NCTS, 1, 1) | ||
74 | + FIELD(UART_INTEN, RXDRDY, 2, 1) | ||
75 | + FIELD(UART_INTEN, TXDRDY, 7, 1) | ||
76 | + FIELD(UART_INTEN, ERROR, 9, 1) | ||
77 | + FIELD(UART_INTEN, RXTO, 17, 1) | ||
78 | +REG32(UART_INTENSET, 0x304) | ||
79 | +REG32(UART_INTENCLR, 0x308) | ||
80 | +REG32(UART_ERRORSRC, 0x480) | ||
81 | +REG32(UART_ENABLE, 0x500) | ||
82 | +REG32(UART_PSELRTS, 0x508) | ||
83 | +REG32(UART_PSELTXD, 0x50C) | ||
84 | +REG32(UART_PSELCTS, 0x510) | ||
85 | +REG32(UART_PSELRXD, 0x514) | ||
86 | +REG32(UART_RXD, 0x518) | ||
87 | +REG32(UART_TXD, 0x51C) | ||
88 | +REG32(UART_BAUDRATE, 0x524) | ||
89 | +REG32(UART_CONFIG, 0x56C) | ||
90 | + | ||
91 | +typedef struct NRF51UARTState { | ||
92 | + SysBusDevice parent_obj; | ||
93 | + | ||
94 | + MemoryRegion iomem; | ||
95 | + CharBackend chr; | ||
96 | + qemu_irq irq; | ||
97 | + guint watch_tag; | ||
98 | + | ||
99 | + uint8_t rx_fifo[UART_FIFO_LENGTH]; | ||
100 | + unsigned int rx_fifo_pos; | ||
101 | + unsigned int rx_fifo_len; | ||
102 | + | ||
103 | + uint32_t reg[0x56C]; | ||
104 | + | ||
105 | + bool rx_started; | ||
106 | + bool tx_started; | ||
107 | + bool pending_tx_byte; | ||
108 | + bool enabled; | ||
109 | +} NRF51UARTState; | ||
110 | + | ||
111 | +#endif | ||
112 | diff --git a/hw/char/nrf51_uart.c b/hw/char/nrf51_uart.c | ||
113 | new file mode 100644 | ||
114 | index XXXXXXX..XXXXXXX | ||
115 | --- /dev/null | ||
116 | +++ b/hw/char/nrf51_uart.c | ||
117 | @@ -XXX,XX +XXX,XX @@ | ||
118 | +/* | ||
119 | + * nRF51 SoC UART emulation | ||
120 | + * | ||
121 | + * See nRF51 Series Reference Manual, "29 Universal Asynchronous | ||
122 | + * Receiver/Transmitter" for hardware specifications: | ||
123 | + * http://infocenter.nordicsemi.com/pdf/nRF51_RM_v3.0.pdf | ||
124 | + * | ||
125 | + * Copyright (c) 2018 Julia Suvorova <jusual@mail.ru> | ||
126 | + * | ||
127 | + * This program is free software; you can redistribute it and/or modify | ||
128 | + * it under the terms of the GNU General Public License version 2 or | ||
129 | + * (at your option) any later version. | ||
130 | + */ | ||
131 | + | ||
132 | +#include "qemu/osdep.h" | ||
133 | +#include "qemu/log.h" | ||
134 | +#include "hw/char/nrf51_uart.h" | ||
135 | +#include "trace.h" | ||
136 | + | ||
137 | +static void nrf51_uart_update_irq(NRF51UARTState *s) | ||
138 | +{ | ||
139 | + bool irq = false; | ||
140 | + | ||
141 | + irq |= (s->reg[R_UART_RXDRDY] && | ||
142 | + (s->reg[R_UART_INTEN] & R_UART_INTEN_RXDRDY_MASK)); | ||
143 | + irq |= (s->reg[R_UART_TXDRDY] && | ||
144 | + (s->reg[R_UART_INTEN] & R_UART_INTEN_TXDRDY_MASK)); | ||
145 | + irq |= (s->reg[R_UART_ERROR] && | ||
146 | + (s->reg[R_UART_INTEN] & R_UART_INTEN_ERROR_MASK)); | ||
147 | + irq |= (s->reg[R_UART_RXTO] && | ||
148 | + (s->reg[R_UART_INTEN] & R_UART_INTEN_RXTO_MASK)); | ||
149 | + | ||
150 | + qemu_set_irq(s->irq, irq); | ||
151 | +} | ||
152 | + | ||
153 | +static uint64_t uart_read(void *opaque, hwaddr addr, unsigned int size) | ||
154 | +{ | ||
155 | + NRF51UARTState *s = NRF51_UART(opaque); | ||
156 | + uint64_t r; | ||
157 | + | ||
158 | + if (!s->enabled) { | ||
159 | + return 0; | ||
160 | + } | ||
161 | + | ||
162 | + switch (addr) { | ||
163 | + case A_UART_RXD: | ||
164 | + r = s->rx_fifo[s->rx_fifo_pos]; | ||
165 | + if (s->rx_started && s->rx_fifo_len) { | ||
166 | + s->rx_fifo_pos = (s->rx_fifo_pos + 1) % UART_FIFO_LENGTH; | ||
167 | + s->rx_fifo_len--; | ||
168 | + if (s->rx_fifo_len) { | ||
169 | + s->reg[R_UART_RXDRDY] = 1; | ||
170 | + nrf51_uart_update_irq(s); | ||
171 | + } | ||
172 | + qemu_chr_fe_accept_input(&s->chr); | ||
173 | + } | ||
174 | + break; | ||
175 | + case A_UART_INTENSET: | ||
176 | + case A_UART_INTENCLR: | ||
177 | + case A_UART_INTEN: | ||
178 | + r = s->reg[R_UART_INTEN]; | ||
179 | + break; | ||
180 | + default: | ||
181 | + r = s->reg[addr / 4]; | ||
182 | + break; | ||
183 | + } | ||
184 | + | ||
185 | + trace_nrf51_uart_read(addr, r, size); | ||
186 | + | ||
187 | + return r; | ||
188 | +} | ||
189 | + | ||
190 | +static gboolean uart_transmit(GIOChannel *chan, GIOCondition cond, void *opaque) | ||
191 | +{ | ||
192 | + NRF51UARTState *s = NRF51_UART(opaque); | ||
193 | + int r; | ||
194 | + uint8_t c = s->reg[R_UART_TXD]; | ||
195 | + | ||
196 | + s->watch_tag = 0; | ||
197 | + | ||
198 | + r = qemu_chr_fe_write(&s->chr, &c, 1); | ||
199 | + if (r <= 0) { | ||
200 | + s->watch_tag = qemu_chr_fe_add_watch(&s->chr, G_IO_OUT | G_IO_HUP, | ||
201 | + uart_transmit, s); | ||
202 | + if (!s->watch_tag) { | ||
203 | + /* The hardware has no transmit error reporting, | ||
204 | + * so silently drop the byte | ||
205 | + */ | ||
206 | + goto buffer_drained; | ||
207 | + } | ||
208 | + return FALSE; | ||
209 | + } | ||
210 | + | ||
211 | +buffer_drained: | ||
212 | + s->reg[R_UART_TXDRDY] = 1; | ||
213 | + s->pending_tx_byte = false; | ||
214 | + return FALSE; | ||
215 | +} | ||
216 | + | ||
217 | +static void uart_cancel_transmit(NRF51UARTState *s) | ||
218 | +{ | ||
219 | + if (s->watch_tag) { | ||
220 | + g_source_remove(s->watch_tag); | ||
221 | + s->watch_tag = 0; | ||
222 | + } | ||
223 | +} | ||
224 | + | ||
225 | +static void uart_write(void *opaque, hwaddr addr, | ||
226 | + uint64_t value, unsigned int size) | ||
227 | +{ | ||
228 | + NRF51UARTState *s = NRF51_UART(opaque); | ||
229 | + | ||
230 | + trace_nrf51_uart_write(addr, value, size); | ||
231 | + | ||
232 | + if (!s->enabled && (addr != A_UART_ENABLE)) { | ||
233 | + return; | ||
234 | + } | ||
235 | + | ||
236 | + switch (addr) { | ||
237 | + case A_UART_TXD: | ||
238 | + if (!s->pending_tx_byte && s->tx_started) { | ||
239 | + s->reg[R_UART_TXD] = value; | ||
240 | + s->pending_tx_byte = true; | ||
241 | + uart_transmit(NULL, G_IO_OUT, s); | ||
242 | + } | ||
243 | + break; | ||
244 | + case A_UART_INTEN: | ||
245 | + s->reg[R_UART_INTEN] = value; | ||
246 | + break; | ||
247 | + case A_UART_INTENSET: | ||
248 | + s->reg[R_UART_INTEN] |= value; | ||
249 | + break; | ||
250 | + case A_UART_INTENCLR: | ||
251 | + s->reg[R_UART_INTEN] &= ~value; | ||
252 | + break; | ||
253 | + case A_UART_TXDRDY ... A_UART_RXTO: | ||
254 | + s->reg[addr / 4] = value; | ||
255 | + break; | ||
256 | + case A_UART_ERRORSRC: | ||
257 | + s->reg[addr / 4] &= ~value; | ||
258 | + break; | ||
259 | + case A_UART_RXD: | ||
260 | + break; | ||
261 | + case A_UART_RXDRDY: | ||
262 | + if (value == 0) { | ||
263 | + s->reg[R_UART_RXDRDY] = 0; | ||
264 | + } | ||
265 | + break; | ||
266 | + case A_UART_STARTTX: | ||
267 | + if (value == 1) { | ||
268 | + s->tx_started = true; | ||
269 | + } | ||
270 | + break; | ||
271 | + case A_UART_STARTRX: | ||
272 | + if (value == 1) { | ||
273 | + s->rx_started = true; | ||
274 | + } | ||
275 | + break; | ||
276 | + case A_UART_ENABLE: | ||
277 | + if (value) { | ||
278 | + if (value == 4) { | ||
279 | + s->enabled = true; | ||
280 | + } | ||
281 | + break; | ||
282 | + } | ||
283 | + s->enabled = false; | ||
284 | + value = 1; | ||
285 | + /* fall through */ | ||
286 | + case A_UART_SUSPEND: | ||
287 | + case A_UART_STOPTX: | ||
288 | + if (value == 1) { | ||
289 | + s->tx_started = false; | ||
290 | + } | ||
291 | + /* fall through */ | ||
292 | + case A_UART_STOPRX: | ||
293 | + if (addr != A_UART_STOPTX && value == 1) { | ||
294 | + s->rx_started = false; | ||
295 | + s->reg[R_UART_RXTO] = 1; | ||
296 | + } | ||
297 | + break; | ||
298 | + default: | ||
299 | + s->reg[addr / 4] = value; | ||
300 | + break; | ||
301 | + } | ||
302 | + nrf51_uart_update_irq(s); | ||
303 | +} | ||
304 | + | ||
305 | +static const MemoryRegionOps uart_ops = { | ||
306 | + .read = uart_read, | ||
307 | + .write = uart_write, | ||
308 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
309 | +}; | ||
310 | + | ||
311 | +static void nrf51_uart_reset(DeviceState *dev) | ||
312 | +{ | ||
313 | + NRF51UARTState *s = NRF51_UART(dev); | ||
314 | + | ||
315 | + s->pending_tx_byte = 0; | ||
316 | + | ||
317 | + uart_cancel_transmit(s); | ||
318 | + | ||
319 | + memset(s->reg, 0, sizeof(s->reg)); | ||
320 | + | ||
321 | + s->reg[R_UART_PSELRTS] = 0xFFFFFFFF; | ||
322 | + s->reg[R_UART_PSELTXD] = 0xFFFFFFFF; | ||
323 | + s->reg[R_UART_PSELCTS] = 0xFFFFFFFF; | ||
324 | + s->reg[R_UART_PSELRXD] = 0xFFFFFFFF; | ||
325 | + s->reg[R_UART_BAUDRATE] = 0x4000000; | ||
326 | + | ||
327 | + s->rx_fifo_len = 0; | ||
328 | + s->rx_fifo_pos = 0; | ||
329 | + s->rx_started = false; | ||
330 | + s->tx_started = false; | ||
331 | + s->enabled = false; | ||
332 | +} | ||
333 | + | ||
334 | +static void uart_receive(void *opaque, const uint8_t *buf, int size) | ||
335 | +{ | ||
336 | + | ||
337 | + NRF51UARTState *s = NRF51_UART(opaque); | ||
338 | + int i; | ||
339 | + | ||
340 | + if (size == 0 || s->rx_fifo_len >= UART_FIFO_LENGTH) { | ||
341 | + return; | ||
342 | + } | ||
343 | + | ||
344 | + for (i = 0; i < size; i++) { | ||
345 | + uint32_t pos = (s->rx_fifo_pos + s->rx_fifo_len) % UART_FIFO_LENGTH; | ||
346 | + s->rx_fifo[pos] = buf[i]; | ||
347 | + s->rx_fifo_len++; | ||
348 | + } | ||
349 | + | ||
350 | + s->reg[R_UART_RXDRDY] = 1; | ||
351 | + nrf51_uart_update_irq(s); | ||
352 | +} | ||
353 | + | ||
354 | +static int uart_can_receive(void *opaque) | ||
355 | +{ | ||
356 | + NRF51UARTState *s = NRF51_UART(opaque); | ||
357 | + | ||
358 | + return s->rx_started ? (UART_FIFO_LENGTH - s->rx_fifo_len) : 0; | ||
359 | +} | ||
360 | + | ||
361 | +static void uart_event(void *opaque, int event) | ||
362 | +{ | ||
363 | + NRF51UARTState *s = NRF51_UART(opaque); | ||
364 | + | ||
365 | + if (event == CHR_EVENT_BREAK) { | ||
366 | + s->reg[R_UART_ERRORSRC] |= 3; | ||
367 | + s->reg[R_UART_ERROR] = 1; | ||
368 | + nrf51_uart_update_irq(s); | ||
369 | + } | ||
370 | +} | ||
371 | + | ||
372 | +static void nrf51_uart_realize(DeviceState *dev, Error **errp) | ||
373 | +{ | ||
374 | + NRF51UARTState *s = NRF51_UART(dev); | ||
375 | + | ||
376 | + qemu_chr_fe_set_handlers(&s->chr, uart_can_receive, uart_receive, | ||
377 | + uart_event, NULL, s, NULL, true); | ||
378 | +} | ||
379 | + | ||
380 | +static void nrf51_uart_init(Object *obj) | ||
381 | +{ | ||
382 | + NRF51UARTState *s = NRF51_UART(obj); | ||
383 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
384 | + | ||
385 | + memory_region_init_io(&s->iomem, obj, &uart_ops, s, | ||
386 | + "nrf51_soc.uart", UART_SIZE); | ||
387 | + sysbus_init_mmio(sbd, &s->iomem); | ||
388 | + sysbus_init_irq(sbd, &s->irq); | ||
389 | +} | ||
390 | + | ||
391 | +static int nrf51_uart_post_load(void *opaque, int version_id) | ||
392 | +{ | ||
393 | + NRF51UARTState *s = NRF51_UART(opaque); | ||
394 | + | ||
395 | + if (s->pending_tx_byte) { | ||
396 | + s->watch_tag = qemu_chr_fe_add_watch(&s->chr, G_IO_OUT | G_IO_HUP, | ||
397 | + uart_transmit, s); | ||
398 | + } | ||
399 | + | ||
400 | + return 0; | ||
401 | +} | ||
402 | + | ||
403 | +static const VMStateDescription nrf51_uart_vmstate = { | ||
404 | + .name = "nrf51_soc.uart", | ||
405 | + .post_load = nrf51_uart_post_load, | ||
406 | + .fields = (VMStateField[]) { | ||
407 | + VMSTATE_UINT32_ARRAY(reg, NRF51UARTState, 0x56C), | ||
408 | + VMSTATE_UINT8_ARRAY(rx_fifo, NRF51UARTState, UART_FIFO_LENGTH), | ||
409 | + VMSTATE_UINT32(rx_fifo_pos, NRF51UARTState), | ||
410 | + VMSTATE_UINT32(rx_fifo_len, NRF51UARTState), | ||
411 | + VMSTATE_BOOL(rx_started, NRF51UARTState), | ||
412 | + VMSTATE_BOOL(tx_started, NRF51UARTState), | ||
413 | + VMSTATE_BOOL(pending_tx_byte, NRF51UARTState), | ||
414 | + VMSTATE_BOOL(enabled, NRF51UARTState), | ||
415 | + VMSTATE_END_OF_LIST() | ||
416 | + } | ||
417 | +}; | ||
418 | + | ||
419 | +static Property nrf51_uart_properties[] = { | ||
420 | + DEFINE_PROP_CHR("chardev", NRF51UARTState, chr), | ||
421 | + DEFINE_PROP_END_OF_LIST(), | ||
422 | +}; | ||
423 | + | ||
424 | +static void nrf51_uart_class_init(ObjectClass *klass, void *data) | ||
425 | +{ | ||
426 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
427 | + | ||
428 | + dc->reset = nrf51_uart_reset; | ||
429 | + dc->realize = nrf51_uart_realize; | ||
430 | + dc->props = nrf51_uart_properties; | ||
431 | + dc->vmsd = &nrf51_uart_vmstate; | ||
432 | +} | ||
433 | + | ||
434 | +static const TypeInfo nrf51_uart_info = { | ||
435 | + .name = TYPE_NRF51_UART, | ||
436 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
437 | + .instance_size = sizeof(NRF51UARTState), | ||
438 | + .instance_init = nrf51_uart_init, | ||
439 | + .class_init = nrf51_uart_class_init | ||
440 | +}; | ||
441 | + | ||
442 | +static void nrf51_uart_register_types(void) | ||
443 | +{ | ||
444 | + type_register_static(&nrf51_uart_info); | ||
445 | +} | ||
446 | + | ||
447 | +type_init(nrf51_uart_register_types) | ||
448 | diff --git a/hw/char/trace-events b/hw/char/trace-events | ||
449 | index XXXXXXX..XXXXXXX 100644 | ||
450 | --- a/hw/char/trace-events | ||
451 | +++ b/hw/char/trace-events | ||
452 | @@ -XXX,XX +XXX,XX @@ cmsdk_apb_uart_receive(uint8_t c) "CMSDK APB UART: got character 0x%x from backe | ||
453 | cmsdk_apb_uart_tx_pending(void) "CMSDK APB UART: character send to backend pending" | ||
454 | cmsdk_apb_uart_tx(uint8_t c) "CMSDK APB UART: character 0x%x sent to backend" | ||
455 | cmsdk_apb_uart_set_params(int speed) "CMSDK APB UART: params set to %d 8N1" | ||
456 | + | ||
457 | +# hw/char/nrf51_uart.c | ||
458 | +nrf51_uart_read(uint64_t addr, uint64_t r, unsigned int size) "addr 0x%" PRIx64 " value 0x%" PRIx64 " size %u" | ||
459 | +nrf51_uart_write(uint64_t addr, uint64_t value, unsigned int size) "addr 0x%" PRIx64 " value 0x%" PRIx64 " size %u" | ||
460 | -- | 66 | -- |
461 | 2.19.1 | 67 | 2.34.1 |
462 | |||
463 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | In commit fe4a5472ccd6 we rearranged the logic in S1_ptw_translate() |
---|---|---|---|
2 | so that the debug-access "call get_phys_addr_*" codepath is used both | ||
3 | when S1 is doing ptw reads from stage 2 and when it is doing ptw | ||
4 | reads from physical memory. However, we didn't update the | ||
5 | calculation of s2ptw->in_space and s2ptw->in_secure to account for | ||
6 | the "ptw reads from physical memory" case. This meant that debug | ||
7 | accesses when in Secure state broke. | ||
2 | 8 | ||
3 | Add a virtual Xilinx Versal board. | 9 | Create a new function S2_security_space() which returns the |
10 | correct security space to use for the ptw load, and use it to | ||
11 | determine the correct .in_secure and .in_space fields for the | ||
12 | stage 2 lookup for the ptw load. | ||
4 | 13 | ||
5 | This board is based on the Xilinx Versal SoC. The exact | 14 | Reported-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
6 | details of what peripherals are attached to this board | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | will remain in control of QEMU. QEMU will generate an | 16 | Tested-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
8 | FDT on the fly for Linux and other software to auto-discover | 17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | peripherals. | 18 | Message-id: 20230710152130.3928330-3-peter.maydell@linaro.org |
10 | 19 | Fixes: fe4a5472ccd6 ("target/arm: Use get_phys_addr_with_struct in S1_ptw_translate") | |
11 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
12 | [PMM: removed stray blank line at EOF] | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 21 | --- |
16 | hw/arm/Makefile.objs | 2 +- | 22 | target/arm/ptw.c | 37 ++++++++++++++++++++++++++++++++----- |
17 | hw/arm/xlnx-versal-virt.c | 493 ++++++++++++++++++++++++++++++++++++++ | 23 | 1 file changed, 32 insertions(+), 5 deletions(-) |
18 | 2 files changed, 494 insertions(+), 1 deletion(-) | ||
19 | create mode 100644 hw/arm/xlnx-versal-virt.c | ||
20 | 24 | ||
21 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 25 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
22 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/Makefile.objs | 27 | --- a/target/arm/ptw.c |
24 | +++ b/hw/arm/Makefile.objs | 28 | +++ b/target/arm/ptw.c |
25 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o | 29 | @@ -XXX,XX +XXX,XX @@ static bool S2_attrs_are_device(uint64_t hcr, uint8_t attrs) |
26 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o | 30 | } |
27 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o | 31 | } |
28 | obj-$(CONFIG_XLNX_ZYNQMP_ARM) += xlnx-zynqmp.o xlnx-zcu102.o | 32 | |
29 | -obj-$(CONFIG_XLNX_VERSAL) += xlnx-versal.o | 33 | +static ARMSecuritySpace S2_security_space(ARMSecuritySpace s1_space, |
30 | +obj-$(CONFIG_XLNX_VERSAL) += xlnx-versal.o xlnx-versal-virt.o | 34 | + ARMMMUIdx s2_mmu_idx) |
31 | obj-$(CONFIG_FSL_IMX25) += fsl-imx25.o imx25_pdk.o | ||
32 | obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | ||
33 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | ||
34 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
35 | new file mode 100644 | ||
36 | index XXXXXXX..XXXXXXX | ||
37 | --- /dev/null | ||
38 | +++ b/hw/arm/xlnx-versal-virt.c | ||
39 | @@ -XXX,XX +XXX,XX @@ | ||
40 | +/* | ||
41 | + * Xilinx Versal Virtual board. | ||
42 | + * | ||
43 | + * Copyright (c) 2018 Xilinx Inc. | ||
44 | + * Written by Edgar E. Iglesias | ||
45 | + * | ||
46 | + * This program is free software; you can redistribute it and/or modify | ||
47 | + * it under the terms of the GNU General Public License version 2 or | ||
48 | + * (at your option) any later version. | ||
49 | + */ | ||
50 | + | ||
51 | +#include "qemu/osdep.h" | ||
52 | +#include "qemu/log.h" | ||
53 | +#include "qemu/error-report.h" | ||
54 | +#include "qapi/error.h" | ||
55 | +#include "sysemu/device_tree.h" | ||
56 | +#include "exec/address-spaces.h" | ||
57 | +#include "hw/boards.h" | ||
58 | +#include "hw/sysbus.h" | ||
59 | +#include "hw/arm/sysbus-fdt.h" | ||
60 | +#include "hw/arm/fdt.h" | ||
61 | +#include "cpu.h" | ||
62 | +#include "hw/arm/xlnx-versal.h" | ||
63 | + | ||
64 | +#define TYPE_XLNX_VERSAL_VIRT_MACHINE MACHINE_TYPE_NAME("xlnx-versal-virt") | ||
65 | +#define XLNX_VERSAL_VIRT_MACHINE(obj) \ | ||
66 | + OBJECT_CHECK(VersalVirt, (obj), TYPE_XLNX_VERSAL_VIRT_MACHINE) | ||
67 | + | ||
68 | +typedef struct VersalVirt { | ||
69 | + MachineState parent_obj; | ||
70 | + | ||
71 | + Versal soc; | ||
72 | + MemoryRegion mr_ddr; | ||
73 | + | ||
74 | + void *fdt; | ||
75 | + int fdt_size; | ||
76 | + struct { | ||
77 | + uint32_t gic; | ||
78 | + uint32_t ethernet_phy[2]; | ||
79 | + uint32_t clk_125Mhz; | ||
80 | + uint32_t clk_25Mhz; | ||
81 | + } phandle; | ||
82 | + struct arm_boot_info binfo; | ||
83 | + | ||
84 | + struct { | ||
85 | + bool secure; | ||
86 | + } cfg; | ||
87 | +} VersalVirt; | ||
88 | + | ||
89 | +static void fdt_create(VersalVirt *s) | ||
90 | +{ | 35 | +{ |
91 | + MachineClass *mc = MACHINE_GET_CLASS(s); | 36 | + /* |
92 | + int i; | 37 | + * Return the security space to use for stage 2 when doing |
93 | + | 38 | + * the S1 page table descriptor load. |
94 | + s->fdt = create_device_tree(&s->fdt_size); | 39 | + */ |
95 | + if (!s->fdt) { | 40 | + if (regime_is_stage2(s2_mmu_idx)) { |
96 | + error_report("create_device_tree() failed"); | 41 | + /* |
97 | + exit(1); | 42 | + * The security space for ptw reads is almost always the same |
98 | + } | 43 | + * as that of the security space of the stage 1 translation. |
99 | + | 44 | + * The only exception is when stage 1 is Secure; in that case |
100 | + /* Allocate all phandles. */ | 45 | + * the ptw read might be to the Secure or the NonSecure space |
101 | + s->phandle.gic = qemu_fdt_alloc_phandle(s->fdt); | 46 | + * (but never Realm or Root), and the s2_mmu_idx tells us which. |
102 | + for (i = 0; i < ARRAY_SIZE(s->phandle.ethernet_phy); i++) { | 47 | + * Root translations are always single-stage. |
103 | + s->phandle.ethernet_phy[i] = qemu_fdt_alloc_phandle(s->fdt); | 48 | + */ |
104 | + } | 49 | + if (s1_space == ARMSS_Secure) { |
105 | + s->phandle.clk_25Mhz = qemu_fdt_alloc_phandle(s->fdt); | 50 | + return arm_secure_to_space(s2_mmu_idx == ARMMMUIdx_Stage2_S); |
106 | + s->phandle.clk_125Mhz = qemu_fdt_alloc_phandle(s->fdt); | 51 | + } else { |
107 | + | 52 | + assert(s2_mmu_idx != ARMMMUIdx_Stage2_S); |
108 | + /* Create /chosen node for load_dtb. */ | 53 | + assert(s1_space != ARMSS_Root); |
109 | + qemu_fdt_add_subnode(s->fdt, "/chosen"); | 54 | + return s1_space; |
110 | + | ||
111 | + /* Header */ | ||
112 | + qemu_fdt_setprop_cell(s->fdt, "/", "interrupt-parent", s->phandle.gic); | ||
113 | + qemu_fdt_setprop_cell(s->fdt, "/", "#size-cells", 0x2); | ||
114 | + qemu_fdt_setprop_cell(s->fdt, "/", "#address-cells", 0x2); | ||
115 | + qemu_fdt_setprop_string(s->fdt, "/", "model", mc->desc); | ||
116 | + qemu_fdt_setprop_string(s->fdt, "/", "compatible", "xlnx-versal-virt"); | ||
117 | +} | ||
118 | + | ||
119 | +static void fdt_add_clk_node(VersalVirt *s, const char *name, | ||
120 | + unsigned int freq_hz, uint32_t phandle) | ||
121 | +{ | ||
122 | + qemu_fdt_add_subnode(s->fdt, name); | ||
123 | + qemu_fdt_setprop_cell(s->fdt, name, "phandle", phandle); | ||
124 | + qemu_fdt_setprop_cell(s->fdt, name, "clock-frequency", freq_hz); | ||
125 | + qemu_fdt_setprop_cell(s->fdt, name, "#clock-cells", 0x0); | ||
126 | + qemu_fdt_setprop_string(s->fdt, name, "compatible", "fixed-clock"); | ||
127 | + qemu_fdt_setprop(s->fdt, name, "u-boot,dm-pre-reloc", NULL, 0); | ||
128 | +} | ||
129 | + | ||
130 | +static void fdt_add_cpu_nodes(VersalVirt *s, uint32_t psci_conduit) | ||
131 | +{ | ||
132 | + int i; | ||
133 | + | ||
134 | + qemu_fdt_add_subnode(s->fdt, "/cpus"); | ||
135 | + qemu_fdt_setprop_cell(s->fdt, "/cpus", "#size-cells", 0x0); | ||
136 | + qemu_fdt_setprop_cell(s->fdt, "/cpus", "#address-cells", 1); | ||
137 | + | ||
138 | + for (i = XLNX_VERSAL_NR_ACPUS - 1; i >= 0; i--) { | ||
139 | + char *name = g_strdup_printf("/cpus/cpu@%d", i); | ||
140 | + ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(i)); | ||
141 | + | ||
142 | + qemu_fdt_add_subnode(s->fdt, name); | ||
143 | + qemu_fdt_setprop_cell(s->fdt, name, "reg", armcpu->mp_affinity); | ||
144 | + if (psci_conduit != QEMU_PSCI_CONDUIT_DISABLED) { | ||
145 | + qemu_fdt_setprop_string(s->fdt, name, "enable-method", "psci"); | ||
146 | + } | 55 | + } |
147 | + qemu_fdt_setprop_string(s->fdt, name, "device_type", "cpu"); | 56 | + } else { |
148 | + qemu_fdt_setprop_string(s->fdt, name, "compatible", | 57 | + /* ptw loads are from phys: the mmu idx itself says which space */ |
149 | + armcpu->dtb_compatible); | 58 | + return arm_phys_to_space(s2_mmu_idx); |
150 | + g_free(name); | ||
151 | + } | 59 | + } |
152 | +} | 60 | +} |
153 | + | 61 | + |
154 | +static void fdt_add_gic_nodes(VersalVirt *s) | 62 | /* Translate a S1 pagetable walk through S2 if needed. */ |
155 | +{ | 63 | static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, |
156 | + char *nodename; | 64 | hwaddr addr, ARMMMUFaultInfo *fi) |
157 | + | 65 | { |
158 | + nodename = g_strdup_printf("/gic@%x", MM_GIC_APU_DIST_MAIN); | 66 | - ARMSecuritySpace space = ptw->in_space; |
159 | + qemu_fdt_add_subnode(s->fdt, nodename); | 67 | bool is_secure = ptw->in_secure; |
160 | + qemu_fdt_setprop_cell(s->fdt, nodename, "phandle", s->phandle.gic); | 68 | ARMMMUIdx mmu_idx = ptw->in_mmu_idx; |
161 | + qemu_fdt_setprop_cells(s->fdt, nodename, "interrupts", | 69 | ARMMMUIdx s2_mmu_idx = ptw->in_ptw_idx; |
162 | + GIC_FDT_IRQ_TYPE_PPI, VERSAL_GIC_MAINT_IRQ, | 70 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, |
163 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | 71 | * From gdbstub, do not use softmmu so that we don't modify the |
164 | + qemu_fdt_setprop(s->fdt, nodename, "interrupt-controller", NULL, 0); | 72 | * state of the cpu at all, including softmmu tlb contents. |
165 | + qemu_fdt_setprop_sized_cells(s->fdt, nodename, "reg", | 73 | */ |
166 | + 2, MM_GIC_APU_DIST_MAIN, | 74 | + ARMSecuritySpace s2_space = S2_security_space(ptw->in_space, s2_mmu_idx); |
167 | + 2, MM_GIC_APU_DIST_MAIN_SIZE, | 75 | S1Translate s2ptw = { |
168 | + 2, MM_GIC_APU_REDIST_0, | 76 | .in_mmu_idx = s2_mmu_idx, |
169 | + 2, MM_GIC_APU_REDIST_0_SIZE); | 77 | .in_ptw_idx = ptw_idx_for_stage_2(env, s2_mmu_idx), |
170 | + qemu_fdt_setprop_cell(s->fdt, nodename, "#interrupt-cells", 3); | 78 | - .in_secure = s2_mmu_idx == ARMMMUIdx_Stage2_S, |
171 | + qemu_fdt_setprop_string(s->fdt, nodename, "compatible", "arm,gic-v3"); | 79 | - .in_space = (s2_mmu_idx == ARMMMUIdx_Stage2_S ? ARMSS_Secure |
172 | +} | 80 | - : space == ARMSS_Realm ? ARMSS_Realm |
173 | + | 81 | - : ARMSS_NonSecure), |
174 | +static void fdt_add_timer_nodes(VersalVirt *s) | 82 | + .in_secure = arm_space_is_secure(s2_space), |
175 | +{ | 83 | + .in_space = s2_space, |
176 | + const char compat[] = "arm,armv8-timer"; | 84 | .in_debug = true, |
177 | + uint32_t irqflags = GIC_FDT_IRQ_FLAGS_LEVEL_HI; | 85 | }; |
178 | + | 86 | GetPhysAddrResult s2 = { }; |
179 | + qemu_fdt_add_subnode(s->fdt, "/timer"); | ||
180 | + qemu_fdt_setprop_cells(s->fdt, "/timer", "interrupts", | ||
181 | + GIC_FDT_IRQ_TYPE_PPI, VERSAL_TIMER_S_EL1_IRQ, irqflags, | ||
182 | + GIC_FDT_IRQ_TYPE_PPI, VERSAL_TIMER_NS_EL1_IRQ, irqflags, | ||
183 | + GIC_FDT_IRQ_TYPE_PPI, VERSAL_TIMER_VIRT_IRQ, irqflags, | ||
184 | + GIC_FDT_IRQ_TYPE_PPI, VERSAL_TIMER_NS_EL2_IRQ, irqflags); | ||
185 | + qemu_fdt_setprop(s->fdt, "/timer", "compatible", | ||
186 | + compat, sizeof(compat)); | ||
187 | +} | ||
188 | + | ||
189 | +static void fdt_add_uart_nodes(VersalVirt *s) | ||
190 | +{ | ||
191 | + uint64_t addrs[] = { MM_UART1, MM_UART0 }; | ||
192 | + unsigned int irqs[] = { VERSAL_UART1_IRQ_0, VERSAL_UART0_IRQ_0 }; | ||
193 | + const char compat[] = "arm,pl011\0arm,sbsa-uart"; | ||
194 | + const char clocknames[] = "uartclk\0apb_pclk"; | ||
195 | + int i; | ||
196 | + | ||
197 | + for (i = 0; i < ARRAY_SIZE(addrs); i++) { | ||
198 | + char *name = g_strdup_printf("/uart@%" PRIx64, addrs[i]); | ||
199 | + qemu_fdt_add_subnode(s->fdt, name); | ||
200 | + qemu_fdt_setprop_cell(s->fdt, name, "current-speed", 115200); | ||
201 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", | ||
202 | + s->phandle.clk_125Mhz, s->phandle.clk_125Mhz); | ||
203 | + qemu_fdt_setprop(s->fdt, name, "clock-names", | ||
204 | + clocknames, sizeof(clocknames)); | ||
205 | + | ||
206 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | ||
207 | + GIC_FDT_IRQ_TYPE_SPI, irqs[i], | ||
208 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | ||
209 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
210 | + 2, addrs[i], 2, 0x1000); | ||
211 | + qemu_fdt_setprop(s->fdt, name, "compatible", | ||
212 | + compat, sizeof(compat)); | ||
213 | + qemu_fdt_setprop(s->fdt, name, "u-boot,dm-pre-reloc", NULL, 0); | ||
214 | + | ||
215 | + if (addrs[i] == MM_UART0) { | ||
216 | + /* Select UART0. */ | ||
217 | + qemu_fdt_setprop_string(s->fdt, "/chosen", "stdout-path", name); | ||
218 | + } | ||
219 | + g_free(name); | ||
220 | + } | ||
221 | +} | ||
222 | + | ||
223 | +static void fdt_add_fixed_link_nodes(VersalVirt *s, char *gemname, | ||
224 | + uint32_t phandle) | ||
225 | +{ | ||
226 | + char *name = g_strdup_printf("%s/fixed-link", gemname); | ||
227 | + | ||
228 | + qemu_fdt_add_subnode(s->fdt, name); | ||
229 | + qemu_fdt_setprop_cell(s->fdt, name, "phandle", phandle); | ||
230 | + qemu_fdt_setprop_cells(s->fdt, name, "full-duplex"); | ||
231 | + qemu_fdt_setprop_cell(s->fdt, name, "speed", 1000); | ||
232 | + g_free(name); | ||
233 | +} | ||
234 | + | ||
235 | +static void fdt_add_gem_nodes(VersalVirt *s) | ||
236 | +{ | ||
237 | + uint64_t addrs[] = { MM_GEM1, MM_GEM0 }; | ||
238 | + unsigned int irqs[] = { VERSAL_GEM1_IRQ_0, VERSAL_GEM0_IRQ_0 }; | ||
239 | + const char clocknames[] = "pclk\0hclk\0tx_clk\0rx_clk"; | ||
240 | + const char compat_gem[] = "cdns,zynqmp-gem\0cdns,gem"; | ||
241 | + int i; | ||
242 | + | ||
243 | + for (i = 0; i < ARRAY_SIZE(addrs); i++) { | ||
244 | + char *name = g_strdup_printf("/ethernet@%" PRIx64, addrs[i]); | ||
245 | + qemu_fdt_add_subnode(s->fdt, name); | ||
246 | + | ||
247 | + fdt_add_fixed_link_nodes(s, name, s->phandle.ethernet_phy[i]); | ||
248 | + qemu_fdt_setprop_string(s->fdt, name, "phy-mode", "rgmii-id"); | ||
249 | + qemu_fdt_setprop_cell(s->fdt, name, "phy-handle", | ||
250 | + s->phandle.ethernet_phy[i]); | ||
251 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", | ||
252 | + s->phandle.clk_25Mhz, s->phandle.clk_25Mhz, | ||
253 | + s->phandle.clk_25Mhz, s->phandle.clk_25Mhz); | ||
254 | + qemu_fdt_setprop(s->fdt, name, "clock-names", | ||
255 | + clocknames, sizeof(clocknames)); | ||
256 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | ||
257 | + GIC_FDT_IRQ_TYPE_SPI, irqs[i], | ||
258 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI, | ||
259 | + GIC_FDT_IRQ_TYPE_SPI, irqs[i], | ||
260 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | ||
261 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
262 | + 2, addrs[i], 2, 0x1000); | ||
263 | + qemu_fdt_setprop(s->fdt, name, "compatible", | ||
264 | + compat_gem, sizeof(compat_gem)); | ||
265 | + qemu_fdt_setprop_cell(s->fdt, name, "#address-cells", 1); | ||
266 | + qemu_fdt_setprop_cell(s->fdt, name, "#size-cells", 0); | ||
267 | + g_free(name); | ||
268 | + } | ||
269 | +} | ||
270 | + | ||
271 | +static void fdt_nop_memory_nodes(void *fdt, Error **errp) | ||
272 | +{ | ||
273 | + Error *err = NULL; | ||
274 | + char **node_path; | ||
275 | + int n = 0; | ||
276 | + | ||
277 | + node_path = qemu_fdt_node_unit_path(fdt, "memory", &err); | ||
278 | + if (err) { | ||
279 | + error_propagate(errp, err); | ||
280 | + return; | ||
281 | + } | ||
282 | + while (node_path[n]) { | ||
283 | + if (g_str_has_prefix(node_path[n], "/memory")) { | ||
284 | + qemu_fdt_nop_node(fdt, node_path[n]); | ||
285 | + } | ||
286 | + n++; | ||
287 | + } | ||
288 | + g_strfreev(node_path); | ||
289 | +} | ||
290 | + | ||
291 | +static void fdt_add_memory_nodes(VersalVirt *s, void *fdt, uint64_t ram_size) | ||
292 | +{ | ||
293 | + /* Describes the various split DDR access regions. */ | ||
294 | + static const struct { | ||
295 | + uint64_t base; | ||
296 | + uint64_t size; | ||
297 | + } addr_ranges[] = { | ||
298 | + { MM_TOP_DDR, MM_TOP_DDR_SIZE }, | ||
299 | + { MM_TOP_DDR_2, MM_TOP_DDR_2_SIZE }, | ||
300 | + { MM_TOP_DDR_3, MM_TOP_DDR_3_SIZE }, | ||
301 | + { MM_TOP_DDR_4, MM_TOP_DDR_4_SIZE } | ||
302 | + }; | ||
303 | + uint64_t mem_reg_prop[8] = {0}; | ||
304 | + uint64_t size = ram_size; | ||
305 | + Error *err = NULL; | ||
306 | + char *name; | ||
307 | + int i; | ||
308 | + | ||
309 | + fdt_nop_memory_nodes(fdt, &err); | ||
310 | + if (err) { | ||
311 | + error_report_err(err); | ||
312 | + return; | ||
313 | + } | ||
314 | + | ||
315 | + name = g_strdup_printf("/memory@%x", MM_TOP_DDR); | ||
316 | + for (i = 0; i < ARRAY_SIZE(addr_ranges) && size; i++) { | ||
317 | + uint64_t mapsize; | ||
318 | + | ||
319 | + mapsize = size < addr_ranges[i].size ? size : addr_ranges[i].size; | ||
320 | + | ||
321 | + mem_reg_prop[i * 2] = addr_ranges[i].base; | ||
322 | + mem_reg_prop[i * 2 + 1] = mapsize; | ||
323 | + size -= mapsize; | ||
324 | + } | ||
325 | + qemu_fdt_add_subnode(fdt, name); | ||
326 | + qemu_fdt_setprop_string(fdt, name, "device_type", "memory"); | ||
327 | + | ||
328 | + switch (i) { | ||
329 | + case 1: | ||
330 | + qemu_fdt_setprop_sized_cells(fdt, name, "reg", | ||
331 | + 2, mem_reg_prop[0], | ||
332 | + 2, mem_reg_prop[1]); | ||
333 | + break; | ||
334 | + case 2: | ||
335 | + qemu_fdt_setprop_sized_cells(fdt, name, "reg", | ||
336 | + 2, mem_reg_prop[0], | ||
337 | + 2, mem_reg_prop[1], | ||
338 | + 2, mem_reg_prop[2], | ||
339 | + 2, mem_reg_prop[3]); | ||
340 | + break; | ||
341 | + case 3: | ||
342 | + qemu_fdt_setprop_sized_cells(fdt, name, "reg", | ||
343 | + 2, mem_reg_prop[0], | ||
344 | + 2, mem_reg_prop[1], | ||
345 | + 2, mem_reg_prop[2], | ||
346 | + 2, mem_reg_prop[3], | ||
347 | + 2, mem_reg_prop[4], | ||
348 | + 2, mem_reg_prop[5]); | ||
349 | + break; | ||
350 | + case 4: | ||
351 | + qemu_fdt_setprop_sized_cells(fdt, name, "reg", | ||
352 | + 2, mem_reg_prop[0], | ||
353 | + 2, mem_reg_prop[1], | ||
354 | + 2, mem_reg_prop[2], | ||
355 | + 2, mem_reg_prop[3], | ||
356 | + 2, mem_reg_prop[4], | ||
357 | + 2, mem_reg_prop[5], | ||
358 | + 2, mem_reg_prop[6], | ||
359 | + 2, mem_reg_prop[7]); | ||
360 | + break; | ||
361 | + default: | ||
362 | + g_assert_not_reached(); | ||
363 | + } | ||
364 | + g_free(name); | ||
365 | +} | ||
366 | + | ||
367 | +static void versal_virt_modify_dtb(const struct arm_boot_info *binfo, | ||
368 | + void *fdt) | ||
369 | +{ | ||
370 | + VersalVirt *s = container_of(binfo, VersalVirt, binfo); | ||
371 | + | ||
372 | + fdt_add_memory_nodes(s, fdt, binfo->ram_size); | ||
373 | +} | ||
374 | + | ||
375 | +static void *versal_virt_get_dtb(const struct arm_boot_info *binfo, | ||
376 | + int *fdt_size) | ||
377 | +{ | ||
378 | + const VersalVirt *board = container_of(binfo, VersalVirt, binfo); | ||
379 | + | ||
380 | + *fdt_size = board->fdt_size; | ||
381 | + return board->fdt; | ||
382 | +} | ||
383 | + | ||
384 | +#define NUM_VIRTIO_TRANSPORT 32 | ||
385 | +static void create_virtio_regions(VersalVirt *s) | ||
386 | +{ | ||
387 | + int virtio_mmio_size = 0x200; | ||
388 | + int i; | ||
389 | + | ||
390 | + for (i = 0; i < NUM_VIRTIO_TRANSPORT; i++) { | ||
391 | + char *name = g_strdup_printf("virtio%d", i);; | ||
392 | + hwaddr base = MM_TOP_RSVD + i * virtio_mmio_size; | ||
393 | + int irq = VERSAL_RSVD_HIGH_IRQ_FIRST + i; | ||
394 | + MemoryRegion *mr; | ||
395 | + DeviceState *dev; | ||
396 | + qemu_irq pic_irq; | ||
397 | + | ||
398 | + pic_irq = qdev_get_gpio_in(DEVICE(&s->soc.fpd.apu.gic), irq); | ||
399 | + dev = qdev_create(NULL, "virtio-mmio"); | ||
400 | + object_property_add_child(OBJECT(&s->soc), name, OBJECT(dev), | ||
401 | + &error_fatal); | ||
402 | + qdev_init_nofail(dev); | ||
403 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic_irq); | ||
404 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
405 | + memory_region_add_subregion(&s->soc.mr_ps, base, mr); | ||
406 | + sysbus_create_simple("virtio-mmio", base, pic_irq); | ||
407 | + } | ||
408 | + | ||
409 | + for (i = 0; i < NUM_VIRTIO_TRANSPORT; i++) { | ||
410 | + hwaddr base = MM_TOP_RSVD + i * virtio_mmio_size; | ||
411 | + int irq = VERSAL_RSVD_HIGH_IRQ_FIRST + i; | ||
412 | + char *name = g_strdup_printf("/virtio_mmio@%" PRIx64, base); | ||
413 | + | ||
414 | + qemu_fdt_add_subnode(s->fdt, name); | ||
415 | + qemu_fdt_setprop(s->fdt, name, "dma-coherent", NULL, 0); | ||
416 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | ||
417 | + GIC_FDT_IRQ_TYPE_SPI, irq, | ||
418 | + GIC_FDT_IRQ_FLAGS_EDGE_LO_HI); | ||
419 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
420 | + 2, base, 2, virtio_mmio_size); | ||
421 | + qemu_fdt_setprop_string(s->fdt, name, "compatible", "virtio,mmio"); | ||
422 | + g_free(name); | ||
423 | + } | ||
424 | +} | ||
425 | + | ||
426 | +static void versal_virt_init(MachineState *machine) | ||
427 | +{ | ||
428 | + VersalVirt *s = XLNX_VERSAL_VIRT_MACHINE(machine); | ||
429 | + int psci_conduit = QEMU_PSCI_CONDUIT_DISABLED; | ||
430 | + | ||
431 | + /* | ||
432 | + * If the user provides an Operating System to be loaded, we expect them | ||
433 | + * to use the -kernel command line option. | ||
434 | + * | ||
435 | + * Users can load firmware or boot-loaders with the -device loader options. | ||
436 | + * | ||
437 | + * When loading an OS, we generate a dtb and let arm_load_kernel() select | ||
438 | + * where it gets loaded. This dtb will be passed to the kernel in x0. | ||
439 | + * | ||
440 | + * If there's no -kernel option, we generate a DTB and place it at 0x1000 | ||
441 | + * for the bootloaders or firmware to pick up. | ||
442 | + * | ||
443 | + * If users want to provide their own DTB, they can use the -dtb option. | ||
444 | + * These dtb's will have their memory nodes modified to match QEMU's | ||
445 | + * selected ram_size option before they get passed to the kernel or fw. | ||
446 | + * | ||
447 | + * When loading an OS, we turn on QEMU's PSCI implementation with SMC | ||
448 | + * as the PSCI conduit. When there's no -kernel, we assume the user | ||
449 | + * provides EL3 firmware to handle PSCI. | ||
450 | + */ | ||
451 | + if (machine->kernel_filename) { | ||
452 | + psci_conduit = QEMU_PSCI_CONDUIT_SMC; | ||
453 | + } | ||
454 | + | ||
455 | + memory_region_allocate_system_memory(&s->mr_ddr, NULL, "ddr", | ||
456 | + machine->ram_size); | ||
457 | + | ||
458 | + sysbus_init_child_obj(OBJECT(machine), "xlnx-ve", &s->soc, | ||
459 | + sizeof(s->soc), TYPE_XLNX_VERSAL); | ||
460 | + object_property_set_link(OBJECT(&s->soc), OBJECT(&s->mr_ddr), | ||
461 | + "ddr", &error_abort); | ||
462 | + object_property_set_int(OBJECT(&s->soc), psci_conduit, | ||
463 | + "psci-conduit", &error_abort); | ||
464 | + object_property_set_bool(OBJECT(&s->soc), true, "realized", &error_fatal); | ||
465 | + | ||
466 | + fdt_create(s); | ||
467 | + create_virtio_regions(s); | ||
468 | + fdt_add_gem_nodes(s); | ||
469 | + fdt_add_uart_nodes(s); | ||
470 | + fdt_add_gic_nodes(s); | ||
471 | + fdt_add_timer_nodes(s); | ||
472 | + fdt_add_cpu_nodes(s, psci_conduit); | ||
473 | + fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); | ||
474 | + fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); | ||
475 | + | ||
476 | + /* Make the APU cpu address space visible to virtio and other | ||
477 | + * modules unaware of muliple address-spaces. */ | ||
478 | + memory_region_add_subregion_overlap(get_system_memory(), | ||
479 | + 0, &s->soc.fpd.apu.mr, 0); | ||
480 | + | ||
481 | + s->binfo.ram_size = machine->ram_size; | ||
482 | + s->binfo.kernel_filename = machine->kernel_filename; | ||
483 | + s->binfo.kernel_cmdline = machine->kernel_cmdline; | ||
484 | + s->binfo.initrd_filename = machine->initrd_filename; | ||
485 | + s->binfo.loader_start = 0x0; | ||
486 | + s->binfo.get_dtb = versal_virt_get_dtb; | ||
487 | + s->binfo.modify_dtb = versal_virt_modify_dtb; | ||
488 | + if (machine->kernel_filename) { | ||
489 | + arm_load_kernel(s->soc.fpd.apu.cpu[0], &s->binfo); | ||
490 | + } else { | ||
491 | + AddressSpace *as = arm_boot_address_space(s->soc.fpd.apu.cpu[0], | ||
492 | + &s->binfo); | ||
493 | + /* Some boot-loaders (e.g u-boot) don't like blobs at address 0 (NULL). | ||
494 | + * Offset things by 4K. */ | ||
495 | + s->binfo.loader_start = 0x1000; | ||
496 | + s->binfo.dtb_limit = 0x1000000; | ||
497 | + if (arm_load_dtb(s->binfo.loader_start, | ||
498 | + &s->binfo, s->binfo.dtb_limit, as) < 0) { | ||
499 | + exit(EXIT_FAILURE); | ||
500 | + } | ||
501 | + } | ||
502 | +} | ||
503 | + | ||
504 | +static void versal_virt_machine_instance_init(Object *obj) | ||
505 | +{ | ||
506 | +} | ||
507 | + | ||
508 | +static void versal_virt_machine_class_init(ObjectClass *oc, void *data) | ||
509 | +{ | ||
510 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
511 | + | ||
512 | + mc->desc = "Xilinx Versal Virtual development board"; | ||
513 | + mc->init = versal_virt_init; | ||
514 | + mc->max_cpus = XLNX_VERSAL_NR_ACPUS; | ||
515 | + mc->default_cpus = XLNX_VERSAL_NR_ACPUS; | ||
516 | + mc->no_cdrom = true; | ||
517 | +} | ||
518 | + | ||
519 | +static const TypeInfo versal_virt_machine_init_typeinfo = { | ||
520 | + .name = TYPE_XLNX_VERSAL_VIRT_MACHINE, | ||
521 | + .parent = TYPE_MACHINE, | ||
522 | + .class_init = versal_virt_machine_class_init, | ||
523 | + .instance_init = versal_virt_machine_instance_init, | ||
524 | + .instance_size = sizeof(VersalVirt), | ||
525 | +}; | ||
526 | + | ||
527 | +static void versal_virt_machine_init_register_types(void) | ||
528 | +{ | ||
529 | + type_register_static(&versal_virt_machine_init_typeinfo); | ||
530 | +} | ||
531 | + | ||
532 | +type_init(versal_virt_machine_init_register_types) | ||
533 | -- | 87 | -- |
534 | 2.19.1 | 88 | 2.34.1 |
535 | |||
536 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In get_phys_addr_twostage() the code that applies the effects of | ||
2 | VSTCR.{SA,SW} and VTCR.{NSA,NSW} only updates result->f.attrs.secure. | ||
3 | Now we also have f.attrs.space for FEAT_RME, we need to keep the two | ||
4 | in sync. | ||
1 | 5 | ||
6 | These bits only have an effect for Secure space translations, not | ||
7 | for Root, so use the input in_space field to determine whether to | ||
8 | apply them rather than the input is_secure. This doesn't actually | ||
9 | make a difference because Root translations are never two-stage, | ||
10 | but it's a little clearer. | ||
11 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20230710152130.3928330-4-peter.maydell@linaro.org | ||
15 | --- | ||
16 | target/arm/ptw.c | 13 ++++++++----- | ||
17 | 1 file changed, 8 insertions(+), 5 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/ptw.c | ||
22 | +++ b/target/arm/ptw.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
24 | hwaddr ipa; | ||
25 | int s1_prot, s1_lgpgsz; | ||
26 | bool is_secure = ptw->in_secure; | ||
27 | + ARMSecuritySpace in_space = ptw->in_space; | ||
28 | bool ret, ipa_secure; | ||
29 | ARMCacheAttrs cacheattrs1; | ||
30 | ARMSecuritySpace ipa_space; | ||
31 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
32 | * Check if IPA translates to secure or non-secure PA space. | ||
33 | * Note that VSTCR overrides VTCR and {N}SW overrides {N}SA. | ||
34 | */ | ||
35 | - result->f.attrs.secure = | ||
36 | - (is_secure | ||
37 | - && !(env->cp15.vstcr_el2 & (VSTCR_SA | VSTCR_SW)) | ||
38 | - && (ipa_secure | ||
39 | - || !(env->cp15.vtcr_el2 & (VTCR_NSA | VTCR_NSW)))); | ||
40 | + if (in_space == ARMSS_Secure) { | ||
41 | + result->f.attrs.secure = | ||
42 | + !(env->cp15.vstcr_el2 & (VSTCR_SA | VSTCR_SW)) | ||
43 | + && (ipa_secure | ||
44 | + || !(env->cp15.vtcr_el2 & (VTCR_NSA | VTCR_NSW))); | ||
45 | + result->f.attrs.space = arm_secure_to_space(result->f.attrs.secure); | ||
46 | + } | ||
47 | |||
48 | return false; | ||
49 | } | ||
50 | -- | ||
51 | 2.34.1 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | In commit f0a08b0913befbd we changed the type of the PC from |
---|---|---|---|
2 | target_ulong to vaddr. In doing so we inadvertently dropped the | ||
3 | zero-padding on the PC in trace lines (the second item inside the [] | ||
4 | in these lines). They used to look like this on AArch64, for | ||
5 | instance: | ||
2 | 6 | ||
3 | Add a model of Xilinx Versal SoC. | 7 | Trace 0: 0x7f2260000100 [00000000/0000000040000000/00000061/ff200000] |
4 | 8 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 9 | and now they look like this: |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Trace 0: 0x7f4f50000100 [00000000/40000000/00000061/ff200000] |
11 | |||
12 | and if the PC happens to be somewhere low like 0x5000 | ||
13 | then the field is shown as /5000/. | ||
14 | |||
15 | This is because TARGET_FMT_lx is a "%08x" or "%016x" specifier, | ||
16 | depending on TARGET_LONG_SIZE, whereas VADDR_PRIx is just PRIx64 | ||
17 | with no width specifier. | ||
18 | |||
19 | Restore the zero-padding by adding an 016 width specifier to | ||
20 | this tracing and a couple of others that were similarly recently | ||
21 | changed to use VADDR_PRIx without a width specifier. | ||
22 | |||
23 | We can't unfortunately restore the "32-bit guests are padded to | ||
24 | 8 hex digits and 64-bit guests to 16 hex digits" behaviour so | ||
25 | easily. | ||
26 | |||
27 | Fixes: f0a08b0913befbd ("accel/tcg/cpu-exec.c: Widen pc to vaddr") | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
29 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
30 | Reviewed-by: Anton Johansson <anjo@rev.ng> | ||
31 | Message-id: 20230711165434.4123674-1-peter.maydell@linaro.org | ||
8 | --- | 32 | --- |
9 | hw/arm/Makefile.objs | 1 + | 33 | accel/tcg/cpu-exec.c | 4 ++-- |
10 | include/hw/arm/xlnx-versal.h | 122 +++++++++++ | 34 | accel/tcg/translate-all.c | 2 +- |
11 | hw/arm/xlnx-versal.c | 323 ++++++++++++++++++++++++++++ | 35 | 2 files changed, 3 insertions(+), 3 deletions(-) |
12 | default-configs/aarch64-softmmu.mak | 1 + | ||
13 | 4 files changed, 447 insertions(+) | ||
14 | create mode 100644 include/hw/arm/xlnx-versal.h | ||
15 | create mode 100644 hw/arm/xlnx-versal.c | ||
16 | 36 | ||
17 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 37 | diff --git a/accel/tcg/cpu-exec.c b/accel/tcg/cpu-exec.c |
18 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/Makefile.objs | 39 | --- a/accel/tcg/cpu-exec.c |
20 | +++ b/hw/arm/Makefile.objs | 40 | +++ b/accel/tcg/cpu-exec.c |
21 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o | 41 | @@ -XXX,XX +XXX,XX @@ static void log_cpu_exec(vaddr pc, CPUState *cpu, |
22 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o | 42 | if (qemu_log_in_addr_range(pc)) { |
23 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o | 43 | qemu_log_mask(CPU_LOG_EXEC, |
24 | obj-$(CONFIG_XLNX_ZYNQMP_ARM) += xlnx-zynqmp.o xlnx-zcu102.o | 44 | "Trace %d: %p [%08" PRIx64 |
25 | +obj-$(CONFIG_XLNX_VERSAL) += xlnx-versal.o | 45 | - "/%" VADDR_PRIx "/%08x/%08x] %s\n", |
26 | obj-$(CONFIG_FSL_IMX25) += fsl-imx25.o imx25_pdk.o | 46 | + "/%016" VADDR_PRIx "/%08x/%08x] %s\n", |
27 | obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | 47 | cpu->cpu_index, tb->tc.ptr, tb->cs_base, pc, |
28 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | 48 | tb->flags, tb->cflags, lookup_symbol(pc)); |
29 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 49 | |
30 | new file mode 100644 | 50 | @@ -XXX,XX +XXX,XX @@ cpu_tb_exec(CPUState *cpu, TranslationBlock *itb, int *tb_exit) |
31 | index XXXXXXX..XXXXXXX | 51 | if (qemu_loglevel_mask(CPU_LOG_EXEC)) { |
32 | --- /dev/null | 52 | vaddr pc = log_pc(cpu, last_tb); |
33 | +++ b/include/hw/arm/xlnx-versal.h | 53 | if (qemu_log_in_addr_range(pc)) { |
34 | @@ -XXX,XX +XXX,XX @@ | 54 | - qemu_log("Stopped execution of TB chain before %p [%" |
35 | +/* | 55 | + qemu_log("Stopped execution of TB chain before %p [%016" |
36 | + * Model of the Xilinx Versal | 56 | VADDR_PRIx "] %s\n", |
37 | + * | 57 | last_tb->tc.ptr, pc, lookup_symbol(pc)); |
38 | + * Copyright (c) 2018 Xilinx Inc. | 58 | } |
39 | + * Written by Edgar E. Iglesias | 59 | diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c |
40 | + * | ||
41 | + * This program is free software; you can redistribute it and/or modify | ||
42 | + * it under the terms of the GNU General Public License version 2 or | ||
43 | + * (at your option) any later version. | ||
44 | + */ | ||
45 | + | ||
46 | +#ifndef XLNX_VERSAL_H | ||
47 | +#define XLNX_VERSAL_H | ||
48 | + | ||
49 | +#include "hw/sysbus.h" | ||
50 | +#include "hw/arm/arm.h" | ||
51 | +#include "hw/intc/arm_gicv3.h" | ||
52 | + | ||
53 | +#define TYPE_XLNX_VERSAL "xlnx-versal" | ||
54 | +#define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
55 | + | ||
56 | +#define XLNX_VERSAL_NR_ACPUS 2 | ||
57 | +#define XLNX_VERSAL_NR_UARTS 2 | ||
58 | +#define XLNX_VERSAL_NR_GEMS 2 | ||
59 | +#define XLNX_VERSAL_NR_IRQS 256 | ||
60 | + | ||
61 | +typedef struct Versal { | ||
62 | + /*< private >*/ | ||
63 | + SysBusDevice parent_obj; | ||
64 | + | ||
65 | + /*< public >*/ | ||
66 | + struct { | ||
67 | + struct { | ||
68 | + MemoryRegion mr; | ||
69 | + ARMCPU *cpu[XLNX_VERSAL_NR_ACPUS]; | ||
70 | + GICv3State gic; | ||
71 | + } apu; | ||
72 | + } fpd; | ||
73 | + | ||
74 | + MemoryRegion mr_ps; | ||
75 | + | ||
76 | + struct { | ||
77 | + /* 4 ranges to access DDR. */ | ||
78 | + MemoryRegion mr_ddr_ranges[4]; | ||
79 | + } noc; | ||
80 | + | ||
81 | + struct { | ||
82 | + MemoryRegion mr_ocm; | ||
83 | + | ||
84 | + struct { | ||
85 | + SysBusDevice *uart[XLNX_VERSAL_NR_UARTS]; | ||
86 | + SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | ||
87 | + } iou; | ||
88 | + } lpd; | ||
89 | + | ||
90 | + struct { | ||
91 | + MemoryRegion *mr_ddr; | ||
92 | + uint32_t psci_conduit; | ||
93 | + } cfg; | ||
94 | +} Versal; | ||
95 | + | ||
96 | +/* Memory-map and IRQ definitions. Copied a subset from | ||
97 | + * auto-generated files. */ | ||
98 | + | ||
99 | +#define VERSAL_GIC_MAINT_IRQ 9 | ||
100 | +#define VERSAL_TIMER_VIRT_IRQ 11 | ||
101 | +#define VERSAL_TIMER_S_EL1_IRQ 13 | ||
102 | +#define VERSAL_TIMER_NS_EL1_IRQ 14 | ||
103 | +#define VERSAL_TIMER_NS_EL2_IRQ 10 | ||
104 | + | ||
105 | +#define VERSAL_UART0_IRQ_0 18 | ||
106 | +#define VERSAL_UART1_IRQ_0 19 | ||
107 | +#define VERSAL_GEM0_IRQ_0 56 | ||
108 | +#define VERSAL_GEM0_WAKE_IRQ_0 57 | ||
109 | +#define VERSAL_GEM1_IRQ_0 58 | ||
110 | +#define VERSAL_GEM1_WAKE_IRQ_0 59 | ||
111 | + | ||
112 | +/* Architecturally eserved IRQs suitable for virtualization. */ | ||
113 | +#define VERSAL_RSVD_HIGH_IRQ_FIRST 160 | ||
114 | +#define VERSAL_RSVD_HIGH_IRQ_LAST 255 | ||
115 | + | ||
116 | +#define MM_TOP_RSVD 0xa0000000U | ||
117 | +#define MM_TOP_RSVD_SIZE 0x4000000 | ||
118 | +#define MM_GIC_APU_DIST_MAIN 0xf9000000U | ||
119 | +#define MM_GIC_APU_DIST_MAIN_SIZE 0x10000 | ||
120 | +#define MM_GIC_APU_REDIST_0 0xf9080000U | ||
121 | +#define MM_GIC_APU_REDIST_0_SIZE 0x80000 | ||
122 | + | ||
123 | +#define MM_UART0 0xff000000U | ||
124 | +#define MM_UART0_SIZE 0x10000 | ||
125 | +#define MM_UART1 0xff010000U | ||
126 | +#define MM_UART1_SIZE 0x10000 | ||
127 | + | ||
128 | +#define MM_GEM0 0xff0c0000U | ||
129 | +#define MM_GEM0_SIZE 0x10000 | ||
130 | +#define MM_GEM1 0xff0d0000U | ||
131 | +#define MM_GEM1_SIZE 0x10000 | ||
132 | + | ||
133 | +#define MM_OCM 0xfffc0000U | ||
134 | +#define MM_OCM_SIZE 0x40000 | ||
135 | + | ||
136 | +#define MM_TOP_DDR 0x0 | ||
137 | +#define MM_TOP_DDR_SIZE 0x80000000U | ||
138 | +#define MM_TOP_DDR_2 0x800000000ULL | ||
139 | +#define MM_TOP_DDR_2_SIZE 0x800000000ULL | ||
140 | +#define MM_TOP_DDR_3 0xc000000000ULL | ||
141 | +#define MM_TOP_DDR_3_SIZE 0x4000000000ULL | ||
142 | +#define MM_TOP_DDR_4 0x10000000000ULL | ||
143 | +#define MM_TOP_DDR_4_SIZE 0xb780000000ULL | ||
144 | + | ||
145 | +#define MM_PSM_START 0xffc80000U | ||
146 | +#define MM_PSM_END 0xffcf0000U | ||
147 | + | ||
148 | +#define MM_CRL 0xff5e0000U | ||
149 | +#define MM_CRL_SIZE 0x300000 | ||
150 | +#define MM_IOU_SCNTR 0xff130000U | ||
151 | +#define MM_IOU_SCNTR_SIZE 0x10000 | ||
152 | +#define MM_IOU_SCNTRS 0xff140000U | ||
153 | +#define MM_IOU_SCNTRS_SIZE 0x10000 | ||
154 | +#define MM_FPD_CRF 0xfd1a0000U | ||
155 | +#define MM_FPD_CRF_SIZE 0x140000 | ||
156 | +#endif | ||
157 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
158 | new file mode 100644 | ||
159 | index XXXXXXX..XXXXXXX | ||
160 | --- /dev/null | ||
161 | +++ b/hw/arm/xlnx-versal.c | ||
162 | @@ -XXX,XX +XXX,XX @@ | ||
163 | +/* | ||
164 | + * Xilinx Versal SoC model. | ||
165 | + * | ||
166 | + * Copyright (c) 2018 Xilinx Inc. | ||
167 | + * Written by Edgar E. Iglesias | ||
168 | + * | ||
169 | + * This program is free software; you can redistribute it and/or modify | ||
170 | + * it under the terms of the GNU General Public License version 2 or | ||
171 | + * (at your option) any later version. | ||
172 | + */ | ||
173 | + | ||
174 | +#include "qemu/osdep.h" | ||
175 | +#include "qapi/error.h" | ||
176 | +#include "qemu-common.h" | ||
177 | +#include "qemu/log.h" | ||
178 | +#include "hw/sysbus.h" | ||
179 | +#include "net/net.h" | ||
180 | +#include "sysemu/sysemu.h" | ||
181 | +#include "sysemu/kvm.h" | ||
182 | +#include "hw/arm/arm.h" | ||
183 | +#include "kvm_arm.h" | ||
184 | +#include "hw/misc/unimp.h" | ||
185 | +#include "hw/intc/arm_gicv3_common.h" | ||
186 | +#include "hw/arm/xlnx-versal.h" | ||
187 | + | ||
188 | +#define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") | ||
189 | +#define GEM_REVISION 0x40070106 | ||
190 | + | ||
191 | +static void versal_create_apu_cpus(Versal *s) | ||
192 | +{ | ||
193 | + int i; | ||
194 | + | ||
195 | + for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { | ||
196 | + Object *obj; | ||
197 | + char *name; | ||
198 | + | ||
199 | + obj = object_new(XLNX_VERSAL_ACPU_TYPE); | ||
200 | + if (!obj) { | ||
201 | + /* Secondary CPUs start in PSCI powered-down state */ | ||
202 | + error_report("Unable to create apu.cpu[%d] of type %s", | ||
203 | + i, XLNX_VERSAL_ACPU_TYPE); | ||
204 | + exit(EXIT_FAILURE); | ||
205 | + } | ||
206 | + | ||
207 | + name = g_strdup_printf("apu-cpu[%d]", i); | ||
208 | + object_property_add_child(OBJECT(s), name, obj, &error_fatal); | ||
209 | + g_free(name); | ||
210 | + | ||
211 | + object_property_set_int(obj, s->cfg.psci_conduit, | ||
212 | + "psci-conduit", &error_abort); | ||
213 | + if (i) { | ||
214 | + object_property_set_bool(obj, true, | ||
215 | + "start-powered-off", &error_abort); | ||
216 | + } | ||
217 | + | ||
218 | + object_property_set_int(obj, ARRAY_SIZE(s->fpd.apu.cpu), | ||
219 | + "core-count", &error_abort); | ||
220 | + object_property_set_link(obj, OBJECT(&s->fpd.apu.mr), "memory", | ||
221 | + &error_abort); | ||
222 | + object_property_set_bool(obj, true, "realized", &error_fatal); | ||
223 | + s->fpd.apu.cpu[i] = ARM_CPU(obj); | ||
224 | + } | ||
225 | +} | ||
226 | + | ||
227 | +static void versal_create_apu_gic(Versal *s, qemu_irq *pic) | ||
228 | +{ | ||
229 | + static const uint64_t addrs[] = { | ||
230 | + MM_GIC_APU_DIST_MAIN, | ||
231 | + MM_GIC_APU_REDIST_0 | ||
232 | + }; | ||
233 | + SysBusDevice *gicbusdev; | ||
234 | + DeviceState *gicdev; | ||
235 | + int nr_apu_cpus = ARRAY_SIZE(s->fpd.apu.cpu); | ||
236 | + int i; | ||
237 | + | ||
238 | + sysbus_init_child_obj(OBJECT(s), "apu-gic", | ||
239 | + &s->fpd.apu.gic, sizeof(s->fpd.apu.gic), | ||
240 | + gicv3_class_name()); | ||
241 | + gicbusdev = SYS_BUS_DEVICE(&s->fpd.apu.gic); | ||
242 | + gicdev = DEVICE(&s->fpd.apu.gic); | ||
243 | + qdev_prop_set_uint32(gicdev, "revision", 3); | ||
244 | + qdev_prop_set_uint32(gicdev, "num-cpu", 2); | ||
245 | + qdev_prop_set_uint32(gicdev, "num-irq", XLNX_VERSAL_NR_IRQS + 32); | ||
246 | + qdev_prop_set_uint32(gicdev, "len-redist-region-count", 1); | ||
247 | + qdev_prop_set_uint32(gicdev, "redist-region-count[0]", 2); | ||
248 | + qdev_prop_set_bit(gicdev, "has-security-extensions", true); | ||
249 | + | ||
250 | + object_property_set_bool(OBJECT(&s->fpd.apu.gic), true, "realized", | ||
251 | + &error_fatal); | ||
252 | + | ||
253 | + for (i = 0; i < ARRAY_SIZE(addrs); i++) { | ||
254 | + MemoryRegion *mr; | ||
255 | + | ||
256 | + mr = sysbus_mmio_get_region(gicbusdev, i); | ||
257 | + memory_region_add_subregion(&s->fpd.apu.mr, addrs[i], mr); | ||
258 | + } | ||
259 | + | ||
260 | + for (i = 0; i < nr_apu_cpus; i++) { | ||
261 | + DeviceState *cpudev = DEVICE(s->fpd.apu.cpu[i]); | ||
262 | + int ppibase = XLNX_VERSAL_NR_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; | ||
263 | + qemu_irq maint_irq; | ||
264 | + int ti; | ||
265 | + /* Mapping from the output timer irq lines from the CPU to the | ||
266 | + * GIC PPI inputs. | ||
267 | + */ | ||
268 | + const int timer_irq[] = { | ||
269 | + [GTIMER_PHYS] = VERSAL_TIMER_NS_EL1_IRQ, | ||
270 | + [GTIMER_VIRT] = VERSAL_TIMER_VIRT_IRQ, | ||
271 | + [GTIMER_HYP] = VERSAL_TIMER_NS_EL2_IRQ, | ||
272 | + [GTIMER_SEC] = VERSAL_TIMER_S_EL1_IRQ, | ||
273 | + }; | ||
274 | + | ||
275 | + for (ti = 0; ti < ARRAY_SIZE(timer_irq); ti++) { | ||
276 | + qdev_connect_gpio_out(cpudev, ti, | ||
277 | + qdev_get_gpio_in(gicdev, | ||
278 | + ppibase + timer_irq[ti])); | ||
279 | + } | ||
280 | + maint_irq = qdev_get_gpio_in(gicdev, | ||
281 | + ppibase + VERSAL_GIC_MAINT_IRQ); | ||
282 | + qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", | ||
283 | + 0, maint_irq); | ||
284 | + sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | ||
285 | + sysbus_connect_irq(gicbusdev, i + nr_apu_cpus, | ||
286 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | ||
287 | + sysbus_connect_irq(gicbusdev, i + 2 * nr_apu_cpus, | ||
288 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | ||
289 | + sysbus_connect_irq(gicbusdev, i + 3 * nr_apu_cpus, | ||
290 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
291 | + } | ||
292 | + | ||
293 | + for (i = 0; i < XLNX_VERSAL_NR_IRQS; i++) { | ||
294 | + pic[i] = qdev_get_gpio_in(gicdev, i); | ||
295 | + } | ||
296 | +} | ||
297 | + | ||
298 | +static void versal_create_uarts(Versal *s, qemu_irq *pic) | ||
299 | +{ | ||
300 | + int i; | ||
301 | + | ||
302 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.uart); i++) { | ||
303 | + static const int irqs[] = { VERSAL_UART0_IRQ_0, VERSAL_UART1_IRQ_0}; | ||
304 | + static const uint64_t addrs[] = { MM_UART0, MM_UART1 }; | ||
305 | + char *name = g_strdup_printf("uart%d", i); | ||
306 | + DeviceState *dev; | ||
307 | + MemoryRegion *mr; | ||
308 | + | ||
309 | + dev = qdev_create(NULL, "pl011"); | ||
310 | + s->lpd.iou.uart[i] = SYS_BUS_DEVICE(dev); | ||
311 | + qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
312 | + object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
313 | + qdev_init_nofail(dev); | ||
314 | + | ||
315 | + mr = sysbus_mmio_get_region(s->lpd.iou.uart[i], 0); | ||
316 | + memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
317 | + | ||
318 | + sysbus_connect_irq(s->lpd.iou.uart[i], 0, pic[irqs[i]]); | ||
319 | + g_free(name); | ||
320 | + } | ||
321 | +} | ||
322 | + | ||
323 | +static void versal_create_gems(Versal *s, qemu_irq *pic) | ||
324 | +{ | ||
325 | + int i; | ||
326 | + | ||
327 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.gem); i++) { | ||
328 | + static const int irqs[] = { VERSAL_GEM0_IRQ_0, VERSAL_GEM1_IRQ_0}; | ||
329 | + static const uint64_t addrs[] = { MM_GEM0, MM_GEM1 }; | ||
330 | + char *name = g_strdup_printf("gem%d", i); | ||
331 | + NICInfo *nd = &nd_table[i]; | ||
332 | + DeviceState *dev; | ||
333 | + MemoryRegion *mr; | ||
334 | + | ||
335 | + dev = qdev_create(NULL, "cadence_gem"); | ||
336 | + s->lpd.iou.gem[i] = SYS_BUS_DEVICE(dev); | ||
337 | + object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
338 | + if (nd->used) { | ||
339 | + qemu_check_nic_model(nd, "cadence_gem"); | ||
340 | + qdev_set_nic_properties(dev, nd); | ||
341 | + } | ||
342 | + object_property_set_int(OBJECT(s->lpd.iou.gem[i]), | ||
343 | + 2, "num-priority-queues", | ||
344 | + &error_abort); | ||
345 | + object_property_set_link(OBJECT(s->lpd.iou.gem[i]), | ||
346 | + OBJECT(&s->mr_ps), "dma", | ||
347 | + &error_abort); | ||
348 | + qdev_init_nofail(dev); | ||
349 | + | ||
350 | + mr = sysbus_mmio_get_region(s->lpd.iou.gem[i], 0); | ||
351 | + memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
352 | + | ||
353 | + sysbus_connect_irq(s->lpd.iou.gem[i], 0, pic[irqs[i]]); | ||
354 | + g_free(name); | ||
355 | + } | ||
356 | +} | ||
357 | + | ||
358 | +/* This takes the board allocated linear DDR memory and creates aliases | ||
359 | + * for each split DDR range/aperture on the Versal address map. | ||
360 | + */ | ||
361 | +static void versal_map_ddr(Versal *s) | ||
362 | +{ | ||
363 | + uint64_t size = memory_region_size(s->cfg.mr_ddr); | ||
364 | + /* Describes the various split DDR access regions. */ | ||
365 | + static const struct { | ||
366 | + uint64_t base; | ||
367 | + uint64_t size; | ||
368 | + } addr_ranges[] = { | ||
369 | + { MM_TOP_DDR, MM_TOP_DDR_SIZE }, | ||
370 | + { MM_TOP_DDR_2, MM_TOP_DDR_2_SIZE }, | ||
371 | + { MM_TOP_DDR_3, MM_TOP_DDR_3_SIZE }, | ||
372 | + { MM_TOP_DDR_4, MM_TOP_DDR_4_SIZE } | ||
373 | + }; | ||
374 | + uint64_t offset = 0; | ||
375 | + int i; | ||
376 | + | ||
377 | + assert(ARRAY_SIZE(addr_ranges) == ARRAY_SIZE(s->noc.mr_ddr_ranges)); | ||
378 | + for (i = 0; i < ARRAY_SIZE(addr_ranges) && size; i++) { | ||
379 | + char *name; | ||
380 | + uint64_t mapsize; | ||
381 | + | ||
382 | + mapsize = size < addr_ranges[i].size ? size : addr_ranges[i].size; | ||
383 | + name = g_strdup_printf("noc-ddr-range%d", i); | ||
384 | + /* Create the MR alias. */ | ||
385 | + memory_region_init_alias(&s->noc.mr_ddr_ranges[i], OBJECT(s), | ||
386 | + name, s->cfg.mr_ddr, | ||
387 | + offset, mapsize); | ||
388 | + | ||
389 | + /* Map it onto the NoC MR. */ | ||
390 | + memory_region_add_subregion(&s->mr_ps, addr_ranges[i].base, | ||
391 | + &s->noc.mr_ddr_ranges[i]); | ||
392 | + offset += mapsize; | ||
393 | + size -= mapsize; | ||
394 | + g_free(name); | ||
395 | + } | ||
396 | +} | ||
397 | + | ||
398 | +static void versal_unimp_area(Versal *s, const char *name, | ||
399 | + MemoryRegion *mr, | ||
400 | + hwaddr base, hwaddr size) | ||
401 | +{ | ||
402 | + DeviceState *dev = qdev_create(NULL, TYPE_UNIMPLEMENTED_DEVICE); | ||
403 | + MemoryRegion *mr_dev; | ||
404 | + | ||
405 | + qdev_prop_set_string(dev, "name", name); | ||
406 | + qdev_prop_set_uint64(dev, "size", size); | ||
407 | + object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
408 | + qdev_init_nofail(dev); | ||
409 | + | ||
410 | + mr_dev = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
411 | + memory_region_add_subregion(mr, base, mr_dev); | ||
412 | +} | ||
413 | + | ||
414 | +static void versal_unimp(Versal *s) | ||
415 | +{ | ||
416 | + versal_unimp_area(s, "psm", &s->mr_ps, | ||
417 | + MM_PSM_START, MM_PSM_END - MM_PSM_START); | ||
418 | + versal_unimp_area(s, "crl", &s->mr_ps, | ||
419 | + MM_CRL, MM_CRL_SIZE); | ||
420 | + versal_unimp_area(s, "crf", &s->mr_ps, | ||
421 | + MM_FPD_CRF, MM_FPD_CRF_SIZE); | ||
422 | + versal_unimp_area(s, "iou-scntr", &s->mr_ps, | ||
423 | + MM_IOU_SCNTR, MM_IOU_SCNTR_SIZE); | ||
424 | + versal_unimp_area(s, "iou-scntr-seucre", &s->mr_ps, | ||
425 | + MM_IOU_SCNTRS, MM_IOU_SCNTRS_SIZE); | ||
426 | +} | ||
427 | + | ||
428 | +static void versal_realize(DeviceState *dev, Error **errp) | ||
429 | +{ | ||
430 | + Versal *s = XLNX_VERSAL(dev); | ||
431 | + qemu_irq pic[XLNX_VERSAL_NR_IRQS]; | ||
432 | + | ||
433 | + versal_create_apu_cpus(s); | ||
434 | + versal_create_apu_gic(s, pic); | ||
435 | + versal_create_uarts(s, pic); | ||
436 | + versal_create_gems(s, pic); | ||
437 | + versal_map_ddr(s); | ||
438 | + versal_unimp(s); | ||
439 | + | ||
440 | + /* Create the On Chip Memory (OCM). */ | ||
441 | + memory_region_init_ram(&s->lpd.mr_ocm, OBJECT(s), "ocm", | ||
442 | + MM_OCM_SIZE, &error_fatal); | ||
443 | + | ||
444 | + memory_region_add_subregion_overlap(&s->mr_ps, MM_OCM, &s->lpd.mr_ocm, 0); | ||
445 | + memory_region_add_subregion_overlap(&s->fpd.apu.mr, 0, &s->mr_ps, 0); | ||
446 | +} | ||
447 | + | ||
448 | +static void versal_init(Object *obj) | ||
449 | +{ | ||
450 | + Versal *s = XLNX_VERSAL(obj); | ||
451 | + | ||
452 | + memory_region_init(&s->fpd.apu.mr, obj, "mr-apu", UINT64_MAX); | ||
453 | + memory_region_init(&s->mr_ps, obj, "mr-ps-switch", UINT64_MAX); | ||
454 | +} | ||
455 | + | ||
456 | +static Property versal_properties[] = { | ||
457 | + DEFINE_PROP_LINK("ddr", Versal, cfg.mr_ddr, TYPE_MEMORY_REGION, | ||
458 | + MemoryRegion *), | ||
459 | + DEFINE_PROP_UINT32("psci-conduit", Versal, cfg.psci_conduit, 0), | ||
460 | + DEFINE_PROP_END_OF_LIST() | ||
461 | +}; | ||
462 | + | ||
463 | +static void versal_class_init(ObjectClass *klass, void *data) | ||
464 | +{ | ||
465 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
466 | + | ||
467 | + dc->realize = versal_realize; | ||
468 | + dc->props = versal_properties; | ||
469 | + /* No VMSD since we haven't got any top-level SoC state to save. */ | ||
470 | +} | ||
471 | + | ||
472 | +static const TypeInfo versal_info = { | ||
473 | + .name = TYPE_XLNX_VERSAL, | ||
474 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
475 | + .instance_size = sizeof(Versal), | ||
476 | + .instance_init = versal_init, | ||
477 | + .class_init = versal_class_init, | ||
478 | +}; | ||
479 | + | ||
480 | +static void versal_register_types(void) | ||
481 | +{ | ||
482 | + type_register_static(&versal_info); | ||
483 | +} | ||
484 | + | ||
485 | +type_init(versal_register_types); | ||
486 | diff --git a/default-configs/aarch64-softmmu.mak b/default-configs/aarch64-softmmu.mak | ||
487 | index XXXXXXX..XXXXXXX 100644 | 60 | index XXXXXXX..XXXXXXX 100644 |
488 | --- a/default-configs/aarch64-softmmu.mak | 61 | --- a/accel/tcg/translate-all.c |
489 | +++ b/default-configs/aarch64-softmmu.mak | 62 | +++ b/accel/tcg/translate-all.c |
490 | @@ -XXX,XX +XXX,XX @@ CONFIG_DDC=y | 63 | @@ -XXX,XX +XXX,XX @@ void cpu_io_recompile(CPUState *cpu, uintptr_t retaddr) |
491 | CONFIG_DPCD=y | 64 | if (qemu_loglevel_mask(CPU_LOG_EXEC)) { |
492 | CONFIG_XLNX_ZYNQMP=y | 65 | vaddr pc = log_pc(cpu, tb); |
493 | CONFIG_XLNX_ZYNQMP_ARM=y | 66 | if (qemu_log_in_addr_range(pc)) { |
494 | +CONFIG_XLNX_VERSAL=y | 67 | - qemu_log("cpu_io_recompile: rewound execution of TB to %" |
495 | CONFIG_ARM_SMMUV3=y | 68 | + qemu_log("cpu_io_recompile: rewound execution of TB to %016" |
69 | VADDR_PRIx "\n", pc); | ||
70 | } | ||
71 | } | ||
496 | -- | 72 | -- |
497 | 2.19.1 | 73 | 2.34.1 |
498 | 74 | ||
499 | 75 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Tong Ho <tong.ho@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | We are missing the VIRT_COMPAT_3_0 definition and setting. | 3 | Add a check in the bit-set operation to write the backstore |
4 | Let's add them. | 4 | only if the affected bit is 0 before. |
5 | 5 | ||
6 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 6 | With this in place, there will be no need for callers to |
7 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 7 | do the checking in order to avoid unnecessary writes. |
8 | Message-id: 20181024085602.16611-1-eric.auger@redhat.com | 8 | |
9 | Signed-off-by: Tong Ho <tong.ho@amd.com> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | hw/arm/virt.c | 4 ++++ | 15 | hw/nvram/xlnx-efuse.c | 11 +++++++++-- |
12 | 1 file changed, 4 insertions(+) | 16 | 1 file changed, 9 insertions(+), 2 deletions(-) |
13 | 17 | ||
14 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 18 | diff --git a/hw/nvram/xlnx-efuse.c b/hw/nvram/xlnx-efuse.c |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/virt.c | 20 | --- a/hw/nvram/xlnx-efuse.c |
17 | +++ b/hw/arm/virt.c | 21 | +++ b/hw/nvram/xlnx-efuse.c |
18 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_3_1_options(MachineClass *mc) | 22 | @@ -XXX,XX +XXX,XX @@ static bool efuse_ro_bits_find(XlnxEFuse *s, uint32_t k) |
23 | |||
24 | bool xlnx_efuse_set_bit(XlnxEFuse *s, unsigned int bit) | ||
25 | { | ||
26 | + uint32_t set, *row; | ||
27 | + | ||
28 | if (efuse_ro_bits_find(s, bit)) { | ||
29 | g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
30 | |||
31 | @@ -XXX,XX +XXX,XX @@ bool xlnx_efuse_set_bit(XlnxEFuse *s, unsigned int bit) | ||
32 | return false; | ||
33 | } | ||
34 | |||
35 | - s->fuse32[bit / 32] |= 1 << (bit % 32); | ||
36 | - efuse_bdrv_sync(s, bit); | ||
37 | + /* Avoid back-end write unless there is a real update */ | ||
38 | + row = &s->fuse32[bit / 32]; | ||
39 | + set = 1 << (bit % 32); | ||
40 | + if (!(set & *row)) { | ||
41 | + *row |= set; | ||
42 | + efuse_bdrv_sync(s, bit); | ||
43 | + } | ||
44 | return true; | ||
19 | } | 45 | } |
20 | DEFINE_VIRT_MACHINE_AS_LATEST(3, 1) | ||
21 | |||
22 | +#define VIRT_COMPAT_3_0 \ | ||
23 | + HW_COMPAT_3_0 | ||
24 | + | ||
25 | static void virt_3_0_instance_init(Object *obj) | ||
26 | { | ||
27 | virt_3_1_instance_init(obj); | ||
28 | @@ -XXX,XX +XXX,XX @@ static void virt_3_0_instance_init(Object *obj) | ||
29 | static void virt_machine_3_0_options(MachineClass *mc) | ||
30 | { | ||
31 | virt_machine_3_1_options(mc); | ||
32 | + SET_MACHINE_COMPAT(mc, VIRT_COMPAT_3_0); | ||
33 | } | ||
34 | DEFINE_VIRT_MACHINE(3, 0) | ||
35 | 46 | ||
36 | -- | 47 | -- |
37 | 2.19.1 | 48 | 2.34.1 |
38 | 49 | ||
39 | 50 | diff view generated by jsdifflib |