1 | Last lot of patches for arm before softfreeze tomorrow... | 1 | Arm queue; not huge but I figured I might as well send it out since |
---|---|---|---|
2 | I've been doing code review today and there's no queue of unprocessed | ||
3 | pullreqs... | ||
2 | 4 | ||
3 | thanks | 5 | thanks |
4 | -- PMM | 6 | -- PMM |
5 | 7 | ||
6 | The following changes since commit ef3a6af5e789ff078d1fef880f9dfb6adf18e8f1: | 8 | The following changes since commit b3f846c59d8405bb87c551187721fc92ff2f1b92: |
7 | 9 | ||
8 | Merge remote-tracking branch 'remotes/kraxel/tags/vga-20181029-pull-request' into staging (2018-10-29 12:59:15 +0000) | 10 | Merge remote-tracking branch 'remotes/huth-gitlab/tags/pull-request-2021-01-11v2' into staging (2021-01-11 15:15:35 +0000) |
9 | 11 | ||
10 | are available in the Git repository at: | 12 | are available in the Git repository at: |
11 | 13 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20181029 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210112 |
13 | 15 | ||
14 | for you to fetch changes up to 20cf5663734310a282e27b7389bc9f53ffe227e6: | 16 | for you to fetch changes up to 19d131395ccaf503db21dadd8257e6dc9fc1d7de: |
15 | 17 | ||
16 | tests/boot-serial-test: Add microbit board testcase (2018-10-29 15:19:48 +0000) | 18 | ui/cocoa: Fix openFile: deprecation on Big Sur (2021-01-12 11:38:37 +0000) |
17 | 19 | ||
18 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
19 | target-arm queue: | 21 | target-arm queue: |
20 | * microbit: Add the UART to our nRF51 SoC model | 22 | * arm: Support emulation of ARMv8.4-TTST extension |
21 | * Add a virtual Xilinx Versal board "xlnx-versal-virt" | 23 | * arm: Update cpu.h ID register field definitions |
22 | * hw/arm/virt: Set VIRT_COMPAT_3_0 compat | 24 | * arm: Fix breakage of XScale instruction emulation |
25 | * hw/net/lan9118: Fix RX Status FIFO PEEK value | ||
26 | * npcm7xx: Add ADC and PWM emulation | ||
27 | * ui/cocoa: Make "open docs" help menu entry work again when binary | ||
28 | is run from the build tree | ||
29 | * ui/cocoa: Fix openFile: deprecation on Big Sur | ||
30 | * docs: Add qemu-storage-daemon(1) manpage to meson.build | ||
31 | * docs: Build and install all the docs in a single manual | ||
23 | 32 | ||
24 | ---------------------------------------------------------------- | 33 | ---------------------------------------------------------------- |
25 | Edgar E. Iglesias (2): | 34 | Hao Wu (6): |
26 | hw/arm: versal: Add a model of Xilinx Versal SoC | 35 | hw/misc: Add clock converter in NPCM7XX CLK module |
27 | hw/arm: versal: Add a virtual Xilinx Versal board | 36 | hw/timer: Refactor NPCM7XX Timer to use CLK clock |
37 | hw/adc: Add an ADC module for NPCM7XX | ||
38 | hw/misc: Add a PWM module for NPCM7XX | ||
39 | hw/misc: Add QTest for NPCM7XX PWM Module | ||
40 | hw/*: Use type casting for SysBusDevice in NPCM7XX | ||
28 | 41 | ||
29 | Eric Auger (1): | 42 | Leif Lindholm (6): |
30 | hw/arm/virt: Set VIRT_COMPAT_3_0 compat | 43 | target/arm: fix typo in cpu.h ID_AA64PFR1 field name |
44 | target/arm: make ARMCPU.clidr 64-bit | ||
45 | target/arm: make ARMCPU.ctr 64-bit | ||
46 | target/arm: add descriptions of CLIDR_EL1, CCSIDR_EL1, CTR_EL0 to cpu.h | ||
47 | target/arm: add aarch64 ID register fields to cpu.h | ||
48 | target/arm: add aarch32 ID register fields to cpu.h | ||
31 | 49 | ||
32 | Julia Suvorova (3): | 50 | Peter Maydell (5): |
33 | hw/char: Implement nRF51 SoC UART | 51 | docs: Add qemu-storage-daemon(1) manpage to meson.build |
34 | hw/arm/nrf51_soc: Connect UART to nRF51 SoC | 52 | docs: Build and install all the docs in a single manual |
35 | tests/boot-serial-test: Add microbit board testcase | 53 | target/arm: Don't decode insns in the XScale/iWMMXt space as cp insns |
54 | hw/net/lan9118: Fix RX Status FIFO PEEK value | ||
55 | hw/net/lan9118: Add symbolic constants for register offsets | ||
36 | 56 | ||
37 | hw/arm/Makefile.objs | 1 + | 57 | Roman Bolshakov (2): |
38 | hw/char/Makefile.objs | 1 + | 58 | ui/cocoa: Update path to docs in build tree |
39 | include/hw/arm/nrf51_soc.h | 3 + | 59 | ui/cocoa: Fix openFile: deprecation on Big Sur |
40 | include/hw/arm/xlnx-versal.h | 122 +++++++++ | ||
41 | include/hw/char/nrf51_uart.h | 78 ++++++ | ||
42 | hw/arm/microbit.c | 2 + | ||
43 | hw/arm/nrf51_soc.c | 20 ++ | ||
44 | hw/arm/virt.c | 4 + | ||
45 | hw/arm/xlnx-versal-virt.c | 493 ++++++++++++++++++++++++++++++++++++ | ||
46 | hw/arm/xlnx-versal.c | 323 +++++++++++++++++++++++ | ||
47 | hw/char/nrf51_uart.c | 330 ++++++++++++++++++++++++ | ||
48 | tests/boot-serial-test.c | 19 ++ | ||
49 | default-configs/aarch64-softmmu.mak | 1 + | ||
50 | hw/char/trace-events | 4 + | ||
51 | 14 files changed, 1401 insertions(+) | ||
52 | create mode 100644 include/hw/arm/xlnx-versal.h | ||
53 | create mode 100644 include/hw/char/nrf51_uart.h | ||
54 | create mode 100644 hw/arm/xlnx-versal-virt.c | ||
55 | create mode 100644 hw/arm/xlnx-versal.c | ||
56 | create mode 100644 hw/char/nrf51_uart.c | ||
57 | 60 | ||
61 | Rémi Denis-Courmont (2): | ||
62 | target/arm: ARMv8.4-TTST extension | ||
63 | target/arm: enable Small Translation tables in max CPU | ||
64 | |||
65 | docs/conf.py | 46 ++- | ||
66 | docs/devel/conf.py | 15 - | ||
67 | docs/index.html.in | 17 - | ||
68 | docs/interop/conf.py | 28 -- | ||
69 | docs/meson.build | 65 ++-- | ||
70 | docs/specs/conf.py | 16 - | ||
71 | docs/system/arm/nuvoton.rst | 4 +- | ||
72 | docs/system/conf.py | 28 -- | ||
73 | docs/tools/conf.py | 37 -- | ||
74 | docs/user/conf.py | 15 - | ||
75 | meson.build | 1 + | ||
76 | hw/adc/trace.h | 1 + | ||
77 | include/hw/adc/npcm7xx_adc.h | 69 ++++ | ||
78 | include/hw/arm/npcm7xx.h | 4 + | ||
79 | include/hw/misc/npcm7xx_clk.h | 146 ++++++- | ||
80 | include/hw/misc/npcm7xx_pwm.h | 105 +++++ | ||
81 | include/hw/timer/npcm7xx_timer.h | 1 + | ||
82 | target/arm/cpu.h | 85 ++++- | ||
83 | hw/adc/npcm7xx_adc.c | 301 +++++++++++++++ | ||
84 | hw/arm/npcm7xx.c | 55 ++- | ||
85 | hw/arm/npcm7xx_boards.c | 2 +- | ||
86 | hw/mem/npcm7xx_mc.c | 2 +- | ||
87 | hw/misc/npcm7xx_clk.c | 807 ++++++++++++++++++++++++++++++++++++++- | ||
88 | hw/misc/npcm7xx_gcr.c | 2 +- | ||
89 | hw/misc/npcm7xx_pwm.c | 550 ++++++++++++++++++++++++++ | ||
90 | hw/misc/npcm7xx_rng.c | 2 +- | ||
91 | hw/net/lan9118.c | 26 +- | ||
92 | hw/nvram/npcm7xx_otp.c | 2 +- | ||
93 | hw/ssi/npcm7xx_fiu.c | 2 +- | ||
94 | hw/timer/npcm7xx_timer.c | 39 +- | ||
95 | target/arm/cpu64.c | 1 + | ||
96 | target/arm/helper.c | 15 +- | ||
97 | target/arm/translate.c | 7 + | ||
98 | tests/qtest/npcm7xx_adc-test.c | 377 ++++++++++++++++++ | ||
99 | tests/qtest/npcm7xx_pwm-test.c | 490 ++++++++++++++++++++++++ | ||
100 | hw/adc/meson.build | 1 + | ||
101 | hw/adc/trace-events | 5 + | ||
102 | hw/misc/meson.build | 1 + | ||
103 | hw/misc/trace-events | 6 + | ||
104 | tests/qtest/meson.build | 4 +- | ||
105 | ui/cocoa.m | 7 +- | ||
106 | 41 files changed, 3124 insertions(+), 263 deletions(-) | ||
107 | delete mode 100644 docs/devel/conf.py | ||
108 | delete mode 100644 docs/index.html.in | ||
109 | delete mode 100644 docs/interop/conf.py | ||
110 | delete mode 100644 docs/specs/conf.py | ||
111 | delete mode 100644 docs/system/conf.py | ||
112 | delete mode 100644 docs/tools/conf.py | ||
113 | delete mode 100644 docs/user/conf.py | ||
114 | create mode 100644 hw/adc/trace.h | ||
115 | create mode 100644 include/hw/adc/npcm7xx_adc.h | ||
116 | create mode 100644 include/hw/misc/npcm7xx_pwm.h | ||
117 | create mode 100644 hw/adc/npcm7xx_adc.c | ||
118 | create mode 100644 hw/misc/npcm7xx_pwm.c | ||
119 | create mode 100644 tests/qtest/npcm7xx_adc-test.c | ||
120 | create mode 100644 tests/qtest/npcm7xx_pwm-test.c | ||
121 | create mode 100644 hw/adc/trace-events | ||
122 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> | ||
1 | 2 | ||
3 | This adds for the Small Translation tables extension in AArch64 state. | ||
4 | |||
5 | Signed-off-by: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/cpu.h | 5 +++++ | ||
10 | target/arm/helper.c | 15 +++++++++++++-- | ||
11 | 2 files changed, 18 insertions(+), 2 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/cpu.h | ||
16 | +++ b/target/arm/cpu.h | ||
17 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_uao(const ARMISARegisters *id) | ||
18 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, UAO) != 0; | ||
19 | } | ||
20 | |||
21 | +static inline bool isar_feature_aa64_st(const ARMISARegisters *id) | ||
22 | +{ | ||
23 | + return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, ST) != 0; | ||
24 | +} | ||
25 | + | ||
26 | static inline bool isar_feature_aa64_bti(const ARMISARegisters *id) | ||
27 | { | ||
28 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, BT) != 0; | ||
29 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/helper.c | ||
32 | +++ b/target/arm/helper.c | ||
33 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
34 | { | ||
35 | uint64_t tcr = regime_tcr(env, mmu_idx)->raw_tcr; | ||
36 | bool epd, hpd, using16k, using64k; | ||
37 | - int select, tsz, tbi; | ||
38 | + int select, tsz, tbi, max_tsz; | ||
39 | |||
40 | if (!regime_has_2_ranges(mmu_idx)) { | ||
41 | select = 0; | ||
42 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
43 | hpd = extract64(tcr, 42, 1); | ||
44 | } | ||
45 | } | ||
46 | - tsz = MIN(tsz, 39); /* TODO: ARMv8.4-TTST */ | ||
47 | + | ||
48 | + if (cpu_isar_feature(aa64_st, env_archcpu(env))) { | ||
49 | + max_tsz = 48 - using64k; | ||
50 | + } else { | ||
51 | + max_tsz = 39; | ||
52 | + } | ||
53 | + | ||
54 | + tsz = MIN(tsz, max_tsz); | ||
55 | tsz = MAX(tsz, 16); /* TODO: ARMv8.2-LVA */ | ||
56 | |||
57 | /* Present TBI as a composite with TBID. */ | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
59 | if (!aarch64 || stride == 9) { | ||
60 | /* AArch32 or 4KB pages */ | ||
61 | startlevel = 2 - sl0; | ||
62 | + | ||
63 | + if (cpu_isar_feature(aa64_st, cpu)) { | ||
64 | + startlevel &= 3; | ||
65 | + } | ||
66 | } else { | ||
67 | /* 16KB or 64KB pages */ | ||
68 | startlevel = 3 - sl0; | ||
69 | -- | ||
70 | 2.20.1 | ||
71 | |||
72 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> | ||
1 | 2 | ||
3 | Signed-off-by: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | --- | ||
7 | target/arm/cpu64.c | 1 + | ||
8 | 1 file changed, 1 insertion(+) | ||
9 | |||
10 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/arm/cpu64.c | ||
13 | +++ b/target/arm/cpu64.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
15 | t = cpu->isar.id_aa64mmfr2; | ||
16 | t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); | ||
17 | t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* TTCNP */ | ||
18 | + t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ | ||
19 | cpu->isar.id_aa64mmfr2 = t; | ||
20 | |||
21 | /* Replicate the same data to the 32-bit id registers. */ | ||
22 | -- | ||
23 | 2.20.1 | ||
24 | |||
25 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Leif Lindholm <leif@nuviainc.com> |
---|---|---|---|
2 | 2 | ||
3 | We are missing the VIRT_COMPAT_3_0 definition and setting. | 3 | SBSS -> SSBS |
4 | Let's add them. | ||
5 | 4 | ||
6 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 5 | Signed-off-by: Leif Lindholm <leif@nuviainc.com> |
7 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 20181024085602.16611-1-eric.auger@redhat.com | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
9 | Message-id: 20210108185154.8108-2-leif@nuviainc.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | hw/arm/virt.c | 4 ++++ | 12 | target/arm/cpu.h | 2 +- |
12 | 1 file changed, 4 insertions(+) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 14 | ||
14 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/virt.c | 17 | --- a/target/arm/cpu.h |
17 | +++ b/hw/arm/virt.c | 18 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_3_1_options(MachineClass *mc) | 19 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_AA64PFR0, RAS, 28, 4) |
19 | } | 20 | FIELD(ID_AA64PFR0, SVE, 32, 4) |
20 | DEFINE_VIRT_MACHINE_AS_LATEST(3, 1) | 21 | |
21 | 22 | FIELD(ID_AA64PFR1, BT, 0, 4) | |
22 | +#define VIRT_COMPAT_3_0 \ | 23 | -FIELD(ID_AA64PFR1, SBSS, 4, 4) |
23 | + HW_COMPAT_3_0 | 24 | +FIELD(ID_AA64PFR1, SSBS, 4, 4) |
24 | + | 25 | FIELD(ID_AA64PFR1, MTE, 8, 4) |
25 | static void virt_3_0_instance_init(Object *obj) | 26 | FIELD(ID_AA64PFR1, RAS_FRAC, 12, 4) |
26 | { | ||
27 | virt_3_1_instance_init(obj); | ||
28 | @@ -XXX,XX +XXX,XX @@ static void virt_3_0_instance_init(Object *obj) | ||
29 | static void virt_machine_3_0_options(MachineClass *mc) | ||
30 | { | ||
31 | virt_machine_3_1_options(mc); | ||
32 | + SET_MACHINE_COMPAT(mc, VIRT_COMPAT_3_0); | ||
33 | } | ||
34 | DEFINE_VIRT_MACHINE(3, 0) | ||
35 | 27 | ||
36 | -- | 28 | -- |
37 | 2.19.1 | 29 | 2.20.1 |
38 | 30 | ||
39 | 31 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Leif Lindholm <leif@nuviainc.com> | ||
1 | 2 | ||
3 | The AArch64 view of CLIDR_EL1 extends the ICB field to include also bit | ||
4 | 32, as well as adding a Ttype<n> field when FEAT_MTE is implemented. | ||
5 | Extend the clidr field to be able to hold this context. | ||
6 | |||
7 | Signed-off-by: Leif Lindholm <leif@nuviainc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
11 | Message-id: 20210108185154.8108-3-leif@nuviainc.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/cpu.h | 2 +- | ||
15 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
16 | |||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | ||
22 | uint32_t id_afr0; | ||
23 | uint64_t id_aa64afr0; | ||
24 | uint64_t id_aa64afr1; | ||
25 | - uint32_t clidr; | ||
26 | + uint64_t clidr; | ||
27 | uint64_t mp_affinity; /* MP ID without feature bits */ | ||
28 | /* The elements of this array are the CCSIDR values for each cache, | ||
29 | * in the order L1DCache, L1ICache, L2DCache, L2ICache, etc. | ||
30 | -- | ||
31 | 2.20.1 | ||
32 | |||
33 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Leif Lindholm <leif@nuviainc.com> | ||
1 | 2 | ||
3 | When FEAT_MTE is implemented, the AArch64 view of CTR_EL0 adds the | ||
4 | TminLine field in bits [37:32]. | ||
5 | Extend the ctr field to be able to hold this context. | ||
6 | |||
7 | Signed-off-by: Leif Lindholm <leif@nuviainc.com> | ||
8 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
11 | Message-id: 20210108185154.8108-4-leif@nuviainc.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/cpu.h | 2 +- | ||
15 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
16 | |||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | ||
22 | uint64_t midr; | ||
23 | uint32_t revidr; | ||
24 | uint32_t reset_fpsid; | ||
25 | - uint32_t ctr; | ||
26 | + uint64_t ctr; | ||
27 | uint32_t reset_sctlr; | ||
28 | uint64_t pmceid0; | ||
29 | uint64_t pmceid1; | ||
30 | -- | ||
31 | 2.20.1 | ||
32 | |||
33 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Leif Lindholm <leif@nuviainc.com> | ||
1 | 2 | ||
3 | Signed-off-by: Leif Lindholm <leif@nuviainc.com> | ||
4 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
5 | Message-id: 20210108185154.8108-5-leif@nuviainc.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/cpu.h | 31 +++++++++++++++++++++++++++++++ | ||
9 | 1 file changed, 31 insertions(+) | ||
10 | |||
11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/cpu.h | ||
14 | +++ b/target/arm/cpu.h | ||
15 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_FPCCR, ASPEN, 31, 1) | ||
16 | /* | ||
17 | * System register ID fields. | ||
18 | */ | ||
19 | +FIELD(CLIDR_EL1, CTYPE1, 0, 3) | ||
20 | +FIELD(CLIDR_EL1, CTYPE2, 3, 3) | ||
21 | +FIELD(CLIDR_EL1, CTYPE3, 6, 3) | ||
22 | +FIELD(CLIDR_EL1, CTYPE4, 9, 3) | ||
23 | +FIELD(CLIDR_EL1, CTYPE5, 12, 3) | ||
24 | +FIELD(CLIDR_EL1, CTYPE6, 15, 3) | ||
25 | +FIELD(CLIDR_EL1, CTYPE7, 18, 3) | ||
26 | +FIELD(CLIDR_EL1, LOUIS, 21, 3) | ||
27 | +FIELD(CLIDR_EL1, LOC, 24, 3) | ||
28 | +FIELD(CLIDR_EL1, LOUU, 27, 3) | ||
29 | +FIELD(CLIDR_EL1, ICB, 30, 3) | ||
30 | + | ||
31 | +/* When FEAT_CCIDX is implemented */ | ||
32 | +FIELD(CCSIDR_EL1, CCIDX_LINESIZE, 0, 3) | ||
33 | +FIELD(CCSIDR_EL1, CCIDX_ASSOCIATIVITY, 3, 21) | ||
34 | +FIELD(CCSIDR_EL1, CCIDX_NUMSETS, 32, 24) | ||
35 | + | ||
36 | +/* When FEAT_CCIDX is not implemented */ | ||
37 | +FIELD(CCSIDR_EL1, LINESIZE, 0, 3) | ||
38 | +FIELD(CCSIDR_EL1, ASSOCIATIVITY, 3, 10) | ||
39 | +FIELD(CCSIDR_EL1, NUMSETS, 13, 15) | ||
40 | + | ||
41 | +FIELD(CTR_EL0, IMINLINE, 0, 4) | ||
42 | +FIELD(CTR_EL0, L1IP, 14, 2) | ||
43 | +FIELD(CTR_EL0, DMINLINE, 16, 4) | ||
44 | +FIELD(CTR_EL0, ERG, 20, 4) | ||
45 | +FIELD(CTR_EL0, CWG, 24, 4) | ||
46 | +FIELD(CTR_EL0, IDC, 28, 1) | ||
47 | +FIELD(CTR_EL0, DIC, 29, 1) | ||
48 | +FIELD(CTR_EL0, TMINLINE, 32, 6) | ||
49 | + | ||
50 | FIELD(MIDR_EL1, REVISION, 0, 4) | ||
51 | FIELD(MIDR_EL1, PARTNUM, 4, 12) | ||
52 | FIELD(MIDR_EL1, ARCHITECTURE, 16, 4) | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Leif Lindholm <leif@nuviainc.com> | ||
1 | 2 | ||
3 | Add entries present in ARM DDI 0487F.c (August 2020). | ||
4 | |||
5 | Signed-off-by: Leif Lindholm <leif@nuviainc.com> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
8 | Message-id: 20210108185154.8108-6-leif@nuviainc.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/cpu.h | 15 +++++++++++++++ | ||
12 | 1 file changed, 15 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/cpu.h | ||
17 | +++ b/target/arm/cpu.h | ||
18 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_AA64ISAR1, GPI, 28, 4) | ||
19 | FIELD(ID_AA64ISAR1, FRINTTS, 32, 4) | ||
20 | FIELD(ID_AA64ISAR1, SB, 36, 4) | ||
21 | FIELD(ID_AA64ISAR1, SPECRES, 40, 4) | ||
22 | +FIELD(ID_AA64ISAR1, BF16, 44, 4) | ||
23 | +FIELD(ID_AA64ISAR1, DGH, 48, 4) | ||
24 | +FIELD(ID_AA64ISAR1, I8MM, 52, 4) | ||
25 | |||
26 | FIELD(ID_AA64PFR0, EL0, 0, 4) | ||
27 | FIELD(ID_AA64PFR0, EL1, 4, 4) | ||
28 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_AA64PFR0, ADVSIMD, 20, 4) | ||
29 | FIELD(ID_AA64PFR0, GIC, 24, 4) | ||
30 | FIELD(ID_AA64PFR0, RAS, 28, 4) | ||
31 | FIELD(ID_AA64PFR0, SVE, 32, 4) | ||
32 | +FIELD(ID_AA64PFR0, SEL2, 36, 4) | ||
33 | +FIELD(ID_AA64PFR0, MPAM, 40, 4) | ||
34 | +FIELD(ID_AA64PFR0, AMU, 44, 4) | ||
35 | +FIELD(ID_AA64PFR0, DIT, 48, 4) | ||
36 | +FIELD(ID_AA64PFR0, CSV2, 56, 4) | ||
37 | +FIELD(ID_AA64PFR0, CSV3, 60, 4) | ||
38 | |||
39 | FIELD(ID_AA64PFR1, BT, 0, 4) | ||
40 | FIELD(ID_AA64PFR1, SSBS, 4, 4) | ||
41 | FIELD(ID_AA64PFR1, MTE, 8, 4) | ||
42 | FIELD(ID_AA64PFR1, RAS_FRAC, 12, 4) | ||
43 | +FIELD(ID_AA64PFR1, MPAM_FRAC, 16, 4) | ||
44 | |||
45 | FIELD(ID_AA64MMFR0, PARANGE, 0, 4) | ||
46 | FIELD(ID_AA64MMFR0, ASIDBITS, 4, 4) | ||
47 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_AA64MMFR0, TGRAN16_2, 32, 4) | ||
48 | FIELD(ID_AA64MMFR0, TGRAN64_2, 36, 4) | ||
49 | FIELD(ID_AA64MMFR0, TGRAN4_2, 40, 4) | ||
50 | FIELD(ID_AA64MMFR0, EXS, 44, 4) | ||
51 | +FIELD(ID_AA64MMFR0, FGT, 56, 4) | ||
52 | +FIELD(ID_AA64MMFR0, ECV, 60, 4) | ||
53 | |||
54 | FIELD(ID_AA64MMFR1, HAFDBS, 0, 4) | ||
55 | FIELD(ID_AA64MMFR1, VMIDBITS, 4, 4) | ||
56 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_AA64MMFR1, LO, 16, 4) | ||
57 | FIELD(ID_AA64MMFR1, PAN, 20, 4) | ||
58 | FIELD(ID_AA64MMFR1, SPECSEI, 24, 4) | ||
59 | FIELD(ID_AA64MMFR1, XNX, 28, 4) | ||
60 | +FIELD(ID_AA64MMFR1, TWED, 32, 4) | ||
61 | +FIELD(ID_AA64MMFR1, ETS, 36, 4) | ||
62 | |||
63 | FIELD(ID_AA64MMFR2, CNP, 0, 4) | ||
64 | FIELD(ID_AA64MMFR2, UAO, 4, 4) | ||
65 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_AA64DFR0, CTX_CMPS, 28, 4) | ||
66 | FIELD(ID_AA64DFR0, PMSVER, 32, 4) | ||
67 | FIELD(ID_AA64DFR0, DOUBLELOCK, 36, 4) | ||
68 | FIELD(ID_AA64DFR0, TRACEFILT, 40, 4) | ||
69 | +FIELD(ID_AA64DFR0, MTPMU, 48, 4) | ||
70 | |||
71 | FIELD(ID_DFR0, COPDBG, 0, 4) | ||
72 | FIELD(ID_DFR0, COPSDBG, 4, 4) | ||
73 | -- | ||
74 | 2.20.1 | ||
75 | |||
76 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Leif Lindholm <leif@nuviainc.com> | ||
1 | 2 | ||
3 | Add entries present in ARM DDI 0487F.c (August 2020). | ||
4 | |||
5 | Signed-off-by: Leif Lindholm <leif@nuviainc.com> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
8 | Message-id: 20210108185154.8108-7-leif@nuviainc.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/cpu.h | 28 ++++++++++++++++++++++++++++ | ||
12 | 1 file changed, 28 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/cpu.h | ||
17 | +++ b/target/arm/cpu.h | ||
18 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_ISAR6, DP, 4, 4) | ||
19 | FIELD(ID_ISAR6, FHM, 8, 4) | ||
20 | FIELD(ID_ISAR6, SB, 12, 4) | ||
21 | FIELD(ID_ISAR6, SPECRES, 16, 4) | ||
22 | +FIELD(ID_ISAR6, BF16, 20, 4) | ||
23 | +FIELD(ID_ISAR6, I8MM, 24, 4) | ||
24 | |||
25 | FIELD(ID_MMFR0, VMSA, 0, 4) | ||
26 | FIELD(ID_MMFR0, PMSA, 4, 4) | ||
27 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_MMFR0, AUXREG, 20, 4) | ||
28 | FIELD(ID_MMFR0, FCSE, 24, 4) | ||
29 | FIELD(ID_MMFR0, INNERSHR, 28, 4) | ||
30 | |||
31 | +FIELD(ID_MMFR1, L1HVDVA, 0, 4) | ||
32 | +FIELD(ID_MMFR1, L1UNIVA, 4, 4) | ||
33 | +FIELD(ID_MMFR1, L1HVDSW, 8, 4) | ||
34 | +FIELD(ID_MMFR1, L1UNISW, 12, 4) | ||
35 | +FIELD(ID_MMFR1, L1HVD, 16, 4) | ||
36 | +FIELD(ID_MMFR1, L1UNI, 20, 4) | ||
37 | +FIELD(ID_MMFR1, L1TSTCLN, 24, 4) | ||
38 | +FIELD(ID_MMFR1, BPRED, 28, 4) | ||
39 | + | ||
40 | +FIELD(ID_MMFR2, L1HVDFG, 0, 4) | ||
41 | +FIELD(ID_MMFR2, L1HVDBG, 4, 4) | ||
42 | +FIELD(ID_MMFR2, L1HVDRNG, 8, 4) | ||
43 | +FIELD(ID_MMFR2, HVDTLB, 12, 4) | ||
44 | +FIELD(ID_MMFR2, UNITLB, 16, 4) | ||
45 | +FIELD(ID_MMFR2, MEMBARR, 20, 4) | ||
46 | +FIELD(ID_MMFR2, WFISTALL, 24, 4) | ||
47 | +FIELD(ID_MMFR2, HWACCFLG, 28, 4) | ||
48 | + | ||
49 | FIELD(ID_MMFR3, CMAINTVA, 0, 4) | ||
50 | FIELD(ID_MMFR3, CMAINTSW, 4, 4) | ||
51 | FIELD(ID_MMFR3, BPMAINT, 8, 4) | ||
52 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_MMFR4, LSM, 20, 4) | ||
53 | FIELD(ID_MMFR4, CCIDX, 24, 4) | ||
54 | FIELD(ID_MMFR4, EVT, 28, 4) | ||
55 | |||
56 | +FIELD(ID_MMFR5, ETS, 0, 4) | ||
57 | + | ||
58 | FIELD(ID_PFR0, STATE0, 0, 4) | ||
59 | FIELD(ID_PFR0, STATE1, 4, 4) | ||
60 | FIELD(ID_PFR0, STATE2, 8, 4) | ||
61 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_PFR1, SEC_FRAC, 20, 4) | ||
62 | FIELD(ID_PFR1, VIRT_FRAC, 24, 4) | ||
63 | FIELD(ID_PFR1, GIC, 28, 4) | ||
64 | |||
65 | +FIELD(ID_PFR2, CSV3, 0, 4) | ||
66 | +FIELD(ID_PFR2, SSBS, 4, 4) | ||
67 | +FIELD(ID_PFR2, RAS_FRAC, 8, 4) | ||
68 | + | ||
69 | FIELD(ID_AA64ISAR0, AES, 4, 4) | ||
70 | FIELD(ID_AA64ISAR0, SHA1, 8, 4) | ||
71 | FIELD(ID_AA64ISAR0, SHA2, 12, 4) | ||
72 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_DFR0, MPROFDBG, 20, 4) | ||
73 | FIELD(ID_DFR0, PERFMON, 24, 4) | ||
74 | FIELD(ID_DFR0, TRACEFILT, 28, 4) | ||
75 | |||
76 | +FIELD(ID_DFR1, MTPMU, 0, 4) | ||
77 | + | ||
78 | FIELD(DBGDIDR, SE_IMP, 12, 1) | ||
79 | FIELD(DBGDIDR, NSUHD_IMP, 14, 1) | ||
80 | FIELD(DBGDIDR, VERSION, 16, 4) | ||
81 | -- | ||
82 | 2.20.1 | ||
83 | |||
84 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Roman Bolshakov <r.bolshakov@yadro.com> | ||
1 | 2 | ||
3 | QEMU documentation can't be opened if QEMU is run from build tree | ||
4 | because executables are placed in the top of build tree after conversion | ||
5 | to meson. | ||
6 | |||
7 | Signed-off-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
8 | Reported-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20210108213815.64678-1-r.bolshakov@yadro.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | ui/cocoa.m | 2 +- | ||
14 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
15 | |||
16 | diff --git a/ui/cocoa.m b/ui/cocoa.m | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/ui/cocoa.m | ||
19 | +++ b/ui/cocoa.m | ||
20 | @@ -XXX,XX +XXX,XX @@ QemuCocoaView *cocoaView; | ||
21 | - (void) openDocumentation: (NSString *) filename | ||
22 | { | ||
23 | /* Where to look for local files */ | ||
24 | - NSString *path_array[] = {@"../share/doc/qemu/", @"../doc/qemu/", @"../docs/"}; | ||
25 | + NSString *path_array[] = {@"../share/doc/qemu/", @"../doc/qemu/", @"docs/"}; | ||
26 | NSString *full_file_path; | ||
27 | |||
28 | /* iterate thru the possible paths until the file is found */ | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In commit 1982e1602d15 we added a new qemu-storage-daemon(1) manpage. | ||
2 | At the moment new manpages have to be listed both in the conf.py for | ||
3 | Sphinx and also in docs/meson.build for Meson. We forgot the second | ||
4 | of those -- correct the omission. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20210108161416.21129-2-peter.maydell@linaro.org | ||
10 | --- | ||
11 | docs/meson.build | 1 + | ||
12 | 1 file changed, 1 insertion(+) | ||
13 | |||
14 | diff --git a/docs/meson.build b/docs/meson.build | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/docs/meson.build | ||
17 | +++ b/docs/meson.build | ||
18 | @@ -XXX,XX +XXX,XX @@ if build_docs | ||
19 | 'qemu-img.1': (have_tools ? 'man1' : ''), | ||
20 | 'qemu-nbd.8': (have_tools ? 'man8' : ''), | ||
21 | 'qemu-pr-helper.8': (have_tools ? 'man8' : ''), | ||
22 | + 'qemu-storage-daemon.1': (have_tools ? 'man1' : ''), | ||
23 | 'qemu-trace-stap.1': (config_host.has_key('CONFIG_TRACE_SYSTEMTAP') ? 'man1' : ''), | ||
24 | 'virtfs-proxy-helper.1': (have_virtfs_proxy_helper ? 'man1' : ''), | ||
25 | 'virtiofsd.1': (have_virtiofsd ? 'man1' : ''), | ||
26 | -- | ||
27 | 2.20.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | When we first converted our documentation to Sphinx, we split it into | |
2 | multiple manuals (system, interop, tools, etc), which are all built | ||
3 | separately. The primary driver for this was wanting to be able to | ||
4 | avoid shipping the 'devel' manual to end-users. However, this is | ||
5 | working against the grain of the way Sphinx wants to be used and | ||
6 | causes some annoyances: | ||
7 | * Cross-references between documents become much harder or | ||
8 | possibly impossible | ||
9 | * There is no single index to the whole documentation | ||
10 | * Within one manual there's no links or table-of-contents info | ||
11 | that lets you easily navigate to the others | ||
12 | * The devel manual doesn't get published on the QEMU website | ||
13 | (it would be nice to able to refer to it there) | ||
14 | |||
15 | Merely hiding our developer documentation from end users seems like | ||
16 | it's not enough benefit for these costs. Combine all the | ||
17 | documentation into a single manual (the same way that the readthedocs | ||
18 | site builds it) and install the whole thing. The previous manual | ||
19 | divisions remain as the new top level sections in the manual. | ||
20 | |||
21 | * The per-manual conf.py files are no longer needed | ||
22 | * The man_pages[] specifications previously in each per-manual | ||
23 | conf.py move to the top level conf.py | ||
24 | * docs/meson.build logic is simplified as we now only need to run | ||
25 | Sphinx once for the HTML and then once for the manpages5B | ||
26 | * The old index.html.in that produced the top-level page with | ||
27 | links to each manual is no longer needed | ||
28 | |||
29 | Unfortunately this means that we now have to build the HTML | ||
30 | documentation into docs/manual in the build tree rather than directly | ||
31 | into docs/; otherwise it is too awkward to ensure we install only the | ||
32 | built manual and not also the dependency info, stamp file, etc. The | ||
33 | manual still ends up in the same place in the final installed | ||
34 | directory, but anybody who was consulting documentation from within | ||
35 | the build tree will have to adjust where they're looking. | ||
36 | |||
37 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
38 | Reviewed-by: Paolo Bonzini <pbonzini@redhat.com> | ||
39 | Message-id: 20210108161416.21129-3-peter.maydell@linaro.org | ||
40 | --- | ||
41 | docs/conf.py | 46 ++++++++++++++++++++++++++++++- | ||
42 | docs/devel/conf.py | 15 ----------- | ||
43 | docs/index.html.in | 17 ------------ | ||
44 | docs/interop/conf.py | 28 ------------------- | ||
45 | docs/meson.build | 64 +++++++++++++++++--------------------------- | ||
46 | docs/specs/conf.py | 16 ----------- | ||
47 | docs/system/conf.py | 28 ------------------- | ||
48 | docs/tools/conf.py | 37 ------------------------- | ||
49 | docs/user/conf.py | 15 ----------- | ||
50 | 9 files changed, 70 insertions(+), 196 deletions(-) | ||
51 | delete mode 100644 docs/devel/conf.py | ||
52 | delete mode 100644 docs/index.html.in | ||
53 | delete mode 100644 docs/interop/conf.py | ||
54 | delete mode 100644 docs/specs/conf.py | ||
55 | delete mode 100644 docs/system/conf.py | ||
56 | delete mode 100644 docs/tools/conf.py | ||
57 | delete mode 100644 docs/user/conf.py | ||
58 | |||
59 | diff --git a/docs/conf.py b/docs/conf.py | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/docs/conf.py | ||
62 | +++ b/docs/conf.py | ||
63 | @@ -XXX,XX +XXX,XX @@ latex_documents = [ | ||
64 | |||
65 | # -- Options for manual page output --------------------------------------- | ||
66 | # Individual manual/conf.py can override this to create man pages | ||
67 | -man_pages = [] | ||
68 | +man_pages = [ | ||
69 | + ('interop/qemu-ga', 'qemu-ga', | ||
70 | + 'QEMU Guest Agent', | ||
71 | + ['Michael Roth <mdroth@linux.vnet.ibm.com>'], 8), | ||
72 | + ('interop/qemu-ga-ref', 'qemu-ga-ref', | ||
73 | + 'QEMU Guest Agent Protocol Reference', | ||
74 | + [], 7), | ||
75 | + ('interop/qemu-qmp-ref', 'qemu-qmp-ref', | ||
76 | + 'QEMU QMP Reference Manual', | ||
77 | + [], 7), | ||
78 | + ('interop/qemu-storage-daemon-qmp-ref', 'qemu-storage-daemon-qmp-ref', | ||
79 | + 'QEMU Storage Daemon QMP Reference Manual', | ||
80 | + [], 7), | ||
81 | + ('system/qemu-manpage', 'qemu', | ||
82 | + 'QEMU User Documentation', | ||
83 | + ['Fabrice Bellard'], 1), | ||
84 | + ('system/qemu-block-drivers', 'qemu-block-drivers', | ||
85 | + 'QEMU block drivers reference', | ||
86 | + ['Fabrice Bellard and the QEMU Project developers'], 7), | ||
87 | + ('system/qemu-cpu-models', 'qemu-cpu-models', | ||
88 | + 'QEMU CPU Models', | ||
89 | + ['The QEMU Project developers'], 7), | ||
90 | + ('tools/qemu-img', 'qemu-img', | ||
91 | + 'QEMU disk image utility', | ||
92 | + ['Fabrice Bellard'], 1), | ||
93 | + ('tools/qemu-nbd', 'qemu-nbd', | ||
94 | + 'QEMU Disk Network Block Device Server', | ||
95 | + ['Anthony Liguori <anthony@codemonkey.ws>'], 8), | ||
96 | + ('tools/qemu-pr-helper', 'qemu-pr-helper', | ||
97 | + 'QEMU persistent reservation helper', | ||
98 | + [], 8), | ||
99 | + ('tools/qemu-storage-daemon', 'qemu-storage-daemon', | ||
100 | + 'QEMU storage daemon', | ||
101 | + [], 1), | ||
102 | + ('tools/qemu-trace-stap', 'qemu-trace-stap', | ||
103 | + 'QEMU SystemTap trace tool', | ||
104 | + [], 1), | ||
105 | + ('tools/virtfs-proxy-helper', 'virtfs-proxy-helper', | ||
106 | + 'QEMU 9p virtfs proxy filesystem helper', | ||
107 | + ['M. Mohan Kumar'], 1), | ||
108 | + ('tools/virtiofsd', 'virtiofsd', | ||
109 | + 'QEMU virtio-fs shared file system daemon', | ||
110 | + ['Stefan Hajnoczi <stefanha@redhat.com>', | ||
111 | + 'Masayoshi Mizuma <m.mizuma@jp.fujitsu.com>'], 1), | ||
112 | +] | ||
113 | |||
114 | # -- Options for Texinfo output ------------------------------------------- | ||
115 | |||
116 | diff --git a/docs/devel/conf.py b/docs/devel/conf.py | ||
117 | deleted file mode 100644 | ||
118 | index XXXXXXX..XXXXXXX | ||
119 | --- a/docs/devel/conf.py | ||
120 | +++ /dev/null | ||
121 | @@ -XXX,XX +XXX,XX @@ | ||
122 | -# -*- coding: utf-8 -*- | ||
123 | -# | ||
124 | -# QEMU documentation build configuration file for the 'devel' manual. | ||
125 | -# | ||
126 | -# This includes the top level conf file and then makes any necessary tweaks. | ||
127 | -import sys | ||
128 | -import os | ||
129 | - | ||
130 | -qemu_docdir = os.path.abspath("..") | ||
131 | -parent_config = os.path.join(qemu_docdir, "conf.py") | ||
132 | -exec(compile(open(parent_config, "rb").read(), parent_config, 'exec')) | ||
133 | - | ||
134 | -# This slightly misuses the 'description', but is the best way to get | ||
135 | -# the manual title to appear in the sidebar. | ||
136 | -html_theme_options['description'] = u'Developer''s Guide' | ||
137 | diff --git a/docs/index.html.in b/docs/index.html.in | ||
138 | deleted file mode 100644 | ||
139 | index XXXXXXX..XXXXXXX | ||
140 | --- a/docs/index.html.in | ||
141 | +++ /dev/null | ||
142 | @@ -XXX,XX +XXX,XX @@ | ||
143 | -<!DOCTYPE html> | ||
144 | -<html lang="en"> | ||
145 | - <head> | ||
146 | - <meta charset="UTF-8"> | ||
147 | - <title>QEMU @VERSION@ Documentation</title> | ||
148 | - </head> | ||
149 | - <body> | ||
150 | - <h1>QEMU @VERSION@ Documentation</h1> | ||
151 | - <ul> | ||
152 | - <li><a href="system/index.html">System Emulation User's Guide</a></li> | ||
153 | - <li><a href="user/index.html">User Mode Emulation User's Guide</a></li> | ||
154 | - <li><a href="tools/index.html">Tools Guide</a></li> | ||
155 | - <li><a href="interop/index.html">System Emulation Management and Interoperability Guide</a></li> | ||
156 | - <li><a href="specs/index.html">System Emulation Guest Hardware Specifications</a></li> | ||
157 | - </ul> | ||
158 | - </body> | ||
159 | -</html> | ||
160 | diff --git a/docs/interop/conf.py b/docs/interop/conf.py | ||
161 | deleted file mode 100644 | ||
162 | index XXXXXXX..XXXXXXX | ||
163 | --- a/docs/interop/conf.py | ||
164 | +++ /dev/null | ||
165 | @@ -XXX,XX +XXX,XX @@ | ||
166 | -# -*- coding: utf-8 -*- | ||
167 | -# | ||
168 | -# QEMU documentation build configuration file for the 'interop' manual. | ||
169 | -# | ||
170 | -# This includes the top level conf file and then makes any necessary tweaks. | ||
171 | -import sys | ||
172 | -import os | ||
173 | - | ||
174 | -qemu_docdir = os.path.abspath("..") | ||
175 | -parent_config = os.path.join(qemu_docdir, "conf.py") | ||
176 | -exec(compile(open(parent_config, "rb").read(), parent_config, 'exec')) | ||
177 | - | ||
178 | -# This slightly misuses the 'description', but is the best way to get | ||
179 | -# the manual title to appear in the sidebar. | ||
180 | -html_theme_options['description'] = u'System Emulation Management and Interoperability Guide' | ||
181 | - | ||
182 | -# One entry per manual page. List of tuples | ||
183 | -# (source start file, name, description, authors, manual section). | ||
184 | -man_pages = [ | ||
185 | - ('qemu-ga', 'qemu-ga', u'QEMU Guest Agent', | ||
186 | - ['Michael Roth <mdroth@linux.vnet.ibm.com>'], 8), | ||
187 | - ('qemu-ga-ref', 'qemu-ga-ref', 'QEMU Guest Agent Protocol Reference', | ||
188 | - [], 7), | ||
189 | - ('qemu-qmp-ref', 'qemu-qmp-ref', 'QEMU QMP Reference Manual', | ||
190 | - [], 7), | ||
191 | - ('qemu-storage-daemon-qmp-ref', 'qemu-storage-daemon-qmp-ref', | ||
192 | - 'QEMU Storage Daemon QMP Reference Manual', [], 7), | ||
193 | -] | ||
194 | diff --git a/docs/meson.build b/docs/meson.build | ||
195 | index XXXXXXX..XXXXXXX 100644 | ||
196 | --- a/docs/meson.build | ||
197 | +++ b/docs/meson.build | ||
198 | @@ -XXX,XX +XXX,XX @@ if build_docs | ||
199 | meson.source_root() / 'docs/sphinx/qmp_lexer.py', | ||
200 | qapi_gen_depends ] | ||
201 | |||
202 | - configure_file(output: 'index.html', | ||
203 | - input: files('index.html.in'), | ||
204 | - configuration: {'VERSION': meson.project_version()}, | ||
205 | - install_dir: qemu_docdir) | ||
206 | - manuals = [ 'devel', 'interop', 'tools', 'specs', 'system', 'user' ] | ||
207 | man_pages = { | ||
208 | - 'interop' : { | ||
209 | 'qemu-ga.8': (have_tools ? 'man8' : ''), | ||
210 | 'qemu-ga-ref.7': 'man7', | ||
211 | 'qemu-qmp-ref.7': 'man7', | ||
212 | 'qemu-storage-daemon-qmp-ref.7': (have_tools ? 'man7' : ''), | ||
213 | - }, | ||
214 | - 'tools': { | ||
215 | 'qemu-img.1': (have_tools ? 'man1' : ''), | ||
216 | 'qemu-nbd.8': (have_tools ? 'man8' : ''), | ||
217 | 'qemu-pr-helper.8': (have_tools ? 'man8' : ''), | ||
218 | @@ -XXX,XX +XXX,XX @@ if build_docs | ||
219 | 'qemu-trace-stap.1': (config_host.has_key('CONFIG_TRACE_SYSTEMTAP') ? 'man1' : ''), | ||
220 | 'virtfs-proxy-helper.1': (have_virtfs_proxy_helper ? 'man1' : ''), | ||
221 | 'virtiofsd.1': (have_virtiofsd ? 'man1' : ''), | ||
222 | - }, | ||
223 | - 'system': { | ||
224 | 'qemu.1': 'man1', | ||
225 | 'qemu-block-drivers.7': 'man7', | ||
226 | 'qemu-cpu-models.7': 'man7' | ||
227 | - }, | ||
228 | } | ||
229 | |||
230 | sphinxdocs = [] | ||
231 | sphinxmans = [] | ||
232 | - foreach manual : manuals | ||
233 | - private_dir = meson.current_build_dir() / (manual + '.p') | ||
234 | - output_dir = meson.current_build_dir() / manual | ||
235 | - input_dir = meson.current_source_dir() / manual | ||
236 | |||
237 | - this_manual = custom_target(manual + ' manual', | ||
238 | + private_dir = meson.current_build_dir() / 'manual.p' | ||
239 | + output_dir = meson.current_build_dir() / 'manual' | ||
240 | + input_dir = meson.current_source_dir() | ||
241 | + | ||
242 | + this_manual = custom_target('QEMU manual', | ||
243 | build_by_default: build_docs, | ||
244 | - output: [manual + '.stamp'], | ||
245 | - input: [files('conf.py'), files(manual / 'conf.py')], | ||
246 | - depfile: manual + '.d', | ||
247 | + output: 'docs.stamp', | ||
248 | + input: files('conf.py'), | ||
249 | + depfile: 'docs.d', | ||
250 | depend_files: sphinx_extn_depends, | ||
251 | command: [SPHINX_ARGS, '-Ddepfile=@DEPFILE@', | ||
252 | '-Ddepfile_stamp=@OUTPUT0@', | ||
253 | '-b', 'html', '-d', private_dir, | ||
254 | input_dir, output_dir]) | ||
255 | - sphinxdocs += this_manual | ||
256 | - if build_docs and manual != 'devel' | ||
257 | - install_subdir(output_dir, install_dir: qemu_docdir) | ||
258 | - endif | ||
259 | + sphinxdocs += this_manual | ||
260 | + install_subdir(output_dir, install_dir: qemu_docdir, strip_directory: true) | ||
261 | |||
262 | - these_man_pages = [] | ||
263 | - install_dirs = [] | ||
264 | - foreach page, section : man_pages.get(manual, {}) | ||
265 | - these_man_pages += page | ||
266 | - install_dirs += section == '' ? false : get_option('mandir') / section | ||
267 | - endforeach | ||
268 | - if these_man_pages.length() > 0 | ||
269 | - sphinxmans += custom_target(manual + ' man pages', | ||
270 | - build_by_default: build_docs, | ||
271 | - output: these_man_pages, | ||
272 | - input: this_manual, | ||
273 | - install: build_docs, | ||
274 | - install_dir: install_dirs, | ||
275 | - command: [SPHINX_ARGS, '-b', 'man', '-d', private_dir, | ||
276 | - input_dir, meson.current_build_dir()]) | ||
277 | - endif | ||
278 | + these_man_pages = [] | ||
279 | + install_dirs = [] | ||
280 | + foreach page, section : man_pages | ||
281 | + these_man_pages += page | ||
282 | + install_dirs += section == '' ? false : get_option('mandir') / section | ||
283 | endforeach | ||
284 | + | ||
285 | + sphinxmans += custom_target('QEMU man pages', | ||
286 | + build_by_default: build_docs, | ||
287 | + output: these_man_pages, | ||
288 | + input: this_manual, | ||
289 | + install: build_docs, | ||
290 | + install_dir: install_dirs, | ||
291 | + command: [SPHINX_ARGS, '-b', 'man', '-d', private_dir, | ||
292 | + input_dir, meson.current_build_dir()]) | ||
293 | + | ||
294 | alias_target('sphinxdocs', sphinxdocs) | ||
295 | alias_target('html', sphinxdocs) | ||
296 | alias_target('man', sphinxmans) | ||
297 | diff --git a/docs/specs/conf.py b/docs/specs/conf.py | ||
298 | deleted file mode 100644 | ||
299 | index XXXXXXX..XXXXXXX | ||
300 | --- a/docs/specs/conf.py | ||
301 | +++ /dev/null | ||
302 | @@ -XXX,XX +XXX,XX @@ | ||
303 | -# -*- coding: utf-8 -*- | ||
304 | -# | ||
305 | -# QEMU documentation build configuration file for the 'specs' manual. | ||
306 | -# | ||
307 | -# This includes the top level conf file and then makes any necessary tweaks. | ||
308 | -import sys | ||
309 | -import os | ||
310 | - | ||
311 | -qemu_docdir = os.path.abspath("..") | ||
312 | -parent_config = os.path.join(qemu_docdir, "conf.py") | ||
313 | -exec(compile(open(parent_config, "rb").read(), parent_config, 'exec')) | ||
314 | - | ||
315 | -# This slightly misuses the 'description', but is the best way to get | ||
316 | -# the manual title to appear in the sidebar. | ||
317 | -html_theme_options['description'] = \ | ||
318 | - u'System Emulation Guest Hardware Specifications' | ||
319 | diff --git a/docs/system/conf.py b/docs/system/conf.py | ||
320 | deleted file mode 100644 | ||
321 | index XXXXXXX..XXXXXXX | ||
322 | --- a/docs/system/conf.py | ||
323 | +++ /dev/null | ||
324 | @@ -XXX,XX +XXX,XX @@ | ||
325 | -# -*- coding: utf-8 -*- | ||
326 | -# | ||
327 | -# QEMU documentation build configuration file for the 'system' manual. | ||
328 | -# | ||
329 | -# This includes the top level conf file and then makes any necessary tweaks. | ||
330 | -import sys | ||
331 | -import os | ||
332 | - | ||
333 | -qemu_docdir = os.path.abspath("..") | ||
334 | -parent_config = os.path.join(qemu_docdir, "conf.py") | ||
335 | -exec(compile(open(parent_config, "rb").read(), parent_config, 'exec')) | ||
336 | - | ||
337 | -# This slightly misuses the 'description', but is the best way to get | ||
338 | -# the manual title to appear in the sidebar. | ||
339 | -html_theme_options['description'] = u'System Emulation User''s Guide' | ||
340 | - | ||
341 | -# One entry per manual page. List of tuples | ||
342 | -# (source start file, name, description, authors, manual section). | ||
343 | -man_pages = [ | ||
344 | - ('qemu-manpage', 'qemu', u'QEMU User Documentation', | ||
345 | - ['Fabrice Bellard'], 1), | ||
346 | - ('qemu-block-drivers', 'qemu-block-drivers', | ||
347 | - u'QEMU block drivers reference', | ||
348 | - ['Fabrice Bellard and the QEMU Project developers'], 7), | ||
349 | - ('qemu-cpu-models', 'qemu-cpu-models', | ||
350 | - u'QEMU CPU Models', | ||
351 | - ['The QEMU Project developers'], 7) | ||
352 | -] | ||
353 | diff --git a/docs/tools/conf.py b/docs/tools/conf.py | ||
354 | deleted file mode 100644 | ||
355 | index XXXXXXX..XXXXXXX | ||
356 | --- a/docs/tools/conf.py | ||
357 | +++ /dev/null | ||
358 | @@ -XXX,XX +XXX,XX @@ | ||
359 | -# -*- coding: utf-8 -*- | ||
360 | -# | ||
361 | -# QEMU documentation build configuration file for the 'tools' manual. | ||
362 | -# | ||
363 | -# This includes the top level conf file and then makes any necessary tweaks. | ||
364 | -import sys | ||
365 | -import os | ||
366 | - | ||
367 | -qemu_docdir = os.path.abspath("..") | ||
368 | -parent_config = os.path.join(qemu_docdir, "conf.py") | ||
369 | -exec(compile(open(parent_config, "rb").read(), parent_config, 'exec')) | ||
370 | - | ||
371 | -# This slightly misuses the 'description', but is the best way to get | ||
372 | -# the manual title to appear in the sidebar. | ||
373 | -html_theme_options['description'] = \ | ||
374 | - u'Tools Guide' | ||
375 | - | ||
376 | -# One entry per manual page. List of tuples | ||
377 | -# (source start file, name, description, authors, manual section). | ||
378 | -man_pages = [ | ||
379 | - ('qemu-img', 'qemu-img', u'QEMU disk image utility', | ||
380 | - ['Fabrice Bellard'], 1), | ||
381 | - ('qemu-storage-daemon', 'qemu-storage-daemon', u'QEMU storage daemon', | ||
382 | - [], 1), | ||
383 | - ('qemu-nbd', 'qemu-nbd', u'QEMU Disk Network Block Device Server', | ||
384 | - ['Anthony Liguori <anthony@codemonkey.ws>'], 8), | ||
385 | - ('qemu-pr-helper', 'qemu-pr-helper', 'QEMU persistent reservation helper', | ||
386 | - [], 8), | ||
387 | - ('qemu-trace-stap', 'qemu-trace-stap', u'QEMU SystemTap trace tool', | ||
388 | - [], 1), | ||
389 | - ('virtfs-proxy-helper', 'virtfs-proxy-helper', | ||
390 | - u'QEMU 9p virtfs proxy filesystem helper', | ||
391 | - ['M. Mohan Kumar'], 1), | ||
392 | - ('virtiofsd', 'virtiofsd', u'QEMU virtio-fs shared file system daemon', | ||
393 | - ['Stefan Hajnoczi <stefanha@redhat.com>', | ||
394 | - 'Masayoshi Mizuma <m.mizuma@jp.fujitsu.com>'], 1), | ||
395 | -] | ||
396 | diff --git a/docs/user/conf.py b/docs/user/conf.py | ||
397 | deleted file mode 100644 | ||
398 | index XXXXXXX..XXXXXXX | ||
399 | --- a/docs/user/conf.py | ||
400 | +++ /dev/null | ||
401 | @@ -XXX,XX +XXX,XX @@ | ||
402 | -# -*- coding: utf-8 -*- | ||
403 | -# | ||
404 | -# QEMU documentation build configuration file for the 'user' manual. | ||
405 | -# | ||
406 | -# This includes the top level conf file and then makes any necessary tweaks. | ||
407 | -import sys | ||
408 | -import os | ||
409 | - | ||
410 | -qemu_docdir = os.path.abspath("..") | ||
411 | -parent_config = os.path.join(qemu_docdir, "conf.py") | ||
412 | -exec(compile(open(parent_config, "rb").read(), parent_config, 'exec')) | ||
413 | - | ||
414 | -# This slightly misuses the 'description', but is the best way to get | ||
415 | -# the manual title to appear in the sidebar. | ||
416 | -html_theme_options['description'] = u'User Mode Emulation User''s Guide' | ||
417 | -- | ||
418 | 2.20.1 | ||
419 | |||
420 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In commit cd8be50e58f63413c0 we converted the A32 coprocessor | ||
2 | insns to decodetree. This accidentally broke XScale/iWMMXt insns, | ||
3 | because it moved the handling of "cp insns which are handled | ||
4 | by looking up the cp register in the hashtable" from after the | ||
5 | call to the legacy disas_xscale_insn() decode to before it, | ||
6 | with the result that all XScale/iWMMXt insns now UNDEF. | ||
1 | 7 | ||
8 | Update valid_cp() so that it knows that on XScale cp 0 and 1 | ||
9 | are not standard coprocessor instructions; this will cause | ||
10 | the decodetree trans_ functions to ignore them, so that | ||
11 | execution will correctly get through to the legacy decode again. | ||
12 | |||
13 | Cc: qemu-stable@nongnu.org | ||
14 | Reported-by: Guenter Roeck <linux@roeck-us.net> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
18 | Message-id: 20210108195157.32067-1-peter.maydell@linaro.org | ||
19 | --- | ||
20 | target/arm/translate.c | 7 +++++++ | ||
21 | 1 file changed, 7 insertions(+) | ||
22 | |||
23 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/arm/translate.c | ||
26 | +++ b/target/arm/translate.c | ||
27 | @@ -XXX,XX +XXX,XX @@ static bool valid_cp(DisasContext *s, int cp) | ||
28 | * only cp14 and cp15 are valid, and other values aren't considered | ||
29 | * to be in the coprocessor-instruction space at all. v8M still | ||
30 | * permits coprocessors 0..7. | ||
31 | + * For XScale, we must not decode the XScale cp0, cp1 space as | ||
32 | + * a standard coprocessor insn, because we want to fall through to | ||
33 | + * the legacy disas_xscale_insn() decoder after decodetree is done. | ||
34 | */ | ||
35 | + if (arm_dc_feature(s, ARM_FEATURE_XSCALE) && (cp == 0 || cp == 1)) { | ||
36 | + return false; | ||
37 | + } | ||
38 | + | ||
39 | if (arm_dc_feature(s, ARM_FEATURE_V8) && | ||
40 | !arm_dc_feature(s, ARM_FEATURE_M)) { | ||
41 | return cp >= 14; | ||
42 | -- | ||
43 | 2.20.1 | ||
44 | |||
45 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | A copy-and-paste error meant that the return value for register offset 0x44 | ||
2 | (the RX Status FIFO PEEK register) returned a byte from a bogus offset in | ||
3 | the rx status FIFO. Fix the typo. | ||
1 | 4 | ||
5 | Cc: qemu-stable@nongnu.org | ||
6 | Fixes: https://bugs.launchpad.net/qemu/+bug/1904954 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20210108180401.2263-2-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/net/lan9118.c | 2 +- | ||
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
13 | |||
14 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/net/lan9118.c | ||
17 | +++ b/hw/net/lan9118.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static uint64_t lan9118_readl(void *opaque, hwaddr offset, | ||
19 | case 0x40: | ||
20 | return rx_status_fifo_pop(s); | ||
21 | case 0x44: | ||
22 | - return s->rx_status_fifo[s->tx_status_fifo_head]; | ||
23 | + return s->rx_status_fifo[s->rx_status_fifo_head]; | ||
24 | case 0x48: | ||
25 | return tx_status_fifo_pop(s); | ||
26 | case 0x4c: | ||
27 | -- | ||
28 | 2.20.1 | ||
29 | |||
30 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The lan9118 code mostly uses symbolic constants for register offsets; | ||
2 | the exceptions are those which the datasheet doesn't give an official | ||
3 | symbolic name to. | ||
1 | 4 | ||
5 | Add some names for the registers which don't already have them, based | ||
6 | on the longer names they are given in the memory map. | ||
7 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210108180401.2263-3-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/net/lan9118.c | 24 ++++++++++++++++++------ | ||
13 | 1 file changed, 18 insertions(+), 6 deletions(-) | ||
14 | |||
15 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/net/lan9118.c | ||
18 | +++ b/hw/net/lan9118.c | ||
19 | @@ -XXX,XX +XXX,XX @@ do { hw_error("lan9118: error: " fmt , ## __VA_ARGS__);} while (0) | ||
20 | do { fprintf(stderr, "lan9118: error: " fmt , ## __VA_ARGS__);} while (0) | ||
21 | #endif | ||
22 | |||
23 | +/* The tx and rx fifo ports are a range of aliased 32-bit registers */ | ||
24 | +#define RX_DATA_FIFO_PORT_FIRST 0x00 | ||
25 | +#define RX_DATA_FIFO_PORT_LAST 0x1f | ||
26 | +#define TX_DATA_FIFO_PORT_FIRST 0x20 | ||
27 | +#define TX_DATA_FIFO_PORT_LAST 0x3f | ||
28 | + | ||
29 | +#define RX_STATUS_FIFO_PORT 0x40 | ||
30 | +#define RX_STATUS_FIFO_PEEK 0x44 | ||
31 | +#define TX_STATUS_FIFO_PORT 0x48 | ||
32 | +#define TX_STATUS_FIFO_PEEK 0x4c | ||
33 | + | ||
34 | #define CSR_ID_REV 0x50 | ||
35 | #define CSR_IRQ_CFG 0x54 | ||
36 | #define CSR_INT_STS 0x58 | ||
37 | @@ -XXX,XX +XXX,XX @@ static void lan9118_writel(void *opaque, hwaddr offset, | ||
38 | offset &= 0xff; | ||
39 | |||
40 | //DPRINTF("Write reg 0x%02x = 0x%08x\n", (int)offset, val); | ||
41 | - if (offset >= 0x20 && offset < 0x40) { | ||
42 | + if (offset >= TX_DATA_FIFO_PORT_FIRST && | ||
43 | + offset <= TX_DATA_FIFO_PORT_LAST) { | ||
44 | /* TX FIFO */ | ||
45 | tx_fifo_push(s, val); | ||
46 | return; | ||
47 | @@ -XXX,XX +XXX,XX @@ static uint64_t lan9118_readl(void *opaque, hwaddr offset, | ||
48 | lan9118_state *s = (lan9118_state *)opaque; | ||
49 | |||
50 | //DPRINTF("Read reg 0x%02x\n", (int)offset); | ||
51 | - if (offset < 0x20) { | ||
52 | + if (offset <= RX_DATA_FIFO_PORT_LAST) { | ||
53 | /* RX FIFO */ | ||
54 | return rx_fifo_pop(s); | ||
55 | } | ||
56 | switch (offset) { | ||
57 | - case 0x40: | ||
58 | + case RX_STATUS_FIFO_PORT: | ||
59 | return rx_status_fifo_pop(s); | ||
60 | - case 0x44: | ||
61 | + case RX_STATUS_FIFO_PEEK: | ||
62 | return s->rx_status_fifo[s->rx_status_fifo_head]; | ||
63 | - case 0x48: | ||
64 | + case TX_STATUS_FIFO_PORT: | ||
65 | return tx_status_fifo_pop(s); | ||
66 | - case 0x4c: | ||
67 | + case TX_STATUS_FIFO_PEEK: | ||
68 | return s->tx_status_fifo[s->tx_status_fifo_head]; | ||
69 | case CSR_ID_REV: | ||
70 | return 0x01180001; | ||
71 | -- | ||
72 | 2.20.1 | ||
73 | |||
74 | diff view generated by jsdifflib |
1 | From: Julia Suvorova via Qemu-devel <qemu-devel@nongnu.org> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | New mini-kernel test for nRF51 SoC UART. | 3 | This patch allows NPCM7XX CLK module to compute clocks that are used by |
4 | other NPCM7XX modules. | ||
4 | 5 | ||
5 | Signed-off-by: Julia Suvorova <jusual@mail.ru> | 6 | Add a new struct NPCM7xxClockConverterState which represents a |
6 | Acked-by: Thomas Huth <thuth@redhat.com> | 7 | single converter. Each clock converter in CLK module represents one |
7 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> | 8 | converter in NPCM7XX CLK Module(PLL, SEL or Divider). Each converter |
9 | takes one or more input clocks and converts them into one output clock. | ||
10 | They form a clock hierarchy in the CLK module and are responsible for | ||
11 | outputing clocks for various other modules in an NPCM7XX SoC. | ||
12 | |||
13 | Each converter has a function pointer called "convert" which represents | ||
14 | the unique logic for that converter. | ||
15 | |||
16 | The clock contains two initialization information: ConverterInitInfo and | ||
17 | ConverterConnectionInfo. They represent the vertices and edges in the | ||
18 | clock diagram respectively. | ||
19 | |||
20 | Reviewed-by: Havard Skinnemoen <hskinnemoen@google.com> | ||
21 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> | ||
22 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
23 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | Message-id: 20210108190945.949196-2-wuhaotsh@google.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 26 | --- |
10 | tests/boot-serial-test.c | 19 +++++++++++++++++++ | 27 | include/hw/misc/npcm7xx_clk.h | 140 +++++- |
11 | 1 file changed, 19 insertions(+) | 28 | hw/misc/npcm7xx_clk.c | 805 +++++++++++++++++++++++++++++++++- |
29 | 2 files changed, 932 insertions(+), 13 deletions(-) | ||
12 | 30 | ||
13 | diff --git a/tests/boot-serial-test.c b/tests/boot-serial-test.c | 31 | diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h |
14 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/tests/boot-serial-test.c | 33 | --- a/include/hw/misc/npcm7xx_clk.h |
16 | +++ b/tests/boot-serial-test.c | 34 | +++ b/include/hw/misc/npcm7xx_clk.h |
17 | @@ -XXX,XX +XXX,XX @@ static const uint8_t kernel_aarch64[] = { | 35 | @@ -XXX,XX +XXX,XX @@ |
18 | 0xfd, 0xff, 0xff, 0x17, /* b -12 (loop) */ | 36 | #define NPCM7XX_CLK_H |
37 | |||
38 | #include "exec/memory.h" | ||
39 | +#include "hw/clock.h" | ||
40 | #include "hw/sysbus.h" | ||
41 | |||
42 | /* | ||
43 | @@ -XXX,XX +XXX,XX @@ | ||
44 | |||
45 | #define NPCM7XX_WATCHDOG_RESET_GPIO_IN "npcm7xx-clk-watchdog-reset-gpio-in" | ||
46 | |||
47 | -typedef struct NPCM7xxCLKState { | ||
48 | +/* Maximum amount of clock inputs in a SEL module. */ | ||
49 | +#define NPCM7XX_CLK_SEL_MAX_INPUT 5 | ||
50 | + | ||
51 | +/* PLLs in CLK module. */ | ||
52 | +typedef enum NPCM7xxClockPLL { | ||
53 | + NPCM7XX_CLOCK_PLL0, | ||
54 | + NPCM7XX_CLOCK_PLL1, | ||
55 | + NPCM7XX_CLOCK_PLL2, | ||
56 | + NPCM7XX_CLOCK_PLLG, | ||
57 | + NPCM7XX_CLOCK_NR_PLLS, | ||
58 | +} NPCM7xxClockPLL; | ||
59 | + | ||
60 | +/* SEL/MUX in CLK module. */ | ||
61 | +typedef enum NPCM7xxClockSEL { | ||
62 | + NPCM7XX_CLOCK_PIXCKSEL, | ||
63 | + NPCM7XX_CLOCK_MCCKSEL, | ||
64 | + NPCM7XX_CLOCK_CPUCKSEL, | ||
65 | + NPCM7XX_CLOCK_CLKOUTSEL, | ||
66 | + NPCM7XX_CLOCK_UARTCKSEL, | ||
67 | + NPCM7XX_CLOCK_TIMCKSEL, | ||
68 | + NPCM7XX_CLOCK_SDCKSEL, | ||
69 | + NPCM7XX_CLOCK_GFXMSEL, | ||
70 | + NPCM7XX_CLOCK_SUCKSEL, | ||
71 | + NPCM7XX_CLOCK_NR_SELS, | ||
72 | +} NPCM7xxClockSEL; | ||
73 | + | ||
74 | +/* Dividers in CLK module. */ | ||
75 | +typedef enum NPCM7xxClockDivider { | ||
76 | + NPCM7XX_CLOCK_PLL1D2, /* PLL1/2 */ | ||
77 | + NPCM7XX_CLOCK_PLL2D2, /* PLL2/2 */ | ||
78 | + NPCM7XX_CLOCK_MC_DIVIDER, | ||
79 | + NPCM7XX_CLOCK_AXI_DIVIDER, | ||
80 | + NPCM7XX_CLOCK_AHB_DIVIDER, | ||
81 | + NPCM7XX_CLOCK_AHB3_DIVIDER, | ||
82 | + NPCM7XX_CLOCK_SPI0_DIVIDER, | ||
83 | + NPCM7XX_CLOCK_SPIX_DIVIDER, | ||
84 | + NPCM7XX_CLOCK_APB1_DIVIDER, | ||
85 | + NPCM7XX_CLOCK_APB2_DIVIDER, | ||
86 | + NPCM7XX_CLOCK_APB3_DIVIDER, | ||
87 | + NPCM7XX_CLOCK_APB4_DIVIDER, | ||
88 | + NPCM7XX_CLOCK_APB5_DIVIDER, | ||
89 | + NPCM7XX_CLOCK_CLKOUT_DIVIDER, | ||
90 | + NPCM7XX_CLOCK_UART_DIVIDER, | ||
91 | + NPCM7XX_CLOCK_TIMER_DIVIDER, | ||
92 | + NPCM7XX_CLOCK_ADC_DIVIDER, | ||
93 | + NPCM7XX_CLOCK_MMC_DIVIDER, | ||
94 | + NPCM7XX_CLOCK_SDHC_DIVIDER, | ||
95 | + NPCM7XX_CLOCK_GFXM_DIVIDER, /* divide by 3 */ | ||
96 | + NPCM7XX_CLOCK_UTMI_DIVIDER, | ||
97 | + NPCM7XX_CLOCK_NR_DIVIDERS, | ||
98 | +} NPCM7xxClockConverter; | ||
99 | + | ||
100 | +typedef struct NPCM7xxCLKState NPCM7xxCLKState; | ||
101 | + | ||
102 | +/** | ||
103 | + * struct NPCM7xxClockPLLState - A PLL module in CLK module. | ||
104 | + * @name: The name of the module. | ||
105 | + * @clk: The CLK module that owns this module. | ||
106 | + * @clock_in: The input clock of this module. | ||
107 | + * @clock_out: The output clock of this module. | ||
108 | + * @reg: The control registers for this PLL module. | ||
109 | + */ | ||
110 | +typedef struct NPCM7xxClockPLLState { | ||
111 | + DeviceState parent; | ||
112 | + | ||
113 | + const char *name; | ||
114 | + NPCM7xxCLKState *clk; | ||
115 | + Clock *clock_in; | ||
116 | + Clock *clock_out; | ||
117 | + | ||
118 | + int reg; | ||
119 | +} NPCM7xxClockPLLState; | ||
120 | + | ||
121 | +/** | ||
122 | + * struct NPCM7xxClockSELState - A SEL module in CLK module. | ||
123 | + * @name: The name of the module. | ||
124 | + * @clk: The CLK module that owns this module. | ||
125 | + * @input_size: The size of inputs of this module. | ||
126 | + * @clock_in: The input clocks of this module. | ||
127 | + * @clock_out: The output clocks of this module. | ||
128 | + * @offset: The offset of this module in the control register. | ||
129 | + * @len: The length of this module in the control register. | ||
130 | + */ | ||
131 | +typedef struct NPCM7xxClockSELState { | ||
132 | + DeviceState parent; | ||
133 | + | ||
134 | + const char *name; | ||
135 | + NPCM7xxCLKState *clk; | ||
136 | + uint8_t input_size; | ||
137 | + Clock *clock_in[NPCM7XX_CLK_SEL_MAX_INPUT]; | ||
138 | + Clock *clock_out; | ||
139 | + | ||
140 | + int offset; | ||
141 | + int len; | ||
142 | +} NPCM7xxClockSELState; | ||
143 | + | ||
144 | +/** | ||
145 | + * struct NPCM7xxClockDividerState - A Divider module in CLK module. | ||
146 | + * @name: The name of the module. | ||
147 | + * @clk: The CLK module that owns this module. | ||
148 | + * @clock_in: The input clock of this module. | ||
149 | + * @clock_out: The output clock of this module. | ||
150 | + * @divide: The function the divider uses to divide the input. | ||
151 | + * @reg: The index of the control register that contains the divisor. | ||
152 | + * @offset: The offset of the divisor in the control register. | ||
153 | + * @len: The length of the divisor in the control register. | ||
154 | + * @divisor: The divisor for a constant divisor | ||
155 | + */ | ||
156 | +typedef struct NPCM7xxClockDividerState { | ||
157 | + DeviceState parent; | ||
158 | + | ||
159 | + const char *name; | ||
160 | + NPCM7xxCLKState *clk; | ||
161 | + Clock *clock_in; | ||
162 | + Clock *clock_out; | ||
163 | + | ||
164 | + uint32_t (*divide)(struct NPCM7xxClockDividerState *s); | ||
165 | + union { | ||
166 | + struct { | ||
167 | + int reg; | ||
168 | + int offset; | ||
169 | + int len; | ||
170 | + }; | ||
171 | + int divisor; | ||
172 | + }; | ||
173 | +} NPCM7xxClockDividerState; | ||
174 | + | ||
175 | +struct NPCM7xxCLKState { | ||
176 | SysBusDevice parent; | ||
177 | |||
178 | MemoryRegion iomem; | ||
179 | |||
180 | + /* Clock converters */ | ||
181 | + NPCM7xxClockPLLState plls[NPCM7XX_CLOCK_NR_PLLS]; | ||
182 | + NPCM7xxClockSELState sels[NPCM7XX_CLOCK_NR_SELS]; | ||
183 | + NPCM7xxClockDividerState dividers[NPCM7XX_CLOCK_NR_DIVIDERS]; | ||
184 | + | ||
185 | uint32_t regs[NPCM7XX_CLK_NR_REGS]; | ||
186 | |||
187 | /* Time reference for SECCNT and CNTR25M, initialized by power on reset */ | ||
188 | int64_t ref_ns; | ||
189 | -} NPCM7xxCLKState; | ||
190 | + | ||
191 | + /* The incoming reference clock. */ | ||
192 | + Clock *clkref; | ||
193 | +}; | ||
194 | |||
195 | #define TYPE_NPCM7XX_CLK "npcm7xx-clk" | ||
196 | #define NPCM7XX_CLK(obj) OBJECT_CHECK(NPCM7xxCLKState, (obj), TYPE_NPCM7XX_CLK) | ||
197 | diff --git a/hw/misc/npcm7xx_clk.c b/hw/misc/npcm7xx_clk.c | ||
198 | index XXXXXXX..XXXXXXX 100644 | ||
199 | --- a/hw/misc/npcm7xx_clk.c | ||
200 | +++ b/hw/misc/npcm7xx_clk.c | ||
201 | @@ -XXX,XX +XXX,XX @@ | ||
202 | |||
203 | #include "hw/misc/npcm7xx_clk.h" | ||
204 | #include "hw/timer/npcm7xx_timer.h" | ||
205 | +#include "hw/qdev-clock.h" | ||
206 | #include "migration/vmstate.h" | ||
207 | #include "qemu/error-report.h" | ||
208 | #include "qemu/log.h" | ||
209 | @@ -XXX,XX +XXX,XX @@ | ||
210 | #include "trace.h" | ||
211 | #include "sysemu/watchdog.h" | ||
212 | |||
213 | +/* | ||
214 | + * The reference clock hz, and the SECCNT and CNTR25M registers in this module, | ||
215 | + * is always 25 MHz. | ||
216 | + */ | ||
217 | +#define NPCM7XX_CLOCK_REF_HZ (25000000) | ||
218 | + | ||
219 | +/* Register Field Definitions */ | ||
220 | +#define NPCM7XX_CLK_WDRCR_CA9C BIT(0) /* Cortex A9 Cores */ | ||
221 | + | ||
222 | #define PLLCON_LOKI BIT(31) | ||
223 | #define PLLCON_LOKS BIT(30) | ||
224 | #define PLLCON_PWDEN BIT(12) | ||
225 | +#define PLLCON_FBDV(con) extract32((con), 16, 12) | ||
226 | +#define PLLCON_OTDV2(con) extract32((con), 13, 3) | ||
227 | +#define PLLCON_OTDV1(con) extract32((con), 8, 3) | ||
228 | +#define PLLCON_INDV(con) extract32((con), 0, 6) | ||
229 | |||
230 | enum NPCM7xxCLKRegisters { | ||
231 | NPCM7XX_CLK_CLKEN1, | ||
232 | @@ -XXX,XX +XXX,XX @@ static const uint32_t cold_reset_values[NPCM7XX_CLK_NR_REGS] = { | ||
233 | [NPCM7XX_CLK_AHBCKFI] = 0x000000c8, | ||
19 | }; | 234 | }; |
20 | 235 | ||
21 | +static const uint8_t kernel_nrf51[] = { | 236 | -/* Register Field Definitions */ |
22 | + 0x00, 0x00, 0x00, 0x00, /* Stack top address */ | 237 | -#define NPCM7XX_CLK_WDRCR_CA9C BIT(0) /* Cortex A9 Cores */ |
23 | + 0x09, 0x00, 0x00, 0x00, /* Reset handler address */ | 238 | - |
24 | + 0x04, 0x4a, /* ldr r2, [pc, #16] Get ENABLE */ | 239 | /* The number of watchdogs that can trigger a reset. */ |
25 | + 0x04, 0x21, /* movs r1, #4 */ | 240 | #define NPCM7XX_NR_WATCHDOGS (3) |
26 | + 0x11, 0x60, /* str r1, [r2] */ | 241 | |
27 | + 0x04, 0x4a, /* ldr r2, [pc, #16] Get STARTTX */ | 242 | +/* Clock converter functions */ |
28 | + 0x01, 0x21, /* movs r1, #1 */ | 243 | + |
29 | + 0x11, 0x60, /* str r1, [r2] */ | 244 | +#define TYPE_NPCM7XX_CLOCK_PLL "npcm7xx-clock-pll" |
30 | + 0x03, 0x4a, /* ldr r2, [pc, #12] Get TXD */ | 245 | +#define NPCM7XX_CLOCK_PLL(obj) OBJECT_CHECK(NPCM7xxClockPLLState, \ |
31 | + 0x54, 0x21, /* movs r1, 'T' */ | 246 | + (obj), TYPE_NPCM7XX_CLOCK_PLL) |
32 | + 0x11, 0x60, /* str r1, [r2] */ | 247 | +#define TYPE_NPCM7XX_CLOCK_SEL "npcm7xx-clock-sel" |
33 | + 0xfe, 0xe7, /* b . */ | 248 | +#define NPCM7XX_CLOCK_SEL(obj) OBJECT_CHECK(NPCM7xxClockSELState, \ |
34 | + 0x00, 0x25, 0x00, 0x40, /* 0x40002500 = UART ENABLE */ | 249 | + (obj), TYPE_NPCM7XX_CLOCK_SEL) |
35 | + 0x08, 0x20, 0x00, 0x40, /* 0x40002008 = UART STARTTX */ | 250 | +#define TYPE_NPCM7XX_CLOCK_DIVIDER "npcm7xx-clock-divider" |
36 | + 0x1c, 0x25, 0x00, 0x40 /* 0x4000251c = UART TXD */ | 251 | +#define NPCM7XX_CLOCK_DIVIDER(obj) OBJECT_CHECK(NPCM7xxClockDividerState, \ |
252 | + (obj), TYPE_NPCM7XX_CLOCK_DIVIDER) | ||
253 | + | ||
254 | +static void npcm7xx_clk_update_pll(void *opaque) | ||
255 | +{ | ||
256 | + NPCM7xxClockPLLState *s = opaque; | ||
257 | + uint32_t con = s->clk->regs[s->reg]; | ||
258 | + uint64_t freq; | ||
259 | + | ||
260 | + /* The PLL is grounded if it is not locked yet. */ | ||
261 | + if (con & PLLCON_LOKI) { | ||
262 | + freq = clock_get_hz(s->clock_in); | ||
263 | + freq *= PLLCON_FBDV(con); | ||
264 | + freq /= PLLCON_INDV(con) * PLLCON_OTDV1(con) * PLLCON_OTDV2(con); | ||
265 | + } else { | ||
266 | + freq = 0; | ||
267 | + } | ||
268 | + | ||
269 | + clock_update_hz(s->clock_out, freq); | ||
270 | +} | ||
271 | + | ||
272 | +static void npcm7xx_clk_update_sel(void *opaque) | ||
273 | +{ | ||
274 | + NPCM7xxClockSELState *s = opaque; | ||
275 | + uint32_t index = extract32(s->clk->regs[NPCM7XX_CLK_CLKSEL], s->offset, | ||
276 | + s->len); | ||
277 | + | ||
278 | + if (index >= s->input_size) { | ||
279 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
280 | + "%s: SEL index: %u out of range\n", | ||
281 | + __func__, index); | ||
282 | + index = 0; | ||
283 | + } | ||
284 | + clock_update_hz(s->clock_out, clock_get_hz(s->clock_in[index])); | ||
285 | +} | ||
286 | + | ||
287 | +static void npcm7xx_clk_update_divider(void *opaque) | ||
288 | +{ | ||
289 | + NPCM7xxClockDividerState *s = opaque; | ||
290 | + uint32_t freq; | ||
291 | + | ||
292 | + freq = s->divide(s); | ||
293 | + clock_update_hz(s->clock_out, freq); | ||
294 | +} | ||
295 | + | ||
296 | +static uint32_t divide_by_constant(NPCM7xxClockDividerState *s) | ||
297 | +{ | ||
298 | + return clock_get_hz(s->clock_in) / s->divisor; | ||
299 | +} | ||
300 | + | ||
301 | +static uint32_t divide_by_reg_divisor(NPCM7xxClockDividerState *s) | ||
302 | +{ | ||
303 | + return clock_get_hz(s->clock_in) / | ||
304 | + (extract32(s->clk->regs[s->reg], s->offset, s->len) + 1); | ||
305 | +} | ||
306 | + | ||
307 | +static uint32_t divide_by_reg_divisor_times_2(NPCM7xxClockDividerState *s) | ||
308 | +{ | ||
309 | + return divide_by_reg_divisor(s) / 2; | ||
310 | +} | ||
311 | + | ||
312 | +static uint32_t shift_by_reg_divisor(NPCM7xxClockDividerState *s) | ||
313 | +{ | ||
314 | + return clock_get_hz(s->clock_in) >> | ||
315 | + extract32(s->clk->regs[s->reg], s->offset, s->len); | ||
316 | +} | ||
317 | + | ||
318 | +static NPCM7xxClockPLL find_pll_by_reg(enum NPCM7xxCLKRegisters reg) | ||
319 | +{ | ||
320 | + switch (reg) { | ||
321 | + case NPCM7XX_CLK_PLLCON0: | ||
322 | + return NPCM7XX_CLOCK_PLL0; | ||
323 | + case NPCM7XX_CLK_PLLCON1: | ||
324 | + return NPCM7XX_CLOCK_PLL1; | ||
325 | + case NPCM7XX_CLK_PLLCON2: | ||
326 | + return NPCM7XX_CLOCK_PLL2; | ||
327 | + case NPCM7XX_CLK_PLLCONG: | ||
328 | + return NPCM7XX_CLOCK_PLLG; | ||
329 | + default: | ||
330 | + g_assert_not_reached(); | ||
331 | + } | ||
332 | +} | ||
333 | + | ||
334 | +static void npcm7xx_clk_update_all_plls(NPCM7xxCLKState *clk) | ||
335 | +{ | ||
336 | + int i; | ||
337 | + | ||
338 | + for (i = 0; i < NPCM7XX_CLOCK_NR_PLLS; ++i) { | ||
339 | + npcm7xx_clk_update_pll(&clk->plls[i]); | ||
340 | + } | ||
341 | +} | ||
342 | + | ||
343 | +static void npcm7xx_clk_update_all_sels(NPCM7xxCLKState *clk) | ||
344 | +{ | ||
345 | + int i; | ||
346 | + | ||
347 | + for (i = 0; i < NPCM7XX_CLOCK_NR_SELS; ++i) { | ||
348 | + npcm7xx_clk_update_sel(&clk->sels[i]); | ||
349 | + } | ||
350 | +} | ||
351 | + | ||
352 | +static void npcm7xx_clk_update_all_dividers(NPCM7xxCLKState *clk) | ||
353 | +{ | ||
354 | + int i; | ||
355 | + | ||
356 | + for (i = 0; i < NPCM7XX_CLOCK_NR_DIVIDERS; ++i) { | ||
357 | + npcm7xx_clk_update_divider(&clk->dividers[i]); | ||
358 | + } | ||
359 | +} | ||
360 | + | ||
361 | +static void npcm7xx_clk_update_all_clocks(NPCM7xxCLKState *clk) | ||
362 | +{ | ||
363 | + clock_update_hz(clk->clkref, NPCM7XX_CLOCK_REF_HZ); | ||
364 | + npcm7xx_clk_update_all_plls(clk); | ||
365 | + npcm7xx_clk_update_all_sels(clk); | ||
366 | + npcm7xx_clk_update_all_dividers(clk); | ||
367 | +} | ||
368 | + | ||
369 | +/* Types of clock sources. */ | ||
370 | +typedef enum ClockSrcType { | ||
371 | + CLKSRC_REF, | ||
372 | + CLKSRC_PLL, | ||
373 | + CLKSRC_SEL, | ||
374 | + CLKSRC_DIV, | ||
375 | +} ClockSrcType; | ||
376 | + | ||
377 | +typedef struct PLLInitInfo { | ||
378 | + const char *name; | ||
379 | + ClockSrcType src_type; | ||
380 | + int src_index; | ||
381 | + int reg; | ||
382 | + const char *public_name; | ||
383 | +} PLLInitInfo; | ||
384 | + | ||
385 | +typedef struct SELInitInfo { | ||
386 | + const char *name; | ||
387 | + uint8_t input_size; | ||
388 | + ClockSrcType src_type[NPCM7XX_CLK_SEL_MAX_INPUT]; | ||
389 | + int src_index[NPCM7XX_CLK_SEL_MAX_INPUT]; | ||
390 | + int offset; | ||
391 | + int len; | ||
392 | + const char *public_name; | ||
393 | +} SELInitInfo; | ||
394 | + | ||
395 | +typedef struct DividerInitInfo { | ||
396 | + const char *name; | ||
397 | + ClockSrcType src_type; | ||
398 | + int src_index; | ||
399 | + uint32_t (*divide)(NPCM7xxClockDividerState *s); | ||
400 | + int reg; /* not used when type == CONSTANT */ | ||
401 | + int offset; /* not used when type == CONSTANT */ | ||
402 | + int len; /* not used when type == CONSTANT */ | ||
403 | + int divisor; /* used only when type == CONSTANT */ | ||
404 | + const char *public_name; | ||
405 | +} DividerInitInfo; | ||
406 | + | ||
407 | +static const PLLInitInfo pll_init_info_list[] = { | ||
408 | + [NPCM7XX_CLOCK_PLL0] = { | ||
409 | + .name = "pll0", | ||
410 | + .src_type = CLKSRC_REF, | ||
411 | + .reg = NPCM7XX_CLK_PLLCON0, | ||
412 | + }, | ||
413 | + [NPCM7XX_CLOCK_PLL1] = { | ||
414 | + .name = "pll1", | ||
415 | + .src_type = CLKSRC_REF, | ||
416 | + .reg = NPCM7XX_CLK_PLLCON1, | ||
417 | + }, | ||
418 | + [NPCM7XX_CLOCK_PLL2] = { | ||
419 | + .name = "pll2", | ||
420 | + .src_type = CLKSRC_REF, | ||
421 | + .reg = NPCM7XX_CLK_PLLCON2, | ||
422 | + }, | ||
423 | + [NPCM7XX_CLOCK_PLLG] = { | ||
424 | + .name = "pllg", | ||
425 | + .src_type = CLKSRC_REF, | ||
426 | + .reg = NPCM7XX_CLK_PLLCONG, | ||
427 | + }, | ||
37 | +}; | 428 | +}; |
38 | + | 429 | + |
39 | typedef struct testdef { | 430 | +static const SELInitInfo sel_init_info_list[] = { |
40 | const char *arch; /* Target architecture */ | 431 | + [NPCM7XX_CLOCK_PIXCKSEL] = { |
41 | const char *machine; /* Name of the machine */ | 432 | + .name = "pixcksel", |
42 | @@ -XXX,XX +XXX,XX @@ static testdef_t tests[] = { | 433 | + .input_size = 2, |
43 | { "hppa", "hppa", "", "SeaBIOS wants SYSTEM HALT" }, | 434 | + .src_type = {CLKSRC_PLL, CLKSRC_REF}, |
44 | { "aarch64", "virt", "-cpu cortex-a57", "TT", sizeof(kernel_aarch64), | 435 | + .src_index = {NPCM7XX_CLOCK_PLLG, 0}, |
45 | kernel_aarch64 }, | 436 | + .offset = 5, |
46 | + { "arm", "microbit", "", "T", sizeof(kernel_nrf51), kernel_nrf51 }, | 437 | + .len = 1, |
47 | 438 | + .public_name = "pixel-clock", | |
48 | { NULL } | 439 | + }, |
440 | + [NPCM7XX_CLOCK_MCCKSEL] = { | ||
441 | + .name = "mccksel", | ||
442 | + .input_size = 4, | ||
443 | + .src_type = {CLKSRC_DIV, CLKSRC_REF, CLKSRC_REF, | ||
444 | + /*MCBPCK, shouldn't be used in normal operation*/ | ||
445 | + CLKSRC_REF}, | ||
446 | + .src_index = {NPCM7XX_CLOCK_PLL1D2, 0, 0, 0}, | ||
447 | + .offset = 12, | ||
448 | + .len = 2, | ||
449 | + .public_name = "mc-phy-clock", | ||
450 | + }, | ||
451 | + [NPCM7XX_CLOCK_CPUCKSEL] = { | ||
452 | + .name = "cpucksel", | ||
453 | + .input_size = 4, | ||
454 | + .src_type = {CLKSRC_PLL, CLKSRC_DIV, CLKSRC_REF, | ||
455 | + /*SYSBPCK, shouldn't be used in normal operation*/ | ||
456 | + CLKSRC_REF}, | ||
457 | + .src_index = {NPCM7XX_CLOCK_PLL0, NPCM7XX_CLOCK_PLL1D2, 0, 0}, | ||
458 | + .offset = 0, | ||
459 | + .len = 2, | ||
460 | + .public_name = "system-clock", | ||
461 | + }, | ||
462 | + [NPCM7XX_CLOCK_CLKOUTSEL] = { | ||
463 | + .name = "clkoutsel", | ||
464 | + .input_size = 5, | ||
465 | + .src_type = {CLKSRC_PLL, CLKSRC_DIV, CLKSRC_REF, | ||
466 | + CLKSRC_PLL, CLKSRC_DIV}, | ||
467 | + .src_index = {NPCM7XX_CLOCK_PLL0, NPCM7XX_CLOCK_PLL1D2, 0, | ||
468 | + NPCM7XX_CLOCK_PLLG, NPCM7XX_CLOCK_PLL2D2}, | ||
469 | + .offset = 18, | ||
470 | + .len = 3, | ||
471 | + .public_name = "tock", | ||
472 | + }, | ||
473 | + [NPCM7XX_CLOCK_UARTCKSEL] = { | ||
474 | + .name = "uartcksel", | ||
475 | + .input_size = 4, | ||
476 | + .src_type = {CLKSRC_PLL, CLKSRC_DIV, CLKSRC_REF, CLKSRC_DIV}, | ||
477 | + .src_index = {NPCM7XX_CLOCK_PLL0, NPCM7XX_CLOCK_PLL1D2, 0, | ||
478 | + NPCM7XX_CLOCK_PLL2D2}, | ||
479 | + .offset = 8, | ||
480 | + .len = 2, | ||
481 | + }, | ||
482 | + [NPCM7XX_CLOCK_TIMCKSEL] = { | ||
483 | + .name = "timcksel", | ||
484 | + .input_size = 4, | ||
485 | + .src_type = {CLKSRC_PLL, CLKSRC_DIV, CLKSRC_REF, CLKSRC_DIV}, | ||
486 | + .src_index = {NPCM7XX_CLOCK_PLL0, NPCM7XX_CLOCK_PLL1D2, 0, | ||
487 | + NPCM7XX_CLOCK_PLL2D2}, | ||
488 | + .offset = 14, | ||
489 | + .len = 2, | ||
490 | + }, | ||
491 | + [NPCM7XX_CLOCK_SDCKSEL] = { | ||
492 | + .name = "sdcksel", | ||
493 | + .input_size = 4, | ||
494 | + .src_type = {CLKSRC_PLL, CLKSRC_DIV, CLKSRC_REF, CLKSRC_DIV}, | ||
495 | + .src_index = {NPCM7XX_CLOCK_PLL0, NPCM7XX_CLOCK_PLL1D2, 0, | ||
496 | + NPCM7XX_CLOCK_PLL2D2}, | ||
497 | + .offset = 6, | ||
498 | + .len = 2, | ||
499 | + }, | ||
500 | + [NPCM7XX_CLOCK_GFXMSEL] = { | ||
501 | + .name = "gfxmksel", | ||
502 | + .input_size = 2, | ||
503 | + .src_type = {CLKSRC_REF, CLKSRC_PLL}, | ||
504 | + .src_index = {0, NPCM7XX_CLOCK_PLL2}, | ||
505 | + .offset = 21, | ||
506 | + .len = 1, | ||
507 | + }, | ||
508 | + [NPCM7XX_CLOCK_SUCKSEL] = { | ||
509 | + .name = "sucksel", | ||
510 | + .input_size = 4, | ||
511 | + .src_type = {CLKSRC_PLL, CLKSRC_DIV, CLKSRC_REF, CLKSRC_DIV}, | ||
512 | + .src_index = {NPCM7XX_CLOCK_PLL0, NPCM7XX_CLOCK_PLL1D2, 0, | ||
513 | + NPCM7XX_CLOCK_PLL2D2}, | ||
514 | + .offset = 10, | ||
515 | + .len = 2, | ||
516 | + }, | ||
517 | +}; | ||
518 | + | ||
519 | +static const DividerInitInfo divider_init_info_list[] = { | ||
520 | + [NPCM7XX_CLOCK_PLL1D2] = { | ||
521 | + .name = "pll1d2", | ||
522 | + .src_type = CLKSRC_PLL, | ||
523 | + .src_index = NPCM7XX_CLOCK_PLL1, | ||
524 | + .divide = divide_by_constant, | ||
525 | + .divisor = 2, | ||
526 | + }, | ||
527 | + [NPCM7XX_CLOCK_PLL2D2] = { | ||
528 | + .name = "pll2d2", | ||
529 | + .src_type = CLKSRC_PLL, | ||
530 | + .src_index = NPCM7XX_CLOCK_PLL2, | ||
531 | + .divide = divide_by_constant, | ||
532 | + .divisor = 2, | ||
533 | + }, | ||
534 | + [NPCM7XX_CLOCK_MC_DIVIDER] = { | ||
535 | + .name = "mc-divider", | ||
536 | + .src_type = CLKSRC_SEL, | ||
537 | + .src_index = NPCM7XX_CLOCK_MCCKSEL, | ||
538 | + .divide = divide_by_constant, | ||
539 | + .divisor = 2, | ||
540 | + .public_name = "mc-clock" | ||
541 | + }, | ||
542 | + [NPCM7XX_CLOCK_AXI_DIVIDER] = { | ||
543 | + .name = "axi-divider", | ||
544 | + .src_type = CLKSRC_SEL, | ||
545 | + .src_index = NPCM7XX_CLOCK_CPUCKSEL, | ||
546 | + .divide = shift_by_reg_divisor, | ||
547 | + .reg = NPCM7XX_CLK_CLKDIV1, | ||
548 | + .offset = 0, | ||
549 | + .len = 1, | ||
550 | + .public_name = "clk2" | ||
551 | + }, | ||
552 | + [NPCM7XX_CLOCK_AHB_DIVIDER] = { | ||
553 | + .name = "ahb-divider", | ||
554 | + .src_type = CLKSRC_DIV, | ||
555 | + .src_index = NPCM7XX_CLOCK_AXI_DIVIDER, | ||
556 | + .divide = divide_by_reg_divisor, | ||
557 | + .reg = NPCM7XX_CLK_CLKDIV1, | ||
558 | + .offset = 26, | ||
559 | + .len = 2, | ||
560 | + .public_name = "clk4" | ||
561 | + }, | ||
562 | + [NPCM7XX_CLOCK_AHB3_DIVIDER] = { | ||
563 | + .name = "ahb3-divider", | ||
564 | + .src_type = CLKSRC_DIV, | ||
565 | + .src_index = NPCM7XX_CLOCK_AHB_DIVIDER, | ||
566 | + .divide = divide_by_reg_divisor, | ||
567 | + .reg = NPCM7XX_CLK_CLKDIV1, | ||
568 | + .offset = 6, | ||
569 | + .len = 5, | ||
570 | + .public_name = "ahb3-spi3-clock" | ||
571 | + }, | ||
572 | + [NPCM7XX_CLOCK_SPI0_DIVIDER] = { | ||
573 | + .name = "spi0-divider", | ||
574 | + .src_type = CLKSRC_DIV, | ||
575 | + .src_index = NPCM7XX_CLOCK_AHB_DIVIDER, | ||
576 | + .divide = divide_by_reg_divisor, | ||
577 | + .reg = NPCM7XX_CLK_CLKDIV3, | ||
578 | + .offset = 6, | ||
579 | + .len = 5, | ||
580 | + .public_name = "spi0-clock", | ||
581 | + }, | ||
582 | + [NPCM7XX_CLOCK_SPIX_DIVIDER] = { | ||
583 | + .name = "spix-divider", | ||
584 | + .src_type = CLKSRC_DIV, | ||
585 | + .src_index = NPCM7XX_CLOCK_AHB_DIVIDER, | ||
586 | + .divide = divide_by_reg_divisor, | ||
587 | + .reg = NPCM7XX_CLK_CLKDIV3, | ||
588 | + .offset = 1, | ||
589 | + .len = 5, | ||
590 | + .public_name = "spix-clock", | ||
591 | + }, | ||
592 | + [NPCM7XX_CLOCK_APB1_DIVIDER] = { | ||
593 | + .name = "apb1-divider", | ||
594 | + .src_type = CLKSRC_DIV, | ||
595 | + .src_index = NPCM7XX_CLOCK_AHB_DIVIDER, | ||
596 | + .divide = shift_by_reg_divisor, | ||
597 | + .reg = NPCM7XX_CLK_CLKDIV2, | ||
598 | + .offset = 24, | ||
599 | + .len = 2, | ||
600 | + .public_name = "apb1-clock", | ||
601 | + }, | ||
602 | + [NPCM7XX_CLOCK_APB2_DIVIDER] = { | ||
603 | + .name = "apb2-divider", | ||
604 | + .src_type = CLKSRC_DIV, | ||
605 | + .src_index = NPCM7XX_CLOCK_AHB_DIVIDER, | ||
606 | + .divide = shift_by_reg_divisor, | ||
607 | + .reg = NPCM7XX_CLK_CLKDIV2, | ||
608 | + .offset = 26, | ||
609 | + .len = 2, | ||
610 | + .public_name = "apb2-clock", | ||
611 | + }, | ||
612 | + [NPCM7XX_CLOCK_APB3_DIVIDER] = { | ||
613 | + .name = "apb3-divider", | ||
614 | + .src_type = CLKSRC_DIV, | ||
615 | + .src_index = NPCM7XX_CLOCK_AHB_DIVIDER, | ||
616 | + .divide = shift_by_reg_divisor, | ||
617 | + .reg = NPCM7XX_CLK_CLKDIV2, | ||
618 | + .offset = 28, | ||
619 | + .len = 2, | ||
620 | + .public_name = "apb3-clock", | ||
621 | + }, | ||
622 | + [NPCM7XX_CLOCK_APB4_DIVIDER] = { | ||
623 | + .name = "apb4-divider", | ||
624 | + .src_type = CLKSRC_DIV, | ||
625 | + .src_index = NPCM7XX_CLOCK_AHB_DIVIDER, | ||
626 | + .divide = shift_by_reg_divisor, | ||
627 | + .reg = NPCM7XX_CLK_CLKDIV2, | ||
628 | + .offset = 30, | ||
629 | + .len = 2, | ||
630 | + .public_name = "apb4-clock", | ||
631 | + }, | ||
632 | + [NPCM7XX_CLOCK_APB5_DIVIDER] = { | ||
633 | + .name = "apb5-divider", | ||
634 | + .src_type = CLKSRC_DIV, | ||
635 | + .src_index = NPCM7XX_CLOCK_AHB_DIVIDER, | ||
636 | + .divide = shift_by_reg_divisor, | ||
637 | + .reg = NPCM7XX_CLK_CLKDIV2, | ||
638 | + .offset = 22, | ||
639 | + .len = 2, | ||
640 | + .public_name = "apb5-clock", | ||
641 | + }, | ||
642 | + [NPCM7XX_CLOCK_CLKOUT_DIVIDER] = { | ||
643 | + .name = "clkout-divider", | ||
644 | + .src_type = CLKSRC_SEL, | ||
645 | + .src_index = NPCM7XX_CLOCK_CLKOUTSEL, | ||
646 | + .divide = divide_by_reg_divisor, | ||
647 | + .reg = NPCM7XX_CLK_CLKDIV2, | ||
648 | + .offset = 16, | ||
649 | + .len = 5, | ||
650 | + .public_name = "clkout", | ||
651 | + }, | ||
652 | + [NPCM7XX_CLOCK_UART_DIVIDER] = { | ||
653 | + .name = "uart-divider", | ||
654 | + .src_type = CLKSRC_SEL, | ||
655 | + .src_index = NPCM7XX_CLOCK_UARTCKSEL, | ||
656 | + .divide = divide_by_reg_divisor, | ||
657 | + .reg = NPCM7XX_CLK_CLKDIV1, | ||
658 | + .offset = 16, | ||
659 | + .len = 5, | ||
660 | + .public_name = "uart-clock", | ||
661 | + }, | ||
662 | + [NPCM7XX_CLOCK_TIMER_DIVIDER] = { | ||
663 | + .name = "timer-divider", | ||
664 | + .src_type = CLKSRC_SEL, | ||
665 | + .src_index = NPCM7XX_CLOCK_TIMCKSEL, | ||
666 | + .divide = divide_by_reg_divisor, | ||
667 | + .reg = NPCM7XX_CLK_CLKDIV1, | ||
668 | + .offset = 21, | ||
669 | + .len = 5, | ||
670 | + .public_name = "timer-clock", | ||
671 | + }, | ||
672 | + [NPCM7XX_CLOCK_ADC_DIVIDER] = { | ||
673 | + .name = "adc-divider", | ||
674 | + .src_type = CLKSRC_DIV, | ||
675 | + .src_index = NPCM7XX_CLOCK_TIMER_DIVIDER, | ||
676 | + .divide = shift_by_reg_divisor, | ||
677 | + .reg = NPCM7XX_CLK_CLKDIV1, | ||
678 | + .offset = 28, | ||
679 | + .len = 3, | ||
680 | + .public_name = "adc-clock", | ||
681 | + }, | ||
682 | + [NPCM7XX_CLOCK_MMC_DIVIDER] = { | ||
683 | + .name = "mmc-divider", | ||
684 | + .src_type = CLKSRC_SEL, | ||
685 | + .src_index = NPCM7XX_CLOCK_SDCKSEL, | ||
686 | + .divide = divide_by_reg_divisor, | ||
687 | + .reg = NPCM7XX_CLK_CLKDIV1, | ||
688 | + .offset = 11, | ||
689 | + .len = 5, | ||
690 | + .public_name = "mmc-clock", | ||
691 | + }, | ||
692 | + [NPCM7XX_CLOCK_SDHC_DIVIDER] = { | ||
693 | + .name = "sdhc-divider", | ||
694 | + .src_type = CLKSRC_SEL, | ||
695 | + .src_index = NPCM7XX_CLOCK_SDCKSEL, | ||
696 | + .divide = divide_by_reg_divisor_times_2, | ||
697 | + .reg = NPCM7XX_CLK_CLKDIV2, | ||
698 | + .offset = 0, | ||
699 | + .len = 4, | ||
700 | + .public_name = "sdhc-clock", | ||
701 | + }, | ||
702 | + [NPCM7XX_CLOCK_GFXM_DIVIDER] = { | ||
703 | + .name = "gfxm-divider", | ||
704 | + .src_type = CLKSRC_SEL, | ||
705 | + .src_index = NPCM7XX_CLOCK_GFXMSEL, | ||
706 | + .divide = divide_by_constant, | ||
707 | + .divisor = 3, | ||
708 | + .public_name = "gfxm-clock", | ||
709 | + }, | ||
710 | + [NPCM7XX_CLOCK_UTMI_DIVIDER] = { | ||
711 | + .name = "utmi-divider", | ||
712 | + .src_type = CLKSRC_SEL, | ||
713 | + .src_index = NPCM7XX_CLOCK_SUCKSEL, | ||
714 | + .divide = divide_by_reg_divisor, | ||
715 | + .reg = NPCM7XX_CLK_CLKDIV2, | ||
716 | + .offset = 8, | ||
717 | + .len = 5, | ||
718 | + .public_name = "utmi-clock", | ||
719 | + }, | ||
720 | +}; | ||
721 | + | ||
722 | +static void npcm7xx_clk_pll_init(Object *obj) | ||
723 | +{ | ||
724 | + NPCM7xxClockPLLState *pll = NPCM7XX_CLOCK_PLL(obj); | ||
725 | + | ||
726 | + pll->clock_in = qdev_init_clock_in(DEVICE(pll), "clock-in", | ||
727 | + npcm7xx_clk_update_pll, pll); | ||
728 | + pll->clock_out = qdev_init_clock_out(DEVICE(pll), "clock-out"); | ||
729 | +} | ||
730 | + | ||
731 | +static void npcm7xx_clk_sel_init(Object *obj) | ||
732 | +{ | ||
733 | + int i; | ||
734 | + NPCM7xxClockSELState *sel = NPCM7XX_CLOCK_SEL(obj); | ||
735 | + | ||
736 | + for (i = 0; i < NPCM7XX_CLK_SEL_MAX_INPUT; ++i) { | ||
737 | + sel->clock_in[i] = qdev_init_clock_in(DEVICE(sel), | ||
738 | + g_strdup_printf("clock-in[%d]", i), | ||
739 | + npcm7xx_clk_update_sel, sel); | ||
740 | + } | ||
741 | + sel->clock_out = qdev_init_clock_out(DEVICE(sel), "clock-out"); | ||
742 | +} | ||
743 | +static void npcm7xx_clk_divider_init(Object *obj) | ||
744 | +{ | ||
745 | + NPCM7xxClockDividerState *div = NPCM7XX_CLOCK_DIVIDER(obj); | ||
746 | + | ||
747 | + div->clock_in = qdev_init_clock_in(DEVICE(div), "clock-in", | ||
748 | + npcm7xx_clk_update_divider, div); | ||
749 | + div->clock_out = qdev_init_clock_out(DEVICE(div), "clock-out"); | ||
750 | +} | ||
751 | + | ||
752 | +static void npcm7xx_init_clock_pll(NPCM7xxClockPLLState *pll, | ||
753 | + NPCM7xxCLKState *clk, const PLLInitInfo *init_info) | ||
754 | +{ | ||
755 | + pll->name = init_info->name; | ||
756 | + pll->clk = clk; | ||
757 | + pll->reg = init_info->reg; | ||
758 | + if (init_info->public_name != NULL) { | ||
759 | + qdev_alias_clock(DEVICE(pll), "clock-out", DEVICE(clk), | ||
760 | + init_info->public_name); | ||
761 | + } | ||
762 | +} | ||
763 | + | ||
764 | +static void npcm7xx_init_clock_sel(NPCM7xxClockSELState *sel, | ||
765 | + NPCM7xxCLKState *clk, const SELInitInfo *init_info) | ||
766 | +{ | ||
767 | + int input_size = init_info->input_size; | ||
768 | + | ||
769 | + sel->name = init_info->name; | ||
770 | + sel->clk = clk; | ||
771 | + sel->input_size = init_info->input_size; | ||
772 | + g_assert(input_size <= NPCM7XX_CLK_SEL_MAX_INPUT); | ||
773 | + sel->offset = init_info->offset; | ||
774 | + sel->len = init_info->len; | ||
775 | + if (init_info->public_name != NULL) { | ||
776 | + qdev_alias_clock(DEVICE(sel), "clock-out", DEVICE(clk), | ||
777 | + init_info->public_name); | ||
778 | + } | ||
779 | +} | ||
780 | + | ||
781 | +static void npcm7xx_init_clock_divider(NPCM7xxClockDividerState *div, | ||
782 | + NPCM7xxCLKState *clk, const DividerInitInfo *init_info) | ||
783 | +{ | ||
784 | + div->name = init_info->name; | ||
785 | + div->clk = clk; | ||
786 | + | ||
787 | + div->divide = init_info->divide; | ||
788 | + if (div->divide == divide_by_constant) { | ||
789 | + div->divisor = init_info->divisor; | ||
790 | + } else { | ||
791 | + div->reg = init_info->reg; | ||
792 | + div->offset = init_info->offset; | ||
793 | + div->len = init_info->len; | ||
794 | + } | ||
795 | + if (init_info->public_name != NULL) { | ||
796 | + qdev_alias_clock(DEVICE(div), "clock-out", DEVICE(clk), | ||
797 | + init_info->public_name); | ||
798 | + } | ||
799 | +} | ||
800 | + | ||
801 | +static Clock *npcm7xx_get_clock(NPCM7xxCLKState *clk, ClockSrcType type, | ||
802 | + int index) | ||
803 | +{ | ||
804 | + switch (type) { | ||
805 | + case CLKSRC_REF: | ||
806 | + return clk->clkref; | ||
807 | + case CLKSRC_PLL: | ||
808 | + return clk->plls[index].clock_out; | ||
809 | + case CLKSRC_SEL: | ||
810 | + return clk->sels[index].clock_out; | ||
811 | + case CLKSRC_DIV: | ||
812 | + return clk->dividers[index].clock_out; | ||
813 | + default: | ||
814 | + g_assert_not_reached(); | ||
815 | + } | ||
816 | +} | ||
817 | + | ||
818 | +static void npcm7xx_connect_clocks(NPCM7xxCLKState *clk) | ||
819 | +{ | ||
820 | + int i, j; | ||
821 | + Clock *src; | ||
822 | + | ||
823 | + for (i = 0; i < NPCM7XX_CLOCK_NR_PLLS; ++i) { | ||
824 | + src = npcm7xx_get_clock(clk, pll_init_info_list[i].src_type, | ||
825 | + pll_init_info_list[i].src_index); | ||
826 | + clock_set_source(clk->plls[i].clock_in, src); | ||
827 | + } | ||
828 | + for (i = 0; i < NPCM7XX_CLOCK_NR_SELS; ++i) { | ||
829 | + for (j = 0; j < sel_init_info_list[i].input_size; ++j) { | ||
830 | + src = npcm7xx_get_clock(clk, sel_init_info_list[i].src_type[j], | ||
831 | + sel_init_info_list[i].src_index[j]); | ||
832 | + clock_set_source(clk->sels[i].clock_in[j], src); | ||
833 | + } | ||
834 | + } | ||
835 | + for (i = 0; i < NPCM7XX_CLOCK_NR_DIVIDERS; ++i) { | ||
836 | + src = npcm7xx_get_clock(clk, divider_init_info_list[i].src_type, | ||
837 | + divider_init_info_list[i].src_index); | ||
838 | + clock_set_source(clk->dividers[i].clock_in, src); | ||
839 | + } | ||
840 | +} | ||
841 | + | ||
842 | static uint64_t npcm7xx_clk_read(void *opaque, hwaddr offset, unsigned size) | ||
843 | { | ||
844 | uint32_t reg = offset / sizeof(uint32_t); | ||
845 | @@ -XXX,XX +XXX,XX @@ static uint64_t npcm7xx_clk_read(void *opaque, hwaddr offset, unsigned size) | ||
846 | * | ||
847 | * The 4 LSBs are always zero: (1e9 / 640) << 4 = 25000000. | ||
848 | */ | ||
849 | - value = (((now_ns - s->ref_ns) / 640) << 4) % NPCM7XX_TIMER_REF_HZ; | ||
850 | + value = (((now_ns - s->ref_ns) / 640) << 4) % NPCM7XX_CLOCK_REF_HZ; | ||
851 | break; | ||
852 | |||
853 | default: | ||
854 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_clk_write(void *opaque, hwaddr offset, | ||
855 | value |= (value & PLLCON_LOKS); | ||
856 | } | ||
857 | } | ||
858 | + /* Only update PLL when it is locked. */ | ||
859 | + if (value & PLLCON_LOKI) { | ||
860 | + npcm7xx_clk_update_pll(&s->plls[find_pll_by_reg(reg)]); | ||
861 | + } | ||
862 | + break; | ||
863 | + | ||
864 | + case NPCM7XX_CLK_CLKSEL: | ||
865 | + npcm7xx_clk_update_all_sels(s); | ||
866 | + break; | ||
867 | + | ||
868 | + case NPCM7XX_CLK_CLKDIV1: | ||
869 | + case NPCM7XX_CLK_CLKDIV2: | ||
870 | + case NPCM7XX_CLK_CLKDIV3: | ||
871 | + npcm7xx_clk_update_all_dividers(s); | ||
872 | break; | ||
873 | |||
874 | case NPCM7XX_CLK_CNTR25M: | ||
875 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_clk_enter_reset(Object *obj, ResetType type) | ||
876 | case RESET_TYPE_COLD: | ||
877 | memcpy(s->regs, cold_reset_values, sizeof(cold_reset_values)); | ||
878 | s->ref_ns = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
879 | + npcm7xx_clk_update_all_clocks(s); | ||
880 | return; | ||
881 | } | ||
882 | |||
883 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_clk_enter_reset(Object *obj, ResetType type) | ||
884 | __func__, type); | ||
885 | } | ||
886 | |||
887 | +static void npcm7xx_clk_init_clock_hierarchy(NPCM7xxCLKState *s) | ||
888 | +{ | ||
889 | + int i; | ||
890 | + | ||
891 | + s->clkref = qdev_init_clock_in(DEVICE(s), "clkref", NULL, NULL); | ||
892 | + | ||
893 | + /* First pass: init all converter modules */ | ||
894 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(pll_init_info_list) != NPCM7XX_CLOCK_NR_PLLS); | ||
895 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(sel_init_info_list) != NPCM7XX_CLOCK_NR_SELS); | ||
896 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(divider_init_info_list) | ||
897 | + != NPCM7XX_CLOCK_NR_DIVIDERS); | ||
898 | + for (i = 0; i < NPCM7XX_CLOCK_NR_PLLS; ++i) { | ||
899 | + object_initialize_child(OBJECT(s), pll_init_info_list[i].name, | ||
900 | + &s->plls[i], TYPE_NPCM7XX_CLOCK_PLL); | ||
901 | + npcm7xx_init_clock_pll(&s->plls[i], s, | ||
902 | + &pll_init_info_list[i]); | ||
903 | + } | ||
904 | + for (i = 0; i < NPCM7XX_CLOCK_NR_SELS; ++i) { | ||
905 | + object_initialize_child(OBJECT(s), sel_init_info_list[i].name, | ||
906 | + &s->sels[i], TYPE_NPCM7XX_CLOCK_SEL); | ||
907 | + npcm7xx_init_clock_sel(&s->sels[i], s, | ||
908 | + &sel_init_info_list[i]); | ||
909 | + } | ||
910 | + for (i = 0; i < NPCM7XX_CLOCK_NR_DIVIDERS; ++i) { | ||
911 | + object_initialize_child(OBJECT(s), divider_init_info_list[i].name, | ||
912 | + &s->dividers[i], TYPE_NPCM7XX_CLOCK_DIVIDER); | ||
913 | + npcm7xx_init_clock_divider(&s->dividers[i], s, | ||
914 | + ÷r_init_info_list[i]); | ||
915 | + } | ||
916 | + | ||
917 | + /* Second pass: connect converter modules */ | ||
918 | + npcm7xx_connect_clocks(s); | ||
919 | + | ||
920 | + clock_update_hz(s->clkref, NPCM7XX_CLOCK_REF_HZ); | ||
921 | +} | ||
922 | + | ||
923 | static void npcm7xx_clk_init(Object *obj) | ||
924 | { | ||
925 | NPCM7xxCLKState *s = NPCM7XX_CLK(obj); | ||
926 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_clk_init(Object *obj) | ||
927 | memory_region_init_io(&s->iomem, obj, &npcm7xx_clk_ops, s, | ||
928 | TYPE_NPCM7XX_CLK, 4 * KiB); | ||
929 | sysbus_init_mmio(&s->parent, &s->iomem); | ||
930 | - qdev_init_gpio_in_named(DEVICE(s), npcm7xx_clk_perform_watchdog_reset, | ||
931 | - NPCM7XX_WATCHDOG_RESET_GPIO_IN, NPCM7XX_NR_WATCHDOGS); | ||
932 | } | ||
933 | |||
934 | -static const VMStateDescription vmstate_npcm7xx_clk = { | ||
935 | - .name = "npcm7xx-clk", | ||
936 | +static int npcm7xx_clk_post_load(void *opaque, int version_id) | ||
937 | +{ | ||
938 | + if (version_id >= 1) { | ||
939 | + NPCM7xxCLKState *clk = opaque; | ||
940 | + | ||
941 | + npcm7xx_clk_update_all_clocks(clk); | ||
942 | + } | ||
943 | + | ||
944 | + return 0; | ||
945 | +} | ||
946 | + | ||
947 | +static void npcm7xx_clk_realize(DeviceState *dev, Error **errp) | ||
948 | +{ | ||
949 | + int i; | ||
950 | + NPCM7xxCLKState *s = NPCM7XX_CLK(dev); | ||
951 | + | ||
952 | + qdev_init_gpio_in_named(DEVICE(s), npcm7xx_clk_perform_watchdog_reset, | ||
953 | + NPCM7XX_WATCHDOG_RESET_GPIO_IN, NPCM7XX_NR_WATCHDOGS); | ||
954 | + npcm7xx_clk_init_clock_hierarchy(s); | ||
955 | + | ||
956 | + /* Realize child devices */ | ||
957 | + for (i = 0; i < NPCM7XX_CLOCK_NR_PLLS; ++i) { | ||
958 | + if (!qdev_realize(DEVICE(&s->plls[i]), NULL, errp)) { | ||
959 | + return; | ||
960 | + } | ||
961 | + } | ||
962 | + for (i = 0; i < NPCM7XX_CLOCK_NR_SELS; ++i) { | ||
963 | + if (!qdev_realize(DEVICE(&s->sels[i]), NULL, errp)) { | ||
964 | + return; | ||
965 | + } | ||
966 | + } | ||
967 | + for (i = 0; i < NPCM7XX_CLOCK_NR_DIVIDERS; ++i) { | ||
968 | + if (!qdev_realize(DEVICE(&s->dividers[i]), NULL, errp)) { | ||
969 | + return; | ||
970 | + } | ||
971 | + } | ||
972 | +} | ||
973 | + | ||
974 | +static const VMStateDescription vmstate_npcm7xx_clk_pll = { | ||
975 | + .name = "npcm7xx-clock-pll", | ||
976 | .version_id = 0, | ||
977 | .minimum_version_id = 0, | ||
978 | - .fields = (VMStateField[]) { | ||
979 | - VMSTATE_UINT32_ARRAY(regs, NPCM7xxCLKState, NPCM7XX_CLK_NR_REGS), | ||
980 | - VMSTATE_INT64(ref_ns, NPCM7xxCLKState), | ||
981 | + .fields = (VMStateField[]) { | ||
982 | + VMSTATE_CLOCK(clock_in, NPCM7xxClockPLLState), | ||
983 | VMSTATE_END_OF_LIST(), | ||
984 | }, | ||
49 | }; | 985 | }; |
986 | |||
987 | +static const VMStateDescription vmstate_npcm7xx_clk_sel = { | ||
988 | + .name = "npcm7xx-clock-sel", | ||
989 | + .version_id = 0, | ||
990 | + .minimum_version_id = 0, | ||
991 | + .fields = (VMStateField[]) { | ||
992 | + VMSTATE_ARRAY_OF_POINTER_TO_STRUCT(clock_in, NPCM7xxClockSELState, | ||
993 | + NPCM7XX_CLK_SEL_MAX_INPUT, 0, vmstate_clock, Clock), | ||
994 | + VMSTATE_END_OF_LIST(), | ||
995 | + }, | ||
996 | +}; | ||
997 | + | ||
998 | +static const VMStateDescription vmstate_npcm7xx_clk_divider = { | ||
999 | + .name = "npcm7xx-clock-divider", | ||
1000 | + .version_id = 0, | ||
1001 | + .minimum_version_id = 0, | ||
1002 | + .fields = (VMStateField[]) { | ||
1003 | + VMSTATE_CLOCK(clock_in, NPCM7xxClockDividerState), | ||
1004 | + VMSTATE_END_OF_LIST(), | ||
1005 | + }, | ||
1006 | +}; | ||
1007 | + | ||
1008 | +static const VMStateDescription vmstate_npcm7xx_clk = { | ||
1009 | + .name = "npcm7xx-clk", | ||
1010 | + .version_id = 1, | ||
1011 | + .minimum_version_id = 1, | ||
1012 | + .post_load = npcm7xx_clk_post_load, | ||
1013 | + .fields = (VMStateField[]) { | ||
1014 | + VMSTATE_UINT32_ARRAY(regs, NPCM7xxCLKState, NPCM7XX_CLK_NR_REGS), | ||
1015 | + VMSTATE_INT64(ref_ns, NPCM7xxCLKState), | ||
1016 | + VMSTATE_CLOCK(clkref, NPCM7xxCLKState), | ||
1017 | + VMSTATE_END_OF_LIST(), | ||
1018 | + }, | ||
1019 | +}; | ||
1020 | + | ||
1021 | +static void npcm7xx_clk_pll_class_init(ObjectClass *klass, void *data) | ||
1022 | +{ | ||
1023 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1024 | + | ||
1025 | + dc->desc = "NPCM7xx Clock PLL Module"; | ||
1026 | + dc->vmsd = &vmstate_npcm7xx_clk_pll; | ||
1027 | +} | ||
1028 | + | ||
1029 | +static void npcm7xx_clk_sel_class_init(ObjectClass *klass, void *data) | ||
1030 | +{ | ||
1031 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1032 | + | ||
1033 | + dc->desc = "NPCM7xx Clock SEL Module"; | ||
1034 | + dc->vmsd = &vmstate_npcm7xx_clk_sel; | ||
1035 | +} | ||
1036 | + | ||
1037 | +static void npcm7xx_clk_divider_class_init(ObjectClass *klass, void *data) | ||
1038 | +{ | ||
1039 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1040 | + | ||
1041 | + dc->desc = "NPCM7xx Clock Divider Module"; | ||
1042 | + dc->vmsd = &vmstate_npcm7xx_clk_divider; | ||
1043 | +} | ||
1044 | + | ||
1045 | static void npcm7xx_clk_class_init(ObjectClass *klass, void *data) | ||
1046 | { | ||
1047 | ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
1048 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_clk_class_init(ObjectClass *klass, void *data) | ||
1049 | |||
1050 | dc->desc = "NPCM7xx Clock Control Registers"; | ||
1051 | dc->vmsd = &vmstate_npcm7xx_clk; | ||
1052 | + dc->realize = npcm7xx_clk_realize; | ||
1053 | rc->phases.enter = npcm7xx_clk_enter_reset; | ||
1054 | } | ||
1055 | |||
1056 | +static const TypeInfo npcm7xx_clk_pll_info = { | ||
1057 | + .name = TYPE_NPCM7XX_CLOCK_PLL, | ||
1058 | + .parent = TYPE_DEVICE, | ||
1059 | + .instance_size = sizeof(NPCM7xxClockPLLState), | ||
1060 | + .instance_init = npcm7xx_clk_pll_init, | ||
1061 | + .class_init = npcm7xx_clk_pll_class_init, | ||
1062 | +}; | ||
1063 | + | ||
1064 | +static const TypeInfo npcm7xx_clk_sel_info = { | ||
1065 | + .name = TYPE_NPCM7XX_CLOCK_SEL, | ||
1066 | + .parent = TYPE_DEVICE, | ||
1067 | + .instance_size = sizeof(NPCM7xxClockSELState), | ||
1068 | + .instance_init = npcm7xx_clk_sel_init, | ||
1069 | + .class_init = npcm7xx_clk_sel_class_init, | ||
1070 | +}; | ||
1071 | + | ||
1072 | +static const TypeInfo npcm7xx_clk_divider_info = { | ||
1073 | + .name = TYPE_NPCM7XX_CLOCK_DIVIDER, | ||
1074 | + .parent = TYPE_DEVICE, | ||
1075 | + .instance_size = sizeof(NPCM7xxClockDividerState), | ||
1076 | + .instance_init = npcm7xx_clk_divider_init, | ||
1077 | + .class_init = npcm7xx_clk_divider_class_init, | ||
1078 | +}; | ||
1079 | + | ||
1080 | static const TypeInfo npcm7xx_clk_info = { | ||
1081 | .name = TYPE_NPCM7XX_CLK, | ||
1082 | .parent = TYPE_SYS_BUS_DEVICE, | ||
1083 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo npcm7xx_clk_info = { | ||
1084 | |||
1085 | static void npcm7xx_clk_register_type(void) | ||
1086 | { | ||
1087 | + type_register_static(&npcm7xx_clk_pll_info); | ||
1088 | + type_register_static(&npcm7xx_clk_sel_info); | ||
1089 | + type_register_static(&npcm7xx_clk_divider_info); | ||
1090 | type_register_static(&npcm7xx_clk_info); | ||
1091 | } | ||
1092 | type_init(npcm7xx_clk_register_type); | ||
50 | -- | 1093 | -- |
51 | 2.19.1 | 1094 | 2.20.1 |
52 | 1095 | ||
53 | 1096 | diff view generated by jsdifflib |
1 | From: Julia Suvorova via Qemu-devel <qemu-devel@nongnu.org> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Wire up nRF51 UART in the corresponding SoC. | 3 | This patch makes NPCM7XX Timer to use a the timer clock generated by the |
4 | CLK module instead of the magic number TIMER_REF_HZ. | ||
4 | 5 | ||
5 | Signed-off-by: Julia Suvorova <jusual@mail.ru> | 6 | Reviewed-by: Havard Skinnemoen <hskinnemoen@google.com> |
6 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> | 7 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
9 | Message-id: 20210108190945.949196-3-wuhaotsh@google.com | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | include/hw/arm/nrf51_soc.h | 3 +++ | 13 | include/hw/misc/npcm7xx_clk.h | 6 ----- |
12 | hw/arm/microbit.c | 2 ++ | 14 | include/hw/timer/npcm7xx_timer.h | 1 + |
13 | hw/arm/nrf51_soc.c | 20 ++++++++++++++++++++ | 15 | hw/arm/npcm7xx.c | 5 ++++ |
14 | 3 files changed, 25 insertions(+) | 16 | hw/timer/npcm7xx_timer.c | 39 +++++++++++++++----------------- |
17 | 4 files changed, 24 insertions(+), 27 deletions(-) | ||
15 | 18 | ||
16 | diff --git a/include/hw/arm/nrf51_soc.h b/include/hw/arm/nrf51_soc.h | 19 | diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h |
17 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/nrf51_soc.h | 21 | --- a/include/hw/misc/npcm7xx_clk.h |
19 | +++ b/include/hw/arm/nrf51_soc.h | 22 | +++ b/include/hw/misc/npcm7xx_clk.h |
20 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ |
21 | 24 | #include "hw/clock.h" | |
22 | #include "hw/sysbus.h" | 25 | #include "hw/sysbus.h" |
23 | #include "hw/arm/armv7m.h" | 26 | |
24 | +#include "hw/char/nrf51_uart.h" | 27 | -/* |
25 | 28 | - * The reference clock frequency for the timer modules, and the SECCNT and | |
26 | #define TYPE_NRF51_SOC "nrf51-soc" | 29 | - * CNTR25M registers in this module, is always 25 MHz. |
27 | #define NRF51_SOC(obj) \ | 30 | - */ |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct NRF51State { | 31 | -#define NPCM7XX_TIMER_REF_HZ (25000000) |
29 | /*< public >*/ | 32 | - |
30 | ARMv7MState cpu; | 33 | /* |
31 | 34 | * Number of registers in our device state structure. Don't change this without | |
32 | + NRF51UARTState uart; | 35 | * incrementing the version_id in the vmstate. |
36 | diff --git a/include/hw/timer/npcm7xx_timer.h b/include/hw/timer/npcm7xx_timer.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/timer/npcm7xx_timer.h | ||
39 | +++ b/include/hw/timer/npcm7xx_timer.h | ||
40 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxTimerCtrlState { | ||
41 | |||
42 | uint32_t tisr; | ||
43 | |||
44 | + Clock *clock; | ||
45 | NPCM7xxTimer timer[NPCM7XX_TIMERS_PER_CTRL]; | ||
46 | NPCM7xxWatchdogTimer watchdog_timer; | ||
47 | }; | ||
48 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/arm/npcm7xx.c | ||
51 | +++ b/hw/arm/npcm7xx.c | ||
52 | @@ -XXX,XX +XXX,XX @@ | ||
53 | #include "hw/char/serial.h" | ||
54 | #include "hw/loader.h" | ||
55 | #include "hw/misc/unimp.h" | ||
56 | +#include "hw/qdev-clock.h" | ||
57 | #include "hw/qdev-properties.h" | ||
58 | #include "qapi/error.h" | ||
59 | #include "qemu/units.h" | ||
60 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
61 | int first_irq; | ||
62 | int j; | ||
63 | |||
64 | + /* Connect the timer clock. */ | ||
65 | + qdev_connect_clock_in(DEVICE(&s->tim[i]), "clock", qdev_get_clock_out( | ||
66 | + DEVICE(&s->clk), "timer-clock")); | ||
33 | + | 67 | + |
34 | MemoryRegion iomem; | 68 | sysbus_realize(sbd, &error_abort); |
35 | MemoryRegion sram; | 69 | sysbus_mmio_map(sbd, 0, npcm7xx_tim_addr[i]); |
36 | MemoryRegion flash; | 70 | |
37 | diff --git a/hw/arm/microbit.c b/hw/arm/microbit.c | 71 | diff --git a/hw/timer/npcm7xx_timer.c b/hw/timer/npcm7xx_timer.c |
38 | index XXXXXXX..XXXXXXX 100644 | 72 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/hw/arm/microbit.c | 73 | --- a/hw/timer/npcm7xx_timer.c |
40 | +++ b/hw/arm/microbit.c | 74 | +++ b/hw/timer/npcm7xx_timer.c |
41 | @@ -XXX,XX +XXX,XX @@ | 75 | @@ -XXX,XX +XXX,XX @@ |
42 | #include "qapi/error.h" | 76 | #include "qemu/osdep.h" |
43 | #include "hw/boards.h" | 77 | |
44 | #include "hw/arm/arm.h" | 78 | #include "hw/irq.h" |
45 | +#include "sysemu/sysemu.h" | 79 | +#include "hw/qdev-clock.h" |
46 | #include "exec/address-spaces.h" | 80 | #include "hw/qdev-properties.h" |
47 | 81 | -#include "hw/misc/npcm7xx_clk.h" | |
48 | #include "hw/arm/nrf51_soc.h" | 82 | #include "hw/timer/npcm7xx_timer.h" |
49 | @@ -XXX,XX +XXX,XX @@ static void microbit_init(MachineState *machine) | 83 | #include "migration/vmstate.h" |
50 | 84 | #include "qemu/bitops.h" | |
51 | sysbus_init_child_obj(OBJECT(machine), "nrf51", soc, sizeof(s->nrf51), | 85 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_tcsr_prescaler(uint32_t tcsr) |
52 | TYPE_NRF51_SOC); | 86 | /* Convert a timer cycle count to a time interval in nanoseconds. */ |
53 | + qdev_prop_set_chr(DEVICE(&s->nrf51), "serial0", serial_hd(0)); | 87 | static int64_t npcm7xx_timer_count_to_ns(NPCM7xxTimer *t, uint32_t count) |
54 | object_property_set_link(soc, OBJECT(system_memory), "memory", | ||
55 | &error_fatal); | ||
56 | object_property_set_bool(soc, true, "realized", &error_fatal); | ||
57 | diff --git a/hw/arm/nrf51_soc.c b/hw/arm/nrf51_soc.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/arm/nrf51_soc.c | ||
60 | +++ b/hw/arm/nrf51_soc.c | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | #define NRF51822_FLASH_SIZE (256 * 1024) | ||
63 | #define NRF51822_SRAM_SIZE (16 * 1024) | ||
64 | |||
65 | +#define BASE_TO_IRQ(base) ((base >> 12) & 0x1F) | ||
66 | + | ||
67 | static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp) | ||
68 | { | 88 | { |
69 | NRF51State *s = NRF51_SOC(dev_soc); | 89 | - int64_t ns = count; |
70 | + MemoryRegion *mr; | 90 | + int64_t ticks = count; |
71 | Error *err = NULL; | 91 | |
72 | 92 | - ns *= NANOSECONDS_PER_SECOND / NPCM7XX_TIMER_REF_HZ; | |
73 | if (!s->board_memory) { | 93 | - ns *= npcm7xx_tcsr_prescaler(t->tcsr); |
74 | @@ -XXX,XX +XXX,XX @@ static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp) | 94 | + ticks *= npcm7xx_tcsr_prescaler(t->tcsr); |
75 | } | 95 | |
76 | memory_region_add_subregion(&s->container, SRAM_BASE, &s->sram); | 96 | - return ns; |
77 | 97 | + return clock_ticks_to_ns(t->ctrl->clock, ticks); | |
78 | + /* UART */ | ||
79 | + object_property_set_bool(OBJECT(&s->uart), true, "realized", &err); | ||
80 | + if (err) { | ||
81 | + error_propagate(errp, err); | ||
82 | + return; | ||
83 | + } | ||
84 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart), 0); | ||
85 | + memory_region_add_subregion_overlap(&s->container, UART_BASE, mr, 0); | ||
86 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 0, | ||
87 | + qdev_get_gpio_in(DEVICE(&s->cpu), | ||
88 | + BASE_TO_IRQ(UART_BASE))); | ||
89 | + | ||
90 | create_unimplemented_device("nrf51_soc.io", IOMEM_BASE, IOMEM_SIZE); | ||
91 | create_unimplemented_device("nrf51_soc.ficr", FICR_BASE, FICR_SIZE); | ||
92 | create_unimplemented_device("nrf51_soc.private", | ||
93 | @@ -XXX,XX +XXX,XX @@ static void nrf51_soc_init(Object *obj) | ||
94 | qdev_prop_set_string(DEVICE(&s->cpu), "cpu-type", | ||
95 | ARM_CPU_TYPE_NAME("cortex-m0")); | ||
96 | qdev_prop_set_uint32(DEVICE(&s->cpu), "num-irq", 32); | ||
97 | + | ||
98 | + sysbus_init_child_obj(obj, "uart", &s->uart, sizeof(s->uart), | ||
99 | + TYPE_NRF51_UART); | ||
100 | + object_property_add_alias(obj, "serial0", OBJECT(&s->uart), "chardev", | ||
101 | + &error_abort); | ||
102 | } | 98 | } |
103 | 99 | ||
104 | static Property nrf51_soc_properties[] = { | 100 | /* Convert a time interval in nanoseconds to a timer cycle count. */ |
101 | static uint32_t npcm7xx_timer_ns_to_count(NPCM7xxTimer *t, int64_t ns) | ||
102 | { | ||
103 | - int64_t count; | ||
104 | - | ||
105 | - count = ns / (NANOSECONDS_PER_SECOND / NPCM7XX_TIMER_REF_HZ); | ||
106 | - count /= npcm7xx_tcsr_prescaler(t->tcsr); | ||
107 | - | ||
108 | - return count; | ||
109 | + return ns / clock_ticks_to_ns(t->ctrl->clock, | ||
110 | + npcm7xx_tcsr_prescaler(t->tcsr)); | ||
111 | } | ||
112 | |||
113 | static uint32_t npcm7xx_watchdog_timer_prescaler(const NPCM7xxWatchdogTimer *t) | ||
114 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_watchdog_timer_prescaler(const NPCM7xxWatchdogTimer *t) | ||
115 | static void npcm7xx_watchdog_timer_reset_cycles(NPCM7xxWatchdogTimer *t, | ||
116 | int64_t cycles) | ||
117 | { | ||
118 | - uint32_t prescaler = npcm7xx_watchdog_timer_prescaler(t); | ||
119 | - int64_t ns = (NANOSECONDS_PER_SECOND / NPCM7XX_TIMER_REF_HZ) * cycles; | ||
120 | + int64_t ticks = cycles * npcm7xx_watchdog_timer_prescaler(t); | ||
121 | + int64_t ns = clock_ticks_to_ns(t->ctrl->clock, ticks); | ||
122 | |||
123 | /* | ||
124 | * The reset function always clears the current timer. The caller of the | ||
125 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_watchdog_timer_reset_cycles(NPCM7xxWatchdogTimer *t, | ||
126 | */ | ||
127 | npcm7xx_timer_clear(&t->base_timer); | ||
128 | |||
129 | - ns *= prescaler; | ||
130 | t->base_timer.remaining_ns = ns; | ||
131 | } | ||
132 | |||
133 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_hold_reset(Object *obj) | ||
134 | qemu_irq_lower(s->watchdog_timer.irq); | ||
135 | } | ||
136 | |||
137 | -static void npcm7xx_timer_realize(DeviceState *dev, Error **errp) | ||
138 | +static void npcm7xx_timer_init(Object *obj) | ||
139 | { | ||
140 | - NPCM7xxTimerCtrlState *s = NPCM7XX_TIMER(dev); | ||
141 | - SysBusDevice *sbd = &s->parent; | ||
142 | + NPCM7xxTimerCtrlState *s = NPCM7XX_TIMER(obj); | ||
143 | + DeviceState *dev = DEVICE(obj); | ||
144 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
145 | int i; | ||
146 | NPCM7xxWatchdogTimer *w; | ||
147 | |||
148 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_realize(DeviceState *dev, Error **errp) | ||
149 | npcm7xx_watchdog_timer_expired, w); | ||
150 | sysbus_init_irq(sbd, &w->irq); | ||
151 | |||
152 | - memory_region_init_io(&s->iomem, OBJECT(s), &npcm7xx_timer_ops, s, | ||
153 | + memory_region_init_io(&s->iomem, obj, &npcm7xx_timer_ops, s, | ||
154 | TYPE_NPCM7XX_TIMER, 4 * KiB); | ||
155 | sysbus_init_mmio(sbd, &s->iomem); | ||
156 | qdev_init_gpio_out_named(dev, &w->reset_signal, | ||
157 | NPCM7XX_WATCHDOG_RESET_GPIO_OUT, 1); | ||
158 | + s->clock = qdev_init_clock_in(dev, "clock", NULL, NULL); | ||
159 | } | ||
160 | |||
161 | static const VMStateDescription vmstate_npcm7xx_base_timer = { | ||
162 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_npcm7xx_watchdog_timer = { | ||
163 | |||
164 | static const VMStateDescription vmstate_npcm7xx_timer_ctrl = { | ||
165 | .name = "npcm7xx-timer-ctrl", | ||
166 | - .version_id = 1, | ||
167 | - .minimum_version_id = 1, | ||
168 | + .version_id = 2, | ||
169 | + .minimum_version_id = 2, | ||
170 | .fields = (VMStateField[]) { | ||
171 | VMSTATE_UINT32(tisr, NPCM7xxTimerCtrlState), | ||
172 | + VMSTATE_CLOCK(clock, NPCM7xxTimerCtrlState), | ||
173 | VMSTATE_STRUCT_ARRAY(timer, NPCM7xxTimerCtrlState, | ||
174 | NPCM7XX_TIMERS_PER_CTRL, 0, vmstate_npcm7xx_timer, | ||
175 | NPCM7xxTimer), | ||
176 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_timer_class_init(ObjectClass *klass, void *data) | ||
177 | QEMU_BUILD_BUG_ON(NPCM7XX_TIMER_REGS_END > NPCM7XX_TIMER_NR_REGS); | ||
178 | |||
179 | dc->desc = "NPCM7xx Timer Controller"; | ||
180 | - dc->realize = npcm7xx_timer_realize; | ||
181 | dc->vmsd = &vmstate_npcm7xx_timer_ctrl; | ||
182 | rc->phases.enter = npcm7xx_timer_enter_reset; | ||
183 | rc->phases.hold = npcm7xx_timer_hold_reset; | ||
184 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo npcm7xx_timer_info = { | ||
185 | .parent = TYPE_SYS_BUS_DEVICE, | ||
186 | .instance_size = sizeof(NPCM7xxTimerCtrlState), | ||
187 | .class_init = npcm7xx_timer_class_init, | ||
188 | + .instance_init = npcm7xx_timer_init, | ||
189 | }; | ||
190 | |||
191 | static void npcm7xx_timer_register_type(void) | ||
105 | -- | 192 | -- |
106 | 2.19.1 | 193 | 2.20.1 |
107 | 194 | ||
108 | 195 | diff view generated by jsdifflib |
1 | From: Julia Suvorova via Qemu-devel <qemu-devel@nongnu.org> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Not implemented: CTS/NCTS, PSEL*. | 3 | The ADC is part of NPCM7XX Module. Its behavior is controled by the |
4 | ADC_CON register. It converts one of the eight analog inputs into a | ||
5 | digital input and stores it in the ADC_DATA register when enabled. | ||
4 | 6 | ||
5 | Signed-off-by: Julia Suvorova <jusual@mail.ru> | 7 | Users can alter input value by using qom-set QMP command. |
6 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> | 8 | |
9 | Reviewed-by: Havard Skinnemoen <hskinnemoen@google.com> | ||
10 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> | ||
11 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
12 | Message-id: 20210108190945.949196-4-wuhaotsh@google.com | ||
13 | [PMM: Added missing hw/adc/trace.h file] | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 16 | --- |
9 | hw/char/Makefile.objs | 1 + | 17 | docs/system/arm/nuvoton.rst | 2 +- |
10 | include/hw/char/nrf51_uart.h | 78 +++++++++ | 18 | meson.build | 1 + |
11 | hw/char/nrf51_uart.c | 330 +++++++++++++++++++++++++++++++++++ | 19 | hw/adc/trace.h | 1 + |
12 | hw/char/trace-events | 4 + | 20 | include/hw/adc/npcm7xx_adc.h | 69 ++++++ |
13 | 4 files changed, 413 insertions(+) | 21 | include/hw/arm/npcm7xx.h | 2 + |
14 | create mode 100644 include/hw/char/nrf51_uart.h | 22 | hw/adc/npcm7xx_adc.c | 301 ++++++++++++++++++++++++++ |
15 | create mode 100644 hw/char/nrf51_uart.c | 23 | hw/arm/npcm7xx.c | 24 ++- |
24 | tests/qtest/npcm7xx_adc-test.c | 377 +++++++++++++++++++++++++++++++++ | ||
25 | hw/adc/meson.build | 1 + | ||
26 | hw/adc/trace-events | 5 + | ||
27 | tests/qtest/meson.build | 3 +- | ||
28 | 11 files changed, 783 insertions(+), 3 deletions(-) | ||
29 | create mode 100644 hw/adc/trace.h | ||
30 | create mode 100644 include/hw/adc/npcm7xx_adc.h | ||
31 | create mode 100644 hw/adc/npcm7xx_adc.c | ||
32 | create mode 100644 tests/qtest/npcm7xx_adc-test.c | ||
33 | create mode 100644 hw/adc/trace-events | ||
16 | 34 | ||
17 | diff --git a/hw/char/Makefile.objs b/hw/char/Makefile.objs | 35 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst |
18 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/char/Makefile.objs | 37 | --- a/docs/system/arm/nuvoton.rst |
20 | +++ b/hw/char/Makefile.objs | 38 | +++ b/docs/system/arm/nuvoton.rst |
21 | @@ -XXX,XX +XXX,XX @@ | 39 | @@ -XXX,XX +XXX,XX @@ Supported devices |
22 | common-obj-$(CONFIG_IPACK) += ipoctal232.o | 40 | * Random Number Generator (RNG) |
23 | common-obj-$(CONFIG_ESCC) += escc.o | 41 | * USB host (USBH) |
24 | +common-obj-$(CONFIG_NRF51_SOC) += nrf51_uart.o | 42 | * GPIO controller |
25 | common-obj-$(CONFIG_PARALLEL) += parallel.o | 43 | + * Analog to Digital Converter (ADC) |
26 | common-obj-$(CONFIG_PARALLEL) += parallel-isa.o | 44 | |
27 | common-obj-$(CONFIG_PL011) += pl011.o | 45 | Missing devices |
28 | diff --git a/include/hw/char/nrf51_uart.h b/include/hw/char/nrf51_uart.h | 46 | --------------- |
47 | @@ -XXX,XX +XXX,XX @@ Missing devices | ||
48 | * USB device (USBD) | ||
49 | * SMBus controller (SMBF) | ||
50 | * Peripheral SPI controller (PSPI) | ||
51 | - * Analog to Digital Converter (ADC) | ||
52 | * SD/MMC host | ||
53 | * PECI interface | ||
54 | * Pulse Width Modulation (PWM) | ||
55 | diff --git a/meson.build b/meson.build | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/meson.build | ||
58 | +++ b/meson.build | ||
59 | @@ -XXX,XX +XXX,XX @@ if have_system | ||
60 | 'chardev', | ||
61 | 'hw/9pfs', | ||
62 | 'hw/acpi', | ||
63 | + 'hw/adc', | ||
64 | 'hw/alpha', | ||
65 | 'hw/arm', | ||
66 | 'hw/audio', | ||
67 | diff --git a/hw/adc/trace.h b/hw/adc/trace.h | ||
29 | new file mode 100644 | 68 | new file mode 100644 |
30 | index XXXXXXX..XXXXXXX | 69 | index XXXXXXX..XXXXXXX |
31 | --- /dev/null | 70 | --- /dev/null |
32 | +++ b/include/hw/char/nrf51_uart.h | 71 | +++ b/hw/adc/trace.h |
33 | @@ -XXX,XX +XXX,XX @@ | 72 | @@ -0,0 +1 @@ |
34 | +/* | 73 | +#include "trace/trace-hw_adc.h" |
35 | + * nRF51 SoC UART emulation | 74 | diff --git a/include/hw/adc/npcm7xx_adc.h b/include/hw/adc/npcm7xx_adc.h |
36 | + * | ||
37 | + * Copyright (c) 2018 Julia Suvorova <jusual@mail.ru> | ||
38 | + * | ||
39 | + * This program is free software; you can redistribute it and/or modify | ||
40 | + * it under the terms of the GNU General Public License version 2 or | ||
41 | + * (at your option) any later version. | ||
42 | + */ | ||
43 | + | ||
44 | +#ifndef NRF51_UART_H | ||
45 | +#define NRF51_UART_H | ||
46 | + | ||
47 | +#include "hw/sysbus.h" | ||
48 | +#include "chardev/char-fe.h" | ||
49 | +#include "hw/registerfields.h" | ||
50 | + | ||
51 | +#define UART_FIFO_LENGTH 6 | ||
52 | +#define UART_BASE 0x40002000 | ||
53 | +#define UART_SIZE 0x1000 | ||
54 | + | ||
55 | +#define TYPE_NRF51_UART "nrf51_soc.uart" | ||
56 | +#define NRF51_UART(obj) OBJECT_CHECK(NRF51UARTState, (obj), TYPE_NRF51_UART) | ||
57 | + | ||
58 | +REG32(UART_STARTRX, 0x000) | ||
59 | +REG32(UART_STOPRX, 0x004) | ||
60 | +REG32(UART_STARTTX, 0x008) | ||
61 | +REG32(UART_STOPTX, 0x00C) | ||
62 | +REG32(UART_SUSPEND, 0x01C) | ||
63 | + | ||
64 | +REG32(UART_CTS, 0x100) | ||
65 | +REG32(UART_NCTS, 0x104) | ||
66 | +REG32(UART_RXDRDY, 0x108) | ||
67 | +REG32(UART_TXDRDY, 0x11C) | ||
68 | +REG32(UART_ERROR, 0x124) | ||
69 | +REG32(UART_RXTO, 0x144) | ||
70 | + | ||
71 | +REG32(UART_INTEN, 0x300) | ||
72 | + FIELD(UART_INTEN, CTS, 0, 1) | ||
73 | + FIELD(UART_INTEN, NCTS, 1, 1) | ||
74 | + FIELD(UART_INTEN, RXDRDY, 2, 1) | ||
75 | + FIELD(UART_INTEN, TXDRDY, 7, 1) | ||
76 | + FIELD(UART_INTEN, ERROR, 9, 1) | ||
77 | + FIELD(UART_INTEN, RXTO, 17, 1) | ||
78 | +REG32(UART_INTENSET, 0x304) | ||
79 | +REG32(UART_INTENCLR, 0x308) | ||
80 | +REG32(UART_ERRORSRC, 0x480) | ||
81 | +REG32(UART_ENABLE, 0x500) | ||
82 | +REG32(UART_PSELRTS, 0x508) | ||
83 | +REG32(UART_PSELTXD, 0x50C) | ||
84 | +REG32(UART_PSELCTS, 0x510) | ||
85 | +REG32(UART_PSELRXD, 0x514) | ||
86 | +REG32(UART_RXD, 0x518) | ||
87 | +REG32(UART_TXD, 0x51C) | ||
88 | +REG32(UART_BAUDRATE, 0x524) | ||
89 | +REG32(UART_CONFIG, 0x56C) | ||
90 | + | ||
91 | +typedef struct NRF51UARTState { | ||
92 | + SysBusDevice parent_obj; | ||
93 | + | ||
94 | + MemoryRegion iomem; | ||
95 | + CharBackend chr; | ||
96 | + qemu_irq irq; | ||
97 | + guint watch_tag; | ||
98 | + | ||
99 | + uint8_t rx_fifo[UART_FIFO_LENGTH]; | ||
100 | + unsigned int rx_fifo_pos; | ||
101 | + unsigned int rx_fifo_len; | ||
102 | + | ||
103 | + uint32_t reg[0x56C]; | ||
104 | + | ||
105 | + bool rx_started; | ||
106 | + bool tx_started; | ||
107 | + bool pending_tx_byte; | ||
108 | + bool enabled; | ||
109 | +} NRF51UARTState; | ||
110 | + | ||
111 | +#endif | ||
112 | diff --git a/hw/char/nrf51_uart.c b/hw/char/nrf51_uart.c | ||
113 | new file mode 100644 | 75 | new file mode 100644 |
114 | index XXXXXXX..XXXXXXX | 76 | index XXXXXXX..XXXXXXX |
115 | --- /dev/null | 77 | --- /dev/null |
116 | +++ b/hw/char/nrf51_uart.c | 78 | +++ b/include/hw/adc/npcm7xx_adc.h |
117 | @@ -XXX,XX +XXX,XX @@ | 79 | @@ -XXX,XX +XXX,XX @@ |
118 | +/* | 80 | +/* |
119 | + * nRF51 SoC UART emulation | 81 | + * Nuvoton NPCM7xx ADC Module |
120 | + * | 82 | + * |
121 | + * See nRF51 Series Reference Manual, "29 Universal Asynchronous | 83 | + * Copyright 2020 Google LLC |
122 | + * Receiver/Transmitter" for hardware specifications: | ||
123 | + * http://infocenter.nordicsemi.com/pdf/nRF51_RM_v3.0.pdf | ||
124 | + * | 84 | + * |
125 | + * Copyright (c) 2018 Julia Suvorova <jusual@mail.ru> | 85 | + * This program is free software; you can redistribute it and/or modify it |
86 | + * under the terms of the GNU General Public License as published by the | ||
87 | + * Free Software Foundation; either version 2 of the License, or | ||
88 | + * (at your option) any later version. | ||
126 | + * | 89 | + * |
127 | + * This program is free software; you can redistribute it and/or modify | 90 | + * This program is distributed in the hope that it will be useful, but WITHOUT |
128 | + * it under the terms of the GNU General Public License version 2 or | 91 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
92 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
93 | + * for more details. | ||
94 | + */ | ||
95 | +#ifndef NPCM7XX_ADC_H | ||
96 | +#define NPCM7XX_ADC_H | ||
97 | + | ||
98 | +#include "hw/clock.h" | ||
99 | +#include "hw/irq.h" | ||
100 | +#include "hw/sysbus.h" | ||
101 | +#include "qemu/timer.h" | ||
102 | + | ||
103 | +#define NPCM7XX_ADC_NUM_INPUTS 8 | ||
104 | +/** | ||
105 | + * This value should not be changed unless write_adc_calibration function in | ||
106 | + * hw/arm/npcm7xx.c is also changed. | ||
107 | + */ | ||
108 | +#define NPCM7XX_ADC_NUM_CALIB 2 | ||
109 | + | ||
110 | +/** | ||
111 | + * struct NPCM7xxADCState - Analog to Digital Converter Module device state. | ||
112 | + * @parent: System bus device. | ||
113 | + * @iomem: Memory region through which registers are accessed. | ||
114 | + * @conv_timer: The timer counts down remaining cycles for the conversion. | ||
115 | + * @irq: GIC interrupt line to fire on expiration (if enabled). | ||
116 | + * @con: The Control Register. | ||
117 | + * @data: The Data Buffer. | ||
118 | + * @clock: The ADC Clock. | ||
119 | + * @adci: The input voltage in units of uV. 1uv = 1e-6V. | ||
120 | + * @vref: The external reference voltage. | ||
121 | + * @iref: The internal reference voltage, initialized at launch time. | ||
122 | + * @rv: The calibrated output values of 0.5V and 1.5V for the ADC. | ||
123 | + */ | ||
124 | +typedef struct { | ||
125 | + SysBusDevice parent; | ||
126 | + | ||
127 | + MemoryRegion iomem; | ||
128 | + | ||
129 | + QEMUTimer conv_timer; | ||
130 | + | ||
131 | + qemu_irq irq; | ||
132 | + uint32_t con; | ||
133 | + uint32_t data; | ||
134 | + Clock *clock; | ||
135 | + | ||
136 | + /* Voltages are in unit of uV. 1V = 1000000uV. */ | ||
137 | + uint32_t adci[NPCM7XX_ADC_NUM_INPUTS]; | ||
138 | + uint32_t vref; | ||
139 | + uint32_t iref; | ||
140 | + | ||
141 | + uint16_t calibration_r_values[NPCM7XX_ADC_NUM_CALIB]; | ||
142 | +} NPCM7xxADCState; | ||
143 | + | ||
144 | +#define TYPE_NPCM7XX_ADC "npcm7xx-adc" | ||
145 | +#define NPCM7XX_ADC(obj) \ | ||
146 | + OBJECT_CHECK(NPCM7xxADCState, (obj), TYPE_NPCM7XX_ADC) | ||
147 | + | ||
148 | +#endif /* NPCM7XX_ADC_H */ | ||
149 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/include/hw/arm/npcm7xx.h | ||
152 | +++ b/include/hw/arm/npcm7xx.h | ||
153 | @@ -XXX,XX +XXX,XX @@ | ||
154 | #define NPCM7XX_H | ||
155 | |||
156 | #include "hw/boards.h" | ||
157 | +#include "hw/adc/npcm7xx_adc.h" | ||
158 | #include "hw/cpu/a9mpcore.h" | ||
159 | #include "hw/gpio/npcm7xx_gpio.h" | ||
160 | #include "hw/mem/npcm7xx_mc.h" | ||
161 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
162 | NPCM7xxGCRState gcr; | ||
163 | NPCM7xxCLKState clk; | ||
164 | NPCM7xxTimerCtrlState tim[3]; | ||
165 | + NPCM7xxADCState adc; | ||
166 | NPCM7xxOTPState key_storage; | ||
167 | NPCM7xxOTPState fuse_array; | ||
168 | NPCM7xxMCState mc; | ||
169 | diff --git a/hw/adc/npcm7xx_adc.c b/hw/adc/npcm7xx_adc.c | ||
170 | new file mode 100644 | ||
171 | index XXXXXXX..XXXXXXX | ||
172 | --- /dev/null | ||
173 | +++ b/hw/adc/npcm7xx_adc.c | ||
174 | @@ -XXX,XX +XXX,XX @@ | ||
175 | +/* | ||
176 | + * Nuvoton NPCM7xx ADC Module | ||
177 | + * | ||
178 | + * Copyright 2020 Google LLC | ||
179 | + * | ||
180 | + * This program is free software; you can redistribute it and/or modify it | ||
181 | + * under the terms of the GNU General Public License as published by the | ||
182 | + * Free Software Foundation; either version 2 of the License, or | ||
129 | + * (at your option) any later version. | 183 | + * (at your option) any later version. |
184 | + * | ||
185 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
186 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
187 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
188 | + * for more details. | ||
130 | + */ | 189 | + */ |
131 | + | 190 | + |
132 | +#include "qemu/osdep.h" | 191 | +#include "qemu/osdep.h" |
192 | +#include "hw/adc/npcm7xx_adc.h" | ||
193 | +#include "hw/qdev-clock.h" | ||
194 | +#include "hw/qdev-properties.h" | ||
195 | +#include "hw/registerfields.h" | ||
196 | +#include "migration/vmstate.h" | ||
133 | +#include "qemu/log.h" | 197 | +#include "qemu/log.h" |
134 | +#include "hw/char/nrf51_uart.h" | 198 | +#include "qemu/module.h" |
199 | +#include "qemu/timer.h" | ||
200 | +#include "qemu/units.h" | ||
135 | +#include "trace.h" | 201 | +#include "trace.h" |
136 | + | 202 | + |
137 | +static void nrf51_uart_update_irq(NRF51UARTState *s) | 203 | +REG32(NPCM7XX_ADC_CON, 0x0) |
138 | +{ | 204 | +REG32(NPCM7XX_ADC_DATA, 0x4) |
139 | + bool irq = false; | 205 | + |
140 | + | 206 | +/* Register field definitions. */ |
141 | + irq |= (s->reg[R_UART_RXDRDY] && | 207 | +#define NPCM7XX_ADC_CON_MUX(rv) extract32(rv, 24, 4) |
142 | + (s->reg[R_UART_INTEN] & R_UART_INTEN_RXDRDY_MASK)); | 208 | +#define NPCM7XX_ADC_CON_INT_EN BIT(21) |
143 | + irq |= (s->reg[R_UART_TXDRDY] && | 209 | +#define NPCM7XX_ADC_CON_REFSEL BIT(19) |
144 | + (s->reg[R_UART_INTEN] & R_UART_INTEN_TXDRDY_MASK)); | 210 | +#define NPCM7XX_ADC_CON_INT BIT(18) |
145 | + irq |= (s->reg[R_UART_ERROR] && | 211 | +#define NPCM7XX_ADC_CON_EN BIT(17) |
146 | + (s->reg[R_UART_INTEN] & R_UART_INTEN_ERROR_MASK)); | 212 | +#define NPCM7XX_ADC_CON_RST BIT(16) |
147 | + irq |= (s->reg[R_UART_RXTO] && | 213 | +#define NPCM7XX_ADC_CON_CONV BIT(14) |
148 | + (s->reg[R_UART_INTEN] & R_UART_INTEN_RXTO_MASK)); | 214 | +#define NPCM7XX_ADC_CON_DIV(rv) extract32(rv, 1, 8) |
149 | + | 215 | + |
150 | + qemu_set_irq(s->irq, irq); | 216 | +#define NPCM7XX_ADC_MAX_RESULT 1023 |
151 | +} | 217 | +#define NPCM7XX_ADC_DEFAULT_IREF 2000000 |
152 | + | 218 | +#define NPCM7XX_ADC_CONV_CYCLES 20 |
153 | +static uint64_t uart_read(void *opaque, hwaddr addr, unsigned int size) | 219 | +#define NPCM7XX_ADC_RESET_CYCLES 10 |
154 | +{ | 220 | +#define NPCM7XX_ADC_R0_INPUT 500000 |
155 | + NRF51UARTState *s = NRF51_UART(opaque); | 221 | +#define NPCM7XX_ADC_R1_INPUT 1500000 |
156 | + uint64_t r; | 222 | + |
157 | + | 223 | +static void npcm7xx_adc_reset(NPCM7xxADCState *s) |
158 | + if (!s->enabled) { | 224 | +{ |
159 | + return 0; | 225 | + timer_del(&s->conv_timer); |
160 | + } | 226 | + s->con = 0x000c0001; |
161 | + | 227 | + s->data = 0x00000000; |
162 | + switch (addr) { | 228 | +} |
163 | + case A_UART_RXD: | 229 | + |
164 | + r = s->rx_fifo[s->rx_fifo_pos]; | 230 | +static uint32_t npcm7xx_adc_convert(uint32_t input, uint32_t ref) |
165 | + if (s->rx_started && s->rx_fifo_len) { | 231 | +{ |
166 | + s->rx_fifo_pos = (s->rx_fifo_pos + 1) % UART_FIFO_LENGTH; | 232 | + uint32_t result; |
167 | + s->rx_fifo_len--; | 233 | + |
168 | + if (s->rx_fifo_len) { | 234 | + result = input * (NPCM7XX_ADC_MAX_RESULT + 1) / ref; |
169 | + s->reg[R_UART_RXDRDY] = 1; | 235 | + if (result > NPCM7XX_ADC_MAX_RESULT) { |
170 | + nrf51_uart_update_irq(s); | 236 | + result = NPCM7XX_ADC_MAX_RESULT; |
237 | + } | ||
238 | + | ||
239 | + return result; | ||
240 | +} | ||
241 | + | ||
242 | +static uint32_t npcm7xx_adc_prescaler(NPCM7xxADCState *s) | ||
243 | +{ | ||
244 | + return 2 * (NPCM7XX_ADC_CON_DIV(s->con) + 1); | ||
245 | +} | ||
246 | + | ||
247 | +static void npcm7xx_adc_start_timer(Clock *clk, QEMUTimer *timer, | ||
248 | + uint32_t cycles, uint32_t prescaler) | ||
249 | +{ | ||
250 | + int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
251 | + int64_t ticks = cycles; | ||
252 | + int64_t ns; | ||
253 | + | ||
254 | + ticks *= prescaler; | ||
255 | + ns = clock_ticks_to_ns(clk, ticks); | ||
256 | + ns += now; | ||
257 | + timer_mod(timer, ns); | ||
258 | +} | ||
259 | + | ||
260 | +static void npcm7xx_adc_start_convert(NPCM7xxADCState *s) | ||
261 | +{ | ||
262 | + uint32_t prescaler = npcm7xx_adc_prescaler(s); | ||
263 | + | ||
264 | + npcm7xx_adc_start_timer(s->clock, &s->conv_timer, NPCM7XX_ADC_CONV_CYCLES, | ||
265 | + prescaler); | ||
266 | +} | ||
267 | + | ||
268 | +static void npcm7xx_adc_convert_done(void *opaque) | ||
269 | +{ | ||
270 | + NPCM7xxADCState *s = opaque; | ||
271 | + uint32_t input = NPCM7XX_ADC_CON_MUX(s->con); | ||
272 | + uint32_t ref = (s->con & NPCM7XX_ADC_CON_REFSEL) | ||
273 | + ? s->iref : s->vref; | ||
274 | + | ||
275 | + if (input >= NPCM7XX_ADC_NUM_INPUTS) { | ||
276 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid input: %u\n", | ||
277 | + __func__, input); | ||
278 | + return; | ||
279 | + } | ||
280 | + s->data = npcm7xx_adc_convert(s->adci[input], ref); | ||
281 | + if (s->con & NPCM7XX_ADC_CON_INT_EN) { | ||
282 | + s->con |= NPCM7XX_ADC_CON_INT; | ||
283 | + qemu_irq_raise(s->irq); | ||
284 | + } | ||
285 | + s->con &= ~NPCM7XX_ADC_CON_CONV; | ||
286 | +} | ||
287 | + | ||
288 | +static void npcm7xx_adc_calibrate(NPCM7xxADCState *adc) | ||
289 | +{ | ||
290 | + adc->calibration_r_values[0] = npcm7xx_adc_convert(NPCM7XX_ADC_R0_INPUT, | ||
291 | + adc->iref); | ||
292 | + adc->calibration_r_values[1] = npcm7xx_adc_convert(NPCM7XX_ADC_R1_INPUT, | ||
293 | + adc->iref); | ||
294 | +} | ||
295 | + | ||
296 | +static void npcm7xx_adc_write_con(NPCM7xxADCState *s, uint32_t new_con) | ||
297 | +{ | ||
298 | + uint32_t old_con = s->con; | ||
299 | + | ||
300 | + /* Write ADC_INT to 1 to clear it */ | ||
301 | + if (new_con & NPCM7XX_ADC_CON_INT) { | ||
302 | + new_con &= ~NPCM7XX_ADC_CON_INT; | ||
303 | + qemu_irq_lower(s->irq); | ||
304 | + } else if (old_con & NPCM7XX_ADC_CON_INT) { | ||
305 | + new_con |= NPCM7XX_ADC_CON_INT; | ||
306 | + } | ||
307 | + | ||
308 | + s->con = new_con; | ||
309 | + | ||
310 | + if (s->con & NPCM7XX_ADC_CON_RST) { | ||
311 | + npcm7xx_adc_reset(s); | ||
312 | + return; | ||
313 | + } | ||
314 | + | ||
315 | + if ((s->con & NPCM7XX_ADC_CON_EN)) { | ||
316 | + if (s->con & NPCM7XX_ADC_CON_CONV) { | ||
317 | + if (!(old_con & NPCM7XX_ADC_CON_CONV)) { | ||
318 | + npcm7xx_adc_start_convert(s); | ||
171 | + } | 319 | + } |
172 | + qemu_chr_fe_accept_input(&s->chr); | 320 | + } else { |
321 | + timer_del(&s->conv_timer); | ||
173 | + } | 322 | + } |
323 | + } | ||
324 | +} | ||
325 | + | ||
326 | +static uint64_t npcm7xx_adc_read(void *opaque, hwaddr offset, unsigned size) | ||
327 | +{ | ||
328 | + uint64_t value = 0; | ||
329 | + NPCM7xxADCState *s = opaque; | ||
330 | + | ||
331 | + switch (offset) { | ||
332 | + case A_NPCM7XX_ADC_CON: | ||
333 | + value = s->con; | ||
174 | + break; | 334 | + break; |
175 | + case A_UART_INTENSET: | 335 | + |
176 | + case A_UART_INTENCLR: | 336 | + case A_NPCM7XX_ADC_DATA: |
177 | + case A_UART_INTEN: | 337 | + value = s->data; |
178 | + r = s->reg[R_UART_INTEN]; | ||
179 | + break; | 338 | + break; |
339 | + | ||
180 | + default: | 340 | + default: |
181 | + r = s->reg[addr / 4]; | 341 | + qemu_log_mask(LOG_GUEST_ERROR, |
342 | + "%s: invalid offset 0x%04" HWADDR_PRIx "\n", | ||
343 | + __func__, offset); | ||
182 | + break; | 344 | + break; |
183 | + } | 345 | + } |
184 | + | 346 | + |
185 | + trace_nrf51_uart_read(addr, r, size); | 347 | + trace_npcm7xx_adc_read(DEVICE(s)->canonical_path, offset, value); |
186 | + | 348 | + return value; |
187 | + return r; | 349 | +} |
188 | +} | 350 | + |
189 | + | 351 | +static void npcm7xx_adc_write(void *opaque, hwaddr offset, uint64_t v, |
190 | +static gboolean uart_transmit(GIOChannel *chan, GIOCondition cond, void *opaque) | 352 | + unsigned size) |
191 | +{ | 353 | +{ |
192 | + NRF51UARTState *s = NRF51_UART(opaque); | 354 | + NPCM7xxADCState *s = opaque; |
193 | + int r; | 355 | + |
194 | + uint8_t c = s->reg[R_UART_TXD]; | 356 | + trace_npcm7xx_adc_write(DEVICE(s)->canonical_path, offset, v); |
195 | + | 357 | + switch (offset) { |
196 | + s->watch_tag = 0; | 358 | + case A_NPCM7XX_ADC_CON: |
197 | + | 359 | + npcm7xx_adc_write_con(s, v); |
198 | + r = qemu_chr_fe_write(&s->chr, &c, 1); | ||
199 | + if (r <= 0) { | ||
200 | + s->watch_tag = qemu_chr_fe_add_watch(&s->chr, G_IO_OUT | G_IO_HUP, | ||
201 | + uart_transmit, s); | ||
202 | + if (!s->watch_tag) { | ||
203 | + /* The hardware has no transmit error reporting, | ||
204 | + * so silently drop the byte | ||
205 | + */ | ||
206 | + goto buffer_drained; | ||
207 | + } | ||
208 | + return FALSE; | ||
209 | + } | ||
210 | + | ||
211 | +buffer_drained: | ||
212 | + s->reg[R_UART_TXDRDY] = 1; | ||
213 | + s->pending_tx_byte = false; | ||
214 | + return FALSE; | ||
215 | +} | ||
216 | + | ||
217 | +static void uart_cancel_transmit(NRF51UARTState *s) | ||
218 | +{ | ||
219 | + if (s->watch_tag) { | ||
220 | + g_source_remove(s->watch_tag); | ||
221 | + s->watch_tag = 0; | ||
222 | + } | ||
223 | +} | ||
224 | + | ||
225 | +static void uart_write(void *opaque, hwaddr addr, | ||
226 | + uint64_t value, unsigned int size) | ||
227 | +{ | ||
228 | + NRF51UARTState *s = NRF51_UART(opaque); | ||
229 | + | ||
230 | + trace_nrf51_uart_write(addr, value, size); | ||
231 | + | ||
232 | + if (!s->enabled && (addr != A_UART_ENABLE)) { | ||
233 | + return; | ||
234 | + } | ||
235 | + | ||
236 | + switch (addr) { | ||
237 | + case A_UART_TXD: | ||
238 | + if (!s->pending_tx_byte && s->tx_started) { | ||
239 | + s->reg[R_UART_TXD] = value; | ||
240 | + s->pending_tx_byte = true; | ||
241 | + uart_transmit(NULL, G_IO_OUT, s); | ||
242 | + } | ||
243 | + break; | 360 | + break; |
244 | + case A_UART_INTEN: | 361 | + |
245 | + s->reg[R_UART_INTEN] = value; | 362 | + case A_NPCM7XX_ADC_DATA: |
363 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
364 | + "%s: register @ 0x%04" HWADDR_PRIx " is read-only\n", | ||
365 | + __func__, offset); | ||
246 | + break; | 366 | + break; |
247 | + case A_UART_INTENSET: | 367 | + |
248 | + s->reg[R_UART_INTEN] |= value; | 368 | + default: |
369 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
370 | + "%s: invalid offset 0x%04" HWADDR_PRIx "\n", | ||
371 | + __func__, offset); | ||
249 | + break; | 372 | + break; |
250 | + case A_UART_INTENCLR: | 373 | + } |
251 | + s->reg[R_UART_INTEN] &= ~value; | 374 | + |
252 | + break; | 375 | +} |
253 | + case A_UART_TXDRDY ... A_UART_RXTO: | 376 | + |
254 | + s->reg[addr / 4] = value; | 377 | +static const struct MemoryRegionOps npcm7xx_adc_ops = { |
255 | + break; | 378 | + .read = npcm7xx_adc_read, |
256 | + case A_UART_ERRORSRC: | 379 | + .write = npcm7xx_adc_write, |
257 | + s->reg[addr / 4] &= ~value; | ||
258 | + break; | ||
259 | + case A_UART_RXD: | ||
260 | + break; | ||
261 | + case A_UART_RXDRDY: | ||
262 | + if (value == 0) { | ||
263 | + s->reg[R_UART_RXDRDY] = 0; | ||
264 | + } | ||
265 | + break; | ||
266 | + case A_UART_STARTTX: | ||
267 | + if (value == 1) { | ||
268 | + s->tx_started = true; | ||
269 | + } | ||
270 | + break; | ||
271 | + case A_UART_STARTRX: | ||
272 | + if (value == 1) { | ||
273 | + s->rx_started = true; | ||
274 | + } | ||
275 | + break; | ||
276 | + case A_UART_ENABLE: | ||
277 | + if (value) { | ||
278 | + if (value == 4) { | ||
279 | + s->enabled = true; | ||
280 | + } | ||
281 | + break; | ||
282 | + } | ||
283 | + s->enabled = false; | ||
284 | + value = 1; | ||
285 | + /* fall through */ | ||
286 | + case A_UART_SUSPEND: | ||
287 | + case A_UART_STOPTX: | ||
288 | + if (value == 1) { | ||
289 | + s->tx_started = false; | ||
290 | + } | ||
291 | + /* fall through */ | ||
292 | + case A_UART_STOPRX: | ||
293 | + if (addr != A_UART_STOPTX && value == 1) { | ||
294 | + s->rx_started = false; | ||
295 | + s->reg[R_UART_RXTO] = 1; | ||
296 | + } | ||
297 | + break; | ||
298 | + default: | ||
299 | + s->reg[addr / 4] = value; | ||
300 | + break; | ||
301 | + } | ||
302 | + nrf51_uart_update_irq(s); | ||
303 | +} | ||
304 | + | ||
305 | +static const MemoryRegionOps uart_ops = { | ||
306 | + .read = uart_read, | ||
307 | + .write = uart_write, | ||
308 | + .endianness = DEVICE_LITTLE_ENDIAN, | 380 | + .endianness = DEVICE_LITTLE_ENDIAN, |
381 | + .valid = { | ||
382 | + .min_access_size = 4, | ||
383 | + .max_access_size = 4, | ||
384 | + .unaligned = false, | ||
385 | + }, | ||
309 | +}; | 386 | +}; |
310 | + | 387 | + |
311 | +static void nrf51_uart_reset(DeviceState *dev) | 388 | +static void npcm7xx_adc_enter_reset(Object *obj, ResetType type) |
312 | +{ | 389 | +{ |
313 | + NRF51UARTState *s = NRF51_UART(dev); | 390 | + NPCM7xxADCState *s = NPCM7XX_ADC(obj); |
314 | + | 391 | + |
315 | + s->pending_tx_byte = 0; | 392 | + npcm7xx_adc_reset(s); |
316 | + | 393 | +} |
317 | + uart_cancel_transmit(s); | 394 | + |
318 | + | 395 | +static void npcm7xx_adc_hold_reset(Object *obj) |
319 | + memset(s->reg, 0, sizeof(s->reg)); | 396 | +{ |
320 | + | 397 | + NPCM7xxADCState *s = NPCM7XX_ADC(obj); |
321 | + s->reg[R_UART_PSELRTS] = 0xFFFFFFFF; | 398 | + |
322 | + s->reg[R_UART_PSELTXD] = 0xFFFFFFFF; | 399 | + qemu_irq_lower(s->irq); |
323 | + s->reg[R_UART_PSELCTS] = 0xFFFFFFFF; | 400 | +} |
324 | + s->reg[R_UART_PSELRXD] = 0xFFFFFFFF; | 401 | + |
325 | + s->reg[R_UART_BAUDRATE] = 0x4000000; | 402 | +static void npcm7xx_adc_init(Object *obj) |
326 | + | 403 | +{ |
327 | + s->rx_fifo_len = 0; | 404 | + NPCM7xxADCState *s = NPCM7XX_ADC(obj); |
328 | + s->rx_fifo_pos = 0; | 405 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
329 | + s->rx_started = false; | ||
330 | + s->tx_started = false; | ||
331 | + s->enabled = false; | ||
332 | +} | ||
333 | + | ||
334 | +static void uart_receive(void *opaque, const uint8_t *buf, int size) | ||
335 | +{ | ||
336 | + | ||
337 | + NRF51UARTState *s = NRF51_UART(opaque); | ||
338 | + int i; | 406 | + int i; |
339 | + | 407 | + |
340 | + if (size == 0 || s->rx_fifo_len >= UART_FIFO_LENGTH) { | 408 | + sysbus_init_irq(sbd, &s->irq); |
341 | + return; | 409 | + |
342 | + } | 410 | + timer_init_ns(&s->conv_timer, QEMU_CLOCK_VIRTUAL, |
343 | + | 411 | + npcm7xx_adc_convert_done, s); |
344 | + for (i = 0; i < size; i++) { | 412 | + memory_region_init_io(&s->iomem, obj, &npcm7xx_adc_ops, s, |
345 | + uint32_t pos = (s->rx_fifo_pos + s->rx_fifo_len) % UART_FIFO_LENGTH; | 413 | + TYPE_NPCM7XX_ADC, 4 * KiB); |
346 | + s->rx_fifo[pos] = buf[i]; | ||
347 | + s->rx_fifo_len++; | ||
348 | + } | ||
349 | + | ||
350 | + s->reg[R_UART_RXDRDY] = 1; | ||
351 | + nrf51_uart_update_irq(s); | ||
352 | +} | ||
353 | + | ||
354 | +static int uart_can_receive(void *opaque) | ||
355 | +{ | ||
356 | + NRF51UARTState *s = NRF51_UART(opaque); | ||
357 | + | ||
358 | + return s->rx_started ? (UART_FIFO_LENGTH - s->rx_fifo_len) : 0; | ||
359 | +} | ||
360 | + | ||
361 | +static void uart_event(void *opaque, int event) | ||
362 | +{ | ||
363 | + NRF51UARTState *s = NRF51_UART(opaque); | ||
364 | + | ||
365 | + if (event == CHR_EVENT_BREAK) { | ||
366 | + s->reg[R_UART_ERRORSRC] |= 3; | ||
367 | + s->reg[R_UART_ERROR] = 1; | ||
368 | + nrf51_uart_update_irq(s); | ||
369 | + } | ||
370 | +} | ||
371 | + | ||
372 | +static void nrf51_uart_realize(DeviceState *dev, Error **errp) | ||
373 | +{ | ||
374 | + NRF51UARTState *s = NRF51_UART(dev); | ||
375 | + | ||
376 | + qemu_chr_fe_set_handlers(&s->chr, uart_can_receive, uart_receive, | ||
377 | + uart_event, NULL, s, NULL, true); | ||
378 | +} | ||
379 | + | ||
380 | +static void nrf51_uart_init(Object *obj) | ||
381 | +{ | ||
382 | + NRF51UARTState *s = NRF51_UART(obj); | ||
383 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
384 | + | ||
385 | + memory_region_init_io(&s->iomem, obj, &uart_ops, s, | ||
386 | + "nrf51_soc.uart", UART_SIZE); | ||
387 | + sysbus_init_mmio(sbd, &s->iomem); | 414 | + sysbus_init_mmio(sbd, &s->iomem); |
388 | + sysbus_init_irq(sbd, &s->irq); | 415 | + s->clock = qdev_init_clock_in(DEVICE(s), "clock", NULL, NULL); |
389 | +} | 416 | + |
390 | + | 417 | + for (i = 0; i < NPCM7XX_ADC_NUM_INPUTS; ++i) { |
391 | +static int nrf51_uart_post_load(void *opaque, int version_id) | 418 | + object_property_add_uint32_ptr(obj, "adci[*]", |
392 | +{ | 419 | + &s->adci[i], OBJ_PROP_FLAG_WRITE); |
393 | + NRF51UARTState *s = NRF51_UART(opaque); | 420 | + } |
394 | + | 421 | + object_property_add_uint32_ptr(obj, "vref", |
395 | + if (s->pending_tx_byte) { | 422 | + &s->vref, OBJ_PROP_FLAG_WRITE); |
396 | + s->watch_tag = qemu_chr_fe_add_watch(&s->chr, G_IO_OUT | G_IO_HUP, | 423 | + npcm7xx_adc_calibrate(s); |
397 | + uart_transmit, s); | 424 | +} |
398 | + } | 425 | + |
399 | + | 426 | +static const VMStateDescription vmstate_npcm7xx_adc = { |
400 | + return 0; | 427 | + .name = "npcm7xx-adc", |
401 | +} | 428 | + .version_id = 0, |
402 | + | 429 | + .minimum_version_id = 0, |
403 | +static const VMStateDescription nrf51_uart_vmstate = { | ||
404 | + .name = "nrf51_soc.uart", | ||
405 | + .post_load = nrf51_uart_post_load, | ||
406 | + .fields = (VMStateField[]) { | 430 | + .fields = (VMStateField[]) { |
407 | + VMSTATE_UINT32_ARRAY(reg, NRF51UARTState, 0x56C), | 431 | + VMSTATE_TIMER(conv_timer, NPCM7xxADCState), |
408 | + VMSTATE_UINT8_ARRAY(rx_fifo, NRF51UARTState, UART_FIFO_LENGTH), | 432 | + VMSTATE_UINT32(con, NPCM7xxADCState), |
409 | + VMSTATE_UINT32(rx_fifo_pos, NRF51UARTState), | 433 | + VMSTATE_UINT32(data, NPCM7xxADCState), |
410 | + VMSTATE_UINT32(rx_fifo_len, NRF51UARTState), | 434 | + VMSTATE_CLOCK(clock, NPCM7xxADCState), |
411 | + VMSTATE_BOOL(rx_started, NRF51UARTState), | 435 | + VMSTATE_UINT32_ARRAY(adci, NPCM7xxADCState, NPCM7XX_ADC_NUM_INPUTS), |
412 | + VMSTATE_BOOL(tx_started, NRF51UARTState), | 436 | + VMSTATE_UINT32(vref, NPCM7xxADCState), |
413 | + VMSTATE_BOOL(pending_tx_byte, NRF51UARTState), | 437 | + VMSTATE_UINT32(iref, NPCM7xxADCState), |
414 | + VMSTATE_BOOL(enabled, NRF51UARTState), | 438 | + VMSTATE_UINT16_ARRAY(calibration_r_values, NPCM7xxADCState, |
415 | + VMSTATE_END_OF_LIST() | 439 | + NPCM7XX_ADC_NUM_CALIB), |
416 | + } | 440 | + VMSTATE_END_OF_LIST(), |
441 | + }, | ||
417 | +}; | 442 | +}; |
418 | + | 443 | + |
419 | +static Property nrf51_uart_properties[] = { | 444 | +static Property npcm7xx_timer_properties[] = { |
420 | + DEFINE_PROP_CHR("chardev", NRF51UARTState, chr), | 445 | + DEFINE_PROP_UINT32("iref", NPCM7xxADCState, iref, NPCM7XX_ADC_DEFAULT_IREF), |
421 | + DEFINE_PROP_END_OF_LIST(), | 446 | + DEFINE_PROP_END_OF_LIST(), |
422 | +}; | 447 | +}; |
423 | + | 448 | + |
424 | +static void nrf51_uart_class_init(ObjectClass *klass, void *data) | 449 | +static void npcm7xx_adc_class_init(ObjectClass *klass, void *data) |
425 | +{ | 450 | +{ |
451 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
426 | + DeviceClass *dc = DEVICE_CLASS(klass); | 452 | + DeviceClass *dc = DEVICE_CLASS(klass); |
427 | + | 453 | + |
428 | + dc->reset = nrf51_uart_reset; | 454 | + dc->desc = "NPCM7xx ADC Module"; |
429 | + dc->realize = nrf51_uart_realize; | 455 | + dc->vmsd = &vmstate_npcm7xx_adc; |
430 | + dc->props = nrf51_uart_properties; | 456 | + rc->phases.enter = npcm7xx_adc_enter_reset; |
431 | + dc->vmsd = &nrf51_uart_vmstate; | 457 | + rc->phases.hold = npcm7xx_adc_hold_reset; |
432 | +} | 458 | + |
433 | + | 459 | + device_class_set_props(dc, npcm7xx_timer_properties); |
434 | +static const TypeInfo nrf51_uart_info = { | 460 | +} |
435 | + .name = TYPE_NRF51_UART, | 461 | + |
436 | + .parent = TYPE_SYS_BUS_DEVICE, | 462 | +static const TypeInfo npcm7xx_adc_info = { |
437 | + .instance_size = sizeof(NRF51UARTState), | 463 | + .name = TYPE_NPCM7XX_ADC, |
438 | + .instance_init = nrf51_uart_init, | 464 | + .parent = TYPE_SYS_BUS_DEVICE, |
439 | + .class_init = nrf51_uart_class_init | 465 | + .instance_size = sizeof(NPCM7xxADCState), |
466 | + .class_init = npcm7xx_adc_class_init, | ||
467 | + .instance_init = npcm7xx_adc_init, | ||
440 | +}; | 468 | +}; |
441 | + | 469 | + |
442 | +static void nrf51_uart_register_types(void) | 470 | +static void npcm7xx_adc_register_types(void) |
443 | +{ | 471 | +{ |
444 | + type_register_static(&nrf51_uart_info); | 472 | + type_register_static(&npcm7xx_adc_info); |
445 | +} | 473 | +} |
446 | + | 474 | + |
447 | +type_init(nrf51_uart_register_types) | 475 | +type_init(npcm7xx_adc_register_types); |
448 | diff --git a/hw/char/trace-events b/hw/char/trace-events | 476 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c |
449 | index XXXXXXX..XXXXXXX 100644 | 477 | index XXXXXXX..XXXXXXX 100644 |
450 | --- a/hw/char/trace-events | 478 | --- a/hw/arm/npcm7xx.c |
451 | +++ b/hw/char/trace-events | 479 | +++ b/hw/arm/npcm7xx.c |
452 | @@ -XXX,XX +XXX,XX @@ cmsdk_apb_uart_receive(uint8_t c) "CMSDK APB UART: got character 0x%x from backe | 480 | @@ -XXX,XX +XXX,XX @@ |
453 | cmsdk_apb_uart_tx_pending(void) "CMSDK APB UART: character send to backend pending" | 481 | #define NPCM7XX_EHCI_BA (0xf0806000) |
454 | cmsdk_apb_uart_tx(uint8_t c) "CMSDK APB UART: character 0x%x sent to backend" | 482 | #define NPCM7XX_OHCI_BA (0xf0807000) |
455 | cmsdk_apb_uart_set_params(int speed) "CMSDK APB UART: params set to %d 8N1" | 483 | |
456 | + | 484 | +/* ADC Module */ |
457 | +# hw/char/nrf51_uart.c | 485 | +#define NPCM7XX_ADC_BA (0xf000c000) |
458 | +nrf51_uart_read(uint64_t addr, uint64_t r, unsigned int size) "addr 0x%" PRIx64 " value 0x%" PRIx64 " size %u" | 486 | + |
459 | +nrf51_uart_write(uint64_t addr, uint64_t value, unsigned int size) "addr 0x%" PRIx64 " value 0x%" PRIx64 " size %u" | 487 | /* Internal AHB SRAM */ |
488 | #define NPCM7XX_RAM3_BA (0xc0008000) | ||
489 | #define NPCM7XX_RAM3_SZ (4 * KiB) | ||
490 | @@ -XXX,XX +XXX,XX @@ | ||
491 | #define NPCM7XX_ROM_BA (0xffff0000) | ||
492 | #define NPCM7XX_ROM_SZ (64 * KiB) | ||
493 | |||
494 | + | ||
495 | /* Clock configuration values to be fixed up when bypassing bootloader */ | ||
496 | |||
497 | /* Run PLL1 at 1600 MHz */ | ||
498 | @@ -XXX,XX +XXX,XX @@ | ||
499 | * interrupts. | ||
500 | */ | ||
501 | enum NPCM7xxInterrupt { | ||
502 | + NPCM7XX_ADC_IRQ = 0, | ||
503 | NPCM7XX_UART0_IRQ = 2, | ||
504 | NPCM7XX_UART1_IRQ, | ||
505 | NPCM7XX_UART2_IRQ, | ||
506 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init_fuses(NPCM7xxState *s) | ||
507 | sizeof(value)); | ||
508 | } | ||
509 | |||
510 | +static void npcm7xx_write_adc_calibration(NPCM7xxState *s) | ||
511 | +{ | ||
512 | + /* Both ADC and the fuse array must have realized. */ | ||
513 | + QEMU_BUILD_BUG_ON(sizeof(s->adc.calibration_r_values) != 4); | ||
514 | + npcm7xx_otp_array_write(&s->fuse_array, s->adc.calibration_r_values, | ||
515 | + NPCM7XX_FUSE_ADC_CALIB, sizeof(s->adc.calibration_r_values)); | ||
516 | +} | ||
517 | + | ||
518 | static qemu_irq npcm7xx_irq(NPCM7xxState *s, int n) | ||
519 | { | ||
520 | return qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); | ||
521 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) | ||
522 | TYPE_NPCM7XX_FUSE_ARRAY); | ||
523 | object_initialize_child(obj, "mc", &s->mc, TYPE_NPCM7XX_MC); | ||
524 | object_initialize_child(obj, "rng", &s->rng, TYPE_NPCM7XX_RNG); | ||
525 | + object_initialize_child(obj, "adc", &s->adc, TYPE_NPCM7XX_ADC); | ||
526 | |||
527 | for (i = 0; i < ARRAY_SIZE(s->tim); i++) { | ||
528 | object_initialize_child(obj, "tim[*]", &s->tim[i], TYPE_NPCM7XX_TIMER); | ||
529 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
530 | sysbus_realize(SYS_BUS_DEVICE(&s->mc), &error_abort); | ||
531 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->mc), 0, NPCM7XX_MC_BA); | ||
532 | |||
533 | + /* ADC Modules. Cannot fail. */ | ||
534 | + qdev_connect_clock_in(DEVICE(&s->adc), "clock", qdev_get_clock_out( | ||
535 | + DEVICE(&s->clk), "adc-clock")); | ||
536 | + sysbus_realize(SYS_BUS_DEVICE(&s->adc), &error_abort); | ||
537 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->adc), 0, NPCM7XX_ADC_BA); | ||
538 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0, | ||
539 | + npcm7xx_irq(s, NPCM7XX_ADC_IRQ)); | ||
540 | + npcm7xx_write_adc_calibration(s); | ||
541 | + | ||
542 | /* Timer Modules (TIM). Cannot fail. */ | ||
543 | QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_tim_addr) != ARRAY_SIZE(s->tim)); | ||
544 | for (i = 0; i < ARRAY_SIZE(s->tim); i++) { | ||
545 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
546 | create_unimplemented_device("npcm7xx.vdmx", 0xe0800000, 4 * KiB); | ||
547 | create_unimplemented_device("npcm7xx.pcierc", 0xe1000000, 64 * KiB); | ||
548 | create_unimplemented_device("npcm7xx.kcs", 0xf0007000, 4 * KiB); | ||
549 | - create_unimplemented_device("npcm7xx.adc", 0xf000c000, 4 * KiB); | ||
550 | create_unimplemented_device("npcm7xx.gfxi", 0xf000e000, 4 * KiB); | ||
551 | create_unimplemented_device("npcm7xx.gpio[0]", 0xf0010000, 4 * KiB); | ||
552 | create_unimplemented_device("npcm7xx.gpio[1]", 0xf0011000, 4 * KiB); | ||
553 | diff --git a/tests/qtest/npcm7xx_adc-test.c b/tests/qtest/npcm7xx_adc-test.c | ||
554 | new file mode 100644 | ||
555 | index XXXXXXX..XXXXXXX | ||
556 | --- /dev/null | ||
557 | +++ b/tests/qtest/npcm7xx_adc-test.c | ||
558 | @@ -XXX,XX +XXX,XX @@ | ||
559 | +/* | ||
560 | + * QTests for Nuvoton NPCM7xx ADCModules. | ||
561 | + * | ||
562 | + * Copyright 2020 Google LLC | ||
563 | + * | ||
564 | + * This program is free software; you can redistribute it and/or modify it | ||
565 | + * under the terms of the GNU General Public License as published by the | ||
566 | + * Free Software Foundation; either version 2 of the License, or | ||
567 | + * (at your option) any later version. | ||
568 | + * | ||
569 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
570 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
571 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
572 | + * for more details. | ||
573 | + */ | ||
574 | + | ||
575 | +#include "qemu/osdep.h" | ||
576 | +#include "qemu/bitops.h" | ||
577 | +#include "qemu/timer.h" | ||
578 | +#include "libqos/libqtest.h" | ||
579 | +#include "qapi/qmp/qdict.h" | ||
580 | + | ||
581 | +#define REF_HZ (25000000) | ||
582 | + | ||
583 | +#define CON_OFFSET 0x0 | ||
584 | +#define DATA_OFFSET 0x4 | ||
585 | + | ||
586 | +#define NUM_INPUTS 8 | ||
587 | +#define DEFAULT_IREF 2000000 | ||
588 | +#define CONV_CYCLES 20 | ||
589 | +#define RESET_CYCLES 10 | ||
590 | +#define R0_INPUT 500000 | ||
591 | +#define R1_INPUT 1500000 | ||
592 | +#define MAX_RESULT 1023 | ||
593 | + | ||
594 | +#define DEFAULT_CLKDIV 5 | ||
595 | + | ||
596 | +#define FUSE_ARRAY_BA 0xf018a000 | ||
597 | +#define FCTL_OFFSET 0x14 | ||
598 | +#define FST_OFFSET 0x0 | ||
599 | +#define FADDR_OFFSET 0x4 | ||
600 | +#define FDATA_OFFSET 0x8 | ||
601 | +#define ADC_CALIB_ADDR 24 | ||
602 | +#define FUSE_READ 0x2 | ||
603 | + | ||
604 | +/* Register field definitions. */ | ||
605 | +#define CON_MUX(rv) ((rv) << 24) | ||
606 | +#define CON_INT_EN BIT(21) | ||
607 | +#define CON_REFSEL BIT(19) | ||
608 | +#define CON_INT BIT(18) | ||
609 | +#define CON_EN BIT(17) | ||
610 | +#define CON_RST BIT(16) | ||
611 | +#define CON_CONV BIT(14) | ||
612 | +#define CON_DIV(rv) extract32(rv, 1, 8) | ||
613 | + | ||
614 | +#define FST_RDST BIT(1) | ||
615 | +#define FDATA_MASK 0xff | ||
616 | + | ||
617 | +#define MAX_ERROR 10000 | ||
618 | +#define MIN_CALIB_INPUT 100000 | ||
619 | +#define MAX_CALIB_INPUT 1800000 | ||
620 | + | ||
621 | +static const uint32_t input_list[] = { | ||
622 | + 100000, | ||
623 | + 500000, | ||
624 | + 1000000, | ||
625 | + 1500000, | ||
626 | + 1800000, | ||
627 | + 2000000, | ||
628 | +}; | ||
629 | + | ||
630 | +static const uint32_t vref_list[] = { | ||
631 | + 2000000, | ||
632 | + 2200000, | ||
633 | + 2500000, | ||
634 | +}; | ||
635 | + | ||
636 | +static const uint32_t iref_list[] = { | ||
637 | + 1800000, | ||
638 | + 1900000, | ||
639 | + 2000000, | ||
640 | + 2100000, | ||
641 | + 2200000, | ||
642 | +}; | ||
643 | + | ||
644 | +static const uint32_t div_list[] = {0, 1, 3, 7, 15}; | ||
645 | + | ||
646 | +typedef struct ADC { | ||
647 | + int irq; | ||
648 | + uint64_t base_addr; | ||
649 | +} ADC; | ||
650 | + | ||
651 | +ADC adc = { | ||
652 | + .irq = 0, | ||
653 | + .base_addr = 0xf000c000 | ||
654 | +}; | ||
655 | + | ||
656 | +static uint32_t adc_read_con(QTestState *qts, const ADC *adc) | ||
657 | +{ | ||
658 | + return qtest_readl(qts, adc->base_addr + CON_OFFSET); | ||
659 | +} | ||
660 | + | ||
661 | +static void adc_write_con(QTestState *qts, const ADC *adc, uint32_t value) | ||
662 | +{ | ||
663 | + qtest_writel(qts, adc->base_addr + CON_OFFSET, value); | ||
664 | +} | ||
665 | + | ||
666 | +static uint32_t adc_read_data(QTestState *qts, const ADC *adc) | ||
667 | +{ | ||
668 | + return qtest_readl(qts, adc->base_addr + DATA_OFFSET); | ||
669 | +} | ||
670 | + | ||
671 | +static uint32_t adc_calibrate(uint32_t measured, uint32_t *rv) | ||
672 | +{ | ||
673 | + return R0_INPUT + (R1_INPUT - R0_INPUT) * (int32_t)(measured - rv[0]) | ||
674 | + / (int32_t)(rv[1] - rv[0]); | ||
675 | +} | ||
676 | + | ||
677 | +static void adc_qom_set(QTestState *qts, const ADC *adc, | ||
678 | + const char *name, uint32_t value) | ||
679 | +{ | ||
680 | + QDict *response; | ||
681 | + const char *path = "/machine/soc/adc"; | ||
682 | + | ||
683 | + g_test_message("Setting properties %s of %s with value %u", | ||
684 | + name, path, value); | ||
685 | + response = qtest_qmp(qts, "{ 'execute': 'qom-set'," | ||
686 | + " 'arguments': { 'path': %s, 'property': %s, 'value': %u}}", | ||
687 | + path, name, value); | ||
688 | + /* The qom set message returns successfully. */ | ||
689 | + g_assert_true(qdict_haskey(response, "return")); | ||
690 | +} | ||
691 | + | ||
692 | +static void adc_write_input(QTestState *qts, const ADC *adc, | ||
693 | + uint32_t index, uint32_t value) | ||
694 | +{ | ||
695 | + char name[100]; | ||
696 | + | ||
697 | + sprintf(name, "adci[%u]", index); | ||
698 | + adc_qom_set(qts, adc, name, value); | ||
699 | +} | ||
700 | + | ||
701 | +static void adc_write_vref(QTestState *qts, const ADC *adc, uint32_t value) | ||
702 | +{ | ||
703 | + adc_qom_set(qts, adc, "vref", value); | ||
704 | +} | ||
705 | + | ||
706 | +static uint32_t adc_calculate_output(uint32_t input, uint32_t ref) | ||
707 | +{ | ||
708 | + uint32_t output; | ||
709 | + | ||
710 | + g_assert_cmpuint(input, <=, ref); | ||
711 | + output = (input * (MAX_RESULT + 1)) / ref; | ||
712 | + if (output > MAX_RESULT) { | ||
713 | + output = MAX_RESULT; | ||
714 | + } | ||
715 | + | ||
716 | + return output; | ||
717 | +} | ||
718 | + | ||
719 | +static uint32_t adc_prescaler(QTestState *qts, const ADC *adc) | ||
720 | +{ | ||
721 | + uint32_t div = extract32(adc_read_con(qts, adc), 1, 8); | ||
722 | + | ||
723 | + return 2 * (div + 1); | ||
724 | +} | ||
725 | + | ||
726 | +static int64_t adc_calculate_steps(uint32_t cycles, uint32_t prescale, | ||
727 | + uint32_t clkdiv) | ||
728 | +{ | ||
729 | + return (NANOSECONDS_PER_SECOND / (REF_HZ >> clkdiv)) * cycles * prescale; | ||
730 | +} | ||
731 | + | ||
732 | +static void adc_wait_conv_finished(QTestState *qts, const ADC *adc, | ||
733 | + uint32_t clkdiv) | ||
734 | +{ | ||
735 | + uint32_t prescaler = adc_prescaler(qts, adc); | ||
736 | + | ||
737 | + /* | ||
738 | + * ADC should takes roughly 20 cycles to convert one sample. So we assert it | ||
739 | + * should take 10~30 cycles here. | ||
740 | + */ | ||
741 | + qtest_clock_step(qts, adc_calculate_steps(CONV_CYCLES / 2, prescaler, | ||
742 | + clkdiv)); | ||
743 | + /* ADC is still converting. */ | ||
744 | + g_assert_true(adc_read_con(qts, adc) & CON_CONV); | ||
745 | + qtest_clock_step(qts, adc_calculate_steps(CONV_CYCLES, prescaler, clkdiv)); | ||
746 | + /* ADC has finished conversion. */ | ||
747 | + g_assert_false(adc_read_con(qts, adc) & CON_CONV); | ||
748 | +} | ||
749 | + | ||
750 | +/* Check ADC can be reset to default value. */ | ||
751 | +static void test_init(gconstpointer adc_p) | ||
752 | +{ | ||
753 | + const ADC *adc = adc_p; | ||
754 | + | ||
755 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
756 | + adc_write_con(qts, adc, CON_REFSEL | CON_INT); | ||
757 | + g_assert_cmphex(adc_read_con(qts, adc), ==, CON_REFSEL); | ||
758 | + qtest_quit(qts); | ||
759 | +} | ||
760 | + | ||
761 | +/* Check ADC can convert from an internal reference. */ | ||
762 | +static void test_convert_internal(gconstpointer adc_p) | ||
763 | +{ | ||
764 | + const ADC *adc = adc_p; | ||
765 | + uint32_t index, input, output, expected_output; | ||
766 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
767 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
768 | + | ||
769 | + for (index = 0; index < NUM_INPUTS; ++index) { | ||
770 | + for (size_t i = 0; i < ARRAY_SIZE(input_list); ++i) { | ||
771 | + input = input_list[i]; | ||
772 | + expected_output = adc_calculate_output(input, DEFAULT_IREF); | ||
773 | + | ||
774 | + adc_write_input(qts, adc, index, input); | ||
775 | + adc_write_con(qts, adc, CON_MUX(index) | CON_REFSEL | CON_INT | | ||
776 | + CON_EN | CON_CONV); | ||
777 | + adc_wait_conv_finished(qts, adc, DEFAULT_CLKDIV); | ||
778 | + g_assert_cmphex(adc_read_con(qts, adc), ==, CON_MUX(index) | | ||
779 | + CON_REFSEL | CON_EN); | ||
780 | + g_assert_false(qtest_get_irq(qts, adc->irq)); | ||
781 | + output = adc_read_data(qts, adc); | ||
782 | + g_assert_cmpuint(output, ==, expected_output); | ||
783 | + } | ||
784 | + } | ||
785 | + | ||
786 | + qtest_quit(qts); | ||
787 | +} | ||
788 | + | ||
789 | +/* Check ADC can convert from an external reference. */ | ||
790 | +static void test_convert_external(gconstpointer adc_p) | ||
791 | +{ | ||
792 | + const ADC *adc = adc_p; | ||
793 | + uint32_t index, input, vref, output, expected_output; | ||
794 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
795 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
796 | + | ||
797 | + for (index = 0; index < NUM_INPUTS; ++index) { | ||
798 | + for (size_t i = 0; i < ARRAY_SIZE(input_list); ++i) { | ||
799 | + for (size_t j = 0; j < ARRAY_SIZE(vref_list); ++j) { | ||
800 | + input = input_list[i]; | ||
801 | + vref = vref_list[j]; | ||
802 | + expected_output = adc_calculate_output(input, vref); | ||
803 | + | ||
804 | + adc_write_input(qts, adc, index, input); | ||
805 | + adc_write_vref(qts, adc, vref); | ||
806 | + adc_write_con(qts, adc, CON_MUX(index) | CON_INT | CON_EN | | ||
807 | + CON_CONV); | ||
808 | + adc_wait_conv_finished(qts, adc, DEFAULT_CLKDIV); | ||
809 | + g_assert_cmphex(adc_read_con(qts, adc), ==, | ||
810 | + CON_MUX(index) | CON_EN); | ||
811 | + g_assert_false(qtest_get_irq(qts, adc->irq)); | ||
812 | + output = adc_read_data(qts, adc); | ||
813 | + g_assert_cmpuint(output, ==, expected_output); | ||
814 | + } | ||
815 | + } | ||
816 | + } | ||
817 | + | ||
818 | + qtest_quit(qts); | ||
819 | +} | ||
820 | + | ||
821 | +/* Check ADC interrupt files if and only if CON_INT_EN is set. */ | ||
822 | +static void test_interrupt(gconstpointer adc_p) | ||
823 | +{ | ||
824 | + const ADC *adc = adc_p; | ||
825 | + uint32_t index, input, output, expected_output; | ||
826 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
827 | + | ||
828 | + index = 1; | ||
829 | + input = input_list[1]; | ||
830 | + expected_output = adc_calculate_output(input, DEFAULT_IREF); | ||
831 | + | ||
832 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
833 | + adc_write_input(qts, adc, index, input); | ||
834 | + g_assert_false(qtest_get_irq(qts, adc->irq)); | ||
835 | + adc_write_con(qts, adc, CON_MUX(index) | CON_INT_EN | CON_REFSEL | CON_INT | ||
836 | + | CON_EN | CON_CONV); | ||
837 | + adc_wait_conv_finished(qts, adc, DEFAULT_CLKDIV); | ||
838 | + g_assert_cmphex(adc_read_con(qts, adc), ==, CON_MUX(index) | CON_INT_EN | ||
839 | + | CON_REFSEL | CON_INT | CON_EN); | ||
840 | + g_assert_true(qtest_get_irq(qts, adc->irq)); | ||
841 | + output = adc_read_data(qts, adc); | ||
842 | + g_assert_cmpuint(output, ==, expected_output); | ||
843 | + | ||
844 | + qtest_quit(qts); | ||
845 | +} | ||
846 | + | ||
847 | +/* Check ADC is reset after setting ADC_RST for 10 ADC cycles. */ | ||
848 | +static void test_reset(gconstpointer adc_p) | ||
849 | +{ | ||
850 | + const ADC *adc = adc_p; | ||
851 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
852 | + | ||
853 | + for (size_t i = 0; i < ARRAY_SIZE(div_list); ++i) { | ||
854 | + uint32_t div = div_list[i]; | ||
855 | + | ||
856 | + adc_write_con(qts, adc, CON_INT | CON_EN | CON_RST | CON_DIV(div)); | ||
857 | + qtest_clock_step(qts, adc_calculate_steps(RESET_CYCLES, | ||
858 | + adc_prescaler(qts, adc), DEFAULT_CLKDIV)); | ||
859 | + g_assert_false(adc_read_con(qts, adc) & CON_EN); | ||
860 | + } | ||
861 | + qtest_quit(qts); | ||
862 | +} | ||
863 | + | ||
864 | +/* Check ADC Calibration works as desired. */ | ||
865 | +static void test_calibrate(gconstpointer adc_p) | ||
866 | +{ | ||
867 | + int i, j; | ||
868 | + const ADC *adc = adc_p; | ||
869 | + | ||
870 | + for (j = 0; j < ARRAY_SIZE(iref_list); ++j) { | ||
871 | + uint32_t iref = iref_list[j]; | ||
872 | + uint32_t expected_rv[] = { | ||
873 | + adc_calculate_output(R0_INPUT, iref), | ||
874 | + adc_calculate_output(R1_INPUT, iref), | ||
875 | + }; | ||
876 | + char buf[100]; | ||
877 | + QTestState *qts; | ||
878 | + | ||
879 | + sprintf(buf, "-machine quanta-gsj -global npcm7xx-adc.iref=%u", iref); | ||
880 | + qts = qtest_init(buf); | ||
881 | + | ||
882 | + /* Check the converted value is correct using the calibration value. */ | ||
883 | + for (i = 0; i < ARRAY_SIZE(input_list); ++i) { | ||
884 | + uint32_t input; | ||
885 | + uint32_t output; | ||
886 | + uint32_t expected_output; | ||
887 | + uint32_t calibrated_voltage; | ||
888 | + uint32_t index = 0; | ||
889 | + | ||
890 | + input = input_list[i]; | ||
891 | + /* Calibration only works for input range 0.1V ~ 1.8V. */ | ||
892 | + if (input < MIN_CALIB_INPUT || input > MAX_CALIB_INPUT) { | ||
893 | + continue; | ||
894 | + } | ||
895 | + expected_output = adc_calculate_output(input, iref); | ||
896 | + | ||
897 | + adc_write_input(qts, adc, index, input); | ||
898 | + adc_write_con(qts, adc, CON_MUX(index) | CON_REFSEL | CON_INT | | ||
899 | + CON_EN | CON_CONV); | ||
900 | + adc_wait_conv_finished(qts, adc, DEFAULT_CLKDIV); | ||
901 | + g_assert_cmphex(adc_read_con(qts, adc), ==, | ||
902 | + CON_REFSEL | CON_MUX(index) | CON_EN); | ||
903 | + output = adc_read_data(qts, adc); | ||
904 | + g_assert_cmpuint(output, ==, expected_output); | ||
905 | + | ||
906 | + calibrated_voltage = adc_calibrate(output, expected_rv); | ||
907 | + g_assert_cmpuint(calibrated_voltage, >, input - MAX_ERROR); | ||
908 | + g_assert_cmpuint(calibrated_voltage, <, input + MAX_ERROR); | ||
909 | + } | ||
910 | + | ||
911 | + qtest_quit(qts); | ||
912 | + } | ||
913 | +} | ||
914 | + | ||
915 | +static void adc_add_test(const char *name, const ADC* wd, | ||
916 | + GTestDataFunc fn) | ||
917 | +{ | ||
918 | + g_autofree char *full_name = g_strdup_printf("npcm7xx_adc/%s", name); | ||
919 | + qtest_add_data_func(full_name, wd, fn); | ||
920 | +} | ||
921 | +#define add_test(name, td) adc_add_test(#name, td, test_##name) | ||
922 | + | ||
923 | +int main(int argc, char **argv) | ||
924 | +{ | ||
925 | + g_test_init(&argc, &argv, NULL); | ||
926 | + | ||
927 | + add_test(init, &adc); | ||
928 | + add_test(convert_internal, &adc); | ||
929 | + add_test(convert_external, &adc); | ||
930 | + add_test(interrupt, &adc); | ||
931 | + add_test(reset, &adc); | ||
932 | + add_test(calibrate, &adc); | ||
933 | + | ||
934 | + return g_test_run(); | ||
935 | +} | ||
936 | diff --git a/hw/adc/meson.build b/hw/adc/meson.build | ||
937 | index XXXXXXX..XXXXXXX 100644 | ||
938 | --- a/hw/adc/meson.build | ||
939 | +++ b/hw/adc/meson.build | ||
940 | @@ -1 +1,2 @@ | ||
941 | softmmu_ss.add(when: 'CONFIG_STM32F2XX_ADC', if_true: files('stm32f2xx_adc.c')) | ||
942 | +softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_adc.c')) | ||
943 | diff --git a/hw/adc/trace-events b/hw/adc/trace-events | ||
944 | new file mode 100644 | ||
945 | index XXXXXXX..XXXXXXX | ||
946 | --- /dev/null | ||
947 | +++ b/hw/adc/trace-events | ||
948 | @@ -XXX,XX +XXX,XX @@ | ||
949 | +# See docs/devel/tracing.txt for syntax documentation. | ||
950 | + | ||
951 | +# npcm7xx_adc.c | ||
952 | +npcm7xx_adc_read(const char *id, uint64_t offset, uint32_t value) " %s offset: 0x%04" PRIx64 " value 0x%04" PRIx32 | ||
953 | +npcm7xx_adc_write(const char *id, uint64_t offset, uint32_t value) "%s offset: 0x%04" PRIx64 " value 0x%04" PRIx32 | ||
954 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
955 | index XXXXXXX..XXXXXXX 100644 | ||
956 | --- a/tests/qtest/meson.build | ||
957 | +++ b/tests/qtest/meson.build | ||
958 | @@ -XXX,XX +XXX,XX @@ qtests_sparc64 = \ | ||
959 | ['prom-env-test', 'boot-serial-test'] | ||
960 | |||
961 | qtests_npcm7xx = \ | ||
962 | - ['npcm7xx_gpio-test', | ||
963 | + ['npcm7xx_adc-test', | ||
964 | + 'npcm7xx_gpio-test', | ||
965 | 'npcm7xx_rng-test', | ||
966 | 'npcm7xx_timer-test', | ||
967 | 'npcm7xx_watchdog_timer-test'] | ||
460 | -- | 968 | -- |
461 | 2.19.1 | 969 | 2.20.1 |
462 | 970 | ||
463 | 971 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Add a model of Xilinx Versal SoC. | 3 | The PWM module is part of NPCM7XX module. Each NPCM7XX module has two |
4 | identical PWM modules. Each module contains 4 PWM entries. Each PWM has | ||
5 | two outputs: frequency and duty_cycle. Both are computed using inputs | ||
6 | from software side. | ||
4 | 7 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 8 | This module does not model detail pulse signals since it is expensive. |
9 | It also does not model interrupts and watchdogs that are dependant on | ||
10 | the detail models. The interfaces for these are left in the module so | ||
11 | that anyone in need for these functionalities can implement on their | ||
12 | own. | ||
13 | |||
14 | The user can read the duty cycle and frequency using qom-get command. | ||
15 | |||
16 | Reviewed-by: Havard Skinnemoen <hskinnemoen@google.com> | ||
17 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> | ||
18 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
19 | Message-id: 20210108190945.949196-5-wuhaotsh@google.com | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 22 | --- |
9 | hw/arm/Makefile.objs | 1 + | 23 | docs/system/arm/nuvoton.rst | 2 +- |
10 | include/hw/arm/xlnx-versal.h | 122 +++++++++++ | 24 | include/hw/arm/npcm7xx.h | 2 + |
11 | hw/arm/xlnx-versal.c | 323 ++++++++++++++++++++++++++++ | 25 | include/hw/misc/npcm7xx_pwm.h | 105 +++++++ |
12 | default-configs/aarch64-softmmu.mak | 1 + | 26 | hw/arm/npcm7xx.c | 26 +- |
13 | 4 files changed, 447 insertions(+) | 27 | hw/misc/npcm7xx_pwm.c | 550 ++++++++++++++++++++++++++++++++++ |
14 | create mode 100644 include/hw/arm/xlnx-versal.h | 28 | hw/misc/meson.build | 1 + |
15 | create mode 100644 hw/arm/xlnx-versal.c | 29 | hw/misc/trace-events | 6 + |
30 | 7 files changed, 689 insertions(+), 3 deletions(-) | ||
31 | create mode 100644 include/hw/misc/npcm7xx_pwm.h | ||
32 | create mode 100644 hw/misc/npcm7xx_pwm.c | ||
16 | 33 | ||
17 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 34 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst |
18 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/Makefile.objs | 36 | --- a/docs/system/arm/nuvoton.rst |
20 | +++ b/hw/arm/Makefile.objs | 37 | +++ b/docs/system/arm/nuvoton.rst |
21 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o | 38 | @@ -XXX,XX +XXX,XX @@ Supported devices |
22 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o | 39 | * USB host (USBH) |
23 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o | 40 | * GPIO controller |
24 | obj-$(CONFIG_XLNX_ZYNQMP_ARM) += xlnx-zynqmp.o xlnx-zcu102.o | 41 | * Analog to Digital Converter (ADC) |
25 | +obj-$(CONFIG_XLNX_VERSAL) += xlnx-versal.o | 42 | + * Pulse Width Modulation (PWM) |
26 | obj-$(CONFIG_FSL_IMX25) += fsl-imx25.o imx25_pdk.o | 43 | |
27 | obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | 44 | Missing devices |
28 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | 45 | --------------- |
29 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 46 | @@ -XXX,XX +XXX,XX @@ Missing devices |
47 | * Peripheral SPI controller (PSPI) | ||
48 | * SD/MMC host | ||
49 | * PECI interface | ||
50 | - * Pulse Width Modulation (PWM) | ||
51 | * Tachometer | ||
52 | * PCI and PCIe root complex and bridges | ||
53 | * VDM and MCTP support | ||
54 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/include/hw/arm/npcm7xx.h | ||
57 | +++ b/include/hw/arm/npcm7xx.h | ||
58 | @@ -XXX,XX +XXX,XX @@ | ||
59 | #include "hw/mem/npcm7xx_mc.h" | ||
60 | #include "hw/misc/npcm7xx_clk.h" | ||
61 | #include "hw/misc/npcm7xx_gcr.h" | ||
62 | +#include "hw/misc/npcm7xx_pwm.h" | ||
63 | #include "hw/misc/npcm7xx_rng.h" | ||
64 | #include "hw/nvram/npcm7xx_otp.h" | ||
65 | #include "hw/timer/npcm7xx_timer.h" | ||
66 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
67 | NPCM7xxCLKState clk; | ||
68 | NPCM7xxTimerCtrlState tim[3]; | ||
69 | NPCM7xxADCState adc; | ||
70 | + NPCM7xxPWMState pwm[2]; | ||
71 | NPCM7xxOTPState key_storage; | ||
72 | NPCM7xxOTPState fuse_array; | ||
73 | NPCM7xxMCState mc; | ||
74 | diff --git a/include/hw/misc/npcm7xx_pwm.h b/include/hw/misc/npcm7xx_pwm.h | ||
30 | new file mode 100644 | 75 | new file mode 100644 |
31 | index XXXXXXX..XXXXXXX | 76 | index XXXXXXX..XXXXXXX |
32 | --- /dev/null | 77 | --- /dev/null |
33 | +++ b/include/hw/arm/xlnx-versal.h | 78 | +++ b/include/hw/misc/npcm7xx_pwm.h |
34 | @@ -XXX,XX +XXX,XX @@ | 79 | @@ -XXX,XX +XXX,XX @@ |
35 | +/* | 80 | +/* |
36 | + * Model of the Xilinx Versal | 81 | + * Nuvoton NPCM7xx PWM Module |
37 | + * | 82 | + * |
38 | + * Copyright (c) 2018 Xilinx Inc. | 83 | + * Copyright 2020 Google LLC |
39 | + * Written by Edgar E. Iglesias | ||
40 | + * | 84 | + * |
41 | + * This program is free software; you can redistribute it and/or modify | 85 | + * This program is free software; you can redistribute it and/or modify it |
42 | + * it under the terms of the GNU General Public License version 2 or | 86 | + * under the terms of the GNU General Public License as published by the |
87 | + * Free Software Foundation; either version 2 of the License, or | ||
43 | + * (at your option) any later version. | 88 | + * (at your option) any later version. |
89 | + * | ||
90 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
91 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
92 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
93 | + * for more details. | ||
44 | + */ | 94 | + */ |
45 | + | 95 | +#ifndef NPCM7XX_PWM_H |
46 | +#ifndef XLNX_VERSAL_H | 96 | +#define NPCM7XX_PWM_H |
47 | +#define XLNX_VERSAL_H | 97 | + |
48 | + | 98 | +#include "hw/clock.h" |
49 | +#include "hw/sysbus.h" | 99 | +#include "hw/sysbus.h" |
50 | +#include "hw/arm/arm.h" | 100 | +#include "hw/irq.h" |
51 | +#include "hw/intc/arm_gicv3.h" | 101 | + |
52 | + | 102 | +/* Each PWM module holds 4 PWM channels. */ |
53 | +#define TYPE_XLNX_VERSAL "xlnx-versal" | 103 | +#define NPCM7XX_PWM_PER_MODULE 4 |
54 | +#define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | 104 | + |
55 | + | 105 | +/* |
56 | +#define XLNX_VERSAL_NR_ACPUS 2 | 106 | + * Number of registers in one pwm module. Don't change this without increasing |
57 | +#define XLNX_VERSAL_NR_UARTS 2 | 107 | + * the version_id in vmstate. |
58 | +#define XLNX_VERSAL_NR_GEMS 2 | 108 | + */ |
59 | +#define XLNX_VERSAL_NR_IRQS 256 | 109 | +#define NPCM7XX_PWM_NR_REGS (0x54 / sizeof(uint32_t)) |
60 | + | 110 | + |
61 | +typedef struct Versal { | 111 | +/* |
62 | + /*< private >*/ | 112 | + * The maximum duty values. Each duty unit represents 1/NPCM7XX_PWM_MAX_DUTY |
63 | + SysBusDevice parent_obj; | 113 | + * cycles. For example, if NPCM7XX_PWM_MAX_DUTY=1,000,000 and a PWM has a duty |
64 | + | 114 | + * value of 100,000 the duty cycle for that PWM is 10%. |
65 | + /*< public >*/ | 115 | + */ |
66 | + struct { | 116 | +#define NPCM7XX_PWM_MAX_DUTY 1000000 |
67 | + struct { | 117 | + |
68 | + MemoryRegion mr; | 118 | +typedef struct NPCM7xxPWMState NPCM7xxPWMState; |
69 | + ARMCPU *cpu[XLNX_VERSAL_NR_ACPUS]; | 119 | + |
70 | + GICv3State gic; | 120 | +/** |
71 | + } apu; | 121 | + * struct NPCM7xxPWM - The state of a single PWM channel. |
72 | + } fpd; | 122 | + * @module: The PWM module that contains this channel. |
73 | + | 123 | + * @irq: GIC interrupt line to fire on expiration if enabled. |
74 | + MemoryRegion mr_ps; | 124 | + * @running: Whether this PWM channel is generating output. |
75 | + | 125 | + * @inverted: Whether this PWM channel is inverted. |
76 | + struct { | 126 | + * @index: The index of this PWM channel. |
77 | + /* 4 ranges to access DDR. */ | 127 | + * @cnr: The counter register. |
78 | + MemoryRegion mr_ddr_ranges[4]; | 128 | + * @cmr: The comparator register. |
79 | + } noc; | 129 | + * @pdr: The data register. |
80 | + | 130 | + * @pwdr: The watchdog register. |
81 | + struct { | 131 | + * @freq: The frequency of this PWM channel. |
82 | + MemoryRegion mr_ocm; | 132 | + * @duty: The duty cycle of this PWM channel. One unit represents |
83 | + | 133 | + * 1/NPCM7XX_MAX_DUTY cycles. |
84 | + struct { | 134 | + */ |
85 | + SysBusDevice *uart[XLNX_VERSAL_NR_UARTS]; | 135 | +typedef struct NPCM7xxPWM { |
86 | + SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | 136 | + NPCM7xxPWMState *module; |
87 | + } iou; | 137 | + |
88 | + } lpd; | 138 | + qemu_irq irq; |
89 | + | 139 | + |
90 | + struct { | 140 | + bool running; |
91 | + MemoryRegion *mr_ddr; | 141 | + bool inverted; |
92 | + uint32_t psci_conduit; | 142 | + |
93 | + } cfg; | 143 | + uint8_t index; |
94 | +} Versal; | 144 | + uint32_t cnr; |
95 | + | 145 | + uint32_t cmr; |
96 | +/* Memory-map and IRQ definitions. Copied a subset from | 146 | + uint32_t pdr; |
97 | + * auto-generated files. */ | 147 | + uint32_t pwdr; |
98 | + | 148 | + |
99 | +#define VERSAL_GIC_MAINT_IRQ 9 | 149 | + uint32_t freq; |
100 | +#define VERSAL_TIMER_VIRT_IRQ 11 | 150 | + uint32_t duty; |
101 | +#define VERSAL_TIMER_S_EL1_IRQ 13 | 151 | +} NPCM7xxPWM; |
102 | +#define VERSAL_TIMER_NS_EL1_IRQ 14 | 152 | + |
103 | +#define VERSAL_TIMER_NS_EL2_IRQ 10 | 153 | +/** |
104 | + | 154 | + * struct NPCM7xxPWMState - Pulse Width Modulation device state. |
105 | +#define VERSAL_UART0_IRQ_0 18 | 155 | + * @parent: System bus device. |
106 | +#define VERSAL_UART1_IRQ_0 19 | 156 | + * @iomem: Memory region through which registers are accessed. |
107 | +#define VERSAL_GEM0_IRQ_0 56 | 157 | + * @clock: The PWM clock. |
108 | +#define VERSAL_GEM0_WAKE_IRQ_0 57 | 158 | + * @pwm: The PWM channels owned by this module. |
109 | +#define VERSAL_GEM1_IRQ_0 58 | 159 | + * @ppr: The prescaler register. |
110 | +#define VERSAL_GEM1_WAKE_IRQ_0 59 | 160 | + * @csr: The clock selector register. |
111 | + | 161 | + * @pcr: The control register. |
112 | +/* Architecturally eserved IRQs suitable for virtualization. */ | 162 | + * @pier: The interrupt enable register. |
113 | +#define VERSAL_RSVD_HIGH_IRQ_FIRST 160 | 163 | + * @piir: The interrupt indication register. |
114 | +#define VERSAL_RSVD_HIGH_IRQ_LAST 255 | 164 | + */ |
115 | + | 165 | +struct NPCM7xxPWMState { |
116 | +#define MM_TOP_RSVD 0xa0000000U | 166 | + SysBusDevice parent; |
117 | +#define MM_TOP_RSVD_SIZE 0x4000000 | 167 | + |
118 | +#define MM_GIC_APU_DIST_MAIN 0xf9000000U | 168 | + MemoryRegion iomem; |
119 | +#define MM_GIC_APU_DIST_MAIN_SIZE 0x10000 | 169 | + |
120 | +#define MM_GIC_APU_REDIST_0 0xf9080000U | 170 | + Clock *clock; |
121 | +#define MM_GIC_APU_REDIST_0_SIZE 0x80000 | 171 | + NPCM7xxPWM pwm[NPCM7XX_PWM_PER_MODULE]; |
122 | + | 172 | + |
123 | +#define MM_UART0 0xff000000U | 173 | + uint32_t ppr; |
124 | +#define MM_UART0_SIZE 0x10000 | 174 | + uint32_t csr; |
125 | +#define MM_UART1 0xff010000U | 175 | + uint32_t pcr; |
126 | +#define MM_UART1_SIZE 0x10000 | 176 | + uint32_t pier; |
127 | + | 177 | + uint32_t piir; |
128 | +#define MM_GEM0 0xff0c0000U | 178 | +}; |
129 | +#define MM_GEM0_SIZE 0x10000 | 179 | + |
130 | +#define MM_GEM1 0xff0d0000U | 180 | +#define TYPE_NPCM7XX_PWM "npcm7xx-pwm" |
131 | +#define MM_GEM1_SIZE 0x10000 | 181 | +#define NPCM7XX_PWM(obj) \ |
132 | + | 182 | + OBJECT_CHECK(NPCM7xxPWMState, (obj), TYPE_NPCM7XX_PWM) |
133 | +#define MM_OCM 0xfffc0000U | 183 | + |
134 | +#define MM_OCM_SIZE 0x40000 | 184 | +#endif /* NPCM7XX_PWM_H */ |
135 | + | 185 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c |
136 | +#define MM_TOP_DDR 0x0 | 186 | index XXXXXXX..XXXXXXX 100644 |
137 | +#define MM_TOP_DDR_SIZE 0x80000000U | 187 | --- a/hw/arm/npcm7xx.c |
138 | +#define MM_TOP_DDR_2 0x800000000ULL | 188 | +++ b/hw/arm/npcm7xx.c |
139 | +#define MM_TOP_DDR_2_SIZE 0x800000000ULL | 189 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { |
140 | +#define MM_TOP_DDR_3 0xc000000000ULL | 190 | NPCM7XX_WDG2_IRQ, /* Timer Module 2 Watchdog */ |
141 | +#define MM_TOP_DDR_3_SIZE 0x4000000000ULL | 191 | NPCM7XX_EHCI_IRQ = 61, |
142 | +#define MM_TOP_DDR_4 0x10000000000ULL | 192 | NPCM7XX_OHCI_IRQ = 62, |
143 | +#define MM_TOP_DDR_4_SIZE 0xb780000000ULL | 193 | + NPCM7XX_PWM0_IRQ = 93, /* PWM module 0 */ |
144 | + | 194 | + NPCM7XX_PWM1_IRQ, /* PWM module 1 */ |
145 | +#define MM_PSM_START 0xffc80000U | 195 | NPCM7XX_GPIO0_IRQ = 116, |
146 | +#define MM_PSM_END 0xffcf0000U | 196 | NPCM7XX_GPIO1_IRQ, |
147 | + | 197 | NPCM7XX_GPIO2_IRQ, |
148 | +#define MM_CRL 0xff5e0000U | 198 | @@ -XXX,XX +XXX,XX @@ static const hwaddr npcm7xx_fiu3_flash_addr[] = { |
149 | +#define MM_CRL_SIZE 0x300000 | 199 | 0xb8000000, /* CS3 */ |
150 | +#define MM_IOU_SCNTR 0xff130000U | 200 | }; |
151 | +#define MM_IOU_SCNTR_SIZE 0x10000 | 201 | |
152 | +#define MM_IOU_SCNTRS 0xff140000U | 202 | +/* Register base address for each PWM Module */ |
153 | +#define MM_IOU_SCNTRS_SIZE 0x10000 | 203 | +static const hwaddr npcm7xx_pwm_addr[] = { |
154 | +#define MM_FPD_CRF 0xfd1a0000U | 204 | + 0xf0103000, |
155 | +#define MM_FPD_CRF_SIZE 0x140000 | 205 | + 0xf0104000, |
156 | +#endif | 206 | +}; |
157 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | 207 | + |
208 | static const struct { | ||
209 | hwaddr regs_addr; | ||
210 | uint32_t unconnected_pins; | ||
211 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) | ||
212 | object_initialize_child(obj, npcm7xx_fiu[i].name, &s->fiu[i], | ||
213 | TYPE_NPCM7XX_FIU); | ||
214 | } | ||
215 | + | ||
216 | + for (i = 0; i < ARRAY_SIZE(s->pwm); i++) { | ||
217 | + object_initialize_child(obj, "pwm[*]", &s->pwm[i], TYPE_NPCM7XX_PWM); | ||
218 | + } | ||
219 | } | ||
220 | |||
221 | static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
222 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
223 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->ohci), 0, | ||
224 | npcm7xx_irq(s, NPCM7XX_OHCI_IRQ)); | ||
225 | |||
226 | + /* PWM Modules. Cannot fail. */ | ||
227 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_pwm_addr) != ARRAY_SIZE(s->pwm)); | ||
228 | + for (i = 0; i < ARRAY_SIZE(s->pwm); i++) { | ||
229 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->pwm[i]); | ||
230 | + | ||
231 | + qdev_connect_clock_in(DEVICE(&s->pwm[i]), "clock", qdev_get_clock_out( | ||
232 | + DEVICE(&s->clk), "apb3-clock")); | ||
233 | + sysbus_realize(sbd, &error_abort); | ||
234 | + sysbus_mmio_map(sbd, 0, npcm7xx_pwm_addr[i]); | ||
235 | + sysbus_connect_irq(sbd, i, npcm7xx_irq(s, NPCM7XX_PWM0_IRQ + i)); | ||
236 | + } | ||
237 | + | ||
238 | /* | ||
239 | * Flash Interface Unit (FIU). Can fail if incorrect number of chip selects | ||
240 | * specified, but this is a programming error. | ||
241 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
242 | create_unimplemented_device("npcm7xx.peci", 0xf0100000, 4 * KiB); | ||
243 | create_unimplemented_device("npcm7xx.siox[1]", 0xf0101000, 4 * KiB); | ||
244 | create_unimplemented_device("npcm7xx.siox[2]", 0xf0102000, 4 * KiB); | ||
245 | - create_unimplemented_device("npcm7xx.pwm[0]", 0xf0103000, 4 * KiB); | ||
246 | - create_unimplemented_device("npcm7xx.pwm[1]", 0xf0104000, 4 * KiB); | ||
247 | create_unimplemented_device("npcm7xx.mft[0]", 0xf0180000, 4 * KiB); | ||
248 | create_unimplemented_device("npcm7xx.mft[1]", 0xf0181000, 4 * KiB); | ||
249 | create_unimplemented_device("npcm7xx.mft[2]", 0xf0182000, 4 * KiB); | ||
250 | diff --git a/hw/misc/npcm7xx_pwm.c b/hw/misc/npcm7xx_pwm.c | ||
158 | new file mode 100644 | 251 | new file mode 100644 |
159 | index XXXXXXX..XXXXXXX | 252 | index XXXXXXX..XXXXXXX |
160 | --- /dev/null | 253 | --- /dev/null |
161 | +++ b/hw/arm/xlnx-versal.c | 254 | +++ b/hw/misc/npcm7xx_pwm.c |
162 | @@ -XXX,XX +XXX,XX @@ | 255 | @@ -XXX,XX +XXX,XX @@ |
163 | +/* | 256 | +/* |
164 | + * Xilinx Versal SoC model. | 257 | + * Nuvoton NPCM7xx PWM Module |
165 | + * | 258 | + * |
166 | + * Copyright (c) 2018 Xilinx Inc. | 259 | + * Copyright 2020 Google LLC |
167 | + * Written by Edgar E. Iglesias | ||
168 | + * | 260 | + * |
169 | + * This program is free software; you can redistribute it and/or modify | 261 | + * This program is free software; you can redistribute it and/or modify it |
170 | + * it under the terms of the GNU General Public License version 2 or | 262 | + * under the terms of the GNU General Public License as published by the |
263 | + * Free Software Foundation; either version 2 of the License, or | ||
171 | + * (at your option) any later version. | 264 | + * (at your option) any later version. |
265 | + * | ||
266 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
267 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
268 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
269 | + * for more details. | ||
172 | + */ | 270 | + */ |
173 | + | 271 | + |
174 | +#include "qemu/osdep.h" | 272 | +#include "qemu/osdep.h" |
175 | +#include "qapi/error.h" | 273 | +#include "hw/irq.h" |
176 | +#include "qemu-common.h" | 274 | +#include "hw/qdev-clock.h" |
275 | +#include "hw/qdev-properties.h" | ||
276 | +#include "hw/misc/npcm7xx_pwm.h" | ||
277 | +#include "hw/registerfields.h" | ||
278 | +#include "migration/vmstate.h" | ||
279 | +#include "qemu/bitops.h" | ||
280 | +#include "qemu/error-report.h" | ||
177 | +#include "qemu/log.h" | 281 | +#include "qemu/log.h" |
178 | +#include "hw/sysbus.h" | 282 | +#include "qemu/module.h" |
179 | +#include "net/net.h" | 283 | +#include "qemu/units.h" |
180 | +#include "sysemu/sysemu.h" | 284 | +#include "trace.h" |
181 | +#include "sysemu/kvm.h" | 285 | + |
182 | +#include "hw/arm/arm.h" | 286 | +REG32(NPCM7XX_PWM_PPR, 0x00); |
183 | +#include "kvm_arm.h" | 287 | +REG32(NPCM7XX_PWM_CSR, 0x04); |
184 | +#include "hw/misc/unimp.h" | 288 | +REG32(NPCM7XX_PWM_PCR, 0x08); |
185 | +#include "hw/intc/arm_gicv3_common.h" | 289 | +REG32(NPCM7XX_PWM_CNR0, 0x0c); |
186 | +#include "hw/arm/xlnx-versal.h" | 290 | +REG32(NPCM7XX_PWM_CMR0, 0x10); |
187 | + | 291 | +REG32(NPCM7XX_PWM_PDR0, 0x14); |
188 | +#define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") | 292 | +REG32(NPCM7XX_PWM_CNR1, 0x18); |
189 | +#define GEM_REVISION 0x40070106 | 293 | +REG32(NPCM7XX_PWM_CMR1, 0x1c); |
190 | + | 294 | +REG32(NPCM7XX_PWM_PDR1, 0x20); |
191 | +static void versal_create_apu_cpus(Versal *s) | 295 | +REG32(NPCM7XX_PWM_CNR2, 0x24); |
296 | +REG32(NPCM7XX_PWM_CMR2, 0x28); | ||
297 | +REG32(NPCM7XX_PWM_PDR2, 0x2c); | ||
298 | +REG32(NPCM7XX_PWM_CNR3, 0x30); | ||
299 | +REG32(NPCM7XX_PWM_CMR3, 0x34); | ||
300 | +REG32(NPCM7XX_PWM_PDR3, 0x38); | ||
301 | +REG32(NPCM7XX_PWM_PIER, 0x3c); | ||
302 | +REG32(NPCM7XX_PWM_PIIR, 0x40); | ||
303 | +REG32(NPCM7XX_PWM_PWDR0, 0x44); | ||
304 | +REG32(NPCM7XX_PWM_PWDR1, 0x48); | ||
305 | +REG32(NPCM7XX_PWM_PWDR2, 0x4c); | ||
306 | +REG32(NPCM7XX_PWM_PWDR3, 0x50); | ||
307 | + | ||
308 | +/* Register field definitions. */ | ||
309 | +#define NPCM7XX_PPR(rv, index) extract32((rv), npcm7xx_ppr_base[index], 8) | ||
310 | +#define NPCM7XX_CSR(rv, index) extract32((rv), npcm7xx_csr_base[index], 3) | ||
311 | +#define NPCM7XX_CH(rv, index) extract32((rv), npcm7xx_ch_base[index], 4) | ||
312 | +#define NPCM7XX_CH_EN BIT(0) | ||
313 | +#define NPCM7XX_CH_INV BIT(2) | ||
314 | +#define NPCM7XX_CH_MOD BIT(3) | ||
315 | + | ||
316 | +/* Offset of each PWM channel's prescaler in the PPR register. */ | ||
317 | +static const int npcm7xx_ppr_base[] = { 0, 0, 8, 8 }; | ||
318 | +/* Offset of each PWM channel's clock selector in the CSR register. */ | ||
319 | +static const int npcm7xx_csr_base[] = { 0, 4, 8, 12 }; | ||
320 | +/* Offset of each PWM channel's control variable in the PCR register. */ | ||
321 | +static const int npcm7xx_ch_base[] = { 0, 8, 12, 16 }; | ||
322 | + | ||
323 | +static uint32_t npcm7xx_pwm_calculate_freq(NPCM7xxPWM *p) | ||
324 | +{ | ||
325 | + uint32_t ppr; | ||
326 | + uint32_t csr; | ||
327 | + uint32_t freq; | ||
328 | + | ||
329 | + if (!p->running) { | ||
330 | + return 0; | ||
331 | + } | ||
332 | + | ||
333 | + csr = NPCM7XX_CSR(p->module->csr, p->index); | ||
334 | + ppr = NPCM7XX_PPR(p->module->ppr, p->index); | ||
335 | + freq = clock_get_hz(p->module->clock); | ||
336 | + freq /= ppr + 1; | ||
337 | + /* csr can only be 0~4 */ | ||
338 | + if (csr > 4) { | ||
339 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
340 | + "%s: invalid csr value %u\n", | ||
341 | + __func__, csr); | ||
342 | + csr = 4; | ||
343 | + } | ||
344 | + /* freq won't be changed if csr == 4. */ | ||
345 | + if (csr < 4) { | ||
346 | + freq >>= csr + 1; | ||
347 | + } | ||
348 | + | ||
349 | + return freq / (p->cnr + 1); | ||
350 | +} | ||
351 | + | ||
352 | +static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
353 | +{ | ||
354 | + uint64_t duty; | ||
355 | + | ||
356 | + if (p->running) { | ||
357 | + if (p->cnr == 0) { | ||
358 | + duty = 0; | ||
359 | + } else if (p->cmr >= p->cnr) { | ||
360 | + duty = NPCM7XX_PWM_MAX_DUTY; | ||
361 | + } else { | ||
362 | + duty = NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
363 | + } | ||
364 | + } else { | ||
365 | + duty = 0; | ||
366 | + } | ||
367 | + | ||
368 | + if (p->inverted) { | ||
369 | + duty = NPCM7XX_PWM_MAX_DUTY - duty; | ||
370 | + } | ||
371 | + | ||
372 | + return duty; | ||
373 | +} | ||
374 | + | ||
375 | +static void npcm7xx_pwm_update_freq(NPCM7xxPWM *p) | ||
376 | +{ | ||
377 | + uint32_t freq = npcm7xx_pwm_calculate_freq(p); | ||
378 | + | ||
379 | + if (freq != p->freq) { | ||
380 | + trace_npcm7xx_pwm_update_freq(DEVICE(p->module)->canonical_path, | ||
381 | + p->index, p->freq, freq); | ||
382 | + p->freq = freq; | ||
383 | + } | ||
384 | +} | ||
385 | + | ||
386 | +static void npcm7xx_pwm_update_duty(NPCM7xxPWM *p) | ||
387 | +{ | ||
388 | + uint32_t duty = npcm7xx_pwm_calculate_duty(p); | ||
389 | + | ||
390 | + if (duty != p->duty) { | ||
391 | + trace_npcm7xx_pwm_update_duty(DEVICE(p->module)->canonical_path, | ||
392 | + p->index, p->duty, duty); | ||
393 | + p->duty = duty; | ||
394 | + } | ||
395 | +} | ||
396 | + | ||
397 | +static void npcm7xx_pwm_update_output(NPCM7xxPWM *p) | ||
398 | +{ | ||
399 | + npcm7xx_pwm_update_freq(p); | ||
400 | + npcm7xx_pwm_update_duty(p); | ||
401 | +} | ||
402 | + | ||
403 | +static void npcm7xx_pwm_write_ppr(NPCM7xxPWMState *s, uint32_t new_ppr) | ||
192 | +{ | 404 | +{ |
193 | + int i; | 405 | + int i; |
194 | + | 406 | + uint32_t old_ppr = s->ppr; |
195 | + for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { | 407 | + |
196 | + Object *obj; | 408 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_ppr_base) != NPCM7XX_PWM_PER_MODULE); |
197 | + char *name; | 409 | + s->ppr = new_ppr; |
198 | + | 410 | + for (i = 0; i < NPCM7XX_PWM_PER_MODULE; ++i) { |
199 | + obj = object_new(XLNX_VERSAL_ACPU_TYPE); | 411 | + if (NPCM7XX_PPR(old_ppr, i) != NPCM7XX_PPR(new_ppr, i)) { |
200 | + if (!obj) { | 412 | + npcm7xx_pwm_update_freq(&s->pwm[i]); |
201 | + /* Secondary CPUs start in PSCI powered-down state */ | ||
202 | + error_report("Unable to create apu.cpu[%d] of type %s", | ||
203 | + i, XLNX_VERSAL_ACPU_TYPE); | ||
204 | + exit(EXIT_FAILURE); | ||
205 | + } | 413 | + } |
206 | + | 414 | + } |
207 | + name = g_strdup_printf("apu-cpu[%d]", i); | 415 | +} |
208 | + object_property_add_child(OBJECT(s), name, obj, &error_fatal); | 416 | + |
209 | + g_free(name); | 417 | +static void npcm7xx_pwm_write_csr(NPCM7xxPWMState *s, uint32_t new_csr) |
210 | + | 418 | +{ |
211 | + object_property_set_int(obj, s->cfg.psci_conduit, | 419 | + int i; |
212 | + "psci-conduit", &error_abort); | 420 | + uint32_t old_csr = s->csr; |
213 | + if (i) { | 421 | + |
214 | + object_property_set_bool(obj, true, | 422 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_csr_base) != NPCM7XX_PWM_PER_MODULE); |
215 | + "start-powered-off", &error_abort); | 423 | + s->csr = new_csr; |
424 | + for (i = 0; i < NPCM7XX_PWM_PER_MODULE; ++i) { | ||
425 | + if (NPCM7XX_CSR(old_csr, i) != NPCM7XX_CSR(new_csr, i)) { | ||
426 | + npcm7xx_pwm_update_freq(&s->pwm[i]); | ||
216 | + } | 427 | + } |
217 | + | 428 | + } |
218 | + object_property_set_int(obj, ARRAY_SIZE(s->fpd.apu.cpu), | 429 | +} |
219 | + "core-count", &error_abort); | 430 | + |
220 | + object_property_set_link(obj, OBJECT(&s->fpd.apu.mr), "memory", | 431 | +static void npcm7xx_pwm_write_pcr(NPCM7xxPWMState *s, uint32_t new_pcr) |
221 | + &error_abort); | 432 | +{ |
222 | + object_property_set_bool(obj, true, "realized", &error_fatal); | ||
223 | + s->fpd.apu.cpu[i] = ARM_CPU(obj); | ||
224 | + } | ||
225 | +} | ||
226 | + | ||
227 | +static void versal_create_apu_gic(Versal *s, qemu_irq *pic) | ||
228 | +{ | ||
229 | + static const uint64_t addrs[] = { | ||
230 | + MM_GIC_APU_DIST_MAIN, | ||
231 | + MM_GIC_APU_REDIST_0 | ||
232 | + }; | ||
233 | + SysBusDevice *gicbusdev; | ||
234 | + DeviceState *gicdev; | ||
235 | + int nr_apu_cpus = ARRAY_SIZE(s->fpd.apu.cpu); | ||
236 | + int i; | 433 | + int i; |
237 | + | 434 | + bool inverted; |
238 | + sysbus_init_child_obj(OBJECT(s), "apu-gic", | 435 | + uint32_t pcr; |
239 | + &s->fpd.apu.gic, sizeof(s->fpd.apu.gic), | 436 | + NPCM7xxPWM *p; |
240 | + gicv3_class_name()); | 437 | + |
241 | + gicbusdev = SYS_BUS_DEVICE(&s->fpd.apu.gic); | 438 | + s->pcr = new_pcr; |
242 | + gicdev = DEVICE(&s->fpd.apu.gic); | 439 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_ch_base) != NPCM7XX_PWM_PER_MODULE); |
243 | + qdev_prop_set_uint32(gicdev, "revision", 3); | 440 | + for (i = 0; i < NPCM7XX_PWM_PER_MODULE; ++i) { |
244 | + qdev_prop_set_uint32(gicdev, "num-cpu", 2); | 441 | + p = &s->pwm[i]; |
245 | + qdev_prop_set_uint32(gicdev, "num-irq", XLNX_VERSAL_NR_IRQS + 32); | 442 | + pcr = NPCM7XX_CH(new_pcr, i); |
246 | + qdev_prop_set_uint32(gicdev, "len-redist-region-count", 1); | 443 | + inverted = pcr & NPCM7XX_CH_INV; |
247 | + qdev_prop_set_uint32(gicdev, "redist-region-count[0]", 2); | 444 | + |
248 | + qdev_prop_set_bit(gicdev, "has-security-extensions", true); | 445 | + /* |
249 | + | 446 | + * We only run a PWM channel with toggle mode. Single-shot mode does not |
250 | + object_property_set_bool(OBJECT(&s->fpd.apu.gic), true, "realized", | 447 | + * generate frequency and duty-cycle values. |
251 | + &error_fatal); | ||
252 | + | ||
253 | + for (i = 0; i < ARRAY_SIZE(addrs); i++) { | ||
254 | + MemoryRegion *mr; | ||
255 | + | ||
256 | + mr = sysbus_mmio_get_region(gicbusdev, i); | ||
257 | + memory_region_add_subregion(&s->fpd.apu.mr, addrs[i], mr); | ||
258 | + } | ||
259 | + | ||
260 | + for (i = 0; i < nr_apu_cpus; i++) { | ||
261 | + DeviceState *cpudev = DEVICE(s->fpd.apu.cpu[i]); | ||
262 | + int ppibase = XLNX_VERSAL_NR_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; | ||
263 | + qemu_irq maint_irq; | ||
264 | + int ti; | ||
265 | + /* Mapping from the output timer irq lines from the CPU to the | ||
266 | + * GIC PPI inputs. | ||
267 | + */ | 448 | + */ |
268 | + const int timer_irq[] = { | 449 | + if ((pcr & NPCM7XX_CH_EN) && (pcr & NPCM7XX_CH_MOD)) { |
269 | + [GTIMER_PHYS] = VERSAL_TIMER_NS_EL1_IRQ, | 450 | + if (p->running) { |
270 | + [GTIMER_VIRT] = VERSAL_TIMER_VIRT_IRQ, | 451 | + /* Re-run this PWM channel if inverted changed. */ |
271 | + [GTIMER_HYP] = VERSAL_TIMER_NS_EL2_IRQ, | 452 | + if (p->inverted ^ inverted) { |
272 | + [GTIMER_SEC] = VERSAL_TIMER_S_EL1_IRQ, | 453 | + p->inverted = inverted; |
273 | + }; | 454 | + npcm7xx_pwm_update_duty(p); |
274 | + | 455 | + } |
275 | + for (ti = 0; ti < ARRAY_SIZE(timer_irq); ti++) { | 456 | + } else { |
276 | + qdev_connect_gpio_out(cpudev, ti, | 457 | + /* Run this PWM channel. */ |
277 | + qdev_get_gpio_in(gicdev, | 458 | + p->running = true; |
278 | + ppibase + timer_irq[ti])); | 459 | + p->inverted = inverted; |
460 | + npcm7xx_pwm_update_output(p); | ||
461 | + } | ||
462 | + } else { | ||
463 | + /* Clear this PWM channel. */ | ||
464 | + p->running = false; | ||
465 | + p->inverted = inverted; | ||
466 | + npcm7xx_pwm_update_output(p); | ||
279 | + } | 467 | + } |
280 | + maint_irq = qdev_get_gpio_in(gicdev, | 468 | + } |
281 | + ppibase + VERSAL_GIC_MAINT_IRQ); | 469 | + |
282 | + qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", | 470 | +} |
283 | + 0, maint_irq); | 471 | + |
284 | + sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | 472 | +static hwaddr npcm7xx_cnr_index(hwaddr offset) |
285 | + sysbus_connect_irq(gicbusdev, i + nr_apu_cpus, | 473 | +{ |
286 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | 474 | + switch (offset) { |
287 | + sysbus_connect_irq(gicbusdev, i + 2 * nr_apu_cpus, | 475 | + case A_NPCM7XX_PWM_CNR0: |
288 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | 476 | + return 0; |
289 | + sysbus_connect_irq(gicbusdev, i + 3 * nr_apu_cpus, | 477 | + case A_NPCM7XX_PWM_CNR1: |
290 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | 478 | + return 1; |
291 | + } | 479 | + case A_NPCM7XX_PWM_CNR2: |
292 | + | 480 | + return 2; |
293 | + for (i = 0; i < XLNX_VERSAL_NR_IRQS; i++) { | 481 | + case A_NPCM7XX_PWM_CNR3: |
294 | + pic[i] = qdev_get_gpio_in(gicdev, i); | 482 | + return 3; |
295 | + } | 483 | + default: |
296 | +} | 484 | + g_assert_not_reached(); |
297 | + | 485 | + } |
298 | +static void versal_create_uarts(Versal *s, qemu_irq *pic) | 486 | +} |
299 | +{ | 487 | + |
488 | +static hwaddr npcm7xx_cmr_index(hwaddr offset) | ||
489 | +{ | ||
490 | + switch (offset) { | ||
491 | + case A_NPCM7XX_PWM_CMR0: | ||
492 | + return 0; | ||
493 | + case A_NPCM7XX_PWM_CMR1: | ||
494 | + return 1; | ||
495 | + case A_NPCM7XX_PWM_CMR2: | ||
496 | + return 2; | ||
497 | + case A_NPCM7XX_PWM_CMR3: | ||
498 | + return 3; | ||
499 | + default: | ||
500 | + g_assert_not_reached(); | ||
501 | + } | ||
502 | +} | ||
503 | + | ||
504 | +static hwaddr npcm7xx_pdr_index(hwaddr offset) | ||
505 | +{ | ||
506 | + switch (offset) { | ||
507 | + case A_NPCM7XX_PWM_PDR0: | ||
508 | + return 0; | ||
509 | + case A_NPCM7XX_PWM_PDR1: | ||
510 | + return 1; | ||
511 | + case A_NPCM7XX_PWM_PDR2: | ||
512 | + return 2; | ||
513 | + case A_NPCM7XX_PWM_PDR3: | ||
514 | + return 3; | ||
515 | + default: | ||
516 | + g_assert_not_reached(); | ||
517 | + } | ||
518 | +} | ||
519 | + | ||
520 | +static hwaddr npcm7xx_pwdr_index(hwaddr offset) | ||
521 | +{ | ||
522 | + switch (offset) { | ||
523 | + case A_NPCM7XX_PWM_PWDR0: | ||
524 | + return 0; | ||
525 | + case A_NPCM7XX_PWM_PWDR1: | ||
526 | + return 1; | ||
527 | + case A_NPCM7XX_PWM_PWDR2: | ||
528 | + return 2; | ||
529 | + case A_NPCM7XX_PWM_PWDR3: | ||
530 | + return 3; | ||
531 | + default: | ||
532 | + g_assert_not_reached(); | ||
533 | + } | ||
534 | +} | ||
535 | + | ||
536 | +static uint64_t npcm7xx_pwm_read(void *opaque, hwaddr offset, unsigned size) | ||
537 | +{ | ||
538 | + NPCM7xxPWMState *s = opaque; | ||
539 | + uint64_t value = 0; | ||
540 | + | ||
541 | + switch (offset) { | ||
542 | + case A_NPCM7XX_PWM_CNR0: | ||
543 | + case A_NPCM7XX_PWM_CNR1: | ||
544 | + case A_NPCM7XX_PWM_CNR2: | ||
545 | + case A_NPCM7XX_PWM_CNR3: | ||
546 | + value = s->pwm[npcm7xx_cnr_index(offset)].cnr; | ||
547 | + break; | ||
548 | + | ||
549 | + case A_NPCM7XX_PWM_CMR0: | ||
550 | + case A_NPCM7XX_PWM_CMR1: | ||
551 | + case A_NPCM7XX_PWM_CMR2: | ||
552 | + case A_NPCM7XX_PWM_CMR3: | ||
553 | + value = s->pwm[npcm7xx_cmr_index(offset)].cmr; | ||
554 | + break; | ||
555 | + | ||
556 | + case A_NPCM7XX_PWM_PDR0: | ||
557 | + case A_NPCM7XX_PWM_PDR1: | ||
558 | + case A_NPCM7XX_PWM_PDR2: | ||
559 | + case A_NPCM7XX_PWM_PDR3: | ||
560 | + value = s->pwm[npcm7xx_pdr_index(offset)].pdr; | ||
561 | + break; | ||
562 | + | ||
563 | + case A_NPCM7XX_PWM_PWDR0: | ||
564 | + case A_NPCM7XX_PWM_PWDR1: | ||
565 | + case A_NPCM7XX_PWM_PWDR2: | ||
566 | + case A_NPCM7XX_PWM_PWDR3: | ||
567 | + value = s->pwm[npcm7xx_pwdr_index(offset)].pwdr; | ||
568 | + break; | ||
569 | + | ||
570 | + case A_NPCM7XX_PWM_PPR: | ||
571 | + value = s->ppr; | ||
572 | + break; | ||
573 | + | ||
574 | + case A_NPCM7XX_PWM_CSR: | ||
575 | + value = s->csr; | ||
576 | + break; | ||
577 | + | ||
578 | + case A_NPCM7XX_PWM_PCR: | ||
579 | + value = s->pcr; | ||
580 | + break; | ||
581 | + | ||
582 | + case A_NPCM7XX_PWM_PIER: | ||
583 | + value = s->pier; | ||
584 | + break; | ||
585 | + | ||
586 | + case A_NPCM7XX_PWM_PIIR: | ||
587 | + value = s->piir; | ||
588 | + break; | ||
589 | + | ||
590 | + default: | ||
591 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
592 | + "%s: invalid offset 0x%04" HWADDR_PRIx "\n", | ||
593 | + __func__, offset); | ||
594 | + break; | ||
595 | + } | ||
596 | + | ||
597 | + trace_npcm7xx_pwm_read(DEVICE(s)->canonical_path, offset, value); | ||
598 | + return value; | ||
599 | +} | ||
600 | + | ||
601 | +static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | ||
602 | + uint64_t v, unsigned size) | ||
603 | +{ | ||
604 | + NPCM7xxPWMState *s = opaque; | ||
605 | + NPCM7xxPWM *p; | ||
606 | + uint32_t value = v; | ||
607 | + | ||
608 | + trace_npcm7xx_pwm_write(DEVICE(s)->canonical_path, offset, value); | ||
609 | + switch (offset) { | ||
610 | + case A_NPCM7XX_PWM_CNR0: | ||
611 | + case A_NPCM7XX_PWM_CNR1: | ||
612 | + case A_NPCM7XX_PWM_CNR2: | ||
613 | + case A_NPCM7XX_PWM_CNR3: | ||
614 | + p = &s->pwm[npcm7xx_cnr_index(offset)]; | ||
615 | + p->cnr = value; | ||
616 | + npcm7xx_pwm_update_output(p); | ||
617 | + break; | ||
618 | + | ||
619 | + case A_NPCM7XX_PWM_CMR0: | ||
620 | + case A_NPCM7XX_PWM_CMR1: | ||
621 | + case A_NPCM7XX_PWM_CMR2: | ||
622 | + case A_NPCM7XX_PWM_CMR3: | ||
623 | + p = &s->pwm[npcm7xx_cmr_index(offset)]; | ||
624 | + p->cmr = value; | ||
625 | + npcm7xx_pwm_update_output(p); | ||
626 | + break; | ||
627 | + | ||
628 | + case A_NPCM7XX_PWM_PDR0: | ||
629 | + case A_NPCM7XX_PWM_PDR1: | ||
630 | + case A_NPCM7XX_PWM_PDR2: | ||
631 | + case A_NPCM7XX_PWM_PDR3: | ||
632 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
633 | + "%s: register @ 0x%04" HWADDR_PRIx " is read-only\n", | ||
634 | + __func__, offset); | ||
635 | + break; | ||
636 | + | ||
637 | + case A_NPCM7XX_PWM_PWDR0: | ||
638 | + case A_NPCM7XX_PWM_PWDR1: | ||
639 | + case A_NPCM7XX_PWM_PWDR2: | ||
640 | + case A_NPCM7XX_PWM_PWDR3: | ||
641 | + qemu_log_mask(LOG_UNIMP, | ||
642 | + "%s: register @ 0x%04" HWADDR_PRIx " is not implemented\n", | ||
643 | + __func__, offset); | ||
644 | + break; | ||
645 | + | ||
646 | + case A_NPCM7XX_PWM_PPR: | ||
647 | + npcm7xx_pwm_write_ppr(s, value); | ||
648 | + break; | ||
649 | + | ||
650 | + case A_NPCM7XX_PWM_CSR: | ||
651 | + npcm7xx_pwm_write_csr(s, value); | ||
652 | + break; | ||
653 | + | ||
654 | + case A_NPCM7XX_PWM_PCR: | ||
655 | + npcm7xx_pwm_write_pcr(s, value); | ||
656 | + break; | ||
657 | + | ||
658 | + case A_NPCM7XX_PWM_PIER: | ||
659 | + qemu_log_mask(LOG_UNIMP, | ||
660 | + "%s: register @ 0x%04" HWADDR_PRIx " is not implemented\n", | ||
661 | + __func__, offset); | ||
662 | + break; | ||
663 | + | ||
664 | + case A_NPCM7XX_PWM_PIIR: | ||
665 | + qemu_log_mask(LOG_UNIMP, | ||
666 | + "%s: register @ 0x%04" HWADDR_PRIx " is not implemented\n", | ||
667 | + __func__, offset); | ||
668 | + break; | ||
669 | + | ||
670 | + default: | ||
671 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
672 | + "%s: invalid offset 0x%04" HWADDR_PRIx "\n", | ||
673 | + __func__, offset); | ||
674 | + break; | ||
675 | + } | ||
676 | +} | ||
677 | + | ||
678 | +static const struct MemoryRegionOps npcm7xx_pwm_ops = { | ||
679 | + .read = npcm7xx_pwm_read, | ||
680 | + .write = npcm7xx_pwm_write, | ||
681 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
682 | + .valid = { | ||
683 | + .min_access_size = 4, | ||
684 | + .max_access_size = 4, | ||
685 | + .unaligned = false, | ||
686 | + }, | ||
687 | +}; | ||
688 | + | ||
689 | +static void npcm7xx_pwm_enter_reset(Object *obj, ResetType type) | ||
690 | +{ | ||
691 | + NPCM7xxPWMState *s = NPCM7XX_PWM(obj); | ||
300 | + int i; | 692 | + int i; |
301 | + | 693 | + |
302 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.uart); i++) { | 694 | + for (i = 0; i < NPCM7XX_PWM_PER_MODULE; i++) { |
303 | + static const int irqs[] = { VERSAL_UART0_IRQ_0, VERSAL_UART1_IRQ_0}; | 695 | + NPCM7xxPWM *p = &s->pwm[i]; |
304 | + static const uint64_t addrs[] = { MM_UART0, MM_UART1 }; | 696 | + |
305 | + char *name = g_strdup_printf("uart%d", i); | 697 | + p->cnr = 0x00000000; |
306 | + DeviceState *dev; | 698 | + p->cmr = 0x00000000; |
307 | + MemoryRegion *mr; | 699 | + p->pdr = 0x00000000; |
308 | + | 700 | + p->pwdr = 0x00000000; |
309 | + dev = qdev_create(NULL, "pl011"); | 701 | + } |
310 | + s->lpd.iou.uart[i] = SYS_BUS_DEVICE(dev); | 702 | + |
311 | + qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | 703 | + s->ppr = 0x00000000; |
312 | + object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | 704 | + s->csr = 0x00000000; |
313 | + qdev_init_nofail(dev); | 705 | + s->pcr = 0x00000000; |
314 | + | 706 | + s->pier = 0x00000000; |
315 | + mr = sysbus_mmio_get_region(s->lpd.iou.uart[i], 0); | 707 | + s->piir = 0x00000000; |
316 | + memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | 708 | +} |
317 | + | 709 | + |
318 | + sysbus_connect_irq(s->lpd.iou.uart[i], 0, pic[irqs[i]]); | 710 | +static void npcm7xx_pwm_hold_reset(Object *obj) |
319 | + g_free(name); | 711 | +{ |
320 | + } | 712 | + NPCM7xxPWMState *s = NPCM7XX_PWM(obj); |
321 | +} | ||
322 | + | ||
323 | +static void versal_create_gems(Versal *s, qemu_irq *pic) | ||
324 | +{ | ||
325 | + int i; | 713 | + int i; |
326 | + | 714 | + |
327 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.gem); i++) { | 715 | + for (i = 0; i < NPCM7XX_PWM_PER_MODULE; i++) { |
328 | + static const int irqs[] = { VERSAL_GEM0_IRQ_0, VERSAL_GEM1_IRQ_0}; | 716 | + qemu_irq_lower(s->pwm[i].irq); |
329 | + static const uint64_t addrs[] = { MM_GEM0, MM_GEM1 }; | 717 | + } |
330 | + char *name = g_strdup_printf("gem%d", i); | 718 | +} |
331 | + NICInfo *nd = &nd_table[i]; | 719 | + |
332 | + DeviceState *dev; | 720 | +static void npcm7xx_pwm_init(Object *obj) |
333 | + MemoryRegion *mr; | 721 | +{ |
334 | + | 722 | + NPCM7xxPWMState *s = NPCM7XX_PWM(obj); |
335 | + dev = qdev_create(NULL, "cadence_gem"); | 723 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
336 | + s->lpd.iou.gem[i] = SYS_BUS_DEVICE(dev); | ||
337 | + object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
338 | + if (nd->used) { | ||
339 | + qemu_check_nic_model(nd, "cadence_gem"); | ||
340 | + qdev_set_nic_properties(dev, nd); | ||
341 | + } | ||
342 | + object_property_set_int(OBJECT(s->lpd.iou.gem[i]), | ||
343 | + 2, "num-priority-queues", | ||
344 | + &error_abort); | ||
345 | + object_property_set_link(OBJECT(s->lpd.iou.gem[i]), | ||
346 | + OBJECT(&s->mr_ps), "dma", | ||
347 | + &error_abort); | ||
348 | + qdev_init_nofail(dev); | ||
349 | + | ||
350 | + mr = sysbus_mmio_get_region(s->lpd.iou.gem[i], 0); | ||
351 | + memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
352 | + | ||
353 | + sysbus_connect_irq(s->lpd.iou.gem[i], 0, pic[irqs[i]]); | ||
354 | + g_free(name); | ||
355 | + } | ||
356 | +} | ||
357 | + | ||
358 | +/* This takes the board allocated linear DDR memory and creates aliases | ||
359 | + * for each split DDR range/aperture on the Versal address map. | ||
360 | + */ | ||
361 | +static void versal_map_ddr(Versal *s) | ||
362 | +{ | ||
363 | + uint64_t size = memory_region_size(s->cfg.mr_ddr); | ||
364 | + /* Describes the various split DDR access regions. */ | ||
365 | + static const struct { | ||
366 | + uint64_t base; | ||
367 | + uint64_t size; | ||
368 | + } addr_ranges[] = { | ||
369 | + { MM_TOP_DDR, MM_TOP_DDR_SIZE }, | ||
370 | + { MM_TOP_DDR_2, MM_TOP_DDR_2_SIZE }, | ||
371 | + { MM_TOP_DDR_3, MM_TOP_DDR_3_SIZE }, | ||
372 | + { MM_TOP_DDR_4, MM_TOP_DDR_4_SIZE } | ||
373 | + }; | ||
374 | + uint64_t offset = 0; | ||
375 | + int i; | 724 | + int i; |
376 | + | 725 | + |
377 | + assert(ARRAY_SIZE(addr_ranges) == ARRAY_SIZE(s->noc.mr_ddr_ranges)); | 726 | + for (i = 0; i < NPCM7XX_PWM_PER_MODULE; i++) { |
378 | + for (i = 0; i < ARRAY_SIZE(addr_ranges) && size; i++) { | 727 | + NPCM7xxPWM *p = &s->pwm[i]; |
379 | + char *name; | 728 | + p->module = s; |
380 | + uint64_t mapsize; | 729 | + p->index = i; |
381 | + | 730 | + sysbus_init_irq(sbd, &p->irq); |
382 | + mapsize = size < addr_ranges[i].size ? size : addr_ranges[i].size; | 731 | + } |
383 | + name = g_strdup_printf("noc-ddr-range%d", i); | 732 | + |
384 | + /* Create the MR alias. */ | 733 | + memory_region_init_io(&s->iomem, obj, &npcm7xx_pwm_ops, s, |
385 | + memory_region_init_alias(&s->noc.mr_ddr_ranges[i], OBJECT(s), | 734 | + TYPE_NPCM7XX_PWM, 4 * KiB); |
386 | + name, s->cfg.mr_ddr, | 735 | + sysbus_init_mmio(sbd, &s->iomem); |
387 | + offset, mapsize); | 736 | + s->clock = qdev_init_clock_in(DEVICE(s), "clock", NULL, NULL); |
388 | + | 737 | + |
389 | + /* Map it onto the NoC MR. */ | 738 | + for (i = 0; i < NPCM7XX_PWM_PER_MODULE; ++i) { |
390 | + memory_region_add_subregion(&s->mr_ps, addr_ranges[i].base, | 739 | + object_property_add_uint32_ptr(obj, "freq[*]", |
391 | + &s->noc.mr_ddr_ranges[i]); | 740 | + &s->pwm[i].freq, OBJ_PROP_FLAG_READ); |
392 | + offset += mapsize; | 741 | + object_property_add_uint32_ptr(obj, "duty[*]", |
393 | + size -= mapsize; | 742 | + &s->pwm[i].duty, OBJ_PROP_FLAG_READ); |
394 | + g_free(name); | 743 | + } |
395 | + } | 744 | +} |
396 | +} | 745 | + |
397 | + | 746 | +static const VMStateDescription vmstate_npcm7xx_pwm = { |
398 | +static void versal_unimp_area(Versal *s, const char *name, | 747 | + .name = "npcm7xx-pwm", |
399 | + MemoryRegion *mr, | 748 | + .version_id = 0, |
400 | + hwaddr base, hwaddr size) | 749 | + .minimum_version_id = 0, |
401 | +{ | 750 | + .fields = (VMStateField[]) { |
402 | + DeviceState *dev = qdev_create(NULL, TYPE_UNIMPLEMENTED_DEVICE); | 751 | + VMSTATE_BOOL(running, NPCM7xxPWM), |
403 | + MemoryRegion *mr_dev; | 752 | + VMSTATE_BOOL(inverted, NPCM7xxPWM), |
404 | + | 753 | + VMSTATE_UINT8(index, NPCM7xxPWM), |
405 | + qdev_prop_set_string(dev, "name", name); | 754 | + VMSTATE_UINT32(cnr, NPCM7xxPWM), |
406 | + qdev_prop_set_uint64(dev, "size", size); | 755 | + VMSTATE_UINT32(cmr, NPCM7xxPWM), |
407 | + object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | 756 | + VMSTATE_UINT32(pdr, NPCM7xxPWM), |
408 | + qdev_init_nofail(dev); | 757 | + VMSTATE_UINT32(pwdr, NPCM7xxPWM), |
409 | + | 758 | + VMSTATE_UINT32(freq, NPCM7xxPWM), |
410 | + mr_dev = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | 759 | + VMSTATE_UINT32(duty, NPCM7xxPWM), |
411 | + memory_region_add_subregion(mr, base, mr_dev); | 760 | + VMSTATE_END_OF_LIST(), |
412 | +} | 761 | + }, |
413 | + | ||
414 | +static void versal_unimp(Versal *s) | ||
415 | +{ | ||
416 | + versal_unimp_area(s, "psm", &s->mr_ps, | ||
417 | + MM_PSM_START, MM_PSM_END - MM_PSM_START); | ||
418 | + versal_unimp_area(s, "crl", &s->mr_ps, | ||
419 | + MM_CRL, MM_CRL_SIZE); | ||
420 | + versal_unimp_area(s, "crf", &s->mr_ps, | ||
421 | + MM_FPD_CRF, MM_FPD_CRF_SIZE); | ||
422 | + versal_unimp_area(s, "iou-scntr", &s->mr_ps, | ||
423 | + MM_IOU_SCNTR, MM_IOU_SCNTR_SIZE); | ||
424 | + versal_unimp_area(s, "iou-scntr-seucre", &s->mr_ps, | ||
425 | + MM_IOU_SCNTRS, MM_IOU_SCNTRS_SIZE); | ||
426 | +} | ||
427 | + | ||
428 | +static void versal_realize(DeviceState *dev, Error **errp) | ||
429 | +{ | ||
430 | + Versal *s = XLNX_VERSAL(dev); | ||
431 | + qemu_irq pic[XLNX_VERSAL_NR_IRQS]; | ||
432 | + | ||
433 | + versal_create_apu_cpus(s); | ||
434 | + versal_create_apu_gic(s, pic); | ||
435 | + versal_create_uarts(s, pic); | ||
436 | + versal_create_gems(s, pic); | ||
437 | + versal_map_ddr(s); | ||
438 | + versal_unimp(s); | ||
439 | + | ||
440 | + /* Create the On Chip Memory (OCM). */ | ||
441 | + memory_region_init_ram(&s->lpd.mr_ocm, OBJECT(s), "ocm", | ||
442 | + MM_OCM_SIZE, &error_fatal); | ||
443 | + | ||
444 | + memory_region_add_subregion_overlap(&s->mr_ps, MM_OCM, &s->lpd.mr_ocm, 0); | ||
445 | + memory_region_add_subregion_overlap(&s->fpd.apu.mr, 0, &s->mr_ps, 0); | ||
446 | +} | ||
447 | + | ||
448 | +static void versal_init(Object *obj) | ||
449 | +{ | ||
450 | + Versal *s = XLNX_VERSAL(obj); | ||
451 | + | ||
452 | + memory_region_init(&s->fpd.apu.mr, obj, "mr-apu", UINT64_MAX); | ||
453 | + memory_region_init(&s->mr_ps, obj, "mr-ps-switch", UINT64_MAX); | ||
454 | +} | ||
455 | + | ||
456 | +static Property versal_properties[] = { | ||
457 | + DEFINE_PROP_LINK("ddr", Versal, cfg.mr_ddr, TYPE_MEMORY_REGION, | ||
458 | + MemoryRegion *), | ||
459 | + DEFINE_PROP_UINT32("psci-conduit", Versal, cfg.psci_conduit, 0), | ||
460 | + DEFINE_PROP_END_OF_LIST() | ||
461 | +}; | 762 | +}; |
462 | + | 763 | + |
463 | +static void versal_class_init(ObjectClass *klass, void *data) | 764 | +static const VMStateDescription vmstate_npcm7xx_pwm_module = { |
464 | +{ | 765 | + .name = "npcm7xx-pwm-module", |
766 | + .version_id = 0, | ||
767 | + .minimum_version_id = 0, | ||
768 | + .fields = (VMStateField[]) { | ||
769 | + VMSTATE_CLOCK(clock, NPCM7xxPWMState), | ||
770 | + VMSTATE_STRUCT_ARRAY(pwm, NPCM7xxPWMState, | ||
771 | + NPCM7XX_PWM_PER_MODULE, 0, vmstate_npcm7xx_pwm, | ||
772 | + NPCM7xxPWM), | ||
773 | + VMSTATE_UINT32(ppr, NPCM7xxPWMState), | ||
774 | + VMSTATE_UINT32(csr, NPCM7xxPWMState), | ||
775 | + VMSTATE_UINT32(pcr, NPCM7xxPWMState), | ||
776 | + VMSTATE_UINT32(pier, NPCM7xxPWMState), | ||
777 | + VMSTATE_UINT32(piir, NPCM7xxPWMState), | ||
778 | + VMSTATE_END_OF_LIST(), | ||
779 | + }, | ||
780 | +}; | ||
781 | + | ||
782 | +static void npcm7xx_pwm_class_init(ObjectClass *klass, void *data) | ||
783 | +{ | ||
784 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
465 | + DeviceClass *dc = DEVICE_CLASS(klass); | 785 | + DeviceClass *dc = DEVICE_CLASS(klass); |
466 | + | 786 | + |
467 | + dc->realize = versal_realize; | 787 | + dc->desc = "NPCM7xx PWM Controller"; |
468 | + dc->props = versal_properties; | 788 | + dc->vmsd = &vmstate_npcm7xx_pwm_module; |
469 | + /* No VMSD since we haven't got any top-level SoC state to save. */ | 789 | + rc->phases.enter = npcm7xx_pwm_enter_reset; |
470 | +} | 790 | + rc->phases.hold = npcm7xx_pwm_hold_reset; |
471 | + | 791 | +} |
472 | +static const TypeInfo versal_info = { | 792 | + |
473 | + .name = TYPE_XLNX_VERSAL, | 793 | +static const TypeInfo npcm7xx_pwm_info = { |
474 | + .parent = TYPE_SYS_BUS_DEVICE, | 794 | + .name = TYPE_NPCM7XX_PWM, |
475 | + .instance_size = sizeof(Versal), | 795 | + .parent = TYPE_SYS_BUS_DEVICE, |
476 | + .instance_init = versal_init, | 796 | + .instance_size = sizeof(NPCM7xxPWMState), |
477 | + .class_init = versal_class_init, | 797 | + .class_init = npcm7xx_pwm_class_init, |
798 | + .instance_init = npcm7xx_pwm_init, | ||
478 | +}; | 799 | +}; |
479 | + | 800 | + |
480 | +static void versal_register_types(void) | 801 | +static void npcm7xx_pwm_register_type(void) |
481 | +{ | 802 | +{ |
482 | + type_register_static(&versal_info); | 803 | + type_register_static(&npcm7xx_pwm_info); |
483 | +} | 804 | +} |
484 | + | 805 | +type_init(npcm7xx_pwm_register_type); |
485 | +type_init(versal_register_types); | 806 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
486 | diff --git a/default-configs/aarch64-softmmu.mak b/default-configs/aarch64-softmmu.mak | ||
487 | index XXXXXXX..XXXXXXX 100644 | 807 | index XXXXXXX..XXXXXXX 100644 |
488 | --- a/default-configs/aarch64-softmmu.mak | 808 | --- a/hw/misc/meson.build |
489 | +++ b/default-configs/aarch64-softmmu.mak | 809 | +++ b/hw/misc/meson.build |
490 | @@ -XXX,XX +XXX,XX @@ CONFIG_DDC=y | 810 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_MAINSTONE', if_true: files('mst_fpga.c')) |
491 | CONFIG_DPCD=y | 811 | softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files( |
492 | CONFIG_XLNX_ZYNQMP=y | 812 | 'npcm7xx_clk.c', |
493 | CONFIG_XLNX_ZYNQMP_ARM=y | 813 | 'npcm7xx_gcr.c', |
494 | +CONFIG_XLNX_VERSAL=y | 814 | + 'npcm7xx_pwm.c', |
495 | CONFIG_ARM_SMMUV3=y | 815 | 'npcm7xx_rng.c', |
816 | )) | ||
817 | softmmu_ss.add(when: 'CONFIG_OMAP', if_true: files( | ||
818 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
819 | index XXXXXXX..XXXXXXX 100644 | ||
820 | --- a/hw/misc/trace-events | ||
821 | +++ b/hw/misc/trace-events | ||
822 | @@ -XXX,XX +XXX,XX @@ npcm7xx_gcr_write(uint64_t offset, uint32_t value) "offset: 0x%04" PRIx64 " valu | ||
823 | npcm7xx_rng_read(uint64_t offset, uint64_t value, unsigned size) "offset: 0x%04" PRIx64 " value: 0x%02" PRIx64 " size: %u" | ||
824 | npcm7xx_rng_write(uint64_t offset, uint64_t value, unsigned size) "offset: 0x%04" PRIx64 " value: 0x%02" PRIx64 " size: %u" | ||
825 | |||
826 | +# npcm7xx_pwm.c | ||
827 | +npcm7xx_pwm_read(const char *id, uint64_t offset, uint32_t value) "%s offset: 0x%04" PRIx64 " value: 0x%08" PRIx32 | ||
828 | +npcm7xx_pwm_write(const char *id, uint64_t offset, uint32_t value) "%s offset: 0x%04" PRIx64 " value: 0x%08" PRIx32 | ||
829 | +npcm7xx_pwm_update_freq(const char *id, uint8_t index, uint32_t old_value, uint32_t new_value) "%s pwm[%u] Update Freq: old_freq: %u, new_freq: %u" | ||
830 | +npcm7xx_pwm_update_duty(const char *id, uint8_t index, uint32_t old_value, uint32_t new_value) "%s pwm[%u] Update Duty: old_duty: %u, new_duty: %u" | ||
831 | + | ||
832 | # stm32f4xx_syscfg.c | ||
833 | stm32f4xx_syscfg_set_irq(int gpio, int line, int level) "Interupt: GPIO: %d, Line: %d; Level: %d" | ||
834 | stm32f4xx_pulse_exti(int irq) "Pulse EXTI: %d" | ||
496 | -- | 835 | -- |
497 | 2.19.1 | 836 | 2.20.1 |
498 | 837 | ||
499 | 838 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Add a virtual Xilinx Versal board. | 3 | We add a qtest for the PWM in the previous patch. It proves it works as |
4 | expected. | ||
4 | 5 | ||
5 | This board is based on the Xilinx Versal SoC. The exact | 6 | Reviewed-by: Havard Skinnemoen <hskinnemoen@google.com> |
6 | details of what peripherals are attached to this board | 7 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> |
7 | will remain in control of QEMU. QEMU will generate an | 8 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
8 | FDT on the fly for Linux and other software to auto-discover | ||
9 | peripherals. | ||
10 | |||
11 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
12 | [PMM: removed stray blank line at EOF] | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Message-id: 20210108190945.949196-6-wuhaotsh@google.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 12 | --- |
16 | hw/arm/Makefile.objs | 2 +- | 13 | tests/qtest/npcm7xx_pwm-test.c | 490 +++++++++++++++++++++++++++++++++ |
17 | hw/arm/xlnx-versal-virt.c | 493 ++++++++++++++++++++++++++++++++++++++ | 14 | tests/qtest/meson.build | 1 + |
18 | 2 files changed, 494 insertions(+), 1 deletion(-) | 15 | 2 files changed, 491 insertions(+) |
19 | create mode 100644 hw/arm/xlnx-versal-virt.c | 16 | create mode 100644 tests/qtest/npcm7xx_pwm-test.c |
20 | 17 | ||
21 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 18 | diff --git a/tests/qtest/npcm7xx_pwm-test.c b/tests/qtest/npcm7xx_pwm-test.c |
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/arm/Makefile.objs | ||
24 | +++ b/hw/arm/Makefile.objs | ||
25 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o | ||
26 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o | ||
27 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o | ||
28 | obj-$(CONFIG_XLNX_ZYNQMP_ARM) += xlnx-zynqmp.o xlnx-zcu102.o | ||
29 | -obj-$(CONFIG_XLNX_VERSAL) += xlnx-versal.o | ||
30 | +obj-$(CONFIG_XLNX_VERSAL) += xlnx-versal.o xlnx-versal-virt.o | ||
31 | obj-$(CONFIG_FSL_IMX25) += fsl-imx25.o imx25_pdk.o | ||
32 | obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | ||
33 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | ||
34 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
35 | new file mode 100644 | 19 | new file mode 100644 |
36 | index XXXXXXX..XXXXXXX | 20 | index XXXXXXX..XXXXXXX |
37 | --- /dev/null | 21 | --- /dev/null |
38 | +++ b/hw/arm/xlnx-versal-virt.c | 22 | +++ b/tests/qtest/npcm7xx_pwm-test.c |
39 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ |
40 | +/* | 24 | +/* |
41 | + * Xilinx Versal Virtual board. | 25 | + * QTests for Nuvoton NPCM7xx PWM Modules. |
42 | + * | 26 | + * |
43 | + * Copyright (c) 2018 Xilinx Inc. | 27 | + * Copyright 2020 Google LLC |
44 | + * Written by Edgar E. Iglesias | ||
45 | + * | 28 | + * |
46 | + * This program is free software; you can redistribute it and/or modify | 29 | + * This program is free software; you can redistribute it and/or modify it |
47 | + * it under the terms of the GNU General Public License version 2 or | 30 | + * under the terms of the GNU General Public License as published by the |
31 | + * Free Software Foundation; either version 2 of the License, or | ||
48 | + * (at your option) any later version. | 32 | + * (at your option) any later version. |
33 | + * | ||
34 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
35 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
36 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
37 | + * for more details. | ||
49 | + */ | 38 | + */ |
50 | + | 39 | + |
51 | +#include "qemu/osdep.h" | 40 | +#include "qemu/osdep.h" |
52 | +#include "qemu/log.h" | 41 | +#include "qemu/bitops.h" |
53 | +#include "qemu/error-report.h" | 42 | +#include "libqos/libqtest.h" |
54 | +#include "qapi/error.h" | 43 | +#include "qapi/qmp/qdict.h" |
55 | +#include "sysemu/device_tree.h" | 44 | +#include "qapi/qmp/qnum.h" |
56 | +#include "exec/address-spaces.h" | 45 | + |
57 | +#include "hw/boards.h" | 46 | +#define REF_HZ 25000000 |
58 | +#include "hw/sysbus.h" | 47 | + |
59 | +#include "hw/arm/sysbus-fdt.h" | 48 | +/* Register field definitions. */ |
60 | +#include "hw/arm/fdt.h" | 49 | +#define CH_EN BIT(0) |
61 | +#include "cpu.h" | 50 | +#define CH_INV BIT(2) |
62 | +#include "hw/arm/xlnx-versal.h" | 51 | +#define CH_MOD BIT(3) |
63 | + | 52 | + |
64 | +#define TYPE_XLNX_VERSAL_VIRT_MACHINE MACHINE_TYPE_NAME("xlnx-versal-virt") | 53 | +/* Registers shared between all PWMs in a module */ |
65 | +#define XLNX_VERSAL_VIRT_MACHINE(obj) \ | 54 | +#define PPR 0x00 |
66 | + OBJECT_CHECK(VersalVirt, (obj), TYPE_XLNX_VERSAL_VIRT_MACHINE) | 55 | +#define CSR 0x04 |
67 | + | 56 | +#define PCR 0x08 |
68 | +typedef struct VersalVirt { | 57 | +#define PIER 0x3c |
69 | + MachineState parent_obj; | 58 | +#define PIIR 0x40 |
70 | + | 59 | + |
71 | + Versal soc; | 60 | +/* CLK module related */ |
72 | + MemoryRegion mr_ddr; | 61 | +#define CLK_BA 0xf0801000 |
73 | + | 62 | +#define CLKSEL 0x04 |
74 | + void *fdt; | 63 | +#define CLKDIV1 0x08 |
75 | + int fdt_size; | 64 | +#define CLKDIV2 0x2c |
76 | + struct { | 65 | +#define PLLCON0 0x0c |
77 | + uint32_t gic; | 66 | +#define PLLCON1 0x10 |
78 | + uint32_t ethernet_phy[2]; | 67 | +#define PLL_INDV(rv) extract32((rv), 0, 6) |
79 | + uint32_t clk_125Mhz; | 68 | +#define PLL_FBDV(rv) extract32((rv), 16, 12) |
80 | + uint32_t clk_25Mhz; | 69 | +#define PLL_OTDV1(rv) extract32((rv), 8, 3) |
81 | + } phandle; | 70 | +#define PLL_OTDV2(rv) extract32((rv), 13, 3) |
82 | + struct arm_boot_info binfo; | 71 | +#define APB3CKDIV(rv) extract32((rv), 28, 2) |
83 | + | 72 | +#define CLK2CKDIV(rv) extract32((rv), 0, 1) |
84 | + struct { | 73 | +#define CLK4CKDIV(rv) extract32((rv), 26, 2) |
85 | + bool secure; | 74 | +#define CPUCKSEL(rv) extract32((rv), 0, 2) |
86 | + } cfg; | 75 | + |
87 | +} VersalVirt; | 76 | +#define MAX_DUTY 1000000 |
88 | + | 77 | + |
89 | +static void fdt_create(VersalVirt *s) | 78 | +typedef struct PWMModule { |
90 | +{ | 79 | + int irq; |
91 | + MachineClass *mc = MACHINE_GET_CLASS(s); | 80 | + uint64_t base_addr; |
92 | + int i; | 81 | +} PWMModule; |
93 | + | 82 | + |
94 | + s->fdt = create_device_tree(&s->fdt_size); | 83 | +typedef struct PWM { |
95 | + if (!s->fdt) { | 84 | + uint32_t cnr_offset; |
96 | + error_report("create_device_tree() failed"); | 85 | + uint32_t cmr_offset; |
97 | + exit(1); | 86 | + uint32_t pdr_offset; |
98 | + } | 87 | + uint32_t pwdr_offset; |
99 | + | 88 | +} PWM; |
100 | + /* Allocate all phandles. */ | 89 | + |
101 | + s->phandle.gic = qemu_fdt_alloc_phandle(s->fdt); | 90 | +typedef struct TestData { |
102 | + for (i = 0; i < ARRAY_SIZE(s->phandle.ethernet_phy); i++) { | 91 | + const PWMModule *module; |
103 | + s->phandle.ethernet_phy[i] = qemu_fdt_alloc_phandle(s->fdt); | 92 | + const PWM *pwm; |
104 | + } | 93 | +} TestData; |
105 | + s->phandle.clk_25Mhz = qemu_fdt_alloc_phandle(s->fdt); | 94 | + |
106 | + s->phandle.clk_125Mhz = qemu_fdt_alloc_phandle(s->fdt); | 95 | +static const PWMModule pwm_module_list[] = { |
107 | + | 96 | + { |
108 | + /* Create /chosen node for load_dtb. */ | 97 | + .irq = 93, |
109 | + qemu_fdt_add_subnode(s->fdt, "/chosen"); | 98 | + .base_addr = 0xf0103000 |
110 | + | 99 | + }, |
111 | + /* Header */ | 100 | + { |
112 | + qemu_fdt_setprop_cell(s->fdt, "/", "interrupt-parent", s->phandle.gic); | 101 | + .irq = 94, |
113 | + qemu_fdt_setprop_cell(s->fdt, "/", "#size-cells", 0x2); | 102 | + .base_addr = 0xf0104000 |
114 | + qemu_fdt_setprop_cell(s->fdt, "/", "#address-cells", 0x2); | 103 | + } |
115 | + qemu_fdt_setprop_string(s->fdt, "/", "model", mc->desc); | 104 | +}; |
116 | + qemu_fdt_setprop_string(s->fdt, "/", "compatible", "xlnx-versal-virt"); | 105 | + |
117 | +} | 106 | +static const PWM pwm_list[] = { |
118 | + | 107 | + { |
119 | +static void fdt_add_clk_node(VersalVirt *s, const char *name, | 108 | + .cnr_offset = 0x0c, |
120 | + unsigned int freq_hz, uint32_t phandle) | 109 | + .cmr_offset = 0x10, |
121 | +{ | 110 | + .pdr_offset = 0x14, |
122 | + qemu_fdt_add_subnode(s->fdt, name); | 111 | + .pwdr_offset = 0x44, |
123 | + qemu_fdt_setprop_cell(s->fdt, name, "phandle", phandle); | 112 | + }, |
124 | + qemu_fdt_setprop_cell(s->fdt, name, "clock-frequency", freq_hz); | 113 | + { |
125 | + qemu_fdt_setprop_cell(s->fdt, name, "#clock-cells", 0x0); | 114 | + .cnr_offset = 0x18, |
126 | + qemu_fdt_setprop_string(s->fdt, name, "compatible", "fixed-clock"); | 115 | + .cmr_offset = 0x1c, |
127 | + qemu_fdt_setprop(s->fdt, name, "u-boot,dm-pre-reloc", NULL, 0); | 116 | + .pdr_offset = 0x20, |
128 | +} | 117 | + .pwdr_offset = 0x48, |
129 | + | 118 | + }, |
130 | +static void fdt_add_cpu_nodes(VersalVirt *s, uint32_t psci_conduit) | 119 | + { |
131 | +{ | 120 | + .cnr_offset = 0x24, |
132 | + int i; | 121 | + .cmr_offset = 0x28, |
133 | + | 122 | + .pdr_offset = 0x2c, |
134 | + qemu_fdt_add_subnode(s->fdt, "/cpus"); | 123 | + .pwdr_offset = 0x4c, |
135 | + qemu_fdt_setprop_cell(s->fdt, "/cpus", "#size-cells", 0x0); | 124 | + }, |
136 | + qemu_fdt_setprop_cell(s->fdt, "/cpus", "#address-cells", 1); | 125 | + { |
137 | + | 126 | + .cnr_offset = 0x30, |
138 | + for (i = XLNX_VERSAL_NR_ACPUS - 1; i >= 0; i--) { | 127 | + .cmr_offset = 0x34, |
139 | + char *name = g_strdup_printf("/cpus/cpu@%d", i); | 128 | + .pdr_offset = 0x38, |
140 | + ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(i)); | 129 | + .pwdr_offset = 0x50, |
141 | + | 130 | + }, |
142 | + qemu_fdt_add_subnode(s->fdt, name); | 131 | +}; |
143 | + qemu_fdt_setprop_cell(s->fdt, name, "reg", armcpu->mp_affinity); | 132 | + |
144 | + if (psci_conduit != QEMU_PSCI_CONDUIT_DISABLED) { | 133 | +static const int ppr_base[] = { 0, 0, 8, 8 }; |
145 | + qemu_fdt_setprop_string(s->fdt, name, "enable-method", "psci"); | 134 | +static const int csr_base[] = { 0, 4, 8, 12 }; |
146 | + } | 135 | +static const int pcr_base[] = { 0, 8, 12, 16 }; |
147 | + qemu_fdt_setprop_string(s->fdt, name, "device_type", "cpu"); | 136 | + |
148 | + qemu_fdt_setprop_string(s->fdt, name, "compatible", | 137 | +static const uint32_t ppr_list[] = { |
149 | + armcpu->dtb_compatible); | 138 | + 0, |
150 | + g_free(name); | 139 | + 1, |
151 | + } | 140 | + 10, |
152 | +} | 141 | + 100, |
153 | + | 142 | + 255, /* Max possible value. */ |
154 | +static void fdt_add_gic_nodes(VersalVirt *s) | 143 | +}; |
155 | +{ | 144 | + |
156 | + char *nodename; | 145 | +static const uint32_t csr_list[] = { |
157 | + | 146 | + 0, |
158 | + nodename = g_strdup_printf("/gic@%x", MM_GIC_APU_DIST_MAIN); | 147 | + 1, |
159 | + qemu_fdt_add_subnode(s->fdt, nodename); | 148 | + 2, |
160 | + qemu_fdt_setprop_cell(s->fdt, nodename, "phandle", s->phandle.gic); | 149 | + 3, |
161 | + qemu_fdt_setprop_cells(s->fdt, nodename, "interrupts", | 150 | + 4, /* Max possible value. */ |
162 | + GIC_FDT_IRQ_TYPE_PPI, VERSAL_GIC_MAINT_IRQ, | 151 | +}; |
163 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | 152 | + |
164 | + qemu_fdt_setprop(s->fdt, nodename, "interrupt-controller", NULL, 0); | 153 | +static const uint32_t cnr_list[] = { |
165 | + qemu_fdt_setprop_sized_cells(s->fdt, nodename, "reg", | 154 | + 0, |
166 | + 2, MM_GIC_APU_DIST_MAIN, | 155 | + 1, |
167 | + 2, MM_GIC_APU_DIST_MAIN_SIZE, | 156 | + 50, |
168 | + 2, MM_GIC_APU_REDIST_0, | 157 | + 100, |
169 | + 2, MM_GIC_APU_REDIST_0_SIZE); | 158 | + 150, |
170 | + qemu_fdt_setprop_cell(s->fdt, nodename, "#interrupt-cells", 3); | 159 | + 200, |
171 | + qemu_fdt_setprop_string(s->fdt, nodename, "compatible", "arm,gic-v3"); | 160 | + 1000, |
172 | +} | 161 | + 10000, |
173 | + | 162 | + 65535, /* Max possible value. */ |
174 | +static void fdt_add_timer_nodes(VersalVirt *s) | 163 | +}; |
175 | +{ | 164 | + |
176 | + const char compat[] = "arm,armv8-timer"; | 165 | +static const uint32_t cmr_list[] = { |
177 | + uint32_t irqflags = GIC_FDT_IRQ_FLAGS_LEVEL_HI; | 166 | + 0, |
178 | + | 167 | + 1, |
179 | + qemu_fdt_add_subnode(s->fdt, "/timer"); | 168 | + 10, |
180 | + qemu_fdt_setprop_cells(s->fdt, "/timer", "interrupts", | 169 | + 50, |
181 | + GIC_FDT_IRQ_TYPE_PPI, VERSAL_TIMER_S_EL1_IRQ, irqflags, | 170 | + 100, |
182 | + GIC_FDT_IRQ_TYPE_PPI, VERSAL_TIMER_NS_EL1_IRQ, irqflags, | 171 | + 150, |
183 | + GIC_FDT_IRQ_TYPE_PPI, VERSAL_TIMER_VIRT_IRQ, irqflags, | 172 | + 200, |
184 | + GIC_FDT_IRQ_TYPE_PPI, VERSAL_TIMER_NS_EL2_IRQ, irqflags); | 173 | + 1000, |
185 | + qemu_fdt_setprop(s->fdt, "/timer", "compatible", | 174 | + 10000, |
186 | + compat, sizeof(compat)); | 175 | + 65535, /* Max possible value. */ |
187 | +} | 176 | +}; |
188 | + | 177 | + |
189 | +static void fdt_add_uart_nodes(VersalVirt *s) | 178 | +/* Returns the index of the PWM module. */ |
190 | +{ | 179 | +static int pwm_module_index(const PWMModule *module) |
191 | + uint64_t addrs[] = { MM_UART1, MM_UART0 }; | 180 | +{ |
192 | + unsigned int irqs[] = { VERSAL_UART1_IRQ_0, VERSAL_UART0_IRQ_0 }; | 181 | + ptrdiff_t diff = module - pwm_module_list; |
193 | + const char compat[] = "arm,pl011\0arm,sbsa-uart"; | 182 | + |
194 | + const char clocknames[] = "uartclk\0apb_pclk"; | 183 | + g_assert_true(diff >= 0 && diff < ARRAY_SIZE(pwm_module_list)); |
195 | + int i; | 184 | + |
196 | + | 185 | + return diff; |
197 | + for (i = 0; i < ARRAY_SIZE(addrs); i++) { | 186 | +} |
198 | + char *name = g_strdup_printf("/uart@%" PRIx64, addrs[i]); | 187 | + |
199 | + qemu_fdt_add_subnode(s->fdt, name); | 188 | +/* Returns the index of the PWM entry. */ |
200 | + qemu_fdt_setprop_cell(s->fdt, name, "current-speed", 115200); | 189 | +static int pwm_index(const PWM *pwm) |
201 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", | 190 | +{ |
202 | + s->phandle.clk_125Mhz, s->phandle.clk_125Mhz); | 191 | + ptrdiff_t diff = pwm - pwm_list; |
203 | + qemu_fdt_setprop(s->fdt, name, "clock-names", | 192 | + |
204 | + clocknames, sizeof(clocknames)); | 193 | + g_assert_true(diff >= 0 && diff < ARRAY_SIZE(pwm_list)); |
205 | + | 194 | + |
206 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | 195 | + return diff; |
207 | + GIC_FDT_IRQ_TYPE_SPI, irqs[i], | 196 | +} |
208 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | 197 | + |
209 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | 198 | +static uint64_t pwm_qom_get(QTestState *qts, const char *path, const char *name) |
210 | + 2, addrs[i], 2, 0x1000); | 199 | +{ |
211 | + qemu_fdt_setprop(s->fdt, name, "compatible", | 200 | + QDict *response; |
212 | + compat, sizeof(compat)); | 201 | + |
213 | + qemu_fdt_setprop(s->fdt, name, "u-boot,dm-pre-reloc", NULL, 0); | 202 | + g_test_message("Getting properties %s from %s", name, path); |
214 | + | 203 | + response = qtest_qmp(qts, "{ 'execute': 'qom-get'," |
215 | + if (addrs[i] == MM_UART0) { | 204 | + " 'arguments': { 'path': %s, 'property': %s}}", |
216 | + /* Select UART0. */ | 205 | + path, name); |
217 | + qemu_fdt_setprop_string(s->fdt, "/chosen", "stdout-path", name); | 206 | + /* The qom set message returns successfully. */ |
218 | + } | 207 | + g_assert_true(qdict_haskey(response, "return")); |
219 | + g_free(name); | 208 | + return qnum_get_uint(qobject_to(QNum, qdict_get(response, "return"))); |
220 | + } | 209 | +} |
221 | +} | 210 | + |
222 | + | 211 | +static uint64_t pwm_get_freq(QTestState *qts, int module_index, int pwm_index) |
223 | +static void fdt_add_fixed_link_nodes(VersalVirt *s, char *gemname, | 212 | +{ |
224 | + uint32_t phandle) | 213 | + char path[100]; |
225 | +{ | 214 | + char name[100]; |
226 | + char *name = g_strdup_printf("%s/fixed-link", gemname); | 215 | + |
227 | + | 216 | + sprintf(path, "/machine/soc/pwm[%d]", module_index); |
228 | + qemu_fdt_add_subnode(s->fdt, name); | 217 | + sprintf(name, "freq[%d]", pwm_index); |
229 | + qemu_fdt_setprop_cell(s->fdt, name, "phandle", phandle); | 218 | + |
230 | + qemu_fdt_setprop_cells(s->fdt, name, "full-duplex"); | 219 | + return pwm_qom_get(qts, path, name); |
231 | + qemu_fdt_setprop_cell(s->fdt, name, "speed", 1000); | 220 | +} |
232 | + g_free(name); | 221 | + |
233 | +} | 222 | +static uint64_t pwm_get_duty(QTestState *qts, int module_index, int pwm_index) |
234 | + | 223 | +{ |
235 | +static void fdt_add_gem_nodes(VersalVirt *s) | 224 | + char path[100]; |
236 | +{ | 225 | + char name[100]; |
237 | + uint64_t addrs[] = { MM_GEM1, MM_GEM0 }; | 226 | + |
238 | + unsigned int irqs[] = { VERSAL_GEM1_IRQ_0, VERSAL_GEM0_IRQ_0 }; | 227 | + sprintf(path, "/machine/soc/pwm[%d]", module_index); |
239 | + const char clocknames[] = "pclk\0hclk\0tx_clk\0rx_clk"; | 228 | + sprintf(name, "duty[%d]", pwm_index); |
240 | + const char compat_gem[] = "cdns,zynqmp-gem\0cdns,gem"; | 229 | + |
241 | + int i; | 230 | + return pwm_qom_get(qts, path, name); |
242 | + | 231 | +} |
243 | + for (i = 0; i < ARRAY_SIZE(addrs); i++) { | 232 | + |
244 | + char *name = g_strdup_printf("/ethernet@%" PRIx64, addrs[i]); | 233 | +static uint32_t get_pll(uint32_t con) |
245 | + qemu_fdt_add_subnode(s->fdt, name); | 234 | +{ |
246 | + | 235 | + return REF_HZ * PLL_FBDV(con) / (PLL_INDV(con) * PLL_OTDV1(con) |
247 | + fdt_add_fixed_link_nodes(s, name, s->phandle.ethernet_phy[i]); | 236 | + * PLL_OTDV2(con)); |
248 | + qemu_fdt_setprop_string(s->fdt, name, "phy-mode", "rgmii-id"); | 237 | +} |
249 | + qemu_fdt_setprop_cell(s->fdt, name, "phy-handle", | 238 | + |
250 | + s->phandle.ethernet_phy[i]); | 239 | +static uint64_t read_pclk(QTestState *qts) |
251 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", | 240 | +{ |
252 | + s->phandle.clk_25Mhz, s->phandle.clk_25Mhz, | 241 | + uint64_t freq = REF_HZ; |
253 | + s->phandle.clk_25Mhz, s->phandle.clk_25Mhz); | 242 | + uint32_t clksel = qtest_readl(qts, CLK_BA + CLKSEL); |
254 | + qemu_fdt_setprop(s->fdt, name, "clock-names", | 243 | + uint32_t pllcon; |
255 | + clocknames, sizeof(clocknames)); | 244 | + uint32_t clkdiv1 = qtest_readl(qts, CLK_BA + CLKDIV1); |
256 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | 245 | + uint32_t clkdiv2 = qtest_readl(qts, CLK_BA + CLKDIV2); |
257 | + GIC_FDT_IRQ_TYPE_SPI, irqs[i], | 246 | + |
258 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI, | 247 | + switch (CPUCKSEL(clksel)) { |
259 | + GIC_FDT_IRQ_TYPE_SPI, irqs[i], | 248 | + case 0: |
260 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | 249 | + pllcon = qtest_readl(qts, CLK_BA + PLLCON0); |
261 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | 250 | + freq = get_pll(pllcon); |
262 | + 2, addrs[i], 2, 0x1000); | 251 | + break; |
263 | + qemu_fdt_setprop(s->fdt, name, "compatible", | ||
264 | + compat_gem, sizeof(compat_gem)); | ||
265 | + qemu_fdt_setprop_cell(s->fdt, name, "#address-cells", 1); | ||
266 | + qemu_fdt_setprop_cell(s->fdt, name, "#size-cells", 0); | ||
267 | + g_free(name); | ||
268 | + } | ||
269 | +} | ||
270 | + | ||
271 | +static void fdt_nop_memory_nodes(void *fdt, Error **errp) | ||
272 | +{ | ||
273 | + Error *err = NULL; | ||
274 | + char **node_path; | ||
275 | + int n = 0; | ||
276 | + | ||
277 | + node_path = qemu_fdt_node_unit_path(fdt, "memory", &err); | ||
278 | + if (err) { | ||
279 | + error_propagate(errp, err); | ||
280 | + return; | ||
281 | + } | ||
282 | + while (node_path[n]) { | ||
283 | + if (g_str_has_prefix(node_path[n], "/memory")) { | ||
284 | + qemu_fdt_nop_node(fdt, node_path[n]); | ||
285 | + } | ||
286 | + n++; | ||
287 | + } | ||
288 | + g_strfreev(node_path); | ||
289 | +} | ||
290 | + | ||
291 | +static void fdt_add_memory_nodes(VersalVirt *s, void *fdt, uint64_t ram_size) | ||
292 | +{ | ||
293 | + /* Describes the various split DDR access regions. */ | ||
294 | + static const struct { | ||
295 | + uint64_t base; | ||
296 | + uint64_t size; | ||
297 | + } addr_ranges[] = { | ||
298 | + { MM_TOP_DDR, MM_TOP_DDR_SIZE }, | ||
299 | + { MM_TOP_DDR_2, MM_TOP_DDR_2_SIZE }, | ||
300 | + { MM_TOP_DDR_3, MM_TOP_DDR_3_SIZE }, | ||
301 | + { MM_TOP_DDR_4, MM_TOP_DDR_4_SIZE } | ||
302 | + }; | ||
303 | + uint64_t mem_reg_prop[8] = {0}; | ||
304 | + uint64_t size = ram_size; | ||
305 | + Error *err = NULL; | ||
306 | + char *name; | ||
307 | + int i; | ||
308 | + | ||
309 | + fdt_nop_memory_nodes(fdt, &err); | ||
310 | + if (err) { | ||
311 | + error_report_err(err); | ||
312 | + return; | ||
313 | + } | ||
314 | + | ||
315 | + name = g_strdup_printf("/memory@%x", MM_TOP_DDR); | ||
316 | + for (i = 0; i < ARRAY_SIZE(addr_ranges) && size; i++) { | ||
317 | + uint64_t mapsize; | ||
318 | + | ||
319 | + mapsize = size < addr_ranges[i].size ? size : addr_ranges[i].size; | ||
320 | + | ||
321 | + mem_reg_prop[i * 2] = addr_ranges[i].base; | ||
322 | + mem_reg_prop[i * 2 + 1] = mapsize; | ||
323 | + size -= mapsize; | ||
324 | + } | ||
325 | + qemu_fdt_add_subnode(fdt, name); | ||
326 | + qemu_fdt_setprop_string(fdt, name, "device_type", "memory"); | ||
327 | + | ||
328 | + switch (i) { | ||
329 | + case 1: | 252 | + case 1: |
330 | + qemu_fdt_setprop_sized_cells(fdt, name, "reg", | 253 | + pllcon = qtest_readl(qts, CLK_BA + PLLCON1); |
331 | + 2, mem_reg_prop[0], | 254 | + freq = get_pll(pllcon); |
332 | + 2, mem_reg_prop[1]); | ||
333 | + break; | 255 | + break; |
334 | + case 2: | 256 | + case 2: |
335 | + qemu_fdt_setprop_sized_cells(fdt, name, "reg", | ||
336 | + 2, mem_reg_prop[0], | ||
337 | + 2, mem_reg_prop[1], | ||
338 | + 2, mem_reg_prop[2], | ||
339 | + 2, mem_reg_prop[3]); | ||
340 | + break; | 257 | + break; |
341 | + case 3: | 258 | + case 3: |
342 | + qemu_fdt_setprop_sized_cells(fdt, name, "reg", | ||
343 | + 2, mem_reg_prop[0], | ||
344 | + 2, mem_reg_prop[1], | ||
345 | + 2, mem_reg_prop[2], | ||
346 | + 2, mem_reg_prop[3], | ||
347 | + 2, mem_reg_prop[4], | ||
348 | + 2, mem_reg_prop[5]); | ||
349 | + break; | ||
350 | + case 4: | ||
351 | + qemu_fdt_setprop_sized_cells(fdt, name, "reg", | ||
352 | + 2, mem_reg_prop[0], | ||
353 | + 2, mem_reg_prop[1], | ||
354 | + 2, mem_reg_prop[2], | ||
355 | + 2, mem_reg_prop[3], | ||
356 | + 2, mem_reg_prop[4], | ||
357 | + 2, mem_reg_prop[5], | ||
358 | + 2, mem_reg_prop[6], | ||
359 | + 2, mem_reg_prop[7]); | ||
360 | + break; | 259 | + break; |
361 | + default: | 260 | + default: |
362 | + g_assert_not_reached(); | 261 | + g_assert_not_reached(); |
363 | + } | 262 | + } |
364 | + g_free(name); | 263 | + |
365 | +} | 264 | + freq >>= (CLK2CKDIV(clkdiv1) + CLK4CKDIV(clkdiv1) + APB3CKDIV(clkdiv2)); |
366 | + | 265 | + |
367 | +static void versal_virt_modify_dtb(const struct arm_boot_info *binfo, | 266 | + return freq; |
368 | + void *fdt) | 267 | +} |
369 | +{ | 268 | + |
370 | + VersalVirt *s = container_of(binfo, VersalVirt, binfo); | 269 | +static uint32_t pwm_selector(uint32_t csr) |
371 | + | 270 | +{ |
372 | + fdt_add_memory_nodes(s, fdt, binfo->ram_size); | 271 | + switch (csr) { |
373 | +} | 272 | + case 0: |
374 | + | 273 | + return 2; |
375 | +static void *versal_virt_get_dtb(const struct arm_boot_info *binfo, | 274 | + case 1: |
376 | + int *fdt_size) | 275 | + return 4; |
377 | +{ | 276 | + case 2: |
378 | + const VersalVirt *board = container_of(binfo, VersalVirt, binfo); | 277 | + return 8; |
379 | + | 278 | + case 3: |
380 | + *fdt_size = board->fdt_size; | 279 | + return 16; |
381 | + return board->fdt; | 280 | + case 4: |
382 | +} | 281 | + return 1; |
383 | + | 282 | + default: |
384 | +#define NUM_VIRTIO_TRANSPORT 32 | 283 | + g_assert_not_reached(); |
385 | +static void create_virtio_regions(VersalVirt *s) | 284 | + } |
386 | +{ | 285 | +} |
387 | + int virtio_mmio_size = 0x200; | 286 | + |
388 | + int i; | 287 | +static uint64_t pwm_compute_freq(QTestState *qts, uint32_t ppr, uint32_t csr, |
389 | + | 288 | + uint32_t cnr) |
390 | + for (i = 0; i < NUM_VIRTIO_TRANSPORT; i++) { | 289 | +{ |
391 | + char *name = g_strdup_printf("virtio%d", i);; | 290 | + return read_pclk(qts) / ((ppr + 1) * pwm_selector(csr) * (cnr + 1)); |
392 | + hwaddr base = MM_TOP_RSVD + i * virtio_mmio_size; | 291 | +} |
393 | + int irq = VERSAL_RSVD_HIGH_IRQ_FIRST + i; | 292 | + |
394 | + MemoryRegion *mr; | 293 | +static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) |
395 | + DeviceState *dev; | 294 | +{ |
396 | + qemu_irq pic_irq; | 295 | + uint64_t duty; |
397 | + | 296 | + |
398 | + pic_irq = qdev_get_gpio_in(DEVICE(&s->soc.fpd.apu.gic), irq); | 297 | + if (cnr == 0) { |
399 | + dev = qdev_create(NULL, "virtio-mmio"); | 298 | + /* PWM is stopped. */ |
400 | + object_property_add_child(OBJECT(&s->soc), name, OBJECT(dev), | 299 | + duty = 0; |
401 | + &error_fatal); | 300 | + } else if (cmr >= cnr) { |
402 | + qdev_init_nofail(dev); | 301 | + duty = MAX_DUTY; |
403 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic_irq); | ||
404 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
405 | + memory_region_add_subregion(&s->soc.mr_ps, base, mr); | ||
406 | + sysbus_create_simple("virtio-mmio", base, pic_irq); | ||
407 | + } | ||
408 | + | ||
409 | + for (i = 0; i < NUM_VIRTIO_TRANSPORT; i++) { | ||
410 | + hwaddr base = MM_TOP_RSVD + i * virtio_mmio_size; | ||
411 | + int irq = VERSAL_RSVD_HIGH_IRQ_FIRST + i; | ||
412 | + char *name = g_strdup_printf("/virtio_mmio@%" PRIx64, base); | ||
413 | + | ||
414 | + qemu_fdt_add_subnode(s->fdt, name); | ||
415 | + qemu_fdt_setprop(s->fdt, name, "dma-coherent", NULL, 0); | ||
416 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | ||
417 | + GIC_FDT_IRQ_TYPE_SPI, irq, | ||
418 | + GIC_FDT_IRQ_FLAGS_EDGE_LO_HI); | ||
419 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
420 | + 2, base, 2, virtio_mmio_size); | ||
421 | + qemu_fdt_setprop_string(s->fdt, name, "compatible", "virtio,mmio"); | ||
422 | + g_free(name); | ||
423 | + } | ||
424 | +} | ||
425 | + | ||
426 | +static void versal_virt_init(MachineState *machine) | ||
427 | +{ | ||
428 | + VersalVirt *s = XLNX_VERSAL_VIRT_MACHINE(machine); | ||
429 | + int psci_conduit = QEMU_PSCI_CONDUIT_DISABLED; | ||
430 | + | ||
431 | + /* | ||
432 | + * If the user provides an Operating System to be loaded, we expect them | ||
433 | + * to use the -kernel command line option. | ||
434 | + * | ||
435 | + * Users can load firmware or boot-loaders with the -device loader options. | ||
436 | + * | ||
437 | + * When loading an OS, we generate a dtb and let arm_load_kernel() select | ||
438 | + * where it gets loaded. This dtb will be passed to the kernel in x0. | ||
439 | + * | ||
440 | + * If there's no -kernel option, we generate a DTB and place it at 0x1000 | ||
441 | + * for the bootloaders or firmware to pick up. | ||
442 | + * | ||
443 | + * If users want to provide their own DTB, they can use the -dtb option. | ||
444 | + * These dtb's will have their memory nodes modified to match QEMU's | ||
445 | + * selected ram_size option before they get passed to the kernel or fw. | ||
446 | + * | ||
447 | + * When loading an OS, we turn on QEMU's PSCI implementation with SMC | ||
448 | + * as the PSCI conduit. When there's no -kernel, we assume the user | ||
449 | + * provides EL3 firmware to handle PSCI. | ||
450 | + */ | ||
451 | + if (machine->kernel_filename) { | ||
452 | + psci_conduit = QEMU_PSCI_CONDUIT_SMC; | ||
453 | + } | ||
454 | + | ||
455 | + memory_region_allocate_system_memory(&s->mr_ddr, NULL, "ddr", | ||
456 | + machine->ram_size); | ||
457 | + | ||
458 | + sysbus_init_child_obj(OBJECT(machine), "xlnx-ve", &s->soc, | ||
459 | + sizeof(s->soc), TYPE_XLNX_VERSAL); | ||
460 | + object_property_set_link(OBJECT(&s->soc), OBJECT(&s->mr_ddr), | ||
461 | + "ddr", &error_abort); | ||
462 | + object_property_set_int(OBJECT(&s->soc), psci_conduit, | ||
463 | + "psci-conduit", &error_abort); | ||
464 | + object_property_set_bool(OBJECT(&s->soc), true, "realized", &error_fatal); | ||
465 | + | ||
466 | + fdt_create(s); | ||
467 | + create_virtio_regions(s); | ||
468 | + fdt_add_gem_nodes(s); | ||
469 | + fdt_add_uart_nodes(s); | ||
470 | + fdt_add_gic_nodes(s); | ||
471 | + fdt_add_timer_nodes(s); | ||
472 | + fdt_add_cpu_nodes(s, psci_conduit); | ||
473 | + fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); | ||
474 | + fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); | ||
475 | + | ||
476 | + /* Make the APU cpu address space visible to virtio and other | ||
477 | + * modules unaware of muliple address-spaces. */ | ||
478 | + memory_region_add_subregion_overlap(get_system_memory(), | ||
479 | + 0, &s->soc.fpd.apu.mr, 0); | ||
480 | + | ||
481 | + s->binfo.ram_size = machine->ram_size; | ||
482 | + s->binfo.kernel_filename = machine->kernel_filename; | ||
483 | + s->binfo.kernel_cmdline = machine->kernel_cmdline; | ||
484 | + s->binfo.initrd_filename = machine->initrd_filename; | ||
485 | + s->binfo.loader_start = 0x0; | ||
486 | + s->binfo.get_dtb = versal_virt_get_dtb; | ||
487 | + s->binfo.modify_dtb = versal_virt_modify_dtb; | ||
488 | + if (machine->kernel_filename) { | ||
489 | + arm_load_kernel(s->soc.fpd.apu.cpu[0], &s->binfo); | ||
490 | + } else { | 302 | + } else { |
491 | + AddressSpace *as = arm_boot_address_space(s->soc.fpd.apu.cpu[0], | 303 | + duty = MAX_DUTY * (cmr + 1) / (cnr + 1); |
492 | + &s->binfo); | 304 | + } |
493 | + /* Some boot-loaders (e.g u-boot) don't like blobs at address 0 (NULL). | 305 | + |
494 | + * Offset things by 4K. */ | 306 | + if (inverted) { |
495 | + s->binfo.loader_start = 0x1000; | 307 | + duty = MAX_DUTY - duty; |
496 | + s->binfo.dtb_limit = 0x1000000; | 308 | + } |
497 | + if (arm_load_dtb(s->binfo.loader_start, | 309 | + |
498 | + &s->binfo, s->binfo.dtb_limit, as) < 0) { | 310 | + return duty; |
499 | + exit(EXIT_FAILURE); | 311 | +} |
312 | + | ||
313 | +static uint32_t pwm_read(QTestState *qts, const TestData *td, unsigned offset) | ||
314 | +{ | ||
315 | + return qtest_readl(qts, td->module->base_addr + offset); | ||
316 | +} | ||
317 | + | ||
318 | +static void pwm_write(QTestState *qts, const TestData *td, unsigned offset, | ||
319 | + uint32_t value) | ||
320 | +{ | ||
321 | + qtest_writel(qts, td->module->base_addr + offset, value); | ||
322 | +} | ||
323 | + | ||
324 | +static uint32_t pwm_read_ppr(QTestState *qts, const TestData *td) | ||
325 | +{ | ||
326 | + return extract32(pwm_read(qts, td, PPR), ppr_base[pwm_index(td->pwm)], 8); | ||
327 | +} | ||
328 | + | ||
329 | +static void pwm_write_ppr(QTestState *qts, const TestData *td, uint32_t value) | ||
330 | +{ | ||
331 | + pwm_write(qts, td, PPR, value << ppr_base[pwm_index(td->pwm)]); | ||
332 | +} | ||
333 | + | ||
334 | +static uint32_t pwm_read_csr(QTestState *qts, const TestData *td) | ||
335 | +{ | ||
336 | + return extract32(pwm_read(qts, td, CSR), csr_base[pwm_index(td->pwm)], 3); | ||
337 | +} | ||
338 | + | ||
339 | +static void pwm_write_csr(QTestState *qts, const TestData *td, uint32_t value) | ||
340 | +{ | ||
341 | + pwm_write(qts, td, CSR, value << csr_base[pwm_index(td->pwm)]); | ||
342 | +} | ||
343 | + | ||
344 | +static uint32_t pwm_read_pcr(QTestState *qts, const TestData *td) | ||
345 | +{ | ||
346 | + return extract32(pwm_read(qts, td, PCR), pcr_base[pwm_index(td->pwm)], 4); | ||
347 | +} | ||
348 | + | ||
349 | +static void pwm_write_pcr(QTestState *qts, const TestData *td, uint32_t value) | ||
350 | +{ | ||
351 | + pwm_write(qts, td, PCR, value << pcr_base[pwm_index(td->pwm)]); | ||
352 | +} | ||
353 | + | ||
354 | +static uint32_t pwm_read_cnr(QTestState *qts, const TestData *td) | ||
355 | +{ | ||
356 | + return pwm_read(qts, td, td->pwm->cnr_offset); | ||
357 | +} | ||
358 | + | ||
359 | +static void pwm_write_cnr(QTestState *qts, const TestData *td, uint32_t value) | ||
360 | +{ | ||
361 | + pwm_write(qts, td, td->pwm->cnr_offset, value); | ||
362 | +} | ||
363 | + | ||
364 | +static uint32_t pwm_read_cmr(QTestState *qts, const TestData *td) | ||
365 | +{ | ||
366 | + return pwm_read(qts, td, td->pwm->cmr_offset); | ||
367 | +} | ||
368 | + | ||
369 | +static void pwm_write_cmr(QTestState *qts, const TestData *td, uint32_t value) | ||
370 | +{ | ||
371 | + pwm_write(qts, td, td->pwm->cmr_offset, value); | ||
372 | +} | ||
373 | + | ||
374 | +/* Check pwm registers can be reset to default value */ | ||
375 | +static void test_init(gconstpointer test_data) | ||
376 | +{ | ||
377 | + const TestData *td = test_data; | ||
378 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
379 | + int module = pwm_module_index(td->module); | ||
380 | + int pwm = pwm_index(td->pwm); | ||
381 | + | ||
382 | + g_assert_cmpuint(pwm_get_freq(qts, module, pwm), ==, 0); | ||
383 | + g_assert_cmpuint(pwm_get_duty(qts, module, pwm), ==, 0); | ||
384 | + | ||
385 | + qtest_quit(qts); | ||
386 | +} | ||
387 | + | ||
388 | +/* One-shot mode should not change frequency and duty cycle. */ | ||
389 | +static void test_oneshot(gconstpointer test_data) | ||
390 | +{ | ||
391 | + const TestData *td = test_data; | ||
392 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
393 | + int module = pwm_module_index(td->module); | ||
394 | + int pwm = pwm_index(td->pwm); | ||
395 | + uint32_t ppr, csr, pcr; | ||
396 | + int i, j; | ||
397 | + | ||
398 | + pcr = CH_EN; | ||
399 | + for (i = 0; i < ARRAY_SIZE(ppr_list); ++i) { | ||
400 | + ppr = ppr_list[i]; | ||
401 | + pwm_write_ppr(qts, td, ppr); | ||
402 | + | ||
403 | + for (j = 0; j < ARRAY_SIZE(csr_list); ++j) { | ||
404 | + csr = csr_list[j]; | ||
405 | + pwm_write_csr(qts, td, csr); | ||
406 | + pwm_write_pcr(qts, td, pcr); | ||
407 | + | ||
408 | + g_assert_cmpuint(pwm_read_ppr(qts, td), ==, ppr); | ||
409 | + g_assert_cmpuint(pwm_read_csr(qts, td), ==, csr); | ||
410 | + g_assert_cmpuint(pwm_read_pcr(qts, td), ==, pcr); | ||
411 | + g_assert_cmpuint(pwm_get_freq(qts, module, pwm), ==, 0); | ||
412 | + g_assert_cmpuint(pwm_get_duty(qts, module, pwm), ==, 0); | ||
500 | + } | 413 | + } |
501 | + } | 414 | + } |
502 | +} | 415 | + |
503 | + | 416 | + qtest_quit(qts); |
504 | +static void versal_virt_machine_instance_init(Object *obj) | 417 | +} |
505 | +{ | 418 | + |
506 | +} | 419 | +/* In toggle mode, the PWM generates correct outputs. */ |
507 | + | 420 | +static void test_toggle(gconstpointer test_data) |
508 | +static void versal_virt_machine_class_init(ObjectClass *oc, void *data) | 421 | +{ |
509 | +{ | 422 | + const TestData *td = test_data; |
510 | + MachineClass *mc = MACHINE_CLASS(oc); | 423 | + QTestState *qts = qtest_init("-machine quanta-gsj"); |
511 | + | 424 | + int module = pwm_module_index(td->module); |
512 | + mc->desc = "Xilinx Versal Virtual development board"; | 425 | + int pwm = pwm_index(td->pwm); |
513 | + mc->init = versal_virt_init; | 426 | + uint32_t ppr, csr, pcr, cnr, cmr; |
514 | + mc->max_cpus = XLNX_VERSAL_NR_ACPUS; | 427 | + int i, j, k, l; |
515 | + mc->default_cpus = XLNX_VERSAL_NR_ACPUS; | 428 | + uint64_t expected_freq, expected_duty; |
516 | + mc->no_cdrom = true; | 429 | + |
517 | +} | 430 | + pcr = CH_EN | CH_MOD; |
518 | + | 431 | + for (i = 0; i < ARRAY_SIZE(ppr_list); ++i) { |
519 | +static const TypeInfo versal_virt_machine_init_typeinfo = { | 432 | + ppr = ppr_list[i]; |
520 | + .name = TYPE_XLNX_VERSAL_VIRT_MACHINE, | 433 | + pwm_write_ppr(qts, td, ppr); |
521 | + .parent = TYPE_MACHINE, | 434 | + |
522 | + .class_init = versal_virt_machine_class_init, | 435 | + for (j = 0; j < ARRAY_SIZE(csr_list); ++j) { |
523 | + .instance_init = versal_virt_machine_instance_init, | 436 | + csr = csr_list[j]; |
524 | + .instance_size = sizeof(VersalVirt), | 437 | + pwm_write_csr(qts, td, csr); |
525 | +}; | 438 | + |
526 | + | 439 | + for (k = 0; k < ARRAY_SIZE(cnr_list); ++k) { |
527 | +static void versal_virt_machine_init_register_types(void) | 440 | + cnr = cnr_list[k]; |
528 | +{ | 441 | + pwm_write_cnr(qts, td, cnr); |
529 | + type_register_static(&versal_virt_machine_init_typeinfo); | 442 | + |
530 | +} | 443 | + for (l = 0; l < ARRAY_SIZE(cmr_list); ++l) { |
531 | + | 444 | + cmr = cmr_list[l]; |
532 | +type_init(versal_virt_machine_init_register_types) | 445 | + pwm_write_cmr(qts, td, cmr); |
446 | + expected_freq = pwm_compute_freq(qts, ppr, csr, cnr); | ||
447 | + expected_duty = pwm_compute_duty(cnr, cmr, false); | ||
448 | + | ||
449 | + pwm_write_pcr(qts, td, pcr); | ||
450 | + g_assert_cmpuint(pwm_read_ppr(qts, td), ==, ppr); | ||
451 | + g_assert_cmpuint(pwm_read_csr(qts, td), ==, csr); | ||
452 | + g_assert_cmpuint(pwm_read_pcr(qts, td), ==, pcr); | ||
453 | + g_assert_cmpuint(pwm_read_cnr(qts, td), ==, cnr); | ||
454 | + g_assert_cmpuint(pwm_read_cmr(qts, td), ==, cmr); | ||
455 | + g_assert_cmpuint(pwm_get_duty(qts, module, pwm), | ||
456 | + ==, expected_duty); | ||
457 | + if (expected_duty != 0 && expected_duty != 100) { | ||
458 | + /* Duty cycle with 0 or 100 doesn't need frequency. */ | ||
459 | + g_assert_cmpuint(pwm_get_freq(qts, module, pwm), | ||
460 | + ==, expected_freq); | ||
461 | + } | ||
462 | + | ||
463 | + /* Test inverted mode */ | ||
464 | + expected_duty = pwm_compute_duty(cnr, cmr, true); | ||
465 | + pwm_write_pcr(qts, td, pcr | CH_INV); | ||
466 | + g_assert_cmpuint(pwm_read_pcr(qts, td), ==, pcr | CH_INV); | ||
467 | + g_assert_cmpuint(pwm_get_duty(qts, module, pwm), | ||
468 | + ==, expected_duty); | ||
469 | + if (expected_duty != 0 && expected_duty != 100) { | ||
470 | + /* Duty cycle with 0 or 100 doesn't need frequency. */ | ||
471 | + g_assert_cmpuint(pwm_get_freq(qts, module, pwm), | ||
472 | + ==, expected_freq); | ||
473 | + } | ||
474 | + | ||
475 | + } | ||
476 | + } | ||
477 | + } | ||
478 | + } | ||
479 | + | ||
480 | + qtest_quit(qts); | ||
481 | +} | ||
482 | + | ||
483 | +static void pwm_add_test(const char *name, const TestData* td, | ||
484 | + GTestDataFunc fn) | ||
485 | +{ | ||
486 | + g_autofree char *full_name = g_strdup_printf( | ||
487 | + "npcm7xx_pwm/module[%d]/pwm[%d]/%s", pwm_module_index(td->module), | ||
488 | + pwm_index(td->pwm), name); | ||
489 | + qtest_add_data_func(full_name, td, fn); | ||
490 | +} | ||
491 | +#define add_test(name, td) pwm_add_test(#name, td, test_##name) | ||
492 | + | ||
493 | +int main(int argc, char **argv) | ||
494 | +{ | ||
495 | + TestData test_data_list[ARRAY_SIZE(pwm_module_list) * ARRAY_SIZE(pwm_list)]; | ||
496 | + | ||
497 | + g_test_init(&argc, &argv, NULL); | ||
498 | + | ||
499 | + for (int i = 0; i < ARRAY_SIZE(pwm_module_list); ++i) { | ||
500 | + for (int j = 0; j < ARRAY_SIZE(pwm_list); ++j) { | ||
501 | + TestData *td = &test_data_list[i * ARRAY_SIZE(pwm_list) + j]; | ||
502 | + | ||
503 | + td->module = &pwm_module_list[i]; | ||
504 | + td->pwm = &pwm_list[j]; | ||
505 | + | ||
506 | + add_test(init, td); | ||
507 | + add_test(oneshot, td); | ||
508 | + add_test(toggle, td); | ||
509 | + } | ||
510 | + } | ||
511 | + | ||
512 | + return g_test_run(); | ||
513 | +} | ||
514 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
515 | index XXXXXXX..XXXXXXX 100644 | ||
516 | --- a/tests/qtest/meson.build | ||
517 | +++ b/tests/qtest/meson.build | ||
518 | @@ -XXX,XX +XXX,XX @@ qtests_sparc64 = \ | ||
519 | qtests_npcm7xx = \ | ||
520 | ['npcm7xx_adc-test', | ||
521 | 'npcm7xx_gpio-test', | ||
522 | + 'npcm7xx_pwm-test', | ||
523 | 'npcm7xx_rng-test', | ||
524 | 'npcm7xx_timer-test', | ||
525 | 'npcm7xx_watchdog_timer-test'] | ||
533 | -- | 526 | -- |
534 | 2.19.1 | 527 | 2.20.1 |
535 | 528 | ||
536 | 529 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Hao Wu <wuhaotsh@google.com> | ||
1 | 2 | ||
3 | A device shouldn't access its parent object which is QOM internal. | ||
4 | Instead it should use type cast for this purporse. This patch fixes this | ||
5 | issue for all NPCM7XX Devices. | ||
6 | |||
7 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20210108190945.949196-7-wuhaotsh@google.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/npcm7xx_boards.c | 2 +- | ||
13 | hw/mem/npcm7xx_mc.c | 2 +- | ||
14 | hw/misc/npcm7xx_clk.c | 2 +- | ||
15 | hw/misc/npcm7xx_gcr.c | 2 +- | ||
16 | hw/misc/npcm7xx_rng.c | 2 +- | ||
17 | hw/nvram/npcm7xx_otp.c | 2 +- | ||
18 | hw/ssi/npcm7xx_fiu.c | 2 +- | ||
19 | 7 files changed, 7 insertions(+), 7 deletions(-) | ||
20 | |||
21 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/arm/npcm7xx_boards.c | ||
24 | +++ b/hw/arm/npcm7xx_boards.c | ||
25 | @@ -XXX,XX +XXX,XX @@ static NPCM7xxState *npcm7xx_create_soc(MachineState *machine, | ||
26 | uint32_t hw_straps) | ||
27 | { | ||
28 | NPCM7xxMachineClass *nmc = NPCM7XX_MACHINE_GET_CLASS(machine); | ||
29 | - MachineClass *mc = &nmc->parent; | ||
30 | + MachineClass *mc = MACHINE_CLASS(nmc); | ||
31 | Object *obj; | ||
32 | |||
33 | if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | ||
34 | diff --git a/hw/mem/npcm7xx_mc.c b/hw/mem/npcm7xx_mc.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/hw/mem/npcm7xx_mc.c | ||
37 | +++ b/hw/mem/npcm7xx_mc.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_mc_realize(DeviceState *dev, Error **errp) | ||
39 | |||
40 | memory_region_init_io(&s->mmio, OBJECT(s), &npcm7xx_mc_ops, s, "regs", | ||
41 | NPCM7XX_MC_REGS_SIZE); | ||
42 | - sysbus_init_mmio(&s->parent, &s->mmio); | ||
43 | + sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->mmio); | ||
44 | } | ||
45 | |||
46 | static void npcm7xx_mc_class_init(ObjectClass *klass, void *data) | ||
47 | diff --git a/hw/misc/npcm7xx_clk.c b/hw/misc/npcm7xx_clk.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/misc/npcm7xx_clk.c | ||
50 | +++ b/hw/misc/npcm7xx_clk.c | ||
51 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_clk_init(Object *obj) | ||
52 | |||
53 | memory_region_init_io(&s->iomem, obj, &npcm7xx_clk_ops, s, | ||
54 | TYPE_NPCM7XX_CLK, 4 * KiB); | ||
55 | - sysbus_init_mmio(&s->parent, &s->iomem); | ||
56 | + sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); | ||
57 | } | ||
58 | |||
59 | static int npcm7xx_clk_post_load(void *opaque, int version_id) | ||
60 | diff --git a/hw/misc/npcm7xx_gcr.c b/hw/misc/npcm7xx_gcr.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/hw/misc/npcm7xx_gcr.c | ||
63 | +++ b/hw/misc/npcm7xx_gcr.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_gcr_init(Object *obj) | ||
65 | |||
66 | memory_region_init_io(&s->iomem, obj, &npcm7xx_gcr_ops, s, | ||
67 | TYPE_NPCM7XX_GCR, 4 * KiB); | ||
68 | - sysbus_init_mmio(&s->parent, &s->iomem); | ||
69 | + sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); | ||
70 | } | ||
71 | |||
72 | static const VMStateDescription vmstate_npcm7xx_gcr = { | ||
73 | diff --git a/hw/misc/npcm7xx_rng.c b/hw/misc/npcm7xx_rng.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/hw/misc/npcm7xx_rng.c | ||
76 | +++ b/hw/misc/npcm7xx_rng.c | ||
77 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_rng_init(Object *obj) | ||
78 | |||
79 | memory_region_init_io(&s->iomem, obj, &npcm7xx_rng_ops, s, "regs", | ||
80 | NPCM7XX_RNG_REGS_SIZE); | ||
81 | - sysbus_init_mmio(&s->parent, &s->iomem); | ||
82 | + sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); | ||
83 | } | ||
84 | |||
85 | static const VMStateDescription vmstate_npcm7xx_rng = { | ||
86 | diff --git a/hw/nvram/npcm7xx_otp.c b/hw/nvram/npcm7xx_otp.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/hw/nvram/npcm7xx_otp.c | ||
89 | +++ b/hw/nvram/npcm7xx_otp.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_otp_realize(DeviceState *dev, Error **errp) | ||
91 | { | ||
92 | NPCM7xxOTPClass *oc = NPCM7XX_OTP_GET_CLASS(dev); | ||
93 | NPCM7xxOTPState *s = NPCM7XX_OTP(dev); | ||
94 | - SysBusDevice *sbd = &s->parent; | ||
95 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
96 | |||
97 | memset(s->array, 0, sizeof(s->array)); | ||
98 | |||
99 | diff --git a/hw/ssi/npcm7xx_fiu.c b/hw/ssi/npcm7xx_fiu.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/hw/ssi/npcm7xx_fiu.c | ||
102 | +++ b/hw/ssi/npcm7xx_fiu.c | ||
103 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_fiu_hold_reset(Object *obj) | ||
104 | static void npcm7xx_fiu_realize(DeviceState *dev, Error **errp) | ||
105 | { | ||
106 | NPCM7xxFIUState *s = NPCM7XX_FIU(dev); | ||
107 | - SysBusDevice *sbd = &s->parent; | ||
108 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
109 | int i; | ||
110 | |||
111 | if (s->cs_count <= 0) { | ||
112 | -- | ||
113 | 2.20.1 | ||
114 | |||
115 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Roman Bolshakov <r.bolshakov@yadro.com> | ||
1 | 2 | ||
3 | ui/cocoa.m:1188:44: warning: 'openFile:' is deprecated: first deprecated in macOS 11.0 - Use -[NSWorkspace openURL:] instead. | ||
4 | [-Wdeprecated-declarations] | ||
5 | if ([[NSWorkspace sharedWorkspace] openFile: full_file_path] == YES) { | ||
6 | ^ | ||
7 | /Library/Developer/CommandLineTools/SDKs/MacOSX.sdk/System/Library/Frameworks/AppKit.framework/Headers/NSWorkspace.h:350:1: note: | ||
8 | 'openFile:' has been explicitly marked deprecated here | ||
9 | - (BOOL)openFile:(NSString *)fullPath API_DEPRECATED("Use -[NSWorkspace openURL:] instead.", macos(10.0, 11.0)); | ||
10 | ^ | ||
11 | |||
12 | Signed-off-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Message-id: 20210102150718.47618-1-r.bolshakov@yadro.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | ui/cocoa.m | 5 ++++- | ||
18 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
19 | |||
20 | diff --git a/ui/cocoa.m b/ui/cocoa.m | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/ui/cocoa.m | ||
23 | +++ b/ui/cocoa.m | ||
24 | @@ -XXX,XX +XXX,XX @@ QemuCocoaView *cocoaView; | ||
25 | /* Where to look for local files */ | ||
26 | NSString *path_array[] = {@"../share/doc/qemu/", @"../doc/qemu/", @"docs/"}; | ||
27 | NSString *full_file_path; | ||
28 | + NSURL *full_file_url; | ||
29 | |||
30 | /* iterate thru the possible paths until the file is found */ | ||
31 | int index; | ||
32 | @@ -XXX,XX +XXX,XX @@ QemuCocoaView *cocoaView; | ||
33 | full_file_path = [full_file_path stringByDeletingLastPathComponent]; | ||
34 | full_file_path = [NSString stringWithFormat: @"%@/%@%@", full_file_path, | ||
35 | path_array[index], filename]; | ||
36 | - if ([[NSWorkspace sharedWorkspace] openFile: full_file_path] == YES) { | ||
37 | + full_file_url = [NSURL fileURLWithPath: full_file_path | ||
38 | + isDirectory: false]; | ||
39 | + if ([[NSWorkspace sharedWorkspace] openURL: full_file_url] == YES) { | ||
40 | return; | ||
41 | } | ||
42 | } | ||
43 | -- | ||
44 | 2.20.1 | ||
45 | |||
46 | diff view generated by jsdifflib |