1 | As promised, another pullreq... This one's mostly RTH's patches. | 1 | The following changes since commit 8f6330a807f2642dc2a3cdf33347aa28a4c00a87: |
---|---|---|---|
2 | 2 | ||
3 | thanks | 3 | Merge tag 'pull-maintainer-updates-060324-1' of https://gitlab.com/stsquad/qemu into staging (2024-03-06 16:56:20 +0000) |
4 | -- PMM | ||
5 | |||
6 | The following changes since commit 784c2e4f232adf5ef47a84a262ec72a07d068d6a: | ||
7 | |||
8 | Merge remote-tracking branch 'remotes/jasowang/tags/net-pull-request' into staging (2018-10-19 15:30:40 +0100) | ||
9 | 4 | ||
10 | are available in the Git repository at: | 5 | are available in the Git repository at: |
11 | 6 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20181019 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20240308 |
13 | 8 | ||
14 | for you to fetch changes up to 88c9add25e7120e8622796c81ad3f3fb7f8d40e7: | 9 | for you to fetch changes up to bbf6c6dbead82292a20951eb1204442a6b838de9: |
15 | 10 | ||
16 | target/arm: Only flush tlb if ASID changes (2018-10-19 17:38:48 +0100) | 11 | target/arm: Move v7m-related code from cpu32.c into a separate file (2024-03-08 14:45:03 +0000) |
17 | 12 | ||
18 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
19 | target-arm queue: | 14 | target-arm queue: |
20 | * ssi-sd: Make devices picking up backends unavailable with -device | 15 | * Implement FEAT_ECV |
21 | * Add support for VCPU event states | 16 | * STM32L4x5: Implement GPIO device |
22 | * Move towards making ID registers the source of truth for | 17 | * Fix 32-bit SMOPA |
23 | whether a guest CPU implements a feature, rather than having | 18 | * Refactor v7m related code from cpu32.c into its own file |
24 | parallel ID registers and feature bit flags | 19 | * hw/rtc/sun4v-rtc: Relicense to GPLv2-or-later |
25 | * Implement various HCR hypervisor trap/config bits | ||
26 | * Get IL bit correct for v7 syndrome values | ||
27 | * Report correct syndrome for FP/SIMD traps to Hyp mode | ||
28 | * hw/arm/boot: Increase compliance with kernel arm64 boot protocol | ||
29 | * Refactor A32 Neon to use generic vector infrastructure | ||
30 | * Fix a bug in A32 VLD2 "(multiple 2-element structures)" insn | ||
31 | * net: cadence_gem: Report features correctly in ID register | ||
32 | * Avoid some unnecessary TLB flushes on TTBR register writes | ||
33 | 20 | ||
34 | ---------------------------------------------------------------- | 21 | ---------------------------------------------------------------- |
35 | Dongjiu Geng (1): | 22 | Inès Varhol (3): |
36 | target/arm: Add support for VCPU event states | 23 | hw/gpio: Implement STM32L4x5 GPIO |
24 | hw/arm: Connect STM32L4x5 GPIO to STM32L4x5 SoC | ||
25 | tests/qtest: Add STM32L4x5 GPIO QTest testcase | ||
37 | 26 | ||
38 | Edgar E. Iglesias (2): | 27 | Peter Maydell (9): |
39 | net: cadence_gem: Announce availability of priority queues | 28 | target/arm: Move some register related defines to internals.h |
40 | net: cadence_gem: Announce 64bit addressing support | 29 | target/arm: Timer _EL02 registers UNDEF for E2H == 0 |
30 | target/arm: use FIELD macro for CNTHCTL bit definitions | ||
31 | target/arm: Don't allow RES0 CNTHCTL_EL2 bits to be written | ||
32 | target/arm: Implement new FEAT_ECV trap bits | ||
33 | target/arm: Define CNTPCTSS_EL0 and CNTVCTSS_EL0 | ||
34 | target/arm: Implement FEAT_ECV CNTPOFF_EL2 handling | ||
35 | target/arm: Enable FEAT_ECV for 'max' CPU | ||
36 | hw/rtc/sun4v-rtc: Relicense to GPLv2-or-later | ||
41 | 37 | ||
42 | Markus Armbruster (1): | 38 | Richard Henderson (1): |
43 | ssi-sd: Make devices picking up backends unavailable with -device | 39 | target/arm: Fix 32-bit SMOPA |
44 | 40 | ||
45 | Peter Maydell (10): | 41 | Thomas Huth (1): |
46 | target/arm: Improve debug logging of AArch32 exception return | 42 | target/arm: Move v7m-related code from cpu32.c into a separate file |
47 | target/arm: Make switch_mode() file-local | ||
48 | target/arm: Implement HCR.FB | ||
49 | target/arm: Implement HCR.DC | ||
50 | target/arm: ISR_EL1 bits track virtual interrupts if IMO/FMO set | ||
51 | target/arm: Implement HCR.VI and VF | ||
52 | target/arm: Implement HCR.PTW | ||
53 | target/arm: New utility function to extract EC from syndrome | ||
54 | target/arm: Get IL bit correct for v7 syndrome values | ||
55 | target/arm: Report correct syndrome for FP/SIMD traps to Hyp mode | ||
56 | 43 | ||
57 | Richard Henderson (30): | 44 | MAINTAINERS | 1 + |
58 | target/arm: Move some system registers into a substructure | 45 | docs/system/arm/b-l475e-iot01a.rst | 2 +- |
59 | target/arm: V8M should not imply V7VE | 46 | docs/system/arm/emulation.rst | 1 + |
60 | target/arm: Convert v8 extensions from feature bits to isar tests | 47 | include/hw/arm/stm32l4x5_soc.h | 2 + |
61 | target/arm: Convert division from feature bits to isar0 tests | 48 | include/hw/gpio/stm32l4x5_gpio.h | 71 +++++ |
62 | target/arm: Convert jazelle from feature bit to isar1 test | 49 | include/hw/misc/stm32l4x5_syscfg.h | 3 +- |
63 | target/arm: Convert t32ee from feature bit to isar3 test | 50 | include/hw/rtc/sun4v-rtc.h | 2 +- |
64 | target/arm: Convert sve from feature bit to aa64pfr0 test | 51 | target/arm/cpu-features.h | 10 + |
65 | target/arm: Convert v8.2-fp16 from feature bit to aa64pfr0 test | 52 | target/arm/cpu.h | 129 +-------- |
66 | target/arm: Hoist address increment for vector memory ops | 53 | target/arm/internals.h | 151 ++++++++++ |
67 | target/arm: Don't call tcg_clear_temp_count | 54 | hw/arm/stm32l4x5_soc.c | 71 ++++- |
68 | target/arm: Use tcg_gen_gvec_dup_i64 for LD[1-4]R | 55 | hw/gpio/stm32l4x5_gpio.c | 477 ++++++++++++++++++++++++++++++++ |
69 | target/arm: Promote consecutive memory ops for aa64 | 56 | hw/misc/stm32l4x5_syscfg.c | 1 + |
70 | target/arm: Mark some arrays const | 57 | hw/rtc/sun4v-rtc.c | 2 +- |
71 | target/arm: Use gvec for NEON VDUP | 58 | target/arm/helper.c | 189 ++++++++++++- |
72 | target/arm: Use gvec for NEON VMOV, VMVN, VBIC & VORR (immediate) | 59 | target/arm/tcg/cpu-v7m.c | 290 +++++++++++++++++++ |
73 | target/arm: Use gvec for NEON_3R_LOGIC insns | 60 | target/arm/tcg/cpu32.c | 261 ------------------ |
74 | target/arm: Use gvec for NEON_3R_VADD_VSUB insns | 61 | target/arm/tcg/cpu64.c | 1 + |
75 | target/arm: Use gvec for NEON_2RM_VMN, NEON_2RM_VNEG | 62 | target/arm/tcg/sme_helper.c | 77 +++--- |
76 | target/arm: Use gvec for NEON_3R_VMUL | 63 | tests/qtest/stm32l4x5_gpio-test.c | 551 +++++++++++++++++++++++++++++++++++++ |
77 | target/arm: Use gvec for VSHR, VSHL | 64 | tests/tcg/aarch64/sme-smopa-1.c | 47 ++++ |
78 | target/arm: Use gvec for VSRA | 65 | tests/tcg/aarch64/sme-smopa-2.c | 54 ++++ |
79 | target/arm: Use gvec for VSRI, VSLI | 66 | hw/arm/Kconfig | 3 +- |
80 | target/arm: Use gvec for NEON_3R_VML | 67 | hw/gpio/Kconfig | 3 + |
81 | target/arm: Use gvec for NEON_3R_VTST_VCEQ, NEON_3R_VCGT, NEON_3R_VCGE | 68 | hw/gpio/meson.build | 1 + |
82 | target/arm: Use gvec for NEON VLD all lanes | 69 | hw/gpio/trace-events | 6 + |
83 | target/arm: Reorg NEON VLD/VST all elements | 70 | target/arm/meson.build | 3 + |
84 | target/arm: Promote consecutive memory ops for aa32 | 71 | target/arm/tcg/meson.build | 3 + |
85 | target/arm: Reorg NEON VLD/VST single element to one lane | 72 | target/arm/trace-events | 1 + |
86 | target/arm: Remove writefn from TTBR0_EL3 | 73 | tests/qtest/meson.build | 3 +- |
87 | target/arm: Only flush tlb if ASID changes | 74 | tests/tcg/aarch64/Makefile.target | 2 +- |
75 | 31 files changed, 1962 insertions(+), 456 deletions(-) | ||
76 | create mode 100644 include/hw/gpio/stm32l4x5_gpio.h | ||
77 | create mode 100644 hw/gpio/stm32l4x5_gpio.c | ||
78 | create mode 100644 target/arm/tcg/cpu-v7m.c | ||
79 | create mode 100644 tests/qtest/stm32l4x5_gpio-test.c | ||
80 | create mode 100644 tests/tcg/aarch64/sme-smopa-1.c | ||
81 | create mode 100644 tests/tcg/aarch64/sme-smopa-2.c | ||
88 | 82 | ||
89 | Stewart Hildebrand (1): | ||
90 | hw/arm/boot: Increase compliance with kernel arm64 boot protocol | ||
91 | |||
92 | target/arm/cpu.h | 227 ++++++- | ||
93 | target/arm/internals.h | 45 +- | ||
94 | target/arm/kvm_arm.h | 24 + | ||
95 | target/arm/translate.h | 21 + | ||
96 | hw/arm/boot.c | 18 + | ||
97 | hw/intc/armv7m_nvic.c | 12 +- | ||
98 | hw/net/cadence_gem.c | 9 +- | ||
99 | hw/sd/ssi-sd.c | 2 + | ||
100 | linux-user/aarch64/signal.c | 4 +- | ||
101 | linux-user/elfload.c | 60 +- | ||
102 | linux-user/syscall.c | 10 +- | ||
103 | target/arm/cpu.c | 242 ++++---- | ||
104 | target/arm/cpu64.c | 148 +++-- | ||
105 | target/arm/helper.c | 397 ++++++++---- | ||
106 | target/arm/kvm.c | 60 ++ | ||
107 | target/arm/kvm32.c | 13 + | ||
108 | target/arm/kvm64.c | 15 +- | ||
109 | target/arm/machine.c | 28 +- | ||
110 | target/arm/op_helper.c | 2 +- | ||
111 | target/arm/translate-a64.c | 715 ++++----------------- | ||
112 | target/arm/translate.c | 1451 ++++++++++++++++++++++++++++--------------- | ||
113 | 21 files changed, 2021 insertions(+), 1482 deletions(-) | ||
114 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Markus Armbruster <armbru@redhat.com> | ||
2 | 1 | ||
3 | Device models aren't supposed to go on fishing expeditions for | ||
4 | backends. They should expose suitable properties for the user to set. | ||
5 | For onboard devices, board code sets them. | ||
6 | |||
7 | Device ssi-sd picks up its block backend in its init() method with | ||
8 | drive_get_next() instead. This mistake is already marked FIXME since | ||
9 | commit af9e40a. | ||
10 | |||
11 | Unset user_creatable to remove the mistake from our external | ||
12 | interface. Since the SSI bus doesn't support hotplug, only -device | ||
13 | can be affected. Only certain ARM machines have ssi-sd and provide an | ||
14 | SSI bus for it; this patch breaks -device ssi-sd for these machines. | ||
15 | No actual use of -device ssi-sd is known. | ||
16 | |||
17 | Signed-off-by: Markus Armbruster <armbru@redhat.com> | ||
18 | Acked-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Acked-by: Thomas Huth <thuth@redhat.com> | ||
20 | Message-id: 20181009060835.4608-1-armbru@redhat.com | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
22 | --- | ||
23 | hw/sd/ssi-sd.c | 2 ++ | ||
24 | 1 file changed, 2 insertions(+) | ||
25 | |||
26 | diff --git a/hw/sd/ssi-sd.c b/hw/sd/ssi-sd.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/hw/sd/ssi-sd.c | ||
29 | +++ b/hw/sd/ssi-sd.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static void ssi_sd_class_init(ObjectClass *klass, void *data) | ||
31 | k->cs_polarity = SSI_CS_LOW; | ||
32 | dc->vmsd = &vmstate_ssi_sd; | ||
33 | dc->reset = ssi_sd_reset; | ||
34 | + /* Reason: init() method uses drive_get_next() */ | ||
35 | + dc->user_creatable = false; | ||
36 | } | ||
37 | |||
38 | static const TypeInfo ssi_sd_info = { | ||
39 | -- | ||
40 | 2.19.1 | ||
41 | |||
42 | diff view generated by jsdifflib |
1 | The switch_mode() function is defined in target/arm/helper.c and used | 1 | cpu.h has a lot of #defines relating to CPU register fields. |
---|---|---|---|
2 | only in that file and nowhere else, so we can make it file-local | 2 | Most of these aren't actually used outside target/arm code, |
3 | rather than global. | 3 | so there's no point in cluttering up the cpu.h file with them. |
4 | Move some easy ones to internals.h. | ||
4 | 5 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20181012144235.19646-3-peter.maydell@linaro.org | 9 | Message-id: 20240301183219.2424889-2-peter.maydell@linaro.org |
8 | --- | 10 | --- |
9 | target/arm/internals.h | 1 - | 11 | target/arm/cpu.h | 128 ----------------------------------------- |
10 | target/arm/helper.c | 6 ++++-- | 12 | target/arm/internals.h | 128 +++++++++++++++++++++++++++++++++++++++++ |
11 | 2 files changed, 4 insertions(+), 3 deletions(-) | 13 | 2 files changed, 128 insertions(+), 128 deletions(-) |
12 | 14 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/cpu.h | ||
18 | +++ b/target/arm/cpu.h | ||
19 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMGenericTimer { | ||
20 | uint64_t ctl; /* Timer Control register */ | ||
21 | } ARMGenericTimer; | ||
22 | |||
23 | -#define VTCR_NSW (1u << 29) | ||
24 | -#define VTCR_NSA (1u << 30) | ||
25 | -#define VSTCR_SW VTCR_NSW | ||
26 | -#define VSTCR_SA VTCR_NSA | ||
27 | - | ||
28 | /* Define a maximum sized vector register. | ||
29 | * For 32-bit, this is a 128-bit NEON/AdvSIMD register. | ||
30 | * For 64-bit, this is a 2048-bit SVE register. | ||
31 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | ||
32 | #define SCTLR_SPINTMASK (1ULL << 62) /* FEAT_NMI */ | ||
33 | #define SCTLR_TIDCP (1ULL << 63) /* FEAT_TIDCP1 */ | ||
34 | |||
35 | -/* Bit definitions for CPACR (AArch32 only) */ | ||
36 | -FIELD(CPACR, CP10, 20, 2) | ||
37 | -FIELD(CPACR, CP11, 22, 2) | ||
38 | -FIELD(CPACR, TRCDIS, 28, 1) /* matches CPACR_EL1.TTA */ | ||
39 | -FIELD(CPACR, D32DIS, 30, 1) /* up to v7; RAZ in v8 */ | ||
40 | -FIELD(CPACR, ASEDIS, 31, 1) | ||
41 | - | ||
42 | -/* Bit definitions for CPACR_EL1 (AArch64 only) */ | ||
43 | -FIELD(CPACR_EL1, ZEN, 16, 2) | ||
44 | -FIELD(CPACR_EL1, FPEN, 20, 2) | ||
45 | -FIELD(CPACR_EL1, SMEN, 24, 2) | ||
46 | -FIELD(CPACR_EL1, TTA, 28, 1) /* matches CPACR.TRCDIS */ | ||
47 | - | ||
48 | -/* Bit definitions for HCPTR (AArch32 only) */ | ||
49 | -FIELD(HCPTR, TCP10, 10, 1) | ||
50 | -FIELD(HCPTR, TCP11, 11, 1) | ||
51 | -FIELD(HCPTR, TASE, 15, 1) | ||
52 | -FIELD(HCPTR, TTA, 20, 1) | ||
53 | -FIELD(HCPTR, TAM, 30, 1) /* matches CPTR_EL2.TAM */ | ||
54 | -FIELD(HCPTR, TCPAC, 31, 1) /* matches CPTR_EL2.TCPAC */ | ||
55 | - | ||
56 | -/* Bit definitions for CPTR_EL2 (AArch64 only) */ | ||
57 | -FIELD(CPTR_EL2, TZ, 8, 1) /* !E2H */ | ||
58 | -FIELD(CPTR_EL2, TFP, 10, 1) /* !E2H, matches HCPTR.TCP10 */ | ||
59 | -FIELD(CPTR_EL2, TSM, 12, 1) /* !E2H */ | ||
60 | -FIELD(CPTR_EL2, ZEN, 16, 2) /* E2H */ | ||
61 | -FIELD(CPTR_EL2, FPEN, 20, 2) /* E2H */ | ||
62 | -FIELD(CPTR_EL2, SMEN, 24, 2) /* E2H */ | ||
63 | -FIELD(CPTR_EL2, TTA, 28, 1) | ||
64 | -FIELD(CPTR_EL2, TAM, 30, 1) /* matches HCPTR.TAM */ | ||
65 | -FIELD(CPTR_EL2, TCPAC, 31, 1) /* matches HCPTR.TCPAC */ | ||
66 | - | ||
67 | -/* Bit definitions for CPTR_EL3 (AArch64 only) */ | ||
68 | -FIELD(CPTR_EL3, EZ, 8, 1) | ||
69 | -FIELD(CPTR_EL3, TFP, 10, 1) | ||
70 | -FIELD(CPTR_EL3, ESM, 12, 1) | ||
71 | -FIELD(CPTR_EL3, TTA, 20, 1) | ||
72 | -FIELD(CPTR_EL3, TAM, 30, 1) | ||
73 | -FIELD(CPTR_EL3, TCPAC, 31, 1) | ||
74 | - | ||
75 | -#define MDCR_MTPME (1U << 28) | ||
76 | -#define MDCR_TDCC (1U << 27) | ||
77 | -#define MDCR_HLP (1U << 26) /* MDCR_EL2 */ | ||
78 | -#define MDCR_SCCD (1U << 23) /* MDCR_EL3 */ | ||
79 | -#define MDCR_HCCD (1U << 23) /* MDCR_EL2 */ | ||
80 | -#define MDCR_EPMAD (1U << 21) | ||
81 | -#define MDCR_EDAD (1U << 20) | ||
82 | -#define MDCR_TTRF (1U << 19) | ||
83 | -#define MDCR_STE (1U << 18) /* MDCR_EL3 */ | ||
84 | -#define MDCR_SPME (1U << 17) /* MDCR_EL3 */ | ||
85 | -#define MDCR_HPMD (1U << 17) /* MDCR_EL2 */ | ||
86 | -#define MDCR_SDD (1U << 16) | ||
87 | -#define MDCR_SPD (3U << 14) | ||
88 | -#define MDCR_TDRA (1U << 11) | ||
89 | -#define MDCR_TDOSA (1U << 10) | ||
90 | -#define MDCR_TDA (1U << 9) | ||
91 | -#define MDCR_TDE (1U << 8) | ||
92 | -#define MDCR_HPME (1U << 7) | ||
93 | -#define MDCR_TPM (1U << 6) | ||
94 | -#define MDCR_TPMCR (1U << 5) | ||
95 | -#define MDCR_HPMN (0x1fU) | ||
96 | - | ||
97 | -/* Not all of the MDCR_EL3 bits are present in the 32-bit SDCR */ | ||
98 | -#define SDCR_VALID_MASK (MDCR_MTPME | MDCR_TDCC | MDCR_SCCD | \ | ||
99 | - MDCR_EPMAD | MDCR_EDAD | MDCR_TTRF | \ | ||
100 | - MDCR_STE | MDCR_SPME | MDCR_SPD) | ||
101 | - | ||
102 | #define CPSR_M (0x1fU) | ||
103 | #define CPSR_T (1U << 5) | ||
104 | #define CPSR_F (1U << 6) | ||
105 | @@ -XXX,XX +XXX,XX @@ FIELD(CPTR_EL3, TCPAC, 31, 1) | ||
106 | #define XPSR_NZCV CPSR_NZCV | ||
107 | #define XPSR_IT CPSR_IT | ||
108 | |||
109 | -#define TTBCR_N (7U << 0) /* TTBCR.EAE==0 */ | ||
110 | -#define TTBCR_T0SZ (7U << 0) /* TTBCR.EAE==1 */ | ||
111 | -#define TTBCR_PD0 (1U << 4) | ||
112 | -#define TTBCR_PD1 (1U << 5) | ||
113 | -#define TTBCR_EPD0 (1U << 7) | ||
114 | -#define TTBCR_IRGN0 (3U << 8) | ||
115 | -#define TTBCR_ORGN0 (3U << 10) | ||
116 | -#define TTBCR_SH0 (3U << 12) | ||
117 | -#define TTBCR_T1SZ (3U << 16) | ||
118 | -#define TTBCR_A1 (1U << 22) | ||
119 | -#define TTBCR_EPD1 (1U << 23) | ||
120 | -#define TTBCR_IRGN1 (3U << 24) | ||
121 | -#define TTBCR_ORGN1 (3U << 26) | ||
122 | -#define TTBCR_SH1 (1U << 28) | ||
123 | -#define TTBCR_EAE (1U << 31) | ||
124 | - | ||
125 | -FIELD(VTCR, T0SZ, 0, 6) | ||
126 | -FIELD(VTCR, SL0, 6, 2) | ||
127 | -FIELD(VTCR, IRGN0, 8, 2) | ||
128 | -FIELD(VTCR, ORGN0, 10, 2) | ||
129 | -FIELD(VTCR, SH0, 12, 2) | ||
130 | -FIELD(VTCR, TG0, 14, 2) | ||
131 | -FIELD(VTCR, PS, 16, 3) | ||
132 | -FIELD(VTCR, VS, 19, 1) | ||
133 | -FIELD(VTCR, HA, 21, 1) | ||
134 | -FIELD(VTCR, HD, 22, 1) | ||
135 | -FIELD(VTCR, HWU59, 25, 1) | ||
136 | -FIELD(VTCR, HWU60, 26, 1) | ||
137 | -FIELD(VTCR, HWU61, 27, 1) | ||
138 | -FIELD(VTCR, HWU62, 28, 1) | ||
139 | -FIELD(VTCR, NSW, 29, 1) | ||
140 | -FIELD(VTCR, NSA, 30, 1) | ||
141 | -FIELD(VTCR, DS, 32, 1) | ||
142 | -FIELD(VTCR, SL2, 33, 1) | ||
143 | - | ||
144 | /* Bit definitions for ARMv8 SPSR (PSTATE) format. | ||
145 | * Only these are valid when in AArch64 mode; in | ||
146 | * AArch32 mode SPSRs are basically CPSR-format. | ||
147 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | ||
148 | #define HCR_TWEDEN (1ULL << 59) | ||
149 | #define HCR_TWEDEL MAKE_64BIT_MASK(60, 4) | ||
150 | |||
151 | -#define HCRX_ENAS0 (1ULL << 0) | ||
152 | -#define HCRX_ENALS (1ULL << 1) | ||
153 | -#define HCRX_ENASR (1ULL << 2) | ||
154 | -#define HCRX_FNXS (1ULL << 3) | ||
155 | -#define HCRX_FGTNXS (1ULL << 4) | ||
156 | -#define HCRX_SMPME (1ULL << 5) | ||
157 | -#define HCRX_TALLINT (1ULL << 6) | ||
158 | -#define HCRX_VINMI (1ULL << 7) | ||
159 | -#define HCRX_VFNMI (1ULL << 8) | ||
160 | -#define HCRX_CMOW (1ULL << 9) | ||
161 | -#define HCRX_MCE2 (1ULL << 10) | ||
162 | -#define HCRX_MSCEN (1ULL << 11) | ||
163 | - | ||
164 | -#define HPFAR_NS (1ULL << 63) | ||
165 | - | ||
166 | #define SCR_NS (1ULL << 0) | ||
167 | #define SCR_IRQ (1ULL << 1) | ||
168 | #define SCR_FIQ (1ULL << 2) | ||
169 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | ||
170 | #define SCR_GPF (1ULL << 48) | ||
171 | #define SCR_NSE (1ULL << 62) | ||
172 | |||
173 | -#define HSTR_TTEE (1 << 16) | ||
174 | -#define HSTR_TJDBX (1 << 17) | ||
175 | - | ||
176 | -#define CNTHCTL_CNTVMASK (1 << 18) | ||
177 | -#define CNTHCTL_CNTPMASK (1 << 19) | ||
178 | - | ||
179 | /* Return the current FPSCR value. */ | ||
180 | uint32_t vfp_get_fpscr(CPUARMState *env); | ||
181 | void vfp_set_fpscr(CPUARMState *env, uint32_t val); | ||
13 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 182 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
14 | index XXXXXXX..XXXXXXX 100644 | 183 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/internals.h | 184 | --- a/target/arm/internals.h |
16 | +++ b/target/arm/internals.h | 185 | +++ b/target/arm/internals.h |
17 | @@ -XXX,XX +XXX,XX @@ static inline int bank_number(int mode) | 186 | @@ -XXX,XX +XXX,XX @@ FIELD(DBGWCR, WT, 20, 1) |
18 | g_assert_not_reached(); | 187 | FIELD(DBGWCR, MASK, 24, 5) |
19 | } | 188 | FIELD(DBGWCR, SSCE, 29, 1) |
20 | 189 | ||
21 | -void switch_mode(CPUARMState *, int); | 190 | +#define VTCR_NSW (1u << 29) |
22 | void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu); | 191 | +#define VTCR_NSA (1u << 30) |
23 | void arm_translate_init(void); | 192 | +#define VSTCR_SW VTCR_NSW |
24 | 193 | +#define VSTCR_SA VTCR_NSA | |
25 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 194 | + |
26 | index XXXXXXX..XXXXXXX 100644 | 195 | +/* Bit definitions for CPACR (AArch32 only) */ |
27 | --- a/target/arm/helper.c | 196 | +FIELD(CPACR, CP10, 20, 2) |
28 | +++ b/target/arm/helper.c | 197 | +FIELD(CPACR, CP11, 22, 2) |
29 | @@ -XXX,XX +XXX,XX @@ static void v8m_security_lookup(CPUARMState *env, uint32_t address, | 198 | +FIELD(CPACR, TRCDIS, 28, 1) /* matches CPACR_EL1.TTA */ |
30 | V8M_SAttributes *sattrs); | 199 | +FIELD(CPACR, D32DIS, 30, 1) /* up to v7; RAZ in v8 */ |
31 | #endif | 200 | +FIELD(CPACR, ASEDIS, 31, 1) |
32 | 201 | + | |
33 | +static void switch_mode(CPUARMState *env, int mode); | 202 | +/* Bit definitions for CPACR_EL1 (AArch64 only) */ |
34 | + | 203 | +FIELD(CPACR_EL1, ZEN, 16, 2) |
35 | static int vfp_gdb_get_reg(CPUARMState *env, uint8_t *buf, int reg) | 204 | +FIELD(CPACR_EL1, FPEN, 20, 2) |
36 | { | 205 | +FIELD(CPACR_EL1, SMEN, 24, 2) |
37 | int nregs; | 206 | +FIELD(CPACR_EL1, TTA, 28, 1) /* matches CPACR.TRCDIS */ |
38 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | 207 | + |
39 | return 0; | 208 | +/* Bit definitions for HCPTR (AArch32 only) */ |
40 | } | 209 | +FIELD(HCPTR, TCP10, 10, 1) |
41 | 210 | +FIELD(HCPTR, TCP11, 11, 1) | |
42 | -void switch_mode(CPUARMState *env, int mode) | 211 | +FIELD(HCPTR, TASE, 15, 1) |
43 | +static void switch_mode(CPUARMState *env, int mode) | 212 | +FIELD(HCPTR, TTA, 20, 1) |
44 | { | 213 | +FIELD(HCPTR, TAM, 30, 1) /* matches CPTR_EL2.TAM */ |
45 | ARMCPU *cpu = arm_env_get_cpu(env); | 214 | +FIELD(HCPTR, TCPAC, 31, 1) /* matches CPTR_EL2.TCPAC */ |
46 | 215 | + | |
47 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_64_to_32(CPUARMState *env) | 216 | +/* Bit definitions for CPTR_EL2 (AArch64 only) */ |
48 | 217 | +FIELD(CPTR_EL2, TZ, 8, 1) /* !E2H */ | |
49 | #else | 218 | +FIELD(CPTR_EL2, TFP, 10, 1) /* !E2H, matches HCPTR.TCP10 */ |
50 | 219 | +FIELD(CPTR_EL2, TSM, 12, 1) /* !E2H */ | |
51 | -void switch_mode(CPUARMState *env, int mode) | 220 | +FIELD(CPTR_EL2, ZEN, 16, 2) /* E2H */ |
52 | +static void switch_mode(CPUARMState *env, int mode) | 221 | +FIELD(CPTR_EL2, FPEN, 20, 2) /* E2H */ |
53 | { | 222 | +FIELD(CPTR_EL2, SMEN, 24, 2) /* E2H */ |
54 | int old_mode; | 223 | +FIELD(CPTR_EL2, TTA, 28, 1) |
55 | int i; | 224 | +FIELD(CPTR_EL2, TAM, 30, 1) /* matches HCPTR.TAM */ |
225 | +FIELD(CPTR_EL2, TCPAC, 31, 1) /* matches HCPTR.TCPAC */ | ||
226 | + | ||
227 | +/* Bit definitions for CPTR_EL3 (AArch64 only) */ | ||
228 | +FIELD(CPTR_EL3, EZ, 8, 1) | ||
229 | +FIELD(CPTR_EL3, TFP, 10, 1) | ||
230 | +FIELD(CPTR_EL3, ESM, 12, 1) | ||
231 | +FIELD(CPTR_EL3, TTA, 20, 1) | ||
232 | +FIELD(CPTR_EL3, TAM, 30, 1) | ||
233 | +FIELD(CPTR_EL3, TCPAC, 31, 1) | ||
234 | + | ||
235 | +#define MDCR_MTPME (1U << 28) | ||
236 | +#define MDCR_TDCC (1U << 27) | ||
237 | +#define MDCR_HLP (1U << 26) /* MDCR_EL2 */ | ||
238 | +#define MDCR_SCCD (1U << 23) /* MDCR_EL3 */ | ||
239 | +#define MDCR_HCCD (1U << 23) /* MDCR_EL2 */ | ||
240 | +#define MDCR_EPMAD (1U << 21) | ||
241 | +#define MDCR_EDAD (1U << 20) | ||
242 | +#define MDCR_TTRF (1U << 19) | ||
243 | +#define MDCR_STE (1U << 18) /* MDCR_EL3 */ | ||
244 | +#define MDCR_SPME (1U << 17) /* MDCR_EL3 */ | ||
245 | +#define MDCR_HPMD (1U << 17) /* MDCR_EL2 */ | ||
246 | +#define MDCR_SDD (1U << 16) | ||
247 | +#define MDCR_SPD (3U << 14) | ||
248 | +#define MDCR_TDRA (1U << 11) | ||
249 | +#define MDCR_TDOSA (1U << 10) | ||
250 | +#define MDCR_TDA (1U << 9) | ||
251 | +#define MDCR_TDE (1U << 8) | ||
252 | +#define MDCR_HPME (1U << 7) | ||
253 | +#define MDCR_TPM (1U << 6) | ||
254 | +#define MDCR_TPMCR (1U << 5) | ||
255 | +#define MDCR_HPMN (0x1fU) | ||
256 | + | ||
257 | +/* Not all of the MDCR_EL3 bits are present in the 32-bit SDCR */ | ||
258 | +#define SDCR_VALID_MASK (MDCR_MTPME | MDCR_TDCC | MDCR_SCCD | \ | ||
259 | + MDCR_EPMAD | MDCR_EDAD | MDCR_TTRF | \ | ||
260 | + MDCR_STE | MDCR_SPME | MDCR_SPD) | ||
261 | + | ||
262 | +#define TTBCR_N (7U << 0) /* TTBCR.EAE==0 */ | ||
263 | +#define TTBCR_T0SZ (7U << 0) /* TTBCR.EAE==1 */ | ||
264 | +#define TTBCR_PD0 (1U << 4) | ||
265 | +#define TTBCR_PD1 (1U << 5) | ||
266 | +#define TTBCR_EPD0 (1U << 7) | ||
267 | +#define TTBCR_IRGN0 (3U << 8) | ||
268 | +#define TTBCR_ORGN0 (3U << 10) | ||
269 | +#define TTBCR_SH0 (3U << 12) | ||
270 | +#define TTBCR_T1SZ (3U << 16) | ||
271 | +#define TTBCR_A1 (1U << 22) | ||
272 | +#define TTBCR_EPD1 (1U << 23) | ||
273 | +#define TTBCR_IRGN1 (3U << 24) | ||
274 | +#define TTBCR_ORGN1 (3U << 26) | ||
275 | +#define TTBCR_SH1 (1U << 28) | ||
276 | +#define TTBCR_EAE (1U << 31) | ||
277 | + | ||
278 | +FIELD(VTCR, T0SZ, 0, 6) | ||
279 | +FIELD(VTCR, SL0, 6, 2) | ||
280 | +FIELD(VTCR, IRGN0, 8, 2) | ||
281 | +FIELD(VTCR, ORGN0, 10, 2) | ||
282 | +FIELD(VTCR, SH0, 12, 2) | ||
283 | +FIELD(VTCR, TG0, 14, 2) | ||
284 | +FIELD(VTCR, PS, 16, 3) | ||
285 | +FIELD(VTCR, VS, 19, 1) | ||
286 | +FIELD(VTCR, HA, 21, 1) | ||
287 | +FIELD(VTCR, HD, 22, 1) | ||
288 | +FIELD(VTCR, HWU59, 25, 1) | ||
289 | +FIELD(VTCR, HWU60, 26, 1) | ||
290 | +FIELD(VTCR, HWU61, 27, 1) | ||
291 | +FIELD(VTCR, HWU62, 28, 1) | ||
292 | +FIELD(VTCR, NSW, 29, 1) | ||
293 | +FIELD(VTCR, NSA, 30, 1) | ||
294 | +FIELD(VTCR, DS, 32, 1) | ||
295 | +FIELD(VTCR, SL2, 33, 1) | ||
296 | + | ||
297 | +#define HCRX_ENAS0 (1ULL << 0) | ||
298 | +#define HCRX_ENALS (1ULL << 1) | ||
299 | +#define HCRX_ENASR (1ULL << 2) | ||
300 | +#define HCRX_FNXS (1ULL << 3) | ||
301 | +#define HCRX_FGTNXS (1ULL << 4) | ||
302 | +#define HCRX_SMPME (1ULL << 5) | ||
303 | +#define HCRX_TALLINT (1ULL << 6) | ||
304 | +#define HCRX_VINMI (1ULL << 7) | ||
305 | +#define HCRX_VFNMI (1ULL << 8) | ||
306 | +#define HCRX_CMOW (1ULL << 9) | ||
307 | +#define HCRX_MCE2 (1ULL << 10) | ||
308 | +#define HCRX_MSCEN (1ULL << 11) | ||
309 | + | ||
310 | +#define HPFAR_NS (1ULL << 63) | ||
311 | + | ||
312 | +#define HSTR_TTEE (1 << 16) | ||
313 | +#define HSTR_TJDBX (1 << 17) | ||
314 | + | ||
315 | +#define CNTHCTL_CNTVMASK (1 << 18) | ||
316 | +#define CNTHCTL_CNTPMASK (1 << 19) | ||
317 | + | ||
318 | /* We use a few fake FSR values for internal purposes in M profile. | ||
319 | * M profile cores don't have A/R format FSRs, but currently our | ||
320 | * get_phys_addr() code assumes A/R profile and reports failures via | ||
56 | -- | 321 | -- |
57 | 2.19.1 | 322 | 2.34.1 |
58 | 323 | ||
59 | 324 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The timer _EL02 registers should UNDEF for invalid accesses from EL2 |
---|---|---|---|
2 | or EL3 when HCR_EL2.E2H == 0, not take a cp access trap. We were | ||
3 | delivering the exception to EL2 with the wrong syndrome. | ||
2 | 4 | ||
3 | The EL3 version of this register does not include an ASID, | ||
4 | and so the tlb_flush performed by vmsa_ttbr_write is not needed. | ||
5 | |||
6 | Reviewed-by: Aaron Lindsay <aaron@os.amperecomputing.com> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20181019015617.22583-2-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20240301183219.2424889-3-peter.maydell@linaro.org | ||
11 | --- | 8 | --- |
12 | target/arm/helper.c | 2 +- | 9 | target/arm/helper.c | 2 +- |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 10 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 11 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 12 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 14 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 15 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_cp_reginfo[] = { | 16 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri, |
20 | .fieldoffset = offsetof(CPUARMState, cp15.mvbar) }, | 17 | return CP_ACCESS_OK; |
21 | { .name = "TTBR0_EL3", .state = ARM_CP_STATE_AA64, | 18 | } |
22 | .opc0 = 3, .opc1 = 6, .crn = 2, .crm = 0, .opc2 = 0, | 19 | if (!(arm_hcr_el2_eff(env) & HCR_E2H)) { |
23 | - .access = PL3_RW, .writefn = vmsa_ttbr_write, .resetvalue = 0, | 20 | - return CP_ACCESS_TRAP; |
24 | + .access = PL3_RW, .resetvalue = 0, | 21 | + return CP_ACCESS_TRAP_UNCATEGORIZED; |
25 | .fieldoffset = offsetof(CPUARMState, cp15.ttbr0_el[3]) }, | 22 | } |
26 | { .name = "TCR_EL3", .state = ARM_CP_STATE_AA64, | 23 | return CP_ACCESS_OK; |
27 | .opc0 = 3, .opc1 = 6, .crn = 2, .crm = 0, .opc2 = 2, | 24 | } |
28 | -- | 25 | -- |
29 | 2.19.1 | 26 | 2.34.1 |
30 | |||
31 | diff view generated by jsdifflib |
1 | Create and use a utility function to extract the EC field | 1 | We prefer the FIELD macro over ad-hoc #defines for register bits; |
---|---|---|---|
2 | from a syndrome, rather than open-coding the shift. | 2 | switch CNTHCTL to that style before we add any more bits. |
3 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20181012144235.19646-9-peter.maydell@linaro.org | 7 | Message-id: 20240301183219.2424889-4-peter.maydell@linaro.org |
7 | --- | 8 | --- |
8 | target/arm/internals.h | 5 +++++ | 9 | target/arm/internals.h | 27 +++++++++++++++++++++++++-- |
9 | target/arm/helper.c | 4 ++-- | 10 | target/arm/helper.c | 9 ++++----- |
10 | target/arm/kvm64.c | 2 +- | 11 | 2 files changed, 29 insertions(+), 7 deletions(-) |
11 | target/arm/op_helper.c | 2 +- | ||
12 | 4 files changed, 9 insertions(+), 4 deletions(-) | ||
13 | 12 | ||
14 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 13 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/internals.h | 15 | --- a/target/arm/internals.h |
17 | +++ b/target/arm/internals.h | 16 | +++ b/target/arm/internals.h |
18 | @@ -XXX,XX +XXX,XX @@ enum arm_exception_class { | 17 | @@ -XXX,XX +XXX,XX @@ FIELD(VTCR, SL2, 33, 1) |
19 | #define ARM_EL_IL (1 << ARM_EL_IL_SHIFT) | 18 | #define HSTR_TTEE (1 << 16) |
20 | #define ARM_EL_ISV (1 << ARM_EL_ISV_SHIFT) | 19 | #define HSTR_TJDBX (1 << 17) |
21 | 20 | ||
22 | +static inline uint32_t syn_get_ec(uint32_t syn) | 21 | -#define CNTHCTL_CNTVMASK (1 << 18) |
23 | +{ | 22 | -#define CNTHCTL_CNTPMASK (1 << 19) |
24 | + return syn >> ARM_EL_EC_SHIFT; | 23 | +/* |
25 | +} | 24 | + * Depending on the value of HCR_EL2.E2H, bits 0 and 1 |
26 | + | 25 | + * have different bit definitions, and EL1PCTEN might be |
27 | /* Utility functions for constructing various kinds of syndrome value. | 26 | + * bit 0 or bit 10. We use _E2H1 and _E2H0 suffixes to |
28 | * Note that in general we follow the AArch64 syndrome values; in a | 27 | + * disambiguate if necessary. |
29 | * few cases the value in HSR for exceptions taken to AArch32 Hyp | 28 | + */ |
29 | +FIELD(CNTHCTL, EL0PCTEN_E2H1, 0, 1) | ||
30 | +FIELD(CNTHCTL, EL0VCTEN_E2H1, 1, 1) | ||
31 | +FIELD(CNTHCTL, EL1PCTEN_E2H0, 0, 1) | ||
32 | +FIELD(CNTHCTL, EL1PCEN_E2H0, 1, 1) | ||
33 | +FIELD(CNTHCTL, EVNTEN, 2, 1) | ||
34 | +FIELD(CNTHCTL, EVNTDIR, 3, 1) | ||
35 | +FIELD(CNTHCTL, EVNTI, 4, 4) | ||
36 | +FIELD(CNTHCTL, EL0VTEN, 8, 1) | ||
37 | +FIELD(CNTHCTL, EL0PTEN, 9, 1) | ||
38 | +FIELD(CNTHCTL, EL1PCTEN_E2H1, 10, 1) | ||
39 | +FIELD(CNTHCTL, EL1PTEN, 11, 1) | ||
40 | +FIELD(CNTHCTL, ECV, 12, 1) | ||
41 | +FIELD(CNTHCTL, EL1TVT, 13, 1) | ||
42 | +FIELD(CNTHCTL, EL1TVCT, 14, 1) | ||
43 | +FIELD(CNTHCTL, EL1NVPCT, 15, 1) | ||
44 | +FIELD(CNTHCTL, EL1NVVCT, 16, 1) | ||
45 | +FIELD(CNTHCTL, EVNTIS, 17, 1) | ||
46 | +FIELD(CNTHCTL, CNTVMASK, 18, 1) | ||
47 | +FIELD(CNTHCTL, CNTPMASK, 19, 1) | ||
48 | |||
49 | /* We use a few fake FSR values for internal purposes in M profile. | ||
50 | * M profile cores don't have A/R format FSRs, but currently our | ||
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 51 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
31 | index XXXXXXX..XXXXXXX 100644 | 52 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/helper.c | 53 | --- a/target/arm/helper.c |
33 | +++ b/target/arm/helper.c | 54 | +++ b/target/arm/helper.c |
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | 55 | @@ -XXX,XX +XXX,XX @@ static void gt_update_irq(ARMCPU *cpu, int timeridx) |
35 | uint32_t moe; | 56 | * It is RES0 in Secure and NonSecure state. |
36 | 57 | */ | |
37 | /* If this is a debug exception we must update the DBGDSCR.MOE bits */ | 58 | if ((ss == ARMSS_Root || ss == ARMSS_Realm) && |
38 | - switch (env->exception.syndrome >> ARM_EL_EC_SHIFT) { | 59 | - ((timeridx == GTIMER_VIRT && (cnthctl & CNTHCTL_CNTVMASK)) || |
39 | + switch (syn_get_ec(env->exception.syndrome)) { | 60 | - (timeridx == GTIMER_PHYS && (cnthctl & CNTHCTL_CNTPMASK)))) { |
40 | case EC_BREAKPOINT: | 61 | + ((timeridx == GTIMER_VIRT && (cnthctl & R_CNTHCTL_CNTVMASK_MASK)) || |
41 | case EC_BREAKPOINT_SAME_EL: | 62 | + (timeridx == GTIMER_PHYS && (cnthctl & R_CNTHCTL_CNTPMASK_MASK)))) { |
42 | moe = 1; | 63 | irqstate = 0; |
43 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
44 | if (qemu_loglevel_mask(CPU_LOG_INT) | ||
45 | && !excp_is_internal(cs->exception_index)) { | ||
46 | qemu_log_mask(CPU_LOG_INT, "...with ESR 0x%x/0x%" PRIx32 "\n", | ||
47 | - env->exception.syndrome >> ARM_EL_EC_SHIFT, | ||
48 | + syn_get_ec(env->exception.syndrome), | ||
49 | env->exception.syndrome); | ||
50 | } | 64 | } |
51 | 65 | ||
52 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 66 | @@ -XXX,XX +XXX,XX @@ static void gt_cnthctl_write(CPUARMState *env, const ARMCPRegInfo *ri, |
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/kvm64.c | ||
55 | +++ b/target/arm/kvm64.c | ||
56 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp) | ||
57 | |||
58 | bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit) | ||
59 | { | 67 | { |
60 | - int hsr_ec = debug_exit->hsr >> ARM_EL_EC_SHIFT; | 68 | ARMCPU *cpu = env_archcpu(env); |
61 | + int hsr_ec = syn_get_ec(debug_exit->hsr); | 69 | uint32_t oldval = env->cp15.cnthctl_el2; |
62 | ARMCPU *cpu = ARM_CPU(cs); | 70 | - |
63 | CPUClass *cc = CPU_GET_CLASS(cs); | 71 | raw_write(env, ri, value); |
64 | CPUARMState *env = &cpu->env; | 72 | |
65 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 73 | - if ((oldval ^ value) & CNTHCTL_CNTVMASK) { |
66 | index XXXXXXX..XXXXXXX 100644 | 74 | + if ((oldval ^ value) & R_CNTHCTL_CNTVMASK_MASK) { |
67 | --- a/target/arm/op_helper.c | 75 | gt_update_irq(cpu, GTIMER_VIRT); |
68 | +++ b/target/arm/op_helper.c | 76 | - } else if ((oldval ^ value) & CNTHCTL_CNTPMASK) { |
69 | @@ -XXX,XX +XXX,XX @@ void raise_exception(CPUARMState *env, uint32_t excp, | 77 | + } else if ((oldval ^ value) & R_CNTHCTL_CNTPMASK_MASK) { |
70 | * (see DDI0478C.a D1.10.4) | 78 | gt_update_irq(cpu, GTIMER_PHYS); |
71 | */ | ||
72 | target_el = 2; | ||
73 | - if (syndrome >> ARM_EL_EC_SHIFT == EC_ADVSIMDFPACCESSTRAP) { | ||
74 | + if (syn_get_ec(syndrome) == EC_ADVSIMDFPACCESSTRAP) { | ||
75 | syndrome = syn_uncategorized(); | ||
76 | } | ||
77 | } | 79 | } |
80 | } | ||
78 | -- | 81 | -- |
79 | 2.19.1 | 82 | 2.34.1 |
80 | 83 | ||
81 | 84 | diff view generated by jsdifflib |
1 | The HCR.DC virtualization configuration register bit has the | 1 | Don't allow the guest to write CNTHCTL_EL2 bits which don't exist. |
---|---|---|---|
2 | following effects: | 2 | This is not strictly architecturally required, but it is how we've |
3 | * SCTLR.M behaves as if it is 0 for all purposes except | 3 | tended to implement registers more recently. |
4 | direct reads of the bit | ||
5 | * HCR.VM behaves as if it is 1 for all purposes except | ||
6 | direct reads of the bit | ||
7 | * the memory type produced by the first stage of the EL1&EL0 | ||
8 | translation regime is Normal Non-Shareable, | ||
9 | Inner Write-Back Read-Allocate Write-Allocate, | ||
10 | Outer Write-Back Read-Allocate Write-Allocate. | ||
11 | 4 | ||
12 | Implement this behaviour. | 5 | In particular, bits [19:18] are only present with FEAT_RME, |
6 | and bits [17:12] will only be present with FEAT_ECV. | ||
13 | 7 | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
16 | Message-id: 20181012144235.19646-5-peter.maydell@linaro.org | 10 | Message-id: 20240301183219.2424889-5-peter.maydell@linaro.org |
17 | --- | 11 | --- |
18 | target/arm/helper.c | 23 +++++++++++++++++++++-- | 12 | target/arm/helper.c | 18 ++++++++++++++++++ |
19 | 1 file changed, 21 insertions(+), 2 deletions(-) | 13 | 1 file changed, 18 insertions(+) |
20 | 14 | ||
21 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
22 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/helper.c | 17 | --- a/target/arm/helper.c |
24 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/helper.c |
25 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | 19 | @@ -XXX,XX +XXX,XX @@ static void gt_cnthctl_write(CPUARMState *env, const ARMCPRegInfo *ri, |
26 | * * The Non-secure TTBCR.EAE bit is set to 1 | 20 | { |
27 | * * The implementation includes EL2, and the value of HCR.VM is 1 | 21 | ARMCPU *cpu = env_archcpu(env); |
28 | * | 22 | uint32_t oldval = env->cp15.cnthctl_el2; |
29 | + * (Note that HCR.DC makes HCR.VM behave as if it is 1.) | 23 | + uint32_t valid_mask = |
30 | + * | 24 | + R_CNTHCTL_EL0PCTEN_E2H1_MASK | |
31 | * ATS1Hx always uses the 64bit format (not supported yet). | 25 | + R_CNTHCTL_EL0VCTEN_E2H1_MASK | |
32 | */ | 26 | + R_CNTHCTL_EVNTEN_MASK | |
33 | format64 = arm_s1_regime_using_lpae_format(env, mmu_idx); | 27 | + R_CNTHCTL_EVNTDIR_MASK | |
34 | 28 | + R_CNTHCTL_EVNTI_MASK | | |
35 | if (arm_feature(env, ARM_FEATURE_EL2)) { | 29 | + R_CNTHCTL_EL0VTEN_MASK | |
36 | if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | 30 | + R_CNTHCTL_EL0PTEN_MASK | |
37 | - format64 |= env->cp15.hcr_el2 & HCR_VM; | 31 | + R_CNTHCTL_EL1PCTEN_E2H1_MASK | |
38 | + format64 |= env->cp15.hcr_el2 & (HCR_VM | HCR_DC); | 32 | + R_CNTHCTL_EL1PTEN_MASK; |
39 | } else { | 33 | + |
40 | format64 |= arm_current_el(env) == 2; | 34 | + if (cpu_isar_feature(aa64_rme, cpu)) { |
41 | } | 35 | + valid_mask |= R_CNTHCTL_CNTVMASK_MASK | R_CNTHCTL_CNTPMASK_MASK; |
42 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_disabled(CPUARMState *env, | ||
43 | } | ||
44 | |||
45 | if (mmu_idx == ARMMMUIdx_S2NS) { | ||
46 | - return (env->cp15.hcr_el2 & HCR_VM) == 0; | ||
47 | + /* HCR.DC means HCR.VM behaves as 1 */ | ||
48 | + return (env->cp15.hcr_el2 & (HCR_DC | HCR_VM)) == 0; | ||
49 | } | ||
50 | |||
51 | if (env->cp15.hcr_el2 & HCR_TGE) { | ||
52 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_disabled(CPUARMState *env, | ||
53 | } | ||
54 | } | ||
55 | |||
56 | + if ((env->cp15.hcr_el2 & HCR_DC) && | ||
57 | + (mmu_idx == ARMMMUIdx_S1NSE0 || mmu_idx == ARMMMUIdx_S1NSE1)) { | ||
58 | + /* HCR.DC means SCTLR_EL1.M behaves as 0 */ | ||
59 | + return true; | ||
60 | + } | 36 | + } |
61 | + | 37 | + |
62 | return (regime_sctlr(env, mmu_idx) & SCTLR_M) == 0; | 38 | + /* Clear RES0 bits */ |
63 | } | 39 | + value &= valid_mask; |
64 | 40 | + | |
65 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | 41 | raw_write(env, ri, value); |
66 | 42 | ||
67 | /* Combine the S1 and S2 cache attributes, if needed */ | 43 | if ((oldval ^ value) & R_CNTHCTL_CNTVMASK_MASK) { |
68 | if (!ret && cacheattrs != NULL) { | ||
69 | + if (env->cp15.hcr_el2 & HCR_DC) { | ||
70 | + /* | ||
71 | + * HCR.DC forces the first stage attributes to | ||
72 | + * Normal Non-Shareable, | ||
73 | + * Inner Write-Back Read-Allocate Write-Allocate, | ||
74 | + * Outer Write-Back Read-Allocate Write-Allocate. | ||
75 | + */ | ||
76 | + cacheattrs->attrs = 0xff; | ||
77 | + cacheattrs->shareability = 0; | ||
78 | + } | ||
79 | *cacheattrs = combine_cacheattrs(*cacheattrs, cacheattrs2); | ||
80 | } | ||
81 | |||
82 | -- | 44 | -- |
83 | 2.19.1 | 45 | 2.34.1 |
84 | |||
85 | diff view generated by jsdifflib |
1 | For AArch32, exception return happens through certain kinds | 1 | The functionality defined by ID_AA64MMFR0_EL1.ECV == 1 is: |
---|---|---|---|
2 | of CPSR write. We don't currently have any CPU_LOG_INT logging | 2 | * four new trap bits for various counter and timer registers |
3 | of these events (unlike AArch64, where we log in the ERET | 3 | * the CNTHCTL_EL2.EVNTIS and CNTKCTL_EL1.EVNTIS bits which control |
4 | instruction). Add some suitable logging. | 4 | scaling of the event stream. This is a no-op for us, because we don't |
5 | implement the event stream (our WFE is a NOP): all we need to do is | ||
6 | allow CNTHCTL_EL2.ENVTIS to be read and written. | ||
7 | * extensions to PMSCR_EL1.PCT, PMSCR_EL2.PCT, TRFCR_EL1.TS and | ||
8 | TRFCR_EL2.TS: these are all no-ops for us, because we don't implement | ||
9 | FEAT_SPE or FEAT_TRF. | ||
10 | * new registers CNTPCTSS_EL0 and NCTVCTSS_EL0 which are | ||
11 | "self-sychronizing" views of the CNTPCT_EL0 and CNTVCT_EL0, meaning | ||
12 | that no barriers are needed around their accesses. For us these | ||
13 | are just the same as the normal views, because all our sysregs are | ||
14 | inherently self-sychronizing. | ||
5 | 15 | ||
6 | This will log exception returns like this: | 16 | In this commit we implement the trap handling and permit the new |
7 | Exception return from AArch32 hyp to usr PC 0x80100374 | 17 | CNTHCTL_EL2 bits to be written. |
8 | |||
9 | paralleling the existing logging in the exception_return | ||
10 | helper for AArch64 exception returns: | ||
11 | Exception return from AArch64 EL2 to AArch64 EL0 PC 0x8003045c | ||
12 | Exception return from AArch64 EL2 to AArch32 EL0 PC 0x8003045c | ||
13 | |||
14 | (Note that an AArch32 exception return can only be | ||
15 | AArch32->AArch32, never to AArch64.) | ||
16 | 18 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Message-id: 20181012144235.19646-2-peter.maydell@linaro.org | 21 | Message-id: 20240301183219.2424889-6-peter.maydell@linaro.org |
20 | --- | 22 | --- |
21 | target/arm/internals.h | 18 ++++++++++++++++++ | 23 | target/arm/cpu-features.h | 5 ++++ |
22 | target/arm/helper.c | 10 ++++++++++ | 24 | target/arm/helper.c | 51 +++++++++++++++++++++++++++++++++++---- |
23 | target/arm/translate.c | 7 +------ | 25 | 2 files changed, 51 insertions(+), 5 deletions(-) |
24 | 3 files changed, 29 insertions(+), 6 deletions(-) | ||
25 | 26 | ||
26 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 27 | diff --git a/target/arm/cpu-features.h b/target/arm/cpu-features.h |
27 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/target/arm/internals.h | 29 | --- a/target/arm/cpu-features.h |
29 | +++ b/target/arm/internals.h | 30 | +++ b/target/arm/cpu-features.h |
30 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t v7m_sp_limit(CPUARMState *env) | 31 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_fgt(const ARMISARegisters *id) |
31 | } | 32 | return FIELD_EX64(id->id_aa64mmfr0, ID_AA64MMFR0, FGT) != 0; |
32 | } | 33 | } |
33 | 34 | ||
34 | +/** | 35 | +static inline bool isar_feature_aa64_ecv_traps(const ARMISARegisters *id) |
35 | + * aarch32_mode_name(): Return name of the AArch32 CPU mode | ||
36 | + * @psr: Program Status Register indicating CPU mode | ||
37 | + * | ||
38 | + * Returns, for debug logging purposes, a printable representation | ||
39 | + * of the AArch32 CPU mode ("svc", "usr", etc) as indicated by | ||
40 | + * the low bits of the specified PSR. | ||
41 | + */ | ||
42 | +static inline const char *aarch32_mode_name(uint32_t psr) | ||
43 | +{ | 36 | +{ |
44 | + static const char cpu_mode_names[16][4] = { | 37 | + return FIELD_EX64(id->id_aa64mmfr0, ID_AA64MMFR0, ECV) > 0; |
45 | + "usr", "fiq", "irq", "svc", "???", "???", "mon", "abt", | ||
46 | + "???", "???", "hyp", "und", "???", "???", "???", "sys" | ||
47 | + }; | ||
48 | + | ||
49 | + return cpu_mode_names[psr & 0xf]; | ||
50 | +} | 38 | +} |
51 | + | 39 | + |
52 | #endif | 40 | static inline bool isar_feature_aa64_vh(const ARMISARegisters *id) |
41 | { | ||
42 | return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, VH) != 0; | ||
53 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 43 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
54 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/target/arm/helper.c | 45 | --- a/target/arm/helper.c |
56 | +++ b/target/arm/helper.c | 46 | +++ b/target/arm/helper.c |
57 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | 47 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_counter_access(CPUARMState *env, int timeridx, |
58 | mask |= CPSR_IL; | 48 | : !extract32(env->cp15.cnthctl_el2, 0, 1))) { |
59 | val |= CPSR_IL; | 49 | return CP_ACCESS_TRAP_EL2; |
50 | } | ||
51 | + if (has_el2 && timeridx == GTIMER_VIRT) { | ||
52 | + if (FIELD_EX64(env->cp15.cnthctl_el2, CNTHCTL, EL1TVCT)) { | ||
53 | + return CP_ACCESS_TRAP_EL2; | ||
54 | + } | ||
55 | + } | ||
56 | break; | ||
57 | } | ||
58 | return CP_ACCESS_OK; | ||
59 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_timer_access(CPUARMState *env, int timeridx, | ||
60 | } | ||
60 | } | 61 | } |
61 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
62 | + "Illegal AArch32 mode switch attempt from %s to %s\n", | ||
63 | + aarch32_mode_name(env->uncached_cpsr), | ||
64 | + aarch32_mode_name(val)); | ||
65 | } else { | ||
66 | + qemu_log_mask(CPU_LOG_INT, "%s %s to %s PC 0x%" PRIx32 "\n", | ||
67 | + write_type == CPSRWriteExceptionReturn ? | ||
68 | + "Exception return from AArch32" : | ||
69 | + "AArch32 mode switch from", | ||
70 | + aarch32_mode_name(env->uncached_cpsr), | ||
71 | + aarch32_mode_name(val), env->regs[15]); | ||
72 | switch_mode(env, val & CPSR_M); | ||
73 | } | 62 | } |
63 | + if (has_el2 && timeridx == GTIMER_VIRT) { | ||
64 | + if (FIELD_EX64(env->cp15.cnthctl_el2, CNTHCTL, EL1TVT)) { | ||
65 | + return CP_ACCESS_TRAP_EL2; | ||
66 | + } | ||
67 | + } | ||
68 | break; | ||
74 | } | 69 | } |
75 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 70 | return CP_ACCESS_OK; |
76 | index XXXXXXX..XXXXXXX 100644 | 71 | @@ -XXX,XX +XXX,XX @@ static void gt_cnthctl_write(CPUARMState *env, const ARMCPRegInfo *ri, |
77 | --- a/target/arm/translate.c | 72 | if (cpu_isar_feature(aa64_rme, cpu)) { |
78 | +++ b/target/arm/translate.c | 73 | valid_mask |= R_CNTHCTL_CNTVMASK_MASK | R_CNTHCTL_CNTPMASK_MASK; |
79 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb) | 74 | } |
80 | translator_loop(ops, &dc.base, cpu, tb); | 75 | + if (cpu_isar_feature(aa64_ecv_traps, cpu)) { |
76 | + valid_mask |= | ||
77 | + R_CNTHCTL_EL1TVT_MASK | | ||
78 | + R_CNTHCTL_EL1TVCT_MASK | | ||
79 | + R_CNTHCTL_EL1NVPCT_MASK | | ||
80 | + R_CNTHCTL_EL1NVVCT_MASK | | ||
81 | + R_CNTHCTL_EVNTIS_MASK; | ||
82 | + } | ||
83 | |||
84 | /* Clear RES0 bits */ | ||
85 | value &= valid_mask; | ||
86 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
87 | { | ||
88 | if (arm_current_el(env) == 1) { | ||
89 | /* This must be a FEAT_NV access */ | ||
90 | - /* TODO: FEAT_ECV will need to check CNTHCTL_EL2 here */ | ||
91 | return CP_ACCESS_OK; | ||
92 | } | ||
93 | if (!(arm_hcr_el2_eff(env) & HCR_E2H)) { | ||
94 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
95 | return CP_ACCESS_OK; | ||
81 | } | 96 | } |
82 | 97 | ||
83 | -static const char *cpu_mode_names[16] = { | 98 | +static CPAccessResult access_el1nvpct(CPUARMState *env, const ARMCPRegInfo *ri, |
84 | - "usr", "fiq", "irq", "svc", "???", "???", "mon", "abt", | 99 | + bool isread) |
85 | - "???", "???", "hyp", "und", "???", "???", "???", "sys" | 100 | +{ |
86 | -}; | 101 | + if (arm_current_el(env) == 1) { |
87 | - | 102 | + /* This must be a FEAT_NV access with NVx == 101 */ |
88 | void arm_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, | 103 | + if (FIELD_EX64(env->cp15.cnthctl_el2, CNTHCTL, EL1NVPCT)) { |
89 | int flags) | 104 | + return CP_ACCESS_TRAP_EL2; |
105 | + } | ||
106 | + } | ||
107 | + return e2h_access(env, ri, isread); | ||
108 | +} | ||
109 | + | ||
110 | +static CPAccessResult access_el1nvvct(CPUARMState *env, const ARMCPRegInfo *ri, | ||
111 | + bool isread) | ||
112 | +{ | ||
113 | + if (arm_current_el(env) == 1) { | ||
114 | + /* This must be a FEAT_NV access with NVx == 101 */ | ||
115 | + if (FIELD_EX64(env->cp15.cnthctl_el2, CNTHCTL, EL1NVVCT)) { | ||
116 | + return CP_ACCESS_TRAP_EL2; | ||
117 | + } | ||
118 | + } | ||
119 | + return e2h_access(env, ri, isread); | ||
120 | +} | ||
121 | + | ||
122 | /* Test if system register redirection is to occur in the current state. */ | ||
123 | static bool redirect_for_e2h(CPUARMState *env) | ||
90 | { | 124 | { |
91 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, | 125 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vhe_reginfo[] = { |
92 | psr & CPSR_V ? 'V' : '-', | 126 | { .name = "CNTP_CTL_EL02", .state = ARM_CP_STATE_AA64, |
93 | psr & CPSR_T ? 'T' : 'A', | 127 | .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 2, .opc2 = 1, |
94 | ns_status, | 128 | .type = ARM_CP_IO | ARM_CP_ALIAS, |
95 | - cpu_mode_names[psr & 0xf], (psr & 0x10) ? 32 : 26); | 129 | - .access = PL2_RW, .accessfn = e2h_access, |
96 | + aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); | 130 | + .access = PL2_RW, .accessfn = access_el1nvpct, |
97 | } | 131 | .nv2_redirect_offset = 0x180 | NV2_REDIR_NO_NV1, |
98 | 132 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].ctl), | |
99 | if (flags & CPU_DUMP_FPU) { | 133 | .writefn = gt_phys_ctl_write, .raw_writefn = raw_write }, |
134 | { .name = "CNTV_CTL_EL02", .state = ARM_CP_STATE_AA64, | ||
135 | .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 3, .opc2 = 1, | ||
136 | .type = ARM_CP_IO | ARM_CP_ALIAS, | ||
137 | - .access = PL2_RW, .accessfn = e2h_access, | ||
138 | + .access = PL2_RW, .accessfn = access_el1nvvct, | ||
139 | .nv2_redirect_offset = 0x170 | NV2_REDIR_NO_NV1, | ||
140 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].ctl), | ||
141 | .writefn = gt_virt_ctl_write, .raw_writefn = raw_write }, | ||
142 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vhe_reginfo[] = { | ||
143 | .type = ARM_CP_IO | ARM_CP_ALIAS, | ||
144 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval), | ||
145 | .nv2_redirect_offset = 0x178 | NV2_REDIR_NO_NV1, | ||
146 | - .access = PL2_RW, .accessfn = e2h_access, | ||
147 | + .access = PL2_RW, .accessfn = access_el1nvpct, | ||
148 | .writefn = gt_phys_cval_write, .raw_writefn = raw_write }, | ||
149 | { .name = "CNTV_CVAL_EL02", .state = ARM_CP_STATE_AA64, | ||
150 | .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 3, .opc2 = 2, | ||
151 | .type = ARM_CP_IO | ARM_CP_ALIAS, | ||
152 | .nv2_redirect_offset = 0x168 | NV2_REDIR_NO_NV1, | ||
153 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval), | ||
154 | - .access = PL2_RW, .accessfn = e2h_access, | ||
155 | + .access = PL2_RW, .accessfn = access_el1nvvct, | ||
156 | .writefn = gt_virt_cval_write, .raw_writefn = raw_write }, | ||
157 | #endif | ||
158 | }; | ||
100 | -- | 159 | -- |
101 | 2.19.1 | 160 | 2.34.1 |
102 | |||
103 | diff view generated by jsdifflib |
1 | The HCR_EL2 VI and VF bits are supposed to track whether there is | 1 | For FEAT_ECV, new registers CNTPCTSS_EL0 and CNTVCTSS_EL0 are |
---|---|---|---|
2 | a pending virtual IRQ or virtual FIQ. For QEMU we store the | 2 | defined, which are "self-synchronized" views of the physical and |
3 | pending VIRQ/VFIQ status in cs->interrupt_request, so this means: | 3 | virtual counts as seen in the CNTPCT_EL0 and CNTVCT_EL0 registers |
4 | * if the register is read we must get these bit values from | 4 | (meaning that no barriers are needed around accesses to them to |
5 | cs->interrupt_request | 5 | ensure that reads of them do not occur speculatively and out-of-order |
6 | * if the register is written then we must write the bit | 6 | with other instructions). |
7 | values back into cs->interrupt_request | 7 | |
8 | For QEMU, all our system registers are self-synchronized, so we can | ||
9 | simply copy the existing implementation of CNTPCT_EL0 and CNTVCT_EL0 | ||
10 | to the new register encodings. | ||
11 | |||
12 | This means we now implement all the functionality required for | ||
13 | ID_AA64MMFR0_EL1.ECV == 0b0001. | ||
8 | 14 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20181012144235.19646-7-peter.maydell@linaro.org | 17 | Message-id: 20240301183219.2424889-7-peter.maydell@linaro.org |
12 | --- | 18 | --- |
13 | target/arm/helper.c | 47 +++++++++++++++++++++++++++++++++++++++++---- | 19 | target/arm/helper.c | 43 +++++++++++++++++++++++++++++++++++++++++++ |
14 | 1 file changed, 43 insertions(+), 4 deletions(-) | 20 | 1 file changed, 43 insertions(+) |
15 | 21 | ||
16 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 22 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper.c | 24 | --- a/target/arm/helper.c |
19 | +++ b/target/arm/helper.c | 25 | +++ b/target/arm/helper.c |
20 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_no_el2_v8_cp_reginfo[] = { | 26 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { |
21 | static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 27 | }, |
22 | { | 28 | }; |
23 | ARMCPU *cpu = arm_env_get_cpu(env); | 29 | |
24 | + CPUState *cs = ENV_GET_CPU(env); | 30 | +/* |
25 | uint64_t valid_mask = HCR_MASK; | 31 | + * FEAT_ECV adds extra views of CNTVCT_EL0 and CNTPCT_EL0 which |
26 | 32 | + * are "self-synchronizing". For QEMU all sysregs are self-synchronizing, | |
27 | if (arm_feature(env, ARM_FEATURE_EL3)) { | 33 | + * so our implementations here are identical to the normal registers. |
28 | @@ -XXX,XX +XXX,XX @@ static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 34 | + */ |
29 | /* Clear RES0 bits. */ | 35 | +static const ARMCPRegInfo gen_timer_ecv_cp_reginfo[] = { |
30 | value &= valid_mask; | 36 | + { .name = "CNTVCTSS", .cp = 15, .crm = 14, .opc1 = 9, |
31 | 37 | + .access = PL0_R, .type = ARM_CP_64BIT | ARM_CP_NO_RAW | ARM_CP_IO, | |
32 | + /* | 38 | + .accessfn = gt_vct_access, |
33 | + * VI and VF are kept in cs->interrupt_request. Modifying that | 39 | + .readfn = gt_virt_cnt_read, .resetfn = arm_cp_reset_ignore, |
34 | + * requires that we have the iothread lock, which is done by | 40 | + }, |
35 | + * marking the reginfo structs as ARM_CP_IO. | 41 | + { .name = "CNTVCTSS_EL0", .state = ARM_CP_STATE_AA64, |
36 | + * Note that if a write to HCR pends a VIRQ or VFIQ it is never | 42 | + .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 6, |
37 | + * possible for it to be taken immediately, because VIRQ and | 43 | + .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO, |
38 | + * VFIQ are masked unless running at EL0 or EL1, and HCR | 44 | + .accessfn = gt_vct_access, .readfn = gt_virt_cnt_read, |
39 | + * can only be written at EL2. | 45 | + }, |
40 | + */ | 46 | + { .name = "CNTPCTSS", .cp = 15, .crm = 14, .opc1 = 8, |
41 | + g_assert(qemu_mutex_iothread_locked()); | 47 | + .access = PL0_R, .type = ARM_CP_64BIT | ARM_CP_NO_RAW | ARM_CP_IO, |
42 | + if (value & HCR_VI) { | 48 | + .accessfn = gt_pct_access, |
43 | + cs->interrupt_request |= CPU_INTERRUPT_VIRQ; | 49 | + .readfn = gt_cnt_read, .resetfn = arm_cp_reset_ignore, |
44 | + } else { | 50 | + }, |
45 | + cs->interrupt_request &= ~CPU_INTERRUPT_VIRQ; | 51 | + { .name = "CNTPCTSS_EL0", .state = ARM_CP_STATE_AA64, |
52 | + .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 5, | ||
53 | + .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO, | ||
54 | + .accessfn = gt_pct_access, .readfn = gt_cnt_read, | ||
55 | + }, | ||
56 | +}; | ||
57 | + | ||
58 | #else | ||
59 | |||
60 | /* | ||
61 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
62 | }, | ||
63 | }; | ||
64 | |||
65 | +/* | ||
66 | + * CNTVCTSS_EL0 has the same trap conditions as CNTVCT_EL0, so it also | ||
67 | + * is exposed to userspace by Linux. | ||
68 | + */ | ||
69 | +static const ARMCPRegInfo gen_timer_ecv_cp_reginfo[] = { | ||
70 | + { .name = "CNTVCTSS_EL0", .state = ARM_CP_STATE_AA64, | ||
71 | + .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 6, | ||
72 | + .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO, | ||
73 | + .readfn = gt_virt_cnt_read, | ||
74 | + }, | ||
75 | +}; | ||
76 | + | ||
77 | #endif | ||
78 | |||
79 | static void par_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
80 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
81 | if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { | ||
82 | define_arm_cp_regs(cpu, generic_timer_cp_reginfo); | ||
83 | } | ||
84 | + if (cpu_isar_feature(aa64_ecv_traps, cpu)) { | ||
85 | + define_arm_cp_regs(cpu, gen_timer_ecv_cp_reginfo); | ||
46 | + } | 86 | + } |
47 | + if (value & HCR_VF) { | 87 | if (arm_feature(env, ARM_FEATURE_VAPA)) { |
48 | + cs->interrupt_request |= CPU_INTERRUPT_VFIQ; | 88 | ARMCPRegInfo vapa_cp_reginfo[] = { |
49 | + } else { | 89 | { .name = "PAR", .cp = 15, .crn = 7, .crm = 4, .opc1 = 0, .opc2 = 0, |
50 | + cs->interrupt_request &= ~CPU_INTERRUPT_VFIQ; | ||
51 | + } | ||
52 | + value &= ~(HCR_VI | HCR_VF); | ||
53 | + | ||
54 | /* These bits change the MMU setup: | ||
55 | * HCR_VM enables stage 2 translation | ||
56 | * HCR_PTW forbids certain page-table setups | ||
57 | @@ -XXX,XX +XXX,XX @@ static void hcr_writelow(CPUARMState *env, const ARMCPRegInfo *ri, | ||
58 | hcr_write(env, NULL, value); | ||
59 | } | ||
60 | |||
61 | +static uint64_t hcr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
62 | +{ | ||
63 | + /* The VI and VF bits live in cs->interrupt_request */ | ||
64 | + uint64_t ret = env->cp15.hcr_el2 & ~(HCR_VI | HCR_VF); | ||
65 | + CPUState *cs = ENV_GET_CPU(env); | ||
66 | + | ||
67 | + if (cs->interrupt_request & CPU_INTERRUPT_VIRQ) { | ||
68 | + ret |= HCR_VI; | ||
69 | + } | ||
70 | + if (cs->interrupt_request & CPU_INTERRUPT_VFIQ) { | ||
71 | + ret |= HCR_VF; | ||
72 | + } | ||
73 | + return ret; | ||
74 | +} | ||
75 | + | ||
76 | static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
77 | { .name = "HCR_EL2", .state = ARM_CP_STATE_AA64, | ||
78 | + .type = ARM_CP_IO, | ||
79 | .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0, | ||
80 | .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.hcr_el2), | ||
81 | - .writefn = hcr_write }, | ||
82 | + .writefn = hcr_write, .readfn = hcr_read }, | ||
83 | { .name = "HCR", .state = ARM_CP_STATE_AA32, | ||
84 | - .type = ARM_CP_ALIAS, | ||
85 | + .type = ARM_CP_ALIAS | ARM_CP_IO, | ||
86 | .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0, | ||
87 | .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.hcr_el2), | ||
88 | - .writefn = hcr_writelow }, | ||
89 | + .writefn = hcr_writelow, .readfn = hcr_read }, | ||
90 | { .name = "ELR_EL2", .state = ARM_CP_STATE_AA64, | ||
91 | .type = ARM_CP_ALIAS, | ||
92 | .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 0, .opc2 = 1, | ||
93 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
94 | |||
95 | static const ARMCPRegInfo el2_v8_cp_reginfo[] = { | ||
96 | { .name = "HCR2", .state = ARM_CP_STATE_AA32, | ||
97 | - .type = ARM_CP_ALIAS, | ||
98 | + .type = ARM_CP_ALIAS | ARM_CP_IO, | ||
99 | .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4, | ||
100 | .access = PL2_RW, | ||
101 | .fieldoffset = offsetofhigh32(CPUARMState, cp15.hcr_el2), | ||
102 | -- | 90 | -- |
103 | 2.19.1 | 91 | 2.34.1 |
104 | |||
105 | diff view generated by jsdifflib |
1 | The HCR.FB virtualization configuration register bit requests that | 1 | When ID_AA64MMFR0_EL1.ECV is 0b0010, a new register CNTPOFF_EL2 is |
---|---|---|---|
2 | TLB maintenance, branch predictor invalidate-all and icache | 2 | implemented. This is similar to the existing CNTVOFF_EL2, except |
3 | invalidate-all operations performed in NS EL1 should be upgraded | 3 | that it controls a hypervisor-adjustable offset made to the physical |
4 | from "local CPU only to "broadcast within Inner Shareable domain". | 4 | counter and timer. |
5 | For QEMU we NOP the branch predictor and icache operations, so | 5 | |
6 | we only need to upgrade the TLB invalidates: | 6 | Implement the handling for this register, which includes control/trap |
7 | AArch32 TLBIALL, TLBIMVA, TLBIASID, DTLBIALL, DTLBIMVA, DTLBIASID, | 7 | bits in SCR_EL3 and CNTHCTL_EL2. |
8 | ITLBIALL, ITLBIMVA, ITLBIASID, TLBIMVAA, TLBIMVAL, TLBIMVAAL | ||
9 | AArch64 TLBI VMALLE1, TLBI VAE1, TLBI ASIDE1, TLBI VAAE1, | ||
10 | TLBI VALE1, TLBI VAALE1 | ||
11 | 8 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 20181012144235.19646-4-peter.maydell@linaro.org | 11 | Message-id: 20240301183219.2424889-8-peter.maydell@linaro.org |
15 | --- | 12 | --- |
16 | target/arm/helper.c | 191 +++++++++++++++++++++++++++----------------- | 13 | target/arm/cpu-features.h | 5 +++ |
17 | 1 file changed, 116 insertions(+), 75 deletions(-) | 14 | target/arm/cpu.h | 1 + |
15 | target/arm/helper.c | 68 +++++++++++++++++++++++++++++++++++++-- | ||
16 | target/arm/trace-events | 1 + | ||
17 | 4 files changed, 73 insertions(+), 2 deletions(-) | ||
18 | 18 | ||
19 | diff --git a/target/arm/cpu-features.h b/target/arm/cpu-features.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/cpu-features.h | ||
22 | +++ b/target/arm/cpu-features.h | ||
23 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ecv_traps(const ARMISARegisters *id) | ||
24 | return FIELD_EX64(id->id_aa64mmfr0, ID_AA64MMFR0, ECV) > 0; | ||
25 | } | ||
26 | |||
27 | +static inline bool isar_feature_aa64_ecv(const ARMISARegisters *id) | ||
28 | +{ | ||
29 | + return FIELD_EX64(id->id_aa64mmfr0, ID_AA64MMFR0, ECV) > 1; | ||
30 | +} | ||
31 | + | ||
32 | static inline bool isar_feature_aa64_vh(const ARMISARegisters *id) | ||
33 | { | ||
34 | return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, VH) != 0; | ||
35 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/cpu.h | ||
38 | +++ b/target/arm/cpu.h | ||
39 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
40 | uint64_t c14_cntkctl; /* Timer Control register */ | ||
41 | uint64_t cnthctl_el2; /* Counter/Timer Hyp Control register */ | ||
42 | uint64_t cntvoff_el2; /* Counter Virtual Offset register */ | ||
43 | + uint64_t cntpoff_el2; /* Counter Physical Offset register */ | ||
44 | ARMGenericTimer c14_timer[NUM_GTIMERS]; | ||
45 | uint32_t c15_cpar; /* XScale Coprocessor Access Register */ | ||
46 | uint32_t c15_ticonfig; /* TI925T configuration byte. */ | ||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 47 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
20 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 49 | --- a/target/arm/helper.c |
22 | +++ b/target/arm/helper.c | 50 | +++ b/target/arm/helper.c |
23 | @@ -XXX,XX +XXX,XX @@ static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 51 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
24 | raw_write(env, ri, value); | 52 | if (cpu_isar_feature(aa64_rme, cpu)) { |
53 | valid_mask |= SCR_NSE | SCR_GPF; | ||
54 | } | ||
55 | + if (cpu_isar_feature(aa64_ecv, cpu)) { | ||
56 | + valid_mask |= SCR_ECVEN; | ||
57 | + } | ||
58 | } else { | ||
59 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
60 | if (cpu_isar_feature(aa32_ras, cpu)) { | ||
61 | @@ -XXX,XX +XXX,XX @@ void gt_rme_post_el_change(ARMCPU *cpu, void *ignored) | ||
62 | gt_update_irq(cpu, GTIMER_PHYS); | ||
25 | } | 63 | } |
26 | 64 | ||
27 | -static void tlbiall_write(CPUARMState *env, const ARMCPRegInfo *ri, | 65 | +static uint64_t gt_phys_raw_cnt_offset(CPUARMState *env) |
28 | - uint64_t value) | ||
29 | -{ | ||
30 | - /* Invalidate all (TLBIALL) */ | ||
31 | - ARMCPU *cpu = arm_env_get_cpu(env); | ||
32 | - | ||
33 | - tlb_flush(CPU(cpu)); | ||
34 | -} | ||
35 | - | ||
36 | -static void tlbimva_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
37 | - uint64_t value) | ||
38 | -{ | ||
39 | - /* Invalidate single TLB entry by MVA and ASID (TLBIMVA) */ | ||
40 | - ARMCPU *cpu = arm_env_get_cpu(env); | ||
41 | - | ||
42 | - tlb_flush_page(CPU(cpu), value & TARGET_PAGE_MASK); | ||
43 | -} | ||
44 | - | ||
45 | -static void tlbiasid_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
46 | - uint64_t value) | ||
47 | -{ | ||
48 | - /* Invalidate by ASID (TLBIASID) */ | ||
49 | - ARMCPU *cpu = arm_env_get_cpu(env); | ||
50 | - | ||
51 | - tlb_flush(CPU(cpu)); | ||
52 | -} | ||
53 | - | ||
54 | -static void tlbimvaa_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
55 | - uint64_t value) | ||
56 | -{ | ||
57 | - /* Invalidate single entry by MVA, all ASIDs (TLBIMVAA) */ | ||
58 | - ARMCPU *cpu = arm_env_get_cpu(env); | ||
59 | - | ||
60 | - tlb_flush_page(CPU(cpu), value & TARGET_PAGE_MASK); | ||
61 | -} | ||
62 | - | ||
63 | /* IS variants of TLB operations must affect all cores */ | ||
64 | static void tlbiall_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
65 | uint64_t value) | ||
66 | @@ -XXX,XX +XXX,XX @@ static void tlbimvaa_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
67 | tlb_flush_page_all_cpus_synced(cs, value & TARGET_PAGE_MASK); | ||
68 | } | ||
69 | |||
70 | +/* | ||
71 | + * Non-IS variants of TLB operations are upgraded to | ||
72 | + * IS versions if we are at NS EL1 and HCR_EL2.FB is set to | ||
73 | + * force broadcast of these operations. | ||
74 | + */ | ||
75 | +static bool tlb_force_broadcast(CPUARMState *env) | ||
76 | +{ | 66 | +{ |
77 | + return (env->cp15.hcr_el2 & HCR_FB) && | 67 | + if ((env->cp15.scr_el3 & SCR_ECVEN) && |
78 | + arm_current_el(env) == 1 && arm_is_secure_below_el3(env); | 68 | + FIELD_EX64(env->cp15.cnthctl_el2, CNTHCTL, ECV) && |
69 | + arm_is_el2_enabled(env) && | ||
70 | + (arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) { | ||
71 | + return env->cp15.cntpoff_el2; | ||
72 | + } | ||
73 | + return 0; | ||
79 | +} | 74 | +} |
80 | + | 75 | + |
81 | +static void tlbiall_write(CPUARMState *env, const ARMCPRegInfo *ri, | 76 | +static uint64_t gt_phys_cnt_offset(CPUARMState *env) |
82 | + uint64_t value) | ||
83 | +{ | 77 | +{ |
84 | + /* Invalidate all (TLBIALL) */ | 78 | + if (arm_current_el(env) >= 2) { |
85 | + ARMCPU *cpu = arm_env_get_cpu(env); | 79 | + return 0; |
86 | + | ||
87 | + if (tlb_force_broadcast(env)) { | ||
88 | + tlbiall_is_write(env, NULL, value); | ||
89 | + return; | ||
90 | + } | 80 | + } |
91 | + | 81 | + return gt_phys_raw_cnt_offset(env); |
92 | + tlb_flush(CPU(cpu)); | ||
93 | +} | 82 | +} |
94 | + | 83 | + |
95 | +static void tlbimva_write(CPUARMState *env, const ARMCPRegInfo *ri, | 84 | static void gt_recalc_timer(ARMCPU *cpu, int timeridx) |
96 | + uint64_t value) | 85 | { |
86 | ARMGenericTimer *gt = &cpu->env.cp15.c14_timer[timeridx]; | ||
87 | @@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx) | ||
88 | * reset timer to when ISTATUS next has to change | ||
89 | */ | ||
90 | uint64_t offset = timeridx == GTIMER_VIRT ? | ||
91 | - cpu->env.cp15.cntvoff_el2 : 0; | ||
92 | + cpu->env.cp15.cntvoff_el2 : gt_phys_raw_cnt_offset(&cpu->env); | ||
93 | uint64_t count = gt_get_countervalue(&cpu->env); | ||
94 | /* Note that this must be unsigned 64 bit arithmetic: */ | ||
95 | int istatus = count - offset >= gt->cval; | ||
96 | @@ -XXX,XX +XXX,XX @@ static void gt_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri, | ||
97 | |||
98 | static uint64_t gt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
99 | { | ||
100 | - return gt_get_countervalue(env); | ||
101 | + return gt_get_countervalue(env) - gt_phys_cnt_offset(env); | ||
102 | } | ||
103 | |||
104 | static uint64_t gt_virt_cnt_offset(CPUARMState *env) | ||
105 | @@ -XXX,XX +XXX,XX @@ static uint64_t gt_tval_read(CPUARMState *env, const ARMCPRegInfo *ri, | ||
106 | case GTIMER_HYPVIRT: | ||
107 | offset = gt_virt_cnt_offset(env); | ||
108 | break; | ||
109 | + case GTIMER_PHYS: | ||
110 | + offset = gt_phys_cnt_offset(env); | ||
111 | + break; | ||
112 | } | ||
113 | |||
114 | return (uint32_t)(env->cp15.c14_timer[timeridx].cval - | ||
115 | @@ -XXX,XX +XXX,XX @@ static void gt_tval_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
116 | case GTIMER_HYPVIRT: | ||
117 | offset = gt_virt_cnt_offset(env); | ||
118 | break; | ||
119 | + case GTIMER_PHYS: | ||
120 | + offset = gt_phys_cnt_offset(env); | ||
121 | + break; | ||
122 | } | ||
123 | |||
124 | trace_arm_gt_tval_write(timeridx, value); | ||
125 | @@ -XXX,XX +XXX,XX @@ static void gt_cnthctl_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
126 | R_CNTHCTL_EL1NVVCT_MASK | | ||
127 | R_CNTHCTL_EVNTIS_MASK; | ||
128 | } | ||
129 | + if (cpu_isar_feature(aa64_ecv, cpu)) { | ||
130 | + valid_mask |= R_CNTHCTL_ECV_MASK; | ||
131 | + } | ||
132 | |||
133 | /* Clear RES0 bits */ | ||
134 | value &= valid_mask; | ||
135 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gen_timer_ecv_cp_reginfo[] = { | ||
136 | }, | ||
137 | }; | ||
138 | |||
139 | +static CPAccessResult gt_cntpoff_access(CPUARMState *env, | ||
140 | + const ARMCPRegInfo *ri, | ||
141 | + bool isread) | ||
97 | +{ | 142 | +{ |
98 | + /* Invalidate single TLB entry by MVA and ASID (TLBIMVA) */ | 143 | + if (arm_current_el(env) == 2 && !(env->cp15.scr_el3 & SCR_ECVEN)) { |
99 | + ARMCPU *cpu = arm_env_get_cpu(env); | 144 | + return CP_ACCESS_TRAP_EL3; |
100 | + | ||
101 | + if (tlb_force_broadcast(env)) { | ||
102 | + tlbimva_is_write(env, NULL, value); | ||
103 | + return; | ||
104 | + } | 145 | + } |
105 | + | 146 | + return CP_ACCESS_OK; |
106 | + tlb_flush_page(CPU(cpu), value & TARGET_PAGE_MASK); | ||
107 | +} | 147 | +} |
108 | + | 148 | + |
109 | +static void tlbiasid_write(CPUARMState *env, const ARMCPRegInfo *ri, | 149 | +static void gt_cntpoff_write(CPUARMState *env, const ARMCPRegInfo *ri, |
110 | + uint64_t value) | 150 | + uint64_t value) |
111 | +{ | 151 | +{ |
112 | + /* Invalidate by ASID (TLBIASID) */ | 152 | + ARMCPU *cpu = env_archcpu(env); |
113 | + ARMCPU *cpu = arm_env_get_cpu(env); | ||
114 | + | 153 | + |
115 | + if (tlb_force_broadcast(env)) { | 154 | + trace_arm_gt_cntpoff_write(value); |
116 | + tlbiasid_is_write(env, NULL, value); | 155 | + raw_write(env, ri, value); |
117 | + return; | 156 | + gt_recalc_timer(cpu, GTIMER_PHYS); |
118 | + } | ||
119 | + | ||
120 | + tlb_flush(CPU(cpu)); | ||
121 | +} | 157 | +} |
122 | + | 158 | + |
123 | +static void tlbimvaa_write(CPUARMState *env, const ARMCPRegInfo *ri, | 159 | +static const ARMCPRegInfo gen_timer_cntpoff_reginfo = { |
124 | + uint64_t value) | 160 | + .name = "CNTPOFF_EL2", .state = ARM_CP_STATE_AA64, |
125 | +{ | 161 | + .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 0, .opc2 = 6, |
126 | + /* Invalidate single entry by MVA, all ASIDs (TLBIMVAA) */ | 162 | + .access = PL2_RW, .type = ARM_CP_IO, .resetvalue = 0, |
127 | + ARMCPU *cpu = arm_env_get_cpu(env); | 163 | + .accessfn = gt_cntpoff_access, .writefn = gt_cntpoff_write, |
128 | + | 164 | + .nv2_redirect_offset = 0x1a8, |
129 | + if (tlb_force_broadcast(env)) { | 165 | + .fieldoffset = offsetof(CPUARMState, cp15.cntpoff_el2), |
130 | + tlbimvaa_is_write(env, NULL, value); | 166 | +}; |
131 | + return; | 167 | #else |
168 | |||
169 | /* | ||
170 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
171 | if (cpu_isar_feature(aa64_ecv_traps, cpu)) { | ||
172 | define_arm_cp_regs(cpu, gen_timer_ecv_cp_reginfo); | ||
173 | } | ||
174 | +#ifndef CONFIG_USER_ONLY | ||
175 | + if (cpu_isar_feature(aa64_ecv, cpu)) { | ||
176 | + define_one_arm_cp_reg(cpu, &gen_timer_cntpoff_reginfo); | ||
132 | + } | 177 | + } |
133 | + | 178 | +#endif |
134 | + tlb_flush_page(CPU(cpu), value & TARGET_PAGE_MASK); | 179 | if (arm_feature(env, ARM_FEATURE_VAPA)) { |
135 | +} | 180 | ARMCPRegInfo vapa_cp_reginfo[] = { |
136 | + | 181 | { .name = "PAR", .cp = 15, .crn = 7, .crm = 4, .opc1 = 0, .opc2 = 0, |
137 | static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri, | 182 | diff --git a/target/arm/trace-events b/target/arm/trace-events |
138 | uint64_t value) | 183 | index XXXXXXX..XXXXXXX 100644 |
139 | { | 184 | --- a/target/arm/trace-events |
140 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_access(CPUARMState *env, | 185 | +++ b/target/arm/trace-events |
141 | * Page D4-1736 (DDI0487A.b) | 186 | @@ -XXX,XX +XXX,XX @@ arm_gt_tval_write(int timer, uint64_t value) "gt_tval_write: timer %d value 0x%" |
142 | */ | 187 | arm_gt_ctl_write(int timer, uint64_t value) "gt_ctl_write: timer %d value 0x%" PRIx64 |
143 | 188 | arm_gt_imask_toggle(int timer) "gt_ctl_write: timer %d IMASK toggle" | |
144 | -static void tlbi_aa64_vmalle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | 189 | arm_gt_cntvoff_write(uint64_t value) "gt_cntvoff_write: value 0x%" PRIx64 |
145 | - uint64_t value) | 190 | +arm_gt_cntpoff_write(uint64_t value) "gt_cntpoff_write: value 0x%" PRIx64 |
146 | -{ | 191 | arm_gt_update_irq(int timer, int irqstate) "gt_update_irq: timer %d irqstate %d" |
147 | - CPUState *cs = ENV_GET_CPU(env); | 192 | |
148 | - | 193 | # kvm.c |
149 | - if (arm_is_secure_below_el3(env)) { | ||
150 | - tlb_flush_by_mmuidx(cs, | ||
151 | - ARMMMUIdxBit_S1SE1 | | ||
152 | - ARMMMUIdxBit_S1SE0); | ||
153 | - } else { | ||
154 | - tlb_flush_by_mmuidx(cs, | ||
155 | - ARMMMUIdxBit_S12NSE1 | | ||
156 | - ARMMMUIdxBit_S12NSE0); | ||
157 | - } | ||
158 | -} | ||
159 | - | ||
160 | static void tlbi_aa64_vmalle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
161 | uint64_t value) | ||
162 | { | ||
163 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vmalle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
164 | } | ||
165 | } | ||
166 | |||
167 | +static void tlbi_aa64_vmalle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
168 | + uint64_t value) | ||
169 | +{ | ||
170 | + CPUState *cs = ENV_GET_CPU(env); | ||
171 | + | ||
172 | + if (tlb_force_broadcast(env)) { | ||
173 | + tlbi_aa64_vmalle1_write(env, NULL, value); | ||
174 | + return; | ||
175 | + } | ||
176 | + | ||
177 | + if (arm_is_secure_below_el3(env)) { | ||
178 | + tlb_flush_by_mmuidx(cs, | ||
179 | + ARMMMUIdxBit_S1SE1 | | ||
180 | + ARMMMUIdxBit_S1SE0); | ||
181 | + } else { | ||
182 | + tlb_flush_by_mmuidx(cs, | ||
183 | + ARMMMUIdxBit_S12NSE1 | | ||
184 | + ARMMMUIdxBit_S12NSE0); | ||
185 | + } | ||
186 | +} | ||
187 | + | ||
188 | static void tlbi_aa64_alle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
189 | uint64_t value) | ||
190 | { | ||
191 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
192 | tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E3); | ||
193 | } | ||
194 | |||
195 | -static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
196 | - uint64_t value) | ||
197 | -{ | ||
198 | - /* Invalidate by VA, EL1&0 (AArch64 version). | ||
199 | - * Currently handles all of VAE1, VAAE1, VAALE1 and VALE1, | ||
200 | - * since we don't support flush-for-specific-ASID-only or | ||
201 | - * flush-last-level-only. | ||
202 | - */ | ||
203 | - ARMCPU *cpu = arm_env_get_cpu(env); | ||
204 | - CPUState *cs = CPU(cpu); | ||
205 | - uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
206 | - | ||
207 | - if (arm_is_secure_below_el3(env)) { | ||
208 | - tlb_flush_page_by_mmuidx(cs, pageaddr, | ||
209 | - ARMMMUIdxBit_S1SE1 | | ||
210 | - ARMMMUIdxBit_S1SE0); | ||
211 | - } else { | ||
212 | - tlb_flush_page_by_mmuidx(cs, pageaddr, | ||
213 | - ARMMMUIdxBit_S12NSE1 | | ||
214 | - ARMMMUIdxBit_S12NSE0); | ||
215 | - } | ||
216 | -} | ||
217 | - | ||
218 | static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
219 | uint64_t value) | ||
220 | { | ||
221 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
222 | } | ||
223 | } | ||
224 | |||
225 | +static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
226 | + uint64_t value) | ||
227 | +{ | ||
228 | + /* Invalidate by VA, EL1&0 (AArch64 version). | ||
229 | + * Currently handles all of VAE1, VAAE1, VAALE1 and VALE1, | ||
230 | + * since we don't support flush-for-specific-ASID-only or | ||
231 | + * flush-last-level-only. | ||
232 | + */ | ||
233 | + ARMCPU *cpu = arm_env_get_cpu(env); | ||
234 | + CPUState *cs = CPU(cpu); | ||
235 | + uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
236 | + | ||
237 | + if (tlb_force_broadcast(env)) { | ||
238 | + tlbi_aa64_vae1is_write(env, NULL, value); | ||
239 | + return; | ||
240 | + } | ||
241 | + | ||
242 | + if (arm_is_secure_below_el3(env)) { | ||
243 | + tlb_flush_page_by_mmuidx(cs, pageaddr, | ||
244 | + ARMMMUIdxBit_S1SE1 | | ||
245 | + ARMMMUIdxBit_S1SE0); | ||
246 | + } else { | ||
247 | + tlb_flush_page_by_mmuidx(cs, pageaddr, | ||
248 | + ARMMMUIdxBit_S12NSE1 | | ||
249 | + ARMMMUIdxBit_S12NSE0); | ||
250 | + } | ||
251 | +} | ||
252 | + | ||
253 | static void tlbi_aa64_vae2is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
254 | uint64_t value) | ||
255 | { | ||
256 | -- | 194 | -- |
257 | 2.19.1 | 195 | 2.34.1 |
258 | |||
259 | diff view generated by jsdifflib |
1 | The A/I/F bits in ISR_EL1 should track the virtual interrupt | 1 | Enable all FEAT_ECV features on the 'max' CPU. |
---|---|---|---|
2 | status, not the physical interrupt status, if the associated | ||
3 | HCR_EL2.AMO/IMO/FMO bit is set. Implement this, rather than | ||
4 | always showing the physical interrupt status. | ||
5 | |||
6 | We don't currently implement anything to do with external | ||
7 | aborts, so this applies only to the I and F bits (though it | ||
8 | ought to be possible for the outer guest to present a virtual | ||
9 | external abort to the inner guest, even if QEMU doesn't | ||
10 | emulate physical external aborts, so there is missing | ||
11 | functionality in this area). | ||
12 | 2 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 20181012144235.19646-6-peter.maydell@linaro.org | 6 | Message-id: 20240301183219.2424889-9-peter.maydell@linaro.org |
16 | --- | 7 | --- |
17 | target/arm/helper.c | 22 ++++++++++++++++++---- | 8 | docs/system/arm/emulation.rst | 1 + |
18 | 1 file changed, 18 insertions(+), 4 deletions(-) | 9 | target/arm/tcg/cpu64.c | 1 + |
10 | 2 files changed, 2 insertions(+) | ||
19 | 11 | ||
20 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 12 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
21 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper.c | 14 | --- a/docs/system/arm/emulation.rst |
23 | +++ b/target/arm/helper.c | 15 | +++ b/docs/system/arm/emulation.rst |
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t isr_read(CPUARMState *env, const ARMCPRegInfo *ri) | 16 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
25 | CPUState *cs = ENV_GET_CPU(env); | 17 | - FEAT_DotProd (Advanced SIMD dot product instructions) |
26 | uint64_t ret = 0; | 18 | - FEAT_DoubleFault (Double Fault Extension) |
27 | 19 | - FEAT_E0PD (Preventing EL0 access to halves of address maps) | |
28 | - if (cs->interrupt_request & CPU_INTERRUPT_HARD) { | 20 | +- FEAT_ECV (Enhanced Counter Virtualization) |
29 | - ret |= CPSR_I; | 21 | - FEAT_EPAC (Enhanced pointer authentication) |
30 | + if (arm_hcr_el2_imo(env)) { | 22 | - FEAT_ETS (Enhanced Translation Synchronization) |
31 | + if (cs->interrupt_request & CPU_INTERRUPT_VIRQ) { | 23 | - FEAT_EVT (Enhanced Virtualization Traps) |
32 | + ret |= CPSR_I; | 24 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
33 | + } | 25 | index XXXXXXX..XXXXXXX 100644 |
34 | + } else { | 26 | --- a/target/arm/tcg/cpu64.c |
35 | + if (cs->interrupt_request & CPU_INTERRUPT_HARD) { | 27 | +++ b/target/arm/tcg/cpu64.c |
36 | + ret |= CPSR_I; | 28 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) |
37 | + } | 29 | t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN64_2, 2); /* 64k stage2 supported */ |
38 | } | 30 | t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN4_2, 2); /* 4k stage2 supported */ |
39 | - if (cs->interrupt_request & CPU_INTERRUPT_FIQ) { | 31 | t = FIELD_DP64(t, ID_AA64MMFR0, FGT, 1); /* FEAT_FGT */ |
40 | - ret |= CPSR_F; | 32 | + t = FIELD_DP64(t, ID_AA64MMFR0, ECV, 2); /* FEAT_ECV */ |
41 | + | 33 | cpu->isar.id_aa64mmfr0 = t; |
42 | + if (arm_hcr_el2_fmo(env)) { | 34 | |
43 | + if (cs->interrupt_request & CPU_INTERRUPT_VFIQ) { | 35 | t = cpu->isar.id_aa64mmfr1; |
44 | + ret |= CPSR_F; | ||
45 | + } | ||
46 | + } else { | ||
47 | + if (cs->interrupt_request & CPU_INTERRUPT_FIQ) { | ||
48 | + ret |= CPSR_F; | ||
49 | + } | ||
50 | } | ||
51 | + | ||
52 | /* External aborts are not possible in QEMU so A bit is always clear */ | ||
53 | return ret; | ||
54 | } | ||
55 | -- | 36 | -- |
56 | 2.19.1 | 37 | 2.34.1 |
57 | 38 | ||
58 | 39 | diff view generated by jsdifflib |
1 | From: Dongjiu Geng <gengdongjiu@huawei.com> | 1 | From: Inès Varhol <ines.varhol@telecom-paris.fr> |
---|---|---|---|
2 | 2 | ||
3 | This patch extends the qemu-kvm state sync logic with support for | 3 | Features supported : |
4 | KVM_GET/SET_VCPU_EVENTS, giving access to yet missing SError exception. | 4 | - the 8 STM32L4x5 GPIOs are initialized with their reset values |
5 | And also it can support the exception state migration. | 5 | (except IDR, see below) |
6 | - input mode : setting a pin in input mode "externally" (using input | ||
7 | irqs) results in an out irq (transmitted to SYSCFG) | ||
8 | - output mode : setting a bit in ODR sets the corresponding out irq | ||
9 | (if this line is configured in output mode) | ||
10 | - pull-up, pull-down | ||
11 | - push-pull, open-drain | ||
6 | 12 | ||
7 | The SError exception states include SError pending state and ESR value, | 13 | Difference with the real GPIOs : |
8 | the kvm_put/get_vcpu_events() will be called when set or get system | 14 | - Alternate Function and Analog mode aren't implemented : |
9 | registers. When do migration, if source machine has SError pending, | 15 | pins in AF/Analog behave like pins in input mode |
10 | QEMU will do this migration regardless whether the target machine supports | 16 | - floating pins stay at their last value |
11 | to specify guest ESR value, because if target machine does not support that, | 17 | - register IDR reset values differ from the real one : |
12 | it can also inject the SError with zero ESR value. | 18 | values are coherent with the other registers reset values |
19 | and the fact that AF/Analog modes aren't implemented | ||
20 | - setting I/O output speed isn't supported | ||
21 | - locking port bits isn't supported | ||
22 | - ADC function isn't supported | ||
23 | - GPIOH has 16 pins instead of 2 pins | ||
24 | - writing to registers LCKR, AFRL, AFRH and ASCR is ineffective | ||
13 | 25 | ||
14 | Signed-off-by: Dongjiu Geng <gengdongjiu@huawei.com> | 26 | Signed-off-by: Arnaud Minier <arnaud.minier@telecom-paris.fr> |
15 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 27 | Signed-off-by: Inès Varhol <ines.varhol@telecom-paris.fr> |
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 28 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
17 | Message-id: 1538067351-23931-3-git-send-email-gengdongjiu@huawei.com | 29 | Acked-by: Alistair Francis <alistair.francis@wdc.com> |
30 | Message-id: 20240305210444.310665-2-ines.varhol@telecom-paris.fr | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 31 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 32 | --- |
20 | target/arm/cpu.h | 7 ++++++ | 33 | MAINTAINERS | 1 + |
21 | target/arm/kvm_arm.h | 24 ++++++++++++++++++ | 34 | docs/system/arm/b-l475e-iot01a.rst | 2 +- |
22 | target/arm/kvm.c | 60 ++++++++++++++++++++++++++++++++++++++++++++ | 35 | include/hw/gpio/stm32l4x5_gpio.h | 70 +++++ |
23 | target/arm/kvm32.c | 13 ++++++++++ | 36 | hw/gpio/stm32l4x5_gpio.c | 477 +++++++++++++++++++++++++++++ |
24 | target/arm/kvm64.c | 13 ++++++++++ | 37 | hw/gpio/Kconfig | 3 + |
25 | target/arm/machine.c | 22 ++++++++++++++++ | 38 | hw/gpio/meson.build | 1 + |
26 | 6 files changed, 139 insertions(+) | 39 | hw/gpio/trace-events | 6 + |
40 | 7 files changed, 559 insertions(+), 1 deletion(-) | ||
41 | create mode 100644 include/hw/gpio/stm32l4x5_gpio.h | ||
42 | create mode 100644 hw/gpio/stm32l4x5_gpio.c | ||
27 | 43 | ||
28 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 44 | diff --git a/MAINTAINERS b/MAINTAINERS |
29 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/cpu.h | 46 | --- a/MAINTAINERS |
31 | +++ b/target/arm/cpu.h | 47 | +++ b/MAINTAINERS |
32 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 48 | @@ -XXX,XX +XXX,XX @@ F: hw/arm/stm32l4x5_soc.c |
33 | */ | 49 | F: hw/misc/stm32l4x5_exti.c |
34 | } exception; | 50 | F: hw/misc/stm32l4x5_syscfg.c |
35 | 51 | F: hw/misc/stm32l4x5_rcc.c | |
36 | + /* Information associated with an SError */ | 52 | +F: hw/gpio/stm32l4x5_gpio.c |
37 | + struct { | 53 | F: include/hw/*/stm32l4x5_*.h |
38 | + uint8_t pending; | 54 | |
39 | + uint8_t has_esr; | 55 | B-L475E-IOT01A IoT Node |
40 | + uint64_t esr; | 56 | diff --git a/docs/system/arm/b-l475e-iot01a.rst b/docs/system/arm/b-l475e-iot01a.rst |
41 | + } serror; | ||
42 | + | ||
43 | /* Thumb-2 EE state. */ | ||
44 | uint32_t teecr; | ||
45 | uint32_t teehbr; | ||
46 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | ||
47 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/kvm_arm.h | 58 | --- a/docs/system/arm/b-l475e-iot01a.rst |
49 | +++ b/target/arm/kvm_arm.h | 59 | +++ b/docs/system/arm/b-l475e-iot01a.rst |
50 | @@ -XXX,XX +XXX,XX @@ bool write_kvmstate_to_list(ARMCPU *cpu); | 60 | @@ -XXX,XX +XXX,XX @@ Currently B-L475E-IOT01A machine's only supports the following devices: |
51 | */ | 61 | - STM32L4x5 EXTI (Extended interrupts and events controller) |
52 | void kvm_arm_reset_vcpu(ARMCPU *cpu); | 62 | - STM32L4x5 SYSCFG (System configuration controller) |
53 | 63 | - STM32L4x5 RCC (Reset and clock control) | |
54 | +/** | 64 | +- STM32L4x5 GPIOs (General-purpose I/Os) |
55 | + * kvm_arm_init_serror_injection: | 65 | |
56 | + * @cs: CPUState | 66 | Missing devices |
67 | """"""""""""""" | ||
68 | @@ -XXX,XX +XXX,XX @@ Missing devices | ||
69 | The B-L475E-IOT01A does *not* support the following devices: | ||
70 | |||
71 | - Serial ports (UART) | ||
72 | -- General-purpose I/Os (GPIO) | ||
73 | - Analog to Digital Converter (ADC) | ||
74 | - SPI controller | ||
75 | - Timer controller (TIMER) | ||
76 | diff --git a/include/hw/gpio/stm32l4x5_gpio.h b/include/hw/gpio/stm32l4x5_gpio.h | ||
77 | new file mode 100644 | ||
78 | index XXXXXXX..XXXXXXX | ||
79 | --- /dev/null | ||
80 | +++ b/include/hw/gpio/stm32l4x5_gpio.h | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | +/* | ||
83 | + * STM32L4x5 GPIO (General Purpose Input/Ouput) | ||
57 | + * | 84 | + * |
58 | + * Check whether KVM can set guest SError syndrome. | 85 | + * Copyright (c) 2024 Arnaud Minier <arnaud.minier@telecom-paris.fr> |
86 | + * Copyright (c) 2024 Inès Varhol <ines.varhol@telecom-paris.fr> | ||
87 | + * | ||
88 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
89 | + * | ||
90 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
91 | + * See the COPYING file in the top-level directory. | ||
59 | + */ | 92 | + */ |
60 | +void kvm_arm_init_serror_injection(CPUState *cs); | 93 | + |
61 | + | 94 | +/* |
62 | +/** | 95 | + * The reference used is the STMicroElectronics RM0351 Reference manual |
63 | + * kvm_get_vcpu_events: | 96 | + * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs. |
64 | + * @cpu: ARMCPU | 97 | + * https://www.st.com/en/microcontrollers-microprocessors/stm32l4x5/documentation.html |
98 | + */ | ||
99 | + | ||
100 | +#ifndef HW_STM32L4X5_GPIO_H | ||
101 | +#define HW_STM32L4X5_GPIO_H | ||
102 | + | ||
103 | +#include "hw/sysbus.h" | ||
104 | +#include "qom/object.h" | ||
105 | + | ||
106 | +#define TYPE_STM32L4X5_GPIO "stm32l4x5-gpio" | ||
107 | +OBJECT_DECLARE_SIMPLE_TYPE(Stm32l4x5GpioState, STM32L4X5_GPIO) | ||
108 | + | ||
109 | +#define GPIO_NUM_PINS 16 | ||
110 | + | ||
111 | +struct Stm32l4x5GpioState { | ||
112 | + SysBusDevice parent_obj; | ||
113 | + | ||
114 | + MemoryRegion mmio; | ||
115 | + | ||
116 | + /* GPIO registers */ | ||
117 | + uint32_t moder; | ||
118 | + uint32_t otyper; | ||
119 | + uint32_t ospeedr; | ||
120 | + uint32_t pupdr; | ||
121 | + uint32_t idr; | ||
122 | + uint32_t odr; | ||
123 | + uint32_t lckr; | ||
124 | + uint32_t afrl; | ||
125 | + uint32_t afrh; | ||
126 | + uint32_t ascr; | ||
127 | + | ||
128 | + /* GPIO registers reset values */ | ||
129 | + uint32_t moder_reset; | ||
130 | + uint32_t ospeedr_reset; | ||
131 | + uint32_t pupdr_reset; | ||
132 | + | ||
133 | + /* | ||
134 | + * External driving of pins. | ||
135 | + * The pins can be set externally through the device | ||
136 | + * anonymous input GPIOs lines under certain conditions. | ||
137 | + * The pin must not be in push-pull output mode, | ||
138 | + * and can't be set high in open-drain mode. | ||
139 | + * Pins driven externally and configured to | ||
140 | + * output mode will in general be "disconnected" | ||
141 | + * (see `get_gpio_pinmask_to_disconnect()`) | ||
142 | + */ | ||
143 | + uint16_t disconnected_pins; | ||
144 | + uint16_t pins_connected_high; | ||
145 | + | ||
146 | + char *name; | ||
147 | + Clock *clk; | ||
148 | + qemu_irq pin[GPIO_NUM_PINS]; | ||
149 | +}; | ||
150 | + | ||
151 | +#endif | ||
152 | diff --git a/hw/gpio/stm32l4x5_gpio.c b/hw/gpio/stm32l4x5_gpio.c | ||
153 | new file mode 100644 | ||
154 | index XXXXXXX..XXXXXXX | ||
155 | --- /dev/null | ||
156 | +++ b/hw/gpio/stm32l4x5_gpio.c | ||
157 | @@ -XXX,XX +XXX,XX @@ | ||
158 | +/* | ||
159 | + * STM32L4x5 GPIO (General Purpose Input/Ouput) | ||
65 | + * | 160 | + * |
66 | + * Get VCPU related state from kvm. | 161 | + * Copyright (c) 2024 Arnaud Minier <arnaud.minier@telecom-paris.fr> |
162 | + * Copyright (c) 2024 Inès Varhol <ines.varhol@telecom-paris.fr> | ||
163 | + * | ||
164 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
165 | + * | ||
166 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
167 | + * See the COPYING file in the top-level directory. | ||
67 | + */ | 168 | + */ |
68 | +int kvm_get_vcpu_events(ARMCPU *cpu); | 169 | + |
69 | + | 170 | +/* |
70 | +/** | 171 | + * The reference used is the STMicroElectronics RM0351 Reference manual |
71 | + * kvm_put_vcpu_events: | 172 | + * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs. |
72 | + * @cpu: ARMCPU | 173 | + * https://www.st.com/en/microcontrollers-microprocessors/stm32l4x5/documentation.html |
73 | + * | ||
74 | + * Put VCPU related state to kvm. | ||
75 | + */ | 174 | + */ |
76 | +int kvm_put_vcpu_events(ARMCPU *cpu); | 175 | + |
77 | + | 176 | +#include "qemu/osdep.h" |
78 | #ifdef CONFIG_KVM | 177 | +#include "qemu/log.h" |
79 | /** | 178 | +#include "hw/gpio/stm32l4x5_gpio.h" |
80 | * kvm_arm_create_scratch_host_vcpu: | 179 | +#include "hw/irq.h" |
81 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | 180 | +#include "hw/qdev-clock.h" |
82 | index XXXXXXX..XXXXXXX 100644 | 181 | +#include "hw/qdev-properties.h" |
83 | --- a/target/arm/kvm.c | 182 | +#include "qapi/visitor.h" |
84 | +++ b/target/arm/kvm.c | 183 | +#include "qapi/error.h" |
85 | @@ -XXX,XX +XXX,XX @@ const KVMCapabilityInfo kvm_arch_required_capabilities[] = { | 184 | +#include "migration/vmstate.h" |
86 | }; | 185 | +#include "trace.h" |
87 | 186 | + | |
88 | static bool cap_has_mp_state; | 187 | +#define GPIO_MODER 0x00 |
89 | +static bool cap_has_inject_serror_esr; | 188 | +#define GPIO_OTYPER 0x04 |
90 | 189 | +#define GPIO_OSPEEDR 0x08 | |
91 | static ARMHostCPUFeatures arm_host_cpu_features; | 190 | +#define GPIO_PUPDR 0x0C |
92 | 191 | +#define GPIO_IDR 0x10 | |
93 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_vcpu_init(CPUState *cs) | 192 | +#define GPIO_ODR 0x14 |
94 | return kvm_vcpu_ioctl(cs, KVM_ARM_VCPU_INIT, &init); | 193 | +#define GPIO_BSRR 0x18 |
95 | } | 194 | +#define GPIO_LCKR 0x1C |
96 | 195 | +#define GPIO_AFRL 0x20 | |
97 | +void kvm_arm_init_serror_injection(CPUState *cs) | 196 | +#define GPIO_AFRH 0x24 |
98 | +{ | 197 | +#define GPIO_BRR 0x28 |
99 | + cap_has_inject_serror_esr = kvm_check_extension(cs->kvm_state, | 198 | +#define GPIO_ASCR 0x2C |
100 | + KVM_CAP_ARM_INJECT_SERROR_ESR); | 199 | + |
101 | +} | 200 | +/* 0b11111111_11111111_00000000_00000000 */ |
102 | + | 201 | +#define RESERVED_BITS_MASK 0xFFFF0000 |
103 | bool kvm_arm_create_scratch_host_vcpu(const uint32_t *cpus_to_try, | 202 | + |
104 | int *fdarray, | 203 | +static void update_gpio_idr(Stm32l4x5GpioState *s); |
105 | struct kvm_vcpu_init *init) | 204 | + |
106 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu) | 205 | +static bool is_pull_up(Stm32l4x5GpioState *s, unsigned pin) |
107 | return 0; | 206 | +{ |
108 | } | 207 | + return extract32(s->pupdr, 2 * pin, 2) == 1; |
109 | 208 | +} | |
110 | +int kvm_put_vcpu_events(ARMCPU *cpu) | 209 | + |
111 | +{ | 210 | +static bool is_pull_down(Stm32l4x5GpioState *s, unsigned pin) |
112 | + CPUARMState *env = &cpu->env; | 211 | +{ |
113 | + struct kvm_vcpu_events events; | 212 | + return extract32(s->pupdr, 2 * pin, 2) == 2; |
114 | + int ret; | 213 | +} |
115 | + | 214 | + |
116 | + if (!kvm_has_vcpu_events()) { | 215 | +static bool is_output(Stm32l4x5GpioState *s, unsigned pin) |
216 | +{ | ||
217 | + return extract32(s->moder, 2 * pin, 2) == 1; | ||
218 | +} | ||
219 | + | ||
220 | +static bool is_open_drain(Stm32l4x5GpioState *s, unsigned pin) | ||
221 | +{ | ||
222 | + return extract32(s->otyper, pin, 1) == 1; | ||
223 | +} | ||
224 | + | ||
225 | +static bool is_push_pull(Stm32l4x5GpioState *s, unsigned pin) | ||
226 | +{ | ||
227 | + return extract32(s->otyper, pin, 1) == 0; | ||
228 | +} | ||
229 | + | ||
230 | +static void stm32l4x5_gpio_reset_hold(Object *obj) | ||
231 | +{ | ||
232 | + Stm32l4x5GpioState *s = STM32L4X5_GPIO(obj); | ||
233 | + | ||
234 | + s->moder = s->moder_reset; | ||
235 | + s->otyper = 0x00000000; | ||
236 | + s->ospeedr = s->ospeedr_reset; | ||
237 | + s->pupdr = s->pupdr_reset; | ||
238 | + s->idr = 0x00000000; | ||
239 | + s->odr = 0x00000000; | ||
240 | + s->lckr = 0x00000000; | ||
241 | + s->afrl = 0x00000000; | ||
242 | + s->afrh = 0x00000000; | ||
243 | + s->ascr = 0x00000000; | ||
244 | + | ||
245 | + s->disconnected_pins = 0xFFFF; | ||
246 | + s->pins_connected_high = 0x0000; | ||
247 | + update_gpio_idr(s); | ||
248 | +} | ||
249 | + | ||
250 | +static void stm32l4x5_gpio_set(void *opaque, int line, int level) | ||
251 | +{ | ||
252 | + Stm32l4x5GpioState *s = opaque; | ||
253 | + /* | ||
254 | + * The pin isn't set if line is configured in output mode | ||
255 | + * except if level is 0 and the output is open-drain. | ||
256 | + * This way there will be no short-circuit prone situations. | ||
257 | + */ | ||
258 | + if (is_output(s, line) && !(is_open_drain(s, line) && (level == 0))) { | ||
259 | + qemu_log_mask(LOG_GUEST_ERROR, "Line %d can't be driven externally\n", | ||
260 | + line); | ||
261 | + return; | ||
262 | + } | ||
263 | + | ||
264 | + s->disconnected_pins &= ~(1 << line); | ||
265 | + if (level) { | ||
266 | + s->pins_connected_high |= (1 << line); | ||
267 | + } else { | ||
268 | + s->pins_connected_high &= ~(1 << line); | ||
269 | + } | ||
270 | + trace_stm32l4x5_gpio_pins(s->name, s->disconnected_pins, | ||
271 | + s->pins_connected_high); | ||
272 | + update_gpio_idr(s); | ||
273 | +} | ||
274 | + | ||
275 | + | ||
276 | +static void update_gpio_idr(Stm32l4x5GpioState *s) | ||
277 | +{ | ||
278 | + uint32_t new_idr_mask = 0; | ||
279 | + uint32_t new_idr = s->odr; | ||
280 | + uint32_t old_idr = s->idr; | ||
281 | + int new_pin_state, old_pin_state; | ||
282 | + | ||
283 | + for (int i = 0; i < GPIO_NUM_PINS; i++) { | ||
284 | + if (is_output(s, i)) { | ||
285 | + if (is_push_pull(s, i)) { | ||
286 | + new_idr_mask |= (1 << i); | ||
287 | + } else if (!(s->odr & (1 << i))) { | ||
288 | + /* open-drain ODR 0 */ | ||
289 | + new_idr_mask |= (1 << i); | ||
290 | + /* open-drain ODR 1 */ | ||
291 | + } else if (!(s->disconnected_pins & (1 << i)) && | ||
292 | + !(s->pins_connected_high & (1 << i))) { | ||
293 | + /* open-drain ODR 1 with pin connected low */ | ||
294 | + new_idr_mask |= (1 << i); | ||
295 | + new_idr &= ~(1 << i); | ||
296 | + /* open-drain ODR 1 with unactive pin */ | ||
297 | + } else if (is_pull_up(s, i)) { | ||
298 | + new_idr_mask |= (1 << i); | ||
299 | + } else if (is_pull_down(s, i)) { | ||
300 | + new_idr_mask |= (1 << i); | ||
301 | + new_idr &= ~(1 << i); | ||
302 | + } | ||
303 | + /* | ||
304 | + * The only case left is for open-drain ODR 1 | ||
305 | + * with unactive pin without pull-up or pull-down : | ||
306 | + * the value is floating. | ||
307 | + */ | ||
308 | + /* input or analog mode with connected pin */ | ||
309 | + } else if (!(s->disconnected_pins & (1 << i))) { | ||
310 | + if (s->pins_connected_high & (1 << i)) { | ||
311 | + /* pin high */ | ||
312 | + new_idr_mask |= (1 << i); | ||
313 | + new_idr |= (1 << i); | ||
314 | + } else { | ||
315 | + /* pin low */ | ||
316 | + new_idr_mask |= (1 << i); | ||
317 | + new_idr &= ~(1 << i); | ||
318 | + } | ||
319 | + /* input or analog mode with disconnected pin */ | ||
320 | + } else { | ||
321 | + if (is_pull_up(s, i)) { | ||
322 | + /* pull-up */ | ||
323 | + new_idr_mask |= (1 << i); | ||
324 | + new_idr |= (1 << i); | ||
325 | + } else if (is_pull_down(s, i)) { | ||
326 | + /* pull-down */ | ||
327 | + new_idr_mask |= (1 << i); | ||
328 | + new_idr &= ~(1 << i); | ||
329 | + } | ||
330 | + /* | ||
331 | + * The only case left is for a disconnected pin | ||
332 | + * without pull-up or pull-down : | ||
333 | + * the value is floating. | ||
334 | + */ | ||
335 | + } | ||
336 | + } | ||
337 | + | ||
338 | + s->idr = (old_idr & ~new_idr_mask) | (new_idr & new_idr_mask); | ||
339 | + trace_stm32l4x5_gpio_update_idr(s->name, old_idr, s->idr); | ||
340 | + | ||
341 | + for (int i = 0; i < GPIO_NUM_PINS; i++) { | ||
342 | + if (new_idr_mask & (1 << i)) { | ||
343 | + new_pin_state = (new_idr & (1 << i)) > 0; | ||
344 | + old_pin_state = (old_idr & (1 << i)) > 0; | ||
345 | + if (new_pin_state > old_pin_state) { | ||
346 | + qemu_irq_raise(s->pin[i]); | ||
347 | + } else if (new_pin_state < old_pin_state) { | ||
348 | + qemu_irq_lower(s->pin[i]); | ||
349 | + } | ||
350 | + } | ||
351 | + } | ||
352 | +} | ||
353 | + | ||
354 | +/* | ||
355 | + * Return mask of pins that are both configured in output | ||
356 | + * mode and externally driven (except pins in open-drain | ||
357 | + * mode externally set to 0). | ||
358 | + */ | ||
359 | +static uint32_t get_gpio_pinmask_to_disconnect(Stm32l4x5GpioState *s) | ||
360 | +{ | ||
361 | + uint32_t pins_to_disconnect = 0; | ||
362 | + for (int i = 0; i < GPIO_NUM_PINS; i++) { | ||
363 | + /* for each connected pin in output mode */ | ||
364 | + if (!(s->disconnected_pins & (1 << i)) && is_output(s, i)) { | ||
365 | + /* if either push-pull or high level */ | ||
366 | + if (is_push_pull(s, i) || s->pins_connected_high & (1 << i)) { | ||
367 | + pins_to_disconnect |= (1 << i); | ||
368 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
369 | + "Line %d can't be driven externally\n", | ||
370 | + i); | ||
371 | + } | ||
372 | + } | ||
373 | + } | ||
374 | + return pins_to_disconnect; | ||
375 | +} | ||
376 | + | ||
377 | +/* | ||
378 | + * Set field `disconnected_pins` and call `update_gpio_idr()` | ||
379 | + */ | ||
380 | +static void disconnect_gpio_pins(Stm32l4x5GpioState *s, uint16_t lines) | ||
381 | +{ | ||
382 | + s->disconnected_pins |= lines; | ||
383 | + trace_stm32l4x5_gpio_pins(s->name, s->disconnected_pins, | ||
384 | + s->pins_connected_high); | ||
385 | + update_gpio_idr(s); | ||
386 | +} | ||
387 | + | ||
388 | +static void disconnected_pins_set(Object *obj, Visitor *v, | ||
389 | + const char *name, void *opaque, Error **errp) | ||
390 | +{ | ||
391 | + Stm32l4x5GpioState *s = STM32L4X5_GPIO(obj); | ||
392 | + uint16_t value; | ||
393 | + if (!visit_type_uint16(v, name, &value, errp)) { | ||
394 | + return; | ||
395 | + } | ||
396 | + disconnect_gpio_pins(s, value); | ||
397 | +} | ||
398 | + | ||
399 | +static void disconnected_pins_get(Object *obj, Visitor *v, | ||
400 | + const char *name, void *opaque, Error **errp) | ||
401 | +{ | ||
402 | + visit_type_uint16(v, name, (uint16_t *)opaque, errp); | ||
403 | +} | ||
404 | + | ||
405 | +static void clock_freq_get(Object *obj, Visitor *v, | ||
406 | + const char *name, void *opaque, Error **errp) | ||
407 | +{ | ||
408 | + Stm32l4x5GpioState *s = STM32L4X5_GPIO(obj); | ||
409 | + uint32_t clock_freq_hz = clock_get_hz(s->clk); | ||
410 | + visit_type_uint32(v, name, &clock_freq_hz, errp); | ||
411 | +} | ||
412 | + | ||
413 | +static void stm32l4x5_gpio_write(void *opaque, hwaddr addr, | ||
414 | + uint64_t val64, unsigned int size) | ||
415 | +{ | ||
416 | + Stm32l4x5GpioState *s = opaque; | ||
417 | + | ||
418 | + uint32_t value = val64; | ||
419 | + trace_stm32l4x5_gpio_write(s->name, addr, val64); | ||
420 | + | ||
421 | + switch (addr) { | ||
422 | + case GPIO_MODER: | ||
423 | + s->moder = value; | ||
424 | + disconnect_gpio_pins(s, get_gpio_pinmask_to_disconnect(s)); | ||
425 | + qemu_log_mask(LOG_UNIMP, | ||
426 | + "%s: Analog and AF modes aren't supported\n\ | ||
427 | + Analog and AF mode behave like input mode\n", | ||
428 | + __func__); | ||
429 | + return; | ||
430 | + case GPIO_OTYPER: | ||
431 | + s->otyper = value & ~RESERVED_BITS_MASK; | ||
432 | + disconnect_gpio_pins(s, get_gpio_pinmask_to_disconnect(s)); | ||
433 | + return; | ||
434 | + case GPIO_OSPEEDR: | ||
435 | + qemu_log_mask(LOG_UNIMP, | ||
436 | + "%s: Changing I/O output speed isn't supported\n\ | ||
437 | + I/O speed is already maximal\n", | ||
438 | + __func__); | ||
439 | + s->ospeedr = value; | ||
440 | + return; | ||
441 | + case GPIO_PUPDR: | ||
442 | + s->pupdr = value; | ||
443 | + update_gpio_idr(s); | ||
444 | + return; | ||
445 | + case GPIO_IDR: | ||
446 | + qemu_log_mask(LOG_UNIMP, | ||
447 | + "%s: GPIO->IDR is read-only\n", | ||
448 | + __func__); | ||
449 | + return; | ||
450 | + case GPIO_ODR: | ||
451 | + s->odr = value & ~RESERVED_BITS_MASK; | ||
452 | + update_gpio_idr(s); | ||
453 | + return; | ||
454 | + case GPIO_BSRR: { | ||
455 | + uint32_t bits_to_reset = (value & RESERVED_BITS_MASK) >> GPIO_NUM_PINS; | ||
456 | + uint32_t bits_to_set = value & ~RESERVED_BITS_MASK; | ||
457 | + /* If both BSx and BRx are set, BSx has priority.*/ | ||
458 | + s->odr &= ~bits_to_reset; | ||
459 | + s->odr |= bits_to_set; | ||
460 | + update_gpio_idr(s); | ||
461 | + return; | ||
462 | + } | ||
463 | + case GPIO_LCKR: | ||
464 | + qemu_log_mask(LOG_UNIMP, | ||
465 | + "%s: Locking port bits configuration isn't supported\n", | ||
466 | + __func__); | ||
467 | + s->lckr = value & ~RESERVED_BITS_MASK; | ||
468 | + return; | ||
469 | + case GPIO_AFRL: | ||
470 | + qemu_log_mask(LOG_UNIMP, | ||
471 | + "%s: Alternate functions aren't supported\n", | ||
472 | + __func__); | ||
473 | + s->afrl = value; | ||
474 | + return; | ||
475 | + case GPIO_AFRH: | ||
476 | + qemu_log_mask(LOG_UNIMP, | ||
477 | + "%s: Alternate functions aren't supported\n", | ||
478 | + __func__); | ||
479 | + s->afrh = value; | ||
480 | + return; | ||
481 | + case GPIO_BRR: { | ||
482 | + uint32_t bits_to_reset = value & ~RESERVED_BITS_MASK; | ||
483 | + s->odr &= ~bits_to_reset; | ||
484 | + update_gpio_idr(s); | ||
485 | + return; | ||
486 | + } | ||
487 | + case GPIO_ASCR: | ||
488 | + qemu_log_mask(LOG_UNIMP, | ||
489 | + "%s: ADC function isn't supported\n", | ||
490 | + __func__); | ||
491 | + s->ascr = value & ~RESERVED_BITS_MASK; | ||
492 | + return; | ||
493 | + default: | ||
494 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
495 | + "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, addr); | ||
496 | + } | ||
497 | +} | ||
498 | + | ||
499 | +static uint64_t stm32l4x5_gpio_read(void *opaque, hwaddr addr, | ||
500 | + unsigned int size) | ||
501 | +{ | ||
502 | + Stm32l4x5GpioState *s = opaque; | ||
503 | + | ||
504 | + trace_stm32l4x5_gpio_read(s->name, addr); | ||
505 | + | ||
506 | + switch (addr) { | ||
507 | + case GPIO_MODER: | ||
508 | + return s->moder; | ||
509 | + case GPIO_OTYPER: | ||
510 | + return s->otyper; | ||
511 | + case GPIO_OSPEEDR: | ||
512 | + return s->ospeedr; | ||
513 | + case GPIO_PUPDR: | ||
514 | + return s->pupdr; | ||
515 | + case GPIO_IDR: | ||
516 | + return s->idr; | ||
517 | + case GPIO_ODR: | ||
518 | + return s->odr; | ||
519 | + case GPIO_BSRR: | ||
117 | + return 0; | 520 | + return 0; |
118 | + } | 521 | + case GPIO_LCKR: |
119 | + | 522 | + return s->lckr; |
120 | + memset(&events, 0, sizeof(events)); | 523 | + case GPIO_AFRL: |
121 | + events.exception.serror_pending = env->serror.pending; | 524 | + return s->afrl; |
122 | + | 525 | + case GPIO_AFRH: |
123 | + /* Inject SError to guest with specified syndrome if host kernel | 526 | + return s->afrh; |
124 | + * supports it, otherwise inject SError without syndrome. | 527 | + case GPIO_BRR: |
125 | + */ | ||
126 | + if (cap_has_inject_serror_esr) { | ||
127 | + events.exception.serror_has_esr = env->serror.has_esr; | ||
128 | + events.exception.serror_esr = env->serror.esr; | ||
129 | + } | ||
130 | + | ||
131 | + ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_VCPU_EVENTS, &events); | ||
132 | + if (ret) { | ||
133 | + error_report("failed to put vcpu events"); | ||
134 | + } | ||
135 | + | ||
136 | + return ret; | ||
137 | +} | ||
138 | + | ||
139 | +int kvm_get_vcpu_events(ARMCPU *cpu) | ||
140 | +{ | ||
141 | + CPUARMState *env = &cpu->env; | ||
142 | + struct kvm_vcpu_events events; | ||
143 | + int ret; | ||
144 | + | ||
145 | + if (!kvm_has_vcpu_events()) { | ||
146 | + return 0; | 528 | + return 0; |
147 | + } | 529 | + case GPIO_ASCR: |
148 | + | 530 | + return s->ascr; |
149 | + memset(&events, 0, sizeof(events)); | 531 | + default: |
150 | + ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_VCPU_EVENTS, &events); | 532 | + qemu_log_mask(LOG_GUEST_ERROR, |
151 | + if (ret) { | 533 | + "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, addr); |
152 | + error_report("failed to get vcpu events"); | 534 | + return 0; |
153 | + return ret; | 535 | + } |
154 | + } | 536 | +} |
155 | + | 537 | + |
156 | + env->serror.pending = events.exception.serror_pending; | 538 | +static const MemoryRegionOps stm32l4x5_gpio_ops = { |
157 | + env->serror.has_esr = events.exception.serror_has_esr; | 539 | + .read = stm32l4x5_gpio_read, |
158 | + env->serror.esr = events.exception.serror_esr; | 540 | + .write = stm32l4x5_gpio_write, |
159 | + | 541 | + .endianness = DEVICE_NATIVE_ENDIAN, |
160 | + return 0; | 542 | + .impl = { |
161 | +} | 543 | + .min_access_size = 4, |
162 | + | 544 | + .max_access_size = 4, |
163 | void kvm_arch_pre_run(CPUState *cs, struct kvm_run *run) | 545 | + .unaligned = false, |
164 | { | 546 | + }, |
165 | } | 547 | + .valid = { |
166 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | 548 | + .min_access_size = 4, |
167 | index XXXXXXX..XXXXXXX 100644 | 549 | + .max_access_size = 4, |
168 | --- a/target/arm/kvm32.c | 550 | + .unaligned = false, |
169 | +++ b/target/arm/kvm32.c | 551 | + }, |
170 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs) | 552 | +}; |
171 | } | 553 | + |
172 | cpu->mp_affinity = mpidr & ARM32_AFFINITY_MASK; | 554 | +static void stm32l4x5_gpio_init(Object *obj) |
173 | 555 | +{ | |
174 | + /* Check whether userspace can specify guest syndrome value */ | 556 | + Stm32l4x5GpioState *s = STM32L4X5_GPIO(obj); |
175 | + kvm_arm_init_serror_injection(cs); | 557 | + |
176 | + | 558 | + memory_region_init_io(&s->mmio, obj, &stm32l4x5_gpio_ops, s, |
177 | return kvm_arm_init_cpreg_list(cpu); | 559 | + TYPE_STM32L4X5_GPIO, 0x400); |
178 | } | 560 | + |
179 | 561 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio); | |
180 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | 562 | + |
181 | return ret; | 563 | + qdev_init_gpio_out(DEVICE(obj), s->pin, GPIO_NUM_PINS); |
182 | } | 564 | + qdev_init_gpio_in(DEVICE(obj), stm32l4x5_gpio_set, GPIO_NUM_PINS); |
183 | 565 | + | |
184 | + ret = kvm_put_vcpu_events(cpu); | 566 | + s->clk = qdev_init_clock_in(DEVICE(s), "clk", NULL, s, 0); |
185 | + if (ret) { | 567 | + |
186 | + return ret; | 568 | + object_property_add(obj, "disconnected-pins", "uint16", |
187 | + } | 569 | + disconnected_pins_get, disconnected_pins_set, |
188 | + | 570 | + NULL, &s->disconnected_pins); |
189 | /* Note that we do not call write_cpustate_to_list() | 571 | + object_property_add(obj, "clock-freq-hz", "uint32", |
190 | * here, so we are only writing the tuple list back to | 572 | + clock_freq_get, NULL, NULL, NULL); |
191 | * KVM. This is safe because nothing can change the | 573 | +} |
192 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_get_registers(CPUState *cs) | 574 | + |
193 | } | 575 | +static void stm32l4x5_gpio_realize(DeviceState *dev, Error **errp) |
194 | vfp_set_fpscr(env, fpscr); | 576 | +{ |
195 | 577 | + Stm32l4x5GpioState *s = STM32L4X5_GPIO(dev); | |
196 | + ret = kvm_get_vcpu_events(cpu); | 578 | + if (!clock_has_source(s->clk)) { |
197 | + if (ret) { | 579 | + error_setg(errp, "GPIO: clk input must be connected"); |
198 | + return ret; | 580 | + return; |
199 | + } | 581 | + } |
200 | + | 582 | +} |
201 | if (!write_kvmstate_to_list(cpu)) { | 583 | + |
202 | return EINVAL; | 584 | +static const VMStateDescription vmstate_stm32l4x5_gpio = { |
203 | } | 585 | + .name = TYPE_STM32L4X5_GPIO, |
204 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
205 | index XXXXXXX..XXXXXXX 100644 | ||
206 | --- a/target/arm/kvm64.c | ||
207 | +++ b/target/arm/kvm64.c | ||
208 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs) | ||
209 | |||
210 | kvm_arm_init_debug(cs); | ||
211 | |||
212 | + /* Check whether user space can specify guest syndrome value */ | ||
213 | + kvm_arm_init_serror_injection(cs); | ||
214 | + | ||
215 | return kvm_arm_init_cpreg_list(cpu); | ||
216 | } | ||
217 | |||
218 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
219 | return ret; | ||
220 | } | ||
221 | |||
222 | + ret = kvm_put_vcpu_events(cpu); | ||
223 | + if (ret) { | ||
224 | + return ret; | ||
225 | + } | ||
226 | + | ||
227 | if (!write_list_to_kvmstate(cpu, level)) { | ||
228 | return EINVAL; | ||
229 | } | ||
230 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_get_registers(CPUState *cs) | ||
231 | } | ||
232 | vfp_set_fpcr(env, fpr); | ||
233 | |||
234 | + ret = kvm_get_vcpu_events(cpu); | ||
235 | + if (ret) { | ||
236 | + return ret; | ||
237 | + } | ||
238 | + | ||
239 | if (!write_kvmstate_to_list(cpu)) { | ||
240 | return EINVAL; | ||
241 | } | ||
242 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
243 | index XXXXXXX..XXXXXXX 100644 | ||
244 | --- a/target/arm/machine.c | ||
245 | +++ b/target/arm/machine.c | ||
246 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_sve = { | ||
247 | }; | ||
248 | #endif /* AARCH64 */ | ||
249 | |||
250 | +static bool serror_needed(void *opaque) | ||
251 | +{ | ||
252 | + ARMCPU *cpu = opaque; | ||
253 | + CPUARMState *env = &cpu->env; | ||
254 | + | ||
255 | + return env->serror.pending != 0; | ||
256 | +} | ||
257 | + | ||
258 | +static const VMStateDescription vmstate_serror = { | ||
259 | + .name = "cpu/serror", | ||
260 | + .version_id = 1, | 586 | + .version_id = 1, |
261 | + .minimum_version_id = 1, | 587 | + .minimum_version_id = 1, |
262 | + .needed = serror_needed, | 588 | + .fields = (VMStateField[]){ |
263 | + .fields = (VMStateField[]) { | 589 | + VMSTATE_UINT32(moder, Stm32l4x5GpioState), |
264 | + VMSTATE_UINT8(env.serror.pending, ARMCPU), | 590 | + VMSTATE_UINT32(otyper, Stm32l4x5GpioState), |
265 | + VMSTATE_UINT8(env.serror.has_esr, ARMCPU), | 591 | + VMSTATE_UINT32(ospeedr, Stm32l4x5GpioState), |
266 | + VMSTATE_UINT64(env.serror.esr, ARMCPU), | 592 | + VMSTATE_UINT32(pupdr, Stm32l4x5GpioState), |
593 | + VMSTATE_UINT32(idr, Stm32l4x5GpioState), | ||
594 | + VMSTATE_UINT32(odr, Stm32l4x5GpioState), | ||
595 | + VMSTATE_UINT32(lckr, Stm32l4x5GpioState), | ||
596 | + VMSTATE_UINT32(afrl, Stm32l4x5GpioState), | ||
597 | + VMSTATE_UINT32(afrh, Stm32l4x5GpioState), | ||
598 | + VMSTATE_UINT32(ascr, Stm32l4x5GpioState), | ||
599 | + VMSTATE_UINT16(disconnected_pins, Stm32l4x5GpioState), | ||
600 | + VMSTATE_UINT16(pins_connected_high, Stm32l4x5GpioState), | ||
267 | + VMSTATE_END_OF_LIST() | 601 | + VMSTATE_END_OF_LIST() |
268 | + } | 602 | + } |
269 | +}; | 603 | +}; |
270 | + | 604 | + |
271 | static bool m_needed(void *opaque) | 605 | +static Property stm32l4x5_gpio_properties[] = { |
272 | { | 606 | + DEFINE_PROP_STRING("name", Stm32l4x5GpioState, name), |
273 | ARMCPU *cpu = opaque; | 607 | + DEFINE_PROP_UINT32("mode-reset", Stm32l4x5GpioState, moder_reset, 0), |
274 | @@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_arm_cpu = { | 608 | + DEFINE_PROP_UINT32("ospeed-reset", Stm32l4x5GpioState, ospeedr_reset, 0), |
275 | #ifdef TARGET_AARCH64 | 609 | + DEFINE_PROP_UINT32("pupd-reset", Stm32l4x5GpioState, pupdr_reset, 0), |
276 | &vmstate_sve, | 610 | + DEFINE_PROP_END_OF_LIST(), |
277 | #endif | 611 | +}; |
278 | + &vmstate_serror, | 612 | + |
279 | NULL | 613 | +static void stm32l4x5_gpio_class_init(ObjectClass *klass, void *data) |
280 | } | 614 | +{ |
281 | }; | 615 | + DeviceClass *dc = DEVICE_CLASS(klass); |
616 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
617 | + | ||
618 | + device_class_set_props(dc, stm32l4x5_gpio_properties); | ||
619 | + dc->vmsd = &vmstate_stm32l4x5_gpio; | ||
620 | + dc->realize = stm32l4x5_gpio_realize; | ||
621 | + rc->phases.hold = stm32l4x5_gpio_reset_hold; | ||
622 | +} | ||
623 | + | ||
624 | +static const TypeInfo stm32l4x5_gpio_types[] = { | ||
625 | + { | ||
626 | + .name = TYPE_STM32L4X5_GPIO, | ||
627 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
628 | + .instance_size = sizeof(Stm32l4x5GpioState), | ||
629 | + .instance_init = stm32l4x5_gpio_init, | ||
630 | + .class_init = stm32l4x5_gpio_class_init, | ||
631 | + }, | ||
632 | +}; | ||
633 | + | ||
634 | +DEFINE_TYPES(stm32l4x5_gpio_types) | ||
635 | diff --git a/hw/gpio/Kconfig b/hw/gpio/Kconfig | ||
636 | index XXXXXXX..XXXXXXX 100644 | ||
637 | --- a/hw/gpio/Kconfig | ||
638 | +++ b/hw/gpio/Kconfig | ||
639 | @@ -XXX,XX +XXX,XX @@ config GPIO_PWR | ||
640 | |||
641 | config SIFIVE_GPIO | ||
642 | bool | ||
643 | + | ||
644 | +config STM32L4X5_GPIO | ||
645 | + bool | ||
646 | diff --git a/hw/gpio/meson.build b/hw/gpio/meson.build | ||
647 | index XXXXXXX..XXXXXXX 100644 | ||
648 | --- a/hw/gpio/meson.build | ||
649 | +++ b/hw/gpio/meson.build | ||
650 | @@ -XXX,XX +XXX,XX @@ system_ss.add(when: 'CONFIG_RASPI', if_true: files( | ||
651 | 'bcm2835_gpio.c', | ||
652 | 'bcm2838_gpio.c' | ||
653 | )) | ||
654 | +system_ss.add(when: 'CONFIG_STM32L4X5_SOC', if_true: files('stm32l4x5_gpio.c')) | ||
655 | system_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_gpio.c')) | ||
656 | system_ss.add(when: 'CONFIG_SIFIVE_GPIO', if_true: files('sifive_gpio.c')) | ||
657 | diff --git a/hw/gpio/trace-events b/hw/gpio/trace-events | ||
658 | index XXXXXXX..XXXXXXX 100644 | ||
659 | --- a/hw/gpio/trace-events | ||
660 | +++ b/hw/gpio/trace-events | ||
661 | @@ -XXX,XX +XXX,XX @@ sifive_gpio_update_output_irq(int64_t line, int64_t value) "line %" PRIi64 " val | ||
662 | # aspeed_gpio.c | ||
663 | aspeed_gpio_read(uint64_t offset, uint64_t value) "offset: 0x%" PRIx64 " value 0x%" PRIx64 | ||
664 | aspeed_gpio_write(uint64_t offset, uint64_t value) "offset: 0x%" PRIx64 " value 0x%" PRIx64 | ||
665 | + | ||
666 | +# stm32l4x5_gpio.c | ||
667 | +stm32l4x5_gpio_read(char *gpio, uint64_t addr) "GPIO%s addr: 0x%" PRIx64 " " | ||
668 | +stm32l4x5_gpio_write(char *gpio, uint64_t addr, uint64_t data) "GPIO%s addr: 0x%" PRIx64 " val: 0x%" PRIx64 "" | ||
669 | +stm32l4x5_gpio_update_idr(char *gpio, uint32_t old_idr, uint32_t new_idr) "GPIO%s from: 0x%x to: 0x%x" | ||
670 | +stm32l4x5_gpio_pins(char *gpio, uint16_t disconnected, uint16_t high) "GPIO%s disconnected pins: 0x%x levels: 0x%x" | ||
282 | -- | 671 | -- |
283 | 2.19.1 | 672 | 2.34.1 |
284 | 673 | ||
285 | 674 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Inès Varhol <ines.varhol@telecom-paris.fr> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 3 | Signed-off-by: Arnaud Minier <arnaud.minier@telecom-paris.fr> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Inès Varhol <ines.varhol@telecom-paris.fr> |
5 | Message-id: 20181016223115.24100-8-richard.henderson@linaro.org | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Acked-by: Alistair Francis <alistair.francis@wdc.com> |
7 | Message-id: 20240305210444.310665-3-ines.varhol@telecom-paris.fr | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 9 | --- |
9 | target/arm/cpu.h | 16 +++++++++++++++- | 10 | include/hw/arm/stm32l4x5_soc.h | 2 + |
10 | linux-user/aarch64/signal.c | 4 ++-- | 11 | include/hw/gpio/stm32l4x5_gpio.h | 1 + |
11 | linux-user/elfload.c | 2 +- | 12 | include/hw/misc/stm32l4x5_syscfg.h | 3 +- |
12 | linux-user/syscall.c | 10 ++++++---- | 13 | hw/arm/stm32l4x5_soc.c | 71 +++++++++++++++++++++++------- |
13 | target/arm/cpu64.c | 5 ++++- | 14 | hw/misc/stm32l4x5_syscfg.c | 1 + |
14 | target/arm/helper.c | 9 ++++++--- | 15 | hw/arm/Kconfig | 3 +- |
15 | target/arm/machine.c | 3 +-- | 16 | 6 files changed, 63 insertions(+), 18 deletions(-) |
16 | target/arm/translate-a64.c | 4 ++-- | 17 | |
17 | 8 files changed, 37 insertions(+), 16 deletions(-) | 18 | diff --git a/include/hw/arm/stm32l4x5_soc.h b/include/hw/arm/stm32l4x5_soc.h |
18 | 19 | index XXXXXXX..XXXXXXX 100644 | |
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 20 | --- a/include/hw/arm/stm32l4x5_soc.h |
20 | index XXXXXXX..XXXXXXX 100644 | 21 | +++ b/include/hw/arm/stm32l4x5_soc.h |
21 | --- a/target/arm/cpu.h | 22 | @@ -XXX,XX +XXX,XX @@ |
22 | +++ b/target/arm/cpu.h | 23 | #include "hw/misc/stm32l4x5_syscfg.h" |
23 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_AA64ISAR1, FRINTTS, 32, 4) | 24 | #include "hw/misc/stm32l4x5_exti.h" |
24 | FIELD(ID_AA64ISAR1, SB, 36, 4) | 25 | #include "hw/misc/stm32l4x5_rcc.h" |
25 | FIELD(ID_AA64ISAR1, SPECRES, 40, 4) | 26 | +#include "hw/gpio/stm32l4x5_gpio.h" |
26 | 27 | #include "qom/object.h" | |
27 | +FIELD(ID_AA64PFR0, EL0, 0, 4) | 28 | |
28 | +FIELD(ID_AA64PFR0, EL1, 4, 4) | 29 | #define TYPE_STM32L4X5_SOC "stm32l4x5-soc" |
29 | +FIELD(ID_AA64PFR0, EL2, 8, 4) | 30 | @@ -XXX,XX +XXX,XX @@ struct Stm32l4x5SocState { |
30 | +FIELD(ID_AA64PFR0, EL3, 12, 4) | 31 | OrIRQState exti_or_gates[NUM_EXTI_OR_GATES]; |
31 | +FIELD(ID_AA64PFR0, FP, 16, 4) | 32 | Stm32l4x5SyscfgState syscfg; |
32 | +FIELD(ID_AA64PFR0, ADVSIMD, 20, 4) | 33 | Stm32l4x5RccState rcc; |
33 | +FIELD(ID_AA64PFR0, GIC, 24, 4) | 34 | + Stm32l4x5GpioState gpio[NUM_GPIOS]; |
34 | +FIELD(ID_AA64PFR0, RAS, 28, 4) | 35 | |
35 | +FIELD(ID_AA64PFR0, SVE, 32, 4) | 36 | MemoryRegion sram1; |
36 | + | 37 | MemoryRegion sram2; |
37 | QEMU_BUILD_BUG_ON(ARRAY_SIZE(((ARMCPU *)0)->ccsidr) <= R_V7M_CSSELR_INDEX_MASK); | 38 | diff --git a/include/hw/gpio/stm32l4x5_gpio.h b/include/hw/gpio/stm32l4x5_gpio.h |
38 | 39 | index XXXXXXX..XXXXXXX 100644 | |
39 | /* If adding a feature bit which corresponds to a Linux ELF | 40 | --- a/include/hw/gpio/stm32l4x5_gpio.h |
40 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 41 | +++ b/include/hw/gpio/stm32l4x5_gpio.h |
41 | ARM_FEATURE_PMU, /* has PMU support */ | 42 | @@ -XXX,XX +XXX,XX @@ |
42 | ARM_FEATURE_VBAR, /* has cp15 VBAR */ | 43 | #define TYPE_STM32L4X5_GPIO "stm32l4x5-gpio" |
43 | ARM_FEATURE_M_SECURITY, /* M profile Security Extension */ | 44 | OBJECT_DECLARE_SIMPLE_TYPE(Stm32l4x5GpioState, STM32L4X5_GPIO) |
44 | - ARM_FEATURE_SVE, /* has Scalable Vector Extension */ | 45 | |
45 | ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */ | 46 | +#define NUM_GPIOS 8 |
46 | ARM_FEATURE_M_MAIN, /* M profile Main Extension */ | 47 | #define GPIO_NUM_PINS 16 |
48 | |||
49 | struct Stm32l4x5GpioState { | ||
50 | diff --git a/include/hw/misc/stm32l4x5_syscfg.h b/include/hw/misc/stm32l4x5_syscfg.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/include/hw/misc/stm32l4x5_syscfg.h | ||
53 | +++ b/include/hw/misc/stm32l4x5_syscfg.h | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | |||
56 | #include "hw/sysbus.h" | ||
57 | #include "qom/object.h" | ||
58 | +#include "hw/gpio/stm32l4x5_gpio.h" | ||
59 | |||
60 | #define TYPE_STM32L4X5_SYSCFG "stm32l4x5-syscfg" | ||
61 | OBJECT_DECLARE_SIMPLE_TYPE(Stm32l4x5SyscfgState, STM32L4X5_SYSCFG) | ||
62 | |||
63 | -#define NUM_GPIOS 8 | ||
64 | -#define GPIO_NUM_PINS 16 | ||
65 | #define SYSCFG_NUM_EXTICR 4 | ||
66 | |||
67 | struct Stm32l4x5SyscfgState { | ||
68 | diff --git a/hw/arm/stm32l4x5_soc.c b/hw/arm/stm32l4x5_soc.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/arm/stm32l4x5_soc.c | ||
71 | +++ b/hw/arm/stm32l4x5_soc.c | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #include "sysemu/sysemu.h" | ||
74 | #include "hw/or-irq.h" | ||
75 | #include "hw/arm/stm32l4x5_soc.h" | ||
76 | +#include "hw/gpio/stm32l4x5_gpio.h" | ||
77 | #include "hw/qdev-clock.h" | ||
78 | #include "hw/misc/unimp.h" | ||
79 | |||
80 | @@ -XXX,XX +XXX,XX @@ static const int exti_or_gate1_lines_in[EXTI_OR_GATE1_NUM_LINES_IN] = { | ||
81 | 16, 35, 36, 37, 38, | ||
47 | }; | 82 | }; |
48 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_fcma(const ARMISARegisters *id) | 83 | |
49 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, FCMA) != 0; | 84 | +static const struct { |
85 | + uint32_t addr; | ||
86 | + uint32_t moder_reset; | ||
87 | + uint32_t ospeedr_reset; | ||
88 | + uint32_t pupdr_reset; | ||
89 | +} stm32l4x5_gpio_cfg[NUM_GPIOS] = { | ||
90 | + { 0x48000000, 0xABFFFFFF, 0x0C000000, 0x64000000 }, | ||
91 | + { 0x48000400, 0xFFFFFEBF, 0x00000000, 0x00000100 }, | ||
92 | + { 0x48000800, 0xFFFFFFFF, 0x00000000, 0x00000000 }, | ||
93 | + { 0x48000C00, 0xFFFFFFFF, 0x00000000, 0x00000000 }, | ||
94 | + { 0x48001000, 0xFFFFFFFF, 0x00000000, 0x00000000 }, | ||
95 | + { 0x48001400, 0xFFFFFFFF, 0x00000000, 0x00000000 }, | ||
96 | + { 0x48001800, 0xFFFFFFFF, 0x00000000, 0x00000000 }, | ||
97 | + { 0x48001C00, 0x0000000F, 0x00000000, 0x00000000 }, | ||
98 | +}; | ||
99 | + | ||
100 | static void stm32l4x5_soc_initfn(Object *obj) | ||
101 | { | ||
102 | Stm32l4x5SocState *s = STM32L4X5_SOC(obj); | ||
103 | @@ -XXX,XX +XXX,XX @@ static void stm32l4x5_soc_initfn(Object *obj) | ||
104 | } | ||
105 | object_initialize_child(obj, "syscfg", &s->syscfg, TYPE_STM32L4X5_SYSCFG); | ||
106 | object_initialize_child(obj, "rcc", &s->rcc, TYPE_STM32L4X5_RCC); | ||
107 | + | ||
108 | + for (unsigned i = 0; i < NUM_GPIOS; i++) { | ||
109 | + g_autofree char *name = g_strdup_printf("gpio%c", 'a' + i); | ||
110 | + object_initialize_child(obj, name, &s->gpio[i], TYPE_STM32L4X5_GPIO); | ||
111 | + } | ||
50 | } | 112 | } |
51 | 113 | ||
52 | +static inline bool isar_feature_aa64_sve(const ARMISARegisters *id) | 114 | static void stm32l4x5_soc_realize(DeviceState *dev_soc, Error **errp) |
53 | +{ | 115 | @@ -XXX,XX +XXX,XX @@ static void stm32l4x5_soc_realize(DeviceState *dev_soc, Error **errp) |
54 | + return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, SVE) != 0; | 116 | Stm32l4x5SocState *s = STM32L4X5_SOC(dev_soc); |
55 | +} | 117 | const Stm32l4x5SocClass *sc = STM32L4X5_SOC_GET_CLASS(dev_soc); |
56 | + | 118 | MemoryRegion *system_memory = get_system_memory(); |
57 | /* | 119 | - DeviceState *armv7m; |
58 | * Forward to the above feature tests given an ARMCPU pointer. | 120 | + DeviceState *armv7m, *dev; |
59 | */ | 121 | SysBusDevice *busdev; |
60 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c | 122 | + uint32_t pin_index; |
61 | index XXXXXXX..XXXXXXX 100644 | 123 | |
62 | --- a/linux-user/aarch64/signal.c | 124 | if (!memory_region_init_rom(&s->flash, OBJECT(dev_soc), "flash", |
63 | +++ b/linux-user/aarch64/signal.c | 125 | sc->flash_size, errp)) { |
64 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | 126 | @@ -XXX,XX +XXX,XX @@ static void stm32l4x5_soc_realize(DeviceState *dev_soc, Error **errp) |
65 | break; | ||
66 | |||
67 | case TARGET_SVE_MAGIC: | ||
68 | - if (arm_feature(env, ARM_FEATURE_SVE)) { | ||
69 | + if (cpu_isar_feature(aa64_sve, arm_env_get_cpu(env))) { | ||
70 | vq = (env->vfp.zcr_el[1] & 0xf) + 1; | ||
71 | sve_size = QEMU_ALIGN_UP(TARGET_SVE_SIG_CONTEXT_SIZE(vq), 16); | ||
72 | if (!sve && size == sve_size) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static void target_setup_frame(int usig, struct target_sigaction *ka, | ||
74 | &layout); | ||
75 | |||
76 | /* SVE state needs saving only if it exists. */ | ||
77 | - if (arm_feature(env, ARM_FEATURE_SVE)) { | ||
78 | + if (cpu_isar_feature(aa64_sve, arm_env_get_cpu(env))) { | ||
79 | vq = (env->vfp.zcr_el[1] & 0xf) + 1; | ||
80 | sve_size = QEMU_ALIGN_UP(TARGET_SVE_SIG_CONTEXT_SIZE(vq), 16); | ||
81 | sve_ofs = alloc_sigframe_space(sve_size, &layout); | ||
82 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/linux-user/elfload.c | ||
85 | +++ b/linux-user/elfload.c | ||
86 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
87 | GET_FEATURE_ID(aa64_rdm, ARM_HWCAP_A64_ASIMDRDM); | ||
88 | GET_FEATURE_ID(aa64_dp, ARM_HWCAP_A64_ASIMDDP); | ||
89 | GET_FEATURE_ID(aa64_fcma, ARM_HWCAP_A64_FCMA); | ||
90 | - GET_FEATURE(ARM_FEATURE_SVE, ARM_HWCAP_A64_SVE); | ||
91 | + GET_FEATURE_ID(aa64_sve, ARM_HWCAP_A64_SVE); | ||
92 | |||
93 | #undef GET_FEATURE | ||
94 | #undef GET_FEATURE_ID | ||
95 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/linux-user/syscall.c | ||
98 | +++ b/linux-user/syscall.c | ||
99 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
100 | * even though the current architectural maximum is VQ=16. | ||
101 | */ | ||
102 | ret = -TARGET_EINVAL; | ||
103 | - if (arm_feature(cpu_env, ARM_FEATURE_SVE) | ||
104 | + if (cpu_isar_feature(aa64_sve, arm_env_get_cpu(cpu_env)) | ||
105 | && arg2 >= 0 && arg2 <= 512 * 16 && !(arg2 & 15)) { | ||
106 | CPUARMState *env = cpu_env; | ||
107 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
108 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
109 | return ret; | ||
110 | case TARGET_PR_SVE_GET_VL: | ||
111 | ret = -TARGET_EINVAL; | ||
112 | - if (arm_feature(cpu_env, ARM_FEATURE_SVE)) { | ||
113 | - CPUARMState *env = cpu_env; | ||
114 | - ret = ((env->vfp.zcr_el[1] & 0xf) + 1) * 16; | ||
115 | + { | ||
116 | + ARMCPU *cpu = arm_env_get_cpu(cpu_env); | ||
117 | + if (cpu_isar_feature(aa64_sve, cpu)) { | ||
118 | + ret = ((cpu->env.vfp.zcr_el[1] & 0xf) + 1) * 16; | ||
119 | + } | ||
120 | } | ||
121 | return ret; | ||
122 | #endif /* AARCH64 */ | ||
123 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
124 | index XXXXXXX..XXXXXXX 100644 | ||
125 | --- a/target/arm/cpu64.c | ||
126 | +++ b/target/arm/cpu64.c | ||
127 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
128 | t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); | ||
129 | cpu->isar.id_aa64isar1 = t; | ||
130 | |||
131 | + t = cpu->isar.id_aa64pfr0; | ||
132 | + t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
133 | + cpu->isar.id_aa64pfr0 = t; | ||
134 | + | ||
135 | /* Replicate the same data to the 32-bit id registers. */ | ||
136 | u = cpu->isar.id_isar5; | ||
137 | u = FIELD_DP32(u, ID_ISAR5, AES, 2); /* AES + PMULL */ | ||
138 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
139 | * present in either. | ||
140 | */ | ||
141 | set_feature(&cpu->env, ARM_FEATURE_V8_FP16); | ||
142 | - set_feature(&cpu->env, ARM_FEATURE_SVE); | ||
143 | /* For usermode -cpu max we can use a larger and more efficient DCZ | ||
144 | * blocksize since we don't have to follow what the hardware does. | ||
145 | */ | ||
146 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/target/arm/helper.c | ||
149 | +++ b/target/arm/helper.c | ||
150 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
151 | define_one_arm_cp_reg(cpu, &sctlr); | ||
152 | } | ||
153 | |||
154 | - if (arm_feature(env, ARM_FEATURE_SVE)) { | ||
155 | + if (cpu_isar_feature(aa64_sve, cpu)) { | ||
156 | define_one_arm_cp_reg(cpu, &zcr_el1_reginfo); | ||
157 | if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
158 | define_one_arm_cp_reg(cpu, &zcr_el2_reginfo); | ||
159 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
160 | uint32_t flags; | ||
161 | |||
162 | if (is_a64(env)) { | ||
163 | + ARMCPU *cpu = arm_env_get_cpu(env); | ||
164 | + | ||
165 | *pc = env->pc; | ||
166 | flags = ARM_TBFLAG_AARCH64_STATE_MASK; | ||
167 | /* Get control bits for tagged addresses */ | ||
168 | flags |= (arm_regime_tbi0(env, mmu_idx) << ARM_TBFLAG_TBI0_SHIFT); | ||
169 | flags |= (arm_regime_tbi1(env, mmu_idx) << ARM_TBFLAG_TBI1_SHIFT); | ||
170 | |||
171 | - if (arm_feature(env, ARM_FEATURE_SVE)) { | ||
172 | + if (cpu_isar_feature(aa64_sve, cpu)) { | ||
173 | int sve_el = sve_exception_el(env, current_el); | ||
174 | uint32_t zcr_len; | ||
175 | |||
176 | @@ -XXX,XX +XXX,XX @@ void aarch64_sve_narrow_vq(CPUARMState *env, unsigned vq) | ||
177 | void aarch64_sve_change_el(CPUARMState *env, int old_el, | ||
178 | int new_el, bool el0_a64) | ||
179 | { | ||
180 | + ARMCPU *cpu = arm_env_get_cpu(env); | ||
181 | int old_len, new_len; | ||
182 | bool old_a64, new_a64; | ||
183 | |||
184 | /* Nothing to do if no SVE. */ | ||
185 | - if (!arm_feature(env, ARM_FEATURE_SVE)) { | ||
186 | + if (!cpu_isar_feature(aa64_sve, cpu)) { | ||
187 | return; | 127 | return; |
188 | } | 128 | } |
189 | 129 | ||
190 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 130 | + /* GPIOs */ |
191 | index XXXXXXX..XXXXXXX 100644 | 131 | + for (unsigned i = 0; i < NUM_GPIOS; i++) { |
192 | --- a/target/arm/machine.c | 132 | + g_autofree char *name = g_strdup_printf("%c", 'A' + i); |
193 | +++ b/target/arm/machine.c | 133 | + dev = DEVICE(&s->gpio[i]); |
194 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_iwmmxt = { | 134 | + qdev_prop_set_string(dev, "name", name); |
195 | static bool sve_needed(void *opaque) | 135 | + qdev_prop_set_uint32(dev, "mode-reset", |
196 | { | 136 | + stm32l4x5_gpio_cfg[i].moder_reset); |
197 | ARMCPU *cpu = opaque; | 137 | + qdev_prop_set_uint32(dev, "ospeed-reset", |
198 | - CPUARMState *env = &cpu->env; | 138 | + stm32l4x5_gpio_cfg[i].ospeedr_reset); |
199 | 139 | + qdev_prop_set_uint32(dev, "pupd-reset", | |
200 | - return arm_feature(env, ARM_FEATURE_SVE); | 140 | + stm32l4x5_gpio_cfg[i].pupdr_reset); |
201 | + return cpu_isar_feature(aa64_sve, cpu); | 141 | + busdev = SYS_BUS_DEVICE(&s->gpio[i]); |
202 | } | 142 | + g_free(name); |
203 | 143 | + name = g_strdup_printf("gpio%c-out", 'a' + i); | |
204 | /* The first two words of each Zreg is stored in VFP state. */ | 144 | + qdev_connect_clock_in(DEVICE(&s->gpio[i]), "clk", |
205 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 145 | + qdev_get_clock_out(DEVICE(&(s->rcc)), name)); |
206 | index XXXXXXX..XXXXXXX 100644 | 146 | + if (!sysbus_realize(busdev, errp)) { |
207 | --- a/target/arm/translate-a64.c | 147 | + return; |
208 | +++ b/target/arm/translate-a64.c | 148 | + } |
209 | @@ -XXX,XX +XXX,XX @@ void aarch64_cpu_dump_state(CPUState *cs, FILE *f, | 149 | + sysbus_mmio_map(busdev, 0, stm32l4x5_gpio_cfg[i].addr); |
210 | cpu_fprintf(f, " FPCR=%08x FPSR=%08x\n", | 150 | + } |
211 | vfp_get_fpcr(env), vfp_get_fpsr(env)); | 151 | + |
212 | 152 | /* System configuration controller */ | |
213 | - if (arm_feature(env, ARM_FEATURE_SVE) && sve_exception_el(env, el) == 0) { | 153 | busdev = SYS_BUS_DEVICE(&s->syscfg); |
214 | + if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { | 154 | if (!sysbus_realize(busdev, errp)) { |
215 | int j, zcr_len = sve_zcr_len_for_el(env, el); | 155 | return; |
216 | 156 | } | |
217 | for (i = 0; i <= FFR_PRED_NUM; i++) { | 157 | sysbus_mmio_map(busdev, 0, SYSCFG_ADDR); |
218 | @@ -XXX,XX +XXX,XX @@ static void disas_a64_insn(CPUARMState *env, DisasContext *s) | 158 | - /* |
219 | unallocated_encoding(s); | 159 | - * TODO: when the GPIO device is implemented, connect it |
220 | break; | 160 | - * to SYCFG using `qdev_connect_gpio_out`, NUM_GPIOS and |
221 | case 0x2: | 161 | - * GPIO_NUM_PINS. |
222 | - if (!arm_dc_feature(s, ARM_FEATURE_SVE) || !disas_sve(s, insn)) { | 162 | - */ |
223 | + if (!dc_isar_feature(aa64_sve, s) || !disas_sve(s, insn)) { | 163 | + |
224 | unallocated_encoding(s); | 164 | + for (unsigned i = 0; i < NUM_GPIOS; i++) { |
165 | + for (unsigned j = 0; j < GPIO_NUM_PINS; j++) { | ||
166 | + pin_index = GPIO_NUM_PINS * i + j; | ||
167 | + qdev_connect_gpio_out(DEVICE(&s->gpio[i]), j, | ||
168 | + qdev_get_gpio_in(DEVICE(&s->syscfg), | ||
169 | + pin_index)); | ||
170 | + } | ||
171 | + } | ||
172 | |||
173 | /* EXTI device */ | ||
174 | busdev = SYS_BUS_DEVICE(&s->exti); | ||
175 | @@ -XXX,XX +XXX,XX @@ static void stm32l4x5_soc_realize(DeviceState *dev_soc, Error **errp) | ||
225 | } | 176 | } |
226 | break; | 177 | } |
178 | |||
179 | - for (unsigned i = 0; i < 16; i++) { | ||
180 | + for (unsigned i = 0; i < GPIO_NUM_PINS; i++) { | ||
181 | qdev_connect_gpio_out(DEVICE(&s->syscfg), i, | ||
182 | qdev_get_gpio_in(DEVICE(&s->exti), i)); | ||
183 | } | ||
184 | @@ -XXX,XX +XXX,XX @@ static void stm32l4x5_soc_realize(DeviceState *dev_soc, Error **errp) | ||
185 | /* RESERVED: 0x40024400, 0x7FDBC00 */ | ||
186 | |||
187 | /* AHB2 BUS */ | ||
188 | - create_unimplemented_device("GPIOA", 0x48000000, 0x400); | ||
189 | - create_unimplemented_device("GPIOB", 0x48000400, 0x400); | ||
190 | - create_unimplemented_device("GPIOC", 0x48000800, 0x400); | ||
191 | - create_unimplemented_device("GPIOD", 0x48000C00, 0x400); | ||
192 | - create_unimplemented_device("GPIOE", 0x48001000, 0x400); | ||
193 | - create_unimplemented_device("GPIOF", 0x48001400, 0x400); | ||
194 | - create_unimplemented_device("GPIOG", 0x48001800, 0x400); | ||
195 | - create_unimplemented_device("GPIOH", 0x48001C00, 0x400); | ||
196 | /* RESERVED: 0x48002000, 0x7FDBC00 */ | ||
197 | create_unimplemented_device("OTG_FS", 0x50000000, 0x40000); | ||
198 | create_unimplemented_device("ADC", 0x50040000, 0x400); | ||
199 | diff --git a/hw/misc/stm32l4x5_syscfg.c b/hw/misc/stm32l4x5_syscfg.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/misc/stm32l4x5_syscfg.c | ||
202 | +++ b/hw/misc/stm32l4x5_syscfg.c | ||
203 | @@ -XXX,XX +XXX,XX @@ | ||
204 | #include "hw/irq.h" | ||
205 | #include "migration/vmstate.h" | ||
206 | #include "hw/misc/stm32l4x5_syscfg.h" | ||
207 | +#include "hw/gpio/stm32l4x5_gpio.h" | ||
208 | |||
209 | #define SYSCFG_MEMRMP 0x00 | ||
210 | #define SYSCFG_CFGR1 0x04 | ||
211 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
212 | index XXXXXXX..XXXXXXX 100644 | ||
213 | --- a/hw/arm/Kconfig | ||
214 | +++ b/hw/arm/Kconfig | ||
215 | @@ -XXX,XX +XXX,XX @@ config STM32L4X5_SOC | ||
216 | bool | ||
217 | select ARM_V7M | ||
218 | select OR_IRQ | ||
219 | - select STM32L4X5_SYSCFG | ||
220 | select STM32L4X5_EXTI | ||
221 | + select STM32L4X5_SYSCFG | ||
222 | select STM32L4X5_RCC | ||
223 | + select STM32L4X5_GPIO | ||
224 | |||
225 | config XLNX_ZYNQMP_ARM | ||
226 | bool | ||
227 | -- | 227 | -- |
228 | 2.19.1 | 228 | 2.34.1 |
229 | 229 | ||
230 | 230 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Inès Varhol <ines.varhol@telecom-paris.fr> |
---|---|---|---|
2 | 2 | ||
3 | Since QEMU does not implement ASIDs, changes to the ASID must flush the | 3 | The testcase contains : |
4 | tlb. However, if the ASID does not change there is no reason to flush. | 4 | - `test_idr_reset_value()` : |
5 | Checks the reset values of MODER, OTYPER, PUPDR, ODR and IDR. | ||
6 | - `test_gpio_output_mode()` : | ||
7 | Checks that writing a bit in register ODR results in the corresponding | ||
8 | pin rising or lowering, if this pin is configured in output mode. | ||
9 | - `test_gpio_input_mode()` : | ||
10 | Checks that a input pin set high or low externally results | ||
11 | in the pin rising and lowering. | ||
12 | - `test_pull_up_pull_down()` : | ||
13 | Checks that a floating pin in pull-up/down mode is actually high/down. | ||
14 | - `test_push_pull()` : | ||
15 | Checks that a pin set externally is disconnected when configured in | ||
16 | push-pull output mode, and can't be set externally while in this mode. | ||
17 | - `test_open_drain()` : | ||
18 | Checks that a pin set externally high is disconnected when configured | ||
19 | in open-drain output mode, and can't be set high while in this mode. | ||
20 | - `test_bsrr_brr()` : | ||
21 | Checks that writing to BSRR and BRR has the desired result in ODR. | ||
22 | - `test_clock_enable()` : | ||
23 | Checks that GPIO clock is at the right frequency after enabling it. | ||
5 | 24 | ||
6 | In testing a boot of the Ubuntu installer to the first menu, this reduces | 25 | Acked-by: Thomas Huth <thuth@redhat.com> |
7 | the number of flushes by 30%, or nearly 600k instances. | 26 | Signed-off-by: Arnaud Minier <arnaud.minier@telecom-paris.fr> |
8 | 27 | Signed-off-by: Inès Varhol <ines.varhol@telecom-paris.fr> | |
9 | Reviewed-by: Aaron Lindsay <aaron@os.amperecomputing.com> | 28 | Message-id: 20240305210444.310665-4-ines.varhol@telecom-paris.fr |
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Message-id: 20181019015617.22583-3-richard.henderson@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 30 | --- |
16 | target/arm/helper.c | 8 +++----- | 31 | tests/qtest/stm32l4x5_gpio-test.c | 551 ++++++++++++++++++++++++++++++ |
17 | 1 file changed, 3 insertions(+), 5 deletions(-) | 32 | tests/qtest/meson.build | 3 +- |
33 | 2 files changed, 553 insertions(+), 1 deletion(-) | ||
34 | create mode 100644 tests/qtest/stm32l4x5_gpio-test.c | ||
18 | 35 | ||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 36 | diff --git a/tests/qtest/stm32l4x5_gpio-test.c b/tests/qtest/stm32l4x5_gpio-test.c |
37 | new file mode 100644 | ||
38 | index XXXXXXX..XXXXXXX | ||
39 | --- /dev/null | ||
40 | +++ b/tests/qtest/stm32l4x5_gpio-test.c | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | +/* | ||
43 | + * QTest testcase for STM32L4x5_GPIO | ||
44 | + * | ||
45 | + * Copyright (c) 2024 Arnaud Minier <arnaud.minier@telecom-paris.fr> | ||
46 | + * Copyright (c) 2024 Inès Varhol <ines.varhol@telecom-paris.fr> | ||
47 | + * | ||
48 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
49 | + * See the COPYING file in the top-level directory. | ||
50 | + */ | ||
51 | + | ||
52 | +#include "qemu/osdep.h" | ||
53 | +#include "libqtest-single.h" | ||
54 | + | ||
55 | +#define GPIO_BASE_ADDR 0x48000000 | ||
56 | +#define GPIO_SIZE 0x400 | ||
57 | +#define NUM_GPIOS 8 | ||
58 | +#define NUM_GPIO_PINS 16 | ||
59 | + | ||
60 | +#define GPIO_A 0x48000000 | ||
61 | +#define GPIO_B 0x48000400 | ||
62 | +#define GPIO_C 0x48000800 | ||
63 | +#define GPIO_D 0x48000C00 | ||
64 | +#define GPIO_E 0x48001000 | ||
65 | +#define GPIO_F 0x48001400 | ||
66 | +#define GPIO_G 0x48001800 | ||
67 | +#define GPIO_H 0x48001C00 | ||
68 | + | ||
69 | +#define MODER 0x00 | ||
70 | +#define OTYPER 0x04 | ||
71 | +#define PUPDR 0x0C | ||
72 | +#define IDR 0x10 | ||
73 | +#define ODR 0x14 | ||
74 | +#define BSRR 0x18 | ||
75 | +#define BRR 0x28 | ||
76 | + | ||
77 | +#define MODER_INPUT 0 | ||
78 | +#define MODER_OUTPUT 1 | ||
79 | + | ||
80 | +#define PUPDR_NONE 0 | ||
81 | +#define PUPDR_PULLUP 1 | ||
82 | +#define PUPDR_PULLDOWN 2 | ||
83 | + | ||
84 | +#define OTYPER_PUSH_PULL 0 | ||
85 | +#define OTYPER_OPEN_DRAIN 1 | ||
86 | + | ||
87 | +const uint32_t moder_reset[NUM_GPIOS] = { | ||
88 | + 0xABFFFFFF, | ||
89 | + 0xFFFFFEBF, | ||
90 | + 0xFFFFFFFF, | ||
91 | + 0xFFFFFFFF, | ||
92 | + 0xFFFFFFFF, | ||
93 | + 0xFFFFFFFF, | ||
94 | + 0xFFFFFFFF, | ||
95 | + 0x0000000F | ||
96 | +}; | ||
97 | + | ||
98 | +const uint32_t pupdr_reset[NUM_GPIOS] = { | ||
99 | + 0x64000000, | ||
100 | + 0x00000100, | ||
101 | + 0x00000000, | ||
102 | + 0x00000000, | ||
103 | + 0x00000000, | ||
104 | + 0x00000000, | ||
105 | + 0x00000000, | ||
106 | + 0x00000000 | ||
107 | +}; | ||
108 | + | ||
109 | +const uint32_t idr_reset[NUM_GPIOS] = { | ||
110 | + 0x0000A000, | ||
111 | + 0x00000010, | ||
112 | + 0x00000000, | ||
113 | + 0x00000000, | ||
114 | + 0x00000000, | ||
115 | + 0x00000000, | ||
116 | + 0x00000000, | ||
117 | + 0x00000000 | ||
118 | +}; | ||
119 | + | ||
120 | +static uint32_t gpio_readl(unsigned int gpio, unsigned int offset) | ||
121 | +{ | ||
122 | + return readl(gpio + offset); | ||
123 | +} | ||
124 | + | ||
125 | +static void gpio_writel(unsigned int gpio, unsigned int offset, uint32_t value) | ||
126 | +{ | ||
127 | + writel(gpio + offset, value); | ||
128 | +} | ||
129 | + | ||
130 | +static void gpio_set_bit(unsigned int gpio, unsigned int reg, | ||
131 | + unsigned int pin, uint32_t value) | ||
132 | +{ | ||
133 | + uint32_t mask = 0xFFFFFFFF & ~(0x1 << pin); | ||
134 | + gpio_writel(gpio, reg, (gpio_readl(gpio, reg) & mask) | value << pin); | ||
135 | +} | ||
136 | + | ||
137 | +static void gpio_set_2bits(unsigned int gpio, unsigned int reg, | ||
138 | + unsigned int pin, uint32_t value) | ||
139 | +{ | ||
140 | + uint32_t offset = 2 * pin; | ||
141 | + uint32_t mask = 0xFFFFFFFF & ~(0x3 << offset); | ||
142 | + gpio_writel(gpio, reg, (gpio_readl(gpio, reg) & mask) | value << offset); | ||
143 | +} | ||
144 | + | ||
145 | +static unsigned int get_gpio_id(uint32_t gpio_addr) | ||
146 | +{ | ||
147 | + return (gpio_addr - GPIO_BASE_ADDR) / GPIO_SIZE; | ||
148 | +} | ||
149 | + | ||
150 | +static void gpio_set_irq(unsigned int gpio, int num, int level) | ||
151 | +{ | ||
152 | + g_autofree char *name = g_strdup_printf("/machine/soc/gpio%c", | ||
153 | + get_gpio_id(gpio) + 'a'); | ||
154 | + qtest_set_irq_in(global_qtest, name, NULL, num, level); | ||
155 | +} | ||
156 | + | ||
157 | +static void disconnect_all_pins(unsigned int gpio) | ||
158 | +{ | ||
159 | + g_autofree char *path = g_strdup_printf("/machine/soc/gpio%c", | ||
160 | + get_gpio_id(gpio) + 'a'); | ||
161 | + QDict *r; | ||
162 | + | ||
163 | + r = qtest_qmp(global_qtest, "{ 'execute': 'qom-set', 'arguments': " | ||
164 | + "{ 'path': %s, 'property': 'disconnected-pins', 'value': %d } }", | ||
165 | + path, 0xFFFF); | ||
166 | + g_assert_false(qdict_haskey(r, "error")); | ||
167 | + qobject_unref(r); | ||
168 | +} | ||
169 | + | ||
170 | +static uint32_t get_disconnected_pins(unsigned int gpio) | ||
171 | +{ | ||
172 | + g_autofree char *path = g_strdup_printf("/machine/soc/gpio%c", | ||
173 | + get_gpio_id(gpio) + 'a'); | ||
174 | + uint32_t disconnected_pins = 0; | ||
175 | + QDict *r; | ||
176 | + | ||
177 | + r = qtest_qmp(global_qtest, "{ 'execute': 'qom-get', 'arguments':" | ||
178 | + " { 'path': %s, 'property': 'disconnected-pins'} }", path); | ||
179 | + g_assert_false(qdict_haskey(r, "error")); | ||
180 | + disconnected_pins = qdict_get_int(r, "return"); | ||
181 | + qobject_unref(r); | ||
182 | + return disconnected_pins; | ||
183 | +} | ||
184 | + | ||
185 | +static uint32_t reset(uint32_t gpio, unsigned int offset) | ||
186 | +{ | ||
187 | + switch (offset) { | ||
188 | + case MODER: | ||
189 | + return moder_reset[get_gpio_id(gpio)]; | ||
190 | + case PUPDR: | ||
191 | + return pupdr_reset[get_gpio_id(gpio)]; | ||
192 | + case IDR: | ||
193 | + return idr_reset[get_gpio_id(gpio)]; | ||
194 | + } | ||
195 | + return 0x0; | ||
196 | +} | ||
197 | + | ||
198 | +static void system_reset(void) | ||
199 | +{ | ||
200 | + QDict *r; | ||
201 | + r = qtest_qmp(global_qtest, "{'execute': 'system_reset'}"); | ||
202 | + g_assert_false(qdict_haskey(r, "error")); | ||
203 | + qobject_unref(r); | ||
204 | +} | ||
205 | + | ||
206 | +static void test_idr_reset_value(void) | ||
207 | +{ | ||
208 | + /* | ||
209 | + * Checks that the values in MODER, OTYPER, PUPDR and ODR | ||
210 | + * after reset are correct, and that the value in IDR is | ||
211 | + * coherent. | ||
212 | + * Since AF and analog modes aren't implemented, IDR reset | ||
213 | + * values aren't the same as with a real board. | ||
214 | + * | ||
215 | + * Register IDR contains the actual values of all GPIO pins. | ||
216 | + * Its value depends on the pins' configuration | ||
217 | + * (intput/output/analog : register MODER, push-pull/open-drain : | ||
218 | + * register OTYPER, pull-up/pull-down/none : register PUPDR) | ||
219 | + * and on the values stored in register ODR | ||
220 | + * (in case the pin is in output mode). | ||
221 | + */ | ||
222 | + | ||
223 | + gpio_writel(GPIO_A, MODER, 0xDEADBEEF); | ||
224 | + gpio_writel(GPIO_A, ODR, 0xDEADBEEF); | ||
225 | + gpio_writel(GPIO_A, OTYPER, 0xDEADBEEF); | ||
226 | + gpio_writel(GPIO_A, PUPDR, 0xDEADBEEF); | ||
227 | + | ||
228 | + gpio_writel(GPIO_B, MODER, 0xDEADBEEF); | ||
229 | + gpio_writel(GPIO_B, ODR, 0xDEADBEEF); | ||
230 | + gpio_writel(GPIO_B, OTYPER, 0xDEADBEEF); | ||
231 | + gpio_writel(GPIO_B, PUPDR, 0xDEADBEEF); | ||
232 | + | ||
233 | + gpio_writel(GPIO_C, MODER, 0xDEADBEEF); | ||
234 | + gpio_writel(GPIO_C, ODR, 0xDEADBEEF); | ||
235 | + gpio_writel(GPIO_C, OTYPER, 0xDEADBEEF); | ||
236 | + gpio_writel(GPIO_C, PUPDR, 0xDEADBEEF); | ||
237 | + | ||
238 | + gpio_writel(GPIO_H, MODER, 0xDEADBEEF); | ||
239 | + gpio_writel(GPIO_H, ODR, 0xDEADBEEF); | ||
240 | + gpio_writel(GPIO_H, OTYPER, 0xDEADBEEF); | ||
241 | + gpio_writel(GPIO_H, PUPDR, 0xDEADBEEF); | ||
242 | + | ||
243 | + system_reset(); | ||
244 | + | ||
245 | + uint32_t moder = gpio_readl(GPIO_A, MODER); | ||
246 | + uint32_t odr = gpio_readl(GPIO_A, ODR); | ||
247 | + uint32_t otyper = gpio_readl(GPIO_A, OTYPER); | ||
248 | + uint32_t pupdr = gpio_readl(GPIO_A, PUPDR); | ||
249 | + uint32_t idr = gpio_readl(GPIO_A, IDR); | ||
250 | + /* 15: AF, 14: AF, 13: AF, 12: Analog ... */ | ||
251 | + /* here AF is the same as Analog and Input mode */ | ||
252 | + g_assert_cmphex(moder, ==, reset(GPIO_A, MODER)); | ||
253 | + g_assert_cmphex(odr, ==, reset(GPIO_A, ODR)); | ||
254 | + g_assert_cmphex(otyper, ==, reset(GPIO_A, OTYPER)); | ||
255 | + /* 15: pull-up, 14: pull-down, 13: pull-up, 12: neither ... */ | ||
256 | + g_assert_cmphex(pupdr, ==, reset(GPIO_A, PUPDR)); | ||
257 | + /* 15 : 1, 14: 0, 13: 1, 12 : reset value ... */ | ||
258 | + g_assert_cmphex(idr, ==, reset(GPIO_A, IDR)); | ||
259 | + | ||
260 | + moder = gpio_readl(GPIO_B, MODER); | ||
261 | + odr = gpio_readl(GPIO_B, ODR); | ||
262 | + otyper = gpio_readl(GPIO_B, OTYPER); | ||
263 | + pupdr = gpio_readl(GPIO_B, PUPDR); | ||
264 | + idr = gpio_readl(GPIO_B, IDR); | ||
265 | + /* ... 5: Analog, 4: AF, 3: AF, 2: Analog ... */ | ||
266 | + /* here AF is the same as Analog and Input mode */ | ||
267 | + g_assert_cmphex(moder, ==, reset(GPIO_B, MODER)); | ||
268 | + g_assert_cmphex(odr, ==, reset(GPIO_B, ODR)); | ||
269 | + g_assert_cmphex(otyper, ==, reset(GPIO_B, OTYPER)); | ||
270 | + /* ... 5: neither, 4: pull-up, 3: neither ... */ | ||
271 | + g_assert_cmphex(pupdr, ==, reset(GPIO_B, PUPDR)); | ||
272 | + /* ... 5 : reset value, 4 : 1, 3 : reset value ... */ | ||
273 | + g_assert_cmphex(idr, ==, reset(GPIO_B, IDR)); | ||
274 | + | ||
275 | + moder = gpio_readl(GPIO_C, MODER); | ||
276 | + odr = gpio_readl(GPIO_C, ODR); | ||
277 | + otyper = gpio_readl(GPIO_C, OTYPER); | ||
278 | + pupdr = gpio_readl(GPIO_C, PUPDR); | ||
279 | + idr = gpio_readl(GPIO_C, IDR); | ||
280 | + /* Analog, same as Input mode*/ | ||
281 | + g_assert_cmphex(moder, ==, reset(GPIO_C, MODER)); | ||
282 | + g_assert_cmphex(odr, ==, reset(GPIO_C, ODR)); | ||
283 | + g_assert_cmphex(otyper, ==, reset(GPIO_C, OTYPER)); | ||
284 | + /* no pull-up or pull-down */ | ||
285 | + g_assert_cmphex(pupdr, ==, reset(GPIO_C, PUPDR)); | ||
286 | + /* reset value */ | ||
287 | + g_assert_cmphex(idr, ==, reset(GPIO_C, IDR)); | ||
288 | + | ||
289 | + moder = gpio_readl(GPIO_H, MODER); | ||
290 | + odr = gpio_readl(GPIO_H, ODR); | ||
291 | + otyper = gpio_readl(GPIO_H, OTYPER); | ||
292 | + pupdr = gpio_readl(GPIO_H, PUPDR); | ||
293 | + idr = gpio_readl(GPIO_H, IDR); | ||
294 | + /* Analog, same as Input mode */ | ||
295 | + g_assert_cmphex(moder, ==, reset(GPIO_H, MODER)); | ||
296 | + g_assert_cmphex(odr, ==, reset(GPIO_H, ODR)); | ||
297 | + g_assert_cmphex(otyper, ==, reset(GPIO_H, OTYPER)); | ||
298 | + /* no pull-up or pull-down */ | ||
299 | + g_assert_cmphex(pupdr, ==, reset(GPIO_H, PUPDR)); | ||
300 | + /* reset value */ | ||
301 | + g_assert_cmphex(idr, ==, reset(GPIO_H, IDR)); | ||
302 | +} | ||
303 | + | ||
304 | +static void test_gpio_output_mode(const void *data) | ||
305 | +{ | ||
306 | + /* | ||
307 | + * Checks that setting a bit in ODR sets the corresponding | ||
308 | + * GPIO line high : it should set the right bit in IDR | ||
309 | + * and send an irq to syscfg. | ||
310 | + * Additionally, it checks that values written to ODR | ||
311 | + * when not in output mode are stored and not discarded. | ||
312 | + */ | ||
313 | + unsigned int pin = ((uint64_t)data) & 0xF; | ||
314 | + uint32_t gpio = ((uint64_t)data) >> 32; | ||
315 | + unsigned int gpio_id = get_gpio_id(gpio); | ||
316 | + | ||
317 | + qtest_irq_intercept_in(global_qtest, "/machine/soc/syscfg"); | ||
318 | + | ||
319 | + /* Set a bit in ODR and check nothing happens */ | ||
320 | + gpio_set_bit(gpio, ODR, pin, 1); | ||
321 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR)); | ||
322 | + g_assert_false(get_irq(gpio_id * NUM_GPIO_PINS + pin)); | ||
323 | + | ||
324 | + /* Configure the relevant line as output and check the pin is high */ | ||
325 | + gpio_set_2bits(gpio, MODER, pin, MODER_OUTPUT); | ||
326 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR) | (1 << pin)); | ||
327 | + g_assert_true(get_irq(gpio_id * NUM_GPIO_PINS + pin)); | ||
328 | + | ||
329 | + /* Reset the bit in ODR and check the pin is low */ | ||
330 | + gpio_set_bit(gpio, ODR, pin, 0); | ||
331 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR) & ~(1 << pin)); | ||
332 | + g_assert_false(get_irq(gpio_id * NUM_GPIO_PINS + pin)); | ||
333 | + | ||
334 | + /* Clean the test */ | ||
335 | + gpio_writel(gpio, ODR, reset(gpio, ODR)); | ||
336 | + gpio_writel(gpio, MODER, reset(gpio, MODER)); | ||
337 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR)); | ||
338 | + g_assert_false(get_irq(gpio_id * NUM_GPIO_PINS + pin)); | ||
339 | +} | ||
340 | + | ||
341 | +static void test_gpio_input_mode(const void *data) | ||
342 | +{ | ||
343 | + /* | ||
344 | + * Test that setting a line high/low externally sets the | ||
345 | + * corresponding GPIO line high/low : it should set the | ||
346 | + * right bit in IDR and send an irq to syscfg. | ||
347 | + */ | ||
348 | + unsigned int pin = ((uint64_t)data) & 0xF; | ||
349 | + uint32_t gpio = ((uint64_t)data) >> 32; | ||
350 | + unsigned int gpio_id = get_gpio_id(gpio); | ||
351 | + | ||
352 | + qtest_irq_intercept_in(global_qtest, "/machine/soc/syscfg"); | ||
353 | + | ||
354 | + /* Configure a line as input, raise it, and check that the pin is high */ | ||
355 | + gpio_set_2bits(gpio, MODER, pin, MODER_INPUT); | ||
356 | + gpio_set_irq(gpio, pin, 1); | ||
357 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR) | (1 << pin)); | ||
358 | + g_assert_true(get_irq(gpio_id * NUM_GPIO_PINS + pin)); | ||
359 | + | ||
360 | + /* Lower the line and check that the pin is low */ | ||
361 | + gpio_set_irq(gpio, pin, 0); | ||
362 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR) & ~(1 << pin)); | ||
363 | + g_assert_false(get_irq(gpio_id * NUM_GPIO_PINS + pin)); | ||
364 | + | ||
365 | + /* Clean the test */ | ||
366 | + gpio_writel(gpio, MODER, reset(gpio, MODER)); | ||
367 | + disconnect_all_pins(gpio); | ||
368 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR)); | ||
369 | +} | ||
370 | + | ||
371 | +static void test_pull_up_pull_down(const void *data) | ||
372 | +{ | ||
373 | + /* | ||
374 | + * Test that a floating pin with pull-up sets the pin | ||
375 | + * high and vice-versa. | ||
376 | + */ | ||
377 | + unsigned int pin = ((uint64_t)data) & 0xF; | ||
378 | + uint32_t gpio = ((uint64_t)data) >> 32; | ||
379 | + unsigned int gpio_id = get_gpio_id(gpio); | ||
380 | + | ||
381 | + qtest_irq_intercept_in(global_qtest, "/machine/soc/syscfg"); | ||
382 | + | ||
383 | + /* Configure a line as input with pull-up, check the line is set high */ | ||
384 | + gpio_set_2bits(gpio, MODER, pin, MODER_INPUT); | ||
385 | + gpio_set_2bits(gpio, PUPDR, pin, PUPDR_PULLUP); | ||
386 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR) | (1 << pin)); | ||
387 | + g_assert_true(get_irq(gpio_id * NUM_GPIO_PINS + pin)); | ||
388 | + | ||
389 | + /* Configure the line with pull-down, check the line is low */ | ||
390 | + gpio_set_2bits(gpio, PUPDR, pin, PUPDR_PULLDOWN); | ||
391 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR) & ~(1 << pin)); | ||
392 | + g_assert_false(get_irq(gpio_id * NUM_GPIO_PINS + pin)); | ||
393 | + | ||
394 | + /* Clean the test */ | ||
395 | + gpio_writel(gpio, MODER, reset(gpio, MODER)); | ||
396 | + gpio_writel(gpio, PUPDR, reset(gpio, PUPDR)); | ||
397 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR)); | ||
398 | +} | ||
399 | + | ||
400 | +static void test_push_pull(const void *data) | ||
401 | +{ | ||
402 | + /* | ||
403 | + * Test that configuring a line in push-pull output mode | ||
404 | + * disconnects the pin, that the pin can't be set or reset | ||
405 | + * externally afterwards. | ||
406 | + */ | ||
407 | + unsigned int pin = ((uint64_t)data) & 0xF; | ||
408 | + uint32_t gpio = ((uint64_t)data) >> 32; | ||
409 | + uint32_t gpio2 = GPIO_BASE_ADDR + (GPIO_H - gpio); | ||
410 | + | ||
411 | + qtest_irq_intercept_in(global_qtest, "/machine/soc/syscfg"); | ||
412 | + | ||
413 | + /* Setting a line high externally, configuring it in push-pull output */ | ||
414 | + /* And checking the pin was disconnected */ | ||
415 | + gpio_set_irq(gpio, pin, 1); | ||
416 | + gpio_set_2bits(gpio, MODER, pin, MODER_OUTPUT); | ||
417 | + g_assert_cmphex(get_disconnected_pins(gpio), ==, 0xFFFF); | ||
418 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR) & ~(1 << pin)); | ||
419 | + | ||
420 | + /* Setting a line low externally, configuring it in push-pull output */ | ||
421 | + /* And checking the pin was disconnected */ | ||
422 | + gpio_set_irq(gpio2, pin, 0); | ||
423 | + gpio_set_bit(gpio2, ODR, pin, 1); | ||
424 | + gpio_set_2bits(gpio2, MODER, pin, MODER_OUTPUT); | ||
425 | + g_assert_cmphex(get_disconnected_pins(gpio2), ==, 0xFFFF); | ||
426 | + g_assert_cmphex(gpio_readl(gpio2, IDR), ==, reset(gpio2, IDR) | (1 << pin)); | ||
427 | + | ||
428 | + /* Trying to set a push-pull output pin, checking it doesn't work */ | ||
429 | + gpio_set_irq(gpio, pin, 1); | ||
430 | + g_assert_cmphex(get_disconnected_pins(gpio), ==, 0xFFFF); | ||
431 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR) & ~(1 << pin)); | ||
432 | + | ||
433 | + /* Trying to reset a push-pull output pin, checking it doesn't work */ | ||
434 | + gpio_set_irq(gpio2, pin, 0); | ||
435 | + g_assert_cmphex(get_disconnected_pins(gpio2), ==, 0xFFFF); | ||
436 | + g_assert_cmphex(gpio_readl(gpio2, IDR), ==, reset(gpio2, IDR) | (1 << pin)); | ||
437 | + | ||
438 | + /* Clean the test */ | ||
439 | + gpio_writel(gpio, MODER, reset(gpio, MODER)); | ||
440 | + gpio_writel(gpio2, ODR, reset(gpio2, ODR)); | ||
441 | + gpio_writel(gpio2, MODER, reset(gpio2, MODER)); | ||
442 | +} | ||
443 | + | ||
444 | +static void test_open_drain(const void *data) | ||
445 | +{ | ||
446 | + /* | ||
447 | + * Test that configuring a line in open-drain output mode | ||
448 | + * disconnects a pin set high externally and that the pin | ||
449 | + * can't be set high externally while configured in open-drain. | ||
450 | + * | ||
451 | + * However a pin set low externally shouldn't be disconnected, | ||
452 | + * and it can be set low externally when in open-drain mode. | ||
453 | + */ | ||
454 | + unsigned int pin = ((uint64_t)data) & 0xF; | ||
455 | + uint32_t gpio = ((uint64_t)data) >> 32; | ||
456 | + uint32_t gpio2 = GPIO_BASE_ADDR + (GPIO_H - gpio); | ||
457 | + | ||
458 | + qtest_irq_intercept_in(global_qtest, "/machine/soc/syscfg"); | ||
459 | + | ||
460 | + /* Setting a line high externally, configuring it in open-drain output */ | ||
461 | + /* And checking the pin was disconnected */ | ||
462 | + gpio_set_irq(gpio, pin, 1); | ||
463 | + gpio_set_bit(gpio, OTYPER, pin, OTYPER_OPEN_DRAIN); | ||
464 | + gpio_set_2bits(gpio, MODER, pin, MODER_OUTPUT); | ||
465 | + g_assert_cmphex(get_disconnected_pins(gpio), ==, 0xFFFF); | ||
466 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR) & ~(1 << pin)); | ||
467 | + | ||
468 | + /* Setting a line low externally, configuring it in open-drain output */ | ||
469 | + /* And checking the pin wasn't disconnected */ | ||
470 | + gpio_set_irq(gpio2, pin, 0); | ||
471 | + gpio_set_bit(gpio2, ODR, pin, 1); | ||
472 | + gpio_set_bit(gpio2, OTYPER, pin, OTYPER_OPEN_DRAIN); | ||
473 | + gpio_set_2bits(gpio2, MODER, pin, MODER_OUTPUT); | ||
474 | + g_assert_cmphex(get_disconnected_pins(gpio2), ==, 0xFFFF & ~(1 << pin)); | ||
475 | + g_assert_cmphex(gpio_readl(gpio2, IDR), ==, | ||
476 | + reset(gpio2, IDR) & ~(1 << pin)); | ||
477 | + | ||
478 | + /* Trying to set a open-drain output pin, checking it doesn't work */ | ||
479 | + gpio_set_irq(gpio, pin, 1); | ||
480 | + g_assert_cmphex(get_disconnected_pins(gpio), ==, 0xFFFF); | ||
481 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR) & ~(1 << pin)); | ||
482 | + | ||
483 | + /* Trying to reset a open-drain output pin, checking it works */ | ||
484 | + gpio_set_bit(gpio, ODR, pin, 1); | ||
485 | + gpio_set_irq(gpio, pin, 0); | ||
486 | + g_assert_cmphex(get_disconnected_pins(gpio2), ==, 0xFFFF & ~(1 << pin)); | ||
487 | + g_assert_cmphex(gpio_readl(gpio2, IDR), ==, | ||
488 | + reset(gpio2, IDR) & ~(1 << pin)); | ||
489 | + | ||
490 | + /* Clean the test */ | ||
491 | + disconnect_all_pins(gpio2); | ||
492 | + gpio_writel(gpio2, OTYPER, reset(gpio2, OTYPER)); | ||
493 | + gpio_writel(gpio2, ODR, reset(gpio2, ODR)); | ||
494 | + gpio_writel(gpio2, MODER, reset(gpio2, MODER)); | ||
495 | + g_assert_cmphex(gpio_readl(gpio2, IDR), ==, reset(gpio2, IDR)); | ||
496 | + disconnect_all_pins(gpio); | ||
497 | + gpio_writel(gpio, OTYPER, reset(gpio, OTYPER)); | ||
498 | + gpio_writel(gpio, ODR, reset(gpio, ODR)); | ||
499 | + gpio_writel(gpio, MODER, reset(gpio, MODER)); | ||
500 | + g_assert_cmphex(gpio_readl(gpio, IDR), ==, reset(gpio, IDR)); | ||
501 | +} | ||
502 | + | ||
503 | +static void test_bsrr_brr(const void *data) | ||
504 | +{ | ||
505 | + /* | ||
506 | + * Test that writing a '1' in BSS and BSRR | ||
507 | + * has the desired effect on ODR. | ||
508 | + * In BSRR, BSx has priority over BRx. | ||
509 | + */ | ||
510 | + unsigned int pin = ((uint64_t)data) & 0xF; | ||
511 | + uint32_t gpio = ((uint64_t)data) >> 32; | ||
512 | + | ||
513 | + gpio_writel(gpio, BSRR, (1 << pin)); | ||
514 | + g_assert_cmphex(gpio_readl(gpio, ODR), ==, reset(gpio, ODR) | (1 << pin)); | ||
515 | + | ||
516 | + gpio_writel(gpio, BSRR, (1 << (pin + NUM_GPIO_PINS))); | ||
517 | + g_assert_cmphex(gpio_readl(gpio, ODR), ==, reset(gpio, ODR)); | ||
518 | + | ||
519 | + gpio_writel(gpio, BSRR, (1 << pin)); | ||
520 | + g_assert_cmphex(gpio_readl(gpio, ODR), ==, reset(gpio, ODR) | (1 << pin)); | ||
521 | + | ||
522 | + gpio_writel(gpio, BRR, (1 << pin)); | ||
523 | + g_assert_cmphex(gpio_readl(gpio, ODR), ==, reset(gpio, ODR)); | ||
524 | + | ||
525 | + /* BSx should have priority over BRx */ | ||
526 | + gpio_writel(gpio, BSRR, (1 << pin) | (1 << (pin + NUM_GPIO_PINS))); | ||
527 | + g_assert_cmphex(gpio_readl(gpio, ODR), ==, reset(gpio, ODR) | (1 << pin)); | ||
528 | + | ||
529 | + gpio_writel(gpio, BRR, (1 << pin)); | ||
530 | + g_assert_cmphex(gpio_readl(gpio, ODR), ==, reset(gpio, ODR)); | ||
531 | + | ||
532 | + gpio_writel(gpio, ODR, reset(gpio, ODR)); | ||
533 | +} | ||
534 | + | ||
535 | +int main(int argc, char **argv) | ||
536 | +{ | ||
537 | + int ret; | ||
538 | + | ||
539 | + g_test_init(&argc, &argv, NULL); | ||
540 | + g_test_set_nonfatal_assertions(); | ||
541 | + qtest_add_func("stm32l4x5/gpio/test_idr_reset_value", | ||
542 | + test_idr_reset_value); | ||
543 | + /* | ||
544 | + * The inputs for the tests (gpio and pin) can be changed, | ||
545 | + * but the tests don't work for pins that are high at reset | ||
546 | + * (GPIOA15, GPIO13 and GPIOB5). | ||
547 | + * Specifically, rising the pin then checking `get_irq()` | ||
548 | + * is problematic since the pin was already high. | ||
549 | + */ | ||
550 | + qtest_add_data_func("stm32l4x5/gpio/test_gpioc5_output_mode", | ||
551 | + (void *)((uint64_t)GPIO_C << 32 | 5), | ||
552 | + test_gpio_output_mode); | ||
553 | + qtest_add_data_func("stm32l4x5/gpio/test_gpioh3_output_mode", | ||
554 | + (void *)((uint64_t)GPIO_H << 32 | 3), | ||
555 | + test_gpio_output_mode); | ||
556 | + qtest_add_data_func("stm32l4x5/gpio/test_gpio_input_mode1", | ||
557 | + (void *)((uint64_t)GPIO_D << 32 | 6), | ||
558 | + test_gpio_input_mode); | ||
559 | + qtest_add_data_func("stm32l4x5/gpio/test_gpio_input_mode2", | ||
560 | + (void *)((uint64_t)GPIO_C << 32 | 10), | ||
561 | + test_gpio_input_mode); | ||
562 | + qtest_add_data_func("stm32l4x5/gpio/test_gpio_pull_up_pull_down1", | ||
563 | + (void *)((uint64_t)GPIO_B << 32 | 5), | ||
564 | + test_pull_up_pull_down); | ||
565 | + qtest_add_data_func("stm32l4x5/gpio/test_gpio_pull_up_pull_down2", | ||
566 | + (void *)((uint64_t)GPIO_F << 32 | 1), | ||
567 | + test_pull_up_pull_down); | ||
568 | + qtest_add_data_func("stm32l4x5/gpio/test_gpio_push_pull1", | ||
569 | + (void *)((uint64_t)GPIO_G << 32 | 6), | ||
570 | + test_push_pull); | ||
571 | + qtest_add_data_func("stm32l4x5/gpio/test_gpio_push_pull2", | ||
572 | + (void *)((uint64_t)GPIO_H << 32 | 3), | ||
573 | + test_push_pull); | ||
574 | + qtest_add_data_func("stm32l4x5/gpio/test_gpio_open_drain1", | ||
575 | + (void *)((uint64_t)GPIO_C << 32 | 4), | ||
576 | + test_open_drain); | ||
577 | + qtest_add_data_func("stm32l4x5/gpio/test_gpio_open_drain2", | ||
578 | + (void *)((uint64_t)GPIO_E << 32 | 11), | ||
579 | + test_open_drain); | ||
580 | + qtest_add_data_func("stm32l4x5/gpio/test_bsrr_brr1", | ||
581 | + (void *)((uint64_t)GPIO_A << 32 | 12), | ||
582 | + test_bsrr_brr); | ||
583 | + qtest_add_data_func("stm32l4x5/gpio/test_bsrr_brr2", | ||
584 | + (void *)((uint64_t)GPIO_D << 32 | 0), | ||
585 | + test_bsrr_brr); | ||
586 | + | ||
587 | + qtest_start("-machine b-l475e-iot01a"); | ||
588 | + ret = g_test_run(); | ||
589 | + qtest_end(); | ||
590 | + | ||
591 | + return ret; | ||
592 | +} | ||
593 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
20 | index XXXXXXX..XXXXXXX 100644 | 594 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 595 | --- a/tests/qtest/meson.build |
22 | +++ b/target/arm/helper.c | 596 | +++ b/tests/qtest/meson.build |
23 | @@ -XXX,XX +XXX,XX @@ static void vmsa_tcr_el1_write(CPUARMState *env, const ARMCPRegInfo *ri, | 597 | @@ -XXX,XX +XXX,XX @@ qtests_aspeed = \ |
24 | static void vmsa_ttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 598 | qtests_stm32l4x5 = \ |
25 | uint64_t value) | 599 | ['stm32l4x5_exti-test', |
26 | { | 600 | 'stm32l4x5_syscfg-test', |
27 | - /* 64 bit accesses to the TTBRs can change the ASID and so we | 601 | - 'stm32l4x5_rcc-test'] |
28 | - * must flush the TLB. | 602 | + 'stm32l4x5_rcc-test', |
29 | - */ | 603 | + 'stm32l4x5_gpio-test'] |
30 | - if (cpreg_field_is_64bit(ri)) { | 604 | |
31 | + /* If the ASID changes (with a 64-bit write), we must flush the TLB. */ | 605 | qtests_arm = \ |
32 | + if (cpreg_field_is_64bit(ri) && | 606 | (config_all_devices.has_key('CONFIG_MPS2') ? ['sse-timer-test'] : []) + \ |
33 | + extract64(raw_read(env, ri) ^ value, 48, 16) != 0) { | ||
34 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
35 | - | ||
36 | tlb_flush(CPU(cpu)); | ||
37 | } | ||
38 | raw_write(env, ri, value); | ||
39 | -- | 607 | -- |
40 | 2.19.1 | 608 | 2.34.1 |
41 | 609 | ||
42 | 610 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Instead of shifts and masks, use direct loads and stores from | 3 | While the 8-bit input elements are sequential in the input vector, |
4 | the neon register file. | 4 | the 32-bit output elements are not sequential in the output matrix. |
5 | 5 | Do not attempt to compute 2 32-bit outputs at the same time. | |
6 | |||
7 | Cc: qemu-stable@nongnu.org | ||
8 | Fixes: 23a5e3859f5 ("target/arm: Implement SME integer outer product") | ||
9 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/2083 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20181011205206.3552-21-richard.henderson@linaro.org | 11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Message-id: 20240305163931.242795-1-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | target/arm/translate.c | 92 +++++++++++++++++++++++------------------- | 15 | target/arm/tcg/sme_helper.c | 77 ++++++++++++++++++------------- |
12 | 1 file changed, 50 insertions(+), 42 deletions(-) | 16 | tests/tcg/aarch64/sme-smopa-1.c | 47 +++++++++++++++++++ |
13 | 17 | tests/tcg/aarch64/sme-smopa-2.c | 54 ++++++++++++++++++++++ | |
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 18 | tests/tcg/aarch64/Makefile.target | 2 +- |
19 | 4 files changed, 147 insertions(+), 33 deletions(-) | ||
20 | create mode 100644 tests/tcg/aarch64/sme-smopa-1.c | ||
21 | create mode 100644 tests/tcg/aarch64/sme-smopa-2.c | ||
22 | |||
23 | diff --git a/target/arm/tcg/sme_helper.c b/target/arm/tcg/sme_helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 25 | --- a/target/arm/tcg/sme_helper.c |
17 | +++ b/target/arm/translate.c | 26 | +++ b/target/arm/tcg/sme_helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static TCGv_i32 neon_load_reg(int reg, int pass) | 27 | @@ -XXX,XX +XXX,XX @@ void HELPER(sme_bfmopa)(void *vza, void *vzn, void *vzm, void *vpn, |
19 | return tmp; | 28 | } |
20 | } | 29 | } |
21 | 30 | ||
22 | +static void neon_load_element(TCGv_i32 var, int reg, int ele, TCGMemOp mop) | 31 | -typedef uint64_t IMOPFn(uint64_t, uint64_t, uint64_t, uint8_t, bool); |
32 | +typedef uint32_t IMOPFn32(uint32_t, uint32_t, uint32_t, uint8_t, bool); | ||
33 | +static inline void do_imopa_s(uint32_t *za, uint32_t *zn, uint32_t *zm, | ||
34 | + uint8_t *pn, uint8_t *pm, | ||
35 | + uint32_t desc, IMOPFn32 *fn) | ||
23 | +{ | 36 | +{ |
24 | + long offset = neon_element_offset(reg, ele, mop & MO_SIZE); | 37 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 4; |
25 | + | 38 | + bool neg = simd_data(desc); |
26 | + switch (mop) { | 39 | |
27 | + case MO_UB: | 40 | -static inline void do_imopa(uint64_t *za, uint64_t *zn, uint64_t *zm, |
28 | + tcg_gen_ld8u_i32(var, cpu_env, offset); | 41 | - uint8_t *pn, uint8_t *pm, |
29 | + break; | 42 | - uint32_t desc, IMOPFn *fn) |
30 | + case MO_UW: | 43 | + for (row = 0; row < oprsz; ++row) { |
31 | + tcg_gen_ld16u_i32(var, cpu_env, offset); | 44 | + uint8_t pa = (pn[H1(row >> 1)] >> ((row & 1) * 4)) & 0xf; |
32 | + break; | 45 | + uint32_t *za_row = &za[tile_vslice_index(row)]; |
33 | + case MO_UL: | 46 | + uint32_t n = zn[H4(row)]; |
34 | + tcg_gen_ld_i32(var, cpu_env, offset); | 47 | + |
35 | + break; | 48 | + for (col = 0; col < oprsz; ++col) { |
36 | + default: | 49 | + uint8_t pb = pm[H1(col >> 1)] >> ((col & 1) * 4); |
37 | + g_assert_not_reached(); | 50 | + uint32_t *a = &za_row[H4(col)]; |
51 | + | ||
52 | + *a = fn(n, zm[H4(col)], *a, pa & pb, neg); | ||
53 | + } | ||
38 | + } | 54 | + } |
39 | +} | 55 | +} |
40 | + | 56 | + |
41 | static void neon_load_element64(TCGv_i64 var, int reg, int ele, TCGMemOp mop) | 57 | +typedef uint64_t IMOPFn64(uint64_t, uint64_t, uint64_t, uint8_t, bool); |
58 | +static inline void do_imopa_d(uint64_t *za, uint64_t *zn, uint64_t *zm, | ||
59 | + uint8_t *pn, uint8_t *pm, | ||
60 | + uint32_t desc, IMOPFn64 *fn) | ||
42 | { | 61 | { |
43 | long offset = neon_element_offset(reg, ele, mop & MO_SIZE); | 62 | intptr_t row, col, oprsz = simd_oprsz(desc) / 8; |
44 | @@ -XXX,XX +XXX,XX @@ static void neon_store_reg(int reg, int pass, TCGv_i32 var) | 63 | bool neg = simd_data(desc); |
45 | tcg_temp_free_i32(var); | 64 | @@ -XXX,XX +XXX,XX @@ static inline void do_imopa(uint64_t *za, uint64_t *zn, uint64_t *zm, |
46 | } | 65 | } |
47 | 66 | ||
48 | +static void neon_store_element(int reg, int ele, TCGMemOp size, TCGv_i32 var) | 67 | #define DEF_IMOP_32(NAME, NTYPE, MTYPE) \ |
68 | -static uint64_t NAME(uint64_t n, uint64_t m, uint64_t a, uint8_t p, bool neg) \ | ||
69 | +static uint32_t NAME(uint32_t n, uint32_t m, uint32_t a, uint8_t p, bool neg) \ | ||
70 | { \ | ||
71 | - uint32_t sum0 = 0, sum1 = 0; \ | ||
72 | + uint32_t sum = 0; \ | ||
73 | /* Apply P to N as a mask, making the inactive elements 0. */ \ | ||
74 | n &= expand_pred_b(p); \ | ||
75 | - sum0 += (NTYPE)(n >> 0) * (MTYPE)(m >> 0); \ | ||
76 | - sum0 += (NTYPE)(n >> 8) * (MTYPE)(m >> 8); \ | ||
77 | - sum0 += (NTYPE)(n >> 16) * (MTYPE)(m >> 16); \ | ||
78 | - sum0 += (NTYPE)(n >> 24) * (MTYPE)(m >> 24); \ | ||
79 | - sum1 += (NTYPE)(n >> 32) * (MTYPE)(m >> 32); \ | ||
80 | - sum1 += (NTYPE)(n >> 40) * (MTYPE)(m >> 40); \ | ||
81 | - sum1 += (NTYPE)(n >> 48) * (MTYPE)(m >> 48); \ | ||
82 | - sum1 += (NTYPE)(n >> 56) * (MTYPE)(m >> 56); \ | ||
83 | - if (neg) { \ | ||
84 | - sum0 = (uint32_t)a - sum0, sum1 = (uint32_t)(a >> 32) - sum1; \ | ||
85 | - } else { \ | ||
86 | - sum0 = (uint32_t)a + sum0, sum1 = (uint32_t)(a >> 32) + sum1; \ | ||
87 | - } \ | ||
88 | - return ((uint64_t)sum1 << 32) | sum0; \ | ||
89 | + sum += (NTYPE)(n >> 0) * (MTYPE)(m >> 0); \ | ||
90 | + sum += (NTYPE)(n >> 8) * (MTYPE)(m >> 8); \ | ||
91 | + sum += (NTYPE)(n >> 16) * (MTYPE)(m >> 16); \ | ||
92 | + sum += (NTYPE)(n >> 24) * (MTYPE)(m >> 24); \ | ||
93 | + return neg ? a - sum : a + sum; \ | ||
94 | } | ||
95 | |||
96 | #define DEF_IMOP_64(NAME, NTYPE, MTYPE) \ | ||
97 | @@ -XXX,XX +XXX,XX @@ DEF_IMOP_64(umopa_d, uint16_t, uint16_t) | ||
98 | DEF_IMOP_64(sumopa_d, int16_t, uint16_t) | ||
99 | DEF_IMOP_64(usmopa_d, uint16_t, int16_t) | ||
100 | |||
101 | -#define DEF_IMOPH(NAME) \ | ||
102 | - void HELPER(sme_##NAME)(void *vza, void *vzn, void *vzm, void *vpn, \ | ||
103 | - void *vpm, uint32_t desc) \ | ||
104 | - { do_imopa(vza, vzn, vzm, vpn, vpm, desc, NAME); } | ||
105 | +#define DEF_IMOPH(NAME, S) \ | ||
106 | + void HELPER(sme_##NAME##_##S)(void *vza, void *vzn, void *vzm, \ | ||
107 | + void *vpn, void *vpm, uint32_t desc) \ | ||
108 | + { do_imopa_##S(vza, vzn, vzm, vpn, vpm, desc, NAME##_##S); } | ||
109 | |||
110 | -DEF_IMOPH(smopa_s) | ||
111 | -DEF_IMOPH(umopa_s) | ||
112 | -DEF_IMOPH(sumopa_s) | ||
113 | -DEF_IMOPH(usmopa_s) | ||
114 | -DEF_IMOPH(smopa_d) | ||
115 | -DEF_IMOPH(umopa_d) | ||
116 | -DEF_IMOPH(sumopa_d) | ||
117 | -DEF_IMOPH(usmopa_d) | ||
118 | +DEF_IMOPH(smopa, s) | ||
119 | +DEF_IMOPH(umopa, s) | ||
120 | +DEF_IMOPH(sumopa, s) | ||
121 | +DEF_IMOPH(usmopa, s) | ||
122 | + | ||
123 | +DEF_IMOPH(smopa, d) | ||
124 | +DEF_IMOPH(umopa, d) | ||
125 | +DEF_IMOPH(sumopa, d) | ||
126 | +DEF_IMOPH(usmopa, d) | ||
127 | diff --git a/tests/tcg/aarch64/sme-smopa-1.c b/tests/tcg/aarch64/sme-smopa-1.c | ||
128 | new file mode 100644 | ||
129 | index XXXXXXX..XXXXXXX | ||
130 | --- /dev/null | ||
131 | +++ b/tests/tcg/aarch64/sme-smopa-1.c | ||
132 | @@ -XXX,XX +XXX,XX @@ | ||
133 | +#include <stdio.h> | ||
134 | +#include <string.h> | ||
135 | + | ||
136 | +int main() | ||
49 | +{ | 137 | +{ |
50 | + long offset = neon_element_offset(reg, ele, size); | 138 | + static const int cmp[4][4] = { |
51 | + | 139 | + { 110, 134, 158, 182 }, |
52 | + switch (size) { | 140 | + { 390, 478, 566, 654 }, |
53 | + case MO_8: | 141 | + { 670, 822, 974, 1126 }, |
54 | + tcg_gen_st8_i32(var, cpu_env, offset); | 142 | + { 950, 1166, 1382, 1598 } |
55 | + break; | 143 | + }; |
56 | + case MO_16: | 144 | + int dst[4][4]; |
57 | + tcg_gen_st16_i32(var, cpu_env, offset); | 145 | + int *tmp = &dst[0][0]; |
58 | + break; | 146 | + |
59 | + case MO_32: | 147 | + asm volatile( |
60 | + tcg_gen_st_i32(var, cpu_env, offset); | 148 | + ".arch armv8-r+sme\n\t" |
61 | + break; | 149 | + "smstart\n\t" |
62 | + default: | 150 | + "index z0.b, #0, #1\n\t" |
63 | + g_assert_not_reached(); | 151 | + "movprfx z1, z0\n\t" |
64 | + } | 152 | + "add z1.b, z1.b, #16\n\t" |
153 | + "ptrue p0.b\n\t" | ||
154 | + "smopa za0.s, p0/m, p0/m, z0.b, z1.b\n\t" | ||
155 | + "ptrue p0.s, vl4\n\t" | ||
156 | + "mov w12, #0\n\t" | ||
157 | + "st1w { za0h.s[w12, #0] }, p0, [%0]\n\t" | ||
158 | + "add %0, %0, #16\n\t" | ||
159 | + "st1w { za0h.s[w12, #1] }, p0, [%0]\n\t" | ||
160 | + "add %0, %0, #16\n\t" | ||
161 | + "st1w { za0h.s[w12, #2] }, p0, [%0]\n\t" | ||
162 | + "add %0, %0, #16\n\t" | ||
163 | + "st1w { za0h.s[w12, #3] }, p0, [%0]\n\t" | ||
164 | + "smstop" | ||
165 | + : "+r"(tmp) : : "memory"); | ||
166 | + | ||
167 | + if (memcmp(cmp, dst, sizeof(dst)) == 0) { | ||
168 | + return 0; | ||
169 | + } | ||
170 | + | ||
171 | + /* See above for correct results. */ | ||
172 | + for (int i = 0; i < 4; ++i) { | ||
173 | + for (int j = 0; j < 4; ++j) { | ||
174 | + printf("%6d", dst[i][j]); | ||
175 | + } | ||
176 | + printf("\n"); | ||
177 | + } | ||
178 | + return 1; | ||
65 | +} | 179 | +} |
66 | + | 180 | diff --git a/tests/tcg/aarch64/sme-smopa-2.c b/tests/tcg/aarch64/sme-smopa-2.c |
67 | static void neon_store_element64(int reg, int ele, TCGMemOp size, TCGv_i64 var) | 181 | new file mode 100644 |
68 | { | 182 | index XXXXXXX..XXXXXXX |
69 | long offset = neon_element_offset(reg, ele, size); | 183 | --- /dev/null |
70 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | 184 | +++ b/tests/tcg/aarch64/sme-smopa-2.c |
71 | int stride; | 185 | @@ -XXX,XX +XXX,XX @@ |
72 | int size; | 186 | +#include <stdio.h> |
73 | int reg; | 187 | +#include <string.h> |
74 | - int pass; | 188 | + |
75 | int load; | 189 | +int main() |
76 | - int shift; | 190 | +{ |
77 | int n; | 191 | + static const long cmp[4][4] = { |
78 | int vec_size; | 192 | + { 110, 134, 158, 182 }, |
79 | int mmu_idx; | 193 | + { 390, 478, 566, 654 }, |
80 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | 194 | + { 670, 822, 974, 1126 }, |
81 | } else { | 195 | + { 950, 1166, 1382, 1598 } |
82 | /* Single element. */ | 196 | + }; |
83 | int idx = (insn >> 4) & 0xf; | 197 | + long dst[4][4]; |
84 | - pass = (insn >> 7) & 1; | 198 | + long *tmp = &dst[0][0]; |
85 | + int reg_idx; | 199 | + long svl; |
86 | switch (size) { | 200 | + |
87 | case 0: | 201 | + /* Validate that we have a wide enough vector for 4 elements. */ |
88 | - shift = ((insn >> 5) & 3) * 8; | 202 | + asm(".arch armv8-r+sme-i64\n\trdsvl %0, #1" : "=r"(svl)); |
89 | + reg_idx = (insn >> 5) & 7; | 203 | + if (svl < 32) { |
90 | stride = 1; | 204 | + return 0; |
91 | break; | 205 | + } |
92 | case 1: | 206 | + |
93 | - shift = ((insn >> 6) & 1) * 16; | 207 | + asm volatile( |
94 | + reg_idx = (insn >> 6) & 3; | 208 | + "smstart\n\t" |
95 | stride = (insn & (1 << 5)) ? 2 : 1; | 209 | + "index z0.h, #0, #1\n\t" |
96 | break; | 210 | + "movprfx z1, z0\n\t" |
97 | case 2: | 211 | + "add z1.h, z1.h, #16\n\t" |
98 | - shift = 0; | 212 | + "ptrue p0.b\n\t" |
99 | + reg_idx = (insn >> 7) & 1; | 213 | + "smopa za0.d, p0/m, p0/m, z0.h, z1.h\n\t" |
100 | stride = (insn & (1 << 6)) ? 2 : 1; | 214 | + "ptrue p0.d, vl4\n\t" |
101 | break; | 215 | + "mov w12, #0\n\t" |
102 | default: | 216 | + "st1d { za0h.d[w12, #0] }, p0, [%0]\n\t" |
103 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | 217 | + "add %0, %0, #32\n\t" |
104 | */ | 218 | + "st1d { za0h.d[w12, #1] }, p0, [%0]\n\t" |
105 | return 1; | 219 | + "mov w12, #2\n\t" |
106 | } | 220 | + "add %0, %0, #32\n\t" |
107 | + tmp = tcg_temp_new_i32(); | 221 | + "st1d { za0h.d[w12, #0] }, p0, [%0]\n\t" |
108 | addr = tcg_temp_new_i32(); | 222 | + "add %0, %0, #32\n\t" |
109 | load_reg_var(s, addr, rn); | 223 | + "st1d { za0h.d[w12, #1] }, p0, [%0]\n\t" |
110 | for (reg = 0; reg < nregs; reg++) { | 224 | + "smstop" |
111 | if (load) { | 225 | + : "+r"(tmp) : : "memory"); |
112 | - tmp = tcg_temp_new_i32(); | 226 | + |
113 | - switch (size) { | 227 | + if (memcmp(cmp, dst, sizeof(dst)) == 0) { |
114 | - case 0: | 228 | + return 0; |
115 | - gen_aa32_ld8u(s, tmp, addr, get_mem_index(s)); | 229 | + } |
116 | - break; | 230 | + |
117 | - case 1: | 231 | + /* See above for correct results. */ |
118 | - gen_aa32_ld16u(s, tmp, addr, get_mem_index(s)); | 232 | + for (int i = 0; i < 4; ++i) { |
119 | - break; | 233 | + for (int j = 0; j < 4; ++j) { |
120 | - case 2: | 234 | + printf("%6ld", dst[i][j]); |
121 | - gen_aa32_ld32u(s, tmp, addr, get_mem_index(s)); | 235 | + } |
122 | - break; | 236 | + printf("\n"); |
123 | - default: /* Avoid compiler warnings. */ | 237 | + } |
124 | - abort(); | 238 | + return 1; |
125 | - } | 239 | +} |
126 | - if (size != 2) { | 240 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target |
127 | - tmp2 = neon_load_reg(rd, pass); | 241 | index XXXXXXX..XXXXXXX 100644 |
128 | - tcg_gen_deposit_i32(tmp, tmp2, tmp, | 242 | --- a/tests/tcg/aarch64/Makefile.target |
129 | - shift, size ? 16 : 8); | 243 | +++ b/tests/tcg/aarch64/Makefile.target |
130 | - tcg_temp_free_i32(tmp2); | 244 | @@ -XXX,XX +XXX,XX @@ endif |
131 | - } | 245 | |
132 | - neon_store_reg(rd, pass, tmp); | 246 | # SME Tests |
133 | + gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | 247 | ifneq ($(CROSS_AS_HAS_ARMV9_SME),) |
134 | + s->be_data | size); | 248 | -AARCH64_TESTS += sme-outprod1 |
135 | + neon_store_element(rd, reg_idx, size, tmp); | 249 | +AARCH64_TESTS += sme-outprod1 sme-smopa-1 sme-smopa-2 |
136 | } else { /* Store */ | 250 | endif |
137 | - tmp = neon_load_reg(rd, pass); | 251 | |
138 | - if (shift) | 252 | # System Registers Tests |
139 | - tcg_gen_shri_i32(tmp, tmp, shift); | ||
140 | - switch (size) { | ||
141 | - case 0: | ||
142 | - gen_aa32_st8(s, tmp, addr, get_mem_index(s)); | ||
143 | - break; | ||
144 | - case 1: | ||
145 | - gen_aa32_st16(s, tmp, addr, get_mem_index(s)); | ||
146 | - break; | ||
147 | - case 2: | ||
148 | - gen_aa32_st32(s, tmp, addr, get_mem_index(s)); | ||
149 | - break; | ||
150 | - } | ||
151 | - tcg_temp_free_i32(tmp); | ||
152 | + neon_load_element(tmp, rd, reg_idx, size); | ||
153 | + gen_aa32_st_i32(s, tmp, addr, get_mem_index(s), | ||
154 | + s->be_data | size); | ||
155 | } | ||
156 | rd += stride; | ||
157 | tcg_gen_addi_i32(addr, addr, 1 << size); | ||
158 | } | ||
159 | tcg_temp_free_i32(addr); | ||
160 | + tcg_temp_free_i32(tmp); | ||
161 | stride = nregs * (1 << size); | ||
162 | } | ||
163 | } | ||
164 | -- | 253 | -- |
165 | 2.19.1 | 254 | 2.34.1 |
166 | 255 | ||
167 | 256 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The sun4v RTC device model added under commit a0e893039cf2ce0 in 2016 |
---|---|---|---|
2 | was unfortunately added with a license of GPL-v3-or-later, which is | ||
3 | not compatible with other QEMU code which has a GPL-v2-only license. | ||
2 | 4 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Relicense the code in the .c and the .h file to GPL-v2-or-later, |
4 | Message-id: 20181011205206.3552-13-richard.henderson@linaro.org | 6 | to make it compatible with the rest of QEMU. |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | |
8 | Cc: qemu-stable@nongnu.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Paolo Bonzini (for Red Hat) <pbonzini@redhat.com> | ||
11 | Signed-off-by: Artyom Tarasenko <atar4qemu@gmail.com> | ||
12 | Signed-off-by: Markus Armbruster <armbru@redhat.com> | ||
13 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
14 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
15 | Signed-off-by: Daniel P. Berrangé <berrange@redhat.com> | ||
16 | Acked-by: Alex Bennée <alex.bennee@linaro.org> | ||
17 | Message-id: 20240223161300.938542-1-peter.maydell@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 19 | --- |
8 | target/arm/translate.c | 70 +++++++++++++++++++++++++++++------------- | 20 | include/hw/rtc/sun4v-rtc.h | 2 +- |
9 | 1 file changed, 48 insertions(+), 22 deletions(-) | 21 | hw/rtc/sun4v-rtc.c | 2 +- |
22 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
10 | 23 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 24 | diff --git a/include/hw/rtc/sun4v-rtc.h b/include/hw/rtc/sun4v-rtc.h |
12 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 26 | --- a/include/hw/rtc/sun4v-rtc.h |
14 | +++ b/target/arm/translate.c | 27 | +++ b/include/hw/rtc/sun4v-rtc.h |
15 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 28 | @@ -XXX,XX +XXX,XX @@ |
16 | size--; | 29 | * |
17 | } | 30 | * Copyright (c) 2016 Artyom Tarasenko |
18 | shift = (insn >> 16) & ((1 << (3 + size)) - 1); | 31 | * |
19 | - /* To avoid excessive duplication of ops we implement shift | 32 | - * This code is licensed under the GNU GPL v3 or (at your option) any later |
20 | - by immediate using the variable shift operations. */ | 33 | + * This code is licensed under the GNU GPL v2 or (at your option) any later |
21 | if (op < 8) { | 34 | * version. |
22 | /* Shift by immediate: | 35 | */ |
23 | VSHR, VSRA, VRSHR, VRSRA, VSRI, VSHL, VQSHL, VQSHLU. */ | 36 | |
24 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 37 | diff --git a/hw/rtc/sun4v-rtc.c b/hw/rtc/sun4v-rtc.c |
25 | } | 38 | index XXXXXXX..XXXXXXX 100644 |
26 | /* Right shifts are encoded as N - shift, where N is the | 39 | --- a/hw/rtc/sun4v-rtc.c |
27 | element size in bits. */ | 40 | +++ b/hw/rtc/sun4v-rtc.c |
28 | - if (op <= 4) | 41 | @@ -XXX,XX +XXX,XX @@ |
29 | + if (op <= 4) { | 42 | * |
30 | shift = shift - (1 << (size + 3)); | 43 | * Copyright (c) 2016 Artyom Tarasenko |
31 | + } | 44 | * |
32 | + | 45 | - * This code is licensed under the GNU GPL v3 or (at your option) any later |
33 | + switch (op) { | 46 | + * This code is licensed under the GNU GPL v2 or (at your option) any later |
34 | + case 0: /* VSHR */ | 47 | * version. |
35 | + /* Right shift comes here negative. */ | 48 | */ |
36 | + shift = -shift; | ||
37 | + /* Shifts larger than the element size are architecturally | ||
38 | + * valid. Unsigned results in all zeros; signed results | ||
39 | + * in all sign bits. | ||
40 | + */ | ||
41 | + if (!u) { | ||
42 | + tcg_gen_gvec_sari(size, rd_ofs, rm_ofs, | ||
43 | + MIN(shift, (8 << size) - 1), | ||
44 | + vec_size, vec_size); | ||
45 | + } else if (shift >= 8 << size) { | ||
46 | + tcg_gen_gvec_dup8i(rd_ofs, vec_size, vec_size, 0); | ||
47 | + } else { | ||
48 | + tcg_gen_gvec_shri(size, rd_ofs, rm_ofs, shift, | ||
49 | + vec_size, vec_size); | ||
50 | + } | ||
51 | + return 0; | ||
52 | + | ||
53 | + case 5: /* VSHL, VSLI */ | ||
54 | + if (!u) { /* VSHL */ | ||
55 | + /* Shifts larger than the element size are | ||
56 | + * architecturally valid and results in zero. | ||
57 | + */ | ||
58 | + if (shift >= 8 << size) { | ||
59 | + tcg_gen_gvec_dup8i(rd_ofs, vec_size, vec_size, 0); | ||
60 | + } else { | ||
61 | + tcg_gen_gvec_shli(size, rd_ofs, rm_ofs, shift, | ||
62 | + vec_size, vec_size); | ||
63 | + } | ||
64 | + return 0; | ||
65 | + } | ||
66 | + break; | ||
67 | + } | ||
68 | + | ||
69 | if (size == 3) { | ||
70 | count = q + 1; | ||
71 | } else { | ||
72 | count = q ? 4: 2; | ||
73 | } | ||
74 | - switch (size) { | ||
75 | - case 0: | ||
76 | - imm = (uint8_t) shift; | ||
77 | - imm |= imm << 8; | ||
78 | - imm |= imm << 16; | ||
79 | - break; | ||
80 | - case 1: | ||
81 | - imm = (uint16_t) shift; | ||
82 | - imm |= imm << 16; | ||
83 | - break; | ||
84 | - case 2: | ||
85 | - case 3: | ||
86 | - imm = shift; | ||
87 | - break; | ||
88 | - default: | ||
89 | - abort(); | ||
90 | - } | ||
91 | + | ||
92 | + /* To avoid excessive duplication of ops we implement shift | ||
93 | + * by immediate using the variable shift operations. | ||
94 | + */ | ||
95 | + imm = dup_const(size, shift); | ||
96 | |||
97 | for (pass = 0; pass < count; pass++) { | ||
98 | if (size == 3) { | ||
99 | neon_load_reg64(cpu_V0, rm + pass); | ||
100 | tcg_gen_movi_i64(cpu_V1, imm); | ||
101 | switch (op) { | ||
102 | - case 0: /* VSHR */ | ||
103 | case 1: /* VSRA */ | ||
104 | if (u) | ||
105 | gen_helper_neon_shl_u64(cpu_V0, cpu_V0, cpu_V1); | ||
106 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
107 | cpu_V0, cpu_V1); | ||
108 | } | ||
109 | break; | ||
110 | + default: | ||
111 | + g_assert_not_reached(); | ||
112 | } | ||
113 | if (op == 1 || op == 3) { | ||
114 | /* Accumulate. */ | ||
115 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
116 | tmp2 = tcg_temp_new_i32(); | ||
117 | tcg_gen_movi_i32(tmp2, imm); | ||
118 | switch (op) { | ||
119 | - case 0: /* VSHR */ | ||
120 | case 1: /* VSRA */ | ||
121 | GEN_NEON_INTEGER_OP(shl); | ||
122 | break; | ||
123 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
124 | case 7: /* VQSHL */ | ||
125 | GEN_NEON_INTEGER_OP_ENV(qshl); | ||
126 | break; | ||
127 | + default: | ||
128 | + g_assert_not_reached(); | ||
129 | } | ||
130 | tcg_temp_free_i32(tmp2); | ||
131 | 49 | ||
132 | -- | 50 | -- |
133 | 2.19.1 | 51 | 2.34.1 |
134 | 52 | ||
135 | 53 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Thomas Huth <thuth@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Create struct ARMISARegisters, to be accessed during translation. | 3 | Move the code to a separate file so that we do not have to compile |
4 | it anymore if CONFIG_ARM_V7M is not set. | ||
4 | 5 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Thomas Huth <thuth@redhat.com> |
6 | Message-id: 20181016223115.24100-2-richard.henderson@linaro.org | 7 | Message-id: 20240308141051.536599-2-thuth@redhat.com |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/cpu.h | 32 ++++---- | 11 | target/arm/tcg/cpu-v7m.c | 290 +++++++++++++++++++++++++++++++++++++ |
11 | hw/intc/armv7m_nvic.c | 12 +-- | 12 | target/arm/tcg/cpu32.c | 261 --------------------------------- |
12 | target/arm/cpu.c | 178 +++++++++++++++++++++--------------------- | 13 | target/arm/meson.build | 3 + |
13 | target/arm/cpu64.c | 70 ++++++++--------- | 14 | target/arm/tcg/meson.build | 3 + |
14 | target/arm/helper.c | 28 +++---- | 15 | 4 files changed, 296 insertions(+), 261 deletions(-) |
15 | 5 files changed, 162 insertions(+), 158 deletions(-) | 16 | create mode 100644 target/arm/tcg/cpu-v7m.c |
16 | 17 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/target/arm/tcg/cpu-v7m.c b/target/arm/tcg/cpu-v7m.c |
18 | index XXXXXXX..XXXXXXX 100644 | 19 | new file mode 100644 |
19 | --- a/target/arm/cpu.h | 20 | index XXXXXXX..XXXXXXX |
20 | +++ b/target/arm/cpu.h | 21 | --- /dev/null |
21 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 22 | +++ b/target/arm/tcg/cpu-v7m.c |
22 | * ARMv7AR ARM Architecture Reference Manual. A reset_ prefix | 23 | @@ -XXX,XX +XXX,XX @@ |
23 | * is used for reset values of non-constant registers; no reset_ | 24 | +/* |
24 | * prefix means a constant register. | 25 | + * QEMU ARMv7-M TCG-only CPUs. |
25 | + * Some of these registers are split out into a substructure that | 26 | + * |
26 | + * is shared with the translators to control the ISA. | 27 | + * Copyright (c) 2012 SUSE LINUX Products GmbH |
27 | */ | 28 | + * |
28 | + struct ARMISARegisters { | 29 | + * This code is licensed under the GNU GPL v2 or later. |
29 | + uint32_t id_isar0; | 30 | + * |
30 | + uint32_t id_isar1; | 31 | + * SPDX-License-Identifier: GPL-2.0-or-later |
31 | + uint32_t id_isar2; | 32 | + */ |
32 | + uint32_t id_isar3; | 33 | + |
33 | + uint32_t id_isar4; | 34 | +#include "qemu/osdep.h" |
34 | + uint32_t id_isar5; | 35 | +#include "cpu.h" |
35 | + uint32_t id_isar6; | 36 | +#include "hw/core/tcg-cpu-ops.h" |
36 | + uint32_t mvfr0; | 37 | +#include "internals.h" |
37 | + uint32_t mvfr1; | 38 | + |
38 | + uint32_t mvfr2; | 39 | +#if !defined(CONFIG_USER_ONLY) |
39 | + uint64_t id_aa64isar0; | 40 | + |
40 | + uint64_t id_aa64isar1; | 41 | +#include "hw/intc/armv7m_nvic.h" |
41 | + uint64_t id_aa64pfr0; | 42 | + |
42 | + uint64_t id_aa64pfr1; | 43 | +static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) |
43 | + } isar; | 44 | +{ |
44 | uint32_t midr; | 45 | + CPUClass *cc = CPU_GET_CLASS(cs); |
45 | uint32_t revidr; | 46 | + ARMCPU *cpu = ARM_CPU(cs); |
46 | uint32_t reset_fpsid; | 47 | + CPUARMState *env = &cpu->env; |
47 | - uint32_t mvfr0; | 48 | + bool ret = false; |
48 | - uint32_t mvfr1; | 49 | + |
49 | - uint32_t mvfr2; | 50 | + /* |
50 | uint32_t ctr; | 51 | + * ARMv7-M interrupt masking works differently than -A or -R. |
51 | uint32_t reset_sctlr; | 52 | + * There is no FIQ/IRQ distinction. Instead of I and F bits |
52 | uint32_t id_pfr0; | 53 | + * masking FIQ and IRQ interrupts, an exception is taken only |
53 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 54 | + * if it is higher priority than the current execution priority |
54 | uint32_t id_mmfr2; | 55 | + * (which depends on state like BASEPRI, FAULTMASK and the |
55 | uint32_t id_mmfr3; | 56 | + * currently active exception). |
56 | uint32_t id_mmfr4; | 57 | + */ |
57 | - uint32_t id_isar0; | 58 | + if (interrupt_request & CPU_INTERRUPT_HARD |
58 | - uint32_t id_isar1; | 59 | + && (armv7m_nvic_can_take_pending_exception(env->nvic))) { |
59 | - uint32_t id_isar2; | 60 | + cs->exception_index = EXCP_IRQ; |
60 | - uint32_t id_isar3; | 61 | + cc->tcg_ops->do_interrupt(cs); |
61 | - uint32_t id_isar4; | 62 | + ret = true; |
62 | - uint32_t id_isar5; | 63 | + } |
63 | - uint32_t id_isar6; | 64 | + return ret; |
64 | - uint64_t id_aa64pfr0; | 65 | +} |
65 | - uint64_t id_aa64pfr1; | 66 | + |
66 | uint64_t id_aa64dfr0; | 67 | +#endif /* !CONFIG_USER_ONLY */ |
67 | uint64_t id_aa64dfr1; | 68 | + |
68 | uint64_t id_aa64afr0; | 69 | +static void cortex_m0_initfn(Object *obj) |
69 | uint64_t id_aa64afr1; | 70 | +{ |
70 | - uint64_t id_aa64isar0; | 71 | + ARMCPU *cpu = ARM_CPU(obj); |
71 | - uint64_t id_aa64isar1; | 72 | + set_feature(&cpu->env, ARM_FEATURE_V6); |
72 | uint64_t id_aa64mmfr0; | 73 | + set_feature(&cpu->env, ARM_FEATURE_M); |
73 | uint64_t id_aa64mmfr1; | 74 | + |
74 | uint32_t dbgdidr; | 75 | + cpu->midr = 0x410cc200; |
75 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 76 | + |
76 | index XXXXXXX..XXXXXXX 100644 | 77 | + /* |
77 | --- a/hw/intc/armv7m_nvic.c | 78 | + * These ID register values are not guest visible, because |
78 | +++ b/hw/intc/armv7m_nvic.c | 79 | + * we do not implement the Main Extension. They must be set |
79 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 80 | + * to values corresponding to the Cortex-M0's implemented |
80 | case 0xd5c: /* MMFR3. */ | 81 | + * features, because QEMU generally controls its emulation |
81 | return cpu->id_mmfr3; | 82 | + * by looking at ID register fields. We use the same values as |
82 | case 0xd60: /* ISAR0. */ | 83 | + * for the M3. |
83 | - return cpu->id_isar0; | 84 | + */ |
84 | + return cpu->isar.id_isar0; | 85 | + cpu->isar.id_pfr0 = 0x00000030; |
85 | case 0xd64: /* ISAR1. */ | 86 | + cpu->isar.id_pfr1 = 0x00000200; |
86 | - return cpu->id_isar1; | 87 | + cpu->isar.id_dfr0 = 0x00100000; |
87 | + return cpu->isar.id_isar1; | 88 | + cpu->id_afr0 = 0x00000000; |
88 | case 0xd68: /* ISAR2. */ | 89 | + cpu->isar.id_mmfr0 = 0x00000030; |
89 | - return cpu->id_isar2; | 90 | + cpu->isar.id_mmfr1 = 0x00000000; |
90 | + return cpu->isar.id_isar2; | 91 | + cpu->isar.id_mmfr2 = 0x00000000; |
91 | case 0xd6c: /* ISAR3. */ | 92 | + cpu->isar.id_mmfr3 = 0x00000000; |
92 | - return cpu->id_isar3; | ||
93 | + return cpu->isar.id_isar3; | ||
94 | case 0xd70: /* ISAR4. */ | ||
95 | - return cpu->id_isar4; | ||
96 | + return cpu->isar.id_isar4; | ||
97 | case 0xd74: /* ISAR5. */ | ||
98 | - return cpu->id_isar5; | ||
99 | + return cpu->isar.id_isar5; | ||
100 | case 0xd78: /* CLIDR */ | ||
101 | return cpu->clidr; | ||
102 | case 0xd7c: /* CTR */ | ||
103 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/target/arm/cpu.c | ||
106 | +++ b/target/arm/cpu.c | ||
107 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
108 | g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); | ||
109 | |||
110 | env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; | ||
111 | - env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0; | ||
112 | - env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1; | ||
113 | - env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2; | ||
114 | + env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; | ||
115 | + env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; | ||
116 | + env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; | ||
117 | |||
118 | cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON; | ||
119 | s->halted = cpu->start_powered_off; | ||
120 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
121 | * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. | ||
122 | */ | ||
123 | cpu->id_pfr1 &= ~0xf0; | ||
124 | - cpu->id_aa64pfr0 &= ~0xf000; | ||
125 | + cpu->isar.id_aa64pfr0 &= ~0xf000; | ||
126 | } | ||
127 | |||
128 | if (!cpu->has_el2) { | ||
129 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
130 | * registers if we don't have EL2. These are id_pfr1[15:12] and | ||
131 | * id_aa64pfr0_el1[11:8]. | ||
132 | */ | ||
133 | - cpu->id_aa64pfr0 &= ~0xf00; | ||
134 | + cpu->isar.id_aa64pfr0 &= ~0xf00; | ||
135 | cpu->id_pfr1 &= ~0xf000; | ||
136 | } | ||
137 | |||
138 | @@ -XXX,XX +XXX,XX @@ static void arm1136_r2_initfn(Object *obj) | ||
139 | set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); | ||
140 | cpu->midr = 0x4107b362; | ||
141 | cpu->reset_fpsid = 0x410120b4; | ||
142 | - cpu->mvfr0 = 0x11111111; | ||
143 | - cpu->mvfr1 = 0x00000000; | ||
144 | + cpu->isar.mvfr0 = 0x11111111; | ||
145 | + cpu->isar.mvfr1 = 0x00000000; | ||
146 | cpu->ctr = 0x1dd20d2; | ||
147 | cpu->reset_sctlr = 0x00050078; | ||
148 | cpu->id_pfr0 = 0x111; | ||
149 | @@ -XXX,XX +XXX,XX @@ static void arm1136_r2_initfn(Object *obj) | ||
150 | cpu->id_mmfr0 = 0x01130003; | ||
151 | cpu->id_mmfr1 = 0x10030302; | ||
152 | cpu->id_mmfr2 = 0x01222110; | ||
153 | - cpu->id_isar0 = 0x00140011; | ||
154 | - cpu->id_isar1 = 0x12002111; | ||
155 | - cpu->id_isar2 = 0x11231111; | ||
156 | - cpu->id_isar3 = 0x01102131; | ||
157 | - cpu->id_isar4 = 0x141; | ||
158 | + cpu->isar.id_isar0 = 0x00140011; | ||
159 | + cpu->isar.id_isar1 = 0x12002111; | ||
160 | + cpu->isar.id_isar2 = 0x11231111; | ||
161 | + cpu->isar.id_isar3 = 0x01102131; | ||
162 | + cpu->isar.id_isar4 = 0x141; | ||
163 | cpu->reset_auxcr = 7; | ||
164 | } | ||
165 | |||
166 | @@ -XXX,XX +XXX,XX @@ static void arm1136_initfn(Object *obj) | ||
167 | set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); | ||
168 | cpu->midr = 0x4117b363; | ||
169 | cpu->reset_fpsid = 0x410120b4; | ||
170 | - cpu->mvfr0 = 0x11111111; | ||
171 | - cpu->mvfr1 = 0x00000000; | ||
172 | + cpu->isar.mvfr0 = 0x11111111; | ||
173 | + cpu->isar.mvfr1 = 0x00000000; | ||
174 | cpu->ctr = 0x1dd20d2; | ||
175 | cpu->reset_sctlr = 0x00050078; | ||
176 | cpu->id_pfr0 = 0x111; | ||
177 | @@ -XXX,XX +XXX,XX @@ static void arm1136_initfn(Object *obj) | ||
178 | cpu->id_mmfr0 = 0x01130003; | ||
179 | cpu->id_mmfr1 = 0x10030302; | ||
180 | cpu->id_mmfr2 = 0x01222110; | ||
181 | - cpu->id_isar0 = 0x00140011; | ||
182 | - cpu->id_isar1 = 0x12002111; | ||
183 | - cpu->id_isar2 = 0x11231111; | ||
184 | - cpu->id_isar3 = 0x01102131; | ||
185 | - cpu->id_isar4 = 0x141; | ||
186 | + cpu->isar.id_isar0 = 0x00140011; | ||
187 | + cpu->isar.id_isar1 = 0x12002111; | ||
188 | + cpu->isar.id_isar2 = 0x11231111; | ||
189 | + cpu->isar.id_isar3 = 0x01102131; | ||
190 | + cpu->isar.id_isar4 = 0x141; | ||
191 | cpu->reset_auxcr = 7; | ||
192 | } | ||
193 | |||
194 | @@ -XXX,XX +XXX,XX @@ static void arm1176_initfn(Object *obj) | ||
195 | set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
196 | cpu->midr = 0x410fb767; | ||
197 | cpu->reset_fpsid = 0x410120b5; | ||
198 | - cpu->mvfr0 = 0x11111111; | ||
199 | - cpu->mvfr1 = 0x00000000; | ||
200 | + cpu->isar.mvfr0 = 0x11111111; | ||
201 | + cpu->isar.mvfr1 = 0x00000000; | ||
202 | cpu->ctr = 0x1dd20d2; | ||
203 | cpu->reset_sctlr = 0x00050078; | ||
204 | cpu->id_pfr0 = 0x111; | ||
205 | @@ -XXX,XX +XXX,XX @@ static void arm1176_initfn(Object *obj) | ||
206 | cpu->id_mmfr0 = 0x01130003; | ||
207 | cpu->id_mmfr1 = 0x10030302; | ||
208 | cpu->id_mmfr2 = 0x01222100; | ||
209 | - cpu->id_isar0 = 0x0140011; | ||
210 | - cpu->id_isar1 = 0x12002111; | ||
211 | - cpu->id_isar2 = 0x11231121; | ||
212 | - cpu->id_isar3 = 0x01102131; | ||
213 | - cpu->id_isar4 = 0x01141; | ||
214 | + cpu->isar.id_isar0 = 0x0140011; | ||
215 | + cpu->isar.id_isar1 = 0x12002111; | ||
216 | + cpu->isar.id_isar2 = 0x11231121; | ||
217 | + cpu->isar.id_isar3 = 0x01102131; | ||
218 | + cpu->isar.id_isar4 = 0x01141; | ||
219 | cpu->reset_auxcr = 7; | ||
220 | } | ||
221 | |||
222 | @@ -XXX,XX +XXX,XX @@ static void arm11mpcore_initfn(Object *obj) | ||
223 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | ||
224 | cpu->midr = 0x410fb022; | ||
225 | cpu->reset_fpsid = 0x410120b4; | ||
226 | - cpu->mvfr0 = 0x11111111; | ||
227 | - cpu->mvfr1 = 0x00000000; | ||
228 | + cpu->isar.mvfr0 = 0x11111111; | ||
229 | + cpu->isar.mvfr1 = 0x00000000; | ||
230 | cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */ | ||
231 | cpu->id_pfr0 = 0x111; | ||
232 | cpu->id_pfr1 = 0x1; | ||
233 | @@ -XXX,XX +XXX,XX @@ static void arm11mpcore_initfn(Object *obj) | ||
234 | cpu->id_mmfr0 = 0x01100103; | ||
235 | cpu->id_mmfr1 = 0x10020302; | ||
236 | cpu->id_mmfr2 = 0x01222000; | ||
237 | - cpu->id_isar0 = 0x00100011; | ||
238 | - cpu->id_isar1 = 0x12002111; | ||
239 | - cpu->id_isar2 = 0x11221011; | ||
240 | - cpu->id_isar3 = 0x01102131; | ||
241 | - cpu->id_isar4 = 0x141; | ||
242 | + cpu->isar.id_isar0 = 0x00100011; | ||
243 | + cpu->isar.id_isar1 = 0x12002111; | ||
244 | + cpu->isar.id_isar2 = 0x11221011; | ||
245 | + cpu->isar.id_isar3 = 0x01102131; | ||
246 | + cpu->isar.id_isar4 = 0x141; | ||
247 | cpu->reset_auxcr = 1; | ||
248 | } | ||
249 | |||
250 | @@ -XXX,XX +XXX,XX @@ static void cortex_m3_initfn(Object *obj) | ||
251 | cpu->id_mmfr1 = 0x00000000; | ||
252 | cpu->id_mmfr2 = 0x00000000; | ||
253 | cpu->id_mmfr3 = 0x00000000; | ||
254 | - cpu->id_isar0 = 0x01141110; | ||
255 | - cpu->id_isar1 = 0x02111000; | ||
256 | - cpu->id_isar2 = 0x21112231; | ||
257 | - cpu->id_isar3 = 0x01111110; | ||
258 | - cpu->id_isar4 = 0x01310102; | ||
259 | - cpu->id_isar5 = 0x00000000; | ||
260 | - cpu->id_isar6 = 0x00000000; | ||
261 | + cpu->isar.id_isar0 = 0x01141110; | 93 | + cpu->isar.id_isar0 = 0x01141110; |
262 | + cpu->isar.id_isar1 = 0x02111000; | 94 | + cpu->isar.id_isar1 = 0x02111000; |
263 | + cpu->isar.id_isar2 = 0x21112231; | 95 | + cpu->isar.id_isar2 = 0x21112231; |
264 | + cpu->isar.id_isar3 = 0x01111110; | 96 | + cpu->isar.id_isar3 = 0x01111110; |
265 | + cpu->isar.id_isar4 = 0x01310102; | 97 | + cpu->isar.id_isar4 = 0x01310102; |
266 | + cpu->isar.id_isar5 = 0x00000000; | 98 | + cpu->isar.id_isar5 = 0x00000000; |
267 | + cpu->isar.id_isar6 = 0x00000000; | 99 | + cpu->isar.id_isar6 = 0x00000000; |
268 | } | 100 | +} |
269 | 101 | + | |
270 | static void cortex_m4_initfn(Object *obj) | 102 | +static void cortex_m3_initfn(Object *obj) |
271 | @@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj) | 103 | +{ |
272 | cpu->id_mmfr1 = 0x00000000; | 104 | + ARMCPU *cpu = ARM_CPU(obj); |
273 | cpu->id_mmfr2 = 0x00000000; | 105 | + set_feature(&cpu->env, ARM_FEATURE_V7); |
274 | cpu->id_mmfr3 = 0x00000000; | 106 | + set_feature(&cpu->env, ARM_FEATURE_M); |
275 | - cpu->id_isar0 = 0x01141110; | 107 | + set_feature(&cpu->env, ARM_FEATURE_M_MAIN); |
276 | - cpu->id_isar1 = 0x02111000; | 108 | + cpu->midr = 0x410fc231; |
277 | - cpu->id_isar2 = 0x21112231; | 109 | + cpu->pmsav7_dregion = 8; |
278 | - cpu->id_isar3 = 0x01111110; | 110 | + cpu->isar.id_pfr0 = 0x00000030; |
279 | - cpu->id_isar4 = 0x01310102; | 111 | + cpu->isar.id_pfr1 = 0x00000200; |
280 | - cpu->id_isar5 = 0x00000000; | 112 | + cpu->isar.id_dfr0 = 0x00100000; |
281 | - cpu->id_isar6 = 0x00000000; | 113 | + cpu->id_afr0 = 0x00000000; |
114 | + cpu->isar.id_mmfr0 = 0x00000030; | ||
115 | + cpu->isar.id_mmfr1 = 0x00000000; | ||
116 | + cpu->isar.id_mmfr2 = 0x00000000; | ||
117 | + cpu->isar.id_mmfr3 = 0x00000000; | ||
282 | + cpu->isar.id_isar0 = 0x01141110; | 118 | + cpu->isar.id_isar0 = 0x01141110; |
283 | + cpu->isar.id_isar1 = 0x02111000; | 119 | + cpu->isar.id_isar1 = 0x02111000; |
284 | + cpu->isar.id_isar2 = 0x21112231; | 120 | + cpu->isar.id_isar2 = 0x21112231; |
285 | + cpu->isar.id_isar3 = 0x01111110; | 121 | + cpu->isar.id_isar3 = 0x01111110; |
286 | + cpu->isar.id_isar4 = 0x01310102; | 122 | + cpu->isar.id_isar4 = 0x01310102; |
287 | + cpu->isar.id_isar5 = 0x00000000; | 123 | + cpu->isar.id_isar5 = 0x00000000; |
288 | + cpu->isar.id_isar6 = 0x00000000; | 124 | + cpu->isar.id_isar6 = 0x00000000; |
289 | } | 125 | +} |
290 | 126 | + | |
291 | static void cortex_m33_initfn(Object *obj) | 127 | +static void cortex_m4_initfn(Object *obj) |
292 | @@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj) | 128 | +{ |
293 | cpu->id_mmfr1 = 0x00000000; | 129 | + ARMCPU *cpu = ARM_CPU(obj); |
294 | cpu->id_mmfr2 = 0x01000000; | 130 | + |
295 | cpu->id_mmfr3 = 0x00000000; | 131 | + set_feature(&cpu->env, ARM_FEATURE_V7); |
296 | - cpu->id_isar0 = 0x01101110; | 132 | + set_feature(&cpu->env, ARM_FEATURE_M); |
297 | - cpu->id_isar1 = 0x02212000; | 133 | + set_feature(&cpu->env, ARM_FEATURE_M_MAIN); |
298 | - cpu->id_isar2 = 0x20232232; | 134 | + set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); |
299 | - cpu->id_isar3 = 0x01111131; | 135 | + cpu->midr = 0x410fc240; /* r0p0 */ |
300 | - cpu->id_isar4 = 0x01310132; | 136 | + cpu->pmsav7_dregion = 8; |
301 | - cpu->id_isar5 = 0x00000000; | 137 | + cpu->isar.mvfr0 = 0x10110021; |
302 | - cpu->id_isar6 = 0x00000000; | 138 | + cpu->isar.mvfr1 = 0x11000011; |
139 | + cpu->isar.mvfr2 = 0x00000000; | ||
140 | + cpu->isar.id_pfr0 = 0x00000030; | ||
141 | + cpu->isar.id_pfr1 = 0x00000200; | ||
142 | + cpu->isar.id_dfr0 = 0x00100000; | ||
143 | + cpu->id_afr0 = 0x00000000; | ||
144 | + cpu->isar.id_mmfr0 = 0x00000030; | ||
145 | + cpu->isar.id_mmfr1 = 0x00000000; | ||
146 | + cpu->isar.id_mmfr2 = 0x00000000; | ||
147 | + cpu->isar.id_mmfr3 = 0x00000000; | ||
148 | + cpu->isar.id_isar0 = 0x01141110; | ||
149 | + cpu->isar.id_isar1 = 0x02111000; | ||
150 | + cpu->isar.id_isar2 = 0x21112231; | ||
151 | + cpu->isar.id_isar3 = 0x01111110; | ||
152 | + cpu->isar.id_isar4 = 0x01310102; | ||
153 | + cpu->isar.id_isar5 = 0x00000000; | ||
154 | + cpu->isar.id_isar6 = 0x00000000; | ||
155 | +} | ||
156 | + | ||
157 | +static void cortex_m7_initfn(Object *obj) | ||
158 | +{ | ||
159 | + ARMCPU *cpu = ARM_CPU(obj); | ||
160 | + | ||
161 | + set_feature(&cpu->env, ARM_FEATURE_V7); | ||
162 | + set_feature(&cpu->env, ARM_FEATURE_M); | ||
163 | + set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | ||
164 | + set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
165 | + cpu->midr = 0x411fc272; /* r1p2 */ | ||
166 | + cpu->pmsav7_dregion = 8; | ||
167 | + cpu->isar.mvfr0 = 0x10110221; | ||
168 | + cpu->isar.mvfr1 = 0x12000011; | ||
169 | + cpu->isar.mvfr2 = 0x00000040; | ||
170 | + cpu->isar.id_pfr0 = 0x00000030; | ||
171 | + cpu->isar.id_pfr1 = 0x00000200; | ||
172 | + cpu->isar.id_dfr0 = 0x00100000; | ||
173 | + cpu->id_afr0 = 0x00000000; | ||
174 | + cpu->isar.id_mmfr0 = 0x00100030; | ||
175 | + cpu->isar.id_mmfr1 = 0x00000000; | ||
176 | + cpu->isar.id_mmfr2 = 0x01000000; | ||
177 | + cpu->isar.id_mmfr3 = 0x00000000; | ||
178 | + cpu->isar.id_isar0 = 0x01101110; | ||
179 | + cpu->isar.id_isar1 = 0x02112000; | ||
180 | + cpu->isar.id_isar2 = 0x20232231; | ||
181 | + cpu->isar.id_isar3 = 0x01111131; | ||
182 | + cpu->isar.id_isar4 = 0x01310132; | ||
183 | + cpu->isar.id_isar5 = 0x00000000; | ||
184 | + cpu->isar.id_isar6 = 0x00000000; | ||
185 | +} | ||
186 | + | ||
187 | +static void cortex_m33_initfn(Object *obj) | ||
188 | +{ | ||
189 | + ARMCPU *cpu = ARM_CPU(obj); | ||
190 | + | ||
191 | + set_feature(&cpu->env, ARM_FEATURE_V8); | ||
192 | + set_feature(&cpu->env, ARM_FEATURE_M); | ||
193 | + set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | ||
194 | + set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | ||
195 | + set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
196 | + cpu->midr = 0x410fd213; /* r0p3 */ | ||
197 | + cpu->pmsav7_dregion = 16; | ||
198 | + cpu->sau_sregion = 8; | ||
199 | + cpu->isar.mvfr0 = 0x10110021; | ||
200 | + cpu->isar.mvfr1 = 0x11000011; | ||
201 | + cpu->isar.mvfr2 = 0x00000040; | ||
202 | + cpu->isar.id_pfr0 = 0x00000030; | ||
203 | + cpu->isar.id_pfr1 = 0x00000210; | ||
204 | + cpu->isar.id_dfr0 = 0x00200000; | ||
205 | + cpu->id_afr0 = 0x00000000; | ||
206 | + cpu->isar.id_mmfr0 = 0x00101F40; | ||
207 | + cpu->isar.id_mmfr1 = 0x00000000; | ||
208 | + cpu->isar.id_mmfr2 = 0x01000000; | ||
209 | + cpu->isar.id_mmfr3 = 0x00000000; | ||
303 | + cpu->isar.id_isar0 = 0x01101110; | 210 | + cpu->isar.id_isar0 = 0x01101110; |
304 | + cpu->isar.id_isar1 = 0x02212000; | 211 | + cpu->isar.id_isar1 = 0x02212000; |
305 | + cpu->isar.id_isar2 = 0x20232232; | 212 | + cpu->isar.id_isar2 = 0x20232232; |
306 | + cpu->isar.id_isar3 = 0x01111131; | 213 | + cpu->isar.id_isar3 = 0x01111131; |
307 | + cpu->isar.id_isar4 = 0x01310132; | 214 | + cpu->isar.id_isar4 = 0x01310132; |
308 | + cpu->isar.id_isar5 = 0x00000000; | 215 | + cpu->isar.id_isar5 = 0x00000000; |
309 | + cpu->isar.id_isar6 = 0x00000000; | 216 | + cpu->isar.id_isar6 = 0x00000000; |
310 | cpu->clidr = 0x00000000; | 217 | + cpu->clidr = 0x00000000; |
311 | cpu->ctr = 0x8000c000; | 218 | + cpu->ctr = 0x8000c000; |
219 | +} | ||
220 | + | ||
221 | +static void cortex_m55_initfn(Object *obj) | ||
222 | +{ | ||
223 | + ARMCPU *cpu = ARM_CPU(obj); | ||
224 | + | ||
225 | + set_feature(&cpu->env, ARM_FEATURE_V8); | ||
226 | + set_feature(&cpu->env, ARM_FEATURE_V8_1M); | ||
227 | + set_feature(&cpu->env, ARM_FEATURE_M); | ||
228 | + set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | ||
229 | + set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | ||
230 | + set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
231 | + cpu->midr = 0x410fd221; /* r0p1 */ | ||
232 | + cpu->revidr = 0; | ||
233 | + cpu->pmsav7_dregion = 16; | ||
234 | + cpu->sau_sregion = 8; | ||
235 | + /* These are the MVFR* values for the FPU + full MVE configuration */ | ||
236 | + cpu->isar.mvfr0 = 0x10110221; | ||
237 | + cpu->isar.mvfr1 = 0x12100211; | ||
238 | + cpu->isar.mvfr2 = 0x00000040; | ||
239 | + cpu->isar.id_pfr0 = 0x20000030; | ||
240 | + cpu->isar.id_pfr1 = 0x00000230; | ||
241 | + cpu->isar.id_dfr0 = 0x10200000; | ||
242 | + cpu->id_afr0 = 0x00000000; | ||
243 | + cpu->isar.id_mmfr0 = 0x00111040; | ||
244 | + cpu->isar.id_mmfr1 = 0x00000000; | ||
245 | + cpu->isar.id_mmfr2 = 0x01000000; | ||
246 | + cpu->isar.id_mmfr3 = 0x00000011; | ||
247 | + cpu->isar.id_isar0 = 0x01103110; | ||
248 | + cpu->isar.id_isar1 = 0x02212000; | ||
249 | + cpu->isar.id_isar2 = 0x20232232; | ||
250 | + cpu->isar.id_isar3 = 0x01111131; | ||
251 | + cpu->isar.id_isar4 = 0x01310132; | ||
252 | + cpu->isar.id_isar5 = 0x00000000; | ||
253 | + cpu->isar.id_isar6 = 0x00000000; | ||
254 | + cpu->clidr = 0x00000000; /* caches not implemented */ | ||
255 | + cpu->ctr = 0x8303c003; | ||
256 | +} | ||
257 | + | ||
258 | +static const TCGCPUOps arm_v7m_tcg_ops = { | ||
259 | + .initialize = arm_translate_init, | ||
260 | + .synchronize_from_tb = arm_cpu_synchronize_from_tb, | ||
261 | + .debug_excp_handler = arm_debug_excp_handler, | ||
262 | + .restore_state_to_opc = arm_restore_state_to_opc, | ||
263 | + | ||
264 | +#ifdef CONFIG_USER_ONLY | ||
265 | + .record_sigsegv = arm_cpu_record_sigsegv, | ||
266 | + .record_sigbus = arm_cpu_record_sigbus, | ||
267 | +#else | ||
268 | + .tlb_fill = arm_cpu_tlb_fill, | ||
269 | + .cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt, | ||
270 | + .do_interrupt = arm_v7m_cpu_do_interrupt, | ||
271 | + .do_transaction_failed = arm_cpu_do_transaction_failed, | ||
272 | + .do_unaligned_access = arm_cpu_do_unaligned_access, | ||
273 | + .adjust_watchpoint_address = arm_adjust_watchpoint_address, | ||
274 | + .debug_check_watchpoint = arm_debug_check_watchpoint, | ||
275 | + .debug_check_breakpoint = arm_debug_check_breakpoint, | ||
276 | +#endif /* !CONFIG_USER_ONLY */ | ||
277 | +}; | ||
278 | + | ||
279 | +static void arm_v7m_class_init(ObjectClass *oc, void *data) | ||
280 | +{ | ||
281 | + ARMCPUClass *acc = ARM_CPU_CLASS(oc); | ||
282 | + CPUClass *cc = CPU_CLASS(oc); | ||
283 | + | ||
284 | + acc->info = data; | ||
285 | + cc->tcg_ops = &arm_v7m_tcg_ops; | ||
286 | + cc->gdb_core_xml_file = "arm-m-profile.xml"; | ||
287 | +} | ||
288 | + | ||
289 | +static const ARMCPUInfo arm_v7m_cpus[] = { | ||
290 | + { .name = "cortex-m0", .initfn = cortex_m0_initfn, | ||
291 | + .class_init = arm_v7m_class_init }, | ||
292 | + { .name = "cortex-m3", .initfn = cortex_m3_initfn, | ||
293 | + .class_init = arm_v7m_class_init }, | ||
294 | + { .name = "cortex-m4", .initfn = cortex_m4_initfn, | ||
295 | + .class_init = arm_v7m_class_init }, | ||
296 | + { .name = "cortex-m7", .initfn = cortex_m7_initfn, | ||
297 | + .class_init = arm_v7m_class_init }, | ||
298 | + { .name = "cortex-m33", .initfn = cortex_m33_initfn, | ||
299 | + .class_init = arm_v7m_class_init }, | ||
300 | + { .name = "cortex-m55", .initfn = cortex_m55_initfn, | ||
301 | + .class_init = arm_v7m_class_init }, | ||
302 | +}; | ||
303 | + | ||
304 | +static void arm_v7m_cpu_register_types(void) | ||
305 | +{ | ||
306 | + size_t i; | ||
307 | + | ||
308 | + for (i = 0; i < ARRAY_SIZE(arm_v7m_cpus); ++i) { | ||
309 | + arm_cpu_register(&arm_v7m_cpus[i]); | ||
310 | + } | ||
311 | +} | ||
312 | + | ||
313 | +type_init(arm_v7m_cpu_register_types) | ||
314 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c | ||
315 | index XXXXXXX..XXXXXXX 100644 | ||
316 | --- a/target/arm/tcg/cpu32.c | ||
317 | +++ b/target/arm/tcg/cpu32.c | ||
318 | @@ -XXX,XX +XXX,XX @@ | ||
319 | #include "hw/boards.h" | ||
320 | #endif | ||
321 | #include "cpregs.h" | ||
322 | -#if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG) | ||
323 | -#include "hw/intc/armv7m_nvic.h" | ||
324 | -#endif | ||
325 | |||
326 | |||
327 | /* Share AArch32 -cpu max features with AArch64. */ | ||
328 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
329 | /* CPU models. These are not needed for the AArch64 linux-user build. */ | ||
330 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
331 | |||
332 | -#if !defined(CONFIG_USER_ONLY) | ||
333 | -static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
334 | -{ | ||
335 | - CPUClass *cc = CPU_GET_CLASS(cs); | ||
336 | - ARMCPU *cpu = ARM_CPU(cs); | ||
337 | - CPUARMState *env = &cpu->env; | ||
338 | - bool ret = false; | ||
339 | - | ||
340 | - /* | ||
341 | - * ARMv7-M interrupt masking works differently than -A or -R. | ||
342 | - * There is no FIQ/IRQ distinction. Instead of I and F bits | ||
343 | - * masking FIQ and IRQ interrupts, an exception is taken only | ||
344 | - * if it is higher priority than the current execution priority | ||
345 | - * (which depends on state like BASEPRI, FAULTMASK and the | ||
346 | - * currently active exception). | ||
347 | - */ | ||
348 | - if (interrupt_request & CPU_INTERRUPT_HARD | ||
349 | - && (armv7m_nvic_can_take_pending_exception(env->nvic))) { | ||
350 | - cs->exception_index = EXCP_IRQ; | ||
351 | - cc->tcg_ops->do_interrupt(cs); | ||
352 | - ret = true; | ||
353 | - } | ||
354 | - return ret; | ||
355 | -} | ||
356 | -#endif /* !CONFIG_USER_ONLY */ | ||
357 | - | ||
358 | static void arm926_initfn(Object *obj) | ||
359 | { | ||
360 | ARMCPU *cpu = ARM_CPU(obj); | ||
361 | @@ -XXX,XX +XXX,XX @@ static void cortex_a15_initfn(Object *obj) | ||
362 | define_arm_cp_regs(cpu, cortexa15_cp_reginfo); | ||
312 | } | 363 | } |
313 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) | 364 | |
314 | cpu->id_mmfr1 = 0x00000000; | 365 | -static void cortex_m0_initfn(Object *obj) |
315 | cpu->id_mmfr2 = 0x01200000; | 366 | -{ |
316 | cpu->id_mmfr3 = 0x0211; | 367 | - ARMCPU *cpu = ARM_CPU(obj); |
317 | - cpu->id_isar0 = 0x02101111; | 368 | - set_feature(&cpu->env, ARM_FEATURE_V6); |
318 | - cpu->id_isar1 = 0x13112111; | 369 | - set_feature(&cpu->env, ARM_FEATURE_M); |
319 | - cpu->id_isar2 = 0x21232141; | 370 | - |
320 | - cpu->id_isar3 = 0x01112131; | 371 | - cpu->midr = 0x410cc200; |
321 | - cpu->id_isar4 = 0x0010142; | 372 | - |
322 | - cpu->id_isar5 = 0x0; | 373 | - /* |
323 | - cpu->id_isar6 = 0x0; | 374 | - * These ID register values are not guest visible, because |
324 | + cpu->isar.id_isar0 = 0x02101111; | 375 | - * we do not implement the Main Extension. They must be set |
325 | + cpu->isar.id_isar1 = 0x13112111; | 376 | - * to values corresponding to the Cortex-M0's implemented |
326 | + cpu->isar.id_isar2 = 0x21232141; | 377 | - * features, because QEMU generally controls its emulation |
327 | + cpu->isar.id_isar3 = 0x01112131; | 378 | - * by looking at ID register fields. We use the same values as |
328 | + cpu->isar.id_isar4 = 0x0010142; | 379 | - * for the M3. |
329 | + cpu->isar.id_isar5 = 0x0; | 380 | - */ |
330 | + cpu->isar.id_isar6 = 0x0; | 381 | - cpu->isar.id_pfr0 = 0x00000030; |
331 | cpu->mp_is_up = true; | 382 | - cpu->isar.id_pfr1 = 0x00000200; |
332 | cpu->pmsav7_dregion = 16; | 383 | - cpu->isar.id_dfr0 = 0x00100000; |
333 | define_arm_cp_regs(cpu, cortexr5_cp_reginfo); | 384 | - cpu->id_afr0 = 0x00000000; |
334 | @@ -XXX,XX +XXX,XX @@ static void cortex_a8_initfn(Object *obj) | 385 | - cpu->isar.id_mmfr0 = 0x00000030; |
335 | set_feature(&cpu->env, ARM_FEATURE_EL3); | 386 | - cpu->isar.id_mmfr1 = 0x00000000; |
336 | cpu->midr = 0x410fc080; | 387 | - cpu->isar.id_mmfr2 = 0x00000000; |
337 | cpu->reset_fpsid = 0x410330c0; | 388 | - cpu->isar.id_mmfr3 = 0x00000000; |
338 | - cpu->mvfr0 = 0x11110222; | 389 | - cpu->isar.id_isar0 = 0x01141110; |
339 | - cpu->mvfr1 = 0x00011111; | 390 | - cpu->isar.id_isar1 = 0x02111000; |
340 | + cpu->isar.mvfr0 = 0x11110222; | 391 | - cpu->isar.id_isar2 = 0x21112231; |
341 | + cpu->isar.mvfr1 = 0x00011111; | 392 | - cpu->isar.id_isar3 = 0x01111110; |
342 | cpu->ctr = 0x82048004; | 393 | - cpu->isar.id_isar4 = 0x01310102; |
343 | cpu->reset_sctlr = 0x00c50078; | 394 | - cpu->isar.id_isar5 = 0x00000000; |
344 | cpu->id_pfr0 = 0x1031; | 395 | - cpu->isar.id_isar6 = 0x00000000; |
345 | @@ -XXX,XX +XXX,XX @@ static void cortex_a8_initfn(Object *obj) | 396 | -} |
346 | cpu->id_mmfr1 = 0x20000000; | 397 | - |
347 | cpu->id_mmfr2 = 0x01202000; | 398 | -static void cortex_m3_initfn(Object *obj) |
348 | cpu->id_mmfr3 = 0x11; | 399 | -{ |
349 | - cpu->id_isar0 = 0x00101111; | 400 | - ARMCPU *cpu = ARM_CPU(obj); |
350 | - cpu->id_isar1 = 0x12112111; | 401 | - set_feature(&cpu->env, ARM_FEATURE_V7); |
351 | - cpu->id_isar2 = 0x21232031; | 402 | - set_feature(&cpu->env, ARM_FEATURE_M); |
352 | - cpu->id_isar3 = 0x11112131; | 403 | - set_feature(&cpu->env, ARM_FEATURE_M_MAIN); |
353 | - cpu->id_isar4 = 0x00111142; | 404 | - cpu->midr = 0x410fc231; |
354 | + cpu->isar.id_isar0 = 0x00101111; | 405 | - cpu->pmsav7_dregion = 8; |
355 | + cpu->isar.id_isar1 = 0x12112111; | 406 | - cpu->isar.id_pfr0 = 0x00000030; |
356 | + cpu->isar.id_isar2 = 0x21232031; | 407 | - cpu->isar.id_pfr1 = 0x00000200; |
357 | + cpu->isar.id_isar3 = 0x11112131; | 408 | - cpu->isar.id_dfr0 = 0x00100000; |
358 | + cpu->isar.id_isar4 = 0x00111142; | 409 | - cpu->id_afr0 = 0x00000000; |
359 | cpu->dbgdidr = 0x15141000; | 410 | - cpu->isar.id_mmfr0 = 0x00000030; |
360 | cpu->clidr = (1 << 27) | (2 << 24) | 3; | 411 | - cpu->isar.id_mmfr1 = 0x00000000; |
361 | cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */ | 412 | - cpu->isar.id_mmfr2 = 0x00000000; |
362 | @@ -XXX,XX +XXX,XX @@ static void cortex_a9_initfn(Object *obj) | 413 | - cpu->isar.id_mmfr3 = 0x00000000; |
363 | set_feature(&cpu->env, ARM_FEATURE_CBAR); | 414 | - cpu->isar.id_isar0 = 0x01141110; |
364 | cpu->midr = 0x410fc090; | 415 | - cpu->isar.id_isar1 = 0x02111000; |
365 | cpu->reset_fpsid = 0x41033090; | 416 | - cpu->isar.id_isar2 = 0x21112231; |
366 | - cpu->mvfr0 = 0x11110222; | 417 | - cpu->isar.id_isar3 = 0x01111110; |
367 | - cpu->mvfr1 = 0x01111111; | 418 | - cpu->isar.id_isar4 = 0x01310102; |
368 | + cpu->isar.mvfr0 = 0x11110222; | 419 | - cpu->isar.id_isar5 = 0x00000000; |
369 | + cpu->isar.mvfr1 = 0x01111111; | 420 | - cpu->isar.id_isar6 = 0x00000000; |
370 | cpu->ctr = 0x80038003; | 421 | -} |
371 | cpu->reset_sctlr = 0x00c50078; | 422 | - |
372 | cpu->id_pfr0 = 0x1031; | 423 | -static void cortex_m4_initfn(Object *obj) |
373 | @@ -XXX,XX +XXX,XX @@ static void cortex_a9_initfn(Object *obj) | 424 | -{ |
374 | cpu->id_mmfr1 = 0x20000000; | 425 | - ARMCPU *cpu = ARM_CPU(obj); |
375 | cpu->id_mmfr2 = 0x01230000; | 426 | - |
376 | cpu->id_mmfr3 = 0x00002111; | 427 | - set_feature(&cpu->env, ARM_FEATURE_V7); |
377 | - cpu->id_isar0 = 0x00101111; | 428 | - set_feature(&cpu->env, ARM_FEATURE_M); |
378 | - cpu->id_isar1 = 0x13112111; | 429 | - set_feature(&cpu->env, ARM_FEATURE_M_MAIN); |
379 | - cpu->id_isar2 = 0x21232041; | 430 | - set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); |
380 | - cpu->id_isar3 = 0x11112131; | 431 | - cpu->midr = 0x410fc240; /* r0p0 */ |
381 | - cpu->id_isar4 = 0x00111142; | 432 | - cpu->pmsav7_dregion = 8; |
382 | + cpu->isar.id_isar0 = 0x00101111; | 433 | - cpu->isar.mvfr0 = 0x10110021; |
383 | + cpu->isar.id_isar1 = 0x13112111; | 434 | - cpu->isar.mvfr1 = 0x11000011; |
384 | + cpu->isar.id_isar2 = 0x21232041; | 435 | - cpu->isar.mvfr2 = 0x00000000; |
385 | + cpu->isar.id_isar3 = 0x11112131; | 436 | - cpu->isar.id_pfr0 = 0x00000030; |
386 | + cpu->isar.id_isar4 = 0x00111142; | 437 | - cpu->isar.id_pfr1 = 0x00000200; |
387 | cpu->dbgdidr = 0x35141000; | 438 | - cpu->isar.id_dfr0 = 0x00100000; |
388 | cpu->clidr = (1 << 27) | (1 << 24) | 3; | 439 | - cpu->id_afr0 = 0x00000000; |
389 | cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */ | 440 | - cpu->isar.id_mmfr0 = 0x00000030; |
390 | @@ -XXX,XX +XXX,XX @@ static void cortex_a7_initfn(Object *obj) | 441 | - cpu->isar.id_mmfr1 = 0x00000000; |
391 | cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7; | 442 | - cpu->isar.id_mmfr2 = 0x00000000; |
392 | cpu->midr = 0x410fc075; | 443 | - cpu->isar.id_mmfr3 = 0x00000000; |
393 | cpu->reset_fpsid = 0x41023075; | 444 | - cpu->isar.id_isar0 = 0x01141110; |
394 | - cpu->mvfr0 = 0x10110222; | 445 | - cpu->isar.id_isar1 = 0x02111000; |
395 | - cpu->mvfr1 = 0x11111111; | 446 | - cpu->isar.id_isar2 = 0x21112231; |
396 | + cpu->isar.mvfr0 = 0x10110222; | 447 | - cpu->isar.id_isar3 = 0x01111110; |
397 | + cpu->isar.mvfr1 = 0x11111111; | 448 | - cpu->isar.id_isar4 = 0x01310102; |
398 | cpu->ctr = 0x84448003; | 449 | - cpu->isar.id_isar5 = 0x00000000; |
399 | cpu->reset_sctlr = 0x00c50078; | 450 | - cpu->isar.id_isar6 = 0x00000000; |
400 | cpu->id_pfr0 = 0x00001131; | 451 | -} |
401 | @@ -XXX,XX +XXX,XX @@ static void cortex_a7_initfn(Object *obj) | 452 | - |
402 | /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but | 453 | -static void cortex_m7_initfn(Object *obj) |
403 | * table 4-41 gives 0x02101110, which includes the arm div insns. | 454 | -{ |
404 | */ | 455 | - ARMCPU *cpu = ARM_CPU(obj); |
405 | - cpu->id_isar0 = 0x02101110; | 456 | - |
406 | - cpu->id_isar1 = 0x13112111; | 457 | - set_feature(&cpu->env, ARM_FEATURE_V7); |
407 | - cpu->id_isar2 = 0x21232041; | 458 | - set_feature(&cpu->env, ARM_FEATURE_M); |
408 | - cpu->id_isar3 = 0x11112131; | 459 | - set_feature(&cpu->env, ARM_FEATURE_M_MAIN); |
409 | - cpu->id_isar4 = 0x10011142; | 460 | - set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); |
410 | + cpu->isar.id_isar0 = 0x02101110; | 461 | - cpu->midr = 0x411fc272; /* r1p2 */ |
411 | + cpu->isar.id_isar1 = 0x13112111; | 462 | - cpu->pmsav7_dregion = 8; |
412 | + cpu->isar.id_isar2 = 0x21232041; | 463 | - cpu->isar.mvfr0 = 0x10110221; |
413 | + cpu->isar.id_isar3 = 0x11112131; | 464 | - cpu->isar.mvfr1 = 0x12000011; |
414 | + cpu->isar.id_isar4 = 0x10011142; | 465 | - cpu->isar.mvfr2 = 0x00000040; |
415 | cpu->dbgdidr = 0x3515f005; | 466 | - cpu->isar.id_pfr0 = 0x00000030; |
416 | cpu->clidr = 0x0a200023; | 467 | - cpu->isar.id_pfr1 = 0x00000200; |
417 | cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ | 468 | - cpu->isar.id_dfr0 = 0x00100000; |
418 | @@ -XXX,XX +XXX,XX @@ static void cortex_a15_initfn(Object *obj) | 469 | - cpu->id_afr0 = 0x00000000; |
419 | cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15; | 470 | - cpu->isar.id_mmfr0 = 0x00100030; |
420 | cpu->midr = 0x412fc0f1; | 471 | - cpu->isar.id_mmfr1 = 0x00000000; |
421 | cpu->reset_fpsid = 0x410430f0; | 472 | - cpu->isar.id_mmfr2 = 0x01000000; |
422 | - cpu->mvfr0 = 0x10110222; | 473 | - cpu->isar.id_mmfr3 = 0x00000000; |
423 | - cpu->mvfr1 = 0x11111111; | 474 | - cpu->isar.id_isar0 = 0x01101110; |
424 | + cpu->isar.mvfr0 = 0x10110222; | 475 | - cpu->isar.id_isar1 = 0x02112000; |
425 | + cpu->isar.mvfr1 = 0x11111111; | 476 | - cpu->isar.id_isar2 = 0x20232231; |
426 | cpu->ctr = 0x8444c004; | 477 | - cpu->isar.id_isar3 = 0x01111131; |
427 | cpu->reset_sctlr = 0x00c50078; | 478 | - cpu->isar.id_isar4 = 0x01310132; |
428 | cpu->id_pfr0 = 0x00001131; | 479 | - cpu->isar.id_isar5 = 0x00000000; |
429 | @@ -XXX,XX +XXX,XX @@ static void cortex_a15_initfn(Object *obj) | 480 | - cpu->isar.id_isar6 = 0x00000000; |
430 | cpu->id_mmfr1 = 0x20000000; | 481 | -} |
431 | cpu->id_mmfr2 = 0x01240000; | 482 | - |
432 | cpu->id_mmfr3 = 0x02102211; | 483 | -static void cortex_m33_initfn(Object *obj) |
433 | - cpu->id_isar0 = 0x02101110; | 484 | -{ |
434 | - cpu->id_isar1 = 0x13112111; | 485 | - ARMCPU *cpu = ARM_CPU(obj); |
435 | - cpu->id_isar2 = 0x21232041; | 486 | - |
436 | - cpu->id_isar3 = 0x11112131; | 487 | - set_feature(&cpu->env, ARM_FEATURE_V8); |
437 | - cpu->id_isar4 = 0x10011142; | 488 | - set_feature(&cpu->env, ARM_FEATURE_M); |
438 | + cpu->isar.id_isar0 = 0x02101110; | 489 | - set_feature(&cpu->env, ARM_FEATURE_M_MAIN); |
439 | + cpu->isar.id_isar1 = 0x13112111; | 490 | - set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); |
440 | + cpu->isar.id_isar2 = 0x21232041; | 491 | - set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); |
441 | + cpu->isar.id_isar3 = 0x11112131; | 492 | - cpu->midr = 0x410fd213; /* r0p3 */ |
442 | + cpu->isar.id_isar4 = 0x10011142; | 493 | - cpu->pmsav7_dregion = 16; |
443 | cpu->dbgdidr = 0x3515f021; | 494 | - cpu->sau_sregion = 8; |
444 | cpu->clidr = 0x0a200023; | 495 | - cpu->isar.mvfr0 = 0x10110021; |
445 | cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ | 496 | - cpu->isar.mvfr1 = 0x11000011; |
446 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 497 | - cpu->isar.mvfr2 = 0x00000040; |
498 | - cpu->isar.id_pfr0 = 0x00000030; | ||
499 | - cpu->isar.id_pfr1 = 0x00000210; | ||
500 | - cpu->isar.id_dfr0 = 0x00200000; | ||
501 | - cpu->id_afr0 = 0x00000000; | ||
502 | - cpu->isar.id_mmfr0 = 0x00101F40; | ||
503 | - cpu->isar.id_mmfr1 = 0x00000000; | ||
504 | - cpu->isar.id_mmfr2 = 0x01000000; | ||
505 | - cpu->isar.id_mmfr3 = 0x00000000; | ||
506 | - cpu->isar.id_isar0 = 0x01101110; | ||
507 | - cpu->isar.id_isar1 = 0x02212000; | ||
508 | - cpu->isar.id_isar2 = 0x20232232; | ||
509 | - cpu->isar.id_isar3 = 0x01111131; | ||
510 | - cpu->isar.id_isar4 = 0x01310132; | ||
511 | - cpu->isar.id_isar5 = 0x00000000; | ||
512 | - cpu->isar.id_isar6 = 0x00000000; | ||
513 | - cpu->clidr = 0x00000000; | ||
514 | - cpu->ctr = 0x8000c000; | ||
515 | -} | ||
516 | - | ||
517 | -static void cortex_m55_initfn(Object *obj) | ||
518 | -{ | ||
519 | - ARMCPU *cpu = ARM_CPU(obj); | ||
520 | - | ||
521 | - set_feature(&cpu->env, ARM_FEATURE_V8); | ||
522 | - set_feature(&cpu->env, ARM_FEATURE_V8_1M); | ||
523 | - set_feature(&cpu->env, ARM_FEATURE_M); | ||
524 | - set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | ||
525 | - set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | ||
526 | - set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
527 | - cpu->midr = 0x410fd221; /* r0p1 */ | ||
528 | - cpu->revidr = 0; | ||
529 | - cpu->pmsav7_dregion = 16; | ||
530 | - cpu->sau_sregion = 8; | ||
531 | - /* These are the MVFR* values for the FPU + full MVE configuration */ | ||
532 | - cpu->isar.mvfr0 = 0x10110221; | ||
533 | - cpu->isar.mvfr1 = 0x12100211; | ||
534 | - cpu->isar.mvfr2 = 0x00000040; | ||
535 | - cpu->isar.id_pfr0 = 0x20000030; | ||
536 | - cpu->isar.id_pfr1 = 0x00000230; | ||
537 | - cpu->isar.id_dfr0 = 0x10200000; | ||
538 | - cpu->id_afr0 = 0x00000000; | ||
539 | - cpu->isar.id_mmfr0 = 0x00111040; | ||
540 | - cpu->isar.id_mmfr1 = 0x00000000; | ||
541 | - cpu->isar.id_mmfr2 = 0x01000000; | ||
542 | - cpu->isar.id_mmfr3 = 0x00000011; | ||
543 | - cpu->isar.id_isar0 = 0x01103110; | ||
544 | - cpu->isar.id_isar1 = 0x02212000; | ||
545 | - cpu->isar.id_isar2 = 0x20232232; | ||
546 | - cpu->isar.id_isar3 = 0x01111131; | ||
547 | - cpu->isar.id_isar4 = 0x01310132; | ||
548 | - cpu->isar.id_isar5 = 0x00000000; | ||
549 | - cpu->isar.id_isar6 = 0x00000000; | ||
550 | - cpu->clidr = 0x00000000; /* caches not implemented */ | ||
551 | - cpu->ctr = 0x8303c003; | ||
552 | -} | ||
553 | - | ||
554 | static const ARMCPRegInfo cortexr5_cp_reginfo[] = { | ||
555 | /* Dummy the TCM region regs for the moment */ | ||
556 | { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, | ||
557 | @@ -XXX,XX +XXX,XX @@ static void pxa270c5_initfn(Object *obj) | ||
558 | cpu->reset_sctlr = 0x00000078; | ||
559 | } | ||
560 | |||
561 | -static const TCGCPUOps arm_v7m_tcg_ops = { | ||
562 | - .initialize = arm_translate_init, | ||
563 | - .synchronize_from_tb = arm_cpu_synchronize_from_tb, | ||
564 | - .debug_excp_handler = arm_debug_excp_handler, | ||
565 | - .restore_state_to_opc = arm_restore_state_to_opc, | ||
566 | - | ||
567 | -#ifdef CONFIG_USER_ONLY | ||
568 | - .record_sigsegv = arm_cpu_record_sigsegv, | ||
569 | - .record_sigbus = arm_cpu_record_sigbus, | ||
570 | -#else | ||
571 | - .tlb_fill = arm_cpu_tlb_fill, | ||
572 | - .cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt, | ||
573 | - .do_interrupt = arm_v7m_cpu_do_interrupt, | ||
574 | - .do_transaction_failed = arm_cpu_do_transaction_failed, | ||
575 | - .do_unaligned_access = arm_cpu_do_unaligned_access, | ||
576 | - .adjust_watchpoint_address = arm_adjust_watchpoint_address, | ||
577 | - .debug_check_watchpoint = arm_debug_check_watchpoint, | ||
578 | - .debug_check_breakpoint = arm_debug_check_breakpoint, | ||
579 | -#endif /* !CONFIG_USER_ONLY */ | ||
580 | -}; | ||
581 | - | ||
582 | -static void arm_v7m_class_init(ObjectClass *oc, void *data) | ||
583 | -{ | ||
584 | - ARMCPUClass *acc = ARM_CPU_CLASS(oc); | ||
585 | - CPUClass *cc = CPU_CLASS(oc); | ||
586 | - | ||
587 | - acc->info = data; | ||
588 | - cc->tcg_ops = &arm_v7m_tcg_ops; | ||
589 | - cc->gdb_core_xml_file = "arm-m-profile.xml"; | ||
590 | -} | ||
591 | - | ||
592 | #ifndef TARGET_AARCH64 | ||
593 | /* | ||
594 | * -cpu max: a CPU with as many features enabled as our emulation supports. | ||
595 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { | ||
596 | { .name = "cortex-a8", .initfn = cortex_a8_initfn }, | ||
597 | { .name = "cortex-a9", .initfn = cortex_a9_initfn }, | ||
598 | { .name = "cortex-a15", .initfn = cortex_a15_initfn }, | ||
599 | - { .name = "cortex-m0", .initfn = cortex_m0_initfn, | ||
600 | - .class_init = arm_v7m_class_init }, | ||
601 | - { .name = "cortex-m3", .initfn = cortex_m3_initfn, | ||
602 | - .class_init = arm_v7m_class_init }, | ||
603 | - { .name = "cortex-m4", .initfn = cortex_m4_initfn, | ||
604 | - .class_init = arm_v7m_class_init }, | ||
605 | - { .name = "cortex-m7", .initfn = cortex_m7_initfn, | ||
606 | - .class_init = arm_v7m_class_init }, | ||
607 | - { .name = "cortex-m33", .initfn = cortex_m33_initfn, | ||
608 | - .class_init = arm_v7m_class_init }, | ||
609 | - { .name = "cortex-m55", .initfn = cortex_m55_initfn, | ||
610 | - .class_init = arm_v7m_class_init }, | ||
611 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, | ||
612 | { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, | ||
613 | { .name = "cortex-r52", .initfn = cortex_r52_initfn }, | ||
614 | diff --git a/target/arm/meson.build b/target/arm/meson.build | ||
447 | index XXXXXXX..XXXXXXX 100644 | 615 | index XXXXXXX..XXXXXXX 100644 |
448 | --- a/target/arm/cpu64.c | 616 | --- a/target/arm/meson.build |
449 | +++ b/target/arm/cpu64.c | 617 | +++ b/target/arm/meson.build |
450 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | 618 | @@ -XXX,XX +XXX,XX @@ arm_system_ss.add(files( |
451 | cpu->midr = 0x411fd070; | 619 | 'ptw.c', |
452 | cpu->revidr = 0x00000000; | 620 | )) |
453 | cpu->reset_fpsid = 0x41034070; | 621 | |
454 | - cpu->mvfr0 = 0x10110222; | 622 | +arm_user_ss = ss.source_set() |
455 | - cpu->mvfr1 = 0x12111111; | 623 | + |
456 | - cpu->mvfr2 = 0x00000043; | 624 | subdir('hvf') |
457 | + cpu->isar.mvfr0 = 0x10110222; | 625 | |
458 | + cpu->isar.mvfr1 = 0x12111111; | 626 | if 'CONFIG_TCG' in config_all_accel |
459 | + cpu->isar.mvfr2 = 0x00000043; | 627 | @@ -XXX,XX +XXX,XX @@ endif |
460 | cpu->ctr = 0x8444c004; | 628 | |
461 | cpu->reset_sctlr = 0x00c50838; | 629 | target_arch += {'arm': arm_ss} |
462 | cpu->id_pfr0 = 0x00000131; | 630 | target_system_arch += {'arm': arm_system_ss} |
463 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | 631 | +target_user_arch += {'arm': arm_user_ss} |
464 | cpu->id_mmfr1 = 0x40000000; | 632 | diff --git a/target/arm/tcg/meson.build b/target/arm/tcg/meson.build |
465 | cpu->id_mmfr2 = 0x01260000; | ||
466 | cpu->id_mmfr3 = 0x02102211; | ||
467 | - cpu->id_isar0 = 0x02101110; | ||
468 | - cpu->id_isar1 = 0x13112111; | ||
469 | - cpu->id_isar2 = 0x21232042; | ||
470 | - cpu->id_isar3 = 0x01112131; | ||
471 | - cpu->id_isar4 = 0x00011142; | ||
472 | - cpu->id_isar5 = 0x00011121; | ||
473 | - cpu->id_isar6 = 0; | ||
474 | - cpu->id_aa64pfr0 = 0x00002222; | ||
475 | + cpu->isar.id_isar0 = 0x02101110; | ||
476 | + cpu->isar.id_isar1 = 0x13112111; | ||
477 | + cpu->isar.id_isar2 = 0x21232042; | ||
478 | + cpu->isar.id_isar3 = 0x01112131; | ||
479 | + cpu->isar.id_isar4 = 0x00011142; | ||
480 | + cpu->isar.id_isar5 = 0x00011121; | ||
481 | + cpu->isar.id_isar6 = 0; | ||
482 | + cpu->isar.id_aa64pfr0 = 0x00002222; | ||
483 | cpu->id_aa64dfr0 = 0x10305106; | ||
484 | cpu->pmceid0 = 0x00000000; | ||
485 | cpu->pmceid1 = 0x00000000; | ||
486 | - cpu->id_aa64isar0 = 0x00011120; | ||
487 | + cpu->isar.id_aa64isar0 = 0x00011120; | ||
488 | cpu->id_aa64mmfr0 = 0x00001124; | ||
489 | cpu->dbgdidr = 0x3516d000; | ||
490 | cpu->clidr = 0x0a200023; | ||
491 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | ||
492 | cpu->midr = 0x410fd034; | ||
493 | cpu->revidr = 0x00000000; | ||
494 | cpu->reset_fpsid = 0x41034070; | ||
495 | - cpu->mvfr0 = 0x10110222; | ||
496 | - cpu->mvfr1 = 0x12111111; | ||
497 | - cpu->mvfr2 = 0x00000043; | ||
498 | + cpu->isar.mvfr0 = 0x10110222; | ||
499 | + cpu->isar.mvfr1 = 0x12111111; | ||
500 | + cpu->isar.mvfr2 = 0x00000043; | ||
501 | cpu->ctr = 0x84448004; /* L1Ip = VIPT */ | ||
502 | cpu->reset_sctlr = 0x00c50838; | ||
503 | cpu->id_pfr0 = 0x00000131; | ||
504 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | ||
505 | cpu->id_mmfr1 = 0x40000000; | ||
506 | cpu->id_mmfr2 = 0x01260000; | ||
507 | cpu->id_mmfr3 = 0x02102211; | ||
508 | - cpu->id_isar0 = 0x02101110; | ||
509 | - cpu->id_isar1 = 0x13112111; | ||
510 | - cpu->id_isar2 = 0x21232042; | ||
511 | - cpu->id_isar3 = 0x01112131; | ||
512 | - cpu->id_isar4 = 0x00011142; | ||
513 | - cpu->id_isar5 = 0x00011121; | ||
514 | - cpu->id_isar6 = 0; | ||
515 | - cpu->id_aa64pfr0 = 0x00002222; | ||
516 | + cpu->isar.id_isar0 = 0x02101110; | ||
517 | + cpu->isar.id_isar1 = 0x13112111; | ||
518 | + cpu->isar.id_isar2 = 0x21232042; | ||
519 | + cpu->isar.id_isar3 = 0x01112131; | ||
520 | + cpu->isar.id_isar4 = 0x00011142; | ||
521 | + cpu->isar.id_isar5 = 0x00011121; | ||
522 | + cpu->isar.id_isar6 = 0; | ||
523 | + cpu->isar.id_aa64pfr0 = 0x00002222; | ||
524 | cpu->id_aa64dfr0 = 0x10305106; | ||
525 | - cpu->id_aa64isar0 = 0x00011120; | ||
526 | + cpu->isar.id_aa64isar0 = 0x00011120; | ||
527 | cpu->id_aa64mmfr0 = 0x00001122; /* 40 bit physical addr */ | ||
528 | cpu->dbgdidr = 0x3516d000; | ||
529 | cpu->clidr = 0x0a200023; | ||
530 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) | ||
531 | cpu->midr = 0x410fd083; | ||
532 | cpu->revidr = 0x00000000; | ||
533 | cpu->reset_fpsid = 0x41034080; | ||
534 | - cpu->mvfr0 = 0x10110222; | ||
535 | - cpu->mvfr1 = 0x12111111; | ||
536 | - cpu->mvfr2 = 0x00000043; | ||
537 | + cpu->isar.mvfr0 = 0x10110222; | ||
538 | + cpu->isar.mvfr1 = 0x12111111; | ||
539 | + cpu->isar.mvfr2 = 0x00000043; | ||
540 | cpu->ctr = 0x8444c004; | ||
541 | cpu->reset_sctlr = 0x00c50838; | ||
542 | cpu->id_pfr0 = 0x00000131; | ||
543 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) | ||
544 | cpu->id_mmfr1 = 0x40000000; | ||
545 | cpu->id_mmfr2 = 0x01260000; | ||
546 | cpu->id_mmfr3 = 0x02102211; | ||
547 | - cpu->id_isar0 = 0x02101110; | ||
548 | - cpu->id_isar1 = 0x13112111; | ||
549 | - cpu->id_isar2 = 0x21232042; | ||
550 | - cpu->id_isar3 = 0x01112131; | ||
551 | - cpu->id_isar4 = 0x00011142; | ||
552 | - cpu->id_isar5 = 0x00011121; | ||
553 | - cpu->id_aa64pfr0 = 0x00002222; | ||
554 | + cpu->isar.id_isar0 = 0x02101110; | ||
555 | + cpu->isar.id_isar1 = 0x13112111; | ||
556 | + cpu->isar.id_isar2 = 0x21232042; | ||
557 | + cpu->isar.id_isar3 = 0x01112131; | ||
558 | + cpu->isar.id_isar4 = 0x00011142; | ||
559 | + cpu->isar.id_isar5 = 0x00011121; | ||
560 | + cpu->isar.id_aa64pfr0 = 0x00002222; | ||
561 | cpu->id_aa64dfr0 = 0x10305106; | ||
562 | cpu->pmceid0 = 0x00000000; | ||
563 | cpu->pmceid1 = 0x00000000; | ||
564 | - cpu->id_aa64isar0 = 0x00011120; | ||
565 | + cpu->isar.id_aa64isar0 = 0x00011120; | ||
566 | cpu->id_aa64mmfr0 = 0x00001124; | ||
567 | cpu->dbgdidr = 0x3516d000; | ||
568 | cpu->clidr = 0x0a200023; | ||
569 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
570 | index XXXXXXX..XXXXXXX 100644 | 633 | index XXXXXXX..XXXXXXX 100644 |
571 | --- a/target/arm/helper.c | 634 | --- a/target/arm/tcg/meson.build |
572 | +++ b/target/arm/helper.c | 635 | +++ b/target/arm/tcg/meson.build |
573 | @@ -XXX,XX +XXX,XX @@ static uint64_t id_pfr1_read(CPUARMState *env, const ARMCPRegInfo *ri) | 636 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'TARGET_AARCH64', if_true: files( |
574 | static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri) | 637 | arm_system_ss.add(files( |
575 | { | 638 | 'psci.c', |
576 | ARMCPU *cpu = arm_env_get_cpu(env); | 639 | )) |
577 | - uint64_t pfr0 = cpu->id_aa64pfr0; | 640 | + |
578 | + uint64_t pfr0 = cpu->isar.id_aa64pfr0; | 641 | +arm_system_ss.add(when: 'CONFIG_ARM_V7M', if_true: files('cpu-v7m.c')) |
579 | 642 | +arm_user_ss.add(when: 'TARGET_AARCH64', if_false: files('cpu-v7m.c')) | |
580 | if (env->gicv3state) { | ||
581 | pfr0 |= 1 << 24; | ||
582 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
583 | { .name = "ID_ISAR0", .state = ARM_CP_STATE_BOTH, | ||
584 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 0, | ||
585 | .access = PL1_R, .type = ARM_CP_CONST, | ||
586 | - .resetvalue = cpu->id_isar0 }, | ||
587 | + .resetvalue = cpu->isar.id_isar0 }, | ||
588 | { .name = "ID_ISAR1", .state = ARM_CP_STATE_BOTH, | ||
589 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 1, | ||
590 | .access = PL1_R, .type = ARM_CP_CONST, | ||
591 | - .resetvalue = cpu->id_isar1 }, | ||
592 | + .resetvalue = cpu->isar.id_isar1 }, | ||
593 | { .name = "ID_ISAR2", .state = ARM_CP_STATE_BOTH, | ||
594 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 2, | ||
595 | .access = PL1_R, .type = ARM_CP_CONST, | ||
596 | - .resetvalue = cpu->id_isar2 }, | ||
597 | + .resetvalue = cpu->isar.id_isar2 }, | ||
598 | { .name = "ID_ISAR3", .state = ARM_CP_STATE_BOTH, | ||
599 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 3, | ||
600 | .access = PL1_R, .type = ARM_CP_CONST, | ||
601 | - .resetvalue = cpu->id_isar3 }, | ||
602 | + .resetvalue = cpu->isar.id_isar3 }, | ||
603 | { .name = "ID_ISAR4", .state = ARM_CP_STATE_BOTH, | ||
604 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 4, | ||
605 | .access = PL1_R, .type = ARM_CP_CONST, | ||
606 | - .resetvalue = cpu->id_isar4 }, | ||
607 | + .resetvalue = cpu->isar.id_isar4 }, | ||
608 | { .name = "ID_ISAR5", .state = ARM_CP_STATE_BOTH, | ||
609 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 5, | ||
610 | .access = PL1_R, .type = ARM_CP_CONST, | ||
611 | - .resetvalue = cpu->id_isar5 }, | ||
612 | + .resetvalue = cpu->isar.id_isar5 }, | ||
613 | { .name = "ID_MMFR4", .state = ARM_CP_STATE_BOTH, | ||
614 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 6, | ||
615 | .access = PL1_R, .type = ARM_CP_CONST, | ||
616 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
617 | { .name = "ID_ISAR6", .state = ARM_CP_STATE_BOTH, | ||
618 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 7, | ||
619 | .access = PL1_R, .type = ARM_CP_CONST, | ||
620 | - .resetvalue = cpu->id_isar6 }, | ||
621 | + .resetvalue = cpu->isar.id_isar6 }, | ||
622 | REGINFO_SENTINEL | ||
623 | }; | ||
624 | define_arm_cp_regs(cpu, v6_idregs); | ||
625 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
626 | { .name = "ID_AA64PFR1_EL1", .state = ARM_CP_STATE_AA64, | ||
627 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 1, | ||
628 | .access = PL1_R, .type = ARM_CP_CONST, | ||
629 | - .resetvalue = cpu->id_aa64pfr1}, | ||
630 | + .resetvalue = cpu->isar.id_aa64pfr1}, | ||
631 | { .name = "ID_AA64PFR2_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | ||
632 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 2, | ||
633 | .access = PL1_R, .type = ARM_CP_CONST, | ||
634 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
635 | { .name = "ID_AA64ISAR0_EL1", .state = ARM_CP_STATE_AA64, | ||
636 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 0, | ||
637 | .access = PL1_R, .type = ARM_CP_CONST, | ||
638 | - .resetvalue = cpu->id_aa64isar0 }, | ||
639 | + .resetvalue = cpu->isar.id_aa64isar0 }, | ||
640 | { .name = "ID_AA64ISAR1_EL1", .state = ARM_CP_STATE_AA64, | ||
641 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 1, | ||
642 | .access = PL1_R, .type = ARM_CP_CONST, | ||
643 | - .resetvalue = cpu->id_aa64isar1 }, | ||
644 | + .resetvalue = cpu->isar.id_aa64isar1 }, | ||
645 | { .name = "ID_AA64ISAR2_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | ||
646 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 2, | ||
647 | .access = PL1_R, .type = ARM_CP_CONST, | ||
648 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
649 | { .name = "MVFR0_EL1", .state = ARM_CP_STATE_AA64, | ||
650 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 0, | ||
651 | .access = PL1_R, .type = ARM_CP_CONST, | ||
652 | - .resetvalue = cpu->mvfr0 }, | ||
653 | + .resetvalue = cpu->isar.mvfr0 }, | ||
654 | { .name = "MVFR1_EL1", .state = ARM_CP_STATE_AA64, | ||
655 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 1, | ||
656 | .access = PL1_R, .type = ARM_CP_CONST, | ||
657 | - .resetvalue = cpu->mvfr1 }, | ||
658 | + .resetvalue = cpu->isar.mvfr1 }, | ||
659 | { .name = "MVFR2_EL1", .state = ARM_CP_STATE_AA64, | ||
660 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 2, | ||
661 | .access = PL1_R, .type = ARM_CP_CONST, | ||
662 | - .resetvalue = cpu->mvfr2 }, | ||
663 | + .resetvalue = cpu->isar.mvfr2 }, | ||
664 | { .name = "MVFR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | ||
665 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 3, | ||
666 | .access = PL1_R, .type = ARM_CP_CONST, | ||
667 | -- | 643 | -- |
668 | 2.19.1 | 644 | 2.34.1 |
669 | |||
670 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Instantiating mps2-an505 (cortex-m33) will fail make check when | ||
4 | V7VE asserts that ID_ISAR0.Divide includes ARM division. It is | ||
5 | also wrong to include ARM_FEATURE_LPAE. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20181016223115.24100-3-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/cpu.c | 6 +++++- | ||
13 | 1 file changed, 5 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/cpu.c | ||
18 | +++ b/target/arm/cpu.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
20 | |||
21 | /* Some features automatically imply others: */ | ||
22 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
23 | - set_feature(env, ARM_FEATURE_V7VE); | ||
24 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
25 | + set_feature(env, ARM_FEATURE_V7); | ||
26 | + } else { | ||
27 | + set_feature(env, ARM_FEATURE_V7VE); | ||
28 | + } | ||
29 | } | ||
30 | if (arm_feature(env, ARM_FEATURE_V7VE)) { | ||
31 | /* v7 Virtualization Extensions. In real hardware this implies | ||
32 | -- | ||
33 | 2.19.1 | ||
34 | |||
35 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Most of the v8 extensions are self-contained within the ISAR | ||
4 | registers and are not implied by other feature bits, which | ||
5 | makes them the easiest to convert. | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20181016223115.24100-4-richard.henderson@linaro.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu.h | 131 +++++++++++++++++++++++++++++++++---- | ||
14 | target/arm/translate.h | 7 ++ | ||
15 | linux-user/elfload.c | 46 ++++++++----- | ||
16 | target/arm/cpu.c | 27 +++++--- | ||
17 | target/arm/cpu64.c | 57 +++++++++------- | ||
18 | target/arm/translate-a64.c | 101 ++++++++++++++-------------- | ||
19 | target/arm/translate.c | 36 +++++----- | ||
20 | 7 files changed, 273 insertions(+), 132 deletions(-) | ||
21 | |||
22 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/cpu.h | ||
25 | +++ b/target/arm/cpu.h | ||
26 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMPSCIState { | ||
27 | PSCI_ON_PENDING = 2 | ||
28 | } ARMPSCIState; | ||
29 | |||
30 | +typedef struct ARMISARegisters ARMISARegisters; | ||
31 | + | ||
32 | /** | ||
33 | * ARMCPU: | ||
34 | * @env: #CPUARMState | ||
35 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | ||
36 | ARM_FEATURE_LPAE, /* has Large Physical Address Extension */ | ||
37 | ARM_FEATURE_V8, | ||
38 | ARM_FEATURE_AARCH64, /* supports 64 bit mode */ | ||
39 | - ARM_FEATURE_V8_AES, /* implements AES part of v8 Crypto Extensions */ | ||
40 | ARM_FEATURE_CBAR, /* has cp15 CBAR */ | ||
41 | ARM_FEATURE_CRC, /* ARMv8 CRC instructions */ | ||
42 | ARM_FEATURE_CBAR_RO, /* has cp15 CBAR and it is read-only */ | ||
43 | ARM_FEATURE_EL2, /* has EL2 Virtualization support */ | ||
44 | ARM_FEATURE_EL3, /* has EL3 Secure monitor support */ | ||
45 | - ARM_FEATURE_V8_SHA1, /* implements SHA1 part of v8 Crypto Extensions */ | ||
46 | - ARM_FEATURE_V8_SHA256, /* implements SHA256 part of v8 Crypto Extensions */ | ||
47 | - ARM_FEATURE_V8_PMULL, /* implements PMULL part of v8 Crypto Extensions */ | ||
48 | ARM_FEATURE_THUMB_DSP, /* DSP insns supported in the Thumb encodings */ | ||
49 | ARM_FEATURE_PMU, /* has PMU support */ | ||
50 | ARM_FEATURE_VBAR, /* has cp15 VBAR */ | ||
51 | ARM_FEATURE_M_SECURITY, /* M profile Security Extension */ | ||
52 | ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */ | ||
53 | ARM_FEATURE_SVE, /* has Scalable Vector Extension */ | ||
54 | - ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | ||
55 | - ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | ||
56 | - ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */ | ||
57 | - ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */ | ||
58 | - ARM_FEATURE_V8_ATOMICS, /* ARMv8.1-Atomics feature */ | ||
59 | - ARM_FEATURE_V8_RDM, /* implements v8.1 simd round multiply */ | ||
60 | - ARM_FEATURE_V8_DOTPROD, /* implements v8.2 simd dot product */ | ||
61 | ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */ | ||
62 | - ARM_FEATURE_V8_FCMA, /* has complex number part of v8.3 extensions. */ | ||
63 | ARM_FEATURE_M_MAIN, /* M profile Main Extension */ | ||
64 | }; | ||
65 | |||
66 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t *aa64_vfp_qreg(CPUARMState *env, unsigned regno) | ||
67 | /* Shared between translate-sve.c and sve_helper.c. */ | ||
68 | extern const uint64_t pred_esz_masks[4]; | ||
69 | |||
70 | +/* | ||
71 | + * 32-bit feature tests via id registers. | ||
72 | + */ | ||
73 | +static inline bool isar_feature_aa32_aes(const ARMISARegisters *id) | ||
74 | +{ | ||
75 | + return FIELD_EX32(id->id_isar5, ID_ISAR5, AES) != 0; | ||
76 | +} | ||
77 | + | ||
78 | +static inline bool isar_feature_aa32_pmull(const ARMISARegisters *id) | ||
79 | +{ | ||
80 | + return FIELD_EX32(id->id_isar5, ID_ISAR5, AES) > 1; | ||
81 | +} | ||
82 | + | ||
83 | +static inline bool isar_feature_aa32_sha1(const ARMISARegisters *id) | ||
84 | +{ | ||
85 | + return FIELD_EX32(id->id_isar5, ID_ISAR5, SHA1) != 0; | ||
86 | +} | ||
87 | + | ||
88 | +static inline bool isar_feature_aa32_sha2(const ARMISARegisters *id) | ||
89 | +{ | ||
90 | + return FIELD_EX32(id->id_isar5, ID_ISAR5, SHA2) != 0; | ||
91 | +} | ||
92 | + | ||
93 | +static inline bool isar_feature_aa32_crc32(const ARMISARegisters *id) | ||
94 | +{ | ||
95 | + return FIELD_EX32(id->id_isar5, ID_ISAR5, CRC32) != 0; | ||
96 | +} | ||
97 | + | ||
98 | +static inline bool isar_feature_aa32_rdm(const ARMISARegisters *id) | ||
99 | +{ | ||
100 | + return FIELD_EX32(id->id_isar5, ID_ISAR5, RDM) != 0; | ||
101 | +} | ||
102 | + | ||
103 | +static inline bool isar_feature_aa32_vcma(const ARMISARegisters *id) | ||
104 | +{ | ||
105 | + return FIELD_EX32(id->id_isar5, ID_ISAR5, VCMA) != 0; | ||
106 | +} | ||
107 | + | ||
108 | +static inline bool isar_feature_aa32_dp(const ARMISARegisters *id) | ||
109 | +{ | ||
110 | + return FIELD_EX32(id->id_isar6, ID_ISAR6, DP) != 0; | ||
111 | +} | ||
112 | + | ||
113 | +/* | ||
114 | + * 64-bit feature tests via id registers. | ||
115 | + */ | ||
116 | +static inline bool isar_feature_aa64_aes(const ARMISARegisters *id) | ||
117 | +{ | ||
118 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, AES) != 0; | ||
119 | +} | ||
120 | + | ||
121 | +static inline bool isar_feature_aa64_pmull(const ARMISARegisters *id) | ||
122 | +{ | ||
123 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, AES) > 1; | ||
124 | +} | ||
125 | + | ||
126 | +static inline bool isar_feature_aa64_sha1(const ARMISARegisters *id) | ||
127 | +{ | ||
128 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, SHA1) != 0; | ||
129 | +} | ||
130 | + | ||
131 | +static inline bool isar_feature_aa64_sha256(const ARMISARegisters *id) | ||
132 | +{ | ||
133 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, SHA2) != 0; | ||
134 | +} | ||
135 | + | ||
136 | +static inline bool isar_feature_aa64_sha512(const ARMISARegisters *id) | ||
137 | +{ | ||
138 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, SHA2) > 1; | ||
139 | +} | ||
140 | + | ||
141 | +static inline bool isar_feature_aa64_crc32(const ARMISARegisters *id) | ||
142 | +{ | ||
143 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, CRC32) != 0; | ||
144 | +} | ||
145 | + | ||
146 | +static inline bool isar_feature_aa64_atomics(const ARMISARegisters *id) | ||
147 | +{ | ||
148 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, ATOMIC) != 0; | ||
149 | +} | ||
150 | + | ||
151 | +static inline bool isar_feature_aa64_rdm(const ARMISARegisters *id) | ||
152 | +{ | ||
153 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, RDM) != 0; | ||
154 | +} | ||
155 | + | ||
156 | +static inline bool isar_feature_aa64_sha3(const ARMISARegisters *id) | ||
157 | +{ | ||
158 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, SHA3) != 0; | ||
159 | +} | ||
160 | + | ||
161 | +static inline bool isar_feature_aa64_sm3(const ARMISARegisters *id) | ||
162 | +{ | ||
163 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, SM3) != 0; | ||
164 | +} | ||
165 | + | ||
166 | +static inline bool isar_feature_aa64_sm4(const ARMISARegisters *id) | ||
167 | +{ | ||
168 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, SM4) != 0; | ||
169 | +} | ||
170 | + | ||
171 | +static inline bool isar_feature_aa64_dp(const ARMISARegisters *id) | ||
172 | +{ | ||
173 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, DP) != 0; | ||
174 | +} | ||
175 | + | ||
176 | +static inline bool isar_feature_aa64_fcma(const ARMISARegisters *id) | ||
177 | +{ | ||
178 | + return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, FCMA) != 0; | ||
179 | +} | ||
180 | + | ||
181 | +/* | ||
182 | + * Forward to the above feature tests given an ARMCPU pointer. | ||
183 | + */ | ||
184 | +#define cpu_isar_feature(name, cpu) \ | ||
185 | + ({ ARMCPU *cpu_ = (cpu); isar_feature_##name(&cpu_->isar); }) | ||
186 | + | ||
187 | #endif | ||
188 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
189 | index XXXXXXX..XXXXXXX 100644 | ||
190 | --- a/target/arm/translate.h | ||
191 | +++ b/target/arm/translate.h | ||
192 | @@ -XXX,XX +XXX,XX @@ | ||
193 | /* internal defines */ | ||
194 | typedef struct DisasContext { | ||
195 | DisasContextBase base; | ||
196 | + const ARMISARegisters *isar; | ||
197 | |||
198 | target_ulong pc; | ||
199 | target_ulong page_start; | ||
200 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i32 get_ahp_flag(void) | ||
201 | return ret; | ||
202 | } | ||
203 | |||
204 | +/* | ||
205 | + * Forward to the isar_feature_* tests given a DisasContext pointer. | ||
206 | + */ | ||
207 | +#define dc_isar_feature(name, ctx) \ | ||
208 | + ({ DisasContext *ctx_ = (ctx); isar_feature_##name(ctx_->isar); }) | ||
209 | + | ||
210 | #endif /* TARGET_ARM_TRANSLATE_H */ | ||
211 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
212 | index XXXXXXX..XXXXXXX 100644 | ||
213 | --- a/linux-user/elfload.c | ||
214 | +++ b/linux-user/elfload.c | ||
215 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
216 | /* probe for the extra features */ | ||
217 | #define GET_FEATURE(feat, hwcap) \ | ||
218 | do { if (arm_feature(&cpu->env, feat)) { hwcaps |= hwcap; } } while (0) | ||
219 | + | ||
220 | +#define GET_FEATURE_ID(feat, hwcap) \ | ||
221 | + do { if (cpu_isar_feature(feat, cpu)) { hwcaps |= hwcap; } } while (0) | ||
222 | + | ||
223 | /* EDSP is in v5TE and above, but all our v5 CPUs are v5TE */ | ||
224 | GET_FEATURE(ARM_FEATURE_V5, ARM_HWCAP_ARM_EDSP); | ||
225 | GET_FEATURE(ARM_FEATURE_VFP, ARM_HWCAP_ARM_VFP); | ||
226 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap2(void) | ||
227 | ARMCPU *cpu = ARM_CPU(thread_cpu); | ||
228 | uint32_t hwcaps = 0; | ||
229 | |||
230 | - GET_FEATURE(ARM_FEATURE_V8_AES, ARM_HWCAP2_ARM_AES); | ||
231 | - GET_FEATURE(ARM_FEATURE_V8_PMULL, ARM_HWCAP2_ARM_PMULL); | ||
232 | - GET_FEATURE(ARM_FEATURE_V8_SHA1, ARM_HWCAP2_ARM_SHA1); | ||
233 | - GET_FEATURE(ARM_FEATURE_V8_SHA256, ARM_HWCAP2_ARM_SHA2); | ||
234 | - GET_FEATURE(ARM_FEATURE_CRC, ARM_HWCAP2_ARM_CRC32); | ||
235 | + GET_FEATURE_ID(aa32_aes, ARM_HWCAP2_ARM_AES); | ||
236 | + GET_FEATURE_ID(aa32_pmull, ARM_HWCAP2_ARM_PMULL); | ||
237 | + GET_FEATURE_ID(aa32_sha1, ARM_HWCAP2_ARM_SHA1); | ||
238 | + GET_FEATURE_ID(aa32_sha2, ARM_HWCAP2_ARM_SHA2); | ||
239 | + GET_FEATURE_ID(aa32_crc32, ARM_HWCAP2_ARM_CRC32); | ||
240 | return hwcaps; | ||
241 | } | ||
242 | |||
243 | #undef GET_FEATURE | ||
244 | +#undef GET_FEATURE_ID | ||
245 | |||
246 | #else | ||
247 | /* 64 bit ARM definitions */ | ||
248 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
249 | /* probe for the extra features */ | ||
250 | #define GET_FEATURE(feat, hwcap) \ | ||
251 | do { if (arm_feature(&cpu->env, feat)) { hwcaps |= hwcap; } } while (0) | ||
252 | - GET_FEATURE(ARM_FEATURE_V8_AES, ARM_HWCAP_A64_AES); | ||
253 | - GET_FEATURE(ARM_FEATURE_V8_PMULL, ARM_HWCAP_A64_PMULL); | ||
254 | - GET_FEATURE(ARM_FEATURE_V8_SHA1, ARM_HWCAP_A64_SHA1); | ||
255 | - GET_FEATURE(ARM_FEATURE_V8_SHA256, ARM_HWCAP_A64_SHA2); | ||
256 | - GET_FEATURE(ARM_FEATURE_CRC, ARM_HWCAP_A64_CRC32); | ||
257 | - GET_FEATURE(ARM_FEATURE_V8_SHA3, ARM_HWCAP_A64_SHA3); | ||
258 | - GET_FEATURE(ARM_FEATURE_V8_SM3, ARM_HWCAP_A64_SM3); | ||
259 | - GET_FEATURE(ARM_FEATURE_V8_SM4, ARM_HWCAP_A64_SM4); | ||
260 | - GET_FEATURE(ARM_FEATURE_V8_SHA512, ARM_HWCAP_A64_SHA512); | ||
261 | +#define GET_FEATURE_ID(feat, hwcap) \ | ||
262 | + do { if (cpu_isar_feature(feat, cpu)) { hwcaps |= hwcap; } } while (0) | ||
263 | + | ||
264 | + GET_FEATURE_ID(aa64_aes, ARM_HWCAP_A64_AES); | ||
265 | + GET_FEATURE_ID(aa64_pmull, ARM_HWCAP_A64_PMULL); | ||
266 | + GET_FEATURE_ID(aa64_sha1, ARM_HWCAP_A64_SHA1); | ||
267 | + GET_FEATURE_ID(aa64_sha256, ARM_HWCAP_A64_SHA2); | ||
268 | + GET_FEATURE_ID(aa64_sha512, ARM_HWCAP_A64_SHA512); | ||
269 | + GET_FEATURE_ID(aa64_crc32, ARM_HWCAP_A64_CRC32); | ||
270 | + GET_FEATURE_ID(aa64_sha3, ARM_HWCAP_A64_SHA3); | ||
271 | + GET_FEATURE_ID(aa64_sm3, ARM_HWCAP_A64_SM3); | ||
272 | + GET_FEATURE_ID(aa64_sm4, ARM_HWCAP_A64_SM4); | ||
273 | GET_FEATURE(ARM_FEATURE_V8_FP16, | ||
274 | ARM_HWCAP_A64_FPHP | ARM_HWCAP_A64_ASIMDHP); | ||
275 | - GET_FEATURE(ARM_FEATURE_V8_ATOMICS, ARM_HWCAP_A64_ATOMICS); | ||
276 | - GET_FEATURE(ARM_FEATURE_V8_RDM, ARM_HWCAP_A64_ASIMDRDM); | ||
277 | - GET_FEATURE(ARM_FEATURE_V8_DOTPROD, ARM_HWCAP_A64_ASIMDDP); | ||
278 | - GET_FEATURE(ARM_FEATURE_V8_FCMA, ARM_HWCAP_A64_FCMA); | ||
279 | + GET_FEATURE_ID(aa64_atomics, ARM_HWCAP_A64_ATOMICS); | ||
280 | + GET_FEATURE_ID(aa64_rdm, ARM_HWCAP_A64_ASIMDRDM); | ||
281 | + GET_FEATURE_ID(aa64_dp, ARM_HWCAP_A64_ASIMDDP); | ||
282 | + GET_FEATURE_ID(aa64_fcma, ARM_HWCAP_A64_FCMA); | ||
283 | GET_FEATURE(ARM_FEATURE_SVE, ARM_HWCAP_A64_SVE); | ||
284 | + | ||
285 | #undef GET_FEATURE | ||
286 | +#undef GET_FEATURE_ID | ||
287 | |||
288 | return hwcaps; | ||
289 | } | ||
290 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
291 | index XXXXXXX..XXXXXXX 100644 | ||
292 | --- a/target/arm/cpu.c | ||
293 | +++ b/target/arm/cpu.c | ||
294 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
295 | cortex_a15_initfn(obj); | ||
296 | #ifdef CONFIG_USER_ONLY | ||
297 | /* We don't set these in system emulation mode for the moment, | ||
298 | - * since we don't correctly set the ID registers to advertise them, | ||
299 | + * since we don't correctly set (all of) the ID registers to | ||
300 | + * advertise them. | ||
301 | */ | ||
302 | set_feature(&cpu->env, ARM_FEATURE_V8); | ||
303 | - set_feature(&cpu->env, ARM_FEATURE_V8_AES); | ||
304 | - set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); | ||
305 | - set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | ||
306 | - set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | ||
307 | - set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
308 | - set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | ||
309 | - set_feature(&cpu->env, ARM_FEATURE_V8_DOTPROD); | ||
310 | - set_feature(&cpu->env, ARM_FEATURE_V8_FCMA); | ||
311 | + { | ||
312 | + uint32_t t; | ||
313 | + | ||
314 | + t = cpu->isar.id_isar5; | ||
315 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
316 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
317 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
318 | + t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
319 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
320 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
321 | + cpu->isar.id_isar5 = t; | ||
322 | + | ||
323 | + t = cpu->isar.id_isar6; | ||
324 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
325 | + cpu->isar.id_isar6 = t; | ||
326 | + } | ||
327 | #endif | ||
328 | } | ||
329 | } | ||
330 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
331 | index XXXXXXX..XXXXXXX 100644 | ||
332 | --- a/target/arm/cpu64.c | ||
333 | +++ b/target/arm/cpu64.c | ||
334 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | ||
335 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
336 | set_feature(&cpu->env, ARM_FEATURE_AARCH64); | ||
337 | set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
338 | - set_feature(&cpu->env, ARM_FEATURE_V8_AES); | ||
339 | - set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); | ||
340 | - set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | ||
341 | - set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | ||
342 | - set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
343 | set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
344 | set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
345 | set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
346 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | ||
347 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
348 | set_feature(&cpu->env, ARM_FEATURE_AARCH64); | ||
349 | set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
350 | - set_feature(&cpu->env, ARM_FEATURE_V8_AES); | ||
351 | - set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); | ||
352 | - set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | ||
353 | - set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | ||
354 | - set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
355 | set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
356 | set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
357 | set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
358 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) | ||
359 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
360 | set_feature(&cpu->env, ARM_FEATURE_AARCH64); | ||
361 | set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
362 | - set_feature(&cpu->env, ARM_FEATURE_V8_AES); | ||
363 | - set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); | ||
364 | - set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | ||
365 | - set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | ||
366 | - set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
367 | set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
368 | set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
369 | set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
370 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
371 | if (kvm_enabled()) { | ||
372 | kvm_arm_set_cpu_features_from_host(cpu); | ||
373 | } else { | ||
374 | + uint64_t t; | ||
375 | + uint32_t u; | ||
376 | aarch64_a57_initfn(obj); | ||
377 | + | ||
378 | + t = cpu->isar.id_aa64isar0; | ||
379 | + t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* AES + PMULL */ | ||
380 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); | ||
381 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* SHA512 */ | ||
382 | + t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); | ||
383 | + t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); | ||
384 | + t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); | ||
385 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); | ||
386 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); | ||
387 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); | ||
388 | + t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | ||
389 | + cpu->isar.id_aa64isar0 = t; | ||
390 | + | ||
391 | + t = cpu->isar.id_aa64isar1; | ||
392 | + t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); | ||
393 | + cpu->isar.id_aa64isar1 = t; | ||
394 | + | ||
395 | + /* Replicate the same data to the 32-bit id registers. */ | ||
396 | + u = cpu->isar.id_isar5; | ||
397 | + u = FIELD_DP32(u, ID_ISAR5, AES, 2); /* AES + PMULL */ | ||
398 | + u = FIELD_DP32(u, ID_ISAR5, SHA1, 1); | ||
399 | + u = FIELD_DP32(u, ID_ISAR5, SHA2, 1); | ||
400 | + u = FIELD_DP32(u, ID_ISAR5, CRC32, 1); | ||
401 | + u = FIELD_DP32(u, ID_ISAR5, RDM, 1); | ||
402 | + u = FIELD_DP32(u, ID_ISAR5, VCMA, 1); | ||
403 | + cpu->isar.id_isar5 = u; | ||
404 | + | ||
405 | + u = cpu->isar.id_isar6; | ||
406 | + u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
407 | + cpu->isar.id_isar6 = u; | ||
408 | + | ||
409 | #ifdef CONFIG_USER_ONLY | ||
410 | /* We don't set these in system emulation mode for the moment, | ||
411 | * since we don't correctly set the ID registers to advertise them, | ||
412 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
413 | * whereas the architecture requires them to be present in both if | ||
414 | * present in either. | ||
415 | */ | ||
416 | - set_feature(&cpu->env, ARM_FEATURE_V8_SHA512); | ||
417 | - set_feature(&cpu->env, ARM_FEATURE_V8_SHA3); | ||
418 | - set_feature(&cpu->env, ARM_FEATURE_V8_SM3); | ||
419 | - set_feature(&cpu->env, ARM_FEATURE_V8_SM4); | ||
420 | - set_feature(&cpu->env, ARM_FEATURE_V8_ATOMICS); | ||
421 | - set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | ||
422 | - set_feature(&cpu->env, ARM_FEATURE_V8_DOTPROD); | ||
423 | set_feature(&cpu->env, ARM_FEATURE_V8_FP16); | ||
424 | - set_feature(&cpu->env, ARM_FEATURE_V8_FCMA); | ||
425 | set_feature(&cpu->env, ARM_FEATURE_SVE); | ||
426 | /* For usermode -cpu max we can use a larger and more efficient DCZ | ||
427 | * blocksize since we don't have to follow what the hardware does. | ||
428 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
429 | index XXXXXXX..XXXXXXX 100644 | ||
430 | --- a/target/arm/translate-a64.c | ||
431 | +++ b/target/arm/translate-a64.c | ||
432 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
433 | } | ||
434 | if (rt2 == 31 | ||
435 | && ((rt | rs) & 1) == 0 | ||
436 | - && arm_dc_feature(s, ARM_FEATURE_V8_ATOMICS)) { | ||
437 | + && dc_isar_feature(aa64_atomics, s)) { | ||
438 | /* CASP / CASPL */ | ||
439 | gen_compare_and_swap_pair(s, rs, rt, rn, size | 2); | ||
440 | return; | ||
441 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
442 | } | ||
443 | if (rt2 == 31 | ||
444 | && ((rt | rs) & 1) == 0 | ||
445 | - && arm_dc_feature(s, ARM_FEATURE_V8_ATOMICS)) { | ||
446 | + && dc_isar_feature(aa64_atomics, s)) { | ||
447 | /* CASPA / CASPAL */ | ||
448 | gen_compare_and_swap_pair(s, rs, rt, rn, size | 2); | ||
449 | return; | ||
450 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
451 | case 0xb: /* CASL */ | ||
452 | case 0xe: /* CASA */ | ||
453 | case 0xf: /* CASAL */ | ||
454 | - if (rt2 == 31 && arm_dc_feature(s, ARM_FEATURE_V8_ATOMICS)) { | ||
455 | + if (rt2 == 31 && dc_isar_feature(aa64_atomics, s)) { | ||
456 | gen_compare_and_swap(s, rs, rt, rn, size); | ||
457 | return; | ||
458 | } | ||
459 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | ||
460 | int rs = extract32(insn, 16, 5); | ||
461 | int rn = extract32(insn, 5, 5); | ||
462 | int o3_opc = extract32(insn, 12, 4); | ||
463 | - int feature = ARM_FEATURE_V8_ATOMICS; | ||
464 | TCGv_i64 tcg_rn, tcg_rs; | ||
465 | AtomicThreeOpFn *fn; | ||
466 | |||
467 | - if (is_vector) { | ||
468 | + if (is_vector || !dc_isar_feature(aa64_atomics, s)) { | ||
469 | unallocated_encoding(s); | ||
470 | return; | ||
471 | } | ||
472 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | ||
473 | unallocated_encoding(s); | ||
474 | return; | ||
475 | } | ||
476 | - if (!arm_dc_feature(s, feature)) { | ||
477 | - unallocated_encoding(s); | ||
478 | - return; | ||
479 | - } | ||
480 | |||
481 | if (rn == 31) { | ||
482 | gen_check_sp_alignment(s); | ||
483 | @@ -XXX,XX +XXX,XX @@ static void handle_crc32(DisasContext *s, | ||
484 | TCGv_i64 tcg_acc, tcg_val; | ||
485 | TCGv_i32 tcg_bytes; | ||
486 | |||
487 | - if (!arm_dc_feature(s, ARM_FEATURE_CRC) | ||
488 | + if (!dc_isar_feature(aa64_crc32, s) | ||
489 | || (sf == 1 && sz != 3) | ||
490 | || (sf == 0 && sz == 3)) { | ||
491 | unallocated_encoding(s); | ||
492 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_three_reg_same_extra(DisasContext *s, | ||
493 | bool u = extract32(insn, 29, 1); | ||
494 | TCGv_i32 ele1, ele2, ele3; | ||
495 | TCGv_i64 res; | ||
496 | - int feature; | ||
497 | + bool feature; | ||
498 | |||
499 | switch (u * 16 + opcode) { | ||
500 | case 0x10: /* SQRDMLAH (vector) */ | ||
501 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_three_reg_same_extra(DisasContext *s, | ||
502 | unallocated_encoding(s); | ||
503 | return; | ||
504 | } | ||
505 | - feature = ARM_FEATURE_V8_RDM; | ||
506 | + feature = dc_isar_feature(aa64_rdm, s); | ||
507 | break; | ||
508 | default: | ||
509 | unallocated_encoding(s); | ||
510 | return; | ||
511 | } | ||
512 | - if (!arm_dc_feature(s, feature)) { | ||
513 | + if (!feature) { | ||
514 | unallocated_encoding(s); | ||
515 | return; | ||
516 | } | ||
517 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_diff(DisasContext *s, uint32_t insn) | ||
518 | return; | ||
519 | } | ||
520 | if (size == 3) { | ||
521 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_PMULL)) { | ||
522 | + if (!dc_isar_feature(aa64_pmull, s)) { | ||
523 | unallocated_encoding(s); | ||
524 | return; | ||
525 | } | ||
526 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
527 | int size = extract32(insn, 22, 2); | ||
528 | bool u = extract32(insn, 29, 1); | ||
529 | bool is_q = extract32(insn, 30, 1); | ||
530 | - int feature, rot; | ||
531 | + bool feature; | ||
532 | + int rot; | ||
533 | |||
534 | switch (u * 16 + opcode) { | ||
535 | case 0x10: /* SQRDMLAH (vector) */ | ||
536 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
537 | unallocated_encoding(s); | ||
538 | return; | ||
539 | } | ||
540 | - feature = ARM_FEATURE_V8_RDM; | ||
541 | + feature = dc_isar_feature(aa64_rdm, s); | ||
542 | break; | ||
543 | case 0x02: /* SDOT (vector) */ | ||
544 | case 0x12: /* UDOT (vector) */ | ||
545 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
546 | unallocated_encoding(s); | ||
547 | return; | ||
548 | } | ||
549 | - feature = ARM_FEATURE_V8_DOTPROD; | ||
550 | + feature = dc_isar_feature(aa64_dp, s); | ||
551 | break; | ||
552 | case 0x18: /* FCMLA, #0 */ | ||
553 | case 0x19: /* FCMLA, #90 */ | ||
554 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
555 | unallocated_encoding(s); | ||
556 | return; | ||
557 | } | ||
558 | - feature = ARM_FEATURE_V8_FCMA; | ||
559 | + feature = dc_isar_feature(aa64_fcma, s); | ||
560 | break; | ||
561 | default: | ||
562 | unallocated_encoding(s); | ||
563 | return; | ||
564 | } | ||
565 | - if (!arm_dc_feature(s, feature)) { | ||
566 | + if (!feature) { | ||
567 | unallocated_encoding(s); | ||
568 | return; | ||
569 | } | ||
570 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
571 | break; | ||
572 | case 0x1d: /* SQRDMLAH */ | ||
573 | case 0x1f: /* SQRDMLSH */ | ||
574 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_RDM)) { | ||
575 | + if (!dc_isar_feature(aa64_rdm, s)) { | ||
576 | unallocated_encoding(s); | ||
577 | return; | ||
578 | } | ||
579 | break; | ||
580 | case 0x0e: /* SDOT */ | ||
581 | case 0x1e: /* UDOT */ | ||
582 | - if (size != MO_32 || !arm_dc_feature(s, ARM_FEATURE_V8_DOTPROD)) { | ||
583 | + if (size != MO_32 || !dc_isar_feature(aa64_dp, s)) { | ||
584 | unallocated_encoding(s); | ||
585 | return; | ||
586 | } | ||
587 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
588 | case 0x13: /* FCMLA #90 */ | ||
589 | case 0x15: /* FCMLA #180 */ | ||
590 | case 0x17: /* FCMLA #270 */ | ||
591 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA)) { | ||
592 | + if (!dc_isar_feature(aa64_fcma, s)) { | ||
593 | unallocated_encoding(s); | ||
594 | return; | ||
595 | } | ||
596 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_aes(DisasContext *s, uint32_t insn) | ||
597 | TCGv_i32 tcg_decrypt; | ||
598 | CryptoThreeOpIntFn *genfn; | ||
599 | |||
600 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_AES) | ||
601 | - || size != 0) { | ||
602 | + if (!dc_isar_feature(aa64_aes, s) || size != 0) { | ||
603 | unallocated_encoding(s); | ||
604 | return; | ||
605 | } | ||
606 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha(DisasContext *s, uint32_t insn) | ||
607 | int rd = extract32(insn, 0, 5); | ||
608 | CryptoThreeOpFn *genfn; | ||
609 | TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; | ||
610 | - int feature = ARM_FEATURE_V8_SHA256; | ||
611 | + bool feature; | ||
612 | |||
613 | if (size != 0) { | ||
614 | unallocated_encoding(s); | ||
615 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha(DisasContext *s, uint32_t insn) | ||
616 | case 2: /* SHA1M */ | ||
617 | case 3: /* SHA1SU0 */ | ||
618 | genfn = NULL; | ||
619 | - feature = ARM_FEATURE_V8_SHA1; | ||
620 | + feature = dc_isar_feature(aa64_sha1, s); | ||
621 | break; | ||
622 | case 4: /* SHA256H */ | ||
623 | genfn = gen_helper_crypto_sha256h; | ||
624 | + feature = dc_isar_feature(aa64_sha256, s); | ||
625 | break; | ||
626 | case 5: /* SHA256H2 */ | ||
627 | genfn = gen_helper_crypto_sha256h2; | ||
628 | + feature = dc_isar_feature(aa64_sha256, s); | ||
629 | break; | ||
630 | case 6: /* SHA256SU1 */ | ||
631 | genfn = gen_helper_crypto_sha256su1; | ||
632 | + feature = dc_isar_feature(aa64_sha256, s); | ||
633 | break; | ||
634 | default: | ||
635 | unallocated_encoding(s); | ||
636 | return; | ||
637 | } | ||
638 | |||
639 | - if (!arm_dc_feature(s, feature)) { | ||
640 | + if (!feature) { | ||
641 | unallocated_encoding(s); | ||
642 | return; | ||
643 | } | ||
644 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha(DisasContext *s, uint32_t insn) | ||
645 | int rn = extract32(insn, 5, 5); | ||
646 | int rd = extract32(insn, 0, 5); | ||
647 | CryptoTwoOpFn *genfn; | ||
648 | - int feature; | ||
649 | + bool feature; | ||
650 | TCGv_ptr tcg_rd_ptr, tcg_rn_ptr; | ||
651 | |||
652 | if (size != 0) { | ||
653 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha(DisasContext *s, uint32_t insn) | ||
654 | |||
655 | switch (opcode) { | ||
656 | case 0: /* SHA1H */ | ||
657 | - feature = ARM_FEATURE_V8_SHA1; | ||
658 | + feature = dc_isar_feature(aa64_sha1, s); | ||
659 | genfn = gen_helper_crypto_sha1h; | ||
660 | break; | ||
661 | case 1: /* SHA1SU1 */ | ||
662 | - feature = ARM_FEATURE_V8_SHA1; | ||
663 | + feature = dc_isar_feature(aa64_sha1, s); | ||
664 | genfn = gen_helper_crypto_sha1su1; | ||
665 | break; | ||
666 | case 2: /* SHA256SU0 */ | ||
667 | - feature = ARM_FEATURE_V8_SHA256; | ||
668 | + feature = dc_isar_feature(aa64_sha256, s); | ||
669 | genfn = gen_helper_crypto_sha256su0; | ||
670 | break; | ||
671 | default: | ||
672 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha(DisasContext *s, uint32_t insn) | ||
673 | return; | ||
674 | } | ||
675 | |||
676 | - if (!arm_dc_feature(s, feature)) { | ||
677 | + if (!feature) { | ||
678 | unallocated_encoding(s); | ||
679 | return; | ||
680 | } | ||
681 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
682 | int rm = extract32(insn, 16, 5); | ||
683 | int rn = extract32(insn, 5, 5); | ||
684 | int rd = extract32(insn, 0, 5); | ||
685 | - int feature; | ||
686 | + bool feature; | ||
687 | CryptoThreeOpFn *genfn; | ||
688 | |||
689 | if (o == 0) { | ||
690 | switch (opcode) { | ||
691 | case 0: /* SHA512H */ | ||
692 | - feature = ARM_FEATURE_V8_SHA512; | ||
693 | + feature = dc_isar_feature(aa64_sha512, s); | ||
694 | genfn = gen_helper_crypto_sha512h; | ||
695 | break; | ||
696 | case 1: /* SHA512H2 */ | ||
697 | - feature = ARM_FEATURE_V8_SHA512; | ||
698 | + feature = dc_isar_feature(aa64_sha512, s); | ||
699 | genfn = gen_helper_crypto_sha512h2; | ||
700 | break; | ||
701 | case 2: /* SHA512SU1 */ | ||
702 | - feature = ARM_FEATURE_V8_SHA512; | ||
703 | + feature = dc_isar_feature(aa64_sha512, s); | ||
704 | genfn = gen_helper_crypto_sha512su1; | ||
705 | break; | ||
706 | case 3: /* RAX1 */ | ||
707 | - feature = ARM_FEATURE_V8_SHA3; | ||
708 | + feature = dc_isar_feature(aa64_sha3, s); | ||
709 | genfn = NULL; | ||
710 | break; | ||
711 | } | ||
712 | } else { | ||
713 | switch (opcode) { | ||
714 | case 0: /* SM3PARTW1 */ | ||
715 | - feature = ARM_FEATURE_V8_SM3; | ||
716 | + feature = dc_isar_feature(aa64_sm3, s); | ||
717 | genfn = gen_helper_crypto_sm3partw1; | ||
718 | break; | ||
719 | case 1: /* SM3PARTW2 */ | ||
720 | - feature = ARM_FEATURE_V8_SM3; | ||
721 | + feature = dc_isar_feature(aa64_sm3, s); | ||
722 | genfn = gen_helper_crypto_sm3partw2; | ||
723 | break; | ||
724 | case 2: /* SM4EKEY */ | ||
725 | - feature = ARM_FEATURE_V8_SM4; | ||
726 | + feature = dc_isar_feature(aa64_sm4, s); | ||
727 | genfn = gen_helper_crypto_sm4ekey; | ||
728 | break; | ||
729 | default: | ||
730 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
731 | } | ||
732 | } | ||
733 | |||
734 | - if (!arm_dc_feature(s, feature)) { | ||
735 | + if (!feature) { | ||
736 | unallocated_encoding(s); | ||
737 | return; | ||
738 | } | ||
739 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | ||
740 | int rn = extract32(insn, 5, 5); | ||
741 | int rd = extract32(insn, 0, 5); | ||
742 | TCGv_ptr tcg_rd_ptr, tcg_rn_ptr; | ||
743 | - int feature; | ||
744 | + bool feature; | ||
745 | CryptoTwoOpFn *genfn; | ||
746 | |||
747 | switch (opcode) { | ||
748 | case 0: /* SHA512SU0 */ | ||
749 | - feature = ARM_FEATURE_V8_SHA512; | ||
750 | + feature = dc_isar_feature(aa64_sha512, s); | ||
751 | genfn = gen_helper_crypto_sha512su0; | ||
752 | break; | ||
753 | case 1: /* SM4E */ | ||
754 | - feature = ARM_FEATURE_V8_SM4; | ||
755 | + feature = dc_isar_feature(aa64_sm4, s); | ||
756 | genfn = gen_helper_crypto_sm4e; | ||
757 | break; | ||
758 | default: | ||
759 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | ||
760 | return; | ||
761 | } | ||
762 | |||
763 | - if (!arm_dc_feature(s, feature)) { | ||
764 | + if (!feature) { | ||
765 | unallocated_encoding(s); | ||
766 | return; | ||
767 | } | ||
768 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
769 | int ra = extract32(insn, 10, 5); | ||
770 | int rn = extract32(insn, 5, 5); | ||
771 | int rd = extract32(insn, 0, 5); | ||
772 | - int feature; | ||
773 | + bool feature; | ||
774 | |||
775 | switch (op0) { | ||
776 | case 0: /* EOR3 */ | ||
777 | case 1: /* BCAX */ | ||
778 | - feature = ARM_FEATURE_V8_SHA3; | ||
779 | + feature = dc_isar_feature(aa64_sha3, s); | ||
780 | break; | ||
781 | case 2: /* SM3SS1 */ | ||
782 | - feature = ARM_FEATURE_V8_SM3; | ||
783 | + feature = dc_isar_feature(aa64_sm3, s); | ||
784 | break; | ||
785 | default: | ||
786 | unallocated_encoding(s); | ||
787 | return; | ||
788 | } | ||
789 | |||
790 | - if (!arm_dc_feature(s, feature)) { | ||
791 | + if (!feature) { | ||
792 | unallocated_encoding(s); | ||
793 | return; | ||
794 | } | ||
795 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_xar(DisasContext *s, uint32_t insn) | ||
796 | TCGv_i64 tcg_op1, tcg_op2, tcg_res[2]; | ||
797 | int pass; | ||
798 | |||
799 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_SHA3)) { | ||
800 | + if (!dc_isar_feature(aa64_sha3, s)) { | ||
801 | unallocated_encoding(s); | ||
802 | return; | ||
803 | } | ||
804 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_imm2(DisasContext *s, uint32_t insn) | ||
805 | TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; | ||
806 | TCGv_i32 tcg_imm2, tcg_opcode; | ||
807 | |||
808 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_SM3)) { | ||
809 | + if (!dc_isar_feature(aa64_sm3, s)) { | ||
810 | unallocated_encoding(s); | ||
811 | return; | ||
812 | } | ||
813 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
814 | ARMCPU *arm_cpu = arm_env_get_cpu(env); | ||
815 | int bound; | ||
816 | |||
817 | + dc->isar = &arm_cpu->isar; | ||
818 | dc->pc = dc->base.pc_first; | ||
819 | dc->condjmp = 0; | ||
820 | |||
821 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
822 | index XXXXXXX..XXXXXXX 100644 | ||
823 | --- a/target/arm/translate.c | ||
824 | +++ b/target/arm/translate.c | ||
825 | @@ -XXX,XX +XXX,XX @@ static const uint8_t neon_2rm_sizes[] = { | ||
826 | static int do_v81_helper(DisasContext *s, gen_helper_gvec_3_ptr *fn, | ||
827 | int q, int rd, int rn, int rm) | ||
828 | { | ||
829 | - if (arm_dc_feature(s, ARM_FEATURE_V8_RDM)) { | ||
830 | + if (dc_isar_feature(aa32_rdm, s)) { | ||
831 | int opr_sz = (1 + q) * 8; | ||
832 | tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
833 | vfp_reg_offset(1, rn), | ||
834 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
835 | return 1; | ||
836 | } | ||
837 | if (!u) { /* SHA-1 */ | ||
838 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_SHA1)) { | ||
839 | + if (!dc_isar_feature(aa32_sha1, s)) { | ||
840 | return 1; | ||
841 | } | ||
842 | ptr1 = vfp_reg_ptr(true, rd); | ||
843 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
844 | gen_helper_crypto_sha1_3reg(ptr1, ptr2, ptr3, tmp4); | ||
845 | tcg_temp_free_i32(tmp4); | ||
846 | } else { /* SHA-256 */ | ||
847 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_SHA256) || size == 3) { | ||
848 | + if (!dc_isar_feature(aa32_sha2, s) || size == 3) { | ||
849 | return 1; | ||
850 | } | ||
851 | ptr1 = vfp_reg_ptr(true, rd); | ||
852 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
853 | if (op == 14 && size == 2) { | ||
854 | TCGv_i64 tcg_rn, tcg_rm, tcg_rd; | ||
855 | |||
856 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_PMULL)) { | ||
857 | + if (!dc_isar_feature(aa32_pmull, s)) { | ||
858 | return 1; | ||
859 | } | ||
860 | tcg_rn = tcg_temp_new_i64(); | ||
861 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
862 | { | ||
863 | NeonGenThreeOpEnvFn *fn; | ||
864 | |||
865 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_RDM)) { | ||
866 | + if (!dc_isar_feature(aa32_rdm, s)) { | ||
867 | return 1; | ||
868 | } | ||
869 | if (u && ((rd | rn) & 1)) { | ||
870 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
871 | break; | ||
872 | } | ||
873 | case NEON_2RM_AESE: case NEON_2RM_AESMC: | ||
874 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_AES) | ||
875 | - || ((rm | rd) & 1)) { | ||
876 | + if (!dc_isar_feature(aa32_aes, s) || ((rm | rd) & 1)) { | ||
877 | return 1; | ||
878 | } | ||
879 | ptr1 = vfp_reg_ptr(true, rd); | ||
880 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
881 | tcg_temp_free_i32(tmp3); | ||
882 | break; | ||
883 | case NEON_2RM_SHA1H: | ||
884 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_SHA1) | ||
885 | - || ((rm | rd) & 1)) { | ||
886 | + if (!dc_isar_feature(aa32_sha1, s) || ((rm | rd) & 1)) { | ||
887 | return 1; | ||
888 | } | ||
889 | ptr1 = vfp_reg_ptr(true, rd); | ||
890 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
891 | } | ||
892 | /* bit 6 (q): set -> SHA256SU0, cleared -> SHA1SU1 */ | ||
893 | if (q) { | ||
894 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_SHA256)) { | ||
895 | + if (!dc_isar_feature(aa32_sha2, s)) { | ||
896 | return 1; | ||
897 | } | ||
898 | - } else if (!arm_dc_feature(s, ARM_FEATURE_V8_SHA1)) { | ||
899 | + } else if (!dc_isar_feature(aa32_sha1, s)) { | ||
900 | return 1; | ||
901 | } | ||
902 | ptr1 = vfp_reg_ptr(true, rd); | ||
903 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
904 | /* VCMLA -- 1111 110R R.1S .... .... 1000 ...0 .... */ | ||
905 | int size = extract32(insn, 20, 1); | ||
906 | data = extract32(insn, 23, 2); /* rot */ | ||
907 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | ||
908 | + if (!dc_isar_feature(aa32_vcma, s) | ||
909 | || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | ||
910 | return 1; | ||
911 | } | ||
912 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
913 | /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | ||
914 | int size = extract32(insn, 20, 1); | ||
915 | data = extract32(insn, 24, 1); /* rot */ | ||
916 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | ||
917 | + if (!dc_isar_feature(aa32_vcma, s) | ||
918 | || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | ||
919 | return 1; | ||
920 | } | ||
921 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
922 | } else if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
923 | /* V[US]DOT -- 1111 1100 0.10 .... .... 1101 .Q.U .... */ | ||
924 | bool u = extract32(insn, 4, 1); | ||
925 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_DOTPROD)) { | ||
926 | + if (!dc_isar_feature(aa32_dp, s)) { | ||
927 | return 1; | ||
928 | } | ||
929 | fn_gvec = u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; | ||
930 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
931 | int size = extract32(insn, 23, 1); | ||
932 | int index; | ||
933 | |||
934 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA)) { | ||
935 | + if (!dc_isar_feature(aa32_vcma, s)) { | ||
936 | return 1; | ||
937 | } | ||
938 | if (size == 0) { | ||
939 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
940 | } else if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
941 | /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | ||
942 | int u = extract32(insn, 4, 1); | ||
943 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_DOTPROD)) { | ||
944 | + if (!dc_isar_feature(aa32_dp, s)) { | ||
945 | return 1; | ||
946 | } | ||
947 | fn_gvec = u ? gen_helper_gvec_udot_idx_b : gen_helper_gvec_sdot_idx_b; | ||
948 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
949 | * op1 == 3 is UNPREDICTABLE but handle as UNDEFINED. | ||
950 | * Bits 8, 10 and 11 should be zero. | ||
951 | */ | ||
952 | - if (!arm_dc_feature(s, ARM_FEATURE_CRC) || op1 == 0x3 || | ||
953 | - (c & 0xd) != 0) { | ||
954 | + if (!dc_isar_feature(aa32_crc32, s) || op1 == 0x3 || (c & 0xd) != 0) { | ||
955 | goto illegal_op; | ||
956 | } | ||
957 | |||
958 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
959 | case 0x28: | ||
960 | case 0x29: | ||
961 | case 0x2a: | ||
962 | - if (!arm_dc_feature(s, ARM_FEATURE_CRC)) { | ||
963 | + if (!dc_isar_feature(aa32_crc32, s)) { | ||
964 | goto illegal_op; | ||
965 | } | ||
966 | break; | ||
967 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
968 | CPUARMState *env = cs->env_ptr; | ||
969 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
970 | |||
971 | + dc->isar = &cpu->isar; | ||
972 | dc->pc = dc->base.pc_first; | ||
973 | dc->condjmp = 0; | ||
974 | |||
975 | -- | ||
976 | 2.19.1 | ||
977 | |||
978 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Both arm and thumb2 division are controlled by the same ISAR field, | ||
4 | which takes care of the arm implies thumb case. Having M imply | ||
5 | thumb2 division was wrong for cortex-m0, which is v6m and does not | ||
6 | have thumb2 at all, much less thumb2 division. | ||
7 | |||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20181016223115.24100-5-richard.henderson@linaro.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/cpu.h | 12 ++++++++++-- | ||
15 | linux-user/elfload.c | 4 ++-- | ||
16 | target/arm/cpu.c | 10 +--------- | ||
17 | target/arm/translate.c | 4 ++-- | ||
18 | 4 files changed, 15 insertions(+), 15 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/cpu.h | ||
23 | +++ b/target/arm/cpu.h | ||
24 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | ||
25 | ARM_FEATURE_VFP3, | ||
26 | ARM_FEATURE_VFP_FP16, | ||
27 | ARM_FEATURE_NEON, | ||
28 | - ARM_FEATURE_THUMB_DIV, /* divide supported in Thumb encoding */ | ||
29 | ARM_FEATURE_M, /* Microcontroller profile. */ | ||
30 | ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling. */ | ||
31 | ARM_FEATURE_THUMB2EE, | ||
32 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | ||
33 | ARM_FEATURE_V5, | ||
34 | ARM_FEATURE_STRONGARM, | ||
35 | ARM_FEATURE_VAPA, /* cp15 VA to PA lookups */ | ||
36 | - ARM_FEATURE_ARM_DIV, /* divide supported in ARM encoding */ | ||
37 | ARM_FEATURE_VFP4, /* VFPv4 (implies that NEON is v2) */ | ||
38 | ARM_FEATURE_GENERIC_TIMER, | ||
39 | ARM_FEATURE_MVFR, /* Media and VFP Feature Registers 0 and 1 */ | ||
40 | @@ -XXX,XX +XXX,XX @@ extern const uint64_t pred_esz_masks[4]; | ||
41 | /* | ||
42 | * 32-bit feature tests via id registers. | ||
43 | */ | ||
44 | +static inline bool isar_feature_thumb_div(const ARMISARegisters *id) | ||
45 | +{ | ||
46 | + return FIELD_EX32(id->id_isar0, ID_ISAR0, DIVIDE) != 0; | ||
47 | +} | ||
48 | + | ||
49 | +static inline bool isar_feature_arm_div(const ARMISARegisters *id) | ||
50 | +{ | ||
51 | + return FIELD_EX32(id->id_isar0, ID_ISAR0, DIVIDE) > 1; | ||
52 | +} | ||
53 | + | ||
54 | static inline bool isar_feature_aa32_aes(const ARMISARegisters *id) | ||
55 | { | ||
56 | return FIELD_EX32(id->id_isar5, ID_ISAR5, AES) != 0; | ||
57 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/linux-user/elfload.c | ||
60 | +++ b/linux-user/elfload.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
62 | GET_FEATURE(ARM_FEATURE_VFP3, ARM_HWCAP_ARM_VFPv3); | ||
63 | GET_FEATURE(ARM_FEATURE_V6K, ARM_HWCAP_ARM_TLS); | ||
64 | GET_FEATURE(ARM_FEATURE_VFP4, ARM_HWCAP_ARM_VFPv4); | ||
65 | - GET_FEATURE(ARM_FEATURE_ARM_DIV, ARM_HWCAP_ARM_IDIVA); | ||
66 | - GET_FEATURE(ARM_FEATURE_THUMB_DIV, ARM_HWCAP_ARM_IDIVT); | ||
67 | + GET_FEATURE_ID(arm_div, ARM_HWCAP_ARM_IDIVA); | ||
68 | + GET_FEATURE_ID(thumb_div, ARM_HWCAP_ARM_IDIVT); | ||
69 | /* All QEMU's VFPv3 CPUs have 32 registers, see VFP_DREG in translate.c. | ||
70 | * Note that the ARM_HWCAP_ARM_VFPv3D16 bit is always the inverse of | ||
71 | * ARM_HWCAP_ARM_VFPD32 (and so always clear for QEMU); it is unrelated | ||
72 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/target/arm/cpu.c | ||
75 | +++ b/target/arm/cpu.c | ||
76 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
77 | * Presence of EL2 itself is ARM_FEATURE_EL2, and of the | ||
78 | * Security Extensions is ARM_FEATURE_EL3. | ||
79 | */ | ||
80 | - set_feature(env, ARM_FEATURE_ARM_DIV); | ||
81 | + assert(cpu_isar_feature(arm_div, cpu)); | ||
82 | set_feature(env, ARM_FEATURE_LPAE); | ||
83 | set_feature(env, ARM_FEATURE_V7); | ||
84 | } | ||
85 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
86 | if (arm_feature(env, ARM_FEATURE_V5)) { | ||
87 | set_feature(env, ARM_FEATURE_V4T); | ||
88 | } | ||
89 | - if (arm_feature(env, ARM_FEATURE_M)) { | ||
90 | - set_feature(env, ARM_FEATURE_THUMB_DIV); | ||
91 | - } | ||
92 | - if (arm_feature(env, ARM_FEATURE_ARM_DIV)) { | ||
93 | - set_feature(env, ARM_FEATURE_THUMB_DIV); | ||
94 | - } | ||
95 | if (arm_feature(env, ARM_FEATURE_VFP4)) { | ||
96 | set_feature(env, ARM_FEATURE_VFP3); | ||
97 | set_feature(env, ARM_FEATURE_VFP_FP16); | ||
98 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) | ||
99 | ARMCPU *cpu = ARM_CPU(obj); | ||
100 | |||
101 | set_feature(&cpu->env, ARM_FEATURE_V7); | ||
102 | - set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV); | ||
103 | - set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); | ||
104 | set_feature(&cpu->env, ARM_FEATURE_V7MP); | ||
105 | set_feature(&cpu->env, ARM_FEATURE_PMSA); | ||
106 | cpu->midr = 0x411fc153; /* r1p3 */ | ||
107 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/translate.c | ||
110 | +++ b/target/arm/translate.c | ||
111 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
112 | case 1: | ||
113 | case 3: | ||
114 | /* SDIV, UDIV */ | ||
115 | - if (!arm_dc_feature(s, ARM_FEATURE_ARM_DIV)) { | ||
116 | + if (!dc_isar_feature(arm_div, s)) { | ||
117 | goto illegal_op; | ||
118 | } | ||
119 | if (((insn >> 5) & 7) || (rd != 15)) { | ||
120 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
121 | tmp2 = load_reg(s, rm); | ||
122 | if ((op & 0x50) == 0x10) { | ||
123 | /* sdiv, udiv */ | ||
124 | - if (!arm_dc_feature(s, ARM_FEATURE_THUMB_DIV)) { | ||
125 | + if (!dc_isar_feature(thumb_div, s)) { | ||
126 | goto illegal_op; | ||
127 | } | ||
128 | if (op & 0x20) | ||
129 | -- | ||
130 | 2.19.1 | ||
131 | |||
132 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Having V6 alone imply jazelle was wrong for cortex-m0. | ||
4 | Change to an assertion for V6 & !M. | ||
5 | |||
6 | This was harmless, because the only place we tested ARM_FEATURE_JAZELLE | ||
7 | was for 'bxj' in disas_arm(), which is unreachable for M-profile cores. | ||
8 | |||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20181016223115.24100-6-richard.henderson@linaro.org | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | target/arm/cpu.h | 6 +++++- | ||
16 | target/arm/cpu.c | 17 ++++++++++++++--- | ||
17 | target/arm/translate.c | 2 +- | ||
18 | 3 files changed, 20 insertions(+), 5 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/cpu.h | ||
23 | +++ b/target/arm/cpu.h | ||
24 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | ||
25 | ARM_FEATURE_PMU, /* has PMU support */ | ||
26 | ARM_FEATURE_VBAR, /* has cp15 VBAR */ | ||
27 | ARM_FEATURE_M_SECURITY, /* M profile Security Extension */ | ||
28 | - ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */ | ||
29 | ARM_FEATURE_SVE, /* has Scalable Vector Extension */ | ||
30 | ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */ | ||
31 | ARM_FEATURE_M_MAIN, /* M profile Main Extension */ | ||
32 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_arm_div(const ARMISARegisters *id) | ||
33 | return FIELD_EX32(id->id_isar0, ID_ISAR0, DIVIDE) > 1; | ||
34 | } | ||
35 | |||
36 | +static inline bool isar_feature_jazelle(const ARMISARegisters *id) | ||
37 | +{ | ||
38 | + return FIELD_EX32(id->id_isar1, ID_ISAR1, JAZELLE) != 0; | ||
39 | +} | ||
40 | + | ||
41 | static inline bool isar_feature_aa32_aes(const ARMISARegisters *id) | ||
42 | { | ||
43 | return FIELD_EX32(id->id_isar5, ID_ISAR5, AES) != 0; | ||
44 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/cpu.c | ||
47 | +++ b/target/arm/cpu.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
49 | } | ||
50 | if (arm_feature(env, ARM_FEATURE_V6)) { | ||
51 | set_feature(env, ARM_FEATURE_V5); | ||
52 | - set_feature(env, ARM_FEATURE_JAZELLE); | ||
53 | if (!arm_feature(env, ARM_FEATURE_M)) { | ||
54 | + assert(cpu_isar_feature(jazelle, cpu)); | ||
55 | set_feature(env, ARM_FEATURE_AUXCR); | ||
56 | } | ||
57 | } | ||
58 | @@ -XXX,XX +XXX,XX @@ static void arm926_initfn(Object *obj) | ||
59 | set_feature(&cpu->env, ARM_FEATURE_VFP); | ||
60 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | ||
61 | set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); | ||
62 | - set_feature(&cpu->env, ARM_FEATURE_JAZELLE); | ||
63 | cpu->midr = 0x41069265; | ||
64 | cpu->reset_fpsid = 0x41011090; | ||
65 | cpu->ctr = 0x1dd20d2; | ||
66 | cpu->reset_sctlr = 0x00090078; | ||
67 | + | ||
68 | + /* | ||
69 | + * ARMv5 does not have the ID_ISAR registers, but we can still | ||
70 | + * set the field to indicate Jazelle support within QEMU. | ||
71 | + */ | ||
72 | + cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); | ||
73 | } | ||
74 | |||
75 | static void arm946_initfn(Object *obj) | ||
76 | @@ -XXX,XX +XXX,XX @@ static void arm1026_initfn(Object *obj) | ||
77 | set_feature(&cpu->env, ARM_FEATURE_AUXCR); | ||
78 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | ||
79 | set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); | ||
80 | - set_feature(&cpu->env, ARM_FEATURE_JAZELLE); | ||
81 | cpu->midr = 0x4106a262; | ||
82 | cpu->reset_fpsid = 0x410110a0; | ||
83 | cpu->ctr = 0x1dd20d2; | ||
84 | cpu->reset_sctlr = 0x00090078; | ||
85 | cpu->reset_auxcr = 1; | ||
86 | + | ||
87 | + /* | ||
88 | + * ARMv5 does not have the ID_ISAR registers, but we can still | ||
89 | + * set the field to indicate Jazelle support within QEMU. | ||
90 | + */ | ||
91 | + cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); | ||
92 | + | ||
93 | { | ||
94 | /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */ | ||
95 | ARMCPRegInfo ifar = { | ||
96 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/target/arm/translate.c | ||
99 | +++ b/target/arm/translate.c | ||
100 | @@ -XXX,XX +XXX,XX @@ | ||
101 | #define ENABLE_ARCH_5 arm_dc_feature(s, ARM_FEATURE_V5) | ||
102 | /* currently all emulated v5 cores are also v5TE, so don't bother */ | ||
103 | #define ENABLE_ARCH_5TE arm_dc_feature(s, ARM_FEATURE_V5) | ||
104 | -#define ENABLE_ARCH_5J arm_dc_feature(s, ARM_FEATURE_JAZELLE) | ||
105 | +#define ENABLE_ARCH_5J dc_isar_feature(jazelle, s) | ||
106 | #define ENABLE_ARCH_6 arm_dc_feature(s, ARM_FEATURE_V6) | ||
107 | #define ENABLE_ARCH_6K arm_dc_feature(s, ARM_FEATURE_V6K) | ||
108 | #define ENABLE_ARCH_6T2 arm_dc_feature(s, ARM_FEATURE_THUMB2) | ||
109 | -- | ||
110 | 2.19.1 | ||
111 | |||
112 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20181016223115.24100-7-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/cpu.h | 6 +++++- | ||
10 | linux-user/elfload.c | 2 +- | ||
11 | target/arm/cpu.c | 4 ---- | ||
12 | target/arm/helper.c | 2 +- | ||
13 | target/arm/machine.c | 3 +-- | ||
14 | 5 files changed, 8 insertions(+), 9 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/cpu.h | ||
19 | +++ b/target/arm/cpu.h | ||
20 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | ||
21 | ARM_FEATURE_NEON, | ||
22 | ARM_FEATURE_M, /* Microcontroller profile. */ | ||
23 | ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling. */ | ||
24 | - ARM_FEATURE_THUMB2EE, | ||
25 | ARM_FEATURE_V7MP, /* v7 Multiprocessing Extensions */ | ||
26 | ARM_FEATURE_V7VE, /* v7 Virtualization Extensions (non-EL2 parts) */ | ||
27 | ARM_FEATURE_V4T, | ||
28 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_jazelle(const ARMISARegisters *id) | ||
29 | return FIELD_EX32(id->id_isar1, ID_ISAR1, JAZELLE) != 0; | ||
30 | } | ||
31 | |||
32 | +static inline bool isar_feature_t32ee(const ARMISARegisters *id) | ||
33 | +{ | ||
34 | + return FIELD_EX32(id->id_isar3, ID_ISAR3, T32EE) != 0; | ||
35 | +} | ||
36 | + | ||
37 | static inline bool isar_feature_aa32_aes(const ARMISARegisters *id) | ||
38 | { | ||
39 | return FIELD_EX32(id->id_isar5, ID_ISAR5, AES) != 0; | ||
40 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/linux-user/elfload.c | ||
43 | +++ b/linux-user/elfload.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
45 | GET_FEATURE(ARM_FEATURE_V5, ARM_HWCAP_ARM_EDSP); | ||
46 | GET_FEATURE(ARM_FEATURE_VFP, ARM_HWCAP_ARM_VFP); | ||
47 | GET_FEATURE(ARM_FEATURE_IWMMXT, ARM_HWCAP_ARM_IWMMXT); | ||
48 | - GET_FEATURE(ARM_FEATURE_THUMB2EE, ARM_HWCAP_ARM_THUMBEE); | ||
49 | + GET_FEATURE_ID(t32ee, ARM_HWCAP_ARM_THUMBEE); | ||
50 | GET_FEATURE(ARM_FEATURE_NEON, ARM_HWCAP_ARM_NEON); | ||
51 | GET_FEATURE(ARM_FEATURE_VFP3, ARM_HWCAP_ARM_VFPv3); | ||
52 | GET_FEATURE(ARM_FEATURE_V6K, ARM_HWCAP_ARM_TLS); | ||
53 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/arm/cpu.c | ||
56 | +++ b/target/arm/cpu.c | ||
57 | @@ -XXX,XX +XXX,XX @@ static void cortex_a8_initfn(Object *obj) | ||
58 | set_feature(&cpu->env, ARM_FEATURE_V7); | ||
59 | set_feature(&cpu->env, ARM_FEATURE_VFP3); | ||
60 | set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
61 | - set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | ||
62 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | ||
63 | set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
64 | cpu->midr = 0x410fc080; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void cortex_a9_initfn(Object *obj) | ||
66 | set_feature(&cpu->env, ARM_FEATURE_VFP3); | ||
67 | set_feature(&cpu->env, ARM_FEATURE_VFP_FP16); | ||
68 | set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
69 | - set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | ||
70 | set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
71 | /* Note that A9 supports the MP extensions even for | ||
72 | * A9UP and single-core A9MP (which are both different | ||
73 | @@ -XXX,XX +XXX,XX @@ static void cortex_a7_initfn(Object *obj) | ||
74 | set_feature(&cpu->env, ARM_FEATURE_V7VE); | ||
75 | set_feature(&cpu->env, ARM_FEATURE_VFP4); | ||
76 | set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
77 | - set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | ||
78 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
79 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | ||
80 | set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
81 | @@ -XXX,XX +XXX,XX @@ static void cortex_a15_initfn(Object *obj) | ||
82 | set_feature(&cpu->env, ARM_FEATURE_V7VE); | ||
83 | set_feature(&cpu->env, ARM_FEATURE_VFP4); | ||
84 | set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
85 | - set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | ||
86 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
87 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | ||
88 | set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
89 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/helper.c | ||
92 | +++ b/target/arm/helper.c | ||
93 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
94 | define_arm_cp_regs(cpu, vmsa_pmsa_cp_reginfo); | ||
95 | define_arm_cp_regs(cpu, vmsa_cp_reginfo); | ||
96 | } | ||
97 | - if (arm_feature(env, ARM_FEATURE_THUMB2EE)) { | ||
98 | + if (cpu_isar_feature(t32ee, cpu)) { | ||
99 | define_arm_cp_regs(cpu, t2ee_cp_reginfo); | ||
100 | } | ||
101 | if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { | ||
102 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/target/arm/machine.c | ||
105 | +++ b/target/arm/machine.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
107 | static bool thumb2ee_needed(void *opaque) | ||
108 | { | ||
109 | ARMCPU *cpu = opaque; | ||
110 | - CPUARMState *env = &cpu->env; | ||
111 | |||
112 | - return arm_feature(env, ARM_FEATURE_THUMB2EE); | ||
113 | + return cpu_isar_feature(t32ee, cpu); | ||
114 | } | ||
115 | |||
116 | static const VMStateDescription vmstate_thumb2ee = { | ||
117 | -- | ||
118 | 2.19.1 | ||
119 | |||
120 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20181016223115.24100-9-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/cpu.h | 17 +++++++++++++++- | ||
10 | linux-user/elfload.c | 6 +----- | ||
11 | target/arm/cpu64.c | 16 ++++++++------- | ||
12 | target/arm/helper.c | 2 +- | ||
13 | target/arm/translate-a64.c | 40 +++++++++++++++++++------------------- | ||
14 | target/arm/translate.c | 6 +++--- | ||
15 | 6 files changed, 50 insertions(+), 37 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | ||
22 | ARM_FEATURE_PMU, /* has PMU support */ | ||
23 | ARM_FEATURE_VBAR, /* has cp15 VBAR */ | ||
24 | ARM_FEATURE_M_SECURITY, /* M profile Security Extension */ | ||
25 | - ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */ | ||
26 | ARM_FEATURE_M_MAIN, /* M profile Main Extension */ | ||
27 | }; | ||
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_dp(const ARMISARegisters *id) | ||
30 | return FIELD_EX32(id->id_isar6, ID_ISAR6, DP) != 0; | ||
31 | } | ||
32 | |||
33 | +static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | ||
34 | +{ | ||
35 | + /* | ||
36 | + * This is a placeholder for use by VCMA until the rest of | ||
37 | + * the ARMv8.2-FP16 extension is implemented for aa32 mode. | ||
38 | + * At which point we can properly set and check MVFR1.FPHP. | ||
39 | + */ | ||
40 | + return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, FP) == 1; | ||
41 | +} | ||
42 | + | ||
43 | /* | ||
44 | * 64-bit feature tests via id registers. | ||
45 | */ | ||
46 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_fcma(const ARMISARegisters *id) | ||
47 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, FCMA) != 0; | ||
48 | } | ||
49 | |||
50 | +static inline bool isar_feature_aa64_fp16(const ARMISARegisters *id) | ||
51 | +{ | ||
52 | + /* We always set the AdvSIMD and FP fields identically wrt FP16. */ | ||
53 | + return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, FP) == 1; | ||
54 | +} | ||
55 | + | ||
56 | static inline bool isar_feature_aa64_sve(const ARMISARegisters *id) | ||
57 | { | ||
58 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, SVE) != 0; | ||
59 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/linux-user/elfload.c | ||
62 | +++ b/linux-user/elfload.c | ||
63 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
64 | hwcaps |= ARM_HWCAP_A64_ASIMD; | ||
65 | |||
66 | /* probe for the extra features */ | ||
67 | -#define GET_FEATURE(feat, hwcap) \ | ||
68 | - do { if (arm_feature(&cpu->env, feat)) { hwcaps |= hwcap; } } while (0) | ||
69 | #define GET_FEATURE_ID(feat, hwcap) \ | ||
70 | do { if (cpu_isar_feature(feat, cpu)) { hwcaps |= hwcap; } } while (0) | ||
71 | |||
72 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
73 | GET_FEATURE_ID(aa64_sha3, ARM_HWCAP_A64_SHA3); | ||
74 | GET_FEATURE_ID(aa64_sm3, ARM_HWCAP_A64_SM3); | ||
75 | GET_FEATURE_ID(aa64_sm4, ARM_HWCAP_A64_SM4); | ||
76 | - GET_FEATURE(ARM_FEATURE_V8_FP16, | ||
77 | - ARM_HWCAP_A64_FPHP | ARM_HWCAP_A64_ASIMDHP); | ||
78 | + GET_FEATURE_ID(aa64_fp16, ARM_HWCAP_A64_FPHP | ARM_HWCAP_A64_ASIMDHP); | ||
79 | GET_FEATURE_ID(aa64_atomics, ARM_HWCAP_A64_ATOMICS); | ||
80 | GET_FEATURE_ID(aa64_rdm, ARM_HWCAP_A64_ASIMDRDM); | ||
81 | GET_FEATURE_ID(aa64_dp, ARM_HWCAP_A64_ASIMDDP); | ||
82 | GET_FEATURE_ID(aa64_fcma, ARM_HWCAP_A64_FCMA); | ||
83 | GET_FEATURE_ID(aa64_sve, ARM_HWCAP_A64_SVE); | ||
84 | |||
85 | -#undef GET_FEATURE | ||
86 | #undef GET_FEATURE_ID | ||
87 | |||
88 | return hwcaps; | ||
89 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/cpu64.c | ||
92 | +++ b/target/arm/cpu64.c | ||
93 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
94 | |||
95 | t = cpu->isar.id_aa64pfr0; | ||
96 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
97 | + t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); | ||
98 | + t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); | ||
99 | cpu->isar.id_aa64pfr0 = t; | ||
100 | |||
101 | /* Replicate the same data to the 32-bit id registers. */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
103 | u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
104 | cpu->isar.id_isar6 = u; | ||
105 | |||
106 | -#ifdef CONFIG_USER_ONLY | ||
107 | - /* We don't set these in system emulation mode for the moment, | ||
108 | - * since we don't correctly set the ID registers to advertise them, | ||
109 | - * and in some cases they're only available in AArch64 and not AArch32, | ||
110 | - * whereas the architecture requires them to be present in both if | ||
111 | - * present in either. | ||
112 | + /* | ||
113 | + * FIXME: We do not yet support ARMv8.2-fp16 for AArch32 yet, | ||
114 | + * so do not set MVFR1.FPHP. Strictly speaking this is not legal, | ||
115 | + * but it is also not legal to enable SVE without support for FP16, | ||
116 | + * and enabling SVE in system mode is more useful in the short term. | ||
117 | */ | ||
118 | - set_feature(&cpu->env, ARM_FEATURE_V8_FP16); | ||
119 | + | ||
120 | +#ifdef CONFIG_USER_ONLY | ||
121 | /* For usermode -cpu max we can use a larger and more efficient DCZ | ||
122 | * blocksize since we don't have to follow what the hardware does. | ||
123 | */ | ||
124 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
125 | index XXXXXXX..XXXXXXX 100644 | ||
126 | --- a/target/arm/helper.c | ||
127 | +++ b/target/arm/helper.c | ||
128 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | ||
129 | uint32_t changed; | ||
130 | |||
131 | /* When ARMv8.2-FP16 is not supported, FZ16 is RES0. */ | ||
132 | - if (!arm_feature(env, ARM_FEATURE_V8_FP16)) { | ||
133 | + if (!cpu_isar_feature(aa64_fp16, arm_env_get_cpu(env))) { | ||
134 | val &= ~FPCR_FZ16; | ||
135 | } | ||
136 | |||
137 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/target/arm/translate-a64.c | ||
140 | +++ b/target/arm/translate-a64.c | ||
141 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_compare(DisasContext *s, uint32_t insn) | ||
142 | break; | ||
143 | case 3: | ||
144 | size = MO_16; | ||
145 | - if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
146 | + if (dc_isar_feature(aa64_fp16, s)) { | ||
147 | break; | ||
148 | } | ||
149 | /* fallthru */ | ||
150 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
151 | break; | ||
152 | case 3: | ||
153 | size = MO_16; | ||
154 | - if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
155 | + if (dc_isar_feature(aa64_fp16, s)) { | ||
156 | break; | ||
157 | } | ||
158 | /* fallthru */ | ||
159 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | ||
160 | break; | ||
161 | case 3: | ||
162 | sz = MO_16; | ||
163 | - if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
164 | + if (dc_isar_feature(aa64_fp16, s)) { | ||
165 | break; | ||
166 | } | ||
167 | /* fallthru */ | ||
168 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
169 | handle_fp_1src_double(s, opcode, rd, rn); | ||
170 | break; | ||
171 | case 3: | ||
172 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
173 | + if (!dc_isar_feature(aa64_fp16, s)) { | ||
174 | unallocated_encoding(s); | ||
175 | return; | ||
176 | } | ||
177 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_2src(DisasContext *s, uint32_t insn) | ||
178 | handle_fp_2src_double(s, opcode, rd, rn, rm); | ||
179 | break; | ||
180 | case 3: | ||
181 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
182 | + if (!dc_isar_feature(aa64_fp16, s)) { | ||
183 | unallocated_encoding(s); | ||
184 | return; | ||
185 | } | ||
186 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_3src(DisasContext *s, uint32_t insn) | ||
187 | handle_fp_3src_double(s, o0, o1, rd, rn, rm, ra); | ||
188 | break; | ||
189 | case 3: | ||
190 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
191 | + if (!dc_isar_feature(aa64_fp16, s)) { | ||
192 | unallocated_encoding(s); | ||
193 | return; | ||
194 | } | ||
195 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_imm(DisasContext *s, uint32_t insn) | ||
196 | break; | ||
197 | case 3: | ||
198 | sz = MO_16; | ||
199 | - if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
200 | + if (dc_isar_feature(aa64_fp16, s)) { | ||
201 | break; | ||
202 | } | ||
203 | /* fallthru */ | ||
204 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_fixed_conv(DisasContext *s, uint32_t insn) | ||
205 | case 1: /* float64 */ | ||
206 | break; | ||
207 | case 3: /* float16 */ | ||
208 | - if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
209 | + if (dc_isar_feature(aa64_fp16, s)) { | ||
210 | break; | ||
211 | } | ||
212 | /* fallthru */ | ||
213 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_int_conv(DisasContext *s, uint32_t insn) | ||
214 | break; | ||
215 | case 0x6: /* 16-bit float, 32-bit int */ | ||
216 | case 0xe: /* 16-bit float, 64-bit int */ | ||
217 | - if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
218 | + if (dc_isar_feature(aa64_fp16, s)) { | ||
219 | break; | ||
220 | } | ||
221 | /* fallthru */ | ||
222 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_int_conv(DisasContext *s, uint32_t insn) | ||
223 | case 1: /* float64 */ | ||
224 | break; | ||
225 | case 3: /* float16 */ | ||
226 | - if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
227 | + if (dc_isar_feature(aa64_fp16, s)) { | ||
228 | break; | ||
229 | } | ||
230 | /* fallthru */ | ||
231 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_across_lanes(DisasContext *s, uint32_t insn) | ||
232 | */ | ||
233 | is_min = extract32(size, 1, 1); | ||
234 | is_fp = true; | ||
235 | - if (!is_u && arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
236 | + if (!is_u && dc_isar_feature(aa64_fp16, s)) { | ||
237 | size = 1; | ||
238 | } else if (!is_u || !is_q || extract32(size, 0, 1)) { | ||
239 | unallocated_encoding(s); | ||
240 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) | ||
241 | |||
242 | if (o2 != 0 || ((cmode == 0xf) && is_neg && !is_q)) { | ||
243 | /* Check for FMOV (vector, immediate) - half-precision */ | ||
244 | - if (!(arm_dc_feature(s, ARM_FEATURE_V8_FP16) && o2 && cmode == 0xf)) { | ||
245 | + if (!(dc_isar_feature(aa64_fp16, s) && o2 && cmode == 0xf)) { | ||
246 | unallocated_encoding(s); | ||
247 | return; | ||
248 | } | ||
249 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_pairwise(DisasContext *s, uint32_t insn) | ||
250 | case 0x2f: /* FMINP */ | ||
251 | /* FP op, size[0] is 32 or 64 bit*/ | ||
252 | if (!u) { | ||
253 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
254 | + if (!dc_isar_feature(aa64_fp16, s)) { | ||
255 | unallocated_encoding(s); | ||
256 | return; | ||
257 | } else { | ||
258 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_intfp_conv(DisasContext *s, bool is_scalar, | ||
259 | size = MO_32; | ||
260 | } else if (immh & 2) { | ||
261 | size = MO_16; | ||
262 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
263 | + if (!dc_isar_feature(aa64_fp16, s)) { | ||
264 | unallocated_encoding(s); | ||
265 | return; | ||
266 | } | ||
267 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | ||
268 | size = MO_32; | ||
269 | } else if (immh & 0x2) { | ||
270 | size = MO_16; | ||
271 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
272 | + if (!dc_isar_feature(aa64_fp16, s)) { | ||
273 | unallocated_encoding(s); | ||
274 | return; | ||
275 | } | ||
276 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_three_reg_same_fp16(DisasContext *s, | ||
277 | return; | ||
278 | } | ||
279 | |||
280 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
281 | + if (!dc_isar_feature(aa64_fp16, s)) { | ||
282 | unallocated_encoding(s); | ||
283 | } | ||
284 | |||
285 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | ||
286 | TCGv_ptr fpst; | ||
287 | bool pairwise = false; | ||
288 | |||
289 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
290 | + if (!dc_isar_feature(aa64_fp16, s)) { | ||
291 | unallocated_encoding(s); | ||
292 | return; | ||
293 | } | ||
294 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
295 | case 0x1c: /* FCADD, #90 */ | ||
296 | case 0x1e: /* FCADD, #270 */ | ||
297 | if (size == 0 | ||
298 | - || (size == 1 && !arm_dc_feature(s, ARM_FEATURE_V8_FP16)) | ||
299 | + || (size == 1 && !dc_isar_feature(aa64_fp16, s)) | ||
300 | || (size == 3 && !is_q)) { | ||
301 | unallocated_encoding(s); | ||
302 | return; | ||
303 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | ||
304 | bool need_fpst = true; | ||
305 | int rmode; | ||
306 | |||
307 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
308 | + if (!dc_isar_feature(aa64_fp16, s)) { | ||
309 | unallocated_encoding(s); | ||
310 | return; | ||
311 | } | ||
312 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
313 | } | ||
314 | break; | ||
315 | } | ||
316 | - if (is_fp16 && !arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
317 | + if (is_fp16 && !dc_isar_feature(aa64_fp16, s)) { | ||
318 | unallocated_encoding(s); | ||
319 | return; | ||
320 | } | ||
321 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
322 | index XXXXXXX..XXXXXXX 100644 | ||
323 | --- a/target/arm/translate.c | ||
324 | +++ b/target/arm/translate.c | ||
325 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
326 | int size = extract32(insn, 20, 1); | ||
327 | data = extract32(insn, 23, 2); /* rot */ | ||
328 | if (!dc_isar_feature(aa32_vcma, s) | ||
329 | - || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | ||
330 | + || (!size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
331 | return 1; | ||
332 | } | ||
333 | fn_gvec_ptr = size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | ||
334 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
335 | int size = extract32(insn, 20, 1); | ||
336 | data = extract32(insn, 24, 1); /* rot */ | ||
337 | if (!dc_isar_feature(aa32_vcma, s) | ||
338 | - || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | ||
339 | + || (!size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
340 | return 1; | ||
341 | } | ||
342 | fn_gvec_ptr = size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | ||
343 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
344 | return 1; | ||
345 | } | ||
346 | if (size == 0) { | ||
347 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
348 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
349 | return 1; | ||
350 | } | ||
351 | /* For fp16, rm is just Vm, and index is M. */ | ||
352 | -- | ||
353 | 2.19.1 | ||
354 | |||
355 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | If the HCR_EL2 PTW virtualizaiton configuration register bit | ||
2 | is set, then this means that a stage 2 Permission fault must | ||
3 | be generated if a stage 1 translation table access is made | ||
4 | to an address that is mapped as Device memory in stage 2. | ||
5 | Implement this. | ||
6 | 1 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20181012144235.19646-8-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper.c | 21 ++++++++++++++++++++- | ||
12 | 1 file changed, 20 insertions(+), 1 deletion(-) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
19 | hwaddr s2pa; | ||
20 | int s2prot; | ||
21 | int ret; | ||
22 | + ARMCacheAttrs cacheattrs = {}; | ||
23 | + ARMCacheAttrs *pcacheattrs = NULL; | ||
24 | + | ||
25 | + if (env->cp15.hcr_el2 & HCR_PTW) { | ||
26 | + /* | ||
27 | + * PTW means we must fault if this S1 walk touches S2 Device | ||
28 | + * memory; otherwise we don't care about the attributes and can | ||
29 | + * save the S2 translation the effort of computing them. | ||
30 | + */ | ||
31 | + pcacheattrs = &cacheattrs; | ||
32 | + } | ||
33 | |||
34 | ret = get_phys_addr_lpae(env, addr, 0, ARMMMUIdx_S2NS, &s2pa, | ||
35 | - &txattrs, &s2prot, &s2size, fi, NULL); | ||
36 | + &txattrs, &s2prot, &s2size, fi, pcacheattrs); | ||
37 | if (ret) { | ||
38 | assert(fi->type != ARMFault_None); | ||
39 | fi->s2addr = addr; | ||
40 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
41 | fi->s1ptw = true; | ||
42 | return ~0; | ||
43 | } | ||
44 | + if (pcacheattrs && (pcacheattrs->attrs & 0xf0) == 0) { | ||
45 | + /* Access was to Device memory: generate Permission fault */ | ||
46 | + fi->type = ARMFault_Permission; | ||
47 | + fi->s2addr = addr; | ||
48 | + fi->stage2 = true; | ||
49 | + fi->s1ptw = true; | ||
50 | + return ~0; | ||
51 | + } | ||
52 | addr = s2pa; | ||
53 | } | ||
54 | return addr; | ||
55 | -- | ||
56 | 2.19.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For the v7 version of the Arm architecture, the IL bit in | ||
2 | syndrome register values where the field is not valid was | ||
3 | defined to be UNK/SBZP. In v8 this is RES1, which is what | ||
4 | QEMU currently implements. Handle the desired v7 behaviour | ||
5 | by squashing the IL bit for the affected cases: | ||
6 | * EC == EC_UNCATEGORIZED | ||
7 | * prefetch aborts | ||
8 | * data aborts where ISV is 0 | ||
9 | 1 | ||
10 | (The fourth case listed in the v8 Arm ARM DDI 0487C.a in | ||
11 | section G7.2.70, "illegal state exception", can't happen | ||
12 | on a v7 CPU.) | ||
13 | |||
14 | This deals with a corner case noted in a comment. | ||
15 | |||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20181012144235.19646-10-peter.maydell@linaro.org | ||
19 | --- | ||
20 | target/arm/internals.h | 7 ++----- | ||
21 | target/arm/helper.c | 13 +++++++++++++ | ||
22 | 2 files changed, 15 insertions(+), 5 deletions(-) | ||
23 | |||
24 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/internals.h | ||
27 | +++ b/target/arm/internals.h | ||
28 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_get_ec(uint32_t syn) | ||
29 | /* Utility functions for constructing various kinds of syndrome value. | ||
30 | * Note that in general we follow the AArch64 syndrome values; in a | ||
31 | * few cases the value in HSR for exceptions taken to AArch32 Hyp | ||
32 | - * mode differs slightly, so if we ever implemented Hyp mode then the | ||
33 | - * syndrome value would need some massaging on exception entry. | ||
34 | - * (One example of this is that AArch64 defaults to IL bit set for | ||
35 | - * exceptions which don't specifically indicate information about the | ||
36 | - * trapping instruction, whereas AArch32 defaults to IL bit clear.) | ||
37 | + * mode differs slightly, and we fix this up when populating HSR in | ||
38 | + * arm_cpu_do_interrupt_aarch32_hyp(). | ||
39 | */ | ||
40 | static inline uint32_t syn_uncategorized(void) | ||
41 | { | ||
42 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/helper.c | ||
45 | +++ b/target/arm/helper.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32_hyp(CPUState *cs) | ||
47 | } | ||
48 | |||
49 | if (cs->exception_index != EXCP_IRQ && cs->exception_index != EXCP_FIQ) { | ||
50 | + if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
51 | + /* | ||
52 | + * QEMU syndrome values are v8-style. v7 has the IL bit | ||
53 | + * UNK/SBZP for "field not valid" cases, where v8 uses RES1. | ||
54 | + * If this is a v7 CPU, squash the IL bit in those cases. | ||
55 | + */ | ||
56 | + if (cs->exception_index == EXCP_PREFETCH_ABORT || | ||
57 | + (cs->exception_index == EXCP_DATA_ABORT && | ||
58 | + !(env->exception.syndrome & ARM_EL_ISV)) || | ||
59 | + syn_get_ec(env->exception.syndrome) == EC_UNCATEGORIZED) { | ||
60 | + env->exception.syndrome &= ~ARM_EL_IL; | ||
61 | + } | ||
62 | + } | ||
63 | env->cp15.esr_el[2] = env->exception.syndrome; | ||
64 | } | ||
65 | |||
66 | -- | ||
67 | 2.19.1 | ||
68 | |||
69 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For traps of FP/SIMD instructions to AArch32 Hyp mode, the syndrome | ||
2 | provided in HSR has more information than is reported to AArch64. | ||
3 | Specifically, there are extra fields TA and coproc which indicate | ||
4 | whether the trapped instruction was FP or SIMD. Add this extra | ||
5 | information to the syndromes we construct, and mask it out when | ||
6 | taking the exception to AArch64. | ||
7 | 1 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20181012144235.19646-11-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/arm/internals.h | 14 +++++++++++++- | ||
13 | target/arm/helper.c | 9 +++++++++ | ||
14 | target/arm/translate.c | 8 ++++---- | ||
15 | 3 files changed, 26 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/internals.h | ||
20 | +++ b/target/arm/internals.h | ||
21 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_get_ec(uint32_t syn) | ||
22 | * few cases the value in HSR for exceptions taken to AArch32 Hyp | ||
23 | * mode differs slightly, and we fix this up when populating HSR in | ||
24 | * arm_cpu_do_interrupt_aarch32_hyp(). | ||
25 | + * The exception is FP/SIMD access traps -- these report extra information | ||
26 | + * when taking an exception to AArch32. For those we include the extra coproc | ||
27 | + * and TA fields, and mask them out when taking the exception to AArch64. | ||
28 | */ | ||
29 | static inline uint32_t syn_uncategorized(void) | ||
30 | { | ||
31 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_cp15_rrt_trap(int cv, int cond, int opc1, int crm, | ||
32 | |||
33 | static inline uint32_t syn_fp_access_trap(int cv, int cond, bool is_16bit) | ||
34 | { | ||
35 | + /* AArch32 FP trap or any AArch64 FP/SIMD trap: TA == 0 coproc == 0xa */ | ||
36 | return (EC_ADVSIMDFPACCESSTRAP << ARM_EL_EC_SHIFT) | ||
37 | | (is_16bit ? 0 : ARM_EL_IL) | ||
38 | - | (cv << 24) | (cond << 20); | ||
39 | + | (cv << 24) | (cond << 20) | 0xa; | ||
40 | +} | ||
41 | + | ||
42 | +static inline uint32_t syn_simd_access_trap(int cv, int cond, bool is_16bit) | ||
43 | +{ | ||
44 | + /* AArch32 SIMD trap: TA == 1 coproc == 0 */ | ||
45 | + return (EC_ADVSIMDFPACCESSTRAP << ARM_EL_EC_SHIFT) | ||
46 | + | (is_16bit ? 0 : ARM_EL_IL) | ||
47 | + | (cv << 24) | (cond << 20) | (1 << 5); | ||
48 | } | ||
49 | |||
50 | static inline uint32_t syn_sve_access_trap(void) | ||
51 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/target/arm/helper.c | ||
54 | +++ b/target/arm/helper.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
56 | case EXCP_HVC: | ||
57 | case EXCP_HYP_TRAP: | ||
58 | case EXCP_SMC: | ||
59 | + if (syn_get_ec(env->exception.syndrome) == EC_ADVSIMDFPACCESSTRAP) { | ||
60 | + /* | ||
61 | + * QEMU internal FP/SIMD syndromes from AArch32 include the | ||
62 | + * TA and coproc fields which are only exposed if the exception | ||
63 | + * is taken to AArch32 Hyp mode. Mask them out to get a valid | ||
64 | + * AArch64 format syndrome. | ||
65 | + */ | ||
66 | + env->exception.syndrome &= ~MAKE_64BIT_MASK(0, 20); | ||
67 | + } | ||
68 | env->cp15.esr_el[new_el] = env->exception.syndrome; | ||
69 | break; | ||
70 | case EXCP_IRQ: | ||
71 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/translate.c | ||
74 | +++ b/target/arm/translate.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
76 | */ | ||
77 | if (s->fp_excp_el) { | ||
78 | gen_exception_insn(s, 4, EXCP_UDEF, | ||
79 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
80 | + syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
81 | return 0; | ||
82 | } | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
85 | */ | ||
86 | if (s->fp_excp_el) { | ||
87 | gen_exception_insn(s, 4, EXCP_UDEF, | ||
88 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
89 | + syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
90 | return 0; | ||
91 | } | ||
92 | |||
93 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
94 | |||
95 | if (s->fp_excp_el) { | ||
96 | gen_exception_insn(s, 4, EXCP_UDEF, | ||
97 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
98 | + syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
99 | return 0; | ||
100 | } | ||
101 | if (!s->vfp_enabled) { | ||
102 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
103 | |||
104 | if (s->fp_excp_el) { | ||
105 | gen_exception_insn(s, 4, EXCP_UDEF, | ||
106 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
107 | + syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
108 | return 0; | ||
109 | } | ||
110 | if (!s->vfp_enabled) { | ||
111 | -- | ||
112 | 2.19.1 | ||
113 | |||
114 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Stewart Hildebrand <Stewart.Hildebrand@dornerworks.com> | ||
2 | 1 | ||
3 | "The Image must be placed text_offset bytes from a 2MB aligned base | ||
4 | address anywhere in usable system RAM and called there." | ||
5 | |||
6 | For the virt board, we write our startup bootloader at the very | ||
7 | bottom of RAM, so that bit can't be used for the image. To avoid | ||
8 | overlap in case the image requests to be loaded at an offset | ||
9 | smaller than our bootloader, we increment the load offset to the | ||
10 | next 2MB. | ||
11 | |||
12 | This fixes a boot failure for Xen AArch64. | ||
13 | |||
14 | Signed-off-by: Stewart Hildebrand <stewart.hildebrand@dornerworks.com> | ||
15 | Tested-by: Andre Przywara <andre.przywara@arm.com> | ||
16 | Message-id: b8a89518794b4436af0c151ed10de4fa@dornerworks.com | ||
17 | [PMM: Rephrased a comment a bit] | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | --- | ||
21 | hw/arm/boot.c | 18 ++++++++++++++++++ | ||
22 | 1 file changed, 18 insertions(+) | ||
23 | |||
24 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/hw/arm/boot.c | ||
27 | +++ b/hw/arm/boot.c | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | #include "qemu/config-file.h" | ||
30 | #include "qemu/option.h" | ||
31 | #include "exec/address-spaces.h" | ||
32 | +#include "qemu/units.h" | ||
33 | |||
34 | /* Kernel boot protocol is specified in the kernel docs | ||
35 | * Documentation/arm/Booting and Documentation/arm64/booting.txt | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | #define ARM64_TEXT_OFFSET_OFFSET 8 | ||
38 | #define ARM64_MAGIC_OFFSET 56 | ||
39 | |||
40 | +#define BOOTLOADER_MAX_SIZE (4 * KiB) | ||
41 | + | ||
42 | AddressSpace *arm_boot_address_space(ARMCPU *cpu, | ||
43 | const struct arm_boot_info *info) | ||
44 | { | ||
45 | @@ -XXX,XX +XXX,XX @@ static void write_bootloader(const char *name, hwaddr addr, | ||
46 | code[i] = tswap32(insn); | ||
47 | } | ||
48 | |||
49 | + assert((len * sizeof(uint32_t)) < BOOTLOADER_MAX_SIZE); | ||
50 | + | ||
51 | rom_add_blob_fixed_as(name, code, len * sizeof(uint32_t), addr, as); | ||
52 | |||
53 | g_free(code); | ||
54 | @@ -XXX,XX +XXX,XX @@ static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, | ||
55 | memcpy(&hdrvals, buffer + ARM64_TEXT_OFFSET_OFFSET, sizeof(hdrvals)); | ||
56 | if (hdrvals[1] != 0) { | ||
57 | kernel_load_offset = le64_to_cpu(hdrvals[0]); | ||
58 | + | ||
59 | + /* | ||
60 | + * We write our startup "bootloader" at the very bottom of RAM, | ||
61 | + * so that bit can't be used for the image. Luckily the Image | ||
62 | + * format specification is that the image requests only an offset | ||
63 | + * from a 2MB boundary, not an absolute load address. So if the | ||
64 | + * image requests an offset that might mean it overlaps with the | ||
65 | + * bootloader, we can just load it starting at 2MB+offset rather | ||
66 | + * than 0MB + offset. | ||
67 | + */ | ||
68 | + if (kernel_load_offset < BOOTLOADER_MAX_SIZE) { | ||
69 | + kernel_load_offset += 2 * MiB; | ||
70 | + } | ||
71 | } | ||
72 | } | ||
73 | |||
74 | -- | ||
75 | 2.19.1 | ||
76 | |||
77 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <rth@twiddle.net> | ||
2 | 1 | ||
3 | This can reduce the number of opcodes required for certain | ||
4 | complex forms of load-multiple (e.g. ld4.16b). | ||
5 | |||
6 | Signed-off-by: Richard Henderson <rth@twiddle.net> | ||
7 | Message-id: 20181011205206.3552-2-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate-a64.c | 12 ++++++++---- | ||
12 | 1 file changed, 8 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/translate-a64.c | ||
17 | +++ b/target/arm/translate-a64.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
19 | bool is_store = !extract32(insn, 22, 1); | ||
20 | bool is_postidx = extract32(insn, 23, 1); | ||
21 | bool is_q = extract32(insn, 30, 1); | ||
22 | - TCGv_i64 tcg_addr, tcg_rn; | ||
23 | + TCGv_i64 tcg_addr, tcg_rn, tcg_ebytes; | ||
24 | |||
25 | int ebytes = 1 << size; | ||
26 | int elements = (is_q ? 128 : 64) / (8 << size); | ||
27 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
28 | tcg_rn = cpu_reg_sp(s, rn); | ||
29 | tcg_addr = tcg_temp_new_i64(); | ||
30 | tcg_gen_mov_i64(tcg_addr, tcg_rn); | ||
31 | + tcg_ebytes = tcg_const_i64(ebytes); | ||
32 | |||
33 | for (r = 0; r < rpt; r++) { | ||
34 | int e; | ||
35 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
36 | clear_vec_high(s, is_q, tt); | ||
37 | } | ||
38 | } | ||
39 | - tcg_gen_addi_i64(tcg_addr, tcg_addr, ebytes); | ||
40 | + tcg_gen_add_i64(tcg_addr, tcg_addr, tcg_ebytes); | ||
41 | tt = (tt + 1) % 32; | ||
42 | } | ||
43 | } | ||
44 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
45 | tcg_gen_add_i64(tcg_rn, tcg_rn, cpu_reg(s, rm)); | ||
46 | } | ||
47 | } | ||
48 | + tcg_temp_free_i64(tcg_ebytes); | ||
49 | tcg_temp_free_i64(tcg_addr); | ||
50 | } | ||
51 | |||
52 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
53 | bool replicate = false; | ||
54 | int index = is_q << 3 | S << 2 | size; | ||
55 | int ebytes, xs; | ||
56 | - TCGv_i64 tcg_addr, tcg_rn; | ||
57 | + TCGv_i64 tcg_addr, tcg_rn, tcg_ebytes; | ||
58 | |||
59 | switch (scale) { | ||
60 | case 3: | ||
61 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
62 | tcg_rn = cpu_reg_sp(s, rn); | ||
63 | tcg_addr = tcg_temp_new_i64(); | ||
64 | tcg_gen_mov_i64(tcg_addr, tcg_rn); | ||
65 | + tcg_ebytes = tcg_const_i64(ebytes); | ||
66 | |||
67 | for (xs = 0; xs < selem; xs++) { | ||
68 | if (replicate) { | ||
69 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
70 | do_vec_st(s, rt, index, tcg_addr, scale); | ||
71 | } | ||
72 | } | ||
73 | - tcg_gen_addi_i64(tcg_addr, tcg_addr, ebytes); | ||
74 | + tcg_gen_add_i64(tcg_addr, tcg_addr, tcg_ebytes); | ||
75 | rt = (rt + 1) % 32; | ||
76 | } | ||
77 | |||
78 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
79 | tcg_gen_add_i64(tcg_rn, tcg_rn, cpu_reg(s, rm)); | ||
80 | } | ||
81 | } | ||
82 | + tcg_temp_free_i64(tcg_ebytes); | ||
83 | tcg_temp_free_i64(tcg_addr); | ||
84 | } | ||
85 | |||
86 | -- | ||
87 | 2.19.1 | ||
88 | |||
89 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | This is done generically in translator_loop. | ||
4 | |||
5 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20181011205206.3552-3-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-a64.c | 1 - | ||
13 | target/arm/translate.c | 1 - | ||
14 | 2 files changed, 2 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/translate-a64.c | ||
19 | +++ b/target/arm/translate-a64.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
21 | |||
22 | static void aarch64_tr_tb_start(DisasContextBase *db, CPUState *cpu) | ||
23 | { | ||
24 | - tcg_clear_temp_count(); | ||
25 | } | ||
26 | |||
27 | static void aarch64_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu) | ||
28 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/translate.c | ||
31 | +++ b/target/arm/translate.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_start(DisasContextBase *dcbase, CPUState *cpu) | ||
33 | tcg_gen_movi_i32(tmp, 0); | ||
34 | store_cpu_field(tmp, condexec_bits); | ||
35 | } | ||
36 | - tcg_clear_temp_count(); | ||
37 | } | ||
38 | |||
39 | static void arm_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu) | ||
40 | -- | ||
41 | 2.19.1 | ||
42 | |||
43 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Message-id: 20181011205206.3552-4-richard.henderson@linaro.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 28 +++------------------------- | ||
9 | 1 file changed, 3 insertions(+), 25 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
16 | for (xs = 0; xs < selem; xs++) { | ||
17 | if (replicate) { | ||
18 | /* Load and replicate to all elements */ | ||
19 | - uint64_t mulconst; | ||
20 | TCGv_i64 tcg_tmp = tcg_temp_new_i64(); | ||
21 | |||
22 | tcg_gen_qemu_ld_i64(tcg_tmp, tcg_addr, | ||
23 | get_mem_index(s), s->be_data + scale); | ||
24 | - switch (scale) { | ||
25 | - case 0: | ||
26 | - mulconst = 0x0101010101010101ULL; | ||
27 | - break; | ||
28 | - case 1: | ||
29 | - mulconst = 0x0001000100010001ULL; | ||
30 | - break; | ||
31 | - case 2: | ||
32 | - mulconst = 0x0000000100000001ULL; | ||
33 | - break; | ||
34 | - case 3: | ||
35 | - mulconst = 0; | ||
36 | - break; | ||
37 | - default: | ||
38 | - g_assert_not_reached(); | ||
39 | - } | ||
40 | - if (mulconst) { | ||
41 | - tcg_gen_muli_i64(tcg_tmp, tcg_tmp, mulconst); | ||
42 | - } | ||
43 | - write_vec_element(s, tcg_tmp, rt, 0, MO_64); | ||
44 | - if (is_q) { | ||
45 | - write_vec_element(s, tcg_tmp, rt, 1, MO_64); | ||
46 | - } | ||
47 | + tcg_gen_gvec_dup_i64(scale, vec_full_reg_offset(s, rt), | ||
48 | + (is_q + 1) * 8, vec_full_reg_size(s), | ||
49 | + tcg_tmp); | ||
50 | tcg_temp_free_i64(tcg_tmp); | ||
51 | - clear_vec_high(s, is_q, rt); | ||
52 | } else { | ||
53 | /* Load/store one element per register */ | ||
54 | if (is_load) { | ||
55 | -- | ||
56 | 2.19.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | For a sequence of loads or stores from a single register, | ||
4 | little-endian operations can be promoted to an 8-byte op. | ||
5 | This can reduce the number of operations by a factor of 8. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20181011205206.3552-5-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-a64.c | 66 +++++++++++++++++++++++--------------- | ||
13 | 1 file changed, 40 insertions(+), 26 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate-a64.c | ||
18 | +++ b/target/arm/translate-a64.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void write_vec_element_i32(DisasContext *s, TCGv_i32 tcg_src, | ||
20 | |||
21 | /* Store from vector register to memory */ | ||
22 | static void do_vec_st(DisasContext *s, int srcidx, int element, | ||
23 | - TCGv_i64 tcg_addr, int size) | ||
24 | + TCGv_i64 tcg_addr, int size, TCGMemOp endian) | ||
25 | { | ||
26 | - TCGMemOp memop = s->be_data + size; | ||
27 | TCGv_i64 tcg_tmp = tcg_temp_new_i64(); | ||
28 | |||
29 | read_vec_element(s, tcg_tmp, srcidx, element, size); | ||
30 | - tcg_gen_qemu_st_i64(tcg_tmp, tcg_addr, get_mem_index(s), memop); | ||
31 | + tcg_gen_qemu_st_i64(tcg_tmp, tcg_addr, get_mem_index(s), endian | size); | ||
32 | |||
33 | tcg_temp_free_i64(tcg_tmp); | ||
34 | } | ||
35 | |||
36 | /* Load from memory to vector register */ | ||
37 | static void do_vec_ld(DisasContext *s, int destidx, int element, | ||
38 | - TCGv_i64 tcg_addr, int size) | ||
39 | + TCGv_i64 tcg_addr, int size, TCGMemOp endian) | ||
40 | { | ||
41 | - TCGMemOp memop = s->be_data + size; | ||
42 | TCGv_i64 tcg_tmp = tcg_temp_new_i64(); | ||
43 | |||
44 | - tcg_gen_qemu_ld_i64(tcg_tmp, tcg_addr, get_mem_index(s), memop); | ||
45 | + tcg_gen_qemu_ld_i64(tcg_tmp, tcg_addr, get_mem_index(s), endian | size); | ||
46 | write_vec_element(s, tcg_tmp, destidx, element, size); | ||
47 | |||
48 | tcg_temp_free_i64(tcg_tmp); | ||
49 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
50 | bool is_postidx = extract32(insn, 23, 1); | ||
51 | bool is_q = extract32(insn, 30, 1); | ||
52 | TCGv_i64 tcg_addr, tcg_rn, tcg_ebytes; | ||
53 | + TCGMemOp endian = s->be_data; | ||
54 | |||
55 | - int ebytes = 1 << size; | ||
56 | - int elements = (is_q ? 128 : 64) / (8 << size); | ||
57 | + int ebytes; /* bytes per element */ | ||
58 | + int elements; /* elements per vector */ | ||
59 | int rpt; /* num iterations */ | ||
60 | int selem; /* structure elements */ | ||
61 | int r; | ||
62 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
63 | gen_check_sp_alignment(s); | ||
64 | } | ||
65 | |||
66 | + /* For our purposes, bytes are always little-endian. */ | ||
67 | + if (size == 0) { | ||
68 | + endian = MO_LE; | ||
69 | + } | ||
70 | + | ||
71 | + /* Consecutive little-endian elements from a single register | ||
72 | + * can be promoted to a larger little-endian operation. | ||
73 | + */ | ||
74 | + if (selem == 1 && endian == MO_LE) { | ||
75 | + size = 3; | ||
76 | + } | ||
77 | + ebytes = 1 << size; | ||
78 | + elements = (is_q ? 16 : 8) / ebytes; | ||
79 | + | ||
80 | tcg_rn = cpu_reg_sp(s, rn); | ||
81 | tcg_addr = tcg_temp_new_i64(); | ||
82 | tcg_gen_mov_i64(tcg_addr, tcg_rn); | ||
83 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
84 | for (r = 0; r < rpt; r++) { | ||
85 | int e; | ||
86 | for (e = 0; e < elements; e++) { | ||
87 | - int tt = (rt + r) % 32; | ||
88 | int xs; | ||
89 | for (xs = 0; xs < selem; xs++) { | ||
90 | + int tt = (rt + r + xs) % 32; | ||
91 | if (is_store) { | ||
92 | - do_vec_st(s, tt, e, tcg_addr, size); | ||
93 | + do_vec_st(s, tt, e, tcg_addr, size, endian); | ||
94 | } else { | ||
95 | - do_vec_ld(s, tt, e, tcg_addr, size); | ||
96 | - | ||
97 | - /* For non-quad operations, setting a slice of the low | ||
98 | - * 64 bits of the register clears the high 64 bits (in | ||
99 | - * the ARM ARM pseudocode this is implicit in the fact | ||
100 | - * that 'rval' is a 64 bit wide variable). | ||
101 | - * For quad operations, we might still need to zero the | ||
102 | - * high bits of SVE. We optimize by noticing that we only | ||
103 | - * need to do this the first time we touch a register. | ||
104 | - */ | ||
105 | - if (e == 0 && (r == 0 || xs == selem - 1)) { | ||
106 | - clear_vec_high(s, is_q, tt); | ||
107 | - } | ||
108 | + do_vec_ld(s, tt, e, tcg_addr, size, endian); | ||
109 | } | ||
110 | tcg_gen_add_i64(tcg_addr, tcg_addr, tcg_ebytes); | ||
111 | - tt = (tt + 1) % 32; | ||
112 | } | ||
113 | } | ||
114 | } | ||
115 | |||
116 | + if (!is_store) { | ||
117 | + /* For non-quad operations, setting a slice of the low | ||
118 | + * 64 bits of the register clears the high 64 bits (in | ||
119 | + * the ARM ARM pseudocode this is implicit in the fact | ||
120 | + * that 'rval' is a 64 bit wide variable). | ||
121 | + * For quad operations, we might still need to zero the | ||
122 | + * high bits of SVE. | ||
123 | + */ | ||
124 | + for (r = 0; r < rpt * selem; r++) { | ||
125 | + int tt = (rt + r) % 32; | ||
126 | + clear_vec_high(s, is_q, tt); | ||
127 | + } | ||
128 | + } | ||
129 | + | ||
130 | if (is_postidx) { | ||
131 | int rm = extract32(insn, 16, 5); | ||
132 | if (rm == 31) { | ||
133 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
134 | } else { | ||
135 | /* Load/store one element per register */ | ||
136 | if (is_load) { | ||
137 | - do_vec_ld(s, rt, index, tcg_addr, scale); | ||
138 | + do_vec_ld(s, rt, index, tcg_addr, scale, s->be_data); | ||
139 | } else { | ||
140 | - do_vec_st(s, rt, index, tcg_addr, scale); | ||
141 | + do_vec_st(s, rt, index, tcg_addr, scale, s->be_data); | ||
142 | } | ||
143 | } | ||
144 | tcg_gen_add_i64(tcg_addr, tcg_addr, tcg_ebytes); | ||
145 | -- | ||
146 | 2.19.1 | ||
147 | |||
148 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
5 | Message-id: 20181011205206.3552-6-richard.henderson@linaro.org | ||
6 | [PMM: drop change to now-deleted cpu_mode_names array] | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate.c | 4 ++-- | ||
11 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate.c | ||
16 | +++ b/target/arm/translate.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 cpu_F0d, cpu_F1d; | ||
18 | |||
19 | #include "exec/gen-icount.h" | ||
20 | |||
21 | -static const char *regnames[] = | ||
22 | +static const char * const regnames[] = | ||
23 | { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", | ||
24 | "r8", "r9", "r10", "r11", "r12", "r13", "r14", "pc" }; | ||
25 | |||
26 | @@ -XXX,XX +XXX,XX @@ static struct { | ||
27 | int nregs; | ||
28 | int interleave; | ||
29 | int spacing; | ||
30 | -} neon_ls_element_type[11] = { | ||
31 | +} const neon_ls_element_type[11] = { | ||
32 | {4, 4, 1}, | ||
33 | {4, 4, 2}, | ||
34 | {4, 1, 1}, | ||
35 | -- | ||
36 | 2.19.1 | ||
37 | |||
38 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Also introduces neon_element_offset to find the env offset | ||
4 | of a specific element within a neon register. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20181011205206.3552-7-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate.c | 63 ++++++++++++++++++++++++------------------ | ||
12 | 1 file changed, 36 insertions(+), 27 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/translate.c | ||
17 | +++ b/target/arm/translate.c | ||
18 | @@ -XXX,XX +XXX,XX @@ neon_reg_offset (int reg, int n) | ||
19 | return vfp_reg_offset(0, sreg); | ||
20 | } | ||
21 | |||
22 | +/* Return the offset of a 2**SIZE piece of a NEON register, at index ELE, | ||
23 | + * where 0 is the least significant end of the register. | ||
24 | + */ | ||
25 | +static inline long | ||
26 | +neon_element_offset(int reg, int element, TCGMemOp size) | ||
27 | +{ | ||
28 | + int element_size = 1 << size; | ||
29 | + int ofs = element * element_size; | ||
30 | +#ifdef HOST_WORDS_BIGENDIAN | ||
31 | + /* Calculate the offset assuming fully little-endian, | ||
32 | + * then XOR to account for the order of the 8-byte units. | ||
33 | + */ | ||
34 | + if (element_size < 8) { | ||
35 | + ofs ^= 8 - element_size; | ||
36 | + } | ||
37 | +#endif | ||
38 | + return neon_reg_offset(reg, 0) + ofs; | ||
39 | +} | ||
40 | + | ||
41 | static TCGv_i32 neon_load_reg(int reg, int pass) | ||
42 | { | ||
43 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
44 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
45 | tmp = load_reg(s, rd); | ||
46 | if (insn & (1 << 23)) { | ||
47 | /* VDUP */ | ||
48 | - if (size == 0) { | ||
49 | - gen_neon_dup_u8(tmp, 0); | ||
50 | - } else if (size == 1) { | ||
51 | - gen_neon_dup_low16(tmp); | ||
52 | - } | ||
53 | - for (n = 0; n <= pass * 2; n++) { | ||
54 | - tmp2 = tcg_temp_new_i32(); | ||
55 | - tcg_gen_mov_i32(tmp2, tmp); | ||
56 | - neon_store_reg(rn, n, tmp2); | ||
57 | - } | ||
58 | - neon_store_reg(rn, n, tmp); | ||
59 | + int vec_size = pass ? 16 : 8; | ||
60 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(rn, 0), | ||
61 | + vec_size, vec_size, tmp); | ||
62 | + tcg_temp_free_i32(tmp); | ||
63 | } else { | ||
64 | /* VMOV */ | ||
65 | switch (size) { | ||
66 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
67 | tcg_temp_free_i32(tmp); | ||
68 | } else if ((insn & 0x380) == 0) { | ||
69 | /* VDUP */ | ||
70 | + int element; | ||
71 | + TCGMemOp size; | ||
72 | + | ||
73 | if ((insn & (7 << 16)) == 0 || (q && (rd & 1))) { | ||
74 | return 1; | ||
75 | } | ||
76 | - if (insn & (1 << 19)) { | ||
77 | - tmp = neon_load_reg(rm, 1); | ||
78 | - } else { | ||
79 | - tmp = neon_load_reg(rm, 0); | ||
80 | - } | ||
81 | if (insn & (1 << 16)) { | ||
82 | - gen_neon_dup_u8(tmp, ((insn >> 17) & 3) * 8); | ||
83 | + size = MO_8; | ||
84 | + element = (insn >> 17) & 7; | ||
85 | } else if (insn & (1 << 17)) { | ||
86 | - if ((insn >> 18) & 1) | ||
87 | - gen_neon_dup_high16(tmp); | ||
88 | - else | ||
89 | - gen_neon_dup_low16(tmp); | ||
90 | + size = MO_16; | ||
91 | + element = (insn >> 18) & 3; | ||
92 | + } else { | ||
93 | + size = MO_32; | ||
94 | + element = (insn >> 19) & 1; | ||
95 | } | ||
96 | - for (pass = 0; pass < (q ? 4 : 2); pass++) { | ||
97 | - tmp2 = tcg_temp_new_i32(); | ||
98 | - tcg_gen_mov_i32(tmp2, tmp); | ||
99 | - neon_store_reg(rd, pass, tmp2); | ||
100 | - } | ||
101 | - tcg_temp_free_i32(tmp); | ||
102 | + tcg_gen_gvec_dup_mem(size, neon_reg_offset(rd, 0), | ||
103 | + neon_element_offset(rm, element, size), | ||
104 | + q ? 16 : 8, q ? 16 : 8); | ||
105 | } else { | ||
106 | return 1; | ||
107 | } | ||
108 | -- | ||
109 | 2.19.1 | ||
110 | |||
111 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Message-id: 20181011205206.3552-8-richard.henderson@linaro.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 67 ++++++++++++++++++++++++------------------ | ||
9 | 1 file changed, 39 insertions(+), 28 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
16 | return 1; | ||
17 | } | ||
18 | } else { /* (insn & 0x00380080) == 0 */ | ||
19 | - int invert; | ||
20 | + int invert, reg_ofs, vec_size; | ||
21 | + | ||
22 | if (q && (rd & 1)) { | ||
23 | return 1; | ||
24 | } | ||
25 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
26 | break; | ||
27 | case 14: | ||
28 | imm |= (imm << 8) | (imm << 16) | (imm << 24); | ||
29 | - if (invert) | ||
30 | + if (invert) { | ||
31 | imm = ~imm; | ||
32 | + } | ||
33 | break; | ||
34 | case 15: | ||
35 | if (invert) { | ||
36 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
37 | | ((imm & 0x40) ? (0x1f << 25) : (1 << 30)); | ||
38 | break; | ||
39 | } | ||
40 | - if (invert) | ||
41 | + if (invert) { | ||
42 | imm = ~imm; | ||
43 | + } | ||
44 | |||
45 | - for (pass = 0; pass < (q ? 4 : 2); pass++) { | ||
46 | - if (op & 1 && op < 12) { | ||
47 | - tmp = neon_load_reg(rd, pass); | ||
48 | - if (invert) { | ||
49 | - /* The immediate value has already been inverted, so | ||
50 | - BIC becomes AND. */ | ||
51 | - tcg_gen_andi_i32(tmp, tmp, imm); | ||
52 | - } else { | ||
53 | - tcg_gen_ori_i32(tmp, tmp, imm); | ||
54 | - } | ||
55 | + reg_ofs = neon_reg_offset(rd, 0); | ||
56 | + vec_size = q ? 16 : 8; | ||
57 | + | ||
58 | + if (op & 1 && op < 12) { | ||
59 | + if (invert) { | ||
60 | + /* The immediate value has already been inverted, | ||
61 | + * so BIC becomes AND. | ||
62 | + */ | ||
63 | + tcg_gen_gvec_andi(MO_32, reg_ofs, reg_ofs, imm, | ||
64 | + vec_size, vec_size); | ||
65 | } else { | ||
66 | - /* VMOV, VMVN. */ | ||
67 | - tmp = tcg_temp_new_i32(); | ||
68 | - if (op == 14 && invert) { | ||
69 | - int n; | ||
70 | - uint32_t val; | ||
71 | - val = 0; | ||
72 | - for (n = 0; n < 4; n++) { | ||
73 | - if (imm & (1 << (n + (pass & 1) * 4))) | ||
74 | - val |= 0xff << (n * 8); | ||
75 | - } | ||
76 | - tcg_gen_movi_i32(tmp, val); | ||
77 | - } else { | ||
78 | - tcg_gen_movi_i32(tmp, imm); | ||
79 | - } | ||
80 | + tcg_gen_gvec_ori(MO_32, reg_ofs, reg_ofs, imm, | ||
81 | + vec_size, vec_size); | ||
82 | + } | ||
83 | + } else { | ||
84 | + /* VMOV, VMVN. */ | ||
85 | + if (op == 14 && invert) { | ||
86 | + TCGv_i64 t64 = tcg_temp_new_i64(); | ||
87 | + | ||
88 | + for (pass = 0; pass <= q; ++pass) { | ||
89 | + uint64_t val = 0; | ||
90 | + int n; | ||
91 | + | ||
92 | + for (n = 0; n < 8; n++) { | ||
93 | + if (imm & (1 << (n + pass * 8))) { | ||
94 | + val |= 0xffull << (n * 8); | ||
95 | + } | ||
96 | + } | ||
97 | + tcg_gen_movi_i64(t64, val); | ||
98 | + neon_store_reg64(t64, rd + pass); | ||
99 | + } | ||
100 | + tcg_temp_free_i64(t64); | ||
101 | + } else { | ||
102 | + tcg_gen_gvec_dup32i(reg_ofs, vec_size, vec_size, imm); | ||
103 | } | ||
104 | - neon_store_reg(rd, pass, tmp); | ||
105 | } | ||
106 | } | ||
107 | } else { /* (insn & 0x00800010 == 0x00800000) */ | ||
108 | -- | ||
109 | 2.19.1 | ||
110 | |||
111 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Move expanders for VBSL, VBIT, and VBIF from translate-a64.c. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20181011205206.3552-9-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate.h | 6 ++ | ||
11 | target/arm/translate-a64.c | 61 -------------- | ||
12 | target/arm/translate.c | 162 +++++++++++++++++++++++++++---------- | ||
13 | 3 files changed, 124 insertions(+), 105 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate.h | ||
18 | +++ b/target/arm/translate.h | ||
19 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i32 get_ahp_flag(void) | ||
20 | return ret; | ||
21 | } | ||
22 | |||
23 | + | ||
24 | +/* Vector operations shared between ARM and AArch64. */ | ||
25 | +extern const GVecGen3 bsl_op; | ||
26 | +extern const GVecGen3 bit_op; | ||
27 | +extern const GVecGen3 bif_op; | ||
28 | + | ||
29 | /* | ||
30 | * Forward to the isar_feature_* tests given a DisasContext pointer. | ||
31 | */ | ||
32 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate-a64.c | ||
35 | +++ b/target/arm/translate-a64.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_diff(DisasContext *s, uint32_t insn) | ||
37 | } | ||
38 | } | ||
39 | |||
40 | -static void gen_bsl_i64(TCGv_i64 rd, TCGv_i64 rn, TCGv_i64 rm) | ||
41 | -{ | ||
42 | - tcg_gen_xor_i64(rn, rn, rm); | ||
43 | - tcg_gen_and_i64(rn, rn, rd); | ||
44 | - tcg_gen_xor_i64(rd, rm, rn); | ||
45 | -} | ||
46 | - | ||
47 | -static void gen_bit_i64(TCGv_i64 rd, TCGv_i64 rn, TCGv_i64 rm) | ||
48 | -{ | ||
49 | - tcg_gen_xor_i64(rn, rn, rd); | ||
50 | - tcg_gen_and_i64(rn, rn, rm); | ||
51 | - tcg_gen_xor_i64(rd, rd, rn); | ||
52 | -} | ||
53 | - | ||
54 | -static void gen_bif_i64(TCGv_i64 rd, TCGv_i64 rn, TCGv_i64 rm) | ||
55 | -{ | ||
56 | - tcg_gen_xor_i64(rn, rn, rd); | ||
57 | - tcg_gen_andc_i64(rn, rn, rm); | ||
58 | - tcg_gen_xor_i64(rd, rd, rn); | ||
59 | -} | ||
60 | - | ||
61 | -static void gen_bsl_vec(unsigned vece, TCGv_vec rd, TCGv_vec rn, TCGv_vec rm) | ||
62 | -{ | ||
63 | - tcg_gen_xor_vec(vece, rn, rn, rm); | ||
64 | - tcg_gen_and_vec(vece, rn, rn, rd); | ||
65 | - tcg_gen_xor_vec(vece, rd, rm, rn); | ||
66 | -} | ||
67 | - | ||
68 | -static void gen_bit_vec(unsigned vece, TCGv_vec rd, TCGv_vec rn, TCGv_vec rm) | ||
69 | -{ | ||
70 | - tcg_gen_xor_vec(vece, rn, rn, rd); | ||
71 | - tcg_gen_and_vec(vece, rn, rn, rm); | ||
72 | - tcg_gen_xor_vec(vece, rd, rd, rn); | ||
73 | -} | ||
74 | - | ||
75 | -static void gen_bif_vec(unsigned vece, TCGv_vec rd, TCGv_vec rn, TCGv_vec rm) | ||
76 | -{ | ||
77 | - tcg_gen_xor_vec(vece, rn, rn, rd); | ||
78 | - tcg_gen_andc_vec(vece, rn, rn, rm); | ||
79 | - tcg_gen_xor_vec(vece, rd, rd, rn); | ||
80 | -} | ||
81 | - | ||
82 | /* Logic op (opcode == 3) subgroup of C3.6.16. */ | ||
83 | static void disas_simd_3same_logic(DisasContext *s, uint32_t insn) | ||
84 | { | ||
85 | - static const GVecGen3 bsl_op = { | ||
86 | - .fni8 = gen_bsl_i64, | ||
87 | - .fniv = gen_bsl_vec, | ||
88 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
89 | - .load_dest = true | ||
90 | - }; | ||
91 | - static const GVecGen3 bit_op = { | ||
92 | - .fni8 = gen_bit_i64, | ||
93 | - .fniv = gen_bit_vec, | ||
94 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
95 | - .load_dest = true | ||
96 | - }; | ||
97 | - static const GVecGen3 bif_op = { | ||
98 | - .fni8 = gen_bif_i64, | ||
99 | - .fniv = gen_bif_vec, | ||
100 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
101 | - .load_dest = true | ||
102 | - }; | ||
103 | - | ||
104 | int rd = extract32(insn, 0, 5); | ||
105 | int rn = extract32(insn, 5, 5); | ||
106 | int rm = extract32(insn, 16, 5); | ||
107 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/translate.c | ||
110 | +++ b/target/arm/translate.c | ||
111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
112 | return 0; | ||
113 | } | ||
114 | |||
115 | -/* Bitwise select. dest = c ? t : f. Clobbers T and F. */ | ||
116 | -static void gen_neon_bsl(TCGv_i32 dest, TCGv_i32 t, TCGv_i32 f, TCGv_i32 c) | ||
117 | -{ | ||
118 | - tcg_gen_and_i32(t, t, c); | ||
119 | - tcg_gen_andc_i32(f, f, c); | ||
120 | - tcg_gen_or_i32(dest, t, f); | ||
121 | -} | ||
122 | - | ||
123 | static inline void gen_neon_narrow(int size, TCGv_i32 dest, TCGv_i64 src) | ||
124 | { | ||
125 | switch (size) { | ||
126 | @@ -XXX,XX +XXX,XX @@ static int do_v81_helper(DisasContext *s, gen_helper_gvec_3_ptr *fn, | ||
127 | return 1; | ||
128 | } | ||
129 | |||
130 | +/* | ||
131 | + * Expanders for VBitOps_VBIF, VBIT, VBSL. | ||
132 | + */ | ||
133 | +static void gen_bsl_i64(TCGv_i64 rd, TCGv_i64 rn, TCGv_i64 rm) | ||
134 | +{ | ||
135 | + tcg_gen_xor_i64(rn, rn, rm); | ||
136 | + tcg_gen_and_i64(rn, rn, rd); | ||
137 | + tcg_gen_xor_i64(rd, rm, rn); | ||
138 | +} | ||
139 | + | ||
140 | +static void gen_bit_i64(TCGv_i64 rd, TCGv_i64 rn, TCGv_i64 rm) | ||
141 | +{ | ||
142 | + tcg_gen_xor_i64(rn, rn, rd); | ||
143 | + tcg_gen_and_i64(rn, rn, rm); | ||
144 | + tcg_gen_xor_i64(rd, rd, rn); | ||
145 | +} | ||
146 | + | ||
147 | +static void gen_bif_i64(TCGv_i64 rd, TCGv_i64 rn, TCGv_i64 rm) | ||
148 | +{ | ||
149 | + tcg_gen_xor_i64(rn, rn, rd); | ||
150 | + tcg_gen_andc_i64(rn, rn, rm); | ||
151 | + tcg_gen_xor_i64(rd, rd, rn); | ||
152 | +} | ||
153 | + | ||
154 | +static void gen_bsl_vec(unsigned vece, TCGv_vec rd, TCGv_vec rn, TCGv_vec rm) | ||
155 | +{ | ||
156 | + tcg_gen_xor_vec(vece, rn, rn, rm); | ||
157 | + tcg_gen_and_vec(vece, rn, rn, rd); | ||
158 | + tcg_gen_xor_vec(vece, rd, rm, rn); | ||
159 | +} | ||
160 | + | ||
161 | +static void gen_bit_vec(unsigned vece, TCGv_vec rd, TCGv_vec rn, TCGv_vec rm) | ||
162 | +{ | ||
163 | + tcg_gen_xor_vec(vece, rn, rn, rd); | ||
164 | + tcg_gen_and_vec(vece, rn, rn, rm); | ||
165 | + tcg_gen_xor_vec(vece, rd, rd, rn); | ||
166 | +} | ||
167 | + | ||
168 | +static void gen_bif_vec(unsigned vece, TCGv_vec rd, TCGv_vec rn, TCGv_vec rm) | ||
169 | +{ | ||
170 | + tcg_gen_xor_vec(vece, rn, rn, rd); | ||
171 | + tcg_gen_andc_vec(vece, rn, rn, rm); | ||
172 | + tcg_gen_xor_vec(vece, rd, rd, rn); | ||
173 | +} | ||
174 | + | ||
175 | +const GVecGen3 bsl_op = { | ||
176 | + .fni8 = gen_bsl_i64, | ||
177 | + .fniv = gen_bsl_vec, | ||
178 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
179 | + .load_dest = true | ||
180 | +}; | ||
181 | + | ||
182 | +const GVecGen3 bit_op = { | ||
183 | + .fni8 = gen_bit_i64, | ||
184 | + .fniv = gen_bit_vec, | ||
185 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
186 | + .load_dest = true | ||
187 | +}; | ||
188 | + | ||
189 | +const GVecGen3 bif_op = { | ||
190 | + .fni8 = gen_bif_i64, | ||
191 | + .fniv = gen_bif_vec, | ||
192 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
193 | + .load_dest = true | ||
194 | +}; | ||
195 | + | ||
196 | + | ||
197 | /* Translate a NEON data processing instruction. Return nonzero if the | ||
198 | instruction is invalid. | ||
199 | We process data in a mixture of 32-bit and 64-bit chunks. | ||
200 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
201 | { | ||
202 | int op; | ||
203 | int q; | ||
204 | - int rd, rn, rm; | ||
205 | + int rd, rn, rm, rd_ofs, rn_ofs, rm_ofs; | ||
206 | int size; | ||
207 | int shift; | ||
208 | int pass; | ||
209 | int count; | ||
210 | int pairwise; | ||
211 | int u; | ||
212 | + int vec_size; | ||
213 | uint32_t imm, mask; | ||
214 | TCGv_i32 tmp, tmp2, tmp3, tmp4, tmp5; | ||
215 | TCGv_ptr ptr1, ptr2, ptr3; | ||
216 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
217 | VFP_DREG_N(rn, insn); | ||
218 | VFP_DREG_M(rm, insn); | ||
219 | size = (insn >> 20) & 3; | ||
220 | + vec_size = q ? 16 : 8; | ||
221 | + rd_ofs = neon_reg_offset(rd, 0); | ||
222 | + rn_ofs = neon_reg_offset(rn, 0); | ||
223 | + rm_ofs = neon_reg_offset(rm, 0); | ||
224 | + | ||
225 | if ((insn & (1 << 23)) == 0) { | ||
226 | /* Three register same length. */ | ||
227 | op = ((insn >> 7) & 0x1e) | ((insn >> 4) & 1); | ||
228 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
229 | q, rd, rn, rm); | ||
230 | } | ||
231 | return 1; | ||
232 | + | ||
233 | + case NEON_3R_LOGIC: /* Logic ops. */ | ||
234 | + switch ((u << 2) | size) { | ||
235 | + case 0: /* VAND */ | ||
236 | + tcg_gen_gvec_and(0, rd_ofs, rn_ofs, rm_ofs, | ||
237 | + vec_size, vec_size); | ||
238 | + break; | ||
239 | + case 1: /* VBIC */ | ||
240 | + tcg_gen_gvec_andc(0, rd_ofs, rn_ofs, rm_ofs, | ||
241 | + vec_size, vec_size); | ||
242 | + break; | ||
243 | + case 2: | ||
244 | + if (rn == rm) { | ||
245 | + /* VMOV */ | ||
246 | + tcg_gen_gvec_mov(0, rd_ofs, rn_ofs, vec_size, vec_size); | ||
247 | + } else { | ||
248 | + /* VORR */ | ||
249 | + tcg_gen_gvec_or(0, rd_ofs, rn_ofs, rm_ofs, | ||
250 | + vec_size, vec_size); | ||
251 | + } | ||
252 | + break; | ||
253 | + case 3: /* VORN */ | ||
254 | + tcg_gen_gvec_orc(0, rd_ofs, rn_ofs, rm_ofs, | ||
255 | + vec_size, vec_size); | ||
256 | + break; | ||
257 | + case 4: /* VEOR */ | ||
258 | + tcg_gen_gvec_xor(0, rd_ofs, rn_ofs, rm_ofs, | ||
259 | + vec_size, vec_size); | ||
260 | + break; | ||
261 | + case 5: /* VBSL */ | ||
262 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, | ||
263 | + vec_size, vec_size, &bsl_op); | ||
264 | + break; | ||
265 | + case 6: /* VBIT */ | ||
266 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, | ||
267 | + vec_size, vec_size, &bit_op); | ||
268 | + break; | ||
269 | + case 7: /* VBIF */ | ||
270 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, | ||
271 | + vec_size, vec_size, &bif_op); | ||
272 | + break; | ||
273 | + } | ||
274 | + return 0; | ||
275 | } | ||
276 | - if (size == 3 && op != NEON_3R_LOGIC) { | ||
277 | + if (size == 3) { | ||
278 | /* 64-bit element instructions. */ | ||
279 | for (pass = 0; pass < (q ? 2 : 1); pass++) { | ||
280 | neon_load_reg64(cpu_V0, rn + pass); | ||
281 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
282 | case NEON_3R_VRHADD: | ||
283 | GEN_NEON_INTEGER_OP(rhadd); | ||
284 | break; | ||
285 | - case NEON_3R_LOGIC: /* Logic ops. */ | ||
286 | - switch ((u << 2) | size) { | ||
287 | - case 0: /* VAND */ | ||
288 | - tcg_gen_and_i32(tmp, tmp, tmp2); | ||
289 | - break; | ||
290 | - case 1: /* BIC */ | ||
291 | - tcg_gen_andc_i32(tmp, tmp, tmp2); | ||
292 | - break; | ||
293 | - case 2: /* VORR */ | ||
294 | - tcg_gen_or_i32(tmp, tmp, tmp2); | ||
295 | - break; | ||
296 | - case 3: /* VORN */ | ||
297 | - tcg_gen_orc_i32(tmp, tmp, tmp2); | ||
298 | - break; | ||
299 | - case 4: /* VEOR */ | ||
300 | - tcg_gen_xor_i32(tmp, tmp, tmp2); | ||
301 | - break; | ||
302 | - case 5: /* VBSL */ | ||
303 | - tmp3 = neon_load_reg(rd, pass); | ||
304 | - gen_neon_bsl(tmp, tmp, tmp2, tmp3); | ||
305 | - tcg_temp_free_i32(tmp3); | ||
306 | - break; | ||
307 | - case 6: /* VBIT */ | ||
308 | - tmp3 = neon_load_reg(rd, pass); | ||
309 | - gen_neon_bsl(tmp, tmp, tmp3, tmp2); | ||
310 | - tcg_temp_free_i32(tmp3); | ||
311 | - break; | ||
312 | - case 7: /* VBIF */ | ||
313 | - tmp3 = neon_load_reg(rd, pass); | ||
314 | - gen_neon_bsl(tmp, tmp3, tmp, tmp2); | ||
315 | - tcg_temp_free_i32(tmp3); | ||
316 | - break; | ||
317 | - } | ||
318 | - break; | ||
319 | case NEON_3R_VHSUB: | ||
320 | GEN_NEON_INTEGER_OP(hsub); | ||
321 | break; | ||
322 | -- | ||
323 | 2.19.1 | ||
324 | |||
325 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Message-id: 20181011205206.3552-10-richard.henderson@linaro.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 29 ++++++++++------------------- | ||
9 | 1 file changed, 10 insertions(+), 19 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
16 | break; | ||
17 | } | ||
18 | return 0; | ||
19 | + | ||
20 | + case NEON_3R_VADD_VSUB: | ||
21 | + if (u) { | ||
22 | + tcg_gen_gvec_sub(size, rd_ofs, rn_ofs, rm_ofs, | ||
23 | + vec_size, vec_size); | ||
24 | + } else { | ||
25 | + tcg_gen_gvec_add(size, rd_ofs, rn_ofs, rm_ofs, | ||
26 | + vec_size, vec_size); | ||
27 | + } | ||
28 | + return 0; | ||
29 | } | ||
30 | if (size == 3) { | ||
31 | /* 64-bit element instructions. */ | ||
32 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
33 | cpu_V1, cpu_V0); | ||
34 | } | ||
35 | break; | ||
36 | - case NEON_3R_VADD_VSUB: | ||
37 | - if (u) { | ||
38 | - tcg_gen_sub_i64(CPU_V001); | ||
39 | - } else { | ||
40 | - tcg_gen_add_i64(CPU_V001); | ||
41 | - } | ||
42 | - break; | ||
43 | default: | ||
44 | abort(); | ||
45 | } | ||
46 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
47 | tmp2 = neon_load_reg(rd, pass); | ||
48 | gen_neon_add(size, tmp, tmp2); | ||
49 | break; | ||
50 | - case NEON_3R_VADD_VSUB: | ||
51 | - if (!u) { /* VADD */ | ||
52 | - gen_neon_add(size, tmp, tmp2); | ||
53 | - } else { /* VSUB */ | ||
54 | - switch (size) { | ||
55 | - case 0: gen_helper_neon_sub_u8(tmp, tmp, tmp2); break; | ||
56 | - case 1: gen_helper_neon_sub_u16(tmp, tmp, tmp2); break; | ||
57 | - case 2: tcg_gen_sub_i32(tmp, tmp, tmp2); break; | ||
58 | - default: abort(); | ||
59 | - } | ||
60 | - } | ||
61 | - break; | ||
62 | case NEON_3R_VTST_VCEQ: | ||
63 | if (!u) { /* VTST */ | ||
64 | switch (size) { | ||
65 | -- | ||
66 | 2.19.1 | ||
67 | |||
68 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Message-id: 20181011205206.3552-11-richard.henderson@linaro.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 16 ++++++++-------- | ||
9 | 1 file changed, 8 insertions(+), 8 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
16 | tcg_temp_free_ptr(ptr1); | ||
17 | tcg_temp_free_ptr(ptr2); | ||
18 | break; | ||
19 | + | ||
20 | + case NEON_2RM_VMVN: | ||
21 | + tcg_gen_gvec_not(0, rd_ofs, rm_ofs, vec_size, vec_size); | ||
22 | + break; | ||
23 | + case NEON_2RM_VNEG: | ||
24 | + tcg_gen_gvec_neg(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
25 | + break; | ||
26 | + | ||
27 | default: | ||
28 | elementwise: | ||
29 | for (pass = 0; pass < (q ? 4 : 2); pass++) { | ||
30 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
31 | case NEON_2RM_VCNT: | ||
32 | gen_helper_neon_cnt_u8(tmp, tmp); | ||
33 | break; | ||
34 | - case NEON_2RM_VMVN: | ||
35 | - tcg_gen_not_i32(tmp, tmp); | ||
36 | - break; | ||
37 | case NEON_2RM_VQABS: | ||
38 | switch (size) { | ||
39 | case 0: | ||
40 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
41 | default: abort(); | ||
42 | } | ||
43 | break; | ||
44 | - case NEON_2RM_VNEG: | ||
45 | - tmp2 = tcg_const_i32(0); | ||
46 | - gen_neon_rsb(size, tmp, tmp2); | ||
47 | - tcg_temp_free_i32(tmp2); | ||
48 | - break; | ||
49 | case NEON_2RM_VCGT0_F: | ||
50 | { | ||
51 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
52 | -- | ||
53 | 2.19.1 | ||
54 | |||
55 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Message-id: 20181011205206.3552-12-richard.henderson@linaro.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 31 +++++++++++++++---------------- | ||
9 | 1 file changed, 15 insertions(+), 16 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate.c | ||
14 | +++ b/target/arm/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
16 | vec_size, vec_size); | ||
17 | } | ||
18 | return 0; | ||
19 | + | ||
20 | + case NEON_3R_VMUL: /* VMUL */ | ||
21 | + if (u) { | ||
22 | + /* Polynomial case allows only P8 and is handled below. */ | ||
23 | + if (size != 0) { | ||
24 | + return 1; | ||
25 | + } | ||
26 | + } else { | ||
27 | + tcg_gen_gvec_mul(size, rd_ofs, rn_ofs, rm_ofs, | ||
28 | + vec_size, vec_size); | ||
29 | + return 0; | ||
30 | + } | ||
31 | + break; | ||
32 | } | ||
33 | if (size == 3) { | ||
34 | /* 64-bit element instructions. */ | ||
35 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
36 | return 1; | ||
37 | } | ||
38 | break; | ||
39 | - case NEON_3R_VMUL: | ||
40 | - if (u && (size != 0)) { | ||
41 | - /* UNDEF on invalid size for polynomial subcase */ | ||
42 | - return 1; | ||
43 | - } | ||
44 | - break; | ||
45 | case NEON_3R_VFM_VQRDMLSH: | ||
46 | if (!arm_dc_feature(s, ARM_FEATURE_VFP4)) { | ||
47 | return 1; | ||
48 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
49 | } | ||
50 | break; | ||
51 | case NEON_3R_VMUL: | ||
52 | - if (u) { /* polynomial */ | ||
53 | - gen_helper_neon_mul_p8(tmp, tmp, tmp2); | ||
54 | - } else { /* Integer */ | ||
55 | - switch (size) { | ||
56 | - case 0: gen_helper_neon_mul_u8(tmp, tmp, tmp2); break; | ||
57 | - case 1: gen_helper_neon_mul_u16(tmp, tmp, tmp2); break; | ||
58 | - case 2: tcg_gen_mul_i32(tmp, tmp, tmp2); break; | ||
59 | - default: abort(); | ||
60 | - } | ||
61 | - } | ||
62 | + /* VMUL.P8; other cases already eliminated. */ | ||
63 | + gen_helper_neon_mul_p8(tmp, tmp, tmp2); | ||
64 | break; | ||
65 | case NEON_3R_VPMAX: | ||
66 | GEN_NEON_INTEGER_OP(pmax); | ||
67 | -- | ||
68 | 2.19.1 | ||
69 | |||
70 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Move ssra_op and usra_op expanders from translate-a64.c. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20181011205206.3552-14-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate.h | 2 + | ||
11 | target/arm/translate-a64.c | 106 ---------------------------- | ||
12 | target/arm/translate.c | 139 ++++++++++++++++++++++++++++++++++--- | ||
13 | 3 files changed, 130 insertions(+), 117 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate.h | ||
18 | +++ b/target/arm/translate.h | ||
19 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i32 get_ahp_flag(void) | ||
20 | extern const GVecGen3 bsl_op; | ||
21 | extern const GVecGen3 bit_op; | ||
22 | extern const GVecGen3 bif_op; | ||
23 | +extern const GVecGen2i ssra_op[4]; | ||
24 | +extern const GVecGen2i usra_op[4]; | ||
25 | |||
26 | /* | ||
27 | * Forward to the isar_feature_* tests given a DisasContext pointer. | ||
28 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/translate-a64.c | ||
31 | +++ b/target/arm/translate-a64.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_two_reg_misc(DisasContext *s, uint32_t insn) | ||
33 | } | ||
34 | } | ||
35 | |||
36 | -static void gen_ssra8_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
37 | -{ | ||
38 | - tcg_gen_vec_sar8i_i64(a, a, shift); | ||
39 | - tcg_gen_vec_add8_i64(d, d, a); | ||
40 | -} | ||
41 | - | ||
42 | -static void gen_ssra16_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
43 | -{ | ||
44 | - tcg_gen_vec_sar16i_i64(a, a, shift); | ||
45 | - tcg_gen_vec_add16_i64(d, d, a); | ||
46 | -} | ||
47 | - | ||
48 | -static void gen_ssra32_i32(TCGv_i32 d, TCGv_i32 a, int32_t shift) | ||
49 | -{ | ||
50 | - tcg_gen_sari_i32(a, a, shift); | ||
51 | - tcg_gen_add_i32(d, d, a); | ||
52 | -} | ||
53 | - | ||
54 | -static void gen_ssra64_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
55 | -{ | ||
56 | - tcg_gen_sari_i64(a, a, shift); | ||
57 | - tcg_gen_add_i64(d, d, a); | ||
58 | -} | ||
59 | - | ||
60 | -static void gen_ssra_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
61 | -{ | ||
62 | - tcg_gen_sari_vec(vece, a, a, sh); | ||
63 | - tcg_gen_add_vec(vece, d, d, a); | ||
64 | -} | ||
65 | - | ||
66 | -static void gen_usra8_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
67 | -{ | ||
68 | - tcg_gen_vec_shr8i_i64(a, a, shift); | ||
69 | - tcg_gen_vec_add8_i64(d, d, a); | ||
70 | -} | ||
71 | - | ||
72 | -static void gen_usra16_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
73 | -{ | ||
74 | - tcg_gen_vec_shr16i_i64(a, a, shift); | ||
75 | - tcg_gen_vec_add16_i64(d, d, a); | ||
76 | -} | ||
77 | - | ||
78 | -static void gen_usra32_i32(TCGv_i32 d, TCGv_i32 a, int32_t shift) | ||
79 | -{ | ||
80 | - tcg_gen_shri_i32(a, a, shift); | ||
81 | - tcg_gen_add_i32(d, d, a); | ||
82 | -} | ||
83 | - | ||
84 | -static void gen_usra64_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
85 | -{ | ||
86 | - tcg_gen_shri_i64(a, a, shift); | ||
87 | - tcg_gen_add_i64(d, d, a); | ||
88 | -} | ||
89 | - | ||
90 | -static void gen_usra_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
91 | -{ | ||
92 | - tcg_gen_shri_vec(vece, a, a, sh); | ||
93 | - tcg_gen_add_vec(vece, d, d, a); | ||
94 | -} | ||
95 | - | ||
96 | static void gen_shr8_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
97 | { | ||
98 | uint64_t mask = dup_const(MO_8, 0xff >> shift); | ||
99 | @@ -XXX,XX +XXX,XX @@ static void gen_shr_ins_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
100 | static void handle_vec_simd_shri(DisasContext *s, bool is_q, bool is_u, | ||
101 | int immh, int immb, int opcode, int rn, int rd) | ||
102 | { | ||
103 | - static const GVecGen2i ssra_op[4] = { | ||
104 | - { .fni8 = gen_ssra8_i64, | ||
105 | - .fniv = gen_ssra_vec, | ||
106 | - .load_dest = true, | ||
107 | - .opc = INDEX_op_sari_vec, | ||
108 | - .vece = MO_8 }, | ||
109 | - { .fni8 = gen_ssra16_i64, | ||
110 | - .fniv = gen_ssra_vec, | ||
111 | - .load_dest = true, | ||
112 | - .opc = INDEX_op_sari_vec, | ||
113 | - .vece = MO_16 }, | ||
114 | - { .fni4 = gen_ssra32_i32, | ||
115 | - .fniv = gen_ssra_vec, | ||
116 | - .load_dest = true, | ||
117 | - .opc = INDEX_op_sari_vec, | ||
118 | - .vece = MO_32 }, | ||
119 | - { .fni8 = gen_ssra64_i64, | ||
120 | - .fniv = gen_ssra_vec, | ||
121 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
122 | - .load_dest = true, | ||
123 | - .opc = INDEX_op_sari_vec, | ||
124 | - .vece = MO_64 }, | ||
125 | - }; | ||
126 | - static const GVecGen2i usra_op[4] = { | ||
127 | - { .fni8 = gen_usra8_i64, | ||
128 | - .fniv = gen_usra_vec, | ||
129 | - .load_dest = true, | ||
130 | - .opc = INDEX_op_shri_vec, | ||
131 | - .vece = MO_8, }, | ||
132 | - { .fni8 = gen_usra16_i64, | ||
133 | - .fniv = gen_usra_vec, | ||
134 | - .load_dest = true, | ||
135 | - .opc = INDEX_op_shri_vec, | ||
136 | - .vece = MO_16, }, | ||
137 | - { .fni4 = gen_usra32_i32, | ||
138 | - .fniv = gen_usra_vec, | ||
139 | - .load_dest = true, | ||
140 | - .opc = INDEX_op_shri_vec, | ||
141 | - .vece = MO_32, }, | ||
142 | - { .fni8 = gen_usra64_i64, | ||
143 | - .fniv = gen_usra_vec, | ||
144 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
145 | - .load_dest = true, | ||
146 | - .opc = INDEX_op_shri_vec, | ||
147 | - .vece = MO_64, }, | ||
148 | - }; | ||
149 | static const GVecGen2i sri_op[4] = { | ||
150 | { .fni8 = gen_shr8_ins_i64, | ||
151 | .fniv = gen_shr_ins_vec, | ||
152 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/target/arm/translate.c | ||
155 | +++ b/target/arm/translate.c | ||
156 | @@ -XXX,XX +XXX,XX @@ const GVecGen3 bif_op = { | ||
157 | .load_dest = true | ||
158 | }; | ||
159 | |||
160 | +static void gen_ssra8_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
161 | +{ | ||
162 | + tcg_gen_vec_sar8i_i64(a, a, shift); | ||
163 | + tcg_gen_vec_add8_i64(d, d, a); | ||
164 | +} | ||
165 | + | ||
166 | +static void gen_ssra16_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
167 | +{ | ||
168 | + tcg_gen_vec_sar16i_i64(a, a, shift); | ||
169 | + tcg_gen_vec_add16_i64(d, d, a); | ||
170 | +} | ||
171 | + | ||
172 | +static void gen_ssra32_i32(TCGv_i32 d, TCGv_i32 a, int32_t shift) | ||
173 | +{ | ||
174 | + tcg_gen_sari_i32(a, a, shift); | ||
175 | + tcg_gen_add_i32(d, d, a); | ||
176 | +} | ||
177 | + | ||
178 | +static void gen_ssra64_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
179 | +{ | ||
180 | + tcg_gen_sari_i64(a, a, shift); | ||
181 | + tcg_gen_add_i64(d, d, a); | ||
182 | +} | ||
183 | + | ||
184 | +static void gen_ssra_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
185 | +{ | ||
186 | + tcg_gen_sari_vec(vece, a, a, sh); | ||
187 | + tcg_gen_add_vec(vece, d, d, a); | ||
188 | +} | ||
189 | + | ||
190 | +const GVecGen2i ssra_op[4] = { | ||
191 | + { .fni8 = gen_ssra8_i64, | ||
192 | + .fniv = gen_ssra_vec, | ||
193 | + .load_dest = true, | ||
194 | + .opc = INDEX_op_sari_vec, | ||
195 | + .vece = MO_8 }, | ||
196 | + { .fni8 = gen_ssra16_i64, | ||
197 | + .fniv = gen_ssra_vec, | ||
198 | + .load_dest = true, | ||
199 | + .opc = INDEX_op_sari_vec, | ||
200 | + .vece = MO_16 }, | ||
201 | + { .fni4 = gen_ssra32_i32, | ||
202 | + .fniv = gen_ssra_vec, | ||
203 | + .load_dest = true, | ||
204 | + .opc = INDEX_op_sari_vec, | ||
205 | + .vece = MO_32 }, | ||
206 | + { .fni8 = gen_ssra64_i64, | ||
207 | + .fniv = gen_ssra_vec, | ||
208 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
209 | + .load_dest = true, | ||
210 | + .opc = INDEX_op_sari_vec, | ||
211 | + .vece = MO_64 }, | ||
212 | +}; | ||
213 | + | ||
214 | +static void gen_usra8_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
215 | +{ | ||
216 | + tcg_gen_vec_shr8i_i64(a, a, shift); | ||
217 | + tcg_gen_vec_add8_i64(d, d, a); | ||
218 | +} | ||
219 | + | ||
220 | +static void gen_usra16_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
221 | +{ | ||
222 | + tcg_gen_vec_shr16i_i64(a, a, shift); | ||
223 | + tcg_gen_vec_add16_i64(d, d, a); | ||
224 | +} | ||
225 | + | ||
226 | +static void gen_usra32_i32(TCGv_i32 d, TCGv_i32 a, int32_t shift) | ||
227 | +{ | ||
228 | + tcg_gen_shri_i32(a, a, shift); | ||
229 | + tcg_gen_add_i32(d, d, a); | ||
230 | +} | ||
231 | + | ||
232 | +static void gen_usra64_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
233 | +{ | ||
234 | + tcg_gen_shri_i64(a, a, shift); | ||
235 | + tcg_gen_add_i64(d, d, a); | ||
236 | +} | ||
237 | + | ||
238 | +static void gen_usra_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
239 | +{ | ||
240 | + tcg_gen_shri_vec(vece, a, a, sh); | ||
241 | + tcg_gen_add_vec(vece, d, d, a); | ||
242 | +} | ||
243 | + | ||
244 | +const GVecGen2i usra_op[4] = { | ||
245 | + { .fni8 = gen_usra8_i64, | ||
246 | + .fniv = gen_usra_vec, | ||
247 | + .load_dest = true, | ||
248 | + .opc = INDEX_op_shri_vec, | ||
249 | + .vece = MO_8, }, | ||
250 | + { .fni8 = gen_usra16_i64, | ||
251 | + .fniv = gen_usra_vec, | ||
252 | + .load_dest = true, | ||
253 | + .opc = INDEX_op_shri_vec, | ||
254 | + .vece = MO_16, }, | ||
255 | + { .fni4 = gen_usra32_i32, | ||
256 | + .fniv = gen_usra_vec, | ||
257 | + .load_dest = true, | ||
258 | + .opc = INDEX_op_shri_vec, | ||
259 | + .vece = MO_32, }, | ||
260 | + { .fni8 = gen_usra64_i64, | ||
261 | + .fniv = gen_usra_vec, | ||
262 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
263 | + .load_dest = true, | ||
264 | + .opc = INDEX_op_shri_vec, | ||
265 | + .vece = MO_64, }, | ||
266 | +}; | ||
267 | |||
268 | /* Translate a NEON data processing instruction. Return nonzero if the | ||
269 | instruction is invalid. | ||
270 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
271 | } | ||
272 | return 0; | ||
273 | |||
274 | + case 1: /* VSRA */ | ||
275 | + /* Right shift comes here negative. */ | ||
276 | + shift = -shift; | ||
277 | + /* Shifts larger than the element size are architecturally | ||
278 | + * valid. Unsigned results in all zeros; signed results | ||
279 | + * in all sign bits. | ||
280 | + */ | ||
281 | + if (!u) { | ||
282 | + tcg_gen_gvec_2i(rd_ofs, rm_ofs, vec_size, vec_size, | ||
283 | + MIN(shift, (8 << size) - 1), | ||
284 | + &ssra_op[size]); | ||
285 | + } else if (shift >= 8 << size) { | ||
286 | + /* rd += 0 */ | ||
287 | + } else { | ||
288 | + tcg_gen_gvec_2i(rd_ofs, rm_ofs, vec_size, vec_size, | ||
289 | + shift, &usra_op[size]); | ||
290 | + } | ||
291 | + return 0; | ||
292 | + | ||
293 | case 5: /* VSHL, VSLI */ | ||
294 | if (!u) { /* VSHL */ | ||
295 | /* Shifts larger than the element size are | ||
296 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
297 | neon_load_reg64(cpu_V0, rm + pass); | ||
298 | tcg_gen_movi_i64(cpu_V1, imm); | ||
299 | switch (op) { | ||
300 | - case 1: /* VSRA */ | ||
301 | - if (u) | ||
302 | - gen_helper_neon_shl_u64(cpu_V0, cpu_V0, cpu_V1); | ||
303 | - else | ||
304 | - gen_helper_neon_shl_s64(cpu_V0, cpu_V0, cpu_V1); | ||
305 | - break; | ||
306 | case 2: /* VRSHR */ | ||
307 | case 3: /* VRSRA */ | ||
308 | if (u) | ||
309 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
310 | default: | ||
311 | g_assert_not_reached(); | ||
312 | } | ||
313 | - if (op == 1 || op == 3) { | ||
314 | + if (op == 3) { | ||
315 | /* Accumulate. */ | ||
316 | neon_load_reg64(cpu_V1, rd + pass); | ||
317 | tcg_gen_add_i64(cpu_V0, cpu_V0, cpu_V1); | ||
318 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
319 | tmp2 = tcg_temp_new_i32(); | ||
320 | tcg_gen_movi_i32(tmp2, imm); | ||
321 | switch (op) { | ||
322 | - case 1: /* VSRA */ | ||
323 | - GEN_NEON_INTEGER_OP(shl); | ||
324 | - break; | ||
325 | case 2: /* VRSHR */ | ||
326 | case 3: /* VRSRA */ | ||
327 | GEN_NEON_INTEGER_OP(rshl); | ||
328 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
329 | } | ||
330 | tcg_temp_free_i32(tmp2); | ||
331 | |||
332 | - if (op == 1 || op == 3) { | ||
333 | + if (op == 3) { | ||
334 | /* Accumulate. */ | ||
335 | tmp2 = neon_load_reg(rd, pass); | ||
336 | gen_neon_add(size, tmp, tmp2); | ||
337 | -- | ||
338 | 2.19.1 | ||
339 | |||
340 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Move shi_op and sli_op expanders from translate-a64.c. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20181011205206.3552-15-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate.h | 2 + | ||
11 | target/arm/translate-a64.c | 152 +---------------------- | ||
12 | target/arm/translate.c | 244 ++++++++++++++++++++++++++----------- | ||
13 | 3 files changed, 179 insertions(+), 219 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate.h | ||
18 | +++ b/target/arm/translate.h | ||
19 | @@ -XXX,XX +XXX,XX @@ extern const GVecGen3 bit_op; | ||
20 | extern const GVecGen3 bif_op; | ||
21 | extern const GVecGen2i ssra_op[4]; | ||
22 | extern const GVecGen2i usra_op[4]; | ||
23 | +extern const GVecGen2i sri_op[4]; | ||
24 | +extern const GVecGen2i sli_op[4]; | ||
25 | |||
26 | /* | ||
27 | * Forward to the isar_feature_* tests given a DisasContext pointer. | ||
28 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/translate-a64.c | ||
31 | +++ b/target/arm/translate-a64.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_two_reg_misc(DisasContext *s, uint32_t insn) | ||
33 | } | ||
34 | } | ||
35 | |||
36 | -static void gen_shr8_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
37 | -{ | ||
38 | - uint64_t mask = dup_const(MO_8, 0xff >> shift); | ||
39 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
40 | - | ||
41 | - tcg_gen_shri_i64(t, a, shift); | ||
42 | - tcg_gen_andi_i64(t, t, mask); | ||
43 | - tcg_gen_andi_i64(d, d, ~mask); | ||
44 | - tcg_gen_or_i64(d, d, t); | ||
45 | - tcg_temp_free_i64(t); | ||
46 | -} | ||
47 | - | ||
48 | -static void gen_shr16_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
49 | -{ | ||
50 | - uint64_t mask = dup_const(MO_16, 0xffff >> shift); | ||
51 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
52 | - | ||
53 | - tcg_gen_shri_i64(t, a, shift); | ||
54 | - tcg_gen_andi_i64(t, t, mask); | ||
55 | - tcg_gen_andi_i64(d, d, ~mask); | ||
56 | - tcg_gen_or_i64(d, d, t); | ||
57 | - tcg_temp_free_i64(t); | ||
58 | -} | ||
59 | - | ||
60 | -static void gen_shr32_ins_i32(TCGv_i32 d, TCGv_i32 a, int32_t shift) | ||
61 | -{ | ||
62 | - tcg_gen_shri_i32(a, a, shift); | ||
63 | - tcg_gen_deposit_i32(d, d, a, 0, 32 - shift); | ||
64 | -} | ||
65 | - | ||
66 | -static void gen_shr64_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
67 | -{ | ||
68 | - tcg_gen_shri_i64(a, a, shift); | ||
69 | - tcg_gen_deposit_i64(d, d, a, 0, 64 - shift); | ||
70 | -} | ||
71 | - | ||
72 | -static void gen_shr_ins_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
73 | -{ | ||
74 | - uint64_t mask = (2ull << ((8 << vece) - 1)) - 1; | ||
75 | - TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
76 | - TCGv_vec m = tcg_temp_new_vec_matching(d); | ||
77 | - | ||
78 | - tcg_gen_dupi_vec(vece, m, mask ^ (mask >> sh)); | ||
79 | - tcg_gen_shri_vec(vece, t, a, sh); | ||
80 | - tcg_gen_and_vec(vece, d, d, m); | ||
81 | - tcg_gen_or_vec(vece, d, d, t); | ||
82 | - | ||
83 | - tcg_temp_free_vec(t); | ||
84 | - tcg_temp_free_vec(m); | ||
85 | -} | ||
86 | - | ||
87 | /* SSHR[RA]/USHR[RA] - Vector shift right (optional rounding/accumulate) */ | ||
88 | static void handle_vec_simd_shri(DisasContext *s, bool is_q, bool is_u, | ||
89 | int immh, int immb, int opcode, int rn, int rd) | ||
90 | { | ||
91 | - static const GVecGen2i sri_op[4] = { | ||
92 | - { .fni8 = gen_shr8_ins_i64, | ||
93 | - .fniv = gen_shr_ins_vec, | ||
94 | - .load_dest = true, | ||
95 | - .opc = INDEX_op_shri_vec, | ||
96 | - .vece = MO_8 }, | ||
97 | - { .fni8 = gen_shr16_ins_i64, | ||
98 | - .fniv = gen_shr_ins_vec, | ||
99 | - .load_dest = true, | ||
100 | - .opc = INDEX_op_shri_vec, | ||
101 | - .vece = MO_16 }, | ||
102 | - { .fni4 = gen_shr32_ins_i32, | ||
103 | - .fniv = gen_shr_ins_vec, | ||
104 | - .load_dest = true, | ||
105 | - .opc = INDEX_op_shri_vec, | ||
106 | - .vece = MO_32 }, | ||
107 | - { .fni8 = gen_shr64_ins_i64, | ||
108 | - .fniv = gen_shr_ins_vec, | ||
109 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
110 | - .load_dest = true, | ||
111 | - .opc = INDEX_op_shri_vec, | ||
112 | - .vece = MO_64 }, | ||
113 | - }; | ||
114 | - | ||
115 | int size = 32 - clz32(immh) - 1; | ||
116 | int immhb = immh << 3 | immb; | ||
117 | int shift = 2 * (8 << size) - immhb; | ||
118 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shri(DisasContext *s, bool is_q, bool is_u, | ||
119 | clear_vec_high(s, is_q, rd); | ||
120 | } | ||
121 | |||
122 | -static void gen_shl8_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
123 | -{ | ||
124 | - uint64_t mask = dup_const(MO_8, 0xff << shift); | ||
125 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
126 | - | ||
127 | - tcg_gen_shli_i64(t, a, shift); | ||
128 | - tcg_gen_andi_i64(t, t, mask); | ||
129 | - tcg_gen_andi_i64(d, d, ~mask); | ||
130 | - tcg_gen_or_i64(d, d, t); | ||
131 | - tcg_temp_free_i64(t); | ||
132 | -} | ||
133 | - | ||
134 | -static void gen_shl16_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
135 | -{ | ||
136 | - uint64_t mask = dup_const(MO_16, 0xffff << shift); | ||
137 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
138 | - | ||
139 | - tcg_gen_shli_i64(t, a, shift); | ||
140 | - tcg_gen_andi_i64(t, t, mask); | ||
141 | - tcg_gen_andi_i64(d, d, ~mask); | ||
142 | - tcg_gen_or_i64(d, d, t); | ||
143 | - tcg_temp_free_i64(t); | ||
144 | -} | ||
145 | - | ||
146 | -static void gen_shl32_ins_i32(TCGv_i32 d, TCGv_i32 a, int32_t shift) | ||
147 | -{ | ||
148 | - tcg_gen_deposit_i32(d, d, a, shift, 32 - shift); | ||
149 | -} | ||
150 | - | ||
151 | -static void gen_shl64_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
152 | -{ | ||
153 | - tcg_gen_deposit_i64(d, d, a, shift, 64 - shift); | ||
154 | -} | ||
155 | - | ||
156 | -static void gen_shl_ins_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
157 | -{ | ||
158 | - uint64_t mask = (1ull << sh) - 1; | ||
159 | - TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
160 | - TCGv_vec m = tcg_temp_new_vec_matching(d); | ||
161 | - | ||
162 | - tcg_gen_dupi_vec(vece, m, mask); | ||
163 | - tcg_gen_shli_vec(vece, t, a, sh); | ||
164 | - tcg_gen_and_vec(vece, d, d, m); | ||
165 | - tcg_gen_or_vec(vece, d, d, t); | ||
166 | - | ||
167 | - tcg_temp_free_vec(t); | ||
168 | - tcg_temp_free_vec(m); | ||
169 | -} | ||
170 | - | ||
171 | /* SHL/SLI - Vector shift left */ | ||
172 | static void handle_vec_simd_shli(DisasContext *s, bool is_q, bool insert, | ||
173 | int immh, int immb, int opcode, int rn, int rd) | ||
174 | { | ||
175 | - static const GVecGen2i shi_op[4] = { | ||
176 | - { .fni8 = gen_shl8_ins_i64, | ||
177 | - .fniv = gen_shl_ins_vec, | ||
178 | - .opc = INDEX_op_shli_vec, | ||
179 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
180 | - .load_dest = true, | ||
181 | - .vece = MO_8 }, | ||
182 | - { .fni8 = gen_shl16_ins_i64, | ||
183 | - .fniv = gen_shl_ins_vec, | ||
184 | - .opc = INDEX_op_shli_vec, | ||
185 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
186 | - .load_dest = true, | ||
187 | - .vece = MO_16 }, | ||
188 | - { .fni4 = gen_shl32_ins_i32, | ||
189 | - .fniv = gen_shl_ins_vec, | ||
190 | - .opc = INDEX_op_shli_vec, | ||
191 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
192 | - .load_dest = true, | ||
193 | - .vece = MO_32 }, | ||
194 | - { .fni8 = gen_shl64_ins_i64, | ||
195 | - .fniv = gen_shl_ins_vec, | ||
196 | - .opc = INDEX_op_shli_vec, | ||
197 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
198 | - .load_dest = true, | ||
199 | - .vece = MO_64 }, | ||
200 | - }; | ||
201 | int size = 32 - clz32(immh) - 1; | ||
202 | int immhb = immh << 3 | immb; | ||
203 | int shift = immhb - (8 << size); | ||
204 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shli(DisasContext *s, bool is_q, bool insert, | ||
205 | } | ||
206 | |||
207 | if (insert) { | ||
208 | - gen_gvec_op2i(s, is_q, rd, rn, shift, &shi_op[size]); | ||
209 | + gen_gvec_op2i(s, is_q, rd, rn, shift, &sli_op[size]); | ||
210 | } else { | ||
211 | gen_gvec_fn2i(s, is_q, rd, rn, shift, tcg_gen_gvec_shli, size); | ||
212 | } | ||
213 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
214 | index XXXXXXX..XXXXXXX 100644 | ||
215 | --- a/target/arm/translate.c | ||
216 | +++ b/target/arm/translate.c | ||
217 | @@ -XXX,XX +XXX,XX @@ const GVecGen2i usra_op[4] = { | ||
218 | .vece = MO_64, }, | ||
219 | }; | ||
220 | |||
221 | +static void gen_shr8_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
222 | +{ | ||
223 | + uint64_t mask = dup_const(MO_8, 0xff >> shift); | ||
224 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
225 | + | ||
226 | + tcg_gen_shri_i64(t, a, shift); | ||
227 | + tcg_gen_andi_i64(t, t, mask); | ||
228 | + tcg_gen_andi_i64(d, d, ~mask); | ||
229 | + tcg_gen_or_i64(d, d, t); | ||
230 | + tcg_temp_free_i64(t); | ||
231 | +} | ||
232 | + | ||
233 | +static void gen_shr16_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
234 | +{ | ||
235 | + uint64_t mask = dup_const(MO_16, 0xffff >> shift); | ||
236 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
237 | + | ||
238 | + tcg_gen_shri_i64(t, a, shift); | ||
239 | + tcg_gen_andi_i64(t, t, mask); | ||
240 | + tcg_gen_andi_i64(d, d, ~mask); | ||
241 | + tcg_gen_or_i64(d, d, t); | ||
242 | + tcg_temp_free_i64(t); | ||
243 | +} | ||
244 | + | ||
245 | +static void gen_shr32_ins_i32(TCGv_i32 d, TCGv_i32 a, int32_t shift) | ||
246 | +{ | ||
247 | + tcg_gen_shri_i32(a, a, shift); | ||
248 | + tcg_gen_deposit_i32(d, d, a, 0, 32 - shift); | ||
249 | +} | ||
250 | + | ||
251 | +static void gen_shr64_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
252 | +{ | ||
253 | + tcg_gen_shri_i64(a, a, shift); | ||
254 | + tcg_gen_deposit_i64(d, d, a, 0, 64 - shift); | ||
255 | +} | ||
256 | + | ||
257 | +static void gen_shr_ins_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
258 | +{ | ||
259 | + if (sh == 0) { | ||
260 | + tcg_gen_mov_vec(d, a); | ||
261 | + } else { | ||
262 | + TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
263 | + TCGv_vec m = tcg_temp_new_vec_matching(d); | ||
264 | + | ||
265 | + tcg_gen_dupi_vec(vece, m, MAKE_64BIT_MASK((8 << vece) - sh, sh)); | ||
266 | + tcg_gen_shri_vec(vece, t, a, sh); | ||
267 | + tcg_gen_and_vec(vece, d, d, m); | ||
268 | + tcg_gen_or_vec(vece, d, d, t); | ||
269 | + | ||
270 | + tcg_temp_free_vec(t); | ||
271 | + tcg_temp_free_vec(m); | ||
272 | + } | ||
273 | +} | ||
274 | + | ||
275 | +const GVecGen2i sri_op[4] = { | ||
276 | + { .fni8 = gen_shr8_ins_i64, | ||
277 | + .fniv = gen_shr_ins_vec, | ||
278 | + .load_dest = true, | ||
279 | + .opc = INDEX_op_shri_vec, | ||
280 | + .vece = MO_8 }, | ||
281 | + { .fni8 = gen_shr16_ins_i64, | ||
282 | + .fniv = gen_shr_ins_vec, | ||
283 | + .load_dest = true, | ||
284 | + .opc = INDEX_op_shri_vec, | ||
285 | + .vece = MO_16 }, | ||
286 | + { .fni4 = gen_shr32_ins_i32, | ||
287 | + .fniv = gen_shr_ins_vec, | ||
288 | + .load_dest = true, | ||
289 | + .opc = INDEX_op_shri_vec, | ||
290 | + .vece = MO_32 }, | ||
291 | + { .fni8 = gen_shr64_ins_i64, | ||
292 | + .fniv = gen_shr_ins_vec, | ||
293 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
294 | + .load_dest = true, | ||
295 | + .opc = INDEX_op_shri_vec, | ||
296 | + .vece = MO_64 }, | ||
297 | +}; | ||
298 | + | ||
299 | +static void gen_shl8_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
300 | +{ | ||
301 | + uint64_t mask = dup_const(MO_8, 0xff << shift); | ||
302 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
303 | + | ||
304 | + tcg_gen_shli_i64(t, a, shift); | ||
305 | + tcg_gen_andi_i64(t, t, mask); | ||
306 | + tcg_gen_andi_i64(d, d, ~mask); | ||
307 | + tcg_gen_or_i64(d, d, t); | ||
308 | + tcg_temp_free_i64(t); | ||
309 | +} | ||
310 | + | ||
311 | +static void gen_shl16_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
312 | +{ | ||
313 | + uint64_t mask = dup_const(MO_16, 0xffff << shift); | ||
314 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
315 | + | ||
316 | + tcg_gen_shli_i64(t, a, shift); | ||
317 | + tcg_gen_andi_i64(t, t, mask); | ||
318 | + tcg_gen_andi_i64(d, d, ~mask); | ||
319 | + tcg_gen_or_i64(d, d, t); | ||
320 | + tcg_temp_free_i64(t); | ||
321 | +} | ||
322 | + | ||
323 | +static void gen_shl32_ins_i32(TCGv_i32 d, TCGv_i32 a, int32_t shift) | ||
324 | +{ | ||
325 | + tcg_gen_deposit_i32(d, d, a, shift, 32 - shift); | ||
326 | +} | ||
327 | + | ||
328 | +static void gen_shl64_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
329 | +{ | ||
330 | + tcg_gen_deposit_i64(d, d, a, shift, 64 - shift); | ||
331 | +} | ||
332 | + | ||
333 | +static void gen_shl_ins_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
334 | +{ | ||
335 | + if (sh == 0) { | ||
336 | + tcg_gen_mov_vec(d, a); | ||
337 | + } else { | ||
338 | + TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
339 | + TCGv_vec m = tcg_temp_new_vec_matching(d); | ||
340 | + | ||
341 | + tcg_gen_dupi_vec(vece, m, MAKE_64BIT_MASK(0, sh)); | ||
342 | + tcg_gen_shli_vec(vece, t, a, sh); | ||
343 | + tcg_gen_and_vec(vece, d, d, m); | ||
344 | + tcg_gen_or_vec(vece, d, d, t); | ||
345 | + | ||
346 | + tcg_temp_free_vec(t); | ||
347 | + tcg_temp_free_vec(m); | ||
348 | + } | ||
349 | +} | ||
350 | + | ||
351 | +const GVecGen2i sli_op[4] = { | ||
352 | + { .fni8 = gen_shl8_ins_i64, | ||
353 | + .fniv = gen_shl_ins_vec, | ||
354 | + .load_dest = true, | ||
355 | + .opc = INDEX_op_shli_vec, | ||
356 | + .vece = MO_8 }, | ||
357 | + { .fni8 = gen_shl16_ins_i64, | ||
358 | + .fniv = gen_shl_ins_vec, | ||
359 | + .load_dest = true, | ||
360 | + .opc = INDEX_op_shli_vec, | ||
361 | + .vece = MO_16 }, | ||
362 | + { .fni4 = gen_shl32_ins_i32, | ||
363 | + .fniv = gen_shl_ins_vec, | ||
364 | + .load_dest = true, | ||
365 | + .opc = INDEX_op_shli_vec, | ||
366 | + .vece = MO_32 }, | ||
367 | + { .fni8 = gen_shl64_ins_i64, | ||
368 | + .fniv = gen_shl_ins_vec, | ||
369 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
370 | + .load_dest = true, | ||
371 | + .opc = INDEX_op_shli_vec, | ||
372 | + .vece = MO_64 }, | ||
373 | +}; | ||
374 | + | ||
375 | /* Translate a NEON data processing instruction. Return nonzero if the | ||
376 | instruction is invalid. | ||
377 | We process data in a mixture of 32-bit and 64-bit chunks. | ||
378 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
379 | int pairwise; | ||
380 | int u; | ||
381 | int vec_size; | ||
382 | - uint32_t imm, mask; | ||
383 | + uint32_t imm; | ||
384 | TCGv_i32 tmp, tmp2, tmp3, tmp4, tmp5; | ||
385 | TCGv_ptr ptr1, ptr2, ptr3; | ||
386 | TCGv_i64 tmp64; | ||
387 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
388 | } | ||
389 | return 0; | ||
390 | |||
391 | + case 4: /* VSRI */ | ||
392 | + if (!u) { | ||
393 | + return 1; | ||
394 | + } | ||
395 | + /* Right shift comes here negative. */ | ||
396 | + shift = -shift; | ||
397 | + /* Shift out of range leaves destination unchanged. */ | ||
398 | + if (shift < 8 << size) { | ||
399 | + tcg_gen_gvec_2i(rd_ofs, rm_ofs, vec_size, vec_size, | ||
400 | + shift, &sri_op[size]); | ||
401 | + } | ||
402 | + return 0; | ||
403 | + | ||
404 | case 5: /* VSHL, VSLI */ | ||
405 | - if (!u) { /* VSHL */ | ||
406 | + if (u) { /* VSLI */ | ||
407 | + /* Shift out of range leaves destination unchanged. */ | ||
408 | + if (shift < 8 << size) { | ||
409 | + tcg_gen_gvec_2i(rd_ofs, rm_ofs, vec_size, | ||
410 | + vec_size, shift, &sli_op[size]); | ||
411 | + } | ||
412 | + } else { /* VSHL */ | ||
413 | /* Shifts larger than the element size are | ||
414 | * architecturally valid and results in zero. | ||
415 | */ | ||
416 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
417 | tcg_gen_gvec_shli(size, rd_ofs, rm_ofs, shift, | ||
418 | vec_size, vec_size); | ||
419 | } | ||
420 | - return 0; | ||
421 | } | ||
422 | - break; | ||
423 | + return 0; | ||
424 | } | ||
425 | |||
426 | if (size == 3) { | ||
427 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
428 | else | ||
429 | gen_helper_neon_rshl_s64(cpu_V0, cpu_V0, cpu_V1); | ||
430 | break; | ||
431 | - case 4: /* VSRI */ | ||
432 | - case 5: /* VSHL, VSLI */ | ||
433 | - gen_helper_neon_shl_u64(cpu_V0, cpu_V0, cpu_V1); | ||
434 | - break; | ||
435 | case 6: /* VQSHLU */ | ||
436 | gen_helper_neon_qshlu_s64(cpu_V0, cpu_env, | ||
437 | cpu_V0, cpu_V1); | ||
438 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
439 | /* Accumulate. */ | ||
440 | neon_load_reg64(cpu_V1, rd + pass); | ||
441 | tcg_gen_add_i64(cpu_V0, cpu_V0, cpu_V1); | ||
442 | - } else if (op == 4 || (op == 5 && u)) { | ||
443 | - /* Insert */ | ||
444 | - neon_load_reg64(cpu_V1, rd + pass); | ||
445 | - uint64_t mask; | ||
446 | - if (shift < -63 || shift > 63) { | ||
447 | - mask = 0; | ||
448 | - } else { | ||
449 | - if (op == 4) { | ||
450 | - mask = 0xffffffffffffffffull >> -shift; | ||
451 | - } else { | ||
452 | - mask = 0xffffffffffffffffull << shift; | ||
453 | - } | ||
454 | - } | ||
455 | - tcg_gen_andi_i64(cpu_V1, cpu_V1, ~mask); | ||
456 | - tcg_gen_or_i64(cpu_V0, cpu_V0, cpu_V1); | ||
457 | } | ||
458 | neon_store_reg64(cpu_V0, rd + pass); | ||
459 | } else { /* size < 3 */ | ||
460 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
461 | case 3: /* VRSRA */ | ||
462 | GEN_NEON_INTEGER_OP(rshl); | ||
463 | break; | ||
464 | - case 4: /* VSRI */ | ||
465 | - case 5: /* VSHL, VSLI */ | ||
466 | - switch (size) { | ||
467 | - case 0: gen_helper_neon_shl_u8(tmp, tmp, tmp2); break; | ||
468 | - case 1: gen_helper_neon_shl_u16(tmp, tmp, tmp2); break; | ||
469 | - case 2: gen_helper_neon_shl_u32(tmp, tmp, tmp2); break; | ||
470 | - default: abort(); | ||
471 | - } | ||
472 | - break; | ||
473 | case 6: /* VQSHLU */ | ||
474 | switch (size) { | ||
475 | case 0: | ||
476 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
477 | tmp2 = neon_load_reg(rd, pass); | ||
478 | gen_neon_add(size, tmp, tmp2); | ||
479 | tcg_temp_free_i32(tmp2); | ||
480 | - } else if (op == 4 || (op == 5 && u)) { | ||
481 | - /* Insert */ | ||
482 | - switch (size) { | ||
483 | - case 0: | ||
484 | - if (op == 4) | ||
485 | - mask = 0xff >> -shift; | ||
486 | - else | ||
487 | - mask = (uint8_t)(0xff << shift); | ||
488 | - mask |= mask << 8; | ||
489 | - mask |= mask << 16; | ||
490 | - break; | ||
491 | - case 1: | ||
492 | - if (op == 4) | ||
493 | - mask = 0xffff >> -shift; | ||
494 | - else | ||
495 | - mask = (uint16_t)(0xffff << shift); | ||
496 | - mask |= mask << 16; | ||
497 | - break; | ||
498 | - case 2: | ||
499 | - if (shift < -31 || shift > 31) { | ||
500 | - mask = 0; | ||
501 | - } else { | ||
502 | - if (op == 4) | ||
503 | - mask = 0xffffffffu >> -shift; | ||
504 | - else | ||
505 | - mask = 0xffffffffu << shift; | ||
506 | - } | ||
507 | - break; | ||
508 | - default: | ||
509 | - abort(); | ||
510 | - } | ||
511 | - tmp2 = neon_load_reg(rd, pass); | ||
512 | - tcg_gen_andi_i32(tmp, tmp, mask); | ||
513 | - tcg_gen_andi_i32(tmp2, tmp2, ~mask); | ||
514 | - tcg_gen_or_i32(tmp, tmp, tmp2); | ||
515 | - tcg_temp_free_i32(tmp2); | ||
516 | } | ||
517 | neon_store_reg(rd, pass, tmp); | ||
518 | } | ||
519 | -- | ||
520 | 2.19.1 | ||
521 | |||
522 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Move mla_op and mls_op expanders from translate-a64.c. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20181011205206.3552-16-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate.h | 2 + | ||
11 | target/arm/translate-a64.c | 106 ----------------------------- | ||
12 | target/arm/translate.c | 134 ++++++++++++++++++++++++++++++++----- | ||
13 | 3 files changed, 120 insertions(+), 122 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate.h | ||
18 | +++ b/target/arm/translate.h | ||
19 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i32 get_ahp_flag(void) | ||
20 | extern const GVecGen3 bsl_op; | ||
21 | extern const GVecGen3 bit_op; | ||
22 | extern const GVecGen3 bif_op; | ||
23 | +extern const GVecGen3 mla_op[4]; | ||
24 | +extern const GVecGen3 mls_op[4]; | ||
25 | extern const GVecGen2i ssra_op[4]; | ||
26 | extern const GVecGen2i usra_op[4]; | ||
27 | extern const GVecGen2i sri_op[4]; | ||
28 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/translate-a64.c | ||
31 | +++ b/target/arm/translate-a64.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_float(DisasContext *s, uint32_t insn) | ||
33 | } | ||
34 | } | ||
35 | |||
36 | -static void gen_mla8_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
37 | -{ | ||
38 | - gen_helper_neon_mul_u8(a, a, b); | ||
39 | - gen_helper_neon_add_u8(d, d, a); | ||
40 | -} | ||
41 | - | ||
42 | -static void gen_mla16_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
43 | -{ | ||
44 | - gen_helper_neon_mul_u16(a, a, b); | ||
45 | - gen_helper_neon_add_u16(d, d, a); | ||
46 | -} | ||
47 | - | ||
48 | -static void gen_mla32_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
49 | -{ | ||
50 | - tcg_gen_mul_i32(a, a, b); | ||
51 | - tcg_gen_add_i32(d, d, a); | ||
52 | -} | ||
53 | - | ||
54 | -static void gen_mla64_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
55 | -{ | ||
56 | - tcg_gen_mul_i64(a, a, b); | ||
57 | - tcg_gen_add_i64(d, d, a); | ||
58 | -} | ||
59 | - | ||
60 | -static void gen_mla_vec(unsigned vece, TCGv_vec d, TCGv_vec a, TCGv_vec b) | ||
61 | -{ | ||
62 | - tcg_gen_mul_vec(vece, a, a, b); | ||
63 | - tcg_gen_add_vec(vece, d, d, a); | ||
64 | -} | ||
65 | - | ||
66 | -static void gen_mls8_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
67 | -{ | ||
68 | - gen_helper_neon_mul_u8(a, a, b); | ||
69 | - gen_helper_neon_sub_u8(d, d, a); | ||
70 | -} | ||
71 | - | ||
72 | -static void gen_mls16_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
73 | -{ | ||
74 | - gen_helper_neon_mul_u16(a, a, b); | ||
75 | - gen_helper_neon_sub_u16(d, d, a); | ||
76 | -} | ||
77 | - | ||
78 | -static void gen_mls32_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
79 | -{ | ||
80 | - tcg_gen_mul_i32(a, a, b); | ||
81 | - tcg_gen_sub_i32(d, d, a); | ||
82 | -} | ||
83 | - | ||
84 | -static void gen_mls64_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
85 | -{ | ||
86 | - tcg_gen_mul_i64(a, a, b); | ||
87 | - tcg_gen_sub_i64(d, d, a); | ||
88 | -} | ||
89 | - | ||
90 | -static void gen_mls_vec(unsigned vece, TCGv_vec d, TCGv_vec a, TCGv_vec b) | ||
91 | -{ | ||
92 | - tcg_gen_mul_vec(vece, a, a, b); | ||
93 | - tcg_gen_sub_vec(vece, d, d, a); | ||
94 | -} | ||
95 | - | ||
96 | /* Integer op subgroup of C3.6.16. */ | ||
97 | static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
98 | { | ||
99 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
100 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
101 | .vece = MO_64 }, | ||
102 | }; | ||
103 | - static const GVecGen3 mla_op[4] = { | ||
104 | - { .fni4 = gen_mla8_i32, | ||
105 | - .fniv = gen_mla_vec, | ||
106 | - .opc = INDEX_op_mul_vec, | ||
107 | - .load_dest = true, | ||
108 | - .vece = MO_8 }, | ||
109 | - { .fni4 = gen_mla16_i32, | ||
110 | - .fniv = gen_mla_vec, | ||
111 | - .opc = INDEX_op_mul_vec, | ||
112 | - .load_dest = true, | ||
113 | - .vece = MO_16 }, | ||
114 | - { .fni4 = gen_mla32_i32, | ||
115 | - .fniv = gen_mla_vec, | ||
116 | - .opc = INDEX_op_mul_vec, | ||
117 | - .load_dest = true, | ||
118 | - .vece = MO_32 }, | ||
119 | - { .fni8 = gen_mla64_i64, | ||
120 | - .fniv = gen_mla_vec, | ||
121 | - .opc = INDEX_op_mul_vec, | ||
122 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
123 | - .load_dest = true, | ||
124 | - .vece = MO_64 }, | ||
125 | - }; | ||
126 | - static const GVecGen3 mls_op[4] = { | ||
127 | - { .fni4 = gen_mls8_i32, | ||
128 | - .fniv = gen_mls_vec, | ||
129 | - .opc = INDEX_op_mul_vec, | ||
130 | - .load_dest = true, | ||
131 | - .vece = MO_8 }, | ||
132 | - { .fni4 = gen_mls16_i32, | ||
133 | - .fniv = gen_mls_vec, | ||
134 | - .opc = INDEX_op_mul_vec, | ||
135 | - .load_dest = true, | ||
136 | - .vece = MO_16 }, | ||
137 | - { .fni4 = gen_mls32_i32, | ||
138 | - .fniv = gen_mls_vec, | ||
139 | - .opc = INDEX_op_mul_vec, | ||
140 | - .load_dest = true, | ||
141 | - .vece = MO_32 }, | ||
142 | - { .fni8 = gen_mls64_i64, | ||
143 | - .fniv = gen_mls_vec, | ||
144 | - .opc = INDEX_op_mul_vec, | ||
145 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
146 | - .load_dest = true, | ||
147 | - .vece = MO_64 }, | ||
148 | - }; | ||
149 | |||
150 | int is_q = extract32(insn, 30, 1); | ||
151 | int u = extract32(insn, 29, 1); | ||
152 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/target/arm/translate.c | ||
155 | +++ b/target/arm/translate.c | ||
156 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_narrow_op(int op, int u, int size, | ||
157 | #define NEON_3R_VABA 15 | ||
158 | #define NEON_3R_VADD_VSUB 16 | ||
159 | #define NEON_3R_VTST_VCEQ 17 | ||
160 | -#define NEON_3R_VML 18 /* VMLA, VMLAL, VMLS, VMLSL */ | ||
161 | +#define NEON_3R_VML 18 /* VMLA, VMLS */ | ||
162 | #define NEON_3R_VMUL 19 | ||
163 | #define NEON_3R_VPMAX 20 | ||
164 | #define NEON_3R_VPMIN 21 | ||
165 | @@ -XXX,XX +XXX,XX @@ const GVecGen2i sli_op[4] = { | ||
166 | .vece = MO_64 }, | ||
167 | }; | ||
168 | |||
169 | +static void gen_mla8_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
170 | +{ | ||
171 | + gen_helper_neon_mul_u8(a, a, b); | ||
172 | + gen_helper_neon_add_u8(d, d, a); | ||
173 | +} | ||
174 | + | ||
175 | +static void gen_mls8_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
176 | +{ | ||
177 | + gen_helper_neon_mul_u8(a, a, b); | ||
178 | + gen_helper_neon_sub_u8(d, d, a); | ||
179 | +} | ||
180 | + | ||
181 | +static void gen_mla16_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
182 | +{ | ||
183 | + gen_helper_neon_mul_u16(a, a, b); | ||
184 | + gen_helper_neon_add_u16(d, d, a); | ||
185 | +} | ||
186 | + | ||
187 | +static void gen_mls16_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
188 | +{ | ||
189 | + gen_helper_neon_mul_u16(a, a, b); | ||
190 | + gen_helper_neon_sub_u16(d, d, a); | ||
191 | +} | ||
192 | + | ||
193 | +static void gen_mla32_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
194 | +{ | ||
195 | + tcg_gen_mul_i32(a, a, b); | ||
196 | + tcg_gen_add_i32(d, d, a); | ||
197 | +} | ||
198 | + | ||
199 | +static void gen_mls32_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
200 | +{ | ||
201 | + tcg_gen_mul_i32(a, a, b); | ||
202 | + tcg_gen_sub_i32(d, d, a); | ||
203 | +} | ||
204 | + | ||
205 | +static void gen_mla64_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
206 | +{ | ||
207 | + tcg_gen_mul_i64(a, a, b); | ||
208 | + tcg_gen_add_i64(d, d, a); | ||
209 | +} | ||
210 | + | ||
211 | +static void gen_mls64_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
212 | +{ | ||
213 | + tcg_gen_mul_i64(a, a, b); | ||
214 | + tcg_gen_sub_i64(d, d, a); | ||
215 | +} | ||
216 | + | ||
217 | +static void gen_mla_vec(unsigned vece, TCGv_vec d, TCGv_vec a, TCGv_vec b) | ||
218 | +{ | ||
219 | + tcg_gen_mul_vec(vece, a, a, b); | ||
220 | + tcg_gen_add_vec(vece, d, d, a); | ||
221 | +} | ||
222 | + | ||
223 | +static void gen_mls_vec(unsigned vece, TCGv_vec d, TCGv_vec a, TCGv_vec b) | ||
224 | +{ | ||
225 | + tcg_gen_mul_vec(vece, a, a, b); | ||
226 | + tcg_gen_sub_vec(vece, d, d, a); | ||
227 | +} | ||
228 | + | ||
229 | +/* Note that while NEON does not support VMLA and VMLS as 64-bit ops, | ||
230 | + * these tables are shared with AArch64 which does support them. | ||
231 | + */ | ||
232 | +const GVecGen3 mla_op[4] = { | ||
233 | + { .fni4 = gen_mla8_i32, | ||
234 | + .fniv = gen_mla_vec, | ||
235 | + .opc = INDEX_op_mul_vec, | ||
236 | + .load_dest = true, | ||
237 | + .vece = MO_8 }, | ||
238 | + { .fni4 = gen_mla16_i32, | ||
239 | + .fniv = gen_mla_vec, | ||
240 | + .opc = INDEX_op_mul_vec, | ||
241 | + .load_dest = true, | ||
242 | + .vece = MO_16 }, | ||
243 | + { .fni4 = gen_mla32_i32, | ||
244 | + .fniv = gen_mla_vec, | ||
245 | + .opc = INDEX_op_mul_vec, | ||
246 | + .load_dest = true, | ||
247 | + .vece = MO_32 }, | ||
248 | + { .fni8 = gen_mla64_i64, | ||
249 | + .fniv = gen_mla_vec, | ||
250 | + .opc = INDEX_op_mul_vec, | ||
251 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
252 | + .load_dest = true, | ||
253 | + .vece = MO_64 }, | ||
254 | +}; | ||
255 | + | ||
256 | +const GVecGen3 mls_op[4] = { | ||
257 | + { .fni4 = gen_mls8_i32, | ||
258 | + .fniv = gen_mls_vec, | ||
259 | + .opc = INDEX_op_mul_vec, | ||
260 | + .load_dest = true, | ||
261 | + .vece = MO_8 }, | ||
262 | + { .fni4 = gen_mls16_i32, | ||
263 | + .fniv = gen_mls_vec, | ||
264 | + .opc = INDEX_op_mul_vec, | ||
265 | + .load_dest = true, | ||
266 | + .vece = MO_16 }, | ||
267 | + { .fni4 = gen_mls32_i32, | ||
268 | + .fniv = gen_mls_vec, | ||
269 | + .opc = INDEX_op_mul_vec, | ||
270 | + .load_dest = true, | ||
271 | + .vece = MO_32 }, | ||
272 | + { .fni8 = gen_mls64_i64, | ||
273 | + .fniv = gen_mls_vec, | ||
274 | + .opc = INDEX_op_mul_vec, | ||
275 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
276 | + .load_dest = true, | ||
277 | + .vece = MO_64 }, | ||
278 | +}; | ||
279 | + | ||
280 | /* Translate a NEON data processing instruction. Return nonzero if the | ||
281 | instruction is invalid. | ||
282 | We process data in a mixture of 32-bit and 64-bit chunks. | ||
283 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
284 | return 0; | ||
285 | } | ||
286 | break; | ||
287 | + | ||
288 | + case NEON_3R_VML: /* VMLA, VMLS */ | ||
289 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size, | ||
290 | + u ? &mls_op[size] : &mla_op[size]); | ||
291 | + return 0; | ||
292 | } | ||
293 | + | ||
294 | if (size == 3) { | ||
295 | /* 64-bit element instructions. */ | ||
296 | for (pass = 0; pass < (q ? 2 : 1); pass++) { | ||
297 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
298 | } | ||
299 | } | ||
300 | break; | ||
301 | - case NEON_3R_VML: /* VMLA, VMLAL, VMLS,VMLSL */ | ||
302 | - switch (size) { | ||
303 | - case 0: gen_helper_neon_mul_u8(tmp, tmp, tmp2); break; | ||
304 | - case 1: gen_helper_neon_mul_u16(tmp, tmp, tmp2); break; | ||
305 | - case 2: tcg_gen_mul_i32(tmp, tmp, tmp2); break; | ||
306 | - default: abort(); | ||
307 | - } | ||
308 | - tcg_temp_free_i32(tmp2); | ||
309 | - tmp2 = neon_load_reg(rd, pass); | ||
310 | - if (u) { /* VMLS */ | ||
311 | - gen_neon_rsb(size, tmp, tmp2); | ||
312 | - } else { /* VMLA */ | ||
313 | - gen_neon_add(size, tmp, tmp2); | ||
314 | - } | ||
315 | - break; | ||
316 | case NEON_3R_VMUL: | ||
317 | /* VMUL.P8; other cases already eliminated. */ | ||
318 | gen_helper_neon_mul_p8(tmp, tmp, tmp2); | ||
319 | -- | ||
320 | 2.19.1 | ||
321 | |||
322 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Move cmtst_op expanders from translate-a64.c. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20181011205206.3552-17-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate.h | 2 + | ||
11 | target/arm/translate-a64.c | 38 ------------------ | ||
12 | target/arm/translate.c | 81 +++++++++++++++++++++++++++----------- | ||
13 | 3 files changed, 60 insertions(+), 61 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate.h | ||
18 | +++ b/target/arm/translate.h | ||
19 | @@ -XXX,XX +XXX,XX @@ extern const GVecGen3 bit_op; | ||
20 | extern const GVecGen3 bif_op; | ||
21 | extern const GVecGen3 mla_op[4]; | ||
22 | extern const GVecGen3 mls_op[4]; | ||
23 | +extern const GVecGen3 cmtst_op[4]; | ||
24 | extern const GVecGen2i ssra_op[4]; | ||
25 | extern const GVecGen2i usra_op[4]; | ||
26 | extern const GVecGen2i sri_op[4]; | ||
27 | extern const GVecGen2i sli_op[4]; | ||
28 | +void gen_cmtst_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b); | ||
29 | |||
30 | /* | ||
31 | * Forward to the isar_feature_* tests given a DisasContext pointer. | ||
32 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate-a64.c | ||
35 | +++ b/target/arm/translate-a64.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_three_reg_diff(DisasContext *s, uint32_t insn) | ||
37 | } | ||
38 | } | ||
39 | |||
40 | -/* CMTST : test is "if (X & Y != 0)". */ | ||
41 | -static void gen_cmtst_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
42 | -{ | ||
43 | - tcg_gen_and_i32(d, a, b); | ||
44 | - tcg_gen_setcondi_i32(TCG_COND_NE, d, d, 0); | ||
45 | - tcg_gen_neg_i32(d, d); | ||
46 | -} | ||
47 | - | ||
48 | -static void gen_cmtst_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
49 | -{ | ||
50 | - tcg_gen_and_i64(d, a, b); | ||
51 | - tcg_gen_setcondi_i64(TCG_COND_NE, d, d, 0); | ||
52 | - tcg_gen_neg_i64(d, d); | ||
53 | -} | ||
54 | - | ||
55 | -static void gen_cmtst_vec(unsigned vece, TCGv_vec d, TCGv_vec a, TCGv_vec b) | ||
56 | -{ | ||
57 | - tcg_gen_and_vec(vece, d, a, b); | ||
58 | - tcg_gen_dupi_vec(vece, a, 0); | ||
59 | - tcg_gen_cmp_vec(TCG_COND_NE, vece, d, d, a); | ||
60 | -} | ||
61 | - | ||
62 | static void handle_3same_64(DisasContext *s, int opcode, bool u, | ||
63 | TCGv_i64 tcg_rd, TCGv_i64 tcg_rn, TCGv_i64 tcg_rm) | ||
64 | { | ||
65 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_float(DisasContext *s, uint32_t insn) | ||
66 | /* Integer op subgroup of C3.6.16. */ | ||
67 | static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
68 | { | ||
69 | - static const GVecGen3 cmtst_op[4] = { | ||
70 | - { .fni4 = gen_helper_neon_tst_u8, | ||
71 | - .fniv = gen_cmtst_vec, | ||
72 | - .vece = MO_8 }, | ||
73 | - { .fni4 = gen_helper_neon_tst_u16, | ||
74 | - .fniv = gen_cmtst_vec, | ||
75 | - .vece = MO_16 }, | ||
76 | - { .fni4 = gen_cmtst_i32, | ||
77 | - .fniv = gen_cmtst_vec, | ||
78 | - .vece = MO_32 }, | ||
79 | - { .fni8 = gen_cmtst_i64, | ||
80 | - .fniv = gen_cmtst_vec, | ||
81 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
82 | - .vece = MO_64 }, | ||
83 | - }; | ||
84 | - | ||
85 | int is_q = extract32(insn, 30, 1); | ||
86 | int u = extract32(insn, 29, 1); | ||
87 | int size = extract32(insn, 22, 2); | ||
88 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/arm/translate.c | ||
91 | +++ b/target/arm/translate.c | ||
92 | @@ -XXX,XX +XXX,XX @@ const GVecGen3 mls_op[4] = { | ||
93 | .vece = MO_64 }, | ||
94 | }; | ||
95 | |||
96 | +/* CMTST : test is "if (X & Y != 0)". */ | ||
97 | +static void gen_cmtst_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
98 | +{ | ||
99 | + tcg_gen_and_i32(d, a, b); | ||
100 | + tcg_gen_setcondi_i32(TCG_COND_NE, d, d, 0); | ||
101 | + tcg_gen_neg_i32(d, d); | ||
102 | +} | ||
103 | + | ||
104 | +void gen_cmtst_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
105 | +{ | ||
106 | + tcg_gen_and_i64(d, a, b); | ||
107 | + tcg_gen_setcondi_i64(TCG_COND_NE, d, d, 0); | ||
108 | + tcg_gen_neg_i64(d, d); | ||
109 | +} | ||
110 | + | ||
111 | +static void gen_cmtst_vec(unsigned vece, TCGv_vec d, TCGv_vec a, TCGv_vec b) | ||
112 | +{ | ||
113 | + tcg_gen_and_vec(vece, d, a, b); | ||
114 | + tcg_gen_dupi_vec(vece, a, 0); | ||
115 | + tcg_gen_cmp_vec(TCG_COND_NE, vece, d, d, a); | ||
116 | +} | ||
117 | + | ||
118 | +const GVecGen3 cmtst_op[4] = { | ||
119 | + { .fni4 = gen_helper_neon_tst_u8, | ||
120 | + .fniv = gen_cmtst_vec, | ||
121 | + .vece = MO_8 }, | ||
122 | + { .fni4 = gen_helper_neon_tst_u16, | ||
123 | + .fniv = gen_cmtst_vec, | ||
124 | + .vece = MO_16 }, | ||
125 | + { .fni4 = gen_cmtst_i32, | ||
126 | + .fniv = gen_cmtst_vec, | ||
127 | + .vece = MO_32 }, | ||
128 | + { .fni8 = gen_cmtst_i64, | ||
129 | + .fniv = gen_cmtst_vec, | ||
130 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
131 | + .vece = MO_64 }, | ||
132 | +}; | ||
133 | + | ||
134 | /* Translate a NEON data processing instruction. Return nonzero if the | ||
135 | instruction is invalid. | ||
136 | We process data in a mixture of 32-bit and 64-bit chunks. | ||
137 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
138 | tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size, | ||
139 | u ? &mls_op[size] : &mla_op[size]); | ||
140 | return 0; | ||
141 | + | ||
142 | + case NEON_3R_VTST_VCEQ: | ||
143 | + if (u) { /* VCEQ */ | ||
144 | + tcg_gen_gvec_cmp(TCG_COND_EQ, size, rd_ofs, rn_ofs, rm_ofs, | ||
145 | + vec_size, vec_size); | ||
146 | + } else { /* VTST */ | ||
147 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, | ||
148 | + vec_size, vec_size, &cmtst_op[size]); | ||
149 | + } | ||
150 | + return 0; | ||
151 | + | ||
152 | + case NEON_3R_VCGT: | ||
153 | + tcg_gen_gvec_cmp(u ? TCG_COND_GTU : TCG_COND_GT, size, | ||
154 | + rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
155 | + return 0; | ||
156 | + | ||
157 | + case NEON_3R_VCGE: | ||
158 | + tcg_gen_gvec_cmp(u ? TCG_COND_GEU : TCG_COND_GE, size, | ||
159 | + rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
160 | + return 0; | ||
161 | } | ||
162 | |||
163 | if (size == 3) { | ||
164 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
165 | case NEON_3R_VQSUB: | ||
166 | GEN_NEON_INTEGER_OP_ENV(qsub); | ||
167 | break; | ||
168 | - case NEON_3R_VCGT: | ||
169 | - GEN_NEON_INTEGER_OP(cgt); | ||
170 | - break; | ||
171 | - case NEON_3R_VCGE: | ||
172 | - GEN_NEON_INTEGER_OP(cge); | ||
173 | - break; | ||
174 | case NEON_3R_VSHL: | ||
175 | GEN_NEON_INTEGER_OP(shl); | ||
176 | break; | ||
177 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
178 | tmp2 = neon_load_reg(rd, pass); | ||
179 | gen_neon_add(size, tmp, tmp2); | ||
180 | break; | ||
181 | - case NEON_3R_VTST_VCEQ: | ||
182 | - if (!u) { /* VTST */ | ||
183 | - switch (size) { | ||
184 | - case 0: gen_helper_neon_tst_u8(tmp, tmp, tmp2); break; | ||
185 | - case 1: gen_helper_neon_tst_u16(tmp, tmp, tmp2); break; | ||
186 | - case 2: gen_helper_neon_tst_u32(tmp, tmp, tmp2); break; | ||
187 | - default: abort(); | ||
188 | - } | ||
189 | - } else { /* VCEQ */ | ||
190 | - switch (size) { | ||
191 | - case 0: gen_helper_neon_ceq_u8(tmp, tmp, tmp2); break; | ||
192 | - case 1: gen_helper_neon_ceq_u16(tmp, tmp, tmp2); break; | ||
193 | - case 2: gen_helper_neon_ceq_u32(tmp, tmp, tmp2); break; | ||
194 | - default: abort(); | ||
195 | - } | ||
196 | - } | ||
197 | - break; | ||
198 | case NEON_3R_VMUL: | ||
199 | /* VMUL.P8; other cases already eliminated. */ | ||
200 | gen_helper_neon_mul_p8(tmp, tmp, tmp2); | ||
201 | -- | ||
202 | 2.19.1 | ||
203 | |||
204 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Message-id: 20181011205206.3552-18-richard.henderson@linaro.org | ||
5 | [PMM: added parens in ?: expression] | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/translate.c | 81 ++++++++++++++---------------------------- | ||
10 | 1 file changed, 26 insertions(+), 55 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/translate.c | ||
15 | +++ b/target/arm/translate.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void gen_vfp_msr(TCGv_i32 tmp) | ||
17 | tcg_temp_free_i32(tmp); | ||
18 | } | ||
19 | |||
20 | -static void gen_neon_dup_u8(TCGv_i32 var, int shift) | ||
21 | -{ | ||
22 | - TCGv_i32 tmp = tcg_temp_new_i32(); | ||
23 | - if (shift) | ||
24 | - tcg_gen_shri_i32(var, var, shift); | ||
25 | - tcg_gen_ext8u_i32(var, var); | ||
26 | - tcg_gen_shli_i32(tmp, var, 8); | ||
27 | - tcg_gen_or_i32(var, var, tmp); | ||
28 | - tcg_gen_shli_i32(tmp, var, 16); | ||
29 | - tcg_gen_or_i32(var, var, tmp); | ||
30 | - tcg_temp_free_i32(tmp); | ||
31 | -} | ||
32 | - | ||
33 | static void gen_neon_dup_low16(TCGv_i32 var) | ||
34 | { | ||
35 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
36 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_dup_high16(TCGv_i32 var) | ||
37 | tcg_temp_free_i32(tmp); | ||
38 | } | ||
39 | |||
40 | -static TCGv_i32 gen_load_and_replicate(DisasContext *s, TCGv_i32 addr, int size) | ||
41 | -{ | ||
42 | - /* Load a single Neon element and replicate into a 32 bit TCG reg */ | ||
43 | - TCGv_i32 tmp = tcg_temp_new_i32(); | ||
44 | - switch (size) { | ||
45 | - case 0: | ||
46 | - gen_aa32_ld8u(s, tmp, addr, get_mem_index(s)); | ||
47 | - gen_neon_dup_u8(tmp, 0); | ||
48 | - break; | ||
49 | - case 1: | ||
50 | - gen_aa32_ld16u(s, tmp, addr, get_mem_index(s)); | ||
51 | - gen_neon_dup_low16(tmp); | ||
52 | - break; | ||
53 | - case 2: | ||
54 | - gen_aa32_ld32u(s, tmp, addr, get_mem_index(s)); | ||
55 | - break; | ||
56 | - default: /* Avoid compiler warnings. */ | ||
57 | - abort(); | ||
58 | - } | ||
59 | - return tmp; | ||
60 | -} | ||
61 | - | ||
62 | static int handle_vsel(uint32_t insn, uint32_t rd, uint32_t rn, uint32_t rm, | ||
63 | uint32_t dp) | ||
64 | { | ||
65 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
66 | int load; | ||
67 | int shift; | ||
68 | int n; | ||
69 | + int vec_size; | ||
70 | TCGv_i32 addr; | ||
71 | TCGv_i32 tmp; | ||
72 | TCGv_i32 tmp2; | ||
73 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
74 | } | ||
75 | addr = tcg_temp_new_i32(); | ||
76 | load_reg_var(s, addr, rn); | ||
77 | - if (nregs == 1) { | ||
78 | - /* VLD1 to all lanes: bit 5 indicates how many Dregs to write */ | ||
79 | - tmp = gen_load_and_replicate(s, addr, size); | ||
80 | - tcg_gen_st_i32(tmp, cpu_env, neon_reg_offset(rd, 0)); | ||
81 | - tcg_gen_st_i32(tmp, cpu_env, neon_reg_offset(rd, 1)); | ||
82 | - if (insn & (1 << 5)) { | ||
83 | - tcg_gen_st_i32(tmp, cpu_env, neon_reg_offset(rd + 1, 0)); | ||
84 | - tcg_gen_st_i32(tmp, cpu_env, neon_reg_offset(rd + 1, 1)); | ||
85 | - } | ||
86 | - tcg_temp_free_i32(tmp); | ||
87 | - } else { | ||
88 | - /* VLD2/3/4 to all lanes: bit 5 indicates register stride */ | ||
89 | - stride = (insn & (1 << 5)) ? 2 : 1; | ||
90 | - for (reg = 0; reg < nregs; reg++) { | ||
91 | - tmp = gen_load_and_replicate(s, addr, size); | ||
92 | - tcg_gen_st_i32(tmp, cpu_env, neon_reg_offset(rd, 0)); | ||
93 | - tcg_gen_st_i32(tmp, cpu_env, neon_reg_offset(rd, 1)); | ||
94 | - tcg_temp_free_i32(tmp); | ||
95 | - tcg_gen_addi_i32(addr, addr, 1 << size); | ||
96 | - rd += stride; | ||
97 | + | ||
98 | + /* VLD1 to all lanes: bit 5 indicates how many Dregs to write. | ||
99 | + * VLD2/3/4 to all lanes: bit 5 indicates register stride. | ||
100 | + */ | ||
101 | + stride = (insn & (1 << 5)) ? 2 : 1; | ||
102 | + vec_size = nregs == 1 ? stride * 8 : 8; | ||
103 | + | ||
104 | + tmp = tcg_temp_new_i32(); | ||
105 | + for (reg = 0; reg < nregs; reg++) { | ||
106 | + gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
107 | + s->be_data | size); | ||
108 | + if ((rd & 1) && vec_size == 16) { | ||
109 | + /* We cannot write 16 bytes at once because the | ||
110 | + * destination is unaligned. | ||
111 | + */ | ||
112 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(rd, 0), | ||
113 | + 8, 8, tmp); | ||
114 | + tcg_gen_gvec_mov(0, neon_reg_offset(rd + 1, 0), | ||
115 | + neon_reg_offset(rd, 0), 8, 8); | ||
116 | + } else { | ||
117 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(rd, 0), | ||
118 | + vec_size, vec_size, tmp); | ||
119 | } | ||
120 | + tcg_gen_addi_i32(addr, addr, 1 << size); | ||
121 | + rd += stride; | ||
122 | } | ||
123 | + tcg_temp_free_i32(tmp); | ||
124 | tcg_temp_free_i32(addr); | ||
125 | stride = (1 << size) * nregs; | ||
126 | } else { | ||
127 | -- | ||
128 | 2.19.1 | ||
129 | |||
130 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Instead of shifts and masks, use direct loads and stores from the neon | ||
4 | register file. Mirror the iteration structure of the ARM pseudocode | ||
5 | more closely. Correct the parameters of the VLD2 A2 insn. | ||
6 | |||
7 | Note that this includes a bugfix for handling of the insn | ||
8 | "VLD2 (multiple 2-element structures)" -- we were using an | ||
9 | incorrect stride value. | ||
10 | |||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20181011205206.3552-19-richard.henderson@linaro.org | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | target/arm/translate.c | 170 ++++++++++++++++++----------------------- | ||
17 | 1 file changed, 74 insertions(+), 96 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/translate.c | ||
22 | +++ b/target/arm/translate.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static TCGv_i32 neon_load_reg(int reg, int pass) | ||
24 | return tmp; | ||
25 | } | ||
26 | |||
27 | +static void neon_load_element64(TCGv_i64 var, int reg, int ele, TCGMemOp mop) | ||
28 | +{ | ||
29 | + long offset = neon_element_offset(reg, ele, mop & MO_SIZE); | ||
30 | + | ||
31 | + switch (mop) { | ||
32 | + case MO_UB: | ||
33 | + tcg_gen_ld8u_i64(var, cpu_env, offset); | ||
34 | + break; | ||
35 | + case MO_UW: | ||
36 | + tcg_gen_ld16u_i64(var, cpu_env, offset); | ||
37 | + break; | ||
38 | + case MO_UL: | ||
39 | + tcg_gen_ld32u_i64(var, cpu_env, offset); | ||
40 | + break; | ||
41 | + case MO_Q: | ||
42 | + tcg_gen_ld_i64(var, cpu_env, offset); | ||
43 | + break; | ||
44 | + default: | ||
45 | + g_assert_not_reached(); | ||
46 | + } | ||
47 | +} | ||
48 | + | ||
49 | static void neon_store_reg(int reg, int pass, TCGv_i32 var) | ||
50 | { | ||
51 | tcg_gen_st_i32(var, cpu_env, neon_reg_offset(reg, pass)); | ||
52 | tcg_temp_free_i32(var); | ||
53 | } | ||
54 | |||
55 | +static void neon_store_element64(int reg, int ele, TCGMemOp size, TCGv_i64 var) | ||
56 | +{ | ||
57 | + long offset = neon_element_offset(reg, ele, size); | ||
58 | + | ||
59 | + switch (size) { | ||
60 | + case MO_8: | ||
61 | + tcg_gen_st8_i64(var, cpu_env, offset); | ||
62 | + break; | ||
63 | + case MO_16: | ||
64 | + tcg_gen_st16_i64(var, cpu_env, offset); | ||
65 | + break; | ||
66 | + case MO_32: | ||
67 | + tcg_gen_st32_i64(var, cpu_env, offset); | ||
68 | + break; | ||
69 | + case MO_64: | ||
70 | + tcg_gen_st_i64(var, cpu_env, offset); | ||
71 | + break; | ||
72 | + default: | ||
73 | + g_assert_not_reached(); | ||
74 | + } | ||
75 | +} | ||
76 | + | ||
77 | static inline void neon_load_reg64(TCGv_i64 var, int reg) | ||
78 | { | ||
79 | tcg_gen_ld_i64(var, cpu_env, vfp_reg_offset(1, reg)); | ||
80 | @@ -XXX,XX +XXX,XX @@ static struct { | ||
81 | int interleave; | ||
82 | int spacing; | ||
83 | } const neon_ls_element_type[11] = { | ||
84 | - {4, 4, 1}, | ||
85 | - {4, 4, 2}, | ||
86 | + {1, 4, 1}, | ||
87 | + {1, 4, 2}, | ||
88 | {4, 1, 1}, | ||
89 | - {4, 2, 1}, | ||
90 | - {3, 3, 1}, | ||
91 | - {3, 3, 2}, | ||
92 | + {2, 2, 2}, | ||
93 | + {1, 3, 1}, | ||
94 | + {1, 3, 2}, | ||
95 | {3, 1, 1}, | ||
96 | {1, 1, 1}, | ||
97 | - {2, 2, 1}, | ||
98 | - {2, 2, 2}, | ||
99 | + {1, 2, 1}, | ||
100 | + {1, 2, 2}, | ||
101 | {2, 1, 1} | ||
102 | }; | ||
103 | |||
104 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
105 | int shift; | ||
106 | int n; | ||
107 | int vec_size; | ||
108 | + int mmu_idx; | ||
109 | + TCGMemOp endian; | ||
110 | TCGv_i32 addr; | ||
111 | TCGv_i32 tmp; | ||
112 | TCGv_i32 tmp2; | ||
113 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
114 | rn = (insn >> 16) & 0xf; | ||
115 | rm = insn & 0xf; | ||
116 | load = (insn & (1 << 21)) != 0; | ||
117 | + endian = s->be_data; | ||
118 | + mmu_idx = get_mem_index(s); | ||
119 | if ((insn & (1 << 23)) == 0) { | ||
120 | /* Load store all elements. */ | ||
121 | op = (insn >> 8) & 0xf; | ||
122 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
123 | nregs = neon_ls_element_type[op].nregs; | ||
124 | interleave = neon_ls_element_type[op].interleave; | ||
125 | spacing = neon_ls_element_type[op].spacing; | ||
126 | - if (size == 3 && (interleave | spacing) != 1) | ||
127 | + if (size == 3 && (interleave | spacing) != 1) { | ||
128 | return 1; | ||
129 | + } | ||
130 | + tmp64 = tcg_temp_new_i64(); | ||
131 | addr = tcg_temp_new_i32(); | ||
132 | + tmp2 = tcg_const_i32(1 << size); | ||
133 | load_reg_var(s, addr, rn); | ||
134 | - stride = (1 << size) * interleave; | ||
135 | for (reg = 0; reg < nregs; reg++) { | ||
136 | - if (interleave > 2 || (interleave == 2 && nregs == 2)) { | ||
137 | - load_reg_var(s, addr, rn); | ||
138 | - tcg_gen_addi_i32(addr, addr, (1 << size) * reg); | ||
139 | - } else if (interleave == 2 && nregs == 4 && reg == 2) { | ||
140 | - load_reg_var(s, addr, rn); | ||
141 | - tcg_gen_addi_i32(addr, addr, 1 << size); | ||
142 | - } | ||
143 | - if (size == 3) { | ||
144 | - tmp64 = tcg_temp_new_i64(); | ||
145 | - if (load) { | ||
146 | - gen_aa32_ld64(s, tmp64, addr, get_mem_index(s)); | ||
147 | - neon_store_reg64(tmp64, rd); | ||
148 | - } else { | ||
149 | - neon_load_reg64(tmp64, rd); | ||
150 | - gen_aa32_st64(s, tmp64, addr, get_mem_index(s)); | ||
151 | - } | ||
152 | - tcg_temp_free_i64(tmp64); | ||
153 | - tcg_gen_addi_i32(addr, addr, stride); | ||
154 | - } else { | ||
155 | - for (pass = 0; pass < 2; pass++) { | ||
156 | - if (size == 2) { | ||
157 | - if (load) { | ||
158 | - tmp = tcg_temp_new_i32(); | ||
159 | - gen_aa32_ld32u(s, tmp, addr, get_mem_index(s)); | ||
160 | - neon_store_reg(rd, pass, tmp); | ||
161 | - } else { | ||
162 | - tmp = neon_load_reg(rd, pass); | ||
163 | - gen_aa32_st32(s, tmp, addr, get_mem_index(s)); | ||
164 | - tcg_temp_free_i32(tmp); | ||
165 | - } | ||
166 | - tcg_gen_addi_i32(addr, addr, stride); | ||
167 | - } else if (size == 1) { | ||
168 | - if (load) { | ||
169 | - tmp = tcg_temp_new_i32(); | ||
170 | - gen_aa32_ld16u(s, tmp, addr, get_mem_index(s)); | ||
171 | - tcg_gen_addi_i32(addr, addr, stride); | ||
172 | - tmp2 = tcg_temp_new_i32(); | ||
173 | - gen_aa32_ld16u(s, tmp2, addr, get_mem_index(s)); | ||
174 | - tcg_gen_addi_i32(addr, addr, stride); | ||
175 | - tcg_gen_shli_i32(tmp2, tmp2, 16); | ||
176 | - tcg_gen_or_i32(tmp, tmp, tmp2); | ||
177 | - tcg_temp_free_i32(tmp2); | ||
178 | - neon_store_reg(rd, pass, tmp); | ||
179 | - } else { | ||
180 | - tmp = neon_load_reg(rd, pass); | ||
181 | - tmp2 = tcg_temp_new_i32(); | ||
182 | - tcg_gen_shri_i32(tmp2, tmp, 16); | ||
183 | - gen_aa32_st16(s, tmp, addr, get_mem_index(s)); | ||
184 | - tcg_temp_free_i32(tmp); | ||
185 | - tcg_gen_addi_i32(addr, addr, stride); | ||
186 | - gen_aa32_st16(s, tmp2, addr, get_mem_index(s)); | ||
187 | - tcg_temp_free_i32(tmp2); | ||
188 | - tcg_gen_addi_i32(addr, addr, stride); | ||
189 | - } | ||
190 | - } else /* size == 0 */ { | ||
191 | - if (load) { | ||
192 | - tmp2 = NULL; | ||
193 | - for (n = 0; n < 4; n++) { | ||
194 | - tmp = tcg_temp_new_i32(); | ||
195 | - gen_aa32_ld8u(s, tmp, addr, get_mem_index(s)); | ||
196 | - tcg_gen_addi_i32(addr, addr, stride); | ||
197 | - if (n == 0) { | ||
198 | - tmp2 = tmp; | ||
199 | - } else { | ||
200 | - tcg_gen_shli_i32(tmp, tmp, n * 8); | ||
201 | - tcg_gen_or_i32(tmp2, tmp2, tmp); | ||
202 | - tcg_temp_free_i32(tmp); | ||
203 | - } | ||
204 | - } | ||
205 | - neon_store_reg(rd, pass, tmp2); | ||
206 | - } else { | ||
207 | - tmp2 = neon_load_reg(rd, pass); | ||
208 | - for (n = 0; n < 4; n++) { | ||
209 | - tmp = tcg_temp_new_i32(); | ||
210 | - if (n == 0) { | ||
211 | - tcg_gen_mov_i32(tmp, tmp2); | ||
212 | - } else { | ||
213 | - tcg_gen_shri_i32(tmp, tmp2, n * 8); | ||
214 | - } | ||
215 | - gen_aa32_st8(s, tmp, addr, get_mem_index(s)); | ||
216 | - tcg_temp_free_i32(tmp); | ||
217 | - tcg_gen_addi_i32(addr, addr, stride); | ||
218 | - } | ||
219 | - tcg_temp_free_i32(tmp2); | ||
220 | - } | ||
221 | + for (n = 0; n < 8 >> size; n++) { | ||
222 | + int xs; | ||
223 | + for (xs = 0; xs < interleave; xs++) { | ||
224 | + int tt = rd + reg + spacing * xs; | ||
225 | + | ||
226 | + if (load) { | ||
227 | + gen_aa32_ld_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
228 | + neon_store_element64(tt, n, size, tmp64); | ||
229 | + } else { | ||
230 | + neon_load_element64(tmp64, tt, n, size); | ||
231 | + gen_aa32_st_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
232 | } | ||
233 | + tcg_gen_add_i32(addr, addr, tmp2); | ||
234 | } | ||
235 | } | ||
236 | - rd += spacing; | ||
237 | } | ||
238 | tcg_temp_free_i32(addr); | ||
239 | - stride = nregs * 8; | ||
240 | + tcg_temp_free_i32(tmp2); | ||
241 | + tcg_temp_free_i64(tmp64); | ||
242 | + stride = nregs * interleave * 8; | ||
243 | } else { | ||
244 | size = (insn >> 10) & 3; | ||
245 | if (size == 3) { | ||
246 | -- | ||
247 | 2.19.1 | ||
248 | |||
249 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | For a sequence of loads or stores from a single register, | ||
4 | little-endian operations can be promoted to an 8-byte op. | ||
5 | This can reduce the number of operations by a factor of 8. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20181011205206.3552-20-richard.henderson@linaro.org | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/translate.c | 10 ++++++++++ | ||
14 | 1 file changed, 10 insertions(+) | ||
15 | |||
16 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/translate.c | ||
19 | +++ b/target/arm/translate.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
21 | if (size == 3 && (interleave | spacing) != 1) { | ||
22 | return 1; | ||
23 | } | ||
24 | + /* For our purposes, bytes are always little-endian. */ | ||
25 | + if (size == 0) { | ||
26 | + endian = MO_LE; | ||
27 | + } | ||
28 | + /* Consecutive little-endian elements from a single register | ||
29 | + * can be promoted to a larger little-endian operation. | ||
30 | + */ | ||
31 | + if (interleave == 1 && endian == MO_LE) { | ||
32 | + size = 3; | ||
33 | + } | ||
34 | tmp64 = tcg_temp_new_i64(); | ||
35 | addr = tcg_temp_new_i32(); | ||
36 | tmp2 = tcg_const_i32(1 << size); | ||
37 | -- | ||
38 | 2.19.1 | ||
39 | |||
40 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
2 | 1 | ||
3 | Announce the availability of the various priority queues. | ||
4 | This fixes an issue where guest kernels would miss to | ||
5 | configure secondary queues due to inproper feature bits. | ||
6 | |||
7 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
8 | Message-id: 20181017213932.19973-2-edgar.iglesias@gmail.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/net/cadence_gem.c | 8 +++++++- | ||
13 | 1 file changed, 7 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/net/cadence_gem.c | ||
18 | +++ b/hw/net/cadence_gem.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | ||
20 | int i; | ||
21 | CadenceGEMState *s = CADENCE_GEM(d); | ||
22 | const uint8_t *a; | ||
23 | + uint32_t queues_mask = 0; | ||
24 | |||
25 | DB_PRINT("\n"); | ||
26 | |||
27 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | ||
28 | s->regs[GEM_DESCONF] = 0x02500111; | ||
29 | s->regs[GEM_DESCONF2] = 0x2ab13fff; | ||
30 | s->regs[GEM_DESCONF5] = 0x002f2045; | ||
31 | - s->regs[GEM_DESCONF6] = 0x00000200; | ||
32 | + s->regs[GEM_DESCONF6] = 0x0; | ||
33 | + | ||
34 | + if (s->num_priority_queues > 1) { | ||
35 | + queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1); | ||
36 | + s->regs[GEM_DESCONF6] |= queues_mask; | ||
37 | + } | ||
38 | |||
39 | /* Set MAC address */ | ||
40 | a = &s->conf.macaddr.a[0]; | ||
41 | -- | ||
42 | 2.19.1 | ||
43 | |||
44 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
2 | 1 | ||
3 | Announce 64bit addressing support. | ||
4 | |||
5 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Message-id: 20181017213932.19973-3-edgar.iglesias@gmail.com | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/net/cadence_gem.c | 3 ++- | ||
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
13 | |||
14 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/net/cadence_gem.c | ||
17 | +++ b/hw/net/cadence_gem.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #define GEM_DESCONF4 (0x0000028C/4) | ||
20 | #define GEM_DESCONF5 (0x00000290/4) | ||
21 | #define GEM_DESCONF6 (0x00000294/4) | ||
22 | +#define GEM_DESCONF6_64B_MASK (1U << 23) | ||
23 | #define GEM_DESCONF7 (0x00000298/4) | ||
24 | |||
25 | #define GEM_INT_Q1_STATUS (0x00000400 / 4) | ||
26 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | ||
27 | s->regs[GEM_DESCONF] = 0x02500111; | ||
28 | s->regs[GEM_DESCONF2] = 0x2ab13fff; | ||
29 | s->regs[GEM_DESCONF5] = 0x002f2045; | ||
30 | - s->regs[GEM_DESCONF6] = 0x0; | ||
31 | + s->regs[GEM_DESCONF6] = GEM_DESCONF6_64B_MASK; | ||
32 | |||
33 | if (s->num_priority_queues > 1) { | ||
34 | queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1); | ||
35 | -- | ||
36 | 2.19.1 | ||
37 | |||
38 | diff view generated by jsdifflib |