1 | Latest set of arm patches. I may end up doing another pullreq at the | 1 | The big thing here is RTH's patchset implementing ARMv8.1-VHE |
---|---|---|---|
2 | end of the week, but this is big enough to send out, plus it has | 2 | emulation; otherwise just a handful of smaller fixes. |
3 | several instances of "let me take the first N patches in your series" | ||
4 | in it, so getting those into master makes patch respins for those | ||
5 | submitters easier. | ||
6 | 3 | ||
7 | thanks | 4 | thanks |
8 | -- PMM | 5 | -- PMM |
9 | 6 | ||
10 | The following changes since commit dddb37495b844270088e68e3bf30b764d48d863f: | 7 | The following changes since commit 346ed3151f1c43e72c40cb55b392a1d4cface62c: |
11 | 8 | ||
12 | Merge remote-tracking branch 'remotes/awilliam/tags/vfio-updates-20181015.0' into staging (2018-10-15 18:44:04 +0100) | 9 | Merge remote-tracking branch 'remotes/awilliam/tags/vfio-update-20200206.0' into staging (2020-02-07 11:52:15 +0000) |
13 | 10 | ||
14 | are available in the Git repository at: | 11 | are available in the Git repository at: |
15 | 12 | ||
16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20181016 | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200207 |
17 | 14 | ||
18 | for you to fetch changes up to bdaffef4bb0729a74c7a325dba5c61d8cd8f464f: | 15 | for you to fetch changes up to af6c91b490e9b1bce7a168f8a9c848f3e60f616e: |
19 | 16 | ||
20 | coccinelle: new inplace-byteswaps.cocci to remove inplace-byteswapping calls (2018-10-16 16:16:42 +0100) | 17 | stellaris: delay timer_new to avoid memleaks (2020-02-07 14:04:28 +0000) |
21 | 18 | ||
22 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
23 | target-arm queue: | 20 | target-arm queue: |
24 | * hw/arm/virt: add DT property /secure-chosen/stdout-path indicating secure UART | 21 | * monitor: fix query-cpu-model-expansion crash when using machine type none |
25 | * target/arm: Fix aarch64_sve_change_el wrt EL0 | 22 | * Support emulation of the ARMv8.1-VHE architecture feature |
26 | * target/arm: Define fields of ISAR registers | 23 | * bcm2835_dma: fix bugs in TD mode handling |
27 | * target/arm: Align cortex-r5 id_isar0 | 24 | * docs/arm-cpu-features: Make kvm-no-adjvtime comment clearer |
28 | * target/arm: Fix cortex-a7 id_isar0 | 25 | * stellaris, stm32f2xx_timer, armv7m_systick: fix minor memory leaks |
29 | * net/cadence_gem: Fix various bugs, add support for new | ||
30 | features that will be used by the Xilinx Versal board | ||
31 | * target-arm: powerctl: Enable HVC when starting CPUs to EL2 | ||
32 | * target/arm: Add the Cortex-A72 | ||
33 | * target/arm: Mark PMINTENCLR and PMINTENCLR_EL1 accesses as possibly doing IO | ||
34 | * target/arm: Mask PMOVSR writes based on supported counters | ||
35 | * target/arm: Initialize ARMMMUFaultInfo in v7m_stack_read/write | ||
36 | * coccinelle: new inplace-byteswaps.cocci to remove inplace-byteswapping calls | ||
37 | 26 | ||
38 | ---------------------------------------------------------------- | 27 | ---------------------------------------------------------------- |
39 | Aaron Lindsay (2): | 28 | Alex Bennée (1): |
40 | target/arm: Mark PMINTENCLR and PMINTENCLR_EL1 accesses as possibly doing IO | 29 | target/arm: check TGE and E2H flags for EL0 pauth traps |
41 | target/arm: Mask PMOVSR writes based on supported counters | ||
42 | 30 | ||
43 | Edgar E. Iglesias (10): | 31 | Liang Yan (1): |
44 | net: cadence_gem: Disable TSU feature bit | 32 | target/arm/monitor: query-cpu-model-expansion crashed qemu when using machine type none |
45 | net: cadence_gem: Announce availability of priority queues | ||
46 | net: cadence_gem: Use uint32_t for 32bit descriptor words | ||
47 | net: cadence_gem: Add macro with max number of descriptor words | ||
48 | net: cadence_gem: Add support for extended descriptors | ||
49 | net: cadence_gem: Add support for selecting the DMA MemoryRegion | ||
50 | net: cadence_gem: Implement support for 64bit descriptor addresses | ||
51 | net: cadence_gem: Announce 64bit addressing support | ||
52 | target-arm: powerctl: Enable HVC when starting CPUs to EL2 | ||
53 | target/arm: Add the Cortex-A72 | ||
54 | 33 | ||
55 | Jerome Forissier (1): | 34 | Pan Nengyuan (3): |
56 | hw/arm/virt: add DT property /secure-chosen/stdout-path indicating secure UART | 35 | armv7m_systick: delay timer_new to avoid memleaks |
36 | stm32f2xx_timer: delay timer_new to avoid memleaks | ||
37 | stellaris: delay timer_new to avoid memleaks | ||
57 | 38 | ||
58 | Peter Maydell (2): | 39 | Philippe Mathieu-Daudé (1): |
59 | target/arm: Initialize ARMMMUFaultInfo in v7m_stack_read/write | 40 | docs/arm-cpu-features: Make kvm-no-adjvtime comment clearer |
60 | coccinelle: new inplace-byteswaps.cocci to remove inplace-byteswapping calls | ||
61 | 41 | ||
62 | Richard Henderson (4): | 42 | Rene Stange (2): |
63 | target/arm: Fix aarch64_sve_change_el wrt EL0 | 43 | bcm2835_dma: Fix the ylen loop in TD mode |
64 | target/arm: Define fields of ISAR registers | 44 | bcm2835_dma: Re-initialize xlen in TD mode |
65 | target/arm: Align cortex-r5 id_isar0 | ||
66 | target/arm: Fix cortex-a7 id_isar0 | ||
67 | 45 | ||
68 | include/hw/net/cadence_gem.h | 7 +- | 46 | Richard Henderson (40): |
69 | target/arm/cpu.h | 95 +++++++++++++- | 47 | target/arm: Define isar_feature_aa64_vh |
70 | hw/arm/virt.c | 4 + | 48 | target/arm: Enable HCR_E2H for VHE |
71 | hw/net/cadence_gem.c | 192 +++++++++++++++++++++-------- | 49 | target/arm: Add CONTEXTIDR_EL2 |
72 | target/arm/arm-powerctl.c | 10 ++ | 50 | target/arm: Add TTBR1_EL2 |
73 | target/arm/cpu.c | 7 +- | 51 | target/arm: Update CNTVCT_EL0 for VHE |
74 | target/arm/cpu64.c | 66 +++++++++- | 52 | target/arm: Split out vae1_tlbmask |
75 | target/arm/helper.c | 27 ++-- | 53 | target/arm: Split out alle1_tlbmask |
76 | target/arm/op_helper.c | 6 +- | 54 | target/arm: Simplify tlb_force_broadcast alternatives |
77 | scripts/coccinelle/inplace-byteswaps.cocci | 65 ++++++++++ | 55 | target/arm: Rename ARMMMUIdx*_S12NSE* to ARMMMUIdx*_E10_* |
78 | 10 files changed, 408 insertions(+), 71 deletions(-) | 56 | target/arm: Rename ARMMMUIdx_S2NS to ARMMMUIdx_Stage2 |
79 | create mode 100644 scripts/coccinelle/inplace-byteswaps.cocci | 57 | target/arm: Rename ARMMMUIdx_S1NSE* to ARMMMUIdx_Stage1_E* |
58 | target/arm: Rename ARMMMUIdx_S1SE[01] to ARMMMUIdx_SE10_[01] | ||
59 | target/arm: Rename ARMMMUIdx*_S1E3 to ARMMMUIdx*_SE3 | ||
60 | target/arm: Rename ARMMMUIdx_S1E2 to ARMMMUIdx_E2 | ||
61 | target/arm: Recover 4 bits from TBFLAGs | ||
62 | target/arm: Expand TBFLAG_ANY.MMUIDX to 4 bits | ||
63 | target/arm: Rearrange ARMMMUIdxBit | ||
64 | target/arm: Tidy ARMMMUIdx m-profile definitions | ||
65 | target/arm: Reorganize ARMMMUIdx | ||
66 | target/arm: Add regime_has_2_ranges | ||
67 | target/arm: Update arm_mmu_idx for VHE | ||
68 | target/arm: Update arm_sctlr for VHE | ||
69 | target/arm: Update aa64_zva_access for EL2 | ||
70 | target/arm: Update ctr_el0_access for EL2 | ||
71 | target/arm: Add the hypervisor virtual counter | ||
72 | target/arm: Update timer access for VHE | ||
73 | target/arm: Update define_one_arm_cp_reg_with_opaque for VHE | ||
74 | target/arm: Add VHE system register redirection and aliasing | ||
75 | target/arm: Add VHE timer register redirection and aliasing | ||
76 | target/arm: Flush tlb for ASID changes in EL2&0 translation regime | ||
77 | target/arm: Flush tlbs for E2&0 translation regime | ||
78 | target/arm: Update arm_phys_excp_target_el for TGE | ||
79 | target/arm: Update {fp,sve}_exception_el for VHE | ||
80 | target/arm: Update get_a64_user_mem_index for VHE | ||
81 | target/arm: Update arm_cpu_do_interrupt_aarch64 for VHE | ||
82 | target/arm: Enable ARMv8.1-VHE in -cpu max | ||
83 | target/arm: Move arm_excp_unmasked to cpu.c | ||
84 | target/arm: Pass more cpu state to arm_excp_unmasked | ||
85 | target/arm: Use bool for unmasked in arm_excp_unmasked | ||
86 | target/arm: Raise only one interrupt in arm_cpu_exec_interrupt | ||
80 | 87 | ||
88 | target/arm/cpu-param.h | 2 +- | ||
89 | target/arm/cpu-qom.h | 1 + | ||
90 | target/arm/cpu.h | 423 ++++++---------- | ||
91 | target/arm/internals.h | 73 ++- | ||
92 | target/arm/translate.h | 4 +- | ||
93 | hw/arm/stellaris.c | 7 +- | ||
94 | hw/dma/bcm2835_dma.c | 8 +- | ||
95 | hw/timer/armv7m_systick.c | 6 + | ||
96 | hw/timer/stm32f2xx_timer.c | 5 + | ||
97 | target/arm/cpu.c | 162 +++++- | ||
98 | target/arm/cpu64.c | 1 + | ||
99 | target/arm/debug_helper.c | 50 +- | ||
100 | target/arm/helper-a64.c | 2 +- | ||
101 | target/arm/helper.c | 1211 ++++++++++++++++++++++++++++++++------------ | ||
102 | target/arm/monitor.c | 15 +- | ||
103 | target/arm/pauth_helper.c | 14 +- | ||
104 | target/arm/translate-a64.c | 47 +- | ||
105 | target/arm/translate.c | 74 +-- | ||
106 | docs/arm-cpu-features.rst | 2 +- | ||
107 | 19 files changed, 1415 insertions(+), 692 deletions(-) | ||
108 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Liang Yan <lyan@suse.com> | ||
1 | 2 | ||
3 | Commit e19afd566781 mentioned that target-arm only supports queryable | ||
4 | cpu models 'max', 'host', and the current type when KVM is in use. | ||
5 | The logic works well until using machine type none. | ||
6 | |||
7 | For machine type none, cpu_type will be null if cpu option is not | ||
8 | set by command line, strlen(cpu_type) will terminate process. | ||
9 | So We add a check above it. | ||
10 | |||
11 | This won't affect i386 and s390x since they do not use current_cpu. | ||
12 | |||
13 | Signed-off-by: Liang Yan <lyan@suse.com> | ||
14 | Message-id: 20200203134251.12986-1-lyan@suse.com | ||
15 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
16 | Tested-by: Andrew Jones <drjones@redhat.com> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | --- | ||
19 | target/arm/monitor.c | 15 +++++++++------ | ||
20 | 1 file changed, 9 insertions(+), 6 deletions(-) | ||
21 | |||
22 | diff --git a/target/arm/monitor.c b/target/arm/monitor.c | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/monitor.c | ||
25 | +++ b/target/arm/monitor.c | ||
26 | @@ -XXX,XX +XXX,XX @@ CpuModelExpansionInfo *qmp_query_cpu_model_expansion(CpuModelExpansionType type, | ||
27 | } | ||
28 | |||
29 | if (kvm_enabled()) { | ||
30 | - const char *cpu_type = current_machine->cpu_type; | ||
31 | - int len = strlen(cpu_type) - strlen(ARM_CPU_TYPE_SUFFIX); | ||
32 | bool supported = false; | ||
33 | |||
34 | if (!strcmp(model->name, "host") || !strcmp(model->name, "max")) { | ||
35 | /* These are kvmarm's recommended cpu types */ | ||
36 | supported = true; | ||
37 | - } else if (strlen(model->name) == len && | ||
38 | - !strncmp(model->name, cpu_type, len)) { | ||
39 | - /* KVM is enabled and we're using this type, so it works. */ | ||
40 | - supported = true; | ||
41 | + } else if (current_machine->cpu_type) { | ||
42 | + const char *cpu_type = current_machine->cpu_type; | ||
43 | + int len = strlen(cpu_type) - strlen(ARM_CPU_TYPE_SUFFIX); | ||
44 | + | ||
45 | + if (strlen(model->name) == len && | ||
46 | + !strncmp(model->name, cpu_type, len)) { | ||
47 | + /* KVM is enabled and we're using this type, so it works. */ | ||
48 | + supported = true; | ||
49 | + } | ||
50 | } | ||
51 | if (!supported) { | ||
52 | error_setg(errp, "We cannot guarantee the CPU type '%s' works " | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200206105448.4726-2-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/cpu.h | 5 +++++ | ||
10 | 1 file changed, 5 insertions(+) | ||
11 | |||
12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/cpu.h | ||
15 | +++ b/target/arm/cpu.h | ||
16 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_sve(const ARMISARegisters *id) | ||
17 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, SVE) != 0; | ||
18 | } | ||
19 | |||
20 | +static inline bool isar_feature_aa64_vh(const ARMISARegisters *id) | ||
21 | +{ | ||
22 | + return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, VH) != 0; | ||
23 | +} | ||
24 | + | ||
25 | static inline bool isar_feature_aa64_lor(const ARMISARegisters *id) | ||
26 | { | ||
27 | return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, LO) != 0; | ||
28 | -- | ||
29 | 2.20.1 | ||
30 | |||
31 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200206105448.4726-3-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/cpu.h | 7 ------- | ||
10 | target/arm/helper.c | 6 +++++- | ||
11 | 2 files changed, 5 insertions(+), 8 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/cpu.h | ||
16 | +++ b/target/arm/cpu.h | ||
17 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | ||
18 | #define HCR_ATA (1ULL << 56) | ||
19 | #define HCR_DCT (1ULL << 57) | ||
20 | |||
21 | -/* | ||
22 | - * When we actually implement ARMv8.1-VHE we should add HCR_E2H to | ||
23 | - * HCR_MASK and then clear it again if the feature bit is not set in | ||
24 | - * hcr_write(). | ||
25 | - */ | ||
26 | -#define HCR_MASK ((1ULL << 34) - 1) | ||
27 | - | ||
28 | #define SCR_NS (1U << 0) | ||
29 | #define SCR_IRQ (1U << 1) | ||
30 | #define SCR_FIQ (1U << 2) | ||
31 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/helper.c | ||
34 | +++ b/target/arm/helper.c | ||
35 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_no_el2_v8_cp_reginfo[] = { | ||
36 | static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
37 | { | ||
38 | ARMCPU *cpu = env_archcpu(env); | ||
39 | - uint64_t valid_mask = HCR_MASK; | ||
40 | + /* Begin with bits defined in base ARMv8.0. */ | ||
41 | + uint64_t valid_mask = MAKE_64BIT_MASK(0, 34); | ||
42 | |||
43 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
44 | valid_mask &= ~HCR_HCD; | ||
45 | @@ -XXX,XX +XXX,XX @@ static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
46 | */ | ||
47 | valid_mask &= ~HCR_TSC; | ||
48 | } | ||
49 | + if (cpu_isar_feature(aa64_vh, cpu)) { | ||
50 | + valid_mask |= HCR_E2H; | ||
51 | + } | ||
52 | if (cpu_isar_feature(aa64_lor, cpu)) { | ||
53 | valid_mask |= HCR_TLOR; | ||
54 | } | ||
55 | -- | ||
56 | 2.20.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Not all of the breakpoint types are supported, but those that | ||
4 | only examine contextidr are extended to support the new register. | ||
5 | |||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200206105448.4726-4-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/debug_helper.c | 50 +++++++++++++++++++++++++++++---------- | ||
13 | target/arm/helper.c | 12 ++++++++++ | ||
14 | 2 files changed, 50 insertions(+), 12 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/debug_helper.c | ||
19 | +++ b/target/arm/debug_helper.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static bool linked_bp_matches(ARMCPU *cpu, int lbn) | ||
21 | int ctx_cmps = extract32(cpu->dbgdidr, 20, 4); | ||
22 | int bt; | ||
23 | uint32_t contextidr; | ||
24 | + uint64_t hcr_el2; | ||
25 | |||
26 | /* | ||
27 | * Links to unimplemented or non-context aware breakpoints are | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool linked_bp_matches(ARMCPU *cpu, int lbn) | ||
29 | } | ||
30 | |||
31 | bt = extract64(bcr, 20, 4); | ||
32 | - | ||
33 | - /* | ||
34 | - * We match the whole register even if this is AArch32 using the | ||
35 | - * short descriptor format (in which case it holds both PROCID and ASID), | ||
36 | - * since we don't implement the optional v7 context ID masking. | ||
37 | - */ | ||
38 | - contextidr = extract64(env->cp15.contextidr_el[1], 0, 32); | ||
39 | + hcr_el2 = arm_hcr_el2_eff(env); | ||
40 | |||
41 | switch (bt) { | ||
42 | case 3: /* linked context ID match */ | ||
43 | - if (arm_current_el(env) > 1) { | ||
44 | - /* Context matches never fire in EL2 or (AArch64) EL3 */ | ||
45 | + switch (arm_current_el(env)) { | ||
46 | + default: | ||
47 | + /* Context matches never fire in AArch64 EL3 */ | ||
48 | return false; | ||
49 | + case 2: | ||
50 | + if (!(hcr_el2 & HCR_E2H)) { | ||
51 | + /* Context matches never fire in EL2 without E2H enabled. */ | ||
52 | + return false; | ||
53 | + } | ||
54 | + contextidr = env->cp15.contextidr_el[2]; | ||
55 | + break; | ||
56 | + case 1: | ||
57 | + contextidr = env->cp15.contextidr_el[1]; | ||
58 | + break; | ||
59 | + case 0: | ||
60 | + if ((hcr_el2 & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) { | ||
61 | + contextidr = env->cp15.contextidr_el[2]; | ||
62 | + } else { | ||
63 | + contextidr = env->cp15.contextidr_el[1]; | ||
64 | + } | ||
65 | + break; | ||
66 | } | ||
67 | - return (contextidr == extract64(env->cp15.dbgbvr[lbn], 0, 32)); | ||
68 | - case 5: /* linked address mismatch (reserved in AArch64) */ | ||
69 | + break; | ||
70 | + | ||
71 | + case 7: /* linked contextidr_el1 match */ | ||
72 | + contextidr = env->cp15.contextidr_el[1]; | ||
73 | + break; | ||
74 | + case 13: /* linked contextidr_el2 match */ | ||
75 | + contextidr = env->cp15.contextidr_el[2]; | ||
76 | + break; | ||
77 | + | ||
78 | case 9: /* linked VMID match (reserved if no EL2) */ | ||
79 | case 11: /* linked context ID and VMID match (reserved if no EL2) */ | ||
80 | + case 15: /* linked full context ID match */ | ||
81 | default: | ||
82 | /* | ||
83 | * Links to Unlinked context breakpoints must generate no | ||
84 | @@ -XXX,XX +XXX,XX @@ static bool linked_bp_matches(ARMCPU *cpu, int lbn) | ||
85 | return false; | ||
86 | } | ||
87 | |||
88 | - return false; | ||
89 | + /* | ||
90 | + * We match the whole register even if this is AArch32 using the | ||
91 | + * short descriptor format (in which case it holds both PROCID and ASID), | ||
92 | + * since we don't implement the optional v7 context ID masking. | ||
93 | + */ | ||
94 | + return contextidr == (uint32_t)env->cp15.dbgbvr[lbn]; | ||
95 | } | ||
96 | |||
97 | static bool bp_wp_matches(ARMCPU *cpu, int n, bool is_wp) | ||
98 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/target/arm/helper.c | ||
101 | +++ b/target/arm/helper.c | ||
102 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo jazelle_regs[] = { | ||
103 | REGINFO_SENTINEL | ||
104 | }; | ||
105 | |||
106 | +static const ARMCPRegInfo vhe_reginfo[] = { | ||
107 | + { .name = "CONTEXTIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
108 | + .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1, | ||
109 | + .access = PL2_RW, | ||
110 | + .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) }, | ||
111 | + REGINFO_SENTINEL | ||
112 | +}; | ||
113 | + | ||
114 | void register_cp_regs_for_features(ARMCPU *cpu) | ||
115 | { | ||
116 | /* Register all the coprocessor registers based on feature bits */ | ||
117 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
118 | define_arm_cp_regs(cpu, lor_reginfo); | ||
119 | } | ||
120 | |||
121 | + if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) { | ||
122 | + define_arm_cp_regs(cpu, vhe_reginfo); | ||
123 | + } | ||
124 | + | ||
125 | if (cpu_isar_feature(aa64_sve, cpu)) { | ||
126 | define_one_arm_cp_reg(cpu, &zcr_el1_reginfo); | ||
127 | if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
128 | -- | ||
129 | 2.20.1 | ||
130 | |||
131 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | At the same time, add writefn to TTBR0_EL2 and TCR_EL2. | ||
4 | A later patch will update any ASID therein. | ||
5 | |||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200206105448.4726-5-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.c | 13 ++++++++++++- | ||
13 | 1 file changed, 12 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.c | ||
18 | +++ b/target/arm/helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void vmsa_ttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
20 | raw_write(env, ri, value); | ||
21 | } | ||
22 | |||
23 | +static void vmsa_tcr_ttbr_el2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
24 | + uint64_t value) | ||
25 | +{ | ||
26 | + /* TODO: There are ASID fields in here with HCR_EL2.E2H */ | ||
27 | + raw_write(env, ri, value); | ||
28 | +} | ||
29 | + | ||
30 | static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
31 | uint64_t value) | ||
32 | { | ||
33 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
34 | .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[2]) }, | ||
35 | { .name = "TTBR0_EL2", .state = ARM_CP_STATE_AA64, | ||
36 | .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0, | ||
37 | - .access = PL2_RW, .resetvalue = 0, | ||
38 | + .access = PL2_RW, .resetvalue = 0, .writefn = vmsa_tcr_ttbr_el2_write, | ||
39 | .fieldoffset = offsetof(CPUARMState, cp15.ttbr0_el[2]) }, | ||
40 | { .name = "HTTBR", .cp = 15, .opc1 = 4, .crm = 2, | ||
41 | .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS, | ||
42 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vhe_reginfo[] = { | ||
43 | .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1, | ||
44 | .access = PL2_RW, | ||
45 | .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) }, | ||
46 | + { .name = "TTBR1_EL2", .state = ARM_CP_STATE_AA64, | ||
47 | + .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 1, | ||
48 | + .access = PL2_RW, .writefn = vmsa_tcr_ttbr_el2_write, | ||
49 | + .fieldoffset = offsetof(CPUARMState, cp15.ttbr1_el[2]) }, | ||
50 | REGINFO_SENTINEL | ||
51 | }; | ||
52 | |||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | The virtual offset may be 0 depending on EL, E2H and TGE. | ||
4 | |||
5 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200206105448.4726-6-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/helper.c | 40 +++++++++++++++++++++++++++++++++++++--- | ||
12 | 1 file changed, 37 insertions(+), 3 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static uint64_t gt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
19 | return gt_get_countervalue(env); | ||
20 | } | ||
21 | |||
22 | +static uint64_t gt_virt_cnt_offset(CPUARMState *env) | ||
23 | +{ | ||
24 | + uint64_t hcr; | ||
25 | + | ||
26 | + switch (arm_current_el(env)) { | ||
27 | + case 2: | ||
28 | + hcr = arm_hcr_el2_eff(env); | ||
29 | + if (hcr & HCR_E2H) { | ||
30 | + return 0; | ||
31 | + } | ||
32 | + break; | ||
33 | + case 0: | ||
34 | + hcr = arm_hcr_el2_eff(env); | ||
35 | + if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) { | ||
36 | + return 0; | ||
37 | + } | ||
38 | + break; | ||
39 | + } | ||
40 | + | ||
41 | + return env->cp15.cntvoff_el2; | ||
42 | +} | ||
43 | + | ||
44 | static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
45 | { | ||
46 | - return gt_get_countervalue(env) - env->cp15.cntvoff_el2; | ||
47 | + return gt_get_countervalue(env) - gt_virt_cnt_offset(env); | ||
48 | } | ||
49 | |||
50 | static void gt_cval_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
51 | @@ -XXX,XX +XXX,XX @@ static void gt_cval_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
52 | static uint64_t gt_tval_read(CPUARMState *env, const ARMCPRegInfo *ri, | ||
53 | int timeridx) | ||
54 | { | ||
55 | - uint64_t offset = timeridx == GTIMER_VIRT ? env->cp15.cntvoff_el2 : 0; | ||
56 | + uint64_t offset = 0; | ||
57 | + | ||
58 | + switch (timeridx) { | ||
59 | + case GTIMER_VIRT: | ||
60 | + offset = gt_virt_cnt_offset(env); | ||
61 | + break; | ||
62 | + } | ||
63 | |||
64 | return (uint32_t)(env->cp15.c14_timer[timeridx].cval - | ||
65 | (gt_get_countervalue(env) - offset)); | ||
66 | @@ -XXX,XX +XXX,XX @@ static void gt_tval_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
67 | int timeridx, | ||
68 | uint64_t value) | ||
69 | { | ||
70 | - uint64_t offset = timeridx == GTIMER_VIRT ? env->cp15.cntvoff_el2 : 0; | ||
71 | + uint64_t offset = 0; | ||
72 | + | ||
73 | + switch (timeridx) { | ||
74 | + case GTIMER_VIRT: | ||
75 | + offset = gt_virt_cnt_offset(env); | ||
76 | + break; | ||
77 | + } | ||
78 | |||
79 | trace_arm_gt_tval_write(timeridx, value); | ||
80 | env->cp15.c14_timer[timeridx].cval = gt_get_countervalue(env) - offset + | ||
81 | -- | ||
82 | 2.20.1 | ||
83 | |||
84 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | No functional change, but unify code sequences. | ||
4 | |||
5 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200206105448.4726-7-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.c | 32 +++++++++++++------------------- | ||
13 | 1 file changed, 13 insertions(+), 19 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.c | ||
18 | +++ b/target/arm/helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_access(CPUARMState *env, | ||
20 | * Page D4-1736 (DDI0487A.b) | ||
21 | */ | ||
22 | |||
23 | +static int vae1_tlbmask(CPUARMState *env) | ||
24 | +{ | ||
25 | + if (arm_is_secure_below_el3(env)) { | ||
26 | + return ARMMMUIdxBit_S1SE1 | ARMMMUIdxBit_S1SE0; | ||
27 | + } else { | ||
28 | + return ARMMMUIdxBit_S12NSE1 | ARMMMUIdxBit_S12NSE0; | ||
29 | + } | ||
30 | +} | ||
31 | + | ||
32 | static void tlbi_aa64_vmalle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
33 | uint64_t value) | ||
34 | { | ||
35 | CPUState *cs = env_cpu(env); | ||
36 | - bool sec = arm_is_secure_below_el3(env); | ||
37 | + int mask = vae1_tlbmask(env); | ||
38 | |||
39 | - if (sec) { | ||
40 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
41 | - ARMMMUIdxBit_S1SE1 | | ||
42 | - ARMMMUIdxBit_S1SE0); | ||
43 | - } else { | ||
44 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
45 | - ARMMMUIdxBit_S12NSE1 | | ||
46 | - ARMMMUIdxBit_S12NSE0); | ||
47 | - } | ||
48 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, mask); | ||
49 | } | ||
50 | |||
51 | static void tlbi_aa64_vmalle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
52 | uint64_t value) | ||
53 | { | ||
54 | CPUState *cs = env_cpu(env); | ||
55 | + int mask = vae1_tlbmask(env); | ||
56 | |||
57 | if (tlb_force_broadcast(env)) { | ||
58 | tlbi_aa64_vmalle1is_write(env, NULL, value); | ||
59 | return; | ||
60 | } | ||
61 | |||
62 | - if (arm_is_secure_below_el3(env)) { | ||
63 | - tlb_flush_by_mmuidx(cs, | ||
64 | - ARMMMUIdxBit_S1SE1 | | ||
65 | - ARMMMUIdxBit_S1SE0); | ||
66 | - } else { | ||
67 | - tlb_flush_by_mmuidx(cs, | ||
68 | - ARMMMUIdxBit_S12NSE1 | | ||
69 | - ARMMMUIdxBit_S12NSE0); | ||
70 | - } | ||
71 | + tlb_flush_by_mmuidx(cs, mask); | ||
72 | } | ||
73 | |||
74 | static void tlbi_aa64_alle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
75 | -- | ||
76 | 2.20.1 | ||
77 | |||
78 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | No functional change, but unify code sequences. | ||
4 | |||
5 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200206105448.4726-8-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.c | 86 +++++++++++++-------------------------------- | ||
13 | 1 file changed, 24 insertions(+), 62 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.c | ||
18 | +++ b/target/arm/helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vmalle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
20 | tlb_flush_by_mmuidx(cs, mask); | ||
21 | } | ||
22 | |||
23 | -static void tlbi_aa64_alle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
24 | - uint64_t value) | ||
25 | +static int alle1_tlbmask(CPUARMState *env) | ||
26 | { | ||
27 | - /* Note that the 'ALL' scope must invalidate both stage 1 and | ||
28 | + /* | ||
29 | + * Note that the 'ALL' scope must invalidate both stage 1 and | ||
30 | * stage 2 translations, whereas most other scopes only invalidate | ||
31 | * stage 1 translations. | ||
32 | */ | ||
33 | - ARMCPU *cpu = env_archcpu(env); | ||
34 | - CPUState *cs = CPU(cpu); | ||
35 | - | ||
36 | if (arm_is_secure_below_el3(env)) { | ||
37 | - tlb_flush_by_mmuidx(cs, | ||
38 | - ARMMMUIdxBit_S1SE1 | | ||
39 | - ARMMMUIdxBit_S1SE0); | ||
40 | + return ARMMMUIdxBit_S1SE1 | ARMMMUIdxBit_S1SE0; | ||
41 | + } else if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
42 | + return ARMMMUIdxBit_S12NSE1 | ARMMMUIdxBit_S12NSE0 | ARMMMUIdxBit_S2NS; | ||
43 | } else { | ||
44 | - if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
45 | - tlb_flush_by_mmuidx(cs, | ||
46 | - ARMMMUIdxBit_S12NSE1 | | ||
47 | - ARMMMUIdxBit_S12NSE0 | | ||
48 | - ARMMMUIdxBit_S2NS); | ||
49 | - } else { | ||
50 | - tlb_flush_by_mmuidx(cs, | ||
51 | - ARMMMUIdxBit_S12NSE1 | | ||
52 | - ARMMMUIdxBit_S12NSE0); | ||
53 | - } | ||
54 | + return ARMMMUIdxBit_S12NSE1 | ARMMMUIdxBit_S12NSE0; | ||
55 | } | ||
56 | } | ||
57 | |||
58 | +static void tlbi_aa64_alle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
59 | + uint64_t value) | ||
60 | +{ | ||
61 | + CPUState *cs = env_cpu(env); | ||
62 | + int mask = alle1_tlbmask(env); | ||
63 | + | ||
64 | + tlb_flush_by_mmuidx(cs, mask); | ||
65 | +} | ||
66 | + | ||
67 | static void tlbi_aa64_alle2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
68 | uint64_t value) | ||
69 | { | ||
70 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
71 | static void tlbi_aa64_alle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
72 | uint64_t value) | ||
73 | { | ||
74 | - /* Note that the 'ALL' scope must invalidate both stage 1 and | ||
75 | - * stage 2 translations, whereas most other scopes only invalidate | ||
76 | - * stage 1 translations. | ||
77 | - */ | ||
78 | CPUState *cs = env_cpu(env); | ||
79 | - bool sec = arm_is_secure_below_el3(env); | ||
80 | - bool has_el2 = arm_feature(env, ARM_FEATURE_EL2); | ||
81 | + int mask = alle1_tlbmask(env); | ||
82 | |||
83 | - if (sec) { | ||
84 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
85 | - ARMMMUIdxBit_S1SE1 | | ||
86 | - ARMMMUIdxBit_S1SE0); | ||
87 | - } else if (has_el2) { | ||
88 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
89 | - ARMMMUIdxBit_S12NSE1 | | ||
90 | - ARMMMUIdxBit_S12NSE0 | | ||
91 | - ARMMMUIdxBit_S2NS); | ||
92 | - } else { | ||
93 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
94 | - ARMMMUIdxBit_S12NSE1 | | ||
95 | - ARMMMUIdxBit_S12NSE0); | ||
96 | - } | ||
97 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, mask); | ||
98 | } | ||
99 | |||
100 | static void tlbi_aa64_alle2is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
101 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
102 | static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
103 | uint64_t value) | ||
104 | { | ||
105 | - ARMCPU *cpu = env_archcpu(env); | ||
106 | - CPUState *cs = CPU(cpu); | ||
107 | - bool sec = arm_is_secure_below_el3(env); | ||
108 | + CPUState *cs = env_cpu(env); | ||
109 | + int mask = vae1_tlbmask(env); | ||
110 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
111 | |||
112 | - if (sec) { | ||
113 | - tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
114 | - ARMMMUIdxBit_S1SE1 | | ||
115 | - ARMMMUIdxBit_S1SE0); | ||
116 | - } else { | ||
117 | - tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
118 | - ARMMMUIdxBit_S12NSE1 | | ||
119 | - ARMMMUIdxBit_S12NSE0); | ||
120 | - } | ||
121 | + tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, mask); | ||
122 | } | ||
123 | |||
124 | static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
125 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
126 | * since we don't support flush-for-specific-ASID-only or | ||
127 | * flush-last-level-only. | ||
128 | */ | ||
129 | - ARMCPU *cpu = env_archcpu(env); | ||
130 | - CPUState *cs = CPU(cpu); | ||
131 | + CPUState *cs = env_cpu(env); | ||
132 | + int mask = vae1_tlbmask(env); | ||
133 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
134 | |||
135 | if (tlb_force_broadcast(env)) { | ||
136 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
137 | return; | ||
138 | } | ||
139 | |||
140 | - if (arm_is_secure_below_el3(env)) { | ||
141 | - tlb_flush_page_by_mmuidx(cs, pageaddr, | ||
142 | - ARMMMUIdxBit_S1SE1 | | ||
143 | - ARMMMUIdxBit_S1SE0); | ||
144 | - } else { | ||
145 | - tlb_flush_page_by_mmuidx(cs, pageaddr, | ||
146 | - ARMMMUIdxBit_S12NSE1 | | ||
147 | - ARMMMUIdxBit_S12NSE0); | ||
148 | - } | ||
149 | + tlb_flush_page_by_mmuidx(cs, pageaddr, mask); | ||
150 | } | ||
151 | |||
152 | static void tlbi_aa64_vae2is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
153 | -- | ||
154 | 2.20.1 | ||
155 | |||
156 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Use uint32_t instead of unsigned to describe 32bit descriptor words. | 3 | Rather than call to a separate function and re-compute any |
4 | parameters for the flush, simply use the correct flush | ||
5 | function directly. | ||
4 | 6 | ||
5 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Tested-by: Alex Bennée <alex.bennee@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
7 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20181011021931.4249-4-edgar.iglesias@gmail.com | 10 | Message-id: 20200206105448.4726-9-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | include/hw/net/cadence_gem.h | 2 +- | 13 | target/arm/helper.c | 52 +++++++++++++++++++++------------------------ |
12 | hw/net/cadence_gem.c | 42 ++++++++++++++++++------------------ | 14 | 1 file changed, 24 insertions(+), 28 deletions(-) |
13 | 2 files changed, 22 insertions(+), 22 deletions(-) | ||
14 | 15 | ||
15 | diff --git a/include/hw/net/cadence_gem.h b/include/hw/net/cadence_gem.h | 16 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/net/cadence_gem.h | 18 | --- a/target/arm/helper.c |
18 | +++ b/include/hw/net/cadence_gem.h | 19 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct CadenceGEMState { | 20 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_write(CPUARMState *env, const ARMCPRegInfo *ri, |
20 | 21 | uint64_t value) | |
21 | uint8_t can_rx_state; /* Debug only */ | ||
22 | |||
23 | - unsigned rx_desc[MAX_PRIORITY_QUEUES][2]; | ||
24 | + uint32_t rx_desc[MAX_PRIORITY_QUEUES][2]; | ||
25 | |||
26 | bool sar_active[4]; | ||
27 | } CadenceGEMState; | ||
28 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/net/cadence_gem.c | ||
31 | +++ b/hw/net/cadence_gem.c | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | |||
34 | #define GEM_MODID_VALUE 0x00020118 | ||
35 | |||
36 | -static inline unsigned tx_desc_get_buffer(unsigned *desc) | ||
37 | +static inline unsigned tx_desc_get_buffer(uint32_t *desc) | ||
38 | { | 22 | { |
39 | return desc[0]; | 23 | /* Invalidate all (TLBIALL) */ |
24 | - ARMCPU *cpu = env_archcpu(env); | ||
25 | + CPUState *cs = env_cpu(env); | ||
26 | |||
27 | if (tlb_force_broadcast(env)) { | ||
28 | - tlbiall_is_write(env, NULL, value); | ||
29 | - return; | ||
30 | + tlb_flush_all_cpus_synced(cs); | ||
31 | + } else { | ||
32 | + tlb_flush(cs); | ||
33 | } | ||
34 | - | ||
35 | - tlb_flush(CPU(cpu)); | ||
40 | } | 36 | } |
41 | 37 | ||
42 | -static inline unsigned tx_desc_get_used(unsigned *desc) | 38 | static void tlbimva_write(CPUARMState *env, const ARMCPRegInfo *ri, |
43 | +static inline unsigned tx_desc_get_used(uint32_t *desc) | 39 | uint64_t value) |
44 | { | 40 | { |
45 | return (desc[1] & DESC_1_USED) ? 1 : 0; | 41 | /* Invalidate single TLB entry by MVA and ASID (TLBIMVA) */ |
42 | - ARMCPU *cpu = env_archcpu(env); | ||
43 | + CPUState *cs = env_cpu(env); | ||
44 | |||
45 | + value &= TARGET_PAGE_MASK; | ||
46 | if (tlb_force_broadcast(env)) { | ||
47 | - tlbimva_is_write(env, NULL, value); | ||
48 | - return; | ||
49 | + tlb_flush_page_all_cpus_synced(cs, value); | ||
50 | + } else { | ||
51 | + tlb_flush_page(cs, value); | ||
52 | } | ||
53 | - | ||
54 | - tlb_flush_page(CPU(cpu), value & TARGET_PAGE_MASK); | ||
46 | } | 55 | } |
47 | 56 | ||
48 | -static inline void tx_desc_set_used(unsigned *desc) | 57 | static void tlbiasid_write(CPUARMState *env, const ARMCPRegInfo *ri, |
49 | +static inline void tx_desc_set_used(uint32_t *desc) | 58 | uint64_t value) |
50 | { | 59 | { |
51 | desc[1] |= DESC_1_USED; | 60 | /* Invalidate by ASID (TLBIASID) */ |
61 | - ARMCPU *cpu = env_archcpu(env); | ||
62 | + CPUState *cs = env_cpu(env); | ||
63 | |||
64 | if (tlb_force_broadcast(env)) { | ||
65 | - tlbiasid_is_write(env, NULL, value); | ||
66 | - return; | ||
67 | + tlb_flush_all_cpus_synced(cs); | ||
68 | + } else { | ||
69 | + tlb_flush(cs); | ||
70 | } | ||
71 | - | ||
72 | - tlb_flush(CPU(cpu)); | ||
52 | } | 73 | } |
53 | 74 | ||
54 | -static inline unsigned tx_desc_get_wrap(unsigned *desc) | 75 | static void tlbimvaa_write(CPUARMState *env, const ARMCPRegInfo *ri, |
55 | +static inline unsigned tx_desc_get_wrap(uint32_t *desc) | 76 | uint64_t value) |
56 | { | 77 | { |
57 | return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0; | 78 | /* Invalidate single entry by MVA, all ASIDs (TLBIMVAA) */ |
79 | - ARMCPU *cpu = env_archcpu(env); | ||
80 | + CPUState *cs = env_cpu(env); | ||
81 | |||
82 | + value &= TARGET_PAGE_MASK; | ||
83 | if (tlb_force_broadcast(env)) { | ||
84 | - tlbimvaa_is_write(env, NULL, value); | ||
85 | - return; | ||
86 | + tlb_flush_page_all_cpus_synced(cs, value); | ||
87 | + } else { | ||
88 | + tlb_flush_page(cs, value); | ||
89 | } | ||
90 | - | ||
91 | - tlb_flush_page(CPU(cpu), value & TARGET_PAGE_MASK); | ||
58 | } | 92 | } |
59 | 93 | ||
60 | -static inline unsigned tx_desc_get_last(unsigned *desc) | 94 | static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri, |
61 | +static inline unsigned tx_desc_get_last(uint32_t *desc) | 95 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vmalle1_write(CPUARMState *env, const ARMCPRegInfo *ri, |
62 | { | 96 | int mask = vae1_tlbmask(env); |
63 | return (desc[1] & DESC_1_TX_LAST) ? 1 : 0; | 97 | |
98 | if (tlb_force_broadcast(env)) { | ||
99 | - tlbi_aa64_vmalle1is_write(env, NULL, value); | ||
100 | - return; | ||
101 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, mask); | ||
102 | + } else { | ||
103 | + tlb_flush_by_mmuidx(cs, mask); | ||
104 | } | ||
105 | - | ||
106 | - tlb_flush_by_mmuidx(cs, mask); | ||
64 | } | 107 | } |
65 | 108 | ||
66 | -static inline void tx_desc_set_last(unsigned *desc) | 109 | static int alle1_tlbmask(CPUARMState *env) |
67 | +static inline void tx_desc_set_last(uint32_t *desc) | 110 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, |
68 | { | 111 | uint64_t pageaddr = sextract64(value << 12, 0, 56); |
69 | desc[1] |= DESC_1_TX_LAST; | 112 | |
113 | if (tlb_force_broadcast(env)) { | ||
114 | - tlbi_aa64_vae1is_write(env, NULL, value); | ||
115 | - return; | ||
116 | + tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, mask); | ||
117 | + } else { | ||
118 | + tlb_flush_page_by_mmuidx(cs, pageaddr, mask); | ||
119 | } | ||
120 | - | ||
121 | - tlb_flush_page_by_mmuidx(cs, pageaddr, mask); | ||
70 | } | 122 | } |
71 | 123 | ||
72 | -static inline unsigned tx_desc_get_length(unsigned *desc) | 124 | static void tlbi_aa64_vae2is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
73 | +static inline unsigned tx_desc_get_length(uint32_t *desc) | ||
74 | { | ||
75 | return desc[1] & DESC_1_LENGTH; | ||
76 | } | ||
77 | |||
78 | -static inline void print_gem_tx_desc(unsigned *desc, uint8_t queue) | ||
79 | +static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue) | ||
80 | { | ||
81 | DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue); | ||
82 | DB_PRINT("bufaddr: 0x%08x\n", *desc); | ||
83 | @@ -XXX,XX +XXX,XX @@ static inline void print_gem_tx_desc(unsigned *desc, uint8_t queue) | ||
84 | DB_PRINT("length: %d\n", tx_desc_get_length(desc)); | ||
85 | } | ||
86 | |||
87 | -static inline unsigned rx_desc_get_buffer(unsigned *desc) | ||
88 | +static inline unsigned rx_desc_get_buffer(uint32_t *desc) | ||
89 | { | ||
90 | return desc[0] & ~0x3UL; | ||
91 | } | ||
92 | |||
93 | -static inline unsigned rx_desc_get_wrap(unsigned *desc) | ||
94 | +static inline unsigned rx_desc_get_wrap(uint32_t *desc) | ||
95 | { | ||
96 | return desc[0] & DESC_0_RX_WRAP ? 1 : 0; | ||
97 | } | ||
98 | |||
99 | -static inline unsigned rx_desc_get_ownership(unsigned *desc) | ||
100 | +static inline unsigned rx_desc_get_ownership(uint32_t *desc) | ||
101 | { | ||
102 | return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0; | ||
103 | } | ||
104 | |||
105 | -static inline void rx_desc_set_ownership(unsigned *desc) | ||
106 | +static inline void rx_desc_set_ownership(uint32_t *desc) | ||
107 | { | ||
108 | desc[0] |= DESC_0_RX_OWNERSHIP; | ||
109 | } | ||
110 | |||
111 | -static inline void rx_desc_set_sof(unsigned *desc) | ||
112 | +static inline void rx_desc_set_sof(uint32_t *desc) | ||
113 | { | ||
114 | desc[1] |= DESC_1_RX_SOF; | ||
115 | } | ||
116 | |||
117 | -static inline void rx_desc_set_eof(unsigned *desc) | ||
118 | +static inline void rx_desc_set_eof(uint32_t *desc) | ||
119 | { | ||
120 | desc[1] |= DESC_1_RX_EOF; | ||
121 | } | ||
122 | |||
123 | -static inline void rx_desc_set_length(unsigned *desc, unsigned len) | ||
124 | +static inline void rx_desc_set_length(uint32_t *desc, unsigned len) | ||
125 | { | ||
126 | desc[1] &= ~DESC_1_LENGTH; | ||
127 | desc[1] |= len; | ||
128 | } | ||
129 | |||
130 | -static inline void rx_desc_set_broadcast(unsigned *desc) | ||
131 | +static inline void rx_desc_set_broadcast(uint32_t *desc) | ||
132 | { | ||
133 | desc[1] |= R_DESC_1_RX_BROADCAST; | ||
134 | } | ||
135 | |||
136 | -static inline void rx_desc_set_unicast_hash(unsigned *desc) | ||
137 | +static inline void rx_desc_set_unicast_hash(uint32_t *desc) | ||
138 | { | ||
139 | desc[1] |= R_DESC_1_RX_UNICAST_HASH; | ||
140 | } | ||
141 | |||
142 | -static inline void rx_desc_set_multicast_hash(unsigned *desc) | ||
143 | +static inline void rx_desc_set_multicast_hash(uint32_t *desc) | ||
144 | { | ||
145 | desc[1] |= R_DESC_1_RX_MULTICAST_HASH; | ||
146 | } | ||
147 | |||
148 | -static inline void rx_desc_set_sar(unsigned *desc, int sar_idx) | ||
149 | +static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx) | ||
150 | { | ||
151 | desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH, | ||
152 | sar_idx); | ||
153 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, | ||
154 | */ | ||
155 | static void gem_transmit(CadenceGEMState *s) | ||
156 | { | ||
157 | - unsigned desc[2]; | ||
158 | + uint32_t desc[2]; | ||
159 | hwaddr packet_desc_addr; | ||
160 | uint8_t tx_packet[2048]; | ||
161 | uint8_t *p; | ||
162 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
163 | |||
164 | /* Last descriptor for this packet; hand the whole thing off */ | ||
165 | if (tx_desc_get_last(desc)) { | ||
166 | - unsigned desc_first[2]; | ||
167 | + uint32_t desc_first[2]; | ||
168 | |||
169 | /* Modify the 1st descriptor of this packet to be owned by | ||
170 | * the processor. | ||
171 | -- | 125 | -- |
172 | 2.19.0 | 126 | 2.20.1 |
173 | 127 | ||
174 | 128 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | This is part of a reorganization to the set of mmu_idx. | ||
4 | This emphasizes that they apply to the EL1&0 regime. | ||
5 | |||
6 | The ultimate goal is | ||
7 | |||
8 | -- Non-secure regimes: | ||
9 | ARMMMUIdx_E10_0, | ||
10 | ARMMMUIdx_E20_0, | ||
11 | ARMMMUIdx_E10_1, | ||
12 | ARMMMUIdx_E2, | ||
13 | ARMMMUIdx_E20_2, | ||
14 | |||
15 | -- Secure regimes: | ||
16 | ARMMMUIdx_SE10_0, | ||
17 | ARMMMUIdx_SE10_1, | ||
18 | ARMMMUIdx_SE3, | ||
19 | |||
20 | -- Helper mmu_idx for non-secure EL1&0 stage1 and stage2 | ||
21 | ARMMMUIdx_Stage2, | ||
22 | ARMMMUIdx_Stage1_E0, | ||
23 | ARMMMUIdx_Stage1_E1, | ||
24 | |||
25 | The 'S' prefix is reserved for "Secure". Unless otherwise specified, | ||
26 | each mmu_idx represents all stages of translation. | ||
27 | |||
28 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
29 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
30 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
31 | Message-id: 20200206105448.4726-10-richard.henderson@linaro.org | ||
32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
33 | --- | ||
34 | target/arm/cpu.h | 8 ++++---- | ||
35 | target/arm/internals.h | 4 ++-- | ||
36 | target/arm/helper.c | 40 +++++++++++++++++++------------------- | ||
37 | target/arm/translate-a64.c | 4 ++-- | ||
38 | target/arm/translate.c | 6 +++--- | ||
39 | 5 files changed, 31 insertions(+), 31 deletions(-) | ||
40 | |||
41 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/cpu.h | ||
44 | +++ b/target/arm/cpu.h | ||
45 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
46 | #define ARM_MMU_IDX_COREIDX_MASK 0x7 | ||
47 | |||
48 | typedef enum ARMMMUIdx { | ||
49 | - ARMMMUIdx_S12NSE0 = 0 | ARM_MMU_IDX_A, | ||
50 | - ARMMMUIdx_S12NSE1 = 1 | ARM_MMU_IDX_A, | ||
51 | + ARMMMUIdx_E10_0 = 0 | ARM_MMU_IDX_A, | ||
52 | + ARMMMUIdx_E10_1 = 1 | ARM_MMU_IDX_A, | ||
53 | ARMMMUIdx_S1E2 = 2 | ARM_MMU_IDX_A, | ||
54 | ARMMMUIdx_S1E3 = 3 | ARM_MMU_IDX_A, | ||
55 | ARMMMUIdx_S1SE0 = 4 | ARM_MMU_IDX_A, | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
57 | * for use when calling tlb_flush_by_mmuidx() and friends. | ||
58 | */ | ||
59 | typedef enum ARMMMUIdxBit { | ||
60 | - ARMMMUIdxBit_S12NSE0 = 1 << 0, | ||
61 | - ARMMMUIdxBit_S12NSE1 = 1 << 1, | ||
62 | + ARMMMUIdxBit_E10_0 = 1 << 0, | ||
63 | + ARMMMUIdxBit_E10_1 = 1 << 1, | ||
64 | ARMMMUIdxBit_S1E2 = 1 << 2, | ||
65 | ARMMMUIdxBit_S1E3 = 1 << 3, | ||
66 | ARMMMUIdxBit_S1SE0 = 1 << 4, | ||
67 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/arm/internals.h | ||
70 | +++ b/target/arm/internals.h | ||
71 | @@ -XXX,XX +XXX,XX @@ static inline void arm_call_el_change_hook(ARMCPU *cpu) | ||
72 | static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
73 | { | ||
74 | switch (mmu_idx) { | ||
75 | - case ARMMMUIdx_S12NSE0: | ||
76 | - case ARMMMUIdx_S12NSE1: | ||
77 | + case ARMMMUIdx_E10_0: | ||
78 | + case ARMMMUIdx_E10_1: | ||
79 | case ARMMMUIdx_S1NSE0: | ||
80 | case ARMMMUIdx_S1NSE1: | ||
81 | case ARMMMUIdx_S1E2: | ||
82 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/target/arm/helper.c | ||
85 | +++ b/target/arm/helper.c | ||
86 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
87 | CPUState *cs = env_cpu(env); | ||
88 | |||
89 | tlb_flush_by_mmuidx(cs, | ||
90 | - ARMMMUIdxBit_S12NSE1 | | ||
91 | - ARMMMUIdxBit_S12NSE0 | | ||
92 | + ARMMMUIdxBit_E10_1 | | ||
93 | + ARMMMUIdxBit_E10_0 | | ||
94 | ARMMMUIdxBit_S2NS); | ||
95 | } | ||
96 | |||
97 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
98 | CPUState *cs = env_cpu(env); | ||
99 | |||
100 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
101 | - ARMMMUIdxBit_S12NSE1 | | ||
102 | - ARMMMUIdxBit_S12NSE0 | | ||
103 | + ARMMMUIdxBit_E10_1 | | ||
104 | + ARMMMUIdxBit_E10_0 | | ||
105 | ARMMMUIdxBit_S2NS); | ||
106 | } | ||
107 | |||
108 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | ||
109 | format64 = arm_s1_regime_using_lpae_format(env, mmu_idx); | ||
110 | |||
111 | if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
112 | - if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | ||
113 | + if (mmu_idx == ARMMMUIdx_E10_0 || mmu_idx == ARMMMUIdx_E10_1) { | ||
114 | format64 |= env->cp15.hcr_el2 & (HCR_VM | HCR_DC); | ||
115 | } else { | ||
116 | format64 |= arm_current_el(env) == 2; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
118 | break; | ||
119 | case 4: | ||
120 | /* stage 1+2 NonSecure PL1: ATS12NSOPR, ATS12NSOPW */ | ||
121 | - mmu_idx = ARMMMUIdx_S12NSE1; | ||
122 | + mmu_idx = ARMMMUIdx_E10_1; | ||
123 | break; | ||
124 | case 6: | ||
125 | /* stage 1+2 NonSecure PL0: ATS12NSOUR, ATS12NSOUW */ | ||
126 | - mmu_idx = ARMMMUIdx_S12NSE0; | ||
127 | + mmu_idx = ARMMMUIdx_E10_0; | ||
128 | break; | ||
129 | default: | ||
130 | g_assert_not_reached(); | ||
131 | @@ -XXX,XX +XXX,XX @@ static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri, | ||
132 | mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_S1NSE0; | ||
133 | break; | ||
134 | case 4: /* AT S12E1R, AT S12E1W */ | ||
135 | - mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_S12NSE1; | ||
136 | + mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_E10_1; | ||
137 | break; | ||
138 | case 6: /* AT S12E0R, AT S12E0W */ | ||
139 | - mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_S12NSE0; | ||
140 | + mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_E10_0; | ||
141 | break; | ||
142 | default: | ||
143 | g_assert_not_reached(); | ||
144 | @@ -XXX,XX +XXX,XX @@ static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
145 | /* Accesses to VTTBR may change the VMID so we must flush the TLB. */ | ||
146 | if (raw_read(env, ri) != value) { | ||
147 | tlb_flush_by_mmuidx(cs, | ||
148 | - ARMMMUIdxBit_S12NSE1 | | ||
149 | - ARMMMUIdxBit_S12NSE0 | | ||
150 | + ARMMMUIdxBit_E10_1 | | ||
151 | + ARMMMUIdxBit_E10_0 | | ||
152 | ARMMMUIdxBit_S2NS); | ||
153 | raw_write(env, ri, value); | ||
154 | } | ||
155 | @@ -XXX,XX +XXX,XX @@ static int vae1_tlbmask(CPUARMState *env) | ||
156 | if (arm_is_secure_below_el3(env)) { | ||
157 | return ARMMMUIdxBit_S1SE1 | ARMMMUIdxBit_S1SE0; | ||
158 | } else { | ||
159 | - return ARMMMUIdxBit_S12NSE1 | ARMMMUIdxBit_S12NSE0; | ||
160 | + return ARMMMUIdxBit_E10_1 | ARMMMUIdxBit_E10_0; | ||
161 | } | ||
162 | } | ||
163 | |||
164 | @@ -XXX,XX +XXX,XX @@ static int alle1_tlbmask(CPUARMState *env) | ||
165 | if (arm_is_secure_below_el3(env)) { | ||
166 | return ARMMMUIdxBit_S1SE1 | ARMMMUIdxBit_S1SE0; | ||
167 | } else if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
168 | - return ARMMMUIdxBit_S12NSE1 | ARMMMUIdxBit_S12NSE0 | ARMMMUIdxBit_S2NS; | ||
169 | + return ARMMMUIdxBit_E10_1 | ARMMMUIdxBit_E10_0 | ARMMMUIdxBit_S2NS; | ||
170 | } else { | ||
171 | - return ARMMMUIdxBit_S12NSE1 | ARMMMUIdxBit_S12NSE0; | ||
172 | + return ARMMMUIdxBit_E10_1 | ARMMMUIdxBit_E10_0; | ||
173 | } | ||
174 | } | ||
175 | |||
176 | @@ -XXX,XX +XXX,XX @@ static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
177 | */ | ||
178 | static inline ARMMMUIdx stage_1_mmu_idx(ARMMMUIdx mmu_idx) | ||
179 | { | ||
180 | - if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | ||
181 | - mmu_idx += (ARMMMUIdx_S1NSE0 - ARMMMUIdx_S12NSE0); | ||
182 | + if (mmu_idx == ARMMMUIdx_E10_0 || mmu_idx == ARMMMUIdx_E10_1) { | ||
183 | + mmu_idx += (ARMMMUIdx_S1NSE0 - ARMMMUIdx_E10_0); | ||
184 | } | ||
185 | return mmu_idx; | ||
186 | } | ||
187 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_user(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
188 | return true; | ||
189 | default: | ||
190 | return false; | ||
191 | - case ARMMMUIdx_S12NSE0: | ||
192 | - case ARMMMUIdx_S12NSE1: | ||
193 | + case ARMMMUIdx_E10_0: | ||
194 | + case ARMMMUIdx_E10_1: | ||
195 | g_assert_not_reached(); | ||
196 | } | ||
197 | } | ||
198 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
199 | target_ulong *page_size, | ||
200 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
201 | { | ||
202 | - if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | ||
203 | + if (mmu_idx == ARMMMUIdx_E10_0 || mmu_idx == ARMMMUIdx_E10_1) { | ||
204 | /* Call ourselves recursively to do the stage 1 and then stage 2 | ||
205 | * translations. | ||
206 | */ | ||
207 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el) | ||
208 | if (el < 2 && arm_is_secure_below_el3(env)) { | ||
209 | return ARMMMUIdx_S1SE0 + el; | ||
210 | } else { | ||
211 | - return ARMMMUIdx_S12NSE0 + el; | ||
212 | + return ARMMMUIdx_E10_0 + el; | ||
213 | } | ||
214 | } | ||
215 | |||
216 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
217 | index XXXXXXX..XXXXXXX 100644 | ||
218 | --- a/target/arm/translate-a64.c | ||
219 | +++ b/target/arm/translate-a64.c | ||
220 | @@ -XXX,XX +XXX,XX @@ static inline int get_a64_user_mem_index(DisasContext *s) | ||
221 | ARMMMUIdx useridx; | ||
222 | |||
223 | switch (s->mmu_idx) { | ||
224 | - case ARMMMUIdx_S12NSE1: | ||
225 | - useridx = ARMMMUIdx_S12NSE0; | ||
226 | + case ARMMMUIdx_E10_1: | ||
227 | + useridx = ARMMMUIdx_E10_0; | ||
228 | break; | ||
229 | case ARMMMUIdx_S1SE1: | ||
230 | useridx = ARMMMUIdx_S1SE0; | ||
231 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
232 | index XXXXXXX..XXXXXXX 100644 | ||
233 | --- a/target/arm/translate.c | ||
234 | +++ b/target/arm/translate.c | ||
235 | @@ -XXX,XX +XXX,XX @@ static inline int get_a32_user_mem_index(DisasContext *s) | ||
236 | */ | ||
237 | switch (s->mmu_idx) { | ||
238 | case ARMMMUIdx_S1E2: /* this one is UNPREDICTABLE */ | ||
239 | - case ARMMMUIdx_S12NSE0: | ||
240 | - case ARMMMUIdx_S12NSE1: | ||
241 | - return arm_to_core_mmu_idx(ARMMMUIdx_S12NSE0); | ||
242 | + case ARMMMUIdx_E10_0: | ||
243 | + case ARMMMUIdx_E10_1: | ||
244 | + return arm_to_core_mmu_idx(ARMMMUIdx_E10_0); | ||
245 | case ARMMMUIdx_S1E3: | ||
246 | case ARMMMUIdx_S1SE0: | ||
247 | case ARMMMUIdx_S1SE1: | ||
248 | -- | ||
249 | 2.20.1 | ||
250 | |||
251 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | The EL1&0 regime is the only one that uses 2-stage translation. | ||
4 | |||
5 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200206105448.4726-11-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/cpu.h | 4 +-- | ||
12 | target/arm/internals.h | 2 +- | ||
13 | target/arm/helper.c | 57 ++++++++++++++++++++------------------ | ||
14 | target/arm/translate-a64.c | 2 +- | ||
15 | target/arm/translate.c | 2 +- | ||
16 | 5 files changed, 35 insertions(+), 32 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/cpu.h | ||
21 | +++ b/target/arm/cpu.h | ||
22 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
23 | ARMMMUIdx_S1E3 = 3 | ARM_MMU_IDX_A, | ||
24 | ARMMMUIdx_S1SE0 = 4 | ARM_MMU_IDX_A, | ||
25 | ARMMMUIdx_S1SE1 = 5 | ARM_MMU_IDX_A, | ||
26 | - ARMMMUIdx_S2NS = 6 | ARM_MMU_IDX_A, | ||
27 | + ARMMMUIdx_Stage2 = 6 | ARM_MMU_IDX_A, | ||
28 | ARMMMUIdx_MUser = 0 | ARM_MMU_IDX_M, | ||
29 | ARMMMUIdx_MPriv = 1 | ARM_MMU_IDX_M, | ||
30 | ARMMMUIdx_MUserNegPri = 2 | ARM_MMU_IDX_M, | ||
31 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
32 | ARMMMUIdxBit_S1E3 = 1 << 3, | ||
33 | ARMMMUIdxBit_S1SE0 = 1 << 4, | ||
34 | ARMMMUIdxBit_S1SE1 = 1 << 5, | ||
35 | - ARMMMUIdxBit_S2NS = 1 << 6, | ||
36 | + ARMMMUIdxBit_Stage2 = 1 << 6, | ||
37 | ARMMMUIdxBit_MUser = 1 << 0, | ||
38 | ARMMMUIdxBit_MPriv = 1 << 1, | ||
39 | ARMMMUIdxBit_MUserNegPri = 1 << 2, | ||
40 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/internals.h | ||
43 | +++ b/target/arm/internals.h | ||
44 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
45 | case ARMMMUIdx_S1NSE0: | ||
46 | case ARMMMUIdx_S1NSE1: | ||
47 | case ARMMMUIdx_S1E2: | ||
48 | - case ARMMMUIdx_S2NS: | ||
49 | + case ARMMMUIdx_Stage2: | ||
50 | case ARMMMUIdx_MPrivNegPri: | ||
51 | case ARMMMUIdx_MUserNegPri: | ||
52 | case ARMMMUIdx_MPriv: | ||
53 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/arm/helper.c | ||
56 | +++ b/target/arm/helper.c | ||
57 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
58 | tlb_flush_by_mmuidx(cs, | ||
59 | ARMMMUIdxBit_E10_1 | | ||
60 | ARMMMUIdxBit_E10_0 | | ||
61 | - ARMMMUIdxBit_S2NS); | ||
62 | + ARMMMUIdxBit_Stage2); | ||
63 | } | ||
64 | |||
65 | static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
66 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
67 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
68 | ARMMMUIdxBit_E10_1 | | ||
69 | ARMMMUIdxBit_E10_0 | | ||
70 | - ARMMMUIdxBit_S2NS); | ||
71 | + ARMMMUIdxBit_Stage2); | ||
72 | } | ||
73 | |||
74 | static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
75 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
76 | |||
77 | pageaddr = sextract64(value << 12, 0, 40); | ||
78 | |||
79 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S2NS); | ||
80 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_Stage2); | ||
81 | } | ||
82 | |||
83 | static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
84 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
85 | pageaddr = sextract64(value << 12, 0, 40); | ||
86 | |||
87 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
88 | - ARMMMUIdxBit_S2NS); | ||
89 | + ARMMMUIdxBit_Stage2); | ||
90 | } | ||
91 | |||
92 | static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
93 | @@ -XXX,XX +XXX,XX @@ static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
94 | ARMCPU *cpu = env_archcpu(env); | ||
95 | CPUState *cs = CPU(cpu); | ||
96 | |||
97 | - /* Accesses to VTTBR may change the VMID so we must flush the TLB. */ | ||
98 | + /* | ||
99 | + * A change in VMID to the stage2 page table (Stage2) invalidates | ||
100 | + * the combined stage 1&2 tlbs (EL10_1 and EL10_0). | ||
101 | + */ | ||
102 | if (raw_read(env, ri) != value) { | ||
103 | tlb_flush_by_mmuidx(cs, | ||
104 | ARMMMUIdxBit_E10_1 | | ||
105 | ARMMMUIdxBit_E10_0 | | ||
106 | - ARMMMUIdxBit_S2NS); | ||
107 | + ARMMMUIdxBit_Stage2); | ||
108 | raw_write(env, ri, value); | ||
109 | } | ||
110 | } | ||
111 | @@ -XXX,XX +XXX,XX @@ static int alle1_tlbmask(CPUARMState *env) | ||
112 | if (arm_is_secure_below_el3(env)) { | ||
113 | return ARMMMUIdxBit_S1SE1 | ARMMMUIdxBit_S1SE0; | ||
114 | } else if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
115 | - return ARMMMUIdxBit_E10_1 | ARMMMUIdxBit_E10_0 | ARMMMUIdxBit_S2NS; | ||
116 | + return ARMMMUIdxBit_E10_1 | ARMMMUIdxBit_E10_0 | ARMMMUIdxBit_Stage2; | ||
117 | } else { | ||
118 | return ARMMMUIdxBit_E10_1 | ARMMMUIdxBit_E10_0; | ||
119 | } | ||
120 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
121 | |||
122 | pageaddr = sextract64(value << 12, 0, 48); | ||
123 | |||
124 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S2NS); | ||
125 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_Stage2); | ||
126 | } | ||
127 | |||
128 | static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
129 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
130 | pageaddr = sextract64(value << 12, 0, 48); | ||
131 | |||
132 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
133 | - ARMMMUIdxBit_S2NS); | ||
134 | + ARMMMUIdxBit_Stage2); | ||
135 | } | ||
136 | |||
137 | static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
138 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
139 | static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
140 | { | ||
141 | switch (mmu_idx) { | ||
142 | - case ARMMMUIdx_S2NS: | ||
143 | + case ARMMMUIdx_Stage2: | ||
144 | case ARMMMUIdx_S1E2: | ||
145 | return 2; | ||
146 | case ARMMMUIdx_S1E3: | ||
147 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_disabled(CPUARMState *env, | ||
148 | } | ||
149 | } | ||
150 | |||
151 | - if (mmu_idx == ARMMMUIdx_S2NS) { | ||
152 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
153 | /* HCR.DC means HCR.VM behaves as 1 */ | ||
154 | return (env->cp15.hcr_el2 & (HCR_DC | HCR_VM)) == 0; | ||
155 | } | ||
156 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_big_endian(CPUARMState *env, | ||
157 | static inline uint64_t regime_ttbr(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
158 | int ttbrn) | ||
159 | { | ||
160 | - if (mmu_idx == ARMMMUIdx_S2NS) { | ||
161 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
162 | return env->cp15.vttbr_el2; | ||
163 | } | ||
164 | if (ttbrn == 0) { | ||
165 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t regime_ttbr(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
166 | /* Return the TCR controlling this translation regime */ | ||
167 | static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
168 | { | ||
169 | - if (mmu_idx == ARMMMUIdx_S2NS) { | ||
170 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
171 | return &env->cp15.vtcr_el2; | ||
172 | } | ||
173 | return &env->cp15.tcr_el[regime_el(env, mmu_idx)]; | ||
174 | @@ -XXX,XX +XXX,XX @@ static int get_S1prot(CPUARMState *env, ARMMMUIdx mmu_idx, bool is_aa64, | ||
175 | bool have_wxn; | ||
176 | int wxn = 0; | ||
177 | |||
178 | - assert(mmu_idx != ARMMMUIdx_S2NS); | ||
179 | + assert(mmu_idx != ARMMMUIdx_Stage2); | ||
180 | |||
181 | user_rw = simple_ap_to_rw_prot_is_user(ap, true); | ||
182 | if (is_user) { | ||
183 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
184 | ARMMMUFaultInfo *fi) | ||
185 | { | ||
186 | if ((mmu_idx == ARMMMUIdx_S1NSE0 || mmu_idx == ARMMMUIdx_S1NSE1) && | ||
187 | - !regime_translation_disabled(env, ARMMMUIdx_S2NS)) { | ||
188 | + !regime_translation_disabled(env, ARMMMUIdx_Stage2)) { | ||
189 | target_ulong s2size; | ||
190 | hwaddr s2pa; | ||
191 | int s2prot; | ||
192 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
193 | pcacheattrs = &cacheattrs; | ||
194 | } | ||
195 | |||
196 | - ret = get_phys_addr_lpae(env, addr, 0, ARMMMUIdx_S2NS, &s2pa, | ||
197 | + ret = get_phys_addr_lpae(env, addr, 0, ARMMMUIdx_Stage2, &s2pa, | ||
198 | &txattrs, &s2prot, &s2size, fi, pcacheattrs); | ||
199 | if (ret) { | ||
200 | assert(fi->type != ARMFault_None); | ||
201 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters_both(CPUARMState *env, uint64_t va, | ||
202 | tsz = extract32(tcr, 0, 6); | ||
203 | using64k = extract32(tcr, 14, 1); | ||
204 | using16k = extract32(tcr, 15, 1); | ||
205 | - if (mmu_idx == ARMMMUIdx_S2NS) { | ||
206 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
207 | /* VTCR_EL2 */ | ||
208 | tbi = tbid = hpd = false; | ||
209 | } else { | ||
210 | @@ -XXX,XX +XXX,XX @@ static ARMVAParameters aa32_va_parameters(CPUARMState *env, uint32_t va, | ||
211 | int select, tsz; | ||
212 | bool epd, hpd; | ||
213 | |||
214 | - if (mmu_idx == ARMMMUIdx_S2NS) { | ||
215 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
216 | /* VTCR */ | ||
217 | bool sext = extract32(tcr, 4, 1); | ||
218 | bool sign = extract32(tcr, 3, 1); | ||
219 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
220 | level = 1; | ||
221 | /* There is no TTBR1 for EL2 */ | ||
222 | ttbr1_valid = (el != 2); | ||
223 | - addrsize = (mmu_idx == ARMMMUIdx_S2NS ? 40 : 32); | ||
224 | + addrsize = (mmu_idx == ARMMMUIdx_Stage2 ? 40 : 32); | ||
225 | inputsize = addrsize - param.tsz; | ||
226 | } | ||
227 | |||
228 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
229 | goto do_fault; | ||
230 | } | ||
231 | |||
232 | - if (mmu_idx != ARMMMUIdx_S2NS) { | ||
233 | + if (mmu_idx != ARMMMUIdx_Stage2) { | ||
234 | /* The starting level depends on the virtual address size (which can | ||
235 | * be up to 48 bits) and the translation granule size. It indicates | ||
236 | * the number of strides (stride bits at a time) needed to | ||
237 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
238 | attrs = extract64(descriptor, 2, 10) | ||
239 | | (extract64(descriptor, 52, 12) << 10); | ||
240 | |||
241 | - if (mmu_idx == ARMMMUIdx_S2NS) { | ||
242 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
243 | /* Stage 2 table descriptors do not include any attribute fields */ | ||
244 | break; | ||
245 | } | ||
246 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
247 | ap = extract32(attrs, 4, 2); | ||
248 | xn = extract32(attrs, 12, 1); | ||
249 | |||
250 | - if (mmu_idx == ARMMMUIdx_S2NS) { | ||
251 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
252 | ns = true; | ||
253 | *prot = get_S2prot(env, ap, xn); | ||
254 | } else { | ||
255 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
256 | } | ||
257 | |||
258 | if (cacheattrs != NULL) { | ||
259 | - if (mmu_idx == ARMMMUIdx_S2NS) { | ||
260 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
261 | cacheattrs->attrs = convert_stage2_attrs(env, | ||
262 | extract32(attrs, 0, 4)); | ||
263 | } else { | ||
264 | @@ -XXX,XX +XXX,XX @@ do_fault: | ||
265 | fi->type = fault_type; | ||
266 | fi->level = level; | ||
267 | /* Tag the error as S2 for failed S1 PTW at S2 or ordinary S2. */ | ||
268 | - fi->stage2 = fi->s1ptw || (mmu_idx == ARMMMUIdx_S2NS); | ||
269 | + fi->stage2 = fi->s1ptw || (mmu_idx == ARMMMUIdx_Stage2); | ||
270 | return true; | ||
271 | } | ||
272 | |||
273 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
274 | prot, page_size, fi, cacheattrs); | ||
275 | |||
276 | /* If S1 fails or S2 is disabled, return early. */ | ||
277 | - if (ret || regime_translation_disabled(env, ARMMMUIdx_S2NS)) { | ||
278 | + if (ret || regime_translation_disabled(env, ARMMMUIdx_Stage2)) { | ||
279 | *phys_ptr = ipa; | ||
280 | return ret; | ||
281 | } | ||
282 | |||
283 | /* S1 is done. Now do S2 translation. */ | ||
284 | - ret = get_phys_addr_lpae(env, ipa, access_type, ARMMMUIdx_S2NS, | ||
285 | + ret = get_phys_addr_lpae(env, ipa, access_type, ARMMMUIdx_Stage2, | ||
286 | phys_ptr, attrs, &s2_prot, | ||
287 | page_size, fi, | ||
288 | cacheattrs != NULL ? &cacheattrs2 : NULL); | ||
289 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
290 | /* Fast Context Switch Extension. This doesn't exist at all in v8. | ||
291 | * In v7 and earlier it affects all stage 1 translations. | ||
292 | */ | ||
293 | - if (address < 0x02000000 && mmu_idx != ARMMMUIdx_S2NS | ||
294 | + if (address < 0x02000000 && mmu_idx != ARMMMUIdx_Stage2 | ||
295 | && !arm_feature(env, ARM_FEATURE_V8)) { | ||
296 | if (regime_el(env, mmu_idx) == 3) { | ||
297 | address += env->cp15.fcseidr_s; | ||
298 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
299 | index XXXXXXX..XXXXXXX 100644 | ||
300 | --- a/target/arm/translate-a64.c | ||
301 | +++ b/target/arm/translate-a64.c | ||
302 | @@ -XXX,XX +XXX,XX @@ static inline int get_a64_user_mem_index(DisasContext *s) | ||
303 | case ARMMMUIdx_S1SE1: | ||
304 | useridx = ARMMMUIdx_S1SE0; | ||
305 | break; | ||
306 | - case ARMMMUIdx_S2NS: | ||
307 | + case ARMMMUIdx_Stage2: | ||
308 | g_assert_not_reached(); | ||
309 | default: | ||
310 | useridx = s->mmu_idx; | ||
311 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
312 | index XXXXXXX..XXXXXXX 100644 | ||
313 | --- a/target/arm/translate.c | ||
314 | +++ b/target/arm/translate.c | ||
315 | @@ -XXX,XX +XXX,XX @@ static inline int get_a32_user_mem_index(DisasContext *s) | ||
316 | case ARMMMUIdx_MSUserNegPri: | ||
317 | case ARMMMUIdx_MSPrivNegPri: | ||
318 | return arm_to_core_mmu_idx(ARMMMUIdx_MSUserNegPri); | ||
319 | - case ARMMMUIdx_S2NS: | ||
320 | + case ARMMMUIdx_Stage2: | ||
321 | default: | ||
322 | g_assert_not_reached(); | ||
323 | } | ||
324 | -- | ||
325 | 2.20.1 | ||
326 | |||
327 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | This is part of a reorganization to the set of mmu_idx. | ||
4 | The EL1&0 regime is the only one that uses 2-stage translation. | ||
5 | Spelling out Stage avoids confusion with Secure. | ||
6 | |||
7 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200206105448.4726-12-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu.h | 4 ++-- | ||
14 | target/arm/internals.h | 6 +++--- | ||
15 | target/arm/helper.c | 27 ++++++++++++++------------- | ||
16 | 3 files changed, 19 insertions(+), 18 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/cpu.h | ||
21 | +++ b/target/arm/cpu.h | ||
22 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
23 | /* Indexes below here don't have TLBs and are used only for AT system | ||
24 | * instructions or for the first stage of an S12 page table walk. | ||
25 | */ | ||
26 | - ARMMMUIdx_S1NSE0 = 0 | ARM_MMU_IDX_NOTLB, | ||
27 | - ARMMMUIdx_S1NSE1 = 1 | ARM_MMU_IDX_NOTLB, | ||
28 | + ARMMMUIdx_Stage1_E0 = 0 | ARM_MMU_IDX_NOTLB, | ||
29 | + ARMMMUIdx_Stage1_E1 = 1 | ARM_MMU_IDX_NOTLB, | ||
30 | } ARMMMUIdx; | ||
31 | |||
32 | /* Bit macros for the core-mmu-index values for each index, | ||
33 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/internals.h | ||
36 | +++ b/target/arm/internals.h | ||
37 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
38 | switch (mmu_idx) { | ||
39 | case ARMMMUIdx_E10_0: | ||
40 | case ARMMMUIdx_E10_1: | ||
41 | - case ARMMMUIdx_S1NSE0: | ||
42 | - case ARMMMUIdx_S1NSE1: | ||
43 | + case ARMMMUIdx_Stage1_E0: | ||
44 | + case ARMMMUIdx_Stage1_E1: | ||
45 | case ARMMMUIdx_S1E2: | ||
46 | case ARMMMUIdx_Stage2: | ||
47 | case ARMMMUIdx_MPrivNegPri: | ||
48 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx(CPUARMState *env); | ||
49 | #ifdef CONFIG_USER_ONLY | ||
50 | static inline ARMMMUIdx arm_stage1_mmu_idx(CPUARMState *env) | ||
51 | { | ||
52 | - return ARMMMUIdx_S1NSE0; | ||
53 | + return ARMMMUIdx_Stage1_E0; | ||
54 | } | ||
55 | #else | ||
56 | ARMMMUIdx arm_stage1_mmu_idx(CPUARMState *env); | ||
57 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/target/arm/helper.c | ||
60 | +++ b/target/arm/helper.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | ||
62 | bool take_exc = false; | ||
63 | |||
64 | if (fi.s1ptw && current_el == 1 && !arm_is_secure(env) | ||
65 | - && (mmu_idx == ARMMMUIdx_S1NSE1 || mmu_idx == ARMMMUIdx_S1NSE0)) { | ||
66 | + && (mmu_idx == ARMMMUIdx_Stage1_E1 || | ||
67 | + mmu_idx == ARMMMUIdx_Stage1_E0)) { | ||
68 | /* | ||
69 | * Synchronous stage 2 fault on an access made as part of the | ||
70 | * translation table walk for AT S1E0* or AT S1E1* insn | ||
71 | @@ -XXX,XX +XXX,XX @@ static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
72 | mmu_idx = ARMMMUIdx_S1E3; | ||
73 | break; | ||
74 | case 2: | ||
75 | - mmu_idx = ARMMMUIdx_S1NSE1; | ||
76 | + mmu_idx = ARMMMUIdx_Stage1_E1; | ||
77 | break; | ||
78 | case 1: | ||
79 | - mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_S1NSE1; | ||
80 | + mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_Stage1_E1; | ||
81 | break; | ||
82 | default: | ||
83 | g_assert_not_reached(); | ||
84 | @@ -XXX,XX +XXX,XX @@ static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
85 | mmu_idx = ARMMMUIdx_S1SE0; | ||
86 | break; | ||
87 | case 2: | ||
88 | - mmu_idx = ARMMMUIdx_S1NSE0; | ||
89 | + mmu_idx = ARMMMUIdx_Stage1_E0; | ||
90 | break; | ||
91 | case 1: | ||
92 | - mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_S1NSE0; | ||
93 | + mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_Stage1_E0; | ||
94 | break; | ||
95 | default: | ||
96 | g_assert_not_reached(); | ||
97 | @@ -XXX,XX +XXX,XX @@ static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri, | ||
98 | case 0: | ||
99 | switch (ri->opc1) { | ||
100 | case 0: /* AT S1E1R, AT S1E1W */ | ||
101 | - mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_S1NSE1; | ||
102 | + mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_Stage1_E1; | ||
103 | break; | ||
104 | case 4: /* AT S1E2R, AT S1E2W */ | ||
105 | mmu_idx = ARMMMUIdx_S1E2; | ||
106 | @@ -XXX,XX +XXX,XX @@ static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri, | ||
107 | } | ||
108 | break; | ||
109 | case 2: /* AT S1E0R, AT S1E0W */ | ||
110 | - mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_S1NSE0; | ||
111 | + mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_Stage1_E0; | ||
112 | break; | ||
113 | case 4: /* AT S12E1R, AT S12E1W */ | ||
114 | mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_E10_1; | ||
115 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
116 | case ARMMMUIdx_S1SE0: | ||
117 | return arm_el_is_aa64(env, 3) ? 1 : 3; | ||
118 | case ARMMMUIdx_S1SE1: | ||
119 | - case ARMMMUIdx_S1NSE0: | ||
120 | - case ARMMMUIdx_S1NSE1: | ||
121 | + case ARMMMUIdx_Stage1_E0: | ||
122 | + case ARMMMUIdx_Stage1_E1: | ||
123 | case ARMMMUIdx_MPrivNegPri: | ||
124 | case ARMMMUIdx_MUserNegPri: | ||
125 | case ARMMMUIdx_MPriv: | ||
126 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_disabled(CPUARMState *env, | ||
127 | } | ||
128 | |||
129 | if ((env->cp15.hcr_el2 & HCR_DC) && | ||
130 | - (mmu_idx == ARMMMUIdx_S1NSE0 || mmu_idx == ARMMMUIdx_S1NSE1)) { | ||
131 | + (mmu_idx == ARMMMUIdx_Stage1_E0 || mmu_idx == ARMMMUIdx_Stage1_E1)) { | ||
132 | /* HCR.DC means SCTLR_EL1.M behaves as 0 */ | ||
133 | return true; | ||
134 | } | ||
135 | @@ -XXX,XX +XXX,XX @@ static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
136 | static inline ARMMMUIdx stage_1_mmu_idx(ARMMMUIdx mmu_idx) | ||
137 | { | ||
138 | if (mmu_idx == ARMMMUIdx_E10_0 || mmu_idx == ARMMMUIdx_E10_1) { | ||
139 | - mmu_idx += (ARMMMUIdx_S1NSE0 - ARMMMUIdx_E10_0); | ||
140 | + mmu_idx += (ARMMMUIdx_Stage1_E0 - ARMMMUIdx_E10_0); | ||
141 | } | ||
142 | return mmu_idx; | ||
143 | } | ||
144 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_user(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
145 | { | ||
146 | switch (mmu_idx) { | ||
147 | case ARMMMUIdx_S1SE0: | ||
148 | - case ARMMMUIdx_S1NSE0: | ||
149 | + case ARMMMUIdx_Stage1_E0: | ||
150 | case ARMMMUIdx_MUser: | ||
151 | case ARMMMUIdx_MSUser: | ||
152 | case ARMMMUIdx_MUserNegPri: | ||
153 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
154 | hwaddr addr, MemTxAttrs txattrs, | ||
155 | ARMMMUFaultInfo *fi) | ||
156 | { | ||
157 | - if ((mmu_idx == ARMMMUIdx_S1NSE0 || mmu_idx == ARMMMUIdx_S1NSE1) && | ||
158 | + if ((mmu_idx == ARMMMUIdx_Stage1_E0 || mmu_idx == ARMMMUIdx_Stage1_E1) && | ||
159 | !regime_translation_disabled(env, ARMMMUIdx_Stage2)) { | ||
160 | target_ulong s2size; | ||
161 | hwaddr s2pa; | ||
162 | -- | ||
163 | 2.20.1 | ||
164 | |||
165 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | This is part of a reorganization to the set of mmu_idx. | ||
4 | This emphasizes that they apply to the Secure EL1&0 regime. | ||
5 | |||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200206105448.4726-13-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/cpu.h | 8 ++++---- | ||
13 | target/arm/internals.h | 4 ++-- | ||
14 | target/arm/translate.h | 2 +- | ||
15 | target/arm/helper.c | 26 +++++++++++++------------- | ||
16 | target/arm/translate-a64.c | 4 ++-- | ||
17 | target/arm/translate.c | 6 +++--- | ||
18 | 6 files changed, 25 insertions(+), 25 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/cpu.h | ||
23 | +++ b/target/arm/cpu.h | ||
24 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
25 | ARMMMUIdx_E10_1 = 1 | ARM_MMU_IDX_A, | ||
26 | ARMMMUIdx_S1E2 = 2 | ARM_MMU_IDX_A, | ||
27 | ARMMMUIdx_S1E3 = 3 | ARM_MMU_IDX_A, | ||
28 | - ARMMMUIdx_S1SE0 = 4 | ARM_MMU_IDX_A, | ||
29 | - ARMMMUIdx_S1SE1 = 5 | ARM_MMU_IDX_A, | ||
30 | + ARMMMUIdx_SE10_0 = 4 | ARM_MMU_IDX_A, | ||
31 | + ARMMMUIdx_SE10_1 = 5 | ARM_MMU_IDX_A, | ||
32 | ARMMMUIdx_Stage2 = 6 | ARM_MMU_IDX_A, | ||
33 | ARMMMUIdx_MUser = 0 | ARM_MMU_IDX_M, | ||
34 | ARMMMUIdx_MPriv = 1 | ARM_MMU_IDX_M, | ||
35 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
36 | ARMMMUIdxBit_E10_1 = 1 << 1, | ||
37 | ARMMMUIdxBit_S1E2 = 1 << 2, | ||
38 | ARMMMUIdxBit_S1E3 = 1 << 3, | ||
39 | - ARMMMUIdxBit_S1SE0 = 1 << 4, | ||
40 | - ARMMMUIdxBit_S1SE1 = 1 << 5, | ||
41 | + ARMMMUIdxBit_SE10_0 = 1 << 4, | ||
42 | + ARMMMUIdxBit_SE10_1 = 1 << 5, | ||
43 | ARMMMUIdxBit_Stage2 = 1 << 6, | ||
44 | ARMMMUIdxBit_MUser = 1 << 0, | ||
45 | ARMMMUIdxBit_MPriv = 1 << 1, | ||
46 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/internals.h | ||
49 | +++ b/target/arm/internals.h | ||
50 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
51 | case ARMMMUIdx_MUser: | ||
52 | return false; | ||
53 | case ARMMMUIdx_S1E3: | ||
54 | - case ARMMMUIdx_S1SE0: | ||
55 | - case ARMMMUIdx_S1SE1: | ||
56 | + case ARMMMUIdx_SE10_0: | ||
57 | + case ARMMMUIdx_SE10_1: | ||
58 | case ARMMMUIdx_MSPrivNegPri: | ||
59 | case ARMMMUIdx_MSUserNegPri: | ||
60 | case ARMMMUIdx_MSPriv: | ||
61 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/translate.h | ||
64 | +++ b/target/arm/translate.h | ||
65 | @@ -XXX,XX +XXX,XX @@ static inline int default_exception_el(DisasContext *s) | ||
66 | * exceptions can only be routed to ELs above 1, so we target the higher of | ||
67 | * 1 or the current EL. | ||
68 | */ | ||
69 | - return (s->mmu_idx == ARMMMUIdx_S1SE0 && s->secure_routed_to_el3) | ||
70 | + return (s->mmu_idx == ARMMMUIdx_SE10_0 && s->secure_routed_to_el3) | ||
71 | ? 3 : MAX(1, s->current_el); | ||
72 | } | ||
73 | |||
74 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/helper.c | ||
77 | +++ b/target/arm/helper.c | ||
78 | @@ -XXX,XX +XXX,XX @@ static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
79 | mmu_idx = ARMMMUIdx_Stage1_E1; | ||
80 | break; | ||
81 | case 1: | ||
82 | - mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_Stage1_E1; | ||
83 | + mmu_idx = secure ? ARMMMUIdx_SE10_1 : ARMMMUIdx_Stage1_E1; | ||
84 | break; | ||
85 | default: | ||
86 | g_assert_not_reached(); | ||
87 | @@ -XXX,XX +XXX,XX @@ static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
88 | /* stage 1 current state PL0: ATS1CUR, ATS1CUW */ | ||
89 | switch (el) { | ||
90 | case 3: | ||
91 | - mmu_idx = ARMMMUIdx_S1SE0; | ||
92 | + mmu_idx = ARMMMUIdx_SE10_0; | ||
93 | break; | ||
94 | case 2: | ||
95 | mmu_idx = ARMMMUIdx_Stage1_E0; | ||
96 | break; | ||
97 | case 1: | ||
98 | - mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_Stage1_E0; | ||
99 | + mmu_idx = secure ? ARMMMUIdx_SE10_0 : ARMMMUIdx_Stage1_E0; | ||
100 | break; | ||
101 | default: | ||
102 | g_assert_not_reached(); | ||
103 | @@ -XXX,XX +XXX,XX @@ static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri, | ||
104 | case 0: | ||
105 | switch (ri->opc1) { | ||
106 | case 0: /* AT S1E1R, AT S1E1W */ | ||
107 | - mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_Stage1_E1; | ||
108 | + mmu_idx = secure ? ARMMMUIdx_SE10_1 : ARMMMUIdx_Stage1_E1; | ||
109 | break; | ||
110 | case 4: /* AT S1E2R, AT S1E2W */ | ||
111 | mmu_idx = ARMMMUIdx_S1E2; | ||
112 | @@ -XXX,XX +XXX,XX @@ static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri, | ||
113 | } | ||
114 | break; | ||
115 | case 2: /* AT S1E0R, AT S1E0W */ | ||
116 | - mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_Stage1_E0; | ||
117 | + mmu_idx = secure ? ARMMMUIdx_SE10_0 : ARMMMUIdx_Stage1_E0; | ||
118 | break; | ||
119 | case 4: /* AT S12E1R, AT S12E1W */ | ||
120 | - mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_E10_1; | ||
121 | + mmu_idx = secure ? ARMMMUIdx_SE10_1 : ARMMMUIdx_E10_1; | ||
122 | break; | ||
123 | case 6: /* AT S12E0R, AT S12E0W */ | ||
124 | - mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_E10_0; | ||
125 | + mmu_idx = secure ? ARMMMUIdx_SE10_0 : ARMMMUIdx_E10_0; | ||
126 | break; | ||
127 | default: | ||
128 | g_assert_not_reached(); | ||
129 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_access(CPUARMState *env, | ||
130 | static int vae1_tlbmask(CPUARMState *env) | ||
131 | { | ||
132 | if (arm_is_secure_below_el3(env)) { | ||
133 | - return ARMMMUIdxBit_S1SE1 | ARMMMUIdxBit_S1SE0; | ||
134 | + return ARMMMUIdxBit_SE10_1 | ARMMMUIdxBit_SE10_0; | ||
135 | } else { | ||
136 | return ARMMMUIdxBit_E10_1 | ARMMMUIdxBit_E10_0; | ||
137 | } | ||
138 | @@ -XXX,XX +XXX,XX @@ static int alle1_tlbmask(CPUARMState *env) | ||
139 | * stage 1 translations. | ||
140 | */ | ||
141 | if (arm_is_secure_below_el3(env)) { | ||
142 | - return ARMMMUIdxBit_S1SE1 | ARMMMUIdxBit_S1SE0; | ||
143 | + return ARMMMUIdxBit_SE10_1 | ARMMMUIdxBit_SE10_0; | ||
144 | } else if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
145 | return ARMMMUIdxBit_E10_1 | ARMMMUIdxBit_E10_0 | ARMMMUIdxBit_Stage2; | ||
146 | } else { | ||
147 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
148 | return 2; | ||
149 | case ARMMMUIdx_S1E3: | ||
150 | return 3; | ||
151 | - case ARMMMUIdx_S1SE0: | ||
152 | + case ARMMMUIdx_SE10_0: | ||
153 | return arm_el_is_aa64(env, 3) ? 1 : 3; | ||
154 | - case ARMMMUIdx_S1SE1: | ||
155 | + case ARMMMUIdx_SE10_1: | ||
156 | case ARMMMUIdx_Stage1_E0: | ||
157 | case ARMMMUIdx_Stage1_E1: | ||
158 | case ARMMMUIdx_MPrivNegPri: | ||
159 | @@ -XXX,XX +XXX,XX @@ bool arm_s1_regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
160 | static inline bool regime_is_user(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
161 | { | ||
162 | switch (mmu_idx) { | ||
163 | - case ARMMMUIdx_S1SE0: | ||
164 | + case ARMMMUIdx_SE10_0: | ||
165 | case ARMMMUIdx_Stage1_E0: | ||
166 | case ARMMMUIdx_MUser: | ||
167 | case ARMMMUIdx_MSUser: | ||
168 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el) | ||
169 | } | ||
170 | |||
171 | if (el < 2 && arm_is_secure_below_el3(env)) { | ||
172 | - return ARMMMUIdx_S1SE0 + el; | ||
173 | + return ARMMMUIdx_SE10_0 + el; | ||
174 | } else { | ||
175 | return ARMMMUIdx_E10_0 + el; | ||
176 | } | ||
177 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
178 | index XXXXXXX..XXXXXXX 100644 | ||
179 | --- a/target/arm/translate-a64.c | ||
180 | +++ b/target/arm/translate-a64.c | ||
181 | @@ -XXX,XX +XXX,XX @@ static inline int get_a64_user_mem_index(DisasContext *s) | ||
182 | case ARMMMUIdx_E10_1: | ||
183 | useridx = ARMMMUIdx_E10_0; | ||
184 | break; | ||
185 | - case ARMMMUIdx_S1SE1: | ||
186 | - useridx = ARMMMUIdx_S1SE0; | ||
187 | + case ARMMMUIdx_SE10_1: | ||
188 | + useridx = ARMMMUIdx_SE10_0; | ||
189 | break; | ||
190 | case ARMMMUIdx_Stage2: | ||
191 | g_assert_not_reached(); | ||
192 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
193 | index XXXXXXX..XXXXXXX 100644 | ||
194 | --- a/target/arm/translate.c | ||
195 | +++ b/target/arm/translate.c | ||
196 | @@ -XXX,XX +XXX,XX @@ static inline int get_a32_user_mem_index(DisasContext *s) | ||
197 | case ARMMMUIdx_E10_1: | ||
198 | return arm_to_core_mmu_idx(ARMMMUIdx_E10_0); | ||
199 | case ARMMMUIdx_S1E3: | ||
200 | - case ARMMMUIdx_S1SE0: | ||
201 | - case ARMMMUIdx_S1SE1: | ||
202 | - return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0); | ||
203 | + case ARMMMUIdx_SE10_0: | ||
204 | + case ARMMMUIdx_SE10_1: | ||
205 | + return arm_to_core_mmu_idx(ARMMMUIdx_SE10_0); | ||
206 | case ARMMMUIdx_MUser: | ||
207 | case ARMMMUIdx_MPriv: | ||
208 | return arm_to_core_mmu_idx(ARMMMUIdx_MUser); | ||
209 | -- | ||
210 | 2.20.1 | ||
211 | |||
212 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | This is part of a reorganization to the set of mmu_idx. | ||
4 | The EL3 regime only has a single stage translation, and | ||
5 | is always secure. | ||
6 | |||
7 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200206105448.4726-14-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu.h | 4 ++-- | ||
14 | target/arm/internals.h | 2 +- | ||
15 | target/arm/helper.c | 14 +++++++------- | ||
16 | target/arm/translate.c | 2 +- | ||
17 | 4 files changed, 11 insertions(+), 11 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/cpu.h | ||
22 | +++ b/target/arm/cpu.h | ||
23 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
24 | ARMMMUIdx_E10_0 = 0 | ARM_MMU_IDX_A, | ||
25 | ARMMMUIdx_E10_1 = 1 | ARM_MMU_IDX_A, | ||
26 | ARMMMUIdx_S1E2 = 2 | ARM_MMU_IDX_A, | ||
27 | - ARMMMUIdx_S1E3 = 3 | ARM_MMU_IDX_A, | ||
28 | + ARMMMUIdx_SE3 = 3 | ARM_MMU_IDX_A, | ||
29 | ARMMMUIdx_SE10_0 = 4 | ARM_MMU_IDX_A, | ||
30 | ARMMMUIdx_SE10_1 = 5 | ARM_MMU_IDX_A, | ||
31 | ARMMMUIdx_Stage2 = 6 | ARM_MMU_IDX_A, | ||
32 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
33 | ARMMMUIdxBit_E10_0 = 1 << 0, | ||
34 | ARMMMUIdxBit_E10_1 = 1 << 1, | ||
35 | ARMMMUIdxBit_S1E2 = 1 << 2, | ||
36 | - ARMMMUIdxBit_S1E3 = 1 << 3, | ||
37 | + ARMMMUIdxBit_SE3 = 1 << 3, | ||
38 | ARMMMUIdxBit_SE10_0 = 1 << 4, | ||
39 | ARMMMUIdxBit_SE10_1 = 1 << 5, | ||
40 | ARMMMUIdxBit_Stage2 = 1 << 6, | ||
41 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/internals.h | ||
44 | +++ b/target/arm/internals.h | ||
45 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
46 | case ARMMMUIdx_MPriv: | ||
47 | case ARMMMUIdx_MUser: | ||
48 | return false; | ||
49 | - case ARMMMUIdx_S1E3: | ||
50 | + case ARMMMUIdx_SE3: | ||
51 | case ARMMMUIdx_SE10_0: | ||
52 | case ARMMMUIdx_SE10_1: | ||
53 | case ARMMMUIdx_MSPrivNegPri: | ||
54 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/target/arm/helper.c | ||
57 | +++ b/target/arm/helper.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
59 | /* stage 1 current state PL1: ATS1CPR, ATS1CPW */ | ||
60 | switch (el) { | ||
61 | case 3: | ||
62 | - mmu_idx = ARMMMUIdx_S1E3; | ||
63 | + mmu_idx = ARMMMUIdx_SE3; | ||
64 | break; | ||
65 | case 2: | ||
66 | mmu_idx = ARMMMUIdx_Stage1_E1; | ||
67 | @@ -XXX,XX +XXX,XX @@ static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri, | ||
68 | mmu_idx = ARMMMUIdx_S1E2; | ||
69 | break; | ||
70 | case 6: /* AT S1E3R, AT S1E3W */ | ||
71 | - mmu_idx = ARMMMUIdx_S1E3; | ||
72 | + mmu_idx = ARMMMUIdx_SE3; | ||
73 | break; | ||
74 | default: | ||
75 | g_assert_not_reached(); | ||
76 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
77 | ARMCPU *cpu = env_archcpu(env); | ||
78 | CPUState *cs = CPU(cpu); | ||
79 | |||
80 | - tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E3); | ||
81 | + tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_SE3); | ||
82 | } | ||
83 | |||
84 | static void tlbi_aa64_alle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
85 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
86 | { | ||
87 | CPUState *cs = env_cpu(env); | ||
88 | |||
89 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E3); | ||
90 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_SE3); | ||
91 | } | ||
92 | |||
93 | static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
94 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
95 | CPUState *cs = CPU(cpu); | ||
96 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
97 | |||
98 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E3); | ||
99 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_SE3); | ||
100 | } | ||
101 | |||
102 | static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
103 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
104 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
105 | |||
106 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
107 | - ARMMMUIdxBit_S1E3); | ||
108 | + ARMMMUIdxBit_SE3); | ||
109 | } | ||
110 | |||
111 | static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
112 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
113 | case ARMMMUIdx_Stage2: | ||
114 | case ARMMMUIdx_S1E2: | ||
115 | return 2; | ||
116 | - case ARMMMUIdx_S1E3: | ||
117 | + case ARMMMUIdx_SE3: | ||
118 | return 3; | ||
119 | case ARMMMUIdx_SE10_0: | ||
120 | return arm_el_is_aa64(env, 3) ? 1 : 3; | ||
121 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/target/arm/translate.c | ||
124 | +++ b/target/arm/translate.c | ||
125 | @@ -XXX,XX +XXX,XX @@ static inline int get_a32_user_mem_index(DisasContext *s) | ||
126 | case ARMMMUIdx_E10_0: | ||
127 | case ARMMMUIdx_E10_1: | ||
128 | return arm_to_core_mmu_idx(ARMMMUIdx_E10_0); | ||
129 | - case ARMMMUIdx_S1E3: | ||
130 | + case ARMMMUIdx_SE3: | ||
131 | case ARMMMUIdx_SE10_0: | ||
132 | case ARMMMUIdx_SE10_1: | ||
133 | return arm_to_core_mmu_idx(ARMMMUIdx_SE10_0); | ||
134 | -- | ||
135 | 2.20.1 | ||
136 | |||
137 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | This is part of a reorganization to the set of mmu_idx. | ||
4 | The non-secure EL2 regime only has a single stage translation; | ||
5 | there is no point in pointing out that the idx is for stage1. | ||
6 | |||
7 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200206105448.4726-15-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu.h | 4 ++-- | ||
14 | target/arm/internals.h | 2 +- | ||
15 | target/arm/helper.c | 22 +++++++++++----------- | ||
16 | target/arm/translate.c | 2 +- | ||
17 | 4 files changed, 15 insertions(+), 15 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/cpu.h | ||
22 | +++ b/target/arm/cpu.h | ||
23 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
24 | typedef enum ARMMMUIdx { | ||
25 | ARMMMUIdx_E10_0 = 0 | ARM_MMU_IDX_A, | ||
26 | ARMMMUIdx_E10_1 = 1 | ARM_MMU_IDX_A, | ||
27 | - ARMMMUIdx_S1E2 = 2 | ARM_MMU_IDX_A, | ||
28 | + ARMMMUIdx_E2 = 2 | ARM_MMU_IDX_A, | ||
29 | ARMMMUIdx_SE3 = 3 | ARM_MMU_IDX_A, | ||
30 | ARMMMUIdx_SE10_0 = 4 | ARM_MMU_IDX_A, | ||
31 | ARMMMUIdx_SE10_1 = 5 | ARM_MMU_IDX_A, | ||
32 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
33 | typedef enum ARMMMUIdxBit { | ||
34 | ARMMMUIdxBit_E10_0 = 1 << 0, | ||
35 | ARMMMUIdxBit_E10_1 = 1 << 1, | ||
36 | - ARMMMUIdxBit_S1E2 = 1 << 2, | ||
37 | + ARMMMUIdxBit_E2 = 1 << 2, | ||
38 | ARMMMUIdxBit_SE3 = 1 << 3, | ||
39 | ARMMMUIdxBit_SE10_0 = 1 << 4, | ||
40 | ARMMMUIdxBit_SE10_1 = 1 << 5, | ||
41 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/internals.h | ||
44 | +++ b/target/arm/internals.h | ||
45 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
46 | case ARMMMUIdx_E10_1: | ||
47 | case ARMMMUIdx_Stage1_E0: | ||
48 | case ARMMMUIdx_Stage1_E1: | ||
49 | - case ARMMMUIdx_S1E2: | ||
50 | + case ARMMMUIdx_E2: | ||
51 | case ARMMMUIdx_Stage2: | ||
52 | case ARMMMUIdx_MPrivNegPri: | ||
53 | case ARMMMUIdx_MUserNegPri: | ||
54 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/target/arm/helper.c | ||
57 | +++ b/target/arm/helper.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
59 | { | ||
60 | CPUState *cs = env_cpu(env); | ||
61 | |||
62 | - tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E2); | ||
63 | + tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_E2); | ||
64 | } | ||
65 | |||
66 | static void tlbiall_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
67 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
68 | { | ||
69 | CPUState *cs = env_cpu(env); | ||
70 | |||
71 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E2); | ||
72 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_E2); | ||
73 | } | ||
74 | |||
75 | static void tlbimva_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
76 | @@ -XXX,XX +XXX,XX @@ static void tlbimva_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
77 | CPUState *cs = env_cpu(env); | ||
78 | uint64_t pageaddr = value & ~MAKE_64BIT_MASK(0, 12); | ||
79 | |||
80 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E2); | ||
81 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_E2); | ||
82 | } | ||
83 | |||
84 | static void tlbimva_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
85 | @@ -XXX,XX +XXX,XX @@ static void tlbimva_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
86 | uint64_t pageaddr = value & ~MAKE_64BIT_MASK(0, 12); | ||
87 | |||
88 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
89 | - ARMMMUIdxBit_S1E2); | ||
90 | + ARMMMUIdxBit_E2); | ||
91 | } | ||
92 | |||
93 | static const ARMCPRegInfo cp_reginfo[] = { | ||
94 | @@ -XXX,XX +XXX,XX @@ static void ats1h_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
95 | MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD; | ||
96 | uint64_t par64; | ||
97 | |||
98 | - par64 = do_ats_write(env, value, access_type, ARMMMUIdx_S1E2); | ||
99 | + par64 = do_ats_write(env, value, access_type, ARMMMUIdx_E2); | ||
100 | |||
101 | A32_BANKED_CURRENT_REG_SET(env, par, par64); | ||
102 | } | ||
103 | @@ -XXX,XX +XXX,XX @@ static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri, | ||
104 | mmu_idx = secure ? ARMMMUIdx_SE10_1 : ARMMMUIdx_Stage1_E1; | ||
105 | break; | ||
106 | case 4: /* AT S1E2R, AT S1E2W */ | ||
107 | - mmu_idx = ARMMMUIdx_S1E2; | ||
108 | + mmu_idx = ARMMMUIdx_E2; | ||
109 | break; | ||
110 | case 6: /* AT S1E3R, AT S1E3W */ | ||
111 | mmu_idx = ARMMMUIdx_SE3; | ||
112 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
113 | ARMCPU *cpu = env_archcpu(env); | ||
114 | CPUState *cs = CPU(cpu); | ||
115 | |||
116 | - tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E2); | ||
117 | + tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_E2); | ||
118 | } | ||
119 | |||
120 | static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
121 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle2is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
122 | { | ||
123 | CPUState *cs = env_cpu(env); | ||
124 | |||
125 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E2); | ||
126 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_E2); | ||
127 | } | ||
128 | |||
129 | static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
130 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
131 | CPUState *cs = CPU(cpu); | ||
132 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
133 | |||
134 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E2); | ||
135 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_E2); | ||
136 | } | ||
137 | |||
138 | static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
139 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
140 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
141 | |||
142 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
143 | - ARMMMUIdxBit_S1E2); | ||
144 | + ARMMMUIdxBit_E2); | ||
145 | } | ||
146 | |||
147 | static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
148 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
149 | { | ||
150 | switch (mmu_idx) { | ||
151 | case ARMMMUIdx_Stage2: | ||
152 | - case ARMMMUIdx_S1E2: | ||
153 | + case ARMMMUIdx_E2: | ||
154 | return 2; | ||
155 | case ARMMMUIdx_SE3: | ||
156 | return 3; | ||
157 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
158 | index XXXXXXX..XXXXXXX 100644 | ||
159 | --- a/target/arm/translate.c | ||
160 | +++ b/target/arm/translate.c | ||
161 | @@ -XXX,XX +XXX,XX @@ static inline int get_a32_user_mem_index(DisasContext *s) | ||
162 | * otherwise, access as if at PL0. | ||
163 | */ | ||
164 | switch (s->mmu_idx) { | ||
165 | - case ARMMMUIdx_S1E2: /* this one is UNPREDICTABLE */ | ||
166 | + case ARMMMUIdx_E2: /* this one is UNPREDICTABLE */ | ||
167 | case ARMMMUIdx_E10_0: | ||
168 | case ARMMMUIdx_E10_1: | ||
169 | return arm_to_core_mmu_idx(ARMMMUIdx_E10_0); | ||
170 | -- | ||
171 | 2.20.1 | ||
172 | |||
173 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | We had completely run out of TBFLAG bits. | ||
4 | Split A- and M-profile bits into two overlapping buckets. | ||
5 | This results in 4 free bits. | ||
6 | |||
7 | We used to initialize all of the a32 and m32 fields in DisasContext | ||
8 | by assignment, in arm_tr_init_disas_context. Now we only initialize | ||
9 | either the a32 or m32 by assignment, because the bits overlap in | ||
10 | tbflags. So zero the entire structure in gen_intermediate_code. | ||
11 | |||
12 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20200206105448.4726-16-richard.henderson@linaro.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | target/arm/cpu.h | 68 ++++++++++++++++++++++++++---------------- | ||
19 | target/arm/helper.c | 17 +++++------ | ||
20 | target/arm/translate.c | 57 +++++++++++++++++++---------------- | ||
21 | 3 files changed, 82 insertions(+), 60 deletions(-) | ||
22 | |||
23 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/arm/cpu.h | ||
26 | +++ b/target/arm/cpu.h | ||
27 | @@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU; | ||
28 | * We put flags which are shared between 32 and 64 bit mode at the top | ||
29 | * of the word, and flags which apply to only one mode at the bottom. | ||
30 | * | ||
31 | + * 31 21 18 14 9 0 | ||
32 | + * +--------------+-----+-----+----------+--------------+ | ||
33 | + * | | | TBFLAG_A32 | | | ||
34 | + * | | +-----+----------+ TBFLAG_AM32 | | ||
35 | + * | TBFLAG_ANY | |TBFLAG_M32| | | ||
36 | + * | | +-------------------------| | ||
37 | + * | | | TBFLAG_A64 | | ||
38 | + * +--------------+-----------+-------------------------+ | ||
39 | + * 31 21 14 0 | ||
40 | + * | ||
41 | * Unless otherwise noted, these bits are cached in env->hflags. | ||
42 | */ | ||
43 | FIELD(TBFLAG_ANY, AARCH64_STATE, 31, 1) | ||
44 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) /* Not cached. */ | ||
45 | /* Target EL if we take a floating-point-disabled exception */ | ||
46 | FIELD(TBFLAG_ANY, FPEXC_EL, 24, 2) | ||
47 | FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
48 | -/* | ||
49 | - * For A-profile only, target EL for debug exceptions. | ||
50 | - * Note that this overlaps with the M-profile-only HANDLER and STACKCHECK bits. | ||
51 | - */ | ||
52 | +/* For A-profile only, target EL for debug exceptions. */ | ||
53 | FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 21, 2) | ||
54 | |||
55 | -/* Bit usage when in AArch32 state: */ | ||
56 | -FIELD(TBFLAG_A32, THUMB, 0, 1) /* Not cached. */ | ||
57 | -FIELD(TBFLAG_A32, VECLEN, 1, 3) /* Not cached. */ | ||
58 | -FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) /* Not cached. */ | ||
59 | +/* | ||
60 | + * Bit usage when in AArch32 state, both A- and M-profile. | ||
61 | + */ | ||
62 | +FIELD(TBFLAG_AM32, CONDEXEC, 0, 8) /* Not cached. */ | ||
63 | +FIELD(TBFLAG_AM32, THUMB, 8, 1) /* Not cached. */ | ||
64 | + | ||
65 | +/* | ||
66 | + * Bit usage when in AArch32 state, for A-profile only. | ||
67 | + */ | ||
68 | +FIELD(TBFLAG_A32, VECLEN, 9, 3) /* Not cached. */ | ||
69 | +FIELD(TBFLAG_A32, VECSTRIDE, 12, 2) /* Not cached. */ | ||
70 | /* | ||
71 | * We store the bottom two bits of the CPAR as TB flags and handle | ||
72 | * checks on the other bits at runtime. This shares the same bits as | ||
73 | * VECSTRIDE, which is OK as no XScale CPU has VFP. | ||
74 | * Not cached, because VECLEN+VECSTRIDE are not cached. | ||
75 | */ | ||
76 | -FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
77 | +FIELD(TBFLAG_A32, XSCALE_CPAR, 12, 2) | ||
78 | +FIELD(TBFLAG_A32, VFPEN, 14, 1) /* Partially cached, minus FPEXC. */ | ||
79 | +FIELD(TBFLAG_A32, SCTLR_B, 15, 1) | ||
80 | +FIELD(TBFLAG_A32, HSTR_ACTIVE, 16, 1) | ||
81 | /* | ||
82 | * Indicates whether cp register reads and writes by guest code should access | ||
83 | * the secure or nonsecure bank of banked registers; note that this is not | ||
84 | * the same thing as the current security state of the processor! | ||
85 | */ | ||
86 | -FIELD(TBFLAG_A32, NS, 6, 1) | ||
87 | -FIELD(TBFLAG_A32, VFPEN, 7, 1) /* Partially cached, minus FPEXC. */ | ||
88 | -FIELD(TBFLAG_A32, CONDEXEC, 8, 8) /* Not cached. */ | ||
89 | -FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
90 | -FIELD(TBFLAG_A32, HSTR_ACTIVE, 17, 1) | ||
91 | +FIELD(TBFLAG_A32, NS, 17, 1) | ||
92 | |||
93 | -/* For M profile only, set if FPCCR.LSPACT is set */ | ||
94 | -FIELD(TBFLAG_A32, LSPACT, 18, 1) /* Not cached. */ | ||
95 | -/* For M profile only, set if we must create a new FP context */ | ||
96 | -FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) /* Not cached. */ | ||
97 | -/* For M profile only, set if FPCCR.S does not match current security state */ | ||
98 | -FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) /* Not cached. */ | ||
99 | -/* For M profile only, Handler (ie not Thread) mode */ | ||
100 | -FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
101 | -/* For M profile only, whether we should generate stack-limit checks */ | ||
102 | -FIELD(TBFLAG_A32, STACKCHECK, 22, 1) | ||
103 | +/* | ||
104 | + * Bit usage when in AArch32 state, for M-profile only. | ||
105 | + */ | ||
106 | +/* Handler (ie not Thread) mode */ | ||
107 | +FIELD(TBFLAG_M32, HANDLER, 9, 1) | ||
108 | +/* Whether we should generate stack-limit checks */ | ||
109 | +FIELD(TBFLAG_M32, STACKCHECK, 10, 1) | ||
110 | +/* Set if FPCCR.LSPACT is set */ | ||
111 | +FIELD(TBFLAG_M32, LSPACT, 11, 1) /* Not cached. */ | ||
112 | +/* Set if we must create a new FP context */ | ||
113 | +FIELD(TBFLAG_M32, NEW_FP_CTXT_NEEDED, 12, 1) /* Not cached. */ | ||
114 | +/* Set if FPCCR.S does not match current security state */ | ||
115 | +FIELD(TBFLAG_M32, FPCCR_S_WRONG, 13, 1) /* Not cached. */ | ||
116 | |||
117 | -/* Bit usage when in AArch64 state */ | ||
118 | +/* | ||
119 | + * Bit usage when in AArch64 state | ||
120 | + */ | ||
121 | FIELD(TBFLAG_A64, TBII, 0, 2) | ||
122 | FIELD(TBFLAG_A64, SVEEXC_EL, 2, 2) | ||
123 | FIELD(TBFLAG_A64, ZCR_LEN, 4, 4) | ||
124 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
125 | index XXXXXXX..XXXXXXX 100644 | ||
126 | --- a/target/arm/helper.c | ||
127 | +++ b/target/arm/helper.c | ||
128 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | ||
129 | { | ||
130 | uint32_t flags = 0; | ||
131 | |||
132 | - /* v8M always enables the fpu. */ | ||
133 | - flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
134 | - | ||
135 | if (arm_v7m_is_handler_mode(env)) { | ||
136 | - flags = FIELD_DP32(flags, TBFLAG_A32, HANDLER, 1); | ||
137 | + flags = FIELD_DP32(flags, TBFLAG_M32, HANDLER, 1); | ||
138 | } | ||
139 | |||
140 | /* | ||
141 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_m32(CPUARMState *env, int fp_el, | ||
142 | if (arm_feature(env, ARM_FEATURE_V8) && | ||
143 | !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) && | ||
144 | (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) { | ||
145 | - flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | ||
146 | + flags = FIELD_DP32(flags, TBFLAG_M32, STACKCHECK, 1); | ||
147 | } | ||
148 | |||
149 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
150 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
151 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
152 | FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) | ||
153 | != env->v7m.secure) { | ||
154 | - flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
155 | + flags = FIELD_DP32(flags, TBFLAG_M32, FPCCR_S_WRONG, 1); | ||
156 | } | ||
157 | |||
158 | if ((env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | ||
159 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
160 | * active FP context; we must create a new FP context before | ||
161 | * executing any FP insn. | ||
162 | */ | ||
163 | - flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
164 | + flags = FIELD_DP32(flags, TBFLAG_M32, NEW_FP_CTXT_NEEDED, 1); | ||
165 | } | ||
166 | |||
167 | bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
168 | if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
169 | - flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
170 | + flags = FIELD_DP32(flags, TBFLAG_M32, LSPACT, 1); | ||
171 | } | ||
172 | } else { | ||
173 | /* | ||
174 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
175 | } | ||
176 | } | ||
177 | |||
178 | - flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | ||
179 | - flags = FIELD_DP32(flags, TBFLAG_A32, CONDEXEC, env->condexec_bits); | ||
180 | + flags = FIELD_DP32(flags, TBFLAG_AM32, THUMB, env->thumb); | ||
181 | + flags = FIELD_DP32(flags, TBFLAG_AM32, CONDEXEC, env->condexec_bits); | ||
182 | pstate_for_ss = env->uncached_cpsr; | ||
183 | } | ||
184 | |||
185 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
186 | index XXXXXXX..XXXXXXX 100644 | ||
187 | --- a/target/arm/translate.c | ||
188 | +++ b/target/arm/translate.c | ||
189 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
190 | */ | ||
191 | dc->secure_routed_to_el3 = arm_feature(env, ARM_FEATURE_EL3) && | ||
192 | !arm_el_is_aa64(env, 3); | ||
193 | - dc->thumb = FIELD_EX32(tb_flags, TBFLAG_A32, THUMB); | ||
194 | - dc->sctlr_b = FIELD_EX32(tb_flags, TBFLAG_A32, SCTLR_B); | ||
195 | - dc->hstr_active = FIELD_EX32(tb_flags, TBFLAG_A32, HSTR_ACTIVE); | ||
196 | + dc->thumb = FIELD_EX32(tb_flags, TBFLAG_AM32, THUMB); | ||
197 | dc->be_data = FIELD_EX32(tb_flags, TBFLAG_ANY, BE_DATA) ? MO_BE : MO_LE; | ||
198 | - condexec = FIELD_EX32(tb_flags, TBFLAG_A32, CONDEXEC); | ||
199 | + condexec = FIELD_EX32(tb_flags, TBFLAG_AM32, CONDEXEC); | ||
200 | dc->condexec_mask = (condexec & 0xf) << 1; | ||
201 | dc->condexec_cond = condexec >> 4; | ||
202 | + | ||
203 | core_mmu_idx = FIELD_EX32(tb_flags, TBFLAG_ANY, MMUIDX); | ||
204 | dc->mmu_idx = core_to_arm_mmu_idx(env, core_mmu_idx); | ||
205 | dc->current_el = arm_mmu_idx_to_el(dc->mmu_idx); | ||
206 | #if !defined(CONFIG_USER_ONLY) | ||
207 | dc->user = (dc->current_el == 0); | ||
208 | #endif | ||
209 | - dc->ns = FIELD_EX32(tb_flags, TBFLAG_A32, NS); | ||
210 | dc->fp_excp_el = FIELD_EX32(tb_flags, TBFLAG_ANY, FPEXC_EL); | ||
211 | - dc->vfp_enabled = FIELD_EX32(tb_flags, TBFLAG_A32, VFPEN); | ||
212 | - dc->vec_len = FIELD_EX32(tb_flags, TBFLAG_A32, VECLEN); | ||
213 | - if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
214 | - dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); | ||
215 | - dc->vec_stride = 0; | ||
216 | + | ||
217 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
218 | + dc->vfp_enabled = 1; | ||
219 | + dc->be_data = MO_TE; | ||
220 | + dc->v7m_handler_mode = FIELD_EX32(tb_flags, TBFLAG_M32, HANDLER); | ||
221 | + dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
222 | + regime_is_secure(env, dc->mmu_idx); | ||
223 | + dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_M32, STACKCHECK); | ||
224 | + dc->v8m_fpccr_s_wrong = | ||
225 | + FIELD_EX32(tb_flags, TBFLAG_M32, FPCCR_S_WRONG); | ||
226 | + dc->v7m_new_fp_ctxt_needed = | ||
227 | + FIELD_EX32(tb_flags, TBFLAG_M32, NEW_FP_CTXT_NEEDED); | ||
228 | + dc->v7m_lspact = FIELD_EX32(tb_flags, TBFLAG_M32, LSPACT); | ||
229 | } else { | ||
230 | - dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); | ||
231 | - dc->c15_cpar = 0; | ||
232 | + dc->be_data = | ||
233 | + FIELD_EX32(tb_flags, TBFLAG_ANY, BE_DATA) ? MO_BE : MO_LE; | ||
234 | + dc->debug_target_el = | ||
235 | + FIELD_EX32(tb_flags, TBFLAG_ANY, DEBUG_TARGET_EL); | ||
236 | + dc->sctlr_b = FIELD_EX32(tb_flags, TBFLAG_A32, SCTLR_B); | ||
237 | + dc->hstr_active = FIELD_EX32(tb_flags, TBFLAG_A32, HSTR_ACTIVE); | ||
238 | + dc->ns = FIELD_EX32(tb_flags, TBFLAG_A32, NS); | ||
239 | + dc->vfp_enabled = FIELD_EX32(tb_flags, TBFLAG_A32, VFPEN); | ||
240 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
241 | + dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); | ||
242 | + } else { | ||
243 | + dc->vec_len = FIELD_EX32(tb_flags, TBFLAG_A32, VECLEN); | ||
244 | + dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); | ||
245 | + } | ||
246 | } | ||
247 | - dc->v7m_handler_mode = FIELD_EX32(tb_flags, TBFLAG_A32, HANDLER); | ||
248 | - dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
249 | - regime_is_secure(env, dc->mmu_idx); | ||
250 | - dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); | ||
251 | - dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
252 | - dc->v7m_new_fp_ctxt_needed = | ||
253 | - FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); | ||
254 | - dc->v7m_lspact = FIELD_EX32(tb_flags, TBFLAG_A32, LSPACT); | ||
255 | dc->cp_regs = cpu->cp_regs; | ||
256 | dc->features = env->features; | ||
257 | |||
258 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
259 | dc->ss_active = FIELD_EX32(tb_flags, TBFLAG_ANY, SS_ACTIVE); | ||
260 | dc->pstate_ss = FIELD_EX32(tb_flags, TBFLAG_ANY, PSTATE_SS); | ||
261 | dc->is_ldex = false; | ||
262 | - if (!arm_feature(env, ARM_FEATURE_M)) { | ||
263 | - dc->debug_target_el = FIELD_EX32(tb_flags, TBFLAG_ANY, DEBUG_TARGET_EL); | ||
264 | - } | ||
265 | |||
266 | dc->page_start = dc->base.pc_first & TARGET_PAGE_MASK; | ||
267 | |||
268 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps thumb_translator_ops = { | ||
269 | /* generate intermediate code for basic block 'tb'. */ | ||
270 | void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int max_insns) | ||
271 | { | ||
272 | - DisasContext dc; | ||
273 | + DisasContext dc = { }; | ||
274 | const TranslatorOps *ops = &arm_translator_ops; | ||
275 | |||
276 | - if (FIELD_EX32(tb->flags, TBFLAG_A32, THUMB)) { | ||
277 | + if (FIELD_EX32(tb->flags, TBFLAG_AM32, THUMB)) { | ||
278 | ops = &thumb_translator_ops; | ||
279 | } | ||
280 | #ifdef TARGET_AARCH64 | ||
281 | -- | ||
282 | 2.20.1 | ||
283 | |||
284 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | We are about to expand the number of mmuidx to 10, and so need 4 bits. | ||
4 | For the benefit of reading the number out of -d exec, align it to the | ||
5 | penultimate nibble. | ||
6 | |||
7 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200206105448.4726-17-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu.h | 16 ++++++++-------- | ||
14 | 1 file changed, 8 insertions(+), 8 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/cpu.h | ||
19 | +++ b/target/arm/cpu.h | ||
20 | @@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU; | ||
21 | * We put flags which are shared between 32 and 64 bit mode at the top | ||
22 | * of the word, and flags which apply to only one mode at the bottom. | ||
23 | * | ||
24 | - * 31 21 18 14 9 0 | ||
25 | + * 31 20 18 14 9 0 | ||
26 | * +--------------+-----+-----+----------+--------------+ | ||
27 | * | | | TBFLAG_A32 | | | ||
28 | * | | +-----+----------+ TBFLAG_AM32 | | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU; | ||
30 | * | | +-------------------------| | ||
31 | * | | | TBFLAG_A64 | | ||
32 | * +--------------+-----------+-------------------------+ | ||
33 | - * 31 21 14 0 | ||
34 | + * 31 20 14 0 | ||
35 | * | ||
36 | * Unless otherwise noted, these bits are cached in env->hflags. | ||
37 | */ | ||
38 | FIELD(TBFLAG_ANY, AARCH64_STATE, 31, 1) | ||
39 | -FIELD(TBFLAG_ANY, MMUIDX, 28, 3) | ||
40 | -FIELD(TBFLAG_ANY, SS_ACTIVE, 27, 1) | ||
41 | -FIELD(TBFLAG_ANY, PSTATE_SS, 26, 1) /* Not cached. */ | ||
42 | +FIELD(TBFLAG_ANY, SS_ACTIVE, 30, 1) | ||
43 | +FIELD(TBFLAG_ANY, PSTATE_SS, 29, 1) /* Not cached. */ | ||
44 | +FIELD(TBFLAG_ANY, BE_DATA, 28, 1) | ||
45 | +FIELD(TBFLAG_ANY, MMUIDX, 24, 4) | ||
46 | /* Target EL if we take a floating-point-disabled exception */ | ||
47 | -FIELD(TBFLAG_ANY, FPEXC_EL, 24, 2) | ||
48 | -FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
49 | +FIELD(TBFLAG_ANY, FPEXC_EL, 22, 2) | ||
50 | /* For A-profile only, target EL for debug exceptions. */ | ||
51 | -FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 21, 2) | ||
52 | +FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 20, 2) | ||
53 | |||
54 | /* | ||
55 | * Bit usage when in AArch32 state, both A- and M-profile. | ||
56 | -- | ||
57 | 2.20.1 | ||
58 | |||
59 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Define via macro expansion, so that renumbering of the base ARMMMUIdx | ||
4 | symbols is automatically reflected in the bit definitions. | ||
5 | |||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200206105448.4726-18-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu.h | 39 +++++++++++++++++++++++---------------- | ||
14 | 1 file changed, 23 insertions(+), 16 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/cpu.h | ||
19 | +++ b/target/arm/cpu.h | ||
20 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
21 | ARMMMUIdx_Stage1_E1 = 1 | ARM_MMU_IDX_NOTLB, | ||
22 | } ARMMMUIdx; | ||
23 | |||
24 | -/* Bit macros for the core-mmu-index values for each index, | ||
25 | +/* | ||
26 | + * Bit macros for the core-mmu-index values for each index, | ||
27 | * for use when calling tlb_flush_by_mmuidx() and friends. | ||
28 | */ | ||
29 | +#define TO_CORE_BIT(NAME) \ | ||
30 | + ARMMMUIdxBit_##NAME = 1 << (ARMMMUIdx_##NAME & ARM_MMU_IDX_COREIDX_MASK) | ||
31 | + | ||
32 | typedef enum ARMMMUIdxBit { | ||
33 | - ARMMMUIdxBit_E10_0 = 1 << 0, | ||
34 | - ARMMMUIdxBit_E10_1 = 1 << 1, | ||
35 | - ARMMMUIdxBit_E2 = 1 << 2, | ||
36 | - ARMMMUIdxBit_SE3 = 1 << 3, | ||
37 | - ARMMMUIdxBit_SE10_0 = 1 << 4, | ||
38 | - ARMMMUIdxBit_SE10_1 = 1 << 5, | ||
39 | - ARMMMUIdxBit_Stage2 = 1 << 6, | ||
40 | - ARMMMUIdxBit_MUser = 1 << 0, | ||
41 | - ARMMMUIdxBit_MPriv = 1 << 1, | ||
42 | - ARMMMUIdxBit_MUserNegPri = 1 << 2, | ||
43 | - ARMMMUIdxBit_MPrivNegPri = 1 << 3, | ||
44 | - ARMMMUIdxBit_MSUser = 1 << 4, | ||
45 | - ARMMMUIdxBit_MSPriv = 1 << 5, | ||
46 | - ARMMMUIdxBit_MSUserNegPri = 1 << 6, | ||
47 | - ARMMMUIdxBit_MSPrivNegPri = 1 << 7, | ||
48 | + TO_CORE_BIT(E10_0), | ||
49 | + TO_CORE_BIT(E10_1), | ||
50 | + TO_CORE_BIT(E2), | ||
51 | + TO_CORE_BIT(SE10_0), | ||
52 | + TO_CORE_BIT(SE10_1), | ||
53 | + TO_CORE_BIT(SE3), | ||
54 | + TO_CORE_BIT(Stage2), | ||
55 | + | ||
56 | + TO_CORE_BIT(MUser), | ||
57 | + TO_CORE_BIT(MPriv), | ||
58 | + TO_CORE_BIT(MUserNegPri), | ||
59 | + TO_CORE_BIT(MPrivNegPri), | ||
60 | + TO_CORE_BIT(MSUser), | ||
61 | + TO_CORE_BIT(MSPriv), | ||
62 | + TO_CORE_BIT(MSUserNegPri), | ||
63 | + TO_CORE_BIT(MSPrivNegPri), | ||
64 | } ARMMMUIdxBit; | ||
65 | |||
66 | +#undef TO_CORE_BIT | ||
67 | + | ||
68 | #define MMU_USER_IDX 0 | ||
69 | |||
70 | static inline int arm_to_core_mmu_idx(ARMMMUIdx mmu_idx) | ||
71 | -- | ||
72 | 2.20.1 | ||
73 | |||
74 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Replace the magic numbers with the relevant ARM_MMU_IDX_M_* constants. | ||
4 | Keep the definitions short by referencing previous symbols. | ||
5 | |||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20181008212205.17752-3-richard.henderson@linaro.org | 9 | Message-id: 20200206105448.4726-19-richard.henderson@linaro.org |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 11 | --- |
9 | target/arm/cpu.h | 88 ++++++++++++++++++++++++++++++++++++++++++++++++ | 12 | target/arm/cpu.h | 16 ++++++++-------- |
10 | 1 file changed, 88 insertions(+) | 13 | 1 file changed, 8 insertions(+), 8 deletions(-) |
11 | 14 | ||
12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
13 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.h | 17 | --- a/target/arm/cpu.h |
15 | +++ b/target/arm/cpu.h | 18 | +++ b/target/arm/cpu.h |
16 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CSSELR, LEVEL, 1, 3) | 19 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { |
17 | */ | 20 | ARMMMUIdx_SE10_0 = 4 | ARM_MMU_IDX_A, |
18 | FIELD(V7M_CSSELR, INDEX, 0, 4) | 21 | ARMMMUIdx_SE10_1 = 5 | ARM_MMU_IDX_A, |
19 | 22 | ARMMMUIdx_Stage2 = 6 | ARM_MMU_IDX_A, | |
20 | +/* | 23 | - ARMMMUIdx_MUser = 0 | ARM_MMU_IDX_M, |
21 | + * System register ID fields. | 24 | - ARMMMUIdx_MPriv = 1 | ARM_MMU_IDX_M, |
22 | + */ | 25 | - ARMMMUIdx_MUserNegPri = 2 | ARM_MMU_IDX_M, |
23 | +FIELD(ID_ISAR0, SWAP, 0, 4) | 26 | - ARMMMUIdx_MPrivNegPri = 3 | ARM_MMU_IDX_M, |
24 | +FIELD(ID_ISAR0, BITCOUNT, 4, 4) | 27 | - ARMMMUIdx_MSUser = 4 | ARM_MMU_IDX_M, |
25 | +FIELD(ID_ISAR0, BITFIELD, 8, 4) | 28 | - ARMMMUIdx_MSPriv = 5 | ARM_MMU_IDX_M, |
26 | +FIELD(ID_ISAR0, CMPBRANCH, 12, 4) | 29 | - ARMMMUIdx_MSUserNegPri = 6 | ARM_MMU_IDX_M, |
27 | +FIELD(ID_ISAR0, COPROC, 16, 4) | 30 | - ARMMMUIdx_MSPrivNegPri = 7 | ARM_MMU_IDX_M, |
28 | +FIELD(ID_ISAR0, DEBUG, 20, 4) | 31 | + ARMMMUIdx_MUser = ARM_MMU_IDX_M, |
29 | +FIELD(ID_ISAR0, DIVIDE, 24, 4) | 32 | + ARMMMUIdx_MPriv = ARM_MMU_IDX_M | ARM_MMU_IDX_M_PRIV, |
30 | + | 33 | + ARMMMUIdx_MUserNegPri = ARMMMUIdx_MUser | ARM_MMU_IDX_M_NEGPRI, |
31 | +FIELD(ID_ISAR1, ENDIAN, 0, 4) | 34 | + ARMMMUIdx_MPrivNegPri = ARMMMUIdx_MPriv | ARM_MMU_IDX_M_NEGPRI, |
32 | +FIELD(ID_ISAR1, EXCEPT, 4, 4) | 35 | + ARMMMUIdx_MSUser = ARMMMUIdx_MUser | ARM_MMU_IDX_M_S, |
33 | +FIELD(ID_ISAR1, EXCEPT_AR, 8, 4) | 36 | + ARMMMUIdx_MSPriv = ARMMMUIdx_MPriv | ARM_MMU_IDX_M_S, |
34 | +FIELD(ID_ISAR1, EXTEND, 12, 4) | 37 | + ARMMMUIdx_MSUserNegPri = ARMMMUIdx_MUserNegPri | ARM_MMU_IDX_M_S, |
35 | +FIELD(ID_ISAR1, IFTHEN, 16, 4) | 38 | + ARMMMUIdx_MSPrivNegPri = ARMMMUIdx_MPrivNegPri | ARM_MMU_IDX_M_S, |
36 | +FIELD(ID_ISAR1, IMMEDIATE, 20, 4) | 39 | /* Indexes below here don't have TLBs and are used only for AT system |
37 | +FIELD(ID_ISAR1, INTERWORK, 24, 4) | 40 | * instructions or for the first stage of an S12 page table walk. |
38 | +FIELD(ID_ISAR1, JAZELLE, 28, 4) | 41 | */ |
39 | + | ||
40 | +FIELD(ID_ISAR2, LOADSTORE, 0, 4) | ||
41 | +FIELD(ID_ISAR2, MEMHINT, 4, 4) | ||
42 | +FIELD(ID_ISAR2, MULTIACCESSINT, 8, 4) | ||
43 | +FIELD(ID_ISAR2, MULT, 12, 4) | ||
44 | +FIELD(ID_ISAR2, MULTS, 16, 4) | ||
45 | +FIELD(ID_ISAR2, MULTU, 20, 4) | ||
46 | +FIELD(ID_ISAR2, PSR_AR, 24, 4) | ||
47 | +FIELD(ID_ISAR2, REVERSAL, 28, 4) | ||
48 | + | ||
49 | +FIELD(ID_ISAR3, SATURATE, 0, 4) | ||
50 | +FIELD(ID_ISAR3, SIMD, 4, 4) | ||
51 | +FIELD(ID_ISAR3, SVC, 8, 4) | ||
52 | +FIELD(ID_ISAR3, SYNCHPRIM, 12, 4) | ||
53 | +FIELD(ID_ISAR3, TABBRANCH, 16, 4) | ||
54 | +FIELD(ID_ISAR3, T32COPY, 20, 4) | ||
55 | +FIELD(ID_ISAR3, TRUENOP, 24, 4) | ||
56 | +FIELD(ID_ISAR3, T32EE, 28, 4) | ||
57 | + | ||
58 | +FIELD(ID_ISAR4, UNPRIV, 0, 4) | ||
59 | +FIELD(ID_ISAR4, WITHSHIFTS, 4, 4) | ||
60 | +FIELD(ID_ISAR4, WRITEBACK, 8, 4) | ||
61 | +FIELD(ID_ISAR4, SMC, 12, 4) | ||
62 | +FIELD(ID_ISAR4, BARRIER, 16, 4) | ||
63 | +FIELD(ID_ISAR4, SYNCHPRIM_FRAC, 20, 4) | ||
64 | +FIELD(ID_ISAR4, PSR_M, 24, 4) | ||
65 | +FIELD(ID_ISAR4, SWP_FRAC, 28, 4) | ||
66 | + | ||
67 | +FIELD(ID_ISAR5, SEVL, 0, 4) | ||
68 | +FIELD(ID_ISAR5, AES, 4, 4) | ||
69 | +FIELD(ID_ISAR5, SHA1, 8, 4) | ||
70 | +FIELD(ID_ISAR5, SHA2, 12, 4) | ||
71 | +FIELD(ID_ISAR5, CRC32, 16, 4) | ||
72 | +FIELD(ID_ISAR5, RDM, 24, 4) | ||
73 | +FIELD(ID_ISAR5, VCMA, 28, 4) | ||
74 | + | ||
75 | +FIELD(ID_ISAR6, JSCVT, 0, 4) | ||
76 | +FIELD(ID_ISAR6, DP, 4, 4) | ||
77 | +FIELD(ID_ISAR6, FHM, 8, 4) | ||
78 | +FIELD(ID_ISAR6, SB, 12, 4) | ||
79 | +FIELD(ID_ISAR6, SPECRES, 16, 4) | ||
80 | + | ||
81 | +FIELD(ID_AA64ISAR0, AES, 4, 4) | ||
82 | +FIELD(ID_AA64ISAR0, SHA1, 8, 4) | ||
83 | +FIELD(ID_AA64ISAR0, SHA2, 12, 4) | ||
84 | +FIELD(ID_AA64ISAR0, CRC32, 16, 4) | ||
85 | +FIELD(ID_AA64ISAR0, ATOMIC, 20, 4) | ||
86 | +FIELD(ID_AA64ISAR0, RDM, 28, 4) | ||
87 | +FIELD(ID_AA64ISAR0, SHA3, 32, 4) | ||
88 | +FIELD(ID_AA64ISAR0, SM3, 36, 4) | ||
89 | +FIELD(ID_AA64ISAR0, SM4, 40, 4) | ||
90 | +FIELD(ID_AA64ISAR0, DP, 44, 4) | ||
91 | +FIELD(ID_AA64ISAR0, FHM, 48, 4) | ||
92 | +FIELD(ID_AA64ISAR0, TS, 52, 4) | ||
93 | +FIELD(ID_AA64ISAR0, TLB, 56, 4) | ||
94 | +FIELD(ID_AA64ISAR0, RNDR, 60, 4) | ||
95 | + | ||
96 | +FIELD(ID_AA64ISAR1, DPB, 0, 4) | ||
97 | +FIELD(ID_AA64ISAR1, APA, 4, 4) | ||
98 | +FIELD(ID_AA64ISAR1, API, 8, 4) | ||
99 | +FIELD(ID_AA64ISAR1, JSCVT, 12, 4) | ||
100 | +FIELD(ID_AA64ISAR1, FCMA, 16, 4) | ||
101 | +FIELD(ID_AA64ISAR1, LRCPC, 20, 4) | ||
102 | +FIELD(ID_AA64ISAR1, GPA, 24, 4) | ||
103 | +FIELD(ID_AA64ISAR1, GPI, 28, 4) | ||
104 | +FIELD(ID_AA64ISAR1, FRINTTS, 32, 4) | ||
105 | +FIELD(ID_AA64ISAR1, SB, 36, 4) | ||
106 | +FIELD(ID_AA64ISAR1, SPECRES, 40, 4) | ||
107 | + | ||
108 | QEMU_BUILD_BUG_ON(ARRAY_SIZE(((ARMCPU *)0)->ccsidr) <= R_V7M_CSSELR_INDEX_MASK); | ||
109 | |||
110 | /* If adding a feature bit which corresponds to a Linux ELF | ||
111 | -- | 42 | -- |
112 | 2.19.0 | 43 | 2.20.1 |
113 | 44 | ||
114 | 45 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Prepare for, but do not yet implement, the EL2&0 regime. | ||
4 | This involves adding the new MMUIdx enumerators and adjusting | ||
5 | some of the MMUIdx related predicates to match. | ||
6 | |||
7 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200206105448.4726-20-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu-param.h | 2 +- | ||
14 | target/arm/cpu.h | 134 ++++++++++++++++++----------------------- | ||
15 | target/arm/internals.h | 35 +++++++++++ | ||
16 | target/arm/helper.c | 66 +++++++++++++++++--- | ||
17 | target/arm/translate.c | 1 - | ||
18 | 5 files changed, 152 insertions(+), 86 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/cpu-param.h b/target/arm/cpu-param.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/cpu-param.h | ||
23 | +++ b/target/arm/cpu-param.h | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | # define TARGET_PAGE_BITS_MIN 10 | ||
26 | #endif | ||
27 | |||
28 | -#define NB_MMU_MODES 8 | ||
29 | +#define NB_MMU_MODES 9 | ||
30 | |||
31 | #endif | ||
32 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/cpu.h | ||
35 | +++ b/target/arm/cpu.h | ||
36 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
37 | * + NonSecure EL1 & 0 stage 1 | ||
38 | * + NonSecure EL1 & 0 stage 2 | ||
39 | * + NonSecure EL2 | ||
40 | - * + Secure EL1 & EL0 | ||
41 | + * + NonSecure EL2 & 0 (ARMv8.1-VHE) | ||
42 | + * + Secure EL1 & 0 | ||
43 | * + Secure EL3 | ||
44 | * If EL3 is 32-bit: | ||
45 | * + NonSecure PL1 & 0 stage 1 | ||
46 | * + NonSecure PL1 & 0 stage 2 | ||
47 | * + NonSecure PL2 | ||
48 | - * + Secure PL0 & PL1 | ||
49 | + * + Secure PL0 | ||
50 | + * + Secure PL1 | ||
51 | * (reminder: for 32 bit EL3, Secure PL1 is *EL3*, not EL1.) | ||
52 | * | ||
53 | * For QEMU, an mmu_idx is not quite the same as a translation regime because: | ||
54 | - * 1. we need to split the "EL1 & 0" regimes into two mmu_idxes, because they | ||
55 | - * may differ in access permissions even if the VA->PA map is the same | ||
56 | + * 1. we need to split the "EL1 & 0" and "EL2 & 0" regimes into two mmu_idxes, | ||
57 | + * because they may differ in access permissions even if the VA->PA map is | ||
58 | + * the same | ||
59 | * 2. we want to cache in our TLB the full VA->IPA->PA lookup for a stage 1+2 | ||
60 | * translation, which means that we have one mmu_idx that deals with two | ||
61 | * concatenated translation regimes [this sort of combined s1+2 TLB is | ||
62 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
63 | * 4. we can also safely fold together the "32 bit EL3" and "64 bit EL3" | ||
64 | * translation regimes, because they map reasonably well to each other | ||
65 | * and they can't both be active at the same time. | ||
66 | - * This gives us the following list of mmu_idx values: | ||
67 | + * 5. we want to be able to use the TLB for accesses done as part of a | ||
68 | + * stage1 page table walk, rather than having to walk the stage2 page | ||
69 | + * table over and over. | ||
70 | * | ||
71 | - * NS EL0 (aka NS PL0) stage 1+2 | ||
72 | - * NS EL1 (aka NS PL1) stage 1+2 | ||
73 | + * This gives us the following list of cases: | ||
74 | + * | ||
75 | + * NS EL0 EL1&0 stage 1+2 (aka NS PL0) | ||
76 | + * NS EL1 EL1&0 stage 1+2 (aka NS PL1) | ||
77 | + * NS EL0 EL2&0 | ||
78 | + * NS EL2 EL2&0 | ||
79 | * NS EL2 (aka NS PL2) | ||
80 | + * S EL0 EL1&0 (aka S PL0) | ||
81 | + * S EL1 EL1&0 (not used if EL3 is 32 bit) | ||
82 | * S EL3 (aka S PL1) | ||
83 | - * S EL0 (aka S PL0) | ||
84 | - * S EL1 (not used if EL3 is 32 bit) | ||
85 | - * NS EL0+1 stage 2 | ||
86 | + * NS EL1&0 stage 2 | ||
87 | * | ||
88 | - * (The last of these is an mmu_idx because we want to be able to use the TLB | ||
89 | - * for the accesses done as part of a stage 1 page table walk, rather than | ||
90 | - * having to walk the stage 2 page table over and over.) | ||
91 | + * for a total of 9 different mmu_idx. | ||
92 | * | ||
93 | * R profile CPUs have an MPU, but can use the same set of MMU indexes | ||
94 | * as A profile. They only need to distinguish NS EL0 and NS EL1 (and | ||
95 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
96 | * For M profile we arrange them to have a bit for priv, a bit for negpri | ||
97 | * and a bit for secure. | ||
98 | */ | ||
99 | -#define ARM_MMU_IDX_A 0x10 /* A profile */ | ||
100 | -#define ARM_MMU_IDX_NOTLB 0x20 /* does not have a TLB */ | ||
101 | -#define ARM_MMU_IDX_M 0x40 /* M profile */ | ||
102 | +#define ARM_MMU_IDX_A 0x10 /* A profile */ | ||
103 | +#define ARM_MMU_IDX_NOTLB 0x20 /* does not have a TLB */ | ||
104 | +#define ARM_MMU_IDX_M 0x40 /* M profile */ | ||
105 | |||
106 | -/* meanings of the bits for M profile mmu idx values */ | ||
107 | -#define ARM_MMU_IDX_M_PRIV 0x1 | ||
108 | +/* Meanings of the bits for M profile mmu idx values */ | ||
109 | +#define ARM_MMU_IDX_M_PRIV 0x1 | ||
110 | #define ARM_MMU_IDX_M_NEGPRI 0x2 | ||
111 | -#define ARM_MMU_IDX_M_S 0x4 | ||
112 | +#define ARM_MMU_IDX_M_S 0x4 /* Secure */ | ||
113 | |||
114 | -#define ARM_MMU_IDX_TYPE_MASK (~0x7) | ||
115 | -#define ARM_MMU_IDX_COREIDX_MASK 0x7 | ||
116 | +#define ARM_MMU_IDX_TYPE_MASK \ | ||
117 | + (ARM_MMU_IDX_A | ARM_MMU_IDX_M | ARM_MMU_IDX_NOTLB) | ||
118 | +#define ARM_MMU_IDX_COREIDX_MASK 0xf | ||
119 | |||
120 | typedef enum ARMMMUIdx { | ||
121 | - ARMMMUIdx_E10_0 = 0 | ARM_MMU_IDX_A, | ||
122 | - ARMMMUIdx_E10_1 = 1 | ARM_MMU_IDX_A, | ||
123 | - ARMMMUIdx_E2 = 2 | ARM_MMU_IDX_A, | ||
124 | - ARMMMUIdx_SE3 = 3 | ARM_MMU_IDX_A, | ||
125 | - ARMMMUIdx_SE10_0 = 4 | ARM_MMU_IDX_A, | ||
126 | - ARMMMUIdx_SE10_1 = 5 | ARM_MMU_IDX_A, | ||
127 | - ARMMMUIdx_Stage2 = 6 | ARM_MMU_IDX_A, | ||
128 | + /* | ||
129 | + * A-profile. | ||
130 | + */ | ||
131 | + ARMMMUIdx_E10_0 = 0 | ARM_MMU_IDX_A, | ||
132 | + ARMMMUIdx_E20_0 = 1 | ARM_MMU_IDX_A, | ||
133 | + | ||
134 | + ARMMMUIdx_E10_1 = 2 | ARM_MMU_IDX_A, | ||
135 | + | ||
136 | + ARMMMUIdx_E2 = 3 | ARM_MMU_IDX_A, | ||
137 | + ARMMMUIdx_E20_2 = 4 | ARM_MMU_IDX_A, | ||
138 | + | ||
139 | + ARMMMUIdx_SE10_0 = 5 | ARM_MMU_IDX_A, | ||
140 | + ARMMMUIdx_SE10_1 = 6 | ARM_MMU_IDX_A, | ||
141 | + ARMMMUIdx_SE3 = 7 | ARM_MMU_IDX_A, | ||
142 | + | ||
143 | + ARMMMUIdx_Stage2 = 8 | ARM_MMU_IDX_A, | ||
144 | + | ||
145 | + /* | ||
146 | + * These are not allocated TLBs and are used only for AT system | ||
147 | + * instructions or for the first stage of an S12 page table walk. | ||
148 | + */ | ||
149 | + ARMMMUIdx_Stage1_E0 = 0 | ARM_MMU_IDX_NOTLB, | ||
150 | + ARMMMUIdx_Stage1_E1 = 1 | ARM_MMU_IDX_NOTLB, | ||
151 | + | ||
152 | + /* | ||
153 | + * M-profile. | ||
154 | + */ | ||
155 | ARMMMUIdx_MUser = ARM_MMU_IDX_M, | ||
156 | ARMMMUIdx_MPriv = ARM_MMU_IDX_M | ARM_MMU_IDX_M_PRIV, | ||
157 | ARMMMUIdx_MUserNegPri = ARMMMUIdx_MUser | ARM_MMU_IDX_M_NEGPRI, | ||
158 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
159 | ARMMMUIdx_MSPriv = ARMMMUIdx_MPriv | ARM_MMU_IDX_M_S, | ||
160 | ARMMMUIdx_MSUserNegPri = ARMMMUIdx_MUserNegPri | ARM_MMU_IDX_M_S, | ||
161 | ARMMMUIdx_MSPrivNegPri = ARMMMUIdx_MPrivNegPri | ARM_MMU_IDX_M_S, | ||
162 | - /* Indexes below here don't have TLBs and are used only for AT system | ||
163 | - * instructions or for the first stage of an S12 page table walk. | ||
164 | - */ | ||
165 | - ARMMMUIdx_Stage1_E0 = 0 | ARM_MMU_IDX_NOTLB, | ||
166 | - ARMMMUIdx_Stage1_E1 = 1 | ARM_MMU_IDX_NOTLB, | ||
167 | } ARMMMUIdx; | ||
168 | |||
169 | /* | ||
170 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
171 | |||
172 | typedef enum ARMMMUIdxBit { | ||
173 | TO_CORE_BIT(E10_0), | ||
174 | + TO_CORE_BIT(E20_0), | ||
175 | TO_CORE_BIT(E10_1), | ||
176 | TO_CORE_BIT(E2), | ||
177 | + TO_CORE_BIT(E20_2), | ||
178 | TO_CORE_BIT(SE10_0), | ||
179 | TO_CORE_BIT(SE10_1), | ||
180 | TO_CORE_BIT(SE3), | ||
181 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
182 | |||
183 | #define MMU_USER_IDX 0 | ||
184 | |||
185 | -static inline int arm_to_core_mmu_idx(ARMMMUIdx mmu_idx) | ||
186 | -{ | ||
187 | - return mmu_idx & ARM_MMU_IDX_COREIDX_MASK; | ||
188 | -} | ||
189 | - | ||
190 | -static inline ARMMMUIdx core_to_arm_mmu_idx(CPUARMState *env, int mmu_idx) | ||
191 | -{ | ||
192 | - if (arm_feature(env, ARM_FEATURE_M)) { | ||
193 | - return mmu_idx | ARM_MMU_IDX_M; | ||
194 | - } else { | ||
195 | - return mmu_idx | ARM_MMU_IDX_A; | ||
196 | - } | ||
197 | -} | ||
198 | - | ||
199 | -/* Return the exception level we're running at if this is our mmu_idx */ | ||
200 | -static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | ||
201 | -{ | ||
202 | - switch (mmu_idx & ARM_MMU_IDX_TYPE_MASK) { | ||
203 | - case ARM_MMU_IDX_A: | ||
204 | - return mmu_idx & 3; | ||
205 | - case ARM_MMU_IDX_M: | ||
206 | - return mmu_idx & ARM_MMU_IDX_M_PRIV; | ||
207 | - default: | ||
208 | - g_assert_not_reached(); | ||
209 | - } | ||
210 | -} | ||
211 | - | ||
212 | -/* | ||
213 | - * Return the MMU index for a v7M CPU with all relevant information | ||
214 | - * manually specified. | ||
215 | - */ | ||
216 | -ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
217 | - bool secstate, bool priv, bool negpri); | ||
218 | - | ||
219 | -/* Return the MMU index for a v7M CPU in the specified security and | ||
220 | - * privilege state. | ||
221 | - */ | ||
222 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
223 | - bool secstate, bool priv); | ||
224 | - | ||
225 | -/* Return the MMU index for a v7M CPU in the specified security state */ | ||
226 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate); | ||
227 | - | ||
228 | /** | ||
229 | * cpu_mmu_index: | ||
230 | * @env: The cpu environment | ||
231 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
232 | index XXXXXXX..XXXXXXX 100644 | ||
233 | --- a/target/arm/internals.h | ||
234 | +++ b/target/arm/internals.h | ||
235 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
236 | MMUAccessType access_type, int mmu_idx, | ||
237 | bool probe, uintptr_t retaddr); | ||
238 | |||
239 | +static inline int arm_to_core_mmu_idx(ARMMMUIdx mmu_idx) | ||
240 | +{ | ||
241 | + return mmu_idx & ARM_MMU_IDX_COREIDX_MASK; | ||
242 | +} | ||
243 | + | ||
244 | +static inline ARMMMUIdx core_to_arm_mmu_idx(CPUARMState *env, int mmu_idx) | ||
245 | +{ | ||
246 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
247 | + return mmu_idx | ARM_MMU_IDX_M; | ||
248 | + } else { | ||
249 | + return mmu_idx | ARM_MMU_IDX_A; | ||
250 | + } | ||
251 | +} | ||
252 | + | ||
253 | +int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx); | ||
254 | + | ||
255 | +/* | ||
256 | + * Return the MMU index for a v7M CPU with all relevant information | ||
257 | + * manually specified. | ||
258 | + */ | ||
259 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
260 | + bool secstate, bool priv, bool negpri); | ||
261 | + | ||
262 | +/* | ||
263 | + * Return the MMU index for a v7M CPU in the specified security and | ||
264 | + * privilege state. | ||
265 | + */ | ||
266 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
267 | + bool secstate, bool priv); | ||
268 | + | ||
269 | +/* Return the MMU index for a v7M CPU in the specified security state */ | ||
270 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate); | ||
271 | + | ||
272 | /* Return true if the stage 1 translation regime is using LPAE format page | ||
273 | * tables */ | ||
274 | bool arm_s1_regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx); | ||
275 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
276 | switch (mmu_idx) { | ||
277 | case ARMMMUIdx_E10_0: | ||
278 | case ARMMMUIdx_E10_1: | ||
279 | + case ARMMMUIdx_E20_0: | ||
280 | + case ARMMMUIdx_E20_2: | ||
281 | case ARMMMUIdx_Stage1_E0: | ||
282 | case ARMMMUIdx_Stage1_E1: | ||
283 | case ARMMMUIdx_E2: | ||
284 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/target/arm/helper.c | ||
287 | +++ b/target/arm/helper.c | ||
288 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
289 | #endif /* !CONFIG_USER_ONLY */ | ||
290 | |||
291 | /* Return the exception level which controls this address translation regime */ | ||
292 | -static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
293 | +static uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
294 | { | ||
295 | switch (mmu_idx) { | ||
296 | + case ARMMMUIdx_E20_0: | ||
297 | + case ARMMMUIdx_E20_2: | ||
298 | case ARMMMUIdx_Stage2: | ||
299 | case ARMMMUIdx_E2: | ||
300 | return 2; | ||
301 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
302 | case ARMMMUIdx_SE10_1: | ||
303 | case ARMMMUIdx_Stage1_E0: | ||
304 | case ARMMMUIdx_Stage1_E1: | ||
305 | + case ARMMMUIdx_E10_0: | ||
306 | + case ARMMMUIdx_E10_1: | ||
307 | case ARMMMUIdx_MPrivNegPri: | ||
308 | case ARMMMUIdx_MUserNegPri: | ||
309 | case ARMMMUIdx_MPriv: | ||
310 | @@ -XXX,XX +XXX,XX @@ static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
311 | */ | ||
312 | static inline ARMMMUIdx stage_1_mmu_idx(ARMMMUIdx mmu_idx) | ||
313 | { | ||
314 | - if (mmu_idx == ARMMMUIdx_E10_0 || mmu_idx == ARMMMUIdx_E10_1) { | ||
315 | - mmu_idx += (ARMMMUIdx_Stage1_E0 - ARMMMUIdx_E10_0); | ||
316 | + switch (mmu_idx) { | ||
317 | + case ARMMMUIdx_E10_0: | ||
318 | + return ARMMMUIdx_Stage1_E0; | ||
319 | + case ARMMMUIdx_E10_1: | ||
320 | + return ARMMMUIdx_Stage1_E1; | ||
321 | + default: | ||
322 | + return mmu_idx; | ||
323 | } | ||
324 | - return mmu_idx; | ||
325 | } | ||
326 | |||
327 | /* Return true if the translation regime is using LPAE format page tables */ | ||
328 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_user(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
329 | { | ||
330 | switch (mmu_idx) { | ||
331 | case ARMMMUIdx_SE10_0: | ||
332 | + case ARMMMUIdx_E20_0: | ||
333 | case ARMMMUIdx_Stage1_E0: | ||
334 | case ARMMMUIdx_MUser: | ||
335 | case ARMMMUIdx_MSUser: | ||
336 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
337 | return 0; | ||
338 | } | ||
339 | |||
340 | +/* Return the exception level we're running at if this is our mmu_idx */ | ||
341 | +int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | ||
342 | +{ | ||
343 | + if (mmu_idx & ARM_MMU_IDX_M) { | ||
344 | + return mmu_idx & ARM_MMU_IDX_M_PRIV; | ||
345 | + } | ||
346 | + | ||
347 | + switch (mmu_idx) { | ||
348 | + case ARMMMUIdx_E10_0: | ||
349 | + case ARMMMUIdx_E20_0: | ||
350 | + case ARMMMUIdx_SE10_0: | ||
351 | + return 0; | ||
352 | + case ARMMMUIdx_E10_1: | ||
353 | + case ARMMMUIdx_SE10_1: | ||
354 | + return 1; | ||
355 | + case ARMMMUIdx_E2: | ||
356 | + case ARMMMUIdx_E20_2: | ||
357 | + return 2; | ||
358 | + case ARMMMUIdx_SE3: | ||
359 | + return 3; | ||
360 | + default: | ||
361 | + g_assert_not_reached(); | ||
362 | + } | ||
363 | +} | ||
364 | + | ||
365 | #ifndef CONFIG_TCG | ||
366 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | ||
367 | { | ||
368 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el) | ||
369 | return arm_v7m_mmu_idx_for_secstate(env, env->v7m.secure); | ||
370 | } | ||
371 | |||
372 | - if (el < 2 && arm_is_secure_below_el3(env)) { | ||
373 | - return ARMMMUIdx_SE10_0 + el; | ||
374 | - } else { | ||
375 | - return ARMMMUIdx_E10_0 + el; | ||
376 | + switch (el) { | ||
377 | + case 0: | ||
378 | + /* TODO: ARMv8.1-VHE */ | ||
379 | + if (arm_is_secure_below_el3(env)) { | ||
380 | + return ARMMMUIdx_SE10_0; | ||
381 | + } | ||
382 | + return ARMMMUIdx_E10_0; | ||
383 | + case 1: | ||
384 | + if (arm_is_secure_below_el3(env)) { | ||
385 | + return ARMMMUIdx_SE10_1; | ||
386 | + } | ||
387 | + return ARMMMUIdx_E10_1; | ||
388 | + case 2: | ||
389 | + /* TODO: ARMv8.1-VHE */ | ||
390 | + /* TODO: ARMv8.4-SecEL2 */ | ||
391 | + return ARMMMUIdx_E2; | ||
392 | + case 3: | ||
393 | + return ARMMMUIdx_SE3; | ||
394 | + default: | ||
395 | + g_assert_not_reached(); | ||
396 | } | ||
397 | } | ||
398 | |||
399 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
400 | index XXXXXXX..XXXXXXX 100644 | ||
401 | --- a/target/arm/translate.c | ||
402 | +++ b/target/arm/translate.c | ||
403 | @@ -XXX,XX +XXX,XX @@ static inline int get_a32_user_mem_index(DisasContext *s) | ||
404 | case ARMMMUIdx_MSUserNegPri: | ||
405 | case ARMMMUIdx_MSPrivNegPri: | ||
406 | return arm_to_core_mmu_idx(ARMMMUIdx_MSUserNegPri); | ||
407 | - case ARMMMUIdx_Stage2: | ||
408 | default: | ||
409 | g_assert_not_reached(); | ||
410 | } | ||
411 | -- | ||
412 | 2.20.1 | ||
413 | |||
414 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Create a predicate to indicate whether the regime has | ||
4 | both positive and negative addresses. | ||
5 | |||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200206105448.4726-21-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/internals.h | 18 ++++++++++++++++++ | ||
13 | target/arm/helper.c | 23 ++++++----------------- | ||
14 | target/arm/translate-a64.c | 3 +-- | ||
15 | 3 files changed, 25 insertions(+), 19 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/internals.h | ||
20 | +++ b/target/arm/internals.h | ||
21 | @@ -XXX,XX +XXX,XX @@ static inline void arm_call_el_change_hook(ARMCPU *cpu) | ||
22 | } | ||
23 | } | ||
24 | |||
25 | +/* Return true if this address translation regime has two ranges. */ | ||
26 | +static inline bool regime_has_2_ranges(ARMMMUIdx mmu_idx) | ||
27 | +{ | ||
28 | + switch (mmu_idx) { | ||
29 | + case ARMMMUIdx_Stage1_E0: | ||
30 | + case ARMMMUIdx_Stage1_E1: | ||
31 | + case ARMMMUIdx_E10_0: | ||
32 | + case ARMMMUIdx_E10_1: | ||
33 | + case ARMMMUIdx_E20_0: | ||
34 | + case ARMMMUIdx_E20_2: | ||
35 | + case ARMMMUIdx_SE10_0: | ||
36 | + case ARMMMUIdx_SE10_1: | ||
37 | + return true; | ||
38 | + default: | ||
39 | + return false; | ||
40 | + } | ||
41 | +} | ||
42 | + | ||
43 | /* Return true if this address translation regime is secure */ | ||
44 | static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
45 | { | ||
46 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/helper.c | ||
49 | +++ b/target/arm/helper.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static int get_S1prot(CPUARMState *env, ARMMMUIdx mmu_idx, bool is_aa64, | ||
51 | } | ||
52 | |||
53 | if (is_aa64) { | ||
54 | - switch (regime_el(env, mmu_idx)) { | ||
55 | - case 1: | ||
56 | - if (!is_user) { | ||
57 | - xn = pxn || (user_rw & PAGE_WRITE); | ||
58 | - } | ||
59 | - break; | ||
60 | - case 2: | ||
61 | - case 3: | ||
62 | - break; | ||
63 | + if (regime_has_2_ranges(mmu_idx) && !is_user) { | ||
64 | + xn = pxn || (user_rw & PAGE_WRITE); | ||
65 | } | ||
66 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
67 | switch (regime_el(env, mmu_idx)) { | ||
68 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters_both(CPUARMState *env, uint64_t va, | ||
69 | ARMMMUIdx mmu_idx) | ||
70 | { | ||
71 | uint64_t tcr = regime_tcr(env, mmu_idx)->raw_tcr; | ||
72 | - uint32_t el = regime_el(env, mmu_idx); | ||
73 | bool tbi, tbid, epd, hpd, using16k, using64k; | ||
74 | int select, tsz; | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters_both(CPUARMState *env, uint64_t va, | ||
77 | */ | ||
78 | select = extract64(va, 55, 1); | ||
79 | |||
80 | - if (el > 1) { | ||
81 | + if (!regime_has_2_ranges(mmu_idx)) { | ||
82 | tsz = extract32(tcr, 0, 6); | ||
83 | using64k = extract32(tcr, 14, 1); | ||
84 | using16k = extract32(tcr, 15, 1); | ||
85 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
86 | param = aa64_va_parameters(env, address, mmu_idx, | ||
87 | access_type != MMU_INST_FETCH); | ||
88 | level = 0; | ||
89 | - /* If we are in 64-bit EL2 or EL3 then there is no TTBR1, so mark it | ||
90 | - * invalid. | ||
91 | - */ | ||
92 | - ttbr1_valid = (el < 2); | ||
93 | + ttbr1_valid = regime_has_2_ranges(mmu_idx); | ||
94 | addrsize = 64 - 8 * param.tbi; | ||
95 | inputsize = 64 - param.tsz; | ||
96 | } else { | ||
97 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
98 | |||
99 | flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1); | ||
100 | |||
101 | - /* FIXME: ARMv8.1-VHE S2 translation regime. */ | ||
102 | - if (regime_el(env, stage1) < 2) { | ||
103 | + /* Get control bits for tagged addresses. */ | ||
104 | + if (regime_has_2_ranges(mmu_idx)) { | ||
105 | ARMVAParameters p1 = aa64_va_parameters_both(env, -1, stage1); | ||
106 | tbid = (p1.tbi << 1) | p0.tbi; | ||
107 | tbii = tbid & ~((p1.tbid << 1) | p0.tbid); | ||
108 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
109 | index XXXXXXX..XXXXXXX 100644 | ||
110 | --- a/target/arm/translate-a64.c | ||
111 | +++ b/target/arm/translate-a64.c | ||
112 | @@ -XXX,XX +XXX,XX @@ static void gen_top_byte_ignore(DisasContext *s, TCGv_i64 dst, | ||
113 | if (tbi == 0) { | ||
114 | /* Load unmodified address */ | ||
115 | tcg_gen_mov_i64(dst, src); | ||
116 | - } else if (s->current_el >= 2) { | ||
117 | - /* FIXME: ARMv8.1-VHE S2 translation regime. */ | ||
118 | + } else if (!regime_has_2_ranges(s->mmu_idx)) { | ||
119 | /* Force tag byte to all zero */ | ||
120 | tcg_gen_extract_i64(dst, src, 0, 56); | ||
121 | } else { | ||
122 | -- | ||
123 | 2.20.1 | ||
124 | |||
125 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Return the indexes for the EL2&0 regime when the appropriate bits | ||
4 | are set within HCR_EL2. | ||
5 | |||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200206105448.4726-22-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.c | 11 +++++++++-- | ||
13 | 1 file changed, 9 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.c | ||
18 | +++ b/target/arm/helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el) | ||
20 | return arm_v7m_mmu_idx_for_secstate(env, env->v7m.secure); | ||
21 | } | ||
22 | |||
23 | + /* See ARM pseudo-function ELIsInHost. */ | ||
24 | switch (el) { | ||
25 | case 0: | ||
26 | - /* TODO: ARMv8.1-VHE */ | ||
27 | if (arm_is_secure_below_el3(env)) { | ||
28 | return ARMMMUIdx_SE10_0; | ||
29 | } | ||
30 | + if ((env->cp15.hcr_el2 & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE) | ||
31 | + && arm_el_is_aa64(env, 2)) { | ||
32 | + return ARMMMUIdx_E20_0; | ||
33 | + } | ||
34 | return ARMMMUIdx_E10_0; | ||
35 | case 1: | ||
36 | if (arm_is_secure_below_el3(env)) { | ||
37 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el) | ||
38 | } | ||
39 | return ARMMMUIdx_E10_1; | ||
40 | case 2: | ||
41 | - /* TODO: ARMv8.1-VHE */ | ||
42 | /* TODO: ARMv8.4-SecEL2 */ | ||
43 | + /* Note that TGE does not apply at EL2. */ | ||
44 | + if ((env->cp15.hcr_el2 & HCR_E2H) && arm_el_is_aa64(env, 2)) { | ||
45 | + return ARMMMUIdx_E20_2; | ||
46 | + } | ||
47 | return ARMMMUIdx_E2; | ||
48 | case 3: | ||
49 | return ARMMMUIdx_SE3; | ||
50 | -- | ||
51 | 2.20.1 | ||
52 | |||
53 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Use the correct sctlr for EL2&0 regime. Due to header ordering, | ||
4 | and where arm_mmu_idx_el is declared, we need to move the function | ||
5 | out of line. Use the function in many more places in order to | ||
6 | select the correct control. | ||
7 | |||
8 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20200206105448.4726-23-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/cpu.h | 10 +--------- | ||
15 | target/arm/helper-a64.c | 2 +- | ||
16 | target/arm/helper.c | 20 +++++++++++++++----- | ||
17 | target/arm/pauth_helper.c | 9 +-------- | ||
18 | 4 files changed, 18 insertions(+), 23 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/cpu.h | ||
23 | +++ b/target/arm/cpu.h | ||
24 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_sctlr_b(CPUARMState *env) | ||
25 | (env->cp15.sctlr_el[1] & SCTLR_B) != 0; | ||
26 | } | ||
27 | |||
28 | -static inline uint64_t arm_sctlr(CPUARMState *env, int el) | ||
29 | -{ | ||
30 | - if (el == 0) { | ||
31 | - /* FIXME: ARMv8.1-VHE S2 translation regime. */ | ||
32 | - return env->cp15.sctlr_el[1]; | ||
33 | - } else { | ||
34 | - return env->cp15.sctlr_el[el]; | ||
35 | - } | ||
36 | -} | ||
37 | +uint64_t arm_sctlr(CPUARMState *env, int el); | ||
38 | |||
39 | static inline bool arm_cpu_data_is_big_endian_a32(CPUARMState *env, | ||
40 | bool sctlr_b) | ||
41 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/helper-a64.c | ||
44 | +++ b/target/arm/helper-a64.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static void daif_check(CPUARMState *env, uint32_t op, | ||
46 | uint32_t imm, uintptr_t ra) | ||
47 | { | ||
48 | /* DAIF update to PSTATE. This is OK from EL0 only if UMA is set. */ | ||
49 | - if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UMA)) { | ||
50 | + if (arm_current_el(env) == 0 && !(arm_sctlr(env, 0) & SCTLR_UMA)) { | ||
51 | raise_exception_ra(env, EXCP_UDEF, | ||
52 | syn_aa64_sysregtrap(0, extract32(op, 0, 3), | ||
53 | extract32(op, 3, 3), 4, | ||
54 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/target/arm/helper.c | ||
57 | +++ b/target/arm/helper.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static void aa64_fpsr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
59 | static CPAccessResult aa64_daif_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
60 | bool isread) | ||
61 | { | ||
62 | - if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UMA)) { | ||
63 | + if (arm_current_el(env) == 0 && !(arm_sctlr(env, 0) & SCTLR_UMA)) { | ||
64 | return CP_ACCESS_TRAP; | ||
65 | } | ||
66 | return CP_ACCESS_OK; | ||
67 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_access(CPUARMState *env, | ||
68 | /* Cache invalidate/clean: NOP, but EL0 must UNDEF unless | ||
69 | * SCTLR_EL1.UCI is set. | ||
70 | */ | ||
71 | - if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UCI)) { | ||
72 | + if (arm_current_el(env) == 0 && !(arm_sctlr(env, 0) & SCTLR_UCI)) { | ||
73 | return CP_ACCESS_TRAP; | ||
74 | } | ||
75 | return CP_ACCESS_OK; | ||
76 | @@ -XXX,XX +XXX,XX @@ static uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
77 | } | ||
78 | } | ||
79 | |||
80 | -#ifndef CONFIG_USER_ONLY | ||
81 | +uint64_t arm_sctlr(CPUARMState *env, int el) | ||
82 | +{ | ||
83 | + /* Only EL0 needs to be adjusted for EL1&0 or EL2&0. */ | ||
84 | + if (el == 0) { | ||
85 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, 0); | ||
86 | + el = (mmu_idx == ARMMMUIdx_E20_0 ? 2 : 1); | ||
87 | + } | ||
88 | + return env->cp15.sctlr_el[el]; | ||
89 | +} | ||
90 | |||
91 | /* Return the SCTLR value which controls this address translation regime */ | ||
92 | -static inline uint32_t regime_sctlr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
93 | +static inline uint64_t regime_sctlr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
94 | { | ||
95 | return env->cp15.sctlr_el[regime_el(env, mmu_idx)]; | ||
96 | } | ||
97 | |||
98 | +#ifndef CONFIG_USER_ONLY | ||
99 | + | ||
100 | /* Return true if the specified stage of address translation is disabled */ | ||
101 | static inline bool regime_translation_disabled(CPUARMState *env, | ||
102 | ARMMMUIdx mmu_idx) | ||
103 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
104 | flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); | ||
105 | } | ||
106 | |||
107 | - sctlr = arm_sctlr(env, el); | ||
108 | + sctlr = regime_sctlr(env, stage1); | ||
109 | |||
110 | if (arm_cpu_data_is_big_endian_a64(el, sctlr)) { | ||
111 | flags = FIELD_DP32(flags, TBFLAG_ANY, BE_DATA, 1); | ||
112 | diff --git a/target/arm/pauth_helper.c b/target/arm/pauth_helper.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/pauth_helper.c | ||
115 | +++ b/target/arm/pauth_helper.c | ||
116 | @@ -XXX,XX +XXX,XX @@ static void pauth_check_trap(CPUARMState *env, int el, uintptr_t ra) | ||
117 | |||
118 | static bool pauth_key_enabled(CPUARMState *env, int el, uint32_t bit) | ||
119 | { | ||
120 | - uint32_t sctlr; | ||
121 | - if (el == 0) { | ||
122 | - /* FIXME: ARMv8.1-VHE S2 translation regime. */ | ||
123 | - sctlr = env->cp15.sctlr_el[1]; | ||
124 | - } else { | ||
125 | - sctlr = env->cp15.sctlr_el[el]; | ||
126 | - } | ||
127 | - return (sctlr & bit) != 0; | ||
128 | + return (arm_sctlr(env, el) & bit) != 0; | ||
129 | } | ||
130 | |||
131 | uint64_t HELPER(pacia)(CPUARMState *env, uint64_t x, uint64_t y) | ||
132 | -- | ||
133 | 2.20.1 | ||
134 | |||
135 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | The comment that we don't support EL2 is somewhat out of date. | ||
4 | Update to include checks against HCR_EL2.TDZ. | ||
5 | |||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200206105448.4726-24-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.c | 26 +++++++++++++++++++++----- | ||
13 | 1 file changed, 21 insertions(+), 5 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.c | ||
18 | +++ b/target/arm/helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
20 | static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
21 | bool isread) | ||
22 | { | ||
23 | - /* We don't implement EL2, so the only control on DC ZVA is the | ||
24 | - * bit in the SCTLR which can prohibit access for EL0. | ||
25 | - */ | ||
26 | - if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_DZE)) { | ||
27 | - return CP_ACCESS_TRAP; | ||
28 | + int cur_el = arm_current_el(env); | ||
29 | + | ||
30 | + if (cur_el < 2) { | ||
31 | + uint64_t hcr = arm_hcr_el2_eff(env); | ||
32 | + | ||
33 | + if (cur_el == 0) { | ||
34 | + if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) { | ||
35 | + if (!(env->cp15.sctlr_el[2] & SCTLR_DZE)) { | ||
36 | + return CP_ACCESS_TRAP_EL2; | ||
37 | + } | ||
38 | + } else { | ||
39 | + if (!(env->cp15.sctlr_el[1] & SCTLR_DZE)) { | ||
40 | + return CP_ACCESS_TRAP; | ||
41 | + } | ||
42 | + if (hcr & HCR_TDZ) { | ||
43 | + return CP_ACCESS_TRAP_EL2; | ||
44 | + } | ||
45 | + } | ||
46 | + } else if (hcr & HCR_TDZ) { | ||
47 | + return CP_ACCESS_TRAP_EL2; | ||
48 | + } | ||
49 | } | ||
50 | return CP_ACCESS_OK; | ||
51 | } | ||
52 | -- | ||
53 | 2.20.1 | ||
54 | |||
55 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When QEMU provides the equivalent of the EL3 firmware, we | 3 | Update to include checks against HCR_EL2.TID2. |
4 | need to enable HVCs in scr_el3 when turning on CPUs that | ||
5 | target EL2. | ||
6 | 4 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Tested-by: Alex Bennée <alex.bennee@linaro.org> |
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
9 | Message-id: 20181011021931.4249-10-edgar.iglesias@gmail.com | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200206105448.4726-25-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/arm-powerctl.c | 10 ++++++++++ | 11 | target/arm/helper.c | 26 +++++++++++++++++++++----- |
13 | 1 file changed, 10 insertions(+) | 12 | 1 file changed, 21 insertions(+), 5 deletions(-) |
14 | 13 | ||
15 | diff --git a/target/arm/arm-powerctl.c b/target/arm/arm-powerctl.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/arm-powerctl.c | 16 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/arm-powerctl.c | 17 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ static void arm_set_cpu_on_async_work(CPUState *target_cpu_state, | 18 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_cp_reginfo[] = { |
20 | } else { | 19 | static CPAccessResult ctr_el0_access(CPUARMState *env, const ARMCPRegInfo *ri, |
21 | /* Processor is not in secure mode */ | 20 | bool isread) |
22 | target_cpu->env.cp15.scr_el3 |= SCR_NS; | 21 | { |
22 | - /* Only accessible in EL0 if SCTLR.UCT is set (and only in AArch64, | ||
23 | - * but the AArch32 CTR has its own reginfo struct) | ||
24 | - */ | ||
25 | - if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UCT)) { | ||
26 | - return CP_ACCESS_TRAP; | ||
27 | + int cur_el = arm_current_el(env); | ||
23 | + | 28 | + |
24 | + /* | 29 | + if (cur_el < 2) { |
25 | + * If QEMU is providing the equivalent of EL3 firmware, then we need | 30 | + uint64_t hcr = arm_hcr_el2_eff(env); |
26 | + * to make sure a CPU targeting EL2 comes out of reset with a | 31 | + |
27 | + * functional HVC insn. | 32 | + if (cur_el == 0) { |
28 | + */ | 33 | + if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) { |
29 | + if (arm_feature(&target_cpu->env, ARM_FEATURE_EL3) | 34 | + if (!(env->cp15.sctlr_el[2] & SCTLR_UCT)) { |
30 | + && info->target_el == 2) { | 35 | + return CP_ACCESS_TRAP_EL2; |
31 | + target_cpu->env.cp15.scr_el3 |= SCR_HCE; | 36 | + } |
37 | + } else { | ||
38 | + if (!(env->cp15.sctlr_el[1] & SCTLR_UCT)) { | ||
39 | + return CP_ACCESS_TRAP; | ||
40 | + } | ||
41 | + if (hcr & HCR_TID2) { | ||
42 | + return CP_ACCESS_TRAP_EL2; | ||
43 | + } | ||
44 | + } | ||
45 | + } else if (hcr & HCR_TID2) { | ||
46 | + return CP_ACCESS_TRAP_EL2; | ||
32 | + } | 47 | + } |
33 | } | 48 | } |
34 | 49 | ||
35 | /* We check if the started CPU is now at the correct level */ | 50 | if (arm_current_el(env) < 2 && arm_hcr_el2_eff(env) & HCR_TID2) { |
36 | -- | 51 | -- |
37 | 2.19.0 | 52 | 2.20.1 |
38 | 53 | ||
39 | 54 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Implement support for 64bit descriptor addresses. | 3 | Tested-by: Alex Bennée <alex.bennee@linaro.org> |
4 | 4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | |
5 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 6 | Message-id: 20200206105448.4726-26-richard.henderson@linaro.org |
7 | Message-id: 20181011021931.4249-8-edgar.iglesias@gmail.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 8 | --- |
10 | hw/net/cadence_gem.c | 47 ++++++++++++++++++++++++++++++++++++-------- | 9 | target/arm/cpu-qom.h | 1 + |
11 | 1 file changed, 39 insertions(+), 8 deletions(-) | 10 | target/arm/cpu.h | 11 +++++---- |
11 | target/arm/cpu.c | 3 ++- | ||
12 | target/arm/helper.c | 56 ++++++++++++++++++++++++++++++++++++++++++++ | ||
13 | 4 files changed, 65 insertions(+), 6 deletions(-) | ||
12 | 14 | ||
13 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 15 | diff --git a/target/arm/cpu-qom.h b/target/arm/cpu-qom.h |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/net/cadence_gem.c | 17 | --- a/target/arm/cpu-qom.h |
16 | +++ b/hw/net/cadence_gem.c | 18 | +++ b/target/arm/cpu-qom.h |
17 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ void arm_gt_ptimer_cb(void *opaque); |
18 | #define GEM_RECEIVE_Q1_PTR (0x00000480 / 4) | 20 | void arm_gt_vtimer_cb(void *opaque); |
19 | #define GEM_RECEIVE_Q7_PTR (GEM_RECEIVE_Q1_PTR + 6) | 21 | void arm_gt_htimer_cb(void *opaque); |
20 | 22 | void arm_gt_stimer_cb(void *opaque); | |
21 | +#define GEM_TBQPH (0x000004C8 / 4) | 23 | +void arm_gt_hvtimer_cb(void *opaque); |
22 | +#define GEM_RBQPH (0x000004D4 / 4) | 24 | |
23 | + | 25 | #define ARM_AFF0_SHIFT 0 |
24 | #define GEM_INT_Q1_ENABLE (0x00000600 / 4) | 26 | #define ARM_AFF0_MASK (0xFFULL << ARM_AFF0_SHIFT) |
25 | #define GEM_INT_Q7_ENABLE (GEM_INT_Q1_ENABLE + 6) | 27 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
26 | 28 | index XXXXXXX..XXXXXXX 100644 | |
27 | @@ -XXX,XX +XXX,XX @@ static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr, | 29 | --- a/target/arm/cpu.h |
28 | return 0; | 30 | +++ b/target/arm/cpu.h |
31 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMGenericTimer { | ||
32 | uint64_t ctl; /* Timer Control register */ | ||
33 | } ARMGenericTimer; | ||
34 | |||
35 | -#define GTIMER_PHYS 0 | ||
36 | -#define GTIMER_VIRT 1 | ||
37 | -#define GTIMER_HYP 2 | ||
38 | -#define GTIMER_SEC 3 | ||
39 | -#define NUM_GTIMERS 4 | ||
40 | +#define GTIMER_PHYS 0 | ||
41 | +#define GTIMER_VIRT 1 | ||
42 | +#define GTIMER_HYP 2 | ||
43 | +#define GTIMER_SEC 3 | ||
44 | +#define GTIMER_HYPVIRT 4 | ||
45 | +#define NUM_GTIMERS 5 | ||
46 | |||
47 | typedef struct { | ||
48 | uint64_t raw_tcr; | ||
49 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/target/arm/cpu.c | ||
52 | +++ b/target/arm/cpu.c | ||
53 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
54 | } | ||
55 | } | ||
56 | |||
57 | - | ||
58 | { | ||
59 | uint64_t scale; | ||
60 | |||
61 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
62 | arm_gt_htimer_cb, cpu); | ||
63 | cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, | ||
64 | arm_gt_stimer_cb, cpu); | ||
65 | + cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, | ||
66 | + arm_gt_hvtimer_cb, cpu); | ||
67 | } | ||
68 | #endif | ||
69 | |||
70 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/target/arm/helper.c | ||
73 | +++ b/target/arm/helper.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static uint64_t gt_tval_read(CPUARMState *env, const ARMCPRegInfo *ri, | ||
75 | |||
76 | switch (timeridx) { | ||
77 | case GTIMER_VIRT: | ||
78 | + case GTIMER_HYPVIRT: | ||
79 | offset = gt_virt_cnt_offset(env); | ||
80 | break; | ||
81 | } | ||
82 | @@ -XXX,XX +XXX,XX @@ static void gt_tval_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
83 | |||
84 | switch (timeridx) { | ||
85 | case GTIMER_VIRT: | ||
86 | + case GTIMER_HYPVIRT: | ||
87 | offset = gt_virt_cnt_offset(env); | ||
88 | break; | ||
89 | } | ||
90 | @@ -XXX,XX +XXX,XX @@ static void gt_sec_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
91 | gt_ctl_write(env, ri, GTIMER_SEC, value); | ||
29 | } | 92 | } |
30 | 93 | ||
31 | +static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q) | 94 | +static void gt_hv_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri) |
32 | +{ | 95 | +{ |
33 | + hwaddr desc_addr = 0; | 96 | + gt_timer_reset(env, ri, GTIMER_HYPVIRT); |
34 | + | ||
35 | + if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { | ||
36 | + desc_addr = s->regs[tx ? GEM_TBQPH : GEM_RBQPH]; | ||
37 | + } | ||
38 | + desc_addr <<= 32; | ||
39 | + desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q]; | ||
40 | + return desc_addr; | ||
41 | +} | 97 | +} |
42 | + | 98 | + |
43 | +static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q) | 99 | +static void gt_hv_cval_write(CPUARMState *env, const ARMCPRegInfo *ri, |
100 | + uint64_t value) | ||
44 | +{ | 101 | +{ |
45 | + return gem_get_desc_addr(s, true, q); | 102 | + gt_cval_write(env, ri, GTIMER_HYPVIRT, value); |
46 | +} | 103 | +} |
47 | + | 104 | + |
48 | +static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q) | 105 | +static uint64_t gt_hv_tval_read(CPUARMState *env, const ARMCPRegInfo *ri) |
49 | +{ | 106 | +{ |
50 | + return gem_get_desc_addr(s, false, q); | 107 | + return gt_tval_read(env, ri, GTIMER_HYPVIRT); |
51 | +} | 108 | +} |
52 | + | 109 | + |
53 | static void gem_get_rx_desc(CadenceGEMState *s, int q) | 110 | +static void gt_hv_tval_write(CPUARMState *env, const ARMCPRegInfo *ri, |
111 | + uint64_t value) | ||
112 | +{ | ||
113 | + gt_tval_write(env, ri, GTIMER_HYPVIRT, value); | ||
114 | +} | ||
115 | + | ||
116 | +static void gt_hv_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
117 | + uint64_t value) | ||
118 | +{ | ||
119 | + gt_ctl_write(env, ri, GTIMER_HYPVIRT, value); | ||
120 | +} | ||
121 | + | ||
122 | void arm_gt_ptimer_cb(void *opaque) | ||
54 | { | 123 | { |
55 | - DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr[q]); | 124 | ARMCPU *cpu = opaque; |
56 | + hwaddr desc_addr = gem_get_rx_desc_addr(s, q); | 125 | @@ -XXX,XX +XXX,XX @@ void arm_gt_stimer_cb(void *opaque) |
126 | gt_recalc_timer(cpu, GTIMER_SEC); | ||
127 | } | ||
128 | |||
129 | +void arm_gt_hvtimer_cb(void *opaque) | ||
130 | +{ | ||
131 | + ARMCPU *cpu = opaque; | ||
57 | + | 132 | + |
58 | + DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr); | 133 | + gt_recalc_timer(cpu, GTIMER_HYPVIRT); |
134 | +} | ||
59 | + | 135 | + |
60 | /* read current descriptor */ | 136 | static void arm_gt_cntfrq_reset(CPUARMState *env, const ARMCPRegInfo *opaque) |
61 | - address_space_read(&s->dma_as, s->rx_desc_addr[q], MEMTXATTRS_UNSPECIFIED, | 137 | { |
62 | + address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, | 138 | ARMCPU *cpu = env_archcpu(env); |
63 | (uint8_t *)s->rx_desc[q], | 139 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vhe_reginfo[] = { |
64 | sizeof(uint32_t) * gem_get_desc_len(s, true)); | 140 | .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 1, |
65 | 141 | .access = PL2_RW, .writefn = vmsa_tcr_ttbr_el2_write, | |
66 | /* Descriptor owned by software ? */ | 142 | .fieldoffset = offsetof(CPUARMState, cp15.ttbr1_el[2]) }, |
67 | if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { | 143 | +#ifndef CONFIG_USER_ONLY |
68 | - DB_PRINT("descriptor 0x%x owned by sw.\n", | 144 | + { .name = "CNTHV_CVAL_EL2", .state = ARM_CP_STATE_AA64, |
69 | - (unsigned)s->rx_desc_addr[q]); | 145 | + .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 3, .opc2 = 2, |
70 | + DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr); | 146 | + .fieldoffset = |
71 | s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_NOBUF; | 147 | + offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYPVIRT].cval), |
72 | s->regs[GEM_ISR] |= GEM_INT_RXUSED & ~(s->regs[GEM_IMR]); | 148 | + .type = ARM_CP_IO, .access = PL2_RW, |
73 | /* Handle interrupt consequences */ | 149 | + .writefn = gt_hv_cval_write, .raw_writefn = raw_write }, |
74 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | 150 | + { .name = "CNTHV_TVAL_EL2", .state = ARM_CP_STATE_BOTH, |
75 | q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize); | 151 | + .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 3, .opc2 = 0, |
76 | 152 | + .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL2_RW, | |
77 | while (bytes_to_copy) { | 153 | + .resetfn = gt_hv_timer_reset, |
78 | + hwaddr desc_addr; | 154 | + .readfn = gt_hv_tval_read, .writefn = gt_hv_tval_write }, |
79 | + | 155 | + { .name = "CNTHV_CTL_EL2", .state = ARM_CP_STATE_BOTH, |
80 | /* Do nothing if receive is not enabled. */ | 156 | + .type = ARM_CP_IO, |
81 | if (!gem_can_receive(nc)) { | 157 | + .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 3, .opc2 = 1, |
82 | assert(!first_desc); | 158 | + .access = PL2_RW, |
83 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | 159 | + .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYPVIRT].ctl), |
84 | } | 160 | + .writefn = gt_hv_ctl_write, .raw_writefn = raw_write }, |
85 | 161 | +#endif | |
86 | /* Descriptor write-back. */ | 162 | REGINFO_SENTINEL |
87 | - address_space_write(&s->dma_as, s->rx_desc_addr[q], | 163 | }; |
88 | + desc_addr = gem_get_rx_desc_addr(s, q); | 164 | |
89 | + address_space_write(&s->dma_as, desc_addr, | ||
90 | MEMTXATTRS_UNSPECIFIED, | ||
91 | (uint8_t *)s->rx_desc[q], | ||
92 | sizeof(uint32_t) * gem_get_desc_len(s, true)); | ||
93 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
94 | |||
95 | for (q = s->num_priority_queues - 1; q >= 0; q--) { | ||
96 | /* read current descriptor */ | ||
97 | - packet_desc_addr = s->tx_desc_addr[q]; | ||
98 | + packet_desc_addr = gem_get_tx_desc_addr(s, q); | ||
99 | |||
100 | DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); | ||
101 | address_space_read(&s->dma_as, packet_desc_addr, | ||
102 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
103 | /* Last descriptor for this packet; hand the whole thing off */ | ||
104 | if (tx_desc_get_last(desc)) { | ||
105 | uint32_t desc_first[DESC_MAX_NUM_WORDS]; | ||
106 | + hwaddr desc_addr = gem_get_tx_desc_addr(s, q); | ||
107 | |||
108 | /* Modify the 1st descriptor of this packet to be owned by | ||
109 | * the processor. | ||
110 | */ | ||
111 | - address_space_read(&s->dma_as, s->tx_desc_addr[q], | ||
112 | + address_space_read(&s->dma_as, desc_addr, | ||
113 | MEMTXATTRS_UNSPECIFIED, | ||
114 | (uint8_t *)desc_first, | ||
115 | sizeof(desc_first)); | ||
116 | tx_desc_set_used(desc_first); | ||
117 | - address_space_write(&s->dma_as, s->tx_desc_addr[q], | ||
118 | + address_space_write(&s->dma_as, desc_addr, | ||
119 | MEMTXATTRS_UNSPECIFIED, | ||
120 | (uint8_t *)desc_first, | ||
121 | sizeof(desc_first)); | ||
122 | -- | 165 | -- |
123 | 2.19.0 | 166 | 2.20.1 |
124 | 167 | ||
125 | 168 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200206105448.4726-27-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/helper.c | 102 +++++++++++++++++++++++++++++++++++--------- | ||
10 | 1 file changed, 81 insertions(+), 21 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/helper.c | ||
15 | +++ b/target/arm/helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_cntfrq_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
17 | * Writable only at the highest implemented exception level. | ||
18 | */ | ||
19 | int el = arm_current_el(env); | ||
20 | + uint64_t hcr; | ||
21 | + uint32_t cntkctl; | ||
22 | |||
23 | switch (el) { | ||
24 | case 0: | ||
25 | - if (!extract32(env->cp15.c14_cntkctl, 0, 2)) { | ||
26 | + hcr = arm_hcr_el2_eff(env); | ||
27 | + if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) { | ||
28 | + cntkctl = env->cp15.cnthctl_el2; | ||
29 | + } else { | ||
30 | + cntkctl = env->cp15.c14_cntkctl; | ||
31 | + } | ||
32 | + if (!extract32(cntkctl, 0, 2)) { | ||
33 | return CP_ACCESS_TRAP; | ||
34 | } | ||
35 | break; | ||
36 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_counter_access(CPUARMState *env, int timeridx, | ||
37 | { | ||
38 | unsigned int cur_el = arm_current_el(env); | ||
39 | bool secure = arm_is_secure(env); | ||
40 | + uint64_t hcr = arm_hcr_el2_eff(env); | ||
41 | |||
42 | - /* CNT[PV]CT: not visible from PL0 if ELO[PV]CTEN is zero */ | ||
43 | - if (cur_el == 0 && | ||
44 | - !extract32(env->cp15.c14_cntkctl, timeridx, 1)) { | ||
45 | - return CP_ACCESS_TRAP; | ||
46 | - } | ||
47 | + switch (cur_el) { | ||
48 | + case 0: | ||
49 | + /* If HCR_EL2.<E2H,TGE> == '11': check CNTHCTL_EL2.EL0[PV]CTEN. */ | ||
50 | + if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) { | ||
51 | + return (extract32(env->cp15.cnthctl_el2, timeridx, 1) | ||
52 | + ? CP_ACCESS_OK : CP_ACCESS_TRAP_EL2); | ||
53 | + } | ||
54 | |||
55 | - if (arm_feature(env, ARM_FEATURE_EL2) && | ||
56 | - timeridx == GTIMER_PHYS && !secure && cur_el < 2 && | ||
57 | - !extract32(env->cp15.cnthctl_el2, 0, 1)) { | ||
58 | - return CP_ACCESS_TRAP_EL2; | ||
59 | + /* CNT[PV]CT: not visible from PL0 if EL0[PV]CTEN is zero */ | ||
60 | + if (!extract32(env->cp15.c14_cntkctl, timeridx, 1)) { | ||
61 | + return CP_ACCESS_TRAP; | ||
62 | + } | ||
63 | + | ||
64 | + /* If HCR_EL2.<E2H,TGE> == '10': check CNTHCTL_EL2.EL1PCTEN. */ | ||
65 | + if (hcr & HCR_E2H) { | ||
66 | + if (timeridx == GTIMER_PHYS && | ||
67 | + !extract32(env->cp15.cnthctl_el2, 10, 1)) { | ||
68 | + return CP_ACCESS_TRAP_EL2; | ||
69 | + } | ||
70 | + } else { | ||
71 | + /* If HCR_EL2.<E2H> == 0: check CNTHCTL_EL2.EL1PCEN. */ | ||
72 | + if (arm_feature(env, ARM_FEATURE_EL2) && | ||
73 | + timeridx == GTIMER_PHYS && !secure && | ||
74 | + !extract32(env->cp15.cnthctl_el2, 1, 1)) { | ||
75 | + return CP_ACCESS_TRAP_EL2; | ||
76 | + } | ||
77 | + } | ||
78 | + break; | ||
79 | + | ||
80 | + case 1: | ||
81 | + /* Check CNTHCTL_EL2.EL1PCTEN, which changes location based on E2H. */ | ||
82 | + if (arm_feature(env, ARM_FEATURE_EL2) && | ||
83 | + timeridx == GTIMER_PHYS && !secure && | ||
84 | + (hcr & HCR_E2H | ||
85 | + ? !extract32(env->cp15.cnthctl_el2, 10, 1) | ||
86 | + : !extract32(env->cp15.cnthctl_el2, 0, 1))) { | ||
87 | + return CP_ACCESS_TRAP_EL2; | ||
88 | + } | ||
89 | + break; | ||
90 | } | ||
91 | return CP_ACCESS_OK; | ||
92 | } | ||
93 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_timer_access(CPUARMState *env, int timeridx, | ||
94 | { | ||
95 | unsigned int cur_el = arm_current_el(env); | ||
96 | bool secure = arm_is_secure(env); | ||
97 | + uint64_t hcr = arm_hcr_el2_eff(env); | ||
98 | |||
99 | - /* CNT[PV]_CVAL, CNT[PV]_CTL, CNT[PV]_TVAL: not visible from PL0 if | ||
100 | - * EL0[PV]TEN is zero. | ||
101 | - */ | ||
102 | - if (cur_el == 0 && | ||
103 | - !extract32(env->cp15.c14_cntkctl, 9 - timeridx, 1)) { | ||
104 | - return CP_ACCESS_TRAP; | ||
105 | - } | ||
106 | + switch (cur_el) { | ||
107 | + case 0: | ||
108 | + if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) { | ||
109 | + /* If HCR_EL2.<E2H,TGE> == '11': check CNTHCTL_EL2.EL0[PV]TEN. */ | ||
110 | + return (extract32(env->cp15.cnthctl_el2, 9 - timeridx, 1) | ||
111 | + ? CP_ACCESS_OK : CP_ACCESS_TRAP_EL2); | ||
112 | + } | ||
113 | |||
114 | - if (arm_feature(env, ARM_FEATURE_EL2) && | ||
115 | - timeridx == GTIMER_PHYS && !secure && cur_el < 2 && | ||
116 | - !extract32(env->cp15.cnthctl_el2, 1, 1)) { | ||
117 | - return CP_ACCESS_TRAP_EL2; | ||
118 | + /* | ||
119 | + * CNT[PV]_CVAL, CNT[PV]_CTL, CNT[PV]_TVAL: not visible from | ||
120 | + * EL0 if EL0[PV]TEN is zero. | ||
121 | + */ | ||
122 | + if (!extract32(env->cp15.c14_cntkctl, 9 - timeridx, 1)) { | ||
123 | + return CP_ACCESS_TRAP; | ||
124 | + } | ||
125 | + /* fall through */ | ||
126 | + | ||
127 | + case 1: | ||
128 | + if (arm_feature(env, ARM_FEATURE_EL2) && | ||
129 | + timeridx == GTIMER_PHYS && !secure) { | ||
130 | + if (hcr & HCR_E2H) { | ||
131 | + /* If HCR_EL2.<E2H,TGE> == '10': check CNTHCTL_EL2.EL1PTEN. */ | ||
132 | + if (!extract32(env->cp15.cnthctl_el2, 11, 1)) { | ||
133 | + return CP_ACCESS_TRAP_EL2; | ||
134 | + } | ||
135 | + } else { | ||
136 | + /* If HCR_EL2.<E2H> == 0: check CNTHCTL_EL2.EL1PCEN. */ | ||
137 | + if (!extract32(env->cp15.cnthctl_el2, 1, 1)) { | ||
138 | + return CP_ACCESS_TRAP_EL2; | ||
139 | + } | ||
140 | + } | ||
141 | + } | ||
142 | + break; | ||
143 | } | ||
144 | return CP_ACCESS_OK; | ||
145 | } | ||
146 | -- | ||
147 | 2.20.1 | ||
148 | |||
149 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | For ARMv8.1, op1 == 5 is reserved for EL2 aliases of | ||
4 | EL1 and EL0 registers. | ||
5 | |||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200206105448.4726-28-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.c | 5 +---- | ||
13 | 1 file changed, 1 insertion(+), 4 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.c | ||
18 | +++ b/target/arm/helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
20 | mask = PL0_RW; | ||
21 | break; | ||
22 | case 4: | ||
23 | + case 5: | ||
24 | /* min_EL EL2 */ | ||
25 | mask = PL2_RW; | ||
26 | break; | ||
27 | - case 5: | ||
28 | - /* unallocated encoding, so not possible */ | ||
29 | - assert(false); | ||
30 | - break; | ||
31 | case 6: | ||
32 | /* min_EL EL3 */ | ||
33 | mask = PL3_RW; | ||
34 | -- | ||
35 | 2.20.1 | ||
36 | |||
37 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Several of the EL1/0 registers are redirected to the EL2 version when in | ||
4 | EL2 and HCR_EL2.E2H is set. Many of these registers have side effects. | ||
5 | Link together the two ARMCPRegInfo structures after they have been | ||
6 | properly instantiated. Install common dispatch routines to all of the | ||
7 | relevant registers. | ||
8 | |||
9 | The same set of registers that are redirected also have additional | ||
10 | EL12/EL02 aliases created to access the original register that was | ||
11 | redirected. | ||
12 | |||
13 | Omit the generic timer registers from redirection here, because we'll | ||
14 | need multiple kinds of redirection from both EL0 and EL2. | ||
15 | |||
16 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20200206105448.4726-29-richard.henderson@linaro.org | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | --- | ||
22 | target/arm/cpu.h | 13 ++++ | ||
23 | target/arm/helper.c | 162 ++++++++++++++++++++++++++++++++++++++++++++ | ||
24 | 2 files changed, 175 insertions(+) | ||
25 | |||
26 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/cpu.h | ||
29 | +++ b/target/arm/cpu.h | ||
30 | @@ -XXX,XX +XXX,XX @@ struct ARMCPRegInfo { | ||
31 | * fieldoffset is 0 then no reset will be done. | ||
32 | */ | ||
33 | CPResetFn *resetfn; | ||
34 | + | ||
35 | + /* | ||
36 | + * "Original" writefn and readfn. | ||
37 | + * For ARMv8.1-VHE register aliases, we overwrite the read/write | ||
38 | + * accessor functions of various EL1/EL0 to perform the runtime | ||
39 | + * check for which sysreg should actually be modified, and then | ||
40 | + * forwards the operation. Before overwriting the accessors, | ||
41 | + * the original function is copied here, so that accesses that | ||
42 | + * really do go to the EL1/EL0 version proceed normally. | ||
43 | + * (The corresponding EL2 register is linked via opaque.) | ||
44 | + */ | ||
45 | + CPReadFn *orig_readfn; | ||
46 | + CPWriteFn *orig_writefn; | ||
47 | }; | ||
48 | |||
49 | /* Macros which are lvalues for the field in CPUARMState for the | ||
50 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/helper.c | ||
53 | +++ b/target/arm/helper.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_cp_reginfo[] = { | ||
55 | REGINFO_SENTINEL | ||
56 | }; | ||
57 | |||
58 | +#ifndef CONFIG_USER_ONLY | ||
59 | +/* Test if system register redirection is to occur in the current state. */ | ||
60 | +static bool redirect_for_e2h(CPUARMState *env) | ||
61 | +{ | ||
62 | + return arm_current_el(env) == 2 && (arm_hcr_el2_eff(env) & HCR_E2H); | ||
63 | +} | ||
64 | + | ||
65 | +static uint64_t el2_e2h_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
66 | +{ | ||
67 | + CPReadFn *readfn; | ||
68 | + | ||
69 | + if (redirect_for_e2h(env)) { | ||
70 | + /* Switch to the saved EL2 version of the register. */ | ||
71 | + ri = ri->opaque; | ||
72 | + readfn = ri->readfn; | ||
73 | + } else { | ||
74 | + readfn = ri->orig_readfn; | ||
75 | + } | ||
76 | + if (readfn == NULL) { | ||
77 | + readfn = raw_read; | ||
78 | + } | ||
79 | + return readfn(env, ri); | ||
80 | +} | ||
81 | + | ||
82 | +static void el2_e2h_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
83 | + uint64_t value) | ||
84 | +{ | ||
85 | + CPWriteFn *writefn; | ||
86 | + | ||
87 | + if (redirect_for_e2h(env)) { | ||
88 | + /* Switch to the saved EL2 version of the register. */ | ||
89 | + ri = ri->opaque; | ||
90 | + writefn = ri->writefn; | ||
91 | + } else { | ||
92 | + writefn = ri->orig_writefn; | ||
93 | + } | ||
94 | + if (writefn == NULL) { | ||
95 | + writefn = raw_write; | ||
96 | + } | ||
97 | + writefn(env, ri, value); | ||
98 | +} | ||
99 | + | ||
100 | +static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | ||
101 | +{ | ||
102 | + struct E2HAlias { | ||
103 | + uint32_t src_key, dst_key, new_key; | ||
104 | + const char *src_name, *dst_name, *new_name; | ||
105 | + bool (*feature)(const ARMISARegisters *id); | ||
106 | + }; | ||
107 | + | ||
108 | +#define K(op0, op1, crn, crm, op2) \ | ||
109 | + ENCODE_AA64_CP_REG(CP_REG_ARM64_SYSREG_CP, crn, crm, op0, op1, op2) | ||
110 | + | ||
111 | + static const struct E2HAlias aliases[] = { | ||
112 | + { K(3, 0, 1, 0, 0), K(3, 4, 1, 0, 0), K(3, 5, 1, 0, 0), | ||
113 | + "SCTLR", "SCTLR_EL2", "SCTLR_EL12" }, | ||
114 | + { K(3, 0, 1, 0, 2), K(3, 4, 1, 1, 2), K(3, 5, 1, 0, 2), | ||
115 | + "CPACR", "CPTR_EL2", "CPACR_EL12" }, | ||
116 | + { K(3, 0, 2, 0, 0), K(3, 4, 2, 0, 0), K(3, 5, 2, 0, 0), | ||
117 | + "TTBR0_EL1", "TTBR0_EL2", "TTBR0_EL12" }, | ||
118 | + { K(3, 0, 2, 0, 1), K(3, 4, 2, 0, 1), K(3, 5, 2, 0, 1), | ||
119 | + "TTBR1_EL1", "TTBR1_EL2", "TTBR1_EL12" }, | ||
120 | + { K(3, 0, 2, 0, 2), K(3, 4, 2, 0, 2), K(3, 5, 2, 0, 2), | ||
121 | + "TCR_EL1", "TCR_EL2", "TCR_EL12" }, | ||
122 | + { K(3, 0, 4, 0, 0), K(3, 4, 4, 0, 0), K(3, 5, 4, 0, 0), | ||
123 | + "SPSR_EL1", "SPSR_EL2", "SPSR_EL12" }, | ||
124 | + { K(3, 0, 4, 0, 1), K(3, 4, 4, 0, 1), K(3, 5, 4, 0, 1), | ||
125 | + "ELR_EL1", "ELR_EL2", "ELR_EL12" }, | ||
126 | + { K(3, 0, 5, 1, 0), K(3, 4, 5, 1, 0), K(3, 5, 5, 1, 0), | ||
127 | + "AFSR0_EL1", "AFSR0_EL2", "AFSR0_EL12" }, | ||
128 | + { K(3, 0, 5, 1, 1), K(3, 4, 5, 1, 1), K(3, 5, 5, 1, 1), | ||
129 | + "AFSR1_EL1", "AFSR1_EL2", "AFSR1_EL12" }, | ||
130 | + { K(3, 0, 5, 2, 0), K(3, 4, 5, 2, 0), K(3, 5, 5, 2, 0), | ||
131 | + "ESR_EL1", "ESR_EL2", "ESR_EL12" }, | ||
132 | + { K(3, 0, 6, 0, 0), K(3, 4, 6, 0, 0), K(3, 5, 6, 0, 0), | ||
133 | + "FAR_EL1", "FAR_EL2", "FAR_EL12" }, | ||
134 | + { K(3, 0, 10, 2, 0), K(3, 4, 10, 2, 0), K(3, 5, 10, 2, 0), | ||
135 | + "MAIR_EL1", "MAIR_EL2", "MAIR_EL12" }, | ||
136 | + { K(3, 0, 10, 3, 0), K(3, 4, 10, 3, 0), K(3, 5, 10, 3, 0), | ||
137 | + "AMAIR0", "AMAIR_EL2", "AMAIR_EL12" }, | ||
138 | + { K(3, 0, 12, 0, 0), K(3, 4, 12, 0, 0), K(3, 5, 12, 0, 0), | ||
139 | + "VBAR", "VBAR_EL2", "VBAR_EL12" }, | ||
140 | + { K(3, 0, 13, 0, 1), K(3, 4, 13, 0, 1), K(3, 5, 13, 0, 1), | ||
141 | + "CONTEXTIDR_EL1", "CONTEXTIDR_EL2", "CONTEXTIDR_EL12" }, | ||
142 | + { K(3, 0, 14, 1, 0), K(3, 4, 14, 1, 0), K(3, 5, 14, 1, 0), | ||
143 | + "CNTKCTL", "CNTHCTL_EL2", "CNTKCTL_EL12" }, | ||
144 | + | ||
145 | + /* | ||
146 | + * Note that redirection of ZCR is mentioned in the description | ||
147 | + * of ZCR_EL2, and aliasing in the description of ZCR_EL1, but | ||
148 | + * not in the summary table. | ||
149 | + */ | ||
150 | + { K(3, 0, 1, 2, 0), K(3, 4, 1, 2, 0), K(3, 5, 1, 2, 0), | ||
151 | + "ZCR_EL1", "ZCR_EL2", "ZCR_EL12", isar_feature_aa64_sve }, | ||
152 | + | ||
153 | + /* TODO: ARMv8.2-SPE -- PMSCR_EL2 */ | ||
154 | + /* TODO: ARMv8.4-Trace -- TRFCR_EL2 */ | ||
155 | + }; | ||
156 | +#undef K | ||
157 | + | ||
158 | + size_t i; | ||
159 | + | ||
160 | + for (i = 0; i < ARRAY_SIZE(aliases); i++) { | ||
161 | + const struct E2HAlias *a = &aliases[i]; | ||
162 | + ARMCPRegInfo *src_reg, *dst_reg; | ||
163 | + | ||
164 | + if (a->feature && !a->feature(&cpu->isar)) { | ||
165 | + continue; | ||
166 | + } | ||
167 | + | ||
168 | + src_reg = g_hash_table_lookup(cpu->cp_regs, &a->src_key); | ||
169 | + dst_reg = g_hash_table_lookup(cpu->cp_regs, &a->dst_key); | ||
170 | + g_assert(src_reg != NULL); | ||
171 | + g_assert(dst_reg != NULL); | ||
172 | + | ||
173 | + /* Cross-compare names to detect typos in the keys. */ | ||
174 | + g_assert(strcmp(src_reg->name, a->src_name) == 0); | ||
175 | + g_assert(strcmp(dst_reg->name, a->dst_name) == 0); | ||
176 | + | ||
177 | + /* None of the core system registers use opaque; we will. */ | ||
178 | + g_assert(src_reg->opaque == NULL); | ||
179 | + | ||
180 | + /* Create alias before redirection so we dup the right data. */ | ||
181 | + if (a->new_key) { | ||
182 | + ARMCPRegInfo *new_reg = g_memdup(src_reg, sizeof(ARMCPRegInfo)); | ||
183 | + uint32_t *new_key = g_memdup(&a->new_key, sizeof(uint32_t)); | ||
184 | + bool ok; | ||
185 | + | ||
186 | + new_reg->name = a->new_name; | ||
187 | + new_reg->type |= ARM_CP_ALIAS; | ||
188 | + /* Remove PL1/PL0 access, leaving PL2/PL3 R/W in place. */ | ||
189 | + new_reg->access &= PL2_RW | PL3_RW; | ||
190 | + | ||
191 | + ok = g_hash_table_insert(cpu->cp_regs, new_key, new_reg); | ||
192 | + g_assert(ok); | ||
193 | + } | ||
194 | + | ||
195 | + src_reg->opaque = dst_reg; | ||
196 | + src_reg->orig_readfn = src_reg->readfn ?: raw_read; | ||
197 | + src_reg->orig_writefn = src_reg->writefn ?: raw_write; | ||
198 | + if (!src_reg->raw_readfn) { | ||
199 | + src_reg->raw_readfn = raw_read; | ||
200 | + } | ||
201 | + if (!src_reg->raw_writefn) { | ||
202 | + src_reg->raw_writefn = raw_write; | ||
203 | + } | ||
204 | + src_reg->readfn = el2_e2h_read; | ||
205 | + src_reg->writefn = el2_e2h_write; | ||
206 | + } | ||
207 | +} | ||
208 | +#endif | ||
209 | + | ||
210 | static CPAccessResult ctr_el0_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
211 | bool isread) | ||
212 | { | ||
213 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
214 | : cpu_isar_feature(aa32_predinv, cpu)) { | ||
215 | define_arm_cp_regs(cpu, predinv_reginfo); | ||
216 | } | ||
217 | + | ||
218 | +#ifndef CONFIG_USER_ONLY | ||
219 | + /* | ||
220 | + * Register redirections and aliases must be done last, | ||
221 | + * after the registers from the other extensions have been defined. | ||
222 | + */ | ||
223 | + if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) { | ||
224 | + define_arm_vh_e2h_redirects_aliases(cpu); | ||
225 | + } | ||
226 | +#endif | ||
227 | } | ||
228 | |||
229 | void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) | ||
230 | -- | ||
231 | 2.20.1 | ||
232 | |||
233 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Apart from the wholesale redirection that HCR_EL2.E2H performs | ||
4 | for EL2, there's a separate redirection specific to the timers | ||
5 | that happens for EL0 when running in the EL2&0 regime. | ||
6 | |||
7 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200206105448.4726-30-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/helper.c | 181 +++++++++++++++++++++++++++++++++++++++++--- | ||
14 | 1 file changed, 169 insertions(+), 12 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/helper.c | ||
19 | +++ b/target/arm/helper.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void gt_phys_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
21 | gt_ctl_write(env, ri, GTIMER_PHYS, value); | ||
22 | } | ||
23 | |||
24 | +static int gt_phys_redir_timeridx(CPUARMState *env) | ||
25 | +{ | ||
26 | + switch (arm_mmu_idx(env)) { | ||
27 | + case ARMMMUIdx_E20_0: | ||
28 | + case ARMMMUIdx_E20_2: | ||
29 | + return GTIMER_HYP; | ||
30 | + default: | ||
31 | + return GTIMER_PHYS; | ||
32 | + } | ||
33 | +} | ||
34 | + | ||
35 | +static int gt_virt_redir_timeridx(CPUARMState *env) | ||
36 | +{ | ||
37 | + switch (arm_mmu_idx(env)) { | ||
38 | + case ARMMMUIdx_E20_0: | ||
39 | + case ARMMMUIdx_E20_2: | ||
40 | + return GTIMER_HYPVIRT; | ||
41 | + default: | ||
42 | + return GTIMER_VIRT; | ||
43 | + } | ||
44 | +} | ||
45 | + | ||
46 | +static uint64_t gt_phys_redir_cval_read(CPUARMState *env, | ||
47 | + const ARMCPRegInfo *ri) | ||
48 | +{ | ||
49 | + int timeridx = gt_phys_redir_timeridx(env); | ||
50 | + return env->cp15.c14_timer[timeridx].cval; | ||
51 | +} | ||
52 | + | ||
53 | +static void gt_phys_redir_cval_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
54 | + uint64_t value) | ||
55 | +{ | ||
56 | + int timeridx = gt_phys_redir_timeridx(env); | ||
57 | + gt_cval_write(env, ri, timeridx, value); | ||
58 | +} | ||
59 | + | ||
60 | +static uint64_t gt_phys_redir_tval_read(CPUARMState *env, | ||
61 | + const ARMCPRegInfo *ri) | ||
62 | +{ | ||
63 | + int timeridx = gt_phys_redir_timeridx(env); | ||
64 | + return gt_tval_read(env, ri, timeridx); | ||
65 | +} | ||
66 | + | ||
67 | +static void gt_phys_redir_tval_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
68 | + uint64_t value) | ||
69 | +{ | ||
70 | + int timeridx = gt_phys_redir_timeridx(env); | ||
71 | + gt_tval_write(env, ri, timeridx, value); | ||
72 | +} | ||
73 | + | ||
74 | +static uint64_t gt_phys_redir_ctl_read(CPUARMState *env, | ||
75 | + const ARMCPRegInfo *ri) | ||
76 | +{ | ||
77 | + int timeridx = gt_phys_redir_timeridx(env); | ||
78 | + return env->cp15.c14_timer[timeridx].ctl; | ||
79 | +} | ||
80 | + | ||
81 | +static void gt_phys_redir_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
82 | + uint64_t value) | ||
83 | +{ | ||
84 | + int timeridx = gt_phys_redir_timeridx(env); | ||
85 | + gt_ctl_write(env, ri, timeridx, value); | ||
86 | +} | ||
87 | + | ||
88 | static void gt_virt_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri) | ||
89 | { | ||
90 | gt_timer_reset(env, ri, GTIMER_VIRT); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void gt_cntvoff_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
92 | gt_recalc_timer(cpu, GTIMER_VIRT); | ||
93 | } | ||
94 | |||
95 | +static uint64_t gt_virt_redir_cval_read(CPUARMState *env, | ||
96 | + const ARMCPRegInfo *ri) | ||
97 | +{ | ||
98 | + int timeridx = gt_virt_redir_timeridx(env); | ||
99 | + return env->cp15.c14_timer[timeridx].cval; | ||
100 | +} | ||
101 | + | ||
102 | +static void gt_virt_redir_cval_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
103 | + uint64_t value) | ||
104 | +{ | ||
105 | + int timeridx = gt_virt_redir_timeridx(env); | ||
106 | + gt_cval_write(env, ri, timeridx, value); | ||
107 | +} | ||
108 | + | ||
109 | +static uint64_t gt_virt_redir_tval_read(CPUARMState *env, | ||
110 | + const ARMCPRegInfo *ri) | ||
111 | +{ | ||
112 | + int timeridx = gt_virt_redir_timeridx(env); | ||
113 | + return gt_tval_read(env, ri, timeridx); | ||
114 | +} | ||
115 | + | ||
116 | +static void gt_virt_redir_tval_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
117 | + uint64_t value) | ||
118 | +{ | ||
119 | + int timeridx = gt_virt_redir_timeridx(env); | ||
120 | + gt_tval_write(env, ri, timeridx, value); | ||
121 | +} | ||
122 | + | ||
123 | +static uint64_t gt_virt_redir_ctl_read(CPUARMState *env, | ||
124 | + const ARMCPRegInfo *ri) | ||
125 | +{ | ||
126 | + int timeridx = gt_virt_redir_timeridx(env); | ||
127 | + return env->cp15.c14_timer[timeridx].ctl; | ||
128 | +} | ||
129 | + | ||
130 | +static void gt_virt_redir_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
131 | + uint64_t value) | ||
132 | +{ | ||
133 | + int timeridx = gt_virt_redir_timeridx(env); | ||
134 | + gt_ctl_write(env, ri, timeridx, value); | ||
135 | +} | ||
136 | + | ||
137 | static void gt_hyp_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri) | ||
138 | { | ||
139 | gt_timer_reset(env, ri, GTIMER_HYP); | ||
140 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
141 | .accessfn = gt_ptimer_access, | ||
142 | .fieldoffset = offsetoflow32(CPUARMState, | ||
143 | cp15.c14_timer[GTIMER_PHYS].ctl), | ||
144 | - .writefn = gt_phys_ctl_write, .raw_writefn = raw_write, | ||
145 | + .readfn = gt_phys_redir_ctl_read, .raw_readfn = raw_read, | ||
146 | + .writefn = gt_phys_redir_ctl_write, .raw_writefn = raw_write, | ||
147 | }, | ||
148 | { .name = "CNTP_CTL_S", | ||
149 | .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 1, | ||
150 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
151 | .accessfn = gt_ptimer_access, | ||
152 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].ctl), | ||
153 | .resetvalue = 0, | ||
154 | - .writefn = gt_phys_ctl_write, .raw_writefn = raw_write, | ||
155 | + .readfn = gt_phys_redir_ctl_read, .raw_readfn = raw_read, | ||
156 | + .writefn = gt_phys_redir_ctl_write, .raw_writefn = raw_write, | ||
157 | }, | ||
158 | { .name = "CNTV_CTL", .cp = 15, .crn = 14, .crm = 3, .opc1 = 0, .opc2 = 1, | ||
159 | .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL0_RW, | ||
160 | .accessfn = gt_vtimer_access, | ||
161 | .fieldoffset = offsetoflow32(CPUARMState, | ||
162 | cp15.c14_timer[GTIMER_VIRT].ctl), | ||
163 | - .writefn = gt_virt_ctl_write, .raw_writefn = raw_write, | ||
164 | + .readfn = gt_virt_redir_ctl_read, .raw_readfn = raw_read, | ||
165 | + .writefn = gt_virt_redir_ctl_write, .raw_writefn = raw_write, | ||
166 | }, | ||
167 | { .name = "CNTV_CTL_EL0", .state = ARM_CP_STATE_AA64, | ||
168 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 1, | ||
169 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
170 | .accessfn = gt_vtimer_access, | ||
171 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].ctl), | ||
172 | .resetvalue = 0, | ||
173 | - .writefn = gt_virt_ctl_write, .raw_writefn = raw_write, | ||
174 | + .readfn = gt_virt_redir_ctl_read, .raw_readfn = raw_read, | ||
175 | + .writefn = gt_virt_redir_ctl_write, .raw_writefn = raw_write, | ||
176 | }, | ||
177 | /* TimerValue views: a 32 bit downcounting view of the underlying state */ | ||
178 | { .name = "CNTP_TVAL", .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 0, | ||
179 | .secure = ARM_CP_SECSTATE_NS, | ||
180 | .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW, | ||
181 | .accessfn = gt_ptimer_access, | ||
182 | - .readfn = gt_phys_tval_read, .writefn = gt_phys_tval_write, | ||
183 | + .readfn = gt_phys_redir_tval_read, .writefn = gt_phys_redir_tval_write, | ||
184 | }, | ||
185 | { .name = "CNTP_TVAL_S", | ||
186 | .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 0, | ||
187 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
188 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 0, | ||
189 | .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW, | ||
190 | .accessfn = gt_ptimer_access, .resetfn = gt_phys_timer_reset, | ||
191 | - .readfn = gt_phys_tval_read, .writefn = gt_phys_tval_write, | ||
192 | + .readfn = gt_phys_redir_tval_read, .writefn = gt_phys_redir_tval_write, | ||
193 | }, | ||
194 | { .name = "CNTV_TVAL", .cp = 15, .crn = 14, .crm = 3, .opc1 = 0, .opc2 = 0, | ||
195 | .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW, | ||
196 | .accessfn = gt_vtimer_access, | ||
197 | - .readfn = gt_virt_tval_read, .writefn = gt_virt_tval_write, | ||
198 | + .readfn = gt_virt_redir_tval_read, .writefn = gt_virt_redir_tval_write, | ||
199 | }, | ||
200 | { .name = "CNTV_TVAL_EL0", .state = ARM_CP_STATE_AA64, | ||
201 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 0, | ||
202 | .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW, | ||
203 | .accessfn = gt_vtimer_access, .resetfn = gt_virt_timer_reset, | ||
204 | - .readfn = gt_virt_tval_read, .writefn = gt_virt_tval_write, | ||
205 | + .readfn = gt_virt_redir_tval_read, .writefn = gt_virt_redir_tval_write, | ||
206 | }, | ||
207 | /* The counter itself */ | ||
208 | { .name = "CNTPCT", .cp = 15, .crm = 14, .opc1 = 0, | ||
209 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
210 | .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS, | ||
211 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval), | ||
212 | .accessfn = gt_ptimer_access, | ||
213 | - .writefn = gt_phys_cval_write, .raw_writefn = raw_write, | ||
214 | + .readfn = gt_phys_redir_cval_read, .raw_readfn = raw_read, | ||
215 | + .writefn = gt_phys_redir_cval_write, .raw_writefn = raw_write, | ||
216 | }, | ||
217 | { .name = "CNTP_CVAL_S", .cp = 15, .crm = 14, .opc1 = 2, | ||
218 | .secure = ARM_CP_SECSTATE_S, | ||
219 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
220 | .type = ARM_CP_IO, | ||
221 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval), | ||
222 | .resetvalue = 0, .accessfn = gt_ptimer_access, | ||
223 | - .writefn = gt_phys_cval_write, .raw_writefn = raw_write, | ||
224 | + .readfn = gt_phys_redir_cval_read, .raw_readfn = raw_read, | ||
225 | + .writefn = gt_phys_redir_cval_write, .raw_writefn = raw_write, | ||
226 | }, | ||
227 | { .name = "CNTV_CVAL", .cp = 15, .crm = 14, .opc1 = 3, | ||
228 | .access = PL0_RW, | ||
229 | .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS, | ||
230 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval), | ||
231 | .accessfn = gt_vtimer_access, | ||
232 | - .writefn = gt_virt_cval_write, .raw_writefn = raw_write, | ||
233 | + .readfn = gt_virt_redir_cval_read, .raw_readfn = raw_read, | ||
234 | + .writefn = gt_virt_redir_cval_write, .raw_writefn = raw_write, | ||
235 | }, | ||
236 | { .name = "CNTV_CVAL_EL0", .state = ARM_CP_STATE_AA64, | ||
237 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 2, | ||
238 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
239 | .type = ARM_CP_IO, | ||
240 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval), | ||
241 | .resetvalue = 0, .accessfn = gt_vtimer_access, | ||
242 | - .writefn = gt_virt_cval_write, .raw_writefn = raw_write, | ||
243 | + .readfn = gt_virt_redir_cval_read, .raw_readfn = raw_read, | ||
244 | + .writefn = gt_virt_redir_cval_write, .raw_writefn = raw_write, | ||
245 | }, | ||
246 | /* Secure timer -- this is actually restricted to only EL3 | ||
247 | * and configurably Secure-EL1 via the accessfn. | ||
248 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
249 | REGINFO_SENTINEL | ||
250 | }; | ||
251 | |||
252 | +static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
253 | + bool isread) | ||
254 | +{ | ||
255 | + if (!(arm_hcr_el2_eff(env) & HCR_E2H)) { | ||
256 | + return CP_ACCESS_TRAP; | ||
257 | + } | ||
258 | + return CP_ACCESS_OK; | ||
259 | +} | ||
260 | + | ||
261 | #else | ||
262 | |||
263 | /* In user-mode most of the generic timer registers are inaccessible | ||
264 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vhe_reginfo[] = { | ||
265 | .access = PL2_RW, | ||
266 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYPVIRT].ctl), | ||
267 | .writefn = gt_hv_ctl_write, .raw_writefn = raw_write }, | ||
268 | + { .name = "CNTP_CTL_EL02", .state = ARM_CP_STATE_AA64, | ||
269 | + .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 2, .opc2 = 1, | ||
270 | + .type = ARM_CP_IO | ARM_CP_ALIAS, | ||
271 | + .access = PL2_RW, .accessfn = e2h_access, | ||
272 | + .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].ctl), | ||
273 | + .writefn = gt_phys_ctl_write, .raw_writefn = raw_write }, | ||
274 | + { .name = "CNTV_CTL_EL02", .state = ARM_CP_STATE_AA64, | ||
275 | + .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 3, .opc2 = 1, | ||
276 | + .type = ARM_CP_IO | ARM_CP_ALIAS, | ||
277 | + .access = PL2_RW, .accessfn = e2h_access, | ||
278 | + .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].ctl), | ||
279 | + .writefn = gt_virt_ctl_write, .raw_writefn = raw_write }, | ||
280 | + { .name = "CNTP_TVAL_EL02", .state = ARM_CP_STATE_AA64, | ||
281 | + .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 2, .opc2 = 0, | ||
282 | + .type = ARM_CP_NO_RAW | ARM_CP_IO | ARM_CP_ALIAS, | ||
283 | + .access = PL2_RW, .accessfn = e2h_access, | ||
284 | + .readfn = gt_phys_tval_read, .writefn = gt_phys_tval_write }, | ||
285 | + { .name = "CNTV_TVAL_EL02", .state = ARM_CP_STATE_AA64, | ||
286 | + .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 3, .opc2 = 0, | ||
287 | + .type = ARM_CP_NO_RAW | ARM_CP_IO | ARM_CP_ALIAS, | ||
288 | + .access = PL2_RW, .accessfn = e2h_access, | ||
289 | + .readfn = gt_virt_tval_read, .writefn = gt_virt_tval_write }, | ||
290 | + { .name = "CNTP_CVAL_EL02", .state = ARM_CP_STATE_AA64, | ||
291 | + .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 2, .opc2 = 2, | ||
292 | + .type = ARM_CP_IO | ARM_CP_ALIAS, | ||
293 | + .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval), | ||
294 | + .access = PL2_RW, .accessfn = e2h_access, | ||
295 | + .writefn = gt_phys_cval_write, .raw_writefn = raw_write }, | ||
296 | + { .name = "CNTV_CVAL_EL02", .state = ARM_CP_STATE_AA64, | ||
297 | + .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 3, .opc2 = 2, | ||
298 | + .type = ARM_CP_IO | ARM_CP_ALIAS, | ||
299 | + .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval), | ||
300 | + .access = PL2_RW, .accessfn = e2h_access, | ||
301 | + .writefn = gt_virt_cval_write, .raw_writefn = raw_write }, | ||
302 | #endif | ||
303 | REGINFO_SENTINEL | ||
304 | }; | ||
305 | -- | ||
306 | 2.20.1 | ||
307 | |||
308 | diff view generated by jsdifflib |
1 | The get_phys_addr() functions take a pointer to an ARMMMUFaultInfo | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | struct, which they fill in only if a fault occurs. This means that | ||
3 | the caller must always zero-initialize the struct before passing | ||
4 | it in. We forgot to do this in v7m_stack_read() and v7m_stack_write(). | ||
5 | Correct the error. | ||
6 | 2 | ||
3 | Since we only support a single ASID, flush the tlb when it changes. | ||
4 | |||
5 | Note that TCR_EL2, like TCR_EL1, has the A1 bit that chooses between | ||
6 | the two TTBR* registers for the location of the ASID. | ||
7 | |||
8 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20200206105448.4726-31-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20181011172057.9466-1-peter.maydell@linaro.org | ||
10 | --- | 13 | --- |
11 | target/arm/helper.c | 4 ++-- | 14 | target/arm/helper.c | 22 +++++++++++++++------- |
12 | 1 file changed, 2 insertions(+), 2 deletions(-) | 15 | 1 file changed, 15 insertions(+), 7 deletions(-) |
13 | 16 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 19 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 20 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | 21 | @@ -XXX,XX +XXX,XX @@ static void vmsa_ttbcr_reset(CPUARMState *env, const ARMCPRegInfo *ri) |
19 | target_ulong page_size; | 22 | tcr->base_mask = 0xffffc000u; |
20 | hwaddr physaddr; | 23 | } |
21 | int prot; | 24 | |
22 | - ARMMMUFaultInfo fi; | 25 | -static void vmsa_tcr_el1_write(CPUARMState *env, const ARMCPRegInfo *ri, |
23 | + ARMMMUFaultInfo fi = {}; | 26 | +static void vmsa_tcr_el12_write(CPUARMState *env, const ARMCPRegInfo *ri, |
24 | bool secure = mmu_idx & ARM_MMU_IDX_M_S; | 27 | uint64_t value) |
25 | int exc; | 28 | { |
26 | bool exc_secure; | 29 | ARMCPU *cpu = env_archcpu(env); |
27 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr, | 30 | @@ -XXX,XX +XXX,XX @@ static void vmsa_ttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
28 | target_ulong page_size; | 31 | static void vmsa_tcr_ttbr_el2_write(CPUARMState *env, const ARMCPRegInfo *ri, |
29 | hwaddr physaddr; | 32 | uint64_t value) |
30 | int prot; | 33 | { |
31 | - ARMMMUFaultInfo fi; | 34 | - /* TODO: There are ASID fields in here with HCR_EL2.E2H */ |
32 | + ARMMMUFaultInfo fi = {}; | 35 | + /* |
33 | bool secure = mmu_idx & ARM_MMU_IDX_M_S; | 36 | + * If we are running with E2&0 regime, then an ASID is active. |
34 | int exc; | 37 | + * Flush if that might be changing. Note we're not checking |
35 | bool exc_secure; | 38 | + * TCR_EL2.A1 to know if this is really the TTBRx_EL2 that |
39 | + * holds the active ASID, only checking the field that might. | ||
40 | + */ | ||
41 | + if (extract64(raw_read(env, ri) ^ value, 48, 16) && | ||
42 | + (arm_hcr_el2_eff(env) & HCR_E2H)) { | ||
43 | + tlb_flush_by_mmuidx(env_cpu(env), | ||
44 | + ARMMMUIdxBit_E20_2 | ARMMMUIdxBit_E20_0); | ||
45 | + } | ||
46 | raw_write(env, ri, value); | ||
47 | } | ||
48 | |||
49 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
50 | offsetof(CPUARMState, cp15.ttbr1_ns) } }, | ||
51 | { .name = "TCR_EL1", .state = ARM_CP_STATE_AA64, | ||
52 | .opc0 = 3, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 2, | ||
53 | - .access = PL1_RW, .writefn = vmsa_tcr_el1_write, | ||
54 | + .access = PL1_RW, .writefn = vmsa_tcr_el12_write, | ||
55 | .resetfn = vmsa_ttbcr_reset, .raw_writefn = raw_write, | ||
56 | .fieldoffset = offsetof(CPUARMState, cp15.tcr_el[1]) }, | ||
57 | { .name = "TTBCR", .cp = 15, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 2, | ||
58 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
59 | .resetvalue = 0 }, | ||
60 | { .name = "TCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
61 | .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 2, | ||
62 | - .access = PL2_RW, | ||
63 | - /* no .writefn needed as this can't cause an ASID change; | ||
64 | - * no .raw_writefn or .resetfn needed as we never use mask/base_mask | ||
65 | - */ | ||
66 | + .access = PL2_RW, .writefn = vmsa_tcr_el12_write, | ||
67 | + /* no .raw_writefn or .resetfn needed as we never use mask/base_mask */ | ||
68 | .fieldoffset = offsetof(CPUARMState, cp15.tcr_el[2]) }, | ||
69 | { .name = "VTCR", .state = ARM_CP_STATE_AA32, | ||
70 | .cp = 15, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2, | ||
36 | -- | 71 | -- |
37 | 2.19.0 | 72 | 2.20.1 |
38 | 73 | ||
39 | 74 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add support for extended descriptors with optional 64bit | 3 | Tested-by: Alex Bennée <alex.bennee@linaro.org> |
4 | addressing and timestamping. QEMU will not yet provide | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | timestamps (always leaving the valid timestamp bit as zero). | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | 6 | Message-id: 20200206105448.4726-32-richard.henderson@linaro.org | |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
9 | Message-id: 20181011021931.4249-6-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 8 | --- |
12 | include/hw/net/cadence_gem.h | 2 +- | 9 | target/arm/helper.c | 25 ++++++++++++++++++------- |
13 | hw/net/cadence_gem.c | 69 ++++++++++++++++++++++++++---------- | 10 | 1 file changed, 18 insertions(+), 7 deletions(-) |
14 | 2 files changed, 52 insertions(+), 19 deletions(-) | ||
15 | 11 | ||
16 | diff --git a/include/hw/net/cadence_gem.h b/include/hw/net/cadence_gem.h | 12 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/net/cadence_gem.h | 14 | --- a/target/arm/helper.c |
19 | +++ b/include/hw/net/cadence_gem.h | 15 | +++ b/target/arm/helper.c |
20 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_access(CPUARMState *env, |
21 | #define CADENCE_GEM_MAXREG (0x00000800 / 4) /* Last valid GEM address */ | 17 | |
22 | 18 | static int vae1_tlbmask(CPUARMState *env) | |
23 | /* Max number of words in a DMA descriptor. */ | ||
24 | -#define DESC_MAX_NUM_WORDS 2 | ||
25 | +#define DESC_MAX_NUM_WORDS 6 | ||
26 | |||
27 | #define MAX_PRIORITY_QUEUES 8 | ||
28 | #define MAX_TYPE1_SCREENERS 16 | ||
29 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/net/cadence_gem.c | ||
32 | +++ b/hw/net/cadence_gem.c | ||
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | #define GEM_NWCFG_BCAST_REJ 0x00000020 /* Reject broadcast packets */ | ||
35 | #define GEM_NWCFG_PROMISC 0x00000010 /* Accept all packets */ | ||
36 | |||
37 | +#define GEM_DMACFG_ADDR_64B (1U << 30) | ||
38 | +#define GEM_DMACFG_TX_BD_EXT (1U << 29) | ||
39 | +#define GEM_DMACFG_RX_BD_EXT (1U << 28) | ||
40 | #define GEM_DMACFG_RBUFSZ_M 0x00FF0000 /* DMA RX Buffer Size mask */ | ||
41 | #define GEM_DMACFG_RBUFSZ_S 16 /* DMA RX Buffer Size shift */ | ||
42 | #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */ | ||
43 | @@ -XXX,XX +XXX,XX @@ | ||
44 | |||
45 | #define GEM_MODID_VALUE 0x00020118 | ||
46 | |||
47 | -static inline unsigned tx_desc_get_buffer(uint32_t *desc) | ||
48 | +static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) | ||
49 | { | 19 | { |
50 | - return desc[0]; | 20 | + /* Since we exclude secure first, we may read HCR_EL2 directly. */ |
51 | + uint64_t ret = desc[0]; | 21 | if (arm_is_secure_below_el3(env)) { |
52 | + | 22 | return ARMMMUIdxBit_SE10_1 | ARMMMUIdxBit_SE10_0; |
53 | + if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { | 23 | + } else if ((env->cp15.hcr_el2 & (HCR_E2H | HCR_TGE)) |
54 | + ret |= (uint64_t)desc[2] << 32; | 24 | + == (HCR_E2H | HCR_TGE)) { |
55 | + } | 25 | + return ARMMMUIdxBit_E20_2 | ARMMMUIdxBit_E20_0; |
56 | + return ret; | 26 | } else { |
27 | return ARMMMUIdxBit_E10_1 | ARMMMUIdxBit_E10_0; | ||
28 | } | ||
29 | @@ -XXX,XX +XXX,XX @@ static int alle1_tlbmask(CPUARMState *env) | ||
30 | } | ||
57 | } | 31 | } |
58 | 32 | ||
59 | static inline unsigned tx_desc_get_used(uint32_t *desc) | 33 | +static int e2_tlbmask(CPUARMState *env) |
60 | @@ -XXX,XX +XXX,XX @@ static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue) | 34 | +{ |
61 | DB_PRINT("length: %d\n", tx_desc_get_length(desc)); | 35 | + /* TODO: ARMv8.4-SecEL2 */ |
62 | } | 36 | + return ARMMMUIdxBit_E20_0 | ARMMMUIdxBit_E20_2 | ARMMMUIdxBit_E2; |
63 | |||
64 | -static inline unsigned rx_desc_get_buffer(uint32_t *desc) | ||
65 | +static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) | ||
66 | { | ||
67 | - return desc[0] & ~0x3UL; | ||
68 | + uint64_t ret = desc[0] & ~0x3UL; | ||
69 | + | ||
70 | + if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { | ||
71 | + ret |= (uint64_t)desc[2] << 32; | ||
72 | + } | ||
73 | + return ret; | ||
74 | +} | 37 | +} |
75 | + | 38 | + |
76 | +static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx) | 39 | static void tlbi_aa64_alle1_write(CPUARMState *env, const ARMCPRegInfo *ri, |
77 | +{ | 40 | uint64_t value) |
78 | + int ret = 2; | 41 | { |
79 | + | 42 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle1_write(CPUARMState *env, const ARMCPRegInfo *ri, |
80 | + if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { | 43 | static void tlbi_aa64_alle2_write(CPUARMState *env, const ARMCPRegInfo *ri, |
81 | + ret += 2; | 44 | uint64_t value) |
82 | + } | 45 | { |
83 | + if (s->regs[GEM_DMACFG] & (rx_n_tx ? GEM_DMACFG_RX_BD_EXT | 46 | - ARMCPU *cpu = env_archcpu(env); |
84 | + : GEM_DMACFG_TX_BD_EXT)) { | 47 | - CPUState *cs = CPU(cpu); |
85 | + ret += 2; | 48 | + CPUState *cs = env_cpu(env); |
86 | + } | 49 | + int mask = e2_tlbmask(env); |
87 | + | 50 | |
88 | + assert(ret <= DESC_MAX_NUM_WORDS); | 51 | - tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_E2); |
89 | + return ret; | 52 | + tlb_flush_by_mmuidx(cs, mask); |
90 | } | 53 | } |
91 | 54 | ||
92 | static inline unsigned rx_desc_get_wrap(uint32_t *desc) | 55 | static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri, |
93 | @@ -XXX,XX +XXX,XX @@ static void gem_init_register_masks(CadenceGEMState *s) | 56 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle2is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
94 | memset(&s->regs_ro[0], 0, sizeof(s->regs_ro)); | 57 | uint64_t value) |
95 | s->regs_ro[GEM_NWCTRL] = 0xFFF80000; | 58 | { |
96 | s->regs_ro[GEM_NWSTATUS] = 0xFFFFFFFF; | 59 | CPUState *cs = env_cpu(env); |
97 | - s->regs_ro[GEM_DMACFG] = 0xFE00F000; | 60 | + int mask = e2_tlbmask(env); |
98 | + s->regs_ro[GEM_DMACFG] = 0x8E00F000; | 61 | |
99 | s->regs_ro[GEM_TXSTATUS] = 0xFFFFFE08; | 62 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_E2); |
100 | s->regs_ro[GEM_RXQBASE] = 0x00000003; | 63 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, mask); |
101 | s->regs_ro[GEM_TXQBASE] = 0x00000003; | 64 | } |
102 | @@ -XXX,XX +XXX,XX @@ static void gem_get_rx_desc(CadenceGEMState *s, int q) | 65 | |
103 | DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr[q]); | 66 | static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
104 | /* read current descriptor */ | 67 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, |
105 | cpu_physical_memory_read(s->rx_desc_addr[q], | 68 | * Currently handles both VAE2 and VALE2, since we don't support |
106 | - (uint8_t *)s->rx_desc[q], sizeof(s->rx_desc[q])); | 69 | * flush-last-level-only. |
107 | + (uint8_t *)s->rx_desc[q], | 70 | */ |
108 | + sizeof(uint32_t) * gem_get_desc_len(s, true)); | 71 | - ARMCPU *cpu = env_archcpu(env); |
109 | 72 | - CPUState *cs = CPU(cpu); | |
110 | /* Descriptor owned by software ? */ | 73 | + CPUState *cs = env_cpu(env); |
111 | if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { | 74 | + int mask = e2_tlbmask(env); |
112 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | 75 | uint64_t pageaddr = sextract64(value << 12, 0, 56); |
113 | rx_desc_get_buffer(s->rx_desc[q])); | 76 | |
114 | 77 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_E2); | |
115 | /* Copy packet data to emulated DMA buffer */ | 78 | + tlb_flush_page_by_mmuidx(cs, pageaddr, mask); |
116 | - cpu_physical_memory_write(rx_desc_get_buffer(s->rx_desc[q]) + | 79 | } |
117 | - rxbuf_offset, | 80 | |
118 | - rxbuf_ptr, MIN(bytes_to_copy, rxbufsize)); | 81 | static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, |
119 | + cpu_physical_memory_write(rx_desc_get_buffer(s, s->rx_desc[q]) + | ||
120 | + rxbuf_offset, | ||
121 | + rxbuf_ptr, | ||
122 | + MIN(bytes_to_copy, rxbufsize)); | ||
123 | rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); | ||
124 | bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); | ||
125 | |||
126 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
127 | /* Descriptor write-back. */ | ||
128 | cpu_physical_memory_write(s->rx_desc_addr[q], | ||
129 | (uint8_t *)s->rx_desc[q], | ||
130 | - sizeof(s->rx_desc[q])); | ||
131 | + sizeof(uint32_t) * gem_get_desc_len(s, true)); | ||
132 | |||
133 | /* Next descriptor */ | ||
134 | if (rx_desc_get_wrap(s->rx_desc[q])) { | ||
135 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
136 | s->rx_desc_addr[q] = s->regs[GEM_RXQBASE]; | ||
137 | } else { | ||
138 | DB_PRINT("incrementing RX descriptor list\n"); | ||
139 | - s->rx_desc_addr[q] += 8; | ||
140 | + s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true); | ||
141 | } | ||
142 | |||
143 | gem_get_rx_desc(s, q); | ||
144 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
145 | |||
146 | DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); | ||
147 | cpu_physical_memory_read(packet_desc_addr, | ||
148 | - (uint8_t *)desc, sizeof(desc)); | ||
149 | + (uint8_t *)desc, | ||
150 | + sizeof(uint32_t) * gem_get_desc_len(s, false)); | ||
151 | /* Handle all descriptors owned by hardware */ | ||
152 | while (tx_desc_get_used(desc) == 0) { | ||
153 | |||
154 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
155 | /* The real hardware would eat this (and possibly crash). | ||
156 | * For QEMU let's lend a helping hand. | ||
157 | */ | ||
158 | - if ((tx_desc_get_buffer(desc) == 0) || | ||
159 | + if ((tx_desc_get_buffer(s, desc) == 0) || | ||
160 | (tx_desc_get_length(desc) == 0)) { | ||
161 | DB_PRINT("Invalid TX descriptor @ 0x%x\n", | ||
162 | (unsigned)packet_desc_addr); | ||
163 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
164 | /* Gather this fragment of the packet from "dma memory" to our | ||
165 | * contig buffer. | ||
166 | */ | ||
167 | - cpu_physical_memory_read(tx_desc_get_buffer(desc), p, | ||
168 | + cpu_physical_memory_read(tx_desc_get_buffer(s, desc), p, | ||
169 | tx_desc_get_length(desc)); | ||
170 | p += tx_desc_get_length(desc); | ||
171 | total_bytes += tx_desc_get_length(desc); | ||
172 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
173 | if (tx_desc_get_wrap(desc)) { | ||
174 | s->tx_desc_addr[q] = s->regs[GEM_TXQBASE]; | ||
175 | } else { | ||
176 | - s->tx_desc_addr[q] = packet_desc_addr + 8; | ||
177 | + s->tx_desc_addr[q] = packet_desc_addr + | ||
178 | + 4 * gem_get_desc_len(s, false); | ||
179 | } | ||
180 | DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]); | ||
181 | |||
182 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
183 | tx_desc_set_last(desc); | ||
184 | packet_desc_addr = s->regs[GEM_TXQBASE]; | ||
185 | } else { | ||
186 | - packet_desc_addr += 8; | ||
187 | + packet_desc_addr += 4 * gem_get_desc_len(s, false); | ||
188 | } | ||
189 | DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); | ||
190 | - cpu_physical_memory_read(packet_desc_addr, | ||
191 | - (uint8_t *)desc, sizeof(desc)); | ||
192 | + cpu_physical_memory_read(packet_desc_addr, (uint8_t *)desc, | ||
193 | + sizeof(uint32_t) * gem_get_desc_len(s, false)); | ||
194 | } | ||
195 | |||
196 | if (tx_desc_get_used(desc)) { | ||
197 | -- | 82 | -- |
198 | 2.19.0 | 83 | 2.20.1 |
199 | 84 | ||
200 | 85 | diff view generated by jsdifflib |
1 | From: Aaron Lindsay <aclindsa@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is an amendment to my earlier patch: | 3 | The TGE bit routes all asynchronous exceptions to EL2. |
4 | commit 7ece99b17e832065236c07a158dfac62619ef99b | ||
5 | Author: Aaron Lindsay <alindsay@codeaurora.org> | ||
6 | Date: Thu Apr 26 11:04:39 2018 +0100 | ||
7 | 4 | ||
8 | target/arm: Mask PMU register writes based on PMCR_EL0.N | 5 | Tested-by: Alex Bennée <alex.bennee@linaro.org> |
9 | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
10 | Signed-off-by: Aaron Lindsay <alindsay@codeaurora.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Message-id: 20200206105448.4726-33-richard.henderson@linaro.org |
12 | Message-id: 20181010203735.27918-3-aclindsa@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | target/arm/helper.c | 1 + | 11 | target/arm/helper.c | 6 ++++++ |
16 | 1 file changed, 1 insertion(+) | 12 | 1 file changed, 6 insertions(+) |
17 | 13 | ||
18 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
21 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
22 | @@ -XXX,XX +XXX,XX @@ static void pmcntenclr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 18 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, |
23 | static void pmovsr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 19 | break; |
24 | uint64_t value) | 20 | }; |
25 | { | 21 | |
26 | + value &= pmu_counter_mask(env); | 22 | + /* |
27 | env->cp15.c9_pmovsr &= ~value; | 23 | + * For these purposes, TGE and AMO/IMO/FMO both force the |
28 | } | 24 | + * interrupt to EL2. Fold TGE into the bit extracted above. |
25 | + */ | ||
26 | + hcr |= (hcr_el2 & HCR_TGE) != 0; | ||
27 | + | ||
28 | /* Perform a table-lookup for the target EL given the current state */ | ||
29 | target_el = target_el_table[is64][scr][rw][hcr][secure][cur_el]; | ||
29 | 30 | ||
30 | -- | 31 | -- |
31 | 2.19.0 | 32 | 2.20.1 |
32 | 33 | ||
33 | 34 | diff view generated by jsdifflib |
1 | From: Jerome Forissier <jerome.forissier@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Bindings for /secure-chosen and /secure-chosen/stdout-path have been | 3 | When TGE+E2H are both set, CPACR_EL1 is ignored. |
4 | proposed 1.5 years ago [1] and implemented in OP-TEE at the same time [2]. | ||
5 | They've now been officially agreed on, so we can implement them | ||
6 | in QEMU. | ||
7 | 4 | ||
8 | This patch creates the property when the machine is secure. | 5 | Tested-by: Alex Bennée <alex.bennee@linaro.org> |
9 | |||
10 | [1] https://patchwork.kernel.org/patch/9602401/ | ||
11 | [2] https://github.com/OP-TEE/optee_os/commit/4dc31c52544a | ||
12 | |||
13 | Signed-off-by: Jerome Forissier <jerome.forissier@linaro.org> | ||
14 | Message-id: 20181005080729.6480-1-jerome.forissier@linaro.org | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | [PMM: commit message tweak] | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200206105448.4726-34-richard.henderson@linaro.org | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 10 | --- |
19 | hw/arm/virt.c | 4 ++++ | 11 | target/arm/helper.c | 53 ++++++++++++++++++++++++--------------------- |
20 | 1 file changed, 4 insertions(+) | 12 | 1 file changed, 28 insertions(+), 25 deletions(-) |
21 | 13 | ||
22 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
23 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/arm/virt.c | 16 | --- a/target/arm/helper.c |
25 | +++ b/hw/arm/virt.c | 17 | +++ b/target/arm/helper.c |
26 | @@ -XXX,XX +XXX,XX @@ static void create_uart(const VirtMachineState *vms, qemu_irq *pic, int uart, | 18 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { |
27 | /* Mark as not usable by the normal world */ | 19 | int sve_exception_el(CPUARMState *env, int el) |
28 | qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled"); | 20 | { |
29 | qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay"); | 21 | #ifndef CONFIG_USER_ONLY |
22 | - if (el <= 1) { | ||
23 | + uint64_t hcr_el2 = arm_hcr_el2_eff(env); | ||
30 | + | 24 | + |
31 | + qemu_fdt_add_subnode(vms->fdt, "/secure-chosen"); | 25 | + if (el <= 1 && (hcr_el2 & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) { |
32 | + qemu_fdt_setprop_string(vms->fdt, "/secure-chosen", "stdout-path", | 26 | bool disabled = false; |
33 | + nodename); | 27 | |
28 | /* The CPACR.ZEN controls traps to EL1: | ||
29 | @@ -XXX,XX +XXX,XX @@ int sve_exception_el(CPUARMState *env, int el) | ||
30 | } | ||
31 | if (disabled) { | ||
32 | /* route_to_el2 */ | ||
33 | - return (arm_feature(env, ARM_FEATURE_EL2) | ||
34 | - && (arm_hcr_el2_eff(env) & HCR_TGE) ? 2 : 1); | ||
35 | + return hcr_el2 & HCR_TGE ? 2 : 1; | ||
36 | } | ||
37 | |||
38 | /* Check CPACR.FPEN. */ | ||
39 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(crc32c)(uint32_t acc, uint32_t val, uint32_t bytes) | ||
40 | int fp_exception_el(CPUARMState *env, int cur_el) | ||
41 | { | ||
42 | #ifndef CONFIG_USER_ONLY | ||
43 | - int fpen; | ||
44 | - | ||
45 | /* CPACR and the CPTR registers don't exist before v6, so FP is | ||
46 | * always accessible | ||
47 | */ | ||
48 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
49 | * 0, 2 : trap EL0 and EL1/PL1 accesses | ||
50 | * 1 : trap only EL0 accesses | ||
51 | * 3 : trap no accesses | ||
52 | + * This register is ignored if E2H+TGE are both set. | ||
53 | */ | ||
54 | - fpen = extract32(env->cp15.cpacr_el1, 20, 2); | ||
55 | - switch (fpen) { | ||
56 | - case 0: | ||
57 | - case 2: | ||
58 | - if (cur_el == 0 || cur_el == 1) { | ||
59 | - /* Trap to PL1, which might be EL1 or EL3 */ | ||
60 | - if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) { | ||
61 | + if ((arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) { | ||
62 | + int fpen = extract32(env->cp15.cpacr_el1, 20, 2); | ||
63 | + | ||
64 | + switch (fpen) { | ||
65 | + case 0: | ||
66 | + case 2: | ||
67 | + if (cur_el == 0 || cur_el == 1) { | ||
68 | + /* Trap to PL1, which might be EL1 or EL3 */ | ||
69 | + if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) { | ||
70 | + return 3; | ||
71 | + } | ||
72 | + return 1; | ||
73 | + } | ||
74 | + if (cur_el == 3 && !is_a64(env)) { | ||
75 | + /* Secure PL1 running at EL3 */ | ||
76 | return 3; | ||
77 | } | ||
78 | - return 1; | ||
79 | + break; | ||
80 | + case 1: | ||
81 | + if (cur_el == 0) { | ||
82 | + return 1; | ||
83 | + } | ||
84 | + break; | ||
85 | + case 3: | ||
86 | + break; | ||
87 | } | ||
88 | - if (cur_el == 3 && !is_a64(env)) { | ||
89 | - /* Secure PL1 running at EL3 */ | ||
90 | - return 3; | ||
91 | - } | ||
92 | - break; | ||
93 | - case 1: | ||
94 | - if (cur_el == 0) { | ||
95 | - return 1; | ||
96 | - } | ||
97 | - break; | ||
98 | - case 3: | ||
99 | - break; | ||
34 | } | 100 | } |
35 | 101 | ||
36 | g_free(nodename); | 102 | /* |
37 | -- | 103 | -- |
38 | 2.19.0 | 104 | 2.20.1 |
39 | 105 | ||
40 | 106 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
1 | 2 | ||
3 | According to ARM ARM we should only trap from the EL1&0 regime. | ||
4 | |||
5 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200206105448.4726-35-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/pauth_helper.c | 5 ++++- | ||
13 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/target/arm/pauth_helper.c b/target/arm/pauth_helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/pauth_helper.c | ||
18 | +++ b/target/arm/pauth_helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void pauth_check_trap(CPUARMState *env, int el, uintptr_t ra) | ||
20 | if (el < 2 && arm_feature(env, ARM_FEATURE_EL2)) { | ||
21 | uint64_t hcr = arm_hcr_el2_eff(env); | ||
22 | bool trap = !(hcr & HCR_API); | ||
23 | - /* FIXME: ARMv8.1-VHE: trap only applies to EL1&0 regime. */ | ||
24 | + if (el == 0) { | ||
25 | + /* Trap only applies to EL1&0 regime. */ | ||
26 | + trap &= (hcr & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE); | ||
27 | + } | ||
28 | /* FIXME: ARMv8.3-NV: HCR_NV trap takes precedence for ERETA[AB]. */ | ||
29 | if (trap) { | ||
30 | pauth_trap(env, 2, ra); | ||
31 | -- | ||
32 | 2.20.1 | ||
33 | |||
34 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | At present we assert: | 3 | The EL2&0 translation regime is affected by Load Register (unpriv). |
4 | 4 | ||
5 | arm_el_is_aa64: Assertion `el >= 1 && el <= 3' failed. | 5 | The code structure used here will facilitate later changes in this |
6 | area for implementing UAO and NV. | ||
6 | 7 | ||
7 | The comment in arm_el_is_aa64 explains why asking about EL0 without | 8 | Tested-by: Alex Bennée <alex.bennee@linaro.org> |
8 | extra information is impossible. Add an extra argument to provide | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | it from the surrounding context. | ||
10 | |||
11 | Fixes: 0ab5953b00b3 | ||
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Message-id: 20181008212205.17752-2-richard.henderson@linaro.org | 11 | Message-id: 20200206105448.4726-36-richard.henderson@linaro.org |
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 13 | --- |
17 | target/arm/cpu.h | 7 +++++-- | 14 | target/arm/cpu.h | 9 ++++---- |
18 | target/arm/helper.c | 16 ++++++++++++---- | 15 | target/arm/translate.h | 2 ++ |
19 | target/arm/op_helper.c | 6 +++++- | 16 | target/arm/helper.c | 22 +++++++++++++++++++ |
20 | 3 files changed, 22 insertions(+), 7 deletions(-) | 17 | target/arm/translate-a64.c | 44 ++++++++++++++++++++++++-------------- |
18 | 4 files changed, 57 insertions(+), 20 deletions(-) | ||
21 | 19 | ||
22 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
23 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/cpu.h | 22 | --- a/target/arm/cpu.h |
25 | +++ b/target/arm/cpu.h | 23 | +++ b/target/arm/cpu.h |
26 | @@ -XXX,XX +XXX,XX @@ int arm_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs, | 24 | @@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU; |
27 | int aarch64_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg); | 25 | * | | | TBFLAG_A32 | | |
28 | int aarch64_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); | 26 | * | | +-----+----------+ TBFLAG_AM32 | |
29 | void aarch64_sve_narrow_vq(CPUARMState *env, unsigned vq); | 27 | * | TBFLAG_ANY | |TBFLAG_M32| | |
30 | -void aarch64_sve_change_el(CPUARMState *env, int old_el, int new_el); | 28 | - * | | +-------------------------| |
31 | +void aarch64_sve_change_el(CPUARMState *env, int old_el, | 29 | - * | | | TBFLAG_A64 | |
32 | + int new_el, bool el0_a64); | 30 | - * +--------------+-----------+-------------------------+ |
33 | #else | 31 | - * 31 20 14 0 |
34 | static inline void aarch64_sve_narrow_vq(CPUARMState *env, unsigned vq) { } | 32 | + * | | +-+----------+--------------| |
35 | -static inline void aarch64_sve_change_el(CPUARMState *env, int o, int n) { } | 33 | + * | | | TBFLAG_A64 | |
36 | +static inline void aarch64_sve_change_el(CPUARMState *env, int o, | 34 | + * +--------------+---------+---------------------------+ |
37 | + int n, bool a) | 35 | + * 31 20 15 0 |
38 | +{ } | 36 | * |
39 | #endif | 37 | * Unless otherwise noted, these bits are cached in env->hflags. |
40 | 38 | */ | |
41 | target_ulong do_arm_semihosting(CPUARMState *env); | 39 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, PAUTH_ACTIVE, 8, 1) |
40 | FIELD(TBFLAG_A64, BT, 9, 1) | ||
41 | FIELD(TBFLAG_A64, BTYPE, 10, 2) /* Not cached. */ | ||
42 | FIELD(TBFLAG_A64, TBID, 12, 2) | ||
43 | +FIELD(TBFLAG_A64, UNPRIV, 14, 1) | ||
44 | |||
45 | static inline bool bswap_code(bool sctlr_b) | ||
46 | { | ||
47 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/translate.h | ||
50 | +++ b/target/arm/translate.h | ||
51 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
52 | * ie A64 LDX*, LDAX*, A32/T32 LDREX*, LDAEX*. | ||
53 | */ | ||
54 | bool is_ldex; | ||
55 | + /* True if AccType_UNPRIV should be used for LDTR et al */ | ||
56 | + bool unpriv; | ||
57 | /* True if v8.3-PAuth is active. */ | ||
58 | bool pauth_active; | ||
59 | /* True with v8.5-BTI and SCTLR_ELx.BT* set. */ | ||
42 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 60 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
43 | index XXXXXXX..XXXXXXX 100644 | 61 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/target/arm/helper.c | 62 | --- a/target/arm/helper.c |
45 | +++ b/target/arm/helper.c | 63 | +++ b/target/arm/helper.c |
46 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | 64 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, |
47 | unsigned int new_mode = aarch64_pstate_mode(new_el, true); | 65 | } |
48 | unsigned int cur_el = arm_current_el(env); | 66 | } |
49 | 67 | ||
50 | - aarch64_sve_change_el(env, cur_el, new_el); | 68 | + /* Compute the condition for using AccType_UNPRIV for LDTR et al. */ |
69 | + /* TODO: ARMv8.2-UAO */ | ||
70 | + switch (mmu_idx) { | ||
71 | + case ARMMMUIdx_E10_1: | ||
72 | + case ARMMMUIdx_SE10_1: | ||
73 | + /* TODO: ARMv8.3-NV */ | ||
74 | + flags = FIELD_DP32(flags, TBFLAG_A64, UNPRIV, 1); | ||
75 | + break; | ||
76 | + case ARMMMUIdx_E20_2: | ||
77 | + /* TODO: ARMv8.4-SecEL2 */ | ||
78 | + /* | ||
79 | + * Note that E20_2 is gated by HCR_EL2.E2H == 1, but E20_0 is | ||
80 | + * gated by HCR_EL2.<E2H,TGE> == '11', and so is LDTR. | ||
81 | + */ | ||
82 | + if (env->cp15.hcr_el2 & HCR_TGE) { | ||
83 | + flags = FIELD_DP32(flags, TBFLAG_A64, UNPRIV, 1); | ||
84 | + } | ||
85 | + break; | ||
86 | + default: | ||
87 | + break; | ||
88 | + } | ||
89 | + | ||
90 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
91 | } | ||
92 | |||
93 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/arm/translate-a64.c | ||
96 | +++ b/target/arm/translate-a64.c | ||
97 | @@ -XXX,XX +XXX,XX @@ void a64_translate_init(void) | ||
98 | offsetof(CPUARMState, exclusive_high), "exclusive_high"); | ||
99 | } | ||
100 | |||
101 | -static inline int get_a64_user_mem_index(DisasContext *s) | ||
102 | +/* | ||
103 | + * Return the core mmu_idx to use for A64 "unprivileged load/store" insns | ||
104 | + */ | ||
105 | +static int get_a64_user_mem_index(DisasContext *s) | ||
106 | { | ||
107 | - /* Return the core mmu_idx to use for A64 "unprivileged load/store" insns: | ||
108 | - * if EL1, access as if EL0; otherwise access at current EL | ||
51 | + /* | 109 | + /* |
52 | + * Note that new_el can never be 0. If cur_el is 0, then | 110 | + * If AccType_UNPRIV is not used, the insn uses AccType_NORMAL, |
53 | + * el0_a64 is is_a64(), else el0_a64 is ignored. | 111 | + * which is the usual mmu_idx for this cpu state. |
54 | + */ | ||
55 | + aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); | ||
56 | |||
57 | if (cur_el < new_el) { | ||
58 | /* Entry vector offset depends on whether the implemented EL | ||
59 | @@ -XXX,XX +XXX,XX @@ void aarch64_sve_narrow_vq(CPUARMState *env, unsigned vq) | ||
60 | /* | ||
61 | * Notice a change in SVE vector size when changing EL. | ||
62 | */ | ||
63 | -void aarch64_sve_change_el(CPUARMState *env, int old_el, int new_el) | ||
64 | +void aarch64_sve_change_el(CPUARMState *env, int old_el, | ||
65 | + int new_el, bool el0_a64) | ||
66 | { | ||
67 | int old_len, new_len; | ||
68 | + bool old_a64, new_a64; | ||
69 | |||
70 | /* Nothing to do if no SVE. */ | ||
71 | if (!arm_feature(env, ARM_FEATURE_SVE)) { | ||
72 | @@ -XXX,XX +XXX,XX @@ void aarch64_sve_change_el(CPUARMState *env, int old_el, int new_el) | ||
73 | * we already have the correct register contents when encountering the | ||
74 | * vq0->vq0 transition between EL0->EL1. | ||
75 | */ | 112 | */ |
76 | - old_len = (arm_el_is_aa64(env, old_el) && !sve_exception_el(env, old_el) | 113 | - ARMMMUIdx useridx; |
77 | + old_a64 = old_el ? arm_el_is_aa64(env, old_el) : el0_a64; | 114 | + ARMMMUIdx useridx = s->mmu_idx; |
78 | + old_len = (old_a64 && !sve_exception_el(env, old_el) | 115 | |
79 | ? sve_zcr_len_for_el(env, old_el) : 0); | 116 | - switch (s->mmu_idx) { |
80 | - new_len = (arm_el_is_aa64(env, new_el) && !sve_exception_el(env, new_el) | 117 | - case ARMMMUIdx_E10_1: |
81 | + new_a64 = new_el ? arm_el_is_aa64(env, new_el) : el0_a64; | 118 | - useridx = ARMMMUIdx_E10_0; |
82 | + new_len = (new_a64 && !sve_exception_el(env, new_el) | 119 | - break; |
83 | ? sve_zcr_len_for_el(env, new_el) : 0); | 120 | - case ARMMMUIdx_SE10_1: |
84 | 121 | - useridx = ARMMMUIdx_SE10_0; | |
85 | /* When changing vector length, clear inaccessible state. */ | 122 | - break; |
86 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 123 | - case ARMMMUIdx_Stage2: |
87 | index XXXXXXX..XXXXXXX 100644 | 124 | - g_assert_not_reached(); |
88 | --- a/target/arm/op_helper.c | 125 | - default: |
89 | +++ b/target/arm/op_helper.c | 126 | - useridx = s->mmu_idx; |
90 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env) | 127 | - break; |
91 | "AArch64 EL%d PC 0x%" PRIx64 "\n", | 128 | + if (s->unpriv) { |
92 | cur_el, new_el, env->pc); | 129 | + /* |
130 | + * We have pre-computed the condition for AccType_UNPRIV. | ||
131 | + * Therefore we should never get here with a mmu_idx for | ||
132 | + * which we do not know the corresponding user mmu_idx. | ||
133 | + */ | ||
134 | + switch (useridx) { | ||
135 | + case ARMMMUIdx_E10_1: | ||
136 | + useridx = ARMMMUIdx_E10_0; | ||
137 | + break; | ||
138 | + case ARMMMUIdx_E20_2: | ||
139 | + useridx = ARMMMUIdx_E20_0; | ||
140 | + break; | ||
141 | + case ARMMMUIdx_SE10_1: | ||
142 | + useridx = ARMMMUIdx_SE10_0; | ||
143 | + break; | ||
144 | + default: | ||
145 | + g_assert_not_reached(); | ||
146 | + } | ||
93 | } | 147 | } |
94 | - aarch64_sve_change_el(env, cur_el, new_el); | 148 | return arm_to_core_mmu_idx(useridx); |
95 | + /* | 149 | } |
96 | + * Note that cur_el can never be 0. If new_el is 0, then | 150 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
97 | + * el0_a64 is return_to_aa64, else el0_a64 is ignored. | 151 | dc->pauth_active = FIELD_EX32(tb_flags, TBFLAG_A64, PAUTH_ACTIVE); |
98 | + */ | 152 | dc->bt = FIELD_EX32(tb_flags, TBFLAG_A64, BT); |
99 | + aarch64_sve_change_el(env, cur_el, new_el, return_to_aa64); | 153 | dc->btype = FIELD_EX32(tb_flags, TBFLAG_A64, BTYPE); |
100 | 154 | + dc->unpriv = FIELD_EX32(tb_flags, TBFLAG_A64, UNPRIV); | |
101 | qemu_mutex_lock_iothread(); | 155 | dc->vec_len = 0; |
102 | arm_call_el_change_hook(arm_env_get_cpu(env)); | 156 | dc->vec_stride = 0; |
157 | dc->cp_regs = arm_cpu->cp_regs; | ||
103 | -- | 158 | -- |
104 | 2.19.0 | 159 | 2.20.1 |
105 | 160 | ||
106 | 161 | diff view generated by jsdifflib |
1 | From: Aaron Lindsay <aclindsa@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | I previously fixed this for PMINTENSET_EL1, but missed these. | 3 | When VHE is enabled, the exception level below EL2 is not EL1, |
4 | but EL0, and so to identify the entry vector offset for exceptions | ||
5 | targeting EL2 we need to look at the width of EL0, not of EL1. | ||
4 | 6 | ||
5 | Signed-off-by: Aaron Lindsay <alindsay@codeaurora.org> | 7 | Tested-by: Alex Bennée <alex.bennee@linaro.org> |
6 | Signed-off-by: Aaron Lindsay <aclindsa@gmail.com> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20181010203735.27918-2-aclindsa@gmail.com | 10 | Message-id: 20200206105448.4726-37-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | target/arm/helper.c | 6 ++++-- | 13 | target/arm/helper.c | 9 +++++++-- |
12 | 1 file changed, 4 insertions(+), 2 deletions(-) | 14 | 1 file changed, 7 insertions(+), 2 deletions(-) |
13 | 15 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 18 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 19 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | 20 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) |
19 | .writefn = pmintenset_write, .raw_writefn = raw_write, | 21 | * immediately lower than the target level is using AArch32 or AArch64 |
20 | .resetvalue = 0x0 }, | 22 | */ |
21 | { .name = "PMINTENCLR", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 2, | 23 | bool is_aa64; |
22 | - .access = PL1_RW, .accessfn = access_tpm, .type = ARM_CP_ALIAS, | 24 | + uint64_t hcr; |
23 | + .access = PL1_RW, .accessfn = access_tpm, | 25 | |
24 | + .type = ARM_CP_ALIAS | ARM_CP_IO, | 26 | switch (new_el) { |
25 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten), | 27 | case 3: |
26 | .writefn = pmintenclr_write, }, | 28 | is_aa64 = (env->cp15.scr_el3 & SCR_RW) != 0; |
27 | { .name = "PMINTENCLR_EL1", .state = ARM_CP_STATE_AA64, | 29 | break; |
28 | .opc0 = 3, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 2, | 30 | case 2: |
29 | - .access = PL1_RW, .accessfn = access_tpm, .type = ARM_CP_ALIAS, | 31 | - is_aa64 = (env->cp15.hcr_el2 & HCR_RW) != 0; |
30 | + .access = PL1_RW, .accessfn = access_tpm, | 32 | - break; |
31 | + .type = ARM_CP_ALIAS | ARM_CP_IO, | 33 | + hcr = arm_hcr_el2_eff(env); |
32 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten), | 34 | + if ((hcr & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) { |
33 | .writefn = pmintenclr_write }, | 35 | + is_aa64 = (hcr & HCR_RW) != 0; |
34 | { .name = "CCSIDR", .state = ARM_CP_STATE_BOTH, | 36 | + break; |
37 | + } | ||
38 | + /* fall through */ | ||
39 | case 1: | ||
40 | is_aa64 = is_a64(env); | ||
41 | break; | ||
35 | -- | 42 | -- |
36 | 2.19.0 | 43 | 2.20.1 |
37 | 44 | ||
38 | 45 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add the ARM Cortex-A72. | 3 | Tested-by: Alex Bennée <alex.bennee@linaro.org> |
4 | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20181011021931.4249-11-edgar.iglesias@gmail.com | 6 | Message-id: 20200206105448.4726-38-richard.henderson@linaro.org |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 8 | --- |
9 | target/arm/cpu64.c | 66 +++++++++++++++++++++++++++++++++++++++++++--- | 9 | target/arm/cpu64.c | 1 + |
10 | 1 file changed, 63 insertions(+), 3 deletions(-) | 10 | 1 file changed, 1 insertion(+) |
11 | 11 | ||
12 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 12 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
13 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu64.c | 14 | --- a/target/arm/cpu64.c |
15 | +++ b/target/arm/cpu64.c | 15 | +++ b/target/arm/cpu64.c |
16 | @@ -XXX,XX +XXX,XX @@ static uint64_t a57_a53_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | 16 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
17 | } | 17 | t = cpu->isar.id_aa64mmfr1; |
18 | #endif | 18 | t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* HPD */ |
19 | 19 | t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); | |
20 | -static const ARMCPRegInfo cortex_a57_a53_cp_reginfo[] = { | 20 | + t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); |
21 | +static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | 21 | cpu->isar.id_aa64mmfr1 = t; |
22 | #ifndef CONFIG_USER_ONLY | 22 | |
23 | { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, | 23 | /* Replicate the same data to the 32-bit id registers. */ |
24 | .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, | ||
25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | ||
26 | cpu->gic_num_lrs = 4; | ||
27 | cpu->gic_vpribits = 5; | ||
28 | cpu->gic_vprebits = 5; | ||
29 | - define_arm_cp_regs(cpu, cortex_a57_a53_cp_reginfo); | ||
30 | + define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
31 | } | ||
32 | |||
33 | static void aarch64_a53_initfn(Object *obj) | ||
34 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | ||
35 | cpu->gic_num_lrs = 4; | ||
36 | cpu->gic_vpribits = 5; | ||
37 | cpu->gic_vprebits = 5; | ||
38 | - define_arm_cp_regs(cpu, cortex_a57_a53_cp_reginfo); | ||
39 | + define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
40 | +} | ||
41 | + | ||
42 | +static void aarch64_a72_initfn(Object *obj) | ||
43 | +{ | ||
44 | + ARMCPU *cpu = ARM_CPU(obj); | ||
45 | + | ||
46 | + cpu->dtb_compatible = "arm,cortex-a72"; | ||
47 | + set_feature(&cpu->env, ARM_FEATURE_V8); | ||
48 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); | ||
49 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
50 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
51 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); | ||
52 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
53 | + set_feature(&cpu->env, ARM_FEATURE_V8_AES); | ||
54 | + set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); | ||
55 | + set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | ||
56 | + set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | ||
57 | + set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
58 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
59 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
60 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
61 | + cpu->midr = 0x410fd083; | ||
62 | + cpu->revidr = 0x00000000; | ||
63 | + cpu->reset_fpsid = 0x41034080; | ||
64 | + cpu->mvfr0 = 0x10110222; | ||
65 | + cpu->mvfr1 = 0x12111111; | ||
66 | + cpu->mvfr2 = 0x00000043; | ||
67 | + cpu->ctr = 0x8444c004; | ||
68 | + cpu->reset_sctlr = 0x00c50838; | ||
69 | + cpu->id_pfr0 = 0x00000131; | ||
70 | + cpu->id_pfr1 = 0x00011011; | ||
71 | + cpu->id_dfr0 = 0x03010066; | ||
72 | + cpu->id_afr0 = 0x00000000; | ||
73 | + cpu->id_mmfr0 = 0x10201105; | ||
74 | + cpu->id_mmfr1 = 0x40000000; | ||
75 | + cpu->id_mmfr2 = 0x01260000; | ||
76 | + cpu->id_mmfr3 = 0x02102211; | ||
77 | + cpu->id_isar0 = 0x02101110; | ||
78 | + cpu->id_isar1 = 0x13112111; | ||
79 | + cpu->id_isar2 = 0x21232042; | ||
80 | + cpu->id_isar3 = 0x01112131; | ||
81 | + cpu->id_isar4 = 0x00011142; | ||
82 | + cpu->id_isar5 = 0x00011121; | ||
83 | + cpu->id_aa64pfr0 = 0x00002222; | ||
84 | + cpu->id_aa64dfr0 = 0x10305106; | ||
85 | + cpu->pmceid0 = 0x00000000; | ||
86 | + cpu->pmceid1 = 0x00000000; | ||
87 | + cpu->id_aa64isar0 = 0x00011120; | ||
88 | + cpu->id_aa64mmfr0 = 0x00001124; | ||
89 | + cpu->dbgdidr = 0x3516d000; | ||
90 | + cpu->clidr = 0x0a200023; | ||
91 | + cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */ | ||
92 | + cpu->ccsidr[1] = 0x201fe012; /* 48KB L1 icache */ | ||
93 | + cpu->ccsidr[2] = 0x707fe07a; /* 1MB L2 cache */ | ||
94 | + cpu->dcz_blocksize = 4; /* 64 bytes */ | ||
95 | + cpu->gic_num_lrs = 4; | ||
96 | + cpu->gic_vpribits = 5; | ||
97 | + cpu->gic_vprebits = 5; | ||
98 | + define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
99 | } | ||
100 | |||
101 | static void cpu_max_get_sve_vq(Object *obj, Visitor *v, const char *name, | ||
102 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMCPUInfo { | ||
103 | static const ARMCPUInfo aarch64_cpus[] = { | ||
104 | { .name = "cortex-a57", .initfn = aarch64_a57_initfn }, | ||
105 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, | ||
106 | + { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, | ||
107 | { .name = "max", .initfn = aarch64_max_initfn }, | ||
108 | { .name = NULL } | ||
109 | }; | ||
110 | -- | 24 | -- |
111 | 2.19.0 | 25 | 2.20.1 |
112 | 26 | ||
113 | 27 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | This inline function has one user in cpu.c, and need not be exposed | ||
4 | otherwise. Code movement only, with fixups for checkpatch. | ||
5 | |||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200206105448.4726-39-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/cpu.h | 111 ------------------------------------------- | ||
13 | target/arm/cpu.c | 119 +++++++++++++++++++++++++++++++++++++++++++++++ | ||
14 | 2 files changed, 119 insertions(+), 111 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/cpu.h | ||
19 | +++ b/target/arm/cpu.h | ||
20 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); | ||
21 | #define ARM_CPUID_TI915T 0x54029152 | ||
22 | #define ARM_CPUID_TI925T 0x54029252 | ||
23 | |||
24 | -static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
25 | - unsigned int target_el) | ||
26 | -{ | ||
27 | - CPUARMState *env = cs->env_ptr; | ||
28 | - unsigned int cur_el = arm_current_el(env); | ||
29 | - bool secure = arm_is_secure(env); | ||
30 | - bool pstate_unmasked; | ||
31 | - int8_t unmasked = 0; | ||
32 | - uint64_t hcr_el2; | ||
33 | - | ||
34 | - /* Don't take exceptions if they target a lower EL. | ||
35 | - * This check should catch any exceptions that would not be taken but left | ||
36 | - * pending. | ||
37 | - */ | ||
38 | - if (cur_el > target_el) { | ||
39 | - return false; | ||
40 | - } | ||
41 | - | ||
42 | - hcr_el2 = arm_hcr_el2_eff(env); | ||
43 | - | ||
44 | - switch (excp_idx) { | ||
45 | - case EXCP_FIQ: | ||
46 | - pstate_unmasked = !(env->daif & PSTATE_F); | ||
47 | - break; | ||
48 | - | ||
49 | - case EXCP_IRQ: | ||
50 | - pstate_unmasked = !(env->daif & PSTATE_I); | ||
51 | - break; | ||
52 | - | ||
53 | - case EXCP_VFIQ: | ||
54 | - if (secure || !(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { | ||
55 | - /* VFIQs are only taken when hypervized and non-secure. */ | ||
56 | - return false; | ||
57 | - } | ||
58 | - return !(env->daif & PSTATE_F); | ||
59 | - case EXCP_VIRQ: | ||
60 | - if (secure || !(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { | ||
61 | - /* VIRQs are only taken when hypervized and non-secure. */ | ||
62 | - return false; | ||
63 | - } | ||
64 | - return !(env->daif & PSTATE_I); | ||
65 | - default: | ||
66 | - g_assert_not_reached(); | ||
67 | - } | ||
68 | - | ||
69 | - /* Use the target EL, current execution state and SCR/HCR settings to | ||
70 | - * determine whether the corresponding CPSR bit is used to mask the | ||
71 | - * interrupt. | ||
72 | - */ | ||
73 | - if ((target_el > cur_el) && (target_el != 1)) { | ||
74 | - /* Exceptions targeting a higher EL may not be maskable */ | ||
75 | - if (arm_feature(env, ARM_FEATURE_AARCH64)) { | ||
76 | - /* 64-bit masking rules are simple: exceptions to EL3 | ||
77 | - * can't be masked, and exceptions to EL2 can only be | ||
78 | - * masked from Secure state. The HCR and SCR settings | ||
79 | - * don't affect the masking logic, only the interrupt routing. | ||
80 | - */ | ||
81 | - if (target_el == 3 || !secure) { | ||
82 | - unmasked = 1; | ||
83 | - } | ||
84 | - } else { | ||
85 | - /* The old 32-bit-only environment has a more complicated | ||
86 | - * masking setup. HCR and SCR bits not only affect interrupt | ||
87 | - * routing but also change the behaviour of masking. | ||
88 | - */ | ||
89 | - bool hcr, scr; | ||
90 | - | ||
91 | - switch (excp_idx) { | ||
92 | - case EXCP_FIQ: | ||
93 | - /* If FIQs are routed to EL3 or EL2 then there are cases where | ||
94 | - * we override the CPSR.F in determining if the exception is | ||
95 | - * masked or not. If neither of these are set then we fall back | ||
96 | - * to the CPSR.F setting otherwise we further assess the state | ||
97 | - * below. | ||
98 | - */ | ||
99 | - hcr = hcr_el2 & HCR_FMO; | ||
100 | - scr = (env->cp15.scr_el3 & SCR_FIQ); | ||
101 | - | ||
102 | - /* When EL3 is 32-bit, the SCR.FW bit controls whether the | ||
103 | - * CPSR.F bit masks FIQ interrupts when taken in non-secure | ||
104 | - * state. If SCR.FW is set then FIQs can be masked by CPSR.F | ||
105 | - * when non-secure but only when FIQs are only routed to EL3. | ||
106 | - */ | ||
107 | - scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); | ||
108 | - break; | ||
109 | - case EXCP_IRQ: | ||
110 | - /* When EL3 execution state is 32-bit, if HCR.IMO is set then | ||
111 | - * we may override the CPSR.I masking when in non-secure state. | ||
112 | - * The SCR.IRQ setting has already been taken into consideration | ||
113 | - * when setting the target EL, so it does not have a further | ||
114 | - * affect here. | ||
115 | - */ | ||
116 | - hcr = hcr_el2 & HCR_IMO; | ||
117 | - scr = false; | ||
118 | - break; | ||
119 | - default: | ||
120 | - g_assert_not_reached(); | ||
121 | - } | ||
122 | - | ||
123 | - if ((scr || hcr) && !secure) { | ||
124 | - unmasked = 1; | ||
125 | - } | ||
126 | - } | ||
127 | - } | ||
128 | - | ||
129 | - /* The PSTATE bits only mask the interrupt if we have not overriden the | ||
130 | - * ability above. | ||
131 | - */ | ||
132 | - return unmasked || pstate_unmasked; | ||
133 | -} | ||
134 | - | ||
135 | #define ARM_CPU_TYPE_SUFFIX "-" TYPE_ARM_CPU | ||
136 | #define ARM_CPU_TYPE_NAME(name) (name ARM_CPU_TYPE_SUFFIX) | ||
137 | #define CPU_RESOLVING_TYPE TYPE_ARM_CPU | ||
138 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
139 | index XXXXXXX..XXXXXXX 100644 | ||
140 | --- a/target/arm/cpu.c | ||
141 | +++ b/target/arm/cpu.c | ||
142 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
143 | arm_rebuild_hflags(env); | ||
144 | } | ||
145 | |||
146 | +static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
147 | + unsigned int target_el) | ||
148 | +{ | ||
149 | + CPUARMState *env = cs->env_ptr; | ||
150 | + unsigned int cur_el = arm_current_el(env); | ||
151 | + bool secure = arm_is_secure(env); | ||
152 | + bool pstate_unmasked; | ||
153 | + int8_t unmasked = 0; | ||
154 | + uint64_t hcr_el2; | ||
155 | + | ||
156 | + /* | ||
157 | + * Don't take exceptions if they target a lower EL. | ||
158 | + * This check should catch any exceptions that would not be taken | ||
159 | + * but left pending. | ||
160 | + */ | ||
161 | + if (cur_el > target_el) { | ||
162 | + return false; | ||
163 | + } | ||
164 | + | ||
165 | + hcr_el2 = arm_hcr_el2_eff(env); | ||
166 | + | ||
167 | + switch (excp_idx) { | ||
168 | + case EXCP_FIQ: | ||
169 | + pstate_unmasked = !(env->daif & PSTATE_F); | ||
170 | + break; | ||
171 | + | ||
172 | + case EXCP_IRQ: | ||
173 | + pstate_unmasked = !(env->daif & PSTATE_I); | ||
174 | + break; | ||
175 | + | ||
176 | + case EXCP_VFIQ: | ||
177 | + if (secure || !(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { | ||
178 | + /* VFIQs are only taken when hypervized and non-secure. */ | ||
179 | + return false; | ||
180 | + } | ||
181 | + return !(env->daif & PSTATE_F); | ||
182 | + case EXCP_VIRQ: | ||
183 | + if (secure || !(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { | ||
184 | + /* VIRQs are only taken when hypervized and non-secure. */ | ||
185 | + return false; | ||
186 | + } | ||
187 | + return !(env->daif & PSTATE_I); | ||
188 | + default: | ||
189 | + g_assert_not_reached(); | ||
190 | + } | ||
191 | + | ||
192 | + /* | ||
193 | + * Use the target EL, current execution state and SCR/HCR settings to | ||
194 | + * determine whether the corresponding CPSR bit is used to mask the | ||
195 | + * interrupt. | ||
196 | + */ | ||
197 | + if ((target_el > cur_el) && (target_el != 1)) { | ||
198 | + /* Exceptions targeting a higher EL may not be maskable */ | ||
199 | + if (arm_feature(env, ARM_FEATURE_AARCH64)) { | ||
200 | + /* | ||
201 | + * 64-bit masking rules are simple: exceptions to EL3 | ||
202 | + * can't be masked, and exceptions to EL2 can only be | ||
203 | + * masked from Secure state. The HCR and SCR settings | ||
204 | + * don't affect the masking logic, only the interrupt routing. | ||
205 | + */ | ||
206 | + if (target_el == 3 || !secure) { | ||
207 | + unmasked = 1; | ||
208 | + } | ||
209 | + } else { | ||
210 | + /* | ||
211 | + * The old 32-bit-only environment has a more complicated | ||
212 | + * masking setup. HCR and SCR bits not only affect interrupt | ||
213 | + * routing but also change the behaviour of masking. | ||
214 | + */ | ||
215 | + bool hcr, scr; | ||
216 | + | ||
217 | + switch (excp_idx) { | ||
218 | + case EXCP_FIQ: | ||
219 | + /* | ||
220 | + * If FIQs are routed to EL3 or EL2 then there are cases where | ||
221 | + * we override the CPSR.F in determining if the exception is | ||
222 | + * masked or not. If neither of these are set then we fall back | ||
223 | + * to the CPSR.F setting otherwise we further assess the state | ||
224 | + * below. | ||
225 | + */ | ||
226 | + hcr = hcr_el2 & HCR_FMO; | ||
227 | + scr = (env->cp15.scr_el3 & SCR_FIQ); | ||
228 | + | ||
229 | + /* | ||
230 | + * When EL3 is 32-bit, the SCR.FW bit controls whether the | ||
231 | + * CPSR.F bit masks FIQ interrupts when taken in non-secure | ||
232 | + * state. If SCR.FW is set then FIQs can be masked by CPSR.F | ||
233 | + * when non-secure but only when FIQs are only routed to EL3. | ||
234 | + */ | ||
235 | + scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); | ||
236 | + break; | ||
237 | + case EXCP_IRQ: | ||
238 | + /* | ||
239 | + * When EL3 execution state is 32-bit, if HCR.IMO is set then | ||
240 | + * we may override the CPSR.I masking when in non-secure state. | ||
241 | + * The SCR.IRQ setting has already been taken into consideration | ||
242 | + * when setting the target EL, so it does not have a further | ||
243 | + * affect here. | ||
244 | + */ | ||
245 | + hcr = hcr_el2 & HCR_IMO; | ||
246 | + scr = false; | ||
247 | + break; | ||
248 | + default: | ||
249 | + g_assert_not_reached(); | ||
250 | + } | ||
251 | + | ||
252 | + if ((scr || hcr) && !secure) { | ||
253 | + unmasked = 1; | ||
254 | + } | ||
255 | + } | ||
256 | + } | ||
257 | + | ||
258 | + /* | ||
259 | + * The PSTATE bits only mask the interrupt if we have not overriden the | ||
260 | + * ability above. | ||
261 | + */ | ||
262 | + return unmasked || pstate_unmasked; | ||
263 | +} | ||
264 | + | ||
265 | bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
266 | { | ||
267 | CPUClass *cc = CPU_GET_CLASS(cs); | ||
268 | -- | ||
269 | 2.20.1 | ||
270 | |||
271 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The missing nibble made it more difficult to read. | 3 | Avoid redundant computation of cpu state by passing it in |
4 | from the caller, which has already computed it for itself. | ||
4 | 5 | ||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20181008212205.17752-5-richard.henderson@linaro.org | 9 | Message-id: 20200206105448.4726-40-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/cpu.c | 2 +- | 12 | target/arm/cpu.c | 22 ++++++++++++---------- |
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 12 insertions(+), 10 deletions(-) |
12 | 14 | ||
13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 15 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.c | 17 | --- a/target/arm/cpu.c |
16 | +++ b/target/arm/cpu.c | 18 | +++ b/target/arm/cpu.c |
17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) | 19 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) |
18 | cpu->id_mmfr1 = 0x00000000; | 20 | } |
19 | cpu->id_mmfr2 = 0x01200000; | 21 | |
20 | cpu->id_mmfr3 = 0x0211; | 22 | static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, |
21 | - cpu->id_isar0 = 0x2101111; | 23 | - unsigned int target_el) |
22 | + cpu->id_isar0 = 0x02101111; | 24 | + unsigned int target_el, |
23 | cpu->id_isar1 = 0x13112111; | 25 | + unsigned int cur_el, bool secure, |
24 | cpu->id_isar2 = 0x21232141; | 26 | + uint64_t hcr_el2) |
25 | cpu->id_isar3 = 0x01112131; | 27 | { |
28 | CPUARMState *env = cs->env_ptr; | ||
29 | - unsigned int cur_el = arm_current_el(env); | ||
30 | - bool secure = arm_is_secure(env); | ||
31 | bool pstate_unmasked; | ||
32 | int8_t unmasked = 0; | ||
33 | - uint64_t hcr_el2; | ||
34 | |||
35 | /* | ||
36 | * Don't take exceptions if they target a lower EL. | ||
37 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
38 | return false; | ||
39 | } | ||
40 | |||
41 | - hcr_el2 = arm_hcr_el2_eff(env); | ||
42 | - | ||
43 | switch (excp_idx) { | ||
44 | case EXCP_FIQ: | ||
45 | pstate_unmasked = !(env->daif & PSTATE_F); | ||
46 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
47 | CPUARMState *env = cs->env_ptr; | ||
48 | uint32_t cur_el = arm_current_el(env); | ||
49 | bool secure = arm_is_secure(env); | ||
50 | + uint64_t hcr_el2 = arm_hcr_el2_eff(env); | ||
51 | uint32_t target_el; | ||
52 | uint32_t excp_idx; | ||
53 | bool ret = false; | ||
54 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
55 | if (interrupt_request & CPU_INTERRUPT_FIQ) { | ||
56 | excp_idx = EXCP_FIQ; | ||
57 | target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); | ||
58 | - if (arm_excp_unmasked(cs, excp_idx, target_el)) { | ||
59 | + if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
60 | + cur_el, secure, hcr_el2)) { | ||
61 | cs->exception_index = excp_idx; | ||
62 | env->exception.target_el = target_el; | ||
63 | cc->do_interrupt(cs); | ||
64 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
65 | if (interrupt_request & CPU_INTERRUPT_HARD) { | ||
66 | excp_idx = EXCP_IRQ; | ||
67 | target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); | ||
68 | - if (arm_excp_unmasked(cs, excp_idx, target_el)) { | ||
69 | + if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
70 | + cur_el, secure, hcr_el2)) { | ||
71 | cs->exception_index = excp_idx; | ||
72 | env->exception.target_el = target_el; | ||
73 | cc->do_interrupt(cs); | ||
74 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
75 | if (interrupt_request & CPU_INTERRUPT_VIRQ) { | ||
76 | excp_idx = EXCP_VIRQ; | ||
77 | target_el = 1; | ||
78 | - if (arm_excp_unmasked(cs, excp_idx, target_el)) { | ||
79 | + if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
80 | + cur_el, secure, hcr_el2)) { | ||
81 | cs->exception_index = excp_idx; | ||
82 | env->exception.target_el = target_el; | ||
83 | cc->do_interrupt(cs); | ||
84 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
85 | if (interrupt_request & CPU_INTERRUPT_VFIQ) { | ||
86 | excp_idx = EXCP_VFIQ; | ||
87 | target_el = 1; | ||
88 | - if (arm_excp_unmasked(cs, excp_idx, target_el)) { | ||
89 | + if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
90 | + cur_el, secure, hcr_el2)) { | ||
91 | cs->exception_index = excp_idx; | ||
92 | env->exception.target_el = target_el; | ||
93 | cc->do_interrupt(cs); | ||
26 | -- | 94 | -- |
27 | 2.19.0 | 95 | 2.20.1 |
28 | 96 | ||
29 | 97 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The incorrect value advertised only thumb2 div without arm div. | 3 | The value computed is fully boolean; using int8_t is odd. |
4 | 4 | ||
5 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20181008212205.17752-6-richard.henderson@linaro.org | 8 | Message-id: 20200206105448.4726-41-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/cpu.c | 5 ++++- | 11 | target/arm/cpu.c | 6 +++--- |
11 | 1 file changed, 4 insertions(+), 1 deletion(-) | 12 | 1 file changed, 3 insertions(+), 3 deletions(-) |
12 | 13 | ||
13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.c | 16 | --- a/target/arm/cpu.c |
16 | +++ b/target/arm/cpu.c | 17 | +++ b/target/arm/cpu.c |
17 | @@ -XXX,XX +XXX,XX @@ static void cortex_a7_initfn(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, |
18 | cpu->id_mmfr1 = 0x40000000; | 19 | { |
19 | cpu->id_mmfr2 = 0x01240000; | 20 | CPUARMState *env = cs->env_ptr; |
20 | cpu->id_mmfr3 = 0x02102211; | 21 | bool pstate_unmasked; |
21 | - cpu->id_isar0 = 0x01101110; | 22 | - int8_t unmasked = 0; |
22 | + /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but | 23 | + bool unmasked = false; |
23 | + * table 4-41 gives 0x02101110, which includes the arm div insns. | 24 | |
24 | + */ | 25 | /* |
25 | + cpu->id_isar0 = 0x02101110; | 26 | * Don't take exceptions if they target a lower EL. |
26 | cpu->id_isar1 = 0x13112111; | 27 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, |
27 | cpu->id_isar2 = 0x21232041; | 28 | * don't affect the masking logic, only the interrupt routing. |
28 | cpu->id_isar3 = 0x11112131; | 29 | */ |
30 | if (target_el == 3 || !secure) { | ||
31 | - unmasked = 1; | ||
32 | + unmasked = true; | ||
33 | } | ||
34 | } else { | ||
35 | /* | ||
36 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
37 | } | ||
38 | |||
39 | if ((scr || hcr) && !secure) { | ||
40 | - unmasked = 1; | ||
41 | + unmasked = true; | ||
42 | } | ||
43 | } | ||
44 | } | ||
29 | -- | 45 | -- |
30 | 2.19.0 | 46 | 2.20.1 |
31 | 47 | ||
32 | 48 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | The fall through organization of this function meant that we | ||
4 | would raise an interrupt, then might overwrite that with another. | ||
5 | Since interrupt prioritization is IMPLEMENTATION DEFINED, we | ||
6 | can recognize these in any order we choose. | ||
7 | |||
8 | Unify the code to raise the interrupt in a block at the end. | ||
9 | |||
10 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20200206105448.4726-42-richard.henderson@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | target/arm/cpu.c | 30 ++++++++++++------------------ | ||
17 | 1 file changed, 12 insertions(+), 18 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/cpu.c | ||
22 | +++ b/target/arm/cpu.c | ||
23 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
24 | uint64_t hcr_el2 = arm_hcr_el2_eff(env); | ||
25 | uint32_t target_el; | ||
26 | uint32_t excp_idx; | ||
27 | - bool ret = false; | ||
28 | + | ||
29 | + /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ | ||
30 | |||
31 | if (interrupt_request & CPU_INTERRUPT_FIQ) { | ||
32 | excp_idx = EXCP_FIQ; | ||
33 | target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); | ||
34 | if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
35 | cur_el, secure, hcr_el2)) { | ||
36 | - cs->exception_index = excp_idx; | ||
37 | - env->exception.target_el = target_el; | ||
38 | - cc->do_interrupt(cs); | ||
39 | - ret = true; | ||
40 | + goto found; | ||
41 | } | ||
42 | } | ||
43 | if (interrupt_request & CPU_INTERRUPT_HARD) { | ||
44 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
45 | target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); | ||
46 | if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
47 | cur_el, secure, hcr_el2)) { | ||
48 | - cs->exception_index = excp_idx; | ||
49 | - env->exception.target_el = target_el; | ||
50 | - cc->do_interrupt(cs); | ||
51 | - ret = true; | ||
52 | + goto found; | ||
53 | } | ||
54 | } | ||
55 | if (interrupt_request & CPU_INTERRUPT_VIRQ) { | ||
56 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
57 | target_el = 1; | ||
58 | if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
59 | cur_el, secure, hcr_el2)) { | ||
60 | - cs->exception_index = excp_idx; | ||
61 | - env->exception.target_el = target_el; | ||
62 | - cc->do_interrupt(cs); | ||
63 | - ret = true; | ||
64 | + goto found; | ||
65 | } | ||
66 | } | ||
67 | if (interrupt_request & CPU_INTERRUPT_VFIQ) { | ||
68 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
69 | target_el = 1; | ||
70 | if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
71 | cur_el, secure, hcr_el2)) { | ||
72 | - cs->exception_index = excp_idx; | ||
73 | - env->exception.target_el = target_el; | ||
74 | - cc->do_interrupt(cs); | ||
75 | - ret = true; | ||
76 | + goto found; | ||
77 | } | ||
78 | } | ||
79 | + return false; | ||
80 | |||
81 | - return ret; | ||
82 | + found: | ||
83 | + cs->exception_index = excp_idx; | ||
84 | + env->exception.target_el = target_el; | ||
85 | + cc->do_interrupt(cs); | ||
86 | + return true; | ||
87 | } | ||
88 | |||
89 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
90 | -- | ||
91 | 2.20.1 | ||
92 | |||
93 | diff view generated by jsdifflib |
1 | Add a new Coccinelle script which replaces uses of the inplace | 1 | From: Rene Stange <rsta2@o2online.de> |
---|---|---|---|
2 | byteswapping functions *_to_cpus() and cpu_to_*s() with their | ||
3 | not-in-place equivalents. This is useful for where the swapping | ||
4 | is done on members of a packed struct -- taking the address | ||
5 | of the member to pass it to an inplace function is undefined | ||
6 | behaviour in C. | ||
7 | 2 | ||
3 | In TD (two dimensions) DMA mode ylen has to be increased by one after | ||
4 | reading it from the TXFR_LEN register, because a value of zero has to | ||
5 | result in one run through of the ylen loop. This has been tested on a | ||
6 | real Raspberry Pi 3 Model B+. In the previous implementation the ylen | ||
7 | loop was not passed at all for a value of zero. | ||
8 | |||
9 | Signed-off-by: Rene Stange <rsta2@o2online.de> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Eric Blake <eblake@redhat.com> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20181009181612.10633-1-peter.maydell@linaro.org | ||
12 | --- | 12 | --- |
13 | scripts/coccinelle/inplace-byteswaps.cocci | 65 ++++++++++++++++++++++ | 13 | hw/dma/bcm2835_dma.c | 4 ++-- |
14 | 1 file changed, 65 insertions(+) | 14 | 1 file changed, 2 insertions(+), 2 deletions(-) |
15 | create mode 100644 scripts/coccinelle/inplace-byteswaps.cocci | ||
16 | 15 | ||
17 | diff --git a/scripts/coccinelle/inplace-byteswaps.cocci b/scripts/coccinelle/inplace-byteswaps.cocci | 16 | diff --git a/hw/dma/bcm2835_dma.c b/hw/dma/bcm2835_dma.c |
18 | new file mode 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | index XXXXXXX..XXXXXXX | 18 | --- a/hw/dma/bcm2835_dma.c |
20 | --- /dev/null | 19 | +++ b/hw/dma/bcm2835_dma.c |
21 | +++ b/scripts/coccinelle/inplace-byteswaps.cocci | 20 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_dma_update(BCM2835DMAState *s, unsigned c) |
22 | @@ -XXX,XX +XXX,XX @@ | 21 | ch->stride = ldl_le_phys(&s->dma_as, ch->conblk_ad + 16); |
23 | +// Replace uses of in-place byteswapping functions with calls to the | 22 | ch->nextconbk = ldl_le_phys(&s->dma_as, ch->conblk_ad + 20); |
24 | +// equivalent not-in-place functions. This is necessary to avoid | 23 | |
25 | +// undefined behaviour if the expression being swapped is a field in a | 24 | + ylen = 1; |
26 | +// packed struct. | 25 | if (ch->ti & BCM2708_DMA_TDMODE) { |
27 | + | 26 | /* 2D transfer mode */ |
28 | +@@ | 27 | - ylen = (ch->txfr_len >> 16) & 0x3fff; |
29 | +expression E; | 28 | + ylen += (ch->txfr_len >> 16) & 0x3fff; |
30 | +@@ | 29 | xlen = ch->txfr_len & 0xffff; |
31 | +-be16_to_cpus(&E); | 30 | dst_stride = ch->stride >> 16; |
32 | ++E = be16_to_cpu(E); | 31 | src_stride = ch->stride & 0xffff; |
33 | +@@ | 32 | } else { |
34 | +expression E; | 33 | - ylen = 1; |
35 | +@@ | 34 | xlen = ch->txfr_len; |
36 | +-be32_to_cpus(&E); | 35 | dst_stride = 0; |
37 | ++E = be32_to_cpu(E); | 36 | src_stride = 0; |
38 | +@@ | ||
39 | +expression E; | ||
40 | +@@ | ||
41 | +-be64_to_cpus(&E); | ||
42 | ++E = be64_to_cpu(E); | ||
43 | +@@ | ||
44 | +expression E; | ||
45 | +@@ | ||
46 | +-cpu_to_be16s(&E); | ||
47 | ++E = cpu_to_be16(E); | ||
48 | +@@ | ||
49 | +expression E; | ||
50 | +@@ | ||
51 | +-cpu_to_be32s(&E); | ||
52 | ++E = cpu_to_be32(E); | ||
53 | +@@ | ||
54 | +expression E; | ||
55 | +@@ | ||
56 | +-cpu_to_be64s(&E); | ||
57 | ++E = cpu_to_be64(E); | ||
58 | +@@ | ||
59 | +expression E; | ||
60 | +@@ | ||
61 | +-le16_to_cpus(&E); | ||
62 | ++E = le16_to_cpu(E); | ||
63 | +@@ | ||
64 | +expression E; | ||
65 | +@@ | ||
66 | +-le32_to_cpus(&E); | ||
67 | ++E = le32_to_cpu(E); | ||
68 | +@@ | ||
69 | +expression E; | ||
70 | +@@ | ||
71 | +-le64_to_cpus(&E); | ||
72 | ++E = le64_to_cpu(E); | ||
73 | +@@ | ||
74 | +expression E; | ||
75 | +@@ | ||
76 | +-cpu_to_le16s(&E); | ||
77 | ++E = cpu_to_le16(E); | ||
78 | +@@ | ||
79 | +expression E; | ||
80 | +@@ | ||
81 | +-cpu_to_le32s(&E); | ||
82 | ++E = cpu_to_le32(E); | ||
83 | +@@ | ||
84 | +expression E; | ||
85 | +@@ | ||
86 | +-cpu_to_le64s(&E); | ||
87 | ++E = cpu_to_le64(E); | ||
88 | -- | 37 | -- |
89 | 2.19.0 | 38 | 2.20.1 |
90 | 39 | ||
91 | 40 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Rene Stange <rsta2@o2online.de> |
---|---|---|---|
2 | 2 | ||
3 | Announce 64bit addressing support. | 3 | TD (two dimensions) DMA mode did not work, because the xlen variable |
4 | has not been re-initialized before each additional ylen run through | ||
5 | in bcm2835_dma_update(). Fix it. | ||
4 | 6 | ||
5 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Signed-off-by: Rene Stange <rsta2@o2online.de> |
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
7 | Message-id: 20181011021931.4249-9-edgar.iglesias@gmail.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | hw/net/cadence_gem.c | 3 ++- | 11 | hw/dma/bcm2835_dma.c | 4 +++- |
11 | 1 file changed, 2 insertions(+), 1 deletion(-) | 12 | 1 file changed, 3 insertions(+), 1 deletion(-) |
12 | 13 | ||
13 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 14 | diff --git a/hw/dma/bcm2835_dma.c b/hw/dma/bcm2835_dma.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/net/cadence_gem.c | 16 | --- a/hw/dma/bcm2835_dma.c |
16 | +++ b/hw/net/cadence_gem.c | 17 | +++ b/hw/dma/bcm2835_dma.c |
17 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ |
18 | #define GEM_DESCONF4 (0x0000028C/4) | 19 | static void bcm2835_dma_update(BCM2835DMAState *s, unsigned c) |
19 | #define GEM_DESCONF5 (0x00000290/4) | 20 | { |
20 | #define GEM_DESCONF6 (0x00000294/4) | 21 | BCM2835DMAChan *ch = &s->chan[c]; |
21 | +#define GEM_DESCONF6_64B_MASK (1U << 23) | 22 | - uint32_t data, xlen, ylen; |
22 | #define GEM_DESCONF7 (0x00000298/4) | 23 | + uint32_t data, xlen, xlen_td, ylen; |
23 | 24 | int16_t dst_stride, src_stride; | |
24 | #define GEM_INT_Q1_STATUS (0x00000400 / 4) | 25 | |
25 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | 26 | if (!(s->enable & (1 << c))) { |
26 | s->regs[GEM_DESCONF] = 0x02500111; | 27 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_dma_update(BCM2835DMAState *s, unsigned c) |
27 | s->regs[GEM_DESCONF2] = 0x2ab13fff; | 28 | dst_stride = 0; |
28 | s->regs[GEM_DESCONF5] = 0x002f2045; | 29 | src_stride = 0; |
29 | - s->regs[GEM_DESCONF6] = 0x0; | 30 | } |
30 | + s->regs[GEM_DESCONF6] = GEM_DESCONF6_64B_MASK; | 31 | + xlen_td = xlen; |
31 | 32 | ||
32 | queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1); | 33 | while (ylen != 0) { |
33 | s->regs[GEM_DESCONF6] |= queues_mask; | 34 | /* Normal transfer mode */ |
35 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_dma_update(BCM2835DMAState *s, unsigned c) | ||
36 | if (--ylen != 0) { | ||
37 | ch->source_ad += src_stride; | ||
38 | ch->dest_ad += dst_stride; | ||
39 | + xlen = xlen_td; | ||
40 | } | ||
41 | } | ||
42 | ch->cs |= BCM2708_DMA_END; | ||
34 | -- | 43 | -- |
35 | 2.19.0 | 44 | 2.20.1 |
36 | 45 | ||
37 | 46 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Disable the Timestamping Unit feature bit since QEMU does not | 3 | The bold text sounds like 'knock knock'. Only bolding the |
4 | yet support it. This allows guest SW to correctly probe for | 4 | second 'not' makes it easier to read. |
5 | its existance. | ||
6 | 5 | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | Fixes: dea101a1ae |
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
9 | Message-id: 20181011021931.4249-2-edgar.iglesias@gmail.com | 8 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
9 | Message-id: 20200206225148.23923-1-philmd@redhat.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | hw/net/cadence_gem.c | 2 +- | 12 | docs/arm-cpu-features.rst | 2 +- |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 14 | ||
15 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 15 | diff --git a/docs/arm-cpu-features.rst b/docs/arm-cpu-features.rst |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/net/cadence_gem.c | 17 | --- a/docs/arm-cpu-features.rst |
18 | +++ b/hw/net/cadence_gem.c | 18 | +++ b/docs/arm-cpu-features.rst |
19 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | 19 | @@ -XXX,XX +XXX,XX @@ the list of KVM VCPU features and their descriptions. |
20 | s->regs[GEM_MODID] = s->revision; | 20 | |
21 | s->regs[GEM_DESCONF] = 0x02500111; | 21 | kvm-no-adjvtime By default kvm-no-adjvtime is disabled. This |
22 | s->regs[GEM_DESCONF2] = 0x2ab13fff; | 22 | means that by default the virtual time |
23 | - s->regs[GEM_DESCONF5] = 0x002f2145; | 23 | - adjustment is enabled (vtime is *not not* |
24 | + s->regs[GEM_DESCONF5] = 0x002f2045; | 24 | + adjustment is enabled (vtime is not *not* |
25 | s->regs[GEM_DESCONF6] = 0x00000200; | 25 | adjusted). |
26 | 26 | ||
27 | /* Set MAC address */ | 27 | When virtual time adjustment is enabled each |
28 | -- | 28 | -- |
29 | 2.19.0 | 29 | 2.20.1 |
30 | 30 | ||
31 | 31 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Pan Nengyuan <pannengyuan@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Add support for selecting the Memory Region that the GEM | 3 | There is a memory leak when we call 'device_list_properties' with typename = armv7m_systick. It's easy to reproduce as follow: |
4 | will do DMA to. | ||
5 | 4 | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 5 | virsh qemu-monitor-command vm1 --pretty '{"execute": "device-list-properties", "arguments": {"typename": "armv7m_systick"}}' |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | |
8 | Message-id: 20181011021931.4249-7-edgar.iglesias@gmail.com | 7 | This patch delay timer_new to fix this memleaks. |
8 | |||
9 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
10 | Signed-off-by: Pan Nengyuan <pannengyuan@huawei.com> | ||
11 | Message-id: 20200205070659.22488-2-pannengyuan@huawei.com | ||
12 | Cc: qemu-arm@nongnu.org | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 15 | --- |
11 | include/hw/net/cadence_gem.h | 2 ++ | 16 | hw/timer/armv7m_systick.c | 6 ++++++ |
12 | hw/net/cadence_gem.c | 59 ++++++++++++++++++++++-------------- | 17 | 1 file changed, 6 insertions(+) |
13 | 2 files changed, 39 insertions(+), 22 deletions(-) | ||
14 | 18 | ||
15 | diff --git a/include/hw/net/cadence_gem.h b/include/hw/net/cadence_gem.h | 19 | diff --git a/hw/timer/armv7m_systick.c b/hw/timer/armv7m_systick.c |
16 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/net/cadence_gem.h | 21 | --- a/hw/timer/armv7m_systick.c |
18 | +++ b/include/hw/net/cadence_gem.h | 22 | +++ b/hw/timer/armv7m_systick.c |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct CadenceGEMState { | 23 | @@ -XXX,XX +XXX,XX @@ static void systick_instance_init(Object *obj) |
20 | 24 | memory_region_init_io(&s->iomem, obj, &systick_ops, s, "systick", 0xe0); | |
21 | /*< public >*/ | 25 | sysbus_init_mmio(sbd, &s->iomem); |
22 | MemoryRegion iomem; | 26 | sysbus_init_irq(sbd, &s->irq); |
23 | + MemoryRegion *dma_mr; | 27 | +} |
24 | + AddressSpace dma_as; | ||
25 | NICState *nic; | ||
26 | NICConf conf; | ||
27 | qemu_irq irq[MAX_PRIORITY_QUEUES]; | ||
28 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/net/cadence_gem.c | ||
31 | +++ b/hw/net/cadence_gem.c | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | #include "hw/net/cadence_gem.h" | ||
34 | #include "qapi/error.h" | ||
35 | #include "qemu/log.h" | ||
36 | +#include "sysemu/dma.h" | ||
37 | #include "net/checksum.h" | ||
38 | |||
39 | #ifdef CADENCE_GEM_ERR_DEBUG | ||
40 | @@ -XXX,XX +XXX,XX @@ static void gem_get_rx_desc(CadenceGEMState *s, int q) | ||
41 | { | ||
42 | DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr[q]); | ||
43 | /* read current descriptor */ | ||
44 | - cpu_physical_memory_read(s->rx_desc_addr[q], | ||
45 | - (uint8_t *)s->rx_desc[q], | ||
46 | - sizeof(uint32_t) * gem_get_desc_len(s, true)); | ||
47 | + address_space_read(&s->dma_as, s->rx_desc_addr[q], MEMTXATTRS_UNSPECIFIED, | ||
48 | + (uint8_t *)s->rx_desc[q], | ||
49 | + sizeof(uint32_t) * gem_get_desc_len(s, true)); | ||
50 | |||
51 | /* Descriptor owned by software ? */ | ||
52 | if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { | ||
53 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
54 | rx_desc_get_buffer(s->rx_desc[q])); | ||
55 | |||
56 | /* Copy packet data to emulated DMA buffer */ | ||
57 | - cpu_physical_memory_write(rx_desc_get_buffer(s, s->rx_desc[q]) + | ||
58 | + address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) + | ||
59 | rxbuf_offset, | ||
60 | - rxbuf_ptr, | ||
61 | - MIN(bytes_to_copy, rxbufsize)); | ||
62 | + MEMTXATTRS_UNSPECIFIED, rxbuf_ptr, | ||
63 | + MIN(bytes_to_copy, rxbufsize)); | ||
64 | rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); | ||
65 | bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); | ||
66 | |||
67 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
68 | } | ||
69 | |||
70 | /* Descriptor write-back. */ | ||
71 | - cpu_physical_memory_write(s->rx_desc_addr[q], | ||
72 | - (uint8_t *)s->rx_desc[q], | ||
73 | - sizeof(uint32_t) * gem_get_desc_len(s, true)); | ||
74 | + address_space_write(&s->dma_as, s->rx_desc_addr[q], | ||
75 | + MEMTXATTRS_UNSPECIFIED, | ||
76 | + (uint8_t *)s->rx_desc[q], | ||
77 | + sizeof(uint32_t) * gem_get_desc_len(s, true)); | ||
78 | |||
79 | /* Next descriptor */ | ||
80 | if (rx_desc_get_wrap(s->rx_desc[q])) { | ||
81 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
82 | packet_desc_addr = s->tx_desc_addr[q]; | ||
83 | |||
84 | DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); | ||
85 | - cpu_physical_memory_read(packet_desc_addr, | ||
86 | - (uint8_t *)desc, | ||
87 | - sizeof(uint32_t) * gem_get_desc_len(s, false)); | ||
88 | + address_space_read(&s->dma_as, packet_desc_addr, | ||
89 | + MEMTXATTRS_UNSPECIFIED, (uint8_t *)desc, | ||
90 | + sizeof(uint32_t) * gem_get_desc_len(s, false)); | ||
91 | /* Handle all descriptors owned by hardware */ | ||
92 | while (tx_desc_get_used(desc) == 0) { | ||
93 | |||
94 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
95 | /* Gather this fragment of the packet from "dma memory" to our | ||
96 | * contig buffer. | ||
97 | */ | ||
98 | - cpu_physical_memory_read(tx_desc_get_buffer(s, desc), p, | ||
99 | - tx_desc_get_length(desc)); | ||
100 | + address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc), | ||
101 | + MEMTXATTRS_UNSPECIFIED, | ||
102 | + p, tx_desc_get_length(desc)); | ||
103 | p += tx_desc_get_length(desc); | ||
104 | total_bytes += tx_desc_get_length(desc); | ||
105 | |||
106 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
107 | /* Modify the 1st descriptor of this packet to be owned by | ||
108 | * the processor. | ||
109 | */ | ||
110 | - cpu_physical_memory_read(s->tx_desc_addr[q], | ||
111 | - (uint8_t *)desc_first, | ||
112 | - sizeof(desc_first)); | ||
113 | + address_space_read(&s->dma_as, s->tx_desc_addr[q], | ||
114 | + MEMTXATTRS_UNSPECIFIED, | ||
115 | + (uint8_t *)desc_first, | ||
116 | + sizeof(desc_first)); | ||
117 | tx_desc_set_used(desc_first); | ||
118 | - cpu_physical_memory_write(s->tx_desc_addr[q], | ||
119 | - (uint8_t *)desc_first, | ||
120 | - sizeof(desc_first)); | ||
121 | + address_space_write(&s->dma_as, s->tx_desc_addr[q], | ||
122 | + MEMTXATTRS_UNSPECIFIED, | ||
123 | + (uint8_t *)desc_first, | ||
124 | + sizeof(desc_first)); | ||
125 | /* Advance the hardware current descriptor past this packet */ | ||
126 | if (tx_desc_get_wrap(desc)) { | ||
127 | s->tx_desc_addr[q] = s->regs[GEM_TXQBASE]; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
129 | packet_desc_addr += 4 * gem_get_desc_len(s, false); | ||
130 | } | ||
131 | DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); | ||
132 | - cpu_physical_memory_read(packet_desc_addr, (uint8_t *)desc, | ||
133 | - sizeof(uint32_t) * gem_get_desc_len(s, false)); | ||
134 | + address_space_read(&s->dma_as, packet_desc_addr, | ||
135 | + MEMTXATTRS_UNSPECIFIED, (uint8_t *)desc, | ||
136 | + sizeof(uint32_t) * gem_get_desc_len(s, false)); | ||
137 | } | ||
138 | |||
139 | if (tx_desc_get_used(desc)) { | ||
140 | @@ -XXX,XX +XXX,XX @@ static void gem_realize(DeviceState *dev, Error **errp) | ||
141 | CadenceGEMState *s = CADENCE_GEM(dev); | ||
142 | int i; | ||
143 | |||
144 | + address_space_init(&s->dma_as, | ||
145 | + s->dma_mr ? s->dma_mr : get_system_memory(), "dma"); | ||
146 | + | 28 | + |
147 | if (s->num_priority_queues == 0 || | 29 | +static void systick_realize(DeviceState *dev, Error **errp) |
148 | s->num_priority_queues > MAX_PRIORITY_QUEUES) { | 30 | +{ |
149 | error_setg(errp, "Invalid num-priority-queues value: %" PRIx8, | 31 | + SysTickState *s = SYSTICK(dev); |
150 | @@ -XXX,XX +XXX,XX @@ static void gem_init(Object *obj) | 32 | s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, systick_timer_tick, s); |
151 | "enet", sizeof(s->regs)); | ||
152 | |||
153 | sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
154 | + | ||
155 | + object_property_add_link(obj, "dma", TYPE_MEMORY_REGION, | ||
156 | + (Object **)&s->dma_mr, | ||
157 | + qdev_prop_allow_set_link_before_realize, | ||
158 | + OBJ_PROP_LINK_STRONG, | ||
159 | + &error_abort); | ||
160 | } | 33 | } |
161 | 34 | ||
162 | static const VMStateDescription vmstate_cadence_gem = { | 35 | @@ -XXX,XX +XXX,XX @@ static void systick_class_init(ObjectClass *klass, void *data) |
36 | |||
37 | dc->vmsd = &vmstate_systick; | ||
38 | dc->reset = systick_reset; | ||
39 | + dc->realize = systick_realize; | ||
40 | } | ||
41 | |||
42 | static const TypeInfo armv7m_systick_info = { | ||
163 | -- | 43 | -- |
164 | 2.19.0 | 44 | 2.20.1 |
165 | 45 | ||
166 | 46 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Pan Nengyuan <pannengyuan@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Add macro with max number of DMA descriptor words. | 3 | There is a memory leak when we call 'device_list_properties' with typename = stm32f2xx_timer. It's easy to reproduce as follow: |
4 | No functional change. | ||
5 | 4 | ||
5 | virsh qemu-monitor-command vm1 --pretty '{"execute": "device-list-properties", "arguments": {"typename": "stm32f2xx_timer"}}' | ||
6 | |||
7 | This patch delay timer_new to fix this memleaks. | ||
8 | |||
9 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
10 | Signed-off-by: Pan Nengyuan <pannengyuan@huawei.com> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 12 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 13 | Message-id: 20200205070659.22488-3-pannengyuan@huawei.com |
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 14 | Cc: Alistair Francis <alistair@alistair23.me> |
9 | Message-id: 20181011021931.4249-5-edgar.iglesias@gmail.com | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 17 | --- |
12 | include/hw/net/cadence_gem.h | 5 ++++- | 18 | hw/timer/stm32f2xx_timer.c | 5 +++++ |
13 | hw/net/cadence_gem.c | 4 ++-- | 19 | 1 file changed, 5 insertions(+) |
14 | 2 files changed, 6 insertions(+), 3 deletions(-) | ||
15 | 20 | ||
16 | diff --git a/include/hw/net/cadence_gem.h b/include/hw/net/cadence_gem.h | 21 | diff --git a/hw/timer/stm32f2xx_timer.c b/hw/timer/stm32f2xx_timer.c |
17 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/net/cadence_gem.h | 23 | --- a/hw/timer/stm32f2xx_timer.c |
19 | +++ b/include/hw/net/cadence_gem.h | 24 | +++ b/hw/timer/stm32f2xx_timer.c |
20 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ static void stm32f2xx_timer_init(Object *obj) |
21 | 26 | memory_region_init_io(&s->iomem, obj, &stm32f2xx_timer_ops, s, | |
22 | #define CADENCE_GEM_MAXREG (0x00000800 / 4) /* Last valid GEM address */ | 27 | "stm32f2xx_timer", 0x400); |
23 | 28 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | |
24 | +/* Max number of words in a DMA descriptor. */ | 29 | +} |
25 | +#define DESC_MAX_NUM_WORDS 2 | 30 | |
26 | + | 31 | +static void stm32f2xx_timer_realize(DeviceState *dev, Error **errp) |
27 | #define MAX_PRIORITY_QUEUES 8 | 32 | +{ |
28 | #define MAX_TYPE1_SCREENERS 16 | 33 | + STM32F2XXTimerState *s = STM32F2XXTIMER(dev); |
29 | #define MAX_TYPE2_SCREENERS 16 | 34 | s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, stm32f2xx_timer_interrupt, s); |
30 | @@ -XXX,XX +XXX,XX @@ typedef struct CadenceGEMState { | 35 | } |
31 | 36 | ||
32 | uint8_t can_rx_state; /* Debug only */ | 37 | @@ -XXX,XX +XXX,XX @@ static void stm32f2xx_timer_class_init(ObjectClass *klass, void *data) |
33 | 38 | dc->reset = stm32f2xx_timer_reset; | |
34 | - uint32_t rx_desc[MAX_PRIORITY_QUEUES][2]; | 39 | device_class_set_props(dc, stm32f2xx_timer_properties); |
35 | + uint32_t rx_desc[MAX_PRIORITY_QUEUES][DESC_MAX_NUM_WORDS]; | 40 | dc->vmsd = &vmstate_stm32f2xx_timer; |
36 | 41 | + dc->realize = stm32f2xx_timer_realize; | |
37 | bool sar_active[4]; | 42 | } |
38 | } CadenceGEMState; | 43 | |
39 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 44 | static const TypeInfo stm32f2xx_timer_info = { |
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/net/cadence_gem.c | ||
42 | +++ b/hw/net/cadence_gem.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, | ||
44 | */ | ||
45 | static void gem_transmit(CadenceGEMState *s) | ||
46 | { | ||
47 | - uint32_t desc[2]; | ||
48 | + uint32_t desc[DESC_MAX_NUM_WORDS]; | ||
49 | hwaddr packet_desc_addr; | ||
50 | uint8_t tx_packet[2048]; | ||
51 | uint8_t *p; | ||
52 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
53 | |||
54 | /* Last descriptor for this packet; hand the whole thing off */ | ||
55 | if (tx_desc_get_last(desc)) { | ||
56 | - uint32_t desc_first[2]; | ||
57 | + uint32_t desc_first[DESC_MAX_NUM_WORDS]; | ||
58 | |||
59 | /* Modify the 1st descriptor of this packet to be owned by | ||
60 | * the processor. | ||
61 | -- | 45 | -- |
62 | 2.19.0 | 46 | 2.20.1 |
63 | 47 | ||
64 | 48 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Pan Nengyuan <pannengyuan@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Announce the availability of the various priority queues. | 3 | There is a memory leak when we call 'device_list_properties' with typename = stellaris-gptm. It's easy to reproduce as follow: |
4 | This fixes an issue where guest kernels would miss to | ||
5 | configure secondary queues due to inproper feature bits. | ||
6 | 4 | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 5 | virsh qemu-monitor-command vm1 --pretty '{"execute": "device-list-properties", "arguments": {"typename": "stellaris-gptm"}}' |
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 6 | |
9 | Message-id: 20181011021931.4249-3-edgar.iglesias@gmail.com | 7 | This patch delay timer_new in realize to fix it. |
8 | |||
9 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
10 | Signed-off-by: Pan Nengyuan <pannengyuan@huawei.com> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20200205070659.22488-4-pannengyuan@huawei.com | ||
13 | Cc: qemu-arm@nongnu.org | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 16 | --- |
12 | hw/net/cadence_gem.c | 6 +++++- | 17 | hw/arm/stellaris.c | 7 ++++++- |
13 | 1 file changed, 5 insertions(+), 1 deletion(-) | 18 | 1 file changed, 6 insertions(+), 1 deletion(-) |
14 | 19 | ||
15 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 20 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
16 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/net/cadence_gem.c | 22 | --- a/hw/arm/stellaris.c |
18 | +++ b/hw/net/cadence_gem.c | 23 | +++ b/hw/arm/stellaris.c |
19 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | 24 | @@ -XXX,XX +XXX,XX @@ static void stellaris_gptm_init(Object *obj) |
20 | int i; | 25 | sysbus_init_mmio(sbd, &s->iomem); |
21 | CadenceGEMState *s = CADENCE_GEM(d); | 26 | |
22 | const uint8_t *a; | 27 | s->opaque[0] = s->opaque[1] = s; |
23 | + uint32_t queues_mask; | 28 | +} |
24 | |||
25 | DB_PRINT("\n"); | ||
26 | |||
27 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | ||
28 | s->regs[GEM_DESCONF] = 0x02500111; | ||
29 | s->regs[GEM_DESCONF2] = 0x2ab13fff; | ||
30 | s->regs[GEM_DESCONF5] = 0x002f2045; | ||
31 | - s->regs[GEM_DESCONF6] = 0x00000200; | ||
32 | + s->regs[GEM_DESCONF6] = 0x0; | ||
33 | + | 29 | + |
34 | + queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1); | 30 | +static void stellaris_gptm_realize(DeviceState *dev, Error **errp) |
35 | + s->regs[GEM_DESCONF6] |= queues_mask; | 31 | +{ |
36 | 32 | + gptm_state *s = STELLARIS_GPTM(dev); | |
37 | /* Set MAC address */ | 33 | s->timer[0] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[0]); |
38 | a = &s->conf.macaddr.a[0]; | 34 | s->timer[1] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[1]); |
35 | } | ||
36 | |||
37 | - | ||
38 | /* System controller. */ | ||
39 | |||
40 | typedef struct { | ||
41 | @@ -XXX,XX +XXX,XX @@ static void stellaris_gptm_class_init(ObjectClass *klass, void *data) | ||
42 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
43 | |||
44 | dc->vmsd = &vmstate_stellaris_gptm; | ||
45 | + dc->realize = stellaris_gptm_realize; | ||
46 | } | ||
47 | |||
48 | static const TypeInfo stellaris_gptm_info = { | ||
39 | -- | 49 | -- |
40 | 2.19.0 | 50 | 2.20.1 |
41 | 51 | ||
42 | 52 | diff view generated by jsdifflib |