1 | Latest set of arm patches. I may end up doing another pullreq at the | 1 | target-arm queue. The big thing here is the landing of the 3-phase |
---|---|---|---|
2 | end of the week, but this is big enough to send out, plus it has | 2 | reset patches... |
3 | several instances of "let me take the first N patches in your series" | ||
4 | in it, so getting those into master makes patch respins for those | ||
5 | submitters easier. | ||
6 | 3 | ||
7 | thanks | ||
8 | -- PMM | 4 | -- PMM |
9 | 5 | ||
10 | The following changes since commit dddb37495b844270088e68e3bf30b764d48d863f: | 6 | The following changes since commit 204aa60b37c23a89e690d418f49787d274303ca7: |
11 | 7 | ||
12 | Merge remote-tracking branch 'remotes/awilliam/tags/vfio-updates-20181015.0' into staging (2018-10-15 18:44:04 +0100) | 8 | Merge remote-tracking branch 'remotes/amarkovic/tags/mips-queue-jan-29-2020' into staging (2020-01-30 14:18:45 +0000) |
13 | 9 | ||
14 | are available in the Git repository at: | 10 | are available in the Git repository at: |
15 | 11 | ||
16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20181016 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200130 |
17 | 13 | ||
18 | for you to fetch changes up to bdaffef4bb0729a74c7a325dba5c61d8cd8f464f: | 14 | for you to fetch changes up to dea101a1ae9968c9fec6ab0291489dad7c49f36f: |
19 | 15 | ||
20 | coccinelle: new inplace-byteswaps.cocci to remove inplace-byteswapping calls (2018-10-16 16:16:42 +0100) | 16 | target/arm/cpu: Add the kvm-no-adjvtime CPU property (2020-01-30 16:02:06 +0000) |
21 | 17 | ||
22 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
23 | target-arm queue: | 19 | target-arm queue: |
24 | * hw/arm/virt: add DT property /secure-chosen/stdout-path indicating secure UART | 20 | * hw/core/or-irq: Fix incorrect assert forbidding num-lines == MAX_OR_LINES |
25 | * target/arm: Fix aarch64_sve_change_el wrt EL0 | 21 | * target/arm/arm-semi: Don't let the guest close stdin/stdout/stderr |
26 | * target/arm: Define fields of ISAR registers | 22 | * aspeed: some minor bugfixes |
27 | * target/arm: Align cortex-r5 id_isar0 | 23 | * aspeed: add eMMC controller model for AST2600 SoC |
28 | * target/arm: Fix cortex-a7 id_isar0 | 24 | * hw/arm/raspi: Remove obsolete use of -smp to set the soc 'enabled-cpus' |
29 | * net/cadence_gem: Fix various bugs, add support for new | 25 | * New 3-phase reset API for device models |
30 | features that will be used by the Xilinx Versal board | 26 | * hw/intc/arm_gicv3_kvm: Stop wrongly programming GICR_PENDBASER.PTZ bit |
31 | * target-arm: powerctl: Enable HVC when starting CPUs to EL2 | 27 | * Arm KVM: stop/restart the guest counter when the VM is stopped and started |
32 | * target/arm: Add the Cortex-A72 | ||
33 | * target/arm: Mark PMINTENCLR and PMINTENCLR_EL1 accesses as possibly doing IO | ||
34 | * target/arm: Mask PMOVSR writes based on supported counters | ||
35 | * target/arm: Initialize ARMMMUFaultInfo in v7m_stack_read/write | ||
36 | * coccinelle: new inplace-byteswaps.cocci to remove inplace-byteswapping calls | ||
37 | 28 | ||
38 | ---------------------------------------------------------------- | 29 | ---------------------------------------------------------------- |
39 | Aaron Lindsay (2): | 30 | Andrew Jeffery (2): |
40 | target/arm: Mark PMINTENCLR and PMINTENCLR_EL1 accesses as possibly doing IO | 31 | hw/sd: Configure number of slots exposed by the ASPEED SDHCI model |
41 | target/arm: Mask PMOVSR writes based on supported counters | 32 | hw/arm: ast2600: Wire up the eMMC controller |
42 | 33 | ||
43 | Edgar E. Iglesias (10): | 34 | Andrew Jones (6): |
44 | net: cadence_gem: Disable TSU feature bit | 35 | target/arm/kvm: trivial: Clean up header documentation |
45 | net: cadence_gem: Announce availability of priority queues | 36 | hw/arm/virt: Add missing 5.0 options call to 4.2 options |
46 | net: cadence_gem: Use uint32_t for 32bit descriptor words | 37 | target/arm/kvm64: kvm64 cpus have timer registers |
47 | net: cadence_gem: Add macro with max number of descriptor words | 38 | tests/arm-cpu-features: Check feature default values |
48 | net: cadence_gem: Add support for extended descriptors | 39 | target/arm/kvm: Implement virtual time adjustment |
49 | net: cadence_gem: Add support for selecting the DMA MemoryRegion | 40 | target/arm/cpu: Add the kvm-no-adjvtime CPU property |
50 | net: cadence_gem: Implement support for 64bit descriptor addresses | ||
51 | net: cadence_gem: Announce 64bit addressing support | ||
52 | target-arm: powerctl: Enable HVC when starting CPUs to EL2 | ||
53 | target/arm: Add the Cortex-A72 | ||
54 | 41 | ||
55 | Jerome Forissier (1): | 42 | Cédric Le Goater (2): |
56 | hw/arm/virt: add DT property /secure-chosen/stdout-path indicating secure UART | 43 | ftgmac100: check RX and TX buffer alignment |
44 | hw/arm/aspeed: add a 'execute-in-place' property to boot directly from CE0 | ||
45 | |||
46 | Damien Hedde (11): | ||
47 | add device_legacy_reset function to prepare for reset api change | ||
48 | hw/core/qdev: add trace events to help with resettable transition | ||
49 | hw/core: create Resettable QOM interface | ||
50 | hw/core: add Resettable support to BusClass and DeviceClass | ||
51 | hw/core/resettable: add support for changing parent | ||
52 | hw/core/qdev: handle parent bus change regarding resettable | ||
53 | hw/core/qdev: update hotplug reset regarding resettable | ||
54 | hw/core: deprecate old reset functions and introduce new ones | ||
55 | docs/devel/reset.rst: add doc about Resettable interface | ||
56 | vl: replace deprecated qbus_reset_all registration | ||
57 | hw/s390x/ipl: replace deprecated qdev_reset_all registration | ||
58 | |||
59 | Joel Stanley (1): | ||
60 | misc/pca9552: Add qom set and get | ||
57 | 61 | ||
58 | Peter Maydell (2): | 62 | Peter Maydell (2): |
59 | target/arm: Initialize ARMMMUFaultInfo in v7m_stack_read/write | 63 | hw/core/or-irq: Fix incorrect assert forbidding num-lines == MAX_OR_LINES |
60 | coccinelle: new inplace-byteswaps.cocci to remove inplace-byteswapping calls | 64 | target/arm/arm-semi: Don't let the guest close stdin/stdout/stderr |
61 | 65 | ||
62 | Richard Henderson (4): | 66 | Philippe Mathieu-Daudé (1): |
63 | target/arm: Fix aarch64_sve_change_el wrt EL0 | 67 | hw/arm/raspi: Remove obsolete use of -smp to set the soc 'enabled-cpus' |
64 | target/arm: Define fields of ISAR registers | ||
65 | target/arm: Align cortex-r5 id_isar0 | ||
66 | target/arm: Fix cortex-a7 id_isar0 | ||
67 | 68 | ||
68 | include/hw/net/cadence_gem.h | 7 +- | 69 | Zenghui Yu (1): |
69 | target/arm/cpu.h | 95 +++++++++++++- | 70 | hw/intc/arm_gicv3_kvm: Stop wrongly programming GICR_PENDBASER.PTZ bit |
70 | hw/arm/virt.c | 4 + | ||
71 | hw/net/cadence_gem.c | 192 +++++++++++++++++++++-------- | ||
72 | target/arm/arm-powerctl.c | 10 ++ | ||
73 | target/arm/cpu.c | 7 +- | ||
74 | target/arm/cpu64.c | 66 +++++++++- | ||
75 | target/arm/helper.c | 27 ++-- | ||
76 | target/arm/op_helper.c | 6 +- | ||
77 | scripts/coccinelle/inplace-byteswaps.cocci | 65 ++++++++++ | ||
78 | 10 files changed, 408 insertions(+), 71 deletions(-) | ||
79 | create mode 100644 scripts/coccinelle/inplace-byteswaps.cocci | ||
80 | 71 | ||
72 | hw/core/Makefile.objs | 1 + | ||
73 | tests/Makefile.include | 1 + | ||
74 | include/hw/arm/aspeed.h | 2 + | ||
75 | include/hw/arm/aspeed_soc.h | 2 + | ||
76 | include/hw/arm/virt.h | 1 + | ||
77 | include/hw/qdev-core.h | 58 +++++++- | ||
78 | include/hw/resettable.h | 247 +++++++++++++++++++++++++++++++++ | ||
79 | include/hw/sd/aspeed_sdhci.h | 1 + | ||
80 | target/arm/cpu.h | 7 + | ||
81 | target/arm/kvm_arm.h | 95 ++++++++++--- | ||
82 | hw/arm/aspeed.c | 72 ++++++++-- | ||
83 | hw/arm/aspeed_ast2600.c | 31 ++++- | ||
84 | hw/arm/aspeed_soc.c | 2 + | ||
85 | hw/arm/raspi.c | 2 - | ||
86 | hw/arm/virt.c | 9 ++ | ||
87 | hw/audio/intel-hda.c | 2 +- | ||
88 | hw/core/bus.c | 102 ++++++++++++++ | ||
89 | hw/core/or-irq.c | 2 +- | ||
90 | hw/core/qdev.c | 160 ++++++++++++++++++++-- | ||
91 | hw/core/resettable.c | 301 +++++++++++++++++++++++++++++++++++++++++ | ||
92 | hw/hyperv/hyperv.c | 2 +- | ||
93 | hw/i386/microvm.c | 2 +- | ||
94 | hw/i386/pc.c | 2 +- | ||
95 | hw/ide/microdrive.c | 8 +- | ||
96 | hw/intc/arm_gicv3_kvm.c | 11 +- | ||
97 | hw/intc/spapr_xive.c | 2 +- | ||
98 | hw/misc/pca9552.c | 90 ++++++++++++ | ||
99 | hw/net/ftgmac100.c | 13 ++ | ||
100 | hw/ppc/pnv_psi.c | 4 +- | ||
101 | hw/ppc/spapr_pci.c | 2 +- | ||
102 | hw/ppc/spapr_vio.c | 2 +- | ||
103 | hw/s390x/ipl.c | 10 +- | ||
104 | hw/s390x/s390-pci-inst.c | 2 +- | ||
105 | hw/scsi/vmw_pvscsi.c | 2 +- | ||
106 | hw/sd/aspeed_sdhci.c | 11 +- | ||
107 | hw/sd/omap_mmc.c | 2 +- | ||
108 | hw/sd/pl181.c | 2 +- | ||
109 | target/arm/arm-semi.c | 9 ++ | ||
110 | target/arm/cpu.c | 2 + | ||
111 | target/arm/cpu64.c | 1 + | ||
112 | target/arm/kvm.c | 120 ++++++++++++++++ | ||
113 | target/arm/kvm32.c | 3 + | ||
114 | target/arm/kvm64.c | 4 + | ||
115 | target/arm/machine.c | 7 + | ||
116 | target/arm/monitor.c | 1 + | ||
117 | tests/qtest/arm-cpu-features.c | 41 ++++-- | ||
118 | vl.c | 10 +- | ||
119 | docs/arm-cpu-features.rst | 37 ++++- | ||
120 | docs/devel/index.rst | 1 + | ||
121 | docs/devel/reset.rst | 289 +++++++++++++++++++++++++++++++++++++++ | ||
122 | hw/core/trace-events | 27 ++++ | ||
123 | 51 files changed, 1727 insertions(+), 90 deletions(-) | ||
124 | create mode 100644 include/hw/resettable.h | ||
125 | create mode 100644 hw/core/resettable.c | ||
126 | create mode 100644 docs/devel/reset.rst | ||
127 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The num-lines property of the TYPE_OR_GATE device sets the number | ||
2 | of input lines it has. An assert() in or_irq_realize() restricts | ||
3 | this to the maximum supported by the implementation. However we | ||
4 | got the condition in the assert wrong: it should be using <=, | ||
5 | because num-lines == MAX_OR_LINES is permitted, and means that | ||
6 | all entries from 0 to MAX_OR_LINES-1 in the s->levels[] array | ||
7 | are used. | ||
1 | 8 | ||
9 | We didn't notice this previously because no user has so far | ||
10 | needed that many input lines. | ||
11 | |||
12 | Reported-by: Guenter Roeck <linux@roeck-us.net> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
15 | Reviewed-by: Guenter Roeck <linux@roeck-us.net> | ||
16 | Message-id: 20200120142235.10432-1-peter.maydell@linaro.org | ||
17 | --- | ||
18 | hw/core/or-irq.c | 2 +- | ||
19 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
20 | |||
21 | diff --git a/hw/core/or-irq.c b/hw/core/or-irq.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/core/or-irq.c | ||
24 | +++ b/hw/core/or-irq.c | ||
25 | @@ -XXX,XX +XXX,XX @@ static void or_irq_realize(DeviceState *dev, Error **errp) | ||
26 | { | ||
27 | qemu_or_irq *s = OR_IRQ(dev); | ||
28 | |||
29 | - assert(s->num_lines < MAX_OR_LINES); | ||
30 | + assert(s->num_lines <= MAX_OR_LINES); | ||
31 | |||
32 | qdev_init_gpio_in(dev, or_irq_handler, s->num_lines); | ||
33 | } | ||
34 | -- | ||
35 | 2.20.1 | ||
36 | |||
37 | diff view generated by jsdifflib |
1 | The get_phys_addr() functions take a pointer to an ARMMMUFaultInfo | 1 | The guest can use the semihosting API to open a handle |
---|---|---|---|
2 | struct, which they fill in only if a fault occurs. This means that | 2 | corresponding to QEMU's own stdin, stdout, or stderr. |
3 | the caller must always zero-initialize the struct before passing | 3 | When the guest closes this handle, we should not |
4 | it in. We forgot to do this in v7m_stack_read() and v7m_stack_write(). | 4 | close the underlying host stdin/stdout/stderr |
5 | Correct the error. | 5 | the way we would do if the handle corresponded to |
6 | a host fd we'd opened on behalf of the guest in SYS_OPEN. | ||
6 | 7 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
9 | Message-id: 20181011172057.9466-1-peter.maydell@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
11 | Message-id: 20200124172954.28481-1-peter.maydell@linaro.org | ||
10 | --- | 12 | --- |
11 | target/arm/helper.c | 4 ++-- | 13 | target/arm/arm-semi.c | 9 +++++++++ |
12 | 1 file changed, 2 insertions(+), 2 deletions(-) | 14 | 1 file changed, 9 insertions(+) |
13 | 15 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 18 | --- a/target/arm/arm-semi.c |
17 | +++ b/target/arm/helper.c | 19 | +++ b/target/arm/arm-semi.c |
18 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | 20 | @@ -XXX,XX +XXX,XX @@ static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf) |
19 | target_ulong page_size; | 21 | { |
20 | hwaddr physaddr; | 22 | CPUARMState *env = &cpu->env; |
21 | int prot; | 23 | |
22 | - ARMMMUFaultInfo fi; | 24 | + /* |
23 | + ARMMMUFaultInfo fi = {}; | 25 | + * Only close the underlying host fd if it's one we opened on behalf |
24 | bool secure = mmu_idx & ARM_MMU_IDX_M_S; | 26 | + * of the guest in SYS_OPEN. |
25 | int exc; | 27 | + */ |
26 | bool exc_secure; | 28 | + if (gf->hostfd == STDIN_FILENO || |
27 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr, | 29 | + gf->hostfd == STDOUT_FILENO || |
28 | target_ulong page_size; | 30 | + gf->hostfd == STDERR_FILENO) { |
29 | hwaddr physaddr; | 31 | + return 0; |
30 | int prot; | 32 | + } |
31 | - ARMMMUFaultInfo fi; | 33 | return set_swi_errno(env, close(gf->hostfd)); |
32 | + ARMMMUFaultInfo fi = {}; | 34 | } |
33 | bool secure = mmu_idx & ARM_MMU_IDX_M_S; | 35 | |
34 | int exc; | ||
35 | bool exc_secure; | ||
36 | -- | 36 | -- |
37 | 2.19.0 | 37 | 2.20.1 |
38 | 38 | ||
39 | 39 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Andrew Jeffery <andrew@aj.id.au> | ||
1 | 2 | ||
3 | The AST2600 includes a second cut-down version of the SD/MMC controller | ||
4 | found in the AST2500, named the eMMC controller. It's cut down in the | ||
5 | sense that it only supports one slot rather than two, but it brings the | ||
6 | total number of slots supported by the AST2600 to three. | ||
7 | |||
8 | The existing code assumed that the SD controller always provided two | ||
9 | slots. Rework the SDHCI object to expose the number of slots as a | ||
10 | property to be set by the SoC configuration. | ||
11 | |||
12 | Signed-off-by: Andrew Jeffery <andrew@aj.id.au> | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
16 | Message-id: 20200114103433.30534-2-clg@kaod.org | ||
17 | [PMM: fixed up to use device_class_set_props()] | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | --- | ||
20 | include/hw/sd/aspeed_sdhci.h | 1 + | ||
21 | hw/arm/aspeed.c | 2 +- | ||
22 | hw/arm/aspeed_ast2600.c | 2 ++ | ||
23 | hw/arm/aspeed_soc.c | 2 ++ | ||
24 | hw/sd/aspeed_sdhci.c | 11 +++++++++-- | ||
25 | 5 files changed, 15 insertions(+), 3 deletions(-) | ||
26 | |||
27 | diff --git a/include/hw/sd/aspeed_sdhci.h b/include/hw/sd/aspeed_sdhci.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/include/hw/sd/aspeed_sdhci.h | ||
30 | +++ b/include/hw/sd/aspeed_sdhci.h | ||
31 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSDHCIState { | ||
32 | SysBusDevice parent; | ||
33 | |||
34 | SDHCIState slots[ASPEED_SDHCI_NUM_SLOTS]; | ||
35 | + uint8_t num_slots; | ||
36 | |||
37 | MemoryRegion iomem; | ||
38 | qemu_irq irq; | ||
39 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/arm/aspeed.c | ||
42 | +++ b/hw/arm/aspeed.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | ||
44 | amc->i2c_init(bmc); | ||
45 | } | ||
46 | |||
47 | - for (i = 0; i < ARRAY_SIZE(bmc->soc.sdhci.slots); i++) { | ||
48 | + for (i = 0; i < bmc->soc.sdhci.num_slots; i++) { | ||
49 | SDHCIState *sdhci = &bmc->soc.sdhci.slots[i]; | ||
50 | DriveInfo *dinfo = drive_get_next(IF_SD); | ||
51 | BlockBackend *blk; | ||
52 | diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/hw/arm/aspeed_ast2600.c | ||
55 | +++ b/hw/arm/aspeed_ast2600.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_init(Object *obj) | ||
57 | sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci), | ||
58 | TYPE_ASPEED_SDHCI); | ||
59 | |||
60 | + object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort); | ||
61 | + | ||
62 | /* Init sd card slot class here so that they're under the correct parent */ | ||
63 | for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
64 | sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]), | ||
65 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/hw/arm/aspeed_soc.c | ||
68 | +++ b/hw/arm/aspeed_soc.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | ||
70 | sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci), | ||
71 | TYPE_ASPEED_SDHCI); | ||
72 | |||
73 | + object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort); | ||
74 | + | ||
75 | /* Init sd card slot class here so that they're under the correct parent */ | ||
76 | for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
77 | sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]), | ||
78 | diff --git a/hw/sd/aspeed_sdhci.c b/hw/sd/aspeed_sdhci.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/sd/aspeed_sdhci.c | ||
81 | +++ b/hw/sd/aspeed_sdhci.c | ||
82 | @@ -XXX,XX +XXX,XX @@ | ||
83 | #include "qapi/error.h" | ||
84 | #include "hw/irq.h" | ||
85 | #include "migration/vmstate.h" | ||
86 | +#include "hw/qdev-properties.h" | ||
87 | |||
88 | #define ASPEED_SDHCI_INFO 0x00 | ||
89 | #define ASPEED_SDHCI_INFO_RESET 0x00030000 | ||
90 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdhci_realize(DeviceState *dev, Error **errp) | ||
91 | |||
92 | /* Create input irqs for the slots */ | ||
93 | qdev_init_gpio_in_named_with_opaque(DEVICE(sbd), aspeed_sdhci_set_irq, | ||
94 | - sdhci, NULL, ASPEED_SDHCI_NUM_SLOTS); | ||
95 | + sdhci, NULL, sdhci->num_slots); | ||
96 | |||
97 | sysbus_init_irq(sbd, &sdhci->irq); | ||
98 | memory_region_init_io(&sdhci->iomem, OBJECT(sdhci), &aspeed_sdhci_ops, | ||
99 | sdhci, TYPE_ASPEED_SDHCI, 0x1000); | ||
100 | sysbus_init_mmio(sbd, &sdhci->iomem); | ||
101 | |||
102 | - for (int i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
103 | + for (int i = 0; i < sdhci->num_slots; ++i) { | ||
104 | Object *sdhci_slot = OBJECT(&sdhci->slots[i]); | ||
105 | SysBusDevice *sbd_slot = SYS_BUS_DEVICE(&sdhci->slots[i]); | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_aspeed_sdhci = { | ||
108 | }, | ||
109 | }; | ||
110 | |||
111 | +static Property aspeed_sdhci_properties[] = { | ||
112 | + DEFINE_PROP_UINT8("num-slots", AspeedSDHCIState, num_slots, 0), | ||
113 | + DEFINE_PROP_END_OF_LIST(), | ||
114 | +}; | ||
115 | + | ||
116 | static void aspeed_sdhci_class_init(ObjectClass *classp, void *data) | ||
117 | { | ||
118 | DeviceClass *dc = DEVICE_CLASS(classp); | ||
119 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdhci_class_init(ObjectClass *classp, void *data) | ||
120 | dc->realize = aspeed_sdhci_realize; | ||
121 | dc->reset = aspeed_sdhci_reset; | ||
122 | dc->vmsd = &vmstate_aspeed_sdhci; | ||
123 | + device_class_set_props(dc, aspeed_sdhci_properties); | ||
124 | } | ||
125 | |||
126 | static TypeInfo aspeed_sdhci_info = { | ||
127 | -- | ||
128 | 2.20.1 | ||
129 | |||
130 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Andrew Jeffery <andrew@aj.id.au> |
---|---|---|---|
2 | 2 | ||
3 | Use uint32_t instead of unsigned to describe 32bit descriptor words. | 3 | Initialise another SDHCI model instance for the AST2600's eMMC |
4 | controller and use the SDHCI's num_slots value introduced previously to | ||
5 | determine whether we should create an SD card instance for the new slot. | ||
4 | 6 | ||
5 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Signed-off-by: Andrew Jeffery <andrew@aj.id.au> |
8 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
7 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 10 | Signed-off-by: Cédric Le Goater <clg@kaod.org> |
8 | Message-id: 20181011021931.4249-4-edgar.iglesias@gmail.com | 11 | Message-id: 20200114103433.30534-3-clg@kaod.org |
12 | [ clg : - removed ternary operator from sdhci_attach_drive() | ||
13 | - renamed SDHCI objects with a '-controller' prefix ] | ||
14 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 16 | --- |
11 | include/hw/net/cadence_gem.h | 2 +- | 17 | include/hw/arm/aspeed_soc.h | 2 ++ |
12 | hw/net/cadence_gem.c | 42 ++++++++++++++++++------------------ | 18 | hw/arm/aspeed.c | 26 +++++++++++++++++--------- |
13 | 2 files changed, 22 insertions(+), 22 deletions(-) | 19 | hw/arm/aspeed_ast2600.c | 29 ++++++++++++++++++++++++++--- |
20 | 3 files changed, 45 insertions(+), 12 deletions(-) | ||
14 | 21 | ||
15 | diff --git a/include/hw/net/cadence_gem.h b/include/hw/net/cadence_gem.h | 22 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h |
16 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/net/cadence_gem.h | 24 | --- a/include/hw/arm/aspeed_soc.h |
18 | +++ b/include/hw/net/cadence_gem.h | 25 | +++ b/include/hw/arm/aspeed_soc.h |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct CadenceGEMState { | 26 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState { |
20 | 27 | AspeedGPIOState gpio; | |
21 | uint8_t can_rx_state; /* Debug only */ | 28 | AspeedGPIOState gpio_1_8v; |
22 | 29 | AspeedSDHCIState sdhci; | |
23 | - unsigned rx_desc[MAX_PRIORITY_QUEUES][2]; | 30 | + AspeedSDHCIState emmc; |
24 | + uint32_t rx_desc[MAX_PRIORITY_QUEUES][2]; | 31 | } AspeedSoCState; |
25 | 32 | ||
26 | bool sar_active[4]; | 33 | #define TYPE_ASPEED_SOC "aspeed-soc" |
27 | } CadenceGEMState; | 34 | @@ -XXX,XX +XXX,XX @@ enum { |
28 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 35 | ASPEED_MII4, |
36 | ASPEED_SDRAM, | ||
37 | ASPEED_XDMA, | ||
38 | + ASPEED_EMMC, | ||
39 | }; | ||
40 | |||
41 | #endif /* ASPEED_SOC_H */ | ||
42 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/net/cadence_gem.c | 44 | --- a/hw/arm/aspeed.c |
31 | +++ b/hw/net/cadence_gem.c | 45 | +++ b/hw/arm/aspeed.c |
32 | @@ -XXX,XX +XXX,XX @@ | 46 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype, |
33 | 47 | } | |
34 | #define GEM_MODID_VALUE 0x00020118 | 48 | } |
35 | 49 | ||
36 | -static inline unsigned tx_desc_get_buffer(unsigned *desc) | 50 | +static void sdhci_attach_drive(SDHCIState *sdhci, DriveInfo *dinfo) |
37 | +static inline unsigned tx_desc_get_buffer(uint32_t *desc) | 51 | +{ |
52 | + DeviceState *card; | ||
53 | + | ||
54 | + card = qdev_create(qdev_get_child_bus(DEVICE(sdhci), "sd-bus"), | ||
55 | + TYPE_SD_CARD); | ||
56 | + if (dinfo) { | ||
57 | + qdev_prop_set_drive(card, "drive", blk_by_legacy_dinfo(dinfo), | ||
58 | + &error_fatal); | ||
59 | + } | ||
60 | + object_property_set_bool(OBJECT(card), true, "realized", &error_fatal); | ||
61 | +} | ||
62 | + | ||
63 | static void aspeed_machine_init(MachineState *machine) | ||
38 | { | 64 | { |
39 | return desc[0]; | 65 | AspeedBoardState *bmc; |
66 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | ||
67 | } | ||
68 | |||
69 | for (i = 0; i < bmc->soc.sdhci.num_slots; i++) { | ||
70 | - SDHCIState *sdhci = &bmc->soc.sdhci.slots[i]; | ||
71 | - DriveInfo *dinfo = drive_get_next(IF_SD); | ||
72 | - BlockBackend *blk; | ||
73 | - DeviceState *card; | ||
74 | + sdhci_attach_drive(&bmc->soc.sdhci.slots[i], drive_get_next(IF_SD)); | ||
75 | + } | ||
76 | |||
77 | - blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; | ||
78 | - card = qdev_create(qdev_get_child_bus(DEVICE(sdhci), "sd-bus"), | ||
79 | - TYPE_SD_CARD); | ||
80 | - qdev_prop_set_drive(card, "drive", blk, &error_fatal); | ||
81 | - object_property_set_bool(OBJECT(card), true, "realized", &error_fatal); | ||
82 | + if (bmc->soc.emmc.num_slots) { | ||
83 | + sdhci_attach_drive(&bmc->soc.emmc.slots[0], drive_get_next(IF_SD)); | ||
84 | } | ||
85 | |||
86 | arm_load_kernel(ARM_CPU(first_cpu), machine, &aspeed_board_binfo); | ||
87 | diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c | ||
88 | index XXXXXXX..XXXXXXX 100644 | ||
89 | --- a/hw/arm/aspeed_ast2600.c | ||
90 | +++ b/hw/arm/aspeed_ast2600.c | ||
91 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = { | ||
92 | [ASPEED_ADC] = 0x1E6E9000, | ||
93 | [ASPEED_VIDEO] = 0x1E700000, | ||
94 | [ASPEED_SDHCI] = 0x1E740000, | ||
95 | + [ASPEED_EMMC] = 0x1E750000, | ||
96 | [ASPEED_GPIO] = 0x1E780000, | ||
97 | [ASPEED_GPIO_1_8V] = 0x1E780800, | ||
98 | [ASPEED_RTC] = 0x1E781000, | ||
99 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = { | ||
100 | |||
101 | #define ASPEED_SOC_AST2600_MAX_IRQ 128 | ||
102 | |||
103 | +/* Shared Peripheral Interrupt values below are offset by -32 from datasheet */ | ||
104 | static const int aspeed_soc_ast2600_irqmap[] = { | ||
105 | [ASPEED_UART1] = 47, | ||
106 | [ASPEED_UART2] = 48, | ||
107 | @@ -XXX,XX +XXX,XX @@ static const int aspeed_soc_ast2600_irqmap[] = { | ||
108 | [ASPEED_ADC] = 78, | ||
109 | [ASPEED_XDMA] = 6, | ||
110 | [ASPEED_SDHCI] = 43, | ||
111 | + [ASPEED_EMMC] = 15, | ||
112 | [ASPEED_GPIO] = 40, | ||
113 | [ASPEED_GPIO_1_8V] = 11, | ||
114 | [ASPEED_RTC] = 13, | ||
115 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_init(Object *obj) | ||
116 | sysbus_init_child_obj(obj, "gpio_1_8v", OBJECT(&s->gpio_1_8v), | ||
117 | sizeof(s->gpio_1_8v), typename); | ||
118 | |||
119 | - sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci), | ||
120 | - TYPE_ASPEED_SDHCI); | ||
121 | + sysbus_init_child_obj(obj, "sd-controller", OBJECT(&s->sdhci), | ||
122 | + sizeof(s->sdhci), TYPE_ASPEED_SDHCI); | ||
123 | |||
124 | object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort); | ||
125 | |||
126 | /* Init sd card slot class here so that they're under the correct parent */ | ||
127 | for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
128 | - sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]), | ||
129 | + sysbus_init_child_obj(obj, "sd-controller.sdhci[*]", | ||
130 | + OBJECT(&s->sdhci.slots[i]), | ||
131 | sizeof(s->sdhci.slots[i]), TYPE_SYSBUS_SDHCI); | ||
132 | } | ||
133 | + | ||
134 | + sysbus_init_child_obj(obj, "emmc-controller", OBJECT(&s->emmc), | ||
135 | + sizeof(s->emmc), TYPE_ASPEED_SDHCI); | ||
136 | + | ||
137 | + object_property_set_int(OBJECT(&s->emmc), 1, "num-slots", &error_abort); | ||
138 | + | ||
139 | + sysbus_init_child_obj(obj, "emmc-controller.sdhci", | ||
140 | + OBJECT(&s->emmc.slots[0]), sizeof(s->emmc.slots[0]), | ||
141 | + TYPE_SYSBUS_SDHCI); | ||
40 | } | 142 | } |
41 | 143 | ||
42 | -static inline unsigned tx_desc_get_used(unsigned *desc) | 144 | /* |
43 | +static inline unsigned tx_desc_get_used(uint32_t *desc) | 145 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp) |
44 | { | 146 | sc->memmap[ASPEED_SDHCI]); |
45 | return (desc[1] & DESC_1_USED) ? 1 : 0; | 147 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, |
148 | aspeed_soc_get_irq(s, ASPEED_SDHCI)); | ||
149 | + | ||
150 | + /* eMMC */ | ||
151 | + object_property_set_bool(OBJECT(&s->emmc), true, "realized", &err); | ||
152 | + if (err) { | ||
153 | + error_propagate(errp, err); | ||
154 | + return; | ||
155 | + } | ||
156 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->emmc), 0, sc->memmap[ASPEED_EMMC]); | ||
157 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->emmc), 0, | ||
158 | + aspeed_soc_get_irq(s, ASPEED_EMMC)); | ||
46 | } | 159 | } |
47 | 160 | ||
48 | -static inline void tx_desc_set_used(unsigned *desc) | 161 | static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data) |
49 | +static inline void tx_desc_set_used(uint32_t *desc) | ||
50 | { | ||
51 | desc[1] |= DESC_1_USED; | ||
52 | } | ||
53 | |||
54 | -static inline unsigned tx_desc_get_wrap(unsigned *desc) | ||
55 | +static inline unsigned tx_desc_get_wrap(uint32_t *desc) | ||
56 | { | ||
57 | return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0; | ||
58 | } | ||
59 | |||
60 | -static inline unsigned tx_desc_get_last(unsigned *desc) | ||
61 | +static inline unsigned tx_desc_get_last(uint32_t *desc) | ||
62 | { | ||
63 | return (desc[1] & DESC_1_TX_LAST) ? 1 : 0; | ||
64 | } | ||
65 | |||
66 | -static inline void tx_desc_set_last(unsigned *desc) | ||
67 | +static inline void tx_desc_set_last(uint32_t *desc) | ||
68 | { | ||
69 | desc[1] |= DESC_1_TX_LAST; | ||
70 | } | ||
71 | |||
72 | -static inline unsigned tx_desc_get_length(unsigned *desc) | ||
73 | +static inline unsigned tx_desc_get_length(uint32_t *desc) | ||
74 | { | ||
75 | return desc[1] & DESC_1_LENGTH; | ||
76 | } | ||
77 | |||
78 | -static inline void print_gem_tx_desc(unsigned *desc, uint8_t queue) | ||
79 | +static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue) | ||
80 | { | ||
81 | DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue); | ||
82 | DB_PRINT("bufaddr: 0x%08x\n", *desc); | ||
83 | @@ -XXX,XX +XXX,XX @@ static inline void print_gem_tx_desc(unsigned *desc, uint8_t queue) | ||
84 | DB_PRINT("length: %d\n", tx_desc_get_length(desc)); | ||
85 | } | ||
86 | |||
87 | -static inline unsigned rx_desc_get_buffer(unsigned *desc) | ||
88 | +static inline unsigned rx_desc_get_buffer(uint32_t *desc) | ||
89 | { | ||
90 | return desc[0] & ~0x3UL; | ||
91 | } | ||
92 | |||
93 | -static inline unsigned rx_desc_get_wrap(unsigned *desc) | ||
94 | +static inline unsigned rx_desc_get_wrap(uint32_t *desc) | ||
95 | { | ||
96 | return desc[0] & DESC_0_RX_WRAP ? 1 : 0; | ||
97 | } | ||
98 | |||
99 | -static inline unsigned rx_desc_get_ownership(unsigned *desc) | ||
100 | +static inline unsigned rx_desc_get_ownership(uint32_t *desc) | ||
101 | { | ||
102 | return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0; | ||
103 | } | ||
104 | |||
105 | -static inline void rx_desc_set_ownership(unsigned *desc) | ||
106 | +static inline void rx_desc_set_ownership(uint32_t *desc) | ||
107 | { | ||
108 | desc[0] |= DESC_0_RX_OWNERSHIP; | ||
109 | } | ||
110 | |||
111 | -static inline void rx_desc_set_sof(unsigned *desc) | ||
112 | +static inline void rx_desc_set_sof(uint32_t *desc) | ||
113 | { | ||
114 | desc[1] |= DESC_1_RX_SOF; | ||
115 | } | ||
116 | |||
117 | -static inline void rx_desc_set_eof(unsigned *desc) | ||
118 | +static inline void rx_desc_set_eof(uint32_t *desc) | ||
119 | { | ||
120 | desc[1] |= DESC_1_RX_EOF; | ||
121 | } | ||
122 | |||
123 | -static inline void rx_desc_set_length(unsigned *desc, unsigned len) | ||
124 | +static inline void rx_desc_set_length(uint32_t *desc, unsigned len) | ||
125 | { | ||
126 | desc[1] &= ~DESC_1_LENGTH; | ||
127 | desc[1] |= len; | ||
128 | } | ||
129 | |||
130 | -static inline void rx_desc_set_broadcast(unsigned *desc) | ||
131 | +static inline void rx_desc_set_broadcast(uint32_t *desc) | ||
132 | { | ||
133 | desc[1] |= R_DESC_1_RX_BROADCAST; | ||
134 | } | ||
135 | |||
136 | -static inline void rx_desc_set_unicast_hash(unsigned *desc) | ||
137 | +static inline void rx_desc_set_unicast_hash(uint32_t *desc) | ||
138 | { | ||
139 | desc[1] |= R_DESC_1_RX_UNICAST_HASH; | ||
140 | } | ||
141 | |||
142 | -static inline void rx_desc_set_multicast_hash(unsigned *desc) | ||
143 | +static inline void rx_desc_set_multicast_hash(uint32_t *desc) | ||
144 | { | ||
145 | desc[1] |= R_DESC_1_RX_MULTICAST_HASH; | ||
146 | } | ||
147 | |||
148 | -static inline void rx_desc_set_sar(unsigned *desc, int sar_idx) | ||
149 | +static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx) | ||
150 | { | ||
151 | desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH, | ||
152 | sar_idx); | ||
153 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, | ||
154 | */ | ||
155 | static void gem_transmit(CadenceGEMState *s) | ||
156 | { | ||
157 | - unsigned desc[2]; | ||
158 | + uint32_t desc[2]; | ||
159 | hwaddr packet_desc_addr; | ||
160 | uint8_t tx_packet[2048]; | ||
161 | uint8_t *p; | ||
162 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
163 | |||
164 | /* Last descriptor for this packet; hand the whole thing off */ | ||
165 | if (tx_desc_get_last(desc)) { | ||
166 | - unsigned desc_first[2]; | ||
167 | + uint32_t desc_first[2]; | ||
168 | |||
169 | /* Modify the 1st descriptor of this packet to be owned by | ||
170 | * the processor. | ||
171 | -- | 162 | -- |
172 | 2.19.0 | 163 | 2.20.1 |
173 | 164 | ||
174 | 165 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
1 | 2 | ||
3 | These buffers should be aligned on 16 bytes. | ||
4 | |||
5 | Ignore invalid RX and TX buffer addresses and log an error. All | ||
6 | incoming and outgoing traffic will be dropped because no valid RX or | ||
7 | TX descriptors will be available. | ||
8 | |||
9 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
10 | Message-id: 20200114103433.30534-4-clg@kaod.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/net/ftgmac100.c | 13 +++++++++++++ | ||
15 | 1 file changed, 13 insertions(+) | ||
16 | |||
17 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/net/ftgmac100.c | ||
20 | +++ b/hw/net/ftgmac100.c | ||
21 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
22 | uint32_t des3; | ||
23 | } FTGMAC100Desc; | ||
24 | |||
25 | +#define FTGMAC100_DESC_ALIGNMENT 16 | ||
26 | + | ||
27 | /* | ||
28 | * Specific RTL8211E MII Registers | ||
29 | */ | ||
30 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_write(void *opaque, hwaddr addr, | ||
31 | s->itc = value; | ||
32 | break; | ||
33 | case FTGMAC100_RXR_BADR: /* Ring buffer address */ | ||
34 | + if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) { | ||
35 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad RX buffer alignment 0x%" | ||
36 | + HWADDR_PRIx "\n", __func__, value); | ||
37 | + return; | ||
38 | + } | ||
39 | + | ||
40 | s->rx_ring = value; | ||
41 | s->rx_descriptor = s->rx_ring; | ||
42 | break; | ||
43 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_write(void *opaque, hwaddr addr, | ||
44 | break; | ||
45 | |||
46 | case FTGMAC100_NPTXR_BADR: /* Transmit buffer address */ | ||
47 | + if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) { | ||
48 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad TX buffer alignment 0x%" | ||
49 | + HWADDR_PRIx "\n", __func__, value); | ||
50 | + return; | ||
51 | + } | ||
52 | s->tx_ring = value; | ||
53 | s->tx_descriptor = s->tx_ring; | ||
54 | break; | ||
55 | -- | ||
56 | 2.20.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Cédric Le Goater <clg@kaod.org> |
---|---|---|---|
2 | 2 | ||
3 | When QEMU provides the equivalent of the EL3 firmware, we | 3 | The overhead for the OpenBMC firmware images using the a custom U-Boot |
4 | need to enable HVCs in scr_el3 when turning on CPUs that | 4 | is around 2 seconds, which is fine, but with a U-Boot from mainline, |
5 | target EL2. | 5 | it takes an extra 50 seconds or so to reach Linux. A quick survey on |
6 | the number of reads performed on the flash memory region gives the | ||
7 | following figures : | ||
6 | 8 | ||
9 | OpenBMC U-Boot 922478 (~ 3.5 MBytes) | ||
10 | Mainline U-Boot 20569977 (~ 80 MBytes) | ||
11 | |||
12 | QEMU must be trashing the TCG TBs and reloading text very often. Some | ||
13 | addresses are read more than 250.000 times. Until we find a solution | ||
14 | to improve boot time, execution from MMIO is not activated by default. | ||
15 | |||
16 | Setting this option also breaks migration compatibility. | ||
17 | |||
18 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 20 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
9 | Message-id: 20181011021931.4249-10-edgar.iglesias@gmail.com | 21 | Message-id: 20200114103433.30534-5-clg@kaod.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 23 | --- |
12 | target/arm/arm-powerctl.c | 10 ++++++++++ | 24 | include/hw/arm/aspeed.h | 2 ++ |
13 | 1 file changed, 10 insertions(+) | 25 | hw/arm/aspeed.c | 44 ++++++++++++++++++++++++++++++++++++----- |
26 | 2 files changed, 41 insertions(+), 5 deletions(-) | ||
14 | 27 | ||
15 | diff --git a/target/arm/arm-powerctl.c b/target/arm/arm-powerctl.c | 28 | diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h |
16 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/arm-powerctl.c | 30 | --- a/include/hw/arm/aspeed.h |
18 | +++ b/target/arm/arm-powerctl.c | 31 | +++ b/include/hw/arm/aspeed.h |
19 | @@ -XXX,XX +XXX,XX @@ static void arm_set_cpu_on_async_work(CPUState *target_cpu_state, | 32 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardState AspeedBoardState; |
20 | } else { | 33 | |
21 | /* Processor is not in secure mode */ | 34 | typedef struct AspeedMachine { |
22 | target_cpu->env.cp15.scr_el3 |= SCR_NS; | 35 | MachineState parent_obj; |
23 | + | 36 | + |
24 | + /* | 37 | + bool mmio_exec; |
25 | + * If QEMU is providing the equivalent of EL3 firmware, then we need | 38 | } AspeedMachine; |
26 | + * to make sure a CPU targeting EL2 comes out of reset with a | 39 | |
27 | + * functional HVC insn. | 40 | #define ASPEED_MACHINE_CLASS(klass) \ |
28 | + */ | 41 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c |
29 | + if (arm_feature(&target_cpu->env, ARM_FEATURE_EL3) | 42 | index XXXXXXX..XXXXXXX 100644 |
30 | + && info->target_el == 2) { | 43 | --- a/hw/arm/aspeed.c |
31 | + target_cpu->env.cp15.scr_el3 |= SCR_HCE; | 44 | +++ b/hw/arm/aspeed.c |
45 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | ||
46 | * SoC and 128MB for the AST2500 SoC, which is twice as big as | ||
47 | * needed by the flash modules of the Aspeed machines. | ||
48 | */ | ||
49 | - memory_region_init_rom(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | ||
50 | - fl->size, &error_abort); | ||
51 | - memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | ||
52 | - boot_rom); | ||
53 | - write_boot_rom(drive0, FIRMWARE_ADDR, fl->size, &error_abort); | ||
54 | + if (ASPEED_MACHINE(machine)->mmio_exec) { | ||
55 | + memory_region_init_alias(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | ||
56 | + &fl->mmio, 0, fl->size); | ||
57 | + memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | ||
58 | + boot_rom); | ||
59 | + } else { | ||
60 | + memory_region_init_rom(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | ||
61 | + fl->size, &error_abort); | ||
62 | + memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | ||
63 | + boot_rom); | ||
64 | + write_boot_rom(drive0, FIRMWARE_ADDR, fl->size, &error_abort); | ||
32 | + } | 65 | + } |
33 | } | 66 | } |
34 | 67 | ||
35 | /* We check if the started CPU is now at the correct level */ | 68 | aspeed_board_binfo.ram_size = ram_size; |
69 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
70 | /* Bus 11: TODO ucd90160@64 */ | ||
71 | } | ||
72 | |||
73 | +static bool aspeed_get_mmio_exec(Object *obj, Error **errp) | ||
74 | +{ | ||
75 | + return ASPEED_MACHINE(obj)->mmio_exec; | ||
76 | +} | ||
77 | + | ||
78 | +static void aspeed_set_mmio_exec(Object *obj, bool value, Error **errp) | ||
79 | +{ | ||
80 | + ASPEED_MACHINE(obj)->mmio_exec = value; | ||
81 | +} | ||
82 | + | ||
83 | +static void aspeed_machine_instance_init(Object *obj) | ||
84 | +{ | ||
85 | + ASPEED_MACHINE(obj)->mmio_exec = false; | ||
86 | +} | ||
87 | + | ||
88 | +static void aspeed_machine_class_props_init(ObjectClass *oc) | ||
89 | +{ | ||
90 | + object_class_property_add_bool(oc, "execute-in-place", | ||
91 | + aspeed_get_mmio_exec, | ||
92 | + aspeed_set_mmio_exec, &error_abort); | ||
93 | + object_class_property_set_description(oc, "execute-in-place", | ||
94 | + "boot directly from CE0 flash device", &error_abort); | ||
95 | +} | ||
96 | + | ||
97 | static void aspeed_machine_class_init(ObjectClass *oc, void *data) | ||
98 | { | ||
99 | MachineClass *mc = MACHINE_CLASS(oc); | ||
100 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_class_init(ObjectClass *oc, void *data) | ||
101 | mc->no_floppy = 1; | ||
102 | mc->no_cdrom = 1; | ||
103 | mc->no_parallel = 1; | ||
104 | + | ||
105 | + aspeed_machine_class_props_init(oc); | ||
106 | } | ||
107 | |||
108 | static void aspeed_machine_palmetto_class_init(ObjectClass *oc, void *data) | ||
109 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_machine_types[] = { | ||
110 | .name = TYPE_ASPEED_MACHINE, | ||
111 | .parent = TYPE_MACHINE, | ||
112 | .instance_size = sizeof(AspeedMachine), | ||
113 | + .instance_init = aspeed_machine_instance_init, | ||
114 | .class_size = sizeof(AspeedMachineClass), | ||
115 | .class_init = aspeed_machine_class_init, | ||
116 | .abstract = true, | ||
36 | -- | 117 | -- |
37 | 2.19.0 | 118 | 2.20.1 |
38 | 119 | ||
39 | 120 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Joel Stanley <joel@jms.id.au> |
---|---|---|---|
2 | 2 | ||
3 | Add support for extended descriptors with optional 64bit | 3 | Following the pattern of the work recently done with the ASPEED GPIO |
4 | addressing and timestamping. QEMU will not yet provide | 4 | model, this adds support for inspecting and modifying the PCA9552 LEDs |
5 | timestamps (always leaving the valid timestamp bit as zero). | 5 | from the monitor. |
6 | 6 | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | (qemu) qom-set /machine/unattached/device[17] led0 on |
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 8 | (qemu) qom-set /machine/unattached/device[17] led0 off |
9 | Message-id: 20181011021931.4249-6-edgar.iglesias@gmail.com | 9 | (qemu) qom-set /machine/unattached/device[17] led0 pwm0 |
10 | (qemu) qom-set /machine/unattached/device[17] led0 pwm1 | ||
11 | |||
12 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
13 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
14 | Message-id: 20200114103433.30534-6-clg@kaod.org | ||
15 | [clg: - removed the "qom-get" examples from the commit log | ||
16 | - merged memory leak fixes from Joel ] | ||
17 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 20 | --- |
12 | include/hw/net/cadence_gem.h | 2 +- | 21 | hw/misc/pca9552.c | 90 +++++++++++++++++++++++++++++++++++++++++++++++ |
13 | hw/net/cadence_gem.c | 69 ++++++++++++++++++++++++++---------- | 22 | 1 file changed, 90 insertions(+) |
14 | 2 files changed, 52 insertions(+), 19 deletions(-) | ||
15 | 23 | ||
16 | diff --git a/include/hw/net/cadence_gem.h b/include/hw/net/cadence_gem.h | 24 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c |
17 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/net/cadence_gem.h | 26 | --- a/hw/misc/pca9552.c |
19 | +++ b/include/hw/net/cadence_gem.h | 27 | +++ b/hw/misc/pca9552.c |
20 | @@ -XXX,XX +XXX,XX @@ | 28 | @@ -XXX,XX +XXX,XX @@ |
21 | #define CADENCE_GEM_MAXREG (0x00000800 / 4) /* Last valid GEM address */ | 29 | #include "hw/misc/pca9552.h" |
22 | 30 | #include "hw/misc/pca9552_regs.h" | |
23 | /* Max number of words in a DMA descriptor. */ | 31 | #include "migration/vmstate.h" |
24 | -#define DESC_MAX_NUM_WORDS 2 | 32 | +#include "qapi/error.h" |
25 | +#define DESC_MAX_NUM_WORDS 6 | 33 | +#include "qapi/visitor.h" |
26 | 34 | ||
27 | #define MAX_PRIORITY_QUEUES 8 | 35 | #define PCA9552_LED_ON 0x0 |
28 | #define MAX_TYPE1_SCREENERS 16 | 36 | #define PCA9552_LED_OFF 0x1 |
29 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 37 | #define PCA9552_LED_PWM0 0x2 |
30 | index XXXXXXX..XXXXXXX 100644 | 38 | #define PCA9552_LED_PWM1 0x3 |
31 | --- a/hw/net/cadence_gem.c | 39 | |
32 | +++ b/hw/net/cadence_gem.c | 40 | +static const char *led_state[] = {"on", "off", "pwm0", "pwm1"}; |
33 | @@ -XXX,XX +XXX,XX @@ | 41 | + |
34 | #define GEM_NWCFG_BCAST_REJ 0x00000020 /* Reject broadcast packets */ | 42 | static uint8_t pca9552_pin_get_config(PCA9552State *s, int pin) |
35 | #define GEM_NWCFG_PROMISC 0x00000010 /* Accept all packets */ | ||
36 | |||
37 | +#define GEM_DMACFG_ADDR_64B (1U << 30) | ||
38 | +#define GEM_DMACFG_TX_BD_EXT (1U << 29) | ||
39 | +#define GEM_DMACFG_RX_BD_EXT (1U << 28) | ||
40 | #define GEM_DMACFG_RBUFSZ_M 0x00FF0000 /* DMA RX Buffer Size mask */ | ||
41 | #define GEM_DMACFG_RBUFSZ_S 16 /* DMA RX Buffer Size shift */ | ||
42 | #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */ | ||
43 | @@ -XXX,XX +XXX,XX @@ | ||
44 | |||
45 | #define GEM_MODID_VALUE 0x00020118 | ||
46 | |||
47 | -static inline unsigned tx_desc_get_buffer(uint32_t *desc) | ||
48 | +static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) | ||
49 | { | 43 | { |
50 | - return desc[0]; | 44 | uint8_t reg = PCA9552_LS0 + (pin / 4); |
51 | + uint64_t ret = desc[0]; | 45 | @@ -XXX,XX +XXX,XX @@ static int pca9552_event(I2CSlave *i2c, enum i2c_event event) |
46 | return 0; | ||
47 | } | ||
48 | |||
49 | +static void pca9552_get_led(Object *obj, Visitor *v, const char *name, | ||
50 | + void *opaque, Error **errp) | ||
51 | +{ | ||
52 | + PCA9552State *s = PCA9552(obj); | ||
53 | + int led, rc, reg; | ||
54 | + uint8_t state; | ||
52 | + | 55 | + |
53 | + if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { | 56 | + rc = sscanf(name, "led%2d", &led); |
54 | + ret |= (uint64_t)desc[2] << 32; | 57 | + if (rc != 1) { |
58 | + error_setg(errp, "%s: error reading %s", __func__, name); | ||
59 | + return; | ||
55 | + } | 60 | + } |
56 | + return ret; | 61 | + if (led < 0 || led > s->nr_leds) { |
57 | } | 62 | + error_setg(errp, "%s invalid led %s", __func__, name); |
58 | 63 | + return; | |
59 | static inline unsigned tx_desc_get_used(uint32_t *desc) | ||
60 | @@ -XXX,XX +XXX,XX @@ static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue) | ||
61 | DB_PRINT("length: %d\n", tx_desc_get_length(desc)); | ||
62 | } | ||
63 | |||
64 | -static inline unsigned rx_desc_get_buffer(uint32_t *desc) | ||
65 | +static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) | ||
66 | { | ||
67 | - return desc[0] & ~0x3UL; | ||
68 | + uint64_t ret = desc[0] & ~0x3UL; | ||
69 | + | ||
70 | + if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { | ||
71 | + ret |= (uint64_t)desc[2] << 32; | ||
72 | + } | 64 | + } |
73 | + return ret; | 65 | + /* |
66 | + * Get the LSx register as the qom interface should expose the device | ||
67 | + * state, not the modeled 'input line' behaviour which would come from | ||
68 | + * reading the INPUTx reg | ||
69 | + */ | ||
70 | + reg = PCA9552_LS0 + led / 4; | ||
71 | + state = (pca9552_read(s, reg) >> (led % 8)) & 0x3; | ||
72 | + visit_type_str(v, name, (char **)&led_state[state], errp); | ||
74 | +} | 73 | +} |
75 | + | 74 | + |
76 | +static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx) | 75 | +/* |
76 | + * Return an LED selector register value based on an existing one, with | ||
77 | + * the appropriate 2-bit state value set for the given LED number (0-3). | ||
78 | + */ | ||
79 | +static inline uint8_t pca955x_ledsel(uint8_t oldval, int led_num, int state) | ||
77 | +{ | 80 | +{ |
78 | + int ret = 2; | 81 | + return (oldval & (~(0x3 << (led_num << 1)))) | |
82 | + ((state & 0x3) << (led_num << 1)); | ||
83 | +} | ||
79 | + | 84 | + |
80 | + if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { | 85 | +static void pca9552_set_led(Object *obj, Visitor *v, const char *name, |
81 | + ret += 2; | 86 | + void *opaque, Error **errp) |
87 | +{ | ||
88 | + PCA9552State *s = PCA9552(obj); | ||
89 | + Error *local_err = NULL; | ||
90 | + int led, rc, reg, val; | ||
91 | + uint8_t state; | ||
92 | + char *state_str; | ||
93 | + | ||
94 | + visit_type_str(v, name, &state_str, &local_err); | ||
95 | + if (local_err) { | ||
96 | + error_propagate(errp, local_err); | ||
97 | + return; | ||
82 | + } | 98 | + } |
83 | + if (s->regs[GEM_DMACFG] & (rx_n_tx ? GEM_DMACFG_RX_BD_EXT | 99 | + rc = sscanf(name, "led%2d", &led); |
84 | + : GEM_DMACFG_TX_BD_EXT)) { | 100 | + if (rc != 1) { |
85 | + ret += 2; | 101 | + error_setg(errp, "%s: error reading %s", __func__, name); |
102 | + return; | ||
103 | + } | ||
104 | + if (led < 0 || led > s->nr_leds) { | ||
105 | + error_setg(errp, "%s invalid led %s", __func__, name); | ||
106 | + return; | ||
86 | + } | 107 | + } |
87 | + | 108 | + |
88 | + assert(ret <= DESC_MAX_NUM_WORDS); | 109 | + for (state = 0; state < ARRAY_SIZE(led_state); state++) { |
89 | + return ret; | 110 | + if (!strcmp(state_str, led_state[state])) { |
111 | + break; | ||
112 | + } | ||
113 | + } | ||
114 | + if (state >= ARRAY_SIZE(led_state)) { | ||
115 | + error_setg(errp, "%s invalid led state %s", __func__, state_str); | ||
116 | + return; | ||
117 | + } | ||
118 | + | ||
119 | + reg = PCA9552_LS0 + led / 4; | ||
120 | + val = pca9552_read(s, reg); | ||
121 | + val = pca955x_ledsel(val, led % 4, state); | ||
122 | + pca9552_write(s, reg, val); | ||
123 | +} | ||
124 | + | ||
125 | static const VMStateDescription pca9552_vmstate = { | ||
126 | .name = "PCA9552", | ||
127 | .version_id = 0, | ||
128 | @@ -XXX,XX +XXX,XX @@ static void pca9552_reset(DeviceState *dev) | ||
129 | static void pca9552_initfn(Object *obj) | ||
130 | { | ||
131 | PCA9552State *s = PCA9552(obj); | ||
132 | + int led; | ||
133 | |||
134 | /* If support for the other PCA955X devices are implemented, these | ||
135 | * constant values might be part of class structure describing the | ||
136 | @@ -XXX,XX +XXX,XX @@ static void pca9552_initfn(Object *obj) | ||
137 | */ | ||
138 | s->max_reg = PCA9552_LS3; | ||
139 | s->nr_leds = 16; | ||
140 | + | ||
141 | + for (led = 0; led < s->nr_leds; led++) { | ||
142 | + char *name; | ||
143 | + | ||
144 | + name = g_strdup_printf("led%d", led); | ||
145 | + object_property_add(obj, name, "bool", pca9552_get_led, pca9552_set_led, | ||
146 | + NULL, NULL, NULL); | ||
147 | + g_free(name); | ||
148 | + } | ||
90 | } | 149 | } |
91 | 150 | ||
92 | static inline unsigned rx_desc_get_wrap(uint32_t *desc) | 151 | static void pca9552_class_init(ObjectClass *klass, void *data) |
93 | @@ -XXX,XX +XXX,XX @@ static void gem_init_register_masks(CadenceGEMState *s) | ||
94 | memset(&s->regs_ro[0], 0, sizeof(s->regs_ro)); | ||
95 | s->regs_ro[GEM_NWCTRL] = 0xFFF80000; | ||
96 | s->regs_ro[GEM_NWSTATUS] = 0xFFFFFFFF; | ||
97 | - s->regs_ro[GEM_DMACFG] = 0xFE00F000; | ||
98 | + s->regs_ro[GEM_DMACFG] = 0x8E00F000; | ||
99 | s->regs_ro[GEM_TXSTATUS] = 0xFFFFFE08; | ||
100 | s->regs_ro[GEM_RXQBASE] = 0x00000003; | ||
101 | s->regs_ro[GEM_TXQBASE] = 0x00000003; | ||
102 | @@ -XXX,XX +XXX,XX @@ static void gem_get_rx_desc(CadenceGEMState *s, int q) | ||
103 | DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr[q]); | ||
104 | /* read current descriptor */ | ||
105 | cpu_physical_memory_read(s->rx_desc_addr[q], | ||
106 | - (uint8_t *)s->rx_desc[q], sizeof(s->rx_desc[q])); | ||
107 | + (uint8_t *)s->rx_desc[q], | ||
108 | + sizeof(uint32_t) * gem_get_desc_len(s, true)); | ||
109 | |||
110 | /* Descriptor owned by software ? */ | ||
111 | if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { | ||
112 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
113 | rx_desc_get_buffer(s->rx_desc[q])); | ||
114 | |||
115 | /* Copy packet data to emulated DMA buffer */ | ||
116 | - cpu_physical_memory_write(rx_desc_get_buffer(s->rx_desc[q]) + | ||
117 | - rxbuf_offset, | ||
118 | - rxbuf_ptr, MIN(bytes_to_copy, rxbufsize)); | ||
119 | + cpu_physical_memory_write(rx_desc_get_buffer(s, s->rx_desc[q]) + | ||
120 | + rxbuf_offset, | ||
121 | + rxbuf_ptr, | ||
122 | + MIN(bytes_to_copy, rxbufsize)); | ||
123 | rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); | ||
124 | bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); | ||
125 | |||
126 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
127 | /* Descriptor write-back. */ | ||
128 | cpu_physical_memory_write(s->rx_desc_addr[q], | ||
129 | (uint8_t *)s->rx_desc[q], | ||
130 | - sizeof(s->rx_desc[q])); | ||
131 | + sizeof(uint32_t) * gem_get_desc_len(s, true)); | ||
132 | |||
133 | /* Next descriptor */ | ||
134 | if (rx_desc_get_wrap(s->rx_desc[q])) { | ||
135 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
136 | s->rx_desc_addr[q] = s->regs[GEM_RXQBASE]; | ||
137 | } else { | ||
138 | DB_PRINT("incrementing RX descriptor list\n"); | ||
139 | - s->rx_desc_addr[q] += 8; | ||
140 | + s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true); | ||
141 | } | ||
142 | |||
143 | gem_get_rx_desc(s, q); | ||
144 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
145 | |||
146 | DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); | ||
147 | cpu_physical_memory_read(packet_desc_addr, | ||
148 | - (uint8_t *)desc, sizeof(desc)); | ||
149 | + (uint8_t *)desc, | ||
150 | + sizeof(uint32_t) * gem_get_desc_len(s, false)); | ||
151 | /* Handle all descriptors owned by hardware */ | ||
152 | while (tx_desc_get_used(desc) == 0) { | ||
153 | |||
154 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
155 | /* The real hardware would eat this (and possibly crash). | ||
156 | * For QEMU let's lend a helping hand. | ||
157 | */ | ||
158 | - if ((tx_desc_get_buffer(desc) == 0) || | ||
159 | + if ((tx_desc_get_buffer(s, desc) == 0) || | ||
160 | (tx_desc_get_length(desc) == 0)) { | ||
161 | DB_PRINT("Invalid TX descriptor @ 0x%x\n", | ||
162 | (unsigned)packet_desc_addr); | ||
163 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
164 | /* Gather this fragment of the packet from "dma memory" to our | ||
165 | * contig buffer. | ||
166 | */ | ||
167 | - cpu_physical_memory_read(tx_desc_get_buffer(desc), p, | ||
168 | + cpu_physical_memory_read(tx_desc_get_buffer(s, desc), p, | ||
169 | tx_desc_get_length(desc)); | ||
170 | p += tx_desc_get_length(desc); | ||
171 | total_bytes += tx_desc_get_length(desc); | ||
172 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
173 | if (tx_desc_get_wrap(desc)) { | ||
174 | s->tx_desc_addr[q] = s->regs[GEM_TXQBASE]; | ||
175 | } else { | ||
176 | - s->tx_desc_addr[q] = packet_desc_addr + 8; | ||
177 | + s->tx_desc_addr[q] = packet_desc_addr + | ||
178 | + 4 * gem_get_desc_len(s, false); | ||
179 | } | ||
180 | DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]); | ||
181 | |||
182 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
183 | tx_desc_set_last(desc); | ||
184 | packet_desc_addr = s->regs[GEM_TXQBASE]; | ||
185 | } else { | ||
186 | - packet_desc_addr += 8; | ||
187 | + packet_desc_addr += 4 * gem_get_desc_len(s, false); | ||
188 | } | ||
189 | DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); | ||
190 | - cpu_physical_memory_read(packet_desc_addr, | ||
191 | - (uint8_t *)desc, sizeof(desc)); | ||
192 | + cpu_physical_memory_read(packet_desc_addr, (uint8_t *)desc, | ||
193 | + sizeof(uint32_t) * gem_get_desc_len(s, false)); | ||
194 | } | ||
195 | |||
196 | if (tx_desc_get_used(desc)) { | ||
197 | -- | 152 | -- |
198 | 2.19.0 | 153 | 2.20.1 |
199 | 154 | ||
200 | 155 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | Since we enabled parallel TCG code generation for softmmu (see | ||
4 | commit 3468b59 "tcg: enable multiple TCG contexts in softmmu") | ||
5 | and its subsequent fix (commit 72649619 "add .min_cpus and | ||
6 | .default_cpus fields to machine_class"), the raspi machines are | ||
7 | restricted to always use their 4 cores: | ||
8 | |||
9 | See in hw/arm/raspi2 (with BCM283X_NCPUS set to 4): | ||
10 | |||
11 | 222 static void raspi2_machine_init(MachineClass *mc) | ||
12 | 223 { | ||
13 | 224 mc->desc = "Raspberry Pi 2"; | ||
14 | 230 mc->max_cpus = BCM283X_NCPUS; | ||
15 | 231 mc->min_cpus = BCM283X_NCPUS; | ||
16 | 232 mc->default_cpus = BCM283X_NCPUS; | ||
17 | 235 }; | ||
18 | 236 DEFINE_MACHINE("raspi2", raspi2_machine_init) | ||
19 | |||
20 | We can no longer use the -smp option, as we get: | ||
21 | |||
22 | $ qemu-system-arm -M raspi2 -smp 1 | ||
23 | qemu-system-arm: Invalid SMP CPUs 1. The min CPUs supported by machine 'raspi2' is 4 | ||
24 | |||
25 | Since we can not set the TYPE_BCM283x SOC "enabled-cpus" with -smp, | ||
26 | remove the unuseful code. | ||
27 | |||
28 | We can achieve the same by using the '-global bcm2836.enabled-cpus=1' | ||
29 | option. | ||
30 | |||
31 | Reported-by: Laurent Bonnans <laurent.bonnans@here.com> | ||
32 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
33 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
34 | Message-id: 20200120235159.18510-2-f4bug@amsat.org | ||
35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
36 | --- | ||
37 | hw/arm/raspi.c | 2 -- | ||
38 | 1 file changed, 2 deletions(-) | ||
39 | |||
40 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/raspi.c | ||
43 | +++ b/hw/arm/raspi.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void raspi_init(MachineState *machine, int version) | ||
45 | /* Setup the SOC */ | ||
46 | object_property_add_const_link(OBJECT(&s->soc), "ram", OBJECT(&s->ram), | ||
47 | &error_abort); | ||
48 | - object_property_set_int(OBJECT(&s->soc), machine->smp.cpus, "enabled-cpus", | ||
49 | - &error_abort); | ||
50 | int board_rev = version == 3 ? 0xa02082 : 0xa21041; | ||
51 | object_property_set_int(OBJECT(&s->soc), board_rev, "board-rev", | ||
52 | &error_abort); | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Damien Hedde <damien.hedde@greensocs.com> | |
2 | |||
3 | Provide a temporary device_legacy_reset function doing what | ||
4 | device_reset does to prepare for the transition with Resettable | ||
5 | API. | ||
6 | |||
7 | All occurrence of device_reset in the code tree are also replaced | ||
8 | by device_legacy_reset. | ||
9 | |||
10 | The new resettable API has different prototype and semantics | ||
11 | (resetting child buses as well as the specified device). Subsequent | ||
12 | commits will make the changeover for each call site individually; once | ||
13 | that is complete device_legacy_reset() will be removed. | ||
14 | |||
15 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Acked-by: David Gibson <david@gibson.dropbear.id.au> | ||
19 | Acked-by: Cornelia Huck <cohuck@redhat.com> | ||
20 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
22 | Message-id: 20200123132823.1117486-2-damien.hedde@greensocs.com | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | --- | ||
25 | include/hw/qdev-core.h | 4 ++-- | ||
26 | hw/audio/intel-hda.c | 2 +- | ||
27 | hw/core/qdev.c | 6 +++--- | ||
28 | hw/hyperv/hyperv.c | 2 +- | ||
29 | hw/i386/microvm.c | 2 +- | ||
30 | hw/i386/pc.c | 2 +- | ||
31 | hw/ide/microdrive.c | 8 ++++---- | ||
32 | hw/intc/spapr_xive.c | 2 +- | ||
33 | hw/ppc/pnv_psi.c | 4 ++-- | ||
34 | hw/ppc/spapr_pci.c | 2 +- | ||
35 | hw/ppc/spapr_vio.c | 2 +- | ||
36 | hw/s390x/s390-pci-inst.c | 2 +- | ||
37 | hw/scsi/vmw_pvscsi.c | 2 +- | ||
38 | hw/sd/omap_mmc.c | 2 +- | ||
39 | hw/sd/pl181.c | 2 +- | ||
40 | 15 files changed, 22 insertions(+), 22 deletions(-) | ||
41 | |||
42 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/include/hw/qdev-core.h | ||
45 | +++ b/include/hw/qdev-core.h | ||
46 | @@ -XXX,XX +XXX,XX @@ char *qdev_get_own_fw_dev_path_from_handler(BusState *bus, DeviceState *dev); | ||
47 | void qdev_machine_init(void); | ||
48 | |||
49 | /** | ||
50 | - * @device_reset | ||
51 | + * device_legacy_reset: | ||
52 | * | ||
53 | * Reset a single device (by calling the reset method). | ||
54 | */ | ||
55 | -void device_reset(DeviceState *dev); | ||
56 | +void device_legacy_reset(DeviceState *dev); | ||
57 | |||
58 | void device_class_set_props(DeviceClass *dc, Property *props); | ||
59 | |||
60 | diff --git a/hw/audio/intel-hda.c b/hw/audio/intel-hda.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/hw/audio/intel-hda.c | ||
63 | +++ b/hw/audio/intel-hda.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static void intel_hda_reset(DeviceState *dev) | ||
65 | QTAILQ_FOREACH(kid, &d->codecs.qbus.children, sibling) { | ||
66 | DeviceState *qdev = kid->child; | ||
67 | cdev = HDA_CODEC_DEVICE(qdev); | ||
68 | - device_reset(DEVICE(cdev)); | ||
69 | + device_legacy_reset(DEVICE(cdev)); | ||
70 | d->state_sts |= (1 << cdev->cad); | ||
71 | } | ||
72 | intel_hda_update_irq(d); | ||
73 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/hw/core/qdev.c | ||
76 | +++ b/hw/core/qdev.c | ||
77 | @@ -XXX,XX +XXX,XX @@ HotplugHandler *qdev_get_hotplug_handler(DeviceState *dev) | ||
78 | |||
79 | static int qdev_reset_one(DeviceState *dev, void *opaque) | ||
80 | { | ||
81 | - device_reset(dev); | ||
82 | + device_legacy_reset(dev); | ||
83 | |||
84 | return 0; | ||
85 | } | ||
86 | @@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp) | ||
87 | } | ||
88 | } | ||
89 | if (dev->hotplugged) { | ||
90 | - device_reset(dev); | ||
91 | + device_legacy_reset(dev); | ||
92 | } | ||
93 | dev->pending_deleted_event = false; | ||
94 | |||
95 | @@ -XXX,XX +XXX,XX @@ void device_class_set_parent_unrealize(DeviceClass *dc, | ||
96 | dc->unrealize = dev_unrealize; | ||
97 | } | ||
98 | |||
99 | -void device_reset(DeviceState *dev) | ||
100 | +void device_legacy_reset(DeviceState *dev) | ||
101 | { | ||
102 | DeviceClass *klass = DEVICE_GET_CLASS(dev); | ||
103 | |||
104 | diff --git a/hw/hyperv/hyperv.c b/hw/hyperv/hyperv.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/hw/hyperv/hyperv.c | ||
107 | +++ b/hw/hyperv/hyperv.c | ||
108 | @@ -XXX,XX +XXX,XX @@ void hyperv_synic_reset(CPUState *cs) | ||
109 | SynICState *synic = get_synic(cs); | ||
110 | |||
111 | if (synic) { | ||
112 | - device_reset(DEVICE(synic)); | ||
113 | + device_legacy_reset(DEVICE(synic)); | ||
114 | } | ||
115 | } | ||
116 | |||
117 | diff --git a/hw/i386/microvm.c b/hw/i386/microvm.c | ||
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/hw/i386/microvm.c | ||
120 | +++ b/hw/i386/microvm.c | ||
121 | @@ -XXX,XX +XXX,XX @@ static void microvm_machine_reset(MachineState *machine) | ||
122 | cpu = X86_CPU(cs); | ||
123 | |||
124 | if (cpu->apic_state) { | ||
125 | - device_reset(cpu->apic_state); | ||
126 | + device_legacy_reset(cpu->apic_state); | ||
127 | } | ||
128 | } | ||
129 | } | ||
130 | diff --git a/hw/i386/pc.c b/hw/i386/pc.c | ||
131 | index XXXXXXX..XXXXXXX 100644 | ||
132 | --- a/hw/i386/pc.c | ||
133 | +++ b/hw/i386/pc.c | ||
134 | @@ -XXX,XX +XXX,XX @@ static void pc_machine_reset(MachineState *machine) | ||
135 | cpu = X86_CPU(cs); | ||
136 | |||
137 | if (cpu->apic_state) { | ||
138 | - device_reset(cpu->apic_state); | ||
139 | + device_legacy_reset(cpu->apic_state); | ||
140 | } | ||
141 | } | ||
142 | } | ||
143 | diff --git a/hw/ide/microdrive.c b/hw/ide/microdrive.c | ||
144 | index XXXXXXX..XXXXXXX 100644 | ||
145 | --- a/hw/ide/microdrive.c | ||
146 | +++ b/hw/ide/microdrive.c | ||
147 | @@ -XXX,XX +XXX,XX @@ static void md_attr_write(PCMCIACardState *card, uint32_t at, uint8_t value) | ||
148 | case 0x00: /* Configuration Option Register */ | ||
149 | s->opt = value & 0xcf; | ||
150 | if (value & OPT_SRESET) { | ||
151 | - device_reset(DEVICE(s)); | ||
152 | + device_legacy_reset(DEVICE(s)); | ||
153 | } | ||
154 | md_interrupt_update(s); | ||
155 | break; | ||
156 | @@ -XXX,XX +XXX,XX @@ static void md_common_write(PCMCIACardState *card, uint32_t at, uint16_t value) | ||
157 | case 0xe: /* Device Control */ | ||
158 | s->ctrl = value; | ||
159 | if (value & CTRL_SRST) { | ||
160 | - device_reset(DEVICE(s)); | ||
161 | + device_legacy_reset(DEVICE(s)); | ||
162 | } | ||
163 | md_interrupt_update(s); | ||
164 | break; | ||
165 | @@ -XXX,XX +XXX,XX @@ static int dscm1xxxx_attach(PCMCIACardState *card) | ||
166 | md->attr_base = pcc->cis[0x74] | (pcc->cis[0x76] << 8); | ||
167 | md->io_base = 0x0; | ||
168 | |||
169 | - device_reset(DEVICE(md)); | ||
170 | + device_legacy_reset(DEVICE(md)); | ||
171 | md_interrupt_update(md); | ||
172 | |||
173 | return 0; | ||
174 | @@ -XXX,XX +XXX,XX @@ static int dscm1xxxx_detach(PCMCIACardState *card) | ||
175 | { | ||
176 | MicroDriveState *md = MICRODRIVE(card); | ||
177 | |||
178 | - device_reset(DEVICE(md)); | ||
179 | + device_legacy_reset(DEVICE(md)); | ||
180 | return 0; | ||
181 | } | ||
182 | |||
183 | diff --git a/hw/intc/spapr_xive.c b/hw/intc/spapr_xive.c | ||
184 | index XXXXXXX..XXXXXXX 100644 | ||
185 | --- a/hw/intc/spapr_xive.c | ||
186 | +++ b/hw/intc/spapr_xive.c | ||
187 | @@ -XXX,XX +XXX,XX @@ static target_ulong h_int_reset(PowerPCCPU *cpu, | ||
188 | return H_PARAMETER; | ||
189 | } | ||
190 | |||
191 | - device_reset(DEVICE(xive)); | ||
192 | + device_legacy_reset(DEVICE(xive)); | ||
193 | |||
194 | if (kvm_irqchip_in_kernel()) { | ||
195 | Error *local_err = NULL; | ||
196 | diff --git a/hw/ppc/pnv_psi.c b/hw/ppc/pnv_psi.c | ||
197 | index XXXXXXX..XXXXXXX 100644 | ||
198 | --- a/hw/ppc/pnv_psi.c | ||
199 | +++ b/hw/ppc/pnv_psi.c | ||
200 | @@ -XXX,XX +XXX,XX @@ static void pnv_psi_reset(DeviceState *dev) | ||
201 | |||
202 | static void pnv_psi_reset_handler(void *dev) | ||
203 | { | ||
204 | - device_reset(DEVICE(dev)); | ||
205 | + device_legacy_reset(DEVICE(dev)); | ||
206 | } | ||
207 | |||
208 | static void pnv_psi_realize(DeviceState *dev, Error **errp) | ||
209 | @@ -XXX,XX +XXX,XX @@ static void pnv_psi_p9_mmio_write(void *opaque, hwaddr addr, | ||
210 | break; | ||
211 | case PSIHB9_INTERRUPT_CONTROL: | ||
212 | if (val & PSIHB9_IRQ_RESET) { | ||
213 | - device_reset(DEVICE(&psi9->source)); | ||
214 | + device_legacy_reset(DEVICE(&psi9->source)); | ||
215 | } | ||
216 | psi->regs[reg] = val; | ||
217 | break; | ||
218 | diff --git a/hw/ppc/spapr_pci.c b/hw/ppc/spapr_pci.c | ||
219 | index XXXXXXX..XXXXXXX 100644 | ||
220 | --- a/hw/ppc/spapr_pci.c | ||
221 | +++ b/hw/ppc/spapr_pci.c | ||
222 | @@ -XXX,XX +XXX,XX @@ static int spapr_phb_children_reset(Object *child, void *opaque) | ||
223 | DeviceState *dev = (DeviceState *) object_dynamic_cast(child, TYPE_DEVICE); | ||
224 | |||
225 | if (dev) { | ||
226 | - device_reset(dev); | ||
227 | + device_legacy_reset(dev); | ||
228 | } | ||
229 | |||
230 | return 0; | ||
231 | diff --git a/hw/ppc/spapr_vio.c b/hw/ppc/spapr_vio.c | ||
232 | index XXXXXXX..XXXXXXX 100644 | ||
233 | --- a/hw/ppc/spapr_vio.c | ||
234 | +++ b/hw/ppc/spapr_vio.c | ||
235 | @@ -XXX,XX +XXX,XX @@ int spapr_vio_send_crq(SpaprVioDevice *dev, uint8_t *crq) | ||
236 | static void spapr_vio_quiesce_one(SpaprVioDevice *dev) | ||
237 | { | ||
238 | if (dev->tcet) { | ||
239 | - device_reset(DEVICE(dev->tcet)); | ||
240 | + device_legacy_reset(DEVICE(dev->tcet)); | ||
241 | } | ||
242 | free_crq(dev); | ||
243 | } | ||
244 | diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c | ||
245 | index XXXXXXX..XXXXXXX 100644 | ||
246 | --- a/hw/s390x/s390-pci-inst.c | ||
247 | +++ b/hw/s390x/s390-pci-inst.c | ||
248 | @@ -XXX,XX +XXX,XX @@ int clp_service_call(S390CPU *cpu, uint8_t r2, uintptr_t ra) | ||
249 | stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_FHOP); | ||
250 | goto out; | ||
251 | } | ||
252 | - device_reset(DEVICE(pbdev)); | ||
253 | + device_legacy_reset(DEVICE(pbdev)); | ||
254 | pbdev->fh &= ~FH_MASK_ENABLE; | ||
255 | pbdev->state = ZPCI_FS_DISABLED; | ||
256 | stl_p(&ressetpci->fh, pbdev->fh); | ||
257 | diff --git a/hw/scsi/vmw_pvscsi.c b/hw/scsi/vmw_pvscsi.c | ||
258 | index XXXXXXX..XXXXXXX 100644 | ||
259 | --- a/hw/scsi/vmw_pvscsi.c | ||
260 | +++ b/hw/scsi/vmw_pvscsi.c | ||
261 | @@ -XXX,XX +XXX,XX @@ pvscsi_on_cmd_reset_device(PVSCSIState *s) | ||
262 | |||
263 | if (sdev != NULL) { | ||
264 | s->resetting++; | ||
265 | - device_reset(&sdev->qdev); | ||
266 | + device_legacy_reset(&sdev->qdev); | ||
267 | s->resetting--; | ||
268 | return PVSCSI_COMMAND_PROCESSING_SUCCEEDED; | ||
269 | } | ||
270 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | ||
271 | index XXXXXXX..XXXXXXX 100644 | ||
272 | --- a/hw/sd/omap_mmc.c | ||
273 | +++ b/hw/sd/omap_mmc.c | ||
274 | @@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host) | ||
275 | * into any bus, and we must reset it manually. When omap_mmc is | ||
276 | * QOMified this must move into the QOM reset function. | ||
277 | */ | ||
278 | - device_reset(DEVICE(host->card)); | ||
279 | + device_legacy_reset(DEVICE(host->card)); | ||
280 | } | ||
281 | |||
282 | static uint64_t omap_mmc_read(void *opaque, hwaddr offset, | ||
283 | diff --git a/hw/sd/pl181.c b/hw/sd/pl181.c | ||
284 | index XXXXXXX..XXXXXXX 100644 | ||
285 | --- a/hw/sd/pl181.c | ||
286 | +++ b/hw/sd/pl181.c | ||
287 | @@ -XXX,XX +XXX,XX @@ static void pl181_reset(DeviceState *d) | ||
288 | /* Since we're still using the legacy SD API the card is not plugged | ||
289 | * into any bus, and we must reset it manually. | ||
290 | */ | ||
291 | - device_reset(DEVICE(s->card)); | ||
292 | + device_legacy_reset(DEVICE(s->card)); | ||
293 | } | ||
294 | |||
295 | static void pl181_init(Object *obj) | ||
296 | -- | ||
297 | 2.20.1 | ||
298 | |||
299 | diff view generated by jsdifflib |
1 | From: Aaron Lindsay <aclindsa@gmail.com> | 1 | From: Damien Hedde <damien.hedde@greensocs.com> |
---|---|---|---|
2 | 2 | ||
3 | I previously fixed this for PMINTENSET_EL1, but missed these. | 3 | Adds trace events to reset procedure and when updating the parent |
4 | bus of a device. | ||
4 | 5 | ||
5 | Signed-off-by: Aaron Lindsay <alindsay@codeaurora.org> | 6 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> |
6 | Signed-off-by: Aaron Lindsay <aclindsa@gmail.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20181010203735.27918-2-aclindsa@gmail.com | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
9 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
10 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Message-id: 20200123132823.1117486-3-damien.hedde@greensocs.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | target/arm/helper.c | 6 ++++-- | 14 | hw/core/qdev.c | 29 ++++++++++++++++++++++++++--- |
12 | 1 file changed, 4 insertions(+), 2 deletions(-) | 15 | hw/core/trace-events | 9 +++++++++ |
16 | 2 files changed, 35 insertions(+), 3 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 20 | --- a/hw/core/qdev.c |
17 | +++ b/target/arm/helper.c | 21 | +++ b/hw/core/qdev.c |
18 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | 22 | @@ -XXX,XX +XXX,XX @@ |
19 | .writefn = pmintenset_write, .raw_writefn = raw_write, | 23 | #include "hw/boards.h" |
20 | .resetvalue = 0x0 }, | 24 | #include "hw/sysbus.h" |
21 | { .name = "PMINTENCLR", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 2, | 25 | #include "migration/vmstate.h" |
22 | - .access = PL1_RW, .accessfn = access_tpm, .type = ARM_CP_ALIAS, | 26 | +#include "trace.h" |
23 | + .access = PL1_RW, .accessfn = access_tpm, | 27 | |
24 | + .type = ARM_CP_ALIAS | ARM_CP_IO, | 28 | bool qdev_hotplug = false; |
25 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten), | 29 | static bool qdev_hot_added = false; |
26 | .writefn = pmintenclr_write, }, | 30 | @@ -XXX,XX +XXX,XX @@ void qdev_set_parent_bus(DeviceState *dev, BusState *bus) |
27 | { .name = "PMINTENCLR_EL1", .state = ARM_CP_STATE_AA64, | 31 | bool replugging = dev->parent_bus != NULL; |
28 | .opc0 = 3, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 2, | 32 | |
29 | - .access = PL1_RW, .accessfn = access_tpm, .type = ARM_CP_ALIAS, | 33 | if (replugging) { |
30 | + .access = PL1_RW, .accessfn = access_tpm, | 34 | - /* Keep a reference to the device while it's not plugged into |
31 | + .type = ARM_CP_ALIAS | ARM_CP_IO, | 35 | + trace_qdev_update_parent_bus(dev, object_get_typename(OBJECT(dev)), |
32 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten), | 36 | + dev->parent_bus, object_get_typename(OBJECT(dev->parent_bus)), |
33 | .writefn = pmintenclr_write }, | 37 | + OBJECT(bus), object_get_typename(OBJECT(bus))); |
34 | { .name = "CCSIDR", .state = ARM_CP_STATE_BOTH, | 38 | + /* |
39 | + * Keep a reference to the device while it's not plugged into | ||
40 | * any bus, to avoid it potentially evaporating when it is | ||
41 | * dereffed in bus_remove_child(). | ||
42 | */ | ||
43 | @@ -XXX,XX +XXX,XX @@ HotplugHandler *qdev_get_hotplug_handler(DeviceState *dev) | ||
44 | return hotplug_ctrl; | ||
45 | } | ||
46 | |||
47 | +static int qdev_prereset(DeviceState *dev, void *opaque) | ||
48 | +{ | ||
49 | + trace_qdev_reset_tree(dev, object_get_typename(OBJECT(dev))); | ||
50 | + return 0; | ||
51 | +} | ||
52 | + | ||
53 | +static int qbus_prereset(BusState *bus, void *opaque) | ||
54 | +{ | ||
55 | + trace_qbus_reset_tree(bus, object_get_typename(OBJECT(bus))); | ||
56 | + return 0; | ||
57 | +} | ||
58 | + | ||
59 | static int qdev_reset_one(DeviceState *dev, void *opaque) | ||
60 | { | ||
61 | device_legacy_reset(dev); | ||
62 | @@ -XXX,XX +XXX,XX @@ static int qdev_reset_one(DeviceState *dev, void *opaque) | ||
63 | static int qbus_reset_one(BusState *bus, void *opaque) | ||
64 | { | ||
65 | BusClass *bc = BUS_GET_CLASS(bus); | ||
66 | + trace_qbus_reset(bus, object_get_typename(OBJECT(bus))); | ||
67 | if (bc->reset) { | ||
68 | bc->reset(bus); | ||
69 | } | ||
70 | @@ -XXX,XX +XXX,XX @@ static int qbus_reset_one(BusState *bus, void *opaque) | ||
71 | |||
72 | void qdev_reset_all(DeviceState *dev) | ||
73 | { | ||
74 | - qdev_walk_children(dev, NULL, NULL, qdev_reset_one, qbus_reset_one, NULL); | ||
75 | + trace_qdev_reset_all(dev, object_get_typename(OBJECT(dev))); | ||
76 | + qdev_walk_children(dev, qdev_prereset, qbus_prereset, | ||
77 | + qdev_reset_one, qbus_reset_one, NULL); | ||
78 | } | ||
79 | |||
80 | void qdev_reset_all_fn(void *opaque) | ||
81 | @@ -XXX,XX +XXX,XX @@ void qdev_reset_all_fn(void *opaque) | ||
82 | |||
83 | void qbus_reset_all(BusState *bus) | ||
84 | { | ||
85 | - qbus_walk_children(bus, NULL, NULL, qdev_reset_one, qbus_reset_one, NULL); | ||
86 | + trace_qbus_reset_all(bus, object_get_typename(OBJECT(bus))); | ||
87 | + qbus_walk_children(bus, qdev_prereset, qbus_prereset, | ||
88 | + qdev_reset_one, qbus_reset_one, NULL); | ||
89 | } | ||
90 | |||
91 | void qbus_reset_all_fn(void *opaque) | ||
92 | @@ -XXX,XX +XXX,XX @@ void device_legacy_reset(DeviceState *dev) | ||
93 | { | ||
94 | DeviceClass *klass = DEVICE_GET_CLASS(dev); | ||
95 | |||
96 | + trace_qdev_reset(dev, object_get_typename(OBJECT(dev))); | ||
97 | if (klass->reset) { | ||
98 | klass->reset(dev); | ||
99 | } | ||
100 | diff --git a/hw/core/trace-events b/hw/core/trace-events | ||
101 | index XXXXXXX..XXXXXXX 100644 | ||
102 | --- a/hw/core/trace-events | ||
103 | +++ b/hw/core/trace-events | ||
104 | @@ -XXX,XX +XXX,XX @@ | ||
105 | # loader.c | ||
106 | loader_write_rom(const char *name, uint64_t gpa, uint64_t size, bool isrom) "%s: @0x%"PRIx64" size=0x%"PRIx64" ROM=%d" | ||
107 | + | ||
108 | +# qdev.c | ||
109 | +qdev_reset(void *obj, const char *objtype) "obj=%p(%s)" | ||
110 | +qdev_reset_all(void *obj, const char *objtype) "obj=%p(%s)" | ||
111 | +qdev_reset_tree(void *obj, const char *objtype) "obj=%p(%s)" | ||
112 | +qbus_reset(void *obj, const char *objtype) "obj=%p(%s)" | ||
113 | +qbus_reset_all(void *obj, const char *objtype) "obj=%p(%s)" | ||
114 | +qbus_reset_tree(void *obj, const char *objtype) "obj=%p(%s)" | ||
115 | +qdev_update_parent_bus(void *obj, const char *objtype, void *oldp, const char *oldptype, void *newp, const char *newptype) "obj=%p(%s) old_parent=%p(%s) new_parent=%p(%s)" | ||
35 | -- | 116 | -- |
36 | 2.19.0 | 117 | 2.20.1 |
37 | 118 | ||
38 | 119 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Damien Hedde <damien.hedde@greensocs.com> | |
2 | |||
3 | This commit defines an interface allowing multi-phase reset. This aims | ||
4 | to solve a problem of the actual single-phase reset (built in | ||
5 | DeviceClass and BusClass): reset behavior is dependent on the order | ||
6 | in which reset handlers are called. In particular doing external | ||
7 | side-effect (like setting an qemu_irq) is problematic because receiving | ||
8 | object may not be reset yet. | ||
9 | |||
10 | The Resettable interface divides the reset in 3 well defined phases. | ||
11 | To reset an object tree, all 1st phases are executed then all 2nd then | ||
12 | all 3rd. See the comments in include/hw/resettable.h for a more complete | ||
13 | description. The interface defines 3 phases to let the future | ||
14 | possibility of holding an object into reset for some time. | ||
15 | |||
16 | The qdev/qbus reset in DeviceClass and BusClass will be modified in | ||
17 | following commits to use this interface. A mechanism is provided | ||
18 | to allow executing a transitional reset handler in place of the 2nd | ||
19 | phase which is executed in children-then-parent order inside a tree. | ||
20 | This will allow to transition devices and buses smoothly while | ||
21 | keeping the exact current qdev/qbus reset behavior for now. | ||
22 | |||
23 | Documentation will be added in a following commit. | ||
24 | |||
25 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
28 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
29 | Message-id: 20200123132823.1117486-4-damien.hedde@greensocs.com | ||
30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
31 | --- | ||
32 | hw/core/Makefile.objs | 1 + | ||
33 | include/hw/resettable.h | 211 +++++++++++++++++++++++++++++++++++ | ||
34 | hw/core/resettable.c | 238 ++++++++++++++++++++++++++++++++++++++++ | ||
35 | hw/core/trace-events | 17 +++ | ||
36 | 4 files changed, 467 insertions(+) | ||
37 | create mode 100644 include/hw/resettable.h | ||
38 | create mode 100644 hw/core/resettable.c | ||
39 | |||
40 | diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/core/Makefile.objs | ||
43 | +++ b/hw/core/Makefile.objs | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | common-obj-y += qdev.o qdev-properties.o | ||
46 | common-obj-y += bus.o | ||
47 | common-obj-y += cpu.o | ||
48 | +common-obj-y += resettable.o | ||
49 | common-obj-y += hotplug.o | ||
50 | common-obj-y += vmstate-if.o | ||
51 | # irq.o needed for qdev GPIO handling: | ||
52 | diff --git a/include/hw/resettable.h b/include/hw/resettable.h | ||
53 | new file mode 100644 | ||
54 | index XXXXXXX..XXXXXXX | ||
55 | --- /dev/null | ||
56 | +++ b/include/hw/resettable.h | ||
57 | @@ -XXX,XX +XXX,XX @@ | ||
58 | +/* | ||
59 | + * Resettable interface header. | ||
60 | + * | ||
61 | + * Copyright (c) 2019 GreenSocs SAS | ||
62 | + * | ||
63 | + * Authors: | ||
64 | + * Damien Hedde | ||
65 | + * | ||
66 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
67 | + * See the COPYING file in the top-level directory. | ||
68 | + */ | ||
69 | + | ||
70 | +#ifndef HW_RESETTABLE_H | ||
71 | +#define HW_RESETTABLE_H | ||
72 | + | ||
73 | +#include "qom/object.h" | ||
74 | + | ||
75 | +#define TYPE_RESETTABLE_INTERFACE "resettable" | ||
76 | + | ||
77 | +#define RESETTABLE_CLASS(class) \ | ||
78 | + OBJECT_CLASS_CHECK(ResettableClass, (class), TYPE_RESETTABLE_INTERFACE) | ||
79 | + | ||
80 | +#define RESETTABLE_GET_CLASS(obj) \ | ||
81 | + OBJECT_GET_CLASS(ResettableClass, (obj), TYPE_RESETTABLE_INTERFACE) | ||
82 | + | ||
83 | +typedef struct ResettableState ResettableState; | ||
84 | + | ||
85 | +/** | ||
86 | + * ResetType: | ||
87 | + * Types of reset. | ||
88 | + * | ||
89 | + * + Cold: reset resulting from a power cycle of the object. | ||
90 | + * | ||
91 | + * TODO: Support has to be added to handle more types. In particular, | ||
92 | + * ResettableState structure needs to be expanded. | ||
93 | + */ | ||
94 | +typedef enum ResetType { | ||
95 | + RESET_TYPE_COLD, | ||
96 | +} ResetType; | ||
97 | + | ||
98 | +/* | ||
99 | + * ResettableClass: | ||
100 | + * Interface for resettable objects. | ||
101 | + * | ||
102 | + * See docs/devel/reset.rst for more detailed information about how QEMU models | ||
103 | + * reset. This whole API must only be used when holding the iothread mutex. | ||
104 | + * | ||
105 | + * All objects which can be reset must implement this interface; | ||
106 | + * it is usually provided by a base class such as DeviceClass or BusClass. | ||
107 | + * Every Resettable object must maintain some state tracking the | ||
108 | + * progress of a reset operation by providing a ResettableState structure. | ||
109 | + * The functions defined in this module take care of updating the | ||
110 | + * state of the reset. | ||
111 | + * The base class implementation of the interface provides this | ||
112 | + * state and implements the associated method: get_state. | ||
113 | + * | ||
114 | + * Concrete object implementations (typically specific devices | ||
115 | + * such as a UART model) should provide the functions | ||
116 | + * for the phases.enter, phases.hold and phases.exit methods, which | ||
117 | + * they can set in their class init function, either directly or | ||
118 | + * by calling resettable_class_set_parent_phases(). | ||
119 | + * The phase methods are guaranteed to only only ever be called once | ||
120 | + * for any reset event, in the order 'enter', 'hold', 'exit'. | ||
121 | + * An object will always move quickly from 'enter' to 'hold' | ||
122 | + * but might remain in 'hold' for an arbitrary period of time | ||
123 | + * before eventually reset is deasserted and the 'exit' phase is called. | ||
124 | + * Object implementations should be prepared for functions handling | ||
125 | + * inbound connections from other devices (such as qemu_irq handler | ||
126 | + * functions) to be called at any point during reset after their | ||
127 | + * 'enter' method has been called. | ||
128 | + * | ||
129 | + * Users of a resettable object should not call these methods | ||
130 | + * directly, but instead use the function resettable_reset(). | ||
131 | + * | ||
132 | + * @phases.enter: This phase is called when the object enters reset. It | ||
133 | + * should reset local state of the object, but it must not do anything that | ||
134 | + * has a side-effect on other objects, such as raising or lowering a qemu_irq | ||
135 | + * line or reading or writing guest memory. It takes the reset's type as | ||
136 | + * argument. | ||
137 | + * | ||
138 | + * @phases.hold: This phase is called for entry into reset, once every object | ||
139 | + * in the system which is being reset has had its @phases.enter method called. | ||
140 | + * At this point devices can do actions that affect other objects. | ||
141 | + * | ||
142 | + * @phases.exit: This phase is called when the object leaves the reset state. | ||
143 | + * Actions affecting other objects are permitted. | ||
144 | + * | ||
145 | + * @get_state: Mandatory method which must return a pointer to a | ||
146 | + * ResettableState. | ||
147 | + * | ||
148 | + * @get_transitional_function: transitional method to handle Resettable objects | ||
149 | + * not yet fully moved to this interface. It will be removed as soon as it is | ||
150 | + * not needed anymore. This method is optional and may return a pointer to a | ||
151 | + * function to be used instead of the phases. If the method exists and returns | ||
152 | + * a non-NULL function pointer then that function is executed as a replacement | ||
153 | + * of the 'hold' phase method taking the object as argument. The two other phase | ||
154 | + * methods are not executed. | ||
155 | + * | ||
156 | + * @child_foreach: Executes a given callback on every Resettable child. Child | ||
157 | + * in this context means a child in the qbus tree, so the children of a qbus | ||
158 | + * are the devices on it, and the children of a device are all the buses it | ||
159 | + * owns. This is not the same as the QOM object hierarchy. The function takes | ||
160 | + * additional opaque and ResetType arguments which must be passed unmodified to | ||
161 | + * the callback. | ||
162 | + */ | ||
163 | +typedef void (*ResettableEnterPhase)(Object *obj, ResetType type); | ||
164 | +typedef void (*ResettableHoldPhase)(Object *obj); | ||
165 | +typedef void (*ResettableExitPhase)(Object *obj); | ||
166 | +typedef ResettableState * (*ResettableGetState)(Object *obj); | ||
167 | +typedef void (*ResettableTrFunction)(Object *obj); | ||
168 | +typedef ResettableTrFunction (*ResettableGetTrFunction)(Object *obj); | ||
169 | +typedef void (*ResettableChildCallback)(Object *, void *opaque, | ||
170 | + ResetType type); | ||
171 | +typedef void (*ResettableChildForeach)(Object *obj, | ||
172 | + ResettableChildCallback cb, | ||
173 | + void *opaque, ResetType type); | ||
174 | +typedef struct ResettablePhases { | ||
175 | + ResettableEnterPhase enter; | ||
176 | + ResettableHoldPhase hold; | ||
177 | + ResettableExitPhase exit; | ||
178 | +} ResettablePhases; | ||
179 | +typedef struct ResettableClass { | ||
180 | + InterfaceClass parent_class; | ||
181 | + | ||
182 | + /* Phase methods */ | ||
183 | + ResettablePhases phases; | ||
184 | + | ||
185 | + /* State access method */ | ||
186 | + ResettableGetState get_state; | ||
187 | + | ||
188 | + /* Transitional method for legacy reset compatibility */ | ||
189 | + ResettableGetTrFunction get_transitional_function; | ||
190 | + | ||
191 | + /* Hierarchy handling method */ | ||
192 | + ResettableChildForeach child_foreach; | ||
193 | +} ResettableClass; | ||
194 | + | ||
195 | +/** | ||
196 | + * ResettableState: | ||
197 | + * Structure holding reset related state. The fields should not be accessed | ||
198 | + * directly; the definition is here to allow further inclusion into other | ||
199 | + * objects. | ||
200 | + * | ||
201 | + * @count: Number of reset level the object is into. It is incremented when | ||
202 | + * the reset operation starts and decremented when it finishes. | ||
203 | + * @hold_phase_pending: flag which indicates that we need to invoke the 'hold' | ||
204 | + * phase handler for this object. | ||
205 | + * @exit_phase_in_progress: true if we are currently in the exit phase | ||
206 | + */ | ||
207 | +struct ResettableState { | ||
208 | + unsigned count; | ||
209 | + bool hold_phase_pending; | ||
210 | + bool exit_phase_in_progress; | ||
211 | +}; | ||
212 | + | ||
213 | +/** | ||
214 | + * resettable_reset: | ||
215 | + * Trigger a reset on an object @obj of type @type. @obj must implement | ||
216 | + * Resettable interface. | ||
217 | + * | ||
218 | + * Calling this function is equivalent to calling @resettable_assert_reset() | ||
219 | + * then @resettable_release_reset(). | ||
220 | + */ | ||
221 | +void resettable_reset(Object *obj, ResetType type); | ||
222 | + | ||
223 | +/** | ||
224 | + * resettable_assert_reset: | ||
225 | + * Put an object @obj into reset. @obj must implement Resettable interface. | ||
226 | + * | ||
227 | + * @resettable_release_reset() must eventually be called after this call. | ||
228 | + * There must be one call to @resettable_release_reset() per call of | ||
229 | + * @resettable_assert_reset(), with the same type argument. | ||
230 | + * | ||
231 | + * NOTE: Until support for migration is added, the @resettable_release_reset() | ||
232 | + * must not be delayed. It must occur just after @resettable_assert_reset() so | ||
233 | + * that migration cannot be triggered in between. Prefer using | ||
234 | + * @resettable_reset() for now. | ||
235 | + */ | ||
236 | +void resettable_assert_reset(Object *obj, ResetType type); | ||
237 | + | ||
238 | +/** | ||
239 | + * resettable_release_reset: | ||
240 | + * Release the object @obj from reset. @obj must implement Resettable interface. | ||
241 | + * | ||
242 | + * See @resettable_assert_reset() description for details. | ||
243 | + */ | ||
244 | +void resettable_release_reset(Object *obj, ResetType type); | ||
245 | + | ||
246 | +/** | ||
247 | + * resettable_is_in_reset: | ||
248 | + * Return true if @obj is under reset. | ||
249 | + * | ||
250 | + * @obj must implement Resettable interface. | ||
251 | + */ | ||
252 | +bool resettable_is_in_reset(Object *obj); | ||
253 | + | ||
254 | +/** | ||
255 | + * resettable_class_set_parent_phases: | ||
256 | + * | ||
257 | + * Save @rc current reset phases into @parent_phases and override @rc phases | ||
258 | + * by the given new methods (@enter, @hold and @exit). | ||
259 | + * Each phase is overridden only if the new one is not NULL allowing to | ||
260 | + * override a subset of phases. | ||
261 | + */ | ||
262 | +void resettable_class_set_parent_phases(ResettableClass *rc, | ||
263 | + ResettableEnterPhase enter, | ||
264 | + ResettableHoldPhase hold, | ||
265 | + ResettableExitPhase exit, | ||
266 | + ResettablePhases *parent_phases); | ||
267 | + | ||
268 | +#endif | ||
269 | diff --git a/hw/core/resettable.c b/hw/core/resettable.c | ||
270 | new file mode 100644 | ||
271 | index XXXXXXX..XXXXXXX | ||
272 | --- /dev/null | ||
273 | +++ b/hw/core/resettable.c | ||
274 | @@ -XXX,XX +XXX,XX @@ | ||
275 | +/* | ||
276 | + * Resettable interface. | ||
277 | + * | ||
278 | + * Copyright (c) 2019 GreenSocs SAS | ||
279 | + * | ||
280 | + * Authors: | ||
281 | + * Damien Hedde | ||
282 | + * | ||
283 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
284 | + * See the COPYING file in the top-level directory. | ||
285 | + */ | ||
286 | + | ||
287 | +#include "qemu/osdep.h" | ||
288 | +#include "qemu/module.h" | ||
289 | +#include "hw/resettable.h" | ||
290 | +#include "trace.h" | ||
291 | + | ||
292 | +/** | ||
293 | + * resettable_phase_enter/hold/exit: | ||
294 | + * Function executing a phase recursively in a resettable object and its | ||
295 | + * children. | ||
296 | + */ | ||
297 | +static void resettable_phase_enter(Object *obj, void *opaque, ResetType type); | ||
298 | +static void resettable_phase_hold(Object *obj, void *opaque, ResetType type); | ||
299 | +static void resettable_phase_exit(Object *obj, void *opaque, ResetType type); | ||
300 | + | ||
301 | +/** | ||
302 | + * enter_phase_in_progress: | ||
303 | + * True if we are currently in reset enter phase. | ||
304 | + * | ||
305 | + * Note: This flag is only used to guarantee (using asserts) that the reset | ||
306 | + * API is used correctly. We can use a global variable because we rely on the | ||
307 | + * iothread mutex to ensure only one reset operation is in a progress at a | ||
308 | + * given time. | ||
309 | + */ | ||
310 | +static bool enter_phase_in_progress; | ||
311 | + | ||
312 | +void resettable_reset(Object *obj, ResetType type) | ||
313 | +{ | ||
314 | + trace_resettable_reset(obj, type); | ||
315 | + resettable_assert_reset(obj, type); | ||
316 | + resettable_release_reset(obj, type); | ||
317 | +} | ||
318 | + | ||
319 | +void resettable_assert_reset(Object *obj, ResetType type) | ||
320 | +{ | ||
321 | + /* TODO: change this assert when adding support for other reset types */ | ||
322 | + assert(type == RESET_TYPE_COLD); | ||
323 | + trace_resettable_reset_assert_begin(obj, type); | ||
324 | + assert(!enter_phase_in_progress); | ||
325 | + | ||
326 | + enter_phase_in_progress = true; | ||
327 | + resettable_phase_enter(obj, NULL, type); | ||
328 | + enter_phase_in_progress = false; | ||
329 | + | ||
330 | + resettable_phase_hold(obj, NULL, type); | ||
331 | + | ||
332 | + trace_resettable_reset_assert_end(obj); | ||
333 | +} | ||
334 | + | ||
335 | +void resettable_release_reset(Object *obj, ResetType type) | ||
336 | +{ | ||
337 | + /* TODO: change this assert when adding support for other reset types */ | ||
338 | + assert(type == RESET_TYPE_COLD); | ||
339 | + trace_resettable_reset_release_begin(obj, type); | ||
340 | + assert(!enter_phase_in_progress); | ||
341 | + | ||
342 | + resettable_phase_exit(obj, NULL, type); | ||
343 | + | ||
344 | + trace_resettable_reset_release_end(obj); | ||
345 | +} | ||
346 | + | ||
347 | +bool resettable_is_in_reset(Object *obj) | ||
348 | +{ | ||
349 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | ||
350 | + ResettableState *s = rc->get_state(obj); | ||
351 | + | ||
352 | + return s->count > 0; | ||
353 | +} | ||
354 | + | ||
355 | +/** | ||
356 | + * resettable_child_foreach: | ||
357 | + * helper to avoid checking the existence of the method. | ||
358 | + */ | ||
359 | +static void resettable_child_foreach(ResettableClass *rc, Object *obj, | ||
360 | + ResettableChildCallback cb, | ||
361 | + void *opaque, ResetType type) | ||
362 | +{ | ||
363 | + if (rc->child_foreach) { | ||
364 | + rc->child_foreach(obj, cb, opaque, type); | ||
365 | + } | ||
366 | +} | ||
367 | + | ||
368 | +/** | ||
369 | + * resettable_get_tr_func: | ||
370 | + * helper to fetch transitional reset callback if any. | ||
371 | + */ | ||
372 | +static ResettableTrFunction resettable_get_tr_func(ResettableClass *rc, | ||
373 | + Object *obj) | ||
374 | +{ | ||
375 | + ResettableTrFunction tr_func = NULL; | ||
376 | + if (rc->get_transitional_function) { | ||
377 | + tr_func = rc->get_transitional_function(obj); | ||
378 | + } | ||
379 | + return tr_func; | ||
380 | +} | ||
381 | + | ||
382 | +static void resettable_phase_enter(Object *obj, void *opaque, ResetType type) | ||
383 | +{ | ||
384 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | ||
385 | + ResettableState *s = rc->get_state(obj); | ||
386 | + const char *obj_typename = object_get_typename(obj); | ||
387 | + bool action_needed = false; | ||
388 | + | ||
389 | + /* exit phase has to finish properly before entering back in reset */ | ||
390 | + assert(!s->exit_phase_in_progress); | ||
391 | + | ||
392 | + trace_resettable_phase_enter_begin(obj, obj_typename, s->count, type); | ||
393 | + | ||
394 | + /* Only take action if we really enter reset for the 1st time. */ | ||
395 | + /* | ||
396 | + * TODO: if adding more ResetType support, some additional checks | ||
397 | + * are probably needed here. | ||
398 | + */ | ||
399 | + if (s->count++ == 0) { | ||
400 | + action_needed = true; | ||
401 | + } | ||
402 | + /* | ||
403 | + * We limit the count to an arbitrary "big" value. The value is big | ||
404 | + * enough not to be triggered normally. | ||
405 | + * The assert will stop an infinite loop if there is a cycle in the | ||
406 | + * reset tree. The loop goes through resettable_foreach_child below | ||
407 | + * which at some point will call us again. | ||
408 | + */ | ||
409 | + assert(s->count <= 50); | ||
410 | + | ||
411 | + /* | ||
412 | + * handle the children even if action_needed is at false so that | ||
413 | + * child counts are incremented too | ||
414 | + */ | ||
415 | + resettable_child_foreach(rc, obj, resettable_phase_enter, NULL, type); | ||
416 | + | ||
417 | + /* execute enter phase for the object if needed */ | ||
418 | + if (action_needed) { | ||
419 | + trace_resettable_phase_enter_exec(obj, obj_typename, type, | ||
420 | + !!rc->phases.enter); | ||
421 | + if (rc->phases.enter && !resettable_get_tr_func(rc, obj)) { | ||
422 | + rc->phases.enter(obj, type); | ||
423 | + } | ||
424 | + s->hold_phase_pending = true; | ||
425 | + } | ||
426 | + trace_resettable_phase_enter_end(obj, obj_typename, s->count); | ||
427 | +} | ||
428 | + | ||
429 | +static void resettable_phase_hold(Object *obj, void *opaque, ResetType type) | ||
430 | +{ | ||
431 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | ||
432 | + ResettableState *s = rc->get_state(obj); | ||
433 | + const char *obj_typename = object_get_typename(obj); | ||
434 | + | ||
435 | + /* exit phase has to finish properly before entering back in reset */ | ||
436 | + assert(!s->exit_phase_in_progress); | ||
437 | + | ||
438 | + trace_resettable_phase_hold_begin(obj, obj_typename, s->count, type); | ||
439 | + | ||
440 | + /* handle children first */ | ||
441 | + resettable_child_foreach(rc, obj, resettable_phase_hold, NULL, type); | ||
442 | + | ||
443 | + /* exec hold phase */ | ||
444 | + if (s->hold_phase_pending) { | ||
445 | + s->hold_phase_pending = false; | ||
446 | + ResettableTrFunction tr_func = resettable_get_tr_func(rc, obj); | ||
447 | + trace_resettable_phase_hold_exec(obj, obj_typename, !!rc->phases.hold); | ||
448 | + if (tr_func) { | ||
449 | + trace_resettable_transitional_function(obj, obj_typename); | ||
450 | + tr_func(obj); | ||
451 | + } else if (rc->phases.hold) { | ||
452 | + rc->phases.hold(obj); | ||
453 | + } | ||
454 | + } | ||
455 | + trace_resettable_phase_hold_end(obj, obj_typename, s->count); | ||
456 | +} | ||
457 | + | ||
458 | +static void resettable_phase_exit(Object *obj, void *opaque, ResetType type) | ||
459 | +{ | ||
460 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | ||
461 | + ResettableState *s = rc->get_state(obj); | ||
462 | + const char *obj_typename = object_get_typename(obj); | ||
463 | + | ||
464 | + assert(!s->exit_phase_in_progress); | ||
465 | + trace_resettable_phase_exit_begin(obj, obj_typename, s->count, type); | ||
466 | + | ||
467 | + /* exit_phase_in_progress ensures this phase is 'atomic' */ | ||
468 | + s->exit_phase_in_progress = true; | ||
469 | + resettable_child_foreach(rc, obj, resettable_phase_exit, NULL, type); | ||
470 | + | ||
471 | + assert(s->count > 0); | ||
472 | + if (s->count == 1) { | ||
473 | + trace_resettable_phase_exit_exec(obj, obj_typename, !!rc->phases.exit); | ||
474 | + if (rc->phases.exit && !resettable_get_tr_func(rc, obj)) { | ||
475 | + rc->phases.exit(obj); | ||
476 | + } | ||
477 | + s->count = 0; | ||
478 | + } | ||
479 | + s->exit_phase_in_progress = false; | ||
480 | + trace_resettable_phase_exit_end(obj, obj_typename, s->count); | ||
481 | +} | ||
482 | + | ||
483 | +void resettable_class_set_parent_phases(ResettableClass *rc, | ||
484 | + ResettableEnterPhase enter, | ||
485 | + ResettableHoldPhase hold, | ||
486 | + ResettableExitPhase exit, | ||
487 | + ResettablePhases *parent_phases) | ||
488 | +{ | ||
489 | + *parent_phases = rc->phases; | ||
490 | + if (enter) { | ||
491 | + rc->phases.enter = enter; | ||
492 | + } | ||
493 | + if (hold) { | ||
494 | + rc->phases.hold = hold; | ||
495 | + } | ||
496 | + if (exit) { | ||
497 | + rc->phases.exit = exit; | ||
498 | + } | ||
499 | +} | ||
500 | + | ||
501 | +static const TypeInfo resettable_interface_info = { | ||
502 | + .name = TYPE_RESETTABLE_INTERFACE, | ||
503 | + .parent = TYPE_INTERFACE, | ||
504 | + .class_size = sizeof(ResettableClass), | ||
505 | +}; | ||
506 | + | ||
507 | +static void reset_register_types(void) | ||
508 | +{ | ||
509 | + type_register_static(&resettable_interface_info); | ||
510 | +} | ||
511 | + | ||
512 | +type_init(reset_register_types) | ||
513 | diff --git a/hw/core/trace-events b/hw/core/trace-events | ||
514 | index XXXXXXX..XXXXXXX 100644 | ||
515 | --- a/hw/core/trace-events | ||
516 | +++ b/hw/core/trace-events | ||
517 | @@ -XXX,XX +XXX,XX @@ qbus_reset(void *obj, const char *objtype) "obj=%p(%s)" | ||
518 | qbus_reset_all(void *obj, const char *objtype) "obj=%p(%s)" | ||
519 | qbus_reset_tree(void *obj, const char *objtype) "obj=%p(%s)" | ||
520 | qdev_update_parent_bus(void *obj, const char *objtype, void *oldp, const char *oldptype, void *newp, const char *newptype) "obj=%p(%s) old_parent=%p(%s) new_parent=%p(%s)" | ||
521 | + | ||
522 | +# resettable.c | ||
523 | +resettable_reset(void *obj, int cold) "obj=%p cold=%d" | ||
524 | +resettable_reset_assert_begin(void *obj, int cold) "obj=%p cold=%d" | ||
525 | +resettable_reset_assert_end(void *obj) "obj=%p" | ||
526 | +resettable_reset_release_begin(void *obj, int cold) "obj=%p cold=%d" | ||
527 | +resettable_reset_release_end(void *obj) "obj=%p" | ||
528 | +resettable_phase_enter_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d" | ||
529 | +resettable_phase_enter_exec(void *obj, const char *objtype, int type, int has_method) "obj=%p(%s) type=%d method=%d" | ||
530 | +resettable_phase_enter_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" | ||
531 | +resettable_phase_hold_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d" | ||
532 | +resettable_phase_hold_exec(void *obj, const char *objtype, int has_method) "obj=%p(%s) method=%d" | ||
533 | +resettable_phase_hold_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" | ||
534 | +resettable_phase_exit_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d" | ||
535 | +resettable_phase_exit_exec(void *obj, const char *objtype, int has_method) "obj=%p(%s) method=%d" | ||
536 | +resettable_phase_exit_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" | ||
537 | +resettable_transitional_function(void *obj, const char *objtype) "obj=%p(%s)" | ||
538 | -- | ||
539 | 2.20.1 | ||
540 | |||
541 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Damien Hedde <damien.hedde@greensocs.com> | |
2 | |||
3 | This commit adds support of Resettable interface to buses and devices: | ||
4 | + ResettableState structure is added in the Bus/Device state | ||
5 | + Resettable methods are implemented. | ||
6 | + device/bus_is_in_reset function defined | ||
7 | |||
8 | This commit allows to transition the objects to the new | ||
9 | multi-phase interface without changing the reset behavior at all. | ||
10 | Object single reset method can be split into the 3 different phases | ||
11 | but the 3 phases are still executed in a row for a given object. | ||
12 | From the qdev/qbus reset api point of view, nothing is changed. | ||
13 | qdev_reset_all() and qbus_reset_all() are not modified as well as | ||
14 | device_legacy_reset(). | ||
15 | |||
16 | Transition of an object must be done from parent class to child class. | ||
17 | Care has been taken to allow the transition of a parent class | ||
18 | without requiring the child classes to be transitioned at the same | ||
19 | time. Note that SysBus and SysBusDevice class do not need any transition | ||
20 | because they do not override the legacy reset method. | ||
21 | |||
22 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
25 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
26 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
27 | Message-id: 20200123132823.1117486-5-damien.hedde@greensocs.com | ||
28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
29 | --- | ||
30 | tests/Makefile.include | 1 + | ||
31 | include/hw/qdev-core.h | 27 ++++++++++++ | ||
32 | hw/core/bus.c | 97 ++++++++++++++++++++++++++++++++++++++++++ | ||
33 | hw/core/qdev.c | 93 ++++++++++++++++++++++++++++++++++++++++ | ||
34 | 4 files changed, 218 insertions(+) | ||
35 | |||
36 | diff --git a/tests/Makefile.include b/tests/Makefile.include | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/tests/Makefile.include | ||
39 | +++ b/tests/Makefile.include | ||
40 | @@ -XXX,XX +XXX,XX @@ tests/fp/%: | ||
41 | tests/test-qdev-global-props$(EXESUF): tests/test-qdev-global-props.o \ | ||
42 | hw/core/qdev.o hw/core/qdev-properties.o hw/core/hotplug.o\ | ||
43 | hw/core/bus.o \ | ||
44 | + hw/core/resettable.o \ | ||
45 | hw/core/irq.o \ | ||
46 | hw/core/fw-path-provider.o \ | ||
47 | hw/core/reset.o \ | ||
48 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/include/hw/qdev-core.h | ||
51 | +++ b/include/hw/qdev-core.h | ||
52 | @@ -XXX,XX +XXX,XX @@ | ||
53 | #include "qemu/bitmap.h" | ||
54 | #include "qom/object.h" | ||
55 | #include "hw/hotplug.h" | ||
56 | +#include "hw/resettable.h" | ||
57 | |||
58 | enum { | ||
59 | DEV_NVECTORS_UNSPECIFIED = -1, | ||
60 | @@ -XXX,XX +XXX,XX @@ typedef struct DeviceClass { | ||
61 | bool hotpluggable; | ||
62 | |||
63 | /* callbacks */ | ||
64 | + /* | ||
65 | + * Reset method here is deprecated and replaced by methods in the | ||
66 | + * resettable class interface to implement a multi-phase reset. | ||
67 | + * TODO: remove once every reset callback is unused | ||
68 | + */ | ||
69 | DeviceReset reset; | ||
70 | DeviceRealize realize; | ||
71 | DeviceUnrealize unrealize; | ||
72 | @@ -XXX,XX +XXX,XX @@ struct NamedGPIOList { | ||
73 | /** | ||
74 | * DeviceState: | ||
75 | * @realized: Indicates whether the device has been fully constructed. | ||
76 | + * @reset: ResettableState for the device; handled by Resettable interface. | ||
77 | * | ||
78 | * This structure should not be accessed directly. We declare it here | ||
79 | * so that it can be embedded in individual device state structures. | ||
80 | @@ -XXX,XX +XXX,XX @@ struct DeviceState { | ||
81 | int num_child_bus; | ||
82 | int instance_id_alias; | ||
83 | int alias_required_for_version; | ||
84 | + ResettableState reset; | ||
85 | }; | ||
86 | |||
87 | struct DeviceListener { | ||
88 | @@ -XXX,XX +XXX,XX @@ typedef struct BusChild { | ||
89 | /** | ||
90 | * BusState: | ||
91 | * @hotplug_handler: link to a hotplug handler associated with bus. | ||
92 | + * @reset: ResettableState for the bus; handled by Resettable interface. | ||
93 | */ | ||
94 | struct BusState { | ||
95 | Object obj; | ||
96 | @@ -XXX,XX +XXX,XX @@ struct BusState { | ||
97 | int num_children; | ||
98 | QTAILQ_HEAD(, BusChild) children; | ||
99 | QLIST_ENTRY(BusState) sibling; | ||
100 | + ResettableState reset; | ||
101 | }; | ||
102 | |||
103 | /** | ||
104 | @@ -XXX,XX +XXX,XX @@ void qdev_reset_all_fn(void *opaque); | ||
105 | void qbus_reset_all(BusState *bus); | ||
106 | void qbus_reset_all_fn(void *opaque); | ||
107 | |||
108 | +/** | ||
109 | + * device_is_in_reset: | ||
110 | + * Return true if the device @dev is currently being reset. | ||
111 | + */ | ||
112 | +bool device_is_in_reset(DeviceState *dev); | ||
113 | + | ||
114 | +/** | ||
115 | + * bus_is_in_reset: | ||
116 | + * Return true if the bus @bus is currently being reset. | ||
117 | + */ | ||
118 | +bool bus_is_in_reset(BusState *bus); | ||
119 | + | ||
120 | /* This should go away once we get rid of the NULL bus hack */ | ||
121 | BusState *sysbus_get_default(void); | ||
122 | |||
123 | @@ -XXX,XX +XXX,XX @@ void device_legacy_reset(DeviceState *dev); | ||
124 | |||
125 | void device_class_set_props(DeviceClass *dc, Property *props); | ||
126 | |||
127 | +/** | ||
128 | + * device_class_set_parent_reset: | ||
129 | + * TODO: remove the function when DeviceClass's reset method | ||
130 | + * is not used anymore. | ||
131 | + */ | ||
132 | void device_class_set_parent_reset(DeviceClass *dc, | ||
133 | DeviceReset dev_reset, | ||
134 | DeviceReset *parent_reset); | ||
135 | diff --git a/hw/core/bus.c b/hw/core/bus.c | ||
136 | index XXXXXXX..XXXXXXX 100644 | ||
137 | --- a/hw/core/bus.c | ||
138 | +++ b/hw/core/bus.c | ||
139 | @@ -XXX,XX +XXX,XX @@ int qbus_walk_children(BusState *bus, | ||
140 | return 0; | ||
141 | } | ||
142 | |||
143 | +bool bus_is_in_reset(BusState *bus) | ||
144 | +{ | ||
145 | + return resettable_is_in_reset(OBJECT(bus)); | ||
146 | +} | ||
147 | + | ||
148 | +static ResettableState *bus_get_reset_state(Object *obj) | ||
149 | +{ | ||
150 | + BusState *bus = BUS(obj); | ||
151 | + return &bus->reset; | ||
152 | +} | ||
153 | + | ||
154 | +static void bus_reset_child_foreach(Object *obj, ResettableChildCallback cb, | ||
155 | + void *opaque, ResetType type) | ||
156 | +{ | ||
157 | + BusState *bus = BUS(obj); | ||
158 | + BusChild *kid; | ||
159 | + | ||
160 | + QTAILQ_FOREACH(kid, &bus->children, sibling) { | ||
161 | + cb(OBJECT(kid->child), opaque, type); | ||
162 | + } | ||
163 | +} | ||
164 | + | ||
165 | static void qbus_realize(BusState *bus, DeviceState *parent, const char *name) | ||
166 | { | ||
167 | const char *typename = object_get_typename(OBJECT(bus)); | ||
168 | @@ -XXX,XX +XXX,XX @@ static char *default_bus_get_fw_dev_path(DeviceState *dev) | ||
169 | return g_strdup(object_get_typename(OBJECT(dev))); | ||
170 | } | ||
171 | |||
172 | +/** | ||
173 | + * bus_phases_reset: | ||
174 | + * Transition reset method for buses to allow moving | ||
175 | + * smoothly from legacy reset method to multi-phases | ||
176 | + */ | ||
177 | +static void bus_phases_reset(BusState *bus) | ||
178 | +{ | ||
179 | + ResettableClass *rc = RESETTABLE_GET_CLASS(bus); | ||
180 | + | ||
181 | + if (rc->phases.enter) { | ||
182 | + rc->phases.enter(OBJECT(bus), RESET_TYPE_COLD); | ||
183 | + } | ||
184 | + if (rc->phases.hold) { | ||
185 | + rc->phases.hold(OBJECT(bus)); | ||
186 | + } | ||
187 | + if (rc->phases.exit) { | ||
188 | + rc->phases.exit(OBJECT(bus)); | ||
189 | + } | ||
190 | +} | ||
191 | + | ||
192 | +static void bus_transitional_reset(Object *obj) | ||
193 | +{ | ||
194 | + BusClass *bc = BUS_GET_CLASS(obj); | ||
195 | + | ||
196 | + /* | ||
197 | + * This will call either @bus_phases_reset (for multi-phases transitioned | ||
198 | + * buses) or a bus's specific method for not-yet transitioned buses. | ||
199 | + * In both case, it does not reset children. | ||
200 | + */ | ||
201 | + if (bc->reset) { | ||
202 | + bc->reset(BUS(obj)); | ||
203 | + } | ||
204 | +} | ||
205 | + | ||
206 | +/** | ||
207 | + * bus_get_transitional_reset: | ||
208 | + * check if the bus's class is ready for multi-phase | ||
209 | + */ | ||
210 | +static ResettableTrFunction bus_get_transitional_reset(Object *obj) | ||
211 | +{ | ||
212 | + BusClass *dc = BUS_GET_CLASS(obj); | ||
213 | + if (dc->reset != bus_phases_reset) { | ||
214 | + /* | ||
215 | + * dc->reset has been overridden by a subclass, | ||
216 | + * the bus is not ready for multi phase yet. | ||
217 | + */ | ||
218 | + return bus_transitional_reset; | ||
219 | + } | ||
220 | + return NULL; | ||
221 | +} | ||
222 | + | ||
223 | static void bus_class_init(ObjectClass *class, void *data) | ||
224 | { | ||
225 | BusClass *bc = BUS_CLASS(class); | ||
226 | + ResettableClass *rc = RESETTABLE_CLASS(class); | ||
227 | |||
228 | class->unparent = bus_unparent; | ||
229 | bc->get_fw_dev_path = default_bus_get_fw_dev_path; | ||
230 | + | ||
231 | + rc->get_state = bus_get_reset_state; | ||
232 | + rc->child_foreach = bus_reset_child_foreach; | ||
233 | + | ||
234 | + /* | ||
235 | + * @bus_phases_reset is put as the default reset method below, allowing | ||
236 | + * to do the multi-phase transition from base classes to leaf classes. It | ||
237 | + * allows a legacy-reset Bus class to extend a multi-phases-reset | ||
238 | + * Bus class for the following reason: | ||
239 | + * + If a base class B has been moved to multi-phase, then it does not | ||
240 | + * override this default reset method and may have defined phase methods. | ||
241 | + * + A child class C (extending class B) which uses | ||
242 | + * bus_class_set_parent_reset() (or similar means) to override the | ||
243 | + * reset method will still work as expected. @bus_phases_reset function | ||
244 | + * will be registered as the parent reset method and effectively call | ||
245 | + * parent reset phases. | ||
246 | + */ | ||
247 | + bc->reset = bus_phases_reset; | ||
248 | + rc->get_transitional_function = bus_get_transitional_reset; | ||
249 | } | ||
250 | |||
251 | static void qbus_finalize(Object *obj) | ||
252 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo bus_info = { | ||
253 | .instance_init = qbus_initfn, | ||
254 | .instance_finalize = qbus_finalize, | ||
255 | .class_init = bus_class_init, | ||
256 | + .interfaces = (InterfaceInfo[]) { | ||
257 | + { TYPE_RESETTABLE_INTERFACE }, | ||
258 | + { } | ||
259 | + }, | ||
260 | }; | ||
261 | |||
262 | static void bus_register_types(void) | ||
263 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
264 | index XXXXXXX..XXXXXXX 100644 | ||
265 | --- a/hw/core/qdev.c | ||
266 | +++ b/hw/core/qdev.c | ||
267 | @@ -XXX,XX +XXX,XX @@ void qbus_reset_all_fn(void *opaque) | ||
268 | qbus_reset_all(bus); | ||
269 | } | ||
270 | |||
271 | +bool device_is_in_reset(DeviceState *dev) | ||
272 | +{ | ||
273 | + return resettable_is_in_reset(OBJECT(dev)); | ||
274 | +} | ||
275 | + | ||
276 | +static ResettableState *device_get_reset_state(Object *obj) | ||
277 | +{ | ||
278 | + DeviceState *dev = DEVICE(obj); | ||
279 | + return &dev->reset; | ||
280 | +} | ||
281 | + | ||
282 | +static void device_reset_child_foreach(Object *obj, ResettableChildCallback cb, | ||
283 | + void *opaque, ResetType type) | ||
284 | +{ | ||
285 | + DeviceState *dev = DEVICE(obj); | ||
286 | + BusState *bus; | ||
287 | + | ||
288 | + QLIST_FOREACH(bus, &dev->child_bus, sibling) { | ||
289 | + cb(OBJECT(bus), opaque, type); | ||
290 | + } | ||
291 | +} | ||
292 | + | ||
293 | /* can be used as ->unplug() callback for the simple cases */ | ||
294 | void qdev_simple_device_unplug_cb(HotplugHandler *hotplug_dev, | ||
295 | DeviceState *dev, Error **errp) | ||
296 | @@ -XXX,XX +XXX,XX @@ device_vmstate_if_get_id(VMStateIf *obj) | ||
297 | return qdev_get_dev_path(dev); | ||
298 | } | ||
299 | |||
300 | +/** | ||
301 | + * device_phases_reset: | ||
302 | + * Transition reset method for devices to allow moving | ||
303 | + * smoothly from legacy reset method to multi-phases | ||
304 | + */ | ||
305 | +static void device_phases_reset(DeviceState *dev) | ||
306 | +{ | ||
307 | + ResettableClass *rc = RESETTABLE_GET_CLASS(dev); | ||
308 | + | ||
309 | + if (rc->phases.enter) { | ||
310 | + rc->phases.enter(OBJECT(dev), RESET_TYPE_COLD); | ||
311 | + } | ||
312 | + if (rc->phases.hold) { | ||
313 | + rc->phases.hold(OBJECT(dev)); | ||
314 | + } | ||
315 | + if (rc->phases.exit) { | ||
316 | + rc->phases.exit(OBJECT(dev)); | ||
317 | + } | ||
318 | +} | ||
319 | + | ||
320 | +static void device_transitional_reset(Object *obj) | ||
321 | +{ | ||
322 | + DeviceClass *dc = DEVICE_GET_CLASS(obj); | ||
323 | + | ||
324 | + /* | ||
325 | + * This will call either @device_phases_reset (for multi-phases transitioned | ||
326 | + * devices) or a device's specific method for not-yet transitioned devices. | ||
327 | + * In both case, it does not reset children. | ||
328 | + */ | ||
329 | + if (dc->reset) { | ||
330 | + dc->reset(DEVICE(obj)); | ||
331 | + } | ||
332 | +} | ||
333 | + | ||
334 | +/** | ||
335 | + * device_get_transitional_reset: | ||
336 | + * check if the device's class is ready for multi-phase | ||
337 | + */ | ||
338 | +static ResettableTrFunction device_get_transitional_reset(Object *obj) | ||
339 | +{ | ||
340 | + DeviceClass *dc = DEVICE_GET_CLASS(obj); | ||
341 | + if (dc->reset != device_phases_reset) { | ||
342 | + /* | ||
343 | + * dc->reset has been overridden by a subclass, | ||
344 | + * the device is not ready for multi phase yet. | ||
345 | + */ | ||
346 | + return device_transitional_reset; | ||
347 | + } | ||
348 | + return NULL; | ||
349 | +} | ||
350 | + | ||
351 | static void device_class_init(ObjectClass *class, void *data) | ||
352 | { | ||
353 | DeviceClass *dc = DEVICE_CLASS(class); | ||
354 | VMStateIfClass *vc = VMSTATE_IF_CLASS(class); | ||
355 | + ResettableClass *rc = RESETTABLE_CLASS(class); | ||
356 | |||
357 | class->unparent = device_unparent; | ||
358 | |||
359 | @@ -XXX,XX +XXX,XX @@ static void device_class_init(ObjectClass *class, void *data) | ||
360 | dc->hotpluggable = true; | ||
361 | dc->user_creatable = true; | ||
362 | vc->get_id = device_vmstate_if_get_id; | ||
363 | + rc->get_state = device_get_reset_state; | ||
364 | + rc->child_foreach = device_reset_child_foreach; | ||
365 | + | ||
366 | + /* | ||
367 | + * @device_phases_reset is put as the default reset method below, allowing | ||
368 | + * to do the multi-phase transition from base classes to leaf classes. It | ||
369 | + * allows a legacy-reset Device class to extend a multi-phases-reset | ||
370 | + * Device class for the following reason: | ||
371 | + * + If a base class B has been moved to multi-phase, then it does not | ||
372 | + * override this default reset method and may have defined phase methods. | ||
373 | + * + A child class C (extending class B) which uses | ||
374 | + * device_class_set_parent_reset() (or similar means) to override the | ||
375 | + * reset method will still work as expected. @device_phases_reset function | ||
376 | + * will be registered as the parent reset method and effectively call | ||
377 | + * parent reset phases. | ||
378 | + */ | ||
379 | + dc->reset = device_phases_reset; | ||
380 | + rc->get_transitional_function = device_get_transitional_reset; | ||
381 | |||
382 | object_class_property_add_bool(class, "realized", | ||
383 | device_get_realized, device_set_realized, | ||
384 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo device_type_info = { | ||
385 | .class_size = sizeof(DeviceClass), | ||
386 | .interfaces = (InterfaceInfo[]) { | ||
387 | { TYPE_VMSTATE_IF }, | ||
388 | + { TYPE_RESETTABLE_INTERFACE }, | ||
389 | { } | ||
390 | } | ||
391 | }; | ||
392 | -- | ||
393 | 2.20.1 | ||
394 | |||
395 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Damien Hedde <damien.hedde@greensocs.com> |
---|---|---|---|
2 | 2 | ||
3 | Add the ARM Cortex-A72. | 3 | Add a function resettable_change_parent() to do the required |
4 | plumbing when changing the parent a of Resettable object. | ||
4 | 5 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 6 | We need to make sure that the reset state of the object remains |
6 | Message-id: 20181011021931.4249-11-edgar.iglesias@gmail.com | 7 | coherent with the reset state of the new parent. |
8 | |||
9 | We make the 2 following hypothesis: | ||
10 | + when an object is put in a parent under reset, the object goes in | ||
11 | reset. | ||
12 | + when an object is removed from a parent under reset, the object | ||
13 | leaves reset. | ||
14 | |||
15 | The added function avoids any glitch if both old and new parent are | ||
16 | already in reset. | ||
17 | |||
18 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
21 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
22 | Message-id: 20200123132823.1117486-6-damien.hedde@greensocs.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 24 | --- |
9 | target/arm/cpu64.c | 66 +++++++++++++++++++++++++++++++++++++++++++--- | 25 | include/hw/resettable.h | 16 +++++++++++ |
10 | 1 file changed, 63 insertions(+), 3 deletions(-) | 26 | hw/core/resettable.c | 62 +++++++++++++++++++++++++++++++++++++++-- |
27 | hw/core/trace-events | 1 + | ||
28 | 3 files changed, 77 insertions(+), 2 deletions(-) | ||
11 | 29 | ||
12 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 30 | diff --git a/include/hw/resettable.h b/include/hw/resettable.h |
13 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu64.c | 32 | --- a/include/hw/resettable.h |
15 | +++ b/target/arm/cpu64.c | 33 | +++ b/include/hw/resettable.h |
16 | @@ -XXX,XX +XXX,XX @@ static uint64_t a57_a53_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | 34 | @@ -XXX,XX +XXX,XX @@ void resettable_release_reset(Object *obj, ResetType type); |
35 | */ | ||
36 | bool resettable_is_in_reset(Object *obj); | ||
37 | |||
38 | +/** | ||
39 | + * resettable_change_parent: | ||
40 | + * Indicate that the parent of Ressettable @obj is changing from @oldp to @newp. | ||
41 | + * All 3 objects must implement resettable interface. @oldp or @newp may be | ||
42 | + * NULL. | ||
43 | + * | ||
44 | + * This function will adapt the reset state of @obj so that it is coherent | ||
45 | + * with the reset state of @newp. It may trigger @resettable_assert_reset() | ||
46 | + * or @resettable_release_reset(). It will do such things only if the reset | ||
47 | + * state of @newp and @oldp are different. | ||
48 | + * | ||
49 | + * When using this function during reset, it must only be called during | ||
50 | + * a hold phase method. Calling this during enter or exit phase is an error. | ||
51 | + */ | ||
52 | +void resettable_change_parent(Object *obj, Object *newp, Object *oldp); | ||
53 | + | ||
54 | /** | ||
55 | * resettable_class_set_parent_phases: | ||
56 | * | ||
57 | diff --git a/hw/core/resettable.c b/hw/core/resettable.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/core/resettable.c | ||
60 | +++ b/hw/core/resettable.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static void resettable_phase_exit(Object *obj, void *opaque, ResetType type); | ||
62 | * enter_phase_in_progress: | ||
63 | * True if we are currently in reset enter phase. | ||
64 | * | ||
65 | - * Note: This flag is only used to guarantee (using asserts) that the reset | ||
66 | - * API is used correctly. We can use a global variable because we rely on the | ||
67 | + * exit_phase_in_progress: | ||
68 | + * count the number of exit phase we are in. | ||
69 | + * | ||
70 | + * Note: These flags are only used to guarantee (using asserts) that the reset | ||
71 | + * API is used correctly. We can use global variables because we rely on the | ||
72 | * iothread mutex to ensure only one reset operation is in a progress at a | ||
73 | * given time. | ||
74 | */ | ||
75 | static bool enter_phase_in_progress; | ||
76 | +static unsigned exit_phase_in_progress; | ||
77 | |||
78 | void resettable_reset(Object *obj, ResetType type) | ||
79 | { | ||
80 | @@ -XXX,XX +XXX,XX @@ void resettable_release_reset(Object *obj, ResetType type) | ||
81 | trace_resettable_reset_release_begin(obj, type); | ||
82 | assert(!enter_phase_in_progress); | ||
83 | |||
84 | + exit_phase_in_progress += 1; | ||
85 | resettable_phase_exit(obj, NULL, type); | ||
86 | + exit_phase_in_progress -= 1; | ||
87 | |||
88 | trace_resettable_reset_release_end(obj); | ||
17 | } | 89 | } |
18 | #endif | 90 | @@ -XXX,XX +XXX,XX @@ static void resettable_phase_exit(Object *obj, void *opaque, ResetType type) |
19 | 91 | trace_resettable_phase_exit_end(obj, obj_typename, s->count); | |
20 | -static const ARMCPRegInfo cortex_a57_a53_cp_reginfo[] = { | ||
21 | +static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | ||
22 | #ifndef CONFIG_USER_ONLY | ||
23 | { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
24 | .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, | ||
25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | ||
26 | cpu->gic_num_lrs = 4; | ||
27 | cpu->gic_vpribits = 5; | ||
28 | cpu->gic_vprebits = 5; | ||
29 | - define_arm_cp_regs(cpu, cortex_a57_a53_cp_reginfo); | ||
30 | + define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
31 | } | 92 | } |
32 | 93 | ||
33 | static void aarch64_a53_initfn(Object *obj) | 94 | +/* |
34 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | 95 | + * resettable_get_count: |
35 | cpu->gic_num_lrs = 4; | 96 | + * Get the count of the Resettable object @obj. Return 0 if @obj is NULL. |
36 | cpu->gic_vpribits = 5; | 97 | + */ |
37 | cpu->gic_vprebits = 5; | 98 | +static unsigned resettable_get_count(Object *obj) |
38 | - define_arm_cp_regs(cpu, cortex_a57_a53_cp_reginfo); | 99 | +{ |
39 | + define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | 100 | + if (obj) { |
101 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | ||
102 | + return rc->get_state(obj)->count; | ||
103 | + } | ||
104 | + return 0; | ||
40 | +} | 105 | +} |
41 | + | 106 | + |
42 | +static void aarch64_a72_initfn(Object *obj) | 107 | +void resettable_change_parent(Object *obj, Object *newp, Object *oldp) |
43 | +{ | 108 | +{ |
44 | + ARMCPU *cpu = ARM_CPU(obj); | 109 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); |
110 | + ResettableState *s = rc->get_state(obj); | ||
111 | + unsigned newp_count = resettable_get_count(newp); | ||
112 | + unsigned oldp_count = resettable_get_count(oldp); | ||
45 | + | 113 | + |
46 | + cpu->dtb_compatible = "arm,cortex-a72"; | 114 | + /* |
47 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 115 | + * Ensure we do not change parent when in enter or exit phase. |
48 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); | 116 | + * During these phases, the reset subtree being updated is partly in reset |
49 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | 117 | + * and partly not in reset (it depends on the actual position in |
50 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | 118 | + * resettable_child_foreach()s). We are not able to tell in which part is a |
51 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); | 119 | + * leaving or arriving device. Thus we cannot set the reset count of the |
52 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | 120 | + * moving device to the proper value. |
53 | + set_feature(&cpu->env, ARM_FEATURE_V8_AES); | 121 | + */ |
54 | + set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); | 122 | + assert(!enter_phase_in_progress && !exit_phase_in_progress); |
55 | + set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | 123 | + trace_resettable_change_parent(obj, oldp, oldp_count, newp, newp_count); |
56 | + set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | 124 | + |
57 | + set_feature(&cpu->env, ARM_FEATURE_CRC); | 125 | + /* |
58 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | 126 | + * At most one of the two 'for' loops will be executed below |
59 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | 127 | + * in order to cope with the difference between the two counts. |
60 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | 128 | + */ |
61 | + cpu->midr = 0x410fd083; | 129 | + /* if newp is more reset than oldp */ |
62 | + cpu->revidr = 0x00000000; | 130 | + for (unsigned i = oldp_count; i < newp_count; i++) { |
63 | + cpu->reset_fpsid = 0x41034080; | 131 | + resettable_assert_reset(obj, RESET_TYPE_COLD); |
64 | + cpu->mvfr0 = 0x10110222; | 132 | + } |
65 | + cpu->mvfr1 = 0x12111111; | 133 | + /* |
66 | + cpu->mvfr2 = 0x00000043; | 134 | + * if obj is leaving a bus under reset, we need to ensure |
67 | + cpu->ctr = 0x8444c004; | 135 | + * hold phase is not pending. |
68 | + cpu->reset_sctlr = 0x00c50838; | 136 | + */ |
69 | + cpu->id_pfr0 = 0x00000131; | 137 | + if (oldp_count && s->hold_phase_pending) { |
70 | + cpu->id_pfr1 = 0x00011011; | 138 | + resettable_phase_hold(obj, NULL, RESET_TYPE_COLD); |
71 | + cpu->id_dfr0 = 0x03010066; | 139 | + } |
72 | + cpu->id_afr0 = 0x00000000; | 140 | + /* if oldp is more reset than newp */ |
73 | + cpu->id_mmfr0 = 0x10201105; | 141 | + for (unsigned i = newp_count; i < oldp_count; i++) { |
74 | + cpu->id_mmfr1 = 0x40000000; | 142 | + resettable_release_reset(obj, RESET_TYPE_COLD); |
75 | + cpu->id_mmfr2 = 0x01260000; | 143 | + } |
76 | + cpu->id_mmfr3 = 0x02102211; | 144 | +} |
77 | + cpu->id_isar0 = 0x02101110; | 145 | + |
78 | + cpu->id_isar1 = 0x13112111; | 146 | void resettable_class_set_parent_phases(ResettableClass *rc, |
79 | + cpu->id_isar2 = 0x21232042; | 147 | ResettableEnterPhase enter, |
80 | + cpu->id_isar3 = 0x01112131; | 148 | ResettableHoldPhase hold, |
81 | + cpu->id_isar4 = 0x00011142; | 149 | diff --git a/hw/core/trace-events b/hw/core/trace-events |
82 | + cpu->id_isar5 = 0x00011121; | 150 | index XXXXXXX..XXXXXXX 100644 |
83 | + cpu->id_aa64pfr0 = 0x00002222; | 151 | --- a/hw/core/trace-events |
84 | + cpu->id_aa64dfr0 = 0x10305106; | 152 | +++ b/hw/core/trace-events |
85 | + cpu->pmceid0 = 0x00000000; | 153 | @@ -XXX,XX +XXX,XX @@ resettable_reset_assert_begin(void *obj, int cold) "obj=%p cold=%d" |
86 | + cpu->pmceid1 = 0x00000000; | 154 | resettable_reset_assert_end(void *obj) "obj=%p" |
87 | + cpu->id_aa64isar0 = 0x00011120; | 155 | resettable_reset_release_begin(void *obj, int cold) "obj=%p cold=%d" |
88 | + cpu->id_aa64mmfr0 = 0x00001124; | 156 | resettable_reset_release_end(void *obj) "obj=%p" |
89 | + cpu->dbgdidr = 0x3516d000; | 157 | +resettable_change_parent(void *obj, void *o, unsigned oc, void *n, unsigned nc) "obj=%p from=%p(%d) to=%p(%d)" |
90 | + cpu->clidr = 0x0a200023; | 158 | resettable_phase_enter_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d" |
91 | + cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */ | 159 | resettable_phase_enter_exec(void *obj, const char *objtype, int type, int has_method) "obj=%p(%s) type=%d method=%d" |
92 | + cpu->ccsidr[1] = 0x201fe012; /* 48KB L1 icache */ | 160 | resettable_phase_enter_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" |
93 | + cpu->ccsidr[2] = 0x707fe07a; /* 1MB L2 cache */ | ||
94 | + cpu->dcz_blocksize = 4; /* 64 bytes */ | ||
95 | + cpu->gic_num_lrs = 4; | ||
96 | + cpu->gic_vpribits = 5; | ||
97 | + cpu->gic_vprebits = 5; | ||
98 | + define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
99 | } | ||
100 | |||
101 | static void cpu_max_get_sve_vq(Object *obj, Visitor *v, const char *name, | ||
102 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMCPUInfo { | ||
103 | static const ARMCPUInfo aarch64_cpus[] = { | ||
104 | { .name = "cortex-a57", .initfn = aarch64_a57_initfn }, | ||
105 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, | ||
106 | + { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, | ||
107 | { .name = "max", .initfn = aarch64_max_initfn }, | ||
108 | { .name = NULL } | ||
109 | }; | ||
110 | -- | 161 | -- |
111 | 2.19.0 | 162 | 2.20.1 |
112 | 163 | ||
113 | 164 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Damien Hedde <damien.hedde@greensocs.com> |
---|---|---|---|
2 | 2 | ||
3 | Announce 64bit addressing support. | 3 | In qdev_set_parent_bus(), when changing the parent bus of a |
4 | realized device, if the source and destination buses are not in the | ||
5 | same reset state, some adaptations are required. This patch adds | ||
6 | needed call to resettable_change_parent() to make sure a device reset | ||
7 | state stays coherent with its parent bus. | ||
4 | 8 | ||
5 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 9 | The addition is a no-op if: |
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 10 | 1. the device being parented is not realized. |
7 | Message-id: 20181011021931.4249-9-edgar.iglesias@gmail.com | 11 | 2. the device is realized, but both buses are not under reset. |
12 | |||
13 | Case 2 means that as long as qdev_set_parent_bus() is called | ||
14 | during the machine realization procedure (which is before the | ||
15 | machine reset so nothing is in reset), it is a no op. | ||
16 | |||
17 | There are 52 call sites of qdev_set_parent_bus(). All but one fall | ||
18 | into the no-op case: | ||
19 | + 29 trivial calls related to virtio (in hw/{s390x,display,virtio}/ | ||
20 | {vhost,virtio}-xxx.c) to set a vdev(or vgpu) composing device | ||
21 | parent bus just before realizing the same vdev(vgpu). | ||
22 | + hw/core/qdev.c: when creating a device in qdev_try_create() | ||
23 | + hw/core/sysbus.c: when initializing a device in the sysbus | ||
24 | + hw/i386/amd_iommu.c: before realizing AMDVIState/pci | ||
25 | + hw/isa/piix4.c: before realizing PIIX4State/rtc | ||
26 | + hw/misc/auxbus.c: when creating an AUXBus | ||
27 | + hw/misc/auxbus.c: when creating an AUXBus child | ||
28 | + hw/misc/macio/macio.c: when initializing a MACIOState child | ||
29 | + hw/misc/macio/macio.c: before realizing NewWorldMacIOState/pmu | ||
30 | + hw/misc/macio/macio.c: before realizing NewWorldMacIOState/cuda | ||
31 | + hw/net/virtio-net.c: Used for migration when using the failover | ||
32 | mechanism to migration a vfio-pci/net. It is | ||
33 | a no-op because at this point the device is | ||
34 | already on the bus. | ||
35 | + hw/pci-host/designware.c: before realizing DesignwarePCIEHost/root | ||
36 | + hw/pci-host/gpex.c: before realizing GPEXHost/root | ||
37 | + hw/pci-host/prep.c: when initialiazing PREPPCIState/pci_dev | ||
38 | + hw/pci-host/q35.c: before realizing Q35PCIHost/mch | ||
39 | + hw/pci-host/versatile.c: when initializing PCIVPBState/pci_dev | ||
40 | + hw/pci-host/xilinx-pcie.c: before realizing XilinxPCIEHost/root | ||
41 | + hw/s390x/event-facility.c: when creating SCLPEventFacility/ | ||
42 | TYPE_SCLP_QUIESCE | ||
43 | + hw/s390x/event-facility.c: ditto with SCLPEventFacility/ | ||
44 | TYPE_SCLP_CPU_HOTPLUG | ||
45 | + hw/s390x/sclp.c: Not trivial because it is called on a SLCPDevice | ||
46 | just after realizing it. Ok because at this point the destination | ||
47 | bus (sysbus) is not in reset; the realize step is before the | ||
48 | machine reset. | ||
49 | + hw/sd/core.c: Not OK. Used in sdbus_reparent_card(). See below. | ||
50 | + hw/ssi/ssi.c: Used to put spi slave on spi bus and connect the cs | ||
51 | line in ssi_auto_connect_slave(). Ok because this function is only | ||
52 | used in realize step in hw/ssi/aspeed_smc.ci, hw/ssi/imx_spi.c, | ||
53 | hw/ssi/mss-spi.c, hw/ssi/xilinx_spi.c and hw/ssi/xilinx_spips.c. | ||
54 | + hw/xen/xen-legacy-backend.c: when creating a XenLegacyDevice device | ||
55 | + qdev-monitor.c: in device hotplug creation procedure before realize | ||
56 | |||
57 | Note that this commit alone will have no effect, right now there is no | ||
58 | use of resettable API to reset anything. So a bus will never be tagged | ||
59 | as in-reset by this same API. | ||
60 | |||
61 | The one place where side-effect will occurs is in hw/sd/core.c in | ||
62 | sdbus_reparent_card(). This function is only used in the raspi machines, | ||
63 | including during the sysbus reset procedure. This case will be | ||
64 | carrefully handled when doing the multiple phase reset transition. | ||
65 | |||
66 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
67 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
68 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
69 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
70 | Message-id: 20200123132823.1117486-7-damien.hedde@greensocs.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 71 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 72 | --- |
10 | hw/net/cadence_gem.c | 3 ++- | 73 | hw/core/qdev.c | 16 +++++++++++----- |
11 | 1 file changed, 2 insertions(+), 1 deletion(-) | 74 | 1 file changed, 11 insertions(+), 5 deletions(-) |
12 | 75 | ||
13 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 76 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c |
14 | index XXXXXXX..XXXXXXX 100644 | 77 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/net/cadence_gem.c | 78 | --- a/hw/core/qdev.c |
16 | +++ b/hw/net/cadence_gem.c | 79 | +++ b/hw/core/qdev.c |
17 | @@ -XXX,XX +XXX,XX @@ | 80 | @@ -XXX,XX +XXX,XX @@ static void bus_add_child(BusState *bus, DeviceState *child) |
18 | #define GEM_DESCONF4 (0x0000028C/4) | 81 | |
19 | #define GEM_DESCONF5 (0x00000290/4) | 82 | void qdev_set_parent_bus(DeviceState *dev, BusState *bus) |
20 | #define GEM_DESCONF6 (0x00000294/4) | 83 | { |
21 | +#define GEM_DESCONF6_64B_MASK (1U << 23) | 84 | - bool replugging = dev->parent_bus != NULL; |
22 | #define GEM_DESCONF7 (0x00000298/4) | 85 | + BusState *old_parent_bus = dev->parent_bus; |
23 | 86 | ||
24 | #define GEM_INT_Q1_STATUS (0x00000400 / 4) | 87 | - if (replugging) { |
25 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | 88 | + if (old_parent_bus) { |
26 | s->regs[GEM_DESCONF] = 0x02500111; | 89 | trace_qdev_update_parent_bus(dev, object_get_typename(OBJECT(dev)), |
27 | s->regs[GEM_DESCONF2] = 0x2ab13fff; | 90 | - dev->parent_bus, object_get_typename(OBJECT(dev->parent_bus)), |
28 | s->regs[GEM_DESCONF5] = 0x002f2045; | 91 | + old_parent_bus, object_get_typename(OBJECT(old_parent_bus)), |
29 | - s->regs[GEM_DESCONF6] = 0x0; | 92 | OBJECT(bus), object_get_typename(OBJECT(bus))); |
30 | + s->regs[GEM_DESCONF6] = GEM_DESCONF6_64B_MASK; | 93 | /* |
31 | 94 | * Keep a reference to the device while it's not plugged into | |
32 | queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1); | 95 | * any bus, to avoid it potentially evaporating when it is |
33 | s->regs[GEM_DESCONF6] |= queues_mask; | 96 | * dereffed in bus_remove_child(). |
97 | + * Also keep the ref of the parent bus until the end, so that | ||
98 | + * we can safely call resettable_change_parent() below. | ||
99 | */ | ||
100 | object_ref(OBJECT(dev)); | ||
101 | bus_remove_child(dev->parent_bus, dev); | ||
102 | - object_unref(OBJECT(dev->parent_bus)); | ||
103 | } | ||
104 | dev->parent_bus = bus; | ||
105 | object_ref(OBJECT(bus)); | ||
106 | bus_add_child(bus, dev); | ||
107 | - if (replugging) { | ||
108 | + if (dev->realized) { | ||
109 | + resettable_change_parent(OBJECT(dev), OBJECT(bus), | ||
110 | + OBJECT(old_parent_bus)); | ||
111 | + } | ||
112 | + if (old_parent_bus) { | ||
113 | + object_unref(OBJECT(old_parent_bus)); | ||
114 | object_unref(OBJECT(dev)); | ||
115 | } | ||
116 | } | ||
34 | -- | 117 | -- |
35 | 2.19.0 | 118 | 2.20.1 |
36 | 119 | ||
37 | 120 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Damien Hedde <damien.hedde@greensocs.com> |
---|---|---|---|
2 | 2 | ||
3 | Add support for selecting the Memory Region that the GEM | 3 | This commit make use of the resettable API to reset the device being |
4 | will do DMA to. | 4 | hotplugged when it is realized. Also it ensures it is put in a reset |
5 | state coherent with the parent it is plugged into. | ||
5 | 6 | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 7 | Note that there is a difference in the reset. Instead of resetting |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | only the hotplugged device, we reset also its subtree (switch to |
8 | Message-id: 20181011021931.4249-7-edgar.iglesias@gmail.com | 9 | resettable API). This is not expected to be a problem because |
10 | sub-buses are just realized too. If a hotplugged device has any | ||
11 | sub-buses it is logical to reset them too at this point. | ||
12 | |||
13 | The recently added should_be_hidden and PCI's partially_hotplugged | ||
14 | mechanisms do not interfere with realize operation: | ||
15 | + In the should_be_hidden use case, device creation is | ||
16 | delayed. | ||
17 | + The partially_hotplugged mechanism prevents a device to be | ||
18 | unplugged and unrealized from qdev POV and unrealized. | ||
19 | |||
20 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
21 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
22 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
23 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
24 | Message-id: 20200123132823.1117486-8-damien.hedde@greensocs.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 26 | --- |
11 | include/hw/net/cadence_gem.h | 2 ++ | 27 | include/hw/resettable.h | 11 +++++++++++ |
12 | hw/net/cadence_gem.c | 59 ++++++++++++++++++++++-------------- | 28 | hw/core/qdev.c | 15 ++++++++++++++- |
13 | 2 files changed, 39 insertions(+), 22 deletions(-) | 29 | 2 files changed, 25 insertions(+), 1 deletion(-) |
14 | 30 | ||
15 | diff --git a/include/hw/net/cadence_gem.h b/include/hw/net/cadence_gem.h | 31 | diff --git a/include/hw/resettable.h b/include/hw/resettable.h |
16 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/net/cadence_gem.h | 33 | --- a/include/hw/resettable.h |
18 | +++ b/include/hw/net/cadence_gem.h | 34 | +++ b/include/hw/resettable.h |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct CadenceGEMState { | 35 | @@ -XXX,XX +XXX,XX @@ struct ResettableState { |
20 | 36 | bool exit_phase_in_progress; | |
21 | /*< public >*/ | 37 | }; |
22 | MemoryRegion iomem; | 38 | |
23 | + MemoryRegion *dma_mr; | 39 | +/** |
24 | + AddressSpace dma_as; | 40 | + * resettable_state_clear: |
25 | NICState *nic; | 41 | + * Clear the state. It puts the state to the initial (zeroed) state required |
26 | NICConf conf; | 42 | + * to reuse an object. Typically used in realize step of base classes |
27 | qemu_irq irq[MAX_PRIORITY_QUEUES]; | 43 | + * implementing the interface. |
28 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 44 | + */ |
45 | +static inline void resettable_state_clear(ResettableState *state) | ||
46 | +{ | ||
47 | + memset(state, 0, sizeof(ResettableState)); | ||
48 | +} | ||
49 | + | ||
50 | /** | ||
51 | * resettable_reset: | ||
52 | * Trigger a reset on an object @obj of type @type. @obj must implement | ||
53 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | 54 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/net/cadence_gem.c | 55 | --- a/hw/core/qdev.c |
31 | +++ b/hw/net/cadence_gem.c | 56 | +++ b/hw/core/qdev.c |
32 | @@ -XXX,XX +XXX,XX @@ | 57 | @@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp) |
33 | #include "hw/net/cadence_gem.h" | 58 | } |
34 | #include "qapi/error.h" | ||
35 | #include "qemu/log.h" | ||
36 | +#include "sysemu/dma.h" | ||
37 | #include "net/checksum.h" | ||
38 | |||
39 | #ifdef CADENCE_GEM_ERR_DEBUG | ||
40 | @@ -XXX,XX +XXX,XX @@ static void gem_get_rx_desc(CadenceGEMState *s, int q) | ||
41 | { | ||
42 | DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr[q]); | ||
43 | /* read current descriptor */ | ||
44 | - cpu_physical_memory_read(s->rx_desc_addr[q], | ||
45 | - (uint8_t *)s->rx_desc[q], | ||
46 | - sizeof(uint32_t) * gem_get_desc_len(s, true)); | ||
47 | + address_space_read(&s->dma_as, s->rx_desc_addr[q], MEMTXATTRS_UNSPECIFIED, | ||
48 | + (uint8_t *)s->rx_desc[q], | ||
49 | + sizeof(uint32_t) * gem_get_desc_len(s, true)); | ||
50 | |||
51 | /* Descriptor owned by software ? */ | ||
52 | if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { | ||
53 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
54 | rx_desc_get_buffer(s->rx_desc[q])); | ||
55 | |||
56 | /* Copy packet data to emulated DMA buffer */ | ||
57 | - cpu_physical_memory_write(rx_desc_get_buffer(s, s->rx_desc[q]) + | ||
58 | + address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) + | ||
59 | rxbuf_offset, | ||
60 | - rxbuf_ptr, | ||
61 | - MIN(bytes_to_copy, rxbufsize)); | ||
62 | + MEMTXATTRS_UNSPECIFIED, rxbuf_ptr, | ||
63 | + MIN(bytes_to_copy, rxbufsize)); | ||
64 | rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); | ||
65 | bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); | ||
66 | |||
67 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
68 | } | 59 | } |
69 | 60 | ||
70 | /* Descriptor write-back. */ | 61 | + /* |
71 | - cpu_physical_memory_write(s->rx_desc_addr[q], | 62 | + * Clear the reset state, in case the object was previously unrealized |
72 | - (uint8_t *)s->rx_desc[q], | 63 | + * with a dirty state. |
73 | - sizeof(uint32_t) * gem_get_desc_len(s, true)); | 64 | + */ |
74 | + address_space_write(&s->dma_as, s->rx_desc_addr[q], | 65 | + resettable_state_clear(&dev->reset); |
75 | + MEMTXATTRS_UNSPECIFIED, | 66 | + |
76 | + (uint8_t *)s->rx_desc[q], | 67 | QLIST_FOREACH(bus, &dev->child_bus, sibling) { |
77 | + sizeof(uint32_t) * gem_get_desc_len(s, true)); | 68 | object_property_set_bool(OBJECT(bus), true, "realized", |
78 | 69 | &local_err); | |
79 | /* Next descriptor */ | 70 | @@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp) |
80 | if (rx_desc_get_wrap(s->rx_desc[q])) { | ||
81 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
82 | packet_desc_addr = s->tx_desc_addr[q]; | ||
83 | |||
84 | DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); | ||
85 | - cpu_physical_memory_read(packet_desc_addr, | ||
86 | - (uint8_t *)desc, | ||
87 | - sizeof(uint32_t) * gem_get_desc_len(s, false)); | ||
88 | + address_space_read(&s->dma_as, packet_desc_addr, | ||
89 | + MEMTXATTRS_UNSPECIFIED, (uint8_t *)desc, | ||
90 | + sizeof(uint32_t) * gem_get_desc_len(s, false)); | ||
91 | /* Handle all descriptors owned by hardware */ | ||
92 | while (tx_desc_get_used(desc) == 0) { | ||
93 | |||
94 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
95 | /* Gather this fragment of the packet from "dma memory" to our | ||
96 | * contig buffer. | ||
97 | */ | ||
98 | - cpu_physical_memory_read(tx_desc_get_buffer(s, desc), p, | ||
99 | - tx_desc_get_length(desc)); | ||
100 | + address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc), | ||
101 | + MEMTXATTRS_UNSPECIFIED, | ||
102 | + p, tx_desc_get_length(desc)); | ||
103 | p += tx_desc_get_length(desc); | ||
104 | total_bytes += tx_desc_get_length(desc); | ||
105 | |||
106 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
107 | /* Modify the 1st descriptor of this packet to be owned by | ||
108 | * the processor. | ||
109 | */ | ||
110 | - cpu_physical_memory_read(s->tx_desc_addr[q], | ||
111 | - (uint8_t *)desc_first, | ||
112 | - sizeof(desc_first)); | ||
113 | + address_space_read(&s->dma_as, s->tx_desc_addr[q], | ||
114 | + MEMTXATTRS_UNSPECIFIED, | ||
115 | + (uint8_t *)desc_first, | ||
116 | + sizeof(desc_first)); | ||
117 | tx_desc_set_used(desc_first); | ||
118 | - cpu_physical_memory_write(s->tx_desc_addr[q], | ||
119 | - (uint8_t *)desc_first, | ||
120 | - sizeof(desc_first)); | ||
121 | + address_space_write(&s->dma_as, s->tx_desc_addr[q], | ||
122 | + MEMTXATTRS_UNSPECIFIED, | ||
123 | + (uint8_t *)desc_first, | ||
124 | + sizeof(desc_first)); | ||
125 | /* Advance the hardware current descriptor past this packet */ | ||
126 | if (tx_desc_get_wrap(desc)) { | ||
127 | s->tx_desc_addr[q] = s->regs[GEM_TXQBASE]; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
129 | packet_desc_addr += 4 * gem_get_desc_len(s, false); | ||
130 | } | 71 | } |
131 | DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); | ||
132 | - cpu_physical_memory_read(packet_desc_addr, (uint8_t *)desc, | ||
133 | - sizeof(uint32_t) * gem_get_desc_len(s, false)); | ||
134 | + address_space_read(&s->dma_as, packet_desc_addr, | ||
135 | + MEMTXATTRS_UNSPECIFIED, (uint8_t *)desc, | ||
136 | + sizeof(uint32_t) * gem_get_desc_len(s, false)); | ||
137 | } | 72 | } |
138 | 73 | if (dev->hotplugged) { | |
139 | if (tx_desc_get_used(desc)) { | 74 | - device_legacy_reset(dev); |
140 | @@ -XXX,XX +XXX,XX @@ static void gem_realize(DeviceState *dev, Error **errp) | 75 | + /* |
141 | CadenceGEMState *s = CADENCE_GEM(dev); | 76 | + * Reset the device, as well as its subtree which, at this point, |
142 | int i; | 77 | + * should be realized too. |
143 | 78 | + */ | |
144 | + address_space_init(&s->dma_as, | 79 | + resettable_assert_reset(OBJECT(dev), RESET_TYPE_COLD); |
145 | + s->dma_mr ? s->dma_mr : get_system_memory(), "dma"); | 80 | + resettable_change_parent(OBJECT(dev), OBJECT(dev->parent_bus), |
146 | + | 81 | + NULL); |
147 | if (s->num_priority_queues == 0 || | 82 | + resettable_release_reset(OBJECT(dev), RESET_TYPE_COLD); |
148 | s->num_priority_queues > MAX_PRIORITY_QUEUES) { | 83 | } |
149 | error_setg(errp, "Invalid num-priority-queues value: %" PRIx8, | 84 | dev->pending_deleted_event = false; |
150 | @@ -XXX,XX +XXX,XX @@ static void gem_init(Object *obj) | 85 | |
151 | "enet", sizeof(s->regs)); | ||
152 | |||
153 | sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
154 | + | ||
155 | + object_property_add_link(obj, "dma", TYPE_MEMORY_REGION, | ||
156 | + (Object **)&s->dma_mr, | ||
157 | + qdev_prop_allow_set_link_before_realize, | ||
158 | + OBJ_PROP_LINK_STRONG, | ||
159 | + &error_abort); | ||
160 | } | ||
161 | |||
162 | static const VMStateDescription vmstate_cadence_gem = { | ||
163 | -- | 86 | -- |
164 | 2.19.0 | 87 | 2.20.1 |
165 | 88 | ||
166 | 89 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Damien Hedde <damien.hedde@greensocs.com> |
---|---|---|---|
2 | 2 | ||
3 | Implement support for 64bit descriptor addresses. | 3 | Deprecate device_legacy_reset(), qdev_reset_all() and |
4 | qbus_reset_all() to be replaced by new functions | ||
5 | device_cold_reset() and bus_cold_reset() which uses resettable API. | ||
4 | 6 | ||
5 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Also introduce resettable_cold_reset_fn() which may be used as a |
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 8 | replacement for qdev_reset_all_fn and qbus_reset_all_fn(). |
7 | Message-id: 20181011021931.4249-8-edgar.iglesias@gmail.com | 9 | |
10 | Following patches will be needed to look at legacy reset call sites | ||
11 | and switch to resettable api. The legacy functions will be removed | ||
12 | when unused. | ||
13 | |||
14 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
19 | Message-id: 20200123132823.1117486-9-damien.hedde@greensocs.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 21 | --- |
10 | hw/net/cadence_gem.c | 47 ++++++++++++++++++++++++++++++++++++-------- | 22 | include/hw/qdev-core.h | 27 +++++++++++++++++++++++++++ |
11 | 1 file changed, 39 insertions(+), 8 deletions(-) | 23 | include/hw/resettable.h | 9 +++++++++ |
24 | hw/core/bus.c | 5 +++++ | ||
25 | hw/core/qdev.c | 5 +++++ | ||
26 | hw/core/resettable.c | 5 +++++ | ||
27 | 5 files changed, 51 insertions(+) | ||
12 | 28 | ||
13 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 29 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h |
14 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/net/cadence_gem.c | 31 | --- a/include/hw/qdev-core.h |
16 | +++ b/hw/net/cadence_gem.c | 32 | +++ b/include/hw/qdev-core.h |
17 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ int qdev_walk_children(DeviceState *dev, |
18 | #define GEM_RECEIVE_Q1_PTR (0x00000480 / 4) | 34 | qdev_walkerfn *post_devfn, qbus_walkerfn *post_busfn, |
19 | #define GEM_RECEIVE_Q7_PTR (GEM_RECEIVE_Q1_PTR + 6) | 35 | void *opaque); |
20 | 36 | ||
21 | +#define GEM_TBQPH (0x000004C8 / 4) | 37 | +/** |
22 | +#define GEM_RBQPH (0x000004D4 / 4) | 38 | + * @qdev_reset_all: |
39 | + * Reset @dev. See @qbus_reset_all() for more details. | ||
40 | + * | ||
41 | + * Note: This function is deprecated and will be removed when it becomes unused. | ||
42 | + * Please use device_cold_reset() now. | ||
43 | + */ | ||
44 | void qdev_reset_all(DeviceState *dev); | ||
45 | void qdev_reset_all_fn(void *opaque); | ||
46 | |||
47 | @@ -XXX,XX +XXX,XX @@ void qdev_reset_all_fn(void *opaque); | ||
48 | * hard reset means that qbus_reset_all will reset all state of the device. | ||
49 | * For PCI devices, for example, this will include the base address registers | ||
50 | * or configuration space. | ||
51 | + * | ||
52 | + * Note: This function is deprecated and will be removed when it becomes unused. | ||
53 | + * Please use bus_cold_reset() now. | ||
54 | */ | ||
55 | void qbus_reset_all(BusState *bus); | ||
56 | void qbus_reset_all_fn(void *opaque); | ||
57 | |||
58 | +/** | ||
59 | + * device_cold_reset: | ||
60 | + * Reset device @dev and perform a recursive processing using the resettable | ||
61 | + * interface. It triggers a RESET_TYPE_COLD. | ||
62 | + */ | ||
63 | +void device_cold_reset(DeviceState *dev); | ||
23 | + | 64 | + |
24 | #define GEM_INT_Q1_ENABLE (0x00000600 / 4) | 65 | +/** |
25 | #define GEM_INT_Q7_ENABLE (GEM_INT_Q1_ENABLE + 6) | 66 | + * bus_cold_reset: |
26 | 67 | + * | |
27 | @@ -XXX,XX +XXX,XX @@ static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr, | 68 | + * Reset bus @bus and perform a recursive processing using the resettable |
69 | + * interface. It triggers a RESET_TYPE_COLD. | ||
70 | + */ | ||
71 | +void bus_cold_reset(BusState *bus); | ||
72 | + | ||
73 | /** | ||
74 | * device_is_in_reset: | ||
75 | * Return true if the device @dev is currently being reset. | ||
76 | @@ -XXX,XX +XXX,XX @@ void qdev_machine_init(void); | ||
77 | * device_legacy_reset: | ||
78 | * | ||
79 | * Reset a single device (by calling the reset method). | ||
80 | + * Note: This function is deprecated and will be removed when it becomes unused. | ||
81 | + * Please use device_cold_reset() now. | ||
82 | */ | ||
83 | void device_legacy_reset(DeviceState *dev); | ||
84 | |||
85 | diff --git a/include/hw/resettable.h b/include/hw/resettable.h | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/include/hw/resettable.h | ||
88 | +++ b/include/hw/resettable.h | ||
89 | @@ -XXX,XX +XXX,XX @@ bool resettable_is_in_reset(Object *obj); | ||
90 | */ | ||
91 | void resettable_change_parent(Object *obj, Object *newp, Object *oldp); | ||
92 | |||
93 | +/** | ||
94 | + * resettable_cold_reset_fn: | ||
95 | + * Helper to call resettable_reset((Object *) opaque, RESET_TYPE_COLD). | ||
96 | + * | ||
97 | + * This function is typically useful to register a reset handler with | ||
98 | + * qemu_register_reset. | ||
99 | + */ | ||
100 | +void resettable_cold_reset_fn(void *opaque); | ||
101 | + | ||
102 | /** | ||
103 | * resettable_class_set_parent_phases: | ||
104 | * | ||
105 | diff --git a/hw/core/bus.c b/hw/core/bus.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/hw/core/bus.c | ||
108 | +++ b/hw/core/bus.c | ||
109 | @@ -XXX,XX +XXX,XX @@ int qbus_walk_children(BusState *bus, | ||
28 | return 0; | 110 | return 0; |
29 | } | 111 | } |
30 | 112 | ||
31 | +static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q) | 113 | +void bus_cold_reset(BusState *bus) |
32 | +{ | 114 | +{ |
33 | + hwaddr desc_addr = 0; | 115 | + resettable_reset(OBJECT(bus), RESET_TYPE_COLD); |
34 | + | ||
35 | + if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { | ||
36 | + desc_addr = s->regs[tx ? GEM_TBQPH : GEM_RBQPH]; | ||
37 | + } | ||
38 | + desc_addr <<= 32; | ||
39 | + desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q]; | ||
40 | + return desc_addr; | ||
41 | +} | 116 | +} |
42 | + | 117 | + |
43 | +static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q) | 118 | bool bus_is_in_reset(BusState *bus) |
119 | { | ||
120 | return resettable_is_in_reset(OBJECT(bus)); | ||
121 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/hw/core/qdev.c | ||
124 | +++ b/hw/core/qdev.c | ||
125 | @@ -XXX,XX +XXX,XX @@ void qbus_reset_all_fn(void *opaque) | ||
126 | qbus_reset_all(bus); | ||
127 | } | ||
128 | |||
129 | +void device_cold_reset(DeviceState *dev) | ||
44 | +{ | 130 | +{ |
45 | + return gem_get_desc_addr(s, true, q); | 131 | + resettable_reset(OBJECT(dev), RESET_TYPE_COLD); |
46 | +} | 132 | +} |
47 | + | 133 | + |
48 | +static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q) | 134 | bool device_is_in_reset(DeviceState *dev) |
135 | { | ||
136 | return resettable_is_in_reset(OBJECT(dev)); | ||
137 | diff --git a/hw/core/resettable.c b/hw/core/resettable.c | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/hw/core/resettable.c | ||
140 | +++ b/hw/core/resettable.c | ||
141 | @@ -XXX,XX +XXX,XX @@ void resettable_change_parent(Object *obj, Object *newp, Object *oldp) | ||
142 | } | ||
143 | } | ||
144 | |||
145 | +void resettable_cold_reset_fn(void *opaque) | ||
49 | +{ | 146 | +{ |
50 | + return gem_get_desc_addr(s, false, q); | 147 | + resettable_reset((Object *) opaque, RESET_TYPE_COLD); |
51 | +} | 148 | +} |
52 | + | 149 | + |
53 | static void gem_get_rx_desc(CadenceGEMState *s, int q) | 150 | void resettable_class_set_parent_phases(ResettableClass *rc, |
54 | { | 151 | ResettableEnterPhase enter, |
55 | - DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr[q]); | 152 | ResettableHoldPhase hold, |
56 | + hwaddr desc_addr = gem_get_rx_desc_addr(s, q); | ||
57 | + | ||
58 | + DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr); | ||
59 | + | ||
60 | /* read current descriptor */ | ||
61 | - address_space_read(&s->dma_as, s->rx_desc_addr[q], MEMTXATTRS_UNSPECIFIED, | ||
62 | + address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, | ||
63 | (uint8_t *)s->rx_desc[q], | ||
64 | sizeof(uint32_t) * gem_get_desc_len(s, true)); | ||
65 | |||
66 | /* Descriptor owned by software ? */ | ||
67 | if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { | ||
68 | - DB_PRINT("descriptor 0x%x owned by sw.\n", | ||
69 | - (unsigned)s->rx_desc_addr[q]); | ||
70 | + DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr); | ||
71 | s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_NOBUF; | ||
72 | s->regs[GEM_ISR] |= GEM_INT_RXUSED & ~(s->regs[GEM_IMR]); | ||
73 | /* Handle interrupt consequences */ | ||
74 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
75 | q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize); | ||
76 | |||
77 | while (bytes_to_copy) { | ||
78 | + hwaddr desc_addr; | ||
79 | + | ||
80 | /* Do nothing if receive is not enabled. */ | ||
81 | if (!gem_can_receive(nc)) { | ||
82 | assert(!first_desc); | ||
83 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
84 | } | ||
85 | |||
86 | /* Descriptor write-back. */ | ||
87 | - address_space_write(&s->dma_as, s->rx_desc_addr[q], | ||
88 | + desc_addr = gem_get_rx_desc_addr(s, q); | ||
89 | + address_space_write(&s->dma_as, desc_addr, | ||
90 | MEMTXATTRS_UNSPECIFIED, | ||
91 | (uint8_t *)s->rx_desc[q], | ||
92 | sizeof(uint32_t) * gem_get_desc_len(s, true)); | ||
93 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
94 | |||
95 | for (q = s->num_priority_queues - 1; q >= 0; q--) { | ||
96 | /* read current descriptor */ | ||
97 | - packet_desc_addr = s->tx_desc_addr[q]; | ||
98 | + packet_desc_addr = gem_get_tx_desc_addr(s, q); | ||
99 | |||
100 | DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); | ||
101 | address_space_read(&s->dma_as, packet_desc_addr, | ||
102 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
103 | /* Last descriptor for this packet; hand the whole thing off */ | ||
104 | if (tx_desc_get_last(desc)) { | ||
105 | uint32_t desc_first[DESC_MAX_NUM_WORDS]; | ||
106 | + hwaddr desc_addr = gem_get_tx_desc_addr(s, q); | ||
107 | |||
108 | /* Modify the 1st descriptor of this packet to be owned by | ||
109 | * the processor. | ||
110 | */ | ||
111 | - address_space_read(&s->dma_as, s->tx_desc_addr[q], | ||
112 | + address_space_read(&s->dma_as, desc_addr, | ||
113 | MEMTXATTRS_UNSPECIFIED, | ||
114 | (uint8_t *)desc_first, | ||
115 | sizeof(desc_first)); | ||
116 | tx_desc_set_used(desc_first); | ||
117 | - address_space_write(&s->dma_as, s->tx_desc_addr[q], | ||
118 | + address_space_write(&s->dma_as, desc_addr, | ||
119 | MEMTXATTRS_UNSPECIFIED, | ||
120 | (uint8_t *)desc_first, | ||
121 | sizeof(desc_first)); | ||
122 | -- | 153 | -- |
123 | 2.19.0 | 154 | 2.20.1 |
124 | 155 | ||
125 | 156 | diff view generated by jsdifflib |
1 | Add a new Coccinelle script which replaces uses of the inplace | 1 | From: Damien Hedde <damien.hedde@greensocs.com> |
---|---|---|---|
2 | byteswapping functions *_to_cpus() and cpu_to_*s() with their | ||
3 | not-in-place equivalents. This is useful for where the swapping | ||
4 | is done on members of a packed struct -- taking the address | ||
5 | of the member to pass it to an inplace function is undefined | ||
6 | behaviour in C. | ||
7 | 2 | ||
3 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200123132823.1117486-10-damien.hedde@greensocs.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Eric Blake <eblake@redhat.com> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20181009181612.10633-1-peter.maydell@linaro.org | ||
12 | --- | 8 | --- |
13 | scripts/coccinelle/inplace-byteswaps.cocci | 65 ++++++++++++++++++++++ | 9 | docs/devel/index.rst | 1 + |
14 | 1 file changed, 65 insertions(+) | 10 | docs/devel/reset.rst | 289 +++++++++++++++++++++++++++++++++++++++++++ |
15 | create mode 100644 scripts/coccinelle/inplace-byteswaps.cocci | 11 | 2 files changed, 290 insertions(+) |
12 | create mode 100644 docs/devel/reset.rst | ||
16 | 13 | ||
17 | diff --git a/scripts/coccinelle/inplace-byteswaps.cocci b/scripts/coccinelle/inplace-byteswaps.cocci | 14 | diff --git a/docs/devel/index.rst b/docs/devel/index.rst |
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/docs/devel/index.rst | ||
17 | +++ b/docs/devel/index.rst | ||
18 | @@ -XXX,XX +XXX,XX @@ Contents: | ||
19 | tcg | ||
20 | tcg-plugins | ||
21 | bitops | ||
22 | + reset | ||
23 | diff --git a/docs/devel/reset.rst b/docs/devel/reset.rst | ||
18 | new file mode 100644 | 24 | new file mode 100644 |
19 | index XXXXXXX..XXXXXXX | 25 | index XXXXXXX..XXXXXXX |
20 | --- /dev/null | 26 | --- /dev/null |
21 | +++ b/scripts/coccinelle/inplace-byteswaps.cocci | 27 | +++ b/docs/devel/reset.rst |
22 | @@ -XXX,XX +XXX,XX @@ | 28 | @@ -XXX,XX +XXX,XX @@ |
23 | +// Replace uses of in-place byteswapping functions with calls to the | 29 | + |
24 | +// equivalent not-in-place functions. This is necessary to avoid | 30 | +======================================= |
25 | +// undefined behaviour if the expression being swapped is a field in a | 31 | +Reset in QEMU: the Resettable interface |
26 | +// packed struct. | 32 | +======================================= |
27 | + | 33 | + |
28 | +@@ | 34 | +The reset of qemu objects is handled using the resettable interface declared |
29 | +expression E; | 35 | +in ``include/hw/resettable.h``. |
30 | +@@ | 36 | + |
31 | +-be16_to_cpus(&E); | 37 | +This interface allows objects to be grouped (on a tree basis); so that the |
32 | ++E = be16_to_cpu(E); | 38 | +whole group can be reset consistently. Each individual member object does not |
33 | +@@ | 39 | +have to care about others; in particular, problems of order (which object is |
34 | +expression E; | 40 | +reset first) are addressed. |
35 | +@@ | 41 | + |
36 | +-be32_to_cpus(&E); | 42 | +As of now DeviceClass and BusClass implement this interface. |
37 | ++E = be32_to_cpu(E); | 43 | + |
38 | +@@ | 44 | + |
39 | +expression E; | 45 | +Triggering reset |
40 | +@@ | 46 | +---------------- |
41 | +-be64_to_cpus(&E); | 47 | + |
42 | ++E = be64_to_cpu(E); | 48 | +This section documents the APIs which "users" of a resettable object should use |
43 | +@@ | 49 | +to control it. All resettable control functions must be called while holding |
44 | +expression E; | 50 | +the iothread lock. |
45 | +@@ | 51 | + |
46 | +-cpu_to_be16s(&E); | 52 | +You can apply a reset to an object using ``resettable_assert_reset()``. You need |
47 | ++E = cpu_to_be16(E); | 53 | +to call ``resettable_release_reset()`` to release the object from reset. To |
48 | +@@ | 54 | +instantly reset an object, without keeping it in reset state, just call |
49 | +expression E; | 55 | +``resettable_reset()``. These functions take two parameters: a pointer to the |
50 | +@@ | 56 | +object to reset and a reset type. |
51 | +-cpu_to_be32s(&E); | 57 | + |
52 | ++E = cpu_to_be32(E); | 58 | +Several types of reset will be supported. For now only cold reset is defined; |
53 | +@@ | 59 | +others may be added later. The Resettable interface handles reset types with an |
54 | +expression E; | 60 | +enum: |
55 | +@@ | 61 | + |
56 | +-cpu_to_be64s(&E); | 62 | +``RESET_TYPE_COLD`` |
57 | ++E = cpu_to_be64(E); | 63 | + Cold reset is supported by every resettable object. In QEMU, it means we reset |
58 | +@@ | 64 | + to the initial state corresponding to the start of QEMU; this might differ |
59 | +expression E; | 65 | + from what is a real hardware cold reset. It differs from other resets (like |
60 | +@@ | 66 | + warm or bus resets) which may keep certain parts untouched. |
61 | +-le16_to_cpus(&E); | 67 | + |
62 | ++E = le16_to_cpu(E); | 68 | +Calling ``resettable_reset()`` is equivalent to calling |
63 | +@@ | 69 | +``resettable_assert_reset()`` then ``resettable_release_reset()``. It is |
64 | +expression E; | 70 | +possible to interleave multiple calls to these three functions. There may |
65 | +@@ | 71 | +be several reset sources/controllers of a given object. The interface handles |
66 | +-le32_to_cpus(&E); | 72 | +everything and the different reset controllers do not need to know anything |
67 | ++E = le32_to_cpu(E); | 73 | +about each others. The object will leave reset state only when each other |
68 | +@@ | 74 | +controllers end their reset operation. This point is handled internally by |
69 | +expression E; | 75 | +maintaining a count of in-progress resets; it is crucial to call |
70 | +@@ | 76 | +``resettable_release_reset()`` one time and only one time per |
71 | +-le64_to_cpus(&E); | 77 | +``resettable_assert_reset()`` call. |
72 | ++E = le64_to_cpu(E); | 78 | + |
73 | +@@ | 79 | +For now migration of a device or bus in reset is not supported. Care must be |
74 | +expression E; | 80 | +taken not to delay ``resettable_release_reset()`` after its |
75 | +@@ | 81 | +``resettable_assert_reset()`` counterpart. |
76 | +-cpu_to_le16s(&E); | 82 | + |
77 | ++E = cpu_to_le16(E); | 83 | +Note that, since resettable is an interface, the API takes a simple Object as |
78 | +@@ | 84 | +parameter. Still, it is a programming error to call a resettable function on a |
79 | +expression E; | 85 | +non-resettable object and it will trigger a run time assert error. Since most |
80 | +@@ | 86 | +calls to resettable interface are done through base class functions, such an |
81 | +-cpu_to_le32s(&E); | 87 | +error is not likely to happen. |
82 | ++E = cpu_to_le32(E); | 88 | + |
83 | +@@ | 89 | +For Devices and Buses, the following helper functions exist: |
84 | +expression E; | 90 | + |
85 | +@@ | 91 | +- ``device_cold_reset()`` |
86 | +-cpu_to_le64s(&E); | 92 | +- ``bus_cold_reset()`` |
87 | ++E = cpu_to_le64(E); | 93 | + |
94 | +These are simple wrappers around resettable_reset() function; they only cast the | ||
95 | +Device or Bus into an Object and pass the cold reset type. When possible | ||
96 | +prefer to use these functions instead of ``resettable_reset()``. | ||
97 | + | ||
98 | +Device and bus functions co-exist because there can be semantic differences | ||
99 | +between resetting a bus and resetting the controller bridge which owns it. | ||
100 | +For example, consider a SCSI controller. Resetting the controller puts all | ||
101 | +its registers back to what reset state was as well as reset everything on the | ||
102 | +SCSI bus, whereas resetting just the SCSI bus only resets everything that's on | ||
103 | +it but not the controller. | ||
104 | + | ||
105 | + | ||
106 | +Multi-phase mechanism | ||
107 | +--------------------- | ||
108 | + | ||
109 | +This section documents the internals of the resettable interface. | ||
110 | + | ||
111 | +The resettable interface uses a multi-phase system to relieve objects and | ||
112 | +machines from reset ordering problems. To address this, the reset operation | ||
113 | +of an object is split into three well defined phases. | ||
114 | + | ||
115 | +When resetting several objects (for example the whole machine at simulation | ||
116 | +startup), all first phases of all objects are executed, then all second phases | ||
117 | +and then all third phases. | ||
118 | + | ||
119 | +The three phases are: | ||
120 | + | ||
121 | +1. The **enter** phase is executed when the object enters reset. It resets only | ||
122 | + local state of the object; it must not do anything that has a side-effect | ||
123 | + on other objects, such as raising or lowering a qemu_irq line or reading or | ||
124 | + writing guest memory. | ||
125 | + | ||
126 | +2. The **hold** phase is executed for entry into reset, once every object in the | ||
127 | + group which is being reset has had its *enter* phase executed. At this point | ||
128 | + devices can do actions that affect other objects. | ||
129 | + | ||
130 | +3. The **exit** phase is executed when the object leaves the reset state. | ||
131 | + Actions affecting other objects are permitted. | ||
132 | + | ||
133 | +As said in previous section, the interface maintains a count of reset. This | ||
134 | +count is used to ensure phases are executed only when required. *enter* and | ||
135 | +*hold* phases are executed only when asserting reset for the first time | ||
136 | +(if an object is already in reset state when calling | ||
137 | +``resettable_assert_reset()`` or ``resettable_reset()``, they are not | ||
138 | +executed). | ||
139 | +The *exit* phase is executed only when the last reset operation ends. Therefore | ||
140 | +the object does not need to care how many of reset controllers it has and how | ||
141 | +many of them have started a reset. | ||
142 | + | ||
143 | + | ||
144 | +Handling reset in a resettable object | ||
145 | +------------------------------------- | ||
146 | + | ||
147 | +This section documents the APIs that an implementation of a resettable object | ||
148 | +must provide and what functions it has access to. It is intended for people | ||
149 | +who want to implement or convert a class which has the resettable interface; | ||
150 | +for example when specializing an existing device or bus. | ||
151 | + | ||
152 | +Methods to implement | ||
153 | +.................... | ||
154 | + | ||
155 | +Three methods should be defined or left empty. Each method corresponds to a | ||
156 | +phase of the reset; they are name ``phases.enter()``, ``phases.hold()`` and | ||
157 | +``phases.exit()``. They all take the object as parameter. The *enter* method | ||
158 | +also take the reset type as second parameter. | ||
159 | + | ||
160 | +When extending an existing class, these methods may need to be extended too. | ||
161 | +The ``resettable_class_set_parent_phases()`` class function may be used to | ||
162 | +backup parent class methods. | ||
163 | + | ||
164 | +Here follows an example to implement reset for a Device which sets an IO while | ||
165 | +in reset. | ||
166 | + | ||
167 | +:: | ||
168 | + | ||
169 | + static void mydev_reset_enter(Object *obj, ResetType type) | ||
170 | + { | ||
171 | + MyDevClass *myclass = MYDEV_GET_CLASS(obj); | ||
172 | + MyDevState *mydev = MYDEV(obj); | ||
173 | + /* call parent class enter phase */ | ||
174 | + if (myclass->parent_phases.enter) { | ||
175 | + myclass->parent_phases.enter(obj, type); | ||
176 | + } | ||
177 | + /* initialize local state only */ | ||
178 | + mydev->var = 0; | ||
179 | + } | ||
180 | + | ||
181 | + static void mydev_reset_hold(Object *obj) | ||
182 | + { | ||
183 | + MyDevClass *myclass = MYDEV_GET_CLASS(obj); | ||
184 | + MyDevState *mydev = MYDEV(obj); | ||
185 | + /* call parent class hold phase */ | ||
186 | + if (myclass->parent_phases.hold) { | ||
187 | + myclass->parent_phases.hold(obj); | ||
188 | + } | ||
189 | + /* set an IO */ | ||
190 | + qemu_set_irq(mydev->irq, 1); | ||
191 | + } | ||
192 | + | ||
193 | + static void mydev_reset_exit(Object *obj) | ||
194 | + { | ||
195 | + MyDevClass *myclass = MYDEV_GET_CLASS(obj); | ||
196 | + MyDevState *mydev = MYDEV(obj); | ||
197 | + /* call parent class exit phase */ | ||
198 | + if (myclass->parent_phases.exit) { | ||
199 | + myclass->parent_phases.exit(obj); | ||
200 | + } | ||
201 | + /* clear an IO */ | ||
202 | + qemu_set_irq(mydev->irq, 0); | ||
203 | + } | ||
204 | + | ||
205 | + typedef struct MyDevClass { | ||
206 | + MyParentClass parent_class; | ||
207 | + /* to store eventual parent reset methods */ | ||
208 | + ResettablePhases parent_phases; | ||
209 | + } MyDevClass; | ||
210 | + | ||
211 | + static void mydev_class_init(ObjectClass *class, void *data) | ||
212 | + { | ||
213 | + MyDevClass *myclass = MYDEV_CLASS(class); | ||
214 | + ResettableClass *rc = RESETTABLE_CLASS(class); | ||
215 | + resettable_class_set_parent_reset_phases(rc, | ||
216 | + mydev_reset_enter, | ||
217 | + mydev_reset_hold, | ||
218 | + mydev_reset_exit, | ||
219 | + &myclass->parent_phases); | ||
220 | + } | ||
221 | + | ||
222 | +In the above example, we override all three phases. It is possible to override | ||
223 | +only some of them by passing NULL instead of a function pointer to | ||
224 | +``resettable_class_set_parent_reset_phases()``. For example, the following will | ||
225 | +only override the *enter* phase and leave *hold* and *exit* untouched:: | ||
226 | + | ||
227 | + resettable_class_set_parent_reset_phases(rc, mydev_reset_enter, | ||
228 | + NULL, NULL, | ||
229 | + &myclass->parent_phases); | ||
230 | + | ||
231 | +This is equivalent to providing a trivial implementation of the hold and exit | ||
232 | +phases which does nothing but call the parent class's implementation of the | ||
233 | +phase. | ||
234 | + | ||
235 | +Polling the reset state | ||
236 | +....................... | ||
237 | + | ||
238 | +Resettable interface provides the ``resettable_is_in_reset()`` function. | ||
239 | +This function returns true if the object parameter is currently under reset. | ||
240 | + | ||
241 | +An object is under reset from the beginning of the *init* phase to the end of | ||
242 | +the *exit* phase. During all three phases, the function will return that the | ||
243 | +object is in reset. | ||
244 | + | ||
245 | +This function may be used if the object behavior has to be adapted | ||
246 | +while in reset state. For example if a device has an irq input, | ||
247 | +it will probably need to ignore it while in reset; then it can for | ||
248 | +example check the reset state at the beginning of the irq callback. | ||
249 | + | ||
250 | +Note that until migration of the reset state is supported, an object | ||
251 | +should not be left in reset. So apart from being currently executing | ||
252 | +one of the reset phases, the only cases when this function will return | ||
253 | +true is if an external interaction (like changing an io) is made during | ||
254 | +*hold* or *exit* phase of another object in the same reset group. | ||
255 | + | ||
256 | +Helpers ``device_is_in_reset()`` and ``bus_is_in_reset()`` are also provided | ||
257 | +for devices and buses and should be preferred. | ||
258 | + | ||
259 | + | ||
260 | +Base class handling of reset | ||
261 | +---------------------------- | ||
262 | + | ||
263 | +This section documents parts of the reset mechanism that you only need to know | ||
264 | +about if you are extending it to work with a new base class other than | ||
265 | +DeviceClass or BusClass, or maintaining the existing code in those classes. Most | ||
266 | +people can ignore it. | ||
267 | + | ||
268 | +Methods to implement | ||
269 | +.................... | ||
270 | + | ||
271 | +There are two other methods that need to exist in a class implementing the | ||
272 | +interface: ``get_state()`` and ``child_foreach()``. | ||
273 | + | ||
274 | +``get_state()`` is simple. *resettable* is an interface and, as a consequence, | ||
275 | +does not have any class state structure. But in order to factorize the code, we | ||
276 | +need one. This method must return a pointer to ``ResettableState`` structure. | ||
277 | +The structure must be allocated by the base class; preferably it should be | ||
278 | +located inside the object instance structure. | ||
279 | + | ||
280 | +``child_foreach()`` is more complex. It should execute the given callback on | ||
281 | +every reset child of the given resettable object. All children must be | ||
282 | +resettable too. Additional parameters (a reset type and an opaque pointer) must | ||
283 | +be passed to the callback too. | ||
284 | + | ||
285 | +In ``DeviceClass`` and ``BusClass`` the ``ResettableState`` is located | ||
286 | +``DeviceState`` and ``BusState`` structure. ``child_foreach()`` is implemented | ||
287 | +to follow the bus hierarchy; for a bus, it calls the function on every child | ||
288 | +device; for a device, it calls the function on every bus child. When we reset | ||
289 | +the main system bus, we reset the whole machine bus tree. | ||
290 | + | ||
291 | +Changing a resettable parent | ||
292 | +............................ | ||
293 | + | ||
294 | +One thing which should be taken care of by the base class is handling reset | ||
295 | +hierarchy changes. | ||
296 | + | ||
297 | +The reset hierarchy is supposed to be static and built during machine creation. | ||
298 | +But there are actually some exceptions. To cope with this, the resettable API | ||
299 | +provides ``resettable_change_parent()``. This function allows to set, update or | ||
300 | +remove the parent of a resettable object after machine creation is done. As | ||
301 | +parameters, it takes the object being moved, the old parent if any and the new | ||
302 | +parent if any. | ||
303 | + | ||
304 | +This function can be used at any time when not in a reset operation. During | ||
305 | +a reset operation it must be used only in *hold* phase. Using it in *enter* or | ||
306 | +*exit* phase is an error. | ||
307 | +Also it should not be used during machine creation, although it is harmless to | ||
308 | +do so: the function is a no-op as long as old and new parent are NULL or not | ||
309 | +in reset. | ||
310 | + | ||
311 | +There is currently 2 cases where this function is used: | ||
312 | + | ||
313 | +1. *device hotplug*; it means a new device is introduced on a live bus. | ||
314 | + | ||
315 | +2. *hot bus change*; it means an existing live device is added, moved or | ||
316 | + removed in the bus hierarchy. At the moment, it occurs only in the raspi | ||
317 | + machines for changing the sdbus used by sd card. | ||
88 | -- | 318 | -- |
89 | 2.19.0 | 319 | 2.20.1 |
90 | 320 | ||
91 | 321 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Damien Hedde <damien.hedde@greensocs.com> |
---|---|---|---|
2 | 2 | ||
3 | Add macro with max number of DMA descriptor words. | 3 | Replace deprecated qbus_reset_all by resettable_cold_reset_fn for |
4 | No functional change. | 4 | the sysbus reset registration. |
5 | 5 | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | Apart for the raspi machines, this does not impact the behavior |
7 | because: | ||
8 | + at this point resettable just calls the old reset methods of devices | ||
9 | and buses in the same order as qdev/qbus. | ||
10 | + resettable handlers registered with qemu_register_reset are | ||
11 | serialized; there is no interleaving. | ||
12 | + eventual explicit calls to legacy reset API (device_reset or | ||
13 | qdev/qbus_reset) inside this reset handler will not be masked out | ||
14 | by resettable mechanism; they do not go through resettable api. | ||
15 | |||
16 | For the raspi machines, during the sysbus reset the sd-card is not | ||
17 | reset twice anymore but only once. This is a consequence of switching | ||
18 | both sysbus reset and changing parent to resettable; it detects the | ||
19 | second reset is not needed. This has no impact on the state after | ||
20 | reset; the sd-card reset method only reset local state and query | ||
21 | information from the block backend. | ||
22 | |||
23 | The raspi reset change can be observed by using the following command | ||
24 | (reset will occurs, then do Ctrl-C to end qemu; no firmware is | ||
25 | given here). | ||
26 | qemu-system-aarch64 -M raspi3 \ | ||
27 | -trace resettable_phase_hold_exec \ | ||
28 | -trace qdev_update_parent_bus \ | ||
29 | -trace resettable_change_parent \ | ||
30 | -trace qdev_reset -trace qbus_reset | ||
31 | |||
32 | Before the patch, the qdev/qbus_reset traces show when reset method are | ||
33 | called. After the patch, the resettable_phase_hold_exec show when reset | ||
34 | method are called. | ||
35 | |||
36 | The traced reset order of the raspi3 is listed below. I've added empty | ||
37 | lines and the tree structure. | ||
38 | |||
39 | +->bcm2835-peripherals reset | ||
40 | | | ||
41 | | +->sd-card reset | ||
42 | | +->sd-bus reset | ||
43 | +->bcm2835_gpio reset | ||
44 | | -> dev_update_parent_bus (move the sd-card on the sdhci-bus) | ||
45 | | -> resettable_change_parent | ||
46 | | | ||
47 | +->bcm2835-dma reset | ||
48 | | | ||
49 | | +->bcm2835-sdhost-bus reset | ||
50 | +->bcm2835-sdhost reset | ||
51 | | | ||
52 | | +->sd-card (reset ONLY BEFORE BEFORE THE PATCH) | ||
53 | | +->sdhci-bus reset | ||
54 | +->generic-sdhci reset | ||
55 | | | ||
56 | +->bcm2835-rng reset | ||
57 | +->bcm2835-property reset | ||
58 | +->bcm2835-fb reset | ||
59 | +->bcm2835-mbox reset | ||
60 | +->bcm2835-aux reset | ||
61 | +->pl011 reset | ||
62 | +->bcm2835-ic reset | ||
63 | +->bcm2836-control reset | ||
64 | System reset | ||
65 | |||
66 | In both case, the sd-card is reset (being on bcm2835_gpio/sd-bus) then moved | ||
67 | to generic-sdhci/sdhci-bus by the bcm2835_gpio reset method. | ||
68 | |||
69 | Before the patch, it is then reset again being part of generic-sdhci/sdhci-bus. | ||
70 | After the patch, it considered again for reset but its reset method is not | ||
71 | called because it is already flagged as reset. | ||
72 | |||
73 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
74 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
75 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 76 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 77 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
9 | Message-id: 20181011021931.4249-5-edgar.iglesias@gmail.com | 78 | Message-id: 20200123132823.1117486-11-damien.hedde@greensocs.com |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 79 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 80 | --- |
12 | include/hw/net/cadence_gem.h | 5 ++++- | 81 | vl.c | 10 +++++++++- |
13 | hw/net/cadence_gem.c | 4 ++-- | 82 | 1 file changed, 9 insertions(+), 1 deletion(-) |
14 | 2 files changed, 6 insertions(+), 3 deletions(-) | ||
15 | 83 | ||
16 | diff --git a/include/hw/net/cadence_gem.h b/include/hw/net/cadence_gem.h | 84 | diff --git a/vl.c b/vl.c |
17 | index XXXXXXX..XXXXXXX 100644 | 85 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/net/cadence_gem.h | 86 | --- a/vl.c |
19 | +++ b/include/hw/net/cadence_gem.h | 87 | +++ b/vl.c |
20 | @@ -XXX,XX +XXX,XX @@ | 88 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv, char **envp) |
21 | 89 | ||
22 | #define CADENCE_GEM_MAXREG (0x00000800 / 4) /* Last valid GEM address */ | 90 | /* TODO: once all bus devices are qdevified, this should be done |
23 | 91 | * when bus is created by qdev.c */ | |
24 | +/* Max number of words in a DMA descriptor. */ | 92 | - qemu_register_reset(qbus_reset_all_fn, sysbus_get_default()); |
25 | +#define DESC_MAX_NUM_WORDS 2 | 93 | + /* |
26 | + | 94 | + * TODO: If we had a main 'reset container' that the whole system |
27 | #define MAX_PRIORITY_QUEUES 8 | 95 | + * lived in, we could reset that using the multi-phase reset |
28 | #define MAX_TYPE1_SCREENERS 16 | 96 | + * APIs. For the moment, we just reset the sysbus, which will cause |
29 | #define MAX_TYPE2_SCREENERS 16 | 97 | + * all devices hanging off it (and all their child buses, recursively) |
30 | @@ -XXX,XX +XXX,XX @@ typedef struct CadenceGEMState { | 98 | + * to be reset. Note that this will *not* reset any Device objects |
31 | 99 | + * which are not attached to some part of the qbus tree! | |
32 | uint8_t can_rx_state; /* Debug only */ | 100 | + */ |
33 | 101 | + qemu_register_reset(resettable_cold_reset_fn, sysbus_get_default()); | |
34 | - uint32_t rx_desc[MAX_PRIORITY_QUEUES][2]; | 102 | qemu_run_machine_init_done_notifiers(); |
35 | + uint32_t rx_desc[MAX_PRIORITY_QUEUES][DESC_MAX_NUM_WORDS]; | 103 | |
36 | 104 | if (rom_check_and_register_reset() != 0) { | |
37 | bool sar_active[4]; | ||
38 | } CadenceGEMState; | ||
39 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/net/cadence_gem.c | ||
42 | +++ b/hw/net/cadence_gem.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, | ||
44 | */ | ||
45 | static void gem_transmit(CadenceGEMState *s) | ||
46 | { | ||
47 | - uint32_t desc[2]; | ||
48 | + uint32_t desc[DESC_MAX_NUM_WORDS]; | ||
49 | hwaddr packet_desc_addr; | ||
50 | uint8_t tx_packet[2048]; | ||
51 | uint8_t *p; | ||
52 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
53 | |||
54 | /* Last descriptor for this packet; hand the whole thing off */ | ||
55 | if (tx_desc_get_last(desc)) { | ||
56 | - uint32_t desc_first[2]; | ||
57 | + uint32_t desc_first[DESC_MAX_NUM_WORDS]; | ||
58 | |||
59 | /* Modify the 1st descriptor of this packet to be owned by | ||
60 | * the processor. | ||
61 | -- | 105 | -- |
62 | 2.19.0 | 106 | 2.20.1 |
63 | 107 | ||
64 | 108 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Damien Hedde <damien.hedde@greensocs.com> |
---|---|---|---|
2 | 2 | ||
3 | Announce the availability of the various priority queues. | 3 | Replace deprecated qdev_reset_all by resettable_cold_reset_fn for |
4 | This fixes an issue where guest kernels would miss to | 4 | the ipl registration in the main reset handlers. |
5 | configure secondary queues due to inproper feature bits. | ||
6 | 5 | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | This does not impact the behavior for the following reasons: |
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 7 | + at this point resettable just call the old reset methods of devices |
9 | Message-id: 20181011021931.4249-3-edgar.iglesias@gmail.com | 8 | and buses in the same order than qdev/qbus. |
9 | + resettable handlers registered with qemu_register_reset are | ||
10 | serialized; there is no interleaving. | ||
11 | + eventual explicit calls to legacy reset API (device_reset or | ||
12 | qdev/qbus_reset) inside this reset handler will not be masked out | ||
13 | by resettable mechanism; they do not go through resettable api. | ||
14 | |||
15 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Message-id: 20200123132823.1117486-12-damien.hedde@greensocs.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 22 | --- |
12 | hw/net/cadence_gem.c | 6 +++++- | 23 | hw/s390x/ipl.c | 10 +++++++++- |
13 | 1 file changed, 5 insertions(+), 1 deletion(-) | 24 | 1 file changed, 9 insertions(+), 1 deletion(-) |
14 | 25 | ||
15 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 26 | diff --git a/hw/s390x/ipl.c b/hw/s390x/ipl.c |
16 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/net/cadence_gem.c | 28 | --- a/hw/s390x/ipl.c |
18 | +++ b/hw/net/cadence_gem.c | 29 | +++ b/hw/s390x/ipl.c |
19 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | 30 | @@ -XXX,XX +XXX,XX @@ static void s390_ipl_realize(DeviceState *dev, Error **errp) |
20 | int i; | 31 | */ |
21 | CadenceGEMState *s = CADENCE_GEM(d); | 32 | ipl->compat_start_addr = ipl->start_addr; |
22 | const uint8_t *a; | 33 | ipl->compat_bios_start_addr = ipl->bios_start_addr; |
23 | + uint32_t queues_mask; | 34 | - qemu_register_reset(qdev_reset_all_fn, dev); |
24 | 35 | + /* | |
25 | DB_PRINT("\n"); | 36 | + * Because this Device is not on any bus in the qbus tree (it is |
26 | 37 | + * not a sysbus device and it's not on some other bus like a PCI | |
27 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | 38 | + * bus) it will not be automatically reset by the 'reset the |
28 | s->regs[GEM_DESCONF] = 0x02500111; | 39 | + * sysbus' hook registered by vl.c like most devices. So we must |
29 | s->regs[GEM_DESCONF2] = 0x2ab13fff; | 40 | + * manually register a reset hook for it. |
30 | s->regs[GEM_DESCONF5] = 0x002f2045; | 41 | + * TODO: there should be a better way to do this. |
31 | - s->regs[GEM_DESCONF6] = 0x00000200; | 42 | + */ |
32 | + s->regs[GEM_DESCONF6] = 0x0; | 43 | + qemu_register_reset(resettable_cold_reset_fn, dev); |
33 | + | 44 | error: |
34 | + queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1); | 45 | error_propagate(errp, err); |
35 | + s->regs[GEM_DESCONF6] |= queues_mask; | 46 | } |
36 | |||
37 | /* Set MAC address */ | ||
38 | a = &s->conf.macaddr.a[0]; | ||
39 | -- | 47 | -- |
40 | 2.19.0 | 48 | 2.20.1 |
41 | 49 | ||
42 | 50 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Zenghui Yu <yuzenghui@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Disable the Timestamping Unit feature bit since QEMU does not | 3 | If LPIs are disabled, KVM will just ignore the GICR_PENDBASER.PTZ bit when |
4 | yet support it. This allows guest SW to correctly probe for | 4 | restoring GICR_CTLR. Setting PTZ here makes littlt sense in "reduce GIC |
5 | its existance. | 5 | initialization time". |
6 | 6 | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | And what's worse, PTZ is generally programmed by guest to indicate to the |
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 8 | Redistributor whether the LPI Pending table is zero when enabling LPIs. |
9 | Message-id: 20181011021931.4249-2-edgar.iglesias@gmail.com | 9 | If migration is triggered when the PTZ has just been cleared by guest (and |
10 | before enabling LPIs), we will see PTZ==1 on the destination side, which | ||
11 | is not as expected. Let's just drop this hackish userspace behavior. | ||
12 | |||
13 | Also take this chance to refine the comment a bit. | ||
14 | |||
15 | Fixes: 367b9f527bec ("hw/intc/arm_gicv3_kvm: Implement get/put functions") | ||
16 | Signed-off-by: Zenghui Yu <yuzenghui@huawei.com> | ||
17 | Message-id: 20200119133051.642-1-yuzenghui@huawei.com | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 20 | --- |
12 | hw/net/cadence_gem.c | 2 +- | 21 | hw/intc/arm_gicv3_kvm.c | 11 ++++------- |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 22 | 1 file changed, 4 insertions(+), 7 deletions(-) |
14 | 23 | ||
15 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 24 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c |
16 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/net/cadence_gem.c | 26 | --- a/hw/intc/arm_gicv3_kvm.c |
18 | +++ b/hw/net/cadence_gem.c | 27 | +++ b/hw/intc/arm_gicv3_kvm.c |
19 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | 28 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_put(GICv3State *s) |
20 | s->regs[GEM_MODID] = s->revision; | 29 | kvm_gicd_access(s, GICD_CTLR, ®, true); |
21 | s->regs[GEM_DESCONF] = 0x02500111; | 30 | |
22 | s->regs[GEM_DESCONF2] = 0x2ab13fff; | 31 | if (redist_typer & GICR_TYPER_PLPIS) { |
23 | - s->regs[GEM_DESCONF5] = 0x002f2145; | 32 | - /* Set base addresses before LPIs are enabled by GICR_CTLR write */ |
24 | + s->regs[GEM_DESCONF5] = 0x002f2045; | 33 | + /* |
25 | s->regs[GEM_DESCONF6] = 0x00000200; | 34 | + * Restore base addresses before LPIs are potentially enabled by |
26 | 35 | + * GICR_CTLR write | |
27 | /* Set MAC address */ | 36 | + */ |
37 | for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | ||
38 | GICv3CPUState *c = &s->cpu[ncpu]; | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_put(GICv3State *s) | ||
41 | kvm_gicr_access(s, GICR_PROPBASER + 4, ncpu, ®h, true); | ||
42 | |||
43 | reg64 = c->gicr_pendbaser; | ||
44 | - if (!(c->gicr_ctlr & GICR_CTLR_ENABLE_LPIS)) { | ||
45 | - /* Setting PTZ is advised if LPIs are disabled, to reduce | ||
46 | - * GIC initialization time. | ||
47 | - */ | ||
48 | - reg64 |= GICR_PENDBASER_PTZ; | ||
49 | - } | ||
50 | regl = (uint32_t)reg64; | ||
51 | kvm_gicr_access(s, GICR_PENDBASER, ncpu, ®l, true); | ||
52 | regh = (uint32_t)(reg64 >> 32); | ||
28 | -- | 53 | -- |
29 | 2.19.0 | 54 | 2.20.1 |
30 | 55 | ||
31 | 56 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 3 | Signed-off-by: Andrew Jones <drjones@redhat.com> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Message-id: 20200120101023.16030-2-drjones@redhat.com |
5 | Message-id: 20181008212205.17752-3-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 7 | --- |
9 | target/arm/cpu.h | 88 ++++++++++++++++++++++++++++++++++++++++++++++++ | 8 | target/arm/kvm_arm.h | 46 ++++++++++++++++++++++++++------------------ |
10 | 1 file changed, 88 insertions(+) | 9 | 1 file changed, 27 insertions(+), 19 deletions(-) |
11 | 10 | ||
12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 11 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h |
13 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.h | 13 | --- a/target/arm/kvm_arm.h |
15 | +++ b/target/arm/cpu.h | 14 | +++ b/target/arm/kvm_arm.h |
16 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CSSELR, LEVEL, 1, 3) | 15 | @@ -XXX,XX +XXX,XX @@ |
16 | int kvm_arm_vcpu_init(CPUState *cs); | ||
17 | |||
18 | /** | ||
19 | - * kvm_arm_vcpu_finalize | ||
20 | + * kvm_arm_vcpu_finalize: | ||
21 | * @cs: CPUState | ||
22 | - * @feature: int | ||
23 | + * @feature: feature to finalize | ||
24 | * | ||
25 | * Finalizes the configuration of the specified VCPU feature by | ||
26 | * invoking the KVM_ARM_VCPU_FINALIZE ioctl. Features requiring | ||
27 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_register_device(MemoryRegion *mr, uint64_t devid, uint64_t group, | ||
28 | int kvm_arm_init_cpreg_list(ARMCPU *cpu); | ||
29 | |||
30 | /** | ||
31 | - * kvm_arm_reg_syncs_via_cpreg_list | ||
32 | - * regidx: KVM register index | ||
33 | + * kvm_arm_reg_syncs_via_cpreg_list: | ||
34 | + * @regidx: KVM register index | ||
35 | * | ||
36 | * Return true if this KVM register should be synchronized via the | ||
37 | * cpreg list of arbitrary system registers, false if it is synchronized | ||
38 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_init_cpreg_list(ARMCPU *cpu); | ||
39 | bool kvm_arm_reg_syncs_via_cpreg_list(uint64_t regidx); | ||
40 | |||
41 | /** | ||
42 | - * kvm_arm_cpreg_level | ||
43 | - * regidx: KVM register index | ||
44 | + * kvm_arm_cpreg_level: | ||
45 | + * @regidx: KVM register index | ||
46 | * | ||
47 | * Return the level of this coprocessor/system register. Return value is | ||
48 | * either KVM_PUT_RUNTIME_STATE, KVM_PUT_RESET_STATE, or KVM_PUT_FULL_STATE. | ||
49 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_init_serror_injection(CPUState *cs); | ||
50 | * @cpu: ARMCPU | ||
51 | * | ||
52 | * Get VCPU related state from kvm. | ||
53 | + * | ||
54 | + * Returns: 0 if success else < 0 error code | ||
17 | */ | 55 | */ |
18 | FIELD(V7M_CSSELR, INDEX, 0, 4) | 56 | int kvm_get_vcpu_events(ARMCPU *cpu); |
19 | 57 | ||
20 | +/* | 58 | @@ -XXX,XX +XXX,XX @@ int kvm_get_vcpu_events(ARMCPU *cpu); |
21 | + * System register ID fields. | 59 | * @cpu: ARMCPU |
22 | + */ | 60 | * |
23 | +FIELD(ID_ISAR0, SWAP, 0, 4) | 61 | * Put VCPU related state to kvm. |
24 | +FIELD(ID_ISAR0, BITCOUNT, 4, 4) | 62 | + * |
25 | +FIELD(ID_ISAR0, BITFIELD, 8, 4) | 63 | + * Returns: 0 if success else < 0 error code |
26 | +FIELD(ID_ISAR0, CMPBRANCH, 12, 4) | 64 | */ |
27 | +FIELD(ID_ISAR0, COPROC, 16, 4) | 65 | int kvm_put_vcpu_events(ARMCPU *cpu); |
28 | +FIELD(ID_ISAR0, DEBUG, 20, 4) | 66 | |
29 | +FIELD(ID_ISAR0, DIVIDE, 24, 4) | 67 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMHostCPUFeatures { |
30 | + | 68 | |
31 | +FIELD(ID_ISAR1, ENDIAN, 0, 4) | 69 | /** |
32 | +FIELD(ID_ISAR1, EXCEPT, 4, 4) | 70 | * kvm_arm_get_host_cpu_features: |
33 | +FIELD(ID_ISAR1, EXCEPT_AR, 8, 4) | 71 | - * @ahcc: ARMHostCPUClass to fill in |
34 | +FIELD(ID_ISAR1, EXTEND, 12, 4) | 72 | + * @ahcf: ARMHostCPUClass to fill in |
35 | +FIELD(ID_ISAR1, IFTHEN, 16, 4) | 73 | * |
36 | +FIELD(ID_ISAR1, IMMEDIATE, 20, 4) | 74 | * Probe the capabilities of the host kernel's preferred CPU and fill |
37 | +FIELD(ID_ISAR1, INTERWORK, 24, 4) | 75 | * in the ARMHostCPUClass struct accordingly. |
38 | +FIELD(ID_ISAR1, JAZELLE, 28, 4) | 76 | + * |
39 | + | 77 | + * Returns true on success and false otherwise. |
40 | +FIELD(ID_ISAR2, LOADSTORE, 0, 4) | 78 | */ |
41 | +FIELD(ID_ISAR2, MEMHINT, 4, 4) | 79 | bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf); |
42 | +FIELD(ID_ISAR2, MULTIACCESSINT, 8, 4) | 80 | |
43 | +FIELD(ID_ISAR2, MULT, 12, 4) | 81 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu); |
44 | +FIELD(ID_ISAR2, MULTS, 16, 4) | 82 | bool kvm_arm_aarch32_supported(CPUState *cs); |
45 | +FIELD(ID_ISAR2, MULTU, 20, 4) | 83 | |
46 | +FIELD(ID_ISAR2, PSR_AR, 24, 4) | 84 | /** |
47 | +FIELD(ID_ISAR2, REVERSAL, 28, 4) | 85 | - * bool kvm_arm_pmu_supported: |
48 | + | 86 | + * kvm_arm_pmu_supported: |
49 | +FIELD(ID_ISAR3, SATURATE, 0, 4) | 87 | * @cs: CPUState |
50 | +FIELD(ID_ISAR3, SIMD, 4, 4) | 88 | * |
51 | +FIELD(ID_ISAR3, SVC, 8, 4) | 89 | * Returns: true if the KVM VCPU can enable its PMU |
52 | +FIELD(ID_ISAR3, SYNCHPRIM, 12, 4) | 90 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_aarch32_supported(CPUState *cs); |
53 | +FIELD(ID_ISAR3, TABBRANCH, 16, 4) | 91 | bool kvm_arm_pmu_supported(CPUState *cs); |
54 | +FIELD(ID_ISAR3, T32COPY, 20, 4) | 92 | |
55 | +FIELD(ID_ISAR3, TRUENOP, 24, 4) | 93 | /** |
56 | +FIELD(ID_ISAR3, T32EE, 28, 4) | 94 | - * bool kvm_arm_sve_supported: |
57 | + | 95 | + * kvm_arm_sve_supported: |
58 | +FIELD(ID_ISAR4, UNPRIV, 0, 4) | 96 | * @cs: CPUState |
59 | +FIELD(ID_ISAR4, WITHSHIFTS, 4, 4) | 97 | * |
60 | +FIELD(ID_ISAR4, WRITEBACK, 8, 4) | 98 | * Returns true if the KVM VCPU can enable SVE and false otherwise. |
61 | +FIELD(ID_ISAR4, SMC, 12, 4) | 99 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_pmu_supported(CPUState *cs); |
62 | +FIELD(ID_ISAR4, BARRIER, 16, 4) | 100 | bool kvm_arm_sve_supported(CPUState *cs); |
63 | +FIELD(ID_ISAR4, SYNCHPRIM_FRAC, 20, 4) | 101 | |
64 | +FIELD(ID_ISAR4, PSR_M, 24, 4) | 102 | /** |
65 | +FIELD(ID_ISAR4, SWP_FRAC, 28, 4) | 103 | - * kvm_arm_get_max_vm_ipa_size - Returns the number of bits in the |
66 | + | 104 | - * IPA address space supported by KVM |
67 | +FIELD(ID_ISAR5, SEVL, 0, 4) | 105 | - * |
68 | +FIELD(ID_ISAR5, AES, 4, 4) | 106 | + * kvm_arm_get_max_vm_ipa_size: |
69 | +FIELD(ID_ISAR5, SHA1, 8, 4) | 107 | * @ms: Machine state handle |
70 | +FIELD(ID_ISAR5, SHA2, 12, 4) | 108 | + * |
71 | +FIELD(ID_ISAR5, CRC32, 16, 4) | 109 | + * Returns the number of bits in the IPA address space supported by KVM |
72 | +FIELD(ID_ISAR5, RDM, 24, 4) | 110 | */ |
73 | +FIELD(ID_ISAR5, VCMA, 28, 4) | 111 | int kvm_arm_get_max_vm_ipa_size(MachineState *ms); |
74 | + | 112 | |
75 | +FIELD(ID_ISAR6, JSCVT, 0, 4) | 113 | /** |
76 | +FIELD(ID_ISAR6, DP, 4, 4) | 114 | - * kvm_arm_sync_mpstate_to_kvm |
77 | +FIELD(ID_ISAR6, FHM, 8, 4) | 115 | + * kvm_arm_sync_mpstate_to_kvm: |
78 | +FIELD(ID_ISAR6, SB, 12, 4) | 116 | * @cpu: ARMCPU |
79 | +FIELD(ID_ISAR6, SPECRES, 16, 4) | 117 | * |
80 | + | 118 | * If supported set the KVM MP_STATE based on QEMU's model. |
81 | +FIELD(ID_AA64ISAR0, AES, 4, 4) | 119 | + * |
82 | +FIELD(ID_AA64ISAR0, SHA1, 8, 4) | 120 | + * Returns 0 on success and -1 on failure. |
83 | +FIELD(ID_AA64ISAR0, SHA2, 12, 4) | 121 | */ |
84 | +FIELD(ID_AA64ISAR0, CRC32, 16, 4) | 122 | int kvm_arm_sync_mpstate_to_kvm(ARMCPU *cpu); |
85 | +FIELD(ID_AA64ISAR0, ATOMIC, 20, 4) | 123 | |
86 | +FIELD(ID_AA64ISAR0, RDM, 28, 4) | 124 | /** |
87 | +FIELD(ID_AA64ISAR0, SHA3, 32, 4) | 125 | - * kvm_arm_sync_mpstate_to_qemu |
88 | +FIELD(ID_AA64ISAR0, SM3, 36, 4) | 126 | + * kvm_arm_sync_mpstate_to_qemu: |
89 | +FIELD(ID_AA64ISAR0, SM4, 40, 4) | 127 | * @cpu: ARMCPU |
90 | +FIELD(ID_AA64ISAR0, DP, 44, 4) | 128 | * |
91 | +FIELD(ID_AA64ISAR0, FHM, 48, 4) | 129 | * If supported get the MP_STATE from KVM and store in QEMU's model. |
92 | +FIELD(ID_AA64ISAR0, TS, 52, 4) | 130 | + * |
93 | +FIELD(ID_AA64ISAR0, TLB, 56, 4) | 131 | + * Returns 0 on success and aborts on failure. |
94 | +FIELD(ID_AA64ISAR0, RNDR, 60, 4) | 132 | */ |
95 | + | 133 | int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu); |
96 | +FIELD(ID_AA64ISAR1, DPB, 0, 4) | 134 | |
97 | +FIELD(ID_AA64ISAR1, APA, 4, 4) | 135 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level); |
98 | +FIELD(ID_AA64ISAR1, API, 8, 4) | 136 | |
99 | +FIELD(ID_AA64ISAR1, JSCVT, 12, 4) | 137 | static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) |
100 | +FIELD(ID_AA64ISAR1, FCMA, 16, 4) | 138 | { |
101 | +FIELD(ID_AA64ISAR1, LRCPC, 20, 4) | 139 | - /* This should never actually be called in the "not KVM" case, |
102 | +FIELD(ID_AA64ISAR1, GPA, 24, 4) | 140 | + /* |
103 | +FIELD(ID_AA64ISAR1, GPI, 28, 4) | 141 | + * This should never actually be called in the "not KVM" case, |
104 | +FIELD(ID_AA64ISAR1, FRINTTS, 32, 4) | 142 | * but set up the fields to indicate an error anyway. |
105 | +FIELD(ID_AA64ISAR1, SB, 36, 4) | 143 | */ |
106 | +FIELD(ID_AA64ISAR1, SPECRES, 40, 4) | 144 | cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; |
107 | + | 145 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit); |
108 | QEMU_BUILD_BUG_ON(ARRAY_SIZE(((ARMCPU *)0)->ccsidr) <= R_V7M_CSSELR_INDEX_MASK); | 146 | * |
109 | 147 | * Return: TRUE if any hardware breakpoints in use. | |
110 | /* If adding a feature bit which corresponds to a Linux ELF | 148 | */ |
149 | - | ||
150 | bool kvm_arm_hw_debug_active(CPUState *cs); | ||
151 | |||
152 | /** | ||
153 | * kvm_arm_copy_hw_debug_data: | ||
154 | - * | ||
155 | * @ptr: kvm_guest_debug_arch structure | ||
156 | * | ||
157 | * Copy the architecture specific debug registers into the | ||
158 | * kvm_guest_debug ioctl structure. | ||
159 | */ | ||
160 | struct kvm_guest_debug_arch; | ||
161 | - | ||
162 | void kvm_arm_copy_hw_debug_data(struct kvm_guest_debug_arch *ptr); | ||
163 | |||
164 | /** | ||
165 | - * its_class_name | ||
166 | + * its_class_name: | ||
167 | * | ||
168 | * Return the ITS class name to use depending on whether KVM acceleration | ||
169 | * and KVM CAP_SIGNAL_MSI are supported | ||
111 | -- | 170 | -- |
112 | 2.19.0 | 171 | 2.20.1 |
113 | 172 | ||
114 | 173 | diff view generated by jsdifflib |
1 | From: Jerome Forissier <jerome.forissier@linaro.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Bindings for /secure-chosen and /secure-chosen/stdout-path have been | 3 | Signed-off-by: Andrew Jones <drjones@redhat.com> |
4 | proposed 1.5 years ago [1] and implemented in OP-TEE at the same time [2]. | 4 | Message-id: 20200120101023.16030-3-drjones@redhat.com |
5 | They've now been officially agreed on, so we can implement them | ||
6 | in QEMU. | ||
7 | |||
8 | This patch creates the property when the machine is secure. | ||
9 | |||
10 | [1] https://patchwork.kernel.org/patch/9602401/ | ||
11 | [2] https://github.com/OP-TEE/optee_os/commit/4dc31c52544a | ||
12 | |||
13 | Signed-off-by: Jerome Forissier <jerome.forissier@linaro.org> | ||
14 | Message-id: 20181005080729.6480-1-jerome.forissier@linaro.org | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | [PMM: commit message tweak] | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 7 | --- |
19 | hw/arm/virt.c | 4 ++++ | 8 | hw/arm/virt.c | 1 + |
20 | 1 file changed, 4 insertions(+) | 9 | 1 file changed, 1 insertion(+) |
21 | 10 | ||
22 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 11 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
23 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/arm/virt.c | 13 | --- a/hw/arm/virt.c |
25 | +++ b/hw/arm/virt.c | 14 | +++ b/hw/arm/virt.c |
26 | @@ -XXX,XX +XXX,XX @@ static void create_uart(const VirtMachineState *vms, qemu_irq *pic, int uart, | 15 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 0) |
27 | /* Mark as not usable by the normal world */ | 16 | |
28 | qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled"); | 17 | static void virt_machine_4_2_options(MachineClass *mc) |
29 | qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay"); | 18 | { |
30 | + | 19 | + virt_machine_5_0_options(mc); |
31 | + qemu_fdt_add_subnode(vms->fdt, "/secure-chosen"); | 20 | compat_props_add(mc->compat_props, hw_compat_4_2, hw_compat_4_2_len); |
32 | + qemu_fdt_setprop_string(vms->fdt, "/secure-chosen", "stdout-path", | 21 | } |
33 | + nodename); | 22 | DEFINE_VIRT_MACHINE(4, 2) |
34 | } | ||
35 | |||
36 | g_free(nodename); | ||
37 | -- | 23 | -- |
38 | 2.19.0 | 24 | 2.20.1 |
39 | 25 | ||
40 | 26 | diff view generated by jsdifflib |
1 | From: Aaron Lindsay <aclindsa@gmail.com> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This is an amendment to my earlier patch: | 3 | Add the missing GENERIC_TIMER feature to kvm64 cpus. |
4 | commit 7ece99b17e832065236c07a158dfac62619ef99b | ||
5 | Author: Aaron Lindsay <alindsay@codeaurora.org> | ||
6 | Date: Thu Apr 26 11:04:39 2018 +0100 | ||
7 | 4 | ||
8 | target/arm: Mask PMU register writes based on PMCR_EL0.N | 5 | We don't currently use these registers when KVM is enabled, but it's |
6 | probably best we add the feature flag for consistency and potential | ||
7 | future use. There's also precedent, as we add the PMU feature flag to | ||
8 | KVM enabled guests, even though we don't use those registers either. | ||
9 | 9 | ||
10 | Signed-off-by: Aaron Lindsay <alindsay@codeaurora.org> | 10 | This change was originally posted as a hunk of a different, never |
11 | merged patch from Bijan Mottahedeh. | ||
12 | |||
13 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 20181010203735.27918-3-aclindsa@gmail.com | 15 | Message-id: 20200120101023.16030-4-drjones@redhat.com |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 17 | --- |
15 | target/arm/helper.c | 1 + | 18 | target/arm/kvm64.c | 1 + |
16 | 1 file changed, 1 insertion(+) | 19 | 1 file changed, 1 insertion(+) |
17 | 20 | ||
18 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 21 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c |
19 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.c | 23 | --- a/target/arm/kvm64.c |
21 | +++ b/target/arm/helper.c | 24 | +++ b/target/arm/kvm64.c |
22 | @@ -XXX,XX +XXX,XX @@ static void pmcntenclr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 25 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) |
23 | static void pmovsr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 26 | set_feature(&features, ARM_FEATURE_NEON); |
24 | uint64_t value) | 27 | set_feature(&features, ARM_FEATURE_AARCH64); |
25 | { | 28 | set_feature(&features, ARM_FEATURE_PMU); |
26 | + value &= pmu_counter_mask(env); | 29 | + set_feature(&features, ARM_FEATURE_GENERIC_TIMER); |
27 | env->cp15.c9_pmovsr &= ~value; | 30 | |
28 | } | 31 | ahcf->features = features; |
29 | 32 | ||
30 | -- | 33 | -- |
31 | 2.19.0 | 34 | 2.20.1 |
32 | 35 | ||
33 | 36 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The incorrect value advertised only thumb2 div without arm div. | 3 | If we know what the default value should be then we can test for |
4 | that as well as the feature existence. | ||
4 | 5 | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Signed-off-by: Andrew Jones <drjones@redhat.com> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20181008212205.17752-6-richard.henderson@linaro.org | 8 | Message-id: 20200120101023.16030-5-drjones@redhat.com |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/cpu.c | 5 ++++- | 11 | tests/qtest/arm-cpu-features.c | 37 +++++++++++++++++++++++++--------- |
11 | 1 file changed, 4 insertions(+), 1 deletion(-) | 12 | 1 file changed, 28 insertions(+), 9 deletions(-) |
12 | 13 | ||
13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 14 | diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.c | 16 | --- a/tests/qtest/arm-cpu-features.c |
16 | +++ b/target/arm/cpu.c | 17 | +++ b/tests/qtest/arm-cpu-features.c |
17 | @@ -XXX,XX +XXX,XX @@ static void cortex_a7_initfn(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ static bool resp_get_feature(QDict *resp, const char *feature) |
18 | cpu->id_mmfr1 = 0x40000000; | 19 | qobject_unref(_resp); \ |
19 | cpu->id_mmfr2 = 0x01240000; | 20 | }) |
20 | cpu->id_mmfr3 = 0x02102211; | 21 | |
21 | - cpu->id_isar0 = 0x01101110; | 22 | +#define assert_feature(qts, cpu_type, feature, expected_value) \ |
22 | + /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but | 23 | +({ \ |
23 | + * table 4-41 gives 0x02101110, which includes the arm div insns. | 24 | + QDict *_resp, *_props; \ |
24 | + */ | 25 | + \ |
25 | + cpu->id_isar0 = 0x02101110; | 26 | + _resp = do_query_no_props(qts, cpu_type); \ |
26 | cpu->id_isar1 = 0x13112111; | 27 | + g_assert(_resp); \ |
27 | cpu->id_isar2 = 0x21232041; | 28 | + g_assert(resp_has_props(_resp)); \ |
28 | cpu->id_isar3 = 0x11112131; | 29 | + _props = resp_get_props(_resp); \ |
30 | + g_assert(qdict_get(_props, feature)); \ | ||
31 | + g_assert(qdict_get_bool(_props, feature) == (expected_value)); \ | ||
32 | + qobject_unref(_resp); \ | ||
33 | +}) | ||
34 | + | ||
35 | +#define assert_has_feature_enabled(qts, cpu_type, feature) \ | ||
36 | + assert_feature(qts, cpu_type, feature, true) | ||
37 | + | ||
38 | +#define assert_has_feature_disabled(qts, cpu_type, feature) \ | ||
39 | + assert_feature(qts, cpu_type, feature, false) | ||
40 | + | ||
41 | static void assert_type_full(QTestState *qts) | ||
42 | { | ||
43 | const char *error; | ||
44 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion(const void *data) | ||
45 | assert_error(qts, "host", "The CPU type 'host' requires KVM", NULL); | ||
46 | |||
47 | /* Test expected feature presence/absence for some cpu types */ | ||
48 | - assert_has_feature(qts, "max", "pmu"); | ||
49 | - assert_has_feature(qts, "cortex-a15", "pmu"); | ||
50 | + assert_has_feature_enabled(qts, "max", "pmu"); | ||
51 | + assert_has_feature_enabled(qts, "cortex-a15", "pmu"); | ||
52 | assert_has_not_feature(qts, "cortex-a15", "aarch64"); | ||
53 | |||
54 | if (g_str_equal(qtest_get_arch(), "aarch64")) { | ||
55 | - assert_has_feature(qts, "max", "aarch64"); | ||
56 | - assert_has_feature(qts, "max", "sve"); | ||
57 | - assert_has_feature(qts, "max", "sve128"); | ||
58 | - assert_has_feature(qts, "cortex-a57", "pmu"); | ||
59 | - assert_has_feature(qts, "cortex-a57", "aarch64"); | ||
60 | + assert_has_feature_enabled(qts, "max", "aarch64"); | ||
61 | + assert_has_feature_enabled(qts, "max", "sve"); | ||
62 | + assert_has_feature_enabled(qts, "max", "sve128"); | ||
63 | + assert_has_feature_enabled(qts, "cortex-a57", "pmu"); | ||
64 | + assert_has_feature_enabled(qts, "cortex-a57", "aarch64"); | ||
65 | |||
66 | sve_tests_default(qts, "max"); | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion_kvm(const void *data) | ||
69 | QDict *resp; | ||
70 | char *error; | ||
71 | |||
72 | - assert_has_feature(qts, "host", "aarch64"); | ||
73 | - assert_has_feature(qts, "host", "pmu"); | ||
74 | + assert_has_feature_enabled(qts, "host", "aarch64"); | ||
75 | + assert_has_feature_enabled(qts, "host", "pmu"); | ||
76 | |||
77 | assert_error(qts, "cortex-a15", | ||
78 | "We cannot guarantee the CPU type 'cortex-a15' works " | ||
29 | -- | 79 | -- |
30 | 2.19.0 | 80 | 2.20.1 |
31 | 81 | ||
32 | 82 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | At present we assert: | 3 | When a VM is stopped (such as when it's paused) guest virtual time |
4 | 4 | should stop counting. Otherwise, when the VM is resumed it will | |
5 | arm_el_is_aa64: Assertion `el >= 1 && el <= 3' failed. | 5 | experience time jumps and its kernel may report soft lockups. Not |
6 | 6 | counting virtual time while the VM is stopped has the side effect | |
7 | The comment in arm_el_is_aa64 explains why asking about EL0 without | 7 | of making the guest's time appear to lag when compared with real |
8 | extra information is impossible. Add an extra argument to provide | 8 | time, and even with time derived from the physical counter. For |
9 | it from the surrounding context. | 9 | this reason, this change, which is enabled by default, comes with |
10 | 10 | a KVM CPU feature allowing it to be disabled, restoring legacy | |
11 | Fixes: 0ab5953b00b3 | 11 | behavior. |
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 12 | |
13 | Message-id: 20181008212205.17752-2-richard.henderson@linaro.org | 13 | This patch only provides the implementation of the virtual time |
14 | adjustment. A subsequent patch will provide the CPU property | ||
15 | allowing the change to be enabled and disabled. | ||
16 | |||
17 | Reported-by: Bijan Mottahedeh <bijan.mottahedeh@oracle.com> | ||
18 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
19 | Message-id: 20200120101023.16030-6-drjones@redhat.com | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 22 | --- |
17 | target/arm/cpu.h | 7 +++++-- | 23 | target/arm/cpu.h | 7 ++++ |
18 | target/arm/helper.c | 16 ++++++++++++---- | 24 | target/arm/kvm_arm.h | 38 ++++++++++++++++++ |
19 | target/arm/op_helper.c | 6 +++++- | 25 | target/arm/kvm.c | 92 ++++++++++++++++++++++++++++++++++++++++++++ |
20 | 3 files changed, 22 insertions(+), 7 deletions(-) | 26 | target/arm/kvm32.c | 3 ++ |
27 | target/arm/kvm64.c | 3 ++ | ||
28 | target/arm/machine.c | 7 ++++ | ||
29 | 6 files changed, 150 insertions(+) | ||
21 | 30 | ||
22 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
23 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/cpu.h | 33 | --- a/target/arm/cpu.h |
25 | +++ b/target/arm/cpu.h | 34 | +++ b/target/arm/cpu.h |
26 | @@ -XXX,XX +XXX,XX @@ int arm_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs, | 35 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { |
27 | int aarch64_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg); | 36 | /* KVM init features for this CPU */ |
28 | int aarch64_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); | 37 | uint32_t kvm_init_features[7]; |
29 | void aarch64_sve_narrow_vq(CPUARMState *env, unsigned vq); | 38 | |
30 | -void aarch64_sve_change_el(CPUARMState *env, int old_el, int new_el); | 39 | + /* KVM CPU state */ |
31 | +void aarch64_sve_change_el(CPUARMState *env, int old_el, | 40 | + |
32 | + int new_el, bool el0_a64); | 41 | + /* KVM virtual time adjustment */ |
33 | #else | 42 | + bool kvm_adjvtime; |
34 | static inline void aarch64_sve_narrow_vq(CPUARMState *env, unsigned vq) { } | 43 | + bool kvm_vtime_dirty; |
35 | -static inline void aarch64_sve_change_el(CPUARMState *env, int o, int n) { } | 44 | + uint64_t kvm_vtime; |
36 | +static inline void aarch64_sve_change_el(CPUARMState *env, int o, | 45 | + |
37 | + int n, bool a) | 46 | /* Uniprocessor system with MP extensions */ |
38 | +{ } | 47 | bool mp_is_up; |
48 | |||
49 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/target/arm/kvm_arm.h | ||
52 | +++ b/target/arm/kvm_arm.h | ||
53 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_kvmstate(ARMCPU *cpu, int level); | ||
54 | */ | ||
55 | bool write_kvmstate_to_list(ARMCPU *cpu); | ||
56 | |||
57 | +/** | ||
58 | + * kvm_arm_cpu_pre_save: | ||
59 | + * @cpu: ARMCPU | ||
60 | + * | ||
61 | + * Called after write_kvmstate_to_list() from cpu_pre_save() to update | ||
62 | + * the cpreg list with KVM CPU state. | ||
63 | + */ | ||
64 | +void kvm_arm_cpu_pre_save(ARMCPU *cpu); | ||
65 | + | ||
66 | +/** | ||
67 | + * kvm_arm_cpu_post_load: | ||
68 | + * @cpu: ARMCPU | ||
69 | + * | ||
70 | + * Called from cpu_post_load() to update KVM CPU state from the cpreg list. | ||
71 | + */ | ||
72 | +void kvm_arm_cpu_post_load(ARMCPU *cpu); | ||
73 | + | ||
74 | /** | ||
75 | * kvm_arm_reset_vcpu: | ||
76 | * @cpu: ARMCPU | ||
77 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_sync_mpstate_to_kvm(ARMCPU *cpu); | ||
78 | */ | ||
79 | int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu); | ||
80 | |||
81 | +/** | ||
82 | + * kvm_arm_get_virtual_time: | ||
83 | + * @cs: CPUState | ||
84 | + * | ||
85 | + * Gets the VCPU's virtual counter and stores it in the KVM CPU state. | ||
86 | + */ | ||
87 | +void kvm_arm_get_virtual_time(CPUState *cs); | ||
88 | + | ||
89 | +/** | ||
90 | + * kvm_arm_put_virtual_time: | ||
91 | + * @cs: CPUState | ||
92 | + * | ||
93 | + * Sets the VCPU's virtual counter to the value stored in the KVM CPU state. | ||
94 | + */ | ||
95 | +void kvm_arm_put_virtual_time(CPUState *cs); | ||
96 | + | ||
97 | +void kvm_arm_vm_state_change(void *opaque, int running, RunState state); | ||
98 | + | ||
99 | int kvm_arm_vgic_probe(void); | ||
100 | |||
101 | void kvm_arm_pmu_set_irq(CPUState *cs, int irq); | ||
102 | @@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_pmu_set_irq(CPUState *cs, int irq) {} | ||
103 | static inline void kvm_arm_pmu_init(CPUState *cs) {} | ||
104 | |||
105 | static inline void kvm_arm_sve_get_vls(CPUState *cs, unsigned long *map) {} | ||
106 | + | ||
107 | +static inline void kvm_arm_get_virtual_time(CPUState *cs) {} | ||
108 | +static inline void kvm_arm_put_virtual_time(CPUState *cs) {} | ||
39 | #endif | 109 | #endif |
40 | 110 | ||
41 | target_ulong do_arm_semihosting(CPUARMState *env); | 111 | static inline const char *gic_class_name(void) |
42 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 112 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c |
43 | index XXXXXXX..XXXXXXX 100644 | 113 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/target/arm/helper.c | 114 | --- a/target/arm/kvm.c |
45 | +++ b/target/arm/helper.c | 115 | +++ b/target/arm/kvm.c |
46 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | 116 | @@ -XXX,XX +XXX,XX @@ static int compare_u64(const void *a, const void *b) |
47 | unsigned int new_mode = aarch64_pstate_mode(new_el, true); | 117 | return 0; |
48 | unsigned int cur_el = arm_current_el(env); | 118 | } |
49 | 119 | ||
50 | - aarch64_sve_change_el(env, cur_el, new_el); | 120 | +/* |
51 | + /* | 121 | + * cpreg_values are sorted in ascending order by KVM register ID |
52 | + * Note that new_el can never be 0. If cur_el is 0, then | 122 | + * (see kvm_arm_init_cpreg_list). This allows us to cheaply find |
53 | + * el0_a64 is is_a64(), else el0_a64 is ignored. | 123 | + * the storage for a KVM register by ID with a binary search. |
54 | + */ | 124 | + */ |
55 | + aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); | 125 | +static uint64_t *kvm_arm_get_cpreg_ptr(ARMCPU *cpu, uint64_t regidx) |
56 | 126 | +{ | |
57 | if (cur_el < new_el) { | 127 | + uint64_t *res; |
58 | /* Entry vector offset depends on whether the implemented EL | 128 | + |
59 | @@ -XXX,XX +XXX,XX @@ void aarch64_sve_narrow_vq(CPUARMState *env, unsigned vq) | 129 | + res = bsearch(®idx, cpu->cpreg_indexes, cpu->cpreg_array_len, |
60 | /* | 130 | + sizeof(uint64_t), compare_u64); |
61 | * Notice a change in SVE vector size when changing EL. | 131 | + assert(res); |
62 | */ | 132 | + |
63 | -void aarch64_sve_change_el(CPUARMState *env, int old_el, int new_el) | 133 | + return &cpu->cpreg_values[res - cpu->cpreg_indexes]; |
64 | +void aarch64_sve_change_el(CPUARMState *env, int old_el, | 134 | +} |
65 | + int new_el, bool el0_a64) | 135 | + |
136 | /* Initialize the ARMCPU cpreg list according to the kernel's | ||
137 | * definition of what CPU registers it knows about (and throw away | ||
138 | * the previous TCG-created cpreg list). | ||
139 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_kvmstate(ARMCPU *cpu, int level) | ||
140 | return ok; | ||
141 | } | ||
142 | |||
143 | +void kvm_arm_cpu_pre_save(ARMCPU *cpu) | ||
144 | +{ | ||
145 | + /* KVM virtual time adjustment */ | ||
146 | + if (cpu->kvm_vtime_dirty) { | ||
147 | + *kvm_arm_get_cpreg_ptr(cpu, KVM_REG_ARM_TIMER_CNT) = cpu->kvm_vtime; | ||
148 | + } | ||
149 | +} | ||
150 | + | ||
151 | +void kvm_arm_cpu_post_load(ARMCPU *cpu) | ||
152 | +{ | ||
153 | + /* KVM virtual time adjustment */ | ||
154 | + if (cpu->kvm_adjvtime) { | ||
155 | + cpu->kvm_vtime = *kvm_arm_get_cpreg_ptr(cpu, KVM_REG_ARM_TIMER_CNT); | ||
156 | + cpu->kvm_vtime_dirty = true; | ||
157 | + } | ||
158 | +} | ||
159 | + | ||
160 | void kvm_arm_reset_vcpu(ARMCPU *cpu) | ||
66 | { | 161 | { |
67 | int old_len, new_len; | 162 | int ret; |
68 | + bool old_a64, new_a64; | 163 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu) |
69 | 164 | return 0; | |
70 | /* Nothing to do if no SVE. */ | 165 | } |
71 | if (!arm_feature(env, ARM_FEATURE_SVE)) { | 166 | |
72 | @@ -XXX,XX +XXX,XX @@ void aarch64_sve_change_el(CPUARMState *env, int old_el, int new_el) | 167 | +void kvm_arm_get_virtual_time(CPUState *cs) |
73 | * we already have the correct register contents when encountering the | 168 | +{ |
74 | * vq0->vq0 transition between EL0->EL1. | 169 | + ARMCPU *cpu = ARM_CPU(cs); |
75 | */ | 170 | + struct kvm_one_reg reg = { |
76 | - old_len = (arm_el_is_aa64(env, old_el) && !sve_exception_el(env, old_el) | 171 | + .id = KVM_REG_ARM_TIMER_CNT, |
77 | + old_a64 = old_el ? arm_el_is_aa64(env, old_el) : el0_a64; | 172 | + .addr = (uintptr_t)&cpu->kvm_vtime, |
78 | + old_len = (old_a64 && !sve_exception_el(env, old_el) | 173 | + }; |
79 | ? sve_zcr_len_for_el(env, old_el) : 0); | 174 | + int ret; |
80 | - new_len = (arm_el_is_aa64(env, new_el) && !sve_exception_el(env, new_el) | 175 | + |
81 | + new_a64 = new_el ? arm_el_is_aa64(env, new_el) : el0_a64; | 176 | + if (cpu->kvm_vtime_dirty) { |
82 | + new_len = (new_a64 && !sve_exception_el(env, new_el) | 177 | + return; |
83 | ? sve_zcr_len_for_el(env, new_el) : 0); | 178 | + } |
84 | 179 | + | |
85 | /* When changing vector length, clear inaccessible state. */ | 180 | + ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); |
86 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 181 | + if (ret) { |
87 | index XXXXXXX..XXXXXXX 100644 | 182 | + error_report("Failed to get KVM_REG_ARM_TIMER_CNT"); |
88 | --- a/target/arm/op_helper.c | 183 | + abort(); |
89 | +++ b/target/arm/op_helper.c | 184 | + } |
90 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env) | 185 | + |
91 | "AArch64 EL%d PC 0x%" PRIx64 "\n", | 186 | + cpu->kvm_vtime_dirty = true; |
92 | cur_el, new_el, env->pc); | 187 | +} |
188 | + | ||
189 | +void kvm_arm_put_virtual_time(CPUState *cs) | ||
190 | +{ | ||
191 | + ARMCPU *cpu = ARM_CPU(cs); | ||
192 | + struct kvm_one_reg reg = { | ||
193 | + .id = KVM_REG_ARM_TIMER_CNT, | ||
194 | + .addr = (uintptr_t)&cpu->kvm_vtime, | ||
195 | + }; | ||
196 | + int ret; | ||
197 | + | ||
198 | + if (!cpu->kvm_vtime_dirty) { | ||
199 | + return; | ||
200 | + } | ||
201 | + | ||
202 | + ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
203 | + if (ret) { | ||
204 | + error_report("Failed to set KVM_REG_ARM_TIMER_CNT"); | ||
205 | + abort(); | ||
206 | + } | ||
207 | + | ||
208 | + cpu->kvm_vtime_dirty = false; | ||
209 | +} | ||
210 | + | ||
211 | int kvm_put_vcpu_events(ARMCPU *cpu) | ||
212 | { | ||
213 | CPUARMState *env = &cpu->env; | ||
214 | @@ -XXX,XX +XXX,XX @@ MemTxAttrs kvm_arch_post_run(CPUState *cs, struct kvm_run *run) | ||
215 | return MEMTXATTRS_UNSPECIFIED; | ||
216 | } | ||
217 | |||
218 | +void kvm_arm_vm_state_change(void *opaque, int running, RunState state) | ||
219 | +{ | ||
220 | + CPUState *cs = opaque; | ||
221 | + ARMCPU *cpu = ARM_CPU(cs); | ||
222 | + | ||
223 | + if (running) { | ||
224 | + if (cpu->kvm_adjvtime) { | ||
225 | + kvm_arm_put_virtual_time(cs); | ||
226 | + } | ||
227 | + } else { | ||
228 | + if (cpu->kvm_adjvtime) { | ||
229 | + kvm_arm_get_virtual_time(cs); | ||
230 | + } | ||
231 | + } | ||
232 | +} | ||
233 | |||
234 | int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run) | ||
235 | { | ||
236 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | ||
237 | index XXXXXXX..XXXXXXX 100644 | ||
238 | --- a/target/arm/kvm32.c | ||
239 | +++ b/target/arm/kvm32.c | ||
240 | @@ -XXX,XX +XXX,XX @@ | ||
241 | #include "qemu-common.h" | ||
242 | #include "cpu.h" | ||
243 | #include "qemu/timer.h" | ||
244 | +#include "sysemu/runstate.h" | ||
245 | #include "sysemu/kvm.h" | ||
246 | #include "kvm_arm.h" | ||
247 | #include "internals.h" | ||
248 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs) | ||
249 | return -EINVAL; | ||
93 | } | 250 | } |
94 | - aarch64_sve_change_el(env, cur_el, new_el); | 251 | |
95 | + /* | 252 | + qemu_add_vm_change_state_handler(kvm_arm_vm_state_change, cs); |
96 | + * Note that cur_el can never be 0. If new_el is 0, then | 253 | + |
97 | + * el0_a64 is return_to_aa64, else el0_a64 is ignored. | 254 | /* Determine init features for this CPU */ |
98 | + */ | 255 | memset(cpu->kvm_init_features, 0, sizeof(cpu->kvm_init_features)); |
99 | + aarch64_sve_change_el(env, cur_el, new_el, return_to_aa64); | 256 | if (cpu->start_powered_off) { |
100 | 257 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | |
101 | qemu_mutex_lock_iothread(); | 258 | index XXXXXXX..XXXXXXX 100644 |
102 | arm_call_el_change_hook(arm_env_get_cpu(env)); | 259 | --- a/target/arm/kvm64.c |
260 | +++ b/target/arm/kvm64.c | ||
261 | @@ -XXX,XX +XXX,XX @@ | ||
262 | #include "qemu/host-utils.h" | ||
263 | #include "qemu/main-loop.h" | ||
264 | #include "exec/gdbstub.h" | ||
265 | +#include "sysemu/runstate.h" | ||
266 | #include "sysemu/kvm.h" | ||
267 | #include "sysemu/kvm_int.h" | ||
268 | #include "kvm_arm.h" | ||
269 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs) | ||
270 | return -EINVAL; | ||
271 | } | ||
272 | |||
273 | + qemu_add_vm_change_state_handler(kvm_arm_vm_state_change, cs); | ||
274 | + | ||
275 | /* Determine init features for this CPU */ | ||
276 | memset(cpu->kvm_init_features, 0, sizeof(cpu->kvm_init_features)); | ||
277 | if (cpu->start_powered_off) { | ||
278 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
279 | index XXXXXXX..XXXXXXX 100644 | ||
280 | --- a/target/arm/machine.c | ||
281 | +++ b/target/arm/machine.c | ||
282 | @@ -XXX,XX +XXX,XX @@ static int cpu_pre_save(void *opaque) | ||
283 | /* This should never fail */ | ||
284 | abort(); | ||
285 | } | ||
286 | + | ||
287 | + /* | ||
288 | + * kvm_arm_cpu_pre_save() must be called after | ||
289 | + * write_kvmstate_to_list() | ||
290 | + */ | ||
291 | + kvm_arm_cpu_pre_save(cpu); | ||
292 | } else { | ||
293 | if (!write_cpustate_to_list(cpu, false)) { | ||
294 | /* This should never fail. */ | ||
295 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | ||
296 | * we're using it. | ||
297 | */ | ||
298 | write_list_to_cpustate(cpu); | ||
299 | + kvm_arm_cpu_post_load(cpu); | ||
300 | } else { | ||
301 | if (!write_list_to_cpustate(cpu)) { | ||
302 | return -1; | ||
103 | -- | 303 | -- |
104 | 2.19.0 | 304 | 2.20.1 |
105 | 305 | ||
106 | 306 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The missing nibble made it more difficult to read. | 3 | kvm-no-adjvtime is a KVM specific CPU property and a first of its |
4 | 4 | kind. To accommodate it we also add kvm_arm_add_vcpu_properties() | |
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | and a KVM specific CPU properties description to the CPU features |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | document. |
7 | Message-id: 20181008212205.17752-5-richard.henderson@linaro.org | 7 | |
8 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
9 | Message-id: 20200120101023.16030-7-drjones@redhat.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | target/arm/cpu.c | 2 +- | 13 | include/hw/arm/virt.h | 1 + |
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | 14 | target/arm/kvm_arm.h | 11 ++++++++++ |
12 | 15 | hw/arm/virt.c | 8 ++++++++ | |
16 | target/arm/cpu.c | 2 ++ | ||
17 | target/arm/cpu64.c | 1 + | ||
18 | target/arm/kvm.c | 28 +++++++++++++++++++++++++ | ||
19 | target/arm/monitor.c | 1 + | ||
20 | tests/qtest/arm-cpu-features.c | 4 ++++ | ||
21 | docs/arm-cpu-features.rst | 37 +++++++++++++++++++++++++++++++++- | ||
22 | 9 files changed, 92 insertions(+), 1 deletion(-) | ||
23 | |||
24 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/arm/virt.h | ||
27 | +++ b/include/hw/arm/virt.h | ||
28 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
29 | bool smbios_old_sys_ver; | ||
30 | bool no_highmem_ecam; | ||
31 | bool no_ged; /* Machines < 4.2 has no support for ACPI GED device */ | ||
32 | + bool kvm_no_adjvtime; | ||
33 | } VirtMachineClass; | ||
34 | |||
35 | typedef struct { | ||
36 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/kvm_arm.h | ||
39 | +++ b/target/arm/kvm_arm.h | ||
40 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_sve_get_vls(CPUState *cs, unsigned long *map); | ||
41 | */ | ||
42 | void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu); | ||
43 | |||
44 | +/** | ||
45 | + * kvm_arm_add_vcpu_properties: | ||
46 | + * @obj: The CPU object to add the properties to | ||
47 | + * | ||
48 | + * Add all KVM specific CPU properties to the CPU object. These | ||
49 | + * are the CPU properties with "kvm-" prefixed names. | ||
50 | + */ | ||
51 | +void kvm_arm_add_vcpu_properties(Object *obj); | ||
52 | + | ||
53 | /** | ||
54 | * kvm_arm_aarch32_supported: | ||
55 | * @cs: CPUState | ||
56 | @@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | ||
57 | cpu->host_cpu_probe_failed = true; | ||
58 | } | ||
59 | |||
60 | +static inline void kvm_arm_add_vcpu_properties(Object *obj) {} | ||
61 | + | ||
62 | static inline bool kvm_arm_aarch32_supported(CPUState *cs) | ||
63 | { | ||
64 | return false; | ||
65 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/hw/arm/virt.c | ||
68 | +++ b/hw/arm/virt.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
70 | } | ||
71 | } | ||
72 | |||
73 | + if (vmc->kvm_no_adjvtime && | ||
74 | + object_property_find(cpuobj, "kvm-no-adjvtime", NULL)) { | ||
75 | + object_property_set_bool(cpuobj, true, "kvm-no-adjvtime", NULL); | ||
76 | + } | ||
77 | + | ||
78 | if (vmc->no_pmu && object_property_find(cpuobj, "pmu", NULL)) { | ||
79 | object_property_set_bool(cpuobj, false, "pmu", NULL); | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 0) | ||
82 | |||
83 | static void virt_machine_4_2_options(MachineClass *mc) | ||
84 | { | ||
85 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
86 | + | ||
87 | virt_machine_5_0_options(mc); | ||
88 | compat_props_add(mc->compat_props, hw_compat_4_2, hw_compat_4_2_len); | ||
89 | + vmc->kvm_no_adjvtime = true; | ||
90 | } | ||
91 | DEFINE_VIRT_MACHINE(4, 2) | ||
92 | |||
13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 93 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
14 | index XXXXXXX..XXXXXXX 100644 | 94 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.c | 95 | --- a/target/arm/cpu.c |
16 | +++ b/target/arm/cpu.c | 96 | +++ b/target/arm/cpu.c |
17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) | 97 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) |
18 | cpu->id_mmfr1 = 0x00000000; | 98 | |
19 | cpu->id_mmfr2 = 0x01200000; | 99 | if (kvm_enabled()) { |
20 | cpu->id_mmfr3 = 0x0211; | 100 | kvm_arm_set_cpu_features_from_host(cpu); |
21 | - cpu->id_isar0 = 0x2101111; | 101 | + kvm_arm_add_vcpu_properties(obj); |
22 | + cpu->id_isar0 = 0x02101111; | 102 | } else { |
23 | cpu->id_isar1 = 0x13112111; | 103 | cortex_a15_initfn(obj); |
24 | cpu->id_isar2 = 0x21232141; | 104 | |
25 | cpu->id_isar3 = 0x01112131; | 105 | @@ -XXX,XX +XXX,XX @@ static void arm_host_initfn(Object *obj) |
106 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
107 | aarch64_add_sve_properties(obj); | ||
108 | } | ||
109 | + kvm_arm_add_vcpu_properties(obj); | ||
110 | arm_cpu_post_init(obj); | ||
111 | } | ||
112 | |||
113 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
114 | index XXXXXXX..XXXXXXX 100644 | ||
115 | --- a/target/arm/cpu64.c | ||
116 | +++ b/target/arm/cpu64.c | ||
117 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
118 | |||
119 | if (kvm_enabled()) { | ||
120 | kvm_arm_set_cpu_features_from_host(cpu); | ||
121 | + kvm_arm_add_vcpu_properties(obj); | ||
122 | } else { | ||
123 | uint64_t t; | ||
124 | uint32_t u; | ||
125 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/target/arm/kvm.c | ||
128 | +++ b/target/arm/kvm.c | ||
129 | @@ -XXX,XX +XXX,XX @@ | ||
130 | #include "qemu/timer.h" | ||
131 | #include "qemu/error-report.h" | ||
132 | #include "qemu/main-loop.h" | ||
133 | +#include "qom/object.h" | ||
134 | +#include "qapi/error.h" | ||
135 | #include "sysemu/sysemu.h" | ||
136 | #include "sysemu/kvm.h" | ||
137 | #include "sysemu/kvm_int.h" | ||
138 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | ||
139 | env->features = arm_host_cpu_features.features; | ||
140 | } | ||
141 | |||
142 | +static bool kvm_no_adjvtime_get(Object *obj, Error **errp) | ||
143 | +{ | ||
144 | + return !ARM_CPU(obj)->kvm_adjvtime; | ||
145 | +} | ||
146 | + | ||
147 | +static void kvm_no_adjvtime_set(Object *obj, bool value, Error **errp) | ||
148 | +{ | ||
149 | + ARM_CPU(obj)->kvm_adjvtime = !value; | ||
150 | +} | ||
151 | + | ||
152 | +/* KVM VCPU properties should be prefixed with "kvm-". */ | ||
153 | +void kvm_arm_add_vcpu_properties(Object *obj) | ||
154 | +{ | ||
155 | + if (!kvm_enabled()) { | ||
156 | + return; | ||
157 | + } | ||
158 | + | ||
159 | + ARM_CPU(obj)->kvm_adjvtime = true; | ||
160 | + object_property_add_bool(obj, "kvm-no-adjvtime", kvm_no_adjvtime_get, | ||
161 | + kvm_no_adjvtime_set, &error_abort); | ||
162 | + object_property_set_description(obj, "kvm-no-adjvtime", | ||
163 | + "Set on to disable the adjustment of " | ||
164 | + "the virtual counter. VM stopped time " | ||
165 | + "will be counted.", &error_abort); | ||
166 | +} | ||
167 | + | ||
168 | bool kvm_arm_pmu_supported(CPUState *cpu) | ||
169 | { | ||
170 | return kvm_check_extension(cpu->kvm_state, KVM_CAP_ARM_PMU_V3); | ||
171 | diff --git a/target/arm/monitor.c b/target/arm/monitor.c | ||
172 | index XXXXXXX..XXXXXXX 100644 | ||
173 | --- a/target/arm/monitor.c | ||
174 | +++ b/target/arm/monitor.c | ||
175 | @@ -XXX,XX +XXX,XX @@ static const char *cpu_model_advertised_features[] = { | ||
176 | "sve128", "sve256", "sve384", "sve512", | ||
177 | "sve640", "sve768", "sve896", "sve1024", "sve1152", "sve1280", | ||
178 | "sve1408", "sve1536", "sve1664", "sve1792", "sve1920", "sve2048", | ||
179 | + "kvm-no-adjvtime", | ||
180 | NULL | ||
181 | }; | ||
182 | |||
183 | diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c | ||
184 | index XXXXXXX..XXXXXXX 100644 | ||
185 | --- a/tests/qtest/arm-cpu-features.c | ||
186 | +++ b/tests/qtest/arm-cpu-features.c | ||
187 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion(const void *data) | ||
188 | assert_has_feature_enabled(qts, "cortex-a15", "pmu"); | ||
189 | assert_has_not_feature(qts, "cortex-a15", "aarch64"); | ||
190 | |||
191 | + assert_has_not_feature(qts, "max", "kvm-no-adjvtime"); | ||
192 | + | ||
193 | if (g_str_equal(qtest_get_arch(), "aarch64")) { | ||
194 | assert_has_feature_enabled(qts, "max", "aarch64"); | ||
195 | assert_has_feature_enabled(qts, "max", "sve"); | ||
196 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion_kvm(const void *data) | ||
197 | return; | ||
198 | } | ||
199 | |||
200 | + assert_has_feature_disabled(qts, "host", "kvm-no-adjvtime"); | ||
201 | + | ||
202 | if (g_str_equal(qtest_get_arch(), "aarch64")) { | ||
203 | bool kvm_supports_sve; | ||
204 | char max_name[8], name[8]; | ||
205 | diff --git a/docs/arm-cpu-features.rst b/docs/arm-cpu-features.rst | ||
206 | index XXXXXXX..XXXXXXX 100644 | ||
207 | --- a/docs/arm-cpu-features.rst | ||
208 | +++ b/docs/arm-cpu-features.rst | ||
209 | @@ -XXX,XX +XXX,XX @@ supporting the feature or only supporting the feature under certain | ||
210 | configurations. For example, the `aarch64` CPU feature, which, when | ||
211 | disabled, enables the optional AArch32 CPU feature, is only supported | ||
212 | when using the KVM accelerator and when running on a host CPU type that | ||
213 | -supports the feature. | ||
214 | +supports the feature. While `aarch64` currently only works with KVM, | ||
215 | +it could work with TCG. CPU features that are specific to KVM are | ||
216 | +prefixed with "kvm-" and are described in "KVM VCPU Features". | ||
217 | |||
218 | CPU Feature Probing | ||
219 | =================== | ||
220 | @@ -XXX,XX +XXX,XX @@ disabling many SVE vector lengths would be quite verbose, the `sve<N>` CPU | ||
221 | properties have special semantics (see "SVE CPU Property Parsing | ||
222 | Semantics"). | ||
223 | |||
224 | +KVM VCPU Features | ||
225 | +================= | ||
226 | + | ||
227 | +KVM VCPU features are CPU features that are specific to KVM, such as | ||
228 | +paravirt features or features that enable CPU virtualization extensions. | ||
229 | +The features' CPU properties are only available when KVM is enabled and | ||
230 | +are named with the prefix "kvm-". KVM VCPU features may be probed, | ||
231 | +enabled, and disabled in the same way as other CPU features. Below is | ||
232 | +the list of KVM VCPU features and their descriptions. | ||
233 | + | ||
234 | + kvm-no-adjvtime By default kvm-no-adjvtime is disabled. This | ||
235 | + means that by default the virtual time | ||
236 | + adjustment is enabled (vtime is *not not* | ||
237 | + adjusted). | ||
238 | + | ||
239 | + When virtual time adjustment is enabled each | ||
240 | + time the VM transitions back to running state | ||
241 | + the VCPU's virtual counter is updated to ensure | ||
242 | + stopped time is not counted. This avoids time | ||
243 | + jumps surprising guest OSes and applications, | ||
244 | + as long as they use the virtual counter for | ||
245 | + timekeeping. However it has the side effect of | ||
246 | + the virtual and physical counters diverging. | ||
247 | + All timekeeping based on the virtual counter | ||
248 | + will appear to lag behind any timekeeping that | ||
249 | + does not subtract VM stopped time. The guest | ||
250 | + may resynchronize its virtual counter with | ||
251 | + other time sources as needed. | ||
252 | + | ||
253 | + Enable kvm-no-adjvtime to disable virtual time | ||
254 | + adjustment, also restoring the legacy (pre-5.0) | ||
255 | + behavior. | ||
256 | + | ||
257 | SVE CPU Properties | ||
258 | ================== | ||
259 | |||
26 | -- | 260 | -- |
27 | 2.19.0 | 261 | 2.20.1 |
28 | 262 | ||
29 | 263 | diff view generated by jsdifflib |